1 | The following changes since commit 64ada298b98a51eb2512607f6e6180cb330c47b1: | 1 | Some arm patches; my to-review queue is by no means empty, but |
---|---|---|---|
2 | this is a big enough set of patches to be getting on with... | ||
2 | 3 | ||
3 | Merge remote-tracking branch 'remotes/legoater/tags/pull-ppc-20220302' into staging (2022-03-02 12:38:46 +0000) | 4 | -- PMM |
5 | |||
6 | The following changes since commit cb9c6a8e5ad6a1f0ce164d352e3102df46986e22: | ||
7 | |||
8 | .gitlab-ci.d/windows: Work-around timeout and OpenGL problems of the MSYS2 jobs (2023-01-04 18:58:33 +0000) | ||
4 | 9 | ||
5 | are available in the Git repository at: | 10 | are available in the Git repository at: |
6 | 11 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220302 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230105 |
8 | 13 | ||
9 | for you to fetch changes up to 268c11984e67867c22f53beb3c7f8b98900d66b2: | 14 | for you to fetch changes up to 93c9678de9dc7d2e68f9e8477da072bac30ef132: |
10 | 15 | ||
11 | ui/cocoa.m: Remove unnecessary NSAutoreleasePools (2022-03-02 19:27:37 +0000) | 16 | hw/net: Fix read of uninitialized memory in imx_fec. (2023-01-05 15:33:00 +0000) |
12 | 17 | ||
13 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
14 | target-arm queue: | 19 | target-arm queue: |
15 | * mps3-an547: Add missing user ahb interfaces | 20 | * Implement AArch32 ARMv8-R support |
16 | * hw/arm/mps2-tz.c: Update AN547 documentation URL | 21 | * Add Cortex-R52 CPU |
17 | * hw/input/tsc210x: Don't abort on bad SPI word widths | 22 | * fix handling of HLT semihosting in system mode |
18 | * hw/i2c: flatten pca954x mux device | 23 | * hw/timer/ixm_epit: cleanup and fix bug in compare handling |
19 | * target/arm: Support PSCI 1.1 and SMCCC 1.0 | 24 | * target/arm: Coding style fixes |
20 | * target/arm: Fix early free of TCG temp in handle_simd_shift_fpint_conv() | 25 | * target/arm: Clean up includes |
21 | * tests/qtest: add qtests for npcm7xx sdhci | 26 | * nseries: minor code cleanups |
22 | * Implement FEAT_LVA | 27 | * target/arm: align exposed ID registers with Linux |
23 | * Implement FEAT_LPA | 28 | * hw/arm/smmu-common: remove unnecessary inlines |
24 | * Implement FEAT_LPA2 (but do not enable it yet) | 29 | * i.MX7D: Handle GPT timers |
25 | * Report KVM's actual PSCI version to guest in dtb | 30 | * i.MX7D: Connect IRQs to GPIO devices |
26 | * ui/cocoa.m: Fix updateUIInfo threading issues | 31 | * i.MX6UL: Add a specific GPT timer instance |
27 | * ui/cocoa.m: Remove unnecessary NSAutoreleasePools | 32 | * hw/net: Fix read of uninitialized memory in imx_fec |
28 | 33 | ||
29 | ---------------------------------------------------------------- | 34 | ---------------------------------------------------------------- |
30 | Akihiko Odaki (1): | 35 | Alex Bennée (1): |
31 | target/arm: Support PSCI 1.1 and SMCCC 1.0 | 36 | target/arm: fix handling of HLT semihosting in system mode |
32 | 37 | ||
33 | Jimmy Brisson (1): | 38 | Axel Heider (8): |
34 | mps3-an547: Add missing user ahb interfaces | 39 | hw/timer/imx_epit: improve comments |
40 | hw/timer/imx_epit: cleanup CR defines | ||
41 | hw/timer/imx_epit: define SR_OCIF | ||
42 | hw/timer/imx_epit: update interrupt state on CR write access | ||
43 | hw/timer/imx_epit: hard reset initializes CR with 0 | ||
44 | hw/timer/imx_epit: factor out register write handlers | ||
45 | hw/timer/imx_epit: remove explicit fields cnt and freq | ||
46 | hw/timer/imx_epit: fix compare timer handling | ||
35 | 47 | ||
36 | Patrick Venture (1): | 48 | Claudio Fontana (1): |
37 | hw/i2c: flatten pca954x mux device | 49 | target/arm: cleanup cpu includes |
38 | 50 | ||
39 | Peter Maydell (5): | 51 | Fabiano Rosas (5): |
40 | hw/arm/mps2-tz.c: Update AN547 documentation URL | 52 | target/arm: Fix checkpatch comment style warnings in helper.c |
41 | hw/input/tsc210x: Don't abort on bad SPI word widths | 53 | target/arm: Fix checkpatch space errors in helper.c |
42 | target/arm: Report KVM's actual PSCI version to guest in dtb | 54 | target/arm: Fix checkpatch brace errors in helper.c |
43 | ui/cocoa.m: Fix updateUIInfo threading issues | 55 | target/arm: Remove unused includes from m_helper.c |
44 | ui/cocoa.m: Remove unnecessary NSAutoreleasePools | 56 | target/arm: Remove unused includes from helper.c |
45 | 57 | ||
46 | Richard Henderson (16): | 58 | Jean-Christophe Dubois (4): |
47 | hw/registerfields: Add FIELD_SEX<N> and FIELD_SDP<N> | 59 | i.MX7D: Connect GPT timers to IRQ |
48 | target/arm: Set TCR_EL1.TSZ for user-only | 60 | i.MX7D: Compute clock frequency for the fixed frequency clocks. |
49 | target/arm: Fault on invalid TCR_ELx.TxSZ | 61 | i.MX6UL: Add a specific GPT timer instance for the i.MX6UL |
50 | target/arm: Move arm_pamax out of line | 62 | i.MX7D: Connect IRQs to GPIO devices. |
51 | target/arm: Pass outputsize down to check_s2_mmu_setup | ||
52 | target/arm: Use MAKE_64BIT_MASK to compute indexmask | ||
53 | target/arm: Honor TCR_ELx.{I}PS | ||
54 | target/arm: Prepare DBGBVR and DBGWVR for FEAT_LVA | ||
55 | target/arm: Implement FEAT_LVA | ||
56 | target/arm: Implement FEAT_LPA | ||
57 | target/arm: Extend arm_fi_to_lfsc to level -1 | ||
58 | target/arm: Introduce tlbi_aa64_get_range | ||
59 | target/arm: Fix TLBIRange.base for 16k and 64k pages | ||
60 | target/arm: Validate tlbi TG matches translation granule in use | ||
61 | target/arm: Advertise all page sizes for -cpu max | ||
62 | target/arm: Implement FEAT_LPA2 | ||
63 | 63 | ||
64 | Shengtan Mao (1): | 64 | Peter Maydell (1): |
65 | tests/qtest: add qtests for npcm7xx sdhci | 65 | target/arm:Set lg_page_size to 0 if either S1 or S2 asks for it |
66 | 66 | ||
67 | Wentao_Liang (1): | 67 | Philippe Mathieu-Daudé (5): |
68 | target/arm: Fix early free of TCG temp in handle_simd_shift_fpint_conv() | 68 | hw/input/tsc2xxx: Constify set_transform()'s MouseTransformInfo arg |
69 | hw/arm/nseries: Constify various read-only arrays | ||
70 | hw/arm/nseries: Silent -Wmissing-field-initializers warning | ||
71 | hw/arm/smmu-common: Reduce smmu_inv_notifiers_mr() scope | ||
72 | hw/arm/smmu-common: Avoid using inlined functions with external linkage | ||
69 | 73 | ||
70 | docs/system/arm/emulation.rst | 3 + | 74 | Stephen Longfield (1): |
71 | include/hw/registerfields.h | 48 +++++- | 75 | hw/net: Fix read of uninitialized memory in imx_fec. |
72 | target/arm/cpu-param.h | 4 +- | 76 | |
73 | target/arm/cpu.h | 27 ++++ | 77 | Tobias Röhmel (7): |
74 | target/arm/internals.h | 58 ++++--- | 78 | target/arm: Don't add all MIDR aliases for cores that implement PMSA |
75 | target/arm/kvm-consts.h | 14 +- | 79 | target/arm: Make RVBAR available for all ARMv8 CPUs |
76 | hw/arm/boot.c | 11 +- | 80 | target/arm: Make stage_2_format for cache attributes optional |
77 | hw/arm/mps2-tz.c | 6 +- | 81 | target/arm: Enable TTBCR_EAE for ARMv8-R AArch32 |
78 | hw/i2c/i2c_mux_pca954x.c | 77 ++------- | 82 | target/arm: Add PMSAv8r registers |
79 | hw/input/tsc210x.c | 8 +- | 83 | target/arm: Add PMSAv8r functionality |
80 | target/arm/cpu.c | 8 +- | 84 | target/arm: Add ARM Cortex-R52 CPU |
81 | target/arm/cpu64.c | 7 +- | 85 | |
82 | target/arm/helper.c | 332 ++++++++++++++++++++++++++++++--------- | 86 | Zhuojia Shen (1): |
83 | target/arm/hvf/hvf.c | 27 +++- | 87 | target/arm: align exposed ID registers with Linux |
84 | target/arm/kvm64.c | 14 +- | 88 | |
85 | target/arm/psci.c | 35 ++++- | 89 | include/hw/arm/fsl-imx7.h | 20 + |
86 | target/arm/translate-a64.c | 2 +- | 90 | include/hw/arm/smmu-common.h | 3 - |
87 | tests/qtest/npcm7xx_sdhci-test.c | 215 +++++++++++++++++++++++++ | 91 | include/hw/input/tsc2xxx.h | 4 +- |
88 | tests/qtest/meson.build | 1 + | 92 | include/hw/timer/imx_epit.h | 8 +- |
89 | ui/cocoa.m | 31 ++-- | 93 | include/hw/timer/imx_gpt.h | 1 + |
90 | 20 files changed, 736 insertions(+), 192 deletions(-) | 94 | target/arm/cpu.h | 6 + |
91 | create mode 100644 tests/qtest/npcm7xx_sdhci-test.c | 95 | target/arm/internals.h | 4 + |
96 | hw/arm/fsl-imx6ul.c | 2 +- | ||
97 | hw/arm/fsl-imx7.c | 41 +- | ||
98 | hw/arm/nseries.c | 28 +- | ||
99 | hw/arm/smmu-common.c | 15 +- | ||
100 | hw/input/tsc2005.c | 2 +- | ||
101 | hw/input/tsc210x.c | 3 +- | ||
102 | hw/misc/imx6ul_ccm.c | 6 - | ||
103 | hw/misc/imx7_ccm.c | 49 ++- | ||
104 | hw/net/imx_fec.c | 8 +- | ||
105 | hw/timer/imx_epit.c | 376 +++++++++------- | ||
106 | hw/timer/imx_gpt.c | 25 ++ | ||
107 | target/arm/cpu.c | 35 +- | ||
108 | target/arm/cpu64.c | 6 - | ||
109 | target/arm/cpu_tcg.c | 42 ++ | ||
110 | target/arm/debug_helper.c | 3 + | ||
111 | target/arm/helper.c | 871 +++++++++++++++++++++++++++++--------- | ||
112 | target/arm/m_helper.c | 16 - | ||
113 | target/arm/machine.c | 28 ++ | ||
114 | target/arm/ptw.c | 152 +++++-- | ||
115 | target/arm/tlb_helper.c | 4 + | ||
116 | target/arm/translate.c | 2 +- | ||
117 | tests/tcg/aarch64/sysregs.c | 24 +- | ||
118 | tests/tcg/aarch64/Makefile.target | 7 +- | ||
119 | 30 files changed, 1330 insertions(+), 461 deletions(-) | ||
120 | diff view generated by jsdifflib |
1 | When we're using KVM, the PSCI implementation is provided by the | 1 | In get_phys_addr_twostage() we set the lg_page_size of the result to |
---|---|---|---|
2 | kernel, but QEMU has to tell the guest about it via the device tree. | 2 | the maximum of the stage 1 and stage 2 page sizes. This works for |
3 | Currently we look at the KVM_CAP_ARM_PSCI_0_2 capability to determine | 3 | the case where we do want to create a TLB entry, because we know the |
4 | if the kernel is providing at least PSCI 0.2, but if the kernel | 4 | common TLB code only creates entries of the TARGET_PAGE_SIZE and |
5 | provides a newer version than that we will still only tell the guest | 5 | asking for a size larger than that only means that invalidations |
6 | it has PSCI 0.2. (This is fairly harmless; it just means the guest | 6 | invalidate the whole larger area. However, if lg_page_size is |
7 | won't use newer parts of the PSCI API.) | 7 | smaller than TARGET_PAGE_SIZE this effectively means "don't create a |
8 | TLB entry"; in this case if either S1 or S2 said "this covers less | ||
9 | than a page and can't go in a TLB" then the final result also should | ||
10 | be marked that way. Set the resulting page size to 0 if either | ||
11 | stage asked for a less-than-a-page entry, and expand the comment | ||
12 | to explain what's going on. | ||
8 | 13 | ||
9 | The kernel exposes the specific PSCI version it is implementing via | 14 | This has no effect for VMSA because currently the VMSA lookup always |
10 | the ONE_REG API; use this to report in the dtb that the PSCI | 15 | returns results that cover at least TARGET_PAGE_SIZE; however when we |
11 | implementation is 1.0-compatible if appropriate. (The device tree | 16 | add v8R support it will reuse this code path, and for v8R the S1 and |
12 | binding currently only distinguishes "pre-0.2", "0.2-compatible" and | 17 | S2 results can be smaller than TARGET_PAGE_SIZE. |
13 | "1.0-compatible".) | ||
14 | 18 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
17 | Reviewed-by: Akihiko Odaki <akihiko.odaki@gmail.com> | ||
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 21 | Message-id: 20221212142708.610090-1-peter.maydell@linaro.org |
20 | Message-id: 20220224134655.1207865-1-peter.maydell@linaro.org | ||
21 | --- | 22 | --- |
22 | target/arm/kvm-consts.h | 1 + | 23 | target/arm/ptw.c | 16 +++++++++++++--- |
23 | hw/arm/boot.c | 5 ++--- | 24 | 1 file changed, 13 insertions(+), 3 deletions(-) |
24 | target/arm/kvm64.c | 12 ++++++++++++ | ||
25 | 3 files changed, 15 insertions(+), 3 deletions(-) | ||
26 | 25 | ||
27 | diff --git a/target/arm/kvm-consts.h b/target/arm/kvm-consts.h | 26 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
28 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/kvm-consts.h | 28 | --- a/target/arm/ptw.c |
30 | +++ b/target/arm/kvm-consts.h | 29 | +++ b/target/arm/ptw.c |
31 | @@ -XXX,XX +XXX,XX @@ MISMATCH_CHECK(QEMU_PSCI_1_0_FN_PSCI_FEATURES, PSCI_1_0_FN_PSCI_FEATURES); | 30 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, |
32 | |||
33 | #define QEMU_PSCI_VERSION_0_1 0x00001 | ||
34 | #define QEMU_PSCI_VERSION_0_2 0x00002 | ||
35 | +#define QEMU_PSCI_VERSION_1_0 0x10000 | ||
36 | #define QEMU_PSCI_VERSION_1_1 0x10001 | ||
37 | |||
38 | MISMATCH_CHECK(QEMU_PSCI_0_2_RET_TOS_MIGRATION_NOT_REQUIRED, PSCI_0_2_TOS_MP); | ||
39 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/arm/boot.c | ||
42 | +++ b/hw/arm/boot.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt) | ||
44 | } | 31 | } |
45 | 32 | ||
46 | qemu_fdt_add_subnode(fdt, "/psci"); | 33 | /* |
47 | - if (armcpu->psci_version == QEMU_PSCI_VERSION_0_2 || | 34 | - * Use the maximum of the S1 & S2 page size, so that invalidation |
48 | - armcpu->psci_version == QEMU_PSCI_VERSION_1_1) { | 35 | - * of pages > TARGET_PAGE_SIZE works correctly. |
49 | - if (armcpu->psci_version == QEMU_PSCI_VERSION_0_2) { | 36 | + * If either S1 or S2 returned a result smaller than TARGET_PAGE_SIZE, |
50 | + if (armcpu->psci_version >= QEMU_PSCI_VERSION_0_2) { | 37 | + * this means "don't put this in the TLB"; in this case, return a |
51 | + if (armcpu->psci_version < QEMU_PSCI_VERSION_1_0) { | 38 | + * result with lg_page_size == 0 to achieve that. Otherwise, |
52 | const char comp[] = "arm,psci-0.2\0arm,psci"; | 39 | + * use the maximum of the S1 & S2 page size, so that invalidation |
53 | qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | 40 | + * of pages > TARGET_PAGE_SIZE works correctly. (This works even though |
54 | } else { | 41 | + * we know the combined result permissions etc only cover the minimum |
55 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 42 | + * of the S1 and S2 page size, because we know that the common TLB code |
56 | index XXXXXXX..XXXXXXX 100644 | 43 | + * never actually creates TLB entries bigger than TARGET_PAGE_SIZE, |
57 | --- a/target/arm/kvm64.c | 44 | + * and passing a larger page size value only affects invalidations.) |
58 | +++ b/target/arm/kvm64.c | 45 | */ |
59 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | 46 | - if (result->f.lg_page_size < s1_lgpgsz) { |
60 | uint64_t mpidr; | 47 | + if (result->f.lg_page_size < TARGET_PAGE_BITS || |
61 | ARMCPU *cpu = ARM_CPU(cs); | 48 | + s1_lgpgsz < TARGET_PAGE_BITS) { |
62 | CPUARMState *env = &cpu->env; | 49 | + result->f.lg_page_size = 0; |
63 | + uint64_t psciver; | 50 | + } else if (result->f.lg_page_size < s1_lgpgsz) { |
64 | 51 | result->f.lg_page_size = s1_lgpgsz; | |
65 | if (cpu->kvm_target == QEMU_KVM_ARM_TARGET_NONE || | ||
66 | !object_dynamic_cast(OBJECT(cpu), TYPE_AARCH64_CPU)) { | ||
67 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
68 | } | ||
69 | } | 52 | } |
70 | 53 | ||
71 | + /* | ||
72 | + * KVM reports the exact PSCI version it is implementing via a | ||
73 | + * special sysreg. If it is present, use its contents to determine | ||
74 | + * what to report to the guest in the dtb (it is the PSCI version, | ||
75 | + * in the same 15-bits major 16-bits minor format that PSCI_VERSION | ||
76 | + * returns). | ||
77 | + */ | ||
78 | + if (!kvm_get_one_reg(cs, KVM_REG_ARM_PSCI_VERSION, &psciver)) { | ||
79 | + cpu->psci_version = psciver; | ||
80 | + } | ||
81 | + | ||
82 | /* | ||
83 | * When KVM is in use, PSCI is emulated in-kernel and not by qemu. | ||
84 | * Currently KVM has its own idea about MPIDR assignment, so we | ||
85 | -- | 54 | -- |
86 | 2.25.1 | 55 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | The original A.a revision of the AArch64 ARM required that we | 3 | Cores with PMSA have the MPUIR register which has the |
4 | force-extend the addresses in these registers from 49 bits. | 4 | same encoding as the MIDR alias with opc2=4. So we only |
5 | This language has been loosened via a combination of IMPLEMENTATION | 5 | add that alias if we are not realizing a core that |
6 | DEFINED and CONSTRAINTED UNPREDICTABLE to allow consideration of | 6 | implements PMSA. |
7 | the entire aligned address. | ||
8 | 7 | ||
9 | This means that we do not have to consider whether or not FEAT_LVA | 8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
10 | is enabled, and decide from which bit an address might need to be | ||
11 | extended. | ||
12 | |||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20220301215958.157011-9-richard.henderson@linaro.org | 11 | Message-id: 20221206102504.165775-2-tobias.roehmel@rwth-aachen.de |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 13 | --- |
18 | target/arm/helper.c | 32 ++++++++++++++++++++++++-------- | 14 | target/arm/helper.c | 13 +++++++++---- |
19 | 1 file changed, 24 insertions(+), 8 deletions(-) | 15 | 1 file changed, 9 insertions(+), 4 deletions(-) |
20 | 16 | ||
21 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/helper.c | 19 | --- a/target/arm/helper.c |
24 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/helper.c |
25 | @@ -XXX,XX +XXX,XX @@ static void dbgwvr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 21 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
26 | ARMCPU *cpu = env_archcpu(env); | 22 | .access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr, |
27 | int i = ri->crm; | 23 | .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid), |
28 | 24 | .readfn = midr_read }, | |
29 | - /* Bits [63:49] are hardwired to the value of bit [48]; that is, the | 25 | - /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */ |
30 | - * register reads and behaves as if values written are sign extended. | 26 | - { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, |
31 | + /* | 27 | - .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, |
32 | * Bits [1:0] are RES0. | 28 | - .access = PL1_R, .resetvalue = cpu->midr }, |
33 | + * | 29 | + /* crn = 0 op1 = 0 crm = 0 op2 = 7 : AArch32 aliases of MIDR */ |
34 | + * It is IMPLEMENTATION DEFINED whether [63:49] ([63:53] with FEAT_LVA) | 30 | { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, |
35 | + * are hardwired to the value of bit [48] ([52] with FEAT_LVA), or if | 31 | .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7, |
36 | + * they contain the value written. It is CONSTRAINED UNPREDICTABLE | 32 | .access = PL1_R, .resetvalue = cpu->midr }, |
37 | + * whether the RESS bits are ignored when comparing an address. | 33 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
38 | + * | 34 | .accessfn = access_aa64_tid1, |
39 | + * Therefore we are allowed to compare the entire register, which lets | 35 | .type = ARM_CP_CONST, .resetvalue = cpu->revidr }, |
40 | + * us avoid considering whether or not FEAT_LVA is actually enabled. | 36 | }; |
41 | */ | 37 | + ARMCPRegInfo id_v8_midr_alias_cp_reginfo = { |
42 | - value = sextract64(value, 0, 49) & ~3ULL; | 38 | + .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, |
43 | + value &= ~3ULL; | 39 | + .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, |
44 | 40 | + .access = PL1_R, .resetvalue = cpu->midr | |
45 | raw_write(env, ri, value); | 41 | + }; |
46 | hw_watchpoint_update(cpu, i); | 42 | ARMCPRegInfo id_cp_reginfo[] = { |
47 | @@ -XXX,XX +XXX,XX @@ void hw_breakpoint_update(ARMCPU *cpu, int n) | 43 | /* These are common to v8 and pre-v8 */ |
48 | case 0: /* unlinked address match */ | 44 | { .name = "CTR", |
49 | case 1: /* linked address match */ | 45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
50 | { | 46 | } |
51 | - /* Bits [63:49] are hardwired to the value of bit [48]; that is, | 47 | if (arm_feature(env, ARM_FEATURE_V8)) { |
52 | - * we behave as if the register was sign extended. Bits [1:0] are | 48 | define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo); |
53 | - * RES0. The BAS field is used to allow setting breakpoints on 16 | 49 | + if (!arm_feature(env, ARM_FEATURE_PMSA)) { |
54 | - * bit wide instructions; it is CONSTRAINED UNPREDICTABLE whether | 50 | + define_one_arm_cp_reg(cpu, &id_v8_midr_alias_cp_reginfo); |
55 | + /* | 51 | + } |
56 | + * Bits [1:0] are RES0. | 52 | } else { |
57 | + * | 53 | define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo); |
58 | + * It is IMPLEMENTATION DEFINED whether bits [63:49] | ||
59 | + * ([63:53] for FEAT_LVA) are hardwired to a copy of the sign bit | ||
60 | + * of the VA field ([48] or [52] for FEAT_LVA), or whether the | ||
61 | + * value is read as written. It is CONSTRAINED UNPREDICTABLE | ||
62 | + * whether the RESS bits are ignored when comparing an address. | ||
63 | + * Therefore we are allowed to compare the entire register, which | ||
64 | + * lets us avoid considering whether FEAT_LVA is actually enabled. | ||
65 | + * | ||
66 | + * The BAS field is used to allow setting breakpoints on 16-bit | ||
67 | + * wide instructions; it is CONSTRAINED UNPREDICTABLE whether | ||
68 | * a bp will fire if the addresses covered by the bp and the addresses | ||
69 | * covered by the insn overlap but the insn doesn't start at the | ||
70 | * start of the bp address range. We choose to require the insn and | ||
71 | @@ -XXX,XX +XXX,XX @@ void hw_breakpoint_update(ARMCPU *cpu, int n) | ||
72 | * See also figure D2-3 in the v8 ARM ARM (DDI0487A.c). | ||
73 | */ | ||
74 | int bas = extract64(bcr, 5, 4); | ||
75 | - addr = sextract64(bvr, 0, 49) & ~3ULL; | ||
76 | + addr = bvr & ~3ULL; | ||
77 | if (bas == 0) { | ||
78 | return; | ||
79 | } | 54 | } |
80 | -- | 55 | -- |
81 | 2.25.1 | 56 | 2.25.1 |
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | The macro is a bit more readable than the inlined computation. | 3 | RVBAR shadows RVBAR_ELx where x is the highest exception |
4 | level if the highest EL is not EL3. This patch also allows | ||
5 | ARMv8 CPUs to change the reset address with | ||
6 | the rvbar property. | ||
4 | 7 | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20220301215958.157011-7-richard.henderson@linaro.org | 10 | Message-id: 20221206102504.165775-3-tobias.roehmel@rwth-aachen.de |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | target/arm/helper.c | 4 ++-- | 13 | target/arm/cpu.c | 6 +++++- |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 14 | target/arm/helper.c | 21 ++++++++++++++------- |
15 | 2 files changed, 19 insertions(+), 8 deletions(-) | ||
12 | 16 | ||
17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.c | ||
20 | +++ b/target/arm/cpu.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) | ||
22 | env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, | ||
23 | CPACR, CP11, 3); | ||
24 | #endif | ||
25 | + if (arm_feature(env, ARM_FEATURE_V8)) { | ||
26 | + env->cp15.rvbar = cpu->rvbar_prop; | ||
27 | + env->regs[15] = cpu->rvbar_prop; | ||
28 | + } | ||
29 | } | ||
30 | |||
31 | #if defined(CONFIG_USER_ONLY) | ||
32 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | ||
33 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); | ||
34 | } | ||
35 | |||
36 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
37 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
38 | object_property_add_uint64_ptr(obj, "rvbar", | ||
39 | &cpu->rvbar_prop, | ||
40 | OBJ_PROP_FLAG_READWRITE); | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 41 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 43 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 44 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | 45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
18 | level = startlevel; | 46 | if (!arm_feature(env, ARM_FEATURE_EL3) && |
47 | !arm_feature(env, ARM_FEATURE_EL2)) { | ||
48 | ARMCPRegInfo rvbar = { | ||
49 | - .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64, | ||
50 | + .name = "RVBAR_EL1", .state = ARM_CP_STATE_BOTH, | ||
51 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, | ||
52 | .access = PL1_R, | ||
53 | .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
54 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
55 | } | ||
56 | /* RVBAR_EL2 is only implemented if EL2 is the highest EL */ | ||
57 | if (!arm_feature(env, ARM_FEATURE_EL3)) { | ||
58 | - ARMCPRegInfo rvbar = { | ||
59 | - .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
60 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
61 | - .access = PL2_R, | ||
62 | - .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
63 | + ARMCPRegInfo rvbar[] = { | ||
64 | + { | ||
65 | + .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
66 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
67 | + .access = PL2_R, | ||
68 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
69 | + }, | ||
70 | + { .name = "RVBAR", .type = ARM_CP_ALIAS, | ||
71 | + .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, | ||
72 | + .access = PL2_R, | ||
73 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
74 | + }, | ||
75 | }; | ||
76 | - define_one_arm_cp_reg(cpu, &rvbar); | ||
77 | + define_arm_cp_regs(cpu, rvbar); | ||
78 | } | ||
19 | } | 79 | } |
20 | 80 | ||
21 | - indexmask_grainsize = (1ULL << (stride + 3)) - 1; | ||
22 | - indexmask = (1ULL << (inputsize - (stride * (4 - level)))) - 1; | ||
23 | + indexmask_grainsize = MAKE_64BIT_MASK(0, stride + 3); | ||
24 | + indexmask = MAKE_64BIT_MASK(0, inputsize - (stride * (4 - level))); | ||
25 | |||
26 | /* Now we can extract the actual base address from the TTBR */ | ||
27 | descaddr = extract64(ttbr, 0, 48); | ||
28 | -- | 81 | -- |
29 | 2.25.1 | 82 | 2.25.1 |
30 | 83 | ||
31 | 84 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
1 | 2 | ||
3 | The v8R PMSAv8 has a two-stage MPU translation process, but, unlike | ||
4 | VMSAv8, the stage 2 attributes are in the same format as the stage 1 | ||
5 | attributes (8-bit MAIR format). Rather than converting the MAIR | ||
6 | format to the format used for VMSA stage 2 (bits [5:2] of a VMSA | ||
7 | stage 2 descriptor) and then converting back to do the attribute | ||
8 | combination, allow combined_attrs_nofwb() to accept s2 attributes | ||
9 | that are already in the MAIR format. | ||
10 | |||
11 | We move the assert() to combined_attrs_fwb(), because that function | ||
12 | really does require a VMSA stage 2 attribute format. (We will never | ||
13 | get there for v8R, because PMSAv8 does not implement FEAT_S2FWB.) | ||
14 | |||
15 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Message-id: 20221206102504.165775-4-tobias.roehmel@rwth-aachen.de | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | --- | ||
20 | target/arm/ptw.c | 10 ++++++++-- | ||
21 | 1 file changed, 8 insertions(+), 2 deletions(-) | ||
22 | |||
23 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/arm/ptw.c | ||
26 | +++ b/target/arm/ptw.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static uint8_t combined_attrs_nofwb(uint64_t hcr, | ||
28 | { | ||
29 | uint8_t s1lo, s2lo, s1hi, s2hi, s2_mair_attrs, ret_attrs; | ||
30 | |||
31 | - s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); | ||
32 | + if (s2.is_s2_format) { | ||
33 | + s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); | ||
34 | + } else { | ||
35 | + s2_mair_attrs = s2.attrs; | ||
36 | + } | ||
37 | |||
38 | s1lo = extract32(s1.attrs, 0, 4); | ||
39 | s2lo = extract32(s2_mair_attrs, 0, 4); | ||
40 | @@ -XXX,XX +XXX,XX @@ static uint8_t force_cacheattr_nibble_wb(uint8_t attr) | ||
41 | */ | ||
42 | static uint8_t combined_attrs_fwb(ARMCacheAttrs s1, ARMCacheAttrs s2) | ||
43 | { | ||
44 | + assert(s2.is_s2_format && !s1.is_s2_format); | ||
45 | + | ||
46 | switch (s2.attrs) { | ||
47 | case 7: | ||
48 | /* Use stage 1 attributes */ | ||
49 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(uint64_t hcr, | ||
50 | ARMCacheAttrs ret; | ||
51 | bool tagged = false; | ||
52 | |||
53 | - assert(s2.is_s2_format && !s1.is_s2_format); | ||
54 | + assert(!s1.is_s2_format); | ||
55 | ret.is_s2_format = false; | ||
56 | |||
57 | if (s1.attrs == 0xf0) { | ||
58 | -- | ||
59 | 2.25.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | We will shortly share parts of this function with other portions | 3 | ARMv8-R AArch32 CPUs behave as if TTBCR.EAE is always 1 even |
4 | of address translation. | 4 | tough they don't have the TTBCR register. |
5 | See ARM Architecture Reference Manual Supplement - ARMv8, for the ARMv8-R | ||
6 | AArch32 architecture profile Version:A.c section C1.2. | ||
5 | 7 | ||
8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 10 | Message-id: 20221206102504.165775-5-tobias.roehmel@rwth-aachen.de |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220301215958.157011-5-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 12 | --- |
13 | target/arm/internals.h | 19 +------------------ | 13 | target/arm/internals.h | 4 ++++ |
14 | target/arm/helper.c | 22 ++++++++++++++++++++++ | 14 | target/arm/debug_helper.c | 3 +++ |
15 | 2 files changed, 23 insertions(+), 18 deletions(-) | 15 | target/arm/tlb_helper.c | 4 ++++ |
16 | 3 files changed, 11 insertions(+) | ||
16 | 17 | ||
17 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 18 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
18 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/internals.h | 20 | --- a/target/arm/internals.h |
20 | +++ b/target/arm/internals.h | 21 | +++ b/target/arm/internals.h |
21 | @@ -XXX,XX +XXX,XX @@ static inline void update_spsel(CPUARMState *env, uint32_t imm) | 22 | @@ -XXX,XX +XXX,XX @@ unsigned int arm_pamax(ARMCPU *cpu); |
22 | * Returns the implementation defined bit-width of physical addresses. | 23 | static inline bool extended_addresses_enabled(CPUARMState *env) |
23 | * The ARMv8 reference manuals refer to this as PAMax(). | 24 | { |
24 | */ | 25 | uint64_t tcr = env->cp15.tcr_el[arm_is_secure(env) ? 3 : 1]; |
25 | -static inline unsigned int arm_pamax(ARMCPU *cpu) | 26 | + if (arm_feature(env, ARM_FEATURE_PMSA) && |
26 | -{ | 27 | + arm_feature(env, ARM_FEATURE_V8)) { |
27 | - static const unsigned int pamax_map[] = { | 28 | + return true; |
28 | - [0] = 32, | 29 | + } |
29 | - [1] = 36, | 30 | return arm_el_is_aa64(env, 1) || |
30 | - [2] = 40, | 31 | (arm_feature(env, ARM_FEATURE_LPAE) && (tcr & TTBCR_EAE)); |
31 | - [3] = 42, | 32 | } |
32 | - [4] = 44, | 33 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
33 | - [5] = 48, | ||
34 | - }; | ||
35 | - unsigned int parange = | ||
36 | - FIELD_EX64(cpu->isar.id_aa64mmfr0, ID_AA64MMFR0, PARANGE); | ||
37 | - | ||
38 | - /* id_aa64mmfr0 is a read-only register so values outside of the | ||
39 | - * supported mappings can be considered an implementation error. */ | ||
40 | - assert(parange < ARRAY_SIZE(pamax_map)); | ||
41 | - return pamax_map[parange]; | ||
42 | -} | ||
43 | +unsigned int arm_pamax(ARMCPU *cpu); | ||
44 | |||
45 | /* Return true if extended addresses are enabled. | ||
46 | * This is always the case if our translation regime is 64 bit, | ||
47 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/target/arm/helper.c | 35 | --- a/target/arm/debug_helper.c |
50 | +++ b/target/arm/helper.c | 36 | +++ b/target/arm/debug_helper.c |
51 | @@ -XXX,XX +XXX,XX @@ static uint8_t convert_stage2_attrs(CPUARMState *env, uint8_t s2attrs) | 37 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_debug_exception_fsr(CPUARMState *env) |
52 | } | 38 | |
53 | #endif /* !CONFIG_USER_ONLY */ | 39 | if (target_el == 2 || arm_el_is_aa64(env, target_el)) { |
54 | 40 | using_lpae = true; | |
55 | +/* The cpu-specific constant value of PAMax; also used by hw/arm/virt. */ | 41 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && |
56 | +unsigned int arm_pamax(ARMCPU *cpu) | 42 | + arm_feature(env, ARM_FEATURE_V8)) { |
57 | +{ | 43 | + using_lpae = true; |
58 | + static const unsigned int pamax_map[] = { | 44 | } else { |
59 | + [0] = 32, | 45 | if (arm_feature(env, ARM_FEATURE_LPAE) && |
60 | + [1] = 36, | 46 | (env->cp15.tcr_el[target_el] & TTBCR_EAE)) { |
61 | + [2] = 40, | 47 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c |
62 | + [3] = 42, | 48 | index XXXXXXX..XXXXXXX 100644 |
63 | + [4] = 44, | 49 | --- a/target/arm/tlb_helper.c |
64 | + [5] = 48, | 50 | +++ b/target/arm/tlb_helper.c |
65 | + }; | 51 | @@ -XXX,XX +XXX,XX @@ bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) |
66 | + unsigned int parange = | 52 | if (el == 2 || arm_el_is_aa64(env, el)) { |
67 | + FIELD_EX64(cpu->isar.id_aa64mmfr0, ID_AA64MMFR0, PARANGE); | 53 | return true; |
68 | + | 54 | } |
69 | + /* | 55 | + if (arm_feature(env, ARM_FEATURE_PMSA) && |
70 | + * id_aa64mmfr0 is a read-only register so values outside of the | 56 | + arm_feature(env, ARM_FEATURE_V8)) { |
71 | + * supported mappings can be considered an implementation error. | 57 | + return true; |
72 | + */ | 58 | + } |
73 | + assert(parange < ARRAY_SIZE(pamax_map)); | 59 | if (arm_feature(env, ARM_FEATURE_LPAE) |
74 | + return pamax_map[parange]; | 60 | && (regime_tcr(env, mmu_idx) & TTBCR_EAE)) { |
75 | +} | 61 | return true; |
76 | + | ||
77 | static int aa64_va_parameter_tbi(uint64_t tcr, ARMMMUIdx mmu_idx) | ||
78 | { | ||
79 | if (regime_has_2_ranges(mmu_idx)) { | ||
80 | -- | 62 | -- |
81 | 2.25.1 | 63 | 2.25.1 |
82 | 64 | ||
83 | 65 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | This field controls the output (intermediate) physical address size | 3 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
4 | of the translation process. V8 requires to raise an AddressSize | 4 | Message-id: 20221206102504.165775-6-tobias.roehmel@rwth-aachen.de |
5 | fault if the page tables are programmed incorrectly, such that any | ||
6 | intermediate descriptor address, or the final translated address, | ||
7 | is out of range. | ||
8 | |||
9 | Add a PS field to ARMVAParameters, and properly compute outputsize | ||
10 | in get_phys_addr_lpae. Test the descaddr as extracted from TTBR | ||
11 | and from page table entries. | ||
12 | |||
13 | Restrict descaddrmask so that we won't raise the fault for v7. | ||
14 | |||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
17 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20220301215958.157011-8-richard.henderson@linaro.org | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 6 | --- |
21 | target/arm/internals.h | 1 + | 7 | target/arm/cpu.h | 6 + |
22 | target/arm/helper.c | 72 ++++++++++++++++++++++++++++++++---------- | 8 | target/arm/cpu.c | 28 +++- |
23 | 2 files changed, 57 insertions(+), 16 deletions(-) | 9 | target/arm/helper.c | 302 +++++++++++++++++++++++++++++++++++++++++++ |
10 | target/arm/machine.c | 28 ++++ | ||
11 | 4 files changed, 360 insertions(+), 4 deletions(-) | ||
24 | 12 | ||
25 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
26 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/internals.h | 15 | --- a/target/arm/cpu.h |
28 | +++ b/target/arm/internals.h | 16 | +++ b/target/arm/cpu.h |
29 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch64_pstate_valid_mask(const ARMISARegisters *id) | 17 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
30 | */ | 18 | }; |
31 | typedef struct ARMVAParameters { | 19 | uint64_t sctlr_el[4]; |
32 | unsigned tsz : 8; | 20 | }; |
33 | + unsigned ps : 3; | 21 | + uint64_t vsctlr; /* Virtualization System control register. */ |
34 | unsigned select : 1; | 22 | uint64_t cpacr_el1; /* Architectural feature access control register */ |
35 | bool tbi : 1; | 23 | uint64_t cptr_el[4]; /* ARMv8 feature trap registers */ |
36 | bool epd : 1; | 24 | uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */ |
25 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { | ||
26 | */ | ||
27 | uint32_t *rbar[M_REG_NUM_BANKS]; | ||
28 | uint32_t *rlar[M_REG_NUM_BANKS]; | ||
29 | + uint32_t *hprbar; | ||
30 | + uint32_t *hprlar; | ||
31 | uint32_t mair0[M_REG_NUM_BANKS]; | ||
32 | uint32_t mair1[M_REG_NUM_BANKS]; | ||
33 | + uint32_t hprselr; | ||
34 | } pmsav8; | ||
35 | |||
36 | /* v8M SAU */ | ||
37 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { | ||
38 | bool has_mpu; | ||
39 | /* PMSAv7 MPU number of supported regions */ | ||
40 | uint32_t pmsav7_dregion; | ||
41 | + /* PMSAv8 MPU number of supported hyp regions */ | ||
42 | + uint32_t pmsav8r_hdregion; | ||
43 | /* v8M SAU number of supported regions */ | ||
44 | uint32_t sau_sregion; | ||
45 | |||
46 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/cpu.c | ||
49 | +++ b/target/arm/cpu.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) | ||
51 | sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); | ||
52 | } | ||
53 | } | ||
54 | + | ||
55 | + if (cpu->pmsav8r_hdregion > 0) { | ||
56 | + memset(env->pmsav8.hprbar, 0, | ||
57 | + sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion); | ||
58 | + memset(env->pmsav8.hprlar, 0, | ||
59 | + sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion); | ||
60 | + } | ||
61 | + | ||
62 | env->pmsav7.rnr[M_REG_NS] = 0; | ||
63 | env->pmsav7.rnr[M_REG_S] = 0; | ||
64 | env->pmsav8.mair0[M_REG_NS] = 0; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
66 | /* MPU can be configured out of a PMSA CPU either by setting has-mpu | ||
67 | * to false or by setting pmsav7-dregion to 0. | ||
68 | */ | ||
69 | - if (!cpu->has_mpu) { | ||
70 | - cpu->pmsav7_dregion = 0; | ||
71 | - } | ||
72 | - if (cpu->pmsav7_dregion == 0) { | ||
73 | + if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) { | ||
74 | cpu->has_mpu = false; | ||
75 | + cpu->pmsav7_dregion = 0; | ||
76 | + cpu->pmsav8r_hdregion = 0; | ||
77 | } | ||
78 | |||
79 | if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
80 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
81 | env->pmsav7.dracr = g_new0(uint32_t, nr); | ||
82 | } | ||
83 | } | ||
84 | + | ||
85 | + if (cpu->pmsav8r_hdregion > 0xff) { | ||
86 | + error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32, | ||
87 | + cpu->pmsav8r_hdregion); | ||
88 | + return; | ||
89 | + } | ||
90 | + | ||
91 | + if (cpu->pmsav8r_hdregion) { | ||
92 | + env->pmsav8.hprbar = g_new0(uint32_t, | ||
93 | + cpu->pmsav8r_hdregion); | ||
94 | + env->pmsav8.hprlar = g_new0(uint32_t, | ||
95 | + cpu->pmsav8r_hdregion); | ||
96 | + } | ||
97 | } | ||
98 | |||
99 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
37 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 100 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
38 | index XXXXXXX..XXXXXXX 100644 | 101 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/helper.c | 102 | --- a/target/arm/helper.c |
40 | +++ b/target/arm/helper.c | 103 | +++ b/target/arm/helper.c |
41 | @@ -XXX,XX +XXX,XX @@ static uint8_t convert_stage2_attrs(CPUARMState *env, uint8_t s2attrs) | 104 | @@ -XXX,XX +XXX,XX @@ static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
105 | raw_write(env, ri, value); | ||
42 | } | 106 | } |
43 | #endif /* !CONFIG_USER_ONLY */ | 107 | |
44 | 108 | +static void prbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | |
45 | +/* This mapping is common between ID_AA64MMFR0.PARANGE and TCR_ELx.{I}PS. */ | 109 | + uint64_t value) |
46 | +static const uint8_t pamax_map[] = { | 110 | +{ |
47 | + [0] = 32, | 111 | + ARMCPU *cpu = env_archcpu(env); |
48 | + [1] = 36, | 112 | + |
49 | + [2] = 40, | 113 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ |
50 | + [3] = 42, | 114 | + env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; |
51 | + [4] = 44, | 115 | +} |
52 | + [5] = 48, | 116 | + |
117 | +static uint64_t prbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
118 | +{ | ||
119 | + return env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
120 | +} | ||
121 | + | ||
122 | +static void prlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
123 | + uint64_t value) | ||
124 | +{ | ||
125 | + ARMCPU *cpu = env_archcpu(env); | ||
126 | + | ||
127 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
128 | + env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; | ||
129 | +} | ||
130 | + | ||
131 | +static uint64_t prlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
132 | +{ | ||
133 | + return env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
134 | +} | ||
135 | + | ||
136 | +static void prselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
137 | + uint64_t value) | ||
138 | +{ | ||
139 | + ARMCPU *cpu = env_archcpu(env); | ||
140 | + | ||
141 | + /* | ||
142 | + * Ignore writes that would select not implemented region. | ||
143 | + * This is architecturally UNPREDICTABLE. | ||
144 | + */ | ||
145 | + if (value >= cpu->pmsav7_dregion) { | ||
146 | + return; | ||
147 | + } | ||
148 | + | ||
149 | + env->pmsav7.rnr[M_REG_NS] = value; | ||
150 | +} | ||
151 | + | ||
152 | +static void hprbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
153 | + uint64_t value) | ||
154 | +{ | ||
155 | + ARMCPU *cpu = env_archcpu(env); | ||
156 | + | ||
157 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
158 | + env->pmsav8.hprbar[env->pmsav8.hprselr] = value; | ||
159 | +} | ||
160 | + | ||
161 | +static uint64_t hprbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
162 | +{ | ||
163 | + return env->pmsav8.hprbar[env->pmsav8.hprselr]; | ||
164 | +} | ||
165 | + | ||
166 | +static void hprlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
167 | + uint64_t value) | ||
168 | +{ | ||
169 | + ARMCPU *cpu = env_archcpu(env); | ||
170 | + | ||
171 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
172 | + env->pmsav8.hprlar[env->pmsav8.hprselr] = value; | ||
173 | +} | ||
174 | + | ||
175 | +static uint64_t hprlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
176 | +{ | ||
177 | + return env->pmsav8.hprlar[env->pmsav8.hprselr]; | ||
178 | +} | ||
179 | + | ||
180 | +static void hprenr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
181 | + uint64_t value) | ||
182 | +{ | ||
183 | + uint32_t n; | ||
184 | + uint32_t bit; | ||
185 | + ARMCPU *cpu = env_archcpu(env); | ||
186 | + | ||
187 | + /* Ignore writes to unimplemented regions */ | ||
188 | + int rmax = MIN(cpu->pmsav8r_hdregion, 32); | ||
189 | + value &= MAKE_64BIT_MASK(0, rmax); | ||
190 | + | ||
191 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
192 | + | ||
193 | + /* Register alias is only valid for first 32 indexes */ | ||
194 | + for (n = 0; n < rmax; ++n) { | ||
195 | + bit = extract32(value, n, 1); | ||
196 | + env->pmsav8.hprlar[n] = deposit32( | ||
197 | + env->pmsav8.hprlar[n], 0, 1, bit); | ||
198 | + } | ||
199 | +} | ||
200 | + | ||
201 | +static uint64_t hprenr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
202 | +{ | ||
203 | + uint32_t n; | ||
204 | + uint32_t result = 0x0; | ||
205 | + ARMCPU *cpu = env_archcpu(env); | ||
206 | + | ||
207 | + /* Register alias is only valid for first 32 indexes */ | ||
208 | + for (n = 0; n < MIN(cpu->pmsav8r_hdregion, 32); ++n) { | ||
209 | + if (env->pmsav8.hprlar[n] & 0x1) { | ||
210 | + result |= (0x1 << n); | ||
211 | + } | ||
212 | + } | ||
213 | + return result; | ||
214 | +} | ||
215 | + | ||
216 | +static void hprselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
217 | + uint64_t value) | ||
218 | +{ | ||
219 | + ARMCPU *cpu = env_archcpu(env); | ||
220 | + | ||
221 | + /* | ||
222 | + * Ignore writes that would select not implemented region. | ||
223 | + * This is architecturally UNPREDICTABLE. | ||
224 | + */ | ||
225 | + if (value >= cpu->pmsav8r_hdregion) { | ||
226 | + return; | ||
227 | + } | ||
228 | + | ||
229 | + env->pmsav8.hprselr = value; | ||
230 | +} | ||
231 | + | ||
232 | +static void pmsav8r_regn_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
233 | + uint64_t value) | ||
234 | +{ | ||
235 | + ARMCPU *cpu = env_archcpu(env); | ||
236 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
237 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
238 | + | ||
239 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
240 | + | ||
241 | + if (ri->opc1 & 4) { | ||
242 | + if (index >= cpu->pmsav8r_hdregion) { | ||
243 | + return; | ||
244 | + } | ||
245 | + if (ri->opc2 & 0x1) { | ||
246 | + env->pmsav8.hprlar[index] = value; | ||
247 | + } else { | ||
248 | + env->pmsav8.hprbar[index] = value; | ||
249 | + } | ||
250 | + } else { | ||
251 | + if (index >= cpu->pmsav7_dregion) { | ||
252 | + return; | ||
253 | + } | ||
254 | + if (ri->opc2 & 0x1) { | ||
255 | + env->pmsav8.rlar[M_REG_NS][index] = value; | ||
256 | + } else { | ||
257 | + env->pmsav8.rbar[M_REG_NS][index] = value; | ||
258 | + } | ||
259 | + } | ||
260 | +} | ||
261 | + | ||
262 | +static uint64_t pmsav8r_regn_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
263 | +{ | ||
264 | + ARMCPU *cpu = env_archcpu(env); | ||
265 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
266 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
267 | + | ||
268 | + if (ri->opc1 & 4) { | ||
269 | + if (index >= cpu->pmsav8r_hdregion) { | ||
270 | + return 0x0; | ||
271 | + } | ||
272 | + if (ri->opc2 & 0x1) { | ||
273 | + return env->pmsav8.hprlar[index]; | ||
274 | + } else { | ||
275 | + return env->pmsav8.hprbar[index]; | ||
276 | + } | ||
277 | + } else { | ||
278 | + if (index >= cpu->pmsav7_dregion) { | ||
279 | + return 0x0; | ||
280 | + } | ||
281 | + if (ri->opc2 & 0x1) { | ||
282 | + return env->pmsav8.rlar[M_REG_NS][index]; | ||
283 | + } else { | ||
284 | + return env->pmsav8.rbar[M_REG_NS][index]; | ||
285 | + } | ||
286 | + } | ||
287 | +} | ||
288 | + | ||
289 | +static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | ||
290 | + { .name = "PRBAR", | ||
291 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 0, | ||
292 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | ||
293 | + .accessfn = access_tvm_trvm, | ||
294 | + .readfn = prbar_read, .writefn = prbar_write }, | ||
295 | + { .name = "PRLAR", | ||
296 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 1, | ||
297 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | ||
298 | + .accessfn = access_tvm_trvm, | ||
299 | + .readfn = prlar_read, .writefn = prlar_write }, | ||
300 | + { .name = "PRSELR", .resetvalue = 0, | ||
301 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 2, .opc2 = 1, | ||
302 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
303 | + .writefn = prselr_write, | ||
304 | + .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]) }, | ||
305 | + { .name = "HPRBAR", .resetvalue = 0, | ||
306 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 0, | ||
307 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
308 | + .readfn = hprbar_read, .writefn = hprbar_write }, | ||
309 | + { .name = "HPRLAR", | ||
310 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 1, | ||
311 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
312 | + .readfn = hprlar_read, .writefn = hprlar_write }, | ||
313 | + { .name = "HPRSELR", .resetvalue = 0, | ||
314 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 2, .opc2 = 1, | ||
315 | + .access = PL2_RW, | ||
316 | + .writefn = hprselr_write, | ||
317 | + .fieldoffset = offsetof(CPUARMState, pmsav8.hprselr) }, | ||
318 | + { .name = "HPRENR", | ||
319 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 1, .opc2 = 1, | ||
320 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
321 | + .readfn = hprenr_read, .writefn = hprenr_write }, | ||
53 | +}; | 322 | +}; |
54 | + | 323 | + |
55 | /* The cpu-specific constant value of PAMax; also used by hw/arm/virt. */ | 324 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { |
56 | unsigned int arm_pamax(ARMCPU *cpu) | 325 | /* Reset for all these registers is handled in arm_cpu_reset(), |
57 | { | 326 | * because the PMSAv7 is also used by M-profile CPUs, which do |
58 | - static const unsigned int pamax_map[] = { | 327 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
59 | - [0] = 32, | 328 | .access = PL1_R, .type = ARM_CP_CONST, |
60 | - [1] = 36, | 329 | .resetvalue = cpu->pmsav7_dregion << 8 |
61 | - [2] = 40, | 330 | }; |
62 | - [3] = 42, | 331 | + /* HMPUIR is specific to PMSA V8 */ |
63 | - [4] = 44, | 332 | + ARMCPRegInfo id_hmpuir_reginfo = { |
64 | - [5] = 48, | 333 | + .name = "HMPUIR", |
65 | - }; | 334 | + .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 4, |
66 | unsigned int parange = | 335 | + .access = PL2_R, .type = ARM_CP_CONST, |
67 | FIELD_EX64(cpu->isar.id_aa64mmfr0, ID_AA64MMFR0, PARANGE); | 336 | + .resetvalue = cpu->pmsav8r_hdregion |
68 | 337 | + }; | |
69 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | 338 | static const ARMCPRegInfo crn0_wi_reginfo = { |
70 | { | 339 | .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY, |
71 | uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr; | 340 | .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W, |
72 | bool epd, hpd, using16k, using64k, tsz_oob; | 341 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
73 | - int select, tsz, tbi, max_tsz, min_tsz; | 342 | define_arm_cp_regs(cpu, id_cp_reginfo); |
74 | + int select, tsz, tbi, max_tsz, min_tsz, ps; | 343 | if (!arm_feature(env, ARM_FEATURE_PMSA)) { |
75 | 344 | define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo); | |
76 | if (!regime_has_2_ranges(mmu_idx)) { | 345 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && |
77 | select = 0; | 346 | + arm_feature(env, ARM_FEATURE_V8)) { |
78 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | 347 | + uint32_t i = 0; |
79 | hpd = extract32(tcr, 24, 1); | 348 | + char *tmp_string; |
349 | + | ||
350 | + define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
351 | + define_one_arm_cp_reg(cpu, &id_hmpuir_reginfo); | ||
352 | + define_arm_cp_regs(cpu, pmsav8r_cp_reginfo); | ||
353 | + | ||
354 | + /* Register alias is only valid for first 32 indexes */ | ||
355 | + for (i = 0; i < MIN(cpu->pmsav7_dregion, 32); ++i) { | ||
356 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
357 | + uint8_t opc1 = extract32(i, 4, 1); | ||
358 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
359 | + | ||
360 | + tmp_string = g_strdup_printf("PRBAR%u", i); | ||
361 | + ARMCPRegInfo tmp_prbarn_reginfo = { | ||
362 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
363 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
364 | + .access = PL1_RW, .resetvalue = 0, | ||
365 | + .accessfn = access_tvm_trvm, | ||
366 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
367 | + }; | ||
368 | + define_one_arm_cp_reg(cpu, &tmp_prbarn_reginfo); | ||
369 | + g_free(tmp_string); | ||
370 | + | ||
371 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
372 | + tmp_string = g_strdup_printf("PRLAR%u", i); | ||
373 | + ARMCPRegInfo tmp_prlarn_reginfo = { | ||
374 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
375 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
376 | + .access = PL1_RW, .resetvalue = 0, | ||
377 | + .accessfn = access_tvm_trvm, | ||
378 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
379 | + }; | ||
380 | + define_one_arm_cp_reg(cpu, &tmp_prlarn_reginfo); | ||
381 | + g_free(tmp_string); | ||
382 | + } | ||
383 | + | ||
384 | + /* Register alias is only valid for first 32 indexes */ | ||
385 | + for (i = 0; i < MIN(cpu->pmsav8r_hdregion, 32); ++i) { | ||
386 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
387 | + uint8_t opc1 = 0b100 | extract32(i, 4, 1); | ||
388 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
389 | + | ||
390 | + tmp_string = g_strdup_printf("HPRBAR%u", i); | ||
391 | + ARMCPRegInfo tmp_hprbarn_reginfo = { | ||
392 | + .name = tmp_string, | ||
393 | + .type = ARM_CP_NO_RAW, | ||
394 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
395 | + .access = PL2_RW, .resetvalue = 0, | ||
396 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
397 | + }; | ||
398 | + define_one_arm_cp_reg(cpu, &tmp_hprbarn_reginfo); | ||
399 | + g_free(tmp_string); | ||
400 | + | ||
401 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
402 | + tmp_string = g_strdup_printf("HPRLAR%u", i); | ||
403 | + ARMCPRegInfo tmp_hprlarn_reginfo = { | ||
404 | + .name = tmp_string, | ||
405 | + .type = ARM_CP_NO_RAW, | ||
406 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
407 | + .access = PL2_RW, .resetvalue = 0, | ||
408 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
409 | + }; | ||
410 | + define_one_arm_cp_reg(cpu, &tmp_hprlarn_reginfo); | ||
411 | + g_free(tmp_string); | ||
412 | + } | ||
413 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
414 | define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
80 | } | 415 | } |
81 | epd = false; | 416 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
82 | + ps = extract32(tcr, 16, 3); | 417 | sctlr.type |= ARM_CP_SUPPRESS_TB_END; |
83 | } else { | ||
84 | /* | ||
85 | * Bit 55 is always between the two regions, and is canonical for | ||
86 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
87 | epd = extract32(tcr, 23, 1); | ||
88 | hpd = extract64(tcr, 42, 1); | ||
89 | } | 418 | } |
90 | + ps = extract64(tcr, 32, 3); | 419 | define_one_arm_cp_reg(cpu, &sctlr); |
420 | + | ||
421 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
422 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
423 | + ARMCPRegInfo vsctlr = { | ||
424 | + .name = "VSCTLR", .state = ARM_CP_STATE_AA32, | ||
425 | + .cp = 15, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
426 | + .access = PL2_RW, .resetvalue = 0x0, | ||
427 | + .fieldoffset = offsetoflow32(CPUARMState, cp15.vsctlr), | ||
428 | + }; | ||
429 | + define_one_arm_cp_reg(cpu, &vsctlr); | ||
430 | + } | ||
91 | } | 431 | } |
92 | 432 | ||
93 | if (cpu_isar_feature(aa64_st, env_archcpu(env))) { | 433 | if (cpu_isar_feature(aa64_lor, cpu)) { |
94 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | 434 | diff --git a/target/arm/machine.c b/target/arm/machine.c |
95 | 435 | index XXXXXXX..XXXXXXX 100644 | |
96 | return (ARMVAParameters) { | 436 | --- a/target/arm/machine.c |
97 | .tsz = tsz, | 437 | +++ b/target/arm/machine.c |
98 | + .ps = ps, | 438 | @@ -XXX,XX +XXX,XX @@ static bool pmsav8_needed(void *opaque) |
99 | .select = select, | 439 | arm_feature(env, ARM_FEATURE_V8); |
100 | .tbi = tbi, | 440 | } |
101 | .epd = epd, | 441 | |
102 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | 442 | +static bool pmsav8r_needed(void *opaque) |
103 | 443 | +{ | |
104 | /* TODO: This code does not support shareability levels. */ | 444 | + ARMCPU *cpu = opaque; |
105 | if (aarch64) { | 445 | + CPUARMState *env = &cpu->env; |
106 | + int ps; | 446 | + |
107 | + | 447 | + return arm_feature(env, ARM_FEATURE_PMSA) && |
108 | param = aa64_va_parameters(env, address, mmu_idx, | 448 | + arm_feature(env, ARM_FEATURE_V8) && |
109 | access_type != MMU_INST_FETCH); | 449 | + !arm_feature(env, ARM_FEATURE_M); |
110 | level = 0; | 450 | +} |
111 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | 451 | + |
112 | 452 | +static const VMStateDescription vmstate_pmsav8r = { | |
113 | addrsize = 64 - 8 * param.tbi; | 453 | + .name = "cpu/pmsav8/pmsav8r", |
114 | inputsize = 64 - param.tsz; | 454 | + .version_id = 1, |
115 | - outputsize = arm_pamax(cpu); | 455 | + .minimum_version_id = 1, |
116 | + | 456 | + .needed = pmsav8r_needed, |
117 | + /* | 457 | + .fields = (VMStateField[]) { |
118 | + * Bound PS by PARANGE to find the effective output address size. | 458 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprbar, ARMCPU, |
119 | + * ID_AA64MMFR0 is a read-only register so values outside of the | 459 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), |
120 | + * supported mappings can be considered an implementation error. | 460 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprlar, ARMCPU, |
121 | + */ | 461 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), |
122 | + ps = FIELD_EX64(cpu->isar.id_aa64mmfr0, ID_AA64MMFR0, PARANGE); | 462 | + VMSTATE_END_OF_LIST() |
123 | + ps = MIN(ps, param.ps); | 463 | + }, |
124 | + assert(ps < ARRAY_SIZE(pamax_map)); | 464 | +}; |
125 | + outputsize = pamax_map[ps]; | 465 | + |
126 | } else { | 466 | static const VMStateDescription vmstate_pmsav8 = { |
127 | param = aa32_va_parameters(env, address, mmu_idx); | 467 | .name = "cpu/pmsav8", |
128 | level = 1; | 468 | .version_id = 1, |
129 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | 469 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = { |
130 | 470 | VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU), | |
131 | /* Now we can extract the actual base address from the TTBR */ | 471 | VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU), |
132 | descaddr = extract64(ttbr, 0, 48); | 472 | VMSTATE_END_OF_LIST() |
133 | + | 473 | + }, |
134 | + /* | 474 | + .subsections = (const VMStateDescription * []) { |
135 | + * If the base address is out of range, raise AddressSizeFault. | 475 | + &vmstate_pmsav8r, |
136 | + * In the pseudocode, this is !IsZero(baseregister<47:outputsize>), | 476 | + NULL |
137 | + * but we've just cleared the bits above 47, so simplify the test. | 477 | } |
138 | + */ | 478 | }; |
139 | + if (descaddr >> outputsize) { | 479 | |
140 | + level = 0; | ||
141 | + fault_type = ARMFault_AddressSize; | ||
142 | + goto do_fault; | ||
143 | + } | ||
144 | + | ||
145 | /* | ||
146 | * We rely on this masking to clear the RES0 bits at the bottom of the TTBR | ||
147 | * and also to mask out CnP (bit 0) which could validly be non-zero. | ||
148 | */ | ||
149 | descaddr &= ~indexmask; | ||
150 | |||
151 | - /* The address field in the descriptor goes up to bit 39 for ARMv7 | ||
152 | - * but up to bit 47 for ARMv8, but we use the descaddrmask | ||
153 | - * up to bit 39 for AArch32, because we don't need other bits in that case | ||
154 | - * to construct next descriptor address (anyway they should be all zeroes). | ||
155 | + /* | ||
156 | + * For AArch32, the address field in the descriptor goes up to bit 39 | ||
157 | + * for both v7 and v8. However, for v8 the SBZ bits [47:40] must be 0 | ||
158 | + * or an AddressSize fault is raised. So for v8 we extract those SBZ | ||
159 | + * bits as part of the address, which will be checked via outputsize. | ||
160 | + * For AArch64, the address field always goes up to bit 47 (with extra | ||
161 | + * bits for FEAT_LPA placed elsewhere). AArch64 implies v8. | ||
162 | */ | ||
163 | - descaddrmask = ((1ull << (aarch64 ? 48 : 40)) - 1) & | ||
164 | - ~indexmask_grainsize; | ||
165 | + if (arm_feature(env, ARM_FEATURE_V8)) { | ||
166 | + descaddrmask = MAKE_64BIT_MASK(0, 48); | ||
167 | + } else { | ||
168 | + descaddrmask = MAKE_64BIT_MASK(0, 40); | ||
169 | + } | ||
170 | + descaddrmask &= ~indexmask_grainsize; | ||
171 | |||
172 | /* Secure accesses start with the page table in secure memory and | ||
173 | * can be downgraded to non-secure at any step. Non-secure accesses | ||
174 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
175 | /* Invalid, or the Reserved level 3 encoding */ | ||
176 | goto do_fault; | ||
177 | } | ||
178 | + | ||
179 | descaddr = descriptor & descaddrmask; | ||
180 | + if (descaddr >> outputsize) { | ||
181 | + fault_type = ARMFault_AddressSize; | ||
182 | + goto do_fault; | ||
183 | + } | ||
184 | |||
185 | if ((descriptor & 2) && (level < 3)) { | ||
186 | /* Table entry. The top five bits are attributes which may | ||
187 | -- | 480 | -- |
188 | 2.25.1 | 481 | 2.25.1 |
189 | 482 | ||
190 | 483 | diff view generated by jsdifflib |
1 | In commit 6e657e64cdc478 in 2013 we added some autorelease pools to | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | deal with complaints from macOS when we made calls into Cocoa from | 2 | |
3 | threads that didn't have automatically created autorelease pools. | 3 | Add PMSAv8r translation. |
4 | Later on, macOS got stricter about forbidding cross-thread Cocoa | 4 | |
5 | calls, and in commit 5588840ff77800e839d8 we restructured the code to | 5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
6 | avoid them. This left the autorelease pool creation in several | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | functions without any purpose; delete it. | 7 | Message-id: 20221206102504.165775-7-tobias.roehmel@rwth-aachen.de |
8 | |||
9 | We still need the pool in cocoa_refresh() for the clipboard related | ||
10 | code which is called directly there. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Akihiko Odaki <akihiko.odaki@gmail.com> | ||
14 | Tested-by: Akihiko Odaki <akihiko.odaki@gmail.com> | ||
15 | Message-id: 20220224101330.967429-3-peter.maydell@linaro.org | ||
16 | --- | 9 | --- |
17 | ui/cocoa.m | 6 ------ | 10 | target/arm/ptw.c | 126 ++++++++++++++++++++++++++++++++++++++--------- |
18 | 1 file changed, 6 deletions(-) | 11 | 1 file changed, 104 insertions(+), 22 deletions(-) |
19 | 12 | ||
20 | diff --git a/ui/cocoa.m b/ui/cocoa.m | 13 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/ui/cocoa.m | 15 | --- a/target/arm/ptw.c |
23 | +++ b/ui/cocoa.m | 16 | +++ b/target/arm/ptw.c |
24 | @@ -XXX,XX +XXX,XX @@ int main (int argc, char **argv) { | 17 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
25 | static void cocoa_update(DisplayChangeListener *dcl, | 18 | |
26 | int x, int y, int w, int h) | 19 | if (arm_feature(env, ARM_FEATURE_M)) { |
27 | { | 20 | return env->v7m.mpu_ctrl[is_secure] & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; |
28 | - NSAutoreleasePool * pool = [[NSAutoreleasePool alloc] init]; | 21 | - } else { |
29 | - | 22 | - return regime_sctlr(env, mmu_idx) & SCTLR_BR; |
30 | COCOA_DEBUG("qemu_cocoa: cocoa_update\n"); | 23 | } |
31 | 24 | + | |
32 | dispatch_async(dispatch_get_main_queue(), ^{ | 25 | + if (mmu_idx == ARMMMUIdx_Stage2) { |
33 | @@ -XXX,XX +XXX,XX @@ static void cocoa_update(DisplayChangeListener *dcl, | 26 | + return false; |
34 | } | 27 | + } |
35 | [cocoaView setNeedsDisplayInRect:rect]; | 28 | + |
36 | }); | 29 | + return regime_sctlr(env, mmu_idx) & SCTLR_BR; |
37 | - | ||
38 | - [pool release]; | ||
39 | } | 30 | } |
40 | 31 | ||
41 | static void cocoa_switch(DisplayChangeListener *dcl, | 32 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
42 | DisplaySurface *surface) | 33 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
43 | { | 34 | return !(result->f.prot & (1 << access_type)); |
44 | - NSAutoreleasePool * pool = [[NSAutoreleasePool alloc] init]; | ||
45 | pixman_image_t *image = surface->image; | ||
46 | |||
47 | COCOA_DEBUG("qemu_cocoa: cocoa_switch\n"); | ||
48 | @@ -XXX,XX +XXX,XX @@ static void cocoa_switch(DisplayChangeListener *dcl, | ||
49 | [cocoaView updateUIInfo]; | ||
50 | [cocoaView switchSurface:image]; | ||
51 | }); | ||
52 | - [pool release]; | ||
53 | } | 35 | } |
54 | 36 | ||
55 | static void cocoa_refresh(DisplayChangeListener *dcl) | 37 | +static uint32_t *regime_rbar(CPUARMState *env, ARMMMUIdx mmu_idx, |
38 | + uint32_t secure) | ||
39 | +{ | ||
40 | + if (regime_el(env, mmu_idx) == 2) { | ||
41 | + return env->pmsav8.hprbar; | ||
42 | + } else { | ||
43 | + return env->pmsav8.rbar[secure]; | ||
44 | + } | ||
45 | +} | ||
46 | + | ||
47 | +static uint32_t *regime_rlar(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
48 | + uint32_t secure) | ||
49 | +{ | ||
50 | + if (regime_el(env, mmu_idx) == 2) { | ||
51 | + return env->pmsav8.hprlar; | ||
52 | + } else { | ||
53 | + return env->pmsav8.rlar[secure]; | ||
54 | + } | ||
55 | +} | ||
56 | + | ||
57 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
58 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
59 | bool secure, GetPhysAddrResult *result, | ||
60 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
61 | bool hit = false; | ||
62 | uint32_t addr_page_base = address & TARGET_PAGE_MASK; | ||
63 | uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1); | ||
64 | + int region_counter; | ||
65 | + | ||
66 | + if (regime_el(env, mmu_idx) == 2) { | ||
67 | + region_counter = cpu->pmsav8r_hdregion; | ||
68 | + } else { | ||
69 | + region_counter = cpu->pmsav7_dregion; | ||
70 | + } | ||
71 | |||
72 | result->f.lg_page_size = TARGET_PAGE_BITS; | ||
73 | result->f.phys_addr = address; | ||
74 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
75 | *mregion = -1; | ||
76 | } | ||
77 | |||
78 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
79 | + fi->stage2 = true; | ||
80 | + } | ||
81 | + | ||
82 | /* | ||
83 | * Unlike the ARM ARM pseudocode, we don't need to check whether this | ||
84 | * was an exception vector read from the vector table (which is always | ||
85 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
86 | hit = true; | ||
87 | } | ||
88 | |||
89 | - for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) { | ||
90 | + uint32_t bitmask; | ||
91 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
92 | + bitmask = 0x1f; | ||
93 | + } else { | ||
94 | + bitmask = 0x3f; | ||
95 | + fi->level = 0; | ||
96 | + } | ||
97 | + | ||
98 | + for (n = region_counter - 1; n >= 0; n--) { | ||
99 | /* region search */ | ||
100 | /* | ||
101 | - * Note that the base address is bits [31:5] from the register | ||
102 | - * with bits [4:0] all zeroes, but the limit address is bits | ||
103 | - * [31:5] from the register with bits [4:0] all ones. | ||
104 | + * Note that the base address is bits [31:x] from the register | ||
105 | + * with bits [x-1:0] all zeroes, but the limit address is bits | ||
106 | + * [31:x] from the register with bits [x:0] all ones. Where x is | ||
107 | + * 5 for Cortex-M and 6 for Cortex-R | ||
108 | */ | ||
109 | - uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f; | ||
110 | - uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f; | ||
111 | + uint32_t base = regime_rbar(env, mmu_idx, secure)[n] & ~bitmask; | ||
112 | + uint32_t limit = regime_rlar(env, mmu_idx, secure)[n] | bitmask; | ||
113 | |||
114 | - if (!(env->pmsav8.rlar[secure][n] & 0x1)) { | ||
115 | + if (!(regime_rlar(env, mmu_idx, secure)[n] & 0x1)) { | ||
116 | /* Region disabled */ | ||
117 | continue; | ||
118 | } | ||
119 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
120 | * PMSAv7 where highest-numbered-region wins) | ||
121 | */ | ||
122 | fi->type = ARMFault_Permission; | ||
123 | - fi->level = 1; | ||
124 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
125 | + fi->level = 1; | ||
126 | + } | ||
127 | return true; | ||
128 | } | ||
129 | |||
130 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
131 | } | ||
132 | |||
133 | if (!hit) { | ||
134 | - /* background fault */ | ||
135 | - fi->type = ARMFault_Background; | ||
136 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
137 | + fi->type = ARMFault_Background; | ||
138 | + } else { | ||
139 | + fi->type = ARMFault_Permission; | ||
140 | + } | ||
141 | return true; | ||
142 | } | ||
143 | |||
144 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
145 | /* hit using the background region */ | ||
146 | get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->f.prot); | ||
147 | } else { | ||
148 | - uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); | ||
149 | - uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); | ||
150 | + uint32_t matched_rbar = regime_rbar(env, mmu_idx, secure)[matchregion]; | ||
151 | + uint32_t matched_rlar = regime_rlar(env, mmu_idx, secure)[matchregion]; | ||
152 | + uint32_t ap = extract32(matched_rbar, 1, 2); | ||
153 | + uint32_t xn = extract32(matched_rbar, 0, 1); | ||
154 | bool pxn = false; | ||
155 | |||
156 | if (arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
157 | - pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1); | ||
158 | + pxn = extract32(matched_rlar, 4, 1); | ||
159 | } | ||
160 | |||
161 | if (m_is_system_region(env, address)) { | ||
162 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
163 | xn = 1; | ||
164 | } | ||
165 | |||
166 | - result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
167 | + if (regime_el(env, mmu_idx) == 2) { | ||
168 | + result->f.prot = simple_ap_to_rw_prot_is_user(ap, | ||
169 | + mmu_idx != ARMMMUIdx_E2); | ||
170 | + } else { | ||
171 | + result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
172 | + } | ||
173 | + | ||
174 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
175 | + uint8_t attrindx = extract32(matched_rlar, 1, 3); | ||
176 | + uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
177 | + uint8_t sh = extract32(matched_rlar, 3, 2); | ||
178 | + | ||
179 | + if (regime_sctlr(env, mmu_idx) & SCTLR_WXN && | ||
180 | + result->f.prot & PAGE_WRITE && mmu_idx != ARMMMUIdx_Stage2) { | ||
181 | + xn = 0x1; | ||
182 | + } | ||
183 | + | ||
184 | + if ((regime_el(env, mmu_idx) == 1) && | ||
185 | + regime_sctlr(env, mmu_idx) & SCTLR_UWXN && ap == 0x1) { | ||
186 | + pxn = 0x1; | ||
187 | + } | ||
188 | + | ||
189 | + result->cacheattrs.is_s2_format = false; | ||
190 | + result->cacheattrs.attrs = extract64(mair, attrindx * 8, 8); | ||
191 | + result->cacheattrs.shareability = sh; | ||
192 | + } | ||
193 | + | ||
194 | if (result->f.prot && !xn && !(pxn && !is_user)) { | ||
195 | result->f.prot |= PAGE_EXEC; | ||
196 | } | ||
197 | - /* | ||
198 | - * We don't need to look the attribute up in the MAIR0/MAIR1 | ||
199 | - * registers because that only tells us about cacheability. | ||
200 | - */ | ||
201 | + | ||
202 | if (mregion) { | ||
203 | *mregion = matchregion; | ||
204 | } | ||
205 | } | ||
206 | |||
207 | fi->type = ARMFault_Permission; | ||
208 | - fi->level = 1; | ||
209 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
210 | + fi->level = 1; | ||
211 | + } | ||
212 | return !(result->f.prot & (1 << access_type)); | ||
213 | } | ||
214 | |||
215 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, | ||
216 | cacheattrs1 = result->cacheattrs; | ||
217 | memset(result, 0, sizeof(*result)); | ||
218 | |||
219 | - ret = get_phys_addr_lpae(env, ptw, ipa, access_type, is_el0, result, fi); | ||
220 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
221 | + ret = get_phys_addr_pmsav8(env, ipa, access_type, | ||
222 | + ptw->in_mmu_idx, is_secure, result, fi); | ||
223 | + } else { | ||
224 | + ret = get_phys_addr_lpae(env, ptw, ipa, access_type, | ||
225 | + is_el0, result, fi); | ||
226 | + } | ||
227 | fi->s2addr = ipa; | ||
228 | |||
229 | /* Combine the S1 and S2 perms. */ | ||
56 | -- | 230 | -- |
57 | 2.25.1 | 231 | 2.25.1 |
232 | |||
233 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
1 | 2 | ||
3 | All constants are taken from the ARM Cortex-R52 Processor TRM Revision: r1p3 | ||
4 | |||
5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20221206102504.165775-8-tobias.roehmel@rwth-aachen.de | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++ | ||
11 | 1 file changed, 42 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu_tcg.c | ||
16 | +++ b/target/arm/cpu_tcg.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) | ||
18 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); | ||
19 | } | ||
20 | |||
21 | +static void cortex_r52_initfn(Object *obj) | ||
22 | +{ | ||
23 | + ARMCPU *cpu = ARM_CPU(obj); | ||
24 | + | ||
25 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
26 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
27 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); | ||
28 | + set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
29 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | ||
30 | + cpu->midr = 0x411fd133; /* r1p3 */ | ||
31 | + cpu->revidr = 0x00000000; | ||
32 | + cpu->reset_fpsid = 0x41034023; | ||
33 | + cpu->isar.mvfr0 = 0x10110222; | ||
34 | + cpu->isar.mvfr1 = 0x12111111; | ||
35 | + cpu->isar.mvfr2 = 0x00000043; | ||
36 | + cpu->ctr = 0x8144c004; | ||
37 | + cpu->reset_sctlr = 0x30c50838; | ||
38 | + cpu->isar.id_pfr0 = 0x00000131; | ||
39 | + cpu->isar.id_pfr1 = 0x10111001; | ||
40 | + cpu->isar.id_dfr0 = 0x03010006; | ||
41 | + cpu->id_afr0 = 0x00000000; | ||
42 | + cpu->isar.id_mmfr0 = 0x00211040; | ||
43 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
44 | + cpu->isar.id_mmfr2 = 0x01200000; | ||
45 | + cpu->isar.id_mmfr3 = 0xf0102211; | ||
46 | + cpu->isar.id_mmfr4 = 0x00000010; | ||
47 | + cpu->isar.id_isar0 = 0x02101110; | ||
48 | + cpu->isar.id_isar1 = 0x13112111; | ||
49 | + cpu->isar.id_isar2 = 0x21232142; | ||
50 | + cpu->isar.id_isar3 = 0x01112131; | ||
51 | + cpu->isar.id_isar4 = 0x00010142; | ||
52 | + cpu->isar.id_isar5 = 0x00010001; | ||
53 | + cpu->isar.dbgdidr = 0x77168000; | ||
54 | + cpu->clidr = (1 << 27) | (1 << 24) | 0x3; | ||
55 | + cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ | ||
56 | + cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */ | ||
57 | + | ||
58 | + cpu->pmsav7_dregion = 16; | ||
59 | + cpu->pmsav8r_hdregion = 16; | ||
60 | +} | ||
61 | + | ||
62 | static void cortex_r5f_initfn(Object *obj) | ||
63 | { | ||
64 | ARMCPU *cpu = ARM_CPU(obj); | ||
65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | ||
66 | .class_init = arm_v7m_class_init }, | ||
67 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | ||
68 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, | ||
69 | + { .name = "cortex-r52", .initfn = cortex_r52_initfn }, | ||
70 | { .name = "ti925t", .initfn = ti925t_initfn }, | ||
71 | { .name = "sa1100", .initfn = sa1100_initfn }, | ||
72 | { .name = "sa1110", .initfn = sa1110_initfn }, | ||
73 | -- | ||
74 | 2.25.1 | ||
75 | |||
76 | diff view generated by jsdifflib |
1 | The AN547 application note URL has changed: update our comment | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | accordingly. (Rev B is still downloadable from the old URL, | ||
3 | but there is a new Rev C of the document now.) | ||
4 | 2 | ||
3 | The check semihosting_enabled() wants to know if the guest is | ||
4 | currently in user mode. Unlike the other cases the test was inverted | ||
5 | causing us to block semihosting calls in non-EL0 modes. | ||
6 | |||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Fixes: 19b26317e9 (target/arm: Honour -semihosting-config userspace=on) | ||
9 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20220221094144.426191-1-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | hw/arm/mps2-tz.c | 2 +- | 13 | target/arm/translate.c | 2 +- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 15 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 16 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 18 | --- a/target/arm/translate.c |
16 | +++ b/hw/arm/mps2-tz.c | 19 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) |
18 | * Application Note AN524: | 21 | * semihosting, to provide some semblance of security |
19 | * https://developer.arm.com/documentation/dai0524/latest/ | 22 | * (and for consistency with our 32-bit semihosting). |
20 | * Application Note AN547: | 23 | */ |
21 | - * https://developer.arm.com/-/media/Arm%20Developer%20Community/PDF/DAI0547B_SSE300_PLUS_U55_FPGA_for_mps3.pdf | 24 | - if (semihosting_enabled(s->current_el != 0) && |
22 | + * https://developer.arm.com/documentation/dai0547/latest/ | 25 | + if (semihosting_enabled(s->current_el == 0) && |
23 | * | 26 | (imm == (s->thumb ? 0x3c : 0xf000))) { |
24 | * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | 27 | gen_exception_internal_insn(s, EXCP_SEMIHOST); |
25 | * (ARM ECM0601256) for the details of some of the device layout: | 28 | return; |
26 | -- | 29 | -- |
27 | 2.25.1 | 30 | 2.25.1 |
28 | 31 | ||
29 | 32 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | This feature widens physical addresses (and intermediate physical | 3 | Fix typos, add background information |
4 | addresses for 2-stage translation) from 48 to 52 bits, when using | ||
5 | 4k or 16k pages. | ||
6 | 4 | ||
7 | This introduces the DS bit to TCR_ELx, which is RES0 unless the | 5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
8 | page size is enabled and supports LPA2, resulting in the effective | ||
9 | value of DS for a given table walk. The DS bit changes the format | ||
10 | of the page table descriptor slightly, moving the PS field out to | ||
11 | TCR so that all pages have the same sharability and repurposing | ||
12 | those bits of the page table descriptor for the highest bits of | ||
13 | the output address. | ||
14 | |||
15 | Do not yet enable FEAT_LPA2; we need extra plumbing to avoid | ||
16 | tickling an old kernel bug. | ||
17 | |||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Message-id: 20220301215958.157011-17-richard.henderson@linaro.org | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 8 | --- |
23 | docs/system/arm/emulation.rst | 1 + | 9 | hw/timer/imx_epit.c | 20 ++++++++++++++++---- |
24 | target/arm/cpu.h | 22 ++++++++ | 10 | 1 file changed, 16 insertions(+), 4 deletions(-) |
25 | target/arm/internals.h | 2 + | ||
26 | target/arm/helper.c | 102 +++++++++++++++++++++++++++++----- | ||
27 | 4 files changed, 112 insertions(+), 15 deletions(-) | ||
28 | 11 | ||
29 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 12 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
30 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/docs/system/arm/emulation.rst | 14 | --- a/hw/timer/imx_epit.c |
32 | +++ b/docs/system/arm/emulation.rst | 15 | +++ b/hw/timer/imx_epit.c |
33 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 16 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) |
34 | - FEAT_JSCVT (JavaScript conversion instructions) | 17 | } |
35 | - FEAT_LOR (Limited ordering regions) | ||
36 | - FEAT_LPA (Large Physical Address space) | ||
37 | +- FEAT_LPA2 (Large Physical and virtual Address space v2) | ||
38 | - FEAT_LRCPC (Load-acquire RCpc instructions) | ||
39 | - FEAT_LRCPC2 (Load-acquire RCpc instructions v2) | ||
40 | - FEAT_LSE (Large System Extensions) | ||
41 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/cpu.h | ||
44 | +++ b/target/arm/cpu.h | ||
45 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_i8mm(const ARMISARegisters *id) | ||
46 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, I8MM) != 0; | ||
47 | } | 18 | } |
48 | 19 | ||
49 | +static inline bool isar_feature_aa64_tgran4_lpa2(const ARMISARegisters *id) | 20 | +/* |
50 | +{ | 21 | + * This is called both on hardware (device) reset and software reset. |
51 | + return FIELD_SEX64(id->id_aa64mmfr0, ID_AA64MMFR0, TGRAN4) >= 1; | 22 | + */ |
52 | +} | 23 | static void imx_epit_reset(DeviceState *dev) |
53 | + | ||
54 | +static inline bool isar_feature_aa64_tgran4_2_lpa2(const ARMISARegisters *id) | ||
55 | +{ | ||
56 | + unsigned t = FIELD_EX64(id->id_aa64mmfr0, ID_AA64MMFR0, TGRAN4_2); | ||
57 | + return t >= 3 || (t == 0 && isar_feature_aa64_tgran4_lpa2(id)); | ||
58 | +} | ||
59 | + | ||
60 | +static inline bool isar_feature_aa64_tgran16_lpa2(const ARMISARegisters *id) | ||
61 | +{ | ||
62 | + return FIELD_EX64(id->id_aa64mmfr0, ID_AA64MMFR0, TGRAN16) >= 2; | ||
63 | +} | ||
64 | + | ||
65 | +static inline bool isar_feature_aa64_tgran16_2_lpa2(const ARMISARegisters *id) | ||
66 | +{ | ||
67 | + unsigned t = FIELD_EX64(id->id_aa64mmfr0, ID_AA64MMFR0, TGRAN16_2); | ||
68 | + return t >= 3 || (t == 0 && isar_feature_aa64_tgran16_lpa2(id)); | ||
69 | +} | ||
70 | + | ||
71 | static inline bool isar_feature_aa64_ccidx(const ARMISARegisters *id) | ||
72 | { | 24 | { |
73 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, CCIDX) != 0; | 25 | IMXEPITState *s = IMX_EPIT(dev); |
74 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 26 | |
75 | index XXXXXXX..XXXXXXX 100644 | 27 | - /* |
76 | --- a/target/arm/internals.h | 28 | - * Soft reset doesn't touch some bits; hard reset clears them |
77 | +++ b/target/arm/internals.h | 29 | - */ |
78 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch64_pstate_valid_mask(const ARMISARegisters *id) | 30 | + /* Soft reset doesn't touch some bits; hard reset clears them */ |
79 | typedef struct ARMVAParameters { | 31 | s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); |
80 | unsigned tsz : 8; | 32 | s->sr = 0; |
81 | unsigned ps : 3; | 33 | s->lr = EPIT_TIMER_MAX; |
82 | + unsigned sh : 2; | 34 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
83 | unsigned select : 1; | 35 | ptimer_transaction_begin(s->timer_cmp); |
84 | bool tbi : 1; | 36 | ptimer_transaction_begin(s->timer_reload); |
85 | bool epd : 1; | 37 | |
86 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMVAParameters { | 38 | + /* Update the frequency. Has been done already in case of a reset. */ |
87 | bool using16k : 1; | 39 | if (!(s->cr & CR_SWR)) { |
88 | bool using64k : 1; | 40 | imx_epit_set_freq(s); |
89 | bool tsz_oob : 1; /* tsz has been clamped to legal range */ | 41 | } |
90 | + bool ds : 1; | 42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
91 | } ARMVAParameters; | 43 | break; |
92 | 44 | ||
93 | ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | 45 | case 1: /* SR - ACK*/ |
94 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 46 | - /* writing 1 to OCIF clear the OCIF bit */ |
95 | index XXXXXXX..XXXXXXX 100644 | 47 | + /* writing 1 to OCIF clears the OCIF bit */ |
96 | --- a/target/arm/helper.c | 48 | if (value & 0x01) { |
97 | +++ b/target/arm/helper.c | 49 | s->sr = 0; |
98 | @@ -XXX,XX +XXX,XX @@ static TLBIRange tlbi_aa64_get_range(CPUARMState *env, ARMMMUIdx mmuidx, | 50 | imx_epit_update_int(s); |
99 | } else { | 51 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) |
100 | ret.base = extract64(value, 0, 37); | 52 | 0x00001000); |
101 | } | 53 | sysbus_init_mmio(sbd, &s->iomem); |
102 | + if (param.ds) { | 54 | |
103 | + /* | ||
104 | + * With DS=1, BaseADDR is always shifted 16 so that it is able | ||
105 | + * to address all 52 va bits. The input address is perforce | ||
106 | + * aligned on a 64k boundary regardless of translation granule. | ||
107 | + */ | ||
108 | + page_shift = 16; | ||
109 | + } | ||
110 | ret.base <<= page_shift; | ||
111 | |||
112 | return ret; | ||
113 | @@ -XXX,XX +XXX,XX @@ static bool check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, int level, | ||
114 | const int grainsize = stride + 3; | ||
115 | int startsizecheck; | ||
116 | |||
117 | - /* Negative levels are never allowed. */ | ||
118 | - if (level < 0) { | ||
119 | + /* | 55 | + /* |
120 | + * Negative levels are usually not allowed... | 56 | + * The reload timer keeps running when the peripheral is enabled. It is a |
121 | + * Except for FEAT_LPA2, 4k page table, 52-bit address space, which | 57 | + * kind of wall clock that does not generate any interrupts. The callback |
122 | + * begins with level -1. Note that previous feature tests will have | 58 | + * needs to be provided, but it does nothing as the ptimer already supports |
123 | + * eliminated this combination if it is not enabled. | 59 | + * all necessary reloading functionality. |
124 | + */ | 60 | + */ |
125 | + if (level < (inputsize == 52 && stride == 9 ? -1 : 0)) { | 61 | s->timer_reload = ptimer_init(imx_epit_reload, s, PTIMER_POLICY_LEGACY); |
126 | return false; | ||
127 | } | ||
128 | |||
129 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
130 | ARMMMUIdx mmu_idx, bool data) | ||
131 | { | ||
132 | uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr; | ||
133 | - bool epd, hpd, using16k, using64k, tsz_oob; | ||
134 | - int select, tsz, tbi, max_tsz, min_tsz, ps; | ||
135 | + bool epd, hpd, using16k, using64k, tsz_oob, ds; | ||
136 | + int select, tsz, tbi, max_tsz, min_tsz, ps, sh; | ||
137 | + ARMCPU *cpu = env_archcpu(env); | ||
138 | |||
139 | if (!regime_has_2_ranges(mmu_idx)) { | ||
140 | select = 0; | ||
141 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
142 | hpd = extract32(tcr, 24, 1); | ||
143 | } | ||
144 | epd = false; | ||
145 | + sh = extract32(tcr, 12, 2); | ||
146 | ps = extract32(tcr, 16, 3); | ||
147 | + ds = extract64(tcr, 32, 1); | ||
148 | } else { | ||
149 | /* | ||
150 | * Bit 55 is always between the two regions, and is canonical for | ||
151 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
152 | if (!select) { | ||
153 | tsz = extract32(tcr, 0, 6); | ||
154 | epd = extract32(tcr, 7, 1); | ||
155 | + sh = extract32(tcr, 12, 2); | ||
156 | using64k = extract32(tcr, 14, 1); | ||
157 | using16k = extract32(tcr, 15, 1); | ||
158 | hpd = extract64(tcr, 41, 1); | ||
159 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
160 | using64k = tg == 3; | ||
161 | tsz = extract32(tcr, 16, 6); | ||
162 | epd = extract32(tcr, 23, 1); | ||
163 | + sh = extract32(tcr, 28, 2); | ||
164 | hpd = extract64(tcr, 42, 1); | ||
165 | } | ||
166 | ps = extract64(tcr, 32, 3); | ||
167 | + ds = extract64(tcr, 59, 1); | ||
168 | } | ||
169 | |||
170 | - if (cpu_isar_feature(aa64_st, env_archcpu(env))) { | ||
171 | + if (cpu_isar_feature(aa64_st, cpu)) { | ||
172 | max_tsz = 48 - using64k; | ||
173 | } else { | ||
174 | max_tsz = 39; | ||
175 | } | ||
176 | 62 | ||
177 | + /* | 63 | + /* |
178 | + * DS is RES0 unless FEAT_LPA2 is supported for the given page size; | 64 | + * The compare timer is running only when the peripheral configuration is |
179 | + * adjust the effective value of DS, as documented. | 65 | + * in a state that will generate compare interrupts. |
180 | + */ | 66 | + */ |
181 | min_tsz = 16; | 67 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); |
182 | if (using64k) { | ||
183 | - if (cpu_isar_feature(aa64_lva, env_archcpu(env))) { | ||
184 | + if (cpu_isar_feature(aa64_lva, cpu)) { | ||
185 | + min_tsz = 12; | ||
186 | + } | ||
187 | + ds = false; | ||
188 | + } else if (ds) { | ||
189 | + switch (mmu_idx) { | ||
190 | + case ARMMMUIdx_Stage2: | ||
191 | + case ARMMMUIdx_Stage2_S: | ||
192 | + if (using16k) { | ||
193 | + ds = cpu_isar_feature(aa64_tgran16_2_lpa2, cpu); | ||
194 | + } else { | ||
195 | + ds = cpu_isar_feature(aa64_tgran4_2_lpa2, cpu); | ||
196 | + } | ||
197 | + break; | ||
198 | + default: | ||
199 | + if (using16k) { | ||
200 | + ds = cpu_isar_feature(aa64_tgran16_lpa2, cpu); | ||
201 | + } else { | ||
202 | + ds = cpu_isar_feature(aa64_tgran4_lpa2, cpu); | ||
203 | + } | ||
204 | + break; | ||
205 | + } | ||
206 | + if (ds) { | ||
207 | min_tsz = 12; | ||
208 | } | ||
209 | } | ||
210 | - /* TODO: FEAT_LPA2 */ | ||
211 | |||
212 | if (tsz > max_tsz) { | ||
213 | tsz = max_tsz; | ||
214 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
215 | return (ARMVAParameters) { | ||
216 | .tsz = tsz, | ||
217 | .ps = ps, | ||
218 | + .sh = sh, | ||
219 | .select = select, | ||
220 | .tbi = tbi, | ||
221 | .epd = epd, | ||
222 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
223 | .using16k = using16k, | ||
224 | .using64k = using64k, | ||
225 | .tsz_oob = tsz_oob, | ||
226 | + .ds = ds, | ||
227 | }; | ||
228 | } | 68 | } |
229 | 69 | ||
230 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
231 | * VTCR_EL2.SL0 field (whose interpretation depends on the page size) | ||
232 | */ | ||
233 | uint32_t sl0 = extract32(tcr->raw_tcr, 6, 2); | ||
234 | + uint32_t sl2 = extract64(tcr->raw_tcr, 33, 1); | ||
235 | uint32_t startlevel; | ||
236 | bool ok; | ||
237 | |||
238 | - if (!aarch64 || stride == 9) { | ||
239 | + /* SL2 is RES0 unless DS=1 & 4kb granule. */ | ||
240 | + if (param.ds && stride == 9 && sl2) { | ||
241 | + if (sl0 != 0) { | ||
242 | + level = 0; | ||
243 | + fault_type = ARMFault_Translation; | ||
244 | + goto do_fault; | ||
245 | + } | ||
246 | + startlevel = -1; | ||
247 | + } else if (!aarch64 || stride == 9) { | ||
248 | /* AArch32 or 4KB pages */ | ||
249 | startlevel = 2 - sl0; | ||
250 | |||
251 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
252 | * for both v7 and v8. However, for v8 the SBZ bits [47:40] must be 0 | ||
253 | * or an AddressSize fault is raised. So for v8 we extract those SBZ | ||
254 | * bits as part of the address, which will be checked via outputsize. | ||
255 | - * For AArch64, the address field always goes up to bit 47 (with extra | ||
256 | - * bits for FEAT_LPA placed elsewhere). AArch64 implies v8. | ||
257 | + * For AArch64, the address field goes up to bit 47, or 49 with FEAT_LPA2; | ||
258 | + * the highest bits of a 52-bit output are placed elsewhere. | ||
259 | */ | ||
260 | - if (arm_feature(env, ARM_FEATURE_V8)) { | ||
261 | + if (param.ds) { | ||
262 | + descaddrmask = MAKE_64BIT_MASK(0, 50); | ||
263 | + } else if (arm_feature(env, ARM_FEATURE_V8)) { | ||
264 | descaddrmask = MAKE_64BIT_MASK(0, 48); | ||
265 | } else { | ||
266 | descaddrmask = MAKE_64BIT_MASK(0, 40); | ||
267 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
268 | |||
269 | /* | ||
270 | * For FEAT_LPA and PS=6, bits [51:48] of descaddr are in [15:12] | ||
271 | - * of descriptor. Otherwise, if descaddr is out of range, raise | ||
272 | - * AddressSizeFault. | ||
273 | + * of descriptor. For FEAT_LPA2 and effective DS, bits [51:50] of | ||
274 | + * descaddr are in [9:8]. Otherwise, if descaddr is out of range, | ||
275 | + * raise AddressSizeFault. | ||
276 | */ | ||
277 | if (outputsize > 48) { | ||
278 | - descaddr |= extract64(descriptor, 12, 4) << 48; | ||
279 | + if (param.ds) { | ||
280 | + descaddr |= extract64(descriptor, 8, 2) << 50; | ||
281 | + } else { | ||
282 | + descaddr |= extract64(descriptor, 12, 4) << 48; | ||
283 | + } | ||
284 | } else if (descaddr >> outputsize) { | ||
285 | fault_type = ARMFault_AddressSize; | ||
286 | goto do_fault; | ||
287 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
288 | assert(attrindx <= 7); | ||
289 | cacheattrs->attrs = extract64(mair, attrindx * 8, 8); | ||
290 | } | ||
291 | - cacheattrs->shareability = extract32(attrs, 6, 2); | ||
292 | + | ||
293 | + /* | ||
294 | + * For FEAT_LPA2 and effective DS, the SH field in the attributes | ||
295 | + * was re-purposed for output address bits. The SH attribute in | ||
296 | + * that case comes from TCR_ELx, which we extracted earlier. | ||
297 | + */ | ||
298 | + if (param.ds) { | ||
299 | + cacheattrs->shareability = param.sh; | ||
300 | + } else { | ||
301 | + cacheattrs->shareability = extract32(attrs, 6, 2); | ||
302 | + } | ||
303 | |||
304 | *phys_ptr = descaddr; | ||
305 | *page_size_ptr = page_size; | ||
306 | -- | 70 | -- |
307 | 2.25.1 | 71 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | remove unused defines, add needed defines | ||
4 | |||
5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/timer/imx_epit.h | 4 ++-- | ||
10 | hw/timer/imx_epit.c | 4 ++-- | ||
11 | 2 files changed, 4 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/timer/imx_epit.h | ||
16 | +++ b/include/hw/timer/imx_epit.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #define CR_OCIEN (1 << 2) | ||
19 | #define CR_RLD (1 << 3) | ||
20 | #define CR_PRESCALE_SHIFT (4) | ||
21 | -#define CR_PRESCALE_MASK (0xfff) | ||
22 | +#define CR_PRESCALE_BITS (12) | ||
23 | #define CR_SWR (1 << 16) | ||
24 | #define CR_IOVW (1 << 17) | ||
25 | #define CR_DBGEN (1 << 18) | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | #define CR_DOZEN (1 << 20) | ||
28 | #define CR_STOPEN (1 << 21) | ||
29 | #define CR_CLKSRC_SHIFT (24) | ||
30 | -#define CR_CLKSRC_MASK (0x3 << CR_CLKSRC_SHIFT) | ||
31 | +#define CR_CLKSRC_BITS (2) | ||
32 | |||
33 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL | ||
34 | |||
35 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/timer/imx_epit.c | ||
38 | +++ b/hw/timer/imx_epit.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) | ||
40 | uint32_t clksrc; | ||
41 | uint32_t prescaler; | ||
42 | |||
43 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, 2); | ||
44 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, 12); | ||
45 | + clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
46 | + prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
47 | |||
48 | s->freq = imx_ccm_get_clock_frequency(s->ccm, | ||
49 | imx_epit_clocks[clksrc]) / prescaler; | ||
50 | -- | ||
51 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | |||
3 | With FEAT_LPA2, rather than introducing translation level 4, | ||
4 | we introduce level -1, below the current level 0. Extend | ||
5 | arm_fi_to_lfsc to handle these faults. | ||
6 | |||
7 | Assert that this new translation level does not leak into | ||
8 | fault types for which it is not defined, which allows some | ||
9 | masking of fi->level to be removed. | ||
10 | 2 | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20220301215958.157011-12-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 5 | --- |
16 | target/arm/internals.h | 35 +++++++++++++++++++++++++++++------ | 6 | include/hw/timer/imx_epit.h | 2 ++ |
17 | 1 file changed, 29 insertions(+), 6 deletions(-) | 7 | hw/timer/imx_epit.c | 12 ++++++------ |
8 | 2 files changed, 8 insertions(+), 6 deletions(-) | ||
18 | 9 | ||
19 | diff --git a/target/arm/internals.h b/target/arm/internals.h | 10 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h |
20 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/internals.h | 12 | --- a/include/hw/timer/imx_epit.h |
22 | +++ b/target/arm/internals.h | 13 | +++ b/include/hw/timer/imx_epit.h |
23 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t arm_fi_to_lfsc(ARMMMUFaultInfo *fi) | 14 | @@ -XXX,XX +XXX,XX @@ |
24 | case ARMFault_None: | 15 | #define CR_CLKSRC_SHIFT (24) |
25 | return 0; | 16 | #define CR_CLKSRC_BITS (2) |
26 | case ARMFault_AddressSize: | 17 | |
27 | - fsc = fi->level & 3; | 18 | +#define SR_OCIF (1 << 0) |
28 | + assert(fi->level >= -1 && fi->level <= 3); | 19 | + |
29 | + if (fi->level < 0) { | 20 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL |
30 | + fsc = 0b101001; | 21 | |
31 | + } else { | 22 | #define TYPE_IMX_EPIT "imx.epit" |
32 | + fsc = fi->level; | 23 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
33 | + } | 24 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/timer/imx_epit.c | ||
26 | +++ b/hw/timer/imx_epit.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx_epit_clocks[] = { | ||
28 | */ | ||
29 | static void imx_epit_update_int(IMXEPITState *s) | ||
30 | { | ||
31 | - if (s->sr && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { | ||
32 | + if ((s->sr & SR_OCIF) && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { | ||
33 | qemu_irq_raise(s->irq); | ||
34 | } else { | ||
35 | qemu_irq_lower(s->irq); | ||
36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
34 | break; | 37 | break; |
35 | case ARMFault_AccessFlag: | 38 | |
36 | - fsc = (fi->level & 3) | (0x2 << 2); | 39 | case 1: /* SR - ACK*/ |
37 | + assert(fi->level >= 0 && fi->level <= 3); | 40 | - /* writing 1 to OCIF clears the OCIF bit */ |
38 | + fsc = 0b001000 | fi->level; | 41 | - if (value & 0x01) { |
42 | - s->sr = 0; | ||
43 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
44 | + if (value & SR_OCIF) { | ||
45 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
46 | imx_epit_update_int(s); | ||
47 | } | ||
39 | break; | 48 | break; |
40 | case ARMFault_Permission: | 49 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) |
41 | - fsc = (fi->level & 3) | (0x3 << 2); | 50 | IMXEPITState *s = IMX_EPIT(opaque); |
42 | + assert(fi->level >= 0 && fi->level <= 3); | 51 | |
43 | + fsc = 0b001100 | fi->level; | 52 | DPRINTF("sr was %d\n", s->sr); |
44 | break; | 53 | - |
45 | case ARMFault_Translation: | 54 | - s->sr = 1; |
46 | - fsc = (fi->level & 3) | (0x1 << 2); | 55 | + /* Set interrupt status bit SR.OCIF and update the interrupt state */ |
47 | + assert(fi->level >= -1 && fi->level <= 3); | 56 | + s->sr |= SR_OCIF; |
48 | + if (fi->level < 0) { | 57 | imx_epit_update_int(s); |
49 | + fsc = 0b101011; | 58 | } |
50 | + } else { | 59 | |
51 | + fsc = 0b000100 | fi->level; | ||
52 | + } | ||
53 | break; | ||
54 | case ARMFault_SyncExternal: | ||
55 | fsc = 0x10 | (fi->ea << 12); | ||
56 | break; | ||
57 | case ARMFault_SyncExternalOnWalk: | ||
58 | - fsc = (fi->level & 3) | (0x5 << 2) | (fi->ea << 12); | ||
59 | + assert(fi->level >= -1 && fi->level <= 3); | ||
60 | + if (fi->level < 0) { | ||
61 | + fsc = 0b010011; | ||
62 | + } else { | ||
63 | + fsc = 0b010100 | fi->level; | ||
64 | + } | ||
65 | + fsc |= fi->ea << 12; | ||
66 | break; | ||
67 | case ARMFault_SyncParity: | ||
68 | fsc = 0x18; | ||
69 | break; | ||
70 | case ARMFault_SyncParityOnWalk: | ||
71 | - fsc = (fi->level & 3) | (0x7 << 2); | ||
72 | + assert(fi->level >= -1 && fi->level <= 3); | ||
73 | + if (fi->level < 0) { | ||
74 | + fsc = 0b011011; | ||
75 | + } else { | ||
76 | + fsc = 0b011100 | fi->level; | ||
77 | + } | ||
78 | break; | ||
79 | case ARMFault_AsyncParity: | ||
80 | fsc = 0x19; | ||
81 | -- | 60 | -- |
82 | 2.25.1 | 61 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | This feature widens physical addresses (and intermediate physical | 3 | The interrupt state can change due to: |
4 | addresses for 2-stage translation) from 48 to 52 bits, when using | 4 | - reset clears both SR.OCIF and CR.OCIE |
5 | 64k pages. The only thing left at this point is to handle the | 5 | - write to CR.EN or CR.OCIE |
6 | extra bits in the TTBR and in the table descriptors. | ||
7 | 6 | ||
8 | Note that PAR_EL1 and HPFAR_EL2 are nominally extended, but we don't | 7 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
9 | mask out the high bits when writing to those registers, so no changes | ||
10 | are required there. | ||
11 | |||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20220301215958.157011-11-richard.henderson@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | docs/system/arm/emulation.rst | 1 + | 11 | hw/timer/imx_epit.c | 16 ++++++++++++---- |
18 | target/arm/cpu-param.h | 2 +- | 12 | 1 file changed, 12 insertions(+), 4 deletions(-) |
19 | target/arm/cpu64.c | 2 +- | ||
20 | target/arm/helper.c | 19 ++++++++++++++++--- | ||
21 | 4 files changed, 19 insertions(+), 5 deletions(-) | ||
22 | 13 | ||
23 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 14 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
24 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/docs/system/arm/emulation.rst | 16 | --- a/hw/timer/imx_epit.c |
26 | +++ b/docs/system/arm/emulation.rst | 17 | +++ b/hw/timer/imx_epit.c |
27 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 18 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
28 | - FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) | 19 | if (s->cr & CR_SWR) { |
29 | - FEAT_JSCVT (JavaScript conversion instructions) | 20 | /* handle the reset */ |
30 | - FEAT_LOR (Limited ordering regions) | 21 | imx_epit_reset(DEVICE(s)); |
31 | +- FEAT_LPA (Large Physical Address space) | 22 | - /* |
32 | - FEAT_LRCPC (Load-acquire RCpc instructions) | 23 | - * TODO: could we 'break' here? following operations appear |
33 | - FEAT_LRCPC2 (Load-acquire RCpc instructions v2) | 24 | - * to duplicate the work imx_epit_reset() already did. |
34 | - FEAT_LSE (Large System Extensions) | 25 | - */ |
35 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/cpu-param.h | ||
38 | +++ b/target/arm/cpu-param.h | ||
39 | @@ -XXX,XX +XXX,XX @@ | ||
40 | |||
41 | #ifdef TARGET_AARCH64 | ||
42 | # define TARGET_LONG_BITS 64 | ||
43 | -# define TARGET_PHYS_ADDR_SPACE_BITS 48 | ||
44 | +# define TARGET_PHYS_ADDR_SPACE_BITS 52 | ||
45 | # define TARGET_VIRT_ADDR_SPACE_BITS 52 | ||
46 | #else | ||
47 | # define TARGET_LONG_BITS 32 | ||
48 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/cpu64.c | ||
51 | +++ b/target/arm/cpu64.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
53 | cpu->isar.id_aa64pfr1 = t; | ||
54 | |||
55 | t = cpu->isar.id_aa64mmfr0; | ||
56 | - t = FIELD_DP64(t, ID_AA64MMFR0, PARANGE, 5); /* PARange: 48 bits */ | ||
57 | + t = FIELD_DP64(t, ID_AA64MMFR0, PARANGE, 6); /* FEAT_LPA: 52 bits */ | ||
58 | cpu->isar.id_aa64mmfr0 = t; | ||
59 | |||
60 | t = cpu->isar.id_aa64mmfr1; | ||
61 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/helper.c | ||
64 | +++ b/target/arm/helper.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static const uint8_t pamax_map[] = { | ||
66 | [3] = 42, | ||
67 | [4] = 44, | ||
68 | [5] = 48, | ||
69 | + [6] = 52, | ||
70 | }; | ||
71 | |||
72 | /* The cpu-specific constant value of PAMax; also used by hw/arm/virt. */ | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
74 | descaddr = extract64(ttbr, 0, 48); | ||
75 | |||
76 | /* | ||
77 | - * If the base address is out of range, raise AddressSizeFault. | ||
78 | + * For FEAT_LPA and PS=6, bits [51:48] of descaddr are in [5:2] of TTBR. | ||
79 | + * | ||
80 | + * Otherwise, if the base address is out of range, raise AddressSizeFault. | ||
81 | * In the pseudocode, this is !IsZero(baseregister<47:outputsize>), | ||
82 | * but we've just cleared the bits above 47, so simplify the test. | ||
83 | */ | ||
84 | - if (descaddr >> outputsize) { | ||
85 | + if (outputsize > 48) { | ||
86 | + descaddr |= extract64(ttbr, 2, 4) << 48; | ||
87 | + } else if (descaddr >> outputsize) { | ||
88 | level = 0; | ||
89 | fault_type = ARMFault_AddressSize; | ||
90 | goto do_fault; | ||
91 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
92 | } | 26 | } |
93 | 27 | ||
94 | descaddr = descriptor & descaddrmask; | 28 | + /* |
95 | - if (descaddr >> outputsize) { | 29 | + * The interrupt state can change due to: |
30 | + * - reset clears both SR.OCIF and CR.OCIE | ||
31 | + * - write to CR.EN or CR.OCIE | ||
32 | + */ | ||
33 | + imx_epit_update_int(s); | ||
96 | + | 34 | + |
97 | + /* | 35 | + /* |
98 | + * For FEAT_LPA and PS=6, bits [51:48] of descaddr are in [15:12] | 36 | + * TODO: could we 'break' here for reset? following operations appear |
99 | + * of descriptor. Otherwise, if descaddr is out of range, raise | 37 | + * to duplicate the work imx_epit_reset() already did. |
100 | + * AddressSizeFault. | ||
101 | + */ | 38 | + */ |
102 | + if (outputsize > 48) { | 39 | + |
103 | + descaddr |= extract64(descriptor, 12, 4) << 48; | 40 | ptimer_transaction_begin(s->timer_cmp); |
104 | + } else if (descaddr >> outputsize) { | 41 | ptimer_transaction_begin(s->timer_reload); |
105 | fault_type = ARMFault_AddressSize; | 42 | |
106 | goto do_fault; | ||
107 | } | ||
108 | -- | 43 | -- |
109 | 2.25.1 | 44 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | This feature is relatively small, as it applies only to | 3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
4 | 64k pages and thus requires no additional changes to the | ||
5 | table descriptor walking algorithm, only a change to the | ||
6 | minimum TSZ (which is the inverse of the maximum virtual | ||
7 | address space size). | ||
8 | |||
9 | Note that this feature widens VBAR_ELx, but we already | ||
10 | treat the register as being 64 bits wide. | ||
11 | |||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20220301215958.157011-10-richard.henderson@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 6 | --- |
17 | docs/system/arm/emulation.rst | 1 + | 7 | hw/timer/imx_epit.c | 20 ++++++++++++++------ |
18 | target/arm/cpu-param.h | 2 +- | 8 | 1 file changed, 14 insertions(+), 6 deletions(-) |
19 | target/arm/cpu.h | 5 +++++ | ||
20 | target/arm/cpu64.c | 1 + | ||
21 | target/arm/helper.c | 9 ++++++++- | ||
22 | 5 files changed, 16 insertions(+), 2 deletions(-) | ||
23 | 9 | ||
24 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | 10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
25 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/docs/system/arm/emulation.rst | 12 | --- a/hw/timer/imx_epit.c |
27 | +++ b/docs/system/arm/emulation.rst | 13 | +++ b/hw/timer/imx_epit.c |
28 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | 14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) |
29 | - FEAT_LRCPC (Load-acquire RCpc instructions) | 15 | /* |
30 | - FEAT_LRCPC2 (Load-acquire RCpc instructions v2) | 16 | * This is called both on hardware (device) reset and software reset. |
31 | - FEAT_LSE (Large System Extensions) | 17 | */ |
32 | +- FEAT_LVA (Large Virtual Address space) | 18 | -static void imx_epit_reset(DeviceState *dev) |
33 | - FEAT_MTE (Memory Tagging Extension) | 19 | +static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) |
34 | - FEAT_MTE2 (Memory Tagging Extension) | 20 | { |
35 | - FEAT_MTE3 (MTE Asymmetric Fault Handling) | 21 | - IMXEPITState *s = IMX_EPIT(dev); |
36 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h | 22 | - |
37 | index XXXXXXX..XXXXXXX 100644 | 23 | /* Soft reset doesn't touch some bits; hard reset clears them */ |
38 | --- a/target/arm/cpu-param.h | 24 | - s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); |
39 | +++ b/target/arm/cpu-param.h | 25 | + if (is_hard_reset) { |
40 | @@ -XXX,XX +XXX,XX @@ | 26 | + s->cr = 0; |
41 | #ifdef TARGET_AARCH64 | 27 | + } else { |
42 | # define TARGET_LONG_BITS 64 | 28 | + s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); |
43 | # define TARGET_PHYS_ADDR_SPACE_BITS 48 | 29 | + } |
44 | -# define TARGET_VIRT_ADDR_SPACE_BITS 48 | 30 | s->sr = 0; |
45 | +# define TARGET_VIRT_ADDR_SPACE_BITS 52 | 31 | s->lr = EPIT_TIMER_MAX; |
46 | #else | 32 | s->cmp = 0; |
47 | # define TARGET_LONG_BITS 32 | 33 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
48 | # define TARGET_PHYS_ADDR_SPACE_BITS 40 | 34 | s->cr = value & 0x03ffffff; |
49 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 35 | if (s->cr & CR_SWR) { |
50 | index XXXXXXX..XXXXXXX 100644 | 36 | /* handle the reset */ |
51 | --- a/target/arm/cpu.h | 37 | - imx_epit_reset(DEVICE(s)); |
52 | +++ b/target/arm/cpu.h | 38 | + imx_epit_reset(s, false); |
53 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ccidx(const ARMISARegisters *id) | 39 | } |
54 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, CCIDX) != 0; | 40 | |
41 | /* | ||
42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
43 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); | ||
55 | } | 44 | } |
56 | 45 | ||
57 | +static inline bool isar_feature_aa64_lva(const ARMISARegisters *id) | 46 | +static void imx_epit_dev_reset(DeviceState *dev) |
58 | +{ | 47 | +{ |
59 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, VARANGE) != 0; | 48 | + IMXEPITState *s = IMX_EPIT(dev); |
49 | + imx_epit_reset(s, true); | ||
60 | +} | 50 | +} |
61 | + | 51 | + |
62 | static inline bool isar_feature_aa64_tts2uxn(const ARMISARegisters *id) | 52 | static void imx_epit_class_init(ObjectClass *klass, void *data) |
63 | { | 53 | { |
64 | return FIELD_EX64(id->id_aa64mmfr1, ID_AA64MMFR1, XNX) != 0; | 54 | DeviceClass *dc = DEVICE_CLASS(klass); |
65 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 55 | |
66 | index XXXXXXX..XXXXXXX 100644 | 56 | dc->realize = imx_epit_realize; |
67 | --- a/target/arm/cpu64.c | 57 | - dc->reset = imx_epit_reset; |
68 | +++ b/target/arm/cpu64.c | 58 | + dc->reset = imx_epit_dev_reset; |
69 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 59 | dc->vmsd = &vmstate_imx_timer_epit; |
70 | t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1); | 60 | dc->desc = "i.MX periodic timer"; |
71 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ | 61 | } |
72 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ | ||
73 | + t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
74 | cpu->isar.id_aa64mmfr2 = t; | ||
75 | |||
76 | t = cpu->isar.id_aa64zfr0; | ||
77 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/helper.c | ||
80 | +++ b/target/arm/helper.c | ||
81 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
82 | } else { | ||
83 | max_tsz = 39; | ||
84 | } | ||
85 | - min_tsz = 16; /* TODO: ARMv8.2-LVA */ | ||
86 | + | ||
87 | + min_tsz = 16; | ||
88 | + if (using64k) { | ||
89 | + if (cpu_isar_feature(aa64_lva, env_archcpu(env))) { | ||
90 | + min_tsz = 12; | ||
91 | + } | ||
92 | + } | ||
93 | + /* TODO: FEAT_LPA2 */ | ||
94 | |||
95 | if (tsz > max_tsz) { | ||
96 | tsz = max_tsz; | ||
97 | -- | 62 | -- |
98 | 2.25.1 | 63 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Akihiko Odaki <akihiko.odaki@gmail.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | Support the latest PSCI on TCG and HVF. A 64-bit function called from | 3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
4 | AArch32 now returns NOT_SUPPORTED, which is necessary to adhere to SMC | ||
5 | Calling Convention 1.0. It is still not compliant with SMCCC 1.3 since | ||
6 | they do not implement mandatory functions. | ||
7 | |||
8 | Signed-off-by: Akihiko Odaki <akihiko.odaki@gmail.com> | ||
9 | Message-id: 20220213035753.34577-1-akihiko.odaki@gmail.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | [PMM: update MISMATCH_CHECK checks on PSCI_VERSION macros to match] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 6 | --- |
14 | target/arm/kvm-consts.h | 13 +++++++++---- | 7 | hw/timer/imx_epit.c | 215 ++++++++++++++++++++++++-------------------- |
15 | hw/arm/boot.c | 12 +++++++++--- | 8 | 1 file changed, 117 insertions(+), 98 deletions(-) |
16 | target/arm/cpu.c | 5 +++-- | ||
17 | target/arm/hvf/hvf.c | 27 ++++++++++++++++++++++++++- | ||
18 | target/arm/kvm64.c | 2 +- | ||
19 | target/arm/psci.c | 35 ++++++++++++++++++++++++++++++++--- | ||
20 | 6 files changed, 80 insertions(+), 14 deletions(-) | ||
21 | 9 | ||
22 | diff --git a/target/arm/kvm-consts.h b/target/arm/kvm-consts.h | 10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
23 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/kvm-consts.h | 12 | --- a/hw/timer/imx_epit.c |
25 | +++ b/target/arm/kvm-consts.h | 13 | +++ b/hw/timer/imx_epit.c |
26 | @@ -XXX,XX +XXX,XX @@ MISMATCH_CHECK(QEMU_PSCI_0_1_FN_MIGRATE, KVM_PSCI_FN_MIGRATE); | 14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) |
27 | #define QEMU_PSCI_0_2_FN64_AFFINITY_INFO QEMU_PSCI_0_2_FN64(4) | ||
28 | #define QEMU_PSCI_0_2_FN64_MIGRATE QEMU_PSCI_0_2_FN64(5) | ||
29 | |||
30 | +#define QEMU_PSCI_1_0_FN_PSCI_FEATURES QEMU_PSCI_0_2_FN(10) | ||
31 | + | ||
32 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN_CPU_SUSPEND, PSCI_0_2_FN_CPU_SUSPEND); | ||
33 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN_CPU_OFF, PSCI_0_2_FN_CPU_OFF); | ||
34 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN_CPU_ON, PSCI_0_2_FN_CPU_ON); | ||
35 | @@ -XXX,XX +XXX,XX @@ MISMATCH_CHECK(QEMU_PSCI_0_2_FN_MIGRATE, PSCI_0_2_FN_MIGRATE); | ||
36 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN64_CPU_SUSPEND, PSCI_0_2_FN64_CPU_SUSPEND); | ||
37 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN64_CPU_ON, PSCI_0_2_FN64_CPU_ON); | ||
38 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN64_MIGRATE, PSCI_0_2_FN64_MIGRATE); | ||
39 | +MISMATCH_CHECK(QEMU_PSCI_1_0_FN_PSCI_FEATURES, PSCI_1_0_FN_PSCI_FEATURES); | ||
40 | |||
41 | /* PSCI v0.2 return values used by TCG emulation of PSCI */ | ||
42 | |||
43 | /* No Trusted OS migration to worry about when offlining CPUs */ | ||
44 | #define QEMU_PSCI_0_2_RET_TOS_MIGRATION_NOT_REQUIRED 2 | ||
45 | |||
46 | -/* We implement version 0.2 only */ | ||
47 | -#define QEMU_PSCI_0_2_RET_VERSION_0_2 2 | ||
48 | +#define QEMU_PSCI_VERSION_0_1 0x00001 | ||
49 | +#define QEMU_PSCI_VERSION_0_2 0x00002 | ||
50 | +#define QEMU_PSCI_VERSION_1_1 0x10001 | ||
51 | |||
52 | MISMATCH_CHECK(QEMU_PSCI_0_2_RET_TOS_MIGRATION_NOT_REQUIRED, PSCI_0_2_TOS_MP); | ||
53 | -MISMATCH_CHECK(QEMU_PSCI_0_2_RET_VERSION_0_2, | ||
54 | - (PSCI_VERSION_MAJOR(0) | PSCI_VERSION_MINOR(2))); | ||
55 | +/* We don't bother to check every possible version value */ | ||
56 | +MISMATCH_CHECK(QEMU_PSCI_VERSION_0_2, PSCI_VERSION(0, 2)); | ||
57 | +MISMATCH_CHECK(QEMU_PSCI_VERSION_1_1, PSCI_VERSION(1, 1)); | ||
58 | |||
59 | /* PSCI return values (inclusive of all PSCI versions) */ | ||
60 | #define QEMU_PSCI_RET_SUCCESS 0 | ||
61 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/boot.c | ||
64 | +++ b/hw/arm/boot.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_psci_node(void *fdt) | ||
66 | } | ||
67 | |||
68 | qemu_fdt_add_subnode(fdt, "/psci"); | ||
69 | - if (armcpu->psci_version == 2) { | ||
70 | - const char comp[] = "arm,psci-0.2\0arm,psci"; | ||
71 | - qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | ||
72 | + if (armcpu->psci_version == QEMU_PSCI_VERSION_0_2 || | ||
73 | + armcpu->psci_version == QEMU_PSCI_VERSION_1_1) { | ||
74 | + if (armcpu->psci_version == QEMU_PSCI_VERSION_0_2) { | ||
75 | + const char comp[] = "arm,psci-0.2\0arm,psci"; | ||
76 | + qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | ||
77 | + } else { | ||
78 | + const char comp[] = "arm,psci-1.0\0arm,psci-0.2\0arm,psci"; | ||
79 | + qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | ||
80 | + } | ||
81 | |||
82 | cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF; | ||
83 | if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) { | ||
84 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/target/arm/cpu.c | ||
87 | +++ b/target/arm/cpu.c | ||
88 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_initfn(Object *obj) | ||
89 | * picky DTB consumer will also provide a helpful error message. | ||
90 | */ | ||
91 | cpu->dtb_compatible = "qemu,unknown"; | ||
92 | - cpu->psci_version = 1; /* By default assume PSCI v0.1 */ | ||
93 | + cpu->psci_version = QEMU_PSCI_VERSION_0_1; /* By default assume PSCI v0.1 */ | ||
94 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; | ||
95 | |||
96 | if (tcg_enabled() || hvf_enabled()) { | ||
97 | - cpu->psci_version = 2; /* TCG and HVF implement PSCI 0.2 */ | ||
98 | + /* TCG and HVF implement PSCI 1.1 */ | ||
99 | + cpu->psci_version = QEMU_PSCI_VERSION_1_1; | ||
100 | } | 15 | } |
101 | } | 16 | } |
102 | 17 | ||
103 | diff --git a/target/arm/hvf/hvf.c b/target/arm/hvf/hvf.c | 18 | +static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) |
104 | index XXXXXXX..XXXXXXX 100644 | 19 | +{ |
105 | --- a/target/arm/hvf/hvf.c | 20 | + uint32_t oldcr = s->cr; |
106 | +++ b/target/arm/hvf/hvf.c | 21 | + |
107 | @@ -XXX,XX +XXX,XX @@ static bool hvf_handle_psci_call(CPUState *cpu) | 22 | + s->cr = value & 0x03ffffff; |
108 | 23 | + | |
109 | switch (param[0]) { | 24 | + if (s->cr & CR_SWR) { |
110 | case QEMU_PSCI_0_2_FN_PSCI_VERSION: | 25 | + /* handle the reset */ |
111 | - ret = QEMU_PSCI_0_2_RET_VERSION_0_2; | 26 | + imx_epit_reset(s, false); |
112 | + ret = QEMU_PSCI_VERSION_1_1; | 27 | + } |
113 | break; | 28 | + |
114 | case QEMU_PSCI_0_2_FN_MIGRATE_INFO_TYPE: | 29 | + /* |
115 | ret = QEMU_PSCI_0_2_RET_TOS_MIGRATION_NOT_REQUIRED; /* No trusted OS */ | 30 | + * The interrupt state can change due to: |
116 | @@ -XXX,XX +XXX,XX @@ static bool hvf_handle_psci_call(CPUState *cpu) | 31 | + * - reset clears both SR.OCIF and CR.OCIE |
117 | case QEMU_PSCI_0_2_FN_MIGRATE: | 32 | + * - write to CR.EN or CR.OCIE |
118 | ret = QEMU_PSCI_RET_NOT_SUPPORTED; | 33 | + */ |
119 | break; | 34 | + imx_epit_update_int(s); |
120 | + case QEMU_PSCI_1_0_FN_PSCI_FEATURES: | 35 | + |
121 | + switch (param[1]) { | 36 | + /* |
122 | + case QEMU_PSCI_0_2_FN_PSCI_VERSION: | 37 | + * TODO: could we 'break' here for reset? following operations appear |
123 | + case QEMU_PSCI_0_2_FN_MIGRATE_INFO_TYPE: | 38 | + * to duplicate the work imx_epit_reset() already did. |
124 | + case QEMU_PSCI_0_2_FN_AFFINITY_INFO: | 39 | + */ |
125 | + case QEMU_PSCI_0_2_FN64_AFFINITY_INFO: | 40 | + |
126 | + case QEMU_PSCI_0_2_FN_SYSTEM_RESET: | 41 | + ptimer_transaction_begin(s->timer_cmp); |
127 | + case QEMU_PSCI_0_2_FN_SYSTEM_OFF: | 42 | + ptimer_transaction_begin(s->timer_reload); |
128 | + case QEMU_PSCI_0_1_FN_CPU_ON: | 43 | + |
129 | + case QEMU_PSCI_0_2_FN_CPU_ON: | 44 | + /* Update the frequency. Has been done already in case of a reset. */ |
130 | + case QEMU_PSCI_0_2_FN64_CPU_ON: | 45 | + if (!(s->cr & CR_SWR)) { |
131 | + case QEMU_PSCI_0_1_FN_CPU_OFF: | 46 | + imx_epit_set_freq(s); |
132 | + case QEMU_PSCI_0_2_FN_CPU_OFF: | 47 | + } |
133 | + case QEMU_PSCI_0_1_FN_CPU_SUSPEND: | 48 | + |
134 | + case QEMU_PSCI_0_2_FN_CPU_SUSPEND: | 49 | + if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { |
135 | + case QEMU_PSCI_0_2_FN64_CPU_SUSPEND: | 50 | + if (s->cr & CR_ENMOD) { |
136 | + case QEMU_PSCI_1_0_FN_PSCI_FEATURES: | 51 | + if (s->cr & CR_RLD) { |
137 | + ret = 0; | 52 | + ptimer_set_limit(s->timer_reload, s->lr, 1); |
138 | + break; | 53 | + ptimer_set_limit(s->timer_cmp, s->lr, 1); |
139 | + case QEMU_PSCI_0_1_FN_MIGRATE: | 54 | + } else { |
140 | + case QEMU_PSCI_0_2_FN_MIGRATE: | 55 | + ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); |
141 | + default: | 56 | + ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); |
142 | + ret = QEMU_PSCI_RET_NOT_SUPPORTED; | 57 | + } |
143 | + } | 58 | + } |
144 | + break; | 59 | + |
60 | + imx_epit_reload_compare_timer(s); | ||
61 | + ptimer_run(s->timer_reload, 0); | ||
62 | + if (s->cr & CR_OCIEN) { | ||
63 | + ptimer_run(s->timer_cmp, 0); | ||
64 | + } else { | ||
65 | + ptimer_stop(s->timer_cmp); | ||
66 | + } | ||
67 | + } else if (!(s->cr & CR_EN)) { | ||
68 | + /* stop both timers */ | ||
69 | + ptimer_stop(s->timer_reload); | ||
70 | + ptimer_stop(s->timer_cmp); | ||
71 | + } else if (s->cr & CR_OCIEN) { | ||
72 | + if (!(oldcr & CR_OCIEN)) { | ||
73 | + imx_epit_reload_compare_timer(s); | ||
74 | + ptimer_run(s->timer_cmp, 0); | ||
75 | + } | ||
76 | + } else { | ||
77 | + ptimer_stop(s->timer_cmp); | ||
78 | + } | ||
79 | + | ||
80 | + ptimer_transaction_commit(s->timer_cmp); | ||
81 | + ptimer_transaction_commit(s->timer_reload); | ||
82 | +} | ||
83 | + | ||
84 | +static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | ||
85 | +{ | ||
86 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
87 | + if (value & SR_OCIF) { | ||
88 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
89 | + imx_epit_update_int(s); | ||
90 | + } | ||
91 | +} | ||
92 | + | ||
93 | +static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | ||
94 | +{ | ||
95 | + s->lr = value; | ||
96 | + | ||
97 | + ptimer_transaction_begin(s->timer_cmp); | ||
98 | + ptimer_transaction_begin(s->timer_reload); | ||
99 | + if (s->cr & CR_RLD) { | ||
100 | + /* Also set the limit if the LRD bit is set */ | ||
101 | + /* If IOVW bit is set then set the timer value */ | ||
102 | + ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | ||
103 | + ptimer_set_limit(s->timer_cmp, s->lr, 0); | ||
104 | + } else if (s->cr & CR_IOVW) { | ||
105 | + /* If IOVW bit is set then set the timer value */ | ||
106 | + ptimer_set_count(s->timer_reload, s->lr); | ||
107 | + } | ||
108 | + /* | ||
109 | + * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
110 | + * the timer interrupt may not fire properly. The commit must happen | ||
111 | + * before calling imx_epit_reload_compare_timer(), which reads | ||
112 | + * s->timer_reload internally again. | ||
113 | + */ | ||
114 | + ptimer_transaction_commit(s->timer_reload); | ||
115 | + imx_epit_reload_compare_timer(s); | ||
116 | + ptimer_transaction_commit(s->timer_cmp); | ||
117 | +} | ||
118 | + | ||
119 | +static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
120 | +{ | ||
121 | + s->cmp = value; | ||
122 | + | ||
123 | + ptimer_transaction_begin(s->timer_cmp); | ||
124 | + imx_epit_reload_compare_timer(s); | ||
125 | + ptimer_transaction_commit(s->timer_cmp); | ||
126 | +} | ||
127 | + | ||
128 | static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
129 | unsigned size) | ||
130 | { | ||
131 | IMXEPITState *s = IMX_EPIT(opaque); | ||
132 | - uint64_t oldcr; | ||
133 | |||
134 | DPRINTF("(%s, value = 0x%08x)\n", imx_epit_reg_name(offset >> 2), | ||
135 | (uint32_t)value); | ||
136 | |||
137 | switch (offset >> 2) { | ||
138 | case 0: /* CR */ | ||
139 | - | ||
140 | - oldcr = s->cr; | ||
141 | - s->cr = value & 0x03ffffff; | ||
142 | - if (s->cr & CR_SWR) { | ||
143 | - /* handle the reset */ | ||
144 | - imx_epit_reset(s, false); | ||
145 | - } | ||
146 | - | ||
147 | - /* | ||
148 | - * The interrupt state can change due to: | ||
149 | - * - reset clears both SR.OCIF and CR.OCIE | ||
150 | - * - write to CR.EN or CR.OCIE | ||
151 | - */ | ||
152 | - imx_epit_update_int(s); | ||
153 | - | ||
154 | - /* | ||
155 | - * TODO: could we 'break' here for reset? following operations appear | ||
156 | - * to duplicate the work imx_epit_reset() already did. | ||
157 | - */ | ||
158 | - | ||
159 | - ptimer_transaction_begin(s->timer_cmp); | ||
160 | - ptimer_transaction_begin(s->timer_reload); | ||
161 | - | ||
162 | - /* Update the frequency. Has been done already in case of a reset. */ | ||
163 | - if (!(s->cr & CR_SWR)) { | ||
164 | - imx_epit_set_freq(s); | ||
165 | - } | ||
166 | - | ||
167 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
168 | - if (s->cr & CR_ENMOD) { | ||
169 | - if (s->cr & CR_RLD) { | ||
170 | - ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
171 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); | ||
172 | - } else { | ||
173 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
174 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
175 | - } | ||
176 | - } | ||
177 | - | ||
178 | - imx_epit_reload_compare_timer(s); | ||
179 | - ptimer_run(s->timer_reload, 0); | ||
180 | - if (s->cr & CR_OCIEN) { | ||
181 | - ptimer_run(s->timer_cmp, 0); | ||
182 | - } else { | ||
183 | - ptimer_stop(s->timer_cmp); | ||
184 | - } | ||
185 | - } else if (!(s->cr & CR_EN)) { | ||
186 | - /* stop both timers */ | ||
187 | - ptimer_stop(s->timer_reload); | ||
188 | - ptimer_stop(s->timer_cmp); | ||
189 | - } else if (s->cr & CR_OCIEN) { | ||
190 | - if (!(oldcr & CR_OCIEN)) { | ||
191 | - imx_epit_reload_compare_timer(s); | ||
192 | - ptimer_run(s->timer_cmp, 0); | ||
193 | - } | ||
194 | - } else { | ||
195 | - ptimer_stop(s->timer_cmp); | ||
196 | - } | ||
197 | - | ||
198 | - ptimer_transaction_commit(s->timer_cmp); | ||
199 | - ptimer_transaction_commit(s->timer_reload); | ||
200 | + imx_epit_write_cr(s, (uint32_t)value); | ||
201 | break; | ||
202 | |||
203 | - case 1: /* SR - ACK*/ | ||
204 | - /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
205 | - if (value & SR_OCIF) { | ||
206 | - s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
207 | - imx_epit_update_int(s); | ||
208 | - } | ||
209 | + case 1: /* SR */ | ||
210 | + imx_epit_write_sr(s, (uint32_t)value); | ||
211 | break; | ||
212 | |||
213 | - case 2: /* LR - set ticks */ | ||
214 | - s->lr = value; | ||
215 | - | ||
216 | - ptimer_transaction_begin(s->timer_cmp); | ||
217 | - ptimer_transaction_begin(s->timer_reload); | ||
218 | - if (s->cr & CR_RLD) { | ||
219 | - /* Also set the limit if the LRD bit is set */ | ||
220 | - /* If IOVW bit is set then set the timer value */ | ||
221 | - ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | ||
222 | - ptimer_set_limit(s->timer_cmp, s->lr, 0); | ||
223 | - } else if (s->cr & CR_IOVW) { | ||
224 | - /* If IOVW bit is set then set the timer value */ | ||
225 | - ptimer_set_count(s->timer_reload, s->lr); | ||
226 | - } | ||
227 | - /* | ||
228 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
229 | - * the timer interrupt may not fire properly. The commit must happen | ||
230 | - * before calling imx_epit_reload_compare_timer(), which reads | ||
231 | - * s->timer_reload internally again. | ||
232 | - */ | ||
233 | - ptimer_transaction_commit(s->timer_reload); | ||
234 | - imx_epit_reload_compare_timer(s); | ||
235 | - ptimer_transaction_commit(s->timer_cmp); | ||
236 | + case 2: /* LR */ | ||
237 | + imx_epit_write_lr(s, (uint32_t)value); | ||
238 | break; | ||
239 | |||
240 | case 3: /* CMP */ | ||
241 | - s->cmp = value; | ||
242 | - | ||
243 | - ptimer_transaction_begin(s->timer_cmp); | ||
244 | - imx_epit_reload_compare_timer(s); | ||
245 | - ptimer_transaction_commit(s->timer_cmp); | ||
246 | - | ||
247 | + imx_epit_write_cmp(s, (uint32_t)value); | ||
248 | break; | ||
249 | |||
145 | default: | 250 | default: |
146 | return false; | 251 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" |
252 | HWADDR_PRIx "\n", TYPE_IMX_EPIT, __func__, offset); | ||
253 | - | ||
254 | break; | ||
147 | } | 255 | } |
148 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 256 | } |
149 | index XXXXXXX..XXXXXXX 100644 | 257 | + |
150 | --- a/target/arm/kvm64.c | 258 | static void imx_epit_cmp(void *opaque) |
151 | +++ b/target/arm/kvm64.c | ||
152 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init_vcpu(CPUState *cs) | ||
153 | cpu->kvm_init_features[0] |= 1 << KVM_ARM_VCPU_POWER_OFF; | ||
154 | } | ||
155 | if (kvm_check_extension(cs->kvm_state, KVM_CAP_ARM_PSCI_0_2)) { | ||
156 | - cpu->psci_version = 2; | ||
157 | + cpu->psci_version = QEMU_PSCI_VERSION_0_2; | ||
158 | cpu->kvm_init_features[0] |= 1 << KVM_ARM_VCPU_PSCI_0_2; | ||
159 | } | ||
160 | if (!arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
161 | diff --git a/target/arm/psci.c b/target/arm/psci.c | ||
162 | index XXXXXXX..XXXXXXX 100644 | ||
163 | --- a/target/arm/psci.c | ||
164 | +++ b/target/arm/psci.c | ||
165 | @@ -XXX,XX +XXX,XX @@ void arm_handle_psci_call(ARMCPU *cpu) | ||
166 | { | 259 | { |
167 | /* | 260 | IMXEPITState *s = IMX_EPIT(opaque); |
168 | * This function partially implements the logic for dispatching Power State | ||
169 | - * Coordination Interface (PSCI) calls (as described in ARM DEN 0022B.b), | ||
170 | + * Coordination Interface (PSCI) calls (as described in ARM DEN 0022D.b), | ||
171 | * to the extent required for bringing up and taking down secondary cores, | ||
172 | * and for handling reset and poweroff requests. | ||
173 | * Additional information about the calling convention used is available in | ||
174 | @@ -XXX,XX +XXX,XX @@ void arm_handle_psci_call(ARMCPU *cpu) | ||
175 | } | ||
176 | |||
177 | if ((param[0] & QEMU_PSCI_0_2_64BIT) && !is_a64(env)) { | ||
178 | - ret = QEMU_PSCI_RET_INVALID_PARAMS; | ||
179 | + ret = QEMU_PSCI_RET_NOT_SUPPORTED; | ||
180 | goto err; | ||
181 | } | ||
182 | |||
183 | @@ -XXX,XX +XXX,XX @@ void arm_handle_psci_call(ARMCPU *cpu) | ||
184 | ARMCPU *target_cpu; | ||
185 | |||
186 | case QEMU_PSCI_0_2_FN_PSCI_VERSION: | ||
187 | - ret = QEMU_PSCI_0_2_RET_VERSION_0_2; | ||
188 | + ret = QEMU_PSCI_VERSION_1_1; | ||
189 | break; | ||
190 | case QEMU_PSCI_0_2_FN_MIGRATE_INFO_TYPE: | ||
191 | ret = QEMU_PSCI_0_2_RET_TOS_MIGRATION_NOT_REQUIRED; /* No trusted OS */ | ||
192 | @@ -XXX,XX +XXX,XX @@ void arm_handle_psci_call(ARMCPU *cpu) | ||
193 | } | ||
194 | helper_wfi(env, 4); | ||
195 | break; | ||
196 | + case QEMU_PSCI_1_0_FN_PSCI_FEATURES: | ||
197 | + switch (param[1]) { | ||
198 | + case QEMU_PSCI_0_2_FN_PSCI_VERSION: | ||
199 | + case QEMU_PSCI_0_2_FN_MIGRATE_INFO_TYPE: | ||
200 | + case QEMU_PSCI_0_2_FN_AFFINITY_INFO: | ||
201 | + case QEMU_PSCI_0_2_FN64_AFFINITY_INFO: | ||
202 | + case QEMU_PSCI_0_2_FN_SYSTEM_RESET: | ||
203 | + case QEMU_PSCI_0_2_FN_SYSTEM_OFF: | ||
204 | + case QEMU_PSCI_0_1_FN_CPU_ON: | ||
205 | + case QEMU_PSCI_0_2_FN_CPU_ON: | ||
206 | + case QEMU_PSCI_0_2_FN64_CPU_ON: | ||
207 | + case QEMU_PSCI_0_1_FN_CPU_OFF: | ||
208 | + case QEMU_PSCI_0_2_FN_CPU_OFF: | ||
209 | + case QEMU_PSCI_0_1_FN_CPU_SUSPEND: | ||
210 | + case QEMU_PSCI_0_2_FN_CPU_SUSPEND: | ||
211 | + case QEMU_PSCI_0_2_FN64_CPU_SUSPEND: | ||
212 | + case QEMU_PSCI_1_0_FN_PSCI_FEATURES: | ||
213 | + if (!(param[1] & QEMU_PSCI_0_2_64BIT) || is_a64(env)) { | ||
214 | + ret = 0; | ||
215 | + break; | ||
216 | + } | ||
217 | + /* fallthrough */ | ||
218 | + case QEMU_PSCI_0_1_FN_MIGRATE: | ||
219 | + case QEMU_PSCI_0_2_FN_MIGRATE: | ||
220 | + default: | ||
221 | + ret = QEMU_PSCI_RET_NOT_SUPPORTED; | ||
222 | + break; | ||
223 | + } | ||
224 | + break; | ||
225 | case QEMU_PSCI_0_1_FN_MIGRATE: | ||
226 | case QEMU_PSCI_0_2_FN_MIGRATE: | ||
227 | default: | ||
228 | -- | 261 | -- |
229 | 2.25.1 | 262 | 2.25.1 | diff view generated by jsdifflib |
1 | The updateUIInfo method makes Cocoa API calls. It also calls back | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | into QEMU functions like dpy_set_ui_info(). To do this safely, we | ||
3 | need to follow two rules: | ||
4 | * Cocoa API calls are made on the Cocoa UI thread | ||
5 | * When calling back into QEMU we must hold the iothread lock | ||
6 | 2 | ||
7 | Fix the places where we got this wrong, by taking the iothread lock | 3 | The CNT register is a read-only register. There is no need to |
8 | while executing updateUIInfo, and moving the call in cocoa_switch() | 4 | store it's value, it can be calculated on demand. |
9 | inside the dispatch_async block. | 5 | The calculated frequency is needed temporarily only. |
10 | 6 | ||
11 | Some of the Cocoa UI methods which call updateUIInfo are invoked as | 7 | Note that this is a migration compatibility break for all boards |
12 | part of the initial application startup, while we're still doing the | 8 | types that use the EPIT peripheral. |
13 | little cross-thread dance described in the comment just above | ||
14 | call_qemu_main(). This meant they were calling back into the QEMU UI | ||
15 | layer before we'd actually finished initializing our display and | ||
16 | registered the DisplayChangeListener, which isn't really valid. Once | ||
17 | updateUIInfo takes the iothread lock, we no longer get away with | ||
18 | this, because during this startup phase the iothread lock is held by | ||
19 | the QEMU main-loop thread which is waiting for us to finish our | ||
20 | display initialization. So we must suppress updateUIInfo until | ||
21 | applicationDidFinishLaunching allows the QEMU main-loop thread to | ||
22 | continue. | ||
23 | 9 | ||
10 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Akihiko Odaki <akihiko.odaki@gmail.com> | ||
26 | Tested-by: Akihiko Odaki <akihiko.odaki@gmail.com> | ||
27 | Message-id: 20220224101330.967429-2-peter.maydell@linaro.org | ||
28 | --- | 13 | --- |
29 | ui/cocoa.m | 25 ++++++++++++++++++++++--- | 14 | include/hw/timer/imx_epit.h | 2 - |
30 | 1 file changed, 22 insertions(+), 3 deletions(-) | 15 | hw/timer/imx_epit.c | 73 ++++++++++++++----------------------- |
16 | 2 files changed, 28 insertions(+), 47 deletions(-) | ||
31 | 17 | ||
32 | diff --git a/ui/cocoa.m b/ui/cocoa.m | 18 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h |
33 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/ui/cocoa.m | 20 | --- a/include/hw/timer/imx_epit.h |
35 | +++ b/ui/cocoa.m | 21 | +++ b/include/hw/timer/imx_epit.h |
36 | @@ -XXX,XX +XXX,XX @@ QemuCocoaView *cocoaView; | 22 | @@ -XXX,XX +XXX,XX @@ struct IMXEPITState { |
23 | uint32_t sr; | ||
24 | uint32_t lr; | ||
25 | uint32_t cmp; | ||
26 | - uint32_t cnt; | ||
27 | |||
28 | - uint32_t freq; | ||
29 | qemu_irq irq; | ||
30 | }; | ||
31 | |||
32 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/timer/imx_epit.c | ||
35 | +++ b/hw/timer/imx_epit.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_update_int(IMXEPITState *s) | ||
37 | } | 37 | } |
38 | } | 38 | } |
39 | 39 | ||
40 | -- (void) updateUIInfo | 40 | -/* |
41 | +- (void) updateUIInfoLocked | 41 | - * Must be called from within a ptimer_transaction_begin/commit block |
42 | - * for both s->timer_cmp and s->timer_reload. | ||
43 | - */ | ||
44 | -static void imx_epit_set_freq(IMXEPITState *s) | ||
45 | +static uint32_t imx_epit_get_freq(IMXEPITState *s) | ||
42 | { | 46 | { |
43 | + /* Must be called with the iothread lock, i.e. via updateUIInfo */ | 47 | - uint32_t clksrc; |
44 | NSSize frameSize; | 48 | - uint32_t prescaler; |
45 | QemuUIInfo info; | 49 | - |
46 | 50 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | |
47 | @@ -XXX,XX +XXX,XX @@ QemuCocoaView *cocoaView; | 51 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); |
48 | dpy_set_ui_info(dcl.con, &info, TRUE); | 52 | - |
53 | - s->freq = imx_ccm_get_clock_frequency(s->ccm, | ||
54 | - imx_epit_clocks[clksrc]) / prescaler; | ||
55 | - | ||
56 | - DPRINTF("Setting ptimer frequency to %u\n", s->freq); | ||
57 | - | ||
58 | - if (s->freq) { | ||
59 | - ptimer_set_freq(s->timer_reload, s->freq); | ||
60 | - ptimer_set_freq(s->timer_cmp, s->freq); | ||
61 | - } | ||
62 | + uint32_t clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
63 | + uint32_t prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
64 | + uint32_t f_in = imx_ccm_get_clock_frequency(s->ccm, imx_epit_clocks[clksrc]); | ||
65 | + uint32_t freq = f_in / prescaler; | ||
66 | + DPRINTF("ptimer frequency is %u\n", freq); | ||
67 | + return freq; | ||
49 | } | 68 | } |
50 | 69 | ||
51 | +- (void) updateUIInfo | 70 | /* |
52 | +{ | 71 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) |
53 | + if (!allow_events) { | 72 | s->sr = 0; |
54 | + /* | 73 | s->lr = EPIT_TIMER_MAX; |
55 | + * Don't try to tell QEMU about UI information in the application | 74 | s->cmp = 0; |
56 | + * startup phase -- we haven't yet registered dcl with the QEMU UI | 75 | - s->cnt = 0; |
57 | + * layer, and also trying to take the iothread lock would deadlock. | 76 | ptimer_transaction_begin(s->timer_cmp); |
58 | + * When cocoa_display_init() does register the dcl, the UI layer | 77 | ptimer_transaction_begin(s->timer_reload); |
59 | + * will call cocoa_switch(), which will call updateUIInfo, so | 78 | - /* stop both timers */ |
60 | + * we don't lose any information here. | ||
61 | + */ | ||
62 | + return; | ||
63 | + } | ||
64 | + | 79 | + |
65 | + with_iothread_lock(^{ | 80 | + /* |
66 | + [self updateUIInfoLocked]; | 81 | + * The reset switches off the input clock, so even if the CR.EN is still |
67 | + }); | 82 | + * set, the timers are no longer running. |
68 | +} | 83 | + */ |
69 | + | 84 | + assert(imx_epit_get_freq(s) == 0); |
70 | - (void)viewDidMoveToWindow | 85 | ptimer_stop(s->timer_cmp); |
86 | ptimer_stop(s->timer_reload); | ||
87 | - /* compute new frequency */ | ||
88 | - imx_epit_set_freq(s); | ||
89 | /* init both timers to EPIT_TIMER_MAX */ | ||
90 | ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
91 | ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
92 | - if (s->freq && (s->cr & CR_EN)) { | ||
93 | - /* if the timer is still enabled, restart it */ | ||
94 | - ptimer_run(s->timer_reload, 0); | ||
95 | - } | ||
96 | ptimer_transaction_commit(s->timer_cmp); | ||
97 | ptimer_transaction_commit(s->timer_reload); | ||
98 | } | ||
99 | |||
100 | -static uint32_t imx_epit_update_count(IMXEPITState *s) | ||
101 | -{ | ||
102 | - s->cnt = ptimer_get_count(s->timer_reload); | ||
103 | - | ||
104 | - return s->cnt; | ||
105 | -} | ||
106 | - | ||
107 | static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
71 | { | 108 | { |
72 | [self updateUIInfo]; | 109 | IMXEPITState *s = IMX_EPIT(opaque); |
73 | @@ -XXX,XX +XXX,XX @@ static void cocoa_switch(DisplayChangeListener *dcl, | 110 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) |
74 | 111 | break; | |
75 | COCOA_DEBUG("qemu_cocoa: cocoa_switch\n"); | 112 | |
76 | 113 | case 4: /* CNT */ | |
77 | - [cocoaView updateUIInfo]; | 114 | - imx_epit_update_count(s); |
78 | - | 115 | - reg_value = s->cnt; |
79 | // The DisplaySurface will be freed as soon as this callback returns. | 116 | + reg_value = ptimer_get_count(s->timer_reload); |
80 | // We take a reference to the underlying pixman image here so it does | 117 | break; |
81 | // not disappear from under our feet; the switchSurface method will | 118 | |
82 | @@ -XXX,XX +XXX,XX @@ static void cocoa_switch(DisplayChangeListener *dcl, | 119 | default: |
83 | pixman_image_ref(image); | 120 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) |
84 | 121 | { | |
85 | dispatch_async(dispatch_get_main_queue(), ^{ | 122 | if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { |
86 | + [cocoaView updateUIInfo]; | 123 | /* if the compare feature is on and timers are running */ |
87 | [cocoaView switchSurface:image]; | 124 | - uint32_t tmp = imx_epit_update_count(s); |
88 | }); | 125 | + uint32_t tmp = ptimer_get_count(s->timer_reload); |
89 | [pool release]; | 126 | uint64_t next; |
127 | if (tmp > s->cmp) { | ||
128 | /* It'll fire in this round of the timer */ | ||
129 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
130 | |||
131 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
132 | { | ||
133 | + uint32_t freq = 0; | ||
134 | uint32_t oldcr = s->cr; | ||
135 | |||
136 | s->cr = value & 0x03ffffff; | ||
137 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
138 | ptimer_transaction_begin(s->timer_cmp); | ||
139 | ptimer_transaction_begin(s->timer_reload); | ||
140 | |||
141 | - /* Update the frequency. Has been done already in case of a reset. */ | ||
142 | + /* | ||
143 | + * Update the frequency. In case of a reset the input clock was | ||
144 | + * switched off, so this can be skipped. | ||
145 | + */ | ||
146 | if (!(s->cr & CR_SWR)) { | ||
147 | - imx_epit_set_freq(s); | ||
148 | + freq = imx_epit_get_freq(s); | ||
149 | + if (freq) { | ||
150 | + ptimer_set_freq(s->timer_reload, freq); | ||
151 | + ptimer_set_freq(s->timer_cmp, freq); | ||
152 | + } | ||
153 | } | ||
154 | |||
155 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
156 | + if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
157 | if (s->cr & CR_ENMOD) { | ||
158 | if (s->cr & CR_RLD) { | ||
159 | ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
160 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps imx_epit_ops = { | ||
161 | |||
162 | static const VMStateDescription vmstate_imx_timer_epit = { | ||
163 | .name = TYPE_IMX_EPIT, | ||
164 | - .version_id = 2, | ||
165 | - .minimum_version_id = 2, | ||
166 | + .version_id = 3, | ||
167 | + .minimum_version_id = 3, | ||
168 | .fields = (VMStateField[]) { | ||
169 | VMSTATE_UINT32(cr, IMXEPITState), | ||
170 | VMSTATE_UINT32(sr, IMXEPITState), | ||
171 | VMSTATE_UINT32(lr, IMXEPITState), | ||
172 | VMSTATE_UINT32(cmp, IMXEPITState), | ||
173 | - VMSTATE_UINT32(cnt, IMXEPITState), | ||
174 | - VMSTATE_UINT32(freq, IMXEPITState), | ||
175 | VMSTATE_PTIMER(timer_reload, IMXEPITState), | ||
176 | VMSTATE_PTIMER(timer_cmp, IMXEPITState), | ||
177 | VMSTATE_END_OF_LIST() | ||
90 | -- | 178 | -- |
91 | 2.25.1 | 179 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | - fix #1263 for CR writes | ||
4 | - rework compare time handling | ||
5 | - The compare timer has to run even if CR.OCIEN is not set, | ||
6 | as SR.OCIF must be updated. | ||
7 | - The compare timer fires exactly once when the | ||
8 | compare value is less than the current value, but the | ||
9 | reload values is less than the compare value. | ||
10 | - The compare timer will never fire if the reload value is | ||
11 | less than the compare value. Disable it in this case. | ||
12 | |||
13 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
14 | [PMM: fixed minor style nits] | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/timer/imx_epit.c | 192 ++++++++++++++++++++++++++------------------ | ||
19 | 1 file changed, 116 insertions(+), 76 deletions(-) | ||
20 | |||
21 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/timer/imx_epit.c | ||
24 | +++ b/hw/timer/imx_epit.c | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | * Originally written by Hans Jiang | ||
27 | * Updated by Peter Chubb | ||
28 | * Updated by Jean-Christophe Dubois <jcd@tribudubois.net> | ||
29 | + * Updated by Axel Heider | ||
30 | * | ||
31 | * This code is licensed under GPL version 2 or later. See | ||
32 | * the COPYING file in the top-level directory. | ||
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
34 | return reg_value; | ||
35 | } | ||
36 | |||
37 | -/* Must be called from ptimer_transaction_begin/commit block for s->timer_cmp */ | ||
38 | -static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
39 | +/* | ||
40 | + * Must be called from a ptimer_transaction_begin/commit block for | ||
41 | + * s->timer_cmp, but outside of a transaction block of s->timer_reload, | ||
42 | + * so the proper counter value is read. | ||
43 | + */ | ||
44 | +static void imx_epit_update_compare_timer(IMXEPITState *s) | ||
45 | { | ||
46 | - if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | ||
47 | - /* if the compare feature is on and timers are running */ | ||
48 | - uint32_t tmp = ptimer_get_count(s->timer_reload); | ||
49 | - uint64_t next; | ||
50 | - if (tmp > s->cmp) { | ||
51 | - /* It'll fire in this round of the timer */ | ||
52 | - next = tmp - s->cmp; | ||
53 | - } else { /* catch it next time around */ | ||
54 | - next = tmp - s->cmp + ((s->cr & CR_RLD) ? EPIT_TIMER_MAX : s->lr); | ||
55 | + uint64_t counter = 0; | ||
56 | + bool is_oneshot = false; | ||
57 | + /* | ||
58 | + * The compare timer only has to run if the timer peripheral is active | ||
59 | + * and there is an input clock, Otherwise it can be switched off. | ||
60 | + */ | ||
61 | + bool is_active = (s->cr & CR_EN) && imx_epit_get_freq(s); | ||
62 | + if (is_active) { | ||
63 | + /* | ||
64 | + * Calculate next timeout for compare timer. Reading the reload | ||
65 | + * counter returns proper results only if pending transactions | ||
66 | + * on it are committed here. Otherwise stale values are be read. | ||
67 | + */ | ||
68 | + counter = ptimer_get_count(s->timer_reload); | ||
69 | + uint64_t limit = ptimer_get_limit(s->timer_cmp); | ||
70 | + /* | ||
71 | + * The compare timer is a periodic timer if the limit is at least | ||
72 | + * the compare value. Otherwise it may fire at most once in the | ||
73 | + * current round. | ||
74 | + */ | ||
75 | + bool is_oneshot = (limit >= s->cmp); | ||
76 | + if (counter >= s->cmp) { | ||
77 | + /* The compare timer fires in the current round. */ | ||
78 | + counter -= s->cmp; | ||
79 | + } else if (!is_oneshot) { | ||
80 | + /* | ||
81 | + * The compare timer fires after a reload, as it is below the | ||
82 | + * compare value already in this round. Note that the counter | ||
83 | + * value calculated below can be above the 32-bit limit, which | ||
84 | + * is legal here because the compare timer is an internal | ||
85 | + * helper ptimer only. | ||
86 | + */ | ||
87 | + counter += limit - s->cmp; | ||
88 | + } else { | ||
89 | + /* | ||
90 | + * The compare timer won't fire in this round, and the limit is | ||
91 | + * set to a value below the compare value. This practically means | ||
92 | + * it will never fire, so it can be switched off. | ||
93 | + */ | ||
94 | + is_active = false; | ||
95 | } | ||
96 | - ptimer_set_count(s->timer_cmp, next); | ||
97 | } | ||
98 | + | ||
99 | + /* | ||
100 | + * Set the compare timer and let it run, or stop it. This is agnostic | ||
101 | + * of CR.OCIEN bit, as this bit affects interrupt generation only. The | ||
102 | + * compare timer needs to run even if no interrupts are to be generated, | ||
103 | + * because the SR.OCIF bit must be updated also. | ||
104 | + * Note that the timer might already be stopped or be running with | ||
105 | + * counter values. However, finding out when an update is needed and | ||
106 | + * when not is not trivial. It's much easier applying the setting again, | ||
107 | + * as this does not harm either and the overhead is negligible. | ||
108 | + */ | ||
109 | + if (is_active) { | ||
110 | + ptimer_set_count(s->timer_cmp, counter); | ||
111 | + ptimer_run(s->timer_cmp, is_oneshot ? 1 : 0); | ||
112 | + } else { | ||
113 | + ptimer_stop(s->timer_cmp); | ||
114 | + } | ||
115 | + | ||
116 | } | ||
117 | |||
118 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
119 | { | ||
120 | - uint32_t freq = 0; | ||
121 | uint32_t oldcr = s->cr; | ||
122 | |||
123 | s->cr = value & 0x03ffffff; | ||
124 | |||
125 | if (s->cr & CR_SWR) { | ||
126 | - /* handle the reset */ | ||
127 | + /* | ||
128 | + * Reset clears CR.SWR again. It does not touch CR.EN, but the timers | ||
129 | + * are still stopped because the input clock is disabled. | ||
130 | + */ | ||
131 | imx_epit_reset(s, false); | ||
132 | + } else { | ||
133 | + uint32_t freq; | ||
134 | + uint32_t toggled_cr_bits = oldcr ^ s->cr; | ||
135 | + /* re-initialize the limits if CR.RLD has changed */ | ||
136 | + bool set_limit = toggled_cr_bits & CR_RLD; | ||
137 | + /* set the counter if the timer got just enabled and CR.ENMOD is set */ | ||
138 | + bool is_switched_on = (toggled_cr_bits & s->cr) & CR_EN; | ||
139 | + bool set_counter = is_switched_on && (s->cr & CR_ENMOD); | ||
140 | + | ||
141 | + ptimer_transaction_begin(s->timer_cmp); | ||
142 | + ptimer_transaction_begin(s->timer_reload); | ||
143 | + freq = imx_epit_get_freq(s); | ||
144 | + if (freq) { | ||
145 | + ptimer_set_freq(s->timer_reload, freq); | ||
146 | + ptimer_set_freq(s->timer_cmp, freq); | ||
147 | + } | ||
148 | + | ||
149 | + if (set_limit || set_counter) { | ||
150 | + uint64_t limit = (s->cr & CR_RLD) ? s->lr : EPIT_TIMER_MAX; | ||
151 | + ptimer_set_limit(s->timer_reload, limit, set_counter ? 1 : 0); | ||
152 | + if (set_limit) { | ||
153 | + ptimer_set_limit(s->timer_cmp, limit, 0); | ||
154 | + } | ||
155 | + } | ||
156 | + /* | ||
157 | + * If there is an input clock and the peripheral is enabled, then | ||
158 | + * ensure the wall clock timer is ticking. Otherwise stop the timers. | ||
159 | + * The compare timer will be updated later. | ||
160 | + */ | ||
161 | + if (freq && (s->cr & CR_EN)) { | ||
162 | + ptimer_run(s->timer_reload, 0); | ||
163 | + } else { | ||
164 | + ptimer_stop(s->timer_reload); | ||
165 | + } | ||
166 | + /* Commit changes to reload timer, so they can propagate. */ | ||
167 | + ptimer_transaction_commit(s->timer_reload); | ||
168 | + /* Update compare timer based on the committed reload timer value. */ | ||
169 | + imx_epit_update_compare_timer(s); | ||
170 | + ptimer_transaction_commit(s->timer_cmp); | ||
171 | } | ||
172 | |||
173 | /* | ||
174 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
175 | * - write to CR.EN or CR.OCIE | ||
176 | */ | ||
177 | imx_epit_update_int(s); | ||
178 | - | ||
179 | - /* | ||
180 | - * TODO: could we 'break' here for reset? following operations appear | ||
181 | - * to duplicate the work imx_epit_reset() already did. | ||
182 | - */ | ||
183 | - | ||
184 | - ptimer_transaction_begin(s->timer_cmp); | ||
185 | - ptimer_transaction_begin(s->timer_reload); | ||
186 | - | ||
187 | - /* | ||
188 | - * Update the frequency. In case of a reset the input clock was | ||
189 | - * switched off, so this can be skipped. | ||
190 | - */ | ||
191 | - if (!(s->cr & CR_SWR)) { | ||
192 | - freq = imx_epit_get_freq(s); | ||
193 | - if (freq) { | ||
194 | - ptimer_set_freq(s->timer_reload, freq); | ||
195 | - ptimer_set_freq(s->timer_cmp, freq); | ||
196 | - } | ||
197 | - } | ||
198 | - | ||
199 | - if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
200 | - if (s->cr & CR_ENMOD) { | ||
201 | - if (s->cr & CR_RLD) { | ||
202 | - ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
203 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); | ||
204 | - } else { | ||
205 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
206 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
207 | - } | ||
208 | - } | ||
209 | - | ||
210 | - imx_epit_reload_compare_timer(s); | ||
211 | - ptimer_run(s->timer_reload, 0); | ||
212 | - if (s->cr & CR_OCIEN) { | ||
213 | - ptimer_run(s->timer_cmp, 0); | ||
214 | - } else { | ||
215 | - ptimer_stop(s->timer_cmp); | ||
216 | - } | ||
217 | - } else if (!(s->cr & CR_EN)) { | ||
218 | - /* stop both timers */ | ||
219 | - ptimer_stop(s->timer_reload); | ||
220 | - ptimer_stop(s->timer_cmp); | ||
221 | - } else if (s->cr & CR_OCIEN) { | ||
222 | - if (!(oldcr & CR_OCIEN)) { | ||
223 | - imx_epit_reload_compare_timer(s); | ||
224 | - ptimer_run(s->timer_cmp, 0); | ||
225 | - } | ||
226 | - } else { | ||
227 | - ptimer_stop(s->timer_cmp); | ||
228 | - } | ||
229 | - | ||
230 | - ptimer_transaction_commit(s->timer_cmp); | ||
231 | - ptimer_transaction_commit(s->timer_reload); | ||
232 | } | ||
233 | |||
234 | static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | ||
235 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | ||
236 | /* If IOVW bit is set then set the timer value */ | ||
237 | ptimer_set_count(s->timer_reload, s->lr); | ||
238 | } | ||
239 | - /* | ||
240 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
241 | - * the timer interrupt may not fire properly. The commit must happen | ||
242 | - * before calling imx_epit_reload_compare_timer(), which reads | ||
243 | - * s->timer_reload internally again. | ||
244 | - */ | ||
245 | + /* Commit the changes to s->timer_reload, so they can propagate. */ | ||
246 | ptimer_transaction_commit(s->timer_reload); | ||
247 | - imx_epit_reload_compare_timer(s); | ||
248 | + /* Update the compare timer based on the committed reload timer value. */ | ||
249 | + imx_epit_update_compare_timer(s); | ||
250 | ptimer_transaction_commit(s->timer_cmp); | ||
251 | } | ||
252 | |||
253 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
254 | { | ||
255 | s->cmp = value; | ||
256 | |||
257 | + /* Update the compare timer based on the committed reload timer value. */ | ||
258 | ptimer_transaction_begin(s->timer_cmp); | ||
259 | - imx_epit_reload_compare_timer(s); | ||
260 | + imx_epit_update_compare_timer(s); | ||
261 | ptimer_transaction_commit(s->timer_cmp); | ||
262 | } | ||
263 | |||
264 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) | ||
265 | { | ||
266 | IMXEPITState *s = IMX_EPIT(opaque); | ||
267 | |||
268 | + /* The cmp ptimer can't be running when the peripheral is disabled */ | ||
269 | + assert(s->cr & CR_EN); | ||
270 | + | ||
271 | DPRINTF("sr was %d\n", s->sr); | ||
272 | /* Set interrupt status bit SR.OCIF and update the interrupt state */ | ||
273 | s->sr |= SR_OCIF; | ||
274 | -- | ||
275 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Without FEAT_LVA, the behaviour of programming an invalid value | 3 | Fix these: |
4 | is IMPLEMENTATION DEFINED. With FEAT_LVA, programming an invalid | ||
5 | minimum value requires a Translation fault. | ||
6 | 4 | ||
7 | It is most self-consistent to choose to generate the fault always. | 5 | WARNING: Block comments use a leading /* on a separate line |
6 | WARNING: Block comments use * on subsequent lines | ||
7 | WARNING: Block comments use a trailing */ on a separate line | ||
8 | 8 | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Claudio Fontana <cfontana@suse.de> |
11 | Message-id: 20220301215958.157011-4-richard.henderson@linaro.org | 11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> |
12 | Message-id: 20221213190537.511-2-farosas@suse.de | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 14 | --- |
14 | target/arm/internals.h | 1 + | 15 | target/arm/helper.c | 323 +++++++++++++++++++++++++++++--------------- |
15 | target/arm/helper.c | 32 ++++++++++++++++++++++++++++---- | 16 | 1 file changed, 215 insertions(+), 108 deletions(-) |
16 | 2 files changed, 29 insertions(+), 4 deletions(-) | ||
17 | 17 | ||
18 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/internals.h | ||
21 | +++ b/target/arm/internals.h | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMVAParameters { | ||
23 | bool hpd : 1; | ||
24 | bool using16k : 1; | ||
25 | bool using64k : 1; | ||
26 | + bool tsz_oob : 1; /* tsz has been clamped to legal range */ | ||
27 | } ARMVAParameters; | ||
28 | |||
29 | ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
31 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/helper.c | 20 | --- a/target/arm/helper.c |
33 | +++ b/target/arm/helper.c | 21 | +++ b/target/arm/helper.c |
22 | @@ -XXX,XX +XXX,XX @@ uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri) | ||
23 | static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, | ||
24 | uint64_t v) | ||
25 | { | ||
26 | - /* Raw write of a coprocessor register (as needed for migration, etc). | ||
27 | + /* | ||
28 | + * Raw write of a coprocessor register (as needed for migration, etc). | ||
29 | * Note that constant registers are treated as write-ignored; the | ||
30 | * caller should check for success by whether a readback gives the | ||
31 | * value written. | ||
32 | @@ -XXX,XX +XXX,XX @@ static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, | ||
33 | |||
34 | static bool raw_accessors_invalid(const ARMCPRegInfo *ri) | ||
35 | { | ||
36 | - /* Return true if the regdef would cause an assertion if you called | ||
37 | + /* | ||
38 | + * Return true if the regdef would cause an assertion if you called | ||
39 | * read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a | ||
40 | * program bug for it not to have the NO_RAW flag). | ||
41 | * NB that returning false here doesn't necessarily mean that calling | ||
42 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu) | ||
43 | if (ri->type & ARM_CP_NO_RAW) { | ||
44 | continue; | ||
45 | } | ||
46 | - /* Write value and confirm it reads back as written | ||
47 | + /* | ||
48 | + * Write value and confirm it reads back as written | ||
49 | * (to catch read-only registers and partially read-only | ||
50 | * registers where the incoming migration value doesn't match) | ||
51 | */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static gint cpreg_key_compare(gconstpointer a, gconstpointer b) | ||
53 | |||
54 | void init_cpreg_list(ARMCPU *cpu) | ||
55 | { | ||
56 | - /* Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
57 | + /* | ||
58 | + * Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
59 | * Note that we require cpreg_tuples[] to be sorted by key ID. | ||
60 | */ | ||
61 | GList *keys; | ||
62 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_el3_aa32ns(CPUARMState *env, | ||
63 | return CP_ACCESS_OK; | ||
64 | } | ||
65 | |||
66 | -/* Some secure-only AArch32 registers trap to EL3 if used from | ||
67 | +/* | ||
68 | + * Some secure-only AArch32 registers trap to EL3 if used from | ||
69 | * Secure EL1 (but are just ordinary UNDEF in other non-EL3 contexts). | ||
70 | * Note that an access from Secure EL1 can only happen if EL3 is AArch64. | ||
71 | * We assume that the .access field is set to PL1_RW. | ||
72 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_trap_aa32s_el1(CPUARMState *env, | ||
73 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
74 | } | ||
75 | |||
76 | -/* Check for traps to performance monitor registers, which are controlled | ||
77 | +/* | ||
78 | + * Check for traps to performance monitor registers, which are controlled | ||
79 | * by MDCR_EL2.TPM for EL2 and MDCR_EL3.TPM for EL3. | ||
80 | */ | ||
81 | static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, | ||
82 | @@ -XXX,XX +XXX,XX @@ static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
83 | ARMCPU *cpu = env_archcpu(env); | ||
84 | |||
85 | if (raw_read(env, ri) != value) { | ||
86 | - /* Unlike real hardware the qemu TLB uses virtual addresses, | ||
87 | + /* | ||
88 | + * Unlike real hardware the qemu TLB uses virtual addresses, | ||
89 | * not modified virtual addresses, so this causes a TLB flush. | ||
90 | */ | ||
91 | tlb_flush(CPU(cpu)); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
93 | |||
94 | if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA) | ||
95 | && !extended_addresses_enabled(env)) { | ||
96 | - /* For VMSA (when not using the LPAE long descriptor page table | ||
97 | + /* | ||
98 | + * For VMSA (when not using the LPAE long descriptor page table | ||
99 | * format) this register includes the ASID, so do a TLB flush. | ||
100 | * For PMSA it is purely a process ID and no action is needed. | ||
101 | */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2is_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
103 | } | ||
104 | |||
105 | static const ARMCPRegInfo cp_reginfo[] = { | ||
106 | - /* Define the secure and non-secure FCSE identifier CP registers | ||
107 | + /* | ||
108 | + * Define the secure and non-secure FCSE identifier CP registers | ||
109 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
110 | * the secure register to be properly reset and migrated. There is also no | ||
111 | * v8 EL1 version of the register so the non-secure instance stands alone. | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
113 | .access = PL1_RW, .secure = ARM_CP_SECSTATE_S, | ||
114 | .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s), | ||
115 | .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, }, | ||
116 | - /* Define the secure and non-secure context identifier CP registers | ||
117 | + /* | ||
118 | + * Define the secure and non-secure context identifier CP registers | ||
119 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
120 | * the secure register to be properly reset and migrated. In the | ||
121 | * non-secure case, the 32-bit register will have reset and migration | ||
122 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
123 | }; | ||
124 | |||
125 | static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
126 | - /* NB: Some of these registers exist in v8 but with more precise | ||
127 | + /* | ||
128 | + * NB: Some of these registers exist in v8 but with more precise | ||
129 | * definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]). | ||
130 | */ | ||
131 | /* MMU Domain access control / MPU write buffer control */ | ||
132 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
133 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
134 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s), | ||
135 | offsetoflow32(CPUARMState, cp15.dacr_ns) } }, | ||
136 | - /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
137 | + /* | ||
138 | + * ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
139 | * For v6 and v5, these mappings are overly broad. | ||
140 | */ | ||
141 | { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0, | ||
142 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
143 | }; | ||
144 | |||
145 | static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
146 | - /* Not all pre-v6 cores implemented this WFI, so this is slightly | ||
147 | + /* | ||
148 | + * Not all pre-v6 cores implemented this WFI, so this is slightly | ||
149 | * over-broad. | ||
150 | */ | ||
151 | { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2, | ||
152 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
153 | }; | ||
154 | |||
155 | static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
156 | - /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
157 | + /* | ||
158 | + * Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
159 | * is UNPREDICTABLE; we choose to NOP as most implementations do). | ||
160 | */ | ||
161 | { .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
162 | .access = PL1_W, .type = ARM_CP_WFI }, | ||
163 | - /* L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
164 | + /* | ||
165 | + * L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
166 | * implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and | ||
167 | * OMAPCP will override this space. | ||
168 | */ | ||
169 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
170 | { .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY, | ||
171 | .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW, | ||
172 | .resetvalue = 0 }, | ||
173 | - /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
174 | + /* | ||
175 | + * We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
176 | * implementing it as RAZ means the "debug architecture version" bits | ||
177 | * will read as a reserved value, which should cause Linux to not try | ||
178 | * to use the debug hardware. | ||
179 | */ | ||
180 | { .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
181 | .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | - /* MMU TLB control. Note that the wildcarding means we cover not just | ||
183 | + /* | ||
184 | + * MMU TLB control. Note that the wildcarding means we cover not just | ||
185 | * the unified TLB ops but also the dside/iside/inner-shareable variants. | ||
186 | */ | ||
187 | { .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY, | ||
188 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
189 | |||
190 | /* In ARMv8 most bits of CPACR_EL1 are RES0. */ | ||
191 | if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
192 | - /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
193 | + /* | ||
194 | + * ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
195 | * ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP. | ||
196 | * TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell. | ||
197 | */ | ||
198 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
199 | value |= R_CPACR_ASEDIS_MASK; | ||
200 | } | ||
201 | |||
202 | - /* VFPv3 and upwards with NEON implement 32 double precision | ||
203 | + /* | ||
204 | + * VFPv3 and upwards with NEON implement 32 double precision | ||
205 | * registers (D0-D31). | ||
206 | */ | ||
207 | if (!cpu_isar_feature(aa32_simd_r32, env_archcpu(env))) { | ||
208 | @@ -XXX,XX +XXX,XX @@ static uint64_t cpacr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
209 | |||
210 | static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
211 | { | ||
212 | - /* Call cpacr_write() so that we reset with the correct RAO bits set | ||
213 | + /* | ||
214 | + * Call cpacr_write() so that we reset with the correct RAO bits set | ||
215 | * for our CPU features. | ||
216 | */ | ||
217 | cpacr_write(env, ri, 0); | ||
218 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
219 | { .name = "MVA_prefetch", | ||
220 | .cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1, | ||
221 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
222 | - /* We need to break the TB after ISB to execute self-modifying code | ||
223 | + /* | ||
224 | + * We need to break the TB after ISB to execute self-modifying code | ||
225 | * correctly and also to take any pending interrupts immediately. | ||
226 | * So use arm_cp_write_ignore() function instead of ARM_CP_NOP flag. | ||
227 | */ | ||
228 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
229 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s), | ||
230 | offsetof(CPUARMState, cp15.ifar_ns) }, | ||
231 | .resetvalue = 0, }, | ||
232 | - /* Watchpoint Fault Address Register : should actually only be present | ||
233 | + /* | ||
234 | + * Watchpoint Fault Address Register : should actually only be present | ||
235 | * for 1136, 1176, 11MPCore. | ||
236 | */ | ||
237 | { .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, | ||
238 | @@ -XXX,XX +XXX,XX @@ static bool event_supported(uint16_t number) | ||
239 | static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
240 | bool isread) | ||
241 | { | ||
242 | - /* Performance monitor registers user accessibility is controlled | ||
243 | + /* | ||
244 | + * Performance monitor registers user accessibility is controlled | ||
245 | * by PMUSERENR. MDCR_EL2.TPM and MDCR_EL3.TPM allow configurable | ||
246 | * trapping to EL2 or EL3 for other accesses. | ||
247 | */ | ||
248 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult pmreg_access_ccntr(CPUARMState *env, | ||
249 | (MDCR_HPME | MDCR_HPMD | MDCR_HPMN | MDCR_HCCD | MDCR_HLP) | ||
250 | #define MDCR_EL3_PMU_ENABLE_BITS (MDCR_SPME | MDCR_SCCD) | ||
251 | |||
252 | -/* Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
253 | +/* | ||
254 | + * Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
255 | * the current EL, security state, and register configuration. | ||
256 | */ | ||
257 | static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter) | ||
258 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
259 | static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
260 | uint64_t value) | ||
261 | { | ||
262 | - /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
263 | + /* | ||
264 | + * The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
265 | * PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the | ||
266 | * meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are | ||
267 | * accessed. | ||
268 | @@ -XXX,XX +XXX,XX @@ static void pmevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
269 | env->cp15.c14_pmevtyper[counter] = value & PMXEVTYPER_MASK; | ||
270 | pmevcntr_op_finish(env, counter); | ||
271 | } | ||
272 | - /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
273 | + /* | ||
274 | + * Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
275 | * PMSELR value is equal to or greater than the number of implemented | ||
276 | * counters, but not equal to 0x1f. We opt to behave as a RAZ/WI. | ||
277 | */ | ||
278 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmevcntr_read(CPUARMState *env, const ARMCPRegInfo *ri, | ||
279 | } | ||
280 | return ret; | ||
281 | } else { | ||
282 | - /* We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
283 | - * are CONSTRAINED UNPREDICTABLE. */ | ||
284 | + /* | ||
285 | + * We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
286 | + * are CONSTRAINED UNPREDICTABLE. | ||
287 | + */ | ||
288 | return 0; | ||
289 | } | ||
290 | } | ||
291 | @@ -XXX,XX +XXX,XX @@ static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
292 | static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
293 | uint64_t value) | ||
294 | { | ||
295 | - /* Note that even though the AArch64 view of this register has bits | ||
296 | + /* | ||
297 | + * Note that even though the AArch64 view of this register has bits | ||
298 | * [10:0] all RES0 we can only mask the bottom 5, to comply with the | ||
299 | * architectural requirements for bits which are RES0 only in some | ||
300 | * contexts. (ARMv8 would permit us to do no masking at all, but ARMv7 | ||
301 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
302 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
303 | valid_mask &= ~SCR_HCE; | ||
304 | |||
305 | - /* On ARMv7, SMD (or SCD as it is called in v7) is only | ||
306 | + /* | ||
307 | + * On ARMv7, SMD (or SCD as it is called in v7) is only | ||
308 | * supported if EL2 exists. The bit is UNK/SBZP when | ||
309 | * EL2 is unavailable. In QEMU ARMv7, we force it to always zero | ||
310 | * when EL2 is unavailable. | ||
311 | @@ -XXX,XX +XXX,XX @@ static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
312 | { | ||
313 | ARMCPU *cpu = env_archcpu(env); | ||
314 | |||
315 | - /* Acquire the CSSELR index from the bank corresponding to the CCSIDR | ||
316 | + /* | ||
317 | + * Acquire the CSSELR index from the bank corresponding to the CCSIDR | ||
318 | * bank | ||
319 | */ | ||
320 | uint32_t index = A32_BANKED_REG_GET(env, csselr, | ||
321 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
322 | /* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */ | ||
323 | { .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
324 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
325 | - /* Performance monitors are implementation defined in v7, | ||
326 | + /* | ||
327 | + * Performance monitors are implementation defined in v7, | ||
328 | * but with an ARM recommended set of registers, which we | ||
329 | * follow. | ||
330 | * | ||
331 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
332 | .writefn = csselr_write, .resetvalue = 0, | ||
333 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), | ||
334 | offsetof(CPUARMState, cp15.csselr_ns) } }, | ||
335 | - /* Auxiliary ID register: this actually has an IMPDEF value but for now | ||
336 | + /* | ||
337 | + * Auxiliary ID register: this actually has an IMPDEF value but for now | ||
338 | * just RAZ for all cores: | ||
339 | */ | ||
340 | { .name = "AIDR", .state = ARM_CP_STATE_BOTH, | ||
341 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
342 | .access = PL1_R, .type = ARM_CP_CONST, | ||
343 | .accessfn = access_aa64_tid1, | ||
344 | .resetvalue = 0 }, | ||
345 | - /* Auxiliary fault status registers: these also are IMPDEF, and we | ||
346 | + /* | ||
347 | + * Auxiliary fault status registers: these also are IMPDEF, and we | ||
348 | * choose to RAZ/WI for all cores. | ||
349 | */ | ||
350 | { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH, | ||
351 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
352 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1, | ||
353 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
354 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
355 | - /* MAIR can just read-as-written because we don't implement caches | ||
356 | + /* | ||
357 | + * MAIR can just read-as-written because we don't implement caches | ||
358 | * and so don't need to care about memory attributes. | ||
359 | */ | ||
360 | { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64, | ||
361 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
362 | .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0, | ||
363 | .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]), | ||
364 | .resetvalue = 0 }, | ||
365 | - /* For non-long-descriptor page tables these are PRRR and NMRR; | ||
366 | + /* | ||
367 | + * For non-long-descriptor page tables these are PRRR and NMRR; | ||
368 | * regardless they still act as reads-as-written for QEMU. | ||
369 | */ | ||
370 | - /* MAIR0/1 are defined separately from their 64-bit counterpart which | ||
371 | + /* | ||
372 | + * MAIR0/1 are defined separately from their 64-bit counterpart which | ||
373 | * allows them to assign the correct fieldoffset based on the endianness | ||
374 | * handled in the field definitions. | ||
375 | */ | ||
376 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
377 | static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
378 | bool isread) | ||
379 | { | ||
380 | - /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
381 | + /* | ||
382 | + * CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
383 | * Writable only at the highest implemented exception level. | ||
384 | */ | ||
385 | int el = arm_current_el(env); | ||
386 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_stimer_access(CPUARMState *env, | ||
387 | const ARMCPRegInfo *ri, | ||
388 | bool isread) | ||
389 | { | ||
390 | - /* The AArch64 register view of the secure physical timer is | ||
391 | + /* | ||
392 | + * The AArch64 register view of the secure physical timer is | ||
393 | * always accessible from EL3, and configurably accessible from | ||
394 | * Secure EL1. | ||
395 | */ | ||
396 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
397 | ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx]; | ||
398 | |||
399 | if (gt->ctl & 1) { | ||
400 | - /* Timer enabled: calculate and set current ISTATUS, irq, and | ||
401 | + /* | ||
402 | + * Timer enabled: calculate and set current ISTATUS, irq, and | ||
403 | * reset timer to when ISTATUS next has to change | ||
404 | */ | ||
405 | uint64_t offset = timeridx == GTIMER_VIRT ? | ||
406 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
407 | /* Next transition is when we hit cval */ | ||
408 | nexttick = gt->cval + offset; | ||
409 | } | ||
410 | - /* Note that the desired next expiry time might be beyond the | ||
411 | + /* | ||
412 | + * Note that the desired next expiry time might be beyond the | ||
413 | * signed-64-bit range of a QEMUTimer -- in this case we just | ||
414 | * set the timer for as far in the future as possible. When the | ||
415 | * timer expires we will reset the timer for any remaining period. | ||
416 | @@ -XXX,XX +XXX,XX @@ static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
417 | /* Enable toggled */ | ||
418 | gt_recalc_timer(cpu, timeridx); | ||
419 | } else if ((oldval ^ value) & 2) { | ||
420 | - /* IMASK toggled: don't need to recalculate, | ||
421 | + /* | ||
422 | + * IMASK toggled: don't need to recalculate, | ||
423 | * just set the interrupt line based on ISTATUS | ||
424 | */ | ||
425 | int irqstate = (oldval & 4) && !(value & 2); | ||
426 | @@ -XXX,XX +XXX,XX @@ static void arm_gt_cntfrq_reset(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
427 | } | ||
428 | |||
429 | static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
430 | - /* Note that CNTFRQ is purely reads-as-written for the benefit | ||
431 | + /* | ||
432 | + * Note that CNTFRQ is purely reads-as-written for the benefit | ||
433 | * of software; writing it doesn't actually change the timer frequency. | ||
434 | * Our reset value matches the fixed frequency we implement the timer at. | ||
435 | */ | ||
436 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
437 | .readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read, | ||
438 | .writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write, | ||
439 | }, | ||
440 | - /* Secure timer -- this is actually restricted to only EL3 | ||
441 | + /* | ||
442 | + * Secure timer -- this is actually restricted to only EL3 | ||
443 | * and configurably Secure-EL1 via the accessfn. | ||
444 | */ | ||
445 | { .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64, | ||
446 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
447 | |||
448 | #else | ||
449 | |||
450 | -/* In user-mode most of the generic timer registers are inaccessible | ||
451 | +/* | ||
452 | + * In user-mode most of the generic timer registers are inaccessible | ||
453 | * however modern kernels (4.12+) allow access to cntvct_el0 | ||
454 | */ | ||
455 | |||
456 | @@ -XXX,XX +XXX,XX @@ static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
457 | { | ||
458 | ARMCPU *cpu = env_archcpu(env); | ||
459 | |||
460 | - /* Currently we have no support for QEMUTimer in linux-user so we | ||
461 | + /* | ||
462 | + * Currently we have no support for QEMUTimer in linux-user so we | ||
463 | * can't call gt_get_countervalue(env), instead we directly | ||
464 | * call the lower level functions. | ||
465 | */ | ||
466 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
467 | bool isread) | ||
468 | { | ||
469 | if (ri->opc2 & 4) { | ||
470 | - /* The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
471 | + /* | ||
472 | + * The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
473 | * Secure EL1 (which can only happen if EL3 is AArch64). | ||
474 | * They are simply UNDEF if executed from NS EL1. | ||
475 | * They function normally from EL2 or EL3. | ||
476 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
477 | } | ||
478 | } | ||
479 | } else { | ||
480 | - /* fsr is a DFSR/IFSR value for the short descriptor | ||
481 | + /* | ||
482 | + * fsr is a DFSR/IFSR value for the short descriptor | ||
483 | * translation table format (with WnR always clear). | ||
484 | * Convert it to a 32-bit PAR. | ||
485 | */ | ||
486 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | ||
487 | }; | ||
488 | |||
489 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
490 | - /* Reset for all these registers is handled in arm_cpu_reset(), | ||
491 | + /* | ||
492 | + * Reset for all these registers is handled in arm_cpu_reset(), | ||
493 | * because the PMSAv7 is also used by M-profile CPUs, which do | ||
494 | * not register cpregs but still need the state to be reset. | ||
495 | */ | ||
496 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
497 | } | ||
498 | |||
499 | if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
500 | - /* With LPAE the TTBCR could result in a change of ASID | ||
501 | + /* | ||
502 | + * With LPAE the TTBCR could result in a change of ASID | ||
503 | * via the TTBCR.A1 bit, so do a TLB flush. | ||
504 | */ | ||
505 | tlb_flush(CPU(cpu)); | ||
506 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
507 | offsetoflow32(CPUARMState, cp15.tcr_el[1])} }, | ||
508 | }; | ||
509 | |||
510 | -/* Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
511 | +/* | ||
512 | + * Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
513 | * qemu tlbs nor adjusting cached masks. | ||
514 | */ | ||
515 | static const ARMCPRegInfo ttbcr2_reginfo = { | ||
516 | @@ -XXX,XX +XXX,XX @@ static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
517 | static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
518 | uint64_t value) | ||
519 | { | ||
520 | - /* On OMAP there are registers indicating the max/min index of dcache lines | ||
521 | + /* | ||
522 | + * On OMAP there are registers indicating the max/min index of dcache lines | ||
523 | * containing a dirty line; cache flush operations have to reset these. | ||
524 | */ | ||
525 | env->cp15.c15_i_max = 0x000; | ||
526 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo omap_cp_reginfo[] = { | ||
527 | .crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW, | ||
528 | .type = ARM_CP_NO_RAW, | ||
529 | .readfn = arm_cp_read_zero, .writefn = omap_wfi_write, }, | ||
530 | - /* TODO: Peripheral port remap register: | ||
531 | + /* | ||
532 | + * TODO: Peripheral port remap register: | ||
533 | * On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller | ||
534 | * base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff), | ||
535 | * when MMU is off. | ||
536 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
537 | .cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW, | ||
538 | .fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr), | ||
539 | .resetvalue = 0, }, | ||
540 | - /* XScale specific cache-lockdown: since we have no cache we NOP these | ||
541 | + /* | ||
542 | + * XScale specific cache-lockdown: since we have no cache we NOP these | ||
543 | * and hope the guest does not really rely on cache behaviour. | ||
544 | */ | ||
545 | { .name = "XSCALE_LOCK_ICACHE_LINE", | ||
546 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
547 | }; | ||
548 | |||
549 | static const ARMCPRegInfo dummy_c15_cp_reginfo[] = { | ||
550 | - /* RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
551 | + /* | ||
552 | + * RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
553 | * implementation of this implementation-defined space. | ||
554 | * Ideally this should eventually disappear in favour of actually | ||
555 | * implementing the correct behaviour for all cores. | ||
556 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
557 | }; | ||
558 | |||
559 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
560 | - /* The cache test-and-clean instructions always return (1 << 30) | ||
561 | + /* | ||
562 | + * The cache test-and-clean instructions always return (1 << 30) | ||
563 | * to indicate that there are no dirty cache lines. | ||
564 | */ | ||
565 | { .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3, | ||
566 | @@ -XXX,XX +XXX,XX @@ static uint64_t mpidr_read_val(CPUARMState *env) | ||
567 | |||
568 | if (arm_feature(env, ARM_FEATURE_V7MP)) { | ||
569 | mpidr |= (1U << 31); | ||
570 | - /* Cores which are uniprocessor (non-coherent) | ||
571 | + /* | ||
572 | + * Cores which are uniprocessor (non-coherent) | ||
573 | * but still implement the MP extensions set | ||
574 | * bit 30. (For instance, Cortex-R5). | ||
575 | */ | ||
576 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri, | ||
577 | return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU); | ||
578 | } | ||
579 | |||
580 | -/* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
581 | +/* | ||
582 | + * See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
583 | * Page D4-1736 (DDI0487A.b) | ||
584 | */ | ||
585 | |||
586 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
587 | static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
588 | uint64_t value) | ||
589 | { | ||
590 | - /* Invalidate by VA, EL2 | ||
591 | + /* | ||
592 | + * Invalidate by VA, EL2 | ||
593 | * Currently handles both VAE2 and VALE2, since we don't support | ||
594 | * flush-last-level-only. | ||
595 | */ | ||
596 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
597 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
598 | uint64_t value) | ||
599 | { | ||
600 | - /* Invalidate by VA, EL3 | ||
601 | + /* | ||
602 | + * Invalidate by VA, EL3 | ||
603 | * Currently handles both VAE3 and VALE3, since we don't support | ||
604 | * flush-last-level-only. | ||
605 | */ | ||
606 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
607 | static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
608 | uint64_t value) | ||
609 | { | ||
610 | - /* Invalidate by VA, EL1&0 (AArch64 version). | ||
611 | + /* | ||
612 | + * Invalidate by VA, EL1&0 (AArch64 version). | ||
613 | * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1, | ||
614 | * since we don't support flush-for-specific-ASID-only or | ||
615 | * flush-last-level-only. | ||
616 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
617 | bool isread) | ||
618 | { | ||
619 | if (!(env->pstate & PSTATE_SP)) { | ||
620 | - /* Access to SP_EL0 is undefined if it's being used as | ||
621 | + /* | ||
622 | + * Access to SP_EL0 is undefined if it's being used as | ||
623 | * the stack pointer. | ||
624 | */ | ||
625 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
626 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
627 | } | ||
628 | |||
629 | if (raw_read(env, ri) == value) { | ||
630 | - /* Skip the TLB flush if nothing actually changed; Linux likes | ||
631 | + /* | ||
632 | + * Skip the TLB flush if nothing actually changed; Linux likes | ||
633 | * to do a lot of pointless SCTLR writes. | ||
634 | */ | ||
635 | return; | ||
636 | @@ -XXX,XX +XXX,XX @@ static void mdcr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
637 | } | ||
638 | |||
639 | static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
640 | - /* Minimal set of EL0-visible registers. This will need to be expanded | ||
641 | + /* | ||
642 | + * Minimal set of EL0-visible registers. This will need to be expanded | ||
643 | * significantly for system emulation of AArch64 CPUs. | ||
644 | */ | ||
645 | { .name = "NZCV", .state = ARM_CP_STATE_AA64, | ||
646 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
647 | .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0, | ||
648 | .access = PL1_RW, | ||
649 | .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) }, | ||
650 | - /* We rely on the access checks not allowing the guest to write to the | ||
651 | + /* | ||
652 | + * We rely on the access checks not allowing the guest to write to the | ||
653 | * state field when SPSel indicates that it's being used as the stack | ||
654 | * pointer. | ||
655 | */ | ||
656 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
657 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
658 | valid_mask &= ~HCR_HCD; | ||
659 | } else if (cpu->psci_conduit != QEMU_PSCI_CONDUIT_SMC) { | ||
660 | - /* Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
661 | + /* | ||
662 | + * Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
663 | * However, if we're using the SMC PSCI conduit then QEMU is | ||
664 | * effectively acting like EL3 firmware and so the guest at | ||
665 | * EL2 should retain the ability to prevent EL1 from being | ||
666 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
667 | .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
668 | .writefn = tlbi_aa64_vae2is_write }, | ||
669 | #ifndef CONFIG_USER_ONLY | ||
670 | - /* Unlike the other EL2-related AT operations, these must | ||
671 | + /* | ||
672 | + * Unlike the other EL2-related AT operations, these must | ||
673 | * UNDEF from EL3 if EL2 is not implemented, which is why we | ||
674 | * define them here rather than with the rest of the AT ops. | ||
675 | */ | ||
676 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
677 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
678 | .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
679 | .writefn = ats_write64 }, | ||
680 | - /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
681 | + /* | ||
682 | + * The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
683 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
684 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
685 | * to behave as if SCR.NS was 1. | ||
686 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
687 | .writefn = ats1h_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC }, | ||
688 | { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
689 | .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
690 | - /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
691 | + /* | ||
692 | + * ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
693 | * reset values as IMPDEF. We choose to reset to 3 to comply with | ||
694 | * both ARMv7 and ARMv8. | ||
695 | */ | ||
696 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_sec_cp_reginfo[] = { | ||
697 | static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
698 | bool isread) | ||
699 | { | ||
700 | - /* The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
701 | + /* | ||
702 | + * The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
703 | * At Secure EL1 it traps to EL3 or EL2. | ||
704 | */ | ||
705 | if (arm_current_el(env) == 3) { | ||
706 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
707 | } | ||
708 | } | ||
709 | |||
710 | -/* We don't know until after realize whether there's a GICv3 | ||
711 | +/* | ||
712 | + * We don't know until after realize whether there's a GICv3 | ||
713 | * attached, and that is what registers the gicv3 sysregs. | ||
714 | * So we have to fill in the GIC fields in ID_PFR/ID_PFR1_EL1/ID_AA64PFR0_EL1 | ||
715 | * at runtime. | ||
716 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
717 | } | ||
718 | #endif | ||
719 | |||
720 | -/* Shared logic between LORID and the rest of the LOR* registers. | ||
721 | +/* | ||
722 | + * Shared logic between LORID and the rest of the LOR* registers. | ||
723 | * Secure state exclusion has already been dealt with. | ||
724 | */ | ||
725 | static CPAccessResult access_lor_ns(CPUARMState *env, | ||
726 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
727 | |||
728 | define_arm_cp_regs(cpu, cp_reginfo); | ||
729 | if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
730 | - /* Must go early as it is full of wildcards that may be | ||
731 | + /* | ||
732 | + * Must go early as it is full of wildcards that may be | ||
733 | * overridden by later definitions. | ||
734 | */ | ||
735 | define_arm_cp_regs(cpu, not_v8_cp_reginfo); | ||
736 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
737 | .access = PL1_R, .type = ARM_CP_CONST, | ||
738 | .accessfn = access_aa32_tid3, | ||
739 | .resetvalue = cpu->isar.id_pfr0 }, | ||
740 | - /* ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
741 | + /* | ||
742 | + * ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
743 | * the value of the GIC field until after we define these regs. | ||
744 | */ | ||
745 | { .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH, | ||
746 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
747 | |||
748 | define_arm_cp_regs(cpu, el3_regs); | ||
749 | } | ||
750 | - /* The behaviour of NSACR is sufficiently various that we don't | ||
751 | + /* | ||
752 | + * The behaviour of NSACR is sufficiently various that we don't | ||
753 | * try to describe it in a single reginfo: | ||
754 | * if EL3 is 64 bit, then trap to EL3 from S EL1, | ||
755 | * reads as constant 0xc00 from NS EL1 and NS EL2 | ||
756 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
757 | if (cpu_isar_feature(aa32_jazelle, cpu)) { | ||
758 | define_arm_cp_regs(cpu, jazelle_regs); | ||
759 | } | ||
760 | - /* Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
761 | + /* | ||
762 | + * Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
763 | * cp15 crn=0 to be writes-ignored, whereas for other cores they should | ||
764 | * be read-only (ie write causes UNDEF exception). | ||
765 | */ | ||
766 | { | ||
767 | ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = { | ||
768 | - /* Pre-v8 MIDR space. | ||
769 | + /* | ||
770 | + * Pre-v8 MIDR space. | ||
771 | * Note that the MIDR isn't a simple constant register because | ||
772 | * of the TI925 behaviour where writes to another register can | ||
773 | * cause the MIDR value to change. | ||
774 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
775 | if (arm_feature(env, ARM_FEATURE_OMAPCP) || | ||
776 | arm_feature(env, ARM_FEATURE_STRONGARM)) { | ||
777 | size_t i; | ||
778 | - /* Register the blanket "writes ignored" value first to cover the | ||
779 | + /* | ||
780 | + * Register the blanket "writes ignored" value first to cover the | ||
781 | * whole space. Then update the specific ID registers to allow write | ||
782 | * access, so that they ignore writes rather than causing them to | ||
783 | * UNDEF. | ||
784 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
785 | .raw_writefn = raw_write, | ||
786 | }; | ||
787 | if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
788 | - /* Normally we would always end the TB on an SCTLR write, but Linux | ||
789 | + /* | ||
790 | + * Normally we would always end the TB on an SCTLR write, but Linux | ||
791 | * arch/arm/mach-pxa/sleep.S expects two instructions following | ||
792 | * an MMU enable to execute from cache. Imitate this behaviour. | ||
793 | */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
795 | void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
796 | const ARMCPRegInfo *r, void *opaque) | ||
797 | { | ||
798 | - /* Define implementations of coprocessor registers. | ||
799 | + /* | ||
800 | + * Define implementations of coprocessor registers. | ||
801 | * We store these in a hashtable because typically | ||
802 | * there are less than 150 registers in a space which | ||
803 | * is 16*16*16*8*8 = 262144 in size. | ||
804 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
805 | default: | ||
806 | g_assert_not_reached(); | ||
807 | } | ||
808 | - /* The AArch64 pseudocode CheckSystemAccess() specifies that op1 | ||
809 | + /* | ||
810 | + * The AArch64 pseudocode CheckSystemAccess() specifies that op1 | ||
811 | * encodes a minimum access level for the register. We roll this | ||
812 | * runtime check into our general permission check code, so check | ||
813 | * here that the reginfo's specified permissions are strict enough | ||
814 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
815 | assert((r->access & ~mask) == 0); | ||
816 | } | ||
817 | |||
818 | - /* Check that the register definition has enough info to handle | ||
819 | + /* | ||
820 | + * Check that the register definition has enough info to handle | ||
821 | * reads and writes if they are permitted. | ||
822 | */ | ||
823 | if (!(r->type & (ARM_CP_SPECIAL_MASK | ARM_CP_CONST))) { | ||
824 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
825 | continue; | ||
826 | } | ||
827 | if (state == ARM_CP_STATE_AA32) { | ||
828 | - /* Under AArch32 CP registers can be common | ||
829 | + /* | ||
830 | + * Under AArch32 CP registers can be common | ||
831 | * (same for secure and non-secure world) or banked. | ||
832 | */ | ||
833 | char *name; | ||
834 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
835 | g_assert_not_reached(); | ||
836 | } | ||
837 | } else { | ||
838 | - /* AArch64 registers get mapped to non-secure instance | ||
839 | - * of AArch32 */ | ||
840 | + /* | ||
841 | + * AArch64 registers get mapped to non-secure instance | ||
842 | + * of AArch32 | ||
843 | + */ | ||
844 | add_cpreg_to_hashtable(cpu, r, opaque, state, | ||
845 | ARM_CP_SECSTATE_NS, | ||
846 | crm, opc1, opc2, r->name); | ||
847 | @@ -XXX,XX +XXX,XX @@ void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
848 | |||
849 | static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
850 | { | ||
851 | - /* Return true if it is not valid for us to switch to | ||
852 | + /* | ||
853 | + * Return true if it is not valid for us to switch to | ||
854 | * this CPU mode (ie all the UNPREDICTABLE cases in | ||
855 | * the ARM ARM CPSRWriteByInstr pseudocode). | ||
856 | */ | ||
857 | @@ -XXX,XX +XXX,XX @@ static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
858 | case ARM_CPU_MODE_UND: | ||
859 | case ARM_CPU_MODE_IRQ: | ||
860 | case ARM_CPU_MODE_FIQ: | ||
861 | - /* Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
862 | + /* | ||
863 | + * Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
864 | * allows FIQ mode to be Secure-only. (In v8 this doesn't exist.) | ||
865 | */ | ||
866 | - /* If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
867 | + /* | ||
868 | + * If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
869 | * and CPS are treated as illegal mode changes. | ||
870 | */ | ||
871 | if (write_type == CPSRWriteByInstr && | ||
872 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
873 | env->GE = (val >> 16) & 0xf; | ||
874 | } | ||
875 | |||
876 | - /* In a V7 implementation that includes the security extensions but does | ||
877 | + /* | ||
878 | + * In a V7 implementation that includes the security extensions but does | ||
879 | * not include Virtualization Extensions the SCR.FW and SCR.AW bits control | ||
880 | * whether non-secure software is allowed to change the CPSR_F and CPSR_A | ||
881 | * bits respectively. | ||
882 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
883 | changed_daif = (env->daif ^ val) & mask; | ||
884 | |||
885 | if (changed_daif & CPSR_A) { | ||
886 | - /* Check to see if we are allowed to change the masking of async | ||
887 | + /* | ||
888 | + * Check to see if we are allowed to change the masking of async | ||
889 | * abort exceptions from a non-secure state. | ||
890 | */ | ||
891 | if (!(env->cp15.scr_el3 & SCR_AW)) { | ||
892 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
893 | } | ||
894 | |||
895 | if (changed_daif & CPSR_F) { | ||
896 | - /* Check to see if we are allowed to change the masking of FIQ | ||
897 | + /* | ||
898 | + * Check to see if we are allowed to change the masking of FIQ | ||
899 | * exceptions from a non-secure state. | ||
900 | */ | ||
901 | if (!(env->cp15.scr_el3 & SCR_FW)) { | ||
902 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
903 | mask &= ~CPSR_F; | ||
904 | } | ||
905 | |||
906 | - /* Check whether non-maskable FIQ (NMFI) support is enabled. | ||
907 | + /* | ||
908 | + * Check whether non-maskable FIQ (NMFI) support is enabled. | ||
909 | * If this bit is set software is not allowed to mask | ||
910 | * FIQs, but is allowed to set CPSR_F to 0. | ||
911 | */ | ||
912 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
913 | if (write_type != CPSRWriteRaw && | ||
914 | ((env->uncached_cpsr ^ val) & mask & CPSR_M)) { | ||
915 | if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR) { | ||
916 | - /* Note that we can only get here in USR mode if this is a | ||
917 | + /* | ||
918 | + * Note that we can only get here in USR mode if this is a | ||
919 | * gdb stub write; for this case we follow the architectural | ||
920 | * behaviour for guest writes in USR mode of ignoring an attempt | ||
921 | * to switch mode. (Those are caught by translate.c for writes | ||
922 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
923 | */ | ||
924 | mask &= ~CPSR_M; | ||
925 | } else if (bad_mode_switch(env, val & CPSR_M, write_type)) { | ||
926 | - /* Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
927 | + /* | ||
928 | + * Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
929 | * v7, and has defined behaviour in v8: | ||
930 | * + leave CPSR.M untouched | ||
931 | * + allow changes to the other CPSR fields | ||
932 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
933 | env->regs[14] = env->banked_r14[r14_bank_number(mode)]; | ||
934 | } | ||
935 | |||
936 | -/* Physical Interrupt Target EL Lookup Table | ||
937 | +/* | ||
938 | + * Physical Interrupt Target EL Lookup Table | ||
939 | * | ||
940 | * [ From ARM ARM section G1.13.4 (Table G1-15) ] | ||
941 | * | ||
942 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
943 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
944 | rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW); | ||
945 | } else { | ||
946 | - /* Either EL2 is the highest EL (and so the EL2 register width | ||
947 | + /* | ||
948 | + * Either EL2 is the highest EL (and so the EL2 register width | ||
949 | * is given by is64); or there is no EL2 or EL3, in which case | ||
950 | * the value of 'rw' does not affect the table lookup anyway. | ||
951 | */ | ||
952 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env) | ||
953 | env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23]; | ||
954 | } | ||
955 | |||
956 | - /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
957 | + /* | ||
958 | + * Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
959 | * mode, then we can copy to r8-r14. Otherwise, we copy to the | ||
960 | * FIQ bank for r8-r14. | ||
961 | */ | ||
962 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
963 | /* High vectors. When enabled, base address cannot be remapped. */ | ||
964 | addr += 0xffff0000; | ||
965 | } else { | ||
966 | - /* ARM v7 architectures provide a vector base address register to remap | ||
967 | + /* | ||
968 | + * ARM v7 architectures provide a vector base address register to remap | ||
969 | * the interrupt vector table. | ||
970 | * This register is only followed in non-monitor mode, and is banked. | ||
971 | * Note: only bits 31:5 are valid. | ||
972 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
973 | aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); | ||
974 | |||
975 | if (cur_el < new_el) { | ||
976 | - /* Entry vector offset depends on whether the implemented EL | ||
977 | + /* | ||
978 | + * Entry vector offset depends on whether the implemented EL | ||
979 | * immediately lower than the target level is using AArch32 or AArch64 | ||
980 | */ | ||
981 | bool is_aa64; | ||
982 | @@ -XXX,XX +XXX,XX @@ static void handle_semihosting(CPUState *cs) | ||
983 | } | ||
984 | #endif | ||
985 | |||
986 | -/* Handle a CPU exception for A and R profile CPUs. | ||
987 | +/* | ||
988 | + * Handle a CPU exception for A and R profile CPUs. | ||
989 | * Do any appropriate logging, handle PSCI calls, and then hand off | ||
990 | * to the AArch64-entry or AArch32-entry function depending on the | ||
991 | * target exception level's register width. | ||
992 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
993 | } | ||
994 | #endif | ||
995 | |||
996 | - /* Hooks may change global state so BQL should be held, also the | ||
997 | + /* | ||
998 | + * Hooks may change global state so BQL should be held, also the | ||
999 | * BQL needs to be held for any modification of | ||
1000 | * cs->interrupt_request. | ||
1001 | */ | ||
34 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | 1002 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, |
35 | ARMMMUIdx mmu_idx, bool data) | ||
36 | { | ||
37 | uint64_t tcr = regime_tcr(env, mmu_idx)->raw_tcr; | ||
38 | - bool epd, hpd, using16k, using64k; | ||
39 | - int select, tsz, tbi, max_tsz; | ||
40 | + bool epd, hpd, using16k, using64k, tsz_oob; | ||
41 | + int select, tsz, tbi, max_tsz, min_tsz; | ||
42 | |||
43 | if (!regime_has_2_ranges(mmu_idx)) { | ||
44 | select = 0; | ||
45 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
46 | } else { | ||
47 | max_tsz = 39; | ||
48 | } | ||
49 | + min_tsz = 16; /* TODO: ARMv8.2-LVA */ | ||
50 | |||
51 | - tsz = MIN(tsz, max_tsz); | ||
52 | - tsz = MAX(tsz, 16); /* TODO: ARMv8.2-LVA */ | ||
53 | + if (tsz > max_tsz) { | ||
54 | + tsz = max_tsz; | ||
55 | + tsz_oob = true; | ||
56 | + } else if (tsz < min_tsz) { | ||
57 | + tsz = min_tsz; | ||
58 | + tsz_oob = true; | ||
59 | + } else { | ||
60 | + tsz_oob = false; | ||
61 | + } | ||
62 | |||
63 | /* Present TBI as a composite with TBID. */ | ||
64 | tbi = aa64_va_parameter_tbi(tcr, mmu_idx); | ||
65 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
66 | .hpd = hpd, | ||
67 | .using16k = using16k, | ||
68 | .using64k = using64k, | ||
69 | + .tsz_oob = tsz_oob, | ||
70 | }; | 1003 | }; |
71 | } | 1004 | } |
72 | 1005 | ||
73 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | 1006 | -/* Note that signed overflow is undefined in C. The following routines are |
74 | param = aa64_va_parameters(env, address, mmu_idx, | 1007 | - careful to use unsigned types where modulo arithmetic is required. |
75 | access_type != MMU_INST_FETCH); | 1008 | - Failure to do so _will_ break on newer gcc. */ |
76 | level = 0; | 1009 | +/* |
77 | + | 1010 | + * Note that signed overflow is undefined in C. The following routines are |
78 | + /* | 1011 | + * careful to use unsigned types where modulo arithmetic is required. |
79 | + * If TxSZ is programmed to a value larger than the maximum, | 1012 | + * Failure to do so _will_ break on newer gcc. |
80 | + * or smaller than the effective minimum, it is IMPLEMENTATION | 1013 | + */ |
81 | + * DEFINED whether we behave as if the field were programmed | 1014 | |
82 | + * within bounds, or if a level 0 Translation fault is generated. | 1015 | /* Signed saturating arithmetic. */ |
83 | + * | 1016 | |
84 | + * With FEAT_LVA, fault on less than minimum becomes required, | 1017 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) |
85 | + * so our choice is to always raise the fault. | 1018 | return (a & mask) | (b & ~mask); |
86 | + */ | 1019 | } |
87 | + if (param.tsz_oob) { | 1020 | |
88 | + fault_type = ARMFault_Translation; | 1021 | -/* CRC helpers. |
89 | + goto do_fault; | 1022 | +/* |
90 | + } | 1023 | + * CRC helpers. |
91 | + | 1024 | * The upper bytes of val (above the number specified by 'bytes') must have |
92 | addrsize = 64 - 8 * param.tbi; | 1025 | * been zeroed out by the caller. |
93 | inputsize = 64 - param.tsz; | 1026 | */ |
94 | } else { | 1027 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes) |
1028 | return crc32c(acc, buf, bytes) ^ 0xffffffff; | ||
1029 | } | ||
1030 | |||
1031 | -/* Return the exception level to which FP-disabled exceptions should | ||
1032 | +/* | ||
1033 | + * Return the exception level to which FP-disabled exceptions should | ||
1034 | * be taken, or 0 if FP is enabled. | ||
1035 | */ | ||
1036 | int fp_exception_el(CPUARMState *env, int cur_el) | ||
1037 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1038 | #ifndef CONFIG_USER_ONLY | ||
1039 | uint64_t hcr_el2; | ||
1040 | |||
1041 | - /* CPACR and the CPTR registers don't exist before v6, so FP is | ||
1042 | + /* | ||
1043 | + * CPACR and the CPTR registers don't exist before v6, so FP is | ||
1044 | * always accessible | ||
1045 | */ | ||
1046 | if (!arm_feature(env, ARM_FEATURE_V6)) { | ||
1047 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1048 | |||
1049 | hcr_el2 = arm_hcr_el2_eff(env); | ||
1050 | |||
1051 | - /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1052 | + /* | ||
1053 | + * The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1054 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
1055 | * 1 : trap only EL0 accesses | ||
1056 | * 3 : trap no accesses | ||
95 | -- | 1057 | -- |
96 | 2.25.1 | 1058 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Pass down the width of the output address from translation. | 3 | Fix the following: |
4 | For now this is still just PAMax, but a subsequent patch will | ||
5 | compute the correct value from TCR_ELx.{I}PS. | ||
6 | 4 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | ERROR: spaces required around that '|' (ctx:VxV) |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | ERROR: space required before the open parenthesis '(' |
9 | Message-id: 20220301215958.157011-6-richard.henderson@linaro.org | 7 | ERROR: spaces required around that '+' (ctx:VxB) |
8 | ERROR: space prohibited between function name and open parenthesis '(' | ||
9 | |||
10 | (the last two still have some occurrences in macros which I left | ||
11 | behind because it might impact readability) | ||
12 | |||
13 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
14 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
15 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
16 | Message-id: 20221213190537.511-3-farosas@suse.de | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 18 | --- |
12 | target/arm/helper.c | 21 ++++++++++----------- | 19 | target/arm/helper.c | 42 +++++++++++++++++++++--------------------- |
13 | 1 file changed, 10 insertions(+), 11 deletions(-) | 20 | 1 file changed, 21 insertions(+), 21 deletions(-) |
14 | 21 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 22 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 24 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 25 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ do_fault: | 26 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_list(gpointer key, gpointer opaque) |
20 | * false otherwise. | 27 | uint32_t regidx = (uintptr_t)key; |
21 | */ | 28 | const ARMCPRegInfo *ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); |
22 | static bool check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, int level, | 29 | |
23 | - int inputsize, int stride) | 30 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { |
24 | + int inputsize, int stride, int outputsize) | 31 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { |
25 | { | 32 | cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx); |
26 | const int grainsize = stride + 3; | 33 | /* The value array need not be initialized at this point */ |
27 | int startsizecheck; | 34 | cpu->cpreg_array_len++; |
28 | @@ -XXX,XX +XXX,XX @@ static bool check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, int level, | 35 | @@ -XXX,XX +XXX,XX @@ static void count_cpreg(gpointer key, gpointer opaque) |
36 | |||
37 | ri = g_hash_table_lookup(cpu->cp_regs, key); | ||
38 | |||
39 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | ||
40 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { | ||
41 | cpu->cpreg_array_len++; | ||
29 | } | 42 | } |
30 | 43 | } | |
31 | if (is_aa64) { | 44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { |
32 | - CPUARMState *env = &cpu->env; | 45 | .resetfn = arm_cp_reset_ignore }, |
33 | - unsigned int pamax = arm_pamax(cpu); | 46 | { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64, |
34 | - | 47 | .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0, |
35 | switch (stride) { | 48 | - .access = PL0_R|PL1_W, |
36 | case 13: /* 64KB Pages. */ | 49 | + .access = PL0_R | PL1_W, |
37 | - if (level == 0 || (level == 1 && pamax <= 42)) { | 50 | .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]), |
38 | + if (level == 0 || (level == 1 && outputsize <= 42)) { | 51 | .resetvalue = 0}, |
39 | return false; | 52 | { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3, |
40 | } | 53 | - .access = PL0_R|PL1_W, |
41 | break; | 54 | + .access = PL0_R | PL1_W, |
42 | case 11: /* 16KB Pages. */ | 55 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s), |
43 | - if (level == 0 || (level == 1 && pamax <= 40)) { | 56 | offsetoflow32(CPUARMState, cp15.tpidruro_ns) }, |
44 | + if (level == 0 || (level == 1 && outputsize <= 40)) { | 57 | .resetfn = arm_cp_reset_ignore }, |
45 | return false; | 58 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { |
46 | } | 59 | .resetvalue = 0 }, |
47 | break; | 60 | /* The cache ops themselves: these all NOP for QEMU */ |
48 | case 9: /* 4KB Pages. */ | 61 | { .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0, |
49 | - if (level == 0 && pamax <= 42) { | 62 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
50 | + if (level == 0 && outputsize <= 42) { | 63 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
51 | return false; | 64 | { .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0, |
52 | } | 65 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
53 | break; | 66 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
54 | @@ -XXX,XX +XXX,XX @@ static bool check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, int level, | 67 | { .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0, |
55 | } | 68 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
56 | 69 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | |
57 | /* Inputsize checks. */ | 70 | { .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1, |
58 | - if (inputsize > pamax && | 71 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
59 | - (arm_el_is_aa64(env, 1) || inputsize > 40)) { | 72 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
60 | + if (inputsize > outputsize && | 73 | { .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2, |
61 | + (arm_el_is_aa64(&cpu->env, 1) || inputsize > 40)) { | 74 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
62 | /* This is CONSTRAINED UNPREDICTABLE and we choose to fault. */ | 75 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
63 | return false; | 76 | { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0, |
64 | } | 77 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, |
65 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | 78 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, |
66 | target_ulong page_size; | 79 | }; |
67 | uint32_t attrs; | 80 | |
68 | int32_t stride; | 81 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { |
69 | - int addrsize, inputsize; | 82 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
70 | + int addrsize, inputsize, outputsize; | 83 | ARMCPRegInfo cbar = { |
71 | TCR *tcr = regime_tcr(env, mmu_idx); | 84 | .name = "CBAR", |
72 | int ap, ns, xn, pxn; | 85 | .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0, |
73 | uint32_t el = regime_el(env, mmu_idx); | 86 | - .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar, |
74 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | 87 | + .access = PL1_R | PL3_W, .resetvalue = cpu->reset_cbar, |
75 | 88 | .fieldoffset = offsetof(CPUARMState, | |
76 | addrsize = 64 - 8 * param.tbi; | 89 | cp15.c15_config_base_address) |
77 | inputsize = 64 - param.tsz; | 90 | }; |
78 | + outputsize = arm_pamax(cpu); | 91 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) |
79 | } else { | 92 | return; |
80 | param = aa32_va_parameters(env, address, mmu_idx); | 93 | |
81 | level = 1; | 94 | if (old_mode == ARM_CPU_MODE_FIQ) { |
82 | addrsize = (mmu_idx == ARMMMUIdx_Stage2 ? 40 : 32); | 95 | - memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); |
83 | inputsize = addrsize - param.tsz; | 96 | - memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); |
84 | + outputsize = 40; | 97 | + memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); |
98 | + memcpy(env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); | ||
99 | } else if (mode == ARM_CPU_MODE_FIQ) { | ||
100 | - memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
101 | - memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); | ||
102 | + memcpy(env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
103 | + memcpy(env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); | ||
85 | } | 104 | } |
86 | 105 | ||
87 | /* | 106 | i = bank_number(old_mode); |
88 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | 107 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
89 | 108 | RESULT(sum, n, 16); \ | |
90 | /* Check that the starting level is valid. */ | 109 | if (sum >= 0) \ |
91 | ok = check_s2_mmu_setup(cpu, aarch64, startlevel, | 110 | ge |= 3 << (n * 2); \ |
92 | - inputsize, stride); | 111 | - } while(0) |
93 | + inputsize, stride, outputsize); | 112 | + } while (0) |
94 | if (!ok) { | 113 | |
95 | fault_type = ARMFault_Translation; | 114 | #define SARITH8(a, b, n, op) do { \ |
96 | goto do_fault; | 115 | int32_t sum; \ |
116 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
117 | RESULT(sum, n, 8); \ | ||
118 | if (sum >= 0) \ | ||
119 | ge |= 1 << n; \ | ||
120 | - } while(0) | ||
121 | + } while (0) | ||
122 | |||
123 | |||
124 | #define ADD16(a, b, n) SARITH16(a, b, n, +) | ||
125 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
126 | RESULT(sum, n, 16); \ | ||
127 | if ((sum >> 16) == 1) \ | ||
128 | ge |= 3 << (n * 2); \ | ||
129 | - } while(0) | ||
130 | + } while (0) | ||
131 | |||
132 | #define ADD8(a, b, n) do { \ | ||
133 | uint32_t sum; \ | ||
134 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
135 | RESULT(sum, n, 8); \ | ||
136 | if ((sum >> 8) == 1) \ | ||
137 | ge |= 1 << n; \ | ||
138 | - } while(0) | ||
139 | + } while (0) | ||
140 | |||
141 | #define SUB16(a, b, n) do { \ | ||
142 | uint32_t sum; \ | ||
143 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
144 | RESULT(sum, n, 16); \ | ||
145 | if ((sum >> 16) == 0) \ | ||
146 | ge |= 3 << (n * 2); \ | ||
147 | - } while(0) | ||
148 | + } while (0) | ||
149 | |||
150 | #define SUB8(a, b, n) do { \ | ||
151 | uint32_t sum; \ | ||
152 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
153 | RESULT(sum, n, 8); \ | ||
154 | if ((sum >> 8) == 0) \ | ||
155 | ge |= 1 << n; \ | ||
156 | - } while(0) | ||
157 | + } while (0) | ||
158 | |||
159 | #define PFX u | ||
160 | #define ARITH_GE | ||
97 | -- | 161 | -- |
98 | 2.25.1 | 162 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Merge tlbi_aa64_range_get_length and tlbi_aa64_range_get_base, | 3 | Fix this: |
4 | returning a structure containing both results. Pass in the | 4 | ERROR: braces {} are necessary for all arms of this statement |
5 | ARMMMUIdx, rather than the digested two_ranges boolean. | ||
6 | 5 | ||
7 | This is in preparation for FEAT_LPA2, where the interpretation | 6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
8 | of 'value' depends on the effective value of DS for the regime. | 7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> |
9 | 8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20221213190537.511-4-farosas@suse.de |
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20220301215958.157011-13-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | target/arm/helper.c | 58 +++++++++++++++++++-------------------------- | 12 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++----------------- |
16 | 1 file changed, 24 insertions(+), 34 deletions(-) | 13 | 1 file changed, 42 insertions(+), 25 deletions(-) |
17 | 14 | ||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.c | 17 | --- a/target/arm/helper.c |
21 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 19 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, |
20 | env->CF = (val >> 29) & 1; | ||
21 | env->VF = (val << 3) & 0x80000000; | ||
22 | } | ||
23 | - if (mask & CPSR_Q) | ||
24 | + if (mask & CPSR_Q) { | ||
25 | env->QF = ((val & CPSR_Q) != 0); | ||
26 | - if (mask & CPSR_T) | ||
27 | + } | ||
28 | + if (mask & CPSR_T) { | ||
29 | env->thumb = ((val & CPSR_T) != 0); | ||
30 | + } | ||
31 | if (mask & CPSR_IT_0_1) { | ||
32 | env->condexec_bits &= ~3; | ||
33 | env->condexec_bits |= (val >> 25) & 3; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
35 | int i; | ||
36 | |||
37 | old_mode = env->uncached_cpsr & CPSR_M; | ||
38 | - if (mode == old_mode) | ||
39 | + if (mode == old_mode) { | ||
40 | return; | ||
41 | + } | ||
42 | |||
43 | if (old_mode == ARM_CPU_MODE_FIQ) { | ||
44 | memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
46 | new_mode = ARM_CPU_MODE_UND; | ||
47 | addr = 0x04; | ||
48 | mask = CPSR_I; | ||
49 | - if (env->thumb) | ||
50 | + if (env->thumb) { | ||
51 | offset = 2; | ||
52 | - else | ||
53 | + } else { | ||
54 | offset = 4; | ||
55 | + } | ||
56 | break; | ||
57 | case EXCP_SWI: | ||
58 | new_mode = ARM_CPU_MODE_SVC; | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_sat(uint16_t a, uint16_t b) | ||
60 | |||
61 | res = a + b; | ||
62 | if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) { | ||
63 | - if (a & 0x8000) | ||
64 | + if (a & 0x8000) { | ||
65 | res = 0x8000; | ||
66 | - else | ||
67 | + } else { | ||
68 | res = 0x7fff; | ||
69 | + } | ||
70 | } | ||
71 | return res; | ||
23 | } | 72 | } |
24 | 73 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t add8_sat(uint8_t a, uint8_t b) | |
25 | #ifdef TARGET_AARCH64 | 74 | |
26 | -static uint64_t tlbi_aa64_range_get_length(CPUARMState *env, | 75 | res = a + b; |
27 | - uint64_t value) | 76 | if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) { |
28 | -{ | 77 | - if (a & 0x80) |
29 | - unsigned int page_shift; | 78 | + if (a & 0x80) { |
30 | - unsigned int page_size_granule; | 79 | res = 0x80; |
31 | - uint64_t num; | 80 | - else |
32 | - uint64_t scale; | 81 | + } else { |
33 | - uint64_t exponent; | 82 | res = 0x7f; |
34 | +typedef struct { | 83 | + } |
35 | + uint64_t base; | ||
36 | uint64_t length; | ||
37 | +} TLBIRange; | ||
38 | + | ||
39 | +static TLBIRange tlbi_aa64_get_range(CPUARMState *env, ARMMMUIdx mmuidx, | ||
40 | + uint64_t value) | ||
41 | +{ | ||
42 | + unsigned int page_size_granule, page_shift, num, scale, exponent; | ||
43 | + TLBIRange ret = { }; | ||
44 | |||
45 | - num = extract64(value, 39, 5); | ||
46 | - scale = extract64(value, 44, 2); | ||
47 | page_size_granule = extract64(value, 46, 2); | ||
48 | |||
49 | if (page_size_granule == 0) { | ||
50 | qemu_log_mask(LOG_GUEST_ERROR, "Invalid page size granule %d\n", | ||
51 | page_size_granule); | ||
52 | - return 0; | ||
53 | + return ret; | ||
54 | } | 84 | } |
55 | 85 | return res; | |
56 | page_shift = (page_size_granule - 1) * 2 + 12; | 86 | } |
57 | - | 87 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t sub16_sat(uint16_t a, uint16_t b) |
58 | + num = extract64(value, 39, 5); | 88 | |
59 | + scale = extract64(value, 44, 2); | 89 | res = a - b; |
60 | exponent = (5 * scale) + 1; | 90 | if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) { |
61 | - length = (num + 1) << (exponent + page_shift); | 91 | - if (a & 0x8000) |
62 | 92 | + if (a & 0x8000) { | |
63 | - return length; | 93 | res = 0x8000; |
64 | -} | 94 | - else |
65 | + ret.length = (num + 1) << (exponent + page_shift); | 95 | + } else { |
66 | 96 | res = 0x7fff; | |
67 | -static uint64_t tlbi_aa64_range_get_base(CPUARMState *env, uint64_t value, | 97 | + } |
68 | - bool two_ranges) | ||
69 | -{ | ||
70 | - /* TODO: ARMv8.7 FEAT_LPA2 */ | ||
71 | - uint64_t pageaddr; | ||
72 | - | ||
73 | - if (two_ranges) { | ||
74 | - pageaddr = sextract64(value, 0, 37) << TARGET_PAGE_BITS; | ||
75 | + if (regime_has_2_ranges(mmuidx)) { | ||
76 | + ret.base = sextract64(value, 0, 37) << TARGET_PAGE_BITS; | ||
77 | } else { | ||
78 | - pageaddr = extract64(value, 0, 37) << TARGET_PAGE_BITS; | ||
79 | + ret.base = extract64(value, 0, 37) << TARGET_PAGE_BITS; | ||
80 | } | 98 | } |
81 | 99 | return res; | |
82 | - return pageaddr; | ||
83 | + return ret; | ||
84 | } | 100 | } |
85 | 101 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_sat(uint8_t a, uint8_t b) | |
86 | static void do_rvae_write(CPUARMState *env, uint64_t value, | 102 | |
87 | int idxmap, bool synced) | 103 | res = a - b; |
104 | if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) { | ||
105 | - if (a & 0x80) | ||
106 | + if (a & 0x80) { | ||
107 | res = 0x80; | ||
108 | - else | ||
109 | + } else { | ||
110 | res = 0x7f; | ||
111 | + } | ||
112 | } | ||
113 | return res; | ||
114 | } | ||
115 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_usat(uint16_t a, uint16_t b) | ||
88 | { | 116 | { |
89 | ARMMMUIdx one_idx = ARM_MMU_IDX_A | ctz32(idxmap); | 117 | uint16_t res; |
90 | - bool two_ranges = regime_has_2_ranges(one_idx); | 118 | res = a + b; |
91 | - uint64_t baseaddr, length; | 119 | - if (res < a) |
92 | + TLBIRange range; | 120 | + if (res < a) { |
93 | int bits; | 121 | res = 0xffff; |
94 | 122 | + } | |
95 | - baseaddr = tlbi_aa64_range_get_base(env, value, two_ranges); | 123 | return res; |
96 | - length = tlbi_aa64_range_get_length(env, value); | ||
97 | - bits = tlbbits_for_regime(env, one_idx, baseaddr); | ||
98 | + range = tlbi_aa64_get_range(env, one_idx, value); | ||
99 | + bits = tlbbits_for_regime(env, one_idx, range.base); | ||
100 | |||
101 | if (synced) { | ||
102 | tlb_flush_range_by_mmuidx_all_cpus_synced(env_cpu(env), | ||
103 | - baseaddr, | ||
104 | - length, | ||
105 | + range.base, | ||
106 | + range.length, | ||
107 | idxmap, | ||
108 | bits); | ||
109 | } else { | ||
110 | - tlb_flush_range_by_mmuidx(env_cpu(env), baseaddr, | ||
111 | - length, idxmap, bits); | ||
112 | + tlb_flush_range_by_mmuidx(env_cpu(env), range.base, | ||
113 | + range.length, idxmap, bits); | ||
114 | } | ||
115 | } | 124 | } |
125 | |||
126 | static inline uint16_t sub16_usat(uint16_t a, uint16_t b) | ||
127 | { | ||
128 | - if (a > b) | ||
129 | + if (a > b) { | ||
130 | return a - b; | ||
131 | - else | ||
132 | + } else { | ||
133 | return 0; | ||
134 | + } | ||
135 | } | ||
136 | |||
137 | static inline uint8_t add8_usat(uint8_t a, uint8_t b) | ||
138 | { | ||
139 | uint8_t res; | ||
140 | res = a + b; | ||
141 | - if (res < a) | ||
142 | + if (res < a) { | ||
143 | res = 0xff; | ||
144 | + } | ||
145 | return res; | ||
146 | } | ||
147 | |||
148 | static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
149 | { | ||
150 | - if (a > b) | ||
151 | + if (a > b) { | ||
152 | return a - b; | ||
153 | - else | ||
154 | + } else { | ||
155 | return 0; | ||
156 | + } | ||
157 | } | ||
158 | |||
159 | #define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16); | ||
160 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
161 | |||
162 | static inline uint8_t do_usad(uint8_t a, uint8_t b) | ||
163 | { | ||
164 | - if (a > b) | ||
165 | + if (a > b) { | ||
166 | return a - b; | ||
167 | - else | ||
168 | + } else { | ||
169 | return b - a; | ||
170 | + } | ||
171 | } | ||
172 | |||
173 | /* Unsigned sum of absolute byte differences. */ | ||
174 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) | ||
175 | uint32_t mask; | ||
176 | |||
177 | mask = 0; | ||
178 | - if (flags & 1) | ||
179 | + if (flags & 1) { | ||
180 | mask |= 0xff; | ||
181 | - if (flags & 2) | ||
182 | + } | ||
183 | + if (flags & 2) { | ||
184 | mask |= 0xff00; | ||
185 | - if (flags & 4) | ||
186 | + } | ||
187 | + if (flags & 4) { | ||
188 | mask |= 0xff0000; | ||
189 | - if (flags & 8) | ||
190 | + } | ||
191 | + if (flags & 8) { | ||
192 | mask |= 0xff000000; | ||
193 | + } | ||
194 | return (a & mask) | (b & ~mask); | ||
195 | } | ||
116 | 196 | ||
117 | -- | 197 | -- |
118 | 2.25.1 | 198 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Fabiano Rosas <farosas@suse.de> | ||
1 | 2 | ||
3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
6 | Message-id: 20221213190537.511-5-farosas@suse.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/m_helper.c | 16 ---------------- | ||
10 | 1 file changed, 16 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/m_helper.c | ||
15 | +++ b/target/arm/m_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | */ | ||
18 | |||
19 | #include "qemu/osdep.h" | ||
20 | -#include "qemu/units.h" | ||
21 | -#include "target/arm/idau.h" | ||
22 | -#include "trace.h" | ||
23 | #include "cpu.h" | ||
24 | #include "internals.h" | ||
25 | -#include "exec/gdbstub.h" | ||
26 | #include "exec/helper-proto.h" | ||
27 | -#include "qemu/host-utils.h" | ||
28 | #include "qemu/main-loop.h" | ||
29 | #include "qemu/bitops.h" | ||
30 | -#include "qemu/crc32c.h" | ||
31 | -#include "qemu/qemu-print.h" | ||
32 | #include "qemu/log.h" | ||
33 | #include "exec/exec-all.h" | ||
34 | -#include <zlib.h> /* For crc32 */ | ||
35 | -#include "semihosting/semihost.h" | ||
36 | -#include "sysemu/cpus.h" | ||
37 | -#include "sysemu/kvm.h" | ||
38 | -#include "qemu/range.h" | ||
39 | -#include "qapi/qapi-commands-machine-target.h" | ||
40 | -#include "qapi/error.h" | ||
41 | -#include "qemu/guest-random.h" | ||
42 | #ifdef CONFIG_TCG | ||
43 | -#include "arm_ldst.h" | ||
44 | #include "exec/cpu_ldst.h" | ||
45 | #include "semihosting/common-semi.h" | ||
46 | #endif | ||
47 | -- | ||
48 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | For FEAT_LPA2, we will need other ARMVAParameters, which themselves | 3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
4 | depend on the translation granule in use. We might as well validate | 4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> |
5 | that the given TG matches; the architecture "does not require that | 5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> |
6 | the instruction invalidates any entries" if this is not true. | 6 | Message-id: 20221213190537.511-6-farosas@suse.de |
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20220301215958.157011-15-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 8 | --- |
13 | target/arm/helper.c | 10 +++++++--- | 9 | target/arm/helper.c | 7 ------- |
14 | 1 file changed, 7 insertions(+), 3 deletions(-) | 10 | 1 file changed, 7 deletions(-) |
15 | 11 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 12 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 14 | --- a/target/arm/helper.c |
19 | +++ b/target/arm/helper.c | 15 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static TLBIRange tlbi_aa64_get_range(CPUARMState *env, ARMMMUIdx mmuidx, | 16 | @@ -XXX,XX +XXX,XX @@ |
21 | uint64_t value) | 17 | */ |
22 | { | 18 | |
23 | unsigned int page_size_granule, page_shift, num, scale, exponent; | 19 | #include "qemu/osdep.h" |
24 | + /* Extract one bit to represent the va selector in use. */ | 20 | -#include "qemu/units.h" |
25 | + uint64_t select = sextract64(value, 36, 1); | 21 | #include "qemu/log.h" |
26 | + ARMVAParameters param = aa64_va_parameters(env, select, mmuidx, true); | 22 | #include "trace.h" |
27 | TLBIRange ret = { }; | 23 | #include "cpu.h" |
28 | 24 | #include "internals.h" | |
29 | page_size_granule = extract64(value, 46, 2); | 25 | #include "exec/helper-proto.h" |
30 | 26 | -#include "qemu/host-utils.h" | |
31 | - if (page_size_granule == 0) { | 27 | #include "qemu/main-loop.h" |
32 | - qemu_log_mask(LOG_GUEST_ERROR, "Invalid page size granule %d\n", | 28 | #include "qemu/timer.h" |
33 | + /* The granule encoded in value must match the granule in use. */ | 29 | #include "qemu/bitops.h" |
34 | + if (page_size_granule != (param.using64k ? 3 : param.using16k ? 2 : 1)) { | 30 | @@ -XXX,XX +XXX,XX @@ |
35 | + qemu_log_mask(LOG_GUEST_ERROR, "Invalid tlbi page size granule %d\n", | 31 | #include "exec/exec-all.h" |
36 | page_size_granule); | 32 | #include <zlib.h> /* For crc32 */ |
37 | return ret; | 33 | #include "hw/irq.h" |
38 | } | 34 | -#include "semihosting/semihost.h" |
39 | @@ -XXX,XX +XXX,XX @@ static TLBIRange tlbi_aa64_get_range(CPUARMState *env, ARMMMUIdx mmuidx, | 35 | -#include "sysemu/cpus.h" |
40 | 36 | #include "sysemu/cpu-timers.h" | |
41 | ret.length = (num + 1) << (exponent + page_shift); | 37 | #include "sysemu/kvm.h" |
42 | 38 | -#include "qemu/range.h" | |
43 | - if (regime_has_2_ranges(mmuidx)) { | 39 | #include "qapi/qapi-commands-machine-target.h" |
44 | + if (param.select) { | 40 | #include "qapi/error.h" |
45 | ret.base = sextract64(value, 0, 37); | 41 | #include "qemu/guest-random.h" |
46 | } else { | 42 | #ifdef CONFIG_TCG |
47 | ret.base = extract64(value, 0, 37); | 43 | -#include "arm_ldst.h" |
44 | -#include "exec/cpu_ldst.h" | ||
45 | #include "semihosting/common-semi.h" | ||
46 | #endif | ||
47 | #include "cpregs.h" | ||
48 | -- | 48 | -- |
49 | 2.25.1 | 49 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Claudio Fontana <cfontana@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | Set this as the kernel would, to 48 bits, to keep the computation | 3 | Remove some unused headers. |
4 | of the address space correct for PAuth. | ||
5 | 4 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Claudio Fontana <cfontana@suse.de> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Acked-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220301215958.157011-3-richard.henderson@linaro.org | 7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> |
8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Message-id: 20221213190537.511-7-farosas@suse.de | ||
11 | [added back some includes that are still needed at this point] | ||
12 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | target/arm/cpu.c | 3 ++- | 15 | target/arm/cpu.c | 1 - |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 16 | target/arm/cpu64.c | 6 ------ |
17 | 2 files changed, 7 deletions(-) | ||
13 | 18 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 19 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 21 | --- a/target/arm/cpu.c |
17 | +++ b/target/arm/cpu.c | 22 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | 23 | @@ -XXX,XX +XXX,XX @@ |
19 | aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1); | 24 | #include "target/arm/idau.h" |
20 | } | 25 | #include "qemu/module.h" |
21 | /* | 26 | #include "qapi/error.h" |
22 | + * Enable 48-bit address space (TODO: take reserved_va into account). | 27 | -#include "qapi/visitor.h" |
23 | * Enable TBI0 but not TBI1. | 28 | #include "cpu.h" |
24 | * Note that this must match useronly_clean_ptr. | 29 | #ifdef CONFIG_TCG |
25 | */ | 30 | #include "hw/core/tcg-cpu-ops.h" |
26 | - env->cp15.tcr_el[1].raw_tcr = (1ULL << 37); | 31 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
27 | + env->cp15.tcr_el[1].raw_tcr = 5 | (1ULL << 37); | 32 | index XXXXXXX..XXXXXXX 100644 |
28 | 33 | --- a/target/arm/cpu64.c | |
29 | /* Enable MTE */ | 34 | +++ b/target/arm/cpu64.c |
30 | if (cpu_isar_feature(aa64_mte, cpu)) { | 35 | @@ -XXX,XX +XXX,XX @@ |
36 | #include "qemu/osdep.h" | ||
37 | #include "qapi/error.h" | ||
38 | #include "cpu.h" | ||
39 | -#ifdef CONFIG_TCG | ||
40 | -#include "hw/core/tcg-cpu-ops.h" | ||
41 | -#endif /* CONFIG_TCG */ | ||
42 | #include "qemu/module.h" | ||
43 | -#if !defined(CONFIG_USER_ONLY) | ||
44 | -#include "hw/loader.h" | ||
45 | -#endif | ||
46 | #include "sysemu/kvm.h" | ||
47 | #include "sysemu/hvf.h" | ||
48 | #include "kvm_arm.h" | ||
31 | -- | 49 | -- |
32 | 2.25.1 | 50 | 2.25.1 | diff view generated by jsdifflib |
1 | The tsc210x doesn't support anything other than 16-bit reads on the | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | SPI bus, but the guest can program the SPI controller to attempt | ||
3 | them anyway. If this happens, don't abort QEMU, just log this as | ||
4 | a guest error. | ||
5 | 2 | ||
6 | This fixes our machine_arm_n8x0.py:N8x0Machine.test_n800 | 3 | The pointed MouseTransformInfo structure is accessed read-only. |
7 | acceptance test, which hits this assertion. | ||
8 | 4 | ||
9 | The reason we hit the assertion is because the guest kernel thinks | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | there is a TSC2005 on this SPI bus address, not a TSC210x. (The n810 | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | *does* have a TSC2005 at this address.) The TSC2005 supports the | 7 | Message-id: 20221220142520.24094-2-philmd@linaro.org |
12 | 24-bit accesses which the guest driver makes, and the TSC210x does | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | not (that is, our TSC210x emulation is not missing support for a word | 9 | --- |
14 | width the hardware can handle). It's not clear whether the problem | 10 | include/hw/input/tsc2xxx.h | 4 ++-- |
15 | here is that the guest kernel incorrectly thinks the n800 has the | 11 | hw/input/tsc2005.c | 2 +- |
16 | same device at this SPI bus address as the n810, or that QEMU's n810 | 12 | hw/input/tsc210x.c | 3 +-- |
17 | board model doesn't get the SPI devices right. At this late date | 13 | 3 files changed, 4 insertions(+), 5 deletions(-) |
18 | there no longer appears to be any reliable information on the web | ||
19 | about the hardware behaviour, but I am inclined to think this is a | ||
20 | guest kernel bug. In any case, we prefer not to abort QEMU for | ||
21 | guest-triggerable conditions, so logging the error is the right thing | ||
22 | to do. | ||
23 | 14 | ||
24 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/736 | 15 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h |
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | index XXXXXXX..XXXXXXX 100644 |
26 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 17 | --- a/include/hw/input/tsc2xxx.h |
27 | Message-id: 20220221140750.514557-1-peter.maydell@linaro.org | 18 | +++ b/include/hw/input/tsc2xxx.h |
28 | --- | 19 | @@ -XXX,XX +XXX,XX @@ uWireSlave *tsc2102_init(qemu_irq pint); |
29 | hw/input/tsc210x.c | 8 ++++++-- | 20 | uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); |
30 | 1 file changed, 6 insertions(+), 2 deletions(-) | 21 | I2SCodec *tsc210x_codec(uWireSlave *chip); |
31 | 22 | uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); | |
23 | -void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); | ||
24 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info); | ||
25 | void tsc210x_key_event(uWireSlave *chip, int key, int down); | ||
26 | |||
27 | /* tsc2005.c */ | ||
28 | void *tsc2005_init(qemu_irq pintdav); | ||
29 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
30 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
31 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info); | ||
32 | |||
33 | #endif | ||
34 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/input/tsc2005.c | ||
37 | +++ b/hw/input/tsc2005.c | ||
38 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav) | ||
39 | * from the touchscreen. Assuming 12-bit precision was used during | ||
40 | * tslib calibration. | ||
41 | */ | ||
42 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info) | ||
43 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info) | ||
44 | { | ||
45 | TSC2005State *s = (TSC2005State *) opaque; | ||
46 | |||
32 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c | 47 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c |
33 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/input/tsc210x.c | 49 | --- a/hw/input/tsc210x.c |
35 | +++ b/hw/input/tsc210x.c | 50 | +++ b/hw/input/tsc210x.c |
36 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ I2SCodec *tsc210x_codec(uWireSlave *chip) |
37 | #include "hw/hw.h" | 52 | * from the touchscreen. Assuming 12-bit precision was used during |
38 | #include "audio/audio.h" | 53 | * tslib calibration. |
39 | #include "qemu/timer.h" | 54 | */ |
40 | +#include "qemu/log.h" | 55 | -void tsc210x_set_transform(uWireSlave *chip, |
41 | #include "sysemu/reset.h" | 56 | - MouseTransformInfo *info) |
42 | #include "ui/console.h" | 57 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info) |
43 | #include "hw/arm/omap.h" /* For I2SCodec */ | 58 | { |
44 | @@ -XXX,XX +XXX,XX @@ uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len) | 59 | TSC210xState *s = (TSC210xState *) chip->opaque; |
45 | TSC210xState *s = opaque; | 60 | #if 0 |
46 | uint32_t ret = 0; | ||
47 | |||
48 | - if (len != 16) | ||
49 | - hw_error("%s: FIXME: bad SPI word width %i\n", __func__, len); | ||
50 | + if (len != 16) { | ||
51 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
52 | + "%s: bad SPI word width %i\n", __func__, len); | ||
53 | + return 0; | ||
54 | + } | ||
55 | |||
56 | /* TODO: sequential reads etc - how do we make sure the host doesn't | ||
57 | * unintentionally read out a conversion result from a register while | ||
58 | -- | 61 | -- |
59 | 2.25.1 | 62 | 2.25.1 |
60 | 63 | ||
61 | 64 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20221220142520.24094-3-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/nseries.c | 18 +++++++++--------- | ||
9 | 1 file changed, 9 insertions(+), 9 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/nseries.c | ||
14 | +++ b/hw/arm/nseries.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) | ||
16 | } | ||
17 | |||
18 | /* Touchscreen and keypad controller */ | ||
19 | -static MouseTransformInfo n800_pointercal = { | ||
20 | +static const MouseTransformInfo n800_pointercal = { | ||
21 | .x = 800, | ||
22 | .y = 480, | ||
23 | .a = { 14560, -68, -3455208, -39, -9621, 35152972, 65536 }, | ||
24 | }; | ||
25 | |||
26 | -static MouseTransformInfo n810_pointercal = { | ||
27 | +static const MouseTransformInfo n810_pointercal = { | ||
28 | .x = 800, | ||
29 | .y = 480, | ||
30 | .a = { 15041, 148, -4731056, 171, -10238, 35933380, 65536 }, | ||
31 | @@ -XXX,XX +XXX,XX @@ static void n810_key_event(void *opaque, int keycode) | ||
32 | |||
33 | #define M 0 | ||
34 | |||
35 | -static int n810_keys[0x80] = { | ||
36 | +static const int n810_keys[0x80] = { | ||
37 | [0x01] = 16, /* Q */ | ||
38 | [0x02] = 37, /* K */ | ||
39 | [0x03] = 24, /* O */ | ||
40 | @@ -XXX,XX +XXX,XX @@ static void n8x0_usb_setup(struct n800_s *s) | ||
41 | /* Setup done before the main bootloader starts by some early setup code | ||
42 | * - used when we want to run the main bootloader in emulation. This | ||
43 | * isn't documented. */ | ||
44 | -static uint32_t n800_pinout[104] = { | ||
45 | +static const uint32_t n800_pinout[104] = { | ||
46 | 0x080f00d8, 0x00d40808, 0x03080808, 0x080800d0, | ||
47 | 0x00dc0808, 0x0b0f0f00, 0x080800b4, 0x00c00808, | ||
48 | 0x08080808, 0x180800c4, 0x00b80000, 0x08080808, | ||
49 | @@ -XXX,XX +XXX,XX @@ static void n8x0_boot_init(void *opaque) | ||
50 | #define OMAP_TAG_CBUS 0x4e03 | ||
51 | #define OMAP_TAG_EM_ASIC_BB5 0x4e04 | ||
52 | |||
53 | -static struct omap_gpiosw_info_s { | ||
54 | +static const struct omap_gpiosw_info_s { | ||
55 | const char *name; | ||
56 | int line; | ||
57 | int type; | ||
58 | @@ -XXX,XX +XXX,XX @@ static struct omap_gpiosw_info_s { | ||
59 | { NULL } | ||
60 | }; | ||
61 | |||
62 | -static struct omap_partition_info_s { | ||
63 | +static const struct omap_partition_info_s { | ||
64 | uint32_t offset; | ||
65 | uint32_t size; | ||
66 | int mask; | ||
67 | @@ -XXX,XX +XXX,XX @@ static struct omap_partition_info_s { | ||
68 | { 0, 0, 0, NULL } | ||
69 | }; | ||
70 | |||
71 | -static uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
72 | +static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
73 | |||
74 | static int n8x0_atag_setup(void *p, int model) | ||
75 | { | ||
76 | uint8_t *b; | ||
77 | uint16_t *w; | ||
78 | uint32_t *l; | ||
79 | - struct omap_gpiosw_info_s *gpiosw; | ||
80 | - struct omap_partition_info_s *partition; | ||
81 | + const struct omap_gpiosw_info_s *gpiosw; | ||
82 | + const struct omap_partition_info_s *partition; | ||
83 | const char *tag; | ||
84 | |||
85 | w = p; | ||
86 | -- | ||
87 | 2.25.1 | ||
88 | |||
89 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Silent when compiling with -Wextra: | ||
4 | |||
5 | ../hw/arm/nseries.c:1081:12: warning: missing field 'line' initializer [-Wmissing-field-initializers] | ||
6 | { NULL } | ||
7 | ^ | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Message-id: 20221220142520.24094-4-philmd@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/nseries.c | 10 ++++------ | ||
15 | 1 file changed, 4 insertions(+), 6 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/nseries.c | ||
20 | +++ b/hw/arm/nseries.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { | ||
22 | "headphone", N8X0_HEADPHONE_GPIO, | ||
23 | OMAP_GPIOSW_TYPE_CONNECTION | OMAP_GPIOSW_INVERTED, | ||
24 | }, | ||
25 | - { NULL } | ||
26 | + { /* end of list */ } | ||
27 | }, n810_gpiosw_info[] = { | ||
28 | { | ||
29 | "gps_reset", N810_GPS_RESET_GPIO, | ||
30 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { | ||
31 | "slide", N810_SLIDE_GPIO, | ||
32 | OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED, | ||
33 | }, | ||
34 | - { NULL } | ||
35 | + { /* end of list */ } | ||
36 | }; | ||
37 | |||
38 | static const struct omap_partition_info_s { | ||
39 | @@ -XXX,XX +XXX,XX @@ static const struct omap_partition_info_s { | ||
40 | { 0x00080000, 0x00200000, 0x0, "kernel" }, | ||
41 | { 0x00280000, 0x00200000, 0x3, "initfs" }, | ||
42 | { 0x00480000, 0x0fb80000, 0x3, "rootfs" }, | ||
43 | - | ||
44 | - { 0, 0, 0, NULL } | ||
45 | + { /* end of list */ } | ||
46 | }, n810_part_info[] = { | ||
47 | { 0x00000000, 0x00020000, 0x3, "bootloader" }, | ||
48 | { 0x00020000, 0x00060000, 0x0, "config" }, | ||
49 | { 0x00080000, 0x00220000, 0x0, "kernel" }, | ||
50 | { 0x002a0000, 0x00400000, 0x0, "initfs" }, | ||
51 | { 0x006a0000, 0x0f960000, 0x0, "rootfs" }, | ||
52 | - | ||
53 | - { 0, 0, 0, NULL } | ||
54 | + { /* end of list */ } | ||
55 | }; | ||
56 | |||
57 | static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; | ||
58 | -- | ||
59 | 2.25.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The shift of the BaseADDR field depends on the translation | 3 | In CPUID registers exposed to userspace, some registers were missing |
4 | granule in use. | 4 | and some fields were not exposed. This patch aligns exposed ID |
5 | 5 | registers and their fields with what the upstream kernel currently | |
6 | Fixes: 84940ed8255 ("target/arm: Add support for FEAT_TLBIRANGE") | 6 | exposes. |
7 | Reported-by: Peter Maydell <peter.maydell@linaro.org> | 7 | |
8 | Specifically, the following new ID registers/fields are exposed to | ||
9 | userspace: | ||
10 | |||
11 | ID_AA64PFR1_EL1.BT: bits 3-0 | ||
12 | ID_AA64PFR1_EL1.MTE: bits 11-8 | ||
13 | ID_AA64PFR1_EL1.SME: bits 27-24 | ||
14 | |||
15 | ID_AA64ZFR0_EL1.SVEver: bits 3-0 | ||
16 | ID_AA64ZFR0_EL1.AES: bits 7-4 | ||
17 | ID_AA64ZFR0_EL1.BitPerm: bits 19-16 | ||
18 | ID_AA64ZFR0_EL1.BF16: bits 23-20 | ||
19 | ID_AA64ZFR0_EL1.SHA3: bits 35-32 | ||
20 | ID_AA64ZFR0_EL1.SM4: bits 43-40 | ||
21 | ID_AA64ZFR0_EL1.I8MM: bits 47-44 | ||
22 | ID_AA64ZFR0_EL1.F32MM: bits 55-52 | ||
23 | ID_AA64ZFR0_EL1.F64MM: bits 59-56 | ||
24 | |||
25 | ID_AA64SMFR0_EL1.F32F32: bit 32 | ||
26 | ID_AA64SMFR0_EL1.B16F32: bit 34 | ||
27 | ID_AA64SMFR0_EL1.F16F32: bit 35 | ||
28 | ID_AA64SMFR0_EL1.I8I32: bits 39-36 | ||
29 | ID_AA64SMFR0_EL1.F64F64: bit 48 | ||
30 | ID_AA64SMFR0_EL1.I16I64: bits 55-52 | ||
31 | ID_AA64SMFR0_EL1.FA64: bit 63 | ||
32 | |||
33 | ID_AA64MMFR0_EL1.ECV: bits 63-60 | ||
34 | |||
35 | ID_AA64MMFR1_EL1.AFP: bits 47-44 | ||
36 | |||
37 | ID_AA64MMFR2_EL1.AT: bits 35-32 | ||
38 | |||
39 | ID_AA64ISAR0_EL1.RNDR: bits 63-60 | ||
40 | |||
41 | ID_AA64ISAR1_EL1.FRINTTS: bits 35-32 | ||
42 | ID_AA64ISAR1_EL1.BF16: bits 47-44 | ||
43 | ID_AA64ISAR1_EL1.DGH: bits 51-48 | ||
44 | ID_AA64ISAR1_EL1.I8MM: bits 55-52 | ||
45 | |||
46 | ID_AA64ISAR2_EL1.WFxT: bits 3-0 | ||
47 | ID_AA64ISAR2_EL1.RPRES: bits 7-4 | ||
48 | ID_AA64ISAR2_EL1.GPA3: bits 11-8 | ||
49 | ID_AA64ISAR2_EL1.APA3: bits 15-12 | ||
50 | |||
51 | The code is also refactored to use symbolic names for ID register fields | ||
52 | for better readability and maintainability. | ||
53 | |||
54 | The test case in tests/tcg/aarch64/sysregs.c is also updated to match | ||
55 | the intended behavior. | ||
56 | |||
57 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | ||
58 | Message-id: DS7PR12MB6309FB585E10772928F14271ACE79@DS7PR12MB6309.namprd12.prod.outlook.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 59 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 60 | [PMM: use Sn_n_Cn_Cn_n syntax to work with older assemblers |
10 | Message-id: 20220301215958.157011-14-richard.henderson@linaro.org | 61 | that don't recognize id_aa64isar2_el1 and id_aa64mmfr2_el1] |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 62 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 63 | --- |
13 | target/arm/helper.c | 5 +++-- | 64 | target/arm/helper.c | 96 +++++++++++++++++++++++++------ |
14 | 1 file changed, 3 insertions(+), 2 deletions(-) | 65 | tests/tcg/aarch64/sysregs.c | 24 ++++++-- |
66 | tests/tcg/aarch64/Makefile.target | 7 ++- | ||
67 | 3 files changed, 103 insertions(+), 24 deletions(-) | ||
15 | 68 | ||
16 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 69 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 70 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.c | 71 | --- a/target/arm/helper.c |
19 | +++ b/target/arm/helper.c | 72 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static TLBIRange tlbi_aa64_get_range(CPUARMState *env, ARMMMUIdx mmuidx, | 73 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
21 | ret.length = (num + 1) << (exponent + page_shift); | 74 | #ifdef CONFIG_USER_ONLY |
22 | 75 | static const ARMCPRegUserSpaceInfo v8_user_idregs[] = { | |
23 | if (regime_has_2_ranges(mmuidx)) { | 76 | { .name = "ID_AA64PFR0_EL1", |
24 | - ret.base = sextract64(value, 0, 37) << TARGET_PAGE_BITS; | 77 | - .exported_bits = 0x000f000f00ff0000, |
25 | + ret.base = sextract64(value, 0, 37); | 78 | - .fixed_bits = 0x0000000000000011 }, |
26 | } else { | 79 | + .exported_bits = R_ID_AA64PFR0_FP_MASK | |
27 | - ret.base = extract64(value, 0, 37) << TARGET_PAGE_BITS; | 80 | + R_ID_AA64PFR0_ADVSIMD_MASK | |
28 | + ret.base = extract64(value, 0, 37); | 81 | + R_ID_AA64PFR0_SVE_MASK | |
29 | } | 82 | + R_ID_AA64PFR0_DIT_MASK, |
30 | + ret.base <<= page_shift; | 83 | + .fixed_bits = (0x1u << R_ID_AA64PFR0_EL0_SHIFT) | |
31 | 84 | + (0x1u << R_ID_AA64PFR0_EL1_SHIFT) }, | |
32 | return ret; | 85 | { .name = "ID_AA64PFR1_EL1", |
33 | } | 86 | - .exported_bits = 0x00000000000000f0 }, |
87 | + .exported_bits = R_ID_AA64PFR1_BT_MASK | | ||
88 | + R_ID_AA64PFR1_SSBS_MASK | | ||
89 | + R_ID_AA64PFR1_MTE_MASK | | ||
90 | + R_ID_AA64PFR1_SME_MASK }, | ||
91 | { .name = "ID_AA64PFR*_EL1_RESERVED", | ||
92 | - .is_glob = true }, | ||
93 | - { .name = "ID_AA64ZFR0_EL1" }, | ||
94 | + .is_glob = true }, | ||
95 | + { .name = "ID_AA64ZFR0_EL1", | ||
96 | + .exported_bits = R_ID_AA64ZFR0_SVEVER_MASK | | ||
97 | + R_ID_AA64ZFR0_AES_MASK | | ||
98 | + R_ID_AA64ZFR0_BITPERM_MASK | | ||
99 | + R_ID_AA64ZFR0_BFLOAT16_MASK | | ||
100 | + R_ID_AA64ZFR0_SHA3_MASK | | ||
101 | + R_ID_AA64ZFR0_SM4_MASK | | ||
102 | + R_ID_AA64ZFR0_I8MM_MASK | | ||
103 | + R_ID_AA64ZFR0_F32MM_MASK | | ||
104 | + R_ID_AA64ZFR0_F64MM_MASK }, | ||
105 | + { .name = "ID_AA64SMFR0_EL1", | ||
106 | + .exported_bits = R_ID_AA64SMFR0_F32F32_MASK | | ||
107 | + R_ID_AA64SMFR0_B16F32_MASK | | ||
108 | + R_ID_AA64SMFR0_F16F32_MASK | | ||
109 | + R_ID_AA64SMFR0_I8I32_MASK | | ||
110 | + R_ID_AA64SMFR0_F64F64_MASK | | ||
111 | + R_ID_AA64SMFR0_I16I64_MASK | | ||
112 | + R_ID_AA64SMFR0_FA64_MASK }, | ||
113 | { .name = "ID_AA64MMFR0_EL1", | ||
114 | - .fixed_bits = 0x00000000ff000000 }, | ||
115 | - { .name = "ID_AA64MMFR1_EL1" }, | ||
116 | + .exported_bits = R_ID_AA64MMFR0_ECV_MASK, | ||
117 | + .fixed_bits = (0xfu << R_ID_AA64MMFR0_TGRAN64_SHIFT) | | ||
118 | + (0xfu << R_ID_AA64MMFR0_TGRAN4_SHIFT) }, | ||
119 | + { .name = "ID_AA64MMFR1_EL1", | ||
120 | + .exported_bits = R_ID_AA64MMFR1_AFP_MASK }, | ||
121 | + { .name = "ID_AA64MMFR2_EL1", | ||
122 | + .exported_bits = R_ID_AA64MMFR2_AT_MASK }, | ||
123 | { .name = "ID_AA64MMFR*_EL1_RESERVED", | ||
124 | - .is_glob = true }, | ||
125 | + .is_glob = true }, | ||
126 | { .name = "ID_AA64DFR0_EL1", | ||
127 | - .fixed_bits = 0x0000000000000006 }, | ||
128 | - { .name = "ID_AA64DFR1_EL1" }, | ||
129 | + .fixed_bits = (0x6u << R_ID_AA64DFR0_DEBUGVER_SHIFT) }, | ||
130 | + { .name = "ID_AA64DFR1_EL1" }, | ||
131 | { .name = "ID_AA64DFR*_EL1_RESERVED", | ||
132 | - .is_glob = true }, | ||
133 | + .is_glob = true }, | ||
134 | { .name = "ID_AA64AFR*", | ||
135 | - .is_glob = true }, | ||
136 | + .is_glob = true }, | ||
137 | { .name = "ID_AA64ISAR0_EL1", | ||
138 | - .exported_bits = 0x00fffffff0fffff0 }, | ||
139 | + .exported_bits = R_ID_AA64ISAR0_AES_MASK | | ||
140 | + R_ID_AA64ISAR0_SHA1_MASK | | ||
141 | + R_ID_AA64ISAR0_SHA2_MASK | | ||
142 | + R_ID_AA64ISAR0_CRC32_MASK | | ||
143 | + R_ID_AA64ISAR0_ATOMIC_MASK | | ||
144 | + R_ID_AA64ISAR0_RDM_MASK | | ||
145 | + R_ID_AA64ISAR0_SHA3_MASK | | ||
146 | + R_ID_AA64ISAR0_SM3_MASK | | ||
147 | + R_ID_AA64ISAR0_SM4_MASK | | ||
148 | + R_ID_AA64ISAR0_DP_MASK | | ||
149 | + R_ID_AA64ISAR0_FHM_MASK | | ||
150 | + R_ID_AA64ISAR0_TS_MASK | | ||
151 | + R_ID_AA64ISAR0_RNDR_MASK }, | ||
152 | { .name = "ID_AA64ISAR1_EL1", | ||
153 | - .exported_bits = 0x000000f0ffffffff }, | ||
154 | + .exported_bits = R_ID_AA64ISAR1_DPB_MASK | | ||
155 | + R_ID_AA64ISAR1_APA_MASK | | ||
156 | + R_ID_AA64ISAR1_API_MASK | | ||
157 | + R_ID_AA64ISAR1_JSCVT_MASK | | ||
158 | + R_ID_AA64ISAR1_FCMA_MASK | | ||
159 | + R_ID_AA64ISAR1_LRCPC_MASK | | ||
160 | + R_ID_AA64ISAR1_GPA_MASK | | ||
161 | + R_ID_AA64ISAR1_GPI_MASK | | ||
162 | + R_ID_AA64ISAR1_FRINTTS_MASK | | ||
163 | + R_ID_AA64ISAR1_SB_MASK | | ||
164 | + R_ID_AA64ISAR1_BF16_MASK | | ||
165 | + R_ID_AA64ISAR1_DGH_MASK | | ||
166 | + R_ID_AA64ISAR1_I8MM_MASK }, | ||
167 | + { .name = "ID_AA64ISAR2_EL1", | ||
168 | + .exported_bits = R_ID_AA64ISAR2_WFXT_MASK | | ||
169 | + R_ID_AA64ISAR2_RPRES_MASK | | ||
170 | + R_ID_AA64ISAR2_GPA3_MASK | | ||
171 | + R_ID_AA64ISAR2_APA3_MASK }, | ||
172 | { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
173 | - .is_glob = true }, | ||
174 | + .is_glob = true }, | ||
175 | }; | ||
176 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
177 | #endif | ||
178 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
179 | #ifdef CONFIG_USER_ONLY | ||
180 | static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
181 | { .name = "MIDR_EL1", | ||
182 | - .exported_bits = 0x00000000ffffffff }, | ||
183 | - { .name = "REVIDR_EL1" }, | ||
184 | + .exported_bits = R_MIDR_EL1_REVISION_MASK | | ||
185 | + R_MIDR_EL1_PARTNUM_MASK | | ||
186 | + R_MIDR_EL1_ARCHITECTURE_MASK | | ||
187 | + R_MIDR_EL1_VARIANT_MASK | | ||
188 | + R_MIDR_EL1_IMPLEMENTER_MASK }, | ||
189 | + { .name = "REVIDR_EL1" }, | ||
190 | }; | ||
191 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
192 | #endif | ||
193 | diff --git a/tests/tcg/aarch64/sysregs.c b/tests/tcg/aarch64/sysregs.c | ||
194 | index XXXXXXX..XXXXXXX 100644 | ||
195 | --- a/tests/tcg/aarch64/sysregs.c | ||
196 | +++ b/tests/tcg/aarch64/sysregs.c | ||
197 | @@ -XXX,XX +XXX,XX @@ | ||
198 | #define HWCAP_CPUID (1 << 11) | ||
199 | #endif | ||
200 | |||
201 | +/* | ||
202 | + * Older assemblers don't recognize newer system register names, | ||
203 | + * but we can still access them by the Sn_n_Cn_Cn_n syntax. | ||
204 | + */ | ||
205 | +#define SYS_ID_AA64ISAR2_EL1 S3_0_C0_C6_2 | ||
206 | +#define SYS_ID_AA64MMFR2_EL1 S3_0_C0_C7_2 | ||
207 | + | ||
208 | int failed_bit_count; | ||
209 | |||
210 | /* Read and print system register `id' value */ | ||
211 | @@ -XXX,XX +XXX,XX @@ int main(void) | ||
212 | * minimum valid fields - for the purposes of this check allowed | ||
213 | * to have non-zero values. | ||
214 | */ | ||
215 | - get_cpu_reg_check_mask(id_aa64isar0_el1, _m(00ff,ffff,f0ff,fff0)); | ||
216 | - get_cpu_reg_check_mask(id_aa64isar1_el1, _m(0000,00f0,ffff,ffff)); | ||
217 | + get_cpu_reg_check_mask(id_aa64isar0_el1, _m(f0ff,ffff,f0ff,fff0)); | ||
218 | + get_cpu_reg_check_mask(id_aa64isar1_el1, _m(00ff,f0ff,ffff,ffff)); | ||
219 | + get_cpu_reg_check_mask(SYS_ID_AA64ISAR2_EL1, _m(0000,0000,0000,ffff)); | ||
220 | /* TGran4 & TGran64 as pegged to -1 */ | ||
221 | - get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(0000,0000,ff00,0000)); | ||
222 | - get_cpu_reg_check_zero(id_aa64mmfr1_el1); | ||
223 | + get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(f000,0000,ff00,0000)); | ||
224 | + get_cpu_reg_check_mask(id_aa64mmfr1_el1, _m(0000,f000,0000,0000)); | ||
225 | + get_cpu_reg_check_mask(SYS_ID_AA64MMFR2_EL1, _m(0000,000f,0000,0000)); | ||
226 | /* EL1/EL0 reported as AA64 only */ | ||
227 | get_cpu_reg_check_mask(id_aa64pfr0_el1, _m(000f,000f,00ff,0011)); | ||
228 | - get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0000,00f0)); | ||
229 | + get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0f00,0fff)); | ||
230 | /* all hidden, DebugVer fixed to 0x6 (ARMv8 debug architecture) */ | ||
231 | get_cpu_reg_check_mask(id_aa64dfr0_el1, _m(0000,0000,0000,0006)); | ||
232 | get_cpu_reg_check_zero(id_aa64dfr1_el1); | ||
233 | - get_cpu_reg_check_zero(id_aa64zfr0_el1); | ||
234 | + get_cpu_reg_check_mask(id_aa64zfr0_el1, _m(0ff0,ff0f,00ff,00ff)); | ||
235 | +#ifdef HAS_ARMV9_SME | ||
236 | + get_cpu_reg_check_mask(id_aa64smfr0_el1, _m(80f1,00fd,0000,0000)); | ||
237 | +#endif | ||
238 | |||
239 | get_cpu_reg_check_zero(id_aa64afr0_el1); | ||
240 | get_cpu_reg_check_zero(id_aa64afr1_el1); | ||
241 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
242 | index XXXXXXX..XXXXXXX 100644 | ||
243 | --- a/tests/tcg/aarch64/Makefile.target | ||
244 | +++ b/tests/tcg/aarch64/Makefile.target | ||
245 | @@ -XXX,XX +XXX,XX @@ config-cc.mak: Makefile | ||
246 | $(call cc-option,-march=armv8.1-a+sve2, CROSS_CC_HAS_SVE2); \ | ||
247 | $(call cc-option,-march=armv8.3-a, CROSS_CC_HAS_ARMV8_3); \ | ||
248 | $(call cc-option,-mbranch-protection=standard, CROSS_CC_HAS_ARMV8_BTI); \ | ||
249 | - $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE)) 3> config-cc.mak | ||
250 | + $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE); \ | ||
251 | + $(call cc-option,-march=armv9-a+sme, CROSS_CC_HAS_ARMV9_SME)) 3> config-cc.mak | ||
252 | -include config-cc.mak | ||
253 | |||
254 | # Pauth Tests | ||
255 | @@ -XXX,XX +XXX,XX @@ endif | ||
256 | ifneq ($(CROSS_CC_HAS_SVE),) | ||
257 | # System Registers Tests | ||
258 | AARCH64_TESTS += sysregs | ||
259 | +ifneq ($(CROSS_CC_HAS_ARMV9_SME),) | ||
260 | +sysregs: CFLAGS+=-march=armv9-a+sme -DHAS_ARMV9_SME | ||
261 | +else | ||
262 | sysregs: CFLAGS+=-march=armv8.1-a+sve | ||
263 | +endif | ||
264 | |||
265 | # SVE ioctl test | ||
266 | AARCH64_TESTS += sve-ioctls | ||
34 | -- | 267 | -- |
35 | 2.25.1 | 268 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add new macros to manipulate signed fields within the register. | 3 | This function is not used anywhere outside this file, |
4 | so we can make the function "static void". | ||
4 | 5 | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20220301215958.157011-2-richard.henderson@linaro.org | 8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
8 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20221216214924.4711-2-philmd@linaro.org |
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | include/hw/registerfields.h | 48 ++++++++++++++++++++++++++++++++++++- | 12 | include/hw/arm/smmu-common.h | 3 --- |
13 | 1 file changed, 47 insertions(+), 1 deletion(-) | 13 | hw/arm/smmu-common.c | 2 +- |
14 | 2 files changed, 1 insertion(+), 4 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/include/hw/registerfields.h b/include/hw/registerfields.h | 16 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/registerfields.h | 18 | --- a/include/hw/arm/smmu-common.h |
18 | +++ b/include/hw/registerfields.h | 19 | +++ b/include/hw/arm/smmu-common.h |
19 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
20 | extract64((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | 21 | /* Unmap the range of all the notifiers registered to any IOMMU mr */ |
21 | R_ ## reg ## _ ## field ## _LENGTH) | 22 | void smmu_inv_notifiers_all(SMMUState *s); |
22 | 23 | ||
23 | +#define FIELD_SEX8(storage, reg, field) \ | 24 | -/* Unmap the range of all the notifiers registered to @mr */ |
24 | + sextract8((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | 25 | -void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr); |
25 | + R_ ## reg ## _ ## field ## _LENGTH) | 26 | - |
26 | +#define FIELD_SEX16(storage, reg, field) \ | 27 | #endif /* HW_ARM_SMMU_COMMON_H */ |
27 | + sextract16((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | 28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
28 | + R_ ## reg ## _ ## field ## _LENGTH) | 29 | index XXXXXXX..XXXXXXX 100644 |
29 | +#define FIELD_SEX32(storage, reg, field) \ | 30 | --- a/hw/arm/smmu-common.c |
30 | + sextract32((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | 31 | +++ b/hw/arm/smmu-common.c |
31 | + R_ ## reg ## _ ## field ## _LENGTH) | 32 | @@ -XXX,XX +XXX,XX @@ static void smmu_unmap_notifier_range(IOMMUNotifier *n) |
32 | +#define FIELD_SEX64(storage, reg, field) \ | 33 | } |
33 | + sextract64((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | 34 | |
34 | + R_ ## reg ## _ ## field ## _LENGTH) | 35 | /* Unmap all notifiers attached to @mr */ |
35 | + | 36 | -inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) |
36 | /* Extract a field from an array of registers */ | 37 | +static void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) |
37 | #define ARRAY_FIELD_EX32(regs, reg, field) \ | 38 | { |
38 | FIELD_EX32((regs)[R_ ## reg], reg, field) | 39 | IOMMUNotifier *n; |
39 | @@ -XXX,XX +XXX,XX @@ | 40 | |
40 | _d; }) | ||
41 | #define FIELD_DP64(storage, reg, field, val) ({ \ | ||
42 | struct { \ | ||
43 | - uint64_t v:R_ ## reg ## _ ## field ## _LENGTH; \ | ||
44 | + uint64_t v:R_ ## reg ## _ ## field ## _LENGTH; \ | ||
45 | + } _v = { .v = val }; \ | ||
46 | + uint64_t _d; \ | ||
47 | + _d = deposit64((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | ||
48 | + R_ ## reg ## _ ## field ## _LENGTH, _v.v); \ | ||
49 | + _d; }) | ||
50 | + | ||
51 | +#define FIELD_SDP8(storage, reg, field, val) ({ \ | ||
52 | + struct { \ | ||
53 | + signed int v:R_ ## reg ## _ ## field ## _LENGTH; \ | ||
54 | + } _v = { .v = val }; \ | ||
55 | + uint8_t _d; \ | ||
56 | + _d = deposit32((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | ||
57 | + R_ ## reg ## _ ## field ## _LENGTH, _v.v); \ | ||
58 | + _d; }) | ||
59 | +#define FIELD_SDP16(storage, reg, field, val) ({ \ | ||
60 | + struct { \ | ||
61 | + signed int v:R_ ## reg ## _ ## field ## _LENGTH; \ | ||
62 | + } _v = { .v = val }; \ | ||
63 | + uint16_t _d; \ | ||
64 | + _d = deposit32((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | ||
65 | + R_ ## reg ## _ ## field ## _LENGTH, _v.v); \ | ||
66 | + _d; }) | ||
67 | +#define FIELD_SDP32(storage, reg, field, val) ({ \ | ||
68 | + struct { \ | ||
69 | + signed int v:R_ ## reg ## _ ## field ## _LENGTH; \ | ||
70 | + } _v = { .v = val }; \ | ||
71 | + uint32_t _d; \ | ||
72 | + _d = deposit32((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | ||
73 | + R_ ## reg ## _ ## field ## _LENGTH, _v.v); \ | ||
74 | + _d; }) | ||
75 | +#define FIELD_SDP64(storage, reg, field, val) ({ \ | ||
76 | + struct { \ | ||
77 | + int64_t v:R_ ## reg ## _ ## field ## _LENGTH; \ | ||
78 | } _v = { .v = val }; \ | ||
79 | uint64_t _d; \ | ||
80 | _d = deposit64((storage), R_ ## reg ## _ ## field ## _SHIFT, \ | ||
81 | -- | 41 | -- |
82 | 2.25.1 | 42 | 2.25.1 |
83 | 43 | ||
84 | 44 | diff view generated by jsdifflib |
1 | From: Patrick Venture <venture@google.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Previously this device created N subdevices which each owned an i2c bus. | 3 | When using Clang ("Apple clang version 14.0.0 (clang-1400.0.29.202)") |
4 | Now this device simply owns the N i2c busses directly. | 4 | and building with -Wall we get: |
5 | 5 | ||
6 | Tested: Verified devices behind mux are still accessible via qmp and i2c | 6 | hw/arm/smmu-common.c:173:33: warning: static function 'smmu_hash_remove_by_asid_iova' is used in an inline function with external linkage [-Wstatic-in-inline] |
7 | from within an arm32 SoC. | 7 | hw/arm/smmu-common.h:170:1: note: use 'static' to give inline function 'smmu_iotlb_inv_iova' internal linkage |
8 | void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
9 | ^ | ||
10 | static | ||
8 | 11 | ||
9 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 12 | None of our code base require / use inlined functions with external |
10 | Signed-off-by: Patrick Venture <venture@google.com> | 13 | linkage. Some places use internal inlining in the hot path. These |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 14 | two functions are certainly not in any hot path and don't justify |
12 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 15 | any inlining, so these are likely oversights rather than intentional. |
13 | Message-id: 20220202164533.1283668-1-venture@google.com | 16 | |
17 | Reported-by: Stefan Weil <sw@weilnetz.de> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
22 | Message-id: 20221216214924.4711-3-philmd@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 24 | --- |
16 | hw/i2c/i2c_mux_pca954x.c | 77 +++++++--------------------------------- | 25 | hw/arm/smmu-common.c | 13 ++++++------- |
17 | 1 file changed, 13 insertions(+), 64 deletions(-) | 26 | 1 file changed, 6 insertions(+), 7 deletions(-) |
18 | 27 | ||
19 | diff --git a/hw/i2c/i2c_mux_pca954x.c b/hw/i2c/i2c_mux_pca954x.c | 28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
20 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/i2c/i2c_mux_pca954x.c | 30 | --- a/hw/arm/smmu-common.c |
22 | +++ b/hw/i2c/i2c_mux_pca954x.c | 31 | +++ b/hw/arm/smmu-common.c |
23 | @@ -XXX,XX +XXX,XX @@ | 32 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *new) |
24 | #define PCA9548_CHANNEL_COUNT 8 | 33 | g_hash_table_insert(bs->iotlb, key, new); |
25 | #define PCA9546_CHANNEL_COUNT 4 | ||
26 | |||
27 | -/* | ||
28 | - * struct Pca954xChannel - The i2c mux device will have N of these states | ||
29 | - * that own the i2c channel bus. | ||
30 | - * @bus: The owned channel bus. | ||
31 | - * @enabled: Is this channel active? | ||
32 | - */ | ||
33 | -typedef struct Pca954xChannel { | ||
34 | - SysBusDevice parent; | ||
35 | - | ||
36 | - I2CBus *bus; | ||
37 | - | ||
38 | - bool enabled; | ||
39 | -} Pca954xChannel; | ||
40 | - | ||
41 | -#define TYPE_PCA954X_CHANNEL "pca954x-channel" | ||
42 | -#define PCA954X_CHANNEL(obj) \ | ||
43 | - OBJECT_CHECK(Pca954xChannel, (obj), TYPE_PCA954X_CHANNEL) | ||
44 | - | ||
45 | /* | ||
46 | * struct Pca954xState - The pca954x state object. | ||
47 | * @control: The value written to the mux control. | ||
48 | @@ -XXX,XX +XXX,XX @@ typedef struct Pca954xState { | ||
49 | |||
50 | uint8_t control; | ||
51 | |||
52 | - /* The channel i2c buses. */ | ||
53 | - Pca954xChannel channel[PCA9548_CHANNEL_COUNT]; | ||
54 | + bool enabled[PCA9548_CHANNEL_COUNT]; | ||
55 | + I2CBus *bus[PCA9548_CHANNEL_COUNT]; | ||
56 | } Pca954xState; | ||
57 | |||
58 | /* | ||
59 | @@ -XXX,XX +XXX,XX @@ static bool pca954x_match(I2CSlave *candidate, uint8_t address, | ||
60 | } | ||
61 | |||
62 | for (i = 0; i < mc->nchans; i++) { | ||
63 | - if (!mux->channel[i].enabled) { | ||
64 | + if (!mux->enabled[i]) { | ||
65 | continue; | ||
66 | } | ||
67 | |||
68 | - if (i2c_scan_bus(mux->channel[i].bus, address, broadcast, | ||
69 | + if (i2c_scan_bus(mux->bus[i], address, broadcast, | ||
70 | current_devs)) { | ||
71 | if (!broadcast) { | ||
72 | return true; | ||
73 | @@ -XXX,XX +XXX,XX @@ static void pca954x_enable_channel(Pca954xState *s, uint8_t enable_mask) | ||
74 | */ | ||
75 | for (i = 0; i < mc->nchans; i++) { | ||
76 | if (enable_mask & (1 << i)) { | ||
77 | - s->channel[i].enabled = true; | ||
78 | + s->enabled[i] = true; | ||
79 | } else { | ||
80 | - s->channel[i].enabled = false; | ||
81 | + s->enabled[i] = false; | ||
82 | } | ||
83 | } | ||
84 | } | 34 | } |
85 | @@ -XXX,XX +XXX,XX @@ I2CBus *pca954x_i2c_get_bus(I2CSlave *mux, uint8_t channel) | 35 | |
86 | Pca954xState *pca954x = PCA954X(mux); | 36 | -inline void smmu_iotlb_inv_all(SMMUState *s) |
87 | 37 | +void smmu_iotlb_inv_all(SMMUState *s) | |
88 | g_assert(channel < pc->nchans); | 38 | { |
89 | - return I2C_BUS(qdev_get_child_bus(DEVICE(&pca954x->channel[channel]), | 39 | trace_smmu_iotlb_inv_all(); |
90 | - "i2c-bus")); | 40 | g_hash_table_remove_all(s->iotlb); |
91 | -} | 41 | @@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid_iova(gpointer key, gpointer value, |
92 | - | 42 | ((entry->iova & ~info->mask) == info->iova); |
93 | -static void pca954x_channel_init(Object *obj) | ||
94 | -{ | ||
95 | - Pca954xChannel *s = PCA954X_CHANNEL(obj); | ||
96 | - s->bus = i2c_init_bus(DEVICE(s), "i2c-bus"); | ||
97 | - | ||
98 | - /* Start all channels as disabled. */ | ||
99 | - s->enabled = false; | ||
100 | -} | ||
101 | - | ||
102 | -static void pca954x_channel_class_init(ObjectClass *klass, void *data) | ||
103 | -{ | ||
104 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
105 | - dc->desc = "Pca954x Channel"; | ||
106 | + return pca954x->bus[channel]; | ||
107 | } | 43 | } |
108 | 44 | ||
109 | static void pca9546_class_init(ObjectClass *klass, void *data) | 45 | -inline void |
110 | @@ -XXX,XX +XXX,XX @@ static void pca9548_class_init(ObjectClass *klass, void *data) | 46 | -smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
111 | s->nchans = PCA9548_CHANNEL_COUNT; | 47 | - uint8_t tg, uint64_t num_pages, uint8_t ttl) |
48 | +void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
49 | + uint8_t tg, uint64_t num_pages, uint8_t ttl) | ||
50 | { | ||
51 | /* if tg is not set we use 4KB range invalidation */ | ||
52 | uint8_t granule = tg ? tg * 2 + 10 : 12; | ||
53 | @@ -XXX,XX +XXX,XX @@ smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
54 | &info); | ||
112 | } | 55 | } |
113 | 56 | ||
114 | -static void pca954x_realize(DeviceState *dev, Error **errp) | 57 | -inline void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) |
115 | -{ | 58 | +void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) |
116 | - Pca954xState *s = PCA954X(dev); | ||
117 | - Pca954xClass *c = PCA954X_GET_CLASS(s); | ||
118 | - int i; | ||
119 | - | ||
120 | - /* SMBus modules. Cannot fail. */ | ||
121 | - for (i = 0; i < c->nchans; i++) { | ||
122 | - sysbus_realize(SYS_BUS_DEVICE(&s->channel[i]), &error_abort); | ||
123 | - } | ||
124 | -} | ||
125 | - | ||
126 | static void pca954x_init(Object *obj) | ||
127 | { | 59 | { |
128 | Pca954xState *s = PCA954X(obj); | 60 | trace_smmu_iotlb_inv_asid(asid); |
129 | Pca954xClass *c = PCA954X_GET_CLASS(obj); | 61 | g_hash_table_foreach_remove(s->iotlb, smmu_hash_remove_by_asid, &asid); |
130 | int i; | 62 | @@ -XXX,XX +XXX,XX @@ error: |
131 | 63 | * | |
132 | - /* Only initialize the children we expect. */ | 64 | * return 0 on success |
133 | + /* SMBus modules. Cannot fail. */ | 65 | */ |
134 | for (i = 0; i < c->nchans; i++) { | 66 | -inline int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, |
135 | - object_initialize_child(obj, "channel[*]", &s->channel[i], | 67 | - SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) |
136 | - TYPE_PCA954X_CHANNEL); | 68 | +int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, |
137 | + g_autofree gchar *bus_name = g_strdup_printf("i2c.%d", i); | 69 | + SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) |
138 | + | 70 | { |
139 | + /* start all channels as disabled. */ | 71 | if (!cfg->aa64) { |
140 | + s->enabled[i] = false; | 72 | /* |
141 | + s->bus[i] = i2c_init_bus(DEVICE(s), bus_name); | ||
142 | } | ||
143 | } | ||
144 | |||
145 | @@ -XXX,XX +XXX,XX @@ static void pca954x_class_init(ObjectClass *klass, void *data) | ||
146 | rc->phases.enter = pca954x_enter_reset; | ||
147 | |||
148 | dc->desc = "Pca954x i2c-mux"; | ||
149 | - dc->realize = pca954x_realize; | ||
150 | |||
151 | k->write_data = pca954x_write_data; | ||
152 | k->receive_byte = pca954x_read_byte; | ||
153 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo pca954x_info[] = { | ||
154 | .parent = TYPE_PCA954X, | ||
155 | .class_init = pca9548_class_init, | ||
156 | }, | ||
157 | - { | ||
158 | - .name = TYPE_PCA954X_CHANNEL, | ||
159 | - .parent = TYPE_SYS_BUS_DEVICE, | ||
160 | - .class_init = pca954x_channel_class_init, | ||
161 | - .instance_size = sizeof(Pca954xChannel), | ||
162 | - .instance_init = pca954x_channel_init, | ||
163 | - } | ||
164 | }; | ||
165 | |||
166 | DEFINE_TYPES(pca954x_info) | ||
167 | -- | 73 | -- |
168 | 2.25.1 | 74 | 2.25.1 |
169 | 75 | ||
170 | 76 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
1 | 2 | ||
3 | So far the GPT timers were unable to raise IRQs to the processor. | ||
4 | |||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/arm/fsl-imx7.h | 5 +++++ | ||
10 | hw/arm/fsl-imx7.c | 10 ++++++++++ | ||
11 | 2 files changed, 15 insertions(+) | ||
12 | |||
13 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/arm/fsl-imx7.h | ||
16 | +++ b/include/hw/arm/fsl-imx7.h | ||
17 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { | ||
18 | FSL_IMX7_USB2_IRQ = 42, | ||
19 | FSL_IMX7_USB3_IRQ = 40, | ||
20 | |||
21 | + FSL_IMX7_GPT1_IRQ = 55, | ||
22 | + FSL_IMX7_GPT2_IRQ = 54, | ||
23 | + FSL_IMX7_GPT3_IRQ = 53, | ||
24 | + FSL_IMX7_GPT4_IRQ = 52, | ||
25 | + | ||
26 | FSL_IMX7_WDOG1_IRQ = 78, | ||
27 | FSL_IMX7_WDOG2_IRQ = 79, | ||
28 | FSL_IMX7_WDOG3_IRQ = 10, | ||
29 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/fsl-imx7.c | ||
32 | +++ b/hw/arm/fsl-imx7.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
34 | FSL_IMX7_GPT4_ADDR, | ||
35 | }; | ||
36 | |||
37 | + static const int FSL_IMX7_GPTn_IRQ[FSL_IMX7_NUM_GPTS] = { | ||
38 | + FSL_IMX7_GPT1_IRQ, | ||
39 | + FSL_IMX7_GPT2_IRQ, | ||
40 | + FSL_IMX7_GPT3_IRQ, | ||
41 | + FSL_IMX7_GPT4_IRQ, | ||
42 | + }; | ||
43 | + | ||
44 | s->gpt[i].ccm = IMX_CCM(&s->ccm); | ||
45 | sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort); | ||
46 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]); | ||
47 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0, | ||
48 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
49 | + FSL_IMX7_GPTn_IRQ[i])); | ||
50 | } | ||
51 | |||
52 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
53 | -- | ||
54 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Shengtan Mao <stmao@google.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 3 | CCM derived clocks will have to be added later. |
4 | Reviewed-by: Chris Rauer <crauer@google.com> | 4 | |
5 | Signed-off-by: Shengtan Mao <stmao@google.com> | 5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
6 | Signed-off-by: Patrick Venture <venture@google.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20220225174451.192304-1-wuhaotsh@google.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 8 | --- |
10 | tests/qtest/npcm7xx_sdhci-test.c | 215 +++++++++++++++++++++++++++++++ | 9 | hw/misc/imx7_ccm.c | 49 +++++++++++++++++++++++++++++++++++++--------- |
11 | tests/qtest/meson.build | 1 + | 10 | 1 file changed, 40 insertions(+), 9 deletions(-) |
12 | 2 files changed, 216 insertions(+) | ||
13 | create mode 100644 tests/qtest/npcm7xx_sdhci-test.c | ||
14 | 11 | ||
15 | diff --git a/tests/qtest/npcm7xx_sdhci-test.c b/tests/qtest/npcm7xx_sdhci-test.c | 12 | diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c |
16 | new file mode 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | index XXXXXXX..XXXXXXX | 14 | --- a/hw/misc/imx7_ccm.c |
18 | --- /dev/null | 15 | +++ b/hw/misc/imx7_ccm.c |
19 | +++ b/tests/qtest/npcm7xx_sdhci-test.c | ||
20 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
21 | +/* | 17 | #include "hw/misc/imx7_ccm.h" |
22 | + * QTests for NPCM7xx SD-3.0 / MMC-4.51 Host Controller | 18 | #include "migration/vmstate.h" |
23 | + * | 19 | |
24 | + * Copyright (c) 2022 Google LLC | 20 | +#include "trace.h" |
25 | + * | ||
26 | + * This program is free software; you can redistribute it and/or modify it | ||
27 | + * under the terms of the GNU General Public License as published by the | ||
28 | + * Free Software Foundation; either version 2 of the License, or | ||
29 | + * (at your option) any later version. | ||
30 | + * | ||
31 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
32 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
33 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
34 | + * for more details. | ||
35 | + */ | ||
36 | + | 21 | + |
37 | +#include "qemu/osdep.h" | 22 | +#define CKIH_FREQ 24000000 /* 24MHz crystal input */ |
38 | +#include "hw/sd/npcm7xx_sdhci.h" | ||
39 | + | 23 | + |
40 | +#include "libqos/libqtest.h" | 24 | static void imx7_analog_reset(DeviceState *dev) |
41 | +#include "libqtest-single.h" | 25 | { |
42 | +#include "libqos/sdhci-cmd.h" | 26 | IMX7AnalogState *s = IMX7_ANALOG(dev); |
27 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx7_ccm = { | ||
28 | static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
29 | { | ||
30 | /* | ||
31 | - * This function is "consumed" by GPT emulation code, however on | ||
32 | - * i.MX7 each GPT block can have their own clock root. This means | ||
33 | - * that this functions needs somehow to know requester's identity | ||
34 | - * and the way to pass it: be it via additional IMXClk constants | ||
35 | - * or by adding another argument to this method needs to be | ||
36 | - * figured out | ||
37 | + * This function is "consumed" by GPT emulation code. Some clocks | ||
38 | + * have fixed frequencies and we can provide requested frequency | ||
39 | + * easily. However for CCM provided clocks (like IPG) each GPT | ||
40 | + * timer can have its own clock root. | ||
41 | + * This means we need additionnal information when calling this | ||
42 | + * function to know the requester's identity. | ||
43 | */ | ||
44 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n", | ||
45 | - TYPE_IMX7_CCM, __func__); | ||
46 | - return 0; | ||
47 | + uint32_t freq = 0; | ||
43 | + | 48 | + |
44 | +#define NPCM7XX_REG_SIZE 0x100 | 49 | + switch (clock) { |
45 | +#define NPCM7XX_MMC_BA 0xF0842000 | 50 | + case CLK_NONE: |
46 | +#define NPCM7XX_BLK_SIZE 512 | 51 | + break; |
47 | +#define NPCM7XX_TEST_IMAGE_SIZE (1 << 30) | 52 | + case CLK_32k: |
48 | + | 53 | + freq = CKIL_FREQ; |
49 | +char *sd_path; | 54 | + break; |
50 | + | 55 | + case CLK_HIGH: |
51 | +static QTestState *setup_sd_card(void) | 56 | + freq = CKIH_FREQ; |
52 | +{ | 57 | + break; |
53 | + QTestState *qts = qtest_initf( | 58 | + case CLK_IPG: |
54 | + "-machine kudo-bmc " | 59 | + case CLK_IPG_HIGH: |
55 | + "-device sd-card,drive=drive0 " | 60 | + /* |
56 | + "-drive id=drive0,if=none,file=%s,format=raw,auto-read-only=off", | 61 | + * For now we don't have a way to figure out the device this |
57 | + sd_path); | 62 | + * function is called for. Until then the IPG derived clocks |
58 | + | 63 | + * are left unimplemented. |
59 | + qtest_writew(qts, NPCM7XX_MMC_BA + SDHC_SWRST, SDHC_RESET_ALL); | 64 | + */ |
60 | + qtest_writew(qts, NPCM7XX_MMC_BA + SDHC_CLKCON, | 65 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Clock %d Not implemented\n", |
61 | + SDHC_CLOCK_SDCLK_EN | SDHC_CLOCK_INT_STABLE | | 66 | + TYPE_IMX7_CCM, __func__, clock); |
62 | + SDHC_CLOCK_INT_EN); | 67 | + break; |
63 | + sdhci_cmd_regs(qts, NPCM7XX_MMC_BA, 0, 0, 0, 0, SDHC_APP_CMD); | 68 | + default: |
64 | + sdhci_cmd_regs(qts, NPCM7XX_MMC_BA, 0, 0, 0x41200000, 0, (41 << 8)); | 69 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", |
65 | + sdhci_cmd_regs(qts, NPCM7XX_MMC_BA, 0, 0, 0, 0, SDHC_ALL_SEND_CID); | 70 | + TYPE_IMX7_CCM, __func__, clock); |
66 | + sdhci_cmd_regs(qts, NPCM7XX_MMC_BA, 0, 0, 0, 0, SDHC_SEND_RELATIVE_ADDR); | 71 | + break; |
67 | + sdhci_cmd_regs(qts, NPCM7XX_MMC_BA, 0, 0, 0x45670000, 0, | ||
68 | + SDHC_SELECT_DESELECT_CARD); | ||
69 | + | ||
70 | + return qts; | ||
71 | +} | ||
72 | + | ||
73 | +static void write_sdread(QTestState *qts, const char *msg) | ||
74 | +{ | ||
75 | + int fd, ret; | ||
76 | + size_t len = strlen(msg); | ||
77 | + char *rmsg = g_malloc(len); | ||
78 | + | ||
79 | + /* write message to sd */ | ||
80 | + fd = open(sd_path, O_WRONLY); | ||
81 | + g_assert(fd >= 0); | ||
82 | + ret = write(fd, msg, len); | ||
83 | + close(fd); | ||
84 | + g_assert(ret == len); | ||
85 | + | ||
86 | + /* read message using sdhci */ | ||
87 | + ret = sdhci_read_cmd(qts, NPCM7XX_MMC_BA, rmsg, len); | ||
88 | + g_assert(ret == len); | ||
89 | + g_assert(!memcmp(rmsg, msg, len)); | ||
90 | + | ||
91 | + g_free(rmsg); | ||
92 | +} | ||
93 | + | ||
94 | +/* Check MMC can read values from sd */ | ||
95 | +static void test_read_sd(void) | ||
96 | +{ | ||
97 | + QTestState *qts = setup_sd_card(); | ||
98 | + | ||
99 | + write_sdread(qts, "hello world"); | ||
100 | + write_sdread(qts, "goodbye"); | ||
101 | + | ||
102 | + qtest_quit(qts); | ||
103 | +} | ||
104 | + | ||
105 | +static void sdwrite_read(QTestState *qts, const char *msg) | ||
106 | +{ | ||
107 | + int fd, ret; | ||
108 | + size_t len = strlen(msg); | ||
109 | + char *rmsg = g_malloc(len); | ||
110 | + | ||
111 | + /* write message using sdhci */ | ||
112 | + sdhci_write_cmd(qts, NPCM7XX_MMC_BA, msg, len, NPCM7XX_BLK_SIZE); | ||
113 | + | ||
114 | + /* read message from sd */ | ||
115 | + fd = open(sd_path, O_RDONLY); | ||
116 | + g_assert(fd >= 0); | ||
117 | + ret = read(fd, rmsg, len); | ||
118 | + close(fd); | ||
119 | + g_assert(ret == len); | ||
120 | + | ||
121 | + g_assert(!memcmp(rmsg, msg, len)); | ||
122 | + | ||
123 | + g_free(rmsg); | ||
124 | +} | ||
125 | + | ||
126 | +/* Check MMC can write values to sd */ | ||
127 | +static void test_write_sd(void) | ||
128 | +{ | ||
129 | + QTestState *qts = setup_sd_card(); | ||
130 | + | ||
131 | + sdwrite_read(qts, "hello world"); | ||
132 | + sdwrite_read(qts, "goodbye"); | ||
133 | + | ||
134 | + qtest_quit(qts); | ||
135 | +} | ||
136 | + | ||
137 | +/* Check SDHCI has correct default values. */ | ||
138 | +static void test_reset(void) | ||
139 | +{ | ||
140 | + QTestState *qts = qtest_init("-machine kudo-bmc"); | ||
141 | + uint64_t addr = NPCM7XX_MMC_BA; | ||
142 | + uint64_t end_addr = addr + NPCM7XX_REG_SIZE; | ||
143 | + uint16_t prstvals_resets[] = {NPCM7XX_PRSTVALS_0_RESET, | ||
144 | + NPCM7XX_PRSTVALS_1_RESET, | ||
145 | + 0, | ||
146 | + NPCM7XX_PRSTVALS_3_RESET, | ||
147 | + 0, | ||
148 | + 0}; | ||
149 | + int i; | ||
150 | + uint32_t mask; | ||
151 | + | ||
152 | + while (addr < end_addr) { | ||
153 | + switch (addr - NPCM7XX_MMC_BA) { | ||
154 | + case SDHC_PRNSTS: | ||
155 | + /* | ||
156 | + * ignores bits 20 to 24: they are changed when reading registers | ||
157 | + */ | ||
158 | + mask = 0x1f00000; | ||
159 | + g_assert_cmphex(qtest_readl(qts, addr) | mask, ==, | ||
160 | + NPCM7XX_PRSNTS_RESET | mask); | ||
161 | + addr += 4; | ||
162 | + break; | ||
163 | + case SDHC_BLKGAP: | ||
164 | + g_assert_cmphex(qtest_readb(qts, addr), ==, NPCM7XX_BLKGAP_RESET); | ||
165 | + addr += 1; | ||
166 | + break; | ||
167 | + case SDHC_CAPAB: | ||
168 | + g_assert_cmphex(qtest_readq(qts, addr), ==, NPCM7XX_CAPAB_RESET); | ||
169 | + addr += 8; | ||
170 | + break; | ||
171 | + case SDHC_MAXCURR: | ||
172 | + g_assert_cmphex(qtest_readq(qts, addr), ==, NPCM7XX_MAXCURR_RESET); | ||
173 | + addr += 8; | ||
174 | + break; | ||
175 | + case SDHC_HCVER: | ||
176 | + g_assert_cmphex(qtest_readw(qts, addr), ==, NPCM7XX_HCVER_RESET); | ||
177 | + addr += 2; | ||
178 | + break; | ||
179 | + case NPCM7XX_PRSTVALS: | ||
180 | + for (i = 0; i < NPCM7XX_PRSTVALS_SIZE; ++i) { | ||
181 | + g_assert_cmphex(qtest_readw(qts, addr + 2 * i), ==, | ||
182 | + prstvals_resets[i]); | ||
183 | + } | ||
184 | + addr += NPCM7XX_PRSTVALS_SIZE * 2; | ||
185 | + break; | ||
186 | + default: | ||
187 | + g_assert_cmphex(qtest_readb(qts, addr), ==, 0); | ||
188 | + addr += 1; | ||
189 | + } | ||
190 | + } | 72 | + } |
191 | + | 73 | + |
192 | + qtest_quit(qts); | 74 | + trace_ccm_clock_freq(clock, freq); |
193 | +} | ||
194 | + | 75 | + |
195 | +static void drive_destroy(void) | 76 | + return freq; |
196 | +{ | 77 | } |
197 | + unlink(sd_path); | 78 | |
198 | + g_free(sd_path); | 79 | static void imx7_ccm_class_init(ObjectClass *klass, void *data) |
199 | +} | ||
200 | + | ||
201 | +static void drive_create(void) | ||
202 | +{ | ||
203 | + int fd, ret; | ||
204 | + GError *error = NULL; | ||
205 | + | ||
206 | + /* Create a temporary raw image */ | ||
207 | + fd = g_file_open_tmp("sdhci_XXXXXX", &sd_path, &error); | ||
208 | + if (fd == -1) { | ||
209 | + fprintf(stderr, "unable to create sdhci file: %s\n", error->message); | ||
210 | + g_error_free(error); | ||
211 | + } | ||
212 | + g_assert(sd_path != NULL); | ||
213 | + | ||
214 | + ret = ftruncate(fd, NPCM7XX_TEST_IMAGE_SIZE); | ||
215 | + g_assert_cmpint(ret, ==, 0); | ||
216 | + g_message("%s", sd_path); | ||
217 | + close(fd); | ||
218 | +} | ||
219 | + | ||
220 | +int main(int argc, char **argv) | ||
221 | +{ | ||
222 | + int ret; | ||
223 | + | ||
224 | + drive_create(); | ||
225 | + | ||
226 | + g_test_init(&argc, &argv, NULL); | ||
227 | + | ||
228 | + qtest_add_func("npcm7xx_sdhci/reset", test_reset); | ||
229 | + qtest_add_func("npcm7xx_sdhci/write_sd", test_write_sd); | ||
230 | + qtest_add_func("npcm7xx_sdhci/read_sd", test_read_sd); | ||
231 | + | ||
232 | + ret = g_test_run(); | ||
233 | + drive_destroy(); | ||
234 | + return ret; | ||
235 | +} | ||
236 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
237 | index XXXXXXX..XXXXXXX 100644 | ||
238 | --- a/tests/qtest/meson.build | ||
239 | +++ b/tests/qtest/meson.build | ||
240 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
241 | 'npcm7xx_gpio-test', | ||
242 | 'npcm7xx_pwm-test', | ||
243 | 'npcm7xx_rng-test', | ||
244 | + 'npcm7xx_sdhci-test', | ||
245 | 'npcm7xx_smbus-test', | ||
246 | 'npcm7xx_timer-test', | ||
247 | 'npcm7xx_watchdog_timer-test'] + \ | ||
248 | -- | 80 | -- |
249 | 2.25.1 | 81 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Wentao_Liang <Wentao_Liang_g@163.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | handle_simd_shift_fpint_conv() was accidentally freeing the TCG | 3 | The i.MX6UL doesn't support CLK_HIGH ou CLK_HIGH_DIV clock source. |
4 | temporary tcg_fpstatus too early, before the last use of it. Move | ||
5 | the free down to where it belongs. | ||
6 | 4 | ||
7 | Signed-off-by: Wentao_Liang <Wentao_Liang_g@163.com> | 5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | [PMM: cleaned up commit message] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 8 | --- |
12 | target/arm/translate-a64.c | 2 +- | 9 | include/hw/timer/imx_gpt.h | 1 + |
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | 10 | hw/arm/fsl-imx6ul.c | 2 +- |
11 | hw/misc/imx6ul_ccm.c | 6 ------ | ||
12 | hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++ | ||
13 | 4 files changed, 27 insertions(+), 7 deletions(-) | ||
14 | 14 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 15 | diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 17 | --- a/include/hw/timer/imx_gpt.h |
18 | +++ b/target/arm/translate-a64.c | 18 | +++ b/include/hw/timer/imx_gpt.h |
19 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | 19 | @@ -XXX,XX +XXX,XX @@ |
20 | } | 20 | #define TYPE_IMX25_GPT "imx25.gpt" |
21 | #define TYPE_IMX31_GPT "imx31.gpt" | ||
22 | #define TYPE_IMX6_GPT "imx6.gpt" | ||
23 | +#define TYPE_IMX6UL_GPT "imx6ul.gpt" | ||
24 | #define TYPE_IMX7_GPT "imx7.gpt" | ||
25 | |||
26 | #define TYPE_IMX_GPT TYPE_IMX25_GPT | ||
27 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/arm/fsl-imx6ul.c | ||
30 | +++ b/hw/arm/fsl-imx6ul.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) | ||
32 | */ | ||
33 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | ||
34 | snprintf(name, NAME_SIZE, "gpt%d", i); | ||
35 | - object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT); | ||
36 | + object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX6UL_GPT); | ||
21 | } | 37 | } |
22 | 38 | ||
23 | - tcg_temp_free_ptr(tcg_fpstatus); | 39 | /* |
24 | tcg_temp_free_i32(tcg_shift); | 40 | diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c |
25 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); | 41 | index XXXXXXX..XXXXXXX 100644 |
26 | + tcg_temp_free_ptr(tcg_fpstatus); | 42 | --- a/hw/misc/imx6ul_ccm.c |
27 | tcg_temp_free_i32(tcg_rmode); | 43 | +++ b/hw/misc/imx6ul_ccm.c |
44 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx6ul_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
45 | case CLK_32k: | ||
46 | freq = CKIL_FREQ; | ||
47 | break; | ||
48 | - case CLK_HIGH: | ||
49 | - freq = CKIH_FREQ; | ||
50 | - break; | ||
51 | - case CLK_HIGH_DIV: | ||
52 | - freq = CKIH_FREQ / 8; | ||
53 | - break; | ||
54 | default: | ||
55 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", | ||
56 | TYPE_IMX6UL_CCM, __func__, clock); | ||
57 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/timer/imx_gpt.c | ||
60 | +++ b/hw/timer/imx_gpt.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = { | ||
62 | CLK_HIGH, /* 111 reference clock */ | ||
63 | }; | ||
64 | |||
65 | +static const IMXClk imx6ul_gpt_clocks[] = { | ||
66 | + CLK_NONE, /* 000 No clock source */ | ||
67 | + CLK_IPG, /* 001 ipg_clk, 532MHz*/ | ||
68 | + CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */ | ||
69 | + CLK_EXT, /* 011 External clock */ | ||
70 | + CLK_32k, /* 100 ipg_clk_32k */ | ||
71 | + CLK_NONE, /* 101 not defined */ | ||
72 | + CLK_NONE, /* 110 not defined */ | ||
73 | + CLK_NONE, /* 111 not defined */ | ||
74 | +}; | ||
75 | + | ||
76 | static const IMXClk imx7_gpt_clocks[] = { | ||
77 | CLK_NONE, /* 000 No clock source */ | ||
78 | CLK_IPG, /* 001 ipg_clk, 532MHz*/ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj) | ||
80 | s->clocks = imx6_gpt_clocks; | ||
28 | } | 81 | } |
82 | |||
83 | +static void imx6ul_gpt_init(Object *obj) | ||
84 | +{ | ||
85 | + IMXGPTState *s = IMX_GPT(obj); | ||
86 | + | ||
87 | + s->clocks = imx6ul_gpt_clocks; | ||
88 | +} | ||
89 | + | ||
90 | static void imx7_gpt_init(Object *obj) | ||
91 | { | ||
92 | IMXGPTState *s = IMX_GPT(obj); | ||
93 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = { | ||
94 | .instance_init = imx6_gpt_init, | ||
95 | }; | ||
96 | |||
97 | +static const TypeInfo imx6ul_gpt_info = { | ||
98 | + .name = TYPE_IMX6UL_GPT, | ||
99 | + .parent = TYPE_IMX25_GPT, | ||
100 | + .instance_init = imx6ul_gpt_init, | ||
101 | +}; | ||
102 | + | ||
103 | static const TypeInfo imx7_gpt_info = { | ||
104 | .name = TYPE_IMX7_GPT, | ||
105 | .parent = TYPE_IMX25_GPT, | ||
106 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_register_types(void) | ||
107 | type_register_static(&imx25_gpt_info); | ||
108 | type_register_static(&imx31_gpt_info); | ||
109 | type_register_static(&imx6_gpt_info); | ||
110 | + type_register_static(&imx6ul_gpt_info); | ||
111 | type_register_static(&imx7_gpt_info); | ||
112 | } | ||
29 | 113 | ||
30 | -- | 114 | -- |
31 | 2.25.1 | 115 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | We support 16k pages, but do not advertize that in ID_AA64MMFR0. | 3 | IRQs were not associated to the various GPIO devices inside i.MX7D. |
4 | This patch brings the i.MX7D on par with i.MX6. | ||
4 | 5 | ||
5 | The value 0 in the TGRAN*_2 fields indicates that stage2 lookups defer | 6 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
6 | to the same support as stage1 lookups. This setting is deprecated, so | 7 | Message-id: 20221226101418.415170-1-jcd@tribudubois.net |
7 | indicate support for all stage2 page sizes directly. | ||
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20220301215958.157011-16-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | target/arm/cpu64.c | 4 ++++ | 11 | include/hw/arm/fsl-imx7.h | 15 +++++++++++++++ |
15 | 1 file changed, 4 insertions(+) | 12 | hw/arm/fsl-imx7.c | 31 ++++++++++++++++++++++++++++++- |
13 | 2 files changed, 45 insertions(+), 1 deletion(-) | ||
16 | 14 | ||
17 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 15 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu64.c | 17 | --- a/include/hw/arm/fsl-imx7.h |
20 | +++ b/target/arm/cpu64.c | 18 | +++ b/include/hw/arm/fsl-imx7.h |
21 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { |
22 | 20 | FSL_IMX7_GPT3_IRQ = 53, | |
23 | t = cpu->isar.id_aa64mmfr0; | 21 | FSL_IMX7_GPT4_IRQ = 52, |
24 | t = FIELD_DP64(t, ID_AA64MMFR0, PARANGE, 6); /* FEAT_LPA: 52 bits */ | 22 | |
25 | + t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN16, 1); /* 16k pages supported */ | 23 | + FSL_IMX7_GPIO1_LOW_IRQ = 64, |
26 | + t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN16_2, 2); /* 16k stage2 supported */ | 24 | + FSL_IMX7_GPIO1_HIGH_IRQ = 65, |
27 | + t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN64_2, 2); /* 64k stage2 supported */ | 25 | + FSL_IMX7_GPIO2_LOW_IRQ = 66, |
28 | + t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN4_2, 2); /* 4k stage2 supported */ | 26 | + FSL_IMX7_GPIO2_HIGH_IRQ = 67, |
29 | cpu->isar.id_aa64mmfr0 = t; | 27 | + FSL_IMX7_GPIO3_LOW_IRQ = 68, |
30 | 28 | + FSL_IMX7_GPIO3_HIGH_IRQ = 69, | |
31 | t = cpu->isar.id_aa64mmfr1; | 29 | + FSL_IMX7_GPIO4_LOW_IRQ = 70, |
30 | + FSL_IMX7_GPIO4_HIGH_IRQ = 71, | ||
31 | + FSL_IMX7_GPIO5_LOW_IRQ = 72, | ||
32 | + FSL_IMX7_GPIO5_HIGH_IRQ = 73, | ||
33 | + FSL_IMX7_GPIO6_LOW_IRQ = 74, | ||
34 | + FSL_IMX7_GPIO6_HIGH_IRQ = 75, | ||
35 | + FSL_IMX7_GPIO7_LOW_IRQ = 76, | ||
36 | + FSL_IMX7_GPIO7_HIGH_IRQ = 77, | ||
37 | + | ||
38 | FSL_IMX7_WDOG1_IRQ = 78, | ||
39 | FSL_IMX7_WDOG2_IRQ = 79, | ||
40 | FSL_IMX7_WDOG3_IRQ = 10, | ||
41 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/arm/fsl-imx7.c | ||
44 | +++ b/hw/arm/fsl-imx7.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
46 | FSL_IMX7_GPIO7_ADDR, | ||
47 | }; | ||
48 | |||
49 | + static const int FSL_IMX7_GPIOn_LOW_IRQ[FSL_IMX7_NUM_GPIOS] = { | ||
50 | + FSL_IMX7_GPIO1_LOW_IRQ, | ||
51 | + FSL_IMX7_GPIO2_LOW_IRQ, | ||
52 | + FSL_IMX7_GPIO3_LOW_IRQ, | ||
53 | + FSL_IMX7_GPIO4_LOW_IRQ, | ||
54 | + FSL_IMX7_GPIO5_LOW_IRQ, | ||
55 | + FSL_IMX7_GPIO6_LOW_IRQ, | ||
56 | + FSL_IMX7_GPIO7_LOW_IRQ, | ||
57 | + }; | ||
58 | + | ||
59 | + static const int FSL_IMX7_GPIOn_HIGH_IRQ[FSL_IMX7_NUM_GPIOS] = { | ||
60 | + FSL_IMX7_GPIO1_HIGH_IRQ, | ||
61 | + FSL_IMX7_GPIO2_HIGH_IRQ, | ||
62 | + FSL_IMX7_GPIO3_HIGH_IRQ, | ||
63 | + FSL_IMX7_GPIO4_HIGH_IRQ, | ||
64 | + FSL_IMX7_GPIO5_HIGH_IRQ, | ||
65 | + FSL_IMX7_GPIO6_HIGH_IRQ, | ||
66 | + FSL_IMX7_GPIO7_HIGH_IRQ, | ||
67 | + }; | ||
68 | + | ||
69 | sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort); | ||
70 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]); | ||
71 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
72 | + FSL_IMX7_GPIOn_ADDR[i]); | ||
73 | + | ||
74 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
75 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
76 | + FSL_IMX7_GPIOn_LOW_IRQ[i])); | ||
77 | + | ||
78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1, | ||
79 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
80 | + FSL_IMX7_GPIOn_HIGH_IRQ[i])); | ||
81 | } | ||
82 | |||
83 | /* | ||
32 | -- | 84 | -- |
33 | 2.25.1 | 85 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Jimmy Brisson <jimmy.brisson@linaro.org> | 1 | From: Stephen Longfield <slongfield@google.com> |
---|---|---|---|
2 | 2 | ||
3 | With these interfaces missing, TFM would delegate peripherals 0, 1, | 3 | Size is used at lines 1088/1188 for the loop, which reads the last 4 |
4 | 2, 3 and 8, and qemu would ignore the delegation of interface 8, as | 4 | bytes from the crc_ptr so it does need to get increased, however it |
5 | it thought interface 4 was eth & USB. | 5 | shouldn't be increased before the buffer is passed to CRC computation, |
6 | or the crc32 function will access uninitialized memory. | ||
6 | 7 | ||
7 | This patch corrects this behavior and allows TFM to delegate the | 8 | This was pointed out to me by clg@kaod.org during the code review of |
8 | eth & USB peripheral to NS mode. | 9 | a similar patch to hw/net/ftgmac100.c |
9 | 10 | ||
10 | (The old QEMU behaviour was based on revision B of the AN547 | 11 | Change-Id: Ib0464303b191af1e28abeb2f5105eb25aadb5e9b |
11 | appnote; revision C corrects this error in the documentation, | 12 | Signed-off-by: Stephen Longfield <slongfield@google.com> |
12 | and this commit brings QEMU in to line with how the FPGA | 13 | Reviewed-by: Patrick Venture <venture@google.com> |
13 | image really behaves.) | 14 | Message-id: 20221221183202.3788132-1-slongfield@google.com |
14 | |||
15 | Signed-off-by: Jimmy Brisson <jimmy.brisson@linaro.org> | ||
16 | Message-id: 20220210210227.3203883-1-jimmy.brisson@linaro.org | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
18 | [PMM: added commit message note clarifying that the old behaviour | ||
19 | was a docs issue, not because there were two different versions | ||
20 | of the FPGA image] | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 17 | --- |
23 | hw/arm/mps2-tz.c | 4 ++++ | 18 | hw/net/imx_fec.c | 8 ++++---- |
24 | 1 file changed, 4 insertions(+) | 19 | 1 file changed, 4 insertions(+), 4 deletions(-) |
25 | 20 | ||
26 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 21 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c |
27 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/arm/mps2-tz.c | 23 | --- a/hw/net/imx_fec.c |
29 | +++ b/hw/arm/mps2-tz.c | 24 | +++ b/hw/net/imx_fec.c |
30 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 25 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_fec_receive(NetClientState *nc, const uint8_t *buf, |
31 | { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, | 26 | return 0; |
32 | { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, | 27 | } |
33 | { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, | 28 | |
34 | + { /* port 4 USER AHB interface 0 */ }, | 29 | - /* 4 bytes for the CRC. */ |
35 | + { /* port 5 USER AHB interface 1 */ }, | 30 | - size += 4; |
36 | + { /* port 6 USER AHB interface 2 */ }, | 31 | crc = cpu_to_be32(crc32(~0, buf, size)); |
37 | + { /* port 7 USER AHB interface 3 */ }, | 32 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ |
38 | { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 49 } }, | 33 | + size += 4; |
39 | }, | 34 | crc_ptr = (uint8_t *) &crc; |
40 | }, | 35 | |
36 | /* Huge frames are truncated. */ | ||
37 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf, | ||
38 | return 0; | ||
39 | } | ||
40 | |||
41 | - /* 4 bytes for the CRC. */ | ||
42 | - size += 4; | ||
43 | crc = cpu_to_be32(crc32(~0, buf, size)); | ||
44 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ | ||
45 | + size += 4; | ||
46 | crc_ptr = (uint8_t *) &crc; | ||
47 | |||
48 | if (shift16) { | ||
41 | -- | 49 | -- |
42 | 2.25.1 | 50 | 2.25.1 | diff view generated by jsdifflib |