1 | The following changes since commit 6587b0c1331d427b0939c37e763842550ed581db: | 1 | The following changes since commit 627634031092e1514f363fd8659a579398de0f0e: |
---|---|---|---|
2 | 2 | ||
3 | Merge remote-tracking branch 'remotes/ericb/tags/pull-nbd-2021-10-15' into staging (2021-10-15 14:16:28 -0700) | 3 | Merge tag 'buildsys-qom-qdev-ui-20230227' of https://github.com/philmd/qemu into staging (2023-02-28 15:09:18 +0000) |
4 | 4 | ||
5 | are available in the Git repository at: | 5 | are available in the Git repository at: |
6 | 6 | ||
7 | https://gitlab.com/rth7680/qemu.git tags/pull-tcg-20211016 | 7 | https://gitlab.com/rth7680/qemu.git tags/pull-tcg-20230228 |
8 | 8 | ||
9 | for you to fetch changes up to 995b87dedc78b0467f5f18bbc3546072ba97516a: | 9 | for you to fetch changes up to c7fbf10db8718d2eba87712bc3410b671157a377: |
10 | 10 | ||
11 | Revert "cpu: Move cpu_common_props to hw/core/cpu.c" (2021-10-15 16:39:15 -0700) | 11 | tcg: Update docs/devel/tcg-ops.rst for temporary changes (2023-02-28 10:36:19 -1000) |
12 | 12 | ||
13 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
14 | Move gdb singlestep to generic code | 14 | helper-head: Add fpu/softfloat-types.h |
15 | Fix cpu_common_props | 15 | softmmu: Use memmove in flatview_write_continue |
16 | tcg: Add sign param to probe_access_flags, probe_access_full | ||
17 | tcg: Convert TARGET_TB_PCREL to CF_PCREL | ||
18 | tcg: Simplify temporary lifetimes for translators | ||
16 | 19 | ||
17 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
18 | Richard Henderson (24): | 21 | Akihiko Odaki (1): |
19 | accel/tcg: Handle gdb singlestep in cpu_tb_exec | 22 | softmmu: Use memmove in flatview_write_continue |
20 | target/alpha: Drop checks for singlestep_enabled | ||
21 | target/avr: Drop checks for singlestep_enabled | ||
22 | target/cris: Drop checks for singlestep_enabled | ||
23 | target/hexagon: Drop checks for singlestep_enabled | ||
24 | target/arm: Drop checks for singlestep_enabled | ||
25 | target/hppa: Drop checks for singlestep_enabled | ||
26 | target/i386: Check CF_NO_GOTO_TB for dc->jmp_opt | ||
27 | target/i386: Drop check for singlestep_enabled | ||
28 | target/m68k: Drop checks for singlestep_enabled | ||
29 | target/microblaze: Check CF_NO_GOTO_TB for DISAS_JUMP | ||
30 | target/microblaze: Drop checks for singlestep_enabled | ||
31 | target/mips: Fix single stepping | ||
32 | target/mips: Drop exit checks for singlestep_enabled | ||
33 | target/openrisc: Drop checks for singlestep_enabled | ||
34 | target/ppc: Drop exit checks for singlestep_enabled | ||
35 | target/riscv: Remove dead code after exception | ||
36 | target/riscv: Remove exit_tb and lookup_and_goto_ptr | ||
37 | target/rx: Drop checks for singlestep_enabled | ||
38 | target/s390x: Drop check for singlestep_enabled | ||
39 | target/sh4: Drop check for singlestep_enabled | ||
40 | target/tricore: Drop check for singlestep_enabled | ||
41 | target/xtensa: Drop check for singlestep_enabled | ||
42 | Revert "cpu: Move cpu_common_props to hw/core/cpu.c" | ||
43 | 23 | ||
44 | include/hw/core/cpu.h | 1 + | 24 | Anton Johansson via (27): |
45 | target/i386/helper.h | 1 - | 25 | include/exec: Introduce `CF_PCREL` |
46 | target/rx/helper.h | 1 - | 26 | target/i386: set `CF_PCREL` in `x86_cpu_realizefn` |
47 | target/sh4/helper.h | 1 - | 27 | target/arm: set `CF_PCREL` in `arm_cpu_realizefn` |
48 | target/tricore/helper.h | 1 - | 28 | accel/tcg: Replace `TARGET_TB_PCREL` with `CF_PCREL` |
49 | accel/tcg/cpu-exec.c | 11 ++++ | 29 | include/exec: Replace `TARGET_TB_PCREL` with `CF_PCREL` |
50 | cpu.c | 21 ++++++++ | 30 | target/arm: Replace `TARGET_TB_PCREL` with `CF_PCREL` |
51 | hw/core/cpu-common.c | 17 +----- | 31 | target/i386: Replace `TARGET_TB_PCREL` with `CF_PCREL` |
52 | target/alpha/translate.c | 13 ++--- | 32 | include/exec: Remove `TARGET_TB_PCREL` define |
53 | target/arm/translate-a64.c | 10 +--- | 33 | target/arm: Remove `TARGET_TB_PCREL` define |
54 | target/arm/translate.c | 36 +++---------- | 34 | target/i386: Remove `TARGET_TB_PCREL` define |
55 | target/avr/translate.c | 19 ++----- | 35 | accel/tcg: Move jmp-cache `CF_PCREL` checks to caller |
56 | target/cris/translate.c | 16 ------ | 36 | accel/tcg: Replace `tb_pc()` with `tb->pc` |
57 | target/hexagon/translate.c | 12 +---- | 37 | target/tricore: Replace `tb_pc()` with `tb->pc` |
58 | target/hppa/translate.c | 17 ++---- | 38 | target/sparc: Replace `tb_pc()` with `tb->pc` |
59 | target/i386/tcg/misc_helper.c | 8 --- | 39 | target/sh4: Replace `tb_pc()` with `tb->pc` |
60 | target/i386/tcg/translate.c | 9 ++-- | 40 | target/rx: Replace `tb_pc()` with `tb->pc` |
61 | target/m68k/translate.c | 44 ++++----------- | 41 | target/riscv: Replace `tb_pc()` with `tb->pc` |
62 | target/microblaze/translate.c | 18 ++----- | 42 | target/openrisc: Replace `tb_pc()` with `tb->pc` |
63 | target/mips/tcg/translate.c | 75 ++++++++++++-------------- | 43 | target/mips: Replace `tb_pc()` with `tb->pc` |
64 | target/openrisc/translate.c | 18 ++----- | 44 | target/microblaze: Replace `tb_pc()` with `tb->pc` |
65 | target/ppc/translate.c | 38 +++---------- | 45 | target/loongarch: Replace `tb_pc()` with `tb->pc` |
66 | target/riscv/translate.c | 27 +--------- | 46 | target/i386: Replace `tb_pc()` with `tb->pc` |
67 | target/rx/op_helper.c | 8 --- | 47 | target/hppa: Replace `tb_pc()` with `tb->pc` |
68 | target/rx/translate.c | 12 +---- | 48 | target/hexagon: Replace `tb_pc()` with `tb->pc` |
69 | target/s390x/tcg/translate.c | 8 +-- | 49 | target/avr: Replace `tb_pc()` with `tb->pc` |
70 | target/sh4/op_helper.c | 5 -- | 50 | target/arm: Replace `tb_pc()` with `tb->pc` |
71 | target/sh4/translate.c | 14 ++--- | 51 | include/exec: Remove `tb_pc()` |
72 | target/tricore/op_helper.c | 7 --- | ||
73 | target/tricore/translate.c | 14 +---- | ||
74 | target/xtensa/translate.c | 25 +++------ | ||
75 | target/riscv/insn_trans/trans_privileged.c.inc | 10 ++-- | ||
76 | target/riscv/insn_trans/trans_rvi.c.inc | 8 ++- | ||
77 | target/riscv/insn_trans/trans_rvv.c.inc | 2 +- | ||
78 | 34 files changed, 141 insertions(+), 386 deletions(-) | ||
79 | 52 | ||
53 | Daniel Henrique Barboza (1): | ||
54 | accel/tcg: Add 'size' param to probe_access_flags() | ||
55 | |||
56 | Philippe Mathieu-Daudé (1): | ||
57 | exec/helper-head: Include missing "fpu/softfloat-types.h" header | ||
58 | |||
59 | Richard Henderson (32): | ||
60 | accel/tcg: Add 'size' param to probe_access_full | ||
61 | tcg: Adjust TCGContext.temps_in_use check | ||
62 | accel/tcg: Pass max_insn to gen_intermediate_code by pointer | ||
63 | accel/tcg: Use more accurate max_insns for tb_overflow | ||
64 | tcg: Remove branch-to-next regardless of reference count | ||
65 | tcg: Rename TEMP_LOCAL to TEMP_TB | ||
66 | tcg: Use noinline for major tcg_gen_code subroutines | ||
67 | tcg: Add liveness_pass_0 | ||
68 | tcg: Remove TEMP_NORMAL | ||
69 | tcg: Pass TCGTempKind to tcg_temp_new_internal | ||
70 | tcg: Use tcg_constant_i32 in tcg_gen_io_start | ||
71 | tcg: Add tcg_gen_movi_ptr | ||
72 | tcg: Add tcg_temp_ebb_new_{i32,i64,ptr} | ||
73 | tcg: Use tcg_temp_ebb_new_* in tcg/ | ||
74 | tcg: Use tcg_constant_ptr in do_dup | ||
75 | accel/tcg/plugin: Use tcg_temp_ebb_* | ||
76 | accel/tcg/plugin: Tidy plugin_gen_disable_mem_helpers | ||
77 | tcg: Don't re-use TEMP_TB temporaries | ||
78 | tcg: Change default temp lifetime to TEMP_TB | ||
79 | target/arm: Drop copies in gen_sve_{ldr,str} | ||
80 | target/arm: Don't use tcg_temp_local_new_* | ||
81 | target/cris: Don't use tcg_temp_local_new | ||
82 | target/hexagon: Don't use tcg_temp_local_new_* | ||
83 | target/hexagon/idef-parser: Drop gen_tmp_local | ||
84 | target/hppa: Don't use tcg_temp_local_new | ||
85 | target/i386: Don't use tcg_temp_local_new | ||
86 | target/mips: Don't use tcg_temp_local_new | ||
87 | target/ppc: Don't use tcg_temp_local_new | ||
88 | target/xtensa: Don't use tcg_temp_local_new_* | ||
89 | exec/gen-icount: Don't use tcg_temp_local_new_i32 | ||
90 | tcg: Remove tcg_temp_local_new_*, tcg_const_local_* | ||
91 | tcg: Update docs/devel/tcg-ops.rst for temporary changes | ||
92 | |||
93 | docs/devel/tcg-ops.rst | 230 +++++++++++++---------- | ||
94 | target/hexagon/idef-parser/README.rst | 4 +- | ||
95 | accel/tcg/internal.h | 10 +- | ||
96 | accel/tcg/tb-jmp-cache.h | 42 +---- | ||
97 | include/exec/cpu-defs.h | 3 - | ||
98 | include/exec/exec-all.h | 26 +-- | ||
99 | include/exec/gen-icount.h | 12 +- | ||
100 | include/exec/helper-head.h | 2 + | ||
101 | include/exec/translator.h | 4 +- | ||
102 | include/tcg/tcg-op.h | 7 +- | ||
103 | include/tcg/tcg.h | 64 ++++--- | ||
104 | target/arm/cpu-param.h | 2 - | ||
105 | target/arm/tcg/translate-a64.h | 1 - | ||
106 | target/arm/tcg/translate.h | 2 +- | ||
107 | target/hexagon/gen_tcg.h | 4 +- | ||
108 | target/i386/cpu-param.h | 4 - | ||
109 | accel/stubs/tcg-stub.c | 2 +- | ||
110 | accel/tcg/cpu-exec.c | 62 ++++-- | ||
111 | accel/tcg/cputlb.c | 21 ++- | ||
112 | accel/tcg/perf.c | 2 +- | ||
113 | accel/tcg/plugin-gen.c | 32 ++-- | ||
114 | accel/tcg/tb-maint.c | 10 +- | ||
115 | accel/tcg/translate-all.c | 18 +- | ||
116 | accel/tcg/translator.c | 6 +- | ||
117 | accel/tcg/user-exec.c | 5 +- | ||
118 | semihosting/uaccess.c | 2 +- | ||
119 | softmmu/physmem.c | 2 +- | ||
120 | target/alpha/translate.c | 2 +- | ||
121 | target/arm/cpu.c | 17 +- | ||
122 | target/arm/ptw.c | 4 +- | ||
123 | target/arm/tcg/mte_helper.c | 4 +- | ||
124 | target/arm/tcg/sve_helper.c | 4 +- | ||
125 | target/arm/tcg/translate-a64.c | 16 +- | ||
126 | target/arm/tcg/translate-sve.c | 38 +--- | ||
127 | target/arm/tcg/translate.c | 14 +- | ||
128 | target/avr/cpu.c | 3 +- | ||
129 | target/avr/translate.c | 2 +- | ||
130 | target/cris/translate.c | 8 +- | ||
131 | target/hexagon/cpu.c | 4 +- | ||
132 | target/hexagon/genptr.c | 16 +- | ||
133 | target/hexagon/idef-parser/parser-helpers.c | 26 +-- | ||
134 | target/hexagon/translate.c | 4 +- | ||
135 | target/hppa/cpu.c | 8 +- | ||
136 | target/hppa/translate.c | 5 +- | ||
137 | target/i386/cpu.c | 5 + | ||
138 | target/i386/helper.c | 2 +- | ||
139 | target/i386/tcg/sysemu/excp_helper.c | 4 +- | ||
140 | target/i386/tcg/tcg-cpu.c | 8 +- | ||
141 | target/i386/tcg/translate.c | 55 +++--- | ||
142 | target/loongarch/cpu.c | 6 +- | ||
143 | target/loongarch/translate.c | 2 +- | ||
144 | target/m68k/translate.c | 2 +- | ||
145 | target/microblaze/cpu.c | 4 +- | ||
146 | target/microblaze/translate.c | 2 +- | ||
147 | target/mips/tcg/exception.c | 3 +- | ||
148 | target/mips/tcg/sysemu/special_helper.c | 2 +- | ||
149 | target/mips/tcg/translate.c | 59 ++---- | ||
150 | target/nios2/translate.c | 2 +- | ||
151 | target/openrisc/cpu.c | 4 +- | ||
152 | target/openrisc/translate.c | 2 +- | ||
153 | target/ppc/translate.c | 8 +- | ||
154 | target/riscv/cpu.c | 7 +- | ||
155 | target/riscv/translate.c | 2 +- | ||
156 | target/rx/cpu.c | 3 +- | ||
157 | target/rx/translate.c | 2 +- | ||
158 | target/s390x/tcg/mem_helper.c | 2 +- | ||
159 | target/s390x/tcg/translate.c | 2 +- | ||
160 | target/sh4/cpu.c | 6 +- | ||
161 | target/sh4/translate.c | 2 +- | ||
162 | target/sparc/cpu.c | 4 +- | ||
163 | target/sparc/translate.c | 2 +- | ||
164 | target/tricore/cpu.c | 3 +- | ||
165 | target/tricore/translate.c | 2 +- | ||
166 | target/xtensa/translate.c | 18 +- | ||
167 | tcg/optimize.c | 2 +- | ||
168 | tcg/tcg-op-gvec.c | 189 ++++++++++--------- | ||
169 | tcg/tcg-op.c | 258 ++++++++++++------------- | ||
170 | tcg/tcg.c | 280 ++++++++++++++++------------ | ||
171 | target/cris/translate_v10.c.inc | 10 +- | ||
172 | target/mips/tcg/nanomips_translate.c.inc | 4 +- | ||
173 | target/ppc/translate/spe-impl.c.inc | 8 +- | ||
174 | target/ppc/translate/vmx-impl.c.inc | 4 +- | ||
175 | target/hexagon/README | 8 +- | ||
176 | target/hexagon/gen_tcg_funcs.py | 18 +- | ||
177 | 84 files changed, 870 insertions(+), 890 deletions(-) | ||
178 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | 'dh_ctype_f32' is defined as 'float32', itself declared | ||
4 | in "fpu/softfloat-types.h". Include this header to avoid | ||
5 | when refactoring other headers: | ||
6 | |||
7 | In file included from include/exec/helper-proto.h:7, | ||
8 | from include/tcg/tcg-op.h:29, | ||
9 | from ../../tcg/tcg-op-vec.c:22: | ||
10 | include/exec/helper-head.h:44:22: error: unknown type name ‘float32’; did you mean ‘_Float32’? | ||
11 | 44 | #define dh_ctype_f32 float32 | ||
12 | | ^~~~~~~ | ||
13 | |||
14 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
15 | Message-Id: <20221216225202.25664-1-philmd@linaro.org> | ||
16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | --- | ||
18 | include/exec/helper-head.h | 2 ++ | ||
19 | 1 file changed, 2 insertions(+) | ||
20 | |||
21 | diff --git a/include/exec/helper-head.h b/include/exec/helper-head.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/include/exec/helper-head.h | ||
24 | +++ b/include/exec/helper-head.h | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | #ifndef EXEC_HELPER_HEAD_H | ||
27 | #define EXEC_HELPER_HEAD_H | ||
28 | |||
29 | +#include "fpu/softfloat-types.h" | ||
30 | + | ||
31 | #define HELPER(name) glue(helper_, name) | ||
32 | |||
33 | /* Some types that make sense in C, but not for TCG. */ | ||
34 | -- | ||
35 | 2.34.1 | ||
36 | |||
37 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Akihiko Odaki <akihiko.odaki@daynix.com> | ||
1 | 2 | ||
3 | We found a case where the source passed to flatview_write_continue() may | ||
4 | overlap with the destination when fuzzing igb, a new proposed network | ||
5 | device with sanitizers. | ||
6 | |||
7 | igb uses pci_dma_map() to get Tx packet, and pci_dma_write() to write Rx | ||
8 | buffer. While pci_dma_write() is usually used to write data from | ||
9 | memory not mapped to the guest, if igb is configured to perform | ||
10 | loopback, the data will be sourced from the guest memory. The source and | ||
11 | destination can overlap and the usage of memcpy() will be invalid in | ||
12 | such a case. | ||
13 | |||
14 | While we do not really have to deal with such an invalid request for | ||
15 | igb, detecting the overlap in igb code beforehand requires complex code, | ||
16 | and only covers this specific case. Instead, just replace memcpy() with | ||
17 | memmove() to tolerate overlaps. Using memmove() will slightly damage the | ||
18 | performance as it will need to check overlaps before using SIMD | ||
19 | instructions for copying, but the cost should be negligible, considering | ||
20 | the inherent complexity of flatview_write_continue(). | ||
21 | |||
22 | The test cases generated by the fuzzer is available at: | ||
23 | https://patchew.org/QEMU/20230129053316.1071513-1-alxndr@bu.edu/ | ||
24 | |||
25 | The fixed test case is: | ||
26 | fuzz/crash_47dfe62d9f911bf523ff48cd441b61c0013ed805 | ||
27 | |||
28 | Signed-off-by: Akihiko Odaki <akihiko.odaki@daynix.com> | ||
29 | Acked-by: Alexander Bulekov <alxndr@bu.edu> | ||
30 | Acked-by: David Hildenbrand <david@redhat.com> | ||
31 | Message-Id: <20230131030155.18932-1-akihiko.odaki@daynix.com> | ||
32 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
33 | --- | ||
34 | softmmu/physmem.c | 2 +- | ||
35 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
36 | |||
37 | diff --git a/softmmu/physmem.c b/softmmu/physmem.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/softmmu/physmem.c | ||
40 | +++ b/softmmu/physmem.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static MemTxResult flatview_write_continue(FlatView *fv, hwaddr addr, | ||
42 | } else { | ||
43 | /* RAM case */ | ||
44 | ram_ptr = qemu_ram_ptr_length(mr->ram_block, addr1, &l, false); | ||
45 | - memcpy(ram_ptr, buf, l); | ||
46 | + memmove(ram_ptr, buf, l); | ||
47 | invalidate_and_set_dirty(mr, addr1, l); | ||
48 | } | ||
49 | |||
50 | -- | ||
51 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Daniel Henrique Barboza <dbarboza@ventanamicro.com> | ||
1 | 2 | ||
3 | probe_access_flags() as it is today uses probe_access_full(), which in | ||
4 | turn uses probe_access_internal() with size = 0. probe_access_internal() | ||
5 | then uses the size to call the tlb_fill() callback for the given CPU. | ||
6 | This size param ('fault_size' as probe_access_internal() calls it) is | ||
7 | ignored by most existing .tlb_fill callback implementations, e.g. | ||
8 | arm_cpu_tlb_fill(), ppc_cpu_tlb_fill(), x86_cpu_tlb_fill() and | ||
9 | mips_cpu_tlb_fill() to name a few. | ||
10 | |||
11 | But RISC-V riscv_cpu_tlb_fill() actually uses it. The 'size' parameter | ||
12 | is used to check for PMP (Physical Memory Protection) access. This is | ||
13 | necessary because PMP does not make any guarantees about all the bytes | ||
14 | of the same page having the same permissions, i.e. the same page can | ||
15 | have different PMP properties, so we're forced to make sub-page range | ||
16 | checks. To allow RISC-V emulation to do a probe_acess_flags() that | ||
17 | covers PMP, we need to either add a 'size' param to the existing | ||
18 | probe_acess_flags() or create a new interface (e.g. | ||
19 | probe_access_range_flags). | ||
20 | |||
21 | There are quite a few probe_* APIs already, so let's add a 'size' param | ||
22 | to probe_access_flags() and re-use this API. This is done by open coding | ||
23 | what probe_access_full() does inside probe_acess_flags() and passing the | ||
24 | 'size' param to probe_acess_internal(). Existing probe_access_flags() | ||
25 | callers use size = 0 to not change their current API usage. 'size' is | ||
26 | asserted to enforce single page access like probe_access() already does. | ||
27 | |||
28 | No behavioral changes intended. | ||
29 | |||
30 | Signed-off-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> | ||
31 | Message-Id: <20230223234427.521114-2-dbarboza@ventanamicro.com> | ||
32 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
33 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
34 | --- | ||
35 | include/exec/exec-all.h | 3 ++- | ||
36 | accel/stubs/tcg-stub.c | 2 +- | ||
37 | accel/tcg/cputlb.c | 17 ++++++++++++++--- | ||
38 | accel/tcg/user-exec.c | 5 +++-- | ||
39 | semihosting/uaccess.c | 2 +- | ||
40 | target/arm/ptw.c | 2 +- | ||
41 | target/arm/tcg/sve_helper.c | 2 +- | ||
42 | target/s390x/tcg/mem_helper.c | 2 +- | ||
43 | 8 files changed, 24 insertions(+), 11 deletions(-) | ||
44 | |||
45 | diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/include/exec/exec-all.h | ||
48 | +++ b/include/exec/exec-all.h | ||
49 | @@ -XXX,XX +XXX,XX @@ static inline void *probe_read(CPUArchState *env, target_ulong addr, int size, | ||
50 | * probe_access_flags: | ||
51 | * @env: CPUArchState | ||
52 | * @addr: guest virtual address to look up | ||
53 | + * @size: size of the access | ||
54 | * @access_type: read, write or execute permission | ||
55 | * @mmu_idx: MMU index to use for lookup | ||
56 | * @nonfault: suppress the fault | ||
57 | @@ -XXX,XX +XXX,XX @@ static inline void *probe_read(CPUArchState *env, target_ulong addr, int size, | ||
58 | * Do handle clean pages, so exclude TLB_NOTDIRY from the returned flags. | ||
59 | * For simplicity, all "mmio-like" flags are folded to TLB_MMIO. | ||
60 | */ | ||
61 | -int probe_access_flags(CPUArchState *env, target_ulong addr, | ||
62 | +int probe_access_flags(CPUArchState *env, target_ulong addr, int size, | ||
63 | MMUAccessType access_type, int mmu_idx, | ||
64 | bool nonfault, void **phost, uintptr_t retaddr); | ||
65 | |||
66 | diff --git a/accel/stubs/tcg-stub.c b/accel/stubs/tcg-stub.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/accel/stubs/tcg-stub.c | ||
69 | +++ b/accel/stubs/tcg-stub.c | ||
70 | @@ -XXX,XX +XXX,XX @@ void tcg_flush_jmp_cache(CPUState *cpu) | ||
71 | { | ||
72 | } | ||
73 | |||
74 | -int probe_access_flags(CPUArchState *env, target_ulong addr, | ||
75 | +int probe_access_flags(CPUArchState *env, target_ulong addr, int size, | ||
76 | MMUAccessType access_type, int mmu_idx, | ||
77 | bool nonfault, void **phost, uintptr_t retaddr) | ||
78 | { | ||
79 | diff --git a/accel/tcg/cputlb.c b/accel/tcg/cputlb.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/accel/tcg/cputlb.c | ||
82 | +++ b/accel/tcg/cputlb.c | ||
83 | @@ -XXX,XX +XXX,XX @@ int probe_access_full(CPUArchState *env, target_ulong addr, | ||
84 | return flags; | ||
85 | } | ||
86 | |||
87 | -int probe_access_flags(CPUArchState *env, target_ulong addr, | ||
88 | +int probe_access_flags(CPUArchState *env, target_ulong addr, int size, | ||
89 | MMUAccessType access_type, int mmu_idx, | ||
90 | bool nonfault, void **phost, uintptr_t retaddr) | ||
91 | { | ||
92 | CPUTLBEntryFull *full; | ||
93 | + int flags; | ||
94 | |||
95 | - return probe_access_full(env, addr, access_type, mmu_idx, | ||
96 | - nonfault, phost, &full, retaddr); | ||
97 | + g_assert(-(addr | TARGET_PAGE_MASK) >= size); | ||
98 | + | ||
99 | + flags = probe_access_internal(env, addr, size, access_type, mmu_idx, | ||
100 | + nonfault, phost, &full, retaddr); | ||
101 | + | ||
102 | + /* Handle clean RAM pages. */ | ||
103 | + if (unlikely(flags & TLB_NOTDIRTY)) { | ||
104 | + notdirty_write(env_cpu(env), addr, 1, full, retaddr); | ||
105 | + flags &= ~TLB_NOTDIRTY; | ||
106 | + } | ||
107 | + | ||
108 | + return flags; | ||
109 | } | ||
110 | |||
111 | void *probe_access(CPUArchState *env, target_ulong addr, int size, | ||
112 | diff --git a/accel/tcg/user-exec.c b/accel/tcg/user-exec.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/accel/tcg/user-exec.c | ||
115 | +++ b/accel/tcg/user-exec.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static int probe_access_internal(CPUArchState *env, target_ulong addr, | ||
117 | cpu_loop_exit_sigsegv(env_cpu(env), addr, access_type, maperr, ra); | ||
118 | } | ||
119 | |||
120 | -int probe_access_flags(CPUArchState *env, target_ulong addr, | ||
121 | +int probe_access_flags(CPUArchState *env, target_ulong addr, int size, | ||
122 | MMUAccessType access_type, int mmu_idx, | ||
123 | bool nonfault, void **phost, uintptr_t ra) | ||
124 | { | ||
125 | int flags; | ||
126 | |||
127 | - flags = probe_access_internal(env, addr, 0, access_type, nonfault, ra); | ||
128 | + g_assert(-(addr | TARGET_PAGE_MASK) >= size); | ||
129 | + flags = probe_access_internal(env, addr, size, access_type, nonfault, ra); | ||
130 | *phost = flags ? NULL : g2h(env_cpu(env), addr); | ||
131 | return flags; | ||
132 | } | ||
133 | diff --git a/semihosting/uaccess.c b/semihosting/uaccess.c | ||
134 | index XXXXXXX..XXXXXXX 100644 | ||
135 | --- a/semihosting/uaccess.c | ||
136 | +++ b/semihosting/uaccess.c | ||
137 | @@ -XXX,XX +XXX,XX @@ ssize_t softmmu_strlen_user(CPUArchState *env, target_ulong addr) | ||
138 | /* Find the number of bytes remaining in the page. */ | ||
139 | left_in_page = TARGET_PAGE_SIZE - (addr & ~TARGET_PAGE_MASK); | ||
140 | |||
141 | - flags = probe_access_flags(env, addr, MMU_DATA_LOAD, | ||
142 | + flags = probe_access_flags(env, addr, 0, MMU_DATA_LOAD, | ||
143 | mmu_idx, true, &h, 0); | ||
144 | if (flags & TLB_INVALID_MASK) { | ||
145 | return -1; | ||
146 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/target/arm/ptw.c | ||
149 | +++ b/target/arm/ptw.c | ||
150 | @@ -XXX,XX +XXX,XX @@ static uint64_t arm_casq_ptw(CPUARMState *env, uint64_t old_val, | ||
151 | void *discard; | ||
152 | |||
153 | env->tlb_fi = fi; | ||
154 | - flags = probe_access_flags(env, ptw->out_virt, MMU_DATA_STORE, | ||
155 | + flags = probe_access_flags(env, ptw->out_virt, 0, MMU_DATA_STORE, | ||
156 | arm_to_core_mmu_idx(ptw->in_ptw_idx), | ||
157 | true, &discard, 0); | ||
158 | env->tlb_fi = NULL; | ||
159 | diff --git a/target/arm/tcg/sve_helper.c b/target/arm/tcg/sve_helper.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/target/arm/tcg/sve_helper.c | ||
162 | +++ b/target/arm/tcg/sve_helper.c | ||
163 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
164 | addr = useronly_clean_ptr(addr); | ||
165 | |||
166 | #ifdef CONFIG_USER_ONLY | ||
167 | - flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, | ||
168 | + flags = probe_access_flags(env, addr, 0, access_type, mmu_idx, nofault, | ||
169 | &info->host, retaddr); | ||
170 | #else | ||
171 | CPUTLBEntryFull *full; | ||
172 | diff --git a/target/s390x/tcg/mem_helper.c b/target/s390x/tcg/mem_helper.c | ||
173 | index XXXXXXX..XXXXXXX 100644 | ||
174 | --- a/target/s390x/tcg/mem_helper.c | ||
175 | +++ b/target/s390x/tcg/mem_helper.c | ||
176 | @@ -XXX,XX +XXX,XX @@ static inline int s390_probe_access(CPUArchState *env, target_ulong addr, | ||
177 | int mmu_idx, bool nonfault, | ||
178 | void **phost, uintptr_t ra) | ||
179 | { | ||
180 | - int flags = probe_access_flags(env, addr, access_type, mmu_idx, | ||
181 | + int flags = probe_access_flags(env, addr, 0, access_type, mmu_idx, | ||
182 | nonfault, phost, ra); | ||
183 | |||
184 | if (unlikely(flags & TLB_INVALID_MASK)) { | ||
185 | -- | ||
186 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Change to match the recent change to probe_access_flags. | ||
2 | All existing callers updated to supply 0, so no change in behaviour. | ||
1 | 3 | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Reviewed-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | include/exec/exec-all.h | 2 +- | ||
9 | accel/tcg/cputlb.c | 4 ++-- | ||
10 | target/arm/ptw.c | 2 +- | ||
11 | target/arm/tcg/mte_helper.c | 4 ++-- | ||
12 | target/arm/tcg/sve_helper.c | 2 +- | ||
13 | target/arm/tcg/translate-a64.c | 2 +- | ||
14 | target/i386/tcg/sysemu/excp_helper.c | 4 ++-- | ||
15 | 7 files changed, 10 insertions(+), 10 deletions(-) | ||
16 | |||
17 | diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/exec/exec-all.h | ||
20 | +++ b/include/exec/exec-all.h | ||
21 | @@ -XXX,XX +XXX,XX @@ int probe_access_flags(CPUArchState *env, target_ulong addr, int size, | ||
22 | * and must be consumed or copied immediately, before any further | ||
23 | * access or changes to TLB @mmu_idx. | ||
24 | */ | ||
25 | -int probe_access_full(CPUArchState *env, target_ulong addr, | ||
26 | +int probe_access_full(CPUArchState *env, target_ulong addr, int size, | ||
27 | MMUAccessType access_type, int mmu_idx, | ||
28 | bool nonfault, void **phost, | ||
29 | CPUTLBEntryFull **pfull, uintptr_t retaddr); | ||
30 | diff --git a/accel/tcg/cputlb.c b/accel/tcg/cputlb.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/accel/tcg/cputlb.c | ||
33 | +++ b/accel/tcg/cputlb.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static int probe_access_internal(CPUArchState *env, target_ulong addr, | ||
35 | return flags; | ||
36 | } | ||
37 | |||
38 | -int probe_access_full(CPUArchState *env, target_ulong addr, | ||
39 | +int probe_access_full(CPUArchState *env, target_ulong addr, int size, | ||
40 | MMUAccessType access_type, int mmu_idx, | ||
41 | bool nonfault, void **phost, CPUTLBEntryFull **pfull, | ||
42 | uintptr_t retaddr) | ||
43 | { | ||
44 | - int flags = probe_access_internal(env, addr, 0, access_type, mmu_idx, | ||
45 | + int flags = probe_access_internal(env, addr, size, access_type, mmu_idx, | ||
46 | nonfault, phost, pfull, retaddr); | ||
47 | |||
48 | /* Handle clean RAM pages. */ | ||
49 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/ptw.c | ||
52 | +++ b/target/arm/ptw.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, | ||
54 | int flags; | ||
55 | |||
56 | env->tlb_fi = fi; | ||
57 | - flags = probe_access_full(env, addr, MMU_DATA_LOAD, | ||
58 | + flags = probe_access_full(env, addr, 0, MMU_DATA_LOAD, | ||
59 | arm_to_core_mmu_idx(s2_mmu_idx), | ||
60 | true, &ptw->out_host, &full, 0); | ||
61 | env->tlb_fi = NULL; | ||
62 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/target/arm/tcg/mte_helper.c | ||
65 | +++ b/target/arm/tcg/mte_helper.c | ||
66 | @@ -XXX,XX +XXX,XX @@ static uint8_t *allocation_tag_mem(CPUARMState *env, int ptr_mmu_idx, | ||
67 | * valid. Indicate to probe_access_flags no-fault, then assert that | ||
68 | * we received a valid page. | ||
69 | */ | ||
70 | - flags = probe_access_full(env, ptr, ptr_access, ptr_mmu_idx, | ||
71 | + flags = probe_access_full(env, ptr, 0, ptr_access, ptr_mmu_idx, | ||
72 | ra == 0, &host, &full, ra); | ||
73 | assert(!(flags & TLB_INVALID_MASK)); | ||
74 | |||
75 | @@ -XXX,XX +XXX,XX @@ static uint8_t *allocation_tag_mem(CPUARMState *env, int ptr_mmu_idx, | ||
76 | */ | ||
77 | in_page = -(ptr | TARGET_PAGE_MASK); | ||
78 | if (unlikely(ptr_size > in_page)) { | ||
79 | - flags |= probe_access_full(env, ptr + in_page, ptr_access, | ||
80 | + flags |= probe_access_full(env, ptr + in_page, 0, ptr_access, | ||
81 | ptr_mmu_idx, ra == 0, &host, &full, ra); | ||
82 | assert(!(flags & TLB_INVALID_MASK)); | ||
83 | } | ||
84 | diff --git a/target/arm/tcg/sve_helper.c b/target/arm/tcg/sve_helper.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/target/arm/tcg/sve_helper.c | ||
87 | +++ b/target/arm/tcg/sve_helper.c | ||
88 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
89 | &info->host, retaddr); | ||
90 | #else | ||
91 | CPUTLBEntryFull *full; | ||
92 | - flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, | ||
93 | + flags = probe_access_full(env, addr, 0, access_type, mmu_idx, nofault, | ||
94 | &info->host, &full, retaddr); | ||
95 | #endif | ||
96 | info->flags = flags; | ||
97 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
98 | index XXXXXXX..XXXXXXX 100644 | ||
99 | --- a/target/arm/tcg/translate-a64.c | ||
100 | +++ b/target/arm/tcg/translate-a64.c | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool is_guarded_page(CPUARMState *env, DisasContext *s) | ||
102 | * that the TLB entry must be present and valid, and thus this | ||
103 | * access will never raise an exception. | ||
104 | */ | ||
105 | - flags = probe_access_full(env, addr, MMU_INST_FETCH, mmu_idx, | ||
106 | + flags = probe_access_full(env, addr, 0, MMU_INST_FETCH, mmu_idx, | ||
107 | false, &host, &full, 0); | ||
108 | assert(!(flags & TLB_INVALID_MASK)); | ||
109 | |||
110 | diff --git a/target/i386/tcg/sysemu/excp_helper.c b/target/i386/tcg/sysemu/excp_helper.c | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/target/i386/tcg/sysemu/excp_helper.c | ||
113 | +++ b/target/i386/tcg/sysemu/excp_helper.c | ||
114 | @@ -XXX,XX +XXX,XX @@ static bool ptw_translate(PTETranslate *inout, hwaddr addr) | ||
115 | int flags; | ||
116 | |||
117 | inout->gaddr = addr; | ||
118 | - flags = probe_access_full(inout->env, addr, MMU_DATA_STORE, | ||
119 | + flags = probe_access_full(inout->env, addr, 0, MMU_DATA_STORE, | ||
120 | inout->ptw_idx, true, &inout->haddr, &full, 0); | ||
121 | |||
122 | if (unlikely(flags & TLB_INVALID_MASK)) { | ||
123 | @@ -XXX,XX +XXX,XX @@ do_check_protect_pse36: | ||
124 | CPUTLBEntryFull *full; | ||
125 | int flags, nested_page_size; | ||
126 | |||
127 | - flags = probe_access_full(env, paddr, access_type, | ||
128 | + flags = probe_access_full(env, paddr, 0, access_type, | ||
129 | MMU_NESTED_IDX, true, | ||
130 | &pte_trans.haddr, &full, 0); | ||
131 | if (unlikely(flags & TLB_INVALID_MASK)) { | ||
132 | -- | ||
133 | 2.34.1 | ||
134 | |||
135 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Adds a new field to TranslationBlock.cflags denoting whether or not the | ||
4 | instructions of a given translation block are pc-relative. This field | ||
5 | aims to replace the macro `TARGET_TB_PCREL`. | ||
6 | |||
7 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Message-Id: <20230227135202.9710-2-anjo@rev.ng> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | --- | ||
13 | include/exec/exec-all.h | 1 + | ||
14 | 1 file changed, 1 insertion(+) | ||
15 | |||
16 | diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/exec/exec-all.h | ||
19 | +++ b/include/exec/exec-all.h | ||
20 | @@ -XXX,XX +XXX,XX @@ struct TranslationBlock { | ||
21 | #define CF_INVALID 0x00040000 /* TB is stale. Set with @jmp_lock held */ | ||
22 | #define CF_PARALLEL 0x00080000 /* Generate code for a parallel context */ | ||
23 | #define CF_NOIRQ 0x00100000 /* Generate an uninterruptible TB */ | ||
24 | +#define CF_PCREL 0x00200000 /* Opcodes in TB are PC-relative */ | ||
25 | #define CF_CLUSTER_MASK 0xff000000 /* Top 8 bits are cluster ID */ | ||
26 | #define CF_CLUSTER_SHIFT 24 | ||
27 | |||
28 | -- | ||
29 | 2.34.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-3-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/i386/cpu.c | 5 +++++ | ||
9 | 1 file changed, 5 insertions(+) | ||
10 | |||
11 | diff --git a/target/i386/cpu.c b/target/i386/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/i386/cpu.c | ||
14 | +++ b/target/i386/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void x86_cpu_realizefn(DeviceState *dev, Error **errp) | ||
16 | static bool ht_warned; | ||
17 | unsigned requested_lbr_fmt; | ||
18 | |||
19 | + /* Use pc-relative instructions in system-mode */ | ||
20 | +#ifndef CONFIG_USER_ONLY | ||
21 | + cs->tcg_cflags |= CF_PCREL; | ||
22 | +#endif | ||
23 | + | ||
24 | if (cpu->apic_id == UNASSIGNED_APIC_ID) { | ||
25 | error_setg(errp, "apic-id property was not initialized properly"); | ||
26 | return; | ||
27 | -- | ||
28 | 2.34.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-4-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/arm/cpu.c | 5 +++++ | ||
9 | 1 file changed, 5 insertions(+) | ||
10 | |||
11 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/cpu.c | ||
14 | +++ b/target/arm/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
16 | Error *local_err = NULL; | ||
17 | bool no_aa32 = false; | ||
18 | |||
19 | + /* Use pc-relative instructions in system-mode */ | ||
20 | +#ifndef CONFIG_USER_ONLY | ||
21 | + cs->tcg_cflags |= CF_PCREL; | ||
22 | +#endif | ||
23 | + | ||
24 | /* If we needed to query the host kernel for the CPU features | ||
25 | * then it's possible that might have failed in the initfn, but | ||
26 | * this is the first point where we can report it. | ||
27 | -- | ||
28 | 2.34.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Anton Johansson via <qemu-devel@nongnu.org> | |
2 | |||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-5-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | accel/tcg/internal.h | 10 ++++---- | ||
9 | accel/tcg/tb-jmp-cache.h | 48 +++++++++++++++++++-------------------- | ||
10 | accel/tcg/cpu-exec.c | 8 +++---- | ||
11 | accel/tcg/perf.c | 2 +- | ||
12 | accel/tcg/tb-maint.c | 8 +++---- | ||
13 | accel/tcg/translate-all.c | 14 ++++++------ | ||
14 | 6 files changed, 44 insertions(+), 46 deletions(-) | ||
15 | |||
16 | diff --git a/accel/tcg/internal.h b/accel/tcg/internal.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/accel/tcg/internal.h | ||
19 | +++ b/accel/tcg/internal.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void cpu_restore_state_from_tb(CPUState *cpu, TranslationBlock *tb, | ||
21 | /* Return the current PC from CPU, which may be cached in TB. */ | ||
22 | static inline target_ulong log_pc(CPUState *cpu, const TranslationBlock *tb) | ||
23 | { | ||
24 | -#if TARGET_TB_PCREL | ||
25 | - return cpu->cc->get_pc(cpu); | ||
26 | -#else | ||
27 | - return tb_pc(tb); | ||
28 | -#endif | ||
29 | + if (tb_cflags(tb) & CF_PCREL) { | ||
30 | + return cpu->cc->get_pc(cpu); | ||
31 | + } else { | ||
32 | + return tb_pc(tb); | ||
33 | + } | ||
34 | } | ||
35 | |||
36 | extern int64_t max_delay; | ||
37 | diff --git a/accel/tcg/tb-jmp-cache.h b/accel/tcg/tb-jmp-cache.h | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/accel/tcg/tb-jmp-cache.h | ||
40 | +++ b/accel/tcg/tb-jmp-cache.h | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | |||
43 | /* | ||
44 | * Accessed in parallel; all accesses to 'tb' must be atomic. | ||
45 | - * For TARGET_TB_PCREL, accesses to 'pc' must be protected by | ||
46 | - * a load_acquire/store_release to 'tb'. | ||
47 | + * For CF_PCREL, accesses to 'pc' must be protected by a | ||
48 | + * load_acquire/store_release to 'tb'. | ||
49 | */ | ||
50 | struct CPUJumpCache { | ||
51 | struct rcu_head rcu; | ||
52 | struct { | ||
53 | TranslationBlock *tb; | ||
54 | -#if TARGET_TB_PCREL | ||
55 | target_ulong pc; | ||
56 | -#endif | ||
57 | } array[TB_JMP_CACHE_SIZE]; | ||
58 | }; | ||
59 | |||
60 | static inline TranslationBlock * | ||
61 | -tb_jmp_cache_get_tb(CPUJumpCache *jc, uint32_t hash) | ||
62 | +tb_jmp_cache_get_tb(CPUJumpCache *jc, uint32_t cflags, uint32_t hash) | ||
63 | { | ||
64 | -#if TARGET_TB_PCREL | ||
65 | - /* Use acquire to ensure current load of pc from jc. */ | ||
66 | - return qatomic_load_acquire(&jc->array[hash].tb); | ||
67 | -#else | ||
68 | - /* Use rcu_read to ensure current load of pc from *tb. */ | ||
69 | - return qatomic_rcu_read(&jc->array[hash].tb); | ||
70 | -#endif | ||
71 | + if (cflags & CF_PCREL) { | ||
72 | + /* Use acquire to ensure current load of pc from jc. */ | ||
73 | + return qatomic_load_acquire(&jc->array[hash].tb); | ||
74 | + } else { | ||
75 | + /* Use rcu_read to ensure current load of pc from *tb. */ | ||
76 | + return qatomic_rcu_read(&jc->array[hash].tb); | ||
77 | + } | ||
78 | } | ||
79 | |||
80 | static inline target_ulong | ||
81 | tb_jmp_cache_get_pc(CPUJumpCache *jc, uint32_t hash, TranslationBlock *tb) | ||
82 | { | ||
83 | -#if TARGET_TB_PCREL | ||
84 | - return jc->array[hash].pc; | ||
85 | -#else | ||
86 | - return tb_pc(tb); | ||
87 | -#endif | ||
88 | + if (tb_cflags(tb) & CF_PCREL) { | ||
89 | + return jc->array[hash].pc; | ||
90 | + } else { | ||
91 | + return tb_pc(tb); | ||
92 | + } | ||
93 | } | ||
94 | |||
95 | static inline void | ||
96 | tb_jmp_cache_set(CPUJumpCache *jc, uint32_t hash, | ||
97 | TranslationBlock *tb, target_ulong pc) | ||
98 | { | ||
99 | -#if TARGET_TB_PCREL | ||
100 | - jc->array[hash].pc = pc; | ||
101 | - /* Use store_release on tb to ensure pc is written first. */ | ||
102 | - qatomic_store_release(&jc->array[hash].tb, tb); | ||
103 | -#else | ||
104 | - /* Use the pc value already stored in tb->pc. */ | ||
105 | - qatomic_set(&jc->array[hash].tb, tb); | ||
106 | -#endif | ||
107 | + if (tb_cflags(tb) & CF_PCREL) { | ||
108 | + jc->array[hash].pc = pc; | ||
109 | + /* Use store_release on tb to ensure pc is written first. */ | ||
110 | + qatomic_store_release(&jc->array[hash].tb, tb); | ||
111 | + } else{ | ||
112 | + /* Use the pc value already stored in tb->pc. */ | ||
113 | + qatomic_set(&jc->array[hash].tb, tb); | ||
114 | + } | ||
115 | } | ||
116 | |||
117 | #endif /* ACCEL_TCG_TB_JMP_CACHE_H */ | ||
118 | diff --git a/accel/tcg/cpu-exec.c b/accel/tcg/cpu-exec.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | --- a/accel/tcg/cpu-exec.c | ||
121 | +++ b/accel/tcg/cpu-exec.c | ||
122 | @@ -XXX,XX +XXX,XX @@ static bool tb_lookup_cmp(const void *p, const void *d) | ||
123 | const TranslationBlock *tb = p; | ||
124 | const struct tb_desc *desc = d; | ||
125 | |||
126 | - if ((TARGET_TB_PCREL || tb_pc(tb) == desc->pc) && | ||
127 | + if ((tb_cflags(tb) & CF_PCREL || tb_pc(tb) == desc->pc) && | ||
128 | tb_page_addr0(tb) == desc->page_addr0 && | ||
129 | tb->cs_base == desc->cs_base && | ||
130 | tb->flags == desc->flags && | ||
131 | @@ -XXX,XX +XXX,XX @@ static TranslationBlock *tb_htable_lookup(CPUState *cpu, target_ulong pc, | ||
132 | return NULL; | ||
133 | } | ||
134 | desc.page_addr0 = phys_pc; | ||
135 | - h = tb_hash_func(phys_pc, (TARGET_TB_PCREL ? 0 : pc), | ||
136 | + h = tb_hash_func(phys_pc, (cflags & CF_PCREL ? 0 : pc), | ||
137 | flags, cflags, *cpu->trace_dstate); | ||
138 | return qht_lookup_custom(&tb_ctx.htable, &desc, h, tb_lookup_cmp); | ||
139 | } | ||
140 | @@ -XXX,XX +XXX,XX @@ static inline TranslationBlock *tb_lookup(CPUState *cpu, target_ulong pc, | ||
141 | |||
142 | hash = tb_jmp_cache_hash_func(pc); | ||
143 | jc = cpu->tb_jmp_cache; | ||
144 | - tb = tb_jmp_cache_get_tb(jc, hash); | ||
145 | + tb = tb_jmp_cache_get_tb(jc, cflags, hash); | ||
146 | |||
147 | if (likely(tb && | ||
148 | tb_jmp_cache_get_pc(jc, hash, tb) == pc && | ||
149 | @@ -XXX,XX +XXX,XX @@ cpu_tb_exec(CPUState *cpu, TranslationBlock *itb, int *tb_exit) | ||
150 | if (cc->tcg_ops->synchronize_from_tb) { | ||
151 | cc->tcg_ops->synchronize_from_tb(cpu, last_tb); | ||
152 | } else { | ||
153 | - assert(!TARGET_TB_PCREL); | ||
154 | + tcg_debug_assert(!(tb_cflags(last_tb) & CF_PCREL)); | ||
155 | assert(cc->set_pc); | ||
156 | cc->set_pc(cpu, tb_pc(last_tb)); | ||
157 | } | ||
158 | diff --git a/accel/tcg/perf.c b/accel/tcg/perf.c | ||
159 | index XXXXXXX..XXXXXXX 100644 | ||
160 | --- a/accel/tcg/perf.c | ||
161 | +++ b/accel/tcg/perf.c | ||
162 | @@ -XXX,XX +XXX,XX @@ void perf_report_code(uint64_t guest_pc, TranslationBlock *tb, | ||
163 | for (insn = 0; insn < tb->icount; insn++) { | ||
164 | /* FIXME: This replicates the restore_state_to_opc() logic. */ | ||
165 | q[insn].address = tcg_ctx->gen_insn_data[insn][0]; | ||
166 | - if (TARGET_TB_PCREL) { | ||
167 | + if (tb_cflags(tb) & CF_PCREL) { | ||
168 | q[insn].address |= (guest_pc & TARGET_PAGE_MASK); | ||
169 | } else { | ||
170 | #if defined(TARGET_I386) | ||
171 | diff --git a/accel/tcg/tb-maint.c b/accel/tcg/tb-maint.c | ||
172 | index XXXXXXX..XXXXXXX 100644 | ||
173 | --- a/accel/tcg/tb-maint.c | ||
174 | +++ b/accel/tcg/tb-maint.c | ||
175 | @@ -XXX,XX +XXX,XX @@ static bool tb_cmp(const void *ap, const void *bp) | ||
176 | const TranslationBlock *a = ap; | ||
177 | const TranslationBlock *b = bp; | ||
178 | |||
179 | - return ((TARGET_TB_PCREL || tb_pc(a) == tb_pc(b)) && | ||
180 | + return ((tb_cflags(a) & CF_PCREL || tb_pc(a) == tb_pc(b)) && | ||
181 | a->cs_base == b->cs_base && | ||
182 | a->flags == b->flags && | ||
183 | (tb_cflags(a) & ~CF_INVALID) == (tb_cflags(b) & ~CF_INVALID) && | ||
184 | @@ -XXX,XX +XXX,XX @@ static void tb_jmp_cache_inval_tb(TranslationBlock *tb) | ||
185 | { | ||
186 | CPUState *cpu; | ||
187 | |||
188 | - if (TARGET_TB_PCREL) { | ||
189 | + if (tb_cflags(tb) & CF_PCREL) { | ||
190 | /* A TB may be at any virtual address */ | ||
191 | CPU_FOREACH(cpu) { | ||
192 | tcg_flush_jmp_cache(cpu); | ||
193 | @@ -XXX,XX +XXX,XX @@ static void do_tb_phys_invalidate(TranslationBlock *tb, bool rm_from_page_list) | ||
194 | |||
195 | /* remove the TB from the hash list */ | ||
196 | phys_pc = tb_page_addr0(tb); | ||
197 | - h = tb_hash_func(phys_pc, (TARGET_TB_PCREL ? 0 : tb_pc(tb)), | ||
198 | + h = tb_hash_func(phys_pc, (orig_cflags & CF_PCREL ? 0 : tb_pc(tb)), | ||
199 | tb->flags, orig_cflags, tb->trace_vcpu_dstate); | ||
200 | if (!qht_remove(&tb_ctx.htable, tb, h)) { | ||
201 | return; | ||
202 | @@ -XXX,XX +XXX,XX @@ TranslationBlock *tb_link_page(TranslationBlock *tb, tb_page_addr_t phys_pc, | ||
203 | tb_record(tb, p, p2); | ||
204 | |||
205 | /* add in the hash table */ | ||
206 | - h = tb_hash_func(phys_pc, (TARGET_TB_PCREL ? 0 : tb_pc(tb)), | ||
207 | + h = tb_hash_func(phys_pc, (tb->cflags & CF_PCREL ? 0 : tb_pc(tb)), | ||
208 | tb->flags, tb->cflags, tb->trace_vcpu_dstate); | ||
209 | qht_insert(&tb_ctx.htable, tb, h, &existing_tb); | ||
210 | |||
211 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/accel/tcg/translate-all.c | ||
214 | +++ b/accel/tcg/translate-all.c | ||
215 | @@ -XXX,XX +XXX,XX @@ static int encode_search(TranslationBlock *tb, uint8_t *block) | ||
216 | |||
217 | for (j = 0; j < TARGET_INSN_START_WORDS; ++j) { | ||
218 | if (i == 0) { | ||
219 | - prev = (!TARGET_TB_PCREL && j == 0 ? tb_pc(tb) : 0); | ||
220 | + prev = (!(tb_cflags(tb) & CF_PCREL) && j == 0 ? tb_pc(tb) : 0); | ||
221 | } else { | ||
222 | prev = tcg_ctx->gen_insn_data[i - 1][j]; | ||
223 | } | ||
224 | @@ -XXX,XX +XXX,XX @@ static int cpu_unwind_data_from_tb(TranslationBlock *tb, uintptr_t host_pc, | ||
225 | } | ||
226 | |||
227 | memset(data, 0, sizeof(uint64_t) * TARGET_INSN_START_WORDS); | ||
228 | - if (!TARGET_TB_PCREL) { | ||
229 | + if (!(tb_cflags(tb) & CF_PCREL)) { | ||
230 | data[0] = tb_pc(tb); | ||
231 | } | ||
232 | |||
233 | @@ -XXX,XX +XXX,XX @@ TranslationBlock *tb_gen_code(CPUState *cpu, | ||
234 | |||
235 | gen_code_buf = tcg_ctx->code_gen_ptr; | ||
236 | tb->tc.ptr = tcg_splitwx_to_rx(gen_code_buf); | ||
237 | -#if !TARGET_TB_PCREL | ||
238 | - tb->pc = pc; | ||
239 | -#endif | ||
240 | + if (!(cflags & CF_PCREL)) { | ||
241 | + tb->pc = pc; | ||
242 | + } | ||
243 | tb->cs_base = cs_base; | ||
244 | tb->flags = flags; | ||
245 | tb->cflags = cflags; | ||
246 | @@ -XXX,XX +XXX,XX @@ TranslationBlock *tb_gen_code(CPUState *cpu, | ||
247 | tb->tc.size = gen_code_size; | ||
248 | |||
249 | /* | ||
250 | - * For TARGET_TB_PCREL, attribute all executions of the generated | ||
251 | - * code to its first mapping. | ||
252 | + * For CF_PCREL, attribute all executions of the generated code | ||
253 | + * to its first mapping. | ||
254 | */ | ||
255 | perf_report_code(pc, tb, tcg_splitwx_to_rx(gen_code_buf)); | ||
256 | |||
257 | -- | ||
258 | 2.34.1 | ||
259 | |||
260 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-6-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | include/exec/exec-all.h | 27 +++++++++++---------------- | ||
9 | 1 file changed, 11 insertions(+), 16 deletions(-) | ||
10 | |||
11 | diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/include/exec/exec-all.h | ||
14 | +++ b/include/exec/exec-all.h | ||
15 | @@ -XXX,XX +XXX,XX @@ struct tb_tc { | ||
16 | }; | ||
17 | |||
18 | struct TranslationBlock { | ||
19 | -#if !TARGET_TB_PCREL | ||
20 | /* | ||
21 | * Guest PC corresponding to this block. This must be the true | ||
22 | * virtual address. Therefore e.g. x86 stores EIP + CS_BASE, and | ||
23 | * targets like Arm, MIPS, HP-PA, which reuse low bits for ISA or | ||
24 | * privilege, must store those bits elsewhere. | ||
25 | * | ||
26 | - * If TARGET_TB_PCREL, the opcodes for the TranslationBlock are | ||
27 | - * written such that the TB is associated only with the physical | ||
28 | - * page and may be run in any virtual address context. In this case, | ||
29 | - * PC must always be taken from ENV in a target-specific manner. | ||
30 | + * If CF_PCREL, the opcodes for the TranslationBlock are written | ||
31 | + * such that the TB is associated only with the physical page and | ||
32 | + * may be run in any virtual address context. In this case, PC | ||
33 | + * must always be taken from ENV in a target-specific manner. | ||
34 | * Unwind information is taken as offsets from the page, to be | ||
35 | * deposited into the "current" PC. | ||
36 | */ | ||
37 | target_ulong pc; | ||
38 | -#endif | ||
39 | |||
40 | /* | ||
41 | * Target-specific data associated with the TranslationBlock, e.g.: | ||
42 | @@ -XXX,XX +XXX,XX @@ struct TranslationBlock { | ||
43 | uintptr_t jmp_dest[2]; | ||
44 | }; | ||
45 | |||
46 | -/* Hide the read to avoid ifdefs for TARGET_TB_PCREL. */ | ||
47 | -static inline target_ulong tb_pc(const TranslationBlock *tb) | ||
48 | -{ | ||
49 | -#if TARGET_TB_PCREL | ||
50 | - qemu_build_not_reached(); | ||
51 | -#else | ||
52 | - return tb->pc; | ||
53 | -#endif | ||
54 | -} | ||
55 | - | ||
56 | /* Hide the qatomic_read to make code a little easier on the eyes */ | ||
57 | static inline uint32_t tb_cflags(const TranslationBlock *tb) | ||
58 | { | ||
59 | return qatomic_read(&tb->cflags); | ||
60 | } | ||
61 | |||
62 | +/* Hide the read to avoid ifdefs for CF_PCREL. */ | ||
63 | +static inline target_ulong tb_pc(const TranslationBlock *tb) | ||
64 | +{ | ||
65 | + assert(!(tb_cflags(tb) & CF_PCREL)); | ||
66 | + return tb->pc; | ||
67 | +} | ||
68 | + | ||
69 | static inline tb_page_addr_t tb_page_addr0(const TranslationBlock *tb) | ||
70 | { | ||
71 | #ifdef CONFIG_USER_ONLY | ||
72 | -- | ||
73 | 2.34.1 | ||
74 | |||
75 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-7-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/arm/tcg/translate.h | 2 +- | ||
9 | target/arm/cpu.c | 8 ++++---- | ||
10 | target/arm/tcg/translate-a64.c | 8 ++++---- | ||
11 | target/arm/tcg/translate.c | 6 +++--- | ||
12 | 4 files changed, 12 insertions(+), 12 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/tcg/translate.h | ||
17 | +++ b/target/arm/tcg/translate.h | ||
18 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
19 | /* The address of the current instruction being translated. */ | ||
20 | target_ulong pc_curr; | ||
21 | /* | ||
22 | - * For TARGET_TB_PCREL, the full value of cpu_pc is not known | ||
23 | + * For CF_PCREL, the full value of cpu_pc is not known | ||
24 | * (although the page offset is known). For convenience, the | ||
25 | * translation loop uses the full virtual address that triggered | ||
26 | * the translation, from base.pc_start through pc_curr. | ||
27 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/cpu.c | ||
30 | +++ b/target/arm/cpu.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static vaddr arm_cpu_get_pc(CPUState *cs) | ||
32 | void arm_cpu_synchronize_from_tb(CPUState *cs, | ||
33 | const TranslationBlock *tb) | ||
34 | { | ||
35 | - /* The program counter is always up to date with TARGET_TB_PCREL. */ | ||
36 | - if (!TARGET_TB_PCREL) { | ||
37 | + /* The program counter is always up to date with CF_PCREL. */ | ||
38 | + if (!(tb_cflags(tb) & CF_PCREL)) { | ||
39 | CPUARMState *env = cs->env_ptr; | ||
40 | /* | ||
41 | * It's OK to look at env for the current mode here, because it's | ||
42 | @@ -XXX,XX +XXX,XX @@ void arm_restore_state_to_opc(CPUState *cs, | ||
43 | CPUARMState *env = cs->env_ptr; | ||
44 | |||
45 | if (is_a64(env)) { | ||
46 | - if (TARGET_TB_PCREL) { | ||
47 | + if (tb_cflags(tb) & CF_PCREL) { | ||
48 | env->pc = (env->pc & TARGET_PAGE_MASK) | data[0]; | ||
49 | } else { | ||
50 | env->pc = data[0]; | ||
51 | @@ -XXX,XX +XXX,XX @@ void arm_restore_state_to_opc(CPUState *cs, | ||
52 | env->condexec_bits = 0; | ||
53 | env->exception.syndrome = data[2] << ARM_INSN_START_WORD2_SHIFT; | ||
54 | } else { | ||
55 | - if (TARGET_TB_PCREL) { | ||
56 | + if (tb_cflags(tb) & CF_PCREL) { | ||
57 | env->regs[15] = (env->regs[15] & TARGET_PAGE_MASK) | data[0]; | ||
58 | } else { | ||
59 | env->regs[15] = data[0]; | ||
60 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/tcg/translate-a64.c | ||
63 | +++ b/target/arm/tcg/translate-a64.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void reset_btype(DisasContext *s) | ||
65 | static void gen_pc_plus_diff(DisasContext *s, TCGv_i64 dest, target_long diff) | ||
66 | { | ||
67 | assert(s->pc_save != -1); | ||
68 | - if (TARGET_TB_PCREL) { | ||
69 | + if (tb_cflags(s->base.tb) & CF_PCREL) { | ||
70 | tcg_gen_addi_i64(dest, cpu_pc, (s->pc_curr - s->pc_save) + diff); | ||
71 | } else { | ||
72 | tcg_gen_movi_i64(dest, s->pc_curr + diff); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *s, int n, int64_t diff) | ||
74 | * update to pc to the unlinked path. A long chain of links | ||
75 | * can thus avoid many updates to the PC. | ||
76 | */ | ||
77 | - if (TARGET_TB_PCREL) { | ||
78 | + if (tb_cflags(s->base.tb) & CF_PCREL) { | ||
79 | gen_a64_update_pc(s, diff); | ||
80 | tcg_gen_goto_tb(n); | ||
81 | } else { | ||
82 | @@ -XXX,XX +XXX,XX @@ static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) | ||
83 | if (page) { | ||
84 | /* ADRP (page based) */ | ||
85 | offset <<= 12; | ||
86 | - /* The page offset is ok for TARGET_TB_PCREL. */ | ||
87 | + /* The page offset is ok for CF_PCREL. */ | ||
88 | offset -= s->pc_curr & 0xfff; | ||
89 | } | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) | ||
92 | DisasContext *dc = container_of(dcbase, DisasContext, base); | ||
93 | target_ulong pc_arg = dc->base.pc_next; | ||
94 | |||
95 | - if (TARGET_TB_PCREL) { | ||
96 | + if (tb_cflags(dcbase->tb) & CF_PCREL) { | ||
97 | pc_arg &= ~TARGET_PAGE_MASK; | ||
98 | } | ||
99 | tcg_gen_insn_start(pc_arg, 0, 0); | ||
100 | diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/target/arm/tcg/translate.c | ||
103 | +++ b/target/arm/tcg/translate.c | ||
104 | @@ -XXX,XX +XXX,XX @@ static target_long jmp_diff(DisasContext *s, target_long diff) | ||
105 | static void gen_pc_plus_diff(DisasContext *s, TCGv_i32 var, target_long diff) | ||
106 | { | ||
107 | assert(s->pc_save != -1); | ||
108 | - if (TARGET_TB_PCREL) { | ||
109 | + if (tb_cflags(s->base.tb) & CF_PCREL) { | ||
110 | tcg_gen_addi_i32(var, cpu_R[15], (s->pc_curr - s->pc_save) + diff); | ||
111 | } else { | ||
112 | tcg_gen_movi_i32(var, s->pc_curr + diff); | ||
113 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *s, int n, target_long diff) | ||
114 | * update to pc to the unlinked path. A long chain of links | ||
115 | * can thus avoid many updates to the PC. | ||
116 | */ | ||
117 | - if (TARGET_TB_PCREL) { | ||
118 | + if (tb_cflags(s->base.tb) & CF_PCREL) { | ||
119 | gen_update_pc(s, diff); | ||
120 | tcg_gen_goto_tb(n); | ||
121 | } else { | ||
122 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) | ||
123 | uint32_t condexec_bits; | ||
124 | target_ulong pc_arg = dc->base.pc_next; | ||
125 | |||
126 | - if (TARGET_TB_PCREL) { | ||
127 | + if (tb_cflags(dcbase->tb) & CF_PCREL) { | ||
128 | pc_arg &= ~TARGET_PAGE_MASK; | ||
129 | } | ||
130 | if (dc->eci) { | ||
131 | -- | ||
132 | 2.34.1 | ||
133 | |||
134 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | From: Anton Johansson via <qemu-devel@nongnu.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-8-anjo@rev.ng> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | --- | 7 | --- |
5 | target/i386/helper.h | 1 - | 8 | target/i386/helper.c | 2 +- |
6 | target/i386/tcg/misc_helper.c | 8 -------- | 9 | target/i386/tcg/tcg-cpu.c | 6 +++--- |
7 | target/i386/tcg/translate.c | 4 +--- | 10 | target/i386/tcg/translate.c | 26 +++++++++++++------------- |
8 | 3 files changed, 1 insertion(+), 12 deletions(-) | 11 | 3 files changed, 17 insertions(+), 17 deletions(-) |
9 | 12 | ||
10 | diff --git a/target/i386/helper.h b/target/i386/helper.h | 13 | diff --git a/target/i386/helper.c b/target/i386/helper.c |
11 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/target/i386/helper.h | 15 | --- a/target/i386/helper.c |
13 | +++ b/target/i386/helper.h | 16 | +++ b/target/i386/helper.c |
14 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(syscall, void, env, int) | 17 | @@ -XXX,XX +XXX,XX @@ static inline target_ulong get_memio_eip(CPUX86State *env) |
15 | DEF_HELPER_2(sysret, void, env, int) | 18 | } |
16 | #endif | 19 | |
17 | DEF_HELPER_FLAGS_2(pause, TCG_CALL_NO_WG, noreturn, env, int) | 20 | /* Per x86_restore_state_to_opc. */ |
18 | -DEF_HELPER_FLAGS_1(debug, TCG_CALL_NO_WG, noreturn, env) | 21 | - if (TARGET_TB_PCREL) { |
19 | DEF_HELPER_1(reset_rf, void, env) | 22 | + if (cs->tcg_cflags & CF_PCREL) { |
20 | DEF_HELPER_FLAGS_3(raise_interrupt, TCG_CALL_NO_WG, noreturn, env, int, int) | 23 | return (env->eip & TARGET_PAGE_MASK) | data[0]; |
21 | DEF_HELPER_FLAGS_2(raise_exception, TCG_CALL_NO_WG, noreturn, env, int) | 24 | } else { |
22 | diff --git a/target/i386/tcg/misc_helper.c b/target/i386/tcg/misc_helper.c | 25 | return data[0] - env->segs[R_CS].base; |
26 | diff --git a/target/i386/tcg/tcg-cpu.c b/target/i386/tcg/tcg-cpu.c | ||
23 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/i386/tcg/misc_helper.c | 28 | --- a/target/i386/tcg/tcg-cpu.c |
25 | +++ b/target/i386/tcg/misc_helper.c | 29 | +++ b/target/i386/tcg/tcg-cpu.c |
26 | @@ -XXX,XX +XXX,XX @@ void QEMU_NORETURN helper_pause(CPUX86State *env, int next_eip_addend) | 30 | @@ -XXX,XX +XXX,XX @@ static void x86_cpu_exec_exit(CPUState *cs) |
27 | do_pause(env); | 31 | static void x86_cpu_synchronize_from_tb(CPUState *cs, |
28 | } | 32 | const TranslationBlock *tb) |
29 | |||
30 | -void QEMU_NORETURN helper_debug(CPUX86State *env) | ||
31 | -{ | ||
32 | - CPUState *cs = env_cpu(env); | ||
33 | - | ||
34 | - cs->exception_index = EXCP_DEBUG; | ||
35 | - cpu_loop_exit(cs); | ||
36 | -} | ||
37 | - | ||
38 | uint64_t helper_rdpkru(CPUX86State *env, uint32_t ecx) | ||
39 | { | 33 | { |
40 | if ((env->cr[4] & CR4_PKE_MASK) == 0) { | 34 | - /* The instruction pointer is always up to date with TARGET_TB_PCREL. */ |
35 | - if (!TARGET_TB_PCREL) { | ||
36 | + /* The instruction pointer is always up to date with CF_PCREL. */ | ||
37 | + if (!(tb_cflags(tb) & CF_PCREL)) { | ||
38 | CPUX86State *env = cs->env_ptr; | ||
39 | env->eip = tb_pc(tb) - tb->cs_base; | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static void x86_restore_state_to_opc(CPUState *cs, | ||
42 | CPUX86State *env = &cpu->env; | ||
43 | int cc_op = data[1]; | ||
44 | |||
45 | - if (TARGET_TB_PCREL) { | ||
46 | + if (tb_cflags(tb) & CF_PCREL) { | ||
47 | env->eip = (env->eip & TARGET_PAGE_MASK) | data[0]; | ||
48 | } else { | ||
49 | env->eip = data[0] - tb->cs_base; | ||
41 | diff --git a/target/i386/tcg/translate.c b/target/i386/tcg/translate.c | 50 | diff --git a/target/i386/tcg/translate.c b/target/i386/tcg/translate.c |
42 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/target/i386/tcg/translate.c | 52 | --- a/target/i386/tcg/translate.c |
44 | +++ b/target/i386/tcg/translate.c | 53 | +++ b/target/i386/tcg/translate.c |
45 | @@ -XXX,XX +XXX,XX @@ do_gen_eob_worker(DisasContext *s, bool inhibit, bool recheck_tf, bool jr) | 54 | @@ -XXX,XX +XXX,XX @@ static inline void gen_op_st_rm_T0_A0(DisasContext *s, int idx, int d) |
46 | if (s->base.tb->flags & HF_RF_MASK) { | 55 | static void gen_update_eip_cur(DisasContext *s) |
47 | gen_helper_reset_rf(cpu_env); | 56 | { |
57 | assert(s->pc_save != -1); | ||
58 | - if (TARGET_TB_PCREL) { | ||
59 | + if (tb_cflags(s->base.tb) & CF_PCREL) { | ||
60 | tcg_gen_addi_tl(cpu_eip, cpu_eip, s->base.pc_next - s->pc_save); | ||
61 | } else { | ||
62 | tcg_gen_movi_tl(cpu_eip, s->base.pc_next - s->cs_base); | ||
63 | @@ -XXX,XX +XXX,XX @@ static void gen_update_eip_cur(DisasContext *s) | ||
64 | static void gen_update_eip_next(DisasContext *s) | ||
65 | { | ||
66 | assert(s->pc_save != -1); | ||
67 | - if (TARGET_TB_PCREL) { | ||
68 | + if (tb_cflags(s->base.tb) & CF_PCREL) { | ||
69 | tcg_gen_addi_tl(cpu_eip, cpu_eip, s->pc - s->pc_save); | ||
70 | } else { | ||
71 | tcg_gen_movi_tl(cpu_eip, s->pc - s->cs_base); | ||
72 | @@ -XXX,XX +XXX,XX @@ static TCGv_i32 eip_next_i32(DisasContext *s) | ||
73 | if (CODE64(s)) { | ||
74 | return tcg_constant_i32(-1); | ||
48 | } | 75 | } |
49 | - if (s->base.singlestep_enabled) { | 76 | - if (TARGET_TB_PCREL) { |
50 | - gen_helper_debug(cpu_env); | 77 | + if (tb_cflags(s->base.tb) & CF_PCREL) { |
51 | - } else if (recheck_tf) { | 78 | TCGv_i32 ret = tcg_temp_new_i32(); |
52 | + if (recheck_tf) { | 79 | tcg_gen_trunc_tl_i32(ret, cpu_eip); |
53 | gen_helper_rechecking_single_step(cpu_env); | 80 | tcg_gen_addi_i32(ret, ret, s->pc - s->pc_save); |
54 | tcg_gen_exit_tb(NULL, 0); | 81 | @@ -XXX,XX +XXX,XX @@ static TCGv_i32 eip_next_i32(DisasContext *s) |
55 | } else if (s->flags & HF_TF_MASK) { | 82 | static TCGv eip_next_tl(DisasContext *s) |
83 | { | ||
84 | assert(s->pc_save != -1); | ||
85 | - if (TARGET_TB_PCREL) { | ||
86 | + if (tb_cflags(s->base.tb) & CF_PCREL) { | ||
87 | TCGv ret = tcg_temp_new(); | ||
88 | tcg_gen_addi_tl(ret, cpu_eip, s->pc - s->pc_save); | ||
89 | return ret; | ||
90 | @@ -XXX,XX +XXX,XX @@ static TCGv eip_next_tl(DisasContext *s) | ||
91 | static TCGv eip_cur_tl(DisasContext *s) | ||
92 | { | ||
93 | assert(s->pc_save != -1); | ||
94 | - if (TARGET_TB_PCREL) { | ||
95 | + if (tb_cflags(s->base.tb) & CF_PCREL) { | ||
96 | TCGv ret = tcg_temp_new(); | ||
97 | tcg_gen_addi_tl(ret, cpu_eip, s->base.pc_next - s->pc_save); | ||
98 | return ret; | ||
99 | @@ -XXX,XX +XXX,XX @@ static void gen_rot_rm_T1(DisasContext *s, MemOp ot, int op1, int is_right) | ||
100 | tcg_temp_free_i32(t0); | ||
101 | tcg_temp_free_i32(t1); | ||
102 | |||
103 | - /* The CC_OP value is no longer predictable. */ | ||
104 | + /* The CC_OP value is no longer predictable. */ | ||
105 | set_cc_op(s, CC_OP_DYNAMIC); | ||
106 | } | ||
107 | |||
108 | @@ -XXX,XX +XXX,XX @@ static void gen_rotc_rm_T1(DisasContext *s, MemOp ot, int op1, | ||
109 | gen_op_ld_v(s, ot, s->T0, s->A0); | ||
110 | else | ||
111 | gen_op_mov_v_reg(s, ot, s->T0, op1); | ||
112 | - | ||
113 | + | ||
114 | if (is_right) { | ||
115 | switch (ot) { | ||
116 | case MO_8: | ||
117 | @@ -XXX,XX +XXX,XX @@ static TCGv gen_lea_modrm_1(DisasContext *s, AddressParts a, bool is_vsib) | ||
118 | ea = cpu_regs[a.base]; | ||
119 | } | ||
120 | if (!ea) { | ||
121 | - if (TARGET_TB_PCREL && a.base == -2) { | ||
122 | + if (tb_cflags(s->base.tb) & CF_PCREL && a.base == -2) { | ||
123 | /* With cpu_eip ~= pc_save, the expression is pc-relative. */ | ||
124 | tcg_gen_addi_tl(s->A0, cpu_eip, a.disp - s->pc_save); | ||
125 | } else { | ||
126 | @@ -XXX,XX +XXX,XX @@ static void gen_jmp_rel(DisasContext *s, MemOp ot, int diff, int tb_num) | ||
127 | if (!CODE64(s)) { | ||
128 | if (ot == MO_16) { | ||
129 | mask = 0xffff; | ||
130 | - if (TARGET_TB_PCREL && CODE32(s)) { | ||
131 | + if (tb_cflags(s->base.tb) & CF_PCREL && CODE32(s)) { | ||
132 | use_goto_tb = false; | ||
133 | } | ||
134 | } else { | ||
135 | @@ -XXX,XX +XXX,XX @@ static void gen_jmp_rel(DisasContext *s, MemOp ot, int diff, int tb_num) | ||
136 | gen_update_cc_op(s); | ||
137 | set_cc_op(s, CC_OP_DYNAMIC); | ||
138 | |||
139 | - if (TARGET_TB_PCREL) { | ||
140 | + if (tb_cflags(s->base.tb) & CF_PCREL) { | ||
141 | tcg_gen_addi_tl(cpu_eip, cpu_eip, new_pc - s->pc_save); | ||
142 | /* | ||
143 | * If we can prove the branch does not leave the page and we have | ||
144 | @@ -XXX,XX +XXX,XX @@ static void gen_jmp_rel(DisasContext *s, MemOp ot, int diff, int tb_num) | ||
145 | translator_use_goto_tb(&s->base, new_eip + s->cs_base)) { | ||
146 | /* jump to same page: we can use a direct jump */ | ||
147 | tcg_gen_goto_tb(tb_num); | ||
148 | - if (!TARGET_TB_PCREL) { | ||
149 | + if (!(tb_cflags(s->base.tb) & CF_PCREL)) { | ||
150 | tcg_gen_movi_tl(cpu_eip, new_eip); | ||
151 | } | ||
152 | tcg_gen_exit_tb(s->base.tb, tb_num); | ||
153 | s->base.is_jmp = DISAS_NORETURN; | ||
154 | } else { | ||
155 | - if (!TARGET_TB_PCREL) { | ||
156 | + if (!(tb_cflags(s->base.tb) & CF_PCREL)) { | ||
157 | tcg_gen_movi_tl(cpu_eip, new_eip); | ||
158 | } | ||
159 | if (s->jmp_opt) { | ||
160 | @@ -XXX,XX +XXX,XX @@ static void i386_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) | ||
161 | target_ulong pc_arg = dc->base.pc_next; | ||
162 | |||
163 | dc->prev_insn_end = tcg_last_op(); | ||
164 | - if (TARGET_TB_PCREL) { | ||
165 | + if (tb_cflags(dcbase->tb) & CF_PCREL) { | ||
166 | pc_arg -= dc->cs_base; | ||
167 | pc_arg &= ~TARGET_PAGE_MASK; | ||
168 | } | ||
56 | -- | 169 | -- |
57 | 2.25.1 | 170 | 2.34.1 |
58 | 171 | ||
59 | 172 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-9-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | include/exec/cpu-defs.h | 3 --- | ||
9 | 1 file changed, 3 deletions(-) | ||
10 | |||
11 | diff --git a/include/exec/cpu-defs.h b/include/exec/cpu-defs.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/include/exec/cpu-defs.h | ||
14 | +++ b/include/exec/cpu-defs.h | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | # error TARGET_PAGE_BITS must be defined in cpu-param.h | ||
17 | # endif | ||
18 | #endif | ||
19 | -#ifndef TARGET_TB_PCREL | ||
20 | -# define TARGET_TB_PCREL 0 | ||
21 | -#endif | ||
22 | |||
23 | #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8) | ||
24 | |||
25 | -- | ||
26 | 2.34.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-10-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/arm/cpu-param.h | 2 -- | ||
9 | 1 file changed, 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/cpu-param.h | ||
14 | +++ b/target/arm/cpu-param.h | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | # define TARGET_PAGE_BITS_VARY | ||
17 | # define TARGET_PAGE_BITS_MIN 10 | ||
18 | |||
19 | -# define TARGET_TB_PCREL 1 | ||
20 | - | ||
21 | /* | ||
22 | * Cache the attrs and shareability fields from the page table entry. | ||
23 | * | ||
24 | -- | ||
25 | 2.34.1 | ||
26 | |||
27 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-11-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/i386/cpu-param.h | 4 ---- | ||
9 | 1 file changed, 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/i386/cpu-param.h b/target/i386/cpu-param.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/i386/cpu-param.h | ||
14 | +++ b/target/i386/cpu-param.h | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | #define TARGET_PAGE_BITS 12 | ||
17 | #define NB_MMU_MODES 5 | ||
18 | |||
19 | -#ifndef CONFIG_USER_ONLY | ||
20 | -# define TARGET_TB_PCREL 1 | ||
21 | -#endif | ||
22 | - | ||
23 | #endif | ||
24 | -- | ||
25 | 2.34.1 | ||
26 | |||
27 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically, which means | 1 | From: Anton Johansson via <qemu-devel@nongnu.org> |
---|---|---|---|
2 | we don't need to do anything in the wrappers. | ||
3 | 2 | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 3 | tb-jmp-cache.h contains a few small functions that only exist to hide a |
4 | CF_PCREL check, however the caller often already performs such a check. | ||
5 | |||
6 | This patch moves CF_PCREL checks from the callee to the caller, and also | ||
7 | removes these functions which now only hide an access of the jmp-cache. | ||
8 | |||
9 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-Id: <20230227135202.9710-12-anjo@rev.ng> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | --- | 13 | --- |
7 | target/riscv/translate.c | 27 +------------------ | 14 | accel/tcg/tb-jmp-cache.h | 36 --------------------------- |
8 | .../riscv/insn_trans/trans_privileged.c.inc | 4 +-- | 15 | accel/tcg/cpu-exec.c | 54 +++++++++++++++++++++++++++++----------- |
9 | target/riscv/insn_trans/trans_rvi.c.inc | 8 +++--- | 16 | 2 files changed, 40 insertions(+), 50 deletions(-) |
10 | target/riscv/insn_trans/trans_rvv.c.inc | 2 +- | ||
11 | 4 files changed, 7 insertions(+), 34 deletions(-) | ||
12 | 17 | ||
13 | diff --git a/target/riscv/translate.c b/target/riscv/translate.c | 18 | diff --git a/accel/tcg/tb-jmp-cache.h b/accel/tcg/tb-jmp-cache.h |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/riscv/translate.c | 20 | --- a/accel/tcg/tb-jmp-cache.h |
16 | +++ b/target/riscv/translate.c | 21 | +++ b/accel/tcg/tb-jmp-cache.h |
17 | @@ -XXX,XX +XXX,XX @@ static void generate_exception_mtval(DisasContext *ctx, int excp) | 22 | @@ -XXX,XX +XXX,XX @@ struct CPUJumpCache { |
18 | ctx->base.is_jmp = DISAS_NORETURN; | 23 | } array[TB_JMP_CACHE_SIZE]; |
19 | } | 24 | }; |
20 | 25 | ||
21 | -static void gen_exception_debug(void) | 26 | -static inline TranslationBlock * |
27 | -tb_jmp_cache_get_tb(CPUJumpCache *jc, uint32_t cflags, uint32_t hash) | ||
22 | -{ | 28 | -{ |
23 | - gen_helper_raise_exception(cpu_env, tcg_constant_i32(EXCP_DEBUG)); | 29 | - if (cflags & CF_PCREL) { |
24 | -} | 30 | - /* Use acquire to ensure current load of pc from jc. */ |
25 | - | 31 | - return qatomic_load_acquire(&jc->array[hash].tb); |
26 | -/* Wrapper around tcg_gen_exit_tb that handles single stepping */ | ||
27 | -static void exit_tb(DisasContext *ctx) | ||
28 | -{ | ||
29 | - if (ctx->base.singlestep_enabled) { | ||
30 | - gen_exception_debug(); | ||
31 | - } else { | 32 | - } else { |
32 | - tcg_gen_exit_tb(NULL, 0); | 33 | - /* Use rcu_read to ensure current load of pc from *tb. */ |
34 | - return qatomic_rcu_read(&jc->array[hash].tb); | ||
33 | - } | 35 | - } |
34 | -} | 36 | -} |
35 | - | 37 | - |
36 | -/* Wrapper around tcg_gen_lookup_and_goto_ptr that handles single stepping */ | 38 | -static inline target_ulong |
37 | -static void lookup_and_goto_ptr(DisasContext *ctx) | 39 | -tb_jmp_cache_get_pc(CPUJumpCache *jc, uint32_t hash, TranslationBlock *tb) |
38 | -{ | 40 | -{ |
39 | - if (ctx->base.singlestep_enabled) { | 41 | - if (tb_cflags(tb) & CF_PCREL) { |
40 | - gen_exception_debug(); | 42 | - return jc->array[hash].pc; |
41 | - } else { | 43 | - } else { |
42 | - tcg_gen_lookup_and_goto_ptr(); | 44 | - return tb_pc(tb); |
43 | - } | 45 | - } |
44 | -} | 46 | -} |
45 | - | 47 | - |
46 | static void gen_exception_illegal(DisasContext *ctx) | 48 | -static inline void |
47 | { | 49 | -tb_jmp_cache_set(CPUJumpCache *jc, uint32_t hash, |
48 | generate_exception(ctx, RISCV_EXCP_ILLEGAL_INST); | 50 | - TranslationBlock *tb, target_ulong pc) |
49 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) | 51 | -{ |
50 | tcg_gen_exit_tb(ctx->base.tb, n); | 52 | - if (tb_cflags(tb) & CF_PCREL) { |
51 | } else { | 53 | - jc->array[hash].pc = pc; |
52 | tcg_gen_movi_tl(cpu_pc, dest); | 54 | - /* Use store_release on tb to ensure pc is written first. */ |
53 | - lookup_and_goto_ptr(ctx); | 55 | - qatomic_store_release(&jc->array[hash].tb, tb); |
54 | + tcg_gen_lookup_and_goto_ptr(); | 56 | - } else{ |
57 | - /* Use the pc value already stored in tb->pc. */ | ||
58 | - qatomic_set(&jc->array[hash].tb, tb); | ||
59 | - } | ||
60 | -} | ||
61 | - | ||
62 | #endif /* ACCEL_TCG_TB_JMP_CACHE_H */ | ||
63 | diff --git a/accel/tcg/cpu-exec.c b/accel/tcg/cpu-exec.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/accel/tcg/cpu-exec.c | ||
66 | +++ b/accel/tcg/cpu-exec.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static inline TranslationBlock *tb_lookup(CPUState *cpu, target_ulong pc, | ||
68 | |||
69 | hash = tb_jmp_cache_hash_func(pc); | ||
70 | jc = cpu->tb_jmp_cache; | ||
71 | - tb = tb_jmp_cache_get_tb(jc, cflags, hash); | ||
72 | |||
73 | - if (likely(tb && | ||
74 | - tb_jmp_cache_get_pc(jc, hash, tb) == pc && | ||
75 | - tb->cs_base == cs_base && | ||
76 | - tb->flags == flags && | ||
77 | - tb->trace_vcpu_dstate == *cpu->trace_dstate && | ||
78 | - tb_cflags(tb) == cflags)) { | ||
79 | - return tb; | ||
80 | + if (cflags & CF_PCREL) { | ||
81 | + /* Use acquire to ensure current load of pc from jc. */ | ||
82 | + tb = qatomic_load_acquire(&jc->array[hash].tb); | ||
83 | + | ||
84 | + if (likely(tb && | ||
85 | + jc->array[hash].pc == pc && | ||
86 | + tb->cs_base == cs_base && | ||
87 | + tb->flags == flags && | ||
88 | + tb->trace_vcpu_dstate == *cpu->trace_dstate && | ||
89 | + tb_cflags(tb) == cflags)) { | ||
90 | + return tb; | ||
91 | + } | ||
92 | + tb = tb_htable_lookup(cpu, pc, cs_base, flags, cflags); | ||
93 | + if (tb == NULL) { | ||
94 | + return NULL; | ||
95 | + } | ||
96 | + jc->array[hash].pc = pc; | ||
97 | + /* Use store_release on tb to ensure pc is written first. */ | ||
98 | + qatomic_store_release(&jc->array[hash].tb, tb); | ||
99 | + } else { | ||
100 | + /* Use rcu_read to ensure current load of pc from *tb. */ | ||
101 | + tb = qatomic_rcu_read(&jc->array[hash].tb); | ||
102 | + | ||
103 | + if (likely(tb && | ||
104 | + tb_pc(tb) == pc && | ||
105 | + tb->cs_base == cs_base && | ||
106 | + tb->flags == flags && | ||
107 | + tb->trace_vcpu_dstate == *cpu->trace_dstate && | ||
108 | + tb_cflags(tb) == cflags)) { | ||
109 | + return tb; | ||
110 | + } | ||
111 | + tb = tb_htable_lookup(cpu, pc, cs_base, flags, cflags); | ||
112 | + if (tb == NULL) { | ||
113 | + return NULL; | ||
114 | + } | ||
115 | + /* Use the pc value already stored in tb->pc. */ | ||
116 | + qatomic_set(&jc->array[hash].tb, tb); | ||
55 | } | 117 | } |
118 | - tb = tb_htable_lookup(cpu, pc, cs_base, flags, cflags); | ||
119 | - if (tb == NULL) { | ||
120 | - return NULL; | ||
121 | - } | ||
122 | - tb_jmp_cache_set(jc, hash, tb, pc); | ||
123 | + | ||
124 | return tb; | ||
56 | } | 125 | } |
57 | 126 | ||
58 | diff --git a/target/riscv/insn_trans/trans_privileged.c.inc b/target/riscv/insn_trans/trans_privileged.c.inc | 127 | @@ -XXX,XX +XXX,XX @@ cpu_exec_loop(CPUState *cpu, SyncClocks *sc) |
59 | index XXXXXXX..XXXXXXX 100644 | 128 | * for the fast lookup |
60 | --- a/target/riscv/insn_trans/trans_privileged.c.inc | 129 | */ |
61 | +++ b/target/riscv/insn_trans/trans_privileged.c.inc | 130 | h = tb_jmp_cache_hash_func(pc); |
62 | @@ -XXX,XX +XXX,XX @@ static bool trans_sret(DisasContext *ctx, arg_sret *a) | 131 | - tb_jmp_cache_set(cpu->tb_jmp_cache, h, tb, pc); |
63 | 132 | + /* Use the pc value already stored in tb->pc. */ | |
64 | if (has_ext(ctx, RVS)) { | 133 | + qatomic_set(&cpu->tb_jmp_cache->array[h].tb, tb); |
65 | gen_helper_sret(cpu_pc, cpu_env, cpu_pc); | 134 | } |
66 | - exit_tb(ctx); /* no chaining */ | 135 | |
67 | + tcg_gen_exit_tb(NULL, 0); /* no chaining */ | ||
68 | ctx->base.is_jmp = DISAS_NORETURN; | ||
69 | } else { | ||
70 | return false; | ||
71 | @@ -XXX,XX +XXX,XX @@ static bool trans_mret(DisasContext *ctx, arg_mret *a) | ||
72 | #ifndef CONFIG_USER_ONLY | 136 | #ifndef CONFIG_USER_ONLY |
73 | tcg_gen_movi_tl(cpu_pc, ctx->base.pc_next); | ||
74 | gen_helper_mret(cpu_pc, cpu_env, cpu_pc); | ||
75 | - exit_tb(ctx); /* no chaining */ | ||
76 | + tcg_gen_exit_tb(NULL, 0); /* no chaining */ | ||
77 | ctx->base.is_jmp = DISAS_NORETURN; | ||
78 | return true; | ||
79 | #else | ||
80 | diff --git a/target/riscv/insn_trans/trans_rvi.c.inc b/target/riscv/insn_trans/trans_rvi.c.inc | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/riscv/insn_trans/trans_rvi.c.inc | ||
83 | +++ b/target/riscv/insn_trans/trans_rvi.c.inc | ||
84 | @@ -XXX,XX +XXX,XX @@ static bool trans_jalr(DisasContext *ctx, arg_jalr *a) | ||
85 | if (a->rd != 0) { | ||
86 | tcg_gen_movi_tl(cpu_gpr[a->rd], ctx->pc_succ_insn); | ||
87 | } | ||
88 | - | ||
89 | - /* No chaining with JALR. */ | ||
90 | - lookup_and_goto_ptr(ctx); | ||
91 | + tcg_gen_lookup_and_goto_ptr(); | ||
92 | |||
93 | if (misaligned) { | ||
94 | gen_set_label(misaligned); | ||
95 | @@ -XXX,XX +XXX,XX @@ static bool trans_fence_i(DisasContext *ctx, arg_fence_i *a) | ||
96 | * however we need to end the translation block | ||
97 | */ | ||
98 | tcg_gen_movi_tl(cpu_pc, ctx->pc_succ_insn); | ||
99 | - exit_tb(ctx); | ||
100 | + tcg_gen_exit_tb(NULL, 0); | ||
101 | ctx->base.is_jmp = DISAS_NORETURN; | ||
102 | return true; | ||
103 | } | ||
104 | @@ -XXX,XX +XXX,XX @@ static bool do_csr_post(DisasContext *ctx) | ||
105 | { | ||
106 | /* We may have changed important cpu state -- exit to main loop. */ | ||
107 | tcg_gen_movi_tl(cpu_pc, ctx->pc_succ_insn); | ||
108 | - exit_tb(ctx); | ||
109 | + tcg_gen_exit_tb(NULL, 0); | ||
110 | ctx->base.is_jmp = DISAS_NORETURN; | ||
111 | return true; | ||
112 | } | ||
113 | diff --git a/target/riscv/insn_trans/trans_rvv.c.inc b/target/riscv/insn_trans/trans_rvv.c.inc | ||
114 | index XXXXXXX..XXXXXXX 100644 | ||
115 | --- a/target/riscv/insn_trans/trans_rvv.c.inc | ||
116 | +++ b/target/riscv/insn_trans/trans_rvv.c.inc | ||
117 | @@ -XXX,XX +XXX,XX @@ static bool trans_vsetvl(DisasContext *ctx, arg_vsetvl *a) | ||
118 | gen_set_gpr(ctx, a->rd, dst); | ||
119 | |||
120 | tcg_gen_movi_tl(cpu_pc, ctx->pc_succ_insn); | ||
121 | - lookup_and_goto_ptr(ctx); | ||
122 | + tcg_gen_lookup_and_goto_ptr(); | ||
123 | ctx->base.is_jmp = DISAS_NORETURN; | ||
124 | return true; | ||
125 | } | ||
126 | -- | 137 | -- |
127 | 2.25.1 | 138 | 2.34.1 |
128 | 139 | ||
129 | 140 | diff view generated by jsdifflib |
1 | Currently the change in cpu_tb_exec is masked by the debug exception | 1 | From: Anton Johansson via <qemu-devel@nongnu.org> |
---|---|---|---|
2 | being raised by the translators. But this allows us to remove that code. | ||
3 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-13-anjo@rev.ng> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 7 | --- |
6 | accel/tcg/cpu-exec.c | 11 +++++++++++ | 8 | accel/tcg/internal.h | 2 +- |
7 | 1 file changed, 11 insertions(+) | 9 | accel/tcg/cpu-exec.c | 6 +++--- |
10 | accel/tcg/tb-maint.c | 8 ++++---- | ||
11 | accel/tcg/translate-all.c | 4 ++-- | ||
12 | 4 files changed, 10 insertions(+), 10 deletions(-) | ||
8 | 13 | ||
14 | diff --git a/accel/tcg/internal.h b/accel/tcg/internal.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/accel/tcg/internal.h | ||
17 | +++ b/accel/tcg/internal.h | ||
18 | @@ -XXX,XX +XXX,XX @@ static inline target_ulong log_pc(CPUState *cpu, const TranslationBlock *tb) | ||
19 | if (tb_cflags(tb) & CF_PCREL) { | ||
20 | return cpu->cc->get_pc(cpu); | ||
21 | } else { | ||
22 | - return tb_pc(tb); | ||
23 | + return tb->pc; | ||
24 | } | ||
25 | } | ||
26 | |||
9 | diff --git a/accel/tcg/cpu-exec.c b/accel/tcg/cpu-exec.c | 27 | diff --git a/accel/tcg/cpu-exec.c b/accel/tcg/cpu-exec.c |
10 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/accel/tcg/cpu-exec.c | 29 | --- a/accel/tcg/cpu-exec.c |
12 | +++ b/accel/tcg/cpu-exec.c | 30 | +++ b/accel/tcg/cpu-exec.c |
31 | @@ -XXX,XX +XXX,XX @@ static bool tb_lookup_cmp(const void *p, const void *d) | ||
32 | const TranslationBlock *tb = p; | ||
33 | const struct tb_desc *desc = d; | ||
34 | |||
35 | - if ((tb_cflags(tb) & CF_PCREL || tb_pc(tb) == desc->pc) && | ||
36 | + if ((tb_cflags(tb) & CF_PCREL || tb->pc == desc->pc) && | ||
37 | tb_page_addr0(tb) == desc->page_addr0 && | ||
38 | tb->cs_base == desc->cs_base && | ||
39 | tb->flags == desc->flags && | ||
40 | @@ -XXX,XX +XXX,XX @@ static inline TranslationBlock *tb_lookup(CPUState *cpu, target_ulong pc, | ||
41 | tb = qatomic_rcu_read(&jc->array[hash].tb); | ||
42 | |||
43 | if (likely(tb && | ||
44 | - tb_pc(tb) == pc && | ||
45 | + tb->pc == pc && | ||
46 | tb->cs_base == cs_base && | ||
47 | tb->flags == flags && | ||
48 | tb->trace_vcpu_dstate == *cpu->trace_dstate && | ||
13 | @@ -XXX,XX +XXX,XX @@ cpu_tb_exec(CPUState *cpu, TranslationBlock *itb, int *tb_exit) | 49 | @@ -XXX,XX +XXX,XX @@ cpu_tb_exec(CPUState *cpu, TranslationBlock *itb, int *tb_exit) |
14 | cc->set_pc(cpu, last_tb->pc); | 50 | } else { |
51 | tcg_debug_assert(!(tb_cflags(last_tb) & CF_PCREL)); | ||
52 | assert(cc->set_pc); | ||
53 | - cc->set_pc(cpu, tb_pc(last_tb)); | ||
54 | + cc->set_pc(cpu, last_tb->pc); | ||
15 | } | 55 | } |
56 | if (qemu_loglevel_mask(CPU_LOG_EXEC)) { | ||
57 | target_ulong pc = log_pc(cpu, last_tb); | ||
58 | diff --git a/accel/tcg/tb-maint.c b/accel/tcg/tb-maint.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/accel/tcg/tb-maint.c | ||
61 | +++ b/accel/tcg/tb-maint.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool tb_cmp(const void *ap, const void *bp) | ||
63 | const TranslationBlock *a = ap; | ||
64 | const TranslationBlock *b = bp; | ||
65 | |||
66 | - return ((tb_cflags(a) & CF_PCREL || tb_pc(a) == tb_pc(b)) && | ||
67 | + return ((tb_cflags(a) & CF_PCREL || a->pc == b->pc) && | ||
68 | a->cs_base == b->cs_base && | ||
69 | a->flags == b->flags && | ||
70 | (tb_cflags(a) & ~CF_INVALID) == (tb_cflags(b) & ~CF_INVALID) && | ||
71 | @@ -XXX,XX +XXX,XX @@ static void tb_jmp_cache_inval_tb(TranslationBlock *tb) | ||
72 | tcg_flush_jmp_cache(cpu); | ||
73 | } | ||
74 | } else { | ||
75 | - uint32_t h = tb_jmp_cache_hash_func(tb_pc(tb)); | ||
76 | + uint32_t h = tb_jmp_cache_hash_func(tb->pc); | ||
77 | |||
78 | CPU_FOREACH(cpu) { | ||
79 | CPUJumpCache *jc = cpu->tb_jmp_cache; | ||
80 | @@ -XXX,XX +XXX,XX @@ static void do_tb_phys_invalidate(TranslationBlock *tb, bool rm_from_page_list) | ||
81 | |||
82 | /* remove the TB from the hash list */ | ||
83 | phys_pc = tb_page_addr0(tb); | ||
84 | - h = tb_hash_func(phys_pc, (orig_cflags & CF_PCREL ? 0 : tb_pc(tb)), | ||
85 | + h = tb_hash_func(phys_pc, (orig_cflags & CF_PCREL ? 0 : tb->pc), | ||
86 | tb->flags, orig_cflags, tb->trace_vcpu_dstate); | ||
87 | if (!qht_remove(&tb_ctx.htable, tb, h)) { | ||
88 | return; | ||
89 | @@ -XXX,XX +XXX,XX @@ TranslationBlock *tb_link_page(TranslationBlock *tb, tb_page_addr_t phys_pc, | ||
90 | tb_record(tb, p, p2); | ||
91 | |||
92 | /* add in the hash table */ | ||
93 | - h = tb_hash_func(phys_pc, (tb->cflags & CF_PCREL ? 0 : tb_pc(tb)), | ||
94 | + h = tb_hash_func(phys_pc, (tb->cflags & CF_PCREL ? 0 : tb->pc), | ||
95 | tb->flags, tb->cflags, tb->trace_vcpu_dstate); | ||
96 | qht_insert(&tb_ctx.htable, tb, h, &existing_tb); | ||
97 | |||
98 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/accel/tcg/translate-all.c | ||
101 | +++ b/accel/tcg/translate-all.c | ||
102 | @@ -XXX,XX +XXX,XX @@ static int encode_search(TranslationBlock *tb, uint8_t *block) | ||
103 | |||
104 | for (j = 0; j < TARGET_INSN_START_WORDS; ++j) { | ||
105 | if (i == 0) { | ||
106 | - prev = (!(tb_cflags(tb) & CF_PCREL) && j == 0 ? tb_pc(tb) : 0); | ||
107 | + prev = (!(tb_cflags(tb) & CF_PCREL) && j == 0 ? tb->pc : 0); | ||
108 | } else { | ||
109 | prev = tcg_ctx->gen_insn_data[i - 1][j]; | ||
110 | } | ||
111 | @@ -XXX,XX +XXX,XX @@ static int cpu_unwind_data_from_tb(TranslationBlock *tb, uintptr_t host_pc, | ||
112 | |||
113 | memset(data, 0, sizeof(uint64_t) * TARGET_INSN_START_WORDS); | ||
114 | if (!(tb_cflags(tb) & CF_PCREL)) { | ||
115 | - data[0] = tb_pc(tb); | ||
116 | + data[0] = tb->pc; | ||
16 | } | 117 | } |
17 | + | 118 | |
18 | + /* | 119 | /* |
19 | + * If gdb single-step, and we haven't raised another exception, | ||
20 | + * raise a debug exception. Single-step with another exception | ||
21 | + * is handled in cpu_handle_exception. | ||
22 | + */ | ||
23 | + if (unlikely(cpu->singlestep_enabled) && cpu->exception_index == -1) { | ||
24 | + cpu->exception_index = EXCP_DEBUG; | ||
25 | + cpu_loop_exit(cpu); | ||
26 | + } | ||
27 | + | ||
28 | return last_tb; | ||
29 | } | ||
30 | |||
31 | -- | 120 | -- |
32 | 2.25.1 | 121 | 2.34.1 |
33 | 122 | ||
34 | 123 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-14-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/tricore/cpu.c | 3 ++- | ||
9 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/tricore/cpu.c b/target/tricore/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/tricore/cpu.c | ||
14 | +++ b/target/tricore/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void tricore_cpu_synchronize_from_tb(CPUState *cs, | ||
16 | TriCoreCPU *cpu = TRICORE_CPU(cs); | ||
17 | CPUTriCoreState *env = &cpu->env; | ||
18 | |||
19 | - env->PC = tb_pc(tb); | ||
20 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
21 | + env->PC = tb->pc; | ||
22 | } | ||
23 | |||
24 | static void tricore_restore_state_to_opc(CPUState *cs, | ||
25 | -- | ||
26 | 2.34.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-15-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/sparc/cpu.c | 4 +++- | ||
9 | 1 file changed, 3 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/sparc/cpu.c b/target/sparc/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/sparc/cpu.c | ||
14 | +++ b/target/sparc/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | #include "exec/exec-all.h" | ||
17 | #include "hw/qdev-properties.h" | ||
18 | #include "qapi/visitor.h" | ||
19 | +#include "tcg/tcg.h" | ||
20 | |||
21 | //#define DEBUG_FEATURES | ||
22 | |||
23 | @@ -XXX,XX +XXX,XX @@ static void sparc_cpu_synchronize_from_tb(CPUState *cs, | ||
24 | { | ||
25 | SPARCCPU *cpu = SPARC_CPU(cs); | ||
26 | |||
27 | - cpu->env.pc = tb_pc(tb); | ||
28 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
29 | + cpu->env.pc = tb->pc; | ||
30 | cpu->env.npc = tb->cs_base; | ||
31 | } | ||
32 | |||
33 | -- | ||
34 | 2.34.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-16-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/sh4/cpu.c | 6 ++++-- | ||
9 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/sh4/cpu.c b/target/sh4/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/sh4/cpu.c | ||
14 | +++ b/target/sh4/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | #include "migration/vmstate.h" | ||
17 | #include "exec/exec-all.h" | ||
18 | #include "fpu/softfloat-helpers.h" | ||
19 | +#include "tcg/tcg.h" | ||
20 | |||
21 | static void superh_cpu_set_pc(CPUState *cs, vaddr value) | ||
22 | { | ||
23 | @@ -XXX,XX +XXX,XX @@ static void superh_cpu_synchronize_from_tb(CPUState *cs, | ||
24 | { | ||
25 | SuperHCPU *cpu = SUPERH_CPU(cs); | ||
26 | |||
27 | - cpu->env.pc = tb_pc(tb); | ||
28 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
29 | + cpu->env.pc = tb->pc; | ||
30 | cpu->env.flags = tb->flags & TB_FLAG_ENVFLAGS_MASK; | ||
31 | } | ||
32 | |||
33 | @@ -XXX,XX +XXX,XX @@ static bool superh_io_recompile_replay_branch(CPUState *cs, | ||
34 | CPUSH4State *env = &cpu->env; | ||
35 | |||
36 | if ((env->flags & (TB_FLAG_DELAY_SLOT | TB_FLAG_DELAY_SLOT_COND)) | ||
37 | - && env->pc != tb_pc(tb)) { | ||
38 | + && !(cs->tcg_cflags & CF_PCREL) && env->pc != tb->pc) { | ||
39 | env->pc -= 2; | ||
40 | env->flags &= ~(TB_FLAG_DELAY_SLOT | TB_FLAG_DELAY_SLOT_COND); | ||
41 | return true; | ||
42 | -- | ||
43 | 2.34.1 | ||
44 | |||
45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-17-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/rx/cpu.c | 3 ++- | ||
9 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/rx/cpu.c b/target/rx/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/rx/cpu.c | ||
14 | +++ b/target/rx/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void rx_cpu_synchronize_from_tb(CPUState *cs, | ||
16 | { | ||
17 | RXCPU *cpu = RX_CPU(cs); | ||
18 | |||
19 | - cpu->env.pc = tb_pc(tb); | ||
20 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
21 | + cpu->env.pc = tb->pc; | ||
22 | } | ||
23 | |||
24 | static void rx_restore_state_to_opc(CPUState *cs, | ||
25 | -- | ||
26 | 2.34.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Palmer Dabbelt <palmer@rivosinc.com> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-Id: <20230227135202.9710-18-anjo@rev.ng> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | --- | ||
9 | target/riscv/cpu.c | 7 +++++-- | ||
10 | 1 file changed, 5 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/riscv/cpu.c | ||
15 | +++ b/target/riscv/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | #include "fpu/softfloat-helpers.h" | ||
18 | #include "sysemu/kvm.h" | ||
19 | #include "kvm_riscv.h" | ||
20 | +#include "tcg/tcg.h" | ||
21 | |||
22 | /* RISC-V CPU definitions */ | ||
23 | |||
24 | @@ -XXX,XX +XXX,XX @@ static void riscv_cpu_synchronize_from_tb(CPUState *cs, | ||
25 | CPURISCVState *env = &cpu->env; | ||
26 | RISCVMXL xl = FIELD_EX32(tb->flags, TB_FLAGS, XL); | ||
27 | |||
28 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
29 | + | ||
30 | if (xl == MXL_RV32) { | ||
31 | - env->pc = (int32_t)tb_pc(tb); | ||
32 | + env->pc = (int32_t) tb->pc; | ||
33 | } else { | ||
34 | - env->pc = tb_pc(tb); | ||
35 | + env->pc = tb->pc; | ||
36 | } | ||
37 | } | ||
38 | |||
39 | -- | ||
40 | 2.34.1 | ||
41 | |||
42 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-19-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/openrisc/cpu.c | 4 +++- | ||
9 | 1 file changed, 3 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/openrisc/cpu.c b/target/openrisc/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/openrisc/cpu.c | ||
14 | +++ b/target/openrisc/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | #include "qemu/qemu-print.h" | ||
17 | #include "cpu.h" | ||
18 | #include "exec/exec-all.h" | ||
19 | +#include "tcg/tcg.h" | ||
20 | |||
21 | static void openrisc_cpu_set_pc(CPUState *cs, vaddr value) | ||
22 | { | ||
23 | @@ -XXX,XX +XXX,XX @@ static void openrisc_cpu_synchronize_from_tb(CPUState *cs, | ||
24 | { | ||
25 | OpenRISCCPU *cpu = OPENRISC_CPU(cs); | ||
26 | |||
27 | - cpu->env.pc = tb_pc(tb); | ||
28 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
29 | + cpu->env.pc = tb->pc; | ||
30 | } | ||
31 | |||
32 | static void openrisc_restore_state_to_opc(CPUState *cs, | ||
33 | -- | ||
34 | 2.34.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-20-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/mips/tcg/exception.c | 3 ++- | ||
9 | target/mips/tcg/sysemu/special_helper.c | 2 +- | ||
10 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/target/mips/tcg/exception.c b/target/mips/tcg/exception.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/mips/tcg/exception.c | ||
15 | +++ b/target/mips/tcg/exception.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void mips_cpu_synchronize_from_tb(CPUState *cs, const TranslationBlock *tb) | ||
17 | MIPSCPU *cpu = MIPS_CPU(cs); | ||
18 | CPUMIPSState *env = &cpu->env; | ||
19 | |||
20 | - env->active_tc.PC = tb_pc(tb); | ||
21 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
22 | + env->active_tc.PC = tb->pc; | ||
23 | env->hflags &= ~MIPS_HFLAG_BMASK; | ||
24 | env->hflags |= tb->flags & MIPS_HFLAG_BMASK; | ||
25 | } | ||
26 | diff --git a/target/mips/tcg/sysemu/special_helper.c b/target/mips/tcg/sysemu/special_helper.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/mips/tcg/sysemu/special_helper.c | ||
29 | +++ b/target/mips/tcg/sysemu/special_helper.c | ||
30 | @@ -XXX,XX +XXX,XX @@ bool mips_io_recompile_replay_branch(CPUState *cs, const TranslationBlock *tb) | ||
31 | CPUMIPSState *env = &cpu->env; | ||
32 | |||
33 | if ((env->hflags & MIPS_HFLAG_BMASK) != 0 | ||
34 | - && env->active_tc.PC != tb_pc(tb)) { | ||
35 | + && !(cs->tcg_cflags & CF_PCREL) && env->active_tc.PC != tb->pc) { | ||
36 | env->active_tc.PC -= (env->hflags & MIPS_HFLAG_B16 ? 2 : 4); | ||
37 | env->hflags &= ~MIPS_HFLAG_BMASK; | ||
38 | return true; | ||
39 | -- | ||
40 | 2.34.1 | ||
41 | |||
42 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-21-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/microblaze/cpu.c | 4 +++- | ||
9 | 1 file changed, 3 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/microblaze/cpu.c b/target/microblaze/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/microblaze/cpu.c | ||
14 | +++ b/target/microblaze/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | #include "exec/exec-all.h" | ||
17 | #include "exec/gdbstub.h" | ||
18 | #include "fpu/softfloat-helpers.h" | ||
19 | +#include "tcg/tcg.h" | ||
20 | |||
21 | static const struct { | ||
22 | const char *name; | ||
23 | @@ -XXX,XX +XXX,XX @@ static void mb_cpu_synchronize_from_tb(CPUState *cs, | ||
24 | { | ||
25 | MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); | ||
26 | |||
27 | - cpu->env.pc = tb_pc(tb); | ||
28 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
29 | + cpu->env.pc = tb->pc; | ||
30 | cpu->env.iflags = tb->flags & IFLAGS_TB_MASK; | ||
31 | } | ||
32 | |||
33 | -- | ||
34 | 2.34.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-22-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/loongarch/cpu.c | 6 ++++-- | ||
9 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/loongarch/cpu.c b/target/loongarch/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/loongarch/cpu.c | ||
14 | +++ b/target/loongarch/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | #include "fpu/softfloat-helpers.h" | ||
17 | #include "cpu-csr.h" | ||
18 | #include "sysemu/reset.h" | ||
19 | +#include "tcg/tcg.h" | ||
20 | |||
21 | const char * const regnames[32] = { | ||
22 | "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", | ||
23 | @@ -XXX,XX +XXX,XX @@ static void loongarch_cpu_synchronize_from_tb(CPUState *cs, | ||
24 | LoongArchCPU *cpu = LOONGARCH_CPU(cs); | ||
25 | CPULoongArchState *env = &cpu->env; | ||
26 | |||
27 | - env->pc = tb_pc(tb); | ||
28 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
29 | + env->pc = tb->pc; | ||
30 | } | ||
31 | |||
32 | static void loongarch_restore_state_to_opc(CPUState *cs, | ||
33 | @@ -XXX,XX +XXX,XX @@ static ObjectClass *loongarch_cpu_class_by_name(const char *cpu_model) | ||
34 | |||
35 | oc = object_class_by_name(cpu_model); | ||
36 | if (!oc) { | ||
37 | - g_autofree char *typename | ||
38 | + g_autofree char *typename | ||
39 | = g_strdup_printf(LOONGARCH_CPU_TYPE_NAME("%s"), cpu_model); | ||
40 | oc = object_class_by_name(typename); | ||
41 | if (!oc) { | ||
42 | -- | ||
43 | 2.34.1 | ||
44 | |||
45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-23-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/i386/tcg/tcg-cpu.c | 2 +- | ||
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/i386/tcg/tcg-cpu.c b/target/i386/tcg/tcg-cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/i386/tcg/tcg-cpu.c | ||
14 | +++ b/target/i386/tcg/tcg-cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void x86_cpu_synchronize_from_tb(CPUState *cs, | ||
16 | /* The instruction pointer is always up to date with CF_PCREL. */ | ||
17 | if (!(tb_cflags(tb) & CF_PCREL)) { | ||
18 | CPUX86State *env = cs->env_ptr; | ||
19 | - env->eip = tb_pc(tb) - tb->cs_base; | ||
20 | + env->eip = tb->pc - tb->cs_base; | ||
21 | } | ||
22 | } | ||
23 | |||
24 | -- | ||
25 | 2.34.1 | ||
26 | |||
27 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-24-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/hppa/cpu.c | 8 +++++--- | ||
9 | 1 file changed, 5 insertions(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/target/hppa/cpu.c b/target/hppa/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/hppa/cpu.c | ||
14 | +++ b/target/hppa/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | #include "qemu/module.h" | ||
17 | #include "exec/exec-all.h" | ||
18 | #include "fpu/softfloat.h" | ||
19 | - | ||
20 | +#include "tcg/tcg.h" | ||
21 | |||
22 | static void hppa_cpu_set_pc(CPUState *cs, vaddr value) | ||
23 | { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void hppa_cpu_synchronize_from_tb(CPUState *cs, | ||
25 | { | ||
26 | HPPACPU *cpu = HPPA_CPU(cs); | ||
27 | |||
28 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
29 | + | ||
30 | #ifdef CONFIG_USER_ONLY | ||
31 | - cpu->env.iaoq_f = tb_pc(tb); | ||
32 | + cpu->env.iaoq_f = tb->pc; | ||
33 | cpu->env.iaoq_b = tb->cs_base; | ||
34 | #else | ||
35 | /* Recover the IAOQ values from the GVA + PRIV. */ | ||
36 | @@ -XXX,XX +XXX,XX @@ static void hppa_cpu_synchronize_from_tb(CPUState *cs, | ||
37 | int32_t diff = cs_base; | ||
38 | |||
39 | cpu->env.iasq_f = iasq_f; | ||
40 | - cpu->env.iaoq_f = (tb_pc(tb) & ~iasq_f) + priv; | ||
41 | + cpu->env.iaoq_f = (tb->pc & ~iasq_f) + priv; | ||
42 | if (diff) { | ||
43 | cpu->env.iaoq_b = cpu->env.iaoq_f + diff; | ||
44 | } | ||
45 | -- | ||
46 | 2.34.1 | ||
47 | |||
48 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Reviewed-by: Taylor Simpson <tsimpson@quicinc.com> | ||
6 | Message-Id: <20230227135202.9710-25-anjo@rev.ng> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | --- | ||
9 | target/hexagon/cpu.c | 4 +++- | ||
10 | 1 file changed, 3 insertions(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/target/hexagon/cpu.c b/target/hexagon/cpu.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/hexagon/cpu.c | ||
15 | +++ b/target/hexagon/cpu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | #include "qapi/error.h" | ||
18 | #include "hw/qdev-properties.h" | ||
19 | #include "fpu/softfloat-helpers.h" | ||
20 | +#include "tcg/tcg.h" | ||
21 | |||
22 | static void hexagon_v67_cpu_init(Object *obj) | ||
23 | { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void hexagon_cpu_synchronize_from_tb(CPUState *cs, | ||
25 | { | ||
26 | HexagonCPU *cpu = HEXAGON_CPU(cs); | ||
27 | CPUHexagonState *env = &cpu->env; | ||
28 | - env->gpr[HEX_REG_PC] = tb_pc(tb); | ||
29 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
30 | + env->gpr[HEX_REG_PC] = tb->pc; | ||
31 | } | ||
32 | |||
33 | static bool hexagon_cpu_has_work(CPUState *cs) | ||
34 | -- | ||
35 | 2.34.1 | ||
36 | |||
37 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-26-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/avr/cpu.c | 3 ++- | ||
9 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/target/avr/cpu.c b/target/avr/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/avr/cpu.c | ||
14 | +++ b/target/avr/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void avr_cpu_synchronize_from_tb(CPUState *cs, | ||
16 | AVRCPU *cpu = AVR_CPU(cs); | ||
17 | CPUAVRState *env = &cpu->env; | ||
18 | |||
19 | - env->pc_w = tb_pc(tb) / 2; /* internally PC points to words */ | ||
20 | + tcg_debug_assert(!(cs->tcg_cflags & CF_PCREL)); | ||
21 | + env->pc_w = tb->pc / 2; /* internally PC points to words */ | ||
22 | } | ||
23 | |||
24 | static void avr_restore_state_to_opc(CPUState *cs, | ||
25 | -- | ||
26 | 2.34.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Johansson via <qemu-devel@nongnu.org> | ||
1 | 2 | ||
3 | Signed-off-by: Anton Johansson <anjo@rev.ng> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-27-anjo@rev.ng> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/arm/cpu.c | 4 ++-- | ||
9 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/cpu.c | ||
14 | +++ b/target/arm/cpu.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_synchronize_from_tb(CPUState *cs, | ||
16 | * never possible for an AArch64 TB to chain to an AArch32 TB. | ||
17 | */ | ||
18 | if (is_a64(env)) { | ||
19 | - env->pc = tb_pc(tb); | ||
20 | + env->pc = tb->pc; | ||
21 | } else { | ||
22 | - env->regs[15] = tb_pc(tb); | ||
23 | + env->regs[15] = tb->pc; | ||
24 | } | ||
25 | } | ||
26 | } | ||
27 | -- | ||
28 | 2.34.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | From: Anton Johansson via <qemu-devel@nongnu.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Signed-off-by: Anton Johansson <anjo@rev.ng> |
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
5 | Message-Id: <20230227135202.9710-28-anjo@rev.ng> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 7 | --- |
6 | target/sh4/helper.h | 1 - | 8 | include/exec/exec-all.h | 7 ------- |
7 | target/sh4/op_helper.c | 5 ----- | 9 | 1 file changed, 7 deletions(-) |
8 | target/sh4/translate.c | 14 +++----------- | ||
9 | 3 files changed, 3 insertions(+), 17 deletions(-) | ||
10 | 10 | ||
11 | diff --git a/target/sh4/helper.h b/target/sh4/helper.h | 11 | diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/sh4/helper.h | 13 | --- a/include/exec/exec-all.h |
14 | +++ b/target/sh4/helper.h | 14 | +++ b/include/exec/exec-all.h |
15 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(raise_illegal_instruction, noreturn, env) | 15 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t tb_cflags(const TranslationBlock *tb) |
16 | DEF_HELPER_1(raise_slot_illegal_instruction, noreturn, env) | 16 | return qatomic_read(&tb->cflags); |
17 | DEF_HELPER_1(raise_fpu_disable, noreturn, env) | ||
18 | DEF_HELPER_1(raise_slot_fpu_disable, noreturn, env) | ||
19 | -DEF_HELPER_1(debug, noreturn, env) | ||
20 | DEF_HELPER_1(sleep, noreturn, env) | ||
21 | DEF_HELPER_2(trapa, noreturn, env, i32) | ||
22 | DEF_HELPER_1(exclusive, noreturn, env) | ||
23 | diff --git a/target/sh4/op_helper.c b/target/sh4/op_helper.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/sh4/op_helper.c | ||
26 | +++ b/target/sh4/op_helper.c | ||
27 | @@ -XXX,XX +XXX,XX @@ void helper_raise_slot_fpu_disable(CPUSH4State *env) | ||
28 | raise_exception(env, 0x820, 0); | ||
29 | } | 17 | } |
30 | 18 | ||
31 | -void helper_debug(CPUSH4State *env) | 19 | -/* Hide the read to avoid ifdefs for CF_PCREL. */ |
20 | -static inline target_ulong tb_pc(const TranslationBlock *tb) | ||
32 | -{ | 21 | -{ |
33 | - raise_exception(env, EXCP_DEBUG, 0); | 22 | - assert(!(tb_cflags(tb) & CF_PCREL)); |
23 | - return tb->pc; | ||
34 | -} | 24 | -} |
35 | - | 25 | - |
36 | void helper_sleep(CPUSH4State *env) | 26 | static inline tb_page_addr_t tb_page_addr0(const TranslationBlock *tb) |
37 | { | 27 | { |
38 | CPUState *cs = env_cpu(env); | 28 | #ifdef CONFIG_USER_ONLY |
39 | diff --git a/target/sh4/translate.c b/target/sh4/translate.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/sh4/translate.c | ||
42 | +++ b/target/sh4/translate.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) | ||
44 | tcg_gen_exit_tb(ctx->base.tb, n); | ||
45 | } else { | ||
46 | tcg_gen_movi_i32(cpu_pc, dest); | ||
47 | - if (ctx->base.singlestep_enabled) { | ||
48 | - gen_helper_debug(cpu_env); | ||
49 | - } else if (use_exit_tb(ctx)) { | ||
50 | + if (use_exit_tb(ctx)) { | ||
51 | tcg_gen_exit_tb(NULL, 0); | ||
52 | } else { | ||
53 | tcg_gen_lookup_and_goto_ptr(); | ||
54 | @@ -XXX,XX +XXX,XX @@ static void gen_jump(DisasContext * ctx) | ||
55 | delayed jump as immediate jump are conditinal jumps */ | ||
56 | tcg_gen_mov_i32(cpu_pc, cpu_delayed_pc); | ||
57 | tcg_gen_discard_i32(cpu_delayed_pc); | ||
58 | - if (ctx->base.singlestep_enabled) { | ||
59 | - gen_helper_debug(cpu_env); | ||
60 | - } else if (use_exit_tb(ctx)) { | ||
61 | + if (use_exit_tb(ctx)) { | ||
62 | tcg_gen_exit_tb(NULL, 0); | ||
63 | } else { | ||
64 | tcg_gen_lookup_and_goto_ptr(); | ||
65 | @@ -XXX,XX +XXX,XX @@ static void sh4_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | ||
66 | switch (ctx->base.is_jmp) { | ||
67 | case DISAS_STOP: | ||
68 | gen_save_cpu_state(ctx, true); | ||
69 | - if (ctx->base.singlestep_enabled) { | ||
70 | - gen_helper_debug(cpu_env); | ||
71 | - } else { | ||
72 | - tcg_gen_exit_tb(NULL, 0); | ||
73 | - } | ||
74 | + tcg_gen_exit_tb(NULL, 0); | ||
75 | break; | ||
76 | case DISAS_NEXT: | ||
77 | case DISAS_TOO_MANY: | ||
78 | -- | 29 | -- |
79 | 2.25.1 | 30 | 2.34.1 |
80 | 31 | ||
81 | 32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Change the temps_in_use check to use assert not fprintf. | ||
2 | Move the assert for double-free before the check for count, | ||
3 | since that is the more immediate problem. | ||
1 | 4 | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | tcg/tcg.c | 12 +++++------- | ||
9 | 1 file changed, 5 insertions(+), 7 deletions(-) | ||
10 | |||
11 | diff --git a/tcg/tcg.c b/tcg/tcg.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/tcg/tcg.c | ||
14 | +++ b/tcg/tcg.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void tcg_temp_free_internal(TCGTemp *ts) | ||
16 | g_assert_not_reached(); | ||
17 | } | ||
18 | |||
19 | -#if defined(CONFIG_DEBUG_TCG) | ||
20 | - s->temps_in_use--; | ||
21 | - if (s->temps_in_use < 0) { | ||
22 | - fprintf(stderr, "More temporaries freed than allocated!\n"); | ||
23 | - } | ||
24 | -#endif | ||
25 | - | ||
26 | tcg_debug_assert(ts->temp_allocated != 0); | ||
27 | ts->temp_allocated = 0; | ||
28 | |||
29 | +#if defined(CONFIG_DEBUG_TCG) | ||
30 | + assert(s->temps_in_use > 0); | ||
31 | + s->temps_in_use--; | ||
32 | +#endif | ||
33 | + | ||
34 | idx = temp_idx(ts); | ||
35 | k = ts->base_type + (ts->kind == TEMP_NORMAL ? 0 : TCG_TYPE_COUNT); | ||
36 | set_bit(idx, s->free_temps[k].l); | ||
37 | -- | ||
38 | 2.34.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | In preparation for returning the number of insns generated |
---|---|---|---|
2 | via the same pointer. Adjust only the prototypes so far. | ||
2 | 3 | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | --- | 6 | --- |
5 | target/microblaze/translate.c | 14 ++------------ | 7 | include/exec/translator.h | 4 ++-- |
6 | 1 file changed, 2 insertions(+), 12 deletions(-) | 8 | accel/tcg/translate-all.c | 2 +- |
9 | accel/tcg/translator.c | 4 ++-- | ||
10 | target/alpha/translate.c | 2 +- | ||
11 | target/arm/tcg/translate.c | 2 +- | ||
12 | target/avr/translate.c | 2 +- | ||
13 | target/cris/translate.c | 2 +- | ||
14 | target/hexagon/translate.c | 2 +- | ||
15 | target/hppa/translate.c | 2 +- | ||
16 | target/i386/tcg/translate.c | 2 +- | ||
17 | target/loongarch/translate.c | 2 +- | ||
18 | target/m68k/translate.c | 2 +- | ||
19 | target/microblaze/translate.c | 2 +- | ||
20 | target/mips/tcg/translate.c | 2 +- | ||
21 | target/nios2/translate.c | 2 +- | ||
22 | target/openrisc/translate.c | 2 +- | ||
23 | target/ppc/translate.c | 2 +- | ||
24 | target/riscv/translate.c | 2 +- | ||
25 | target/rx/translate.c | 2 +- | ||
26 | target/s390x/tcg/translate.c | 2 +- | ||
27 | target/sh4/translate.c | 2 +- | ||
28 | target/sparc/translate.c | 2 +- | ||
29 | target/tricore/translate.c | 2 +- | ||
30 | target/xtensa/translate.c | 2 +- | ||
31 | 24 files changed, 26 insertions(+), 26 deletions(-) | ||
7 | 32 | ||
33 | diff --git a/include/exec/translator.h b/include/exec/translator.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/include/exec/translator.h | ||
36 | +++ b/include/exec/translator.h | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | * This function must be provided by the target, which should create | ||
39 | * the target-specific DisasContext, and then invoke translator_loop. | ||
40 | */ | ||
41 | -void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns, | ||
42 | +void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int *max_insns, | ||
43 | target_ulong pc, void *host_pc); | ||
44 | |||
45 | /** | ||
46 | @@ -XXX,XX +XXX,XX @@ typedef struct TranslatorOps { | ||
47 | * - When single-stepping is enabled (system-wide or on the current vCPU). | ||
48 | * - When too many instructions have been translated. | ||
49 | */ | ||
50 | -void translator_loop(CPUState *cpu, TranslationBlock *tb, int max_insns, | ||
51 | +void translator_loop(CPUState *cpu, TranslationBlock *tb, int *max_insns, | ||
52 | target_ulong pc, void *host_pc, | ||
53 | const TranslatorOps *ops, DisasContextBase *db); | ||
54 | |||
55 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/accel/tcg/translate-all.c | ||
58 | +++ b/accel/tcg/translate-all.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static int setjmp_gen_code(CPUArchState *env, TranslationBlock *tb, | ||
60 | tcg_func_start(tcg_ctx); | ||
61 | |||
62 | tcg_ctx->cpu = env_cpu(env); | ||
63 | - gen_intermediate_code(env_cpu(env), tb, *max_insns, pc, host_pc); | ||
64 | + gen_intermediate_code(env_cpu(env), tb, max_insns, pc, host_pc); | ||
65 | assert(tb->size != 0); | ||
66 | tcg_ctx->cpu = NULL; | ||
67 | *max_insns = tb->icount; | ||
68 | diff --git a/accel/tcg/translator.c b/accel/tcg/translator.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/accel/tcg/translator.c | ||
71 | +++ b/accel/tcg/translator.c | ||
72 | @@ -XXX,XX +XXX,XX @@ bool translator_use_goto_tb(DisasContextBase *db, target_ulong dest) | ||
73 | return ((db->pc_first ^ dest) & TARGET_PAGE_MASK) == 0; | ||
74 | } | ||
75 | |||
76 | -void translator_loop(CPUState *cpu, TranslationBlock *tb, int max_insns, | ||
77 | +void translator_loop(CPUState *cpu, TranslationBlock *tb, int *max_insns, | ||
78 | target_ulong pc, void *host_pc, | ||
79 | const TranslatorOps *ops, DisasContextBase *db) | ||
80 | { | ||
81 | @@ -XXX,XX +XXX,XX @@ void translator_loop(CPUState *cpu, TranslationBlock *tb, int max_insns, | ||
82 | db->pc_next = pc; | ||
83 | db->is_jmp = DISAS_NEXT; | ||
84 | db->num_insns = 0; | ||
85 | - db->max_insns = max_insns; | ||
86 | + db->max_insns = *max_insns; | ||
87 | db->singlestep_enabled = cflags & CF_SINGLE_STEP; | ||
88 | db->host_addr[0] = host_pc; | ||
89 | db->host_addr[1] = NULL; | ||
90 | diff --git a/target/alpha/translate.c b/target/alpha/translate.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/alpha/translate.c | ||
93 | +++ b/target/alpha/translate.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps alpha_tr_ops = { | ||
95 | .disas_log = alpha_tr_disas_log, | ||
96 | }; | ||
97 | |||
98 | -void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns, | ||
99 | +void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int *max_insns, | ||
100 | target_ulong pc, void *host_pc) | ||
101 | { | ||
102 | DisasContext dc; | ||
103 | diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/target/arm/tcg/translate.c | ||
106 | +++ b/target/arm/tcg/translate.c | ||
107 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps thumb_translator_ops = { | ||
108 | }; | ||
109 | |||
110 | /* generate intermediate code for basic block 'tb'. */ | ||
111 | -void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns, | ||
112 | +void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int *max_insns, | ||
113 | target_ulong pc, void *host_pc) | ||
114 | { | ||
115 | DisasContext dc = { }; | ||
116 | diff --git a/target/avr/translate.c b/target/avr/translate.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/target/avr/translate.c | ||
119 | +++ b/target/avr/translate.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps avr_tr_ops = { | ||
121 | .disas_log = avr_tr_disas_log, | ||
122 | }; | ||
123 | |||
124 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
125 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
126 | target_ulong pc, void *host_pc) | ||
127 | { | ||
128 | DisasContext dc = { }; | ||
129 | diff --git a/target/cris/translate.c b/target/cris/translate.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/target/cris/translate.c | ||
132 | +++ b/target/cris/translate.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps cris_tr_ops = { | ||
134 | .disas_log = cris_tr_disas_log, | ||
135 | }; | ||
136 | |||
137 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
138 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
139 | target_ulong pc, void *host_pc) | ||
140 | { | ||
141 | DisasContext dc; | ||
142 | diff --git a/target/hexagon/translate.c b/target/hexagon/translate.c | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/target/hexagon/translate.c | ||
145 | +++ b/target/hexagon/translate.c | ||
146 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps hexagon_tr_ops = { | ||
147 | .disas_log = hexagon_tr_disas_log, | ||
148 | }; | ||
149 | |||
150 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
151 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
152 | target_ulong pc, void *host_pc) | ||
153 | { | ||
154 | DisasContext ctx; | ||
155 | diff --git a/target/hppa/translate.c b/target/hppa/translate.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/hppa/translate.c | ||
158 | +++ b/target/hppa/translate.c | ||
159 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps hppa_tr_ops = { | ||
160 | .disas_log = hppa_tr_disas_log, | ||
161 | }; | ||
162 | |||
163 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
164 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
165 | target_ulong pc, void *host_pc) | ||
166 | { | ||
167 | DisasContext ctx; | ||
168 | diff --git a/target/i386/tcg/translate.c b/target/i386/tcg/translate.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/target/i386/tcg/translate.c | ||
171 | +++ b/target/i386/tcg/translate.c | ||
172 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps i386_tr_ops = { | ||
173 | }; | ||
174 | |||
175 | /* generate intermediate code for basic block 'tb'. */ | ||
176 | -void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns, | ||
177 | +void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int *max_insns, | ||
178 | target_ulong pc, void *host_pc) | ||
179 | { | ||
180 | DisasContext dc; | ||
181 | diff --git a/target/loongarch/translate.c b/target/loongarch/translate.c | ||
182 | index XXXXXXX..XXXXXXX 100644 | ||
183 | --- a/target/loongarch/translate.c | ||
184 | +++ b/target/loongarch/translate.c | ||
185 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps loongarch_tr_ops = { | ||
186 | .disas_log = loongarch_tr_disas_log, | ||
187 | }; | ||
188 | |||
189 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
190 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
191 | target_ulong pc, void *host_pc) | ||
192 | { | ||
193 | DisasContext ctx; | ||
194 | diff --git a/target/m68k/translate.c b/target/m68k/translate.c | ||
195 | index XXXXXXX..XXXXXXX 100644 | ||
196 | --- a/target/m68k/translate.c | ||
197 | +++ b/target/m68k/translate.c | ||
198 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps m68k_tr_ops = { | ||
199 | .disas_log = m68k_tr_disas_log, | ||
200 | }; | ||
201 | |||
202 | -void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns, | ||
203 | +void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int *max_insns, | ||
204 | target_ulong pc, void *host_pc) | ||
205 | { | ||
206 | DisasContext dc; | ||
8 | diff --git a/target/microblaze/translate.c b/target/microblaze/translate.c | 207 | diff --git a/target/microblaze/translate.c b/target/microblaze/translate.c |
9 | index XXXXXXX..XXXXXXX 100644 | 208 | index XXXXXXX..XXXXXXX 100644 |
10 | --- a/target/microblaze/translate.c | 209 | --- a/target/microblaze/translate.c |
11 | +++ b/target/microblaze/translate.c | 210 | +++ b/target/microblaze/translate.c |
12 | @@ -XXX,XX +XXX,XX @@ static void gen_raise_hw_excp(DisasContext *dc, uint32_t esr_ec) | 211 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps mb_tr_ops = { |
13 | 212 | .disas_log = mb_tr_disas_log, | |
14 | static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest) | 213 | }; |
15 | { | 214 | |
16 | - if (dc->base.singlestep_enabled) { | 215 | -void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns, |
17 | - TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG); | 216 | +void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int *max_insns, |
18 | - tcg_gen_movi_i32(cpu_pc, dest); | 217 | target_ulong pc, void *host_pc) |
19 | - gen_helper_raise_exception(cpu_env, tmp); | 218 | { |
20 | - tcg_temp_free_i32(tmp); | 219 | DisasContext dc; |
21 | - } else if (translator_use_goto_tb(&dc->base, dest)) { | 220 | diff --git a/target/mips/tcg/translate.c b/target/mips/tcg/translate.c |
22 | + if (translator_use_goto_tb(&dc->base, dest)) { | 221 | index XXXXXXX..XXXXXXX 100644 |
23 | tcg_gen_goto_tb(n); | 222 | --- a/target/mips/tcg/translate.c |
24 | tcg_gen_movi_i32(cpu_pc, dest); | 223 | +++ b/target/mips/tcg/translate.c |
25 | tcg_gen_exit_tb(dc->base.tb, n); | 224 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps mips_tr_ops = { |
26 | @@ -XXX,XX +XXX,XX @@ static void mb_tr_tb_stop(DisasContextBase *dcb, CPUState *cs) | 225 | .disas_log = mips_tr_disas_log, |
27 | /* Indirect jump (or direct jump w/ goto_tb disabled) */ | 226 | }; |
28 | tcg_gen_mov_i32(cpu_pc, cpu_btarget); | 227 | |
29 | tcg_gen_discard_i32(cpu_btarget); | 228 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, |
30 | - | 229 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, |
31 | - if (unlikely(cs->singlestep_enabled)) { | 230 | target_ulong pc, void *host_pc) |
32 | - gen_raise_exception(dc, EXCP_DEBUG); | 231 | { |
33 | - } else { | 232 | DisasContext ctx; |
34 | - tcg_gen_lookup_and_goto_ptr(); | 233 | diff --git a/target/nios2/translate.c b/target/nios2/translate.c |
35 | - } | 234 | index XXXXXXX..XXXXXXX 100644 |
36 | + tcg_gen_lookup_and_goto_ptr(); | 235 | --- a/target/nios2/translate.c |
37 | return; | 236 | +++ b/target/nios2/translate.c |
38 | 237 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps nios2_tr_ops = { | |
39 | default: | 238 | .disas_log = nios2_tr_disas_log, |
239 | }; | ||
240 | |||
241 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
242 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
243 | target_ulong pc, void *host_pc) | ||
244 | { | ||
245 | DisasContext dc; | ||
246 | diff --git a/target/openrisc/translate.c b/target/openrisc/translate.c | ||
247 | index XXXXXXX..XXXXXXX 100644 | ||
248 | --- a/target/openrisc/translate.c | ||
249 | +++ b/target/openrisc/translate.c | ||
250 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps openrisc_tr_ops = { | ||
251 | .disas_log = openrisc_tr_disas_log, | ||
252 | }; | ||
253 | |||
254 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
255 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
256 | target_ulong pc, void *host_pc) | ||
257 | { | ||
258 | DisasContext ctx; | ||
259 | diff --git a/target/ppc/translate.c b/target/ppc/translate.c | ||
260 | index XXXXXXX..XXXXXXX 100644 | ||
261 | --- a/target/ppc/translate.c | ||
262 | +++ b/target/ppc/translate.c | ||
263 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps ppc_tr_ops = { | ||
264 | .disas_log = ppc_tr_disas_log, | ||
265 | }; | ||
266 | |||
267 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
268 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
269 | target_ulong pc, void *host_pc) | ||
270 | { | ||
271 | DisasContext ctx; | ||
272 | diff --git a/target/riscv/translate.c b/target/riscv/translate.c | ||
273 | index XXXXXXX..XXXXXXX 100644 | ||
274 | --- a/target/riscv/translate.c | ||
275 | +++ b/target/riscv/translate.c | ||
276 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps riscv_tr_ops = { | ||
277 | .disas_log = riscv_tr_disas_log, | ||
278 | }; | ||
279 | |||
280 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
281 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
282 | target_ulong pc, void *host_pc) | ||
283 | { | ||
284 | DisasContext ctx; | ||
285 | diff --git a/target/rx/translate.c b/target/rx/translate.c | ||
286 | index XXXXXXX..XXXXXXX 100644 | ||
287 | --- a/target/rx/translate.c | ||
288 | +++ b/target/rx/translate.c | ||
289 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps rx_tr_ops = { | ||
290 | .disas_log = rx_tr_disas_log, | ||
291 | }; | ||
292 | |||
293 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
294 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
295 | target_ulong pc, void *host_pc) | ||
296 | { | ||
297 | DisasContext dc; | ||
298 | diff --git a/target/s390x/tcg/translate.c b/target/s390x/tcg/translate.c | ||
299 | index XXXXXXX..XXXXXXX 100644 | ||
300 | --- a/target/s390x/tcg/translate.c | ||
301 | +++ b/target/s390x/tcg/translate.c | ||
302 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps s390x_tr_ops = { | ||
303 | .disas_log = s390x_tr_disas_log, | ||
304 | }; | ||
305 | |||
306 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
307 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
308 | target_ulong pc, void *host_pc) | ||
309 | { | ||
310 | DisasContext dc; | ||
311 | diff --git a/target/sh4/translate.c b/target/sh4/translate.c | ||
312 | index XXXXXXX..XXXXXXX 100644 | ||
313 | --- a/target/sh4/translate.c | ||
314 | +++ b/target/sh4/translate.c | ||
315 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps sh4_tr_ops = { | ||
316 | .disas_log = sh4_tr_disas_log, | ||
317 | }; | ||
318 | |||
319 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
320 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
321 | target_ulong pc, void *host_pc) | ||
322 | { | ||
323 | DisasContext ctx; | ||
324 | diff --git a/target/sparc/translate.c b/target/sparc/translate.c | ||
325 | index XXXXXXX..XXXXXXX 100644 | ||
326 | --- a/target/sparc/translate.c | ||
327 | +++ b/target/sparc/translate.c | ||
328 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps sparc_tr_ops = { | ||
329 | .disas_log = sparc_tr_disas_log, | ||
330 | }; | ||
331 | |||
332 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
333 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
334 | target_ulong pc, void *host_pc) | ||
335 | { | ||
336 | DisasContext dc = {}; | ||
337 | diff --git a/target/tricore/translate.c b/target/tricore/translate.c | ||
338 | index XXXXXXX..XXXXXXX 100644 | ||
339 | --- a/target/tricore/translate.c | ||
340 | +++ b/target/tricore/translate.c | ||
341 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps tricore_tr_ops = { | ||
342 | }; | ||
343 | |||
344 | |||
345 | -void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns, | ||
346 | +void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int *max_insns, | ||
347 | target_ulong pc, void *host_pc) | ||
348 | { | ||
349 | DisasContext ctx; | ||
350 | diff --git a/target/xtensa/translate.c b/target/xtensa/translate.c | ||
351 | index XXXXXXX..XXXXXXX 100644 | ||
352 | --- a/target/xtensa/translate.c | ||
353 | +++ b/target/xtensa/translate.c | ||
354 | @@ -XXX,XX +XXX,XX @@ static const TranslatorOps xtensa_translator_ops = { | ||
355 | .disas_log = xtensa_tr_disas_log, | ||
356 | }; | ||
357 | |||
358 | -void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int max_insns, | ||
359 | +void gen_intermediate_code(CPUState *cpu, TranslationBlock *tb, int *max_insns, | ||
360 | target_ulong pc, void *host_pc) | ||
361 | { | ||
362 | DisasContext dc = {}; | ||
40 | -- | 363 | -- |
41 | 2.25.1 | 364 | 2.34.1 |
42 | 365 | ||
43 | 366 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Write back the number of insns that we attempt to translate, | ||
2 | so that if we longjmp out we have a more accurate limit for | ||
3 | the next attempt. This results in fewer restarts when some | ||
4 | limit is consumed by few instructions. | ||
1 | 5 | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | --- | ||
9 | accel/tcg/translator.c | 2 +- | ||
10 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/accel/tcg/translator.c b/accel/tcg/translator.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/accel/tcg/translator.c | ||
15 | +++ b/accel/tcg/translator.c | ||
16 | @@ -XXX,XX +XXX,XX @@ void translator_loop(CPUState *cpu, TranslationBlock *tb, int *max_insns, | ||
17 | plugin_enabled = plugin_gen_tb_start(cpu, db, cflags & CF_MEMI_ONLY); | ||
18 | |||
19 | while (true) { | ||
20 | - db->num_insns++; | ||
21 | + *max_insns = ++db->num_insns; | ||
22 | ops->insn_start(db, cpu); | ||
23 | tcg_debug_assert(db->is_jmp == DISAS_NEXT); /* no early exit */ | ||
24 | |||
25 | -- | ||
26 | 2.34.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
1 | We were using singlestep_enabled as a proxy for whether | 1 | Just because the label reference count is more than 1 does |
---|---|---|---|
2 | translator_use_goto_tb would always return false. | 2 | not mean we cannot remove a branch-to-next. By doing this |
3 | first, the label reference count may drop to 0, and then | ||
4 | the label itself gets removed as before. | ||
3 | 5 | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 8 | --- |
6 | target/microblaze/translate.c | 4 ++-- | 9 | tcg/tcg.c | 33 +++++++++++++++++---------------- |
7 | 1 file changed, 2 insertions(+), 2 deletions(-) | 10 | 1 file changed, 17 insertions(+), 16 deletions(-) |
8 | 11 | ||
9 | diff --git a/target/microblaze/translate.c b/target/microblaze/translate.c | 12 | diff --git a/tcg/tcg.c b/tcg/tcg.c |
10 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/microblaze/translate.c | 14 | --- a/tcg/tcg.c |
12 | +++ b/target/microblaze/translate.c | 15 | +++ b/tcg/tcg.c |
13 | @@ -XXX,XX +XXX,XX @@ static void mb_tr_tb_stop(DisasContextBase *dcb, CPUState *cs) | 16 | @@ -XXX,XX +XXX,XX @@ TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *old_op, |
14 | break; | 17 | /* Reachable analysis : remove unreachable code. */ |
15 | 18 | static void reachable_code_pass(TCGContext *s) | |
16 | case DISAS_JUMP: | 19 | { |
17 | - if (dc->jmp_dest != -1 && !cs->singlestep_enabled) { | 20 | - TCGOp *op, *op_next; |
18 | + if (dc->jmp_dest != -1 && !(tb_cflags(dc->base.tb) & CF_NO_GOTO_TB)) { | 21 | + TCGOp *op, *op_next, *op_prev; |
19 | /* Direct jump. */ | 22 | bool dead = false; |
20 | tcg_gen_discard_i32(cpu_btarget); | 23 | |
21 | 24 | QTAILQ_FOREACH_SAFE(op, &s->ops, link, op_next) { | |
22 | @@ -XXX,XX +XXX,XX @@ static void mb_tr_tb_stop(DisasContextBase *dcb, CPUState *cs) | 25 | @@ -XXX,XX +XXX,XX @@ static void reachable_code_pass(TCGContext *s) |
23 | return; | 26 | switch (op->opc) { |
24 | } | 27 | case INDEX_op_set_label: |
25 | 28 | label = arg_label(op->args[0]); | |
26 | - /* Indirect jump (or direct jump w/ singlestep) */ | 29 | + |
27 | + /* Indirect jump (or direct jump w/ goto_tb disabled) */ | 30 | + /* |
28 | tcg_gen_mov_i32(cpu_pc, cpu_btarget); | 31 | + * Optimization can fold conditional branches to unconditional. |
29 | tcg_gen_discard_i32(cpu_btarget); | 32 | + * If we find a label which is preceded by an unconditional |
33 | + * branch to next, remove the branch. We couldn't do this when | ||
34 | + * processing the branch because any dead code between the branch | ||
35 | + * and label had not yet been removed. | ||
36 | + */ | ||
37 | + op_prev = QTAILQ_PREV(op, link); | ||
38 | + if (op_prev->opc == INDEX_op_br && | ||
39 | + label == arg_label(op_prev->args[0])) { | ||
40 | + tcg_op_remove(s, op_prev); | ||
41 | + /* Fall through means insns become live again. */ | ||
42 | + dead = false; | ||
43 | + } | ||
44 | + | ||
45 | if (label->refs == 0) { | ||
46 | /* | ||
47 | * While there is an occasional backward branch, virtually | ||
48 | @@ -XXX,XX +XXX,XX @@ static void reachable_code_pass(TCGContext *s) | ||
49 | /* Once we see a label, insns become live again. */ | ||
50 | dead = false; | ||
51 | remove = false; | ||
52 | - | ||
53 | - /* | ||
54 | - * Optimization can fold conditional branches to unconditional. | ||
55 | - * If we find a label with one reference which is preceded by | ||
56 | - * an unconditional branch to it, remove both. This needed to | ||
57 | - * wait until the dead code in between them was removed. | ||
58 | - */ | ||
59 | - if (label->refs == 1) { | ||
60 | - TCGOp *op_prev = QTAILQ_PREV(op, link); | ||
61 | - if (op_prev->opc == INDEX_op_br && | ||
62 | - label == arg_label(op_prev->args[0])) { | ||
63 | - tcg_op_remove(s, op_prev); | ||
64 | - remove = true; | ||
65 | - } | ||
66 | - } | ||
67 | } | ||
68 | break; | ||
30 | 69 | ||
31 | -- | 70 | -- |
32 | 2.25.1 | 71 | 2.34.1 |
33 | 72 | ||
34 | 73 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | Use TEMP_TB as that is more explicit about the default |
---|---|---|---|
2 | lifetime of the data. While "global" and "local" used | ||
3 | to be contrasting, we have more lifetimes than that now. | ||
2 | 4 | ||
3 | Tested-by: Michael Rolnik <mrolnik@gmail.com> | 5 | Do not yet rename tcg_temp_local_new_*, just the enum. |
4 | Reviewed-by: Michael Rolnik <mrolnik@gmail.com> | 6 | |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | --- | 9 | --- |
8 | target/avr/translate.c | 19 ++++--------------- | 10 | include/tcg/tcg.h | 12 ++++++++---- |
9 | 1 file changed, 4 insertions(+), 15 deletions(-) | 11 | tcg/optimize.c | 2 +- |
12 | tcg/tcg.c | 18 +++++++++--------- | ||
13 | 3 files changed, 18 insertions(+), 14 deletions(-) | ||
10 | 14 | ||
11 | diff --git a/target/avr/translate.c b/target/avr/translate.c | 15 | diff --git a/include/tcg/tcg.h b/include/tcg/tcg.h |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/avr/translate.c | 17 | --- a/include/tcg/tcg.h |
14 | +++ b/target/avr/translate.c | 18 | +++ b/include/tcg/tcg.h |
15 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) | 19 | @@ -XXX,XX +XXX,XX @@ typedef enum TCGTempVal { |
16 | tcg_gen_exit_tb(tb, n); | 20 | typedef enum TCGTempKind { |
17 | } else { | 21 | /* Temp is dead at the end of all basic blocks. */ |
18 | tcg_gen_movi_i32(cpu_pc, dest); | 22 | TEMP_NORMAL, |
19 | - if (ctx->base.singlestep_enabled) { | 23 | - /* Temp is live across conditional branch, but dead otherwise. */ |
20 | - gen_helper_debug(cpu_env); | 24 | + /* |
21 | - } else { | 25 | + * Temp is dead at the end of the extended basic block (EBB), |
22 | - tcg_gen_lookup_and_goto_ptr(); | 26 | + * the single-entry multiple-exit region that falls through |
23 | - } | 27 | + * conditional branches. |
24 | + tcg_gen_lookup_and_goto_ptr(); | 28 | + */ |
25 | } | 29 | TEMP_EBB, |
26 | ctx->base.is_jmp = DISAS_NORETURN; | 30 | - /* Temp is saved across basic blocks but dead at the end of TBs. */ |
27 | } | 31 | - TEMP_LOCAL, |
28 | @@ -XXX,XX +XXX,XX @@ static void avr_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | 32 | - /* Temp is saved across both basic blocks and translation blocks. */ |
29 | tcg_gen_movi_tl(cpu_pc, ctx->npc); | 33 | + /* Temp is live across the entire translation block, but dead at end. */ |
30 | /* fall through */ | 34 | + TEMP_TB, |
31 | case DISAS_LOOKUP: | 35 | + /* Temp is live across the entire translation block, and between them. */ |
32 | - if (!ctx->base.singlestep_enabled) { | 36 | TEMP_GLOBAL, |
33 | - tcg_gen_lookup_and_goto_ptr(); | 37 | /* Temp is in a fixed register. */ |
34 | - break; | 38 | TEMP_FIXED, |
35 | - } | 39 | diff --git a/tcg/optimize.c b/tcg/optimize.c |
36 | - /* fall through */ | 40 | index XXXXXXX..XXXXXXX 100644 |
37 | + tcg_gen_lookup_and_goto_ptr(); | 41 | --- a/tcg/optimize.c |
38 | + break; | 42 | +++ b/tcg/optimize.c |
39 | case DISAS_EXIT: | 43 | @@ -XXX,XX +XXX,XX @@ static TCGTemp *find_better_copy(TCGContext *s, TCGTemp *ts) |
40 | - if (ctx->base.singlestep_enabled) { | 44 | } else if (i->kind > ts->kind) { |
41 | - gen_helper_debug(cpu_env); | 45 | if (i->kind == TEMP_GLOBAL) { |
42 | - } else { | 46 | g = i; |
43 | - tcg_gen_exit_tb(NULL, 0); | 47 | - } else if (i->kind == TEMP_LOCAL) { |
44 | - } | 48 | + } else if (i->kind == TEMP_TB) { |
45 | + tcg_gen_exit_tb(NULL, 0); | 49 | l = i; |
50 | } | ||
51 | } | ||
52 | diff --git a/tcg/tcg.c b/tcg/tcg.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/tcg/tcg.c | ||
55 | +++ b/tcg/tcg.c | ||
56 | @@ -XXX,XX +XXX,XX @@ TCGTemp *tcg_global_mem_new_internal(TCGType type, TCGv_ptr base, | ||
57 | TCGTemp *tcg_temp_new_internal(TCGType type, bool temp_local) | ||
58 | { | ||
59 | TCGContext *s = tcg_ctx; | ||
60 | - TCGTempKind kind = temp_local ? TEMP_LOCAL : TEMP_NORMAL; | ||
61 | + TCGTempKind kind = temp_local ? TEMP_TB : TEMP_NORMAL; | ||
62 | TCGTemp *ts; | ||
63 | int idx, k; | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ void tcg_temp_free_internal(TCGTemp *ts) | ||
66 | */ | ||
67 | return; | ||
68 | case TEMP_NORMAL: | ||
69 | - case TEMP_LOCAL: | ||
70 | + case TEMP_TB: | ||
46 | break; | 71 | break; |
47 | default: | 72 | default: |
48 | g_assert_not_reached(); | 73 | g_assert_not_reached(); |
74 | @@ -XXX,XX +XXX,XX @@ static void tcg_reg_alloc_start(TCGContext *s) | ||
75 | case TEMP_EBB: | ||
76 | val = TEMP_VAL_DEAD; | ||
77 | /* fall through */ | ||
78 | - case TEMP_LOCAL: | ||
79 | + case TEMP_TB: | ||
80 | ts->mem_allocated = 0; | ||
81 | break; | ||
82 | default: | ||
83 | @@ -XXX,XX +XXX,XX @@ static char *tcg_get_arg_str_ptr(TCGContext *s, char *buf, int buf_size, | ||
84 | case TEMP_GLOBAL: | ||
85 | pstrcpy(buf, buf_size, ts->name); | ||
86 | break; | ||
87 | - case TEMP_LOCAL: | ||
88 | + case TEMP_TB: | ||
89 | snprintf(buf, buf_size, "loc%d", idx - s->nb_globals); | ||
90 | break; | ||
91 | case TEMP_EBB: | ||
92 | @@ -XXX,XX +XXX,XX @@ static void la_bb_end(TCGContext *s, int ng, int nt) | ||
93 | switch (ts->kind) { | ||
94 | case TEMP_FIXED: | ||
95 | case TEMP_GLOBAL: | ||
96 | - case TEMP_LOCAL: | ||
97 | + case TEMP_TB: | ||
98 | state = TS_DEAD | TS_MEM; | ||
99 | break; | ||
100 | case TEMP_NORMAL: | ||
101 | @@ -XXX,XX +XXX,XX @@ static void la_bb_sync(TCGContext *s, int ng, int nt) | ||
102 | int state; | ||
103 | |||
104 | switch (ts->kind) { | ||
105 | - case TEMP_LOCAL: | ||
106 | + case TEMP_TB: | ||
107 | state = ts->state; | ||
108 | ts->state = state | TS_MEM; | ||
109 | if (state != TS_DEAD) { | ||
110 | @@ -XXX,XX +XXX,XX @@ static void temp_free_or_dead(TCGContext *s, TCGTemp *ts, int free_or_dead) | ||
111 | case TEMP_FIXED: | ||
112 | return; | ||
113 | case TEMP_GLOBAL: | ||
114 | - case TEMP_LOCAL: | ||
115 | + case TEMP_TB: | ||
116 | new_type = TEMP_VAL_MEM; | ||
117 | break; | ||
118 | case TEMP_NORMAL: | ||
119 | @@ -XXX,XX +XXX,XX @@ static void tcg_reg_alloc_bb_end(TCGContext *s, TCGRegSet allocated_regs) | ||
120 | TCGTemp *ts = &s->temps[i]; | ||
121 | |||
122 | switch (ts->kind) { | ||
123 | - case TEMP_LOCAL: | ||
124 | + case TEMP_TB: | ||
125 | temp_save(s, ts, allocated_regs); | ||
126 | break; | ||
127 | case TEMP_NORMAL: | ||
128 | @@ -XXX,XX +XXX,XX @@ static void tcg_reg_alloc_cbranch(TCGContext *s, TCGRegSet allocated_regs) | ||
129 | * Keep tcg_debug_asserts for safety. | ||
130 | */ | ||
131 | switch (ts->kind) { | ||
132 | - case TEMP_LOCAL: | ||
133 | + case TEMP_TB: | ||
134 | tcg_debug_assert(ts->val_type != TEMP_VAL_REG || ts->mem_coherent); | ||
135 | break; | ||
136 | case TEMP_NORMAL: | ||
49 | -- | 137 | -- |
50 | 2.25.1 | 138 | 2.34.1 |
51 | 139 | ||
52 | 140 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | This makes it easier to assign blame with perf. | ||
1 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | --- | ||
7 | tcg/tcg.c | 9 ++++++--- | ||
8 | 1 file changed, 6 insertions(+), 3 deletions(-) | ||
9 | |||
10 | diff --git a/tcg/tcg.c b/tcg/tcg.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/tcg/tcg.c | ||
13 | +++ b/tcg/tcg.c | ||
14 | @@ -XXX,XX +XXX,XX @@ TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *old_op, | ||
15 | } | ||
16 | |||
17 | /* Reachable analysis : remove unreachable code. */ | ||
18 | -static void reachable_code_pass(TCGContext *s) | ||
19 | +static void __attribute__((noinline)) | ||
20 | +reachable_code_pass(TCGContext *s) | ||
21 | { | ||
22 | TCGOp *op, *op_next, *op_prev; | ||
23 | bool dead = false; | ||
24 | @@ -XXX,XX +XXX,XX @@ static void la_cross_call(TCGContext *s, int nt) | ||
25 | /* Liveness analysis : update the opc_arg_life array to tell if a | ||
26 | given input arguments is dead. Instructions updating dead | ||
27 | temporaries are removed. */ | ||
28 | -static void liveness_pass_1(TCGContext *s) | ||
29 | +static void __attribute__((noinline)) | ||
30 | +liveness_pass_1(TCGContext *s) | ||
31 | { | ||
32 | int nb_globals = s->nb_globals; | ||
33 | int nb_temps = s->nb_temps; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void liveness_pass_1(TCGContext *s) | ||
35 | } | ||
36 | |||
37 | /* Liveness analysis: Convert indirect regs to direct temporaries. */ | ||
38 | -static bool liveness_pass_2(TCGContext *s) | ||
39 | +static bool __attribute__((noinline)) | ||
40 | +liveness_pass_2(TCGContext *s) | ||
41 | { | ||
42 | int nb_globals = s->nb_globals; | ||
43 | int nb_temps, i; | ||
44 | -- | ||
45 | 2.34.1 | ||
46 | |||
47 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Attempt to reduce the lifetime of TEMP_TB. | ||
1 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | --- | ||
6 | tcg/tcg.c | 70 +++++++++++++++++++++++++++++++++++++++++++++++++++++++ | ||
7 | 1 file changed, 70 insertions(+) | ||
8 | |||
9 | diff --git a/tcg/tcg.c b/tcg/tcg.c | ||
10 | index XXXXXXX..XXXXXXX 100644 | ||
11 | --- a/tcg/tcg.c | ||
12 | +++ b/tcg/tcg.c | ||
13 | @@ -XXX,XX +XXX,XX @@ static void la_cross_call(TCGContext *s, int nt) | ||
14 | } | ||
15 | } | ||
16 | |||
17 | +/* | ||
18 | + * Liveness analysis: Verify the lifetime of TEMP_TB, and reduce | ||
19 | + * to TEMP_EBB, if possible. | ||
20 | + */ | ||
21 | +static void __attribute__((noinline)) | ||
22 | +liveness_pass_0(TCGContext *s) | ||
23 | +{ | ||
24 | + void * const multiple_ebb = (void *)(uintptr_t)-1; | ||
25 | + int nb_temps = s->nb_temps; | ||
26 | + TCGOp *op, *ebb; | ||
27 | + | ||
28 | + for (int i = s->nb_globals; i < nb_temps; ++i) { | ||
29 | + s->temps[i].state_ptr = NULL; | ||
30 | + } | ||
31 | + | ||
32 | + /* | ||
33 | + * Represent each EBB by the op at which it begins. In the case of | ||
34 | + * the first EBB, this is the first op, otherwise it is a label. | ||
35 | + * Collect the uses of each TEMP_TB: NULL for unused, EBB for use | ||
36 | + * within a single EBB, else MULTIPLE_EBB. | ||
37 | + */ | ||
38 | + ebb = QTAILQ_FIRST(&s->ops); | ||
39 | + QTAILQ_FOREACH(op, &s->ops, link) { | ||
40 | + const TCGOpDef *def; | ||
41 | + int nb_oargs, nb_iargs; | ||
42 | + | ||
43 | + switch (op->opc) { | ||
44 | + case INDEX_op_set_label: | ||
45 | + ebb = op; | ||
46 | + continue; | ||
47 | + case INDEX_op_discard: | ||
48 | + continue; | ||
49 | + case INDEX_op_call: | ||
50 | + nb_oargs = TCGOP_CALLO(op); | ||
51 | + nb_iargs = TCGOP_CALLI(op); | ||
52 | + break; | ||
53 | + default: | ||
54 | + def = &tcg_op_defs[op->opc]; | ||
55 | + nb_oargs = def->nb_oargs; | ||
56 | + nb_iargs = def->nb_iargs; | ||
57 | + break; | ||
58 | + } | ||
59 | + | ||
60 | + for (int i = 0; i < nb_oargs + nb_iargs; ++i) { | ||
61 | + TCGTemp *ts = arg_temp(op->args[i]); | ||
62 | + | ||
63 | + if (ts->kind != TEMP_TB) { | ||
64 | + continue; | ||
65 | + } | ||
66 | + if (ts->state_ptr == NULL) { | ||
67 | + ts->state_ptr = ebb; | ||
68 | + } else if (ts->state_ptr != ebb) { | ||
69 | + ts->state_ptr = multiple_ebb; | ||
70 | + } | ||
71 | + } | ||
72 | + } | ||
73 | + | ||
74 | + /* | ||
75 | + * For TEMP_TB that turned out not to be used beyond one EBB, | ||
76 | + * reduce the liveness to TEMP_EBB. | ||
77 | + */ | ||
78 | + for (int i = s->nb_globals; i < nb_temps; ++i) { | ||
79 | + TCGTemp *ts = &s->temps[i]; | ||
80 | + if (ts->kind == TEMP_TB && ts->state_ptr != multiple_ebb) { | ||
81 | + ts->kind = TEMP_EBB; | ||
82 | + } | ||
83 | + } | ||
84 | +} | ||
85 | + | ||
86 | /* Liveness analysis : update the opc_arg_life array to tell if a | ||
87 | given input arguments is dead. Instructions updating dead | ||
88 | temporaries are removed. */ | ||
89 | @@ -XXX,XX +XXX,XX @@ int tcg_gen_code(TCGContext *s, TranslationBlock *tb, target_ulong pc_start) | ||
90 | #endif | ||
91 | |||
92 | reachable_code_pass(s); | ||
93 | + liveness_pass_0(s); | ||
94 | liveness_pass_1(s); | ||
95 | |||
96 | if (s->nb_indirects > 0) { | ||
97 | -- | ||
98 | 2.34.1 | ||
99 | |||
100 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | TEMP_NORMAL is a subset of TEMP_EBB. Promote single basic |
---|---|---|---|
2 | block temps to single extended basic block. | ||
2 | 3 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 6 | --- |
6 | target/openrisc/translate.c | 18 +++--------------- | 7 | include/tcg/tcg.h | 2 -- |
7 | 1 file changed, 3 insertions(+), 15 deletions(-) | 8 | tcg/tcg.c | 19 +++---------------- |
9 | 2 files changed, 3 insertions(+), 18 deletions(-) | ||
8 | 10 | ||
9 | diff --git a/target/openrisc/translate.c b/target/openrisc/translate.c | 11 | diff --git a/include/tcg/tcg.h b/include/tcg/tcg.h |
10 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/openrisc/translate.c | 13 | --- a/include/tcg/tcg.h |
12 | +++ b/target/openrisc/translate.c | 14 | +++ b/include/tcg/tcg.h |
13 | @@ -XXX,XX +XXX,XX @@ static void openrisc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | 15 | @@ -XXX,XX +XXX,XX @@ typedef enum TCGTempVal { |
14 | /* The jump destination is indirect/computed; use jmp_pc. */ | 16 | } TCGTempVal; |
15 | tcg_gen_mov_tl(cpu_pc, jmp_pc); | 17 | |
16 | tcg_gen_discard_tl(jmp_pc); | 18 | typedef enum TCGTempKind { |
17 | - if (unlikely(dc->base.singlestep_enabled)) { | 19 | - /* Temp is dead at the end of all basic blocks. */ |
18 | - gen_exception(dc, EXCP_DEBUG); | 20 | - TEMP_NORMAL, |
19 | - } else { | 21 | /* |
20 | - tcg_gen_lookup_and_goto_ptr(); | 22 | * Temp is dead at the end of the extended basic block (EBB), |
21 | - } | 23 | * the single-entry multiple-exit region that falls through |
22 | + tcg_gen_lookup_and_goto_ptr(); | 24 | diff --git a/tcg/tcg.c b/tcg/tcg.c |
23 | break; | 25 | index XXXXXXX..XXXXXXX 100644 |
24 | } | 26 | --- a/tcg/tcg.c |
25 | /* The jump destination is direct; use jmp_pc_imm. | 27 | +++ b/tcg/tcg.c |
26 | @@ -XXX,XX +XXX,XX @@ static void openrisc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | 28 | @@ -XXX,XX +XXX,XX @@ TCGTemp *tcg_global_mem_new_internal(TCGType type, TCGv_ptr base, |
27 | break; | 29 | TCGTemp *tcg_temp_new_internal(TCGType type, bool temp_local) |
28 | } | 30 | { |
29 | tcg_gen_movi_tl(cpu_pc, jmp_dest); | 31 | TCGContext *s = tcg_ctx; |
30 | - if (unlikely(dc->base.singlestep_enabled)) { | 32 | - TCGTempKind kind = temp_local ? TEMP_TB : TEMP_NORMAL; |
31 | - gen_exception(dc, EXCP_DEBUG); | 33 | + TCGTempKind kind = temp_local ? TEMP_TB : TEMP_EBB; |
32 | - } else { | 34 | TCGTemp *ts; |
33 | - tcg_gen_lookup_and_goto_ptr(); | 35 | int idx, k; |
34 | - } | 36 | |
35 | + tcg_gen_lookup_and_goto_ptr(); | 37 | @@ -XXX,XX +XXX,XX @@ void tcg_temp_free_internal(TCGTemp *ts) |
36 | break; | 38 | * silently ignore free. |
37 | 39 | */ | |
38 | case DISAS_EXIT: | 40 | return; |
39 | - if (unlikely(dc->base.singlestep_enabled)) { | 41 | - case TEMP_NORMAL: |
40 | - gen_exception(dc, EXCP_DEBUG); | 42 | + case TEMP_EBB: |
41 | - } else { | 43 | case TEMP_TB: |
42 | - tcg_gen_exit_tb(NULL, 0); | ||
43 | - } | ||
44 | + tcg_gen_exit_tb(NULL, 0); | ||
45 | break; | 44 | break; |
46 | default: | 45 | default: |
47 | g_assert_not_reached(); | 46 | @@ -XXX,XX +XXX,XX @@ void tcg_temp_free_internal(TCGTemp *ts) |
47 | #endif | ||
48 | |||
49 | idx = temp_idx(ts); | ||
50 | - k = ts->base_type + (ts->kind == TEMP_NORMAL ? 0 : TCG_TYPE_COUNT); | ||
51 | + k = ts->base_type + (ts->kind == TEMP_EBB ? 0 : TCG_TYPE_COUNT); | ||
52 | set_bit(idx, s->free_temps[k].l); | ||
53 | } | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ static void tcg_reg_alloc_start(TCGContext *s) | ||
56 | break; | ||
57 | case TEMP_GLOBAL: | ||
58 | break; | ||
59 | - case TEMP_NORMAL: | ||
60 | case TEMP_EBB: | ||
61 | val = TEMP_VAL_DEAD; | ||
62 | /* fall through */ | ||
63 | @@ -XXX,XX +XXX,XX @@ static char *tcg_get_arg_str_ptr(TCGContext *s, char *buf, int buf_size, | ||
64 | snprintf(buf, buf_size, "loc%d", idx - s->nb_globals); | ||
65 | break; | ||
66 | case TEMP_EBB: | ||
67 | - snprintf(buf, buf_size, "ebb%d", idx - s->nb_globals); | ||
68 | - break; | ||
69 | - case TEMP_NORMAL: | ||
70 | snprintf(buf, buf_size, "tmp%d", idx - s->nb_globals); | ||
71 | break; | ||
72 | case TEMP_CONST: | ||
73 | @@ -XXX,XX +XXX,XX @@ static void la_bb_end(TCGContext *s, int ng, int nt) | ||
74 | case TEMP_TB: | ||
75 | state = TS_DEAD | TS_MEM; | ||
76 | break; | ||
77 | - case TEMP_NORMAL: | ||
78 | case TEMP_EBB: | ||
79 | case TEMP_CONST: | ||
80 | state = TS_DEAD; | ||
81 | @@ -XXX,XX +XXX,XX @@ static void la_bb_sync(TCGContext *s, int ng, int nt) | ||
82 | continue; | ||
83 | } | ||
84 | break; | ||
85 | - case TEMP_NORMAL: | ||
86 | - s->temps[i].state = TS_DEAD; | ||
87 | - break; | ||
88 | case TEMP_EBB: | ||
89 | case TEMP_CONST: | ||
90 | continue; | ||
91 | @@ -XXX,XX +XXX,XX @@ static void temp_free_or_dead(TCGContext *s, TCGTemp *ts, int free_or_dead) | ||
92 | case TEMP_TB: | ||
93 | new_type = TEMP_VAL_MEM; | ||
94 | break; | ||
95 | - case TEMP_NORMAL: | ||
96 | case TEMP_EBB: | ||
97 | new_type = free_or_dead < 0 ? TEMP_VAL_MEM : TEMP_VAL_DEAD; | ||
98 | break; | ||
99 | @@ -XXX,XX +XXX,XX @@ static void tcg_reg_alloc_bb_end(TCGContext *s, TCGRegSet allocated_regs) | ||
100 | case TEMP_TB: | ||
101 | temp_save(s, ts, allocated_regs); | ||
102 | break; | ||
103 | - case TEMP_NORMAL: | ||
104 | case TEMP_EBB: | ||
105 | /* The liveness analysis already ensures that temps are dead. | ||
106 | Keep an tcg_debug_assert for safety. */ | ||
107 | @@ -XXX,XX +XXX,XX @@ static void tcg_reg_alloc_cbranch(TCGContext *s, TCGRegSet allocated_regs) | ||
108 | case TEMP_TB: | ||
109 | tcg_debug_assert(ts->val_type != TEMP_VAL_REG || ts->mem_coherent); | ||
110 | break; | ||
111 | - case TEMP_NORMAL: | ||
112 | - tcg_debug_assert(ts->val_type == TEMP_VAL_DEAD); | ||
113 | - break; | ||
114 | case TEMP_EBB: | ||
115 | case TEMP_CONST: | ||
116 | break; | ||
48 | -- | 117 | -- |
49 | 2.25.1 | 118 | 2.34.1 |
50 | 119 | ||
51 | 120 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | While the argument can only be TEMP_EBB or TEMP_TB, |
---|---|---|---|
2 | it's more obvious this way. | ||
2 | 3 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 6 | --- |
6 | target/tricore/helper.h | 1 - | 7 | include/tcg/tcg.h | 18 +++++++++--------- |
7 | target/tricore/op_helper.c | 7 ------- | 8 | tcg/tcg.c | 8 ++++---- |
8 | target/tricore/translate.c | 14 +------------- | 9 | 2 files changed, 13 insertions(+), 13 deletions(-) |
9 | 3 files changed, 1 insertion(+), 21 deletions(-) | ||
10 | 10 | ||
11 | diff --git a/target/tricore/helper.h b/target/tricore/helper.h | 11 | diff --git a/include/tcg/tcg.h b/include/tcg/tcg.h |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/tricore/helper.h | 13 | --- a/include/tcg/tcg.h |
14 | +++ b/target/tricore/helper.h | 14 | +++ b/include/tcg/tcg.h |
15 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(psw_write, void, env, i32) | 15 | @@ -XXX,XX +XXX,XX @@ void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size); |
16 | DEF_HELPER_1(psw_read, i32, env) | 16 | |
17 | /* Exceptions */ | 17 | TCGTemp *tcg_global_mem_new_internal(TCGType, TCGv_ptr, |
18 | DEF_HELPER_3(raise_exception_sync, noreturn, env, i32, i32) | 18 | intptr_t, const char *); |
19 | -DEF_HELPER_2(qemu_excp, noreturn, env, i32) | 19 | -TCGTemp *tcg_temp_new_internal(TCGType, bool); |
20 | diff --git a/target/tricore/op_helper.c b/target/tricore/op_helper.c | 20 | +TCGTemp *tcg_temp_new_internal(TCGType, TCGTempKind); |
21 | void tcg_temp_free_internal(TCGTemp *); | ||
22 | TCGv_vec tcg_temp_new_vec(TCGType type); | ||
23 | TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match); | ||
24 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset, | ||
25 | |||
26 | static inline TCGv_i32 tcg_temp_new_i32(void) | ||
27 | { | ||
28 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, false); | ||
29 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, TEMP_EBB); | ||
30 | return temp_tcgv_i32(t); | ||
31 | } | ||
32 | |||
33 | static inline TCGv_i32 tcg_temp_local_new_i32(void) | ||
34 | { | ||
35 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, true); | ||
36 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, TEMP_TB); | ||
37 | return temp_tcgv_i32(t); | ||
38 | } | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset, | ||
41 | |||
42 | static inline TCGv_i64 tcg_temp_new_i64(void) | ||
43 | { | ||
44 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, false); | ||
45 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, TEMP_EBB); | ||
46 | return temp_tcgv_i64(t); | ||
47 | } | ||
48 | |||
49 | static inline TCGv_i64 tcg_temp_local_new_i64(void) | ||
50 | { | ||
51 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, true); | ||
52 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, TEMP_TB); | ||
53 | return temp_tcgv_i64(t); | ||
54 | } | ||
55 | |||
56 | static inline TCGv_i128 tcg_temp_new_i128(void) | ||
57 | { | ||
58 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, false); | ||
59 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, TEMP_EBB); | ||
60 | return temp_tcgv_i128(t); | ||
61 | } | ||
62 | |||
63 | static inline TCGv_i128 tcg_temp_local_new_i128(void) | ||
64 | { | ||
65 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, true); | ||
66 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, TEMP_TB); | ||
67 | return temp_tcgv_i128(t); | ||
68 | } | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t offset, | ||
71 | |||
72 | static inline TCGv_ptr tcg_temp_new_ptr(void) | ||
73 | { | ||
74 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, false); | ||
75 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_EBB); | ||
76 | return temp_tcgv_ptr(t); | ||
77 | } | ||
78 | |||
79 | static inline TCGv_ptr tcg_temp_local_new_ptr(void) | ||
80 | { | ||
81 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, true); | ||
82 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_TB); | ||
83 | return temp_tcgv_ptr(t); | ||
84 | } | ||
85 | |||
86 | diff --git a/tcg/tcg.c b/tcg/tcg.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | 87 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/tricore/op_helper.c | 88 | --- a/tcg/tcg.c |
23 | +++ b/target/tricore/op_helper.c | 89 | +++ b/tcg/tcg.c |
24 | @@ -XXX,XX +XXX,XX @@ static void raise_exception_sync_helper(CPUTriCoreState *env, uint32_t class, | 90 | @@ -XXX,XX +XXX,XX @@ TCGTemp *tcg_global_mem_new_internal(TCGType type, TCGv_ptr base, |
25 | raise_exception_sync_internal(env, class, tin, pc, 0); | 91 | return ts; |
26 | } | 92 | } |
27 | 93 | ||
28 | -void helper_qemu_excp(CPUTriCoreState *env, uint32_t excp) | 94 | -TCGTemp *tcg_temp_new_internal(TCGType type, bool temp_local) |
29 | -{ | 95 | +TCGTemp *tcg_temp_new_internal(TCGType type, TCGTempKind kind) |
30 | - CPUState *cs = env_cpu(env); | 96 | { |
31 | - cs->exception_index = excp; | 97 | TCGContext *s = tcg_ctx; |
32 | - cpu_loop_exit(cs); | 98 | - TCGTempKind kind = temp_local ? TEMP_TB : TEMP_EBB; |
33 | -} | 99 | + bool temp_local = kind == TEMP_TB; |
34 | - | 100 | TCGTemp *ts; |
35 | /* Addressing mode helper */ | 101 | int idx, k; |
36 | 102 | ||
37 | static uint16_t reverse16(uint16_t val) | 103 | @@ -XXX,XX +XXX,XX @@ TCGv_vec tcg_temp_new_vec(TCGType type) |
38 | diff --git a/target/tricore/translate.c b/target/tricore/translate.c | 104 | } |
39 | index XXXXXXX..XXXXXXX 100644 | 105 | #endif |
40 | --- a/target/tricore/translate.c | 106 | |
41 | +++ b/target/tricore/translate.c | 107 | - t = tcg_temp_new_internal(type, 0); |
42 | @@ -XXX,XX +XXX,XX @@ static inline void gen_save_pc(target_ulong pc) | 108 | + t = tcg_temp_new_internal(type, TEMP_EBB); |
43 | tcg_gen_movi_tl(cpu_PC, pc); | 109 | return temp_tcgv_vec(t); |
44 | } | 110 | } |
45 | 111 | ||
46 | -static void generate_qemu_excp(DisasContext *ctx, int excp) | 112 | @@ -XXX,XX +XXX,XX @@ TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match) |
47 | -{ | 113 | |
48 | - TCGv_i32 tmp = tcg_const_i32(excp); | 114 | tcg_debug_assert(t->temp_allocated != 0); |
49 | - gen_helper_qemu_excp(cpu_env, tmp); | 115 | |
50 | - ctx->base.is_jmp = DISAS_NORETURN; | 116 | - t = tcg_temp_new_internal(t->base_type, 0); |
51 | - tcg_temp_free(tmp); | 117 | + t = tcg_temp_new_internal(t->base_type, TEMP_EBB); |
52 | -} | 118 | return temp_tcgv_vec(t); |
53 | - | ||
54 | static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) | ||
55 | { | ||
56 | if (translator_use_goto_tb(&ctx->base, dest)) { | ||
57 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) | ||
58 | tcg_gen_exit_tb(ctx->base.tb, n); | ||
59 | } else { | ||
60 | gen_save_pc(dest); | ||
61 | - if (ctx->base.singlestep_enabled) { | ||
62 | - generate_qemu_excp(ctx, EXCP_DEBUG); | ||
63 | - } else { | ||
64 | - tcg_gen_lookup_and_goto_ptr(); | ||
65 | - } | ||
66 | + tcg_gen_lookup_and_goto_ptr(); | ||
67 | } | ||
68 | } | 119 | } |
69 | 120 | ||
70 | -- | 121 | -- |
71 | 2.25.1 | 122 | 2.34.1 |
72 | 123 | ||
73 | 124 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | Reviewed-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | --- | ||
5 | include/exec/gen-icount.h | 4 +--- | ||
6 | 1 file changed, 1 insertion(+), 3 deletions(-) | ||
1 | 7 | ||
8 | diff --git a/include/exec/gen-icount.h b/include/exec/gen-icount.h | ||
9 | index XXXXXXX..XXXXXXX 100644 | ||
10 | --- a/include/exec/gen-icount.h | ||
11 | +++ b/include/exec/gen-icount.h | ||
12 | @@ -XXX,XX +XXX,XX @@ static TCGOp *icount_start_insn; | ||
13 | |||
14 | static inline void gen_io_start(void) | ||
15 | { | ||
16 | - TCGv_i32 tmp = tcg_const_i32(1); | ||
17 | - tcg_gen_st_i32(tmp, cpu_env, | ||
18 | + tcg_gen_st_i32(tcg_constant_i32(1), cpu_env, | ||
19 | offsetof(ArchCPU, parent_obj.can_do_io) - | ||
20 | offsetof(ArchCPU, env)); | ||
21 | - tcg_temp_free_i32(tmp); | ||
22 | } | ||
23 | |||
24 | static inline void gen_tb_start(const TranslationBlock *tb) | ||
25 | -- | ||
26 | 2.34.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
3 | --- | ||
4 | include/tcg/tcg-op.h | 5 +++++ | ||
5 | 1 file changed, 5 insertions(+) | ||
1 | 6 | ||
7 | diff --git a/include/tcg/tcg-op.h b/include/tcg/tcg-op.h | ||
8 | index XXXXXXX..XXXXXXX 100644 | ||
9 | --- a/include/tcg/tcg-op.h | ||
10 | +++ b/include/tcg/tcg-op.h | ||
11 | @@ -XXX,XX +XXX,XX @@ static inline void tcg_gen_mov_ptr(TCGv_ptr d, TCGv_ptr s) | ||
12 | glue(tcg_gen_mov_,PTR)((NAT)d, (NAT)s); | ||
13 | } | ||
14 | |||
15 | +static inline void tcg_gen_movi_ptr(TCGv_ptr d, intptr_t s) | ||
16 | +{ | ||
17 | + glue(tcg_gen_movi_,PTR)((NAT)d, s); | ||
18 | +} | ||
19 | + | ||
20 | static inline void tcg_gen_brcondi_ptr(TCGCond cond, TCGv_ptr a, | ||
21 | intptr_t b, TCGLabel *label) | ||
22 | { | ||
23 | -- | ||
24 | 2.34.1 | ||
25 | |||
26 | diff view generated by jsdifflib |
1 | This reverts commit 1b36e4f5a5de585210ea95f2257839c2312be28f. | 1 | TCG internals will want to be able to allocate and reuse |
---|---|---|---|
2 | explicitly life-limited temporaries. | ||
2 | 3 | ||
3 | Despite a comment saying why cpu_common_props cannot be placed in | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | a file that is compiled once, it was moved anyway. Revert that. | ||
5 | |||
6 | Since then, Property is not defined in hw/core/cpu.h, so it is now | ||
7 | easier to declare a function to install the properties rather than | ||
8 | the Property array itself. | ||
9 | |||
10 | Cc: Eduardo Habkost <ehabkost@redhat.com> | ||
11 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
13 | --- | 6 | --- |
14 | include/hw/core/cpu.h | 1 + | 7 | include/tcg/tcg.h | 28 ++++++++++++++++++++++++++++ |
15 | cpu.c | 21 +++++++++++++++++++++ | 8 | 1 file changed, 28 insertions(+) |
16 | hw/core/cpu-common.c | 17 +---------------- | ||
17 | 3 files changed, 23 insertions(+), 16 deletions(-) | ||
18 | 9 | ||
19 | diff --git a/include/hw/core/cpu.h b/include/hw/core/cpu.h | 10 | diff --git a/include/tcg/tcg.h b/include/tcg/tcg.h |
20 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/core/cpu.h | 12 | --- a/include/tcg/tcg.h |
22 | +++ b/include/hw/core/cpu.h | 13 | +++ b/include/tcg/tcg.h |
23 | @@ -XXX,XX +XXX,XX @@ void QEMU_NORETURN cpu_abort(CPUState *cpu, const char *fmt, ...) | 14 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset, |
24 | GCC_FMT_ATTR(2, 3); | 15 | return temp_tcgv_i32(t); |
25 | |||
26 | /* $(top_srcdir)/cpu.c */ | ||
27 | +void cpu_class_init_props(DeviceClass *dc); | ||
28 | void cpu_exec_initfn(CPUState *cpu); | ||
29 | void cpu_exec_realizefn(CPUState *cpu, Error **errp); | ||
30 | void cpu_exec_unrealizefn(CPUState *cpu); | ||
31 | diff --git a/cpu.c b/cpu.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/cpu.c | ||
34 | +++ b/cpu.c | ||
35 | @@ -XXX,XX +XXX,XX @@ void cpu_exec_unrealizefn(CPUState *cpu) | ||
36 | cpu_list_remove(cpu); | ||
37 | } | 16 | } |
38 | 17 | ||
39 | +static Property cpu_common_props[] = { | 18 | +/* Used only by tcg infrastructure: tcg-op.c or plugin-gen.c */ |
40 | +#ifndef CONFIG_USER_ONLY | 19 | +static inline TCGv_i32 tcg_temp_ebb_new_i32(void) |
41 | + /* | ||
42 | + * Create a memory property for softmmu CPU object, | ||
43 | + * so users can wire up its memory. (This can't go in hw/core/cpu.c | ||
44 | + * because that file is compiled only once for both user-mode | ||
45 | + * and system builds.) The default if no link is set up is to use | ||
46 | + * the system address space. | ||
47 | + */ | ||
48 | + DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION, | ||
49 | + MemoryRegion *), | ||
50 | +#endif | ||
51 | + DEFINE_PROP_BOOL("start-powered-off", CPUState, start_powered_off, false), | ||
52 | + DEFINE_PROP_END_OF_LIST(), | ||
53 | +}; | ||
54 | + | ||
55 | +void cpu_class_init_props(DeviceClass *dc) | ||
56 | +{ | 20 | +{ |
57 | + device_class_set_props(dc, cpu_common_props); | 21 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, TEMP_EBB); |
22 | + return temp_tcgv_i32(t); | ||
58 | +} | 23 | +} |
59 | + | 24 | + |
60 | void cpu_exec_initfn(CPUState *cpu) | 25 | static inline TCGv_i32 tcg_temp_new_i32(void) |
61 | { | 26 | { |
62 | cpu->as = NULL; | 27 | TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, TEMP_EBB); |
63 | diff --git a/hw/core/cpu-common.c b/hw/core/cpu-common.c | 28 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset, |
64 | index XXXXXXX..XXXXXXX 100644 | 29 | return temp_tcgv_i64(t); |
65 | --- a/hw/core/cpu-common.c | ||
66 | +++ b/hw/core/cpu-common.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static int64_t cpu_common_get_arch_id(CPUState *cpu) | ||
68 | return cpu->cpu_index; | ||
69 | } | 30 | } |
70 | 31 | ||
71 | -static Property cpu_common_props[] = { | 32 | +/* Used only by tcg infrastructure: tcg-op.c or plugin-gen.c */ |
72 | -#ifndef CONFIG_USER_ONLY | 33 | +static inline TCGv_i64 tcg_temp_ebb_new_i64(void) |
73 | - /* Create a memory property for softmmu CPU object, | 34 | +{ |
74 | - * so users can wire up its memory. (This can't go in hw/core/cpu.c | 35 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, TEMP_EBB); |
75 | - * because that file is compiled only once for both user-mode | 36 | + return temp_tcgv_i64(t); |
76 | - * and system builds.) The default if no link is set up is to use | 37 | +} |
77 | - * the system address space. | 38 | + |
78 | - */ | 39 | static inline TCGv_i64 tcg_temp_new_i64(void) |
79 | - DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION, | ||
80 | - MemoryRegion *), | ||
81 | -#endif | ||
82 | - DEFINE_PROP_BOOL("start-powered-off", CPUState, start_powered_off, false), | ||
83 | - DEFINE_PROP_END_OF_LIST(), | ||
84 | -}; | ||
85 | - | ||
86 | static void cpu_class_init(ObjectClass *klass, void *data) | ||
87 | { | 40 | { |
88 | DeviceClass *dc = DEVICE_CLASS(klass); | 41 | TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, TEMP_EBB); |
89 | @@ -XXX,XX +XXX,XX @@ static void cpu_class_init(ObjectClass *klass, void *data) | 42 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i64 tcg_temp_local_new_i64(void) |
90 | dc->realize = cpu_common_realizefn; | 43 | return temp_tcgv_i64(t); |
91 | dc->unrealize = cpu_common_unrealizefn; | 44 | } |
92 | dc->reset = cpu_common_reset; | 45 | |
93 | - device_class_set_props(dc, cpu_common_props); | 46 | +/* Used only by tcg infrastructure: tcg-op.c or plugin-gen.c */ |
94 | + cpu_class_init_props(dc); | 47 | +static inline TCGv_i128 tcg_temp_ebb_new_i128(void) |
95 | /* | 48 | +{ |
96 | * Reason: CPUs still need special care by board code: wiring up | 49 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, TEMP_EBB); |
97 | * IRQs, adding reset handlers, halting non-first CPUs, ... | 50 | + return temp_tcgv_i128(t); |
51 | +} | ||
52 | + | ||
53 | static inline TCGv_i128 tcg_temp_new_i128(void) | ||
54 | { | ||
55 | TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, TEMP_EBB); | ||
56 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t offset, | ||
57 | return temp_tcgv_ptr(t); | ||
58 | } | ||
59 | |||
60 | +/* Used only by tcg infrastructure: tcg-op.c or plugin-gen.c */ | ||
61 | +static inline TCGv_ptr tcg_temp_ebb_new_ptr(void) | ||
62 | +{ | ||
63 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_EBB); | ||
64 | + return temp_tcgv_ptr(t); | ||
65 | +} | ||
66 | + | ||
67 | static inline TCGv_ptr tcg_temp_new_ptr(void) | ||
68 | { | ||
69 | TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_EBB); | ||
98 | -- | 70 | -- |
99 | 2.25.1 | 71 | 2.34.1 |
100 | 72 | ||
101 | 73 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | All of these have obvious and quite local scope. | ||
1 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | --- | ||
6 | tcg/tcg-op-gvec.c | 186 ++++++++++++++++----------------- | ||
7 | tcg/tcg-op.c | 258 +++++++++++++++++++++++----------------------- | ||
8 | tcg/tcg.c | 2 +- | ||
9 | 3 files changed, 223 insertions(+), 223 deletions(-) | ||
10 | |||
11 | diff --git a/tcg/tcg-op-gvec.c b/tcg/tcg-op-gvec.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/tcg/tcg-op-gvec.c | ||
14 | +++ b/tcg/tcg-op-gvec.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_2_ool(uint32_t dofs, uint32_t aofs, | ||
16 | TCGv_ptr a0, a1; | ||
17 | TCGv_i32 desc = tcg_constant_i32(simd_desc(oprsz, maxsz, data)); | ||
18 | |||
19 | - a0 = tcg_temp_new_ptr(); | ||
20 | - a1 = tcg_temp_new_ptr(); | ||
21 | + a0 = tcg_temp_ebb_new_ptr(); | ||
22 | + a1 = tcg_temp_ebb_new_ptr(); | ||
23 | |||
24 | tcg_gen_addi_ptr(a0, cpu_env, dofs); | ||
25 | tcg_gen_addi_ptr(a1, cpu_env, aofs); | ||
26 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_2i_ool(uint32_t dofs, uint32_t aofs, TCGv_i64 c, | ||
27 | TCGv_ptr a0, a1; | ||
28 | TCGv_i32 desc = tcg_constant_i32(simd_desc(oprsz, maxsz, data)); | ||
29 | |||
30 | - a0 = tcg_temp_new_ptr(); | ||
31 | - a1 = tcg_temp_new_ptr(); | ||
32 | + a0 = tcg_temp_ebb_new_ptr(); | ||
33 | + a1 = tcg_temp_ebb_new_ptr(); | ||
34 | |||
35 | tcg_gen_addi_ptr(a0, cpu_env, dofs); | ||
36 | tcg_gen_addi_ptr(a1, cpu_env, aofs); | ||
37 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_3_ool(uint32_t dofs, uint32_t aofs, uint32_t bofs, | ||
38 | TCGv_ptr a0, a1, a2; | ||
39 | TCGv_i32 desc = tcg_constant_i32(simd_desc(oprsz, maxsz, data)); | ||
40 | |||
41 | - a0 = tcg_temp_new_ptr(); | ||
42 | - a1 = tcg_temp_new_ptr(); | ||
43 | - a2 = tcg_temp_new_ptr(); | ||
44 | + a0 = tcg_temp_ebb_new_ptr(); | ||
45 | + a1 = tcg_temp_ebb_new_ptr(); | ||
46 | + a2 = tcg_temp_ebb_new_ptr(); | ||
47 | |||
48 | tcg_gen_addi_ptr(a0, cpu_env, dofs); | ||
49 | tcg_gen_addi_ptr(a1, cpu_env, aofs); | ||
50 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_4_ool(uint32_t dofs, uint32_t aofs, uint32_t bofs, | ||
51 | TCGv_ptr a0, a1, a2, a3; | ||
52 | TCGv_i32 desc = tcg_constant_i32(simd_desc(oprsz, maxsz, data)); | ||
53 | |||
54 | - a0 = tcg_temp_new_ptr(); | ||
55 | - a1 = tcg_temp_new_ptr(); | ||
56 | - a2 = tcg_temp_new_ptr(); | ||
57 | - a3 = tcg_temp_new_ptr(); | ||
58 | + a0 = tcg_temp_ebb_new_ptr(); | ||
59 | + a1 = tcg_temp_ebb_new_ptr(); | ||
60 | + a2 = tcg_temp_ebb_new_ptr(); | ||
61 | + a3 = tcg_temp_ebb_new_ptr(); | ||
62 | |||
63 | tcg_gen_addi_ptr(a0, cpu_env, dofs); | ||
64 | tcg_gen_addi_ptr(a1, cpu_env, aofs); | ||
65 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_5_ool(uint32_t dofs, uint32_t aofs, uint32_t bofs, | ||
66 | TCGv_ptr a0, a1, a2, a3, a4; | ||
67 | TCGv_i32 desc = tcg_constant_i32(simd_desc(oprsz, maxsz, data)); | ||
68 | |||
69 | - a0 = tcg_temp_new_ptr(); | ||
70 | - a1 = tcg_temp_new_ptr(); | ||
71 | - a2 = tcg_temp_new_ptr(); | ||
72 | - a3 = tcg_temp_new_ptr(); | ||
73 | - a4 = tcg_temp_new_ptr(); | ||
74 | + a0 = tcg_temp_ebb_new_ptr(); | ||
75 | + a1 = tcg_temp_ebb_new_ptr(); | ||
76 | + a2 = tcg_temp_ebb_new_ptr(); | ||
77 | + a3 = tcg_temp_ebb_new_ptr(); | ||
78 | + a4 = tcg_temp_ebb_new_ptr(); | ||
79 | |||
80 | tcg_gen_addi_ptr(a0, cpu_env, dofs); | ||
81 | tcg_gen_addi_ptr(a1, cpu_env, aofs); | ||
82 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_2_ptr(uint32_t dofs, uint32_t aofs, | ||
83 | TCGv_ptr a0, a1; | ||
84 | TCGv_i32 desc = tcg_constant_i32(simd_desc(oprsz, maxsz, data)); | ||
85 | |||
86 | - a0 = tcg_temp_new_ptr(); | ||
87 | - a1 = tcg_temp_new_ptr(); | ||
88 | + a0 = tcg_temp_ebb_new_ptr(); | ||
89 | + a1 = tcg_temp_ebb_new_ptr(); | ||
90 | |||
91 | tcg_gen_addi_ptr(a0, cpu_env, dofs); | ||
92 | tcg_gen_addi_ptr(a1, cpu_env, aofs); | ||
93 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_3_ptr(uint32_t dofs, uint32_t aofs, uint32_t bofs, | ||
94 | TCGv_ptr a0, a1, a2; | ||
95 | TCGv_i32 desc = tcg_constant_i32(simd_desc(oprsz, maxsz, data)); | ||
96 | |||
97 | - a0 = tcg_temp_new_ptr(); | ||
98 | - a1 = tcg_temp_new_ptr(); | ||
99 | - a2 = tcg_temp_new_ptr(); | ||
100 | + a0 = tcg_temp_ebb_new_ptr(); | ||
101 | + a1 = tcg_temp_ebb_new_ptr(); | ||
102 | + a2 = tcg_temp_ebb_new_ptr(); | ||
103 | |||
104 | tcg_gen_addi_ptr(a0, cpu_env, dofs); | ||
105 | tcg_gen_addi_ptr(a1, cpu_env, aofs); | ||
106 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_4_ptr(uint32_t dofs, uint32_t aofs, uint32_t bofs, | ||
107 | TCGv_ptr a0, a1, a2, a3; | ||
108 | TCGv_i32 desc = tcg_constant_i32(simd_desc(oprsz, maxsz, data)); | ||
109 | |||
110 | - a0 = tcg_temp_new_ptr(); | ||
111 | - a1 = tcg_temp_new_ptr(); | ||
112 | - a2 = tcg_temp_new_ptr(); | ||
113 | - a3 = tcg_temp_new_ptr(); | ||
114 | + a0 = tcg_temp_ebb_new_ptr(); | ||
115 | + a1 = tcg_temp_ebb_new_ptr(); | ||
116 | + a2 = tcg_temp_ebb_new_ptr(); | ||
117 | + a3 = tcg_temp_ebb_new_ptr(); | ||
118 | |||
119 | tcg_gen_addi_ptr(a0, cpu_env, dofs); | ||
120 | tcg_gen_addi_ptr(a1, cpu_env, aofs); | ||
121 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_5_ptr(uint32_t dofs, uint32_t aofs, uint32_t bofs, | ||
122 | TCGv_ptr a0, a1, a2, a3, a4; | ||
123 | TCGv_i32 desc = tcg_constant_i32(simd_desc(oprsz, maxsz, data)); | ||
124 | |||
125 | - a0 = tcg_temp_new_ptr(); | ||
126 | - a1 = tcg_temp_new_ptr(); | ||
127 | - a2 = tcg_temp_new_ptr(); | ||
128 | - a3 = tcg_temp_new_ptr(); | ||
129 | - a4 = tcg_temp_new_ptr(); | ||
130 | + a0 = tcg_temp_ebb_new_ptr(); | ||
131 | + a1 = tcg_temp_ebb_new_ptr(); | ||
132 | + a2 = tcg_temp_ebb_new_ptr(); | ||
133 | + a3 = tcg_temp_ebb_new_ptr(); | ||
134 | + a4 = tcg_temp_ebb_new_ptr(); | ||
135 | |||
136 | tcg_gen_addi_ptr(a0, cpu_env, dofs); | ||
137 | tcg_gen_addi_ptr(a1, cpu_env, aofs); | ||
138 | @@ -XXX,XX +XXX,XX @@ static void do_dup(unsigned vece, uint32_t dofs, uint32_t oprsz, | ||
139 | be simple enough. */ | ||
140 | if (TCG_TARGET_REG_BITS == 64 | ||
141 | && (vece != MO_32 || !check_size_impl(oprsz, 4))) { | ||
142 | - t_64 = tcg_temp_new_i64(); | ||
143 | + t_64 = tcg_temp_ebb_new_i64(); | ||
144 | tcg_gen_extu_i32_i64(t_64, in_32); | ||
145 | tcg_gen_dup_i64(vece, t_64, t_64); | ||
146 | } else { | ||
147 | - t_32 = tcg_temp_new_i32(); | ||
148 | + t_32 = tcg_temp_ebb_new_i32(); | ||
149 | tcg_gen_dup_i32(vece, t_32, in_32); | ||
150 | } | ||
151 | } else if (in_64) { | ||
152 | /* We are given a 64-bit variable input. */ | ||
153 | - t_64 = tcg_temp_new_i64(); | ||
154 | + t_64 = tcg_temp_ebb_new_i64(); | ||
155 | tcg_gen_dup_i64(vece, t_64, in_64); | ||
156 | } else { | ||
157 | /* We are given a constant input. */ | ||
158 | @@ -XXX,XX +XXX,XX @@ static void do_dup(unsigned vece, uint32_t dofs, uint32_t oprsz, | ||
159 | } | ||
160 | |||
161 | /* Otherwise implement out of line. */ | ||
162 | - t_ptr = tcg_temp_new_ptr(); | ||
163 | + t_ptr = tcg_temp_ebb_new_ptr(); | ||
164 | tcg_gen_addi_ptr(t_ptr, cpu_env, dofs); | ||
165 | |||
166 | /* | ||
167 | @@ -XXX,XX +XXX,XX @@ static void do_dup(unsigned vece, uint32_t dofs, uint32_t oprsz, | ||
168 | if (in_32) { | ||
169 | t_val = in_32; | ||
170 | } else if (in_64) { | ||
171 | - t_val = tcg_temp_new_i32(); | ||
172 | + t_val = tcg_temp_ebb_new_i32(); | ||
173 | tcg_gen_extrl_i64_i32(t_val, in_64); | ||
174 | } else { | ||
175 | t_val = tcg_constant_i32(in_c); | ||
176 | @@ -XXX,XX +XXX,XX @@ static void do_dup(unsigned vece, uint32_t dofs, uint32_t oprsz, | ||
177 | if (in_32) { | ||
178 | fns[vece](t_ptr, t_desc, in_32); | ||
179 | } else if (in_64) { | ||
180 | - t_32 = tcg_temp_new_i32(); | ||
181 | + t_32 = tcg_temp_ebb_new_i32(); | ||
182 | tcg_gen_extrl_i64_i32(t_32, in_64); | ||
183 | fns[vece](t_ptr, t_desc, t_32); | ||
184 | tcg_temp_free_i32(t_32); | ||
185 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_dup_mem(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
186 | do_dup_store(type, dofs, oprsz, maxsz, t_vec); | ||
187 | tcg_temp_free_vec(t_vec); | ||
188 | } else if (vece <= MO_32) { | ||
189 | - TCGv_i32 in = tcg_temp_new_i32(); | ||
190 | + TCGv_i32 in = tcg_temp_ebb_new_i32(); | ||
191 | switch (vece) { | ||
192 | case MO_8: | ||
193 | tcg_gen_ld8u_i32(in, cpu_env, aofs); | ||
194 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_dup_mem(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
195 | do_dup(vece, dofs, oprsz, maxsz, in, NULL, 0); | ||
196 | tcg_temp_free_i32(in); | ||
197 | } else { | ||
198 | - TCGv_i64 in = tcg_temp_new_i64(); | ||
199 | + TCGv_i64 in = tcg_temp_ebb_new_i64(); | ||
200 | tcg_gen_ld_i64(in, cpu_env, aofs); | ||
201 | do_dup(vece, dofs, oprsz, maxsz, NULL, in, 0); | ||
202 | tcg_temp_free_i64(in); | ||
203 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_dup_mem(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
204 | } | ||
205 | tcg_temp_free_vec(in); | ||
206 | } else { | ||
207 | - TCGv_i64 in0 = tcg_temp_new_i64(); | ||
208 | - TCGv_i64 in1 = tcg_temp_new_i64(); | ||
209 | + TCGv_i64 in0 = tcg_temp_ebb_new_i64(); | ||
210 | + TCGv_i64 in1 = tcg_temp_ebb_new_i64(); | ||
211 | |||
212 | tcg_gen_ld_i64(in0, cpu_env, aofs); | ||
213 | tcg_gen_ld_i64(in1, cpu_env, aofs + 8); | ||
214 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_dup_mem(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
215 | int j; | ||
216 | |||
217 | for (j = 0; j < 4; ++j) { | ||
218 | - in[j] = tcg_temp_new_i64(); | ||
219 | + in[j] = tcg_temp_ebb_new_i64(); | ||
220 | tcg_gen_ld_i64(in[j], cpu_env, aofs + j * 8); | ||
221 | } | ||
222 | for (i = (aofs == dofs) * 32; i < oprsz; i += 32) { | ||
223 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_not(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
224 | the 64-bit operation. */ | ||
225 | static void gen_addv_mask(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b, TCGv_i64 m) | ||
226 | { | ||
227 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
228 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
229 | - TCGv_i64 t3 = tcg_temp_new_i64(); | ||
230 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
231 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
232 | + TCGv_i64 t3 = tcg_temp_ebb_new_i64(); | ||
233 | |||
234 | tcg_gen_andc_i64(t1, a, m); | ||
235 | tcg_gen_andc_i64(t2, b, m); | ||
236 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_add8_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
237 | void tcg_gen_vec_add8_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
238 | { | ||
239 | TCGv_i32 m = tcg_constant_i32((int32_t)dup_const(MO_8, 0x80)); | ||
240 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
241 | - TCGv_i32 t2 = tcg_temp_new_i32(); | ||
242 | - TCGv_i32 t3 = tcg_temp_new_i32(); | ||
243 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
244 | + TCGv_i32 t2 = tcg_temp_ebb_new_i32(); | ||
245 | + TCGv_i32 t3 = tcg_temp_ebb_new_i32(); | ||
246 | |||
247 | tcg_gen_andc_i32(t1, a, m); | ||
248 | tcg_gen_andc_i32(t2, b, m); | ||
249 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_add16_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
250 | |||
251 | void tcg_gen_vec_add16_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
252 | { | ||
253 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
254 | - TCGv_i32 t2 = tcg_temp_new_i32(); | ||
255 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
256 | + TCGv_i32 t2 = tcg_temp_ebb_new_i32(); | ||
257 | |||
258 | tcg_gen_andi_i32(t1, a, ~0xffff); | ||
259 | tcg_gen_add_i32(t2, a, b); | ||
260 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_add16_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
261 | |||
262 | void tcg_gen_vec_add32_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
263 | { | ||
264 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
265 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
266 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
267 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
268 | |||
269 | tcg_gen_andi_i64(t1, a, ~0xffffffffull); | ||
270 | tcg_gen_add_i64(t2, a, b); | ||
271 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_subs(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
272 | Compare gen_addv_mask above. */ | ||
273 | static void gen_subv_mask(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b, TCGv_i64 m) | ||
274 | { | ||
275 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
276 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
277 | - TCGv_i64 t3 = tcg_temp_new_i64(); | ||
278 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
279 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
280 | + TCGv_i64 t3 = tcg_temp_ebb_new_i64(); | ||
281 | |||
282 | tcg_gen_or_i64(t1, a, m); | ||
283 | tcg_gen_andc_i64(t2, b, m); | ||
284 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_sub8_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
285 | void tcg_gen_vec_sub8_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
286 | { | ||
287 | TCGv_i32 m = tcg_constant_i32((int32_t)dup_const(MO_8, 0x80)); | ||
288 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
289 | - TCGv_i32 t2 = tcg_temp_new_i32(); | ||
290 | - TCGv_i32 t3 = tcg_temp_new_i32(); | ||
291 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
292 | + TCGv_i32 t2 = tcg_temp_ebb_new_i32(); | ||
293 | + TCGv_i32 t3 = tcg_temp_ebb_new_i32(); | ||
294 | |||
295 | tcg_gen_or_i32(t1, a, m); | ||
296 | tcg_gen_andc_i32(t2, b, m); | ||
297 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_sub16_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
298 | |||
299 | void tcg_gen_vec_sub16_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
300 | { | ||
301 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
302 | - TCGv_i32 t2 = tcg_temp_new_i32(); | ||
303 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
304 | + TCGv_i32 t2 = tcg_temp_ebb_new_i32(); | ||
305 | |||
306 | tcg_gen_andi_i32(t1, b, ~0xffff); | ||
307 | tcg_gen_sub_i32(t2, a, b); | ||
308 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_sub16_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
309 | |||
310 | void tcg_gen_vec_sub32_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
311 | { | ||
312 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
313 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
314 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
315 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
316 | |||
317 | tcg_gen_andi_i64(t1, b, ~0xffffffffull); | ||
318 | tcg_gen_sub_i64(t2, a, b); | ||
319 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_umax(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
320 | Compare gen_subv_mask above. */ | ||
321 | static void gen_negv_mask(TCGv_i64 d, TCGv_i64 b, TCGv_i64 m) | ||
322 | { | ||
323 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
324 | - TCGv_i64 t3 = tcg_temp_new_i64(); | ||
325 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
326 | + TCGv_i64 t3 = tcg_temp_ebb_new_i64(); | ||
327 | |||
328 | tcg_gen_andc_i64(t3, m, b); | ||
329 | tcg_gen_andc_i64(t2, b, m); | ||
330 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_neg16_i64(TCGv_i64 d, TCGv_i64 b) | ||
331 | |||
332 | void tcg_gen_vec_neg32_i64(TCGv_i64 d, TCGv_i64 b) | ||
333 | { | ||
334 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
335 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
336 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
337 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
338 | |||
339 | tcg_gen_andi_i64(t1, b, ~0xffffffffull); | ||
340 | tcg_gen_neg_i64(t2, b); | ||
341 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_neg(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
342 | |||
343 | static void gen_absv_mask(TCGv_i64 d, TCGv_i64 b, unsigned vece) | ||
344 | { | ||
345 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
346 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
347 | int nbit = 8 << vece; | ||
348 | |||
349 | /* Create -1 for each negative element. */ | ||
350 | @@ -XXX,XX +XXX,XX @@ static const GVecGen2s gop_ands = { | ||
351 | void tcg_gen_gvec_ands(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
352 | TCGv_i64 c, uint32_t oprsz, uint32_t maxsz) | ||
353 | { | ||
354 | - TCGv_i64 tmp = tcg_temp_new_i64(); | ||
355 | + TCGv_i64 tmp = tcg_temp_ebb_new_i64(); | ||
356 | tcg_gen_dup_i64(vece, tmp, c); | ||
357 | tcg_gen_gvec_2s(dofs, aofs, oprsz, maxsz, tmp, &gop_ands); | ||
358 | tcg_temp_free_i64(tmp); | ||
359 | @@ -XXX,XX +XXX,XX @@ static const GVecGen2s gop_xors = { | ||
360 | void tcg_gen_gvec_xors(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
361 | TCGv_i64 c, uint32_t oprsz, uint32_t maxsz) | ||
362 | { | ||
363 | - TCGv_i64 tmp = tcg_temp_new_i64(); | ||
364 | + TCGv_i64 tmp = tcg_temp_ebb_new_i64(); | ||
365 | tcg_gen_dup_i64(vece, tmp, c); | ||
366 | tcg_gen_gvec_2s(dofs, aofs, oprsz, maxsz, tmp, &gop_xors); | ||
367 | tcg_temp_free_i64(tmp); | ||
368 | @@ -XXX,XX +XXX,XX @@ static const GVecGen2s gop_ors = { | ||
369 | void tcg_gen_gvec_ors(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
370 | TCGv_i64 c, uint32_t oprsz, uint32_t maxsz) | ||
371 | { | ||
372 | - TCGv_i64 tmp = tcg_temp_new_i64(); | ||
373 | + TCGv_i64 tmp = tcg_temp_ebb_new_i64(); | ||
374 | tcg_gen_dup_i64(vece, tmp, c); | ||
375 | tcg_gen_gvec_2s(dofs, aofs, oprsz, maxsz, tmp, &gop_ors); | ||
376 | tcg_temp_free_i64(tmp); | ||
377 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_sar8i_i64(TCGv_i64 d, TCGv_i64 a, int64_t c) | ||
378 | { | ||
379 | uint64_t s_mask = dup_const(MO_8, 0x80 >> c); | ||
380 | uint64_t c_mask = dup_const(MO_8, 0xff >> c); | ||
381 | - TCGv_i64 s = tcg_temp_new_i64(); | ||
382 | + TCGv_i64 s = tcg_temp_ebb_new_i64(); | ||
383 | |||
384 | tcg_gen_shri_i64(d, a, c); | ||
385 | tcg_gen_andi_i64(s, d, s_mask); /* isolate (shifted) sign bit */ | ||
386 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_sar16i_i64(TCGv_i64 d, TCGv_i64 a, int64_t c) | ||
387 | { | ||
388 | uint64_t s_mask = dup_const(MO_16, 0x8000 >> c); | ||
389 | uint64_t c_mask = dup_const(MO_16, 0xffff >> c); | ||
390 | - TCGv_i64 s = tcg_temp_new_i64(); | ||
391 | + TCGv_i64 s = tcg_temp_ebb_new_i64(); | ||
392 | |||
393 | tcg_gen_shri_i64(d, a, c); | ||
394 | tcg_gen_andi_i64(s, d, s_mask); /* isolate (shifted) sign bit */ | ||
395 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_sar8i_i32(TCGv_i32 d, TCGv_i32 a, int32_t c) | ||
396 | { | ||
397 | uint32_t s_mask = dup_const(MO_8, 0x80 >> c); | ||
398 | uint32_t c_mask = dup_const(MO_8, 0xff >> c); | ||
399 | - TCGv_i32 s = tcg_temp_new_i32(); | ||
400 | + TCGv_i32 s = tcg_temp_ebb_new_i32(); | ||
401 | |||
402 | tcg_gen_shri_i32(d, a, c); | ||
403 | tcg_gen_andi_i32(s, d, s_mask); /* isolate (shifted) sign bit */ | ||
404 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_vec_sar16i_i32(TCGv_i32 d, TCGv_i32 a, int32_t c) | ||
405 | { | ||
406 | uint32_t s_mask = dup_const(MO_16, 0x8000 >> c); | ||
407 | uint32_t c_mask = dup_const(MO_16, 0xffff >> c); | ||
408 | - TCGv_i32 s = tcg_temp_new_i32(); | ||
409 | + TCGv_i32 s = tcg_temp_ebb_new_i32(); | ||
410 | |||
411 | tcg_gen_shri_i32(d, a, c); | ||
412 | tcg_gen_andi_i32(s, d, s_mask); /* isolate (shifted) sign bit */ | ||
413 | @@ -XXX,XX +XXX,XX @@ do_gvec_shifts(unsigned vece, uint32_t dofs, uint32_t aofs, TCGv_i32 shift, | ||
414 | TCGv_vec v_shift = tcg_temp_new_vec(type); | ||
415 | |||
416 | if (vece == MO_64) { | ||
417 | - TCGv_i64 sh64 = tcg_temp_new_i64(); | ||
418 | + TCGv_i64 sh64 = tcg_temp_ebb_new_i64(); | ||
419 | tcg_gen_extu_i32_i64(sh64, shift); | ||
420 | tcg_gen_dup_i64_vec(MO_64, v_shift, sh64); | ||
421 | tcg_temp_free_i64(sh64); | ||
422 | @@ -XXX,XX +XXX,XX @@ do_gvec_shifts(unsigned vece, uint32_t dofs, uint32_t aofs, TCGv_i32 shift, | ||
423 | if (vece == MO_32 && check_size_impl(oprsz, 4)) { | ||
424 | expand_2s_i32(dofs, aofs, oprsz, shift, false, g->fni4); | ||
425 | } else if (vece == MO_64 && check_size_impl(oprsz, 8)) { | ||
426 | - TCGv_i64 sh64 = tcg_temp_new_i64(); | ||
427 | + TCGv_i64 sh64 = tcg_temp_ebb_new_i64(); | ||
428 | tcg_gen_extu_i32_i64(sh64, shift); | ||
429 | expand_2s_i64(dofs, aofs, oprsz, sh64, false, g->fni8); | ||
430 | tcg_temp_free_i64(sh64); | ||
431 | } else { | ||
432 | - TCGv_ptr a0 = tcg_temp_new_ptr(); | ||
433 | - TCGv_ptr a1 = tcg_temp_new_ptr(); | ||
434 | - TCGv_i32 desc = tcg_temp_new_i32(); | ||
435 | + TCGv_ptr a0 = tcg_temp_ebb_new_ptr(); | ||
436 | + TCGv_ptr a1 = tcg_temp_ebb_new_ptr(); | ||
437 | + TCGv_i32 desc = tcg_temp_ebb_new_i32(); | ||
438 | |||
439 | tcg_gen_shli_i32(desc, shift, SIMD_DATA_SHIFT); | ||
440 | tcg_gen_ori_i32(desc, desc, simd_desc(oprsz, maxsz, 0)); | ||
441 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_shlv_mod_vec(unsigned vece, TCGv_vec d, | ||
442 | |||
443 | static void tcg_gen_shl_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
444 | { | ||
445 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
446 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
447 | |||
448 | tcg_gen_andi_i32(t, b, 31); | ||
449 | tcg_gen_shl_i32(d, a, t); | ||
450 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_shl_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
451 | |||
452 | static void tcg_gen_shl_mod_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
453 | { | ||
454 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
455 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
456 | |||
457 | tcg_gen_andi_i64(t, b, 63); | ||
458 | tcg_gen_shl_i64(d, a, t); | ||
459 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_shrv_mod_vec(unsigned vece, TCGv_vec d, | ||
460 | |||
461 | static void tcg_gen_shr_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
462 | { | ||
463 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
464 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
465 | |||
466 | tcg_gen_andi_i32(t, b, 31); | ||
467 | tcg_gen_shr_i32(d, a, t); | ||
468 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_shr_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
469 | |||
470 | static void tcg_gen_shr_mod_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
471 | { | ||
472 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
473 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
474 | |||
475 | tcg_gen_andi_i64(t, b, 63); | ||
476 | tcg_gen_shr_i64(d, a, t); | ||
477 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_sarv_mod_vec(unsigned vece, TCGv_vec d, | ||
478 | |||
479 | static void tcg_gen_sar_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
480 | { | ||
481 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
482 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
483 | |||
484 | tcg_gen_andi_i32(t, b, 31); | ||
485 | tcg_gen_sar_i32(d, a, t); | ||
486 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_sar_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
487 | |||
488 | static void tcg_gen_sar_mod_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
489 | { | ||
490 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
491 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
492 | |||
493 | tcg_gen_andi_i64(t, b, 63); | ||
494 | tcg_gen_sar_i64(d, a, t); | ||
495 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_rotlv_mod_vec(unsigned vece, TCGv_vec d, | ||
496 | |||
497 | static void tcg_gen_rotl_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
498 | { | ||
499 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
500 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
501 | |||
502 | tcg_gen_andi_i32(t, b, 31); | ||
503 | tcg_gen_rotl_i32(d, a, t); | ||
504 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_rotl_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
505 | |||
506 | static void tcg_gen_rotl_mod_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
507 | { | ||
508 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
509 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
510 | |||
511 | tcg_gen_andi_i64(t, b, 63); | ||
512 | tcg_gen_rotl_i64(d, a, t); | ||
513 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_rotrv_mod_vec(unsigned vece, TCGv_vec d, | ||
514 | |||
515 | static void tcg_gen_rotr_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
516 | { | ||
517 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
518 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
519 | |||
520 | tcg_gen_andi_i32(t, b, 31); | ||
521 | tcg_gen_rotr_i32(d, a, t); | ||
522 | @@ -XXX,XX +XXX,XX @@ static void tcg_gen_rotr_mod_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
523 | |||
524 | static void tcg_gen_rotr_mod_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
525 | { | ||
526 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
527 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
528 | |||
529 | tcg_gen_andi_i64(t, b, 63); | ||
530 | tcg_gen_rotr_i64(d, a, t); | ||
531 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_rotrv(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
532 | static void expand_cmp_i32(uint32_t dofs, uint32_t aofs, uint32_t bofs, | ||
533 | uint32_t oprsz, TCGCond cond) | ||
534 | { | ||
535 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
536 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
537 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
538 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
539 | uint32_t i; | ||
540 | |||
541 | for (i = 0; i < oprsz; i += 4) { | ||
542 | @@ -XXX,XX +XXX,XX @@ static void expand_cmp_i32(uint32_t dofs, uint32_t aofs, uint32_t bofs, | ||
543 | static void expand_cmp_i64(uint32_t dofs, uint32_t aofs, uint32_t bofs, | ||
544 | uint32_t oprsz, TCGCond cond) | ||
545 | { | ||
546 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
547 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
548 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
549 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
550 | uint32_t i; | ||
551 | |||
552 | for (i = 0; i < oprsz; i += 8) { | ||
553 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_gvec_cmp(TCGCond cond, unsigned vece, uint32_t dofs, | ||
554 | |||
555 | static void tcg_gen_bitsel_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b, TCGv_i64 c) | ||
556 | { | ||
557 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
558 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
559 | |||
560 | tcg_gen_and_i64(t, b, a); | ||
561 | tcg_gen_andc_i64(d, c, a); | ||
562 | diff --git a/tcg/tcg-op.c b/tcg/tcg-op.c | ||
563 | index XXXXXXX..XXXXXXX 100644 | ||
564 | --- a/tcg/tcg-op.c | ||
565 | +++ b/tcg/tcg-op.c | ||
566 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_div_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
567 | if (TCG_TARGET_HAS_div_i32) { | ||
568 | tcg_gen_op3_i32(INDEX_op_div_i32, ret, arg1, arg2); | ||
569 | } else if (TCG_TARGET_HAS_div2_i32) { | ||
570 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
571 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
572 | tcg_gen_sari_i32(t0, arg1, 31); | ||
573 | tcg_gen_op5_i32(INDEX_op_div2_i32, ret, t0, arg1, t0, arg2); | ||
574 | tcg_temp_free_i32(t0); | ||
575 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_rem_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
576 | if (TCG_TARGET_HAS_rem_i32) { | ||
577 | tcg_gen_op3_i32(INDEX_op_rem_i32, ret, arg1, arg2); | ||
578 | } else if (TCG_TARGET_HAS_div_i32) { | ||
579 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
580 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
581 | tcg_gen_op3_i32(INDEX_op_div_i32, t0, arg1, arg2); | ||
582 | tcg_gen_mul_i32(t0, t0, arg2); | ||
583 | tcg_gen_sub_i32(ret, arg1, t0); | ||
584 | tcg_temp_free_i32(t0); | ||
585 | } else if (TCG_TARGET_HAS_div2_i32) { | ||
586 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
587 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
588 | tcg_gen_sari_i32(t0, arg1, 31); | ||
589 | tcg_gen_op5_i32(INDEX_op_div2_i32, t0, ret, arg1, t0, arg2); | ||
590 | tcg_temp_free_i32(t0); | ||
591 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_divu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
592 | if (TCG_TARGET_HAS_div_i32) { | ||
593 | tcg_gen_op3_i32(INDEX_op_divu_i32, ret, arg1, arg2); | ||
594 | } else if (TCG_TARGET_HAS_div2_i32) { | ||
595 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
596 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
597 | tcg_gen_movi_i32(t0, 0); | ||
598 | tcg_gen_op5_i32(INDEX_op_divu2_i32, ret, t0, arg1, t0, arg2); | ||
599 | tcg_temp_free_i32(t0); | ||
600 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_remu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
601 | if (TCG_TARGET_HAS_rem_i32) { | ||
602 | tcg_gen_op3_i32(INDEX_op_remu_i32, ret, arg1, arg2); | ||
603 | } else if (TCG_TARGET_HAS_div_i32) { | ||
604 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
605 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
606 | tcg_gen_op3_i32(INDEX_op_divu_i32, t0, arg1, arg2); | ||
607 | tcg_gen_mul_i32(t0, t0, arg2); | ||
608 | tcg_gen_sub_i32(ret, arg1, t0); | ||
609 | tcg_temp_free_i32(t0); | ||
610 | } else if (TCG_TARGET_HAS_div2_i32) { | ||
611 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
612 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
613 | tcg_gen_movi_i32(t0, 0); | ||
614 | tcg_gen_op5_i32(INDEX_op_divu2_i32, t0, ret, arg1, t0, arg2); | ||
615 | tcg_temp_free_i32(t0); | ||
616 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_andc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
617 | if (TCG_TARGET_HAS_andc_i32) { | ||
618 | tcg_gen_op3_i32(INDEX_op_andc_i32, ret, arg1, arg2); | ||
619 | } else { | ||
620 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
621 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
622 | tcg_gen_not_i32(t0, arg2); | ||
623 | tcg_gen_and_i32(ret, arg1, t0); | ||
624 | tcg_temp_free_i32(t0); | ||
625 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_orc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
626 | if (TCG_TARGET_HAS_orc_i32) { | ||
627 | tcg_gen_op3_i32(INDEX_op_orc_i32, ret, arg1, arg2); | ||
628 | } else { | ||
629 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
630 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
631 | tcg_gen_not_i32(t0, arg2); | ||
632 | tcg_gen_or_i32(ret, arg1, t0); | ||
633 | tcg_temp_free_i32(t0); | ||
634 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_clz_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
635 | if (TCG_TARGET_HAS_clz_i32) { | ||
636 | tcg_gen_op3_i32(INDEX_op_clz_i32, ret, arg1, arg2); | ||
637 | } else if (TCG_TARGET_HAS_clz_i64) { | ||
638 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
639 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
640 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
641 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
642 | tcg_gen_extu_i32_i64(t1, arg1); | ||
643 | tcg_gen_extu_i32_i64(t2, arg2); | ||
644 | tcg_gen_addi_i64(t2, t2, 32); | ||
645 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_ctz_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
646 | if (TCG_TARGET_HAS_ctz_i32) { | ||
647 | tcg_gen_op3_i32(INDEX_op_ctz_i32, ret, arg1, arg2); | ||
648 | } else if (TCG_TARGET_HAS_ctz_i64) { | ||
649 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
650 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
651 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
652 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
653 | tcg_gen_extu_i32_i64(t1, arg1); | ||
654 | tcg_gen_extu_i32_i64(t2, arg2); | ||
655 | tcg_gen_ctz_i64(t1, t1, t2); | ||
656 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_ctz_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
657 | || TCG_TARGET_HAS_ctpop_i64 | ||
658 | || TCG_TARGET_HAS_clz_i32 | ||
659 | || TCG_TARGET_HAS_clz_i64) { | ||
660 | - TCGv_i32 z, t = tcg_temp_new_i32(); | ||
661 | + TCGv_i32 z, t = tcg_temp_ebb_new_i32(); | ||
662 | |||
663 | if (TCG_TARGET_HAS_ctpop_i32 || TCG_TARGET_HAS_ctpop_i64) { | ||
664 | tcg_gen_subi_i32(t, arg1, 1); | ||
665 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_ctzi_i32(TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2) | ||
666 | { | ||
667 | if (!TCG_TARGET_HAS_ctz_i32 && TCG_TARGET_HAS_ctpop_i32 && arg2 == 32) { | ||
668 | /* This equivalence has the advantage of not requiring a fixup. */ | ||
669 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
670 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
671 | tcg_gen_subi_i32(t, arg1, 1); | ||
672 | tcg_gen_andc_i32(t, t, arg1); | ||
673 | tcg_gen_ctpop_i32(ret, t); | ||
674 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_ctzi_i32(TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2) | ||
675 | void tcg_gen_clrsb_i32(TCGv_i32 ret, TCGv_i32 arg) | ||
676 | { | ||
677 | if (TCG_TARGET_HAS_clz_i32) { | ||
678 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
679 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
680 | tcg_gen_sari_i32(t, arg, 31); | ||
681 | tcg_gen_xor_i32(t, t, arg); | ||
682 | tcg_gen_clzi_i32(t, t, 32); | ||
683 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_ctpop_i32(TCGv_i32 ret, TCGv_i32 arg1) | ||
684 | if (TCG_TARGET_HAS_ctpop_i32) { | ||
685 | tcg_gen_op2_i32(INDEX_op_ctpop_i32, ret, arg1); | ||
686 | } else if (TCG_TARGET_HAS_ctpop_i64) { | ||
687 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
688 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
689 | tcg_gen_extu_i32_i64(t, arg1); | ||
690 | tcg_gen_ctpop_i64(t, t); | ||
691 | tcg_gen_extrl_i64_i32(ret, t); | ||
692 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_rotl_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
693 | } else { | ||
694 | TCGv_i32 t0, t1; | ||
695 | |||
696 | - t0 = tcg_temp_new_i32(); | ||
697 | - t1 = tcg_temp_new_i32(); | ||
698 | + t0 = tcg_temp_ebb_new_i32(); | ||
699 | + t1 = tcg_temp_ebb_new_i32(); | ||
700 | tcg_gen_shl_i32(t0, arg1, arg2); | ||
701 | tcg_gen_subfi_i32(t1, 32, arg2); | ||
702 | tcg_gen_shr_i32(t1, arg1, t1); | ||
703 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_rotli_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2) | ||
704 | tcg_gen_rotl_i32(ret, arg1, tcg_constant_i32(arg2)); | ||
705 | } else { | ||
706 | TCGv_i32 t0, t1; | ||
707 | - t0 = tcg_temp_new_i32(); | ||
708 | - t1 = tcg_temp_new_i32(); | ||
709 | + t0 = tcg_temp_ebb_new_i32(); | ||
710 | + t1 = tcg_temp_ebb_new_i32(); | ||
711 | tcg_gen_shli_i32(t0, arg1, arg2); | ||
712 | tcg_gen_shri_i32(t1, arg1, 32 - arg2); | ||
713 | tcg_gen_or_i32(ret, t0, t1); | ||
714 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_rotr_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
715 | } else { | ||
716 | TCGv_i32 t0, t1; | ||
717 | |||
718 | - t0 = tcg_temp_new_i32(); | ||
719 | - t1 = tcg_temp_new_i32(); | ||
720 | + t0 = tcg_temp_ebb_new_i32(); | ||
721 | + t1 = tcg_temp_ebb_new_i32(); | ||
722 | tcg_gen_shr_i32(t0, arg1, arg2); | ||
723 | tcg_gen_subfi_i32(t1, 32, arg2); | ||
724 | tcg_gen_shl_i32(t1, arg1, t1); | ||
725 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_deposit_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2, | ||
726 | return; | ||
727 | } | ||
728 | |||
729 | - t1 = tcg_temp_new_i32(); | ||
730 | + t1 = tcg_temp_ebb_new_i32(); | ||
731 | |||
732 | if (TCG_TARGET_HAS_extract2_i32) { | ||
733 | if (ofs + len == 32) { | ||
734 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_extract2_i32(TCGv_i32 ret, TCGv_i32 al, TCGv_i32 ah, | ||
735 | } else if (TCG_TARGET_HAS_extract2_i32) { | ||
736 | tcg_gen_op4i_i32(INDEX_op_extract2_i32, ret, al, ah, ofs); | ||
737 | } else { | ||
738 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
739 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
740 | tcg_gen_shri_i32(t0, al, ofs); | ||
741 | tcg_gen_deposit_i32(ret, t0, ah, 32 - ofs, ofs); | ||
742 | tcg_temp_free_i32(t0); | ||
743 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_movcond_i32(TCGCond cond, TCGv_i32 ret, TCGv_i32 c1, | ||
744 | } else if (TCG_TARGET_HAS_movcond_i32) { | ||
745 | tcg_gen_op6i_i32(INDEX_op_movcond_i32, ret, c1, c2, v1, v2, cond); | ||
746 | } else { | ||
747 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
748 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
749 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
750 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
751 | tcg_gen_setcond_i32(cond, t0, c1, c2); | ||
752 | tcg_gen_neg_i32(t0, t0); | ||
753 | tcg_gen_and_i32(t1, v1, t0); | ||
754 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_add2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al, | ||
755 | if (TCG_TARGET_HAS_add2_i32) { | ||
756 | tcg_gen_op6_i32(INDEX_op_add2_i32, rl, rh, al, ah, bl, bh); | ||
757 | } else { | ||
758 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
759 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
760 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
761 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
762 | tcg_gen_concat_i32_i64(t0, al, ah); | ||
763 | tcg_gen_concat_i32_i64(t1, bl, bh); | ||
764 | tcg_gen_add_i64(t0, t0, t1); | ||
765 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_sub2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al, | ||
766 | if (TCG_TARGET_HAS_sub2_i32) { | ||
767 | tcg_gen_op6_i32(INDEX_op_sub2_i32, rl, rh, al, ah, bl, bh); | ||
768 | } else { | ||
769 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
770 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
771 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
772 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
773 | tcg_gen_concat_i32_i64(t0, al, ah); | ||
774 | tcg_gen_concat_i32_i64(t1, bl, bh); | ||
775 | tcg_gen_sub_i64(t0, t0, t1); | ||
776 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_mulu2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2) | ||
777 | if (TCG_TARGET_HAS_mulu2_i32) { | ||
778 | tcg_gen_op4_i32(INDEX_op_mulu2_i32, rl, rh, arg1, arg2); | ||
779 | } else if (TCG_TARGET_HAS_muluh_i32) { | ||
780 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
781 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
782 | tcg_gen_op3_i32(INDEX_op_mul_i32, t, arg1, arg2); | ||
783 | tcg_gen_op3_i32(INDEX_op_muluh_i32, rh, arg1, arg2); | ||
784 | tcg_gen_mov_i32(rl, t); | ||
785 | tcg_temp_free_i32(t); | ||
786 | } else if (TCG_TARGET_REG_BITS == 64) { | ||
787 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
788 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
789 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
790 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
791 | tcg_gen_extu_i32_i64(t0, arg1); | ||
792 | tcg_gen_extu_i32_i64(t1, arg2); | ||
793 | tcg_gen_mul_i64(t0, t0, t1); | ||
794 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_muls2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2) | ||
795 | if (TCG_TARGET_HAS_muls2_i32) { | ||
796 | tcg_gen_op4_i32(INDEX_op_muls2_i32, rl, rh, arg1, arg2); | ||
797 | } else if (TCG_TARGET_HAS_mulsh_i32) { | ||
798 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
799 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
800 | tcg_gen_op3_i32(INDEX_op_mul_i32, t, arg1, arg2); | ||
801 | tcg_gen_op3_i32(INDEX_op_mulsh_i32, rh, arg1, arg2); | ||
802 | tcg_gen_mov_i32(rl, t); | ||
803 | tcg_temp_free_i32(t); | ||
804 | } else if (TCG_TARGET_REG_BITS == 32) { | ||
805 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
806 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
807 | - TCGv_i32 t2 = tcg_temp_new_i32(); | ||
808 | - TCGv_i32 t3 = tcg_temp_new_i32(); | ||
809 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
810 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
811 | + TCGv_i32 t2 = tcg_temp_ebb_new_i32(); | ||
812 | + TCGv_i32 t3 = tcg_temp_ebb_new_i32(); | ||
813 | tcg_gen_mulu2_i32(t0, t1, arg1, arg2); | ||
814 | /* Adjust for negative inputs. */ | ||
815 | tcg_gen_sari_i32(t2, arg1, 31); | ||
816 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_muls2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2) | ||
817 | tcg_temp_free_i32(t2); | ||
818 | tcg_temp_free_i32(t3); | ||
819 | } else { | ||
820 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
821 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
822 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
823 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
824 | tcg_gen_ext_i32_i64(t0, arg1); | ||
825 | tcg_gen_ext_i32_i64(t1, arg2); | ||
826 | tcg_gen_mul_i64(t0, t0, t1); | ||
827 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_muls2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2) | ||
828 | void tcg_gen_mulsu2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2) | ||
829 | { | ||
830 | if (TCG_TARGET_REG_BITS == 32) { | ||
831 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
832 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
833 | - TCGv_i32 t2 = tcg_temp_new_i32(); | ||
834 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
835 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
836 | + TCGv_i32 t2 = tcg_temp_ebb_new_i32(); | ||
837 | tcg_gen_mulu2_i32(t0, t1, arg1, arg2); | ||
838 | /* Adjust for negative input for the signed arg1. */ | ||
839 | tcg_gen_sari_i32(t2, arg1, 31); | ||
840 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_mulsu2_i32(TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2) | ||
841 | tcg_temp_free_i32(t1); | ||
842 | tcg_temp_free_i32(t2); | ||
843 | } else { | ||
844 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
845 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
846 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
847 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
848 | tcg_gen_ext_i32_i64(t0, arg1); | ||
849 | tcg_gen_extu_i32_i64(t1, arg2); | ||
850 | tcg_gen_mul_i64(t0, t0, t1); | ||
851 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_bswap16_i32(TCGv_i32 ret, TCGv_i32 arg, int flags) | ||
852 | if (TCG_TARGET_HAS_bswap16_i32) { | ||
853 | tcg_gen_op3i_i32(INDEX_op_bswap16_i32, ret, arg, flags); | ||
854 | } else { | ||
855 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
856 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
857 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
858 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
859 | |||
860 | tcg_gen_shri_i32(t0, arg, 8); | ||
861 | if (!(flags & TCG_BSWAP_IZ)) { | ||
862 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_bswap32_i32(TCGv_i32 ret, TCGv_i32 arg) | ||
863 | if (TCG_TARGET_HAS_bswap32_i32) { | ||
864 | tcg_gen_op3i_i32(INDEX_op_bswap32_i32, ret, arg, 0); | ||
865 | } else { | ||
866 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
867 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
868 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
869 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
870 | TCGv_i32 t2 = tcg_constant_i32(0x00ff00ff); | ||
871 | |||
872 | /* arg = abcd */ | ||
873 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_umax_i32(TCGv_i32 ret, TCGv_i32 a, TCGv_i32 b) | ||
874 | |||
875 | void tcg_gen_abs_i32(TCGv_i32 ret, TCGv_i32 a) | ||
876 | { | ||
877 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
878 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
879 | |||
880 | tcg_gen_sari_i32(t, a, 31); | ||
881 | tcg_gen_xor_i32(ret, a, t); | ||
882 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_mul_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
883 | TCGv_i64 t0; | ||
884 | TCGv_i32 t1; | ||
885 | |||
886 | - t0 = tcg_temp_new_i64(); | ||
887 | - t1 = tcg_temp_new_i32(); | ||
888 | + t0 = tcg_temp_ebb_new_i64(); | ||
889 | + t1 = tcg_temp_ebb_new_i32(); | ||
890 | |||
891 | tcg_gen_mulu2_i32(TCGV_LOW(t0), TCGV_HIGH(t0), | ||
892 | TCGV_LOW(arg1), TCGV_LOW(arg2)); | ||
893 | @@ -XXX,XX +XXX,XX @@ static inline void tcg_gen_shifti_i64(TCGv_i64 ret, TCGv_i64 arg1, | ||
894 | tcg_gen_extract2_i32(TCGV_HIGH(ret), | ||
895 | TCGV_LOW(arg1), TCGV_HIGH(arg1), 32 - c); | ||
896 | } else { | ||
897 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
898 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
899 | tcg_gen_shri_i32(t0, TCGV_LOW(arg1), 32 - c); | ||
900 | tcg_gen_deposit_i32(TCGV_HIGH(ret), t0, | ||
901 | TCGV_HIGH(arg1), c, 32 - c); | ||
902 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_div_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
903 | if (TCG_TARGET_HAS_div_i64) { | ||
904 | tcg_gen_op3_i64(INDEX_op_div_i64, ret, arg1, arg2); | ||
905 | } else if (TCG_TARGET_HAS_div2_i64) { | ||
906 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
907 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
908 | tcg_gen_sari_i64(t0, arg1, 63); | ||
909 | tcg_gen_op5_i64(INDEX_op_div2_i64, ret, t0, arg1, t0, arg2); | ||
910 | tcg_temp_free_i64(t0); | ||
911 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_rem_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
912 | if (TCG_TARGET_HAS_rem_i64) { | ||
913 | tcg_gen_op3_i64(INDEX_op_rem_i64, ret, arg1, arg2); | ||
914 | } else if (TCG_TARGET_HAS_div_i64) { | ||
915 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
916 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
917 | tcg_gen_op3_i64(INDEX_op_div_i64, t0, arg1, arg2); | ||
918 | tcg_gen_mul_i64(t0, t0, arg2); | ||
919 | tcg_gen_sub_i64(ret, arg1, t0); | ||
920 | tcg_temp_free_i64(t0); | ||
921 | } else if (TCG_TARGET_HAS_div2_i64) { | ||
922 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
923 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
924 | tcg_gen_sari_i64(t0, arg1, 63); | ||
925 | tcg_gen_op5_i64(INDEX_op_div2_i64, t0, ret, arg1, t0, arg2); | ||
926 | tcg_temp_free_i64(t0); | ||
927 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_divu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
928 | if (TCG_TARGET_HAS_div_i64) { | ||
929 | tcg_gen_op3_i64(INDEX_op_divu_i64, ret, arg1, arg2); | ||
930 | } else if (TCG_TARGET_HAS_div2_i64) { | ||
931 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
932 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
933 | tcg_gen_movi_i64(t0, 0); | ||
934 | tcg_gen_op5_i64(INDEX_op_divu2_i64, ret, t0, arg1, t0, arg2); | ||
935 | tcg_temp_free_i64(t0); | ||
936 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_remu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
937 | if (TCG_TARGET_HAS_rem_i64) { | ||
938 | tcg_gen_op3_i64(INDEX_op_remu_i64, ret, arg1, arg2); | ||
939 | } else if (TCG_TARGET_HAS_div_i64) { | ||
940 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
941 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
942 | tcg_gen_op3_i64(INDEX_op_divu_i64, t0, arg1, arg2); | ||
943 | tcg_gen_mul_i64(t0, t0, arg2); | ||
944 | tcg_gen_sub_i64(ret, arg1, t0); | ||
945 | tcg_temp_free_i64(t0); | ||
946 | } else if (TCG_TARGET_HAS_div2_i64) { | ||
947 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
948 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
949 | tcg_gen_movi_i64(t0, 0); | ||
950 | tcg_gen_op5_i64(INDEX_op_divu2_i64, t0, ret, arg1, t0, arg2); | ||
951 | tcg_temp_free_i64(t0); | ||
952 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_bswap16_i64(TCGv_i64 ret, TCGv_i64 arg, int flags) | ||
953 | } else if (TCG_TARGET_HAS_bswap16_i64) { | ||
954 | tcg_gen_op3i_i64(INDEX_op_bswap16_i64, ret, arg, flags); | ||
955 | } else { | ||
956 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
957 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
958 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
959 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
960 | |||
961 | tcg_gen_shri_i64(t0, arg, 8); | ||
962 | if (!(flags & TCG_BSWAP_IZ)) { | ||
963 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_bswap32_i64(TCGv_i64 ret, TCGv_i64 arg, int flags) | ||
964 | } else if (TCG_TARGET_HAS_bswap32_i64) { | ||
965 | tcg_gen_op3i_i64(INDEX_op_bswap32_i64, ret, arg, flags); | ||
966 | } else { | ||
967 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
968 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
969 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
970 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
971 | TCGv_i64 t2 = tcg_constant_i64(0x00ff00ff); | ||
972 | |||
973 | /* arg = xxxxabcd */ | ||
974 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_bswap64_i64(TCGv_i64 ret, TCGv_i64 arg) | ||
975 | { | ||
976 | if (TCG_TARGET_REG_BITS == 32) { | ||
977 | TCGv_i32 t0, t1; | ||
978 | - t0 = tcg_temp_new_i32(); | ||
979 | - t1 = tcg_temp_new_i32(); | ||
980 | + t0 = tcg_temp_ebb_new_i32(); | ||
981 | + t1 = tcg_temp_ebb_new_i32(); | ||
982 | |||
983 | tcg_gen_bswap32_i32(t0, TCGV_LOW(arg)); | ||
984 | tcg_gen_bswap32_i32(t1, TCGV_HIGH(arg)); | ||
985 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_bswap64_i64(TCGv_i64 ret, TCGv_i64 arg) | ||
986 | } else if (TCG_TARGET_HAS_bswap64_i64) { | ||
987 | tcg_gen_op3i_i64(INDEX_op_bswap64_i64, ret, arg, 0); | ||
988 | } else { | ||
989 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
990 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
991 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
992 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
993 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
994 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
995 | |||
996 | /* arg = abcdefgh */ | ||
997 | tcg_gen_movi_i64(t2, 0x00ff00ff00ff00ffull); | ||
998 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_bswap64_i64(TCGv_i64 ret, TCGv_i64 arg) | ||
999 | void tcg_gen_hswap_i64(TCGv_i64 ret, TCGv_i64 arg) | ||
1000 | { | ||
1001 | uint64_t m = 0x0000ffff0000ffffull; | ||
1002 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1003 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
1004 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1005 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
1006 | |||
1007 | /* See include/qemu/bitops.h, hswap64. */ | ||
1008 | tcg_gen_rotli_i64(t1, arg, 32); | ||
1009 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_andc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1010 | } else if (TCG_TARGET_HAS_andc_i64) { | ||
1011 | tcg_gen_op3_i64(INDEX_op_andc_i64, ret, arg1, arg2); | ||
1012 | } else { | ||
1013 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1014 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1015 | tcg_gen_not_i64(t0, arg2); | ||
1016 | tcg_gen_and_i64(ret, arg1, t0); | ||
1017 | tcg_temp_free_i64(t0); | ||
1018 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_orc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1019 | } else if (TCG_TARGET_HAS_orc_i64) { | ||
1020 | tcg_gen_op3_i64(INDEX_op_orc_i64, ret, arg1, arg2); | ||
1021 | } else { | ||
1022 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1023 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1024 | tcg_gen_not_i64(t0, arg2); | ||
1025 | tcg_gen_or_i64(ret, arg1, t0); | ||
1026 | tcg_temp_free_i64(t0); | ||
1027 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_clzi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2) | ||
1028 | if (TCG_TARGET_REG_BITS == 32 | ||
1029 | && TCG_TARGET_HAS_clz_i32 | ||
1030 | && arg2 <= 0xffffffffu) { | ||
1031 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
1032 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
1033 | tcg_gen_clzi_i32(t, TCGV_LOW(arg1), arg2 - 32); | ||
1034 | tcg_gen_addi_i32(t, t, 32); | ||
1035 | tcg_gen_clz_i32(TCGV_LOW(ret), TCGV_HIGH(arg1), t); | ||
1036 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_ctz_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1037 | if (TCG_TARGET_HAS_ctz_i64) { | ||
1038 | tcg_gen_op3_i64(INDEX_op_ctz_i64, ret, arg1, arg2); | ||
1039 | } else if (TCG_TARGET_HAS_ctpop_i64 || TCG_TARGET_HAS_clz_i64) { | ||
1040 | - TCGv_i64 z, t = tcg_temp_new_i64(); | ||
1041 | + TCGv_i64 z, t = tcg_temp_ebb_new_i64(); | ||
1042 | |||
1043 | if (TCG_TARGET_HAS_ctpop_i64) { | ||
1044 | tcg_gen_subi_i64(t, arg1, 1); | ||
1045 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_ctzi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2) | ||
1046 | if (TCG_TARGET_REG_BITS == 32 | ||
1047 | && TCG_TARGET_HAS_ctz_i32 | ||
1048 | && arg2 <= 0xffffffffu) { | ||
1049 | - TCGv_i32 t32 = tcg_temp_new_i32(); | ||
1050 | + TCGv_i32 t32 = tcg_temp_ebb_new_i32(); | ||
1051 | tcg_gen_ctzi_i32(t32, TCGV_HIGH(arg1), arg2 - 32); | ||
1052 | tcg_gen_addi_i32(t32, t32, 32); | ||
1053 | tcg_gen_ctz_i32(TCGV_LOW(ret), TCGV_LOW(arg1), t32); | ||
1054 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_ctzi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2) | ||
1055 | && TCG_TARGET_HAS_ctpop_i64 | ||
1056 | && arg2 == 64) { | ||
1057 | /* This equivalence has the advantage of not requiring a fixup. */ | ||
1058 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
1059 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
1060 | tcg_gen_subi_i64(t, arg1, 1); | ||
1061 | tcg_gen_andc_i64(t, t, arg1); | ||
1062 | tcg_gen_ctpop_i64(ret, t); | ||
1063 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_ctzi_i64(TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2) | ||
1064 | void tcg_gen_clrsb_i64(TCGv_i64 ret, TCGv_i64 arg) | ||
1065 | { | ||
1066 | if (TCG_TARGET_HAS_clz_i64 || TCG_TARGET_HAS_clz_i32) { | ||
1067 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
1068 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
1069 | tcg_gen_sari_i64(t, arg, 63); | ||
1070 | tcg_gen_xor_i64(t, t, arg); | ||
1071 | tcg_gen_clzi_i64(t, t, 64); | ||
1072 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_rotl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1073 | tcg_gen_op3_i64(INDEX_op_rotl_i64, ret, arg1, arg2); | ||
1074 | } else { | ||
1075 | TCGv_i64 t0, t1; | ||
1076 | - t0 = tcg_temp_new_i64(); | ||
1077 | - t1 = tcg_temp_new_i64(); | ||
1078 | + t0 = tcg_temp_ebb_new_i64(); | ||
1079 | + t1 = tcg_temp_ebb_new_i64(); | ||
1080 | tcg_gen_shl_i64(t0, arg1, arg2); | ||
1081 | tcg_gen_subfi_i64(t1, 64, arg2); | ||
1082 | tcg_gen_shr_i64(t1, arg1, t1); | ||
1083 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_rotli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2) | ||
1084 | tcg_gen_rotl_i64(ret, arg1, tcg_constant_i64(arg2)); | ||
1085 | } else { | ||
1086 | TCGv_i64 t0, t1; | ||
1087 | - t0 = tcg_temp_new_i64(); | ||
1088 | - t1 = tcg_temp_new_i64(); | ||
1089 | + t0 = tcg_temp_ebb_new_i64(); | ||
1090 | + t1 = tcg_temp_ebb_new_i64(); | ||
1091 | tcg_gen_shli_i64(t0, arg1, arg2); | ||
1092 | tcg_gen_shri_i64(t1, arg1, 64 - arg2); | ||
1093 | tcg_gen_or_i64(ret, t0, t1); | ||
1094 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_rotr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1095 | tcg_gen_op3_i64(INDEX_op_rotr_i64, ret, arg1, arg2); | ||
1096 | } else { | ||
1097 | TCGv_i64 t0, t1; | ||
1098 | - t0 = tcg_temp_new_i64(); | ||
1099 | - t1 = tcg_temp_new_i64(); | ||
1100 | + t0 = tcg_temp_ebb_new_i64(); | ||
1101 | + t1 = tcg_temp_ebb_new_i64(); | ||
1102 | tcg_gen_shr_i64(t0, arg1, arg2); | ||
1103 | tcg_gen_subfi_i64(t1, 64, arg2); | ||
1104 | tcg_gen_shl_i64(t1, arg1, t1); | ||
1105 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_deposit_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2, | ||
1106 | } | ||
1107 | } | ||
1108 | |||
1109 | - t1 = tcg_temp_new_i64(); | ||
1110 | + t1 = tcg_temp_ebb_new_i64(); | ||
1111 | |||
1112 | if (TCG_TARGET_HAS_extract2_i64) { | ||
1113 | if (ofs + len == 64) { | ||
1114 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_sextract_i64(TCGv_i64 ret, TCGv_i64 arg, | ||
1115 | tcg_gen_sextract_i32(TCGV_HIGH(ret), TCGV_HIGH(arg), 0, len - 32); | ||
1116 | return; | ||
1117 | } else if (len > 32) { | ||
1118 | - TCGv_i32 t = tcg_temp_new_i32(); | ||
1119 | + TCGv_i32 t = tcg_temp_ebb_new_i32(); | ||
1120 | /* Extract the bits for the high word normally. */ | ||
1121 | tcg_gen_sextract_i32(t, TCGV_HIGH(arg), ofs + 32, len - 32); | ||
1122 | /* Shift the field down for the low part. */ | ||
1123 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_extract2_i64(TCGv_i64 ret, TCGv_i64 al, TCGv_i64 ah, | ||
1124 | } else if (TCG_TARGET_HAS_extract2_i64) { | ||
1125 | tcg_gen_op4i_i64(INDEX_op_extract2_i64, ret, al, ah, ofs); | ||
1126 | } else { | ||
1127 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1128 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1129 | tcg_gen_shri_i64(t0, al, ofs); | ||
1130 | tcg_gen_deposit_i64(ret, t0, ah, 64 - ofs, ofs); | ||
1131 | tcg_temp_free_i64(t0); | ||
1132 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_movcond_i64(TCGCond cond, TCGv_i64 ret, TCGv_i64 c1, | ||
1133 | } else if (cond == TCG_COND_NEVER) { | ||
1134 | tcg_gen_mov_i64(ret, v2); | ||
1135 | } else if (TCG_TARGET_REG_BITS == 32) { | ||
1136 | - TCGv_i32 t0 = tcg_temp_new_i32(); | ||
1137 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
1138 | + TCGv_i32 t0 = tcg_temp_ebb_new_i32(); | ||
1139 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
1140 | tcg_gen_op6i_i32(INDEX_op_setcond2_i32, t0, | ||
1141 | TCGV_LOW(c1), TCGV_HIGH(c1), | ||
1142 | TCGV_LOW(c2), TCGV_HIGH(c2), cond); | ||
1143 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_movcond_i64(TCGCond cond, TCGv_i64 ret, TCGv_i64 c1, | ||
1144 | } else if (TCG_TARGET_HAS_movcond_i64) { | ||
1145 | tcg_gen_op6i_i64(INDEX_op_movcond_i64, ret, c1, c2, v1, v2, cond); | ||
1146 | } else { | ||
1147 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1148 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
1149 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1150 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
1151 | tcg_gen_setcond_i64(cond, t0, c1, c2); | ||
1152 | tcg_gen_neg_i64(t0, t0); | ||
1153 | tcg_gen_and_i64(t1, v1, t0); | ||
1154 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_add2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al, | ||
1155 | if (TCG_TARGET_HAS_add2_i64) { | ||
1156 | tcg_gen_op6_i64(INDEX_op_add2_i64, rl, rh, al, ah, bl, bh); | ||
1157 | } else { | ||
1158 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1159 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
1160 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1161 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
1162 | tcg_gen_add_i64(t0, al, bl); | ||
1163 | tcg_gen_setcond_i64(TCG_COND_LTU, t1, t0, al); | ||
1164 | tcg_gen_add_i64(rh, ah, bh); | ||
1165 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_sub2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al, | ||
1166 | if (TCG_TARGET_HAS_sub2_i64) { | ||
1167 | tcg_gen_op6_i64(INDEX_op_sub2_i64, rl, rh, al, ah, bl, bh); | ||
1168 | } else { | ||
1169 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1170 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
1171 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1172 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
1173 | tcg_gen_sub_i64(t0, al, bl); | ||
1174 | tcg_gen_setcond_i64(TCG_COND_LTU, t1, al, bl); | ||
1175 | tcg_gen_sub_i64(rh, ah, bh); | ||
1176 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_mulu2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1177 | if (TCG_TARGET_HAS_mulu2_i64) { | ||
1178 | tcg_gen_op4_i64(INDEX_op_mulu2_i64, rl, rh, arg1, arg2); | ||
1179 | } else if (TCG_TARGET_HAS_muluh_i64) { | ||
1180 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
1181 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
1182 | tcg_gen_op3_i64(INDEX_op_mul_i64, t, arg1, arg2); | ||
1183 | tcg_gen_op3_i64(INDEX_op_muluh_i64, rh, arg1, arg2); | ||
1184 | tcg_gen_mov_i64(rl, t); | ||
1185 | tcg_temp_free_i64(t); | ||
1186 | } else { | ||
1187 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1188 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1189 | tcg_gen_mul_i64(t0, arg1, arg2); | ||
1190 | gen_helper_muluh_i64(rh, arg1, arg2); | ||
1191 | tcg_gen_mov_i64(rl, t0); | ||
1192 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_muls2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1193 | if (TCG_TARGET_HAS_muls2_i64) { | ||
1194 | tcg_gen_op4_i64(INDEX_op_muls2_i64, rl, rh, arg1, arg2); | ||
1195 | } else if (TCG_TARGET_HAS_mulsh_i64) { | ||
1196 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
1197 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
1198 | tcg_gen_op3_i64(INDEX_op_mul_i64, t, arg1, arg2); | ||
1199 | tcg_gen_op3_i64(INDEX_op_mulsh_i64, rh, arg1, arg2); | ||
1200 | tcg_gen_mov_i64(rl, t); | ||
1201 | tcg_temp_free_i64(t); | ||
1202 | } else if (TCG_TARGET_HAS_mulu2_i64 || TCG_TARGET_HAS_muluh_i64) { | ||
1203 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1204 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
1205 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
1206 | - TCGv_i64 t3 = tcg_temp_new_i64(); | ||
1207 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1208 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
1209 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
1210 | + TCGv_i64 t3 = tcg_temp_ebb_new_i64(); | ||
1211 | tcg_gen_mulu2_i64(t0, t1, arg1, arg2); | ||
1212 | /* Adjust for negative inputs. */ | ||
1213 | tcg_gen_sari_i64(t2, arg1, 63); | ||
1214 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_muls2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1215 | tcg_temp_free_i64(t2); | ||
1216 | tcg_temp_free_i64(t3); | ||
1217 | } else { | ||
1218 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1219 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1220 | tcg_gen_mul_i64(t0, arg1, arg2); | ||
1221 | gen_helper_mulsh_i64(rh, arg1, arg2); | ||
1222 | tcg_gen_mov_i64(rl, t0); | ||
1223 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_muls2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1224 | |||
1225 | void tcg_gen_mulsu2_i64(TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2) | ||
1226 | { | ||
1227 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1228 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
1229 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
1230 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1231 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
1232 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
1233 | tcg_gen_mulu2_i64(t0, t1, arg1, arg2); | ||
1234 | /* Adjust for negative input for the signed arg1. */ | ||
1235 | tcg_gen_sari_i64(t2, arg1, 63); | ||
1236 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_umax_i64(TCGv_i64 ret, TCGv_i64 a, TCGv_i64 b) | ||
1237 | |||
1238 | void tcg_gen_abs_i64(TCGv_i64 ret, TCGv_i64 a) | ||
1239 | { | ||
1240 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
1241 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
1242 | |||
1243 | tcg_gen_sari_i64(t, a, 63); | ||
1244 | tcg_gen_xor_i64(ret, a, t); | ||
1245 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_extrh_i64_i32(TCGv_i32 ret, TCGv_i64 arg) | ||
1246 | tcg_gen_op2(INDEX_op_extrh_i64_i32, | ||
1247 | tcgv_i32_arg(ret), tcgv_i64_arg(arg)); | ||
1248 | } else { | ||
1249 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
1250 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
1251 | tcg_gen_shri_i64(t, arg, 32); | ||
1252 | tcg_gen_mov_i32(ret, (TCGv_i32)t); | ||
1253 | tcg_temp_free_i64(t); | ||
1254 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_concat_i32_i64(TCGv_i64 dest, TCGv_i32 low, TCGv_i32 high) | ||
1255 | return; | ||
1256 | } | ||
1257 | |||
1258 | - tmp = tcg_temp_new_i64(); | ||
1259 | + tmp = tcg_temp_ebb_new_i64(); | ||
1260 | /* These extensions are only needed for type correctness. | ||
1261 | We may be able to do better given target specific information. */ | ||
1262 | tcg_gen_extu_i32_i64(tmp, high); | ||
1263 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_lookup_and_goto_ptr(void) | ||
1264 | } | ||
1265 | |||
1266 | plugin_gen_disable_mem_helpers(); | ||
1267 | - ptr = tcg_temp_new_ptr(); | ||
1268 | + ptr = tcg_temp_ebb_new_ptr(); | ||
1269 | gen_helper_lookup_tb_ptr(ptr, cpu_env); | ||
1270 | tcg_gen_op1i(INDEX_op_goto_ptr, tcgv_ptr_arg(ptr)); | ||
1271 | tcg_temp_free_ptr(ptr); | ||
1272 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_qemu_st_i32(TCGv_i32 val, TCGv addr, TCGArg idx, MemOp memop) | ||
1273 | oi = make_memop_idx(memop, idx); | ||
1274 | |||
1275 | if (!TCG_TARGET_HAS_MEMORY_BSWAP && (memop & MO_BSWAP)) { | ||
1276 | - swap = tcg_temp_new_i32(); | ||
1277 | + swap = tcg_temp_ebb_new_i32(); | ||
1278 | switch (memop & MO_SIZE) { | ||
1279 | case MO_16: | ||
1280 | tcg_gen_bswap16_i32(swap, val, 0); | ||
1281 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_qemu_st_i64(TCGv_i64 val, TCGv addr, TCGArg idx, MemOp memop) | ||
1282 | oi = make_memop_idx(memop, idx); | ||
1283 | |||
1284 | if (!TCG_TARGET_HAS_MEMORY_BSWAP && (memop & MO_BSWAP)) { | ||
1285 | - swap = tcg_temp_new_i64(); | ||
1286 | + swap = tcg_temp_ebb_new_i64(); | ||
1287 | switch (memop & MO_SIZE) { | ||
1288 | case MO_16: | ||
1289 | tcg_gen_bswap16_i64(swap, val, 0); | ||
1290 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_qemu_st_i128(TCGv_i128 val, TCGv addr, TCGArg idx, MemOp memop) | ||
1291 | |||
1292 | addr_p8 = tcg_temp_new(); | ||
1293 | if ((mop[0] ^ memop) & MO_BSWAP) { | ||
1294 | - TCGv_i64 t = tcg_temp_new_i64(); | ||
1295 | + TCGv_i64 t = tcg_temp_ebb_new_i64(); | ||
1296 | |||
1297 | tcg_gen_bswap64_i64(t, x); | ||
1298 | gen_ldst_i64(INDEX_op_qemu_st_i64, t, addr, mop[0], idx); | ||
1299 | @@ -XXX,XX +XXX,XX @@ static void * const table_cmpxchg[(MO_SIZE | MO_BSWAP) + 1] = { | ||
1300 | void tcg_gen_nonatomic_cmpxchg_i32(TCGv_i32 retv, TCGv addr, TCGv_i32 cmpv, | ||
1301 | TCGv_i32 newv, TCGArg idx, MemOp memop) | ||
1302 | { | ||
1303 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
1304 | - TCGv_i32 t2 = tcg_temp_new_i32(); | ||
1305 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
1306 | + TCGv_i32 t2 = tcg_temp_ebb_new_i32(); | ||
1307 | |||
1308 | tcg_gen_ext_i32(t2, cmpv, memop & MO_SIZE); | ||
1309 | |||
1310 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_nonatomic_cmpxchg_i64(TCGv_i64 retv, TCGv addr, TCGv_i64 cmpv, | ||
1311 | return; | ||
1312 | } | ||
1313 | |||
1314 | - t1 = tcg_temp_new_i64(); | ||
1315 | - t2 = tcg_temp_new_i64(); | ||
1316 | + t1 = tcg_temp_ebb_new_i64(); | ||
1317 | + t2 = tcg_temp_ebb_new_i64(); | ||
1318 | |||
1319 | tcg_gen_ext_i64(t2, cmpv, memop & MO_SIZE); | ||
1320 | |||
1321 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_atomic_cmpxchg_i64(TCGv_i64 retv, TCGv addr, TCGv_i64 cmpv, | ||
1322 | tcg_gen_movi_i32(TCGV_HIGH(retv), 0); | ||
1323 | } | ||
1324 | } else { | ||
1325 | - TCGv_i32 c32 = tcg_temp_new_i32(); | ||
1326 | - TCGv_i32 n32 = tcg_temp_new_i32(); | ||
1327 | - TCGv_i32 r32 = tcg_temp_new_i32(); | ||
1328 | + TCGv_i32 c32 = tcg_temp_ebb_new_i32(); | ||
1329 | + TCGv_i32 n32 = tcg_temp_ebb_new_i32(); | ||
1330 | + TCGv_i32 r32 = tcg_temp_ebb_new_i32(); | ||
1331 | |||
1332 | tcg_gen_extrl_i64_i32(c32, cmpv); | ||
1333 | tcg_gen_extrl_i64_i32(n32, newv); | ||
1334 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_nonatomic_cmpxchg_i128(TCGv_i128 retv, TCGv addr, TCGv_i128 cmpv, | ||
1335 | |||
1336 | gen(retv, cpu_env, addr, cmpv, newv, tcg_constant_i32(oi)); | ||
1337 | } else { | ||
1338 | - TCGv_i128 oldv = tcg_temp_new_i128(); | ||
1339 | - TCGv_i128 tmpv = tcg_temp_new_i128(); | ||
1340 | - TCGv_i64 t0 = tcg_temp_new_i64(); | ||
1341 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
1342 | + TCGv_i128 oldv = tcg_temp_ebb_new_i128(); | ||
1343 | + TCGv_i128 tmpv = tcg_temp_ebb_new_i128(); | ||
1344 | + TCGv_i64 t0 = tcg_temp_ebb_new_i64(); | ||
1345 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
1346 | TCGv_i64 z = tcg_constant_i64(0); | ||
1347 | |||
1348 | tcg_gen_qemu_ld_i128(oldv, addr, idx, memop); | ||
1349 | @@ -XXX,XX +XXX,XX @@ static void do_nonatomic_op_i32(TCGv_i32 ret, TCGv addr, TCGv_i32 val, | ||
1350 | TCGArg idx, MemOp memop, bool new_val, | ||
1351 | void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32)) | ||
1352 | { | ||
1353 | - TCGv_i32 t1 = tcg_temp_new_i32(); | ||
1354 | - TCGv_i32 t2 = tcg_temp_new_i32(); | ||
1355 | + TCGv_i32 t1 = tcg_temp_ebb_new_i32(); | ||
1356 | + TCGv_i32 t2 = tcg_temp_ebb_new_i32(); | ||
1357 | |||
1358 | memop = tcg_canonicalize_memop(memop, 0, 0); | ||
1359 | |||
1360 | @@ -XXX,XX +XXX,XX @@ static void do_nonatomic_op_i64(TCGv_i64 ret, TCGv addr, TCGv_i64 val, | ||
1361 | TCGArg idx, MemOp memop, bool new_val, | ||
1362 | void (*gen)(TCGv_i64, TCGv_i64, TCGv_i64)) | ||
1363 | { | ||
1364 | - TCGv_i64 t1 = tcg_temp_new_i64(); | ||
1365 | - TCGv_i64 t2 = tcg_temp_new_i64(); | ||
1366 | + TCGv_i64 t1 = tcg_temp_ebb_new_i64(); | ||
1367 | + TCGv_i64 t2 = tcg_temp_ebb_new_i64(); | ||
1368 | |||
1369 | memop = tcg_canonicalize_memop(memop, 1, 0); | ||
1370 | |||
1371 | @@ -XXX,XX +XXX,XX @@ static void do_atomic_op_i64(TCGv_i64 ret, TCGv addr, TCGv_i64 val, | ||
1372 | tcg_gen_movi_i64(ret, 0); | ||
1373 | #endif /* CONFIG_ATOMIC64 */ | ||
1374 | } else { | ||
1375 | - TCGv_i32 v32 = tcg_temp_new_i32(); | ||
1376 | - TCGv_i32 r32 = tcg_temp_new_i32(); | ||
1377 | + TCGv_i32 v32 = tcg_temp_ebb_new_i32(); | ||
1378 | + TCGv_i32 r32 = tcg_temp_ebb_new_i32(); | ||
1379 | |||
1380 | tcg_gen_extrl_i64_i32(v32, val); | ||
1381 | do_atomic_op_i32(r32, addr, v32, idx, memop & ~MO_SIGN, table); | ||
1382 | diff --git a/tcg/tcg.c b/tcg/tcg.c | ||
1383 | index XXXXXXX..XXXXXXX 100644 | ||
1384 | --- a/tcg/tcg.c | ||
1385 | +++ b/tcg/tcg.c | ||
1386 | @@ -XXX,XX +XXX,XX @@ void tcg_gen_callN(void *func, TCGTemp *ret, int nargs, TCGTemp **args) | ||
1387 | case TCG_CALL_ARG_EXTEND_U: | ||
1388 | case TCG_CALL_ARG_EXTEND_S: | ||
1389 | { | ||
1390 | - TCGv_i64 temp = tcg_temp_new_i64(); | ||
1391 | + TCGv_i64 temp = tcg_temp_ebb_new_i64(); | ||
1392 | TCGv_i32 orig = temp_tcgv_i32(ts); | ||
1393 | |||
1394 | if (loc->kind == TCG_CALL_ARG_EXTEND_S) { | ||
1395 | -- | ||
1396 | 2.34.1 | ||
1397 | |||
1398 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
2 | Reviewed-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | --- | ||
5 | tcg/tcg-op-gvec.c | 3 +-- | ||
6 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
1 | 7 | ||
8 | diff --git a/tcg/tcg-op-gvec.c b/tcg/tcg-op-gvec.c | ||
9 | index XXXXXXX..XXXXXXX 100644 | ||
10 | --- a/tcg/tcg-op-gvec.c | ||
11 | +++ b/tcg/tcg-op-gvec.c | ||
12 | @@ -XXX,XX +XXX,XX @@ static void do_dup(unsigned vece, uint32_t dofs, uint32_t oprsz, | ||
13 | * stores through to memset. | ||
14 | */ | ||
15 | if (oprsz == maxsz && vece == MO_8) { | ||
16 | - TCGv_ptr t_size = tcg_const_ptr(oprsz); | ||
17 | + TCGv_ptr t_size = tcg_constant_ptr(oprsz); | ||
18 | TCGv_i32 t_val; | ||
19 | |||
20 | if (in_32) { | ||
21 | @@ -XXX,XX +XXX,XX @@ static void do_dup(unsigned vece, uint32_t dofs, uint32_t oprsz, | ||
22 | if (in_64) { | ||
23 | tcg_temp_free_i32(t_val); | ||
24 | } | ||
25 | - tcg_temp_free_ptr(t_size); | ||
26 | tcg_temp_free_ptr(t_ptr); | ||
27 | return; | ||
28 | } | ||
29 | -- | ||
30 | 2.34.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | All of these uses have quite local scope. | ||
2 | Avoid tcg_const_*, because we haven't added a corresponding | ||
3 | interface for TEMP_EBB. Use explicit tcg_gen_movi_* instead. | ||
1 | 4 | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | accel/tcg/plugin-gen.c | 24 ++++++++++++++---------- | ||
9 | 1 file changed, 14 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/accel/tcg/plugin-gen.c b/accel/tcg/plugin-gen.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/accel/tcg/plugin-gen.c | ||
14 | +++ b/accel/tcg/plugin-gen.c | ||
15 | @@ -XXX,XX +XXX,XX @@ void HELPER(plugin_vcpu_mem_cb)(unsigned int vcpu_index, | ||
16 | |||
17 | static void do_gen_mem_cb(TCGv vaddr, uint32_t info) | ||
18 | { | ||
19 | - TCGv_i32 cpu_index = tcg_temp_new_i32(); | ||
20 | - TCGv_i32 meminfo = tcg_const_i32(info); | ||
21 | - TCGv_i64 vaddr64 = tcg_temp_new_i64(); | ||
22 | - TCGv_ptr udata = tcg_const_ptr(NULL); | ||
23 | + TCGv_i32 cpu_index = tcg_temp_ebb_new_i32(); | ||
24 | + TCGv_i32 meminfo = tcg_temp_ebb_new_i32(); | ||
25 | + TCGv_i64 vaddr64 = tcg_temp_ebb_new_i64(); | ||
26 | + TCGv_ptr udata = tcg_temp_ebb_new_ptr(); | ||
27 | |||
28 | + tcg_gen_movi_i32(meminfo, info); | ||
29 | + tcg_gen_movi_ptr(udata, 0); | ||
30 | tcg_gen_ld_i32(cpu_index, cpu_env, | ||
31 | -offsetof(ArchCPU, env) + offsetof(CPUState, cpu_index)); | ||
32 | tcg_gen_extu_tl_i64(vaddr64, vaddr); | ||
33 | @@ -XXX,XX +XXX,XX @@ static void do_gen_mem_cb(TCGv vaddr, uint32_t info) | ||
34 | |||
35 | static void gen_empty_udata_cb(void) | ||
36 | { | ||
37 | - TCGv_i32 cpu_index = tcg_temp_new_i32(); | ||
38 | - TCGv_ptr udata = tcg_const_ptr(NULL); /* will be overwritten later */ | ||
39 | + TCGv_i32 cpu_index = tcg_temp_ebb_new_i32(); | ||
40 | + TCGv_ptr udata = tcg_temp_ebb_new_ptr(); | ||
41 | |||
42 | + tcg_gen_movi_ptr(udata, 0); | ||
43 | tcg_gen_ld_i32(cpu_index, cpu_env, | ||
44 | -offsetof(ArchCPU, env) + offsetof(CPUState, cpu_index)); | ||
45 | gen_helper_plugin_vcpu_udata_cb(cpu_index, udata); | ||
46 | @@ -XXX,XX +XXX,XX @@ static void gen_empty_udata_cb(void) | ||
47 | */ | ||
48 | static void gen_empty_inline_cb(void) | ||
49 | { | ||
50 | - TCGv_i64 val = tcg_temp_new_i64(); | ||
51 | - TCGv_ptr ptr = tcg_const_ptr(NULL); /* overwritten later */ | ||
52 | + TCGv_i64 val = tcg_temp_ebb_new_i64(); | ||
53 | + TCGv_ptr ptr = tcg_temp_ebb_new_ptr(); | ||
54 | |||
55 | + tcg_gen_movi_ptr(ptr, 0); | ||
56 | tcg_gen_ld_i64(val, ptr, 0); | ||
57 | /* pass an immediate != 0 so that it doesn't get optimized away */ | ||
58 | tcg_gen_addi_i64(val, val, 0xdeadface); | ||
59 | @@ -XXX,XX +XXX,XX @@ static void gen_empty_mem_cb(TCGv addr, uint32_t info) | ||
60 | */ | ||
61 | static void gen_empty_mem_helper(void) | ||
62 | { | ||
63 | - TCGv_ptr ptr; | ||
64 | + TCGv_ptr ptr = tcg_temp_ebb_new_ptr(); | ||
65 | |||
66 | - ptr = tcg_const_ptr(NULL); | ||
67 | + tcg_gen_movi_ptr(ptr, 0); | ||
68 | tcg_gen_st_ptr(ptr, cpu_env, offsetof(CPUState, plugin_mem_cbs) - | ||
69 | offsetof(ArchCPU, env)); | ||
70 | tcg_temp_free_ptr(ptr); | ||
71 | -- | ||
72 | 2.34.1 | ||
73 | |||
74 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | Here we are creating a temp whose value needs to be replaced, |
---|---|---|---|
2 | but always storing NULL into CPUState.plugin_mem_cbs. | ||
3 | Use tcg_constant_ptr(0) explicitly. | ||
2 | 4 | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | --- | 7 | --- |
5 | target/s390x/tcg/translate.c | 8 ++------ | 8 | accel/tcg/plugin-gen.c | 8 ++------ |
6 | 1 file changed, 2 insertions(+), 6 deletions(-) | 9 | 1 file changed, 2 insertions(+), 6 deletions(-) |
7 | 10 | ||
8 | diff --git a/target/s390x/tcg/translate.c b/target/s390x/tcg/translate.c | 11 | diff --git a/accel/tcg/plugin-gen.c b/accel/tcg/plugin-gen.c |
9 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
10 | --- a/target/s390x/tcg/translate.c | 13 | --- a/accel/tcg/plugin-gen.c |
11 | +++ b/target/s390x/tcg/translate.c | 14 | +++ b/accel/tcg/plugin-gen.c |
12 | @@ -XXX,XX +XXX,XX @@ struct DisasContext { | 15 | @@ -XXX,XX +XXX,XX @@ static void inject_mem_disable_helper(struct qemu_plugin_insn *plugin_insn, |
13 | uint64_t pc_tmp; | 16 | /* called before finishing a TB with exit_tb, goto_tb or goto_ptr */ |
14 | uint32_t ilen; | 17 | void plugin_gen_disable_mem_helpers(void) |
15 | enum cc_op cc_op; | 18 | { |
16 | - bool do_debug; | 19 | - TCGv_ptr ptr; |
17 | }; | 20 | - |
18 | 21 | /* | |
19 | /* Information carried about a condition to be evaluated. */ | 22 | * We could emit the clearing unconditionally and be done. However, this can |
20 | @@ -XXX,XX +XXX,XX @@ static void s390x_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 23 | * be wasteful if for instance plugins don't track memory accesses, or if |
21 | 24 | @@ -XXX,XX +XXX,XX @@ void plugin_gen_disable_mem_helpers(void) | |
22 | dc->cc_op = CC_OP_DYNAMIC; | 25 | if (!tcg_ctx->plugin_tb->mem_helper) { |
23 | dc->ex_value = dc->base.tb->cs_base; | 26 | return; |
24 | - dc->do_debug = dc->base.singlestep_enabled; | 27 | } |
28 | - ptr = tcg_const_ptr(NULL); | ||
29 | - tcg_gen_st_ptr(ptr, cpu_env, offsetof(CPUState, plugin_mem_cbs) - | ||
30 | - offsetof(ArchCPU, env)); | ||
31 | - tcg_temp_free_ptr(ptr); | ||
32 | + tcg_gen_st_ptr(tcg_constant_ptr(NULL), cpu_env, | ||
33 | + offsetof(CPUState, plugin_mem_cbs) - offsetof(ArchCPU, env)); | ||
25 | } | 34 | } |
26 | 35 | ||
27 | static void s390x_tr_tb_start(DisasContextBase *db, CPUState *cs) | 36 | static void plugin_gen_tb_udata(const struct qemu_plugin_tb *ptb, |
28 | @@ -XXX,XX +XXX,XX @@ static void s390x_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | ||
29 | /* FALLTHRU */ | ||
30 | case DISAS_PC_CC_UPDATED: | ||
31 | /* Exit the TB, either by raising a debug exception or by return. */ | ||
32 | - if (dc->do_debug) { | ||
33 | - gen_exception(EXCP_DEBUG); | ||
34 | - } else if ((dc->base.tb->flags & FLAG_MASK_PER) || | ||
35 | - dc->base.is_jmp == DISAS_PC_STALE_NOCHAIN) { | ||
36 | + if ((dc->base.tb->flags & FLAG_MASK_PER) || | ||
37 | + dc->base.is_jmp == DISAS_PC_STALE_NOCHAIN) { | ||
38 | tcg_gen_exit_tb(NULL, 0); | ||
39 | } else { | ||
40 | tcg_gen_lookup_and_goto_ptr(); | ||
41 | -- | 37 | -- |
42 | 2.25.1 | 38 | 2.34.1 |
43 | 39 | ||
44 | 40 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | Reusing TEMP_TB interferes with detecting whether the |
---|---|---|---|
2 | temp can be adjusted to TEMP_EBB. | ||
2 | 3 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 6 | --- |
6 | target/mips/tcg/translate.c | 50 +++++++++++++------------------------ | 7 | include/tcg/tcg.h | 2 +- |
7 | 1 file changed, 18 insertions(+), 32 deletions(-) | 8 | tcg/tcg.c | 101 ++++++++++++++++++++++++---------------------- |
9 | 2 files changed, 53 insertions(+), 50 deletions(-) | ||
8 | 10 | ||
9 | diff --git a/target/mips/tcg/translate.c b/target/mips/tcg/translate.c | 11 | diff --git a/include/tcg/tcg.h b/include/tcg/tcg.h |
10 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/mips/tcg/translate.c | 13 | --- a/include/tcg/tcg.h |
12 | +++ b/target/mips/tcg/translate.c | 14 | +++ b/include/tcg/tcg.h |
13 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) | 15 | @@ -XXX,XX +XXX,XX @@ struct TCGContext { |
14 | tcg_gen_exit_tb(ctx->base.tb, n); | 16 | #endif |
15 | } else { | 17 | |
16 | gen_save_pc(dest); | 18 | GHashTable *const_table[TCG_TYPE_COUNT]; |
17 | - if (ctx->base.singlestep_enabled) { | 19 | - TCGTempSet free_temps[TCG_TYPE_COUNT * 2]; |
18 | - save_cpu_state(ctx, 0); | 20 | + TCGTempSet free_temps[TCG_TYPE_COUNT]; |
19 | - gen_helper_raise_exception_debug(cpu_env); | 21 | TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */ |
20 | - } else { | 22 | |
21 | - tcg_gen_lookup_and_goto_ptr(); | 23 | QTAILQ_HEAD(, TCGOp) ops, free_ops; |
22 | - } | 24 | diff --git a/tcg/tcg.c b/tcg/tcg.c |
23 | + tcg_gen_lookup_and_goto_ptr(); | 25 | index XXXXXXX..XXXXXXX 100644 |
24 | } | 26 | --- a/tcg/tcg.c |
25 | } | 27 | +++ b/tcg/tcg.c |
26 | 28 | @@ -XXX,XX +XXX,XX @@ TCGTemp *tcg_global_mem_new_internal(TCGType type, TCGv_ptr base, | |
27 | @@ -XXX,XX +XXX,XX @@ static void gen_branch(DisasContext *ctx, int insn_bytes) | 29 | TCGTemp *tcg_temp_new_internal(TCGType type, TCGTempKind kind) |
28 | } else { | ||
29 | tcg_gen_mov_tl(cpu_PC, btarget); | ||
30 | } | ||
31 | - if (ctx->base.singlestep_enabled) { | ||
32 | - save_cpu_state(ctx, 0); | ||
33 | - gen_helper_raise_exception_debug(cpu_env); | ||
34 | - } | ||
35 | tcg_gen_lookup_and_goto_ptr(); | ||
36 | break; | ||
37 | default: | ||
38 | @@ -XXX,XX +XXX,XX @@ static void mips_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | ||
39 | { | 30 | { |
40 | DisasContext *ctx = container_of(dcbase, DisasContext, base); | 31 | TCGContext *s = tcg_ctx; |
41 | 32 | - bool temp_local = kind == TEMP_TB; | |
42 | - if (ctx->base.singlestep_enabled && ctx->base.is_jmp != DISAS_NORETURN) { | 33 | TCGTemp *ts; |
43 | - save_cpu_state(ctx, ctx->base.is_jmp != DISAS_EXIT); | 34 | - int idx, k; |
44 | - gen_helper_raise_exception_debug(cpu_env); | 35 | + int n; |
36 | |||
37 | - k = type + (temp_local ? TCG_TYPE_COUNT : 0); | ||
38 | - idx = find_first_bit(s->free_temps[k].l, TCG_MAX_TEMPS); | ||
39 | - if (idx < TCG_MAX_TEMPS) { | ||
40 | - /* There is already an available temp with the right type. */ | ||
41 | - clear_bit(idx, s->free_temps[k].l); | ||
42 | + if (kind == TEMP_EBB) { | ||
43 | + int idx = find_first_bit(s->free_temps[type].l, TCG_MAX_TEMPS); | ||
44 | |||
45 | - ts = &s->temps[idx]; | ||
46 | - ts->temp_allocated = 1; | ||
47 | - tcg_debug_assert(ts->base_type == type); | ||
48 | - tcg_debug_assert(ts->kind == kind); | ||
45 | - } else { | 49 | - } else { |
46 | - switch (ctx->base.is_jmp) { | 50 | - int i, n; |
47 | - case DISAS_STOP: | 51 | + if (idx < TCG_MAX_TEMPS) { |
48 | - gen_save_pc(ctx->base.pc_next); | 52 | + /* There is already an available temp with the right type. */ |
49 | - tcg_gen_lookup_and_goto_ptr(); | 53 | + clear_bit(idx, s->free_temps[type].l); |
54 | |||
55 | - switch (type) { | ||
56 | - case TCG_TYPE_I32: | ||
57 | - case TCG_TYPE_V64: | ||
58 | - case TCG_TYPE_V128: | ||
59 | - case TCG_TYPE_V256: | ||
60 | - n = 1; | ||
50 | - break; | 61 | - break; |
51 | - case DISAS_NEXT: | 62 | - case TCG_TYPE_I64: |
52 | - case DISAS_TOO_MANY: | 63 | - n = 64 / TCG_TARGET_REG_BITS; |
53 | - save_cpu_state(ctx, 0); | ||
54 | - gen_goto_tb(ctx, 0, ctx->base.pc_next); | ||
55 | - break; | 64 | - break; |
56 | - case DISAS_EXIT: | 65 | - case TCG_TYPE_I128: |
57 | - tcg_gen_exit_tb(NULL, 0); | 66 | - n = 128 / TCG_TARGET_REG_BITS; |
58 | - break; | ||
59 | - case DISAS_NORETURN: | ||
60 | - break; | 67 | - break; |
61 | - default: | 68 | - default: |
62 | - g_assert_not_reached(); | 69 | - g_assert_not_reached(); |
63 | - } | 70 | + ts = &s->temps[idx]; |
64 | + switch (ctx->base.is_jmp) { | 71 | + ts->temp_allocated = 1; |
65 | + case DISAS_STOP: | 72 | + tcg_debug_assert(ts->base_type == type); |
66 | + gen_save_pc(ctx->base.pc_next); | 73 | + tcg_debug_assert(ts->kind == kind); |
67 | + tcg_gen_lookup_and_goto_ptr(); | 74 | + goto done; |
75 | } | ||
76 | + } else { | ||
77 | + tcg_debug_assert(kind == TEMP_TB); | ||
78 | + } | ||
79 | |||
80 | - ts = tcg_temp_alloc(s); | ||
81 | - ts->base_type = type; | ||
82 | - ts->temp_allocated = 1; | ||
83 | - ts->kind = kind; | ||
84 | + switch (type) { | ||
85 | + case TCG_TYPE_I32: | ||
86 | + case TCG_TYPE_V64: | ||
87 | + case TCG_TYPE_V128: | ||
88 | + case TCG_TYPE_V256: | ||
89 | + n = 1; | ||
68 | + break; | 90 | + break; |
69 | + case DISAS_NEXT: | 91 | + case TCG_TYPE_I64: |
70 | + case DISAS_TOO_MANY: | 92 | + n = 64 / TCG_TARGET_REG_BITS; |
71 | + save_cpu_state(ctx, 0); | ||
72 | + gen_goto_tb(ctx, 0, ctx->base.pc_next); | ||
73 | + break; | 93 | + break; |
74 | + case DISAS_EXIT: | 94 | + case TCG_TYPE_I128: |
75 | + tcg_gen_exit_tb(NULL, 0); | 95 | + n = 128 / TCG_TARGET_REG_BITS; |
76 | + break; | ||
77 | + case DISAS_NORETURN: | ||
78 | + break; | 96 | + break; |
79 | + default: | 97 | + default: |
80 | + g_assert_not_reached(); | 98 | + g_assert_not_reached(); |
99 | + } | ||
100 | |||
101 | - if (n == 1) { | ||
102 | - ts->type = type; | ||
103 | - } else { | ||
104 | - ts->type = TCG_TYPE_REG; | ||
105 | + ts = tcg_temp_alloc(s); | ||
106 | + ts->base_type = type; | ||
107 | + ts->temp_allocated = 1; | ||
108 | + ts->kind = kind; | ||
109 | |||
110 | - for (i = 1; i < n; ++i) { | ||
111 | - TCGTemp *ts2 = tcg_temp_alloc(s); | ||
112 | + if (n == 1) { | ||
113 | + ts->type = type; | ||
114 | + } else { | ||
115 | + ts->type = TCG_TYPE_REG; | ||
116 | |||
117 | - tcg_debug_assert(ts2 == ts + i); | ||
118 | - ts2->base_type = type; | ||
119 | - ts2->type = TCG_TYPE_REG; | ||
120 | - ts2->temp_allocated = 1; | ||
121 | - ts2->temp_subindex = i; | ||
122 | - ts2->kind = kind; | ||
123 | - } | ||
124 | + for (int i = 1; i < n; ++i) { | ||
125 | + TCGTemp *ts2 = tcg_temp_alloc(s); | ||
126 | + | ||
127 | + tcg_debug_assert(ts2 == ts + i); | ||
128 | + ts2->base_type = type; | ||
129 | + ts2->type = TCG_TYPE_REG; | ||
130 | + ts2->temp_allocated = 1; | ||
131 | + ts2->temp_subindex = i; | ||
132 | + ts2->kind = kind; | ||
133 | } | ||
81 | } | 134 | } |
135 | |||
136 | + done: | ||
137 | #if defined(CONFIG_DEBUG_TCG) | ||
138 | s->temps_in_use++; | ||
139 | #endif | ||
140 | @@ -XXX,XX +XXX,XX @@ TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match) | ||
141 | void tcg_temp_free_internal(TCGTemp *ts) | ||
142 | { | ||
143 | TCGContext *s = tcg_ctx; | ||
144 | - int k, idx; | ||
145 | |||
146 | switch (ts->kind) { | ||
147 | case TEMP_CONST: | ||
148 | @@ -XXX,XX +XXX,XX @@ void tcg_temp_free_internal(TCGTemp *ts) | ||
149 | s->temps_in_use--; | ||
150 | #endif | ||
151 | |||
152 | - idx = temp_idx(ts); | ||
153 | - k = ts->base_type + (ts->kind == TEMP_EBB ? 0 : TCG_TYPE_COUNT); | ||
154 | - set_bit(idx, s->free_temps[k].l); | ||
155 | + if (ts->kind == TEMP_EBB) { | ||
156 | + int idx = temp_idx(ts); | ||
157 | + set_bit(idx, s->free_temps[ts->base_type].l); | ||
158 | + } | ||
82 | } | 159 | } |
83 | 160 | ||
161 | TCGTemp *tcg_constant_internal(TCGType type, int64_t val) | ||
84 | -- | 162 | -- |
85 | 2.25.1 | 163 | 2.34.1 |
86 | 164 | ||
87 | 165 | diff view generated by jsdifflib |
1 | We have already set DISAS_NORETURN in generate_exception, | 1 | Guest front-ends now get temps that span the lifetime of |
---|---|---|---|
2 | which makes the exit_tb unreachable. | 2 | the translation block by default, which avoids accidentally |
3 | using the temp across branches and invalidating the data. | ||
3 | 4 | ||
4 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | --- | 7 | --- |
7 | target/riscv/insn_trans/trans_privileged.c.inc | 6 +----- | 8 | include/tcg/tcg.h | 8 ++++---- |
8 | 1 file changed, 1 insertion(+), 5 deletions(-) | 9 | 1 file changed, 4 insertions(+), 4 deletions(-) |
9 | 10 | ||
10 | diff --git a/target/riscv/insn_trans/trans_privileged.c.inc b/target/riscv/insn_trans/trans_privileged.c.inc | 11 | diff --git a/include/tcg/tcg.h b/include/tcg/tcg.h |
11 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
12 | --- a/target/riscv/insn_trans/trans_privileged.c.inc | 13 | --- a/include/tcg/tcg.h |
13 | +++ b/target/riscv/insn_trans/trans_privileged.c.inc | 14 | +++ b/include/tcg/tcg.h |
14 | @@ -XXX,XX +XXX,XX @@ static bool trans_ecall(DisasContext *ctx, arg_ecall *a) | 15 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 tcg_temp_ebb_new_i32(void) |
16 | |||
17 | static inline TCGv_i32 tcg_temp_new_i32(void) | ||
15 | { | 18 | { |
16 | /* always generates U-level ECALL, fixed in do_interrupt handler */ | 19 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, TEMP_EBB); |
17 | generate_exception(ctx, RISCV_EXCP_U_ECALL); | 20 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, TEMP_TB); |
18 | - exit_tb(ctx); /* no chaining */ | 21 | return temp_tcgv_i32(t); |
19 | - ctx->base.is_jmp = DISAS_NORETURN; | ||
20 | return true; | ||
21 | } | 22 | } |
22 | 23 | ||
23 | @@ -XXX,XX +XXX,XX @@ static bool trans_ebreak(DisasContext *ctx, arg_ebreak *a) | 24 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i64 tcg_temp_ebb_new_i64(void) |
24 | post = opcode_at(&ctx->base, post_addr); | 25 | |
25 | } | 26 | static inline TCGv_i64 tcg_temp_new_i64(void) |
26 | 27 | { | |
27 | - if (pre == 0x01f01013 && ebreak == 0x00100073 && post == 0x40705013) { | 28 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, TEMP_EBB); |
28 | + if (pre == 0x01f01013 && ebreak == 0x00100073 && post == 0x40705013) { | 29 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, TEMP_TB); |
29 | generate_exception(ctx, RISCV_EXCP_SEMIHOST); | 30 | return temp_tcgv_i64(t); |
30 | } else { | ||
31 | generate_exception(ctx, RISCV_EXCP_BREAKPOINT); | ||
32 | } | ||
33 | - exit_tb(ctx); /* no chaining */ | ||
34 | - ctx->base.is_jmp = DISAS_NORETURN; | ||
35 | return true; | ||
36 | } | 31 | } |
37 | 32 | ||
33 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i128 tcg_temp_ebb_new_i128(void) | ||
34 | |||
35 | static inline TCGv_i128 tcg_temp_new_i128(void) | ||
36 | { | ||
37 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, TEMP_EBB); | ||
38 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, TEMP_TB); | ||
39 | return temp_tcgv_i128(t); | ||
40 | } | ||
41 | |||
42 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr tcg_temp_ebb_new_ptr(void) | ||
43 | |||
44 | static inline TCGv_ptr tcg_temp_new_ptr(void) | ||
45 | { | ||
46 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_EBB); | ||
47 | + TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_TB); | ||
48 | return temp_tcgv_ptr(t); | ||
49 | } | ||
50 | |||
38 | -- | 51 | -- |
39 | 2.25.1 | 52 | 2.34.1 |
40 | 53 | ||
41 | 54 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Since we now get TEMP_TB temporaries by default, we no longer | ||
2 | need to make copies across these loops. These were the only | ||
3 | uses of new_tmp_a64_local(), so remove that as well. | ||
1 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | --- | ||
8 | target/arm/tcg/translate-a64.h | 1 - | ||
9 | target/arm/tcg/translate-a64.c | 6 ------ | ||
10 | target/arm/tcg/translate-sve.c | 32 -------------------------------- | ||
11 | 3 files changed, 39 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/tcg/translate-a64.h b/target/arm/tcg/translate-a64.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/tcg/translate-a64.h | ||
16 | +++ b/target/arm/tcg/translate-a64.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #define TARGET_ARM_TRANSLATE_A64_H | ||
19 | |||
20 | TCGv_i64 new_tmp_a64(DisasContext *s); | ||
21 | -TCGv_i64 new_tmp_a64_local(DisasContext *s); | ||
22 | TCGv_i64 new_tmp_a64_zero(DisasContext *s); | ||
23 | TCGv_i64 cpu_reg(DisasContext *s, int reg); | ||
24 | TCGv_i64 cpu_reg_sp(DisasContext *s, int reg); | ||
25 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/tcg/translate-a64.c | ||
28 | +++ b/target/arm/tcg/translate-a64.c | ||
29 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 new_tmp_a64(DisasContext *s) | ||
30 | return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_new_i64(); | ||
31 | } | ||
32 | |||
33 | -TCGv_i64 new_tmp_a64_local(DisasContext *s) | ||
34 | -{ | ||
35 | - assert(s->tmp_a64_count < TMP_A64_MAX); | ||
36 | - return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_local_new_i64(); | ||
37 | -} | ||
38 | - | ||
39 | TCGv_i64 new_tmp_a64_zero(DisasContext *s) | ||
40 | { | ||
41 | TCGv_i64 t = new_tmp_a64(s); | ||
42 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/tcg/translate-sve.c | ||
45 | +++ b/target/arm/tcg/translate-sve.c | ||
46 | @@ -XXX,XX +XXX,XX @@ void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | ||
47 | TCGLabel *loop = gen_new_label(); | ||
48 | TCGv_ptr tp, i = tcg_const_local_ptr(0); | ||
49 | |||
50 | - /* Copy the clean address into a local temp, live across the loop. */ | ||
51 | - t0 = clean_addr; | ||
52 | - clean_addr = new_tmp_a64_local(s); | ||
53 | - tcg_gen_mov_i64(clean_addr, t0); | ||
54 | - | ||
55 | - if (base != cpu_env) { | ||
56 | - TCGv_ptr b = tcg_temp_local_new_ptr(); | ||
57 | - tcg_gen_mov_ptr(b, base); | ||
58 | - base = b; | ||
59 | - } | ||
60 | - | ||
61 | gen_set_label(loop); | ||
62 | |||
63 | t0 = tcg_temp_new_i64(); | ||
64 | @@ -XXX,XX +XXX,XX @@ void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | ||
65 | |||
66 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
67 | tcg_temp_free_ptr(i); | ||
68 | - | ||
69 | - if (base != cpu_env) { | ||
70 | - tcg_temp_free_ptr(base); | ||
71 | - assert(len_remain == 0); | ||
72 | - } | ||
73 | } | ||
74 | |||
75 | /* | ||
76 | @@ -XXX,XX +XXX,XX @@ void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, | ||
77 | TCGLabel *loop = gen_new_label(); | ||
78 | TCGv_ptr tp, i = tcg_const_local_ptr(0); | ||
79 | |||
80 | - /* Copy the clean address into a local temp, live across the loop. */ | ||
81 | - t0 = clean_addr; | ||
82 | - clean_addr = new_tmp_a64_local(s); | ||
83 | - tcg_gen_mov_i64(clean_addr, t0); | ||
84 | - | ||
85 | - if (base != cpu_env) { | ||
86 | - TCGv_ptr b = tcg_temp_local_new_ptr(); | ||
87 | - tcg_gen_mov_ptr(b, base); | ||
88 | - base = b; | ||
89 | - } | ||
90 | - | ||
91 | gen_set_label(loop); | ||
92 | |||
93 | t0 = tcg_temp_new_i64(); | ||
94 | @@ -XXX,XX +XXX,XX @@ void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, | ||
95 | |||
96 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
97 | tcg_temp_free_ptr(i); | ||
98 | - | ||
99 | - if (base != cpu_env) { | ||
100 | - tcg_temp_free_ptr(base); | ||
101 | - assert(len_remain == 0); | ||
102 | - } | ||
103 | } | ||
104 | |||
105 | /* Predicate register stores can be any multiple of 2. */ | ||
106 | -- | ||
107 | 2.34.1 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | Since tcg_temp_new_* is now identical, use those. |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | --- | 5 | --- |
5 | target/arm/translate-a64.c | 10 ++-------- | 6 | target/arm/tcg/translate-sve.c | 6 +++--- |
6 | target/arm/translate.c | 36 ++++++------------------------------ | 7 | target/arm/tcg/translate.c | 6 +++--- |
7 | 2 files changed, 8 insertions(+), 38 deletions(-) | 8 | 2 files changed, 6 insertions(+), 6 deletions(-) |
8 | 9 | ||
9 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 10 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
10 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/arm/translate-a64.c | 12 | --- a/target/arm/tcg/translate-sve.c |
12 | +++ b/target/arm/translate-a64.c | 13 | +++ b/target/arm/tcg/translate-sve.c |
13 | @@ -XXX,XX +XXX,XX @@ static inline void gen_goto_tb(DisasContext *s, int n, uint64_t dest) | 14 | @@ -XXX,XX +XXX,XX @@ static bool do_clast_vector(DisasContext *s, arg_rprr_esz *a, bool before) |
14 | gen_a64_set_pc_im(dest); | 15 | return true; |
15 | if (s->ss_active) { | 16 | } |
16 | gen_step_complete_exception(s); | 17 | |
17 | - } else if (s->base.singlestep_enabled) { | 18 | - last = tcg_temp_local_new_i32(); |
18 | - gen_exception_internal(EXCP_DEBUG); | 19 | + last = tcg_temp_new_i32(); |
19 | } else { | 20 | over = gen_new_label(); |
20 | tcg_gen_lookup_and_goto_ptr(); | 21 | |
21 | s->base.is_jmp = DISAS_NORETURN; | 22 | find_last_active(s, last, esz, a->pg); |
22 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 23 | @@ -XXX,XX +XXX,XX @@ void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, |
23 | { | 24 | tcg_temp_free_i64(t0); |
24 | DisasContext *dc = container_of(dcbase, DisasContext, base); | 25 | } else { |
25 | 26 | TCGLabel *loop = gen_new_label(); | |
26 | - if (unlikely(dc->base.singlestep_enabled || dc->ss_active)) { | 27 | - TCGv_ptr tp, i = tcg_const_local_ptr(0); |
27 | + if (unlikely(dc->ss_active)) { | 28 | + TCGv_ptr tp, i = tcg_const_ptr(0); |
28 | /* Note that this means single stepping WFI doesn't halt the CPU. | 29 | |
29 | * For conditional branch insns this is harmless unreachable code as | 30 | gen_set_label(loop); |
30 | * gen_goto_tb() has already handled emitting the debug exception | 31 | |
31 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 32 | @@ -XXX,XX +XXX,XX @@ void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, |
32 | /* fall through */ | 33 | tcg_temp_free_i64(t0); |
33 | case DISAS_EXIT: | 34 | } else { |
34 | case DISAS_JUMP: | 35 | TCGLabel *loop = gen_new_label(); |
35 | - if (dc->base.singlestep_enabled) { | 36 | - TCGv_ptr tp, i = tcg_const_local_ptr(0); |
36 | - gen_exception_internal(EXCP_DEBUG); | 37 | + TCGv_ptr tp, i = tcg_const_ptr(0); |
37 | - } else { | 38 | |
38 | - gen_step_complete_exception(dc); | 39 | gen_set_label(loop); |
39 | - } | 40 | |
40 | + gen_step_complete_exception(dc); | 41 | diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c |
41 | break; | ||
42 | case DISAS_NORETURN: | ||
43 | break; | ||
44 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/target/arm/translate.c | 43 | --- a/target/arm/tcg/translate.c |
47 | +++ b/target/arm/translate.c | 44 | +++ b/target/arm/tcg/translate.c |
48 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal(int excp) | 45 | @@ -XXX,XX +XXX,XX @@ static bool op_strex(DisasContext *s, arg_STREX *a, MemOp mop, bool rel) |
49 | tcg_temp_free_i32(tcg_excp); | 46 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); |
50 | } | ||
51 | |||
52 | -static void gen_step_complete_exception(DisasContext *s) | ||
53 | +static void gen_singlestep_exception(DisasContext *s) | ||
54 | { | ||
55 | /* We just completed step of an insn. Move from Active-not-pending | ||
56 | * to Active-pending, and then also take the swstep exception. | ||
57 | @@ -XXX,XX +XXX,XX @@ static void gen_step_complete_exception(DisasContext *s) | ||
58 | s->base.is_jmp = DISAS_NORETURN; | ||
59 | } | ||
60 | |||
61 | -static void gen_singlestep_exception(DisasContext *s) | ||
62 | -{ | ||
63 | - /* Generate the right kind of exception for singlestep, which is | ||
64 | - * either the architectural singlestep or EXCP_DEBUG for QEMU's | ||
65 | - * gdb singlestepping. | ||
66 | - */ | ||
67 | - if (s->ss_active) { | ||
68 | - gen_step_complete_exception(s); | ||
69 | - } else { | ||
70 | - gen_exception_internal(EXCP_DEBUG); | ||
71 | - } | ||
72 | -} | ||
73 | - | ||
74 | -static inline bool is_singlestepping(DisasContext *s) | ||
75 | -{ | ||
76 | - /* Return true if we are singlestepping either because of | ||
77 | - * architectural singlestep or QEMU gdbstub singlestep. This does | ||
78 | - * not include the command line '-singlestep' mode which is rather | ||
79 | - * misnamed as it only means "one instruction per TB" and doesn't | ||
80 | - * affect the code we generate. | ||
81 | - */ | ||
82 | - return s->base.singlestep_enabled || s->ss_active; | ||
83 | -} | ||
84 | - | ||
85 | void clear_eci_state(DisasContext *s) | ||
86 | { | ||
87 | /* | ||
88 | @@ -XXX,XX +XXX,XX @@ static inline void gen_bx_excret_final_code(DisasContext *s) | ||
89 | /* Is the new PC value in the magic range indicating exception return? */ | ||
90 | tcg_gen_brcondi_i32(TCG_COND_GEU, cpu_R[15], min_magic, excret_label); | ||
91 | /* No: end the TB as we would for a DISAS_JMP */ | ||
92 | - if (is_singlestepping(s)) { | ||
93 | + if (s->ss_active) { | ||
94 | gen_singlestep_exception(s); | ||
95 | } else { | ||
96 | tcg_gen_exit_tb(NULL, 0); | ||
97 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *s, int n, target_ulong dest) | ||
98 | /* Jump, specifying which TB number to use if we gen_goto_tb() */ | ||
99 | static inline void gen_jmp_tb(DisasContext *s, uint32_t dest, int tbno) | ||
100 | { | ||
101 | - if (unlikely(is_singlestepping(s))) { | ||
102 | + if (unlikely(s->ss_active)) { | ||
103 | /* An indirect jump so that we still trigger the debug exception. */ | ||
104 | gen_set_pc_im(s, dest); | ||
105 | s->base.is_jmp = DISAS_JUMP; | ||
106 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
107 | dc->page_start = dc->base.pc_first & TARGET_PAGE_MASK; | ||
108 | |||
109 | /* If architectural single step active, limit to 1. */ | ||
110 | - if (is_singlestepping(dc)) { | ||
111 | + if (dc->ss_active) { | ||
112 | dc->base.max_insns = 1; | ||
113 | } | 47 | } |
114 | 48 | ||
115 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 49 | - addr = tcg_temp_local_new_i32(); |
116 | * insn codepath itself. | 50 | + addr = tcg_temp_new_i32(); |
51 | load_reg_var(s, addr, a->rn); | ||
52 | tcg_gen_addi_i32(addr, addr, a->imm); | ||
53 | |||
54 | @@ -XXX,XX +XXX,XX @@ static bool op_ldrex(DisasContext *s, arg_LDREX *a, MemOp mop, bool acq) | ||
55 | return true; | ||
56 | } | ||
57 | |||
58 | - addr = tcg_temp_local_new_i32(); | ||
59 | + addr = tcg_temp_new_i32(); | ||
60 | load_reg_var(s, addr, a->rn); | ||
61 | tcg_gen_addi_i32(addr, addr, a->imm); | ||
62 | |||
63 | @@ -XXX,XX +XXX,XX @@ static bool trans_LE(DisasContext *s, arg_LE *a) | ||
64 | * Decrement by 1 << (4 - LTPSIZE). We need to use a TCG local | ||
65 | * so that decr stays live after the brcondi. | ||
117 | */ | 66 | */ |
118 | gen_bx_excret_final_code(dc); | 67 | - TCGv_i32 decr = tcg_temp_local_new_i32(); |
119 | - } else if (unlikely(is_singlestepping(dc))) { | 68 | + TCGv_i32 decr = tcg_temp_new_i32(); |
120 | + } else if (unlikely(dc->ss_active)) { | 69 | TCGv_i32 ltpsize = load_cpu_field(v7m.ltpsize); |
121 | /* Unconditional and "condition passed" instruction codepath. */ | 70 | tcg_gen_sub_i32(decr, tcg_constant_i32(4), ltpsize); |
122 | switch (dc->base.is_jmp) { | 71 | tcg_gen_shl_i32(decr, tcg_constant_i32(1), decr); |
123 | case DISAS_SWI: | ||
124 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
125 | /* "Condition failed" instruction codepath for the branch/trap insn */ | ||
126 | gen_set_label(dc->condlabel); | ||
127 | gen_set_condexec(dc); | ||
128 | - if (unlikely(is_singlestepping(dc))) { | ||
129 | + if (unlikely(dc->ss_active)) { | ||
130 | gen_set_pc_im(dc, dc->base.pc_next); | ||
131 | gen_singlestep_exception(dc); | ||
132 | } else { | ||
133 | -- | 72 | -- |
134 | 2.25.1 | 73 | 2.34.1 |
135 | 74 | ||
136 | 75 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | Since tcg_temp_new is now identical, use that. |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | --- | 5 | --- |
5 | target/cris/translate.c | 16 ---------------- | 6 | target/cris/translate.c | 6 +++--- |
6 | 1 file changed, 16 deletions(-) | 7 | target/cris/translate_v10.c.inc | 10 +++++----- |
8 | 2 files changed, 8 insertions(+), 8 deletions(-) | ||
7 | 9 | ||
8 | diff --git a/target/cris/translate.c b/target/cris/translate.c | 10 | diff --git a/target/cris/translate.c b/target/cris/translate.c |
9 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
10 | --- a/target/cris/translate.c | 12 | --- a/target/cris/translate.c |
11 | +++ b/target/cris/translate.c | 13 | +++ b/target/cris/translate.c |
12 | @@ -XXX,XX +XXX,XX @@ static void cris_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 14 | @@ -XXX,XX +XXX,XX @@ static int dec_bound_r(CPUCRISState *env, DisasContext *dc) |
13 | } | 15 | LOG_DIS("bound.%c $r%u, $r%u\n", |
14 | } | 16 | memsize_char(size), dc->op1, dc->op2); |
15 | 17 | cris_cc_mask(dc, CC_MASK_NZ); | |
16 | - if (unlikely(dc->base.singlestep_enabled)) { | 18 | - l0 = tcg_temp_local_new(); |
17 | - switch (is_jmp) { | 19 | + l0 = tcg_temp_new(); |
18 | - case DISAS_TOO_MANY: | 20 | dec_prep_move_r(dc, dc->op1, dc->op2, size, 0, l0); |
19 | - case DISAS_UPDATE_NEXT: | 21 | cris_alu(dc, CC_OP_BOUND, cpu_R[dc->op2], cpu_R[dc->op2], l0, 4); |
20 | - tcg_gen_movi_tl(env_pc, npc); | 22 | tcg_temp_free(l0); |
21 | - /* fall through */ | 23 | @@ -XXX,XX +XXX,XX @@ static int dec_bound_m(CPUCRISState *env, DisasContext *dc) |
22 | - case DISAS_JUMP: | 24 | dc->op1, dc->postinc ? "+]" : "]", |
23 | - case DISAS_UPDATE: | 25 | dc->op2); |
24 | - t_gen_raise_exception(EXCP_DEBUG); | 26 | |
25 | - return; | 27 | - l[0] = tcg_temp_local_new(); |
26 | - default: | 28 | - l[1] = tcg_temp_local_new(); |
27 | - break; | 29 | + l[0] = tcg_temp_new(); |
28 | - } | 30 | + l[1] = tcg_temp_new(); |
29 | - g_assert_not_reached(); | 31 | insn_len = dec_prep_alu_m(env, dc, 0, memsize, l[0], l[1]); |
30 | - } | 32 | cris_cc_mask(dc, CC_MASK_NZ); |
31 | - | 33 | cris_alu(dc, CC_OP_BOUND, cpu_R[dc->op2], l[0], l[1], 4); |
32 | switch (is_jmp) { | 34 | diff --git a/target/cris/translate_v10.c.inc b/target/cris/translate_v10.c.inc |
33 | case DISAS_TOO_MANY: | 35 | index XXXXXXX..XXXXXXX 100644 |
34 | gen_goto_tb(dc, 0, npc); | 36 | --- a/target/cris/translate_v10.c.inc |
37 | +++ b/target/cris/translate_v10.c.inc | ||
38 | @@ -XXX,XX +XXX,XX @@ static void gen_store_v10_conditional(DisasContext *dc, TCGv addr, TCGv val, | ||
39 | unsigned int size, int mem_index) | ||
40 | { | ||
41 | TCGLabel *l1 = gen_new_label(); | ||
42 | - TCGv taddr = tcg_temp_local_new(); | ||
43 | - TCGv tval = tcg_temp_local_new(); | ||
44 | - TCGv t1 = tcg_temp_local_new(); | ||
45 | + TCGv taddr = tcg_temp_new(); | ||
46 | + TCGv tval = tcg_temp_new(); | ||
47 | + TCGv t1 = tcg_temp_new(); | ||
48 | dc->postinc = 0; | ||
49 | cris_evaluate_flags(dc); | ||
50 | |||
51 | @@ -XXX,XX +XXX,XX @@ static void dec10_reg_bound(DisasContext *dc, int size) | ||
52 | { | ||
53 | TCGv t; | ||
54 | |||
55 | - t = tcg_temp_local_new(); | ||
56 | + t = tcg_temp_new(); | ||
57 | t_gen_zext(t, cpu_R[dc->src], size); | ||
58 | cris_alu(dc, CC_OP_BOUND, cpu_R[dc->dst], cpu_R[dc->dst], t, 4); | ||
59 | tcg_temp_free(t); | ||
60 | @@ -XXX,XX +XXX,XX @@ static int dec10_ind_bound(CPUCRISState *env, DisasContext *dc, | ||
61 | int rd = dc->dst; | ||
62 | TCGv t; | ||
63 | |||
64 | - t = tcg_temp_local_new(); | ||
65 | + t = tcg_temp_new(); | ||
66 | insn_len += dec10_prep_move_m(env, dc, 0, size, t); | ||
67 | cris_alu(dc, CC_OP_BOUND, cpu_R[dc->dst], cpu_R[rd], t, 4); | ||
68 | if (dc->dst == 15) { | ||
35 | -- | 69 | -- |
36 | 2.25.1 | 70 | 2.34.1 |
37 | 71 | ||
38 | 72 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | Since tcg_temp_new_* is now identical, use those. |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Reviewed-by: Taylor Simpson <tsimpson@quicinc.com> |
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 6 | --- |
6 | target/hexagon/translate.c | 12 ++---------- | 7 | target/hexagon/idef-parser/README.rst | 4 ++-- |
7 | 1 file changed, 2 insertions(+), 10 deletions(-) | 8 | target/hexagon/gen_tcg.h | 4 ++-- |
8 | 9 | target/hexagon/genptr.c | 16 ++++++++-------- | |
10 | target/hexagon/idef-parser/parser-helpers.c | 4 ++-- | ||
11 | target/hexagon/translate.c | 2 +- | ||
12 | target/hexagon/README | 8 ++++---- | ||
13 | target/hexagon/gen_tcg_funcs.py | 18 +++++++----------- | ||
14 | 7 files changed, 26 insertions(+), 30 deletions(-) | ||
15 | |||
16 | diff --git a/target/hexagon/idef-parser/README.rst b/target/hexagon/idef-parser/README.rst | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/hexagon/idef-parser/README.rst | ||
19 | +++ b/target/hexagon/idef-parser/README.rst | ||
20 | @@ -XXX,XX +XXX,XX @@ generators the previous declarations are mapped to | ||
21 | |||
22 | :: | ||
23 | |||
24 | - int var1; -> TCGv_i32 var1 = tcg_temp_local_new_i32(); | ||
25 | + int var1; -> TCGv_i32 var1 = tcg_temp_new_i32(); | ||
26 | |||
27 | - int var2 = 0; -> TCGv_i32 var1 = tcg_temp_local_new_i32(); | ||
28 | + int var2 = 0; -> TCGv_i32 var1 = tcg_temp_new_i32(); | ||
29 | tcg_gen_movi_i32(j, ((int64_t) 0ULL)); | ||
30 | |||
31 | which are later automatically freed at the end of the function they're declared | ||
32 | diff --git a/target/hexagon/gen_tcg.h b/target/hexagon/gen_tcg.h | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/hexagon/gen_tcg.h | ||
35 | +++ b/target/hexagon/gen_tcg.h | ||
36 | @@ -XXX,XX +XXX,XX @@ | ||
37 | */ | ||
38 | #define fGEN_TCG_PRED_LOAD(GET_EA, PRED, SIZE, SIGN) \ | ||
39 | do { \ | ||
40 | - TCGv LSB = tcg_temp_local_new(); \ | ||
41 | + TCGv LSB = tcg_temp_new(); \ | ||
42 | TCGLabel *label = gen_new_label(); \ | ||
43 | tcg_gen_movi_tl(EA, 0); \ | ||
44 | PRED; \ | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | /* Predicated loads into a register pair */ | ||
47 | #define fGEN_TCG_PRED_LOAD_PAIR(GET_EA, PRED) \ | ||
48 | do { \ | ||
49 | - TCGv LSB = tcg_temp_local_new(); \ | ||
50 | + TCGv LSB = tcg_temp_new(); \ | ||
51 | TCGLabel *label = gen_new_label(); \ | ||
52 | tcg_gen_movi_tl(EA, 0); \ | ||
53 | PRED; \ | ||
54 | diff --git a/target/hexagon/genptr.c b/target/hexagon/genptr.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/target/hexagon/genptr.c | ||
57 | +++ b/target/hexagon/genptr.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static void gen_cond_call(DisasContext *ctx, TCGv pred, | ||
59 | TCGCond cond, int pc_off) | ||
60 | { | ||
61 | TCGv next_PC; | ||
62 | - TCGv lsb = tcg_temp_local_new(); | ||
63 | + TCGv lsb = tcg_temp_new(); | ||
64 | TCGLabel *skip = gen_new_label(); | ||
65 | tcg_gen_andi_tl(lsb, pred, 1); | ||
66 | gen_write_new_pc_pcrel(ctx, pc_off, cond, lsb); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void gen_cond_call(DisasContext *ctx, TCGv pred, | ||
68 | |||
69 | static void gen_endloop0(DisasContext *ctx) | ||
70 | { | ||
71 | - TCGv lpcfg = tcg_temp_local_new(); | ||
72 | + TCGv lpcfg = tcg_temp_new(); | ||
73 | |||
74 | GET_USR_FIELD(USR_LPCFG, lpcfg); | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ static void gen_sar(TCGv dst, TCGv src, TCGv shift_amt) | ||
77 | /* Bidirectional shift right with saturation */ | ||
78 | static void gen_asr_r_r_sat(TCGv RdV, TCGv RsV, TCGv RtV) | ||
79 | { | ||
80 | - TCGv shift_amt = tcg_temp_local_new(); | ||
81 | + TCGv shift_amt = tcg_temp_new(); | ||
82 | TCGLabel *positive = gen_new_label(); | ||
83 | TCGLabel *done = gen_new_label(); | ||
84 | |||
85 | @@ -XXX,XX +XXX,XX @@ static void gen_asr_r_r_sat(TCGv RdV, TCGv RsV, TCGv RtV) | ||
86 | /* Bidirectional shift left with saturation */ | ||
87 | static void gen_asl_r_r_sat(TCGv RdV, TCGv RsV, TCGv RtV) | ||
88 | { | ||
89 | - TCGv shift_amt = tcg_temp_local_new(); | ||
90 | + TCGv shift_amt = tcg_temp_new(); | ||
91 | TCGLabel *positive = gen_new_label(); | ||
92 | TCGLabel *done = gen_new_label(); | ||
93 | |||
94 | @@ -XXX,XX +XXX,XX @@ static void gen_log_vreg_write(DisasContext *ctx, intptr_t srcoff, int num, | ||
95 | intptr_t dstoff; | ||
96 | |||
97 | if (is_predicated) { | ||
98 | - TCGv cancelled = tcg_temp_local_new(); | ||
99 | + TCGv cancelled = tcg_temp_new(); | ||
100 | label_end = gen_new_label(); | ||
101 | |||
102 | /* Don't do anything if the slot was cancelled */ | ||
103 | @@ -XXX,XX +XXX,XX @@ static void gen_log_qreg_write(intptr_t srcoff, int num, int vnew, | ||
104 | intptr_t dstoff; | ||
105 | |||
106 | if (is_predicated) { | ||
107 | - TCGv cancelled = tcg_temp_local_new(); | ||
108 | + TCGv cancelled = tcg_temp_new(); | ||
109 | label_end = gen_new_label(); | ||
110 | |||
111 | /* Don't do anything if the slot was cancelled */ | ||
112 | @@ -XXX,XX +XXX,XX @@ void gen_satu_i64_ovfl(TCGv ovfl, TCGv_i64 dest, TCGv_i64 source, int width) | ||
113 | /* Implements the fADDSAT64 macro in TCG */ | ||
114 | void gen_add_sat_i64(TCGv_i64 ret, TCGv_i64 a, TCGv_i64 b) | ||
115 | { | ||
116 | - TCGv_i64 sum = tcg_temp_local_new_i64(); | ||
117 | + TCGv_i64 sum = tcg_temp_new_i64(); | ||
118 | TCGv_i64 xor = tcg_temp_new_i64(); | ||
119 | TCGv_i64 cond1 = tcg_temp_new_i64(); | ||
120 | - TCGv_i64 cond2 = tcg_temp_local_new_i64(); | ||
121 | + TCGv_i64 cond2 = tcg_temp_new_i64(); | ||
122 | TCGv_i64 cond3 = tcg_temp_new_i64(); | ||
123 | TCGv_i64 mask = tcg_constant_i64(0x8000000000000000ULL); | ||
124 | TCGv_i64 max_pos = tcg_constant_i64(0x7FFFFFFFFFFFFFFFLL); | ||
125 | diff --git a/target/hexagon/idef-parser/parser-helpers.c b/target/hexagon/idef-parser/parser-helpers.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/target/hexagon/idef-parser/parser-helpers.c | ||
128 | +++ b/target/hexagon/idef-parser/parser-helpers.c | ||
129 | @@ -XXX,XX +XXX,XX @@ HexValue gen_tmp_local(Context *c, | ||
130 | rvalue.is_manual = false; | ||
131 | rvalue.tmp.index = c->inst.tmp_count; | ||
132 | OUT(c, locp, "TCGv_i", &bit_width, " tmp_", &c->inst.tmp_count, | ||
133 | - " = tcg_temp_local_new_i", &bit_width, "();\n"); | ||
134 | + " = tcg_temp_new_i", &bit_width, "();\n"); | ||
135 | c->inst.tmp_count++; | ||
136 | return rvalue; | ||
137 | } | ||
138 | @@ -XXX,XX +XXX,XX @@ void gen_varid_allocate(Context *c, | ||
139 | new_var.signedness = signedness; | ||
140 | |||
141 | EMIT_HEAD(c, "TCGv_%s %s", bit_suffix, varid->var.name->str); | ||
142 | - EMIT_HEAD(c, " = tcg_temp_local_new_%s();\n", bit_suffix); | ||
143 | + EMIT_HEAD(c, " = tcg_temp_new_%s();\n", bit_suffix); | ||
144 | g_array_append_val(c->inst.allocated, new_var); | ||
145 | } | ||
146 | |||
9 | diff --git a/target/hexagon/translate.c b/target/hexagon/translate.c | 147 | diff --git a/target/hexagon/translate.c b/target/hexagon/translate.c |
10 | index XXXXXXX..XXXXXXX 100644 | 148 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/hexagon/translate.c | 149 | --- a/target/hexagon/translate.c |
12 | +++ b/target/hexagon/translate.c | 150 | +++ b/target/hexagon/translate.c |
13 | @@ -XXX,XX +XXX,XX @@ static void gen_end_tb(DisasContext *ctx) | 151 | @@ -XXX,XX +XXX,XX @@ void process_store(DisasContext *ctx, int slot_num) |
14 | { | 152 | tcg_temp_free(cancelled); |
15 | gen_exec_counters(ctx); | 153 | } |
16 | tcg_gen_mov_tl(hex_gpr[HEX_REG_PC], hex_next_PC); | 154 | { |
17 | - if (ctx->base.singlestep_enabled) { | 155 | - TCGv address = tcg_temp_local_new(); |
18 | - gen_exception_raw(EXCP_DEBUG); | 156 | + TCGv address = tcg_temp_new(); |
19 | - } else { | 157 | tcg_gen_mov_tl(address, hex_store_addr[slot_num]); |
20 | - tcg_gen_exit_tb(NULL, 0); | 158 | |
21 | - } | 159 | /* |
22 | + tcg_gen_exit_tb(NULL, 0); | 160 | diff --git a/target/hexagon/README b/target/hexagon/README |
23 | ctx->base.is_jmp = DISAS_NORETURN; | 161 | index XXXXXXX..XXXXXXX 100644 |
24 | } | 162 | --- a/target/hexagon/README |
25 | 163 | +++ b/target/hexagon/README | |
26 | @@ -XXX,XX +XXX,XX @@ static void hexagon_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 164 | @@ -XXX,XX +XXX,XX @@ tcg_funcs_generated.c.inc |
27 | case DISAS_TOO_MANY: | 165 | Insn *insn, |
28 | gen_exec_counters(ctx); | 166 | Packet *pkt) |
29 | tcg_gen_movi_tl(hex_gpr[HEX_REG_PC], ctx->base.pc_next); | 167 | { |
30 | - if (ctx->base.singlestep_enabled) { | 168 | - TCGv RdV = tcg_temp_local_new(); |
31 | - gen_exception_raw(EXCP_DEBUG); | 169 | + TCGv RdV = tcg_temp_new(); |
32 | - } else { | 170 | const int RdN = insn->regno[0]; |
33 | - tcg_gen_exit_tb(NULL, 0); | 171 | TCGv RsV = hex_gpr[insn->regno[1]]; |
34 | - } | 172 | TCGv RtV = hex_gpr[insn->regno[2]]; |
35 | + tcg_gen_exit_tb(NULL, 0); | 173 | @@ -XXX,XX +XXX,XX @@ istruction. |
36 | break; | 174 | const int VdN = insn->regno[0]; |
37 | case DISAS_NORETURN: | 175 | const intptr_t VdV_off = |
38 | break; | 176 | ctx_future_vreg_off(ctx, VdN, 1, true); |
177 | - TCGv_ptr VdV = tcg_temp_local_new_ptr(); | ||
178 | + TCGv_ptr VdV = tcg_temp_new_ptr(); | ||
179 | tcg_gen_addi_ptr(VdV, cpu_env, VdV_off); | ||
180 | const int VuN = insn->regno[1]; | ||
181 | const intptr_t VuV_off = | ||
182 | vreg_src_off(ctx, VuN); | ||
183 | - TCGv_ptr VuV = tcg_temp_local_new_ptr(); | ||
184 | + TCGv_ptr VuV = tcg_temp_new_ptr(); | ||
185 | const int VvN = insn->regno[2]; | ||
186 | const intptr_t VvV_off = | ||
187 | vreg_src_off(ctx, VvN); | ||
188 | - TCGv_ptr VvV = tcg_temp_local_new_ptr(); | ||
189 | + TCGv_ptr VvV = tcg_temp_new_ptr(); | ||
190 | tcg_gen_addi_ptr(VuV, cpu_env, VuV_off); | ||
191 | tcg_gen_addi_ptr(VvV, cpu_env, VvV_off); | ||
192 | TCGv slot = tcg_constant_tl(insn->slot); | ||
193 | diff --git a/target/hexagon/gen_tcg_funcs.py b/target/hexagon/gen_tcg_funcs.py | ||
194 | index XXXXXXX..XXXXXXX 100755 | ||
195 | --- a/target/hexagon/gen_tcg_funcs.py | ||
196 | +++ b/target/hexagon/gen_tcg_funcs.py | ||
197 | @@ -XXX,XX +XXX,XX @@ | ||
198 | ## Helpers for gen_tcg_func | ||
199 | ## | ||
200 | def gen_decl_ea_tcg(f, tag): | ||
201 | - if ('A_CONDEXEC' in hex_common.attribdict[tag] or | ||
202 | - 'A_LOAD' in hex_common.attribdict[tag]): | ||
203 | - f.write(" TCGv EA = tcg_temp_local_new();\n") | ||
204 | - else: | ||
205 | - f.write(" TCGv EA = tcg_temp_new();\n") | ||
206 | + f.write(" TCGv EA = tcg_temp_new();\n") | ||
207 | |||
208 | def gen_free_ea_tcg(f): | ||
209 | f.write(" tcg_temp_free(EA);\n") | ||
210 | |||
211 | def genptr_decl_pair_writable(f, tag, regtype, regid, regno): | ||
212 | regN="%s%sN" % (regtype,regid) | ||
213 | - f.write(" TCGv_i64 %s%sV = tcg_temp_local_new_i64();\n" % \ | ||
214 | + f.write(" TCGv_i64 %s%sV = tcg_temp_new_i64();\n" % \ | ||
215 | (regtype, regid)) | ||
216 | if (regtype == "C"): | ||
217 | f.write(" const int %s = insn->regno[%d] + HEX_REG_SA0;\n" % \ | ||
218 | @@ -XXX,XX +XXX,XX @@ def genptr_decl_pair_writable(f, tag, regtype, regid, regno): | ||
219 | |||
220 | def genptr_decl_writable(f, tag, regtype, regid, regno): | ||
221 | regN="%s%sN" % (regtype,regid) | ||
222 | - f.write(" TCGv %s%sV = tcg_temp_local_new();\n" % \ | ||
223 | + f.write(" TCGv %s%sV = tcg_temp_new();\n" % \ | ||
224 | (regtype, regid)) | ||
225 | if (regtype == "C"): | ||
226 | f.write(" const int %s = insn->regno[%d] + HEX_REG_SA0;\n" % \ | ||
227 | @@ -XXX,XX +XXX,XX @@ def genptr_decl(f, tag, regtype, regid, regno): | ||
228 | regN="%s%sN" % (regtype,regid) | ||
229 | if (regtype == "R"): | ||
230 | if (regid in {"ss", "tt"}): | ||
231 | - f.write(" TCGv_i64 %s%sV = tcg_temp_local_new_i64();\n" % \ | ||
232 | + f.write(" TCGv_i64 %s%sV = tcg_temp_new_i64();\n" % \ | ||
233 | (regtype, regid)) | ||
234 | f.write(" const int %s = insn->regno[%d];\n" % \ | ||
235 | (regN, regno)) | ||
236 | @@ -XXX,XX +XXX,XX @@ def genptr_decl(f, tag, regtype, regid, regno): | ||
237 | print("Bad register parse: ", regtype, regid) | ||
238 | elif (regtype == "C"): | ||
239 | if (regid == "ss"): | ||
240 | - f.write(" TCGv_i64 %s%sV = tcg_temp_local_new_i64();\n" % \ | ||
241 | + f.write(" TCGv_i64 %s%sV = tcg_temp_new_i64();\n" % \ | ||
242 | (regtype, regid)) | ||
243 | f.write(" const int %s = insn->regno[%d] + HEX_REG_SA0;\n" % \ | ||
244 | (regN, regno)) | ||
245 | elif (regid == "dd"): | ||
246 | genptr_decl_pair_writable(f, tag, regtype, regid, regno) | ||
247 | elif (regid == "s"): | ||
248 | - f.write(" TCGv %s%sV = tcg_temp_local_new();\n" % \ | ||
249 | + f.write(" TCGv %s%sV = tcg_temp_new();\n" % \ | ||
250 | (regtype, regid)) | ||
251 | f.write(" const int %s%sN = insn->regno[%d] + HEX_REG_SA0;\n" % \ | ||
252 | (regtype, regid, regno)) | ||
253 | @@ -XXX,XX +XXX,XX @@ def genptr_dst_write_opn(f,regtype, regid, tag): | ||
254 | ## We produce: | ||
255 | ## static void generate_A2_add(DisasContext *ctx) | ||
256 | ## { | ||
257 | -## TCGv RdV = tcg_temp_local_new(); | ||
258 | +## TCGv RdV = tcg_temp_new(); | ||
259 | ## const int RdN = insn->regno[0]; | ||
260 | ## TCGv RsV = hex_gpr[insn->regno[1]]; | ||
261 | ## TCGv RtV = hex_gpr[insn->regno[2]]; | ||
39 | -- | 262 | -- |
40 | 2.25.1 | 263 | 2.34.1 |
41 | 264 | ||
42 | 265 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | This is now equivalent to gen_tmp. |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Reviewed-by: Taylor Simpson <tsimpson@quicinc.com> |
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 6 | --- |
6 | target/rx/helper.h | 1 - | 7 | target/hexagon/idef-parser/parser-helpers.c | 24 ++------------------- |
7 | target/rx/op_helper.c | 8 -------- | 8 | 1 file changed, 2 insertions(+), 22 deletions(-) |
8 | target/rx/translate.c | 12 ++---------- | ||
9 | 3 files changed, 2 insertions(+), 19 deletions(-) | ||
10 | 9 | ||
11 | diff --git a/target/rx/helper.h b/target/rx/helper.h | 10 | diff --git a/target/hexagon/idef-parser/parser-helpers.c b/target/hexagon/idef-parser/parser-helpers.c |
12 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/rx/helper.h | 12 | --- a/target/hexagon/idef-parser/parser-helpers.c |
14 | +++ b/target/rx/helper.h | 13 | +++ b/target/hexagon/idef-parser/parser-helpers.c |
15 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(raise_illegal_instruction, noreturn, env) | 14 | @@ -XXX,XX +XXX,XX @@ HexValue gen_tmp(Context *c, |
16 | DEF_HELPER_1(raise_access_fault, noreturn, env) | 15 | return rvalue; |
17 | DEF_HELPER_1(raise_privilege_violation, noreturn, env) | ||
18 | DEF_HELPER_1(wait, noreturn, env) | ||
19 | -DEF_HELPER_1(debug, noreturn, env) | ||
20 | DEF_HELPER_2(rxint, noreturn, env, i32) | ||
21 | DEF_HELPER_1(rxbrk, noreturn, env) | ||
22 | DEF_HELPER_FLAGS_3(fadd, TCG_CALL_NO_WG, f32, env, f32, f32) | ||
23 | diff --git a/target/rx/op_helper.c b/target/rx/op_helper.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/target/rx/op_helper.c | ||
26 | +++ b/target/rx/op_helper.c | ||
27 | @@ -XXX,XX +XXX,XX @@ void QEMU_NORETURN helper_wait(CPURXState *env) | ||
28 | raise_exception(env, EXCP_HLT, 0); | ||
29 | } | 16 | } |
30 | 17 | ||
31 | -void QEMU_NORETURN helper_debug(CPURXState *env) | 18 | -HexValue gen_tmp_local(Context *c, |
19 | - YYLTYPE *locp, | ||
20 | - unsigned bit_width, | ||
21 | - HexSignedness signedness) | ||
32 | -{ | 22 | -{ |
33 | - CPUState *cs = env_cpu(env); | 23 | - HexValue rvalue; |
34 | - | 24 | - assert(bit_width == 32 || bit_width == 64); |
35 | - cs->exception_index = EXCP_DEBUG; | 25 | - memset(&rvalue, 0, sizeof(HexValue)); |
36 | - cpu_loop_exit(cs); | 26 | - rvalue.type = TEMP; |
27 | - rvalue.bit_width = bit_width; | ||
28 | - rvalue.signedness = signedness; | ||
29 | - rvalue.is_dotnew = false; | ||
30 | - rvalue.is_manual = false; | ||
31 | - rvalue.tmp.index = c->inst.tmp_count; | ||
32 | - OUT(c, locp, "TCGv_i", &bit_width, " tmp_", &c->inst.tmp_count, | ||
33 | - " = tcg_temp_new_i", &bit_width, "();\n"); | ||
34 | - c->inst.tmp_count++; | ||
35 | - return rvalue; | ||
37 | -} | 36 | -} |
38 | - | 37 | - |
39 | void QEMU_NORETURN helper_rxint(CPURXState *env, uint32_t vec) | 38 | HexValue gen_tmp_value(Context *c, |
40 | { | 39 | YYLTYPE *locp, |
41 | raise_exception(env, 0x100 + vec, 0); | 40 | const char *value, |
42 | diff --git a/target/rx/translate.c b/target/rx/translate.c | 41 | @@ -XXX,XX +XXX,XX @@ HexValue gen_rvalue_sat(Context *c, YYLTYPE *locp, HexSat *sat, |
43 | index XXXXXXX..XXXXXXX 100644 | 42 | assert_signedness(c, locp, sat->signedness); |
44 | --- a/target/rx/translate.c | 43 | |
45 | +++ b/target/rx/translate.c | 44 | unsigned_str = (sat->signedness == UNSIGNED) ? "u" : ""; |
46 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest) | 45 | - res = gen_tmp_local(c, locp, value->bit_width, sat->signedness); |
47 | tcg_gen_exit_tb(dc->base.tb, n); | 46 | - ovfl = gen_tmp_local(c, locp, 32, sat->signedness); |
48 | } else { | 47 | + res = gen_tmp(c, locp, value->bit_width, sat->signedness); |
49 | tcg_gen_movi_i32(cpu_pc, dest); | 48 | + ovfl = gen_tmp(c, locp, 32, sat->signedness); |
50 | - if (dc->base.singlestep_enabled) { | 49 | OUT(c, locp, "gen_sat", unsigned_str, "_", bit_suffix, "_ovfl("); |
51 | - gen_helper_debug(cpu_env); | 50 | OUT(c, locp, &ovfl, ", ", &res, ", ", value, ", ", &width->imm.value, |
52 | - } else { | 51 | ");\n"); |
53 | - tcg_gen_lookup_and_goto_ptr(); | ||
54 | - } | ||
55 | + tcg_gen_lookup_and_goto_ptr(); | ||
56 | } | ||
57 | dc->base.is_jmp = DISAS_NORETURN; | ||
58 | } | ||
59 | @@ -XXX,XX +XXX,XX @@ static void rx_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | ||
60 | gen_goto_tb(ctx, 0, dcbase->pc_next); | ||
61 | break; | ||
62 | case DISAS_JUMP: | ||
63 | - if (ctx->base.singlestep_enabled) { | ||
64 | - gen_helper_debug(cpu_env); | ||
65 | - } else { | ||
66 | - tcg_gen_lookup_and_goto_ptr(); | ||
67 | - } | ||
68 | + tcg_gen_lookup_and_goto_ptr(); | ||
69 | break; | ||
70 | case DISAS_UPDATE: | ||
71 | tcg_gen_movi_i32(cpu_pc, ctx->base.pc_next); | ||
72 | -- | 52 | -- |
73 | 2.25.1 | 53 | 2.34.1 |
74 | 54 | ||
75 | 55 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | This wasn't actually used at all, just some unused |
---|---|---|---|
2 | macro re-definitions. | ||
2 | 3 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 6 | --- |
6 | target/hppa/translate.c | 17 ++++------------- | 7 | target/hppa/translate.c | 3 --- |
7 | 1 file changed, 4 insertions(+), 13 deletions(-) | 8 | 1 file changed, 3 deletions(-) |
8 | 9 | ||
9 | diff --git a/target/hppa/translate.c b/target/hppa/translate.c | 10 | diff --git a/target/hppa/translate.c b/target/hppa/translate.c |
10 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/hppa/translate.c | 12 | --- a/target/hppa/translate.c |
12 | +++ b/target/hppa/translate.c | 13 | +++ b/target/hppa/translate.c |
13 | @@ -XXX,XX +XXX,XX @@ static void gen_goto_tb(DisasContext *ctx, int which, | 14 | @@ -XXX,XX +XXX,XX @@ |
14 | } else { | 15 | #undef TCGv |
15 | copy_iaoq_entry(cpu_iaoq_f, f, cpu_iaoq_b); | 16 | #undef tcg_temp_new |
16 | copy_iaoq_entry(cpu_iaoq_b, b, ctx->iaoq_n_var); | 17 | #undef tcg_global_mem_new |
17 | - if (ctx->base.singlestep_enabled) { | 18 | -#undef tcg_temp_local_new |
18 | - gen_excp_1(EXCP_DEBUG); | 19 | #undef tcg_temp_free |
19 | - } else { | 20 | |
20 | - tcg_gen_lookup_and_goto_ptr(); | 21 | #if TARGET_LONG_BITS == 64 |
21 | - } | 22 | @@ -XXX,XX +XXX,XX @@ |
22 | + tcg_gen_lookup_and_goto_ptr(); | 23 | |
23 | } | 24 | #define tcg_temp_new tcg_temp_new_i64 |
24 | } | 25 | #define tcg_global_mem_new tcg_global_mem_new_i64 |
25 | 26 | -#define tcg_temp_local_new tcg_temp_local_new_i64 | |
26 | @@ -XXX,XX +XXX,XX @@ static bool do_rfi(DisasContext *ctx, bool rfi_r) | 27 | #define tcg_temp_free tcg_temp_free_i64 |
27 | gen_helper_rfi(cpu_env); | 28 | |
28 | } | 29 | #define tcg_gen_movi_reg tcg_gen_movi_i64 |
29 | /* Exit the TB to recognize new interrupts. */ | 30 | @@ -XXX,XX +XXX,XX @@ |
30 | - if (ctx->base.singlestep_enabled) { | 31 | #define TCGv_reg TCGv_i32 |
31 | - gen_excp_1(EXCP_DEBUG); | 32 | #define tcg_temp_new tcg_temp_new_i32 |
32 | - } else { | 33 | #define tcg_global_mem_new tcg_global_mem_new_i32 |
33 | - tcg_gen_exit_tb(NULL, 0); | 34 | -#define tcg_temp_local_new tcg_temp_local_new_i32 |
34 | - } | 35 | #define tcg_temp_free tcg_temp_free_i32 |
35 | + tcg_gen_exit_tb(NULL, 0); | 36 | |
36 | ctx->base.is_jmp = DISAS_NORETURN; | 37 | #define tcg_gen_movi_reg tcg_gen_movi_i32 |
37 | |||
38 | return nullify_end(ctx); | ||
39 | @@ -XXX,XX +XXX,XX @@ static void hppa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | ||
40 | nullify_save(ctx); | ||
41 | /* FALLTHRU */ | ||
42 | case DISAS_IAQ_N_UPDATED: | ||
43 | - if (ctx->base.singlestep_enabled) { | ||
44 | - gen_excp_1(EXCP_DEBUG); | ||
45 | - } else if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { | ||
46 | + if (is_jmp != DISAS_IAQ_N_STALE_EXIT) { | ||
47 | tcg_gen_lookup_and_goto_ptr(); | ||
48 | + break; | ||
49 | } | ||
50 | /* FALLTHRU */ | ||
51 | case DISAS_EXIT: | ||
52 | -- | 38 | -- |
53 | 2.25.1 | 39 | 2.34.1 |
54 | 40 | ||
55 | 41 | diff view generated by jsdifflib |
1 | We were using singlestep_enabled as a proxy for whether | 1 | Since tcg_temp_new is now identical, use that. |
---|---|---|---|
2 | translator_use_goto_tb would always return false. | 2 | In some cases we can avoid a copy from A0 or T0. |
3 | 3 | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 6 | --- |
6 | target/i386/tcg/translate.c | 5 +++-- | 7 | target/i386/tcg/translate.c | 27 +++++++++------------------ |
7 | 1 file changed, 3 insertions(+), 2 deletions(-) | 8 | 1 file changed, 9 insertions(+), 18 deletions(-) |
8 | 9 | ||
9 | diff --git a/target/i386/tcg/translate.c b/target/i386/tcg/translate.c | 10 | diff --git a/target/i386/tcg/translate.c b/target/i386/tcg/translate.c |
10 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/i386/tcg/translate.c | 12 | --- a/target/i386/tcg/translate.c |
12 | +++ b/target/i386/tcg/translate.c | 13 | +++ b/target/i386/tcg/translate.c |
14 | @@ -XXX,XX +XXX,XX @@ static bool disas_insn(DisasContext *s, CPUState *cpu) | ||
15 | if (mod == 3) { | ||
16 | goto illegal_op; | ||
17 | } | ||
18 | - a0 = tcg_temp_local_new(); | ||
19 | - t0 = tcg_temp_local_new(); | ||
20 | + a0 = s->A0; | ||
21 | + t0 = s->T0; | ||
22 | label1 = gen_new_label(); | ||
23 | |||
24 | - tcg_gen_mov_tl(a0, s->A0); | ||
25 | - tcg_gen_mov_tl(t0, s->T0); | ||
26 | - | ||
27 | gen_set_label(label1); | ||
28 | t1 = tcg_temp_new(); | ||
29 | t2 = tcg_temp_new(); | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool disas_insn(DisasContext *s, CPUState *cpu) | ||
31 | tcg_gen_brcond_tl(TCG_COND_NE, t0, t2, label1); | ||
32 | |||
33 | tcg_temp_free(t2); | ||
34 | - tcg_temp_free(a0); | ||
35 | tcg_gen_neg_tl(s->T0, t0); | ||
36 | - tcg_temp_free(t0); | ||
37 | } else { | ||
38 | tcg_gen_neg_tl(s->T0, s->T0); | ||
39 | if (mod != 3) { | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool disas_insn(DisasContext *s, CPUState *cpu) | ||
41 | #endif | ||
42 | { | ||
43 | TCGLabel *label1; | ||
44 | - TCGv t0, t1, t2, a0; | ||
45 | + TCGv t0, t1, t2; | ||
46 | |||
47 | if (!PE(s) || VM86(s)) | ||
48 | goto illegal_op; | ||
49 | - t0 = tcg_temp_local_new(); | ||
50 | - t1 = tcg_temp_local_new(); | ||
51 | - t2 = tcg_temp_local_new(); | ||
52 | + t0 = tcg_temp_new(); | ||
53 | + t1 = tcg_temp_new(); | ||
54 | + t2 = tcg_temp_new(); | ||
55 | ot = MO_16; | ||
56 | modrm = x86_ldub_code(env, s); | ||
57 | reg = (modrm >> 3) & 7; | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool disas_insn(DisasContext *s, CPUState *cpu) | ||
59 | if (mod != 3) { | ||
60 | gen_lea_modrm(env, s, modrm); | ||
61 | gen_op_ld_v(s, ot, t0, s->A0); | ||
62 | - a0 = tcg_temp_local_new(); | ||
63 | - tcg_gen_mov_tl(a0, s->A0); | ||
64 | } else { | ||
65 | gen_op_mov_v_reg(s, ot, t0, rm); | ||
66 | - a0 = NULL; | ||
67 | } | ||
68 | gen_op_mov_v_reg(s, ot, t1, reg); | ||
69 | tcg_gen_andi_tl(s->tmp0, t0, 3); | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool disas_insn(DisasContext *s, CPUState *cpu) | ||
71 | tcg_gen_movi_tl(t2, CC_Z); | ||
72 | gen_set_label(label1); | ||
73 | if (mod != 3) { | ||
74 | - gen_op_st_v(s, ot, t0, a0); | ||
75 | - tcg_temp_free(a0); | ||
76 | + gen_op_st_v(s, ot, t0, s->A0); | ||
77 | } else { | ||
78 | gen_op_mov_reg_v(s, ot, rm, t0); | ||
79 | } | ||
80 | @@ -XXX,XX +XXX,XX @@ static bool disas_insn(DisasContext *s, CPUState *cpu) | ||
81 | modrm = x86_ldub_code(env, s); | ||
82 | reg = ((modrm >> 3) & 7) | REX_R(s); | ||
83 | gen_ldst_modrm(env, s, modrm, MO_16, OR_TMP0, 0); | ||
84 | - t0 = tcg_temp_local_new(); | ||
85 | + t0 = tcg_temp_new(); | ||
86 | gen_update_cc_op(s); | ||
87 | if (b == 0x102) { | ||
88 | gen_helper_lar(t0, cpu_env, s->T0); | ||
13 | @@ -XXX,XX +XXX,XX @@ static void i386_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cpu) | 89 | @@ -XXX,XX +XXX,XX @@ static void i386_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cpu) |
14 | DisasContext *dc = container_of(dcbase, DisasContext, base); | 90 | dc->tmp2_i32 = tcg_temp_new_i32(); |
15 | CPUX86State *env = cpu->env_ptr; | 91 | dc->tmp3_i32 = tcg_temp_new_i32(); |
16 | uint32_t flags = dc->base.tb->flags; | 92 | dc->tmp4 = tcg_temp_new(); |
17 | + uint32_t cflags = tb_cflags(dc->base.tb); | 93 | - dc->cc_srcT = tcg_temp_local_new(); |
18 | int cpl = (flags >> HF_CPL_SHIFT) & 3; | 94 | + dc->cc_srcT = tcg_temp_new(); |
19 | int iopl = (flags >> IOPL_SHIFT) & 3; | 95 | } |
20 | 96 | ||
21 | @@ -XXX,XX +XXX,XX @@ static void i386_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cpu) | 97 | static void i386_tr_tb_start(DisasContextBase *db, CPUState *cpu) |
22 | dc->cpuid_ext3_features = env->features[FEAT_8000_0001_ECX]; | ||
23 | dc->cpuid_7_0_ebx_features = env->features[FEAT_7_0_EBX]; | ||
24 | dc->cpuid_xsave_features = env->features[FEAT_XSAVE]; | ||
25 | - dc->jmp_opt = !(dc->base.singlestep_enabled || | ||
26 | + dc->jmp_opt = !((cflags & CF_NO_GOTO_TB) || | ||
27 | (flags & (HF_TF_MASK | HF_INHIBIT_IRQ_MASK))); | ||
28 | /* | ||
29 | * If jmp_opt, we want to handle each string instruction individually. | ||
30 | * For icount also disable repz optimization so that each iteration | ||
31 | * is accounted separately. | ||
32 | */ | ||
33 | - dc->repz_opt = !dc->jmp_opt && !(tb_cflags(dc->base.tb) & CF_USE_ICOUNT); | ||
34 | + dc->repz_opt = !dc->jmp_opt && !(cflags & CF_USE_ICOUNT); | ||
35 | |||
36 | dc->T0 = tcg_temp_new(); | ||
37 | dc->T1 = tcg_temp_new(); | ||
38 | -- | 98 | -- |
39 | 2.25.1 | 99 | 2.34.1 |
40 | 100 | ||
41 | 101 | diff view generated by jsdifflib |
1 | As per an ancient comment in mips_tr_translate_insn about the | 1 | Since tcg_temp_new is now identical, use that. |
---|---|---|---|
2 | expectations of gdb, when restarting the insn in a delay slot | ||
3 | we also re-execute the branch. Which means that we are | ||
4 | expected to execute two insns in this case. | ||
5 | 2 | ||
6 | This has been broken since 8b86d6d2580, where we forced max_insns | 3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | to 1 while single-stepping. This resulted in an exit from the | ||
8 | translator loop after the branch but before the delay slot is | ||
9 | translated. | ||
10 | |||
11 | Increase the max_insns to 2 for this case. In addition, bypass | ||
12 | the end-of-page check, for when the branch itself ends the page. | ||
13 | |||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
16 | --- | 5 | --- |
17 | target/mips/tcg/translate.c | 25 ++++++++++++++++--------- | 6 | target/mips/tcg/translate.c | 57 ++++++------------------ |
18 | 1 file changed, 16 insertions(+), 9 deletions(-) | 7 | target/mips/tcg/nanomips_translate.c.inc | 4 +- |
8 | 2 files changed, 16 insertions(+), 45 deletions(-) | ||
19 | 9 | ||
20 | diff --git a/target/mips/tcg/translate.c b/target/mips/tcg/translate.c | 10 | diff --git a/target/mips/tcg/translate.c b/target/mips/tcg/translate.c |
21 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/mips/tcg/translate.c | 12 | --- a/target/mips/tcg/translate.c |
23 | +++ b/target/mips/tcg/translate.c | 13 | +++ b/target/mips/tcg/translate.c |
24 | @@ -XXX,XX +XXX,XX @@ static void mips_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 14 | @@ -XXX,XX +XXX,XX @@ static void gen_arith_imm(DisasContext *ctx, uint32_t opc, |
25 | ctx->default_tcg_memop_mask = (ctx->insn_flags & (ISA_MIPS_R6 | | 15 | switch (opc) { |
26 | INSN_LOONGSON3A)) ? MO_UNALN : MO_ALIGN; | 16 | case OPC_ADDI: |
27 | 17 | { | |
28 | + /* | 18 | - TCGv t0 = tcg_temp_local_new(); |
29 | + * Execute a branch and its delay slot as a single instruction. | 19 | + TCGv t0 = tcg_temp_new(); |
30 | + * This is what GDB expects and is consistent with what the | 20 | TCGv t1 = tcg_temp_new(); |
31 | + * hardware does (e.g. if a delay slot instruction faults, the | 21 | TCGv t2 = tcg_temp_new(); |
32 | + * reported PC is the PC of the branch). | 22 | TCGLabel *l1 = gen_new_label(); |
33 | + */ | 23 | @@ -XXX,XX +XXX,XX @@ static void gen_arith_imm(DisasContext *ctx, uint32_t opc, |
34 | + if (ctx->base.singlestep_enabled && (ctx->hflags & MIPS_HFLAG_BMASK)) { | 24 | #if defined(TARGET_MIPS64) |
35 | + ctx->base.max_insns = 2; | 25 | case OPC_DADDI: |
36 | + } | 26 | { |
37 | + | 27 | - TCGv t0 = tcg_temp_local_new(); |
38 | LOG_DISAS("\ntb %p idx %d hflags %04x\n", ctx->base.tb, ctx->mem_idx, | 28 | + TCGv t0 = tcg_temp_new(); |
39 | ctx->hflags); | 29 | TCGv t1 = tcg_temp_new(); |
40 | } | 30 | TCGv t2 = tcg_temp_new(); |
41 | @@ -XXX,XX +XXX,XX @@ static void mips_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs) | 31 | TCGLabel *l1 = gen_new_label(); |
42 | if (ctx->base.is_jmp != DISAS_NEXT) { | 32 | @@ -XXX,XX +XXX,XX @@ static void gen_arith(DisasContext *ctx, uint32_t opc, |
33 | switch (opc) { | ||
34 | case OPC_ADD: | ||
35 | { | ||
36 | - TCGv t0 = tcg_temp_local_new(); | ||
37 | + TCGv t0 = tcg_temp_new(); | ||
38 | TCGv t1 = tcg_temp_new(); | ||
39 | TCGv t2 = tcg_temp_new(); | ||
40 | TCGLabel *l1 = gen_new_label(); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void gen_arith(DisasContext *ctx, uint32_t opc, | ||
42 | break; | ||
43 | case OPC_SUB: | ||
44 | { | ||
45 | - TCGv t0 = tcg_temp_local_new(); | ||
46 | + TCGv t0 = tcg_temp_new(); | ||
47 | TCGv t1 = tcg_temp_new(); | ||
48 | TCGv t2 = tcg_temp_new(); | ||
49 | TCGLabel *l1 = gen_new_label(); | ||
50 | @@ -XXX,XX +XXX,XX @@ static void gen_arith(DisasContext *ctx, uint32_t opc, | ||
51 | #if defined(TARGET_MIPS64) | ||
52 | case OPC_DADD: | ||
53 | { | ||
54 | - TCGv t0 = tcg_temp_local_new(); | ||
55 | + TCGv t0 = tcg_temp_new(); | ||
56 | TCGv t1 = tcg_temp_new(); | ||
57 | TCGv t2 = tcg_temp_new(); | ||
58 | TCGLabel *l1 = gen_new_label(); | ||
59 | @@ -XXX,XX +XXX,XX @@ static void gen_arith(DisasContext *ctx, uint32_t opc, | ||
60 | break; | ||
61 | case OPC_DSUB: | ||
62 | { | ||
63 | - TCGv t0 = tcg_temp_local_new(); | ||
64 | + TCGv t0 = tcg_temp_new(); | ||
65 | TCGv t1 = tcg_temp_new(); | ||
66 | TCGv t2 = tcg_temp_new(); | ||
67 | TCGLabel *l1 = gen_new_label(); | ||
68 | @@ -XXX,XX +XXX,XX @@ static void gen_loongson_integer(DisasContext *ctx, uint32_t opc, | ||
43 | return; | 69 | return; |
44 | } | 70 | } |
71 | |||
72 | - switch (opc) { | ||
73 | - case OPC_MULT_G_2E: | ||
74 | - case OPC_MULT_G_2F: | ||
75 | - case OPC_MULTU_G_2E: | ||
76 | - case OPC_MULTU_G_2F: | ||
77 | -#if defined(TARGET_MIPS64) | ||
78 | - case OPC_DMULT_G_2E: | ||
79 | - case OPC_DMULT_G_2F: | ||
80 | - case OPC_DMULTU_G_2E: | ||
81 | - case OPC_DMULTU_G_2F: | ||
82 | -#endif | ||
83 | - t0 = tcg_temp_new(); | ||
84 | - t1 = tcg_temp_new(); | ||
85 | - break; | ||
86 | - default: | ||
87 | - t0 = tcg_temp_local_new(); | ||
88 | - t1 = tcg_temp_local_new(); | ||
89 | - break; | ||
90 | - } | ||
91 | - | ||
92 | + t0 = tcg_temp_new(); | ||
93 | + t1 = tcg_temp_new(); | ||
94 | gen_load_gpr(t0, rs); | ||
95 | gen_load_gpr(t1, rt); | ||
96 | |||
97 | @@ -XXX,XX +XXX,XX @@ static void gen_loongson_multimedia(DisasContext *ctx, int rd, int rs, int rt) | ||
98 | TCGCond cond; | ||
99 | |||
100 | opc = MASK_LMMI(ctx->opcode); | ||
101 | - switch (opc) { | ||
102 | - case OPC_ADD_CP2: | ||
103 | - case OPC_SUB_CP2: | ||
104 | - case OPC_DADD_CP2: | ||
105 | - case OPC_DSUB_CP2: | ||
106 | - t0 = tcg_temp_local_new_i64(); | ||
107 | - t1 = tcg_temp_local_new_i64(); | ||
108 | - break; | ||
109 | - default: | ||
110 | - t0 = tcg_temp_new_i64(); | ||
111 | - t1 = tcg_temp_new_i64(); | ||
112 | - break; | ||
113 | - } | ||
114 | - | ||
115 | check_cp1_enabled(ctx); | ||
45 | + | 116 | + |
46 | /* | 117 | + t0 = tcg_temp_new_i64(); |
47 | - * Execute a branch and its delay slot as a single instruction. | 118 | + t1 = tcg_temp_new_i64(); |
48 | - * This is what GDB expects and is consistent with what the | 119 | gen_load_fpr64(ctx, t0, rs); |
49 | - * hardware does (e.g. if a delay slot instruction faults, the | 120 | gen_load_fpr64(ctx, t1, rt); |
50 | - * reported PC is the PC of the branch). | 121 | |
51 | + * End the TB on (most) page crossings. | 122 | @@ -XXX,XX +XXX,XX @@ static void gen_mftr(CPUMIPSState *env, DisasContext *ctx, int rt, int rd, |
52 | + * See mips_tr_init_disas_context about single-stepping a branch | 123 | int u, int sel, int h) |
53 | + * together with its delay slot. | 124 | { |
54 | */ | 125 | int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); |
55 | - if (ctx->base.singlestep_enabled && | 126 | - TCGv t0 = tcg_temp_local_new(); |
56 | - (ctx->hflags & MIPS_HFLAG_BMASK) == 0) { | 127 | + TCGv t0 = tcg_temp_new(); |
57 | - ctx->base.is_jmp = DISAS_TOO_MANY; | 128 | |
58 | - } | 129 | if ((env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP)) == 0 && |
59 | - if (ctx->base.pc_next - ctx->page_start >= TARGET_PAGE_SIZE) { | 130 | ((env->tcs[other_tc].CP0_TCBind & (0xf << CP0TCBd_CurVPE)) != |
60 | + if (ctx->base.pc_next - ctx->page_start >= TARGET_PAGE_SIZE | 131 | @@ -XXX,XX +XXX,XX @@ static void gen_mttr(CPUMIPSState *env, DisasContext *ctx, int rd, int rt, |
61 | + && !ctx->base.singlestep_enabled) { | 132 | int u, int sel, int h) |
62 | ctx->base.is_jmp = DISAS_TOO_MANY; | 133 | { |
63 | } | 134 | int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); |
64 | } | 135 | - TCGv t0 = tcg_temp_local_new(); |
136 | + TCGv t0 = tcg_temp_new(); | ||
137 | |||
138 | gen_load_gpr(t0, rt); | ||
139 | if ((env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP)) == 0 && | ||
140 | @@ -XXX,XX +XXX,XX @@ static void gen_flt3_arith(DisasContext *ctx, uint32_t opc, | ||
141 | case OPC_ALNV_PS: | ||
142 | check_ps(ctx); | ||
143 | { | ||
144 | - TCGv t0 = tcg_temp_local_new(); | ||
145 | + TCGv t0 = tcg_temp_new(); | ||
146 | TCGv_i32 fp = tcg_temp_new_i32(); | ||
147 | TCGv_i32 fph = tcg_temp_new_i32(); | ||
148 | TCGLabel *l1 = gen_new_label(); | ||
149 | diff --git a/target/mips/tcg/nanomips_translate.c.inc b/target/mips/tcg/nanomips_translate.c.inc | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/mips/tcg/nanomips_translate.c.inc | ||
152 | +++ b/target/mips/tcg/nanomips_translate.c.inc | ||
153 | @@ -XXX,XX +XXX,XX @@ static void gen_llwp(DisasContext *ctx, uint32_t base, int16_t offset, | ||
154 | static void gen_scwp(DisasContext *ctx, uint32_t base, int16_t offset, | ||
155 | uint32_t reg1, uint32_t reg2, bool eva) | ||
156 | { | ||
157 | - TCGv taddr = tcg_temp_local_new(); | ||
158 | - TCGv lladdr = tcg_temp_local_new(); | ||
159 | + TCGv taddr = tcg_temp_new(); | ||
160 | + TCGv lladdr = tcg_temp_new(); | ||
161 | TCGv_i64 tval = tcg_temp_new_i64(); | ||
162 | TCGv_i64 llval = tcg_temp_new_i64(); | ||
163 | TCGv_i64 val = tcg_temp_new_i64(); | ||
65 | -- | 164 | -- |
66 | 2.25.1 | 165 | 2.34.1 |
67 | 166 | ||
68 | 167 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | Since tcg_temp_new is now identical, use that. |
---|---|---|---|
2 | Reuse gen_debug_exception to handle architectural debug exceptions. | ||
3 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 5 | --- |
6 | target/ppc/translate.c | 38 ++++++++------------------------------ | 6 | target/ppc/translate.c | 6 +++--- |
7 | 1 file changed, 8 insertions(+), 30 deletions(-) | 7 | target/ppc/translate/spe-impl.c.inc | 8 ++++---- |
8 | target/ppc/translate/vmx-impl.c.inc | 4 ++-- | ||
9 | 3 files changed, 9 insertions(+), 9 deletions(-) | ||
8 | 10 | ||
9 | diff --git a/target/ppc/translate.c b/target/ppc/translate.c | 11 | diff --git a/target/ppc/translate.c b/target/ppc/translate.c |
10 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/ppc/translate.c | 13 | --- a/target/ppc/translate.c |
12 | +++ b/target/ppc/translate.c | 14 | +++ b/target/ppc/translate.c |
13 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void gen_bcond(DisasContext *ctx, int type) |
14 | 16 | TCGv target; | |
15 | #define CPU_SINGLE_STEP 0x1 | 17 | |
16 | #define CPU_BRANCH_STEP 0x2 | 18 | if (type == BCOND_LR || type == BCOND_CTR || type == BCOND_TAR) { |
17 | -#define GDBSTUB_SINGLE_STEP 0x4 | 19 | - target = tcg_temp_local_new(); |
18 | 20 | + target = tcg_temp_new(); | |
19 | /* Include definitions for instructions classes and implementations flags */ | 21 | if (type == BCOND_CTR) { |
20 | /* #define PPC_DEBUG_DISAS */ | 22 | tcg_gen_mov_tl(target, cpu_ctr); |
21 | @@ -XXX,XX +XXX,XX @@ static uint32_t gen_prep_dbgex(DisasContext *ctx) | 23 | } else if (type == BCOND_TAR) { |
22 | 24 | @@ -XXX,XX +XXX,XX @@ static inline void gen_405_mulladd_insn(DisasContext *ctx, int opc2, int opc3, | |
23 | static void gen_debug_exception(DisasContext *ctx) | ||
24 | { | 25 | { |
25 | - gen_helper_raise_exception(cpu_env, tcg_constant_i32(EXCP_DEBUG)); | 26 | TCGv t0, t1; |
26 | + gen_helper_raise_exception(cpu_env, tcg_constant_i32(gen_prep_dbgex(ctx))); | 27 | |
27 | ctx->base.is_jmp = DISAS_NORETURN; | 28 | - t0 = tcg_temp_local_new(); |
28 | } | 29 | - t1 = tcg_temp_local_new(); |
29 | 30 | + t0 = tcg_temp_new(); | |
30 | @@ -XXX,XX +XXX,XX @@ static inline bool use_goto_tb(DisasContext *ctx, target_ulong dest) | 31 | + t1 = tcg_temp_new(); |
31 | 32 | ||
32 | static void gen_lookup_and_goto_ptr(DisasContext *ctx) | 33 | switch (opc3 & 0x0D) { |
34 | case 0x05: | ||
35 | diff --git a/target/ppc/translate/spe-impl.c.inc b/target/ppc/translate/spe-impl.c.inc | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/ppc/translate/spe-impl.c.inc | ||
38 | +++ b/target/ppc/translate/spe-impl.c.inc | ||
39 | @@ -XXX,XX +XXX,XX @@ static inline void gen_op_evsrwu(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) | ||
33 | { | 40 | { |
34 | - int sse = ctx->singlestep_enabled; | 41 | TCGLabel *l1 = gen_new_label(); |
35 | - if (unlikely(sse)) { | 42 | TCGLabel *l2 = gen_new_label(); |
36 | - if (sse & GDBSTUB_SINGLE_STEP) { | 43 | - TCGv_i32 t0 = tcg_temp_local_new_i32(); |
37 | - gen_debug_exception(ctx); | 44 | + TCGv_i32 t0 = tcg_temp_new_i32(); |
38 | - } else if (sse & (CPU_SINGLE_STEP | CPU_BRANCH_STEP)) { | 45 | |
39 | - gen_helper_raise_exception(cpu_env, tcg_constant_i32(gen_prep_dbgex(ctx))); | 46 | /* No error here: 6 bits are used */ |
40 | - } else { | 47 | tcg_gen_andi_i32(t0, arg2, 0x3F); |
41 | - tcg_gen_exit_tb(NULL, 0); | 48 | @@ -XXX,XX +XXX,XX @@ static inline void gen_op_evsrws(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) |
42 | - } | 49 | { |
43 | + if (unlikely(ctx->singlestep_enabled)) { | 50 | TCGLabel *l1 = gen_new_label(); |
44 | + gen_debug_exception(ctx); | 51 | TCGLabel *l2 = gen_new_label(); |
45 | } else { | 52 | - TCGv_i32 t0 = tcg_temp_local_new_i32(); |
46 | tcg_gen_lookup_and_goto_ptr(); | 53 | + TCGv_i32 t0 = tcg_temp_new_i32(); |
47 | } | 54 | |
48 | @@ -XXX,XX +XXX,XX @@ static void ppc_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | 55 | /* No error here: 6 bits are used */ |
49 | ctx->singlestep_enabled = 0; | 56 | tcg_gen_andi_i32(t0, arg2, 0x3F); |
50 | if ((hflags >> HFLAGS_SE) & 1) { | 57 | @@ -XXX,XX +XXX,XX @@ static inline void gen_op_evslw(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2) |
51 | ctx->singlestep_enabled |= CPU_SINGLE_STEP; | 58 | { |
52 | + ctx->base.max_insns = 1; | 59 | TCGLabel *l1 = gen_new_label(); |
53 | } | 60 | TCGLabel *l2 = gen_new_label(); |
54 | if ((hflags >> HFLAGS_BE) & 1) { | 61 | - TCGv_i32 t0 = tcg_temp_local_new_i32(); |
55 | ctx->singlestep_enabled |= CPU_BRANCH_STEP; | 62 | + TCGv_i32 t0 = tcg_temp_new_i32(); |
56 | } | 63 | |
57 | - if (unlikely(ctx->base.singlestep_enabled)) { | 64 | /* No error here: 6 bits are used */ |
58 | - ctx->singlestep_enabled |= GDBSTUB_SINGLE_STEP; | 65 | tcg_gen_andi_i32(t0, arg2, 0x3F); |
59 | - } | 66 | @@ -XXX,XX +XXX,XX @@ static inline void gen_evsel(DisasContext *ctx) |
60 | - | 67 | TCGLabel *l2 = gen_new_label(); |
61 | - if (ctx->singlestep_enabled & (CPU_SINGLE_STEP | GDBSTUB_SINGLE_STEP)) { | 68 | TCGLabel *l3 = gen_new_label(); |
62 | - ctx->base.max_insns = 1; | 69 | TCGLabel *l4 = gen_new_label(); |
63 | - } | 70 | - TCGv_i32 t0 = tcg_temp_local_new_i32(); |
64 | } | 71 | + TCGv_i32 t0 = tcg_temp_new_i32(); |
65 | 72 | ||
66 | static void ppc_tr_tb_start(DisasContextBase *db, CPUState *cs) | 73 | tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 3); |
67 | @@ -XXX,XX +XXX,XX @@ static void ppc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | 74 | tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1); |
68 | DisasContext *ctx = container_of(dcbase, DisasContext, base); | 75 | diff --git a/target/ppc/translate/vmx-impl.c.inc b/target/ppc/translate/vmx-impl.c.inc |
69 | DisasJumpType is_jmp = ctx->base.is_jmp; | 76 | index XXXXXXX..XXXXXXX 100644 |
70 | target_ulong nip = ctx->base.pc_next; | 77 | --- a/target/ppc/translate/vmx-impl.c.inc |
71 | - int sse; | 78 | +++ b/target/ppc/translate/vmx-impl.c.inc |
72 | 79 | @@ -XXX,XX +XXX,XX @@ static bool do_vcmpq(DisasContext *ctx, arg_VX_bf *a, bool sign) | |
73 | if (is_jmp == DISAS_NORETURN) { | 80 | REQUIRE_INSNS_FLAGS2(ctx, ISA310); |
74 | /* We have already exited the TB. */ | 81 | REQUIRE_VECTOR(ctx); |
75 | @@ -XXX,XX +XXX,XX @@ static void ppc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | 82 | |
76 | } | 83 | - vra = tcg_temp_local_new_i64(); |
77 | 84 | - vrb = tcg_temp_local_new_i64(); | |
78 | /* Honor single stepping. */ | 85 | + vra = tcg_temp_new_i64(); |
79 | - sse = ctx->singlestep_enabled & (CPU_SINGLE_STEP | GDBSTUB_SINGLE_STEP); | 86 | + vrb = tcg_temp_new_i64(); |
80 | - if (unlikely(sse)) { | 87 | gt = gen_new_label(); |
81 | + if (unlikely(ctx->singlestep_enabled & CPU_SINGLE_STEP) | 88 | lt = gen_new_label(); |
82 | + && (nip <= 0x100 || nip > 0xf00)) { | 89 | done = gen_new_label(); |
83 | switch (is_jmp) { | ||
84 | case DISAS_TOO_MANY: | ||
85 | case DISAS_EXIT_UPDATE: | ||
86 | @@ -XXX,XX +XXX,XX @@ static void ppc_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs) | ||
87 | g_assert_not_reached(); | ||
88 | } | ||
89 | |||
90 | - if (sse & GDBSTUB_SINGLE_STEP) { | ||
91 | - gen_debug_exception(ctx); | ||
92 | - return; | ||
93 | - } | ||
94 | - /* else CPU_SINGLE_STEP... */ | ||
95 | - if (nip <= 0x100 || nip > 0xf00) { | ||
96 | - gen_helper_raise_exception(cpu_env, tcg_constant_i32(gen_prep_dbgex(ctx))); | ||
97 | - return; | ||
98 | - } | ||
99 | + gen_debug_exception(ctx); | ||
100 | + return; | ||
101 | } | ||
102 | |||
103 | switch (is_jmp) { | ||
104 | -- | 90 | -- |
105 | 2.25.1 | 91 | 2.34.1 |
106 | 92 | ||
107 | 93 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | Since tcg_temp_new_* is now identical, use those. |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | --- | 5 | --- |
5 | target/xtensa/translate.c | 25 ++++++++----------------- | 6 | target/xtensa/translate.c | 16 ++++++++-------- |
6 | 1 file changed, 8 insertions(+), 17 deletions(-) | 7 | 1 file changed, 8 insertions(+), 8 deletions(-) |
7 | 8 | ||
8 | diff --git a/target/xtensa/translate.c b/target/xtensa/translate.c | 9 | diff --git a/target/xtensa/translate.c b/target/xtensa/translate.c |
9 | index XXXXXXX..XXXXXXX 100644 | 10 | index XXXXXXX..XXXXXXX 100644 |
10 | --- a/target/xtensa/translate.c | 11 | --- a/target/xtensa/translate.c |
11 | +++ b/target/xtensa/translate.c | 12 | +++ b/target/xtensa/translate.c |
12 | @@ -XXX,XX +XXX,XX @@ static void gen_jump_slot(DisasContext *dc, TCGv dest, int slot) | 13 | @@ -XXX,XX +XXX,XX @@ static void gen_right_shift_sar(DisasContext *dc, TCGv_i32 sa) |
14 | static void gen_left_shift_sar(DisasContext *dc, TCGv_i32 sa) | ||
15 | { | ||
16 | if (!dc->sar_m32_allocated) { | ||
17 | - dc->sar_m32 = tcg_temp_local_new_i32(); | ||
18 | + dc->sar_m32 = tcg_temp_new_i32(); | ||
19 | dc->sar_m32_allocated = true; | ||
20 | } | ||
21 | tcg_gen_andi_i32(dc->sar_m32, sa, 0x1f); | ||
22 | @@ -XXX,XX +XXX,XX @@ static void disas_xtensa_insn(CPUXtensaState *env, DisasContext *dc) | ||
23 | if (i == 0 || arg_copy[i].resource != resource) { | ||
24 | resource = arg_copy[i].resource; | ||
25 | if (arg_copy[i].arg->num_bits <= 32) { | ||
26 | - temp = tcg_temp_local_new_i32(); | ||
27 | + temp = tcg_temp_new_i32(); | ||
28 | tcg_gen_mov_i32(temp, arg_copy[i].arg->in); | ||
29 | } else if (arg_copy[i].arg->num_bits <= 64) { | ||
30 | - temp = tcg_temp_local_new_i64(); | ||
31 | + temp = tcg_temp_new_i64(); | ||
32 | tcg_gen_mov_i64(temp, arg_copy[i].arg->in); | ||
33 | } else { | ||
34 | g_assert_not_reached(); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void xtensa_tr_tb_start(DisasContextBase *dcbase, CPUState *cpu) | ||
36 | DisasContext *dc = container_of(dcbase, DisasContext, base); | ||
37 | |||
13 | if (dc->icount) { | 38 | if (dc->icount) { |
14 | tcg_gen_mov_i32(cpu_SR[ICOUNT], dc->next_icount); | 39 | - dc->next_icount = tcg_temp_local_new_i32(); |
40 | + dc->next_icount = tcg_temp_new_i32(); | ||
15 | } | 41 | } |
16 | - if (dc->base.singlestep_enabled) { | ||
17 | - gen_exception(dc, EXCP_DEBUG); | ||
18 | + if (dc->op_flags & XTENSA_OP_POSTPROCESS) { | ||
19 | + slot = gen_postprocess(dc, slot); | ||
20 | + } | ||
21 | + if (slot >= 0) { | ||
22 | + tcg_gen_goto_tb(slot); | ||
23 | + tcg_gen_exit_tb(dc->base.tb, slot); | ||
24 | } else { | ||
25 | - if (dc->op_flags & XTENSA_OP_POSTPROCESS) { | ||
26 | - slot = gen_postprocess(dc, slot); | ||
27 | - } | ||
28 | - if (slot >= 0) { | ||
29 | - tcg_gen_goto_tb(slot); | ||
30 | - tcg_gen_exit_tb(dc->base.tb, slot); | ||
31 | - } else { | ||
32 | - tcg_gen_exit_tb(NULL, 0); | ||
33 | - } | ||
34 | + tcg_gen_exit_tb(NULL, 0); | ||
35 | } | ||
36 | dc->base.is_jmp = DISAS_NORETURN; | ||
37 | } | 42 | } |
38 | @@ -XXX,XX +XXX,XX @@ static void xtensa_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 43 | |
39 | case DISAS_NORETURN: | 44 | @@ -XXX,XX +XXX,XX @@ static void gen_check_atomctl(DisasContext *dc, TCGv_i32 addr) |
40 | break; | 45 | static void translate_s32c1i(DisasContext *dc, const OpcodeArg arg[], |
41 | case DISAS_TOO_MANY: | 46 | const uint32_t par[]) |
42 | - if (dc->base.singlestep_enabled) { | 47 | { |
43 | - tcg_gen_movi_i32(cpu_pc, dc->pc); | 48 | - TCGv_i32 tmp = tcg_temp_local_new_i32(); |
44 | - gen_exception(dc, EXCP_DEBUG); | 49 | - TCGv_i32 addr = tcg_temp_local_new_i32(); |
45 | - } else { | 50 | + TCGv_i32 tmp = tcg_temp_new_i32(); |
46 | - gen_jumpi(dc, dc->pc, 0); | 51 | + TCGv_i32 addr = tcg_temp_new_i32(); |
47 | - } | 52 | MemOp mop; |
48 | + gen_jumpi(dc, dc->pc, 0); | 53 | |
49 | break; | 54 | tcg_gen_mov_i32(tmp, arg[0].in); |
50 | default: | 55 | @@ -XXX,XX +XXX,XX @@ static void translate_s32ex(DisasContext *dc, const OpcodeArg arg[], |
51 | g_assert_not_reached(); | 56 | const uint32_t par[]) |
57 | { | ||
58 | TCGv_i32 prev = tcg_temp_new_i32(); | ||
59 | - TCGv_i32 addr = tcg_temp_local_new_i32(); | ||
60 | - TCGv_i32 res = tcg_temp_local_new_i32(); | ||
61 | + TCGv_i32 addr = tcg_temp_new_i32(); | ||
62 | + TCGv_i32 res = tcg_temp_new_i32(); | ||
63 | TCGLabel *label = gen_new_label(); | ||
64 | MemOp mop; | ||
65 | |||
52 | -- | 66 | -- |
53 | 2.25.1 | 67 | 2.34.1 |
54 | 68 | ||
55 | 69 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | Since tcg_temp_new_i32 is now identical, use that. |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 5 | --- |
6 | target/alpha/translate.c | 13 +++---------- | 6 | include/exec/gen-icount.h | 8 +------- |
7 | 1 file changed, 3 insertions(+), 10 deletions(-) | 7 | 1 file changed, 1 insertion(+), 7 deletions(-) |
8 | 8 | ||
9 | diff --git a/target/alpha/translate.c b/target/alpha/translate.c | 9 | diff --git a/include/exec/gen-icount.h b/include/exec/gen-icount.h |
10 | index XXXXXXX..XXXXXXX 100644 | 10 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/alpha/translate.c | 11 | --- a/include/exec/gen-icount.h |
12 | +++ b/target/alpha/translate.c | 12 | +++ b/include/exec/gen-icount.h |
13 | @@ -XXX,XX +XXX,XX @@ static void alpha_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 13 | @@ -XXX,XX +XXX,XX @@ static inline void gen_io_start(void) |
14 | tcg_gen_movi_i64(cpu_pc, ctx->base.pc_next); | 14 | |
15 | /* FALLTHRU */ | 15 | static inline void gen_tb_start(const TranslationBlock *tb) |
16 | case DISAS_PC_UPDATED: | 16 | { |
17 | - if (!ctx->base.singlestep_enabled) { | 17 | - TCGv_i32 count; |
18 | - tcg_gen_lookup_and_goto_ptr(); | 18 | - |
19 | - break; | 19 | - if (tb_cflags(tb) & CF_USE_ICOUNT) { |
20 | - } | 20 | - count = tcg_temp_local_new_i32(); |
21 | - /* FALLTHRU */ | 21 | - } else { |
22 | + tcg_gen_lookup_and_goto_ptr(); | 22 | - count = tcg_temp_new_i32(); |
23 | + break; | 23 | - } |
24 | case DISAS_PC_UPDATED_NOCHAIN: | 24 | + TCGv_i32 count = tcg_temp_new_i32(); |
25 | - if (ctx->base.singlestep_enabled) { | 25 | |
26 | - gen_excp_1(EXCP_DEBUG, 0); | 26 | tcg_gen_ld_i32(count, cpu_env, |
27 | - } else { | 27 | offsetof(ArchCPU, neg.icount_decr.u32) - |
28 | - tcg_gen_exit_tb(NULL, 0); | ||
29 | - } | ||
30 | + tcg_gen_exit_tb(NULL, 0); | ||
31 | break; | ||
32 | default: | ||
33 | g_assert_not_reached(); | ||
34 | -- | 28 | -- |
35 | 2.25.1 | 29 | 2.34.1 |
36 | 30 | ||
37 | 31 | diff view generated by jsdifflib |
1 | GDB single-stepping is now handled generically. | 1 | These symbols are now unused. |
---|---|---|---|
2 | 2 | ||
3 | Acked-by: Laurent Vivier <laurent@vivier.eu> | 3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | --- | 5 | --- |
6 | target/m68k/translate.c | 44 +++++++++-------------------------------- | 6 | include/tcg/tcg-op.h | 2 -- |
7 | 1 file changed, 9 insertions(+), 35 deletions(-) | 7 | include/tcg/tcg.h | 28 ---------------------------- |
8 | tcg/tcg.c | 16 ---------------- | ||
9 | 3 files changed, 46 deletions(-) | ||
8 | 10 | ||
9 | diff --git a/target/m68k/translate.c b/target/m68k/translate.c | 11 | diff --git a/include/tcg/tcg-op.h b/include/tcg/tcg-op.h |
10 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/m68k/translate.c | 13 | --- a/include/tcg/tcg-op.h |
12 | +++ b/target/m68k/translate.c | 14 | +++ b/include/tcg/tcg-op.h |
13 | @@ -XXX,XX +XXX,XX @@ static void do_writebacks(DisasContext *s) | 15 | @@ -XXX,XX +XXX,XX @@ static inline void tcg_gen_plugin_cb_end(void) |
14 | } | 16 | #if TARGET_LONG_BITS == 32 |
17 | #define tcg_temp_new() tcg_temp_new_i32() | ||
18 | #define tcg_global_mem_new tcg_global_mem_new_i32 | ||
19 | -#define tcg_temp_local_new() tcg_temp_local_new_i32() | ||
20 | #define tcg_temp_free tcg_temp_free_i32 | ||
21 | #define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i32 | ||
22 | #define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i32 | ||
23 | #else | ||
24 | #define tcg_temp_new() tcg_temp_new_i64() | ||
25 | #define tcg_global_mem_new tcg_global_mem_new_i64 | ||
26 | -#define tcg_temp_local_new() tcg_temp_local_new_i64() | ||
27 | #define tcg_temp_free tcg_temp_free_i64 | ||
28 | #define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i64 | ||
29 | #define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i64 | ||
30 | diff --git a/include/tcg/tcg.h b/include/tcg/tcg.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/include/tcg/tcg.h | ||
33 | +++ b/include/tcg/tcg.h | ||
34 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i32 tcg_temp_new_i32(void) | ||
35 | return temp_tcgv_i32(t); | ||
15 | } | 36 | } |
16 | 37 | ||
17 | -static bool is_singlestepping(DisasContext *s) | 38 | -static inline TCGv_i32 tcg_temp_local_new_i32(void) |
18 | -{ | 39 | -{ |
19 | - /* | 40 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, TEMP_TB); |
20 | - * Return true if we are singlestepping either because of | 41 | - return temp_tcgv_i32(t); |
21 | - * architectural singlestep or QEMU gdbstub singlestep. This does | ||
22 | - * not include the command line '-singlestep' mode which is rather | ||
23 | - * misnamed as it only means "one instruction per TB" and doesn't | ||
24 | - * affect the code we generate. | ||
25 | - */ | ||
26 | - return s->base.singlestep_enabled || s->ss_active; | ||
27 | -} | 42 | -} |
28 | - | 43 | - |
29 | /* is_jmp field values */ | 44 | static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset, |
30 | #define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */ | 45 | const char *name) |
31 | #define DISAS_EXIT DISAS_TARGET_1 /* cpu state was modified dynamically */ | 46 | { |
32 | @@ -XXX,XX +XXX,XX @@ static void gen_exception(DisasContext *s, uint32_t dest, int nr) | 47 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i64 tcg_temp_new_i64(void) |
33 | s->base.is_jmp = DISAS_NORETURN; | 48 | return temp_tcgv_i64(t); |
34 | } | 49 | } |
35 | 50 | ||
36 | -static void gen_singlestep_exception(DisasContext *s) | 51 | -static inline TCGv_i64 tcg_temp_local_new_i64(void) |
37 | -{ | 52 | -{ |
38 | - /* | 53 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, TEMP_TB); |
39 | - * Generate the right kind of exception for singlestep, which is | 54 | - return temp_tcgv_i64(t); |
40 | - * either the architectural singlestep or EXCP_DEBUG for QEMU's | ||
41 | - * gdb singlestepping. | ||
42 | - */ | ||
43 | - if (s->ss_active) { | ||
44 | - gen_raise_exception(EXCP_TRACE); | ||
45 | - } else { | ||
46 | - gen_raise_exception(EXCP_DEBUG); | ||
47 | - } | ||
48 | -} | 55 | -} |
49 | - | 56 | - |
50 | static inline void gen_addr_fault(DisasContext *s) | 57 | /* Used only by tcg infrastructure: tcg-op.c or plugin-gen.c */ |
58 | static inline TCGv_i128 tcg_temp_ebb_new_i128(void) | ||
51 | { | 59 | { |
52 | gen_exception(s, s->base.pc_next, EXCP_ADDRESS); | 60 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_i128 tcg_temp_new_i128(void) |
53 | @@ -XXX,XX +XXX,XX @@ static void gen_exit_tb(DisasContext *s) | 61 | return temp_tcgv_i128(t); |
54 | /* Generate a jump to an immediate address. */ | 62 | } |
55 | static void gen_jmp_tb(DisasContext *s, int n, uint32_t dest) | 63 | |
64 | -static inline TCGv_i128 tcg_temp_local_new_i128(void) | ||
65 | -{ | ||
66 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I128, TEMP_TB); | ||
67 | - return temp_tcgv_i128(t); | ||
68 | -} | ||
69 | - | ||
70 | static inline TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t offset, | ||
71 | const char *name) | ||
56 | { | 72 | { |
57 | - if (unlikely(is_singlestepping(s))) { | 73 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr tcg_temp_new_ptr(void) |
58 | + if (unlikely(s->ss_active)) { | 74 | return temp_tcgv_ptr(t); |
59 | update_cc_op(s); | ||
60 | tcg_gen_movi_i32(QREG_PC, dest); | ||
61 | - gen_singlestep_exception(s); | ||
62 | + gen_raise_exception(EXCP_TRACE); | ||
63 | } else if (translator_use_goto_tb(&s->base, dest)) { | ||
64 | tcg_gen_goto_tb(n); | ||
65 | tcg_gen_movi_i32(QREG_PC, dest); | ||
66 | @@ -XXX,XX +XXX,XX @@ static void m68k_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cpu) | ||
67 | |||
68 | dc->ss_active = (M68K_SR_TRACE(env->sr) == M68K_SR_TRACE_ANY_INS); | ||
69 | /* If architectural single step active, limit to 1 */ | ||
70 | - if (is_singlestepping(dc)) { | ||
71 | + if (dc->ss_active) { | ||
72 | dc->base.max_insns = 1; | ||
73 | } | ||
74 | } | 75 | } |
75 | @@ -XXX,XX +XXX,XX @@ static void m68k_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 76 | |
76 | break; | 77 | -static inline TCGv_ptr tcg_temp_local_new_ptr(void) |
77 | case DISAS_TOO_MANY: | 78 | -{ |
78 | update_cc_op(dc); | 79 | - TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, TEMP_TB); |
79 | - if (is_singlestepping(dc)) { | 80 | - return temp_tcgv_ptr(t); |
80 | + if (dc->ss_active) { | 81 | -} |
81 | tcg_gen_movi_i32(QREG_PC, dc->pc); | 82 | - |
82 | - gen_singlestep_exception(dc); | 83 | #if defined(CONFIG_DEBUG_TCG) |
83 | + gen_raise_exception(EXCP_TRACE); | 84 | /* If you call tcg_clear_temp_count() at the start of a section of |
84 | } else { | 85 | * code which is not supposed to leak any TCG temporaries, then |
85 | gen_jmp_tb(dc, 0, dc->pc); | 86 | @@ -XXX,XX +XXX,XX @@ void tcg_optimize(TCGContext *s); |
86 | } | 87 | /* Allocate a new temporary and initialize it with a constant. */ |
87 | break; | 88 | TCGv_i32 tcg_const_i32(int32_t val); |
88 | case DISAS_JUMP: | 89 | TCGv_i64 tcg_const_i64(int64_t val); |
89 | /* We updated CC_OP and PC in gen_jmp/gen_jmp_im. */ | 90 | -TCGv_i32 tcg_const_local_i32(int32_t val); |
90 | - if (is_singlestepping(dc)) { | 91 | -TCGv_i64 tcg_const_local_i64(int64_t val); |
91 | - gen_singlestep_exception(dc); | 92 | TCGv_vec tcg_const_zeros_vec(TCGType); |
92 | + if (dc->ss_active) { | 93 | TCGv_vec tcg_const_ones_vec(TCGType); |
93 | + gen_raise_exception(EXCP_TRACE); | 94 | TCGv_vec tcg_const_zeros_vec_matching(TCGv_vec); |
94 | } else { | 95 | @@ -XXX,XX +XXX,XX @@ TCGv_vec tcg_constant_vec_matching(TCGv_vec match, unsigned vece, int64_t val); |
95 | tcg_gen_lookup_and_goto_ptr(); | 96 | |
96 | } | 97 | #if UINTPTR_MAX == UINT32_MAX |
97 | @@ -XXX,XX +XXX,XX @@ static void m68k_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | 98 | # define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i32((intptr_t)(x))) |
98 | * We updated CC_OP and PC in gen_exit_tb, but also modified | 99 | -# define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i32((intptr_t)(x))) |
99 | * other state that may require returning to the main loop. | 100 | # define tcg_constant_ptr(x) ((TCGv_ptr)tcg_constant_i32((intptr_t)(x))) |
100 | */ | 101 | #else |
101 | - if (is_singlestepping(dc)) { | 102 | # define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i64((intptr_t)(x))) |
102 | - gen_singlestep_exception(dc); | 103 | -# define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i64((intptr_t)(x))) |
103 | + if (dc->ss_active) { | 104 | # define tcg_constant_ptr(x) ((TCGv_ptr)tcg_constant_i64((intptr_t)(x))) |
104 | + gen_raise_exception(EXCP_TRACE); | 105 | #endif |
105 | } else { | 106 | |
106 | tcg_gen_exit_tb(NULL, 0); | 107 | diff --git a/tcg/tcg.c b/tcg/tcg.c |
107 | } | 108 | index XXXXXXX..XXXXXXX 100644 |
109 | --- a/tcg/tcg.c | ||
110 | +++ b/tcg/tcg.c | ||
111 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 tcg_const_i64(int64_t val) | ||
112 | return t0; | ||
113 | } | ||
114 | |||
115 | -TCGv_i32 tcg_const_local_i32(int32_t val) | ||
116 | -{ | ||
117 | - TCGv_i32 t0; | ||
118 | - t0 = tcg_temp_local_new_i32(); | ||
119 | - tcg_gen_movi_i32(t0, val); | ||
120 | - return t0; | ||
121 | -} | ||
122 | - | ||
123 | -TCGv_i64 tcg_const_local_i64(int64_t val) | ||
124 | -{ | ||
125 | - TCGv_i64 t0; | ||
126 | - t0 = tcg_temp_local_new_i64(); | ||
127 | - tcg_gen_movi_i64(t0, val); | ||
128 | - return t0; | ||
129 | -} | ||
130 | - | ||
131 | #if defined(CONFIG_DEBUG_TCG) | ||
132 | void tcg_clear_temp_count(void) | ||
133 | { | ||
108 | -- | 134 | -- |
109 | 2.25.1 | 135 | 2.34.1 |
110 | 136 | ||
111 | 137 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Rewrite the sections which talked about 'local temporaries'. | ||
2 | Remove some assumptions which no longer hold. | ||
1 | 3 | ||
4 | Reviewed-by: Daniel Henrique Barboza <dbarboza@ventanamicro.com> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | --- | ||
7 | docs/devel/tcg-ops.rst | 230 +++++++++++++++++++++++------------------ | ||
8 | 1 file changed, 129 insertions(+), 101 deletions(-) | ||
9 | |||
10 | diff --git a/docs/devel/tcg-ops.rst b/docs/devel/tcg-ops.rst | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/docs/devel/tcg-ops.rst | ||
13 | +++ b/docs/devel/tcg-ops.rst | ||
14 | @@ -XXX,XX +XXX,XX @@ TCG Intermediate Representation | ||
15 | Introduction | ||
16 | ============ | ||
17 | |||
18 | -TCG (Tiny Code Generator) began as a generic backend for a C | ||
19 | -compiler. It was simplified to be used in QEMU. It also has its roots | ||
20 | -in the QOP code generator written by Paul Brook. | ||
21 | +TCG (Tiny Code Generator) began as a generic backend for a C compiler. | ||
22 | +It was simplified to be used in QEMU. It also has its roots in the | ||
23 | +QOP code generator written by Paul Brook. | ||
24 | |||
25 | Definitions | ||
26 | =========== | ||
27 | |||
28 | -TCG receives RISC-like *TCG ops* and performs some optimizations on them, | ||
29 | -including liveness analysis and trivial constant expression | ||
30 | -evaluation. TCG ops are then implemented in the host CPU back end, | ||
31 | -also known as the TCG target. | ||
32 | - | ||
33 | -The TCG *target* is the architecture for which we generate the | ||
34 | -code. It is of course not the same as the "target" of QEMU which is | ||
35 | -the emulated architecture. As TCG started as a generic C backend used | ||
36 | -for cross compiling, it is assumed that the TCG target is different | ||
37 | -from the host, although it is never the case for QEMU. | ||
38 | +The TCG *target* is the architecture for which we generate the code. | ||
39 | +It is of course not the same as the "target" of QEMU which is the | ||
40 | +emulated architecture. As TCG started as a generic C backend used | ||
41 | +for cross compiling, the assumption was that TCG target might be | ||
42 | +different from the host, although this is never the case for QEMU. | ||
43 | |||
44 | In this document, we use *guest* to specify what architecture we are | ||
45 | emulating; *target* always means the TCG target, the machine on which | ||
46 | we are running QEMU. | ||
47 | |||
48 | -A TCG *function* corresponds to a QEMU Translated Block (TB). | ||
49 | - | ||
50 | -A TCG *temporary* is a variable only live in a basic block. Temporaries are allocated explicitly in each function. | ||
51 | - | ||
52 | -A TCG *local temporary* is a variable only live in a function. Local temporaries are allocated explicitly in each function. | ||
53 | - | ||
54 | -A TCG *global* is a variable which is live in all the functions | ||
55 | -(equivalent of a C global variable). They are defined before the | ||
56 | -functions defined. A TCG global can be a memory location (e.g. a QEMU | ||
57 | -CPU register), a fixed host register (e.g. the QEMU CPU state pointer) | ||
58 | -or a memory location which is stored in a register outside QEMU TBs | ||
59 | -(not implemented yet). | ||
60 | - | ||
61 | -A TCG *basic block* corresponds to a list of instructions terminated | ||
62 | -by a branch instruction. | ||
63 | - | ||
64 | An operation with *undefined behavior* may result in a crash. | ||
65 | |||
66 | An operation with *unspecified behavior* shall not crash. However, | ||
67 | the result may be one of several possibilities so may be considered | ||
68 | an *undefined result*. | ||
69 | |||
70 | -Intermediate representation | ||
71 | -=========================== | ||
72 | +Basic Blocks | ||
73 | +============ | ||
74 | |||
75 | -Introduction | ||
76 | ------------- | ||
77 | +A TCG *basic block* is a single entry, multiple exit region which | ||
78 | +corresponds to a list of instructions terminated by a label, or | ||
79 | +any branch instruction. | ||
80 | |||
81 | -TCG instructions operate on variables which are temporaries, local | ||
82 | -temporaries or globals. TCG instructions and variables are strongly | ||
83 | -typed. Two types are supported: 32 bit integers and 64 bit | ||
84 | -integers. Pointers are defined as an alias to 32 bit or 64 bit | ||
85 | -integers depending on the TCG target word size. | ||
86 | +A TCG *extended basic block* is a single entry, multiple exit region | ||
87 | +which corresponds to a list of instructions terminated by a label or | ||
88 | +an unconditional branch. Specifically, an extended basic block is | ||
89 | +a sequence of basic blocks connected by the fall-through paths of | ||
90 | +zero or more conditional branch instructions. | ||
91 | |||
92 | -Each instruction has a fixed number of output variable operands, input | ||
93 | -variable operands and always constant operands. | ||
94 | +Operations | ||
95 | +========== | ||
96 | |||
97 | -The notable exception is the call instruction which has a variable | ||
98 | -number of outputs and inputs. | ||
99 | +TCG instructions or *ops* operate on TCG *variables*, both of which | ||
100 | +are strongly typed. Each instruction has a fixed number of output | ||
101 | +variable operands, input variable operands and constant operands. | ||
102 | +Vector instructions have a field specifying the element size within | ||
103 | +the vector. The notable exception is the call instruction which has | ||
104 | +a variable number of outputs and inputs. | ||
105 | |||
106 | In the textual form, output operands usually come first, followed by | ||
107 | input operands, followed by constant operands. The output type is | ||
108 | @@ -XXX,XX +XXX,XX @@ included in the instruction name. Constants are prefixed with a '$'. | ||
109 | |||
110 | add_i32 t0, t1, t2 /* (t0 <- t1 + t2) */ | ||
111 | |||
112 | +Variables | ||
113 | +========= | ||
114 | |||
115 | -Assumptions | ||
116 | ------------ | ||
117 | +* ``TEMP_FIXED`` | ||
118 | |||
119 | -Basic blocks | ||
120 | -^^^^^^^^^^^^ | ||
121 | + There is one TCG *fixed global* variable, ``cpu_env``, which is | ||
122 | + live in all translation blocks, and holds a pointer to ``CPUArchState``. | ||
123 | + This variable is held in a host cpu register at all times in all | ||
124 | + translation blocks. | ||
125 | |||
126 | -* Basic blocks end after branches (e.g. brcond_i32 instruction), | ||
127 | - goto_tb and exit_tb instructions. | ||
128 | +* ``TEMP_GLOBAL`` | ||
129 | |||
130 | -* Basic blocks start after the end of a previous basic block, or at a | ||
131 | - set_label instruction. | ||
132 | + A TCG *global* is a variable which is live in all translation blocks, | ||
133 | + and corresponds to memory location that is within ``CPUArchState``. | ||
134 | + These may be specified as an offset from ``cpu_env``, in which case | ||
135 | + they are called *direct globals*, or may be specified as an offset | ||
136 | + from a direct global, in which case they are called *indirect globals*. | ||
137 | + Even indirect globals should still reference memory within | ||
138 | + ``CPUArchState``. All TCG globals are defined during | ||
139 | + ``TCGCPUOps.initialize``, before any translation blocks are generated. | ||
140 | |||
141 | -After the end of a basic block, the content of temporaries is | ||
142 | -destroyed, but local temporaries and globals are preserved. | ||
143 | +* ``TEMP_CONST`` | ||
144 | |||
145 | -Floating point types | ||
146 | -^^^^^^^^^^^^^^^^^^^^ | ||
147 | + A TCG *constant* is a variable which is live throughout the entire | ||
148 | + translation block, and contains a constant value. These variables | ||
149 | + are allocated on demand during translation and are hashed so that | ||
150 | + there is exactly one variable holding a given value. | ||
151 | |||
152 | -* Floating point types are not supported yet | ||
153 | +* ``TEMP_TB`` | ||
154 | |||
155 | -Pointers | ||
156 | -^^^^^^^^ | ||
157 | + A TCG *translation block temporary* is a variable which is live | ||
158 | + throughout the entire translation block, but dies on any exit. | ||
159 | + These temporaries are allocated explicitly during translation. | ||
160 | |||
161 | -* Depending on the TCG target, pointer size is 32 bit or 64 | ||
162 | - bit. The type ``TCG_TYPE_PTR`` is an alias to ``TCG_TYPE_I32`` or | ||
163 | - ``TCG_TYPE_I64``. | ||
164 | +* ``TEMP_EBB`` | ||
165 | + | ||
166 | + A TCG *extended basic block temporary* is a variable which is live | ||
167 | + throughout an extended basic block, but dies on any exit. | ||
168 | + These temporaries are allocated explicitly during translation. | ||
169 | + | ||
170 | +Types | ||
171 | +===== | ||
172 | + | ||
173 | +* ``TCG_TYPE_I32`` | ||
174 | + | ||
175 | + A 32-bit integer. | ||
176 | + | ||
177 | +* ``TCG_TYPE_I64`` | ||
178 | + | ||
179 | + A 64-bit integer. For 32-bit hosts, such variables are split into a pair | ||
180 | + of variables with ``type=TCG_TYPE_I32`` and ``base_type=TCG_TYPE_I64``. | ||
181 | + The ``temp_subindex`` for each indicates where it falls within the | ||
182 | + host-endian representation. | ||
183 | + | ||
184 | +* ``TCG_TYPE_PTR`` | ||
185 | + | ||
186 | + An alias for ``TCG_TYPE_I32`` or ``TCG_TYPE_I64``, depending on the size | ||
187 | + of a pointer for the host. | ||
188 | + | ||
189 | +* ``TCG_TYPE_REG`` | ||
190 | + | ||
191 | + An alias for ``TCG_TYPE_I32`` or ``TCG_TYPE_I64``, depending on the size | ||
192 | + of the integer registers for the host. This may be larger | ||
193 | + than ``TCG_TYPE_PTR`` depending on the host ABI. | ||
194 | + | ||
195 | +* ``TCG_TYPE_I128`` | ||
196 | + | ||
197 | + A 128-bit integer. For all hosts, such variables are split into a number | ||
198 | + of variables with ``type=TCG_TYPE_REG`` and ``base_type=TCG_TYPE_I128``. | ||
199 | + The ``temp_subindex`` for each indicates where it falls within the | ||
200 | + host-endian representation. | ||
201 | + | ||
202 | +* ``TCG_TYPE_V64`` | ||
203 | + | ||
204 | + A 64-bit vector. This type is valid only if the TCG target | ||
205 | + sets ``TCG_TARGET_HAS_v64``. | ||
206 | + | ||
207 | +* ``TCG_TYPE_V128`` | ||
208 | + | ||
209 | + A 128-bit vector. This type is valid only if the TCG target | ||
210 | + sets ``TCG_TARGET_HAS_v128``. | ||
211 | + | ||
212 | +* ``TCG_TYPE_V256`` | ||
213 | + | ||
214 | + A 256-bit vector. This type is valid only if the TCG target | ||
215 | + sets ``TCG_TARGET_HAS_v256``. | ||
216 | |||
217 | Helpers | ||
218 | -^^^^^^^ | ||
219 | +======= | ||
220 | |||
221 | -* Using the tcg_gen_helper_x_y it is possible to call any function | ||
222 | - taking i32, i64 or pointer types. By default, before calling a helper, | ||
223 | - all globals are stored at their canonical location and it is assumed | ||
224 | - that the function can modify them. By default, the helper is allowed to | ||
225 | - modify the CPU state or raise an exception. | ||
226 | +Helpers are registered in a guest-specific ``helper.h``, | ||
227 | +which is processed to generate ``tcg_gen_helper_*`` functions. | ||
228 | +With these functions it is possible to call a function taking | ||
229 | +i32, i64, i128 or pointer types. | ||
230 | |||
231 | - This can be overridden using the following function modifiers: | ||
232 | +By default, before calling a helper, all globals are stored at their | ||
233 | +canonical location. By default, the helper is allowed to modify the | ||
234 | +CPU state (including the state represented by tcg globals) | ||
235 | +or may raise an exception. This default can be overridden using the | ||
236 | +following function modifiers: | ||
237 | |||
238 | - - ``TCG_CALL_NO_READ_GLOBALS`` means that the helper does not read globals, | ||
239 | - either directly or via an exception. They will not be saved to their | ||
240 | - canonical locations before calling the helper. | ||
241 | +* ``TCG_CALL_NO_WRITE_GLOBALS`` | ||
242 | |||
243 | - - ``TCG_CALL_NO_WRITE_GLOBALS`` means that the helper does not modify any globals. | ||
244 | - They will only be saved to their canonical location before calling helpers, | ||
245 | - but they won't be reloaded afterwards. | ||
246 | + The helper does not modify any globals, but may read them. | ||
247 | + Globals will be saved to their canonical location before calling helpers, | ||
248 | + but need not be reloaded afterwards. | ||
249 | |||
250 | - - ``TCG_CALL_NO_SIDE_EFFECTS`` means that the call to the function is removed if | ||
251 | - the return value is not used. | ||
252 | +* ``TCG_CALL_NO_READ_GLOBALS`` | ||
253 | |||
254 | - Note that ``TCG_CALL_NO_READ_GLOBALS`` implies ``TCG_CALL_NO_WRITE_GLOBALS``. | ||
255 | + The helper does not read globals, either directly or via an exception. | ||
256 | + They will not be saved to their canonical locations before calling | ||
257 | + the helper. This implies ``TCG_CALL_NO_WRITE_GLOBALS``. | ||
258 | |||
259 | - On some TCG targets (e.g. x86), several calling conventions are | ||
260 | - supported. | ||
261 | +* ``TCG_CALL_NO_SIDE_EFFECTS`` | ||
262 | |||
263 | -Branches | ||
264 | -^^^^^^^^ | ||
265 | - | ||
266 | -* Use the instruction 'br' to jump to a label. | ||
267 | + The call to the helper function may be removed if the return value is | ||
268 | + not used. This means that it may not modify any CPU state nor may it | ||
269 | + raise an exception. | ||
270 | |||
271 | Code Optimizations | ||
272 | ------------------- | ||
273 | +================== | ||
274 | |||
275 | When generating instructions, you can count on at least the following | ||
276 | optimizations: | ||
277 | @@ -XXX,XX +XXX,XX @@ Recommended coding rules for best performance | ||
278 | often modified, e.g. the integer registers and the condition | ||
279 | codes. TCG will be able to use host registers to store them. | ||
280 | |||
281 | -- Avoid globals stored in fixed registers. They must be used only to | ||
282 | - store the pointer to the CPU state and possibly to store a pointer | ||
283 | - to a register window. | ||
284 | - | ||
285 | -- Use temporaries. Use local temporaries only when really needed, | ||
286 | - e.g. when you need to use a value after a jump. Local temporaries | ||
287 | - introduce a performance hit in the current TCG implementation: their | ||
288 | - content is saved to memory at end of each basic block. | ||
289 | - | ||
290 | -- Free temporaries and local temporaries when they are no longer used | ||
291 | - (tcg_temp_free). Since tcg_const_x() also creates a temporary, you | ||
292 | - should free it after it is used. Freeing temporaries does not yield | ||
293 | - a better generated code, but it reduces the memory usage of TCG and | ||
294 | - the speed of the translation. | ||
295 | +- Free temporaries when they are no longer used (``tcg_temp_free``). | ||
296 | + Since ``tcg_const_x`` also creates a temporary, you should free it | ||
297 | + after it is used. | ||
298 | |||
299 | - Don't hesitate to use helpers for complicated or seldom used guest | ||
300 | instructions. There is little performance advantage in using TCG to | ||
301 | @@ -XXX,XX +XXX,XX @@ Recommended coding rules for best performance | ||
302 | the instruction is mostly doing loads and stores, and in those cases | ||
303 | inline TCG may still be faster for longer sequences. | ||
304 | |||
305 | -- The hard limit on the number of TCG instructions you can generate | ||
306 | - per guest instruction is set by ``MAX_OP_PER_INSTR`` in ``exec-all.h`` -- | ||
307 | - you cannot exceed this without risking a buffer overrun. | ||
308 | - | ||
309 | - Use the 'discard' instruction if you know that TCG won't be able to | ||
310 | prove that a given global is "dead" at a given program point. The | ||
311 | x86 guest uses it to improve the condition codes optimisation. | ||
312 | -- | ||
313 | 2.34.1 | diff view generated by jsdifflib |