1 | The following changes since commit a97978bcc2d1f650c7d411428806e5b03082b8c7: | 1 | The following changes since commit 5767815218efd3cbfd409505ed824d5f356044ae: |
---|---|---|---|
2 | 2 | ||
3 | Merge remote-tracking branch 'remotes/dg-gitlab/tags/ppc-for-6.1-20210603' into staging (2021-06-03 10:00:35 +0100) | 3 | Merge tag 'for_upstream' of https://git.kernel.org/pub/scm/virt/kvm/mst/qemu into staging (2024-02-14 15:45:52 +0000) |
4 | 4 | ||
5 | are available in the Git repository at: | 5 | are available in the Git repository at: |
6 | 6 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210603 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20240215 |
8 | 8 | ||
9 | for you to fetch changes up to 1c861885894d840235954060050d240259f5340b: | 9 | for you to fetch changes up to f780e63fe731b058fe52d43653600d8729a1b5f2: |
10 | 10 | ||
11 | tests/unit/test-vmstate: Assert that dup() and mkstemp() succeed (2021-06-03 16:43:27 +0100) | 11 | docs: Add documentation for the mps3-an536 board (2024-02-15 14:32:39 +0000) |
12 | 12 | ||
13 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
14 | target-arm queue: | 14 | target-arm queue: |
15 | * Some not-yet-enabled preliminaries for M-profile MVE support | 15 | * hw/arm/xilinx_zynq: Wire FIQ between CPU <> GIC |
16 | * Consistently use "Cortex-Axx", not "Cortex Axx" in docs, comments | 16 | * linux-user/aarch64: Choose SYNC as the preferred MTE mode |
17 | * docs: Fix installation of man pages with Sphinx 4.x | 17 | * Fix some errors in SVE/SME handling of MTE tags |
18 | * Mark LDS{MIN,MAX} as signed operations | 18 | * hw/pci-host/raven.c: Mark raven_io_ops as implementing unaligned accesses |
19 | * Fix missing syndrome value for DAIF and PAC check exceptions | 19 | * hw/block/tc58128: Don't emit deprecation warning under qtest |
20 | * Implement BFloat16 extensions | 20 | * tests/qtest: Fix handling of npcm7xx and GMAC tests |
21 | * Refactoring of hvf accelerator code in preparation for aarch64 support | 21 | * hw/arm/virt: Wire up non-secure EL2 virtual timer IRQ |
22 | * Fix some coverity nits in test code | 22 | * tests/qtest/npcm7xx_emc-test: Connect all NICs to a backend |
23 | * Don't assert on vmload/vmsave of M-profile CPUs | ||
24 | * hw/arm/smmuv3: add support for stage 1 access fault | ||
25 | * hw/arm/stellaris: QOM cleanups | ||
26 | * Use new CBAR encoding for all v8 CPUs, not all aarch64 CPUs | ||
27 | * Improve Cortex_R52 IMPDEF sysreg modelling | ||
28 | * Allow access to SPSR_hyp from hyp mode | ||
29 | * New board model mps3-an536 (Cortex-R52) | ||
23 | 30 | ||
24 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
25 | Alexander Graf (12): | 32 | Luc Michel (1): |
26 | hvf: Move assert_hvf_ok() into common directory | 33 | hw/arm/smmuv3: add support for stage 1 access fault |
27 | hvf: Move vcpu thread functions into common directory | ||
28 | hvf: Move cpu functions into common directory | ||
29 | hvf: Move hvf internal definitions into common header | ||
30 | hvf: Make hvf_set_phys_mem() static | ||
31 | hvf: Remove use of hv_uvaddr_t and hv_gpaddr_t | ||
32 | hvf: Split out common code on vcpu init and destroy | ||
33 | hvf: Use cpu_synchronize_state() | ||
34 | hvf: Make synchronize functions static | ||
35 | hvf: Remove hvf-accel-ops.h | ||
36 | hvf: Introduce hvf vcpu struct | ||
37 | hvf: Simplify post reset/init/loadvm hooks | ||
38 | 34 | ||
39 | Damien Goutte-Gattat (1): | 35 | Nabih Estefan (1): |
40 | docs: Fix installation of man pages with Sphinx 4.x | 36 | tests/qtest: Fix GMAC test to run on a machine in upstream QEMU |
41 | 37 | ||
42 | Jamie Iles (4): | 38 | Peter Maydell (22): |
43 | target/arm: fix missing exception class | 39 | hw/pci-host/raven.c: Mark raven_io_ops as implementing unaligned accesses |
44 | target/arm: fold do_raise_exception into raise_exception | 40 | hw/block/tc58128: Don't emit deprecation warning under qtest |
45 | target/arm: use raise_exception_ra for MTE check failure | 41 | tests/qtest/meson.build: Don't include qtests_npcm7xx in qtests_aarch64 |
46 | target/arm: use raise_exception_ra for stack limit exception | 42 | tests/qtest/bios-tables-test: Allow changes to virt GTDT |
43 | hw/arm/virt: Wire up non-secure EL2 virtual timer IRQ | ||
44 | tests/qtest/bios-tables-tests: Update virt golden reference | ||
45 | hw/arm/npcm7xx: Call qemu_configure_nic_device() for GMAC modules | ||
46 | tests/qtest/npcm7xx_emc-test: Connect all NICs to a backend | ||
47 | target/arm: Don't get MDCR_EL2 in pmu_counter_enabled() before checking ARM_FEATURE_PMU | ||
48 | target/arm: Use new CBAR encoding for all v8 CPUs, not all aarch64 CPUs | ||
49 | target/arm: The Cortex-R52 has a read-only CBAR | ||
50 | target/arm: Add Cortex-R52 IMPDEF sysregs | ||
51 | target/arm: Allow access to SPSR_hyp from hyp mode | ||
52 | hw/misc/mps2-scc: Fix condition for CFG3 register | ||
53 | hw/misc/mps2-scc: Factor out which-board conditionals | ||
54 | hw/misc/mps2-scc: Make changes needed for AN536 FPGA image | ||
55 | hw/arm/mps3r: Initial skeleton for mps3-an536 board | ||
56 | hw/arm/mps3r: Add CPUs, GIC, and per-CPU RAM | ||
57 | hw/arm/mps3r: Add UARTs | ||
58 | hw/arm/mps3r: Add GPIO, watchdog, dual-timer, I2C devices | ||
59 | hw/arm/mps3r: Add remaining devices | ||
60 | docs: Add documentation for the mps3-an536 board | ||
47 | 61 | ||
48 | Peter Maydell (15): | 62 | Philippe Mathieu-Daudé (5): |
49 | target/arm: Add isar feature check functions for MVE | 63 | hw/arm/xilinx_zynq: Wire FIQ between CPU <> GIC |
50 | target/arm: Update feature checks for insns which are "MVE or FP" | 64 | hw/arm/stellaris: Convert ADC controller to Resettable interface |
51 | target/arm: Move fpsp/fpdp isar check into callers of do_vfp_2op_sp/dp | 65 | hw/arm/stellaris: Convert I2C controller to Resettable interface |
52 | target/arm: Add MVE check to VMOV_reg_sp and VMOV_reg_dp | 66 | hw/arm/stellaris: Add missing QOM 'machine' parent |
53 | target/arm: Fix return values in fp_sysreg_checks() | 67 | hw/arm/stellaris: Add missing QOM 'SoC' parent |
54 | target/arm: Implement M-profile VPR register | ||
55 | target/arm: Make FPSCR.LTPSIZE writable for MVE | ||
56 | target/arm: Allow board models to specify initial NS VTOR | ||
57 | arm: Consistently use "Cortex-Axx", not "Cortex Axx" | ||
58 | tests/qtest/bios-tables-test: Check for dup2() failure | ||
59 | tests/qtest/e1000e-test: Check qemu_recv() succeeded | ||
60 | tests/qtest/hd-geo-test: Fix checks on mkstemp() return value | ||
61 | tests/qtest/pflash-cfi02-test: Avoid potential integer overflow | ||
62 | tests/qtest/tpm-tests: Remove unnecessary NULL checks | ||
63 | tests/unit/test-vmstate: Assert that dup() and mkstemp() succeed | ||
64 | 68 | ||
65 | Richard Henderson (13): | 69 | Richard Henderson (6): |
66 | target/arm: Mark LDS{MIN,MAX} as signed operations | 70 | linux-user/aarch64: Choose SYNC as the preferred MTE mode |
67 | target/arm: Add isar_feature_{aa32, aa64, aa64_sve}_bf16 | 71 | target/arm: Fix nregs computation in do_{ld,st}_zpa |
68 | target/arm: Unify unallocated path in disas_fp_1src | 72 | target/arm: Adjust and validate mtedesc sizem1 |
69 | target/arm: Implement scalar float32 to bfloat16 conversion | 73 | target/arm: Split out make_svemte_desc |
70 | target/arm: Implement vector float32 to bfloat16 conversion | 74 | target/arm: Handle mte in do_ldrq, do_ldro |
71 | softfpu: Add float_round_to_odd_inf | 75 | target/arm: Fix SVE/SME gross MTE suppression checks |
72 | target/arm: Implement bfloat16 dot product (vector) | ||
73 | target/arm: Implement bfloat16 dot product (indexed) | ||
74 | target/arm: Implement bfloat16 matrix multiply accumulate | ||
75 | target/arm: Implement bfloat widening fma (vector) | ||
76 | target/arm: Implement bfloat widening fma (indexed) | ||
77 | linux-user/aarch64: Enable hwcap bits for bfloat16 | ||
78 | target/arm: Enable BFloat16 extensions | ||
79 | 76 | ||
80 | docs/conf.py | 1 + | 77 | MAINTAINERS | 3 +- |
81 | docs/system/arm/aspeed.rst | 4 +- | 78 | docs/system/arm/mps2.rst | 37 +- |
82 | docs/system/arm/nuvoton.rst | 6 +- | 79 | configs/devices/arm-softmmu/default.mak | 1 + |
83 | docs/system/arm/sabrelite.rst | 2 +- | 80 | hw/arm/smmuv3-internal.h | 1 + |
84 | include/fpu/softfloat-types.h | 4 +- | 81 | include/hw/arm/smmu-common.h | 1 + |
85 | include/hw/arm/allwinner-h3.h | 2 +- | 82 | include/hw/arm/virt.h | 2 + |
86 | include/hw/arm/armv7m.h | 2 + | 83 | include/hw/misc/mps2-scc.h | 1 + |
87 | include/hw/core/cpu.h | 3 +- | 84 | linux-user/aarch64/target_prctl.h | 29 +- |
88 | include/sysemu/hvf_int.h | 58 +++++ | 85 | target/arm/internals.h | 2 +- |
89 | target/arm/cpu.h | 48 +++- | 86 | target/arm/tcg/translate-a64.h | 2 + |
90 | target/arm/helper-sve.h | 4 + | 87 | hw/arm/mps3r.c | 640 ++++++++++++++++++++++++++++++++ |
91 | target/arm/helper.h | 15 ++ | 88 | hw/arm/npcm7xx.c | 1 + |
92 | target/i386/hvf/hvf-accel-ops.h | 23 -- | 89 | hw/arm/smmu-common.c | 11 + |
93 | target/i386/hvf/hvf-i386.h | 33 +-- | 90 | hw/arm/smmuv3.c | 1 + |
94 | target/i386/hvf/vmx.h | 24 +- | 91 | hw/arm/stellaris.c | 47 ++- |
95 | target/i386/hvf/x86hvf.h | 2 - | 92 | hw/arm/virt-acpi-build.c | 20 +- |
96 | target/arm/neon-dp.decode | 1 + | 93 | hw/arm/virt.c | 60 ++- |
97 | target/arm/neon-shared.decode | 11 + | 94 | hw/arm/xilinx_zynq.c | 2 + |
98 | target/arm/sve.decode | 19 +- | 95 | hw/block/tc58128.c | 4 +- |
99 | target/arm/vfp.decode | 2 + | 96 | hw/misc/mps2-scc.c | 138 ++++++- |
100 | accel/hvf/hvf-accel-ops.c | 471 ++++++++++++++++++++++++++++++++++++++++ | 97 | hw/pci-host/raven.c | 1 + |
101 | accel/hvf/hvf-all.c | 47 ++++ | 98 | target/arm/helper.c | 14 +- |
102 | hw/arm/armv7m.c | 7 + | 99 | target/arm/tcg/cpu32.c | 109 ++++++ |
103 | hw/arm/aspeed.c | 6 +- | 100 | target/arm/tcg/op_helper.c | 43 ++- |
104 | hw/arm/mcimx6ul-evk.c | 2 +- | 101 | target/arm/tcg/sme_helper.c | 8 +- |
105 | hw/arm/mcimx7d-sabre.c | 2 +- | 102 | target/arm/tcg/sve_helper.c | 12 +- |
106 | hw/arm/npcm7xx_boards.c | 4 +- | 103 | target/arm/tcg/translate-sme.c | 15 +- |
107 | hw/arm/sabrelite.c | 2 +- | 104 | target/arm/tcg/translate-sve.c | 83 +++-- |
108 | hw/misc/npcm7xx_clk.c | 2 +- | 105 | target/arm/tcg/translate.c | 19 +- |
109 | linux-user/elfload.c | 2 + | 106 | tests/qtest/npcm7xx_emc-test.c | 5 +- |
110 | target/arm/cpu.c | 13 ++ | 107 | tests/qtest/npcm_gmac-test.c | 84 +---- |
111 | target/arm/cpu64.c | 3 + | 108 | hw/arm/Kconfig | 5 + |
112 | target/arm/cpu_tcg.c | 1 + | 109 | hw/arm/meson.build | 1 + |
113 | target/arm/m_helper.c | 5 +- | 110 | tests/data/acpi/virt/FACP | Bin 276 -> 276 bytes |
114 | target/arm/machine.c | 20 ++ | 111 | tests/data/acpi/virt/GTDT | Bin 96 -> 104 bytes |
115 | target/arm/mte_helper.c | 12 +- | 112 | tests/qtest/meson.build | 4 +- |
116 | target/arm/op_helper.c | 32 ++- | 113 | 36 files changed, 1184 insertions(+), 222 deletions(-) |
117 | target/arm/sve_helper.c | 2 + | 114 | create mode 100644 hw/arm/mps3r.c |
118 | target/arm/translate-a64.c | 155 +++++++++++-- | ||
119 | target/arm/translate-neon.c | 91 ++++++++ | ||
120 | target/arm/translate-sve.c | 112 ++++++++++ | ||
121 | target/arm/translate-vfp.c | 164 ++++++++++---- | ||
122 | target/arm/vec_helper.c | 140 +++++++++++- | ||
123 | target/arm/vfp_helper.c | 21 +- | ||
124 | target/i386/hvf/hvf-accel-ops.c | 146 ------------- | ||
125 | target/i386/hvf/hvf.c | 464 +++++---------------------------------- | ||
126 | target/i386/hvf/x86.c | 28 +-- | ||
127 | target/i386/hvf/x86_descr.c | 26 +-- | ||
128 | target/i386/hvf/x86_emu.c | 62 +++--- | ||
129 | target/i386/hvf/x86_mmu.c | 4 +- | ||
130 | target/i386/hvf/x86_task.c | 12 +- | ||
131 | target/i386/hvf/x86hvf.c | 222 +++++++++---------- | ||
132 | tests/qtest/bios-tables-test.c | 8 +- | ||
133 | tests/qtest/e1000e-test.c | 3 +- | ||
134 | tests/qtest/hd-geo-test.c | 4 +- | ||
135 | tests/qtest/pflash-cfi02-test.c | 2 +- | ||
136 | tests/qtest/tpm-tests.c | 12 +- | ||
137 | tests/unit/test-vmstate.c | 5 +- | ||
138 | fpu/softfloat-parts.c.inc | 6 +- | ||
139 | MAINTAINERS | 8 + | ||
140 | accel/hvf/meson.build | 7 + | ||
141 | accel/meson.build | 1 + | ||
142 | target/i386/hvf/meson.build | 1 - | ||
143 | 63 files changed, 1666 insertions(+), 935 deletions(-) | ||
144 | create mode 100644 include/sysemu/hvf_int.h | ||
145 | delete mode 100644 target/i386/hvf/hvf-accel-ops.h | ||
146 | create mode 100644 accel/hvf/hvf-accel-ops.c | ||
147 | create mode 100644 accel/hvf/hvf-all.c | ||
148 | delete mode 100644 target/i386/hvf/hvf-accel-ops.c | ||
149 | create mode 100644 accel/hvf/meson.build | ||
150 | 115 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | Similarly to commits dadbb58f59..5ae79fe825 for other ARM boards, |
4 | Message-id: 20210525225817.400336-12-richard.henderson@linaro.org | 4 | connect FIQ output of the GIC CPU interfaces to the CPU. |
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Message-id: 20240130152548.17855-1-philmd@linaro.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 10 | --- |
8 | linux-user/elfload.c | 2 ++ | 11 | hw/arm/xilinx_zynq.c | 2 ++ |
9 | 1 file changed, 2 insertions(+) | 12 | 1 file changed, 2 insertions(+) |
10 | 13 | ||
11 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | 14 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/linux-user/elfload.c | 16 | --- a/hw/arm/xilinx_zynq.c |
14 | +++ b/linux-user/elfload.c | 17 | +++ b/hw/arm/xilinx_zynq.c |
15 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap2(void) | 18 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) |
16 | GET_FEATURE_ID(aa64_sve_i8mm, ARM_HWCAP2_A64_SVEI8MM); | 19 | sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); |
17 | GET_FEATURE_ID(aa64_sve_f32mm, ARM_HWCAP2_A64_SVEF32MM); | 20 | sysbus_connect_irq(busdev, 0, |
18 | GET_FEATURE_ID(aa64_sve_f64mm, ARM_HWCAP2_A64_SVEF64MM); | 21 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); |
19 | + GET_FEATURE_ID(aa64_sve_bf16, ARM_HWCAP2_A64_SVEBF16); | 22 | + sysbus_connect_irq(busdev, 1, |
20 | GET_FEATURE_ID(aa64_i8mm, ARM_HWCAP2_A64_I8MM); | 23 | + qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ)); |
21 | + GET_FEATURE_ID(aa64_bf16, ARM_HWCAP2_A64_BF16); | 24 | |
22 | GET_FEATURE_ID(aa64_rndr, ARM_HWCAP2_A64_RNG); | 25 | for (n = 0; n < 64; n++) { |
23 | GET_FEATURE_ID(aa64_bti, ARM_HWCAP2_A64_BTI); | 26 | pic[n] = qdev_get_gpio_in(dev, n); |
24 | GET_FEATURE_ID(aa64_mte, ARM_HWCAP2_A64_MTE); | ||
25 | -- | 27 | -- |
26 | 2.20.1 | 28 | 2.34.1 |
27 | 29 | ||
28 | 30 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Disable BF16 again for !have_neon and !have_vfp during realize. | 3 | The API does not generate an error for setting ASYNC | SYNC; that merely |
4 | constrains the selection vs the per-cpu default. For qemu linux-user, | ||
5 | choose SYNC as the default. | ||
4 | 6 | ||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Reported-by: Gustavo Romero <gustavo.romero@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20210525225817.400336-13-richard.henderson@linaro.org | 10 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Message-id: 20240207025210.8837-2-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | target/arm/cpu.c | 3 +++ | 14 | linux-user/aarch64/target_prctl.h | 29 +++++++++++++++++------------ |
11 | target/arm/cpu64.c | 3 +++ | 15 | 1 file changed, 17 insertions(+), 12 deletions(-) |
12 | target/arm/cpu_tcg.c | 1 + | ||
13 | 3 files changed, 7 insertions(+) | ||
14 | 16 | ||
15 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 17 | diff --git a/linux-user/aarch64/target_prctl.h b/linux-user/aarch64/target_prctl.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.c | 19 | --- a/linux-user/aarch64/target_prctl.h |
18 | +++ b/target/arm/cpu.c | 20 | +++ b/linux-user/aarch64/target_prctl.h |
19 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 21 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_set_tagged_addr_ctrl(CPUArchState *env, abi_long arg2) |
20 | 22 | env->tagged_addr_enable = arg2 & PR_TAGGED_ADDR_ENABLE; | |
21 | u = cpu->isar.id_isar6; | 23 | |
22 | u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); | 24 | if (cpu_isar_feature(aa64_mte, cpu)) { |
23 | + u = FIELD_DP32(u, ID_ISAR6, BF16, 0); | 25 | - switch (arg2 & PR_MTE_TCF_MASK) { |
24 | cpu->isar.id_isar6 = u; | 26 | - case PR_MTE_TCF_NONE: |
25 | 27 | - case PR_MTE_TCF_SYNC: | |
26 | u = cpu->isar.mvfr0; | 28 | - case PR_MTE_TCF_ASYNC: |
27 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 29 | - break; |
28 | 30 | - default: | |
29 | t = cpu->isar.id_aa64isar1; | 31 | - return -EINVAL; |
30 | t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); | 32 | - } |
31 | + t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); | 33 | - |
32 | t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); | 34 | /* |
33 | cpu->isar.id_aa64isar1 = t; | 35 | * Write PR_MTE_TCF to SCTLR_EL1[TCF0]. |
34 | 36 | - * Note that the syscall values are consistent with hw. | |
35 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 37 | + * |
36 | u = cpu->isar.id_isar6; | 38 | + * The kernel has a per-cpu configuration for the sysadmin, |
37 | u = FIELD_DP32(u, ID_ISAR6, DP, 0); | 39 | + * /sys/devices/system/cpu/cpu<N>/mte_tcf_preferred, |
38 | u = FIELD_DP32(u, ID_ISAR6, FHM, 0); | 40 | + * which qemu does not implement. |
39 | + u = FIELD_DP32(u, ID_ISAR6, BF16, 0); | 41 | + * |
40 | u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); | 42 | + * Because there is no performance difference between the modes, and |
41 | cpu->isar.id_isar6 = u; | 43 | + * because SYNC is most useful for debugging MTE errors, choose SYNC |
42 | 44 | + * as the preferred mode. With this preference, and the way the API | |
43 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 45 | + * uses only two bits, there is no way for the program to select |
44 | index XXXXXXX..XXXXXXX 100644 | 46 | + * ASYMM mode. |
45 | --- a/target/arm/cpu64.c | 47 | */ |
46 | +++ b/target/arm/cpu64.c | 48 | - env->cp15.sctlr_el[1] = |
47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 49 | - deposit64(env->cp15.sctlr_el[1], 38, 2, arg2 >> PR_MTE_TCF_SHIFT); |
48 | t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); | 50 | + unsigned tcf = 0; |
49 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | 51 | + if (arg2 & PR_MTE_TCF_SYNC) { |
50 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); | 52 | + tcf = 1; |
51 | + t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); | 53 | + } else if (arg2 & PR_MTE_TCF_ASYNC) { |
52 | t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); | 54 | + tcf = 2; |
53 | t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* ARMv8.4-RCPC */ | 55 | + } |
54 | t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); | 56 | + env->cp15.sctlr_el[1] = deposit64(env->cp15.sctlr_el[1], 38, 2, tcf); |
55 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 57 | |
56 | t = FIELD_DP64(t, ID_AA64ZFR0, SVEVER, 1); | 58 | /* |
57 | t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* PMULL */ | 59 | * Write PR_MTE_TAG to GCR_EL1[Exclude]. |
58 | t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); | ||
59 | + t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); | ||
60 | t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); | ||
61 | t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); | ||
62 | t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); | ||
63 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
64 | u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
65 | u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
66 | u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | ||
67 | + u = FIELD_DP32(u, ID_ISAR6, BF16, 1); | ||
68 | u = FIELD_DP32(u, ID_ISAR6, I8MM, 1); | ||
69 | cpu->isar.id_isar6 = u; | ||
70 | |||
71 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/cpu_tcg.c | ||
74 | +++ b/target/arm/cpu_tcg.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
76 | t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
77 | t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
78 | t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
79 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
80 | t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
81 | cpu->isar.id_isar6 = t; | ||
82 | |||
83 | -- | 60 | -- |
84 | 2.20.1 | 61 | 2.34.1 |
85 | |||
86 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is BFDOT for both AArch64 AdvSIMD and SVE, | 3 | The field is encoded as [0-3], which is convenient for |
4 | and VDOT.BF16 for AArch32 NEON. | 4 | indexing our array of function pointers, but the true |
5 | value is [1-4]. Adjust before calling do_mem_zpa. | ||
5 | 6 | ||
7 | Add an assert, and move the comment re passing ZT to | ||
8 | the helper back next to the relevant code. | ||
9 | |||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Fixes: 206adacfb8d ("target/arm: Add mte helpers for sve scalar + int loads") | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210525225817.400336-7-richard.henderson@linaro.org | 13 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
14 | Message-id: 20240207025210.8837-3-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 17 | --- |
11 | target/arm/helper.h | 3 +++ | 18 | target/arm/tcg/translate-sve.c | 16 ++++++++-------- |
12 | target/arm/neon-shared.decode | 2 ++ | 19 | 1 file changed, 8 insertions(+), 8 deletions(-) |
13 | target/arm/sve.decode | 3 +++ | ||
14 | target/arm/translate-a64.c | 20 ++++++++++++++++++ | ||
15 | target/arm/translate-neon.c | 9 ++++++++ | ||
16 | target/arm/translate-sve.c | 12 +++++++++++ | ||
17 | target/arm/vec_helper.c | 40 +++++++++++++++++++++++++++++++++++ | ||
18 | 7 files changed, 89 insertions(+) | ||
19 | 20 | ||
20 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 21 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
21 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.h | 23 | --- a/target/arm/tcg/translate-sve.c |
23 | +++ b/target/arm/helper.h | 24 | +++ b/target/arm/tcg/translate-sve.c |
24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_ummla_b, TCG_CALL_NO_RWG, | 25 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
25 | DEF_HELPER_FLAGS_5(gvec_usmmla_b, TCG_CALL_NO_RWG, | 26 | TCGv_ptr t_pg; |
26 | void, ptr, ptr, ptr, ptr, i32) | 27 | int desc = 0; |
27 | 28 | ||
28 | +DEF_HELPER_FLAGS_5(gvec_bfdot, TCG_CALL_NO_RWG, | 29 | - /* |
29 | + void, ptr, ptr, ptr, ptr, i32) | 30 | - * For e.g. LD4, there are not enough arguments to pass all 4 |
30 | + | 31 | - * registers as pointers, so encode the regno into the data field. |
31 | #ifdef TARGET_AARCH64 | 32 | - * For consistency, do this even for LD1. |
32 | #include "helper-a64.h" | 33 | - */ |
33 | #include "helper-sve.h" | 34 | + assert(mte_n >= 1 && mte_n <= 4); |
34 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | 35 | if (s->mte_active[0]) { |
35 | index XXXXXXX..XXXXXXX 100644 | 36 | int msz = dtype_msz(dtype); |
36 | --- a/target/arm/neon-shared.decode | 37 | |
37 | +++ b/target/arm/neon-shared.decode | 38 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
38 | @@ -XXX,XX +XXX,XX @@ VUDOT 1111 110 00 . 10 .... .... 1101 . q:1 . 1 .... \ | 39 | addr = clean_data_tbi(s, addr); |
39 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
40 | VUSDOT 1111 110 01 . 10 .... .... 1101 . q:1 . 0 .... \ | ||
41 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
42 | +VDOT_b16 1111 110 00 . 00 .... .... 1101 . q:1 . 0 .... \ | ||
43 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
44 | |||
45 | # VFM[AS]L | ||
46 | VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ | ||
47 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/sve.decode | ||
50 | +++ b/target/arm/sve.decode | ||
51 | @@ -XXX,XX +XXX,XX @@ FMLALT_zzzw 01100100 10 1 ..... 10 0 00 1 ..... ..... @rda_rn_rm_e0 | ||
52 | FMLSLB_zzzw 01100100 10 1 ..... 10 1 00 0 ..... ..... @rda_rn_rm_e0 | ||
53 | FMLSLT_zzzw 01100100 10 1 ..... 10 1 00 1 ..... ..... @rda_rn_rm_e0 | ||
54 | |||
55 | +### SVE2 floating-point bfloat16 dot-product | ||
56 | +BFDOT_zzzz 01100100 01 1 ..... 10 0 00 0 ..... ..... @rda_rn_rm_e0 | ||
57 | + | ||
58 | ### SVE2 floating-point multiply-add long (indexed) | ||
59 | FMLALB_zzxw 01100100 10 1 ..... 0100.0 ..... ..... @rrxr_3a esz=2 | ||
60 | FMLALT_zzxw 01100100 10 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 | ||
61 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/translate-a64.c | ||
64 | +++ b/target/arm/translate-a64.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
66 | } | ||
67 | feature = dc_isar_feature(aa64_fcma, s); | ||
68 | break; | ||
69 | + case 0x1f: /* BFDOT */ | ||
70 | + switch (size) { | ||
71 | + case 1: | ||
72 | + feature = dc_isar_feature(aa64_bf16, s); | ||
73 | + break; | ||
74 | + default: | ||
75 | + unallocated_encoding(s); | ||
76 | + return; | ||
77 | + } | ||
78 | + break; | ||
79 | default: | ||
80 | unallocated_encoding(s); | ||
81 | return; | ||
82 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
83 | } | ||
84 | return; | ||
85 | |||
86 | + case 0xf: /* BFDOT */ | ||
87 | + switch (size) { | ||
88 | + case 1: | ||
89 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, 0, gen_helper_gvec_bfdot); | ||
90 | + break; | ||
91 | + default: | ||
92 | + g_assert_not_reached(); | ||
93 | + } | ||
94 | + return; | ||
95 | + | ||
96 | default: | ||
97 | g_assert_not_reached(); | ||
98 | } | 40 | } |
99 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | 41 | |
100 | index XXXXXXX..XXXXXXX 100644 | 42 | + /* |
101 | --- a/target/arm/translate-neon.c | 43 | + * For e.g. LD4, there are not enough arguments to pass all 4 |
102 | +++ b/target/arm/translate-neon.c | 44 | + * registers as pointers, so encode the regno into the data field. |
103 | @@ -XXX,XX +XXX,XX @@ static bool trans_VUSDOT(DisasContext *s, arg_VUSDOT *a) | 45 | + * For consistency, do this even for LD1. |
104 | gen_helper_gvec_usdot_b); | 46 | + */ |
47 | desc = simd_desc(vsz, vsz, zt | desc); | ||
48 | t_pg = tcg_temp_new_ptr(); | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ static void do_ld_zpa(DisasContext *s, int zt, int pg, | ||
51 | * accessible via the instruction encoding. | ||
52 | */ | ||
53 | assert(fn != NULL); | ||
54 | - do_mem_zpa(s, zt, pg, addr, dtype, nreg, false, fn); | ||
55 | + do_mem_zpa(s, zt, pg, addr, dtype, nreg + 1, false, fn); | ||
105 | } | 56 | } |
106 | 57 | ||
107 | +static bool trans_VDOT_b16(DisasContext *s, arg_VDOT_b16 *a) | 58 | static bool trans_LD_zprr(DisasContext *s, arg_rprr_load *a) |
108 | +{ | 59 | @@ -XXX,XX +XXX,XX @@ static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
109 | + if (!dc_isar_feature(aa32_bf16, s)) { | 60 | if (nreg == 0) { |
110 | + return false; | 61 | /* ST1 */ |
111 | + } | 62 | fn = fn_single[s->mte_active[0]][be][msz][esz]; |
112 | + return do_neon_ddda(s, a->q * 7, a->vd, a->vn, a->vm, 0, | 63 | - nreg = 1; |
113 | + gen_helper_gvec_bfdot); | 64 | } else { |
114 | +} | 65 | /* ST2, ST3, ST4 -- msz == esz, enforced by encoding */ |
115 | + | 66 | assert(msz == esz); |
116 | static bool trans_VFML(DisasContext *s, arg_VFML *a) | 67 | fn = fn_multiple[s->mte_active[0]][be][nreg - 1][msz]; |
117 | { | 68 | } |
118 | int opr_sz; | 69 | assert(fn != NULL); |
119 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 70 | - do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg, true, fn); |
120 | index XXXXXXX..XXXXXXX 100644 | 71 | + do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg + 1, true, fn); |
121 | --- a/target/arm/translate-sve.c | ||
122 | +++ b/target/arm/translate-sve.c | ||
123 | @@ -XXX,XX +XXX,XX @@ static bool trans_UMMLA(DisasContext *s, arg_rrrr_esz *a) | ||
124 | { | ||
125 | return do_i8mm_zzzz_ool(s, a, gen_helper_gvec_ummla_b, 0); | ||
126 | } | 72 | } |
127 | + | 73 | |
128 | +static bool trans_BFDOT_zzzz(DisasContext *s, arg_rrrr_esz *a) | 74 | static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a) |
129 | +{ | ||
130 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | ||
131 | + return false; | ||
132 | + } | ||
133 | + if (sve_access_check(s)) { | ||
134 | + gen_gvec_ool_zzzz(s, gen_helper_gvec_bfdot, | ||
135 | + a->rd, a->rn, a->rm, a->ra, 0); | ||
136 | + } | ||
137 | + return true; | ||
138 | +} | ||
139 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/target/arm/vec_helper.c | ||
142 | +++ b/target/arm/vec_helper.c | ||
143 | @@ -XXX,XX +XXX,XX @@ static void do_mmla_b(void *vd, void *vn, void *vm, void *va, uint32_t desc, | ||
144 | DO_MMLA_B(gvec_smmla_b, do_smmla_b) | ||
145 | DO_MMLA_B(gvec_ummla_b, do_ummla_b) | ||
146 | DO_MMLA_B(gvec_usmmla_b, do_usmmla_b) | ||
147 | + | ||
148 | +/* | ||
149 | + * BFloat16 Dot Product | ||
150 | + */ | ||
151 | + | ||
152 | +static float32 bfdotadd(float32 sum, uint32_t e1, uint32_t e2) | ||
153 | +{ | ||
154 | + /* FPCR is ignored for BFDOT and BFMMLA. */ | ||
155 | + float_status bf_status = { | ||
156 | + .tininess_before_rounding = float_tininess_before_rounding, | ||
157 | + .float_rounding_mode = float_round_to_odd_inf, | ||
158 | + .flush_to_zero = true, | ||
159 | + .flush_inputs_to_zero = true, | ||
160 | + .default_nan_mode = true, | ||
161 | + }; | ||
162 | + float32 t1, t2; | ||
163 | + | ||
164 | + /* | ||
165 | + * Extract each BFloat16 from the element pair, and shift | ||
166 | + * them such that they become float32. | ||
167 | + */ | ||
168 | + t1 = float32_mul(e1 << 16, e2 << 16, &bf_status); | ||
169 | + t2 = float32_mul(e1 & 0xffff0000u, e2 & 0xffff0000u, &bf_status); | ||
170 | + t1 = float32_add(t1, t2, &bf_status); | ||
171 | + t1 = float32_add(sum, t1, &bf_status); | ||
172 | + | ||
173 | + return t1; | ||
174 | +} | ||
175 | + | ||
176 | +void HELPER(gvec_bfdot)(void *vd, void *vn, void *vm, void *va, uint32_t desc) | ||
177 | +{ | ||
178 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
179 | + float32 *d = vd, *a = va; | ||
180 | + uint32_t *n = vn, *m = vm; | ||
181 | + | ||
182 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
183 | + d[i] = bfdotadd(a[i], n[i], m[i]); | ||
184 | + } | ||
185 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
186 | +} | ||
187 | -- | 75 | -- |
188 | 2.20.1 | 76 | 2.34.1 |
189 | |||
190 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is BFMLAL{B,T} for both AArch64 AdvSIMD and SVE, | 3 | When we added SVE_MTEDESC_SHIFT, we effectively limited the |
4 | and VFMA{B,T}.BF16 for AArch32 NEON. | 4 | maximum size of MTEDESC. Adjust SIZEM1 to consume the remaining |
5 | bits (32 - 10 - 5 - 12 == 5). Assert that the data to be stored | ||
6 | fits within the field (expecting 8 * 4 - 1 == 31, exact fit). | ||
5 | 7 | ||
8 | Cc: qemu-stable@nongnu.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210525225817.400336-11-richard.henderson@linaro.org | 11 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
12 | Message-id: 20240207025210.8837-4-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | target/arm/helper.h | 2 ++ | 15 | target/arm/internals.h | 2 +- |
12 | target/arm/neon-shared.decode | 2 ++ | 16 | target/arm/tcg/translate-sve.c | 7 ++++--- |
13 | target/arm/sve.decode | 2 ++ | 17 | 2 files changed, 5 insertions(+), 4 deletions(-) |
14 | target/arm/translate-a64.c | 15 ++++++++++++++- | ||
15 | target/arm/translate-neon.c | 10 ++++++++++ | ||
16 | target/arm/translate-sve.c | 30 ++++++++++++++++++++++++++++++ | ||
17 | target/arm/vec_helper.c | 22 ++++++++++++++++++++++ | ||
18 | 7 files changed, 82 insertions(+), 1 deletion(-) | ||
19 | 18 | ||
20 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 19 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
21 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.h | 21 | --- a/target/arm/internals.h |
23 | +++ b/target/arm/helper.h | 22 | +++ b/target/arm/internals.h |
24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_bfmmla, TCG_CALL_NO_RWG, | 23 | @@ -XXX,XX +XXX,XX @@ FIELD(MTEDESC, TBI, 4, 2) |
25 | 24 | FIELD(MTEDESC, TCMA, 6, 2) | |
26 | DEF_HELPER_FLAGS_6(gvec_bfmlal, TCG_CALL_NO_RWG, | 25 | FIELD(MTEDESC, WRITE, 8, 1) |
27 | void, ptr, ptr, ptr, ptr, ptr, i32) | 26 | FIELD(MTEDESC, ALIGN, 9, 3) |
28 | +DEF_HELPER_FLAGS_6(gvec_bfmlal_idx, TCG_CALL_NO_RWG, | 27 | -FIELD(MTEDESC, SIZEM1, 12, SIMD_DATA_BITS - 12) /* size - 1 */ |
29 | + void, ptr, ptr, ptr, ptr, ptr, i32) | 28 | +FIELD(MTEDESC, SIZEM1, 12, SIMD_DATA_BITS - SVE_MTEDESC_SHIFT - 12) /* size - 1 */ |
30 | 29 | ||
31 | #ifdef TARGET_AARCH64 | 30 | bool mte_probe(CPUARMState *env, uint32_t desc, uint64_t ptr); |
32 | #include "helper-a64.h" | 31 | uint64_t mte_check(CPUARMState *env, uint32_t desc, uint64_t ptr, uintptr_t ra); |
33 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | 32 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
34 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/neon-shared.decode | 34 | --- a/target/arm/tcg/translate-sve.c |
36 | +++ b/target/arm/neon-shared.decode | 35 | +++ b/target/arm/tcg/translate-sve.c |
37 | @@ -XXX,XX +XXX,XX @@ VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 0 . 1 index:1 ... \ | 36 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
38 | rm=%vfml_scalar_q0_rm vn=%vn_sp vd=%vd_dp q=0 | ||
39 | VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 1 . 1 . rm:3 \ | ||
40 | index=%vfml_scalar_q1_index vn=%vn_dp vd=%vd_dp q=1 | ||
41 | +VFMA_b16_scal 1111 1110 0.11 .... .... 1000 . q:1 . 1 . vm:3 \ | ||
42 | + index=%vfml_scalar_q1_index vn=%vn_dp vd=%vd_dp | ||
43 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/sve.decode | ||
46 | +++ b/target/arm/sve.decode | ||
47 | @@ -XXX,XX +XXX,XX @@ FMLALB_zzxw 01100100 10 1 ..... 0100.0 ..... ..... @rrxr_3a esz=2 | ||
48 | FMLALT_zzxw 01100100 10 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 | ||
49 | FMLSLB_zzxw 01100100 10 1 ..... 0110.0 ..... ..... @rrxr_3a esz=2 | ||
50 | FMLSLT_zzxw 01100100 10 1 ..... 0110.1 ..... ..... @rrxr_3a esz=2 | ||
51 | +BFMLALB_zzxw 01100100 11 1 ..... 0100.0 ..... ..... @rrxr_3a esz=2 | ||
52 | +BFMLALT_zzxw 01100100 11 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 | ||
53 | |||
54 | ### SVE2 floating-point bfloat16 dot-product (indexed) | ||
55 | BFDOT_zzxz 01100100 01 1 ..... 010000 ..... ..... @rrxr_2 esz=2 | ||
56 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/translate-a64.c | ||
59 | +++ b/target/arm/translate-a64.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
61 | unallocated_encoding(s); | ||
62 | return; | ||
63 | } | ||
64 | + size = MO_32; | ||
65 | break; | ||
66 | case 1: /* BFDOT */ | ||
67 | if (is_scalar || !dc_isar_feature(aa64_bf16, s)) { | ||
68 | unallocated_encoding(s); | ||
69 | return; | ||
70 | } | ||
71 | + size = MO_32; | ||
72 | + break; | ||
73 | + case 3: /* BFMLAL{B,T} */ | ||
74 | + if (is_scalar || !dc_isar_feature(aa64_bf16, s)) { | ||
75 | + unallocated_encoding(s); | ||
76 | + return; | ||
77 | + } | ||
78 | + /* can't set is_fp without other incorrect size checks */ | ||
79 | + size = MO_16; | ||
80 | break; | ||
81 | default: | ||
82 | unallocated_encoding(s); | ||
83 | return; | ||
84 | } | ||
85 | - size = MO_32; | ||
86 | break; | ||
87 | case 0x11: /* FCMLA #0 */ | ||
88 | case 0x13: /* FCMLA #90 */ | ||
89 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
90 | gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | ||
91 | gen_helper_gvec_usdot_idx_b); | ||
92 | return; | ||
93 | + case 3: /* BFMLAL{B,T} */ | ||
94 | + gen_gvec_op4_fpst(s, 1, rd, rn, rm, rd, 0, (index << 1) | is_q, | ||
95 | + gen_helper_gvec_bfmlal_idx); | ||
96 | + return; | ||
97 | } | ||
98 | g_assert_not_reached(); | ||
99 | case 0x11: /* FCMLA #0 */ | ||
100 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/target/arm/translate-neon.c | ||
103 | +++ b/target/arm/translate-neon.c | ||
104 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFMA_b16(DisasContext *s, arg_VFMA_b16 *a) | ||
105 | return do_neon_ddda_fpst(s, 7, a->vd, a->vn, a->vm, a->q, FPST_STD, | ||
106 | gen_helper_gvec_bfmlal); | ||
107 | } | ||
108 | + | ||
109 | +static bool trans_VFMA_b16_scal(DisasContext *s, arg_VFMA_b16_scal *a) | ||
110 | +{ | ||
111 | + if (!dc_isar_feature(aa32_bf16, s)) { | ||
112 | + return false; | ||
113 | + } | ||
114 | + return do_neon_ddda_fpst(s, 6, a->vd, a->vn, a->vm, | ||
115 | + (a->index << 1) | a->q, FPST_STD, | ||
116 | + gen_helper_gvec_bfmlal_idx); | ||
117 | +} | ||
118 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | --- a/target/arm/translate-sve.c | ||
121 | +++ b/target/arm/translate-sve.c | ||
122 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFMLALT_zzzw(DisasContext *s, arg_rrrr_esz *a) | ||
123 | { | 37 | { |
124 | return do_BFMLAL_zzzw(s, a, true); | 38 | unsigned vsz = vec_full_reg_size(s); |
125 | } | 39 | TCGv_ptr t_pg; |
126 | + | 40 | + uint32_t sizem1; |
127 | +static bool do_BFMLAL_zzxw(DisasContext *s, arg_rrxr_esz *a, bool sel) | 41 | int desc = 0; |
128 | +{ | 42 | |
129 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | 43 | assert(mte_n >= 1 && mte_n <= 4); |
130 | + return false; | 44 | + sizem1 = (mte_n << dtype_msz(dtype)) - 1; |
131 | + } | 45 | + assert(sizem1 <= R_MTEDESC_SIZEM1_MASK >> R_MTEDESC_SIZEM1_SHIFT); |
132 | + if (sve_access_check(s)) { | 46 | if (s->mte_active[0]) { |
133 | + TCGv_ptr status = fpstatus_ptr(FPST_FPCR); | 47 | - int msz = dtype_msz(dtype); |
134 | + unsigned vsz = vec_full_reg_size(s); | 48 | - |
135 | + | 49 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); |
136 | + tcg_gen_gvec_4_ptr(vec_full_reg_offset(s, a->rd), | 50 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); |
137 | + vec_full_reg_offset(s, a->rn), | 51 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); |
138 | + vec_full_reg_offset(s, a->rm), | 52 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); |
139 | + vec_full_reg_offset(s, a->ra), | 53 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (mte_n << msz) - 1); |
140 | + status, vsz, vsz, (a->index << 1) | sel, | 54 | + desc = FIELD_DP32(desc, MTEDESC, SIZEM1, sizem1); |
141 | + gen_helper_gvec_bfmlal_idx); | 55 | desc <<= SVE_MTEDESC_SHIFT; |
142 | + tcg_temp_free_ptr(status); | 56 | } else { |
143 | + } | 57 | addr = clean_data_tbi(s, addr); |
144 | + return true; | ||
145 | +} | ||
146 | + | ||
147 | +static bool trans_BFMLALB_zzxw(DisasContext *s, arg_rrxr_esz *a) | ||
148 | +{ | ||
149 | + return do_BFMLAL_zzxw(s, a, false); | ||
150 | +} | ||
151 | + | ||
152 | +static bool trans_BFMLALT_zzxw(DisasContext *s, arg_rrxr_esz *a) | ||
153 | +{ | ||
154 | + return do_BFMLAL_zzxw(s, a, true); | ||
155 | +} | ||
156 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
157 | index XXXXXXX..XXXXXXX 100644 | ||
158 | --- a/target/arm/vec_helper.c | ||
159 | +++ b/target/arm/vec_helper.c | ||
160 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfmlal)(void *vd, void *vn, void *vm, void *va, | ||
161 | } | ||
162 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
163 | } | ||
164 | + | ||
165 | +void HELPER(gvec_bfmlal_idx)(void *vd, void *vn, void *vm, | ||
166 | + void *va, void *stat, uint32_t desc) | ||
167 | +{ | ||
168 | + intptr_t i, j, opr_sz = simd_oprsz(desc); | ||
169 | + intptr_t sel = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
170 | + intptr_t index = extract32(desc, SIMD_DATA_SHIFT + 1, 3); | ||
171 | + intptr_t elements = opr_sz / 4; | ||
172 | + intptr_t eltspersegment = MIN(16 / 4, elements); | ||
173 | + float32 *d = vd, *a = va; | ||
174 | + bfloat16 *n = vn, *m = vm; | ||
175 | + | ||
176 | + for (i = 0; i < elements; i += eltspersegment) { | ||
177 | + float32 m_idx = m[H2(2 * i + index)] << 16; | ||
178 | + | ||
179 | + for (j = i; j < i + eltspersegment; j++) { | ||
180 | + float32 n_j = n[H2(2 * j + sel)] << 16; | ||
181 | + d[H4(j)] = float32_muladd(n_j, m_idx, a[H4(j)], 0, stat); | ||
182 | + } | ||
183 | + } | ||
184 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
185 | +} | ||
186 | -- | 58 | -- |
187 | 2.20.1 | 59 | 2.34.1 |
188 | |||
189 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Note that the SVE BFLOAT16 support does not require SVE2, | 3 | Share code that creates mtedesc and embeds within simd_desc. |
4 | it is an independent extension. | ||
5 | 4 | ||
5 | Cc: qemu-stable@nongnu.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210525225817.400336-2-richard.henderson@linaro.org | 8 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
9 | Message-id: 20240207025210.8837-5-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/cpu.h | 15 +++++++++++++++ | 12 | target/arm/tcg/translate-a64.h | 2 ++ |
12 | 1 file changed, 15 insertions(+) | 13 | target/arm/tcg/translate-sme.c | 15 +++-------- |
14 | target/arm/tcg/translate-sve.c | 47 ++++++++++++++++++---------------- | ||
15 | 3 files changed, 31 insertions(+), 33 deletions(-) | ||
13 | 16 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 17 | diff --git a/target/arm/tcg/translate-a64.h b/target/arm/tcg/translate-a64.h |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/tcg/translate-a64.h |
17 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/tcg/translate-a64.h |
18 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id) | 21 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, |
19 | return FIELD_EX32(id->id_isar6, ID_ISAR6, SPECRES) != 0; | 22 | bool sve_access_check(DisasContext *s); |
20 | } | 23 | bool sme_enabled_check(DisasContext *s); |
21 | 24 | bool sme_enabled_check_with_svcr(DisasContext *s, unsigned); | |
22 | +static inline bool isar_feature_aa32_bf16(const ARMISARegisters *id) | 25 | +uint32_t make_svemte_desc(DisasContext *s, unsigned vsz, uint32_t nregs, |
23 | +{ | 26 | + uint32_t msz, bool is_write, uint32_t data); |
24 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, BF16) != 0; | 27 | |
28 | /* This function corresponds to CheckStreamingSVEEnabled. */ | ||
29 | static inline bool sme_sm_enabled_check(DisasContext *s) | ||
30 | diff --git a/target/arm/tcg/translate-sme.c b/target/arm/tcg/translate-sme.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/tcg/translate-sme.c | ||
33 | +++ b/target/arm/tcg/translate-sme.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
35 | |||
36 | TCGv_ptr t_za, t_pg; | ||
37 | TCGv_i64 addr; | ||
38 | - int svl, desc = 0; | ||
39 | + uint32_t desc; | ||
40 | bool be = s->be_data == MO_BE; | ||
41 | bool mte = s->mte_active[0]; | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
44 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), a->esz); | ||
45 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
46 | |||
47 | - if (mte) { | ||
48 | - desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
49 | - desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
50 | - desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
51 | - desc = FIELD_DP32(desc, MTEDESC, WRITE, a->st); | ||
52 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << a->esz) - 1); | ||
53 | - desc <<= SVE_MTEDESC_SHIFT; | ||
54 | - } else { | ||
55 | + if (!mte) { | ||
56 | addr = clean_data_tbi(s, addr); | ||
57 | } | ||
58 | - svl = streaming_vec_reg_size(s); | ||
59 | - desc = simd_desc(svl, svl, desc); | ||
60 | + | ||
61 | + desc = make_svemte_desc(s, streaming_vec_reg_size(s), 1, a->esz, a->st, 0); | ||
62 | |||
63 | fns[a->esz][be][a->v][mte][a->st](tcg_env, t_za, t_pg, addr, | ||
64 | tcg_constant_i32(desc)); | ||
65 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/tcg/translate-sve.c | ||
68 | +++ b/target/arm/tcg/translate-sve.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static const uint8_t dtype_esz[16] = { | ||
70 | 3, 2, 1, 3 | ||
71 | }; | ||
72 | |||
73 | -static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
74 | - int dtype, uint32_t mte_n, bool is_write, | ||
75 | - gen_helper_gvec_mem *fn) | ||
76 | +uint32_t make_svemte_desc(DisasContext *s, unsigned vsz, uint32_t nregs, | ||
77 | + uint32_t msz, bool is_write, uint32_t data) | ||
78 | { | ||
79 | - unsigned vsz = vec_full_reg_size(s); | ||
80 | - TCGv_ptr t_pg; | ||
81 | uint32_t sizem1; | ||
82 | - int desc = 0; | ||
83 | + uint32_t desc = 0; | ||
84 | |||
85 | - assert(mte_n >= 1 && mte_n <= 4); | ||
86 | - sizem1 = (mte_n << dtype_msz(dtype)) - 1; | ||
87 | + /* Assert all of the data fits, with or without MTE enabled. */ | ||
88 | + assert(nregs >= 1 && nregs <= 4); | ||
89 | + sizem1 = (nregs << msz) - 1; | ||
90 | assert(sizem1 <= R_MTEDESC_SIZEM1_MASK >> R_MTEDESC_SIZEM1_SHIFT); | ||
91 | + assert(data < 1u << SVE_MTEDESC_SHIFT); | ||
92 | + | ||
93 | if (s->mte_active[0]) { | ||
94 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
95 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
96 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
97 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
98 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, sizem1); | ||
99 | desc <<= SVE_MTEDESC_SHIFT; | ||
100 | - } else { | ||
101 | + } | ||
102 | + return simd_desc(vsz, vsz, desc | data); | ||
25 | +} | 103 | +} |
26 | + | 104 | + |
27 | static inline bool isar_feature_aa32_i8mm(const ARMISARegisters *id) | 105 | +static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
106 | + int dtype, uint32_t nregs, bool is_write, | ||
107 | + gen_helper_gvec_mem *fn) | ||
108 | +{ | ||
109 | + TCGv_ptr t_pg; | ||
110 | + uint32_t desc; | ||
111 | + | ||
112 | + if (!s->mte_active[0]) { | ||
113 | addr = clean_data_tbi(s, addr); | ||
114 | } | ||
115 | |||
116 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
117 | * registers as pointers, so encode the regno into the data field. | ||
118 | * For consistency, do this even for LD1. | ||
119 | */ | ||
120 | - desc = simd_desc(vsz, vsz, zt | desc); | ||
121 | + desc = make_svemte_desc(s, vec_full_reg_size(s), nregs, | ||
122 | + dtype_msz(dtype), is_write, zt); | ||
123 | t_pg = tcg_temp_new_ptr(); | ||
124 | |||
125 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
127 | int scale, TCGv_i64 scalar, int msz, bool is_write, | ||
128 | gen_helper_gvec_mem_scatter *fn) | ||
28 | { | 129 | { |
29 | return FIELD_EX32(id->id_isar6, ID_ISAR6, I8MM) != 0; | 130 | - unsigned vsz = vec_full_reg_size(s); |
30 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dcpodp(const ARMISARegisters *id) | 131 | TCGv_ptr t_zm = tcg_temp_new_ptr(); |
31 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, DPB) >= 2; | 132 | TCGv_ptr t_pg = tcg_temp_new_ptr(); |
133 | TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
134 | - int desc = 0; | ||
135 | - | ||
136 | - if (s->mte_active[0]) { | ||
137 | - desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
138 | - desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
139 | - desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
140 | - desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
141 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << msz) - 1); | ||
142 | - desc <<= SVE_MTEDESC_SHIFT; | ||
143 | - } | ||
144 | - desc = simd_desc(vsz, vsz, desc | scale); | ||
145 | + uint32_t desc; | ||
146 | |||
147 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
148 | tcg_gen_addi_ptr(t_zm, tcg_env, vec_full_reg_offset(s, zm)); | ||
149 | tcg_gen_addi_ptr(t_zt, tcg_env, vec_full_reg_offset(s, zt)); | ||
150 | + | ||
151 | + desc = make_svemte_desc(s, vec_full_reg_size(s), 1, msz, is_write, scale); | ||
152 | fn(tcg_env, t_zt, t_pg, t_zm, scalar, tcg_constant_i32(desc)); | ||
32 | } | 153 | } |
33 | 154 | ||
34 | +static inline bool isar_feature_aa64_bf16(const ARMISARegisters *id) | ||
35 | +{ | ||
36 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, BF16) != 0; | ||
37 | +} | ||
38 | + | ||
39 | static inline bool isar_feature_aa64_fp_simd(const ARMISARegisters *id) | ||
40 | { | ||
41 | /* We always set the AdvSIMD and FP fields identically. */ | ||
42 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_sve2_bitperm(const ARMISARegisters *id) | ||
43 | return FIELD_EX64(id->id_aa64zfr0, ID_AA64ZFR0, BITPERM) != 0; | ||
44 | } | ||
45 | |||
46 | +static inline bool isar_feature_aa64_sve_bf16(const ARMISARegisters *id) | ||
47 | +{ | ||
48 | + return FIELD_EX64(id->id_aa64zfr0, ID_AA64ZFR0, BFLOAT16) != 0; | ||
49 | +} | ||
50 | + | ||
51 | static inline bool isar_feature_aa64_sve2_sha3(const ARMISARegisters *id) | ||
52 | { | ||
53 | return FIELD_EX64(id->id_aa64zfr0, ID_AA64ZFR0, SHA3) != 0; | ||
54 | -- | 155 | -- |
55 | 2.20.1 | 156 | 2.34.1 |
56 | |||
57 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This is the 64-bit BFCVT and the 32-bit VCVT{B,T}.BF16.F32. | 3 | These functions "use the standard load helpers", but |
4 | fail to clean_data_tbi or populate mtedesc. | ||
4 | 5 | ||
6 | Cc: qemu-stable@nongnu.org | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210525225817.400336-4-richard.henderson@linaro.org | 9 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
10 | Message-id: 20240207025210.8837-6-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | target/arm/helper.h | 1 + | 13 | target/arm/tcg/translate-sve.c | 15 +++++++++++++-- |
11 | target/arm/vfp.decode | 2 ++ | 14 | 1 file changed, 13 insertions(+), 2 deletions(-) |
12 | target/arm/translate-a64.c | 19 +++++++++++++++++++ | ||
13 | target/arm/translate-vfp.c | 24 ++++++++++++++++++++++++ | ||
14 | target/arm/vfp_helper.c | 5 +++++ | ||
15 | 5 files changed, 51 insertions(+) | ||
16 | 15 | ||
17 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 16 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.h | 18 | --- a/target/arm/tcg/translate-sve.c |
20 | +++ b/target/arm/helper.h | 19 | +++ b/target/arm/tcg/translate-sve.c |
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_cmped, void, f64, f64, env) | 20 | @@ -XXX,XX +XXX,XX @@ static void do_ldrq(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
22 | 21 | unsigned vsz = vec_full_reg_size(s); | |
23 | DEF_HELPER_2(vfp_fcvtds, f64, f32, env) | 22 | TCGv_ptr t_pg; |
24 | DEF_HELPER_2(vfp_fcvtsd, f32, f64, env) | 23 | int poff; |
25 | +DEF_HELPER_FLAGS_2(bfcvt, TCG_CALL_NO_RWG, i32, f32, ptr) | 24 | + uint32_t desc; |
26 | 25 | ||
27 | DEF_HELPER_2(vfp_uitoh, f16, i32, ptr) | 26 | /* Load the first quadword using the normal predicated load helpers. */ |
28 | DEF_HELPER_2(vfp_uitos, f32, i32, ptr) | 27 | + if (!s->mte_active[0]) { |
29 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | 28 | + addr = clean_data_tbi(s, addr); |
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/vfp.decode | ||
32 | +++ b/target/arm/vfp.decode | ||
33 | @@ -XXX,XX +XXX,XX @@ VCVT_f64_f16 ---- 1110 1.11 0010 .... 1011 t:1 1.0 .... \ | ||
34 | |||
35 | # VCVTB and VCVTT to f16: Vd format is always vd_sp; | ||
36 | # Vm format depends on size bit | ||
37 | +VCVT_b16_f32 ---- 1110 1.11 0011 .... 1001 t:1 1.0 .... \ | ||
38 | + vd=%vd_sp vm=%vm_sp | ||
39 | VCVT_f16_f32 ---- 1110 1.11 0011 .... 1010 t:1 1.0 .... \ | ||
40 | vd=%vd_sp vm=%vm_sp | ||
41 | VCVT_f16_f64 ---- 1110 1.11 0011 .... 1011 t:1 1.0 .... \ | ||
42 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/translate-a64.c | ||
45 | +++ b/target/arm/translate-a64.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
47 | case 0x3: /* FSQRT */ | ||
48 | gen_helper_vfp_sqrts(tcg_res, tcg_op, cpu_env); | ||
49 | goto done; | ||
50 | + case 0x6: /* BFCVT */ | ||
51 | + gen_fpst = gen_helper_bfcvt; | ||
52 | + break; | ||
53 | case 0x8: /* FRINTN */ | ||
54 | case 0x9: /* FRINTP */ | ||
55 | case 0xa: /* FRINTM */ | ||
56 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
57 | } | ||
58 | break; | ||
59 | |||
60 | + case 0x6: | ||
61 | + switch (type) { | ||
62 | + case 1: /* BFCVT */ | ||
63 | + if (!dc_isar_feature(aa64_bf16, s)) { | ||
64 | + goto do_unallocated; | ||
65 | + } | ||
66 | + if (!fp_access_check(s)) { | ||
67 | + return; | ||
68 | + } | ||
69 | + handle_fp_1src_single(s, opcode, rd, rn); | ||
70 | + break; | ||
71 | + default: | ||
72 | + goto do_unallocated; | ||
73 | + } | ||
74 | + break; | ||
75 | + | ||
76 | default: | ||
77 | do_unallocated: | ||
78 | unallocated_encoding(s); | ||
79 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/arm/translate-vfp.c | ||
82 | +++ b/target/arm/translate-vfp.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f64_f16(DisasContext *s, arg_VCVT_f64_f16 *a) | ||
84 | return true; | ||
85 | } | ||
86 | |||
87 | +static bool trans_VCVT_b16_f32(DisasContext *s, arg_VCVT_b16_f32 *a) | ||
88 | +{ | ||
89 | + TCGv_ptr fpst; | ||
90 | + TCGv_i32 tmp; | ||
91 | + | ||
92 | + if (!dc_isar_feature(aa32_bf16, s)) { | ||
93 | + return false; | ||
94 | + } | 29 | + } |
95 | + | 30 | + |
96 | + if (!vfp_access_check(s)) { | 31 | poff = pred_full_reg_offset(s, pg); |
97 | + return true; | 32 | if (vsz > 16) { |
33 | /* | ||
34 | @@ -XXX,XX +XXX,XX @@ static void do_ldrq(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) | ||
35 | |||
36 | gen_helper_gvec_mem *fn | ||
37 | = ldr_fns[s->mte_active[0]][s->be_data == MO_BE][dtype][0]; | ||
38 | - fn(tcg_env, t_pg, addr, tcg_constant_i32(simd_desc(16, 16, zt))); | ||
39 | + desc = make_svemte_desc(s, 16, 1, dtype_msz(dtype), false, zt); | ||
40 | + fn(tcg_env, t_pg, addr, tcg_constant_i32(desc)); | ||
41 | |||
42 | /* Replicate that first quadword. */ | ||
43 | if (vsz > 16) { | ||
44 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) | ||
45 | unsigned vsz_r32; | ||
46 | TCGv_ptr t_pg; | ||
47 | int poff, doff; | ||
48 | + uint32_t desc; | ||
49 | |||
50 | if (vsz < 32) { | ||
51 | /* | ||
52 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) | ||
53 | } | ||
54 | |||
55 | /* Load the first octaword using the normal predicated load helpers. */ | ||
56 | + if (!s->mte_active[0]) { | ||
57 | + addr = clean_data_tbi(s, addr); | ||
98 | + } | 58 | + } |
99 | + | 59 | |
100 | + fpst = fpstatus_ptr(FPST_FPCR); | 60 | poff = pred_full_reg_offset(s, pg); |
101 | + tmp = tcg_temp_new_i32(); | 61 | if (vsz > 32) { |
102 | + | 62 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
103 | + vfp_load_reg32(tmp, a->vm); | 63 | |
104 | + gen_helper_bfcvt(tmp, tmp, fpst); | 64 | gen_helper_gvec_mem *fn |
105 | + tcg_gen_st16_i32(tmp, cpu_env, vfp_f16_offset(a->vd, a->t)); | 65 | = ldr_fns[s->mte_active[0]][s->be_data == MO_BE][dtype][0]; |
106 | + tcg_temp_free_ptr(fpst); | 66 | - fn(tcg_env, t_pg, addr, tcg_constant_i32(simd_desc(32, 32, zt))); |
107 | + tcg_temp_free_i32(tmp); | 67 | + desc = make_svemte_desc(s, 32, 1, dtype_msz(dtype), false, zt); |
108 | + return true; | 68 | + fn(tcg_env, t_pg, addr, tcg_constant_i32(desc)); |
109 | +} | 69 | |
110 | + | 70 | /* |
111 | static bool trans_VCVT_f16_f32(DisasContext *s, arg_VCVT_f16_f32 *a) | 71 | * Replicate that first octaword. |
112 | { | ||
113 | TCGv_ptr fpst; | ||
114 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/vfp_helper.c | ||
117 | +++ b/target/arm/vfp_helper.c | ||
118 | @@ -XXX,XX +XXX,XX @@ float32 VFP_HELPER(fcvts, d)(float64 x, CPUARMState *env) | ||
119 | return float64_to_float32(x, &env->vfp.fp_status); | ||
120 | } | ||
121 | |||
122 | +uint32_t HELPER(bfcvt)(float32 x, void *status) | ||
123 | +{ | ||
124 | + return float32_to_bfloat16(x, status); | ||
125 | +} | ||
126 | + | ||
127 | /* | ||
128 | * VFP3 fixed point conversion. The AArch32 versions of fix-to-float | ||
129 | * must always round-to-nearest; the AArch64 ones honour the FPSCR | ||
130 | -- | 72 | -- |
131 | 2.20.1 | 73 | 2.34.1 |
132 | |||
133 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The TBI and TCMA bits are located within mtedesc, not desc. | ||
4 | |||
5 | Cc: qemu-stable@nongnu.org | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20210525225817.400336-3-richard.henderson@linaro.org | 8 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
9 | Message-id: 20240207025210.8837-7-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 11 | --- |
8 | target/arm/translate-a64.c | 15 ++++++--------- | 12 | target/arm/tcg/sme_helper.c | 8 ++++---- |
9 | 1 file changed, 6 insertions(+), 9 deletions(-) | 13 | target/arm/tcg/sve_helper.c | 12 ++++++------ |
14 | 2 files changed, 10 insertions(+), 10 deletions(-) | ||
10 | 15 | ||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 16 | diff --git a/target/arm/tcg/sme_helper.c b/target/arm/tcg/sme_helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-a64.c | 18 | --- a/target/arm/tcg/sme_helper.c |
14 | +++ b/target/arm/translate-a64.c | 19 | +++ b/target/arm/tcg/sme_helper.c |
15 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | 20 | @@ -XXX,XX +XXX,XX @@ void sme_ld1_mte(CPUARMState *env, void *za, uint64_t *vg, |
16 | int rd = extract32(insn, 0, 5); | 21 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
17 | 22 | ||
18 | if (mos) { | 23 | /* Perform gross MTE suppression early. */ |
19 | - unallocated_encoding(s); | 24 | - if (!tbi_check(desc, bit55) || |
20 | - return; | 25 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
21 | + goto do_unallocated; | 26 | + if (!tbi_check(mtedesc, bit55) || |
27 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
28 | mtedesc = 0; | ||
22 | } | 29 | } |
23 | 30 | ||
24 | switch (opcode) { | 31 | @@ -XXX,XX +XXX,XX @@ void sme_st1_mte(CPUARMState *env, void *za, uint64_t *vg, target_ulong addr, |
25 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | 32 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
26 | /* FCVT between half, single and double precision */ | 33 | |
27 | int dtype = extract32(opcode, 0, 2); | 34 | /* Perform gross MTE suppression early. */ |
28 | if (type == 2 || dtype == type) { | 35 | - if (!tbi_check(desc, bit55) || |
29 | - unallocated_encoding(s); | 36 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
30 | - return; | 37 | + if (!tbi_check(mtedesc, bit55) || |
31 | + goto do_unallocated; | 38 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { |
32 | } | 39 | mtedesc = 0; |
33 | if (!fp_access_check(s)) { | ||
34 | return; | ||
35 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
36 | |||
37 | case 0x10 ... 0x13: /* FRINT{32,64}{X,Z} */ | ||
38 | if (type > 1 || !dc_isar_feature(aa64_frint, s)) { | ||
39 | - unallocated_encoding(s); | ||
40 | - return; | ||
41 | + goto do_unallocated; | ||
42 | } | ||
43 | /* fall through */ | ||
44 | case 0x0 ... 0x3: | ||
45 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
46 | break; | ||
47 | case 3: | ||
48 | if (!dc_isar_feature(aa64_fp16, s)) { | ||
49 | - unallocated_encoding(s); | ||
50 | - return; | ||
51 | + goto do_unallocated; | ||
52 | } | ||
53 | |||
54 | if (!fp_access_check(s)) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
56 | handle_fp_1src_half(s, opcode, rd, rn); | ||
57 | break; | ||
58 | default: | ||
59 | - unallocated_encoding(s); | ||
60 | + goto do_unallocated; | ||
61 | } | ||
62 | break; | ||
63 | |||
64 | default: | ||
65 | + do_unallocated: | ||
66 | unallocated_encoding(s); | ||
67 | break; | ||
68 | } | 40 | } |
41 | |||
42 | diff --git a/target/arm/tcg/sve_helper.c b/target/arm/tcg/sve_helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/tcg/sve_helper.c | ||
45 | +++ b/target/arm/tcg/sve_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ void sve_ldN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
47 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
48 | |||
49 | /* Perform gross MTE suppression early. */ | ||
50 | - if (!tbi_check(desc, bit55) || | ||
51 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
52 | + if (!tbi_check(mtedesc, bit55) || | ||
53 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
54 | mtedesc = 0; | ||
55 | } | ||
56 | |||
57 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r_mte(CPUARMState *env, void *vg, target_ulong addr, | ||
58 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
59 | |||
60 | /* Perform gross MTE suppression early. */ | ||
61 | - if (!tbi_check(desc, bit55) || | ||
62 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
63 | + if (!tbi_check(mtedesc, bit55) || | ||
64 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
65 | mtedesc = 0; | ||
66 | } | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ void sve_stN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
69 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
70 | |||
71 | /* Perform gross MTE suppression early. */ | ||
72 | - if (!tbi_check(desc, bit55) || | ||
73 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
74 | + if (!tbi_check(mtedesc, bit55) || | ||
75 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
76 | mtedesc = 0; | ||
77 | } | ||
78 | |||
69 | -- | 79 | -- |
70 | 2.20.1 | 80 | 2.34.1 |
71 | |||
72 | diff view generated by jsdifflib |
1 | From: Damien Goutte-Gattat <dgouttegattat@incenp.org> | 1 | The raven_io_ops MemoryRegionOps is the only one in the source tree |
---|---|---|---|
2 | which sets .valid.unaligned to indicate that it should support | ||
3 | unaligned accesses and which does not also set .impl.unaligned to | ||
4 | indicate that its read and write functions can do the unaligned | ||
5 | handling themselves. This is a problem, because at the moment the | ||
6 | core memory system does not implement the support for handling | ||
7 | unaligned accesses by doing a series of aligned accesses and | ||
8 | combining them (system/memory.c:access_with_adjusted_size() has a | ||
9 | TODO comment noting this). | ||
2 | 10 | ||
3 | The 4.x branch of Sphinx introduces a breaking change, as generated man | 11 | Fortunately raven_io_read() and raven_io_write() will correctly deal |
4 | pages are now written to subdirectories corresponding to the manual | 12 | with the case of being passed an unaligned address, so we can fix the |
5 | section they belong to. This results in `make install` erroring out when | 13 | missing unaligned access support by setting .impl.unaligned in the |
6 | attempting to install the man pages, because they are not where it | 14 | MemoryRegionOps struct. |
7 | expects to find them. | ||
8 | 15 | ||
9 | This patch restores the behavior of Sphinx 3.x regarding man pages. | 16 | Fixes: 9a1839164c9c8f06 ("raven: Implement non-contiguous I/O region") |
10 | |||
11 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/256 | ||
12 | Signed-off-by: Damien Goutte-Gattat <dgouttegattat@incenp.org> | ||
13 | Message-id: 20210503161422.15028-1-dgouttegattat@incenp.org | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Tested-by: Cédric Le Goater <clg@redhat.com> | ||
19 | Reviewed-by: Cédric Le Goater <clg@redhat.com> | ||
20 | Message-id: 20240112134640.1775041-1-peter.maydell@linaro.org | ||
16 | --- | 21 | --- |
17 | docs/conf.py | 1 + | 22 | hw/pci-host/raven.c | 1 + |
18 | 1 file changed, 1 insertion(+) | 23 | 1 file changed, 1 insertion(+) |
19 | 24 | ||
20 | diff --git a/docs/conf.py b/docs/conf.py | 25 | diff --git a/hw/pci-host/raven.c b/hw/pci-host/raven.c |
21 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/docs/conf.py | 27 | --- a/hw/pci-host/raven.c |
23 | +++ b/docs/conf.py | 28 | +++ b/hw/pci-host/raven.c |
24 | @@ -XXX,XX +XXX,XX @@ | 29 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps raven_io_ops = { |
25 | ['Stefan Hajnoczi <stefanha@redhat.com>', | 30 | .write = raven_io_write, |
26 | 'Masayoshi Mizuma <m.mizuma@jp.fujitsu.com>'], 1), | 31 | .endianness = DEVICE_LITTLE_ENDIAN, |
27 | ] | 32 | .impl.max_access_size = 4, |
28 | +man_make_section_directory = False | 33 | + .impl.unaligned = true, |
29 | 34 | .valid.unaligned = true, | |
30 | # -- Options for Texinfo output ------------------------------------------- | 35 | }; |
31 | 36 | ||
32 | -- | 37 | -- |
33 | 2.20.1 | 38 | 2.34.1 |
34 | 39 | ||
35 | 40 | diff view generated by jsdifflib |
1 | Coverity points out that in tpm_test_swtpm_migration_test() we | 1 | Suppress the deprecation warning when we're running under qtest, |
---|---|---|---|
2 | assume that src_tpm_addr and dst_tpm_addr are non-NULL (we | 2 | to avoid "make check" including warning messages in its output. |
3 | pass them to tpm_util_migration_start_qemu() which will | ||
4 | unconditionally dereference them) but then later explicitly | ||
5 | check them for NULL. Remove the pointless checks. | ||
6 | |||
7 | Fixes: Coverity CID 1432367, 1432359 | ||
8 | 3 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> | 6 | Message-id: 20240206154151.155620-1-peter.maydell@linaro.org |
12 | Message-id: 20210525134458.6675-6-peter.maydell@linaro.org | ||
13 | --- | 7 | --- |
14 | tests/qtest/tpm-tests.c | 12 ++++-------- | 8 | hw/block/tc58128.c | 4 +++- |
15 | 1 file changed, 4 insertions(+), 8 deletions(-) | 9 | 1 file changed, 3 insertions(+), 1 deletion(-) |
16 | 10 | ||
17 | diff --git a/tests/qtest/tpm-tests.c b/tests/qtest/tpm-tests.c | 11 | diff --git a/hw/block/tc58128.c b/hw/block/tc58128.c |
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/tests/qtest/tpm-tests.c | 13 | --- a/hw/block/tc58128.c |
20 | +++ b/tests/qtest/tpm-tests.c | 14 | +++ b/hw/block/tc58128.c |
21 | @@ -XXX,XX +XXX,XX @@ void tpm_test_swtpm_migration_test(const char *src_tpm_path, | 15 | @@ -XXX,XX +XXX,XX @@ static sh7750_io_device tc58128 = { |
22 | qtest_quit(src_qemu); | 16 | |
23 | 17 | int tc58128_init(struct SH7750State *s, const char *zone1, const char *zone2) | |
24 | tpm_util_swtpm_kill(dst_tpm_pid); | 18 | { |
25 | - if (dst_tpm_addr) { | 19 | - warn_report_once("The TC58128 flash device is deprecated"); |
26 | - g_unlink(dst_tpm_addr->u.q_unix.path); | 20 | + if (!qtest_enabled()) { |
27 | - qapi_free_SocketAddress(dst_tpm_addr); | 21 | + warn_report_once("The TC58128 flash device is deprecated"); |
28 | - } | 22 | + } |
29 | + g_unlink(dst_tpm_addr->u.q_unix.path); | 23 | init_dev(&tc58128_devs[0], zone1); |
30 | + qapi_free_SocketAddress(dst_tpm_addr); | 24 | init_dev(&tc58128_devs[1], zone2); |
31 | 25 | return sh7750_register_io_device(s, &tc58128); | |
32 | tpm_util_swtpm_kill(src_tpm_pid); | ||
33 | - if (src_tpm_addr) { | ||
34 | - g_unlink(src_tpm_addr->u.q_unix.path); | ||
35 | - qapi_free_SocketAddress(src_tpm_addr); | ||
36 | - } | ||
37 | + g_unlink(src_tpm_addr->u.q_unix.path); | ||
38 | + qapi_free_SocketAddress(src_tpm_addr); | ||
39 | } | ||
40 | -- | 26 | -- |
41 | 2.20.1 | 27 | 2.34.1 |
42 | 28 | ||
43 | 29 | diff view generated by jsdifflib |
1 | Coverity notices that the checks against mkstemp() failing in | 1 | We deliberately don't include qtests_npcm7xx in qtests_aarch64, |
---|---|---|---|
2 | create_qcow2_with_mbr() are wrong: mkstemp returns -1 on failure but | 2 | because we already get the coverage of those tests via qtests_arm, |
3 | the check is just "g_assert(fd)". Fix to use "g_assert(fd >= 0)", | 3 | and we don't want to use extra CI minutes testing them twice. |
4 | matching the correct check in create_test_img(). | ||
5 | 4 | ||
6 | Fixes: Coverity CID 1432274 | 5 | In commit 327b680877b79c4b we added it to qtests_aarch64; revert |
6 | that change. | ||
7 | |||
8 | Fixes: 327b680877b79c4b ("tests/qtest: Creating qtest for GMAC Module") | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> | 11 | Message-id: 20240206163043.315535-1-peter.maydell@linaro.org |
10 | Message-id: 20210525134458.6675-4-peter.maydell@linaro.org | ||
11 | --- | 12 | --- |
12 | tests/qtest/hd-geo-test.c | 4 ++-- | 13 | tests/qtest/meson.build | 1 - |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 14 | 1 file changed, 1 deletion(-) |
14 | 15 | ||
15 | diff --git a/tests/qtest/hd-geo-test.c b/tests/qtest/hd-geo-test.c | 16 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/tests/qtest/hd-geo-test.c | 18 | --- a/tests/qtest/meson.build |
18 | +++ b/tests/qtest/hd-geo-test.c | 19 | +++ b/tests/qtest/meson.build |
19 | @@ -XXX,XX +XXX,XX @@ static char *create_qcow2_with_mbr(MBRpartitions mbr, uint64_t sectors) | 20 | @@ -XXX,XX +XXX,XX @@ qtests_aarch64 = \ |
20 | } | 21 | (config_all_devices.has_key('CONFIG_RASPI') ? ['bcm2835-dma-test'] : []) + \ |
21 | 22 | (config_all_accel.has_key('CONFIG_TCG') and \ | |
22 | fd = mkstemp(raw_path); | 23 | config_all_devices.has_key('CONFIG_TPM_TIS_I2C') ? ['tpm-tis-i2c-test'] : []) + \ |
23 | - g_assert(fd); | 24 | - (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ |
24 | + g_assert(fd >= 0); | 25 | ['arm-cpu-features', |
25 | close(fd); | 26 | 'numa-test', |
26 | 27 | 'boot-serial-test', | |
27 | fd = open(raw_path, O_WRONLY); | ||
28 | @@ -XXX,XX +XXX,XX @@ static char *create_qcow2_with_mbr(MBRpartitions mbr, uint64_t sectors) | ||
29 | close(fd); | ||
30 | |||
31 | fd = mkstemp(qcow2_path); | ||
32 | - g_assert(fd); | ||
33 | + g_assert(fd >= 0); | ||
34 | close(fd); | ||
35 | |||
36 | qemu_img_path = getenv("QTEST_QEMU_IMG"); | ||
37 | -- | 28 | -- |
38 | 2.20.1 | 29 | 2.34.1 |
39 | 30 | ||
40 | 31 | diff view generated by jsdifflib |
1 | The e1000e_send_verify() test calls qemu_recv() but doesn't | 1 | Allow changes to the virt GTDT -- we are going to add the IRQ |
---|---|---|---|
2 | check that the call succeeded, which annoys Coverity. Add | 2 | entry for a new timer to it. |
3 | an explicit test check for the length of the data. | ||
4 | 3 | ||
5 | (This is a test check, not a "we assume this syscall always | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | succeeds", so we use g_assert_cmpint() rather than g_assert().) | 5 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> |
6 | Message-id: 20240122143537.233498-2-peter.maydell@linaro.org | ||
7 | --- | ||
8 | tests/qtest/bios-tables-test-allowed-diff.h | 2 ++ | ||
9 | 1 file changed, 2 insertions(+) | ||
7 | 10 | ||
8 | Fixes: Coverity CID 1432324 | 11 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> | ||
11 | Message-id: 20210525134458.6675-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | tests/qtest/e1000e-test.c | 3 ++- | ||
14 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
15 | |||
16 | diff --git a/tests/qtest/e1000e-test.c b/tests/qtest/e1000e-test.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/tests/qtest/e1000e-test.c | 13 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
19 | +++ b/tests/qtest/e1000e-test.c | 14 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
20 | @@ -XXX,XX +XXX,XX @@ static void e1000e_send_verify(QE1000E *d, int *test_sockets, QGuestAllocator *a | 15 | @@ -1 +1,3 @@ |
21 | /* Check data sent to the backend */ | 16 | /* List of comma-separated changed AML files to ignore */ |
22 | ret = qemu_recv(test_sockets[0], &recv_len, sizeof(recv_len), 0); | 17 | +"tests/data/acpi/virt/FACP", |
23 | g_assert_cmpint(ret, == , sizeof(recv_len)); | 18 | +"tests/data/acpi/virt/GTDT", |
24 | - qemu_recv(test_sockets[0], buffer, 64, 0); | ||
25 | + ret = qemu_recv(test_sockets[0], buffer, 64, 0); | ||
26 | + g_assert_cmpint(ret, >=, 5); | ||
27 | g_assert_cmpstr(buffer, == , "TEST"); | ||
28 | |||
29 | /* Free test data buffer */ | ||
30 | -- | 19 | -- |
31 | 2.20.1 | 20 | 2.34.1 |
32 | |||
33 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Armv8.1+ CPUs have the Virtual Host Extension (VHE) which adds a |
---|---|---|---|
2 | 2 | non-secure EL2 virtual timer. We implemented the timer itself in the | |
3 | The operands to tcg_gen_atomic_fetch_s{min,max}_i64 must | 3 | CPU model, but never wired up its IRQ line to the GIC. |
4 | be signed, so that the inputs are properly extended. | 4 | |
5 | Zero extend the result afterward, as needed. | 5 | Wire up the IRQ line (this is always safe whether the CPU has the |
6 | 6 | interrupt or not, since it always creates the outbound IRQ line). | |
7 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/364 | 7 | Report it to the guest via dtb and ACPI if the CPU has the feature. |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | |
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 9 | The DTB binding is documented in the kernel's |
10 | Message-id: 20210602020720.47679-1-richard.henderson@linaro.org | 10 | Documentation/devicetree/bindings/timer/arm\,arch_timer.yaml |
11 | and the ACPI table entries are documented in the ACPI specification | ||
12 | version 6.3 or later. | ||
13 | |||
14 | Because the IRQ line ACPI binding is new in 6.3, we need to bump the | ||
15 | FADT table rev to show that we might be using 6.3 features. | ||
16 | |||
17 | Note that exposing this IRQ in the DTB will trigger a bug in EDK2 | ||
18 | versions prior to edk2-stable202311, for users who use the virt board | ||
19 | with 'virtualization=on' to enable EL2 emulation and are booting an | ||
20 | EDK2 guest BIOS, if that EDK2 has assertions enabled. The effect is | ||
21 | that EDK2 will assert on bootup: | ||
22 | |||
23 | ASSERT [ArmTimerDxe] /home/kraxel/projects/qemu/roms/edk2/ArmVirtPkg/Library/ArmVirtTimerFdtClientLib/ArmVirtTimerFdtClientLib.c(72): PropSize == 36 || PropSize == 48 | ||
24 | |||
25 | If you see that assertion you should do one of: | ||
26 | * update your EDK2 binaries to edk2-stable202311 or newer | ||
27 | * use the 'virt-8.2' versioned machine type | ||
28 | * not use 'virtualization=on' | ||
29 | |||
30 | (The versions shipped with QEMU itself have the fix.) | ||
31 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
33 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> | ||
34 | Message-id: 20240122143537.233498-3-peter.maydell@linaro.org | ||
12 | --- | 35 | --- |
13 | target/arm/translate-a64.c | 13 ++++++++++--- | 36 | include/hw/arm/virt.h | 2 ++ |
14 | 1 file changed, 10 insertions(+), 3 deletions(-) | 37 | hw/arm/virt-acpi-build.c | 20 ++++++++++---- |
15 | 38 | hw/arm/virt.c | 60 ++++++++++++++++++++++++++++++++++------ | |
16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 39 | 3 files changed, 67 insertions(+), 15 deletions(-) |
40 | |||
41 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-a64.c | 43 | --- a/include/hw/arm/virt.h |
19 | +++ b/target/arm/translate-a64.c | 44 | +++ b/include/hw/arm/virt.h |
20 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | 45 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { |
21 | int o3_opc = extract32(insn, 12, 4); | 46 | /* Machines < 6.2 have no support for describing cpu topology to guest */ |
22 | bool r = extract32(insn, 22, 1); | 47 | bool no_cpu_topology; |
23 | bool a = extract32(insn, 23, 1); | 48 | bool no_tcg_lpa2; |
24 | - TCGv_i64 tcg_rs, clean_addr; | 49 | + bool no_ns_el2_virt_timer_irq; |
25 | + TCGv_i64 tcg_rs, tcg_rt, clean_addr; | 50 | }; |
26 | AtomicThreeOpFn *fn = NULL; | 51 | |
27 | + MemOp mop = s->be_data | size | MO_ALIGN; | 52 | struct VirtMachineState { |
28 | 53 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | |
29 | if (is_vector || !dc_isar_feature(aa64_atomics, s)) { | 54 | PCIBus *bus; |
30 | unallocated_encoding(s); | 55 | char *oem_id; |
31 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | 56 | char *oem_table_id; |
32 | break; | 57 | + bool ns_el2_virt_timer_irq; |
33 | case 004: /* LDSMAX */ | 58 | }; |
34 | fn = tcg_gen_atomic_fetch_smax_i64; | 59 | |
35 | + mop |= MO_SIGN; | 60 | #define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) |
36 | break; | 61 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c |
37 | case 005: /* LDSMIN */ | 62 | index XXXXXXX..XXXXXXX 100644 |
38 | fn = tcg_gen_atomic_fetch_smin_i64; | 63 | --- a/hw/arm/virt-acpi-build.c |
39 | + mop |= MO_SIGN; | 64 | +++ b/hw/arm/virt-acpi-build.c |
40 | break; | 65 | @@ -XXX,XX +XXX,XX @@ build_srat(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
41 | case 006: /* LDUMAX */ | 66 | } |
42 | fn = tcg_gen_atomic_fetch_umax_i64; | 67 | |
43 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | 68 | /* |
69 | - * ACPI spec, Revision 5.1 | ||
70 | - * 5.2.24 Generic Timer Description Table (GTDT) | ||
71 | + * ACPI spec, Revision 6.5 | ||
72 | + * 5.2.25 Generic Timer Description Table (GTDT) | ||
73 | */ | ||
74 | static void | ||
75 | build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
76 | @@ -XXX,XX +XXX,XX @@ build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
77 | uint32_t irqflags = vmc->claim_edge_triggered_timers ? | ||
78 | 1 : /* Interrupt is Edge triggered */ | ||
79 | 0; /* Interrupt is Level triggered */ | ||
80 | - AcpiTable table = { .sig = "GTDT", .rev = 2, .oem_id = vms->oem_id, | ||
81 | + AcpiTable table = { .sig = "GTDT", .rev = 3, .oem_id = vms->oem_id, | ||
82 | .oem_table_id = vms->oem_table_id }; | ||
83 | |||
84 | acpi_table_begin(&table, table_data); | ||
85 | @@ -XXX,XX +XXX,XX @@ build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
86 | build_append_int_noprefix(table_data, 0, 4); | ||
87 | /* Platform Timer Offset */ | ||
88 | build_append_int_noprefix(table_data, 0, 4); | ||
89 | - | ||
90 | + if (vms->ns_el2_virt_timer_irq) { | ||
91 | + /* Virtual EL2 Timer GSIV */ | ||
92 | + build_append_int_noprefix(table_data, ARCH_TIMER_NS_EL2_VIRT_IRQ, 4); | ||
93 | + /* Virtual EL2 Timer Flags */ | ||
94 | + build_append_int_noprefix(table_data, irqflags, 4); | ||
95 | + } else { | ||
96 | + build_append_int_noprefix(table_data, 0, 4); | ||
97 | + build_append_int_noprefix(table_data, 0, 4); | ||
98 | + } | ||
99 | acpi_table_end(linker, &table); | ||
100 | } | ||
101 | |||
102 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
103 | static void build_fadt_rev6(GArray *table_data, BIOSLinker *linker, | ||
104 | VirtMachineState *vms, unsigned dsdt_tbl_offset) | ||
105 | { | ||
106 | - /* ACPI v6.0 */ | ||
107 | + /* ACPI v6.3 */ | ||
108 | AcpiFadtData fadt = { | ||
109 | .rev = 6, | ||
110 | - .minor_ver = 0, | ||
111 | + .minor_ver = 3, | ||
112 | .flags = 1 << ACPI_FADT_F_HW_REDUCED_ACPI, | ||
113 | .xdsdt_tbl_offset = &dsdt_tbl_offset, | ||
114 | }; | ||
115 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/hw/arm/virt.c | ||
118 | +++ b/hw/arm/virt.c | ||
119 | @@ -XXX,XX +XXX,XX @@ static void create_randomness(MachineState *ms, const char *node) | ||
120 | qemu_fdt_setprop(ms->fdt, node, "rng-seed", seed.rng, sizeof(seed.rng)); | ||
121 | } | ||
122 | |||
123 | +/* | ||
124 | + * The CPU object always exposes the NS EL2 virt timer IRQ line, | ||
125 | + * but we don't want to advertise it to the guest in the dtb or ACPI | ||
126 | + * table unless it's really going to do something. | ||
127 | + */ | ||
128 | +static bool ns_el2_virt_timer_present(void) | ||
129 | +{ | ||
130 | + ARMCPU *cpu = ARM_CPU(qemu_get_cpu(0)); | ||
131 | + CPUARMState *env = &cpu->env; | ||
132 | + | ||
133 | + return arm_feature(env, ARM_FEATURE_AARCH64) && | ||
134 | + arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu); | ||
135 | +} | ||
136 | + | ||
137 | static void create_fdt(VirtMachineState *vms) | ||
138 | { | ||
139 | MachineState *ms = MACHINE(vms); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
141 | "arm,armv7-timer"); | ||
44 | } | 142 | } |
45 | 143 | qemu_fdt_setprop(ms->fdt, "/timer", "always-on", NULL, 0); | |
46 | tcg_rs = read_cpu_reg(s, rs, true); | 144 | - qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", |
47 | + tcg_rt = cpu_reg(s, rt); | 145 | - GIC_FDT_IRQ_TYPE_PPI, |
48 | 146 | - INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, | |
49 | if (o3_opc == 1) { /* LDCLR */ | 147 | - GIC_FDT_IRQ_TYPE_PPI, |
50 | tcg_gen_not_i64(tcg_rs, tcg_rs); | 148 | - INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, |
51 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | 149 | - GIC_FDT_IRQ_TYPE_PPI, |
52 | /* The tcg atomic primitives are all full barriers. Therefore we | 150 | - INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, |
53 | * can ignore the Acquire and Release bits of this instruction. | 151 | - GIC_FDT_IRQ_TYPE_PPI, |
54 | */ | 152 | - INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags); |
55 | - fn(cpu_reg(s, rt), clean_addr, tcg_rs, get_mem_index(s), | 153 | + if (vms->ns_el2_virt_timer_irq) { |
56 | - s->be_data | size | MO_ALIGN); | 154 | + qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", |
57 | + fn(tcg_rt, clean_addr, tcg_rs, get_mem_index(s), mop); | 155 | + GIC_FDT_IRQ_TYPE_PPI, |
58 | + | 156 | + INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, |
59 | + if ((mop & MO_SIGN) && size != MO_64) { | 157 | + GIC_FDT_IRQ_TYPE_PPI, |
60 | + tcg_gen_ext32u_i64(tcg_rt, tcg_rt); | 158 | + INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, |
159 | + GIC_FDT_IRQ_TYPE_PPI, | ||
160 | + INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
161 | + GIC_FDT_IRQ_TYPE_PPI, | ||
162 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags, | ||
163 | + GIC_FDT_IRQ_TYPE_PPI, | ||
164 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_VIRT_IRQ), irqflags); | ||
165 | + } else { | ||
166 | + qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", | ||
167 | + GIC_FDT_IRQ_TYPE_PPI, | ||
168 | + INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, | ||
169 | + GIC_FDT_IRQ_TYPE_PPI, | ||
170 | + INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, | ||
171 | + GIC_FDT_IRQ_TYPE_PPI, | ||
172 | + INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
173 | + GIC_FDT_IRQ_TYPE_PPI, | ||
174 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags); | ||
61 | + } | 175 | + } |
62 | } | 176 | } |
63 | 177 | ||
64 | /* | 178 | static void fdt_add_cpu_nodes(const VirtMachineState *vms) |
179 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, MemoryRegion *mem) | ||
180 | [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, | ||
181 | [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, | ||
182 | [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, | ||
183 | + [GTIMER_HYPVIRT] = ARCH_TIMER_NS_EL2_VIRT_IRQ, | ||
184 | }; | ||
185 | |||
186 | for (unsigned irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
187 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
188 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
189 | object_unref(cpuobj); | ||
190 | } | ||
191 | + | ||
192 | + /* Now we've created the CPUs we can see if they have the hypvirt timer */ | ||
193 | + vms->ns_el2_virt_timer_irq = ns_el2_virt_timer_present() && | ||
194 | + !vmc->no_ns_el2_virt_timer_irq; | ||
195 | + | ||
196 | fdt_add_timer_nodes(vms); | ||
197 | fdt_add_cpu_nodes(vms); | ||
198 | |||
199 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(9, 0) | ||
200 | |||
201 | static void virt_machine_8_2_options(MachineClass *mc) | ||
202 | { | ||
203 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
204 | + | ||
205 | virt_machine_9_0_options(mc); | ||
206 | compat_props_add(mc->compat_props, hw_compat_8_2, hw_compat_8_2_len); | ||
207 | + /* | ||
208 | + * Don't expose NS_EL2_VIRT timer IRQ in DTB on ACPI on 8.2 and | ||
209 | + * earlier machines. (Exposing it tickles a bug in older EDK2 | ||
210 | + * guest BIOS binaries.) | ||
211 | + */ | ||
212 | + vmc->no_ns_el2_virt_timer_irq = true; | ||
213 | } | ||
214 | DEFINE_VIRT_MACHINE(8, 2) | ||
215 | |||
65 | -- | 216 | -- |
66 | 2.20.1 | 217 | 2.34.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | Coverity notes that we don't check for dup2() failing. Add some | 1 | Update the virt golden reference files to say that the FACP is ACPI |
---|---|---|---|
2 | assertions so that if it does ever happen we get some indication. | 2 | v6.3, and the GTDT table is a revision 3 table with space for the |
3 | (This is similar to how we handle other "don't expect this syscall to | 3 | virtual EL2 timer. |
4 | fail" checks in this test code.) | 4 | |
5 | 5 | Diffs from iasl: | |
6 | Fixes: Coverity CID 1432346 | 6 | |
7 | @@ -XXX,XX +XXX,XX @@ | ||
8 | /* | ||
9 | * Intel ACPI Component Architecture | ||
10 | * AML/ASL+ Disassembler version 20200925 (64-bit version) | ||
11 | * Copyright (c) 2000 - 2020 Intel Corporation | ||
12 | * | ||
13 | - * Disassembly of tests/data/acpi/virt/FACP, Mon Jan 22 13:48:40 2024 | ||
14 | + * Disassembly of /tmp/aml-W8RZH2, Mon Jan 22 13:48:40 2024 | ||
15 | * | ||
16 | * ACPI Data Table [FACP] | ||
17 | * | ||
18 | * Format: [HexOffset DecimalOffset ByteLength] FieldName : FieldValue | ||
19 | */ | ||
20 | |||
21 | [000h 0000 4] Signature : "FACP" [Fixed ACPI Description Table (FADT)] | ||
22 | [004h 0004 4] Table Length : 00000114 | ||
23 | [008h 0008 1] Revision : 06 | ||
24 | -[009h 0009 1] Checksum : 15 | ||
25 | +[009h 0009 1] Checksum : 12 | ||
26 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
27 | [010h 0016 8] Oem Table ID : "BXPC " | ||
28 | [018h 0024 4] Oem Revision : 00000001 | ||
29 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
30 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
31 | |||
32 | [024h 0036 4] FACS Address : 00000000 | ||
33 | [028h 0040 4] DSDT Address : 00000000 | ||
34 | [02Ch 0044 1] Model : 00 | ||
35 | [02Dh 0045 1] PM Profile : 00 [Unspecified] | ||
36 | [02Eh 0046 2] SCI Interrupt : 0000 | ||
37 | [030h 0048 4] SMI Command Port : 00000000 | ||
38 | [034h 0052 1] ACPI Enable Value : 00 | ||
39 | [035h 0053 1] ACPI Disable Value : 00 | ||
40 | [036h 0054 1] S4BIOS Command : 00 | ||
41 | [037h 0055 1] P-State Control : 00 | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | Use APIC Physical Destination Mode (V4) : 0 | ||
44 | Hardware Reduced (V5) : 1 | ||
45 | Low Power S0 Idle (V5) : 0 | ||
46 | |||
47 | [074h 0116 12] Reset Register : [Generic Address Structure] | ||
48 | [074h 0116 1] Space ID : 00 [SystemMemory] | ||
49 | [075h 0117 1] Bit Width : 00 | ||
50 | [076h 0118 1] Bit Offset : 00 | ||
51 | [077h 0119 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
52 | [078h 0120 8] Address : 0000000000000000 | ||
53 | |||
54 | [080h 0128 1] Value to cause reset : 00 | ||
55 | [081h 0129 2] ARM Flags (decoded below) : 0003 | ||
56 | PSCI Compliant : 1 | ||
57 | Must use HVC for PSCI : 1 | ||
58 | |||
59 | -[083h 0131 1] FADT Minor Revision : 00 | ||
60 | +[083h 0131 1] FADT Minor Revision : 03 | ||
61 | [084h 0132 8] FACS Address : 0000000000000000 | ||
62 | [08Ch 0140 8] DSDT Address : 0000000000000000 | ||
63 | [094h 0148 12] PM1A Event Block : [Generic Address Structure] | ||
64 | [094h 0148 1] Space ID : 00 [SystemMemory] | ||
65 | [095h 0149 1] Bit Width : 00 | ||
66 | [096h 0150 1] Bit Offset : 00 | ||
67 | [097h 0151 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
68 | [098h 0152 8] Address : 0000000000000000 | ||
69 | |||
70 | [0A0h 0160 12] PM1B Event Block : [Generic Address Structure] | ||
71 | [0A0h 0160 1] Space ID : 00 [SystemMemory] | ||
72 | [0A1h 0161 1] Bit Width : 00 | ||
73 | [0A2h 0162 1] Bit Offset : 00 | ||
74 | [0A3h 0163 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
75 | [0A4h 0164 8] Address : 0000000000000000 | ||
76 | |||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | [0F5h 0245 1] Bit Width : 00 | ||
79 | [0F6h 0246 1] Bit Offset : 00 | ||
80 | [0F7h 0247 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
81 | [0F8h 0248 8] Address : 0000000000000000 | ||
82 | |||
83 | [100h 0256 12] Sleep Status Register : [Generic Address Structure] | ||
84 | [100h 0256 1] Space ID : 00 [SystemMemory] | ||
85 | [101h 0257 1] Bit Width : 00 | ||
86 | [102h 0258 1] Bit Offset : 00 | ||
87 | [103h 0259 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
88 | [104h 0260 8] Address : 0000000000000000 | ||
89 | |||
90 | [10Ch 0268 8] Hypervisor ID : 00000000554D4551 | ||
91 | |||
92 | Raw Table Data: Length 276 (0x114) | ||
93 | |||
94 | - 0000: 46 41 43 50 14 01 00 00 06 15 42 4F 43 48 53 20 // FACP......BOCHS | ||
95 | + 0000: 46 41 43 50 14 01 00 00 06 12 42 4F 43 48 53 20 // FACP......BOCHS | ||
96 | 0010: 42 58 50 43 20 20 20 20 01 00 00 00 42 58 50 43 // BXPC ....BXPC | ||
97 | 0020: 01 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
98 | 0030: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
99 | 0040: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
100 | 0050: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
101 | 0060: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
102 | 0070: 00 00 10 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
103 | - 0080: 00 03 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
104 | + 0080: 00 03 00 03 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
105 | 0090: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
106 | 00A0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
107 | 00B0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
108 | 00C0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
109 | 00D0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
110 | 00E0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
111 | 00F0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
112 | 0100: 00 00 00 00 00 00 00 00 00 00 00 00 51 45 4D 55 // ............QEMU | ||
113 | 0110: 00 00 00 00 // .... | ||
114 | |||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | /* | ||
117 | * Intel ACPI Component Architecture | ||
118 | * AML/ASL+ Disassembler version 20200925 (64-bit version) | ||
119 | * Copyright (c) 2000 - 2020 Intel Corporation | ||
120 | * | ||
121 | - * Disassembly of tests/data/acpi/virt/GTDT, Mon Jan 22 13:48:40 2024 | ||
122 | + * Disassembly of /tmp/aml-XDSZH2, Mon Jan 22 13:48:40 2024 | ||
123 | * | ||
124 | * ACPI Data Table [GTDT] | ||
125 | * | ||
126 | * Format: [HexOffset DecimalOffset ByteLength] FieldName : FieldValue | ||
127 | */ | ||
128 | |||
129 | [000h 0000 4] Signature : "GTDT" [Generic Timer Description Table] | ||
130 | -[004h 0004 4] Table Length : 00000060 | ||
131 | -[008h 0008 1] Revision : 02 | ||
132 | -[009h 0009 1] Checksum : 9C | ||
133 | +[004h 0004 4] Table Length : 00000068 | ||
134 | +[008h 0008 1] Revision : 03 | ||
135 | +[009h 0009 1] Checksum : 93 | ||
136 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
137 | [010h 0016 8] Oem Table ID : "BXPC " | ||
138 | [018h 0024 4] Oem Revision : 00000001 | ||
139 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
140 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
141 | |||
142 | [024h 0036 8] Counter Block Address : FFFFFFFFFFFFFFFF | ||
143 | [02Ch 0044 4] Reserved : 00000000 | ||
144 | |||
145 | [030h 0048 4] Secure EL1 Interrupt : 0000001D | ||
146 | [034h 0052 4] EL1 Flags (decoded below) : 00000000 | ||
147 | Trigger Mode : 0 | ||
148 | Polarity : 0 | ||
149 | Always On : 0 | ||
150 | |||
151 | [038h 0056 4] Non-Secure EL1 Interrupt : 0000001E | ||
152 | @@ -XXX,XX +XXX,XX @@ | ||
153 | |||
154 | [040h 0064 4] Virtual Timer Interrupt : 0000001B | ||
155 | [044h 0068 4] VT Flags (decoded below) : 00000000 | ||
156 | Trigger Mode : 0 | ||
157 | Polarity : 0 | ||
158 | Always On : 0 | ||
159 | |||
160 | [048h 0072 4] Non-Secure EL2 Interrupt : 0000001A | ||
161 | [04Ch 0076 4] NEL2 Flags (decoded below) : 00000000 | ||
162 | Trigger Mode : 0 | ||
163 | Polarity : 0 | ||
164 | Always On : 0 | ||
165 | [050h 0080 8] Counter Read Block Address : FFFFFFFFFFFFFFFF | ||
166 | |||
167 | [058h 0088 4] Platform Timer Count : 00000000 | ||
168 | [05Ch 0092 4] Platform Timer Offset : 00000000 | ||
169 | +[060h 0096 4] Virtual EL2 Timer GSIV : 00000000 | ||
170 | +[064h 0100 4] Virtual EL2 Timer Flags : 00000000 | ||
171 | |||
172 | -Raw Table Data: Length 96 (0x60) | ||
173 | +Raw Table Data: Length 104 (0x68) | ||
174 | |||
175 | - 0000: 47 54 44 54 60 00 00 00 02 9C 42 4F 43 48 53 20 // GTDT`.....BOCHS | ||
176 | + 0000: 47 54 44 54 68 00 00 00 03 93 42 4F 43 48 53 20 // GTDTh.....BOCHS | ||
177 | 0010: 42 58 50 43 20 20 20 20 01 00 00 00 42 58 50 43 // BXPC ....BXPC | ||
178 | 0020: 01 00 00 00 FF FF FF FF FF FF FF FF 00 00 00 00 // ................ | ||
179 | 0030: 1D 00 00 00 00 00 00 00 1E 00 00 00 04 00 00 00 // ................ | ||
180 | 0040: 1B 00 00 00 00 00 00 00 1A 00 00 00 00 00 00 00 // ................ | ||
181 | 0050: FF FF FF FF FF FF FF FF 00 00 00 00 00 00 00 00 // ................ | ||
182 | + 0060: 00 00 00 00 00 00 00 00 // ........ | ||
183 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 184 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> | 185 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> |
9 | Message-id: 20210525134458.6675-2-peter.maydell@linaro.org | 186 | Message-id: 20240122143537.233498-4-peter.maydell@linaro.org |
10 | --- | 187 | --- |
11 | tests/qtest/bios-tables-test.c | 8 ++++++-- | 188 | tests/qtest/bios-tables-test-allowed-diff.h | 2 -- |
12 | 1 file changed, 6 insertions(+), 2 deletions(-) | 189 | tests/data/acpi/virt/FACP | Bin 276 -> 276 bytes |
13 | 190 | tests/data/acpi/virt/GTDT | Bin 96 -> 104 bytes | |
14 | diff --git a/tests/qtest/bios-tables-test.c b/tests/qtest/bios-tables-test.c | 191 | 3 files changed, 2 deletions(-) |
192 | |||
193 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | 194 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/tests/qtest/bios-tables-test.c | 195 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
17 | +++ b/tests/qtest/bios-tables-test.c | 196 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
18 | @@ -XXX,XX +XXX,XX @@ static void test_acpi_asl(test_data *data) | 197 | @@ -1,3 +1 @@ |
19 | exp_sdt->asl_file, sdt->asl_file); | 198 | /* List of comma-separated changed AML files to ignore */ |
20 | int out = dup(STDOUT_FILENO); | 199 | -"tests/data/acpi/virt/FACP", |
21 | int ret G_GNUC_UNUSED; | 200 | -"tests/data/acpi/virt/GTDT", |
22 | + int dupret; | 201 | diff --git a/tests/data/acpi/virt/FACP b/tests/data/acpi/virt/FACP |
23 | 202 | index XXXXXXX..XXXXXXX 100644 | |
24 | - dup2(STDERR_FILENO, STDOUT_FILENO); | 203 | GIT binary patch |
25 | + g_assert(out >= 0); | 204 | delta 25 |
26 | + dupret = dup2(STDERR_FILENO, STDOUT_FILENO); | 205 | gcmbQjG=+)F&CxkPgpq-PO=u!l<;2F$$vli407<0<)c^nh |
27 | + g_assert(dupret >= 0); | 206 | |
28 | ret = system(diff) ; | 207 | delta 28 |
29 | - dup2(out, STDOUT_FILENO); | 208 | kcmbQjG=+)F&CxkPgpq-PO>`nx<-|!<6Akz$^DuG%0AAS!ssI20 |
30 | + dupret = dup2(out, STDOUT_FILENO); | 209 | |
31 | + g_assert(dupret >= 0); | 210 | diff --git a/tests/data/acpi/virt/GTDT b/tests/data/acpi/virt/GTDT |
32 | close(out); | 211 | index XXXXXXX..XXXXXXX 100644 |
33 | g_free(diff); | 212 | GIT binary patch |
34 | } | 213 | delta 25 |
214 | bcmYeu;BpUf3CUn!U|^m+kt>V?$N&QXMtB4L | ||
215 | |||
216 | delta 16 | ||
217 | Xcmc~u;BpUf2}xjJU|^avkt+-UB60)u | ||
218 | |||
35 | -- | 219 | -- |
36 | 2.20.1 | 220 | 2.34.1 |
37 | |||
38 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | The patchset adding the GMAC ethernet to this SoC crossed in the |
---|---|---|---|
2 | mail with the patchset cleaning up the NIC handling. When we | ||
3 | create the GMAC modules we must call qemu_configure_nic_device() | ||
4 | so that the user has the opportunity to use the -nic commandline | ||
5 | option to create a network backend and connect it to the GMACs. | ||
2 | 6 | ||
3 | We will need more than a single field for hvf going forward. To keep | 7 | Add the missing call. |
4 | the global vcpu struct uncluttered, let's allocate a special hvf vcpu | ||
5 | struct, similar to how hax does it. | ||
6 | 8 | ||
7 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | 9 | Fixes: 21e5326a7c ("hw/arm: Add GMAC devices to NPCM7XX SoC") |
8 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
9 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
12 | Message-id: 20210519202253.76782-12-agraf@csgraf.de | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: David Woodhouse <dwmw@amazon.co.uk> | ||
12 | Message-id: 20240206171231.396392-2-peter.maydell@linaro.org | ||
15 | --- | 13 | --- |
16 | include/hw/core/cpu.h | 3 +- | 14 | hw/arm/npcm7xx.c | 1 + |
17 | include/sysemu/hvf_int.h | 4 + | 15 | 1 file changed, 1 insertion(+) |
18 | target/i386/hvf/vmx.h | 24 +++-- | ||
19 | accel/hvf/hvf-accel-ops.c | 8 +- | ||
20 | target/i386/hvf/hvf.c | 104 +++++++++--------- | ||
21 | target/i386/hvf/x86.c | 28 ++--- | ||
22 | target/i386/hvf/x86_descr.c | 26 ++--- | ||
23 | target/i386/hvf/x86_emu.c | 62 +++++------ | ||
24 | target/i386/hvf/x86_mmu.c | 4 +- | ||
25 | target/i386/hvf/x86_task.c | 12 +-- | ||
26 | target/i386/hvf/x86hvf.c | 210 ++++++++++++++++++------------------ | ||
27 | 11 files changed, 248 insertions(+), 237 deletions(-) | ||
28 | 16 | ||
29 | diff --git a/include/hw/core/cpu.h b/include/hw/core/cpu.h | 17 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c |
30 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/core/cpu.h | 19 | --- a/hw/arm/npcm7xx.c |
32 | +++ b/include/hw/core/cpu.h | 20 | +++ b/hw/arm/npcm7xx.c |
33 | @@ -XXX,XX +XXX,XX @@ struct KVMState; | 21 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) |
34 | struct kvm_run; | 22 | for (i = 0; i < ARRAY_SIZE(s->gmac); i++) { |
35 | 23 | SysBusDevice *sbd = SYS_BUS_DEVICE(&s->gmac[i]); | |
36 | struct hax_vcpu_state; | 24 | |
37 | +struct hvf_vcpu_state; | 25 | + qemu_configure_nic_device(DEVICE(sbd), false, NULL); |
38 | 26 | /* | |
39 | #define TB_JMP_CACHE_BITS 12 | 27 | * The device exists regardless of whether it's connected to a QEMU |
40 | #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS) | 28 | * netdev backend. So always instantiate it even if there is no |
41 | @@ -XXX,XX +XXX,XX @@ struct CPUState { | ||
42 | |||
43 | struct hax_vcpu_state *hax_vcpu; | ||
44 | |||
45 | - int hvf_fd; | ||
46 | + struct hvf_vcpu_state *hvf; | ||
47 | |||
48 | /* track IOMMUs whose translations we've cached in the TCG TLB */ | ||
49 | GArray *iommu_notifiers; | ||
50 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/sysemu/hvf_int.h | ||
53 | +++ b/include/sysemu/hvf_int.h | ||
54 | @@ -XXX,XX +XXX,XX @@ struct HVFState { | ||
55 | }; | ||
56 | extern HVFState *hvf_state; | ||
57 | |||
58 | +struct hvf_vcpu_state { | ||
59 | + int fd; | ||
60 | +}; | ||
61 | + | ||
62 | void assert_hvf_ok(hv_return_t ret); | ||
63 | int hvf_arch_init_vcpu(CPUState *cpu); | ||
64 | void hvf_arch_vcpu_destroy(CPUState *cpu); | ||
65 | diff --git a/target/i386/hvf/vmx.h b/target/i386/hvf/vmx.h | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/i386/hvf/vmx.h | ||
68 | +++ b/target/i386/hvf/vmx.h | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | #include "vmcs.h" | ||
71 | #include "cpu.h" | ||
72 | #include "x86.h" | ||
73 | +#include "sysemu/hvf.h" | ||
74 | +#include "sysemu/hvf_int.h" | ||
75 | |||
76 | #include "exec/address-spaces.h" | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ static inline void macvm_set_rip(CPUState *cpu, uint64_t rip) | ||
79 | uint64_t val; | ||
80 | |||
81 | /* BUG, should take considering overlap.. */ | ||
82 | - wreg(cpu->hvf_fd, HV_X86_RIP, rip); | ||
83 | + wreg(cpu->hvf->fd, HV_X86_RIP, rip); | ||
84 | env->eip = rip; | ||
85 | |||
86 | /* after moving forward in rip, we need to clean INTERRUPTABILITY */ | ||
87 | - val = rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
88 | + val = rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
89 | if (val & (VMCS_INTERRUPTIBILITY_STI_BLOCKING | | ||
90 | VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)) { | ||
91 | env->hflags &= ~HF_INHIBIT_IRQ_MASK; | ||
92 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY, | ||
93 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY, | ||
94 | val & ~(VMCS_INTERRUPTIBILITY_STI_BLOCKING | | ||
95 | VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)); | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static inline void vmx_clear_nmi_blocking(CPUState *cpu) | ||
98 | CPUX86State *env = &x86_cpu->env; | ||
99 | |||
100 | env->hflags2 &= ~HF2_NMI_MASK; | ||
101 | - uint32_t gi = (uint32_t) rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
102 | + uint32_t gi = (uint32_t) rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
103 | gi &= ~VMCS_INTERRUPTIBILITY_NMI_BLOCKING; | ||
104 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY, gi); | ||
105 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY, gi); | ||
106 | } | ||
107 | |||
108 | static inline void vmx_set_nmi_blocking(CPUState *cpu) | ||
109 | @@ -XXX,XX +XXX,XX @@ static inline void vmx_set_nmi_blocking(CPUState *cpu) | ||
110 | CPUX86State *env = &x86_cpu->env; | ||
111 | |||
112 | env->hflags2 |= HF2_NMI_MASK; | ||
113 | - uint32_t gi = (uint32_t)rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
114 | + uint32_t gi = (uint32_t)rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
115 | gi |= VMCS_INTERRUPTIBILITY_NMI_BLOCKING; | ||
116 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY, gi); | ||
117 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY, gi); | ||
118 | } | ||
119 | |||
120 | static inline void vmx_set_nmi_window_exiting(CPUState *cpu) | ||
121 | { | ||
122 | uint64_t val; | ||
123 | - val = rvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS); | ||
124 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, val | | ||
125 | + val = rvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS); | ||
126 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, val | | ||
127 | VMCS_PRI_PROC_BASED_CTLS_NMI_WINDOW_EXITING); | ||
128 | |||
129 | } | ||
130 | @@ -XXX,XX +XXX,XX @@ static inline void vmx_clear_nmi_window_exiting(CPUState *cpu) | ||
131 | { | ||
132 | |||
133 | uint64_t val; | ||
134 | - val = rvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS); | ||
135 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, val & | ||
136 | + val = rvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS); | ||
137 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, val & | ||
138 | ~VMCS_PRI_PROC_BASED_CTLS_NMI_WINDOW_EXITING); | ||
139 | } | ||
140 | |||
141 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/accel/hvf/hvf-accel-ops.c | ||
144 | +++ b/accel/hvf/hvf-accel-ops.c | ||
145 | @@ -XXX,XX +XXX,XX @@ type_init(hvf_type_init); | ||
146 | |||
147 | static void hvf_vcpu_destroy(CPUState *cpu) | ||
148 | { | ||
149 | - hv_return_t ret = hv_vcpu_destroy(cpu->hvf_fd); | ||
150 | + hv_return_t ret = hv_vcpu_destroy(cpu->hvf->fd); | ||
151 | assert_hvf_ok(ret); | ||
152 | |||
153 | hvf_arch_vcpu_destroy(cpu); | ||
154 | + g_free(cpu->hvf); | ||
155 | + cpu->hvf = NULL; | ||
156 | } | ||
157 | |||
158 | static int hvf_init_vcpu(CPUState *cpu) | ||
159 | { | ||
160 | int r; | ||
161 | |||
162 | + cpu->hvf = g_malloc0(sizeof(*cpu->hvf)); | ||
163 | + | ||
164 | /* init cpu signals */ | ||
165 | sigset_t set; | ||
166 | struct sigaction sigact; | ||
167 | @@ -XXX,XX +XXX,XX @@ static int hvf_init_vcpu(CPUState *cpu) | ||
168 | pthread_sigmask(SIG_BLOCK, NULL, &set); | ||
169 | sigdelset(&set, SIG_IPI); | ||
170 | |||
171 | - r = hv_vcpu_create((hv_vcpuid_t *)&cpu->hvf_fd, HV_VCPU_DEFAULT); | ||
172 | + r = hv_vcpu_create((hv_vcpuid_t *)&cpu->hvf->fd, HV_VCPU_DEFAULT); | ||
173 | cpu->vcpu_dirty = 1; | ||
174 | assert_hvf_ok(r); | ||
175 | |||
176 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c | ||
177 | index XXXXXXX..XXXXXXX 100644 | ||
178 | --- a/target/i386/hvf/hvf.c | ||
179 | +++ b/target/i386/hvf/hvf.c | ||
180 | @@ -XXX,XX +XXX,XX @@ void vmx_update_tpr(CPUState *cpu) | ||
181 | int tpr = cpu_get_apic_tpr(x86_cpu->apic_state) << 4; | ||
182 | int irr = apic_get_highest_priority_irr(x86_cpu->apic_state); | ||
183 | |||
184 | - wreg(cpu->hvf_fd, HV_X86_TPR, tpr); | ||
185 | + wreg(cpu->hvf->fd, HV_X86_TPR, tpr); | ||
186 | if (irr == -1) { | ||
187 | - wvmcs(cpu->hvf_fd, VMCS_TPR_THRESHOLD, 0); | ||
188 | + wvmcs(cpu->hvf->fd, VMCS_TPR_THRESHOLD, 0); | ||
189 | } else { | ||
190 | - wvmcs(cpu->hvf_fd, VMCS_TPR_THRESHOLD, (irr > tpr) ? tpr >> 4 : | ||
191 | + wvmcs(cpu->hvf->fd, VMCS_TPR_THRESHOLD, (irr > tpr) ? tpr >> 4 : | ||
192 | irr >> 4); | ||
193 | } | ||
194 | } | ||
195 | @@ -XXX,XX +XXX,XX @@ void vmx_update_tpr(CPUState *cpu) | ||
196 | static void update_apic_tpr(CPUState *cpu) | ||
197 | { | ||
198 | X86CPU *x86_cpu = X86_CPU(cpu); | ||
199 | - int tpr = rreg(cpu->hvf_fd, HV_X86_TPR) >> 4; | ||
200 | + int tpr = rreg(cpu->hvf->fd, HV_X86_TPR) >> 4; | ||
201 | cpu_set_apic_tpr(x86_cpu->apic_state, tpr); | ||
202 | } | ||
203 | |||
204 | @@ -XXX,XX +XXX,XX @@ int hvf_arch_init_vcpu(CPUState *cpu) | ||
205 | } | ||
206 | |||
207 | /* set VMCS control fields */ | ||
208 | - wvmcs(cpu->hvf_fd, VMCS_PIN_BASED_CTLS, | ||
209 | + wvmcs(cpu->hvf->fd, VMCS_PIN_BASED_CTLS, | ||
210 | cap2ctrl(hvf_state->hvf_caps->vmx_cap_pinbased, | ||
211 | VMCS_PIN_BASED_CTLS_EXTINT | | ||
212 | VMCS_PIN_BASED_CTLS_NMI | | ||
213 | VMCS_PIN_BASED_CTLS_VNMI)); | ||
214 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, | ||
215 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, | ||
216 | cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased, | ||
217 | VMCS_PRI_PROC_BASED_CTLS_HLT | | ||
218 | VMCS_PRI_PROC_BASED_CTLS_MWAIT | | ||
219 | VMCS_PRI_PROC_BASED_CTLS_TSC_OFFSET | | ||
220 | VMCS_PRI_PROC_BASED_CTLS_TPR_SHADOW) | | ||
221 | VMCS_PRI_PROC_BASED_CTLS_SEC_CONTROL); | ||
222 | - wvmcs(cpu->hvf_fd, VMCS_SEC_PROC_BASED_CTLS, | ||
223 | + wvmcs(cpu->hvf->fd, VMCS_SEC_PROC_BASED_CTLS, | ||
224 | cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased2, | ||
225 | VMCS_PRI_PROC_BASED2_CTLS_APIC_ACCESSES)); | ||
226 | |||
227 | - wvmcs(cpu->hvf_fd, VMCS_ENTRY_CTLS, cap2ctrl(hvf_state->hvf_caps->vmx_cap_entry, | ||
228 | + wvmcs(cpu->hvf->fd, VMCS_ENTRY_CTLS, cap2ctrl(hvf_state->hvf_caps->vmx_cap_entry, | ||
229 | 0)); | ||
230 | - wvmcs(cpu->hvf_fd, VMCS_EXCEPTION_BITMAP, 0); /* Double fault */ | ||
231 | + wvmcs(cpu->hvf->fd, VMCS_EXCEPTION_BITMAP, 0); /* Double fault */ | ||
232 | |||
233 | - wvmcs(cpu->hvf_fd, VMCS_TPR_THRESHOLD, 0); | ||
234 | + wvmcs(cpu->hvf->fd, VMCS_TPR_THRESHOLD, 0); | ||
235 | |||
236 | x86cpu = X86_CPU(cpu); | ||
237 | x86cpu->env.xsave_buf = qemu_memalign(4096, 4096); | ||
238 | |||
239 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_STAR, 1); | ||
240 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_LSTAR, 1); | ||
241 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_CSTAR, 1); | ||
242 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_FMASK, 1); | ||
243 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_FSBASE, 1); | ||
244 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_GSBASE, 1); | ||
245 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_KERNELGSBASE, 1); | ||
246 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_TSC_AUX, 1); | ||
247 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_TSC, 1); | ||
248 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_SYSENTER_CS, 1); | ||
249 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_SYSENTER_EIP, 1); | ||
250 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_SYSENTER_ESP, 1); | ||
251 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_STAR, 1); | ||
252 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_LSTAR, 1); | ||
253 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_CSTAR, 1); | ||
254 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_FMASK, 1); | ||
255 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_FSBASE, 1); | ||
256 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_GSBASE, 1); | ||
257 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_KERNELGSBASE, 1); | ||
258 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_TSC_AUX, 1); | ||
259 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_IA32_TSC, 1); | ||
260 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_IA32_SYSENTER_CS, 1); | ||
261 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_IA32_SYSENTER_EIP, 1); | ||
262 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_IA32_SYSENTER_ESP, 1); | ||
263 | |||
264 | return 0; | ||
265 | } | ||
266 | @@ -XXX,XX +XXX,XX @@ static void hvf_store_events(CPUState *cpu, uint32_t ins_len, uint64_t idtvec_in | ||
267 | } | ||
268 | if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) { | ||
269 | env->has_error_code = true; | ||
270 | - env->error_code = rvmcs(cpu->hvf_fd, VMCS_IDT_VECTORING_ERROR); | ||
271 | + env->error_code = rvmcs(cpu->hvf->fd, VMCS_IDT_VECTORING_ERROR); | ||
272 | } | ||
273 | } | ||
274 | - if ((rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY) & | ||
275 | + if ((rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY) & | ||
276 | VMCS_INTERRUPTIBILITY_NMI_BLOCKING)) { | ||
277 | env->hflags2 |= HF2_NMI_MASK; | ||
278 | } else { | ||
279 | env->hflags2 &= ~HF2_NMI_MASK; | ||
280 | } | ||
281 | - if (rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY) & | ||
282 | + if (rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY) & | ||
283 | (VMCS_INTERRUPTIBILITY_STI_BLOCKING | | ||
284 | VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)) { | ||
285 | env->hflags |= HF_INHIBIT_IRQ_MASK; | ||
286 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
287 | return EXCP_HLT; | ||
288 | } | ||
289 | |||
290 | - hv_return_t r = hv_vcpu_run(cpu->hvf_fd); | ||
291 | + hv_return_t r = hv_vcpu_run(cpu->hvf->fd); | ||
292 | assert_hvf_ok(r); | ||
293 | |||
294 | /* handle VMEXIT */ | ||
295 | - uint64_t exit_reason = rvmcs(cpu->hvf_fd, VMCS_EXIT_REASON); | ||
296 | - uint64_t exit_qual = rvmcs(cpu->hvf_fd, VMCS_EXIT_QUALIFICATION); | ||
297 | - uint32_t ins_len = (uint32_t)rvmcs(cpu->hvf_fd, | ||
298 | + uint64_t exit_reason = rvmcs(cpu->hvf->fd, VMCS_EXIT_REASON); | ||
299 | + uint64_t exit_qual = rvmcs(cpu->hvf->fd, VMCS_EXIT_QUALIFICATION); | ||
300 | + uint32_t ins_len = (uint32_t)rvmcs(cpu->hvf->fd, | ||
301 | VMCS_EXIT_INSTRUCTION_LENGTH); | ||
302 | |||
303 | - uint64_t idtvec_info = rvmcs(cpu->hvf_fd, VMCS_IDT_VECTORING_INFO); | ||
304 | + uint64_t idtvec_info = rvmcs(cpu->hvf->fd, VMCS_IDT_VECTORING_INFO); | ||
305 | |||
306 | hvf_store_events(cpu, ins_len, idtvec_info); | ||
307 | - rip = rreg(cpu->hvf_fd, HV_X86_RIP); | ||
308 | - env->eflags = rreg(cpu->hvf_fd, HV_X86_RFLAGS); | ||
309 | + rip = rreg(cpu->hvf->fd, HV_X86_RIP); | ||
310 | + env->eflags = rreg(cpu->hvf->fd, HV_X86_RFLAGS); | ||
311 | |||
312 | qemu_mutex_lock_iothread(); | ||
313 | |||
314 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
315 | case EXIT_REASON_EPT_FAULT: | ||
316 | { | ||
317 | hvf_slot *slot; | ||
318 | - uint64_t gpa = rvmcs(cpu->hvf_fd, VMCS_GUEST_PHYSICAL_ADDRESS); | ||
319 | + uint64_t gpa = rvmcs(cpu->hvf->fd, VMCS_GUEST_PHYSICAL_ADDRESS); | ||
320 | |||
321 | if (((idtvec_info & VMCS_IDT_VEC_VALID) == 0) && | ||
322 | ((exit_qual & EXIT_QUAL_NMIUDTI) != 0)) { | ||
323 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
324 | store_regs(cpu); | ||
325 | break; | ||
326 | } else if (!string && !in) { | ||
327 | - RAX(env) = rreg(cpu->hvf_fd, HV_X86_RAX); | ||
328 | + RAX(env) = rreg(cpu->hvf->fd, HV_X86_RAX); | ||
329 | hvf_handle_io(env, port, &RAX(env), 1, size, 1); | ||
330 | macvm_set_rip(cpu, rip + ins_len); | ||
331 | break; | ||
332 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
333 | break; | ||
334 | } | ||
335 | case EXIT_REASON_CPUID: { | ||
336 | - uint32_t rax = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RAX); | ||
337 | - uint32_t rbx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RBX); | ||
338 | - uint32_t rcx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RCX); | ||
339 | - uint32_t rdx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RDX); | ||
340 | + uint32_t rax = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RAX); | ||
341 | + uint32_t rbx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RBX); | ||
342 | + uint32_t rcx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RCX); | ||
343 | + uint32_t rdx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RDX); | ||
344 | |||
345 | if (rax == 1) { | ||
346 | /* CPUID1.ecx.OSXSAVE needs to know CR4 */ | ||
347 | - env->cr[4] = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR4); | ||
348 | + env->cr[4] = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR4); | ||
349 | } | ||
350 | hvf_cpu_x86_cpuid(env, rax, rcx, &rax, &rbx, &rcx, &rdx); | ||
351 | |||
352 | - wreg(cpu->hvf_fd, HV_X86_RAX, rax); | ||
353 | - wreg(cpu->hvf_fd, HV_X86_RBX, rbx); | ||
354 | - wreg(cpu->hvf_fd, HV_X86_RCX, rcx); | ||
355 | - wreg(cpu->hvf_fd, HV_X86_RDX, rdx); | ||
356 | + wreg(cpu->hvf->fd, HV_X86_RAX, rax); | ||
357 | + wreg(cpu->hvf->fd, HV_X86_RBX, rbx); | ||
358 | + wreg(cpu->hvf->fd, HV_X86_RCX, rcx); | ||
359 | + wreg(cpu->hvf->fd, HV_X86_RDX, rdx); | ||
360 | |||
361 | macvm_set_rip(cpu, rip + ins_len); | ||
362 | break; | ||
363 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
364 | case EXIT_REASON_XSETBV: { | ||
365 | X86CPU *x86_cpu = X86_CPU(cpu); | ||
366 | CPUX86State *env = &x86_cpu->env; | ||
367 | - uint32_t eax = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RAX); | ||
368 | - uint32_t ecx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RCX); | ||
369 | - uint32_t edx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RDX); | ||
370 | + uint32_t eax = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RAX); | ||
371 | + uint32_t ecx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RCX); | ||
372 | + uint32_t edx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RDX); | ||
373 | |||
374 | if (ecx) { | ||
375 | macvm_set_rip(cpu, rip + ins_len); | ||
376 | break; | ||
377 | } | ||
378 | env->xcr0 = ((uint64_t)edx << 32) | eax; | ||
379 | - wreg(cpu->hvf_fd, HV_X86_XCR0, env->xcr0 | 1); | ||
380 | + wreg(cpu->hvf->fd, HV_X86_XCR0, env->xcr0 | 1); | ||
381 | macvm_set_rip(cpu, rip + ins_len); | ||
382 | break; | ||
383 | } | ||
384 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
385 | |||
386 | switch (cr) { | ||
387 | case 0x0: { | ||
388 | - macvm_set_cr0(cpu->hvf_fd, RRX(env, reg)); | ||
389 | + macvm_set_cr0(cpu->hvf->fd, RRX(env, reg)); | ||
390 | break; | ||
391 | } | ||
392 | case 4: { | ||
393 | - macvm_set_cr4(cpu->hvf_fd, RRX(env, reg)); | ||
394 | + macvm_set_cr4(cpu->hvf->fd, RRX(env, reg)); | ||
395 | break; | ||
396 | } | ||
397 | case 8: { | ||
398 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
399 | break; | ||
400 | } | ||
401 | case EXIT_REASON_TASK_SWITCH: { | ||
402 | - uint64_t vinfo = rvmcs(cpu->hvf_fd, VMCS_IDT_VECTORING_INFO); | ||
403 | + uint64_t vinfo = rvmcs(cpu->hvf->fd, VMCS_IDT_VECTORING_INFO); | ||
404 | x68_segment_selector sel = {.sel = exit_qual & 0xffff}; | ||
405 | vmx_handle_task_switch(cpu, sel, (exit_qual >> 30) & 0x3, | ||
406 | vinfo & VMCS_INTR_VALID, vinfo & VECTORING_INFO_VECTOR_MASK, vinfo | ||
407 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
408 | break; | ||
409 | } | ||
410 | case EXIT_REASON_RDPMC: | ||
411 | - wreg(cpu->hvf_fd, HV_X86_RAX, 0); | ||
412 | - wreg(cpu->hvf_fd, HV_X86_RDX, 0); | ||
413 | + wreg(cpu->hvf->fd, HV_X86_RAX, 0); | ||
414 | + wreg(cpu->hvf->fd, HV_X86_RDX, 0); | ||
415 | macvm_set_rip(cpu, rip + ins_len); | ||
416 | break; | ||
417 | case VMX_REASON_VMCALL: | ||
418 | diff --git a/target/i386/hvf/x86.c b/target/i386/hvf/x86.c | ||
419 | index XXXXXXX..XXXXXXX 100644 | ||
420 | --- a/target/i386/hvf/x86.c | ||
421 | +++ b/target/i386/hvf/x86.c | ||
422 | @@ -XXX,XX +XXX,XX @@ bool x86_read_segment_descriptor(struct CPUState *cpu, | ||
423 | } | ||
424 | |||
425 | if (GDT_SEL == sel.ti) { | ||
426 | - base = rvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_BASE); | ||
427 | - limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_LIMIT); | ||
428 | + base = rvmcs(cpu->hvf->fd, VMCS_GUEST_GDTR_BASE); | ||
429 | + limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_GDTR_LIMIT); | ||
430 | } else { | ||
431 | - base = rvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_BASE); | ||
432 | - limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_LIMIT); | ||
433 | + base = rvmcs(cpu->hvf->fd, VMCS_GUEST_LDTR_BASE); | ||
434 | + limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_LDTR_LIMIT); | ||
435 | } | ||
436 | |||
437 | if (sel.index * 8 >= limit) { | ||
438 | @@ -XXX,XX +XXX,XX @@ bool x86_write_segment_descriptor(struct CPUState *cpu, | ||
439 | uint32_t limit; | ||
440 | |||
441 | if (GDT_SEL == sel.ti) { | ||
442 | - base = rvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_BASE); | ||
443 | - limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_LIMIT); | ||
444 | + base = rvmcs(cpu->hvf->fd, VMCS_GUEST_GDTR_BASE); | ||
445 | + limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_GDTR_LIMIT); | ||
446 | } else { | ||
447 | - base = rvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_BASE); | ||
448 | - limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_LIMIT); | ||
449 | + base = rvmcs(cpu->hvf->fd, VMCS_GUEST_LDTR_BASE); | ||
450 | + limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_LDTR_LIMIT); | ||
451 | } | ||
452 | |||
453 | if (sel.index * 8 >= limit) { | ||
454 | @@ -XXX,XX +XXX,XX @@ bool x86_write_segment_descriptor(struct CPUState *cpu, | ||
455 | bool x86_read_call_gate(struct CPUState *cpu, struct x86_call_gate *idt_desc, | ||
456 | int gate) | ||
457 | { | ||
458 | - target_ulong base = rvmcs(cpu->hvf_fd, VMCS_GUEST_IDTR_BASE); | ||
459 | - uint32_t limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_IDTR_LIMIT); | ||
460 | + target_ulong base = rvmcs(cpu->hvf->fd, VMCS_GUEST_IDTR_BASE); | ||
461 | + uint32_t limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_IDTR_LIMIT); | ||
462 | |||
463 | memset(idt_desc, 0, sizeof(*idt_desc)); | ||
464 | if (gate * 8 >= limit) { | ||
465 | @@ -XXX,XX +XXX,XX @@ bool x86_read_call_gate(struct CPUState *cpu, struct x86_call_gate *idt_desc, | ||
466 | |||
467 | bool x86_is_protected(struct CPUState *cpu) | ||
468 | { | ||
469 | - uint64_t cr0 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR0); | ||
470 | + uint64_t cr0 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR0); | ||
471 | return cr0 & CR0_PE; | ||
472 | } | ||
473 | |||
474 | @@ -XXX,XX +XXX,XX @@ bool x86_is_v8086(struct CPUState *cpu) | ||
475 | |||
476 | bool x86_is_long_mode(struct CPUState *cpu) | ||
477 | { | ||
478 | - return rvmcs(cpu->hvf_fd, VMCS_GUEST_IA32_EFER) & MSR_EFER_LMA; | ||
479 | + return rvmcs(cpu->hvf->fd, VMCS_GUEST_IA32_EFER) & MSR_EFER_LMA; | ||
480 | } | ||
481 | |||
482 | bool x86_is_long64_mode(struct CPUState *cpu) | ||
483 | @@ -XXX,XX +XXX,XX @@ bool x86_is_long64_mode(struct CPUState *cpu) | ||
484 | |||
485 | bool x86_is_paging_mode(struct CPUState *cpu) | ||
486 | { | ||
487 | - uint64_t cr0 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR0); | ||
488 | + uint64_t cr0 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR0); | ||
489 | return cr0 & CR0_PG; | ||
490 | } | ||
491 | |||
492 | bool x86_is_pae_enabled(struct CPUState *cpu) | ||
493 | { | ||
494 | - uint64_t cr4 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR4); | ||
495 | + uint64_t cr4 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR4); | ||
496 | return cr4 & CR4_PAE; | ||
497 | } | ||
498 | |||
499 | diff --git a/target/i386/hvf/x86_descr.c b/target/i386/hvf/x86_descr.c | ||
500 | index XXXXXXX..XXXXXXX 100644 | ||
501 | --- a/target/i386/hvf/x86_descr.c | ||
502 | +++ b/target/i386/hvf/x86_descr.c | ||
503 | @@ -XXX,XX +XXX,XX @@ static const struct vmx_segment_field { | ||
504 | |||
505 | uint32_t vmx_read_segment_limit(CPUState *cpu, X86Seg seg) | ||
506 | { | ||
507 | - return (uint32_t)rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].limit); | ||
508 | + return (uint32_t)rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].limit); | ||
509 | } | ||
510 | |||
511 | uint32_t vmx_read_segment_ar(CPUState *cpu, X86Seg seg) | ||
512 | { | ||
513 | - return (uint32_t)rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].ar_bytes); | ||
514 | + return (uint32_t)rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].ar_bytes); | ||
515 | } | ||
516 | |||
517 | uint64_t vmx_read_segment_base(CPUState *cpu, X86Seg seg) | ||
518 | { | ||
519 | - return rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].base); | ||
520 | + return rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].base); | ||
521 | } | ||
522 | |||
523 | x68_segment_selector vmx_read_segment_selector(CPUState *cpu, X86Seg seg) | ||
524 | { | ||
525 | x68_segment_selector sel; | ||
526 | - sel.sel = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].selector); | ||
527 | + sel.sel = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].selector); | ||
528 | return sel; | ||
529 | } | ||
530 | |||
531 | void vmx_write_segment_selector(struct CPUState *cpu, x68_segment_selector selector, X86Seg seg) | ||
532 | { | ||
533 | - wvmcs(cpu->hvf_fd, vmx_segment_fields[seg].selector, selector.sel); | ||
534 | + wvmcs(cpu->hvf->fd, vmx_segment_fields[seg].selector, selector.sel); | ||
535 | } | ||
536 | |||
537 | void vmx_read_segment_descriptor(struct CPUState *cpu, struct vmx_segment *desc, X86Seg seg) | ||
538 | { | ||
539 | - desc->sel = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].selector); | ||
540 | - desc->base = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].base); | ||
541 | - desc->limit = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].limit); | ||
542 | - desc->ar = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].ar_bytes); | ||
543 | + desc->sel = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].selector); | ||
544 | + desc->base = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].base); | ||
545 | + desc->limit = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].limit); | ||
546 | + desc->ar = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].ar_bytes); | ||
547 | } | ||
548 | |||
549 | void vmx_write_segment_descriptor(CPUState *cpu, struct vmx_segment *desc, X86Seg seg) | ||
550 | { | ||
551 | const struct vmx_segment_field *sf = &vmx_segment_fields[seg]; | ||
552 | |||
553 | - wvmcs(cpu->hvf_fd, sf->base, desc->base); | ||
554 | - wvmcs(cpu->hvf_fd, sf->limit, desc->limit); | ||
555 | - wvmcs(cpu->hvf_fd, sf->selector, desc->sel); | ||
556 | - wvmcs(cpu->hvf_fd, sf->ar_bytes, desc->ar); | ||
557 | + wvmcs(cpu->hvf->fd, sf->base, desc->base); | ||
558 | + wvmcs(cpu->hvf->fd, sf->limit, desc->limit); | ||
559 | + wvmcs(cpu->hvf->fd, sf->selector, desc->sel); | ||
560 | + wvmcs(cpu->hvf->fd, sf->ar_bytes, desc->ar); | ||
561 | } | ||
562 | |||
563 | void x86_segment_descriptor_to_vmx(struct CPUState *cpu, x68_segment_selector selector, struct x86_segment_descriptor *desc, struct vmx_segment *vmx_desc) | ||
564 | diff --git a/target/i386/hvf/x86_emu.c b/target/i386/hvf/x86_emu.c | ||
565 | index XXXXXXX..XXXXXXX 100644 | ||
566 | --- a/target/i386/hvf/x86_emu.c | ||
567 | +++ b/target/i386/hvf/x86_emu.c | ||
568 | @@ -XXX,XX +XXX,XX @@ void simulate_rdmsr(struct CPUState *cpu) | ||
569 | |||
570 | switch (msr) { | ||
571 | case MSR_IA32_TSC: | ||
572 | - val = rdtscp() + rvmcs(cpu->hvf_fd, VMCS_TSC_OFFSET); | ||
573 | + val = rdtscp() + rvmcs(cpu->hvf->fd, VMCS_TSC_OFFSET); | ||
574 | break; | ||
575 | case MSR_IA32_APICBASE: | ||
576 | val = cpu_get_apic_base(X86_CPU(cpu)->apic_state); | ||
577 | @@ -XXX,XX +XXX,XX @@ void simulate_rdmsr(struct CPUState *cpu) | ||
578 | val = x86_cpu->ucode_rev; | ||
579 | break; | ||
580 | case MSR_EFER: | ||
581 | - val = rvmcs(cpu->hvf_fd, VMCS_GUEST_IA32_EFER); | ||
582 | + val = rvmcs(cpu->hvf->fd, VMCS_GUEST_IA32_EFER); | ||
583 | break; | ||
584 | case MSR_FSBASE: | ||
585 | - val = rvmcs(cpu->hvf_fd, VMCS_GUEST_FS_BASE); | ||
586 | + val = rvmcs(cpu->hvf->fd, VMCS_GUEST_FS_BASE); | ||
587 | break; | ||
588 | case MSR_GSBASE: | ||
589 | - val = rvmcs(cpu->hvf_fd, VMCS_GUEST_GS_BASE); | ||
590 | + val = rvmcs(cpu->hvf->fd, VMCS_GUEST_GS_BASE); | ||
591 | break; | ||
592 | case MSR_KERNELGSBASE: | ||
593 | - val = rvmcs(cpu->hvf_fd, VMCS_HOST_FS_BASE); | ||
594 | + val = rvmcs(cpu->hvf->fd, VMCS_HOST_FS_BASE); | ||
595 | break; | ||
596 | case MSR_STAR: | ||
597 | abort(); | ||
598 | @@ -XXX,XX +XXX,XX @@ void simulate_wrmsr(struct CPUState *cpu) | ||
599 | cpu_set_apic_base(X86_CPU(cpu)->apic_state, data); | ||
600 | break; | ||
601 | case MSR_FSBASE: | ||
602 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_FS_BASE, data); | ||
603 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_FS_BASE, data); | ||
604 | break; | ||
605 | case MSR_GSBASE: | ||
606 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_GS_BASE, data); | ||
607 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_GS_BASE, data); | ||
608 | break; | ||
609 | case MSR_KERNELGSBASE: | ||
610 | - wvmcs(cpu->hvf_fd, VMCS_HOST_FS_BASE, data); | ||
611 | + wvmcs(cpu->hvf->fd, VMCS_HOST_FS_BASE, data); | ||
612 | break; | ||
613 | case MSR_STAR: | ||
614 | abort(); | ||
615 | @@ -XXX,XX +XXX,XX @@ void simulate_wrmsr(struct CPUState *cpu) | ||
616 | break; | ||
617 | case MSR_EFER: | ||
618 | /*printf("new efer %llx\n", EFER(cpu));*/ | ||
619 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_IA32_EFER, data); | ||
620 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_IA32_EFER, data); | ||
621 | if (data & MSR_EFER_NXE) { | ||
622 | - hv_vcpu_invalidate_tlb(cpu->hvf_fd); | ||
623 | + hv_vcpu_invalidate_tlb(cpu->hvf->fd); | ||
624 | } | ||
625 | break; | ||
626 | case MSR_MTRRphysBase(0): | ||
627 | @@ -XXX,XX +XXX,XX @@ void load_regs(struct CPUState *cpu) | ||
628 | CPUX86State *env = &x86_cpu->env; | ||
629 | |||
630 | int i = 0; | ||
631 | - RRX(env, R_EAX) = rreg(cpu->hvf_fd, HV_X86_RAX); | ||
632 | - RRX(env, R_EBX) = rreg(cpu->hvf_fd, HV_X86_RBX); | ||
633 | - RRX(env, R_ECX) = rreg(cpu->hvf_fd, HV_X86_RCX); | ||
634 | - RRX(env, R_EDX) = rreg(cpu->hvf_fd, HV_X86_RDX); | ||
635 | - RRX(env, R_ESI) = rreg(cpu->hvf_fd, HV_X86_RSI); | ||
636 | - RRX(env, R_EDI) = rreg(cpu->hvf_fd, HV_X86_RDI); | ||
637 | - RRX(env, R_ESP) = rreg(cpu->hvf_fd, HV_X86_RSP); | ||
638 | - RRX(env, R_EBP) = rreg(cpu->hvf_fd, HV_X86_RBP); | ||
639 | + RRX(env, R_EAX) = rreg(cpu->hvf->fd, HV_X86_RAX); | ||
640 | + RRX(env, R_EBX) = rreg(cpu->hvf->fd, HV_X86_RBX); | ||
641 | + RRX(env, R_ECX) = rreg(cpu->hvf->fd, HV_X86_RCX); | ||
642 | + RRX(env, R_EDX) = rreg(cpu->hvf->fd, HV_X86_RDX); | ||
643 | + RRX(env, R_ESI) = rreg(cpu->hvf->fd, HV_X86_RSI); | ||
644 | + RRX(env, R_EDI) = rreg(cpu->hvf->fd, HV_X86_RDI); | ||
645 | + RRX(env, R_ESP) = rreg(cpu->hvf->fd, HV_X86_RSP); | ||
646 | + RRX(env, R_EBP) = rreg(cpu->hvf->fd, HV_X86_RBP); | ||
647 | for (i = 8; i < 16; i++) { | ||
648 | - RRX(env, i) = rreg(cpu->hvf_fd, HV_X86_RAX + i); | ||
649 | + RRX(env, i) = rreg(cpu->hvf->fd, HV_X86_RAX + i); | ||
650 | } | ||
651 | |||
652 | - env->eflags = rreg(cpu->hvf_fd, HV_X86_RFLAGS); | ||
653 | + env->eflags = rreg(cpu->hvf->fd, HV_X86_RFLAGS); | ||
654 | rflags_to_lflags(env); | ||
655 | - env->eip = rreg(cpu->hvf_fd, HV_X86_RIP); | ||
656 | + env->eip = rreg(cpu->hvf->fd, HV_X86_RIP); | ||
657 | } | ||
658 | |||
659 | void store_regs(struct CPUState *cpu) | ||
660 | @@ -XXX,XX +XXX,XX @@ void store_regs(struct CPUState *cpu) | ||
661 | CPUX86State *env = &x86_cpu->env; | ||
662 | |||
663 | int i = 0; | ||
664 | - wreg(cpu->hvf_fd, HV_X86_RAX, RAX(env)); | ||
665 | - wreg(cpu->hvf_fd, HV_X86_RBX, RBX(env)); | ||
666 | - wreg(cpu->hvf_fd, HV_X86_RCX, RCX(env)); | ||
667 | - wreg(cpu->hvf_fd, HV_X86_RDX, RDX(env)); | ||
668 | - wreg(cpu->hvf_fd, HV_X86_RSI, RSI(env)); | ||
669 | - wreg(cpu->hvf_fd, HV_X86_RDI, RDI(env)); | ||
670 | - wreg(cpu->hvf_fd, HV_X86_RBP, RBP(env)); | ||
671 | - wreg(cpu->hvf_fd, HV_X86_RSP, RSP(env)); | ||
672 | + wreg(cpu->hvf->fd, HV_X86_RAX, RAX(env)); | ||
673 | + wreg(cpu->hvf->fd, HV_X86_RBX, RBX(env)); | ||
674 | + wreg(cpu->hvf->fd, HV_X86_RCX, RCX(env)); | ||
675 | + wreg(cpu->hvf->fd, HV_X86_RDX, RDX(env)); | ||
676 | + wreg(cpu->hvf->fd, HV_X86_RSI, RSI(env)); | ||
677 | + wreg(cpu->hvf->fd, HV_X86_RDI, RDI(env)); | ||
678 | + wreg(cpu->hvf->fd, HV_X86_RBP, RBP(env)); | ||
679 | + wreg(cpu->hvf->fd, HV_X86_RSP, RSP(env)); | ||
680 | for (i = 8; i < 16; i++) { | ||
681 | - wreg(cpu->hvf_fd, HV_X86_RAX + i, RRX(env, i)); | ||
682 | + wreg(cpu->hvf->fd, HV_X86_RAX + i, RRX(env, i)); | ||
683 | } | ||
684 | |||
685 | lflags_to_rflags(env); | ||
686 | - wreg(cpu->hvf_fd, HV_X86_RFLAGS, env->eflags); | ||
687 | + wreg(cpu->hvf->fd, HV_X86_RFLAGS, env->eflags); | ||
688 | macvm_set_rip(cpu, env->eip); | ||
689 | } | ||
690 | |||
691 | diff --git a/target/i386/hvf/x86_mmu.c b/target/i386/hvf/x86_mmu.c | ||
692 | index XXXXXXX..XXXXXXX 100644 | ||
693 | --- a/target/i386/hvf/x86_mmu.c | ||
694 | +++ b/target/i386/hvf/x86_mmu.c | ||
695 | @@ -XXX,XX +XXX,XX @@ static bool test_pt_entry(struct CPUState *cpu, struct gpt_translation *pt, | ||
696 | pt->err_code |= MMU_PAGE_PT; | ||
697 | } | ||
698 | |||
699 | - uint32_t cr0 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR0); | ||
700 | + uint32_t cr0 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR0); | ||
701 | /* check protection */ | ||
702 | if (cr0 & CR0_WP) { | ||
703 | if (pt->write_access && !pte_write_access(pte)) { | ||
704 | @@ -XXX,XX +XXX,XX @@ static bool walk_gpt(struct CPUState *cpu, target_ulong addr, int err_code, | ||
705 | { | ||
706 | int top_level, level; | ||
707 | bool is_large = false; | ||
708 | - target_ulong cr3 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR3); | ||
709 | + target_ulong cr3 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR3); | ||
710 | uint64_t page_mask = pae ? PAE_PTE_PAGE_MASK : LEGACY_PTE_PAGE_MASK; | ||
711 | |||
712 | memset(pt, 0, sizeof(*pt)); | ||
713 | diff --git a/target/i386/hvf/x86_task.c b/target/i386/hvf/x86_task.c | ||
714 | index XXXXXXX..XXXXXXX 100644 | ||
715 | --- a/target/i386/hvf/x86_task.c | ||
716 | +++ b/target/i386/hvf/x86_task.c | ||
717 | @@ -XXX,XX +XXX,XX @@ static void load_state_from_tss32(CPUState *cpu, struct x86_tss_segment32 *tss) | ||
718 | X86CPU *x86_cpu = X86_CPU(cpu); | ||
719 | CPUX86State *env = &x86_cpu->env; | ||
720 | |||
721 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_CR3, tss->cr3); | ||
722 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_CR3, tss->cr3); | ||
723 | |||
724 | env->eip = tss->eip; | ||
725 | env->eflags = tss->eflags | 2; | ||
726 | @@ -XXX,XX +XXX,XX @@ static int task_switch_32(CPUState *cpu, x68_segment_selector tss_sel, x68_segme | ||
727 | |||
728 | void vmx_handle_task_switch(CPUState *cpu, x68_segment_selector tss_sel, int reason, bool gate_valid, uint8_t gate, uint64_t gate_type) | ||
729 | { | ||
730 | - uint64_t rip = rreg(cpu->hvf_fd, HV_X86_RIP); | ||
731 | + uint64_t rip = rreg(cpu->hvf->fd, HV_X86_RIP); | ||
732 | if (!gate_valid || (gate_type != VMCS_INTR_T_HWEXCEPTION && | ||
733 | gate_type != VMCS_INTR_T_HWINTR && | ||
734 | gate_type != VMCS_INTR_T_NMI)) { | ||
735 | - int ins_len = rvmcs(cpu->hvf_fd, VMCS_EXIT_INSTRUCTION_LENGTH); | ||
736 | + int ins_len = rvmcs(cpu->hvf->fd, VMCS_EXIT_INSTRUCTION_LENGTH); | ||
737 | macvm_set_rip(cpu, rip + ins_len); | ||
738 | return; | ||
739 | } | ||
740 | @@ -XXX,XX +XXX,XX @@ void vmx_handle_task_switch(CPUState *cpu, x68_segment_selector tss_sel, int rea | ||
741 | //ret = task_switch_16(cpu, tss_sel, old_tss_sel, old_tss_base, &next_tss_desc); | ||
742 | VM_PANIC("task_switch_16"); | ||
743 | |||
744 | - macvm_set_cr0(cpu->hvf_fd, rvmcs(cpu->hvf_fd, VMCS_GUEST_CR0) | CR0_TS); | ||
745 | + macvm_set_cr0(cpu->hvf->fd, rvmcs(cpu->hvf->fd, VMCS_GUEST_CR0) | CR0_TS); | ||
746 | x86_segment_descriptor_to_vmx(cpu, tss_sel, &next_tss_desc, &vmx_seg); | ||
747 | vmx_write_segment_descriptor(cpu, &vmx_seg, R_TR); | ||
748 | |||
749 | store_regs(cpu); | ||
750 | |||
751 | - hv_vcpu_invalidate_tlb(cpu->hvf_fd); | ||
752 | - hv_vcpu_flush(cpu->hvf_fd); | ||
753 | + hv_vcpu_invalidate_tlb(cpu->hvf->fd); | ||
754 | + hv_vcpu_flush(cpu->hvf->fd); | ||
755 | } | ||
756 | diff --git a/target/i386/hvf/x86hvf.c b/target/i386/hvf/x86hvf.c | ||
757 | index XXXXXXX..XXXXXXX 100644 | ||
758 | --- a/target/i386/hvf/x86hvf.c | ||
759 | +++ b/target/i386/hvf/x86hvf.c | ||
760 | @@ -XXX,XX +XXX,XX @@ void hvf_put_xsave(CPUState *cpu_state) | ||
761 | |||
762 | x86_cpu_xsave_all_areas(X86_CPU(cpu_state), xsave); | ||
763 | |||
764 | - if (hv_vcpu_write_fpstate(cpu_state->hvf_fd, (void*)xsave, 4096)) { | ||
765 | + if (hv_vcpu_write_fpstate(cpu_state->hvf->fd, (void*)xsave, 4096)) { | ||
766 | abort(); | ||
767 | } | ||
768 | } | ||
769 | @@ -XXX,XX +XXX,XX @@ void hvf_put_segments(CPUState *cpu_state) | ||
770 | CPUX86State *env = &X86_CPU(cpu_state)->env; | ||
771 | struct vmx_segment seg; | ||
772 | |||
773 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_IDTR_LIMIT, env->idt.limit); | ||
774 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_IDTR_BASE, env->idt.base); | ||
775 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_IDTR_LIMIT, env->idt.limit); | ||
776 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_IDTR_BASE, env->idt.base); | ||
777 | |||
778 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_GDTR_LIMIT, env->gdt.limit); | ||
779 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_GDTR_BASE, env->gdt.base); | ||
780 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_GDTR_LIMIT, env->gdt.limit); | ||
781 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_GDTR_BASE, env->gdt.base); | ||
782 | |||
783 | - /* wvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR2, env->cr[2]); */ | ||
784 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR3, env->cr[3]); | ||
785 | + /* wvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR2, env->cr[2]); */ | ||
786 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR3, env->cr[3]); | ||
787 | vmx_update_tpr(cpu_state); | ||
788 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_IA32_EFER, env->efer); | ||
789 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_IA32_EFER, env->efer); | ||
790 | |||
791 | - macvm_set_cr4(cpu_state->hvf_fd, env->cr[4]); | ||
792 | - macvm_set_cr0(cpu_state->hvf_fd, env->cr[0]); | ||
793 | + macvm_set_cr4(cpu_state->hvf->fd, env->cr[4]); | ||
794 | + macvm_set_cr0(cpu_state->hvf->fd, env->cr[0]); | ||
795 | |||
796 | hvf_set_segment(cpu_state, &seg, &env->segs[R_CS], false); | ||
797 | vmx_write_segment_descriptor(cpu_state, &seg, R_CS); | ||
798 | @@ -XXX,XX +XXX,XX @@ void hvf_put_segments(CPUState *cpu_state) | ||
799 | hvf_set_segment(cpu_state, &seg, &env->ldt, false); | ||
800 | vmx_write_segment_descriptor(cpu_state, &seg, R_LDTR); | ||
801 | |||
802 | - hv_vcpu_flush(cpu_state->hvf_fd); | ||
803 | + hv_vcpu_flush(cpu_state->hvf->fd); | ||
804 | } | ||
805 | |||
806 | void hvf_put_msrs(CPUState *cpu_state) | ||
807 | { | ||
808 | CPUX86State *env = &X86_CPU(cpu_state)->env; | ||
809 | |||
810 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_CS, | ||
811 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_CS, | ||
812 | env->sysenter_cs); | ||
813 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_ESP, | ||
814 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_ESP, | ||
815 | env->sysenter_esp); | ||
816 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_EIP, | ||
817 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_EIP, | ||
818 | env->sysenter_eip); | ||
819 | |||
820 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_STAR, env->star); | ||
821 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_STAR, env->star); | ||
822 | |||
823 | #ifdef TARGET_X86_64 | ||
824 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_CSTAR, env->cstar); | ||
825 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_KERNELGSBASE, env->kernelgsbase); | ||
826 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_FMASK, env->fmask); | ||
827 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_LSTAR, env->lstar); | ||
828 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_CSTAR, env->cstar); | ||
829 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_KERNELGSBASE, env->kernelgsbase); | ||
830 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_FMASK, env->fmask); | ||
831 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_LSTAR, env->lstar); | ||
832 | #endif | ||
833 | |||
834 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_GSBASE, env->segs[R_GS].base); | ||
835 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_FSBASE, env->segs[R_FS].base); | ||
836 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_GSBASE, env->segs[R_GS].base); | ||
837 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_FSBASE, env->segs[R_FS].base); | ||
838 | } | ||
839 | |||
840 | |||
841 | @@ -XXX,XX +XXX,XX @@ void hvf_get_xsave(CPUState *cpu_state) | ||
842 | |||
843 | xsave = X86_CPU(cpu_state)->env.xsave_buf; | ||
844 | |||
845 | - if (hv_vcpu_read_fpstate(cpu_state->hvf_fd, (void*)xsave, 4096)) { | ||
846 | + if (hv_vcpu_read_fpstate(cpu_state->hvf->fd, (void*)xsave, 4096)) { | ||
847 | abort(); | ||
848 | } | ||
849 | |||
850 | @@ -XXX,XX +XXX,XX @@ void hvf_get_segments(CPUState *cpu_state) | ||
851 | vmx_read_segment_descriptor(cpu_state, &seg, R_LDTR); | ||
852 | hvf_get_segment(&env->ldt, &seg); | ||
853 | |||
854 | - env->idt.limit = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_IDTR_LIMIT); | ||
855 | - env->idt.base = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_IDTR_BASE); | ||
856 | - env->gdt.limit = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_GDTR_LIMIT); | ||
857 | - env->gdt.base = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_GDTR_BASE); | ||
858 | + env->idt.limit = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_IDTR_LIMIT); | ||
859 | + env->idt.base = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_IDTR_BASE); | ||
860 | + env->gdt.limit = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_GDTR_LIMIT); | ||
861 | + env->gdt.base = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_GDTR_BASE); | ||
862 | |||
863 | - env->cr[0] = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR0); | ||
864 | + env->cr[0] = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR0); | ||
865 | env->cr[2] = 0; | ||
866 | - env->cr[3] = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR3); | ||
867 | - env->cr[4] = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR4); | ||
868 | + env->cr[3] = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR3); | ||
869 | + env->cr[4] = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR4); | ||
870 | |||
871 | - env->efer = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_IA32_EFER); | ||
872 | + env->efer = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_IA32_EFER); | ||
873 | } | ||
874 | |||
875 | void hvf_get_msrs(CPUState *cpu_state) | ||
876 | @@ -XXX,XX +XXX,XX @@ void hvf_get_msrs(CPUState *cpu_state) | ||
877 | CPUX86State *env = &X86_CPU(cpu_state)->env; | ||
878 | uint64_t tmp; | ||
879 | |||
880 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_CS, &tmp); | ||
881 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_CS, &tmp); | ||
882 | env->sysenter_cs = tmp; | ||
883 | |||
884 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_ESP, &tmp); | ||
885 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_ESP, &tmp); | ||
886 | env->sysenter_esp = tmp; | ||
887 | |||
888 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_EIP, &tmp); | ||
889 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_EIP, &tmp); | ||
890 | env->sysenter_eip = tmp; | ||
891 | |||
892 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_STAR, &env->star); | ||
893 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_STAR, &env->star); | ||
894 | |||
895 | #ifdef TARGET_X86_64 | ||
896 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_CSTAR, &env->cstar); | ||
897 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_KERNELGSBASE, &env->kernelgsbase); | ||
898 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_FMASK, &env->fmask); | ||
899 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_LSTAR, &env->lstar); | ||
900 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_CSTAR, &env->cstar); | ||
901 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_KERNELGSBASE, &env->kernelgsbase); | ||
902 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_FMASK, &env->fmask); | ||
903 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_LSTAR, &env->lstar); | ||
904 | #endif | ||
905 | |||
906 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_IA32_APICBASE, &tmp); | ||
907 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_IA32_APICBASE, &tmp); | ||
908 | |||
909 | - env->tsc = rdtscp() + rvmcs(cpu_state->hvf_fd, VMCS_TSC_OFFSET); | ||
910 | + env->tsc = rdtscp() + rvmcs(cpu_state->hvf->fd, VMCS_TSC_OFFSET); | ||
911 | } | ||
912 | |||
913 | int hvf_put_registers(CPUState *cpu_state) | ||
914 | @@ -XXX,XX +XXX,XX @@ int hvf_put_registers(CPUState *cpu_state) | ||
915 | X86CPU *x86cpu = X86_CPU(cpu_state); | ||
916 | CPUX86State *env = &x86cpu->env; | ||
917 | |||
918 | - wreg(cpu_state->hvf_fd, HV_X86_RAX, env->regs[R_EAX]); | ||
919 | - wreg(cpu_state->hvf_fd, HV_X86_RBX, env->regs[R_EBX]); | ||
920 | - wreg(cpu_state->hvf_fd, HV_X86_RCX, env->regs[R_ECX]); | ||
921 | - wreg(cpu_state->hvf_fd, HV_X86_RDX, env->regs[R_EDX]); | ||
922 | - wreg(cpu_state->hvf_fd, HV_X86_RBP, env->regs[R_EBP]); | ||
923 | - wreg(cpu_state->hvf_fd, HV_X86_RSP, env->regs[R_ESP]); | ||
924 | - wreg(cpu_state->hvf_fd, HV_X86_RSI, env->regs[R_ESI]); | ||
925 | - wreg(cpu_state->hvf_fd, HV_X86_RDI, env->regs[R_EDI]); | ||
926 | - wreg(cpu_state->hvf_fd, HV_X86_R8, env->regs[8]); | ||
927 | - wreg(cpu_state->hvf_fd, HV_X86_R9, env->regs[9]); | ||
928 | - wreg(cpu_state->hvf_fd, HV_X86_R10, env->regs[10]); | ||
929 | - wreg(cpu_state->hvf_fd, HV_X86_R11, env->regs[11]); | ||
930 | - wreg(cpu_state->hvf_fd, HV_X86_R12, env->regs[12]); | ||
931 | - wreg(cpu_state->hvf_fd, HV_X86_R13, env->regs[13]); | ||
932 | - wreg(cpu_state->hvf_fd, HV_X86_R14, env->regs[14]); | ||
933 | - wreg(cpu_state->hvf_fd, HV_X86_R15, env->regs[15]); | ||
934 | - wreg(cpu_state->hvf_fd, HV_X86_RFLAGS, env->eflags); | ||
935 | - wreg(cpu_state->hvf_fd, HV_X86_RIP, env->eip); | ||
936 | + wreg(cpu_state->hvf->fd, HV_X86_RAX, env->regs[R_EAX]); | ||
937 | + wreg(cpu_state->hvf->fd, HV_X86_RBX, env->regs[R_EBX]); | ||
938 | + wreg(cpu_state->hvf->fd, HV_X86_RCX, env->regs[R_ECX]); | ||
939 | + wreg(cpu_state->hvf->fd, HV_X86_RDX, env->regs[R_EDX]); | ||
940 | + wreg(cpu_state->hvf->fd, HV_X86_RBP, env->regs[R_EBP]); | ||
941 | + wreg(cpu_state->hvf->fd, HV_X86_RSP, env->regs[R_ESP]); | ||
942 | + wreg(cpu_state->hvf->fd, HV_X86_RSI, env->regs[R_ESI]); | ||
943 | + wreg(cpu_state->hvf->fd, HV_X86_RDI, env->regs[R_EDI]); | ||
944 | + wreg(cpu_state->hvf->fd, HV_X86_R8, env->regs[8]); | ||
945 | + wreg(cpu_state->hvf->fd, HV_X86_R9, env->regs[9]); | ||
946 | + wreg(cpu_state->hvf->fd, HV_X86_R10, env->regs[10]); | ||
947 | + wreg(cpu_state->hvf->fd, HV_X86_R11, env->regs[11]); | ||
948 | + wreg(cpu_state->hvf->fd, HV_X86_R12, env->regs[12]); | ||
949 | + wreg(cpu_state->hvf->fd, HV_X86_R13, env->regs[13]); | ||
950 | + wreg(cpu_state->hvf->fd, HV_X86_R14, env->regs[14]); | ||
951 | + wreg(cpu_state->hvf->fd, HV_X86_R15, env->regs[15]); | ||
952 | + wreg(cpu_state->hvf->fd, HV_X86_RFLAGS, env->eflags); | ||
953 | + wreg(cpu_state->hvf->fd, HV_X86_RIP, env->eip); | ||
954 | |||
955 | - wreg(cpu_state->hvf_fd, HV_X86_XCR0, env->xcr0); | ||
956 | + wreg(cpu_state->hvf->fd, HV_X86_XCR0, env->xcr0); | ||
957 | |||
958 | hvf_put_xsave(cpu_state); | ||
959 | |||
960 | @@ -XXX,XX +XXX,XX @@ int hvf_put_registers(CPUState *cpu_state) | ||
961 | |||
962 | hvf_put_msrs(cpu_state); | ||
963 | |||
964 | - wreg(cpu_state->hvf_fd, HV_X86_DR0, env->dr[0]); | ||
965 | - wreg(cpu_state->hvf_fd, HV_X86_DR1, env->dr[1]); | ||
966 | - wreg(cpu_state->hvf_fd, HV_X86_DR2, env->dr[2]); | ||
967 | - wreg(cpu_state->hvf_fd, HV_X86_DR3, env->dr[3]); | ||
968 | - wreg(cpu_state->hvf_fd, HV_X86_DR4, env->dr[4]); | ||
969 | - wreg(cpu_state->hvf_fd, HV_X86_DR5, env->dr[5]); | ||
970 | - wreg(cpu_state->hvf_fd, HV_X86_DR6, env->dr[6]); | ||
971 | - wreg(cpu_state->hvf_fd, HV_X86_DR7, env->dr[7]); | ||
972 | + wreg(cpu_state->hvf->fd, HV_X86_DR0, env->dr[0]); | ||
973 | + wreg(cpu_state->hvf->fd, HV_X86_DR1, env->dr[1]); | ||
974 | + wreg(cpu_state->hvf->fd, HV_X86_DR2, env->dr[2]); | ||
975 | + wreg(cpu_state->hvf->fd, HV_X86_DR3, env->dr[3]); | ||
976 | + wreg(cpu_state->hvf->fd, HV_X86_DR4, env->dr[4]); | ||
977 | + wreg(cpu_state->hvf->fd, HV_X86_DR5, env->dr[5]); | ||
978 | + wreg(cpu_state->hvf->fd, HV_X86_DR6, env->dr[6]); | ||
979 | + wreg(cpu_state->hvf->fd, HV_X86_DR7, env->dr[7]); | ||
980 | |||
981 | return 0; | ||
982 | } | ||
983 | @@ -XXX,XX +XXX,XX @@ int hvf_get_registers(CPUState *cpu_state) | ||
984 | X86CPU *x86cpu = X86_CPU(cpu_state); | ||
985 | CPUX86State *env = &x86cpu->env; | ||
986 | |||
987 | - env->regs[R_EAX] = rreg(cpu_state->hvf_fd, HV_X86_RAX); | ||
988 | - env->regs[R_EBX] = rreg(cpu_state->hvf_fd, HV_X86_RBX); | ||
989 | - env->regs[R_ECX] = rreg(cpu_state->hvf_fd, HV_X86_RCX); | ||
990 | - env->regs[R_EDX] = rreg(cpu_state->hvf_fd, HV_X86_RDX); | ||
991 | - env->regs[R_EBP] = rreg(cpu_state->hvf_fd, HV_X86_RBP); | ||
992 | - env->regs[R_ESP] = rreg(cpu_state->hvf_fd, HV_X86_RSP); | ||
993 | - env->regs[R_ESI] = rreg(cpu_state->hvf_fd, HV_X86_RSI); | ||
994 | - env->regs[R_EDI] = rreg(cpu_state->hvf_fd, HV_X86_RDI); | ||
995 | - env->regs[8] = rreg(cpu_state->hvf_fd, HV_X86_R8); | ||
996 | - env->regs[9] = rreg(cpu_state->hvf_fd, HV_X86_R9); | ||
997 | - env->regs[10] = rreg(cpu_state->hvf_fd, HV_X86_R10); | ||
998 | - env->regs[11] = rreg(cpu_state->hvf_fd, HV_X86_R11); | ||
999 | - env->regs[12] = rreg(cpu_state->hvf_fd, HV_X86_R12); | ||
1000 | - env->regs[13] = rreg(cpu_state->hvf_fd, HV_X86_R13); | ||
1001 | - env->regs[14] = rreg(cpu_state->hvf_fd, HV_X86_R14); | ||
1002 | - env->regs[15] = rreg(cpu_state->hvf_fd, HV_X86_R15); | ||
1003 | + env->regs[R_EAX] = rreg(cpu_state->hvf->fd, HV_X86_RAX); | ||
1004 | + env->regs[R_EBX] = rreg(cpu_state->hvf->fd, HV_X86_RBX); | ||
1005 | + env->regs[R_ECX] = rreg(cpu_state->hvf->fd, HV_X86_RCX); | ||
1006 | + env->regs[R_EDX] = rreg(cpu_state->hvf->fd, HV_X86_RDX); | ||
1007 | + env->regs[R_EBP] = rreg(cpu_state->hvf->fd, HV_X86_RBP); | ||
1008 | + env->regs[R_ESP] = rreg(cpu_state->hvf->fd, HV_X86_RSP); | ||
1009 | + env->regs[R_ESI] = rreg(cpu_state->hvf->fd, HV_X86_RSI); | ||
1010 | + env->regs[R_EDI] = rreg(cpu_state->hvf->fd, HV_X86_RDI); | ||
1011 | + env->regs[8] = rreg(cpu_state->hvf->fd, HV_X86_R8); | ||
1012 | + env->regs[9] = rreg(cpu_state->hvf->fd, HV_X86_R9); | ||
1013 | + env->regs[10] = rreg(cpu_state->hvf->fd, HV_X86_R10); | ||
1014 | + env->regs[11] = rreg(cpu_state->hvf->fd, HV_X86_R11); | ||
1015 | + env->regs[12] = rreg(cpu_state->hvf->fd, HV_X86_R12); | ||
1016 | + env->regs[13] = rreg(cpu_state->hvf->fd, HV_X86_R13); | ||
1017 | + env->regs[14] = rreg(cpu_state->hvf->fd, HV_X86_R14); | ||
1018 | + env->regs[15] = rreg(cpu_state->hvf->fd, HV_X86_R15); | ||
1019 | |||
1020 | - env->eflags = rreg(cpu_state->hvf_fd, HV_X86_RFLAGS); | ||
1021 | - env->eip = rreg(cpu_state->hvf_fd, HV_X86_RIP); | ||
1022 | + env->eflags = rreg(cpu_state->hvf->fd, HV_X86_RFLAGS); | ||
1023 | + env->eip = rreg(cpu_state->hvf->fd, HV_X86_RIP); | ||
1024 | |||
1025 | hvf_get_xsave(cpu_state); | ||
1026 | - env->xcr0 = rreg(cpu_state->hvf_fd, HV_X86_XCR0); | ||
1027 | + env->xcr0 = rreg(cpu_state->hvf->fd, HV_X86_XCR0); | ||
1028 | |||
1029 | hvf_get_segments(cpu_state); | ||
1030 | hvf_get_msrs(cpu_state); | ||
1031 | |||
1032 | - env->dr[0] = rreg(cpu_state->hvf_fd, HV_X86_DR0); | ||
1033 | - env->dr[1] = rreg(cpu_state->hvf_fd, HV_X86_DR1); | ||
1034 | - env->dr[2] = rreg(cpu_state->hvf_fd, HV_X86_DR2); | ||
1035 | - env->dr[3] = rreg(cpu_state->hvf_fd, HV_X86_DR3); | ||
1036 | - env->dr[4] = rreg(cpu_state->hvf_fd, HV_X86_DR4); | ||
1037 | - env->dr[5] = rreg(cpu_state->hvf_fd, HV_X86_DR5); | ||
1038 | - env->dr[6] = rreg(cpu_state->hvf_fd, HV_X86_DR6); | ||
1039 | - env->dr[7] = rreg(cpu_state->hvf_fd, HV_X86_DR7); | ||
1040 | + env->dr[0] = rreg(cpu_state->hvf->fd, HV_X86_DR0); | ||
1041 | + env->dr[1] = rreg(cpu_state->hvf->fd, HV_X86_DR1); | ||
1042 | + env->dr[2] = rreg(cpu_state->hvf->fd, HV_X86_DR2); | ||
1043 | + env->dr[3] = rreg(cpu_state->hvf->fd, HV_X86_DR3); | ||
1044 | + env->dr[4] = rreg(cpu_state->hvf->fd, HV_X86_DR4); | ||
1045 | + env->dr[5] = rreg(cpu_state->hvf->fd, HV_X86_DR5); | ||
1046 | + env->dr[6] = rreg(cpu_state->hvf->fd, HV_X86_DR6); | ||
1047 | + env->dr[7] = rreg(cpu_state->hvf->fd, HV_X86_DR7); | ||
1048 | |||
1049 | x86_update_hflags(env); | ||
1050 | return 0; | ||
1051 | @@ -XXX,XX +XXX,XX @@ int hvf_get_registers(CPUState *cpu_state) | ||
1052 | static void vmx_set_int_window_exiting(CPUState *cpu) | ||
1053 | { | ||
1054 | uint64_t val; | ||
1055 | - val = rvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS); | ||
1056 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, val | | ||
1057 | + val = rvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS); | ||
1058 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, val | | ||
1059 | VMCS_PRI_PROC_BASED_CTLS_INT_WINDOW_EXITING); | ||
1060 | } | ||
1061 | |||
1062 | void vmx_clear_int_window_exiting(CPUState *cpu) | ||
1063 | { | ||
1064 | uint64_t val; | ||
1065 | - val = rvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS); | ||
1066 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, val & | ||
1067 | + val = rvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS); | ||
1068 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, val & | ||
1069 | ~VMCS_PRI_PROC_BASED_CTLS_INT_WINDOW_EXITING); | ||
1070 | } | ||
1071 | |||
1072 | @@ -XXX,XX +XXX,XX @@ bool hvf_inject_interrupts(CPUState *cpu_state) | ||
1073 | uint64_t info = 0; | ||
1074 | if (have_event) { | ||
1075 | info = vector | intr_type | VMCS_INTR_VALID; | ||
1076 | - uint64_t reason = rvmcs(cpu_state->hvf_fd, VMCS_EXIT_REASON); | ||
1077 | + uint64_t reason = rvmcs(cpu_state->hvf->fd, VMCS_EXIT_REASON); | ||
1078 | if (env->nmi_injected && reason != EXIT_REASON_TASK_SWITCH) { | ||
1079 | vmx_clear_nmi_blocking(cpu_state); | ||
1080 | } | ||
1081 | @@ -XXX,XX +XXX,XX @@ bool hvf_inject_interrupts(CPUState *cpu_state) | ||
1082 | info &= ~(1 << 12); /* clear undefined bit */ | ||
1083 | if (intr_type == VMCS_INTR_T_SWINTR || | ||
1084 | intr_type == VMCS_INTR_T_SWEXCEPTION) { | ||
1085 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_INST_LENGTH, env->ins_len); | ||
1086 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_INST_LENGTH, env->ins_len); | ||
1087 | } | ||
1088 | |||
1089 | if (env->has_error_code) { | ||
1090 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_EXCEPTION_ERROR, | ||
1091 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_EXCEPTION_ERROR, | ||
1092 | env->error_code); | ||
1093 | /* Indicate that VMCS_ENTRY_EXCEPTION_ERROR is valid */ | ||
1094 | info |= VMCS_INTR_DEL_ERRCODE; | ||
1095 | } | ||
1096 | /*printf("reinject %lx err %d\n", info, err);*/ | ||
1097 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_INTR_INFO, info); | ||
1098 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_INTR_INFO, info); | ||
1099 | }; | ||
1100 | } | ||
1101 | |||
1102 | @@ -XXX,XX +XXX,XX @@ bool hvf_inject_interrupts(CPUState *cpu_state) | ||
1103 | if (!(env->hflags2 & HF2_NMI_MASK) && !(info & VMCS_INTR_VALID)) { | ||
1104 | cpu_state->interrupt_request &= ~CPU_INTERRUPT_NMI; | ||
1105 | info = VMCS_INTR_VALID | VMCS_INTR_T_NMI | EXCP02_NMI; | ||
1106 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_INTR_INFO, info); | ||
1107 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_INTR_INFO, info); | ||
1108 | } else { | ||
1109 | vmx_set_nmi_window_exiting(cpu_state); | ||
1110 | } | ||
1111 | @@ -XXX,XX +XXX,XX @@ bool hvf_inject_interrupts(CPUState *cpu_state) | ||
1112 | int line = cpu_get_pic_interrupt(&x86cpu->env); | ||
1113 | cpu_state->interrupt_request &= ~CPU_INTERRUPT_HARD; | ||
1114 | if (line >= 0) { | ||
1115 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_INTR_INFO, line | | ||
1116 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_INTR_INFO, line | | ||
1117 | VMCS_INTR_VALID | VMCS_INTR_T_HWINTR); | ||
1118 | } | ||
1119 | } | ||
1120 | @@ -XXX,XX +XXX,XX @@ int hvf_process_events(CPUState *cpu_state) | ||
1121 | X86CPU *cpu = X86_CPU(cpu_state); | ||
1122 | CPUX86State *env = &cpu->env; | ||
1123 | |||
1124 | - env->eflags = rreg(cpu_state->hvf_fd, HV_X86_RFLAGS); | ||
1125 | + env->eflags = rreg(cpu_state->hvf->fd, HV_X86_RFLAGS); | ||
1126 | |||
1127 | if (cpu_state->interrupt_request & CPU_INTERRUPT_INIT) { | ||
1128 | cpu_synchronize_state(cpu_state); | ||
1129 | -- | 29 | -- |
1130 | 2.20.1 | 30 | 2.34.1 |
1131 | |||
1132 | diff view generated by jsdifflib |
1 | Coverity complains that we don't check for failures from dup() | 1 | Currently QEMU will warn if there is a NIC on the board that |
---|---|---|---|
2 | and mkstemp(); add asserts that these syscalls succeeded. | 2 | is not connected to a backend. By default the '-nic user' will |
3 | get used for all NICs, but if you manually connect a specific | ||
4 | NIC to a specific backend, then the other NICs on the board | ||
5 | have no backend and will be warned about: | ||
3 | 6 | ||
4 | Fixes: Coverity CID 1432516, 1432574 | 7 | qemu-system-arm: warning: nic npcm7xx-emc.1 has no peer |
8 | qemu-system-arm: warning: nic npcm-gmac.0 has no peer | ||
9 | qemu-system-arm: warning: nic npcm-gmac.1 has no peer | ||
10 | |||
11 | So suppress those warnings by manually connecting every NIC | ||
12 | on the board to some backend. | ||
13 | |||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> | 15 | Reviewed-by: David Woodhouse <dwmw@amazon.co.uk> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 16 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
8 | Message-id: 20210525134458.6675-7-peter.maydell@linaro.org | 17 | Message-id: 20240206171231.396392-3-peter.maydell@linaro.org |
9 | --- | 18 | --- |
10 | tests/unit/test-vmstate.c | 5 ++++- | 19 | tests/qtest/npcm7xx_emc-test.c | 5 ++++- |
11 | 1 file changed, 4 insertions(+), 1 deletion(-) | 20 | 1 file changed, 4 insertions(+), 1 deletion(-) |
12 | 21 | ||
13 | diff --git a/tests/unit/test-vmstate.c b/tests/unit/test-vmstate.c | 22 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c |
14 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/tests/unit/test-vmstate.c | 24 | --- a/tests/qtest/npcm7xx_emc-test.c |
16 | +++ b/tests/unit/test-vmstate.c | 25 | +++ b/tests/qtest/npcm7xx_emc-test.c |
17 | @@ -XXX,XX +XXX,XX @@ static int temp_fd; | 26 | @@ -XXX,XX +XXX,XX @@ static int *packet_test_init(int module_num, GString *cmd_line) |
18 | /* Duplicate temp_fd and seek to the beginning of the file */ | 27 | * KISS and use -nic. The driver accepts 'emc0' and 'emc1' as aliases |
19 | static QEMUFile *open_test_file(bool write) | 28 | * in the 'model' field to specify the device to match. |
20 | { | 29 | */ |
21 | - int fd = dup(temp_fd); | 30 | - g_string_append_printf(cmd_line, " -nic socket,fd=%d,model=emc%d ", |
22 | + int fd; | 31 | + g_string_append_printf(cmd_line, " -nic socket,fd=%d,model=emc%d " |
23 | QIOChannel *ioc; | 32 | + "-nic user,model=npcm7xx-emc " |
24 | QEMUFile *f; | 33 | + "-nic user,model=npcm-gmac " |
25 | 34 | + "-nic user,model=npcm-gmac", | |
26 | + fd = dup(temp_fd); | 35 | test_sockets[1], module_num); |
27 | + g_assert(fd >= 0); | 36 | |
28 | lseek(fd, 0, SEEK_SET); | 37 | g_test_queue_destroy(packet_test_clear, test_sockets); |
29 | if (write) { | ||
30 | g_assert_cmpint(ftruncate(fd, 0), ==, 0); | ||
31 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | ||
32 | g_autofree char *temp_file = g_strdup_printf("%s/vmst.test.XXXXXX", | ||
33 | g_get_tmp_dir()); | ||
34 | temp_fd = mkstemp(temp_file); | ||
35 | + g_assert(temp_fd >= 0); | ||
36 | |||
37 | module_call_init(MODULE_INIT_QOM); | ||
38 | |||
39 | -- | 38 | -- |
40 | 2.20.1 | 39 | 2.34.1 |
41 | |||
42 | diff view generated by jsdifflib |
1 | Some v8M instructions are present if either the floating point | 1 | It doesn't make sense to read the value of MDCR_EL2 on a non-A-profile |
---|---|---|---|
2 | extension or MVE is implemented. Update our implementation of them | 2 | CPU, and in fact if you try to do it we will assert: |
3 | to check for MVE as well as for FP. | ||
4 | 3 | ||
5 | This is all the insns which use CheckDecodeFaults(ExtType_MveOrFp) or | 4 | #6 0x00007ffff4b95e96 in __GI___assert_fail |
6 | CheckDecodeFaults(ExtType_MveOrDpFp) in their pseudocode, which are | 5 | (assertion=0x5555565a8c70 "!arm_feature(env, ARM_FEATURE_M)", file=0x5555565a6e5c "../../target/arm/helper.c", line=12600, function=0x5555565a9560 <__PRETTY_FUNCTION__.0> "arm_security_space_below_el3") at ./assert/assert.c:101 |
7 | essentially the loads and stores, moves and sysreg accesses, except | 6 | #7 0x0000555555ebf412 in arm_security_space_below_el3 (env=0x555557bc8190) at ../../target/arm/helper.c:12600 |
8 | for VMOV_reg_sp and VMOV_reg_dp, which we handle in subsequent | 7 | #8 0x0000555555ea6f89 in arm_is_el2_enabled (env=0x555557bc8190) at ../../target/arm/cpu.h:2595 |
9 | patches because they need a refactor to provide a place to put the | 8 | #9 0x0000555555ea942f in arm_mdcr_el2_eff (env=0x555557bc8190) at ../../target/arm/internals.h:1512 |
10 | new MVE check. | ||
11 | 9 | ||
10 | We might call pmu_counter_enabled() on an M-profile CPU (for example | ||
11 | from the migration pre/post hooks in machine.c); this should always | ||
12 | return false because these CPUs don't set ARM_FEATURE_PMU. | ||
13 | |||
14 | Avoid the assertion by not calling arm_mdcr_el2_eff() before we | ||
15 | have done the early return for "PMU not present". | ||
16 | |||
17 | This fixes an assertion failure if you try to do a loadvm or | ||
18 | savevm for an M-profile board. | ||
19 | |||
20 | Cc: qemu-stable@nongnu.org | ||
21 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/2155 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20210520152840.24453-3-peter.maydell@linaro.org | 25 | Message-id: 20240208153346.970021-1-peter.maydell@linaro.org |
15 | --- | 26 | --- |
16 | target/arm/translate-vfp.c | 48 +++++++++++++++++++++++--------------- | 27 | target/arm/helper.c | 12 ++++++++++-- |
17 | 1 file changed, 29 insertions(+), 19 deletions(-) | 28 | 1 file changed, 10 insertions(+), 2 deletions(-) |
18 | 29 | ||
19 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | 30 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
20 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/translate-vfp.c | 32 | --- a/target/arm/helper.c |
22 | +++ b/target/arm/translate-vfp.c | 33 | +++ b/target/arm/helper.c |
23 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) | 34 | @@ -XXX,XX +XXX,XX @@ static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter) |
24 | /* VMOV scalar to general purpose register */ | 35 | bool enabled, prohibited = false, filtered; |
25 | TCGv_i32 tmp; | 36 | bool secure = arm_is_secure(env); |
26 | 37 | int el = arm_current_el(env); | |
27 | - /* SIZE == MO_32 is a VFP instruction; otherwise NEON. */ | 38 | - uint64_t mdcr_el2 = arm_mdcr_el2_eff(env); |
28 | - if (a->size == MO_32 | 39 | - uint8_t hpmn = mdcr_el2 & MDCR_HPMN; |
29 | - ? !dc_isar_feature(aa32_fpsp_v2, s) | 40 | + uint64_t mdcr_el2; |
30 | - : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | 41 | + uint8_t hpmn; |
31 | - return false; | 42 | |
32 | + /* | 43 | + /* |
33 | + * SIZE == MO_32 is a VFP instruction; otherwise NEON. MVE has | 44 | + * We might be called for M-profile cores where MDCR_EL2 doesn't |
34 | + * all sizes, whether the CPU has fp or not. | 45 | + * exist and arm_mdcr_el2_eff() will assert, so this early-exit check |
46 | + * must be before we read that value. | ||
35 | + */ | 47 | + */ |
36 | + if (!dc_isar_feature(aa32_mve, s)) { | 48 | if (!arm_feature(env, ARM_FEATURE_PMU)) { |
37 | + if (a->size == MO_32 | ||
38 | + ? !dc_isar_feature(aa32_fpsp_v2, s) | ||
39 | + : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
40 | + return false; | ||
41 | + } | ||
42 | } | ||
43 | |||
44 | /* UNDEF accesses to D16-D31 if they don't exist */ | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_from_gp(DisasContext *s, arg_VMOV_from_gp *a) | ||
46 | /* VMOV general purpose register to scalar */ | ||
47 | TCGv_i32 tmp; | ||
48 | |||
49 | - /* SIZE == MO_32 is a VFP instruction; otherwise NEON. */ | ||
50 | - if (a->size == MO_32 | ||
51 | - ? !dc_isar_feature(aa32_fpsp_v2, s) | ||
52 | - : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
53 | - return false; | ||
54 | + /* | ||
55 | + * SIZE == MO_32 is a VFP instruction; otherwise NEON. MVE has | ||
56 | + * all sizes, whether the CPU has fp or not. | ||
57 | + */ | ||
58 | + if (!dc_isar_feature(aa32_mve, s)) { | ||
59 | + if (a->size == MO_32 | ||
60 | + ? !dc_isar_feature(aa32_fpsp_v2, s) | ||
61 | + : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
62 | + return false; | ||
63 | + } | ||
64 | } | ||
65 | |||
66 | /* UNDEF accesses to D16-D31 if they don't exist */ | ||
67 | @@ -XXX,XX +XXX,XX @@ typedef enum FPSysRegCheckResult { | ||
68 | |||
69 | static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
70 | { | ||
71 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
72 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
73 | return FPSysRegCheckFailed; | ||
74 | } | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_single(DisasContext *s, arg_VMOV_single *a) | ||
77 | { | ||
78 | TCGv_i32 tmp; | ||
79 | |||
80 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
81 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
82 | return false; | 49 | return false; |
83 | } | 50 | } |
84 | 51 | ||
85 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_64_sp(DisasContext *s, arg_VMOV_64_sp *a) | 52 | + mdcr_el2 = arm_mdcr_el2_eff(env); |
86 | { | 53 | + hpmn = mdcr_el2 & MDCR_HPMN; |
87 | TCGv_i32 tmp; | 54 | + |
88 | 55 | if (!arm_feature(env, ARM_FEATURE_EL2) || | |
89 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | 56 | (counter < hpmn || counter == 31)) { |
90 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | 57 | e = env->cp15.c9_pmcr & PMCRE; |
91 | return false; | ||
92 | } | ||
93 | |||
94 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_64_dp(DisasContext *s, arg_VMOV_64_dp *a) | ||
95 | * floating point register. Note that this does not require support | ||
96 | * for double precision arithmetic. | ||
97 | */ | ||
98 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
99 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
100 | return false; | ||
101 | } | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_hp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
104 | uint32_t offset; | ||
105 | TCGv_i32 addr, tmp; | ||
106 | |||
107 | - if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
108 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
109 | return false; | ||
110 | } | ||
111 | |||
112 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_sp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
113 | uint32_t offset; | ||
114 | TCGv_i32 addr, tmp; | ||
115 | |||
116 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
117 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
118 | return false; | ||
119 | } | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_dp(DisasContext *s, arg_VLDR_VSTR_dp *a) | ||
122 | TCGv_i64 tmp; | ||
123 | |||
124 | /* Note that this does not require support for double arithmetic. */ | ||
125 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
126 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
127 | return false; | ||
128 | } | ||
129 | |||
130 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_sp(DisasContext *s, arg_VLDM_VSTM_sp *a) | ||
131 | TCGv_i32 addr, tmp; | ||
132 | int i, n; | ||
133 | |||
134 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
135 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
136 | return false; | ||
137 | } | ||
138 | |||
139 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_dp(DisasContext *s, arg_VLDM_VSTM_dp *a) | ||
140 | int i, n; | ||
141 | |||
142 | /* Note that this does not require support for double arithmetic. */ | ||
143 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
144 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
145 | return false; | ||
146 | } | ||
147 | |||
148 | -- | 58 | -- |
149 | 2.20.1 | 59 | 2.34.1 |
150 | 60 | ||
151 | 61 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | From: Nabih Estefan <nabihestefan@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Until now, Hypervisor.framework has only been available on x86_64 systems. | 3 | Fix the nocm_gmac-test.c file to run on a nuvoton 7xx machine instead |
4 | With Apple Silicon shipping now, it extends its reach to aarch64. To | 4 | of 8xx. Also fix comments referencing this and values expecting 8xx. |
5 | prepare for support for multiple architectures, let's start moving common | ||
6 | code out into its own accel directory. | ||
7 | 5 | ||
8 | This patch moves CPU and memory operations over. While at it, make sure | 6 | Change-Id: Iabd0fba14910c3f1e883c4a9521350f3db9ffab8 |
9 | the code is consumable on non-i386 systems. | 7 | Signed-Off-By: Nabih Estefan <nabihestefan@google.com> |
10 | 8 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> | |
11 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | 9 | Message-id: 20240208194759.2858582-2-nabihestefan@google.com |
12 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
13 | Message-id: 20210519202253.76782-4-agraf@csgraf.de | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | [PMM: commit message tweaks] | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | include/sysemu/hvf_int.h | 4 + | 14 | tests/qtest/npcm_gmac-test.c | 84 +----------------------------------- |
18 | target/i386/hvf/hvf-i386.h | 2 - | 15 | tests/qtest/meson.build | 3 +- |
19 | target/i386/hvf/x86hvf.h | 2 - | 16 | 2 files changed, 4 insertions(+), 83 deletions(-) |
20 | accel/hvf/hvf-accel-ops.c | 308 ++++++++++++++++++++++++++++++++++++- | ||
21 | target/i386/hvf/hvf.c | 302 ------------------------------------ | ||
22 | 5 files changed, 311 insertions(+), 307 deletions(-) | ||
23 | 17 | ||
24 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | 18 | diff --git a/tests/qtest/npcm_gmac-test.c b/tests/qtest/npcm_gmac-test.c |
25 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/sysemu/hvf_int.h | 20 | --- a/tests/qtest/npcm_gmac-test.c |
27 | +++ b/include/sysemu/hvf_int.h | 21 | +++ b/tests/qtest/npcm_gmac-test.c |
28 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct TestData { |
29 | 23 | const GMACModule *module; | |
30 | #include <Hypervisor/hv.h> | 24 | } TestData; |
31 | 25 | ||
32 | +void hvf_set_phys_mem(MemoryRegionSection *, bool); | 26 | -/* Values extracted from hw/arm/npcm8xx.c */ |
33 | void assert_hvf_ok(hv_return_t ret); | 27 | +/* Values extracted from hw/arm/npcm7xx.c */ |
34 | +hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); | 28 | static const GMACModule gmac_module_list[] = { |
35 | +int hvf_put_registers(CPUState *); | 29 | { |
36 | +int hvf_get_registers(CPUState *); | 30 | .irq = 14, |
37 | 31 | @@ -XXX,XX +XXX,XX @@ static const GMACModule gmac_module_list[] = { | |
38 | #endif | 32 | .irq = 15, |
39 | diff --git a/target/i386/hvf/hvf-i386.h b/target/i386/hvf/hvf-i386.h | 33 | .base_addr = 0xf0804000 |
40 | index XXXXXXX..XXXXXXX 100644 | 34 | }, |
41 | --- a/target/i386/hvf/hvf-i386.h | 35 | - { |
42 | +++ b/target/i386/hvf/hvf-i386.h | 36 | - .irq = 16, |
43 | @@ -XXX,XX +XXX,XX @@ struct HVFState { | 37 | - .base_addr = 0xf0806000 |
38 | - }, | ||
39 | - { | ||
40 | - .irq = 17, | ||
41 | - .base_addr = 0xf0808000 | ||
42 | - } | ||
44 | }; | 43 | }; |
45 | extern HVFState *hvf_state; | 44 | |
46 | 45 | /* Returns the index of the GMAC module. */ | |
47 | -void hvf_set_phys_mem(MemoryRegionSection *, bool); | 46 | @@ -XXX,XX +XXX,XX @@ static uint32_t gmac_read(QTestState *qts, const GMACModule *mod, |
48 | void hvf_handle_io(CPUArchState *, uint16_t, void *, int, int, int); | 47 | return qtest_readl(qts, mod->base_addr + regno); |
49 | -hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); | 48 | } |
50 | 49 | ||
51 | #ifdef NEED_CPU_H | 50 | -static uint16_t pcs_read(QTestState *qts, const GMACModule *mod, |
52 | /* Functions exported to host specific mode */ | 51 | - NPCMRegister regno) |
53 | diff --git a/target/i386/hvf/x86hvf.h b/target/i386/hvf/x86hvf.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/i386/hvf/x86hvf.h | ||
56 | +++ b/target/i386/hvf/x86hvf.h | ||
57 | @@ -XXX,XX +XXX,XX @@ | ||
58 | #include "x86_descr.h" | ||
59 | |||
60 | int hvf_process_events(CPUState *); | ||
61 | -int hvf_put_registers(CPUState *); | ||
62 | -int hvf_get_registers(CPUState *); | ||
63 | bool hvf_inject_interrupts(CPUState *); | ||
64 | void hvf_set_segment(struct CPUState *cpu, struct vmx_segment *vmx_seg, | ||
65 | SegmentCache *qseg, bool is_tr); | ||
66 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/accel/hvf/hvf-accel-ops.c | ||
69 | +++ b/accel/hvf/hvf-accel-ops.c | ||
70 | @@ -XXX,XX +XXX,XX @@ | ||
71 | #include "qemu/osdep.h" | ||
72 | #include "qemu/error-report.h" | ||
73 | #include "qemu/main-loop.h" | ||
74 | +#include "exec/address-spaces.h" | ||
75 | +#include "exec/exec-all.h" | ||
76 | +#include "sysemu/cpus.h" | ||
77 | #include "sysemu/hvf.h" | ||
78 | +#include "sysemu/hvf_int.h" | ||
79 | #include "sysemu/runstate.h" | ||
80 | -#include "target/i386/cpu.h" | ||
81 | #include "qemu/guest-random.h" | ||
82 | |||
83 | #include "hvf-accel-ops.h" | ||
84 | |||
85 | +HVFState *hvf_state; | ||
86 | + | ||
87 | +/* Memory slots */ | ||
88 | + | ||
89 | +hvf_slot *hvf_find_overlap_slot(uint64_t start, uint64_t size) | ||
90 | +{ | ||
91 | + hvf_slot *slot; | ||
92 | + int x; | ||
93 | + for (x = 0; x < hvf_state->num_slots; ++x) { | ||
94 | + slot = &hvf_state->slots[x]; | ||
95 | + if (slot->size && start < (slot->start + slot->size) && | ||
96 | + (start + size) > slot->start) { | ||
97 | + return slot; | ||
98 | + } | ||
99 | + } | ||
100 | + return NULL; | ||
101 | +} | ||
102 | + | ||
103 | +struct mac_slot { | ||
104 | + int present; | ||
105 | + uint64_t size; | ||
106 | + uint64_t gpa_start; | ||
107 | + uint64_t gva; | ||
108 | +}; | ||
109 | + | ||
110 | +struct mac_slot mac_slots[32]; | ||
111 | + | ||
112 | +static int do_hvf_set_memory(hvf_slot *slot, hv_memory_flags_t flags) | ||
113 | +{ | ||
114 | + struct mac_slot *macslot; | ||
115 | + hv_return_t ret; | ||
116 | + | ||
117 | + macslot = &mac_slots[slot->slot_id]; | ||
118 | + | ||
119 | + if (macslot->present) { | ||
120 | + if (macslot->size != slot->size) { | ||
121 | + macslot->present = 0; | ||
122 | + ret = hv_vm_unmap(macslot->gpa_start, macslot->size); | ||
123 | + assert_hvf_ok(ret); | ||
124 | + } | ||
125 | + } | ||
126 | + | ||
127 | + if (!slot->size) { | ||
128 | + return 0; | ||
129 | + } | ||
130 | + | ||
131 | + macslot->present = 1; | ||
132 | + macslot->gpa_start = slot->start; | ||
133 | + macslot->size = slot->size; | ||
134 | + ret = hv_vm_map((hv_uvaddr_t)slot->mem, slot->start, slot->size, flags); | ||
135 | + assert_hvf_ok(ret); | ||
136 | + return 0; | ||
137 | +} | ||
138 | + | ||
139 | +void hvf_set_phys_mem(MemoryRegionSection *section, bool add) | ||
140 | +{ | ||
141 | + hvf_slot *mem; | ||
142 | + MemoryRegion *area = section->mr; | ||
143 | + bool writeable = !area->readonly && !area->rom_device; | ||
144 | + hv_memory_flags_t flags; | ||
145 | + | ||
146 | + if (!memory_region_is_ram(area)) { | ||
147 | + if (writeable) { | ||
148 | + return; | ||
149 | + } else if (!memory_region_is_romd(area)) { | ||
150 | + /* | ||
151 | + * If the memory device is not in romd_mode, then we actually want | ||
152 | + * to remove the hvf memory slot so all accesses will trap. | ||
153 | + */ | ||
154 | + add = false; | ||
155 | + } | ||
156 | + } | ||
157 | + | ||
158 | + mem = hvf_find_overlap_slot( | ||
159 | + section->offset_within_address_space, | ||
160 | + int128_get64(section->size)); | ||
161 | + | ||
162 | + if (mem && add) { | ||
163 | + if (mem->size == int128_get64(section->size) && | ||
164 | + mem->start == section->offset_within_address_space && | ||
165 | + mem->mem == (memory_region_get_ram_ptr(area) + | ||
166 | + section->offset_within_region)) { | ||
167 | + return; /* Same region was attempted to register, go away. */ | ||
168 | + } | ||
169 | + } | ||
170 | + | ||
171 | + /* Region needs to be reset. set the size to 0 and remap it. */ | ||
172 | + if (mem) { | ||
173 | + mem->size = 0; | ||
174 | + if (do_hvf_set_memory(mem, 0)) { | ||
175 | + error_report("Failed to reset overlapping slot"); | ||
176 | + abort(); | ||
177 | + } | ||
178 | + } | ||
179 | + | ||
180 | + if (!add) { | ||
181 | + return; | ||
182 | + } | ||
183 | + | ||
184 | + if (area->readonly || | ||
185 | + (!memory_region_is_ram(area) && memory_region_is_romd(area))) { | ||
186 | + flags = HV_MEMORY_READ | HV_MEMORY_EXEC; | ||
187 | + } else { | ||
188 | + flags = HV_MEMORY_READ | HV_MEMORY_WRITE | HV_MEMORY_EXEC; | ||
189 | + } | ||
190 | + | ||
191 | + /* Now make a new slot. */ | ||
192 | + int x; | ||
193 | + | ||
194 | + for (x = 0; x < hvf_state->num_slots; ++x) { | ||
195 | + mem = &hvf_state->slots[x]; | ||
196 | + if (!mem->size) { | ||
197 | + break; | ||
198 | + } | ||
199 | + } | ||
200 | + | ||
201 | + if (x == hvf_state->num_slots) { | ||
202 | + error_report("No free slots"); | ||
203 | + abort(); | ||
204 | + } | ||
205 | + | ||
206 | + mem->size = int128_get64(section->size); | ||
207 | + mem->mem = memory_region_get_ram_ptr(area) + section->offset_within_region; | ||
208 | + mem->start = section->offset_within_address_space; | ||
209 | + mem->region = area; | ||
210 | + | ||
211 | + if (do_hvf_set_memory(mem, flags)) { | ||
212 | + error_report("Error registering new memory slot"); | ||
213 | + abort(); | ||
214 | + } | ||
215 | +} | ||
216 | + | ||
217 | +static void do_hvf_cpu_synchronize_state(CPUState *cpu, run_on_cpu_data arg) | ||
218 | +{ | ||
219 | + if (!cpu->vcpu_dirty) { | ||
220 | + hvf_get_registers(cpu); | ||
221 | + cpu->vcpu_dirty = true; | ||
222 | + } | ||
223 | +} | ||
224 | + | ||
225 | +void hvf_cpu_synchronize_state(CPUState *cpu) | ||
226 | +{ | ||
227 | + if (!cpu->vcpu_dirty) { | ||
228 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_state, RUN_ON_CPU_NULL); | ||
229 | + } | ||
230 | +} | ||
231 | + | ||
232 | +static void do_hvf_cpu_synchronize_post_reset(CPUState *cpu, | ||
233 | + run_on_cpu_data arg) | ||
234 | +{ | ||
235 | + hvf_put_registers(cpu); | ||
236 | + cpu->vcpu_dirty = false; | ||
237 | +} | ||
238 | + | ||
239 | +void hvf_cpu_synchronize_post_reset(CPUState *cpu) | ||
240 | +{ | ||
241 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_post_reset, RUN_ON_CPU_NULL); | ||
242 | +} | ||
243 | + | ||
244 | +static void do_hvf_cpu_synchronize_post_init(CPUState *cpu, | ||
245 | + run_on_cpu_data arg) | ||
246 | +{ | ||
247 | + hvf_put_registers(cpu); | ||
248 | + cpu->vcpu_dirty = false; | ||
249 | +} | ||
250 | + | ||
251 | +void hvf_cpu_synchronize_post_init(CPUState *cpu) | ||
252 | +{ | ||
253 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_post_init, RUN_ON_CPU_NULL); | ||
254 | +} | ||
255 | + | ||
256 | +static void do_hvf_cpu_synchronize_pre_loadvm(CPUState *cpu, | ||
257 | + run_on_cpu_data arg) | ||
258 | +{ | ||
259 | + cpu->vcpu_dirty = true; | ||
260 | +} | ||
261 | + | ||
262 | +void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | ||
263 | +{ | ||
264 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_pre_loadvm, RUN_ON_CPU_NULL); | ||
265 | +} | ||
266 | + | ||
267 | +static void hvf_set_dirty_tracking(MemoryRegionSection *section, bool on) | ||
268 | +{ | ||
269 | + hvf_slot *slot; | ||
270 | + | ||
271 | + slot = hvf_find_overlap_slot( | ||
272 | + section->offset_within_address_space, | ||
273 | + int128_get64(section->size)); | ||
274 | + | ||
275 | + /* protect region against writes; begin tracking it */ | ||
276 | + if (on) { | ||
277 | + slot->flags |= HVF_SLOT_LOG; | ||
278 | + hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
279 | + HV_MEMORY_READ); | ||
280 | + /* stop tracking region*/ | ||
281 | + } else { | ||
282 | + slot->flags &= ~HVF_SLOT_LOG; | ||
283 | + hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
284 | + HV_MEMORY_READ | HV_MEMORY_WRITE); | ||
285 | + } | ||
286 | +} | ||
287 | + | ||
288 | +static void hvf_log_start(MemoryListener *listener, | ||
289 | + MemoryRegionSection *section, int old, int new) | ||
290 | +{ | ||
291 | + if (old != 0) { | ||
292 | + return; | ||
293 | + } | ||
294 | + | ||
295 | + hvf_set_dirty_tracking(section, 1); | ||
296 | +} | ||
297 | + | ||
298 | +static void hvf_log_stop(MemoryListener *listener, | ||
299 | + MemoryRegionSection *section, int old, int new) | ||
300 | +{ | ||
301 | + if (new != 0) { | ||
302 | + return; | ||
303 | + } | ||
304 | + | ||
305 | + hvf_set_dirty_tracking(section, 0); | ||
306 | +} | ||
307 | + | ||
308 | +static void hvf_log_sync(MemoryListener *listener, | ||
309 | + MemoryRegionSection *section) | ||
310 | +{ | ||
311 | + /* | ||
312 | + * sync of dirty pages is handled elsewhere; just make sure we keep | ||
313 | + * tracking the region. | ||
314 | + */ | ||
315 | + hvf_set_dirty_tracking(section, 1); | ||
316 | +} | ||
317 | + | ||
318 | +static void hvf_region_add(MemoryListener *listener, | ||
319 | + MemoryRegionSection *section) | ||
320 | +{ | ||
321 | + hvf_set_phys_mem(section, true); | ||
322 | +} | ||
323 | + | ||
324 | +static void hvf_region_del(MemoryListener *listener, | ||
325 | + MemoryRegionSection *section) | ||
326 | +{ | ||
327 | + hvf_set_phys_mem(section, false); | ||
328 | +} | ||
329 | + | ||
330 | +static MemoryListener hvf_memory_listener = { | ||
331 | + .priority = 10, | ||
332 | + .region_add = hvf_region_add, | ||
333 | + .region_del = hvf_region_del, | ||
334 | + .log_start = hvf_log_start, | ||
335 | + .log_stop = hvf_log_stop, | ||
336 | + .log_sync = hvf_log_sync, | ||
337 | +}; | ||
338 | + | ||
339 | +static void dummy_signal(int sig) | ||
340 | +{ | ||
341 | +} | ||
342 | + | ||
343 | +bool hvf_allowed; | ||
344 | + | ||
345 | +static int hvf_accel_init(MachineState *ms) | ||
346 | +{ | ||
347 | + int x; | ||
348 | + hv_return_t ret; | ||
349 | + HVFState *s; | ||
350 | + | ||
351 | + ret = hv_vm_create(HV_VM_DEFAULT); | ||
352 | + assert_hvf_ok(ret); | ||
353 | + | ||
354 | + s = g_new0(HVFState, 1); | ||
355 | + | ||
356 | + s->num_slots = 32; | ||
357 | + for (x = 0; x < s->num_slots; ++x) { | ||
358 | + s->slots[x].size = 0; | ||
359 | + s->slots[x].slot_id = x; | ||
360 | + } | ||
361 | + | ||
362 | + hvf_state = s; | ||
363 | + memory_listener_register(&hvf_memory_listener, &address_space_memory); | ||
364 | + return 0; | ||
365 | +} | ||
366 | + | ||
367 | +static void hvf_accel_class_init(ObjectClass *oc, void *data) | ||
368 | +{ | ||
369 | + AccelClass *ac = ACCEL_CLASS(oc); | ||
370 | + ac->name = "HVF"; | ||
371 | + ac->init_machine = hvf_accel_init; | ||
372 | + ac->allowed = &hvf_allowed; | ||
373 | +} | ||
374 | + | ||
375 | +static const TypeInfo hvf_accel_type = { | ||
376 | + .name = TYPE_HVF_ACCEL, | ||
377 | + .parent = TYPE_ACCEL, | ||
378 | + .class_init = hvf_accel_class_init, | ||
379 | +}; | ||
380 | + | ||
381 | +static void hvf_type_init(void) | ||
382 | +{ | ||
383 | + type_register_static(&hvf_accel_type); | ||
384 | +} | ||
385 | + | ||
386 | +type_init(hvf_type_init); | ||
387 | + | ||
388 | /* | ||
389 | * The HVF-specific vCPU thread function. This one should only run when the host | ||
390 | * CPU supports the VMX "unrestricted guest" feature. | ||
391 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c | ||
392 | index XXXXXXX..XXXXXXX 100644 | ||
393 | --- a/target/i386/hvf/hvf.c | ||
394 | +++ b/target/i386/hvf/hvf.c | ||
395 | @@ -XXX,XX +XXX,XX @@ | ||
396 | |||
397 | #include "hvf-accel-ops.h" | ||
398 | |||
399 | -HVFState *hvf_state; | ||
400 | - | ||
401 | -/* Memory slots */ | ||
402 | -hvf_slot *hvf_find_overlap_slot(uint64_t start, uint64_t size) | ||
403 | -{ | 52 | -{ |
404 | - hvf_slot *slot; | 53 | - uint32_t write_value = (regno & 0x3ffe00) >> 9; |
405 | - int x; | 54 | - qtest_writel(qts, PCS_BASE_ADDRESS + NPCM_PCS_IND_AC_BA, write_value); |
406 | - for (x = 0; x < hvf_state->num_slots; ++x) { | 55 | - uint32_t read_offset = regno & 0x1ff; |
407 | - slot = &hvf_state->slots[x]; | 56 | - return qtest_readl(qts, PCS_BASE_ADDRESS + read_offset); |
408 | - if (slot->size && start < (slot->start + slot->size) && | ||
409 | - (start + size) > slot->start) { | ||
410 | - return slot; | ||
411 | - } | ||
412 | - } | ||
413 | - return NULL; | ||
414 | -} | 57 | -} |
415 | - | 58 | - |
416 | -struct mac_slot { | 59 | /* Check that GMAC registers are reset to default value */ |
417 | - int present; | 60 | static void test_init(gconstpointer test_data) |
418 | - uint64_t size; | 61 | { |
419 | - uint64_t gpa_start; | 62 | const TestData *td = test_data; |
420 | - uint64_t gva; | 63 | const GMACModule *mod = td->module; |
421 | -}; | 64 | - QTestState *qts = qtest_init("-machine npcm845-evb"); |
65 | + QTestState *qts = qtest_init("-machine npcm750-evb"); | ||
66 | |||
67 | #define CHECK_REG32(regno, value) \ | ||
68 | do { \ | ||
69 | g_assert_cmphex(gmac_read(qts, mod, (regno)), ==, (value)); \ | ||
70 | } while (0) | ||
71 | |||
72 | -#define CHECK_REG_PCS(regno, value) \ | ||
73 | - do { \ | ||
74 | - g_assert_cmphex(pcs_read(qts, mod, (regno)), ==, (value)); \ | ||
75 | - } while (0) | ||
422 | - | 76 | - |
423 | -struct mac_slot mac_slots[32]; | 77 | CHECK_REG32(NPCM_DMA_BUS_MODE, 0x00020100); |
78 | CHECK_REG32(NPCM_DMA_XMT_POLL_DEMAND, 0); | ||
79 | CHECK_REG32(NPCM_DMA_RCV_POLL_DEMAND, 0); | ||
80 | @@ -XXX,XX +XXX,XX @@ static void test_init(gconstpointer test_data) | ||
81 | CHECK_REG32(NPCM_GMAC_PTP_TAR, 0); | ||
82 | CHECK_REG32(NPCM_GMAC_PTP_TTSR, 0); | ||
83 | |||
84 | - /* TODO Add registers PCS */ | ||
85 | - if (mod->base_addr == 0xf0802000) { | ||
86 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_ID1, 0x699e); | ||
87 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_ID2, 0); | ||
88 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_STS, 0x8000); | ||
424 | - | 89 | - |
425 | -static int do_hvf_set_memory(hvf_slot *slot, hv_memory_flags_t flags) | 90 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_CTRL, 0x1140); |
426 | -{ | 91 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_STS, 0x0109); |
427 | - struct mac_slot *macslot; | 92 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_DEV_ID1, 0x699e); |
428 | - hv_return_t ret; | 93 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_DEV_ID2, 0x0ced0); |
94 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_AN_ADV, 0x0020); | ||
95 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_LP_BABL, 0); | ||
96 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_AN_EXPN, 0); | ||
97 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_EXT_STS, 0xc000); | ||
429 | - | 98 | - |
430 | - macslot = &mac_slots[slot->slot_id]; | 99 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_ABL, 0x0003); |
100 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MAX_DLY_LWR, 0x0038); | ||
101 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MAX_DLY_UPR, 0); | ||
102 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MIN_DLY_LWR, 0x0038); | ||
103 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MIN_DLY_UPR, 0); | ||
104 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MAX_DLY_LWR, 0x0058); | ||
105 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MAX_DLY_UPR, 0); | ||
106 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MIN_DLY_LWR, 0x0048); | ||
107 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MIN_DLY_UPR, 0); | ||
431 | - | 108 | - |
432 | - if (macslot->present) { | 109 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MMD_DIG_CTRL1, 0x2400); |
433 | - if (macslot->size != slot->size) { | 110 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_AN_CTRL, 0); |
434 | - macslot->present = 0; | 111 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_AN_INTR_STS, 0x000a); |
435 | - ret = hv_vm_unmap(macslot->gpa_start, macslot->size); | 112 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_TC, 0); |
436 | - assert_hvf_ok(ret); | 113 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DBG_CTRL, 0); |
437 | - } | 114 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_MCTRL0, 0x899c); |
115 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_TXTIMER, 0); | ||
116 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_RXTIMER, 0); | ||
117 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_LINK_TIMER_CTRL, 0); | ||
118 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_MCTRL1, 0); | ||
119 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_STS, 0x0010); | ||
120 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_ICG_ERRCNT1, 0); | ||
121 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MISC_STS, 0); | ||
122 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_RX_LSTS, 0); | ||
123 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_BSTCTRL0, 0x00a); | ||
124 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_LVLCTRL0, 0x007f); | ||
125 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_GENCTRL0, 0x0001); | ||
126 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_GENCTRL1, 0); | ||
127 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_STS, 0); | ||
128 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_GENCTRL0, 0x0100); | ||
129 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_GENCTRL1, 0x1100); | ||
130 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_LOS_CTRL0, 0x000e); | ||
131 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_CTRL0, 0x0100); | ||
132 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_CTRL1, 0x0032); | ||
133 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_STS, 0x0001); | ||
134 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL2, 0); | ||
135 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_LVL_CTRL, 0x0019); | ||
136 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL0, 0); | ||
137 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL1, 0); | ||
138 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_CTRL2, 0); | ||
139 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_ERRCNT_SEL, 0); | ||
438 | - } | 140 | - } |
439 | - | 141 | - |
440 | - if (!slot->size) { | 142 | qtest_quit(qts); |
441 | - return 0; | ||
442 | - } | ||
443 | - | ||
444 | - macslot->present = 1; | ||
445 | - macslot->gpa_start = slot->start; | ||
446 | - macslot->size = slot->size; | ||
447 | - ret = hv_vm_map((hv_uvaddr_t)slot->mem, slot->start, slot->size, flags); | ||
448 | - assert_hvf_ok(ret); | ||
449 | - return 0; | ||
450 | -} | ||
451 | - | ||
452 | -void hvf_set_phys_mem(MemoryRegionSection *section, bool add) | ||
453 | -{ | ||
454 | - hvf_slot *mem; | ||
455 | - MemoryRegion *area = section->mr; | ||
456 | - bool writeable = !area->readonly && !area->rom_device; | ||
457 | - hv_memory_flags_t flags; | ||
458 | - | ||
459 | - if (!memory_region_is_ram(area)) { | ||
460 | - if (writeable) { | ||
461 | - return; | ||
462 | - } else if (!memory_region_is_romd(area)) { | ||
463 | - /* | ||
464 | - * If the memory device is not in romd_mode, then we actually want | ||
465 | - * to remove the hvf memory slot so all accesses will trap. | ||
466 | - */ | ||
467 | - add = false; | ||
468 | - } | ||
469 | - } | ||
470 | - | ||
471 | - mem = hvf_find_overlap_slot( | ||
472 | - section->offset_within_address_space, | ||
473 | - int128_get64(section->size)); | ||
474 | - | ||
475 | - if (mem && add) { | ||
476 | - if (mem->size == int128_get64(section->size) && | ||
477 | - mem->start == section->offset_within_address_space && | ||
478 | - mem->mem == (memory_region_get_ram_ptr(area) + | ||
479 | - section->offset_within_region)) { | ||
480 | - return; /* Same region was attempted to register, go away. */ | ||
481 | - } | ||
482 | - } | ||
483 | - | ||
484 | - /* Region needs to be reset. set the size to 0 and remap it. */ | ||
485 | - if (mem) { | ||
486 | - mem->size = 0; | ||
487 | - if (do_hvf_set_memory(mem, 0)) { | ||
488 | - error_report("Failed to reset overlapping slot"); | ||
489 | - abort(); | ||
490 | - } | ||
491 | - } | ||
492 | - | ||
493 | - if (!add) { | ||
494 | - return; | ||
495 | - } | ||
496 | - | ||
497 | - if (area->readonly || | ||
498 | - (!memory_region_is_ram(area) && memory_region_is_romd(area))) { | ||
499 | - flags = HV_MEMORY_READ | HV_MEMORY_EXEC; | ||
500 | - } else { | ||
501 | - flags = HV_MEMORY_READ | HV_MEMORY_WRITE | HV_MEMORY_EXEC; | ||
502 | - } | ||
503 | - | ||
504 | - /* Now make a new slot. */ | ||
505 | - int x; | ||
506 | - | ||
507 | - for (x = 0; x < hvf_state->num_slots; ++x) { | ||
508 | - mem = &hvf_state->slots[x]; | ||
509 | - if (!mem->size) { | ||
510 | - break; | ||
511 | - } | ||
512 | - } | ||
513 | - | ||
514 | - if (x == hvf_state->num_slots) { | ||
515 | - error_report("No free slots"); | ||
516 | - abort(); | ||
517 | - } | ||
518 | - | ||
519 | - mem->size = int128_get64(section->size); | ||
520 | - mem->mem = memory_region_get_ram_ptr(area) + section->offset_within_region; | ||
521 | - mem->start = section->offset_within_address_space; | ||
522 | - mem->region = area; | ||
523 | - | ||
524 | - if (do_hvf_set_memory(mem, flags)) { | ||
525 | - error_report("Error registering new memory slot"); | ||
526 | - abort(); | ||
527 | - } | ||
528 | -} | ||
529 | - | ||
530 | void vmx_update_tpr(CPUState *cpu) | ||
531 | { | ||
532 | /* TODO: need integrate APIC handling */ | ||
533 | @@ -XXX,XX +XXX,XX @@ void hvf_handle_io(CPUArchState *env, uint16_t port, void *buffer, | ||
534 | } | ||
535 | } | 143 | } |
536 | 144 | ||
537 | -static void do_hvf_cpu_synchronize_state(CPUState *cpu, run_on_cpu_data arg) | 145 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
538 | -{ | 146 | index XXXXXXX..XXXXXXX 100644 |
539 | - if (!cpu->vcpu_dirty) { | 147 | --- a/tests/qtest/meson.build |
540 | - hvf_get_registers(cpu); | 148 | +++ b/tests/qtest/meson.build |
541 | - cpu->vcpu_dirty = true; | 149 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ |
542 | - } | 150 | 'npcm7xx_sdhci-test', |
543 | -} | 151 | 'npcm7xx_smbus-test', |
544 | - | 152 | 'npcm7xx_timer-test', |
545 | -void hvf_cpu_synchronize_state(CPUState *cpu) | 153 | - 'npcm7xx_watchdog_timer-test'] + \ |
546 | -{ | 154 | + 'npcm7xx_watchdog_timer-test', |
547 | - if (!cpu->vcpu_dirty) { | 155 | + 'npcm_gmac-test'] + \ |
548 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_state, RUN_ON_CPU_NULL); | 156 | (slirp.found() ? ['npcm7xx_emc-test'] : []) |
549 | - } | 157 | qtests_aspeed = \ |
550 | -} | 158 | ['aspeed_hace-test', |
551 | - | ||
552 | -static void do_hvf_cpu_synchronize_post_reset(CPUState *cpu, | ||
553 | - run_on_cpu_data arg) | ||
554 | -{ | ||
555 | - hvf_put_registers(cpu); | ||
556 | - cpu->vcpu_dirty = false; | ||
557 | -} | ||
558 | - | ||
559 | -void hvf_cpu_synchronize_post_reset(CPUState *cpu) | ||
560 | -{ | ||
561 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_post_reset, RUN_ON_CPU_NULL); | ||
562 | -} | ||
563 | - | ||
564 | -static void do_hvf_cpu_synchronize_post_init(CPUState *cpu, | ||
565 | - run_on_cpu_data arg) | ||
566 | -{ | ||
567 | - hvf_put_registers(cpu); | ||
568 | - cpu->vcpu_dirty = false; | ||
569 | -} | ||
570 | - | ||
571 | -void hvf_cpu_synchronize_post_init(CPUState *cpu) | ||
572 | -{ | ||
573 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_post_init, RUN_ON_CPU_NULL); | ||
574 | -} | ||
575 | - | ||
576 | -static void do_hvf_cpu_synchronize_pre_loadvm(CPUState *cpu, | ||
577 | - run_on_cpu_data arg) | ||
578 | -{ | ||
579 | - cpu->vcpu_dirty = true; | ||
580 | -} | ||
581 | - | ||
582 | -void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | ||
583 | -{ | ||
584 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_pre_loadvm, RUN_ON_CPU_NULL); | ||
585 | -} | ||
586 | - | ||
587 | static bool ept_emulation_fault(hvf_slot *slot, uint64_t gpa, uint64_t ept_qual) | ||
588 | { | ||
589 | int read, write; | ||
590 | @@ -XXX,XX +XXX,XX @@ static bool ept_emulation_fault(hvf_slot *slot, uint64_t gpa, uint64_t ept_qual) | ||
591 | return false; | ||
592 | } | ||
593 | |||
594 | -static void hvf_set_dirty_tracking(MemoryRegionSection *section, bool on) | ||
595 | -{ | ||
596 | - hvf_slot *slot; | ||
597 | - | ||
598 | - slot = hvf_find_overlap_slot( | ||
599 | - section->offset_within_address_space, | ||
600 | - int128_get64(section->size)); | ||
601 | - | ||
602 | - /* protect region against writes; begin tracking it */ | ||
603 | - if (on) { | ||
604 | - slot->flags |= HVF_SLOT_LOG; | ||
605 | - hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
606 | - HV_MEMORY_READ); | ||
607 | - /* stop tracking region*/ | ||
608 | - } else { | ||
609 | - slot->flags &= ~HVF_SLOT_LOG; | ||
610 | - hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
611 | - HV_MEMORY_READ | HV_MEMORY_WRITE); | ||
612 | - } | ||
613 | -} | ||
614 | - | ||
615 | -static void hvf_log_start(MemoryListener *listener, | ||
616 | - MemoryRegionSection *section, int old, int new) | ||
617 | -{ | ||
618 | - if (old != 0) { | ||
619 | - return; | ||
620 | - } | ||
621 | - | ||
622 | - hvf_set_dirty_tracking(section, 1); | ||
623 | -} | ||
624 | - | ||
625 | -static void hvf_log_stop(MemoryListener *listener, | ||
626 | - MemoryRegionSection *section, int old, int new) | ||
627 | -{ | ||
628 | - if (new != 0) { | ||
629 | - return; | ||
630 | - } | ||
631 | - | ||
632 | - hvf_set_dirty_tracking(section, 0); | ||
633 | -} | ||
634 | - | ||
635 | -static void hvf_log_sync(MemoryListener *listener, | ||
636 | - MemoryRegionSection *section) | ||
637 | -{ | ||
638 | - /* | ||
639 | - * sync of dirty pages is handled elsewhere; just make sure we keep | ||
640 | - * tracking the region. | ||
641 | - */ | ||
642 | - hvf_set_dirty_tracking(section, 1); | ||
643 | -} | ||
644 | - | ||
645 | -static void hvf_region_add(MemoryListener *listener, | ||
646 | - MemoryRegionSection *section) | ||
647 | -{ | ||
648 | - hvf_set_phys_mem(section, true); | ||
649 | -} | ||
650 | - | ||
651 | -static void hvf_region_del(MemoryListener *listener, | ||
652 | - MemoryRegionSection *section) | ||
653 | -{ | ||
654 | - hvf_set_phys_mem(section, false); | ||
655 | -} | ||
656 | - | ||
657 | -static MemoryListener hvf_memory_listener = { | ||
658 | - .priority = 10, | ||
659 | - .region_add = hvf_region_add, | ||
660 | - .region_del = hvf_region_del, | ||
661 | - .log_start = hvf_log_start, | ||
662 | - .log_stop = hvf_log_stop, | ||
663 | - .log_sync = hvf_log_sync, | ||
664 | -}; | ||
665 | - | ||
666 | void hvf_vcpu_destroy(CPUState *cpu) | ||
667 | { | ||
668 | X86CPU *x86_cpu = X86_CPU(cpu); | ||
669 | @@ -XXX,XX +XXX,XX @@ void hvf_vcpu_destroy(CPUState *cpu) | ||
670 | assert_hvf_ok(ret); | ||
671 | } | ||
672 | |||
673 | -static void dummy_signal(int sig) | ||
674 | -{ | ||
675 | -} | ||
676 | - | ||
677 | static void init_tsc_freq(CPUX86State *env) | ||
678 | { | ||
679 | size_t length; | ||
680 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
681 | |||
682 | return ret; | ||
683 | } | ||
684 | - | ||
685 | -bool hvf_allowed; | ||
686 | - | ||
687 | -static int hvf_accel_init(MachineState *ms) | ||
688 | -{ | ||
689 | - int x; | ||
690 | - hv_return_t ret; | ||
691 | - HVFState *s; | ||
692 | - | ||
693 | - ret = hv_vm_create(HV_VM_DEFAULT); | ||
694 | - assert_hvf_ok(ret); | ||
695 | - | ||
696 | - s = g_new0(HVFState, 1); | ||
697 | - | ||
698 | - s->num_slots = 32; | ||
699 | - for (x = 0; x < s->num_slots; ++x) { | ||
700 | - s->slots[x].size = 0; | ||
701 | - s->slots[x].slot_id = x; | ||
702 | - } | ||
703 | - | ||
704 | - hvf_state = s; | ||
705 | - memory_listener_register(&hvf_memory_listener, &address_space_memory); | ||
706 | - return 0; | ||
707 | -} | ||
708 | - | ||
709 | -static void hvf_accel_class_init(ObjectClass *oc, void *data) | ||
710 | -{ | ||
711 | - AccelClass *ac = ACCEL_CLASS(oc); | ||
712 | - ac->name = "HVF"; | ||
713 | - ac->init_machine = hvf_accel_init; | ||
714 | - ac->allowed = &hvf_allowed; | ||
715 | -} | ||
716 | - | ||
717 | -static const TypeInfo hvf_accel_type = { | ||
718 | - .name = TYPE_HVF_ACCEL, | ||
719 | - .parent = TYPE_ACCEL, | ||
720 | - .class_init = hvf_accel_class_init, | ||
721 | -}; | ||
722 | - | ||
723 | -static void hvf_type_init(void) | ||
724 | -{ | ||
725 | - type_register_static(&hvf_accel_type); | ||
726 | -} | ||
727 | - | ||
728 | -type_init(hvf_type_init); | ||
729 | -- | 159 | -- |
730 | 2.20.1 | 160 | 2.34.1 |
731 | |||
732 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Luc Michel <luc.michel@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | This is BFMMLA for both AArch64 AdvSIMD and SVE, | 3 | An access fault is raised when the Access Flag is not set in the |
4 | and VMMLA.BF16 for AArch32 NEON. | 4 | looked-up PTE and the AFFD field is not set in the corresponding context |
5 | descriptor. This was already implemented for stage 2. Implement it for | ||
6 | stage 1 as well. | ||
5 | 7 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Luc Michel <luc.michel@amd.com> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Mostafa Saleh <smostafa@google.com> |
8 | Message-id: 20210525225817.400336-9-richard.henderson@linaro.org | 10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
11 | Tested-by: Mostafa Saleh <smostafa@google.com> | ||
12 | Message-id: 20240213082211.3330400-1-luc.michel@amd.com | ||
13 | [PMM: tweaked comment text] | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 15 | --- |
11 | target/arm/helper.h | 3 +++ | 16 | hw/arm/smmuv3-internal.h | 1 + |
12 | target/arm/neon-shared.decode | 2 ++ | 17 | include/hw/arm/smmu-common.h | 1 + |
13 | target/arm/sve.decode | 6 +++-- | 18 | hw/arm/smmu-common.c | 11 +++++++++++ |
14 | target/arm/translate-a64.c | 10 +++++++++ | 19 | hw/arm/smmuv3.c | 1 + |
15 | target/arm/translate-neon.c | 9 ++++++++ | 20 | 4 files changed, 14 insertions(+) |
16 | target/arm/translate-sve.c | 12 ++++++++++ | ||
17 | target/arm/vec_helper.c | 42 ++++++++++++++++++++++++++++++++++- | ||
18 | 7 files changed, 81 insertions(+), 3 deletions(-) | ||
19 | 21 | ||
20 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 22 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
21 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.h | 24 | --- a/hw/arm/smmuv3-internal.h |
23 | +++ b/target/arm/helper.h | 25 | +++ b/hw/arm/smmuv3-internal.h |
24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_bfdot, TCG_CALL_NO_RWG, | 26 | @@ -XXX,XX +XXX,XX @@ static inline int pa_range(STE *ste) |
25 | DEF_HELPER_FLAGS_5(gvec_bfdot_idx, TCG_CALL_NO_RWG, | 27 | #define CD_EPD(x, sel) extract32((x)->word[0], (16 * (sel)) + 14, 1) |
26 | void, ptr, ptr, ptr, ptr, i32) | 28 | #define CD_ENDI(x) extract32((x)->word[0], 15, 1) |
27 | 29 | #define CD_IPS(x) extract32((x)->word[1], 0 , 3) | |
28 | +DEF_HELPER_FLAGS_5(gvec_bfmmla, TCG_CALL_NO_RWG, | 30 | +#define CD_AFFD(x) extract32((x)->word[1], 3 , 1) |
29 | + void, ptr, ptr, ptr, ptr, i32) | 31 | #define CD_TBI(x) extract32((x)->word[1], 6 , 2) |
30 | + | 32 | #define CD_HD(x) extract32((x)->word[1], 10 , 1) |
31 | #ifdef TARGET_AARCH64 | 33 | #define CD_HA(x) extract32((x)->word[1], 11 , 1) |
32 | #include "helper-a64.h" | 34 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
33 | #include "helper-sve.h" | ||
34 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
35 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/target/arm/neon-shared.decode | 36 | --- a/include/hw/arm/smmu-common.h |
37 | +++ b/target/arm/neon-shared.decode | 37 | +++ b/include/hw/arm/smmu-common.h |
38 | @@ -XXX,XX +XXX,XX @@ VUMMLA 1111 1100 0.10 .... .... 1100 .1.1 .... \ | 38 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUTransCfg { |
39 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | 39 | bool disabled; /* smmu is disabled */ |
40 | VUSMMLA 1111 1100 1.10 .... .... 1100 .1.0 .... \ | 40 | bool bypassed; /* translation is bypassed */ |
41 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | 41 | bool aborted; /* translation is aborted */ |
42 | +VMMLA_b16 1111 1100 0.00 .... .... 1100 .1.0 .... \ | 42 | + bool affd; /* AF fault disable */ |
43 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | 43 | uint32_t iotlb_hits; /* counts IOTLB hits */ |
44 | 44 | uint32_t iotlb_misses; /* counts IOTLB misses*/ | |
45 | VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | 45 | /* Used by stage-1 only. */ |
46 | vn=%vn_dp vd=%vd_dp size=1 | 46 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
47 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
48 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/target/arm/sve.decode | 48 | --- a/hw/arm/smmu-common.c |
50 | +++ b/target/arm/sve.decode | 49 | +++ b/hw/arm/smmu-common.c |
51 | @@ -XXX,XX +XXX,XX @@ SQRDCMLAH_zzzz 01000100 esz:2 0 rm:5 0011 rot:2 rn:5 rd:5 ra=%reg_movprfx | 50 | @@ -XXX,XX +XXX,XX @@ static int smmu_ptw_64_s1(SMMUTransCfg *cfg, |
52 | USDOT_zzzz 01000100 .. 0 ..... 011 110 ..... ..... @rda_rn_rm | 51 | pte_addr, pte, iova, gpa, |
53 | 52 | block_size >> 20); | |
54 | ### SVE2 floating point matrix multiply accumulate | ||
55 | - | ||
56 | -FMMLA 01100100 .. 1 ..... 111001 ..... ..... @rda_rn_rm | ||
57 | +{ | ||
58 | + BFMMLA 01100100 01 1 ..... 111 001 ..... ..... @rda_rn_rm_e0 | ||
59 | + FMMLA 01100100 .. 1 ..... 111 001 ..... ..... @rda_rn_rm | ||
60 | +} | ||
61 | |||
62 | ### SVE2 Memory Gather Load Group | ||
63 | |||
64 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate-a64.c | ||
67 | +++ b/target/arm/translate-a64.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
69 | } | 53 | } |
70 | feature = dc_isar_feature(aa64_fcma, s); | ||
71 | break; | ||
72 | + case 0x1d: /* BFMMLA */ | ||
73 | + if (size != MO_16 || !is_q) { | ||
74 | + unallocated_encoding(s); | ||
75 | + return; | ||
76 | + } | ||
77 | + feature = dc_isar_feature(aa64_bf16, s); | ||
78 | + break; | ||
79 | case 0x1f: /* BFDOT */ | ||
80 | switch (size) { | ||
81 | case 1: | ||
82 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
83 | } | ||
84 | return; | ||
85 | |||
86 | + case 0xd: /* BFMMLA */ | ||
87 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, 0, gen_helper_gvec_bfmmla); | ||
88 | + return; | ||
89 | case 0xf: /* BFDOT */ | ||
90 | switch (size) { | ||
91 | case 1: | ||
92 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/translate-neon.c | ||
95 | +++ b/target/arm/translate-neon.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static bool trans_VUSMMLA(DisasContext *s, arg_VUSMMLA *a) | ||
97 | return do_neon_ddda(s, 7, a->vd, a->vn, a->vm, 0, | ||
98 | gen_helper_gvec_usmmla_b); | ||
99 | } | ||
100 | + | ||
101 | +static bool trans_VMMLA_b16(DisasContext *s, arg_VMMLA_b16 *a) | ||
102 | +{ | ||
103 | + if (!dc_isar_feature(aa32_bf16, s)) { | ||
104 | + return false; | ||
105 | + } | ||
106 | + return do_neon_ddda(s, 7, a->vd, a->vn, a->vm, 0, | ||
107 | + gen_helper_gvec_bfmmla); | ||
108 | +} | ||
109 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/target/arm/translate-sve.c | ||
112 | +++ b/target/arm/translate-sve.c | ||
113 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFDOT_zzxz(DisasContext *s, arg_rrxr_esz *a) | ||
114 | } | ||
115 | return true; | ||
116 | } | ||
117 | + | ||
118 | +static bool trans_BFMMLA(DisasContext *s, arg_rrrr_esz *a) | ||
119 | +{ | ||
120 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | ||
121 | + return false; | ||
122 | + } | ||
123 | + if (sve_access_check(s)) { | ||
124 | + gen_gvec_ool_zzzz(s, gen_helper_gvec_bfmmla, | ||
125 | + a->rd, a->rn, a->rm, a->ra, 0); | ||
126 | + } | ||
127 | + return true; | ||
128 | +} | ||
129 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/target/arm/vec_helper.c | ||
132 | +++ b/target/arm/vec_helper.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static void do_mmla_b(void *vd, void *vn, void *vm, void *va, uint32_t desc, | ||
134 | * Process the entire segment at once, writing back the | ||
135 | * results only after we've consumed all of the inputs. | ||
136 | * | ||
137 | - * Key to indicies by column: | ||
138 | + * Key to indices by column: | ||
139 | * i j i j | ||
140 | */ | ||
141 | sum0 = a[H4(0 + 0)]; | ||
142 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfdot_idx)(void *vd, void *vn, void *vm, | ||
143 | } | ||
144 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
145 | } | ||
146 | + | ||
147 | +void HELPER(gvec_bfmmla)(void *vd, void *vn, void *vm, void *va, uint32_t desc) | ||
148 | +{ | ||
149 | + intptr_t s, opr_sz = simd_oprsz(desc); | ||
150 | + float32 *d = vd, *a = va; | ||
151 | + uint32_t *n = vn, *m = vm; | ||
152 | + | ||
153 | + for (s = 0; s < opr_sz / 4; s += 4) { | ||
154 | + float32 sum00, sum01, sum10, sum11; | ||
155 | + | 54 | + |
156 | + /* | 55 | + /* |
157 | + * Process the entire segment at once, writing back the | 56 | + * QEMU does not currently implement HTTU, so if AFFD and PTE.AF |
158 | + * results only after we've consumed all of the inputs. | 57 | + * are 0 we take an Access flag fault. (5.4. Context Descriptor) |
159 | + * | 58 | + * An Access flag fault takes priority over a Permission fault. |
160 | + * Key to indicies by column: | ||
161 | + * i j i k j k | ||
162 | + */ | 59 | + */ |
163 | + sum00 = a[s + H4(0 + 0)]; | 60 | + if (!PTE_AF(pte) && !cfg->affd) { |
164 | + sum00 = bfdotadd(sum00, n[s + H4(0 + 0)], m[s + H4(0 + 0)]); | 61 | + info->type = SMMU_PTW_ERR_ACCESS; |
165 | + sum00 = bfdotadd(sum00, n[s + H4(0 + 1)], m[s + H4(0 + 1)]); | 62 | + goto error; |
63 | + } | ||
166 | + | 64 | + |
167 | + sum01 = a[s + H4(0 + 1)]; | 65 | ap = PTE_AP(pte); |
168 | + sum01 = bfdotadd(sum01, n[s + H4(0 + 0)], m[s + H4(2 + 0)]); | 66 | if (is_permission_fault(ap, perm)) { |
169 | + sum01 = bfdotadd(sum01, n[s + H4(0 + 1)], m[s + H4(2 + 1)]); | 67 | info->type = SMMU_PTW_ERR_PERMISSION; |
170 | + | 68 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
171 | + sum10 = a[s + H4(2 + 0)]; | 69 | index XXXXXXX..XXXXXXX 100644 |
172 | + sum10 = bfdotadd(sum10, n[s + H4(2 + 0)], m[s + H4(0 + 0)]); | 70 | --- a/hw/arm/smmuv3.c |
173 | + sum10 = bfdotadd(sum10, n[s + H4(2 + 1)], m[s + H4(0 + 1)]); | 71 | +++ b/hw/arm/smmuv3.c |
174 | + | 72 | @@ -XXX,XX +XXX,XX @@ static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) |
175 | + sum11 = a[s + H4(2 + 1)]; | 73 | cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas); |
176 | + sum11 = bfdotadd(sum11, n[s + H4(2 + 0)], m[s + H4(2 + 0)]); | 74 | cfg->tbi = CD_TBI(cd); |
177 | + sum11 = bfdotadd(sum11, n[s + H4(2 + 1)], m[s + H4(2 + 1)]); | 75 | cfg->asid = CD_ASID(cd); |
178 | + | 76 | + cfg->affd = CD_AFFD(cd); |
179 | + d[s + H4(0 + 0)] = sum00; | 77 | |
180 | + d[s + H4(0 + 1)] = sum01; | 78 | trace_smmuv3_decode_cd(cfg->oas); |
181 | + d[s + H4(2 + 0)] = sum10; | 79 | |
182 | + d[s + H4(2 + 1)] = sum11; | ||
183 | + } | ||
184 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
185 | +} | ||
186 | -- | 80 | -- |
187 | 2.20.1 | 81 | 2.34.1 |
188 | |||
189 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The hooks we have that call us after reset, init and loadvm really all | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | just want to say "The reference of all register state is in the QEMU | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | vcpu struct, please push it". | 5 | Message-id: 20240213155214.13619-2-philmd@linaro.org |
6 | |||
7 | We already have a working pushing mechanism though called cpu->vcpu_dirty, | ||
8 | so we can just reuse that for all of the above, syncing state properly the | ||
9 | next time we actually execute a vCPU. | ||
10 | |||
11 | This fixes PSCI resets on ARM, as they modify CPU state even after the | ||
12 | post init call has completed, but before we execute the vCPU again. | ||
13 | |||
14 | To also make the scheme work for x86, we have to make sure we don't | ||
15 | move stale eflags into our env when the vcpu state is dirty. | ||
16 | |||
17 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
18 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
19 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
20 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
21 | Message-id: 20210519202253.76782-13-agraf@csgraf.de | ||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | --- | 7 | --- |
24 | accel/hvf/hvf-accel-ops.c | 27 +++++++-------------------- | 8 | hw/arm/stellaris.c | 6 ++++-- |
25 | target/i386/hvf/x86hvf.c | 5 ++++- | 9 | 1 file changed, 4 insertions(+), 2 deletions(-) |
26 | 2 files changed, 11 insertions(+), 21 deletions(-) | ||
27 | 10 | ||
28 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
29 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/accel/hvf/hvf-accel-ops.c | 13 | --- a/hw/arm/stellaris.c |
31 | +++ b/accel/hvf/hvf-accel-ops.c | 14 | +++ b/hw/arm/stellaris.c |
32 | @@ -XXX,XX +XXX,XX @@ static void hvf_cpu_synchronize_state(CPUState *cpu) | 15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) |
33 | } | 16 | } |
34 | } | 17 | } |
35 | 18 | ||
36 | -static void do_hvf_cpu_synchronize_post_reset(CPUState *cpu, | 19 | -static void stellaris_adc_reset(StellarisADCState *s) |
37 | - run_on_cpu_data arg) | 20 | +static void stellaris_adc_reset_hold(Object *obj) |
38 | +static void do_hvf_cpu_synchronize_set_dirty(CPUState *cpu, | ||
39 | + run_on_cpu_data arg) | ||
40 | { | 21 | { |
41 | - hvf_put_registers(cpu); | 22 | + StellarisADCState *s = STELLARIS_ADC(obj); |
42 | - cpu->vcpu_dirty = false; | 23 | int n; |
43 | + /* QEMU state is the reference, push it to HVF now and on next entry */ | 24 | |
44 | + cpu->vcpu_dirty = true; | 25 | for (n = 0; n < 4; n++) { |
26 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_init(Object *obj) | ||
27 | memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s, | ||
28 | "adc", 0x1000); | ||
29 | sysbus_init_mmio(sbd, &s->iomem); | ||
30 | - stellaris_adc_reset(s); | ||
31 | qdev_init_gpio_in(dev, stellaris_adc_trigger, 1); | ||
45 | } | 32 | } |
46 | 33 | ||
47 | static void hvf_cpu_synchronize_post_reset(CPUState *cpu) | 34 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_i2c_info = { |
35 | static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
48 | { | 36 | { |
49 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_post_reset, RUN_ON_CPU_NULL); | 37 | DeviceClass *dc = DEVICE_CLASS(klass); |
50 | -} | 38 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
51 | - | 39 | |
52 | -static void do_hvf_cpu_synchronize_post_init(CPUState *cpu, | 40 | + rc->phases.hold = stellaris_adc_reset_hold; |
53 | - run_on_cpu_data arg) | 41 | dc->vmsd = &vmstate_stellaris_adc; |
54 | -{ | ||
55 | - hvf_put_registers(cpu); | ||
56 | - cpu->vcpu_dirty = false; | ||
57 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_set_dirty, RUN_ON_CPU_NULL); | ||
58 | } | 42 | } |
59 | 43 | ||
60 | static void hvf_cpu_synchronize_post_init(CPUState *cpu) | ||
61 | { | ||
62 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_post_init, RUN_ON_CPU_NULL); | ||
63 | -} | ||
64 | - | ||
65 | -static void do_hvf_cpu_synchronize_pre_loadvm(CPUState *cpu, | ||
66 | - run_on_cpu_data arg) | ||
67 | -{ | ||
68 | - cpu->vcpu_dirty = true; | ||
69 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_set_dirty, RUN_ON_CPU_NULL); | ||
70 | } | ||
71 | |||
72 | static void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | ||
73 | { | ||
74 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_pre_loadvm, RUN_ON_CPU_NULL); | ||
75 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_set_dirty, RUN_ON_CPU_NULL); | ||
76 | } | ||
77 | |||
78 | static void hvf_set_dirty_tracking(MemoryRegionSection *section, bool on) | ||
79 | diff --git a/target/i386/hvf/x86hvf.c b/target/i386/hvf/x86hvf.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/i386/hvf/x86hvf.c | ||
82 | +++ b/target/i386/hvf/x86hvf.c | ||
83 | @@ -XXX,XX +XXX,XX @@ int hvf_process_events(CPUState *cpu_state) | ||
84 | X86CPU *cpu = X86_CPU(cpu_state); | ||
85 | CPUX86State *env = &cpu->env; | ||
86 | |||
87 | - env->eflags = rreg(cpu_state->hvf->fd, HV_X86_RFLAGS); | ||
88 | + if (!cpu_state->vcpu_dirty) { | ||
89 | + /* light weight sync for CPU_INTERRUPT_HARD and IF_MASK */ | ||
90 | + env->eflags = rreg(cpu_state->hvf->fd, HV_X86_RFLAGS); | ||
91 | + } | ||
92 | |||
93 | if (cpu_state->interrupt_request & CPU_INTERRUPT_INIT) { | ||
94 | cpu_synchronize_state(cpu_state); | ||
95 | -- | 44 | -- |
96 | 2.20.1 | 45 | 2.34.1 |
97 | 46 | ||
98 | 47 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Until now, Hypervisor.framework has only been available on x86_64 systems. | 3 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
4 | With Apple Silicon shipping now, it extends its reach to aarch64. To | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | prepare for support for multiple architectures, let's start moving common | 5 | Message-id: 20240213155214.13619-3-philmd@linaro.org |
6 | code out into its own accel directory. | ||
7 | |||
8 | This patch splits the vcpu init and destroy functions into a generic and | ||
9 | an architecture specific portion. This also allows us to move the generic | ||
10 | functions into the generic hvf code, removing exported functions. | ||
11 | |||
12 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
13 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
14 | Message-id: 20210519202253.76782-8-agraf@csgraf.de | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 8 | --- |
18 | accel/hvf/hvf-accel-ops.h | 2 -- | 9 | hw/arm/stellaris.c | 26 ++++++++++++++++++++++---- |
19 | include/sysemu/hvf_int.h | 2 ++ | 10 | 1 file changed, 22 insertions(+), 4 deletions(-) |
20 | accel/hvf/hvf-accel-ops.c | 30 ++++++++++++++++++++++++++++++ | ||
21 | target/i386/hvf/hvf.c | 23 ++--------------------- | ||
22 | 4 files changed, 34 insertions(+), 23 deletions(-) | ||
23 | 11 | ||
24 | diff --git a/accel/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h | 12 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
25 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/accel/hvf/hvf-accel-ops.h | 14 | --- a/hw/arm/stellaris.c |
27 | +++ b/accel/hvf/hvf-accel-ops.h | 15 | +++ b/hw/arm/stellaris.c |
28 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) |
29 | 17 | s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); | |
30 | #include "sysemu/cpus.h" | 18 | } |
31 | 19 | ||
32 | -int hvf_init_vcpu(CPUState *); | 20 | -/* I2C controller. */ |
33 | int hvf_vcpu_exec(CPUState *); | 21 | +/* |
34 | void hvf_cpu_synchronize_state(CPUState *); | 22 | + * I2C controller. |
35 | void hvf_cpu_synchronize_post_reset(CPUState *); | 23 | + * ??? For now we only implement the master interface. |
36 | void hvf_cpu_synchronize_post_init(CPUState *); | 24 | + */ |
37 | void hvf_cpu_synchronize_pre_loadvm(CPUState *); | 25 | |
38 | -void hvf_vcpu_destroy(CPUState *); | 26 | #define TYPE_STELLARIS_I2C "stellaris-i2c" |
39 | 27 | OBJECT_DECLARE_SIMPLE_TYPE(stellaris_i2c_state, STELLARIS_I2C) | |
40 | #endif /* HVF_CPUS_H */ | 28 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset, |
41 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | 29 | stellaris_i2c_update(s); |
42 | index XXXXXXX..XXXXXXX 100644 | 30 | } |
43 | --- a/include/sysemu/hvf_int.h | 31 | |
44 | +++ b/include/sysemu/hvf_int.h | 32 | -static void stellaris_i2c_reset(stellaris_i2c_state *s) |
45 | @@ -XXX,XX +XXX,XX @@ struct HVFState { | 33 | +static void stellaris_i2c_reset_enter(Object *obj, ResetType type) |
46 | extern HVFState *hvf_state; | 34 | { |
47 | 35 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); | |
48 | void assert_hvf_ok(hv_return_t ret); | ||
49 | +int hvf_arch_init_vcpu(CPUState *cpu); | ||
50 | +void hvf_arch_vcpu_destroy(CPUState *cpu); | ||
51 | hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); | ||
52 | int hvf_put_registers(CPUState *); | ||
53 | int hvf_get_registers(CPUState *); | ||
54 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/accel/hvf/hvf-accel-ops.c | ||
57 | +++ b/accel/hvf/hvf-accel-ops.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static void hvf_type_init(void) | ||
59 | |||
60 | type_init(hvf_type_init); | ||
61 | |||
62 | +static void hvf_vcpu_destroy(CPUState *cpu) | ||
63 | +{ | ||
64 | + hv_return_t ret = hv_vcpu_destroy(cpu->hvf_fd); | ||
65 | + assert_hvf_ok(ret); | ||
66 | + | 36 | + |
67 | + hvf_arch_vcpu_destroy(cpu); | 37 | if (s->mcs & STELLARIS_I2C_MCS_BUSBSY) |
38 | i2c_end_transfer(s->bus); | ||
68 | +} | 39 | +} |
69 | + | 40 | + |
70 | +static int hvf_init_vcpu(CPUState *cpu) | 41 | +static void stellaris_i2c_reset_hold(Object *obj) |
71 | +{ | 42 | +{ |
72 | + int r; | 43 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); |
73 | + | 44 | |
74 | + /* init cpu signals */ | 45 | s->msa = 0; |
75 | + sigset_t set; | 46 | s->mcs = 0; |
76 | + struct sigaction sigact; | 47 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_reset(stellaris_i2c_state *s) |
77 | + | 48 | s->mimr = 0; |
78 | + memset(&sigact, 0, sizeof(sigact)); | 49 | s->mris = 0; |
79 | + sigact.sa_handler = dummy_signal; | 50 | s->mcr = 0; |
80 | + sigaction(SIG_IPI, &sigact, NULL); | ||
81 | + | ||
82 | + pthread_sigmask(SIG_BLOCK, NULL, &set); | ||
83 | + sigdelset(&set, SIG_IPI); | ||
84 | + | ||
85 | + r = hv_vcpu_create((hv_vcpuid_t *)&cpu->hvf_fd, HV_VCPU_DEFAULT); | ||
86 | + cpu->vcpu_dirty = 1; | ||
87 | + assert_hvf_ok(r); | ||
88 | + | ||
89 | + return hvf_arch_init_vcpu(cpu); | ||
90 | +} | 51 | +} |
91 | + | 52 | + |
92 | /* | 53 | +static void stellaris_i2c_reset_exit(Object *obj) |
93 | * The HVF-specific vCPU thread function. This one should only run when the host | 54 | +{ |
94 | * CPU supports the VMX "unrestricted guest" feature. | 55 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); |
95 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c | 56 | + |
96 | index XXXXXXX..XXXXXXX 100644 | 57 | stellaris_i2c_update(s); |
97 | --- a/target/i386/hvf/hvf.c | ||
98 | +++ b/target/i386/hvf/hvf.c | ||
99 | @@ -XXX,XX +XXX,XX @@ static bool ept_emulation_fault(hvf_slot *slot, uint64_t gpa, uint64_t ept_qual) | ||
100 | return false; | ||
101 | } | 58 | } |
102 | 59 | ||
103 | -void hvf_vcpu_destroy(CPUState *cpu) | 60 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
104 | +void hvf_arch_vcpu_destroy(CPUState *cpu) | 61 | memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s, |
62 | "i2c", 0x1000); | ||
63 | sysbus_init_mmio(sbd, &s->iomem); | ||
64 | - /* ??? For now we only implement the master interface. */ | ||
65 | - stellaris_i2c_reset(s); | ||
66 | } | ||
67 | |||
68 | /* Analogue to Digital Converter. This is only partially implemented, | ||
69 | @@ -XXX,XX +XXX,XX @@ type_init(stellaris_machine_init) | ||
70 | static void stellaris_i2c_class_init(ObjectClass *klass, void *data) | ||
105 | { | 71 | { |
106 | X86CPU *x86_cpu = X86_CPU(cpu); | 72 | DeviceClass *dc = DEVICE_CLASS(klass); |
107 | CPUX86State *env = &x86_cpu->env; | 73 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
108 | 74 | ||
109 | - hv_return_t ret = hv_vcpu_destroy((hv_vcpuid_t)cpu->hvf_fd); | 75 | + rc->phases.enter = stellaris_i2c_reset_enter; |
110 | g_free(env->hvf_mmio_buf); | 76 | + rc->phases.hold = stellaris_i2c_reset_hold; |
111 | - assert_hvf_ok(ret); | 77 | + rc->phases.exit = stellaris_i2c_reset_exit; |
78 | dc->vmsd = &vmstate_stellaris_i2c; | ||
112 | } | 79 | } |
113 | 80 | ||
114 | static void init_tsc_freq(CPUX86State *env) | ||
115 | @@ -XXX,XX +XXX,XX @@ static inline bool apic_bus_freq_is_known(CPUX86State *env) | ||
116 | return env->apic_bus_freq != 0; | ||
117 | } | ||
118 | |||
119 | -int hvf_init_vcpu(CPUState *cpu) | ||
120 | +int hvf_arch_init_vcpu(CPUState *cpu) | ||
121 | { | ||
122 | - | ||
123 | X86CPU *x86cpu = X86_CPU(cpu); | ||
124 | CPUX86State *env = &x86cpu->env; | ||
125 | - int r; | ||
126 | - | ||
127 | - /* init cpu signals */ | ||
128 | - sigset_t set; | ||
129 | - struct sigaction sigact; | ||
130 | - | ||
131 | - memset(&sigact, 0, sizeof(sigact)); | ||
132 | - sigact.sa_handler = dummy_signal; | ||
133 | - sigaction(SIG_IPI, &sigact, NULL); | ||
134 | - | ||
135 | - pthread_sigmask(SIG_BLOCK, NULL, &set); | ||
136 | - sigdelset(&set, SIG_IPI); | ||
137 | |||
138 | init_emu(); | ||
139 | init_decoder(); | ||
140 | @@ -XXX,XX +XXX,XX @@ int hvf_init_vcpu(CPUState *cpu) | ||
141 | } | ||
142 | } | ||
143 | |||
144 | - r = hv_vcpu_create((hv_vcpuid_t *)&cpu->hvf_fd, HV_VCPU_DEFAULT); | ||
145 | - cpu->vcpu_dirty = 1; | ||
146 | - assert_hvf_ok(r); | ||
147 | - | ||
148 | if (hv_vmx_read_capability(HV_VMX_CAP_PINBASED, | ||
149 | &hvf_state->hvf_caps->vmx_cap_pinbased)) { | ||
150 | abort(); | ||
151 | -- | 81 | -- |
152 | 2.20.1 | 82 | 2.34.1 |
153 | 83 | ||
154 | 84 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We can move the definition of hvf_vcpu_exec() into our internal | 3 | QDev objects created with qdev_new() need to manually add |
4 | hvf header, obsoleting the need for hvf-accel-ops.h. | 4 | their parent relationship with object_property_add_child(). |
5 | 5 | ||
6 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | 6 | This commit plug the devices which aren't part of the SoC; |
7 | Reviewed-by: Sergio Lopez <slp@redhat.com> | 7 | they will be plugged into a SoC container in the next one. |
8 | Message-id: 20210519202253.76782-11-agraf@csgraf.de | 8 | |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20240213155214.13619-4-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | accel/hvf/hvf-accel-ops.h | 17 ----------------- | 14 | hw/arm/stellaris.c | 4 ++++ |
13 | include/sysemu/hvf_int.h | 1 + | 15 | 1 file changed, 4 insertions(+) |
14 | accel/hvf/hvf-accel-ops.c | 2 -- | ||
15 | target/i386/hvf/hvf.c | 2 -- | ||
16 | 4 files changed, 1 insertion(+), 21 deletions(-) | ||
17 | delete mode 100644 accel/hvf/hvf-accel-ops.h | ||
18 | 16 | ||
19 | diff --git a/accel/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h | 17 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
20 | deleted file mode 100644 | ||
21 | index XXXXXXX..XXXXXXX | ||
22 | --- a/accel/hvf/hvf-accel-ops.h | ||
23 | +++ /dev/null | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | -/* | ||
26 | - * Accelerator CPUS Interface | ||
27 | - * | ||
28 | - * Copyright 2020 SUSE LLC | ||
29 | - * | ||
30 | - * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
31 | - * See the COPYING file in the top-level directory. | ||
32 | - */ | ||
33 | - | ||
34 | -#ifndef HVF_CPUS_H | ||
35 | -#define HVF_CPUS_H | ||
36 | - | ||
37 | -#include "sysemu/cpus.h" | ||
38 | - | ||
39 | -int hvf_vcpu_exec(CPUState *); | ||
40 | - | ||
41 | -#endif /* HVF_CPUS_H */ | ||
42 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/include/sysemu/hvf_int.h | 19 | --- a/hw/arm/stellaris.c |
45 | +++ b/include/sysemu/hvf_int.h | 20 | +++ b/hw/arm/stellaris.c |
46 | @@ -XXX,XX +XXX,XX @@ extern HVFState *hvf_state; | 21 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
47 | void assert_hvf_ok(hv_return_t ret); | 22 | &error_fatal); |
48 | int hvf_arch_init_vcpu(CPUState *cpu); | 23 | |
49 | void hvf_arch_vcpu_destroy(CPUState *cpu); | 24 | ssddev = qdev_new("ssd0323"); |
50 | +int hvf_vcpu_exec(CPUState *); | 25 | + object_property_add_child(OBJECT(ms), "oled", OBJECT(ssddev)); |
51 | hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); | 26 | qdev_prop_set_uint8(ssddev, "cs", 1); |
52 | int hvf_put_registers(CPUState *); | 27 | qdev_realize_and_unref(ssddev, bus, &error_fatal); |
53 | int hvf_get_registers(CPUState *); | 28 | |
54 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | 29 | gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); |
55 | index XXXXXXX..XXXXXXX 100644 | 30 | + object_property_add_child(OBJECT(ms), "splitter", |
56 | --- a/accel/hvf/hvf-accel-ops.c | 31 | + OBJECT(gpio_d_splitter)); |
57 | +++ b/accel/hvf/hvf-accel-ops.c | 32 | qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); |
58 | @@ -XXX,XX +XXX,XX @@ | 33 | qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); |
59 | #include "sysemu/runstate.h" | 34 | qdev_connect_gpio_out( |
60 | #include "qemu/guest-random.h" | 35 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
61 | 36 | DeviceState *gpad; | |
62 | -#include "hvf-accel-ops.h" | 37 | |
63 | - | 38 | gpad = qdev_new(TYPE_STELLARIS_GAMEPAD); |
64 | HVFState *hvf_state; | 39 | + object_property_add_child(OBJECT(ms), "gamepad", OBJECT(gpad)); |
65 | 40 | for (i = 0; i < ARRAY_SIZE(gpad_keycode); i++) { | |
66 | /* Memory slots */ | 41 | qlist_append_int(gpad_keycode_list, gpad_keycode[i]); |
67 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c | 42 | } |
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/target/i386/hvf/hvf.c | ||
70 | +++ b/target/i386/hvf/hvf.c | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | #include "qemu/accel.h" | ||
73 | #include "target/i386/cpu.h" | ||
74 | |||
75 | -#include "hvf-accel-ops.h" | ||
76 | - | ||
77 | void vmx_update_tpr(CPUState *cpu) | ||
78 | { | ||
79 | /* TODO: need integrate APIC handling */ | ||
80 | -- | 43 | -- |
81 | 2.20.1 | 44 | 2.34.1 |
82 | 45 | ||
83 | 46 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The hvf accel synchronize functions are only used as input for local | 3 | QDev objects created with qdev_new() need to manually add |
4 | callback functions, so we can make them static. | 4 | their parent relationship with object_property_add_child(). |
5 | 5 | ||
6 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | 6 | Since we don't model the SoC, just use a QOM container. |
7 | Reviewed-by: Sergio Lopez <slp@redhat.com> | 7 | |
8 | Message-id: 20210519202253.76782-10-agraf@csgraf.de | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Message-id: 20240213155214.13619-5-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | accel/hvf/hvf-accel-ops.h | 3 --- | 13 | hw/arm/stellaris.c | 11 ++++++++++- |
13 | accel/hvf/hvf-accel-ops.c | 6 +++--- | 14 | 1 file changed, 10 insertions(+), 1 deletion(-) |
14 | 2 files changed, 3 insertions(+), 6 deletions(-) | ||
15 | 15 | ||
16 | diff --git a/accel/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h | 16 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/accel/hvf/hvf-accel-ops.h | 18 | --- a/hw/arm/stellaris.c |
19 | +++ b/accel/hvf/hvf-accel-ops.h | 19 | +++ b/hw/arm/stellaris.c |
20 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
21 | #include "sysemu/cpus.h" | 21 | * 400fe000 system control |
22 | 22 | */ | |
23 | int hvf_vcpu_exec(CPUState *); | 23 | |
24 | -void hvf_cpu_synchronize_post_reset(CPUState *); | 24 | + Object *soc_container; |
25 | -void hvf_cpu_synchronize_post_init(CPUState *); | 25 | DeviceState *gpio_dev[7], *nvic; |
26 | -void hvf_cpu_synchronize_pre_loadvm(CPUState *); | 26 | qemu_irq gpio_in[7][8]; |
27 | 27 | qemu_irq gpio_out[7][8]; | |
28 | #endif /* HVF_CPUS_H */ | 28 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
29 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | 29 | flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024; |
30 | index XXXXXXX..XXXXXXX 100644 | 30 | sram_size = ((board->dc0 >> 18) + 1) * 1024; |
31 | --- a/accel/hvf/hvf-accel-ops.c | 31 | |
32 | +++ b/accel/hvf/hvf-accel-ops.c | 32 | + soc_container = object_new("container"); |
33 | @@ -XXX,XX +XXX,XX @@ static void do_hvf_cpu_synchronize_post_reset(CPUState *cpu, | 33 | + object_property_add_child(OBJECT(ms), "soc", soc_container); |
34 | cpu->vcpu_dirty = false; | 34 | + |
35 | } | 35 | /* Flash programming is done via the SCU, so pretend it is ROM. */ |
36 | 36 | memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size, | |
37 | -void hvf_cpu_synchronize_post_reset(CPUState *cpu) | 37 | &error_fatal); |
38 | +static void hvf_cpu_synchronize_post_reset(CPUState *cpu) | 38 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
39 | { | 39 | * need its sysclk output. |
40 | run_on_cpu(cpu, do_hvf_cpu_synchronize_post_reset, RUN_ON_CPU_NULL); | 40 | */ |
41 | } | 41 | ssys_dev = qdev_new(TYPE_STELLARIS_SYS); |
42 | @@ -XXX,XX +XXX,XX @@ static void do_hvf_cpu_synchronize_post_init(CPUState *cpu, | 42 | + object_property_add_child(soc_container, "sys", OBJECT(ssys_dev)); |
43 | cpu->vcpu_dirty = false; | 43 | |
44 | } | 44 | /* |
45 | 45 | * Most devices come preprogrammed with a MAC address in the user data. | |
46 | -void hvf_cpu_synchronize_post_init(CPUState *cpu) | 46 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
47 | +static void hvf_cpu_synchronize_post_init(CPUState *cpu) | 47 | sysbus_realize_and_unref(SYS_BUS_DEVICE(ssys_dev), &error_fatal); |
48 | { | 48 | |
49 | run_on_cpu(cpu, do_hvf_cpu_synchronize_post_init, RUN_ON_CPU_NULL); | 49 | nvic = qdev_new(TYPE_ARMV7M); |
50 | } | 50 | + object_property_add_child(soc_container, "v7m", OBJECT(nvic)); |
51 | @@ -XXX,XX +XXX,XX @@ static void do_hvf_cpu_synchronize_pre_loadvm(CPUState *cpu, | 51 | qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES); |
52 | cpu->vcpu_dirty = true; | 52 | qdev_prop_set_uint8(nvic, "num-prio-bits", NUM_PRIO_BITS); |
53 | } | 53 | qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type); |
54 | 54 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | |
55 | -void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | 55 | |
56 | +static void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | 56 | dev = qdev_new(TYPE_STELLARIS_GPTM); |
57 | { | 57 | sbd = SYS_BUS_DEVICE(dev); |
58 | run_on_cpu(cpu, do_hvf_cpu_synchronize_pre_loadvm, RUN_ON_CPU_NULL); | 58 | + object_property_add_child(soc_container, "gptm[*]", OBJECT(dev)); |
59 | } | 59 | qdev_connect_clock_in(dev, "clk", |
60 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
61 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
62 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
63 | |||
64 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
65 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
66 | - | ||
67 | + object_property_add_child(soc_container, "wdg", OBJECT(dev)); | ||
68 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
69 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
72 | SysBusDevice *sbd; | ||
73 | |||
74 | dev = qdev_new("pl011_luminary"); | ||
75 | + object_property_add_child(soc_container, "uart[*]", OBJECT(dev)); | ||
76 | sbd = SYS_BUS_DEVICE(dev); | ||
77 | qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
78 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
79 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
80 | DeviceState *enet; | ||
81 | |||
82 | enet = qdev_new("stellaris_enet"); | ||
83 | + object_property_add_child(soc_container, "enet", OBJECT(enet)); | ||
84 | if (nd) { | ||
85 | qdev_set_nic_properties(enet, nd); | ||
86 | } else { | ||
60 | -- | 87 | -- |
61 | 2.20.1 | 88 | 2.34.1 |
62 | 89 | ||
63 | 90 | diff view generated by jsdifflib |
1 | The fp_sysreg_checks() function is supposed to be returning an | 1 | We support two different encodings for the AArch32 IMPDEF |
---|---|---|---|
2 | FPSysRegCheckResult, which is an enum with three possible values. | 2 | CBAR register -- older cores like the Cortex A9, A7, A15 |
3 | However, three places in the function "return false" (a hangover from | 3 | have this at 4, c15, c0, 0; newer cores like the |
4 | a previous iteration of the design where the function just returned a | 4 | Cortex A35, A53, A57 and A72 have it at 1 c15 c0 0. |
5 | bool). Make these return FPSysRegCheckFailed instead (for no | 5 | |
6 | functional change, since both false and FPSysRegCheckFailed are | 6 | When we implemented this we picked which encoding to |
7 | zero). | 7 | use based on whether the CPU set ARM_FEATURE_AARCH64. |
8 | However this isn't right for three cases: | ||
9 | * the qemu-system-arm 'max' CPU, which is supposed to be | ||
10 | a variant on a Cortex-A57; it ought to use the same | ||
11 | encoding the A57 does and which the AArch64 'max' | ||
12 | exposes to AArch32 guest code | ||
13 | * the Cortex-R52, which is AArch32-only but has the CBAR | ||
14 | at the newer encoding (and where we incorrectly are | ||
15 | not yet setting ARM_FEATURE_CBAR_RO anyway) | ||
16 | * any possible future support for other v8 AArch32 | ||
17 | only CPUs, or for supporting "boot the CPU into | ||
18 | AArch32 mode" on our existing cores like the A57 etc | ||
19 | |||
20 | Make the decision of the encoding be based on whether | ||
21 | the CPU implements the ARM_FEATURE_V8 flag instead. | ||
22 | |||
23 | This changes the behaviour only for the qemu-system-arm | ||
24 | '-cpu max'. We don't expect anybody to be relying on the | ||
25 | old behaviour because: | ||
26 | * it's not what the real hardware Cortex-A57 does | ||
27 | (and that's what our ID register claims we are) | ||
28 | * we don't implement the memory-mapped GICv3 support | ||
29 | which is the only thing that exists at the peripheral | ||
30 | base address pointed to by the register | ||
8 | 31 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 33 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20210520152840.24453-6-peter.maydell@linaro.org | 34 | Message-id: 20240206132931.38376-2-peter.maydell@linaro.org |
12 | --- | 35 | --- |
13 | target/arm/translate-vfp.c | 6 +++--- | 36 | target/arm/helper.c | 2 +- |
14 | 1 file changed, 3 insertions(+), 3 deletions(-) | 37 | 1 file changed, 1 insertion(+), 1 deletion(-) |
15 | 38 | ||
16 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | 39 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-vfp.c | 41 | --- a/target/arm/helper.c |
19 | +++ b/target/arm/translate-vfp.c | 42 | +++ b/target/arm/helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | 43 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
21 | break; | 44 | * AArch64 cores we might need to add a specific feature flag |
22 | case ARM_VFP_FPSCR_NZCVQC: | 45 | * to indicate cores with "flavour 2" CBAR. |
23 | if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | 46 | */ |
24 | - return false; | 47 | - if (arm_feature(env, ARM_FEATURE_AARCH64)) { |
25 | + return FPSysRegCheckFailed; | 48 | + if (arm_feature(env, ARM_FEATURE_V8)) { |
26 | } | 49 | /* 32 bit view is [31:18] 0...0 [43:32]. */ |
27 | break; | 50 | uint32_t cbar32 = (extract64(cpu->reset_cbar, 18, 14) << 18) |
28 | case ARM_VFP_FPCXT_S: | 51 | | extract64(cpu->reset_cbar, 32, 12); |
29 | case ARM_VFP_FPCXT_NS: | ||
30 | if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
31 | - return false; | ||
32 | + return FPSysRegCheckFailed; | ||
33 | } | ||
34 | if (!s->v8m_secure) { | ||
35 | - return false; | ||
36 | + return FPSysRegCheckFailed; | ||
37 | } | ||
38 | break; | ||
39 | default: | ||
40 | -- | 52 | -- |
41 | 2.20.1 | 53 | 2.34.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | The M-profile FPSCR has an LTPSIZE field, but if MVE is not | 1 | The Cortex-R52 implements the Configuration Base Address Register |
---|---|---|---|
2 | implemented it is read-only and always reads as 4; this is how QEMU | 2 | (CBAR), as a read-only register. Add ARM_FEATURE_CBAR_RO to this CPU |
3 | currently handles it. | 3 | type, so that our implementation provides the register and the |
4 | 4 | associated qdev property. | |
5 | Make the field writable when MVE is implemented. | ||
6 | |||
7 | We can safely add the field to the MVE migration struct because | ||
8 | currently no CPUs enable MVE and so the migration struct is never | ||
9 | used. | ||
10 | 5 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Message-id: 20210520152840.24453-8-peter.maydell@linaro.org | 8 | Message-id: 20240206132931.38376-3-peter.maydell@linaro.org |
14 | --- | 9 | --- |
15 | target/arm/cpu.h | 3 ++- | 10 | target/arm/tcg/cpu32.c | 1 + |
16 | target/arm/machine.c | 1 + | 11 | 1 file changed, 1 insertion(+) |
17 | target/arm/vfp_helper.c | 9 ++++++--- | ||
18 | 3 files changed, 9 insertions(+), 4 deletions(-) | ||
19 | 12 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 13 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
21 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 15 | --- a/target/arm/tcg/cpu32.c |
23 | +++ b/target/arm/cpu.h | 16 | +++ b/target/arm/tcg/cpu32.c |
24 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) |
25 | uint32_t fpdscr[M_REG_NUM_BANKS]; | 18 | set_feature(&cpu->env, ARM_FEATURE_PMSA); |
26 | uint32_t cpacr[M_REG_NUM_BANKS]; | 19 | set_feature(&cpu->env, ARM_FEATURE_NEON); |
27 | uint32_t nsacr; | 20 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
28 | - int ltpsize; | 21 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
29 | + uint32_t ltpsize; | 22 | cpu->midr = 0x411fd133; /* r1p3 */ |
30 | uint32_t vpr; | 23 | cpu->revidr = 0x00000000; |
31 | } v7m; | 24 | cpu->reset_fpsid = 0x41034023; |
32 | |||
33 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); | ||
34 | |||
35 | #define FPCR_LTPSIZE_SHIFT 16 /* LTPSIZE, M-profile only */ | ||
36 | #define FPCR_LTPSIZE_MASK (7 << FPCR_LTPSIZE_SHIFT) | ||
37 | +#define FPCR_LTPSIZE_LENGTH 3 | ||
38 | |||
39 | #define FPCR_NZCV_MASK (FPCR_N | FPCR_Z | FPCR_C | FPCR_V) | ||
40 | #define FPCR_NZCVQC_MASK (FPCR_NZCV_MASK | FPCR_QC) | ||
41 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/machine.c | ||
44 | +++ b/target/arm/machine.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_mve = { | ||
46 | .needed = mve_needed, | ||
47 | .fields = (VMStateField[]) { | ||
48 | VMSTATE_UINT32(env.v7m.vpr, ARMCPU), | ||
49 | + VMSTATE_UINT32(env.v7m.ltpsize, ARMCPU), | ||
50 | VMSTATE_END_OF_LIST() | ||
51 | }, | ||
52 | }; | ||
53 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/vfp_helper.c | ||
56 | +++ b/target/arm/vfp_helper.c | ||
57 | @@ -XXX,XX +XXX,XX @@ uint32_t vfp_get_fpscr(CPUARMState *env) | ||
58 | |||
59 | void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
60 | { | ||
61 | + ARMCPU *cpu = env_archcpu(env); | ||
62 | + | ||
63 | /* When ARMv8.2-FP16 is not supported, FZ16 is RES0. */ | ||
64 | - if (!cpu_isar_feature(any_fp16, env_archcpu(env))) { | ||
65 | + if (!cpu_isar_feature(any_fp16, cpu)) { | ||
66 | val &= ~FPCR_FZ16; | ||
67 | } | ||
68 | |||
69 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) | ||
70 | * because in v7A no-short-vector-support cores still had to | ||
71 | * allow Stride/Len to be written with the only effect that | ||
72 | * some insns are required to UNDEF if the guest sets them. | ||
73 | - * | ||
74 | - * TODO: if M-profile MVE implemented, set LTPSIZE. | ||
75 | */ | ||
76 | env->vfp.vec_len = extract32(val, 16, 3); | ||
77 | env->vfp.vec_stride = extract32(val, 20, 2); | ||
78 | + } else if (cpu_isar_feature(aa32_mve, cpu)) { | ||
79 | + env->v7m.ltpsize = extract32(val, FPCR_LTPSIZE_SHIFT, | ||
80 | + FPCR_LTPSIZE_LENGTH); | ||
81 | } | ||
82 | |||
83 | if (arm_feature(env, ARM_FEATURE_NEON)) { | ||
84 | -- | 25 | -- |
85 | 2.20.1 | 26 | 2.34.1 |
86 | |||
87 | diff view generated by jsdifflib |
1 | The do_vfp_2op_sp() and do_vfp_2op_dp() functions currently check | 1 | Add the Cortex-R52 IMPDEF sysregs, by defining them here and |
---|---|---|---|
2 | whether floating point is supported via the aa32_fpdp_v2 and | 2 | also by enabling the AUXCR feature which defines the ACTLR |
3 | aa32_fpsp_v2 isar checks. For v8.1M MVE support, the VMOV_reg trans | 3 | and HACTLR registers. As is our usual practice, we make these |
4 | functions (but not any of the others) need to update this to also | 4 | simple reads-as-zero stubs for now. |
5 | allow the insn if MVE is implemented. Move the check out of the do_ | ||
6 | function and into its callsites (which are all implemented via the | ||
7 | DO_VFP_2OP macro), so we have a place to change the check for the | ||
8 | VMOV insns. | ||
9 | 5 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20210520152840.24453-4-peter.maydell@linaro.org | 8 | Message-id: 20240206132931.38376-4-peter.maydell@linaro.org |
13 | --- | 9 | --- |
14 | target/arm/translate-vfp.c | 37 +++++++++++++++++++------------------ | 10 | target/arm/tcg/cpu32.c | 108 +++++++++++++++++++++++++++++++++++++++++ |
15 | 1 file changed, 19 insertions(+), 18 deletions(-) | 11 | 1 file changed, 108 insertions(+) |
16 | 12 | ||
17 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | 13 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/translate-vfp.c | 15 | --- a/target/arm/tcg/cpu32.c |
20 | +++ b/target/arm/translate-vfp.c | 16 | +++ b/target/arm/tcg/cpu32.c |
21 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_sp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | 17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) |
22 | int veclen = s->vec_len; | 18 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); |
23 | TCGv_i32 f0, fd; | 19 | } |
24 | 20 | ||
25 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | 21 | +static const ARMCPRegInfo cortex_r52_cp_reginfo[] = { |
26 | - return false; | 22 | + { .name = "CPUACTLR", .cp = 15, .opc1 = 0, .crm = 15, |
27 | - } | 23 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, |
28 | + /* Note that the caller must check the aa32_fpsp_v2 feature. */ | 24 | + { .name = "IMP_ATCMREGIONR", |
29 | 25 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, | |
30 | if (!dc_isar_feature(aa32_fpshvec, s) && | 26 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
31 | (veclen != 0 || s->vec_stride != 0)) { | 27 | + { .name = "IMP_BTCMREGIONR", |
32 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_hp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | 28 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, |
33 | */ | 29 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
34 | TCGv_i32 f0; | 30 | + { .name = "IMP_CTCMREGIONR", |
35 | 31 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 2, | |
36 | + /* Note that the caller must check the aa32_fp16_arith feature */ | 32 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, |
33 | + { .name = "IMP_CSCTLR", | ||
34 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 0, | ||
35 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
36 | + { .name = "IMP_BPCTLR", | ||
37 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 1, | ||
38 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
39 | + { .name = "IMP_MEMPROTCLR", | ||
40 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 2, | ||
41 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
42 | + { .name = "IMP_SLAVEPCTLR", | ||
43 | + .cp = 15, .opc1 = 0, .crn = 11, .crm = 0, .opc2 = 0, | ||
44 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
45 | + { .name = "IMP_PERIPHREGIONR", | ||
46 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 0, | ||
47 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
48 | + { .name = "IMP_FLASHIFREGIONR", | ||
49 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 1, | ||
50 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
51 | + { .name = "IMP_BUILDOPTR", | ||
52 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0, | ||
53 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
54 | + { .name = "IMP_PINOPTR", | ||
55 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7, | ||
56 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
57 | + { .name = "IMP_QOSR", | ||
58 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 1, | ||
59 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
60 | + { .name = "IMP_BUSTIMEOUTR", | ||
61 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 2, | ||
62 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
63 | + { .name = "IMP_INTMONR", | ||
64 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 4, | ||
65 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
66 | + { .name = "IMP_ICERR0", | ||
67 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 0, .opc2 = 0, | ||
68 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
69 | + { .name = "IMP_ICERR1", | ||
70 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 0, .opc2 = 1, | ||
71 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
72 | + { .name = "IMP_DCERR0", | ||
73 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 1, .opc2 = 0, | ||
74 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
75 | + { .name = "IMP_DCERR1", | ||
76 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 1, .opc2 = 1, | ||
77 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
78 | + { .name = "IMP_TCMERR0", | ||
79 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 0, | ||
80 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
81 | + { .name = "IMP_TCMERR1", | ||
82 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 1, | ||
83 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
84 | + { .name = "IMP_TCMSYNDR0", | ||
85 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 2, | ||
86 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
87 | + { .name = "IMP_TCMSYNDR1", | ||
88 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 3, | ||
89 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
90 | + { .name = "IMP_FLASHERR0", | ||
91 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 3, .opc2 = 0, | ||
92 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
93 | + { .name = "IMP_FLASHERR1", | ||
94 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 3, .opc2 = 1, | ||
95 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
96 | + { .name = "IMP_CDBGDR0", | ||
97 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 0, .opc2 = 0, | ||
98 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
99 | + { .name = "IMP_CBDGBR1", | ||
100 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 0, .opc2 = 1, | ||
101 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
102 | + { .name = "IMP_TESTR0", | ||
103 | + .cp = 15, .opc1 = 4, .crn = 15, .crm = 0, .opc2 = 0, | ||
104 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
105 | + { .name = "IMP_TESTR1", | ||
106 | + .cp = 15, .opc1 = 4, .crn = 15, .crm = 0, .opc2 = 1, | ||
107 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
108 | + { .name = "IMP_CDBGDCI", | ||
109 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 15, .opc2 = 0, | ||
110 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
111 | + { .name = "IMP_CDBGDCT", | ||
112 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 2, .opc2 = 0, | ||
113 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
114 | + { .name = "IMP_CDBGICT", | ||
115 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 2, .opc2 = 1, | ||
116 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
117 | + { .name = "IMP_CDBGDCD", | ||
118 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 4, .opc2 = 0, | ||
119 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
120 | + { .name = "IMP_CDBGICD", | ||
121 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 4, .opc2 = 1, | ||
122 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
123 | +}; | ||
37 | + | 124 | + |
38 | if (!dc_isar_feature(aa32_fp16_arith, s)) { | 125 | + |
39 | return false; | 126 | static void cortex_r52_initfn(Object *obj) |
40 | } | 127 | { |
41 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | 128 | ARMCPU *cpu = ARM_CPU(obj); |
42 | int veclen = s->vec_len; | 129 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) |
43 | TCGv_i64 f0, fd; | 130 | set_feature(&cpu->env, ARM_FEATURE_NEON); |
44 | 131 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); | |
45 | - if (!dc_isar_feature(aa32_fpdp_v2, s)) { | 132 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
46 | - return false; | 133 | + set_feature(&cpu->env, ARM_FEATURE_AUXCR); |
47 | - } | 134 | cpu->midr = 0x411fd133; /* r1p3 */ |
48 | + /* Note that the caller must check the aa32_fpdp_v2 feature. */ | 135 | cpu->revidr = 0x00000000; |
49 | 136 | cpu->reset_fpsid = 0x41034023; | |
50 | /* UNDEF accesses to D16-D31 if they don't exist */ | 137 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) |
51 | if (!dc_isar_feature(aa32_simd_r32, s) && ((vd | vm) & 0x10)) { | 138 | |
52 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_dp(DisasContext *s, arg_VMOV_imm_dp *a) | 139 | cpu->pmsav7_dregion = 16; |
53 | return true; | 140 | cpu->pmsav8r_hdregion = 16; |
141 | + | ||
142 | + define_arm_cp_regs(cpu, cortex_r52_cp_reginfo); | ||
54 | } | 143 | } |
55 | 144 | ||
56 | -#define DO_VFP_2OP(INSN, PREC, FN) \ | 145 | static void cortex_r5f_initfn(Object *obj) |
57 | +#define DO_VFP_2OP(INSN, PREC, FN, CHECK) \ | ||
58 | static bool trans_##INSN##_##PREC(DisasContext *s, \ | ||
59 | arg_##INSN##_##PREC *a) \ | ||
60 | { \ | ||
61 | + if (!dc_isar_feature(CHECK, s)) { \ | ||
62 | + return false; \ | ||
63 | + } \ | ||
64 | return do_vfp_2op_##PREC(s, FN, a->vd, a->vm); \ | ||
65 | } | ||
66 | |||
67 | -DO_VFP_2OP(VMOV_reg, sp, tcg_gen_mov_i32) | ||
68 | -DO_VFP_2OP(VMOV_reg, dp, tcg_gen_mov_i64) | ||
69 | +DO_VFP_2OP(VMOV_reg, sp, tcg_gen_mov_i32, aa32_fpsp_v2) | ||
70 | +DO_VFP_2OP(VMOV_reg, dp, tcg_gen_mov_i64, aa32_fpdp_v2) | ||
71 | |||
72 | -DO_VFP_2OP(VABS, hp, gen_helper_vfp_absh) | ||
73 | -DO_VFP_2OP(VABS, sp, gen_helper_vfp_abss) | ||
74 | -DO_VFP_2OP(VABS, dp, gen_helper_vfp_absd) | ||
75 | +DO_VFP_2OP(VABS, hp, gen_helper_vfp_absh, aa32_fp16_arith) | ||
76 | +DO_VFP_2OP(VABS, sp, gen_helper_vfp_abss, aa32_fpsp_v2) | ||
77 | +DO_VFP_2OP(VABS, dp, gen_helper_vfp_absd, aa32_fpdp_v2) | ||
78 | |||
79 | -DO_VFP_2OP(VNEG, hp, gen_helper_vfp_negh) | ||
80 | -DO_VFP_2OP(VNEG, sp, gen_helper_vfp_negs) | ||
81 | -DO_VFP_2OP(VNEG, dp, gen_helper_vfp_negd) | ||
82 | +DO_VFP_2OP(VNEG, hp, gen_helper_vfp_negh, aa32_fp16_arith) | ||
83 | +DO_VFP_2OP(VNEG, sp, gen_helper_vfp_negs, aa32_fpsp_v2) | ||
84 | +DO_VFP_2OP(VNEG, dp, gen_helper_vfp_negd, aa32_fpdp_v2) | ||
85 | |||
86 | static void gen_VSQRT_hp(TCGv_i32 vd, TCGv_i32 vm) | ||
87 | { | ||
88 | @@ -XXX,XX +XXX,XX @@ static void gen_VSQRT_dp(TCGv_i64 vd, TCGv_i64 vm) | ||
89 | gen_helper_vfp_sqrtd(vd, vm, cpu_env); | ||
90 | } | ||
91 | |||
92 | -DO_VFP_2OP(VSQRT, hp, gen_VSQRT_hp) | ||
93 | -DO_VFP_2OP(VSQRT, sp, gen_VSQRT_sp) | ||
94 | -DO_VFP_2OP(VSQRT, dp, gen_VSQRT_dp) | ||
95 | +DO_VFP_2OP(VSQRT, hp, gen_VSQRT_hp, aa32_fp16_arith) | ||
96 | +DO_VFP_2OP(VSQRT, sp, gen_VSQRT_sp, aa32_fpsp_v2) | ||
97 | +DO_VFP_2OP(VSQRT, dp, gen_VSQRT_dp, aa32_fpdp_v2) | ||
98 | |||
99 | static bool trans_VCMP_hp(DisasContext *s, arg_VCMP_sp *a) | ||
100 | { | ||
101 | -- | 146 | -- |
102 | 2.20.1 | 147 | 2.34.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Architecturally, the AArch32 MSR/MRS to/from banked register |
---|---|---|---|
2 | instructions are UNPREDICTABLE for attempts to access a banked | ||
3 | register that the guest could access in a more direct way (e.g. | ||
4 | using this insn to access r8_fiq when already in FIQ mode). QEMU has | ||
5 | chosen to UNDEF on all of these. | ||
2 | 6 | ||
3 | This is BFDOT for both AArch64 AdvSIMD and SVE, | 7 | However, for the case of accessing SPSR_hyp from hyp mode, it turns |
4 | and VDOT.BF16 for AArch32 NEON. | 8 | out that real hardware permits this, with the same effect as if the |
9 | guest had directly written to SPSR. Further, there is some | ||
10 | guest code out there that assumes it can do this, because it | ||
11 | happens to work on hardware: an example Cortex-R52 startup code | ||
12 | fragment uses this, and it got copied into various other places, | ||
13 | including Zephyr. Zephyr was fixed to not use this: | ||
14 | https://github.com/zephyrproject-rtos/zephyr/issues/47330 | ||
15 | but other examples are still out there, like the selftest | ||
16 | binary for the MPS3-AN536. | ||
5 | 17 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 18 | For convenience of being able to run guest code, permit |
7 | Message-id: 20210525225817.400336-8-richard.henderson@linaro.org | 19 | this UNPREDICTABLE access instead of UNDEFing it. |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 20 | |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20240206132931.38376-5-peter.maydell@linaro.org | ||
10 | --- | 24 | --- |
11 | target/arm/helper.h | 2 ++ | 25 | target/arm/tcg/op_helper.c | 43 ++++++++++++++++++++++++++------------ |
12 | target/arm/neon-shared.decode | 2 ++ | 26 | target/arm/tcg/translate.c | 19 +++++++++++------ |
13 | target/arm/sve.decode | 3 +++ | 27 | 2 files changed, 43 insertions(+), 19 deletions(-) |
14 | target/arm/translate-a64.c | 41 +++++++++++++++++++++++++++-------- | ||
15 | target/arm/translate-neon.c | 9 ++++++++ | ||
16 | target/arm/translate-sve.c | 12 ++++++++++ | ||
17 | target/arm/vec_helper.c | 20 +++++++++++++++++ | ||
18 | 7 files changed, 80 insertions(+), 9 deletions(-) | ||
19 | 28 | ||
20 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 29 | diff --git a/target/arm/tcg/op_helper.c b/target/arm/tcg/op_helper.c |
21 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.h | 31 | --- a/target/arm/tcg/op_helper.c |
23 | +++ b/target/arm/helper.h | 32 | +++ b/target/arm/tcg/op_helper.c |
24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_usmmla_b, TCG_CALL_NO_RWG, | 33 | @@ -XXX,XX +XXX,XX @@ static void msr_mrs_banked_exc_checks(CPUARMState *env, uint32_t tgtmode, |
25 | 34 | */ | |
26 | DEF_HELPER_FLAGS_5(gvec_bfdot, TCG_CALL_NO_RWG, | 35 | int curmode = env->uncached_cpsr & CPSR_M; |
27 | void, ptr, ptr, ptr, ptr, i32) | 36 | |
28 | +DEF_HELPER_FLAGS_5(gvec_bfdot_idx, TCG_CALL_NO_RWG, | 37 | - if (regno == 17) { |
29 | + void, ptr, ptr, ptr, ptr, i32) | 38 | - /* ELR_Hyp: a special case because access from tgtmode is OK */ |
30 | 39 | - if (curmode != ARM_CPU_MODE_HYP && curmode != ARM_CPU_MODE_MON) { | |
31 | #ifdef TARGET_AARCH64 | 40 | - goto undef; |
32 | #include "helper-a64.h" | 41 | + if (tgtmode == ARM_CPU_MODE_HYP) { |
33 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | 42 | + /* |
34 | index XXXXXXX..XXXXXXX 100644 | 43 | + * Handle Hyp target regs first because some are special cases |
35 | --- a/target/arm/neon-shared.decode | 44 | + * which don't want the usual "not accessible from tgtmode" check. |
36 | +++ b/target/arm/neon-shared.decode | 45 | + */ |
37 | @@ -XXX,XX +XXX,XX @@ VUSDOT_scalar 1111 1110 1 . 00 .... .... 1101 . q:1 index:1 0 vm:4 \ | 46 | + switch (regno) { |
38 | vn=%vn_dp vd=%vd_dp | 47 | + case 16 ... 17: /* ELR_Hyp, SPSR_Hyp */ |
39 | VSUDOT_scalar 1111 1110 1 . 00 .... .... 1101 . q:1 index:1 1 vm:4 \ | 48 | + if (curmode != ARM_CPU_MODE_HYP && curmode != ARM_CPU_MODE_MON) { |
40 | vn=%vn_dp vd=%vd_dp | 49 | + goto undef; |
41 | +VDOT_b16_scal 1111 1110 0 . 00 .... .... 1101 . q:1 index:1 0 vm:4 \ | ||
42 | + vn=%vn_dp vd=%vd_dp | ||
43 | |||
44 | %vfml_scalar_q0_rm 0:3 5:1 | ||
45 | %vfml_scalar_q1_index 5:1 3:1 | ||
46 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/sve.decode | ||
49 | +++ b/target/arm/sve.decode | ||
50 | @@ -XXX,XX +XXX,XX @@ FMLALB_zzxw 01100100 10 1 ..... 0100.0 ..... ..... @rrxr_3a esz=2 | ||
51 | FMLALT_zzxw 01100100 10 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 | ||
52 | FMLSLB_zzxw 01100100 10 1 ..... 0110.0 ..... ..... @rrxr_3a esz=2 | ||
53 | FMLSLT_zzxw 01100100 10 1 ..... 0110.1 ..... ..... @rrxr_3a esz=2 | ||
54 | + | ||
55 | +### SVE2 floating-point bfloat16 dot-product (indexed) | ||
56 | +BFDOT_zzxz 01100100 01 1 ..... 010000 ..... ..... @rrxr_2 esz=2 | ||
57 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/translate-a64.c | ||
60 | +++ b/target/arm/translate-a64.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
62 | return; | ||
63 | } | ||
64 | break; | ||
65 | - case 0x0f: /* SUDOT, USDOT */ | ||
66 | - if (is_scalar || (size & 1) || !dc_isar_feature(aa64_i8mm, s)) { | ||
67 | + case 0x0f: | ||
68 | + switch (size) { | ||
69 | + case 0: /* SUDOT */ | ||
70 | + case 2: /* USDOT */ | ||
71 | + if (is_scalar || !dc_isar_feature(aa64_i8mm, s)) { | ||
72 | + unallocated_encoding(s); | ||
73 | + return; | ||
74 | + } | 50 | + } |
75 | + break; | 51 | + break; |
76 | + case 1: /* BFDOT */ | 52 | + case 13: |
77 | + if (is_scalar || !dc_isar_feature(aa64_bf16, s)) { | 53 | + if (curmode != ARM_CPU_MODE_MON) { |
78 | + unallocated_encoding(s); | 54 | + goto undef; |
79 | + return; | ||
80 | + } | 55 | + } |
81 | + break; | 56 | + break; |
82 | + default: | 57 | + default: |
83 | unallocated_encoding(s); | 58 | + g_assert_not_reached(); |
84 | return; | ||
85 | } | 59 | } |
86 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
87 | u ? gen_helper_gvec_udot_idx_b | ||
88 | : gen_helper_gvec_sdot_idx_b); | ||
89 | return; | 60 | return; |
90 | - case 0x0f: /* SUDOT, USDOT */ | 61 | } |
91 | - gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | 62 | @@ -XXX,XX +XXX,XX @@ static void msr_mrs_banked_exc_checks(CPUARMState *env, uint32_t tgtmode, |
92 | - extract32(insn, 23, 1) | 63 | } |
93 | - ? gen_helper_gvec_usdot_idx_b | 64 | } |
94 | - : gen_helper_gvec_sudot_idx_b); | 65 | |
95 | - return; | 66 | - if (tgtmode == ARM_CPU_MODE_HYP) { |
67 | - /* SPSR_Hyp, r13_hyp: accessible from Monitor mode only */ | ||
68 | - if (curmode != ARM_CPU_MODE_MON) { | ||
69 | - goto undef; | ||
70 | - } | ||
71 | - } | ||
96 | - | 72 | - |
97 | + case 0x0f: | 73 | return; |
98 | + switch (extract32(insn, 22, 2)) { | 74 | |
99 | + case 0: /* SUDOT */ | 75 | undef: |
100 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | 76 | @@ -XXX,XX +XXX,XX @@ void HELPER(msr_banked)(CPUARMState *env, uint32_t value, uint32_t tgtmode, |
101 | + gen_helper_gvec_sudot_idx_b); | 77 | |
102 | + return; | 78 | switch (regno) { |
103 | + case 1: /* BFDOT */ | 79 | case 16: /* SPSRs */ |
104 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | 80 | - env->banked_spsr[bank_number(tgtmode)] = value; |
105 | + gen_helper_gvec_bfdot_idx); | 81 | + if (tgtmode == (env->uncached_cpsr & CPSR_M)) { |
106 | + return; | 82 | + /* Only happens for SPSR_Hyp access in Hyp mode */ |
107 | + case 2: /* USDOT */ | 83 | + env->spsr = value; |
108 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | 84 | + } else { |
109 | + gen_helper_gvec_usdot_idx_b); | 85 | + env->banked_spsr[bank_number(tgtmode)] = value; |
110 | + return; | ||
111 | + } | 86 | + } |
112 | + g_assert_not_reached(); | 87 | break; |
113 | case 0x11: /* FCMLA #0 */ | 88 | case 17: /* ELR_Hyp */ |
114 | case 0x13: /* FCMLA #90 */ | 89 | env->elr_el[2] = value; |
115 | case 0x15: /* FCMLA #180 */ | 90 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(mrs_banked)(CPUARMState *env, uint32_t tgtmode, uint32_t regno) |
116 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | 91 | |
92 | switch (regno) { | ||
93 | case 16: /* SPSRs */ | ||
94 | - return env->banked_spsr[bank_number(tgtmode)]; | ||
95 | + if (tgtmode == (env->uncached_cpsr & CPSR_M)) { | ||
96 | + /* Only happens for SPSR_Hyp access in Hyp mode */ | ||
97 | + return env->spsr; | ||
98 | + } else { | ||
99 | + return env->banked_spsr[bank_number(tgtmode)]; | ||
100 | + } | ||
101 | case 17: /* ELR_Hyp */ | ||
102 | return env->elr_el[2]; | ||
103 | case 13: | ||
104 | diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | 105 | index XXXXXXX..XXXXXXX 100644 |
118 | --- a/target/arm/translate-neon.c | 106 | --- a/target/arm/tcg/translate.c |
119 | +++ b/target/arm/translate-neon.c | 107 | +++ b/target/arm/tcg/translate.c |
120 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSUDOT_scalar(DisasContext *s, arg_VSUDOT_scalar *a) | 108 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, |
121 | gen_helper_gvec_sudot_idx_b); | 109 | break; |
122 | } | 110 | case ARM_CPU_MODE_HYP: |
123 | 111 | /* | |
124 | +static bool trans_VDOT_b16_scal(DisasContext *s, arg_VDOT_b16_scal *a) | 112 | - * SPSR_hyp and r13_hyp can only be accessed from Monitor mode |
125 | +{ | 113 | - * (and so we can forbid accesses from EL2 or below). elr_hyp |
126 | + if (!dc_isar_feature(aa32_bf16, s)) { | 114 | - * can be accessed also from Hyp mode, so forbid accesses from |
127 | + return false; | 115 | - * EL0 or EL1. |
128 | + } | 116 | + * r13_hyp can only be accessed from Monitor mode, and so we |
129 | + return do_neon_ddda(s, a->q * 6, a->vd, a->vn, a->vm, a->index, | 117 | + * can forbid accesses from EL2 or below. |
130 | + gen_helper_gvec_bfdot_idx); | 118 | + * elr_hyp can be accessed also from Hyp mode, so forbid |
131 | +} | 119 | + * accesses from EL0 or EL1. |
132 | + | 120 | + * SPSR_hyp is supposed to be in the same category as r13_hyp |
133 | static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) | 121 | + * and UNPREDICTABLE if accessed from anything except Monitor |
134 | { | 122 | + * mode. However there is some real-world code that will do |
135 | int opr_sz; | 123 | + * it because at least some hardware happens to permit the |
136 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 124 | + * access. (Notably a standard Cortex-R52 startup code fragment |
137 | index XXXXXXX..XXXXXXX 100644 | 125 | + * does this.) So we permit SPSR_hyp from Hyp mode also, to allow |
138 | --- a/target/arm/translate-sve.c | 126 | + * this (incorrect) guest code to run. |
139 | +++ b/target/arm/translate-sve.c | 127 | */ |
140 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFDOT_zzzz(DisasContext *s, arg_rrrr_esz *a) | 128 | - if (!arm_dc_feature(s, ARM_FEATURE_EL2) || s->current_el < 2 || |
141 | } | 129 | - (s->current_el < 3 && *regno != 17)) { |
142 | return true; | 130 | + if (!arm_dc_feature(s, ARM_FEATURE_EL2) || s->current_el < 2 |
143 | } | 131 | + || (s->current_el < 3 && *regno != 16 && *regno != 17)) { |
144 | + | 132 | goto undef; |
145 | +static bool trans_BFDOT_zzxz(DisasContext *s, arg_rrxr_esz *a) | 133 | } |
146 | +{ | 134 | break; |
147 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | ||
148 | + return false; | ||
149 | + } | ||
150 | + if (sve_access_check(s)) { | ||
151 | + gen_gvec_ool_zzzz(s, gen_helper_gvec_bfdot_idx, | ||
152 | + a->rd, a->rn, a->rm, a->ra, a->index); | ||
153 | + } | ||
154 | + return true; | ||
155 | +} | ||
156 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
157 | index XXXXXXX..XXXXXXX 100644 | ||
158 | --- a/target/arm/vec_helper.c | ||
159 | +++ b/target/arm/vec_helper.c | ||
160 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfdot)(void *vd, void *vn, void *vm, void *va, uint32_t desc) | ||
161 | } | ||
162 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
163 | } | ||
164 | + | ||
165 | +void HELPER(gvec_bfdot_idx)(void *vd, void *vn, void *vm, | ||
166 | + void *va, uint32_t desc) | ||
167 | +{ | ||
168 | + intptr_t i, j, opr_sz = simd_oprsz(desc); | ||
169 | + intptr_t index = simd_data(desc); | ||
170 | + intptr_t elements = opr_sz / 4; | ||
171 | + intptr_t eltspersegment = MIN(16 / 4, elements); | ||
172 | + float32 *d = vd, *a = va; | ||
173 | + uint32_t *n = vn, *m = vm; | ||
174 | + | ||
175 | + for (i = 0; i < elements; i += eltspersegment) { | ||
176 | + uint32_t m_idx = m[i + H4(index)]; | ||
177 | + | ||
178 | + for (j = i; j < i + eltspersegment; j++) { | ||
179 | + d[j] = bfdotadd(a[j], n[j], m_idx); | ||
180 | + } | ||
181 | + } | ||
182 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
183 | +} | ||
184 | -- | 135 | -- |
185 | 2.20.1 | 136 | 2.34.1 |
186 | |||
187 | diff view generated by jsdifflib |
1 | Coverity points out that we calculate a 64-bit value using 32-bit | 1 | We currently guard the CFG3 register read with |
---|---|---|---|
2 | arithmetic; add the cast to force the multiply to be done as 64-bits. | 2 | (scc_partno(s) == 0x524 && scc_partno(s) == 0x547) |
3 | (The overflow will never happen with the current test data.) | 3 | which is clearly wrong as it is never true. |
4 | 4 | ||
5 | Fixes: Coverity CID 1432320 | 5 | This register is present on all board types except AN524 |
6 | and AN527; correct the condition. | ||
7 | |||
8 | Fixes: 6ac80818941829c0 ("hw/misc/mps2-scc: Implement changes for AN547") | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20210525134458.6675-5-peter.maydell@linaro.org | 12 | Message-id: 20240206132931.38376-6-peter.maydell@linaro.org |
10 | --- | 13 | --- |
11 | tests/qtest/pflash-cfi02-test.c | 2 +- | 14 | hw/misc/mps2-scc.c | 2 +- |
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | 15 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 16 | ||
14 | diff --git a/tests/qtest/pflash-cfi02-test.c b/tests/qtest/pflash-cfi02-test.c | 17 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/tests/qtest/pflash-cfi02-test.c | 19 | --- a/hw/misc/mps2-scc.c |
17 | +++ b/tests/qtest/pflash-cfi02-test.c | 20 | +++ b/hw/misc/mps2-scc.c |
18 | @@ -XXX,XX +XXX,XX @@ static void test_geometry(const void *opaque) | 21 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) |
19 | 22 | r = s->cfg2; | |
20 | for (int region = 0; region < nb_erase_regions; ++region) { | 23 | break; |
21 | for (uint32_t i = 0; i < c->nb_blocs[region]; ++i) { | 24 | case A_CFG3: |
22 | - uint64_t byte_addr = i * c->sector_len[region]; | 25 | - if (scc_partno(s) == 0x524 && scc_partno(s) == 0x547) { |
23 | + uint64_t byte_addr = (uint64_t)i * c->sector_len[region]; | 26 | + if (scc_partno(s) == 0x524 || scc_partno(s) == 0x547) { |
24 | g_assert_cmphex(flash_read(c, byte_addr), ==, bank_mask(c)); | 27 | /* CFG3 reserved on AN524 */ |
28 | goto bad_offset; | ||
25 | } | 29 | } |
26 | } | ||
27 | -- | 30 | -- |
28 | 2.20.1 | 31 | 2.34.1 |
29 | 32 | ||
30 | 33 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The MPS SCC device has a lot of different flavours for the various |
---|---|---|---|
2 | different MPS FPGA images, which look mostly similar but have | ||
3 | differences in how particular registers are handled. Currently we | ||
4 | deal with this with a lot of open-coded checks on scc_partno(), but | ||
5 | as we add more board types this is getting a bit hard to read. | ||
2 | 6 | ||
3 | This is BFCVT{N,T} for both AArch64 AdvSIMD and SVE, | 7 | Factor out the conditions into some functions which we can |
4 | and VCVT.BF16.F32 for AArch32 NEON. | 8 | give more descriptive names to. |
5 | 9 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210525225817.400336-5-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20240206132931.38376-7-peter.maydell@linaro.org | ||
10 | --- | 14 | --- |
11 | target/arm/helper-sve.h | 4 ++++ | 15 | hw/misc/mps2-scc.c | 45 +++++++++++++++++++++++++++++++-------------- |
12 | target/arm/helper.h | 1 + | 16 | 1 file changed, 31 insertions(+), 14 deletions(-) |
13 | target/arm/neon-dp.decode | 1 + | ||
14 | target/arm/sve.decode | 2 ++ | ||
15 | target/arm/sve_helper.c | 2 ++ | ||
16 | target/arm/translate-a64.c | 17 ++++++++++++++ | ||
17 | target/arm/translate-neon.c | 45 +++++++++++++++++++++++++++++++++++++ | ||
18 | target/arm/translate-sve.c | 16 +++++++++++++ | ||
19 | target/arm/vfp_helper.c | 7 ++++++ | ||
20 | 9 files changed, 95 insertions(+) | ||
21 | 17 | ||
22 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 18 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
23 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper-sve.h | 20 | --- a/hw/misc/mps2-scc.c |
25 | +++ b/target/arm/helper-sve.h | 21 | +++ b/hw/misc/mps2-scc.c |
26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_fcvt_hd, TCG_CALL_NO_RWG, | 22 | @@ -XXX,XX +XXX,XX @@ static int scc_partno(MPS2SCC *s) |
27 | void, ptr, ptr, ptr, ptr, i32) | 23 | return extract32(s->id, 4, 8); |
28 | DEF_HELPER_FLAGS_5(sve_fcvt_sd, TCG_CALL_NO_RWG, | ||
29 | void, ptr, ptr, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_5(sve_bfcvt, TCG_CALL_NO_RWG, | ||
31 | + void, ptr, ptr, ptr, ptr, i32) | ||
32 | |||
33 | DEF_HELPER_FLAGS_5(sve_fcvtzs_hh, TCG_CALL_NO_RWG, | ||
34 | void, ptr, ptr, ptr, ptr, i32) | ||
35 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve2_fcvtnt_sh, TCG_CALL_NO_RWG, | ||
36 | void, ptr, ptr, ptr, ptr, i32) | ||
37 | DEF_HELPER_FLAGS_5(sve2_fcvtnt_ds, TCG_CALL_NO_RWG, | ||
38 | void, ptr, ptr, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_5(sve_bfcvtnt, TCG_CALL_NO_RWG, | ||
40 | + void, ptr, ptr, ptr, ptr, i32) | ||
41 | |||
42 | DEF_HELPER_FLAGS_5(sve2_fcvtlt_hs, TCG_CALL_NO_RWG, | ||
43 | void, ptr, ptr, ptr, ptr, i32) | ||
44 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/helper.h | ||
47 | +++ b/target/arm/helper.h | ||
48 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_cmped, void, f64, f64, env) | ||
49 | DEF_HELPER_2(vfp_fcvtds, f64, f32, env) | ||
50 | DEF_HELPER_2(vfp_fcvtsd, f32, f64, env) | ||
51 | DEF_HELPER_FLAGS_2(bfcvt, TCG_CALL_NO_RWG, i32, f32, ptr) | ||
52 | +DEF_HELPER_FLAGS_2(bfcvt_pair, TCG_CALL_NO_RWG, i32, i64, ptr) | ||
53 | |||
54 | DEF_HELPER_2(vfp_uitoh, f16, i32, ptr) | ||
55 | DEF_HELPER_2(vfp_uitos, f32, i32, ptr) | ||
56 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/neon-dp.decode | ||
59 | +++ b/target/arm/neon-dp.decode | ||
60 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
61 | VRINTZ 1111 001 11 . 11 .. 10 .... 0 1011 . . 0 .... @2misc | ||
62 | |||
63 | VCVT_F16_F32 1111 001 11 . 11 .. 10 .... 0 1100 0 . 0 .... @2misc_q0 | ||
64 | + VCVT_B16_F32 1111 001 11 . 11 .. 10 .... 0 1100 1 . 0 .... @2misc_q0 | ||
65 | |||
66 | VRINTM 1111 001 11 . 11 .. 10 .... 0 1101 . . 0 .... @2misc | ||
67 | |||
68 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/sve.decode | ||
71 | +++ b/target/arm/sve.decode | ||
72 | @@ -XXX,XX +XXX,XX @@ FNMLS_zpzzz 01100101 .. 1 ..... 111 ... ..... ..... @rdn_pg_rm_ra | ||
73 | # SVE floating-point convert precision | ||
74 | FCVT_sh 01100101 10 0010 00 101 ... ..... ..... @rd_pg_rn_e0 | ||
75 | FCVT_hs 01100101 10 0010 01 101 ... ..... ..... @rd_pg_rn_e0 | ||
76 | +BFCVT 01100101 10 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
77 | FCVT_dh 01100101 11 0010 00 101 ... ..... ..... @rd_pg_rn_e0 | ||
78 | FCVT_hd 01100101 11 0010 01 101 ... ..... ..... @rd_pg_rn_e0 | ||
79 | FCVT_ds 01100101 11 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
80 | @@ -XXX,XX +XXX,XX @@ RAX1 01000101 00 1 ..... 11110 1 ..... ..... @rd_rn_rm_e0 | ||
81 | FCVTXNT_ds 01100100 00 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
82 | FCVTX_ds 01100101 00 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
83 | FCVTNT_sh 01100100 10 0010 00 101 ... ..... ..... @rd_pg_rn_e0 | ||
84 | +BFCVTNT 01100100 10 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
85 | FCVTLT_hs 01100100 10 0010 01 101 ... ..... ..... @rd_pg_rn_e0 | ||
86 | FCVTNT_ds 01100100 11 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
87 | FCVTLT_sd 01100100 11 0010 11 101 ... ..... ..... @rd_pg_rn_e0 | ||
88 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/sve_helper.c | ||
91 | +++ b/target/arm/sve_helper.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t vfp_float64_to_uint64_rtz(float64 f, float_status *s) | ||
93 | |||
94 | DO_ZPZ_FP(sve_fcvt_sh, uint32_t, H1_4, sve_f32_to_f16) | ||
95 | DO_ZPZ_FP(sve_fcvt_hs, uint32_t, H1_4, sve_f16_to_f32) | ||
96 | +DO_ZPZ_FP(sve_bfcvt, uint32_t, H1_4, float32_to_bfloat16) | ||
97 | DO_ZPZ_FP(sve_fcvt_dh, uint64_t, , sve_f64_to_f16) | ||
98 | DO_ZPZ_FP(sve_fcvt_hd, uint64_t, , sve_f16_to_f64) | ||
99 | DO_ZPZ_FP(sve_fcvt_ds, uint64_t, , float64_to_float32) | ||
100 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vg, void *status, uint32_t desc) \ | ||
101 | } while (i != 0); \ | ||
102 | } | 24 | } |
103 | 25 | ||
104 | +DO_FCVTNT(sve_bfcvtnt, uint32_t, uint16_t, H1_4, H1_2, float32_to_bfloat16) | 26 | +/* Is CFG_REG2 present? */ |
105 | DO_FCVTNT(sve2_fcvtnt_sh, uint32_t, uint16_t, H1_4, H1_2, sve_f32_to_f16) | 27 | +static bool have_cfg2(MPS2SCC *s) |
106 | DO_FCVTNT(sve2_fcvtnt_ds, uint64_t, uint32_t, , H1_4, float64_to_float32) | ||
107 | |||
108 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/target/arm/translate-a64.c | ||
111 | +++ b/target/arm/translate-a64.c | ||
112 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_narrow(DisasContext *s, bool scalar, | ||
113 | tcg_temp_free_i32(ahp); | ||
114 | } | ||
115 | break; | ||
116 | + case 0x36: /* BFCVTN, BFCVTN2 */ | ||
117 | + { | ||
118 | + TCGv_ptr fpst = fpstatus_ptr(FPST_FPCR); | ||
119 | + gen_helper_bfcvt_pair(tcg_res[pass], tcg_op, fpst); | ||
120 | + tcg_temp_free_ptr(fpst); | ||
121 | + } | ||
122 | + break; | ||
123 | case 0x56: /* FCVTXN, FCVTXN2 */ | ||
124 | /* 64 bit to 32 bit float conversion | ||
125 | * with von Neumann rounding (round to odd) | ||
126 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
127 | } | ||
128 | handle_2misc_narrow(s, false, opcode, 0, is_q, size - 1, rn, rd); | ||
129 | return; | ||
130 | + case 0x36: /* BFCVTN, BFCVTN2 */ | ||
131 | + if (!dc_isar_feature(aa64_bf16, s) || size != 2) { | ||
132 | + unallocated_encoding(s); | ||
133 | + return; | ||
134 | + } | ||
135 | + if (!fp_access_check(s)) { | ||
136 | + return; | ||
137 | + } | ||
138 | + handle_2misc_narrow(s, false, opcode, 0, is_q, size - 1, rn, rd); | ||
139 | + return; | ||
140 | case 0x17: /* FCVTL, FCVTL2 */ | ||
141 | if (!fp_access_check(s)) { | ||
142 | return; | ||
143 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/target/arm/translate-neon.c | ||
146 | +++ b/target/arm/translate-neon.c | ||
147 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL(DisasContext *s, arg_2misc *a) | ||
148 | return true; | ||
149 | } | ||
150 | |||
151 | +static bool trans_VCVT_B16_F32(DisasContext *s, arg_2misc *a) | ||
152 | +{ | 28 | +{ |
153 | + TCGv_ptr fpst; | 29 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
154 | + TCGv_i64 tmp; | ||
155 | + TCGv_i32 dst0, dst1; | ||
156 | + | ||
157 | + if (!dc_isar_feature(aa32_bf16, s)) { | ||
158 | + return false; | ||
159 | + } | ||
160 | + | ||
161 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
162 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
163 | + ((a->vd | a->vm) & 0x10)) { | ||
164 | + return false; | ||
165 | + } | ||
166 | + | ||
167 | + if ((a->vm & 1) || (a->size != 1)) { | ||
168 | + return false; | ||
169 | + } | ||
170 | + | ||
171 | + if (!vfp_access_check(s)) { | ||
172 | + return true; | ||
173 | + } | ||
174 | + | ||
175 | + fpst = fpstatus_ptr(FPST_STD); | ||
176 | + tmp = tcg_temp_new_i64(); | ||
177 | + dst0 = tcg_temp_new_i32(); | ||
178 | + dst1 = tcg_temp_new_i32(); | ||
179 | + | ||
180 | + read_neon_element64(tmp, a->vm, 0, MO_64); | ||
181 | + gen_helper_bfcvt_pair(dst0, tmp, fpst); | ||
182 | + | ||
183 | + read_neon_element64(tmp, a->vm, 1, MO_64); | ||
184 | + gen_helper_bfcvt_pair(dst1, tmp, fpst); | ||
185 | + | ||
186 | + write_neon_element32(dst0, a->vd, 0, MO_32); | ||
187 | + write_neon_element32(dst1, a->vd, 1, MO_32); | ||
188 | + | ||
189 | + tcg_temp_free_i64(tmp); | ||
190 | + tcg_temp_free_i32(dst0); | ||
191 | + tcg_temp_free_i32(dst1); | ||
192 | + tcg_temp_free_ptr(fpst); | ||
193 | + return true; | ||
194 | +} | 30 | +} |
195 | + | 31 | + |
196 | static bool trans_VCVT_F16_F32(DisasContext *s, arg_2misc *a) | 32 | +/* Is CFG_REG3 present? */ |
197 | { | 33 | +static bool have_cfg3(MPS2SCC *s) |
198 | TCGv_ptr fpst; | ||
199 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/target/arm/translate-sve.c | ||
202 | +++ b/target/arm/translate-sve.c | ||
203 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_hs(DisasContext *s, arg_rpr_esz *a) | ||
204 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_hs); | ||
205 | } | ||
206 | |||
207 | +static bool trans_BFCVT(DisasContext *s, arg_rpr_esz *a) | ||
208 | +{ | 34 | +{ |
209 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | 35 | + return scc_partno(s) != 0x524 && scc_partno(s) != 0x547; |
210 | + return false; | ||
211 | + } | ||
212 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_bfcvt); | ||
213 | +} | 36 | +} |
214 | + | 37 | + |
215 | static bool trans_FCVT_dh(DisasContext *s, arg_rpr_esz *a) | 38 | +/* Is CFG_REG5 present? */ |
216 | { | 39 | +static bool have_cfg5(MPS2SCC *s) |
217 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_dh); | ||
218 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVTNT_sh(DisasContext *s, arg_rpr_esz *a) | ||
219 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve2_fcvtnt_sh); | ||
220 | } | ||
221 | |||
222 | +static bool trans_BFCVTNT(DisasContext *s, arg_rpr_esz *a) | ||
223 | +{ | 40 | +{ |
224 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | 41 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
225 | + return false; | ||
226 | + } | ||
227 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_bfcvtnt); | ||
228 | +} | 42 | +} |
229 | + | 43 | + |
230 | static bool trans_FCVTNT_ds(DisasContext *s, arg_rpr_esz *a) | 44 | +/* Is CFG_REG6 present? */ |
231 | { | 45 | +static bool have_cfg6(MPS2SCC *s) |
232 | if (!dc_isar_feature(aa64_sve2, s)) { | ||
233 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
234 | index XXXXXXX..XXXXXXX 100644 | ||
235 | --- a/target/arm/vfp_helper.c | ||
236 | +++ b/target/arm/vfp_helper.c | ||
237 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(bfcvt)(float32 x, void *status) | ||
238 | return float32_to_bfloat16(x, status); | ||
239 | } | ||
240 | |||
241 | +uint32_t HELPER(bfcvt_pair)(uint64_t pair, void *status) | ||
242 | +{ | 46 | +{ |
243 | + bfloat16 lo = float32_to_bfloat16(extract64(pair, 0, 32), status); | 47 | + return scc_partno(s) == 0x524; |
244 | + bfloat16 hi = float32_to_bfloat16(extract64(pair, 32, 32), status); | ||
245 | + return deposit32(lo, 16, 16, hi); | ||
246 | +} | 48 | +} |
247 | + | 49 | + |
248 | /* | 50 | /* Handle a write via the SYS_CFG channel to the specified function/device. |
249 | * VFP3 fixed point conversion. The AArch32 versions of fix-to-float | 51 | * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit). |
250 | * must always round-to-nearest; the AArch64 ones honour the FPSCR | 52 | */ |
53 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
54 | r = s->cfg1; | ||
55 | break; | ||
56 | case A_CFG2: | ||
57 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
58 | - /* CFG2 reserved on other boards */ | ||
59 | + if (!have_cfg2(s)) { | ||
60 | goto bad_offset; | ||
61 | } | ||
62 | r = s->cfg2; | ||
63 | break; | ||
64 | case A_CFG3: | ||
65 | - if (scc_partno(s) == 0x524 || scc_partno(s) == 0x547) { | ||
66 | - /* CFG3 reserved on AN524 */ | ||
67 | + if (!have_cfg3(s)) { | ||
68 | goto bad_offset; | ||
69 | } | ||
70 | /* These are user-settable DIP switches on the board. We don't | ||
71 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
72 | r = s->cfg4; | ||
73 | break; | ||
74 | case A_CFG5: | ||
75 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
76 | - /* CFG5 reserved on other boards */ | ||
77 | + if (!have_cfg5(s)) { | ||
78 | goto bad_offset; | ||
79 | } | ||
80 | r = s->cfg5; | ||
81 | break; | ||
82 | case A_CFG6: | ||
83 | - if (scc_partno(s) != 0x524) { | ||
84 | - /* CFG6 reserved on other boards */ | ||
85 | + if (!have_cfg6(s)) { | ||
86 | goto bad_offset; | ||
87 | } | ||
88 | r = s->cfg6; | ||
89 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
90 | } | ||
91 | break; | ||
92 | case A_CFG2: | ||
93 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
94 | - /* CFG2 reserved on other boards */ | ||
95 | + if (!have_cfg2(s)) { | ||
96 | goto bad_offset; | ||
97 | } | ||
98 | /* AN524: QSPI Select signal */ | ||
99 | s->cfg2 = value; | ||
100 | break; | ||
101 | case A_CFG5: | ||
102 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
103 | - /* CFG5 reserved on other boards */ | ||
104 | + if (!have_cfg5(s)) { | ||
105 | goto bad_offset; | ||
106 | } | ||
107 | /* AN524: ACLK frequency in Hz */ | ||
108 | s->cfg5 = value; | ||
109 | break; | ||
110 | case A_CFG6: | ||
111 | - if (scc_partno(s) != 0x524) { | ||
112 | - /* CFG6 reserved on other boards */ | ||
113 | + if (!have_cfg6(s)) { | ||
114 | goto bad_offset; | ||
115 | } | ||
116 | /* AN524: Clock divider for BRAM */ | ||
251 | -- | 117 | -- |
252 | 2.20.1 | 118 | 2.34.1 |
253 | 119 | ||
254 | 120 | diff view generated by jsdifflib |
1 | Currently we allow board models to specify the initial value of the | 1 | The MPS2 SCC device is broadly the same for all FPGA images, but has |
---|---|---|---|
2 | Secure VTOR register, using an init-svtor property on the TYPE_ARMV7M | 2 | minor differences in the behaviour of the CFG registers depending on |
3 | object which is plumbed through to the CPU. Allow board models to | 3 | the image. In many cases we don't really care about the functionality |
4 | also specify the initial value of the Non-secure VTOR via a similar | 4 | controlled by these registers and a reads-as-written or similar |
5 | init-nsvtor property. | 5 | behaviour is sufficient for the moment. |
6 | |||
7 | For the AN536 the required behaviour is: | ||
8 | |||
9 | * A_CFG0 has CPU reset and halt bits | ||
10 | - implement as reads-as-written for the moment | ||
11 | * A_CFG1 has flash or ATCM address 0 remap handling | ||
12 | - QEMU doesn't model this; implement as reads-as-written | ||
13 | * A_CFG2 has QSPI select (like AN524) | ||
14 | - implemented (no behaviour, as with AN524) | ||
15 | * A_CFG3 is MCC_MSB_ADDR "additional MCC addressing bits" | ||
16 | - QEMU doesn't care about these, so use the existing | ||
17 | RAZ behaviour for convenience | ||
18 | * A_CFG4 is board rev (like all other images) | ||
19 | - no change needed | ||
20 | * A_CFG5 is ACLK frq in hz (like AN524) | ||
21 | - implemented as reads-as-written, as for other boards | ||
22 | * A_CFG6 is core 0 vector table base address | ||
23 | - implemented as reads-as-written for the moment | ||
24 | * A_CFG7 is core 1 vector table base address | ||
25 | - implemented as reads-as-written for the moment | ||
26 | |||
27 | Make the changes necessary for this; leave TODO comments where | ||
28 | appropriate to indicate where we might want to come back and | ||
29 | implement things like CPU reset. | ||
30 | |||
31 | The other aspects of the device specific to this FPGA image (like the | ||
32 | values of the board ID and similar registers) will be set via the | ||
33 | device's qdev properties. | ||
6 | 34 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 36 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20210520152840.24453-10-peter.maydell@linaro.org | 37 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
38 | Message-id: 20240206132931.38376-8-peter.maydell@linaro.org | ||
10 | --- | 39 | --- |
11 | include/hw/arm/armv7m.h | 2 ++ | 40 | include/hw/misc/mps2-scc.h | 1 + |
12 | target/arm/cpu.h | 2 ++ | 41 | hw/misc/mps2-scc.c | 101 +++++++++++++++++++++++++++++++++---- |
13 | hw/arm/armv7m.c | 7 +++++++ | 42 | 2 files changed, 92 insertions(+), 10 deletions(-) |
14 | target/arm/cpu.c | 10 ++++++++++ | 43 | |
15 | 4 files changed, 21 insertions(+) | 44 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h |
16 | |||
17 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/armv7m.h | 46 | --- a/include/hw/misc/mps2-scc.h |
20 | +++ b/include/hw/arm/armv7m.h | 47 | +++ b/include/hw/misc/mps2-scc.h |
21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(ARMv7MState, ARMV7M) | 48 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { |
22 | * devices will be automatically layered on top of this view.) | 49 | uint32_t cfg4; |
23 | * + Property "idau": IDAU interface (forwarded to CPU object) | 50 | uint32_t cfg5; |
24 | * + Property "init-svtor": secure VTOR reset value (forwarded to CPU object) | 51 | uint32_t cfg6; |
25 | + * + Property "init-nsvtor": non-secure VTOR reset value (forwarded to CPU object) | 52 | + uint32_t cfg7; |
26 | * + Property "vfp": enable VFP (forwarded to CPU object) | 53 | uint32_t cfgdata_rtn; |
27 | * + Property "dsp": enable DSP (forwarded to CPU object) | 54 | uint32_t cfgdata_out; |
28 | * + Property "enable-bitband": expose bitbanded IO | 55 | uint32_t cfgctrl; |
29 | @@ -XXX,XX +XXX,XX @@ struct ARMv7MState { | 56 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
30 | MemoryRegion *board_memory; | ||
31 | Object *idau; | ||
32 | uint32_t init_svtor; | ||
33 | + uint32_t init_nsvtor; | ||
34 | bool enable_bitband; | ||
35 | bool start_powered_off; | ||
36 | bool vfp; | ||
37 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
38 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/cpu.h | 58 | --- a/hw/misc/mps2-scc.c |
40 | +++ b/target/arm/cpu.h | 59 | +++ b/hw/misc/mps2-scc.c |
41 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 60 | @@ -XXX,XX +XXX,XX @@ REG32(CFG3, 0xc) |
42 | 61 | REG32(CFG4, 0x10) | |
43 | /* For v8M, initial value of the Secure VTOR */ | 62 | REG32(CFG5, 0x14) |
44 | uint32_t init_svtor; | 63 | REG32(CFG6, 0x18) |
45 | + /* For v8M, initial value of the Non-secure VTOR */ | 64 | +REG32(CFG7, 0x1c) |
46 | + uint32_t init_nsvtor; | 65 | REG32(CFGDATA_RTN, 0xa0) |
47 | 66 | REG32(CFGDATA_OUT, 0xa4) | |
48 | /* [QEMU_]KVM_ARM_TARGET_* constant for this CPU, or | 67 | REG32(CFGCTRL, 0xa8) |
49 | * QEMU_KVM_ARM_TARGET_NONE if the kernel doesn't support this CPU type. | 68 | @@ -XXX,XX +XXX,XX @@ static int scc_partno(MPS2SCC *s) |
50 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 69 | /* Is CFG_REG2 present? */ |
51 | index XXXXXXX..XXXXXXX 100644 | 70 | static bool have_cfg2(MPS2SCC *s) |
52 | --- a/hw/arm/armv7m.c | 71 | { |
53 | +++ b/hw/arm/armv7m.c | 72 | - return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
54 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 73 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547 || |
55 | return; | 74 | + scc_partno(s) == 0x536; |
56 | } | 75 | } |
76 | |||
77 | /* Is CFG_REG3 present? */ | ||
78 | static bool have_cfg3(MPS2SCC *s) | ||
79 | { | ||
80 | - return scc_partno(s) != 0x524 && scc_partno(s) != 0x547; | ||
81 | + return scc_partno(s) != 0x524 && scc_partno(s) != 0x547 && | ||
82 | + scc_partno(s) != 0x536; | ||
83 | } | ||
84 | |||
85 | /* Is CFG_REG5 present? */ | ||
86 | static bool have_cfg5(MPS2SCC *s) | ||
87 | { | ||
88 | - return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; | ||
89 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547 || | ||
90 | + scc_partno(s) == 0x536; | ||
91 | } | ||
92 | |||
93 | /* Is CFG_REG6 present? */ | ||
94 | static bool have_cfg6(MPS2SCC *s) | ||
95 | { | ||
96 | - return scc_partno(s) == 0x524; | ||
97 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x536; | ||
98 | +} | ||
99 | + | ||
100 | +/* Is CFG_REG7 present? */ | ||
101 | +static bool have_cfg7(MPS2SCC *s) | ||
102 | +{ | ||
103 | + return scc_partno(s) == 0x536; | ||
104 | +} | ||
105 | + | ||
106 | +/* Does CFG_REG0 drive the 'remap' GPIO output? */ | ||
107 | +static bool cfg0_is_remap(MPS2SCC *s) | ||
108 | +{ | ||
109 | + return scc_partno(s) != 0x536; | ||
110 | +} | ||
111 | + | ||
112 | +/* Is CFG_REG1 driving a set of LEDs? */ | ||
113 | +static bool cfg1_is_leds(MPS2SCC *s) | ||
114 | +{ | ||
115 | + return scc_partno(s) != 0x536; | ||
116 | } | ||
117 | |||
118 | /* Handle a write via the SYS_CFG channel to the specified function/device. | ||
119 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
120 | if (!have_cfg3(s)) { | ||
121 | goto bad_offset; | ||
122 | } | ||
123 | - /* These are user-settable DIP switches on the board. We don't | ||
124 | + /* | ||
125 | + * These are user-settable DIP switches on the board. We don't | ||
126 | * model that, so just return zeroes. | ||
127 | + * | ||
128 | + * TODO: for AN536 this is MCC_MSB_ADDR "additional MCC addressing | ||
129 | + * bits". These change which part of the DDR4 the motherboard | ||
130 | + * configuration controller can see in its memory map (see the | ||
131 | + * appnote section 2.4). QEMU doesn't model the MCC at all, so these | ||
132 | + * bits are not interesting to us; read-as-zero is as good as anything | ||
133 | + * else. | ||
134 | */ | ||
135 | r = 0; | ||
136 | break; | ||
137 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
138 | } | ||
139 | r = s->cfg6; | ||
140 | break; | ||
141 | + case A_CFG7: | ||
142 | + if (!have_cfg7(s)) { | ||
143 | + goto bad_offset; | ||
144 | + } | ||
145 | + r = s->cfg7; | ||
146 | + break; | ||
147 | case A_CFGDATA_RTN: | ||
148 | r = s->cfgdata_rtn; | ||
149 | break; | ||
150 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
151 | * we always reflect bit 0 in the 'remap' GPIO output line, | ||
152 | * and let the board wire it up or not as it chooses. | ||
153 | * TODO on some boards bit 1 is CPU_WAIT. | ||
154 | + * | ||
155 | + * TODO: on the AN536 this register controls reset and halt | ||
156 | + * for both CPUs. For the moment we don't implement this, so the | ||
157 | + * register just reads as written. | ||
158 | */ | ||
159 | s->cfg0 = value; | ||
160 | - qemu_set_irq(s->remap, s->cfg0 & 1); | ||
161 | + if (cfg0_is_remap(s)) { | ||
162 | + qemu_set_irq(s->remap, s->cfg0 & 1); | ||
163 | + } | ||
164 | break; | ||
165 | case A_CFG1: | ||
166 | s->cfg1 = value; | ||
167 | - for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
168 | - led_set_state(s->led[i], extract32(value, i, 1)); | ||
169 | + /* | ||
170 | + * On most boards this register drives LEDs. | ||
171 | + * | ||
172 | + * TODO: for AN536 this controls whether flash and ATCM are | ||
173 | + * enabled or disabled on reset. QEMU doesn't model this, and | ||
174 | + * always wires up RAM in the ATCM area and ROM in the flash area. | ||
175 | + */ | ||
176 | + if (cfg1_is_leds(s)) { | ||
177 | + for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
178 | + led_set_state(s->led[i], extract32(value, i, 1)); | ||
179 | + } | ||
180 | } | ||
181 | break; | ||
182 | case A_CFG2: | ||
183 | if (!have_cfg2(s)) { | ||
184 | goto bad_offset; | ||
185 | } | ||
186 | - /* AN524: QSPI Select signal */ | ||
187 | + /* AN524, AN536: QSPI Select signal */ | ||
188 | s->cfg2 = value; | ||
189 | break; | ||
190 | case A_CFG5: | ||
191 | if (!have_cfg5(s)) { | ||
192 | goto bad_offset; | ||
193 | } | ||
194 | - /* AN524: ACLK frequency in Hz */ | ||
195 | + /* AN524, AN536: ACLK frequency in Hz */ | ||
196 | s->cfg5 = value; | ||
197 | break; | ||
198 | case A_CFG6: | ||
199 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
200 | goto bad_offset; | ||
201 | } | ||
202 | /* AN524: Clock divider for BRAM */ | ||
203 | + /* AN536: Core 0 vector table base address */ | ||
204 | + s->cfg6 = value; | ||
205 | + break; | ||
206 | + case A_CFG7: | ||
207 | + if (!have_cfg7(s)) { | ||
208 | + goto bad_offset; | ||
209 | + } | ||
210 | + /* AN536: Core 1 vector table base address */ | ||
211 | s->cfg6 = value; | ||
212 | break; | ||
213 | case A_CFGDATA_OUT: | ||
214 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_finalize(Object *obj) | ||
215 | g_free(s->oscclk_reset); | ||
216 | } | ||
217 | |||
218 | +static bool cfg7_needed(void *opaque) | ||
219 | +{ | ||
220 | + MPS2SCC *s = opaque; | ||
221 | + | ||
222 | + return have_cfg7(s); | ||
223 | +} | ||
224 | + | ||
225 | +static const VMStateDescription vmstate_cfg7 = { | ||
226 | + .name = "mps2-scc/cfg7", | ||
227 | + .version_id = 1, | ||
228 | + .minimum_version_id = 1, | ||
229 | + .needed = cfg7_needed, | ||
230 | + .fields = (const VMStateField[]) { | ||
231 | + VMSTATE_UINT32(cfg7, MPS2SCC), | ||
232 | + VMSTATE_END_OF_LIST() | ||
233 | + } | ||
234 | +}; | ||
235 | + | ||
236 | static const VMStateDescription mps2_scc_vmstate = { | ||
237 | .name = "mps2-scc", | ||
238 | .version_id = 3, | ||
239 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_scc_vmstate = { | ||
240 | VMSTATE_VARRAY_UINT32(oscclk, MPS2SCC, num_oscclk, | ||
241 | 0, vmstate_info_uint32, uint32_t), | ||
242 | VMSTATE_END_OF_LIST() | ||
243 | + }, | ||
244 | + .subsections = (const VMStateDescription * const []) { | ||
245 | + &vmstate_cfg7, | ||
246 | + NULL | ||
57 | } | 247 | } |
58 | + if (object_property_find(OBJECT(s->cpu), "init-nsvtor")) { | 248 | }; |
59 | + if (!object_property_set_uint(OBJECT(s->cpu), "init-nsvtor", | ||
60 | + s->init_nsvtor, errp)) { | ||
61 | + return; | ||
62 | + } | ||
63 | + } | ||
64 | if (object_property_find(OBJECT(s->cpu), "start-powered-off")) { | ||
65 | if (!object_property_set_bool(OBJECT(s->cpu), "start-powered-off", | ||
66 | s->start_powered_off, errp)) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { | ||
68 | MemoryRegion *), | ||
69 | DEFINE_PROP_LINK("idau", ARMv7MState, idau, TYPE_IDAU_INTERFACE, Object *), | ||
70 | DEFINE_PROP_UINT32("init-svtor", ARMv7MState, init_svtor, 0), | ||
71 | + DEFINE_PROP_UINT32("init-nsvtor", ARMv7MState, init_nsvtor, 0), | ||
72 | DEFINE_PROP_BOOL("enable-bitband", ARMv7MState, enable_bitband, false), | ||
73 | DEFINE_PROP_BOOL("start-powered-off", ARMv7MState, start_powered_off, | ||
74 | false), | ||
75 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/cpu.c | ||
78 | +++ b/target/arm/cpu.c | ||
79 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | ||
80 | env->regs[14] = 0xffffffff; | ||
81 | |||
82 | env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; | ||
83 | + env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; | ||
84 | |||
85 | /* Load the initial SP and PC from offset 0 and 4 in the vector table */ | ||
86 | vecbase = env->v7m.vecbase[env->v7m.secure]; | ||
87 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | ||
88 | &cpu->init_svtor, | ||
89 | OBJ_PROP_FLAG_READWRITE); | ||
90 | } | ||
91 | + if (arm_feature(&cpu->env, ARM_FEATURE_M)) { | ||
92 | + /* | ||
93 | + * Initial value of the NS VTOR (for cores without the Security | ||
94 | + * extension, this is the only VTOR) | ||
95 | + */ | ||
96 | + object_property_add_uint32_ptr(obj, "init-nsvtor", | ||
97 | + &cpu->init_nsvtor, | ||
98 | + OBJ_PROP_FLAG_READWRITE); | ||
99 | + } | ||
100 | |||
101 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); | ||
102 | 249 | ||
103 | -- | 250 | -- |
104 | 2.20.1 | 251 | 2.34.1 |
105 | 252 | ||
106 | 253 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | The AN536 is another FPGA image for the MPS3 development board. Unlike |
---|---|---|---|
2 | 2 | the existing FPGA images we already model, this board uses a Cortex-R | |
3 | Until now, Hypervisor.framework has only been available on x86_64 systems. | 3 | family CPU, and it does not use any equivalent to the M-profile |
4 | With Apple Silicon shipping now, it extends its reach to aarch64. To | 4 | "Subsystem for Embedded" SoC-equivalent that we model in hw/arm/armsse.c. |
5 | prepare for support for multiple architectures, let's start moving common | 5 | It's therefore more convenient for us to model it as a completely |
6 | code out into its own accel directory. | 6 | separate C file. |
7 | 7 | ||
8 | This patch moves assert_hvf_ok() and introduces generic build infrastructure. | 8 | This commit adds the basic skeleton of the board model, and the |
9 | 9 | code to create all the RAM and ROM. We assume that we're probably | |
10 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | 10 | going to want to add more images in future, so use the same |
11 | Reviewed-by: Sergio Lopez <slp@redhat.com> | 11 | base class/subclass setup that mps2-tz.c uses, even though at |
12 | Message-id: 20210519202253.76782-2-agraf@csgraf.de | 12 | the moment there's only a single subclass. |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | |
14 | Following commits will add the CPUs and the peripherals. | ||
15 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
18 | Message-id: 20240206132931.38376-9-peter.maydell@linaro.org | ||
15 | --- | 19 | --- |
16 | include/sysemu/hvf_int.h | 18 +++++++++++++++ | 20 | MAINTAINERS | 3 +- |
17 | accel/hvf/hvf-all.c | 47 ++++++++++++++++++++++++++++++++++++++++ | 21 | configs/devices/arm-softmmu/default.mak | 1 + |
18 | target/i386/hvf/hvf.c | 33 +--------------------------- | 22 | hw/arm/mps3r.c | 239 ++++++++++++++++++++++++ |
19 | MAINTAINERS | 8 +++++++ | 23 | hw/arm/Kconfig | 5 + |
20 | accel/hvf/meson.build | 6 +++++ | 24 | hw/arm/meson.build | 1 + |
21 | accel/meson.build | 1 + | 25 | 5 files changed, 248 insertions(+), 1 deletion(-) |
22 | 6 files changed, 81 insertions(+), 32 deletions(-) | 26 | create mode 100644 hw/arm/mps3r.c |
23 | create mode 100644 include/sysemu/hvf_int.h | 27 | |
24 | create mode 100644 accel/hvf/hvf-all.c | ||
25 | create mode 100644 accel/hvf/meson.build | ||
26 | |||
27 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | ||
28 | new file mode 100644 | ||
29 | index XXXXXXX..XXXXXXX | ||
30 | --- /dev/null | ||
31 | +++ b/include/sysemu/hvf_int.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | +/* | ||
34 | + * QEMU Hypervisor.framework (HVF) support | ||
35 | + * | ||
36 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
37 | + * See the COPYING file in the top-level directory. | ||
38 | + * | ||
39 | + */ | ||
40 | + | ||
41 | +/* header to be included in HVF-specific code */ | ||
42 | + | ||
43 | +#ifndef HVF_INT_H | ||
44 | +#define HVF_INT_H | ||
45 | + | ||
46 | +#include <Hypervisor/hv.h> | ||
47 | + | ||
48 | +void assert_hvf_ok(hv_return_t ret); | ||
49 | + | ||
50 | +#endif | ||
51 | diff --git a/accel/hvf/hvf-all.c b/accel/hvf/hvf-all.c | ||
52 | new file mode 100644 | ||
53 | index XXXXXXX..XXXXXXX | ||
54 | --- /dev/null | ||
55 | +++ b/accel/hvf/hvf-all.c | ||
56 | @@ -XXX,XX +XXX,XX @@ | ||
57 | +/* | ||
58 | + * QEMU Hypervisor.framework support | ||
59 | + * | ||
60 | + * This work is licensed under the terms of the GNU GPL, version 2. See | ||
61 | + * the COPYING file in the top-level directory. | ||
62 | + * | ||
63 | + * Contributions after 2012-01-13 are licensed under the terms of the | ||
64 | + * GNU GPL, version 2 or (at your option) any later version. | ||
65 | + */ | ||
66 | + | ||
67 | +#include "qemu/osdep.h" | ||
68 | +#include "qemu-common.h" | ||
69 | +#include "qemu/error-report.h" | ||
70 | +#include "sysemu/hvf.h" | ||
71 | +#include "sysemu/hvf_int.h" | ||
72 | + | ||
73 | +void assert_hvf_ok(hv_return_t ret) | ||
74 | +{ | ||
75 | + if (ret == HV_SUCCESS) { | ||
76 | + return; | ||
77 | + } | ||
78 | + | ||
79 | + switch (ret) { | ||
80 | + case HV_ERROR: | ||
81 | + error_report("Error: HV_ERROR"); | ||
82 | + break; | ||
83 | + case HV_BUSY: | ||
84 | + error_report("Error: HV_BUSY"); | ||
85 | + break; | ||
86 | + case HV_BAD_ARGUMENT: | ||
87 | + error_report("Error: HV_BAD_ARGUMENT"); | ||
88 | + break; | ||
89 | + case HV_NO_RESOURCES: | ||
90 | + error_report("Error: HV_NO_RESOURCES"); | ||
91 | + break; | ||
92 | + case HV_NO_DEVICE: | ||
93 | + error_report("Error: HV_NO_DEVICE"); | ||
94 | + break; | ||
95 | + case HV_UNSUPPORTED: | ||
96 | + error_report("Error: HV_UNSUPPORTED"); | ||
97 | + break; | ||
98 | + default: | ||
99 | + error_report("Unknown Error"); | ||
100 | + } | ||
101 | + | ||
102 | + abort(); | ||
103 | +} | ||
104 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/target/i386/hvf/hvf.c | ||
107 | +++ b/target/i386/hvf/hvf.c | ||
108 | @@ -XXX,XX +XXX,XX @@ | ||
109 | #include "qemu/error-report.h" | ||
110 | |||
111 | #include "sysemu/hvf.h" | ||
112 | +#include "sysemu/hvf_int.h" | ||
113 | #include "sysemu/runstate.h" | ||
114 | #include "hvf-i386.h" | ||
115 | #include "vmcs.h" | ||
116 | @@ -XXX,XX +XXX,XX @@ | ||
117 | |||
118 | HVFState *hvf_state; | ||
119 | |||
120 | -static void assert_hvf_ok(hv_return_t ret) | ||
121 | -{ | ||
122 | - if (ret == HV_SUCCESS) { | ||
123 | - return; | ||
124 | - } | ||
125 | - | ||
126 | - switch (ret) { | ||
127 | - case HV_ERROR: | ||
128 | - error_report("Error: HV_ERROR"); | ||
129 | - break; | ||
130 | - case HV_BUSY: | ||
131 | - error_report("Error: HV_BUSY"); | ||
132 | - break; | ||
133 | - case HV_BAD_ARGUMENT: | ||
134 | - error_report("Error: HV_BAD_ARGUMENT"); | ||
135 | - break; | ||
136 | - case HV_NO_RESOURCES: | ||
137 | - error_report("Error: HV_NO_RESOURCES"); | ||
138 | - break; | ||
139 | - case HV_NO_DEVICE: | ||
140 | - error_report("Error: HV_NO_DEVICE"); | ||
141 | - break; | ||
142 | - case HV_UNSUPPORTED: | ||
143 | - error_report("Error: HV_UNSUPPORTED"); | ||
144 | - break; | ||
145 | - default: | ||
146 | - error_report("Unknown Error"); | ||
147 | - } | ||
148 | - | ||
149 | - abort(); | ||
150 | -} | ||
151 | - | ||
152 | /* Memory slots */ | ||
153 | hvf_slot *hvf_find_overlap_slot(uint64_t start, uint64_t size) | ||
154 | { | ||
155 | diff --git a/MAINTAINERS b/MAINTAINERS | 28 | diff --git a/MAINTAINERS b/MAINTAINERS |
156 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
157 | --- a/MAINTAINERS | 30 | --- a/MAINTAINERS |
158 | +++ b/MAINTAINERS | 31 | +++ b/MAINTAINERS |
159 | @@ -XXX,XX +XXX,XX @@ M: Roman Bolshakov <r.bolshakov@yadro.com> | 32 | @@ -XXX,XX +XXX,XX @@ F: include/hw/misc/imx7_*.h |
160 | W: https://wiki.qemu.org/Features/HVF | 33 | F: hw/pci-host/designware.c |
34 | F: include/hw/pci-host/designware.h | ||
35 | |||
36 | -MPS2 | ||
37 | +MPS2 / MPS3 | ||
38 | M: Peter Maydell <peter.maydell@linaro.org> | ||
39 | L: qemu-arm@nongnu.org | ||
161 | S: Maintained | 40 | S: Maintained |
162 | F: target/i386/hvf/ | 41 | F: hw/arm/mps2.c |
163 | + | 42 | F: hw/arm/mps2-tz.c |
164 | +HVF | 43 | +F: hw/arm/mps3r.c |
165 | +M: Cameron Esfahani <dirty@apple.com> | 44 | F: hw/misc/mps2-*.c |
166 | +M: Roman Bolshakov <r.bolshakov@yadro.com> | 45 | F: include/hw/misc/mps2-*.h |
167 | +W: https://wiki.qemu.org/Features/HVF | 46 | F: hw/arm/armsse.c |
168 | +S: Maintained | 47 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak |
169 | +F: accel/hvf/ | 48 | index XXXXXXX..XXXXXXX 100644 |
170 | F: include/sysemu/hvf.h | 49 | --- a/configs/devices/arm-softmmu/default.mak |
171 | +F: include/sysemu/hvf_int.h | 50 | +++ b/configs/devices/arm-softmmu/default.mak |
172 | 51 | @@ -XXX,XX +XXX,XX @@ CONFIG_ARM_VIRT=y | |
173 | WHPX CPUs | 52 | # CONFIG_INTEGRATOR=n |
174 | M: Sunil Muthuswamy <sunilmut@microsoft.com> | 53 | # CONFIG_FSL_IMX31=n |
175 | diff --git a/accel/hvf/meson.build b/accel/hvf/meson.build | 54 | # CONFIG_MUSICPAL=n |
55 | +# CONFIG_MPS3R=n | ||
56 | # CONFIG_MUSCA=n | ||
57 | # CONFIG_CHEETAH=n | ||
58 | # CONFIG_SX1=n | ||
59 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c | ||
176 | new file mode 100644 | 60 | new file mode 100644 |
177 | index XXXXXXX..XXXXXXX | 61 | index XXXXXXX..XXXXXXX |
178 | --- /dev/null | 62 | --- /dev/null |
179 | +++ b/accel/hvf/meson.build | 63 | +++ b/hw/arm/mps3r.c |
180 | @@ -XXX,XX +XXX,XX @@ | 64 | @@ -XXX,XX +XXX,XX @@ |
181 | +hvf_ss = ss.source_set() | 65 | +/* |
182 | +hvf_ss.add(files( | 66 | + * Arm MPS3 board emulation for Cortex-R-based FPGA images. |
183 | + 'hvf-all.c', | 67 | + * (For M-profile images see mps2.c and mps2tz.c.) |
184 | +)) | 68 | + * |
185 | + | 69 | + * Copyright (c) 2017 Linaro Limited |
186 | +specific_ss.add_all(when: 'CONFIG_HVF', if_true: hvf_ss) | 70 | + * Written by Peter Maydell |
187 | diff --git a/accel/meson.build b/accel/meson.build | 71 | + * |
72 | + * This program is free software; you can redistribute it and/or modify | ||
73 | + * it under the terms of the GNU General Public License version 2 or | ||
74 | + * (at your option) any later version. | ||
75 | + */ | ||
76 | + | ||
77 | +/* | ||
78 | + * The MPS3 is an FPGA based dev board. This file handles FPGA images | ||
79 | + * which use the Cortex-R CPUs. We model these separately from the | ||
80 | + * M-profile images, because on M-profile the FPGA image is based on | ||
81 | + * a "Subsystem for Embedded" which is similar to an SoC, whereas | ||
82 | + * the R-profile FPGA images don't have that abstraction layer. | ||
83 | + * | ||
84 | + * We model the following FPGA images here: | ||
85 | + * "mps3-an536" -- dual Cortex-R52 as documented in Arm Application Note AN536 | ||
86 | + * | ||
87 | + * Application Note AN536: | ||
88 | + * https://developer.arm.com/documentation/dai0536/latest/ | ||
89 | + */ | ||
90 | + | ||
91 | +#include "qemu/osdep.h" | ||
92 | +#include "qemu/units.h" | ||
93 | +#include "qapi/error.h" | ||
94 | +#include "exec/address-spaces.h" | ||
95 | +#include "cpu.h" | ||
96 | +#include "hw/boards.h" | ||
97 | +#include "hw/arm/boot.h" | ||
98 | + | ||
99 | +/* Define the layout of RAM and ROM in a board */ | ||
100 | +typedef struct RAMInfo { | ||
101 | + const char *name; | ||
102 | + hwaddr base; | ||
103 | + hwaddr size; | ||
104 | + int mrindex; /* index into rams[]; -1 for the system RAM block */ | ||
105 | + int flags; | ||
106 | +} RAMInfo; | ||
107 | + | ||
108 | +/* | ||
109 | + * The MPS3 DDR is 3GiB, but on a 32-bit host QEMU doesn't permit | ||
110 | + * emulation of that much guest RAM, so artificially make it smaller. | ||
111 | + */ | ||
112 | +#if HOST_LONG_BITS == 32 | ||
113 | +#define MPS3_DDR_SIZE (1 * GiB) | ||
114 | +#else | ||
115 | +#define MPS3_DDR_SIZE (3 * GiB) | ||
116 | +#endif | ||
117 | + | ||
118 | +/* | ||
119 | + * Flag values: | ||
120 | + * IS_MAIN: this is the main machine RAM | ||
121 | + * IS_ROM: this area is read-only | ||
122 | + */ | ||
123 | +#define IS_MAIN 1 | ||
124 | +#define IS_ROM 2 | ||
125 | + | ||
126 | +#define MPS3R_RAM_MAX 9 | ||
127 | + | ||
128 | +typedef enum MPS3RFPGAType { | ||
129 | + FPGA_AN536, | ||
130 | +} MPS3RFPGAType; | ||
131 | + | ||
132 | +struct MPS3RMachineClass { | ||
133 | + MachineClass parent; | ||
134 | + MPS3RFPGAType fpga_type; | ||
135 | + const RAMInfo *raminfo; | ||
136 | +}; | ||
137 | + | ||
138 | +struct MPS3RMachineState { | ||
139 | + MachineState parent; | ||
140 | + MemoryRegion ram[MPS3R_RAM_MAX]; | ||
141 | +}; | ||
142 | + | ||
143 | +#define TYPE_MPS3R_MACHINE "mps3r" | ||
144 | +#define TYPE_MPS3R_AN536_MACHINE MACHINE_TYPE_NAME("mps3-an536") | ||
145 | + | ||
146 | +OBJECT_DECLARE_TYPE(MPS3RMachineState, MPS3RMachineClass, MPS3R_MACHINE) | ||
147 | + | ||
148 | +static const RAMInfo an536_raminfo[] = { | ||
149 | + { | ||
150 | + .name = "ATCM", | ||
151 | + .base = 0x00000000, | ||
152 | + .size = 0x00008000, | ||
153 | + .mrindex = 0, | ||
154 | + }, { | ||
155 | + /* We model the QSPI flash as simple ROM for now */ | ||
156 | + .name = "QSPI", | ||
157 | + .base = 0x08000000, | ||
158 | + .size = 0x00800000, | ||
159 | + .flags = IS_ROM, | ||
160 | + .mrindex = 1, | ||
161 | + }, { | ||
162 | + .name = "BRAM", | ||
163 | + .base = 0x10000000, | ||
164 | + .size = 0x00080000, | ||
165 | + .mrindex = 2, | ||
166 | + }, { | ||
167 | + .name = "DDR", | ||
168 | + .base = 0x20000000, | ||
169 | + .size = MPS3_DDR_SIZE, | ||
170 | + .mrindex = -1, | ||
171 | + }, { | ||
172 | + .name = "ATCM0", | ||
173 | + .base = 0xee000000, | ||
174 | + .size = 0x00008000, | ||
175 | + .mrindex = 3, | ||
176 | + }, { | ||
177 | + .name = "BTCM0", | ||
178 | + .base = 0xee100000, | ||
179 | + .size = 0x00008000, | ||
180 | + .mrindex = 4, | ||
181 | + }, { | ||
182 | + .name = "CTCM0", | ||
183 | + .base = 0xee200000, | ||
184 | + .size = 0x00008000, | ||
185 | + .mrindex = 5, | ||
186 | + }, { | ||
187 | + .name = "ATCM1", | ||
188 | + .base = 0xee400000, | ||
189 | + .size = 0x00008000, | ||
190 | + .mrindex = 6, | ||
191 | + }, { | ||
192 | + .name = "BTCM1", | ||
193 | + .base = 0xee500000, | ||
194 | + .size = 0x00008000, | ||
195 | + .mrindex = 7, | ||
196 | + }, { | ||
197 | + .name = "CTCM1", | ||
198 | + .base = 0xee600000, | ||
199 | + .size = 0x00008000, | ||
200 | + .mrindex = 8, | ||
201 | + }, { | ||
202 | + .name = NULL, | ||
203 | + } | ||
204 | +}; | ||
205 | + | ||
206 | +static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, | ||
207 | + const RAMInfo *raminfo) | ||
208 | +{ | ||
209 | + /* Return an initialized MemoryRegion for the RAMInfo. */ | ||
210 | + MemoryRegion *ram; | ||
211 | + | ||
212 | + if (raminfo->mrindex < 0) { | ||
213 | + /* Means this RAMInfo is for QEMU's "system memory" */ | ||
214 | + MachineState *machine = MACHINE(mms); | ||
215 | + assert(!(raminfo->flags & IS_ROM)); | ||
216 | + return machine->ram; | ||
217 | + } | ||
218 | + | ||
219 | + assert(raminfo->mrindex < MPS3R_RAM_MAX); | ||
220 | + ram = &mms->ram[raminfo->mrindex]; | ||
221 | + | ||
222 | + memory_region_init_ram(ram, NULL, raminfo->name, | ||
223 | + raminfo->size, &error_fatal); | ||
224 | + if (raminfo->flags & IS_ROM) { | ||
225 | + memory_region_set_readonly(ram, true); | ||
226 | + } | ||
227 | + return ram; | ||
228 | +} | ||
229 | + | ||
230 | +static void mps3r_common_init(MachineState *machine) | ||
231 | +{ | ||
232 | + MPS3RMachineState *mms = MPS3R_MACHINE(machine); | ||
233 | + MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); | ||
234 | + MemoryRegion *sysmem = get_system_memory(); | ||
235 | + | ||
236 | + for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { | ||
237 | + MemoryRegion *mr = mr_for_raminfo(mms, ri); | ||
238 | + memory_region_add_subregion(sysmem, ri->base, mr); | ||
239 | + } | ||
240 | +} | ||
241 | + | ||
242 | +static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
243 | +{ | ||
244 | + /* | ||
245 | + * Set mc->default_ram_size and default_ram_id from the | ||
246 | + * information in mmc->raminfo. | ||
247 | + */ | ||
248 | + MachineClass *mc = MACHINE_CLASS(mmc); | ||
249 | + const RAMInfo *p; | ||
250 | + | ||
251 | + for (p = mmc->raminfo; p->name; p++) { | ||
252 | + if (p->mrindex < 0) { | ||
253 | + /* Found the entry for "system memory" */ | ||
254 | + mc->default_ram_size = p->size; | ||
255 | + mc->default_ram_id = p->name; | ||
256 | + return; | ||
257 | + } | ||
258 | + } | ||
259 | + g_assert_not_reached(); | ||
260 | +} | ||
261 | + | ||
262 | +static void mps3r_class_init(ObjectClass *oc, void *data) | ||
263 | +{ | ||
264 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
265 | + | ||
266 | + mc->init = mps3r_common_init; | ||
267 | +} | ||
268 | + | ||
269 | +static void mps3r_an536_class_init(ObjectClass *oc, void *data) | ||
270 | +{ | ||
271 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
272 | + MPS3RMachineClass *mmc = MPS3R_MACHINE_CLASS(oc); | ||
273 | + static const char * const valid_cpu_types[] = { | ||
274 | + ARM_CPU_TYPE_NAME("cortex-r52"), | ||
275 | + NULL | ||
276 | + }; | ||
277 | + | ||
278 | + mc->desc = "ARM MPS3 with AN536 FPGA image for Cortex-R52"; | ||
279 | + mc->default_cpus = 2; | ||
280 | + mc->min_cpus = mc->default_cpus; | ||
281 | + mc->max_cpus = mc->default_cpus; | ||
282 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-r52"); | ||
283 | + mc->valid_cpu_types = valid_cpu_types; | ||
284 | + mmc->raminfo = an536_raminfo; | ||
285 | + mps3r_set_default_ram_info(mmc); | ||
286 | +} | ||
287 | + | ||
288 | +static const TypeInfo mps3r_machine_types[] = { | ||
289 | + { | ||
290 | + .name = TYPE_MPS3R_MACHINE, | ||
291 | + .parent = TYPE_MACHINE, | ||
292 | + .abstract = true, | ||
293 | + .instance_size = sizeof(MPS3RMachineState), | ||
294 | + .class_size = sizeof(MPS3RMachineClass), | ||
295 | + .class_init = mps3r_class_init, | ||
296 | + }, { | ||
297 | + .name = TYPE_MPS3R_AN536_MACHINE, | ||
298 | + .parent = TYPE_MPS3R_MACHINE, | ||
299 | + .class_init = mps3r_an536_class_init, | ||
300 | + }, | ||
301 | +}; | ||
302 | + | ||
303 | +DEFINE_TYPES(mps3r_machine_types); | ||
304 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
188 | index XXXXXXX..XXXXXXX 100644 | 305 | index XXXXXXX..XXXXXXX 100644 |
189 | --- a/accel/meson.build | 306 | --- a/hw/arm/Kconfig |
190 | +++ b/accel/meson.build | 307 | +++ b/hw/arm/Kconfig |
191 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(files('accel-common.c')) | 308 | @@ -XXX,XX +XXX,XX @@ config MAINSTONE |
192 | softmmu_ss.add(files('accel-softmmu.c')) | 309 | select PFLASH_CFI01 |
193 | user_ss.add(files('accel-user.c')) | 310 | select SMC91C111 |
194 | 311 | ||
195 | +subdir('hvf') | 312 | +config MPS3R |
196 | subdir('qtest') | 313 | + bool |
197 | subdir('kvm') | 314 | + default y |
198 | subdir('tcg') | 315 | + depends on TCG && ARM |
316 | + | ||
317 | config MUSCA | ||
318 | bool | ||
319 | default y | ||
320 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build | ||
321 | index XXXXXXX..XXXXXXX 100644 | ||
322 | --- a/hw/arm/meson.build | ||
323 | +++ b/hw/arm/meson.build | ||
324 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_HIGHBANK', if_true: files('highbank.c')) | ||
325 | arm_ss.add(when: 'CONFIG_INTEGRATOR', if_true: files('integratorcp.c')) | ||
326 | arm_ss.add(when: 'CONFIG_MAINSTONE', if_true: files('mainstone.c')) | ||
327 | arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) | ||
328 | +arm_ss.add(when: 'CONFIG_MPS3R', if_true: files('mps3r.c')) | ||
329 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) | ||
330 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) | ||
331 | arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) | ||
199 | -- | 332 | -- |
200 | 2.20.1 | 333 | 2.34.1 |
201 | 334 | ||
202 | 335 | diff view generated by jsdifflib |
1 | Add the isar feature check functions we will need for v8.1M MVE: | 1 | Create the CPUs, the GIC, and the per-CPU RAM block for |
---|---|---|---|
2 | * a check for MVE present: this corresponds to the pseudocode's | 2 | the mps3-an536 board. |
3 | CheckDecodeFaults(ExtType_Mve) | ||
4 | * a check for the optional floating-point part of MVE: this | ||
5 | corresponds to CheckDecodeFaults(ExtType_MveFp) | ||
6 | 3 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20240206132931.38376-10-peter.maydell@linaro.org |
9 | Message-id: 20210520152840.24453-2-peter.maydell@linaro.org | ||
10 | --- | 6 | --- |
11 | target/arm/cpu.h | 22 ++++++++++++++++++++++ | 7 | hw/arm/mps3r.c | 180 ++++++++++++++++++++++++++++++++++++++++++++++++- |
12 | 1 file changed, 22 insertions(+) | 8 | 1 file changed, 177 insertions(+), 3 deletions(-) |
13 | 9 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 10 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
15 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 12 | --- a/hw/arm/mps3r.c |
17 | +++ b/target/arm/cpu.h | 13 | +++ b/hw/arm/mps3r.c |
18 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | 14 | @@ -XXX,XX +XXX,XX @@ |
19 | } | 15 | #include "qemu/osdep.h" |
16 | #include "qemu/units.h" | ||
17 | #include "qapi/error.h" | ||
18 | +#include "qapi/qmp/qlist.h" | ||
19 | #include "exec/address-spaces.h" | ||
20 | #include "cpu.h" | ||
21 | #include "hw/boards.h" | ||
22 | +#include "hw/qdev-properties.h" | ||
23 | #include "hw/arm/boot.h" | ||
24 | +#include "hw/arm/bsa.h" | ||
25 | +#include "hw/intc/arm_gicv3.h" | ||
26 | |||
27 | /* Define the layout of RAM and ROM in a board */ | ||
28 | typedef struct RAMInfo { | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | ||
30 | #define IS_ROM 2 | ||
31 | |||
32 | #define MPS3R_RAM_MAX 9 | ||
33 | +#define MPS3R_CPU_MAX 2 | ||
34 | + | ||
35 | +#define PERIPHBASE 0xf0000000 | ||
36 | +#define NUM_SPIS 96 | ||
37 | |||
38 | typedef enum MPS3RFPGAType { | ||
39 | FPGA_AN536, | ||
40 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineClass { | ||
41 | MachineClass parent; | ||
42 | MPS3RFPGAType fpga_type; | ||
43 | const RAMInfo *raminfo; | ||
44 | + hwaddr loader_start; | ||
45 | }; | ||
46 | |||
47 | struct MPS3RMachineState { | ||
48 | MachineState parent; | ||
49 | + struct arm_boot_info bootinfo; | ||
50 | MemoryRegion ram[MPS3R_RAM_MAX]; | ||
51 | + Object *cpu[MPS3R_CPU_MAX]; | ||
52 | + MemoryRegion cpu_sysmem[MPS3R_CPU_MAX]; | ||
53 | + MemoryRegion sysmem_alias[MPS3R_CPU_MAX]; | ||
54 | + MemoryRegion cpu_ram[MPS3R_CPU_MAX]; | ||
55 | + GICv3State gic; | ||
56 | }; | ||
57 | |||
58 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
59 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, | ||
60 | return ram; | ||
20 | } | 61 | } |
21 | 62 | ||
22 | +static inline bool isar_feature_aa32_mve(const ARMISARegisters *id) | 63 | +/* |
64 | + * There is no defined secondary boot protocol for Linux for the AN536, | ||
65 | + * because real hardware has a restriction that atomic operations between | ||
66 | + * the two CPUs do not function correctly, and so true SMP is not | ||
67 | + * possible. Therefore for cases where the user is directly booting | ||
68 | + * a kernel, we treat the system as essentially uniprocessor, and | ||
69 | + * put the secondary CPU into power-off state (as if the user on the | ||
70 | + * real hardware had configured the secondary to be halted via the | ||
71 | + * SCC config registers). | ||
72 | + * | ||
73 | + * Note that the default secondary boot code would not work here anyway | ||
74 | + * as it assumes a GICv2, and we have a GICv3. | ||
75 | + */ | ||
76 | +static void mps3r_write_secondary_boot(ARMCPU *cpu, | ||
77 | + const struct arm_boot_info *info) | ||
23 | +{ | 78 | +{ |
24 | + /* | 79 | + /* |
25 | + * Return true if MVE is supported (either integer or floating point). | 80 | + * Power the secondary CPU off. This means we don't need to write any |
26 | + * We must check for M-profile as the MVFR1 field means something | 81 | + * boot code into guest memory. Note that the 'cpu' argument to this |
27 | + * else for A-profile. | 82 | + * function is the primary CPU we passed to arm_load_kernel(), not |
83 | + * the secondary. Loop around all the other CPUs, as the boot.c | ||
84 | + * code does for the "disable secondaries if PSCI is enabled" case. | ||
28 | + */ | 85 | + */ |
29 | + return isar_feature_aa32_mprofile(id) && | 86 | + for (CPUState *cs = first_cpu; cs; cs = CPU_NEXT(cs)) { |
30 | + FIELD_EX32(id->mvfr1, MVFR1, MVE) > 0; | 87 | + if (cs != first_cpu) { |
88 | + object_property_set_bool(OBJECT(cs), "start-powered-off", true, | ||
89 | + &error_abort); | ||
90 | + } | ||
91 | + } | ||
31 | +} | 92 | +} |
32 | + | 93 | + |
33 | +static inline bool isar_feature_aa32_mve_fp(const ARMISARegisters *id) | 94 | +static void mps3r_secondary_cpu_reset(ARMCPU *cpu, |
95 | + const struct arm_boot_info *info) | ||
34 | +{ | 96 | +{ |
97 | + /* We don't need to do anything here because the CPU will be off */ | ||
98 | +} | ||
99 | + | ||
100 | +static void create_gic(MPS3RMachineState *mms, MemoryRegion *sysmem) | ||
101 | +{ | ||
102 | + MachineState *machine = MACHINE(mms); | ||
103 | + DeviceState *gicdev; | ||
104 | + QList *redist_region_count; | ||
105 | + | ||
106 | + object_initialize_child(OBJECT(mms), "gic", &mms->gic, TYPE_ARM_GICV3); | ||
107 | + gicdev = DEVICE(&mms->gic); | ||
108 | + qdev_prop_set_uint32(gicdev, "num-cpu", machine->smp.cpus); | ||
109 | + qdev_prop_set_uint32(gicdev, "num-irq", NUM_SPIS + GIC_INTERNAL); | ||
110 | + redist_region_count = qlist_new(); | ||
111 | + qlist_append_int(redist_region_count, machine->smp.cpus); | ||
112 | + qdev_prop_set_array(gicdev, "redist-region-count", redist_region_count); | ||
113 | + object_property_set_link(OBJECT(&mms->gic), "sysmem", | ||
114 | + OBJECT(sysmem), &error_fatal); | ||
115 | + sysbus_realize(SYS_BUS_DEVICE(&mms->gic), &error_fatal); | ||
116 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->gic), 0, PERIPHBASE); | ||
117 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->gic), 1, PERIPHBASE + 0x100000); | ||
35 | + /* | 118 | + /* |
36 | + * Return true if MVE is supported (either integer or floating point). | 119 | + * Wire the outputs from each CPU's generic timer and the GICv3 |
37 | + * We must check for M-profile as the MVFR1 field means something | 120 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, |
38 | + * else for A-profile. | 121 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. |
39 | + */ | 122 | + */ |
40 | + return isar_feature_aa32_mprofile(id) && | 123 | + for (int i = 0; i < machine->smp.cpus; i++) { |
41 | + FIELD_EX32(id->mvfr1, MVFR1, MVE) >= 2; | 124 | + DeviceState *cpudev = DEVICE(mms->cpu[i]); |
125 | + SysBusDevice *gicsbd = SYS_BUS_DEVICE(&mms->gic); | ||
126 | + int intidbase = NUM_SPIS + i * GIC_INTERNAL; | ||
127 | + int irq; | ||
128 | + /* | ||
129 | + * Mapping from the output timer irq lines from the CPU to the | ||
130 | + * GIC PPI inputs used for this board. This isn't a BSA board, | ||
131 | + * but it uses the standard convention for the PPI numbers. | ||
132 | + */ | ||
133 | + const int timer_irq[] = { | ||
134 | + [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, | ||
135 | + [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, | ||
136 | + [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, | ||
137 | + }; | ||
138 | + | ||
139 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
140 | + qdev_connect_gpio_out(cpudev, irq, | ||
141 | + qdev_get_gpio_in(gicdev, | ||
142 | + intidbase + timer_irq[irq])); | ||
143 | + } | ||
144 | + | ||
145 | + qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, | ||
146 | + qdev_get_gpio_in(gicdev, | ||
147 | + intidbase + ARCH_GIC_MAINT_IRQ)); | ||
148 | + | ||
149 | + qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, | ||
150 | + qdev_get_gpio_in(gicdev, | ||
151 | + intidbase + VIRTUAL_PMU_IRQ)); | ||
152 | + | ||
153 | + sysbus_connect_irq(gicsbd, i, | ||
154 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
155 | + sysbus_connect_irq(gicsbd, i + machine->smp.cpus, | ||
156 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
157 | + sysbus_connect_irq(gicsbd, i + 2 * machine->smp.cpus, | ||
158 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
159 | + sysbus_connect_irq(gicsbd, i + 3 * machine->smp.cpus, | ||
160 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
161 | + } | ||
42 | +} | 162 | +} |
43 | + | 163 | + |
44 | static inline bool isar_feature_aa32_vfp_simd(const ARMISARegisters *id) | 164 | static void mps3r_common_init(MachineState *machine) |
45 | { | 165 | { |
46 | /* | 166 | MPS3RMachineState *mms = MPS3R_MACHINE(machine); |
167 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
168 | MemoryRegion *mr = mr_for_raminfo(mms, ri); | ||
169 | memory_region_add_subregion(sysmem, ri->base, mr); | ||
170 | } | ||
171 | + | ||
172 | + assert(machine->smp.cpus <= MPS3R_CPU_MAX); | ||
173 | + for (int i = 0; i < machine->smp.cpus; i++) { | ||
174 | + g_autofree char *sysmem_name = g_strdup_printf("cpu-%d-memory", i); | ||
175 | + g_autofree char *ramname = g_strdup_printf("cpu-%d-memory", i); | ||
176 | + g_autofree char *alias_name = g_strdup_printf("sysmem-alias-%d", i); | ||
177 | + | ||
178 | + /* | ||
179 | + * Each CPU has some private RAM/peripherals, so create the container | ||
180 | + * which will house those, with the whole-machine system memory being | ||
181 | + * used where there's no CPU-specific device. Note that we need the | ||
182 | + * sysmem_alias aliases because we can't put one MR (the original | ||
183 | + * 'sysmem') into more than one other MR. | ||
184 | + */ | ||
185 | + memory_region_init(&mms->cpu_sysmem[i], OBJECT(machine), | ||
186 | + sysmem_name, UINT64_MAX); | ||
187 | + memory_region_init_alias(&mms->sysmem_alias[i], OBJECT(machine), | ||
188 | + alias_name, sysmem, 0, UINT64_MAX); | ||
189 | + memory_region_add_subregion_overlap(&mms->cpu_sysmem[i], 0, | ||
190 | + &mms->sysmem_alias[i], -1); | ||
191 | + | ||
192 | + mms->cpu[i] = object_new(machine->cpu_type); | ||
193 | + object_property_set_link(mms->cpu[i], "memory", | ||
194 | + OBJECT(&mms->cpu_sysmem[i]), &error_abort); | ||
195 | + object_property_set_int(mms->cpu[i], "reset-cbar", | ||
196 | + PERIPHBASE, &error_abort); | ||
197 | + qdev_realize(DEVICE(mms->cpu[i]), NULL, &error_fatal); | ||
198 | + object_unref(mms->cpu[i]); | ||
199 | + | ||
200 | + /* Per-CPU RAM */ | ||
201 | + memory_region_init_ram(&mms->cpu_ram[i], NULL, ramname, | ||
202 | + 0x1000, &error_fatal); | ||
203 | + memory_region_add_subregion(&mms->cpu_sysmem[i], 0xe7c01000, | ||
204 | + &mms->cpu_ram[i]); | ||
205 | + } | ||
206 | + | ||
207 | + create_gic(mms, sysmem); | ||
208 | + | ||
209 | + mms->bootinfo.ram_size = machine->ram_size; | ||
210 | + mms->bootinfo.board_id = -1; | ||
211 | + mms->bootinfo.loader_start = mmc->loader_start; | ||
212 | + mms->bootinfo.write_secondary_boot = mps3r_write_secondary_boot; | ||
213 | + mms->bootinfo.secondary_cpu_reset_hook = mps3r_secondary_cpu_reset; | ||
214 | + arm_load_kernel(ARM_CPU(mms->cpu[0]), machine, &mms->bootinfo); | ||
215 | } | ||
216 | |||
217 | static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
218 | @@ -XXX,XX +XXX,XX @@ static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
219 | /* Found the entry for "system memory" */ | ||
220 | mc->default_ram_size = p->size; | ||
221 | mc->default_ram_id = p->name; | ||
222 | + mmc->loader_start = p->base; | ||
223 | return; | ||
224 | } | ||
225 | } | ||
226 | @@ -XXX,XX +XXX,XX @@ static void mps3r_an536_class_init(ObjectClass *oc, void *data) | ||
227 | }; | ||
228 | |||
229 | mc->desc = "ARM MPS3 with AN536 FPGA image for Cortex-R52"; | ||
230 | - mc->default_cpus = 2; | ||
231 | - mc->min_cpus = mc->default_cpus; | ||
232 | - mc->max_cpus = mc->default_cpus; | ||
233 | + /* | ||
234 | + * In the real FPGA image there are always two cores, but the standard | ||
235 | + * initial setting for the SCC SYSCON 0x000 register is 0x21, meaning | ||
236 | + * that the second core is held in reset and halted. Many images built for | ||
237 | + * the board do not expect the second core to run at startup (especially | ||
238 | + * since on the real FPGA image it is not possible to use LDREX/STREX | ||
239 | + * in RAM between the two cores, so a true SMP setup isn't supported). | ||
240 | + * | ||
241 | + * As QEMU's equivalent of this, we support both -smp 1 and -smp 2, | ||
242 | + * with the default being -smp 1. This seems a more intuitive UI for | ||
243 | + * QEMU users than, for instance, having a machine property to allow | ||
244 | + * the user to set the initial value of the SYSCON 0x000 register. | ||
245 | + */ | ||
246 | + mc->default_cpus = 1; | ||
247 | + mc->min_cpus = 1; | ||
248 | + mc->max_cpus = 2; | ||
249 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-r52"); | ||
250 | mc->valid_cpu_types = valid_cpu_types; | ||
251 | mmc->raminfo = an536_raminfo; | ||
47 | -- | 252 | -- |
48 | 2.20.1 | 253 | 2.34.1 |
49 | |||
50 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | This board has a lot of UARTs: there is one UART per CPU in the |
---|---|---|---|
2 | per-CPU peripheral part of the address map, whose interrupts are | ||
3 | connected as per-CPU interrupt lines. Then there are 4 UARTs in the | ||
4 | normal part of the peripheral space, whose interrupts are shared | ||
5 | peripheral interrupts. | ||
2 | 6 | ||
3 | There is no reason to call the hvf specific hvf_cpu_synchronize_state() | 7 | Connect and wire them all up; this involves some OR gates where |
4 | when we can just use the generic cpu_synchronize_state() instead. This | 8 | multiple overflow interrupts are wired into one GIC input. |
5 | allows us to have less dependency on internal function definitions and | ||
6 | allows us to make hvf_cpu_synchronize_state() static. | ||
7 | 9 | ||
8 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
9 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
10 | Message-id: 20210519202253.76782-9-agraf@csgraf.de | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
12 | Message-id: 20240206132931.38376-11-peter.maydell@linaro.org | ||
13 | --- | 13 | --- |
14 | accel/hvf/hvf-accel-ops.h | 1 - | 14 | hw/arm/mps3r.c | 94 ++++++++++++++++++++++++++++++++++++++++++++++++++ |
15 | accel/hvf/hvf-accel-ops.c | 2 +- | 15 | 1 file changed, 94 insertions(+) |
16 | target/i386/hvf/x86hvf.c | 9 ++++----- | ||
17 | 3 files changed, 5 insertions(+), 7 deletions(-) | ||
18 | 16 | ||
19 | diff --git a/accel/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h | 17 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
20 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/accel/hvf/hvf-accel-ops.h | 19 | --- a/hw/arm/mps3r.c |
22 | +++ b/accel/hvf/hvf-accel-ops.h | 20 | +++ b/hw/arm/mps3r.c |
23 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
24 | #include "sysemu/cpus.h" | 22 | #include "qapi/qmp/qlist.h" |
25 | 23 | #include "exec/address-spaces.h" | |
26 | int hvf_vcpu_exec(CPUState *); | 24 | #include "cpu.h" |
27 | -void hvf_cpu_synchronize_state(CPUState *); | 25 | +#include "sysemu/sysemu.h" |
28 | void hvf_cpu_synchronize_post_reset(CPUState *); | 26 | #include "hw/boards.h" |
29 | void hvf_cpu_synchronize_post_init(CPUState *); | 27 | +#include "hw/or-irq.h" |
30 | void hvf_cpu_synchronize_pre_loadvm(CPUState *); | 28 | #include "hw/qdev-properties.h" |
31 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | 29 | #include "hw/arm/boot.h" |
32 | index XXXXXXX..XXXXXXX 100644 | 30 | #include "hw/arm/bsa.h" |
33 | --- a/accel/hvf/hvf-accel-ops.c | 31 | +#include "hw/char/cmsdk-apb-uart.h" |
34 | +++ b/accel/hvf/hvf-accel-ops.c | 32 | #include "hw/intc/arm_gicv3.h" |
35 | @@ -XXX,XX +XXX,XX @@ static void do_hvf_cpu_synchronize_state(CPUState *cpu, run_on_cpu_data arg) | 33 | |
34 | /* Define the layout of RAM and ROM in a board */ | ||
35 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | ||
36 | |||
37 | #define MPS3R_RAM_MAX 9 | ||
38 | #define MPS3R_CPU_MAX 2 | ||
39 | +#define MPS3R_UART_MAX 4 /* shared UART count */ | ||
40 | |||
41 | #define PERIPHBASE 0xf0000000 | ||
42 | #define NUM_SPIS 96 | ||
43 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
44 | MemoryRegion sysmem_alias[MPS3R_CPU_MAX]; | ||
45 | MemoryRegion cpu_ram[MPS3R_CPU_MAX]; | ||
46 | GICv3State gic; | ||
47 | + /* per-CPU UARTs followed by the shared UARTs */ | ||
48 | + CMSDKAPBUART uart[MPS3R_CPU_MAX + MPS3R_UART_MAX]; | ||
49 | + OrIRQState cpu_uart_oflow[MPS3R_CPU_MAX]; | ||
50 | + OrIRQState uart_oflow; | ||
51 | }; | ||
52 | |||
53 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
54 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
55 | |||
56 | OBJECT_DECLARE_TYPE(MPS3RMachineState, MPS3RMachineClass, MPS3R_MACHINE) | ||
57 | |||
58 | +/* | ||
59 | + * Main clock frequency CLK in Hz (50MHz). In the image there are also | ||
60 | + * ACLK, MCLK, GPUCLK and PERIPHCLK at the same frequency; for our | ||
61 | + * model we just roll them all into one. | ||
62 | + */ | ||
63 | +#define CLK_FRQ 50000000 | ||
64 | + | ||
65 | static const RAMInfo an536_raminfo[] = { | ||
66 | { | ||
67 | .name = "ATCM", | ||
68 | @@ -XXX,XX +XXX,XX @@ static void create_gic(MPS3RMachineState *mms, MemoryRegion *sysmem) | ||
36 | } | 69 | } |
37 | } | 70 | } |
38 | 71 | ||
39 | -void hvf_cpu_synchronize_state(CPUState *cpu) | 72 | +/* |
40 | +static void hvf_cpu_synchronize_state(CPUState *cpu) | 73 | + * Create UART uartno, and map it into the MemoryRegion mem at address baseaddr. |
74 | + * The qemu_irq arguments are where we connect the various IRQs from the UART. | ||
75 | + */ | ||
76 | +static void create_uart(MPS3RMachineState *mms, int uartno, MemoryRegion *mem, | ||
77 | + hwaddr baseaddr, qemu_irq txirq, qemu_irq rxirq, | ||
78 | + qemu_irq txoverirq, qemu_irq rxoverirq, | ||
79 | + qemu_irq combirq) | ||
80 | +{ | ||
81 | + g_autofree char *s = g_strdup_printf("uart%d", uartno); | ||
82 | + SysBusDevice *sbd; | ||
83 | + | ||
84 | + assert(uartno < ARRAY_SIZE(mms->uart)); | ||
85 | + object_initialize_child(OBJECT(mms), s, &mms->uart[uartno], | ||
86 | + TYPE_CMSDK_APB_UART); | ||
87 | + qdev_prop_set_uint32(DEVICE(&mms->uart[uartno]), "pclk-frq", CLK_FRQ); | ||
88 | + qdev_prop_set_chr(DEVICE(&mms->uart[uartno]), "chardev", serial_hd(uartno)); | ||
89 | + sbd = SYS_BUS_DEVICE(&mms->uart[uartno]); | ||
90 | + sysbus_realize(sbd, &error_fatal); | ||
91 | + memory_region_add_subregion(mem, baseaddr, | ||
92 | + sysbus_mmio_get_region(sbd, 0)); | ||
93 | + sysbus_connect_irq(sbd, 0, txirq); | ||
94 | + sysbus_connect_irq(sbd, 1, rxirq); | ||
95 | + sysbus_connect_irq(sbd, 2, txoverirq); | ||
96 | + sysbus_connect_irq(sbd, 3, rxoverirq); | ||
97 | + sysbus_connect_irq(sbd, 4, combirq); | ||
98 | +} | ||
99 | + | ||
100 | static void mps3r_common_init(MachineState *machine) | ||
41 | { | 101 | { |
42 | if (!cpu->vcpu_dirty) { | 102 | MPS3RMachineState *mms = MPS3R_MACHINE(machine); |
43 | run_on_cpu(cpu, do_hvf_cpu_synchronize_state, RUN_ON_CPU_NULL); | 103 | MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); |
44 | diff --git a/target/i386/hvf/x86hvf.c b/target/i386/hvf/x86hvf.c | 104 | MemoryRegion *sysmem = get_system_memory(); |
45 | index XXXXXXX..XXXXXXX 100644 | 105 | + DeviceState *gicdev; |
46 | --- a/target/i386/hvf/x86hvf.c | 106 | |
47 | +++ b/target/i386/hvf/x86hvf.c | 107 | for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { |
48 | @@ -XXX,XX +XXX,XX @@ | 108 | MemoryRegion *mr = mr_for_raminfo(mms, ri); |
49 | #include "cpu.h" | 109 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
50 | #include "x86_descr.h" | ||
51 | #include "x86_decode.h" | ||
52 | +#include "sysemu/hw_accel.h" | ||
53 | |||
54 | #include "hw/i386/apic_internal.h" | ||
55 | |||
56 | #include <Hypervisor/hv.h> | ||
57 | #include <Hypervisor/hv_vmx.h> | ||
58 | |||
59 | -#include "accel/hvf/hvf-accel-ops.h" | ||
60 | - | ||
61 | void hvf_set_segment(struct CPUState *cpu, struct vmx_segment *vmx_seg, | ||
62 | SegmentCache *qseg, bool is_tr) | ||
63 | { | ||
64 | @@ -XXX,XX +XXX,XX @@ int hvf_process_events(CPUState *cpu_state) | ||
65 | env->eflags = rreg(cpu_state->hvf_fd, HV_X86_RFLAGS); | ||
66 | |||
67 | if (cpu_state->interrupt_request & CPU_INTERRUPT_INIT) { | ||
68 | - hvf_cpu_synchronize_state(cpu_state); | ||
69 | + cpu_synchronize_state(cpu_state); | ||
70 | do_cpu_init(cpu); | ||
71 | } | 110 | } |
72 | 111 | ||
73 | @@ -XXX,XX +XXX,XX @@ int hvf_process_events(CPUState *cpu_state) | 112 | create_gic(mms, sysmem); |
74 | cpu_state->halted = 0; | 113 | + gicdev = DEVICE(&mms->gic); |
75 | } | 114 | + |
76 | if (cpu_state->interrupt_request & CPU_INTERRUPT_SIPI) { | 115 | + /* |
77 | - hvf_cpu_synchronize_state(cpu_state); | 116 | + * UARTs 0 and 1 are per-CPU; their interrupts are wired to |
78 | + cpu_synchronize_state(cpu_state); | 117 | + * the relevant CPU's PPI 0..3, aka INTID 16..19 |
79 | do_cpu_sipi(cpu); | 118 | + */ |
80 | } | 119 | + for (int i = 0; i < machine->smp.cpus; i++) { |
81 | if (cpu_state->interrupt_request & CPU_INTERRUPT_TPR) { | 120 | + int intidbase = NUM_SPIS + i * GIC_INTERNAL; |
82 | cpu_state->interrupt_request &= ~CPU_INTERRUPT_TPR; | 121 | + g_autofree char *s = g_strdup_printf("cpu-uart-oflow-orgate%d", i); |
83 | - hvf_cpu_synchronize_state(cpu_state); | 122 | + DeviceState *orgate; |
84 | + cpu_synchronize_state(cpu_state); | 123 | + |
85 | apic_handle_tpr_access_report(cpu->apic_state, env->eip, | 124 | + /* The two overflow IRQs from the UART are ORed together into PPI 3 */ |
86 | env->tpr_access_type); | 125 | + object_initialize_child(OBJECT(mms), s, &mms->cpu_uart_oflow[i], |
87 | } | 126 | + TYPE_OR_IRQ); |
127 | + orgate = DEVICE(&mms->cpu_uart_oflow[i]); | ||
128 | + qdev_prop_set_uint32(orgate, "num-lines", 2); | ||
129 | + qdev_realize(orgate, NULL, &error_fatal); | ||
130 | + qdev_connect_gpio_out(orgate, 0, | ||
131 | + qdev_get_gpio_in(gicdev, intidbase + 19)); | ||
132 | + | ||
133 | + create_uart(mms, i, &mms->cpu_sysmem[i], 0xe7c00000, | ||
134 | + qdev_get_gpio_in(gicdev, intidbase + 17), /* tx */ | ||
135 | + qdev_get_gpio_in(gicdev, intidbase + 16), /* rx */ | ||
136 | + qdev_get_gpio_in(orgate, 0), /* txover */ | ||
137 | + qdev_get_gpio_in(orgate, 1), /* rxover */ | ||
138 | + qdev_get_gpio_in(gicdev, intidbase + 18) /* combined */); | ||
139 | + } | ||
140 | + /* | ||
141 | + * UARTs 2 to 5 are whole-system; all overflow IRQs are ORed | ||
142 | + * together into IRQ 17 | ||
143 | + */ | ||
144 | + object_initialize_child(OBJECT(mms), "uart-oflow-orgate", | ||
145 | + &mms->uart_oflow, TYPE_OR_IRQ); | ||
146 | + qdev_prop_set_uint32(DEVICE(&mms->uart_oflow), "num-lines", | ||
147 | + MPS3R_UART_MAX * 2); | ||
148 | + qdev_realize(DEVICE(&mms->uart_oflow), NULL, &error_fatal); | ||
149 | + qdev_connect_gpio_out(DEVICE(&mms->uart_oflow), 0, | ||
150 | + qdev_get_gpio_in(gicdev, 17)); | ||
151 | + | ||
152 | + for (int i = 0; i < MPS3R_UART_MAX; i++) { | ||
153 | + hwaddr baseaddr = 0xe0205000 + i * 0x1000; | ||
154 | + int rxirq = 5 + i * 2, txirq = 6 + i * 2, combirq = 13 + i; | ||
155 | + | ||
156 | + create_uart(mms, i + MPS3R_CPU_MAX, sysmem, baseaddr, | ||
157 | + qdev_get_gpio_in(gicdev, txirq), | ||
158 | + qdev_get_gpio_in(gicdev, rxirq), | ||
159 | + qdev_get_gpio_in(DEVICE(&mms->uart_oflow), i * 2), | ||
160 | + qdev_get_gpio_in(DEVICE(&mms->uart_oflow), i * 2 + 1), | ||
161 | + qdev_get_gpio_in(gicdev, combirq)); | ||
162 | + } | ||
163 | |||
164 | mms->bootinfo.ram_size = machine->ram_size; | ||
165 | mms->bootinfo.board_id = -1; | ||
88 | -- | 166 | -- |
89 | 2.20.1 | 167 | 2.34.1 |
90 | 168 | ||
91 | 169 | diff view generated by jsdifflib |
1 | Split out the handling of VMOV_reg_sp and VMOV_reg_dp so that we can | 1 | Add the GPIO, watchdog, dual-timer and I2C devices to the mps3-an536 |
---|---|---|---|
2 | permit the insns if either FP or MVE are present. | 2 | board. These are all simple devices that just need to be created and |
3 | wired up. | ||
3 | 4 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Message-id: 20210520152840.24453-5-peter.maydell@linaro.org | 7 | Message-id: 20240206132931.38376-12-peter.maydell@linaro.org |
7 | --- | 8 | --- |
8 | target/arm/translate-vfp.c | 15 +++++++++++++-- | 9 | hw/arm/mps3r.c | 59 ++++++++++++++++++++++++++++++++++++++++++++++++++ |
9 | 1 file changed, 13 insertions(+), 2 deletions(-) | 10 | 1 file changed, 59 insertions(+) |
10 | 11 | ||
11 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | 12 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-vfp.c | 14 | --- a/hw/arm/mps3r.c |
14 | +++ b/target/arm/translate-vfp.c | 15 | +++ b/hw/arm/mps3r.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_dp(DisasContext *s, arg_VMOV_imm_dp *a) | 16 | @@ -XXX,XX +XXX,XX @@ |
16 | return do_vfp_2op_##PREC(s, FN, a->vd, a->vm); \ | 17 | #include "sysemu/sysemu.h" |
18 | #include "hw/boards.h" | ||
19 | #include "hw/or-irq.h" | ||
20 | +#include "hw/qdev-clock.h" | ||
21 | #include "hw/qdev-properties.h" | ||
22 | #include "hw/arm/boot.h" | ||
23 | #include "hw/arm/bsa.h" | ||
24 | #include "hw/char/cmsdk-apb-uart.h" | ||
25 | +#include "hw/i2c/arm_sbcon_i2c.h" | ||
26 | #include "hw/intc/arm_gicv3.h" | ||
27 | +#include "hw/misc/unimp.h" | ||
28 | +#include "hw/timer/cmsdk-apb-dualtimer.h" | ||
29 | +#include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
30 | |||
31 | /* Define the layout of RAM and ROM in a board */ | ||
32 | typedef struct RAMInfo { | ||
33 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
34 | CMSDKAPBUART uart[MPS3R_CPU_MAX + MPS3R_UART_MAX]; | ||
35 | OrIRQState cpu_uart_oflow[MPS3R_CPU_MAX]; | ||
36 | OrIRQState uart_oflow; | ||
37 | + CMSDKAPBWatchdog watchdog; | ||
38 | + CMSDKAPBDualTimer dualtimer; | ||
39 | + ArmSbconI2CState i2c[5]; | ||
40 | + Clock *clk; | ||
41 | }; | ||
42 | |||
43 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
44 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
45 | MemoryRegion *sysmem = get_system_memory(); | ||
46 | DeviceState *gicdev; | ||
47 | |||
48 | + mms->clk = clock_new(OBJECT(machine), "CLK"); | ||
49 | + clock_set_hz(mms->clk, CLK_FRQ); | ||
50 | + | ||
51 | for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { | ||
52 | MemoryRegion *mr = mr_for_raminfo(mms, ri); | ||
53 | memory_region_add_subregion(sysmem, ri->base, mr); | ||
54 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
55 | qdev_get_gpio_in(gicdev, combirq)); | ||
17 | } | 56 | } |
18 | 57 | ||
19 | -DO_VFP_2OP(VMOV_reg, sp, tcg_gen_mov_i32, aa32_fpsp_v2) | 58 | + for (int i = 0; i < 4; i++) { |
20 | -DO_VFP_2OP(VMOV_reg, dp, tcg_gen_mov_i64, aa32_fpdp_v2) | 59 | + /* CMSDK GPIO controllers */ |
21 | +#define DO_VFP_VMOV(INSN, PREC, FN) \ | 60 | + g_autofree char *s = g_strdup_printf("gpio%d", i); |
22 | + static bool trans_##INSN##_##PREC(DisasContext *s, \ | 61 | + create_unimplemented_device(s, 0xe0000000 + i * 0x1000, 0x1000); |
23 | + arg_##INSN##_##PREC *a) \ | ||
24 | + { \ | ||
25 | + if (!dc_isar_feature(aa32_fp##PREC##_v2, s) && \ | ||
26 | + !dc_isar_feature(aa32_mve, s)) { \ | ||
27 | + return false; \ | ||
28 | + } \ | ||
29 | + return do_vfp_2op_##PREC(s, FN, a->vd, a->vm); \ | ||
30 | + } | 62 | + } |
31 | + | 63 | + |
32 | +DO_VFP_VMOV(VMOV_reg, sp, tcg_gen_mov_i32) | 64 | + object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, |
33 | +DO_VFP_VMOV(VMOV_reg, dp, tcg_gen_mov_i64) | 65 | + TYPE_CMSDK_APB_WATCHDOG); |
34 | 66 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->clk); | |
35 | DO_VFP_2OP(VABS, hp, gen_helper_vfp_absh, aa32_fp16_arith) | 67 | + sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); |
36 | DO_VFP_2OP(VABS, sp, gen_helper_vfp_abss, aa32_fpsp_v2) | 68 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, |
69 | + qdev_get_gpio_in(gicdev, 0)); | ||
70 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0xe0100000); | ||
71 | + | ||
72 | + object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
73 | + TYPE_CMSDK_APB_DUALTIMER); | ||
74 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->clk); | ||
75 | + sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
76 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
77 | + qdev_get_gpio_in(gicdev, 3)); | ||
78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 1, | ||
79 | + qdev_get_gpio_in(gicdev, 1)); | ||
80 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 2, | ||
81 | + qdev_get_gpio_in(gicdev, 2)); | ||
82 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0xe0101000); | ||
83 | + | ||
84 | + for (int i = 0; i < ARRAY_SIZE(mms->i2c); i++) { | ||
85 | + static const hwaddr i2cbase[] = {0xe0102000, /* Touch */ | ||
86 | + 0xe0103000, /* Audio */ | ||
87 | + 0xe0107000, /* Shield0 */ | ||
88 | + 0xe0108000, /* Shield1 */ | ||
89 | + 0xe0109000}; /* DDR4 EEPROM */ | ||
90 | + g_autofree char *s = g_strdup_printf("i2c%d", i); | ||
91 | + | ||
92 | + object_initialize_child(OBJECT(mms), s, &mms->i2c[i], | ||
93 | + TYPE_ARM_SBCON_I2C); | ||
94 | + sysbus_realize(SYS_BUS_DEVICE(&mms->i2c[i]), &error_fatal); | ||
95 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->i2c[i]), 0, i2cbase[i]); | ||
96 | + if (i != 2 && i != 3) { | ||
97 | + /* | ||
98 | + * internal-only bus: mark it full to avoid user-created | ||
99 | + * i2c devices being plugged into it. | ||
100 | + */ | ||
101 | + qbus_mark_full(qdev_get_child_bus(DEVICE(&mms->i2c[i]), "i2c")); | ||
102 | + } | ||
103 | + } | ||
104 | + | ||
105 | mms->bootinfo.ram_size = machine->ram_size; | ||
106 | mms->bootinfo.board_id = -1; | ||
107 | mms->bootinfo.loader_start = mmc->loader_start; | ||
37 | -- | 108 | -- |
38 | 2.20.1 | 109 | 2.34.1 |
39 | 110 | ||
40 | 111 | diff view generated by jsdifflib |
1 | If MVE is implemented for an M-profile CPU then it has a VPR | 1 | Add the remaining devices (or unimplemented-device stubs) for |
---|---|---|---|
2 | register, which tracks predication information. | 2 | this board: SPI controllers, SCC, FPGAIO, I2S, RTC, the |
3 | 3 | QSPI write-config block, and ethernet. | |
4 | Implement the read and write handling of this register, and | ||
5 | the migration of its state. | ||
6 | 4 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Message-id: 20210520152840.24453-7-peter.maydell@linaro.org | 7 | Message-id: 20240206132931.38376-13-peter.maydell@linaro.org |
10 | --- | 8 | --- |
11 | target/arm/cpu.h | 6 ++++++ | 9 | hw/arm/mps3r.c | 74 ++++++++++++++++++++++++++++++++++++++++++++++++++ |
12 | target/arm/machine.c | 19 +++++++++++++++++++ | 10 | 1 file changed, 74 insertions(+) |
13 | target/arm/translate-vfp.c | 38 ++++++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 63 insertions(+) | ||
15 | 11 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 12 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
17 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 14 | --- a/hw/arm/mps3r.c |
19 | +++ b/target/arm/cpu.h | 15 | +++ b/hw/arm/mps3r.c |
20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 16 | @@ -XXX,XX +XXX,XX @@ |
21 | uint32_t cpacr[M_REG_NUM_BANKS]; | 17 | #include "hw/char/cmsdk-apb-uart.h" |
22 | uint32_t nsacr; | 18 | #include "hw/i2c/arm_sbcon_i2c.h" |
23 | int ltpsize; | 19 | #include "hw/intc/arm_gicv3.h" |
24 | + uint32_t vpr; | 20 | +#include "hw/misc/mps2-scc.h" |
25 | } v7m; | 21 | +#include "hw/misc/mps2-fpgaio.h" |
26 | 22 | #include "hw/misc/unimp.h" | |
27 | /* Information associated with an exception about to be taken: | 23 | +#include "hw/net/lan9118.h" |
28 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_FPCCR, ASPEN, 31, 1) | 24 | +#include "hw/rtc/pl031.h" |
29 | R_V7M_FPCCR_UFRDY_MASK | \ | 25 | +#include "hw/ssi/pl022.h" |
30 | R_V7M_FPCCR_ASPEN_MASK) | 26 | #include "hw/timer/cmsdk-apb-dualtimer.h" |
31 | 27 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | |
32 | +/* v7M VPR bits */ | 28 | |
33 | +FIELD(V7M_VPR, P0, 0, 16) | 29 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { |
34 | +FIELD(V7M_VPR, MASK01, 16, 4) | 30 | CMSDKAPBWatchdog watchdog; |
35 | +FIELD(V7M_VPR, MASK23, 20, 4) | 31 | CMSDKAPBDualTimer dualtimer; |
36 | + | 32 | ArmSbconI2CState i2c[5]; |
37 | /* | 33 | + PL022State spi[3]; |
38 | * System register ID fields. | 34 | + MPS2SCC scc; |
39 | */ | 35 | + MPS2FPGAIO fpgaio; |
40 | diff --git a/target/arm/machine.c b/target/arm/machine.c | 36 | + UnimplementedDeviceState i2s_audio; |
41 | index XXXXXXX..XXXXXXX 100644 | 37 | + PL031State rtc; |
42 | --- a/target/arm/machine.c | 38 | Clock *clk; |
43 | +++ b/target/arm/machine.c | 39 | }; |
44 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_fp = { | 40 | |
41 | @@ -XXX,XX +XXX,XX @@ static const RAMInfo an536_raminfo[] = { | ||
45 | } | 42 | } |
46 | }; | 43 | }; |
47 | 44 | ||
48 | +static bool mve_needed(void *opaque) | 45 | +static const int an536_oscclk[] = { |
49 | +{ | 46 | + 24000000, /* 24MHz reference for RTC and timers */ |
50 | + ARMCPU *cpu = opaque; | 47 | + 50000000, /* 50MHz ACLK */ |
51 | + | 48 | + 50000000, /* 50MHz MCLK */ |
52 | + return cpu_isar_feature(aa32_mve, cpu); | 49 | + 50000000, /* 50MHz GPUCLK */ |
53 | +} | 50 | + 24576000, /* 24.576MHz AUDCLK */ |
54 | + | 51 | + 23750000, /* 23.75MHz HDLCDCLK */ |
55 | +static const VMStateDescription vmstate_m_mve = { | 52 | + 100000000, /* 100MHz DDR4_REF_CLK */ |
56 | + .name = "cpu/m/mve", | ||
57 | + .version_id = 1, | ||
58 | + .minimum_version_id = 1, | ||
59 | + .needed = mve_needed, | ||
60 | + .fields = (VMStateField[]) { | ||
61 | + VMSTATE_UINT32(env.v7m.vpr, ARMCPU), | ||
62 | + VMSTATE_END_OF_LIST() | ||
63 | + }, | ||
64 | +}; | 53 | +}; |
65 | + | 54 | + |
66 | static const VMStateDescription vmstate_m = { | 55 | static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, |
67 | .name = "cpu/m", | 56 | const RAMInfo *raminfo) |
68 | .version_id = 4, | 57 | { |
69 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | 58 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
70 | &vmstate_m_other_sp, | 59 | MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); |
71 | &vmstate_m_v8m, | 60 | MemoryRegion *sysmem = get_system_memory(); |
72 | &vmstate_m_fp, | 61 | DeviceState *gicdev; |
73 | + &vmstate_m_mve, | 62 | + QList *oscclk; |
74 | NULL | 63 | |
64 | mms->clk = clock_new(OBJECT(machine), "CLK"); | ||
65 | clock_set_hz(mms->clk, CLK_FRQ); | ||
66 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
67 | } | ||
75 | } | 68 | } |
76 | }; | 69 | |
77 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | 70 | + for (int i = 0; i < ARRAY_SIZE(mms->spi); i++) { |
78 | index XXXXXXX..XXXXXXX 100644 | 71 | + g_autofree char *s = g_strdup_printf("spi%d", i); |
79 | --- a/target/arm/translate-vfp.c | 72 | + hwaddr baseaddr = 0xe0104000 + i * 0x1000; |
80 | +++ b/target/arm/translate-vfp.c | 73 | + |
81 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | 74 | + object_initialize_child(OBJECT(mms), s, &mms->spi[i], TYPE_PL022); |
82 | return FPSysRegCheckFailed; | 75 | + sysbus_realize(SYS_BUS_DEVICE(&mms->spi[i]), &error_fatal); |
83 | } | 76 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->spi[i]), 0, baseaddr); |
84 | break; | 77 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->spi[i]), 0, |
85 | + case ARM_VFP_VPR: | 78 | + qdev_get_gpio_in(gicdev, 22 + i)); |
86 | + case ARM_VFP_P0: | ||
87 | + if (!dc_isar_feature(aa32_mve, s)) { | ||
88 | + return FPSysRegCheckFailed; | ||
89 | + } | ||
90 | + break; | ||
91 | default: | ||
92 | return FPSysRegCheckFailed; | ||
93 | } | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
95 | tcg_temp_free_i32(sfpa); | ||
96 | break; | ||
97 | } | ||
98 | + case ARM_VFP_VPR: | ||
99 | + /* Behaves as NOP if not privileged */ | ||
100 | + if (IS_USER(s)) { | ||
101 | + break; | ||
102 | + } | ||
103 | + tmp = loadfn(s, opaque); | ||
104 | + store_cpu_field(tmp, v7m.vpr); | ||
105 | + break; | ||
106 | + case ARM_VFP_P0: | ||
107 | + { | ||
108 | + TCGv_i32 vpr; | ||
109 | + tmp = loadfn(s, opaque); | ||
110 | + vpr = load_cpu_field(v7m.vpr); | ||
111 | + tcg_gen_deposit_i32(vpr, vpr, tmp, | ||
112 | + R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | ||
113 | + store_cpu_field(vpr, v7m.vpr); | ||
114 | + tcg_temp_free_i32(tmp); | ||
115 | + break; | ||
116 | + } | 79 | + } |
117 | default: | 80 | + |
118 | g_assert_not_reached(); | 81 | + object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); |
119 | } | 82 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-cfg0", 0); |
120 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | 83 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-cfg4", 0x2); |
121 | tcg_temp_free_i32(fpscr); | 84 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-aid", 0x00200008); |
122 | break; | 85 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-id", 0x41055360); |
123 | } | 86 | + oscclk = qlist_new(); |
124 | + case ARM_VFP_VPR: | 87 | + for (int i = 0; i < ARRAY_SIZE(an536_oscclk); i++) { |
125 | + /* Behaves as NOP if not privileged */ | 88 | + qlist_append_int(oscclk, an536_oscclk[i]); |
126 | + if (IS_USER(s)) { | 89 | + } |
127 | + break; | 90 | + qdev_prop_set_array(DEVICE(&mms->scc), "oscclk", oscclk); |
128 | + } | 91 | + sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); |
129 | + tmp = load_cpu_field(v7m.vpr); | 92 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->scc), 0, 0xe0200000); |
130 | + storefn(s, opaque, tmp); | 93 | + |
131 | + break; | 94 | + create_unimplemented_device("i2s-audio", 0xe0201000, 0x1000); |
132 | + case ARM_VFP_P0: | 95 | + |
133 | + tmp = load_cpu_field(v7m.vpr); | 96 | + object_initialize_child(OBJECT(mms), "fpgaio", &mms->fpgaio, |
134 | + tcg_gen_extract_i32(tmp, tmp, R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | 97 | + TYPE_MPS2_FPGAIO); |
135 | + storefn(s, opaque, tmp); | 98 | + qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", an536_oscclk[1]); |
136 | + break; | 99 | + qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "num-leds", 10); |
137 | default: | 100 | + qdev_prop_set_bit(DEVICE(&mms->fpgaio), "has-switches", true); |
138 | g_assert_not_reached(); | 101 | + qdev_prop_set_bit(DEVICE(&mms->fpgaio), "has-dbgctrl", false); |
139 | } | 102 | + sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); |
103 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0xe0202000); | ||
104 | + | ||
105 | + create_unimplemented_device("clcd", 0xe0209000, 0x1000); | ||
106 | + | ||
107 | + object_initialize_child(OBJECT(mms), "rtc", &mms->rtc, TYPE_PL031); | ||
108 | + sysbus_realize(SYS_BUS_DEVICE(&mms->rtc), &error_fatal); | ||
109 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->rtc), 0, 0xe020a000); | ||
110 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->rtc), 0, | ||
111 | + qdev_get_gpio_in(gicdev, 4)); | ||
112 | + | ||
113 | + /* | ||
114 | + * In hardware this is a LAN9220; the LAN9118 is software compatible | ||
115 | + * except that it doesn't support the checksum-offload feature. | ||
116 | + */ | ||
117 | + lan9118_init(0xe0300000, | ||
118 | + qdev_get_gpio_in(gicdev, 18)); | ||
119 | + | ||
120 | + create_unimplemented_device("usb", 0xe0301000, 0x1000); | ||
121 | + create_unimplemented_device("qspi-write-config", 0xe0600000, 0x1000); | ||
122 | + | ||
123 | mms->bootinfo.ram_size = machine->ram_size; | ||
124 | mms->bootinfo.board_id = -1; | ||
125 | mms->bootinfo.loader_start = mmc->loader_start; | ||
140 | -- | 126 | -- |
141 | 2.20.1 | 127 | 2.34.1 |
142 | 128 | ||
143 | 129 | diff view generated by jsdifflib |
1 | The official punctuation for Arm CPU names uses a hyphen, like | 1 | Add documentation for the mps3-an536 board type. |
---|---|---|---|
2 | "Cortex-A9". We mostly follow this, but in a few places usage | ||
3 | without the hyphen has crept in. Fix those so we consistently | ||
4 | use the same way of writing the CPU name. | ||
5 | |||
6 | This commit was created with: | ||
7 | git grep -z -l 'Cortex ' | xargs -0 sed -i 's/Cortex /Cortex-/' | ||
8 | 2 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Message-id: 20240206132931.38376-14-peter.maydell@linaro.org |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Message-id: 20210527095152.10968-1-peter.maydell@linaro.org | ||
14 | --- | 6 | --- |
15 | docs/system/arm/aspeed.rst | 4 ++-- | 7 | docs/system/arm/mps2.rst | 37 ++++++++++++++++++++++++++++++++++--- |
16 | docs/system/arm/nuvoton.rst | 6 +++--- | 8 | 1 file changed, 34 insertions(+), 3 deletions(-) |
17 | docs/system/arm/sabrelite.rst | 2 +- | ||
18 | include/hw/arm/allwinner-h3.h | 2 +- | ||
19 | hw/arm/aspeed.c | 6 +++--- | ||
20 | hw/arm/mcimx6ul-evk.c | 2 +- | ||
21 | hw/arm/mcimx7d-sabre.c | 2 +- | ||
22 | hw/arm/npcm7xx_boards.c | 4 ++-- | ||
23 | hw/arm/sabrelite.c | 2 +- | ||
24 | hw/misc/npcm7xx_clk.c | 2 +- | ||
25 | 10 files changed, 16 insertions(+), 16 deletions(-) | ||
26 | 9 | ||
27 | diff --git a/docs/system/arm/aspeed.rst b/docs/system/arm/aspeed.rst | 10 | diff --git a/docs/system/arm/mps2.rst b/docs/system/arm/mps2.rst |
28 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/docs/system/arm/aspeed.rst | 12 | --- a/docs/system/arm/mps2.rst |
30 | +++ b/docs/system/arm/aspeed.rst | 13 | +++ b/docs/system/arm/mps2.rst |
31 | @@ -XXX,XX +XXX,XX @@ The QEMU Aspeed machines model BMCs of various OpenPOWER systems and | ||
32 | Aspeed evaluation boards. They are based on different releases of the | ||
33 | Aspeed SoC : the AST2400 integrating an ARM926EJ-S CPU (400MHz), the | ||
34 | AST2500 with an ARM1176JZS CPU (800MHz) and more recently the AST2600 | ||
35 | -with dual cores ARM Cortex A7 CPUs (1.2GHz). | ||
36 | +with dual cores ARM Cortex-A7 CPUs (1.2GHz). | ||
37 | |||
38 | The SoC comes with RAM, Gigabit ethernet, USB, SD/MMC, USB, SPI, I2C, | ||
39 | etc. | ||
40 | @@ -XXX,XX +XXX,XX @@ AST2500 SoC based machines : | ||
41 | |||
42 | AST2600 SoC based machines : | ||
43 | |||
44 | -- ``ast2600-evb`` Aspeed AST2600 Evaluation board (Cortex A7) | ||
45 | +- ``ast2600-evb`` Aspeed AST2600 Evaluation board (Cortex-A7) | ||
46 | - ``tacoma-bmc`` OpenPOWER Witherspoon POWER9 AST2600 BMC | ||
47 | |||
48 | Supported devices | ||
49 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/docs/system/arm/nuvoton.rst | ||
52 | +++ b/docs/system/arm/nuvoton.rst | ||
53 | @@ -XXX,XX +XXX,XX @@ Nuvoton iBMC boards (``npcm750-evb``, ``quanta-gsj``) | ||
54 | |||
55 | The `Nuvoton iBMC`_ chips (NPCM7xx) are a family of ARM-based SoCs that are | ||
56 | designed to be used as Baseboard Management Controllers (BMCs) in various | ||
57 | -servers. They all feature one or two ARM Cortex A9 CPU cores, as well as an | ||
58 | +servers. They all feature one or two ARM Cortex-A9 CPU cores, as well as an | ||
59 | assortment of peripherals targeted for either Enterprise or Data Center / | ||
60 | Hyperscale applications. The former is a superset of the latter, so NPCM750 has | ||
61 | all the peripherals of NPCM730 and more. | ||
62 | |||
63 | .. _Nuvoton iBMC: https://www.nuvoton.com/products/cloud-computing/ibmc/ | ||
64 | |||
65 | -The NPCM750 SoC has two Cortex A9 cores and is targeted for the Enterprise | ||
66 | +The NPCM750 SoC has two Cortex-A9 cores and is targeted for the Enterprise | ||
67 | segment. The following machines are based on this chip : | ||
68 | |||
69 | - ``npcm750-evb`` Nuvoton NPCM750 Evaluation board | ||
70 | |||
71 | -The NPCM730 SoC has two Cortex A9 cores and is targeted for Data Center and | ||
72 | +The NPCM730 SoC has two Cortex-A9 cores and is targeted for Data Center and | ||
73 | Hyperscale applications. The following machines are based on this chip : | ||
74 | |||
75 | - ``quanta-gsj`` Quanta GSJ server BMC | ||
76 | diff --git a/docs/system/arm/sabrelite.rst b/docs/system/arm/sabrelite.rst | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/docs/system/arm/sabrelite.rst | ||
79 | +++ b/docs/system/arm/sabrelite.rst | ||
80 | @@ -XXX,XX +XXX,XX @@ Supported devices | ||
81 | |||
82 | The SABRE Lite machine supports the following devices: | ||
83 | |||
84 | - * Up to 4 Cortex A9 cores | ||
85 | + * Up to 4 Cortex-A9 cores | ||
86 | * Generic Interrupt Controller | ||
87 | * 1 Clock Controller Module | ||
88 | * 1 System Reset Controller | ||
89 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/include/hw/arm/allwinner-h3.h | ||
92 | +++ b/include/hw/arm/allwinner-h3.h | ||
93 | @@ -XXX,XX +XXX,XX @@ | 14 | @@ -XXX,XX +XXX,XX @@ |
94 | */ | 15 | -Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``, ``mps3-an547``) |
95 | 16 | -========================================================================================================================================================= | |
96 | /* | 17 | +Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``, ``mps3-an536``, ``mps3-an547``) |
97 | - * The Allwinner H3 is a System on Chip containing four ARM Cortex A7 | 18 | +========================================================================================================================================================================= |
98 | + * The Allwinner H3 is a System on Chip containing four ARM Cortex-A7 | 19 | |
99 | * processor cores. Features and specifications include DDR2/DDR3 memory, | 20 | -These board models all use Arm M-profile CPUs. |
100 | * SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and | 21 | +These board models use Arm M-profile or R-profile CPUs. |
101 | * various I/O modules. | 22 | |
102 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 23 | The Arm MPS2, MPS2+ and MPS3 dev boards are FPGA based (the 2+ has a |
103 | index XXXXXXX..XXXXXXX 100644 | 24 | bigger FPGA but is otherwise the same as the 2; the 3 has a bigger |
104 | --- a/hw/arm/aspeed.c | 25 | @@ -XXX,XX +XXX,XX @@ FPGA image. |
105 | +++ b/hw/arm/aspeed.c | 26 | |
106 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_ast2600_evb_class_init(ObjectClass *oc, void *data) | 27 | QEMU models the following FPGA images: |
107 | MachineClass *mc = MACHINE_CLASS(oc); | 28 | |
108 | AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc); | 29 | +FPGA images using M-profile CPUs: |
109 | 30 | + | |
110 | - mc->desc = "Aspeed AST2600 EVB (Cortex A7)"; | 31 | ``mps2-an385`` |
111 | + mc->desc = "Aspeed AST2600 EVB (Cortex-A7)"; | 32 | Cortex-M3 as documented in Arm Application Note AN385 |
112 | amc->soc_name = "ast2600-a1"; | 33 | ``mps2-an386`` |
113 | amc->hw_strap1 = AST2600_EVB_HW_STRAP1; | 34 | @@ -XXX,XX +XXX,XX @@ QEMU models the following FPGA images: |
114 | amc->hw_strap2 = AST2600_EVB_HW_STRAP2; | 35 | ``mps3-an547`` |
115 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_tacoma_class_init(ObjectClass *oc, void *data) | 36 | Cortex-M55 on an MPS3, as documented in Arm Application Note AN547 |
116 | MachineClass *mc = MACHINE_CLASS(oc); | 37 | |
117 | AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc); | 38 | +FPGA images using R-profile CPUs: |
118 | 39 | + | |
119 | - mc->desc = "OpenPOWER Tacoma BMC (Cortex A7)"; | 40 | +``mps3-an536`` |
120 | + mc->desc = "OpenPOWER Tacoma BMC (Cortex-A7)"; | 41 | + Dual Cortex-R52 on an MPS3, as documented in Arm Application Note AN536 |
121 | amc->soc_name = "ast2600-a1"; | 42 | + |
122 | amc->hw_strap1 = TACOMA_BMC_HW_STRAP1; | 43 | Differences between QEMU and real hardware: |
123 | amc->hw_strap2 = TACOMA_BMC_HW_STRAP2; | 44 | |
124 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_rainier_class_init(ObjectClass *oc, void *data) | 45 | - AN385/AN386 remapping of low 16K of memory to either ZBT SSRAM1 or to |
125 | MachineClass *mc = MACHINE_CLASS(oc); | 46 | @@ -XXX,XX +XXX,XX @@ Differences between QEMU and real hardware: |
126 | AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc); | 47 | flash, but only as simple ROM, so attempting to rewrite the flash |
127 | 48 | from the guest will fail | |
128 | - mc->desc = "IBM Rainier BMC (Cortex A7)"; | 49 | - QEMU does not model the USB controller in MPS3 boards |
129 | + mc->desc = "IBM Rainier BMC (Cortex-A7)"; | 50 | +- AN536 does not support runtime control of CPU reset and halt via |
130 | amc->soc_name = "ast2600-a1"; | 51 | + the SCC CFG_REG0 register. |
131 | amc->hw_strap1 = RAINIER_BMC_HW_STRAP1; | 52 | +- AN536 does not support enabling or disabling the flash and ATCM |
132 | amc->hw_strap2 = RAINIER_BMC_HW_STRAP2; | 53 | + interfaces via the SCC CFG_REG1 register. |
133 | diff --git a/hw/arm/mcimx6ul-evk.c b/hw/arm/mcimx6ul-evk.c | 54 | +- AN536 does not support setting of the initial vector table |
134 | index XXXXXXX..XXXXXXX 100644 | 55 | + base address via the SCC CFG_REG6 and CFG_REG7 register config, |
135 | --- a/hw/arm/mcimx6ul-evk.c | 56 | + and does not provide a mechanism for specifying these values at |
136 | +++ b/hw/arm/mcimx6ul-evk.c | 57 | + startup, so all guest images must be built to start from TCM |
137 | @@ -XXX,XX +XXX,XX @@ static void mcimx6ul_evk_init(MachineState *machine) | 58 | + (i.e. to expect the interrupt vector base at 0 from reset). |
138 | 59 | +- AN536 defaults to only creating a single CPU; this is the equivalent | |
139 | static void mcimx6ul_evk_machine_init(MachineClass *mc) | 60 | + of the way the real FPGA image usually runs with the second Cortex-R52 |
140 | { | 61 | + held in halt via the initial SCC CFG_REG0 register setting. You can |
141 | - mc->desc = "Freescale i.MX6UL Evaluation Kit (Cortex A7)"; | 62 | + create the second CPU with ``-smp 2``; both CPUs will then start |
142 | + mc->desc = "Freescale i.MX6UL Evaluation Kit (Cortex-A7)"; | 63 | + execution immediately on startup. |
143 | mc->init = mcimx6ul_evk_init; | 64 | + |
144 | mc->max_cpus = FSL_IMX6UL_NUM_CPUS; | 65 | +Note that for the AN536 the first UART is accessible only by |
145 | mc->default_ram_id = "mcimx6ul-evk.ram"; | 66 | +CPU0, and the second UART is accessible only by CPU1. The |
146 | diff --git a/hw/arm/mcimx7d-sabre.c b/hw/arm/mcimx7d-sabre.c | 67 | +first UART accessible shared between both CPUs is the third |
147 | index XXXXXXX..XXXXXXX 100644 | 68 | +UART. Guest software might therefore be built to use either |
148 | --- a/hw/arm/mcimx7d-sabre.c | 69 | +the first UART or the third UART; if you don't see any output |
149 | +++ b/hw/arm/mcimx7d-sabre.c | 70 | +from the UART you are looking at, try one of the others. |
150 | @@ -XXX,XX +XXX,XX @@ static void mcimx7d_sabre_init(MachineState *machine) | 71 | +(Even if the AN536 machine is started with a single CPU and so |
151 | 72 | +no "CPU1-only UART", the UART numbering remains the same, | |
152 | static void mcimx7d_sabre_machine_init(MachineClass *mc) | 73 | +with the third UART being the first of the shared ones.) |
153 | { | 74 | |
154 | - mc->desc = "Freescale i.MX7 DUAL SABRE (Cortex A7)"; | 75 | Machine-specific options |
155 | + mc->desc = "Freescale i.MX7 DUAL SABRE (Cortex-A7)"; | 76 | """""""""""""""""""""""" |
156 | mc->init = mcimx7d_sabre_init; | ||
157 | mc->max_cpus = FSL_IMX7_NUM_CPUS; | ||
158 | mc->default_ram_id = "mcimx7d-sabre.ram"; | ||
159 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/hw/arm/npcm7xx_boards.c | ||
162 | +++ b/hw/arm/npcm7xx_boards.c | ||
163 | @@ -XXX,XX +XXX,XX @@ static void npcm750_evb_machine_class_init(ObjectClass *oc, void *data) | ||
164 | |||
165 | npcm7xx_set_soc_type(nmc, TYPE_NPCM750); | ||
166 | |||
167 | - mc->desc = "Nuvoton NPCM750 Evaluation Board (Cortex A9)"; | ||
168 | + mc->desc = "Nuvoton NPCM750 Evaluation Board (Cortex-A9)"; | ||
169 | mc->init = npcm750_evb_init; | ||
170 | mc->default_ram_size = 512 * MiB; | ||
171 | }; | ||
172 | @@ -XXX,XX +XXX,XX @@ static void gsj_machine_class_init(ObjectClass *oc, void *data) | ||
173 | |||
174 | npcm7xx_set_soc_type(nmc, TYPE_NPCM730); | ||
175 | |||
176 | - mc->desc = "Quanta GSJ (Cortex A9)"; | ||
177 | + mc->desc = "Quanta GSJ (Cortex-A9)"; | ||
178 | mc->init = quanta_gsj_init; | ||
179 | mc->default_ram_size = 512 * MiB; | ||
180 | }; | ||
181 | diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c | ||
182 | index XXXXXXX..XXXXXXX 100644 | ||
183 | --- a/hw/arm/sabrelite.c | ||
184 | +++ b/hw/arm/sabrelite.c | ||
185 | @@ -XXX,XX +XXX,XX @@ static void sabrelite_init(MachineState *machine) | ||
186 | |||
187 | static void sabrelite_machine_init(MachineClass *mc) | ||
188 | { | ||
189 | - mc->desc = "Freescale i.MX6 Quad SABRE Lite Board (Cortex A9)"; | ||
190 | + mc->desc = "Freescale i.MX6 Quad SABRE Lite Board (Cortex-A9)"; | ||
191 | mc->init = sabrelite_init; | ||
192 | mc->max_cpus = FSL_IMX6_NUM_CPUS; | ||
193 | mc->ignore_memory_transaction_failures = true; | ||
194 | diff --git a/hw/misc/npcm7xx_clk.c b/hw/misc/npcm7xx_clk.c | ||
195 | index XXXXXXX..XXXXXXX 100644 | ||
196 | --- a/hw/misc/npcm7xx_clk.c | ||
197 | +++ b/hw/misc/npcm7xx_clk.c | ||
198 | @@ -XXX,XX +XXX,XX @@ | ||
199 | #define NPCM7XX_CLOCK_REF_HZ (25000000) | ||
200 | |||
201 | /* Register Field Definitions */ | ||
202 | -#define NPCM7XX_CLK_WDRCR_CA9C BIT(0) /* Cortex A9 Cores */ | ||
203 | +#define NPCM7XX_CLK_WDRCR_CA9C BIT(0) /* Cortex-A9 Cores */ | ||
204 | |||
205 | #define PLLCON_LOKI BIT(31) | ||
206 | #define PLLCON_LOKS BIT(30) | ||
207 | -- | 77 | -- |
208 | 2.20.1 | 78 | 2.34.1 |
209 | 79 | ||
210 | 80 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Jamie Iles <jamie@nuviainc.com> | ||
2 | 1 | ||
3 | The DAIF and PAC checks used raise_exception_ra to raise an exception | ||
4 | and unwind CPU state but raise_exception_ra is currently designed for | ||
5 | handling data aborts as the syndrome is partially precomputed and | ||
6 | encoded in the TB and then merged in merge_syn_data_abort when handling | ||
7 | the data abort. Using raise_exception_ra for DAIF and PAC checks | ||
8 | results in an empty syndrome being retrieved from data[2] in | ||
9 | restore_state_to_opc and setting ESR to 0. This manifested as: | ||
10 | |||
11 | kvm [571]: Unknown exception class: esr: 0x000000 – | ||
12 | Unknown/Uncategorized | ||
13 | |||
14 | when launching a KVM guest when the host qemu used a CPU supporting | ||
15 | EL2+pointer authentication and enabling pointer authentication in the | ||
16 | guest. | ||
17 | |||
18 | Rework raise_exception_ra such that the state is restored before raising | ||
19 | the exception so that the exception is not clobbered by | ||
20 | restore_state_to_opc. | ||
21 | |||
22 | Fixes: 0d43e1a2d29a ("target/arm: Add PAuth helpers") | ||
23 | Cc: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Signed-off-by: Jamie Iles <jamie@nuviainc.com> | ||
26 | [PMM: added comment] | ||
27 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
29 | --- | ||
30 | target/arm/op_helper.c | 11 +++++++++-- | ||
31 | 1 file changed, 9 insertions(+), 2 deletions(-) | ||
32 | |||
33 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/op_helper.c | ||
36 | +++ b/target/arm/op_helper.c | ||
37 | @@ -XXX,XX +XXX,XX @@ void raise_exception(CPUARMState *env, uint32_t excp, | ||
38 | void raise_exception_ra(CPUARMState *env, uint32_t excp, uint32_t syndrome, | ||
39 | uint32_t target_el, uintptr_t ra) | ||
40 | { | ||
41 | - CPUState *cs = do_raise_exception(env, excp, syndrome, target_el); | ||
42 | - cpu_loop_exit_restore(cs, ra); | ||
43 | + CPUState *cs = env_cpu(env); | ||
44 | + | ||
45 | + /* | ||
46 | + * restore_state_to_opc() will set env->exception.syndrome, so | ||
47 | + * we must restore CPU state here before setting the syndrome | ||
48 | + * the caller passed us, and cannot use cpu_loop_exit_restore(). | ||
49 | + */ | ||
50 | + cpu_restore_state(cs, ra, true); | ||
51 | + raise_exception(env, excp, syndrome, target_el); | ||
52 | } | ||
53 | |||
54 | uint64_t HELPER(neon_tbl)(CPUARMState *env, uint32_t desc, | ||
55 | -- | ||
56 | 2.20.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Jamie Iles <jamie@nuviainc.com> | ||
2 | 1 | ||
3 | Now that there are no other users of do_raise_exception, fold it into | ||
4 | raise_exception. | ||
5 | |||
6 | Cc: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Jamie Iles <jamie@nuviainc.com> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/op_helper.c | 12 ++---------- | ||
13 | 1 file changed, 2 insertions(+), 10 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/op_helper.c | ||
18 | +++ b/target/arm/op_helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #define SIGNBIT (uint32_t)0x80000000 | ||
21 | #define SIGNBIT64 ((uint64_t)1 << 63) | ||
22 | |||
23 | -static CPUState *do_raise_exception(CPUARMState *env, uint32_t excp, | ||
24 | - uint32_t syndrome, uint32_t target_el) | ||
25 | +void raise_exception(CPUARMState *env, uint32_t excp, | ||
26 | + uint32_t syndrome, uint32_t target_el) | ||
27 | { | ||
28 | CPUState *cs = env_cpu(env); | ||
29 | |||
30 | @@ -XXX,XX +XXX,XX @@ static CPUState *do_raise_exception(CPUARMState *env, uint32_t excp, | ||
31 | cs->exception_index = excp; | ||
32 | env->exception.syndrome = syndrome; | ||
33 | env->exception.target_el = target_el; | ||
34 | - | ||
35 | - return cs; | ||
36 | -} | ||
37 | - | ||
38 | -void raise_exception(CPUARMState *env, uint32_t excp, | ||
39 | - uint32_t syndrome, uint32_t target_el) | ||
40 | -{ | ||
41 | - CPUState *cs = do_raise_exception(env, excp, syndrome, target_el); | ||
42 | cpu_loop_exit(cs); | ||
43 | } | ||
44 | |||
45 | -- | ||
46 | 2.20.1 | ||
47 | |||
48 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Jamie Iles <jamie@nuviainc.com> | ||
2 | 1 | ||
3 | Now that raise_exception_ra restores the state before raising the | ||
4 | exception we can use restore_exception_ra to perform the state restore + | ||
5 | exception raising without clobbering the syndrome. | ||
6 | |||
7 | Cc: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Jamie Iles <jamie@nuviainc.com> | ||
10 | [PMM: Keep the one line of the comment that is still relevant] | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/mte_helper.c | 12 +++--------- | ||
15 | 1 file changed, 3 insertions(+), 9 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/mte_helper.c | ||
20 | +++ b/target/arm/mte_helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
22 | |||
23 | switch (tcf) { | ||
24 | case 1: | ||
25 | - /* | ||
26 | - * Tag check fail causes a synchronous exception. | ||
27 | - * | ||
28 | - * In restore_state_to_opc, we set the exception syndrome | ||
29 | - * for the load or store operation. Unwind first so we | ||
30 | - * may overwrite that with the syndrome for the tag check. | ||
31 | - */ | ||
32 | - cpu_restore_state(env_cpu(env), ra, true); | ||
33 | + /* Tag check fail causes a synchronous exception. */ | ||
34 | env->exception.vaddress = dirty_ptr; | ||
35 | |||
36 | is_write = FIELD_EX32(desc, MTEDESC, WRITE); | ||
37 | syn = syn_data_abort_no_iss(arm_current_el(env) != 0, 0, 0, 0, 0, | ||
38 | is_write, 0x11); | ||
39 | - raise_exception(env, EXCP_DATA_ABORT, syn, exception_target_el(env)); | ||
40 | + raise_exception_ra(env, EXCP_DATA_ABORT, syn, | ||
41 | + exception_target_el(env), ra); | ||
42 | /* noreturn, but fall through to the assert anyway */ | ||
43 | |||
44 | case 0: | ||
45 | -- | ||
46 | 2.20.1 | ||
47 | |||
48 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Jamie Iles <jamie@nuviainc.com> | ||
2 | 1 | ||
3 | The sequence cpu_restore_state() + raise_exception() is equivalent to | ||
4 | raise_exception_ra(), so use that instead. (In this case we never | ||
5 | cared about the syndrome value, because M-profile doesn't use the | ||
6 | syndrome; the old code was just written unnecessarily awkwardly.) | ||
7 | |||
8 | Cc: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Jamie Iles <jamie@nuviainc.com> | ||
11 | [PMM: Retain edited version of comment; rewrite commit message] | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/m_helper.c | 5 +---- | ||
16 | target/arm/op_helper.c | 9 +++------ | ||
17 | 2 files changed, 4 insertions(+), 10 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/m_helper.c | ||
22 | +++ b/target/arm/m_helper.c | ||
23 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
24 | limit = is_psp ? env->v7m.psplim[false] : env->v7m.msplim[false]; | ||
25 | |||
26 | if (val < limit) { | ||
27 | - CPUState *cs = env_cpu(env); | ||
28 | - | ||
29 | - cpu_restore_state(cs, GETPC(), true); | ||
30 | - raise_exception(env, EXCP_STKOF, 0, 1); | ||
31 | + raise_exception_ra(env, EXCP_STKOF, 0, 1, GETPC()); | ||
32 | } | ||
33 | |||
34 | if (is_psp) { | ||
35 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/op_helper.c | ||
38 | +++ b/target/arm/op_helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ void HELPER(v8m_stackcheck)(CPUARMState *env, uint32_t newvalue) | ||
40 | * raising an exception if the limit is breached. | ||
41 | */ | ||
42 | if (newvalue < v7m_sp_limit(env)) { | ||
43 | - CPUState *cs = env_cpu(env); | ||
44 | - | ||
45 | /* | ||
46 | * Stack limit exceptions are a rare case, so rather than syncing | ||
47 | - * PC/condbits before the call, we use cpu_restore_state() to | ||
48 | - * get them right before raising the exception. | ||
49 | + * PC/condbits before the call, we use raise_exception_ra() so | ||
50 | + * that cpu_restore_state() will sort them out. | ||
51 | */ | ||
52 | - cpu_restore_state(cs, GETPC(), true); | ||
53 | - raise_exception(env, EXCP_STKOF, 0, 1); | ||
54 | + raise_exception_ra(env, EXCP_STKOF, 0, 1, GETPC()); | ||
55 | } | ||
56 | } | ||
57 | |||
58 | -- | ||
59 | 2.20.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | For Arm BFDOT and BFMMLA, we need a version of round-to-odd | ||
4 | that overflows to infinity, instead of the max normal number. | ||
5 | |||
6 | Cc: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210525225817.400336-6-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/fpu/softfloat-types.h | 4 +++- | ||
13 | fpu/softfloat-parts.c.inc | 6 ++++-- | ||
14 | 2 files changed, 7 insertions(+), 3 deletions(-) | ||
15 | |||
16 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/fpu/softfloat-types.h | ||
19 | +++ b/include/fpu/softfloat-types.h | ||
20 | @@ -XXX,XX +XXX,XX @@ typedef enum __attribute__((__packed__)) { | ||
21 | float_round_up = 2, | ||
22 | float_round_to_zero = 3, | ||
23 | float_round_ties_away = 4, | ||
24 | - /* Not an IEEE rounding mode: round to the closest odd mantissa value */ | ||
25 | + /* Not an IEEE rounding mode: round to closest odd, overflow to max */ | ||
26 | float_round_to_odd = 5, | ||
27 | + /* Not an IEEE rounding mode: round to closest odd, overflow to inf */ | ||
28 | + float_round_to_odd_inf = 6, | ||
29 | } FloatRoundMode; | ||
30 | |||
31 | /* | ||
32 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/fpu/softfloat-parts.c.inc | ||
35 | +++ b/fpu/softfloat-parts.c.inc | ||
36 | @@ -XXX,XX +XXX,XX @@ static void partsN(uncanon)(FloatPartsN *p, float_status *s, | ||
37 | g_assert_not_reached(); | ||
38 | } | ||
39 | |||
40 | + overflow_norm = false; | ||
41 | switch (s->float_rounding_mode) { | ||
42 | case float_round_nearest_even: | ||
43 | - overflow_norm = false; | ||
44 | inc = ((p->frac_lo & roundeven_mask) != frac_lsbm1 ? frac_lsbm1 : 0); | ||
45 | break; | ||
46 | case float_round_ties_away: | ||
47 | - overflow_norm = false; | ||
48 | inc = frac_lsbm1; | ||
49 | break; | ||
50 | case float_round_to_zero: | ||
51 | @@ -XXX,XX +XXX,XX @@ static void partsN(uncanon)(FloatPartsN *p, float_status *s, | ||
52 | break; | ||
53 | case float_round_to_odd: | ||
54 | overflow_norm = true; | ||
55 | + /* fall through */ | ||
56 | + case float_round_to_odd_inf: | ||
57 | inc = p->frac_lo & frac_lsb ? 0 : round_mask; | ||
58 | break; | ||
59 | default: | ||
60 | @@ -XXX,XX +XXX,XX @@ static void partsN(uncanon)(FloatPartsN *p, float_status *s, | ||
61 | ? frac_lsbm1 : 0); | ||
62 | break; | ||
63 | case float_round_to_odd: | ||
64 | + case float_round_to_odd_inf: | ||
65 | inc = p->frac_lo & frac_lsb ? 0 : round_mask; | ||
66 | break; | ||
67 | default: | ||
68 | -- | ||
69 | 2.20.1 | ||
70 | |||
71 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
2 | 1 | ||
3 | This is BFMLAL{B,T} for both AArch64 AdvSIMD and SVE, | ||
4 | and VFMA{B,T}.BF16 for AArch32 NEON. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210525225817.400336-10-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper.h | 3 +++ | ||
12 | target/arm/neon-shared.decode | 3 +++ | ||
13 | target/arm/sve.decode | 3 +++ | ||
14 | target/arm/translate-a64.c | 13 +++++++++---- | ||
15 | target/arm/translate-neon.c | 9 +++++++++ | ||
16 | target/arm/translate-sve.c | 30 ++++++++++++++++++++++++++++++ | ||
17 | target/arm/vec_helper.c | 16 ++++++++++++++++ | ||
18 | 7 files changed, 73 insertions(+), 4 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/helper.h | ||
23 | +++ b/target/arm/helper.h | ||
24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_bfdot_idx, TCG_CALL_NO_RWG, | ||
25 | DEF_HELPER_FLAGS_5(gvec_bfmmla, TCG_CALL_NO_RWG, | ||
26 | void, ptr, ptr, ptr, ptr, i32) | ||
27 | |||
28 | +DEF_HELPER_FLAGS_6(gvec_bfmlal, TCG_CALL_NO_RWG, | ||
29 | + void, ptr, ptr, ptr, ptr, ptr, i32) | ||
30 | + | ||
31 | #ifdef TARGET_AARCH64 | ||
32 | #include "helper-a64.h" | ||
33 | #include "helper-sve.h" | ||
34 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/neon-shared.decode | ||
37 | +++ b/target/arm/neon-shared.decode | ||
38 | @@ -XXX,XX +XXX,XX @@ VUSMMLA 1111 1100 1.10 .... .... 1100 .1.0 .... \ | ||
39 | VMMLA_b16 1111 1100 0.00 .... .... 1100 .1.0 .... \ | ||
40 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
41 | |||
42 | +VFMA_b16 1111 110 0 0.11 .... .... 1000 . q:1 . 1 .... \ | ||
43 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
44 | + | ||
45 | VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | ||
46 | vn=%vn_dp vd=%vd_dp size=1 | ||
47 | VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
48 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/sve.decode | ||
51 | +++ b/target/arm/sve.decode | ||
52 | @@ -XXX,XX +XXX,XX @@ FMLALT_zzzw 01100100 10 1 ..... 10 0 00 1 ..... ..... @rda_rn_rm_e0 | ||
53 | FMLSLB_zzzw 01100100 10 1 ..... 10 1 00 0 ..... ..... @rda_rn_rm_e0 | ||
54 | FMLSLT_zzzw 01100100 10 1 ..... 10 1 00 1 ..... ..... @rda_rn_rm_e0 | ||
55 | |||
56 | +BFMLALB_zzzw 01100100 11 1 ..... 10 0 00 0 ..... ..... @rda_rn_rm_e0 | ||
57 | +BFMLALT_zzzw 01100100 11 1 ..... 10 0 00 1 ..... ..... @rda_rn_rm_e0 | ||
58 | + | ||
59 | ### SVE2 floating-point bfloat16 dot-product | ||
60 | BFDOT_zzzz 01100100 01 1 ..... 10 0 00 0 ..... ..... @rda_rn_rm_e0 | ||
61 | |||
62 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/target/arm/translate-a64.c | ||
65 | +++ b/target/arm/translate-a64.c | ||
66 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
67 | } | ||
68 | feature = dc_isar_feature(aa64_bf16, s); | ||
69 | break; | ||
70 | - case 0x1f: /* BFDOT */ | ||
71 | + case 0x1f: | ||
72 | switch (size) { | ||
73 | - case 1: | ||
74 | + case 1: /* BFDOT */ | ||
75 | + case 3: /* BFMLAL{B,T} */ | ||
76 | feature = dc_isar_feature(aa64_bf16, s); | ||
77 | break; | ||
78 | default: | ||
79 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
80 | case 0xd: /* BFMMLA */ | ||
81 | gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, 0, gen_helper_gvec_bfmmla); | ||
82 | return; | ||
83 | - case 0xf: /* BFDOT */ | ||
84 | + case 0xf: | ||
85 | switch (size) { | ||
86 | - case 1: | ||
87 | + case 1: /* BFDOT */ | ||
88 | gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, 0, gen_helper_gvec_bfdot); | ||
89 | break; | ||
90 | + case 3: /* BFMLAL{B,T} */ | ||
91 | + gen_gvec_op4_fpst(s, 1, rd, rn, rm, rd, false, is_q, | ||
92 | + gen_helper_gvec_bfmlal); | ||
93 | + break; | ||
94 | default: | ||
95 | g_assert_not_reached(); | ||
96 | } | ||
97 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
98 | index XXXXXXX..XXXXXXX 100644 | ||
99 | --- a/target/arm/translate-neon.c | ||
100 | +++ b/target/arm/translate-neon.c | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMMLA_b16(DisasContext *s, arg_VMMLA_b16 *a) | ||
102 | return do_neon_ddda(s, 7, a->vd, a->vn, a->vm, 0, | ||
103 | gen_helper_gvec_bfmmla); | ||
104 | } | ||
105 | + | ||
106 | +static bool trans_VFMA_b16(DisasContext *s, arg_VFMA_b16 *a) | ||
107 | +{ | ||
108 | + if (!dc_isar_feature(aa32_bf16, s)) { | ||
109 | + return false; | ||
110 | + } | ||
111 | + return do_neon_ddda_fpst(s, 7, a->vd, a->vn, a->vm, a->q, FPST_STD, | ||
112 | + gen_helper_gvec_bfmlal); | ||
113 | +} | ||
114 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/translate-sve.c | ||
117 | +++ b/target/arm/translate-sve.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFMMLA(DisasContext *s, arg_rrrr_esz *a) | ||
119 | } | ||
120 | return true; | ||
121 | } | ||
122 | + | ||
123 | +static bool do_BFMLAL_zzzw(DisasContext *s, arg_rrrr_esz *a, bool sel) | ||
124 | +{ | ||
125 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | ||
126 | + return false; | ||
127 | + } | ||
128 | + if (sve_access_check(s)) { | ||
129 | + TCGv_ptr status = fpstatus_ptr(FPST_FPCR); | ||
130 | + unsigned vsz = vec_full_reg_size(s); | ||
131 | + | ||
132 | + tcg_gen_gvec_4_ptr(vec_full_reg_offset(s, a->rd), | ||
133 | + vec_full_reg_offset(s, a->rn), | ||
134 | + vec_full_reg_offset(s, a->rm), | ||
135 | + vec_full_reg_offset(s, a->ra), | ||
136 | + status, vsz, vsz, sel, | ||
137 | + gen_helper_gvec_bfmlal); | ||
138 | + tcg_temp_free_ptr(status); | ||
139 | + } | ||
140 | + return true; | ||
141 | +} | ||
142 | + | ||
143 | +static bool trans_BFMLALB_zzzw(DisasContext *s, arg_rrrr_esz *a) | ||
144 | +{ | ||
145 | + return do_BFMLAL_zzzw(s, a, false); | ||
146 | +} | ||
147 | + | ||
148 | +static bool trans_BFMLALT_zzzw(DisasContext *s, arg_rrrr_esz *a) | ||
149 | +{ | ||
150 | + return do_BFMLAL_zzzw(s, a, true); | ||
151 | +} | ||
152 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/vec_helper.c | ||
155 | +++ b/target/arm/vec_helper.c | ||
156 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfmmla)(void *vd, void *vn, void *vm, void *va, uint32_t desc) | ||
157 | } | ||
158 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
159 | } | ||
160 | + | ||
161 | +void HELPER(gvec_bfmlal)(void *vd, void *vn, void *vm, void *va, | ||
162 | + void *stat, uint32_t desc) | ||
163 | +{ | ||
164 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
165 | + intptr_t sel = simd_data(desc); | ||
166 | + float32 *d = vd, *a = va; | ||
167 | + bfloat16 *n = vn, *m = vm; | ||
168 | + | ||
169 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
170 | + float32 nn = n[H2(i * 2 + sel)] << 16; | ||
171 | + float32 mm = m[H2(i * 2 + sel)] << 16; | ||
172 | + d[H4(i)] = float32_muladd(nn, mm, a[H4(i)], 0, stat); | ||
173 | + } | ||
174 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
175 | +} | ||
176 | -- | ||
177 | 2.20.1 | ||
178 | |||
179 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alexander Graf <agraf@csgraf.de> | ||
2 | 1 | ||
3 | Until now, Hypervisor.framework has only been available on x86_64 systems. | ||
4 | With Apple Silicon shipping now, it extends its reach to aarch64. To | ||
5 | prepare for support for multiple architectures, let's start moving common | ||
6 | code out into its own accel directory. | ||
7 | |||
8 | This patch moves the vCPU thread loop over. | ||
9 | |||
10 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
11 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
12 | Message-id: 20210519202253.76782-3-agraf@csgraf.de | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | {target/i386 => accel}/hvf/hvf-accel-ops.h | 0 | ||
17 | {target/i386 => accel}/hvf/hvf-accel-ops.c | 0 | ||
18 | target/i386/hvf/x86hvf.c | 2 +- | ||
19 | accel/hvf/meson.build | 1 + | ||
20 | target/i386/hvf/meson.build | 1 - | ||
21 | 5 files changed, 2 insertions(+), 2 deletions(-) | ||
22 | rename {target/i386 => accel}/hvf/hvf-accel-ops.h (100%) | ||
23 | rename {target/i386 => accel}/hvf/hvf-accel-ops.c (100%) | ||
24 | |||
25 | diff --git a/target/i386/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h | ||
26 | similarity index 100% | ||
27 | rename from target/i386/hvf/hvf-accel-ops.h | ||
28 | rename to accel/hvf/hvf-accel-ops.h | ||
29 | diff --git a/target/i386/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
30 | similarity index 100% | ||
31 | rename from target/i386/hvf/hvf-accel-ops.c | ||
32 | rename to accel/hvf/hvf-accel-ops.c | ||
33 | diff --git a/target/i386/hvf/x86hvf.c b/target/i386/hvf/x86hvf.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/i386/hvf/x86hvf.c | ||
36 | +++ b/target/i386/hvf/x86hvf.c | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | #include <Hypervisor/hv.h> | ||
39 | #include <Hypervisor/hv_vmx.h> | ||
40 | |||
41 | -#include "hvf-accel-ops.h" | ||
42 | +#include "accel/hvf/hvf-accel-ops.h" | ||
43 | |||
44 | void hvf_set_segment(struct CPUState *cpu, struct vmx_segment *vmx_seg, | ||
45 | SegmentCache *qseg, bool is_tr) | ||
46 | diff --git a/accel/hvf/meson.build b/accel/hvf/meson.build | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/accel/hvf/meson.build | ||
49 | +++ b/accel/hvf/meson.build | ||
50 | @@ -XXX,XX +XXX,XX @@ | ||
51 | hvf_ss = ss.source_set() | ||
52 | hvf_ss.add(files( | ||
53 | 'hvf-all.c', | ||
54 | + 'hvf-accel-ops.c', | ||
55 | )) | ||
56 | |||
57 | specific_ss.add_all(when: 'CONFIG_HVF', if_true: hvf_ss) | ||
58 | diff --git a/target/i386/hvf/meson.build b/target/i386/hvf/meson.build | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/i386/hvf/meson.build | ||
61 | +++ b/target/i386/hvf/meson.build | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | i386_softmmu_ss.add(when: [hvf, 'CONFIG_HVF'], if_true: files( | ||
64 | 'hvf.c', | ||
65 | - 'hvf-accel-ops.c', | ||
66 | 'x86.c', | ||
67 | 'x86_cpuid.c', | ||
68 | 'x86_decode.c', | ||
69 | -- | ||
70 | 2.20.1 | ||
71 | |||
72 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alexander Graf <agraf@csgraf.de> | ||
2 | 1 | ||
3 | Until now, Hypervisor.framework has only been available on x86_64 systems. | ||
4 | With Apple Silicon shipping now, it extends its reach to aarch64. To | ||
5 | prepare for support for multiple architectures, let's start moving common | ||
6 | code out into its own accel directory. | ||
7 | |||
8 | This patch moves a few internal struct and constant defines over. | ||
9 | |||
10 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
11 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
12 | Message-id: 20210519202253.76782-5-agraf@csgraf.de | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | include/sysemu/hvf_int.h | 30 ++++++++++++++++++++++++++++++ | ||
17 | target/i386/hvf/hvf-i386.h | 31 +------------------------------ | ||
18 | 2 files changed, 31 insertions(+), 30 deletions(-) | ||
19 | |||
20 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/include/sysemu/hvf_int.h | ||
23 | +++ b/include/sysemu/hvf_int.h | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | |||
26 | #include <Hypervisor/hv.h> | ||
27 | |||
28 | +/* hvf_slot flags */ | ||
29 | +#define HVF_SLOT_LOG (1 << 0) | ||
30 | + | ||
31 | +typedef struct hvf_slot { | ||
32 | + uint64_t start; | ||
33 | + uint64_t size; | ||
34 | + uint8_t *mem; | ||
35 | + int slot_id; | ||
36 | + uint32_t flags; | ||
37 | + MemoryRegion *region; | ||
38 | +} hvf_slot; | ||
39 | + | ||
40 | +typedef struct hvf_vcpu_caps { | ||
41 | + uint64_t vmx_cap_pinbased; | ||
42 | + uint64_t vmx_cap_procbased; | ||
43 | + uint64_t vmx_cap_procbased2; | ||
44 | + uint64_t vmx_cap_entry; | ||
45 | + uint64_t vmx_cap_exit; | ||
46 | + uint64_t vmx_cap_preemption_timer; | ||
47 | +} hvf_vcpu_caps; | ||
48 | + | ||
49 | +struct HVFState { | ||
50 | + AccelState parent; | ||
51 | + hvf_slot slots[32]; | ||
52 | + int num_slots; | ||
53 | + | ||
54 | + hvf_vcpu_caps *hvf_caps; | ||
55 | +}; | ||
56 | +extern HVFState *hvf_state; | ||
57 | + | ||
58 | void hvf_set_phys_mem(MemoryRegionSection *, bool); | ||
59 | void assert_hvf_ok(hv_return_t ret); | ||
60 | hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); | ||
61 | diff --git a/target/i386/hvf/hvf-i386.h b/target/i386/hvf/hvf-i386.h | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/i386/hvf/hvf-i386.h | ||
64 | +++ b/target/i386/hvf/hvf-i386.h | ||
65 | @@ -XXX,XX +XXX,XX @@ | ||
66 | |||
67 | #include "qemu/accel.h" | ||
68 | #include "sysemu/hvf.h" | ||
69 | +#include "sysemu/hvf_int.h" | ||
70 | #include "cpu.h" | ||
71 | #include "x86.h" | ||
72 | |||
73 | -/* hvf_slot flags */ | ||
74 | -#define HVF_SLOT_LOG (1 << 0) | ||
75 | - | ||
76 | -typedef struct hvf_slot { | ||
77 | - uint64_t start; | ||
78 | - uint64_t size; | ||
79 | - uint8_t *mem; | ||
80 | - int slot_id; | ||
81 | - uint32_t flags; | ||
82 | - MemoryRegion *region; | ||
83 | -} hvf_slot; | ||
84 | - | ||
85 | -typedef struct hvf_vcpu_caps { | ||
86 | - uint64_t vmx_cap_pinbased; | ||
87 | - uint64_t vmx_cap_procbased; | ||
88 | - uint64_t vmx_cap_procbased2; | ||
89 | - uint64_t vmx_cap_entry; | ||
90 | - uint64_t vmx_cap_exit; | ||
91 | - uint64_t vmx_cap_preemption_timer; | ||
92 | -} hvf_vcpu_caps; | ||
93 | - | ||
94 | -struct HVFState { | ||
95 | - AccelState parent; | ||
96 | - hvf_slot slots[32]; | ||
97 | - int num_slots; | ||
98 | - | ||
99 | - hvf_vcpu_caps *hvf_caps; | ||
100 | -}; | ||
101 | -extern HVFState *hvf_state; | ||
102 | - | ||
103 | void hvf_handle_io(CPUArchState *, uint16_t, void *, int, int, int); | ||
104 | |||
105 | #ifdef NEED_CPU_H | ||
106 | -- | ||
107 | 2.20.1 | ||
108 | |||
109 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alexander Graf <agraf@csgraf.de> | ||
2 | 1 | ||
3 | The hvf_set_phys_mem() function is only called within the same file. | ||
4 | Make it static. | ||
5 | |||
6 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
7 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
8 | Message-id: 20210519202253.76782-6-agraf@csgraf.de | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/sysemu/hvf_int.h | 1 - | ||
13 | accel/hvf/hvf-accel-ops.c | 2 +- | ||
14 | 2 files changed, 1 insertion(+), 2 deletions(-) | ||
15 | |||
16 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/sysemu/hvf_int.h | ||
19 | +++ b/include/sysemu/hvf_int.h | ||
20 | @@ -XXX,XX +XXX,XX @@ struct HVFState { | ||
21 | }; | ||
22 | extern HVFState *hvf_state; | ||
23 | |||
24 | -void hvf_set_phys_mem(MemoryRegionSection *, bool); | ||
25 | void assert_hvf_ok(hv_return_t ret); | ||
26 | hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); | ||
27 | int hvf_put_registers(CPUState *); | ||
28 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/accel/hvf/hvf-accel-ops.c | ||
31 | +++ b/accel/hvf/hvf-accel-ops.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static int do_hvf_set_memory(hvf_slot *slot, hv_memory_flags_t flags) | ||
33 | return 0; | ||
34 | } | ||
35 | |||
36 | -void hvf_set_phys_mem(MemoryRegionSection *section, bool add) | ||
37 | +static void hvf_set_phys_mem(MemoryRegionSection *section, bool add) | ||
38 | { | ||
39 | hvf_slot *mem; | ||
40 | MemoryRegion *area = section->mr; | ||
41 | -- | ||
42 | 2.20.1 | ||
43 | |||
44 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alexander Graf <agraf@csgraf.de> | ||
2 | 1 | ||
3 | The ARM version of Hypervisor.framework no longer defines these two | ||
4 | types, so let's just revert to standard ones. | ||
5 | |||
6 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
7 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
8 | Message-id: 20210519202253.76782-7-agraf@csgraf.de | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | accel/hvf/hvf-accel-ops.c | 6 +++--- | ||
13 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/accel/hvf/hvf-accel-ops.c | ||
18 | +++ b/accel/hvf/hvf-accel-ops.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static int do_hvf_set_memory(hvf_slot *slot, hv_memory_flags_t flags) | ||
20 | macslot->present = 1; | ||
21 | macslot->gpa_start = slot->start; | ||
22 | macslot->size = slot->size; | ||
23 | - ret = hv_vm_map((hv_uvaddr_t)slot->mem, slot->start, slot->size, flags); | ||
24 | + ret = hv_vm_map(slot->mem, slot->start, slot->size, flags); | ||
25 | assert_hvf_ok(ret); | ||
26 | return 0; | ||
27 | } | ||
28 | @@ -XXX,XX +XXX,XX @@ static void hvf_set_dirty_tracking(MemoryRegionSection *section, bool on) | ||
29 | /* protect region against writes; begin tracking it */ | ||
30 | if (on) { | ||
31 | slot->flags |= HVF_SLOT_LOG; | ||
32 | - hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
33 | + hv_vm_protect((uintptr_t)slot->start, (size_t)slot->size, | ||
34 | HV_MEMORY_READ); | ||
35 | /* stop tracking region*/ | ||
36 | } else { | ||
37 | slot->flags &= ~HVF_SLOT_LOG; | ||
38 | - hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
39 | + hv_vm_protect((uintptr_t)slot->start, (size_t)slot->size, | ||
40 | HV_MEMORY_READ | HV_MEMORY_WRITE); | ||
41 | } | ||
42 | } | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |