1 | target-arm queue: I have a lot more still in my to-review | 1 | Hi; this pullreq includes FEAT_LSE2 support, the new |
---|---|---|---|
2 | queue, but my rule of thumb is when I get to 50 patches or | 2 | bpim2u board, and some other smaller patchsets. |
3 | so to send out what I have. | ||
4 | 3 | ||
5 | thanks | 4 | thanks |
6 | -- PMM | 5 | -- PMM |
7 | 6 | ||
8 | The following changes since commit 9a7beaad3dbba982f7a461d676b55a5c3851d312: | 7 | The following changes since commit 369081c4558e7e940fa36ce59bf17b2e390f55d3: |
9 | 8 | ||
10 | Merge remote-tracking branch 'remotes/alistair/tags/pull-riscv-to-apply-20210304' into staging (2021-03-05 10:47:46 +0000) | 9 | Merge tag 'pull-tcg-20230605' of https://gitlab.com/rth7680/qemu into staging (2023-06-05 13:16:56 -0700) |
11 | 10 | ||
12 | are available in the Git repository at: | 11 | are available in the Git repository at: |
13 | 12 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210305 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230606 |
15 | 14 | ||
16 | for you to fetch changes up to 2c669ff88ec6733420a000103a2b8b9e93df4945: | 15 | for you to fetch changes up to f9ac778898cb28307e0f91421aba34d43c34b679: |
17 | 16 | ||
18 | hw/arm/mps2: Update old infocenter.arm.com URLs (2021-03-05 15:17:38 +0000) | 17 | target/arm: trap DCC access in user mode emulation (2023-06-06 10:19:40 +0100) |
19 | 18 | ||
20 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
21 | * sbsa-ref: remove cortex-a53 from list of supported cpus | 20 | target-arm queue: |
22 | * sbsa-ref: add 'max' to list of allowed cpus | 21 | * Support gdbstub (guest debug) in HVF |
23 | * target/arm: Add support for FEAT_SSBS, Speculative Store Bypass Safe | 22 | * xnlx-versal: Support CANFD controller |
24 | * npcm7xx: add EMC model | 23 | * bpim2u: New board model: Banana Pi BPI-M2 Ultra |
25 | * xlnx-zynqmp: Remove obsolete 'has_rpu' property | 24 | * Emulate FEAT_LSE2 |
26 | * target/arm: Speed up aarch64 TBL/TBX | 25 | * allow DC CVA[D]P in user mode emulation |
27 | * virtio-mmio: improve virtio-mmio get_dev_path alog | 26 | * trap DCC access in user mode emulation |
28 | * target/arm: Use TCF0 and TFSRE0 for unprivileged tag checks | ||
29 | * target/arm: Restrict v8M IDAU to TCG | ||
30 | * target/arm/cpu: Update coding style to make checkpatch.pl happy | ||
31 | * musicpal, tc6393xb, omap_lcdc, tcx: drop dead code for non-32-bit-RGB surfaces | ||
32 | * Add new board: mps3-an524 | ||
33 | 27 | ||
34 | ---------------------------------------------------------------- | 28 | ---------------------------------------------------------------- |
35 | Doug Evans (3): | 29 | Francesco Cagnin (4): |
36 | hw/net: Add npcm7xx emc model | 30 | arm: move KVM breakpoints helpers |
37 | hw/arm: Add npcm7xx emc model | 31 | hvf: handle access for more registers |
38 | tests/qtests: Add npcm7xx emc model test | 32 | hvf: add breakpoint handlers |
33 | hvf: add guest debugging handlers for Apple Silicon hosts | ||
39 | 34 | ||
40 | Marcin Juszkiewicz (2): | 35 | Richard Henderson (20): |
41 | sbsa-ref: remove cortex-a53 from list of supported cpus | 36 | target/arm: Add commentary for CPUARMState.exclusive_high |
42 | sbsa-ref: add 'max' to list of allowed cpus | 37 | target/arm: Add feature test for FEAT_LSE2 |
38 | target/arm: Introduce finalize_memop_{atom,pair} | ||
39 | target/arm: Use tcg_gen_qemu_ld_i128 for LDXP | ||
40 | target/arm: Use tcg_gen_qemu_{st, ld}_i128 for do_fp_{st, ld} | ||
41 | target/arm: Use tcg_gen_qemu_st_i128 for STZG, STZ2G | ||
42 | target/arm: Use tcg_gen_qemu_{ld, st}_i128 in gen_sve_{ld, st}r | ||
43 | target/arm: Sink gen_mte_check1 into load/store_exclusive | ||
44 | target/arm: Load/store integer pair with one tcg operation | ||
45 | target/arm: Hoist finalize_memop out of do_gpr_{ld, st} | ||
46 | target/arm: Hoist finalize_memop out of do_fp_{ld, st} | ||
47 | target/arm: Pass memop to gen_mte_check1* | ||
48 | target/arm: Pass single_memop to gen_mte_checkN | ||
49 | target/arm: Check alignment in helper_mte_check | ||
50 | target/arm: Add SCTLR.nAA to TBFLAG_A64 | ||
51 | target/arm: Relax ordered/atomic alignment checks for LSE2 | ||
52 | target/arm: Move mte check for store-exclusive | ||
53 | tests/tcg/aarch64: Use stz2g in mte-7.c | ||
54 | tests/tcg/multiarch: Adjust sigbus.c | ||
55 | target/arm: Enable FEAT_LSE2 for -cpu max | ||
43 | 56 | ||
44 | Peter Collingbourne (1): | 57 | Vikram Garhwal (4): |
45 | target/arm: Use TCF0 and TFSRE0 for unprivileged tag checks | 58 | hw/net/can: Introduce Xilinx Versal CANFD controller |
59 | xlnx-versal: Connect Xilinx VERSAL CANFD controllers | ||
60 | MAINTAINERS: Include canfd tests under Xilinx CAN | ||
61 | tests/qtest: Introduce tests for Xilinx VERSAL CANFD controller | ||
46 | 62 | ||
47 | Peter Maydell (34): | 63 | Zhuojia Shen (3): |
48 | hw/arm/musicpal: Remove dead code for non-32-bit-RGB surfaces | 64 | target/arm: allow DC CVA[D]P in user mode emulation |
49 | hw/display/tc6393xb: Remove dead code for handling non-32bpp surfaces | 65 | tests/tcg/aarch64: add DC CVA[D]P tests |
50 | hw/display/tc6393xb: Expand out macros in template header | 66 | target/arm: trap DCC access in user mode emulation |
51 | hw/display/tc6393xb: Inline tc6393xb_draw_graphic32() at its callsite | ||
52 | hw/display/omap_lcdc: Expand out macros in template header | ||
53 | hw/display/omap_lcdc: Drop broken bigendian ifdef | ||
54 | hw/display/omap_lcdc: Fix coding style issues in template header | ||
55 | hw/display/omap_lcdc: Inline template header into C file | ||
56 | hw/display/omap_lcdc: Delete unnecessary macro | ||
57 | hw/display/tcx: Drop unnecessary code for handling BGR format outputs | ||
58 | hw/arm/mps2-tz: Make SYSCLK frequency board-specific | ||
59 | hw/misc/mps2-scc: Support configurable number of OSCCLK values | ||
60 | hw/arm/mps2-tz: Correct the OSCCLK settings for mps2-an505 and mps2-an511 | ||
61 | hw/arm/mps2-tz: Make the OSCCLK settings be configurable per-board | ||
62 | hw/misc/mps2-fpgaio: Make number of LEDs configurable by board | ||
63 | hw/misc/mps2-fpgaio: Support SWITCH register | ||
64 | hw/arm/mps2-tz: Make FPGAIO switch and LED config per-board | ||
65 | hw/arm/mps2-tz: Condition IRQ splitting on number of CPUs, not board type | ||
66 | hw/arm/mps2-tz: Make number of IRQs board-specific | ||
67 | hw/misc/mps2-scc: Implement CFG_REG5 and CFG_REG6 for MPS3 AN524 | ||
68 | hw/arm/mps2-tz: Correct wrong interrupt numbers for DMA and SPI | ||
69 | hw/arm/mps2-tz: Allow PPCPortInfo structures to specify device interrupts | ||
70 | hw/arm/mps2-tz: Move device IRQ info to data structures | ||
71 | hw/arm/mps2-tz: Size the uart-irq-orgate based on the number of UARTs | ||
72 | hw/arm/mps2-tz: Allow boards to have different PPCInfo data | ||
73 | hw/arm/mps2-tz: Make RAM arrangement board-specific | ||
74 | hw/arm/mps2-tz: Set MachineClass default_ram info from RAMInfo data | ||
75 | hw/arm/mps2-tz: Support ROMs as well as RAMs | ||
76 | hw/arm/mps2-tz: Get armv7m_load_kernel() size argument from RAMInfo | ||
77 | hw/arm/mps2-tz: Add new mps3-an524 board | ||
78 | hw/arm/mps2-tz: Stub out USB controller for mps3-an524 | ||
79 | hw/arm/mps2-tz: Provide PL031 RTC on mps3-an524 | ||
80 | docs/system/arm/mps2.rst: Document the new mps3-an524 board | ||
81 | hw/arm/mps2: Update old infocenter.arm.com URLs | ||
82 | 67 | ||
83 | Philippe Mathieu-Daudé (4): | 68 | qianfan Zhao (11): |
84 | hw/arm/xlnx-zynqmp: Remove obsolete 'has_rpu' property | 69 | hw: arm: Add bananapi M2-Ultra and allwinner-r40 support |
85 | hw/i2c/npcm7xx_smbus: Simplify npcm7xx_smbus_init() | 70 | hw/arm/allwinner-r40: add Clock Control Unit |
86 | target/arm: Restrict v8M IDAU to TCG | 71 | hw: allwinner-r40: Complete uart devices |
87 | target/arm/cpu: Update coding style to make checkpatch.pl happy | 72 | hw: arm: allwinner-r40: Add i2c0 device |
73 | hw/misc: Rename axp209 to axp22x and add support AXP221 PMU | ||
74 | hw/arm/allwinner-r40: add SDRAM controller device | ||
75 | hw: sd: allwinner-sdhost: Add sun50i-a64 SoC support | ||
76 | hw: arm: allwinner-r40: Add emac and gmac support | ||
77 | hw: arm: allwinner-sramc: Add SRAM Controller support for R40 | ||
78 | tests: avocado: boot_linux_console: Add test case for bpim2u | ||
79 | docs: system: arm: Introduce bananapi_m2u | ||
88 | 80 | ||
89 | Rebecca Cran (3): | 81 | MAINTAINERS | 2 +- |
90 | target/arm: Add support for FEAT_SSBS, Speculative Store Bypass Safe | 82 | docs/system/arm/bananapi_m2u.rst | 139 +++ |
91 | target/arm: Enable FEAT_SSBS for "max" AARCH64 CPU | 83 | docs/system/arm/emulation.rst | 1 + |
92 | target/arm: Set ID_PFR2.SSBS to 1 for "max" 32-bit CPU | 84 | docs/system/arm/xlnx-versal-virt.rst | 31 + |
93 | 85 | docs/system/target-arm.rst | 1 + | |
94 | Richard Henderson (1): | 86 | include/hw/arm/allwinner-r40.h | 143 +++ |
95 | target/arm: Speed up aarch64 TBL/TBX | 87 | include/hw/arm/xlnx-versal.h | 12 + |
96 | 88 | include/hw/misc/allwinner-r40-ccu.h | 65 + | |
97 | schspa (1): | 89 | include/hw/misc/allwinner-r40-dramc.h | 108 ++ |
98 | virtio-mmio: improve virtio-mmio get_dev_path alog | 90 | include/hw/misc/allwinner-sramc.h | 69 ++ |
99 | 91 | include/hw/net/xlnx-versal-canfd.h | 87 ++ | |
100 | docs/system/arm/mps2.rst | 24 +- | 92 | include/hw/sd/allwinner-sdhost.h | 9 + |
101 | docs/system/arm/nuvoton.rst | 3 +- | 93 | include/sysemu/hvf.h | 37 + |
102 | hw/display/omap_lcd_template.h | 169 -------- | 94 | include/sysemu/hvf_int.h | 2 + |
103 | hw/display/tc6393xb_template.h | 72 ---- | 95 | target/arm/cpu.h | 16 +- |
104 | include/hw/arm/armsse.h | 4 +- | 96 | target/arm/hvf_arm.h | 7 + |
105 | include/hw/arm/npcm7xx.h | 2 + | 97 | target/arm/internals.h | 53 +- |
106 | include/hw/arm/xlnx-zynqmp.h | 2 - | 98 | target/arm/tcg/helper-a64.h | 3 + |
107 | include/hw/misc/armsse-cpuid.h | 2 +- | 99 | target/arm/tcg/translate-a64.h | 4 +- |
108 | include/hw/misc/armsse-mhu.h | 2 +- | 100 | target/arm/tcg/translate.h | 65 +- |
109 | include/hw/misc/iotkit-secctl.h | 2 +- | 101 | accel/hvf/hvf-accel-ops.c | 119 ++ |
110 | include/hw/misc/iotkit-sysctl.h | 2 +- | 102 | accel/hvf/hvf-all.c | 23 + |
111 | include/hw/misc/iotkit-sysinfo.h | 2 +- | 103 | hw/arm/allwinner-r40.c | 526 ++++++++ |
112 | include/hw/misc/mps2-fpgaio.h | 8 +- | 104 | hw/arm/bananapi_m2u.c | 145 +++ |
113 | include/hw/misc/mps2-scc.h | 10 +- | 105 | hw/arm/xlnx-versal-virt.c | 53 + |
114 | include/hw/net/npcm7xx_emc.h | 286 +++++++++++++ | 106 | hw/arm/xlnx-versal.c | 37 + |
115 | include/ui/console.h | 10 - | 107 | hw/misc/allwinner-r40-ccu.c | 209 ++++ |
116 | target/arm/cpu.h | 15 +- | 108 | hw/misc/allwinner-r40-dramc.c | 513 ++++++++ |
117 | target/arm/helper-a64.h | 2 +- | 109 | hw/misc/allwinner-sramc.c | 184 +++ |
118 | target/arm/internals.h | 6 + | 110 | hw/misc/axp209.c | 238 ---- |
119 | hw/arm/mps2-tz.c | 632 +++++++++++++++++++++++----- | 111 | hw/misc/axp2xx.c | 283 +++++ |
120 | hw/arm/mps2.c | 5 + | 112 | hw/net/can/xlnx-versal-canfd.c | 2107 +++++++++++++++++++++++++++++++++ |
121 | hw/arm/musicpal.c | 64 ++- | 113 | hw/sd/allwinner-sdhost.c | 72 +- |
122 | hw/arm/npcm7xx.c | 50 ++- | 114 | target/arm/cpu.c | 2 + |
123 | hw/arm/sbsa-ref.c | 2 +- | 115 | target/arm/debug_helper.c | 5 + |
124 | hw/arm/xlnx-zynqmp.c | 6 - | 116 | target/arm/helper.c | 6 +- |
125 | hw/display/omap_lcdc.c | 129 +++++- | 117 | target/arm/hvf/hvf.c | 750 +++++++++++- |
126 | hw/display/tc6393xb.c | 48 +-- | 118 | target/arm/hyp_gdbstub.c | 253 ++++ |
127 | hw/display/tcx.c | 31 +- | 119 | target/arm/kvm64.c | 276 ----- |
128 | hw/i2c/npcm7xx_smbus.c | 1 - | 120 | target/arm/tcg/cpu64.c | 1 + |
129 | hw/misc/armsse-cpuid.c | 2 +- | 121 | target/arm/tcg/helper-a64.c | 7 + |
130 | hw/misc/armsse-mhu.c | 2 +- | 122 | target/arm/tcg/hflags.c | 6 + |
131 | hw/misc/iotkit-sysctl.c | 2 +- | 123 | target/arm/tcg/mte_helper.c | 18 + |
132 | hw/misc/iotkit-sysinfo.c | 2 +- | 124 | target/arm/tcg/translate-a64.c | 477 +++++--- |
133 | hw/misc/mps2-fpgaio.c | 43 +- | 125 | target/arm/tcg/translate-sve.c | 106 +- |
134 | hw/misc/mps2-scc.c | 93 ++++- | 126 | target/arm/tcg/translate.c | 1 + |
135 | hw/net/npcm7xx_emc.c | 857 ++++++++++++++++++++++++++++++++++++++ | 127 | target/i386/hvf/hvf.c | 33 + |
136 | hw/virtio/virtio-mmio.c | 13 +- | 128 | tests/qtest/xlnx-canfd-test.c | 423 +++++++ |
137 | target/arm/cpu.c | 23 +- | 129 | tests/tcg/aarch64/dcpodp.c | 63 + |
138 | target/arm/cpu64.c | 5 + | 130 | tests/tcg/aarch64/dcpop.c | 63 + |
139 | target/arm/cpu_tcg.c | 8 + | 131 | tests/tcg/aarch64/mte-7.c | 3 +- |
140 | target/arm/helper-a64.c | 32 -- | 132 | tests/tcg/multiarch/sigbus.c | 13 +- |
141 | target/arm/helper.c | 39 +- | 133 | hw/arm/Kconfig | 14 +- |
142 | target/arm/mte_helper.c | 13 +- | 134 | hw/arm/meson.build | 1 + |
143 | target/arm/translate-a64.c | 70 +--- | 135 | hw/misc/Kconfig | 5 +- |
144 | target/arm/vec_helper.c | 48 +++ | 136 | hw/misc/meson.build | 5 +- |
145 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++++++++++++++ | 137 | hw/misc/trace-events | 26 +- |
146 | hw/net/meson.build | 1 + | 138 | hw/net/can/meson.build | 1 + |
147 | hw/net/trace-events | 17 + | 139 | hw/net/can/trace-events | 7 + |
148 | tests/qtest/meson.build | 3 +- | 140 | target/arm/meson.build | 3 +- |
149 | 49 files changed, 3098 insertions(+), 628 deletions(-) | 141 | tests/avocado/boot_linux_console.py | 176 +++ |
150 | delete mode 100644 hw/display/omap_lcd_template.h | 142 | tests/qtest/meson.build | 1 + |
151 | delete mode 100644 hw/display/tc6393xb_template.h | 143 | tests/tcg/aarch64/Makefile.target | 11 + |
152 | create mode 100644 include/hw/net/npcm7xx_emc.h | 144 | 63 files changed, 7386 insertions(+), 733 deletions(-) |
153 | create mode 100644 hw/net/npcm7xx_emc.c | 145 | create mode 100644 docs/system/arm/bananapi_m2u.rst |
154 | create mode 100644 tests/qtest/npcm7xx_emc-test.c | 146 | create mode 100644 include/hw/arm/allwinner-r40.h |
155 | 147 | create mode 100644 include/hw/misc/allwinner-r40-ccu.h | |
148 | create mode 100644 include/hw/misc/allwinner-r40-dramc.h | ||
149 | create mode 100644 include/hw/misc/allwinner-sramc.h | ||
150 | create mode 100644 include/hw/net/xlnx-versal-canfd.h | ||
151 | create mode 100644 hw/arm/allwinner-r40.c | ||
152 | create mode 100644 hw/arm/bananapi_m2u.c | ||
153 | create mode 100644 hw/misc/allwinner-r40-ccu.c | ||
154 | create mode 100644 hw/misc/allwinner-r40-dramc.c | ||
155 | create mode 100644 hw/misc/allwinner-sramc.c | ||
156 | delete mode 100644 hw/misc/axp209.c | ||
157 | create mode 100644 hw/misc/axp2xx.c | ||
158 | create mode 100644 hw/net/can/xlnx-versal-canfd.c | ||
159 | create mode 100644 target/arm/hyp_gdbstub.c | ||
160 | create mode 100644 tests/qtest/xlnx-canfd-test.c | ||
161 | create mode 100644 tests/tcg/aarch64/dcpodp.c | ||
162 | create mode 100644 tests/tcg/aarch64/dcpop.c | diff view generated by jsdifflib |
1 | Instead of hardcoding the MachineClass default_ram_size and | 1 | From: Francesco Cagnin <fcagnin@quarkslab.com> |
---|---|---|---|
2 | default_ram_id fields, set them on class creation by finding the | ||
3 | entry in the RAMInfo array which is marked as being the QEMU system | ||
4 | RAM. | ||
5 | 2 | ||
3 | These helpers will be also used for HVF. Aside from reformatting a | ||
4 | couple of comments for 'checkpatch.pl' and updating meson to compile | ||
5 | 'hyp_gdbstub.c', this is just code motion. | ||
6 | |||
7 | Signed-off-by: Francesco Cagnin <fcagnin@quarkslab.com> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20230601153107.81955-2-fcagnin@quarkslab.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-18-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | hw/arm/mps2-tz.c | 24 ++++++++++++++++++++++-- | 13 | target/arm/internals.h | 50 +++++++ |
11 | 1 file changed, 22 insertions(+), 2 deletions(-) | 14 | target/arm/hyp_gdbstub.c | 253 +++++++++++++++++++++++++++++++++++ |
15 | target/arm/kvm64.c | 276 --------------------------------------- | ||
16 | target/arm/meson.build | 3 +- | ||
17 | 4 files changed, 305 insertions(+), 277 deletions(-) | ||
18 | create mode 100644 target/arm/hyp_gdbstub.c | ||
12 | 19 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 20 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 22 | --- a/target/arm/internals.h |
16 | +++ b/hw/arm/mps2-tz.c | 23 | +++ b/target/arm/internals.h |
17 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_class_init(ObjectClass *oc, void *data) | 24 | @@ -XXX,XX +XXX,XX @@ static inline bool arm_fgt_active(CPUARMState *env, int el) |
18 | 25 | } | |
19 | mc->init = mps2tz_common_init; | 26 | |
20 | iic->check = mps2_tz_idau_check; | 27 | void assert_hflags_rebuild_correctly(CPUARMState *env); |
21 | - mc->default_ram_size = 16 * MiB; | 28 | + |
22 | - mc->default_ram_id = "mps.ram"; | 29 | +/* |
30 | + * Although the ARM implementation of hardware assisted debugging | ||
31 | + * allows for different breakpoints per-core, the current GDB | ||
32 | + * interface treats them as a global pool of registers (which seems to | ||
33 | + * be the case for x86, ppc and s390). As a result we store one copy | ||
34 | + * of registers which is used for all active cores. | ||
35 | + * | ||
36 | + * Write access is serialised by virtue of the GDB protocol which | ||
37 | + * updates things. Read access (i.e. when the values are copied to the | ||
38 | + * vCPU) is also gated by GDB's run control. | ||
39 | + * | ||
40 | + * This is not unreasonable as most of the time debugging kernels you | ||
41 | + * never know which core will eventually execute your function. | ||
42 | + */ | ||
43 | + | ||
44 | +typedef struct { | ||
45 | + uint64_t bcr; | ||
46 | + uint64_t bvr; | ||
47 | +} HWBreakpoint; | ||
48 | + | ||
49 | +/* | ||
50 | + * The watchpoint registers can cover more area than the requested | ||
51 | + * watchpoint so we need to store the additional information | ||
52 | + * somewhere. We also need to supply a CPUWatchpoint to the GDB stub | ||
53 | + * when the watchpoint is hit. | ||
54 | + */ | ||
55 | +typedef struct { | ||
56 | + uint64_t wcr; | ||
57 | + uint64_t wvr; | ||
58 | + CPUWatchpoint details; | ||
59 | +} HWWatchpoint; | ||
60 | + | ||
61 | +/* Maximum and current break/watch point counts */ | ||
62 | +extern int max_hw_bps, max_hw_wps; | ||
63 | +extern GArray *hw_breakpoints, *hw_watchpoints; | ||
64 | + | ||
65 | +#define cur_hw_wps (hw_watchpoints->len) | ||
66 | +#define cur_hw_bps (hw_breakpoints->len) | ||
67 | +#define get_hw_bp(i) (&g_array_index(hw_breakpoints, HWBreakpoint, i)) | ||
68 | +#define get_hw_wp(i) (&g_array_index(hw_watchpoints, HWWatchpoint, i)) | ||
69 | + | ||
70 | +bool find_hw_breakpoint(CPUState *cpu, target_ulong pc); | ||
71 | +int insert_hw_breakpoint(target_ulong pc); | ||
72 | +int delete_hw_breakpoint(target_ulong pc); | ||
73 | + | ||
74 | +bool check_watchpoint_in_range(int i, target_ulong addr); | ||
75 | +CPUWatchpoint *find_hw_watchpoint(CPUState *cpu, target_ulong addr); | ||
76 | +int insert_hw_watchpoint(target_ulong addr, target_ulong len, int type); | ||
77 | +int delete_hw_watchpoint(target_ulong addr, target_ulong len, int type); | ||
78 | #endif | ||
79 | diff --git a/target/arm/hyp_gdbstub.c b/target/arm/hyp_gdbstub.c | ||
80 | new file mode 100644 | ||
81 | index XXXXXXX..XXXXXXX | ||
82 | --- /dev/null | ||
83 | +++ b/target/arm/hyp_gdbstub.c | ||
84 | @@ -XXX,XX +XXX,XX @@ | ||
85 | +/* | ||
86 | + * ARM implementation of KVM and HVF hooks, 64 bit specific code | ||
87 | + * | ||
88 | + * Copyright Mian-M. Hamayun 2013, Virtual Open Systems | ||
89 | + * Copyright Alex Bennée 2014, Linaro | ||
90 | + * | ||
91 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
92 | + * See the COPYING file in the top-level directory. | ||
93 | + * | ||
94 | + */ | ||
95 | + | ||
96 | +#include "qemu/osdep.h" | ||
97 | +#include "cpu.h" | ||
98 | +#include "internals.h" | ||
99 | +#include "exec/gdbstub.h" | ||
100 | + | ||
101 | +/* Maximum and current break/watch point counts */ | ||
102 | +int max_hw_bps, max_hw_wps; | ||
103 | +GArray *hw_breakpoints, *hw_watchpoints; | ||
104 | + | ||
105 | +/** | ||
106 | + * insert_hw_breakpoint() | ||
107 | + * @addr: address of breakpoint | ||
108 | + * | ||
109 | + * See ARM ARM D2.9.1 for details but here we are only going to create | ||
110 | + * simple un-linked breakpoints (i.e. we don't chain breakpoints | ||
111 | + * together to match address and context or vmid). The hardware is | ||
112 | + * capable of fancier matching but that will require exposing that | ||
113 | + * fanciness to GDB's interface | ||
114 | + * | ||
115 | + * DBGBCR<n>_EL1, Debug Breakpoint Control Registers | ||
116 | + * | ||
117 | + * 31 24 23 20 19 16 15 14 13 12 9 8 5 4 3 2 1 0 | ||
118 | + * +------+------+-------+-----+----+------+-----+------+-----+---+ | ||
119 | + * | RES0 | BT | LBN | SSC | HMC| RES0 | BAS | RES0 | PMC | E | | ||
120 | + * +------+------+-------+-----+----+------+-----+------+-----+---+ | ||
121 | + * | ||
122 | + * BT: Breakpoint type (0 = unlinked address match) | ||
123 | + * LBN: Linked BP number (0 = unused) | ||
124 | + * SSC/HMC/PMC: Security, Higher and Priv access control (Table D-12) | ||
125 | + * BAS: Byte Address Select (RES1 for AArch64) | ||
126 | + * E: Enable bit | ||
127 | + * | ||
128 | + * DBGBVR<n>_EL1, Debug Breakpoint Value Registers | ||
129 | + * | ||
130 | + * 63 53 52 49 48 2 1 0 | ||
131 | + * +------+-----------+----------+-----+ | ||
132 | + * | RESS | VA[52:49] | VA[48:2] | 0 0 | | ||
133 | + * +------+-----------+----------+-----+ | ||
134 | + * | ||
135 | + * Depending on the addressing mode bits the top bits of the register | ||
136 | + * are a sign extension of the highest applicable VA bit. Some | ||
137 | + * versions of GDB don't do it correctly so we ensure they are correct | ||
138 | + * here so future PC comparisons will work properly. | ||
139 | + */ | ||
140 | + | ||
141 | +int insert_hw_breakpoint(target_ulong addr) | ||
142 | +{ | ||
143 | + HWBreakpoint brk = { | ||
144 | + .bcr = 0x1, /* BCR E=1, enable */ | ||
145 | + .bvr = sextract64(addr, 0, 53) | ||
146 | + }; | ||
147 | + | ||
148 | + if (cur_hw_bps >= max_hw_bps) { | ||
149 | + return -ENOBUFS; | ||
150 | + } | ||
151 | + | ||
152 | + brk.bcr = deposit32(brk.bcr, 1, 2, 0x3); /* PMC = 11 */ | ||
153 | + brk.bcr = deposit32(brk.bcr, 5, 4, 0xf); /* BAS = RES1 */ | ||
154 | + | ||
155 | + g_array_append_val(hw_breakpoints, brk); | ||
156 | + | ||
157 | + return 0; | ||
23 | +} | 158 | +} |
24 | + | 159 | + |
25 | +static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) | 160 | +/** |
161 | + * delete_hw_breakpoint() | ||
162 | + * @pc: address of breakpoint | ||
163 | + * | ||
164 | + * Delete a breakpoint and shuffle any above down | ||
165 | + */ | ||
166 | + | ||
167 | +int delete_hw_breakpoint(target_ulong pc) | ||
26 | +{ | 168 | +{ |
169 | + int i; | ||
170 | + for (i = 0; i < hw_breakpoints->len; i++) { | ||
171 | + HWBreakpoint *brk = get_hw_bp(i); | ||
172 | + if (brk->bvr == pc) { | ||
173 | + g_array_remove_index(hw_breakpoints, i); | ||
174 | + return 0; | ||
175 | + } | ||
176 | + } | ||
177 | + return -ENOENT; | ||
178 | +} | ||
179 | + | ||
180 | +/** | ||
181 | + * insert_hw_watchpoint() | ||
182 | + * @addr: address of watch point | ||
183 | + * @len: size of area | ||
184 | + * @type: type of watch point | ||
185 | + * | ||
186 | + * See ARM ARM D2.10. As with the breakpoints we can do some advanced | ||
187 | + * stuff if we want to. The watch points can be linked with the break | ||
188 | + * points above to make them context aware. However for simplicity | ||
189 | + * currently we only deal with simple read/write watch points. | ||
190 | + * | ||
191 | + * D7.3.11 DBGWCR<n>_EL1, Debug Watchpoint Control Registers | ||
192 | + * | ||
193 | + * 31 29 28 24 23 21 20 19 16 15 14 13 12 5 4 3 2 1 0 | ||
194 | + * +------+-------+------+----+-----+-----+-----+-----+-----+-----+---+ | ||
195 | + * | RES0 | MASK | RES0 | WT | LBN | SSC | HMC | BAS | LSC | PAC | E | | ||
196 | + * +------+-------+------+----+-----+-----+-----+-----+-----+-----+---+ | ||
197 | + * | ||
198 | + * MASK: num bits addr mask (0=none,01/10=res,11=3 bits (8 bytes)) | ||
199 | + * WT: 0 - unlinked, 1 - linked (not currently used) | ||
200 | + * LBN: Linked BP number (not currently used) | ||
201 | + * SSC/HMC/PAC: Security, Higher and Priv access control (Table D2-11) | ||
202 | + * BAS: Byte Address Select | ||
203 | + * LSC: Load/Store control (01: load, 10: store, 11: both) | ||
204 | + * E: Enable | ||
205 | + * | ||
206 | + * The bottom 2 bits of the value register are masked. Therefore to | ||
207 | + * break on any sizes smaller than an unaligned word you need to set | ||
208 | + * MASK=0, BAS=bit per byte in question. For larger regions (^2) you | ||
209 | + * need to ensure you mask the address as required and set BAS=0xff | ||
210 | + */ | ||
211 | + | ||
212 | +int insert_hw_watchpoint(target_ulong addr, target_ulong len, int type) | ||
213 | +{ | ||
214 | + HWWatchpoint wp = { | ||
215 | + .wcr = R_DBGWCR_E_MASK, /* E=1, enable */ | ||
216 | + .wvr = addr & (~0x7ULL), | ||
217 | + .details = { .vaddr = addr, .len = len } | ||
218 | + }; | ||
219 | + | ||
220 | + if (cur_hw_wps >= max_hw_wps) { | ||
221 | + return -ENOBUFS; | ||
222 | + } | ||
223 | + | ||
27 | + /* | 224 | + /* |
28 | + * Set mc->default_ram_size and default_ram_id from the | 225 | + * HMC=0 SSC=0 PAC=3 will hit EL0 or EL1, any security state, |
29 | + * information in mmc->raminfo. | 226 | + * valid whether EL3 is implemented or not |
30 | + */ | 227 | + */ |
31 | + MachineClass *mc = MACHINE_CLASS(mmc); | 228 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, PAC, 3); |
32 | + const RAMInfo *p; | 229 | + |
33 | + | 230 | + switch (type) { |
34 | + for (p = mmc->raminfo; p->name; p++) { | 231 | + case GDB_WATCHPOINT_READ: |
35 | + if (p->mrindex < 0) { | 232 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 1); |
36 | + /* Found the entry for "system memory" */ | 233 | + wp.details.flags = BP_MEM_READ; |
37 | + mc->default_ram_size = p->size; | 234 | + break; |
38 | + mc->default_ram_id = p->name; | 235 | + case GDB_WATCHPOINT_WRITE: |
39 | + return; | 236 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 2); |
237 | + wp.details.flags = BP_MEM_WRITE; | ||
238 | + break; | ||
239 | + case GDB_WATCHPOINT_ACCESS: | ||
240 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 3); | ||
241 | + wp.details.flags = BP_MEM_ACCESS; | ||
242 | + break; | ||
243 | + default: | ||
244 | + g_assert_not_reached(); | ||
245 | + break; | ||
246 | + } | ||
247 | + if (len <= 8) { | ||
248 | + /* we align the address and set the bits in BAS */ | ||
249 | + int off = addr & 0x7; | ||
250 | + int bas = (1 << len) - 1; | ||
251 | + | ||
252 | + wp.wcr = deposit32(wp.wcr, 5 + off, 8 - off, bas); | ||
253 | + } else { | ||
254 | + /* For ranges above 8 bytes we need to be a power of 2 */ | ||
255 | + if (is_power_of_2(len)) { | ||
256 | + int bits = ctz64(len); | ||
257 | + | ||
258 | + wp.wvr &= ~((1 << bits) - 1); | ||
259 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, MASK, bits); | ||
260 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, BAS, 0xff); | ||
261 | + } else { | ||
262 | + return -ENOBUFS; | ||
40 | + } | 263 | + } |
41 | + } | 264 | + } |
42 | + g_assert_not_reached(); | 265 | + |
266 | + g_array_append_val(hw_watchpoints, wp); | ||
267 | + return 0; | ||
268 | +} | ||
269 | + | ||
270 | +bool check_watchpoint_in_range(int i, target_ulong addr) | ||
271 | +{ | ||
272 | + HWWatchpoint *wp = get_hw_wp(i); | ||
273 | + uint64_t addr_top, addr_bottom = wp->wvr; | ||
274 | + int bas = extract32(wp->wcr, 5, 8); | ||
275 | + int mask = extract32(wp->wcr, 24, 4); | ||
276 | + | ||
277 | + if (mask) { | ||
278 | + addr_top = addr_bottom + (1 << mask); | ||
279 | + } else { | ||
280 | + /* | ||
281 | + * BAS must be contiguous but can offset against the base | ||
282 | + * address in DBGWVR | ||
283 | + */ | ||
284 | + addr_bottom = addr_bottom + ctz32(bas); | ||
285 | + addr_top = addr_bottom + clo32(bas); | ||
286 | + } | ||
287 | + | ||
288 | + if (addr >= addr_bottom && addr <= addr_top) { | ||
289 | + return true; | ||
290 | + } | ||
291 | + | ||
292 | + return false; | ||
293 | +} | ||
294 | + | ||
295 | +/** | ||
296 | + * delete_hw_watchpoint() | ||
297 | + * @addr: address of breakpoint | ||
298 | + * | ||
299 | + * Delete a breakpoint and shuffle any above down | ||
300 | + */ | ||
301 | + | ||
302 | +int delete_hw_watchpoint(target_ulong addr, target_ulong len, int type) | ||
303 | +{ | ||
304 | + int i; | ||
305 | + for (i = 0; i < cur_hw_wps; i++) { | ||
306 | + if (check_watchpoint_in_range(i, addr)) { | ||
307 | + g_array_remove_index(hw_watchpoints, i); | ||
308 | + return 0; | ||
309 | + } | ||
310 | + } | ||
311 | + return -ENOENT; | ||
312 | +} | ||
313 | + | ||
314 | +bool find_hw_breakpoint(CPUState *cpu, target_ulong pc) | ||
315 | +{ | ||
316 | + int i; | ||
317 | + | ||
318 | + for (i = 0; i < cur_hw_bps; i++) { | ||
319 | + HWBreakpoint *bp = get_hw_bp(i); | ||
320 | + if (bp->bvr == pc) { | ||
321 | + return true; | ||
322 | + } | ||
323 | + } | ||
324 | + return false; | ||
325 | +} | ||
326 | + | ||
327 | +CPUWatchpoint *find_hw_watchpoint(CPUState *cpu, target_ulong addr) | ||
328 | +{ | ||
329 | + int i; | ||
330 | + | ||
331 | + for (i = 0; i < cur_hw_wps; i++) { | ||
332 | + if (check_watchpoint_in_range(i, addr)) { | ||
333 | + return &get_hw_wp(i)->details; | ||
334 | + } | ||
335 | + } | ||
336 | + return NULL; | ||
337 | +} | ||
338 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
339 | index XXXXXXX..XXXXXXX 100644 | ||
340 | --- a/target/arm/kvm64.c | ||
341 | +++ b/target/arm/kvm64.c | ||
342 | @@ -XXX,XX +XXX,XX @@ | ||
343 | |||
344 | static bool have_guest_debug; | ||
345 | |||
346 | -/* | ||
347 | - * Although the ARM implementation of hardware assisted debugging | ||
348 | - * allows for different breakpoints per-core, the current GDB | ||
349 | - * interface treats them as a global pool of registers (which seems to | ||
350 | - * be the case for x86, ppc and s390). As a result we store one copy | ||
351 | - * of registers which is used for all active cores. | ||
352 | - * | ||
353 | - * Write access is serialised by virtue of the GDB protocol which | ||
354 | - * updates things. Read access (i.e. when the values are copied to the | ||
355 | - * vCPU) is also gated by GDB's run control. | ||
356 | - * | ||
357 | - * This is not unreasonable as most of the time debugging kernels you | ||
358 | - * never know which core will eventually execute your function. | ||
359 | - */ | ||
360 | - | ||
361 | -typedef struct { | ||
362 | - uint64_t bcr; | ||
363 | - uint64_t bvr; | ||
364 | -} HWBreakpoint; | ||
365 | - | ||
366 | -/* The watchpoint registers can cover more area than the requested | ||
367 | - * watchpoint so we need to store the additional information | ||
368 | - * somewhere. We also need to supply a CPUWatchpoint to the GDB stub | ||
369 | - * when the watchpoint is hit. | ||
370 | - */ | ||
371 | -typedef struct { | ||
372 | - uint64_t wcr; | ||
373 | - uint64_t wvr; | ||
374 | - CPUWatchpoint details; | ||
375 | -} HWWatchpoint; | ||
376 | - | ||
377 | -/* Maximum and current break/watch point counts */ | ||
378 | -int max_hw_bps, max_hw_wps; | ||
379 | -GArray *hw_breakpoints, *hw_watchpoints; | ||
380 | - | ||
381 | -#define cur_hw_wps (hw_watchpoints->len) | ||
382 | -#define cur_hw_bps (hw_breakpoints->len) | ||
383 | -#define get_hw_bp(i) (&g_array_index(hw_breakpoints, HWBreakpoint, i)) | ||
384 | -#define get_hw_wp(i) (&g_array_index(hw_watchpoints, HWWatchpoint, i)) | ||
385 | - | ||
386 | void kvm_arm_init_debug(KVMState *s) | ||
387 | { | ||
388 | have_guest_debug = kvm_check_extension(s, | ||
389 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_init_debug(KVMState *s) | ||
390 | return; | ||
43 | } | 391 | } |
44 | 392 | ||
45 | static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 393 | -/** |
46 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 394 | - * insert_hw_breakpoint() |
47 | mmc->numirq = 92; | 395 | - * @addr: address of breakpoint |
48 | mmc->raminfo = an505_raminfo; | 396 | - * |
49 | mmc->armsse_type = TYPE_IOTKIT; | 397 | - * See ARM ARM D2.9.1 for details but here we are only going to create |
50 | + mps2tz_set_default_ram_info(mmc); | 398 | - * simple un-linked breakpoints (i.e. we don't chain breakpoints |
399 | - * together to match address and context or vmid). The hardware is | ||
400 | - * capable of fancier matching but that will require exposing that | ||
401 | - * fanciness to GDB's interface | ||
402 | - * | ||
403 | - * DBGBCR<n>_EL1, Debug Breakpoint Control Registers | ||
404 | - * | ||
405 | - * 31 24 23 20 19 16 15 14 13 12 9 8 5 4 3 2 1 0 | ||
406 | - * +------+------+-------+-----+----+------+-----+------+-----+---+ | ||
407 | - * | RES0 | BT | LBN | SSC | HMC| RES0 | BAS | RES0 | PMC | E | | ||
408 | - * +------+------+-------+-----+----+------+-----+------+-----+---+ | ||
409 | - * | ||
410 | - * BT: Breakpoint type (0 = unlinked address match) | ||
411 | - * LBN: Linked BP number (0 = unused) | ||
412 | - * SSC/HMC/PMC: Security, Higher and Priv access control (Table D-12) | ||
413 | - * BAS: Byte Address Select (RES1 for AArch64) | ||
414 | - * E: Enable bit | ||
415 | - * | ||
416 | - * DBGBVR<n>_EL1, Debug Breakpoint Value Registers | ||
417 | - * | ||
418 | - * 63 53 52 49 48 2 1 0 | ||
419 | - * +------+-----------+----------+-----+ | ||
420 | - * | RESS | VA[52:49] | VA[48:2] | 0 0 | | ||
421 | - * +------+-----------+----------+-----+ | ||
422 | - * | ||
423 | - * Depending on the addressing mode bits the top bits of the register | ||
424 | - * are a sign extension of the highest applicable VA bit. Some | ||
425 | - * versions of GDB don't do it correctly so we ensure they are correct | ||
426 | - * here so future PC comparisons will work properly. | ||
427 | - */ | ||
428 | - | ||
429 | -static int insert_hw_breakpoint(target_ulong addr) | ||
430 | -{ | ||
431 | - HWBreakpoint brk = { | ||
432 | - .bcr = 0x1, /* BCR E=1, enable */ | ||
433 | - .bvr = sextract64(addr, 0, 53) | ||
434 | - }; | ||
435 | - | ||
436 | - if (cur_hw_bps >= max_hw_bps) { | ||
437 | - return -ENOBUFS; | ||
438 | - } | ||
439 | - | ||
440 | - brk.bcr = deposit32(brk.bcr, 1, 2, 0x3); /* PMC = 11 */ | ||
441 | - brk.bcr = deposit32(brk.bcr, 5, 4, 0xf); /* BAS = RES1 */ | ||
442 | - | ||
443 | - g_array_append_val(hw_breakpoints, brk); | ||
444 | - | ||
445 | - return 0; | ||
446 | -} | ||
447 | - | ||
448 | -/** | ||
449 | - * delete_hw_breakpoint() | ||
450 | - * @pc: address of breakpoint | ||
451 | - * | ||
452 | - * Delete a breakpoint and shuffle any above down | ||
453 | - */ | ||
454 | - | ||
455 | -static int delete_hw_breakpoint(target_ulong pc) | ||
456 | -{ | ||
457 | - int i; | ||
458 | - for (i = 0; i < hw_breakpoints->len; i++) { | ||
459 | - HWBreakpoint *brk = get_hw_bp(i); | ||
460 | - if (brk->bvr == pc) { | ||
461 | - g_array_remove_index(hw_breakpoints, i); | ||
462 | - return 0; | ||
463 | - } | ||
464 | - } | ||
465 | - return -ENOENT; | ||
466 | -} | ||
467 | - | ||
468 | -/** | ||
469 | - * insert_hw_watchpoint() | ||
470 | - * @addr: address of watch point | ||
471 | - * @len: size of area | ||
472 | - * @type: type of watch point | ||
473 | - * | ||
474 | - * See ARM ARM D2.10. As with the breakpoints we can do some advanced | ||
475 | - * stuff if we want to. The watch points can be linked with the break | ||
476 | - * points above to make them context aware. However for simplicity | ||
477 | - * currently we only deal with simple read/write watch points. | ||
478 | - * | ||
479 | - * D7.3.11 DBGWCR<n>_EL1, Debug Watchpoint Control Registers | ||
480 | - * | ||
481 | - * 31 29 28 24 23 21 20 19 16 15 14 13 12 5 4 3 2 1 0 | ||
482 | - * +------+-------+------+----+-----+-----+-----+-----+-----+-----+---+ | ||
483 | - * | RES0 | MASK | RES0 | WT | LBN | SSC | HMC | BAS | LSC | PAC | E | | ||
484 | - * +------+-------+------+----+-----+-----+-----+-----+-----+-----+---+ | ||
485 | - * | ||
486 | - * MASK: num bits addr mask (0=none,01/10=res,11=3 bits (8 bytes)) | ||
487 | - * WT: 0 - unlinked, 1 - linked (not currently used) | ||
488 | - * LBN: Linked BP number (not currently used) | ||
489 | - * SSC/HMC/PAC: Security, Higher and Priv access control (Table D2-11) | ||
490 | - * BAS: Byte Address Select | ||
491 | - * LSC: Load/Store control (01: load, 10: store, 11: both) | ||
492 | - * E: Enable | ||
493 | - * | ||
494 | - * The bottom 2 bits of the value register are masked. Therefore to | ||
495 | - * break on any sizes smaller than an unaligned word you need to set | ||
496 | - * MASK=0, BAS=bit per byte in question. For larger regions (^2) you | ||
497 | - * need to ensure you mask the address as required and set BAS=0xff | ||
498 | - */ | ||
499 | - | ||
500 | -static int insert_hw_watchpoint(target_ulong addr, | ||
501 | - target_ulong len, int type) | ||
502 | -{ | ||
503 | - HWWatchpoint wp = { | ||
504 | - .wcr = R_DBGWCR_E_MASK, /* E=1, enable */ | ||
505 | - .wvr = addr & (~0x7ULL), | ||
506 | - .details = { .vaddr = addr, .len = len } | ||
507 | - }; | ||
508 | - | ||
509 | - if (cur_hw_wps >= max_hw_wps) { | ||
510 | - return -ENOBUFS; | ||
511 | - } | ||
512 | - | ||
513 | - /* | ||
514 | - * HMC=0 SSC=0 PAC=3 will hit EL0 or EL1, any security state, | ||
515 | - * valid whether EL3 is implemented or not | ||
516 | - */ | ||
517 | - wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, PAC, 3); | ||
518 | - | ||
519 | - switch (type) { | ||
520 | - case GDB_WATCHPOINT_READ: | ||
521 | - wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 1); | ||
522 | - wp.details.flags = BP_MEM_READ; | ||
523 | - break; | ||
524 | - case GDB_WATCHPOINT_WRITE: | ||
525 | - wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 2); | ||
526 | - wp.details.flags = BP_MEM_WRITE; | ||
527 | - break; | ||
528 | - case GDB_WATCHPOINT_ACCESS: | ||
529 | - wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 3); | ||
530 | - wp.details.flags = BP_MEM_ACCESS; | ||
531 | - break; | ||
532 | - default: | ||
533 | - g_assert_not_reached(); | ||
534 | - break; | ||
535 | - } | ||
536 | - if (len <= 8) { | ||
537 | - /* we align the address and set the bits in BAS */ | ||
538 | - int off = addr & 0x7; | ||
539 | - int bas = (1 << len) - 1; | ||
540 | - | ||
541 | - wp.wcr = deposit32(wp.wcr, 5 + off, 8 - off, bas); | ||
542 | - } else { | ||
543 | - /* For ranges above 8 bytes we need to be a power of 2 */ | ||
544 | - if (is_power_of_2(len)) { | ||
545 | - int bits = ctz64(len); | ||
546 | - | ||
547 | - wp.wvr &= ~((1 << bits) - 1); | ||
548 | - wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, MASK, bits); | ||
549 | - wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, BAS, 0xff); | ||
550 | - } else { | ||
551 | - return -ENOBUFS; | ||
552 | - } | ||
553 | - } | ||
554 | - | ||
555 | - g_array_append_val(hw_watchpoints, wp); | ||
556 | - return 0; | ||
557 | -} | ||
558 | - | ||
559 | - | ||
560 | -static bool check_watchpoint_in_range(int i, target_ulong addr) | ||
561 | -{ | ||
562 | - HWWatchpoint *wp = get_hw_wp(i); | ||
563 | - uint64_t addr_top, addr_bottom = wp->wvr; | ||
564 | - int bas = extract32(wp->wcr, 5, 8); | ||
565 | - int mask = extract32(wp->wcr, 24, 4); | ||
566 | - | ||
567 | - if (mask) { | ||
568 | - addr_top = addr_bottom + (1 << mask); | ||
569 | - } else { | ||
570 | - /* BAS must be contiguous but can offset against the base | ||
571 | - * address in DBGWVR */ | ||
572 | - addr_bottom = addr_bottom + ctz32(bas); | ||
573 | - addr_top = addr_bottom + clo32(bas); | ||
574 | - } | ||
575 | - | ||
576 | - if (addr >= addr_bottom && addr <= addr_top) { | ||
577 | - return true; | ||
578 | - } | ||
579 | - | ||
580 | - return false; | ||
581 | -} | ||
582 | - | ||
583 | -/** | ||
584 | - * delete_hw_watchpoint() | ||
585 | - * @addr: address of breakpoint | ||
586 | - * | ||
587 | - * Delete a breakpoint and shuffle any above down | ||
588 | - */ | ||
589 | - | ||
590 | -static int delete_hw_watchpoint(target_ulong addr, | ||
591 | - target_ulong len, int type) | ||
592 | -{ | ||
593 | - int i; | ||
594 | - for (i = 0; i < cur_hw_wps; i++) { | ||
595 | - if (check_watchpoint_in_range(i, addr)) { | ||
596 | - g_array_remove_index(hw_watchpoints, i); | ||
597 | - return 0; | ||
598 | - } | ||
599 | - } | ||
600 | - return -ENOENT; | ||
601 | -} | ||
602 | - | ||
603 | - | ||
604 | int kvm_arch_insert_hw_breakpoint(target_ulong addr, | ||
605 | target_ulong len, int type) | ||
606 | { | ||
607 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_hw_debug_active(CPUState *cs) | ||
608 | return ((cur_hw_wps > 0) || (cur_hw_bps > 0)); | ||
51 | } | 609 | } |
52 | 610 | ||
53 | static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 611 | -static bool find_hw_breakpoint(CPUState *cpu, target_ulong pc) |
54 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 612 | -{ |
55 | mmc->numirq = 92; | 613 | - int i; |
56 | mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ | 614 | - |
57 | mmc->armsse_type = TYPE_SSE200; | 615 | - for (i = 0; i < cur_hw_bps; i++) { |
58 | + mps2tz_set_default_ram_info(mmc); | 616 | - HWBreakpoint *bp = get_hw_bp(i); |
59 | } | 617 | - if (bp->bvr == pc) { |
60 | 618 | - return true; | |
61 | static const TypeInfo mps2tz_info = { | 619 | - } |
620 | - } | ||
621 | - return false; | ||
622 | -} | ||
623 | - | ||
624 | -static CPUWatchpoint *find_hw_watchpoint(CPUState *cpu, target_ulong addr) | ||
625 | -{ | ||
626 | - int i; | ||
627 | - | ||
628 | - for (i = 0; i < cur_hw_wps; i++) { | ||
629 | - if (check_watchpoint_in_range(i, addr)) { | ||
630 | - return &get_hw_wp(i)->details; | ||
631 | - } | ||
632 | - } | ||
633 | - return NULL; | ||
634 | -} | ||
635 | - | ||
636 | static bool kvm_arm_set_device_attr(CPUState *cs, struct kvm_device_attr *attr, | ||
637 | const char *name) | ||
638 | { | ||
639 | diff --git a/target/arm/meson.build b/target/arm/meson.build | ||
640 | index XXXXXXX..XXXXXXX 100644 | ||
641 | --- a/target/arm/meson.build | ||
642 | +++ b/target/arm/meson.build | ||
643 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(files( | ||
644 | )) | ||
645 | arm_ss.add(zlib) | ||
646 | |||
647 | -arm_ss.add(when: 'CONFIG_KVM', if_true: files('kvm.c', 'kvm64.c'), if_false: files('kvm-stub.c')) | ||
648 | +arm_ss.add(when: 'CONFIG_KVM', if_true: files('hyp_gdbstub.c', 'kvm.c', 'kvm64.c'), if_false: files('kvm-stub.c')) | ||
649 | +arm_ss.add(when: 'CONFIG_HVF', if_true: files('hyp_gdbstub.c')) | ||
650 | |||
651 | arm_ss.add(when: 'TARGET_AARCH64', if_true: files( | ||
652 | 'cpu64.c', | ||
62 | -- | 653 | -- |
63 | 2.20.1 | 654 | 2.34.1 |
64 | 655 | ||
65 | 656 | diff view generated by jsdifflib |
1 | The AN524 version of the SCC interface has different behaviour for | 1 | From: Francesco Cagnin <fcagnin@quarkslab.com> |
---|---|---|---|
2 | some of the CFG registers; implement it. | ||
3 | 2 | ||
4 | Each board in this family can have minor differences in the meaning | 3 | Required for guest debugging. |
5 | of the CFG registers, so rather than trying to specify all the | ||
6 | possible semantics via individual device properties, we make the | ||
7 | behaviour conditional on the part-number field of the SCC_ID register | ||
8 | which the board code already passes us. | ||
9 | 4 | ||
10 | For the AN524, the differences are: | 5 | Signed-off-by: Francesco Cagnin <fcagnin@quarkslab.com> |
11 | * CFG3 is reserved rather than being board switches | 6 | Message-id: 20230601153107.81955-3-fcagnin@quarkslab.com |
12 | * CFG5 is a new register ("ACLK Frequency in Hz") | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | * CFG6 is a new register ("Clock divider for BRAM") | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | ||
10 | target/arm/hvf/hvf.c | 213 +++++++++++++++++++++++++++++++++++++++++++ | ||
11 | 1 file changed, 213 insertions(+) | ||
14 | 12 | ||
15 | We implement both of the new registers as reads-as-written. | 13 | diff --git a/target/arm/hvf/hvf.c b/target/arm/hvf/hvf.c |
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20210215115138.20465-11-peter.maydell@linaro.org | ||
20 | --- | ||
21 | include/hw/misc/mps2-scc.h | 3 ++ | ||
22 | hw/misc/mps2-scc.c | 71 ++++++++++++++++++++++++++++++++++++-- | ||
23 | 2 files changed, 72 insertions(+), 2 deletions(-) | ||
24 | |||
25 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/include/hw/misc/mps2-scc.h | 15 | --- a/target/arm/hvf/hvf.c |
28 | +++ b/include/hw/misc/mps2-scc.h | 16 | +++ b/target/arm/hvf/hvf.c |
29 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { | ||
30 | |||
31 | uint32_t cfg0; | ||
32 | uint32_t cfg1; | ||
33 | + uint32_t cfg2; | ||
34 | uint32_t cfg4; | ||
35 | + uint32_t cfg5; | ||
36 | + uint32_t cfg6; | ||
37 | uint32_t cfgdata_rtn; | ||
38 | uint32_t cfgdata_out; | ||
39 | uint32_t cfgctrl; | ||
40 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/misc/mps2-scc.c | ||
43 | +++ b/hw/misc/mps2-scc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
45 | 18 | #define SYSREG_ICC_SGI1R_EL1 SYSREG(3, 0, 12, 11, 5) | |
46 | REG32(CFG0, 0) | 19 | #define SYSREG_ICC_SRE_EL1 SYSREG(3, 0, 12, 12, 5) |
47 | REG32(CFG1, 4) | 20 | |
48 | +REG32(CFG2, 8) | 21 | +#define SYSREG_MDSCR_EL1 SYSREG(2, 0, 0, 2, 2) |
49 | REG32(CFG3, 0xc) | 22 | +#define SYSREG_DBGBVR0_EL1 SYSREG(2, 0, 0, 0, 4) |
50 | REG32(CFG4, 0x10) | 23 | +#define SYSREG_DBGBCR0_EL1 SYSREG(2, 0, 0, 0, 5) |
51 | +REG32(CFG5, 0x14) | 24 | +#define SYSREG_DBGWVR0_EL1 SYSREG(2, 0, 0, 0, 6) |
52 | +REG32(CFG6, 0x18) | 25 | +#define SYSREG_DBGWCR0_EL1 SYSREG(2, 0, 0, 0, 7) |
53 | REG32(CFGDATA_RTN, 0xa0) | 26 | +#define SYSREG_DBGBVR1_EL1 SYSREG(2, 0, 0, 1, 4) |
54 | REG32(CFGDATA_OUT, 0xa4) | 27 | +#define SYSREG_DBGBCR1_EL1 SYSREG(2, 0, 0, 1, 5) |
55 | REG32(CFGCTRL, 0xa8) | 28 | +#define SYSREG_DBGWVR1_EL1 SYSREG(2, 0, 0, 1, 6) |
56 | @@ -XXX,XX +XXX,XX @@ REG32(DLL, 0x100) | 29 | +#define SYSREG_DBGWCR1_EL1 SYSREG(2, 0, 0, 1, 7) |
57 | REG32(AID, 0xFF8) | 30 | +#define SYSREG_DBGBVR2_EL1 SYSREG(2, 0, 0, 2, 4) |
58 | REG32(ID, 0xFFC) | 31 | +#define SYSREG_DBGBCR2_EL1 SYSREG(2, 0, 0, 2, 5) |
59 | 32 | +#define SYSREG_DBGWVR2_EL1 SYSREG(2, 0, 0, 2, 6) | |
60 | +static int scc_partno(MPS2SCC *s) | 33 | +#define SYSREG_DBGWCR2_EL1 SYSREG(2, 0, 0, 2, 7) |
61 | +{ | 34 | +#define SYSREG_DBGBVR3_EL1 SYSREG(2, 0, 0, 3, 4) |
62 | + /* Return the partno field of the SCC_ID (0x524, 0x511, etc) */ | 35 | +#define SYSREG_DBGBCR3_EL1 SYSREG(2, 0, 0, 3, 5) |
63 | + return extract32(s->id, 4, 8); | 36 | +#define SYSREG_DBGWVR3_EL1 SYSREG(2, 0, 0, 3, 6) |
64 | +} | 37 | +#define SYSREG_DBGWCR3_EL1 SYSREG(2, 0, 0, 3, 7) |
38 | +#define SYSREG_DBGBVR4_EL1 SYSREG(2, 0, 0, 4, 4) | ||
39 | +#define SYSREG_DBGBCR4_EL1 SYSREG(2, 0, 0, 4, 5) | ||
40 | +#define SYSREG_DBGWVR4_EL1 SYSREG(2, 0, 0, 4, 6) | ||
41 | +#define SYSREG_DBGWCR4_EL1 SYSREG(2, 0, 0, 4, 7) | ||
42 | +#define SYSREG_DBGBVR5_EL1 SYSREG(2, 0, 0, 5, 4) | ||
43 | +#define SYSREG_DBGBCR5_EL1 SYSREG(2, 0, 0, 5, 5) | ||
44 | +#define SYSREG_DBGWVR5_EL1 SYSREG(2, 0, 0, 5, 6) | ||
45 | +#define SYSREG_DBGWCR5_EL1 SYSREG(2, 0, 0, 5, 7) | ||
46 | +#define SYSREG_DBGBVR6_EL1 SYSREG(2, 0, 0, 6, 4) | ||
47 | +#define SYSREG_DBGBCR6_EL1 SYSREG(2, 0, 0, 6, 5) | ||
48 | +#define SYSREG_DBGWVR6_EL1 SYSREG(2, 0, 0, 6, 6) | ||
49 | +#define SYSREG_DBGWCR6_EL1 SYSREG(2, 0, 0, 6, 7) | ||
50 | +#define SYSREG_DBGBVR7_EL1 SYSREG(2, 0, 0, 7, 4) | ||
51 | +#define SYSREG_DBGBCR7_EL1 SYSREG(2, 0, 0, 7, 5) | ||
52 | +#define SYSREG_DBGWVR7_EL1 SYSREG(2, 0, 0, 7, 6) | ||
53 | +#define SYSREG_DBGWCR7_EL1 SYSREG(2, 0, 0, 7, 7) | ||
54 | +#define SYSREG_DBGBVR8_EL1 SYSREG(2, 0, 0, 8, 4) | ||
55 | +#define SYSREG_DBGBCR8_EL1 SYSREG(2, 0, 0, 8, 5) | ||
56 | +#define SYSREG_DBGWVR8_EL1 SYSREG(2, 0, 0, 8, 6) | ||
57 | +#define SYSREG_DBGWCR8_EL1 SYSREG(2, 0, 0, 8, 7) | ||
58 | +#define SYSREG_DBGBVR9_EL1 SYSREG(2, 0, 0, 9, 4) | ||
59 | +#define SYSREG_DBGBCR9_EL1 SYSREG(2, 0, 0, 9, 5) | ||
60 | +#define SYSREG_DBGWVR9_EL1 SYSREG(2, 0, 0, 9, 6) | ||
61 | +#define SYSREG_DBGWCR9_EL1 SYSREG(2, 0, 0, 9, 7) | ||
62 | +#define SYSREG_DBGBVR10_EL1 SYSREG(2, 0, 0, 10, 4) | ||
63 | +#define SYSREG_DBGBCR10_EL1 SYSREG(2, 0, 0, 10, 5) | ||
64 | +#define SYSREG_DBGWVR10_EL1 SYSREG(2, 0, 0, 10, 6) | ||
65 | +#define SYSREG_DBGWCR10_EL1 SYSREG(2, 0, 0, 10, 7) | ||
66 | +#define SYSREG_DBGBVR11_EL1 SYSREG(2, 0, 0, 11, 4) | ||
67 | +#define SYSREG_DBGBCR11_EL1 SYSREG(2, 0, 0, 11, 5) | ||
68 | +#define SYSREG_DBGWVR11_EL1 SYSREG(2, 0, 0, 11, 6) | ||
69 | +#define SYSREG_DBGWCR11_EL1 SYSREG(2, 0, 0, 11, 7) | ||
70 | +#define SYSREG_DBGBVR12_EL1 SYSREG(2, 0, 0, 12, 4) | ||
71 | +#define SYSREG_DBGBCR12_EL1 SYSREG(2, 0, 0, 12, 5) | ||
72 | +#define SYSREG_DBGWVR12_EL1 SYSREG(2, 0, 0, 12, 6) | ||
73 | +#define SYSREG_DBGWCR12_EL1 SYSREG(2, 0, 0, 12, 7) | ||
74 | +#define SYSREG_DBGBVR13_EL1 SYSREG(2, 0, 0, 13, 4) | ||
75 | +#define SYSREG_DBGBCR13_EL1 SYSREG(2, 0, 0, 13, 5) | ||
76 | +#define SYSREG_DBGWVR13_EL1 SYSREG(2, 0, 0, 13, 6) | ||
77 | +#define SYSREG_DBGWCR13_EL1 SYSREG(2, 0, 0, 13, 7) | ||
78 | +#define SYSREG_DBGBVR14_EL1 SYSREG(2, 0, 0, 14, 4) | ||
79 | +#define SYSREG_DBGBCR14_EL1 SYSREG(2, 0, 0, 14, 5) | ||
80 | +#define SYSREG_DBGWVR14_EL1 SYSREG(2, 0, 0, 14, 6) | ||
81 | +#define SYSREG_DBGWCR14_EL1 SYSREG(2, 0, 0, 14, 7) | ||
82 | +#define SYSREG_DBGBVR15_EL1 SYSREG(2, 0, 0, 15, 4) | ||
83 | +#define SYSREG_DBGBCR15_EL1 SYSREG(2, 0, 0, 15, 5) | ||
84 | +#define SYSREG_DBGWVR15_EL1 SYSREG(2, 0, 0, 15, 6) | ||
85 | +#define SYSREG_DBGWCR15_EL1 SYSREG(2, 0, 0, 15, 7) | ||
65 | + | 86 | + |
66 | /* Handle a write via the SYS_CFG channel to the specified function/device. | 87 | #define WFX_IS_WFE (1 << 0) |
67 | * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit). | 88 | |
68 | */ | 89 | #define TMR_CTL_ENABLE (1 << 0) |
69 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | 90 | @@ -XXX,XX +XXX,XX @@ static int hvf_sysreg_read(CPUState *cpu, uint32_t reg, uint32_t rt) |
70 | case A_CFG1: | 91 | hvf_raise_exception(cpu, EXCP_UDEF, syn_uncategorized()); |
71 | r = s->cfg1; | ||
72 | break; | ||
73 | + case A_CFG2: | ||
74 | + if (scc_partno(s) != 0x524) { | ||
75 | + /* CFG2 reserved on other boards */ | ||
76 | + goto bad_offset; | ||
77 | + } | ||
78 | + r = s->cfg2; | ||
79 | + break; | ||
80 | case A_CFG3: | ||
81 | + if (scc_partno(s) == 0x524) { | ||
82 | + /* CFG3 reserved on AN524 */ | ||
83 | + goto bad_offset; | ||
84 | + } | ||
85 | /* These are user-settable DIP switches on the board. We don't | ||
86 | * model that, so just return zeroes. | ||
87 | */ | ||
88 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
89 | case A_CFG4: | ||
90 | r = s->cfg4; | ||
91 | break; | ||
92 | + case A_CFG5: | ||
93 | + if (scc_partno(s) != 0x524) { | ||
94 | + /* CFG5 reserved on other boards */ | ||
95 | + goto bad_offset; | ||
96 | + } | ||
97 | + r = s->cfg5; | ||
98 | + break; | ||
99 | + case A_CFG6: | ||
100 | + if (scc_partno(s) != 0x524) { | ||
101 | + /* CFG6 reserved on other boards */ | ||
102 | + goto bad_offset; | ||
103 | + } | ||
104 | + r = s->cfg6; | ||
105 | + break; | ||
106 | case A_CFGDATA_RTN: | ||
107 | r = s->cfgdata_rtn; | ||
108 | break; | ||
109 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
110 | r = s->id; | ||
111 | break; | ||
112 | default: | ||
113 | + bad_offset: | ||
114 | qemu_log_mask(LOG_GUEST_ERROR, | ||
115 | "MPS2 SCC read: bad offset %x\n", (int) offset); | ||
116 | r = 0; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
118 | led_set_state(s->led[i], extract32(value, i, 1)); | ||
119 | } | 92 | } |
120 | break; | 93 | break; |
121 | + case A_CFG2: | 94 | + case SYSREG_DBGBVR0_EL1: |
122 | + if (scc_partno(s) != 0x524) { | 95 | + case SYSREG_DBGBVR1_EL1: |
123 | + /* CFG2 reserved on other boards */ | 96 | + case SYSREG_DBGBVR2_EL1: |
124 | + goto bad_offset; | 97 | + case SYSREG_DBGBVR3_EL1: |
125 | + } | 98 | + case SYSREG_DBGBVR4_EL1: |
126 | + /* AN524: QSPI Select signal */ | 99 | + case SYSREG_DBGBVR5_EL1: |
127 | + s->cfg2 = value; | 100 | + case SYSREG_DBGBVR6_EL1: |
128 | + break; | 101 | + case SYSREG_DBGBVR7_EL1: |
129 | + case A_CFG5: | 102 | + case SYSREG_DBGBVR8_EL1: |
130 | + if (scc_partno(s) != 0x524) { | 103 | + case SYSREG_DBGBVR9_EL1: |
131 | + /* CFG5 reserved on other boards */ | 104 | + case SYSREG_DBGBVR10_EL1: |
132 | + goto bad_offset; | 105 | + case SYSREG_DBGBVR11_EL1: |
133 | + } | 106 | + case SYSREG_DBGBVR12_EL1: |
134 | + /* AN524: ACLK frequency in Hz */ | 107 | + case SYSREG_DBGBVR13_EL1: |
135 | + s->cfg5 = value; | 108 | + case SYSREG_DBGBVR14_EL1: |
136 | + break; | 109 | + case SYSREG_DBGBVR15_EL1: |
137 | + case A_CFG6: | 110 | + val = env->cp15.dbgbvr[SYSREG_CRM(reg)]; |
138 | + if (scc_partno(s) != 0x524) { | 111 | + break; |
139 | + /* CFG6 reserved on other boards */ | 112 | + case SYSREG_DBGBCR0_EL1: |
140 | + goto bad_offset; | 113 | + case SYSREG_DBGBCR1_EL1: |
141 | + } | 114 | + case SYSREG_DBGBCR2_EL1: |
142 | + /* AN524: Clock divider for BRAM */ | 115 | + case SYSREG_DBGBCR3_EL1: |
143 | + s->cfg6 = value; | 116 | + case SYSREG_DBGBCR4_EL1: |
144 | + break; | 117 | + case SYSREG_DBGBCR5_EL1: |
145 | case A_CFGDATA_OUT: | 118 | + case SYSREG_DBGBCR6_EL1: |
146 | s->cfgdata_out = value; | 119 | + case SYSREG_DBGBCR7_EL1: |
120 | + case SYSREG_DBGBCR8_EL1: | ||
121 | + case SYSREG_DBGBCR9_EL1: | ||
122 | + case SYSREG_DBGBCR10_EL1: | ||
123 | + case SYSREG_DBGBCR11_EL1: | ||
124 | + case SYSREG_DBGBCR12_EL1: | ||
125 | + case SYSREG_DBGBCR13_EL1: | ||
126 | + case SYSREG_DBGBCR14_EL1: | ||
127 | + case SYSREG_DBGBCR15_EL1: | ||
128 | + val = env->cp15.dbgbcr[SYSREG_CRM(reg)]; | ||
129 | + break; | ||
130 | + case SYSREG_DBGWVR0_EL1: | ||
131 | + case SYSREG_DBGWVR1_EL1: | ||
132 | + case SYSREG_DBGWVR2_EL1: | ||
133 | + case SYSREG_DBGWVR3_EL1: | ||
134 | + case SYSREG_DBGWVR4_EL1: | ||
135 | + case SYSREG_DBGWVR5_EL1: | ||
136 | + case SYSREG_DBGWVR6_EL1: | ||
137 | + case SYSREG_DBGWVR7_EL1: | ||
138 | + case SYSREG_DBGWVR8_EL1: | ||
139 | + case SYSREG_DBGWVR9_EL1: | ||
140 | + case SYSREG_DBGWVR10_EL1: | ||
141 | + case SYSREG_DBGWVR11_EL1: | ||
142 | + case SYSREG_DBGWVR12_EL1: | ||
143 | + case SYSREG_DBGWVR13_EL1: | ||
144 | + case SYSREG_DBGWVR14_EL1: | ||
145 | + case SYSREG_DBGWVR15_EL1: | ||
146 | + val = env->cp15.dbgwvr[SYSREG_CRM(reg)]; | ||
147 | + break; | ||
148 | + case SYSREG_DBGWCR0_EL1: | ||
149 | + case SYSREG_DBGWCR1_EL1: | ||
150 | + case SYSREG_DBGWCR2_EL1: | ||
151 | + case SYSREG_DBGWCR3_EL1: | ||
152 | + case SYSREG_DBGWCR4_EL1: | ||
153 | + case SYSREG_DBGWCR5_EL1: | ||
154 | + case SYSREG_DBGWCR6_EL1: | ||
155 | + case SYSREG_DBGWCR7_EL1: | ||
156 | + case SYSREG_DBGWCR8_EL1: | ||
157 | + case SYSREG_DBGWCR9_EL1: | ||
158 | + case SYSREG_DBGWCR10_EL1: | ||
159 | + case SYSREG_DBGWCR11_EL1: | ||
160 | + case SYSREG_DBGWCR12_EL1: | ||
161 | + case SYSREG_DBGWCR13_EL1: | ||
162 | + case SYSREG_DBGWCR14_EL1: | ||
163 | + case SYSREG_DBGWCR15_EL1: | ||
164 | + val = env->cp15.dbgwcr[SYSREG_CRM(reg)]; | ||
165 | + break; | ||
166 | default: | ||
167 | if (is_id_sysreg(reg)) { | ||
168 | /* ID system registers read as RES0 */ | ||
169 | @@ -XXX,XX +XXX,XX @@ static int hvf_sysreg_write(CPUState *cpu, uint32_t reg, uint64_t val) | ||
170 | hvf_raise_exception(cpu, EXCP_UDEF, syn_uncategorized()); | ||
171 | } | ||
147 | break; | 172 | break; |
148 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | 173 | + case SYSREG_MDSCR_EL1: |
149 | s->dll = deposit32(s->dll, 24, 8, extract32(value, 24, 8)); | 174 | + env->cp15.mdscr_el1 = val; |
150 | break; | 175 | + break; |
176 | + case SYSREG_DBGBVR0_EL1: | ||
177 | + case SYSREG_DBGBVR1_EL1: | ||
178 | + case SYSREG_DBGBVR2_EL1: | ||
179 | + case SYSREG_DBGBVR3_EL1: | ||
180 | + case SYSREG_DBGBVR4_EL1: | ||
181 | + case SYSREG_DBGBVR5_EL1: | ||
182 | + case SYSREG_DBGBVR6_EL1: | ||
183 | + case SYSREG_DBGBVR7_EL1: | ||
184 | + case SYSREG_DBGBVR8_EL1: | ||
185 | + case SYSREG_DBGBVR9_EL1: | ||
186 | + case SYSREG_DBGBVR10_EL1: | ||
187 | + case SYSREG_DBGBVR11_EL1: | ||
188 | + case SYSREG_DBGBVR12_EL1: | ||
189 | + case SYSREG_DBGBVR13_EL1: | ||
190 | + case SYSREG_DBGBVR14_EL1: | ||
191 | + case SYSREG_DBGBVR15_EL1: | ||
192 | + env->cp15.dbgbvr[SYSREG_CRM(reg)] = val; | ||
193 | + break; | ||
194 | + case SYSREG_DBGBCR0_EL1: | ||
195 | + case SYSREG_DBGBCR1_EL1: | ||
196 | + case SYSREG_DBGBCR2_EL1: | ||
197 | + case SYSREG_DBGBCR3_EL1: | ||
198 | + case SYSREG_DBGBCR4_EL1: | ||
199 | + case SYSREG_DBGBCR5_EL1: | ||
200 | + case SYSREG_DBGBCR6_EL1: | ||
201 | + case SYSREG_DBGBCR7_EL1: | ||
202 | + case SYSREG_DBGBCR8_EL1: | ||
203 | + case SYSREG_DBGBCR9_EL1: | ||
204 | + case SYSREG_DBGBCR10_EL1: | ||
205 | + case SYSREG_DBGBCR11_EL1: | ||
206 | + case SYSREG_DBGBCR12_EL1: | ||
207 | + case SYSREG_DBGBCR13_EL1: | ||
208 | + case SYSREG_DBGBCR14_EL1: | ||
209 | + case SYSREG_DBGBCR15_EL1: | ||
210 | + env->cp15.dbgbcr[SYSREG_CRM(reg)] = val; | ||
211 | + break; | ||
212 | + case SYSREG_DBGWVR0_EL1: | ||
213 | + case SYSREG_DBGWVR1_EL1: | ||
214 | + case SYSREG_DBGWVR2_EL1: | ||
215 | + case SYSREG_DBGWVR3_EL1: | ||
216 | + case SYSREG_DBGWVR4_EL1: | ||
217 | + case SYSREG_DBGWVR5_EL1: | ||
218 | + case SYSREG_DBGWVR6_EL1: | ||
219 | + case SYSREG_DBGWVR7_EL1: | ||
220 | + case SYSREG_DBGWVR8_EL1: | ||
221 | + case SYSREG_DBGWVR9_EL1: | ||
222 | + case SYSREG_DBGWVR10_EL1: | ||
223 | + case SYSREG_DBGWVR11_EL1: | ||
224 | + case SYSREG_DBGWVR12_EL1: | ||
225 | + case SYSREG_DBGWVR13_EL1: | ||
226 | + case SYSREG_DBGWVR14_EL1: | ||
227 | + case SYSREG_DBGWVR15_EL1: | ||
228 | + env->cp15.dbgwvr[SYSREG_CRM(reg)] = val; | ||
229 | + break; | ||
230 | + case SYSREG_DBGWCR0_EL1: | ||
231 | + case SYSREG_DBGWCR1_EL1: | ||
232 | + case SYSREG_DBGWCR2_EL1: | ||
233 | + case SYSREG_DBGWCR3_EL1: | ||
234 | + case SYSREG_DBGWCR4_EL1: | ||
235 | + case SYSREG_DBGWCR5_EL1: | ||
236 | + case SYSREG_DBGWCR6_EL1: | ||
237 | + case SYSREG_DBGWCR7_EL1: | ||
238 | + case SYSREG_DBGWCR8_EL1: | ||
239 | + case SYSREG_DBGWCR9_EL1: | ||
240 | + case SYSREG_DBGWCR10_EL1: | ||
241 | + case SYSREG_DBGWCR11_EL1: | ||
242 | + case SYSREG_DBGWCR12_EL1: | ||
243 | + case SYSREG_DBGWCR13_EL1: | ||
244 | + case SYSREG_DBGWCR14_EL1: | ||
245 | + case SYSREG_DBGWCR15_EL1: | ||
246 | + env->cp15.dbgwcr[SYSREG_CRM(reg)] = val; | ||
247 | + break; | ||
151 | default: | 248 | default: |
152 | + bad_offset: | 249 | cpu_synchronize_state(cpu); |
153 | qemu_log_mask(LOG_GUEST_ERROR, | 250 | trace_hvf_unhandled_sysreg_write(env->pc, reg, |
154 | "MPS2 SCC write: bad offset 0x%x\n", (int) offset); | ||
155 | break; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_reset(DeviceState *dev) | ||
157 | trace_mps2_scc_reset(); | ||
158 | s->cfg0 = 0; | ||
159 | s->cfg1 = 0; | ||
160 | + s->cfg2 = 0; | ||
161 | + s->cfg5 = 0; | ||
162 | + s->cfg6 = 0; | ||
163 | s->cfgdata_rtn = 0; | ||
164 | s->cfgdata_out = 0; | ||
165 | s->cfgctrl = 0x100000; | ||
166 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_realize(DeviceState *dev, Error **errp) | ||
167 | |||
168 | static const VMStateDescription mps2_scc_vmstate = { | ||
169 | .name = "mps2-scc", | ||
170 | - .version_id = 2, | ||
171 | - .minimum_version_id = 2, | ||
172 | + .version_id = 3, | ||
173 | + .minimum_version_id = 3, | ||
174 | .fields = (VMStateField[]) { | ||
175 | VMSTATE_UINT32(cfg0, MPS2SCC), | ||
176 | VMSTATE_UINT32(cfg1, MPS2SCC), | ||
177 | + VMSTATE_UINT32(cfg2, MPS2SCC), | ||
178 | + /* cfg3, cfg4 are read-only so need not be migrated */ | ||
179 | + VMSTATE_UINT32(cfg5, MPS2SCC), | ||
180 | + VMSTATE_UINT32(cfg6, MPS2SCC), | ||
181 | VMSTATE_UINT32(cfgdata_rtn, MPS2SCC), | ||
182 | VMSTATE_UINT32(cfgdata_out, MPS2SCC), | ||
183 | VMSTATE_UINT32(cfgctrl, MPS2SCC), | ||
184 | -- | 251 | -- |
185 | 2.20.1 | 252 | 2.34.1 |
186 | |||
187 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Francesco Cagnin <fcagnin@quarkslab.com> |
---|---|---|---|
2 | 2 | ||
3 | We will move this code in the next commit. Clean it up | 3 | Required for guest debugging. The code has been structured like the KVM |
4 | first to avoid checkpatch.pl errors. | 4 | counterpart. |
5 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Francesco Cagnin <fcagnin@quarkslab.com> |
7 | Message-id: 20210221222617.2579610-3-f4bug@amsat.org | 7 | Message-id: 20230601153107.81955-4-fcagnin@quarkslab.com |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/cpu.c | 12 ++++++++---- | 11 | include/sysemu/hvf.h | 22 ++++++++ |
12 | 1 file changed, 8 insertions(+), 4 deletions(-) | 12 | include/sysemu/hvf_int.h | 1 + |
13 | accel/hvf/hvf-accel-ops.c | 109 ++++++++++++++++++++++++++++++++++++++ | ||
14 | accel/hvf/hvf-all.c | 17 ++++++ | ||
15 | target/arm/hvf/hvf.c | 63 ++++++++++++++++++++++ | ||
16 | target/i386/hvf/hvf.c | 24 +++++++++ | ||
17 | 6 files changed, 236 insertions(+) | ||
13 | 18 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 19 | diff --git a/include/sysemu/hvf.h b/include/sysemu/hvf.h |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 21 | --- a/include/sysemu/hvf.h |
17 | +++ b/target/arm/cpu.c | 22 | +++ b/include/sysemu/hvf.h |
18 | @@ -XXX,XX +XXX,XX @@ static void cortex_a8_initfn(Object *obj) | 23 | @@ -XXX,XX +XXX,XX @@ |
24 | #include "qom/object.h" | ||
25 | |||
26 | #ifdef NEED_CPU_H | ||
27 | +#include "cpu.h" | ||
28 | |||
29 | #ifdef CONFIG_HVF | ||
30 | uint32_t hvf_get_supported_cpuid(uint32_t func, uint32_t idx, | ||
31 | @@ -XXX,XX +XXX,XX @@ typedef struct HVFState HVFState; | ||
32 | DECLARE_INSTANCE_CHECKER(HVFState, HVF_STATE, | ||
33 | TYPE_HVF_ACCEL) | ||
34 | |||
35 | +#ifdef NEED_CPU_H | ||
36 | +struct hvf_sw_breakpoint { | ||
37 | + target_ulong pc; | ||
38 | + target_ulong saved_insn; | ||
39 | + int use_count; | ||
40 | + QTAILQ_ENTRY(hvf_sw_breakpoint) entry; | ||
41 | +}; | ||
42 | + | ||
43 | +struct hvf_sw_breakpoint *hvf_find_sw_breakpoint(CPUState *cpu, | ||
44 | + target_ulong pc); | ||
45 | +int hvf_sw_breakpoints_active(CPUState *cpu); | ||
46 | + | ||
47 | +int hvf_arch_insert_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp); | ||
48 | +int hvf_arch_remove_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp); | ||
49 | +int hvf_arch_insert_hw_breakpoint(target_ulong addr, target_ulong len, | ||
50 | + int type); | ||
51 | +int hvf_arch_remove_hw_breakpoint(target_ulong addr, target_ulong len, | ||
52 | + int type); | ||
53 | +void hvf_arch_remove_all_hw_breakpoints(void); | ||
54 | +#endif /* NEED_CPU_H */ | ||
55 | + | ||
56 | #endif | ||
57 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/sysemu/hvf_int.h | ||
60 | +++ b/include/sysemu/hvf_int.h | ||
61 | @@ -XXX,XX +XXX,XX @@ struct HVFState { | ||
62 | |||
63 | hvf_vcpu_caps *hvf_caps; | ||
64 | uint64_t vtimer_offset; | ||
65 | + QTAILQ_HEAD(, hvf_sw_breakpoint) hvf_sw_breakpoints; | ||
66 | }; | ||
67 | extern HVFState *hvf_state; | ||
68 | |||
69 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/accel/hvf/hvf-accel-ops.c | ||
72 | +++ b/accel/hvf/hvf-accel-ops.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | #include "qemu/main-loop.h" | ||
75 | #include "exec/address-spaces.h" | ||
76 | #include "exec/exec-all.h" | ||
77 | +#include "exec/gdbstub.h" | ||
78 | #include "sysemu/cpus.h" | ||
79 | #include "sysemu/hvf.h" | ||
80 | #include "sysemu/hvf_int.h" | ||
81 | @@ -XXX,XX +XXX,XX @@ static int hvf_accel_init(MachineState *ms) | ||
82 | s->slots[x].slot_id = x; | ||
83 | } | ||
84 | |||
85 | + QTAILQ_INIT(&s->hvf_sw_breakpoints); | ||
86 | + | ||
87 | hvf_state = s; | ||
88 | memory_listener_register(&hvf_memory_listener, &address_space_memory); | ||
89 | |||
90 | @@ -XXX,XX +XXX,XX @@ static void hvf_start_vcpu_thread(CPUState *cpu) | ||
91 | cpu, QEMU_THREAD_JOINABLE); | ||
19 | } | 92 | } |
20 | 93 | ||
21 | static const ARMCPRegInfo cortexa9_cp_reginfo[] = { | 94 | +static int hvf_insert_breakpoint(CPUState *cpu, int type, hwaddr addr, hwaddr len) |
22 | - /* power_control should be set to maximum latency. Again, | 95 | +{ |
23 | + /* | 96 | + struct hvf_sw_breakpoint *bp; |
24 | + * power_control should be set to maximum latency. Again, | 97 | + int err; |
25 | * default to 0 and set by private hook | 98 | + |
26 | */ | 99 | + if (type == GDB_BREAKPOINT_SW) { |
27 | { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, | 100 | + bp = hvf_find_sw_breakpoint(cpu, addr); |
28 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) | 101 | + if (bp) { |
29 | set_feature(&cpu->env, ARM_FEATURE_NEON); | 102 | + bp->use_count++; |
30 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | 103 | + return 0; |
31 | set_feature(&cpu->env, ARM_FEATURE_EL3); | 104 | + } |
32 | - /* Note that A9 supports the MP extensions even for | 105 | + |
33 | + /* | 106 | + bp = g_new(struct hvf_sw_breakpoint, 1); |
34 | + * Note that A9 supports the MP extensions even for | 107 | + bp->pc = addr; |
35 | * A9UP and single-core A9MP (which are both different | 108 | + bp->use_count = 1; |
36 | * and valid configurations; we don't model A9UP). | 109 | + err = hvf_arch_insert_sw_breakpoint(cpu, bp); |
37 | */ | 110 | + if (err) { |
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | 111 | + g_free(bp); |
112 | + return err; | ||
113 | + } | ||
114 | + | ||
115 | + QTAILQ_INSERT_HEAD(&hvf_state->hvf_sw_breakpoints, bp, entry); | ||
116 | + } else { | ||
117 | + err = hvf_arch_insert_hw_breakpoint(addr, len, type); | ||
118 | + if (err) { | ||
119 | + return err; | ||
120 | + } | ||
121 | + } | ||
122 | + | ||
123 | + CPU_FOREACH(cpu) { | ||
124 | + err = hvf_update_guest_debug(cpu); | ||
125 | + if (err) { | ||
126 | + return err; | ||
127 | + } | ||
128 | + } | ||
129 | + return 0; | ||
130 | +} | ||
131 | + | ||
132 | +static int hvf_remove_breakpoint(CPUState *cpu, int type, hwaddr addr, hwaddr len) | ||
133 | +{ | ||
134 | + struct hvf_sw_breakpoint *bp; | ||
135 | + int err; | ||
136 | + | ||
137 | + if (type == GDB_BREAKPOINT_SW) { | ||
138 | + bp = hvf_find_sw_breakpoint(cpu, addr); | ||
139 | + if (!bp) { | ||
140 | + return -ENOENT; | ||
141 | + } | ||
142 | + | ||
143 | + if (bp->use_count > 1) { | ||
144 | + bp->use_count--; | ||
145 | + return 0; | ||
146 | + } | ||
147 | + | ||
148 | + err = hvf_arch_remove_sw_breakpoint(cpu, bp); | ||
149 | + if (err) { | ||
150 | + return err; | ||
151 | + } | ||
152 | + | ||
153 | + QTAILQ_REMOVE(&hvf_state->hvf_sw_breakpoints, bp, entry); | ||
154 | + g_free(bp); | ||
155 | + } else { | ||
156 | + err = hvf_arch_remove_hw_breakpoint(addr, len, type); | ||
157 | + if (err) { | ||
158 | + return err; | ||
159 | + } | ||
160 | + } | ||
161 | + | ||
162 | + CPU_FOREACH(cpu) { | ||
163 | + err = hvf_update_guest_debug(cpu); | ||
164 | + if (err) { | ||
165 | + return err; | ||
166 | + } | ||
167 | + } | ||
168 | + return 0; | ||
169 | +} | ||
170 | + | ||
171 | +static void hvf_remove_all_breakpoints(CPUState *cpu) | ||
172 | +{ | ||
173 | + struct hvf_sw_breakpoint *bp, *next; | ||
174 | + CPUState *tmpcpu; | ||
175 | + | ||
176 | + QTAILQ_FOREACH_SAFE(bp, &hvf_state->hvf_sw_breakpoints, entry, next) { | ||
177 | + if (hvf_arch_remove_sw_breakpoint(cpu, bp) != 0) { | ||
178 | + /* Try harder to find a CPU that currently sees the breakpoint. */ | ||
179 | + CPU_FOREACH(tmpcpu) | ||
180 | + { | ||
181 | + if (hvf_arch_remove_sw_breakpoint(tmpcpu, bp) == 0) { | ||
182 | + break; | ||
183 | + } | ||
184 | + } | ||
185 | + } | ||
186 | + QTAILQ_REMOVE(&hvf_state->hvf_sw_breakpoints, bp, entry); | ||
187 | + g_free(bp); | ||
188 | + } | ||
189 | + hvf_arch_remove_all_hw_breakpoints(); | ||
190 | + | ||
191 | + CPU_FOREACH(cpu) { | ||
192 | + hvf_update_guest_debug(cpu); | ||
193 | + } | ||
194 | +} | ||
195 | + | ||
196 | static void hvf_accel_ops_class_init(ObjectClass *oc, void *data) | ||
39 | { | 197 | { |
40 | MachineState *ms = MACHINE(qdev_get_machine()); | 198 | AccelOpsClass *ops = ACCEL_OPS_CLASS(oc); |
41 | 199 | @@ -XXX,XX +XXX,XX @@ static void hvf_accel_ops_class_init(ObjectClass *oc, void *data) | |
42 | - /* Linux wants the number of processors from here. | 200 | ops->synchronize_post_init = hvf_cpu_synchronize_post_init; |
43 | + /* | 201 | ops->synchronize_state = hvf_cpu_synchronize_state; |
44 | + * Linux wants the number of processors from here. | 202 | ops->synchronize_pre_loadvm = hvf_cpu_synchronize_pre_loadvm; |
45 | * Might as well set the interrupt-controller bit too. | 203 | + |
46 | */ | 204 | + ops->insert_breakpoint = hvf_insert_breakpoint; |
47 | return ((ms->smp.cpus - 1) << 24) | (1 << 23); | 205 | + ops->remove_breakpoint = hvf_remove_breakpoint; |
48 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | 206 | + ops->remove_all_breakpoints = hvf_remove_all_breakpoints; |
49 | cpu->isar.id_mmfr1 = 0x40000000; | 207 | }; |
50 | cpu->isar.id_mmfr2 = 0x01240000; | 208 | static const TypeInfo hvf_accel_ops_type = { |
51 | cpu->isar.id_mmfr3 = 0x02102211; | 209 | .name = ACCEL_OPS_NAME("hvf"), |
52 | - /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | 210 | diff --git a/accel/hvf/hvf-all.c b/accel/hvf/hvf-all.c |
53 | + /* | 211 | index XXXXXXX..XXXXXXX 100644 |
54 | + * a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | 212 | --- a/accel/hvf/hvf-all.c |
55 | * table 4-41 gives 0x02101110, which includes the arm div insns. | 213 | +++ b/accel/hvf/hvf-all.c |
56 | */ | 214 | @@ -XXX,XX +XXX,XX @@ void assert_hvf_ok(hv_return_t ret) |
57 | cpu->isar.id_isar0 = 0x02101110; | 215 | |
216 | abort(); | ||
217 | } | ||
218 | + | ||
219 | +struct hvf_sw_breakpoint *hvf_find_sw_breakpoint(CPUState *cpu, target_ulong pc) | ||
220 | +{ | ||
221 | + struct hvf_sw_breakpoint *bp; | ||
222 | + | ||
223 | + QTAILQ_FOREACH(bp, &hvf_state->hvf_sw_breakpoints, entry) { | ||
224 | + if (bp->pc == pc) { | ||
225 | + return bp; | ||
226 | + } | ||
227 | + } | ||
228 | + return NULL; | ||
229 | +} | ||
230 | + | ||
231 | +int hvf_sw_breakpoints_active(CPUState *cpu) | ||
232 | +{ | ||
233 | + return !QTAILQ_EMPTY(&hvf_state->hvf_sw_breakpoints); | ||
234 | +} | ||
235 | diff --git a/target/arm/hvf/hvf.c b/target/arm/hvf/hvf.c | ||
236 | index XXXXXXX..XXXXXXX 100644 | ||
237 | --- a/target/arm/hvf/hvf.c | ||
238 | +++ b/target/arm/hvf/hvf.c | ||
239 | @@ -XXX,XX +XXX,XX @@ | ||
240 | #include "trace/trace-target_arm_hvf.h" | ||
241 | #include "migration/vmstate.h" | ||
242 | |||
243 | +#include "exec/gdbstub.h" | ||
244 | + | ||
245 | #define HVF_SYSREG(crn, crm, op0, op1, op2) \ | ||
246 | ENCODE_AA64_CP_REG(CP_REG_ARM64_SYSREG_CP, crn, crm, op0, op1, op2) | ||
247 | #define PL1_WRITE_MASK 0x4 | ||
248 | @@ -XXX,XX +XXX,XX @@ int hvf_arch_init(void) | ||
249 | qemu_add_vm_change_state_handler(hvf_vm_state_change, &vtimer); | ||
250 | return 0; | ||
251 | } | ||
252 | + | ||
253 | +static const uint32_t brk_insn = 0xd4200000; | ||
254 | + | ||
255 | +int hvf_arch_insert_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp) | ||
256 | +{ | ||
257 | + if (cpu_memory_rw_debug(cpu, bp->pc, (uint8_t *)&bp->saved_insn, 4, 0) || | ||
258 | + cpu_memory_rw_debug(cpu, bp->pc, (uint8_t *)&brk_insn, 4, 1)) { | ||
259 | + return -EINVAL; | ||
260 | + } | ||
261 | + return 0; | ||
262 | +} | ||
263 | + | ||
264 | +int hvf_arch_remove_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp) | ||
265 | +{ | ||
266 | + static uint32_t brk; | ||
267 | + | ||
268 | + if (cpu_memory_rw_debug(cpu, bp->pc, (uint8_t *)&brk, 4, 0) || | ||
269 | + brk != brk_insn || | ||
270 | + cpu_memory_rw_debug(cpu, bp->pc, (uint8_t *)&bp->saved_insn, 4, 1)) { | ||
271 | + return -EINVAL; | ||
272 | + } | ||
273 | + return 0; | ||
274 | +} | ||
275 | + | ||
276 | +int hvf_arch_insert_hw_breakpoint(target_ulong addr, target_ulong len, int type) | ||
277 | +{ | ||
278 | + switch (type) { | ||
279 | + case GDB_BREAKPOINT_HW: | ||
280 | + return insert_hw_breakpoint(addr); | ||
281 | + case GDB_WATCHPOINT_READ: | ||
282 | + case GDB_WATCHPOINT_WRITE: | ||
283 | + case GDB_WATCHPOINT_ACCESS: | ||
284 | + return insert_hw_watchpoint(addr, len, type); | ||
285 | + default: | ||
286 | + return -ENOSYS; | ||
287 | + } | ||
288 | +} | ||
289 | + | ||
290 | +int hvf_arch_remove_hw_breakpoint(target_ulong addr, target_ulong len, int type) | ||
291 | +{ | ||
292 | + switch (type) { | ||
293 | + case GDB_BREAKPOINT_HW: | ||
294 | + return delete_hw_breakpoint(addr); | ||
295 | + case GDB_WATCHPOINT_READ: | ||
296 | + case GDB_WATCHPOINT_WRITE: | ||
297 | + case GDB_WATCHPOINT_ACCESS: | ||
298 | + return delete_hw_watchpoint(addr, len, type); | ||
299 | + default: | ||
300 | + return -ENOSYS; | ||
301 | + } | ||
302 | +} | ||
303 | + | ||
304 | +void hvf_arch_remove_all_hw_breakpoints(void) | ||
305 | +{ | ||
306 | + if (cur_hw_wps > 0) { | ||
307 | + g_array_remove_range(hw_watchpoints, 0, cur_hw_wps); | ||
308 | + } | ||
309 | + if (cur_hw_bps > 0) { | ||
310 | + g_array_remove_range(hw_breakpoints, 0, cur_hw_bps); | ||
311 | + } | ||
312 | +} | ||
313 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c | ||
314 | index XXXXXXX..XXXXXXX 100644 | ||
315 | --- a/target/i386/hvf/hvf.c | ||
316 | +++ b/target/i386/hvf/hvf.c | ||
317 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
318 | |||
319 | return ret; | ||
320 | } | ||
321 | + | ||
322 | +int hvf_arch_insert_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp) | ||
323 | +{ | ||
324 | + return -ENOSYS; | ||
325 | +} | ||
326 | + | ||
327 | +int hvf_arch_remove_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp) | ||
328 | +{ | ||
329 | + return -ENOSYS; | ||
330 | +} | ||
331 | + | ||
332 | +int hvf_arch_insert_hw_breakpoint(target_ulong addr, target_ulong len, int type) | ||
333 | +{ | ||
334 | + return -ENOSYS; | ||
335 | +} | ||
336 | + | ||
337 | +int hvf_arch_remove_hw_breakpoint(target_ulong addr, target_ulong len, int type) | ||
338 | +{ | ||
339 | + return -ENOSYS; | ||
340 | +} | ||
341 | + | ||
342 | +void hvf_arch_remove_all_hw_breakpoints(void) | ||
343 | +{ | ||
344 | +} | ||
58 | -- | 345 | -- |
59 | 2.20.1 | 346 | 2.34.1 |
60 | |||
61 | diff view generated by jsdifflib |
1 | From: schspa <schspa@gmail.com> | 1 | From: Francesco Cagnin <fcagnin@quarkslab.com> |
---|---|---|---|
2 | 2 | ||
3 | At the moment the following QEMU command line triggers an assertion | 3 | Guests can now be debugged through the gdbstub. Support is added for |
4 | failure On xlnx-versal SOC: | 4 | single-stepping, software breakpoints, hardware breakpoints and |
5 | qemu-system-aarch64 \ | 5 | watchpoints. The code has been structured like the KVM counterpart. |
6 | -machine xlnx-versal-virt -nographic -smp 2 -m 128 \ | ||
7 | -fsdev local,id=shareid,path=${HOME}/work,security_model=none \ | ||
8 | -device virtio-9p-device,fsdev=shareid,mount_tag=share \ | ||
9 | -fsdev local,id=shareid1,path=${HOME}/Music,security_model=none \ | ||
10 | -device virtio-9p-device,fsdev=shareid1,mount_tag=share1 | ||
11 | 6 | ||
12 | qemu-system-aarch64: ../migration/savevm.c:860: | 7 | While guest debugging is enabled, the guest can still read and write the |
13 | vmstate_register_with_alias_id: | 8 | DBG*_EL1 registers but they don't have any effect. |
14 | Assertion `!se->compat || se->instance_id == 0' failed. | ||
15 | 9 | ||
16 | This problem was fixed on arm virt platform in commit f58b39d2d5b | 10 | Signed-off-by: Francesco Cagnin <fcagnin@quarkslab.com> |
17 | ("virtio-mmio: format transport base address in BusClass.get_dev_path") | 11 | Message-id: 20230601153107.81955-5-fcagnin@quarkslab.com |
18 | |||
19 | It works perfectly on arm virt platform. but there is still there on | ||
20 | xlnx-versal SOC. | ||
21 | |||
22 | The main difference between arm virt and xlnx-versal is they use | ||
23 | different way to create virtio-mmio qdev. on arm virt, it calls | ||
24 | sysbus_create_simple("virtio-mmio", base, pic[irq]); which will call | ||
25 | sysbus_mmio_map internally and assign base address to subsys device | ||
26 | mmio correctly. but xlnx-versal's implements won't do this. | ||
27 | |||
28 | However, xlnx-versal can't switch to sysbus_create_simple() to create | ||
29 | virtio-mmio device. It's because xlnx-versal's cpu use | ||
30 | VersalVirt.soc.fpd.apu.mr as it's memory. which is subregion of | ||
31 | system_memory. sysbus_create_simple will add virtio to system_memory, | ||
32 | which can't be accessed by cpu. | ||
33 | |||
34 | Besides, xlnx-versal can't add sysbus_mmio_map api call too, because | ||
35 | this will add memory region to system_memory, and it can't be added | ||
36 | to VersalVirt.soc.fpd.apu.mr again. | ||
37 | |||
38 | We can solve this by assign correct base address offset on dev_path. | ||
39 | |||
40 | This path was test on aarch64 virt & xlnx-versal platform. | ||
41 | |||
42 | Signed-off-by: schspa <schspa@gmail.com> | ||
43 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
44 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
45 | --- | 14 | --- |
46 | hw/virtio/virtio-mmio.c | 13 +++++++------ | 15 | include/sysemu/hvf.h | 15 ++ |
47 | 1 file changed, 7 insertions(+), 6 deletions(-) | 16 | include/sysemu/hvf_int.h | 1 + |
17 | target/arm/hvf_arm.h | 7 + | ||
18 | accel/hvf/hvf-accel-ops.c | 10 + | ||
19 | accel/hvf/hvf-all.c | 6 + | ||
20 | target/arm/hvf/hvf.c | 474 +++++++++++++++++++++++++++++++++++++- | ||
21 | target/i386/hvf/hvf.c | 9 + | ||
22 | 7 files changed, 520 insertions(+), 2 deletions(-) | ||
48 | 23 | ||
49 | diff --git a/hw/virtio/virtio-mmio.c b/hw/virtio/virtio-mmio.c | 24 | diff --git a/include/sysemu/hvf.h b/include/sysemu/hvf.h |
50 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/hw/virtio/virtio-mmio.c | 26 | --- a/include/sysemu/hvf.h |
52 | +++ b/hw/virtio/virtio-mmio.c | 27 | +++ b/include/sysemu/hvf.h |
53 | @@ -XXX,XX +XXX,XX @@ static char *virtio_mmio_bus_get_dev_path(DeviceState *dev) | 28 | @@ -XXX,XX +XXX,XX @@ int hvf_arch_insert_hw_breakpoint(target_ulong addr, target_ulong len, |
54 | BusState *virtio_mmio_bus; | 29 | int hvf_arch_remove_hw_breakpoint(target_ulong addr, target_ulong len, |
55 | VirtIOMMIOProxy *virtio_mmio_proxy; | 30 | int type); |
56 | char *proxy_path; | 31 | void hvf_arch_remove_all_hw_breakpoints(void); |
57 | - SysBusDevice *proxy_sbd; | 32 | + |
58 | char *path; | 33 | +/* |
59 | + MemoryRegionSection section; | 34 | + * hvf_update_guest_debug: |
60 | 35 | + * @cs: CPUState for the CPU to update | |
61 | virtio_mmio_bus = qdev_get_parent_bus(dev); | 36 | + * |
62 | virtio_mmio_proxy = VIRTIO_MMIO(virtio_mmio_bus->parent); | 37 | + * Update guest to enable or disable debugging. Per-arch specifics will be |
63 | @@ -XXX,XX +XXX,XX @@ static char *virtio_mmio_bus_get_dev_path(DeviceState *dev) | 38 | + * handled by calling down to hvf_arch_update_guest_debug. |
39 | + */ | ||
40 | +int hvf_update_guest_debug(CPUState *cpu); | ||
41 | +void hvf_arch_update_guest_debug(CPUState *cpu); | ||
42 | + | ||
43 | +/* | ||
44 | + * Return whether the guest supports debugging. | ||
45 | + */ | ||
46 | +bool hvf_arch_supports_guest_debug(void); | ||
47 | #endif /* NEED_CPU_H */ | ||
48 | |||
49 | #endif | ||
50 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/sysemu/hvf_int.h | ||
53 | +++ b/include/sysemu/hvf_int.h | ||
54 | @@ -XXX,XX +XXX,XX @@ struct hvf_vcpu_state { | ||
55 | void *exit; | ||
56 | bool vtimer_masked; | ||
57 | sigset_t unblock_ipi_mask; | ||
58 | + bool guest_debug_enabled; | ||
59 | }; | ||
60 | |||
61 | void assert_hvf_ok(hv_return_t ret); | ||
62 | diff --git a/target/arm/hvf_arm.h b/target/arm/hvf_arm.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/target/arm/hvf_arm.h | ||
65 | +++ b/target/arm/hvf_arm.h | ||
66 | @@ -XXX,XX +XXX,XX @@ | ||
67 | |||
68 | #include "cpu.h" | ||
69 | |||
70 | +/** | ||
71 | + * hvf_arm_init_debug() - initialize guest debug capabilities | ||
72 | + * | ||
73 | + * Should be called only once before using guest debug capabilities. | ||
74 | + */ | ||
75 | +void hvf_arm_init_debug(void); | ||
76 | + | ||
77 | void hvf_arm_set_cpu_features_from_host(ARMCPU *cpu); | ||
78 | |||
79 | #endif | ||
80 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/accel/hvf/hvf-accel-ops.c | ||
83 | +++ b/accel/hvf/hvf-accel-ops.c | ||
84 | @@ -XXX,XX +XXX,XX @@ static int hvf_accel_init(MachineState *ms) | ||
85 | return hvf_arch_init(); | ||
86 | } | ||
87 | |||
88 | +static inline int hvf_gdbstub_sstep_flags(void) | ||
89 | +{ | ||
90 | + return SSTEP_ENABLE | SSTEP_NOIRQ; | ||
91 | +} | ||
92 | + | ||
93 | static void hvf_accel_class_init(ObjectClass *oc, void *data) | ||
94 | { | ||
95 | AccelClass *ac = ACCEL_CLASS(oc); | ||
96 | ac->name = "HVF"; | ||
97 | ac->init_machine = hvf_accel_init; | ||
98 | ac->allowed = &hvf_allowed; | ||
99 | + ac->gdbstub_supported_sstep_flags = hvf_gdbstub_sstep_flags; | ||
100 | } | ||
101 | |||
102 | static const TypeInfo hvf_accel_type = { | ||
103 | @@ -XXX,XX +XXX,XX @@ static int hvf_init_vcpu(CPUState *cpu) | ||
104 | cpu->vcpu_dirty = 1; | ||
105 | assert_hvf_ok(r); | ||
106 | |||
107 | + cpu->hvf->guest_debug_enabled = false; | ||
108 | + | ||
109 | return hvf_arch_init_vcpu(cpu); | ||
110 | } | ||
111 | |||
112 | @@ -XXX,XX +XXX,XX @@ static void hvf_accel_ops_class_init(ObjectClass *oc, void *data) | ||
113 | ops->insert_breakpoint = hvf_insert_breakpoint; | ||
114 | ops->remove_breakpoint = hvf_remove_breakpoint; | ||
115 | ops->remove_all_breakpoints = hvf_remove_all_breakpoints; | ||
116 | + ops->update_guest_debug = hvf_update_guest_debug; | ||
117 | + ops->supports_guest_debug = hvf_arch_supports_guest_debug; | ||
118 | }; | ||
119 | static const TypeInfo hvf_accel_ops_type = { | ||
120 | .name = ACCEL_OPS_NAME("hvf"), | ||
121 | diff --git a/accel/hvf/hvf-all.c b/accel/hvf/hvf-all.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/accel/hvf/hvf-all.c | ||
124 | +++ b/accel/hvf/hvf-all.c | ||
125 | @@ -XXX,XX +XXX,XX @@ int hvf_sw_breakpoints_active(CPUState *cpu) | ||
126 | { | ||
127 | return !QTAILQ_EMPTY(&hvf_state->hvf_sw_breakpoints); | ||
128 | } | ||
129 | + | ||
130 | +int hvf_update_guest_debug(CPUState *cpu) | ||
131 | +{ | ||
132 | + hvf_arch_update_guest_debug(cpu); | ||
133 | + return 0; | ||
134 | +} | ||
135 | diff --git a/target/arm/hvf/hvf.c b/target/arm/hvf/hvf.c | ||
136 | index XXXXXXX..XXXXXXX 100644 | ||
137 | --- a/target/arm/hvf/hvf.c | ||
138 | +++ b/target/arm/hvf/hvf.c | ||
139 | @@ -XXX,XX +XXX,XX @@ | ||
140 | |||
141 | #include "exec/gdbstub.h" | ||
142 | |||
143 | +#define MDSCR_EL1_SS_SHIFT 0 | ||
144 | +#define MDSCR_EL1_MDE_SHIFT 15 | ||
145 | + | ||
146 | +static uint16_t dbgbcr_regs[] = { | ||
147 | + HV_SYS_REG_DBGBCR0_EL1, | ||
148 | + HV_SYS_REG_DBGBCR1_EL1, | ||
149 | + HV_SYS_REG_DBGBCR2_EL1, | ||
150 | + HV_SYS_REG_DBGBCR3_EL1, | ||
151 | + HV_SYS_REG_DBGBCR4_EL1, | ||
152 | + HV_SYS_REG_DBGBCR5_EL1, | ||
153 | + HV_SYS_REG_DBGBCR6_EL1, | ||
154 | + HV_SYS_REG_DBGBCR7_EL1, | ||
155 | + HV_SYS_REG_DBGBCR8_EL1, | ||
156 | + HV_SYS_REG_DBGBCR9_EL1, | ||
157 | + HV_SYS_REG_DBGBCR10_EL1, | ||
158 | + HV_SYS_REG_DBGBCR11_EL1, | ||
159 | + HV_SYS_REG_DBGBCR12_EL1, | ||
160 | + HV_SYS_REG_DBGBCR13_EL1, | ||
161 | + HV_SYS_REG_DBGBCR14_EL1, | ||
162 | + HV_SYS_REG_DBGBCR15_EL1, | ||
163 | +}; | ||
164 | +static uint16_t dbgbvr_regs[] = { | ||
165 | + HV_SYS_REG_DBGBVR0_EL1, | ||
166 | + HV_SYS_REG_DBGBVR1_EL1, | ||
167 | + HV_SYS_REG_DBGBVR2_EL1, | ||
168 | + HV_SYS_REG_DBGBVR3_EL1, | ||
169 | + HV_SYS_REG_DBGBVR4_EL1, | ||
170 | + HV_SYS_REG_DBGBVR5_EL1, | ||
171 | + HV_SYS_REG_DBGBVR6_EL1, | ||
172 | + HV_SYS_REG_DBGBVR7_EL1, | ||
173 | + HV_SYS_REG_DBGBVR8_EL1, | ||
174 | + HV_SYS_REG_DBGBVR9_EL1, | ||
175 | + HV_SYS_REG_DBGBVR10_EL1, | ||
176 | + HV_SYS_REG_DBGBVR11_EL1, | ||
177 | + HV_SYS_REG_DBGBVR12_EL1, | ||
178 | + HV_SYS_REG_DBGBVR13_EL1, | ||
179 | + HV_SYS_REG_DBGBVR14_EL1, | ||
180 | + HV_SYS_REG_DBGBVR15_EL1, | ||
181 | +}; | ||
182 | +static uint16_t dbgwcr_regs[] = { | ||
183 | + HV_SYS_REG_DBGWCR0_EL1, | ||
184 | + HV_SYS_REG_DBGWCR1_EL1, | ||
185 | + HV_SYS_REG_DBGWCR2_EL1, | ||
186 | + HV_SYS_REG_DBGWCR3_EL1, | ||
187 | + HV_SYS_REG_DBGWCR4_EL1, | ||
188 | + HV_SYS_REG_DBGWCR5_EL1, | ||
189 | + HV_SYS_REG_DBGWCR6_EL1, | ||
190 | + HV_SYS_REG_DBGWCR7_EL1, | ||
191 | + HV_SYS_REG_DBGWCR8_EL1, | ||
192 | + HV_SYS_REG_DBGWCR9_EL1, | ||
193 | + HV_SYS_REG_DBGWCR10_EL1, | ||
194 | + HV_SYS_REG_DBGWCR11_EL1, | ||
195 | + HV_SYS_REG_DBGWCR12_EL1, | ||
196 | + HV_SYS_REG_DBGWCR13_EL1, | ||
197 | + HV_SYS_REG_DBGWCR14_EL1, | ||
198 | + HV_SYS_REG_DBGWCR15_EL1, | ||
199 | +}; | ||
200 | +static uint16_t dbgwvr_regs[] = { | ||
201 | + HV_SYS_REG_DBGWVR0_EL1, | ||
202 | + HV_SYS_REG_DBGWVR1_EL1, | ||
203 | + HV_SYS_REG_DBGWVR2_EL1, | ||
204 | + HV_SYS_REG_DBGWVR3_EL1, | ||
205 | + HV_SYS_REG_DBGWVR4_EL1, | ||
206 | + HV_SYS_REG_DBGWVR5_EL1, | ||
207 | + HV_SYS_REG_DBGWVR6_EL1, | ||
208 | + HV_SYS_REG_DBGWVR7_EL1, | ||
209 | + HV_SYS_REG_DBGWVR8_EL1, | ||
210 | + HV_SYS_REG_DBGWVR9_EL1, | ||
211 | + HV_SYS_REG_DBGWVR10_EL1, | ||
212 | + HV_SYS_REG_DBGWVR11_EL1, | ||
213 | + HV_SYS_REG_DBGWVR12_EL1, | ||
214 | + HV_SYS_REG_DBGWVR13_EL1, | ||
215 | + HV_SYS_REG_DBGWVR14_EL1, | ||
216 | + HV_SYS_REG_DBGWVR15_EL1, | ||
217 | +}; | ||
218 | + | ||
219 | +static inline int hvf_arm_num_brps(hv_vcpu_config_t config) | ||
220 | +{ | ||
221 | + uint64_t val; | ||
222 | + hv_return_t ret; | ||
223 | + ret = hv_vcpu_config_get_feature_reg(config, HV_FEATURE_REG_ID_AA64DFR0_EL1, | ||
224 | + &val); | ||
225 | + assert_hvf_ok(ret); | ||
226 | + return FIELD_EX64(val, ID_AA64DFR0, BRPS) + 1; | ||
227 | +} | ||
228 | + | ||
229 | +static inline int hvf_arm_num_wrps(hv_vcpu_config_t config) | ||
230 | +{ | ||
231 | + uint64_t val; | ||
232 | + hv_return_t ret; | ||
233 | + ret = hv_vcpu_config_get_feature_reg(config, HV_FEATURE_REG_ID_AA64DFR0_EL1, | ||
234 | + &val); | ||
235 | + assert_hvf_ok(ret); | ||
236 | + return FIELD_EX64(val, ID_AA64DFR0, WRPS) + 1; | ||
237 | +} | ||
238 | + | ||
239 | +void hvf_arm_init_debug(void) | ||
240 | +{ | ||
241 | + hv_vcpu_config_t config; | ||
242 | + config = hv_vcpu_config_create(); | ||
243 | + | ||
244 | + max_hw_bps = hvf_arm_num_brps(config); | ||
245 | + hw_breakpoints = | ||
246 | + g_array_sized_new(true, true, sizeof(HWBreakpoint), max_hw_bps); | ||
247 | + | ||
248 | + max_hw_wps = hvf_arm_num_wrps(config); | ||
249 | + hw_watchpoints = | ||
250 | + g_array_sized_new(true, true, sizeof(HWWatchpoint), max_hw_wps); | ||
251 | +} | ||
252 | + | ||
253 | #define HVF_SYSREG(crn, crm, op0, op1, op2) \ | ||
254 | ENCODE_AA64_CP_REG(CP_REG_ARM64_SYSREG_CP, crn, crm, op0, op1, op2) | ||
255 | #define PL1_WRITE_MASK 0x4 | ||
256 | @@ -XXX,XX +XXX,XX @@ int hvf_get_registers(CPUState *cpu) | ||
257 | continue; | ||
258 | } | ||
259 | |||
260 | + if (cpu->hvf->guest_debug_enabled) { | ||
261 | + /* Handle debug registers */ | ||
262 | + switch (hvf_sreg_match[i].reg) { | ||
263 | + case HV_SYS_REG_DBGBVR0_EL1: | ||
264 | + case HV_SYS_REG_DBGBCR0_EL1: | ||
265 | + case HV_SYS_REG_DBGWVR0_EL1: | ||
266 | + case HV_SYS_REG_DBGWCR0_EL1: | ||
267 | + case HV_SYS_REG_DBGBVR1_EL1: | ||
268 | + case HV_SYS_REG_DBGBCR1_EL1: | ||
269 | + case HV_SYS_REG_DBGWVR1_EL1: | ||
270 | + case HV_SYS_REG_DBGWCR1_EL1: | ||
271 | + case HV_SYS_REG_DBGBVR2_EL1: | ||
272 | + case HV_SYS_REG_DBGBCR2_EL1: | ||
273 | + case HV_SYS_REG_DBGWVR2_EL1: | ||
274 | + case HV_SYS_REG_DBGWCR2_EL1: | ||
275 | + case HV_SYS_REG_DBGBVR3_EL1: | ||
276 | + case HV_SYS_REG_DBGBCR3_EL1: | ||
277 | + case HV_SYS_REG_DBGWVR3_EL1: | ||
278 | + case HV_SYS_REG_DBGWCR3_EL1: | ||
279 | + case HV_SYS_REG_DBGBVR4_EL1: | ||
280 | + case HV_SYS_REG_DBGBCR4_EL1: | ||
281 | + case HV_SYS_REG_DBGWVR4_EL1: | ||
282 | + case HV_SYS_REG_DBGWCR4_EL1: | ||
283 | + case HV_SYS_REG_DBGBVR5_EL1: | ||
284 | + case HV_SYS_REG_DBGBCR5_EL1: | ||
285 | + case HV_SYS_REG_DBGWVR5_EL1: | ||
286 | + case HV_SYS_REG_DBGWCR5_EL1: | ||
287 | + case HV_SYS_REG_DBGBVR6_EL1: | ||
288 | + case HV_SYS_REG_DBGBCR6_EL1: | ||
289 | + case HV_SYS_REG_DBGWVR6_EL1: | ||
290 | + case HV_SYS_REG_DBGWCR6_EL1: | ||
291 | + case HV_SYS_REG_DBGBVR7_EL1: | ||
292 | + case HV_SYS_REG_DBGBCR7_EL1: | ||
293 | + case HV_SYS_REG_DBGWVR7_EL1: | ||
294 | + case HV_SYS_REG_DBGWCR7_EL1: | ||
295 | + case HV_SYS_REG_DBGBVR8_EL1: | ||
296 | + case HV_SYS_REG_DBGBCR8_EL1: | ||
297 | + case HV_SYS_REG_DBGWVR8_EL1: | ||
298 | + case HV_SYS_REG_DBGWCR8_EL1: | ||
299 | + case HV_SYS_REG_DBGBVR9_EL1: | ||
300 | + case HV_SYS_REG_DBGBCR9_EL1: | ||
301 | + case HV_SYS_REG_DBGWVR9_EL1: | ||
302 | + case HV_SYS_REG_DBGWCR9_EL1: | ||
303 | + case HV_SYS_REG_DBGBVR10_EL1: | ||
304 | + case HV_SYS_REG_DBGBCR10_EL1: | ||
305 | + case HV_SYS_REG_DBGWVR10_EL1: | ||
306 | + case HV_SYS_REG_DBGWCR10_EL1: | ||
307 | + case HV_SYS_REG_DBGBVR11_EL1: | ||
308 | + case HV_SYS_REG_DBGBCR11_EL1: | ||
309 | + case HV_SYS_REG_DBGWVR11_EL1: | ||
310 | + case HV_SYS_REG_DBGWCR11_EL1: | ||
311 | + case HV_SYS_REG_DBGBVR12_EL1: | ||
312 | + case HV_SYS_REG_DBGBCR12_EL1: | ||
313 | + case HV_SYS_REG_DBGWVR12_EL1: | ||
314 | + case HV_SYS_REG_DBGWCR12_EL1: | ||
315 | + case HV_SYS_REG_DBGBVR13_EL1: | ||
316 | + case HV_SYS_REG_DBGBCR13_EL1: | ||
317 | + case HV_SYS_REG_DBGWVR13_EL1: | ||
318 | + case HV_SYS_REG_DBGWCR13_EL1: | ||
319 | + case HV_SYS_REG_DBGBVR14_EL1: | ||
320 | + case HV_SYS_REG_DBGBCR14_EL1: | ||
321 | + case HV_SYS_REG_DBGWVR14_EL1: | ||
322 | + case HV_SYS_REG_DBGWCR14_EL1: | ||
323 | + case HV_SYS_REG_DBGBVR15_EL1: | ||
324 | + case HV_SYS_REG_DBGBCR15_EL1: | ||
325 | + case HV_SYS_REG_DBGWVR15_EL1: | ||
326 | + case HV_SYS_REG_DBGWCR15_EL1: { | ||
327 | + /* | ||
328 | + * If the guest is being debugged, the vCPU's debug registers | ||
329 | + * are holding the gdbstub's view of the registers (set in | ||
330 | + * hvf_arch_update_guest_debug()). | ||
331 | + * Since the environment is used to store only the guest's view | ||
332 | + * of the registers, don't update it with the values from the | ||
333 | + * vCPU but simply keep the values from the previous | ||
334 | + * environment. | ||
335 | + */ | ||
336 | + const ARMCPRegInfo *ri; | ||
337 | + ri = get_arm_cp_reginfo(arm_cpu->cp_regs, hvf_sreg_match[i].key); | ||
338 | + val = read_raw_cp_reg(env, ri); | ||
339 | + | ||
340 | + arm_cpu->cpreg_values[hvf_sreg_match[i].cp_idx] = val; | ||
341 | + continue; | ||
342 | + } | ||
343 | + } | ||
344 | + } | ||
345 | + | ||
346 | ret = hv_vcpu_get_sys_reg(cpu->hvf->fd, hvf_sreg_match[i].reg, &val); | ||
347 | assert_hvf_ok(ret); | ||
348 | |||
349 | @@ -XXX,XX +XXX,XX @@ int hvf_put_registers(CPUState *cpu) | ||
350 | continue; | ||
351 | } | ||
352 | |||
353 | + if (cpu->hvf->guest_debug_enabled) { | ||
354 | + /* Handle debug registers */ | ||
355 | + switch (hvf_sreg_match[i].reg) { | ||
356 | + case HV_SYS_REG_DBGBVR0_EL1: | ||
357 | + case HV_SYS_REG_DBGBCR0_EL1: | ||
358 | + case HV_SYS_REG_DBGWVR0_EL1: | ||
359 | + case HV_SYS_REG_DBGWCR0_EL1: | ||
360 | + case HV_SYS_REG_DBGBVR1_EL1: | ||
361 | + case HV_SYS_REG_DBGBCR1_EL1: | ||
362 | + case HV_SYS_REG_DBGWVR1_EL1: | ||
363 | + case HV_SYS_REG_DBGWCR1_EL1: | ||
364 | + case HV_SYS_REG_DBGBVR2_EL1: | ||
365 | + case HV_SYS_REG_DBGBCR2_EL1: | ||
366 | + case HV_SYS_REG_DBGWVR2_EL1: | ||
367 | + case HV_SYS_REG_DBGWCR2_EL1: | ||
368 | + case HV_SYS_REG_DBGBVR3_EL1: | ||
369 | + case HV_SYS_REG_DBGBCR3_EL1: | ||
370 | + case HV_SYS_REG_DBGWVR3_EL1: | ||
371 | + case HV_SYS_REG_DBGWCR3_EL1: | ||
372 | + case HV_SYS_REG_DBGBVR4_EL1: | ||
373 | + case HV_SYS_REG_DBGBCR4_EL1: | ||
374 | + case HV_SYS_REG_DBGWVR4_EL1: | ||
375 | + case HV_SYS_REG_DBGWCR4_EL1: | ||
376 | + case HV_SYS_REG_DBGBVR5_EL1: | ||
377 | + case HV_SYS_REG_DBGBCR5_EL1: | ||
378 | + case HV_SYS_REG_DBGWVR5_EL1: | ||
379 | + case HV_SYS_REG_DBGWCR5_EL1: | ||
380 | + case HV_SYS_REG_DBGBVR6_EL1: | ||
381 | + case HV_SYS_REG_DBGBCR6_EL1: | ||
382 | + case HV_SYS_REG_DBGWVR6_EL1: | ||
383 | + case HV_SYS_REG_DBGWCR6_EL1: | ||
384 | + case HV_SYS_REG_DBGBVR7_EL1: | ||
385 | + case HV_SYS_REG_DBGBCR7_EL1: | ||
386 | + case HV_SYS_REG_DBGWVR7_EL1: | ||
387 | + case HV_SYS_REG_DBGWCR7_EL1: | ||
388 | + case HV_SYS_REG_DBGBVR8_EL1: | ||
389 | + case HV_SYS_REG_DBGBCR8_EL1: | ||
390 | + case HV_SYS_REG_DBGWVR8_EL1: | ||
391 | + case HV_SYS_REG_DBGWCR8_EL1: | ||
392 | + case HV_SYS_REG_DBGBVR9_EL1: | ||
393 | + case HV_SYS_REG_DBGBCR9_EL1: | ||
394 | + case HV_SYS_REG_DBGWVR9_EL1: | ||
395 | + case HV_SYS_REG_DBGWCR9_EL1: | ||
396 | + case HV_SYS_REG_DBGBVR10_EL1: | ||
397 | + case HV_SYS_REG_DBGBCR10_EL1: | ||
398 | + case HV_SYS_REG_DBGWVR10_EL1: | ||
399 | + case HV_SYS_REG_DBGWCR10_EL1: | ||
400 | + case HV_SYS_REG_DBGBVR11_EL1: | ||
401 | + case HV_SYS_REG_DBGBCR11_EL1: | ||
402 | + case HV_SYS_REG_DBGWVR11_EL1: | ||
403 | + case HV_SYS_REG_DBGWCR11_EL1: | ||
404 | + case HV_SYS_REG_DBGBVR12_EL1: | ||
405 | + case HV_SYS_REG_DBGBCR12_EL1: | ||
406 | + case HV_SYS_REG_DBGWVR12_EL1: | ||
407 | + case HV_SYS_REG_DBGWCR12_EL1: | ||
408 | + case HV_SYS_REG_DBGBVR13_EL1: | ||
409 | + case HV_SYS_REG_DBGBCR13_EL1: | ||
410 | + case HV_SYS_REG_DBGWVR13_EL1: | ||
411 | + case HV_SYS_REG_DBGWCR13_EL1: | ||
412 | + case HV_SYS_REG_DBGBVR14_EL1: | ||
413 | + case HV_SYS_REG_DBGBCR14_EL1: | ||
414 | + case HV_SYS_REG_DBGWVR14_EL1: | ||
415 | + case HV_SYS_REG_DBGWCR14_EL1: | ||
416 | + case HV_SYS_REG_DBGBVR15_EL1: | ||
417 | + case HV_SYS_REG_DBGBCR15_EL1: | ||
418 | + case HV_SYS_REG_DBGWVR15_EL1: | ||
419 | + case HV_SYS_REG_DBGWCR15_EL1: | ||
420 | + /* | ||
421 | + * If the guest is being debugged, the vCPU's debug registers | ||
422 | + * are already holding the gdbstub's view of the registers (set | ||
423 | + * in hvf_arch_update_guest_debug()). | ||
424 | + */ | ||
425 | + continue; | ||
426 | + } | ||
427 | + } | ||
428 | + | ||
429 | val = arm_cpu->cpreg_values[hvf_sreg_match[i].cp_idx]; | ||
430 | ret = hv_vcpu_set_sys_reg(cpu->hvf->fd, hvf_sreg_match[i].reg, val); | ||
431 | assert_hvf_ok(ret); | ||
432 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
433 | { | ||
434 | ARMCPU *arm_cpu = ARM_CPU(cpu); | ||
435 | CPUARMState *env = &arm_cpu->env; | ||
436 | + int ret; | ||
437 | hv_vcpu_exit_t *hvf_exit = cpu->hvf->exit; | ||
438 | hv_return_t r; | ||
439 | bool advance_pc = false; | ||
440 | |||
441 | - if (hvf_inject_interrupts(cpu)) { | ||
442 | + if (!(cpu->singlestep_enabled & SSTEP_NOIRQ) && | ||
443 | + hvf_inject_interrupts(cpu)) { | ||
444 | return EXCP_INTERRUPT; | ||
64 | } | 445 | } |
65 | 446 | ||
66 | /* Otherwise, we append the base address of the transport. */ | 447 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) |
67 | - proxy_sbd = SYS_BUS_DEVICE(virtio_mmio_proxy); | 448 | uint64_t syndrome = hvf_exit->exception.syndrome; |
68 | - assert(proxy_sbd->num_mmio == 1); | 449 | uint32_t ec = syn_get_ec(syndrome); |
69 | - assert(proxy_sbd->mmio[0].memory == &virtio_mmio_proxy->iomem); | 450 | |
70 | + section = memory_region_find(&virtio_mmio_proxy->iomem, 0, 0x200); | 451 | + ret = 0; |
71 | + assert(section.mr); | 452 | qemu_mutex_lock_iothread(); |
72 | 453 | switch (exit_reason) { | |
73 | if (proxy_path) { | 454 | case HV_EXIT_REASON_EXCEPTION: |
74 | path = g_strdup_printf("%s/virtio-mmio@" TARGET_FMT_plx, proxy_path, | 455 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) |
75 | - proxy_sbd->mmio[0].addr); | 456 | hvf_sync_vtimer(cpu); |
76 | + section.offset_within_address_space); | 457 | |
77 | } else { | 458 | switch (ec) { |
78 | path = g_strdup_printf("virtio-mmio@" TARGET_FMT_plx, | 459 | + case EC_SOFTWARESTEP: { |
79 | - proxy_sbd->mmio[0].addr); | 460 | + ret = EXCP_DEBUG; |
80 | + section.offset_within_address_space); | 461 | + |
462 | + if (!cpu->singlestep_enabled) { | ||
463 | + error_report("EC_SOFTWARESTEP but single-stepping not enabled"); | ||
464 | + } | ||
465 | + break; | ||
466 | + } | ||
467 | + case EC_AA64_BKPT: { | ||
468 | + ret = EXCP_DEBUG; | ||
469 | + | ||
470 | + cpu_synchronize_state(cpu); | ||
471 | + | ||
472 | + if (!hvf_find_sw_breakpoint(cpu, env->pc)) { | ||
473 | + /* Re-inject into the guest */ | ||
474 | + ret = 0; | ||
475 | + hvf_raise_exception(cpu, EXCP_BKPT, syn_aa64_bkpt(0)); | ||
476 | + } | ||
477 | + break; | ||
478 | + } | ||
479 | + case EC_BREAKPOINT: { | ||
480 | + ret = EXCP_DEBUG; | ||
481 | + | ||
482 | + cpu_synchronize_state(cpu); | ||
483 | + | ||
484 | + if (!find_hw_breakpoint(cpu, env->pc)) { | ||
485 | + error_report("EC_BREAKPOINT but unknown hw breakpoint"); | ||
486 | + } | ||
487 | + break; | ||
488 | + } | ||
489 | + case EC_WATCHPOINT: { | ||
490 | + ret = EXCP_DEBUG; | ||
491 | + | ||
492 | + cpu_synchronize_state(cpu); | ||
493 | + | ||
494 | + CPUWatchpoint *wp = | ||
495 | + find_hw_watchpoint(cpu, hvf_exit->exception.virtual_address); | ||
496 | + if (!wp) { | ||
497 | + error_report("EXCP_DEBUG but unknown hw watchpoint"); | ||
498 | + } | ||
499 | + cpu->watchpoint_hit = wp; | ||
500 | + break; | ||
501 | + } | ||
502 | case EC_DATAABORT: { | ||
503 | bool isv = syndrome & ARM_EL_ISV; | ||
504 | bool iswrite = (syndrome >> 6) & 1; | ||
505 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
506 | pc += 4; | ||
507 | r = hv_vcpu_set_reg(cpu->hvf->fd, HV_REG_PC, pc); | ||
508 | assert_hvf_ok(r); | ||
509 | + | ||
510 | + /* Handle single-stepping over instructions which trigger a VM exit */ | ||
511 | + if (cpu->singlestep_enabled) { | ||
512 | + ret = EXCP_DEBUG; | ||
513 | + } | ||
81 | } | 514 | } |
82 | + memory_region_unref(section.mr); | 515 | |
83 | + | 516 | - return 0; |
84 | g_free(proxy_path); | 517 | + return ret; |
85 | return path; | 518 | } |
86 | } | 519 | |
520 | static const VMStateDescription vmstate_hvf_vtimer = { | ||
521 | @@ -XXX,XX +XXX,XX @@ int hvf_arch_init(void) | ||
522 | hvf_state->vtimer_offset = mach_absolute_time(); | ||
523 | vmstate_register(NULL, 0, &vmstate_hvf_vtimer, &vtimer); | ||
524 | qemu_add_vm_change_state_handler(hvf_vm_state_change, &vtimer); | ||
525 | + | ||
526 | + hvf_arm_init_debug(); | ||
527 | + | ||
528 | return 0; | ||
529 | } | ||
530 | |||
531 | @@ -XXX,XX +XXX,XX @@ void hvf_arch_remove_all_hw_breakpoints(void) | ||
532 | g_array_remove_range(hw_breakpoints, 0, cur_hw_bps); | ||
533 | } | ||
534 | } | ||
535 | + | ||
536 | +/* | ||
537 | + * Update the vCPU with the gdbstub's view of debug registers. This view | ||
538 | + * consists of all hardware breakpoints and watchpoints inserted so far while | ||
539 | + * debugging the guest. | ||
540 | + */ | ||
541 | +static void hvf_put_gdbstub_debug_registers(CPUState *cpu) | ||
542 | +{ | ||
543 | + hv_return_t r = HV_SUCCESS; | ||
544 | + int i; | ||
545 | + | ||
546 | + for (i = 0; i < cur_hw_bps; i++) { | ||
547 | + HWBreakpoint *bp = get_hw_bp(i); | ||
548 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgbcr_regs[i], bp->bcr); | ||
549 | + assert_hvf_ok(r); | ||
550 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgbvr_regs[i], bp->bvr); | ||
551 | + assert_hvf_ok(r); | ||
552 | + } | ||
553 | + for (i = cur_hw_bps; i < max_hw_bps; i++) { | ||
554 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgbcr_regs[i], 0); | ||
555 | + assert_hvf_ok(r); | ||
556 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgbvr_regs[i], 0); | ||
557 | + assert_hvf_ok(r); | ||
558 | + } | ||
559 | + | ||
560 | + for (i = 0; i < cur_hw_wps; i++) { | ||
561 | + HWWatchpoint *wp = get_hw_wp(i); | ||
562 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgwcr_regs[i], wp->wcr); | ||
563 | + assert_hvf_ok(r); | ||
564 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgwvr_regs[i], wp->wvr); | ||
565 | + assert_hvf_ok(r); | ||
566 | + } | ||
567 | + for (i = cur_hw_wps; i < max_hw_wps; i++) { | ||
568 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgwcr_regs[i], 0); | ||
569 | + assert_hvf_ok(r); | ||
570 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgwvr_regs[i], 0); | ||
571 | + assert_hvf_ok(r); | ||
572 | + } | ||
573 | +} | ||
574 | + | ||
575 | +/* | ||
576 | + * Update the vCPU with the guest's view of debug registers. This view is kept | ||
577 | + * in the environment at all times. | ||
578 | + */ | ||
579 | +static void hvf_put_guest_debug_registers(CPUState *cpu) | ||
580 | +{ | ||
581 | + ARMCPU *arm_cpu = ARM_CPU(cpu); | ||
582 | + CPUARMState *env = &arm_cpu->env; | ||
583 | + hv_return_t r = HV_SUCCESS; | ||
584 | + int i; | ||
585 | + | ||
586 | + for (i = 0; i < max_hw_bps; i++) { | ||
587 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgbcr_regs[i], | ||
588 | + env->cp15.dbgbcr[i]); | ||
589 | + assert_hvf_ok(r); | ||
590 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgbvr_regs[i], | ||
591 | + env->cp15.dbgbvr[i]); | ||
592 | + assert_hvf_ok(r); | ||
593 | + } | ||
594 | + | ||
595 | + for (i = 0; i < max_hw_wps; i++) { | ||
596 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgwcr_regs[i], | ||
597 | + env->cp15.dbgwcr[i]); | ||
598 | + assert_hvf_ok(r); | ||
599 | + r = hv_vcpu_set_sys_reg(cpu->hvf->fd, dbgwvr_regs[i], | ||
600 | + env->cp15.dbgwvr[i]); | ||
601 | + assert_hvf_ok(r); | ||
602 | + } | ||
603 | +} | ||
604 | + | ||
605 | +static inline bool hvf_arm_hw_debug_active(CPUState *cpu) | ||
606 | +{ | ||
607 | + return ((cur_hw_wps > 0) || (cur_hw_bps > 0)); | ||
608 | +} | ||
609 | + | ||
610 | +static void hvf_arch_set_traps(void) | ||
611 | +{ | ||
612 | + CPUState *cpu; | ||
613 | + bool should_enable_traps = false; | ||
614 | + hv_return_t r = HV_SUCCESS; | ||
615 | + | ||
616 | + /* Check whether guest debugging is enabled for at least one vCPU; if it | ||
617 | + * is, enable exiting the guest on all vCPUs */ | ||
618 | + CPU_FOREACH(cpu) { | ||
619 | + should_enable_traps |= cpu->hvf->guest_debug_enabled; | ||
620 | + } | ||
621 | + CPU_FOREACH(cpu) { | ||
622 | + /* Set whether debug exceptions exit the guest */ | ||
623 | + r = hv_vcpu_set_trap_debug_exceptions(cpu->hvf->fd, | ||
624 | + should_enable_traps); | ||
625 | + assert_hvf_ok(r); | ||
626 | + | ||
627 | + /* Set whether accesses to debug registers exit the guest */ | ||
628 | + r = hv_vcpu_set_trap_debug_reg_accesses(cpu->hvf->fd, | ||
629 | + should_enable_traps); | ||
630 | + assert_hvf_ok(r); | ||
631 | + } | ||
632 | +} | ||
633 | + | ||
634 | +void hvf_arch_update_guest_debug(CPUState *cpu) | ||
635 | +{ | ||
636 | + ARMCPU *arm_cpu = ARM_CPU(cpu); | ||
637 | + CPUARMState *env = &arm_cpu->env; | ||
638 | + | ||
639 | + /* Check whether guest debugging is enabled */ | ||
640 | + cpu->hvf->guest_debug_enabled = cpu->singlestep_enabled || | ||
641 | + hvf_sw_breakpoints_active(cpu) || | ||
642 | + hvf_arm_hw_debug_active(cpu); | ||
643 | + | ||
644 | + /* Update debug registers */ | ||
645 | + if (cpu->hvf->guest_debug_enabled) { | ||
646 | + hvf_put_gdbstub_debug_registers(cpu); | ||
647 | + } else { | ||
648 | + hvf_put_guest_debug_registers(cpu); | ||
649 | + } | ||
650 | + | ||
651 | + cpu_synchronize_state(cpu); | ||
652 | + | ||
653 | + /* Enable/disable single-stepping */ | ||
654 | + if (cpu->singlestep_enabled) { | ||
655 | + env->cp15.mdscr_el1 = | ||
656 | + deposit64(env->cp15.mdscr_el1, MDSCR_EL1_SS_SHIFT, 1, 1); | ||
657 | + pstate_write(env, pstate_read(env) | PSTATE_SS); | ||
658 | + } else { | ||
659 | + env->cp15.mdscr_el1 = | ||
660 | + deposit64(env->cp15.mdscr_el1, MDSCR_EL1_SS_SHIFT, 1, 0); | ||
661 | + } | ||
662 | + | ||
663 | + /* Enable/disable Breakpoint exceptions */ | ||
664 | + if (hvf_arm_hw_debug_active(cpu)) { | ||
665 | + env->cp15.mdscr_el1 = | ||
666 | + deposit64(env->cp15.mdscr_el1, MDSCR_EL1_MDE_SHIFT, 1, 1); | ||
667 | + } else { | ||
668 | + env->cp15.mdscr_el1 = | ||
669 | + deposit64(env->cp15.mdscr_el1, MDSCR_EL1_MDE_SHIFT, 1, 0); | ||
670 | + } | ||
671 | + | ||
672 | + hvf_arch_set_traps(); | ||
673 | +} | ||
674 | + | ||
675 | +inline bool hvf_arch_supports_guest_debug(void) | ||
676 | +{ | ||
677 | + return true; | ||
678 | +} | ||
679 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c | ||
680 | index XXXXXXX..XXXXXXX 100644 | ||
681 | --- a/target/i386/hvf/hvf.c | ||
682 | +++ b/target/i386/hvf/hvf.c | ||
683 | @@ -XXX,XX +XXX,XX @@ int hvf_arch_remove_hw_breakpoint(target_ulong addr, target_ulong len, int type) | ||
684 | void hvf_arch_remove_all_hw_breakpoints(void) | ||
685 | { | ||
686 | } | ||
687 | + | ||
688 | +void hvf_arch_update_guest_debug(CPUState *cpu) | ||
689 | +{ | ||
690 | +} | ||
691 | + | ||
692 | +inline bool hvf_arch_supports_guest_debug(void) | ||
693 | +{ | ||
694 | + return false; | ||
695 | +} | ||
87 | -- | 696 | -- |
88 | 2.20.1 | 697 | 2.34.1 |
89 | |||
90 | diff view generated by jsdifflib |
1 | Add support for the mps3-an524 board; this is an SSE-200 based FPGA | 1 | From: Vikram Garhwal <vikram.garhwal@amd.com> |
---|---|---|---|
2 | image, like the existing mps2-an521. It has a usefully larger amount | ||
3 | of RAM, and a PL031 RTC, as well as some more minor differences. | ||
4 | 2 | ||
5 | In real hardware this image runs on a newer generation of the FPGA | 3 | The Xilinx Versal CANFD controller is developed based on SocketCAN, QEMU CAN bus |
6 | board, the MPS3 rather than the older MPS2. Architecturally the two | 4 | implementation. Bus connection and socketCAN connection for each CAN module |
7 | boards are similar, so we implement the MPS3 boards in the mps2-tz.c | 5 | can be set through command lines. |
8 | file as variations of the existing MPS2 boards. | ||
9 | 6 | ||
7 | Signed-off-by: Vikram Garhwal <vikram.garhwal@amd.com> | ||
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210215115138.20465-21-peter.maydell@linaro.org | ||
13 | --- | 10 | --- |
14 | hw/arm/mps2-tz.c | 139 +++++++++++++++++++++++++++++++++++++++++++++-- | 11 | include/hw/net/xlnx-versal-canfd.h | 87 ++ |
15 | 1 file changed, 135 insertions(+), 4 deletions(-) | 12 | hw/net/can/xlnx-versal-canfd.c | 2107 ++++++++++++++++++++++++++++ |
13 | hw/net/can/meson.build | 1 + | ||
14 | hw/net/can/trace-events | 7 + | ||
15 | 4 files changed, 2202 insertions(+) | ||
16 | create mode 100644 include/hw/net/xlnx-versal-canfd.h | ||
17 | create mode 100644 hw/net/can/xlnx-versal-canfd.c | ||
16 | 18 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 19 | diff --git a/include/hw/net/xlnx-versal-canfd.h b/include/hw/net/xlnx-versal-canfd.h |
18 | index XXXXXXX..XXXXXXX 100644 | 20 | new file mode 100644 |
19 | --- a/hw/arm/mps2-tz.c | 21 | index XXXXXXX..XXXXXXX |
20 | +++ b/hw/arm/mps2-tz.c | 22 | --- /dev/null |
23 | +++ b/include/hw/net/xlnx-versal-canfd.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
22 | * This source file covers the following FPGA images, for TrustZone cores: | 25 | +/* |
23 | * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 | 26 | + * QEMU model of the Xilinx Versal CANFD Controller. |
24 | * "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521 | 27 | + * |
25 | + * "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524 | 28 | + * Copyright (c) 2023 Advanced Micro Devices, Inc. |
26 | * | 29 | + * |
27 | * Links to the TRM for the board itself and to the various Application | 30 | + * Written-by: Vikram Garhwal<vikram.garhwal@amd.com> |
28 | * Notes which document the FPGA images can be found here: | 31 | + * Based on QEMU CANFD Device emulation implemented by Jin Yang, Deniz Eren and |
32 | + * Pavel Pisa. | ||
33 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
34 | + * of this software and associated documentation files (the "Software"), to deal | ||
35 | + * in the Software without restriction, including without limitation the rights | ||
36 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
37 | + * copies of the Software, and to permit persons to whom the Software is | ||
38 | + * furnished to do so, subject to the following conditions: | ||
39 | + * | ||
40 | + * The above copyright notice and this permission notice shall be included in | ||
41 | + * all copies or substantial portions of the Software. | ||
42 | + * | ||
43 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
44 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
45 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
46 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
47 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
48 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
49 | + * THE SOFTWARE. | ||
50 | + */ | ||
51 | + | ||
52 | +#ifndef HW_CANFD_XILINX_H | ||
53 | +#define HW_CANFD_XILINX_H | ||
54 | + | ||
55 | +#include "hw/register.h" | ||
56 | +#include "hw/ptimer.h" | ||
57 | +#include "net/can_emu.h" | ||
58 | +#include "hw/qdev-clock.h" | ||
59 | + | ||
60 | +#define TYPE_XILINX_CANFD "xlnx.versal-canfd" | ||
61 | + | ||
62 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalCANFDState, XILINX_CANFD) | ||
63 | + | ||
64 | +#define NUM_REGS_PER_MSG_SPACE 18 /* 1 ID + 1 DLC + 16 Data(DW0 - DW15) regs. */ | ||
65 | +#define MAX_NUM_RX 64 | ||
66 | +#define OFFSET_RX1_DW15 (0x4144 / 4) | ||
67 | +#define CANFD_TIMER_MAX 0xFFFFUL | ||
68 | +#define CANFD_DEFAULT_CLOCK (25 * 1000 * 1000) | ||
69 | + | ||
70 | +#define XLNX_VERSAL_CANFD_R_MAX (OFFSET_RX1_DW15 + \ | ||
71 | + ((MAX_NUM_RX - 1) * NUM_REGS_PER_MSG_SPACE) + 1) | ||
72 | + | ||
73 | +typedef struct XlnxVersalCANFDState { | ||
74 | + SysBusDevice parent_obj; | ||
75 | + MemoryRegion iomem; | ||
76 | + | ||
77 | + qemu_irq irq_canfd_int; | ||
78 | + qemu_irq irq_addr_err; | ||
79 | + | ||
80 | + RegisterInfo reg_info[XLNX_VERSAL_CANFD_R_MAX]; | ||
81 | + RegisterAccessInfo *tx_regs; | ||
82 | + RegisterAccessInfo *rx0_regs; | ||
83 | + RegisterAccessInfo *rx1_regs; | ||
84 | + RegisterAccessInfo *af_regs; | ||
85 | + RegisterAccessInfo *txe_regs; | ||
86 | + RegisterAccessInfo *rx_mailbox_regs; | ||
87 | + RegisterAccessInfo *af_mask_regs_mailbox; | ||
88 | + | ||
89 | + uint32_t regs[XLNX_VERSAL_CANFD_R_MAX]; | ||
90 | + | ||
91 | + ptimer_state *canfd_timer; | ||
92 | + | ||
93 | + CanBusClientState bus_client; | ||
94 | + CanBusState *canfdbus; | ||
95 | + | ||
96 | + struct { | ||
97 | + uint8_t rx0_fifo; | ||
98 | + uint8_t rx1_fifo; | ||
99 | + uint8_t tx_fifo; | ||
100 | + bool enable_rx_fifo1; | ||
101 | + uint32_t ext_clk_freq; | ||
102 | + } cfg; | ||
103 | + | ||
104 | +} XlnxVersalCANFDState; | ||
105 | + | ||
106 | +typedef struct tx_ready_reg_info { | ||
107 | + uint32_t can_id; | ||
108 | + uint32_t reg_num; | ||
109 | +} tx_ready_reg_info; | ||
110 | + | ||
111 | +#endif | ||
112 | diff --git a/hw/net/can/xlnx-versal-canfd.c b/hw/net/can/xlnx-versal-canfd.c | ||
113 | new file mode 100644 | ||
114 | index XXXXXXX..XXXXXXX | ||
115 | --- /dev/null | ||
116 | +++ b/hw/net/can/xlnx-versal-canfd.c | ||
29 | @@ -XXX,XX +XXX,XX @@ | 117 | @@ -XXX,XX +XXX,XX @@ |
30 | * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | 118 | +/* |
31 | * Application Note AN521: | 119 | + * QEMU model of the Xilinx Versal CANFD device. |
32 | * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html | 120 | + * |
33 | + * Application Note AN524: | 121 | + * This implementation is based on the following datasheet: |
34 | + * https://developer.arm.com/documentation/dai0524/latest/ | 122 | + * https://docs.xilinx.com/v/u/2.0-English/pg223-canfd |
35 | * | 123 | + * |
36 | * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | 124 | + * Copyright (c) 2023 Advanced Micro Devices, Inc. |
37 | * (ARM ECM0601256) for the details of some of the device layout: | 125 | + * |
38 | * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | 126 | + * Written-by: Vikram Garhwal <vikram.garhwal@amd.com> |
39 | - * Similarly, the AN521 uses the SSE-200, and the SSE-200 TRM defines | 127 | + * |
40 | + * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines | 128 | + * Based on QEMU CANFD Device emulation implemented by Jin Yang, Deniz Eren and |
41 | * most of the device layout: | 129 | + * Pavel Pisa |
42 | * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 130 | + * |
43 | * | 131 | + * Permission is hereby granted, free of charge, to any person obtaining a copy |
44 | @@ -XXX,XX +XXX,XX @@ | 132 | + * of this software and associated documentation files (the "Software"), to deal |
45 | #include "hw/qdev-clock.h" | 133 | + * in the Software without restriction, including without limitation the rights |
46 | #include "qom/object.h" | 134 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
47 | 135 | + * copies of the Software, and to permit persons to whom the Software is | |
48 | -#define MPS2TZ_NUMIRQ_MAX 92 | 136 | + * furnished to do so, subject to the following conditions: |
49 | +#define MPS2TZ_NUMIRQ_MAX 95 | 137 | + * |
50 | #define MPS2TZ_RAM_MAX 4 | 138 | + * The above copyright notice and this permission notice shall be included in |
51 | 139 | + * all copies or substantial portions of the Software. | |
52 | typedef enum MPS2TZFPGAType { | 140 | + * |
53 | FPGA_AN505, | 141 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
54 | FPGA_AN521, | 142 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
55 | + FPGA_AN524, | 143 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
56 | } MPS2TZFPGAType; | 144 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
57 | 145 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
58 | /* | 146 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
59 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 147 | + * THE SOFTWARE. |
60 | TZPPC ppc[5]; | 148 | + */ |
61 | TZMPC mpc[3]; | 149 | + |
62 | PL022State spi[5]; | 150 | +#include "qemu/osdep.h" |
63 | - ArmSbconI2CState i2c[4]; | 151 | +#include "hw/sysbus.h" |
64 | + ArmSbconI2CState i2c[5]; | 152 | +#include "hw/irq.h" |
65 | UnimplementedDeviceState i2s_audio; | 153 | +#include "hw/register.h" |
66 | UnimplementedDeviceState gpio[4]; | 154 | +#include "qapi/error.h" |
67 | UnimplementedDeviceState gfx; | 155 | +#include "qemu/bitops.h" |
68 | + UnimplementedDeviceState cldc; | 156 | +#include "qemu/log.h" |
69 | + UnimplementedDeviceState rtc; | 157 | +#include "qemu/cutils.h" |
70 | PL080State dma[4]; | 158 | +#include "qemu/event_notifier.h" |
71 | TZMSC msc[4]; | 159 | +#include "hw/qdev-properties.h" |
72 | - CMSDKAPBUART uart[5]; | 160 | +#include "qom/object_interfaces.h" |
73 | + CMSDKAPBUART uart[6]; | 161 | +#include "migration/vmstate.h" |
74 | SplitIRQ sec_resp_splitter; | 162 | +#include "hw/net/xlnx-versal-canfd.h" |
75 | qemu_or_irq uart_irq_orgate; | 163 | +#include "trace.h" |
76 | DeviceState *lan9118; | 164 | + |
77 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 165 | +REG32(SOFTWARE_RESET_REGISTER, 0x0) |
78 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | 166 | + FIELD(SOFTWARE_RESET_REGISTER, CEN, 1, 1) |
79 | #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") | 167 | + FIELD(SOFTWARE_RESET_REGISTER, SRST, 0, 1) |
80 | #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521") | 168 | +REG32(MODE_SELECT_REGISTER, 0x4) |
81 | +#define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524") | 169 | + FIELD(MODE_SELECT_REGISTER, ITO, 8, 8) |
82 | 170 | + FIELD(MODE_SELECT_REGISTER, ABR, 7, 1) | |
83 | OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | 171 | + FIELD(MODE_SELECT_REGISTER, SBR, 6, 1) |
84 | 172 | + FIELD(MODE_SELECT_REGISTER, DPEE, 5, 1) | |
85 | @@ -XXX,XX +XXX,XX @@ static const uint32_t an505_oscclk[] = { | 173 | + FIELD(MODE_SELECT_REGISTER, DAR, 4, 1) |
86 | 25000000, | 174 | + FIELD(MODE_SELECT_REGISTER, BRSD, 3, 1) |
87 | }; | 175 | + FIELD(MODE_SELECT_REGISTER, SNOOP, 2, 1) |
88 | 176 | + FIELD(MODE_SELECT_REGISTER, LBACK, 1, 1) | |
89 | +static const uint32_t an524_oscclk[] = { | 177 | + FIELD(MODE_SELECT_REGISTER, SLEEP, 0, 1) |
90 | + 24000000, | 178 | +REG32(ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, 0x8) |
91 | + 32000000, | 179 | + FIELD(ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, BRP, 0, 8) |
92 | + 50000000, | 180 | +REG32(ARBITRATION_PHASE_BIT_TIMING_REGISTER, 0xc) |
93 | + 50000000, | 181 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, SJW, 16, 7) |
94 | + 24576000, | 182 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, TS2, 8, 7) |
95 | + 23750000, | 183 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, TS1, 0, 8) |
184 | +REG32(ERROR_COUNTER_REGISTER, 0x10) | ||
185 | + FIELD(ERROR_COUNTER_REGISTER, REC, 8, 8) | ||
186 | + FIELD(ERROR_COUNTER_REGISTER, TEC, 0, 8) | ||
187 | +REG32(ERROR_STATUS_REGISTER, 0x14) | ||
188 | + FIELD(ERROR_STATUS_REGISTER, F_BERR, 11, 1) | ||
189 | + FIELD(ERROR_STATUS_REGISTER, F_STER, 10, 1) | ||
190 | + FIELD(ERROR_STATUS_REGISTER, F_FMER, 9, 1) | ||
191 | + FIELD(ERROR_STATUS_REGISTER, F_CRCER, 8, 1) | ||
192 | + FIELD(ERROR_STATUS_REGISTER, ACKER, 4, 1) | ||
193 | + FIELD(ERROR_STATUS_REGISTER, BERR, 3, 1) | ||
194 | + FIELD(ERROR_STATUS_REGISTER, STER, 2, 1) | ||
195 | + FIELD(ERROR_STATUS_REGISTER, FMER, 1, 1) | ||
196 | + FIELD(ERROR_STATUS_REGISTER, CRCER, 0, 1) | ||
197 | +REG32(STATUS_REGISTER, 0x18) | ||
198 | + FIELD(STATUS_REGISTER, TDCV, 16, 7) | ||
199 | + FIELD(STATUS_REGISTER, SNOOP, 12, 1) | ||
200 | + FIELD(STATUS_REGISTER, BSFR_CONFIG, 10, 1) | ||
201 | + FIELD(STATUS_REGISTER, PEE_CONFIG, 9, 1) | ||
202 | + FIELD(STATUS_REGISTER, ESTAT, 7, 2) | ||
203 | + FIELD(STATUS_REGISTER, ERRWRN, 6, 1) | ||
204 | + FIELD(STATUS_REGISTER, BBSY, 5, 1) | ||
205 | + FIELD(STATUS_REGISTER, BIDLE, 4, 1) | ||
206 | + FIELD(STATUS_REGISTER, NORMAL, 3, 1) | ||
207 | + FIELD(STATUS_REGISTER, SLEEP, 2, 1) | ||
208 | + FIELD(STATUS_REGISTER, LBACK, 1, 1) | ||
209 | + FIELD(STATUS_REGISTER, CONFIG, 0, 1) | ||
210 | +REG32(INTERRUPT_STATUS_REGISTER, 0x1c) | ||
211 | + FIELD(INTERRUPT_STATUS_REGISTER, TXEWMFLL, 31, 1) | ||
212 | + FIELD(INTERRUPT_STATUS_REGISTER, TXEOFLW, 30, 1) | ||
213 | + FIELD(INTERRUPT_STATUS_REGISTER, RXBOFLW_BI, 24, 6) | ||
214 | + FIELD(INTERRUPT_STATUS_REGISTER, RXLRM_BI, 18, 6) | ||
215 | + FIELD(INTERRUPT_STATUS_REGISTER, RXMNF, 17, 1) | ||
216 | + FIELD(INTERRUPT_STATUS_REGISTER, RXFWMFLL_1, 16, 1) | ||
217 | + FIELD(INTERRUPT_STATUS_REGISTER, RXFOFLW_1, 15, 1) | ||
218 | + FIELD(INTERRUPT_STATUS_REGISTER, TXCRS, 14, 1) | ||
219 | + FIELD(INTERRUPT_STATUS_REGISTER, TXRRS, 13, 1) | ||
220 | + FIELD(INTERRUPT_STATUS_REGISTER, RXFWMFLL, 12, 1) | ||
221 | + FIELD(INTERRUPT_STATUS_REGISTER, WKUP, 11, 1) | ||
222 | + FIELD(INTERRUPT_STATUS_REGISTER, SLP, 10, 1) | ||
223 | + FIELD(INTERRUPT_STATUS_REGISTER, BSOFF, 9, 1) | ||
224 | + /* | ||
225 | + * In the original HW description below bit is named as ERROR but an ERROR | ||
226 | + * field name collides with a macro in Windows build. To avoid Windows build | ||
227 | + * failures, the bit is renamed to ERROR_BIT. | ||
228 | + */ | ||
229 | + FIELD(INTERRUPT_STATUS_REGISTER, ERROR_BIT, 8, 1) | ||
230 | + FIELD(INTERRUPT_STATUS_REGISTER, RXFOFLW, 6, 1) | ||
231 | + FIELD(INTERRUPT_STATUS_REGISTER, TSCNT_OFLW, 5, 1) | ||
232 | + FIELD(INTERRUPT_STATUS_REGISTER, RXOK, 4, 1) | ||
233 | + FIELD(INTERRUPT_STATUS_REGISTER, BSFRD, 3, 1) | ||
234 | + FIELD(INTERRUPT_STATUS_REGISTER, PEE, 2, 1) | ||
235 | + FIELD(INTERRUPT_STATUS_REGISTER, TXOK, 1, 1) | ||
236 | + FIELD(INTERRUPT_STATUS_REGISTER, ARBLST, 0, 1) | ||
237 | +REG32(INTERRUPT_ENABLE_REGISTER, 0x20) | ||
238 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXEWMFLL, 31, 1) | ||
239 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXEOFLW, 30, 1) | ||
240 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXMNF, 17, 1) | ||
241 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXFWMFLL_1, 16, 1) | ||
242 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXFOFLW_1, 15, 1) | ||
243 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXCRS, 14, 1) | ||
244 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXRRS, 13, 1) | ||
245 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXFWMFLL, 12, 1) | ||
246 | + FIELD(INTERRUPT_ENABLE_REGISTER, EWKUP, 11, 1) | ||
247 | + FIELD(INTERRUPT_ENABLE_REGISTER, ESLP, 10, 1) | ||
248 | + FIELD(INTERRUPT_ENABLE_REGISTER, EBSOFF, 9, 1) | ||
249 | + FIELD(INTERRUPT_ENABLE_REGISTER, EERROR, 8, 1) | ||
250 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERFXOFLW, 6, 1) | ||
251 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETSCNT_OFLW, 5, 1) | ||
252 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXOK, 4, 1) | ||
253 | + FIELD(INTERRUPT_ENABLE_REGISTER, EBSFRD, 3, 1) | ||
254 | + FIELD(INTERRUPT_ENABLE_REGISTER, EPEE, 2, 1) | ||
255 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXOK, 1, 1) | ||
256 | + FIELD(INTERRUPT_ENABLE_REGISTER, EARBLOST, 0, 1) | ||
257 | +REG32(INTERRUPT_CLEAR_REGISTER, 0x24) | ||
258 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXEWMFLL, 31, 1) | ||
259 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXEOFLW, 30, 1) | ||
260 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXMNF, 17, 1) | ||
261 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXFWMFLL_1, 16, 1) | ||
262 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXFOFLW_1, 15, 1) | ||
263 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXCRS, 14, 1) | ||
264 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXRRS, 13, 1) | ||
265 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXFWMFLL, 12, 1) | ||
266 | + FIELD(INTERRUPT_CLEAR_REGISTER, CWKUP, 11, 1) | ||
267 | + FIELD(INTERRUPT_CLEAR_REGISTER, CSLP, 10, 1) | ||
268 | + FIELD(INTERRUPT_CLEAR_REGISTER, CBSOFF, 9, 1) | ||
269 | + FIELD(INTERRUPT_CLEAR_REGISTER, CERROR, 8, 1) | ||
270 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRFXOFLW, 6, 1) | ||
271 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTSCNT_OFLW, 5, 1) | ||
272 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXOK, 4, 1) | ||
273 | + FIELD(INTERRUPT_CLEAR_REGISTER, CBSFRD, 3, 1) | ||
274 | + FIELD(INTERRUPT_CLEAR_REGISTER, CPEE, 2, 1) | ||
275 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXOK, 1, 1) | ||
276 | + FIELD(INTERRUPT_CLEAR_REGISTER, CARBLOST, 0, 1) | ||
277 | +REG32(TIMESTAMP_REGISTER, 0x28) | ||
278 | + FIELD(TIMESTAMP_REGISTER, TIMESTAMP_CNT, 16, 16) | ||
279 | + FIELD(TIMESTAMP_REGISTER, CTS, 0, 1) | ||
280 | +REG32(DATA_PHASE_BAUD_RATE_PRESCALER_REGISTER, 0x88) | ||
281 | + FIELD(DATA_PHASE_BAUD_RATE_PRESCALER_REGISTER, TDC, 16, 1) | ||
282 | + FIELD(DATA_PHASE_BAUD_RATE_PRESCALER_REGISTER, TDCOFF, 8, 6) | ||
283 | + FIELD(DATA_PHASE_BAUD_RATE_PRESCALER_REGISTER, DP_BRP, 0, 8) | ||
284 | +REG32(DATA_PHASE_BIT_TIMING_REGISTER, 0x8c) | ||
285 | + FIELD(DATA_PHASE_BIT_TIMING_REGISTER, DP_SJW, 16, 4) | ||
286 | + FIELD(DATA_PHASE_BIT_TIMING_REGISTER, DP_TS2, 8, 4) | ||
287 | + FIELD(DATA_PHASE_BIT_TIMING_REGISTER, DP_TS1, 0, 5) | ||
288 | +REG32(TX_BUFFER_READY_REQUEST_REGISTER, 0x90) | ||
289 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR31, 31, 1) | ||
290 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR30, 30, 1) | ||
291 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR29, 29, 1) | ||
292 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR28, 28, 1) | ||
293 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR27, 27, 1) | ||
294 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR26, 26, 1) | ||
295 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR25, 25, 1) | ||
296 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR24, 24, 1) | ||
297 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR23, 23, 1) | ||
298 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR22, 22, 1) | ||
299 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR21, 21, 1) | ||
300 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR20, 20, 1) | ||
301 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR19, 19, 1) | ||
302 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR18, 18, 1) | ||
303 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR17, 17, 1) | ||
304 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR16, 16, 1) | ||
305 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR15, 15, 1) | ||
306 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR14, 14, 1) | ||
307 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR13, 13, 1) | ||
308 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR12, 12, 1) | ||
309 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR11, 11, 1) | ||
310 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR10, 10, 1) | ||
311 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR9, 9, 1) | ||
312 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR8, 8, 1) | ||
313 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR7, 7, 1) | ||
314 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR6, 6, 1) | ||
315 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR5, 5, 1) | ||
316 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR4, 4, 1) | ||
317 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR3, 3, 1) | ||
318 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR2, 2, 1) | ||
319 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR1, 1, 1) | ||
320 | + FIELD(TX_BUFFER_READY_REQUEST_REGISTER, RR0, 0, 1) | ||
321 | +REG32(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, 0x94) | ||
322 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS31, 31, 1) | ||
323 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS30, 30, 1) | ||
324 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS29, 29, 1) | ||
325 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS28, 28, 1) | ||
326 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS27, 27, 1) | ||
327 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS26, 26, 1) | ||
328 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS25, 25, 1) | ||
329 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS24, 24, 1) | ||
330 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS23, 23, 1) | ||
331 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS22, 22, 1) | ||
332 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS21, 21, 1) | ||
333 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS20, 20, 1) | ||
334 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS19, 19, 1) | ||
335 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS18, 18, 1) | ||
336 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS17, 17, 1) | ||
337 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS16, 16, 1) | ||
338 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS15, 15, 1) | ||
339 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS14, 14, 1) | ||
340 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS13, 13, 1) | ||
341 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS12, 12, 1) | ||
342 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS11, 11, 1) | ||
343 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS10, 10, 1) | ||
344 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS9, 9, 1) | ||
345 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS8, 8, 1) | ||
346 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS7, 7, 1) | ||
347 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS6, 6, 1) | ||
348 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS5, 5, 1) | ||
349 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS4, 4, 1) | ||
350 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS3, 3, 1) | ||
351 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS2, 2, 1) | ||
352 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS1, 1, 1) | ||
353 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, ERRS0, 0, 1) | ||
354 | +REG32(TX_BUFFER_CANCEL_REQUEST_REGISTER, 0x98) | ||
355 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR31, 31, 1) | ||
356 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR30, 30, 1) | ||
357 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR29, 29, 1) | ||
358 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR28, 28, 1) | ||
359 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR27, 27, 1) | ||
360 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR26, 26, 1) | ||
361 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR25, 25, 1) | ||
362 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR24, 24, 1) | ||
363 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR23, 23, 1) | ||
364 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR22, 22, 1) | ||
365 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR21, 21, 1) | ||
366 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR20, 20, 1) | ||
367 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR19, 19, 1) | ||
368 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR18, 18, 1) | ||
369 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR17, 17, 1) | ||
370 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR16, 16, 1) | ||
371 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR15, 15, 1) | ||
372 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR14, 14, 1) | ||
373 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR13, 13, 1) | ||
374 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR12, 12, 1) | ||
375 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR11, 11, 1) | ||
376 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR10, 10, 1) | ||
377 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR9, 9, 1) | ||
378 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR8, 8, 1) | ||
379 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR7, 7, 1) | ||
380 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR6, 6, 1) | ||
381 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR5, 5, 1) | ||
382 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR4, 4, 1) | ||
383 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR3, 3, 1) | ||
384 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR2, 2, 1) | ||
385 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR1, 1, 1) | ||
386 | + FIELD(TX_BUFFER_CANCEL_REQUEST_REGISTER, CR0, 0, 1) | ||
387 | +REG32(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, 0x9c) | ||
388 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS31, 31, | ||
389 | + 1) | ||
390 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS30, 30, | ||
391 | + 1) | ||
392 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS29, 29, | ||
393 | + 1) | ||
394 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS28, 28, | ||
395 | + 1) | ||
396 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS27, 27, | ||
397 | + 1) | ||
398 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS26, 26, | ||
399 | + 1) | ||
400 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS25, 25, | ||
401 | + 1) | ||
402 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS24, 24, | ||
403 | + 1) | ||
404 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS23, 23, | ||
405 | + 1) | ||
406 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS22, 22, | ||
407 | + 1) | ||
408 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS21, 21, | ||
409 | + 1) | ||
410 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS20, 20, | ||
411 | + 1) | ||
412 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS19, 19, | ||
413 | + 1) | ||
414 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS18, 18, | ||
415 | + 1) | ||
416 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS17, 17, | ||
417 | + 1) | ||
418 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS16, 16, | ||
419 | + 1) | ||
420 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS15, 15, | ||
421 | + 1) | ||
422 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS14, 14, | ||
423 | + 1) | ||
424 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS13, 13, | ||
425 | + 1) | ||
426 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS12, 12, | ||
427 | + 1) | ||
428 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS11, 11, | ||
429 | + 1) | ||
430 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS10, 10, | ||
431 | + 1) | ||
432 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS9, 9, 1) | ||
433 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS8, 8, 1) | ||
434 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS7, 7, 1) | ||
435 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS6, 6, 1) | ||
436 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS5, 5, 1) | ||
437 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS4, 4, 1) | ||
438 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS3, 3, 1) | ||
439 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS2, 2, 1) | ||
440 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS1, 1, 1) | ||
441 | + FIELD(INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, ECRS0, 0, 1) | ||
442 | +REG32(TX_EVENT_FIFO_STATUS_REGISTER, 0xa0) | ||
443 | + FIELD(TX_EVENT_FIFO_STATUS_REGISTER, TXE_FL, 8, 6) | ||
444 | + FIELD(TX_EVENT_FIFO_STATUS_REGISTER, TXE_IRI, 7, 1) | ||
445 | + FIELD(TX_EVENT_FIFO_STATUS_REGISTER, TXE_RI, 0, 5) | ||
446 | +REG32(TX_EVENT_FIFO_WATERMARK_REGISTER, 0xa4) | ||
447 | + FIELD(TX_EVENT_FIFO_WATERMARK_REGISTER, TXE_FWM, 0, 5) | ||
448 | +REG32(ACCEPTANCE_FILTER_CONTROL_REGISTER, 0xe0) | ||
449 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF31, 31, 1) | ||
450 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF30, 30, 1) | ||
451 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF29, 29, 1) | ||
452 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF28, 28, 1) | ||
453 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF27, 27, 1) | ||
454 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF26, 26, 1) | ||
455 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF25, 25, 1) | ||
456 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF24, 24, 1) | ||
457 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF23, 23, 1) | ||
458 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF22, 22, 1) | ||
459 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF21, 21, 1) | ||
460 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF20, 20, 1) | ||
461 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF19, 19, 1) | ||
462 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF18, 18, 1) | ||
463 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF17, 17, 1) | ||
464 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF16, 16, 1) | ||
465 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF15, 15, 1) | ||
466 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF14, 14, 1) | ||
467 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF13, 13, 1) | ||
468 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF12, 12, 1) | ||
469 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF11, 11, 1) | ||
470 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF10, 10, 1) | ||
471 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF9, 9, 1) | ||
472 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF8, 8, 1) | ||
473 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF7, 7, 1) | ||
474 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF6, 6, 1) | ||
475 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF5, 5, 1) | ||
476 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF4, 4, 1) | ||
477 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF3, 3, 1) | ||
478 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF2, 2, 1) | ||
479 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF1, 1, 1) | ||
480 | + FIELD(ACCEPTANCE_FILTER_CONTROL_REGISTER, UAF0, 0, 1) | ||
481 | +REG32(RX_FIFO_STATUS_REGISTER, 0xe8) | ||
482 | + FIELD(RX_FIFO_STATUS_REGISTER, FL_1, 24, 7) | ||
483 | + FIELD(RX_FIFO_STATUS_REGISTER, IRI_1, 23, 1) | ||
484 | + FIELD(RX_FIFO_STATUS_REGISTER, RI_1, 16, 6) | ||
485 | + FIELD(RX_FIFO_STATUS_REGISTER, FL, 8, 7) | ||
486 | + FIELD(RX_FIFO_STATUS_REGISTER, IRI, 7, 1) | ||
487 | + FIELD(RX_FIFO_STATUS_REGISTER, RI, 0, 6) | ||
488 | +REG32(RX_FIFO_WATERMARK_REGISTER, 0xec) | ||
489 | + FIELD(RX_FIFO_WATERMARK_REGISTER, RXFP, 16, 5) | ||
490 | + FIELD(RX_FIFO_WATERMARK_REGISTER, RXFWM_1, 8, 6) | ||
491 | + FIELD(RX_FIFO_WATERMARK_REGISTER, RXFWM, 0, 6) | ||
492 | +REG32(TB_ID_REGISTER, 0x100) | ||
493 | + FIELD(TB_ID_REGISTER, ID, 21, 11) | ||
494 | + FIELD(TB_ID_REGISTER, SRR_RTR_RRS, 20, 1) | ||
495 | + FIELD(TB_ID_REGISTER, IDE, 19, 1) | ||
496 | + FIELD(TB_ID_REGISTER, ID_EXT, 1, 18) | ||
497 | + FIELD(TB_ID_REGISTER, RTR_RRS, 0, 1) | ||
498 | +REG32(TB0_DLC_REGISTER, 0x104) | ||
499 | + FIELD(TB0_DLC_REGISTER, DLC, 28, 4) | ||
500 | + FIELD(TB0_DLC_REGISTER, FDF, 27, 1) | ||
501 | + FIELD(TB0_DLC_REGISTER, BRS, 26, 1) | ||
502 | + FIELD(TB0_DLC_REGISTER, RSVD2, 25, 1) | ||
503 | + FIELD(TB0_DLC_REGISTER, EFC, 24, 1) | ||
504 | + FIELD(TB0_DLC_REGISTER, MM, 16, 8) | ||
505 | + FIELD(TB0_DLC_REGISTER, RSVD1, 0, 16) | ||
506 | +REG32(TB_DW0_REGISTER, 0x108) | ||
507 | + FIELD(TB_DW0_REGISTER, DATA_BYTES0, 24, 8) | ||
508 | + FIELD(TB_DW0_REGISTER, DATA_BYTES1, 16, 8) | ||
509 | + FIELD(TB_DW0_REGISTER, DATA_BYTES2, 8, 8) | ||
510 | + FIELD(TB_DW0_REGISTER, DATA_BYTES3, 0, 8) | ||
511 | +REG32(TB_DW1_REGISTER, 0x10c) | ||
512 | + FIELD(TB_DW1_REGISTER, DATA_BYTES4, 24, 8) | ||
513 | + FIELD(TB_DW1_REGISTER, DATA_BYTES5, 16, 8) | ||
514 | + FIELD(TB_DW1_REGISTER, DATA_BYTES6, 8, 8) | ||
515 | + FIELD(TB_DW1_REGISTER, DATA_BYTES7, 0, 8) | ||
516 | +REG32(TB_DW2_REGISTER, 0x110) | ||
517 | + FIELD(TB_DW2_REGISTER, DATA_BYTES8, 24, 8) | ||
518 | + FIELD(TB_DW2_REGISTER, DATA_BYTES9, 16, 8) | ||
519 | + FIELD(TB_DW2_REGISTER, DATA_BYTES10, 8, 8) | ||
520 | + FIELD(TB_DW2_REGISTER, DATA_BYTES11, 0, 8) | ||
521 | +REG32(TB_DW3_REGISTER, 0x114) | ||
522 | + FIELD(TB_DW3_REGISTER, DATA_BYTES12, 24, 8) | ||
523 | + FIELD(TB_DW3_REGISTER, DATA_BYTES13, 16, 8) | ||
524 | + FIELD(TB_DW3_REGISTER, DATA_BYTES14, 8, 8) | ||
525 | + FIELD(TB_DW3_REGISTER, DATA_BYTES15, 0, 8) | ||
526 | +REG32(TB_DW4_REGISTER, 0x118) | ||
527 | + FIELD(TB_DW4_REGISTER, DATA_BYTES16, 24, 8) | ||
528 | + FIELD(TB_DW4_REGISTER, DATA_BYTES17, 16, 8) | ||
529 | + FIELD(TB_DW4_REGISTER, DATA_BYTES18, 8, 8) | ||
530 | + FIELD(TB_DW4_REGISTER, DATA_BYTES19, 0, 8) | ||
531 | +REG32(TB_DW5_REGISTER, 0x11c) | ||
532 | + FIELD(TB_DW5_REGISTER, DATA_BYTES20, 24, 8) | ||
533 | + FIELD(TB_DW5_REGISTER, DATA_BYTES21, 16, 8) | ||
534 | + FIELD(TB_DW5_REGISTER, DATA_BYTES22, 8, 8) | ||
535 | + FIELD(TB_DW5_REGISTER, DATA_BYTES23, 0, 8) | ||
536 | +REG32(TB_DW6_REGISTER, 0x120) | ||
537 | + FIELD(TB_DW6_REGISTER, DATA_BYTES24, 24, 8) | ||
538 | + FIELD(TB_DW6_REGISTER, DATA_BYTES25, 16, 8) | ||
539 | + FIELD(TB_DW6_REGISTER, DATA_BYTES26, 8, 8) | ||
540 | + FIELD(TB_DW6_REGISTER, DATA_BYTES27, 0, 8) | ||
541 | +REG32(TB_DW7_REGISTER, 0x124) | ||
542 | + FIELD(TB_DW7_REGISTER, DATA_BYTES28, 24, 8) | ||
543 | + FIELD(TB_DW7_REGISTER, DATA_BYTES29, 16, 8) | ||
544 | + FIELD(TB_DW7_REGISTER, DATA_BYTES30, 8, 8) | ||
545 | + FIELD(TB_DW7_REGISTER, DATA_BYTES31, 0, 8) | ||
546 | +REG32(TB_DW8_REGISTER, 0x128) | ||
547 | + FIELD(TB_DW8_REGISTER, DATA_BYTES32, 24, 8) | ||
548 | + FIELD(TB_DW8_REGISTER, DATA_BYTES33, 16, 8) | ||
549 | + FIELD(TB_DW8_REGISTER, DATA_BYTES34, 8, 8) | ||
550 | + FIELD(TB_DW8_REGISTER, DATA_BYTES35, 0, 8) | ||
551 | +REG32(TB_DW9_REGISTER, 0x12c) | ||
552 | + FIELD(TB_DW9_REGISTER, DATA_BYTES36, 24, 8) | ||
553 | + FIELD(TB_DW9_REGISTER, DATA_BYTES37, 16, 8) | ||
554 | + FIELD(TB_DW9_REGISTER, DATA_BYTES38, 8, 8) | ||
555 | + FIELD(TB_DW9_REGISTER, DATA_BYTES39, 0, 8) | ||
556 | +REG32(TB_DW10_REGISTER, 0x130) | ||
557 | + FIELD(TB_DW10_REGISTER, DATA_BYTES40, 24, 8) | ||
558 | + FIELD(TB_DW10_REGISTER, DATA_BYTES41, 16, 8) | ||
559 | + FIELD(TB_DW10_REGISTER, DATA_BYTES42, 8, 8) | ||
560 | + FIELD(TB_DW10_REGISTER, DATA_BYTES43, 0, 8) | ||
561 | +REG32(TB_DW11_REGISTER, 0x134) | ||
562 | + FIELD(TB_DW11_REGISTER, DATA_BYTES44, 24, 8) | ||
563 | + FIELD(TB_DW11_REGISTER, DATA_BYTES45, 16, 8) | ||
564 | + FIELD(TB_DW11_REGISTER, DATA_BYTES46, 8, 8) | ||
565 | + FIELD(TB_DW11_REGISTER, DATA_BYTES47, 0, 8) | ||
566 | +REG32(TB_DW12_REGISTER, 0x138) | ||
567 | + FIELD(TB_DW12_REGISTER, DATA_BYTES48, 24, 8) | ||
568 | + FIELD(TB_DW12_REGISTER, DATA_BYTES49, 16, 8) | ||
569 | + FIELD(TB_DW12_REGISTER, DATA_BYTES50, 8, 8) | ||
570 | + FIELD(TB_DW12_REGISTER, DATA_BYTES51, 0, 8) | ||
571 | +REG32(TB_DW13_REGISTER, 0x13c) | ||
572 | + FIELD(TB_DW13_REGISTER, DATA_BYTES52, 24, 8) | ||
573 | + FIELD(TB_DW13_REGISTER, DATA_BYTES53, 16, 8) | ||
574 | + FIELD(TB_DW13_REGISTER, DATA_BYTES54, 8, 8) | ||
575 | + FIELD(TB_DW13_REGISTER, DATA_BYTES55, 0, 8) | ||
576 | +REG32(TB_DW14_REGISTER, 0x140) | ||
577 | + FIELD(TB_DW14_REGISTER, DATA_BYTES56, 24, 8) | ||
578 | + FIELD(TB_DW14_REGISTER, DATA_BYTES57, 16, 8) | ||
579 | + FIELD(TB_DW14_REGISTER, DATA_BYTES58, 8, 8) | ||
580 | + FIELD(TB_DW14_REGISTER, DATA_BYTES59, 0, 8) | ||
581 | +REG32(TB_DW15_REGISTER, 0x144) | ||
582 | + FIELD(TB_DW15_REGISTER, DATA_BYTES60, 24, 8) | ||
583 | + FIELD(TB_DW15_REGISTER, DATA_BYTES61, 16, 8) | ||
584 | + FIELD(TB_DW15_REGISTER, DATA_BYTES62, 8, 8) | ||
585 | + FIELD(TB_DW15_REGISTER, DATA_BYTES63, 0, 8) | ||
586 | +REG32(AFMR_REGISTER, 0xa00) | ||
587 | + FIELD(AFMR_REGISTER, AMID, 21, 11) | ||
588 | + FIELD(AFMR_REGISTER, AMSRR, 20, 1) | ||
589 | + FIELD(AFMR_REGISTER, AMIDE, 19, 1) | ||
590 | + FIELD(AFMR_REGISTER, AMID_EXT, 1, 18) | ||
591 | + FIELD(AFMR_REGISTER, AMRTR, 0, 1) | ||
592 | +REG32(AFIR_REGISTER, 0xa04) | ||
593 | + FIELD(AFIR_REGISTER, AIID, 21, 11) | ||
594 | + FIELD(AFIR_REGISTER, AISRR, 20, 1) | ||
595 | + FIELD(AFIR_REGISTER, AIIDE, 19, 1) | ||
596 | + FIELD(AFIR_REGISTER, AIID_EXT, 1, 18) | ||
597 | + FIELD(AFIR_REGISTER, AIRTR, 0, 1) | ||
598 | +REG32(TXE_FIFO_TB_ID_REGISTER, 0x2000) | ||
599 | + FIELD(TXE_FIFO_TB_ID_REGISTER, ID, 21, 11) | ||
600 | + FIELD(TXE_FIFO_TB_ID_REGISTER, SRR_RTR_RRS, 20, 1) | ||
601 | + FIELD(TXE_FIFO_TB_ID_REGISTER, IDE, 19, 1) | ||
602 | + FIELD(TXE_FIFO_TB_ID_REGISTER, ID_EXT, 1, 18) | ||
603 | + FIELD(TXE_FIFO_TB_ID_REGISTER, RTR_RRS, 0, 1) | ||
604 | +REG32(TXE_FIFO_TB_DLC_REGISTER, 0x2004) | ||
605 | + FIELD(TXE_FIFO_TB_DLC_REGISTER, DLC, 28, 4) | ||
606 | + FIELD(TXE_FIFO_TB_DLC_REGISTER, FDF, 27, 1) | ||
607 | + FIELD(TXE_FIFO_TB_DLC_REGISTER, BRS, 26, 1) | ||
608 | + FIELD(TXE_FIFO_TB_DLC_REGISTER, ET, 24, 2) | ||
609 | + FIELD(TXE_FIFO_TB_DLC_REGISTER, MM, 16, 8) | ||
610 | + FIELD(TXE_FIFO_TB_DLC_REGISTER, TIMESTAMP, 0, 16) | ||
611 | +REG32(RB_ID_REGISTER, 0x2100) | ||
612 | + FIELD(RB_ID_REGISTER, ID, 21, 11) | ||
613 | + FIELD(RB_ID_REGISTER, SRR_RTR_RRS, 20, 1) | ||
614 | + FIELD(RB_ID_REGISTER, IDE, 19, 1) | ||
615 | + FIELD(RB_ID_REGISTER, ID_EXT, 1, 18) | ||
616 | + FIELD(RB_ID_REGISTER, RTR_RRS, 0, 1) | ||
617 | +REG32(RB_DLC_REGISTER, 0x2104) | ||
618 | + FIELD(RB_DLC_REGISTER, DLC, 28, 4) | ||
619 | + FIELD(RB_DLC_REGISTER, FDF, 27, 1) | ||
620 | + FIELD(RB_DLC_REGISTER, BRS, 26, 1) | ||
621 | + FIELD(RB_DLC_REGISTER, ESI, 25, 1) | ||
622 | + FIELD(RB_DLC_REGISTER, MATCHED_FILTER_INDEX, 16, 5) | ||
623 | + FIELD(RB_DLC_REGISTER, TIMESTAMP, 0, 16) | ||
624 | +REG32(RB_DW0_REGISTER, 0x2108) | ||
625 | + FIELD(RB_DW0_REGISTER, DATA_BYTES0, 24, 8) | ||
626 | + FIELD(RB_DW0_REGISTER, DATA_BYTES1, 16, 8) | ||
627 | + FIELD(RB_DW0_REGISTER, DATA_BYTES2, 8, 8) | ||
628 | + FIELD(RB_DW0_REGISTER, DATA_BYTES3, 0, 8) | ||
629 | +REG32(RB_DW1_REGISTER, 0x210c) | ||
630 | + FIELD(RB_DW1_REGISTER, DATA_BYTES4, 24, 8) | ||
631 | + FIELD(RB_DW1_REGISTER, DATA_BYTES5, 16, 8) | ||
632 | + FIELD(RB_DW1_REGISTER, DATA_BYTES6, 8, 8) | ||
633 | + FIELD(RB_DW1_REGISTER, DATA_BYTES7, 0, 8) | ||
634 | +REG32(RB_DW2_REGISTER, 0x2110) | ||
635 | + FIELD(RB_DW2_REGISTER, DATA_BYTES8, 24, 8) | ||
636 | + FIELD(RB_DW2_REGISTER, DATA_BYTES9, 16, 8) | ||
637 | + FIELD(RB_DW2_REGISTER, DATA_BYTES10, 8, 8) | ||
638 | + FIELD(RB_DW2_REGISTER, DATA_BYTES11, 0, 8) | ||
639 | +REG32(RB_DW3_REGISTER, 0x2114) | ||
640 | + FIELD(RB_DW3_REGISTER, DATA_BYTES12, 24, 8) | ||
641 | + FIELD(RB_DW3_REGISTER, DATA_BYTES13, 16, 8) | ||
642 | + FIELD(RB_DW3_REGISTER, DATA_BYTES14, 8, 8) | ||
643 | + FIELD(RB_DW3_REGISTER, DATA_BYTES15, 0, 8) | ||
644 | +REG32(RB_DW4_REGISTER, 0x2118) | ||
645 | + FIELD(RB_DW4_REGISTER, DATA_BYTES16, 24, 8) | ||
646 | + FIELD(RB_DW4_REGISTER, DATA_BYTES17, 16, 8) | ||
647 | + FIELD(RB_DW4_REGISTER, DATA_BYTES18, 8, 8) | ||
648 | + FIELD(RB_DW4_REGISTER, DATA_BYTES19, 0, 8) | ||
649 | +REG32(RB_DW5_REGISTER, 0x211c) | ||
650 | + FIELD(RB_DW5_REGISTER, DATA_BYTES20, 24, 8) | ||
651 | + FIELD(RB_DW5_REGISTER, DATA_BYTES21, 16, 8) | ||
652 | + FIELD(RB_DW5_REGISTER, DATA_BYTES22, 8, 8) | ||
653 | + FIELD(RB_DW5_REGISTER, DATA_BYTES23, 0, 8) | ||
654 | +REG32(RB_DW6_REGISTER, 0x2120) | ||
655 | + FIELD(RB_DW6_REGISTER, DATA_BYTES24, 24, 8) | ||
656 | + FIELD(RB_DW6_REGISTER, DATA_BYTES25, 16, 8) | ||
657 | + FIELD(RB_DW6_REGISTER, DATA_BYTES26, 8, 8) | ||
658 | + FIELD(RB_DW6_REGISTER, DATA_BYTES27, 0, 8) | ||
659 | +REG32(RB_DW7_REGISTER, 0x2124) | ||
660 | + FIELD(RB_DW7_REGISTER, DATA_BYTES28, 24, 8) | ||
661 | + FIELD(RB_DW7_REGISTER, DATA_BYTES29, 16, 8) | ||
662 | + FIELD(RB_DW7_REGISTER, DATA_BYTES30, 8, 8) | ||
663 | + FIELD(RB_DW7_REGISTER, DATA_BYTES31, 0, 8) | ||
664 | +REG32(RB_DW8_REGISTER, 0x2128) | ||
665 | + FIELD(RB_DW8_REGISTER, DATA_BYTES32, 24, 8) | ||
666 | + FIELD(RB_DW8_REGISTER, DATA_BYTES33, 16, 8) | ||
667 | + FIELD(RB_DW8_REGISTER, DATA_BYTES34, 8, 8) | ||
668 | + FIELD(RB_DW8_REGISTER, DATA_BYTES35, 0, 8) | ||
669 | +REG32(RB_DW9_REGISTER, 0x212c) | ||
670 | + FIELD(RB_DW9_REGISTER, DATA_BYTES36, 24, 8) | ||
671 | + FIELD(RB_DW9_REGISTER, DATA_BYTES37, 16, 8) | ||
672 | + FIELD(RB_DW9_REGISTER, DATA_BYTES38, 8, 8) | ||
673 | + FIELD(RB_DW9_REGISTER, DATA_BYTES39, 0, 8) | ||
674 | +REG32(RB_DW10_REGISTER, 0x2130) | ||
675 | + FIELD(RB_DW10_REGISTER, DATA_BYTES40, 24, 8) | ||
676 | + FIELD(RB_DW10_REGISTER, DATA_BYTES41, 16, 8) | ||
677 | + FIELD(RB_DW10_REGISTER, DATA_BYTES42, 8, 8) | ||
678 | + FIELD(RB_DW10_REGISTER, DATA_BYTES43, 0, 8) | ||
679 | +REG32(RB_DW11_REGISTER, 0x2134) | ||
680 | + FIELD(RB_DW11_REGISTER, DATA_BYTES44, 24, 8) | ||
681 | + FIELD(RB_DW11_REGISTER, DATA_BYTES45, 16, 8) | ||
682 | + FIELD(RB_DW11_REGISTER, DATA_BYTES46, 8, 8) | ||
683 | + FIELD(RB_DW11_REGISTER, DATA_BYTES47, 0, 8) | ||
684 | +REG32(RB_DW12_REGISTER, 0x2138) | ||
685 | + FIELD(RB_DW12_REGISTER, DATA_BYTES48, 24, 8) | ||
686 | + FIELD(RB_DW12_REGISTER, DATA_BYTES49, 16, 8) | ||
687 | + FIELD(RB_DW12_REGISTER, DATA_BYTES50, 8, 8) | ||
688 | + FIELD(RB_DW12_REGISTER, DATA_BYTES51, 0, 8) | ||
689 | +REG32(RB_DW13_REGISTER, 0x213c) | ||
690 | + FIELD(RB_DW13_REGISTER, DATA_BYTES52, 24, 8) | ||
691 | + FIELD(RB_DW13_REGISTER, DATA_BYTES53, 16, 8) | ||
692 | + FIELD(RB_DW13_REGISTER, DATA_BYTES54, 8, 8) | ||
693 | + FIELD(RB_DW13_REGISTER, DATA_BYTES55, 0, 8) | ||
694 | +REG32(RB_DW14_REGISTER, 0x2140) | ||
695 | + FIELD(RB_DW14_REGISTER, DATA_BYTES56, 24, 8) | ||
696 | + FIELD(RB_DW14_REGISTER, DATA_BYTES57, 16, 8) | ||
697 | + FIELD(RB_DW14_REGISTER, DATA_BYTES58, 8, 8) | ||
698 | + FIELD(RB_DW14_REGISTER, DATA_BYTES59, 0, 8) | ||
699 | +REG32(RB_DW15_REGISTER, 0x2144) | ||
700 | + FIELD(RB_DW15_REGISTER, DATA_BYTES60, 24, 8) | ||
701 | + FIELD(RB_DW15_REGISTER, DATA_BYTES61, 16, 8) | ||
702 | + FIELD(RB_DW15_REGISTER, DATA_BYTES62, 8, 8) | ||
703 | + FIELD(RB_DW15_REGISTER, DATA_BYTES63, 0, 8) | ||
704 | +REG32(RB_ID_REGISTER_1, 0x4100) | ||
705 | + FIELD(RB_ID_REGISTER_1, ID, 21, 11) | ||
706 | + FIELD(RB_ID_REGISTER_1, SRR_RTR_RRS, 20, 1) | ||
707 | + FIELD(RB_ID_REGISTER_1, IDE, 19, 1) | ||
708 | + FIELD(RB_ID_REGISTER_1, ID_EXT, 1, 18) | ||
709 | + FIELD(RB_ID_REGISTER_1, RTR_RRS, 0, 1) | ||
710 | +REG32(RB_DLC_REGISTER_1, 0x4104) | ||
711 | + FIELD(RB_DLC_REGISTER_1, DLC, 28, 4) | ||
712 | + FIELD(RB_DLC_REGISTER_1, FDF, 27, 1) | ||
713 | + FIELD(RB_DLC_REGISTER_1, BRS, 26, 1) | ||
714 | + FIELD(RB_DLC_REGISTER_1, ESI, 25, 1) | ||
715 | + FIELD(RB_DLC_REGISTER_1, MATCHED_FILTER_INDEX, 16, 5) | ||
716 | + FIELD(RB_DLC_REGISTER_1, TIMESTAMP, 0, 16) | ||
717 | +REG32(RB0_DW0_REGISTER_1, 0x4108) | ||
718 | + FIELD(RB0_DW0_REGISTER_1, DATA_BYTES0, 24, 8) | ||
719 | + FIELD(RB0_DW0_REGISTER_1, DATA_BYTES1, 16, 8) | ||
720 | + FIELD(RB0_DW0_REGISTER_1, DATA_BYTES2, 8, 8) | ||
721 | + FIELD(RB0_DW0_REGISTER_1, DATA_BYTES3, 0, 8) | ||
722 | +REG32(RB_DW1_REGISTER_1, 0x410c) | ||
723 | + FIELD(RB_DW1_REGISTER_1, DATA_BYTES4, 24, 8) | ||
724 | + FIELD(RB_DW1_REGISTER_1, DATA_BYTES5, 16, 8) | ||
725 | + FIELD(RB_DW1_REGISTER_1, DATA_BYTES6, 8, 8) | ||
726 | + FIELD(RB_DW1_REGISTER_1, DATA_BYTES7, 0, 8) | ||
727 | +REG32(RB_DW2_REGISTER_1, 0x4110) | ||
728 | + FIELD(RB_DW2_REGISTER_1, DATA_BYTES8, 24, 8) | ||
729 | + FIELD(RB_DW2_REGISTER_1, DATA_BYTES9, 16, 8) | ||
730 | + FIELD(RB_DW2_REGISTER_1, DATA_BYTES10, 8, 8) | ||
731 | + FIELD(RB_DW2_REGISTER_1, DATA_BYTES11, 0, 8) | ||
732 | +REG32(RB_DW3_REGISTER_1, 0x4114) | ||
733 | + FIELD(RB_DW3_REGISTER_1, DATA_BYTES12, 24, 8) | ||
734 | + FIELD(RB_DW3_REGISTER_1, DATA_BYTES13, 16, 8) | ||
735 | + FIELD(RB_DW3_REGISTER_1, DATA_BYTES14, 8, 8) | ||
736 | + FIELD(RB_DW3_REGISTER_1, DATA_BYTES15, 0, 8) | ||
737 | +REG32(RB_DW4_REGISTER_1, 0x4118) | ||
738 | + FIELD(RB_DW4_REGISTER_1, DATA_BYTES16, 24, 8) | ||
739 | + FIELD(RB_DW4_REGISTER_1, DATA_BYTES17, 16, 8) | ||
740 | + FIELD(RB_DW4_REGISTER_1, DATA_BYTES18, 8, 8) | ||
741 | + FIELD(RB_DW4_REGISTER_1, DATA_BYTES19, 0, 8) | ||
742 | +REG32(RB_DW5_REGISTER_1, 0x411c) | ||
743 | + FIELD(RB_DW5_REGISTER_1, DATA_BYTES20, 24, 8) | ||
744 | + FIELD(RB_DW5_REGISTER_1, DATA_BYTES21, 16, 8) | ||
745 | + FIELD(RB_DW5_REGISTER_1, DATA_BYTES22, 8, 8) | ||
746 | + FIELD(RB_DW5_REGISTER_1, DATA_BYTES23, 0, 8) | ||
747 | +REG32(RB_DW6_REGISTER_1, 0x4120) | ||
748 | + FIELD(RB_DW6_REGISTER_1, DATA_BYTES24, 24, 8) | ||
749 | + FIELD(RB_DW6_REGISTER_1, DATA_BYTES25, 16, 8) | ||
750 | + FIELD(RB_DW6_REGISTER_1, DATA_BYTES26, 8, 8) | ||
751 | + FIELD(RB_DW6_REGISTER_1, DATA_BYTES27, 0, 8) | ||
752 | +REG32(RB_DW7_REGISTER_1, 0x4124) | ||
753 | + FIELD(RB_DW7_REGISTER_1, DATA_BYTES28, 24, 8) | ||
754 | + FIELD(RB_DW7_REGISTER_1, DATA_BYTES29, 16, 8) | ||
755 | + FIELD(RB_DW7_REGISTER_1, DATA_BYTES30, 8, 8) | ||
756 | + FIELD(RB_DW7_REGISTER_1, DATA_BYTES31, 0, 8) | ||
757 | +REG32(RB_DW8_REGISTER_1, 0x4128) | ||
758 | + FIELD(RB_DW8_REGISTER_1, DATA_BYTES32, 24, 8) | ||
759 | + FIELD(RB_DW8_REGISTER_1, DATA_BYTES33, 16, 8) | ||
760 | + FIELD(RB_DW8_REGISTER_1, DATA_BYTES34, 8, 8) | ||
761 | + FIELD(RB_DW8_REGISTER_1, DATA_BYTES35, 0, 8) | ||
762 | +REG32(RB_DW9_REGISTER_1, 0x412c) | ||
763 | + FIELD(RB_DW9_REGISTER_1, DATA_BYTES36, 24, 8) | ||
764 | + FIELD(RB_DW9_REGISTER_1, DATA_BYTES37, 16, 8) | ||
765 | + FIELD(RB_DW9_REGISTER_1, DATA_BYTES38, 8, 8) | ||
766 | + FIELD(RB_DW9_REGISTER_1, DATA_BYTES39, 0, 8) | ||
767 | +REG32(RB_DW10_REGISTER_1, 0x4130) | ||
768 | + FIELD(RB_DW10_REGISTER_1, DATA_BYTES40, 24, 8) | ||
769 | + FIELD(RB_DW10_REGISTER_1, DATA_BYTES41, 16, 8) | ||
770 | + FIELD(RB_DW10_REGISTER_1, DATA_BYTES42, 8, 8) | ||
771 | + FIELD(RB_DW10_REGISTER_1, DATA_BYTES43, 0, 8) | ||
772 | +REG32(RB_DW11_REGISTER_1, 0x4134) | ||
773 | + FIELD(RB_DW11_REGISTER_1, DATA_BYTES44, 24, 8) | ||
774 | + FIELD(RB_DW11_REGISTER_1, DATA_BYTES45, 16, 8) | ||
775 | + FIELD(RB_DW11_REGISTER_1, DATA_BYTES46, 8, 8) | ||
776 | + FIELD(RB_DW11_REGISTER_1, DATA_BYTES47, 0, 8) | ||
777 | +REG32(RB_DW12_REGISTER_1, 0x4138) | ||
778 | + FIELD(RB_DW12_REGISTER_1, DATA_BYTES48, 24, 8) | ||
779 | + FIELD(RB_DW12_REGISTER_1, DATA_BYTES49, 16, 8) | ||
780 | + FIELD(RB_DW12_REGISTER_1, DATA_BYTES50, 8, 8) | ||
781 | + FIELD(RB_DW12_REGISTER_1, DATA_BYTES51, 0, 8) | ||
782 | +REG32(RB_DW13_REGISTER_1, 0x413c) | ||
783 | + FIELD(RB_DW13_REGISTER_1, DATA_BYTES52, 24, 8) | ||
784 | + FIELD(RB_DW13_REGISTER_1, DATA_BYTES53, 16, 8) | ||
785 | + FIELD(RB_DW13_REGISTER_1, DATA_BYTES54, 8, 8) | ||
786 | + FIELD(RB_DW13_REGISTER_1, DATA_BYTES55, 0, 8) | ||
787 | +REG32(RB_DW14_REGISTER_1, 0x4140) | ||
788 | + FIELD(RB_DW14_REGISTER_1, DATA_BYTES56, 24, 8) | ||
789 | + FIELD(RB_DW14_REGISTER_1, DATA_BYTES57, 16, 8) | ||
790 | + FIELD(RB_DW14_REGISTER_1, DATA_BYTES58, 8, 8) | ||
791 | + FIELD(RB_DW14_REGISTER_1, DATA_BYTES59, 0, 8) | ||
792 | +REG32(RB_DW15_REGISTER_1, 0x4144) | ||
793 | + FIELD(RB_DW15_REGISTER_1, DATA_BYTES60, 24, 8) | ||
794 | + FIELD(RB_DW15_REGISTER_1, DATA_BYTES61, 16, 8) | ||
795 | + FIELD(RB_DW15_REGISTER_1, DATA_BYTES62, 8, 8) | ||
796 | + FIELD(RB_DW15_REGISTER_1, DATA_BYTES63, 0, 8) | ||
797 | + | ||
798 | +static uint8_t canfd_dlc_array[8] = {8, 12, 16, 20, 24, 32, 48, 64}; | ||
799 | + | ||
800 | +static void canfd_update_irq(XlnxVersalCANFDState *s) | ||
801 | +{ | ||
802 | + unsigned int irq = s->regs[R_INTERRUPT_STATUS_REGISTER] & | ||
803 | + s->regs[R_INTERRUPT_ENABLE_REGISTER]; | ||
804 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
805 | + | ||
806 | + /* RX watermark interrupts. */ | ||
807 | + if (ARRAY_FIELD_EX32(s->regs, RX_FIFO_STATUS_REGISTER, FL) > | ||
808 | + ARRAY_FIELD_EX32(s->regs, RX_FIFO_WATERMARK_REGISTER, RXFWM)) { | ||
809 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXFWMFLL, 1); | ||
810 | + } | ||
811 | + | ||
812 | + if (ARRAY_FIELD_EX32(s->regs, RX_FIFO_STATUS_REGISTER, FL_1) > | ||
813 | + ARRAY_FIELD_EX32(s->regs, RX_FIFO_WATERMARK_REGISTER, RXFWM_1)) { | ||
814 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXFWMFLL_1, 1); | ||
815 | + } | ||
816 | + | ||
817 | + /* TX watermark interrupt. */ | ||
818 | + if (ARRAY_FIELD_EX32(s->regs, TX_EVENT_FIFO_STATUS_REGISTER, TXE_FL) > | ||
819 | + ARRAY_FIELD_EX32(s->regs, TX_EVENT_FIFO_WATERMARK_REGISTER, TXE_FWM)) { | ||
820 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXEWMFLL, 1); | ||
821 | + } | ||
822 | + | ||
823 | + trace_xlnx_canfd_update_irq(path, s->regs[R_INTERRUPT_STATUS_REGISTER], | ||
824 | + s->regs[R_INTERRUPT_ENABLE_REGISTER], irq); | ||
825 | + | ||
826 | + qemu_set_irq(s->irq_canfd_int, irq); | ||
827 | +} | ||
828 | + | ||
829 | +static void canfd_ier_post_write(RegisterInfo *reg, uint64_t val64) | ||
830 | +{ | ||
831 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
832 | + | ||
833 | + canfd_update_irq(s); | ||
834 | +} | ||
835 | + | ||
836 | +static uint64_t canfd_icr_pre_write(RegisterInfo *reg, uint64_t val64) | ||
837 | +{ | ||
838 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
839 | + uint32_t val = val64; | ||
840 | + | ||
841 | + s->regs[R_INTERRUPT_STATUS_REGISTER] &= ~val; | ||
842 | + | ||
843 | + /* | ||
844 | + * RXBOFLW_BI field is automatically cleared to default if RXBOFLW bit is | ||
845 | + * cleared in ISR. | ||
846 | + */ | ||
847 | + if (ARRAY_FIELD_EX32(s->regs, INTERRUPT_STATUS_REGISTER, RXFWMFLL_1)) { | ||
848 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXBOFLW_BI, 0); | ||
849 | + } | ||
850 | + | ||
851 | + canfd_update_irq(s); | ||
852 | + | ||
853 | + return 0; | ||
854 | +} | ||
855 | + | ||
856 | +static void canfd_config_reset(XlnxVersalCANFDState *s) | ||
857 | +{ | ||
858 | + | ||
859 | + unsigned int i; | ||
860 | + | ||
861 | + /* Reset all the configuration registers. */ | ||
862 | + for (i = 0; i < R_RX_FIFO_WATERMARK_REGISTER; ++i) { | ||
863 | + register_reset(&s->reg_info[i]); | ||
864 | + } | ||
865 | + | ||
866 | + canfd_update_irq(s); | ||
867 | +} | ||
868 | + | ||
869 | +static void canfd_config_mode(XlnxVersalCANFDState *s) | ||
870 | +{ | ||
871 | + register_reset(&s->reg_info[R_ERROR_COUNTER_REGISTER]); | ||
872 | + register_reset(&s->reg_info[R_ERROR_STATUS_REGISTER]); | ||
873 | + register_reset(&s->reg_info[R_STATUS_REGISTER]); | ||
874 | + | ||
875 | + /* Put XlnxVersalCANFDState in configuration mode. */ | ||
876 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, CONFIG, 1); | ||
877 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, WKUP, 0); | ||
878 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, SLP, 0); | ||
879 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, BSOFF, 0); | ||
880 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, ERROR_BIT, 0); | ||
881 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXFOFLW, 0); | ||
882 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXFOFLW_1, 0); | ||
883 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 0); | ||
884 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXOK, 0); | ||
885 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, ARBLST, 0); | ||
886 | + | ||
887 | + /* Clear the time stamp. */ | ||
888 | + ptimer_transaction_begin(s->canfd_timer); | ||
889 | + ptimer_set_count(s->canfd_timer, 0); | ||
890 | + ptimer_transaction_commit(s->canfd_timer); | ||
891 | + | ||
892 | + canfd_update_irq(s); | ||
893 | +} | ||
894 | + | ||
895 | +static void update_status_register_mode_bits(XlnxVersalCANFDState *s) | ||
896 | +{ | ||
897 | + bool sleep_status = ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP); | ||
898 | + bool sleep_mode = ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SLEEP); | ||
899 | + /* Wake up interrupt bit. */ | ||
900 | + bool wakeup_irq_val = !sleep_mode && sleep_status; | ||
901 | + /* Sleep interrupt bit. */ | ||
902 | + bool sleep_irq_val = sleep_mode && !sleep_status; | ||
903 | + | ||
904 | + /* Clear previous core mode status bits. */ | ||
905 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, LBACK, 0); | ||
906 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SLEEP, 0); | ||
907 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SNOOP, 0); | ||
908 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, NORMAL, 0); | ||
909 | + | ||
910 | + /* set current mode bit and generate irqs accordingly. */ | ||
911 | + if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, LBACK)) { | ||
912 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, LBACK, 1); | ||
913 | + } else if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SLEEP)) { | ||
914 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SLEEP, 1); | ||
915 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, SLP, | ||
916 | + sleep_irq_val); | ||
917 | + } else if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SNOOP)) { | ||
918 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SNOOP, 1); | ||
919 | + } else { | ||
920 | + /* If all bits are zero, XlnxVersalCANFDState is set in normal mode. */ | ||
921 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, NORMAL, 1); | ||
922 | + /* Set wakeup interrupt bit. */ | ||
923 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, WKUP, | ||
924 | + wakeup_irq_val); | ||
925 | + } | ||
926 | + | ||
927 | + /* Put the CANFD in error active state. */ | ||
928 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, ESTAT, 1); | ||
929 | + | ||
930 | + canfd_update_irq(s); | ||
931 | +} | ||
932 | + | ||
933 | +static uint64_t canfd_msr_pre_write(RegisterInfo *reg, uint64_t val64) | ||
934 | +{ | ||
935 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
936 | + uint32_t val = val64; | ||
937 | + uint8_t multi_mode = 0; | ||
938 | + | ||
939 | + /* | ||
940 | + * Multiple mode set check. This is done to make sure user doesn't set | ||
941 | + * multiple modes. | ||
942 | + */ | ||
943 | + multi_mode = FIELD_EX32(val, MODE_SELECT_REGISTER, LBACK) + | ||
944 | + FIELD_EX32(val, MODE_SELECT_REGISTER, SLEEP) + | ||
945 | + FIELD_EX32(val, MODE_SELECT_REGISTER, SNOOP); | ||
946 | + | ||
947 | + if (multi_mode > 1) { | ||
948 | + qemu_log_mask(LOG_GUEST_ERROR, "Attempting to configure several modes" | ||
949 | + " simultaneously. One mode will be selected according to" | ||
950 | + " their priority: LBACK > SLEEP > SNOOP.\n"); | ||
951 | + } | ||
952 | + | ||
953 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
954 | + /* In configuration mode, any mode can be selected. */ | ||
955 | + s->regs[R_MODE_SELECT_REGISTER] = val; | ||
956 | + } else { | ||
957 | + bool sleep_mode_bit = FIELD_EX32(val, MODE_SELECT_REGISTER, SLEEP); | ||
958 | + | ||
959 | + ARRAY_FIELD_DP32(s->regs, MODE_SELECT_REGISTER, SLEEP, sleep_mode_bit); | ||
960 | + | ||
961 | + if (FIELD_EX32(val, MODE_SELECT_REGISTER, LBACK)) { | ||
962 | + qemu_log_mask(LOG_GUEST_ERROR, "Attempting to set LBACK mode" | ||
963 | + " without setting CEN bit as 0\n"); | ||
964 | + } else if (FIELD_EX32(val, MODE_SELECT_REGISTER, SNOOP)) { | ||
965 | + qemu_log_mask(LOG_GUEST_ERROR, "Attempting to set SNOOP mode" | ||
966 | + " without setting CEN bit as 0\n"); | ||
967 | + } | ||
968 | + | ||
969 | + update_status_register_mode_bits(s); | ||
970 | + } | ||
971 | + | ||
972 | + return s->regs[R_MODE_SELECT_REGISTER]; | ||
973 | +} | ||
974 | + | ||
975 | +static void canfd_exit_sleep_mode(XlnxVersalCANFDState *s) | ||
976 | +{ | ||
977 | + ARRAY_FIELD_DP32(s->regs, MODE_SELECT_REGISTER, SLEEP, 0); | ||
978 | + update_status_register_mode_bits(s); | ||
979 | +} | ||
980 | + | ||
981 | +static void regs2frame(XlnxVersalCANFDState *s, qemu_can_frame *frame, | ||
982 | + uint32_t reg_num) | ||
983 | +{ | ||
984 | + uint32_t i = 0; | ||
985 | + uint32_t j = 0; | ||
986 | + uint32_t val = 0; | ||
987 | + uint32_t dlc_reg_val = 0; | ||
988 | + uint32_t dlc_value = 0; | ||
989 | + | ||
990 | + /* Check that reg_num should be within TX register space. */ | ||
991 | + assert(reg_num <= R_TB_ID_REGISTER + (NUM_REGS_PER_MSG_SPACE * | ||
992 | + s->cfg.tx_fifo)); | ||
993 | + | ||
994 | + dlc_reg_val = s->regs[reg_num + 1]; | ||
995 | + dlc_value = FIELD_EX32(dlc_reg_val, TB0_DLC_REGISTER, DLC); | ||
996 | + | ||
997 | + frame->can_id = s->regs[reg_num]; | ||
998 | + | ||
999 | + if (FIELD_EX32(dlc_reg_val, TB0_DLC_REGISTER, FDF)) { | ||
1000 | + /* | ||
1001 | + * CANFD frame. | ||
1002 | + * Converting dlc(0 to 15) 4 Byte data to plain length(i.e. 0 to 64) | ||
1003 | + * 1 Byte data. This is done to make it work with SocketCAN. | ||
1004 | + * On actual CANFD frame, this value can't be more than 0xF. | ||
1005 | + * Conversion table for DLC to plain length: | ||
1006 | + * | ||
1007 | + * DLC Plain Length | ||
1008 | + * 0 - 8 0 - 8 | ||
1009 | + * 9 9 - 12 | ||
1010 | + * 10 13 - 16 | ||
1011 | + * 11 17 - 20 | ||
1012 | + * 12 21 - 24 | ||
1013 | + * 13 25 - 32 | ||
1014 | + * 14 33 - 48 | ||
1015 | + * 15 49 - 64 | ||
1016 | + */ | ||
1017 | + | ||
1018 | + frame->flags = QEMU_CAN_FRMF_TYPE_FD; | ||
1019 | + | ||
1020 | + if (dlc_value < 8) { | ||
1021 | + frame->can_dlc = dlc_value; | ||
1022 | + } else { | ||
1023 | + assert((dlc_value - 8) < ARRAY_SIZE(canfd_dlc_array)); | ||
1024 | + frame->can_dlc = canfd_dlc_array[dlc_value - 8]; | ||
1025 | + } | ||
1026 | + } else { | ||
1027 | + /* | ||
1028 | + * FD Format bit not set that means it is a CAN Frame. | ||
1029 | + * Conversion table for classic CAN: | ||
1030 | + * | ||
1031 | + * DLC Plain Length | ||
1032 | + * 0 - 7 0 - 7 | ||
1033 | + * 8 - 15 8 | ||
1034 | + */ | ||
1035 | + | ||
1036 | + if (dlc_value > 8) { | ||
1037 | + frame->can_dlc = 8; | ||
1038 | + qemu_log_mask(LOG_GUEST_ERROR, "Maximum DLC value for Classic CAN" | ||
1039 | + " frame is 8. Only 8 byte data will be sent.\n"); | ||
1040 | + } else { | ||
1041 | + frame->can_dlc = dlc_value; | ||
1042 | + } | ||
1043 | + } | ||
1044 | + | ||
1045 | + for (j = 0; j < frame->can_dlc; j++) { | ||
1046 | + val = 8 * i; | ||
1047 | + | ||
1048 | + frame->data[j] = extract32(s->regs[reg_num + 2 + (j / 4)], val, 8); | ||
1049 | + i++; | ||
1050 | + | ||
1051 | + if (i % 4 == 0) { | ||
1052 | + i = 0; | ||
1053 | + } | ||
1054 | + } | ||
1055 | +} | ||
1056 | + | ||
1057 | +static void process_cancellation_requests(XlnxVersalCANFDState *s) | ||
1058 | +{ | ||
1059 | + uint32_t clear_mask = s->regs[R_TX_BUFFER_READY_REQUEST_REGISTER] & | ||
1060 | + s->regs[R_TX_BUFFER_CANCEL_REQUEST_REGISTER]; | ||
1061 | + | ||
1062 | + s->regs[R_TX_BUFFER_READY_REQUEST_REGISTER] &= ~clear_mask; | ||
1063 | + s->regs[R_TX_BUFFER_CANCEL_REQUEST_REGISTER] &= ~clear_mask; | ||
1064 | + | ||
1065 | + canfd_update_irq(s); | ||
1066 | +} | ||
1067 | + | ||
1068 | +static void store_rx_sequential(XlnxVersalCANFDState *s, | ||
1069 | + const qemu_can_frame *frame, | ||
1070 | + uint32_t fill_level, uint32_t read_index, | ||
1071 | + uint32_t store_location, uint8_t rx_fifo, | ||
1072 | + bool rx_fifo_id, uint8_t filter_index) | ||
1073 | +{ | ||
1074 | + int i; | ||
1075 | + bool is_canfd_frame; | ||
1076 | + uint8_t dlc = frame->can_dlc; | ||
1077 | + uint8_t rx_reg_num = 0; | ||
1078 | + uint32_t dlc_reg_val = 0; | ||
1079 | + uint32_t data_reg_val = 0; | ||
1080 | + | ||
1081 | + /* Getting RX0/1 fill level */ | ||
1082 | + if ((fill_level) > rx_fifo - 1) { | ||
1083 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1084 | + | ||
1085 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: RX%d Buffer is full. Discarding the" | ||
1086 | + " message\n", path, rx_fifo_id); | ||
1087 | + | ||
1088 | + /* Set the corresponding RF buffer overflow interrupt. */ | ||
1089 | + if (rx_fifo_id == 0) { | ||
1090 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXFOFLW, 1); | ||
1091 | + } else { | ||
1092 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXFOFLW_1, 1); | ||
1093 | + } | ||
1094 | + } else { | ||
1095 | + uint16_t rx_timestamp = CANFD_TIMER_MAX - | ||
1096 | + ptimer_get_count(s->canfd_timer); | ||
1097 | + | ||
1098 | + if (rx_timestamp == 0xFFFF) { | ||
1099 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TSCNT_OFLW, 1); | ||
1100 | + } else { | ||
1101 | + ARRAY_FIELD_DP32(s->regs, TIMESTAMP_REGISTER, TIMESTAMP_CNT, | ||
1102 | + rx_timestamp); | ||
1103 | + } | ||
1104 | + | ||
1105 | + if (rx_fifo_id == 0) { | ||
1106 | + ARRAY_FIELD_DP32(s->regs, RX_FIFO_STATUS_REGISTER, FL, | ||
1107 | + fill_level + 1); | ||
1108 | + assert(store_location <= | ||
1109 | + R_RB_ID_REGISTER + (s->cfg.rx0_fifo * | ||
1110 | + NUM_REGS_PER_MSG_SPACE)); | ||
1111 | + } else { | ||
1112 | + ARRAY_FIELD_DP32(s->regs, RX_FIFO_STATUS_REGISTER, FL_1, | ||
1113 | + fill_level + 1); | ||
1114 | + assert(store_location <= | ||
1115 | + R_RB_ID_REGISTER_1 + (s->cfg.rx1_fifo * | ||
1116 | + NUM_REGS_PER_MSG_SPACE)); | ||
1117 | + } | ||
1118 | + | ||
1119 | + s->regs[store_location] = frame->can_id; | ||
1120 | + | ||
1121 | + dlc = frame->can_dlc; | ||
1122 | + | ||
1123 | + if (frame->flags == QEMU_CAN_FRMF_TYPE_FD) { | ||
1124 | + is_canfd_frame = true; | ||
1125 | + | ||
1126 | + /* Store dlc value in Xilinx specific format. */ | ||
1127 | + for (i = 0; i < ARRAY_SIZE(canfd_dlc_array); i++) { | ||
1128 | + if (canfd_dlc_array[i] == frame->can_dlc) { | ||
1129 | + dlc_reg_val = FIELD_DP32(0, RB_DLC_REGISTER, DLC, 8 + i); | ||
1130 | + } | ||
1131 | + } | ||
1132 | + } else { | ||
1133 | + is_canfd_frame = false; | ||
1134 | + | ||
1135 | + if (frame->can_dlc > 8) { | ||
1136 | + dlc = 8; | ||
1137 | + } | ||
1138 | + | ||
1139 | + dlc_reg_val = FIELD_DP32(0, RB_DLC_REGISTER, DLC, dlc); | ||
1140 | + } | ||
1141 | + | ||
1142 | + dlc_reg_val |= FIELD_DP32(0, RB_DLC_REGISTER, FDF, is_canfd_frame); | ||
1143 | + dlc_reg_val |= FIELD_DP32(0, RB_DLC_REGISTER, TIMESTAMP, rx_timestamp); | ||
1144 | + dlc_reg_val |= FIELD_DP32(0, RB_DLC_REGISTER, MATCHED_FILTER_INDEX, | ||
1145 | + filter_index); | ||
1146 | + s->regs[store_location + 1] = dlc_reg_val; | ||
1147 | + | ||
1148 | + for (i = 0; i < dlc; i++) { | ||
1149 | + /* Register size is 4 byte but frame->data each is 1 byte. */ | ||
1150 | + switch (i % 4) { | ||
1151 | + case 0: | ||
1152 | + rx_reg_num = i / 4; | ||
1153 | + | ||
1154 | + data_reg_val = FIELD_DP32(0, RB_DW0_REGISTER, DATA_BYTES3, | ||
1155 | + frame->data[i]); | ||
1156 | + break; | ||
1157 | + case 1: | ||
1158 | + data_reg_val |= FIELD_DP32(0, RB_DW0_REGISTER, DATA_BYTES2, | ||
1159 | + frame->data[i]); | ||
1160 | + break; | ||
1161 | + case 2: | ||
1162 | + data_reg_val |= FIELD_DP32(0, RB_DW0_REGISTER, DATA_BYTES1, | ||
1163 | + frame->data[i]); | ||
1164 | + break; | ||
1165 | + case 3: | ||
1166 | + data_reg_val |= FIELD_DP32(0, RB_DW0_REGISTER, DATA_BYTES0, | ||
1167 | + frame->data[i]); | ||
1168 | + /* | ||
1169 | + * Last Bytes data which means we have all 4 bytes ready to | ||
1170 | + * store in one rx regs. | ||
1171 | + */ | ||
1172 | + s->regs[store_location + rx_reg_num + 2] = data_reg_val; | ||
1173 | + break; | ||
1174 | + } | ||
1175 | + } | ||
1176 | + | ||
1177 | + if (i % 4) { | ||
1178 | + /* | ||
1179 | + * In case DLC is not multiplier of 4, data is not saved to RX FIFO | ||
1180 | + * in above switch case. Store the remaining bytes here. | ||
1181 | + */ | ||
1182 | + s->regs[store_location + rx_reg_num + 2] = data_reg_val; | ||
1183 | + } | ||
1184 | + | ||
1185 | + /* set the interrupt as RXOK. */ | ||
1186 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); | ||
1187 | + } | ||
1188 | +} | ||
1189 | + | ||
1190 | +static void update_rx_sequential(XlnxVersalCANFDState *s, | ||
1191 | + const qemu_can_frame *frame) | ||
1192 | +{ | ||
1193 | + bool filter_pass = false; | ||
1194 | + uint8_t filter_index = 0; | ||
1195 | + int i; | ||
1196 | + int filter_partition = ARRAY_FIELD_EX32(s->regs, | ||
1197 | + RX_FIFO_WATERMARK_REGISTER, RXFP); | ||
1198 | + uint32_t store_location; | ||
1199 | + uint32_t fill_level; | ||
1200 | + uint32_t read_index; | ||
1201 | + uint8_t store_index = 0; | ||
1202 | + g_autofree char *path = NULL; | ||
1203 | + /* | ||
1204 | + * If all UAF bits are set to 0, then received messages are not stored | ||
1205 | + * in the RX buffers. | ||
1206 | + */ | ||
1207 | + if (s->regs[R_ACCEPTANCE_FILTER_CONTROL_REGISTER]) { | ||
1208 | + uint32_t acceptance_filter_status = | ||
1209 | + s->regs[R_ACCEPTANCE_FILTER_CONTROL_REGISTER]; | ||
1210 | + | ||
1211 | + for (i = 0; i < 32; i++) { | ||
1212 | + if (acceptance_filter_status & 0x1) { | ||
1213 | + uint32_t msg_id_masked = s->regs[R_AFMR_REGISTER + 2 * i] & | ||
1214 | + frame->can_id; | ||
1215 | + uint32_t afir_id_masked = s->regs[R_AFIR_REGISTER + 2 * i] & | ||
1216 | + s->regs[R_AFMR_REGISTER + 2 * i]; | ||
1217 | + uint16_t std_msg_id_masked = FIELD_EX32(msg_id_masked, | ||
1218 | + AFIR_REGISTER, AIID); | ||
1219 | + uint16_t std_afir_id_masked = FIELD_EX32(afir_id_masked, | ||
1220 | + AFIR_REGISTER, AIID); | ||
1221 | + uint32_t ext_msg_id_masked = FIELD_EX32(msg_id_masked, | ||
1222 | + AFIR_REGISTER, | ||
1223 | + AIID_EXT); | ||
1224 | + uint32_t ext_afir_id_masked = FIELD_EX32(afir_id_masked, | ||
1225 | + AFIR_REGISTER, | ||
1226 | + AIID_EXT); | ||
1227 | + bool ext_ide = FIELD_EX32(s->regs[R_AFMR_REGISTER + 2 * i], | ||
1228 | + AFMR_REGISTER, AMIDE); | ||
1229 | + | ||
1230 | + if (std_msg_id_masked == std_afir_id_masked) { | ||
1231 | + if (ext_ide) { | ||
1232 | + /* Extended message ID message. */ | ||
1233 | + if (ext_msg_id_masked == ext_afir_id_masked) { | ||
1234 | + filter_pass = true; | ||
1235 | + filter_index = i; | ||
1236 | + | ||
1237 | + break; | ||
1238 | + } | ||
1239 | + } else { | ||
1240 | + /* Standard message ID. */ | ||
1241 | + filter_pass = true; | ||
1242 | + filter_index = i; | ||
1243 | + | ||
1244 | + break; | ||
1245 | + } | ||
1246 | + } | ||
1247 | + } | ||
1248 | + acceptance_filter_status >>= 1; | ||
1249 | + } | ||
1250 | + } | ||
1251 | + | ||
1252 | + if (!filter_pass) { | ||
1253 | + path = object_get_canonical_path(OBJECT(s)); | ||
1254 | + | ||
1255 | + trace_xlnx_canfd_rx_fifo_filter_reject(path, frame->can_id, | ||
1256 | + frame->can_dlc); | ||
1257 | + } else { | ||
1258 | + if (filter_index <= filter_partition) { | ||
1259 | + fill_level = ARRAY_FIELD_EX32(s->regs, RX_FIFO_STATUS_REGISTER, FL); | ||
1260 | + read_index = ARRAY_FIELD_EX32(s->regs, RX_FIFO_STATUS_REGISTER, RI); | ||
1261 | + store_index = read_index + fill_level; | ||
1262 | + | ||
1263 | + if (read_index == s->cfg.rx0_fifo - 1) { | ||
1264 | + /* | ||
1265 | + * When ri is s->cfg.rx0_fifo - 1 i.e. max, it goes cyclic that | ||
1266 | + * means we reset the ri to 0x0. | ||
1267 | + */ | ||
1268 | + read_index = 0; | ||
1269 | + ARRAY_FIELD_DP32(s->regs, RX_FIFO_STATUS_REGISTER, RI, | ||
1270 | + read_index); | ||
1271 | + } | ||
1272 | + | ||
1273 | + if (store_index > s->cfg.rx0_fifo - 1) { | ||
1274 | + store_index -= s->cfg.rx0_fifo - 1; | ||
1275 | + } | ||
1276 | + | ||
1277 | + store_location = R_RB_ID_REGISTER + | ||
1278 | + (store_index * NUM_REGS_PER_MSG_SPACE); | ||
1279 | + | ||
1280 | + store_rx_sequential(s, frame, fill_level, read_index, | ||
1281 | + store_location, s->cfg.rx0_fifo, 0, | ||
1282 | + filter_index); | ||
1283 | + } else { | ||
1284 | + /* RX 1 fill level message */ | ||
1285 | + fill_level = ARRAY_FIELD_EX32(s->regs, RX_FIFO_STATUS_REGISTER, | ||
1286 | + FL_1); | ||
1287 | + read_index = ARRAY_FIELD_EX32(s->regs, RX_FIFO_STATUS_REGISTER, | ||
1288 | + RI_1); | ||
1289 | + store_index = read_index + fill_level; | ||
1290 | + | ||
1291 | + if (read_index == s->cfg.rx1_fifo - 1) { | ||
1292 | + /* | ||
1293 | + * When ri is s->cfg.rx1_fifo - 1 i.e. max, it goes cyclic that | ||
1294 | + * means we reset the ri to 0x0. | ||
1295 | + */ | ||
1296 | + read_index = 0; | ||
1297 | + ARRAY_FIELD_DP32(s->regs, RX_FIFO_STATUS_REGISTER, RI_1, | ||
1298 | + read_index); | ||
1299 | + } | ||
1300 | + | ||
1301 | + if (store_index > s->cfg.rx1_fifo - 1) { | ||
1302 | + store_index -= s->cfg.rx1_fifo - 1; | ||
1303 | + } | ||
1304 | + | ||
1305 | + store_location = R_RB_ID_REGISTER_1 + | ||
1306 | + (store_index * NUM_REGS_PER_MSG_SPACE); | ||
1307 | + | ||
1308 | + store_rx_sequential(s, frame, fill_level, read_index, | ||
1309 | + store_location, s->cfg.rx1_fifo, 1, | ||
1310 | + filter_index); | ||
1311 | + } | ||
1312 | + | ||
1313 | + path = object_get_canonical_path(OBJECT(s)); | ||
1314 | + | ||
1315 | + trace_xlnx_canfd_rx_data(path, frame->can_id, frame->can_dlc, | ||
1316 | + frame->flags); | ||
1317 | + canfd_update_irq(s); | ||
1318 | + } | ||
1319 | +} | ||
1320 | + | ||
1321 | +static bool tx_ready_check(XlnxVersalCANFDState *s) | ||
1322 | +{ | ||
1323 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, SRST)) { | ||
1324 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1325 | + | ||
1326 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer data while" | ||
1327 | + " XlnxVersalCANFDState is in reset mode\n", path); | ||
1328 | + | ||
1329 | + return false; | ||
1330 | + } | ||
1331 | + | ||
1332 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
1333 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1334 | + | ||
1335 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer data while" | ||
1336 | + " XlnxVersalCANFDState is in configuration mode." | ||
1337 | + " Reset the core so operations can start fresh\n", | ||
1338 | + path); | ||
1339 | + return false; | ||
1340 | + } | ||
1341 | + | ||
1342 | + if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SNOOP)) { | ||
1343 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1344 | + | ||
1345 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer data while" | ||
1346 | + " XlnxVersalCANFDState is in SNOOP MODE\n", | ||
1347 | + path); | ||
1348 | + return false; | ||
1349 | + } | ||
1350 | + | ||
1351 | + return true; | ||
1352 | +} | ||
1353 | + | ||
1354 | +static void tx_fifo_stamp(XlnxVersalCANFDState *s, uint32_t tb0_regid) | ||
1355 | +{ | ||
1356 | + /* | ||
1357 | + * If EFC bit in DLC message is set, this means we will store the | ||
1358 | + * event of this transmitted message with time stamp. | ||
1359 | + */ | ||
1360 | + uint32_t dlc_reg_val = 0; | ||
1361 | + | ||
1362 | + if (FIELD_EX32(s->regs[tb0_regid + 1], TB0_DLC_REGISTER, EFC)) { | ||
1363 | + uint8_t dlc_val = FIELD_EX32(s->regs[tb0_regid + 1], TB0_DLC_REGISTER, | ||
1364 | + DLC); | ||
1365 | + bool fdf_val = FIELD_EX32(s->regs[tb0_regid + 1], TB0_DLC_REGISTER, | ||
1366 | + FDF); | ||
1367 | + bool brs_val = FIELD_EX32(s->regs[tb0_regid + 1], TB0_DLC_REGISTER, | ||
1368 | + BRS); | ||
1369 | + uint8_t mm_val = FIELD_EX32(s->regs[tb0_regid + 1], TB0_DLC_REGISTER, | ||
1370 | + MM); | ||
1371 | + uint8_t fill_level = ARRAY_FIELD_EX32(s->regs, | ||
1372 | + TX_EVENT_FIFO_STATUS_REGISTER, | ||
1373 | + TXE_FL); | ||
1374 | + uint8_t read_index = ARRAY_FIELD_EX32(s->regs, | ||
1375 | + TX_EVENT_FIFO_STATUS_REGISTER, | ||
1376 | + TXE_RI); | ||
1377 | + uint8_t store_index = fill_level + read_index; | ||
1378 | + | ||
1379 | + if ((fill_level) > s->cfg.tx_fifo - 1) { | ||
1380 | + qemu_log_mask(LOG_GUEST_ERROR, "TX Event Buffer is full." | ||
1381 | + " Discarding the message\n"); | ||
1382 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXEOFLW, 1); | ||
1383 | + } else { | ||
1384 | + if (read_index == s->cfg.tx_fifo - 1) { | ||
1385 | + /* | ||
1386 | + * When ri is s->cfg.tx_fifo - 1 i.e. max, it goes cyclic that | ||
1387 | + * means we reset the ri to 0x0. | ||
1388 | + */ | ||
1389 | + read_index = 0; | ||
1390 | + ARRAY_FIELD_DP32(s->regs, TX_EVENT_FIFO_STATUS_REGISTER, TXE_RI, | ||
1391 | + read_index); | ||
1392 | + } | ||
1393 | + | ||
1394 | + if (store_index > s->cfg.tx_fifo - 1) { | ||
1395 | + store_index -= s->cfg.tx_fifo - 1; | ||
1396 | + } | ||
1397 | + | ||
1398 | + assert(store_index < s->cfg.tx_fifo); | ||
1399 | + | ||
1400 | + uint32_t tx_event_reg0_id = R_TXE_FIFO_TB_ID_REGISTER + | ||
1401 | + (store_index * 2); | ||
1402 | + | ||
1403 | + /* Store message ID in TX event register. */ | ||
1404 | + s->regs[tx_event_reg0_id] = s->regs[tb0_regid]; | ||
1405 | + | ||
1406 | + uint16_t tx_timestamp = CANFD_TIMER_MAX - | ||
1407 | + ptimer_get_count(s->canfd_timer); | ||
1408 | + | ||
1409 | + /* Store DLC with time stamp in DLC regs. */ | ||
1410 | + dlc_reg_val = FIELD_DP32(0, TXE_FIFO_TB_DLC_REGISTER, DLC, dlc_val); | ||
1411 | + dlc_reg_val |= FIELD_DP32(0, TXE_FIFO_TB_DLC_REGISTER, FDF, | ||
1412 | + fdf_val); | ||
1413 | + dlc_reg_val |= FIELD_DP32(0, TXE_FIFO_TB_DLC_REGISTER, BRS, | ||
1414 | + brs_val); | ||
1415 | + dlc_reg_val |= FIELD_DP32(0, TXE_FIFO_TB_DLC_REGISTER, ET, 0x3); | ||
1416 | + dlc_reg_val |= FIELD_DP32(0, TXE_FIFO_TB_DLC_REGISTER, MM, mm_val); | ||
1417 | + dlc_reg_val |= FIELD_DP32(0, TXE_FIFO_TB_DLC_REGISTER, TIMESTAMP, | ||
1418 | + tx_timestamp); | ||
1419 | + s->regs[tx_event_reg0_id + 1] = dlc_reg_val; | ||
1420 | + | ||
1421 | + ARRAY_FIELD_DP32(s->regs, TX_EVENT_FIFO_STATUS_REGISTER, TXE_FL, | ||
1422 | + fill_level + 1); | ||
1423 | + } | ||
1424 | + } | ||
1425 | +} | ||
1426 | + | ||
1427 | +static gint g_cmp_ids(gconstpointer data1, gconstpointer data2) | ||
1428 | +{ | ||
1429 | + tx_ready_reg_info *tx_reg_1 = (tx_ready_reg_info *) data1; | ||
1430 | + tx_ready_reg_info *tx_reg_2 = (tx_ready_reg_info *) data2; | ||
1431 | + | ||
1432 | + return tx_reg_1->can_id - tx_reg_2->can_id; | ||
1433 | +} | ||
1434 | + | ||
1435 | +static void free_list(GSList *list) | ||
1436 | +{ | ||
1437 | + GSList *iterator = NULL; | ||
1438 | + | ||
1439 | + for (iterator = list; iterator != NULL; iterator = iterator->next) { | ||
1440 | + g_free((tx_ready_reg_info *)iterator->data); | ||
1441 | + } | ||
1442 | + | ||
1443 | + g_slist_free(list); | ||
1444 | + | ||
1445 | + return; | ||
1446 | +} | ||
1447 | + | ||
1448 | +static GSList *prepare_tx_data(XlnxVersalCANFDState *s) | ||
1449 | +{ | ||
1450 | + uint8_t i = 0; | ||
1451 | + GSList *list = NULL; | ||
1452 | + uint32_t reg_num = 0; | ||
1453 | + uint32_t reg_ready = s->regs[R_TX_BUFFER_READY_REQUEST_REGISTER]; | ||
1454 | + | ||
1455 | + /* First find the messages which are ready for transmission. */ | ||
1456 | + for (i = 0; i < s->cfg.tx_fifo; i++) { | ||
1457 | + if (reg_ready & 1) { | ||
1458 | + reg_num = R_TB_ID_REGISTER + (NUM_REGS_PER_MSG_SPACE * i); | ||
1459 | + tx_ready_reg_info *temp = g_new(tx_ready_reg_info, 1); | ||
1460 | + | ||
1461 | + temp->can_id = s->regs[reg_num]; | ||
1462 | + temp->reg_num = reg_num; | ||
1463 | + list = g_slist_prepend(list, temp); | ||
1464 | + list = g_slist_sort(list, g_cmp_ids); | ||
1465 | + } | ||
1466 | + | ||
1467 | + reg_ready >>= 1; | ||
1468 | + } | ||
1469 | + | ||
1470 | + s->regs[R_TX_BUFFER_READY_REQUEST_REGISTER] = 0; | ||
1471 | + s->regs[R_TX_BUFFER_CANCEL_REQUEST_REGISTER] = 0; | ||
1472 | + | ||
1473 | + return list; | ||
1474 | +} | ||
1475 | + | ||
1476 | +static void transfer_data(XlnxVersalCANFDState *s) | ||
1477 | +{ | ||
1478 | + bool canfd_tx = tx_ready_check(s); | ||
1479 | + GSList *list, *iterator = NULL; | ||
1480 | + qemu_can_frame frame; | ||
1481 | + | ||
1482 | + if (!canfd_tx) { | ||
1483 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1484 | + | ||
1485 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller not enabled for data" | ||
1486 | + " transfer\n", path); | ||
1487 | + return; | ||
1488 | + } | ||
1489 | + | ||
1490 | + list = prepare_tx_data(s); | ||
1491 | + if (list == NULL) { | ||
1492 | + return; | ||
1493 | + } | ||
1494 | + | ||
1495 | + for (iterator = list; iterator != NULL; iterator = iterator->next) { | ||
1496 | + regs2frame(s, &frame, | ||
1497 | + ((tx_ready_reg_info *)iterator->data)->reg_num); | ||
1498 | + | ||
1499 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, LBACK)) { | ||
1500 | + update_rx_sequential(s, &frame); | ||
1501 | + tx_fifo_stamp(s, ((tx_ready_reg_info *)iterator->data)->reg_num); | ||
1502 | + | ||
1503 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); | ||
1504 | + } else { | ||
1505 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1506 | + | ||
1507 | + trace_xlnx_canfd_tx_data(path, frame.can_id, frame.can_dlc, | ||
1508 | + frame.flags); | ||
1509 | + can_bus_client_send(&s->bus_client, &frame, 1); | ||
1510 | + tx_fifo_stamp(s, | ||
1511 | + ((tx_ready_reg_info *)iterator->data)->reg_num); | ||
1512 | + | ||
1513 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXRRS, 1); | ||
1514 | + | ||
1515 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP)) { | ||
1516 | + canfd_exit_sleep_mode(s); | ||
1517 | + } | ||
1518 | + } | ||
1519 | + } | ||
1520 | + | ||
1521 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXOK, 1); | ||
1522 | + free_list(list); | ||
1523 | + | ||
1524 | + canfd_update_irq(s); | ||
1525 | +} | ||
1526 | + | ||
1527 | +static uint64_t canfd_srr_pre_write(RegisterInfo *reg, uint64_t val64) | ||
1528 | +{ | ||
1529 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1530 | + uint32_t val = val64; | ||
1531 | + | ||
1532 | + ARRAY_FIELD_DP32(s->regs, SOFTWARE_RESET_REGISTER, CEN, | ||
1533 | + FIELD_EX32(val, SOFTWARE_RESET_REGISTER, CEN)); | ||
1534 | + | ||
1535 | + if (FIELD_EX32(val, SOFTWARE_RESET_REGISTER, SRST)) { | ||
1536 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1537 | + | ||
1538 | + trace_xlnx_canfd_reset(path, val64); | ||
1539 | + | ||
1540 | + /* First, core will do software reset then will enter in config mode. */ | ||
1541 | + canfd_config_reset(s); | ||
1542 | + } else if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
1543 | + canfd_config_mode(s); | ||
1544 | + } else { | ||
1545 | + /* | ||
1546 | + * Leave config mode. Now XlnxVersalCANFD core will enter Normal, Sleep, | ||
1547 | + * snoop or Loopback mode depending upon LBACK, SLEEP, SNOOP register | ||
1548 | + * states. | ||
1549 | + */ | ||
1550 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, CONFIG, 0); | ||
1551 | + | ||
1552 | + ptimer_transaction_begin(s->canfd_timer); | ||
1553 | + ptimer_set_count(s->canfd_timer, 0); | ||
1554 | + ptimer_transaction_commit(s->canfd_timer); | ||
1555 | + update_status_register_mode_bits(s); | ||
1556 | + transfer_data(s); | ||
1557 | + } | ||
1558 | + | ||
1559 | + return s->regs[R_SOFTWARE_RESET_REGISTER]; | ||
1560 | +} | ||
1561 | + | ||
1562 | +static uint64_t filter_mask(RegisterInfo *reg, uint64_t val64) | ||
1563 | +{ | ||
1564 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1565 | + uint32_t reg_idx = (reg->access->addr) / 4; | ||
1566 | + uint32_t val = val64; | ||
1567 | + uint32_t filter_offset = (reg_idx - R_AFMR_REGISTER) / 2; | ||
1568 | + | ||
1569 | + if (!(s->regs[R_ACCEPTANCE_FILTER_CONTROL_REGISTER] & | ||
1570 | + (1 << filter_offset))) { | ||
1571 | + s->regs[reg_idx] = val; | ||
1572 | + } else { | ||
1573 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1574 | + | ||
1575 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Acceptance filter %d not enabled\n", | ||
1576 | + path, filter_offset + 1); | ||
1577 | + } | ||
1578 | + | ||
1579 | + return s->regs[reg_idx]; | ||
1580 | +} | ||
1581 | + | ||
1582 | +static uint64_t filter_id(RegisterInfo *reg, uint64_t val64) | ||
1583 | +{ | ||
1584 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1585 | + hwaddr reg_idx = (reg->access->addr) / 4; | ||
1586 | + uint32_t val = val64; | ||
1587 | + uint32_t filter_offset = (reg_idx - R_AFIR_REGISTER) / 2; | ||
1588 | + | ||
1589 | + if (!(s->regs[R_ACCEPTANCE_FILTER_CONTROL_REGISTER] & | ||
1590 | + (1 << filter_offset))) { | ||
1591 | + s->regs[reg_idx] = val; | ||
1592 | + } else { | ||
1593 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1594 | + | ||
1595 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Acceptance filter %d not enabled\n", | ||
1596 | + path, filter_offset + 1); | ||
1597 | + } | ||
1598 | + | ||
1599 | + return s->regs[reg_idx]; | ||
1600 | +} | ||
1601 | + | ||
1602 | +static uint64_t canfd_tx_fifo_status_prew(RegisterInfo *reg, uint64_t val64) | ||
1603 | +{ | ||
1604 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1605 | + uint32_t val = val64; | ||
1606 | + uint8_t read_ind = 0; | ||
1607 | + uint8_t fill_ind = ARRAY_FIELD_EX32(s->regs, TX_EVENT_FIFO_STATUS_REGISTER, | ||
1608 | + TXE_FL); | ||
1609 | + | ||
1610 | + if (FIELD_EX32(val, TX_EVENT_FIFO_STATUS_REGISTER, TXE_IRI) && fill_ind) { | ||
1611 | + read_ind = ARRAY_FIELD_EX32(s->regs, TX_EVENT_FIFO_STATUS_REGISTER, | ||
1612 | + TXE_RI) + 1; | ||
1613 | + | ||
1614 | + if (read_ind > s->cfg.tx_fifo - 1) { | ||
1615 | + read_ind = 0; | ||
1616 | + } | ||
1617 | + | ||
1618 | + /* | ||
1619 | + * Increase the read index by 1 and decrease the fill level by 1. | ||
1620 | + */ | ||
1621 | + ARRAY_FIELD_DP32(s->regs, TX_EVENT_FIFO_STATUS_REGISTER, TXE_RI, | ||
1622 | + read_ind); | ||
1623 | + ARRAY_FIELD_DP32(s->regs, TX_EVENT_FIFO_STATUS_REGISTER, TXE_FL, | ||
1624 | + fill_ind - 1); | ||
1625 | + } | ||
1626 | + | ||
1627 | + return s->regs[R_TX_EVENT_FIFO_STATUS_REGISTER]; | ||
1628 | +} | ||
1629 | + | ||
1630 | +static uint64_t canfd_rx_fifo_status_prew(RegisterInfo *reg, uint64_t val64) | ||
1631 | +{ | ||
1632 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1633 | + uint32_t val = val64; | ||
1634 | + uint8_t read_ind = 0; | ||
1635 | + uint8_t fill_ind = 0; | ||
1636 | + | ||
1637 | + if (FIELD_EX32(val, RX_FIFO_STATUS_REGISTER, IRI)) { | ||
1638 | + /* FL index is zero, setting IRI bit has no effect. */ | ||
1639 | + if (FIELD_EX32(val, RX_FIFO_STATUS_REGISTER, FL) != 0) { | ||
1640 | + read_ind = FIELD_EX32(val, RX_FIFO_STATUS_REGISTER, RI) + 1; | ||
1641 | + | ||
1642 | + if (read_ind > s->cfg.rx0_fifo - 1) { | ||
1643 | + read_ind = 0; | ||
1644 | + } | ||
1645 | + | ||
1646 | + fill_ind = FIELD_EX32(val, RX_FIFO_STATUS_REGISTER, FL) - 1; | ||
1647 | + | ||
1648 | + ARRAY_FIELD_DP32(s->regs, RX_FIFO_STATUS_REGISTER, RI, read_ind); | ||
1649 | + ARRAY_FIELD_DP32(s->regs, RX_FIFO_STATUS_REGISTER, FL, fill_ind); | ||
1650 | + } | ||
1651 | + } | ||
1652 | + | ||
1653 | + if (FIELD_EX32(val, RX_FIFO_STATUS_REGISTER, IRI_1)) { | ||
1654 | + /* FL_1 index is zero, setting IRI_1 bit has no effect. */ | ||
1655 | + if (FIELD_EX32(val, RX_FIFO_STATUS_REGISTER, FL_1) != 0) { | ||
1656 | + read_ind = FIELD_EX32(val, RX_FIFO_STATUS_REGISTER, RI_1) + 1; | ||
1657 | + | ||
1658 | + if (read_ind > s->cfg.rx1_fifo - 1) { | ||
1659 | + read_ind = 0; | ||
1660 | + } | ||
1661 | + | ||
1662 | + fill_ind = FIELD_EX32(val, RX_FIFO_STATUS_REGISTER, FL_1) - 1; | ||
1663 | + | ||
1664 | + ARRAY_FIELD_DP32(s->regs, RX_FIFO_STATUS_REGISTER, RI_1, read_ind); | ||
1665 | + ARRAY_FIELD_DP32(s->regs, RX_FIFO_STATUS_REGISTER, FL_1, fill_ind); | ||
1666 | + } | ||
1667 | + } | ||
1668 | + | ||
1669 | + return s->regs[R_RX_FIFO_STATUS_REGISTER]; | ||
1670 | +} | ||
1671 | + | ||
1672 | +static uint64_t canfd_tsr_pre_write(RegisterInfo *reg, uint64_t val64) | ||
1673 | +{ | ||
1674 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1675 | + uint32_t val = val64; | ||
1676 | + | ||
1677 | + if (FIELD_EX32(val, TIMESTAMP_REGISTER, CTS)) { | ||
1678 | + ARRAY_FIELD_DP32(s->regs, TIMESTAMP_REGISTER, TIMESTAMP_CNT, 0); | ||
1679 | + ptimer_transaction_begin(s->canfd_timer); | ||
1680 | + ptimer_set_count(s->canfd_timer, 0); | ||
1681 | + ptimer_transaction_commit(s->canfd_timer); | ||
1682 | + } | ||
1683 | + | ||
1684 | + return 0; | ||
1685 | +} | ||
1686 | + | ||
1687 | +static uint64_t canfd_trr_reg_prew(RegisterInfo *reg, uint64_t val64) | ||
1688 | +{ | ||
1689 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1690 | + | ||
1691 | + if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SNOOP)) { | ||
1692 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1693 | + | ||
1694 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is in SNOOP mode." | ||
1695 | + " tx_ready_register will stay in reset mode\n", path); | ||
1696 | + return 0; | ||
1697 | + } else { | ||
1698 | + return val64; | ||
1699 | + } | ||
1700 | +} | ||
1701 | + | ||
1702 | +static void canfd_trr_reg_postw(RegisterInfo *reg, uint64_t val64) | ||
1703 | +{ | ||
1704 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1705 | + | ||
1706 | + transfer_data(s); | ||
1707 | +} | ||
1708 | + | ||
1709 | +static void canfd_cancel_reg_postw(RegisterInfo *reg, uint64_t val64) | ||
1710 | +{ | ||
1711 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1712 | + | ||
1713 | + process_cancellation_requests(s); | ||
1714 | +} | ||
1715 | + | ||
1716 | +static uint64_t canfd_write_check_prew(RegisterInfo *reg, uint64_t val64) | ||
1717 | +{ | ||
1718 | + XlnxVersalCANFDState *s = XILINX_CANFD(reg->opaque); | ||
1719 | + uint32_t val = val64; | ||
1720 | + | ||
1721 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
1722 | + return val; | ||
1723 | + } | ||
1724 | + return 0; | ||
1725 | +} | ||
1726 | + | ||
1727 | +static const RegisterAccessInfo canfd_tx_regs[] = { | ||
1728 | + { .name = "TB_ID_REGISTER", .addr = A_TB_ID_REGISTER, | ||
1729 | + },{ .name = "TB0_DLC_REGISTER", .addr = A_TB0_DLC_REGISTER, | ||
1730 | + },{ .name = "TB_DW0_REGISTER", .addr = A_TB_DW0_REGISTER, | ||
1731 | + },{ .name = "TB_DW1_REGISTER", .addr = A_TB_DW1_REGISTER, | ||
1732 | + },{ .name = "TB_DW2_REGISTER", .addr = A_TB_DW2_REGISTER, | ||
1733 | + },{ .name = "TB_DW3_REGISTER", .addr = A_TB_DW3_REGISTER, | ||
1734 | + },{ .name = "TB_DW4_REGISTER", .addr = A_TB_DW4_REGISTER, | ||
1735 | + },{ .name = "TB_DW5_REGISTER", .addr = A_TB_DW5_REGISTER, | ||
1736 | + },{ .name = "TB_DW6_REGISTER", .addr = A_TB_DW6_REGISTER, | ||
1737 | + },{ .name = "TB_DW7_REGISTER", .addr = A_TB_DW7_REGISTER, | ||
1738 | + },{ .name = "TB_DW8_REGISTER", .addr = A_TB_DW8_REGISTER, | ||
1739 | + },{ .name = "TB_DW9_REGISTER", .addr = A_TB_DW9_REGISTER, | ||
1740 | + },{ .name = "TB_DW10_REGISTER", .addr = A_TB_DW10_REGISTER, | ||
1741 | + },{ .name = "TB_DW11_REGISTER", .addr = A_TB_DW11_REGISTER, | ||
1742 | + },{ .name = "TB_DW12_REGISTER", .addr = A_TB_DW12_REGISTER, | ||
1743 | + },{ .name = "TB_DW13_REGISTER", .addr = A_TB_DW13_REGISTER, | ||
1744 | + },{ .name = "TB_DW14_REGISTER", .addr = A_TB_DW14_REGISTER, | ||
1745 | + },{ .name = "TB_DW15_REGISTER", .addr = A_TB_DW15_REGISTER, | ||
1746 | + } | ||
96 | +}; | 1747 | +}; |
97 | + | 1748 | + |
98 | static const RAMInfo an505_raminfo[] = { { | 1749 | +static const RegisterAccessInfo canfd_rx0_regs[] = { |
99 | .name = "ssram-0", | 1750 | + { .name = "RB_ID_REGISTER", .addr = A_RB_ID_REGISTER, |
100 | .base = 0x00000000, | 1751 | + .ro = 0xffffffff, |
101 | @@ -XXX,XX +XXX,XX @@ static const RAMInfo an505_raminfo[] = { { | 1752 | + },{ .name = "RB_DLC_REGISTER", .addr = A_RB_DLC_REGISTER, |
102 | }, | 1753 | + .ro = 0xfe1fffff, |
103 | }; | 1754 | + },{ .name = "RB_DW0_REGISTER", .addr = A_RB_DW0_REGISTER, |
104 | 1755 | + .ro = 0xffffffff, | |
105 | +static const RAMInfo an524_raminfo[] = { { | 1756 | + },{ .name = "RB_DW1_REGISTER", .addr = A_RB_DW1_REGISTER, |
106 | + .name = "bram", | 1757 | + .ro = 0xffffffff, |
107 | + .base = 0x00000000, | 1758 | + },{ .name = "RB_DW2_REGISTER", .addr = A_RB_DW2_REGISTER, |
108 | + .size = 512 * KiB, | 1759 | + .ro = 0xffffffff, |
109 | + .mpc = 0, | 1760 | + },{ .name = "RB_DW3_REGISTER", .addr = A_RB_DW3_REGISTER, |
110 | + .mrindex = 0, | 1761 | + .ro = 0xffffffff, |
111 | + }, { | 1762 | + },{ .name = "RB_DW4_REGISTER", .addr = A_RB_DW4_REGISTER, |
112 | + .name = "sram", | 1763 | + .ro = 0xffffffff, |
113 | + .base = 0x20000000, | 1764 | + },{ .name = "RB_DW5_REGISTER", .addr = A_RB_DW5_REGISTER, |
114 | + .size = 32 * 4 * KiB, | 1765 | + .ro = 0xffffffff, |
115 | + .mpc = 1, | 1766 | + },{ .name = "RB_DW6_REGISTER", .addr = A_RB_DW6_REGISTER, |
116 | + .mrindex = 1, | 1767 | + .ro = 0xffffffff, |
117 | + }, { | 1768 | + },{ .name = "RB_DW7_REGISTER", .addr = A_RB_DW7_REGISTER, |
118 | + /* We don't model QSPI flash yet; for now expose it as simple ROM */ | 1769 | + .ro = 0xffffffff, |
119 | + .name = "QSPI", | 1770 | + },{ .name = "RB_DW8_REGISTER", .addr = A_RB_DW8_REGISTER, |
120 | + .base = 0x28000000, | 1771 | + .ro = 0xffffffff, |
121 | + .size = 8 * MiB, | 1772 | + },{ .name = "RB_DW9_REGISTER", .addr = A_RB_DW9_REGISTER, |
122 | + .mpc = 1, | 1773 | + .ro = 0xffffffff, |
123 | + .mrindex = 2, | 1774 | + },{ .name = "RB_DW10_REGISTER", .addr = A_RB_DW10_REGISTER, |
124 | + .flags = IS_ROM, | 1775 | + .ro = 0xffffffff, |
125 | + }, { | 1776 | + },{ .name = "RB_DW11_REGISTER", .addr = A_RB_DW11_REGISTER, |
126 | + .name = "DDR", | 1777 | + .ro = 0xffffffff, |
127 | + .base = 0x60000000, | 1778 | + },{ .name = "RB_DW12_REGISTER", .addr = A_RB_DW12_REGISTER, |
128 | + .size = 2 * GiB, | 1779 | + .ro = 0xffffffff, |
129 | + .mpc = 2, | 1780 | + },{ .name = "RB_DW13_REGISTER", .addr = A_RB_DW13_REGISTER, |
130 | + .mrindex = -1, | 1781 | + .ro = 0xffffffff, |
131 | + }, { | 1782 | + },{ .name = "RB_DW14_REGISTER", .addr = A_RB_DW14_REGISTER, |
132 | + .name = NULL, | 1783 | + .ro = 0xffffffff, |
1784 | + },{ .name = "RB_DW15_REGISTER", .addr = A_RB_DW15_REGISTER, | ||
1785 | + .ro = 0xffffffff, | ||
1786 | + } | ||
1787 | +}; | ||
1788 | + | ||
1789 | +static const RegisterAccessInfo canfd_rx1_regs[] = { | ||
1790 | + { .name = "RB_ID_REGISTER_1", .addr = A_RB_ID_REGISTER_1, | ||
1791 | + .ro = 0xffffffff, | ||
1792 | + },{ .name = "RB_DLC_REGISTER_1", .addr = A_RB_DLC_REGISTER_1, | ||
1793 | + .ro = 0xfe1fffff, | ||
1794 | + },{ .name = "RB0_DW0_REGISTER_1", .addr = A_RB0_DW0_REGISTER_1, | ||
1795 | + .ro = 0xffffffff, | ||
1796 | + },{ .name = "RB_DW1_REGISTER_1", .addr = A_RB_DW1_REGISTER_1, | ||
1797 | + .ro = 0xffffffff, | ||
1798 | + },{ .name = "RB_DW2_REGISTER_1", .addr = A_RB_DW2_REGISTER_1, | ||
1799 | + .ro = 0xffffffff, | ||
1800 | + },{ .name = "RB_DW3_REGISTER_1", .addr = A_RB_DW3_REGISTER_1, | ||
1801 | + .ro = 0xffffffff, | ||
1802 | + },{ .name = "RB_DW4_REGISTER_1", .addr = A_RB_DW4_REGISTER_1, | ||
1803 | + .ro = 0xffffffff, | ||
1804 | + },{ .name = "RB_DW5_REGISTER_1", .addr = A_RB_DW5_REGISTER_1, | ||
1805 | + .ro = 0xffffffff, | ||
1806 | + },{ .name = "RB_DW6_REGISTER_1", .addr = A_RB_DW6_REGISTER_1, | ||
1807 | + .ro = 0xffffffff, | ||
1808 | + },{ .name = "RB_DW7_REGISTER_1", .addr = A_RB_DW7_REGISTER_1, | ||
1809 | + .ro = 0xffffffff, | ||
1810 | + },{ .name = "RB_DW8_REGISTER_1", .addr = A_RB_DW8_REGISTER_1, | ||
1811 | + .ro = 0xffffffff, | ||
1812 | + },{ .name = "RB_DW9_REGISTER_1", .addr = A_RB_DW9_REGISTER_1, | ||
1813 | + .ro = 0xffffffff, | ||
1814 | + },{ .name = "RB_DW10_REGISTER_1", .addr = A_RB_DW10_REGISTER_1, | ||
1815 | + .ro = 0xffffffff, | ||
1816 | + },{ .name = "RB_DW11_REGISTER_1", .addr = A_RB_DW11_REGISTER_1, | ||
1817 | + .ro = 0xffffffff, | ||
1818 | + },{ .name = "RB_DW12_REGISTER_1", .addr = A_RB_DW12_REGISTER_1, | ||
1819 | + .ro = 0xffffffff, | ||
1820 | + },{ .name = "RB_DW13_REGISTER_1", .addr = A_RB_DW13_REGISTER_1, | ||
1821 | + .ro = 0xffffffff, | ||
1822 | + },{ .name = "RB_DW14_REGISTER_1", .addr = A_RB_DW14_REGISTER_1, | ||
1823 | + .ro = 0xffffffff, | ||
1824 | + },{ .name = "RB_DW15_REGISTER_1", .addr = A_RB_DW15_REGISTER_1, | ||
1825 | + .ro = 0xffffffff, | ||
1826 | + } | ||
1827 | +}; | ||
1828 | + | ||
1829 | +/* Acceptance filter registers. */ | ||
1830 | +static const RegisterAccessInfo canfd_af_regs[] = { | ||
1831 | + { .name = "AFMR_REGISTER", .addr = A_AFMR_REGISTER, | ||
1832 | + .pre_write = filter_mask, | ||
1833 | + },{ .name = "AFIR_REGISTER", .addr = A_AFIR_REGISTER, | ||
1834 | + .pre_write = filter_id, | ||
1835 | + } | ||
1836 | +}; | ||
1837 | + | ||
1838 | +static const RegisterAccessInfo canfd_txe_regs[] = { | ||
1839 | + { .name = "TXE_FIFO_TB_ID_REGISTER", .addr = A_TXE_FIFO_TB_ID_REGISTER, | ||
1840 | + .ro = 0xffffffff, | ||
1841 | + },{ .name = "TXE_FIFO_TB_DLC_REGISTER", .addr = A_TXE_FIFO_TB_DLC_REGISTER, | ||
1842 | + .ro = 0xffffffff, | ||
1843 | + } | ||
1844 | +}; | ||
1845 | + | ||
1846 | +static const RegisterAccessInfo canfd_regs_info[] = { | ||
1847 | + { .name = "SOFTWARE_RESET_REGISTER", .addr = A_SOFTWARE_RESET_REGISTER, | ||
1848 | + .pre_write = canfd_srr_pre_write, | ||
1849 | + },{ .name = "MODE_SELECT_REGISTER", .addr = A_MODE_SELECT_REGISTER, | ||
1850 | + .pre_write = canfd_msr_pre_write, | ||
1851 | + },{ .name = "ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER", | ||
1852 | + .addr = A_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, | ||
1853 | + .pre_write = canfd_write_check_prew, | ||
1854 | + },{ .name = "ARBITRATION_PHASE_BIT_TIMING_REGISTER", | ||
1855 | + .addr = A_ARBITRATION_PHASE_BIT_TIMING_REGISTER, | ||
1856 | + .pre_write = canfd_write_check_prew, | ||
1857 | + },{ .name = "ERROR_COUNTER_REGISTER", .addr = A_ERROR_COUNTER_REGISTER, | ||
1858 | + .ro = 0xffff, | ||
1859 | + },{ .name = "ERROR_STATUS_REGISTER", .addr = A_ERROR_STATUS_REGISTER, | ||
1860 | + .w1c = 0xf1f, | ||
1861 | + },{ .name = "STATUS_REGISTER", .addr = A_STATUS_REGISTER, | ||
1862 | + .reset = 0x1, | ||
1863 | + .ro = 0x7f17ff, | ||
1864 | + },{ .name = "INTERRUPT_STATUS_REGISTER", | ||
1865 | + .addr = A_INTERRUPT_STATUS_REGISTER, | ||
1866 | + .ro = 0xffffff7f, | ||
1867 | + },{ .name = "INTERRUPT_ENABLE_REGISTER", | ||
1868 | + .addr = A_INTERRUPT_ENABLE_REGISTER, | ||
1869 | + .post_write = canfd_ier_post_write, | ||
1870 | + },{ .name = "INTERRUPT_CLEAR_REGISTER", | ||
1871 | + .addr = A_INTERRUPT_CLEAR_REGISTER, .pre_write = canfd_icr_pre_write, | ||
1872 | + },{ .name = "TIMESTAMP_REGISTER", .addr = A_TIMESTAMP_REGISTER, | ||
1873 | + .ro = 0xffff0000, | ||
1874 | + .pre_write = canfd_tsr_pre_write, | ||
1875 | + },{ .name = "DATA_PHASE_BAUD_RATE_PRESCALER_REGISTER", | ||
1876 | + .addr = A_DATA_PHASE_BAUD_RATE_PRESCALER_REGISTER, | ||
1877 | + .pre_write = canfd_write_check_prew, | ||
1878 | + },{ .name = "DATA_PHASE_BIT_TIMING_REGISTER", | ||
1879 | + .addr = A_DATA_PHASE_BIT_TIMING_REGISTER, | ||
1880 | + .pre_write = canfd_write_check_prew, | ||
1881 | + },{ .name = "TX_BUFFER_READY_REQUEST_REGISTER", | ||
1882 | + .addr = A_TX_BUFFER_READY_REQUEST_REGISTER, | ||
1883 | + .pre_write = canfd_trr_reg_prew, | ||
1884 | + .post_write = canfd_trr_reg_postw, | ||
1885 | + },{ .name = "INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER", | ||
1886 | + .addr = A_INTERRUPT_ENABLE_TX_BUFFER_READY_REQUEST_REGISTER, | ||
1887 | + },{ .name = "TX_BUFFER_CANCEL_REQUEST_REGISTER", | ||
1888 | + .addr = A_TX_BUFFER_CANCEL_REQUEST_REGISTER, | ||
1889 | + .post_write = canfd_cancel_reg_postw, | ||
1890 | + },{ .name = "INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER", | ||
1891 | + .addr = A_INTERRUPT_ENABLE_TX_BUFFER_CANCELLATION_REQUEST_REGISTER, | ||
1892 | + },{ .name = "TX_EVENT_FIFO_STATUS_REGISTER", | ||
1893 | + .addr = A_TX_EVENT_FIFO_STATUS_REGISTER, | ||
1894 | + .ro = 0x3f1f, .pre_write = canfd_tx_fifo_status_prew, | ||
1895 | + },{ .name = "TX_EVENT_FIFO_WATERMARK_REGISTER", | ||
1896 | + .addr = A_TX_EVENT_FIFO_WATERMARK_REGISTER, | ||
1897 | + .reset = 0xf, | ||
1898 | + .pre_write = canfd_write_check_prew, | ||
1899 | + },{ .name = "ACCEPTANCE_FILTER_CONTROL_REGISTER", | ||
1900 | + .addr = A_ACCEPTANCE_FILTER_CONTROL_REGISTER, | ||
1901 | + },{ .name = "RX_FIFO_STATUS_REGISTER", .addr = A_RX_FIFO_STATUS_REGISTER, | ||
1902 | + .ro = 0x7f3f7f3f, .pre_write = canfd_rx_fifo_status_prew, | ||
1903 | + },{ .name = "RX_FIFO_WATERMARK_REGISTER", | ||
1904 | + .addr = A_RX_FIFO_WATERMARK_REGISTER, | ||
1905 | + .reset = 0x1f0f0f, | ||
1906 | + .pre_write = canfd_write_check_prew, | ||
1907 | + } | ||
1908 | +}; | ||
1909 | + | ||
1910 | +static void xlnx_versal_canfd_ptimer_cb(void *opaque) | ||
1911 | +{ | ||
1912 | + /* No action required on the timer rollover. */ | ||
1913 | +} | ||
1914 | + | ||
1915 | +static const MemoryRegionOps canfd_ops = { | ||
1916 | + .read = register_read_memory, | ||
1917 | + .write = register_write_memory, | ||
1918 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
1919 | + .valid = { | ||
1920 | + .min_access_size = 4, | ||
1921 | + .max_access_size = 4, | ||
133 | + }, | 1922 | + }, |
134 | +}; | 1923 | +}; |
135 | + | 1924 | + |
136 | static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) | 1925 | +static void canfd_reset(DeviceState *dev) |
137 | { | 1926 | +{ |
138 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 1927 | + XlnxVersalCANFDState *s = XILINX_CANFD(dev); |
139 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 1928 | + unsigned int i; |
140 | }, | 1929 | + |
141 | }; | 1930 | + for (i = 0; i < ARRAY_SIZE(s->reg_info); ++i) { |
142 | 1931 | + register_reset(&s->reg_info[i]); | |
143 | + const PPCInfo an524_ppcs[] = { { | 1932 | + } |
144 | + .name = "apb_ppcexp0", | 1933 | + |
145 | + .ports = { | 1934 | + ptimer_transaction_begin(s->canfd_timer); |
146 | + { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, | 1935 | + ptimer_set_count(s->canfd_timer, 0); |
147 | + { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, | 1936 | + ptimer_transaction_commit(s->canfd_timer); |
148 | + { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, | 1937 | +} |
149 | + }, | 1938 | + |
150 | + }, { | 1939 | +static bool can_xilinx_canfd_receive(CanBusClientState *client) |
151 | + .name = "apb_ppcexp1", | 1940 | +{ |
152 | + .ports = { | 1941 | + XlnxVersalCANFDState *s = container_of(client, XlnxVersalCANFDState, |
153 | + { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 }, | 1942 | + bus_client); |
154 | + { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 }, | 1943 | + |
155 | + { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } }, | 1944 | + bool reset_state = ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, SRST); |
156 | + { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } }, | 1945 | + bool can_enabled = ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN); |
157 | + { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } }, | 1946 | + |
158 | + { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 }, | 1947 | + return !reset_state && can_enabled; |
159 | + { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 }, | 1948 | +} |
160 | + { /* port 7 reserved */ }, | 1949 | + |
161 | + { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 }, | 1950 | +static ssize_t canfd_xilinx_receive(CanBusClientState *client, |
162 | + }, | 1951 | + const qemu_can_frame *buf, |
163 | + }, { | 1952 | + size_t buf_size) |
164 | + .name = "apb_ppcexp2", | 1953 | +{ |
165 | + .ports = { | 1954 | + XlnxVersalCANFDState *s = container_of(client, XlnxVersalCANFDState, |
166 | + { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 }, | 1955 | + bus_client); |
167 | + { "i2s-audio", make_unimp_dev, &mms->i2s_audio, | 1956 | + const qemu_can_frame *frame = buf; |
168 | + 0x41301000, 0x1000 }, | 1957 | + |
169 | + { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 }, | 1958 | + assert(buf_size > 0); |
170 | + { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } }, | 1959 | + |
171 | + { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } }, | 1960 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, LBACK)) { |
172 | + { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } }, | 1961 | + /* |
173 | + { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } }, | 1962 | + * XlnxVersalCANFDState will not participate in normal bus communication |
174 | + { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } }, | 1963 | + * and does not receive any messages transmitted by other CAN nodes. |
175 | + { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } }, | 1964 | + */ |
176 | + | 1965 | + return 1; |
177 | + { /* port 9 reserved */ }, | 1966 | + } |
178 | + { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, | 1967 | + |
179 | + { "rtc", make_unimp_dev, &mms->rtc, 0x4130b000, 0x1000 }, | 1968 | + /* Update the status register that we are receiving message. */ |
180 | + }, | 1969 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, BBSY, 1); |
181 | + }, { | 1970 | + |
182 | + .name = "ahb_ppcexp0", | 1971 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SNOOP)) { |
183 | + .ports = { | 1972 | + /* Snoop Mode: Just keep the data. no response back. */ |
184 | + { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, | 1973 | + update_rx_sequential(s, frame); |
185 | + { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, | 1974 | + } else { |
186 | + { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, | 1975 | + if ((ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP))) { |
187 | + { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, | 1976 | + /* |
188 | + { "eth", make_eth_dev, NULL, 0x41400000, 0x100000, { 48 } }, | 1977 | + * XlnxVersalCANFDState is in sleep mode. Any data on bus will bring |
189 | + }, | 1978 | + * it to the wake up state. |
190 | + }, | 1979 | + */ |
191 | + }; | 1980 | + canfd_exit_sleep_mode(s); |
192 | + | 1981 | + } |
193 | switch (mmc->fpga_type) { | 1982 | + |
194 | case FPGA_AN505: | 1983 | + update_rx_sequential(s, frame); |
195 | case FPGA_AN521: | 1984 | + } |
196 | ppcs = an505_ppcs; | 1985 | + |
197 | num_ppcs = ARRAY_SIZE(an505_ppcs); | 1986 | + /* Message processing done. Update the status back to !busy */ |
198 | break; | 1987 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, BBSY, 0); |
199 | + case FPGA_AN524: | 1988 | + return 1; |
200 | + ppcs = an524_ppcs; | 1989 | +} |
201 | + num_ppcs = ARRAY_SIZE(an524_ppcs); | 1990 | + |
202 | + break; | 1991 | +static CanBusClientInfo canfd_xilinx_bus_client_info = { |
203 | default: | 1992 | + .can_receive = can_xilinx_canfd_receive, |
204 | g_assert_not_reached(); | 1993 | + .receive = canfd_xilinx_receive, |
205 | } | ||
206 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
207 | mps2tz_set_default_ram_info(mmc); | ||
208 | } | ||
209 | |||
210 | +static void mps3tz_an524_class_init(ObjectClass *oc, void *data) | ||
211 | +{ | ||
212 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
213 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | ||
214 | + | ||
215 | + mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33"; | ||
216 | + mc->default_cpus = 2; | ||
217 | + mc->min_cpus = mc->default_cpus; | ||
218 | + mc->max_cpus = mc->default_cpus; | ||
219 | + mmc->fpga_type = FPGA_AN524; | ||
220 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
221 | + mmc->scc_id = 0x41045240; | ||
222 | + mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ | ||
223 | + mmc->oscclk = an524_oscclk; | ||
224 | + mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); | ||
225 | + mmc->fpgaio_num_leds = 10; | ||
226 | + mmc->fpgaio_has_switches = true; | ||
227 | + mmc->numirq = 95; | ||
228 | + mmc->raminfo = an524_raminfo; | ||
229 | + mmc->armsse_type = TYPE_SSE200; | ||
230 | + mps2tz_set_default_ram_info(mmc); | ||
231 | +} | ||
232 | + | ||
233 | static const TypeInfo mps2tz_info = { | ||
234 | .name = TYPE_MPS2TZ_MACHINE, | ||
235 | .parent = TYPE_MACHINE, | ||
236 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mps2tz_an521_info = { | ||
237 | .class_init = mps2tz_an521_class_init, | ||
238 | }; | ||
239 | |||
240 | +static const TypeInfo mps3tz_an524_info = { | ||
241 | + .name = TYPE_MPS3TZ_AN524_MACHINE, | ||
242 | + .parent = TYPE_MPS2TZ_MACHINE, | ||
243 | + .class_init = mps3tz_an524_class_init, | ||
244 | +}; | 1994 | +}; |
245 | + | 1995 | + |
246 | static void mps2tz_machine_init(void) | 1996 | +static int xlnx_canfd_connect_to_bus(XlnxVersalCANFDState *s, |
247 | { | 1997 | + CanBusState *bus) |
248 | type_register_static(&mps2tz_info); | 1998 | +{ |
249 | type_register_static(&mps2tz_an505_info); | 1999 | + s->bus_client.info = &canfd_xilinx_bus_client_info; |
250 | type_register_static(&mps2tz_an521_info); | 2000 | + |
251 | + type_register_static(&mps3tz_an524_info); | 2001 | + return can_bus_insert_client(bus, &s->bus_client); |
252 | } | 2002 | +} |
253 | 2003 | + | |
254 | type_init(mps2tz_machine_init); | 2004 | +#define NUM_REG_PER_AF ARRAY_SIZE(canfd_af_regs) |
2005 | +#define NUM_AF 32 | ||
2006 | +#define NUM_REG_PER_TXE ARRAY_SIZE(canfd_txe_regs) | ||
2007 | +#define NUM_TXE 32 | ||
2008 | + | ||
2009 | +static int canfd_populate_regarray(XlnxVersalCANFDState *s, | ||
2010 | + RegisterInfoArray *r_array, int pos, | ||
2011 | + const RegisterAccessInfo *rae, | ||
2012 | + int num_rae) | ||
2013 | +{ | ||
2014 | + int i; | ||
2015 | + | ||
2016 | + for (i = 0; i < num_rae; i++) { | ||
2017 | + int index = rae[i].addr / 4; | ||
2018 | + RegisterInfo *r = &s->reg_info[index]; | ||
2019 | + | ||
2020 | + object_initialize(r, sizeof(*r), TYPE_REGISTER); | ||
2021 | + | ||
2022 | + *r = (RegisterInfo) { | ||
2023 | + .data = &s->regs[index], | ||
2024 | + .data_size = sizeof(uint32_t), | ||
2025 | + .access = &rae[i], | ||
2026 | + .opaque = OBJECT(s), | ||
2027 | + }; | ||
2028 | + | ||
2029 | + r_array->r[i + pos] = r; | ||
2030 | + } | ||
2031 | + return i + pos; | ||
2032 | +} | ||
2033 | + | ||
2034 | +static void canfd_create_rai(RegisterAccessInfo *rai_array, | ||
2035 | + const RegisterAccessInfo *canfd_regs, | ||
2036 | + int template_rai_array_sz, | ||
2037 | + int num_template_to_copy) | ||
2038 | +{ | ||
2039 | + int i; | ||
2040 | + int reg_num; | ||
2041 | + | ||
2042 | + for (reg_num = 0; reg_num < num_template_to_copy; reg_num++) { | ||
2043 | + int pos = reg_num * template_rai_array_sz; | ||
2044 | + | ||
2045 | + memcpy(rai_array + pos, canfd_regs, | ||
2046 | + template_rai_array_sz * sizeof(RegisterAccessInfo)); | ||
2047 | + | ||
2048 | + for (i = 0; i < template_rai_array_sz; i++) { | ||
2049 | + const char *name = canfd_regs[i].name; | ||
2050 | + uint64_t addr = canfd_regs[i].addr; | ||
2051 | + rai_array[i + pos].name = g_strdup_printf("%s%d", name, reg_num); | ||
2052 | + rai_array[i + pos].addr = addr + pos * 4; | ||
2053 | + } | ||
2054 | + } | ||
2055 | +} | ||
2056 | + | ||
2057 | +static RegisterInfoArray *canfd_create_regarray(XlnxVersalCANFDState *s) | ||
2058 | +{ | ||
2059 | + const char *device_prefix = object_get_typename(OBJECT(s)); | ||
2060 | + uint64_t memory_size = XLNX_VERSAL_CANFD_R_MAX * 4; | ||
2061 | + int num_regs; | ||
2062 | + int pos = 0; | ||
2063 | + RegisterInfoArray *r_array; | ||
2064 | + | ||
2065 | + num_regs = ARRAY_SIZE(canfd_regs_info) + | ||
2066 | + s->cfg.tx_fifo * NUM_REGS_PER_MSG_SPACE + | ||
2067 | + s->cfg.rx0_fifo * NUM_REGS_PER_MSG_SPACE + | ||
2068 | + NUM_AF * NUM_REG_PER_AF + | ||
2069 | + NUM_TXE * NUM_REG_PER_TXE; | ||
2070 | + | ||
2071 | + s->tx_regs = g_new0(RegisterAccessInfo, | ||
2072 | + s->cfg.tx_fifo * ARRAY_SIZE(canfd_tx_regs)); | ||
2073 | + | ||
2074 | + canfd_create_rai(s->tx_regs, canfd_tx_regs, | ||
2075 | + ARRAY_SIZE(canfd_tx_regs), s->cfg.tx_fifo); | ||
2076 | + | ||
2077 | + s->rx0_regs = g_new0(RegisterAccessInfo, | ||
2078 | + s->cfg.rx0_fifo * ARRAY_SIZE(canfd_rx0_regs)); | ||
2079 | + | ||
2080 | + canfd_create_rai(s->rx0_regs, canfd_rx0_regs, | ||
2081 | + ARRAY_SIZE(canfd_rx0_regs), s->cfg.rx0_fifo); | ||
2082 | + | ||
2083 | + s->af_regs = g_new0(RegisterAccessInfo, | ||
2084 | + NUM_AF * ARRAY_SIZE(canfd_af_regs)); | ||
2085 | + | ||
2086 | + canfd_create_rai(s->af_regs, canfd_af_regs, | ||
2087 | + ARRAY_SIZE(canfd_af_regs), NUM_AF); | ||
2088 | + | ||
2089 | + s->txe_regs = g_new0(RegisterAccessInfo, | ||
2090 | + NUM_TXE * ARRAY_SIZE(canfd_txe_regs)); | ||
2091 | + | ||
2092 | + canfd_create_rai(s->txe_regs, canfd_txe_regs, | ||
2093 | + ARRAY_SIZE(canfd_txe_regs), NUM_TXE); | ||
2094 | + | ||
2095 | + if (s->cfg.enable_rx_fifo1) { | ||
2096 | + num_regs += s->cfg.rx1_fifo * NUM_REGS_PER_MSG_SPACE; | ||
2097 | + | ||
2098 | + s->rx1_regs = g_new0(RegisterAccessInfo, | ||
2099 | + s->cfg.rx1_fifo * ARRAY_SIZE(canfd_rx1_regs)); | ||
2100 | + | ||
2101 | + canfd_create_rai(s->rx1_regs, canfd_rx1_regs, | ||
2102 | + ARRAY_SIZE(canfd_rx1_regs), s->cfg.rx1_fifo); | ||
2103 | + } | ||
2104 | + | ||
2105 | + r_array = g_new0(RegisterInfoArray, 1); | ||
2106 | + r_array->r = g_new0(RegisterInfo * , num_regs); | ||
2107 | + r_array->num_elements = num_regs; | ||
2108 | + r_array->prefix = device_prefix; | ||
2109 | + | ||
2110 | + pos = canfd_populate_regarray(s, r_array, pos, | ||
2111 | + canfd_regs_info, | ||
2112 | + ARRAY_SIZE(canfd_regs_info)); | ||
2113 | + pos = canfd_populate_regarray(s, r_array, pos, | ||
2114 | + s->tx_regs, s->cfg.tx_fifo * | ||
2115 | + NUM_REGS_PER_MSG_SPACE); | ||
2116 | + pos = canfd_populate_regarray(s, r_array, pos, | ||
2117 | + s->rx0_regs, s->cfg.rx0_fifo * | ||
2118 | + NUM_REGS_PER_MSG_SPACE); | ||
2119 | + if (s->cfg.enable_rx_fifo1) { | ||
2120 | + pos = canfd_populate_regarray(s, r_array, pos, | ||
2121 | + s->rx1_regs, s->cfg.rx1_fifo * | ||
2122 | + NUM_REGS_PER_MSG_SPACE); | ||
2123 | + } | ||
2124 | + pos = canfd_populate_regarray(s, r_array, pos, | ||
2125 | + s->af_regs, NUM_AF * NUM_REG_PER_AF); | ||
2126 | + pos = canfd_populate_regarray(s, r_array, pos, | ||
2127 | + s->txe_regs, NUM_TXE * NUM_REG_PER_TXE); | ||
2128 | + | ||
2129 | + memory_region_init_io(&r_array->mem, OBJECT(s), &canfd_ops, r_array, | ||
2130 | + device_prefix, memory_size); | ||
2131 | + return r_array; | ||
2132 | +} | ||
2133 | + | ||
2134 | +static void canfd_realize(DeviceState *dev, Error **errp) | ||
2135 | +{ | ||
2136 | + XlnxVersalCANFDState *s = XILINX_CANFD(dev); | ||
2137 | + RegisterInfoArray *reg_array; | ||
2138 | + | ||
2139 | + reg_array = canfd_create_regarray(s); | ||
2140 | + memory_region_add_subregion(&s->iomem, 0x00, ®_array->mem); | ||
2141 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
2142 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq_canfd_int); | ||
2143 | + | ||
2144 | + if (s->canfdbus) { | ||
2145 | + if (xlnx_canfd_connect_to_bus(s, s->canfdbus) < 0) { | ||
2146 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
2147 | + | ||
2148 | + error_setg(errp, "%s: xlnx_canfd_connect_to_bus failed", path); | ||
2149 | + return; | ||
2150 | + } | ||
2151 | + | ||
2152 | + } | ||
2153 | + | ||
2154 | + /* Allocate a new timer. */ | ||
2155 | + s->canfd_timer = ptimer_init(xlnx_versal_canfd_ptimer_cb, s, | ||
2156 | + PTIMER_POLICY_WRAP_AFTER_ONE_PERIOD | | ||
2157 | + PTIMER_POLICY_TRIGGER_ONLY_ON_DECREMENT | | ||
2158 | + PTIMER_POLICY_NO_IMMEDIATE_RELOAD); | ||
2159 | + | ||
2160 | + ptimer_transaction_begin(s->canfd_timer); | ||
2161 | + | ||
2162 | + ptimer_set_freq(s->canfd_timer, s->cfg.ext_clk_freq); | ||
2163 | + ptimer_set_limit(s->canfd_timer, CANFD_TIMER_MAX, 1); | ||
2164 | + ptimer_run(s->canfd_timer, 0); | ||
2165 | + ptimer_transaction_commit(s->canfd_timer); | ||
2166 | +} | ||
2167 | + | ||
2168 | +static void canfd_init(Object *obj) | ||
2169 | +{ | ||
2170 | + XlnxVersalCANFDState *s = XILINX_CANFD(obj); | ||
2171 | + | ||
2172 | + memory_region_init(&s->iomem, obj, TYPE_XILINX_CANFD, | ||
2173 | + XLNX_VERSAL_CANFD_R_MAX * 4); | ||
2174 | +} | ||
2175 | + | ||
2176 | +static const VMStateDescription vmstate_canfd = { | ||
2177 | + .name = TYPE_XILINX_CANFD, | ||
2178 | + .version_id = 1, | ||
2179 | + .minimum_version_id = 1, | ||
2180 | + .fields = (VMStateField[]) { | ||
2181 | + VMSTATE_UINT32_ARRAY(regs, XlnxVersalCANFDState, | ||
2182 | + XLNX_VERSAL_CANFD_R_MAX), | ||
2183 | + VMSTATE_PTIMER(canfd_timer, XlnxVersalCANFDState), | ||
2184 | + VMSTATE_END_OF_LIST(), | ||
2185 | + } | ||
2186 | +}; | ||
2187 | + | ||
2188 | +static Property canfd_core_properties[] = { | ||
2189 | + DEFINE_PROP_UINT8("rx-fifo0", XlnxVersalCANFDState, cfg.rx0_fifo, 0x40), | ||
2190 | + DEFINE_PROP_UINT8("rx-fifo1", XlnxVersalCANFDState, cfg.rx1_fifo, 0x40), | ||
2191 | + DEFINE_PROP_UINT8("tx-fifo", XlnxVersalCANFDState, cfg.tx_fifo, 0x20), | ||
2192 | + DEFINE_PROP_BOOL("enable-rx-fifo1", XlnxVersalCANFDState, | ||
2193 | + cfg.enable_rx_fifo1, true), | ||
2194 | + DEFINE_PROP_UINT32("ext_clk_freq", XlnxVersalCANFDState, cfg.ext_clk_freq, | ||
2195 | + CANFD_DEFAULT_CLOCK), | ||
2196 | + DEFINE_PROP_LINK("canfdbus", XlnxVersalCANFDState, canfdbus, TYPE_CAN_BUS, | ||
2197 | + CanBusState *), | ||
2198 | + DEFINE_PROP_END_OF_LIST(), | ||
2199 | +}; | ||
2200 | + | ||
2201 | +static void canfd_class_init(ObjectClass *klass, void *data) | ||
2202 | +{ | ||
2203 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
2204 | + | ||
2205 | + dc->reset = canfd_reset; | ||
2206 | + dc->realize = canfd_realize; | ||
2207 | + device_class_set_props(dc, canfd_core_properties); | ||
2208 | + dc->vmsd = &vmstate_canfd; | ||
2209 | +} | ||
2210 | + | ||
2211 | +static const TypeInfo canfd_info = { | ||
2212 | + .name = TYPE_XILINX_CANFD, | ||
2213 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
2214 | + .instance_size = sizeof(XlnxVersalCANFDState), | ||
2215 | + .class_init = canfd_class_init, | ||
2216 | + .instance_init = canfd_init, | ||
2217 | +}; | ||
2218 | + | ||
2219 | +static void canfd_register_types(void) | ||
2220 | +{ | ||
2221 | + type_register_static(&canfd_info); | ||
2222 | +} | ||
2223 | + | ||
2224 | +type_init(canfd_register_types) | ||
2225 | diff --git a/hw/net/can/meson.build b/hw/net/can/meson.build | ||
2226 | index XXXXXXX..XXXXXXX 100644 | ||
2227 | --- a/hw/net/can/meson.build | ||
2228 | +++ b/hw/net/can/meson.build | ||
2229 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_CAN_PCI', if_true: files('can_mioe3680_pci.c')) | ||
2230 | softmmu_ss.add(when: 'CONFIG_CAN_CTUCANFD', if_true: files('ctucan_core.c')) | ||
2231 | softmmu_ss.add(when: 'CONFIG_CAN_CTUCANFD_PCI', if_true: files('ctucan_pci.c')) | ||
2232 | softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP', if_true: files('xlnx-zynqmp-can.c')) | ||
2233 | +softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-canfd.c')) | ||
2234 | diff --git a/hw/net/can/trace-events b/hw/net/can/trace-events | ||
2235 | index XXXXXXX..XXXXXXX 100644 | ||
2236 | --- a/hw/net/can/trace-events | ||
2237 | +++ b/hw/net/can/trace-events | ||
2238 | @@ -XXX,XX +XXX,XX @@ xlnx_can_filter_mask_pre_write(uint8_t filter_num, uint32_t value) "Filter%d MAS | ||
2239 | xlnx_can_tx_data(uint32_t id, uint8_t dlc, uint8_t db0, uint8_t db1, uint8_t db2, uint8_t db3, uint8_t db4, uint8_t db5, uint8_t db6, uint8_t db7) "Frame: ID: 0x%08x DLC: 0x%02x DATA: 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x" | ||
2240 | xlnx_can_rx_data(uint32_t id, uint32_t dlc, uint8_t db0, uint8_t db1, uint8_t db2, uint8_t db3, uint8_t db4, uint8_t db5, uint8_t db6, uint8_t db7) "Frame: ID: 0x%08x DLC: 0x%02x DATA: 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x" | ||
2241 | xlnx_can_rx_discard(uint32_t status) "Controller is not enabled for bus communication. Status Register: 0x%08x" | ||
2242 | + | ||
2243 | +# xlnx-versal-canfd.c | ||
2244 | +xlnx_canfd_update_irq(char *path, uint32_t isr, uint32_t ier, uint32_t irq) "%s: ISR: 0x%08x IER: 0x%08x IRQ: 0x%08x" | ||
2245 | +xlnx_canfd_rx_fifo_filter_reject(char *path, uint32_t id, uint8_t dlc) "%s: Frame: ID: 0x%08x DLC: 0x%02x" | ||
2246 | +xlnx_canfd_rx_data(char *path, uint32_t id, uint8_t dlc, uint8_t flags) "%s: Frame: ID: 0x%08x DLC: 0x%02x CANFD Flag: 0x%02x" | ||
2247 | +xlnx_canfd_tx_data(char *path, uint32_t id, uint8_t dlc, uint8_t flgas) "%s: Frame: ID: 0x%08x DLC: 0x%02x CANFD Flag: 0x%02x" | ||
2248 | +xlnx_canfd_reset(char *path, uint32_t val) "%s: Resetting controller with value = 0x%08x" | ||
255 | -- | 2249 | -- |
256 | 2.20.1 | 2250 | 2.34.1 |
257 | |||
258 | diff view generated by jsdifflib |
1 | The AN505 and AN521 have the same layout of RAM; the AN524 does not. | 1 | From: Vikram Garhwal <vikram.garhwal@amd.com> |
---|---|---|---|
2 | Replace the current hard-coding of where the RAM is and which parts | ||
3 | of it are behind which MPCs with a data-driven approach. | ||
4 | 2 | ||
3 | Connect CANFD0 and CANFD1 on the Versal-virt machine and update xlnx-versal-virt | ||
4 | document with CANFD command line examples. | ||
5 | |||
6 | Signed-off-by: Vikram Garhwal <vikram.garhwal@amd.com> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210215115138.20465-17-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | hw/arm/mps2-tz.c | 175 +++++++++++++++++++++++++++++++++++++---------- | 11 | docs/system/arm/xlnx-versal-virt.rst | 31 ++++++++++++++++ |
10 | 1 file changed, 138 insertions(+), 37 deletions(-) | 12 | include/hw/arm/xlnx-versal.h | 12 +++++++ |
13 | hw/arm/xlnx-versal-virt.c | 53 ++++++++++++++++++++++++++++ | ||
14 | hw/arm/xlnx-versal.c | 37 +++++++++++++++++++ | ||
15 | 4 files changed, 133 insertions(+) | ||
11 | 16 | ||
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 17 | diff --git a/docs/system/arm/xlnx-versal-virt.rst b/docs/system/arm/xlnx-versal-virt.rst |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/mps2-tz.c | 19 | --- a/docs/system/arm/xlnx-versal-virt.rst |
15 | +++ b/hw/arm/mps2-tz.c | 20 | +++ b/docs/system/arm/xlnx-versal-virt.rst |
21 | @@ -XXX,XX +XXX,XX @@ Implemented devices: | ||
22 | - DDR memory | ||
23 | - BBRAM (36 bytes of Battery-backed RAM) | ||
24 | - eFUSE (3072 bytes of one-time field-programmable bit array) | ||
25 | +- 2 CANFDs | ||
26 | |||
27 | QEMU does not yet model any other devices, including the PL and the AI Engine. | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ To use a different index value, N, from default of 1, add: | ||
30 | |||
31 | Better yet, do not use actual product data when running guest image | ||
32 | on this Xilinx Versal Virt board. | ||
33 | + | ||
34 | +Using CANFDs for Versal Virt | ||
35 | +"""""""""""""""""""""""""""" | ||
36 | +Versal CANFD controller is developed based on SocketCAN and QEMU CAN bus | ||
37 | +implementation. Bus connection and socketCAN connection for each CAN module | ||
38 | +can be set through command lines. | ||
39 | + | ||
40 | +To connect both CANFD0 and CANFD1 on the same bus: | ||
41 | + | ||
42 | +.. code-block:: bash | ||
43 | + | ||
44 | + -object can-bus,id=canbus -machine canbus0=canbus -machine canbus1=canbus | ||
45 | + | ||
46 | +To connect CANFD0 and CANFD1 to separate buses: | ||
47 | + | ||
48 | +.. code-block:: bash | ||
49 | + | ||
50 | + -object can-bus,id=canbus0 -object can-bus,id=canbus1 \ | ||
51 | + -machine canbus0=canbus0 -machine canbus1=canbus1 | ||
52 | + | ||
53 | +The SocketCAN interface can connect to a Physical or a Virtual CAN interfaces on | ||
54 | +the host machine. Please check this document to learn about CAN interface on | ||
55 | +Linux: docs/system/devices/can.rst | ||
56 | + | ||
57 | +To connect CANFD0 and CANFD1 to host machine's CAN interface can0: | ||
58 | + | ||
59 | +.. code-block:: bash | ||
60 | + | ||
61 | + -object can-bus,id=canbus -machine canbus0=canbus -machine canbus1=canbus | ||
62 | + -object can-host-socketcan,id=canhost0,if=can0,canbus=canbus | ||
63 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/include/hw/arm/xlnx-versal.h | ||
66 | +++ b/include/hw/arm/xlnx-versal.h | ||
16 | @@ -XXX,XX +XXX,XX @@ | 67 | @@ -XXX,XX +XXX,XX @@ |
17 | #include "qom/object.h" | 68 | #include "hw/dma/xlnx_csu_dma.h" |
18 | 69 | #include "hw/misc/xlnx-versal-crl.h" | |
19 | #define MPS2TZ_NUMIRQ_MAX 92 | 70 | #include "hw/misc/xlnx-versal-pmc-iou-slcr.h" |
20 | +#define MPS2TZ_RAM_MAX 4 | 71 | +#include "hw/net/xlnx-versal-canfd.h" |
21 | 72 | ||
22 | typedef enum MPS2TZFPGAType { | 73 | #define TYPE_XLNX_VERSAL "xlnx-versal" |
23 | FPGA_AN505, | 74 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) |
24 | FPGA_AN521, | 75 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) |
25 | } MPS2TZFPGAType; | 76 | #define XLNX_VERSAL_NR_SDS 2 |
26 | 77 | #define XLNX_VERSAL_NR_XRAM 4 | |
27 | +/* | 78 | #define XLNX_VERSAL_NR_IRQS 192 |
28 | + * Define the layout of RAM in a board, including which parts are | 79 | +#define XLNX_VERSAL_NR_CANFD 2 |
29 | + * behind which MPCs. | 80 | +#define XLNX_VERSAL_CANFD_REF_CLK (24 * 1000 * 1000) |
30 | + * mrindex specifies the index into mms->ram[] to use for the backing RAM; | 81 | |
31 | + * -1 means "use the system RAM". | 82 | struct Versal { |
32 | + */ | 83 | /*< private >*/ |
33 | +typedef struct RAMInfo { | 84 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
34 | + const char *name; | 85 | CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; |
35 | + uint32_t base; | 86 | XlnxZDMA adma[XLNX_VERSAL_NR_ADMAS]; |
36 | + uint32_t size; | 87 | VersalUsb2 usb; |
37 | + int mpc; /* MPC number, -1 for "not behind an MPC" */ | 88 | + CanBusState *canbus[XLNX_VERSAL_NR_CANFD]; |
38 | + int mrindex; | 89 | + XlnxVersalCANFDState canfd[XLNX_VERSAL_NR_CANFD]; |
39 | + int flags; | 90 | } iou; |
40 | +} RAMInfo; | 91 | |
41 | + | 92 | /* Real-time Processing Unit. */ |
42 | +/* | 93 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
43 | + * Flag values: | 94 | #define VERSAL_CRL_IRQ 10 |
44 | + * IS_ALIAS: this RAM area is an alias to the upstream end of the | 95 | #define VERSAL_UART0_IRQ_0 18 |
45 | + * MPC specified by its .mpc value | 96 | #define VERSAL_UART1_IRQ_0 19 |
46 | + */ | 97 | +#define VERSAL_CANFD0_IRQ_0 20 |
47 | +#define IS_ALIAS 1 | 98 | +#define VERSAL_CANFD1_IRQ_0 21 |
48 | + | 99 | #define VERSAL_USB0_IRQ_0 22 |
49 | struct MPS2TZMachineClass { | 100 | #define VERSAL_GEM0_IRQ_0 56 |
50 | MachineClass parent; | 101 | #define VERSAL_GEM0_WAKE_IRQ_0 57 |
51 | MPS2TZFPGAType fpga_type; | 102 | @@ -XXX,XX +XXX,XX @@ struct Versal { |
52 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 103 | #define MM_UART1 0xff010000U |
53 | uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | 104 | #define MM_UART1_SIZE 0x10000 |
54 | bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | 105 | |
55 | int numirq; /* Number of external interrupts */ | 106 | +#define MM_CANFD0 0xff060000U |
56 | + const RAMInfo *raminfo; | 107 | +#define MM_CANFD0_SIZE 0x10000 |
57 | const char *armsse_type; | 108 | +#define MM_CANFD1 0xff070000U |
58 | }; | 109 | +#define MM_CANFD1_SIZE 0x10000 |
59 | 110 | + | |
60 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 111 | #define MM_GEM0 0xff0c0000U |
61 | MachineState parent; | 112 | #define MM_GEM0_SIZE 0x10000 |
62 | 113 | #define MM_GEM1 0xff0d0000U | |
63 | ARMSSE iotkit; | 114 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c |
64 | - MemoryRegion ssram[3]; | 115 | index XXXXXXX..XXXXXXX 100644 |
65 | - MemoryRegion ssram1_m; | 116 | --- a/hw/arm/xlnx-versal-virt.c |
66 | + MemoryRegion ram[MPS2TZ_RAM_MAX]; | 117 | +++ b/hw/arm/xlnx-versal-virt.c |
67 | MPS2SCC scc; | 118 | @@ -XXX,XX +XXX,XX @@ struct VersalVirt { |
68 | MPS2FPGAIO fpgaio; | 119 | uint32_t clk_25Mhz; |
69 | TZPPC ppc[5]; | 120 | uint32_t usb; |
70 | - TZMPC ssram_mpc[3]; | 121 | uint32_t dwc; |
71 | + TZMPC mpc[3]; | 122 | + uint32_t canfd[2]; |
72 | PL022State spi[5]; | 123 | } phandle; |
73 | ArmSbconI2CState i2c[4]; | 124 | struct arm_boot_info binfo; |
74 | UnimplementedDeviceState i2s_audio; | 125 | |
75 | @@ -XXX,XX +XXX,XX @@ static const uint32_t an505_oscclk[] = { | 126 | + CanBusState *canbus[XLNX_VERSAL_NR_CANFD]; |
76 | 25000000, | 127 | struct { |
77 | }; | 128 | bool secure; |
78 | 129 | } cfg; | |
79 | +static const RAMInfo an505_raminfo[] = { { | 130 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_uart_nodes(VersalVirt *s) |
80 | + .name = "ssram-0", | 131 | } |
81 | + .base = 0x00000000, | 132 | } |
82 | + .size = 0x00400000, | 133 | |
83 | + .mpc = 0, | 134 | +static void fdt_add_canfd_nodes(VersalVirt *s) |
84 | + .mrindex = 0, | ||
85 | + }, { | ||
86 | + .name = "ssram-1", | ||
87 | + .base = 0x28000000, | ||
88 | + .size = 0x00200000, | ||
89 | + .mpc = 1, | ||
90 | + .mrindex = 1, | ||
91 | + }, { | ||
92 | + .name = "ssram-2", | ||
93 | + .base = 0x28200000, | ||
94 | + .size = 0x00200000, | ||
95 | + .mpc = 2, | ||
96 | + .mrindex = 2, | ||
97 | + }, { | ||
98 | + .name = "ssram-0-alias", | ||
99 | + .base = 0x00400000, | ||
100 | + .size = 0x00400000, | ||
101 | + .mpc = 0, | ||
102 | + .mrindex = 3, | ||
103 | + .flags = IS_ALIAS, | ||
104 | + }, { | ||
105 | + /* Use the largest bit of contiguous RAM as our "system memory" */ | ||
106 | + .name = "mps.ram", | ||
107 | + .base = 0x80000000, | ||
108 | + .size = 16 * MiB, | ||
109 | + .mpc = -1, | ||
110 | + .mrindex = -1, | ||
111 | + }, { | ||
112 | + .name = NULL, | ||
113 | + }, | ||
114 | +}; | ||
115 | + | ||
116 | +static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) | ||
117 | +{ | 135 | +{ |
118 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 136 | + uint64_t addrs[] = { MM_CANFD1, MM_CANFD0 }; |
119 | + const RAMInfo *p; | 137 | + uint32_t size[] = { MM_CANFD1_SIZE, MM_CANFD0_SIZE }; |
120 | + | 138 | + unsigned int irqs[] = { VERSAL_CANFD1_IRQ_0, VERSAL_CANFD0_IRQ_0 }; |
121 | + for (p = mmc->raminfo; p->name; p++) { | 139 | + const char clocknames[] = "can_clk\0s_axi_aclk"; |
122 | + if (p->mpc == mpc && !(p->flags & IS_ALIAS)) { | 140 | + int i; |
123 | + return p; | 141 | + |
124 | + } | 142 | + /* Create and connect CANFD0 and CANFD1 nodes to canbus0. */ |
125 | + } | 143 | + for (i = 0; i < ARRAY_SIZE(addrs); i++) { |
126 | + /* if raminfo array doesn't have an entry for each MPC this is a bug */ | 144 | + char *name = g_strdup_printf("/canfd@%" PRIx64, addrs[i]); |
127 | + g_assert_not_reached(); | 145 | + qemu_fdt_add_subnode(s->fdt, name); |
128 | +} | 146 | + |
129 | + | 147 | + qemu_fdt_setprop_cell(s->fdt, name, "rx-fifo-depth", 0x40); |
130 | +static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | 148 | + qemu_fdt_setprop_cell(s->fdt, name, "tx-mailbox-count", 0x20); |
131 | + const RAMInfo *raminfo) | 149 | + |
132 | +{ | 150 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", |
133 | + /* Return an initialized MemoryRegion for the RAMInfo. */ | 151 | + s->phandle.clk_25Mhz, s->phandle.clk_25Mhz); |
134 | + MemoryRegion *ram; | 152 | + qemu_fdt_setprop(s->fdt, name, "clock-names", |
135 | + | 153 | + clocknames, sizeof(clocknames)); |
136 | + if (raminfo->mrindex < 0) { | 154 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", |
137 | + /* Means this RAMInfo is for QEMU's "system memory" */ | 155 | + GIC_FDT_IRQ_TYPE_SPI, irqs[i], |
138 | + MachineState *machine = MACHINE(mms); | 156 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); |
139 | + return machine->ram; | 157 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", |
140 | + } | 158 | + 2, addrs[i], 2, size[i]); |
141 | + | 159 | + qemu_fdt_setprop_string(s->fdt, name, "compatible", |
142 | + assert(raminfo->mrindex < MPS2TZ_RAM_MAX); | 160 | + "xlnx,canfd-2.0"); |
143 | + ram = &mms->ram[raminfo->mrindex]; | 161 | + |
144 | + | 162 | + g_free(name); |
145 | + memory_region_init_ram(ram, NULL, raminfo->name, | ||
146 | + raminfo->size, &error_fatal); | ||
147 | + return ram; | ||
148 | +} | ||
149 | + | ||
150 | /* Create an alias of an entire original MemoryRegion @orig | ||
151 | * located at @base in the memory map. | ||
152 | */ | ||
153 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
154 | const int *irqs) | ||
155 | { | ||
156 | TZMPC *mpc = opaque; | ||
157 | - int i = mpc - &mms->ssram_mpc[0]; | ||
158 | - MemoryRegion *ssram = &mms->ssram[i]; | ||
159 | + int i = mpc - &mms->mpc[0]; | ||
160 | MemoryRegion *upstream; | ||
161 | - char *mpcname = g_strdup_printf("%s-mpc", name); | ||
162 | - static uint32_t ramsize[] = { 0x00400000, 0x00200000, 0x00200000 }; | ||
163 | - static uint32_t rambase[] = { 0x00000000, 0x28000000, 0x28200000 }; | ||
164 | + const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i); | ||
165 | + MemoryRegion *ram = mr_for_raminfo(mms, raminfo); | ||
166 | |||
167 | - memory_region_init_ram(ssram, NULL, name, ramsize[i], &error_fatal); | ||
168 | - | ||
169 | - object_initialize_child(OBJECT(mms), mpcname, mpc, TYPE_TZ_MPC); | ||
170 | - object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ssram), | ||
171 | + object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC); | ||
172 | + object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram), | ||
173 | &error_fatal); | ||
174 | sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal); | ||
175 | /* Map the upstream end of the MPC into system memory */ | ||
176 | upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); | ||
177 | - memory_region_add_subregion(get_system_memory(), rambase[i], upstream); | ||
178 | + memory_region_add_subregion(get_system_memory(), raminfo->base, upstream); | ||
179 | /* and connect its interrupt to the IoTKit */ | ||
180 | qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0, | ||
181 | qdev_get_gpio_in_named(DEVICE(&mms->iotkit), | ||
182 | "mpcexp_status", i)); | ||
183 | |||
184 | - /* The first SSRAM is a special case as it has an alias; accesses to | ||
185 | - * the alias region at 0x00400000 must also go to the MPC upstream. | ||
186 | - */ | ||
187 | - if (i == 0) { | ||
188 | - make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", upstream, 0x00400000); | ||
189 | - } | ||
190 | - | ||
191 | - g_free(mpcname); | ||
192 | /* Return the register interface MR for our caller to map behind the PPC */ | ||
193 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0); | ||
194 | } | ||
195 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
196 | return sysbus_mmio_get_region(s, 0); | ||
197 | } | ||
198 | |||
199 | +static void create_non_mpc_ram(MPS2TZMachineState *mms) | ||
200 | +{ | ||
201 | + /* | ||
202 | + * Handle the RAMs which are either not behind MPCs or which are | ||
203 | + * aliases to another MPC. | ||
204 | + */ | ||
205 | + const RAMInfo *p; | ||
206 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
207 | + | ||
208 | + for (p = mmc->raminfo; p->name; p++) { | ||
209 | + if (p->flags & IS_ALIAS) { | ||
210 | + SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]); | ||
211 | + MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1); | ||
212 | + make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base); | ||
213 | + } else if (p->mpc == -1) { | ||
214 | + /* RAM not behind an MPC */ | ||
215 | + MemoryRegion *mr = mr_for_raminfo(mms, p); | ||
216 | + memory_region_add_subregion(get_system_memory(), p->base, mr); | ||
217 | + } | ||
218 | + } | 163 | + } |
219 | +} | 164 | +} |
220 | + | 165 | + |
221 | static void mps2tz_common_init(MachineState *machine) | 166 | static void fdt_add_fixed_link_nodes(VersalVirt *s, char *gemname, |
167 | uint32_t phandle) | ||
222 | { | 168 | { |
223 | MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | 169 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
224 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 170 | TYPE_XLNX_VERSAL); |
225 | qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, | 171 | object_property_set_link(OBJECT(&s->soc), "ddr", OBJECT(machine->ram), |
226 | qdev_get_gpio_in(dev_splitter, 0)); | 172 | &error_abort); |
227 | 173 | + object_property_set_link(OBJECT(&s->soc), "canbus0", OBJECT(s->canbus[0]), | |
228 | - /* The IoTKit sets up much of the memory layout, including | 174 | + &error_abort); |
175 | + object_property_set_link(OBJECT(&s->soc), "canbus1", OBJECT(s->canbus[1]), | ||
176 | + &error_abort); | ||
177 | sysbus_realize(SYS_BUS_DEVICE(&s->soc), &error_fatal); | ||
178 | |||
179 | fdt_create(s); | ||
180 | create_virtio_regions(s); | ||
181 | fdt_add_gem_nodes(s); | ||
182 | fdt_add_uart_nodes(s); | ||
183 | + fdt_add_canfd_nodes(s); | ||
184 | fdt_add_gic_nodes(s); | ||
185 | fdt_add_timer_nodes(s); | ||
186 | fdt_add_zdma_nodes(s); | ||
187 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
188 | |||
189 | static void versal_virt_machine_instance_init(Object *obj) | ||
190 | { | ||
191 | + VersalVirt *s = XLNX_VERSAL_VIRT_MACHINE(obj); | ||
192 | + | ||
229 | + /* | 193 | + /* |
230 | + * The IoTKit sets up much of the memory layout, including | 194 | + * User can set canbus0 and canbus1 properties to can-bus object and connect |
231 | * the aliases between secure and non-secure regions in the | 195 | + * to socketcan(optional) interface via command line. |
232 | - * address space. The FPGA itself contains: | 196 | + */ |
233 | - * | 197 | + object_property_add_link(obj, "canbus0", TYPE_CAN_BUS, |
234 | - * 0x00000000..0x003fffff SSRAM1 | 198 | + (Object **)&s->canbus[0], |
235 | - * 0x00400000..0x007fffff alias of SSRAM1 | 199 | + object_property_allow_set_link, |
236 | - * 0x28000000..0x283fffff 4MB SSRAM2 + SSRAM3 | 200 | + 0); |
237 | - * 0x40100000..0x4fffffff AHB Master Expansion 1 interface devices | 201 | + object_property_add_link(obj, "canbus1", TYPE_CAN_BUS, |
238 | - * 0x80000000..0x80ffffff 16MB PSRAM | 202 | + (Object **)&s->canbus[1], |
239 | - */ | 203 | + object_property_allow_set_link, |
240 | - | 204 | + 0); |
241 | - /* The FPGA images have an odd combination of different RAMs, | ||
242 | + * address space, and also most of the devices in the system. | ||
243 | + * The FPGA itself contains various RAMs and some additional devices. | ||
244 | + * The FPGA images have an odd combination of different RAMs, | ||
245 | * because in hardware they are different implementations and | ||
246 | * connected to different buses, giving varying performance/size | ||
247 | * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily | ||
248 | - * call the 16MB our "system memory", as it's the largest lump. | ||
249 | + * call the largest lump our "system memory". | ||
250 | */ | ||
251 | - memory_region_add_subregion(system_memory, 0x80000000, machine->ram); | ||
252 | |||
253 | /* | ||
254 | * The overflow IRQs for all UARTs are ORed together. | ||
255 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
256 | const PPCInfo an505_ppcs[] = { { | ||
257 | .name = "apb_ppcexp0", | ||
258 | .ports = { | ||
259 | - { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 }, | ||
260 | - { "ssram-1", make_mpc, &mms->ssram_mpc[1], 0x58008000, 0x1000 }, | ||
261 | - { "ssram-2", make_mpc, &mms->ssram_mpc[2], 0x58009000, 0x1000 }, | ||
262 | + { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, | ||
263 | + { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, | ||
264 | + { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, | ||
265 | }, | ||
266 | }, { | ||
267 | .name = "apb_ppcexp1", | ||
268 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
269 | |||
270 | create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); | ||
271 | |||
272 | + create_non_mpc_ram(mms); | ||
273 | + | ||
274 | armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | ||
275 | } | 205 | } |
276 | 206 | ||
277 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 207 | static void versal_virt_machine_class_init(ObjectClass *oc, void *data) |
278 | mmc->fpgaio_num_leds = 2; | 208 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c |
279 | mmc->fpgaio_has_switches = false; | 209 | index XXXXXXX..XXXXXXX 100644 |
280 | mmc->numirq = 92; | 210 | --- a/hw/arm/xlnx-versal.c |
281 | + mmc->raminfo = an505_raminfo; | 211 | +++ b/hw/arm/xlnx-versal.c |
282 | mmc->armsse_type = TYPE_IOTKIT; | 212 | @@ -XXX,XX +XXX,XX @@ static void versal_create_uarts(Versal *s, qemu_irq *pic) |
213 | } | ||
283 | } | 214 | } |
284 | 215 | ||
285 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 216 | +static void versal_create_canfds(Versal *s, qemu_irq *pic) |
286 | mmc->fpgaio_num_leds = 2; | 217 | +{ |
287 | mmc->fpgaio_has_switches = false; | 218 | + int i; |
288 | mmc->numirq = 92; | 219 | + uint32_t irqs[] = { VERSAL_CANFD0_IRQ_0, VERSAL_CANFD1_IRQ_0}; |
289 | + mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ | 220 | + uint64_t addrs[] = { MM_CANFD0, MM_CANFD1 }; |
290 | mmc->armsse_type = TYPE_SSE200; | 221 | + |
291 | } | 222 | + for (i = 0; i < ARRAY_SIZE(s->lpd.iou.canfd); i++) { |
223 | + char *name = g_strdup_printf("canfd%d", i); | ||
224 | + SysBusDevice *sbd; | ||
225 | + MemoryRegion *mr; | ||
226 | + | ||
227 | + object_initialize_child(OBJECT(s), name, &s->lpd.iou.canfd[i], | ||
228 | + TYPE_XILINX_CANFD); | ||
229 | + sbd = SYS_BUS_DEVICE(&s->lpd.iou.canfd[i]); | ||
230 | + | ||
231 | + object_property_set_int(OBJECT(&s->lpd.iou.canfd[i]), "ext_clk_freq", | ||
232 | + XLNX_VERSAL_CANFD_REF_CLK , &error_abort); | ||
233 | + | ||
234 | + object_property_set_link(OBJECT(&s->lpd.iou.canfd[i]), "canfdbus", | ||
235 | + OBJECT(s->lpd.iou.canbus[i]), | ||
236 | + &error_abort); | ||
237 | + | ||
238 | + sysbus_realize(sbd, &error_fatal); | ||
239 | + | ||
240 | + mr = sysbus_mmio_get_region(sbd, 0); | ||
241 | + memory_region_add_subregion(&s->mr_ps, addrs[i], mr); | ||
242 | + | ||
243 | + sysbus_connect_irq(sbd, 0, pic[irqs[i]]); | ||
244 | + g_free(name); | ||
245 | + } | ||
246 | +} | ||
247 | + | ||
248 | static void versal_create_usbs(Versal *s, qemu_irq *pic) | ||
249 | { | ||
250 | DeviceState *dev; | ||
251 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
252 | versal_create_apu_gic(s, pic); | ||
253 | versal_create_rpu_cpus(s); | ||
254 | versal_create_uarts(s, pic); | ||
255 | + versal_create_canfds(s, pic); | ||
256 | versal_create_usbs(s, pic); | ||
257 | versal_create_gems(s, pic); | ||
258 | versal_create_admas(s, pic); | ||
259 | @@ -XXX,XX +XXX,XX @@ static void versal_init(Object *obj) | ||
260 | static Property versal_properties[] = { | ||
261 | DEFINE_PROP_LINK("ddr", Versal, cfg.mr_ddr, TYPE_MEMORY_REGION, | ||
262 | MemoryRegion *), | ||
263 | + DEFINE_PROP_LINK("canbus0", Versal, lpd.iou.canbus[0], | ||
264 | + TYPE_CAN_BUS, CanBusState *), | ||
265 | + DEFINE_PROP_LINK("canbus1", Versal, lpd.iou.canbus[1], | ||
266 | + TYPE_CAN_BUS, CanBusState *), | ||
267 | DEFINE_PROP_END_OF_LIST() | ||
268 | }; | ||
292 | 269 | ||
293 | -- | 270 | -- |
294 | 2.20.1 | 271 | 2.34.1 |
295 | |||
296 | diff view generated by jsdifflib |
1 | Update old infocenter.arm.com URLs to the equivalent developer.arm.com | 1 | From: Vikram Garhwal <vikram.garhwal@amd.com> |
---|---|---|---|
2 | ones (the old URLs should redirect, but we might as well avoid the | ||
3 | redirection notice, and the new URLs are pleasantly shorter). | ||
4 | 2 | ||
5 | This commit covers the links to the MPS2 board TRM, the various | 3 | Signed-off-by: Vikram Garhwal <vikram.garhwal@amd.com> |
6 | Application Notes, the IoTKit and SSE-200 documents. | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | MAINTAINERS | 2 +- | ||
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
7 | 10 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/MAINTAINERS b/MAINTAINERS |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210215115138.20465-25-peter.maydell@linaro.org | ||
11 | --- | ||
12 | include/hw/arm/armsse.h | 4 ++-- | ||
13 | include/hw/misc/armsse-cpuid.h | 2 +- | ||
14 | include/hw/misc/armsse-mhu.h | 2 +- | ||
15 | include/hw/misc/iotkit-secctl.h | 2 +- | ||
16 | include/hw/misc/iotkit-sysctl.h | 2 +- | ||
17 | include/hw/misc/iotkit-sysinfo.h | 2 +- | ||
18 | include/hw/misc/mps2-fpgaio.h | 2 +- | ||
19 | hw/arm/mps2-tz.c | 11 +++++------ | ||
20 | hw/misc/armsse-cpuid.c | 2 +- | ||
21 | hw/misc/armsse-mhu.c | 2 +- | ||
22 | hw/misc/iotkit-sysctl.c | 2 +- | ||
23 | hw/misc/iotkit-sysinfo.c | 2 +- | ||
24 | hw/misc/mps2-fpgaio.c | 2 +- | ||
25 | hw/misc/mps2-scc.c | 2 +- | ||
26 | 14 files changed, 19 insertions(+), 20 deletions(-) | ||
27 | |||
28 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/arm/armsse.h | 13 | --- a/MAINTAINERS |
31 | +++ b/include/hw/arm/armsse.h | 14 | +++ b/MAINTAINERS |
32 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ M: Francisco Iglesias <francisco.iglesias@amd.com> |
33 | * hardware, which include the IoT Kit and the SSE-050, SSE-100 and | 16 | S: Maintained |
34 | * SSE-200. Currently we model: | 17 | F: hw/net/can/xlnx-* |
35 | * - the Arm IoT Kit which is documented in | 18 | F: include/hw/net/xlnx-* |
36 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | 19 | -F: tests/qtest/xlnx-can-test* |
37 | + * https://developer.arm.com/documentation/ecm0601256/latest | 20 | +F: tests/qtest/xlnx-can*-test* |
38 | * - the SSE-200 which is documented in | 21 | |
39 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 22 | EDU |
40 | + * https://developer.arm.com/documentation/101104/latest/ | 23 | M: Jiri Slaby <jslaby@suse.cz> |
41 | * | ||
42 | * The IoTKit contains: | ||
43 | * a Cortex-M33 | ||
44 | diff --git a/include/hw/misc/armsse-cpuid.h b/include/hw/misc/armsse-cpuid.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/include/hw/misc/armsse-cpuid.h | ||
47 | +++ b/include/hw/misc/armsse-cpuid.h | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | /* | ||
50 | * This is a model of the "CPU_IDENTITY" register block which is part of the | ||
51 | * Arm SSE-200 and documented in | ||
52 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
53 | + * https://developer.arm.com/documentation/101104/latest/ | ||
54 | * | ||
55 | * QEMU interface: | ||
56 | * + QOM property "CPUID": the value to use for the CPUID register | ||
57 | diff --git a/include/hw/misc/armsse-mhu.h b/include/hw/misc/armsse-mhu.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/misc/armsse-mhu.h | ||
60 | +++ b/include/hw/misc/armsse-mhu.h | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | /* | ||
63 | * This is a model of the Message Handling Unit (MHU) which is part of the | ||
64 | * Arm SSE-200 and documented in | ||
65 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
66 | + * https://developer.arm.com/documentation/101104/latest/ | ||
67 | * | ||
68 | * QEMU interface: | ||
69 | * + sysbus MMIO region 0: the system information register bank | ||
70 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/include/hw/misc/iotkit-secctl.h | ||
73 | +++ b/include/hw/misc/iotkit-secctl.h | ||
74 | @@ -XXX,XX +XXX,XX @@ | ||
75 | |||
76 | /* This is a model of the security controller which is part of the | ||
77 | * Arm IoT Kit and documented in | ||
78 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
79 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
80 | * | ||
81 | * QEMU interface: | ||
82 | * + sysbus MMIO region 0 is the "secure privilege control block" registers | ||
83 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/include/hw/misc/iotkit-sysctl.h | ||
86 | +++ b/include/hw/misc/iotkit-sysctl.h | ||
87 | @@ -XXX,XX +XXX,XX @@ | ||
88 | /* | ||
89 | * This is a model of the "system control element" which is part of the | ||
90 | * Arm IoTKit and documented in | ||
91 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
92 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
93 | * Specifically, it implements the "system information block" and | ||
94 | * "system control register" blocks. | ||
95 | * | ||
96 | diff --git a/include/hw/misc/iotkit-sysinfo.h b/include/hw/misc/iotkit-sysinfo.h | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/include/hw/misc/iotkit-sysinfo.h | ||
99 | +++ b/include/hw/misc/iotkit-sysinfo.h | ||
100 | @@ -XXX,XX +XXX,XX @@ | ||
101 | /* | ||
102 | * This is a model of the "system information block" which is part of the | ||
103 | * Arm IoTKit and documented in | ||
104 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
105 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
106 | * QEMU interface: | ||
107 | * + QOM property "SYS_VERSION": value to use for SYS_VERSION register | ||
108 | * + QOM property "SYS_CONFIG": value to use for SYS_CONFIG register | ||
109 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/include/hw/misc/mps2-fpgaio.h | ||
112 | +++ b/include/hw/misc/mps2-fpgaio.h | ||
113 | @@ -XXX,XX +XXX,XX @@ | ||
114 | /* This is a model of the FPGAIO register block in the AN505 | ||
115 | * FPGA image for the MPS2 dev board; it is documented in the | ||
116 | * application note: | ||
117 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
118 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
119 | * | ||
120 | * QEMU interface: | ||
121 | * + sysbus MMIO region 0: the register bank | ||
122 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/arm/mps2-tz.c | ||
125 | +++ b/hw/arm/mps2-tz.c | ||
126 | @@ -XXX,XX +XXX,XX @@ | ||
127 | * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 | ||
128 | * | ||
129 | * Board TRM: | ||
130 | - * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf | ||
131 | + * https://developer.arm.com/documentation/100112/latest/ | ||
132 | * Application Note AN505: | ||
133 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
134 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
135 | * Application Note AN521: | ||
136 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html | ||
137 | + * https://developer.arm.com/documentation/dai0521/latest/ | ||
138 | * Application Note AN524: | ||
139 | * https://developer.arm.com/documentation/dai0524/latest/ | ||
140 | * | ||
141 | * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | ||
142 | * (ARM ECM0601256) for the details of some of the device layout: | ||
143 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
144 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
145 | * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines | ||
146 | * most of the device layout: | ||
147 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
148 | - * | ||
149 | + * https://developer.arm.com/documentation/101104/latest/ | ||
150 | */ | ||
151 | |||
152 | #include "qemu/osdep.h" | ||
153 | diff --git a/hw/misc/armsse-cpuid.c b/hw/misc/armsse-cpuid.c | ||
154 | index XXXXXXX..XXXXXXX 100644 | ||
155 | --- a/hw/misc/armsse-cpuid.c | ||
156 | +++ b/hw/misc/armsse-cpuid.c | ||
157 | @@ -XXX,XX +XXX,XX @@ | ||
158 | /* | ||
159 | * This is a model of the "CPU_IDENTITY" register block which is part of the | ||
160 | * Arm SSE-200 and documented in | ||
161 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
162 | + * https://developer.arm.com/documentation/101104/latest/ | ||
163 | * | ||
164 | * It consists of one read-only CPUID register (set by QOM property), plus the | ||
165 | * usual ID registers. | ||
166 | diff --git a/hw/misc/armsse-mhu.c b/hw/misc/armsse-mhu.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/misc/armsse-mhu.c | ||
169 | +++ b/hw/misc/armsse-mhu.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | /* | ||
172 | * This is a model of the Message Handling Unit (MHU) which is part of the | ||
173 | * Arm SSE-200 and documented in | ||
174 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
175 | + * https://developer.arm.com/documentation/101104/latest/ | ||
176 | */ | ||
177 | |||
178 | #include "qemu/osdep.h" | ||
179 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/hw/misc/iotkit-sysctl.c | ||
182 | +++ b/hw/misc/iotkit-sysctl.c | ||
183 | @@ -XXX,XX +XXX,XX @@ | ||
184 | /* | ||
185 | * This is a model of the "system control element" which is part of the | ||
186 | * Arm IoTKit and documented in | ||
187 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
188 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
189 | * Specifically, it implements the "system control register" blocks. | ||
190 | */ | ||
191 | |||
192 | diff --git a/hw/misc/iotkit-sysinfo.c b/hw/misc/iotkit-sysinfo.c | ||
193 | index XXXXXXX..XXXXXXX 100644 | ||
194 | --- a/hw/misc/iotkit-sysinfo.c | ||
195 | +++ b/hw/misc/iotkit-sysinfo.c | ||
196 | @@ -XXX,XX +XXX,XX @@ | ||
197 | /* | ||
198 | * This is a model of the "system information block" which is part of the | ||
199 | * Arm IoTKit and documented in | ||
200 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
201 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
202 | * It consists of 2 read-only version/config registers, plus the | ||
203 | * usual ID registers. | ||
204 | */ | ||
205 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
206 | index XXXXXXX..XXXXXXX 100644 | ||
207 | --- a/hw/misc/mps2-fpgaio.c | ||
208 | +++ b/hw/misc/mps2-fpgaio.c | ||
209 | @@ -XXX,XX +XXX,XX @@ | ||
210 | /* This is a model of the "FPGA system control and I/O" block found | ||
211 | * in the AN505 FPGA image for the MPS2 devboard. | ||
212 | * It is documented in AN505: | ||
213 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
214 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
215 | */ | ||
216 | |||
217 | #include "qemu/osdep.h" | ||
218 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
219 | index XXXXXXX..XXXXXXX 100644 | ||
220 | --- a/hw/misc/mps2-scc.c | ||
221 | +++ b/hw/misc/mps2-scc.c | ||
222 | @@ -XXX,XX +XXX,XX @@ | ||
223 | * found in the FPGA images of MPS2 development boards. | ||
224 | * | ||
225 | * Documentation of it can be found in the MPS2 TRM: | ||
226 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.100112_0100_03_en/index.html | ||
227 | + * https://developer.arm.com/documentation/100112/latest/ | ||
228 | * and also in the Application Notes documenting individual FPGA images. | ||
229 | */ | ||
230 | |||
231 | -- | 24 | -- |
232 | 2.20.1 | 25 | 2.34.1 |
233 | |||
234 | diff view generated by jsdifflib |
1 | From: Doug Evans <dje@google.com> | 1 | From: Vikram Garhwal <vikram.garhwal@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 3 | The QTests perform three tests on the Xilinx VERSAL CANFD controller: |
4 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | 4 | Tests the CANFD controllers in loopback. |
5 | Tests the CANFD controllers in normal mode with CAN frame. | ||
6 | Tests the CANFD controllers in normal mode with CANFD frame. | ||
7 | |||
8 | Signed-off-by: Vikram Garhwal <vikram.garhwal@amd.com> | ||
9 | Acked-by: Thomas Huth <thuth@redhat.com> | ||
10 | Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com> | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Doug Evans <dje@google.com> | ||
7 | Message-id: 20210218212453.831406-4-dje@google.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++++++++ | 14 | tests/qtest/xlnx-canfd-test.c | 423 ++++++++++++++++++++++++++++++++++ |
11 | tests/qtest/meson.build | 3 +- | 15 | tests/qtest/meson.build | 1 + |
12 | 2 files changed, 864 insertions(+), 1 deletion(-) | 16 | 2 files changed, 424 insertions(+) |
13 | create mode 100644 tests/qtest/npcm7xx_emc-test.c | 17 | create mode 100644 tests/qtest/xlnx-canfd-test.c |
14 | 18 | ||
15 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c | 19 | diff --git a/tests/qtest/xlnx-canfd-test.c b/tests/qtest/xlnx-canfd-test.c |
16 | new file mode 100644 | 20 | new file mode 100644 |
17 | index XXXXXXX..XXXXXXX | 21 | index XXXXXXX..XXXXXXX |
18 | --- /dev/null | 22 | --- /dev/null |
19 | +++ b/tests/qtest/npcm7xx_emc-test.c | 23 | +++ b/tests/qtest/xlnx-canfd-test.c |
20 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
21 | +/* | 25 | +/* |
22 | + * QTests for Nuvoton NPCM7xx EMC Modules. | 26 | + * SPDX-License-Identifier: MIT |
23 | + * | 27 | + * |
24 | + * Copyright 2020 Google LLC | 28 | + * QTests for the Xilinx Versal CANFD controller. |
25 | + * | 29 | + * |
26 | + * This program is free software; you can redistribute it and/or modify it | 30 | + * Copyright (c) 2022 AMD Inc. |
27 | + * under the terms of the GNU General Public License as published by the | 31 | + * |
28 | + * Free Software Foundation; either version 2 of the License, or | 32 | + * Written-by: Vikram Garhwal<vikram.garhwal@amd.com> |
29 | + * (at your option) any later version. | 33 | + * |
30 | + * | 34 | + * Permission is hereby granted, free of charge, to any person obtaining a copy |
31 | + * This program is distributed in the hope that it will be useful, but WITHOUT | 35 | + * of this software and associated documentation files (the "Software"), to deal |
32 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 36 | + * in the Software without restriction, including without limitation the rights |
33 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | 37 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
34 | + * for more details. | 38 | + * copies of the Software, and to permit persons to whom the Software is |
39 | + * furnished to do so, subject to the following conditions: | ||
40 | + * | ||
41 | + * The above copyright notice and this permission notice shall be included in | ||
42 | + * all copies or substantial portions of the Software. | ||
43 | + * | ||
44 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
45 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
46 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
47 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
48 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
49 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
50 | + * THE SOFTWARE. | ||
35 | + */ | 51 | + */ |
36 | + | 52 | + |
37 | +#include "qemu/osdep.h" | 53 | +#include "qemu/osdep.h" |
38 | +#include "qemu-common.h" | 54 | +#include "libqtest.h" |
39 | +#include "libqos/libqos.h" | 55 | + |
40 | +#include "qapi/qmp/qdict.h" | 56 | +/* Base address. */ |
41 | +#include "qapi/qmp/qnum.h" | 57 | +#define CANFD0_BASE_ADDR 0xff060000 |
42 | +#include "qemu/bitops.h" | 58 | +#define CANFD1_BASE_ADDR 0xff070000 |
43 | +#include "qemu/iov.h" | 59 | + |
44 | + | 60 | +/* Register addresses. */ |
45 | +/* Name of the emc device. */ | 61 | +#define R_SRR_OFFSET 0x00 |
46 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" | 62 | +#define R_MSR_OFFSET 0x04 |
47 | + | 63 | +#define R_FILTER_CONTROL_REGISTER 0xe0 |
48 | +/* Timeout for various operations, in seconds. */ | 64 | +#define R_SR_OFFSET 0x18 |
49 | +#define TIMEOUT_SECONDS 10 | 65 | +#define R_ISR_OFFSET 0x1c |
50 | + | 66 | +#define R_IER_OFFSET 0x20 |
51 | +/* Address in memory of the descriptor. */ | 67 | +#define R_ICR_OFFSET 0x24 |
52 | +#define DESC_ADDR (1 << 20) /* 1 MiB */ | 68 | +#define R_TX_READY_REQ_REGISTER 0x90 |
53 | + | 69 | +#define RX_FIFO_STATUS_REGISTER 0xe8 |
54 | +/* Address in memory of the data packet. */ | 70 | +#define R_TXID_OFFSET 0x100 |
55 | +#define DATA_ADDR (DESC_ADDR + 4096) | 71 | +#define R_TXDLC_OFFSET 0x104 |
56 | + | 72 | +#define R_TXDATA1_OFFSET 0x108 |
57 | +#define CRC_LENGTH 4 | 73 | +#define R_TXDATA2_OFFSET 0x10c |
58 | + | 74 | +#define R_AFMR_REGISTER0 0xa00 |
59 | +#define NUM_TX_DESCRIPTORS 3 | 75 | +#define R_AFIR_REGISTER0 0xa04 |
60 | +#define NUM_RX_DESCRIPTORS 2 | 76 | +#define R_RX0_ID_OFFSET 0x2100 |
61 | + | 77 | +#define R_RX0_DLC_OFFSET 0x2104 |
62 | +/* Size of tx,rx test buffers. */ | 78 | +#define R_RX0_DATA1_OFFSET 0x2108 |
63 | +#define TX_DATA_LEN 64 | 79 | +#define R_RX0_DATA2_OFFSET 0x210c |
64 | +#define RX_DATA_LEN 64 | 80 | + |
65 | + | 81 | +/* CANFD modes. */ |
66 | +#define TX_STEP_COUNT 10000 | 82 | +#define SRR_CONFIG_MODE 0x00 |
67 | +#define RX_STEP_COUNT 10000 | 83 | +#define MSR_NORMAL_MODE 0x00 |
68 | + | 84 | +#define MSR_LOOPBACK_MODE (1 << 1) |
69 | +/* 32-bit register indices. */ | 85 | +#define ENABLE_CANFD (1 << 1) |
70 | +typedef enum NPCM7xxPWMRegister { | 86 | + |
71 | + /* Control registers. */ | 87 | +/* CANFD status. */ |
72 | + REG_CAMCMR, | 88 | +#define STATUS_CONFIG_MODE (1 << 0) |
73 | + REG_CAMEN, | 89 | +#define STATUS_NORMAL_MODE (1 << 3) |
74 | + | 90 | +#define STATUS_LOOPBACK_MODE (1 << 1) |
75 | + /* There are 16 CAMn[ML] registers. */ | 91 | +#define ISR_TXOK (1 << 1) |
76 | + REG_CAMM_BASE, | 92 | +#define ISR_RXOK (1 << 4) |
77 | + REG_CAML_BASE, | 93 | + |
78 | + | 94 | +#define ENABLE_ALL_FILTERS 0xffffffff |
79 | + REG_TXDLSA = 0x22, | 95 | +#define ENABLE_ALL_INTERRUPTS 0xffffffff |
80 | + REG_RXDLSA, | 96 | + |
81 | + REG_MCMDR, | 97 | +/* We are sending one canfd message. */ |
82 | + REG_MIID, | 98 | +#define TX_READY_REG_VAL 0x1 |
83 | + REG_MIIDA, | 99 | + |
84 | + REG_FFTCR, | 100 | +#define FIRST_RX_STORE_INDEX 0x1 |
85 | + REG_TSDR, | 101 | +#define STATUS_REG_MASK 0xf |
86 | + REG_RSDR, | 102 | +#define DLC_FD_BIT_SHIFT 0x1b |
87 | + REG_DMARFC, | 103 | +#define DLC_FD_BIT_MASK 0xf8000000 |
88 | + REG_MIEN, | 104 | +#define FIFO_STATUS_READ_INDEX_MASK 0x3f |
89 | + | 105 | +#define FIFO_STATUS_FILL_LEVEL_MASK 0x7f00 |
90 | + /* Status registers. */ | 106 | +#define FILL_LEVEL_SHIFT 0x8 |
91 | + REG_MISTA, | 107 | + |
92 | + REG_MGSTA, | 108 | +/* CANFD frame size ID, DLC and 16 DATA word. */ |
93 | + REG_MPCNT, | 109 | +#define CANFD_FRAME_SIZE 18 |
94 | + REG_MRPC, | 110 | +/* CAN frame size ID, DLC and 2 DATA word. */ |
95 | + REG_MRPCC, | 111 | +#define CAN_FRAME_SIZE 4 |
96 | + REG_MREPC, | 112 | + |
97 | + REG_DMARFS, | 113 | +/* Set the filters for CANFD controller. */ |
98 | + REG_CTXDSA, | 114 | +static void enable_filters(QTestState *qts) |
99 | + REG_CTXBSA, | 115 | +{ |
100 | + REG_CRXDSA, | 116 | + const uint32_t arr_afmr[32] = { 0xb423deaa, 0xa2a40bdc, 0x1b64f486, |
101 | + REG_CRXBSA, | 117 | + 0x95c0d4ee, 0xe0c44528, 0x4b407904, |
102 | + | 118 | + 0xd2673f46, 0x9fc638d6, 0x8844f3d8, |
103 | + NPCM7XX_NUM_EMC_REGS, | 119 | + 0xa607d1e8, 0x67871bf4, 0xc2557dc, |
104 | +} NPCM7xxPWMRegister; | 120 | + 0x9ea5b53e, 0x3643c0cc, 0x5a05ea8e, |
105 | + | 121 | + 0x83a46d84, 0x4a25c2b8, 0x93a66008, |
106 | +enum { NUM_CAMML_REGS = 16 }; | 122 | + 0x2e467470, 0xedc66118, 0x9086f9f2, |
107 | + | 123 | + 0xfa23dd36, 0xb6654b90, 0xb221b8ca, |
108 | +/* REG_CAMCMR fields */ | 124 | + 0x3467d1e2, 0xa3a55542, 0x5b26a012, |
109 | +/* Enable CAM Compare */ | 125 | + 0x2281ea7e, 0xcea0ece8, 0xdc61e588, |
110 | +#define REG_CAMCMR_ECMP (1 << 4) | 126 | + 0x2e5676a, 0x16821320 }; |
111 | +/* Accept Unicast Packet */ | 127 | + |
112 | +#define REG_CAMCMR_AUP (1 << 0) | 128 | + const uint32_t arr_afir[32] = { 0xa833dfa1, 0x255a477e, 0x3a4bb1c5, |
113 | + | 129 | + 0x8f560a6c, 0x27f38903, 0x2fecec4d, |
114 | +/* REG_MCMDR fields */ | 130 | + 0xa014c66d, 0xec289b8, 0x7e52dead, |
115 | +/* Software Reset */ | 131 | + 0x82e94f3c, 0xcf3e3c5c, 0x66059871, |
116 | +#define REG_MCMDR_SWR (1 << 24) | 132 | + 0x3f213df4, 0x25ac3959, 0xa12e9bef, |
117 | +/* Frame Transmission On */ | 133 | + 0xa3ad3af, 0xbafd7fe, 0xb3cb40fd, |
118 | +#define REG_MCMDR_TXON (1 << 8) | 134 | + 0x5d9caa81, 0x2ed61902, 0x7cd64a0, |
119 | +/* Accept Long Packet */ | 135 | + 0x4b1fa538, 0x9b5ced8c, 0x150de059, |
120 | +#define REG_MCMDR_ALP (1 << 1) | 136 | + 0xd2794227, 0x635e820a, 0xbb6b02cf, |
121 | +/* Frame Reception On */ | 137 | + 0xbb58176, 0x570025bb, 0xa78d9658, |
122 | +#define REG_MCMDR_RXON (1 << 0) | 138 | + 0x49d735df, 0xe5399d2f }; |
123 | + | 139 | + |
124 | +/* REG_MIEN fields */ | 140 | + /* Passing the respective array values to all the AFMR and AFIR pairs. */ |
125 | +/* Enable Transmit Completion Interrupt */ | 141 | + for (int i = 0; i < 32; i++) { |
126 | +#define REG_MIEN_ENTXCP (1 << 18) | 142 | + /* For CANFD0. */ |
127 | +/* Enable Transmit Interrupt */ | 143 | + qtest_writel(qts, CANFD0_BASE_ADDR + R_AFMR_REGISTER0 + 8 * i, |
128 | +#define REG_MIEN_ENTXINTR (1 << 16) | 144 | + arr_afmr[i]); |
129 | +/* Enable Receive Good Interrupt */ | 145 | + qtest_writel(qts, CANFD0_BASE_ADDR + R_AFIR_REGISTER0 + 8 * i, |
130 | +#define REG_MIEN_ENRXGD (1 << 4) | 146 | + arr_afir[i]); |
131 | +/* ENable Receive Interrupt */ | 147 | + |
132 | +#define REG_MIEN_ENRXINTR (1 << 0) | 148 | + /* For CANFD1. */ |
133 | + | 149 | + qtest_writel(qts, CANFD1_BASE_ADDR + R_AFMR_REGISTER0 + 8 * i, |
134 | +/* REG_MISTA fields */ | 150 | + arr_afmr[i]); |
135 | +/* Transmit Bus Error Interrupt */ | 151 | + qtest_writel(qts, CANFD1_BASE_ADDR + R_AFIR_REGISTER0 + 8 * i, |
136 | +#define REG_MISTA_TXBERR (1 << 24) | 152 | + arr_afir[i]); |
137 | +/* Transmit Descriptor Unavailable Interrupt */ | 153 | + } |
138 | +#define REG_MISTA_TDU (1 << 23) | 154 | + |
139 | +/* Transmit Completion Interrupt */ | 155 | + /* Enable all the pairs from AFR register. */ |
140 | +#define REG_MISTA_TXCP (1 << 18) | 156 | + qtest_writel(qts, CANFD0_BASE_ADDR + R_FILTER_CONTROL_REGISTER, |
141 | +/* Transmit Interrupt */ | 157 | + ENABLE_ALL_FILTERS); |
142 | +#define REG_MISTA_TXINTR (1 << 16) | 158 | + qtest_writel(qts, CANFD1_BASE_ADDR + R_FILTER_CONTROL_REGISTER, |
143 | +/* Receive Bus Error Interrupt */ | 159 | + ENABLE_ALL_FILTERS); |
144 | +#define REG_MISTA_RXBERR (1 << 11) | 160 | +} |
145 | +/* Receive Descriptor Unavailable Interrupt */ | 161 | + |
146 | +#define REG_MISTA_RDU (1 << 10) | 162 | +static void configure_canfd(QTestState *qts, uint8_t mode) |
147 | +/* DMA Early Notification Interrupt */ | 163 | +{ |
148 | +#define REG_MISTA_DENI (1 << 9) | 164 | + uint32_t status = 0; |
149 | +/* Maximum Frame Length Interrupt */ | 165 | + |
150 | +#define REG_MISTA_DFOI (1 << 8) | 166 | + /* Put CANFD0 and CANFD1 in config mode. */ |
151 | +/* Receive Good Interrupt */ | 167 | + qtest_writel(qts, CANFD0_BASE_ADDR + R_SRR_OFFSET, SRR_CONFIG_MODE); |
152 | +#define REG_MISTA_RXGD (1 << 4) | 168 | + qtest_writel(qts, CANFD1_BASE_ADDR + R_SRR_OFFSET, SRR_CONFIG_MODE); |
153 | +/* Packet Too Long Interrupt */ | 169 | + |
154 | +#define REG_MISTA_PTLE (1 << 3) | 170 | + /* Write mode of operation in Mode select register. */ |
155 | +/* Receive Interrupt */ | 171 | + qtest_writel(qts, CANFD0_BASE_ADDR + R_MSR_OFFSET, mode); |
156 | +#define REG_MISTA_RXINTR (1 << 0) | 172 | + qtest_writel(qts, CANFD1_BASE_ADDR + R_MSR_OFFSET, mode); |
157 | + | 173 | + |
158 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; | 174 | + enable_filters(qts); |
159 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; | 175 | + |
160 | + | 176 | + /* Check here if CANFD0 and CANFD1 are in config mode. */ |
161 | +struct NPCM7xxEMCTxDesc { | 177 | + status = qtest_readl(qts, CANFD0_BASE_ADDR + R_SR_OFFSET); |
162 | + uint32_t flags; | 178 | + status = status & STATUS_REG_MASK; |
163 | + uint32_t txbsa; | 179 | + g_assert_cmpint(status, ==, STATUS_CONFIG_MODE); |
164 | + uint32_t status_and_length; | 180 | + |
165 | + uint32_t ntxdsa; | 181 | + status = qtest_readl(qts, CANFD1_BASE_ADDR + R_SR_OFFSET); |
166 | +}; | 182 | + status = status & STATUS_REG_MASK; |
167 | + | 183 | + g_assert_cmpint(status, ==, STATUS_CONFIG_MODE); |
168 | +struct NPCM7xxEMCRxDesc { | 184 | + |
169 | + uint32_t status_and_length; | 185 | + qtest_writel(qts, CANFD1_BASE_ADDR + R_IER_OFFSET, ENABLE_ALL_INTERRUPTS); |
170 | + uint32_t rxbsa; | 186 | + qtest_writel(qts, CANFD1_BASE_ADDR + R_IER_OFFSET, ENABLE_ALL_INTERRUPTS); |
171 | + uint32_t reserved; | 187 | + |
172 | + uint32_t nrxdsa; | 188 | + qtest_writel(qts, CANFD0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CANFD); |
173 | +}; | 189 | + qtest_writel(qts, CANFD1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CANFD); |
174 | + | 190 | +} |
175 | +/* NPCM7xxEMCTxDesc.flags values */ | 191 | + |
176 | +/* Owner: 0 = cpu, 1 = emc */ | 192 | +static void generate_random_data(uint32_t *buf_tx, bool is_canfd_frame) |
177 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | 193 | +{ |
178 | +/* Transmit interrupt enable */ | 194 | + /* Generate random TX data for CANFD frame. */ |
179 | +#define TX_DESC_FLAG_INTEN (1 << 2) | 195 | + if (is_canfd_frame) { |
180 | + | 196 | + for (int i = 0; i < CANFD_FRAME_SIZE - 2; i++) { |
181 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | 197 | + buf_tx[2 + i] = rand(); |
182 | +/* Transmission complete */ | 198 | + } |
183 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
184 | +/* Transmit interrupt */ | ||
185 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
186 | + | ||
187 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
188 | +/* Owner: 0b00 = cpu, 0b10 = emc */ | ||
189 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
190 | +#define RX_DESC_STATUS_OWNER_MASK 0xc0000000 | ||
191 | +/* Frame Reception Complete */ | ||
192 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
193 | +/* Packet too long */ | ||
194 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
195 | +/* Receive Interrupt */ | ||
196 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
197 | + | ||
198 | +#define RX_DESC_PKT_LEN(word) ((uint32_t) (word) & 0xffff) | ||
199 | + | ||
200 | +typedef struct EMCModule { | ||
201 | + int rx_irq; | ||
202 | + int tx_irq; | ||
203 | + uint64_t base_addr; | ||
204 | +} EMCModule; | ||
205 | + | ||
206 | +typedef struct TestData { | ||
207 | + const EMCModule *module; | ||
208 | +} TestData; | ||
209 | + | ||
210 | +static const EMCModule emc_module_list[] = { | ||
211 | + { | ||
212 | + .rx_irq = 15, | ||
213 | + .tx_irq = 16, | ||
214 | + .base_addr = 0xf0825000 | ||
215 | + }, | ||
216 | + { | ||
217 | + .rx_irq = 114, | ||
218 | + .tx_irq = 115, | ||
219 | + .base_addr = 0xf0826000 | ||
220 | + } | ||
221 | +}; | ||
222 | + | ||
223 | +/* Returns the index of the EMC module. */ | ||
224 | +static int emc_module_index(const EMCModule *mod) | ||
225 | +{ | ||
226 | + ptrdiff_t diff = mod - emc_module_list; | ||
227 | + | ||
228 | + g_assert_true(diff >= 0 && diff < ARRAY_SIZE(emc_module_list)); | ||
229 | + | ||
230 | + return diff; | ||
231 | +} | ||
232 | + | ||
233 | +static void packet_test_clear(void *sockets) | ||
234 | +{ | ||
235 | + int *test_sockets = sockets; | ||
236 | + | ||
237 | + close(test_sockets[0]); | ||
238 | + g_free(test_sockets); | ||
239 | +} | ||
240 | + | ||
241 | +static int *packet_test_init(int module_num, GString *cmd_line) | ||
242 | +{ | ||
243 | + int *test_sockets = g_new(int, 2); | ||
244 | + int ret = socketpair(PF_UNIX, SOCK_STREAM, 0, test_sockets); | ||
245 | + g_assert_cmpint(ret, != , -1); | ||
246 | + | ||
247 | + /* | ||
248 | + * KISS and use -nic. We specify two nics (both emc{0,1}) because there's | ||
249 | + * currently no way to specify only emc1: The driver implicitly relies on | ||
250 | + * emc[i] == nd_table[i]. | ||
251 | + */ | ||
252 | + if (module_num == 0) { | ||
253 | + g_string_append_printf(cmd_line, | ||
254 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " " | ||
255 | + " -nic user,model=" TYPE_NPCM7XX_EMC " ", | ||
256 | + test_sockets[1]); | ||
257 | + } else { | 199 | + } else { |
258 | + g_string_append_printf(cmd_line, | 200 | + /* Generate random TX data for CAN frame. */ |
259 | + " -nic user,model=" TYPE_NPCM7XX_EMC " " | 201 | + for (int i = 0; i < CAN_FRAME_SIZE - 2; i++) { |
260 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " ", | 202 | + buf_tx[2 + i] = rand(); |
261 | + test_sockets[1]); | 203 | + } |
262 | + } | 204 | + } |
263 | + | 205 | +} |
264 | + g_test_queue_destroy(packet_test_clear, test_sockets); | 206 | + |
265 | + return test_sockets; | 207 | +static void read_data(QTestState *qts, uint64_t can_base_addr, uint32_t *buf_rx) |
266 | +} | 208 | +{ |
267 | + | 209 | + uint32_t int_status; |
268 | +static uint32_t emc_read(QTestState *qts, const EMCModule *mod, | 210 | + uint32_t fifo_status_reg_value; |
269 | + NPCM7xxPWMRegister regno) | 211 | + /* At which RX FIFO the received data is stored. */ |
270 | +{ | 212 | + uint8_t store_ind = 0; |
271 | + return qtest_readl(qts, mod->base_addr + regno * sizeof(uint32_t)); | 213 | + bool is_canfd_frame = false; |
272 | +} | 214 | + |
273 | + | 215 | + /* Read the interrupt on CANFD rx. */ |
274 | +static void emc_write(QTestState *qts, const EMCModule *mod, | 216 | + int_status = qtest_readl(qts, can_base_addr + R_ISR_OFFSET) & ISR_RXOK; |
275 | + NPCM7xxPWMRegister regno, uint32_t value) | 217 | + |
276 | +{ | 218 | + g_assert_cmpint(int_status, ==, ISR_RXOK); |
277 | + qtest_writel(qts, mod->base_addr + regno * sizeof(uint32_t), value); | 219 | + |
278 | +} | 220 | + /* Find the fill level and read index. */ |
279 | + | 221 | + fifo_status_reg_value = qtest_readl(qts, can_base_addr + |
280 | +static void emc_read_tx_desc(QTestState *qts, uint32_t addr, | 222 | + RX_FIFO_STATUS_REGISTER); |
281 | + NPCM7xxEMCTxDesc *desc) | 223 | + |
282 | +{ | 224 | + store_ind = (fifo_status_reg_value & FIFO_STATUS_READ_INDEX_MASK) + |
283 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | 225 | + ((fifo_status_reg_value & FIFO_STATUS_FILL_LEVEL_MASK) >> |
284 | + desc->flags = le32_to_cpu(desc->flags); | 226 | + FILL_LEVEL_SHIFT); |
285 | + desc->txbsa = le32_to_cpu(desc->txbsa); | 227 | + |
286 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | 228 | + g_assert_cmpint(store_ind, ==, FIRST_RX_STORE_INDEX); |
287 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); | 229 | + |
288 | +} | 230 | + /* Read the RX register data for CANFD. */ |
289 | + | 231 | + buf_rx[0] = qtest_readl(qts, can_base_addr + R_RX0_ID_OFFSET); |
290 | +static void emc_write_tx_desc(QTestState *qts, const NPCM7xxEMCTxDesc *desc, | 232 | + buf_rx[1] = qtest_readl(qts, can_base_addr + R_RX0_DLC_OFFSET); |
291 | + uint32_t addr) | 233 | + |
292 | +{ | 234 | + is_canfd_frame = (buf_rx[1] >> DLC_FD_BIT_SHIFT) & 1; |
293 | + NPCM7xxEMCTxDesc le_desc; | 235 | + |
294 | + | 236 | + if (is_canfd_frame) { |
295 | + le_desc.flags = cpu_to_le32(desc->flags); | 237 | + for (int i = 0; i < CANFD_FRAME_SIZE - 2; i++) { |
296 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); | 238 | + buf_rx[i + 2] = qtest_readl(qts, |
297 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | 239 | + can_base_addr + R_RX0_DATA1_OFFSET + 4 * i); |
298 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); | 240 | + } |
299 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | 241 | + } else { |
300 | +} | 242 | + buf_rx[2] = qtest_readl(qts, can_base_addr + R_RX0_DATA1_OFFSET); |
301 | + | 243 | + buf_rx[3] = qtest_readl(qts, can_base_addr + R_RX0_DATA2_OFFSET); |
302 | +static void emc_read_rx_desc(QTestState *qts, uint32_t addr, | 244 | + } |
303 | + NPCM7xxEMCRxDesc *desc) | 245 | + |
304 | +{ | 246 | + /* Clear the RX interrupt. */ |
305 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | 247 | + qtest_writel(qts, CANFD1_BASE_ADDR + R_ICR_OFFSET, ISR_RXOK); |
306 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | 248 | +} |
307 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); | 249 | + |
308 | + desc->reserved = le32_to_cpu(desc->reserved); | 250 | +static void write_data(QTestState *qts, uint64_t can_base_addr, |
309 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); | 251 | + const uint32_t *buf_tx, bool is_canfd_frame) |
310 | +} | 252 | +{ |
311 | + | 253 | + /* Write the TX register data for CANFD. */ |
312 | +static void emc_write_rx_desc(QTestState *qts, const NPCM7xxEMCRxDesc *desc, | 254 | + qtest_writel(qts, can_base_addr + R_TXID_OFFSET, buf_tx[0]); |
313 | + uint32_t addr) | 255 | + qtest_writel(qts, can_base_addr + R_TXDLC_OFFSET, buf_tx[1]); |
314 | +{ | 256 | + |
315 | + NPCM7xxEMCRxDesc le_desc; | 257 | + if (is_canfd_frame) { |
316 | + | 258 | + for (int i = 0; i < CANFD_FRAME_SIZE - 2; i++) { |
317 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | 259 | + qtest_writel(qts, can_base_addr + R_TXDATA1_OFFSET + 4 * i, |
318 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); | 260 | + buf_tx[2 + i]); |
319 | + le_desc.reserved = cpu_to_le32(desc->reserved); | 261 | + } |
320 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); | 262 | + } else { |
321 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | 263 | + qtest_writel(qts, can_base_addr + R_TXDATA1_OFFSET, buf_tx[2]); |
322 | +} | 264 | + qtest_writel(qts, can_base_addr + R_TXDATA2_OFFSET, buf_tx[3]); |
323 | + | 265 | + } |
266 | +} | ||
267 | + | ||
268 | +static void send_data(QTestState *qts, uint64_t can_base_addr) | ||
269 | +{ | ||
270 | + uint32_t int_status; | ||
271 | + | ||
272 | + qtest_writel(qts, can_base_addr + R_TX_READY_REQ_REGISTER, | ||
273 | + TX_READY_REG_VAL); | ||
274 | + | ||
275 | + /* Read the interrupt on CANFD for tx. */ | ||
276 | + int_status = qtest_readl(qts, can_base_addr + R_ISR_OFFSET) & ISR_TXOK; | ||
277 | + | ||
278 | + g_assert_cmpint(int_status, ==, ISR_TXOK); | ||
279 | + | ||
280 | + /* Clear the interrupt for tx. */ | ||
281 | + qtest_writel(qts, CANFD0_BASE_ADDR + R_ICR_OFFSET, ISR_TXOK); | ||
282 | +} | ||
283 | + | ||
284 | +static void match_rx_tx_data(const uint32_t *buf_tx, const uint32_t *buf_rx, | ||
285 | + bool is_canfd_frame) | ||
286 | +{ | ||
287 | + uint16_t size = 0; | ||
288 | + uint8_t len = CAN_FRAME_SIZE; | ||
289 | + | ||
290 | + if (is_canfd_frame) { | ||
291 | + len = CANFD_FRAME_SIZE; | ||
292 | + } | ||
293 | + | ||
294 | + while (size < len) { | ||
295 | + if (R_RX0_ID_OFFSET + 4 * size == R_RX0_DLC_OFFSET) { | ||
296 | + g_assert_cmpint((buf_rx[size] & DLC_FD_BIT_MASK), ==, | ||
297 | + (buf_tx[size] & DLC_FD_BIT_MASK)); | ||
298 | + } else { | ||
299 | + if (!is_canfd_frame && size == 4) { | ||
300 | + break; | ||
301 | + } | ||
302 | + | ||
303 | + g_assert_cmpint(buf_rx[size], ==, buf_tx[size]); | ||
304 | + } | ||
305 | + | ||
306 | + size++; | ||
307 | + } | ||
308 | +} | ||
324 | +/* | 309 | +/* |
325 | + * Reset the EMC module. | 310 | + * Xilinx CANFD supports both CAN and CANFD frames. This test will be |
326 | + * The module must be reset before, e.g., TXDLSA,RXDLSA are changed. | 311 | + * transferring CAN frame i.e. 8 bytes of data from CANFD0 and CANFD1 through |
312 | + * canbus. CANFD0 initiate the data transfer to can-bus, CANFD1 receives the | ||
313 | + * data. Test compares the can frame data sent from CANFD0 and received on | ||
314 | + * CANFD1. | ||
327 | + */ | 315 | + */ |
328 | +static bool emc_soft_reset(QTestState *qts, const EMCModule *mod) | 316 | +static void test_can_data_transfer(void) |
329 | +{ | 317 | +{ |
330 | + uint32_t val; | 318 | + uint32_t buf_tx[CAN_FRAME_SIZE] = { 0x5a5bb9a4, 0x80000000, |
331 | + uint64_t end_time; | 319 | + 0x12345678, 0x87654321 }; |
332 | + | 320 | + uint32_t buf_rx[CAN_FRAME_SIZE] = { 0x00, 0x00, 0x00, 0x00 }; |
333 | + emc_write(qts, mod, REG_MCMDR, REG_MCMDR_SWR); | 321 | + uint32_t status = 0; |
334 | + | 322 | + |
335 | + /* | 323 | + generate_random_data(buf_tx, false); |
336 | + * Wait for device to reset as the linux driver does. | 324 | + |
337 | + * During reset the AHB reads 0 for all registers. So first wait for | 325 | + QTestState *qts = qtest_init("-machine xlnx-versal-virt" |
338 | + * something that resets to non-zero, and then wait for SWR becoming 0. | 326 | + " -object can-bus,id=canbus" |
339 | + */ | 327 | + " -machine canbus0=canbus" |
340 | + end_time = g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | 328 | + " -machine canbus1=canbus" |
341 | + | 329 | + ); |
342 | + do { | 330 | + |
343 | + qtest_clock_step(qts, 100); | 331 | + configure_canfd(qts, MSR_NORMAL_MODE); |
344 | + val = emc_read(qts, mod, REG_FFTCR); | 332 | + |
345 | + } while (val == 0 && g_get_monotonic_time() < end_time); | 333 | + /* Check if CANFD0 and CANFD1 are in Normal mode. */ |
346 | + if (val != 0) { | 334 | + status = qtest_readl(qts, CANFD0_BASE_ADDR + R_SR_OFFSET); |
347 | + do { | 335 | + status = status & STATUS_REG_MASK; |
348 | + qtest_clock_step(qts, 100); | 336 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); |
349 | + val = emc_read(qts, mod, REG_MCMDR); | 337 | + |
350 | + if ((val & REG_MCMDR_SWR) == 0) { | 338 | + status = qtest_readl(qts, CANFD1_BASE_ADDR + R_SR_OFFSET); |
351 | + /* | 339 | + status = status & STATUS_REG_MASK; |
352 | + * N.B. The CAMs have been reset here, so macaddr matching of | 340 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); |
353 | + * incoming packets will not work. | 341 | + |
354 | + */ | 342 | + write_data(qts, CANFD0_BASE_ADDR, buf_tx, false); |
355 | + return true; | 343 | + |
356 | + } | 344 | + send_data(qts, CANFD0_BASE_ADDR); |
357 | + } while (g_get_monotonic_time() < end_time); | 345 | + read_data(qts, CANFD1_BASE_ADDR, buf_rx); |
358 | + } | 346 | + match_rx_tx_data(buf_tx, buf_rx, false); |
359 | + | ||
360 | + g_message("%s: Timeout expired", __func__); | ||
361 | + return false; | ||
362 | +} | ||
363 | + | ||
364 | +/* Check emc registers are reset to default value. */ | ||
365 | +static void test_init(gconstpointer test_data) | ||
366 | +{ | ||
367 | + const TestData *td = test_data; | ||
368 | + const EMCModule *mod = td->module; | ||
369 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
370 | + int i; | ||
371 | + | ||
372 | +#define CHECK_REG(regno, value) \ | ||
373 | + do { \ | ||
374 | + g_assert_cmphex(emc_read(qts, mod, (regno)), ==, (value)); \ | ||
375 | + } while (0) | ||
376 | + | ||
377 | + CHECK_REG(REG_CAMCMR, 0); | ||
378 | + CHECK_REG(REG_CAMEN, 0); | ||
379 | + CHECK_REG(REG_TXDLSA, 0xfffffffc); | ||
380 | + CHECK_REG(REG_RXDLSA, 0xfffffffc); | ||
381 | + CHECK_REG(REG_MCMDR, 0); | ||
382 | + CHECK_REG(REG_MIID, 0); | ||
383 | + CHECK_REG(REG_MIIDA, 0x00900000); | ||
384 | + CHECK_REG(REG_FFTCR, 0x0101); | ||
385 | + CHECK_REG(REG_DMARFC, 0x0800); | ||
386 | + CHECK_REG(REG_MIEN, 0); | ||
387 | + CHECK_REG(REG_MISTA, 0); | ||
388 | + CHECK_REG(REG_MGSTA, 0); | ||
389 | + CHECK_REG(REG_MPCNT, 0x7fff); | ||
390 | + CHECK_REG(REG_MRPC, 0); | ||
391 | + CHECK_REG(REG_MRPCC, 0); | ||
392 | + CHECK_REG(REG_MREPC, 0); | ||
393 | + CHECK_REG(REG_DMARFS, 0); | ||
394 | + CHECK_REG(REG_CTXDSA, 0); | ||
395 | + CHECK_REG(REG_CTXBSA, 0); | ||
396 | + CHECK_REG(REG_CRXDSA, 0); | ||
397 | + CHECK_REG(REG_CRXBSA, 0); | ||
398 | + | ||
399 | +#undef CHECK_REG | ||
400 | + | ||
401 | + for (i = 0; i < NUM_CAMML_REGS; ++i) { | ||
402 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAMM_BASE + i * 2), ==, | ||
403 | + 0); | ||
404 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAML_BASE + i * 2), ==, | ||
405 | + 0); | ||
406 | + } | ||
407 | + | 347 | + |
408 | + qtest_quit(qts); | 348 | + qtest_quit(qts); |
409 | +} | 349 | +} |
410 | + | 350 | + |
411 | +static bool emc_wait_irq(QTestState *qts, const EMCModule *mod, int step, | 351 | +/* |
412 | + bool is_tx) | 352 | + * This test will be transferring CANFD frame i.e. 64 bytes of data from CANFD0 |
413 | +{ | 353 | + * and CANFD1 through canbus. CANFD0 initiate the data transfer to can-bus, |
414 | + uint64_t end_time = | 354 | + * CANFD1 receives the data. Test compares the CANFD frame data sent from CANFD0 |
415 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | 355 | + * with received on CANFD1. |
416 | + | 356 | + */ |
417 | + do { | 357 | +static void test_canfd_data_transfer(void) |
418 | + if (qtest_get_irq(qts, is_tx ? mod->tx_irq : mod->rx_irq)) { | 358 | +{ |
419 | + return true; | 359 | + uint32_t buf_tx[CANFD_FRAME_SIZE] = { 0x5a5bb9a4, 0xf8000000 }; |
420 | + } | 360 | + uint32_t buf_rx[CANFD_FRAME_SIZE] = { 0x00, 0x00, 0x00, 0x00 }; |
421 | + qtest_clock_step(qts, step); | 361 | + uint32_t status = 0; |
422 | + } while (g_get_monotonic_time() < end_time); | 362 | + |
423 | + | 363 | + generate_random_data(buf_tx, true); |
424 | + g_message("%s: Timeout expired", __func__); | 364 | + |
425 | + return false; | 365 | + QTestState *qts = qtest_init("-machine xlnx-versal-virt" |
426 | +} | 366 | + " -object can-bus,id=canbus" |
427 | + | 367 | + " -machine canbus0=canbus" |
428 | +static bool emc_wait_mista(QTestState *qts, const EMCModule *mod, int step, | 368 | + " -machine canbus1=canbus" |
429 | + uint32_t flag) | 369 | + ); |
430 | +{ | 370 | + |
431 | + uint64_t end_time = | 371 | + configure_canfd(qts, MSR_NORMAL_MODE); |
432 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | 372 | + |
433 | + | 373 | + /* Check if CANFD0 and CANFD1 are in Normal mode. */ |
434 | + do { | 374 | + status = qtest_readl(qts, CANFD0_BASE_ADDR + R_SR_OFFSET); |
435 | + uint32_t mista = emc_read(qts, mod, REG_MISTA); | 375 | + status = status & STATUS_REG_MASK; |
436 | + if (mista & flag) { | 376 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); |
437 | + return true; | 377 | + |
438 | + } | 378 | + status = qtest_readl(qts, CANFD1_BASE_ADDR + R_SR_OFFSET); |
439 | + qtest_clock_step(qts, step); | 379 | + status = status & STATUS_REG_MASK; |
440 | + } while (g_get_monotonic_time() < end_time); | 380 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); |
441 | + | 381 | + |
442 | + g_message("%s: Timeout expired", __func__); | 382 | + write_data(qts, CANFD0_BASE_ADDR, buf_tx, true); |
443 | + return false; | 383 | + |
444 | +} | 384 | + send_data(qts, CANFD0_BASE_ADDR); |
445 | + | 385 | + read_data(qts, CANFD1_BASE_ADDR, buf_rx); |
446 | +static bool wait_socket_readable(int fd) | 386 | + match_rx_tx_data(buf_tx, buf_rx, true); |
447 | +{ | ||
448 | + fd_set read_fds; | ||
449 | + struct timeval tv; | ||
450 | + int rv; | ||
451 | + | ||
452 | + FD_ZERO(&read_fds); | ||
453 | + FD_SET(fd, &read_fds); | ||
454 | + tv.tv_sec = TIMEOUT_SECONDS; | ||
455 | + tv.tv_usec = 0; | ||
456 | + rv = select(fd + 1, &read_fds, NULL, NULL, &tv); | ||
457 | + if (rv == -1) { | ||
458 | + perror("select"); | ||
459 | + } else if (rv == 0) { | ||
460 | + g_message("%s: Timeout expired", __func__); | ||
461 | + } | ||
462 | + return rv == 1; | ||
463 | +} | ||
464 | + | ||
465 | +/* Initialize *desc (in host endian format). */ | ||
466 | +static void init_tx_desc(NPCM7xxEMCTxDesc *desc, size_t count, | ||
467 | + uint32_t desc_addr) | ||
468 | +{ | ||
469 | + g_assert(count >= 2); | ||
470 | + memset(&desc[0], 0, sizeof(*desc) * count); | ||
471 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
472 | + for (size_t i = 0; i < count - 1; ++i) { | ||
473 | + desc[i].flags = | ||
474 | + (TX_DESC_FLAG_OWNER_MASK | /* owner = 1: emc */ | ||
475 | + TX_DESC_FLAG_INTEN | | ||
476 | + 0 | /* crc append = 0 */ | ||
477 | + 0 /* padding enable = 0 */); | ||
478 | + desc[i].status_and_length = | ||
479 | + (0 | /* collision count = 0 */ | ||
480 | + 0 | /* SQE = 0 */ | ||
481 | + 0 | /* PAU = 0 */ | ||
482 | + 0 | /* TXHA = 0 */ | ||
483 | + 0 | /* LC = 0 */ | ||
484 | + 0 | /* TXABT = 0 */ | ||
485 | + 0 | /* NCS = 0 */ | ||
486 | + 0 | /* EXDEF = 0 */ | ||
487 | + 0 | /* TXCP = 0 */ | ||
488 | + 0 | /* DEF = 0 */ | ||
489 | + 0 | /* TXINTR = 0 */ | ||
490 | + 0 /* length filled in later */); | ||
491 | + desc[i].ntxdsa = desc_addr + (i + 1) * sizeof(*desc); | ||
492 | + } | ||
493 | +} | ||
494 | + | ||
495 | +static void enable_tx(QTestState *qts, const EMCModule *mod, | ||
496 | + const NPCM7xxEMCTxDesc *desc, size_t count, | ||
497 | + uint32_t desc_addr, uint32_t mien_flags) | ||
498 | +{ | ||
499 | + /* Write the descriptors to guest memory. */ | ||
500 | + for (size_t i = 0; i < count; ++i) { | ||
501 | + emc_write_tx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
502 | + } | ||
503 | + | ||
504 | + /* Trigger sending the packet. */ | ||
505 | + /* The module must be reset before changing TXDLSA. */ | ||
506 | + g_assert(emc_soft_reset(qts, mod)); | ||
507 | + emc_write(qts, mod, REG_TXDLSA, desc_addr); | ||
508 | + emc_write(qts, mod, REG_CTXDSA, ~0); | ||
509 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENTXCP | mien_flags); | ||
510 | + { | ||
511 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); | ||
512 | + mcmdr |= REG_MCMDR_TXON; | ||
513 | + emc_write(qts, mod, REG_MCMDR, mcmdr); | ||
514 | + } | ||
515 | + | ||
516 | + /* Prod the device to send the packet. */ | ||
517 | + emc_write(qts, mod, REG_TSDR, 1); | ||
518 | +} | ||
519 | + | ||
520 | +static void emc_send_verify1(QTestState *qts, const EMCModule *mod, int fd, | ||
521 | + bool with_irq, uint32_t desc_addr, | ||
522 | + uint32_t next_desc_addr, | ||
523 | + const char *test_data, int test_size) | ||
524 | +{ | ||
525 | + NPCM7xxEMCTxDesc result_desc; | ||
526 | + uint32_t expected_mask, expected_value, recv_len; | ||
527 | + int ret; | ||
528 | + char buffer[TX_DATA_LEN]; | ||
529 | + | ||
530 | + g_assert(wait_socket_readable(fd)); | ||
531 | + | ||
532 | + /* Read the descriptor back. */ | ||
533 | + emc_read_tx_desc(qts, desc_addr, &result_desc); | ||
534 | + /* Descriptor should be owned by cpu now. */ | ||
535 | + g_assert((result_desc.flags & TX_DESC_FLAG_OWNER_MASK) == 0); | ||
536 | + /* Test the status bits, ignoring the length field. */ | ||
537 | + expected_mask = 0xffff << 16; | ||
538 | + expected_value = TX_DESC_STATUS_TXCP; | ||
539 | + if (with_irq) { | ||
540 | + expected_value |= TX_DESC_STATUS_TXINTR; | ||
541 | + } | ||
542 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
543 | + expected_value); | ||
544 | + | ||
545 | + /* Check data sent to the backend. */ | ||
546 | + recv_len = ~0; | ||
547 | + ret = qemu_recv(fd, &recv_len, sizeof(recv_len), MSG_DONTWAIT); | ||
548 | + g_assert_cmpint(ret, == , sizeof(recv_len)); | ||
549 | + | ||
550 | + g_assert(wait_socket_readable(fd)); | ||
551 | + memset(buffer, 0xff, sizeof(buffer)); | ||
552 | + ret = qemu_recv(fd, buffer, test_size, MSG_DONTWAIT); | ||
553 | + g_assert_cmpmem(buffer, ret, test_data, test_size); | ||
554 | +} | ||
555 | + | ||
556 | +static void emc_send_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
557 | + bool with_irq) | ||
558 | +{ | ||
559 | + NPCM7xxEMCTxDesc desc[NUM_TX_DESCRIPTORS]; | ||
560 | + uint32_t desc_addr = DESC_ADDR; | ||
561 | + static const char test1_data[] = "TEST1"; | ||
562 | + static const char test2_data[] = "Testing 1 2 3 ..."; | ||
563 | + uint32_t data1_addr = DATA_ADDR; | ||
564 | + uint32_t data2_addr = data1_addr + sizeof(test1_data); | ||
565 | + bool got_tdu; | ||
566 | + uint32_t end_desc_addr; | ||
567 | + | ||
568 | + /* Prepare test data buffer. */ | ||
569 | + qtest_memwrite(qts, data1_addr, test1_data, sizeof(test1_data)); | ||
570 | + qtest_memwrite(qts, data2_addr, test2_data, sizeof(test2_data)); | ||
571 | + | ||
572 | + init_tx_desc(&desc[0], NUM_TX_DESCRIPTORS, desc_addr); | ||
573 | + desc[0].txbsa = data1_addr; | ||
574 | + desc[0].status_and_length |= sizeof(test1_data); | ||
575 | + desc[1].txbsa = data2_addr; | ||
576 | + desc[1].status_and_length |= sizeof(test2_data); | ||
577 | + | ||
578 | + enable_tx(qts, mod, &desc[0], NUM_TX_DESCRIPTORS, desc_addr, | ||
579 | + with_irq ? REG_MIEN_ENTXINTR : 0); | ||
580 | + | ||
581 | + /* | ||
582 | + * It's problematic to observe the interrupt for each packet. | ||
583 | + * Instead just wait until all the packets go out. | ||
584 | + */ | ||
585 | + got_tdu = false; | ||
586 | + while (!got_tdu) { | ||
587 | + if (with_irq) { | ||
588 | + g_assert_true(emc_wait_irq(qts, mod, TX_STEP_COUNT, | ||
589 | + /*is_tx=*/true)); | ||
590 | + } else { | ||
591 | + g_assert_true(emc_wait_mista(qts, mod, TX_STEP_COUNT, | ||
592 | + REG_MISTA_TXINTR)); | ||
593 | + } | ||
594 | + got_tdu = !!(emc_read(qts, mod, REG_MISTA) & REG_MISTA_TDU); | ||
595 | + /* If we don't have TDU yet, reset the interrupt. */ | ||
596 | + if (!got_tdu) { | ||
597 | + emc_write(qts, mod, REG_MISTA, | ||
598 | + emc_read(qts, mod, REG_MISTA) & 0xffff0000); | ||
599 | + } | ||
600 | + } | ||
601 | + | ||
602 | + end_desc_addr = desc_addr + 2 * sizeof(desc[0]); | ||
603 | + g_assert_cmphex(emc_read(qts, mod, REG_CTXDSA), ==, end_desc_addr); | ||
604 | + g_assert_cmphex(emc_read(qts, mod, REG_MISTA), ==, | ||
605 | + REG_MISTA_TXCP | REG_MISTA_TXINTR | REG_MISTA_TDU); | ||
606 | + | ||
607 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
608 | + desc_addr, end_desc_addr, | ||
609 | + test1_data, sizeof(test1_data)); | ||
610 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
611 | + desc_addr + sizeof(desc[0]), end_desc_addr, | ||
612 | + test2_data, sizeof(test2_data)); | ||
613 | +} | ||
614 | + | ||
615 | +/* Initialize *desc (in host endian format). */ | ||
616 | +static void init_rx_desc(NPCM7xxEMCRxDesc *desc, size_t count, | ||
617 | + uint32_t desc_addr, uint32_t data_addr) | ||
618 | +{ | ||
619 | + g_assert_true(count >= 2); | ||
620 | + memset(desc, 0, sizeof(*desc) * count); | ||
621 | + desc[0].rxbsa = data_addr; | ||
622 | + desc[0].status_and_length = | ||
623 | + (0b10 << RX_DESC_STATUS_OWNER_SHIFT | /* owner = 10: emc */ | ||
624 | + 0 | /* RP = 0 */ | ||
625 | + 0 | /* ALIE = 0 */ | ||
626 | + 0 | /* RXGD = 0 */ | ||
627 | + 0 | /* PTLE = 0 */ | ||
628 | + 0 | /* CRCE = 0 */ | ||
629 | + 0 | /* RXINTR = 0 */ | ||
630 | + 0 /* length (filled in later) */); | ||
631 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
632 | + desc[0].nrxdsa = desc_addr + sizeof(*desc); | ||
633 | +} | ||
634 | + | ||
635 | +static void enable_rx(QTestState *qts, const EMCModule *mod, | ||
636 | + const NPCM7xxEMCRxDesc *desc, size_t count, | ||
637 | + uint32_t desc_addr, uint32_t mien_flags, | ||
638 | + uint32_t mcmdr_flags) | ||
639 | +{ | ||
640 | + /* | ||
641 | + * Write the descriptor to guest memory. | ||
642 | + * FWIW, IWBN if the docs said the buffer needs to be at least DMARFC | ||
643 | + * bytes. | ||
644 | + */ | ||
645 | + for (size_t i = 0; i < count; ++i) { | ||
646 | + emc_write_rx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
647 | + } | ||
648 | + | ||
649 | + /* Trigger receiving the packet. */ | ||
650 | + /* The module must be reset before changing RXDLSA. */ | ||
651 | + g_assert(emc_soft_reset(qts, mod)); | ||
652 | + emc_write(qts, mod, REG_RXDLSA, desc_addr); | ||
653 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENRXGD | mien_flags); | ||
654 | + | ||
655 | + /* | ||
656 | + * We don't know what the device's macaddr is, so just accept all | ||
657 | + * unicast packets (AUP). | ||
658 | + */ | ||
659 | + emc_write(qts, mod, REG_CAMCMR, REG_CAMCMR_AUP); | ||
660 | + emc_write(qts, mod, REG_CAMEN, 1 << 0); | ||
661 | + { | ||
662 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); | ||
663 | + mcmdr |= REG_MCMDR_RXON | mcmdr_flags; | ||
664 | + emc_write(qts, mod, REG_MCMDR, mcmdr); | ||
665 | + } | ||
666 | + | ||
667 | + /* Prod the device to accept a packet. */ | ||
668 | + emc_write(qts, mod, REG_RSDR, 1); | ||
669 | +} | ||
670 | + | ||
671 | +static void emc_recv_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
672 | + bool with_irq) | ||
673 | +{ | ||
674 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; | ||
675 | + uint32_t desc_addr = DESC_ADDR; | ||
676 | + uint32_t data_addr = DATA_ADDR; | ||
677 | + int ret; | ||
678 | + uint32_t expected_mask, expected_value; | ||
679 | + NPCM7xxEMCRxDesc result_desc; | ||
680 | + | ||
681 | + /* Prepare test data buffer. */ | ||
682 | + const char test[RX_DATA_LEN] = "TEST"; | ||
683 | + int len = htonl(sizeof(test)); | ||
684 | + const struct iovec iov[] = { | ||
685 | + { | ||
686 | + .iov_base = &len, | ||
687 | + .iov_len = sizeof(len), | ||
688 | + },{ | ||
689 | + .iov_base = (char *) test, | ||
690 | + .iov_len = sizeof(test), | ||
691 | + }, | ||
692 | + }; | ||
693 | + | ||
694 | + /* | ||
695 | + * Reset the device BEFORE sending a test packet, otherwise the packet | ||
696 | + * may get swallowed by an active device of an earlier test. | ||
697 | + */ | ||
698 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); | ||
699 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
700 | + with_irq ? REG_MIEN_ENRXINTR : 0, 0); | ||
701 | + | ||
702 | + /* Send test packet to device's socket. */ | ||
703 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test)); | ||
704 | + g_assert_cmpint(ret, == , sizeof(test) + sizeof(len)); | ||
705 | + | ||
706 | + /* Wait for RX interrupt. */ | ||
707 | + if (with_irq) { | ||
708 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); | ||
709 | + } else { | ||
710 | + g_assert_true(emc_wait_mista(qts, mod, RX_STEP_COUNT, REG_MISTA_RXGD)); | ||
711 | + } | ||
712 | + | ||
713 | + g_assert_cmphex(emc_read(qts, mod, REG_CRXDSA), ==, | ||
714 | + desc_addr + sizeof(desc[0])); | ||
715 | + | ||
716 | + expected_mask = 0xffff; | ||
717 | + expected_value = (REG_MISTA_DENI | | ||
718 | + REG_MISTA_RXGD | | ||
719 | + REG_MISTA_RXINTR); | ||
720 | + g_assert_cmphex((emc_read(qts, mod, REG_MISTA) & expected_mask), | ||
721 | + ==, expected_value); | ||
722 | + | ||
723 | + /* Read the descriptor back. */ | ||
724 | + emc_read_rx_desc(qts, desc_addr, &result_desc); | ||
725 | + /* Descriptor should be owned by cpu now. */ | ||
726 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); | ||
727 | + /* Test the status bits, ignoring the length field. */ | ||
728 | + expected_mask = 0xffff << 16; | ||
729 | + expected_value = RX_DESC_STATUS_RXGD; | ||
730 | + if (with_irq) { | ||
731 | + expected_value |= RX_DESC_STATUS_RXINTR; | ||
732 | + } | ||
733 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
734 | + expected_value); | ||
735 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, | ||
736 | + RX_DATA_LEN + CRC_LENGTH); | ||
737 | + | ||
738 | + { | ||
739 | + char buffer[RX_DATA_LEN]; | ||
740 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); | ||
741 | + g_assert_cmpstr(buffer, == , "TEST"); | ||
742 | + } | ||
743 | +} | ||
744 | + | ||
745 | +static void emc_test_ptle(QTestState *qts, const EMCModule *mod, int fd) | ||
746 | +{ | ||
747 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; | ||
748 | + uint32_t desc_addr = DESC_ADDR; | ||
749 | + uint32_t data_addr = DATA_ADDR; | ||
750 | + int ret; | ||
751 | + NPCM7xxEMCRxDesc result_desc; | ||
752 | + uint32_t expected_mask, expected_value; | ||
753 | + | ||
754 | + /* Prepare test data buffer. */ | ||
755 | +#define PTLE_DATA_LEN 1600 | ||
756 | + char test_data[PTLE_DATA_LEN]; | ||
757 | + int len = htonl(sizeof(test_data)); | ||
758 | + const struct iovec iov[] = { | ||
759 | + { | ||
760 | + .iov_base = &len, | ||
761 | + .iov_len = sizeof(len), | ||
762 | + },{ | ||
763 | + .iov_base = (char *) test_data, | ||
764 | + .iov_len = sizeof(test_data), | ||
765 | + }, | ||
766 | + }; | ||
767 | + memset(test_data, 42, sizeof(test_data)); | ||
768 | + | ||
769 | + /* | ||
770 | + * Reset the device BEFORE sending a test packet, otherwise the packet | ||
771 | + * may get swallowed by an active device of an earlier test. | ||
772 | + */ | ||
773 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); | ||
774 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
775 | + REG_MIEN_ENRXINTR, REG_MCMDR_ALP); | ||
776 | + | ||
777 | + /* Send test packet to device's socket. */ | ||
778 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test_data)); | ||
779 | + g_assert_cmpint(ret, == , sizeof(test_data) + sizeof(len)); | ||
780 | + | ||
781 | + /* Wait for RX interrupt. */ | ||
782 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); | ||
783 | + | ||
784 | + /* Read the descriptor back. */ | ||
785 | + emc_read_rx_desc(qts, desc_addr, &result_desc); | ||
786 | + /* Descriptor should be owned by cpu now. */ | ||
787 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); | ||
788 | + /* Test the status bits, ignoring the length field. */ | ||
789 | + expected_mask = 0xffff << 16; | ||
790 | + expected_value = (RX_DESC_STATUS_RXGD | | ||
791 | + RX_DESC_STATUS_PTLE | | ||
792 | + RX_DESC_STATUS_RXINTR); | ||
793 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
794 | + expected_value); | ||
795 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, | ||
796 | + PTLE_DATA_LEN + CRC_LENGTH); | ||
797 | + | ||
798 | + { | ||
799 | + char buffer[PTLE_DATA_LEN]; | ||
800 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); | ||
801 | + g_assert(memcmp(buffer, test_data, PTLE_DATA_LEN) == 0); | ||
802 | + } | ||
803 | +} | ||
804 | + | ||
805 | +static void test_tx(gconstpointer test_data) | ||
806 | +{ | ||
807 | + const TestData *td = test_data; | ||
808 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); | ||
809 | + int *test_sockets = packet_test_init(emc_module_index(td->module), | ||
810 | + cmd_line); | ||
811 | + QTestState *qts = qtest_init(cmd_line->str); | ||
812 | + | ||
813 | + /* | ||
814 | + * TODO: For pedantic correctness test_sockets[0] should be closed after | ||
815 | + * the fork and before the exec, but that will require some harness | ||
816 | + * improvements. | ||
817 | + */ | ||
818 | + close(test_sockets[1]); | ||
819 | + /* Defensive programming */ | ||
820 | + test_sockets[1] = -1; | ||
821 | + | ||
822 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
823 | + | ||
824 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | ||
825 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | ||
826 | + | 387 | + |
827 | + qtest_quit(qts); | 388 | + qtest_quit(qts); |
828 | +} | 389 | +} |
829 | + | 390 | + |
830 | +static void test_rx(gconstpointer test_data) | 391 | +/* |
831 | +{ | 392 | + * This test is performing loopback mode on CANFD0 and CANFD1. Data sent from |
832 | + const TestData *td = test_data; | 393 | + * TX of each CANFD0 and CANFD1 are compared with RX register data for |
833 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); | 394 | + * respective CANFD Controller. |
834 | + int *test_sockets = packet_test_init(emc_module_index(td->module), | 395 | + */ |
835 | + cmd_line); | 396 | +static void test_can_loopback(void) |
836 | + QTestState *qts = qtest_init(cmd_line->str); | 397 | +{ |
837 | + | 398 | + uint32_t buf_tx[CANFD_FRAME_SIZE] = { 0x5a5bb9a4, 0xf8000000 }; |
838 | + /* | 399 | + uint32_t buf_rx[CANFD_FRAME_SIZE] = { 0x00, 0x00, 0x00, 0x00 }; |
839 | + * TODO: For pedantic correctness test_sockets[0] should be closed after | 400 | + uint32_t status = 0; |
840 | + * the fork and before the exec, but that will require some harness | 401 | + |
841 | + * improvements. | 402 | + generate_random_data(buf_tx, true); |
842 | + */ | 403 | + |
843 | + close(test_sockets[1]); | 404 | + QTestState *qts = qtest_init("-machine xlnx-versal-virt" |
844 | + /* Defensive programming */ | 405 | + " -object can-bus,id=canbus" |
845 | + test_sockets[1] = -1; | 406 | + " -machine canbus0=canbus" |
846 | + | 407 | + " -machine canbus1=canbus" |
847 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | 408 | + ); |
848 | + | 409 | + |
849 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | 410 | + configure_canfd(qts, MSR_LOOPBACK_MODE); |
850 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | 411 | + |
851 | + emc_test_ptle(qts, td->module, test_sockets[0]); | 412 | + /* Check if CANFD0 and CANFD1 are set in correct loopback mode. */ |
413 | + status = qtest_readl(qts, CANFD0_BASE_ADDR + R_SR_OFFSET); | ||
414 | + status = status & STATUS_REG_MASK; | ||
415 | + g_assert_cmpint(status, ==, STATUS_LOOPBACK_MODE); | ||
416 | + | ||
417 | + status = qtest_readl(qts, CANFD1_BASE_ADDR + R_SR_OFFSET); | ||
418 | + status = status & STATUS_REG_MASK; | ||
419 | + g_assert_cmpint(status, ==, STATUS_LOOPBACK_MODE); | ||
420 | + | ||
421 | + write_data(qts, CANFD0_BASE_ADDR, buf_tx, true); | ||
422 | + | ||
423 | + send_data(qts, CANFD0_BASE_ADDR); | ||
424 | + read_data(qts, CANFD0_BASE_ADDR, buf_rx); | ||
425 | + match_rx_tx_data(buf_tx, buf_rx, true); | ||
426 | + | ||
427 | + generate_random_data(buf_tx, true); | ||
428 | + | ||
429 | + write_data(qts, CANFD1_BASE_ADDR, buf_tx, true); | ||
430 | + | ||
431 | + send_data(qts, CANFD1_BASE_ADDR); | ||
432 | + read_data(qts, CANFD1_BASE_ADDR, buf_rx); | ||
433 | + match_rx_tx_data(buf_tx, buf_rx, true); | ||
852 | + | 434 | + |
853 | + qtest_quit(qts); | 435 | + qtest_quit(qts); |
854 | +} | 436 | +} |
855 | + | 437 | + |
856 | +static void emc_add_test(const char *name, const TestData* td, | ||
857 | + GTestDataFunc fn) | ||
858 | +{ | ||
859 | + g_autofree char *full_name = g_strdup_printf( | ||
860 | + "npcm7xx_emc/emc[%d]/%s", emc_module_index(td->module), name); | ||
861 | + qtest_add_data_func(full_name, td, fn); | ||
862 | +} | ||
863 | +#define add_test(name, td) emc_add_test(#name, td, test_##name) | ||
864 | + | ||
865 | +int main(int argc, char **argv) | 438 | +int main(int argc, char **argv) |
866 | +{ | 439 | +{ |
867 | + TestData test_data_list[ARRAY_SIZE(emc_module_list)]; | ||
868 | + | ||
869 | + g_test_init(&argc, &argv, NULL); | 440 | + g_test_init(&argc, &argv, NULL); |
870 | + | 441 | + |
871 | + for (int i = 0; i < ARRAY_SIZE(emc_module_list); ++i) { | 442 | + qtest_add_func("/net/canfd/can_data_transfer", test_can_data_transfer); |
872 | + TestData *td = &test_data_list[i]; | 443 | + qtest_add_func("/net/canfd/canfd_data_transfer", test_canfd_data_transfer); |
873 | + | 444 | + qtest_add_func("/net/canfd/can_loopback", test_can_loopback); |
874 | + td->module = &emc_module_list[i]; | ||
875 | + | ||
876 | + add_test(init, td); | ||
877 | + add_test(tx, td); | ||
878 | + add_test(rx, td); | ||
879 | + } | ||
880 | + | 445 | + |
881 | + return g_test_run(); | 446 | + return g_test_run(); |
882 | +} | 447 | +} |
883 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 448 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
884 | index XXXXXXX..XXXXXXX 100644 | 449 | index XXXXXXX..XXXXXXX 100644 |
885 | --- a/tests/qtest/meson.build | 450 | --- a/tests/qtest/meson.build |
886 | +++ b/tests/qtest/meson.build | 451 | +++ b/tests/qtest/meson.build |
887 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 452 | @@ -XXX,XX +XXX,XX @@ qtests_aarch64 = \ |
888 | 'npcm7xx_rng-test', | 453 | (config_all.has_key('CONFIG_TCG') and config_all_devices.has_key('CONFIG_TPM_TIS_SYSBUS') ? \ |
889 | 'npcm7xx_smbus-test', | 454 | ['tpm-tis-device-test', 'tpm-tis-device-swtpm-test'] : []) + \ |
890 | 'npcm7xx_timer-test', | 455 | (config_all_devices.has_key('CONFIG_XLNX_ZYNQMP_ARM') ? ['xlnx-can-test', 'fuzz-xlnx-dp-test'] : []) + \ |
891 | - 'npcm7xx_watchdog_timer-test'] | 456 | + (config_all_devices.has_key('CONFIG_XLNX_VERSAL') ? ['xlnx-canfd-test'] : []) + \ |
892 | + 'npcm7xx_watchdog_timer-test'] + \ | 457 | (config_all_devices.has_key('CONFIG_RASPI') ? ['bcm2835-dma-test'] : []) + \ |
893 | + (slirp.found() ? ['npcm7xx_emc-test'] : []) | 458 | (config_all.has_key('CONFIG_TCG') and \ |
894 | qtests_arm = \ | 459 | config_all_devices.has_key('CONFIG_TPM_TIS_I2C') ? ['tpm-tis-i2c-test'] : []) + \ |
895 | (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | ||
896 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
897 | -- | 460 | -- |
898 | 2.20.1 | 461 | 2.34.1 |
899 | |||
900 | diff view generated by jsdifflib |
1 | Add brief documentation of the new mps3-an524 board. | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | 2 | ||
3 | Allwinner R40 (sun8i) SoC features a Quad-Core Cortex-A7 ARM CPU, | ||
4 | and a Mali400 MP2 GPU from ARM. It's also known as the Allwinner T3 | ||
5 | for In-Car Entertainment usage, A40i and A40pro are variants that | ||
6 | differ in applicable temperatures range (industrial and military). | ||
7 | |||
8 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> | ||
9 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210215115138.20465-24-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | docs/system/arm/mps2.rst | 24 ++++++++++++++++++------ | 12 | include/hw/arm/allwinner-r40.h | 110 +++++++++ |
9 | 1 file changed, 18 insertions(+), 6 deletions(-) | 13 | hw/arm/allwinner-r40.c | 415 +++++++++++++++++++++++++++++++++ |
14 | hw/arm/bananapi_m2u.c | 129 ++++++++++ | ||
15 | hw/arm/Kconfig | 10 + | ||
16 | hw/arm/meson.build | 1 + | ||
17 | 5 files changed, 665 insertions(+) | ||
18 | create mode 100644 include/hw/arm/allwinner-r40.h | ||
19 | create mode 100644 hw/arm/allwinner-r40.c | ||
20 | create mode 100644 hw/arm/bananapi_m2u.c | ||
10 | 21 | ||
11 | diff --git a/docs/system/arm/mps2.rst b/docs/system/arm/mps2.rst | 22 | diff --git a/include/hw/arm/allwinner-r40.h b/include/hw/arm/allwinner-r40.h |
23 | new file mode 100644 | ||
24 | index XXXXXXX..XXXXXXX | ||
25 | --- /dev/null | ||
26 | +++ b/include/hw/arm/allwinner-r40.h | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | +/* | ||
29 | + * Allwinner R40/A40i/T3 System on Chip emulation | ||
30 | + * | ||
31 | + * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> | ||
32 | + * | ||
33 | + * This program is free software: you can redistribute it and/or modify | ||
34 | + * it under the terms of the GNU General Public License as published by | ||
35 | + * the Free Software Foundation, either version 2 of the License, or | ||
36 | + * (at your option) any later version. | ||
37 | + * | ||
38 | + * This program is distributed in the hope that it will be useful, | ||
39 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
40 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
41 | + * GNU General Public License for more details. | ||
42 | + * | ||
43 | + * You should have received a copy of the GNU General Public License | ||
44 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
45 | + */ | ||
46 | + | ||
47 | +#ifndef HW_ARM_ALLWINNER_R40_H | ||
48 | +#define HW_ARM_ALLWINNER_R40_H | ||
49 | + | ||
50 | +#include "qom/object.h" | ||
51 | +#include "hw/arm/boot.h" | ||
52 | +#include "hw/timer/allwinner-a10-pit.h" | ||
53 | +#include "hw/intc/arm_gic.h" | ||
54 | +#include "hw/sd/allwinner-sdhost.h" | ||
55 | +#include "target/arm/cpu.h" | ||
56 | +#include "sysemu/block-backend.h" | ||
57 | + | ||
58 | +enum { | ||
59 | + AW_R40_DEV_SRAM_A1, | ||
60 | + AW_R40_DEV_SRAM_A2, | ||
61 | + AW_R40_DEV_SRAM_A3, | ||
62 | + AW_R40_DEV_SRAM_A4, | ||
63 | + AW_R40_DEV_MMC0, | ||
64 | + AW_R40_DEV_MMC1, | ||
65 | + AW_R40_DEV_MMC2, | ||
66 | + AW_R40_DEV_MMC3, | ||
67 | + AW_R40_DEV_CCU, | ||
68 | + AW_R40_DEV_PIT, | ||
69 | + AW_R40_DEV_UART0, | ||
70 | + AW_R40_DEV_GIC_DIST, | ||
71 | + AW_R40_DEV_GIC_CPU, | ||
72 | + AW_R40_DEV_GIC_HYP, | ||
73 | + AW_R40_DEV_GIC_VCPU, | ||
74 | + AW_R40_DEV_SDRAM | ||
75 | +}; | ||
76 | + | ||
77 | +#define AW_R40_NUM_CPUS (4) | ||
78 | + | ||
79 | +/** | ||
80 | + * Allwinner R40 object model | ||
81 | + * @{ | ||
82 | + */ | ||
83 | + | ||
84 | +/** Object type for the Allwinner R40 SoC */ | ||
85 | +#define TYPE_AW_R40 "allwinner-r40" | ||
86 | + | ||
87 | +/** Convert input object to Allwinner R40 state object */ | ||
88 | +OBJECT_DECLARE_SIMPLE_TYPE(AwR40State, AW_R40) | ||
89 | + | ||
90 | +/** @} */ | ||
91 | + | ||
92 | +/** | ||
93 | + * Allwinner R40 object | ||
94 | + * | ||
95 | + * This struct contains the state of all the devices | ||
96 | + * which are currently emulated by the R40 SoC code. | ||
97 | + */ | ||
98 | +#define AW_R40_NUM_MMCS 4 | ||
99 | + | ||
100 | +struct AwR40State { | ||
101 | + /*< private >*/ | ||
102 | + DeviceState parent_obj; | ||
103 | + /*< public >*/ | ||
104 | + | ||
105 | + ARMCPU cpus[AW_R40_NUM_CPUS]; | ||
106 | + const hwaddr *memmap; | ||
107 | + AwA10PITState timer; | ||
108 | + AwSdHostState mmc[AW_R40_NUM_MMCS]; | ||
109 | + GICState gic; | ||
110 | + MemoryRegion sram_a1; | ||
111 | + MemoryRegion sram_a2; | ||
112 | + MemoryRegion sram_a3; | ||
113 | + MemoryRegion sram_a4; | ||
114 | +}; | ||
115 | + | ||
116 | +/** | ||
117 | + * Emulate Boot ROM firmware setup functionality. | ||
118 | + * | ||
119 | + * A real Allwinner R40 SoC contains a Boot ROM | ||
120 | + * which is the first code that runs right after | ||
121 | + * the SoC is powered on. The Boot ROM is responsible | ||
122 | + * for loading user code (e.g. a bootloader) from any | ||
123 | + * of the supported external devices and writing the | ||
124 | + * downloaded code to internal SRAM. After loading the SoC | ||
125 | + * begins executing the code written to SRAM. | ||
126 | + * | ||
127 | + * This function emulates the Boot ROM by copying 32 KiB | ||
128 | + * of data from the given block device and writes it to | ||
129 | + * the start of the first internal SRAM memory. | ||
130 | + * | ||
131 | + * @s: Allwinner R40 state object pointer | ||
132 | + * @blk: Block backend device object pointer | ||
133 | + * @unit: the mmc control's unit | ||
134 | + */ | ||
135 | +bool allwinner_r40_bootrom_setup(AwR40State *s, BlockBackend *blk, int unit); | ||
136 | + | ||
137 | +#endif /* HW_ARM_ALLWINNER_R40_H */ | ||
138 | diff --git a/hw/arm/allwinner-r40.c b/hw/arm/allwinner-r40.c | ||
139 | new file mode 100644 | ||
140 | index XXXXXXX..XXXXXXX | ||
141 | --- /dev/null | ||
142 | +++ b/hw/arm/allwinner-r40.c | ||
143 | @@ -XXX,XX +XXX,XX @@ | ||
144 | +/* | ||
145 | + * Allwinner R40/A40i/T3 System on Chip emulation | ||
146 | + * | ||
147 | + * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> | ||
148 | + * | ||
149 | + * This program is free software: you can redistribute it and/or modify | ||
150 | + * it under the terms of the GNU General Public License as published by | ||
151 | + * the Free Software Foundation, either version 2 of the License, or | ||
152 | + * (at your option) any later version. | ||
153 | + * | ||
154 | + * This program is distributed in the hope that it will be useful, | ||
155 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
156 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
157 | + * GNU General Public License for more details. | ||
158 | + * | ||
159 | + * You should have received a copy of the GNU General Public License | ||
160 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
161 | + */ | ||
162 | + | ||
163 | +#include "qemu/osdep.h" | ||
164 | +#include "qapi/error.h" | ||
165 | +#include "qemu/error-report.h" | ||
166 | +#include "qemu/bswap.h" | ||
167 | +#include "qemu/module.h" | ||
168 | +#include "qemu/units.h" | ||
169 | +#include "hw/qdev-core.h" | ||
170 | +#include "hw/sysbus.h" | ||
171 | +#include "hw/char/serial.h" | ||
172 | +#include "hw/misc/unimp.h" | ||
173 | +#include "hw/usb/hcd-ehci.h" | ||
174 | +#include "hw/loader.h" | ||
175 | +#include "sysemu/sysemu.h" | ||
176 | +#include "hw/arm/allwinner-r40.h" | ||
177 | + | ||
178 | +/* Memory map */ | ||
179 | +const hwaddr allwinner_r40_memmap[] = { | ||
180 | + [AW_R40_DEV_SRAM_A1] = 0x00000000, | ||
181 | + [AW_R40_DEV_SRAM_A2] = 0x00004000, | ||
182 | + [AW_R40_DEV_SRAM_A3] = 0x00008000, | ||
183 | + [AW_R40_DEV_SRAM_A4] = 0x0000b400, | ||
184 | + [AW_R40_DEV_MMC0] = 0x01c0f000, | ||
185 | + [AW_R40_DEV_MMC1] = 0x01c10000, | ||
186 | + [AW_R40_DEV_MMC2] = 0x01c11000, | ||
187 | + [AW_R40_DEV_MMC3] = 0x01c12000, | ||
188 | + [AW_R40_DEV_PIT] = 0x01c20c00, | ||
189 | + [AW_R40_DEV_UART0] = 0x01c28000, | ||
190 | + [AW_R40_DEV_GIC_DIST] = 0x01c81000, | ||
191 | + [AW_R40_DEV_GIC_CPU] = 0x01c82000, | ||
192 | + [AW_R40_DEV_GIC_HYP] = 0x01c84000, | ||
193 | + [AW_R40_DEV_GIC_VCPU] = 0x01c86000, | ||
194 | + [AW_R40_DEV_SDRAM] = 0x40000000 | ||
195 | +}; | ||
196 | + | ||
197 | +/* List of unimplemented devices */ | ||
198 | +struct AwR40Unimplemented { | ||
199 | + const char *device_name; | ||
200 | + hwaddr base; | ||
201 | + hwaddr size; | ||
202 | +}; | ||
203 | + | ||
204 | +static struct AwR40Unimplemented r40_unimplemented[] = { | ||
205 | + { "d-engine", 0x01000000, 4 * MiB }, | ||
206 | + { "d-inter", 0x01400000, 128 * KiB }, | ||
207 | + { "sram-c", 0x01c00000, 4 * KiB }, | ||
208 | + { "dma", 0x01c02000, 4 * KiB }, | ||
209 | + { "nfdc", 0x01c03000, 4 * KiB }, | ||
210 | + { "ts", 0x01c04000, 4 * KiB }, | ||
211 | + { "spi0", 0x01c05000, 4 * KiB }, | ||
212 | + { "spi1", 0x01c06000, 4 * KiB }, | ||
213 | + { "cs0", 0x01c09000, 4 * KiB }, | ||
214 | + { "keymem", 0x01c0a000, 4 * KiB }, | ||
215 | + { "emac", 0x01c0b000, 4 * KiB }, | ||
216 | + { "usb0-otg", 0x01c13000, 4 * KiB }, | ||
217 | + { "usb0-host", 0x01c14000, 4 * KiB }, | ||
218 | + { "crypto", 0x01c15000, 4 * KiB }, | ||
219 | + { "spi2", 0x01c17000, 4 * KiB }, | ||
220 | + { "sata", 0x01c18000, 4 * KiB }, | ||
221 | + { "usb1-host", 0x01c19000, 4 * KiB }, | ||
222 | + { "sid", 0x01c1b000, 4 * KiB }, | ||
223 | + { "usb2-host", 0x01c1c000, 4 * KiB }, | ||
224 | + { "cs1", 0x01c1d000, 4 * KiB }, | ||
225 | + { "spi3", 0x01c1f000, 4 * KiB }, | ||
226 | + { "ccu", 0x01c20000, 1 * KiB }, | ||
227 | + { "rtc", 0x01c20400, 1 * KiB }, | ||
228 | + { "pio", 0x01c20800, 1 * KiB }, | ||
229 | + { "owa", 0x01c21000, 1 * KiB }, | ||
230 | + { "ac97", 0x01c21400, 1 * KiB }, | ||
231 | + { "cir0", 0x01c21800, 1 * KiB }, | ||
232 | + { "cir1", 0x01c21c00, 1 * KiB }, | ||
233 | + { "pcm0", 0x01c22000, 1 * KiB }, | ||
234 | + { "pcm1", 0x01c22400, 1 * KiB }, | ||
235 | + { "pcm2", 0x01c22800, 1 * KiB }, | ||
236 | + { "audio", 0x01c22c00, 1 * KiB }, | ||
237 | + { "keypad", 0x01c23000, 1 * KiB }, | ||
238 | + { "pwm", 0x01c23400, 1 * KiB }, | ||
239 | + { "keyadc", 0x01c24400, 1 * KiB }, | ||
240 | + { "ths", 0x01c24c00, 1 * KiB }, | ||
241 | + { "rtp", 0x01c25000, 1 * KiB }, | ||
242 | + { "pmu", 0x01c25400, 1 * KiB }, | ||
243 | + { "cpu-cfg", 0x01c25c00, 1 * KiB }, | ||
244 | + { "uart0", 0x01c28000, 1 * KiB }, | ||
245 | + { "uart1", 0x01c28400, 1 * KiB }, | ||
246 | + { "uart2", 0x01c28800, 1 * KiB }, | ||
247 | + { "uart3", 0x01c28c00, 1 * KiB }, | ||
248 | + { "uart4", 0x01c29000, 1 * KiB }, | ||
249 | + { "uart5", 0x01c29400, 1 * KiB }, | ||
250 | + { "uart6", 0x01c29800, 1 * KiB }, | ||
251 | + { "uart7", 0x01c29c00, 1 * KiB }, | ||
252 | + { "ps20", 0x01c2a000, 1 * KiB }, | ||
253 | + { "ps21", 0x01c2a400, 1 * KiB }, | ||
254 | + { "twi0", 0x01c2ac00, 1 * KiB }, | ||
255 | + { "twi1", 0x01c2b000, 1 * KiB }, | ||
256 | + { "twi2", 0x01c2b400, 1 * KiB }, | ||
257 | + { "twi3", 0x01c2b800, 1 * KiB }, | ||
258 | + { "twi4", 0x01c2c000, 1 * KiB }, | ||
259 | + { "scr", 0x01c2c400, 1 * KiB }, | ||
260 | + { "tvd-top", 0x01c30000, 4 * KiB }, | ||
261 | + { "tvd0", 0x01c31000, 4 * KiB }, | ||
262 | + { "tvd1", 0x01c32000, 4 * KiB }, | ||
263 | + { "tvd2", 0x01c33000, 4 * KiB }, | ||
264 | + { "tvd3", 0x01c34000, 4 * KiB }, | ||
265 | + { "gpu", 0x01c40000, 64 * KiB }, | ||
266 | + { "gmac", 0x01c50000, 64 * KiB }, | ||
267 | + { "hstmr", 0x01c60000, 4 * KiB }, | ||
268 | + { "dram-com", 0x01c62000, 4 * KiB }, | ||
269 | + { "dram-ctl", 0x01c63000, 4 * KiB }, | ||
270 | + { "tcon-top", 0x01c70000, 4 * KiB }, | ||
271 | + { "lcd0", 0x01c71000, 4 * KiB }, | ||
272 | + { "lcd1", 0x01c72000, 4 * KiB }, | ||
273 | + { "tv0", 0x01c73000, 4 * KiB }, | ||
274 | + { "tv1", 0x01c74000, 4 * KiB }, | ||
275 | + { "tve-top", 0x01c90000, 16 * KiB }, | ||
276 | + { "tve0", 0x01c94000, 16 * KiB }, | ||
277 | + { "tve1", 0x01c98000, 16 * KiB }, | ||
278 | + { "mipi_dsi", 0x01ca0000, 4 * KiB }, | ||
279 | + { "mipi_dphy", 0x01ca1000, 4 * KiB }, | ||
280 | + { "ve", 0x01d00000, 1024 * KiB }, | ||
281 | + { "mp", 0x01e80000, 128 * KiB }, | ||
282 | + { "hdmi", 0x01ee0000, 128 * KiB }, | ||
283 | + { "prcm", 0x01f01400, 1 * KiB }, | ||
284 | + { "debug", 0x3f500000, 64 * KiB }, | ||
285 | + { "cpubist", 0x3f501000, 4 * KiB }, | ||
286 | + { "dcu", 0x3fff0000, 64 * KiB }, | ||
287 | + { "hstmr", 0x01c60000, 4 * KiB }, | ||
288 | + { "brom", 0xffff0000, 36 * KiB } | ||
289 | +}; | ||
290 | + | ||
291 | +/* Per Processor Interrupts */ | ||
292 | +enum { | ||
293 | + AW_R40_GIC_PPI_MAINT = 9, | ||
294 | + AW_R40_GIC_PPI_HYPTIMER = 10, | ||
295 | + AW_R40_GIC_PPI_VIRTTIMER = 11, | ||
296 | + AW_R40_GIC_PPI_SECTIMER = 13, | ||
297 | + AW_R40_GIC_PPI_PHYSTIMER = 14 | ||
298 | +}; | ||
299 | + | ||
300 | +/* Shared Processor Interrupts */ | ||
301 | +enum { | ||
302 | + AW_R40_GIC_SPI_UART0 = 1, | ||
303 | + AW_R40_GIC_SPI_TIMER0 = 22, | ||
304 | + AW_R40_GIC_SPI_TIMER1 = 23, | ||
305 | + AW_R40_GIC_SPI_MMC0 = 32, | ||
306 | + AW_R40_GIC_SPI_MMC1 = 33, | ||
307 | + AW_R40_GIC_SPI_MMC2 = 34, | ||
308 | + AW_R40_GIC_SPI_MMC3 = 35, | ||
309 | +}; | ||
310 | + | ||
311 | +/* Allwinner R40 general constants */ | ||
312 | +enum { | ||
313 | + AW_R40_GIC_NUM_SPI = 128 | ||
314 | +}; | ||
315 | + | ||
316 | +#define BOOT0_MAGIC "eGON.BT0" | ||
317 | + | ||
318 | +/* The low 8-bits of the 'boot_media' field in the SPL header */ | ||
319 | +#define SUNXI_BOOTED_FROM_MMC0 0 | ||
320 | +#define SUNXI_BOOTED_FROM_NAND 1 | ||
321 | +#define SUNXI_BOOTED_FROM_MMC2 2 | ||
322 | +#define SUNXI_BOOTED_FROM_SPI 3 | ||
323 | + | ||
324 | +struct boot_file_head { | ||
325 | + uint32_t b_instruction; | ||
326 | + uint8_t magic[8]; | ||
327 | + uint32_t check_sum; | ||
328 | + uint32_t length; | ||
329 | + uint32_t pub_head_size; | ||
330 | + uint32_t fel_script_address; | ||
331 | + uint32_t fel_uEnv_length; | ||
332 | + uint32_t dt_name_offset; | ||
333 | + uint32_t dram_size; | ||
334 | + uint32_t boot_media; | ||
335 | + uint32_t string_pool[13]; | ||
336 | +}; | ||
337 | + | ||
338 | +bool allwinner_r40_bootrom_setup(AwR40State *s, BlockBackend *blk, int unit) | ||
339 | +{ | ||
340 | + const int64_t rom_size = 32 * KiB; | ||
341 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | ||
342 | + struct boot_file_head *head = (struct boot_file_head *)buffer; | ||
343 | + | ||
344 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { | ||
345 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", | ||
346 | + __func__); | ||
347 | + return false; | ||
348 | + } | ||
349 | + | ||
350 | + /* we only check the magic string here. */ | ||
351 | + if (memcmp(head->magic, BOOT0_MAGIC, sizeof(head->magic))) { | ||
352 | + return false; | ||
353 | + } | ||
354 | + | ||
355 | + /* | ||
356 | + * Simulate the behavior of the bootROM, it will change the boot_media | ||
357 | + * flag to indicate where the chip is booting from. R40 can boot from | ||
358 | + * mmc0 or mmc2, the default value of boot_media is zero | ||
359 | + * (SUNXI_BOOTED_FROM_MMC0), let's fix this flag when it is booting from | ||
360 | + * the others. | ||
361 | + */ | ||
362 | + if (unit == 2) { | ||
363 | + head->boot_media = cpu_to_le32(SUNXI_BOOTED_FROM_MMC2); | ||
364 | + } else { | ||
365 | + head->boot_media = cpu_to_le32(SUNXI_BOOTED_FROM_MMC0); | ||
366 | + } | ||
367 | + | ||
368 | + rom_add_blob("allwinner-r40.bootrom", buffer, rom_size, | ||
369 | + rom_size, s->memmap[AW_R40_DEV_SRAM_A1], | ||
370 | + NULL, NULL, NULL, NULL, false); | ||
371 | + return true; | ||
372 | +} | ||
373 | + | ||
374 | +static void allwinner_r40_init(Object *obj) | ||
375 | +{ | ||
376 | + static const char *mmc_names[AW_R40_NUM_MMCS] = { | ||
377 | + "mmc0", "mmc1", "mmc2", "mmc3" | ||
378 | + }; | ||
379 | + AwR40State *s = AW_R40(obj); | ||
380 | + | ||
381 | + s->memmap = allwinner_r40_memmap; | ||
382 | + | ||
383 | + for (int i = 0; i < AW_R40_NUM_CPUS; i++) { | ||
384 | + object_initialize_child(obj, "cpu[*]", &s->cpus[i], | ||
385 | + ARM_CPU_TYPE_NAME("cortex-a7")); | ||
386 | + } | ||
387 | + | ||
388 | + object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC); | ||
389 | + | ||
390 | + object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); | ||
391 | + object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer), | ||
392 | + "clk0-freq"); | ||
393 | + object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
394 | + "clk1-freq"); | ||
395 | + | ||
396 | + for (int i = 0; i < AW_R40_NUM_MMCS; i++) { | ||
397 | + object_initialize_child(obj, mmc_names[i], &s->mmc[i], | ||
398 | + TYPE_AW_SDHOST_SUN5I); | ||
399 | + } | ||
400 | +} | ||
401 | + | ||
402 | +static void allwinner_r40_realize(DeviceState *dev, Error **errp) | ||
403 | +{ | ||
404 | + AwR40State *s = AW_R40(dev); | ||
405 | + unsigned i; | ||
406 | + | ||
407 | + /* CPUs */ | ||
408 | + for (i = 0; i < AW_R40_NUM_CPUS; i++) { | ||
409 | + | ||
410 | + /* | ||
411 | + * Disable secondary CPUs. Guest EL3 firmware will start | ||
412 | + * them via CPU reset control registers. | ||
413 | + */ | ||
414 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", | ||
415 | + i > 0); | ||
416 | + | ||
417 | + /* All exception levels required */ | ||
418 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true); | ||
419 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true); | ||
420 | + | ||
421 | + /* Mark realized */ | ||
422 | + qdev_realize(DEVICE(&s->cpus[i]), NULL, &error_fatal); | ||
423 | + } | ||
424 | + | ||
425 | + /* Generic Interrupt Controller */ | ||
426 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_R40_GIC_NUM_SPI + | ||
427 | + GIC_INTERNAL); | ||
428 | + qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); | ||
429 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_R40_NUM_CPUS); | ||
430 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false); | ||
431 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true); | ||
432 | + sysbus_realize(SYS_BUS_DEVICE(&s->gic), &error_fatal); | ||
433 | + | ||
434 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_R40_DEV_GIC_DIST]); | ||
435 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_R40_DEV_GIC_CPU]); | ||
436 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_R40_DEV_GIC_HYP]); | ||
437 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_R40_DEV_GIC_VCPU]); | ||
438 | + | ||
439 | + /* | ||
440 | + * Wire the outputs from each CPU's generic timer and the GICv2 | ||
441 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, | ||
442 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | ||
443 | + */ | ||
444 | + for (i = 0; i < AW_R40_NUM_CPUS; i++) { | ||
445 | + DeviceState *cpudev = DEVICE(&s->cpus[i]); | ||
446 | + int ppibase = AW_R40_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS; | ||
447 | + int irq; | ||
448 | + /* | ||
449 | + * Mapping from the output timer irq lines from the CPU to the | ||
450 | + * GIC PPI inputs used for this board. | ||
451 | + */ | ||
452 | + const int timer_irq[] = { | ||
453 | + [GTIMER_PHYS] = AW_R40_GIC_PPI_PHYSTIMER, | ||
454 | + [GTIMER_VIRT] = AW_R40_GIC_PPI_VIRTTIMER, | ||
455 | + [GTIMER_HYP] = AW_R40_GIC_PPI_HYPTIMER, | ||
456 | + [GTIMER_SEC] = AW_R40_GIC_PPI_SECTIMER, | ||
457 | + }; | ||
458 | + | ||
459 | + /* Connect CPU timer outputs to GIC PPI inputs */ | ||
460 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
461 | + qdev_connect_gpio_out(cpudev, irq, | ||
462 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
463 | + ppibase + timer_irq[irq])); | ||
464 | + } | ||
465 | + | ||
466 | + /* Connect GIC outputs to CPU interrupt inputs */ | ||
467 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, | ||
468 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
469 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_R40_NUM_CPUS, | ||
470 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
471 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_R40_NUM_CPUS), | ||
472 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
473 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_R40_NUM_CPUS), | ||
474 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
475 | + | ||
476 | + /* GIC maintenance signal */ | ||
477 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_R40_NUM_CPUS), | ||
478 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
479 | + ppibase + AW_R40_GIC_PPI_MAINT)); | ||
480 | + } | ||
481 | + | ||
482 | + /* Timer */ | ||
483 | + sysbus_realize(SYS_BUS_DEVICE(&s->timer), &error_fatal); | ||
484 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_R40_DEV_PIT]); | ||
485 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0, | ||
486 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
487 | + AW_R40_GIC_SPI_TIMER0)); | ||
488 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1, | ||
489 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
490 | + AW_R40_GIC_SPI_TIMER1)); | ||
491 | + | ||
492 | + /* SRAM */ | ||
493 | + memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", | ||
494 | + 16 * KiB, &error_abort); | ||
495 | + memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", | ||
496 | + 16 * KiB, &error_abort); | ||
497 | + memory_region_init_ram(&s->sram_a3, OBJECT(dev), "sram A3", | ||
498 | + 13 * KiB, &error_abort); | ||
499 | + memory_region_init_ram(&s->sram_a4, OBJECT(dev), "sram A4", | ||
500 | + 3 * KiB, &error_abort); | ||
501 | + memory_region_add_subregion(get_system_memory(), | ||
502 | + s->memmap[AW_R40_DEV_SRAM_A1], &s->sram_a1); | ||
503 | + memory_region_add_subregion(get_system_memory(), | ||
504 | + s->memmap[AW_R40_DEV_SRAM_A2], &s->sram_a2); | ||
505 | + memory_region_add_subregion(get_system_memory(), | ||
506 | + s->memmap[AW_R40_DEV_SRAM_A3], &s->sram_a3); | ||
507 | + memory_region_add_subregion(get_system_memory(), | ||
508 | + s->memmap[AW_R40_DEV_SRAM_A4], &s->sram_a4); | ||
509 | + | ||
510 | + /* SD/MMC */ | ||
511 | + for (int i = 0; i < AW_R40_NUM_MMCS; i++) { | ||
512 | + qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->gic), | ||
513 | + AW_R40_GIC_SPI_MMC0 + i); | ||
514 | + const hwaddr addr = s->memmap[AW_R40_DEV_MMC0 + i]; | ||
515 | + | ||
516 | + object_property_set_link(OBJECT(&s->mmc[i]), "dma-memory", | ||
517 | + OBJECT(get_system_memory()), &error_fatal); | ||
518 | + sysbus_realize(SYS_BUS_DEVICE(&s->mmc[i]), &error_fatal); | ||
519 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc[i]), 0, addr); | ||
520 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc[i]), 0, irq); | ||
521 | + } | ||
522 | + | ||
523 | + /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
524 | + serial_mm_init(get_system_memory(), s->memmap[AW_R40_DEV_UART0], 2, | ||
525 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_UART0), | ||
526 | + 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); | ||
527 | + | ||
528 | + /* Unimplemented devices */ | ||
529 | + for (i = 0; i < ARRAY_SIZE(r40_unimplemented); i++) { | ||
530 | + create_unimplemented_device(r40_unimplemented[i].device_name, | ||
531 | + r40_unimplemented[i].base, | ||
532 | + r40_unimplemented[i].size); | ||
533 | + } | ||
534 | +} | ||
535 | + | ||
536 | +static void allwinner_r40_class_init(ObjectClass *oc, void *data) | ||
537 | +{ | ||
538 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
539 | + | ||
540 | + dc->realize = allwinner_r40_realize; | ||
541 | + /* Reason: uses serial_hd() in realize function */ | ||
542 | + dc->user_creatable = false; | ||
543 | +} | ||
544 | + | ||
545 | +static const TypeInfo allwinner_r40_type_info = { | ||
546 | + .name = TYPE_AW_R40, | ||
547 | + .parent = TYPE_DEVICE, | ||
548 | + .instance_size = sizeof(AwR40State), | ||
549 | + .instance_init = allwinner_r40_init, | ||
550 | + .class_init = allwinner_r40_class_init, | ||
551 | +}; | ||
552 | + | ||
553 | +static void allwinner_r40_register_types(void) | ||
554 | +{ | ||
555 | + type_register_static(&allwinner_r40_type_info); | ||
556 | +} | ||
557 | + | ||
558 | +type_init(allwinner_r40_register_types) | ||
559 | diff --git a/hw/arm/bananapi_m2u.c b/hw/arm/bananapi_m2u.c | ||
560 | new file mode 100644 | ||
561 | index XXXXXXX..XXXXXXX | ||
562 | --- /dev/null | ||
563 | +++ b/hw/arm/bananapi_m2u.c | ||
564 | @@ -XXX,XX +XXX,XX @@ | ||
565 | +/* | ||
566 | + * Bananapi M2U emulation | ||
567 | + * | ||
568 | + * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> | ||
569 | + * | ||
570 | + * This program is free software: you can redistribute it and/or modify | ||
571 | + * it under the terms of the GNU General Public License as published by | ||
572 | + * the Free Software Foundation, either version 2 of the License, or | ||
573 | + * (at your option) any later version. | ||
574 | + * | ||
575 | + * This program is distributed in the hope that it will be useful, | ||
576 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
577 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
578 | + * GNU General Public License for more details. | ||
579 | + * | ||
580 | + * You should have received a copy of the GNU General Public License | ||
581 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
582 | + */ | ||
583 | + | ||
584 | +#include "qemu/osdep.h" | ||
585 | +#include "qemu/units.h" | ||
586 | +#include "exec/address-spaces.h" | ||
587 | +#include "qapi/error.h" | ||
588 | +#include "qemu/error-report.h" | ||
589 | +#include "hw/boards.h" | ||
590 | +#include "hw/qdev-properties.h" | ||
591 | +#include "hw/arm/allwinner-r40.h" | ||
592 | + | ||
593 | +static struct arm_boot_info bpim2u_binfo; | ||
594 | + | ||
595 | +/* | ||
596 | + * R40 can boot from mmc0 and mmc2, and bpim2u has two mmc interface, one is | ||
597 | + * connected to sdcard and another mount an emmc media. | ||
598 | + * Attach the mmc driver and try loading bootloader. | ||
599 | + */ | ||
600 | +static void mmc_attach_drive(AwR40State *s, AwSdHostState *mmc, int unit, | ||
601 | + bool load_bootroom, bool *bootroom_loaded) | ||
602 | +{ | ||
603 | + DriveInfo *di = drive_get(IF_SD, 0, unit); | ||
604 | + BlockBackend *blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
605 | + BusState *bus; | ||
606 | + DeviceState *carddev; | ||
607 | + | ||
608 | + bus = qdev_get_child_bus(DEVICE(mmc), "sd-bus"); | ||
609 | + if (bus == NULL) { | ||
610 | + error_report("No SD bus found in SOC object"); | ||
611 | + exit(1); | ||
612 | + } | ||
613 | + | ||
614 | + carddev = qdev_new(TYPE_SD_CARD); | ||
615 | + qdev_prop_set_drive_err(carddev, "drive", blk, &error_fatal); | ||
616 | + qdev_realize_and_unref(carddev, bus, &error_fatal); | ||
617 | + | ||
618 | + if (load_bootroom && blk && blk_is_available(blk)) { | ||
619 | + /* Use Boot ROM to copy data from SD card to SRAM */ | ||
620 | + *bootroom_loaded = allwinner_r40_bootrom_setup(s, blk, unit); | ||
621 | + } | ||
622 | +} | ||
623 | + | ||
624 | +static void bpim2u_init(MachineState *machine) | ||
625 | +{ | ||
626 | + bool bootroom_loaded = false; | ||
627 | + AwR40State *r40; | ||
628 | + | ||
629 | + /* BIOS is not supported by this board */ | ||
630 | + if (machine->firmware) { | ||
631 | + error_report("BIOS not supported for this machine"); | ||
632 | + exit(1); | ||
633 | + } | ||
634 | + | ||
635 | + /* Only allow Cortex-A7 for this board */ | ||
636 | + if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a7")) != 0) { | ||
637 | + error_report("This board can only be used with cortex-a7 CPU"); | ||
638 | + exit(1); | ||
639 | + } | ||
640 | + | ||
641 | + r40 = AW_R40(object_new(TYPE_AW_R40)); | ||
642 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(r40)); | ||
643 | + object_unref(OBJECT(r40)); | ||
644 | + | ||
645 | + /* Setup timer properties */ | ||
646 | + object_property_set_int(OBJECT(r40), "clk0-freq", 32768, &error_abort); | ||
647 | + object_property_set_int(OBJECT(r40), "clk1-freq", 24 * 1000 * 1000, | ||
648 | + &error_abort); | ||
649 | + | ||
650 | + /* Mark R40 object realized */ | ||
651 | + qdev_realize(DEVICE(r40), NULL, &error_abort); | ||
652 | + | ||
653 | + /* | ||
654 | + * Plug in SD card and try load bootrom, R40 has 4 mmc controllers but can | ||
655 | + * only booting from mmc0 and mmc2. | ||
656 | + */ | ||
657 | + for (int i = 0; i < AW_R40_NUM_MMCS; i++) { | ||
658 | + switch (i) { | ||
659 | + case 0: | ||
660 | + case 2: | ||
661 | + mmc_attach_drive(r40, &r40->mmc[i], i, | ||
662 | + !machine->kernel_filename && !bootroom_loaded, | ||
663 | + &bootroom_loaded); | ||
664 | + break; | ||
665 | + default: | ||
666 | + mmc_attach_drive(r40, &r40->mmc[i], i, false, NULL); | ||
667 | + break; | ||
668 | + } | ||
669 | + } | ||
670 | + | ||
671 | + /* SDRAM */ | ||
672 | + memory_region_add_subregion(get_system_memory(), | ||
673 | + r40->memmap[AW_R40_DEV_SDRAM], machine->ram); | ||
674 | + | ||
675 | + bpim2u_binfo.loader_start = r40->memmap[AW_R40_DEV_SDRAM]; | ||
676 | + bpim2u_binfo.ram_size = machine->ram_size; | ||
677 | + bpim2u_binfo.psci_conduit = QEMU_PSCI_CONDUIT_SMC; | ||
678 | + arm_load_kernel(ARM_CPU(first_cpu), machine, &bpim2u_binfo); | ||
679 | +} | ||
680 | + | ||
681 | +static void bpim2u_machine_init(MachineClass *mc) | ||
682 | +{ | ||
683 | + mc->desc = "Bananapi M2U (Cortex-A7)"; | ||
684 | + mc->init = bpim2u_init; | ||
685 | + mc->min_cpus = AW_R40_NUM_CPUS; | ||
686 | + mc->max_cpus = AW_R40_NUM_CPUS; | ||
687 | + mc->default_cpus = AW_R40_NUM_CPUS; | ||
688 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); | ||
689 | + mc->default_ram_size = 1 * GiB; | ||
690 | + mc->default_ram_id = "bpim2u.ram"; | ||
691 | +} | ||
692 | + | ||
693 | +DEFINE_MACHINE("bpim2u", bpim2u_machine_init) | ||
694 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
12 | index XXXXXXX..XXXXXXX 100644 | 695 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/docs/system/arm/mps2.rst | 696 | --- a/hw/arm/Kconfig |
14 | +++ b/docs/system/arm/mps2.rst | 697 | +++ b/hw/arm/Kconfig |
15 | @@ -XXX,XX +XXX,XX @@ | 698 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 |
16 | -Arm MPS2 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``) | 699 | select USB_EHCI_SYSBUS |
17 | -================================================================================================================ | 700 | select SD |
18 | +Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``) | 701 | |
19 | +========================================================================================================================================= | 702 | +config ALLWINNER_R40 |
20 | 703 | + bool | |
21 | These board models all use Arm M-profile CPUs. | 704 | + default y if TCG && ARM |
22 | 705 | + select ALLWINNER_A10_PIT | |
23 | -The Arm MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger | 706 | + select SERIAL |
24 | -FPGA but is otherwise the same as the 2). Since the CPU itself | 707 | + select ARM_TIMER |
25 | -and most of the devices are in the FPGA, the details of the board | 708 | + select ARM_GIC |
26 | -as seen by the guest depend significantly on the FPGA image. | 709 | + select UNIMP |
27 | +The Arm MPS2, MPS2+ and MPS3 dev boards are FPGA based (the 2+ has a | 710 | + select SD |
28 | +bigger FPGA but is otherwise the same as the 2; the 3 has a bigger | 711 | + |
29 | +FPGA again, can handle 4GB of RAM and has a USB controller and QSPI flash). | 712 | config RASPI |
30 | + | 713 | bool |
31 | +Since the CPU itself and most of the devices are in the FPGA, the | 714 | default y |
32 | +details of the board as seen by the guest depend significantly on the | 715 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build |
33 | +FPGA image. | 716 | index XXXXXXX..XXXXXXX 100644 |
34 | 717 | --- a/hw/arm/meson.build | |
35 | QEMU models the following FPGA images: | 718 | +++ b/hw/arm/meson.build |
36 | 719 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_OMAP', if_true: files('omap1.c', 'omap2.c')) | |
37 | @@ -XXX,XX +XXX,XX @@ QEMU models the following FPGA images: | 720 | arm_ss.add(when: 'CONFIG_STRONGARM', if_true: files('strongarm.c')) |
38 | Cortex-M3 'DesignStart' as documented in Arm Application Note AN511 | 721 | arm_ss.add(when: 'CONFIG_ALLWINNER_A10', if_true: files('allwinner-a10.c', 'cubieboard.c')) |
39 | ``mps2-an521`` | 722 | arm_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3.c', 'orangepi.c')) |
40 | Dual Cortex-M33 as documented in Arm Application Note AN521 | 723 | +arm_ss.add(when: 'CONFIG_ALLWINNER_R40', if_true: files('allwinner-r40.c', 'bananapi_m2u.c')) |
41 | +``mps3-an524`` | 724 | arm_ss.add(when: 'CONFIG_RASPI', if_true: files('bcm2836.c', 'raspi.c')) |
42 | + Dual Cortex-M33 on an MPS3, as documented in Arm Application Note AN524 | 725 | arm_ss.add(when: 'CONFIG_STM32F100_SOC', if_true: files('stm32f100_soc.c')) |
43 | 726 | arm_ss.add(when: 'CONFIG_STM32F205_SOC', if_true: files('stm32f205_soc.c')) | |
44 | Differences between QEMU and real hardware: | ||
45 | |||
46 | - AN385/AN386 remapping of low 16K of memory to either ZBT SSRAM1 or to | ||
47 | block RAM is unimplemented (QEMU always maps this to ZBT SSRAM1, as | ||
48 | if zbt_boot_ctrl is always zero) | ||
49 | +- AN524 remapping of low memory to either BRAM or to QSPI flash is | ||
50 | + unimplemented (QEMU always maps this to BRAM, ignoring the | ||
51 | + SCC CFG_REG0 memory-remap bit) | ||
52 | - QEMU provides a LAN9118 ethernet rather than LAN9220; the only guest | ||
53 | visible difference is that the LAN9118 doesn't support checksum | ||
54 | offloading | ||
55 | +- QEMU does not model the QSPI flash in MPS3 boards as real QSPI | ||
56 | + flash, but only as simple ROM, so attempting to rewrite the flash | ||
57 | + from the guest will fail | ||
58 | +- QEMU does not model the USB controller in MPS3 boards | ||
59 | -- | 727 | -- |
60 | 2.20.1 | 728 | 2.34.1 |
61 | |||
62 | diff view generated by jsdifflib |
1 | The AN505 and AN521 have the same device layout, but the AN524 is | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | somewhat different. Allow for more than one PPCInfo array, which can | ||
3 | be selected based on the board type. | ||
4 | 2 | ||
3 | The CCU provides the registers to program the PLLs and the controls | ||
4 | most of the clock generation, division, distribution, synchronization | ||
5 | and gating. | ||
6 | |||
7 | This commit adds support for the Clock Control Unit which emulates | ||
8 | a simple read/write register interface. | ||
9 | |||
10 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> | ||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210215115138.20465-16-peter.maydell@linaro.org | ||
8 | --- | 13 | --- |
9 | hw/arm/mps2-tz.c | 16 ++++++++++++++-- | 14 | include/hw/arm/allwinner-r40.h | 2 + |
10 | 1 file changed, 14 insertions(+), 2 deletions(-) | 15 | include/hw/misc/allwinner-r40-ccu.h | 65 +++++++++ |
16 | hw/arm/allwinner-r40.c | 8 +- | ||
17 | hw/misc/allwinner-r40-ccu.c | 209 ++++++++++++++++++++++++++++ | ||
18 | hw/misc/meson.build | 1 + | ||
19 | 5 files changed, 284 insertions(+), 1 deletion(-) | ||
20 | create mode 100644 include/hw/misc/allwinner-r40-ccu.h | ||
21 | create mode 100644 hw/misc/allwinner-r40-ccu.c | ||
11 | 22 | ||
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 23 | diff --git a/include/hw/arm/allwinner-r40.h b/include/hw/arm/allwinner-r40.h |
13 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/mps2-tz.c | 25 | --- a/include/hw/arm/allwinner-r40.h |
15 | +++ b/hw/arm/mps2-tz.c | 26 | +++ b/include/hw/arm/allwinner-r40.h |
16 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 27 | @@ -XXX,XX +XXX,XX @@ |
17 | MemoryRegion *system_memory = get_system_memory(); | 28 | #include "hw/timer/allwinner-a10-pit.h" |
18 | DeviceState *iotkitdev; | 29 | #include "hw/intc/arm_gic.h" |
19 | DeviceState *dev_splitter; | 30 | #include "hw/sd/allwinner-sdhost.h" |
20 | + const PPCInfo *ppcs; | 31 | +#include "hw/misc/allwinner-r40-ccu.h" |
21 | + int num_ppcs; | 32 | #include "target/arm/cpu.h" |
22 | int i; | 33 | #include "sysemu/block-backend.h" |
23 | 34 | ||
24 | if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | 35 | @@ -XXX,XX +XXX,XX @@ struct AwR40State { |
25 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 36 | const hwaddr *memmap; |
26 | * + wire up the PPC's control lines to the IoTKit object | 37 | AwA10PITState timer; |
27 | */ | 38 | AwSdHostState mmc[AW_R40_NUM_MMCS]; |
28 | 39 | + AwR40ClockCtlState ccu; | |
29 | - const PPCInfo ppcs[] = { { | 40 | GICState gic; |
30 | + const PPCInfo an505_ppcs[] = { { | 41 | MemoryRegion sram_a1; |
31 | .name = "apb_ppcexp0", | 42 | MemoryRegion sram_a2; |
32 | .ports = { | 43 | diff --git a/include/hw/misc/allwinner-r40-ccu.h b/include/hw/misc/allwinner-r40-ccu.h |
33 | { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 }, | 44 | new file mode 100644 |
34 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 45 | index XXXXXXX..XXXXXXX |
35 | }, | 46 | --- /dev/null |
36 | }; | 47 | +++ b/include/hw/misc/allwinner-r40-ccu.h |
37 | 48 | @@ -XXX,XX +XXX,XX @@ | |
38 | - for (i = 0; i < ARRAY_SIZE(ppcs); i++) { | 49 | +/* |
39 | + switch (mmc->fpga_type) { | 50 | + * Allwinner R40 Clock Control Unit emulation |
40 | + case FPGA_AN505: | 51 | + * |
41 | + case FPGA_AN521: | 52 | + * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> |
42 | + ppcs = an505_ppcs; | 53 | + * |
43 | + num_ppcs = ARRAY_SIZE(an505_ppcs); | 54 | + * This program is free software: you can redistribute it and/or modify |
55 | + * it under the terms of the GNU General Public License as published by | ||
56 | + * the Free Software Foundation, either version 2 of the License, or | ||
57 | + * (at your option) any later version. | ||
58 | + * | ||
59 | + * This program is distributed in the hope that it will be useful, | ||
60 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
61 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
62 | + * GNU General Public License for more details. | ||
63 | + * | ||
64 | + * You should have received a copy of the GNU General Public License | ||
65 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
66 | + */ | ||
67 | + | ||
68 | +#ifndef HW_MISC_ALLWINNER_R40_CCU_H | ||
69 | +#define HW_MISC_ALLWINNER_R40_CCU_H | ||
70 | + | ||
71 | +#include "qom/object.h" | ||
72 | +#include "hw/sysbus.h" | ||
73 | + | ||
74 | +/** | ||
75 | + * @name Constants | ||
76 | + * @{ | ||
77 | + */ | ||
78 | + | ||
79 | +/** Size of register I/O address space used by CCU device */ | ||
80 | +#define AW_R40_CCU_IOSIZE (0x400) | ||
81 | + | ||
82 | +/** Total number of known registers */ | ||
83 | +#define AW_R40_CCU_REGS_NUM (AW_R40_CCU_IOSIZE / sizeof(uint32_t)) | ||
84 | + | ||
85 | +/** @} */ | ||
86 | + | ||
87 | +/** | ||
88 | + * @name Object model | ||
89 | + * @{ | ||
90 | + */ | ||
91 | + | ||
92 | +#define TYPE_AW_R40_CCU "allwinner-r40-ccu" | ||
93 | +OBJECT_DECLARE_SIMPLE_TYPE(AwR40ClockCtlState, AW_R40_CCU) | ||
94 | + | ||
95 | +/** @} */ | ||
96 | + | ||
97 | +/** | ||
98 | + * Allwinner R40 CCU object instance state. | ||
99 | + */ | ||
100 | +struct AwR40ClockCtlState { | ||
101 | + /*< private >*/ | ||
102 | + SysBusDevice parent_obj; | ||
103 | + /*< public >*/ | ||
104 | + | ||
105 | + /** Maps I/O registers in physical memory */ | ||
106 | + MemoryRegion iomem; | ||
107 | + | ||
108 | + /** Array of hardware registers */ | ||
109 | + uint32_t regs[AW_R40_CCU_REGS_NUM]; | ||
110 | + | ||
111 | +}; | ||
112 | + | ||
113 | +#endif /* HW_MISC_ALLWINNER_R40_CCU_H */ | ||
114 | diff --git a/hw/arm/allwinner-r40.c b/hw/arm/allwinner-r40.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/hw/arm/allwinner-r40.c | ||
117 | +++ b/hw/arm/allwinner-r40.c | ||
118 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_r40_memmap[] = { | ||
119 | [AW_R40_DEV_MMC1] = 0x01c10000, | ||
120 | [AW_R40_DEV_MMC2] = 0x01c11000, | ||
121 | [AW_R40_DEV_MMC3] = 0x01c12000, | ||
122 | + [AW_R40_DEV_CCU] = 0x01c20000, | ||
123 | [AW_R40_DEV_PIT] = 0x01c20c00, | ||
124 | [AW_R40_DEV_UART0] = 0x01c28000, | ||
125 | [AW_R40_DEV_GIC_DIST] = 0x01c81000, | ||
126 | @@ -XXX,XX +XXX,XX @@ static struct AwR40Unimplemented r40_unimplemented[] = { | ||
127 | { "usb2-host", 0x01c1c000, 4 * KiB }, | ||
128 | { "cs1", 0x01c1d000, 4 * KiB }, | ||
129 | { "spi3", 0x01c1f000, 4 * KiB }, | ||
130 | - { "ccu", 0x01c20000, 1 * KiB }, | ||
131 | { "rtc", 0x01c20400, 1 * KiB }, | ||
132 | { "pio", 0x01c20800, 1 * KiB }, | ||
133 | { "owa", 0x01c21000, 1 * KiB }, | ||
134 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_init(Object *obj) | ||
135 | object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
136 | "clk1-freq"); | ||
137 | |||
138 | + object_initialize_child(obj, "ccu", &s->ccu, TYPE_AW_R40_CCU); | ||
139 | + | ||
140 | for (int i = 0; i < AW_R40_NUM_MMCS; i++) { | ||
141 | object_initialize_child(obj, mmc_names[i], &s->mmc[i], | ||
142 | TYPE_AW_SDHOST_SUN5I); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_realize(DeviceState *dev, Error **errp) | ||
144 | memory_region_add_subregion(get_system_memory(), | ||
145 | s->memmap[AW_R40_DEV_SRAM_A4], &s->sram_a4); | ||
146 | |||
147 | + /* Clock Control Unit */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccu), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_R40_DEV_CCU]); | ||
150 | + | ||
151 | /* SD/MMC */ | ||
152 | for (int i = 0; i < AW_R40_NUM_MMCS; i++) { | ||
153 | qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->gic), | ||
154 | diff --git a/hw/misc/allwinner-r40-ccu.c b/hw/misc/allwinner-r40-ccu.c | ||
155 | new file mode 100644 | ||
156 | index XXXXXXX..XXXXXXX | ||
157 | --- /dev/null | ||
158 | +++ b/hw/misc/allwinner-r40-ccu.c | ||
159 | @@ -XXX,XX +XXX,XX @@ | ||
160 | +/* | ||
161 | + * Allwinner R40 Clock Control Unit emulation | ||
162 | + * | ||
163 | + * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> | ||
164 | + * | ||
165 | + * This program is free software: you can redistribute it and/or modify | ||
166 | + * it under the terms of the GNU General Public License as published by | ||
167 | + * the Free Software Foundation, either version 2 of the License, or | ||
168 | + * (at your option) any later version. | ||
169 | + * | ||
170 | + * This program is distributed in the hope that it will be useful, | ||
171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
173 | + * GNU General Public License for more details. | ||
174 | + * | ||
175 | + * You should have received a copy of the GNU General Public License | ||
176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
177 | + */ | ||
178 | + | ||
179 | +#include "qemu/osdep.h" | ||
180 | +#include "qemu/units.h" | ||
181 | +#include "hw/sysbus.h" | ||
182 | +#include "migration/vmstate.h" | ||
183 | +#include "qemu/log.h" | ||
184 | +#include "qemu/module.h" | ||
185 | +#include "hw/misc/allwinner-r40-ccu.h" | ||
186 | + | ||
187 | +/* CCU register offsets */ | ||
188 | +enum { | ||
189 | + REG_PLL_CPUX_CTRL = 0x0000, | ||
190 | + REG_PLL_AUDIO_CTRL = 0x0008, | ||
191 | + REG_PLL_VIDEO0_CTRL = 0x0010, | ||
192 | + REG_PLL_VE_CTRL = 0x0018, | ||
193 | + REG_PLL_DDR0_CTRL = 0x0020, | ||
194 | + REG_PLL_PERIPH0_CTRL = 0x0028, | ||
195 | + REG_PLL_PERIPH1_CTRL = 0x002c, | ||
196 | + REG_PLL_VIDEO1_CTRL = 0x0030, | ||
197 | + REG_PLL_SATA_CTRL = 0x0034, | ||
198 | + REG_PLL_GPU_CTRL = 0x0038, | ||
199 | + REG_PLL_MIPI_CTRL = 0x0040, | ||
200 | + REG_PLL_DE_CTRL = 0x0048, | ||
201 | + REG_PLL_DDR1_CTRL = 0x004c, | ||
202 | + REG_AHB1_APB1_CFG = 0x0054, | ||
203 | + REG_APB2_CFG = 0x0058, | ||
204 | + REG_MMC0_CLK = 0x0088, | ||
205 | + REG_MMC1_CLK = 0x008c, | ||
206 | + REG_MMC2_CLK = 0x0090, | ||
207 | + REG_MMC3_CLK = 0x0094, | ||
208 | + REG_USBPHY_CFG = 0x00cc, | ||
209 | + REG_PLL_DDR_AUX = 0x00f0, | ||
210 | + REG_DRAM_CFG = 0x00f4, | ||
211 | + REG_PLL_DDR1_CFG = 0x00f8, | ||
212 | + REG_DRAM_CLK_GATING = 0x0100, | ||
213 | + REG_GMAC_CLK = 0x0164, | ||
214 | + REG_SYS_32K_CLK = 0x0310, | ||
215 | + REG_PLL_LOCK_CTRL = 0x0320, | ||
216 | +}; | ||
217 | + | ||
218 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
219 | + | ||
220 | +/* CCU register flags */ | ||
221 | +enum { | ||
222 | + REG_PLL_ENABLE = (1 << 31), | ||
223 | + REG_PLL_LOCK = (1 << 28), | ||
224 | +}; | ||
225 | + | ||
226 | +static uint64_t allwinner_r40_ccu_read(void *opaque, hwaddr offset, | ||
227 | + unsigned size) | ||
228 | +{ | ||
229 | + const AwR40ClockCtlState *s = AW_R40_CCU(opaque); | ||
230 | + const uint32_t idx = REG_INDEX(offset); | ||
231 | + | ||
232 | + switch (offset) { | ||
233 | + case 0x324 ... AW_R40_CCU_IOSIZE: | ||
234 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
235 | + __func__, (uint32_t)offset); | ||
236 | + return 0; | ||
237 | + } | ||
238 | + | ||
239 | + return s->regs[idx]; | ||
240 | +} | ||
241 | + | ||
242 | +static void allwinner_r40_ccu_write(void *opaque, hwaddr offset, | ||
243 | + uint64_t val, unsigned size) | ||
244 | +{ | ||
245 | + AwR40ClockCtlState *s = AW_R40_CCU(opaque); | ||
246 | + | ||
247 | + switch (offset) { | ||
248 | + case REG_DRAM_CFG: /* DRAM Configuration(for DDR0) */ | ||
249 | + /* bit16: SDRCLK_UPD (SDRCLK configuration 0 update) */ | ||
250 | + val &= ~(1 << 16); | ||
251 | + break; | ||
252 | + case REG_PLL_DDR1_CTRL: /* DDR1 Control register */ | ||
253 | + /* bit30: SDRPLL_UPD */ | ||
254 | + val &= ~(1 << 30); | ||
255 | + if (val & REG_PLL_ENABLE) { | ||
256 | + val |= REG_PLL_LOCK; | ||
257 | + } | ||
258 | + break; | ||
259 | + case REG_PLL_CPUX_CTRL: | ||
260 | + case REG_PLL_AUDIO_CTRL: | ||
261 | + case REG_PLL_VE_CTRL: | ||
262 | + case REG_PLL_VIDEO0_CTRL: | ||
263 | + case REG_PLL_DDR0_CTRL: | ||
264 | + case REG_PLL_PERIPH0_CTRL: | ||
265 | + case REG_PLL_PERIPH1_CTRL: | ||
266 | + case REG_PLL_VIDEO1_CTRL: | ||
267 | + case REG_PLL_SATA_CTRL: | ||
268 | + case REG_PLL_GPU_CTRL: | ||
269 | + case REG_PLL_MIPI_CTRL: | ||
270 | + case REG_PLL_DE_CTRL: | ||
271 | + if (val & REG_PLL_ENABLE) { | ||
272 | + val |= REG_PLL_LOCK; | ||
273 | + } | ||
274 | + break; | ||
275 | + case 0x324 ... AW_R40_CCU_IOSIZE: | ||
276 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
277 | + __func__, (uint32_t)offset); | ||
44 | + break; | 278 | + break; |
45 | + default: | 279 | + default: |
46 | + g_assert_not_reached(); | 280 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", |
281 | + __func__, (uint32_t)offset); | ||
282 | + break; | ||
47 | + } | 283 | + } |
48 | + | 284 | + |
49 | + for (i = 0; i < num_ppcs; i++) { | 285 | + s->regs[REG_INDEX(offset)] = (uint32_t) val; |
50 | const PPCInfo *ppcinfo = &ppcs[i]; | 286 | +} |
51 | TZPPC *ppc = &mms->ppc[i]; | 287 | + |
52 | DeviceState *ppcdev; | 288 | +static const MemoryRegionOps allwinner_r40_ccu_ops = { |
289 | + .read = allwinner_r40_ccu_read, | ||
290 | + .write = allwinner_r40_ccu_write, | ||
291 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
292 | + .valid = { | ||
293 | + .min_access_size = 4, | ||
294 | + .max_access_size = 4, | ||
295 | + }, | ||
296 | + .impl.min_access_size = 4, | ||
297 | +}; | ||
298 | + | ||
299 | +static void allwinner_r40_ccu_reset(DeviceState *dev) | ||
300 | +{ | ||
301 | + AwR40ClockCtlState *s = AW_R40_CCU(dev); | ||
302 | + | ||
303 | + memset(s->regs, 0, sizeof(s->regs)); | ||
304 | + | ||
305 | + /* Set default values for registers */ | ||
306 | + s->regs[REG_INDEX(REG_PLL_CPUX_CTRL)] = 0x00001000; | ||
307 | + s->regs[REG_INDEX(REG_PLL_AUDIO_CTRL)] = 0x00035514; | ||
308 | + s->regs[REG_INDEX(REG_PLL_VIDEO0_CTRL)] = 0x03006207; | ||
309 | + s->regs[REG_INDEX(REG_PLL_VE_CTRL)] = 0x03006207; | ||
310 | + s->regs[REG_INDEX(REG_PLL_DDR0_CTRL)] = 0x00001000, | ||
311 | + s->regs[REG_INDEX(REG_PLL_PERIPH0_CTRL)] = 0x00041811; | ||
312 | + s->regs[REG_INDEX(REG_PLL_PERIPH1_CTRL)] = 0x00041811; | ||
313 | + s->regs[REG_INDEX(REG_PLL_VIDEO1_CTRL)] = 0x03006207; | ||
314 | + s->regs[REG_INDEX(REG_PLL_SATA_CTRL)] = 0x00001811; | ||
315 | + s->regs[REG_INDEX(REG_PLL_GPU_CTRL)] = 0x03006207; | ||
316 | + s->regs[REG_INDEX(REG_PLL_MIPI_CTRL)] = 0x00000515; | ||
317 | + s->regs[REG_INDEX(REG_PLL_DE_CTRL)] = 0x03006207; | ||
318 | + s->regs[REG_INDEX(REG_PLL_DDR1_CTRL)] = 0x00001800; | ||
319 | + s->regs[REG_INDEX(REG_AHB1_APB1_CFG)] = 0x00001010; | ||
320 | + s->regs[REG_INDEX(REG_APB2_CFG)] = 0x01000000; | ||
321 | + s->regs[REG_INDEX(REG_PLL_DDR_AUX)] = 0x00000001; | ||
322 | + s->regs[REG_INDEX(REG_PLL_DDR1_CFG)] = 0x0ccca000; | ||
323 | + s->regs[REG_INDEX(REG_SYS_32K_CLK)] = 0x0000000f; | ||
324 | +} | ||
325 | + | ||
326 | +static void allwinner_r40_ccu_init(Object *obj) | ||
327 | +{ | ||
328 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
329 | + AwR40ClockCtlState *s = AW_R40_CCU(obj); | ||
330 | + | ||
331 | + /* Memory mapping */ | ||
332 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_r40_ccu_ops, s, | ||
333 | + TYPE_AW_R40_CCU, AW_R40_CCU_IOSIZE); | ||
334 | + sysbus_init_mmio(sbd, &s->iomem); | ||
335 | +} | ||
336 | + | ||
337 | +static const VMStateDescription allwinner_r40_ccu_vmstate = { | ||
338 | + .name = "allwinner-r40-ccu", | ||
339 | + .version_id = 1, | ||
340 | + .minimum_version_id = 1, | ||
341 | + .fields = (VMStateField[]) { | ||
342 | + VMSTATE_UINT32_ARRAY(regs, AwR40ClockCtlState, AW_R40_CCU_REGS_NUM), | ||
343 | + VMSTATE_END_OF_LIST() | ||
344 | + } | ||
345 | +}; | ||
346 | + | ||
347 | +static void allwinner_r40_ccu_class_init(ObjectClass *klass, void *data) | ||
348 | +{ | ||
349 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
350 | + | ||
351 | + dc->reset = allwinner_r40_ccu_reset; | ||
352 | + dc->vmsd = &allwinner_r40_ccu_vmstate; | ||
353 | +} | ||
354 | + | ||
355 | +static const TypeInfo allwinner_r40_ccu_info = { | ||
356 | + .name = TYPE_AW_R40_CCU, | ||
357 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
358 | + .instance_init = allwinner_r40_ccu_init, | ||
359 | + .instance_size = sizeof(AwR40ClockCtlState), | ||
360 | + .class_init = allwinner_r40_ccu_class_init, | ||
361 | +}; | ||
362 | + | ||
363 | +static void allwinner_r40_ccu_register(void) | ||
364 | +{ | ||
365 | + type_register_static(&allwinner_r40_ccu_info); | ||
366 | +} | ||
367 | + | ||
368 | +type_init(allwinner_r40_ccu_register) | ||
369 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
370 | index XXXXXXX..XXXXXXX 100644 | ||
371 | --- a/hw/misc/meson.build | ||
372 | +++ b/hw/misc/meson.build | ||
373 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' | ||
374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
375 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
376 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
377 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_R40', if_true: files('allwinner-r40-ccu.c')) | ||
378 | softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
379 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
380 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
53 | -- | 381 | -- |
54 | 2.20.1 | 382 | 2.34.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | The AN505 and AN521 don't have any read-only memory, but the AN524 | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | does; add a flag to ROMInfo to mark a region as ROM. | ||
3 | 2 | ||
3 | R40 has eight UARTs, support both 16450 and 16550 compatible modes. | ||
4 | |||
5 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210215115138.20465-19-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | hw/arm/mps2-tz.c | 6 ++++++ | 8 | include/hw/arm/allwinner-r40.h | 8 ++++++++ |
9 | 1 file changed, 6 insertions(+) | 9 | hw/arm/allwinner-r40.c | 34 +++++++++++++++++++++++++++++++--- |
10 | 2 files changed, 39 insertions(+), 3 deletions(-) | ||
10 | 11 | ||
11 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 12 | diff --git a/include/hw/arm/allwinner-r40.h b/include/hw/arm/allwinner-r40.h |
12 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/mps2-tz.c | 14 | --- a/include/hw/arm/allwinner-r40.h |
14 | +++ b/hw/arm/mps2-tz.c | 15 | +++ b/include/hw/arm/allwinner-r40.h |
15 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | 16 | @@ -XXX,XX +XXX,XX @@ enum { |
16 | * Flag values: | 17 | AW_R40_DEV_CCU, |
17 | * IS_ALIAS: this RAM area is an alias to the upstream end of the | 18 | AW_R40_DEV_PIT, |
18 | * MPC specified by its .mpc value | 19 | AW_R40_DEV_UART0, |
19 | + * IS_ROM: this RAM area is read-only | 20 | + AW_R40_DEV_UART1, |
21 | + AW_R40_DEV_UART2, | ||
22 | + AW_R40_DEV_UART3, | ||
23 | + AW_R40_DEV_UART4, | ||
24 | + AW_R40_DEV_UART5, | ||
25 | + AW_R40_DEV_UART6, | ||
26 | + AW_R40_DEV_UART7, | ||
27 | AW_R40_DEV_GIC_DIST, | ||
28 | AW_R40_DEV_GIC_CPU, | ||
29 | AW_R40_DEV_GIC_HYP, | ||
30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(AwR40State, AW_R40) | ||
31 | * which are currently emulated by the R40 SoC code. | ||
20 | */ | 32 | */ |
21 | #define IS_ALIAS 1 | 33 | #define AW_R40_NUM_MMCS 4 |
22 | +#define IS_ROM 2 | 34 | +#define AW_R40_NUM_UARTS 8 |
23 | 35 | ||
24 | struct MPS2TZMachineClass { | 36 | struct AwR40State { |
25 | MachineClass parent; | 37 | /*< private >*/ |
26 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | 38 | diff --git a/hw/arm/allwinner-r40.c b/hw/arm/allwinner-r40.c |
27 | if (raminfo->mrindex < 0) { | 39 | index XXXXXXX..XXXXXXX 100644 |
28 | /* Means this RAMInfo is for QEMU's "system memory" */ | 40 | --- a/hw/arm/allwinner-r40.c |
29 | MachineState *machine = MACHINE(mms); | 41 | +++ b/hw/arm/allwinner-r40.c |
30 | + assert(!(raminfo->flags & IS_ROM)); | 42 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_r40_memmap[] = { |
31 | return machine->ram; | 43 | [AW_R40_DEV_CCU] = 0x01c20000, |
44 | [AW_R40_DEV_PIT] = 0x01c20c00, | ||
45 | [AW_R40_DEV_UART0] = 0x01c28000, | ||
46 | + [AW_R40_DEV_UART1] = 0x01c28400, | ||
47 | + [AW_R40_DEV_UART2] = 0x01c28800, | ||
48 | + [AW_R40_DEV_UART3] = 0x01c28c00, | ||
49 | + [AW_R40_DEV_UART4] = 0x01c29000, | ||
50 | + [AW_R40_DEV_UART5] = 0x01c29400, | ||
51 | + [AW_R40_DEV_UART6] = 0x01c29800, | ||
52 | + [AW_R40_DEV_UART7] = 0x01c29c00, | ||
53 | [AW_R40_DEV_GIC_DIST] = 0x01c81000, | ||
54 | [AW_R40_DEV_GIC_CPU] = 0x01c82000, | ||
55 | [AW_R40_DEV_GIC_HYP] = 0x01c84000, | ||
56 | @@ -XXX,XX +XXX,XX @@ enum { | ||
57 | /* Shared Processor Interrupts */ | ||
58 | enum { | ||
59 | AW_R40_GIC_SPI_UART0 = 1, | ||
60 | + AW_R40_GIC_SPI_UART1 = 2, | ||
61 | + AW_R40_GIC_SPI_UART2 = 3, | ||
62 | + AW_R40_GIC_SPI_UART3 = 4, | ||
63 | + AW_R40_GIC_SPI_UART4 = 17, | ||
64 | + AW_R40_GIC_SPI_UART5 = 18, | ||
65 | + AW_R40_GIC_SPI_UART6 = 19, | ||
66 | + AW_R40_GIC_SPI_UART7 = 20, | ||
67 | AW_R40_GIC_SPI_TIMER0 = 22, | ||
68 | AW_R40_GIC_SPI_TIMER1 = 23, | ||
69 | AW_R40_GIC_SPI_MMC0 = 32, | ||
70 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_realize(DeviceState *dev, Error **errp) | ||
32 | } | 71 | } |
33 | 72 | ||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | 73 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ |
35 | 74 | - serial_mm_init(get_system_memory(), s->memmap[AW_R40_DEV_UART0], 2, | |
36 | memory_region_init_ram(ram, NULL, raminfo->name, | 75 | - qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_UART0), |
37 | raminfo->size, &error_fatal); | 76 | - 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); |
38 | + if (raminfo->flags & IS_ROM) { | 77 | + for (int i = 0; i < AW_R40_NUM_UARTS; i++) { |
39 | + memory_region_set_readonly(ram, true); | 78 | + static const int uart_irqs[AW_R40_NUM_UARTS] = { |
79 | + AW_R40_GIC_SPI_UART0, | ||
80 | + AW_R40_GIC_SPI_UART1, | ||
81 | + AW_R40_GIC_SPI_UART2, | ||
82 | + AW_R40_GIC_SPI_UART3, | ||
83 | + AW_R40_GIC_SPI_UART4, | ||
84 | + AW_R40_GIC_SPI_UART5, | ||
85 | + AW_R40_GIC_SPI_UART6, | ||
86 | + AW_R40_GIC_SPI_UART7, | ||
87 | + }; | ||
88 | + const hwaddr addr = s->memmap[AW_R40_DEV_UART0 + i]; | ||
89 | + | ||
90 | + serial_mm_init(get_system_memory(), addr, 2, | ||
91 | + qdev_get_gpio_in(DEVICE(&s->gic), uart_irqs[i]), | ||
92 | + 115200, serial_hd(i), DEVICE_NATIVE_ENDIAN); | ||
40 | + } | 93 | + } |
41 | return ram; | 94 | |
42 | } | 95 | /* Unimplemented devices */ |
43 | 96 | for (i = 0; i < ARRAY_SIZE(r40_unimplemented); i++) { | |
44 | -- | 97 | -- |
45 | 2.20.1 | 98 | 2.34.1 |
46 | |||
47 | diff view generated by jsdifflib |
1 | From: Doug Evans <dje@google.com> | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | 2 | ||
3 | This is a 10/100 ethernet device that has several features. | 3 | TWI(i2c) is designed to be used as an interface between CPU host and the |
4 | Only the ones needed by the Linux driver have been implemented. | 4 | serial 2-Wire bus. It can support all standard 2-Wire transfer, can be |
5 | See npcm7xx_emc.c for a list of unimplemented features. | 5 | operated in standard mode(100kbit/s) or fast-mode, supporting data rate |
6 | up to 400kbit/s. | ||
6 | 7 | ||
7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 8 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> |
8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | 9 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Doug Evans <dje@google.com> | ||
11 | Message-id: 20210218212453.831406-3-dje@google.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | docs/system/arm/nuvoton.rst | 3 ++- | 12 | include/hw/arm/allwinner-r40.h | 3 +++ |
15 | include/hw/arm/npcm7xx.h | 2 ++ | 13 | hw/arm/allwinner-r40.c | 11 ++++++++++- |
16 | hw/arm/npcm7xx.c | 50 +++++++++++++++++++++++++++++++++++-- | 14 | 2 files changed, 13 insertions(+), 1 deletion(-) |
17 | 3 files changed, 52 insertions(+), 3 deletions(-) | ||
18 | 15 | ||
19 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst | 16 | diff --git a/include/hw/arm/allwinner-r40.h b/include/hw/arm/allwinner-r40.h |
20 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/docs/system/arm/nuvoton.rst | 18 | --- a/include/hw/arm/allwinner-r40.h |
22 | +++ b/docs/system/arm/nuvoton.rst | 19 | +++ b/include/hw/arm/allwinner-r40.h |
23 | @@ -XXX,XX +XXX,XX @@ Supported devices | 20 | @@ -XXX,XX +XXX,XX @@ |
24 | * Analog to Digital Converter (ADC) | 21 | #include "hw/intc/arm_gic.h" |
25 | * Pulse Width Modulation (PWM) | 22 | #include "hw/sd/allwinner-sdhost.h" |
26 | * SMBus controller (SMBF) | 23 | #include "hw/misc/allwinner-r40-ccu.h" |
27 | + * Ethernet controller (EMC) | 24 | +#include "hw/i2c/allwinner-i2c.h" |
28 | 25 | #include "target/arm/cpu.h" | |
29 | Missing devices | 26 | #include "sysemu/block-backend.h" |
30 | --------------- | 27 | |
31 | @@ -XXX,XX +XXX,XX @@ Missing devices | 28 | @@ -XXX,XX +XXX,XX @@ enum { |
32 | * Shared memory (SHM) | 29 | AW_R40_DEV_UART5, |
33 | * eSPI slave interface | 30 | AW_R40_DEV_UART6, |
34 | 31 | AW_R40_DEV_UART7, | |
35 | - * Ethernet controllers (GMAC and EMC) | 32 | + AW_R40_DEV_TWI0, |
36 | + * Ethernet controller (GMAC) | 33 | AW_R40_DEV_GIC_DIST, |
37 | * USB device (USBD) | 34 | AW_R40_DEV_GIC_CPU, |
38 | * Peripheral SPI controller (PSPI) | 35 | AW_R40_DEV_GIC_HYP, |
39 | * SD/MMC host | 36 | @@ -XXX,XX +XXX,XX @@ struct AwR40State { |
40 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | 37 | AwA10PITState timer; |
38 | AwSdHostState mmc[AW_R40_NUM_MMCS]; | ||
39 | AwR40ClockCtlState ccu; | ||
40 | + AWI2CState i2c0; | ||
41 | GICState gic; | ||
42 | MemoryRegion sram_a1; | ||
43 | MemoryRegion sram_a2; | ||
44 | diff --git a/hw/arm/allwinner-r40.c b/hw/arm/allwinner-r40.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/include/hw/arm/npcm7xx.h | 46 | --- a/hw/arm/allwinner-r40.c |
43 | +++ b/include/hw/arm/npcm7xx.h | 47 | +++ b/hw/arm/allwinner-r40.c |
44 | @@ -XXX,XX +XXX,XX @@ | 48 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_r40_memmap[] = { |
45 | #include "hw/misc/npcm7xx_gcr.h" | 49 | [AW_R40_DEV_UART5] = 0x01c29400, |
46 | #include "hw/misc/npcm7xx_pwm.h" | 50 | [AW_R40_DEV_UART6] = 0x01c29800, |
47 | #include "hw/misc/npcm7xx_rng.h" | 51 | [AW_R40_DEV_UART7] = 0x01c29c00, |
48 | +#include "hw/net/npcm7xx_emc.h" | 52 | + [AW_R40_DEV_TWI0] = 0x01c2ac00, |
49 | #include "hw/nvram/npcm7xx_otp.h" | 53 | [AW_R40_DEV_GIC_DIST] = 0x01c81000, |
50 | #include "hw/timer/npcm7xx_timer.h" | 54 | [AW_R40_DEV_GIC_CPU] = 0x01c82000, |
51 | #include "hw/ssi/npcm7xx_fiu.h" | 55 | [AW_R40_DEV_GIC_HYP] = 0x01c84000, |
52 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | 56 | @@ -XXX,XX +XXX,XX @@ static struct AwR40Unimplemented r40_unimplemented[] = { |
53 | EHCISysBusState ehci; | 57 | { "uart7", 0x01c29c00, 1 * KiB }, |
54 | OHCISysBusState ohci; | 58 | { "ps20", 0x01c2a000, 1 * KiB }, |
55 | NPCM7xxFIUState fiu[2]; | 59 | { "ps21", 0x01c2a400, 1 * KiB }, |
56 | + NPCM7xxEMCState emc[2]; | 60 | - { "twi0", 0x01c2ac00, 1 * KiB }, |
57 | } NPCM7xxState; | 61 | { "twi1", 0x01c2b000, 1 * KiB }, |
58 | 62 | { "twi2", 0x01c2b400, 1 * KiB }, | |
59 | #define TYPE_NPCM7XX "npcm7xx" | 63 | { "twi3", 0x01c2b800, 1 * KiB }, |
60 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | 64 | @@ -XXX,XX +XXX,XX @@ enum { |
61 | index XXXXXXX..XXXXXXX 100644 | 65 | AW_R40_GIC_SPI_UART1 = 2, |
62 | --- a/hw/arm/npcm7xx.c | 66 | AW_R40_GIC_SPI_UART2 = 3, |
63 | +++ b/hw/arm/npcm7xx.c | 67 | AW_R40_GIC_SPI_UART3 = 4, |
64 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | 68 | + AW_R40_GIC_SPI_TWI0 = 7, |
65 | NPCM7XX_UART1_IRQ, | 69 | AW_R40_GIC_SPI_UART4 = 17, |
66 | NPCM7XX_UART2_IRQ, | 70 | AW_R40_GIC_SPI_UART5 = 18, |
67 | NPCM7XX_UART3_IRQ, | 71 | AW_R40_GIC_SPI_UART6 = 19, |
68 | + NPCM7XX_EMC1RX_IRQ = 15, | 72 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_init(Object *obj) |
69 | + NPCM7XX_EMC1TX_IRQ, | 73 | object_initialize_child(obj, mmc_names[i], &s->mmc[i], |
70 | NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */ | 74 | TYPE_AW_SDHOST_SUN5I); |
71 | NPCM7XX_TIMER1_IRQ, | ||
72 | NPCM7XX_TIMER2_IRQ, | ||
73 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
74 | NPCM7XX_SMBUS15_IRQ, | ||
75 | NPCM7XX_PWM0_IRQ = 93, /* PWM module 0 */ | ||
76 | NPCM7XX_PWM1_IRQ, /* PWM module 1 */ | ||
77 | + NPCM7XX_EMC2RX_IRQ = 114, | ||
78 | + NPCM7XX_EMC2TX_IRQ, | ||
79 | NPCM7XX_GPIO0_IRQ = 116, | ||
80 | NPCM7XX_GPIO1_IRQ, | ||
81 | NPCM7XX_GPIO2_IRQ, | ||
82 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_smbus_addr[] = { | ||
83 | 0xf008f000, | ||
84 | }; | ||
85 | |||
86 | +/* Register base address for each EMC Module */ | ||
87 | +static const hwaddr npcm7xx_emc_addr[] = { | ||
88 | + 0xf0825000, | ||
89 | + 0xf0826000, | ||
90 | +}; | ||
91 | + | ||
92 | static const struct { | ||
93 | hwaddr regs_addr; | ||
94 | uint32_t unconnected_pins; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | ||
96 | for (i = 0; i < ARRAY_SIZE(s->pwm); i++) { | ||
97 | object_initialize_child(obj, "pwm[*]", &s->pwm[i], TYPE_NPCM7XX_PWM); | ||
98 | } | 75 | } |
99 | + | 76 | + |
100 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { | 77 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C_SUN6I); |
101 | + object_initialize_child(obj, "emc[*]", &s->emc[i], TYPE_NPCM7XX_EMC); | ||
102 | + } | ||
103 | } | 78 | } |
104 | 79 | ||
105 | static void npcm7xx_realize(DeviceState *dev, Error **errp) | 80 | static void allwinner_r40_realize(DeviceState *dev, Error **errp) |
106 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | 81 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_realize(DeviceState *dev, Error **errp) |
107 | sysbus_connect_irq(sbd, i, npcm7xx_irq(s, NPCM7XX_PWM0_IRQ + i)); | 82 | 115200, serial_hd(i), DEVICE_NATIVE_ENDIAN); |
108 | } | 83 | } |
109 | 84 | ||
110 | + /* | 85 | + /* I2C */ |
111 | + * EMC Modules. Cannot fail. | 86 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); |
112 | + * The mapping of the device to its netdev backend works as follows: | 87 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_R40_DEV_TWI0]); |
113 | + * emc[i] = nd_table[i] | 88 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, |
114 | + * This works around the inability to specify the netdev property for the | 89 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_TWI0)); |
115 | + * emc device: it's not pluggable and thus the -device option can't be | ||
116 | + * used. | ||
117 | + */ | ||
118 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_emc_addr) != ARRAY_SIZE(s->emc)); | ||
119 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(s->emc) != 2); | ||
120 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { | ||
121 | + s->emc[i].emc_num = i; | ||
122 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->emc[i]); | ||
123 | + if (nd_table[i].used) { | ||
124 | + qemu_check_nic_model(&nd_table[i], TYPE_NPCM7XX_EMC); | ||
125 | + qdev_set_nic_properties(DEVICE(sbd), &nd_table[i]); | ||
126 | + } | ||
127 | + /* | ||
128 | + * The device exists regardless of whether it's connected to a QEMU | ||
129 | + * netdev backend. So always instantiate it even if there is no | ||
130 | + * backend. | ||
131 | + */ | ||
132 | + sysbus_realize(sbd, &error_abort); | ||
133 | + sysbus_mmio_map(sbd, 0, npcm7xx_emc_addr[i]); | ||
134 | + int tx_irq = i == 0 ? NPCM7XX_EMC1TX_IRQ : NPCM7XX_EMC2TX_IRQ; | ||
135 | + int rx_irq = i == 0 ? NPCM7XX_EMC1RX_IRQ : NPCM7XX_EMC2RX_IRQ; | ||
136 | + /* | ||
137 | + * N.B. The values for the second argument sysbus_connect_irq are | ||
138 | + * chosen to match the registration order in npcm7xx_emc_realize. | ||
139 | + */ | ||
140 | + sysbus_connect_irq(sbd, 0, npcm7xx_irq(s, tx_irq)); | ||
141 | + sysbus_connect_irq(sbd, 1, npcm7xx_irq(s, rx_irq)); | ||
142 | + } | ||
143 | + | 90 | + |
144 | /* | 91 | /* Unimplemented devices */ |
145 | * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects | 92 | for (i = 0; i < ARRAY_SIZE(r40_unimplemented); i++) { |
146 | * specified, but this is a programming error. | 93 | create_unimplemented_device(r40_unimplemented[i].device_name, |
147 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
148 | create_unimplemented_device("npcm7xx.vcd", 0xf0810000, 64 * KiB); | ||
149 | create_unimplemented_device("npcm7xx.ece", 0xf0820000, 8 * KiB); | ||
150 | create_unimplemented_device("npcm7xx.vdma", 0xf0822000, 8 * KiB); | ||
151 | - create_unimplemented_device("npcm7xx.emc1", 0xf0825000, 4 * KiB); | ||
152 | - create_unimplemented_device("npcm7xx.emc2", 0xf0826000, 4 * KiB); | ||
153 | create_unimplemented_device("npcm7xx.usbd[0]", 0xf0830000, 4 * KiB); | ||
154 | create_unimplemented_device("npcm7xx.usbd[1]", 0xf0831000, 4 * KiB); | ||
155 | create_unimplemented_device("npcm7xx.usbd[2]", 0xf0832000, 4 * KiB); | ||
156 | -- | 94 | -- |
157 | 2.20.1 | 95 | 2.34.1 |
158 | |||
159 | diff view generated by jsdifflib |
1 | The function tc6393xb_draw_graphic32() is called in exactly one place, | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | so just inline the function body at its callsite. This allows us to | ||
3 | drop the template header entirely. | ||
4 | 2 | ||
5 | The code move includes a single added space after 'for' to fix | 3 | This patch adds minimal support for AXP-221 PMU and connect it to |
6 | the coding style. | 4 | bananapi M2U board. |
7 | 5 | ||
6 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20210215103215.4944-5-peter.maydell@linaro.org | ||
12 | --- | 8 | --- |
13 | hw/display/tc6393xb_template.h | 45 ---------------------------------- | 9 | hw/arm/bananapi_m2u.c | 6 + |
14 | hw/display/tc6393xb.c | 23 ++++++++++++++--- | 10 | hw/misc/axp209.c | 238 ----------------------------------- |
15 | 2 files changed, 19 insertions(+), 49 deletions(-) | 11 | hw/misc/axp2xx.c | 283 ++++++++++++++++++++++++++++++++++++++++++ |
16 | delete mode 100644 hw/display/tc6393xb_template.h | 12 | hw/arm/Kconfig | 3 +- |
13 | hw/misc/Kconfig | 2 +- | ||
14 | hw/misc/meson.build | 2 +- | ||
15 | hw/misc/trace-events | 8 +- | ||
16 | 7 files changed, 297 insertions(+), 245 deletions(-) | ||
17 | delete mode 100644 hw/misc/axp209.c | ||
18 | create mode 100644 hw/misc/axp2xx.c | ||
17 | 19 | ||
18 | diff --git a/hw/display/tc6393xb_template.h b/hw/display/tc6393xb_template.h | 20 | diff --git a/hw/arm/bananapi_m2u.c b/hw/arm/bananapi_m2u.c |
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/bananapi_m2u.c | ||
23 | +++ b/hw/arm/bananapi_m2u.c | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | #include "qapi/error.h" | ||
26 | #include "qemu/error-report.h" | ||
27 | #include "hw/boards.h" | ||
28 | +#include "hw/i2c/i2c.h" | ||
29 | #include "hw/qdev-properties.h" | ||
30 | #include "hw/arm/allwinner-r40.h" | ||
31 | |||
32 | @@ -XXX,XX +XXX,XX @@ static void bpim2u_init(MachineState *machine) | ||
33 | { | ||
34 | bool bootroom_loaded = false; | ||
35 | AwR40State *r40; | ||
36 | + I2CBus *i2c; | ||
37 | |||
38 | /* BIOS is not supported by this board */ | ||
39 | if (machine->firmware) { | ||
40 | @@ -XXX,XX +XXX,XX @@ static void bpim2u_init(MachineState *machine) | ||
41 | } | ||
42 | } | ||
43 | |||
44 | + /* Connect AXP221 */ | ||
45 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&r40->i2c0), "i2c")); | ||
46 | + i2c_slave_create_simple(i2c, "axp221_pmu", 0x34); | ||
47 | + | ||
48 | /* SDRAM */ | ||
49 | memory_region_add_subregion(get_system_memory(), | ||
50 | r40->memmap[AW_R40_DEV_SDRAM], machine->ram); | ||
51 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c | ||
19 | deleted file mode 100644 | 52 | deleted file mode 100644 |
20 | index XXXXXXX..XXXXXXX | 53 | index XXXXXXX..XXXXXXX |
21 | --- a/hw/display/tc6393xb_template.h | 54 | --- a/hw/misc/axp209.c |
22 | +++ /dev/null | 55 | +++ /dev/null |
23 | @@ -XXX,XX +XXX,XX @@ | 56 | @@ -XXX,XX +XXX,XX @@ |
24 | -/* | 57 | -/* |
25 | - * Toshiba TC6393XB I/O Controller. | 58 | - * AXP-209 PMU Emulation |
26 | - * Found in Sharp Zaurus SL-6000 (tosa) or some | ||
27 | - * Toshiba e-Series PDAs. | ||
28 | - * | 59 | - * |
29 | - * FB support code. Based on G364 fb emulator | 60 | - * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
30 | - * | 61 | - * |
31 | - * Copyright (c) 2007 Hervé Poussineau | 62 | - * Permission is hereby granted, free of charge, to any person obtaining a |
63 | - * copy of this software and associated documentation files (the "Software"), | ||
64 | - * to deal in the Software without restriction, including without limitation | ||
65 | - * the rights to use, copy, modify, merge, publish, distribute, sublicense, | ||
66 | - * and/or sell copies of the Software, and to permit persons to whom the | ||
67 | - * Software is furnished to do so, subject to the following conditions: | ||
32 | - * | 68 | - * |
33 | - * This program is free software; you can redistribute it and/or | 69 | - * The above copyright notice and this permission notice shall be included in |
34 | - * modify it under the terms of the GNU General Public License as | 70 | - * all copies or substantial portions of the Software. |
35 | - * published by the Free Software Foundation; either version 2 of | ||
36 | - * the License, or (at your option) any later version. | ||
37 | - * | 71 | - * |
38 | - * This program is distributed in the hope that it will be useful, | 72 | - * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
39 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of | 73 | - * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
40 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 74 | - * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE |
41 | - * GNU General Public License for more details. | 75 | - * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
76 | - * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | ||
77 | - * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | ||
78 | - * DEALINGS IN THE SOFTWARE. | ||
42 | - * | 79 | - * |
43 | - * You should have received a copy of the GNU General Public License along | 80 | - * SPDX-License-Identifier: MIT |
44 | - * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
45 | - */ | 81 | - */ |
46 | - | 82 | - |
47 | -static void tc6393xb_draw_graphic32(TC6393xbState *s) | 83 | -#include "qemu/osdep.h" |
84 | -#include "qemu/log.h" | ||
85 | -#include "trace.h" | ||
86 | -#include "hw/i2c/i2c.h" | ||
87 | -#include "migration/vmstate.h" | ||
88 | - | ||
89 | -#define TYPE_AXP209_PMU "axp209_pmu" | ||
90 | - | ||
91 | -#define AXP209(obj) \ | ||
92 | - OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) | ||
93 | - | ||
94 | -/* registers */ | ||
95 | -enum { | ||
96 | - REG_POWER_STATUS = 0x0u, | ||
97 | - REG_OPERATING_MODE, | ||
98 | - REG_OTG_VBUS_STATUS, | ||
99 | - REG_CHIP_VERSION, | ||
100 | - REG_DATA_CACHE_0, | ||
101 | - REG_DATA_CACHE_1, | ||
102 | - REG_DATA_CACHE_2, | ||
103 | - REG_DATA_CACHE_3, | ||
104 | - REG_DATA_CACHE_4, | ||
105 | - REG_DATA_CACHE_5, | ||
106 | - REG_DATA_CACHE_6, | ||
107 | - REG_DATA_CACHE_7, | ||
108 | - REG_DATA_CACHE_8, | ||
109 | - REG_DATA_CACHE_9, | ||
110 | - REG_DATA_CACHE_A, | ||
111 | - REG_DATA_CACHE_B, | ||
112 | - REG_POWER_OUTPUT_CTRL = 0x12u, | ||
113 | - REG_DC_DC2_OUT_V_CTRL = 0x23u, | ||
114 | - REG_DC_DC2_DVS_CTRL = 0x25u, | ||
115 | - REG_DC_DC3_OUT_V_CTRL = 0x27u, | ||
116 | - REG_LDO2_4_OUT_V_CTRL, | ||
117 | - REG_LDO3_OUT_V_CTRL, | ||
118 | - REG_VBUS_CH_MGMT = 0x30u, | ||
119 | - REG_SHUTDOWN_V_CTRL, | ||
120 | - REG_SHUTDOWN_CTRL, | ||
121 | - REG_CHARGE_CTRL_1, | ||
122 | - REG_CHARGE_CTRL_2, | ||
123 | - REG_SPARE_CHARGE_CTRL, | ||
124 | - REG_PEK_KEY_CTRL, | ||
125 | - REG_DC_DC_FREQ_SET, | ||
126 | - REG_CHR_TEMP_TH_SET, | ||
127 | - REG_CHR_HIGH_TEMP_TH_CTRL, | ||
128 | - REG_IPSOUT_WARN_L1, | ||
129 | - REG_IPSOUT_WARN_L2, | ||
130 | - REG_DISCHR_TEMP_TH_SET, | ||
131 | - REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
132 | - REG_IRQ_BANK_1_CTRL = 0x40u, | ||
133 | - REG_IRQ_BANK_2_CTRL, | ||
134 | - REG_IRQ_BANK_3_CTRL, | ||
135 | - REG_IRQ_BANK_4_CTRL, | ||
136 | - REG_IRQ_BANK_5_CTRL, | ||
137 | - REG_IRQ_BANK_1_STAT = 0x48u, | ||
138 | - REG_IRQ_BANK_2_STAT, | ||
139 | - REG_IRQ_BANK_3_STAT, | ||
140 | - REG_IRQ_BANK_4_STAT, | ||
141 | - REG_IRQ_BANK_5_STAT, | ||
142 | - REG_ADC_ACIN_V_H = 0x56u, | ||
143 | - REG_ADC_ACIN_V_L, | ||
144 | - REG_ADC_ACIN_CURR_H, | ||
145 | - REG_ADC_ACIN_CURR_L, | ||
146 | - REG_ADC_VBUS_V_H, | ||
147 | - REG_ADC_VBUS_V_L, | ||
148 | - REG_ADC_VBUS_CURR_H, | ||
149 | - REG_ADC_VBUS_CURR_L, | ||
150 | - REG_ADC_INT_TEMP_H, | ||
151 | - REG_ADC_INT_TEMP_L, | ||
152 | - REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
153 | - REG_ADC_TEMP_SENS_V_L, | ||
154 | - REG_ADC_BAT_V_H = 0x78u, | ||
155 | - REG_ADC_BAT_V_L, | ||
156 | - REG_ADC_BAT_DISCHR_CURR_H, | ||
157 | - REG_ADC_BAT_DISCHR_CURR_L, | ||
158 | - REG_ADC_BAT_CHR_CURR_H, | ||
159 | - REG_ADC_BAT_CHR_CURR_L, | ||
160 | - REG_ADC_IPSOUT_V_H, | ||
161 | - REG_ADC_IPSOUT_V_L, | ||
162 | - REG_DC_DC_MOD_SEL = 0x80u, | ||
163 | - REG_ADC_EN_1, | ||
164 | - REG_ADC_EN_2, | ||
165 | - REG_ADC_SR_CTRL, | ||
166 | - REG_ADC_IN_RANGE, | ||
167 | - REG_GPIO1_ADC_IRQ_RISING_TH, | ||
168 | - REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
169 | - REG_TIMER_CTRL = 0x8au, | ||
170 | - REG_VBUS_CTRL_MON_SRP, | ||
171 | - REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
172 | - REG_GPIO0_FEAT_SET, | ||
173 | - REG_GPIO_OUT_HIGH_SET, | ||
174 | - REG_GPIO1_FEAT_SET, | ||
175 | - REG_GPIO2_FEAT_SET, | ||
176 | - REG_GPIO_SIG_STATE_SET_MON, | ||
177 | - REG_GPIO3_SET, | ||
178 | - REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
179 | - REG_POWER_MEAS_RES, | ||
180 | - NR_REGS | ||
181 | -}; | ||
182 | - | ||
183 | -#define AXP209_CHIP_VERSION_ID (0x01) | ||
184 | -#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) | ||
185 | -#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) | ||
186 | - | ||
187 | -/* A simple I2C slave which returns values of ID or CNT register. */ | ||
188 | -typedef struct AXP209I2CState { | ||
189 | - /*< private >*/ | ||
190 | - I2CSlave i2c; | ||
191 | - /*< public >*/ | ||
192 | - uint8_t regs[NR_REGS]; /* peripheral registers */ | ||
193 | - uint8_t ptr; /* current register index */ | ||
194 | - uint8_t count; /* counter used for tx/rx */ | ||
195 | -} AXP209I2CState; | ||
196 | - | ||
197 | -/* Reset all counters and load ID register */ | ||
198 | -static void axp209_reset_enter(Object *obj, ResetType type) | ||
48 | -{ | 199 | -{ |
49 | - DisplaySurface *surface = qemu_console_surface(s->con); | 200 | - AXP209I2CState *s = AXP209(obj); |
50 | - int i; | 201 | - |
51 | - uint16_t *data_buffer; | 202 | - memset(s->regs, 0, NR_REGS); |
52 | - uint8_t *data_display; | 203 | - s->ptr = 0; |
53 | - | 204 | - s->count = 0; |
54 | - data_buffer = s->vram_ptr; | 205 | - s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; |
55 | - data_display = surface_data(surface); | 206 | - s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; |
56 | - for(i = 0; i < s->scr_height; i++) { | 207 | - s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; |
57 | - int j; | 208 | -} |
58 | - for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | 209 | - |
59 | - uint16_t color = *data_buffer; | 210 | -/* Handle events from master. */ |
60 | - uint32_t dest_color = rgb_to_pixel32( | 211 | -static int axp209_event(I2CSlave *i2c, enum i2c_event event) |
61 | - ((color & 0xf800) * 0x108) >> 11, | 212 | -{ |
62 | - ((color & 0x7e0) * 0x41) >> 9, | 213 | - AXP209I2CState *s = AXP209(i2c); |
63 | - ((color & 0x1f) * 0x21) >> 2 | 214 | - |
64 | - ); | 215 | - s->count = 0; |
65 | - *(uint32_t *)data_display = dest_color; | 216 | - |
217 | - return 0; | ||
218 | -} | ||
219 | - | ||
220 | -/* Called when master requests read */ | ||
221 | -static uint8_t axp209_rx(I2CSlave *i2c) | ||
222 | -{ | ||
223 | - AXP209I2CState *s = AXP209(i2c); | ||
224 | - uint8_t ret = 0xff; | ||
225 | - | ||
226 | - if (s->ptr < NR_REGS) { | ||
227 | - ret = s->regs[s->ptr++]; | ||
228 | - } | ||
229 | - | ||
230 | - trace_axp209_rx(s->ptr - 1, ret); | ||
231 | - | ||
232 | - return ret; | ||
233 | -} | ||
234 | - | ||
235 | -/* | ||
236 | - * Called when master sends write. | ||
237 | - * Update ptr with byte 0, then perform write with second byte. | ||
238 | - */ | ||
239 | -static int axp209_tx(I2CSlave *i2c, uint8_t data) | ||
240 | -{ | ||
241 | - AXP209I2CState *s = AXP209(i2c); | ||
242 | - | ||
243 | - if (s->count == 0) { | ||
244 | - /* Store register address */ | ||
245 | - s->ptr = data; | ||
246 | - s->count++; | ||
247 | - trace_axp209_select(data); | ||
248 | - } else { | ||
249 | - trace_axp209_tx(s->ptr, data); | ||
250 | - if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { | ||
251 | - s->regs[s->ptr++] = data; | ||
66 | - } | 252 | - } |
67 | - } | 253 | - } |
254 | - | ||
255 | - return 0; | ||
68 | -} | 256 | -} |
69 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | 257 | - |
258 | -static const VMStateDescription vmstate_axp209 = { | ||
259 | - .name = TYPE_AXP209_PMU, | ||
260 | - .version_id = 1, | ||
261 | - .fields = (VMStateField[]) { | ||
262 | - VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), | ||
263 | - VMSTATE_UINT8(count, AXP209I2CState), | ||
264 | - VMSTATE_UINT8(ptr, AXP209I2CState), | ||
265 | - VMSTATE_END_OF_LIST() | ||
266 | - } | ||
267 | -}; | ||
268 | - | ||
269 | -static void axp209_class_init(ObjectClass *oc, void *data) | ||
270 | -{ | ||
271 | - DeviceClass *dc = DEVICE_CLASS(oc); | ||
272 | - I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); | ||
273 | - ResettableClass *rc = RESETTABLE_CLASS(oc); | ||
274 | - | ||
275 | - rc->phases.enter = axp209_reset_enter; | ||
276 | - dc->vmsd = &vmstate_axp209; | ||
277 | - isc->event = axp209_event; | ||
278 | - isc->recv = axp209_rx; | ||
279 | - isc->send = axp209_tx; | ||
280 | -} | ||
281 | - | ||
282 | -static const TypeInfo axp209_info = { | ||
283 | - .name = TYPE_AXP209_PMU, | ||
284 | - .parent = TYPE_I2C_SLAVE, | ||
285 | - .instance_size = sizeof(AXP209I2CState), | ||
286 | - .class_init = axp209_class_init | ||
287 | -}; | ||
288 | - | ||
289 | -static void axp209_register_devices(void) | ||
290 | -{ | ||
291 | - type_register_static(&axp209_info); | ||
292 | -} | ||
293 | - | ||
294 | -type_init(axp209_register_devices); | ||
295 | diff --git a/hw/misc/axp2xx.c b/hw/misc/axp2xx.c | ||
296 | new file mode 100644 | ||
297 | index XXXXXXX..XXXXXXX | ||
298 | --- /dev/null | ||
299 | +++ b/hw/misc/axp2xx.c | ||
300 | @@ -XXX,XX +XXX,XX @@ | ||
301 | +/* | ||
302 | + * AXP-2XX PMU Emulation, supported lists: | ||
303 | + * AXP209 | ||
304 | + * AXP221 | ||
305 | + * | ||
306 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
307 | + * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> | ||
308 | + * | ||
309 | + * Permission is hereby granted, free of charge, to any person obtaining a | ||
310 | + * copy of this software and associated documentation files (the "Software"), | ||
311 | + * to deal in the Software without restriction, including without limitation | ||
312 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, | ||
313 | + * and/or sell copies of the Software, and to permit persons to whom the | ||
314 | + * Software is furnished to do so, subject to the following conditions: | ||
315 | + * | ||
316 | + * The above copyright notice and this permission notice shall be included in | ||
317 | + * all copies or substantial portions of the Software. | ||
318 | + * | ||
319 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
320 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
321 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE | ||
322 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
323 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | ||
324 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | ||
325 | + * DEALINGS IN THE SOFTWARE. | ||
326 | + * | ||
327 | + * SPDX-License-Identifier: MIT | ||
328 | + */ | ||
329 | + | ||
330 | +#include "qemu/osdep.h" | ||
331 | +#include "qemu/log.h" | ||
332 | +#include "qom/object.h" | ||
333 | +#include "trace.h" | ||
334 | +#include "hw/i2c/i2c.h" | ||
335 | +#include "migration/vmstate.h" | ||
336 | + | ||
337 | +#define TYPE_AXP2XX "axp2xx_pmu" | ||
338 | +#define TYPE_AXP209_PMU "axp209_pmu" | ||
339 | +#define TYPE_AXP221_PMU "axp221_pmu" | ||
340 | + | ||
341 | +OBJECT_DECLARE_TYPE(AXP2xxI2CState, AXP2xxClass, AXP2XX) | ||
342 | + | ||
343 | +#define NR_REGS (0xff) | ||
344 | + | ||
345 | +/* A simple I2C slave which returns values of ID or CNT register. */ | ||
346 | +typedef struct AXP2xxI2CState { | ||
347 | + /*< private >*/ | ||
348 | + I2CSlave i2c; | ||
349 | + /*< public >*/ | ||
350 | + uint8_t regs[NR_REGS]; /* peripheral registers */ | ||
351 | + uint8_t ptr; /* current register index */ | ||
352 | + uint8_t count; /* counter used for tx/rx */ | ||
353 | +} AXP2xxI2CState; | ||
354 | + | ||
355 | +typedef struct AXP2xxClass { | ||
356 | + /*< private >*/ | ||
357 | + I2CSlaveClass parent_class; | ||
358 | + /*< public >*/ | ||
359 | + void (*reset_enter)(AXP2xxI2CState *s, ResetType type); | ||
360 | +} AXP2xxClass; | ||
361 | + | ||
362 | +#define AXP209_CHIP_VERSION_ID (0x01) | ||
363 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) | ||
364 | + | ||
365 | +/* Reset all counters and load ID register */ | ||
366 | +static void axp209_reset_enter(AXP2xxI2CState *s, ResetType type) | ||
367 | +{ | ||
368 | + memset(s->regs, 0, NR_REGS); | ||
369 | + s->ptr = 0; | ||
370 | + s->count = 0; | ||
371 | + | ||
372 | + s->regs[0x03] = AXP209_CHIP_VERSION_ID; | ||
373 | + s->regs[0x23] = AXP209_DC_DC2_OUT_V_CTRL_RESET; | ||
374 | + | ||
375 | + s->regs[0x30] = 0x60; | ||
376 | + s->regs[0x32] = 0x46; | ||
377 | + s->regs[0x34] = 0x41; | ||
378 | + s->regs[0x35] = 0x22; | ||
379 | + s->regs[0x36] = 0x5d; | ||
380 | + s->regs[0x37] = 0x08; | ||
381 | + s->regs[0x38] = 0xa5; | ||
382 | + s->regs[0x39] = 0x1f; | ||
383 | + s->regs[0x3a] = 0x68; | ||
384 | + s->regs[0x3b] = 0x5f; | ||
385 | + s->regs[0x3c] = 0xfc; | ||
386 | + s->regs[0x3d] = 0x16; | ||
387 | + s->regs[0x40] = 0xd8; | ||
388 | + s->regs[0x42] = 0xff; | ||
389 | + s->regs[0x43] = 0x3b; | ||
390 | + s->regs[0x80] = 0xe0; | ||
391 | + s->regs[0x82] = 0x83; | ||
392 | + s->regs[0x83] = 0x80; | ||
393 | + s->regs[0x84] = 0x32; | ||
394 | + s->regs[0x86] = 0xff; | ||
395 | + s->regs[0x90] = 0x07; | ||
396 | + s->regs[0x91] = 0xa0; | ||
397 | + s->regs[0x92] = 0x07; | ||
398 | + s->regs[0x93] = 0x07; | ||
399 | +} | ||
400 | + | ||
401 | +#define AXP221_PWR_STATUS_ACIN_PRESENT BIT(7) | ||
402 | +#define AXP221_PWR_STATUS_ACIN_AVAIL BIT(6) | ||
403 | +#define AXP221_PWR_STATUS_VBUS_PRESENT BIT(5) | ||
404 | +#define AXP221_PWR_STATUS_VBUS_USED BIT(4) | ||
405 | +#define AXP221_PWR_STATUS_BAT_CHARGING BIT(2) | ||
406 | +#define AXP221_PWR_STATUS_ACIN_VBUS_POWERED BIT(1) | ||
407 | + | ||
408 | +/* Reset all counters and load ID register */ | ||
409 | +static void axp221_reset_enter(AXP2xxI2CState *s, ResetType type) | ||
410 | +{ | ||
411 | + memset(s->regs, 0, NR_REGS); | ||
412 | + s->ptr = 0; | ||
413 | + s->count = 0; | ||
414 | + | ||
415 | + /* input power status register */ | ||
416 | + s->regs[0x00] = AXP221_PWR_STATUS_ACIN_PRESENT | ||
417 | + | AXP221_PWR_STATUS_ACIN_AVAIL | ||
418 | + | AXP221_PWR_STATUS_ACIN_VBUS_POWERED; | ||
419 | + | ||
420 | + s->regs[0x01] = 0x00; /* no battery is connected */ | ||
421 | + | ||
422 | + /* | ||
423 | + * CHIPID register, no documented on datasheet, but it is checked in | ||
424 | + * u-boot spl. I had read it from AXP221s and got 0x06 value. | ||
425 | + * So leave 06h here. | ||
426 | + */ | ||
427 | + s->regs[0x03] = 0x06; | ||
428 | + | ||
429 | + s->regs[0x10] = 0xbf; | ||
430 | + s->regs[0x13] = 0x01; | ||
431 | + s->regs[0x30] = 0x60; | ||
432 | + s->regs[0x31] = 0x03; | ||
433 | + s->regs[0x32] = 0x43; | ||
434 | + s->regs[0x33] = 0xc6; | ||
435 | + s->regs[0x34] = 0x45; | ||
436 | + s->regs[0x35] = 0x0e; | ||
437 | + s->regs[0x36] = 0x5d; | ||
438 | + s->regs[0x37] = 0x08; | ||
439 | + s->regs[0x38] = 0xa5; | ||
440 | + s->regs[0x39] = 0x1f; | ||
441 | + s->regs[0x3c] = 0xfc; | ||
442 | + s->regs[0x3d] = 0x16; | ||
443 | + s->regs[0x80] = 0x80; | ||
444 | + s->regs[0x82] = 0xe0; | ||
445 | + s->regs[0x84] = 0x32; | ||
446 | + s->regs[0x8f] = 0x01; | ||
447 | + | ||
448 | + s->regs[0x90] = 0x07; | ||
449 | + s->regs[0x91] = 0x1f; | ||
450 | + s->regs[0x92] = 0x07; | ||
451 | + s->regs[0x93] = 0x1f; | ||
452 | + | ||
453 | + s->regs[0x40] = 0xd8; | ||
454 | + s->regs[0x41] = 0xff; | ||
455 | + s->regs[0x42] = 0x03; | ||
456 | + s->regs[0x43] = 0x03; | ||
457 | + | ||
458 | + s->regs[0xb8] = 0xc0; | ||
459 | + s->regs[0xb9] = 0x64; | ||
460 | + s->regs[0xe6] = 0xa0; | ||
461 | +} | ||
462 | + | ||
463 | +static void axp2xx_reset_enter(Object *obj, ResetType type) | ||
464 | +{ | ||
465 | + AXP2xxI2CState *s = AXP2XX(obj); | ||
466 | + AXP2xxClass *sc = AXP2XX_GET_CLASS(s); | ||
467 | + | ||
468 | + sc->reset_enter(s, type); | ||
469 | +} | ||
470 | + | ||
471 | +/* Handle events from master. */ | ||
472 | +static int axp2xx_event(I2CSlave *i2c, enum i2c_event event) | ||
473 | +{ | ||
474 | + AXP2xxI2CState *s = AXP2XX(i2c); | ||
475 | + | ||
476 | + s->count = 0; | ||
477 | + | ||
478 | + return 0; | ||
479 | +} | ||
480 | + | ||
481 | +/* Called when master requests read */ | ||
482 | +static uint8_t axp2xx_rx(I2CSlave *i2c) | ||
483 | +{ | ||
484 | + AXP2xxI2CState *s = AXP2XX(i2c); | ||
485 | + uint8_t ret = 0xff; | ||
486 | + | ||
487 | + if (s->ptr < NR_REGS) { | ||
488 | + ret = s->regs[s->ptr++]; | ||
489 | + } | ||
490 | + | ||
491 | + trace_axp2xx_rx(s->ptr - 1, ret); | ||
492 | + | ||
493 | + return ret; | ||
494 | +} | ||
495 | + | ||
496 | +/* | ||
497 | + * Called when master sends write. | ||
498 | + * Update ptr with byte 0, then perform write with second byte. | ||
499 | + */ | ||
500 | +static int axp2xx_tx(I2CSlave *i2c, uint8_t data) | ||
501 | +{ | ||
502 | + AXP2xxI2CState *s = AXP2XX(i2c); | ||
503 | + | ||
504 | + if (s->count == 0) { | ||
505 | + /* Store register address */ | ||
506 | + s->ptr = data; | ||
507 | + s->count++; | ||
508 | + trace_axp2xx_select(data); | ||
509 | + } else { | ||
510 | + trace_axp2xx_tx(s->ptr, data); | ||
511 | + s->regs[s->ptr++] = data; | ||
512 | + } | ||
513 | + | ||
514 | + return 0; | ||
515 | +} | ||
516 | + | ||
517 | +static const VMStateDescription vmstate_axp2xx = { | ||
518 | + .name = TYPE_AXP2XX, | ||
519 | + .version_id = 1, | ||
520 | + .fields = (VMStateField[]) { | ||
521 | + VMSTATE_UINT8_ARRAY(regs, AXP2xxI2CState, NR_REGS), | ||
522 | + VMSTATE_UINT8(ptr, AXP2xxI2CState), | ||
523 | + VMSTATE_UINT8(count, AXP2xxI2CState), | ||
524 | + VMSTATE_END_OF_LIST() | ||
525 | + } | ||
526 | +}; | ||
527 | + | ||
528 | +static void axp2xx_class_init(ObjectClass *oc, void *data) | ||
529 | +{ | ||
530 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
531 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); | ||
532 | + ResettableClass *rc = RESETTABLE_CLASS(oc); | ||
533 | + | ||
534 | + rc->phases.enter = axp2xx_reset_enter; | ||
535 | + dc->vmsd = &vmstate_axp2xx; | ||
536 | + isc->event = axp2xx_event; | ||
537 | + isc->recv = axp2xx_rx; | ||
538 | + isc->send = axp2xx_tx; | ||
539 | +} | ||
540 | + | ||
541 | +static const TypeInfo axp2xx_info = { | ||
542 | + .name = TYPE_AXP2XX, | ||
543 | + .parent = TYPE_I2C_SLAVE, | ||
544 | + .instance_size = sizeof(AXP2xxI2CState), | ||
545 | + .class_size = sizeof(AXP2xxClass), | ||
546 | + .class_init = axp2xx_class_init, | ||
547 | + .abstract = true, | ||
548 | +}; | ||
549 | + | ||
550 | +static void axp209_class_init(ObjectClass *oc, void *data) | ||
551 | +{ | ||
552 | + AXP2xxClass *sc = AXP2XX_CLASS(oc); | ||
553 | + | ||
554 | + sc->reset_enter = axp209_reset_enter; | ||
555 | +} | ||
556 | + | ||
557 | +static const TypeInfo axp209_info = { | ||
558 | + .name = TYPE_AXP209_PMU, | ||
559 | + .parent = TYPE_AXP2XX, | ||
560 | + .class_init = axp209_class_init | ||
561 | +}; | ||
562 | + | ||
563 | +static void axp221_class_init(ObjectClass *oc, void *data) | ||
564 | +{ | ||
565 | + AXP2xxClass *sc = AXP2XX_CLASS(oc); | ||
566 | + | ||
567 | + sc->reset_enter = axp221_reset_enter; | ||
568 | +} | ||
569 | + | ||
570 | +static const TypeInfo axp221_info = { | ||
571 | + .name = TYPE_AXP221_PMU, | ||
572 | + .parent = TYPE_AXP2XX, | ||
573 | + .class_init = axp221_class_init, | ||
574 | +}; | ||
575 | + | ||
576 | +static void axp2xx_register_devices(void) | ||
577 | +{ | ||
578 | + type_register_static(&axp2xx_info); | ||
579 | + type_register_static(&axp209_info); | ||
580 | + type_register_static(&axp221_info); | ||
581 | +} | ||
582 | + | ||
583 | +type_init(axp2xx_register_devices); | ||
584 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
70 | index XXXXXXX..XXXXXXX 100644 | 585 | index XXXXXXX..XXXXXXX 100644 |
71 | --- a/hw/display/tc6393xb.c | 586 | --- a/hw/arm/Kconfig |
72 | +++ b/hw/display/tc6393xb.c | 587 | +++ b/hw/arm/Kconfig |
73 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_nand_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) | 588 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
74 | (uint32_t) addr, value & 0xff); | 589 | select ALLWINNER_WDT |
75 | } | 590 | select ALLWINNER_EMAC |
76 | 591 | select ALLWINNER_I2C | |
77 | -#define BITS 32 | 592 | - select AXP209_PMU |
78 | -#include "tc6393xb_template.h" | 593 | + select AXP2XX_PMU |
79 | - | 594 | select SERIAL |
80 | static void tc6393xb_draw_graphic(TC6393xbState *s, int full_update) | 595 | select UNIMP |
81 | { | 596 | |
82 | - tc6393xb_draw_graphic32(s); | 597 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_R40 |
83 | + DisplaySurface *surface = qemu_console_surface(s->con); | 598 | bool |
84 | + int i; | 599 | default y if TCG && ARM |
85 | + uint16_t *data_buffer; | 600 | select ALLWINNER_A10_PIT |
86 | + uint8_t *data_display; | 601 | + select AXP2XX_PMU |
87 | + | 602 | select SERIAL |
88 | + data_buffer = s->vram_ptr; | 603 | select ARM_TIMER |
89 | + data_display = surface_data(surface); | 604 | select ARM_GIC |
90 | + for (i = 0; i < s->scr_height; i++) { | 605 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig |
91 | + int j; | 606 | index XXXXXXX..XXXXXXX 100644 |
92 | + for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | 607 | --- a/hw/misc/Kconfig |
93 | + uint16_t color = *data_buffer; | 608 | +++ b/hw/misc/Kconfig |
94 | + uint32_t dest_color = rgb_to_pixel32( | 609 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM |
95 | + ((color & 0xf800) * 0x108) >> 11, | 610 | config ALLWINNER_A10_DRAMC |
96 | + ((color & 0x7e0) * 0x41) >> 9, | 611 | bool |
97 | + ((color & 0x1f) * 0x21) >> 2 | 612 | |
98 | + ); | 613 | -config AXP209_PMU |
99 | + *(uint32_t *)data_display = dest_color; | 614 | +config AXP2XX_PMU |
100 | + } | 615 | bool |
101 | + } | 616 | depends on I2C |
102 | dpy_gfx_update_full(s->con); | 617 | |
103 | } | 618 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
104 | 619 | index XXXXXXX..XXXXXXX 100644 | |
620 | --- a/hw/misc/meson.build | ||
621 | +++ b/hw/misc/meson.build | ||
622 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c | ||
623 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
624 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
625 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_R40', if_true: files('allwinner-r40-ccu.c')) | ||
626 | -softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
627 | +softmmu_ss.add(when: 'CONFIG_AXP2XX_PMU', if_true: files('axp2xx.c')) | ||
628 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
629 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
630 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) | ||
631 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
632 | index XXXXXXX..XXXXXXX 100644 | ||
633 | --- a/hw/misc/trace-events | ||
634 | +++ b/hw/misc/trace-events | ||
635 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" | ||
636 | avr_power_read(uint8_t value) "power_reduc read value:%u" | ||
637 | avr_power_write(uint8_t value) "power_reduc write value:%u" | ||
638 | |||
639 | -# axp209.c | ||
640 | -axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
641 | -axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 | ||
642 | -axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
643 | +# axp2xx | ||
644 | +axp2xx_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
645 | +axp2xx_select(uint8_t reg) "Accessing reg 0x%" PRIx8 | ||
646 | +axp2xx_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
647 | |||
648 | # eccmemctl.c | ||
649 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
105 | -- | 650 | -- |
106 | 2.20.1 | 651 | 2.34.1 |
107 | |||
108 | diff view generated by jsdifflib |
1 | From: Doug Evans <dje@google.com> | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | 2 | ||
3 | This is a 10/100 ethernet device that has several features. | 3 | Types of memory that the SDRAM controller supports are DDR2/DDR3 |
4 | Only the ones needed by the Linux driver have been implemented. | 4 | and capacities of up to 2GiB. This commit adds emulation support |
5 | See npcm7xx_emc.c for a list of unimplemented features. | 5 | of the Allwinner R40 SDRAM controller. |
6 | 6 | ||
7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 7 | This driver only support 256M, 512M and 1024M memory now. |
8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | 8 | |
9 | Signed-off-by: Doug Evans <dje@google.com> | 9 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> |
10 | Message-id: 20210218212453.831406-2-dje@google.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | include/hw/net/npcm7xx_emc.h | 286 ++++++++++++ | 12 | include/hw/arm/allwinner-r40.h | 13 +- |
14 | hw/net/npcm7xx_emc.c | 857 +++++++++++++++++++++++++++++++++++ | 13 | include/hw/misc/allwinner-r40-dramc.h | 108 ++++++ |
15 | hw/net/meson.build | 1 + | 14 | hw/arm/allwinner-r40.c | 21 +- |
16 | hw/net/trace-events | 17 + | 15 | hw/arm/bananapi_m2u.c | 7 + |
17 | 4 files changed, 1161 insertions(+) | 16 | hw/misc/allwinner-r40-dramc.c | 513 ++++++++++++++++++++++++++ |
18 | create mode 100644 include/hw/net/npcm7xx_emc.h | 17 | hw/misc/meson.build | 1 + |
19 | create mode 100644 hw/net/npcm7xx_emc.c | 18 | hw/misc/trace-events | 14 + |
19 | 7 files changed, 674 insertions(+), 3 deletions(-) | ||
20 | create mode 100644 include/hw/misc/allwinner-r40-dramc.h | ||
21 | create mode 100644 hw/misc/allwinner-r40-dramc.c | ||
20 | 22 | ||
21 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | 23 | diff --git a/include/hw/arm/allwinner-r40.h b/include/hw/arm/allwinner-r40.h |
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/include/hw/arm/allwinner-r40.h | ||
26 | +++ b/include/hw/arm/allwinner-r40.h | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | #include "hw/intc/arm_gic.h" | ||
29 | #include "hw/sd/allwinner-sdhost.h" | ||
30 | #include "hw/misc/allwinner-r40-ccu.h" | ||
31 | +#include "hw/misc/allwinner-r40-dramc.h" | ||
32 | #include "hw/i2c/allwinner-i2c.h" | ||
33 | #include "target/arm/cpu.h" | ||
34 | #include "sysemu/block-backend.h" | ||
35 | @@ -XXX,XX +XXX,XX @@ enum { | ||
36 | AW_R40_DEV_GIC_CPU, | ||
37 | AW_R40_DEV_GIC_HYP, | ||
38 | AW_R40_DEV_GIC_VCPU, | ||
39 | - AW_R40_DEV_SDRAM | ||
40 | + AW_R40_DEV_SDRAM, | ||
41 | + AW_R40_DEV_DRAMCOM, | ||
42 | + AW_R40_DEV_DRAMCTL, | ||
43 | + AW_R40_DEV_DRAMPHY, | ||
44 | }; | ||
45 | |||
46 | #define AW_R40_NUM_CPUS (4) | ||
47 | @@ -XXX,XX +XXX,XX @@ struct AwR40State { | ||
48 | DeviceState parent_obj; | ||
49 | /*< public >*/ | ||
50 | |||
51 | + /** Physical base address for start of RAM */ | ||
52 | + hwaddr ram_addr; | ||
53 | + | ||
54 | + /** Total RAM size in megabytes */ | ||
55 | + uint32_t ram_size; | ||
56 | + | ||
57 | ARMCPU cpus[AW_R40_NUM_CPUS]; | ||
58 | const hwaddr *memmap; | ||
59 | AwA10PITState timer; | ||
60 | AwSdHostState mmc[AW_R40_NUM_MMCS]; | ||
61 | AwR40ClockCtlState ccu; | ||
62 | + AwR40DramCtlState dramc; | ||
63 | AWI2CState i2c0; | ||
64 | GICState gic; | ||
65 | MemoryRegion sram_a1; | ||
66 | diff --git a/include/hw/misc/allwinner-r40-dramc.h b/include/hw/misc/allwinner-r40-dramc.h | ||
22 | new file mode 100644 | 67 | new file mode 100644 |
23 | index XXXXXXX..XXXXXXX | 68 | index XXXXXXX..XXXXXXX |
24 | --- /dev/null | 69 | --- /dev/null |
25 | +++ b/include/hw/net/npcm7xx_emc.h | 70 | +++ b/include/hw/misc/allwinner-r40-dramc.h |
26 | @@ -XXX,XX +XXX,XX @@ | 71 | @@ -XXX,XX +XXX,XX @@ |
27 | +/* | 72 | +/* |
28 | + * Nuvoton NPCM7xx EMC Module | 73 | + * Allwinner R40 SDRAM Controller emulation |
29 | + * | 74 | + * |
30 | + * Copyright 2020 Google LLC | 75 | + * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> |
31 | + * | 76 | + * |
32 | + * This program is free software; you can redistribute it and/or modify it | 77 | + * This program is free software: you can redistribute it and/or modify |
33 | + * under the terms of the GNU General Public License as published by the | 78 | + * it under the terms of the GNU General Public License as published by |
34 | + * Free Software Foundation; either version 2 of the License, or | 79 | + * the Free Software Foundation, either version 2 of the License, or |
35 | + * (at your option) any later version. | 80 | + * (at your option) any later version. |
36 | + * | 81 | + * |
37 | + * This program is distributed in the hope that it will be useful, but WITHOUT | 82 | + * This program is distributed in the hope that it will be useful, |
38 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 83 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
39 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | 84 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
40 | + * for more details. | 85 | + * GNU General Public License for more details. |
86 | + * | ||
87 | + * You should have received a copy of the GNU General Public License | ||
88 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
41 | + */ | 89 | + */ |
42 | + | 90 | + |
43 | +#ifndef NPCM7XX_EMC_H | 91 | +#ifndef HW_MISC_ALLWINNER_R40_DRAMC_H |
44 | +#define NPCM7XX_EMC_H | 92 | +#define HW_MISC_ALLWINNER_R40_DRAMC_H |
45 | + | 93 | + |
46 | +#include "hw/irq.h" | 94 | +#include "qom/object.h" |
47 | +#include "hw/sysbus.h" | 95 | +#include "hw/sysbus.h" |
48 | +#include "net/net.h" | 96 | +#include "exec/hwaddr.h" |
49 | + | 97 | + |
50 | +/* 32-bit register indices. */ | 98 | +/** |
51 | +enum NPCM7xxPWMRegister { | 99 | + * Constants |
52 | + /* Control registers. */ | 100 | + * @{ |
53 | + REG_CAMCMR, | 101 | + */ |
54 | + REG_CAMEN, | 102 | + |
55 | + | 103 | +/** Highest register address used by DRAMCOM module */ |
56 | + /* There are 16 CAMn[ML] registers. */ | 104 | +#define AW_R40_DRAMCOM_REGS_MAXADDR (0x804) |
57 | + REG_CAMM_BASE, | 105 | + |
58 | + REG_CAML_BASE, | 106 | +/** Total number of known DRAMCOM registers */ |
59 | + REG_CAMML_LAST = 0x21, | 107 | +#define AW_R40_DRAMCOM_REGS_NUM (AW_R40_DRAMCOM_REGS_MAXADDR / \ |
60 | + | 108 | + sizeof(uint32_t)) |
61 | + REG_TXDLSA = 0x22, | 109 | + |
62 | + REG_RXDLSA, | 110 | +/** Highest register address used by DRAMCTL module */ |
63 | + REG_MCMDR, | 111 | +#define AW_R40_DRAMCTL_REGS_MAXADDR (0x88c) |
64 | + REG_MIID, | 112 | + |
65 | + REG_MIIDA, | 113 | +/** Total number of known DRAMCTL registers */ |
66 | + REG_FFTCR, | 114 | +#define AW_R40_DRAMCTL_REGS_NUM (AW_R40_DRAMCTL_REGS_MAXADDR / \ |
67 | + REG_TSDR, | 115 | + sizeof(uint32_t)) |
68 | + REG_RSDR, | 116 | + |
69 | + REG_DMARFC, | 117 | +/** Highest register address used by DRAMPHY module */ |
70 | + REG_MIEN, | 118 | +#define AW_R40_DRAMPHY_REGS_MAXADDR (0x4) |
71 | + | 119 | + |
72 | + /* Status registers. */ | 120 | +/** Total number of known DRAMPHY registers */ |
73 | + REG_MISTA, | 121 | +#define AW_R40_DRAMPHY_REGS_NUM (AW_R40_DRAMPHY_REGS_MAXADDR / \ |
74 | + REG_MGSTA, | 122 | + sizeof(uint32_t)) |
75 | + REG_MPCNT, | 123 | + |
76 | + REG_MRPC, | 124 | +/** @} */ |
77 | + REG_MRPCC, | 125 | + |
78 | + REG_MREPC, | 126 | +/** |
79 | + REG_DMARFS, | 127 | + * Object model |
80 | + REG_CTXDSA, | 128 | + * @{ |
81 | + REG_CTXBSA, | 129 | + */ |
82 | + REG_CRXDSA, | 130 | + |
83 | + REG_CRXBSA, | 131 | +#define TYPE_AW_R40_DRAMC "allwinner-r40-dramc" |
84 | + | 132 | +OBJECT_DECLARE_SIMPLE_TYPE(AwR40DramCtlState, AW_R40_DRAMC) |
85 | + NPCM7XX_NUM_EMC_REGS, | 133 | + |
86 | +}; | 134 | +/** @} */ |
87 | + | 135 | + |
88 | +/* REG_CAMCMR fields */ | 136 | +/** |
89 | +/* Enable CAM Compare */ | 137 | + * Allwinner R40 SDRAM Controller object instance state. |
90 | +#define REG_CAMCMR_ECMP (1 << 4) | 138 | + */ |
91 | +/* Complement CAM Compare */ | 139 | +struct AwR40DramCtlState { |
92 | +#define REG_CAMCMR_CCAM (1 << 3) | ||
93 | +/* Accept Broadcast Packet */ | ||
94 | +#define REG_CAMCMR_ABP (1 << 2) | ||
95 | +/* Accept Multicast Packet */ | ||
96 | +#define REG_CAMCMR_AMP (1 << 1) | ||
97 | +/* Accept Unicast Packet */ | ||
98 | +#define REG_CAMCMR_AUP (1 << 0) | ||
99 | + | ||
100 | +/* REG_MCMDR fields */ | ||
101 | +/* Software Reset */ | ||
102 | +#define REG_MCMDR_SWR (1 << 24) | ||
103 | +/* Internal Loopback Select */ | ||
104 | +#define REG_MCMDR_LBK (1 << 21) | ||
105 | +/* Operation Mode Select */ | ||
106 | +#define REG_MCMDR_OPMOD (1 << 20) | ||
107 | +/* Enable MDC Clock Generation */ | ||
108 | +#define REG_MCMDR_ENMDC (1 << 19) | ||
109 | +/* Full-Duplex Mode Select */ | ||
110 | +#define REG_MCMDR_FDUP (1 << 18) | ||
111 | +/* Enable SQE Checking */ | ||
112 | +#define REG_MCMDR_ENSEQ (1 << 17) | ||
113 | +/* Send PAUSE Frame */ | ||
114 | +#define REG_MCMDR_SDPZ (1 << 16) | ||
115 | +/* No Defer */ | ||
116 | +#define REG_MCMDR_NDEF (1 << 9) | ||
117 | +/* Frame Transmission On */ | ||
118 | +#define REG_MCMDR_TXON (1 << 8) | ||
119 | +/* Strip CRC Checksum */ | ||
120 | +#define REG_MCMDR_SPCRC (1 << 5) | ||
121 | +/* Accept CRC Error Packet */ | ||
122 | +#define REG_MCMDR_AEP (1 << 4) | ||
123 | +/* Accept Control Packet */ | ||
124 | +#define REG_MCMDR_ACP (1 << 3) | ||
125 | +/* Accept Runt Packet */ | ||
126 | +#define REG_MCMDR_ARP (1 << 2) | ||
127 | +/* Accept Long Packet */ | ||
128 | +#define REG_MCMDR_ALP (1 << 1) | ||
129 | +/* Frame Reception On */ | ||
130 | +#define REG_MCMDR_RXON (1 << 0) | ||
131 | + | ||
132 | +/* REG_MIEN fields */ | ||
133 | +/* Enable Transmit Descriptor Unavailable Interrupt */ | ||
134 | +#define REG_MIEN_ENTDU (1 << 23) | ||
135 | +/* Enable Transmit Completion Interrupt */ | ||
136 | +#define REG_MIEN_ENTXCP (1 << 18) | ||
137 | +/* Enable Transmit Interrupt */ | ||
138 | +#define REG_MIEN_ENTXINTR (1 << 16) | ||
139 | +/* Enable Receive Descriptor Unavailable Interrupt */ | ||
140 | +#define REG_MIEN_ENRDU (1 << 10) | ||
141 | +/* Enable Receive Good Interrupt */ | ||
142 | +#define REG_MIEN_ENRXGD (1 << 4) | ||
143 | +/* Enable Receive Interrupt */ | ||
144 | +#define REG_MIEN_ENRXINTR (1 << 0) | ||
145 | + | ||
146 | +/* REG_MISTA fields */ | ||
147 | +/* TODO: Add error fields and support simulated errors? */ | ||
148 | +/* Transmit Bus Error Interrupt */ | ||
149 | +#define REG_MISTA_TXBERR (1 << 24) | ||
150 | +/* Transmit Descriptor Unavailable Interrupt */ | ||
151 | +#define REG_MISTA_TDU (1 << 23) | ||
152 | +/* Transmit Completion Interrupt */ | ||
153 | +#define REG_MISTA_TXCP (1 << 18) | ||
154 | +/* Transmit Interrupt */ | ||
155 | +#define REG_MISTA_TXINTR (1 << 16) | ||
156 | +/* Receive Bus Error Interrupt */ | ||
157 | +#define REG_MISTA_RXBERR (1 << 11) | ||
158 | +/* Receive Descriptor Unavailable Interrupt */ | ||
159 | +#define REG_MISTA_RDU (1 << 10) | ||
160 | +/* DMA Early Notification Interrupt */ | ||
161 | +#define REG_MISTA_DENI (1 << 9) | ||
162 | +/* Maximum Frame Length Interrupt */ | ||
163 | +#define REG_MISTA_DFOI (1 << 8) | ||
164 | +/* Receive Good Interrupt */ | ||
165 | +#define REG_MISTA_RXGD (1 << 4) | ||
166 | +/* Packet Too Long Interrupt */ | ||
167 | +#define REG_MISTA_PTLE (1 << 3) | ||
168 | +/* Receive Interrupt */ | ||
169 | +#define REG_MISTA_RXINTR (1 << 0) | ||
170 | + | ||
171 | +/* REG_MGSTA fields */ | ||
172 | +/* Transmission Halted */ | ||
173 | +#define REG_MGSTA_TXHA (1 << 11) | ||
174 | +/* Receive Halted */ | ||
175 | +#define REG_MGSTA_RXHA (1 << 11) | ||
176 | + | ||
177 | +/* REG_DMARFC fields */ | ||
178 | +/* Maximum Receive Frame Length */ | ||
179 | +#define REG_DMARFC_RXMS(word) extract32((word), 0, 16) | ||
180 | + | ||
181 | +/* REG MIIDA fields */ | ||
182 | +/* Busy Bit */ | ||
183 | +#define REG_MIIDA_BUSY (1 << 17) | ||
184 | + | ||
185 | +/* Transmit and receive descriptors */ | ||
186 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; | ||
187 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; | ||
188 | + | ||
189 | +struct NPCM7xxEMCTxDesc { | ||
190 | + uint32_t flags; | ||
191 | + uint32_t txbsa; | ||
192 | + uint32_t status_and_length; | ||
193 | + uint32_t ntxdsa; | ||
194 | +}; | ||
195 | + | ||
196 | +struct NPCM7xxEMCRxDesc { | ||
197 | + uint32_t status_and_length; | ||
198 | + uint32_t rxbsa; | ||
199 | + uint32_t reserved; | ||
200 | + uint32_t nrxdsa; | ||
201 | +}; | ||
202 | + | ||
203 | +/* NPCM7xxEMCTxDesc.flags values */ | ||
204 | +/* Owner: 0 = cpu, 1 = emc */ | ||
205 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | ||
206 | +/* Transmit interrupt enable */ | ||
207 | +#define TX_DESC_FLAG_INTEN (1 << 2) | ||
208 | +/* CRC append */ | ||
209 | +#define TX_DESC_FLAG_CRCAPP (1 << 1) | ||
210 | +/* Padding enable */ | ||
211 | +#define TX_DESC_FLAG_PADEN (1 << 0) | ||
212 | + | ||
213 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | ||
214 | +/* Collision count */ | ||
215 | +#define TX_DESC_STATUS_CCNT_SHIFT 28 | ||
216 | +#define TX_DESC_STATUS_CCNT_BITSIZE 4 | ||
217 | +/* SQE error */ | ||
218 | +#define TX_DESC_STATUS_SQE (1 << 26) | ||
219 | +/* Transmission paused */ | ||
220 | +#define TX_DESC_STATUS_PAU (1 << 25) | ||
221 | +/* P transmission halted */ | ||
222 | +#define TX_DESC_STATUS_TXHA (1 << 24) | ||
223 | +/* Late collision */ | ||
224 | +#define TX_DESC_STATUS_LC (1 << 23) | ||
225 | +/* Transmission abort */ | ||
226 | +#define TX_DESC_STATUS_TXABT (1 << 22) | ||
227 | +/* No carrier sense */ | ||
228 | +#define TX_DESC_STATUS_NCS (1 << 21) | ||
229 | +/* Defer exceed */ | ||
230 | +#define TX_DESC_STATUS_EXDEF (1 << 20) | ||
231 | +/* Transmission complete */ | ||
232 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
233 | +/* Transmission deferred */ | ||
234 | +#define TX_DESC_STATUS_DEF (1 << 17) | ||
235 | +/* Transmit interrupt */ | ||
236 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
237 | + | ||
238 | +#define TX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
239 | + | ||
240 | +/* Transmit buffer start address */ | ||
241 | +#define TX_DESC_TXBSA(word) ((uint32_t) (word) & ~3u) | ||
242 | + | ||
243 | +/* Next transmit descriptor start address */ | ||
244 | +#define TX_DESC_NTXDSA(word) ((uint32_t) (word) & ~3u) | ||
245 | + | ||
246 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
247 | +/* Owner: 0b00 = cpu, 0b01 = undefined, 0b10 = emc, 0b11 = undefined */ | ||
248 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
249 | +#define RX_DESC_STATUS_OWNER_BITSIZE 2 | ||
250 | +#define RX_DESC_STATUS_OWNER_MASK (3 << RX_DESC_STATUS_OWNER_SHIFT) | ||
251 | +/* Runt packet */ | ||
252 | +#define RX_DESC_STATUS_RP (1 << 22) | ||
253 | +/* Alignment error */ | ||
254 | +#define RX_DESC_STATUS_ALIE (1 << 21) | ||
255 | +/* Frame reception complete */ | ||
256 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
257 | +/* Packet too long */ | ||
258 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
259 | +/* CRC error */ | ||
260 | +#define RX_DESC_STATUS_CRCE (1 << 17) | ||
261 | +/* Receive interrupt */ | ||
262 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
263 | + | ||
264 | +#define RX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
265 | + | ||
266 | +/* Receive buffer start address */ | ||
267 | +#define RX_DESC_RXBSA(word) ((uint32_t) (word) & ~3u) | ||
268 | + | ||
269 | +/* Next receive descriptor start address */ | ||
270 | +#define RX_DESC_NRXDSA(word) ((uint32_t) (word) & ~3u) | ||
271 | + | ||
272 | +/* Minimum packet length, when TX_DESC_FLAG_PADEN is set. */ | ||
273 | +#define MIN_PACKET_LENGTH 64 | ||
274 | + | ||
275 | +struct NPCM7xxEMCState { | ||
276 | + /*< private >*/ | 140 | + /*< private >*/ |
277 | + SysBusDevice parent; | 141 | + SysBusDevice parent_obj; |
278 | + /*< public >*/ | 142 | + /*< public >*/ |
279 | + | 143 | + |
280 | + MemoryRegion iomem; | 144 | + /** Physical base address for start of RAM */ |
281 | + | 145 | + hwaddr ram_addr; |
282 | + qemu_irq tx_irq; | 146 | + |
283 | + qemu_irq rx_irq; | 147 | + /** Total RAM size in megabytes */ |
284 | + | 148 | + uint32_t ram_size; |
285 | + NICState *nic; | 149 | + |
286 | + NICConf conf; | 150 | + uint8_t set_row_bits; |
287 | + | 151 | + uint8_t set_bank_bits; |
288 | + /* 0 or 1, for log messages */ | 152 | + uint8_t set_col_bits; |
289 | + uint8_t emc_num; | 153 | + |
290 | + | 154 | + /** |
291 | + uint32_t regs[NPCM7XX_NUM_EMC_REGS]; | 155 | + * @name Memory Regions |
292 | + | 156 | + * @{ |
293 | + /* | ||
294 | + * tx is active. Set to true by TSDR and then switches off when out of | ||
295 | + * descriptors. If the TXON bit in REG_MCMDR is off then this is off. | ||
296 | + */ | 157 | + */ |
297 | + bool tx_active; | 158 | + MemoryRegion dramcom_iomem; /**< DRAMCOM module I/O registers */ |
298 | + | 159 | + MemoryRegion dramctl_iomem; /**< DRAMCTL module I/O registers */ |
299 | + /* | 160 | + MemoryRegion dramphy_iomem; /**< DRAMPHY module I/O registers */ |
300 | + * rx is active. Set to true by RSDR and then switches off when out of | 161 | + MemoryRegion dram_high; /**< The high 1G dram for dualrank detect */ |
301 | + * descriptors. If the RXON bit in REG_MCMDR is off then this is off. | 162 | + MemoryRegion detect_cells; /**< DRAM memory cells for auto detect */ |
163 | + | ||
164 | + /** @} */ | ||
165 | + | ||
166 | + /** | ||
167 | + * @name Hardware Registers | ||
168 | + * @{ | ||
302 | + */ | 169 | + */ |
303 | + bool rx_active; | 170 | + |
304 | +}; | 171 | + uint32_t dramcom[AW_R40_DRAMCOM_REGS_NUM]; /**< DRAMCOM registers */ |
305 | + | 172 | + uint32_t dramctl[AW_R40_DRAMCTL_REGS_NUM]; /**< DRAMCTL registers */ |
306 | +typedef struct NPCM7xxEMCState NPCM7xxEMCState; | 173 | + uint32_t dramphy[AW_R40_DRAMPHY_REGS_NUM] ;/**< DRAMPHY registers */ |
307 | + | 174 | + |
308 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" | 175 | + /** @} */ |
309 | +#define NPCM7XX_EMC(obj) \ | 176 | + |
310 | + OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | 177 | +}; |
311 | + | 178 | + |
312 | +#endif /* NPCM7XX_EMC_H */ | 179 | +#endif /* HW_MISC_ALLWINNER_R40_DRAMC_H */ |
313 | diff --git a/hw/net/npcm7xx_emc.c b/hw/net/npcm7xx_emc.c | 180 | diff --git a/hw/arm/allwinner-r40.c b/hw/arm/allwinner-r40.c |
181 | index XXXXXXX..XXXXXXX 100644 | ||
182 | --- a/hw/arm/allwinner-r40.c | ||
183 | +++ b/hw/arm/allwinner-r40.c | ||
184 | @@ -XXX,XX +XXX,XX @@ | ||
185 | #include "hw/loader.h" | ||
186 | #include "sysemu/sysemu.h" | ||
187 | #include "hw/arm/allwinner-r40.h" | ||
188 | +#include "hw/misc/allwinner-r40-dramc.h" | ||
189 | |||
190 | /* Memory map */ | ||
191 | const hwaddr allwinner_r40_memmap[] = { | ||
192 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_r40_memmap[] = { | ||
193 | [AW_R40_DEV_UART6] = 0x01c29800, | ||
194 | [AW_R40_DEV_UART7] = 0x01c29c00, | ||
195 | [AW_R40_DEV_TWI0] = 0x01c2ac00, | ||
196 | + [AW_R40_DEV_DRAMCOM] = 0x01c62000, | ||
197 | + [AW_R40_DEV_DRAMCTL] = 0x01c63000, | ||
198 | + [AW_R40_DEV_DRAMPHY] = 0x01c65000, | ||
199 | [AW_R40_DEV_GIC_DIST] = 0x01c81000, | ||
200 | [AW_R40_DEV_GIC_CPU] = 0x01c82000, | ||
201 | [AW_R40_DEV_GIC_HYP] = 0x01c84000, | ||
202 | @@ -XXX,XX +XXX,XX @@ static struct AwR40Unimplemented r40_unimplemented[] = { | ||
203 | { "gpu", 0x01c40000, 64 * KiB }, | ||
204 | { "gmac", 0x01c50000, 64 * KiB }, | ||
205 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
206 | - { "dram-com", 0x01c62000, 4 * KiB }, | ||
207 | - { "dram-ctl", 0x01c63000, 4 * KiB }, | ||
208 | { "tcon-top", 0x01c70000, 4 * KiB }, | ||
209 | { "lcd0", 0x01c71000, 4 * KiB }, | ||
210 | { "lcd1", 0x01c72000, 4 * KiB }, | ||
211 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_init(Object *obj) | ||
212 | } | ||
213 | |||
214 | object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C_SUN6I); | ||
215 | + | ||
216 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_R40_DRAMC); | ||
217 | + object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), | ||
218 | + "ram-addr"); | ||
219 | + object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
220 | + "ram-size"); | ||
221 | } | ||
222 | |||
223 | static void allwinner_r40_realize(DeviceState *dev, Error **errp) | ||
224 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_realize(DeviceState *dev, Error **errp) | ||
225 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, | ||
226 | qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_TWI0)); | ||
227 | |||
228 | + /* DRAMC */ | ||
229 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
230 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, | ||
231 | + s->memmap[AW_R40_DEV_DRAMCOM]); | ||
232 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, | ||
233 | + s->memmap[AW_R40_DEV_DRAMCTL]); | ||
234 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, | ||
235 | + s->memmap[AW_R40_DEV_DRAMPHY]); | ||
236 | + | ||
237 | /* Unimplemented devices */ | ||
238 | for (i = 0; i < ARRAY_SIZE(r40_unimplemented); i++) { | ||
239 | create_unimplemented_device(r40_unimplemented[i].device_name, | ||
240 | diff --git a/hw/arm/bananapi_m2u.c b/hw/arm/bananapi_m2u.c | ||
241 | index XXXXXXX..XXXXXXX 100644 | ||
242 | --- a/hw/arm/bananapi_m2u.c | ||
243 | +++ b/hw/arm/bananapi_m2u.c | ||
244 | @@ -XXX,XX +XXX,XX @@ static void bpim2u_init(MachineState *machine) | ||
245 | object_property_set_int(OBJECT(r40), "clk1-freq", 24 * 1000 * 1000, | ||
246 | &error_abort); | ||
247 | |||
248 | + /* DRAMC */ | ||
249 | + r40->ram_size = machine->ram_size / MiB; | ||
250 | + object_property_set_uint(OBJECT(r40), "ram-addr", | ||
251 | + r40->memmap[AW_R40_DEV_SDRAM], &error_abort); | ||
252 | + object_property_set_int(OBJECT(r40), "ram-size", | ||
253 | + r40->ram_size, &error_abort); | ||
254 | + | ||
255 | /* Mark R40 object realized */ | ||
256 | qdev_realize(DEVICE(r40), NULL, &error_abort); | ||
257 | |||
258 | diff --git a/hw/misc/allwinner-r40-dramc.c b/hw/misc/allwinner-r40-dramc.c | ||
314 | new file mode 100644 | 259 | new file mode 100644 |
315 | index XXXXXXX..XXXXXXX | 260 | index XXXXXXX..XXXXXXX |
316 | --- /dev/null | 261 | --- /dev/null |
317 | +++ b/hw/net/npcm7xx_emc.c | 262 | +++ b/hw/misc/allwinner-r40-dramc.c |
318 | @@ -XXX,XX +XXX,XX @@ | 263 | @@ -XXX,XX +XXX,XX @@ |
319 | +/* | 264 | +/* |
320 | + * Nuvoton NPCM7xx EMC Module | 265 | + * Allwinner R40 SDRAM Controller emulation |
321 | + * | 266 | + * |
322 | + * Copyright 2020 Google LLC | 267 | + * CCopyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> |
323 | + * | 268 | + * |
324 | + * This program is free software; you can redistribute it and/or modify it | 269 | + * This program is free software: you can redistribute it and/or modify |
325 | + * under the terms of the GNU General Public License as published by the | 270 | + * it under the terms of the GNU General Public License as published by |
326 | + * Free Software Foundation; either version 2 of the License, or | 271 | + * the Free Software Foundation, either version 2 of the License, or |
327 | + * (at your option) any later version. | 272 | + * (at your option) any later version. |
328 | + * | 273 | + * |
329 | + * This program is distributed in the hope that it will be useful, but WITHOUT | 274 | + * This program is distributed in the hope that it will be useful, |
330 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 275 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
331 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | 276 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
332 | + * for more details. | 277 | + * GNU General Public License for more details. |
333 | + * | 278 | + * |
334 | + * Unsupported/unimplemented features: | 279 | + * You should have received a copy of the GNU General Public License |
335 | + * - MCMDR.FDUP (full duplex) is ignored, half duplex is not supported | 280 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
336 | + * - Only CAM0 is supported, CAM[1-15] are not | ||
337 | + * - writes to CAMEN.[1-15] are ignored, these bits always read as zeroes | ||
338 | + * - MII is not implemented, MIIDA.BUSY and MIID always return zero | ||
339 | + * - MCMDR.LBK is not implemented | ||
340 | + * - MCMDR.{OPMOD,ENSQE,AEP,ARP} are not supported | ||
341 | + * - H/W FIFOs are not supported, MCMDR.FFTCR is ignored | ||
342 | + * - MGSTA.SQE is not supported | ||
343 | + * - pause and control frames are not implemented | ||
344 | + * - MGSTA.CCNT is not supported | ||
345 | + * - MPCNT, DMARFS are not implemented | ||
346 | + */ | 281 | + */ |
347 | + | 282 | + |
348 | +#include "qemu/osdep.h" | 283 | +#include "qemu/osdep.h" |
349 | + | 284 | +#include "qemu/units.h" |
350 | +/* For crc32 */ | 285 | +#include "qemu/error-report.h" |
351 | +#include <zlib.h> | 286 | +#include "hw/sysbus.h" |
352 | + | ||
353 | +#include "qemu-common.h" | ||
354 | +#include "hw/irq.h" | ||
355 | +#include "hw/qdev-clock.h" | ||
356 | +#include "hw/qdev-properties.h" | ||
357 | +#include "hw/net/npcm7xx_emc.h" | ||
358 | +#include "net/eth.h" | ||
359 | +#include "migration/vmstate.h" | 287 | +#include "migration/vmstate.h" |
360 | +#include "qemu/bitops.h" | ||
361 | +#include "qemu/error-report.h" | ||
362 | +#include "qemu/log.h" | 288 | +#include "qemu/log.h" |
363 | +#include "qemu/module.h" | 289 | +#include "qemu/module.h" |
364 | +#include "qemu/units.h" | 290 | +#include "exec/address-spaces.h" |
365 | +#include "sysemu/dma.h" | 291 | +#include "hw/qdev-properties.h" |
292 | +#include "qapi/error.h" | ||
293 | +#include "qemu/bitops.h" | ||
294 | +#include "hw/misc/allwinner-r40-dramc.h" | ||
366 | +#include "trace.h" | 295 | +#include "trace.h" |
367 | + | 296 | + |
368 | +#define CRC_LENGTH 4 | 297 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
298 | + | ||
299 | +/* DRAMCOM register offsets */ | ||
300 | +enum { | ||
301 | + REG_DRAMCOM_CR = 0x0000, /* Control Register */ | ||
302 | +}; | ||
303 | + | ||
304 | +/* DRAMCOMM register flags */ | ||
305 | +enum { | ||
306 | + REG_DRAMCOM_CR_DUAL_RANK = (1 << 0), | ||
307 | +}; | ||
308 | + | ||
309 | +/* DRAMCTL register offsets */ | ||
310 | +enum { | ||
311 | + REG_DRAMCTL_PIR = 0x0000, /* PHY Initialization Register */ | ||
312 | + REG_DRAMCTL_PGSR = 0x0010, /* PHY General Status Register */ | ||
313 | + REG_DRAMCTL_STATR = 0x0018, /* Status Register */ | ||
314 | + REG_DRAMCTL_PGCR = 0x0100, /* PHY general configuration registers */ | ||
315 | +}; | ||
316 | + | ||
317 | +/* DRAMCTL register flags */ | ||
318 | +enum { | ||
319 | + REG_DRAMCTL_PGSR_INITDONE = (1 << 0), | ||
320 | + REG_DRAMCTL_PGSR_READ_TIMEOUT = (1 << 13), | ||
321 | + REG_DRAMCTL_PGCR_ENABLE_READ_TIMEOUT = (1 << 25), | ||
322 | +}; | ||
323 | + | ||
324 | +enum { | ||
325 | + REG_DRAMCTL_STATR_ACTIVE = (1 << 0), | ||
326 | +}; | ||
327 | + | ||
328 | +#define DRAM_MAX_ROW_BITS 16 | ||
329 | +#define DRAM_MAX_COL_BITS 13 /* 8192 */ | ||
330 | +#define DRAM_MAX_BANK 3 | ||
331 | + | ||
332 | +static uint64_t dram_autodetect_cells[DRAM_MAX_ROW_BITS] | ||
333 | + [DRAM_MAX_BANK] | ||
334 | + [DRAM_MAX_COL_BITS]; | ||
335 | +struct VirtualDDRChip { | ||
336 | + uint32_t ram_size; | ||
337 | + uint8_t bank_bits; | ||
338 | + uint8_t row_bits; | ||
339 | + uint8_t col_bits; | ||
340 | +}; | ||
369 | + | 341 | + |
370 | +/* | 342 | +/* |
371 | + * The maximum size of a (layer 2) ethernet frame as defined by 802.3. | 343 | + * Only power of 2 RAM sizes from 256MiB up to 2048MiB are supported, |
372 | + * 1518 = 6(dest macaddr) + 6(src macaddr) + 2(proto) + 4(crc) + 1500(payload) | 344 | + * 2GiB memory is not supported due to dual rank feature. |
373 | + * This does not include an additional 4 for the vlan field (802.1q). | ||
374 | + */ | 345 | + */ |
375 | +#define MAX_ETH_FRAME_SIZE 1518 | 346 | +static const struct VirtualDDRChip dummy_ddr_chips[] = { |
376 | + | 347 | + { |
377 | +static const char *emc_reg_name(int regno) | 348 | + .ram_size = 256, |
378 | +{ | 349 | + .bank_bits = 3, |
379 | +#define REG(name) case REG_ ## name: return #name; | 350 | + .row_bits = 12, |
380 | + switch (regno) { | 351 | + .col_bits = 13, |
381 | + REG(CAMCMR) | 352 | + }, { |
382 | + REG(CAMEN) | 353 | + .ram_size = 512, |
383 | + REG(TXDLSA) | 354 | + .bank_bits = 3, |
384 | + REG(RXDLSA) | 355 | + .row_bits = 13, |
385 | + REG(MCMDR) | 356 | + .col_bits = 13, |
386 | + REG(MIID) | 357 | + }, { |
387 | + REG(MIIDA) | 358 | + .ram_size = 1024, |
388 | + REG(FFTCR) | 359 | + .bank_bits = 3, |
389 | + REG(TSDR) | 360 | + .row_bits = 14, |
390 | + REG(RSDR) | 361 | + .col_bits = 13, |
391 | + REG(DMARFC) | 362 | + }, { |
392 | + REG(MIEN) | 363 | + 0 |
393 | + REG(MISTA) | 364 | + } |
394 | + REG(MGSTA) | 365 | +}; |
395 | + REG(MPCNT) | 366 | + |
396 | + REG(MRPC) | 367 | +static const struct VirtualDDRChip *get_match_ddr(uint32_t ram_size) |
397 | + REG(MRPCC) | 368 | +{ |
398 | + REG(MREPC) | 369 | + const struct VirtualDDRChip *ddr; |
399 | + REG(DMARFS) | 370 | + |
400 | + REG(CTXDSA) | 371 | + for (ddr = &dummy_ddr_chips[0]; ddr->ram_size; ddr++) { |
401 | + REG(CTXBSA) | 372 | + if (ddr->ram_size == ram_size) { |
402 | + REG(CRXDSA) | 373 | + return ddr; |
403 | + REG(CRXBSA) | ||
404 | + case REG_CAMM_BASE + 0: return "CAM0M"; | ||
405 | + case REG_CAML_BASE + 0: return "CAM0L"; | ||
406 | + case REG_CAMM_BASE + 2 ... REG_CAMML_LAST: | ||
407 | + /* Only CAM0 is supported, fold the others into something simple. */ | ||
408 | + if (regno & 1) { | ||
409 | + return "CAM<n>L"; | ||
410 | + } else { | ||
411 | + return "CAM<n>M"; | ||
412 | + } | 374 | + } |
413 | + default: return "UNKNOWN"; | 375 | + } |
414 | + } | 376 | + |
415 | +#undef REG | 377 | + return NULL; |
416 | +} | 378 | +} |
417 | + | 379 | + |
418 | +static void emc_reset(NPCM7xxEMCState *emc) | 380 | +static uint64_t *address_to_autodetect_cells(AwR40DramCtlState *s, |
419 | +{ | 381 | + const struct VirtualDDRChip *ddr, |
420 | + trace_npcm7xx_emc_reset(emc->emc_num); | 382 | + uint32_t offset) |
421 | + | 383 | +{ |
422 | + memset(&emc->regs[0], 0, sizeof(emc->regs)); | 384 | + int row_index = 0, bank_index = 0, col_index = 0; |
423 | + | 385 | + uint32_t row_addr, bank_addr, col_addr; |
424 | + /* These regs have non-zero reset values. */ | 386 | + |
425 | + emc->regs[REG_TXDLSA] = 0xfffffffc; | 387 | + row_addr = extract32(offset, s->set_col_bits + s->set_bank_bits, |
426 | + emc->regs[REG_RXDLSA] = 0xfffffffc; | 388 | + s->set_row_bits); |
427 | + emc->regs[REG_MIIDA] = 0x00900000; | 389 | + bank_addr = extract32(offset, s->set_col_bits, s->set_bank_bits); |
428 | + emc->regs[REG_FFTCR] = 0x0101; | 390 | + col_addr = extract32(offset, 0, s->set_col_bits); |
429 | + emc->regs[REG_DMARFC] = 0x0800; | 391 | + |
430 | + emc->regs[REG_MPCNT] = 0x7fff; | 392 | + for (int i = 0; i < ddr->row_bits; i++) { |
431 | + | 393 | + if (row_addr & BIT(i)) { |
432 | + emc->tx_active = false; | 394 | + row_index = i; |
433 | + emc->rx_active = false; | 395 | + } |
434 | +} | 396 | + } |
435 | + | 397 | + |
436 | +static void npcm7xx_emc_reset(DeviceState *dev) | 398 | + for (int i = 0; i < ddr->bank_bits; i++) { |
437 | +{ | 399 | + if (bank_addr & BIT(i)) { |
438 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | 400 | + bank_index = i; |
439 | + emc_reset(emc); | 401 | + } |
440 | +} | 402 | + } |
441 | + | 403 | + |
442 | +static void emc_soft_reset(NPCM7xxEMCState *emc) | 404 | + for (int i = 0; i < ddr->col_bits; i++) { |
443 | +{ | 405 | + if (col_addr & BIT(i)) { |
444 | + /* | 406 | + col_index = i; |
445 | + * The docs say at least MCMDR.{LBK,OPMOD} bits are not changed during a | 407 | + } |
446 | + * soft reset, but does not go into further detail. For now, KISS. | 408 | + } |
447 | + */ | 409 | + |
448 | + uint32_t mcmdr = emc->regs[REG_MCMDR]; | 410 | + trace_allwinner_r40_dramc_offset_to_cell(offset, row_index, bank_index, |
449 | + emc_reset(emc); | 411 | + col_index); |
450 | + emc->regs[REG_MCMDR] = mcmdr & (REG_MCMDR_LBK | REG_MCMDR_OPMOD); | 412 | + return &dram_autodetect_cells[row_index][bank_index][col_index]; |
451 | + | 413 | +} |
452 | + qemu_set_irq(emc->tx_irq, 0); | 414 | + |
453 | + qemu_set_irq(emc->rx_irq, 0); | 415 | +static void allwinner_r40_dramc_map_rows(AwR40DramCtlState *s, uint8_t row_bits, |
454 | +} | 416 | + uint8_t bank_bits, uint8_t col_bits) |
455 | + | 417 | +{ |
456 | +static void emc_set_link(NetClientState *nc) | 418 | + const struct VirtualDDRChip *ddr = get_match_ddr(s->ram_size); |
457 | +{ | 419 | + bool enable_detect_cells; |
458 | + /* Nothing to do yet. */ | 420 | + |
459 | +} | 421 | + trace_allwinner_r40_dramc_map_rows(row_bits, bank_bits, col_bits); |
460 | + | 422 | + |
461 | +/* MISTA.TXINTR is the union of the individual bits with their enables. */ | 423 | + if (!ddr) { |
462 | +static void emc_update_mista_txintr(NPCM7xxEMCState *emc) | 424 | + return; |
463 | +{ | 425 | + } |
464 | + /* Only look at the bits we support. */ | 426 | + |
465 | + uint32_t mask = (REG_MISTA_TXBERR | | 427 | + s->set_row_bits = row_bits; |
466 | + REG_MISTA_TDU | | 428 | + s->set_bank_bits = bank_bits; |
467 | + REG_MISTA_TXCP); | 429 | + s->set_col_bits = col_bits; |
468 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { | 430 | + |
469 | + emc->regs[REG_MISTA] |= REG_MISTA_TXINTR; | 431 | + enable_detect_cells = ddr->bank_bits != bank_bits |
432 | + || ddr->row_bits != row_bits | ||
433 | + || ddr->col_bits != col_bits; | ||
434 | + | ||
435 | + if (enable_detect_cells) { | ||
436 | + trace_allwinner_r40_dramc_detect_cells_enable(); | ||
470 | + } else { | 437 | + } else { |
471 | + emc->regs[REG_MISTA] &= ~REG_MISTA_TXINTR; | 438 | + trace_allwinner_r40_dramc_detect_cells_disable(); |
472 | + } | 439 | + } |
473 | +} | 440 | + |
474 | + | 441 | + memory_region_set_enabled(&s->detect_cells, enable_detect_cells); |
475 | +/* MISTA.RXINTR is the union of the individual bits with their enables. */ | 442 | +} |
476 | +static void emc_update_mista_rxintr(NPCM7xxEMCState *emc) | 443 | + |
477 | +{ | 444 | +static uint64_t allwinner_r40_dramcom_read(void *opaque, hwaddr offset, |
478 | + /* Only look at the bits we support. */ | 445 | + unsigned size) |
479 | + uint32_t mask = (REG_MISTA_RXBERR | | 446 | +{ |
480 | + REG_MISTA_RDU | | 447 | + const AwR40DramCtlState *s = AW_R40_DRAMC(opaque); |
481 | + REG_MISTA_RXGD); | 448 | + const uint32_t idx = REG_INDEX(offset); |
482 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { | 449 | + |
483 | + emc->regs[REG_MISTA] |= REG_MISTA_RXINTR; | 450 | + if (idx >= AW_R40_DRAMCOM_REGS_NUM) { |
484 | + } else { | 451 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
485 | + emc->regs[REG_MISTA] &= ~REG_MISTA_RXINTR; | 452 | + __func__, (uint32_t)offset); |
486 | + } | 453 | + return 0; |
487 | +} | 454 | + } |
488 | + | 455 | + |
489 | +/* N.B. emc_update_mista_txintr must have already been called. */ | 456 | + trace_allwinner_r40_dramcom_read(offset, s->dramcom[idx], size); |
490 | +static void emc_update_tx_irq(NPCM7xxEMCState *emc) | 457 | + return s->dramcom[idx]; |
491 | +{ | 458 | +} |
492 | + int level = !!(emc->regs[REG_MISTA] & | 459 | + |
493 | + emc->regs[REG_MIEN] & | 460 | +static void allwinner_r40_dramcom_write(void *opaque, hwaddr offset, |
494 | + REG_MISTA_TXINTR); | 461 | + uint64_t val, unsigned size) |
495 | + trace_npcm7xx_emc_update_tx_irq(level); | 462 | +{ |
496 | + qemu_set_irq(emc->tx_irq, level); | 463 | + AwR40DramCtlState *s = AW_R40_DRAMC(opaque); |
497 | +} | 464 | + const uint32_t idx = REG_INDEX(offset); |
498 | + | 465 | + |
499 | +/* N.B. emc_update_mista_rxintr must have already been called. */ | 466 | + trace_allwinner_r40_dramcom_write(offset, val, size); |
500 | +static void emc_update_rx_irq(NPCM7xxEMCState *emc) | 467 | + |
501 | +{ | 468 | + if (idx >= AW_R40_DRAMCOM_REGS_NUM) { |
502 | + int level = !!(emc->regs[REG_MISTA] & | 469 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
503 | + emc->regs[REG_MIEN] & | 470 | + __func__, (uint32_t)offset); |
504 | + REG_MISTA_RXINTR); | ||
505 | + trace_npcm7xx_emc_update_rx_irq(level); | ||
506 | + qemu_set_irq(emc->rx_irq, level); | ||
507 | +} | ||
508 | + | ||
509 | +/* Update IRQ states due to changes in MIEN,MISTA. */ | ||
510 | +static void emc_update_irq_from_reg_change(NPCM7xxEMCState *emc) | ||
511 | +{ | ||
512 | + emc_update_mista_txintr(emc); | ||
513 | + emc_update_tx_irq(emc); | ||
514 | + | ||
515 | + emc_update_mista_rxintr(emc); | ||
516 | + emc_update_rx_irq(emc); | ||
517 | +} | ||
518 | + | ||
519 | +static int emc_read_tx_desc(dma_addr_t addr, NPCM7xxEMCTxDesc *desc) | ||
520 | +{ | ||
521 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" | ||
523 | + HWADDR_PRIx "\n", __func__, addr); | ||
524 | + return -1; | ||
525 | + } | ||
526 | + desc->flags = le32_to_cpu(desc->flags); | ||
527 | + desc->txbsa = le32_to_cpu(desc->txbsa); | ||
528 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
529 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); | ||
530 | + return 0; | ||
531 | +} | ||
532 | + | ||
533 | +static int emc_write_tx_desc(const NPCM7xxEMCTxDesc *desc, dma_addr_t addr) | ||
534 | +{ | ||
535 | + NPCM7xxEMCTxDesc le_desc; | ||
536 | + | ||
537 | + le_desc.flags = cpu_to_le32(desc->flags); | ||
538 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); | ||
539 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
540 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); | ||
541 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, | ||
542 | + sizeof(le_desc))) { | ||
543 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" | ||
544 | + HWADDR_PRIx "\n", __func__, addr); | ||
545 | + return -1; | ||
546 | + } | ||
547 | + return 0; | ||
548 | +} | ||
549 | + | ||
550 | +static int emc_read_rx_desc(dma_addr_t addr, NPCM7xxEMCRxDesc *desc) | ||
551 | +{ | ||
552 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { | ||
553 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" | ||
554 | + HWADDR_PRIx "\n", __func__, addr); | ||
555 | + return -1; | ||
556 | + } | ||
557 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
558 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); | ||
559 | + desc->reserved = le32_to_cpu(desc->reserved); | ||
560 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); | ||
561 | + return 0; | ||
562 | +} | ||
563 | + | ||
564 | +static int emc_write_rx_desc(const NPCM7xxEMCRxDesc *desc, dma_addr_t addr) | ||
565 | +{ | ||
566 | + NPCM7xxEMCRxDesc le_desc; | ||
567 | + | ||
568 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
569 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); | ||
570 | + le_desc.reserved = cpu_to_le32(desc->reserved); | ||
571 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); | ||
572 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, | ||
573 | + sizeof(le_desc))) { | ||
574 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" | ||
575 | + HWADDR_PRIx "\n", __func__, addr); | ||
576 | + return -1; | ||
577 | + } | ||
578 | + return 0; | ||
579 | +} | ||
580 | + | ||
581 | +static void emc_set_mista(NPCM7xxEMCState *emc, uint32_t flags) | ||
582 | +{ | ||
583 | + trace_npcm7xx_emc_set_mista(flags); | ||
584 | + emc->regs[REG_MISTA] |= flags; | ||
585 | + if (extract32(flags, 16, 16)) { | ||
586 | + emc_update_mista_txintr(emc); | ||
587 | + } | ||
588 | + if (extract32(flags, 0, 16)) { | ||
589 | + emc_update_mista_rxintr(emc); | ||
590 | + } | ||
591 | +} | ||
592 | + | ||
593 | +static void emc_halt_tx(NPCM7xxEMCState *emc, uint32_t mista_flag) | ||
594 | +{ | ||
595 | + emc->tx_active = false; | ||
596 | + emc_set_mista(emc, mista_flag); | ||
597 | +} | ||
598 | + | ||
599 | +static void emc_halt_rx(NPCM7xxEMCState *emc, uint32_t mista_flag) | ||
600 | +{ | ||
601 | + emc->rx_active = false; | ||
602 | + emc_set_mista(emc, mista_flag); | ||
603 | +} | ||
604 | + | ||
605 | +static void emc_set_next_tx_descriptor(NPCM7xxEMCState *emc, | ||
606 | + const NPCM7xxEMCTxDesc *tx_desc, | ||
607 | + uint32_t desc_addr) | ||
608 | +{ | ||
609 | + /* Update the current descriptor, if only to reset the owner flag. */ | ||
610 | + if (emc_write_tx_desc(tx_desc, desc_addr)) { | ||
611 | + /* | ||
612 | + * We just read it so this shouldn't generally happen. | ||
613 | + * Error already reported. | ||
614 | + */ | ||
615 | + emc_set_mista(emc, REG_MISTA_TXBERR); | ||
616 | + } | ||
617 | + emc->regs[REG_CTXDSA] = TX_DESC_NTXDSA(tx_desc->ntxdsa); | ||
618 | +} | ||
619 | + | ||
620 | +static void emc_set_next_rx_descriptor(NPCM7xxEMCState *emc, | ||
621 | + const NPCM7xxEMCRxDesc *rx_desc, | ||
622 | + uint32_t desc_addr) | ||
623 | +{ | ||
624 | + /* Update the current descriptor, if only to reset the owner flag. */ | ||
625 | + if (emc_write_rx_desc(rx_desc, desc_addr)) { | ||
626 | + /* | ||
627 | + * We just read it so this shouldn't generally happen. | ||
628 | + * Error already reported. | ||
629 | + */ | ||
630 | + emc_set_mista(emc, REG_MISTA_RXBERR); | ||
631 | + } | ||
632 | + emc->regs[REG_CRXDSA] = RX_DESC_NRXDSA(rx_desc->nrxdsa); | ||
633 | +} | ||
634 | + | ||
635 | +static void emc_try_send_next_packet(NPCM7xxEMCState *emc) | ||
636 | +{ | ||
637 | + /* Working buffer for sending out packets. Most packets fit in this. */ | ||
638 | +#define TX_BUFFER_SIZE 2048 | ||
639 | + uint8_t tx_send_buffer[TX_BUFFER_SIZE]; | ||
640 | + uint32_t desc_addr = TX_DESC_NTXDSA(emc->regs[REG_CTXDSA]); | ||
641 | + NPCM7xxEMCTxDesc tx_desc; | ||
642 | + uint32_t next_buf_addr, length; | ||
643 | + uint8_t *buf; | ||
644 | + g_autofree uint8_t *malloced_buf = NULL; | ||
645 | + | ||
646 | + if (emc_read_tx_desc(desc_addr, &tx_desc)) { | ||
647 | + /* Error reading descriptor, already reported. */ | ||
648 | + emc_halt_tx(emc, REG_MISTA_TXBERR); | ||
649 | + emc_update_tx_irq(emc); | ||
650 | + return; | 471 | + return; |
651 | + } | 472 | + } |
652 | + | 473 | + |
653 | + /* Nothing we can do if we don't own the descriptor. */ | 474 | + switch (offset) { |
654 | + if (!(tx_desc.flags & TX_DESC_FLAG_OWNER_MASK)) { | 475 | + case REG_DRAMCOM_CR: /* Control Register */ |
655 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); | 476 | + if (!(val & REG_DRAMCOM_CR_DUAL_RANK)) { |
656 | + emc_halt_tx(emc, REG_MISTA_TDU); | 477 | + allwinner_r40_dramc_map_rows(s, ((val >> 4) & 0xf) + 1, |
657 | + emc_update_tx_irq(emc); | 478 | + ((val >> 2) & 0x1) + 2, |
658 | + return; | 479 | + (((val >> 8) & 0xf) + 3)); |
659 | + } | ||
660 | + | ||
661 | + /* Give the descriptor back regardless of what happens. */ | ||
662 | + tx_desc.flags &= ~TX_DESC_FLAG_OWNER_MASK; | ||
663 | + tx_desc.status_and_length &= 0xffff; | ||
664 | + | ||
665 | + /* | ||
666 | + * Despite the h/w documentation saying the tx buffer is word aligned, | ||
667 | + * the linux driver does not word align the buffer. There is value in not | ||
668 | + * aligning the buffer: See the description of NET_IP_ALIGN in linux | ||
669 | + * kernel sources. | ||
670 | + */ | ||
671 | + next_buf_addr = tx_desc.txbsa; | ||
672 | + emc->regs[REG_CTXBSA] = next_buf_addr; | ||
673 | + length = TX_DESC_PKT_LEN(tx_desc.status_and_length); | ||
674 | + buf = &tx_send_buffer[0]; | ||
675 | + | ||
676 | + if (length > sizeof(tx_send_buffer)) { | ||
677 | + malloced_buf = g_malloc(length); | ||
678 | + buf = malloced_buf; | ||
679 | + } | ||
680 | + | ||
681 | + if (dma_memory_read(&address_space_memory, next_buf_addr, buf, length)) { | ||
682 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read packet @ 0x%x\n", | ||
683 | + __func__, next_buf_addr); | ||
684 | + emc_set_mista(emc, REG_MISTA_TXBERR); | ||
685 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | ||
686 | + emc_update_tx_irq(emc); | ||
687 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | ||
688 | + return; | ||
689 | + } | ||
690 | + | ||
691 | + if ((tx_desc.flags & TX_DESC_FLAG_PADEN) && (length < MIN_PACKET_LENGTH)) { | ||
692 | + memset(buf + length, 0, MIN_PACKET_LENGTH - length); | ||
693 | + length = MIN_PACKET_LENGTH; | ||
694 | + } | ||
695 | + | ||
696 | + /* N.B. emc_receive can get called here. */ | ||
697 | + qemu_send_packet(qemu_get_queue(emc->nic), buf, length); | ||
698 | + trace_npcm7xx_emc_sent_packet(length); | ||
699 | + | ||
700 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXCP; | ||
701 | + if (tx_desc.flags & TX_DESC_FLAG_INTEN) { | ||
702 | + emc_set_mista(emc, REG_MISTA_TXCP); | ||
703 | + } | ||
704 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_TXINTR) { | ||
705 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXINTR; | ||
706 | + } | ||
707 | + | ||
708 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | ||
709 | + emc_update_tx_irq(emc); | ||
710 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | ||
711 | +} | ||
712 | + | ||
713 | +static bool emc_can_receive(NetClientState *nc) | ||
714 | +{ | ||
715 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | ||
716 | + | ||
717 | + bool can_receive = emc->rx_active; | ||
718 | + trace_npcm7xx_emc_can_receive(can_receive); | ||
719 | + return can_receive; | ||
720 | +} | ||
721 | + | ||
722 | +/* If result is false then *fail_reason contains the reason. */ | ||
723 | +static bool emc_receive_filter1(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
724 | + size_t len, const char **fail_reason) | ||
725 | +{ | ||
726 | + eth_pkt_types_e pkt_type = get_eth_packet_type(PKT_GET_ETH_HDR(buf)); | ||
727 | + | ||
728 | + switch (pkt_type) { | ||
729 | + case ETH_PKT_BCAST: | ||
730 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
731 | + return true; | ||
732 | + } else { | ||
733 | + *fail_reason = "Broadcast packet disabled"; | ||
734 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_ABP); | ||
735 | + } | ||
736 | + case ETH_PKT_MCAST: | ||
737 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
738 | + return true; | ||
739 | + } else { | ||
740 | + *fail_reason = "Multicast packet disabled"; | ||
741 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_AMP); | ||
742 | + } | ||
743 | + case ETH_PKT_UCAST: { | ||
744 | + bool matches; | ||
745 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_AUP) { | ||
746 | + return true; | ||
747 | + } | ||
748 | + matches = ((emc->regs[REG_CAMCMR] & REG_CAMCMR_ECMP) && | ||
749 | + /* We only support one CAM register, CAM0. */ | ||
750 | + (emc->regs[REG_CAMEN] & (1 << 0)) && | ||
751 | + memcmp(buf, emc->conf.macaddr.a, ETH_ALEN) == 0); | ||
752 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
753 | + *fail_reason = "MACADDR matched, comparison complemented"; | ||
754 | + return !matches; | ||
755 | + } else { | ||
756 | + *fail_reason = "MACADDR didn't match"; | ||
757 | + return matches; | ||
758 | + } | ||
759 | + } | ||
760 | + default: | ||
761 | + g_assert_not_reached(); | ||
762 | + } | ||
763 | +} | ||
764 | + | ||
765 | +static bool emc_receive_filter(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
766 | + size_t len) | ||
767 | +{ | ||
768 | + const char *fail_reason = NULL; | ||
769 | + bool ok = emc_receive_filter1(emc, buf, len, &fail_reason); | ||
770 | + if (!ok) { | ||
771 | + trace_npcm7xx_emc_packet_filtered_out(fail_reason); | ||
772 | + } | ||
773 | + return ok; | ||
774 | +} | ||
775 | + | ||
776 | +static ssize_t emc_receive(NetClientState *nc, const uint8_t *buf, size_t len1) | ||
777 | +{ | ||
778 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | ||
779 | + const uint32_t len = len1; | ||
780 | + size_t max_frame_len; | ||
781 | + bool long_frame; | ||
782 | + uint32_t desc_addr; | ||
783 | + NPCM7xxEMCRxDesc rx_desc; | ||
784 | + uint32_t crc; | ||
785 | + uint8_t *crc_ptr; | ||
786 | + uint32_t buf_addr; | ||
787 | + | ||
788 | + trace_npcm7xx_emc_receiving_packet(len); | ||
789 | + | ||
790 | + if (!emc_can_receive(nc)) { | ||
791 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Unexpected packet\n", __func__); | ||
792 | + return -1; | ||
793 | + } | ||
794 | + | ||
795 | + if (len < ETH_HLEN || | ||
796 | + /* Defensive programming: drop unsupportable large packets. */ | ||
797 | + len > 0xffff - CRC_LENGTH) { | ||
798 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Dropped frame of %u bytes\n", | ||
799 | + __func__, len); | ||
800 | + return len; | ||
801 | + } | ||
802 | + | ||
803 | + /* | ||
804 | + * DENI is set if EMC received the Length/Type field of the incoming | ||
805 | + * packet, so it will be set regardless of what happens next. | ||
806 | + */ | ||
807 | + emc_set_mista(emc, REG_MISTA_DENI); | ||
808 | + | ||
809 | + if (!emc_receive_filter(emc, buf, len)) { | ||
810 | + emc_update_rx_irq(emc); | ||
811 | + return len; | ||
812 | + } | ||
813 | + | ||
814 | + /* Huge frames (> DMARFC) are dropped. */ | ||
815 | + max_frame_len = REG_DMARFC_RXMS(emc->regs[REG_DMARFC]); | ||
816 | + if (len + CRC_LENGTH > max_frame_len) { | ||
817 | + trace_npcm7xx_emc_packet_dropped(len); | ||
818 | + emc_set_mista(emc, REG_MISTA_DFOI); | ||
819 | + emc_update_rx_irq(emc); | ||
820 | + return len; | ||
821 | + } | ||
822 | + | ||
823 | + /* | ||
824 | + * Long Frames (> MAX_ETH_FRAME_SIZE) are also dropped, unless MCMDR.ALP | ||
825 | + * is set. | ||
826 | + */ | ||
827 | + long_frame = false; | ||
828 | + if (len + CRC_LENGTH > MAX_ETH_FRAME_SIZE) { | ||
829 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_ALP) { | ||
830 | + long_frame = true; | ||
831 | + } else { | ||
832 | + trace_npcm7xx_emc_packet_dropped(len); | ||
833 | + emc_set_mista(emc, REG_MISTA_PTLE); | ||
834 | + emc_update_rx_irq(emc); | ||
835 | + return len; | ||
836 | + } | ||
837 | + } | ||
838 | + | ||
839 | + desc_addr = RX_DESC_NRXDSA(emc->regs[REG_CRXDSA]); | ||
840 | + if (emc_read_rx_desc(desc_addr, &rx_desc)) { | ||
841 | + /* Error reading descriptor, already reported. */ | ||
842 | + emc_halt_rx(emc, REG_MISTA_RXBERR); | ||
843 | + emc_update_rx_irq(emc); | ||
844 | + return len; | ||
845 | + } | ||
846 | + | ||
847 | + /* Nothing we can do if we don't own the descriptor. */ | ||
848 | + if (!(rx_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK)) { | ||
849 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); | ||
850 | + emc_halt_rx(emc, REG_MISTA_RDU); | ||
851 | + emc_update_rx_irq(emc); | ||
852 | + return len; | ||
853 | + } | ||
854 | + | ||
855 | + crc = 0; | ||
856 | + crc_ptr = (uint8_t *) &crc; | ||
857 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { | ||
858 | + crc = cpu_to_be32(crc32(~0, buf, len)); | ||
859 | + } | ||
860 | + | ||
861 | + /* Give the descriptor back regardless of what happens. */ | ||
862 | + rx_desc.status_and_length &= ~RX_DESC_STATUS_OWNER_MASK; | ||
863 | + | ||
864 | + buf_addr = rx_desc.rxbsa; | ||
865 | + emc->regs[REG_CRXBSA] = buf_addr; | ||
866 | + if (dma_memory_write(&address_space_memory, buf_addr, buf, len) || | ||
867 | + (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC) && | ||
868 | + dma_memory_write(&address_space_memory, buf_addr + len, crc_ptr, | ||
869 | + 4))) { | ||
870 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bus error writing packet\n", | ||
871 | + __func__); | ||
872 | + emc_set_mista(emc, REG_MISTA_RXBERR); | ||
873 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); | ||
874 | + emc_update_rx_irq(emc); | ||
875 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); | ||
876 | + return len; | ||
877 | + } | ||
878 | + | ||
879 | + trace_npcm7xx_emc_received_packet(len); | ||
880 | + | ||
881 | + /* Note: We've already verified len+4 <= 0xffff. */ | ||
882 | + rx_desc.status_and_length = len; | ||
883 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { | ||
884 | + rx_desc.status_and_length += 4; | ||
885 | + } | ||
886 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXGD; | ||
887 | + emc_set_mista(emc, REG_MISTA_RXGD); | ||
888 | + | ||
889 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_RXINTR) { | ||
890 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXINTR; | ||
891 | + } | ||
892 | + if (long_frame) { | ||
893 | + rx_desc.status_and_length |= RX_DESC_STATUS_PTLE; | ||
894 | + } | ||
895 | + | ||
896 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); | ||
897 | + emc_update_rx_irq(emc); | ||
898 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); | ||
899 | + return len; | ||
900 | +} | ||
901 | + | ||
902 | +static void emc_try_receive_next_packet(NPCM7xxEMCState *emc) | ||
903 | +{ | ||
904 | + if (emc_can_receive(qemu_get_queue(emc->nic))) { | ||
905 | + qemu_flush_queued_packets(qemu_get_queue(emc->nic)); | ||
906 | + } | ||
907 | +} | ||
908 | + | ||
909 | +static uint64_t npcm7xx_emc_read(void *opaque, hwaddr offset, unsigned size) | ||
910 | +{ | ||
911 | + NPCM7xxEMCState *emc = opaque; | ||
912 | + uint32_t reg = offset / sizeof(uint32_t); | ||
913 | + uint32_t result; | ||
914 | + | ||
915 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
916 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
917 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
918 | + __func__, offset); | ||
919 | + return 0; | ||
920 | + } | ||
921 | + | ||
922 | + switch (reg) { | ||
923 | + case REG_MIID: | ||
924 | + /* | ||
925 | + * We don't implement MII. For determinism, always return zero as | ||
926 | + * writes record the last value written for debugging purposes. | ||
927 | + */ | ||
928 | + qemu_log_mask(LOG_UNIMP, "%s: Read of MIID, returning 0\n", __func__); | ||
929 | + result = 0; | ||
930 | + break; | ||
931 | + case REG_TSDR: | ||
932 | + case REG_RSDR: | ||
933 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
934 | + "%s: Read of write-only reg, %s/%d\n", | ||
935 | + __func__, emc_reg_name(reg), reg); | ||
936 | + return 0; | ||
937 | + default: | ||
938 | + result = emc->regs[reg]; | ||
939 | + break; | ||
940 | + } | ||
941 | + | ||
942 | + trace_npcm7xx_emc_reg_read(emc->emc_num, result, emc_reg_name(reg), reg); | ||
943 | + return result; | ||
944 | +} | ||
945 | + | ||
946 | +static void npcm7xx_emc_write(void *opaque, hwaddr offset, | ||
947 | + uint64_t v, unsigned size) | ||
948 | +{ | ||
949 | + NPCM7xxEMCState *emc = opaque; | ||
950 | + uint32_t reg = offset / sizeof(uint32_t); | ||
951 | + uint32_t value = v; | ||
952 | + | ||
953 | + g_assert(size == sizeof(uint32_t)); | ||
954 | + | ||
955 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
956 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
957 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
958 | + __func__, offset); | ||
959 | + return; | ||
960 | + } | ||
961 | + | ||
962 | + trace_npcm7xx_emc_reg_write(emc->emc_num, emc_reg_name(reg), reg, value); | ||
963 | + | ||
964 | + switch (reg) { | ||
965 | + case REG_CAMCMR: | ||
966 | + emc->regs[reg] = value; | ||
967 | + break; | ||
968 | + case REG_CAMEN: | ||
969 | + /* Only CAM0 is supported, don't pretend otherwise. */ | ||
970 | + if (value & ~1) { | ||
971 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
972 | + "%s: Only CAM0 is supported, cannot enable others" | ||
973 | + ": 0x%x\n", | ||
974 | + __func__, value); | ||
975 | + } | ||
976 | + emc->regs[reg] = value & 1; | ||
977 | + break; | ||
978 | + case REG_CAMM_BASE + 0: | ||
979 | + emc->regs[reg] = value; | ||
980 | + emc->conf.macaddr.a[0] = value >> 24; | ||
981 | + emc->conf.macaddr.a[1] = value >> 16; | ||
982 | + emc->conf.macaddr.a[2] = value >> 8; | ||
983 | + emc->conf.macaddr.a[3] = value >> 0; | ||
984 | + break; | ||
985 | + case REG_CAML_BASE + 0: | ||
986 | + emc->regs[reg] = value; | ||
987 | + emc->conf.macaddr.a[4] = value >> 24; | ||
988 | + emc->conf.macaddr.a[5] = value >> 16; | ||
989 | + break; | ||
990 | + case REG_MCMDR: { | ||
991 | + uint32_t prev; | ||
992 | + if (value & REG_MCMDR_SWR) { | ||
993 | + emc_soft_reset(emc); | ||
994 | + /* On h/w the reset happens over multiple cycles. For now KISS. */ | ||
995 | + break; | ||
996 | + } | ||
997 | + prev = emc->regs[reg]; | ||
998 | + emc->regs[reg] = value; | ||
999 | + /* Update tx state. */ | ||
1000 | + if (!(prev & REG_MCMDR_TXON) && | ||
1001 | + (value & REG_MCMDR_TXON)) { | ||
1002 | + emc->regs[REG_CTXDSA] = emc->regs[REG_TXDLSA]; | ||
1003 | + /* | ||
1004 | + * Linux kernel turns TX on with CPU still holding descriptor, | ||
1005 | + * which suggests we should wait for a write to TSDR before trying | ||
1006 | + * to send a packet: so we don't send one here. | ||
1007 | + */ | ||
1008 | + } else if ((prev & REG_MCMDR_TXON) && | ||
1009 | + !(value & REG_MCMDR_TXON)) { | ||
1010 | + emc->regs[REG_MGSTA] |= REG_MGSTA_TXHA; | ||
1011 | + } | ||
1012 | + if (!(value & REG_MCMDR_TXON)) { | ||
1013 | + emc_halt_tx(emc, 0); | ||
1014 | + } | ||
1015 | + /* Update rx state. */ | ||
1016 | + if (!(prev & REG_MCMDR_RXON) && | ||
1017 | + (value & REG_MCMDR_RXON)) { | ||
1018 | + emc->regs[REG_CRXDSA] = emc->regs[REG_RXDLSA]; | ||
1019 | + } else if ((prev & REG_MCMDR_RXON) && | ||
1020 | + !(value & REG_MCMDR_RXON)) { | ||
1021 | + emc->regs[REG_MGSTA] |= REG_MGSTA_RXHA; | ||
1022 | + } | ||
1023 | + if (!(value & REG_MCMDR_RXON)) { | ||
1024 | + emc_halt_rx(emc, 0); | ||
1025 | + } | 480 | + } |
1026 | + break; | 481 | + break; |
1027 | + } | 482 | + }; |
1028 | + case REG_TXDLSA: | 483 | + |
1029 | + case REG_RXDLSA: | 484 | + s->dramcom[idx] = (uint32_t) val; |
1030 | + case REG_DMARFC: | 485 | +} |
1031 | + case REG_MIID: | 486 | + |
1032 | + emc->regs[reg] = value; | 487 | +static uint64_t allwinner_r40_dramctl_read(void *opaque, hwaddr offset, |
488 | + unsigned size) | ||
489 | +{ | ||
490 | + const AwR40DramCtlState *s = AW_R40_DRAMC(opaque); | ||
491 | + const uint32_t idx = REG_INDEX(offset); | ||
492 | + | ||
493 | + if (idx >= AW_R40_DRAMCTL_REGS_NUM) { | ||
494 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
495 | + __func__, (uint32_t)offset); | ||
496 | + return 0; | ||
497 | + } | ||
498 | + | ||
499 | + trace_allwinner_r40_dramctl_read(offset, s->dramctl[idx], size); | ||
500 | + return s->dramctl[idx]; | ||
501 | +} | ||
502 | + | ||
503 | +static void allwinner_r40_dramctl_write(void *opaque, hwaddr offset, | ||
504 | + uint64_t val, unsigned size) | ||
505 | +{ | ||
506 | + AwR40DramCtlState *s = AW_R40_DRAMC(opaque); | ||
507 | + const uint32_t idx = REG_INDEX(offset); | ||
508 | + | ||
509 | + trace_allwinner_r40_dramctl_write(offset, val, size); | ||
510 | + | ||
511 | + if (idx >= AW_R40_DRAMCTL_REGS_NUM) { | ||
512 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
513 | + __func__, (uint32_t)offset); | ||
514 | + return; | ||
515 | + } | ||
516 | + | ||
517 | + switch (offset) { | ||
518 | + case REG_DRAMCTL_PIR: /* PHY Initialization Register */ | ||
519 | + s->dramctl[REG_INDEX(REG_DRAMCTL_PGSR)] |= REG_DRAMCTL_PGSR_INITDONE; | ||
520 | + s->dramctl[REG_INDEX(REG_DRAMCTL_STATR)] |= REG_DRAMCTL_STATR_ACTIVE; | ||
1033 | + break; | 521 | + break; |
1034 | + case REG_MIEN: | 522 | + } |
1035 | + emc->regs[reg] = value; | 523 | + |
1036 | + emc_update_irq_from_reg_change(emc); | 524 | + s->dramctl[idx] = (uint32_t) val; |
1037 | + break; | 525 | +} |
1038 | + case REG_MISTA: | 526 | + |
1039 | + /* Clear the bits that have 1 in "value". */ | 527 | +static uint64_t allwinner_r40_dramphy_read(void *opaque, hwaddr offset, |
1040 | + emc->regs[reg] &= ~value; | 528 | + unsigned size) |
1041 | + emc_update_irq_from_reg_change(emc); | 529 | +{ |
1042 | + break; | 530 | + const AwR40DramCtlState *s = AW_R40_DRAMC(opaque); |
1043 | + case REG_MGSTA: | 531 | + const uint32_t idx = REG_INDEX(offset); |
1044 | + /* Clear the bits that have 1 in "value". */ | 532 | + |
1045 | + emc->regs[reg] &= ~value; | 533 | + if (idx >= AW_R40_DRAMPHY_REGS_NUM) { |
1046 | + break; | 534 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
1047 | + case REG_TSDR: | 535 | + __func__, (uint32_t)offset); |
1048 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_TXON) { | 536 | + return 0; |
1049 | + emc->tx_active = true; | 537 | + } |
1050 | + /* Keep trying to send packets until we run out. */ | 538 | + |
1051 | + while (emc->tx_active) { | 539 | + trace_allwinner_r40_dramphy_read(offset, s->dramphy[idx], size); |
1052 | + emc_try_send_next_packet(emc); | 540 | + return s->dramphy[idx]; |
1053 | + } | 541 | +} |
1054 | + } | 542 | + |
1055 | + break; | 543 | +static void allwinner_r40_dramphy_write(void *opaque, hwaddr offset, |
1056 | + case REG_RSDR: | 544 | + uint64_t val, unsigned size) |
1057 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_RXON) { | 545 | +{ |
1058 | + emc->rx_active = true; | 546 | + AwR40DramCtlState *s = AW_R40_DRAMC(opaque); |
1059 | + emc_try_receive_next_packet(emc); | 547 | + const uint32_t idx = REG_INDEX(offset); |
1060 | + } | 548 | + |
1061 | + break; | 549 | + trace_allwinner_r40_dramphy_write(offset, val, size); |
1062 | + case REG_MIIDA: | 550 | + |
1063 | + emc->regs[reg] = value & ~REG_MIIDA_BUSY; | 551 | + if (idx >= AW_R40_DRAMPHY_REGS_NUM) { |
1064 | + break; | 552 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
1065 | + case REG_MRPC: | 553 | + __func__, (uint32_t)offset); |
1066 | + case REG_MRPCC: | 554 | + return; |
1067 | + case REG_MREPC: | 555 | + } |
1068 | + case REG_CTXDSA: | 556 | + |
1069 | + case REG_CTXBSA: | 557 | + s->dramphy[idx] = (uint32_t) val; |
1070 | + case REG_CRXDSA: | 558 | +} |
1071 | + case REG_CRXBSA: | 559 | + |
1072 | + qemu_log_mask(LOG_GUEST_ERROR, | 560 | +static const MemoryRegionOps allwinner_r40_dramcom_ops = { |
1073 | + "%s: Write to read-only reg %s/%d\n", | 561 | + .read = allwinner_r40_dramcom_read, |
1074 | + __func__, emc_reg_name(reg), reg); | 562 | + .write = allwinner_r40_dramcom_write, |
1075 | + break; | 563 | + .endianness = DEVICE_NATIVE_ENDIAN, |
1076 | + default: | ||
1077 | + qemu_log_mask(LOG_UNIMP, "%s: Write to unimplemented reg %s/%d\n", | ||
1078 | + __func__, emc_reg_name(reg), reg); | ||
1079 | + break; | ||
1080 | + } | ||
1081 | +} | ||
1082 | + | ||
1083 | +static const struct MemoryRegionOps npcm7xx_emc_ops = { | ||
1084 | + .read = npcm7xx_emc_read, | ||
1085 | + .write = npcm7xx_emc_write, | ||
1086 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
1087 | + .valid = { | 564 | + .valid = { |
1088 | + .min_access_size = 4, | 565 | + .min_access_size = 4, |
1089 | + .max_access_size = 4, | 566 | + .max_access_size = 4, |
1090 | + .unaligned = false, | ||
1091 | + }, | 567 | + }, |
1092 | +}; | 568 | + .impl.min_access_size = 4, |
1093 | + | 569 | +}; |
1094 | +static void emc_cleanup(NetClientState *nc) | 570 | + |
1095 | +{ | 571 | +static const MemoryRegionOps allwinner_r40_dramctl_ops = { |
1096 | + /* Nothing to do yet. */ | 572 | + .read = allwinner_r40_dramctl_read, |
1097 | +} | 573 | + .write = allwinner_r40_dramctl_write, |
1098 | + | 574 | + .endianness = DEVICE_NATIVE_ENDIAN, |
1099 | +static NetClientInfo net_npcm7xx_emc_info = { | 575 | + .valid = { |
1100 | + .type = NET_CLIENT_DRIVER_NIC, | 576 | + .min_access_size = 4, |
1101 | + .size = sizeof(NICState), | 577 | + .max_access_size = 4, |
1102 | + .can_receive = emc_can_receive, | 578 | + }, |
1103 | + .receive = emc_receive, | 579 | + .impl.min_access_size = 4, |
1104 | + .cleanup = emc_cleanup, | 580 | +}; |
1105 | + .link_status_changed = emc_set_link, | 581 | + |
1106 | +}; | 582 | +static const MemoryRegionOps allwinner_r40_dramphy_ops = { |
1107 | + | 583 | + .read = allwinner_r40_dramphy_read, |
1108 | +static void npcm7xx_emc_realize(DeviceState *dev, Error **errp) | 584 | + .write = allwinner_r40_dramphy_write, |
1109 | +{ | 585 | + .endianness = DEVICE_NATIVE_ENDIAN, |
1110 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | 586 | + .valid = { |
1111 | + SysBusDevice *sbd = SYS_BUS_DEVICE(emc); | 587 | + .min_access_size = 4, |
1112 | + | 588 | + .max_access_size = 4, |
1113 | + memory_region_init_io(&emc->iomem, OBJECT(emc), &npcm7xx_emc_ops, emc, | 589 | + }, |
1114 | + TYPE_NPCM7XX_EMC, 4 * KiB); | 590 | + .impl.min_access_size = 4, |
1115 | + sysbus_init_mmio(sbd, &emc->iomem); | 591 | +}; |
1116 | + sysbus_init_irq(sbd, &emc->tx_irq); | 592 | + |
1117 | + sysbus_init_irq(sbd, &emc->rx_irq); | 593 | +static uint64_t allwinner_r40_detect_read(void *opaque, hwaddr offset, |
1118 | + | 594 | + unsigned size) |
1119 | + qemu_macaddr_default_if_unset(&emc->conf.macaddr); | 595 | +{ |
1120 | + emc->nic = qemu_new_nic(&net_npcm7xx_emc_info, &emc->conf, | 596 | + AwR40DramCtlState *s = AW_R40_DRAMC(opaque); |
1121 | + object_get_typename(OBJECT(dev)), dev->id, emc); | 597 | + const struct VirtualDDRChip *ddr = get_match_ddr(s->ram_size); |
1122 | + qemu_format_nic_info_str(qemu_get_queue(emc->nic), emc->conf.macaddr.a); | 598 | + uint64_t data = 0; |
1123 | +} | 599 | + |
1124 | + | 600 | + if (ddr) { |
1125 | +static void npcm7xx_emc_unrealize(DeviceState *dev) | 601 | + data = *address_to_autodetect_cells(s, ddr, (uint32_t)offset); |
1126 | +{ | 602 | + } |
1127 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | 603 | + |
1128 | + | 604 | + trace_allwinner_r40_dramc_detect_cell_read(offset, data); |
1129 | + qemu_del_nic(emc->nic); | 605 | + return data; |
1130 | +} | 606 | +} |
1131 | + | 607 | + |
1132 | +static const VMStateDescription vmstate_npcm7xx_emc = { | 608 | +static void allwinner_r40_detect_write(void *opaque, hwaddr offset, |
1133 | + .name = TYPE_NPCM7XX_EMC, | 609 | + uint64_t data, unsigned size) |
1134 | + .version_id = 0, | 610 | +{ |
1135 | + .minimum_version_id = 0, | 611 | + AwR40DramCtlState *s = AW_R40_DRAMC(opaque); |
612 | + const struct VirtualDDRChip *ddr = get_match_ddr(s->ram_size); | ||
613 | + | ||
614 | + if (ddr) { | ||
615 | + uint64_t *cell = address_to_autodetect_cells(s, ddr, (uint32_t)offset); | ||
616 | + trace_allwinner_r40_dramc_detect_cell_write(offset, data); | ||
617 | + *cell = data; | ||
618 | + } | ||
619 | +} | ||
620 | + | ||
621 | +static const MemoryRegionOps allwinner_r40_detect_ops = { | ||
622 | + .read = allwinner_r40_detect_read, | ||
623 | + .write = allwinner_r40_detect_write, | ||
624 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
625 | + .valid = { | ||
626 | + .min_access_size = 4, | ||
627 | + .max_access_size = 4, | ||
628 | + }, | ||
629 | + .impl.min_access_size = 4, | ||
630 | +}; | ||
631 | + | ||
632 | +/* | ||
633 | + * mctl_r40_detect_rank_count in u-boot will write the high 1G of DDR | ||
634 | + * to detect wether the board support dual_rank or not. Create a virtual memory | ||
635 | + * if the board's ram_size less or equal than 1G, and set read time out flag of | ||
636 | + * REG_DRAMCTL_PGSR when the user touch this high dram. | ||
637 | + */ | ||
638 | +static uint64_t allwinner_r40_dualrank_detect_read(void *opaque, hwaddr offset, | ||
639 | + unsigned size) | ||
640 | +{ | ||
641 | + AwR40DramCtlState *s = AW_R40_DRAMC(opaque); | ||
642 | + uint32_t reg; | ||
643 | + | ||
644 | + reg = s->dramctl[REG_INDEX(REG_DRAMCTL_PGCR)]; | ||
645 | + if (reg & REG_DRAMCTL_PGCR_ENABLE_READ_TIMEOUT) { /* Enable read time out */ | ||
646 | + /* | ||
647 | + * this driver only support one rank, mark READ_TIMEOUT when try | ||
648 | + * read the second rank. | ||
649 | + */ | ||
650 | + s->dramctl[REG_INDEX(REG_DRAMCTL_PGSR)] | ||
651 | + |= REG_DRAMCTL_PGSR_READ_TIMEOUT; | ||
652 | + } | ||
653 | + | ||
654 | + return 0; | ||
655 | +} | ||
656 | + | ||
657 | +static const MemoryRegionOps allwinner_r40_dualrank_detect_ops = { | ||
658 | + .read = allwinner_r40_dualrank_detect_read, | ||
659 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
660 | + .valid = { | ||
661 | + .min_access_size = 4, | ||
662 | + .max_access_size = 4, | ||
663 | + }, | ||
664 | + .impl.min_access_size = 4, | ||
665 | +}; | ||
666 | + | ||
667 | +static void allwinner_r40_dramc_reset(DeviceState *dev) | ||
668 | +{ | ||
669 | + AwR40DramCtlState *s = AW_R40_DRAMC(dev); | ||
670 | + | ||
671 | + /* Set default values for registers */ | ||
672 | + memset(&s->dramcom, 0, sizeof(s->dramcom)); | ||
673 | + memset(&s->dramctl, 0, sizeof(s->dramctl)); | ||
674 | + memset(&s->dramphy, 0, sizeof(s->dramphy)); | ||
675 | +} | ||
676 | + | ||
677 | +static void allwinner_r40_dramc_realize(DeviceState *dev, Error **errp) | ||
678 | +{ | ||
679 | + AwR40DramCtlState *s = AW_R40_DRAMC(dev); | ||
680 | + | ||
681 | + if (!get_match_ddr(s->ram_size)) { | ||
682 | + error_report("%s: ram-size %u MiB is not supported", | ||
683 | + __func__, s->ram_size); | ||
684 | + exit(1); | ||
685 | + } | ||
686 | + | ||
687 | + /* detect_cells */ | ||
688 | + sysbus_mmio_map_overlap(SYS_BUS_DEVICE(s), 3, s->ram_addr, 10); | ||
689 | + memory_region_set_enabled(&s->detect_cells, false); | ||
690 | + | ||
691 | + /* | ||
692 | + * We only support DRAM size up to 1G now, so prepare a high memory page | ||
693 | + * after 1G for dualrank detect. index = 4 | ||
694 | + */ | ||
695 | + memory_region_init_io(&s->dram_high, OBJECT(s), | ||
696 | + &allwinner_r40_dualrank_detect_ops, s, | ||
697 | + "DRAMHIGH", KiB); | ||
698 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->dram_high); | ||
699 | + sysbus_mmio_map(SYS_BUS_DEVICE(s), 4, s->ram_addr + GiB); | ||
700 | +} | ||
701 | + | ||
702 | +static void allwinner_r40_dramc_init(Object *obj) | ||
703 | +{ | ||
704 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
705 | + AwR40DramCtlState *s = AW_R40_DRAMC(obj); | ||
706 | + | ||
707 | + /* DRAMCOM registers, index 0 */ | ||
708 | + memory_region_init_io(&s->dramcom_iomem, OBJECT(s), | ||
709 | + &allwinner_r40_dramcom_ops, s, | ||
710 | + "DRAMCOM", 4 * KiB); | ||
711 | + sysbus_init_mmio(sbd, &s->dramcom_iomem); | ||
712 | + | ||
713 | + /* DRAMCTL registers, index 1 */ | ||
714 | + memory_region_init_io(&s->dramctl_iomem, OBJECT(s), | ||
715 | + &allwinner_r40_dramctl_ops, s, | ||
716 | + "DRAMCTL", 4 * KiB); | ||
717 | + sysbus_init_mmio(sbd, &s->dramctl_iomem); | ||
718 | + | ||
719 | + /* DRAMPHY registers. index 2 */ | ||
720 | + memory_region_init_io(&s->dramphy_iomem, OBJECT(s), | ||
721 | + &allwinner_r40_dramphy_ops, s, | ||
722 | + "DRAMPHY", 4 * KiB); | ||
723 | + sysbus_init_mmio(sbd, &s->dramphy_iomem); | ||
724 | + | ||
725 | + /* R40 support max 2G memory but we only support up to 1G now. index 3 */ | ||
726 | + memory_region_init_io(&s->detect_cells, OBJECT(s), | ||
727 | + &allwinner_r40_detect_ops, s, | ||
728 | + "DRAMCELLS", 1 * GiB); | ||
729 | + sysbus_init_mmio(sbd, &s->detect_cells); | ||
730 | +} | ||
731 | + | ||
732 | +static Property allwinner_r40_dramc_properties[] = { | ||
733 | + DEFINE_PROP_UINT64("ram-addr", AwR40DramCtlState, ram_addr, 0x0), | ||
734 | + DEFINE_PROP_UINT32("ram-size", AwR40DramCtlState, ram_size, 256), /* MiB */ | ||
735 | + DEFINE_PROP_END_OF_LIST() | ||
736 | +}; | ||
737 | + | ||
738 | +static const VMStateDescription allwinner_r40_dramc_vmstate = { | ||
739 | + .name = "allwinner-r40-dramc", | ||
740 | + .version_id = 1, | ||
741 | + .minimum_version_id = 1, | ||
1136 | + .fields = (VMStateField[]) { | 742 | + .fields = (VMStateField[]) { |
1137 | + VMSTATE_UINT8(emc_num, NPCM7xxEMCState), | 743 | + VMSTATE_UINT32_ARRAY(dramcom, AwR40DramCtlState, |
1138 | + VMSTATE_UINT32_ARRAY(regs, NPCM7xxEMCState, NPCM7XX_NUM_EMC_REGS), | 744 | + AW_R40_DRAMCOM_REGS_NUM), |
1139 | + VMSTATE_BOOL(tx_active, NPCM7xxEMCState), | 745 | + VMSTATE_UINT32_ARRAY(dramctl, AwR40DramCtlState, |
1140 | + VMSTATE_BOOL(rx_active, NPCM7xxEMCState), | 746 | + AW_R40_DRAMCTL_REGS_NUM), |
1141 | + VMSTATE_END_OF_LIST(), | 747 | + VMSTATE_UINT32_ARRAY(dramphy, AwR40DramCtlState, |
1142 | + }, | 748 | + AW_R40_DRAMPHY_REGS_NUM), |
1143 | +}; | 749 | + VMSTATE_END_OF_LIST() |
1144 | + | 750 | + } |
1145 | +static Property npcm7xx_emc_properties[] = { | 751 | +}; |
1146 | + DEFINE_NIC_PROPERTIES(NPCM7xxEMCState, conf), | 752 | + |
1147 | + DEFINE_PROP_END_OF_LIST(), | 753 | +static void allwinner_r40_dramc_class_init(ObjectClass *klass, void *data) |
1148 | +}; | ||
1149 | + | ||
1150 | +static void npcm7xx_emc_class_init(ObjectClass *klass, void *data) | ||
1151 | +{ | 754 | +{ |
1152 | + DeviceClass *dc = DEVICE_CLASS(klass); | 755 | + DeviceClass *dc = DEVICE_CLASS(klass); |
1153 | + | 756 | + |
1154 | + set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); | 757 | + dc->reset = allwinner_r40_dramc_reset; |
1155 | + dc->desc = "NPCM7xx EMC Controller"; | 758 | + dc->vmsd = &allwinner_r40_dramc_vmstate; |
1156 | + dc->realize = npcm7xx_emc_realize; | 759 | + dc->realize = allwinner_r40_dramc_realize; |
1157 | + dc->unrealize = npcm7xx_emc_unrealize; | 760 | + device_class_set_props(dc, allwinner_r40_dramc_properties); |
1158 | + dc->reset = npcm7xx_emc_reset; | 761 | +} |
1159 | + dc->vmsd = &vmstate_npcm7xx_emc; | 762 | + |
1160 | + device_class_set_props(dc, npcm7xx_emc_properties); | 763 | +static const TypeInfo allwinner_r40_dramc_info = { |
1161 | +} | 764 | + .name = TYPE_AW_R40_DRAMC, |
1162 | + | 765 | + .parent = TYPE_SYS_BUS_DEVICE, |
1163 | +static const TypeInfo npcm7xx_emc_info = { | 766 | + .instance_init = allwinner_r40_dramc_init, |
1164 | + .name = TYPE_NPCM7XX_EMC, | 767 | + .instance_size = sizeof(AwR40DramCtlState), |
1165 | + .parent = TYPE_SYS_BUS_DEVICE, | 768 | + .class_init = allwinner_r40_dramc_class_init, |
1166 | + .instance_size = sizeof(NPCM7xxEMCState), | 769 | +}; |
1167 | + .class_init = npcm7xx_emc_class_init, | 770 | + |
1168 | +}; | 771 | +static void allwinner_r40_dramc_register(void) |
1169 | + | 772 | +{ |
1170 | +static void npcm7xx_emc_register_type(void) | 773 | + type_register_static(&allwinner_r40_dramc_info); |
1171 | +{ | 774 | +} |
1172 | + type_register_static(&npcm7xx_emc_info); | 775 | + |
1173 | +} | 776 | +type_init(allwinner_r40_dramc_register) |
1174 | + | 777 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
1175 | +type_init(npcm7xx_emc_register_type) | ||
1176 | diff --git a/hw/net/meson.build b/hw/net/meson.build | ||
1177 | index XXXXXXX..XXXXXXX 100644 | 778 | index XXXXXXX..XXXXXXX 100644 |
1178 | --- a/hw/net/meson.build | 779 | --- a/hw/misc/meson.build |
1179 | +++ b/hw/net/meson.build | 780 | +++ b/hw/misc/meson.build |
1180 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_I82596_COMMON', if_true: files('i82596.c')) | 781 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c |
1181 | softmmu_ss.add(when: 'CONFIG_SUNHME', if_true: files('sunhme.c')) | 782 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) |
1182 | softmmu_ss.add(when: 'CONFIG_FTGMAC100', if_true: files('ftgmac100.c')) | 783 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) |
1183 | softmmu_ss.add(when: 'CONFIG_SUNGEM', if_true: files('sungem.c')) | 784 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_R40', if_true: files('allwinner-r40-ccu.c')) |
1184 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_emc.c')) | 785 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_R40', if_true: files('allwinner-r40-dramc.c')) |
1185 | 786 | softmmu_ss.add(when: 'CONFIG_AXP2XX_PMU', if_true: files('axp2xx.c')) | |
1186 | softmmu_ss.add(when: 'CONFIG_ETRAXFS', if_true: files('etraxfs_eth.c')) | 787 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) |
1187 | softmmu_ss.add(when: 'CONFIG_COLDFIRE', if_true: files('mcf_fec.c')) | 788 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) |
1188 | diff --git a/hw/net/trace-events b/hw/net/trace-events | 789 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
1189 | index XXXXXXX..XXXXXXX 100644 | 790 | index XXXXXXX..XXXXXXX 100644 |
1190 | --- a/hw/net/trace-events | 791 | --- a/hw/misc/trace-events |
1191 | +++ b/hw/net/trace-events | 792 | +++ b/hw/misc/trace-events |
1192 | @@ -XXX,XX +XXX,XX @@ imx_fec_receive_last(int last) "rx frame flags 0x%04x" | 793 | @@ -XXX,XX +XXX,XX @@ allwinner_h3_dramctl_write(uint64_t offset, uint64_t data, unsigned size) "Write |
1193 | imx_enet_receive(size_t size) "len %zu" | 794 | allwinner_h3_dramphy_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1194 | imx_enet_receive_len(uint64_t addr, int len) "rx_bd 0x%"PRIx64" length %d" | 795 | allwinner_h3_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1195 | imx_enet_receive_last(int last) "rx frame flags 0x%04x" | 796 | |
1196 | + | 797 | +# allwinner-r40-dramc.c |
1197 | +# npcm7xx_emc.c | 798 | +allwinner_r40_dramc_detect_cells_disable(void) "Disable detect cells" |
1198 | +npcm7xx_emc_reset(int emc_num) "Resetting emc%d" | 799 | +allwinner_r40_dramc_detect_cells_enable(void) "Enable detect cells" |
1199 | +npcm7xx_emc_update_tx_irq(int level) "Setting tx irq to %d" | 800 | +allwinner_r40_dramc_map_rows(uint8_t row_bits, uint8_t bank_bits, uint8_t col_bits) "DRAM layout: row_bits %d, bank_bits %d, col_bits %d" |
1200 | +npcm7xx_emc_update_rx_irq(int level) "Setting rx irq to %d" | 801 | +allwinner_r40_dramc_offset_to_cell(uint64_t offset, int row, int bank, int col) "offset 0x%" PRIx64 " row %d bank %d col %d" |
1201 | +npcm7xx_emc_set_mista(uint32_t flags) "ORing 0x%x into MISTA" | 802 | +allwinner_r40_dramc_detect_cell_write(uint64_t offset, uint64_t data) "offset 0x%" PRIx64 " data 0x%" PRIx64 "" |
1202 | +npcm7xx_emc_cpu_owned_desc(uint32_t addr) "Can't process cpu-owned descriptor @0x%x" | 803 | +allwinner_r40_dramc_detect_cell_read(uint64_t offset, uint64_t data) "offset 0x%" PRIx64 " data 0x%" PRIx64 "" |
1203 | +npcm7xx_emc_sent_packet(uint32_t len) "Sent %u byte packet" | 804 | +allwinner_r40_dramcom_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1204 | +npcm7xx_emc_tx_done(uint32_t ctxdsa) "TX done, CTXDSA=0x%x" | 805 | +allwinner_r40_dramcom_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1205 | +npcm7xx_emc_can_receive(int can_receive) "Can receive: %d" | 806 | +allwinner_r40_dramctl_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1206 | +npcm7xx_emc_packet_filtered_out(const char* fail_reason) "Packet filtered out: %s" | 807 | +allwinner_r40_dramctl_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1207 | +npcm7xx_emc_packet_dropped(uint32_t len) "%u byte packet dropped" | 808 | +allwinner_r40_dramphy_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1208 | +npcm7xx_emc_receiving_packet(uint32_t len) "Receiving %u byte packet" | 809 | +allwinner_r40_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1209 | +npcm7xx_emc_received_packet(uint32_t len) "Received %u byte packet" | 810 | + |
1210 | +npcm7xx_emc_rx_done(uint32_t crxdsa) "RX done, CRXDSA=0x%x" | 811 | # allwinner-sid.c |
1211 | +npcm7xx_emc_reg_read(int emc_num, uint32_t result, const char *name, int regno) "emc%d: 0x%x = reg[%s/%d]" | 812 | allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1212 | +npcm7xx_emc_reg_write(int emc_num, const char *name, int regno, uint32_t value) "emc%d: reg[%s/%d] = 0x%x" | 813 | allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 |
1213 | -- | 814 | -- |
1214 | 2.20.1 | 815 | 2.34.1 |
1215 | |||
1216 | diff view generated by jsdifflib |
1 | The MPS2 board has 2 LEDs, but the MPS3 board has 10 LEDs. The | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | FPGAIO device is similar on both sets of boards, but the LED0 | 2 | |
3 | register has correspondingly more bits that have an effect. Add a | 3 | A64's sd register was similar to H3, and it introduced a new register |
4 | device property for number of LEDs. | 4 | named SAMP_DL_REG location at 0x144. The dma descriptor buffer size of |
5 | 5 | mmc2 is only 8K and the other mmc controllers has 64K. | |
6 | |||
7 | Also fix allwinner-r40's mmc controller type. | ||
8 | |||
9 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210215115138.20465-6-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | include/hw/misc/mps2-fpgaio.h | 5 ++++- | 12 | include/hw/sd/allwinner-sdhost.h | 9 ++++ |
12 | hw/misc/mps2-fpgaio.c | 31 +++++++++++++++++++++++-------- | 13 | hw/arm/allwinner-r40.c | 2 +- |
13 | 2 files changed, 27 insertions(+), 9 deletions(-) | 14 | hw/sd/allwinner-sdhost.c | 72 ++++++++++++++++++++++++++++++-- |
14 | 15 | 3 files changed, 79 insertions(+), 4 deletions(-) | |
15 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | 16 | |
17 | diff --git a/include/hw/sd/allwinner-sdhost.h b/include/hw/sd/allwinner-sdhost.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/misc/mps2-fpgaio.h | 19 | --- a/include/hw/sd/allwinner-sdhost.h |
18 | +++ b/include/hw/misc/mps2-fpgaio.h | 20 | +++ b/include/hw/sd/allwinner-sdhost.h |
19 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
20 | #define TYPE_MPS2_FPGAIO "mps2-fpgaio" | 22 | /** Allwinner sun5i family and newer (A13, H2+, H3, etc) */ |
21 | OBJECT_DECLARE_SIMPLE_TYPE(MPS2FPGAIO, MPS2_FPGAIO) | 23 | #define TYPE_AW_SDHOST_SUN5I TYPE_AW_SDHOST "-sun5i" |
22 | 24 | ||
23 | +#define MPS2FPGAIO_MAX_LEDS 32 | 25 | +/** Allwinner sun50i-a64 */ |
24 | + | 26 | +#define TYPE_AW_SDHOST_SUN50I_A64 TYPE_AW_SDHOST "-sun50i-a64" |
25 | struct MPS2FPGAIO { | 27 | + |
26 | /*< private >*/ | 28 | +/** Allwinner sun50i-a64 emmc */ |
27 | SysBusDevice parent_obj; | 29 | +#define TYPE_AW_SDHOST_SUN50I_A64_EMMC TYPE_AW_SDHOST "-sun50i-a64-emmc" |
28 | 30 | + | |
29 | /*< public >*/ | 31 | /** @} */ |
30 | MemoryRegion iomem; | 32 | |
31 | - LEDState *led[2]; | 33 | /** |
32 | + LEDState *led[MPS2FPGAIO_MAX_LEDS]; | 34 | @@ -XXX,XX +XXX,XX @@ struct AwSdHostState { |
33 | + uint32_t num_leds; | 35 | uint32_t startbit_detect; /**< eMMC DDR Start Bit Detection Control */ |
34 | 36 | uint32_t response_crc; /**< Response CRC */ | |
35 | uint32_t led0; | 37 | uint32_t data_crc[8]; /**< Data CRC */ |
36 | uint32_t prescale; | 38 | + uint32_t sample_delay; /**< Sample delay control */ |
37 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | 39 | uint32_t status_crc; /**< Status CRC */ |
40 | |||
41 | /** @} */ | ||
42 | @@ -XXX,XX +XXX,XX @@ struct AwSdHostClass { | ||
43 | size_t max_desc_size; | ||
44 | bool is_sun4i; | ||
45 | |||
46 | + /** does the IP block support autocalibration? */ | ||
47 | + bool can_calibrate; | ||
48 | }; | ||
49 | |||
50 | #endif /* HW_SD_ALLWINNER_SDHOST_H */ | ||
51 | diff --git a/hw/arm/allwinner-r40.c b/hw/arm/allwinner-r40.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/hw/misc/mps2-fpgaio.c | 53 | --- a/hw/arm/allwinner-r40.c |
40 | +++ b/hw/misc/mps2-fpgaio.c | 54 | +++ b/hw/arm/allwinner-r40.c |
41 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_write(void *opaque, hwaddr offset, uint64_t value, | 55 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_init(Object *obj) |
56 | |||
57 | for (int i = 0; i < AW_R40_NUM_MMCS; i++) { | ||
58 | object_initialize_child(obj, mmc_names[i], &s->mmc[i], | ||
59 | - TYPE_AW_SDHOST_SUN5I); | ||
60 | + TYPE_AW_SDHOST_SUN50I_A64); | ||
61 | } | ||
62 | |||
63 | object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C_SUN6I); | ||
64 | diff --git a/hw/sd/allwinner-sdhost.c b/hw/sd/allwinner-sdhost.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/hw/sd/allwinner-sdhost.c | ||
67 | +++ b/hw/sd/allwinner-sdhost.c | ||
68 | @@ -XXX,XX +XXX,XX @@ enum { | ||
69 | REG_SD_DATA1_CRC = 0x12C, /* CRC Data 1 from card/eMMC */ | ||
70 | REG_SD_DATA0_CRC = 0x130, /* CRC Data 0 from card/eMMC */ | ||
71 | REG_SD_CRC_STA = 0x134, /* CRC status from card/eMMC during write */ | ||
72 | + REG_SD_SAMP_DL = 0x144, /* Sample Delay Control (sun50i-a64) */ | ||
73 | REG_SD_FIFO = 0x200, /* Read/Write FIFO */ | ||
74 | }; | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ enum { | ||
77 | REG_SD_RES_CRC_RST = 0x0, | ||
78 | REG_SD_DATA_CRC_RST = 0x0, | ||
79 | REG_SD_CRC_STA_RST = 0x0, | ||
80 | + REG_SD_SAMPLE_DL_RST = 0x00002000, | ||
81 | REG_SD_FIFO_RST = 0x0, | ||
82 | }; | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static uint64_t allwinner_sdhost_read(void *opaque, hwaddr offset, | ||
85 | { | ||
86 | AwSdHostState *s = AW_SDHOST(opaque); | ||
87 | AwSdHostClass *sc = AW_SDHOST_GET_CLASS(s); | ||
88 | + bool out_of_bounds = false; | ||
89 | uint32_t res = 0; | ||
42 | 90 | ||
43 | switch (offset) { | 91 | switch (offset) { |
44 | case A_LED0: | 92 | @@ -XXX,XX +XXX,XX @@ static uint64_t allwinner_sdhost_read(void *opaque, hwaddr offset, |
45 | - s->led0 = value & 0x3; | 93 | case REG_SD_FIFO: /* Read/Write FIFO */ |
46 | - led_set_state(s->led[0], value & 0x01); | 94 | res = allwinner_sdhost_fifo_read(s); |
47 | - led_set_state(s->led[1], value & 0x02); | 95 | break; |
48 | + if (s->num_leds != 0) { | 96 | + case REG_SD_SAMP_DL: /* Sample Delay */ |
49 | + uint32_t i; | 97 | + if (sc->can_calibrate) { |
50 | + | 98 | + res = s->sample_delay; |
51 | + s->led0 = value & MAKE_64BIT_MASK(0, s->num_leds); | 99 | + } else { |
52 | + for (i = 0; i < s->num_leds; i++) { | 100 | + out_of_bounds = true; |
53 | + led_set_state(s->led[i], value & (1 << i)); | ||
54 | + } | ||
55 | + } | 101 | + } |
102 | + break; | ||
103 | default: | ||
104 | - qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
105 | - HWADDR_PRIx"\n", __func__, offset); | ||
106 | + out_of_bounds = true; | ||
107 | res = 0; | ||
56 | break; | 108 | break; |
57 | case A_PRESCALE: | 109 | } |
58 | resync_counter(s); | 110 | |
59 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_reset(DeviceState *dev) | 111 | + if (out_of_bounds) { |
60 | s->pscntr = 0; | 112 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" |
61 | s->pscntr_sync_ticks = now; | 113 | + HWADDR_PRIx"\n", __func__, offset); |
62 | 114 | + } | |
63 | - for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | 115 | + |
64 | + for (size_t i = 0; i < s->num_leds; i++) { | 116 | trace_allwinner_sdhost_read(offset, res, size); |
65 | device_cold_reset(DEVICE(s->led[i])); | 117 | return res; |
66 | } | 118 | } |
67 | } | 119 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_write(void *opaque, hwaddr offset, |
68 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_init(Object *obj) | ||
69 | static void mps2_fpgaio_realize(DeviceState *dev, Error **errp) | ||
70 | { | 120 | { |
71 | MPS2FPGAIO *s = MPS2_FPGAIO(dev); | 121 | AwSdHostState *s = AW_SDHOST(opaque); |
72 | + uint32_t i; | 122 | AwSdHostClass *sc = AW_SDHOST_GET_CLASS(s); |
73 | 123 | + bool out_of_bounds = false; | |
74 | - s->led[0] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, | 124 | |
75 | - LED_COLOR_GREEN, "USERLED0"); | 125 | trace_allwinner_sdhost_write(offset, value, size); |
76 | - s->led[1] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, | 126 | |
77 | - LED_COLOR_GREEN, "USERLED1"); | 127 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_write(void *opaque, hwaddr offset, |
78 | + if (s->num_leds > MPS2FPGAIO_MAX_LEDS) { | 128 | case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ |
79 | + error_setg(errp, "num-leds cannot be greater than %d", | 129 | case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ |
80 | + MPS2FPGAIO_MAX_LEDS); | 130 | break; |
81 | + return; | 131 | + case REG_SD_SAMP_DL: /* Sample delay control */ |
132 | + if (sc->can_calibrate) { | ||
133 | + s->sample_delay = value; | ||
134 | + } else { | ||
135 | + out_of_bounds = true; | ||
136 | + } | ||
137 | + break; | ||
138 | default: | ||
139 | + out_of_bounds = true; | ||
140 | + break; | ||
82 | + } | 141 | + } |
83 | + | 142 | + |
84 | + for (i = 0; i < s->num_leds; i++) { | 143 | + if (out_of_bounds) { |
85 | + g_autofree char *ledname = g_strdup_printf("USERLED%d", i); | 144 | qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" |
86 | + s->led[i] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, | 145 | HWADDR_PRIx"\n", __func__, offset); |
87 | + LED_COLOR_GREEN, ledname); | 146 | - break; |
147 | } | ||
148 | } | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_allwinner_sdhost = { | ||
151 | VMSTATE_UINT32(response_crc, AwSdHostState), | ||
152 | VMSTATE_UINT32_ARRAY(data_crc, AwSdHostState, 8), | ||
153 | VMSTATE_UINT32(status_crc, AwSdHostState), | ||
154 | + VMSTATE_UINT32(sample_delay, AwSdHostState), | ||
155 | VMSTATE_END_OF_LIST() | ||
156 | } | ||
157 | }; | ||
158 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_realize(DeviceState *dev, Error **errp) | ||
159 | static void allwinner_sdhost_reset(DeviceState *dev) | ||
160 | { | ||
161 | AwSdHostState *s = AW_SDHOST(dev); | ||
162 | + AwSdHostClass *sc = AW_SDHOST_GET_CLASS(s); | ||
163 | |||
164 | s->global_ctl = REG_SD_GCTL_RST; | ||
165 | s->clock_ctl = REG_SD_CKCR_RST; | ||
166 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_reset(DeviceState *dev) | ||
167 | } | ||
168 | |||
169 | s->status_crc = REG_SD_CRC_STA_RST; | ||
170 | + | ||
171 | + if (sc->can_calibrate) { | ||
172 | + s->sample_delay = REG_SD_SAMPLE_DL_RST; | ||
88 | + } | 173 | + } |
89 | } | 174 | } |
90 | 175 | ||
91 | static bool mps2_fpgaio_counters_needed(void *opaque) | 176 | static void allwinner_sdhost_bus_class_init(ObjectClass *klass, void *data) |
92 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_fpgaio_vmstate = { | 177 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_sun4i_class_init(ObjectClass *klass, void *data) |
93 | static Property mps2_fpgaio_properties[] = { | 178 | AwSdHostClass *sc = AW_SDHOST_CLASS(klass); |
94 | /* Frequency of the prescale counter */ | 179 | sc->max_desc_size = 8 * KiB; |
95 | DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | 180 | sc->is_sun4i = true; |
96 | + /* Number of LEDs controlled by LED0 register */ | 181 | + sc->can_calibrate = false; |
97 | + DEFINE_PROP_UINT32("num-leds", MPS2FPGAIO, num_leds, 2), | 182 | } |
98 | DEFINE_PROP_END_OF_LIST(), | 183 | |
99 | }; | 184 | static void allwinner_sdhost_sun5i_class_init(ObjectClass *klass, void *data) |
185 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_sun5i_class_init(ObjectClass *klass, void *data) | ||
186 | AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
187 | sc->max_desc_size = 64 * KiB; | ||
188 | sc->is_sun4i = false; | ||
189 | + sc->can_calibrate = false; | ||
190 | +} | ||
191 | + | ||
192 | +static void allwinner_sdhost_sun50i_a64_class_init(ObjectClass *klass, | ||
193 | + void *data) | ||
194 | +{ | ||
195 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
196 | + sc->max_desc_size = 64 * KiB; | ||
197 | + sc->is_sun4i = false; | ||
198 | + sc->can_calibrate = true; | ||
199 | +} | ||
200 | + | ||
201 | +static void allwinner_sdhost_sun50i_a64_emmc_class_init(ObjectClass *klass, | ||
202 | + void *data) | ||
203 | +{ | ||
204 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
205 | + sc->max_desc_size = 8 * KiB; | ||
206 | + sc->is_sun4i = false; | ||
207 | + sc->can_calibrate = true; | ||
208 | } | ||
209 | |||
210 | static const TypeInfo allwinner_sdhost_info = { | ||
211 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo allwinner_sdhost_sun5i_info = { | ||
212 | .class_init = allwinner_sdhost_sun5i_class_init, | ||
213 | }; | ||
214 | |||
215 | +static const TypeInfo allwinner_sdhost_sun50i_a64_info = { | ||
216 | + .name = TYPE_AW_SDHOST_SUN50I_A64, | ||
217 | + .parent = TYPE_AW_SDHOST, | ||
218 | + .class_init = allwinner_sdhost_sun50i_a64_class_init, | ||
219 | +}; | ||
220 | + | ||
221 | +static const TypeInfo allwinner_sdhost_sun50i_a64_emmc_info = { | ||
222 | + .name = TYPE_AW_SDHOST_SUN50I_A64_EMMC, | ||
223 | + .parent = TYPE_AW_SDHOST, | ||
224 | + .class_init = allwinner_sdhost_sun50i_a64_emmc_class_init, | ||
225 | +}; | ||
226 | + | ||
227 | static const TypeInfo allwinner_sdhost_bus_info = { | ||
228 | .name = TYPE_AW_SDHOST_BUS, | ||
229 | .parent = TYPE_SD_BUS, | ||
230 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_register_types(void) | ||
231 | type_register_static(&allwinner_sdhost_info); | ||
232 | type_register_static(&allwinner_sdhost_sun4i_info); | ||
233 | type_register_static(&allwinner_sdhost_sun5i_info); | ||
234 | + type_register_static(&allwinner_sdhost_sun50i_a64_info); | ||
235 | + type_register_static(&allwinner_sdhost_sun50i_a64_emmc_info); | ||
236 | type_register_static(&allwinner_sdhost_bus_info); | ||
237 | } | ||
100 | 238 | ||
101 | -- | 239 | -- |
102 | 2.20.1 | 240 | 2.34.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | The AN524 has more interrupt lines than the AN505 and AN521; make | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | numirq board-specific rather than a compile-time constant. | ||
3 | 2 | ||
4 | Since the difference is small (92 on the current boards and 95 on the | 3 | R40 has two ethernet controllers named as emac and gmac. The emac is |
5 | new one) we don't dynamically allocate the cpu_irq_splitter[] array | 4 | compatibled with A10, and the GMAC is compatibled with H3. |
6 | but leave it as a fixed length array whose size is the maximum needed | ||
7 | for any of the boards. | ||
8 | 5 | ||
6 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210215115138.20465-10-peter.maydell@linaro.org | ||
13 | --- | 8 | --- |
14 | hw/arm/mps2-tz.c | 15 ++++++++++----- | 9 | include/hw/arm/allwinner-r40.h | 6 ++++ |
15 | 1 file changed, 10 insertions(+), 5 deletions(-) | 10 | hw/arm/allwinner-r40.c | 50 ++++++++++++++++++++++++++++++++-- |
11 | hw/arm/bananapi_m2u.c | 3 ++ | ||
12 | 3 files changed, 57 insertions(+), 2 deletions(-) | ||
16 | 13 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 14 | diff --git a/include/hw/arm/allwinner-r40.h b/include/hw/arm/allwinner-r40.h |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2-tz.c | 16 | --- a/include/hw/arm/allwinner-r40.h |
20 | +++ b/hw/arm/mps2-tz.c | 17 | +++ b/include/hw/arm/allwinner-r40.h |
21 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ |
22 | #include "hw/qdev-clock.h" | 19 | #include "hw/misc/allwinner-r40-ccu.h" |
23 | #include "qom/object.h" | 20 | #include "hw/misc/allwinner-r40-dramc.h" |
24 | 21 | #include "hw/i2c/allwinner-i2c.h" | |
25 | -#define MPS2TZ_NUMIRQ 92 | 22 | +#include "hw/net/allwinner_emac.h" |
26 | +#define MPS2TZ_NUMIRQ_MAX 92 | 23 | +#include "hw/net/allwinner-sun8i-emac.h" |
27 | 24 | #include "target/arm/cpu.h" | |
28 | typedef enum MPS2TZFPGAType { | 25 | #include "sysemu/block-backend.h" |
29 | FPGA_AN505, | 26 | |
30 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 27 | @@ -XXX,XX +XXX,XX @@ enum { |
31 | const uint32_t *oscclk; | 28 | AW_R40_DEV_SRAM_A2, |
32 | uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | 29 | AW_R40_DEV_SRAM_A3, |
33 | bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | 30 | AW_R40_DEV_SRAM_A4, |
34 | + int numirq; /* Number of external interrupts */ | 31 | + AW_R40_DEV_EMAC, |
35 | const char *armsse_type; | 32 | AW_R40_DEV_MMC0, |
33 | AW_R40_DEV_MMC1, | ||
34 | AW_R40_DEV_MMC2, | ||
35 | @@ -XXX,XX +XXX,XX @@ enum { | ||
36 | AW_R40_DEV_UART6, | ||
37 | AW_R40_DEV_UART7, | ||
38 | AW_R40_DEV_TWI0, | ||
39 | + AW_R40_DEV_GMAC, | ||
40 | AW_R40_DEV_GIC_DIST, | ||
41 | AW_R40_DEV_GIC_CPU, | ||
42 | AW_R40_DEV_GIC_HYP, | ||
43 | @@ -XXX,XX +XXX,XX @@ struct AwR40State { | ||
44 | AwR40ClockCtlState ccu; | ||
45 | AwR40DramCtlState dramc; | ||
46 | AWI2CState i2c0; | ||
47 | + AwEmacState emac; | ||
48 | + AwSun8iEmacState gmac; | ||
49 | GICState gic; | ||
50 | MemoryRegion sram_a1; | ||
51 | MemoryRegion sram_a2; | ||
52 | diff --git a/hw/arm/allwinner-r40.c b/hw/arm/allwinner-r40.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/hw/arm/allwinner-r40.c | ||
55 | +++ b/hw/arm/allwinner-r40.c | ||
56 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_r40_memmap[] = { | ||
57 | [AW_R40_DEV_SRAM_A2] = 0x00004000, | ||
58 | [AW_R40_DEV_SRAM_A3] = 0x00008000, | ||
59 | [AW_R40_DEV_SRAM_A4] = 0x0000b400, | ||
60 | + [AW_R40_DEV_EMAC] = 0x01c0b000, | ||
61 | [AW_R40_DEV_MMC0] = 0x01c0f000, | ||
62 | [AW_R40_DEV_MMC1] = 0x01c10000, | ||
63 | [AW_R40_DEV_MMC2] = 0x01c11000, | ||
64 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_r40_memmap[] = { | ||
65 | [AW_R40_DEV_UART6] = 0x01c29800, | ||
66 | [AW_R40_DEV_UART7] = 0x01c29c00, | ||
67 | [AW_R40_DEV_TWI0] = 0x01c2ac00, | ||
68 | + [AW_R40_DEV_GMAC] = 0x01c50000, | ||
69 | [AW_R40_DEV_DRAMCOM] = 0x01c62000, | ||
70 | [AW_R40_DEV_DRAMCTL] = 0x01c63000, | ||
71 | [AW_R40_DEV_DRAMPHY] = 0x01c65000, | ||
72 | @@ -XXX,XX +XXX,XX @@ static struct AwR40Unimplemented r40_unimplemented[] = { | ||
73 | { "spi1", 0x01c06000, 4 * KiB }, | ||
74 | { "cs0", 0x01c09000, 4 * KiB }, | ||
75 | { "keymem", 0x01c0a000, 4 * KiB }, | ||
76 | - { "emac", 0x01c0b000, 4 * KiB }, | ||
77 | { "usb0-otg", 0x01c13000, 4 * KiB }, | ||
78 | { "usb0-host", 0x01c14000, 4 * KiB }, | ||
79 | { "crypto", 0x01c15000, 4 * KiB }, | ||
80 | @@ -XXX,XX +XXX,XX @@ static struct AwR40Unimplemented r40_unimplemented[] = { | ||
81 | { "tvd2", 0x01c33000, 4 * KiB }, | ||
82 | { "tvd3", 0x01c34000, 4 * KiB }, | ||
83 | { "gpu", 0x01c40000, 64 * KiB }, | ||
84 | - { "gmac", 0x01c50000, 64 * KiB }, | ||
85 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
86 | { "tcon-top", 0x01c70000, 4 * KiB }, | ||
87 | { "lcd0", 0x01c71000, 4 * KiB }, | ||
88 | @@ -XXX,XX +XXX,XX @@ enum { | ||
89 | AW_R40_GIC_SPI_MMC1 = 33, | ||
90 | AW_R40_GIC_SPI_MMC2 = 34, | ||
91 | AW_R40_GIC_SPI_MMC3 = 35, | ||
92 | + AW_R40_GIC_SPI_EMAC = 55, | ||
93 | + AW_R40_GIC_SPI_GMAC = 85, | ||
36 | }; | 94 | }; |
37 | 95 | ||
38 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 96 | /* Allwinner R40 general constants */ |
39 | SplitIRQ sec_resp_splitter; | 97 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_init(Object *obj) |
40 | qemu_or_irq uart_irq_orgate; | 98 | |
41 | DeviceState *lan9118; | 99 | object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C_SUN6I); |
42 | - SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | 100 | |
43 | + SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX]; | 101 | + object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); |
44 | Clock *sysclk; | 102 | + object_initialize_child(obj, "gmac", &s->gmac, TYPE_AW_SUN8I_EMAC); |
45 | Clock *s32kclk; | 103 | + object_property_add_alias(obj, "gmac-phy-addr", |
46 | }; | 104 | + OBJECT(&s->gmac), "phy-addr"); |
47 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 105 | + |
106 | object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_R40_DRAMC); | ||
107 | object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), | ||
108 | "ram-addr"); | ||
109 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_init(Object *obj) | ||
110 | |||
111 | static void allwinner_r40_realize(DeviceState *dev, Error **errp) | ||
48 | { | 112 | { |
49 | /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | 113 | + const char *r40_nic_models[] = { "gmac", "emac", NULL }; |
50 | MachineClass *mc = MACHINE_GET_CLASS(mms); | 114 | AwR40State *s = AW_R40(dev); |
51 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 115 | unsigned i; |
52 | 116 | ||
53 | - assert(irqno < MPS2TZ_NUMIRQ); | 117 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_realize(DeviceState *dev, Error **errp) |
54 | + assert(irqno < mmc->numirq); | 118 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, |
55 | 119 | s->memmap[AW_R40_DEV_DRAMPHY]); | |
56 | if (mc->max_cpus > 1) { | 120 | |
57 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | 121 | + /* nic support gmac and emac */ |
58 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 122 | + for (int i = 0; i < ARRAY_SIZE(r40_nic_models) - 1; i++) { |
59 | iotkitdev = DEVICE(&mms->iotkit); | 123 | + NICInfo *nic = &nd_table[i]; |
60 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | 124 | + |
61 | OBJECT(system_memory), &error_abort); | 125 | + if (!nic->used) { |
62 | - qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | 126 | + continue; |
63 | + qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); | 127 | + } |
64 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | 128 | + if (qemu_show_nic_models(nic->model, r40_nic_models)) { |
65 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | 129 | + exit(0); |
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | 130 | + } |
67 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 131 | + |
68 | * board. If there is only one CPU, we can just wire the device IRQ | 132 | + switch (qemu_find_nic_model(nic, r40_nic_models, r40_nic_models[0])) { |
69 | * directly to the SSE's IRQ input. | 133 | + case 0: /* gmac */ |
70 | */ | 134 | + qdev_set_nic_properties(DEVICE(&s->gmac), nic); |
71 | + assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX); | 135 | + break; |
72 | if (mc->max_cpus > 1) { | 136 | + case 1: /* emac */ |
73 | - for (i = 0; i < MPS2TZ_NUMIRQ; i++) { | 137 | + qdev_set_nic_properties(DEVICE(&s->emac), nic); |
74 | + for (i = 0; i < mmc->numirq; i++) { | 138 | + break; |
75 | char *name = g_strdup_printf("mps2-irq-splitter%d", i); | 139 | + default: |
76 | SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; | 140 | + exit(1); |
77 | 141 | + break; | |
78 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 142 | + } |
79 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 143 | + } |
80 | mmc->fpgaio_num_leds = 2; | 144 | + |
81 | mmc->fpgaio_has_switches = false; | 145 | + /* GMAC */ |
82 | + mmc->numirq = 92; | 146 | + object_property_set_link(OBJECT(&s->gmac), "dma-memory", |
83 | mmc->armsse_type = TYPE_IOTKIT; | 147 | + OBJECT(get_system_memory()), &error_fatal); |
84 | } | 148 | + sysbus_realize(SYS_BUS_DEVICE(&s->gmac), &error_fatal); |
85 | 149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gmac), 0, s->memmap[AW_R40_DEV_GMAC]); | |
86 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 150 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gmac), 0, |
87 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 151 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_GMAC)); |
88 | mmc->fpgaio_num_leds = 2; | 152 | + |
89 | mmc->fpgaio_has_switches = false; | 153 | + /* EMAC */ |
90 | + mmc->numirq = 92; | 154 | + sysbus_realize(SYS_BUS_DEVICE(&s->emac), &error_fatal); |
91 | mmc->armsse_type = TYPE_SSE200; | 155 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_R40_DEV_EMAC]); |
92 | } | 156 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, |
157 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_EMAC)); | ||
158 | + | ||
159 | /* Unimplemented devices */ | ||
160 | for (i = 0; i < ARRAY_SIZE(r40_unimplemented); i++) { | ||
161 | create_unimplemented_device(r40_unimplemented[i].device_name, | ||
162 | diff --git a/hw/arm/bananapi_m2u.c b/hw/arm/bananapi_m2u.c | ||
163 | index XXXXXXX..XXXXXXX 100644 | ||
164 | --- a/hw/arm/bananapi_m2u.c | ||
165 | +++ b/hw/arm/bananapi_m2u.c | ||
166 | @@ -XXX,XX +XXX,XX @@ static void bpim2u_init(MachineState *machine) | ||
167 | object_property_set_int(OBJECT(r40), "ram-size", | ||
168 | r40->ram_size, &error_abort); | ||
169 | |||
170 | + /* GMAC PHY */ | ||
171 | + object_property_set_uint(OBJECT(r40), "gmac-phy-addr", 1, &error_abort); | ||
172 | + | ||
173 | /* Mark R40 object realized */ | ||
174 | qdev_realize(DEVICE(r40), NULL, &error_abort); | ||
93 | 175 | ||
94 | -- | 176 | -- |
95 | 2.20.1 | 177 | 2.34.1 |
96 | |||
97 | diff view generated by jsdifflib |
1 | Move the specification of the IRQ information for the uart, ethernet, | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | dma and spi devices to the data structures. (The other devices | ||
3 | handled by the PPCPortInfo structures don't have any interrupt lines | ||
4 | we need to wire up.) | ||
5 | 2 | ||
3 | Only a few important registers are added, especially the SRAM_VER | ||
4 | register. | ||
5 | |||
6 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> | ||
7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-14-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | hw/arm/mps2-tz.c | 52 +++++++++++++++++++++++------------------------- | 10 | include/hw/arm/allwinner-r40.h | 3 + |
11 | 1 file changed, 25 insertions(+), 27 deletions(-) | 11 | include/hw/misc/allwinner-sramc.h | 69 +++++++++++ |
12 | hw/arm/allwinner-r40.c | 7 +- | ||
13 | hw/misc/allwinner-sramc.c | 184 ++++++++++++++++++++++++++++++ | ||
14 | hw/arm/Kconfig | 1 + | ||
15 | hw/misc/Kconfig | 3 + | ||
16 | hw/misc/meson.build | 1 + | ||
17 | hw/misc/trace-events | 4 + | ||
18 | 8 files changed, 271 insertions(+), 1 deletion(-) | ||
19 | create mode 100644 include/hw/misc/allwinner-sramc.h | ||
20 | create mode 100644 hw/misc/allwinner-sramc.c | ||
12 | 21 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 22 | diff --git a/include/hw/arm/allwinner-r40.h b/include/hw/arm/allwinner-r40.h |
14 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 24 | --- a/include/hw/arm/allwinner-r40.h |
16 | +++ b/hw/arm/mps2-tz.c | 25 | +++ b/include/hw/arm/allwinner-r40.h |
17 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 26 | @@ -XXX,XX +XXX,XX @@ |
18 | const char *name, hwaddr size, | 27 | #include "hw/sd/allwinner-sdhost.h" |
19 | const int *irqs) | 28 | #include "hw/misc/allwinner-r40-ccu.h" |
20 | { | 29 | #include "hw/misc/allwinner-r40-dramc.h" |
21 | + /* The irq[] array is tx, rx, combined, in that order */ | 30 | +#include "hw/misc/allwinner-sramc.h" |
22 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 31 | #include "hw/i2c/allwinner-i2c.h" |
23 | CMSDKAPBUART *uart = opaque; | 32 | #include "hw/net/allwinner_emac.h" |
24 | int i = uart - &mms->uart[0]; | 33 | #include "hw/net/allwinner-sun8i-emac.h" |
25 | - int rxirqno = i * 2 + 32; | 34 | @@ -XXX,XX +XXX,XX @@ enum { |
26 | - int txirqno = i * 2 + 33; | 35 | AW_R40_DEV_SRAM_A2, |
27 | - int combirqno = i + 42; | 36 | AW_R40_DEV_SRAM_A3, |
28 | SysBusDevice *s; | 37 | AW_R40_DEV_SRAM_A4, |
29 | DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | 38 | + AW_R40_DEV_SRAMC, |
30 | 39 | AW_R40_DEV_EMAC, | |
31 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 40 | AW_R40_DEV_MMC0, |
32 | qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq); | 41 | AW_R40_DEV_MMC1, |
33 | sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); | 42 | @@ -XXX,XX +XXX,XX @@ struct AwR40State { |
34 | s = SYS_BUS_DEVICE(uart); | 43 | |
35 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, txirqno)); | 44 | ARMCPU cpus[AW_R40_NUM_CPUS]; |
36 | - sysbus_connect_irq(s, 1, get_sse_irq_in(mms, rxirqno)); | 45 | const hwaddr *memmap; |
37 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | 46 | + AwSRAMCState sramc; |
38 | + sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); | 47 | AwA10PITState timer; |
39 | sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); | 48 | AwSdHostState mmc[AW_R40_NUM_MMCS]; |
40 | sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); | 49 | AwR40ClockCtlState ccu; |
41 | - sysbus_connect_irq(s, 4, get_sse_irq_in(mms, combirqno)); | 50 | diff --git a/include/hw/misc/allwinner-sramc.h b/include/hw/misc/allwinner-sramc.h |
42 | + sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2])); | 51 | new file mode 100644 |
43 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); | 52 | index XXXXXXX..XXXXXXX |
53 | --- /dev/null | ||
54 | +++ b/include/hw/misc/allwinner-sramc.h | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | +/* | ||
57 | + * Allwinner SRAM controller emulation | ||
58 | + * | ||
59 | + * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> | ||
60 | + * | ||
61 | + * This program is free software: you can redistribute it and/or modify | ||
62 | + * it under the terms of the GNU General Public License as published by | ||
63 | + * the Free Software Foundation, either version 2 of the License, or | ||
64 | + * (at your option) any later version. | ||
65 | + * | ||
66 | + * This program is distributed in the hope that it will be useful, | ||
67 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
68 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
69 | + * GNU General Public License for more details. | ||
70 | + * | ||
71 | + * You should have received a copy of the GNU General Public License | ||
72 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
73 | + */ | ||
74 | + | ||
75 | +#ifndef HW_MISC_ALLWINNER_SRAMC_H | ||
76 | +#define HW_MISC_ALLWINNER_SRAMC_H | ||
77 | + | ||
78 | +#include "qom/object.h" | ||
79 | +#include "hw/sysbus.h" | ||
80 | +#include "qemu/uuid.h" | ||
81 | + | ||
82 | +/** | ||
83 | + * Object model | ||
84 | + * @{ | ||
85 | + */ | ||
86 | +#define TYPE_AW_SRAMC "allwinner-sramc" | ||
87 | +#define TYPE_AW_SRAMC_SUN8I_R40 TYPE_AW_SRAMC "-sun8i-r40" | ||
88 | +OBJECT_DECLARE_TYPE(AwSRAMCState, AwSRAMCClass, AW_SRAMC) | ||
89 | + | ||
90 | +/** @} */ | ||
91 | + | ||
92 | +/** | ||
93 | + * Allwinner SRAMC object instance state | ||
94 | + */ | ||
95 | +struct AwSRAMCState { | ||
96 | + /*< private >*/ | ||
97 | + SysBusDevice parent_obj; | ||
98 | + /*< public >*/ | ||
99 | + | ||
100 | + /** Maps I/O registers in physical memory */ | ||
101 | + MemoryRegion iomem; | ||
102 | + | ||
103 | + /* registers */ | ||
104 | + uint32_t sram_ctl1; | ||
105 | + uint32_t sram_ver; | ||
106 | + uint32_t sram_soft_entry_reg0; | ||
107 | +}; | ||
108 | + | ||
109 | +/** | ||
110 | + * Allwinner SRAM Controller class-level struct. | ||
111 | + * | ||
112 | + * This struct is filled by each sunxi device specific code | ||
113 | + * such that the generic code can use this struct to support | ||
114 | + * all devices. | ||
115 | + */ | ||
116 | +struct AwSRAMCClass { | ||
117 | + /*< private >*/ | ||
118 | + SysBusDeviceClass parent_class; | ||
119 | + /*< public >*/ | ||
120 | + | ||
121 | + uint32_t sram_version_code; | ||
122 | +}; | ||
123 | + | ||
124 | +#endif /* HW_MISC_ALLWINNER_SRAMC_H */ | ||
125 | diff --git a/hw/arm/allwinner-r40.c b/hw/arm/allwinner-r40.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/hw/arm/allwinner-r40.c | ||
128 | +++ b/hw/arm/allwinner-r40.c | ||
129 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_r40_memmap[] = { | ||
130 | [AW_R40_DEV_SRAM_A2] = 0x00004000, | ||
131 | [AW_R40_DEV_SRAM_A3] = 0x00008000, | ||
132 | [AW_R40_DEV_SRAM_A4] = 0x0000b400, | ||
133 | + [AW_R40_DEV_SRAMC] = 0x01c00000, | ||
134 | [AW_R40_DEV_EMAC] = 0x01c0b000, | ||
135 | [AW_R40_DEV_MMC0] = 0x01c0f000, | ||
136 | [AW_R40_DEV_MMC1] = 0x01c10000, | ||
137 | @@ -XXX,XX +XXX,XX @@ struct AwR40Unimplemented { | ||
138 | static struct AwR40Unimplemented r40_unimplemented[] = { | ||
139 | { "d-engine", 0x01000000, 4 * MiB }, | ||
140 | { "d-inter", 0x01400000, 128 * KiB }, | ||
141 | - { "sram-c", 0x01c00000, 4 * KiB }, | ||
142 | { "dma", 0x01c02000, 4 * KiB }, | ||
143 | { "nfdc", 0x01c03000, 4 * KiB }, | ||
144 | { "ts", 0x01c04000, 4 * KiB }, | ||
145 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_init(Object *obj) | ||
146 | "ram-addr"); | ||
147 | object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
148 | "ram-size"); | ||
149 | + | ||
150 | + object_initialize_child(obj, "sramc", &s->sramc, TYPE_AW_SRAMC_SUN8I_R40); | ||
44 | } | 151 | } |
45 | 152 | ||
46 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | 153 | static void allwinner_r40_realize(DeviceState *dev, Error **errp) |
47 | 154 | @@ -XXX,XX +XXX,XX @@ static void allwinner_r40_realize(DeviceState *dev, Error **errp) | |
48 | s = SYS_BUS_DEVICE(mms->lan9118); | 155 | AW_R40_GIC_SPI_TIMER1)); |
49 | sysbus_realize_and_unref(s, &error_fatal); | 156 | |
50 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 48)); | 157 | /* SRAM */ |
51 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | 158 | + sysbus_realize(SYS_BUS_DEVICE(&s->sramc), &error_fatal); |
52 | return sysbus_mmio_get_region(s, 0); | 159 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sramc), 0, s->memmap[AW_R40_DEV_SRAMC]); |
53 | } | 160 | + |
54 | 161 | memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", | |
55 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | 162 | 16 * KiB, &error_abort); |
56 | const char *name, hwaddr size, | 163 | memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", |
57 | const int *irqs) | 164 | diff --git a/hw/misc/allwinner-sramc.c b/hw/misc/allwinner-sramc.c |
58 | { | 165 | new file mode 100644 |
59 | + /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */ | 166 | index XXXXXXX..XXXXXXX |
60 | PL080State *dma = opaque; | 167 | --- /dev/null |
61 | int i = dma - &mms->dma[0]; | 168 | +++ b/hw/misc/allwinner-sramc.c |
62 | SysBusDevice *s; | 169 | @@ -XXX,XX +XXX,XX @@ |
63 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | 170 | +/* |
64 | 171 | + * Allwinner R40 SRAM controller emulation | |
65 | s = SYS_BUS_DEVICE(dma); | 172 | + * |
66 | /* Wire up DMACINTR, DMACINTERR, DMACINTTC */ | 173 | + * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> |
67 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 58 + i * 3)); | 174 | + * |
68 | - sysbus_connect_irq(s, 1, get_sse_irq_in(mms, 56 + i * 3)); | 175 | + * This program is free software: you can redistribute it and/or modify |
69 | - sysbus_connect_irq(s, 2, get_sse_irq_in(mms, 57 + i * 3)); | 176 | + * it under the terms of the GNU General Public License as published by |
70 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | 177 | + * the Free Software Foundation, either version 2 of the License, or |
71 | + sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); | 178 | + * (at your option) any later version. |
72 | + sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2])); | 179 | + * |
73 | 180 | + * This program is distributed in the hope that it will be useful, | |
74 | g_free(mscname); | 181 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
75 | return sysbus_mmio_get_region(s, 0); | 182 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
76 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | 183 | + * GNU General Public License for more details. |
77 | * lines are set via the "MISC" register in the MPS2 FPGAIO device. | 184 | + * |
78 | */ | 185 | + * You should have received a copy of the GNU General Public License |
79 | PL022State *spi = opaque; | 186 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
80 | - int i = spi - &mms->spi[0]; | 187 | + */ |
81 | SysBusDevice *s; | 188 | + |
82 | 189 | +#include "qemu/osdep.h" | |
83 | object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022); | 190 | +#include "qemu/units.h" |
84 | sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal); | 191 | +#include "hw/sysbus.h" |
85 | s = SYS_BUS_DEVICE(spi); | 192 | +#include "migration/vmstate.h" |
86 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 51 + i)); | 193 | +#include "qemu/log.h" |
87 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | 194 | +#include "qemu/module.h" |
88 | return sysbus_mmio_get_region(s, 0); | 195 | +#include "qapi/error.h" |
89 | } | 196 | +#include "hw/qdev-properties.h" |
90 | 197 | +#include "hw/qdev-properties-system.h" | |
91 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 198 | +#include "hw/misc/allwinner-sramc.h" |
92 | }, { | 199 | +#include "trace.h" |
93 | .name = "apb_ppcexp1", | 200 | + |
94 | .ports = { | 201 | +/* |
95 | - { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000 }, | 202 | + * register offsets |
96 | - { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000 }, | 203 | + * https://linux-sunxi.org/SRAM_Controller_Register_Guide |
97 | - { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000 }, | 204 | + */ |
98 | - { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000 }, | 205 | +enum { |
99 | - { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000 }, | 206 | + REG_SRAM_CTL1_CFG = 0x04, /* SRAM Control register 1 */ |
100 | - { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 }, | 207 | + REG_SRAM_VER = 0x24, /* SRAM Version register */ |
101 | - { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 }, | 208 | + REG_SRAM_R40_SOFT_ENTRY_REG0 = 0xbc, |
102 | - { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, | 209 | +}; |
103 | - { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, | 210 | + |
104 | - { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, | 211 | +/* REG_SRAMC_VERSION bit defines */ |
105 | + { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } }, | 212 | +#define SRAM_VER_READ_ENABLE (1 << 15) |
106 | + { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } }, | 213 | +#define SRAM_VER_VERSION_SHIFT 16 |
107 | + { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } }, | 214 | +#define SRAM_VERSION_SUN8I_R40 0x1701 |
108 | + { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } }, | 215 | + |
109 | + { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } }, | 216 | +static uint64_t allwinner_sramc_read(void *opaque, hwaddr offset, |
110 | + { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } }, | 217 | + unsigned size) |
111 | + { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } }, | 218 | +{ |
112 | + { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } }, | 219 | + AwSRAMCState *s = AW_SRAMC(opaque); |
113 | + { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } }, | 220 | + AwSRAMCClass *sc = AW_SRAMC_GET_CLASS(s); |
114 | + { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } }, | 221 | + uint64_t val = 0; |
115 | { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, | 222 | + |
116 | { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, | 223 | + switch (offset) { |
117 | { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, | 224 | + case REG_SRAM_CTL1_CFG: |
118 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 225 | + val = s->sram_ctl1; |
119 | { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, | 226 | + break; |
120 | { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, | 227 | + case REG_SRAM_VER: |
121 | { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, | 228 | + /* bit15: lock bit, set this bit before reading this register */ |
122 | - { "eth", make_eth_dev, NULL, 0x42000000, 0x100000 }, | 229 | + if (s->sram_ver & SRAM_VER_READ_ENABLE) { |
123 | + { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } }, | 230 | + val = SRAM_VER_READ_ENABLE | |
124 | }, | 231 | + (sc->sram_version_code << SRAM_VER_VERSION_SHIFT); |
125 | }, { | 232 | + } |
126 | .name = "ahb_ppcexp1", | 233 | + break; |
127 | .ports = { | 234 | + case REG_SRAM_R40_SOFT_ENTRY_REG0: |
128 | - { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000 }, | 235 | + val = s->sram_soft_entry_reg0; |
129 | - { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000 }, | 236 | + break; |
130 | - { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000 }, | 237 | + default: |
131 | - { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000 }, | 238 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
132 | + { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } }, | 239 | + __func__, (uint32_t)offset); |
133 | + { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } }, | 240 | + return 0; |
134 | + { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } }, | 241 | + } |
135 | + { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } }, | 242 | + |
136 | }, | 243 | + trace_allwinner_sramc_read(offset, val); |
137 | }, | 244 | + |
138 | }; | 245 | + return val; |
246 | +} | ||
247 | + | ||
248 | +static void allwinner_sramc_write(void *opaque, hwaddr offset, | ||
249 | + uint64_t val, unsigned size) | ||
250 | +{ | ||
251 | + AwSRAMCState *s = AW_SRAMC(opaque); | ||
252 | + | ||
253 | + trace_allwinner_sramc_write(offset, val); | ||
254 | + | ||
255 | + switch (offset) { | ||
256 | + case REG_SRAM_CTL1_CFG: | ||
257 | + s->sram_ctl1 = val; | ||
258 | + break; | ||
259 | + case REG_SRAM_VER: | ||
260 | + /* Only the READ_ENABLE bit is writeable */ | ||
261 | + s->sram_ver = val & SRAM_VER_READ_ENABLE; | ||
262 | + break; | ||
263 | + case REG_SRAM_R40_SOFT_ENTRY_REG0: | ||
264 | + s->sram_soft_entry_reg0 = val; | ||
265 | + break; | ||
266 | + default: | ||
267 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
268 | + __func__, (uint32_t)offset); | ||
269 | + break; | ||
270 | + } | ||
271 | +} | ||
272 | + | ||
273 | +static const MemoryRegionOps allwinner_sramc_ops = { | ||
274 | + .read = allwinner_sramc_read, | ||
275 | + .write = allwinner_sramc_write, | ||
276 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
277 | + .valid = { | ||
278 | + .min_access_size = 4, | ||
279 | + .max_access_size = 4, | ||
280 | + }, | ||
281 | + .impl.min_access_size = 4, | ||
282 | +}; | ||
283 | + | ||
284 | +static const VMStateDescription allwinner_sramc_vmstate = { | ||
285 | + .name = "allwinner-sramc", | ||
286 | + .version_id = 1, | ||
287 | + .minimum_version_id = 1, | ||
288 | + .fields = (VMStateField[]) { | ||
289 | + VMSTATE_UINT32(sram_ver, AwSRAMCState), | ||
290 | + VMSTATE_UINT32(sram_soft_entry_reg0, AwSRAMCState), | ||
291 | + VMSTATE_END_OF_LIST() | ||
292 | + } | ||
293 | +}; | ||
294 | + | ||
295 | +static void allwinner_sramc_reset(DeviceState *dev) | ||
296 | +{ | ||
297 | + AwSRAMCState *s = AW_SRAMC(dev); | ||
298 | + AwSRAMCClass *sc = AW_SRAMC_GET_CLASS(s); | ||
299 | + | ||
300 | + switch (sc->sram_version_code) { | ||
301 | + case SRAM_VERSION_SUN8I_R40: | ||
302 | + s->sram_ctl1 = 0x1300; | ||
303 | + break; | ||
304 | + } | ||
305 | +} | ||
306 | + | ||
307 | +static void allwinner_sramc_class_init(ObjectClass *klass, void *data) | ||
308 | +{ | ||
309 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
310 | + | ||
311 | + dc->reset = allwinner_sramc_reset; | ||
312 | + dc->vmsd = &allwinner_sramc_vmstate; | ||
313 | +} | ||
314 | + | ||
315 | +static void allwinner_sramc_init(Object *obj) | ||
316 | +{ | ||
317 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
318 | + AwSRAMCState *s = AW_SRAMC(obj); | ||
319 | + | ||
320 | + /* Memory mapping */ | ||
321 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sramc_ops, s, | ||
322 | + TYPE_AW_SRAMC, 1 * KiB); | ||
323 | + sysbus_init_mmio(sbd, &s->iomem); | ||
324 | +} | ||
325 | + | ||
326 | +static const TypeInfo allwinner_sramc_info = { | ||
327 | + .name = TYPE_AW_SRAMC, | ||
328 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
329 | + .instance_init = allwinner_sramc_init, | ||
330 | + .instance_size = sizeof(AwSRAMCState), | ||
331 | + .class_init = allwinner_sramc_class_init, | ||
332 | +}; | ||
333 | + | ||
334 | +static void allwinner_r40_sramc_class_init(ObjectClass *klass, void *data) | ||
335 | +{ | ||
336 | + AwSRAMCClass *sc = AW_SRAMC_CLASS(klass); | ||
337 | + | ||
338 | + sc->sram_version_code = SRAM_VERSION_SUN8I_R40; | ||
339 | +} | ||
340 | + | ||
341 | +static const TypeInfo allwinner_r40_sramc_info = { | ||
342 | + .name = TYPE_AW_SRAMC_SUN8I_R40, | ||
343 | + .parent = TYPE_AW_SRAMC, | ||
344 | + .class_init = allwinner_r40_sramc_class_init, | ||
345 | +}; | ||
346 | + | ||
347 | +static void allwinner_sramc_register(void) | ||
348 | +{ | ||
349 | + type_register_static(&allwinner_sramc_info); | ||
350 | + type_register_static(&allwinner_r40_sramc_info); | ||
351 | +} | ||
352 | + | ||
353 | +type_init(allwinner_sramc_register) | ||
354 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
355 | index XXXXXXX..XXXXXXX 100644 | ||
356 | --- a/hw/arm/Kconfig | ||
357 | +++ b/hw/arm/Kconfig | ||
358 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
359 | config ALLWINNER_R40 | ||
360 | bool | ||
361 | default y if TCG && ARM | ||
362 | + select ALLWINNER_SRAMC | ||
363 | select ALLWINNER_A10_PIT | ||
364 | select AXP2XX_PMU | ||
365 | select SERIAL | ||
366 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
367 | index XXXXXXX..XXXXXXX 100644 | ||
368 | --- a/hw/misc/Kconfig | ||
369 | +++ b/hw/misc/Kconfig | ||
370 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL | ||
371 | config LASI | ||
372 | bool | ||
373 | |||
374 | +config ALLWINNER_SRAMC | ||
375 | + bool | ||
376 | + | ||
377 | config ALLWINNER_A10_CCM | ||
378 | bool | ||
379 | |||
380 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
381 | index XXXXXXX..XXXXXXX 100644 | ||
382 | --- a/hw/misc/meson.build | ||
383 | +++ b/hw/misc/meson.build | ||
384 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
385 | |||
386 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
387 | |||
388 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_SRAMC', if_true: files('allwinner-sramc.c')) | ||
389 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
390 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) | ||
391 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
392 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
393 | index XXXXXXX..XXXXXXX 100644 | ||
394 | --- a/hw/misc/trace-events | ||
395 | +++ b/hw/misc/trace-events | ||
396 | @@ -XXX,XX +XXX,XX @@ allwinner_r40_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "writ | ||
397 | allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
398 | allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
399 | |||
400 | +# allwinner-sramc.c | ||
401 | +allwinner_sramc_read(uint64_t offset, uint64_t data) "offset 0x%" PRIx64 " data 0x%" PRIx64 | ||
402 | +allwinner_sramc_write(uint64_t offset, uint64_t data) "offset 0x%" PRIx64 " data 0x%" PRIx64 | ||
403 | + | ||
404 | # avr_power.c | ||
405 | avr_power_read(uint8_t value) "power_reduc read value:%u" | ||
406 | avr_power_write(uint8_t value) "power_reduc write value:%u" | ||
139 | -- | 407 | -- |
140 | 2.20.1 | 408 | 2.34.1 |
141 | |||
142 | diff view generated by jsdifflib |
1 | We create an OR gate to wire together the overflow IRQs for all the | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | UARTs on the board; this has to have twice the number of inputs as | ||
3 | there are UARTs, since each UART feeds it a TX overflow and an RX | ||
4 | overflow interrupt line. Replace the hardcoded '10' with a | ||
5 | calculation based on the size of the uart[] array in the | ||
6 | MPS2TZMachineState. (We rely on OR gate inputs that are never wired | ||
7 | up or asserted being treated as always-zero.) | ||
8 | 2 | ||
3 | Add test case for booting from initrd and sd card. | ||
4 | |||
5 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> | ||
6 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
7 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20210215115138.20465-15-peter.maydell@linaro.org | ||
12 | --- | 9 | --- |
13 | hw/arm/mps2-tz.c | 11 ++++++++--- | 10 | tests/avocado/boot_linux_console.py | 176 ++++++++++++++++++++++++++++ |
14 | 1 file changed, 8 insertions(+), 3 deletions(-) | 11 | 1 file changed, 176 insertions(+) |
15 | 12 | ||
16 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 13 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/mps2-tz.c | 15 | --- a/tests/avocado/boot_linux_console.py |
19 | +++ b/hw/arm/mps2-tz.c | 16 | +++ b/tests/avocado/boot_linux_console.py |
20 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 17 | @@ -XXX,XX +XXX,XX @@ def test_arm_quanta_gsj_initrd(self): |
21 | */ | 18 | self.wait_for_console_pattern( |
22 | memory_region_add_subregion(system_memory, 0x80000000, machine->ram); | 19 | 'Give root password for system maintenance') |
23 | 20 | ||
24 | - /* The overflow IRQs for all UARTs are ORed together. | 21 | + def test_arm_bpim2u(self): |
25 | + /* | 22 | + """ |
26 | + * The overflow IRQs for all UARTs are ORed together. | 23 | + :avocado: tags=arch:arm |
27 | * Tx, Rx and "combined" IRQs are sent to the NVIC separately. | 24 | + :avocado: tags=machine:bpim2u |
28 | - * Create the OR gate for this. | 25 | + :avocado: tags=accel:tcg |
29 | + * Create the OR gate for this: it has one input for the TX overflow | 26 | + """ |
30 | + * and one for the RX overflow for each UART we might have. | 27 | + deb_url = ('https://apt.armbian.com/pool/main/l/linux-5.10.16-sunxi/' |
31 | + * (If the board has fewer than the maximum possible number of UARTs | 28 | + 'linux-image-current-sunxi_21.02.2_armhf.deb') |
32 | + * those inputs are never wired up and are treated as always-zero.) | 29 | + deb_hash = '9fa84beda245cabf0b4fa84cf6eaa7738ead1da0' |
33 | */ | 30 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) |
34 | object_initialize_child(OBJECT(mms), "uart-irq-orgate", | 31 | + kernel_path = self.extract_from_deb(deb_path, |
35 | &mms->uart_irq_orgate, TYPE_OR_IRQ); | 32 | + '/boot/vmlinuz-5.10.16-sunxi') |
36 | - object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", 10, | 33 | + dtb_path = ('/usr/lib/linux-image-current-sunxi/' |
37 | + object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", | 34 | + 'sun8i-r40-bananapi-m2-ultra.dtb') |
38 | + 2 * ARRAY_SIZE(mms->uart), | 35 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) |
39 | &error_fatal); | 36 | + |
40 | qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); | 37 | + self.vm.set_console() |
41 | qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | 38 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + |
39 | + 'console=ttyS0,115200n8 ' | ||
40 | + 'earlycon=uart,mmio32,0x1c28000') | ||
41 | + self.vm.add_args('-kernel', kernel_path, | ||
42 | + '-dtb', dtb_path, | ||
43 | + '-append', kernel_command_line) | ||
44 | + self.vm.launch() | ||
45 | + console_pattern = 'Kernel command line: %s' % kernel_command_line | ||
46 | + self.wait_for_console_pattern(console_pattern) | ||
47 | + | ||
48 | + def test_arm_bpim2u_initrd(self): | ||
49 | + """ | ||
50 | + :avocado: tags=arch:arm | ||
51 | + :avocado: tags=accel:tcg | ||
52 | + :avocado: tags=machine:bpim2u | ||
53 | + """ | ||
54 | + deb_url = ('https://apt.armbian.com/pool/main/l/linux-5.10.16-sunxi/' | ||
55 | + 'linux-image-current-sunxi_21.02.2_armhf.deb') | ||
56 | + deb_hash = '9fa84beda245cabf0b4fa84cf6eaa7738ead1da0' | ||
57 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
58 | + kernel_path = self.extract_from_deb(deb_path, | ||
59 | + '/boot/vmlinuz-5.10.16-sunxi') | ||
60 | + dtb_path = ('/usr/lib/linux-image-current-sunxi/' | ||
61 | + 'sun8i-r40-bananapi-m2-ultra.dtb') | ||
62 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | ||
63 | + initrd_url = ('https://github.com/groeck/linux-build-test/raw/' | ||
64 | + '2eb0a73b5d5a28df3170c546ddaaa9757e1e0848/rootfs/' | ||
65 | + 'arm/rootfs-armv7a.cpio.gz') | ||
66 | + initrd_hash = '604b2e45cdf35045846b8bbfbf2129b1891bdc9c' | ||
67 | + initrd_path_gz = self.fetch_asset(initrd_url, asset_hash=initrd_hash) | ||
68 | + initrd_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
69 | + archive.gzip_uncompress(initrd_path_gz, initrd_path) | ||
70 | + | ||
71 | + self.vm.set_console() | ||
72 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
73 | + 'console=ttyS0,115200 ' | ||
74 | + 'panic=-1 noreboot') | ||
75 | + self.vm.add_args('-kernel', kernel_path, | ||
76 | + '-dtb', dtb_path, | ||
77 | + '-initrd', initrd_path, | ||
78 | + '-append', kernel_command_line, | ||
79 | + '-no-reboot') | ||
80 | + self.vm.launch() | ||
81 | + self.wait_for_console_pattern('Boot successful.') | ||
82 | + | ||
83 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
84 | + 'Allwinner sun8i Family') | ||
85 | + exec_command_and_wait_for_pattern(self, 'cat /proc/iomem', | ||
86 | + 'system-control@1c00000') | ||
87 | + exec_command_and_wait_for_pattern(self, 'reboot', | ||
88 | + 'reboot: Restarting system') | ||
89 | + # Wait for VM to shut down gracefully | ||
90 | + self.vm.wait() | ||
91 | + | ||
92 | + def test_arm_bpim2u_gmac(self): | ||
93 | + """ | ||
94 | + :avocado: tags=arch:arm | ||
95 | + :avocado: tags=accel:tcg | ||
96 | + :avocado: tags=machine:bpim2u | ||
97 | + :avocado: tags=device:sd | ||
98 | + """ | ||
99 | + self.require_netdev('user') | ||
100 | + | ||
101 | + deb_url = ('https://apt.armbian.com/pool/main/l/linux-5.10.16-sunxi/' | ||
102 | + 'linux-image-current-sunxi_21.02.2_armhf.deb') | ||
103 | + deb_hash = '9fa84beda245cabf0b4fa84cf6eaa7738ead1da0' | ||
104 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
105 | + kernel_path = self.extract_from_deb(deb_path, | ||
106 | + '/boot/vmlinuz-5.10.16-sunxi') | ||
107 | + dtb_path = ('/usr/lib/linux-image-current-sunxi/' | ||
108 | + 'sun8i-r40-bananapi-m2-ultra.dtb') | ||
109 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | ||
110 | + rootfs_url = ('http://storage.kernelci.org/images/rootfs/buildroot/' | ||
111 | + 'buildroot-baseline/20221116.0/armel/rootfs.ext2.xz') | ||
112 | + rootfs_hash = 'fae32f337c7b87547b10f42599acf109da8b6d9a' | ||
113 | + rootfs_path_xz = self.fetch_asset(rootfs_url, asset_hash=rootfs_hash) | ||
114 | + rootfs_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
115 | + archive.lzma_uncompress(rootfs_path_xz, rootfs_path) | ||
116 | + image_pow2ceil_expand(rootfs_path) | ||
117 | + | ||
118 | + self.vm.set_console() | ||
119 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
120 | + 'console=ttyS0,115200 ' | ||
121 | + 'root=/dev/mmcblk0 rootwait rw ' | ||
122 | + 'panic=-1 noreboot') | ||
123 | + self.vm.add_args('-kernel', kernel_path, | ||
124 | + '-dtb', dtb_path, | ||
125 | + '-drive', 'file=' + rootfs_path + ',if=sd,format=raw', | ||
126 | + '-net', 'nic,model=gmac,netdev=host_gmac', | ||
127 | + '-netdev', 'user,id=host_gmac', | ||
128 | + '-append', kernel_command_line, | ||
129 | + '-no-reboot') | ||
130 | + self.vm.launch() | ||
131 | + shell_ready = "/bin/sh: can't access tty; job control turned off" | ||
132 | + self.wait_for_console_pattern(shell_ready) | ||
133 | + | ||
134 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
135 | + 'Allwinner sun8i Family') | ||
136 | + exec_command_and_wait_for_pattern(self, 'cat /proc/partitions', | ||
137 | + 'mmcblk0') | ||
138 | + exec_command_and_wait_for_pattern(self, 'ifconfig eth0 up', | ||
139 | + 'eth0: Link is Up') | ||
140 | + exec_command_and_wait_for_pattern(self, 'udhcpc eth0', | ||
141 | + 'udhcpc: lease of 10.0.2.15 obtained') | ||
142 | + exec_command_and_wait_for_pattern(self, 'ping -c 3 10.0.2.2', | ||
143 | + '3 packets transmitted, 3 packets received, 0% packet loss') | ||
144 | + exec_command_and_wait_for_pattern(self, 'reboot', | ||
145 | + 'reboot: Restarting system') | ||
146 | + # Wait for VM to shut down gracefully | ||
147 | + self.vm.wait() | ||
148 | + | ||
149 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | ||
150 | + def test_arm_bpim2u_openwrt_22_03_3(self): | ||
151 | + """ | ||
152 | + :avocado: tags=arch:arm | ||
153 | + :avocado: tags=machine:bpim2u | ||
154 | + :avocado: tags=device:sd | ||
155 | + """ | ||
156 | + | ||
157 | + # This test download a 8.9 MiB compressed image and expand it | ||
158 | + # to 127 MiB. | ||
159 | + image_url = ('https://downloads.openwrt.org/releases/22.03.3/targets/' | ||
160 | + 'sunxi/cortexa7/openwrt-22.03.3-sunxi-cortexa7-' | ||
161 | + 'sinovoip_bananapi-m2-ultra-ext4-sdcard.img.gz') | ||
162 | + image_hash = ('5b41b4e11423e562c6011640f9a7cd3b' | ||
163 | + 'dd0a3d42b83430f7caa70a432e6cd82c') | ||
164 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, | ||
165 | + algorithm='sha256') | ||
166 | + image_path = archive.extract(image_path_gz, self.workdir) | ||
167 | + image_pow2ceil_expand(image_path) | ||
168 | + | ||
169 | + self.vm.set_console() | ||
170 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | ||
171 | + '-nic', 'user', | ||
172 | + '-no-reboot') | ||
173 | + self.vm.launch() | ||
174 | + | ||
175 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
176 | + 'usbcore.nousb ' | ||
177 | + 'noreboot') | ||
178 | + | ||
179 | + self.wait_for_console_pattern('U-Boot SPL') | ||
180 | + | ||
181 | + interrupt_interactive_console_until_pattern( | ||
182 | + self, 'Hit any key to stop autoboot:', '=>') | ||
183 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
184 | + kernel_command_line + "'", '=>') | ||
185 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
186 | + | ||
187 | + self.wait_for_console_pattern( | ||
188 | + 'Please press Enter to activate this console.') | ||
189 | + | ||
190 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
191 | + | ||
192 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
193 | + 'Allwinner sun8i Family') | ||
194 | + exec_command_and_wait_for_pattern(self, 'cat /proc/iomem', | ||
195 | + 'system-control@1c00000') | ||
196 | + | ||
197 | def test_arm_orangepi(self): | ||
198 | """ | ||
199 | :avocado: tags=arch:arm | ||
42 | -- | 200 | -- |
43 | 2.20.1 | 201 | 2.34.1 |
44 | |||
45 | diff view generated by jsdifflib |
1 | On the MPS2 boards, the first 32 interrupt lines are entirely | 1 | From: qianfan Zhao <qianfanguijin@163.com> |
---|---|---|---|
2 | internal to the SSE; interrupt lines for devices outside the SSE | ||
3 | start at 32. In the application notes that document each FPGA image, | ||
4 | the interrupt wiring is documented from the point of view of the CPU, | ||
5 | so '0' is the first of the SSE's interrupts and the devices in the | ||
6 | FPGA image itself are '32' and up: so the UART 0 Receive interrupt is | ||
7 | 32, the SPI #0 interrupt is 51, and so on. | ||
8 | 2 | ||
9 | Within our implementation, because the external interrupts must be | 3 | Add documents for Banana Pi M2U |
10 | connected to the EXP_IRQ[0...n] lines of the SSE object, we made the | ||
11 | get_sse_irq_in() function take an irqno whose values start at 0 for | ||
12 | the first FPGA device interrupt. In this numbering scheme the UART 0 | ||
13 | Receive interrupt is 0, the SPI #0 interrupt is 19, and so on. | ||
14 | 4 | ||
15 | The result of these two different numbering schemes has been that | 5 | Signed-off-by: qianfan Zhao <qianfanguijin@163.com> |
16 | half of the devices were wired up to the wrong IRQs: the UART IRQs | 6 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
17 | are wired up correctly, but the DMA and SPI devices were passing | 7 | [PMM: Minor format fixes to correct sphinx errors] |
18 | start-at-32 values to get_sse_irq_in() and so being mis-connected. | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | ||
10 | docs/system/arm/bananapi_m2u.rst | 139 +++++++++++++++++++++++++++++++ | ||
11 | docs/system/target-arm.rst | 1 + | ||
12 | 2 files changed, 140 insertions(+) | ||
13 | create mode 100644 docs/system/arm/bananapi_m2u.rst | ||
19 | 14 | ||
20 | Fix the bug by making get_sse_irq_in() take values specified with the | 15 | diff --git a/docs/system/arm/bananapi_m2u.rst b/docs/system/arm/bananapi_m2u.rst |
21 | same scheme that the hardware manuals use, to avoid confusion. | 16 | new file mode 100644 |
22 | 17 | index XXXXXXX..XXXXXXX | |
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | --- /dev/null |
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 19 | +++ b/docs/system/arm/bananapi_m2u.rst |
25 | Message-id: 20210215115138.20465-12-peter.maydell@linaro.org | 20 | @@ -XXX,XX +XXX,XX @@ |
26 | --- | 21 | +Banana Pi BPI-M2U (``bpim2u``) |
27 | hw/arm/mps2-tz.c | 24 +++++++++++++++++------- | 22 | +^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ |
28 | 1 file changed, 17 insertions(+), 7 deletions(-) | 23 | + |
29 | 24 | +Banana Pi BPI-M2 Ultra is a quad-core mini single board computer built with | |
30 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 25 | +Allwinner A40i/R40/V40 SoC. It features 2GB of RAM and 8GB eMMC. It also |
26 | +has onboard WiFi and BT. On the ports side, the BPI-M2 Ultra has 2 USB A | ||
27 | +2.0 ports, 1 USB OTG port, 1 HDMI port, 1 audio jack, a DC power port, | ||
28 | +and last but not least, a SATA port. | ||
29 | + | ||
30 | +Supported devices | ||
31 | +""""""""""""""""" | ||
32 | + | ||
33 | +The Banana Pi M2U machine supports the following devices: | ||
34 | + | ||
35 | + * SMP (Quad Core Cortex-A7) | ||
36 | + * Generic Interrupt Controller configuration | ||
37 | + * SRAM mappings | ||
38 | + * SDRAM controller | ||
39 | + * Timer device (re-used from Allwinner A10) | ||
40 | + * UART | ||
41 | + * SD/MMC storage controller | ||
42 | + * EMAC ethernet | ||
43 | + * GMAC ethernet | ||
44 | + * Clock Control Unit | ||
45 | + * TWI (I2C) | ||
46 | + | ||
47 | +Limitations | ||
48 | +""""""""""" | ||
49 | + | ||
50 | +Currently, Banana Pi M2U does *not* support the following features: | ||
51 | + | ||
52 | +- Graphical output via HDMI, GPU and/or the Display Engine | ||
53 | +- Audio output | ||
54 | +- Hardware Watchdog | ||
55 | +- Real Time Clock | ||
56 | +- USB 2.0 interfaces | ||
57 | + | ||
58 | +Also see the 'unimplemented' array in the Allwinner R40 SoC module | ||
59 | +for a complete list of unimplemented I/O devices: ``./hw/arm/allwinner-r40.c`` | ||
60 | + | ||
61 | +Boot options | ||
62 | +"""""""""""" | ||
63 | + | ||
64 | +The Banana Pi M2U machine can start using the standard -kernel functionality | ||
65 | +for loading a Linux kernel or ELF executable. Additionally, the Banana Pi M2U | ||
66 | +machine can also emulate the BootROM which is present on an actual Allwinner R40 | ||
67 | +based SoC, which loads the bootloader from a SD card, specified via the -sd | ||
68 | +argument to qemu-system-arm. | ||
69 | + | ||
70 | +Running mainline Linux | ||
71 | +"""""""""""""""""""""" | ||
72 | + | ||
73 | +To build a Linux mainline kernel that can be booted by the Banana Pi M2U machine, | ||
74 | +simply configure the kernel using the sunxi_defconfig configuration: | ||
75 | + | ||
76 | +.. code-block:: bash | ||
77 | + | ||
78 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make mrproper | ||
79 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make sunxi_defconfig | ||
80 | + | ||
81 | +To boot the newly build linux kernel in QEMU with the Banana Pi M2U machine, use: | ||
82 | + | ||
83 | +.. code-block:: bash | ||
84 | + | ||
85 | + $ qemu-system-arm -M bpim2u -nographic \ | ||
86 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
87 | + -append 'console=ttyS0,115200' \ | ||
88 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-r40-bananapi-m2-ultra.dtb | ||
89 | + | ||
90 | +Banana Pi M2U images | ||
91 | +"""""""""""""""""""" | ||
92 | + | ||
93 | +Note that the mainline kernel does not have a root filesystem. You can choose | ||
94 | +to build you own image with buildroot using the bananapi_m2_ultra_defconfig. | ||
95 | +Also see https://buildroot.org for more information. | ||
96 | + | ||
97 | +Another possibility is to run an OpenWrt image for Banana Pi M2U which | ||
98 | +can be downloaded from: | ||
99 | + | ||
100 | + https://downloads.openwrt.org/releases/22.03.3/targets/sunxi/cortexa7/ | ||
101 | + | ||
102 | +When using an image as an SD card, it must be resized to a power of two. This can be | ||
103 | +done with the ``qemu-img`` command. It is recommended to only increase the image size | ||
104 | +instead of shrinking it to a power of two, to avoid loss of data. For example, | ||
105 | +to prepare a downloaded Armbian image, first extract it and then increase | ||
106 | +its size to one gigabyte as follows: | ||
107 | + | ||
108 | +.. code-block:: bash | ||
109 | + | ||
110 | + $ qemu-img resize \ | ||
111 | + openwrt-22.03.3-sunxi-cortexa7-sinovoip_bananapi-m2-ultra-ext4-sdcard.img \ | ||
112 | + 1G | ||
113 | + | ||
114 | +Instead of providing a custom Linux kernel via the -kernel command you may also | ||
115 | +choose to let the Banana Pi M2U machine load the bootloader from SD card, just like | ||
116 | +a real board would do using the BootROM. Simply pass the selected image via the -sd | ||
117 | +argument and remove the -kernel, -append, -dbt and -initrd arguments: | ||
118 | + | ||
119 | +.. code-block:: bash | ||
120 | + | ||
121 | + $ qemu-system-arm -M bpim2u -nic user -nographic \ | ||
122 | + -sd openwrt-22.03.3-sunxi-cortexa7-sinovoip_bananapi-m2-ultra-ext4-sdcard.img | ||
123 | + | ||
124 | +Running U-Boot | ||
125 | +"""""""""""""" | ||
126 | + | ||
127 | +U-Boot mainline can be build and configured using the Bananapi_M2_Ultra_defconfig | ||
128 | +using similar commands as describe above for Linux. Note that it is recommended | ||
129 | +for development/testing to select the following configuration setting in U-Boot: | ||
130 | + | ||
131 | + Device Tree Control > Provider for DTB for DT Control > Embedded DTB | ||
132 | + | ||
133 | +The BootROM of allwinner R40 loading u-boot from the 8KiB offset of sdcard. | ||
134 | +Let's create an bootable disk image: | ||
135 | + | ||
136 | +.. code-block:: bash | ||
137 | + | ||
138 | + $ dd if=/dev/zero of=sd.img bs=32M count=1 | ||
139 | + $ dd if=u-boot-sunxi-with-spl.bin of=sd.img bs=1k seek=8 conv=notrunc | ||
140 | + | ||
141 | +And then boot it. | ||
142 | + | ||
143 | +.. code-block:: bash | ||
144 | + | ||
145 | + $ qemu-system-arm -M bpim2u -nographic -sd sd.img | ||
146 | + | ||
147 | +Banana Pi M2U integration tests | ||
148 | +""""""""""""""""""""""""""""""" | ||
149 | + | ||
150 | +The Banana Pi M2U machine has several integration tests included. | ||
151 | +To run the whole set of tests, build QEMU from source and simply | ||
152 | +provide the following command: | ||
153 | + | ||
154 | +.. code-block:: bash | ||
155 | + | ||
156 | + $ cd qemu-build-dir | ||
157 | + $ AVOCADO_ALLOW_LARGE_STORAGE=yes tests/venv/bin/avocado \ | ||
158 | + --verbose --show=app,console run -t machine:bpim2u \ | ||
159 | + ../tests/avocado/boot_linux_console.py | ||
160 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
31 | index XXXXXXX..XXXXXXX 100644 | 161 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/arm/mps2-tz.c | 162 | --- a/docs/system/target-arm.rst |
33 | +++ b/hw/arm/mps2-tz.c | 163 | +++ b/docs/system/target-arm.rst |
34 | @@ -XXX,XX +XXX,XX @@ static void make_ram_alias(MemoryRegion *mr, const char *name, | 164 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running |
35 | 165 | arm/versatile | |
36 | static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 166 | arm/vexpress |
37 | { | 167 | arm/aspeed |
38 | - /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | 168 | + arm/bananapi_m2u.rst |
39 | + /* | 169 | arm/sabrelite |
40 | + * Return a qemu_irq which will signal IRQ n to all CPUs in the | 170 | arm/digic |
41 | + * SSE. The irqno should be as the CPU sees it, so the first | 171 | arm/cubieboard |
42 | + * external-to-the-SSE interrupt is 32. | ||
43 | + */ | ||
44 | MachineClass *mc = MACHINE_GET_CLASS(mms); | ||
45 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
46 | |||
47 | - assert(irqno < mmc->numirq); | ||
48 | + assert(irqno >= 32 && irqno < (mmc->numirq + 32)); | ||
49 | + | ||
50 | + /* | ||
51 | + * Convert from "CPU irq number" (as listed in the FPGA image | ||
52 | + * documentation) to the SSE external-interrupt number. | ||
53 | + */ | ||
54 | + irqno -= 32; | ||
55 | |||
56 | if (mc->max_cpus > 1) { | ||
57 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | ||
58 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
59 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
60 | CMSDKAPBUART *uart = opaque; | ||
61 | int i = uart - &mms->uart[0]; | ||
62 | - int rxirqno = i * 2; | ||
63 | - int txirqno = i * 2 + 1; | ||
64 | - int combirqno = i + 10; | ||
65 | + int rxirqno = i * 2 + 32; | ||
66 | + int txirqno = i * 2 + 33; | ||
67 | + int combirqno = i + 42; | ||
68 | SysBusDevice *s; | ||
69 | DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
72 | |||
73 | s = SYS_BUS_DEVICE(mms->lan9118); | ||
74 | sysbus_realize_and_unref(s, &error_fatal); | ||
75 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 16)); | ||
76 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 48)); | ||
77 | return sysbus_mmio_get_region(s, 0); | ||
78 | } | ||
79 | |||
80 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
81 | &error_fatal); | ||
82 | qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); | ||
83 | qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
84 | - get_sse_irq_in(mms, 15)); | ||
85 | + get_sse_irq_in(mms, 47)); | ||
86 | |||
87 | /* Most of the devices in the FPGA are behind Peripheral Protection | ||
88 | * Controllers. The required order for initializing things is: | ||
89 | -- | 172 | -- |
90 | 2.20.1 | 173 | 2.34.1 |
91 | |||
92 | diff view generated by jsdifflib |
1 | Set the FPGAIO num-leds and have-switches properties explicitly | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | per-board, rather than relying on the defaults. The AN505 and AN521 | ||
3 | both have the same settings as the default values, but the AN524 will | ||
4 | be different. | ||
5 | 2 | ||
3 | Document the meaning of exclusive_high in a big-endian context, | ||
4 | and why we can't change it now. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230530191438.411344-2-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210215115138.20465-8-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | hw/arm/mps2-tz.c | 9 +++++++++ | 11 | target/arm/cpu.h | 8 ++++++++ |
12 | 1 file changed, 9 insertions(+) | 12 | 1 file changed, 8 insertions(+) |
13 | 13 | ||
14 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/mps2-tz.c | 16 | --- a/target/arm/cpu.h |
17 | +++ b/hw/arm/mps2-tz.c | 17 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
19 | uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | 19 | uint64_t zcr_el[4]; /* ZCR_EL[1-3] */ |
20 | uint32_t len_oscclk; | 20 | uint64_t smcr_el[4]; /* SMCR_EL[1-3] */ |
21 | const uint32_t *oscclk; | 21 | } vfp; |
22 | + uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | 22 | + |
23 | + bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | 23 | uint64_t exclusive_addr; |
24 | const char *armsse_type; | 24 | uint64_t exclusive_val; |
25 | }; | 25 | + /* |
26 | 26 | + * Contains the 'val' for the second 64-bit register of LDXP, which comes | |
27 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | 27 | + * from the higher address, not the high part of a complete 128-bit value. |
28 | const char *name, hwaddr size) | 28 | + * In some ways it might be more convenient to record the exclusive value |
29 | { | 29 | + * as the low and high halves of a 128 bit data value, but the current |
30 | MPS2FPGAIO *fpgaio = opaque; | 30 | + * semantics of these fields are baked into the migration format. |
31 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 31 | + */ |
32 | 32 | uint64_t exclusive_high; | |
33 | object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO); | 33 | |
34 | + qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds); | 34 | /* iwMMXt coprocessor state. */ |
35 | + qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches); | ||
36 | sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal); | ||
37 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); | ||
38 | } | ||
39 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
40 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
41 | mmc->oscclk = an505_oscclk; | ||
42 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
43 | + mmc->fpgaio_num_leds = 2; | ||
44 | + mmc->fpgaio_has_switches = false; | ||
45 | mmc->armsse_type = TYPE_IOTKIT; | ||
46 | } | ||
47 | |||
48 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
49 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | ||
50 | mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ | ||
51 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
52 | + mmc->fpgaio_num_leds = 2; | ||
53 | + mmc->fpgaio_has_switches = false; | ||
54 | mmc->armsse_type = TYPE_SSE200; | ||
55 | } | ||
56 | |||
57 | -- | 35 | -- |
58 | 2.20.1 | 36 | 2.34.1 |
59 | |||
60 | diff view generated by jsdifflib |
1 | The AN524 has a PL031 RTC, which we have a model of; provide it | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | rather than an unimplemented-device stub. | ||
3 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20230530191438.411344-3-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210215115138.20465-23-peter.maydell@linaro.org | ||
8 | --- | 8 | --- |
9 | hw/arm/mps2-tz.c | 22 ++++++++++++++++++++-- | 9 | target/arm/cpu.h | 5 +++++ |
10 | 1 file changed, 20 insertions(+), 2 deletions(-) | 10 | 1 file changed, 5 insertions(+) |
11 | 11 | ||
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 12 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
13 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/mps2-tz.c | 14 | --- a/target/arm/cpu.h |
15 | +++ b/hw/arm/mps2-tz.c | 15 | +++ b/target/arm/cpu.h |
16 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_st(const ARMISARegisters *id) |
17 | #include "hw/misc/tz-msc.h" | 17 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, ST) != 0; |
18 | #include "hw/arm/armsse.h" | ||
19 | #include "hw/dma/pl080.h" | ||
20 | +#include "hw/rtc/pl031.h" | ||
21 | #include "hw/ssi/pl022.h" | ||
22 | #include "hw/i2c/arm_sbcon_i2c.h" | ||
23 | #include "hw/net/lan9118.h" | ||
24 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
25 | UnimplementedDeviceState gpio[4]; | ||
26 | UnimplementedDeviceState gfx; | ||
27 | UnimplementedDeviceState cldc; | ||
28 | - UnimplementedDeviceState rtc; | ||
29 | UnimplementedDeviceState usb; | ||
30 | + PL031State rtc; | ||
31 | PL080State dma[4]; | ||
32 | TZMSC msc[4]; | ||
33 | CMSDKAPBUART uart[6]; | ||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
35 | return sysbus_mmio_get_region(s, 0); | ||
36 | } | 18 | } |
37 | 19 | ||
38 | +static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque, | 20 | +static inline bool isar_feature_aa64_lse2(const ARMISARegisters *id) |
39 | + const char *name, hwaddr size, | ||
40 | + const int *irqs) | ||
41 | +{ | 21 | +{ |
42 | + PL031State *pl031 = opaque; | 22 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, AT) != 0; |
43 | + SysBusDevice *s; | ||
44 | + | ||
45 | + object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031); | ||
46 | + s = SYS_BUS_DEVICE(pl031); | ||
47 | + sysbus_realize(s, &error_fatal); | ||
48 | + /* | ||
49 | + * The board docs don't give an IRQ number for the PL031, so | ||
50 | + * presumably it is not connected. | ||
51 | + */ | ||
52 | + return sysbus_mmio_get_region(s, 0); | ||
53 | +} | 23 | +} |
54 | + | 24 | + |
55 | static void create_non_mpc_ram(MPS2TZMachineState *mms) | 25 | static inline bool isar_feature_aa64_fwb(const ARMISARegisters *id) |
56 | { | 26 | { |
57 | /* | 27 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, FWB) != 0; |
58 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
59 | |||
60 | { /* port 9 reserved */ }, | ||
61 | { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, | ||
62 | - { "rtc", make_unimp_dev, &mms->rtc, 0x4130b000, 0x1000 }, | ||
63 | + { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 }, | ||
64 | }, | ||
65 | }, { | ||
66 | .name = "ahb_ppcexp0", | ||
67 | -- | 28 | -- |
68 | 2.20.1 | 29 | 2.34.1 |
69 | 30 | ||
70 | 31 | diff view generated by jsdifflib |
1 | The AN524 has a different SYSCLK frequency from the AN505 and AN521; | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | make the SYSCLK frequency a field in the MPS2TZMachineClass rather | ||
3 | than a compile-time constant so we can support the AN524. | ||
4 | 2 | ||
3 | Let finalize_memop_atom be the new basic function, with | ||
4 | finalize_memop and finalize_memop_pair testing FEAT_LSE2 | ||
5 | to apply the appropriate atomicity. | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20230530191438.411344-4-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-2-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | hw/arm/mps2-tz.c | 10 ++++++---- | 13 | target/arm/tcg/translate.h | 39 +++++++++++++++++++++++++++++----- |
11 | 1 file changed, 6 insertions(+), 4 deletions(-) | 14 | target/arm/tcg/translate-a64.c | 2 ++ |
15 | target/arm/tcg/translate.c | 1 + | ||
16 | 3 files changed, 37 insertions(+), 5 deletions(-) | ||
12 | 17 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 18 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 20 | --- a/target/arm/tcg/translate.h |
16 | +++ b/hw/arm/mps2-tz.c | 21 | +++ b/target/arm/tcg/translate.h |
17 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
18 | MachineClass parent; | 23 | uint64_t features; /* CPU features bits */ |
19 | MPS2TZFPGAType fpga_type; | 24 | bool aarch64; |
20 | uint32_t scc_id; | 25 | bool thumb; |
21 | + uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | 26 | + bool lse2; |
22 | const char *armsse_type; | 27 | /* Because unallocated encodings generate different exception syndrome |
23 | }; | 28 | * information from traps due to FP being disabled, we can't do a single |
24 | 29 | * "is fp access disabled" check at a high level in the decode tree. | |
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 30 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr fpstatus_ptr(ARMFPStatusFlavour flavour) |
26 | 31 | } | |
27 | OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | 32 | |
28 | 33 | /** | |
29 | -/* Main SYSCLK frequency in Hz */ | 34 | - * finalize_memop: |
30 | -#define SYSCLK_FRQ 20000000 | 35 | + * finalize_memop_atom: |
31 | /* Slow 32Khz S32KCLK frequency in Hz */ | 36 | * @s: DisasContext |
32 | #define S32KCLK_FRQ (32 * 1000) | 37 | * @opc: size+sign+align of the memory operation |
33 | 38 | + * @atom: atomicity of the memory operation | |
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | 39 | * |
35 | static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 40 | - * Build the complete MemOp for a memory operation, including alignment |
36 | const char *name, hwaddr size) | 41 | - * and endianness. |
42 | + * Build the complete MemOp for a memory operation, including alignment, | ||
43 | + * endianness, and atomicity. | ||
44 | * | ||
45 | * If (op & MO_AMASK) then the operation already contains the required | ||
46 | * alignment, e.g. for AccType_ATOMIC. Otherwise, this an optionally | ||
47 | @@ -XXX,XX +XXX,XX @@ static inline TCGv_ptr fpstatus_ptr(ARMFPStatusFlavour flavour) | ||
48 | * and this is applied here. Note that there is no way to indicate that | ||
49 | * no alignment should ever be enforced; this must be handled manually. | ||
50 | */ | ||
51 | -static inline MemOp finalize_memop(DisasContext *s, MemOp opc) | ||
52 | +static inline MemOp finalize_memop_atom(DisasContext *s, MemOp opc, MemOp atom) | ||
37 | { | 53 | { |
38 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 54 | if (s->align_mem && !(opc & MO_AMASK)) { |
39 | CMSDKAPBUART *uart = opaque; | 55 | opc |= MO_ALIGN; |
40 | int i = uart - &mms->uart[0]; | 56 | } |
41 | int rxirqno = i * 2; | 57 | - return opc | s->be_data; |
42 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 58 | + return opc | atom | s->be_data; |
43 | 59 | +} | |
44 | object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART); | 60 | + |
45 | qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); | 61 | +/** |
46 | - qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); | 62 | + * finalize_memop: |
47 | + qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq); | 63 | + * @s: DisasContext |
48 | sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); | 64 | + * @opc: size+sign+align of the memory operation |
49 | s = SYS_BUS_DEVICE(uart); | 65 | + * |
50 | sysbus_connect_irq(s, 0, get_sse_irq_in(mms, txirqno)); | 66 | + * Like finalize_memop_atom, but with default atomicity. |
51 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 67 | + */ |
52 | 68 | +static inline MemOp finalize_memop(DisasContext *s, MemOp opc) | |
53 | /* These clocks don't need migration because they are fixed-frequency */ | 69 | +{ |
54 | mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 70 | + MemOp atom = s->lse2 ? MO_ATOM_WITHIN16 : MO_ATOM_IFALIGN; |
55 | - clock_set_hz(mms->sysclk, SYSCLK_FRQ); | 71 | + return finalize_memop_atom(s, opc, atom); |
56 | + clock_set_hz(mms->sysclk, mmc->sysclk_frq); | 72 | +} |
57 | mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | 73 | + |
58 | clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | 74 | +/** |
59 | 75 | + * finalize_memop_pair: | |
60 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 76 | + * @s: DisasContext |
61 | mmc->fpga_type = FPGA_AN505; | 77 | + * @opc: size+sign+align of the memory operation |
62 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 78 | + * |
63 | mmc->scc_id = 0x41045050; | 79 | + * Like finalize_memop_atom, but with atomicity for a pair. |
64 | + mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 80 | + * C.f. Pseudocode for Mem[], operand ispair. |
65 | mmc->armsse_type = TYPE_IOTKIT; | 81 | + */ |
82 | +static inline MemOp finalize_memop_pair(DisasContext *s, MemOp opc) | ||
83 | +{ | ||
84 | + MemOp atom = s->lse2 ? MO_ATOM_WITHIN16_PAIR : MO_ATOM_IFALIGN_PAIR; | ||
85 | + return finalize_memop_atom(s, opc, atom); | ||
66 | } | 86 | } |
67 | 87 | ||
68 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 88 | /** |
69 | mmc->fpga_type = FPGA_AN521; | 89 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
70 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 90 | index XXXXXXX..XXXXXXX 100644 |
71 | mmc->scc_id = 0x41045210; | 91 | --- a/target/arm/tcg/translate-a64.c |
72 | + mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 92 | +++ b/target/arm/tcg/translate-a64.c |
73 | mmc->armsse_type = TYPE_SSE200; | 93 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
74 | } | 94 | tcg_debug_assert(dc->tbid & 1); |
95 | #endif | ||
96 | |||
97 | + dc->lse2 = dc_isar_feature(aa64_lse2, dc); | ||
98 | + | ||
99 | /* Single step state. The code-generation logic here is: | ||
100 | * SS_ACTIVE == 0: | ||
101 | * generate code with no special handling for single-stepping (except | ||
102 | diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/arm/tcg/translate.c | ||
105 | +++ b/target/arm/tcg/translate.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
107 | dc->sme_trap_nonstreaming = | ||
108 | EX_TBFLAG_A32(tb_flags, SME_TRAP_NONSTREAMING); | ||
109 | } | ||
110 | + dc->lse2 = false; /* applies only to aarch64 */ | ||
111 | dc->cp_regs = cpu->cp_regs; | ||
112 | dc->features = env->features; | ||
75 | 113 | ||
76 | -- | 114 | -- |
77 | 2.20.1 | 115 | 2.34.1 |
78 | 116 | ||
79 | 117 | diff view generated by jsdifflib |
1 | MPS3 boards have an extra SWITCH register in the FPGAIO block which | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | reports the value of some switches. Implement this, governed by a | ||
3 | property the board code can use to specify whether whether it exists. | ||
4 | 2 | ||
3 | While we don't require 16-byte atomicity here, using a single larger | ||
4 | load simplifies the code, and makes it a closer match to STXP. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230530191438.411344-5-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-7-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | include/hw/misc/mps2-fpgaio.h | 1 + | 11 | target/arm/tcg/translate-a64.c | 31 ++++++++++++++++++++----------- |
11 | hw/misc/mps2-fpgaio.c | 10 ++++++++++ | 12 | 1 file changed, 20 insertions(+), 11 deletions(-) |
12 | 2 files changed, 11 insertions(+) | ||
13 | 13 | ||
14 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | 14 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/misc/mps2-fpgaio.h | 16 | --- a/target/arm/tcg/translate-a64.c |
17 | +++ b/include/hw/misc/mps2-fpgaio.h | 17 | +++ b/target/arm/tcg/translate-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ struct MPS2FPGAIO { | 18 | @@ -XXX,XX +XXX,XX @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2, |
19 | MemoryRegion iomem; | 19 | TCGv_i64 addr, int size, bool is_pair) |
20 | LEDState *led[MPS2FPGAIO_MAX_LEDS]; | 20 | { |
21 | uint32_t num_leds; | 21 | int idx = get_mem_index(s); |
22 | + bool has_switches; | 22 | - MemOp memop = s->be_data; |
23 | 23 | + MemOp memop; | |
24 | uint32_t led0; | 24 | |
25 | uint32_t prescale; | 25 | g_assert(size <= 3); |
26 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | 26 | if (is_pair) { |
27 | index XXXXXXX..XXXXXXX 100644 | 27 | g_assert(size >= 2); |
28 | --- a/hw/misc/mps2-fpgaio.c | 28 | if (size == 2) { |
29 | +++ b/hw/misc/mps2-fpgaio.c | 29 | /* The pair must be single-copy atomic for the doubleword. */ |
30 | @@ -XXX,XX +XXX,XX @@ REG32(CLK100HZ, 0x14) | 30 | - memop |= MO_64 | MO_ALIGN; |
31 | REG32(COUNTER, 0x18) | 31 | + memop = finalize_memop(s, MO_64 | MO_ALIGN); |
32 | REG32(PRESCALE, 0x1c) | 32 | tcg_gen_qemu_ld_i64(cpu_exclusive_val, addr, idx, memop); |
33 | REG32(PSCNTR, 0x20) | 33 | if (s->be_data == MO_LE) { |
34 | +REG32(SWITCH, 0x28) | 34 | tcg_gen_extract_i64(cpu_reg(s, rt), cpu_exclusive_val, 0, 32); |
35 | REG32(MISC, 0x4c) | 35 | @@ -XXX,XX +XXX,XX @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2, |
36 | 36 | tcg_gen_extract_i64(cpu_reg(s, rt2), cpu_exclusive_val, 0, 32); | |
37 | static uint32_t counter_from_tickoff(int64_t now, int64_t tick_offset, int frq) | 37 | } |
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_fpgaio_read(void *opaque, hwaddr offset, unsigned size) | 38 | } else { |
39 | resync_counter(s); | 39 | - /* The pair must be single-copy atomic for *each* doubleword, not |
40 | r = s->pscntr; | 40 | - the entire quadword, however it must be quadword aligned. */ |
41 | break; | 41 | - memop |= MO_64; |
42 | + case A_SWITCH: | 42 | - tcg_gen_qemu_ld_i64(cpu_exclusive_val, addr, idx, |
43 | + if (!s->has_switches) { | 43 | - memop | MO_ALIGN_16); |
44 | + goto bad_offset; | 44 | + /* |
45 | + } | 45 | + * The pair must be single-copy atomic for *each* doubleword, not |
46 | + /* User-togglable board switches. We don't model that, so report 0. */ | 46 | + * the entire quadword, however it must be quadword aligned. |
47 | + r = 0; | 47 | + * Expose the complete load to tcg, for ease of tlb lookup, |
48 | + break; | 48 | + * but indicate that only 8-byte atomicity is required. |
49 | default: | 49 | + */ |
50 | + bad_offset: | 50 | + TCGv_i128 t16 = tcg_temp_new_i128(); |
51 | qemu_log_mask(LOG_GUEST_ERROR, | 51 | |
52 | "MPS2 FPGAIO read: bad offset %x\n", (int) offset); | 52 | - TCGv_i64 addr2 = tcg_temp_new_i64(); |
53 | r = 0; | 53 | - tcg_gen_addi_i64(addr2, addr, 8); |
54 | @@ -XXX,XX +XXX,XX @@ static Property mps2_fpgaio_properties[] = { | 54 | - tcg_gen_qemu_ld_i64(cpu_exclusive_high, addr2, idx, memop); |
55 | DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | 55 | + memop = finalize_memop_atom(s, MO_128 | MO_ALIGN_16, |
56 | /* Number of LEDs controlled by LED0 register */ | 56 | + MO_ATOM_IFALIGN_PAIR); |
57 | DEFINE_PROP_UINT32("num-leds", MPS2FPGAIO, num_leds, 2), | 57 | + tcg_gen_qemu_ld_i128(t16, addr, idx, memop); |
58 | + DEFINE_PROP_BOOL("has-switches", MPS2FPGAIO, has_switches, false), | 58 | |
59 | DEFINE_PROP_END_OF_LIST(), | 59 | + if (s->be_data == MO_LE) { |
60 | }; | 60 | + tcg_gen_extr_i128_i64(cpu_exclusive_val, |
61 | 61 | + cpu_exclusive_high, t16); | |
62 | + } else { | ||
63 | + tcg_gen_extr_i128_i64(cpu_exclusive_high, | ||
64 | + cpu_exclusive_val, t16); | ||
65 | + } | ||
66 | tcg_gen_mov_i64(cpu_reg(s, rt), cpu_exclusive_val); | ||
67 | tcg_gen_mov_i64(cpu_reg(s, rt2), cpu_exclusive_high); | ||
68 | } | ||
69 | } else { | ||
70 | - memop |= size | MO_ALIGN; | ||
71 | + memop = finalize_memop(s, size | MO_ALIGN); | ||
72 | tcg_gen_qemu_ld_i64(cpu_exclusive_val, addr, idx, memop); | ||
73 | tcg_gen_mov_i64(cpu_reg(s, rt), cpu_exclusive_val); | ||
74 | } | ||
62 | -- | 75 | -- |
63 | 2.20.1 | 76 | 2.34.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | The AN524 has a USB controller (an ISP1763); we don't have a model of | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | it but we should provide a stub "unimplemented-device" for it. This | ||
3 | is slightly complicated because the USB controller shares a PPC port | ||
4 | with the ethernet controller. | ||
5 | 2 | ||
6 | Implement a make_* function which provides creates a container | 3 | While we don't require 16-byte atomicity here, using a single larger |
7 | MemoryRegion with both the ethernet controller and an | 4 | operation simplifies the code. Introduce finalize_memop_asimd for this. |
8 | unimplemented-device stub for the USB controller. | ||
9 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230530191438.411344-6-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20210215115138.20465-22-peter.maydell@linaro.org | ||
14 | --- | 10 | --- |
15 | hw/arm/mps2-tz.c | 48 +++++++++++++++++++++++++++++++++++++++++++++++- | 11 | target/arm/tcg/translate.h | 24 +++++++++++++++++++++++ |
16 | 1 file changed, 47 insertions(+), 1 deletion(-) | 12 | target/arm/tcg/translate-a64.c | 35 +++++++++++----------------------- |
13 | 2 files changed, 35 insertions(+), 24 deletions(-) | ||
17 | 14 | ||
18 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 15 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/mps2-tz.c | 17 | --- a/target/arm/tcg/translate.h |
21 | +++ b/hw/arm/mps2-tz.c | 18 | +++ b/target/arm/tcg/translate.h |
22 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 19 | @@ -XXX,XX +XXX,XX @@ static inline MemOp finalize_memop_pair(DisasContext *s, MemOp opc) |
23 | 20 | return finalize_memop_atom(s, opc, atom); | |
24 | ARMSSE iotkit; | ||
25 | MemoryRegion ram[MPS2TZ_RAM_MAX]; | ||
26 | + MemoryRegion eth_usb_container; | ||
27 | + | ||
28 | MPS2SCC scc; | ||
29 | MPS2FPGAIO fpgaio; | ||
30 | TZPPC ppc[5]; | ||
31 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
32 | UnimplementedDeviceState gfx; | ||
33 | UnimplementedDeviceState cldc; | ||
34 | UnimplementedDeviceState rtc; | ||
35 | + UnimplementedDeviceState usb; | ||
36 | PL080State dma[4]; | ||
37 | TZMSC msc[4]; | ||
38 | CMSDKAPBUART uart[6]; | ||
39 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
40 | return sysbus_mmio_get_region(s, 0); | ||
41 | } | 21 | } |
42 | 22 | ||
43 | +static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque, | 23 | +/** |
44 | + const char *name, hwaddr size, | 24 | + * finalize_memop_asimd: |
45 | + const int *irqs) | 25 | + * @s: DisasContext |
26 | + * @opc: size+sign+align of the memory operation | ||
27 | + * | ||
28 | + * Like finalize_memop_atom, but with atomicity of AccessType_ASIMD. | ||
29 | + */ | ||
30 | +static inline MemOp finalize_memop_asimd(DisasContext *s, MemOp opc) | ||
46 | +{ | 31 | +{ |
47 | + /* | 32 | + /* |
48 | + * The AN524 makes the ethernet and USB share a PPC port. | 33 | + * In the pseudocode for Mem[], with AccessType_ASIMD, size == 16, |
49 | + * irqs[] is the ethernet IRQ. | 34 | + * if IsAligned(8), the first case provides separate atomicity for |
35 | + * the pair of 64-bit accesses. If !IsAligned(8), the middle cases | ||
36 | + * do not apply, and we're left with the final case of no atomicity. | ||
37 | + * Thus MO_ATOM_IFALIGN_PAIR. | ||
38 | + * | ||
39 | + * For other sizes, normal LSE2 rules apply. | ||
50 | + */ | 40 | + */ |
51 | + SysBusDevice *s; | 41 | + if ((opc & MO_SIZE) == MO_128) { |
52 | + NICInfo *nd = &nd_table[0]; | 42 | + return finalize_memop_atom(s, opc, MO_ATOM_IFALIGN_PAIR); |
53 | + | 43 | + } |
54 | + memory_region_init(&mms->eth_usb_container, OBJECT(mms), | 44 | + return finalize_memop(s, opc); |
55 | + "mps2-tz-eth-usb-container", 0x200000); | ||
56 | + | ||
57 | + /* | ||
58 | + * In hardware this is a LAN9220; the LAN9118 is software compatible | ||
59 | + * except that it doesn't support the checksum-offload feature. | ||
60 | + */ | ||
61 | + qemu_check_nic_model(nd, "lan9118"); | ||
62 | + mms->lan9118 = qdev_new(TYPE_LAN9118); | ||
63 | + qdev_set_nic_properties(mms->lan9118, nd); | ||
64 | + | ||
65 | + s = SYS_BUS_DEVICE(mms->lan9118); | ||
66 | + sysbus_realize_and_unref(s, &error_fatal); | ||
67 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
68 | + | ||
69 | + memory_region_add_subregion(&mms->eth_usb_container, | ||
70 | + 0, sysbus_mmio_get_region(s, 0)); | ||
71 | + | ||
72 | + /* The USB OTG controller is an ISP1763; we don't have a model of it. */ | ||
73 | + object_initialize_child(OBJECT(mms), "usb-otg", | ||
74 | + &mms->usb, TYPE_UNIMPLEMENTED_DEVICE); | ||
75 | + qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg"); | ||
76 | + qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000); | ||
77 | + s = SYS_BUS_DEVICE(&mms->usb); | ||
78 | + sysbus_realize(s, &error_fatal); | ||
79 | + | ||
80 | + memory_region_add_subregion(&mms->eth_usb_container, | ||
81 | + 0x100000, sysbus_mmio_get_region(s, 0)); | ||
82 | + | ||
83 | + return &mms->eth_usb_container; | ||
84 | +} | 45 | +} |
85 | + | 46 | + |
86 | static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | 47 | /** |
87 | const char *name, hwaddr size, | 48 | * asimd_imm_const: Expand an encoded SIMD constant value |
88 | const int *irqs) | 49 | * |
89 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 50 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
90 | { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, | 51 | index XXXXXXX..XXXXXXX 100644 |
91 | { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, | 52 | --- a/target/arm/tcg/translate-a64.c |
92 | { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, | 53 | +++ b/target/arm/tcg/translate-a64.c |
93 | - { "eth", make_eth_dev, NULL, 0x41400000, 0x100000, { 48 } }, | 54 | @@ -XXX,XX +XXX,XX @@ static void do_fp_st(DisasContext *s, int srcidx, TCGv_i64 tcg_addr, int size) |
94 | + { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } }, | 55 | { |
95 | }, | 56 | /* This writes the bottom N bits of a 128 bit wide vector to memory */ |
96 | }, | 57 | TCGv_i64 tmplo = tcg_temp_new_i64(); |
97 | }; | 58 | - MemOp mop; |
59 | + MemOp mop = finalize_memop_asimd(s, size); | ||
60 | |||
61 | tcg_gen_ld_i64(tmplo, cpu_env, fp_reg_offset(s, srcidx, MO_64)); | ||
62 | |||
63 | - if (size < 4) { | ||
64 | - mop = finalize_memop(s, size); | ||
65 | + if (size < MO_128) { | ||
66 | tcg_gen_qemu_st_i64(tmplo, tcg_addr, get_mem_index(s), mop); | ||
67 | } else { | ||
68 | - bool be = s->be_data == MO_BE; | ||
69 | - TCGv_i64 tcg_hiaddr = tcg_temp_new_i64(); | ||
70 | TCGv_i64 tmphi = tcg_temp_new_i64(); | ||
71 | + TCGv_i128 t16 = tcg_temp_new_i128(); | ||
72 | |||
73 | tcg_gen_ld_i64(tmphi, cpu_env, fp_reg_hi_offset(s, srcidx)); | ||
74 | + tcg_gen_concat_i64_i128(t16, tmplo, tmphi); | ||
75 | |||
76 | - mop = s->be_data | MO_UQ; | ||
77 | - tcg_gen_qemu_st_i64(be ? tmphi : tmplo, tcg_addr, get_mem_index(s), | ||
78 | - mop | (s->align_mem ? MO_ALIGN_16 : 0)); | ||
79 | - tcg_gen_addi_i64(tcg_hiaddr, tcg_addr, 8); | ||
80 | - tcg_gen_qemu_st_i64(be ? tmplo : tmphi, tcg_hiaddr, | ||
81 | - get_mem_index(s), mop); | ||
82 | + tcg_gen_qemu_st_i128(t16, tcg_addr, get_mem_index(s), mop); | ||
83 | } | ||
84 | } | ||
85 | |||
86 | @@ -XXX,XX +XXX,XX @@ static void do_fp_ld(DisasContext *s, int destidx, TCGv_i64 tcg_addr, int size) | ||
87 | /* This always zero-extends and writes to a full 128 bit wide vector */ | ||
88 | TCGv_i64 tmplo = tcg_temp_new_i64(); | ||
89 | TCGv_i64 tmphi = NULL; | ||
90 | - MemOp mop; | ||
91 | + MemOp mop = finalize_memop_asimd(s, size); | ||
92 | |||
93 | - if (size < 4) { | ||
94 | - mop = finalize_memop(s, size); | ||
95 | + if (size < MO_128) { | ||
96 | tcg_gen_qemu_ld_i64(tmplo, tcg_addr, get_mem_index(s), mop); | ||
97 | } else { | ||
98 | - bool be = s->be_data == MO_BE; | ||
99 | - TCGv_i64 tcg_hiaddr; | ||
100 | + TCGv_i128 t16 = tcg_temp_new_i128(); | ||
101 | + | ||
102 | + tcg_gen_qemu_ld_i128(t16, tcg_addr, get_mem_index(s), mop); | ||
103 | |||
104 | tmphi = tcg_temp_new_i64(); | ||
105 | - tcg_hiaddr = tcg_temp_new_i64(); | ||
106 | - | ||
107 | - mop = s->be_data | MO_UQ; | ||
108 | - tcg_gen_qemu_ld_i64(be ? tmphi : tmplo, tcg_addr, get_mem_index(s), | ||
109 | - mop | (s->align_mem ? MO_ALIGN_16 : 0)); | ||
110 | - tcg_gen_addi_i64(tcg_hiaddr, tcg_addr, 8); | ||
111 | - tcg_gen_qemu_ld_i64(be ? tmplo : tmphi, tcg_hiaddr, | ||
112 | - get_mem_index(s), mop); | ||
113 | + tcg_gen_extr_i128_i64(tmplo, tmphi, t16); | ||
114 | } | ||
115 | |||
116 | tcg_gen_st_i64(tmplo, cpu_env, fp_reg_offset(s, destidx, MO_64)); | ||
98 | -- | 117 | -- |
99 | 2.20.1 | 118 | 2.34.1 |
100 | |||
101 | diff view generated by jsdifflib |
1 | Currently the MPS2 SCC device implements a fixed number of OSCCLK | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | values (3). The variant of this device in the MPS3 AN524 board has 6 | ||
3 | OSCCLK values. Switch to using a PROP_ARRAY, which allows board code | ||
4 | to specify how large the OSCCLK array should be as well as its | ||
5 | values. | ||
6 | 2 | ||
7 | With a variable-length property array, the SCC no longer specifies | 3 | This fixes a bug in that these two insns should have been using atomic |
8 | default values for the OSCCLKs, so we must set them explicitly in the | 4 | 16-byte stores, since MTE is ARMv8.5 and LSE2 is mandatory from ARMv8.4. |
9 | board code. This defaults are actually incorrect for the an521 and | ||
10 | an505; we will correct this bug in a following patch. | ||
11 | 5 | ||
12 | This is a migration compatibility break for all the mps boards. | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230530191438.411344-7-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/tcg/translate-a64.c | 17 ++++++++++------- | ||
12 | 1 file changed, 10 insertions(+), 7 deletions(-) | ||
13 | 13 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20210215115138.20465-3-peter.maydell@linaro.org | ||
18 | --- | ||
19 | include/hw/misc/mps2-scc.h | 7 +++---- | ||
20 | hw/arm/mps2-tz.c | 5 +++++ | ||
21 | hw/arm/mps2.c | 5 +++++ | ||
22 | hw/misc/mps2-scc.c | 24 +++++++++++++----------- | ||
23 | 4 files changed, 26 insertions(+), 15 deletions(-) | ||
24 | |||
25 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/include/hw/misc/mps2-scc.h | 16 | --- a/target/arm/tcg/translate-a64.c |
28 | +++ b/include/hw/misc/mps2-scc.h | 17 | +++ b/target/arm/tcg/translate-a64.c |
29 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) |
30 | #define TYPE_MPS2_SCC "mps2-scc" | 19 | |
31 | OBJECT_DECLARE_SIMPLE_TYPE(MPS2SCC, MPS2_SCC) | 20 | if (is_zero) { |
32 | 21 | TCGv_i64 clean_addr = clean_data_tbi(s, addr); | |
33 | -#define NUM_OSCCLK 3 | 22 | - TCGv_i64 tcg_zero = tcg_constant_i64(0); |
34 | - | 23 | + TCGv_i64 zero64 = tcg_constant_i64(0); |
35 | struct MPS2SCC { | 24 | + TCGv_i128 zero128 = tcg_temp_new_i128(); |
36 | /*< private >*/ | 25 | int mem_index = get_mem_index(s); |
37 | SysBusDevice parent_obj; | 26 | - int i, n = (1 + is_pair) << LOG2_TAG_GRANULE; |
38 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { | 27 | + MemOp mop = finalize_memop(s, MO_128 | MO_ALIGN); |
39 | uint32_t dll; | 28 | |
40 | uint32_t aid; | 29 | - tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, |
41 | uint32_t id; | 30 | - MO_UQ | MO_ALIGN_16); |
42 | - uint32_t oscclk[NUM_OSCCLK]; | 31 | - for (i = 8; i < n; i += 8) { |
43 | - uint32_t oscclk_reset[NUM_OSCCLK]; | 32 | - tcg_gen_addi_i64(clean_addr, clean_addr, 8); |
44 | + uint32_t num_oscclk; | 33 | - tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, MO_UQ); |
45 | + uint32_t *oscclk; | 34 | + tcg_gen_concat_i64_i128(zero128, zero64, zero64); |
46 | + uint32_t *oscclk_reset; | 35 | + |
47 | }; | 36 | + /* This is 1 or 2 atomic 16-byte operations. */ |
48 | 37 | + tcg_gen_qemu_st_i128(zero128, clean_addr, mem_index, mop); | |
49 | #endif | 38 | + if (is_pair) { |
50 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 39 | + tcg_gen_addi_i64(clean_addr, clean_addr, 16); |
51 | index XXXXXXX..XXXXXXX 100644 | 40 | + tcg_gen_qemu_st_i128(zero128, clean_addr, mem_index, mop); |
52 | --- a/hw/arm/mps2-tz.c | 41 | } |
53 | +++ b/hw/arm/mps2-tz.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
55 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
56 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
57 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
58 | + /* This will need to be per-FPGA image eventually */ | ||
59 | + qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
60 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
61 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
62 | + qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
63 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
64 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
65 | } | ||
66 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/mps2.c | ||
69 | +++ b/hw/arm/mps2.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
71 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
72 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
73 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
74 | + /* All these FPGA images have the same OSCCLK configuration */ | ||
75 | + qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
76 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
77 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
78 | + qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
79 | sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); | ||
80 | sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); | ||
81 | object_initialize_child(OBJECT(mms), "fpgaio", | ||
82 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/hw/misc/mps2-scc.c | ||
85 | +++ b/hw/misc/mps2-scc.c | ||
86 | @@ -XXX,XX +XXX,XX @@ static bool scc_cfg_write(MPS2SCC *s, unsigned function, | ||
87 | { | ||
88 | trace_mps2_scc_cfg_write(function, device, value); | ||
89 | |||
90 | - if (function != 1 || device >= NUM_OSCCLK) { | ||
91 | + if (function != 1 || device >= s->num_oscclk) { | ||
92 | qemu_log_mask(LOG_GUEST_ERROR, | ||
93 | "MPS2 SCC config write: bad function %d device %d\n", | ||
94 | function, device); | ||
95 | @@ -XXX,XX +XXX,XX @@ static bool scc_cfg_write(MPS2SCC *s, unsigned function, | ||
96 | static bool scc_cfg_read(MPS2SCC *s, unsigned function, | ||
97 | unsigned device, uint32_t *value) | ||
98 | { | ||
99 | - if (function != 1 || device >= NUM_OSCCLK) { | ||
100 | + if (function != 1 || device >= s->num_oscclk) { | ||
101 | qemu_log_mask(LOG_GUEST_ERROR, | ||
102 | "MPS2 SCC config read: bad function %d device %d\n", | ||
103 | function, device); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_reset(DeviceState *dev) | ||
105 | s->cfgctrl = 0x100000; | ||
106 | s->cfgstat = 0; | ||
107 | s->dll = 0xffff0001; | ||
108 | - for (i = 0; i < NUM_OSCCLK; i++) { | ||
109 | + for (i = 0; i < s->num_oscclk; i++) { | ||
110 | s->oscclk[i] = s->oscclk_reset[i]; | ||
111 | } | 42 | } |
112 | for (i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_realize(DeviceState *dev, Error **errp) | ||
114 | LED_COLOR_GREEN, name); | ||
115 | g_free(name); | ||
116 | } | ||
117 | + | ||
118 | + s->oscclk = g_new0(uint32_t, s->num_oscclk); | ||
119 | } | ||
120 | |||
121 | static const VMStateDescription mps2_scc_vmstate = { | ||
122 | .name = "mps2-scc", | ||
123 | - .version_id = 1, | ||
124 | - .minimum_version_id = 1, | ||
125 | + .version_id = 2, | ||
126 | + .minimum_version_id = 2, | ||
127 | .fields = (VMStateField[]) { | ||
128 | VMSTATE_UINT32(cfg0, MPS2SCC), | ||
129 | VMSTATE_UINT32(cfg1, MPS2SCC), | ||
130 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_scc_vmstate = { | ||
131 | VMSTATE_UINT32(cfgctrl, MPS2SCC), | ||
132 | VMSTATE_UINT32(cfgstat, MPS2SCC), | ||
133 | VMSTATE_UINT32(dll, MPS2SCC), | ||
134 | - VMSTATE_UINT32_ARRAY(oscclk, MPS2SCC, NUM_OSCCLK), | ||
135 | + VMSTATE_VARRAY_UINT32(oscclk, MPS2SCC, num_oscclk, | ||
136 | + 0, vmstate_info_uint32, uint32_t), | ||
137 | VMSTATE_END_OF_LIST() | ||
138 | } | ||
139 | }; | ||
140 | @@ -XXX,XX +XXX,XX @@ static Property mps2_scc_properties[] = { | ||
141 | DEFINE_PROP_UINT32("scc-cfg4", MPS2SCC, cfg4, 0), | ||
142 | DEFINE_PROP_UINT32("scc-aid", MPS2SCC, aid, 0), | ||
143 | DEFINE_PROP_UINT32("scc-id", MPS2SCC, id, 0), | ||
144 | - /* These are the initial settings for the source clocks on the board. | ||
145 | + /* | ||
146 | + * These are the initial settings for the source clocks on the board. | ||
147 | * In hardware they can be configured via a config file read by the | ||
148 | * motherboard configuration controller to suit the FPGA image. | ||
149 | - * These default values are used by most of the standard FPGA images. | ||
150 | */ | ||
151 | - DEFINE_PROP_UINT32("oscclk0", MPS2SCC, oscclk_reset[0], 50000000), | ||
152 | - DEFINE_PROP_UINT32("oscclk1", MPS2SCC, oscclk_reset[1], 24576000), | ||
153 | - DEFINE_PROP_UINT32("oscclk2", MPS2SCC, oscclk_reset[2], 25000000), | ||
154 | + DEFINE_PROP_ARRAY("oscclk", MPS2SCC, num_oscclk, oscclk_reset, | ||
155 | + qdev_prop_uint32, uint32_t), | ||
156 | DEFINE_PROP_END_OF_LIST(), | ||
157 | }; | ||
158 | 43 | ||
159 | -- | 44 | -- |
160 | 2.20.1 | 45 | 2.34.1 |
161 | |||
162 | diff view generated by jsdifflib |
1 | From: Rebecca Cran <rebecca@nuviainc.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Set ID_AA64PFR1_EL1.SSBS to 2 and ID_PFR2.SSBS to 1. | 3 | Round len_align to 16 instead of 8, handling an odd 8-byte as part |
4 | of the tail. Use MO_ATOM_NONE to indicate that all of these memory | ||
5 | ops have only byte atomicity. | ||
4 | 6 | ||
5 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210216224543.16142-3-rebecca@nuviainc.com | 9 | Message-id: 20230530191438.411344-8-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/cpu64.c | 5 +++++ | 12 | target/arm/tcg/translate-sve.c | 95 +++++++++++++++++++++++++--------- |
11 | 1 file changed, 5 insertions(+) | 13 | 1 file changed, 70 insertions(+), 25 deletions(-) |
12 | 14 | ||
13 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 15 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/cpu64.c | 17 | --- a/target/arm/tcg/translate-sve.c |
16 | +++ b/target/arm/cpu64.c | 18 | +++ b/target/arm/tcg/translate-sve.c |
17 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ TRANS_FEAT(UCVTF_dd, aa64_sve, gen_gvec_fpst_arg_zpz, |
18 | 20 | void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | |
19 | t = cpu->isar.id_aa64pfr1; | 21 | int len, int rn, int imm) |
20 | t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); | 22 | { |
21 | + t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); | 23 | - int len_align = QEMU_ALIGN_DOWN(len, 8); |
22 | /* | 24 | - int len_remain = len % 8; |
23 | * Begin with full support for MTE. This will be downgraded to MTE=0 | 25 | - int nparts = len / 8 + ctpop8(len_remain); |
24 | * during realize if the board provides no tag memory, much like | 26 | + int len_align = QEMU_ALIGN_DOWN(len, 16); |
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 27 | + int len_remain = len % 16; |
26 | u = FIELD_DP32(u, ID_PFR0, DIT, 1); | 28 | + int nparts = len / 16 + ctpop8(len_remain); |
27 | cpu->isar.id_pfr0 = u; | 29 | int midx = get_mem_index(s); |
28 | 30 | TCGv_i64 dirty_addr, clean_addr, t0, t1; | |
29 | + u = cpu->isar.id_pfr2; | 31 | + TCGv_i128 t16; |
30 | + u = FIELD_DP32(u, ID_PFR2, SSBS, 1); | 32 | |
31 | + cpu->isar.id_pfr2 = u; | 33 | dirty_addr = tcg_temp_new_i64(); |
32 | + | 34 | tcg_gen_addi_i64(dirty_addr, cpu_reg_sp(s, rn), imm); |
33 | u = cpu->isar.id_mmfr3; | 35 | @@ -XXX,XX +XXX,XX @@ void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, |
34 | u = FIELD_DP32(u, ID_MMFR3, PAN, 2); /* ATS1E1 */ | 36 | int i; |
35 | cpu->isar.id_mmfr3 = u; | 37 | |
38 | t0 = tcg_temp_new_i64(); | ||
39 | - for (i = 0; i < len_align; i += 8) { | ||
40 | - tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEUQ); | ||
41 | + t1 = tcg_temp_new_i64(); | ||
42 | + t16 = tcg_temp_new_i128(); | ||
43 | + | ||
44 | + for (i = 0; i < len_align; i += 16) { | ||
45 | + tcg_gen_qemu_ld_i128(t16, clean_addr, midx, | ||
46 | + MO_LE | MO_128 | MO_ATOM_NONE); | ||
47 | + tcg_gen_extr_i128_i64(t0, t1, t16); | ||
48 | tcg_gen_st_i64(t0, base, vofs + i); | ||
49 | - tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
50 | + tcg_gen_st_i64(t1, base, vofs + i + 8); | ||
51 | + tcg_gen_addi_i64(clean_addr, clean_addr, 16); | ||
52 | } | ||
53 | } else { | ||
54 | TCGLabel *loop = gen_new_label(); | ||
55 | @@ -XXX,XX +XXX,XX @@ void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | ||
56 | tcg_gen_movi_ptr(i, 0); | ||
57 | gen_set_label(loop); | ||
58 | |||
59 | - t0 = tcg_temp_new_i64(); | ||
60 | - tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEUQ); | ||
61 | - tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
62 | + t16 = tcg_temp_new_i128(); | ||
63 | + tcg_gen_qemu_ld_i128(t16, clean_addr, midx, | ||
64 | + MO_LE | MO_128 | MO_ATOM_NONE); | ||
65 | + tcg_gen_addi_i64(clean_addr, clean_addr, 16); | ||
66 | |||
67 | tp = tcg_temp_new_ptr(); | ||
68 | tcg_gen_add_ptr(tp, base, i); | ||
69 | - tcg_gen_addi_ptr(i, i, 8); | ||
70 | + tcg_gen_addi_ptr(i, i, 16); | ||
71 | + | ||
72 | + t0 = tcg_temp_new_i64(); | ||
73 | + t1 = tcg_temp_new_i64(); | ||
74 | + tcg_gen_extr_i128_i64(t0, t1, t16); | ||
75 | + | ||
76 | tcg_gen_st_i64(t0, tp, vofs); | ||
77 | + tcg_gen_st_i64(t1, tp, vofs + 8); | ||
78 | |||
79 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | ||
82 | * Predicate register loads can be any multiple of 2. | ||
83 | * Note that we still store the entire 64-bit unit into cpu_env. | ||
84 | */ | ||
85 | + if (len_remain >= 8) { | ||
86 | + t0 = tcg_temp_new_i64(); | ||
87 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEUQ | MO_ATOM_NONE); | ||
88 | + tcg_gen_st_i64(t0, base, vofs + len_align); | ||
89 | + len_remain -= 8; | ||
90 | + len_align += 8; | ||
91 | + if (len_remain) { | ||
92 | + tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
93 | + } | ||
94 | + } | ||
95 | if (len_remain) { | ||
96 | t0 = tcg_temp_new_i64(); | ||
97 | switch (len_remain) { | ||
98 | @@ -XXX,XX +XXX,XX @@ void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | ||
99 | case 4: | ||
100 | case 8: | ||
101 | tcg_gen_qemu_ld_i64(t0, clean_addr, midx, | ||
102 | - MO_LE | ctz32(len_remain)); | ||
103 | + MO_LE | ctz32(len_remain) | MO_ATOM_NONE); | ||
104 | break; | ||
105 | |||
106 | case 6: | ||
107 | t1 = tcg_temp_new_i64(); | ||
108 | - tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEUL); | ||
109 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEUL | MO_ATOM_NONE); | ||
110 | tcg_gen_addi_i64(clean_addr, clean_addr, 4); | ||
111 | - tcg_gen_qemu_ld_i64(t1, clean_addr, midx, MO_LEUW); | ||
112 | + tcg_gen_qemu_ld_i64(t1, clean_addr, midx, MO_LEUW | MO_ATOM_NONE); | ||
113 | tcg_gen_deposit_i64(t0, t0, t1, 32, 32); | ||
114 | break; | ||
115 | |||
116 | @@ -XXX,XX +XXX,XX @@ void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | ||
117 | void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, | ||
118 | int len, int rn, int imm) | ||
119 | { | ||
120 | - int len_align = QEMU_ALIGN_DOWN(len, 8); | ||
121 | - int len_remain = len % 8; | ||
122 | - int nparts = len / 8 + ctpop8(len_remain); | ||
123 | + int len_align = QEMU_ALIGN_DOWN(len, 16); | ||
124 | + int len_remain = len % 16; | ||
125 | + int nparts = len / 16 + ctpop8(len_remain); | ||
126 | int midx = get_mem_index(s); | ||
127 | - TCGv_i64 dirty_addr, clean_addr, t0; | ||
128 | + TCGv_i64 dirty_addr, clean_addr, t0, t1; | ||
129 | + TCGv_i128 t16; | ||
130 | |||
131 | dirty_addr = tcg_temp_new_i64(); | ||
132 | tcg_gen_addi_i64(dirty_addr, cpu_reg_sp(s, rn), imm); | ||
133 | @@ -XXX,XX +XXX,XX @@ void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, | ||
134 | int i; | ||
135 | |||
136 | t0 = tcg_temp_new_i64(); | ||
137 | + t1 = tcg_temp_new_i64(); | ||
138 | + t16 = tcg_temp_new_i128(); | ||
139 | for (i = 0; i < len_align; i += 8) { | ||
140 | tcg_gen_ld_i64(t0, base, vofs + i); | ||
141 | - tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUQ); | ||
142 | - tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
143 | + tcg_gen_ld_i64(t1, base, vofs + i + 8); | ||
144 | + tcg_gen_concat_i64_i128(t16, t0, t1); | ||
145 | + tcg_gen_qemu_st_i128(t16, clean_addr, midx, | ||
146 | + MO_LE | MO_128 | MO_ATOM_NONE); | ||
147 | + tcg_gen_addi_i64(clean_addr, clean_addr, 16); | ||
148 | } | ||
149 | } else { | ||
150 | TCGLabel *loop = gen_new_label(); | ||
151 | @@ -XXX,XX +XXX,XX @@ void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, | ||
152 | gen_set_label(loop); | ||
153 | |||
154 | t0 = tcg_temp_new_i64(); | ||
155 | + t1 = tcg_temp_new_i64(); | ||
156 | tp = tcg_temp_new_ptr(); | ||
157 | tcg_gen_add_ptr(tp, base, i); | ||
158 | tcg_gen_ld_i64(t0, tp, vofs); | ||
159 | - tcg_gen_addi_ptr(i, i, 8); | ||
160 | + tcg_gen_ld_i64(t1, tp, vofs + 8); | ||
161 | + tcg_gen_addi_ptr(i, i, 16); | ||
162 | |||
163 | - tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUQ); | ||
164 | - tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
165 | + t16 = tcg_temp_new_i128(); | ||
166 | + tcg_gen_concat_i64_i128(t16, t0, t1); | ||
167 | + | ||
168 | + tcg_gen_qemu_st_i128(t16, clean_addr, midx, MO_LEUQ); | ||
169 | + tcg_gen_addi_i64(clean_addr, clean_addr, 16); | ||
170 | |||
171 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
172 | } | ||
173 | |||
174 | /* Predicate register stores can be any multiple of 2. */ | ||
175 | + if (len_remain >= 8) { | ||
176 | + t0 = tcg_temp_new_i64(); | ||
177 | + tcg_gen_st_i64(t0, base, vofs + len_align); | ||
178 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUQ | MO_ATOM_NONE); | ||
179 | + len_remain -= 8; | ||
180 | + len_align += 8; | ||
181 | + if (len_remain) { | ||
182 | + tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
183 | + } | ||
184 | + } | ||
185 | if (len_remain) { | ||
186 | t0 = tcg_temp_new_i64(); | ||
187 | tcg_gen_ld_i64(t0, base, vofs + len_align); | ||
188 | @@ -XXX,XX +XXX,XX @@ void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, | ||
189 | case 4: | ||
190 | case 8: | ||
191 | tcg_gen_qemu_st_i64(t0, clean_addr, midx, | ||
192 | - MO_LE | ctz32(len_remain)); | ||
193 | + MO_LE | ctz32(len_remain) | MO_ATOM_NONE); | ||
194 | break; | ||
195 | |||
196 | case 6: | ||
197 | - tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUL); | ||
198 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUL | MO_ATOM_NONE); | ||
199 | tcg_gen_addi_i64(clean_addr, clean_addr, 4); | ||
200 | tcg_gen_shri_i64(t0, t0, 32); | ||
201 | - tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUW); | ||
202 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUW | MO_ATOM_NONE); | ||
203 | break; | ||
204 | |||
205 | default: | ||
36 | -- | 206 | -- |
37 | 2.20.1 | 207 | 2.34.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The STATUS register will be reset to IDLE in | 3 | No need to duplicate this check across multiple call sites. |
4 | cnpcm7xx_smbus_enter_reset(), no need to preset | ||
5 | it in instance_init(). | ||
6 | 4 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20210228224813.312532-1-f4bug@amsat.org | 7 | Message-id: 20230530191438.411344-9-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | hw/i2c/npcm7xx_smbus.c | 1 - | 10 | target/arm/tcg/translate-a64.c | 44 ++++++++++++++++------------------ |
13 | 1 file changed, 1 deletion(-) | 11 | 1 file changed, 21 insertions(+), 23 deletions(-) |
14 | 12 | ||
15 | diff --git a/hw/i2c/npcm7xx_smbus.c b/hw/i2c/npcm7xx_smbus.c | 13 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/i2c/npcm7xx_smbus.c | 15 | --- a/target/arm/tcg/translate-a64.c |
18 | +++ b/hw/i2c/npcm7xx_smbus.c | 16 | +++ b/target/arm/tcg/translate-a64.c |
19 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_init(Object *obj) | 17 | @@ -XXX,XX +XXX,XX @@ static void disas_b_exc_sys(DisasContext *s, uint32_t insn) |
20 | sysbus_init_mmio(sbd, &s->iomem); | 18 | * races in multi-threaded linux-user and when MTTCG softmmu is |
21 | 19 | * enabled. | |
22 | s->bus = i2c_init_bus(DEVICE(s), "i2c-bus"); | 20 | */ |
23 | - s->status = NPCM7XX_SMBUS_STATUS_IDLE; | 21 | -static void gen_load_exclusive(DisasContext *s, int rt, int rt2, |
22 | - TCGv_i64 addr, int size, bool is_pair) | ||
23 | +static void gen_load_exclusive(DisasContext *s, int rt, int rt2, int rn, | ||
24 | + int size, bool is_pair) | ||
25 | { | ||
26 | int idx = get_mem_index(s); | ||
27 | MemOp memop; | ||
28 | + TCGv_i64 dirty_addr, clean_addr; | ||
29 | + | ||
30 | + s->is_ldex = true; | ||
31 | + dirty_addr = cpu_reg_sp(s, rn); | ||
32 | + clean_addr = gen_mte_check1(s, dirty_addr, false, rn != 31, size); | ||
33 | |||
34 | g_assert(size <= 3); | ||
35 | if (is_pair) { | ||
36 | @@ -XXX,XX +XXX,XX @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2, | ||
37 | if (size == 2) { | ||
38 | /* The pair must be single-copy atomic for the doubleword. */ | ||
39 | memop = finalize_memop(s, MO_64 | MO_ALIGN); | ||
40 | - tcg_gen_qemu_ld_i64(cpu_exclusive_val, addr, idx, memop); | ||
41 | + tcg_gen_qemu_ld_i64(cpu_exclusive_val, clean_addr, idx, memop); | ||
42 | if (s->be_data == MO_LE) { | ||
43 | tcg_gen_extract_i64(cpu_reg(s, rt), cpu_exclusive_val, 0, 32); | ||
44 | tcg_gen_extract_i64(cpu_reg(s, rt2), cpu_exclusive_val, 32, 32); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2, | ||
46 | |||
47 | memop = finalize_memop_atom(s, MO_128 | MO_ALIGN_16, | ||
48 | MO_ATOM_IFALIGN_PAIR); | ||
49 | - tcg_gen_qemu_ld_i128(t16, addr, idx, memop); | ||
50 | + tcg_gen_qemu_ld_i128(t16, clean_addr, idx, memop); | ||
51 | |||
52 | if (s->be_data == MO_LE) { | ||
53 | tcg_gen_extr_i128_i64(cpu_exclusive_val, | ||
54 | @@ -XXX,XX +XXX,XX @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2, | ||
55 | } | ||
56 | } else { | ||
57 | memop = finalize_memop(s, size | MO_ALIGN); | ||
58 | - tcg_gen_qemu_ld_i64(cpu_exclusive_val, addr, idx, memop); | ||
59 | + tcg_gen_qemu_ld_i64(cpu_exclusive_val, clean_addr, idx, memop); | ||
60 | tcg_gen_mov_i64(cpu_reg(s, rt), cpu_exclusive_val); | ||
61 | } | ||
62 | - tcg_gen_mov_i64(cpu_exclusive_addr, addr); | ||
63 | + tcg_gen_mov_i64(cpu_exclusive_addr, clean_addr); | ||
24 | } | 64 | } |
25 | 65 | ||
26 | static const VMStateDescription vmstate_npcm7xx_smbus = { | 66 | static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2, |
67 | - TCGv_i64 addr, int size, int is_pair) | ||
68 | + int rn, int size, int is_pair) | ||
69 | { | ||
70 | /* if (env->exclusive_addr == addr && env->exclusive_val == [addr] | ||
71 | * && (!is_pair || env->exclusive_high == [addr + datasize])) { | ||
72 | @@ -XXX,XX +XXX,XX @@ static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2, | ||
73 | */ | ||
74 | TCGLabel *fail_label = gen_new_label(); | ||
75 | TCGLabel *done_label = gen_new_label(); | ||
76 | - TCGv_i64 tmp; | ||
77 | + TCGv_i64 tmp, dirty_addr, clean_addr; | ||
78 | |||
79 | - tcg_gen_brcond_i64(TCG_COND_NE, addr, cpu_exclusive_addr, fail_label); | ||
80 | + dirty_addr = cpu_reg_sp(s, rn); | ||
81 | + clean_addr = gen_mte_check1(s, dirty_addr, true, rn != 31, size); | ||
82 | + | ||
83 | + tcg_gen_brcond_i64(TCG_COND_NE, clean_addr, cpu_exclusive_addr, fail_label); | ||
84 | |||
85 | tmp = tcg_temp_new_i64(); | ||
86 | if (is_pair) { | ||
87 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
88 | if (is_lasr) { | ||
89 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
90 | } | ||
91 | - clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
92 | - true, rn != 31, size); | ||
93 | - gen_store_exclusive(s, rs, rt, rt2, clean_addr, size, false); | ||
94 | + gen_store_exclusive(s, rs, rt, rt2, rn, size, false); | ||
95 | return; | ||
96 | |||
97 | case 0x4: /* LDXR */ | ||
98 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
99 | if (rn == 31) { | ||
100 | gen_check_sp_alignment(s); | ||
101 | } | ||
102 | - clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
103 | - false, rn != 31, size); | ||
104 | - s->is_ldex = true; | ||
105 | - gen_load_exclusive(s, rt, rt2, clean_addr, size, false); | ||
106 | + gen_load_exclusive(s, rt, rt2, rn, size, false); | ||
107 | if (is_lasr) { | ||
108 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); | ||
109 | } | ||
110 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
111 | if (is_lasr) { | ||
112 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
113 | } | ||
114 | - clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
115 | - true, rn != 31, size); | ||
116 | - gen_store_exclusive(s, rs, rt, rt2, clean_addr, size, true); | ||
117 | + gen_store_exclusive(s, rs, rt, rt2, rn, size, true); | ||
118 | return; | ||
119 | } | ||
120 | if (rt2 == 31 | ||
121 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
122 | if (rn == 31) { | ||
123 | gen_check_sp_alignment(s); | ||
124 | } | ||
125 | - clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
126 | - false, rn != 31, size); | ||
127 | - s->is_ldex = true; | ||
128 | - gen_load_exclusive(s, rt, rt2, clean_addr, size, true); | ||
129 | + gen_load_exclusive(s, rt, rt2, rn, size, true); | ||
130 | if (is_lasr) { | ||
131 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); | ||
132 | } | ||
27 | -- | 133 | -- |
28 | 2.20.1 | 134 | 2.34.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | For a long time now the UI layer has guaranteed that the console | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | surface is always 32 bits per pixel RGB. Remove the legacy dead | ||
3 | code from the tc6393xb display device which was handling the | ||
4 | possibility that the console surface was some other format. | ||
5 | 2 | ||
3 | This is required for LSE2, where the pair must be treated atomically if | ||
4 | it does not cross a 16-byte boundary. But it simplifies the code to do | ||
5 | this always. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230530191438.411344-10-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215103215.4944-3-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | include/ui/console.h | 10 ---------- | 12 | target/arm/tcg/translate-a64.c | 70 ++++++++++++++++++++++++++-------- |
11 | hw/display/tc6393xb.c | 33 +-------------------------------- | 13 | 1 file changed, 55 insertions(+), 15 deletions(-) |
12 | 2 files changed, 1 insertion(+), 42 deletions(-) | ||
13 | 14 | ||
14 | diff --git a/include/ui/console.h b/include/ui/console.h | 15 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/ui/console.h | 17 | --- a/target/arm/tcg/translate-a64.c |
17 | +++ b/include/ui/console.h | 18 | +++ b/target/arm/tcg/translate-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ PixelFormat qemu_default_pixelformat(int bpp); | 19 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) |
19 | DisplaySurface *qemu_create_displaysurface(int width, int height); | 20 | } else { |
20 | void qemu_free_displaysurface(DisplaySurface *surface); | 21 | TCGv_i64 tcg_rt = cpu_reg(s, rt); |
21 | 22 | TCGv_i64 tcg_rt2 = cpu_reg(s, rt2); | |
22 | -static inline int is_surface_bgr(DisplaySurface *surface) | 23 | + MemOp mop = size + 1; |
23 | -{ | 24 | + |
24 | - if (PIXMAN_FORMAT_BPP(surface->format) == 32 && | 25 | + /* |
25 | - PIXMAN_FORMAT_TYPE(surface->format) == PIXMAN_TYPE_ABGR) { | 26 | + * With LSE2, non-sign-extending pairs are treated atomically if |
26 | - return 1; | 27 | + * aligned, and if unaligned one of the pair will be completely |
27 | - } else { | 28 | + * within a 16-byte block and that element will be atomic. |
28 | - return 0; | 29 | + * Otherwise each element is separately atomic. |
29 | - } | 30 | + * In all cases, issue one operation with the correct atomicity. |
30 | -} | 31 | + * |
31 | - | 32 | + * This treats sign-extending loads like zero-extending loads, |
32 | static inline int is_buffer_shared(DisplaySurface *surface) | 33 | + * since that reuses the most code below. |
33 | { | 34 | + */ |
34 | return !(surface->flags & QEMU_ALLOCATED_FLAG); | 35 | + if (s->align_mem) { |
35 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | 36 | + mop |= (size == 2 ? MO_ALIGN_4 : MO_ALIGN_8); |
36 | index XXXXXXX..XXXXXXX 100644 | 37 | + } |
37 | --- a/hw/display/tc6393xb.c | 38 | + mop = finalize_memop_pair(s, mop); |
38 | +++ b/hw/display/tc6393xb.c | 39 | |
39 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_nand_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) | 40 | if (is_load) { |
40 | (uint32_t) addr, value & 0xff); | 41 | - TCGv_i64 tmp = tcg_temp_new_i64(); |
41 | } | 42 | + if (size == 2) { |
42 | 43 | + int o2 = s->be_data == MO_LE ? 32 : 0; | |
43 | -#define BITS 8 | 44 | + int o1 = o2 ^ 32; |
44 | -#include "tc6393xb_template.h" | 45 | |
45 | -#define BITS 15 | 46 | - /* Do not modify tcg_rt before recognizing any exception |
46 | -#include "tc6393xb_template.h" | 47 | - * from the second load. |
47 | -#define BITS 16 | 48 | - */ |
48 | -#include "tc6393xb_template.h" | 49 | - do_gpr_ld(s, tmp, clean_addr, size + is_signed * MO_SIGN, |
49 | -#define BITS 24 | 50 | - false, false, 0, false, false); |
50 | -#include "tc6393xb_template.h" | 51 | - tcg_gen_addi_i64(clean_addr, clean_addr, 1 << size); |
51 | #define BITS 32 | 52 | - do_gpr_ld(s, tcg_rt2, clean_addr, size + is_signed * MO_SIGN, |
52 | #include "tc6393xb_template.h" | 53 | - false, false, 0, false, false); |
53 | 54 | + tcg_gen_qemu_ld_i64(tcg_rt, clean_addr, get_mem_index(s), mop); | |
54 | static void tc6393xb_draw_graphic(TC6393xbState *s, int full_update) | 55 | + if (is_signed) { |
55 | { | 56 | + tcg_gen_sextract_i64(tcg_rt2, tcg_rt, o2, 32); |
56 | - DisplaySurface *surface = qemu_console_surface(s->con); | 57 | + tcg_gen_sextract_i64(tcg_rt, tcg_rt, o1, 32); |
57 | - | 58 | + } else { |
58 | - switch (surface_bits_per_pixel(surface)) { | 59 | + tcg_gen_extract_i64(tcg_rt2, tcg_rt, o2, 32); |
59 | - case 8: | 60 | + tcg_gen_extract_i64(tcg_rt, tcg_rt, o1, 32); |
60 | - tc6393xb_draw_graphic8(s); | 61 | + } |
61 | - break; | 62 | + } else { |
62 | - case 15: | 63 | + TCGv_i128 tmp = tcg_temp_new_i128(); |
63 | - tc6393xb_draw_graphic15(s); | 64 | |
64 | - break; | 65 | - tcg_gen_mov_i64(tcg_rt, tmp); |
65 | - case 16: | 66 | + tcg_gen_qemu_ld_i128(tmp, clean_addr, get_mem_index(s), mop); |
66 | - tc6393xb_draw_graphic16(s); | 67 | + if (s->be_data == MO_LE) { |
67 | - break; | 68 | + tcg_gen_extr_i128_i64(tcg_rt, tcg_rt2, tmp); |
68 | - case 24: | 69 | + } else { |
69 | - tc6393xb_draw_graphic24(s); | 70 | + tcg_gen_extr_i128_i64(tcg_rt2, tcg_rt, tmp); |
70 | - break; | 71 | + } |
71 | - case 32: | 72 | + } |
72 | - tc6393xb_draw_graphic32(s); | 73 | } else { |
73 | - break; | 74 | - do_gpr_st(s, tcg_rt, clean_addr, size, |
74 | - default: | 75 | - false, 0, false, false); |
75 | - printf("tc6393xb: unknown depth %d\n", | 76 | - tcg_gen_addi_i64(clean_addr, clean_addr, 1 << size); |
76 | - surface_bits_per_pixel(surface)); | 77 | - do_gpr_st(s, tcg_rt2, clean_addr, size, |
77 | - return; | 78 | - false, 0, false, false); |
78 | - } | 79 | + if (size == 2) { |
79 | - | 80 | + TCGv_i64 tmp = tcg_temp_new_i64(); |
80 | + tc6393xb_draw_graphic32(s); | 81 | + |
81 | dpy_gfx_update_full(s->con); | 82 | + if (s->be_data == MO_LE) { |
82 | } | 83 | + tcg_gen_concat32_i64(tmp, tcg_rt, tcg_rt2); |
84 | + } else { | ||
85 | + tcg_gen_concat32_i64(tmp, tcg_rt2, tcg_rt); | ||
86 | + } | ||
87 | + tcg_gen_qemu_st_i64(tmp, clean_addr, get_mem_index(s), mop); | ||
88 | + } else { | ||
89 | + TCGv_i128 tmp = tcg_temp_new_i128(); | ||
90 | + | ||
91 | + if (s->be_data == MO_LE) { | ||
92 | + tcg_gen_concat_i64_i128(tmp, tcg_rt, tcg_rt2); | ||
93 | + } else { | ||
94 | + tcg_gen_concat_i64_i128(tmp, tcg_rt2, tcg_rt); | ||
95 | + } | ||
96 | + tcg_gen_qemu_st_i128(tmp, clean_addr, get_mem_index(s), mop); | ||
97 | + } | ||
98 | } | ||
99 | } | ||
83 | 100 | ||
84 | -- | 101 | -- |
85 | 2.20.1 | 102 | 2.34.1 |
86 | |||
87 | diff view generated by jsdifflib |
1 | The armv7m_load_kernel() function takes a mem_size argument which it | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | expects to be the size of the memory region at guest address 0. (It | ||
3 | uses this argument only as a limit on how large a raw image file it | ||
4 | can load at address zero). | ||
5 | 2 | ||
6 | Instead of hardcoding this value, find the RAMInfo corresponding to | 3 | We are going to need the complete memop beforehand, |
7 | the 0 address and extract its size. | 4 | so let's not compute it twice. |
8 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230530191438.411344-11-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210215115138.20465-20-peter.maydell@linaro.org | ||
13 | --- | 10 | --- |
14 | hw/arm/mps2-tz.c | 17 ++++++++++++++++- | 11 | target/arm/tcg/translate-a64.c | 61 +++++++++++++++++++--------------- |
15 | 1 file changed, 16 insertions(+), 1 deletion(-) | 12 | 1 file changed, 35 insertions(+), 26 deletions(-) |
16 | 13 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 14 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2-tz.c | 16 | --- a/target/arm/tcg/translate-a64.c |
20 | +++ b/hw/arm/mps2-tz.c | 17 | +++ b/target/arm/tcg/translate-a64.c |
21 | @@ -XXX,XX +XXX,XX @@ static void create_non_mpc_ram(MPS2TZMachineState *mms) | 18 | @@ -XXX,XX +XXX,XX @@ static void do_gpr_st_memidx(DisasContext *s, TCGv_i64 source, |
19 | unsigned int iss_srt, | ||
20 | bool iss_sf, bool iss_ar) | ||
21 | { | ||
22 | - memop = finalize_memop(s, memop); | ||
23 | tcg_gen_qemu_st_i64(source, tcg_addr, memidx, memop); | ||
24 | |||
25 | if (iss_valid) { | ||
26 | @@ -XXX,XX +XXX,XX @@ static void do_gpr_ld_memidx(DisasContext *s, TCGv_i64 dest, TCGv_i64 tcg_addr, | ||
27 | bool iss_valid, unsigned int iss_srt, | ||
28 | bool iss_sf, bool iss_ar) | ||
29 | { | ||
30 | - memop = finalize_memop(s, memop); | ||
31 | tcg_gen_qemu_ld_i64(dest, tcg_addr, memidx, memop); | ||
32 | |||
33 | if (extend && (memop & MO_SIGN)) { | ||
34 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
35 | int o2_L_o1_o0 = extract32(insn, 21, 3) * 2 | is_lasr; | ||
36 | int size = extract32(insn, 30, 2); | ||
37 | TCGv_i64 clean_addr; | ||
38 | + MemOp memop; | ||
39 | |||
40 | switch (o2_L_o1_o0) { | ||
41 | case 0x0: /* STXR */ | ||
42 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
43 | gen_check_sp_alignment(s); | ||
44 | } | ||
45 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
46 | + /* TODO: ARMv8.4-LSE SCTLR.nAA */ | ||
47 | + memop = finalize_memop(s, size | MO_ALIGN); | ||
48 | clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
49 | true, rn != 31, size); | ||
50 | - /* TODO: ARMv8.4-LSE SCTLR.nAA */ | ||
51 | - do_gpr_st(s, cpu_reg(s, rt), clean_addr, size | MO_ALIGN, true, rt, | ||
52 | + do_gpr_st(s, cpu_reg(s, rt), clean_addr, memop, true, rt, | ||
53 | disas_ldst_compute_iss_sf(size, false, 0), is_lasr); | ||
54 | return; | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
57 | if (rn == 31) { | ||
58 | gen_check_sp_alignment(s); | ||
59 | } | ||
60 | + /* TODO: ARMv8.4-LSE SCTLR.nAA */ | ||
61 | + memop = finalize_memop(s, size | MO_ALIGN); | ||
62 | clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
63 | false, rn != 31, size); | ||
64 | - /* TODO: ARMv8.4-LSE SCTLR.nAA */ | ||
65 | - do_gpr_ld(s, cpu_reg(s, rt), clean_addr, size | MO_ALIGN, false, true, | ||
66 | + do_gpr_ld(s, cpu_reg(s, rt), clean_addr, memop, false, true, | ||
67 | rt, disas_ldst_compute_iss_sf(size, false, 0), is_lasr); | ||
68 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); | ||
69 | return; | ||
70 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
71 | } else { | ||
72 | /* Only unsigned 32bit loads target 32bit registers. */ | ||
73 | bool iss_sf = opc != 0; | ||
74 | + MemOp memop = finalize_memop(s, size + is_signed * MO_SIGN); | ||
75 | |||
76 | - do_gpr_ld(s, tcg_rt, clean_addr, size + is_signed * MO_SIGN, | ||
77 | - false, true, rt, iss_sf, false); | ||
78 | + do_gpr_ld(s, tcg_rt, clean_addr, memop, false, true, rt, iss_sf, false); | ||
22 | } | 79 | } |
23 | } | 80 | } |
24 | 81 | ||
25 | +static uint32_t boot_ram_size(MPS2TZMachineState *mms) | 82 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, |
26 | +{ | 83 | bool post_index; |
27 | + /* Return the size of the RAM block at guest address zero */ | 84 | bool writeback; |
28 | + const RAMInfo *p; | 85 | int memidx; |
29 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 86 | - |
30 | + | 87 | + MemOp memop; |
31 | + for (p = mmc->raminfo; p->name; p++) { | 88 | TCGv_i64 clean_addr, dirty_addr; |
32 | + if (p->base == 0) { | 89 | |
33 | + return p->size; | 90 | if (is_vector) { |
34 | + } | 91 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, |
35 | + } | 92 | return; |
36 | + g_assert_not_reached(); | 93 | } |
37 | +} | 94 | is_store = (opc == 0); |
38 | + | 95 | - is_signed = extract32(opc, 1, 1); |
39 | static void mps2tz_common_init(MachineState *machine) | 96 | + is_signed = !is_store && extract32(opc, 1, 1); |
40 | { | 97 | is_extended = (size < 3) && extract32(opc, 0, 1); |
41 | MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | 98 | } |
42 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 99 | |
43 | 100 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | |
44 | create_non_mpc_ram(mms); | 101 | } |
45 | 102 | ||
46 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | 103 | memidx = is_unpriv ? get_a64_user_mem_index(s) : get_mem_index(s); |
47 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | 104 | + memop = finalize_memop(s, size + is_signed * MO_SIGN); |
48 | + boot_ram_size(mms)); | 105 | + |
49 | } | 106 | clean_addr = gen_mte_check1_mmuidx(s, dirty_addr, is_store, |
50 | 107 | writeback || rn != 31, | |
51 | static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address, | 108 | size, is_unpriv, memidx); |
109 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
110 | bool iss_sf = disas_ldst_compute_iss_sf(size, is_signed, opc); | ||
111 | |||
112 | if (is_store) { | ||
113 | - do_gpr_st_memidx(s, tcg_rt, clean_addr, size, memidx, | ||
114 | + do_gpr_st_memidx(s, tcg_rt, clean_addr, memop, memidx, | ||
115 | iss_valid, rt, iss_sf, false); | ||
116 | } else { | ||
117 | - do_gpr_ld_memidx(s, tcg_rt, clean_addr, size + is_signed * MO_SIGN, | ||
118 | + do_gpr_ld_memidx(s, tcg_rt, clean_addr, memop, | ||
119 | is_extended, memidx, | ||
120 | iss_valid, rt, iss_sf, false); | ||
121 | } | ||
122 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
123 | bool is_signed = false; | ||
124 | bool is_store = false; | ||
125 | bool is_extended = false; | ||
126 | - | ||
127 | TCGv_i64 tcg_rm, clean_addr, dirty_addr; | ||
128 | + MemOp memop; | ||
129 | |||
130 | if (extract32(opt, 1, 1) == 0) { | ||
131 | unallocated_encoding(s); | ||
132 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
133 | return; | ||
134 | } | ||
135 | is_store = (opc == 0); | ||
136 | - is_signed = extract32(opc, 1, 1); | ||
137 | + is_signed = !is_store && extract32(opc, 1, 1); | ||
138 | is_extended = (size < 3) && extract32(opc, 0, 1); | ||
139 | } | ||
140 | |||
141 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
142 | ext_and_shift_reg(tcg_rm, tcg_rm, opt, shift ? size : 0); | ||
143 | |||
144 | tcg_gen_add_i64(dirty_addr, dirty_addr, tcg_rm); | ||
145 | + | ||
146 | + memop = finalize_memop(s, size + is_signed * MO_SIGN); | ||
147 | clean_addr = gen_mte_check1(s, dirty_addr, is_store, true, size); | ||
148 | |||
149 | if (is_vector) { | ||
150 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
151 | } else { | ||
152 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
153 | bool iss_sf = disas_ldst_compute_iss_sf(size, is_signed, opc); | ||
154 | + | ||
155 | if (is_store) { | ||
156 | - do_gpr_st(s, tcg_rt, clean_addr, size, | ||
157 | + do_gpr_st(s, tcg_rt, clean_addr, memop, | ||
158 | true, rt, iss_sf, false); | ||
159 | } else { | ||
160 | - do_gpr_ld(s, tcg_rt, clean_addr, size + is_signed * MO_SIGN, | ||
161 | + do_gpr_ld(s, tcg_rt, clean_addr, memop, | ||
162 | is_extended, true, rt, iss_sf, false); | ||
163 | } | ||
164 | } | ||
165 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, | ||
166 | int rn = extract32(insn, 5, 5); | ||
167 | unsigned int imm12 = extract32(insn, 10, 12); | ||
168 | unsigned int offset; | ||
169 | - | ||
170 | TCGv_i64 clean_addr, dirty_addr; | ||
171 | - | ||
172 | bool is_store; | ||
173 | bool is_signed = false; | ||
174 | bool is_extended = false; | ||
175 | + MemOp memop; | ||
176 | |||
177 | if (is_vector) { | ||
178 | size |= (opc & 2) << 1; | ||
179 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, | ||
180 | return; | ||
181 | } | ||
182 | is_store = (opc == 0); | ||
183 | - is_signed = extract32(opc, 1, 1); | ||
184 | + is_signed = !is_store && extract32(opc, 1, 1); | ||
185 | is_extended = (size < 3) && extract32(opc, 0, 1); | ||
186 | } | ||
187 | |||
188 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, | ||
189 | dirty_addr = read_cpu_reg_sp(s, rn, 1); | ||
190 | offset = imm12 << size; | ||
191 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
192 | + | ||
193 | + memop = finalize_memop(s, size + is_signed * MO_SIGN); | ||
194 | clean_addr = gen_mte_check1(s, dirty_addr, is_store, rn != 31, size); | ||
195 | |||
196 | if (is_vector) { | ||
197 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, | ||
198 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
199 | bool iss_sf = disas_ldst_compute_iss_sf(size, is_signed, opc); | ||
200 | if (is_store) { | ||
201 | - do_gpr_st(s, tcg_rt, clean_addr, size, | ||
202 | - true, rt, iss_sf, false); | ||
203 | + do_gpr_st(s, tcg_rt, clean_addr, memop, true, rt, iss_sf, false); | ||
204 | } else { | ||
205 | - do_gpr_ld(s, tcg_rt, clean_addr, size + is_signed * MO_SIGN, | ||
206 | + do_gpr_ld(s, tcg_rt, clean_addr, memop, | ||
207 | is_extended, true, rt, iss_sf, false); | ||
208 | } | ||
209 | } | ||
210 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
211 | bool a = extract32(insn, 23, 1); | ||
212 | TCGv_i64 tcg_rs, tcg_rt, clean_addr; | ||
213 | AtomicThreeOpFn *fn = NULL; | ||
214 | - MemOp mop = s->be_data | size | MO_ALIGN; | ||
215 | + MemOp mop = finalize_memop(s, size | MO_ALIGN); | ||
216 | |||
217 | if (is_vector || !dc_isar_feature(aa64_atomics, s)) { | ||
218 | unallocated_encoding(s); | ||
219 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
220 | * full load-acquire (we only need "load-acquire processor consistent"), | ||
221 | * but we choose to implement them as full LDAQ. | ||
222 | */ | ||
223 | - do_gpr_ld(s, cpu_reg(s, rt), clean_addr, size, false, | ||
224 | + do_gpr_ld(s, cpu_reg(s, rt), clean_addr, mop, false, | ||
225 | true, rt, disas_ldst_compute_iss_sf(size, false, 0), true); | ||
226 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); | ||
227 | return; | ||
228 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pac(DisasContext *s, uint32_t insn, | ||
229 | bool use_key_a = !extract32(insn, 23, 1); | ||
230 | int offset; | ||
231 | TCGv_i64 clean_addr, dirty_addr, tcg_rt; | ||
232 | + MemOp memop; | ||
233 | |||
234 | if (size != 3 || is_vector || !dc_isar_feature(aa64_pauth, s)) { | ||
235 | unallocated_encoding(s); | ||
236 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pac(DisasContext *s, uint32_t insn, | ||
237 | offset = sextract32(offset << size, 0, 10 + size); | ||
238 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
239 | |||
240 | + memop = finalize_memop(s, size); | ||
241 | + | ||
242 | /* Note that "clean" and "dirty" here refer to TBI not PAC. */ | ||
243 | clean_addr = gen_mte_check1(s, dirty_addr, false, | ||
244 | is_wback || rn != 31, size); | ||
245 | |||
246 | tcg_rt = cpu_reg(s, rt); | ||
247 | - do_gpr_ld(s, tcg_rt, clean_addr, size, | ||
248 | + do_gpr_ld(s, tcg_rt, clean_addr, memop, | ||
249 | /* extend */ false, /* iss_valid */ !is_wback, | ||
250 | /* iss_srt */ rt, /* iss_sf */ true, /* iss_ar */ false); | ||
251 | |||
252 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_ldapr_stlr(DisasContext *s, uint32_t insn) | ||
253 | } | ||
254 | |||
255 | /* TODO: ARMv8.4-LSE SCTLR.nAA */ | ||
256 | - mop = size | MO_ALIGN; | ||
257 | + mop = finalize_memop(s, size | MO_ALIGN); | ||
258 | |||
259 | switch (opc) { | ||
260 | case 0: /* STLURB */ | ||
52 | -- | 261 | -- |
53 | 2.20.1 | 262 | 2.34.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | For a long time now the UI layer has guaranteed that the console | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | surface is always 32 bits per pixel RGB. Remove the legacy dead | ||
3 | code from the milkymist display device which was handling the | ||
4 | possibility that the console surface was some other format. | ||
5 | 2 | ||
3 | We are going to need the complete memop beforehand, | ||
4 | so let's not compute it twice. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230530191438.411344-12-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215103215.4944-2-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | hw/arm/musicpal.c | 64 ++++++++++++++++++----------------------------- | 12 | target/arm/tcg/translate-a64.c | 43 ++++++++++++++++++---------------- |
11 | 1 file changed, 24 insertions(+), 40 deletions(-) | 13 | 1 file changed, 23 insertions(+), 20 deletions(-) |
12 | 14 | ||
13 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 15 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/musicpal.c | 17 | --- a/target/arm/tcg/translate-a64.c |
16 | +++ b/hw/arm/musicpal.c | 18 | +++ b/target/arm/tcg/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) | 19 | @@ -XXX,XX +XXX,XX @@ static void do_gpr_ld(DisasContext *s, TCGv_i64 dest, TCGv_i64 tcg_addr, |
20 | /* | ||
21 | * Store from FP register to memory | ||
22 | */ | ||
23 | -static void do_fp_st(DisasContext *s, int srcidx, TCGv_i64 tcg_addr, int size) | ||
24 | +static void do_fp_st(DisasContext *s, int srcidx, TCGv_i64 tcg_addr, MemOp mop) | ||
25 | { | ||
26 | /* This writes the bottom N bits of a 128 bit wide vector to memory */ | ||
27 | TCGv_i64 tmplo = tcg_temp_new_i64(); | ||
28 | - MemOp mop = finalize_memop_asimd(s, size); | ||
29 | |||
30 | tcg_gen_ld_i64(tmplo, cpu_env, fp_reg_offset(s, srcidx, MO_64)); | ||
31 | |||
32 | - if (size < MO_128) { | ||
33 | + if ((mop & MO_SIZE) < MO_128) { | ||
34 | tcg_gen_qemu_st_i64(tmplo, tcg_addr, get_mem_index(s), mop); | ||
35 | } else { | ||
36 | TCGv_i64 tmphi = tcg_temp_new_i64(); | ||
37 | @@ -XXX,XX +XXX,XX @@ static void do_fp_st(DisasContext *s, int srcidx, TCGv_i64 tcg_addr, int size) | ||
38 | /* | ||
39 | * Load from memory to FP register | ||
40 | */ | ||
41 | -static void do_fp_ld(DisasContext *s, int destidx, TCGv_i64 tcg_addr, int size) | ||
42 | +static void do_fp_ld(DisasContext *s, int destidx, TCGv_i64 tcg_addr, MemOp mop) | ||
43 | { | ||
44 | /* This always zero-extends and writes to a full 128 bit wide vector */ | ||
45 | TCGv_i64 tmplo = tcg_temp_new_i64(); | ||
46 | TCGv_i64 tmphi = NULL; | ||
47 | - MemOp mop = finalize_memop_asimd(s, size); | ||
48 | |||
49 | - if (size < MO_128) { | ||
50 | + if ((mop & MO_SIZE) < MO_128) { | ||
51 | tcg_gen_qemu_ld_i64(tmplo, tcg_addr, get_mem_index(s), mop); | ||
52 | } else { | ||
53 | TCGv_i128 t16 = tcg_temp_new_i128(); | ||
54 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
55 | bool is_signed = false; | ||
56 | int size = 2; | ||
57 | TCGv_i64 tcg_rt, clean_addr; | ||
58 | + MemOp memop; | ||
59 | |||
60 | if (is_vector) { | ||
61 | if (opc == 3) { | ||
62 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
63 | if (!fp_access_check(s)) { | ||
64 | return; | ||
65 | } | ||
66 | + memop = finalize_memop_asimd(s, size); | ||
67 | } else { | ||
68 | if (opc == 3) { | ||
69 | /* PRFM (literal) : prefetch */ | ||
70 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
71 | } | ||
72 | size = 2 + extract32(opc, 0, 1); | ||
73 | is_signed = extract32(opc, 1, 1); | ||
74 | + memop = finalize_memop(s, size + is_signed * MO_SIGN); | ||
75 | } | ||
76 | |||
77 | tcg_rt = cpu_reg(s, rt); | ||
78 | |||
79 | clean_addr = tcg_temp_new_i64(); | ||
80 | gen_pc_plus_diff(s, clean_addr, imm); | ||
81 | + | ||
82 | if (is_vector) { | ||
83 | - do_fp_ld(s, rt, clean_addr, size); | ||
84 | + do_fp_ld(s, rt, clean_addr, memop); | ||
85 | } else { | ||
86 | /* Only unsigned 32bit loads target 32bit registers. */ | ||
87 | bool iss_sf = opc != 0; | ||
88 | - MemOp memop = finalize_memop(s, size + is_signed * MO_SIGN); | ||
89 | - | ||
90 | do_gpr_ld(s, tcg_rt, clean_addr, memop, false, true, rt, iss_sf, false); | ||
18 | } | 91 | } |
19 | } | 92 | } |
20 | 93 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | |
21 | -#define SET_LCD_PIXEL(depth, type) \ | 94 | (wback || rn != 31) && !set_tag, 2 << size); |
22 | -static inline void glue(set_lcd_pixel, depth) \ | 95 | |
23 | - (musicpal_lcd_state *s, int x, int y, type col) \ | 96 | if (is_vector) { |
24 | -{ \ | 97 | + MemOp mop = finalize_memop_asimd(s, size); |
25 | - int dx, dy; \ | ||
26 | - DisplaySurface *surface = qemu_console_surface(s->con); \ | ||
27 | - type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \ | ||
28 | -\ | ||
29 | - for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ | ||
30 | - for (dx = 0; dx < 3; dx++, pixel++) \ | ||
31 | - *pixel = col; \ | ||
32 | +static inline void set_lcd_pixel32(musicpal_lcd_state *s, | ||
33 | + int x, int y, uint32_t col) | ||
34 | +{ | ||
35 | + int dx, dy; | ||
36 | + DisplaySurface *surface = qemu_console_surface(s->con); | ||
37 | + uint32_t *pixel = | ||
38 | + &((uint32_t *) surface_data(surface))[(y * 128 * 3 + x) * 3]; | ||
39 | + | 98 | + |
40 | + for (dy = 0; dy < 3; dy++, pixel += 127 * 3) { | 99 | if (is_load) { |
41 | + for (dx = 0; dx < 3; dx++, pixel++) { | 100 | - do_fp_ld(s, rt, clean_addr, size); |
42 | + *pixel = col; | 101 | + do_fp_ld(s, rt, clean_addr, mop); |
43 | + } | 102 | } else { |
44 | + } | 103 | - do_fp_st(s, rt, clean_addr, size); |
45 | } | 104 | + do_fp_st(s, rt, clean_addr, mop); |
46 | -SET_LCD_PIXEL(8, uint8_t) | 105 | } |
47 | -SET_LCD_PIXEL(16, uint16_t) | 106 | tcg_gen_addi_i64(clean_addr, clean_addr, 1 << size); |
48 | -SET_LCD_PIXEL(32, uint32_t) | 107 | if (is_load) { |
49 | 108 | - do_fp_ld(s, rt2, clean_addr, size); | |
50 | static void lcd_refresh(void *opaque) | 109 | + do_fp_ld(s, rt2, clean_addr, mop); |
51 | { | 110 | } else { |
52 | musicpal_lcd_state *s = opaque; | 111 | - do_fp_st(s, rt2, clean_addr, size); |
53 | - DisplaySurface *surface = qemu_console_surface(s->con); | 112 | + do_fp_st(s, rt2, clean_addr, mop); |
54 | int x, y, col; | 113 | } |
55 | 114 | } else { | |
56 | - switch (surface_bits_per_pixel(surface)) { | 115 | TCGv_i64 tcg_rt = cpu_reg(s, rt); |
57 | - case 0: | 116 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, |
58 | - return; | 117 | if (!fp_access_check(s)) { |
59 | -#define LCD_REFRESH(depth, func) \ | 118 | return; |
60 | - case depth: \ | 119 | } |
61 | - col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ | 120 | + memop = finalize_memop_asimd(s, size); |
62 | - scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ | 121 | } else { |
63 | - scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ | 122 | if (size == 3 && opc == 2) { |
64 | - for (x = 0; x < 128; x++) { \ | 123 | /* PRFM - prefetch */ |
65 | - for (y = 0; y < 64; y++) { \ | 124 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, |
66 | - if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ | 125 | is_store = (opc == 0); |
67 | - glue(set_lcd_pixel, depth)(s, x, y, col); \ | 126 | is_signed = !is_store && extract32(opc, 1, 1); |
68 | - } else { \ | 127 | is_extended = (size < 3) && extract32(opc, 0, 1); |
69 | - glue(set_lcd_pixel, depth)(s, x, y, 0); \ | 128 | + memop = finalize_memop(s, size + is_signed * MO_SIGN); |
70 | - } \ | ||
71 | - } \ | ||
72 | - } \ | ||
73 | - break; | ||
74 | - LCD_REFRESH(8, rgb_to_pixel8) | ||
75 | - LCD_REFRESH(16, rgb_to_pixel16) | ||
76 | - LCD_REFRESH(32, (is_surface_bgr(surface) ? | ||
77 | - rgb_to_pixel32bgr : rgb_to_pixel32)) | ||
78 | - default: | ||
79 | - hw_error("unsupported colour depth %i\n", | ||
80 | - surface_bits_per_pixel(surface)); | ||
81 | + col = rgb_to_pixel32(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), | ||
82 | + scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), | ||
83 | + scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); | ||
84 | + for (x = 0; x < 128; x++) { | ||
85 | + for (y = 0; y < 64; y++) { | ||
86 | + if (s->video_ram[x + (y / 8) * 128] & (1 << (y % 8))) { | ||
87 | + set_lcd_pixel32(s, x, y, col); | ||
88 | + } else { | ||
89 | + set_lcd_pixel32(s, x, y, 0); | ||
90 | + } | ||
91 | + } | ||
92 | } | 129 | } |
93 | 130 | ||
94 | dpy_gfx_update(s->con, 0, 0, 128*3, 64*3); | 131 | switch (idx) { |
132 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
133 | } | ||
134 | |||
135 | memidx = is_unpriv ? get_a64_user_mem_index(s) : get_mem_index(s); | ||
136 | - memop = finalize_memop(s, size + is_signed * MO_SIGN); | ||
137 | |||
138 | clean_addr = gen_mte_check1_mmuidx(s, dirty_addr, is_store, | ||
139 | writeback || rn != 31, | ||
140 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
141 | |||
142 | if (is_vector) { | ||
143 | if (is_store) { | ||
144 | - do_fp_st(s, rt, clean_addr, size); | ||
145 | + do_fp_st(s, rt, clean_addr, memop); | ||
146 | } else { | ||
147 | - do_fp_ld(s, rt, clean_addr, size); | ||
148 | + do_fp_ld(s, rt, clean_addr, memop); | ||
149 | } | ||
150 | } else { | ||
151 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
152 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
153 | |||
154 | if (is_vector) { | ||
155 | if (is_store) { | ||
156 | - do_fp_st(s, rt, clean_addr, size); | ||
157 | + do_fp_st(s, rt, clean_addr, memop); | ||
158 | } else { | ||
159 | - do_fp_ld(s, rt, clean_addr, size); | ||
160 | + do_fp_ld(s, rt, clean_addr, memop); | ||
161 | } | ||
162 | } else { | ||
163 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
164 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, | ||
165 | |||
166 | if (is_vector) { | ||
167 | if (is_store) { | ||
168 | - do_fp_st(s, rt, clean_addr, size); | ||
169 | + do_fp_st(s, rt, clean_addr, memop); | ||
170 | } else { | ||
171 | - do_fp_ld(s, rt, clean_addr, size); | ||
172 | + do_fp_ld(s, rt, clean_addr, memop); | ||
173 | } | ||
174 | } else { | ||
175 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
95 | -- | 176 | -- |
96 | 2.20.1 | 177 | 2.34.1 |
97 | 178 | ||
98 | 179 | diff view generated by jsdifflib |
1 | The mps2-tz code uses PPCPortInfo data structures to define what | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | devices are present and how they are wired up. Currently we use | ||
3 | these to specify device types and addresses, but hard-code the | ||
4 | interrupt line wiring in each make_* helper function. This works for | ||
5 | the two boards we have at the moment, but the AN524 has some devices | ||
6 | with different interrupt assignments. | ||
7 | 2 | ||
8 | This commit adds the framework to allow PPCPortInfo structures to | 3 | Pass the completed memop to gen_mte_check1_mmuidx. |
9 | specify interrupt numbers. We add an array of interrupt numbers to | 4 | For the moment, do nothing more than extract the size. |
10 | the PPCPortInfo struct, and pass it through to the make_* helpers. | ||
11 | The following commit will change the make_* helpers over to using the | ||
12 | framework. | ||
13 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230530191438.411344-13-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 20210215115138.20465-13-peter.maydell@linaro.org | ||
17 | --- | 10 | --- |
18 | hw/arm/mps2-tz.c | 36 ++++++++++++++++++++++++------------ | 11 | target/arm/tcg/translate-a64.h | 2 +- |
19 | 1 file changed, 24 insertions(+), 12 deletions(-) | 12 | target/arm/tcg/translate-a64.c | 82 ++++++++++++++++++---------------- |
13 | target/arm/tcg/translate-sve.c | 7 +-- | ||
14 | 3 files changed, 49 insertions(+), 42 deletions(-) | ||
20 | 15 | ||
21 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 16 | diff --git a/target/arm/tcg/translate-a64.h b/target/arm/tcg/translate-a64.h |
22 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/mps2-tz.c | 18 | --- a/target/arm/tcg/translate-a64.h |
24 | +++ b/hw/arm/mps2-tz.c | 19 | +++ b/target/arm/tcg/translate-a64.h |
25 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 20 | @@ -XXX,XX +XXX,XX @@ static inline bool sme_smza_enabled_check(DisasContext *s) |
26 | * needs to be plugged into the downstream end of the PPC port. | 21 | |
22 | TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr); | ||
23 | TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
24 | - bool tag_checked, int log2_size); | ||
25 | + bool tag_checked, MemOp memop); | ||
26 | TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
27 | bool tag_checked, int size); | ||
28 | |||
29 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/tcg/translate-a64.c | ||
32 | +++ b/target/arm/tcg/translate-a64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void gen_probe_access(DisasContext *s, TCGv_i64 ptr, | ||
27 | */ | 34 | */ |
28 | typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, | 35 | static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, |
29 | - const char *name, hwaddr size); | 36 | bool is_write, bool tag_checked, |
30 | + const char *name, hwaddr size, | 37 | - int log2_size, bool is_unpriv, |
31 | + const int *irqs); | 38 | + MemOp memop, bool is_unpriv, |
32 | 39 | int core_idx) | |
33 | typedef struct PPCPortInfo { | ||
34 | const char *name; | ||
35 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCPortInfo { | ||
36 | void *opaque; | ||
37 | hwaddr addr; | ||
38 | hwaddr size; | ||
39 | + int irqs[3]; /* currently no device needs more IRQ lines than this */ | ||
40 | } PPCPortInfo; | ||
41 | |||
42 | typedef struct PPCInfo { | ||
43 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCInfo { | ||
44 | } PPCInfo; | ||
45 | |||
46 | static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | ||
47 | - void *opaque, | ||
48 | - const char *name, hwaddr size) | ||
49 | + void *opaque, | ||
50 | + const char *name, hwaddr size, | ||
51 | + const int *irqs) | ||
52 | { | 40 | { |
53 | /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, | 41 | if (tag_checked && s->mte_active[is_unpriv]) { |
54 | * and return a pointer to its MemoryRegion. | 42 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, |
55 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | 43 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); |
44 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
45 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
46 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << log2_size) - 1); | ||
47 | + desc = FIELD_DP32(desc, MTEDESC, SIZEM1, memop_size(memop) - 1); | ||
48 | |||
49 | ret = tcg_temp_new_i64(); | ||
50 | gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); | ||
51 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
56 | } | 52 | } |
57 | 53 | ||
58 | static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 54 | TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, |
59 | - const char *name, hwaddr size) | 55 | - bool tag_checked, int log2_size) |
60 | + const char *name, hwaddr size, | 56 | + bool tag_checked, MemOp memop) |
61 | + const int *irqs) | ||
62 | { | 57 | { |
63 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 58 | - return gen_mte_check1_mmuidx(s, addr, is_write, tag_checked, log2_size, |
64 | CMSDKAPBUART *uart = opaque; | 59 | + return gen_mte_check1_mmuidx(s, addr, is_write, tag_checked, memop, |
65 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 60 | false, get_mem_index(s)); |
66 | } | 61 | } |
67 | 62 | ||
68 | static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | 63 | @@ -XXX,XX +XXX,XX @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2, int rn, |
69 | - const char *name, hwaddr size) | 64 | int size, bool is_pair) |
70 | + const char *name, hwaddr size, | ||
71 | + const int *irqs) | ||
72 | { | 65 | { |
73 | MPS2SCC *scc = opaque; | 66 | int idx = get_mem_index(s); |
74 | DeviceState *sccdev; | 67 | - MemOp memop; |
75 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | 68 | TCGv_i64 dirty_addr, clean_addr; |
69 | + MemOp memop; | ||
70 | + | ||
71 | + /* | ||
72 | + * For pairs: | ||
73 | + * if size == 2, the operation is single-copy atomic for the doubleword. | ||
74 | + * if size == 3, the operation is single-copy atomic for *each* doubleword, | ||
75 | + * not the entire quadword, however it must be quadword aligned. | ||
76 | + */ | ||
77 | + memop = size + is_pair; | ||
78 | + if (memop == MO_128) { | ||
79 | + memop = finalize_memop_atom(s, MO_128 | MO_ALIGN, | ||
80 | + MO_ATOM_IFALIGN_PAIR); | ||
81 | + } else { | ||
82 | + memop = finalize_memop(s, memop | MO_ALIGN); | ||
83 | + } | ||
84 | |||
85 | s->is_ldex = true; | ||
86 | dirty_addr = cpu_reg_sp(s, rn); | ||
87 | - clean_addr = gen_mte_check1(s, dirty_addr, false, rn != 31, size); | ||
88 | + clean_addr = gen_mte_check1(s, dirty_addr, false, rn != 31, memop); | ||
89 | |||
90 | g_assert(size <= 3); | ||
91 | if (is_pair) { | ||
92 | g_assert(size >= 2); | ||
93 | if (size == 2) { | ||
94 | - /* The pair must be single-copy atomic for the doubleword. */ | ||
95 | - memop = finalize_memop(s, MO_64 | MO_ALIGN); | ||
96 | tcg_gen_qemu_ld_i64(cpu_exclusive_val, clean_addr, idx, memop); | ||
97 | if (s->be_data == MO_LE) { | ||
98 | tcg_gen_extract_i64(cpu_reg(s, rt), cpu_exclusive_val, 0, 32); | ||
99 | @@ -XXX,XX +XXX,XX @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2, int rn, | ||
100 | tcg_gen_extract_i64(cpu_reg(s, rt2), cpu_exclusive_val, 0, 32); | ||
101 | } | ||
102 | } else { | ||
103 | - /* | ||
104 | - * The pair must be single-copy atomic for *each* doubleword, not | ||
105 | - * the entire quadword, however it must be quadword aligned. | ||
106 | - * Expose the complete load to tcg, for ease of tlb lookup, | ||
107 | - * but indicate that only 8-byte atomicity is required. | ||
108 | - */ | ||
109 | TCGv_i128 t16 = tcg_temp_new_i128(); | ||
110 | |||
111 | - memop = finalize_memop_atom(s, MO_128 | MO_ALIGN_16, | ||
112 | - MO_ATOM_IFALIGN_PAIR); | ||
113 | tcg_gen_qemu_ld_i128(t16, clean_addr, idx, memop); | ||
114 | |||
115 | if (s->be_data == MO_LE) { | ||
116 | @@ -XXX,XX +XXX,XX @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2, int rn, | ||
117 | tcg_gen_mov_i64(cpu_reg(s, rt2), cpu_exclusive_high); | ||
118 | } | ||
119 | } else { | ||
120 | - memop = finalize_memop(s, size | MO_ALIGN); | ||
121 | tcg_gen_qemu_ld_i64(cpu_exclusive_val, clean_addr, idx, memop); | ||
122 | tcg_gen_mov_i64(cpu_reg(s, rt), cpu_exclusive_val); | ||
123 | } | ||
124 | @@ -XXX,XX +XXX,XX @@ static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2, | ||
125 | TCGLabel *fail_label = gen_new_label(); | ||
126 | TCGLabel *done_label = gen_new_label(); | ||
127 | TCGv_i64 tmp, dirty_addr, clean_addr; | ||
128 | + MemOp memop; | ||
129 | + | ||
130 | + memop = (size + is_pair) | MO_ALIGN; | ||
131 | + memop = finalize_memop(s, memop); | ||
132 | |||
133 | dirty_addr = cpu_reg_sp(s, rn); | ||
134 | - clean_addr = gen_mte_check1(s, dirty_addr, true, rn != 31, size); | ||
135 | + clean_addr = gen_mte_check1(s, dirty_addr, true, rn != 31, memop); | ||
136 | |||
137 | tcg_gen_brcond_i64(TCG_COND_NE, clean_addr, cpu_exclusive_addr, fail_label); | ||
138 | |||
139 | @@ -XXX,XX +XXX,XX @@ static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2, | ||
140 | } | ||
141 | tcg_gen_atomic_cmpxchg_i64(tmp, cpu_exclusive_addr, | ||
142 | cpu_exclusive_val, tmp, | ||
143 | - get_mem_index(s), | ||
144 | - MO_64 | MO_ALIGN | s->be_data); | ||
145 | + get_mem_index(s), memop); | ||
146 | tcg_gen_setcond_i64(TCG_COND_NE, tmp, tmp, cpu_exclusive_val); | ||
147 | } else { | ||
148 | TCGv_i128 t16 = tcg_temp_new_i128(); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2, | ||
150 | } | ||
151 | |||
152 | tcg_gen_atomic_cmpxchg_i128(t16, cpu_exclusive_addr, c16, t16, | ||
153 | - get_mem_index(s), | ||
154 | - MO_128 | MO_ALIGN | s->be_data); | ||
155 | + get_mem_index(s), memop); | ||
156 | |||
157 | a = tcg_temp_new_i64(); | ||
158 | b = tcg_temp_new_i64(); | ||
159 | @@ -XXX,XX +XXX,XX @@ static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2, | ||
160 | } | ||
161 | } else { | ||
162 | tcg_gen_atomic_cmpxchg_i64(tmp, cpu_exclusive_addr, cpu_exclusive_val, | ||
163 | - cpu_reg(s, rt), get_mem_index(s), | ||
164 | - size | MO_ALIGN | s->be_data); | ||
165 | + cpu_reg(s, rt), get_mem_index(s), memop); | ||
166 | tcg_gen_setcond_i64(TCG_COND_NE, tmp, tmp, cpu_exclusive_val); | ||
167 | } | ||
168 | tcg_gen_mov_i64(cpu_reg(s, rd), tmp); | ||
169 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap(DisasContext *s, int rs, int rt, | ||
170 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
171 | int memidx = get_mem_index(s); | ||
172 | TCGv_i64 clean_addr; | ||
173 | + MemOp memop; | ||
174 | |||
175 | if (rn == 31) { | ||
176 | gen_check_sp_alignment(s); | ||
177 | } | ||
178 | - clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, size); | ||
179 | - tcg_gen_atomic_cmpxchg_i64(tcg_rs, clean_addr, tcg_rs, tcg_rt, memidx, | ||
180 | - size | MO_ALIGN | s->be_data); | ||
181 | + memop = finalize_memop(s, size | MO_ALIGN); | ||
182 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, memop); | ||
183 | + tcg_gen_atomic_cmpxchg_i64(tcg_rs, clean_addr, tcg_rs, tcg_rt, | ||
184 | + memidx, memop); | ||
76 | } | 185 | } |
77 | 186 | ||
78 | static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | 187 | static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, |
79 | - const char *name, hwaddr size) | 188 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, |
80 | + const char *name, hwaddr size, | 189 | TCGv_i64 t2 = cpu_reg(s, rt + 1); |
81 | + const int *irqs) | 190 | TCGv_i64 clean_addr; |
82 | { | 191 | int memidx = get_mem_index(s); |
83 | MPS2FPGAIO *fpgaio = opaque; | 192 | + MemOp memop; |
84 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 193 | |
85 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | 194 | if (rn == 31) { |
86 | } | 195 | gen_check_sp_alignment(s); |
87 | 196 | } | |
88 | static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | 197 | |
89 | - const char *name, hwaddr size) | 198 | /* This is a single atomic access, despite the "pair". */ |
90 | + const char *name, hwaddr size, | 199 | - clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, size + 1); |
91 | + const int *irqs) | 200 | + memop = finalize_memop(s, (size + 1) | MO_ALIGN); |
92 | { | 201 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, memop); |
93 | SysBusDevice *s; | 202 | |
94 | NICInfo *nd = &nd_table[0]; | 203 | if (size == 2) { |
95 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | 204 | TCGv_i64 cmp = tcg_temp_new_i64(); |
96 | } | 205 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, |
97 | 206 | tcg_gen_concat32_i64(cmp, s2, s1); | |
98 | static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | 207 | } |
99 | - const char *name, hwaddr size) | 208 | |
100 | + const char *name, hwaddr size, | 209 | - tcg_gen_atomic_cmpxchg_i64(cmp, clean_addr, cmp, val, memidx, |
101 | + const int *irqs) | 210 | - MO_64 | MO_ALIGN | s->be_data); |
102 | { | 211 | + tcg_gen_atomic_cmpxchg_i64(cmp, clean_addr, cmp, val, memidx, memop); |
103 | TZMPC *mpc = opaque; | 212 | |
104 | int i = mpc - &mms->ssram_mpc[0]; | 213 | if (s->be_data == MO_LE) { |
105 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | 214 | tcg_gen_extr32_i64(s1, s2, cmp); |
106 | } | 215 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, |
107 | 216 | tcg_gen_concat_i64_i128(cmp, s2, s1); | |
108 | static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | 217 | } |
109 | - const char *name, hwaddr size) | 218 | |
110 | + const char *name, hwaddr size, | 219 | - tcg_gen_atomic_cmpxchg_i128(cmp, clean_addr, cmp, val, memidx, |
111 | + const int *irqs) | 220 | - MO_128 | MO_ALIGN | s->be_data); |
112 | { | 221 | + tcg_gen_atomic_cmpxchg_i128(cmp, clean_addr, cmp, val, memidx, memop); |
113 | PL080State *dma = opaque; | 222 | |
114 | int i = dma - &mms->dma[0]; | 223 | if (s->be_data == MO_LE) { |
115 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | 224 | tcg_gen_extr_i128_i64(s1, s2, cmp); |
116 | } | 225 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) |
117 | 226 | /* TODO: ARMv8.4-LSE SCTLR.nAA */ | |
118 | static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | 227 | memop = finalize_memop(s, size | MO_ALIGN); |
119 | - const char *name, hwaddr size) | 228 | clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), |
120 | + const char *name, hwaddr size, | 229 | - true, rn != 31, size); |
121 | + const int *irqs) | 230 | + true, rn != 31, memop); |
122 | { | 231 | do_gpr_st(s, cpu_reg(s, rt), clean_addr, memop, true, rt, |
123 | /* | 232 | disas_ldst_compute_iss_sf(size, false, 0), is_lasr); |
124 | * The AN505 has five PL022 SPI controllers. | 233 | return; |
125 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | 234 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) |
126 | } | 235 | /* TODO: ARMv8.4-LSE SCTLR.nAA */ |
127 | 236 | memop = finalize_memop(s, size | MO_ALIGN); | |
128 | static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | 237 | clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), |
129 | - const char *name, hwaddr size) | 238 | - false, rn != 31, size); |
130 | + const char *name, hwaddr size, | 239 | + false, rn != 31, memop); |
131 | + const int *irqs) | 240 | do_gpr_ld(s, cpu_reg(s, rt), clean_addr, memop, false, true, |
132 | { | 241 | rt, disas_ldst_compute_iss_sf(size, false, 0), is_lasr); |
133 | ArmSbconI2CState *i2c = opaque; | 242 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); |
134 | SysBusDevice *s; | 243 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, |
135 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 244 | tcg_gen_add_i64(dirty_addr, dirty_addr, tcg_rm); |
136 | continue; | 245 | |
137 | } | 246 | memop = finalize_memop(s, size + is_signed * MO_SIGN); |
138 | 247 | - clean_addr = gen_mte_check1(s, dirty_addr, is_store, true, size); | |
139 | - mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size); | 248 | + clean_addr = gen_mte_check1(s, dirty_addr, is_store, true, memop); |
140 | + mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size, | 249 | |
141 | + pinfo->irqs); | 250 | if (is_vector) { |
142 | portname = g_strdup_printf("port[%d]", port); | 251 | if (is_store) { |
143 | object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), | 252 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, |
144 | &error_fatal); | 253 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); |
254 | |||
255 | memop = finalize_memop(s, size + is_signed * MO_SIGN); | ||
256 | - clean_addr = gen_mte_check1(s, dirty_addr, is_store, rn != 31, size); | ||
257 | + clean_addr = gen_mte_check1(s, dirty_addr, is_store, rn != 31, memop); | ||
258 | |||
259 | if (is_vector) { | ||
260 | if (is_store) { | ||
261 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
262 | if (rn == 31) { | ||
263 | gen_check_sp_alignment(s); | ||
264 | } | ||
265 | - clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), false, rn != 31, size); | ||
266 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), false, rn != 31, mop); | ||
267 | |||
268 | if (o3_opc == 014) { | ||
269 | /* | ||
270 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pac(DisasContext *s, uint32_t insn, | ||
271 | |||
272 | /* Note that "clean" and "dirty" here refer to TBI not PAC. */ | ||
273 | clean_addr = gen_mte_check1(s, dirty_addr, false, | ||
274 | - is_wback || rn != 31, size); | ||
275 | + is_wback || rn != 31, memop); | ||
276 | |||
277 | tcg_rt = cpu_reg(s, rt); | ||
278 | do_gpr_ld(s, tcg_rt, clean_addr, memop, | ||
279 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
280 | index XXXXXXX..XXXXXXX 100644 | ||
281 | --- a/target/arm/tcg/translate-sve.c | ||
282 | +++ b/target/arm/tcg/translate-sve.c | ||
283 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) | ||
284 | unsigned msz = dtype_msz(a->dtype); | ||
285 | TCGLabel *over; | ||
286 | TCGv_i64 temp, clean_addr; | ||
287 | + MemOp memop; | ||
288 | |||
289 | if (!dc_isar_feature(aa64_sve, s)) { | ||
290 | return false; | ||
291 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) | ||
292 | /* Load the data. */ | ||
293 | temp = tcg_temp_new_i64(); | ||
294 | tcg_gen_addi_i64(temp, cpu_reg_sp(s, a->rn), a->imm << msz); | ||
295 | - clean_addr = gen_mte_check1(s, temp, false, true, msz); | ||
296 | |||
297 | - tcg_gen_qemu_ld_i64(temp, clean_addr, get_mem_index(s), | ||
298 | - finalize_memop(s, dtype_mop[a->dtype])); | ||
299 | + memop = finalize_memop(s, dtype_mop[a->dtype]); | ||
300 | + clean_addr = gen_mte_check1(s, temp, false, true, memop); | ||
301 | + tcg_gen_qemu_ld_i64(temp, clean_addr, get_mem_index(s), memop); | ||
302 | |||
303 | /* Broadcast to *all* elements. */ | ||
304 | tcg_gen_gvec_dup_i64(esz, vec_full_reg_offset(s, a->rd), | ||
145 | -- | 305 | -- |
146 | 2.20.1 | 306 | 2.34.1 |
147 | |||
148 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We hint the 'has_rpu' property is no longer required since commit | 3 | Pass the individual memop to gen_mte_checkN. |
4 | 6908ec448b4 ("xlnx-zynqmp: Properly support the smp command line | 4 | For the moment, do nothing with it. |
5 | option") which was released in QEMU v2.11.0. | ||
6 | |||
7 | Beside, this device is marked 'user_creatable = false', so the | ||
8 | only thing that could be setting the property is the board code | ||
9 | that creates the device. | ||
10 | |||
11 | Since the property is not user-facing, we can remove it without | ||
12 | going through the deprecation process. | ||
13 | 5 | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
16 | Message-id: 20210219144350.1979905-1-f4bug@amsat.org | 8 | Message-id: 20230530191438.411344-14-richard.henderson@linaro.org |
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 10 | --- |
19 | include/hw/arm/xlnx-zynqmp.h | 2 -- | 11 | target/arm/tcg/translate-a64.h | 2 +- |
20 | hw/arm/xlnx-zynqmp.c | 6 ------ | 12 | target/arm/tcg/translate-a64.c | 31 +++++++++++++++++++------------ |
21 | 2 files changed, 8 deletions(-) | 13 | target/arm/tcg/translate-sve.c | 4 ++-- |
14 | 3 files changed, 22 insertions(+), 15 deletions(-) | ||
22 | 15 | ||
23 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 16 | diff --git a/target/arm/tcg/translate-a64.h b/target/arm/tcg/translate-a64.h |
24 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/xlnx-zynqmp.h | 18 | --- a/target/arm/tcg/translate-a64.h |
26 | +++ b/include/hw/arm/xlnx-zynqmp.h | 19 | +++ b/target/arm/tcg/translate-a64.h |
27 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | 20 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr); |
28 | bool secure; | 21 | TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, |
29 | /* Has the ARM Virtualization extensions? */ | 22 | bool tag_checked, MemOp memop); |
30 | bool virt; | 23 | TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, |
31 | - /* Has the RPU subsystem? */ | 24 | - bool tag_checked, int size); |
32 | - bool has_rpu; | 25 | + bool tag_checked, int total_size, MemOp memop); |
33 | 26 | ||
34 | /* CAN bus. */ | 27 | /* We should have at some point before trying to access an FP register |
35 | CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | 28 | * done the necessary access check, so assert that |
36 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | 29 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
37 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/hw/arm/xlnx-zynqmp.c | 31 | --- a/target/arm/tcg/translate-a64.c |
39 | +++ b/hw/arm/xlnx-zynqmp.c | 32 | +++ b/target/arm/tcg/translate-a64.c |
40 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 33 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, |
34 | * For MTE, check multiple logical sequential accesses. | ||
35 | */ | ||
36 | TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
37 | - bool tag_checked, int size) | ||
38 | + bool tag_checked, int total_size, MemOp single_mop) | ||
39 | { | ||
40 | if (tag_checked && s->mte_active[0]) { | ||
41 | TCGv_i64 ret; | ||
42 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
43 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
44 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
45 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
46 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, size - 1); | ||
47 | + desc = FIELD_DP32(desc, MTEDESC, SIZEM1, total_size - 1); | ||
48 | |||
49 | ret = tcg_temp_new_i64(); | ||
50 | gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
52 | bool is_vector = extract32(insn, 26, 1); | ||
53 | bool is_load = extract32(insn, 22, 1); | ||
54 | int opc = extract32(insn, 30, 2); | ||
55 | - | ||
56 | bool is_signed = false; | ||
57 | bool postindex = false; | ||
58 | bool wback = false; | ||
59 | bool set_tag = false; | ||
60 | - | ||
61 | TCGv_i64 clean_addr, dirty_addr; | ||
62 | - | ||
63 | + MemOp mop; | ||
64 | int size; | ||
65 | |||
66 | if (opc == 3) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
41 | } | 68 | } |
42 | } | 69 | } |
43 | 70 | ||
44 | - if (s->has_rpu) { | 71 | + if (is_vector) { |
45 | - info_report("The 'has_rpu' property is no longer required, to use the " | 72 | + mop = finalize_memop_asimd(s, size); |
46 | - "RPUs just use -smp 6."); | 73 | + } else { |
47 | - } | 74 | + mop = finalize_memop(s, size); |
75 | + } | ||
76 | clean_addr = gen_mte_checkN(s, dirty_addr, !is_load, | ||
77 | - (wback || rn != 31) && !set_tag, 2 << size); | ||
78 | + (wback || rn != 31) && !set_tag, | ||
79 | + 2 << size, mop); | ||
80 | |||
81 | if (is_vector) { | ||
82 | - MemOp mop = finalize_memop_asimd(s, size); | ||
48 | - | 83 | - |
49 | xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err); | 84 | + /* LSE2 does not merge FP pairs; leave these as separate operations. */ |
50 | if (err) { | 85 | if (is_load) { |
51 | error_propagate(errp, err); | 86 | do_fp_ld(s, rt, clean_addr, mop); |
52 | @@ -XXX,XX +XXX,XX @@ static Property xlnx_zynqmp_props[] = { | 87 | } else { |
53 | DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), | 88 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) |
54 | DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), | 89 | } else { |
55 | DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), | 90 | TCGv_i64 tcg_rt = cpu_reg(s, rt); |
56 | - DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), | 91 | TCGv_i64 tcg_rt2 = cpu_reg(s, rt2); |
57 | DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, | 92 | - MemOp mop = size + 1; |
58 | MemoryRegion *), | 93 | |
59 | DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, | 94 | /* |
95 | + * We built mop above for the single logical access -- rebuild it | ||
96 | + * now for the paired operation. | ||
97 | + * | ||
98 | * With LSE2, non-sign-extending pairs are treated atomically if | ||
99 | * aligned, and if unaligned one of the pair will be completely | ||
100 | * within a 16-byte block and that element will be atomic. | ||
101 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
102 | * This treats sign-extending loads like zero-extending loads, | ||
103 | * since that reuses the most code below. | ||
104 | */ | ||
105 | + mop = size + 1; | ||
106 | if (s->align_mem) { | ||
107 | mop |= (size == 2 ? MO_ALIGN_4 : MO_ALIGN_8); | ||
108 | } | ||
109 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
110 | * promote consecutive little-endian elements below. | ||
111 | */ | ||
112 | clean_addr = gen_mte_checkN(s, tcg_rn, is_store, is_postidx || rn != 31, | ||
113 | - total); | ||
114 | + total, finalize_memop(s, size)); | ||
115 | |||
116 | /* | ||
117 | * Consecutive little-endian elements from a single register | ||
118 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
119 | total = selem << scale; | ||
120 | tcg_rn = cpu_reg_sp(s, rn); | ||
121 | |||
122 | - clean_addr = gen_mte_checkN(s, tcg_rn, !is_load, is_postidx || rn != 31, | ||
123 | - total); | ||
124 | mop = finalize_memop(s, scale); | ||
125 | |||
126 | + clean_addr = gen_mte_checkN(s, tcg_rn, !is_load, is_postidx || rn != 31, | ||
127 | + total, mop); | ||
128 | + | ||
129 | tcg_ebytes = tcg_constant_i64(1 << scale); | ||
130 | for (xs = 0; xs < selem; xs++) { | ||
131 | if (replicate) { | ||
132 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/target/arm/tcg/translate-sve.c | ||
135 | +++ b/target/arm/tcg/translate-sve.c | ||
136 | @@ -XXX,XX +XXX,XX @@ void gen_sve_ldr(DisasContext *s, TCGv_ptr base, int vofs, | ||
137 | |||
138 | dirty_addr = tcg_temp_new_i64(); | ||
139 | tcg_gen_addi_i64(dirty_addr, cpu_reg_sp(s, rn), imm); | ||
140 | - clean_addr = gen_mte_checkN(s, dirty_addr, false, rn != 31, len); | ||
141 | + clean_addr = gen_mte_checkN(s, dirty_addr, false, rn != 31, len, MO_8); | ||
142 | |||
143 | /* | ||
144 | * Note that unpredicated load/store of vector/predicate registers | ||
145 | @@ -XXX,XX +XXX,XX @@ void gen_sve_str(DisasContext *s, TCGv_ptr base, int vofs, | ||
146 | |||
147 | dirty_addr = tcg_temp_new_i64(); | ||
148 | tcg_gen_addi_i64(dirty_addr, cpu_reg_sp(s, rn), imm); | ||
149 | - clean_addr = gen_mte_checkN(s, dirty_addr, false, rn != 31, len); | ||
150 | + clean_addr = gen_mte_checkN(s, dirty_addr, false, rn != 31, len, MO_8); | ||
151 | |||
152 | /* Note that unpredicated load/store of vector/predicate registers | ||
153 | * are defined as a stream of bytes, which equates to little-endian | ||
60 | -- | 154 | -- |
61 | 2.20.1 | 155 | 2.34.1 |
62 | |||
63 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Always perform one call instead of two for 16-byte operands. | 3 | Fixes a bug in that with SCTLR.A set, we should raise any |
4 | Use byte loads/stores directly into the vector register file | 4 | alignment fault before raising any MTE check fault. |
5 | instead of extractions and deposits to a 64-bit local variable. | ||
6 | 5 | ||
7 | In order to easily receive pointers into the vector register file, | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | convert the helper to the gvec out-of-line signature. Move the | ||
9 | helper into vec_helper.c, where it can make use of H1 and clear_tail. | ||
10 | |||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Message-id: 20230530191438.411344-15-richard.henderson@linaro.org |
13 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
14 | Message-id: 20210224230532.276878-1-richard.henderson@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | target/arm/helper-a64.h | 2 +- | 11 | target/arm/internals.h | 3 ++- |
18 | target/arm/helper-a64.c | 32 --------------------- | 12 | target/arm/tcg/mte_helper.c | 18 ++++++++++++++++++ |
19 | target/arm/translate-a64.c | 58 +++++--------------------------------- | 13 | target/arm/tcg/translate-a64.c | 2 ++ |
20 | target/arm/vec_helper.c | 48 +++++++++++++++++++++++++++++++ | 14 | 3 files changed, 22 insertions(+), 1 deletion(-) |
21 | 4 files changed, 56 insertions(+), 84 deletions(-) | ||
22 | 15 | ||
23 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | 16 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
24 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/target/arm/helper-a64.h | 18 | --- a/target/arm/internals.h |
26 | +++ b/target/arm/helper-a64.h | 19 | +++ b/target/arm/internals.h |
27 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_cmps_a64, i64, f32, f32, ptr) | 20 | @@ -XXX,XX +XXX,XX @@ FIELD(MTEDESC, MIDX, 0, 4) |
28 | DEF_HELPER_3(vfp_cmpes_a64, i64, f32, f32, ptr) | 21 | FIELD(MTEDESC, TBI, 4, 2) |
29 | DEF_HELPER_3(vfp_cmpd_a64, i64, f64, f64, ptr) | 22 | FIELD(MTEDESC, TCMA, 6, 2) |
30 | DEF_HELPER_3(vfp_cmped_a64, i64, f64, f64, ptr) | 23 | FIELD(MTEDESC, WRITE, 8, 1) |
31 | -DEF_HELPER_FLAGS_5(simd_tbl, TCG_CALL_NO_RWG_SE, i64, env, i64, i64, i32, i32) | 24 | -FIELD(MTEDESC, SIZEM1, 9, SIMD_DATA_BITS - 9) /* size - 1 */ |
32 | +DEF_HELPER_FLAGS_4(simd_tblx, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 25 | +FIELD(MTEDESC, ALIGN, 9, 3) |
33 | DEF_HELPER_FLAGS_3(vfp_mulxs, TCG_CALL_NO_RWG, f32, f32, f32, ptr) | 26 | +FIELD(MTEDESC, SIZEM1, 12, SIMD_DATA_BITS - 12) /* size - 1 */ |
34 | DEF_HELPER_FLAGS_3(vfp_mulxd, TCG_CALL_NO_RWG, f64, f64, f64, ptr) | 27 | |
35 | DEF_HELPER_FLAGS_3(neon_ceq_f64, TCG_CALL_NO_RWG, i64, i64, i64, ptr) | 28 | bool mte_probe(CPUARMState *env, uint32_t desc, uint64_t ptr); |
36 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | 29 | uint64_t mte_check(CPUARMState *env, uint32_t desc, uint64_t ptr, uintptr_t ra); |
30 | diff --git a/target/arm/tcg/mte_helper.c b/target/arm/tcg/mte_helper.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/target/arm/helper-a64.c | 32 | --- a/target/arm/tcg/mte_helper.c |
39 | +++ b/target/arm/helper-a64.c | 33 | +++ b/target/arm/tcg/mte_helper.c |
40 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(vfp_mulxd)(float64 a, float64 b, void *fpstp) | 34 | @@ -XXX,XX +XXX,XX @@ uint64_t mte_check(CPUARMState *env, uint32_t desc, uint64_t ptr, uintptr_t ra) |
41 | return float64_mul(a, b, fpst); | 35 | |
42 | } | 36 | uint64_t HELPER(mte_check)(CPUARMState *env, uint32_t desc, uint64_t ptr) |
43 | |||
44 | -uint64_t HELPER(simd_tbl)(CPUARMState *env, uint64_t result, uint64_t indices, | ||
45 | - uint32_t rn, uint32_t numregs) | ||
46 | -{ | ||
47 | - /* Helper function for SIMD TBL and TBX. We have to do the table | ||
48 | - * lookup part for the 64 bits worth of indices we're passed in. | ||
49 | - * result is the initial results vector (either zeroes for TBL | ||
50 | - * or some guest values for TBX), rn the register number where | ||
51 | - * the table starts, and numregs the number of registers in the table. | ||
52 | - * We return the results of the lookups. | ||
53 | - */ | ||
54 | - int shift; | ||
55 | - | ||
56 | - for (shift = 0; shift < 64; shift += 8) { | ||
57 | - int index = extract64(indices, shift, 8); | ||
58 | - if (index < 16 * numregs) { | ||
59 | - /* Convert index (a byte offset into the virtual table | ||
60 | - * which is a series of 128-bit vectors concatenated) | ||
61 | - * into the correct register element plus a bit offset | ||
62 | - * into that element, bearing in mind that the table | ||
63 | - * can wrap around from V31 to V0. | ||
64 | - */ | ||
65 | - int elt = (rn * 2 + (index >> 3)) % 64; | ||
66 | - int bitidx = (index & 7) * 8; | ||
67 | - uint64_t *q = aa64_vfp_qreg(env, elt >> 1); | ||
68 | - uint64_t val = extract64(q[elt & 1], bitidx, 8); | ||
69 | - | ||
70 | - result = deposit64(result, shift, 8, val); | ||
71 | - } | ||
72 | - } | ||
73 | - return result; | ||
74 | -} | ||
75 | - | ||
76 | /* 64bit/double versions of the neon float compare functions */ | ||
77 | uint64_t HELPER(neon_ceq_f64)(float64 a, float64 b, void *fpstp) | ||
78 | { | 37 | { |
79 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/arm/translate-a64.c | ||
82 | +++ b/target/arm/translate-a64.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | ||
84 | int rm = extract32(insn, 16, 5); | ||
85 | int rn = extract32(insn, 5, 5); | ||
86 | int rd = extract32(insn, 0, 5); | ||
87 | - int is_tblx = extract32(insn, 12, 1); | ||
88 | - int len = extract32(insn, 13, 2); | ||
89 | - TCGv_i64 tcg_resl, tcg_resh, tcg_idx; | ||
90 | - TCGv_i32 tcg_regno, tcg_numregs; | ||
91 | + int is_tbx = extract32(insn, 12, 1); | ||
92 | + int len = (extract32(insn, 13, 2) + 1) * 16; | ||
93 | |||
94 | if (op2 != 0) { | ||
95 | unallocated_encoding(s); | ||
96 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | ||
97 | return; | ||
98 | } | ||
99 | |||
100 | - /* This does a table lookup: for every byte element in the input | ||
101 | - * we index into a table formed from up to four vector registers, | ||
102 | - * and then the output is the result of the lookups. Our helper | ||
103 | - * function does the lookup operation for a single 64 bit part of | ||
104 | - * the input. | ||
105 | - */ | ||
106 | - tcg_resl = tcg_temp_new_i64(); | ||
107 | - tcg_resh = NULL; | ||
108 | - | ||
109 | - if (is_tblx) { | ||
110 | - read_vec_element(s, tcg_resl, rd, 0, MO_64); | ||
111 | - } else { | ||
112 | - tcg_gen_movi_i64(tcg_resl, 0); | ||
113 | - } | ||
114 | - | ||
115 | - if (is_q) { | ||
116 | - tcg_resh = tcg_temp_new_i64(); | ||
117 | - if (is_tblx) { | ||
118 | - read_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
119 | - } else { | ||
120 | - tcg_gen_movi_i64(tcg_resh, 0); | ||
121 | - } | ||
122 | - } | ||
123 | - | ||
124 | - tcg_idx = tcg_temp_new_i64(); | ||
125 | - tcg_regno = tcg_const_i32(rn); | ||
126 | - tcg_numregs = tcg_const_i32(len + 1); | ||
127 | - read_vec_element(s, tcg_idx, rm, 0, MO_64); | ||
128 | - gen_helper_simd_tbl(tcg_resl, cpu_env, tcg_resl, tcg_idx, | ||
129 | - tcg_regno, tcg_numregs); | ||
130 | - if (is_q) { | ||
131 | - read_vec_element(s, tcg_idx, rm, 1, MO_64); | ||
132 | - gen_helper_simd_tbl(tcg_resh, cpu_env, tcg_resh, tcg_idx, | ||
133 | - tcg_regno, tcg_numregs); | ||
134 | - } | ||
135 | - tcg_temp_free_i64(tcg_idx); | ||
136 | - tcg_temp_free_i32(tcg_regno); | ||
137 | - tcg_temp_free_i32(tcg_numregs); | ||
138 | - | ||
139 | - write_vec_element(s, tcg_resl, rd, 0, MO_64); | ||
140 | - tcg_temp_free_i64(tcg_resl); | ||
141 | - | ||
142 | - if (is_q) { | ||
143 | - write_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
144 | - tcg_temp_free_i64(tcg_resh); | ||
145 | - } | ||
146 | - clear_vec_high(s, is_q, rd); | ||
147 | + tcg_gen_gvec_2_ptr(vec_full_reg_offset(s, rd), | ||
148 | + vec_full_reg_offset(s, rm), cpu_env, | ||
149 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
150 | + (len << 6) | (is_tbx << 5) | rn, | ||
151 | + gen_helper_simd_tblx); | ||
152 | } | ||
153 | |||
154 | /* ZIP/UZP/TRN | ||
155 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/target/arm/vec_helper.c | ||
158 | +++ b/target/arm/vec_helper.c | ||
159 | @@ -XXX,XX +XXX,XX @@ DO_VRINT_RMODE(gvec_vrint_rm_h, helper_rinth, uint16_t) | ||
160 | DO_VRINT_RMODE(gvec_vrint_rm_s, helper_rints, uint32_t) | ||
161 | |||
162 | #undef DO_VRINT_RMODE | ||
163 | + | ||
164 | +#ifdef TARGET_AARCH64 | ||
165 | +void HELPER(simd_tblx)(void *vd, void *vm, void *venv, uint32_t desc) | ||
166 | +{ | ||
167 | + const uint8_t *indices = vm; | ||
168 | + CPUARMState *env = venv; | ||
169 | + size_t oprsz = simd_oprsz(desc); | ||
170 | + uint32_t rn = extract32(desc, SIMD_DATA_SHIFT, 5); | ||
171 | + bool is_tbx = extract32(desc, SIMD_DATA_SHIFT + 5, 1); | ||
172 | + uint32_t table_len = desc >> (SIMD_DATA_SHIFT + 6); | ||
173 | + union { | ||
174 | + uint8_t b[16]; | ||
175 | + uint64_t d[2]; | ||
176 | + } result; | ||
177 | + | ||
178 | + /* | 38 | + /* |
179 | + * We must construct the final result in a temp, lest the output | 39 | + * R_XCHFJ: Alignment check not caused by memory type is priority 1, |
180 | + * overlaps the input table. For TBL, begin with zero; for TBX, | 40 | + * higher than any translation fault. When MTE is disabled, tcg |
181 | + * begin with the original register contents. Note that we always | 41 | + * performs the alignment check during the code generated for the |
182 | + * copy 16 bytes here to avoid an extra branch; clearing the high | 42 | + * memory access. With MTE enabled, we must check this here before |
183 | + * bits of the register for oprsz == 8 is handled below. | 43 | + * raising any translation fault in allocation_tag_mem. |
184 | + */ | 44 | + */ |
185 | + if (is_tbx) { | 45 | + unsigned align = FIELD_EX32(desc, MTEDESC, ALIGN); |
186 | + memcpy(&result, vd, 16); | 46 | + if (unlikely(align)) { |
187 | + } else { | 47 | + align = (1u << align) - 1; |
188 | + memset(&result, 0, 16); | 48 | + if (unlikely(ptr & align)) { |
189 | + } | 49 | + int idx = FIELD_EX32(desc, MTEDESC, MIDX); |
190 | + | 50 | + bool w = FIELD_EX32(desc, MTEDESC, WRITE); |
191 | + for (size_t i = 0; i < oprsz; ++i) { | 51 | + MMUAccessType type = w ? MMU_DATA_STORE : MMU_DATA_LOAD; |
192 | + uint32_t index = indices[H1(i)]; | 52 | + arm_cpu_do_unaligned_access(env_cpu(env), ptr, type, idx, GETPC()); |
193 | + | ||
194 | + if (index < table_len) { | ||
195 | + /* | ||
196 | + * Convert index (a byte offset into the virtual table | ||
197 | + * which is a series of 128-bit vectors concatenated) | ||
198 | + * into the correct register element, bearing in mind | ||
199 | + * that the table can wrap around from V31 to V0. | ||
200 | + */ | ||
201 | + const uint8_t *table = (const uint8_t *) | ||
202 | + aa64_vfp_qreg(env, (rn + (index >> 4)) % 32); | ||
203 | + result.b[H1(i)] = table[H1(index % 16)]; | ||
204 | + } | 53 | + } |
205 | + } | 54 | + } |
206 | + | 55 | + |
207 | + memcpy(vd, &result, 16); | 56 | return mte_check(env, desc, ptr, GETPC()); |
208 | + clear_tail(vd, oprsz, simd_maxsz(desc)); | 57 | } |
209 | +} | 58 | |
210 | +#endif | 59 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/tcg/translate-a64.c | ||
62 | +++ b/target/arm/tcg/translate-a64.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
64 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
65 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
66 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
67 | + desc = FIELD_DP32(desc, MTEDESC, ALIGN, get_alignment_bits(memop)); | ||
68 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, memop_size(memop) - 1); | ||
69 | |||
70 | ret = tcg_temp_new_i64(); | ||
71 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
72 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
73 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
74 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
75 | + desc = FIELD_DP32(desc, MTEDESC, ALIGN, get_alignment_bits(single_mop)); | ||
76 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, total_size - 1); | ||
77 | |||
78 | ret = tcg_temp_new_i64(); | ||
211 | -- | 79 | -- |
212 | 2.20.1 | 80 | 2.34.1 |
213 | |||
214 | diff view generated by jsdifflib |
1 | From: Rebecca Cran <rebecca@nuviainc.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add support for FEAT_SSBS. SSBS (Speculative Store Bypass Safe) is an | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | optional feature in ARMv8.0, and mandatory in ARMv8.5. | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Message-id: 20230530191438.411344-16-richard.henderson@linaro.org | |
6 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210216224543.16142-2-rebecca@nuviainc.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | target/arm/cpu.h | 15 ++++++++++++++- | 8 | target/arm/cpu.h | 3 ++- |
12 | target/arm/internals.h | 6 ++++++ | 9 | target/arm/tcg/translate.h | 2 ++ |
13 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++++++++ | 10 | target/arm/tcg/hflags.c | 6 ++++++ |
14 | target/arm/translate-a64.c | 12 ++++++++++++ | 11 | target/arm/tcg/translate-a64.c | 1 + |
15 | 4 files changed, 69 insertions(+), 1 deletion(-) | 12 | 4 files changed, 11 insertions(+), 1 deletion(-) |
16 | 13 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 18 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); |
22 | #define SCTLR_TE (1U << 30) /* AArch32 only */ | 19 | #define SCTLR_D (1U << 5) /* up to v5; RAO in v6 */ |
23 | #define SCTLR_EnIB (1U << 30) /* v8.3, AArch64 only */ | 20 | #define SCTLR_CP15BEN (1U << 5) /* v7 onward */ |
24 | #define SCTLR_EnIA (1U << 31) /* v8.3, AArch64 only */ | 21 | #define SCTLR_L (1U << 6) /* up to v5; RAO in v6 and v7; RAZ in v8 */ |
25 | +#define SCTLR_DSSBS_32 (1U << 31) /* v8.5, AArch32 only */ | 22 | -#define SCTLR_nAA (1U << 6) /* when v8.4-LSE is implemented */ |
26 | #define SCTLR_BT0 (1ULL << 35) /* v8.5-BTI */ | 23 | +#define SCTLR_nAA (1U << 6) /* when FEAT_LSE2 is implemented */ |
27 | #define SCTLR_BT1 (1ULL << 36) /* v8.5-BTI */ | 24 | #define SCTLR_B (1U << 7) /* up to v6; RAZ in v7 */ |
28 | #define SCTLR_ITFSB (1ULL << 37) /* v8.5-MemTag */ | 25 | #define SCTLR_ITD (1U << 7) /* v8 onward */ |
29 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 26 | #define SCTLR_S (1U << 8) /* up to v6; RAZ in v7 */ |
30 | #define SCTLR_TCF (3ULL << 40) /* v8.5-MemTag */ | 27 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, SVL, 24, 4) |
31 | #define SCTLR_ATA0 (1ULL << 42) /* v8.5-MemTag */ | 28 | /* Indicates that SME Streaming mode is active, and SMCR_ELx.FA64 is not. */ |
32 | #define SCTLR_ATA (1ULL << 43) /* v8.5-MemTag */ | 29 | FIELD(TBFLAG_A64, SME_TRAP_NONSTREAMING, 28, 1) |
33 | -#define SCTLR_DSSBS (1ULL << 44) /* v8.5 */ | 30 | FIELD(TBFLAG_A64, FGT_ERET, 29, 1) |
34 | +#define SCTLR_DSSBS_64 (1ULL << 44) /* v8.5, AArch64 only */ | 31 | +FIELD(TBFLAG_A64, NAA, 30, 1) |
35 | 32 | ||
36 | #define CPTR_TCPAC (1U << 31) | ||
37 | #define CPTR_TTA (1U << 20) | ||
38 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | ||
39 | #define CPSR_IL (1U << 20) | ||
40 | #define CPSR_DIT (1U << 21) | ||
41 | #define CPSR_PAN (1U << 22) | ||
42 | +#define CPSR_SSBS (1U << 23) | ||
43 | #define CPSR_J (1U << 24) | ||
44 | #define CPSR_IT_0_1 (3U << 25) | ||
45 | #define CPSR_Q (1U << 27) | ||
46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | ||
47 | #define PSTATE_A (1U << 8) | ||
48 | #define PSTATE_D (1U << 9) | ||
49 | #define PSTATE_BTYPE (3U << 10) | ||
50 | +#define PSTATE_SSBS (1U << 12) | ||
51 | #define PSTATE_IL (1U << 20) | ||
52 | #define PSTATE_SS (1U << 21) | ||
53 | #define PSTATE_PAN (1U << 22) | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_dit(const ARMISARegisters *id) | ||
55 | return FIELD_EX32(id->id_pfr0, ID_PFR0, DIT) != 0; | ||
56 | } | ||
57 | |||
58 | +static inline bool isar_feature_aa32_ssbs(const ARMISARegisters *id) | ||
59 | +{ | ||
60 | + return FIELD_EX32(id->id_pfr2, ID_PFR2, SSBS) != 0; | ||
61 | +} | ||
62 | + | ||
63 | /* | 33 | /* |
64 | * 64-bit feature tests via id registers. | 34 | * Helpers for using the above. |
65 | */ | 35 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
66 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dit(const ARMISARegisters *id) | ||
67 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, DIT) != 0; | ||
68 | } | ||
69 | |||
70 | +static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) | ||
71 | +{ | ||
72 | + return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; | ||
73 | +} | ||
74 | + | ||
75 | /* | ||
76 | * Feature tests for "does this exist in either 32-bit or 64-bit?" | ||
77 | */ | ||
78 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
79 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
80 | --- a/target/arm/internals.h | 37 | --- a/target/arm/tcg/translate.h |
81 | +++ b/target/arm/internals.h | 38 | +++ b/target/arm/tcg/translate.h |
82 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch32_cpsr_valid_mask(uint64_t features, | 39 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
83 | if (isar_feature_aa32_dit(id)) { | 40 | bool fgt_eret; |
84 | valid |= CPSR_DIT; | 41 | /* True if fine-grained trap on SVC is enabled */ |
42 | bool fgt_svc; | ||
43 | + /* True if FEAT_LSE2 SCTLR_ELx.nAA is set */ | ||
44 | + bool naa; | ||
45 | /* | ||
46 | * >= 0, a copy of PSTATE.BTYPE, which will be 0 without v8.5-BTI. | ||
47 | * < 0, set by the current instruction. | ||
48 | diff --git a/target/arm/tcg/hflags.c b/target/arm/tcg/hflags.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/tcg/hflags.c | ||
51 | +++ b/target/arm/tcg/hflags.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | ||
53 | } | ||
85 | } | 54 | } |
86 | + if (isar_feature_aa32_ssbs(id)) { | 55 | |
87 | + valid |= CPSR_SSBS; | 56 | + if (cpu_isar_feature(aa64_lse2, env_archcpu(env))) { |
88 | + } | 57 | + if (sctlr & SCTLR_nAA) { |
89 | 58 | + DP_TBFLAG_A64(flags, NAA, 1); | |
90 | return valid; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch64_pstate_valid_mask(const ARMISARegisters *id) | ||
93 | if (isar_feature_aa64_dit(id)) { | ||
94 | valid |= PSTATE_DIT; | ||
95 | } | ||
96 | + if (isar_feature_aa64_ssbs(id)) { | ||
97 | + valid |= PSTATE_SSBS; | ||
98 | + } | ||
99 | if (isar_feature_aa64_mte(id)) { | ||
100 | valid |= PSTATE_TCO; | ||
101 | } | ||
102 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/arm/helper.c | ||
105 | +++ b/target/arm/helper.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dit_reginfo = { | ||
107 | .readfn = aa64_dit_read, .writefn = aa64_dit_write | ||
108 | }; | ||
109 | |||
110 | +static uint64_t aa64_ssbs_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
111 | +{ | ||
112 | + return env->pstate & PSTATE_SSBS; | ||
113 | +} | ||
114 | + | ||
115 | +static void aa64_ssbs_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
116 | + uint64_t value) | ||
117 | +{ | ||
118 | + env->pstate = (env->pstate & ~PSTATE_SSBS) | (value & PSTATE_SSBS); | ||
119 | +} | ||
120 | + | ||
121 | +static const ARMCPRegInfo ssbs_reginfo = { | ||
122 | + .name = "SSBS", .state = ARM_CP_STATE_AA64, | ||
123 | + .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 6, | ||
124 | + .type = ARM_CP_NO_RAW, .access = PL0_RW, | ||
125 | + .readfn = aa64_ssbs_read, .writefn = aa64_ssbs_write | ||
126 | +}; | ||
127 | + | ||
128 | static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, | ||
129 | const ARMCPRegInfo *ri, | ||
130 | bool isread) | ||
131 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
132 | if (cpu_isar_feature(aa64_dit, cpu)) { | ||
133 | define_one_arm_cp_reg(cpu, &dit_reginfo); | ||
134 | } | ||
135 | + if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
136 | + define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
137 | + } | ||
138 | |||
139 | if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { | ||
140 | define_arm_cp_regs(cpu, vhe_reginfo); | ||
141 | @@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode, | ||
142 | env->uncached_cpsr &= ~(CPSR_IL | CPSR_J); | ||
143 | env->daif |= mask; | ||
144 | |||
145 | + if (cpu_isar_feature(aa32_ssbs, env_archcpu(env))) { | ||
146 | + if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_32) { | ||
147 | + env->uncached_cpsr |= CPSR_SSBS; | ||
148 | + } else { | ||
149 | + env->uncached_cpsr &= ~CPSR_SSBS; | ||
150 | + } | 59 | + } |
151 | + } | 60 | + } |
152 | + | 61 | + |
153 | if (new_mode == ARM_CPU_MODE_HYP) { | 62 | /* Compute the condition for using AccType_UNPRIV for LDTR et al. */ |
154 | env->thumb = (env->cp15.sctlr_el[2] & SCTLR_TE) != 0; | 63 | if (!(env->pstate & PSTATE_UAO)) { |
155 | env->elr_el[2] = env->regs[15]; | 64 | switch (mmu_idx) { |
156 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | 65 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
157 | new_mode |= PSTATE_TCO; | ||
158 | } | ||
159 | |||
160 | + if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
161 | + if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_64) { | ||
162 | + new_mode |= PSTATE_SSBS; | ||
163 | + } else { | ||
164 | + new_mode &= ~PSTATE_SSBS; | ||
165 | + } | ||
166 | + } | ||
167 | + | ||
168 | pstate_write(env, PSTATE_DAIF | new_mode); | ||
169 | env->aarch64 = 1; | ||
170 | aarch64_restore_sp(env, new_el); | ||
171 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
172 | index XXXXXXX..XXXXXXX 100644 | 66 | index XXXXXXX..XXXXXXX 100644 |
173 | --- a/target/arm/translate-a64.c | 67 | --- a/target/arm/tcg/translate-a64.c |
174 | +++ b/target/arm/translate-a64.c | 68 | +++ b/target/arm/tcg/translate-a64.c |
175 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | 69 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
176 | tcg_temp_free_i32(t1); | 70 | dc->pstate_sm = EX_TBFLAG_A64(tb_flags, PSTATE_SM); |
177 | break; | 71 | dc->pstate_za = EX_TBFLAG_A64(tb_flags, PSTATE_ZA); |
178 | 72 | dc->sme_trap_nonstreaming = EX_TBFLAG_A64(tb_flags, SME_TRAP_NONSTREAMING); | |
179 | + case 0x19: /* SSBS */ | 73 | + dc->naa = EX_TBFLAG_A64(tb_flags, NAA); |
180 | + if (!dc_isar_feature(aa64_ssbs, s)) { | 74 | dc->vec_len = 0; |
181 | + goto do_unallocated; | 75 | dc->vec_stride = 0; |
182 | + } | 76 | dc->cp_regs = arm_cpu->cp_regs; |
183 | + if (crm & 1) { | ||
184 | + set_pstate_bits(PSTATE_SSBS); | ||
185 | + } else { | ||
186 | + clear_pstate_bits(PSTATE_SSBS); | ||
187 | + } | ||
188 | + /* Don't need to rebuild hflags since SSBS is a nop */ | ||
189 | + break; | ||
190 | + | ||
191 | case 0x1a: /* DIT */ | ||
192 | if (!dc_isar_feature(aa64_dit, s)) { | ||
193 | goto do_unallocated; | ||
194 | -- | 77 | -- |
195 | 2.20.1 | 78 | 2.34.1 |
196 | |||
197 | diff view generated by jsdifflib |
1 | The AN505 and AN511 happen to share the same OSCCLK values, but the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | AN524 will have a different set (and more of them), so split the | 2 | |
3 | settings out to be per-board. | 3 | FEAT_LSE2 only requires that atomic operations not cross a |
4 | 4 | 16-byte boundary. Ordered operations may be completely | |
5 | unaligned if SCTLR.nAA is set. | ||
6 | |||
7 | Because this alignment check is so special, do it by hand. | ||
8 | Make sure not to keep TCG temps live across the branch. | ||
9 | |||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230530191438.411344-17-richard.henderson@linaro.org | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-5-peter.maydell@linaro.org | ||
9 | --- | 14 | --- |
10 | hw/arm/mps2-tz.c | 23 ++++++++++++++++++----- | 15 | target/arm/tcg/helper-a64.h | 3 + |
11 | 1 file changed, 18 insertions(+), 5 deletions(-) | 16 | target/arm/tcg/helper-a64.c | 7 ++ |
12 | 17 | target/arm/tcg/translate-a64.c | 120 ++++++++++++++++++++++++++------- | |
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 18 | 3 files changed, 104 insertions(+), 26 deletions(-) |
19 | |||
20 | diff --git a/target/arm/tcg/helper-a64.h b/target/arm/tcg/helper-a64.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 22 | --- a/target/arm/tcg/helper-a64.h |
16 | +++ b/hw/arm/mps2-tz.c | 23 | +++ b/target/arm/tcg/helper-a64.h |
17 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(st2g_stub, TCG_CALL_NO_WG, void, env, i64) |
18 | MPS2TZFPGAType fpga_type; | 25 | DEF_HELPER_FLAGS_2(ldgm, TCG_CALL_NO_WG, i64, env, i64) |
19 | uint32_t scc_id; | 26 | DEF_HELPER_FLAGS_3(stgm, TCG_CALL_NO_WG, void, env, i64, i64) |
20 | uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | 27 | DEF_HELPER_FLAGS_3(stzgm_tags, TCG_CALL_NO_WG, void, env, i64, i64) |
21 | + uint32_t len_oscclk; | 28 | + |
22 | + const uint32_t *oscclk; | 29 | +DEF_HELPER_FLAGS_4(unaligned_access, TCG_CALL_NO_WG, |
23 | const char *armsse_type; | 30 | + noreturn, env, i64, i32, i32) |
24 | }; | 31 | diff --git a/target/arm/tcg/helper-a64.c b/target/arm/tcg/helper-a64.c |
25 | 32 | index XXXXXXX..XXXXXXX 100644 | |
26 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | 33 | --- a/target/arm/tcg/helper-a64.c |
27 | /* Slow 32Khz S32KCLK frequency in Hz */ | 34 | +++ b/target/arm/tcg/helper-a64.c |
28 | #define S32KCLK_FRQ (32 * 1000) | 35 | @@ -XXX,XX +XXX,XX @@ void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) |
29 | 36 | ||
30 | +static const uint32_t an505_oscclk[] = { | 37 | memset(mem, 0, blocklen); |
31 | + 40000000, | ||
32 | + 24580000, | ||
33 | + 25000000, | ||
34 | +}; | ||
35 | + | ||
36 | /* Create an alias of an entire original MemoryRegion @orig | ||
37 | * located at @base in the memory map. | ||
38 | */ | ||
39 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
40 | MPS2SCC *scc = opaque; | ||
41 | DeviceState *sccdev; | ||
42 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
43 | + uint32_t i; | ||
44 | |||
45 | object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC); | ||
46 | sccdev = DEVICE(scc); | ||
47 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
48 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
49 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
50 | - /* This will need to be per-FPGA image eventually */ | ||
51 | - qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
52 | - qdev_prop_set_uint32(sccdev, "oscclk[0]", 40000000); | ||
53 | - qdev_prop_set_uint32(sccdev, "oscclk[1]", 24580000); | ||
54 | - qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
55 | + qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk); | ||
56 | + for (i = 0; i < mmc->len_oscclk; i++) { | ||
57 | + g_autofree char *propname = g_strdup_printf("oscclk[%u]", i); | ||
58 | + qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]); | ||
59 | + } | ||
60 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
61 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
62 | } | 38 | } |
63 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 39 | + |
64 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 40 | +void HELPER(unaligned_access)(CPUARMState *env, uint64_t addr, |
65 | mmc->scc_id = 0x41045050; | 41 | + uint32_t access_type, uint32_t mmu_idx) |
66 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 42 | +{ |
67 | + mmc->oscclk = an505_oscclk; | 43 | + arm_cpu_do_unaligned_access(env_cpu(env), addr, access_type, |
68 | + mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 44 | + mmu_idx, GETPC()); |
69 | mmc->armsse_type = TYPE_IOTKIT; | 45 | +} |
46 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/tcg/translate-a64.c | ||
49 | +++ b/target/arm/tcg/translate-a64.c | ||
50 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
51 | return clean_data_tbi(s, addr); | ||
70 | } | 52 | } |
71 | 53 | ||
72 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 54 | +/* |
73 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 55 | + * Generate the special alignment check that applies to AccType_ATOMIC |
74 | mmc->scc_id = 0x41045210; | 56 | + * and AccType_ORDERED insns under FEAT_LSE2: the access need not be |
75 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 57 | + * naturally aligned, but it must not cross a 16-byte boundary. |
76 | + mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ | 58 | + * See AArch64.CheckAlignment(). |
77 | + mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 59 | + */ |
78 | mmc->armsse_type = TYPE_SSE200; | 60 | +static void check_lse2_align(DisasContext *s, int rn, int imm, |
79 | } | 61 | + bool is_write, MemOp mop) |
80 | 62 | +{ | |
63 | + TCGv_i32 tmp; | ||
64 | + TCGv_i64 addr; | ||
65 | + TCGLabel *over_label; | ||
66 | + MMUAccessType type; | ||
67 | + int mmu_idx; | ||
68 | + | ||
69 | + tmp = tcg_temp_new_i32(); | ||
70 | + tcg_gen_extrl_i64_i32(tmp, cpu_reg_sp(s, rn)); | ||
71 | + tcg_gen_addi_i32(tmp, tmp, imm & 15); | ||
72 | + tcg_gen_andi_i32(tmp, tmp, 15); | ||
73 | + tcg_gen_addi_i32(tmp, tmp, memop_size(mop)); | ||
74 | + | ||
75 | + over_label = gen_new_label(); | ||
76 | + tcg_gen_brcondi_i32(TCG_COND_LEU, tmp, 16, over_label); | ||
77 | + | ||
78 | + addr = tcg_temp_new_i64(); | ||
79 | + tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm); | ||
80 | + | ||
81 | + type = is_write ? MMU_DATA_STORE : MMU_DATA_LOAD, | ||
82 | + mmu_idx = get_mem_index(s); | ||
83 | + gen_helper_unaligned_access(cpu_env, addr, tcg_constant_i32(type), | ||
84 | + tcg_constant_i32(mmu_idx)); | ||
85 | + | ||
86 | + gen_set_label(over_label); | ||
87 | + | ||
88 | +} | ||
89 | + | ||
90 | +/* Handle the alignment check for AccType_ATOMIC instructions. */ | ||
91 | +static MemOp check_atomic_align(DisasContext *s, int rn, MemOp mop) | ||
92 | +{ | ||
93 | + MemOp size = mop & MO_SIZE; | ||
94 | + | ||
95 | + if (size == MO_8) { | ||
96 | + return mop; | ||
97 | + } | ||
98 | + | ||
99 | + /* | ||
100 | + * If size == MO_128, this is a LDXP, and the operation is single-copy | ||
101 | + * atomic for each doubleword, not the entire quadword; it still must | ||
102 | + * be quadword aligned. | ||
103 | + */ | ||
104 | + if (size == MO_128) { | ||
105 | + return finalize_memop_atom(s, MO_128 | MO_ALIGN, | ||
106 | + MO_ATOM_IFALIGN_PAIR); | ||
107 | + } | ||
108 | + if (dc_isar_feature(aa64_lse2, s)) { | ||
109 | + check_lse2_align(s, rn, 0, true, mop); | ||
110 | + } else { | ||
111 | + mop |= MO_ALIGN; | ||
112 | + } | ||
113 | + return finalize_memop(s, mop); | ||
114 | +} | ||
115 | + | ||
116 | +/* Handle the alignment check for AccType_ORDERED instructions. */ | ||
117 | +static MemOp check_ordered_align(DisasContext *s, int rn, int imm, | ||
118 | + bool is_write, MemOp mop) | ||
119 | +{ | ||
120 | + MemOp size = mop & MO_SIZE; | ||
121 | + | ||
122 | + if (size == MO_8) { | ||
123 | + return mop; | ||
124 | + } | ||
125 | + if (size == MO_128) { | ||
126 | + return finalize_memop_atom(s, MO_128 | MO_ALIGN, | ||
127 | + MO_ATOM_IFALIGN_PAIR); | ||
128 | + } | ||
129 | + if (!dc_isar_feature(aa64_lse2, s)) { | ||
130 | + mop |= MO_ALIGN; | ||
131 | + } else if (!s->naa) { | ||
132 | + check_lse2_align(s, rn, imm, is_write, mop); | ||
133 | + } | ||
134 | + return finalize_memop(s, mop); | ||
135 | +} | ||
136 | + | ||
137 | typedef struct DisasCompare64 { | ||
138 | TCGCond cond; | ||
139 | TCGv_i64 value; | ||
140 | @@ -XXX,XX +XXX,XX @@ static void gen_load_exclusive(DisasContext *s, int rt, int rt2, int rn, | ||
141 | { | ||
142 | int idx = get_mem_index(s); | ||
143 | TCGv_i64 dirty_addr, clean_addr; | ||
144 | - MemOp memop; | ||
145 | - | ||
146 | - /* | ||
147 | - * For pairs: | ||
148 | - * if size == 2, the operation is single-copy atomic for the doubleword. | ||
149 | - * if size == 3, the operation is single-copy atomic for *each* doubleword, | ||
150 | - * not the entire quadword, however it must be quadword aligned. | ||
151 | - */ | ||
152 | - memop = size + is_pair; | ||
153 | - if (memop == MO_128) { | ||
154 | - memop = finalize_memop_atom(s, MO_128 | MO_ALIGN, | ||
155 | - MO_ATOM_IFALIGN_PAIR); | ||
156 | - } else { | ||
157 | - memop = finalize_memop(s, memop | MO_ALIGN); | ||
158 | - } | ||
159 | + MemOp memop = check_atomic_align(s, rn, size + is_pair); | ||
160 | |||
161 | s->is_ldex = true; | ||
162 | dirty_addr = cpu_reg_sp(s, rn); | ||
163 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap(DisasContext *s, int rs, int rt, | ||
164 | if (rn == 31) { | ||
165 | gen_check_sp_alignment(s); | ||
166 | } | ||
167 | - memop = finalize_memop(s, size | MO_ALIGN); | ||
168 | + memop = check_atomic_align(s, rn, size); | ||
169 | clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, memop); | ||
170 | tcg_gen_atomic_cmpxchg_i64(tcg_rs, clean_addr, tcg_rs, tcg_rt, | ||
171 | memidx, memop); | ||
172 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
173 | } | ||
174 | |||
175 | /* This is a single atomic access, despite the "pair". */ | ||
176 | - memop = finalize_memop(s, (size + 1) | MO_ALIGN); | ||
177 | + memop = check_atomic_align(s, rn, size + 1); | ||
178 | clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, memop); | ||
179 | |||
180 | if (size == 2) { | ||
181 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
182 | gen_check_sp_alignment(s); | ||
183 | } | ||
184 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
185 | - /* TODO: ARMv8.4-LSE SCTLR.nAA */ | ||
186 | - memop = finalize_memop(s, size | MO_ALIGN); | ||
187 | + memop = check_ordered_align(s, rn, 0, true, size); | ||
188 | clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
189 | true, rn != 31, memop); | ||
190 | do_gpr_st(s, cpu_reg(s, rt), clean_addr, memop, true, rt, | ||
191 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
192 | if (rn == 31) { | ||
193 | gen_check_sp_alignment(s); | ||
194 | } | ||
195 | - /* TODO: ARMv8.4-LSE SCTLR.nAA */ | ||
196 | - memop = finalize_memop(s, size | MO_ALIGN); | ||
197 | + memop = check_ordered_align(s, rn, 0, false, size); | ||
198 | clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
199 | false, rn != 31, memop); | ||
200 | do_gpr_ld(s, cpu_reg(s, rt), clean_addr, memop, false, true, | ||
201 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
202 | bool a = extract32(insn, 23, 1); | ||
203 | TCGv_i64 tcg_rs, tcg_rt, clean_addr; | ||
204 | AtomicThreeOpFn *fn = NULL; | ||
205 | - MemOp mop = finalize_memop(s, size | MO_ALIGN); | ||
206 | + MemOp mop = size; | ||
207 | |||
208 | if (is_vector || !dc_isar_feature(aa64_atomics, s)) { | ||
209 | unallocated_encoding(s); | ||
210 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
211 | if (rn == 31) { | ||
212 | gen_check_sp_alignment(s); | ||
213 | } | ||
214 | + | ||
215 | + mop = check_atomic_align(s, rn, mop); | ||
216 | clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), false, rn != 31, mop); | ||
217 | |||
218 | if (o3_opc == 014) { | ||
219 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_ldapr_stlr(DisasContext *s, uint32_t insn) | ||
220 | bool is_store = false; | ||
221 | bool extend = false; | ||
222 | bool iss_sf; | ||
223 | - MemOp mop; | ||
224 | + MemOp mop = size; | ||
225 | |||
226 | if (!dc_isar_feature(aa64_rcpc_8_4, s)) { | ||
227 | unallocated_encoding(s); | ||
228 | return; | ||
229 | } | ||
230 | |||
231 | - /* TODO: ARMv8.4-LSE SCTLR.nAA */ | ||
232 | - mop = finalize_memop(s, size | MO_ALIGN); | ||
233 | - | ||
234 | switch (opc) { | ||
235 | case 0: /* STLURB */ | ||
236 | is_store = true; | ||
237 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_ldapr_stlr(DisasContext *s, uint32_t insn) | ||
238 | gen_check_sp_alignment(s); | ||
239 | } | ||
240 | |||
241 | + mop = check_ordered_align(s, rn, offset, is_store, mop); | ||
242 | + | ||
243 | dirty_addr = read_cpu_reg_sp(s, rn, 1); | ||
244 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
245 | clean_addr = clean_data_tbi(s, dirty_addr); | ||
81 | -- | 246 | -- |
82 | 2.20.1 | 247 | 2.34.1 |
83 | |||
84 | diff view generated by jsdifflib |
1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Let add 'max' cpu while work goes on adding newer CPU types than | 3 | Push the mte check behind the exclusive_addr check. |
4 | Cortex-A72. This allows us to check SVE etc support. | 4 | Document the several ways that we are still out of spec |
5 | with this implementation. | ||
5 | 6 | ||
6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Acked-by: Leif Lindholm <leif@nuviainc.com> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20230530191438.411344-18-richard.henderson@linaro.org |
9 | Message-id: 20210216150122.3830863-3-marcin.juszkiewicz@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/arm/sbsa-ref.c | 1 + | 12 | target/arm/tcg/translate-a64.c | 42 +++++++++++++++++++++++++++++----- |
13 | 1 file changed, 1 insertion(+) | 13 | 1 file changed, 36 insertions(+), 6 deletions(-) |
14 | 14 | ||
15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 15 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
16 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/sbsa-ref.c | 17 | --- a/target/arm/tcg/translate-a64.c |
18 | +++ b/hw/arm/sbsa-ref.c | 18 | +++ b/target/arm/tcg/translate-a64.c |
19 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | 19 | @@ -XXX,XX +XXX,XX @@ static void gen_store_exclusive(DisasContext *s, int rd, int rt, int rt2, |
20 | static const char * const valid_cpus[] = { | 20 | */ |
21 | ARM_CPU_TYPE_NAME("cortex-a57"), | 21 | TCGLabel *fail_label = gen_new_label(); |
22 | ARM_CPU_TYPE_NAME("cortex-a72"), | 22 | TCGLabel *done_label = gen_new_label(); |
23 | + ARM_CPU_TYPE_NAME("max"), | 23 | - TCGv_i64 tmp, dirty_addr, clean_addr; |
24 | }; | 24 | + TCGv_i64 tmp, clean_addr; |
25 | 25 | MemOp memop; | |
26 | static bool cpu_type_valid(const char *cpu) | 26 | |
27 | - memop = (size + is_pair) | MO_ALIGN; | ||
28 | - memop = finalize_memop(s, memop); | ||
29 | - | ||
30 | - dirty_addr = cpu_reg_sp(s, rn); | ||
31 | - clean_addr = gen_mte_check1(s, dirty_addr, true, rn != 31, memop); | ||
32 | + /* | ||
33 | + * FIXME: We are out of spec here. We have recorded only the address | ||
34 | + * from load_exclusive, not the entire range, and we assume that the | ||
35 | + * size of the access on both sides match. The architecture allows the | ||
36 | + * store to be smaller than the load, so long as the stored bytes are | ||
37 | + * within the range recorded by the load. | ||
38 | + */ | ||
39 | |||
40 | + /* See AArch64.ExclusiveMonitorsPass() and AArch64.IsExclusiveVA(). */ | ||
41 | + clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
42 | tcg_gen_brcond_i64(TCG_COND_NE, clean_addr, cpu_exclusive_addr, fail_label); | ||
43 | |||
44 | + /* | ||
45 | + * The write, and any associated faults, only happen if the virtual | ||
46 | + * and physical addresses pass the exclusive monitor check. These | ||
47 | + * faults are exceedingly unlikely, because normally the guest uses | ||
48 | + * the exact same address register for the load_exclusive, and we | ||
49 | + * would have recognized these faults there. | ||
50 | + * | ||
51 | + * It is possible to trigger an alignment fault pre-LSE2, e.g. with an | ||
52 | + * unaligned 4-byte write within the range of an aligned 8-byte load. | ||
53 | + * With LSE2, the store would need to cross a 16-byte boundary when the | ||
54 | + * load did not, which would mean the store is outside the range | ||
55 | + * recorded for the monitor, which would have failed a corrected monitor | ||
56 | + * check above. For now, we assume no size change and retain the | ||
57 | + * MO_ALIGN to let tcg know what we checked in the load_exclusive. | ||
58 | + * | ||
59 | + * It is possible to trigger an MTE fault, by performing the load with | ||
60 | + * a virtual address with a valid tag and performing the store with the | ||
61 | + * same virtual address and a different invalid tag. | ||
62 | + */ | ||
63 | + memop = size + is_pair; | ||
64 | + if (memop == MO_128 || !dc_isar_feature(aa64_lse2, s)) { | ||
65 | + memop |= MO_ALIGN; | ||
66 | + } | ||
67 | + memop = finalize_memop(s, memop); | ||
68 | + gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, memop); | ||
69 | + | ||
70 | tmp = tcg_temp_new_i64(); | ||
71 | if (is_pair) { | ||
72 | if (size == 2) { | ||
27 | -- | 73 | -- |
28 | 2.20.1 | 74 | 2.34.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | In the mps2-tz board code, we handle devices whose interrupt lines | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | must be wired to all CPUs by creating IRQ splitter devices for the | ||
3 | AN521, because it has 2 CPUs, but wiring the device IRQ directly to | ||
4 | the SSE/IoTKit input for the AN505, which has only 1 CPU. | ||
5 | 2 | ||
6 | We can avoid making an explicit check on the board type constant by | 3 | We have many other instances of stg in the testsuite; |
7 | instead creating and using the IRQ splitters for any board with more | 4 | change these to provide an instance of stz2g. |
8 | than 1 CPU. This avoids having to add extra cases to the | ||
9 | conditionals every time we add new boards. | ||
10 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230530191438.411344-19-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20210215115138.20465-9-peter.maydell@linaro.org | ||
15 | --- | 10 | --- |
16 | hw/arm/mps2-tz.c | 19 +++++++++---------- | 11 | tests/tcg/aarch64/mte-7.c | 3 +-- |
17 | 1 file changed, 9 insertions(+), 10 deletions(-) | 12 | 1 file changed, 1 insertion(+), 2 deletions(-) |
18 | 13 | ||
19 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 14 | diff --git a/tests/tcg/aarch64/mte-7.c b/tests/tcg/aarch64/mte-7.c |
20 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/mps2-tz.c | 16 | --- a/tests/tcg/aarch64/mte-7.c |
22 | +++ b/hw/arm/mps2-tz.c | 17 | +++ b/tests/tcg/aarch64/mte-7.c |
23 | @@ -XXX,XX +XXX,XX @@ static void make_ram_alias(MemoryRegion *mr, const char *name, | 18 | @@ -XXX,XX +XXX,XX @@ int main(int ac, char **av) |
24 | static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 19 | p = (void *)((unsigned long)p | (1ul << 56)); |
25 | { | 20 | |
26 | /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | 21 | /* Store tag in sequential granules. */ |
27 | - MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 22 | - asm("stg %0, [%0]" : : "r"(p + 0x0ff0)); |
28 | + MachineClass *mc = MACHINE_GET_CLASS(mms); | 23 | - asm("stg %0, [%0]" : : "r"(p + 0x1000)); |
29 | 24 | + asm("stz2g %0, [%0]" : : "r"(p + 0x0ff0)); | |
30 | assert(irqno < MPS2TZ_NUMIRQ); | ||
31 | |||
32 | - switch (mmc->fpga_type) { | ||
33 | - case FPGA_AN505: | ||
34 | - return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); | ||
35 | - case FPGA_AN521: | ||
36 | + if (mc->max_cpus > 1) { | ||
37 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | ||
38 | - default: | ||
39 | - g_assert_not_reached(); | ||
40 | + } else { | ||
41 | + return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); | ||
42 | } | ||
43 | } | ||
44 | |||
45 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
46 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
47 | 25 | ||
48 | /* | 26 | /* |
49 | - * The AN521 needs us to create splitters to feed the IRQ inputs | 27 | * Perform an unaligned store with tag 1 crossing the pages. |
50 | - * for each CPU in the SSE-200 from each device in the board. | ||
51 | + * If this board has more than one CPU, then we need to create splitters | ||
52 | + * to feed the IRQ inputs for each CPU in the SSE from each device in the | ||
53 | + * board. If there is only one CPU, we can just wire the device IRQ | ||
54 | + * directly to the SSE's IRQ input. | ||
55 | */ | ||
56 | - if (mmc->fpga_type == FPGA_AN521) { | ||
57 | + if (mc->max_cpus > 1) { | ||
58 | for (i = 0; i < MPS2TZ_NUMIRQ; i++) { | ||
59 | char *name = g_strdup_printf("mps2-irq-splitter%d", i); | ||
60 | SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; | ||
61 | -- | 28 | -- |
62 | 2.20.1 | 29 | 2.34.1 |
63 | |||
64 | diff view generated by jsdifflib |
1 | From: Rebecca Cran <rebecca@nuviainc.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Enable FEAT_SSBS for the "max" 32-bit CPU. | 3 | With -cpu max and FEAT_LSE2, the __aarch64__ section will only raise |
4 | an alignment exception when the load crosses a 16-byte boundary. | ||
4 | 5 | ||
5 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210216224543.16142-4-rebecca@nuviainc.com | 8 | Message-id: 20230530191438.411344-20-richard.henderson@linaro.org |
8 | [PMM: fix typo causing compilation failure] | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/cpu.c | 4 ++++ | 11 | tests/tcg/multiarch/sigbus.c | 13 +++++++++---- |
12 | 1 file changed, 4 insertions(+) | 12 | 1 file changed, 9 insertions(+), 4 deletions(-) |
13 | 13 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/tests/tcg/multiarch/sigbus.c b/tests/tcg/multiarch/sigbus.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 16 | --- a/tests/tcg/multiarch/sigbus.c |
17 | +++ b/target/arm/cpu.c | 17 | +++ b/tests/tcg/multiarch/sigbus.c |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ |
19 | t = cpu->isar.id_pfr0; | 19 | #include <endian.h> |
20 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); | 20 | |
21 | cpu->isar.id_pfr0 = t; | 21 | |
22 | + | 22 | -unsigned long long x = 0x8877665544332211ull; |
23 | + t = cpu->isar.id_pfr2; | 23 | -void * volatile p = (void *)&x + 1; |
24 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | 24 | +char x[32] __attribute__((aligned(16))) = { |
25 | + cpu->isar.id_pfr2 = t; | 25 | + 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07, 0x08, |
26 | + 0x09, 0x0a, 0x0b, 0x0c, 0x0d, 0x0e, 0x0f, 0x10, | ||
27 | + 0x11, 0x12, 0x13, 0x14, 0x15, 0x16, 0x17, 0x18, | ||
28 | + 0x19, 0x1a, 0x1b, 0x1c, 0x1d, 0x1e, 0x1f, 0x20, | ||
29 | +}; | ||
30 | +void * volatile p = (void *)&x + 15; | ||
31 | |||
32 | void sigbus(int sig, siginfo_t *info, void *uc) | ||
33 | { | ||
34 | @@ -XXX,XX +XXX,XX @@ int main() | ||
35 | * We might as well validate the unaligned load worked. | ||
36 | */ | ||
37 | if (BYTE_ORDER == LITTLE_ENDIAN) { | ||
38 | - assert(tmp == 0x55443322); | ||
39 | + assert(tmp == 0x13121110); | ||
40 | } else { | ||
41 | - assert(tmp == 0x77665544); | ||
42 | + assert(tmp == 0x10111213); | ||
26 | } | 43 | } |
27 | #endif | 44 | return EXIT_SUCCESS; |
28 | } | 45 | } |
29 | -- | 46 | -- |
30 | 2.20.1 | 47 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Cortex-A53 supports 40bits of address space. sbsa-ref's memory starts | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | above this limit. | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Message-id: 20230530191438.411344-21-richard.henderson@linaro.org | |
6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Acked-by: Leif Lindholm <leif@nuviainc.com> | ||
9 | Message-id: 20210216150122.3830863-2-marcin.juszkiewicz@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | hw/arm/sbsa-ref.c | 1 - | 8 | docs/system/arm/emulation.rst | 1 + |
13 | 1 file changed, 1 deletion(-) | 9 | target/arm/tcg/cpu64.c | 1 + |
10 | 2 files changed, 2 insertions(+) | ||
14 | 11 | ||
15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 12 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/sbsa-ref.c | 14 | --- a/docs/system/arm/emulation.rst |
18 | +++ b/hw/arm/sbsa-ref.c | 15 | +++ b/docs/system/arm/emulation.rst |
19 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | 16 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
20 | }; | 17 | - FEAT_LRCPC (Load-acquire RCpc instructions) |
21 | 18 | - FEAT_LRCPC2 (Load-acquire RCpc instructions v2) | |
22 | static const char * const valid_cpus[] = { | 19 | - FEAT_LSE (Large System Extensions) |
23 | - ARM_CPU_TYPE_NAME("cortex-a53"), | 20 | +- FEAT_LSE2 (Large System Extensions v2) |
24 | ARM_CPU_TYPE_NAME("cortex-a57"), | 21 | - FEAT_LVA (Large Virtual Address space) |
25 | ARM_CPU_TYPE_NAME("cortex-a72"), | 22 | - FEAT_MTE (Memory Tagging Extension) |
26 | }; | 23 | - FEAT_MTE2 (Memory Tagging Extension) |
24 | diff --git a/target/arm/tcg/cpu64.c b/target/arm/tcg/cpu64.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/tcg/cpu64.c | ||
27 | +++ b/target/arm/tcg/cpu64.c | ||
28 | @@ -XXX,XX +XXX,XX @@ void aarch64_max_tcg_initfn(Object *obj) | ||
29 | t = FIELD_DP64(t, ID_AA64MMFR2, IESB, 1); /* FEAT_IESB */ | ||
30 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ | ||
31 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* FEAT_TTST */ | ||
32 | + t = FIELD_DP64(t, ID_AA64MMFR2, AT, 1); /* FEAT_LSE2 */ | ||
33 | t = FIELD_DP64(t, ID_AA64MMFR2, IDS, 1); /* FEAT_IDST */ | ||
34 | t = FIELD_DP64(t, ID_AA64MMFR2, FWB, 1); /* FEAT_S2FWB */ | ||
35 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
27 | -- | 36 | -- |
28 | 2.20.1 | 37 | 2.34.1 |
29 | |||
30 | diff view generated by jsdifflib |
1 | From: Peter Collingbourne <pcc@google.com> | 1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Section D6.7 of the ARM ARM states: | 3 | DC CVAP and DC CVADP instructions can be executed in EL0 on Linux, |
4 | either directly when SCTLR_EL1.UCI == 1 or emulated by the kernel (see | ||
5 | user_cache_maint_handler() in arch/arm64/kernel/traps.c). | ||
4 | 6 | ||
5 | For the purpose of determining Tag Check Fault handling, unprivileged | 7 | This patch enables execution of the two instructions in user mode |
6 | load and store instructions are treated as if executed at EL0 when | 8 | emulation. |
7 | executed at either: | ||
8 | - EL1, when the Effective value of PSTATE.UAO is 0. | ||
9 | - EL2, when both the Effective value of HCR_EL2.{E2H, TGE} is {1, 1} | ||
10 | and the Effective value of PSTATE.UAO is 0. | ||
11 | 9 | ||
12 | ARM has confirmed a defect in the pseudocode function | 10 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> |
13 | AArch64.TagCheckFault that makes it inconsistent with the above | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | wording. The remedy is to adjust references to PSTATE.EL in that | ||
15 | function to instead refer to AArch64.AccessUsesEL(acctype), so | ||
16 | that unprivileged instructions use SCTLR_EL1.TCF0 and TFSRE0_EL1. | ||
17 | The exception type for synchronous tag check faults remains unchanged. | ||
18 | |||
19 | This patch implements the described change by partially reverting | ||
20 | commits 50244cc76abc and cc97b0019bb5. | ||
21 | |||
22 | Signed-off-by: Peter Collingbourne <pcc@google.com> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
24 | Message-id: 20210219201820.2672077-1-pcc@google.com | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 14 | --- |
28 | target/arm/helper.c | 2 +- | 15 | target/arm/helper.c | 6 ++---- |
29 | target/arm/mte_helper.c | 13 +++++++++---- | 16 | 1 file changed, 2 insertions(+), 4 deletions(-) |
30 | 2 files changed, 10 insertions(+), 5 deletions(-) | ||
31 | 17 | ||
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
33 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/helper.c | 20 | --- a/target/arm/helper.c |
35 | +++ b/target/arm/helper.c | 21 | +++ b/target/arm/helper.c |
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 22 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo rndr_reginfo[] = { |
37 | if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) | 23 | .access = PL0_R, .readfn = rndr_readfn }, |
38 | && tbid | 24 | }; |
39 | && !(env->pstate & PSTATE_TCO) | 25 | |
40 | - && (sctlr & SCTLR_TCF) | 26 | -#ifndef CONFIG_USER_ONLY |
41 | + && (sctlr & SCTLR_TCF0) | 27 | static void dccvap_writefn(CPUARMState *env, const ARMCPRegInfo *opaque, |
42 | && allocation_tag_access_enabled(env, 0, sctlr)) { | 28 | uint64_t value) |
43 | flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); | 29 | { |
30 | @@ -XXX,XX +XXX,XX @@ static void dccvap_writefn(CPUARMState *env, const ARMCPRegInfo *opaque, | ||
31 | /* This won't be crossing page boundaries */ | ||
32 | haddr = probe_read(env, vaddr, dline_size, mem_idx, GETPC()); | ||
33 | if (haddr) { | ||
34 | +#ifndef CONFIG_USER_ONLY | ||
35 | |||
36 | ram_addr_t offset; | ||
37 | MemoryRegion *mr; | ||
38 | @@ -XXX,XX +XXX,XX @@ static void dccvap_writefn(CPUARMState *env, const ARMCPRegInfo *opaque, | ||
39 | if (mr) { | ||
40 | memory_region_writeback(mr, offset, dline_size); | ||
44 | } | 41 | } |
45 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | 42 | +#endif /*CONFIG_USER_ONLY*/ |
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/mte_helper.c | ||
48 | +++ b/target/arm/mte_helper.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
50 | reg_el = regime_el(env, arm_mmu_idx); | ||
51 | sctlr = env->cp15.sctlr_el[reg_el]; | ||
52 | |||
53 | - el = arm_current_el(env); | ||
54 | - if (el == 0) { | ||
55 | + switch (arm_mmu_idx) { | ||
56 | + case ARMMMUIdx_E10_0: | ||
57 | + case ARMMMUIdx_E20_0: | ||
58 | + el = 0; | ||
59 | tcf = extract64(sctlr, 38, 2); | ||
60 | - } else { | ||
61 | + break; | ||
62 | + default: | ||
63 | + el = reg_el; | ||
64 | tcf = extract64(sctlr, 40, 2); | ||
65 | } | 43 | } |
66 | 44 | } | |
67 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | 45 | |
68 | env->exception.vaddress = dirty_ptr; | 46 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpodp_reg[] = { |
69 | 47 | .fgt = FGT_DCCVADP, | |
70 | is_write = FIELD_EX32(desc, MTEDESC, WRITE); | 48 | .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn }, |
71 | - syn = syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, is_write, 0x11); | 49 | }; |
72 | + syn = syn_data_abort_no_iss(arm_current_el(env) != 0, 0, 0, 0, 0, | 50 | -#endif /*CONFIG_USER_ONLY*/ |
73 | + is_write, 0x11); | 51 | |
74 | raise_exception(env, EXCP_DATA_ABORT, syn, exception_target_el(env)); | 52 | static CPAccessResult access_aa64_tid5(CPUARMState *env, const ARMCPRegInfo *ri, |
75 | /* noreturn, but fall through to the assert anyway */ | 53 | bool isread) |
76 | 54 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | |
55 | if (cpu_isar_feature(aa64_tlbios, cpu)) { | ||
56 | define_arm_cp_regs(cpu, tlbios_reginfo); | ||
57 | } | ||
58 | -#ifndef CONFIG_USER_ONLY | ||
59 | /* Data Cache clean instructions up to PoP */ | ||
60 | if (cpu_isar_feature(aa64_dcpop, cpu)) { | ||
61 | define_one_arm_cp_reg(cpu, dcpop_reg); | ||
62 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
63 | define_one_arm_cp_reg(cpu, dcpodp_reg); | ||
64 | } | ||
65 | } | ||
66 | -#endif /*CONFIG_USER_ONLY*/ | ||
67 | |||
68 | /* | ||
69 | * If full MTE is enabled, add all of the system registers. | ||
77 | -- | 70 | -- |
78 | 2.20.1 | 71 | 2.34.1 |
79 | |||
80 | diff view generated by jsdifflib |
1 | We only include the template header once, so just inline it into the | 1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> |
---|---|---|---|
2 | source file for the device. | ||
3 | 2 | ||
3 | Test execution of DC CVAP and DC CVADP instructions under user mode | ||
4 | emulation. | ||
5 | |||
6 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210215103215.4944-9-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | hw/display/omap_lcd_template.h | 154 --------------------------------- | 11 | tests/tcg/aarch64/dcpodp.c | 63 +++++++++++++++++++++++++++++++ |
10 | hw/display/omap_lcdc.c | 127 ++++++++++++++++++++++++++- | 12 | tests/tcg/aarch64/dcpop.c | 63 +++++++++++++++++++++++++++++++ |
11 | 2 files changed, 125 insertions(+), 156 deletions(-) | 13 | tests/tcg/aarch64/Makefile.target | 11 ++++++ |
12 | delete mode 100644 hw/display/omap_lcd_template.h | 14 | 3 files changed, 137 insertions(+) |
15 | create mode 100644 tests/tcg/aarch64/dcpodp.c | ||
16 | create mode 100644 tests/tcg/aarch64/dcpop.c | ||
13 | 17 | ||
14 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | 18 | diff --git a/tests/tcg/aarch64/dcpodp.c b/tests/tcg/aarch64/dcpodp.c |
15 | deleted file mode 100644 | 19 | new file mode 100644 |
16 | index XXXXXXX..XXXXXXX | 20 | index XXXXXXX..XXXXXXX |
17 | --- a/hw/display/omap_lcd_template.h | 21 | --- /dev/null |
18 | +++ /dev/null | 22 | +++ b/tests/tcg/aarch64/dcpodp.c |
19 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ |
20 | -/* | ||
21 | - * QEMU OMAP LCD Emulator templates | ||
22 | - * | ||
23 | - * Copyright (c) 2006 Andrzej Zaborowski <balrog@zabor.org> | ||
24 | - * | ||
25 | - * Redistribution and use in source and binary forms, with or without | ||
26 | - * modification, are permitted provided that the following conditions | ||
27 | - * are met: | ||
28 | - * | ||
29 | - * 1. Redistributions of source code must retain the above copyright | ||
30 | - * notice, this list of conditions and the following disclaimer. | ||
31 | - * 2. Redistributions in binary form must reproduce the above copyright | ||
32 | - * notice, this list of conditions and the following disclaimer in | ||
33 | - * the documentation and/or other materials provided with the | ||
34 | - * distribution. | ||
35 | - * | ||
36 | - * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' | ||
37 | - * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, | ||
38 | - * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A | ||
39 | - * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR | ||
40 | - * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, | ||
41 | - * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, | ||
42 | - * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR | ||
43 | - * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY | ||
44 | - * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | ||
45 | - * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | ||
46 | - * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
47 | - */ | ||
48 | - | ||
49 | -/* | ||
50 | - * 2-bit colour | ||
51 | - */ | ||
52 | -static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
53 | - int width, int deststep) | ||
54 | -{ | ||
55 | - uint16_t *pal = opaque; | ||
56 | - uint8_t v, r, g, b; | ||
57 | - | ||
58 | - do { | ||
59 | - v = ldub_p((void *) s); | ||
60 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
61 | - g = pal[v & 3] & 0xf0; | ||
62 | - b = (pal[v & 3] << 4) & 0xf0; | ||
63 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
64 | - d += 4; | ||
65 | - v >>= 2; | ||
66 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
67 | - g = pal[v & 3] & 0xf0; | ||
68 | - b = (pal[v & 3] << 4) & 0xf0; | ||
69 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
70 | - d += 4; | ||
71 | - v >>= 2; | ||
72 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
73 | - g = pal[v & 3] & 0xf0; | ||
74 | - b = (pal[v & 3] << 4) & 0xf0; | ||
75 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
76 | - d += 4; | ||
77 | - v >>= 2; | ||
78 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
79 | - g = pal[v & 3] & 0xf0; | ||
80 | - b = (pal[v & 3] << 4) & 0xf0; | ||
81 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
82 | - d += 4; | ||
83 | - s++; | ||
84 | - width -= 4; | ||
85 | - } while (width > 0); | ||
86 | -} | ||
87 | - | ||
88 | -/* | ||
89 | - * 4-bit colour | ||
90 | - */ | ||
91 | -static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
92 | - int width, int deststep) | ||
93 | -{ | ||
94 | - uint16_t *pal = opaque; | ||
95 | - uint8_t v, r, g, b; | ||
96 | - | ||
97 | - do { | ||
98 | - v = ldub_p((void *) s); | ||
99 | - r = (pal[v & 0xf] >> 4) & 0xf0; | ||
100 | - g = pal[v & 0xf] & 0xf0; | ||
101 | - b = (pal[v & 0xf] << 4) & 0xf0; | ||
102 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
103 | - d += 4; | ||
104 | - v >>= 4; | ||
105 | - r = (pal[v & 0xf] >> 4) & 0xf0; | ||
106 | - g = pal[v & 0xf] & 0xf0; | ||
107 | - b = (pal[v & 0xf] << 4) & 0xf0; | ||
108 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
109 | - d += 4; | ||
110 | - s++; | ||
111 | - width -= 2; | ||
112 | - } while (width > 0); | ||
113 | -} | ||
114 | - | ||
115 | -/* | ||
116 | - * 8-bit colour | ||
117 | - */ | ||
118 | -static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
119 | - int width, int deststep) | ||
120 | -{ | ||
121 | - uint16_t *pal = opaque; | ||
122 | - uint8_t v, r, g, b; | ||
123 | - | ||
124 | - do { | ||
125 | - v = ldub_p((void *) s); | ||
126 | - r = (pal[v] >> 4) & 0xf0; | ||
127 | - g = pal[v] & 0xf0; | ||
128 | - b = (pal[v] << 4) & 0xf0; | ||
129 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
130 | - s++; | ||
131 | - d += 4; | ||
132 | - } while (-- width != 0); | ||
133 | -} | ||
134 | - | ||
135 | -/* | ||
136 | - * 12-bit colour | ||
137 | - */ | ||
138 | -static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
139 | - int width, int deststep) | ||
140 | -{ | ||
141 | - uint16_t v; | ||
142 | - uint8_t r, g, b; | ||
143 | - | ||
144 | - do { | ||
145 | - v = lduw_le_p((void *) s); | ||
146 | - r = (v >> 4) & 0xf0; | ||
147 | - g = v & 0xf0; | ||
148 | - b = (v << 4) & 0xf0; | ||
149 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
150 | - s += 2; | ||
151 | - d += 4; | ||
152 | - } while (-- width != 0); | ||
153 | -} | ||
154 | - | ||
155 | -/* | ||
156 | - * 16-bit colour | ||
157 | - */ | ||
158 | -static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
159 | - int width, int deststep) | ||
160 | -{ | ||
161 | - uint16_t v; | ||
162 | - uint8_t r, g, b; | ||
163 | - | ||
164 | - do { | ||
165 | - v = lduw_le_p((void *) s); | ||
166 | - r = (v >> 8) & 0xf8; | ||
167 | - g = (v >> 3) & 0xfc; | ||
168 | - b = (v << 3) & 0xf8; | ||
169 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
170 | - s += 2; | ||
171 | - d += 4; | ||
172 | - } while (-- width != 0); | ||
173 | -} | ||
174 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/hw/display/omap_lcdc.c | ||
177 | +++ b/hw/display/omap_lcdc.c | ||
178 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) | ||
179 | |||
180 | #define draw_line_func drawfn | ||
181 | |||
182 | -#define DEPTH 32 | ||
183 | -#include "omap_lcd_template.h" | ||
184 | +/* | 24 | +/* |
185 | + * 2-bit colour | 25 | + * Test execution of DC CVADP instruction. |
26 | + * | ||
27 | + * Copyright (c) 2023 Zhuojia Shen <chaosdefinition@hotmail.com> | ||
28 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
186 | + */ | 29 | + */ |
187 | +static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | 30 | + |
188 | + int width, int deststep) | 31 | +#include <asm/hwcap.h> |
32 | +#include <sys/auxv.h> | ||
33 | + | ||
34 | +#include <signal.h> | ||
35 | +#include <stdbool.h> | ||
36 | +#include <stdio.h> | ||
37 | +#include <stdlib.h> | ||
38 | + | ||
39 | +#ifndef HWCAP2_DCPODP | ||
40 | +#define HWCAP2_DCPODP (1 << 0) | ||
41 | +#endif | ||
42 | + | ||
43 | +bool should_fail = false; | ||
44 | + | ||
45 | +static void signal_handler(int sig, siginfo_t *si, void *data) | ||
189 | +{ | 46 | +{ |
190 | + uint16_t *pal = opaque; | 47 | + ucontext_t *uc = (ucontext_t *)data; |
191 | + uint8_t v, r, g, b; | ||
192 | + | 48 | + |
193 | + do { | 49 | + if (should_fail) { |
194 | + v = ldub_p((void *) s); | 50 | + uc->uc_mcontext.pc += 4; |
195 | + r = (pal[v & 3] >> 4) & 0xf0; | 51 | + } else { |
196 | + g = pal[v & 3] & 0xf0; | 52 | + exit(EXIT_FAILURE); |
197 | + b = (pal[v & 3] << 4) & 0xf0; | 53 | + } |
198 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
199 | + d += 4; | ||
200 | + v >>= 2; | ||
201 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
202 | + g = pal[v & 3] & 0xf0; | ||
203 | + b = (pal[v & 3] << 4) & 0xf0; | ||
204 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
205 | + d += 4; | ||
206 | + v >>= 2; | ||
207 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
208 | + g = pal[v & 3] & 0xf0; | ||
209 | + b = (pal[v & 3] << 4) & 0xf0; | ||
210 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
211 | + d += 4; | ||
212 | + v >>= 2; | ||
213 | + r = (pal[v & 3] >> 4) & 0xf0; | ||
214 | + g = pal[v & 3] & 0xf0; | ||
215 | + b = (pal[v & 3] << 4) & 0xf0; | ||
216 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
217 | + d += 4; | ||
218 | + s++; | ||
219 | + width -= 4; | ||
220 | + } while (width > 0); | ||
221 | +} | 54 | +} |
222 | + | 55 | + |
223 | +/* | 56 | +static int do_dc_cvadp(void) |
224 | + * 4-bit colour | ||
225 | + */ | ||
226 | +static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
227 | + int width, int deststep) | ||
228 | +{ | 57 | +{ |
229 | + uint16_t *pal = opaque; | 58 | + struct sigaction sa = { |
230 | + uint8_t v, r, g, b; | 59 | + .sa_flags = SA_SIGINFO, |
60 | + .sa_sigaction = signal_handler, | ||
61 | + }; | ||
231 | + | 62 | + |
232 | + do { | 63 | + sigemptyset(&sa.sa_mask); |
233 | + v = ldub_p((void *) s); | 64 | + if (sigaction(SIGSEGV, &sa, NULL) < 0) { |
234 | + r = (pal[v & 0xf] >> 4) & 0xf0; | 65 | + perror("sigaction"); |
235 | + g = pal[v & 0xf] & 0xf0; | 66 | + return EXIT_FAILURE; |
236 | + b = (pal[v & 0xf] << 4) & 0xf0; | 67 | + } |
237 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 68 | + |
238 | + d += 4; | 69 | + asm volatile("dc cvadp, %0\n\t" :: "r"(&sa)); |
239 | + v >>= 4; | 70 | + |
240 | + r = (pal[v & 0xf] >> 4) & 0xf0; | 71 | + should_fail = true; |
241 | + g = pal[v & 0xf] & 0xf0; | 72 | + asm volatile("dc cvadp, %0\n\t" :: "r"(NULL)); |
242 | + b = (pal[v & 0xf] << 4) & 0xf0; | 73 | + should_fail = false; |
243 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 74 | + |
244 | + d += 4; | 75 | + return EXIT_SUCCESS; |
245 | + s++; | ||
246 | + width -= 2; | ||
247 | + } while (width > 0); | ||
248 | +} | 76 | +} |
249 | + | 77 | + |
78 | +int main(void) | ||
79 | +{ | ||
80 | + if (getauxval(AT_HWCAP2) & HWCAP2_DCPODP) { | ||
81 | + return do_dc_cvadp(); | ||
82 | + } else { | ||
83 | + printf("SKIP: no HWCAP2_DCPODP on this system\n"); | ||
84 | + return EXIT_SUCCESS; | ||
85 | + } | ||
86 | +} | ||
87 | diff --git a/tests/tcg/aarch64/dcpop.c b/tests/tcg/aarch64/dcpop.c | ||
88 | new file mode 100644 | ||
89 | index XXXXXXX..XXXXXXX | ||
90 | --- /dev/null | ||
91 | +++ b/tests/tcg/aarch64/dcpop.c | ||
92 | @@ -XXX,XX +XXX,XX @@ | ||
250 | +/* | 93 | +/* |
251 | + * 8-bit colour | 94 | + * Test execution of DC CVAP instruction. |
95 | + * | ||
96 | + * Copyright (c) 2023 Zhuojia Shen <chaosdefinition@hotmail.com> | ||
97 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
252 | + */ | 98 | + */ |
253 | +static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | 99 | + |
254 | + int width, int deststep) | 100 | +#include <asm/hwcap.h> |
101 | +#include <sys/auxv.h> | ||
102 | + | ||
103 | +#include <signal.h> | ||
104 | +#include <stdbool.h> | ||
105 | +#include <stdio.h> | ||
106 | +#include <stdlib.h> | ||
107 | + | ||
108 | +#ifndef HWCAP_DCPOP | ||
109 | +#define HWCAP_DCPOP (1 << 16) | ||
110 | +#endif | ||
111 | + | ||
112 | +bool should_fail = false; | ||
113 | + | ||
114 | +static void signal_handler(int sig, siginfo_t *si, void *data) | ||
255 | +{ | 115 | +{ |
256 | + uint16_t *pal = opaque; | 116 | + ucontext_t *uc = (ucontext_t *)data; |
257 | + uint8_t v, r, g, b; | ||
258 | + | 117 | + |
259 | + do { | 118 | + if (should_fail) { |
260 | + v = ldub_p((void *) s); | 119 | + uc->uc_mcontext.pc += 4; |
261 | + r = (pal[v] >> 4) & 0xf0; | 120 | + } else { |
262 | + g = pal[v] & 0xf0; | 121 | + exit(EXIT_FAILURE); |
263 | + b = (pal[v] << 4) & 0xf0; | 122 | + } |
264 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
265 | + s++; | ||
266 | + d += 4; | ||
267 | + } while (-- width != 0); | ||
268 | +} | 123 | +} |
269 | + | 124 | + |
270 | +/* | 125 | +static int do_dc_cvap(void) |
271 | + * 12-bit colour | ||
272 | + */ | ||
273 | +static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
274 | + int width, int deststep) | ||
275 | +{ | 126 | +{ |
276 | + uint16_t v; | 127 | + struct sigaction sa = { |
277 | + uint8_t r, g, b; | 128 | + .sa_flags = SA_SIGINFO, |
129 | + .sa_sigaction = signal_handler, | ||
130 | + }; | ||
278 | + | 131 | + |
279 | + do { | 132 | + sigemptyset(&sa.sa_mask); |
280 | + v = lduw_le_p((void *) s); | 133 | + if (sigaction(SIGSEGV, &sa, NULL) < 0) { |
281 | + r = (v >> 4) & 0xf0; | 134 | + perror("sigaction"); |
282 | + g = v & 0xf0; | 135 | + return EXIT_FAILURE; |
283 | + b = (v << 4) & 0xf0; | 136 | + } |
284 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 137 | + |
285 | + s += 2; | 138 | + asm volatile("dc cvap, %0\n\t" :: "r"(&sa)); |
286 | + d += 4; | 139 | + |
287 | + } while (-- width != 0); | 140 | + should_fail = true; |
141 | + asm volatile("dc cvap, %0\n\t" :: "r"(NULL)); | ||
142 | + should_fail = false; | ||
143 | + | ||
144 | + return EXIT_SUCCESS; | ||
288 | +} | 145 | +} |
289 | + | 146 | + |
290 | +/* | 147 | +int main(void) |
291 | + * 16-bit colour | ||
292 | + */ | ||
293 | +static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
294 | + int width, int deststep) | ||
295 | +{ | 148 | +{ |
296 | + uint16_t v; | 149 | + if (getauxval(AT_HWCAP) & HWCAP_DCPOP) { |
297 | + uint8_t r, g, b; | 150 | + return do_dc_cvap(); |
151 | + } else { | ||
152 | + printf("SKIP: no HWCAP_DCPOP on this system\n"); | ||
153 | + return EXIT_SUCCESS; | ||
154 | + } | ||
155 | +} | ||
156 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
157 | index XXXXXXX..XXXXXXX 100644 | ||
158 | --- a/tests/tcg/aarch64/Makefile.target | ||
159 | +++ b/tests/tcg/aarch64/Makefile.target | ||
160 | @@ -XXX,XX +XXX,XX @@ config-cc.mak: Makefile | ||
161 | $(quiet-@)( \ | ||
162 | $(call cc-option,-march=armv8.1-a+sve, CROSS_CC_HAS_SVE); \ | ||
163 | $(call cc-option,-march=armv8.1-a+sve2, CROSS_CC_HAS_SVE2); \ | ||
164 | + $(call cc-option,-march=armv8.2-a, CROSS_CC_HAS_ARMV8_2); \ | ||
165 | $(call cc-option,-march=armv8.3-a, CROSS_CC_HAS_ARMV8_3); \ | ||
166 | + $(call cc-option,-march=armv8.5-a, CROSS_CC_HAS_ARMV8_5); \ | ||
167 | $(call cc-option,-mbranch-protection=standard, CROSS_CC_HAS_ARMV8_BTI); \ | ||
168 | $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE); \ | ||
169 | $(call cc-option,-march=armv9-a+sme, CROSS_CC_HAS_ARMV9_SME)) 3> config-cc.mak | ||
170 | -include config-cc.mak | ||
171 | |||
172 | +ifneq ($(CROSS_CC_HAS_ARMV8_2),) | ||
173 | +AARCH64_TESTS += dcpop | ||
174 | +dcpop: CFLAGS += -march=armv8.2-a | ||
175 | +endif | ||
176 | +ifneq ($(CROSS_CC_HAS_ARMV8_5),) | ||
177 | +AARCH64_TESTS += dcpodp | ||
178 | +dcpodp: CFLAGS += -march=armv8.5-a | ||
179 | +endif | ||
298 | + | 180 | + |
299 | + do { | 181 | # Pauth Tests |
300 | + v = lduw_le_p((void *) s); | 182 | ifneq ($(CROSS_CC_HAS_ARMV8_3),) |
301 | + r = (v >> 8) & 0xf8; | 183 | AARCH64_TESTS += pauth-1 pauth-2 pauth-4 pauth-5 |
302 | + g = (v >> 3) & 0xfc; | ||
303 | + b = (v << 3) & 0xf8; | ||
304 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
305 | + s += 2; | ||
306 | + d += 4; | ||
307 | + } while (-- width != 0); | ||
308 | +} | ||
309 | |||
310 | static void omap_update_display(void *opaque) | ||
311 | { | ||
312 | -- | 184 | -- |
313 | 2.20.1 | 185 | 2.34.1 |
314 | |||
315 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> |
---|---|---|---|
2 | 2 | ||
3 | IDAU is specific to M-profile. KVM only supports A-profile. | 3 | Accessing EL0-accessible Debug Communication Channel (DCC) registers in |
4 | Restrict this interface to TCG, as it is pointless (and | 4 | user mode emulation is currently enabled. However, it does not match |
5 | confusing) on a KVM-only build. | 5 | Linux behavior as Linux sets MDSCR_EL1.TDCC on startup to disable EL0 |
6 | access to DCC (see __cpu_setup() in arch/arm64/mm/proc.S). | ||
6 | 7 | ||
8 | This patch fixes access_tdcc() to check MDSCR_EL1.TDCC for EL0 and sets | ||
9 | MDSCR_EL1.TDCC for user mode emulation to match Linux. | ||
10 | |||
11 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Message-id: DS7PR12MB630905198DD8E69F6817544CAC4EA@DS7PR12MB6309.namprd12.prod.outlook.com |
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210221222617.2579610-2-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 15 | --- |
13 | target/arm/cpu.c | 7 ------- | 16 | target/arm/cpu.c | 2 ++ |
14 | target/arm/cpu_tcg.c | 8 ++++++++ | 17 | target/arm/debug_helper.c | 5 +++++ |
15 | 2 files changed, 8 insertions(+), 7 deletions(-) | 18 | 2 files changed, 7 insertions(+) |
16 | 19 | ||
17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 20 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.c | 22 | --- a/target/arm/cpu.c |
20 | +++ b/target/arm/cpu.c | 23 | +++ b/target/arm/cpu.c |
21 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_cpu_type_info = { | 24 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) |
22 | .class_init = arm_cpu_class_init, | 25 | * This is not yet exposed from the Linux kernel in any way. |
23 | }; | 26 | */ |
24 | 27 | env->cp15.sctlr_el[1] |= SCTLR_TSCXT; | |
25 | -static const TypeInfo idau_interface_type_info = { | 28 | + /* Disable access to Debug Communication Channel (DCC). */ |
26 | - .name = TYPE_IDAU_INTERFACE, | 29 | + env->cp15.mdscr_el1 |= 1 << 12; |
27 | - .parent = TYPE_INTERFACE, | 30 | #else |
28 | - .class_size = sizeof(IDAUInterfaceClass), | 31 | /* Reset into the highest available EL */ |
29 | -}; | 32 | if (arm_feature(env, ARM_FEATURE_EL3)) { |
30 | - | 33 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
31 | static void arm_cpu_register_types(void) | 34 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/debug_helper.c | ||
36 | +++ b/target/arm/debug_helper.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tda(CPUARMState *env, const ARMCPRegInfo *ri, | ||
38 | * is implemented then these are controlled by MDCR_EL2.TDCC for | ||
39 | * EL2 and MDCR_EL3.TDCC for EL3. They are also controlled by | ||
40 | * the general debug access trap bits MDCR_EL2.TDA and MDCR_EL3.TDA. | ||
41 | + * For EL0, they are also controlled by MDSCR_EL1.TDCC. | ||
42 | */ | ||
43 | static CPAccessResult access_tdcc(CPUARMState *env, const ARMCPRegInfo *ri, | ||
44 | bool isread) | ||
32 | { | 45 | { |
33 | const size_t cpu_count = ARRAY_SIZE(arm_cpus); | 46 | int el = arm_current_el(env); |
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_register_types(void) | 47 | uint64_t mdcr_el2 = arm_mdcr_el2_eff(env); |
35 | if (cpu_count) { | 48 | + bool mdscr_el1_tdcc = extract32(env->cp15.mdscr_el1, 12, 1); |
36 | size_t i; | 49 | bool mdcr_el2_tda = (mdcr_el2 & MDCR_TDA) || (mdcr_el2 & MDCR_TDE) || |
37 | 50 | (arm_hcr_el2_eff(env) & HCR_TGE); | |
38 | - type_register_static(&idau_interface_type_info); | 51 | bool mdcr_el2_tdcc = cpu_isar_feature(aa64_fgt, env_archcpu(env)) && |
39 | for (i = 0; i < cpu_count; ++i) { | 52 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tdcc(CPUARMState *env, const ARMCPRegInfo *ri, |
40 | arm_cpu_register(&arm_cpus[i]); | 53 | bool mdcr_el3_tdcc = cpu_isar_feature(aa64_fgt, env_archcpu(env)) && |
41 | } | 54 | (env->cp15.mdcr_el3 & MDCR_TDCC); |
42 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 55 | |
43 | index XXXXXXX..XXXXXXX 100644 | 56 | + if (el < 1 && mdscr_el1_tdcc) { |
44 | --- a/target/arm/cpu_tcg.c | 57 | + return CP_ACCESS_TRAP; |
45 | +++ b/target/arm/cpu_tcg.c | 58 | + } |
46 | @@ -XXX,XX +XXX,XX @@ | 59 | if (el < 2 && (mdcr_el2_tda || mdcr_el2_tdcc)) { |
47 | #include "hw/core/tcg-cpu-ops.h" | 60 | return CP_ACCESS_TRAP_EL2; |
48 | #endif /* CONFIG_TCG */ | ||
49 | #include "internals.h" | ||
50 | +#include "target/arm/idau.h" | ||
51 | |||
52 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
53 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
54 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | ||
55 | { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, | ||
56 | }; | ||
57 | |||
58 | +static const TypeInfo idau_interface_type_info = { | ||
59 | + .name = TYPE_IDAU_INTERFACE, | ||
60 | + .parent = TYPE_INTERFACE, | ||
61 | + .class_size = sizeof(IDAUInterfaceClass), | ||
62 | +}; | ||
63 | + | ||
64 | static void arm_tcg_cpu_register_types(void) | ||
65 | { | ||
66 | size_t i; | ||
67 | |||
68 | + type_register_static(&idau_interface_type_info); | ||
69 | for (i = 0; i < ARRAY_SIZE(arm_tcg_cpus); ++i) { | ||
70 | arm_cpu_register(&arm_tcg_cpus[i]); | ||
71 | } | 61 | } |
72 | -- | 62 | -- |
73 | 2.20.1 | 63 | 2.34.1 |
74 | |||
75 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Now the template header is included only for BITS==32, expand | ||
2 | out all the macros that depended on the BITS setting. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210215103215.4944-4-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/display/tc6393xb_template.h | 35 ++++------------------------------ | ||
9 | 1 file changed, 4 insertions(+), 31 deletions(-) | ||
10 | |||
11 | diff --git a/hw/display/tc6393xb_template.h b/hw/display/tc6393xb_template.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/display/tc6393xb_template.h | ||
14 | +++ b/hw/display/tc6393xb_template.h | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
17 | */ | ||
18 | |||
19 | -#if BITS == 8 | ||
20 | -# define SET_PIXEL(addr, color) (*(uint8_t *)addr = color) | ||
21 | -#elif BITS == 15 || BITS == 16 | ||
22 | -# define SET_PIXEL(addr, color) (*(uint16_t *)addr = color) | ||
23 | -#elif BITS == 24 | ||
24 | -# define SET_PIXEL(addr, color) \ | ||
25 | - do { \ | ||
26 | - addr[0] = color; \ | ||
27 | - addr[1] = (color) >> 8; \ | ||
28 | - addr[2] = (color) >> 16; \ | ||
29 | - } while (0) | ||
30 | -#elif BITS == 32 | ||
31 | -# define SET_PIXEL(addr, color) (*(uint32_t *)addr = color) | ||
32 | -#else | ||
33 | -# error unknown bit depth | ||
34 | -#endif | ||
35 | - | ||
36 | - | ||
37 | -static void glue(tc6393xb_draw_graphic, BITS)(TC6393xbState *s) | ||
38 | +static void tc6393xb_draw_graphic32(TC6393xbState *s) | ||
39 | { | ||
40 | DisplaySurface *surface = qemu_console_surface(s->con); | ||
41 | int i; | ||
42 | @@ -XXX,XX +XXX,XX @@ static void glue(tc6393xb_draw_graphic, BITS)(TC6393xbState *s) | ||
43 | data_buffer = s->vram_ptr; | ||
44 | data_display = surface_data(surface); | ||
45 | for(i = 0; i < s->scr_height; i++) { | ||
46 | -#if (BITS == 16) | ||
47 | - memcpy(data_display, data_buffer, s->scr_width * 2); | ||
48 | - data_buffer += s->scr_width; | ||
49 | - data_display += surface_stride(surface); | ||
50 | -#else | ||
51 | int j; | ||
52 | - for (j = 0; j < s->scr_width; j++, data_display += BITS / 8, data_buffer++) { | ||
53 | + for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | ||
54 | uint16_t color = *data_buffer; | ||
55 | - uint32_t dest_color = glue(rgb_to_pixel, BITS)( | ||
56 | + uint32_t dest_color = rgb_to_pixel32( | ||
57 | ((color & 0xf800) * 0x108) >> 11, | ||
58 | ((color & 0x7e0) * 0x41) >> 9, | ||
59 | ((color & 0x1f) * 0x21) >> 2 | ||
60 | ); | ||
61 | - SET_PIXEL(data_display, dest_color); | ||
62 | + *(uint32_t *)data_display = dest_color; | ||
63 | } | ||
64 | -#endif | ||
65 | } | ||
66 | } | ||
67 | - | ||
68 | -#undef BITS | ||
69 | -#undef SET_PIXEL | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The omap_lcdc template header is already only included once, for | ||
2 | DEPTH==32, but it still has all the macro-driven parameterization | ||
3 | for other depths. Expand out all the macros in the header. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210215103215.4944-6-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/display/omap_lcd_template.h | 67 ++++++++++++++-------------------- | ||
11 | 1 file changed, 28 insertions(+), 39 deletions(-) | ||
12 | |||
13 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/display/omap_lcd_template.h | ||
16 | +++ b/hw/display/omap_lcd_template.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
19 | */ | ||
20 | |||
21 | -#if DEPTH == 32 | ||
22 | -# define BPP 4 | ||
23 | -# define PIXEL_TYPE uint32_t | ||
24 | -#else | ||
25 | -# error unsupport depth | ||
26 | -#endif | ||
27 | - | ||
28 | /* | ||
29 | * 2-bit colour | ||
30 | */ | ||
31 | -static void glue(draw_line2_, DEPTH)(void *opaque, | ||
32 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
33 | +static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
34 | + int width, int deststep) | ||
35 | { | ||
36 | uint16_t *pal = opaque; | ||
37 | uint8_t v, r, g, b; | ||
38 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line2_, DEPTH)(void *opaque, | ||
39 | r = (pal[v & 3] >> 4) & 0xf0; | ||
40 | g = pal[v & 3] & 0xf0; | ||
41 | b = (pal[v & 3] << 4) & 0xf0; | ||
42 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
43 | - d += BPP; | ||
44 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
45 | + d += 4; | ||
46 | v >>= 2; | ||
47 | r = (pal[v & 3] >> 4) & 0xf0; | ||
48 | g = pal[v & 3] & 0xf0; | ||
49 | b = (pal[v & 3] << 4) & 0xf0; | ||
50 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
51 | - d += BPP; | ||
52 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
53 | + d += 4; | ||
54 | v >>= 2; | ||
55 | r = (pal[v & 3] >> 4) & 0xf0; | ||
56 | g = pal[v & 3] & 0xf0; | ||
57 | b = (pal[v & 3] << 4) & 0xf0; | ||
58 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
59 | - d += BPP; | ||
60 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
61 | + d += 4; | ||
62 | v >>= 2; | ||
63 | r = (pal[v & 3] >> 4) & 0xf0; | ||
64 | g = pal[v & 3] & 0xf0; | ||
65 | b = (pal[v & 3] << 4) & 0xf0; | ||
66 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
67 | - d += BPP; | ||
68 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
69 | + d += 4; | ||
70 | s ++; | ||
71 | width -= 4; | ||
72 | } while (width > 0); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line2_, DEPTH)(void *opaque, | ||
74 | /* | ||
75 | * 4-bit colour | ||
76 | */ | ||
77 | -static void glue(draw_line4_, DEPTH)(void *opaque, | ||
78 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
79 | +static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
80 | + int width, int deststep) | ||
81 | { | ||
82 | uint16_t *pal = opaque; | ||
83 | uint8_t v, r, g, b; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line4_, DEPTH)(void *opaque, | ||
85 | r = (pal[v & 0xf] >> 4) & 0xf0; | ||
86 | g = pal[v & 0xf] & 0xf0; | ||
87 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
88 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
89 | - d += BPP; | ||
90 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
91 | + d += 4; | ||
92 | v >>= 4; | ||
93 | r = (pal[v & 0xf] >> 4) & 0xf0; | ||
94 | g = pal[v & 0xf] & 0xf0; | ||
95 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
96 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
97 | - d += BPP; | ||
98 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
99 | + d += 4; | ||
100 | s ++; | ||
101 | width -= 2; | ||
102 | } while (width > 0); | ||
103 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line4_, DEPTH)(void *opaque, | ||
104 | /* | ||
105 | * 8-bit colour | ||
106 | */ | ||
107 | -static void glue(draw_line8_, DEPTH)(void *opaque, | ||
108 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
109 | +static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
110 | + int width, int deststep) | ||
111 | { | ||
112 | uint16_t *pal = opaque; | ||
113 | uint8_t v, r, g, b; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line8_, DEPTH)(void *opaque, | ||
115 | r = (pal[v] >> 4) & 0xf0; | ||
116 | g = pal[v] & 0xf0; | ||
117 | b = (pal[v] << 4) & 0xf0; | ||
118 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
119 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
120 | s ++; | ||
121 | - d += BPP; | ||
122 | + d += 4; | ||
123 | } while (-- width != 0); | ||
124 | } | ||
125 | |||
126 | /* | ||
127 | * 12-bit colour | ||
128 | */ | ||
129 | -static void glue(draw_line12_, DEPTH)(void *opaque, | ||
130 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
131 | +static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
132 | + int width, int deststep) | ||
133 | { | ||
134 | uint16_t v; | ||
135 | uint8_t r, g, b; | ||
136 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line12_, DEPTH)(void *opaque, | ||
137 | r = (v >> 4) & 0xf0; | ||
138 | g = v & 0xf0; | ||
139 | b = (v << 4) & 0xf0; | ||
140 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
141 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
142 | s += 2; | ||
143 | - d += BPP; | ||
144 | + d += 4; | ||
145 | } while (-- width != 0); | ||
146 | } | ||
147 | |||
148 | /* | ||
149 | * 16-bit colour | ||
150 | */ | ||
151 | -static void glue(draw_line16_, DEPTH)(void *opaque, | ||
152 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
153 | +static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
154 | + int width, int deststep) | ||
155 | { | ||
156 | #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
157 | memcpy(d, s, width * 2); | ||
158 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line16_, DEPTH)(void *opaque, | ||
159 | r = (v >> 8) & 0xf8; | ||
160 | g = (v >> 3) & 0xfc; | ||
161 | b = (v << 3) & 0xf8; | ||
162 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
163 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
164 | s += 2; | ||
165 | - d += BPP; | ||
166 | + d += 4; | ||
167 | } while (-- width != 0); | ||
168 | #endif | ||
169 | } | ||
170 | - | ||
171 | -#undef DEPTH | ||
172 | -#undef BPP | ||
173 | -#undef PIXEL_TYPE | ||
174 | -- | ||
175 | 2.20.1 | ||
176 | |||
177 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The draw_line16_32() function in the omap_lcdc template header | ||
2 | includes an ifdef for the case where HOST_WORDS_BIGENDIAN matches | ||
3 | TARGET_WORDS_BIGENDIAN. This is trying to optimise for "source | ||
4 | bitmap and destination bitmap format match", but it is broken, | ||
5 | because in this function the formats don't match: the source is | ||
6 | 16-bit colour and the destination is 32-bit colour, so a memcpy() | ||
7 | will produce corrupted graphics output. Drop the bogus ifdef. | ||
8 | 1 | ||
9 | This bug was introduced in commit ea644cf343129, when we dropped | ||
10 | support for DEPTH values other than 32 from the template header. | ||
11 | The old #if line was | ||
12 | #if DEPTH == 16 && defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
13 | and this was mistakenly changed to | ||
14 | #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
15 | rather than deleting the #if as now having an always-false condition. | ||
16 | |||
17 | Fixes: ea644cf343129 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20210215103215.4944-7-peter.maydell@linaro.org | ||
22 | --- | ||
23 | hw/display/omap_lcd_template.h | 4 ---- | ||
24 | 1 file changed, 4 deletions(-) | ||
25 | |||
26 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/display/omap_lcd_template.h | ||
29 | +++ b/hw/display/omap_lcd_template.h | ||
30 | @@ -XXX,XX +XXX,XX @@ static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
31 | static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
32 | int width, int deststep) | ||
33 | { | ||
34 | -#if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
35 | - memcpy(d, s, width * 2); | ||
36 | -#else | ||
37 | uint16_t v; | ||
38 | uint8_t r, g, b; | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
41 | s += 2; | ||
42 | d += 4; | ||
43 | } while (-- width != 0); | ||
44 | -#endif | ||
45 | } | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Fix some minor coding style issues in the template header, | ||
2 | so checkpatch doesn't complain when we move the code. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210215103215.4944-8-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/display/omap_lcd_template.h | 6 +++--- | ||
10 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
11 | |||
12 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/display/omap_lcd_template.h | ||
15 | +++ b/hw/display/omap_lcd_template.h | ||
16 | @@ -XXX,XX +XXX,XX @@ static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
17 | b = (pal[v & 3] << 4) & 0xf0; | ||
18 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
19 | d += 4; | ||
20 | - s ++; | ||
21 | + s++; | ||
22 | width -= 4; | ||
23 | } while (width > 0); | ||
24 | } | ||
25 | @@ -XXX,XX +XXX,XX @@ static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
26 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
27 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
28 | d += 4; | ||
29 | - s ++; | ||
30 | + s++; | ||
31 | width -= 2; | ||
32 | } while (width > 0); | ||
33 | } | ||
34 | @@ -XXX,XX +XXX,XX @@ static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
35 | g = pal[v] & 0xf0; | ||
36 | b = (pal[v] << 4) & 0xf0; | ||
37 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
38 | - s ++; | ||
39 | + s++; | ||
40 | d += 4; | ||
41 | } while (-- width != 0); | ||
42 | } | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The macro draw_line_func is used only once; just expand it. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Message-id: 20210215103215.4944-10-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/display/omap_lcdc.c | 4 +--- | ||
9 | 1 file changed, 1 insertion(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/display/omap_lcdc.c | ||
14 | +++ b/hw/display/omap_lcdc.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) | ||
16 | qemu_irq_lower(s->irq); | ||
17 | } | ||
18 | |||
19 | -#define draw_line_func drawfn | ||
20 | - | ||
21 | /* | ||
22 | * 2-bit colour | ||
23 | */ | ||
24 | @@ -XXX,XX +XXX,XX @@ static void omap_update_display(void *opaque) | ||
25 | { | ||
26 | struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
27 | DisplaySurface *surface; | ||
28 | - draw_line_func draw_line; | ||
29 | + drawfn draw_line; | ||
30 | int size, height, first, last; | ||
31 | int width, linesize, step, bpp, frame_offset; | ||
32 | hwaddr frame_base; | ||
33 | -- | ||
34 | 2.20.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For a long time now the UI layer has guaranteed that the console | ||
2 | surface is always 32 bits per pixel, RGB. The TCX code already | ||
3 | assumes 32bpp, but it still has some checks of is_surface_bgr() | ||
4 | in an attempt to support 32bpp BGR. is_surface_bgr() will always | ||
5 | return false for the qemu_console_surface(), unless the display | ||
6 | device itself has deliberately created an alternate-format | ||
7 | surface via a function like qemu_create_displaysurface_from(). | ||
8 | 1 | ||
9 | Drop the never-used BGR-handling code, and assert that we have | ||
10 | a 32-bit surface rather than just doing nothing if it isn't. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20210215102149.20513-1-peter.maydell@linaro.org | ||
16 | --- | ||
17 | hw/display/tcx.c | 31 ++++++++----------------------- | ||
18 | 1 file changed, 8 insertions(+), 23 deletions(-) | ||
19 | |||
20 | diff --git a/hw/display/tcx.c b/hw/display/tcx.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/display/tcx.c | ||
23 | +++ b/hw/display/tcx.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap, | ||
25 | |||
26 | static void update_palette_entries(TCXState *s, int start, int end) | ||
27 | { | ||
28 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
29 | int i; | ||
30 | |||
31 | for (i = start; i < end; i++) { | ||
32 | - if (is_surface_bgr(surface)) { | ||
33 | - s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); | ||
34 | - } else { | ||
35 | - s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | ||
36 | - } | ||
37 | + s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | ||
38 | } | ||
39 | tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, | ||
42 | } | ||
43 | |||
44 | /* | ||
45 | - XXX Could be much more optimal: | ||
46 | - * detect if line/page/whole screen is in 24 bit mode | ||
47 | - * if destination is also BGR, use memcpy | ||
48 | - */ | ||
49 | + * XXX Could be much more optimal: | ||
50 | + * detect if line/page/whole screen is in 24 bit mode | ||
51 | + */ | ||
52 | static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, | ||
53 | const uint8_t *s, int width, | ||
54 | const uint32_t *cplane, | ||
55 | const uint32_t *s24) | ||
56 | { | ||
57 | - DisplaySurface *surface = qemu_console_surface(s1->con); | ||
58 | - int x, bgr, r, g, b; | ||
59 | + int x, r, g, b; | ||
60 | uint8_t val, *p8; | ||
61 | uint32_t *p = (uint32_t *)d; | ||
62 | uint32_t dval; | ||
63 | - bgr = is_surface_bgr(surface); | ||
64 | for(x = 0; x < width; x++, s++, s24++) { | ||
65 | if (be32_to_cpu(*cplane) & 0x03000000) { | ||
66 | /* 24-bit direct, BGR order */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, | ||
68 | b = *p8++; | ||
69 | g = *p8++; | ||
70 | r = *p8; | ||
71 | - if (bgr) | ||
72 | - dval = rgb_to_pixel32bgr(r, g, b); | ||
73 | - else | ||
74 | - dval = rgb_to_pixel32(r, g, b); | ||
75 | + dval = rgb_to_pixel32(r, g, b); | ||
76 | } else { | ||
77 | /* 8-bit pseudocolor */ | ||
78 | val = *s; | ||
79 | @@ -XXX,XX +XXX,XX @@ static void tcx_update_display(void *opaque) | ||
80 | int y, y_start, dd, ds; | ||
81 | uint8_t *d, *s; | ||
82 | |||
83 | - if (surface_bits_per_pixel(surface) != 32) { | ||
84 | - return; | ||
85 | - } | ||
86 | + assert(surface_bits_per_pixel(surface) == 32); | ||
87 | |||
88 | page = 0; | ||
89 | y_start = -1; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void tcx24_update_display(void *opaque) | ||
91 | uint8_t *d, *s; | ||
92 | uint32_t *cptr, *s24; | ||
93 | |||
94 | - if (surface_bits_per_pixel(surface) != 32) { | ||
95 | - return; | ||
96 | - } | ||
97 | + assert(surface_bits_per_pixel(surface) == 32); | ||
98 | |||
99 | page = 0; | ||
100 | y_start = -1; | ||
101 | -- | ||
102 | 2.20.1 | ||
103 | |||
104 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | We were previously using the default OSCCLK settings, which are | ||
2 | correct for the older MPS2 boards (mps2-an385, mps2-an386, | ||
3 | mps2-an500, mps2-an511), but wrong for the mps2-an505 and mps2-511 | ||
4 | implemented in mps2-tz.c. Now we're setting the values explicitly we | ||
5 | can fix them to be correct. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210215115138.20465-4-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/arm/mps2-tz.c | 4 ++-- | ||
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/mps2-tz.c | ||
18 | +++ b/hw/arm/mps2-tz.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
20 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
21 | /* This will need to be per-FPGA image eventually */ | ||
22 | qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
23 | - qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
24 | - qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
25 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 40000000); | ||
26 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24580000); | ||
27 | qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
28 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
29 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
30 | -- | ||
31 | 2.20.1 | ||
32 | |||
33 | diff view generated by jsdifflib |