1 | target-arm queue: I have a lot more still in my to-review | 1 | I might squeeze in another pullreq before softfreeze, but the |
---|---|---|---|
2 | queue, but my rule of thumb is when I get to 50 patches or | 2 | queue was already big enough that I wanted to send this lot out now. |
3 | so to send out what I have. | ||
4 | 3 | ||
5 | thanks | ||
6 | -- PMM | 4 | -- PMM |
7 | 5 | ||
8 | The following changes since commit 9a7beaad3dbba982f7a461d676b55a5c3851d312: | 6 | The following changes since commit 4abf70a661a5df3886ac9d7c19c3617fa92b922a: |
9 | 7 | ||
10 | Merge remote-tracking branch 'remotes/alistair/tags/pull-riscv-to-apply-20210304' into staging (2021-03-05 10:47:46 +0000) | 8 | Merge remote-tracking branch 'remotes/maxreitz/tags/pull-block-2020-06-24' into staging (2020-07-03 15:34:45 +0100) |
11 | 9 | ||
12 | are available in the Git repository at: | 10 | are available in the Git repository at: |
13 | 11 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210305 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200703 |
15 | 13 | ||
16 | for you to fetch changes up to 2c669ff88ec6733420a000103a2b8b9e93df4945: | 14 | for you to fetch changes up to 0f10bf84a9d489259a5b11c6aa1b05c1175b76ea: |
17 | 15 | ||
18 | hw/arm/mps2: Update old infocenter.arm.com URLs (2021-03-05 15:17:38 +0000) | 16 | Deprecate TileGX port (2020-07-03 16:59:46 +0100) |
19 | 17 | ||
20 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
21 | * sbsa-ref: remove cortex-a53 from list of supported cpus | 19 | target-arm queue: |
22 | * sbsa-ref: add 'max' to list of allowed cpus | 20 | * i.MX6UL EVK board: put PHYs in the correct places |
23 | * target/arm: Add support for FEAT_SSBS, Speculative Store Bypass Safe | 21 | * hw/arm/virt: Let the virtio-iommu bypass MSIs |
24 | * npcm7xx: add EMC model | 22 | * target/arm: kvm: Handle DABT with no valid ISS |
25 | * xlnx-zynqmp: Remove obsolete 'has_rpu' property | 23 | * hw/arm/virt-acpi-build: Only expose flash on older machine types |
26 | * target/arm: Speed up aarch64 TBL/TBX | 24 | * target/arm: Fix temp double-free in sve ldr/str |
27 | * virtio-mmio: improve virtio-mmio get_dev_path alog | 25 | * hw/display/bcm2835_fb.c: Initialize all fields of struct |
28 | * target/arm: Use TCF0 and TFSRE0 for unprivileged tag checks | 26 | * hw/arm/spitz: Code cleanup to fix Coverity-detected memory leak |
29 | * target/arm: Restrict v8M IDAU to TCG | 27 | * Deprecate TileGX port |
30 | * target/arm/cpu: Update coding style to make checkpatch.pl happy | ||
31 | * musicpal, tc6393xb, omap_lcdc, tcx: drop dead code for non-32-bit-RGB surfaces | ||
32 | * Add new board: mps3-an524 | ||
33 | 28 | ||
34 | ---------------------------------------------------------------- | 29 | ---------------------------------------------------------------- |
35 | Doug Evans (3): | 30 | Andrew Jones (4): |
36 | hw/net: Add npcm7xx emc model | 31 | tests/acpi: remove stale allowed tables |
37 | hw/arm: Add npcm7xx emc model | 32 | tests/acpi: virt: allow DSDT acpi table changes |
38 | tests/qtests: Add npcm7xx emc model test | 33 | hw/arm/virt-acpi-build: Only expose flash on older machine types |
34 | tests/acpi: virt: update golden masters for DSDT | ||
39 | 35 | ||
40 | Marcin Juszkiewicz (2): | 36 | Beata Michalska (2): |
41 | sbsa-ref: remove cortex-a53 from list of supported cpus | 37 | target/arm: kvm: Handle DABT with no valid ISS |
42 | sbsa-ref: add 'max' to list of allowed cpus | 38 | target/arm: kvm: Handle misconfigured dabt injection |
43 | 39 | ||
44 | Peter Collingbourne (1): | 40 | Eric Auger (5): |
45 | target/arm: Use TCF0 and TFSRE0 for unprivileged tag checks | 41 | qdev: Introduce DEFINE_PROP_RESERVED_REGION |
42 | virtio-iommu: Implement RESV_MEM probe request | ||
43 | virtio-iommu: Handle reserved regions in the translation process | ||
44 | virtio-iommu-pci: Add array of Interval properties | ||
45 | hw/arm/virt: Let the virtio-iommu bypass MSIs | ||
46 | 46 | ||
47 | Peter Maydell (34): | 47 | Jean-Christophe Dubois (3): |
48 | hw/arm/musicpal: Remove dead code for non-32-bit-RGB surfaces | 48 | Add a phy-num property to the i.MX FEC emulator |
49 | hw/display/tc6393xb: Remove dead code for handling non-32bpp surfaces | 49 | Add the ability to select a different PHY for each i.MX6UL FEC interface |
50 | hw/display/tc6393xb: Expand out macros in template header | 50 | Select MDIO device 2 and 1 as PHY devices for i.MX6UL EVK board. |
51 | hw/display/tc6393xb: Inline tc6393xb_draw_graphic32() at its callsite | ||
52 | hw/display/omap_lcdc: Expand out macros in template header | ||
53 | hw/display/omap_lcdc: Drop broken bigendian ifdef | ||
54 | hw/display/omap_lcdc: Fix coding style issues in template header | ||
55 | hw/display/omap_lcdc: Inline template header into C file | ||
56 | hw/display/omap_lcdc: Delete unnecessary macro | ||
57 | hw/display/tcx: Drop unnecessary code for handling BGR format outputs | ||
58 | hw/arm/mps2-tz: Make SYSCLK frequency board-specific | ||
59 | hw/misc/mps2-scc: Support configurable number of OSCCLK values | ||
60 | hw/arm/mps2-tz: Correct the OSCCLK settings for mps2-an505 and mps2-an511 | ||
61 | hw/arm/mps2-tz: Make the OSCCLK settings be configurable per-board | ||
62 | hw/misc/mps2-fpgaio: Make number of LEDs configurable by board | ||
63 | hw/misc/mps2-fpgaio: Support SWITCH register | ||
64 | hw/arm/mps2-tz: Make FPGAIO switch and LED config per-board | ||
65 | hw/arm/mps2-tz: Condition IRQ splitting on number of CPUs, not board type | ||
66 | hw/arm/mps2-tz: Make number of IRQs board-specific | ||
67 | hw/misc/mps2-scc: Implement CFG_REG5 and CFG_REG6 for MPS3 AN524 | ||
68 | hw/arm/mps2-tz: Correct wrong interrupt numbers for DMA and SPI | ||
69 | hw/arm/mps2-tz: Allow PPCPortInfo structures to specify device interrupts | ||
70 | hw/arm/mps2-tz: Move device IRQ info to data structures | ||
71 | hw/arm/mps2-tz: Size the uart-irq-orgate based on the number of UARTs | ||
72 | hw/arm/mps2-tz: Allow boards to have different PPCInfo data | ||
73 | hw/arm/mps2-tz: Make RAM arrangement board-specific | ||
74 | hw/arm/mps2-tz: Set MachineClass default_ram info from RAMInfo data | ||
75 | hw/arm/mps2-tz: Support ROMs as well as RAMs | ||
76 | hw/arm/mps2-tz: Get armv7m_load_kernel() size argument from RAMInfo | ||
77 | hw/arm/mps2-tz: Add new mps3-an524 board | ||
78 | hw/arm/mps2-tz: Stub out USB controller for mps3-an524 | ||
79 | hw/arm/mps2-tz: Provide PL031 RTC on mps3-an524 | ||
80 | docs/system/arm/mps2.rst: Document the new mps3-an524 board | ||
81 | hw/arm/mps2: Update old infocenter.arm.com URLs | ||
82 | 51 | ||
83 | Philippe Mathieu-Daudé (4): | 52 | Peter Maydell (19): |
84 | hw/arm/xlnx-zynqmp: Remove obsolete 'has_rpu' property | 53 | hw/display/bcm2835_fb.c: Initialize all fields of struct |
85 | hw/i2c/npcm7xx_smbus: Simplify npcm7xx_smbus_init() | 54 | hw/arm/spitz: Detabify |
86 | target/arm: Restrict v8M IDAU to TCG | 55 | hw/arm/spitz: Create SpitzMachineClass abstract base class |
87 | target/arm/cpu: Update coding style to make checkpatch.pl happy | 56 | hw/arm/spitz: Keep pointers to MPU and SSI devices in SpitzMachineState |
88 | 57 | hw/arm/spitz: Keep pointers to scp0, scp1 in SpitzMachineState | |
89 | Rebecca Cran (3): | 58 | hw/arm/spitz: Implement inbound GPIO lines for bit5 and power signals |
90 | target/arm: Add support for FEAT_SSBS, Speculative Store Bypass Safe | 59 | hw/misc/max111x: provide QOM properties for setting initial values |
91 | target/arm: Enable FEAT_SSBS for "max" AARCH64 CPU | 60 | hw/misc/max111x: Don't use vmstate_register() |
92 | target/arm: Set ID_PFR2.SSBS to 1 for "max" 32-bit CPU | 61 | ssi: Add ssi_realize_and_unref() |
62 | hw/arm/spitz: Use max111x properties to set initial values | ||
63 | hw/misc/max111x: Use GPIO lines rather than max111x_set_input() | ||
64 | hw/misc/max111x: Create header file for documentation, TYPE_ macros | ||
65 | hw/arm/spitz: Encapsulate misc GPIO handling in a device | ||
66 | hw/gpio/zaurus.c: Use LOG_GUEST_ERROR for bad guest register accesses | ||
67 | hw/arm/spitz: Use LOG_GUEST_ERROR for bad guest register accesses | ||
68 | hw/arm/pxa2xx_pic: Use LOG_GUEST_ERROR for bad guest register accesses | ||
69 | hw/arm/spitz: Provide usual QOM macros for corgi-ssp and spitz-lcdtg | ||
70 | Replace uses of FROM_SSI_SLAVE() macro with QOM casts | ||
71 | Deprecate TileGX port | ||
93 | 72 | ||
94 | Richard Henderson (1): | 73 | Richard Henderson (1): |
95 | target/arm: Speed up aarch64 TBL/TBX | 74 | target/arm: Fix temp double-free in sve ldr/str |
96 | 75 | ||
97 | schspa (1): | 76 | docs/system/deprecated.rst | 11 + |
98 | virtio-mmio: improve virtio-mmio get_dev_path alog | 77 | include/exec/memory.h | 6 + |
78 | include/hw/arm/fsl-imx6ul.h | 2 + | ||
79 | include/hw/arm/pxa.h | 1 - | ||
80 | include/hw/arm/sharpsl.h | 3 - | ||
81 | include/hw/arm/virt.h | 8 + | ||
82 | include/hw/misc/max111x.h | 56 +++ | ||
83 | include/hw/net/imx_fec.h | 1 + | ||
84 | include/hw/qdev-properties.h | 3 + | ||
85 | include/hw/ssi/ssi.h | 31 +- | ||
86 | include/hw/virtio/virtio-iommu.h | 2 + | ||
87 | include/qemu/typedefs.h | 1 + | ||
88 | target/arm/cpu.h | 2 + | ||
89 | target/arm/kvm_arm.h | 10 + | ||
90 | target/arm/translate-a64.h | 1 + | ||
91 | tests/qtest/bios-tables-test-allowed-diff.h | 18 - | ||
92 | hw/arm/fsl-imx6ul.c | 10 + | ||
93 | hw/arm/mcimx6ul-evk.c | 2 + | ||
94 | hw/arm/pxa2xx_pic.c | 9 +- | ||
95 | hw/arm/spitz.c | 507 ++++++++++++++++------------ | ||
96 | hw/arm/virt-acpi-build.c | 5 +- | ||
97 | hw/arm/virt.c | 33 ++ | ||
98 | hw/arm/z2.c | 11 +- | ||
99 | hw/core/qdev-properties.c | 89 +++++ | ||
100 | hw/display/ads7846.c | 9 +- | ||
101 | hw/display/bcm2835_fb.c | 4 + | ||
102 | hw/display/ssd0323.c | 10 +- | ||
103 | hw/gpio/zaurus.c | 12 +- | ||
104 | hw/misc/max111x.c | 86 +++-- | ||
105 | hw/net/imx_fec.c | 24 +- | ||
106 | hw/sd/ssi-sd.c | 4 +- | ||
107 | hw/ssi/ssi.c | 7 +- | ||
108 | hw/virtio/virtio-iommu-pci.c | 11 + | ||
109 | hw/virtio/virtio-iommu.c | 114 ++++++- | ||
110 | target/arm/kvm.c | 80 +++++ | ||
111 | target/arm/kvm32.c | 34 ++ | ||
112 | target/arm/kvm64.c | 49 +++ | ||
113 | target/arm/translate-a64.c | 6 + | ||
114 | target/arm/translate-sve.c | 8 +- | ||
115 | MAINTAINERS | 1 + | ||
116 | hw/net/trace-events | 4 +- | ||
117 | hw/virtio/trace-events | 1 + | ||
118 | tests/data/acpi/virt/DSDT | Bin 5307 -> 5205 bytes | ||
119 | tests/data/acpi/virt/DSDT.memhp | Bin 6668 -> 6566 bytes | ||
120 | tests/data/acpi/virt/DSDT.numamem | Bin 5307 -> 5205 bytes | ||
121 | 45 files changed, 974 insertions(+), 312 deletions(-) | ||
122 | create mode 100644 include/hw/misc/max111x.h | ||
99 | 123 | ||
100 | docs/system/arm/mps2.rst | 24 +- | ||
101 | docs/system/arm/nuvoton.rst | 3 +- | ||
102 | hw/display/omap_lcd_template.h | 169 -------- | ||
103 | hw/display/tc6393xb_template.h | 72 ---- | ||
104 | include/hw/arm/armsse.h | 4 +- | ||
105 | include/hw/arm/npcm7xx.h | 2 + | ||
106 | include/hw/arm/xlnx-zynqmp.h | 2 - | ||
107 | include/hw/misc/armsse-cpuid.h | 2 +- | ||
108 | include/hw/misc/armsse-mhu.h | 2 +- | ||
109 | include/hw/misc/iotkit-secctl.h | 2 +- | ||
110 | include/hw/misc/iotkit-sysctl.h | 2 +- | ||
111 | include/hw/misc/iotkit-sysinfo.h | 2 +- | ||
112 | include/hw/misc/mps2-fpgaio.h | 8 +- | ||
113 | include/hw/misc/mps2-scc.h | 10 +- | ||
114 | include/hw/net/npcm7xx_emc.h | 286 +++++++++++++ | ||
115 | include/ui/console.h | 10 - | ||
116 | target/arm/cpu.h | 15 +- | ||
117 | target/arm/helper-a64.h | 2 +- | ||
118 | target/arm/internals.h | 6 + | ||
119 | hw/arm/mps2-tz.c | 632 +++++++++++++++++++++++----- | ||
120 | hw/arm/mps2.c | 5 + | ||
121 | hw/arm/musicpal.c | 64 ++- | ||
122 | hw/arm/npcm7xx.c | 50 ++- | ||
123 | hw/arm/sbsa-ref.c | 2 +- | ||
124 | hw/arm/xlnx-zynqmp.c | 6 - | ||
125 | hw/display/omap_lcdc.c | 129 +++++- | ||
126 | hw/display/tc6393xb.c | 48 +-- | ||
127 | hw/display/tcx.c | 31 +- | ||
128 | hw/i2c/npcm7xx_smbus.c | 1 - | ||
129 | hw/misc/armsse-cpuid.c | 2 +- | ||
130 | hw/misc/armsse-mhu.c | 2 +- | ||
131 | hw/misc/iotkit-sysctl.c | 2 +- | ||
132 | hw/misc/iotkit-sysinfo.c | 2 +- | ||
133 | hw/misc/mps2-fpgaio.c | 43 +- | ||
134 | hw/misc/mps2-scc.c | 93 ++++- | ||
135 | hw/net/npcm7xx_emc.c | 857 ++++++++++++++++++++++++++++++++++++++ | ||
136 | hw/virtio/virtio-mmio.c | 13 +- | ||
137 | target/arm/cpu.c | 23 +- | ||
138 | target/arm/cpu64.c | 5 + | ||
139 | target/arm/cpu_tcg.c | 8 + | ||
140 | target/arm/helper-a64.c | 32 -- | ||
141 | target/arm/helper.c | 39 +- | ||
142 | target/arm/mte_helper.c | 13 +- | ||
143 | target/arm/translate-a64.c | 70 +--- | ||
144 | target/arm/vec_helper.c | 48 +++ | ||
145 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++++++++++++++ | ||
146 | hw/net/meson.build | 1 + | ||
147 | hw/net/trace-events | 17 + | ||
148 | tests/qtest/meson.build | 3 +- | ||
149 | 49 files changed, 3098 insertions(+), 628 deletions(-) | ||
150 | delete mode 100644 hw/display/omap_lcd_template.h | ||
151 | delete mode 100644 hw/display/tc6393xb_template.h | ||
152 | create mode 100644 include/hw/net/npcm7xx_emc.h | ||
153 | create mode 100644 hw/net/npcm7xx_emc.c | ||
154 | create mode 100644 tests/qtest/npcm7xx_emc-test.c | ||
155 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
2 | 1 | ||
3 | Cortex-A53 supports 40bits of address space. sbsa-ref's memory starts | ||
4 | above this limit. | ||
5 | |||
6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Acked-by: Leif Lindholm <leif@nuviainc.com> | ||
9 | Message-id: 20210216150122.3830863-2-marcin.juszkiewicz@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/sbsa-ref.c | 1 - | ||
13 | 1 file changed, 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/sbsa-ref.c | ||
18 | +++ b/hw/arm/sbsa-ref.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | ||
20 | }; | ||
21 | |||
22 | static const char * const valid_cpus[] = { | ||
23 | - ARM_CPU_TYPE_NAME("cortex-a53"), | ||
24 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
25 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
26 | }; | ||
27 | -- | ||
28 | 2.20.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
2 | 1 | ||
3 | Let add 'max' cpu while work goes on adding newer CPU types than | ||
4 | Cortex-A72. This allows us to check SVE etc support. | ||
5 | |||
6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
7 | Acked-by: Leif Lindholm <leif@nuviainc.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20210216150122.3830863-3-marcin.juszkiewicz@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/sbsa-ref.c | 1 + | ||
13 | 1 file changed, 1 insertion(+) | ||
14 | |||
15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/sbsa-ref.c | ||
18 | +++ b/hw/arm/sbsa-ref.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | ||
20 | static const char * const valid_cpus[] = { | ||
21 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
22 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
23 | + ARM_CPU_TYPE_NAME("max"), | ||
24 | }; | ||
25 | |||
26 | static bool cpu_type_valid(const char *cpu) | ||
27 | -- | ||
28 | 2.20.1 | ||
29 | |||
30 | diff view generated by jsdifflib |
1 | MPS3 boards have an extra SWITCH register in the FPGAIO block which | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | reports the value of some switches. Implement this, governed by a | ||
3 | property the board code can use to specify whether whether it exists. | ||
4 | 2 | ||
3 | We need a solution to use an Ethernet PHY that is not the first device | ||
4 | on the MDIO bus (device 0 on MDIO bus). | ||
5 | |||
6 | As an example with the i.MX6UL the NXP SOC has 2 Ethernet devices but | ||
7 | only one MDIO bus on which the 2 related PHY are connected but at unique | ||
8 | addresses. | ||
9 | |||
10 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
11 | Message-id: a1a5c0e139d1c763194b8020573dcb6025daeefa.1593296112.git.jcd@tribudubois.net | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-7-peter.maydell@linaro.org | ||
9 | --- | 14 | --- |
10 | include/hw/misc/mps2-fpgaio.h | 1 + | 15 | include/hw/net/imx_fec.h | 1 + |
11 | hw/misc/mps2-fpgaio.c | 10 ++++++++++ | 16 | hw/net/imx_fec.c | 24 +++++++++++++++++------- |
12 | 2 files changed, 11 insertions(+) | 17 | hw/net/trace-events | 4 ++-- |
18 | 3 files changed, 20 insertions(+), 9 deletions(-) | ||
13 | 19 | ||
14 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | 20 | diff --git a/include/hw/net/imx_fec.h b/include/hw/net/imx_fec.h |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/misc/mps2-fpgaio.h | 22 | --- a/include/hw/net/imx_fec.h |
17 | +++ b/include/hw/misc/mps2-fpgaio.h | 23 | +++ b/include/hw/net/imx_fec.h |
18 | @@ -XXX,XX +XXX,XX @@ struct MPS2FPGAIO { | 24 | @@ -XXX,XX +XXX,XX @@ typedef struct IMXFECState { |
19 | MemoryRegion iomem; | 25 | uint32_t phy_advertise; |
20 | LEDState *led[MPS2FPGAIO_MAX_LEDS]; | 26 | uint32_t phy_int; |
21 | uint32_t num_leds; | 27 | uint32_t phy_int_mask; |
22 | + bool has_switches; | 28 | + uint32_t phy_num; |
23 | 29 | ||
24 | uint32_t led0; | 30 | bool is_fec; |
25 | uint32_t prescale; | 31 | |
26 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | 32 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c |
27 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/misc/mps2-fpgaio.c | 34 | --- a/hw/net/imx_fec.c |
29 | +++ b/hw/misc/mps2-fpgaio.c | 35 | +++ b/hw/net/imx_fec.c |
30 | @@ -XXX,XX +XXX,XX @@ REG32(CLK100HZ, 0x14) | 36 | @@ -XXX,XX +XXX,XX @@ static void imx_phy_reset(IMXFECState *s) |
31 | REG32(COUNTER, 0x18) | 37 | static uint32_t imx_phy_read(IMXFECState *s, int reg) |
32 | REG32(PRESCALE, 0x1c) | 38 | { |
33 | REG32(PSCNTR, 0x20) | 39 | uint32_t val; |
34 | +REG32(SWITCH, 0x28) | 40 | + uint32_t phy = reg / 32; |
35 | REG32(MISC, 0x4c) | 41 | |
36 | 42 | - if (reg > 31) { | |
37 | static uint32_t counter_from_tickoff(int64_t now, int64_t tick_offset, int frq) | 43 | - /* we only advertise one phy */ |
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_fpgaio_read(void *opaque, hwaddr offset, unsigned size) | 44 | + if (phy != s->phy_num) { |
39 | resync_counter(s); | 45 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad phy num %u\n", |
40 | r = s->pscntr; | 46 | + TYPE_IMX_FEC, __func__, phy); |
47 | return 0; | ||
48 | } | ||
49 | |||
50 | + reg %= 32; | ||
51 | + | ||
52 | switch (reg) { | ||
53 | case 0: /* Basic Control */ | ||
54 | val = s->phy_control; | ||
55 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx_phy_read(IMXFECState *s, int reg) | ||
41 | break; | 56 | break; |
42 | + case A_SWITCH: | 57 | } |
43 | + if (!s->has_switches) { | 58 | |
44 | + goto bad_offset; | 59 | - trace_imx_phy_read(val, reg); |
45 | + } | 60 | + trace_imx_phy_read(val, phy, reg); |
46 | + /* User-togglable board switches. We don't model that, so report 0. */ | 61 | |
47 | + r = 0; | 62 | return val; |
48 | + break; | 63 | } |
49 | default: | 64 | |
50 | + bad_offset: | 65 | static void imx_phy_write(IMXFECState *s, int reg, uint32_t val) |
51 | qemu_log_mask(LOG_GUEST_ERROR, | 66 | { |
52 | "MPS2 FPGAIO read: bad offset %x\n", (int) offset); | 67 | - trace_imx_phy_write(val, reg); |
53 | r = 0; | 68 | + uint32_t phy = reg / 32; |
54 | @@ -XXX,XX +XXX,XX @@ static Property mps2_fpgaio_properties[] = { | 69 | |
55 | DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | 70 | - if (reg > 31) { |
56 | /* Number of LEDs controlled by LED0 register */ | 71 | - /* we only advertise one phy */ |
57 | DEFINE_PROP_UINT32("num-leds", MPS2FPGAIO, num_leds, 2), | 72 | + if (phy != s->phy_num) { |
58 | + DEFINE_PROP_BOOL("has-switches", MPS2FPGAIO, has_switches, false), | 73 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad phy num %u\n", |
74 | + TYPE_IMX_FEC, __func__, phy); | ||
75 | return; | ||
76 | } | ||
77 | |||
78 | + reg %= 32; | ||
79 | + | ||
80 | + trace_imx_phy_write(val, phy, reg); | ||
81 | + | ||
82 | switch (reg) { | ||
83 | case 0: /* Basic Control */ | ||
84 | if (val & 0x8000) { | ||
85 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_write(void *opaque, hwaddr offset, uint64_t value, | ||
86 | extract32(value, | ||
87 | 18, 10))); | ||
88 | } else { | ||
89 | - /* This a write operation */ | ||
90 | + /* This is a write operation */ | ||
91 | imx_phy_write(s, extract32(value, 18, 10), extract32(value, 0, 16)); | ||
92 | } | ||
93 | /* raise the interrupt as the PHY operation is done */ | ||
94 | @@ -XXX,XX +XXX,XX @@ static void imx_eth_realize(DeviceState *dev, Error **errp) | ||
95 | static Property imx_eth_properties[] = { | ||
96 | DEFINE_NIC_PROPERTIES(IMXFECState, conf), | ||
97 | DEFINE_PROP_UINT32("tx-ring-num", IMXFECState, tx_ring_num, 1), | ||
98 | + DEFINE_PROP_UINT32("phy-num", IMXFECState, phy_num, 0), | ||
59 | DEFINE_PROP_END_OF_LIST(), | 99 | DEFINE_PROP_END_OF_LIST(), |
60 | }; | 100 | }; |
61 | 101 | ||
102 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/net/trace-events | ||
105 | +++ b/hw/net/trace-events | ||
106 | @@ -XXX,XX +XXX,XX @@ i82596_set_multicast(uint16_t count) "Added %d multicast entries" | ||
107 | i82596_channel_attention(void *s) "%p: Received CHANNEL ATTENTION" | ||
108 | |||
109 | # imx_fec.c | ||
110 | -imx_phy_read(uint32_t val, int reg) "0x%04"PRIx32" <= reg[%d]" | ||
111 | -imx_phy_write(uint32_t val, int reg) "0x%04"PRIx32" => reg[%d]" | ||
112 | +imx_phy_read(uint32_t val, int phy, int reg) "0x%04"PRIx32" <= phy[%d].reg[%d]" | ||
113 | +imx_phy_write(uint32_t val, int phy, int reg) "0x%04"PRIx32" => phy[%d].reg[%d]" | ||
114 | imx_phy_update_link(const char *s) "%s" | ||
115 | imx_phy_reset(void) "" | ||
116 | imx_fec_read_bd(uint64_t addr, int flags, int len, int data) "tx_bd 0x%"PRIx64" flags 0x%04x len %d data 0x%08x" | ||
62 | -- | 117 | -- |
63 | 2.20.1 | 118 | 2.20.1 |
64 | 119 | ||
65 | 120 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | We will move this code in the next commit. Clean it up | 3 | Add properties to the i.MX6UL processor to be able to select a |
4 | first to avoid checkpatch.pl errors. | 4 | particular PHY on the MDIO bus for each FEC device. |
5 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
7 | Message-id: 20210221222617.2579610-3-f4bug@amsat.org | 7 | Message-id: ea1d604198b6b73ea6521676e45bacfc597aba53.1593296112.git.jcd@tribudubois.net |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/cpu.c | 12 ++++++++---- | 11 | include/hw/arm/fsl-imx6ul.h | 2 ++ |
12 | 1 file changed, 8 insertions(+), 4 deletions(-) | 12 | hw/arm/fsl-imx6ul.c | 10 ++++++++++ |
13 | 2 files changed, 12 insertions(+) | ||
13 | 14 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 15 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 17 | --- a/include/hw/arm/fsl-imx6ul.h |
17 | +++ b/target/arm/cpu.c | 18 | +++ b/include/hw/arm/fsl-imx6ul.h |
18 | @@ -XXX,XX +XXX,XX @@ static void cortex_a8_initfn(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX6ULState { |
20 | MemoryRegion caam; | ||
21 | MemoryRegion ocram; | ||
22 | MemoryRegion ocram_alias; | ||
23 | + | ||
24 | + uint32_t phy_num[FSL_IMX6UL_NUM_ETHS]; | ||
25 | } FslIMX6ULState; | ||
26 | |||
27 | enum FslIMX6ULMemoryMap { | ||
28 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/fsl-imx6ul.c | ||
31 | +++ b/hw/arm/fsl-imx6ul.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
33 | FSL_IMX6UL_ENET2_TIMER_IRQ, | ||
34 | }; | ||
35 | |||
36 | + object_property_set_uint(OBJECT(&s->eth[i]), | ||
37 | + s->phy_num[i], | ||
38 | + "phy-num", &error_abort); | ||
39 | object_property_set_uint(OBJECT(&s->eth[i]), | ||
40 | FSL_IMX6UL_ETH_NUM_TX_RINGS, | ||
41 | "tx-ring-num", &error_abort); | ||
42 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | ||
43 | FSL_IMX6UL_OCRAM_ALIAS_ADDR, &s->ocram_alias); | ||
19 | } | 44 | } |
20 | 45 | ||
21 | static const ARMCPRegInfo cortexa9_cp_reginfo[] = { | 46 | +static Property fsl_imx6ul_properties[] = { |
22 | - /* power_control should be set to maximum latency. Again, | 47 | + DEFINE_PROP_UINT32("fec1-phy-num", FslIMX6ULState, phy_num[0], 0), |
23 | + /* | 48 | + DEFINE_PROP_UINT32("fec2-phy-num", FslIMX6ULState, phy_num[1], 1), |
24 | + * power_control should be set to maximum latency. Again, | 49 | + DEFINE_PROP_END_OF_LIST(), |
25 | * default to 0 and set by private hook | 50 | +}; |
26 | */ | 51 | + |
27 | { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, | 52 | static void fsl_imx6ul_class_init(ObjectClass *oc, void *data) |
28 | @@ -XXX,XX +XXX,XX @@ static void cortex_a9_initfn(Object *obj) | ||
29 | set_feature(&cpu->env, ARM_FEATURE_NEON); | ||
30 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | ||
31 | set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
32 | - /* Note that A9 supports the MP extensions even for | ||
33 | + /* | ||
34 | + * Note that A9 supports the MP extensions even for | ||
35 | * A9UP and single-core A9MP (which are both different | ||
36 | * and valid configurations; we don't model A9UP). | ||
37 | */ | ||
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
39 | { | 53 | { |
40 | MachineState *ms = MACHINE(qdev_get_machine()); | 54 | DeviceClass *dc = DEVICE_CLASS(oc); |
41 | 55 | ||
42 | - /* Linux wants the number of processors from here. | 56 | + device_class_set_props(dc, fsl_imx6ul_properties); |
43 | + /* | 57 | dc->realize = fsl_imx6ul_realize; |
44 | + * Linux wants the number of processors from here. | 58 | dc->desc = "i.MX6UL SOC"; |
45 | * Might as well set the interrupt-controller bit too. | 59 | /* Reason: Uses serial_hds and nd_table in realize() directly */ |
46 | */ | ||
47 | return ((ms->smp.cpus - 1) << 24) | (1 << 23); | ||
48 | @@ -XXX,XX +XXX,XX @@ static void cortex_a7_initfn(Object *obj) | ||
49 | cpu->isar.id_mmfr1 = 0x40000000; | ||
50 | cpu->isar.id_mmfr2 = 0x01240000; | ||
51 | cpu->isar.id_mmfr3 = 0x02102211; | ||
52 | - /* a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | ||
53 | + /* | ||
54 | + * a7_mpcore_r0p5_trm, page 4-4 gives 0x01101110; but | ||
55 | * table 4-41 gives 0x02101110, which includes the arm div insns. | ||
56 | */ | ||
57 | cpu->isar.id_isar0 = 0x02101110; | ||
58 | -- | 60 | -- |
59 | 2.20.1 | 61 | 2.20.1 |
60 | 62 | ||
61 | 63 | diff view generated by jsdifflib |
1 | From: schspa <schspa@gmail.com> | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | 2 | ||
3 | At the moment the following QEMU command line triggers an assertion | 3 | The i.MX6UL EVK 14x14 board uses: |
4 | failure On xlnx-versal SOC: | 4 | - PHY 2 for FEC 1 |
5 | qemu-system-aarch64 \ | 5 | - PHY 1 for FEC 2 |
6 | -machine xlnx-versal-virt -nographic -smp 2 -m 128 \ | ||
7 | -fsdev local,id=shareid,path=${HOME}/work,security_model=none \ | ||
8 | -device virtio-9p-device,fsdev=shareid,mount_tag=share \ | ||
9 | -fsdev local,id=shareid1,path=${HOME}/Music,security_model=none \ | ||
10 | -device virtio-9p-device,fsdev=shareid1,mount_tag=share1 | ||
11 | 6 | ||
12 | qemu-system-aarch64: ../migration/savevm.c:860: | 7 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> |
13 | vmstate_register_with_alias_id: | 8 | Message-id: fb41992126c091a71d76ab3d1898959091f60583.1593296112.git.jcd@tribudubois.net |
14 | Assertion `!se->compat || se->instance_id == 0' failed. | ||
15 | |||
16 | This problem was fixed on arm virt platform in commit f58b39d2d5b | ||
17 | ("virtio-mmio: format transport base address in BusClass.get_dev_path") | ||
18 | |||
19 | It works perfectly on arm virt platform. but there is still there on | ||
20 | xlnx-versal SOC. | ||
21 | |||
22 | The main difference between arm virt and xlnx-versal is they use | ||
23 | different way to create virtio-mmio qdev. on arm virt, it calls | ||
24 | sysbus_create_simple("virtio-mmio", base, pic[irq]); which will call | ||
25 | sysbus_mmio_map internally and assign base address to subsys device | ||
26 | mmio correctly. but xlnx-versal's implements won't do this. | ||
27 | |||
28 | However, xlnx-versal can't switch to sysbus_create_simple() to create | ||
29 | virtio-mmio device. It's because xlnx-versal's cpu use | ||
30 | VersalVirt.soc.fpd.apu.mr as it's memory. which is subregion of | ||
31 | system_memory. sysbus_create_simple will add virtio to system_memory, | ||
32 | which can't be accessed by cpu. | ||
33 | |||
34 | Besides, xlnx-versal can't add sysbus_mmio_map api call too, because | ||
35 | this will add memory region to system_memory, and it can't be added | ||
36 | to VersalVirt.soc.fpd.apu.mr again. | ||
37 | |||
38 | We can solve this by assign correct base address offset on dev_path. | ||
39 | |||
40 | This path was test on aarch64 virt & xlnx-versal platform. | ||
41 | |||
42 | Signed-off-by: schspa <schspa@gmail.com> | ||
43 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
44 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
45 | --- | 11 | --- |
46 | hw/virtio/virtio-mmio.c | 13 +++++++------ | 12 | hw/arm/mcimx6ul-evk.c | 2 ++ |
47 | 1 file changed, 7 insertions(+), 6 deletions(-) | 13 | 1 file changed, 2 insertions(+) |
48 | 14 | ||
49 | diff --git a/hw/virtio/virtio-mmio.c b/hw/virtio/virtio-mmio.c | 15 | diff --git a/hw/arm/mcimx6ul-evk.c b/hw/arm/mcimx6ul-evk.c |
50 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
51 | --- a/hw/virtio/virtio-mmio.c | 17 | --- a/hw/arm/mcimx6ul-evk.c |
52 | +++ b/hw/virtio/virtio-mmio.c | 18 | +++ b/hw/arm/mcimx6ul-evk.c |
53 | @@ -XXX,XX +XXX,XX @@ static char *virtio_mmio_bus_get_dev_path(DeviceState *dev) | 19 | @@ -XXX,XX +XXX,XX @@ static void mcimx6ul_evk_init(MachineState *machine) |
54 | BusState *virtio_mmio_bus; | 20 | |
55 | VirtIOMMIOProxy *virtio_mmio_proxy; | 21 | s = FSL_IMX6UL(object_new(TYPE_FSL_IMX6UL)); |
56 | char *proxy_path; | 22 | object_property_add_child(OBJECT(machine), "soc", OBJECT(s)); |
57 | - SysBusDevice *proxy_sbd; | 23 | + object_property_set_uint(OBJECT(s), 2, "fec1-phy-num", &error_fatal); |
58 | char *path; | 24 | + object_property_set_uint(OBJECT(s), 1, "fec2-phy-num", &error_fatal); |
59 | + MemoryRegionSection section; | 25 | qdev_realize(DEVICE(s), NULL, &error_fatal); |
60 | 26 | ||
61 | virtio_mmio_bus = qdev_get_parent_bus(dev); | 27 | memory_region_add_subregion(get_system_memory(), FSL_IMX6UL_MMDC_ADDR, |
62 | virtio_mmio_proxy = VIRTIO_MMIO(virtio_mmio_bus->parent); | ||
63 | @@ -XXX,XX +XXX,XX @@ static char *virtio_mmio_bus_get_dev_path(DeviceState *dev) | ||
64 | } | ||
65 | |||
66 | /* Otherwise, we append the base address of the transport. */ | ||
67 | - proxy_sbd = SYS_BUS_DEVICE(virtio_mmio_proxy); | ||
68 | - assert(proxy_sbd->num_mmio == 1); | ||
69 | - assert(proxy_sbd->mmio[0].memory == &virtio_mmio_proxy->iomem); | ||
70 | + section = memory_region_find(&virtio_mmio_proxy->iomem, 0, 0x200); | ||
71 | + assert(section.mr); | ||
72 | |||
73 | if (proxy_path) { | ||
74 | path = g_strdup_printf("%s/virtio-mmio@" TARGET_FMT_plx, proxy_path, | ||
75 | - proxy_sbd->mmio[0].addr); | ||
76 | + section.offset_within_address_space); | ||
77 | } else { | ||
78 | path = g_strdup_printf("virtio-mmio@" TARGET_FMT_plx, | ||
79 | - proxy_sbd->mmio[0].addr); | ||
80 | + section.offset_within_address_space); | ||
81 | } | ||
82 | + memory_region_unref(section.mr); | ||
83 | + | ||
84 | g_free(proxy_path); | ||
85 | return path; | ||
86 | } | ||
87 | -- | 28 | -- |
88 | 2.20.1 | 29 | 2.20.1 |
89 | 30 | ||
90 | 31 | diff view generated by jsdifflib |
1 | From: Doug Evans <dje@google.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This is a 10/100 ethernet device that has several features. | 3 | Introduce a new property defining a reserved region: |
4 | Only the ones needed by the Linux driver have been implemented. | 4 | <low address>:<high address>:<type>. |
5 | See npcm7xx_emc.c for a list of unimplemented features. | ||
6 | 5 | ||
7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 6 | This will be used to encode reserved IOVA regions. |
8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | 7 | |
9 | Signed-off-by: Doug Evans <dje@google.com> | 8 | For instance, in virtio-iommu use case, reserved IOVA regions |
10 | Message-id: 20210218212453.831406-2-dje@google.com | 9 | will be passed by the machine code to the virtio-iommu-pci |
10 | device (an array of those). The type of the reserved region | ||
11 | will match the virtio_iommu_probe_resv_mem subtype value: | ||
12 | - VIRTIO_IOMMU_RESV_MEM_T_RESERVED (0) | ||
13 | - VIRTIO_IOMMU_RESV_MEM_T_MSI (1) | ||
14 | |||
15 | on PC/Q35 machine, this will be used to inform the | ||
16 | virtio-iommu-pci device it should bypass the MSI region. | ||
17 | The reserved region will be: 0xfee00000:0xfeefffff:1. | ||
18 | |||
19 | On ARM, we can declare the ITS MSI doorbell as an MSI | ||
20 | region to prevent MSIs from being mapped on guest side. | ||
21 | |||
22 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
23 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
24 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
25 | Message-id: 20200629070404.10969-2-eric.auger@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 27 | --- |
13 | include/hw/net/npcm7xx_emc.h | 286 ++++++++++++ | 28 | include/exec/memory.h | 6 +++ |
14 | hw/net/npcm7xx_emc.c | 857 +++++++++++++++++++++++++++++++++++ | 29 | include/hw/qdev-properties.h | 3 ++ |
15 | hw/net/meson.build | 1 + | 30 | include/qemu/typedefs.h | 1 + |
16 | hw/net/trace-events | 17 + | 31 | hw/core/qdev-properties.c | 89 ++++++++++++++++++++++++++++++++++++ |
17 | 4 files changed, 1161 insertions(+) | 32 | 4 files changed, 99 insertions(+) |
18 | create mode 100644 include/hw/net/npcm7xx_emc.h | ||
19 | create mode 100644 hw/net/npcm7xx_emc.c | ||
20 | 33 | ||
21 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | 34 | diff --git a/include/exec/memory.h b/include/exec/memory.h |
22 | new file mode 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
23 | index XXXXXXX..XXXXXXX | 36 | --- a/include/exec/memory.h |
24 | --- /dev/null | 37 | +++ b/include/exec/memory.h |
25 | +++ b/include/hw/net/npcm7xx_emc.h | 38 | @@ -XXX,XX +XXX,XX @@ extern bool global_dirty_log; |
26 | @@ -XXX,XX +XXX,XX @@ | 39 | |
27 | +/* | 40 | typedef struct MemoryRegionOps MemoryRegionOps; |
28 | + * Nuvoton NPCM7xx EMC Module | 41 | |
29 | + * | 42 | +struct ReservedRegion { |
30 | + * Copyright 2020 Google LLC | 43 | + hwaddr low; |
31 | + * | 44 | + hwaddr high; |
32 | + * This program is free software; you can redistribute it and/or modify it | 45 | + unsigned type; |
33 | + * under the terms of the GNU General Public License as published by the | ||
34 | + * Free Software Foundation; either version 2 of the License, or | ||
35 | + * (at your option) any later version. | ||
36 | + * | ||
37 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
38 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
39 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
40 | + * for more details. | ||
41 | + */ | ||
42 | + | ||
43 | +#ifndef NPCM7XX_EMC_H | ||
44 | +#define NPCM7XX_EMC_H | ||
45 | + | ||
46 | +#include "hw/irq.h" | ||
47 | +#include "hw/sysbus.h" | ||
48 | +#include "net/net.h" | ||
49 | + | ||
50 | +/* 32-bit register indices. */ | ||
51 | +enum NPCM7xxPWMRegister { | ||
52 | + /* Control registers. */ | ||
53 | + REG_CAMCMR, | ||
54 | + REG_CAMEN, | ||
55 | + | ||
56 | + /* There are 16 CAMn[ML] registers. */ | ||
57 | + REG_CAMM_BASE, | ||
58 | + REG_CAML_BASE, | ||
59 | + REG_CAMML_LAST = 0x21, | ||
60 | + | ||
61 | + REG_TXDLSA = 0x22, | ||
62 | + REG_RXDLSA, | ||
63 | + REG_MCMDR, | ||
64 | + REG_MIID, | ||
65 | + REG_MIIDA, | ||
66 | + REG_FFTCR, | ||
67 | + REG_TSDR, | ||
68 | + REG_RSDR, | ||
69 | + REG_DMARFC, | ||
70 | + REG_MIEN, | ||
71 | + | ||
72 | + /* Status registers. */ | ||
73 | + REG_MISTA, | ||
74 | + REG_MGSTA, | ||
75 | + REG_MPCNT, | ||
76 | + REG_MRPC, | ||
77 | + REG_MRPCC, | ||
78 | + REG_MREPC, | ||
79 | + REG_DMARFS, | ||
80 | + REG_CTXDSA, | ||
81 | + REG_CTXBSA, | ||
82 | + REG_CRXDSA, | ||
83 | + REG_CRXBSA, | ||
84 | + | ||
85 | + NPCM7XX_NUM_EMC_REGS, | ||
86 | +}; | 46 | +}; |
87 | + | 47 | + |
88 | +/* REG_CAMCMR fields */ | 48 | typedef struct IOMMUTLBEntry IOMMUTLBEntry; |
89 | +/* Enable CAM Compare */ | 49 | |
90 | +#define REG_CAMCMR_ECMP (1 << 4) | 50 | /* See address_space_translate: bit 0 is read, bit 1 is write. */ |
91 | +/* Complement CAM Compare */ | 51 | diff --git a/include/hw/qdev-properties.h b/include/hw/qdev-properties.h |
92 | +#define REG_CAMCMR_CCAM (1 << 3) | 52 | index XXXXXXX..XXXXXXX 100644 |
93 | +/* Accept Broadcast Packet */ | 53 | --- a/include/hw/qdev-properties.h |
94 | +#define REG_CAMCMR_ABP (1 << 2) | 54 | +++ b/include/hw/qdev-properties.h |
95 | +/* Accept Multicast Packet */ | 55 | @@ -XXX,XX +XXX,XX @@ extern const PropertyInfo qdev_prop_string; |
96 | +#define REG_CAMCMR_AMP (1 << 1) | 56 | extern const PropertyInfo qdev_prop_chr; |
97 | +/* Accept Unicast Packet */ | 57 | extern const PropertyInfo qdev_prop_tpm; |
98 | +#define REG_CAMCMR_AUP (1 << 0) | 58 | extern const PropertyInfo qdev_prop_macaddr; |
99 | + | 59 | +extern const PropertyInfo qdev_prop_reserved_region; |
100 | +/* REG_MCMDR fields */ | 60 | extern const PropertyInfo qdev_prop_on_off_auto; |
101 | +/* Software Reset */ | 61 | extern const PropertyInfo qdev_prop_multifd_compression; |
102 | +#define REG_MCMDR_SWR (1 << 24) | 62 | extern const PropertyInfo qdev_prop_losttickpolicy; |
103 | +/* Internal Loopback Select */ | 63 | @@ -XXX,XX +XXX,XX @@ extern const PropertyInfo qdev_prop_pcie_link_width; |
104 | +#define REG_MCMDR_LBK (1 << 21) | 64 | DEFINE_PROP(_n, _s, _f, qdev_prop_drive_iothread, BlockBackend *) |
105 | +/* Operation Mode Select */ | 65 | #define DEFINE_PROP_MACADDR(_n, _s, _f) \ |
106 | +#define REG_MCMDR_OPMOD (1 << 20) | 66 | DEFINE_PROP(_n, _s, _f, qdev_prop_macaddr, MACAddr) |
107 | +/* Enable MDC Clock Generation */ | 67 | +#define DEFINE_PROP_RESERVED_REGION(_n, _s, _f) \ |
108 | +#define REG_MCMDR_ENMDC (1 << 19) | 68 | + DEFINE_PROP(_n, _s, _f, qdev_prop_reserved_region, ReservedRegion) |
109 | +/* Full-Duplex Mode Select */ | 69 | #define DEFINE_PROP_ON_OFF_AUTO(_n, _s, _f, _d) \ |
110 | +#define REG_MCMDR_FDUP (1 << 18) | 70 | DEFINE_PROP_SIGNED(_n, _s, _f, _d, qdev_prop_on_off_auto, OnOffAuto) |
111 | +/* Enable SQE Checking */ | 71 | #define DEFINE_PROP_MULTIFD_COMPRESSION(_n, _s, _f, _d) \ |
112 | +#define REG_MCMDR_ENSEQ (1 << 17) | 72 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h |
113 | +/* Send PAUSE Frame */ | 73 | index XXXXXXX..XXXXXXX 100644 |
114 | +#define REG_MCMDR_SDPZ (1 << 16) | 74 | --- a/include/qemu/typedefs.h |
115 | +/* No Defer */ | 75 | +++ b/include/qemu/typedefs.h |
116 | +#define REG_MCMDR_NDEF (1 << 9) | 76 | @@ -XXX,XX +XXX,XX @@ typedef struct ISABus ISABus; |
117 | +/* Frame Transmission On */ | 77 | typedef struct ISADevice ISADevice; |
118 | +#define REG_MCMDR_TXON (1 << 8) | 78 | typedef struct IsaDma IsaDma; |
119 | +/* Strip CRC Checksum */ | 79 | typedef struct MACAddr MACAddr; |
120 | +#define REG_MCMDR_SPCRC (1 << 5) | 80 | +typedef struct ReservedRegion ReservedRegion; |
121 | +/* Accept CRC Error Packet */ | 81 | typedef struct MachineClass MachineClass; |
122 | +#define REG_MCMDR_AEP (1 << 4) | 82 | typedef struct MachineState MachineState; |
123 | +/* Accept Control Packet */ | 83 | typedef struct MemoryListener MemoryListener; |
124 | +#define REG_MCMDR_ACP (1 << 3) | 84 | diff --git a/hw/core/qdev-properties.c b/hw/core/qdev-properties.c |
125 | +/* Accept Runt Packet */ | 85 | index XXXXXXX..XXXXXXX 100644 |
126 | +#define REG_MCMDR_ARP (1 << 2) | 86 | --- a/hw/core/qdev-properties.c |
127 | +/* Accept Long Packet */ | 87 | +++ b/hw/core/qdev-properties.c |
128 | +#define REG_MCMDR_ALP (1 << 1) | ||
129 | +/* Frame Reception On */ | ||
130 | +#define REG_MCMDR_RXON (1 << 0) | ||
131 | + | ||
132 | +/* REG_MIEN fields */ | ||
133 | +/* Enable Transmit Descriptor Unavailable Interrupt */ | ||
134 | +#define REG_MIEN_ENTDU (1 << 23) | ||
135 | +/* Enable Transmit Completion Interrupt */ | ||
136 | +#define REG_MIEN_ENTXCP (1 << 18) | ||
137 | +/* Enable Transmit Interrupt */ | ||
138 | +#define REG_MIEN_ENTXINTR (1 << 16) | ||
139 | +/* Enable Receive Descriptor Unavailable Interrupt */ | ||
140 | +#define REG_MIEN_ENRDU (1 << 10) | ||
141 | +/* Enable Receive Good Interrupt */ | ||
142 | +#define REG_MIEN_ENRXGD (1 << 4) | ||
143 | +/* Enable Receive Interrupt */ | ||
144 | +#define REG_MIEN_ENRXINTR (1 << 0) | ||
145 | + | ||
146 | +/* REG_MISTA fields */ | ||
147 | +/* TODO: Add error fields and support simulated errors? */ | ||
148 | +/* Transmit Bus Error Interrupt */ | ||
149 | +#define REG_MISTA_TXBERR (1 << 24) | ||
150 | +/* Transmit Descriptor Unavailable Interrupt */ | ||
151 | +#define REG_MISTA_TDU (1 << 23) | ||
152 | +/* Transmit Completion Interrupt */ | ||
153 | +#define REG_MISTA_TXCP (1 << 18) | ||
154 | +/* Transmit Interrupt */ | ||
155 | +#define REG_MISTA_TXINTR (1 << 16) | ||
156 | +/* Receive Bus Error Interrupt */ | ||
157 | +#define REG_MISTA_RXBERR (1 << 11) | ||
158 | +/* Receive Descriptor Unavailable Interrupt */ | ||
159 | +#define REG_MISTA_RDU (1 << 10) | ||
160 | +/* DMA Early Notification Interrupt */ | ||
161 | +#define REG_MISTA_DENI (1 << 9) | ||
162 | +/* Maximum Frame Length Interrupt */ | ||
163 | +#define REG_MISTA_DFOI (1 << 8) | ||
164 | +/* Receive Good Interrupt */ | ||
165 | +#define REG_MISTA_RXGD (1 << 4) | ||
166 | +/* Packet Too Long Interrupt */ | ||
167 | +#define REG_MISTA_PTLE (1 << 3) | ||
168 | +/* Receive Interrupt */ | ||
169 | +#define REG_MISTA_RXINTR (1 << 0) | ||
170 | + | ||
171 | +/* REG_MGSTA fields */ | ||
172 | +/* Transmission Halted */ | ||
173 | +#define REG_MGSTA_TXHA (1 << 11) | ||
174 | +/* Receive Halted */ | ||
175 | +#define REG_MGSTA_RXHA (1 << 11) | ||
176 | + | ||
177 | +/* REG_DMARFC fields */ | ||
178 | +/* Maximum Receive Frame Length */ | ||
179 | +#define REG_DMARFC_RXMS(word) extract32((word), 0, 16) | ||
180 | + | ||
181 | +/* REG MIIDA fields */ | ||
182 | +/* Busy Bit */ | ||
183 | +#define REG_MIIDA_BUSY (1 << 17) | ||
184 | + | ||
185 | +/* Transmit and receive descriptors */ | ||
186 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; | ||
187 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; | ||
188 | + | ||
189 | +struct NPCM7xxEMCTxDesc { | ||
190 | + uint32_t flags; | ||
191 | + uint32_t txbsa; | ||
192 | + uint32_t status_and_length; | ||
193 | + uint32_t ntxdsa; | ||
194 | +}; | ||
195 | + | ||
196 | +struct NPCM7xxEMCRxDesc { | ||
197 | + uint32_t status_and_length; | ||
198 | + uint32_t rxbsa; | ||
199 | + uint32_t reserved; | ||
200 | + uint32_t nrxdsa; | ||
201 | +}; | ||
202 | + | ||
203 | +/* NPCM7xxEMCTxDesc.flags values */ | ||
204 | +/* Owner: 0 = cpu, 1 = emc */ | ||
205 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | ||
206 | +/* Transmit interrupt enable */ | ||
207 | +#define TX_DESC_FLAG_INTEN (1 << 2) | ||
208 | +/* CRC append */ | ||
209 | +#define TX_DESC_FLAG_CRCAPP (1 << 1) | ||
210 | +/* Padding enable */ | ||
211 | +#define TX_DESC_FLAG_PADEN (1 << 0) | ||
212 | + | ||
213 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | ||
214 | +/* Collision count */ | ||
215 | +#define TX_DESC_STATUS_CCNT_SHIFT 28 | ||
216 | +#define TX_DESC_STATUS_CCNT_BITSIZE 4 | ||
217 | +/* SQE error */ | ||
218 | +#define TX_DESC_STATUS_SQE (1 << 26) | ||
219 | +/* Transmission paused */ | ||
220 | +#define TX_DESC_STATUS_PAU (1 << 25) | ||
221 | +/* P transmission halted */ | ||
222 | +#define TX_DESC_STATUS_TXHA (1 << 24) | ||
223 | +/* Late collision */ | ||
224 | +#define TX_DESC_STATUS_LC (1 << 23) | ||
225 | +/* Transmission abort */ | ||
226 | +#define TX_DESC_STATUS_TXABT (1 << 22) | ||
227 | +/* No carrier sense */ | ||
228 | +#define TX_DESC_STATUS_NCS (1 << 21) | ||
229 | +/* Defer exceed */ | ||
230 | +#define TX_DESC_STATUS_EXDEF (1 << 20) | ||
231 | +/* Transmission complete */ | ||
232 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
233 | +/* Transmission deferred */ | ||
234 | +#define TX_DESC_STATUS_DEF (1 << 17) | ||
235 | +/* Transmit interrupt */ | ||
236 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
237 | + | ||
238 | +#define TX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
239 | + | ||
240 | +/* Transmit buffer start address */ | ||
241 | +#define TX_DESC_TXBSA(word) ((uint32_t) (word) & ~3u) | ||
242 | + | ||
243 | +/* Next transmit descriptor start address */ | ||
244 | +#define TX_DESC_NTXDSA(word) ((uint32_t) (word) & ~3u) | ||
245 | + | ||
246 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
247 | +/* Owner: 0b00 = cpu, 0b01 = undefined, 0b10 = emc, 0b11 = undefined */ | ||
248 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
249 | +#define RX_DESC_STATUS_OWNER_BITSIZE 2 | ||
250 | +#define RX_DESC_STATUS_OWNER_MASK (3 << RX_DESC_STATUS_OWNER_SHIFT) | ||
251 | +/* Runt packet */ | ||
252 | +#define RX_DESC_STATUS_RP (1 << 22) | ||
253 | +/* Alignment error */ | ||
254 | +#define RX_DESC_STATUS_ALIE (1 << 21) | ||
255 | +/* Frame reception complete */ | ||
256 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
257 | +/* Packet too long */ | ||
258 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
259 | +/* CRC error */ | ||
260 | +#define RX_DESC_STATUS_CRCE (1 << 17) | ||
261 | +/* Receive interrupt */ | ||
262 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
263 | + | ||
264 | +#define RX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
265 | + | ||
266 | +/* Receive buffer start address */ | ||
267 | +#define RX_DESC_RXBSA(word) ((uint32_t) (word) & ~3u) | ||
268 | + | ||
269 | +/* Next receive descriptor start address */ | ||
270 | +#define RX_DESC_NRXDSA(word) ((uint32_t) (word) & ~3u) | ||
271 | + | ||
272 | +/* Minimum packet length, when TX_DESC_FLAG_PADEN is set. */ | ||
273 | +#define MIN_PACKET_LENGTH 64 | ||
274 | + | ||
275 | +struct NPCM7xxEMCState { | ||
276 | + /*< private >*/ | ||
277 | + SysBusDevice parent; | ||
278 | + /*< public >*/ | ||
279 | + | ||
280 | + MemoryRegion iomem; | ||
281 | + | ||
282 | + qemu_irq tx_irq; | ||
283 | + qemu_irq rx_irq; | ||
284 | + | ||
285 | + NICState *nic; | ||
286 | + NICConf conf; | ||
287 | + | ||
288 | + /* 0 or 1, for log messages */ | ||
289 | + uint8_t emc_num; | ||
290 | + | ||
291 | + uint32_t regs[NPCM7XX_NUM_EMC_REGS]; | ||
292 | + | ||
293 | + /* | ||
294 | + * tx is active. Set to true by TSDR and then switches off when out of | ||
295 | + * descriptors. If the TXON bit in REG_MCMDR is off then this is off. | ||
296 | + */ | ||
297 | + bool tx_active; | ||
298 | + | ||
299 | + /* | ||
300 | + * rx is active. Set to true by RSDR and then switches off when out of | ||
301 | + * descriptors. If the RXON bit in REG_MCMDR is off then this is off. | ||
302 | + */ | ||
303 | + bool rx_active; | ||
304 | +}; | ||
305 | + | ||
306 | +typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
307 | + | ||
308 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
309 | +#define NPCM7XX_EMC(obj) \ | ||
310 | + OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
311 | + | ||
312 | +#endif /* NPCM7XX_EMC_H */ | ||
313 | diff --git a/hw/net/npcm7xx_emc.c b/hw/net/npcm7xx_emc.c | ||
314 | new file mode 100644 | ||
315 | index XXXXXXX..XXXXXXX | ||
316 | --- /dev/null | ||
317 | +++ b/hw/net/npcm7xx_emc.c | ||
318 | @@ -XXX,XX +XXX,XX @@ | 88 | @@ -XXX,XX +XXX,XX @@ |
319 | +/* | 89 | #include "chardev/char.h" |
320 | + * Nuvoton NPCM7xx EMC Module | 90 | #include "qemu/uuid.h" |
321 | + * | 91 | #include "qemu/units.h" |
322 | + * Copyright 2020 Google LLC | 92 | +#include "qemu/cutils.h" |
323 | + * | 93 | |
324 | + * This program is free software; you can redistribute it and/or modify it | 94 | void qdev_prop_set_after_realize(DeviceState *dev, const char *name, |
325 | + * under the terms of the GNU General Public License as published by the | 95 | Error **errp) |
326 | + * Free Software Foundation; either version 2 of the License, or | 96 | @@ -XXX,XX +XXX,XX @@ const PropertyInfo qdev_prop_macaddr = { |
327 | + * (at your option) any later version. | 97 | .set = set_mac, |
328 | + * | 98 | }; |
329 | + * This program is distributed in the hope that it will be useful, but WITHOUT | 99 | |
330 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 100 | +/* --- Reserved Region --- */ |
331 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
332 | + * for more details. | ||
333 | + * | ||
334 | + * Unsupported/unimplemented features: | ||
335 | + * - MCMDR.FDUP (full duplex) is ignored, half duplex is not supported | ||
336 | + * - Only CAM0 is supported, CAM[1-15] are not | ||
337 | + * - writes to CAMEN.[1-15] are ignored, these bits always read as zeroes | ||
338 | + * - MII is not implemented, MIIDA.BUSY and MIID always return zero | ||
339 | + * - MCMDR.LBK is not implemented | ||
340 | + * - MCMDR.{OPMOD,ENSQE,AEP,ARP} are not supported | ||
341 | + * - H/W FIFOs are not supported, MCMDR.FFTCR is ignored | ||
342 | + * - MGSTA.SQE is not supported | ||
343 | + * - pause and control frames are not implemented | ||
344 | + * - MGSTA.CCNT is not supported | ||
345 | + * - MPCNT, DMARFS are not implemented | ||
346 | + */ | ||
347 | + | ||
348 | +#include "qemu/osdep.h" | ||
349 | + | ||
350 | +/* For crc32 */ | ||
351 | +#include <zlib.h> | ||
352 | + | ||
353 | +#include "qemu-common.h" | ||
354 | +#include "hw/irq.h" | ||
355 | +#include "hw/qdev-clock.h" | ||
356 | +#include "hw/qdev-properties.h" | ||
357 | +#include "hw/net/npcm7xx_emc.h" | ||
358 | +#include "net/eth.h" | ||
359 | +#include "migration/vmstate.h" | ||
360 | +#include "qemu/bitops.h" | ||
361 | +#include "qemu/error-report.h" | ||
362 | +#include "qemu/log.h" | ||
363 | +#include "qemu/module.h" | ||
364 | +#include "qemu/units.h" | ||
365 | +#include "sysemu/dma.h" | ||
366 | +#include "trace.h" | ||
367 | + | ||
368 | +#define CRC_LENGTH 4 | ||
369 | + | 101 | + |
370 | +/* | 102 | +/* |
371 | + * The maximum size of a (layer 2) ethernet frame as defined by 802.3. | 103 | + * Accepted syntax: |
372 | + * 1518 = 6(dest macaddr) + 6(src macaddr) + 2(proto) + 4(crc) + 1500(payload) | 104 | + * <low address>:<high address>:<type> |
373 | + * This does not include an additional 4 for the vlan field (802.1q). | 105 | + * where low/high addresses are uint64_t in hexadecimal |
106 | + * and type is a non-negative decimal integer | ||
374 | + */ | 107 | + */ |
375 | +#define MAX_ETH_FRAME_SIZE 1518 | 108 | +static void get_reserved_region(Object *obj, Visitor *v, const char *name, |
109 | + void *opaque, Error **errp) | ||
110 | +{ | ||
111 | + DeviceState *dev = DEVICE(obj); | ||
112 | + Property *prop = opaque; | ||
113 | + ReservedRegion *rr = qdev_get_prop_ptr(dev, prop); | ||
114 | + char buffer[64]; | ||
115 | + char *p = buffer; | ||
116 | + int rc; | ||
376 | + | 117 | + |
377 | +static const char *emc_reg_name(int regno) | 118 | + rc = snprintf(buffer, sizeof(buffer), "0x%"PRIx64":0x%"PRIx64":%u", |
378 | +{ | 119 | + rr->low, rr->high, rr->type); |
379 | +#define REG(name) case REG_ ## name: return #name; | 120 | + assert(rc < sizeof(buffer)); |
380 | + switch (regno) { | 121 | + |
381 | + REG(CAMCMR) | 122 | + visit_type_str(v, name, &p, errp); |
382 | + REG(CAMEN) | ||
383 | + REG(TXDLSA) | ||
384 | + REG(RXDLSA) | ||
385 | + REG(MCMDR) | ||
386 | + REG(MIID) | ||
387 | + REG(MIIDA) | ||
388 | + REG(FFTCR) | ||
389 | + REG(TSDR) | ||
390 | + REG(RSDR) | ||
391 | + REG(DMARFC) | ||
392 | + REG(MIEN) | ||
393 | + REG(MISTA) | ||
394 | + REG(MGSTA) | ||
395 | + REG(MPCNT) | ||
396 | + REG(MRPC) | ||
397 | + REG(MRPCC) | ||
398 | + REG(MREPC) | ||
399 | + REG(DMARFS) | ||
400 | + REG(CTXDSA) | ||
401 | + REG(CTXBSA) | ||
402 | + REG(CRXDSA) | ||
403 | + REG(CRXBSA) | ||
404 | + case REG_CAMM_BASE + 0: return "CAM0M"; | ||
405 | + case REG_CAML_BASE + 0: return "CAM0L"; | ||
406 | + case REG_CAMM_BASE + 2 ... REG_CAMML_LAST: | ||
407 | + /* Only CAM0 is supported, fold the others into something simple. */ | ||
408 | + if (regno & 1) { | ||
409 | + return "CAM<n>L"; | ||
410 | + } else { | ||
411 | + return "CAM<n>M"; | ||
412 | + } | ||
413 | + default: return "UNKNOWN"; | ||
414 | + } | ||
415 | +#undef REG | ||
416 | +} | 123 | +} |
417 | + | 124 | + |
418 | +static void emc_reset(NPCM7xxEMCState *emc) | 125 | +static void set_reserved_region(Object *obj, Visitor *v, const char *name, |
126 | + void *opaque, Error **errp) | ||
419 | +{ | 127 | +{ |
420 | + trace_npcm7xx_emc_reset(emc->emc_num); | 128 | + DeviceState *dev = DEVICE(obj); |
129 | + Property *prop = opaque; | ||
130 | + ReservedRegion *rr = qdev_get_prop_ptr(dev, prop); | ||
131 | + Error *local_err = NULL; | ||
132 | + const char *endptr; | ||
133 | + char *str; | ||
134 | + int ret; | ||
421 | + | 135 | + |
422 | + memset(&emc->regs[0], 0, sizeof(emc->regs)); | 136 | + if (dev->realized) { |
423 | + | 137 | + qdev_prop_set_after_realize(dev, name, errp); |
424 | + /* These regs have non-zero reset values. */ | ||
425 | + emc->regs[REG_TXDLSA] = 0xfffffffc; | ||
426 | + emc->regs[REG_RXDLSA] = 0xfffffffc; | ||
427 | + emc->regs[REG_MIIDA] = 0x00900000; | ||
428 | + emc->regs[REG_FFTCR] = 0x0101; | ||
429 | + emc->regs[REG_DMARFC] = 0x0800; | ||
430 | + emc->regs[REG_MPCNT] = 0x7fff; | ||
431 | + | ||
432 | + emc->tx_active = false; | ||
433 | + emc->rx_active = false; | ||
434 | +} | ||
435 | + | ||
436 | +static void npcm7xx_emc_reset(DeviceState *dev) | ||
437 | +{ | ||
438 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | ||
439 | + emc_reset(emc); | ||
440 | +} | ||
441 | + | ||
442 | +static void emc_soft_reset(NPCM7xxEMCState *emc) | ||
443 | +{ | ||
444 | + /* | ||
445 | + * The docs say at least MCMDR.{LBK,OPMOD} bits are not changed during a | ||
446 | + * soft reset, but does not go into further detail. For now, KISS. | ||
447 | + */ | ||
448 | + uint32_t mcmdr = emc->regs[REG_MCMDR]; | ||
449 | + emc_reset(emc); | ||
450 | + emc->regs[REG_MCMDR] = mcmdr & (REG_MCMDR_LBK | REG_MCMDR_OPMOD); | ||
451 | + | ||
452 | + qemu_set_irq(emc->tx_irq, 0); | ||
453 | + qemu_set_irq(emc->rx_irq, 0); | ||
454 | +} | ||
455 | + | ||
456 | +static void emc_set_link(NetClientState *nc) | ||
457 | +{ | ||
458 | + /* Nothing to do yet. */ | ||
459 | +} | ||
460 | + | ||
461 | +/* MISTA.TXINTR is the union of the individual bits with their enables. */ | ||
462 | +static void emc_update_mista_txintr(NPCM7xxEMCState *emc) | ||
463 | +{ | ||
464 | + /* Only look at the bits we support. */ | ||
465 | + uint32_t mask = (REG_MISTA_TXBERR | | ||
466 | + REG_MISTA_TDU | | ||
467 | + REG_MISTA_TXCP); | ||
468 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { | ||
469 | + emc->regs[REG_MISTA] |= REG_MISTA_TXINTR; | ||
470 | + } else { | ||
471 | + emc->regs[REG_MISTA] &= ~REG_MISTA_TXINTR; | ||
472 | + } | ||
473 | +} | ||
474 | + | ||
475 | +/* MISTA.RXINTR is the union of the individual bits with their enables. */ | ||
476 | +static void emc_update_mista_rxintr(NPCM7xxEMCState *emc) | ||
477 | +{ | ||
478 | + /* Only look at the bits we support. */ | ||
479 | + uint32_t mask = (REG_MISTA_RXBERR | | ||
480 | + REG_MISTA_RDU | | ||
481 | + REG_MISTA_RXGD); | ||
482 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { | ||
483 | + emc->regs[REG_MISTA] |= REG_MISTA_RXINTR; | ||
484 | + } else { | ||
485 | + emc->regs[REG_MISTA] &= ~REG_MISTA_RXINTR; | ||
486 | + } | ||
487 | +} | ||
488 | + | ||
489 | +/* N.B. emc_update_mista_txintr must have already been called. */ | ||
490 | +static void emc_update_tx_irq(NPCM7xxEMCState *emc) | ||
491 | +{ | ||
492 | + int level = !!(emc->regs[REG_MISTA] & | ||
493 | + emc->regs[REG_MIEN] & | ||
494 | + REG_MISTA_TXINTR); | ||
495 | + trace_npcm7xx_emc_update_tx_irq(level); | ||
496 | + qemu_set_irq(emc->tx_irq, level); | ||
497 | +} | ||
498 | + | ||
499 | +/* N.B. emc_update_mista_rxintr must have already been called. */ | ||
500 | +static void emc_update_rx_irq(NPCM7xxEMCState *emc) | ||
501 | +{ | ||
502 | + int level = !!(emc->regs[REG_MISTA] & | ||
503 | + emc->regs[REG_MIEN] & | ||
504 | + REG_MISTA_RXINTR); | ||
505 | + trace_npcm7xx_emc_update_rx_irq(level); | ||
506 | + qemu_set_irq(emc->rx_irq, level); | ||
507 | +} | ||
508 | + | ||
509 | +/* Update IRQ states due to changes in MIEN,MISTA. */ | ||
510 | +static void emc_update_irq_from_reg_change(NPCM7xxEMCState *emc) | ||
511 | +{ | ||
512 | + emc_update_mista_txintr(emc); | ||
513 | + emc_update_tx_irq(emc); | ||
514 | + | ||
515 | + emc_update_mista_rxintr(emc); | ||
516 | + emc_update_rx_irq(emc); | ||
517 | +} | ||
518 | + | ||
519 | +static int emc_read_tx_desc(dma_addr_t addr, NPCM7xxEMCTxDesc *desc) | ||
520 | +{ | ||
521 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" | ||
523 | + HWADDR_PRIx "\n", __func__, addr); | ||
524 | + return -1; | ||
525 | + } | ||
526 | + desc->flags = le32_to_cpu(desc->flags); | ||
527 | + desc->txbsa = le32_to_cpu(desc->txbsa); | ||
528 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
529 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); | ||
530 | + return 0; | ||
531 | +} | ||
532 | + | ||
533 | +static int emc_write_tx_desc(const NPCM7xxEMCTxDesc *desc, dma_addr_t addr) | ||
534 | +{ | ||
535 | + NPCM7xxEMCTxDesc le_desc; | ||
536 | + | ||
537 | + le_desc.flags = cpu_to_le32(desc->flags); | ||
538 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); | ||
539 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
540 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); | ||
541 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, | ||
542 | + sizeof(le_desc))) { | ||
543 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" | ||
544 | + HWADDR_PRIx "\n", __func__, addr); | ||
545 | + return -1; | ||
546 | + } | ||
547 | + return 0; | ||
548 | +} | ||
549 | + | ||
550 | +static int emc_read_rx_desc(dma_addr_t addr, NPCM7xxEMCRxDesc *desc) | ||
551 | +{ | ||
552 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { | ||
553 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" | ||
554 | + HWADDR_PRIx "\n", __func__, addr); | ||
555 | + return -1; | ||
556 | + } | ||
557 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
558 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); | ||
559 | + desc->reserved = le32_to_cpu(desc->reserved); | ||
560 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); | ||
561 | + return 0; | ||
562 | +} | ||
563 | + | ||
564 | +static int emc_write_rx_desc(const NPCM7xxEMCRxDesc *desc, dma_addr_t addr) | ||
565 | +{ | ||
566 | + NPCM7xxEMCRxDesc le_desc; | ||
567 | + | ||
568 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
569 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); | ||
570 | + le_desc.reserved = cpu_to_le32(desc->reserved); | ||
571 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); | ||
572 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, | ||
573 | + sizeof(le_desc))) { | ||
574 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" | ||
575 | + HWADDR_PRIx "\n", __func__, addr); | ||
576 | + return -1; | ||
577 | + } | ||
578 | + return 0; | ||
579 | +} | ||
580 | + | ||
581 | +static void emc_set_mista(NPCM7xxEMCState *emc, uint32_t flags) | ||
582 | +{ | ||
583 | + trace_npcm7xx_emc_set_mista(flags); | ||
584 | + emc->regs[REG_MISTA] |= flags; | ||
585 | + if (extract32(flags, 16, 16)) { | ||
586 | + emc_update_mista_txintr(emc); | ||
587 | + } | ||
588 | + if (extract32(flags, 0, 16)) { | ||
589 | + emc_update_mista_rxintr(emc); | ||
590 | + } | ||
591 | +} | ||
592 | + | ||
593 | +static void emc_halt_tx(NPCM7xxEMCState *emc, uint32_t mista_flag) | ||
594 | +{ | ||
595 | + emc->tx_active = false; | ||
596 | + emc_set_mista(emc, mista_flag); | ||
597 | +} | ||
598 | + | ||
599 | +static void emc_halt_rx(NPCM7xxEMCState *emc, uint32_t mista_flag) | ||
600 | +{ | ||
601 | + emc->rx_active = false; | ||
602 | + emc_set_mista(emc, mista_flag); | ||
603 | +} | ||
604 | + | ||
605 | +static void emc_set_next_tx_descriptor(NPCM7xxEMCState *emc, | ||
606 | + const NPCM7xxEMCTxDesc *tx_desc, | ||
607 | + uint32_t desc_addr) | ||
608 | +{ | ||
609 | + /* Update the current descriptor, if only to reset the owner flag. */ | ||
610 | + if (emc_write_tx_desc(tx_desc, desc_addr)) { | ||
611 | + /* | ||
612 | + * We just read it so this shouldn't generally happen. | ||
613 | + * Error already reported. | ||
614 | + */ | ||
615 | + emc_set_mista(emc, REG_MISTA_TXBERR); | ||
616 | + } | ||
617 | + emc->regs[REG_CTXDSA] = TX_DESC_NTXDSA(tx_desc->ntxdsa); | ||
618 | +} | ||
619 | + | ||
620 | +static void emc_set_next_rx_descriptor(NPCM7xxEMCState *emc, | ||
621 | + const NPCM7xxEMCRxDesc *rx_desc, | ||
622 | + uint32_t desc_addr) | ||
623 | +{ | ||
624 | + /* Update the current descriptor, if only to reset the owner flag. */ | ||
625 | + if (emc_write_rx_desc(rx_desc, desc_addr)) { | ||
626 | + /* | ||
627 | + * We just read it so this shouldn't generally happen. | ||
628 | + * Error already reported. | ||
629 | + */ | ||
630 | + emc_set_mista(emc, REG_MISTA_RXBERR); | ||
631 | + } | ||
632 | + emc->regs[REG_CRXDSA] = RX_DESC_NRXDSA(rx_desc->nrxdsa); | ||
633 | +} | ||
634 | + | ||
635 | +static void emc_try_send_next_packet(NPCM7xxEMCState *emc) | ||
636 | +{ | ||
637 | + /* Working buffer for sending out packets. Most packets fit in this. */ | ||
638 | +#define TX_BUFFER_SIZE 2048 | ||
639 | + uint8_t tx_send_buffer[TX_BUFFER_SIZE]; | ||
640 | + uint32_t desc_addr = TX_DESC_NTXDSA(emc->regs[REG_CTXDSA]); | ||
641 | + NPCM7xxEMCTxDesc tx_desc; | ||
642 | + uint32_t next_buf_addr, length; | ||
643 | + uint8_t *buf; | ||
644 | + g_autofree uint8_t *malloced_buf = NULL; | ||
645 | + | ||
646 | + if (emc_read_tx_desc(desc_addr, &tx_desc)) { | ||
647 | + /* Error reading descriptor, already reported. */ | ||
648 | + emc_halt_tx(emc, REG_MISTA_TXBERR); | ||
649 | + emc_update_tx_irq(emc); | ||
650 | + return; | 138 | + return; |
651 | + } | 139 | + } |
652 | + | 140 | + |
653 | + /* Nothing we can do if we don't own the descriptor. */ | 141 | + visit_type_str(v, name, &str, &local_err); |
654 | + if (!(tx_desc.flags & TX_DESC_FLAG_OWNER_MASK)) { | 142 | + if (local_err) { |
655 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); | 143 | + error_propagate(errp, local_err); |
656 | + emc_halt_tx(emc, REG_MISTA_TDU); | ||
657 | + emc_update_tx_irq(emc); | ||
658 | + return; | ||
659 | + } | ||
660 | + | ||
661 | + /* Give the descriptor back regardless of what happens. */ | ||
662 | + tx_desc.flags &= ~TX_DESC_FLAG_OWNER_MASK; | ||
663 | + tx_desc.status_and_length &= 0xffff; | ||
664 | + | ||
665 | + /* | ||
666 | + * Despite the h/w documentation saying the tx buffer is word aligned, | ||
667 | + * the linux driver does not word align the buffer. There is value in not | ||
668 | + * aligning the buffer: See the description of NET_IP_ALIGN in linux | ||
669 | + * kernel sources. | ||
670 | + */ | ||
671 | + next_buf_addr = tx_desc.txbsa; | ||
672 | + emc->regs[REG_CTXBSA] = next_buf_addr; | ||
673 | + length = TX_DESC_PKT_LEN(tx_desc.status_and_length); | ||
674 | + buf = &tx_send_buffer[0]; | ||
675 | + | ||
676 | + if (length > sizeof(tx_send_buffer)) { | ||
677 | + malloced_buf = g_malloc(length); | ||
678 | + buf = malloced_buf; | ||
679 | + } | ||
680 | + | ||
681 | + if (dma_memory_read(&address_space_memory, next_buf_addr, buf, length)) { | ||
682 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read packet @ 0x%x\n", | ||
683 | + __func__, next_buf_addr); | ||
684 | + emc_set_mista(emc, REG_MISTA_TXBERR); | ||
685 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | ||
686 | + emc_update_tx_irq(emc); | ||
687 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | ||
688 | + return; | 144 | + return; |
689 | + } | 145 | + } |
690 | + | 146 | + |
691 | + if ((tx_desc.flags & TX_DESC_FLAG_PADEN) && (length < MIN_PACKET_LENGTH)) { | 147 | + ret = qemu_strtou64(str, &endptr, 16, &rr->low); |
692 | + memset(buf + length, 0, MIN_PACKET_LENGTH - length); | 148 | + if (ret) { |
693 | + length = MIN_PACKET_LENGTH; | 149 | + error_setg(errp, "start address of '%s'" |
150 | + " must be a hexadecimal integer", name); | ||
151 | + goto out; | ||
152 | + } | ||
153 | + if (*endptr != ':') { | ||
154 | + goto separator_error; | ||
694 | + } | 155 | + } |
695 | + | 156 | + |
696 | + /* N.B. emc_receive can get called here. */ | 157 | + ret = qemu_strtou64(endptr + 1, &endptr, 16, &rr->high); |
697 | + qemu_send_packet(qemu_get_queue(emc->nic), buf, length); | 158 | + if (ret) { |
698 | + trace_npcm7xx_emc_sent_packet(length); | 159 | + error_setg(errp, "end address of '%s'" |
699 | + | 160 | + " must be a hexadecimal integer", name); |
700 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXCP; | 161 | + goto out; |
701 | + if (tx_desc.flags & TX_DESC_FLAG_INTEN) { | ||
702 | + emc_set_mista(emc, REG_MISTA_TXCP); | ||
703 | + } | 162 | + } |
704 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_TXINTR) { | 163 | + if (*endptr != ':') { |
705 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXINTR; | 164 | + goto separator_error; |
706 | + } | 165 | + } |
707 | + | 166 | + |
708 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | 167 | + ret = qemu_strtoui(endptr + 1, &endptr, 10, &rr->type); |
709 | + emc_update_tx_irq(emc); | 168 | + if (ret) { |
710 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | 169 | + error_setg(errp, "type of '%s'" |
170 | + " must be a non-negative decimal integer", name); | ||
171 | + } | ||
172 | + goto out; | ||
173 | + | ||
174 | +separator_error: | ||
175 | + error_setg(errp, "reserved region fields must be separated with ':'"); | ||
176 | +out: | ||
177 | + g_free(str); | ||
178 | + return; | ||
711 | +} | 179 | +} |
712 | + | 180 | + |
713 | +static bool emc_can_receive(NetClientState *nc) | 181 | +const PropertyInfo qdev_prop_reserved_region = { |
714 | +{ | 182 | + .name = "reserved_region", |
715 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | 183 | + .description = "Reserved Region, example: 0xFEE00000:0xFEEFFFFF:0", |
716 | + | 184 | + .get = get_reserved_region, |
717 | + bool can_receive = emc->rx_active; | 185 | + .set = set_reserved_region, |
718 | + trace_npcm7xx_emc_can_receive(can_receive); | ||
719 | + return can_receive; | ||
720 | +} | ||
721 | + | ||
722 | +/* If result is false then *fail_reason contains the reason. */ | ||
723 | +static bool emc_receive_filter1(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
724 | + size_t len, const char **fail_reason) | ||
725 | +{ | ||
726 | + eth_pkt_types_e pkt_type = get_eth_packet_type(PKT_GET_ETH_HDR(buf)); | ||
727 | + | ||
728 | + switch (pkt_type) { | ||
729 | + case ETH_PKT_BCAST: | ||
730 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
731 | + return true; | ||
732 | + } else { | ||
733 | + *fail_reason = "Broadcast packet disabled"; | ||
734 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_ABP); | ||
735 | + } | ||
736 | + case ETH_PKT_MCAST: | ||
737 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
738 | + return true; | ||
739 | + } else { | ||
740 | + *fail_reason = "Multicast packet disabled"; | ||
741 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_AMP); | ||
742 | + } | ||
743 | + case ETH_PKT_UCAST: { | ||
744 | + bool matches; | ||
745 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_AUP) { | ||
746 | + return true; | ||
747 | + } | ||
748 | + matches = ((emc->regs[REG_CAMCMR] & REG_CAMCMR_ECMP) && | ||
749 | + /* We only support one CAM register, CAM0. */ | ||
750 | + (emc->regs[REG_CAMEN] & (1 << 0)) && | ||
751 | + memcmp(buf, emc->conf.macaddr.a, ETH_ALEN) == 0); | ||
752 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
753 | + *fail_reason = "MACADDR matched, comparison complemented"; | ||
754 | + return !matches; | ||
755 | + } else { | ||
756 | + *fail_reason = "MACADDR didn't match"; | ||
757 | + return matches; | ||
758 | + } | ||
759 | + } | ||
760 | + default: | ||
761 | + g_assert_not_reached(); | ||
762 | + } | ||
763 | +} | ||
764 | + | ||
765 | +static bool emc_receive_filter(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
766 | + size_t len) | ||
767 | +{ | ||
768 | + const char *fail_reason = NULL; | ||
769 | + bool ok = emc_receive_filter1(emc, buf, len, &fail_reason); | ||
770 | + if (!ok) { | ||
771 | + trace_npcm7xx_emc_packet_filtered_out(fail_reason); | ||
772 | + } | ||
773 | + return ok; | ||
774 | +} | ||
775 | + | ||
776 | +static ssize_t emc_receive(NetClientState *nc, const uint8_t *buf, size_t len1) | ||
777 | +{ | ||
778 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | ||
779 | + const uint32_t len = len1; | ||
780 | + size_t max_frame_len; | ||
781 | + bool long_frame; | ||
782 | + uint32_t desc_addr; | ||
783 | + NPCM7xxEMCRxDesc rx_desc; | ||
784 | + uint32_t crc; | ||
785 | + uint8_t *crc_ptr; | ||
786 | + uint32_t buf_addr; | ||
787 | + | ||
788 | + trace_npcm7xx_emc_receiving_packet(len); | ||
789 | + | ||
790 | + if (!emc_can_receive(nc)) { | ||
791 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Unexpected packet\n", __func__); | ||
792 | + return -1; | ||
793 | + } | ||
794 | + | ||
795 | + if (len < ETH_HLEN || | ||
796 | + /* Defensive programming: drop unsupportable large packets. */ | ||
797 | + len > 0xffff - CRC_LENGTH) { | ||
798 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Dropped frame of %u bytes\n", | ||
799 | + __func__, len); | ||
800 | + return len; | ||
801 | + } | ||
802 | + | ||
803 | + /* | ||
804 | + * DENI is set if EMC received the Length/Type field of the incoming | ||
805 | + * packet, so it will be set regardless of what happens next. | ||
806 | + */ | ||
807 | + emc_set_mista(emc, REG_MISTA_DENI); | ||
808 | + | ||
809 | + if (!emc_receive_filter(emc, buf, len)) { | ||
810 | + emc_update_rx_irq(emc); | ||
811 | + return len; | ||
812 | + } | ||
813 | + | ||
814 | + /* Huge frames (> DMARFC) are dropped. */ | ||
815 | + max_frame_len = REG_DMARFC_RXMS(emc->regs[REG_DMARFC]); | ||
816 | + if (len + CRC_LENGTH > max_frame_len) { | ||
817 | + trace_npcm7xx_emc_packet_dropped(len); | ||
818 | + emc_set_mista(emc, REG_MISTA_DFOI); | ||
819 | + emc_update_rx_irq(emc); | ||
820 | + return len; | ||
821 | + } | ||
822 | + | ||
823 | + /* | ||
824 | + * Long Frames (> MAX_ETH_FRAME_SIZE) are also dropped, unless MCMDR.ALP | ||
825 | + * is set. | ||
826 | + */ | ||
827 | + long_frame = false; | ||
828 | + if (len + CRC_LENGTH > MAX_ETH_FRAME_SIZE) { | ||
829 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_ALP) { | ||
830 | + long_frame = true; | ||
831 | + } else { | ||
832 | + trace_npcm7xx_emc_packet_dropped(len); | ||
833 | + emc_set_mista(emc, REG_MISTA_PTLE); | ||
834 | + emc_update_rx_irq(emc); | ||
835 | + return len; | ||
836 | + } | ||
837 | + } | ||
838 | + | ||
839 | + desc_addr = RX_DESC_NRXDSA(emc->regs[REG_CRXDSA]); | ||
840 | + if (emc_read_rx_desc(desc_addr, &rx_desc)) { | ||
841 | + /* Error reading descriptor, already reported. */ | ||
842 | + emc_halt_rx(emc, REG_MISTA_RXBERR); | ||
843 | + emc_update_rx_irq(emc); | ||
844 | + return len; | ||
845 | + } | ||
846 | + | ||
847 | + /* Nothing we can do if we don't own the descriptor. */ | ||
848 | + if (!(rx_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK)) { | ||
849 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); | ||
850 | + emc_halt_rx(emc, REG_MISTA_RDU); | ||
851 | + emc_update_rx_irq(emc); | ||
852 | + return len; | ||
853 | + } | ||
854 | + | ||
855 | + crc = 0; | ||
856 | + crc_ptr = (uint8_t *) &crc; | ||
857 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { | ||
858 | + crc = cpu_to_be32(crc32(~0, buf, len)); | ||
859 | + } | ||
860 | + | ||
861 | + /* Give the descriptor back regardless of what happens. */ | ||
862 | + rx_desc.status_and_length &= ~RX_DESC_STATUS_OWNER_MASK; | ||
863 | + | ||
864 | + buf_addr = rx_desc.rxbsa; | ||
865 | + emc->regs[REG_CRXBSA] = buf_addr; | ||
866 | + if (dma_memory_write(&address_space_memory, buf_addr, buf, len) || | ||
867 | + (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC) && | ||
868 | + dma_memory_write(&address_space_memory, buf_addr + len, crc_ptr, | ||
869 | + 4))) { | ||
870 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bus error writing packet\n", | ||
871 | + __func__); | ||
872 | + emc_set_mista(emc, REG_MISTA_RXBERR); | ||
873 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); | ||
874 | + emc_update_rx_irq(emc); | ||
875 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); | ||
876 | + return len; | ||
877 | + } | ||
878 | + | ||
879 | + trace_npcm7xx_emc_received_packet(len); | ||
880 | + | ||
881 | + /* Note: We've already verified len+4 <= 0xffff. */ | ||
882 | + rx_desc.status_and_length = len; | ||
883 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { | ||
884 | + rx_desc.status_and_length += 4; | ||
885 | + } | ||
886 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXGD; | ||
887 | + emc_set_mista(emc, REG_MISTA_RXGD); | ||
888 | + | ||
889 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_RXINTR) { | ||
890 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXINTR; | ||
891 | + } | ||
892 | + if (long_frame) { | ||
893 | + rx_desc.status_and_length |= RX_DESC_STATUS_PTLE; | ||
894 | + } | ||
895 | + | ||
896 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); | ||
897 | + emc_update_rx_irq(emc); | ||
898 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); | ||
899 | + return len; | ||
900 | +} | ||
901 | + | ||
902 | +static void emc_try_receive_next_packet(NPCM7xxEMCState *emc) | ||
903 | +{ | ||
904 | + if (emc_can_receive(qemu_get_queue(emc->nic))) { | ||
905 | + qemu_flush_queued_packets(qemu_get_queue(emc->nic)); | ||
906 | + } | ||
907 | +} | ||
908 | + | ||
909 | +static uint64_t npcm7xx_emc_read(void *opaque, hwaddr offset, unsigned size) | ||
910 | +{ | ||
911 | + NPCM7xxEMCState *emc = opaque; | ||
912 | + uint32_t reg = offset / sizeof(uint32_t); | ||
913 | + uint32_t result; | ||
914 | + | ||
915 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
916 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
917 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
918 | + __func__, offset); | ||
919 | + return 0; | ||
920 | + } | ||
921 | + | ||
922 | + switch (reg) { | ||
923 | + case REG_MIID: | ||
924 | + /* | ||
925 | + * We don't implement MII. For determinism, always return zero as | ||
926 | + * writes record the last value written for debugging purposes. | ||
927 | + */ | ||
928 | + qemu_log_mask(LOG_UNIMP, "%s: Read of MIID, returning 0\n", __func__); | ||
929 | + result = 0; | ||
930 | + break; | ||
931 | + case REG_TSDR: | ||
932 | + case REG_RSDR: | ||
933 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
934 | + "%s: Read of write-only reg, %s/%d\n", | ||
935 | + __func__, emc_reg_name(reg), reg); | ||
936 | + return 0; | ||
937 | + default: | ||
938 | + result = emc->regs[reg]; | ||
939 | + break; | ||
940 | + } | ||
941 | + | ||
942 | + trace_npcm7xx_emc_reg_read(emc->emc_num, result, emc_reg_name(reg), reg); | ||
943 | + return result; | ||
944 | +} | ||
945 | + | ||
946 | +static void npcm7xx_emc_write(void *opaque, hwaddr offset, | ||
947 | + uint64_t v, unsigned size) | ||
948 | +{ | ||
949 | + NPCM7xxEMCState *emc = opaque; | ||
950 | + uint32_t reg = offset / sizeof(uint32_t); | ||
951 | + uint32_t value = v; | ||
952 | + | ||
953 | + g_assert(size == sizeof(uint32_t)); | ||
954 | + | ||
955 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
956 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
957 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
958 | + __func__, offset); | ||
959 | + return; | ||
960 | + } | ||
961 | + | ||
962 | + trace_npcm7xx_emc_reg_write(emc->emc_num, emc_reg_name(reg), reg, value); | ||
963 | + | ||
964 | + switch (reg) { | ||
965 | + case REG_CAMCMR: | ||
966 | + emc->regs[reg] = value; | ||
967 | + break; | ||
968 | + case REG_CAMEN: | ||
969 | + /* Only CAM0 is supported, don't pretend otherwise. */ | ||
970 | + if (value & ~1) { | ||
971 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
972 | + "%s: Only CAM0 is supported, cannot enable others" | ||
973 | + ": 0x%x\n", | ||
974 | + __func__, value); | ||
975 | + } | ||
976 | + emc->regs[reg] = value & 1; | ||
977 | + break; | ||
978 | + case REG_CAMM_BASE + 0: | ||
979 | + emc->regs[reg] = value; | ||
980 | + emc->conf.macaddr.a[0] = value >> 24; | ||
981 | + emc->conf.macaddr.a[1] = value >> 16; | ||
982 | + emc->conf.macaddr.a[2] = value >> 8; | ||
983 | + emc->conf.macaddr.a[3] = value >> 0; | ||
984 | + break; | ||
985 | + case REG_CAML_BASE + 0: | ||
986 | + emc->regs[reg] = value; | ||
987 | + emc->conf.macaddr.a[4] = value >> 24; | ||
988 | + emc->conf.macaddr.a[5] = value >> 16; | ||
989 | + break; | ||
990 | + case REG_MCMDR: { | ||
991 | + uint32_t prev; | ||
992 | + if (value & REG_MCMDR_SWR) { | ||
993 | + emc_soft_reset(emc); | ||
994 | + /* On h/w the reset happens over multiple cycles. For now KISS. */ | ||
995 | + break; | ||
996 | + } | ||
997 | + prev = emc->regs[reg]; | ||
998 | + emc->regs[reg] = value; | ||
999 | + /* Update tx state. */ | ||
1000 | + if (!(prev & REG_MCMDR_TXON) && | ||
1001 | + (value & REG_MCMDR_TXON)) { | ||
1002 | + emc->regs[REG_CTXDSA] = emc->regs[REG_TXDLSA]; | ||
1003 | + /* | ||
1004 | + * Linux kernel turns TX on with CPU still holding descriptor, | ||
1005 | + * which suggests we should wait for a write to TSDR before trying | ||
1006 | + * to send a packet: so we don't send one here. | ||
1007 | + */ | ||
1008 | + } else if ((prev & REG_MCMDR_TXON) && | ||
1009 | + !(value & REG_MCMDR_TXON)) { | ||
1010 | + emc->regs[REG_MGSTA] |= REG_MGSTA_TXHA; | ||
1011 | + } | ||
1012 | + if (!(value & REG_MCMDR_TXON)) { | ||
1013 | + emc_halt_tx(emc, 0); | ||
1014 | + } | ||
1015 | + /* Update rx state. */ | ||
1016 | + if (!(prev & REG_MCMDR_RXON) && | ||
1017 | + (value & REG_MCMDR_RXON)) { | ||
1018 | + emc->regs[REG_CRXDSA] = emc->regs[REG_RXDLSA]; | ||
1019 | + } else if ((prev & REG_MCMDR_RXON) && | ||
1020 | + !(value & REG_MCMDR_RXON)) { | ||
1021 | + emc->regs[REG_MGSTA] |= REG_MGSTA_RXHA; | ||
1022 | + } | ||
1023 | + if (!(value & REG_MCMDR_RXON)) { | ||
1024 | + emc_halt_rx(emc, 0); | ||
1025 | + } | ||
1026 | + break; | ||
1027 | + } | ||
1028 | + case REG_TXDLSA: | ||
1029 | + case REG_RXDLSA: | ||
1030 | + case REG_DMARFC: | ||
1031 | + case REG_MIID: | ||
1032 | + emc->regs[reg] = value; | ||
1033 | + break; | ||
1034 | + case REG_MIEN: | ||
1035 | + emc->regs[reg] = value; | ||
1036 | + emc_update_irq_from_reg_change(emc); | ||
1037 | + break; | ||
1038 | + case REG_MISTA: | ||
1039 | + /* Clear the bits that have 1 in "value". */ | ||
1040 | + emc->regs[reg] &= ~value; | ||
1041 | + emc_update_irq_from_reg_change(emc); | ||
1042 | + break; | ||
1043 | + case REG_MGSTA: | ||
1044 | + /* Clear the bits that have 1 in "value". */ | ||
1045 | + emc->regs[reg] &= ~value; | ||
1046 | + break; | ||
1047 | + case REG_TSDR: | ||
1048 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_TXON) { | ||
1049 | + emc->tx_active = true; | ||
1050 | + /* Keep trying to send packets until we run out. */ | ||
1051 | + while (emc->tx_active) { | ||
1052 | + emc_try_send_next_packet(emc); | ||
1053 | + } | ||
1054 | + } | ||
1055 | + break; | ||
1056 | + case REG_RSDR: | ||
1057 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_RXON) { | ||
1058 | + emc->rx_active = true; | ||
1059 | + emc_try_receive_next_packet(emc); | ||
1060 | + } | ||
1061 | + break; | ||
1062 | + case REG_MIIDA: | ||
1063 | + emc->regs[reg] = value & ~REG_MIIDA_BUSY; | ||
1064 | + break; | ||
1065 | + case REG_MRPC: | ||
1066 | + case REG_MRPCC: | ||
1067 | + case REG_MREPC: | ||
1068 | + case REG_CTXDSA: | ||
1069 | + case REG_CTXBSA: | ||
1070 | + case REG_CRXDSA: | ||
1071 | + case REG_CRXBSA: | ||
1072 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
1073 | + "%s: Write to read-only reg %s/%d\n", | ||
1074 | + __func__, emc_reg_name(reg), reg); | ||
1075 | + break; | ||
1076 | + default: | ||
1077 | + qemu_log_mask(LOG_UNIMP, "%s: Write to unimplemented reg %s/%d\n", | ||
1078 | + __func__, emc_reg_name(reg), reg); | ||
1079 | + break; | ||
1080 | + } | ||
1081 | +} | ||
1082 | + | ||
1083 | +static const struct MemoryRegionOps npcm7xx_emc_ops = { | ||
1084 | + .read = npcm7xx_emc_read, | ||
1085 | + .write = npcm7xx_emc_write, | ||
1086 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
1087 | + .valid = { | ||
1088 | + .min_access_size = 4, | ||
1089 | + .max_access_size = 4, | ||
1090 | + .unaligned = false, | ||
1091 | + }, | ||
1092 | +}; | 186 | +}; |
1093 | + | 187 | + |
1094 | +static void emc_cleanup(NetClientState *nc) | 188 | /* --- on/off/auto --- */ |
1095 | +{ | 189 | |
1096 | + /* Nothing to do yet. */ | 190 | const PropertyInfo qdev_prop_on_off_auto = { |
1097 | +} | ||
1098 | + | ||
1099 | +static NetClientInfo net_npcm7xx_emc_info = { | ||
1100 | + .type = NET_CLIENT_DRIVER_NIC, | ||
1101 | + .size = sizeof(NICState), | ||
1102 | + .can_receive = emc_can_receive, | ||
1103 | + .receive = emc_receive, | ||
1104 | + .cleanup = emc_cleanup, | ||
1105 | + .link_status_changed = emc_set_link, | ||
1106 | +}; | ||
1107 | + | ||
1108 | +static void npcm7xx_emc_realize(DeviceState *dev, Error **errp) | ||
1109 | +{ | ||
1110 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | ||
1111 | + SysBusDevice *sbd = SYS_BUS_DEVICE(emc); | ||
1112 | + | ||
1113 | + memory_region_init_io(&emc->iomem, OBJECT(emc), &npcm7xx_emc_ops, emc, | ||
1114 | + TYPE_NPCM7XX_EMC, 4 * KiB); | ||
1115 | + sysbus_init_mmio(sbd, &emc->iomem); | ||
1116 | + sysbus_init_irq(sbd, &emc->tx_irq); | ||
1117 | + sysbus_init_irq(sbd, &emc->rx_irq); | ||
1118 | + | ||
1119 | + qemu_macaddr_default_if_unset(&emc->conf.macaddr); | ||
1120 | + emc->nic = qemu_new_nic(&net_npcm7xx_emc_info, &emc->conf, | ||
1121 | + object_get_typename(OBJECT(dev)), dev->id, emc); | ||
1122 | + qemu_format_nic_info_str(qemu_get_queue(emc->nic), emc->conf.macaddr.a); | ||
1123 | +} | ||
1124 | + | ||
1125 | +static void npcm7xx_emc_unrealize(DeviceState *dev) | ||
1126 | +{ | ||
1127 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); | ||
1128 | + | ||
1129 | + qemu_del_nic(emc->nic); | ||
1130 | +} | ||
1131 | + | ||
1132 | +static const VMStateDescription vmstate_npcm7xx_emc = { | ||
1133 | + .name = TYPE_NPCM7XX_EMC, | ||
1134 | + .version_id = 0, | ||
1135 | + .minimum_version_id = 0, | ||
1136 | + .fields = (VMStateField[]) { | ||
1137 | + VMSTATE_UINT8(emc_num, NPCM7xxEMCState), | ||
1138 | + VMSTATE_UINT32_ARRAY(regs, NPCM7xxEMCState, NPCM7XX_NUM_EMC_REGS), | ||
1139 | + VMSTATE_BOOL(tx_active, NPCM7xxEMCState), | ||
1140 | + VMSTATE_BOOL(rx_active, NPCM7xxEMCState), | ||
1141 | + VMSTATE_END_OF_LIST(), | ||
1142 | + }, | ||
1143 | +}; | ||
1144 | + | ||
1145 | +static Property npcm7xx_emc_properties[] = { | ||
1146 | + DEFINE_NIC_PROPERTIES(NPCM7xxEMCState, conf), | ||
1147 | + DEFINE_PROP_END_OF_LIST(), | ||
1148 | +}; | ||
1149 | + | ||
1150 | +static void npcm7xx_emc_class_init(ObjectClass *klass, void *data) | ||
1151 | +{ | ||
1152 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1153 | + | ||
1154 | + set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); | ||
1155 | + dc->desc = "NPCM7xx EMC Controller"; | ||
1156 | + dc->realize = npcm7xx_emc_realize; | ||
1157 | + dc->unrealize = npcm7xx_emc_unrealize; | ||
1158 | + dc->reset = npcm7xx_emc_reset; | ||
1159 | + dc->vmsd = &vmstate_npcm7xx_emc; | ||
1160 | + device_class_set_props(dc, npcm7xx_emc_properties); | ||
1161 | +} | ||
1162 | + | ||
1163 | +static const TypeInfo npcm7xx_emc_info = { | ||
1164 | + .name = TYPE_NPCM7XX_EMC, | ||
1165 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1166 | + .instance_size = sizeof(NPCM7xxEMCState), | ||
1167 | + .class_init = npcm7xx_emc_class_init, | ||
1168 | +}; | ||
1169 | + | ||
1170 | +static void npcm7xx_emc_register_type(void) | ||
1171 | +{ | ||
1172 | + type_register_static(&npcm7xx_emc_info); | ||
1173 | +} | ||
1174 | + | ||
1175 | +type_init(npcm7xx_emc_register_type) | ||
1176 | diff --git a/hw/net/meson.build b/hw/net/meson.build | ||
1177 | index XXXXXXX..XXXXXXX 100644 | ||
1178 | --- a/hw/net/meson.build | ||
1179 | +++ b/hw/net/meson.build | ||
1180 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_I82596_COMMON', if_true: files('i82596.c')) | ||
1181 | softmmu_ss.add(when: 'CONFIG_SUNHME', if_true: files('sunhme.c')) | ||
1182 | softmmu_ss.add(when: 'CONFIG_FTGMAC100', if_true: files('ftgmac100.c')) | ||
1183 | softmmu_ss.add(when: 'CONFIG_SUNGEM', if_true: files('sungem.c')) | ||
1184 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_emc.c')) | ||
1185 | |||
1186 | softmmu_ss.add(when: 'CONFIG_ETRAXFS', if_true: files('etraxfs_eth.c')) | ||
1187 | softmmu_ss.add(when: 'CONFIG_COLDFIRE', if_true: files('mcf_fec.c')) | ||
1188 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
1189 | index XXXXXXX..XXXXXXX 100644 | ||
1190 | --- a/hw/net/trace-events | ||
1191 | +++ b/hw/net/trace-events | ||
1192 | @@ -XXX,XX +XXX,XX @@ imx_fec_receive_last(int last) "rx frame flags 0x%04x" | ||
1193 | imx_enet_receive(size_t size) "len %zu" | ||
1194 | imx_enet_receive_len(uint64_t addr, int len) "rx_bd 0x%"PRIx64" length %d" | ||
1195 | imx_enet_receive_last(int last) "rx frame flags 0x%04x" | ||
1196 | + | ||
1197 | +# npcm7xx_emc.c | ||
1198 | +npcm7xx_emc_reset(int emc_num) "Resetting emc%d" | ||
1199 | +npcm7xx_emc_update_tx_irq(int level) "Setting tx irq to %d" | ||
1200 | +npcm7xx_emc_update_rx_irq(int level) "Setting rx irq to %d" | ||
1201 | +npcm7xx_emc_set_mista(uint32_t flags) "ORing 0x%x into MISTA" | ||
1202 | +npcm7xx_emc_cpu_owned_desc(uint32_t addr) "Can't process cpu-owned descriptor @0x%x" | ||
1203 | +npcm7xx_emc_sent_packet(uint32_t len) "Sent %u byte packet" | ||
1204 | +npcm7xx_emc_tx_done(uint32_t ctxdsa) "TX done, CTXDSA=0x%x" | ||
1205 | +npcm7xx_emc_can_receive(int can_receive) "Can receive: %d" | ||
1206 | +npcm7xx_emc_packet_filtered_out(const char* fail_reason) "Packet filtered out: %s" | ||
1207 | +npcm7xx_emc_packet_dropped(uint32_t len) "%u byte packet dropped" | ||
1208 | +npcm7xx_emc_receiving_packet(uint32_t len) "Receiving %u byte packet" | ||
1209 | +npcm7xx_emc_received_packet(uint32_t len) "Received %u byte packet" | ||
1210 | +npcm7xx_emc_rx_done(uint32_t crxdsa) "RX done, CRXDSA=0x%x" | ||
1211 | +npcm7xx_emc_reg_read(int emc_num, uint32_t result, const char *name, int regno) "emc%d: 0x%x = reg[%s/%d]" | ||
1212 | +npcm7xx_emc_reg_write(int emc_num, const char *name, int regno, uint32_t value) "emc%d: reg[%s/%d] = 0x%x" | ||
1213 | -- | 191 | -- |
1214 | 2.20.1 | 192 | 2.20.1 |
1215 | 193 | ||
1216 | 194 | diff view generated by jsdifflib |
1 | The AN524 has a PL031 RTC, which we have a model of; provide it | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | rather than an unimplemented-device stub. | 2 | |
3 | 3 | This patch implements the PROBE request. At the moment, | |
4 | only THE RESV_MEM property is handled. The first goal is | ||
5 | to report iommu wide reserved regions such as the MSI regions | ||
6 | set by the machine code. On x86 this will be the IOAPIC MSI | ||
7 | region, [0xFEE00000 - 0xFEEFFFFF], on ARM this may be the ITS | ||
8 | doorbell. | ||
9 | |||
10 | In the future we may introduce per device reserved regions. | ||
11 | This will be useful when protecting host assigned devices | ||
12 | which may expose their own reserved regions | ||
13 | |||
14 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
15 | Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
16 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
17 | Message-id: 20200629070404.10969-3-eric.auger@redhat.com | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210215115138.20465-23-peter.maydell@linaro.org | ||
8 | --- | 19 | --- |
9 | hw/arm/mps2-tz.c | 22 ++++++++++++++++++++-- | 20 | include/hw/virtio/virtio-iommu.h | 2 + |
10 | 1 file changed, 20 insertions(+), 2 deletions(-) | 21 | hw/virtio/virtio-iommu.c | 94 ++++++++++++++++++++++++++++++-- |
11 | 22 | hw/virtio/trace-events | 1 + | |
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 23 | 3 files changed, 93 insertions(+), 4 deletions(-) |
24 | |||
25 | diff --git a/include/hw/virtio/virtio-iommu.h b/include/hw/virtio/virtio-iommu.h | ||
13 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/mps2-tz.c | 27 | --- a/include/hw/virtio/virtio-iommu.h |
15 | +++ b/hw/arm/mps2-tz.c | 28 | +++ b/include/hw/virtio/virtio-iommu.h |
29 | @@ -XXX,XX +XXX,XX @@ typedef struct VirtIOIOMMU { | ||
30 | GHashTable *as_by_busptr; | ||
31 | IOMMUPciBus *iommu_pcibus_by_bus_num[PCI_BUS_MAX]; | ||
32 | PCIBus *primary_bus; | ||
33 | + ReservedRegion *reserved_regions; | ||
34 | + uint32_t nb_reserved_regions; | ||
35 | GTree *domains; | ||
36 | QemuMutex mutex; | ||
37 | GTree *endpoints; | ||
38 | diff --git a/hw/virtio/virtio-iommu.c b/hw/virtio/virtio-iommu.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/virtio/virtio-iommu.c | ||
41 | +++ b/hw/virtio/virtio-iommu.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ |
17 | #include "hw/misc/tz-msc.h" | 43 | |
18 | #include "hw/arm/armsse.h" | 44 | /* Max size */ |
19 | #include "hw/dma/pl080.h" | 45 | #define VIOMMU_DEFAULT_QUEUE_SIZE 256 |
20 | +#include "hw/rtc/pl031.h" | 46 | +#define VIOMMU_PROBE_SIZE 512 |
21 | #include "hw/ssi/pl022.h" | 47 | |
22 | #include "hw/i2c/arm_sbcon_i2c.h" | 48 | typedef struct VirtIOIOMMUDomain { |
23 | #include "hw/net/lan9118.h" | 49 | uint32_t id; |
24 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 50 | @@ -XXX,XX +XXX,XX @@ static int virtio_iommu_unmap(VirtIOIOMMU *s, |
25 | UnimplementedDeviceState gpio[4]; | 51 | return ret; |
26 | UnimplementedDeviceState gfx; | ||
27 | UnimplementedDeviceState cldc; | ||
28 | - UnimplementedDeviceState rtc; | ||
29 | UnimplementedDeviceState usb; | ||
30 | + PL031State rtc; | ||
31 | PL080State dma[4]; | ||
32 | TZMSC msc[4]; | ||
33 | CMSDKAPBUART uart[6]; | ||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
35 | return sysbus_mmio_get_region(s, 0); | ||
36 | } | 52 | } |
37 | 53 | ||
38 | +static MemoryRegion *make_rtc(MPS2TZMachineState *mms, void *opaque, | 54 | +static ssize_t virtio_iommu_fill_resv_mem_prop(VirtIOIOMMU *s, uint32_t ep, |
39 | + const char *name, hwaddr size, | 55 | + uint8_t *buf, size_t free) |
40 | + const int *irqs) | ||
41 | +{ | 56 | +{ |
42 | + PL031State *pl031 = opaque; | 57 | + struct virtio_iommu_probe_resv_mem prop = {}; |
43 | + SysBusDevice *s; | 58 | + size_t size = sizeof(prop), length = size - sizeof(prop.head), total; |
44 | + | 59 | + int i; |
45 | + object_initialize_child(OBJECT(mms), name, pl031, TYPE_PL031); | 60 | + |
46 | + s = SYS_BUS_DEVICE(pl031); | 61 | + total = size * s->nb_reserved_regions; |
47 | + sysbus_realize(s, &error_fatal); | 62 | + |
48 | + /* | 63 | + if (total > free) { |
49 | + * The board docs don't give an IRQ number for the PL031, so | 64 | + return -ENOSPC; |
50 | + * presumably it is not connected. | 65 | + } |
51 | + */ | 66 | + |
52 | + return sysbus_mmio_get_region(s, 0); | 67 | + for (i = 0; i < s->nb_reserved_regions; i++) { |
68 | + unsigned subtype = s->reserved_regions[i].type; | ||
69 | + | ||
70 | + assert(subtype == VIRTIO_IOMMU_RESV_MEM_T_RESERVED || | ||
71 | + subtype == VIRTIO_IOMMU_RESV_MEM_T_MSI); | ||
72 | + prop.head.type = cpu_to_le16(VIRTIO_IOMMU_PROBE_T_RESV_MEM); | ||
73 | + prop.head.length = cpu_to_le16(length); | ||
74 | + prop.subtype = subtype; | ||
75 | + prop.start = cpu_to_le64(s->reserved_regions[i].low); | ||
76 | + prop.end = cpu_to_le64(s->reserved_regions[i].high); | ||
77 | + | ||
78 | + memcpy(buf, &prop, size); | ||
79 | + | ||
80 | + trace_virtio_iommu_fill_resv_property(ep, prop.subtype, | ||
81 | + prop.start, prop.end); | ||
82 | + buf += size; | ||
83 | + } | ||
84 | + return total; | ||
53 | +} | 85 | +} |
54 | + | 86 | + |
55 | static void create_non_mpc_ram(MPS2TZMachineState *mms) | 87 | +/** |
88 | + * virtio_iommu_probe - Fill the probe request buffer with | ||
89 | + * the properties the device is able to return | ||
90 | + */ | ||
91 | +static int virtio_iommu_probe(VirtIOIOMMU *s, | ||
92 | + struct virtio_iommu_req_probe *req, | ||
93 | + uint8_t *buf) | ||
94 | +{ | ||
95 | + uint32_t ep_id = le32_to_cpu(req->endpoint); | ||
96 | + size_t free = VIOMMU_PROBE_SIZE; | ||
97 | + ssize_t count; | ||
98 | + | ||
99 | + if (!virtio_iommu_mr(s, ep_id)) { | ||
100 | + return VIRTIO_IOMMU_S_NOENT; | ||
101 | + } | ||
102 | + | ||
103 | + count = virtio_iommu_fill_resv_mem_prop(s, ep_id, buf, free); | ||
104 | + if (count < 0) { | ||
105 | + return VIRTIO_IOMMU_S_INVAL; | ||
106 | + } | ||
107 | + buf += count; | ||
108 | + free -= count; | ||
109 | + | ||
110 | + return VIRTIO_IOMMU_S_OK; | ||
111 | +} | ||
112 | + | ||
113 | static int virtio_iommu_iov_to_req(struct iovec *iov, | ||
114 | unsigned int iov_cnt, | ||
115 | void *req, size_t req_sz) | ||
116 | @@ -XXX,XX +XXX,XX @@ virtio_iommu_handle_req(detach) | ||
117 | virtio_iommu_handle_req(map) | ||
118 | virtio_iommu_handle_req(unmap) | ||
119 | |||
120 | +static int virtio_iommu_handle_probe(VirtIOIOMMU *s, | ||
121 | + struct iovec *iov, | ||
122 | + unsigned int iov_cnt, | ||
123 | + uint8_t *buf) | ||
124 | +{ | ||
125 | + struct virtio_iommu_req_probe req; | ||
126 | + int ret = virtio_iommu_iov_to_req(iov, iov_cnt, &req, sizeof(req)); | ||
127 | + | ||
128 | + return ret ? ret : virtio_iommu_probe(s, &req, buf); | ||
129 | +} | ||
130 | + | ||
131 | static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq) | ||
56 | { | 132 | { |
57 | /* | 133 | VirtIOIOMMU *s = VIRTIO_IOMMU(vdev); |
58 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 134 | struct virtio_iommu_req_head head; |
59 | 135 | struct virtio_iommu_req_tail tail = {}; | |
60 | { /* port 9 reserved */ }, | 136 | + size_t output_size = sizeof(tail), sz; |
61 | { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, | 137 | VirtQueueElement *elem; |
62 | - { "rtc", make_unimp_dev, &mms->rtc, 0x4130b000, 0x1000 }, | 138 | unsigned int iov_cnt; |
63 | + { "rtc", make_rtc, &mms->rtc, 0x4130b000, 0x1000 }, | 139 | struct iovec *iov; |
64 | }, | 140 | - size_t sz; |
65 | }, { | 141 | + void *buf = NULL; |
66 | .name = "ahb_ppcexp0", | 142 | |
143 | for (;;) { | ||
144 | elem = virtqueue_pop(vq, sizeof(VirtQueueElement)); | ||
145 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq) | ||
146 | case VIRTIO_IOMMU_T_UNMAP: | ||
147 | tail.status = virtio_iommu_handle_unmap(s, iov, iov_cnt); | ||
148 | break; | ||
149 | + case VIRTIO_IOMMU_T_PROBE: | ||
150 | + { | ||
151 | + struct virtio_iommu_req_tail *ptail; | ||
152 | + | ||
153 | + output_size = s->config.probe_size + sizeof(tail); | ||
154 | + buf = g_malloc0(output_size); | ||
155 | + | ||
156 | + ptail = (struct virtio_iommu_req_tail *) | ||
157 | + (buf + s->config.probe_size); | ||
158 | + ptail->status = virtio_iommu_handle_probe(s, iov, iov_cnt, buf); | ||
159 | + } | ||
160 | default: | ||
161 | tail.status = VIRTIO_IOMMU_S_UNSUPP; | ||
162 | } | ||
163 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq) | ||
164 | |||
165 | out: | ||
166 | sz = iov_from_buf(elem->in_sg, elem->in_num, 0, | ||
167 | - &tail, sizeof(tail)); | ||
168 | - assert(sz == sizeof(tail)); | ||
169 | + buf ? buf : &tail, output_size); | ||
170 | + assert(sz == output_size); | ||
171 | |||
172 | - virtqueue_push(vq, elem, sizeof(tail)); | ||
173 | + virtqueue_push(vq, elem, sz); | ||
174 | virtio_notify(vdev, vq); | ||
175 | g_free(elem); | ||
176 | + g_free(buf); | ||
177 | } | ||
178 | } | ||
179 | |||
180 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_device_realize(DeviceState *dev, Error **errp) | ||
181 | s->config.page_size_mask = TARGET_PAGE_MASK; | ||
182 | s->config.input_range.end = -1UL; | ||
183 | s->config.domain_range.end = 32; | ||
184 | + s->config.probe_size = VIOMMU_PROBE_SIZE; | ||
185 | |||
186 | virtio_add_feature(&s->features, VIRTIO_RING_F_EVENT_IDX); | ||
187 | virtio_add_feature(&s->features, VIRTIO_RING_F_INDIRECT_DESC); | ||
188 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_device_realize(DeviceState *dev, Error **errp) | ||
189 | virtio_add_feature(&s->features, VIRTIO_IOMMU_F_MAP_UNMAP); | ||
190 | virtio_add_feature(&s->features, VIRTIO_IOMMU_F_BYPASS); | ||
191 | virtio_add_feature(&s->features, VIRTIO_IOMMU_F_MMIO); | ||
192 | + virtio_add_feature(&s->features, VIRTIO_IOMMU_F_PROBE); | ||
193 | |||
194 | qemu_mutex_init(&s->mutex); | ||
195 | |||
196 | diff --git a/hw/virtio/trace-events b/hw/virtio/trace-events | ||
197 | index XXXXXXX..XXXXXXX 100644 | ||
198 | --- a/hw/virtio/trace-events | ||
199 | +++ b/hw/virtio/trace-events | ||
200 | @@ -XXX,XX +XXX,XX @@ virtio_iommu_get_domain(uint32_t domain_id) "Alloc domain=%d" | ||
201 | virtio_iommu_put_domain(uint32_t domain_id) "Free domain=%d" | ||
202 | virtio_iommu_translate_out(uint64_t virt_addr, uint64_t phys_addr, uint32_t sid) "0x%"PRIx64" -> 0x%"PRIx64 " for sid=%d" | ||
203 | virtio_iommu_report_fault(uint8_t reason, uint32_t flags, uint32_t endpoint, uint64_t addr) "FAULT reason=%d flags=%d endpoint=%d address =0x%"PRIx64 | ||
204 | +virtio_iommu_fill_resv_property(uint32_t devid, uint8_t subtype, uint64_t start, uint64_t end) "dev= %d, type=%d start=0x%"PRIx64" end=0x%"PRIx64 | ||
67 | -- | 205 | -- |
68 | 2.20.1 | 206 | 2.20.1 |
69 | 207 | ||
70 | 208 | diff view generated by jsdifflib |
1 | From: Doug Evans <dje@google.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This is a 10/100 ethernet device that has several features. | 3 | When translating an address we need to check if it belongs to |
4 | Only the ones needed by the Linux driver have been implemented. | 4 | a reserved virtual address range. If it does, there are 2 cases: |
5 | See npcm7xx_emc.c for a list of unimplemented features. | ||
6 | 5 | ||
7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 6 | - it belongs to a RESERVED region: the guest should neither use |
8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | 7 | this address in a MAP not instruct the end-point to DMA on |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | them. We report an error |
10 | Signed-off-by: Doug Evans <dje@google.com> | 9 | |
11 | Message-id: 20210218212453.831406-3-dje@google.com | 10 | - It belongs to an MSI region: we bypass the translation. |
11 | |||
12 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
13 | Reviewed-by: Peter Xu <peterx@redhat.com> | ||
14 | Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
15 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
16 | Message-id: 20200629070404.10969-4-eric.auger@redhat.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 18 | --- |
14 | docs/system/arm/nuvoton.rst | 3 ++- | 19 | hw/virtio/virtio-iommu.c | 20 ++++++++++++++++++++ |
15 | include/hw/arm/npcm7xx.h | 2 ++ | 20 | 1 file changed, 20 insertions(+) |
16 | hw/arm/npcm7xx.c | 50 +++++++++++++++++++++++++++++++++++-- | ||
17 | 3 files changed, 52 insertions(+), 3 deletions(-) | ||
18 | 21 | ||
19 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst | 22 | diff --git a/hw/virtio/virtio-iommu.c b/hw/virtio/virtio-iommu.c |
20 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/docs/system/arm/nuvoton.rst | 24 | --- a/hw/virtio/virtio-iommu.c |
22 | +++ b/docs/system/arm/nuvoton.rst | 25 | +++ b/hw/virtio/virtio-iommu.c |
23 | @@ -XXX,XX +XXX,XX @@ Supported devices | 26 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry virtio_iommu_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
24 | * Analog to Digital Converter (ADC) | 27 | uint32_t sid, flags; |
25 | * Pulse Width Modulation (PWM) | 28 | bool bypass_allowed; |
26 | * SMBus controller (SMBF) | 29 | bool found; |
27 | + * Ethernet controller (EMC) | 30 | + int i; |
28 | 31 | ||
29 | Missing devices | 32 | interval.low = addr; |
30 | --------------- | 33 | interval.high = addr + 1; |
31 | @@ -XXX,XX +XXX,XX @@ Missing devices | 34 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry virtio_iommu_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
32 | * Shared memory (SHM) | 35 | goto unlock; |
33 | * eSPI slave interface | 36 | } |
34 | 37 | ||
35 | - * Ethernet controllers (GMAC and EMC) | 38 | + for (i = 0; i < s->nb_reserved_regions; i++) { |
36 | + * Ethernet controller (GMAC) | 39 | + ReservedRegion *reg = &s->reserved_regions[i]; |
37 | * USB device (USBD) | ||
38 | * Peripheral SPI controller (PSPI) | ||
39 | * SD/MMC host | ||
40 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/include/hw/arm/npcm7xx.h | ||
43 | +++ b/include/hw/arm/npcm7xx.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | #include "hw/misc/npcm7xx_gcr.h" | ||
46 | #include "hw/misc/npcm7xx_pwm.h" | ||
47 | #include "hw/misc/npcm7xx_rng.h" | ||
48 | +#include "hw/net/npcm7xx_emc.h" | ||
49 | #include "hw/nvram/npcm7xx_otp.h" | ||
50 | #include "hw/timer/npcm7xx_timer.h" | ||
51 | #include "hw/ssi/npcm7xx_fiu.h" | ||
52 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
53 | EHCISysBusState ehci; | ||
54 | OHCISysBusState ohci; | ||
55 | NPCM7xxFIUState fiu[2]; | ||
56 | + NPCM7xxEMCState emc[2]; | ||
57 | } NPCM7xxState; | ||
58 | |||
59 | #define TYPE_NPCM7XX "npcm7xx" | ||
60 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/hw/arm/npcm7xx.c | ||
63 | +++ b/hw/arm/npcm7xx.c | ||
64 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
65 | NPCM7XX_UART1_IRQ, | ||
66 | NPCM7XX_UART2_IRQ, | ||
67 | NPCM7XX_UART3_IRQ, | ||
68 | + NPCM7XX_EMC1RX_IRQ = 15, | ||
69 | + NPCM7XX_EMC1TX_IRQ, | ||
70 | NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */ | ||
71 | NPCM7XX_TIMER1_IRQ, | ||
72 | NPCM7XX_TIMER2_IRQ, | ||
73 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
74 | NPCM7XX_SMBUS15_IRQ, | ||
75 | NPCM7XX_PWM0_IRQ = 93, /* PWM module 0 */ | ||
76 | NPCM7XX_PWM1_IRQ, /* PWM module 1 */ | ||
77 | + NPCM7XX_EMC2RX_IRQ = 114, | ||
78 | + NPCM7XX_EMC2TX_IRQ, | ||
79 | NPCM7XX_GPIO0_IRQ = 116, | ||
80 | NPCM7XX_GPIO1_IRQ, | ||
81 | NPCM7XX_GPIO2_IRQ, | ||
82 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_smbus_addr[] = { | ||
83 | 0xf008f000, | ||
84 | }; | ||
85 | |||
86 | +/* Register base address for each EMC Module */ | ||
87 | +static const hwaddr npcm7xx_emc_addr[] = { | ||
88 | + 0xf0825000, | ||
89 | + 0xf0826000, | ||
90 | +}; | ||
91 | + | 40 | + |
92 | static const struct { | 41 | + if (addr >= reg->low && addr <= reg->high) { |
93 | hwaddr regs_addr; | 42 | + switch (reg->type) { |
94 | uint32_t unconnected_pins; | 43 | + case VIRTIO_IOMMU_RESV_MEM_T_MSI: |
95 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | 44 | + entry.perm = flag; |
96 | for (i = 0; i < ARRAY_SIZE(s->pwm); i++) { | 45 | + break; |
97 | object_initialize_child(obj, "pwm[*]", &s->pwm[i], TYPE_NPCM7XX_PWM); | 46 | + case VIRTIO_IOMMU_RESV_MEM_T_RESERVED: |
98 | } | 47 | + default: |
99 | + | 48 | + virtio_iommu_report_fault(s, VIRTIO_IOMMU_FAULT_R_MAPPING, |
100 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { | 49 | + VIRTIO_IOMMU_FAULT_F_ADDRESS, |
101 | + object_initialize_child(obj, "emc[*]", &s->emc[i], TYPE_NPCM7XX_EMC); | 50 | + sid, addr); |
102 | + } | 51 | + break; |
103 | } | 52 | + } |
104 | 53 | + goto unlock; | |
105 | static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
106 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
107 | sysbus_connect_irq(sbd, i, npcm7xx_irq(s, NPCM7XX_PWM0_IRQ + i)); | ||
108 | } | ||
109 | |||
110 | + /* | ||
111 | + * EMC Modules. Cannot fail. | ||
112 | + * The mapping of the device to its netdev backend works as follows: | ||
113 | + * emc[i] = nd_table[i] | ||
114 | + * This works around the inability to specify the netdev property for the | ||
115 | + * emc device: it's not pluggable and thus the -device option can't be | ||
116 | + * used. | ||
117 | + */ | ||
118 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_emc_addr) != ARRAY_SIZE(s->emc)); | ||
119 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(s->emc) != 2); | ||
120 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { | ||
121 | + s->emc[i].emc_num = i; | ||
122 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->emc[i]); | ||
123 | + if (nd_table[i].used) { | ||
124 | + qemu_check_nic_model(&nd_table[i], TYPE_NPCM7XX_EMC); | ||
125 | + qdev_set_nic_properties(DEVICE(sbd), &nd_table[i]); | ||
126 | + } | 54 | + } |
127 | + /* | ||
128 | + * The device exists regardless of whether it's connected to a QEMU | ||
129 | + * netdev backend. So always instantiate it even if there is no | ||
130 | + * backend. | ||
131 | + */ | ||
132 | + sysbus_realize(sbd, &error_abort); | ||
133 | + sysbus_mmio_map(sbd, 0, npcm7xx_emc_addr[i]); | ||
134 | + int tx_irq = i == 0 ? NPCM7XX_EMC1TX_IRQ : NPCM7XX_EMC2TX_IRQ; | ||
135 | + int rx_irq = i == 0 ? NPCM7XX_EMC1RX_IRQ : NPCM7XX_EMC2RX_IRQ; | ||
136 | + /* | ||
137 | + * N.B. The values for the second argument sysbus_connect_irq are | ||
138 | + * chosen to match the registration order in npcm7xx_emc_realize. | ||
139 | + */ | ||
140 | + sysbus_connect_irq(sbd, 0, npcm7xx_irq(s, tx_irq)); | ||
141 | + sysbus_connect_irq(sbd, 1, npcm7xx_irq(s, rx_irq)); | ||
142 | + } | 55 | + } |
143 | + | 56 | + |
144 | /* | 57 | if (!ep->domain) { |
145 | * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects | 58 | if (!bypass_allowed) { |
146 | * specified, but this is a programming error. | 59 | error_report_once("%s %02x:%02x.%01x not attached to any domain", |
147 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
148 | create_unimplemented_device("npcm7xx.vcd", 0xf0810000, 64 * KiB); | ||
149 | create_unimplemented_device("npcm7xx.ece", 0xf0820000, 8 * KiB); | ||
150 | create_unimplemented_device("npcm7xx.vdma", 0xf0822000, 8 * KiB); | ||
151 | - create_unimplemented_device("npcm7xx.emc1", 0xf0825000, 4 * KiB); | ||
152 | - create_unimplemented_device("npcm7xx.emc2", 0xf0826000, 4 * KiB); | ||
153 | create_unimplemented_device("npcm7xx.usbd[0]", 0xf0830000, 4 * KiB); | ||
154 | create_unimplemented_device("npcm7xx.usbd[1]", 0xf0831000, 4 * KiB); | ||
155 | create_unimplemented_device("npcm7xx.usbd[2]", 0xf0832000, 4 * KiB); | ||
156 | -- | 60 | -- |
157 | 2.20.1 | 61 | 2.20.1 |
158 | 62 | ||
159 | 63 | diff view generated by jsdifflib |
1 | The AN505 and AN521 have the same layout of RAM; the AN524 does not. | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | Replace the current hard-coding of where the RAM is and which parts | ||
3 | of it are behind which MPCs with a data-driven approach. | ||
4 | 2 | ||
3 | The machine may need to pass reserved regions to the | ||
4 | virtio-iommu-pci device (such as the MSI window on x86 | ||
5 | or the MSI doorbells on ARM). | ||
6 | |||
7 | So let's add an array of Interval properties. | ||
8 | |||
9 | Note: if some reserved regions are already set by the | ||
10 | machine code - which should be the case in general -, | ||
11 | the length of the property array is already set and | ||
12 | prevents the end-user from modifying them. For example, | ||
13 | attempting to use: | ||
14 | |||
15 | -device virtio-iommu-pci,\ | ||
16 | len-reserved-regions=1,reserved-regions[0]=0xfee00000:0xfeefffff:1 | ||
17 | |||
18 | would result in the following error message: | ||
19 | |||
20 | qemu-system-aarch64: -device virtio-iommu-pci,addr=0xa, | ||
21 | len-reserved-regions=1,reserved-regions[0]=0xfee00000:0xfeefffff:1: | ||
22 | array size property len-reserved-regions may not be set more than once | ||
23 | |||
24 | Otherwise, for example, adding two reserved regions is achieved | ||
25 | using the following options: | ||
26 | |||
27 | -device virtio-iommu-pci,addr=0xa,len-reserved-regions=2,\ | ||
28 | reserved-regions[0]=0xfee00000:0xfeefffff:1,\ | ||
29 | reserved-regions[1]=0x1000000:100ffff:1 | ||
30 | |||
31 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
32 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
33 | Reviewed-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
34 | Reviewed-by: Peter Xu <peterx@redhat.com> | ||
35 | Message-id: 20200629070404.10969-5-eric.auger@redhat.com | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 36 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210215115138.20465-17-peter.maydell@linaro.org | ||
8 | --- | 37 | --- |
9 | hw/arm/mps2-tz.c | 175 +++++++++++++++++++++++++++++++++++++---------- | 38 | hw/virtio/virtio-iommu-pci.c | 11 +++++++++++ |
10 | 1 file changed, 138 insertions(+), 37 deletions(-) | 39 | 1 file changed, 11 insertions(+) |
11 | 40 | ||
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 41 | diff --git a/hw/virtio/virtio-iommu-pci.c b/hw/virtio/virtio-iommu-pci.c |
13 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/arm/mps2-tz.c | 43 | --- a/hw/virtio/virtio-iommu-pci.c |
15 | +++ b/hw/arm/mps2-tz.c | 44 | +++ b/hw/virtio/virtio-iommu-pci.c |
16 | @@ -XXX,XX +XXX,XX @@ | 45 | @@ -XXX,XX +XXX,XX @@ struct VirtIOIOMMUPCI { |
17 | #include "qom/object.h" | 46 | |
18 | 47 | static Property virtio_iommu_pci_properties[] = { | |
19 | #define MPS2TZ_NUMIRQ_MAX 92 | 48 | DEFINE_PROP_UINT32("class", VirtIOPCIProxy, class_code, 0), |
20 | +#define MPS2TZ_RAM_MAX 4 | 49 | + DEFINE_PROP_ARRAY("reserved-regions", VirtIOIOMMUPCI, |
21 | 50 | + vdev.nb_reserved_regions, vdev.reserved_regions, | |
22 | typedef enum MPS2TZFPGAType { | 51 | + qdev_prop_reserved_region, ReservedRegion), |
23 | FPGA_AN505, | 52 | DEFINE_PROP_END_OF_LIST(), |
24 | FPGA_AN521, | ||
25 | } MPS2TZFPGAType; | ||
26 | |||
27 | +/* | ||
28 | + * Define the layout of RAM in a board, including which parts are | ||
29 | + * behind which MPCs. | ||
30 | + * mrindex specifies the index into mms->ram[] to use for the backing RAM; | ||
31 | + * -1 means "use the system RAM". | ||
32 | + */ | ||
33 | +typedef struct RAMInfo { | ||
34 | + const char *name; | ||
35 | + uint32_t base; | ||
36 | + uint32_t size; | ||
37 | + int mpc; /* MPC number, -1 for "not behind an MPC" */ | ||
38 | + int mrindex; | ||
39 | + int flags; | ||
40 | +} RAMInfo; | ||
41 | + | ||
42 | +/* | ||
43 | + * Flag values: | ||
44 | + * IS_ALIAS: this RAM area is an alias to the upstream end of the | ||
45 | + * MPC specified by its .mpc value | ||
46 | + */ | ||
47 | +#define IS_ALIAS 1 | ||
48 | + | ||
49 | struct MPS2TZMachineClass { | ||
50 | MachineClass parent; | ||
51 | MPS2TZFPGAType fpga_type; | ||
52 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
53 | uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | ||
54 | bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | ||
55 | int numirq; /* Number of external interrupts */ | ||
56 | + const RAMInfo *raminfo; | ||
57 | const char *armsse_type; | ||
58 | }; | 53 | }; |
59 | 54 | ||
60 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 55 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_pci_realize(VirtIOPCIProxy *vpci_dev, Error **errp) |
61 | MachineState parent; | 56 | { |
62 | 57 | VirtIOIOMMUPCI *dev = VIRTIO_IOMMU_PCI(vpci_dev); | |
63 | ARMSSE iotkit; | 58 | DeviceState *vdev = DEVICE(&dev->vdev); |
64 | - MemoryRegion ssram[3]; | 59 | + VirtIOIOMMU *s = VIRTIO_IOMMU(vdev); |
65 | - MemoryRegion ssram1_m; | 60 | |
66 | + MemoryRegion ram[MPS2TZ_RAM_MAX]; | 61 | if (!qdev_get_machine_hotplug_handler(DEVICE(vpci_dev))) { |
67 | MPS2SCC scc; | 62 | MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine()); |
68 | MPS2FPGAIO fpgaio; | 63 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_pci_realize(VirtIOPCIProxy *vpci_dev, Error **errp) |
69 | TZPPC ppc[5]; | 64 | "-no-acpi\n"); |
70 | - TZMPC ssram_mpc[3]; | 65 | return; |
71 | + TZMPC mpc[3]; | 66 | } |
72 | PL022State spi[5]; | 67 | + for (int i = 0; i < s->nb_reserved_regions; i++) { |
73 | ArmSbconI2CState i2c[4]; | 68 | + if (s->reserved_regions[i].type != VIRTIO_IOMMU_RESV_MEM_T_RESERVED && |
74 | UnimplementedDeviceState i2s_audio; | 69 | + s->reserved_regions[i].type != VIRTIO_IOMMU_RESV_MEM_T_MSI) { |
75 | @@ -XXX,XX +XXX,XX @@ static const uint32_t an505_oscclk[] = { | 70 | + error_setg(errp, "reserved region %d has an invalid type", i); |
76 | 25000000, | 71 | + error_append_hint(errp, "Valid values are 0 and 1\n"); |
77 | }; | ||
78 | |||
79 | +static const RAMInfo an505_raminfo[] = { { | ||
80 | + .name = "ssram-0", | ||
81 | + .base = 0x00000000, | ||
82 | + .size = 0x00400000, | ||
83 | + .mpc = 0, | ||
84 | + .mrindex = 0, | ||
85 | + }, { | ||
86 | + .name = "ssram-1", | ||
87 | + .base = 0x28000000, | ||
88 | + .size = 0x00200000, | ||
89 | + .mpc = 1, | ||
90 | + .mrindex = 1, | ||
91 | + }, { | ||
92 | + .name = "ssram-2", | ||
93 | + .base = 0x28200000, | ||
94 | + .size = 0x00200000, | ||
95 | + .mpc = 2, | ||
96 | + .mrindex = 2, | ||
97 | + }, { | ||
98 | + .name = "ssram-0-alias", | ||
99 | + .base = 0x00400000, | ||
100 | + .size = 0x00400000, | ||
101 | + .mpc = 0, | ||
102 | + .mrindex = 3, | ||
103 | + .flags = IS_ALIAS, | ||
104 | + }, { | ||
105 | + /* Use the largest bit of contiguous RAM as our "system memory" */ | ||
106 | + .name = "mps.ram", | ||
107 | + .base = 0x80000000, | ||
108 | + .size = 16 * MiB, | ||
109 | + .mpc = -1, | ||
110 | + .mrindex = -1, | ||
111 | + }, { | ||
112 | + .name = NULL, | ||
113 | + }, | ||
114 | +}; | ||
115 | + | ||
116 | +static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) | ||
117 | +{ | ||
118 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
119 | + const RAMInfo *p; | ||
120 | + | ||
121 | + for (p = mmc->raminfo; p->name; p++) { | ||
122 | + if (p->mpc == mpc && !(p->flags & IS_ALIAS)) { | ||
123 | + return p; | ||
124 | + } | 72 | + } |
125 | + } | 73 | + } |
126 | + /* if raminfo array doesn't have an entry for each MPC this is a bug */ | 74 | object_property_set_link(OBJECT(dev), |
127 | + g_assert_not_reached(); | 75 | OBJECT(pci_get_bus(&vpci_dev->pci_dev)), |
128 | +} | 76 | "primary-bus", &error_abort); |
129 | + | ||
130 | +static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | ||
131 | + const RAMInfo *raminfo) | ||
132 | +{ | ||
133 | + /* Return an initialized MemoryRegion for the RAMInfo. */ | ||
134 | + MemoryRegion *ram; | ||
135 | + | ||
136 | + if (raminfo->mrindex < 0) { | ||
137 | + /* Means this RAMInfo is for QEMU's "system memory" */ | ||
138 | + MachineState *machine = MACHINE(mms); | ||
139 | + return machine->ram; | ||
140 | + } | ||
141 | + | ||
142 | + assert(raminfo->mrindex < MPS2TZ_RAM_MAX); | ||
143 | + ram = &mms->ram[raminfo->mrindex]; | ||
144 | + | ||
145 | + memory_region_init_ram(ram, NULL, raminfo->name, | ||
146 | + raminfo->size, &error_fatal); | ||
147 | + return ram; | ||
148 | +} | ||
149 | + | ||
150 | /* Create an alias of an entire original MemoryRegion @orig | ||
151 | * located at @base in the memory map. | ||
152 | */ | ||
153 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
154 | const int *irqs) | ||
155 | { | ||
156 | TZMPC *mpc = opaque; | ||
157 | - int i = mpc - &mms->ssram_mpc[0]; | ||
158 | - MemoryRegion *ssram = &mms->ssram[i]; | ||
159 | + int i = mpc - &mms->mpc[0]; | ||
160 | MemoryRegion *upstream; | ||
161 | - char *mpcname = g_strdup_printf("%s-mpc", name); | ||
162 | - static uint32_t ramsize[] = { 0x00400000, 0x00200000, 0x00200000 }; | ||
163 | - static uint32_t rambase[] = { 0x00000000, 0x28000000, 0x28200000 }; | ||
164 | + const RAMInfo *raminfo = find_raminfo_for_mpc(mms, i); | ||
165 | + MemoryRegion *ram = mr_for_raminfo(mms, raminfo); | ||
166 | |||
167 | - memory_region_init_ram(ssram, NULL, name, ramsize[i], &error_fatal); | ||
168 | - | ||
169 | - object_initialize_child(OBJECT(mms), mpcname, mpc, TYPE_TZ_MPC); | ||
170 | - object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ssram), | ||
171 | + object_initialize_child(OBJECT(mms), name, mpc, TYPE_TZ_MPC); | ||
172 | + object_property_set_link(OBJECT(mpc), "downstream", OBJECT(ram), | ||
173 | &error_fatal); | ||
174 | sysbus_realize(SYS_BUS_DEVICE(mpc), &error_fatal); | ||
175 | /* Map the upstream end of the MPC into system memory */ | ||
176 | upstream = sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 1); | ||
177 | - memory_region_add_subregion(get_system_memory(), rambase[i], upstream); | ||
178 | + memory_region_add_subregion(get_system_memory(), raminfo->base, upstream); | ||
179 | /* and connect its interrupt to the IoTKit */ | ||
180 | qdev_connect_gpio_out_named(DEVICE(mpc), "irq", 0, | ||
181 | qdev_get_gpio_in_named(DEVICE(&mms->iotkit), | ||
182 | "mpcexp_status", i)); | ||
183 | |||
184 | - /* The first SSRAM is a special case as it has an alias; accesses to | ||
185 | - * the alias region at 0x00400000 must also go to the MPC upstream. | ||
186 | - */ | ||
187 | - if (i == 0) { | ||
188 | - make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", upstream, 0x00400000); | ||
189 | - } | ||
190 | - | ||
191 | - g_free(mpcname); | ||
192 | /* Return the register interface MR for our caller to map behind the PPC */ | ||
193 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(mpc), 0); | ||
194 | } | ||
195 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
196 | return sysbus_mmio_get_region(s, 0); | ||
197 | } | ||
198 | |||
199 | +static void create_non_mpc_ram(MPS2TZMachineState *mms) | ||
200 | +{ | ||
201 | + /* | ||
202 | + * Handle the RAMs which are either not behind MPCs or which are | ||
203 | + * aliases to another MPC. | ||
204 | + */ | ||
205 | + const RAMInfo *p; | ||
206 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
207 | + | ||
208 | + for (p = mmc->raminfo; p->name; p++) { | ||
209 | + if (p->flags & IS_ALIAS) { | ||
210 | + SysBusDevice *mpc_sbd = SYS_BUS_DEVICE(&mms->mpc[p->mpc]); | ||
211 | + MemoryRegion *upstream = sysbus_mmio_get_region(mpc_sbd, 1); | ||
212 | + make_ram_alias(&mms->ram[p->mrindex], p->name, upstream, p->base); | ||
213 | + } else if (p->mpc == -1) { | ||
214 | + /* RAM not behind an MPC */ | ||
215 | + MemoryRegion *mr = mr_for_raminfo(mms, p); | ||
216 | + memory_region_add_subregion(get_system_memory(), p->base, mr); | ||
217 | + } | ||
218 | + } | ||
219 | +} | ||
220 | + | ||
221 | static void mps2tz_common_init(MachineState *machine) | ||
222 | { | ||
223 | MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | ||
224 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
225 | qdev_connect_gpio_out_named(iotkitdev, "sec_resp_cfg", 0, | ||
226 | qdev_get_gpio_in(dev_splitter, 0)); | ||
227 | |||
228 | - /* The IoTKit sets up much of the memory layout, including | ||
229 | + /* | ||
230 | + * The IoTKit sets up much of the memory layout, including | ||
231 | * the aliases between secure and non-secure regions in the | ||
232 | - * address space. The FPGA itself contains: | ||
233 | - * | ||
234 | - * 0x00000000..0x003fffff SSRAM1 | ||
235 | - * 0x00400000..0x007fffff alias of SSRAM1 | ||
236 | - * 0x28000000..0x283fffff 4MB SSRAM2 + SSRAM3 | ||
237 | - * 0x40100000..0x4fffffff AHB Master Expansion 1 interface devices | ||
238 | - * 0x80000000..0x80ffffff 16MB PSRAM | ||
239 | - */ | ||
240 | - | ||
241 | - /* The FPGA images have an odd combination of different RAMs, | ||
242 | + * address space, and also most of the devices in the system. | ||
243 | + * The FPGA itself contains various RAMs and some additional devices. | ||
244 | + * The FPGA images have an odd combination of different RAMs, | ||
245 | * because in hardware they are different implementations and | ||
246 | * connected to different buses, giving varying performance/size | ||
247 | * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily | ||
248 | - * call the 16MB our "system memory", as it's the largest lump. | ||
249 | + * call the largest lump our "system memory". | ||
250 | */ | ||
251 | - memory_region_add_subregion(system_memory, 0x80000000, machine->ram); | ||
252 | |||
253 | /* | ||
254 | * The overflow IRQs for all UARTs are ORed together. | ||
255 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
256 | const PPCInfo an505_ppcs[] = { { | ||
257 | .name = "apb_ppcexp0", | ||
258 | .ports = { | ||
259 | - { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 }, | ||
260 | - { "ssram-1", make_mpc, &mms->ssram_mpc[1], 0x58008000, 0x1000 }, | ||
261 | - { "ssram-2", make_mpc, &mms->ssram_mpc[2], 0x58009000, 0x1000 }, | ||
262 | + { "ssram-0-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, | ||
263 | + { "ssram-1-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, | ||
264 | + { "ssram-2-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, | ||
265 | }, | ||
266 | }, { | ||
267 | .name = "apb_ppcexp1", | ||
268 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
269 | |||
270 | create_unimplemented_device("FPGA NS PC", 0x48007000, 0x1000); | ||
271 | |||
272 | + create_non_mpc_ram(mms); | ||
273 | + | ||
274 | armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | ||
275 | } | ||
276 | |||
277 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
278 | mmc->fpgaio_num_leds = 2; | ||
279 | mmc->fpgaio_has_switches = false; | ||
280 | mmc->numirq = 92; | ||
281 | + mmc->raminfo = an505_raminfo; | ||
282 | mmc->armsse_type = TYPE_IOTKIT; | ||
283 | } | ||
284 | |||
285 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
286 | mmc->fpgaio_num_leds = 2; | ||
287 | mmc->fpgaio_has_switches = false; | ||
288 | mmc->numirq = 92; | ||
289 | + mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ | ||
290 | mmc->armsse_type = TYPE_SSE200; | ||
291 | } | ||
292 | |||
293 | -- | 77 | -- |
294 | 2.20.1 | 78 | 2.20.1 |
295 | 79 | ||
296 | 80 | diff view generated by jsdifflib |
1 | From: Peter Collingbourne <pcc@google.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Section D6.7 of the ARM ARM states: | 3 | At the moment the virtio-iommu translates MSI transactions. |
4 | This behavior is inherited from ARM SMMU. The virt machine | ||
5 | code knows where the guest MSI doorbells are so we can easily | ||
6 | declare those regions as VIRTIO_IOMMU_RESV_MEM_T_MSI. With that | ||
7 | setting the guest will not map MSIs through the IOMMU and those | ||
8 | transactions will be simply bypassed. | ||
4 | 9 | ||
5 | For the purpose of determining Tag Check Fault handling, unprivileged | 10 | Depending on which MSI controller is in use (ITS or GICV2M), |
6 | load and store instructions are treated as if executed at EL0 when | 11 | we declare either: |
7 | executed at either: | 12 | - the ITS interrupt translation space (ITS_base + 0x10000), |
8 | - EL1, when the Effective value of PSTATE.UAO is 0. | 13 | containing the GITS_TRANSLATOR or |
9 | - EL2, when both the Effective value of HCR_EL2.{E2H, TGE} is {1, 1} | 14 | - The GICV2M single frame, containing the MSI_SETSP_NS register. |
10 | and the Effective value of PSTATE.UAO is 0. | ||
11 | 15 | ||
12 | ARM has confirmed a defect in the pseudocode function | 16 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
13 | AArch64.TagCheckFault that makes it inconsistent with the above | 17 | Message-id: 20200629070404.10969-6-eric.auger@redhat.com |
14 | wording. The remedy is to adjust references to PSTATE.EL in that | ||
15 | function to instead refer to AArch64.AccessUsesEL(acctype), so | ||
16 | that unprivileged instructions use SCTLR_EL1.TCF0 and TFSRE0_EL1. | ||
17 | The exception type for synchronous tag check faults remains unchanged. | ||
18 | |||
19 | This patch implements the described change by partially reverting | ||
20 | commits 50244cc76abc and cc97b0019bb5. | ||
21 | |||
22 | Signed-off-by: Peter Collingbourne <pcc@google.com> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20210219201820.2672077-1-pcc@google.com | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 20 | --- |
28 | target/arm/helper.c | 2 +- | 21 | include/hw/arm/virt.h | 7 +++++++ |
29 | target/arm/mte_helper.c | 13 +++++++++---- | 22 | hw/arm/virt.c | 30 ++++++++++++++++++++++++++++++ |
30 | 2 files changed, 10 insertions(+), 5 deletions(-) | 23 | 2 files changed, 37 insertions(+) |
31 | 24 | ||
32 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 25 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
33 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/target/arm/helper.c | 27 | --- a/include/hw/arm/virt.h |
35 | +++ b/target/arm/helper.c | 28 | +++ b/include/hw/arm/virt.h |
36 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 29 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtIOMMUType { |
37 | if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) | 30 | VIRT_IOMMU_VIRTIO, |
38 | && tbid | 31 | } VirtIOMMUType; |
39 | && !(env->pstate & PSTATE_TCO) | 32 | |
40 | - && (sctlr & SCTLR_TCF) | 33 | +typedef enum VirtMSIControllerType { |
41 | + && (sctlr & SCTLR_TCF0) | 34 | + VIRT_MSI_CTRL_NONE, |
42 | && allocation_tag_access_enabled(env, 0, sctlr)) { | 35 | + VIRT_MSI_CTRL_GICV2M, |
43 | flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); | 36 | + VIRT_MSI_CTRL_ITS, |
44 | } | 37 | +} VirtMSIControllerType; |
45 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | 38 | + |
39 | typedef enum VirtGICType { | ||
40 | VIRT_GIC_VERSION_MAX, | ||
41 | VIRT_GIC_VERSION_HOST, | ||
42 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
43 | OnOffAuto acpi; | ||
44 | VirtGICType gic_version; | ||
45 | VirtIOMMUType iommu; | ||
46 | + VirtMSIControllerType msi_controller; | ||
47 | uint16_t virtio_iommu_bdf; | ||
48 | struct arm_boot_info bootinfo; | ||
49 | MemMapEntry *memmap; | ||
50 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/target/arm/mte_helper.c | 52 | --- a/hw/arm/virt.c |
48 | +++ b/target/arm/mte_helper.c | 53 | +++ b/hw/arm/virt.c |
49 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | 54 | @@ -XXX,XX +XXX,XX @@ static void create_its(VirtMachineState *vms) |
50 | reg_el = regime_el(env, arm_mmu_idx); | 55 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, vms->memmap[VIRT_GIC_ITS].base); |
51 | sctlr = env->cp15.sctlr_el[reg_el]; | 56 | |
52 | 57 | fdt_add_its_gic_node(vms); | |
53 | - el = arm_current_el(env); | 58 | + vms->msi_controller = VIRT_MSI_CTRL_ITS; |
54 | - if (el == 0) { | 59 | } |
55 | + switch (arm_mmu_idx) { | 60 | |
56 | + case ARMMMUIdx_E10_0: | 61 | static void create_v2m(VirtMachineState *vms) |
57 | + case ARMMMUIdx_E20_0: | 62 | @@ -XXX,XX +XXX,XX @@ static void create_v2m(VirtMachineState *vms) |
58 | + el = 0; | ||
59 | tcf = extract64(sctlr, 38, 2); | ||
60 | - } else { | ||
61 | + break; | ||
62 | + default: | ||
63 | + el = reg_el; | ||
64 | tcf = extract64(sctlr, 40, 2); | ||
65 | } | 63 | } |
66 | 64 | ||
67 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | 65 | fdt_add_v2m_gic_node(vms); |
68 | env->exception.vaddress = dirty_ptr; | 66 | + vms->msi_controller = VIRT_MSI_CTRL_GICV2M; |
69 | 67 | } | |
70 | is_write = FIELD_EX32(desc, MTEDESC, WRITE); | 68 | |
71 | - syn = syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, is_write, 0x11); | 69 | static void create_gic(VirtMachineState *vms) |
72 | + syn = syn_data_abort_no_iss(arm_current_el(env) != 0, 0, 0, 0, 0, | 70 | @@ -XXX,XX +XXX,XX @@ out: |
73 | + is_write, 0x11); | 71 | static void virt_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev, |
74 | raise_exception(env, EXCP_DATA_ABORT, syn, exception_target_el(env)); | 72 | DeviceState *dev, Error **errp) |
75 | /* noreturn, but fall through to the assert anyway */ | 73 | { |
74 | + VirtMachineState *vms = VIRT_MACHINE(hotplug_dev); | ||
75 | + | ||
76 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | ||
77 | virt_memory_pre_plug(hotplug_dev, dev, errp); | ||
78 | + } else if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { | ||
79 | + hwaddr db_start = 0, db_end = 0; | ||
80 | + char *resv_prop_str; | ||
81 | + | ||
82 | + switch (vms->msi_controller) { | ||
83 | + case VIRT_MSI_CTRL_NONE: | ||
84 | + return; | ||
85 | + case VIRT_MSI_CTRL_ITS: | ||
86 | + /* GITS_TRANSLATER page */ | ||
87 | + db_start = base_memmap[VIRT_GIC_ITS].base + 0x10000; | ||
88 | + db_end = base_memmap[VIRT_GIC_ITS].base + | ||
89 | + base_memmap[VIRT_GIC_ITS].size - 1; | ||
90 | + break; | ||
91 | + case VIRT_MSI_CTRL_GICV2M: | ||
92 | + /* MSI_SETSPI_NS page */ | ||
93 | + db_start = base_memmap[VIRT_GIC_V2M].base; | ||
94 | + db_end = db_start + base_memmap[VIRT_GIC_V2M].size - 1; | ||
95 | + break; | ||
96 | + } | ||
97 | + resv_prop_str = g_strdup_printf("0x%"PRIx64":0x%"PRIx64":%u", | ||
98 | + db_start, db_end, | ||
99 | + VIRTIO_IOMMU_RESV_MEM_T_MSI); | ||
100 | + | ||
101 | + qdev_prop_set_uint32(dev, "len-reserved-regions", 1); | ||
102 | + qdev_prop_set_string(dev, "reserved-regions[0]", resv_prop_str); | ||
103 | + g_free(resv_prop_str); | ||
104 | } | ||
105 | } | ||
76 | 106 | ||
77 | -- | 107 | -- |
78 | 2.20.1 | 108 | 2.20.1 |
79 | 109 | ||
80 | 110 | diff view generated by jsdifflib |
1 | The AN524 has a USB controller (an ISP1763); we don't have a model of | 1 | From: Beata Michalska <beata.michalska@linaro.org> |
---|---|---|---|
2 | it but we should provide a stub "unimplemented-device" for it. This | ||
3 | is slightly complicated because the USB controller shares a PPC port | ||
4 | with the ethernet controller. | ||
5 | 2 | ||
6 | Implement a make_* function which provides creates a container | 3 | On ARMv7 & ARMv8 some load/store instructions might trigger a data abort |
7 | MemoryRegion with both the ethernet controller and an | 4 | exception with no valid ISS info to be decoded. The lack of decode info |
8 | unimplemented-device stub for the USB controller. | 5 | makes it at least tricky to emulate those instruction which is one of the |
6 | (many) reasons why KVM will not even try to do so. | ||
9 | 7 | ||
8 | Add support for handling those by requesting KVM to inject external | ||
9 | dabt into the quest. | ||
10 | |||
11 | Signed-off-by: Beata Michalska <beata.michalska@linaro.org> | ||
12 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
13 | Message-id: 20200629114110.30723-2-beata.michalska@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20210215115138.20465-22-peter.maydell@linaro.org | ||
14 | --- | 15 | --- |
15 | hw/arm/mps2-tz.c | 48 +++++++++++++++++++++++++++++++++++++++++++++++- | 16 | target/arm/kvm.c | 52 ++++++++++++++++++++++++++++++++++++++++++++++++ |
16 | 1 file changed, 47 insertions(+), 1 deletion(-) | 17 | 1 file changed, 52 insertions(+) |
17 | 18 | ||
18 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 19 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c |
19 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/arm/mps2-tz.c | 21 | --- a/target/arm/kvm.c |
21 | +++ b/hw/arm/mps2-tz.c | 22 | +++ b/target/arm/kvm.c |
22 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 23 | @@ -XXX,XX +XXX,XX @@ const KVMCapabilityInfo kvm_arch_required_capabilities[] = { |
23 | 24 | ||
24 | ARMSSE iotkit; | 25 | static bool cap_has_mp_state; |
25 | MemoryRegion ram[MPS2TZ_RAM_MAX]; | 26 | static bool cap_has_inject_serror_esr; |
26 | + MemoryRegion eth_usb_container; | 27 | +static bool cap_has_inject_ext_dabt; |
28 | |||
29 | static ARMHostCPUFeatures arm_host_cpu_features; | ||
30 | |||
31 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init(MachineState *ms, KVMState *s) | ||
32 | ret = -EINVAL; | ||
33 | } | ||
34 | |||
35 | + if (kvm_check_extension(s, KVM_CAP_ARM_NISV_TO_USER)) { | ||
36 | + if (kvm_vm_enable_cap(s, KVM_CAP_ARM_NISV_TO_USER, 0)) { | ||
37 | + error_report("Failed to enable KVM_CAP_ARM_NISV_TO_USER cap"); | ||
38 | + } else { | ||
39 | + /* Set status for supporting the external dabt injection */ | ||
40 | + cap_has_inject_ext_dabt = kvm_check_extension(s, | ||
41 | + KVM_CAP_ARM_INJECT_EXT_DABT); | ||
42 | + } | ||
43 | + } | ||
27 | + | 44 | + |
28 | MPS2SCC scc; | 45 | return ret; |
29 | MPS2FPGAIO fpgaio; | ||
30 | TZPPC ppc[5]; | ||
31 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
32 | UnimplementedDeviceState gfx; | ||
33 | UnimplementedDeviceState cldc; | ||
34 | UnimplementedDeviceState rtc; | ||
35 | + UnimplementedDeviceState usb; | ||
36 | PL080State dma[4]; | ||
37 | TZMSC msc[4]; | ||
38 | CMSDKAPBUART uart[6]; | ||
39 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
40 | return sysbus_mmio_get_region(s, 0); | ||
41 | } | 46 | } |
42 | 47 | ||
43 | +static MemoryRegion *make_eth_usb(MPS2TZMachineState *mms, void *opaque, | 48 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_vm_state_change(void *opaque, int running, RunState state) |
44 | + const char *name, hwaddr size, | 49 | } |
45 | + const int *irqs) | 50 | } |
51 | |||
52 | +/** | ||
53 | + * kvm_arm_handle_dabt_nisv: | ||
54 | + * @cs: CPUState | ||
55 | + * @esr_iss: ISS encoding (limited) for the exception from Data Abort | ||
56 | + * ISV bit set to '0b0' -> no valid instruction syndrome | ||
57 | + * @fault_ipa: faulting address for the synchronous data abort | ||
58 | + * | ||
59 | + * Returns: 0 if the exception has been handled, < 0 otherwise | ||
60 | + */ | ||
61 | +static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss, | ||
62 | + uint64_t fault_ipa) | ||
46 | +{ | 63 | +{ |
47 | + /* | 64 | + /* |
48 | + * The AN524 makes the ethernet and USB share a PPC port. | 65 | + * Request KVM to inject the external data abort into the guest |
49 | + * irqs[] is the ethernet IRQ. | ||
50 | + */ | 66 | + */ |
51 | + SysBusDevice *s; | 67 | + if (cap_has_inject_ext_dabt) { |
52 | + NICInfo *nd = &nd_table[0]; | 68 | + struct kvm_vcpu_events events = { }; |
53 | + | 69 | + /* |
54 | + memory_region_init(&mms->eth_usb_container, OBJECT(mms), | 70 | + * The external data abort event will be handled immediately by KVM |
55 | + "mps2-tz-eth-usb-container", 0x200000); | 71 | + * using the address fault that triggered the exit on given VCPU. |
56 | + | 72 | + * Requesting injection of the external data abort does not rely |
57 | + /* | 73 | + * on any other VCPU state. Therefore, in this particular case, the VCPU |
58 | + * In hardware this is a LAN9220; the LAN9118 is software compatible | 74 | + * synchronization can be exceptionally skipped. |
59 | + * except that it doesn't support the checksum-offload feature. | 75 | + */ |
60 | + */ | 76 | + events.exception.ext_dabt_pending = 1; |
61 | + qemu_check_nic_model(nd, "lan9118"); | 77 | + /* KVM_CAP_ARM_INJECT_EXT_DABT implies KVM_CAP_VCPU_EVENTS */ |
62 | + mms->lan9118 = qdev_new(TYPE_LAN9118); | 78 | + return kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events); |
63 | + qdev_set_nic_properties(mms->lan9118, nd); | 79 | + } else { |
64 | + | 80 | + error_report("Data abort exception triggered by guest memory access " |
65 | + s = SYS_BUS_DEVICE(mms->lan9118); | 81 | + "at physical address: 0x" TARGET_FMT_lx, |
66 | + sysbus_realize_and_unref(s, &error_fatal); | 82 | + (target_ulong)fault_ipa); |
67 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | 83 | + error_printf("KVM unable to emulate faulting instruction.\n"); |
68 | + | 84 | + } |
69 | + memory_region_add_subregion(&mms->eth_usb_container, | 85 | + return -1; |
70 | + 0, sysbus_mmio_get_region(s, 0)); | ||
71 | + | ||
72 | + /* The USB OTG controller is an ISP1763; we don't have a model of it. */ | ||
73 | + object_initialize_child(OBJECT(mms), "usb-otg", | ||
74 | + &mms->usb, TYPE_UNIMPLEMENTED_DEVICE); | ||
75 | + qdev_prop_set_string(DEVICE(&mms->usb), "name", "usb-otg"); | ||
76 | + qdev_prop_set_uint64(DEVICE(&mms->usb), "size", 0x100000); | ||
77 | + s = SYS_BUS_DEVICE(&mms->usb); | ||
78 | + sysbus_realize(s, &error_fatal); | ||
79 | + | ||
80 | + memory_region_add_subregion(&mms->eth_usb_container, | ||
81 | + 0x100000, sysbus_mmio_get_region(s, 0)); | ||
82 | + | ||
83 | + return &mms->eth_usb_container; | ||
84 | +} | 86 | +} |
85 | + | 87 | + |
86 | static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | 88 | int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) |
87 | const char *name, hwaddr size, | 89 | { |
88 | const int *irqs) | 90 | int ret = 0; |
89 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 91 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) |
90 | { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, | 92 | ret = EXCP_DEBUG; |
91 | { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, | 93 | } /* otherwise return to guest */ |
92 | { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, | 94 | break; |
93 | - { "eth", make_eth_dev, NULL, 0x41400000, 0x100000, { 48 } }, | 95 | + case KVM_EXIT_ARM_NISV: |
94 | + { "eth-usb", make_eth_usb, NULL, 0x41400000, 0x200000, { 48 } }, | 96 | + /* External DABT with no valid iss to decode */ |
95 | }, | 97 | + ret = kvm_arm_handle_dabt_nisv(cs, run->arm_nisv.esr_iss, |
96 | }, | 98 | + run->arm_nisv.fault_ipa); |
97 | }; | 99 | + break; |
100 | default: | ||
101 | qemu_log_mask(LOG_UNIMP, "%s: un-handled exit reason %d\n", | ||
102 | __func__, run->exit_reason); | ||
98 | -- | 103 | -- |
99 | 2.20.1 | 104 | 2.20.1 |
100 | 105 | ||
101 | 106 | diff view generated by jsdifflib |
1 | From: Rebecca Cran <rebecca@nuviainc.com> | 1 | From: Beata Michalska <beata.michalska@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add support for FEAT_SSBS. SSBS (Speculative Store Bypass Safe) is an | 3 | Injecting external data abort through KVM might trigger |
4 | optional feature in ARMv8.0, and mandatory in ARMv8.5. | 4 | an issue on kernels that do not get updated to include the KVM fix. |
5 | 5 | For those and aarch32 guests, the injected abort gets misconfigured | |
6 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> | 6 | to be an implementation defined exception. This leads to the guest |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | repeatedly re-running the faulting instruction. |
8 | Message-id: 20210216224543.16142-2-rebecca@nuviainc.com | 8 | |
9 | Add support for handling that case. | ||
10 | |||
11 | [ | ||
12 | Fixed-by: 018f22f95e8a | ||
13 | ('KVM: arm: Fix DFSR setting for non-LPAE aarch32 guests') | ||
14 | Fixed-by: 21aecdbd7f3a | ||
15 | ('KVM: arm: Make inject_abt32() inject an external abort instead') | ||
16 | ] | ||
17 | |||
18 | Signed-off-by: Beata Michalska <beata.michalska@linaro.org> | ||
19 | Acked-by: Andrew Jones <drjones@redhat.com> | ||
20 | Message-id: 20200629114110.30723-3-beata.michalska@linaro.org | ||
21 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 23 | --- |
11 | target/arm/cpu.h | 15 ++++++++++++++- | 24 | target/arm/cpu.h | 2 ++ |
12 | target/arm/internals.h | 6 ++++++ | 25 | target/arm/kvm_arm.h | 10 +++++++++ |
13 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++++++++ | 26 | target/arm/kvm.c | 30 ++++++++++++++++++++++++++- |
14 | target/arm/translate-a64.c | 12 ++++++++++++ | 27 | target/arm/kvm32.c | 34 ++++++++++++++++++++++++++++++ |
15 | 4 files changed, 69 insertions(+), 1 deletion(-) | 28 | target/arm/kvm64.c | 49 ++++++++++++++++++++++++++++++++++++++++++++ |
29 | 5 files changed, 124 insertions(+), 1 deletion(-) | ||
16 | 30 | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 31 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 33 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 34 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 35 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { |
22 | #define SCTLR_TE (1U << 30) /* AArch32 only */ | 36 | uint64_t esr; |
23 | #define SCTLR_EnIB (1U << 30) /* v8.3, AArch64 only */ | 37 | } serror; |
24 | #define SCTLR_EnIA (1U << 31) /* v8.3, AArch64 only */ | 38 | |
25 | +#define SCTLR_DSSBS_32 (1U << 31) /* v8.5, AArch32 only */ | 39 | + uint8_t ext_dabt_raised; /* Tracking/verifying injection of ext DABT */ |
26 | #define SCTLR_BT0 (1ULL << 35) /* v8.5-BTI */ | 40 | + |
27 | #define SCTLR_BT1 (1ULL << 36) /* v8.5-BTI */ | 41 | /* State of our input IRQ/FIQ/VIRQ/VFIQ lines */ |
28 | #define SCTLR_ITFSB (1ULL << 37) /* v8.5-MemTag */ | 42 | uint32_t irq_line_state; |
29 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 43 | |
30 | #define SCTLR_TCF (3ULL << 40) /* v8.5-MemTag */ | 44 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h |
31 | #define SCTLR_ATA0 (1ULL << 42) /* v8.5-MemTag */ | 45 | index XXXXXXX..XXXXXXX 100644 |
32 | #define SCTLR_ATA (1ULL << 43) /* v8.5-MemTag */ | 46 | --- a/target/arm/kvm_arm.h |
33 | -#define SCTLR_DSSBS (1ULL << 44) /* v8.5 */ | 47 | +++ b/target/arm/kvm_arm.h |
34 | +#define SCTLR_DSSBS_64 (1ULL << 44) /* v8.5, AArch64 only */ | 48 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_hw_debug_active(CPUState *cs); |
35 | 49 | struct kvm_guest_debug_arch; | |
36 | #define CPTR_TCPAC (1U << 31) | 50 | void kvm_arm_copy_hw_debug_data(struct kvm_guest_debug_arch *ptr); |
37 | #define CPTR_TTA (1U << 20) | 51 | |
38 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 52 | +/** |
39 | #define CPSR_IL (1U << 20) | 53 | + * kvm_arm_verify_ext_dabt_pending: |
40 | #define CPSR_DIT (1U << 21) | 54 | + * @cs: CPUState |
41 | #define CPSR_PAN (1U << 22) | 55 | + * |
42 | +#define CPSR_SSBS (1U << 23) | 56 | + * Verify the fault status code wrt the Ext DABT injection |
43 | #define CPSR_J (1U << 24) | 57 | + * |
44 | #define CPSR_IT_0_1 (3U << 25) | 58 | + * Returns: true if the fault status code is as expected, false otherwise |
45 | #define CPSR_Q (1U << 27) | 59 | + */ |
46 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 60 | +bool kvm_arm_verify_ext_dabt_pending(CPUState *cs); |
47 | #define PSTATE_A (1U << 8) | 61 | + |
48 | #define PSTATE_D (1U << 9) | 62 | /** |
49 | #define PSTATE_BTYPE (3U << 10) | 63 | * its_class_name: |
50 | +#define PSTATE_SSBS (1U << 12) | 64 | * |
51 | #define PSTATE_IL (1U << 20) | 65 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c |
52 | #define PSTATE_SS (1U << 21) | 66 | index XXXXXXX..XXXXXXX 100644 |
53 | #define PSTATE_PAN (1U << 22) | 67 | --- a/target/arm/kvm.c |
54 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_dit(const ARMISARegisters *id) | 68 | +++ b/target/arm/kvm.c |
55 | return FIELD_EX32(id->id_pfr0, ID_PFR0, DIT) != 0; | 69 | @@ -XXX,XX +XXX,XX @@ int kvm_get_vcpu_events(ARMCPU *cpu) |
70 | |||
71 | void kvm_arch_pre_run(CPUState *cs, struct kvm_run *run) | ||
72 | { | ||
73 | + ARMCPU *cpu = ARM_CPU(cs); | ||
74 | + CPUARMState *env = &cpu->env; | ||
75 | + | ||
76 | + if (unlikely(env->ext_dabt_raised)) { | ||
77 | + /* | ||
78 | + * Verifying that the ext DABT has been properly injected, | ||
79 | + * otherwise risking indefinitely re-running the faulting instruction | ||
80 | + * Covering a very narrow case for kernels 5.5..5.5.4 | ||
81 | + * when injected abort was misconfigured to be | ||
82 | + * an IMPLEMENTATION DEFINED exception (for 32-bit EL1) | ||
83 | + */ | ||
84 | + if (!arm_feature(env, ARM_FEATURE_AARCH64) && | ||
85 | + unlikely(!kvm_arm_verify_ext_dabt_pending(cs))) { | ||
86 | + | ||
87 | + error_report("Data abort exception with no valid ISS generated by " | ||
88 | + "guest memory access. KVM unable to emulate faulting " | ||
89 | + "instruction. Failed to inject an external data abort " | ||
90 | + "into the guest."); | ||
91 | + abort(); | ||
92 | + } | ||
93 | + /* Clear the status */ | ||
94 | + env->ext_dabt_raised = 0; | ||
95 | + } | ||
56 | } | 96 | } |
57 | 97 | ||
58 | +static inline bool isar_feature_aa32_ssbs(const ARMISARegisters *id) | 98 | MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run) |
99 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_vm_state_change(void *opaque, int running, RunState state) | ||
100 | static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss, | ||
101 | uint64_t fault_ipa) | ||
102 | { | ||
103 | + ARMCPU *cpu = ARM_CPU(cs); | ||
104 | + CPUARMState *env = &cpu->env; | ||
105 | /* | ||
106 | * Request KVM to inject the external data abort into the guest | ||
107 | */ | ||
108 | @@ -XXX,XX +XXX,XX @@ static int kvm_arm_handle_dabt_nisv(CPUState *cs, uint64_t esr_iss, | ||
109 | */ | ||
110 | events.exception.ext_dabt_pending = 1; | ||
111 | /* KVM_CAP_ARM_INJECT_EXT_DABT implies KVM_CAP_VCPU_EVENTS */ | ||
112 | - return kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events); | ||
113 | + if (!kvm_vcpu_ioctl(cs, KVM_SET_VCPU_EVENTS, &events)) { | ||
114 | + env->ext_dabt_raised = 1; | ||
115 | + return 0; | ||
116 | + } | ||
117 | } else { | ||
118 | error_report("Data abort exception triggered by guest memory access " | ||
119 | "at physical address: 0x" TARGET_FMT_lx, | ||
120 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/target/arm/kvm32.c | ||
123 | +++ b/target/arm/kvm32.c | ||
124 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_pmu_init(CPUState *cs) | ||
125 | { | ||
126 | qemu_log_mask(LOG_UNIMP, "%s: not implemented\n", __func__); | ||
127 | } | ||
128 | + | ||
129 | +#define ARM_REG_DFSR ARM_CP15_REG32(0, 5, 0, 0) | ||
130 | +#define ARM_REG_TTBCR ARM_CP15_REG32(0, 2, 0, 2) | ||
131 | +/* | ||
132 | + *DFSR: | ||
133 | + * TTBCR.EAE == 0 | ||
134 | + * FS[4] - DFSR[10] | ||
135 | + * FS[3:0] - DFSR[3:0] | ||
136 | + * TTBCR.EAE == 1 | ||
137 | + * FS, bits [5:0] | ||
138 | + */ | ||
139 | +#define DFSR_FSC(lpae, v) \ | ||
140 | + ((lpae) ? ((v) & 0x3F) : (((v) >> 6) | ((v) & 0x1F))) | ||
141 | + | ||
142 | +#define DFSC_EXTABT(lpae) ((lpae) ? 0x10 : 0x08) | ||
143 | + | ||
144 | +bool kvm_arm_verify_ext_dabt_pending(CPUState *cs) | ||
59 | +{ | 145 | +{ |
60 | + return FIELD_EX32(id->id_pfr2, ID_PFR2, SSBS) != 0; | 146 | + uint32_t dfsr_val; |
147 | + | ||
148 | + if (!kvm_get_one_reg(cs, ARM_REG_DFSR, &dfsr_val)) { | ||
149 | + ARMCPU *cpu = ARM_CPU(cs); | ||
150 | + CPUARMState *env = &cpu->env; | ||
151 | + uint32_t ttbcr; | ||
152 | + int lpae = 0; | ||
153 | + | ||
154 | + if (!kvm_get_one_reg(cs, ARM_REG_TTBCR, &ttbcr)) { | ||
155 | + lpae = arm_feature(env, ARM_FEATURE_LPAE) && (ttbcr & TTBCR_EAE); | ||
156 | + } | ||
157 | + /* The verification is based on FS filed of the DFSR reg only*/ | ||
158 | + return (DFSR_FSC(lpae, dfsr_val) == DFSC_EXTABT(lpae)); | ||
159 | + } | ||
160 | + return false; | ||
61 | +} | 161 | +} |
62 | + | 162 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
63 | /* | 163 | index XXXXXXX..XXXXXXX 100644 |
64 | * 64-bit feature tests via id registers. | 164 | --- a/target/arm/kvm64.c |
65 | */ | 165 | +++ b/target/arm/kvm64.c |
66 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dit(const ARMISARegisters *id) | 166 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_handle_debug(CPUState *cs, struct kvm_debug_exit_arch *debug_exit) |
67 | return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, DIT) != 0; | 167 | |
168 | return false; | ||
68 | } | 169 | } |
69 | 170 | + | |
70 | +static inline bool isar_feature_aa64_ssbs(const ARMISARegisters *id) | 171 | +#define ARM64_REG_ESR_EL1 ARM64_SYS_REG(3, 0, 5, 2, 0) |
172 | +#define ARM64_REG_TCR_EL1 ARM64_SYS_REG(3, 0, 2, 0, 2) | ||
173 | + | ||
174 | +/* | ||
175 | + * ESR_EL1 | ||
176 | + * ISS encoding | ||
177 | + * AARCH64: DFSC, bits [5:0] | ||
178 | + * AARCH32: | ||
179 | + * TTBCR.EAE == 0 | ||
180 | + * FS[4] - DFSR[10] | ||
181 | + * FS[3:0] - DFSR[3:0] | ||
182 | + * TTBCR.EAE == 1 | ||
183 | + * FS, bits [5:0] | ||
184 | + */ | ||
185 | +#define ESR_DFSC(aarch64, lpae, v) \ | ||
186 | + ((aarch64 || (lpae)) ? ((v) & 0x3F) \ | ||
187 | + : (((v) >> 6) | ((v) & 0x1F))) | ||
188 | + | ||
189 | +#define ESR_DFSC_EXTABT(aarch64, lpae) \ | ||
190 | + ((aarch64) ? 0x10 : (lpae) ? 0x10 : 0x8) | ||
191 | + | ||
192 | +bool kvm_arm_verify_ext_dabt_pending(CPUState *cs) | ||
71 | +{ | 193 | +{ |
72 | + return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, SSBS) != 0; | 194 | + uint64_t dfsr_val; |
195 | + | ||
196 | + if (!kvm_get_one_reg(cs, ARM64_REG_ESR_EL1, &dfsr_val)) { | ||
197 | + ARMCPU *cpu = ARM_CPU(cs); | ||
198 | + CPUARMState *env = &cpu->env; | ||
199 | + int aarch64_mode = arm_feature(env, ARM_FEATURE_AARCH64); | ||
200 | + int lpae = 0; | ||
201 | + | ||
202 | + if (!aarch64_mode) { | ||
203 | + uint64_t ttbcr; | ||
204 | + | ||
205 | + if (!kvm_get_one_reg(cs, ARM64_REG_TCR_EL1, &ttbcr)) { | ||
206 | + lpae = arm_feature(env, ARM_FEATURE_LPAE) | ||
207 | + && (ttbcr & TTBCR_EAE); | ||
208 | + } | ||
209 | + } | ||
210 | + /* | ||
211 | + * The verification here is based on the DFSC bits | ||
212 | + * of the ESR_EL1 reg only | ||
213 | + */ | ||
214 | + return (ESR_DFSC(aarch64_mode, lpae, dfsr_val) == | ||
215 | + ESR_DFSC_EXTABT(aarch64_mode, lpae)); | ||
216 | + } | ||
217 | + return false; | ||
73 | +} | 218 | +} |
74 | + | ||
75 | /* | ||
76 | * Feature tests for "does this exist in either 32-bit or 64-bit?" | ||
77 | */ | ||
78 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/target/arm/internals.h | ||
81 | +++ b/target/arm/internals.h | ||
82 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch32_cpsr_valid_mask(uint64_t features, | ||
83 | if (isar_feature_aa32_dit(id)) { | ||
84 | valid |= CPSR_DIT; | ||
85 | } | ||
86 | + if (isar_feature_aa32_ssbs(id)) { | ||
87 | + valid |= CPSR_SSBS; | ||
88 | + } | ||
89 | |||
90 | return valid; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch64_pstate_valid_mask(const ARMISARegisters *id) | ||
93 | if (isar_feature_aa64_dit(id)) { | ||
94 | valid |= PSTATE_DIT; | ||
95 | } | ||
96 | + if (isar_feature_aa64_ssbs(id)) { | ||
97 | + valid |= PSTATE_SSBS; | ||
98 | + } | ||
99 | if (isar_feature_aa64_mte(id)) { | ||
100 | valid |= PSTATE_TCO; | ||
101 | } | ||
102 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/target/arm/helper.c | ||
105 | +++ b/target/arm/helper.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dit_reginfo = { | ||
107 | .readfn = aa64_dit_read, .writefn = aa64_dit_write | ||
108 | }; | ||
109 | |||
110 | +static uint64_t aa64_ssbs_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
111 | +{ | ||
112 | + return env->pstate & PSTATE_SSBS; | ||
113 | +} | ||
114 | + | ||
115 | +static void aa64_ssbs_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
116 | + uint64_t value) | ||
117 | +{ | ||
118 | + env->pstate = (env->pstate & ~PSTATE_SSBS) | (value & PSTATE_SSBS); | ||
119 | +} | ||
120 | + | ||
121 | +static const ARMCPRegInfo ssbs_reginfo = { | ||
122 | + .name = "SSBS", .state = ARM_CP_STATE_AA64, | ||
123 | + .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 6, | ||
124 | + .type = ARM_CP_NO_RAW, .access = PL0_RW, | ||
125 | + .readfn = aa64_ssbs_read, .writefn = aa64_ssbs_write | ||
126 | +}; | ||
127 | + | ||
128 | static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, | ||
129 | const ARMCPRegInfo *ri, | ||
130 | bool isread) | ||
131 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
132 | if (cpu_isar_feature(aa64_dit, cpu)) { | ||
133 | define_one_arm_cp_reg(cpu, &dit_reginfo); | ||
134 | } | ||
135 | + if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
136 | + define_one_arm_cp_reg(cpu, &ssbs_reginfo); | ||
137 | + } | ||
138 | |||
139 | if (arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu)) { | ||
140 | define_arm_cp_regs(cpu, vhe_reginfo); | ||
141 | @@ -XXX,XX +XXX,XX @@ static void take_aarch32_exception(CPUARMState *env, int new_mode, | ||
142 | env->uncached_cpsr &= ~(CPSR_IL | CPSR_J); | ||
143 | env->daif |= mask; | ||
144 | |||
145 | + if (cpu_isar_feature(aa32_ssbs, env_archcpu(env))) { | ||
146 | + if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_32) { | ||
147 | + env->uncached_cpsr |= CPSR_SSBS; | ||
148 | + } else { | ||
149 | + env->uncached_cpsr &= ~CPSR_SSBS; | ||
150 | + } | ||
151 | + } | ||
152 | + | ||
153 | if (new_mode == ARM_CPU_MODE_HYP) { | ||
154 | env->thumb = (env->cp15.sctlr_el[2] & SCTLR_TE) != 0; | ||
155 | env->elr_el[2] = env->regs[15]; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
157 | new_mode |= PSTATE_TCO; | ||
158 | } | ||
159 | |||
160 | + if (cpu_isar_feature(aa64_ssbs, cpu)) { | ||
161 | + if (env->cp15.sctlr_el[new_el] & SCTLR_DSSBS_64) { | ||
162 | + new_mode |= PSTATE_SSBS; | ||
163 | + } else { | ||
164 | + new_mode &= ~PSTATE_SSBS; | ||
165 | + } | ||
166 | + } | ||
167 | + | ||
168 | pstate_write(env, PSTATE_DAIF | new_mode); | ||
169 | env->aarch64 = 1; | ||
170 | aarch64_restore_sp(env, new_el); | ||
171 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
172 | index XXXXXXX..XXXXXXX 100644 | ||
173 | --- a/target/arm/translate-a64.c | ||
174 | +++ b/target/arm/translate-a64.c | ||
175 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
176 | tcg_temp_free_i32(t1); | ||
177 | break; | ||
178 | |||
179 | + case 0x19: /* SSBS */ | ||
180 | + if (!dc_isar_feature(aa64_ssbs, s)) { | ||
181 | + goto do_unallocated; | ||
182 | + } | ||
183 | + if (crm & 1) { | ||
184 | + set_pstate_bits(PSTATE_SSBS); | ||
185 | + } else { | ||
186 | + clear_pstate_bits(PSTATE_SSBS); | ||
187 | + } | ||
188 | + /* Don't need to rebuild hflags since SSBS is a nop */ | ||
189 | + break; | ||
190 | + | ||
191 | case 0x1a: /* DIT */ | ||
192 | if (!dc_isar_feature(aa64_dit, s)) { | ||
193 | goto do_unallocated; | ||
194 | -- | 219 | -- |
195 | 2.20.1 | 220 | 2.20.1 |
196 | 221 | ||
197 | 222 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Rebecca Cran <rebecca@nuviainc.com> | ||
2 | 1 | ||
3 | Set ID_AA64PFR1_EL1.SSBS to 2 and ID_PFR2.SSBS to 1. | ||
4 | |||
5 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210216224543.16142-3-rebecca@nuviainc.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/cpu64.c | 5 +++++ | ||
11 | 1 file changed, 5 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu64.c | ||
16 | +++ b/target/arm/cpu64.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
18 | |||
19 | t = cpu->isar.id_aa64pfr1; | ||
20 | t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); | ||
21 | + t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2); | ||
22 | /* | ||
23 | * Begin with full support for MTE. This will be downgraded to MTE=0 | ||
24 | * during realize if the board provides no tag memory, much like | ||
25 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
26 | u = FIELD_DP32(u, ID_PFR0, DIT, 1); | ||
27 | cpu->isar.id_pfr0 = u; | ||
28 | |||
29 | + u = cpu->isar.id_pfr2; | ||
30 | + u = FIELD_DP32(u, ID_PFR2, SSBS, 1); | ||
31 | + cpu->isar.id_pfr2 = u; | ||
32 | + | ||
33 | u = cpu->isar.id_mmfr3; | ||
34 | u = FIELD_DP32(u, ID_MMFR3, PAN, 2); /* ATS1E1 */ | ||
35 | cpu->isar.id_mmfr3 = u; | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The STATUS register will be reset to IDLE in | 3 | Fixes: 93dd625f8bf7 ("tests/acpi: update expected data files") |
4 | cnpcm7xx_smbus_enter_reset(), no need to preset | 4 | Signed-off-by: Andrew Jones <drjones@redhat.com> |
5 | it in instance_init(). | 5 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
6 | 6 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20200629140938.17566-2-drjones@redhat.com |
8 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | ||
9 | Message-id: 20210228224813.312532-1-f4bug@amsat.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | hw/i2c/npcm7xx_smbus.c | 1 - | 10 | tests/qtest/bios-tables-test-allowed-diff.h | 18 ------------------ |
13 | 1 file changed, 1 deletion(-) | 11 | 1 file changed, 18 deletions(-) |
14 | 12 | ||
15 | diff --git a/hw/i2c/npcm7xx_smbus.c b/hw/i2c/npcm7xx_smbus.c | 13 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/i2c/npcm7xx_smbus.c | 15 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
18 | +++ b/hw/i2c/npcm7xx_smbus.c | 16 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
19 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_init(Object *obj) | 17 | @@ -1,19 +1 @@ |
20 | sysbus_init_mmio(sbd, &s->iomem); | 18 | /* List of comma-separated changed AML files to ignore */ |
21 | 19 | -"tests/data/acpi/pc/DSDT", | |
22 | s->bus = i2c_init_bus(DEVICE(s), "i2c-bus"); | 20 | -"tests/data/acpi/pc/DSDT.acpihmat", |
23 | - s->status = NPCM7XX_SMBUS_STATUS_IDLE; | 21 | -"tests/data/acpi/pc/DSDT.bridge", |
24 | } | 22 | -"tests/data/acpi/pc/DSDT.cphp", |
25 | 23 | -"tests/data/acpi/pc/DSDT.dimmpxm", | |
26 | static const VMStateDescription vmstate_npcm7xx_smbus = { | 24 | -"tests/data/acpi/pc/DSDT.ipmikcs", |
25 | -"tests/data/acpi/pc/DSDT.memhp", | ||
26 | -"tests/data/acpi/pc/DSDT.numamem", | ||
27 | -"tests/data/acpi/q35/DSDT", | ||
28 | -"tests/data/acpi/q35/DSDT.acpihmat", | ||
29 | -"tests/data/acpi/q35/DSDT.bridge", | ||
30 | -"tests/data/acpi/q35/DSDT.cphp", | ||
31 | -"tests/data/acpi/q35/DSDT.dimmpxm", | ||
32 | -"tests/data/acpi/q35/DSDT.ipmibt", | ||
33 | -"tests/data/acpi/q35/DSDT.memhp", | ||
34 | -"tests/data/acpi/q35/DSDT.mmio64", | ||
35 | -"tests/data/acpi/q35/DSDT.numamem", | ||
36 | -"tests/data/acpi/q35/DSDT.tis", | ||
27 | -- | 37 | -- |
28 | 2.20.1 | 38 | 2.20.1 |
29 | 39 | ||
30 | 40 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | We hint the 'has_rpu' property is no longer required since commit | 3 | Signed-off-by: Andrew Jones <drjones@redhat.com> |
4 | 6908ec448b4 ("xlnx-zynqmp: Properly support the smp command line | 4 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
5 | option") which was released in QEMU v2.11.0. | 5 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
6 | 6 | Message-id: 20200629140938.17566-3-drjones@redhat.com | |
7 | Beside, this device is marked 'user_creatable = false', so the | ||
8 | only thing that could be setting the property is the board code | ||
9 | that creates the device. | ||
10 | |||
11 | Since the property is not user-facing, we can remove it without | ||
12 | going through the deprecation process. | ||
13 | |||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20210219144350.1979905-1-f4bug@amsat.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 8 | --- |
19 | include/hw/arm/xlnx-zynqmp.h | 2 -- | 9 | tests/qtest/bios-tables-test-allowed-diff.h | 3 +++ |
20 | hw/arm/xlnx-zynqmp.c | 6 ------ | 10 | 1 file changed, 3 insertions(+) |
21 | 2 files changed, 8 deletions(-) | ||
22 | 11 | ||
23 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 12 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
24 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/xlnx-zynqmp.h | 14 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
26 | +++ b/include/hw/arm/xlnx-zynqmp.h | 15 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
27 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | 16 | @@ -1 +1,4 @@ |
28 | bool secure; | 17 | /* List of comma-separated changed AML files to ignore */ |
29 | /* Has the ARM Virtualization extensions? */ | 18 | +"tests/data/acpi/virt/DSDT", |
30 | bool virt; | 19 | +"tests/data/acpi/virt/DSDT.memhp", |
31 | - /* Has the RPU subsystem? */ | 20 | +"tests/data/acpi/virt/DSDT.numamem", |
32 | - bool has_rpu; | ||
33 | |||
34 | /* CAN bus. */ | ||
35 | CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | ||
36 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/arm/xlnx-zynqmp.c | ||
39 | +++ b/hw/arm/xlnx-zynqmp.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | ||
41 | } | ||
42 | } | ||
43 | |||
44 | - if (s->has_rpu) { | ||
45 | - info_report("The 'has_rpu' property is no longer required, to use the " | ||
46 | - "RPUs just use -smp 6."); | ||
47 | - } | ||
48 | - | ||
49 | xlnx_zynqmp_create_rpu(ms, s, boot_cpu, &err); | ||
50 | if (err) { | ||
51 | error_propagate(errp, err); | ||
52 | @@ -XXX,XX +XXX,XX @@ static Property xlnx_zynqmp_props[] = { | ||
53 | DEFINE_PROP_STRING("boot-cpu", XlnxZynqMPState, boot_cpu), | ||
54 | DEFINE_PROP_BOOL("secure", XlnxZynqMPState, secure, false), | ||
55 | DEFINE_PROP_BOOL("virtualization", XlnxZynqMPState, virt, false), | ||
56 | - DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), | ||
57 | DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, | ||
58 | MemoryRegion *), | ||
59 | DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, | ||
60 | -- | 21 | -- |
61 | 2.20.1 | 22 | 2.20.1 |
62 | 23 | ||
63 | 24 | diff view generated by jsdifflib |
1 | Update old infocenter.arm.com URLs to the equivalent developer.arm.com | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | ones (the old URLs should redirect, but we might as well avoid the | ||
3 | redirection notice, and the new URLs are pleasantly shorter). | ||
4 | 2 | ||
5 | This commit covers the links to the MPS2 board TRM, the various | 3 | The flash device is exclusively for the host-controlled firmware, so |
6 | Application Notes, the IoTKit and SSE-200 documents. | 4 | we should not expose it to the OS. Exposing it risks the OS messing |
5 | with it, which could break firmware runtime services and surprise the | ||
6 | OS when all its changes disappear after reboot. | ||
7 | 7 | ||
8 | As firmware needs the device and uses DT, we leave the device exposed | ||
9 | there. It's up to firmware to remove the nodes from DT before sending | ||
10 | it on to the OS. However, there's no need to force firmware to remove | ||
11 | tables from ACPI (which it doesn't know how to do anyway), so we | ||
12 | simply don't add the tables in the first place. But, as we've been | ||
13 | adding the tables for quite some time and don't want to change the | ||
14 | default hardware exposed to versioned machines, then we only stop | ||
15 | exposing the flash device tables for 5.1 and later machine types. | ||
16 | |||
17 | Suggested-by: Ard Biesheuvel <ard.biesheuvel@arm.com> | ||
18 | Suggested-by: Laszlo Ersek <lersek@redhat.com> | ||
19 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
20 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
21 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
22 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Reviewed-by: Laszlo Ersek <lersek@redhat.com> | ||
24 | Message-id: 20200629140938.17566-4-drjones@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210215115138.20465-25-peter.maydell@linaro.org | ||
11 | --- | 26 | --- |
12 | include/hw/arm/armsse.h | 4 ++-- | 27 | include/hw/arm/virt.h | 1 + |
13 | include/hw/misc/armsse-cpuid.h | 2 +- | 28 | hw/arm/virt-acpi-build.c | 5 ++++- |
14 | include/hw/misc/armsse-mhu.h | 2 +- | 29 | hw/arm/virt.c | 3 +++ |
15 | include/hw/misc/iotkit-secctl.h | 2 +- | 30 | 3 files changed, 8 insertions(+), 1 deletion(-) |
16 | include/hw/misc/iotkit-sysctl.h | 2 +- | ||
17 | include/hw/misc/iotkit-sysinfo.h | 2 +- | ||
18 | include/hw/misc/mps2-fpgaio.h | 2 +- | ||
19 | hw/arm/mps2-tz.c | 11 +++++------ | ||
20 | hw/misc/armsse-cpuid.c | 2 +- | ||
21 | hw/misc/armsse-mhu.c | 2 +- | ||
22 | hw/misc/iotkit-sysctl.c | 2 +- | ||
23 | hw/misc/iotkit-sysinfo.c | 2 +- | ||
24 | hw/misc/mps2-fpgaio.c | 2 +- | ||
25 | hw/misc/mps2-scc.c | 2 +- | ||
26 | 14 files changed, 19 insertions(+), 20 deletions(-) | ||
27 | 31 | ||
28 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 32 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
29 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/arm/armsse.h | 34 | --- a/include/hw/arm/virt.h |
31 | +++ b/include/hw/arm/armsse.h | 35 | +++ b/include/hw/arm/virt.h |
32 | @@ -XXX,XX +XXX,XX @@ | 36 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
33 | * hardware, which include the IoT Kit and the SSE-050, SSE-100 and | 37 | bool no_highmem_ecam; |
34 | * SSE-200. Currently we model: | 38 | bool no_ged; /* Machines < 4.2 has no support for ACPI GED device */ |
35 | * - the Arm IoT Kit which is documented in | 39 | bool kvm_no_adjvtime; |
36 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | 40 | + bool acpi_expose_flash; |
37 | + * https://developer.arm.com/documentation/ecm0601256/latest | 41 | } VirtMachineClass; |
38 | * - the SSE-200 which is documented in | 42 | |
39 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 43 | typedef struct { |
40 | + * https://developer.arm.com/documentation/101104/latest/ | 44 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c |
41 | * | ||
42 | * The IoTKit contains: | ||
43 | * a Cortex-M33 | ||
44 | diff --git a/include/hw/misc/armsse-cpuid.h b/include/hw/misc/armsse-cpuid.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/include/hw/misc/armsse-cpuid.h | 46 | --- a/hw/arm/virt-acpi-build.c |
47 | +++ b/include/hw/misc/armsse-cpuid.h | 47 | +++ b/hw/arm/virt-acpi-build.c |
48 | @@ -XXX,XX +XXX,XX @@ | 48 | @@ -XXX,XX +XXX,XX @@ static void build_fadt_rev5(GArray *table_data, BIOSLinker *linker, |
49 | /* | 49 | static void |
50 | * This is a model of the "CPU_IDENTITY" register block which is part of the | 50 | build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
51 | * Arm SSE-200 and documented in | 51 | { |
52 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 52 | + VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms); |
53 | + * https://developer.arm.com/documentation/101104/latest/ | 53 | Aml *scope, *dsdt; |
54 | * | 54 | MachineState *ms = MACHINE(vms); |
55 | * QEMU interface: | 55 | const MemMapEntry *memmap = vms->memmap; |
56 | * + QOM property "CPUID": the value to use for the CPUID register | 56 | @@ -XXX,XX +XXX,XX @@ build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) |
57 | diff --git a/include/hw/misc/armsse-mhu.h b/include/hw/misc/armsse-mhu.h | 57 | acpi_dsdt_add_cpus(scope, vms->smp_cpus); |
58 | acpi_dsdt_add_uart(scope, &memmap[VIRT_UART], | ||
59 | (irqmap[VIRT_UART] + ARM_SPI_BASE)); | ||
60 | - acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]); | ||
61 | + if (vmc->acpi_expose_flash) { | ||
62 | + acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]); | ||
63 | + } | ||
64 | acpi_dsdt_add_fw_cfg(scope, &memmap[VIRT_FW_CFG]); | ||
65 | acpi_dsdt_add_virtio(scope, &memmap[VIRT_MMIO], | ||
66 | (irqmap[VIRT_MMIO] + ARM_SPI_BASE), NUM_VIRTIO_TRANSPORTS); | ||
67 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | 68 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/include/hw/misc/armsse-mhu.h | 69 | --- a/hw/arm/virt.c |
60 | +++ b/include/hw/misc/armsse-mhu.h | 70 | +++ b/hw/arm/virt.c |
61 | @@ -XXX,XX +XXX,XX @@ | 71 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(5, 1) |
62 | /* | 72 | |
63 | * This is a model of the Message Handling Unit (MHU) which is part of the | 73 | static void virt_machine_5_0_options(MachineClass *mc) |
64 | * Arm SSE-200 and documented in | 74 | { |
65 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 75 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); |
66 | + * https://developer.arm.com/documentation/101104/latest/ | 76 | + |
67 | * | 77 | virt_machine_5_1_options(mc); |
68 | * QEMU interface: | 78 | compat_props_add(mc->compat_props, hw_compat_5_0, hw_compat_5_0_len); |
69 | * + sysbus MMIO region 0: the system information register bank | 79 | mc->numa_mem_supported = true; |
70 | diff --git a/include/hw/misc/iotkit-secctl.h b/include/hw/misc/iotkit-secctl.h | 80 | + vmc->acpi_expose_flash = true; |
71 | index XXXXXXX..XXXXXXX 100644 | 81 | } |
72 | --- a/include/hw/misc/iotkit-secctl.h | 82 | DEFINE_VIRT_MACHINE(5, 0) |
73 | +++ b/include/hw/misc/iotkit-secctl.h | ||
74 | @@ -XXX,XX +XXX,XX @@ | ||
75 | |||
76 | /* This is a model of the security controller which is part of the | ||
77 | * Arm IoT Kit and documented in | ||
78 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
79 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
80 | * | ||
81 | * QEMU interface: | ||
82 | * + sysbus MMIO region 0 is the "secure privilege control block" registers | ||
83 | diff --git a/include/hw/misc/iotkit-sysctl.h b/include/hw/misc/iotkit-sysctl.h | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/include/hw/misc/iotkit-sysctl.h | ||
86 | +++ b/include/hw/misc/iotkit-sysctl.h | ||
87 | @@ -XXX,XX +XXX,XX @@ | ||
88 | /* | ||
89 | * This is a model of the "system control element" which is part of the | ||
90 | * Arm IoTKit and documented in | ||
91 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
92 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
93 | * Specifically, it implements the "system information block" and | ||
94 | * "system control register" blocks. | ||
95 | * | ||
96 | diff --git a/include/hw/misc/iotkit-sysinfo.h b/include/hw/misc/iotkit-sysinfo.h | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/include/hw/misc/iotkit-sysinfo.h | ||
99 | +++ b/include/hw/misc/iotkit-sysinfo.h | ||
100 | @@ -XXX,XX +XXX,XX @@ | ||
101 | /* | ||
102 | * This is a model of the "system information block" which is part of the | ||
103 | * Arm IoTKit and documented in | ||
104 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
105 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
106 | * QEMU interface: | ||
107 | * + QOM property "SYS_VERSION": value to use for SYS_VERSION register | ||
108 | * + QOM property "SYS_CONFIG": value to use for SYS_CONFIG register | ||
109 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/include/hw/misc/mps2-fpgaio.h | ||
112 | +++ b/include/hw/misc/mps2-fpgaio.h | ||
113 | @@ -XXX,XX +XXX,XX @@ | ||
114 | /* This is a model of the FPGAIO register block in the AN505 | ||
115 | * FPGA image for the MPS2 dev board; it is documented in the | ||
116 | * application note: | ||
117 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
118 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
119 | * | ||
120 | * QEMU interface: | ||
121 | * + sysbus MMIO region 0: the register bank | ||
122 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/arm/mps2-tz.c | ||
125 | +++ b/hw/arm/mps2-tz.c | ||
126 | @@ -XXX,XX +XXX,XX @@ | ||
127 | * https://developer.arm.com/products/system-design/development-boards/fpga-prototyping-boards/mps2 | ||
128 | * | ||
129 | * Board TRM: | ||
130 | - * http://infocenter.arm.com/help/topic/com.arm.doc.100112_0200_06_en/versatile_express_cortex_m_prototyping_systems_v2m_mps2_and_v2m_mps2plus_technical_reference_100112_0200_06_en.pdf | ||
131 | + * https://developer.arm.com/documentation/100112/latest/ | ||
132 | * Application Note AN505: | ||
133 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
134 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
135 | * Application Note AN521: | ||
136 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html | ||
137 | + * https://developer.arm.com/documentation/dai0521/latest/ | ||
138 | * Application Note AN524: | ||
139 | * https://developer.arm.com/documentation/dai0524/latest/ | ||
140 | * | ||
141 | * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | ||
142 | * (ARM ECM0601256) for the details of some of the device layout: | ||
143 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
144 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
145 | * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines | ||
146 | * most of the device layout: | ||
147 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
148 | - * | ||
149 | + * https://developer.arm.com/documentation/101104/latest/ | ||
150 | */ | ||
151 | |||
152 | #include "qemu/osdep.h" | ||
153 | diff --git a/hw/misc/armsse-cpuid.c b/hw/misc/armsse-cpuid.c | ||
154 | index XXXXXXX..XXXXXXX 100644 | ||
155 | --- a/hw/misc/armsse-cpuid.c | ||
156 | +++ b/hw/misc/armsse-cpuid.c | ||
157 | @@ -XXX,XX +XXX,XX @@ | ||
158 | /* | ||
159 | * This is a model of the "CPU_IDENTITY" register block which is part of the | ||
160 | * Arm SSE-200 and documented in | ||
161 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
162 | + * https://developer.arm.com/documentation/101104/latest/ | ||
163 | * | ||
164 | * It consists of one read-only CPUID register (set by QOM property), plus the | ||
165 | * usual ID registers. | ||
166 | diff --git a/hw/misc/armsse-mhu.c b/hw/misc/armsse-mhu.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/misc/armsse-mhu.c | ||
169 | +++ b/hw/misc/armsse-mhu.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | /* | ||
172 | * This is a model of the Message Handling Unit (MHU) which is part of the | ||
173 | * Arm SSE-200 and documented in | ||
174 | - * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | ||
175 | + * https://developer.arm.com/documentation/101104/latest/ | ||
176 | */ | ||
177 | |||
178 | #include "qemu/osdep.h" | ||
179 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/hw/misc/iotkit-sysctl.c | ||
182 | +++ b/hw/misc/iotkit-sysctl.c | ||
183 | @@ -XXX,XX +XXX,XX @@ | ||
184 | /* | ||
185 | * This is a model of the "system control element" which is part of the | ||
186 | * Arm IoTKit and documented in | ||
187 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
188 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
189 | * Specifically, it implements the "system control register" blocks. | ||
190 | */ | ||
191 | |||
192 | diff --git a/hw/misc/iotkit-sysinfo.c b/hw/misc/iotkit-sysinfo.c | ||
193 | index XXXXXXX..XXXXXXX 100644 | ||
194 | --- a/hw/misc/iotkit-sysinfo.c | ||
195 | +++ b/hw/misc/iotkit-sysinfo.c | ||
196 | @@ -XXX,XX +XXX,XX @@ | ||
197 | /* | ||
198 | * This is a model of the "system information block" which is part of the | ||
199 | * Arm IoTKit and documented in | ||
200 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | ||
201 | + * https://developer.arm.com/documentation/ecm0601256/latest | ||
202 | * It consists of 2 read-only version/config registers, plus the | ||
203 | * usual ID registers. | ||
204 | */ | ||
205 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
206 | index XXXXXXX..XXXXXXX 100644 | ||
207 | --- a/hw/misc/mps2-fpgaio.c | ||
208 | +++ b/hw/misc/mps2-fpgaio.c | ||
209 | @@ -XXX,XX +XXX,XX @@ | ||
210 | /* This is a model of the "FPGA system control and I/O" block found | ||
211 | * in the AN505 FPGA image for the MPS2 devboard. | ||
212 | * It is documented in AN505: | ||
213 | - * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | ||
214 | + * https://developer.arm.com/documentation/dai0505/latest/ | ||
215 | */ | ||
216 | |||
217 | #include "qemu/osdep.h" | ||
218 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
219 | index XXXXXXX..XXXXXXX 100644 | ||
220 | --- a/hw/misc/mps2-scc.c | ||
221 | +++ b/hw/misc/mps2-scc.c | ||
222 | @@ -XXX,XX +XXX,XX @@ | ||
223 | * found in the FPGA images of MPS2 development boards. | ||
224 | * | ||
225 | * Documentation of it can be found in the MPS2 TRM: | ||
226 | - * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.100112_0100_03_en/index.html | ||
227 | + * https://developer.arm.com/documentation/100112/latest/ | ||
228 | * and also in the Application Notes documenting individual FPGA images. | ||
229 | */ | ||
230 | 83 | ||
231 | -- | 84 | -- |
232 | 2.20.1 | 85 | 2.20.1 |
233 | 86 | ||
234 | 87 | diff view generated by jsdifflib |
1 | From: Rebecca Cran <rebecca@nuviainc.com> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Enable FEAT_SSBS for the "max" 32-bit CPU. | 3 | Differences between disassembled ASL files for DSDT: |
4 | 4 | ||
5 | Signed-off-by: Rebecca Cran <rebecca@nuviainc.com> | 5 | @@ -XXX,XX +XXX,XX @@ |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | * |
7 | Message-id: 20210216224543.16142-4-rebecca@nuviainc.com | 7 | * Disassembling to symbolic ASL+ operators |
8 | [PMM: fix typo causing compilation failure] | 8 | * |
9 | - * Disassembly of a, Mon Jun 29 09:50:01 2020 | ||
10 | + * Disassembly of b, Mon Jun 29 09:50:03 2020 | ||
11 | * | ||
12 | * Original Table Header: | ||
13 | * Signature "DSDT" | ||
14 | - * Length 0x000014BB (5307) | ||
15 | + * Length 0x00001455 (5205) | ||
16 | * Revision 0x02 | ||
17 | - * Checksum 0xD1 | ||
18 | + * Checksum 0xE1 | ||
19 | * OEM ID "BOCHS " | ||
20 | * OEM Table ID "BXPCDSDT" | ||
21 | * OEM Revision 0x00000001 (1) | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | }) | ||
24 | } | ||
25 | |||
26 | - Device (FLS0) | ||
27 | - { | ||
28 | - Name (_HID, "LNRO0015") // _HID: Hardware ID | ||
29 | - Name (_UID, Zero) // _UID: Unique ID | ||
30 | - Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings | ||
31 | - { | ||
32 | - Memory32Fixed (ReadWrite, | ||
33 | - 0x00000000, // Address Base | ||
34 | - 0x04000000, // Address Length | ||
35 | - ) | ||
36 | - }) | ||
37 | - } | ||
38 | - | ||
39 | - Device (FLS1) | ||
40 | - { | ||
41 | - Name (_HID, "LNRO0015") // _HID: Hardware ID | ||
42 | - Name (_UID, One) // _UID: Unique ID | ||
43 | - Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings | ||
44 | - { | ||
45 | - Memory32Fixed (ReadWrite, | ||
46 | - 0x04000000, // Address Base | ||
47 | - 0x04000000, // Address Length | ||
48 | - ) | ||
49 | - }) | ||
50 | - } | ||
51 | - | ||
52 | Device (FWCF) | ||
53 | { | ||
54 | Name (_HID, "QEMU0002") // _HID: Hardware ID | ||
55 | |||
56 | The other two binaries have the same changes (the removal of the | ||
57 | flash devices). | ||
58 | |||
59 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
60 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
61 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
62 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
63 | Reviewed-by: Laszlo Ersek <lersek@redhat.com> | ||
64 | Message-id: 20200629140938.17566-5-drjones@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 65 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 66 | --- |
11 | target/arm/cpu.c | 4 ++++ | 67 | tests/qtest/bios-tables-test-allowed-diff.h | 3 --- |
12 | 1 file changed, 4 insertions(+) | 68 | tests/data/acpi/virt/DSDT | Bin 5307 -> 5205 bytes |
69 | tests/data/acpi/virt/DSDT.memhp | Bin 6668 -> 6566 bytes | ||
70 | tests/data/acpi/virt/DSDT.numamem | Bin 5307 -> 5205 bytes | ||
71 | 4 files changed, 3 deletions(-) | ||
13 | 72 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 73 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
15 | index XXXXXXX..XXXXXXX 100644 | 74 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 75 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
17 | +++ b/target/arm/cpu.c | 76 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 77 | @@ -1,4 +1 @@ |
19 | t = cpu->isar.id_pfr0; | 78 | /* List of comma-separated changed AML files to ignore */ |
20 | t = FIELD_DP32(t, ID_PFR0, DIT, 1); | 79 | -"tests/data/acpi/virt/DSDT", |
21 | cpu->isar.id_pfr0 = t; | 80 | -"tests/data/acpi/virt/DSDT.memhp", |
22 | + | 81 | -"tests/data/acpi/virt/DSDT.numamem", |
23 | + t = cpu->isar.id_pfr2; | 82 | diff --git a/tests/data/acpi/virt/DSDT b/tests/data/acpi/virt/DSDT |
24 | + t = FIELD_DP32(t, ID_PFR2, SSBS, 1); | 83 | index XXXXXXX..XXXXXXX 100644 |
25 | + cpu->isar.id_pfr2 = t; | 84 | GIT binary patch |
26 | } | 85 | delta 28 |
27 | #endif | 86 | kcmdn3c~yhUCD<h-RD^+n>ET2!X{H9}iRuX(-<}f&0DgxFc>n+a |
28 | } | 87 | |
88 | delta 156 | ||
89 | zcmcbrv0IbNCD<iow+I6R)5VEg(oAih6V(&y4c&Z#4LIUGJY9Hw{DS-q3=B;fIO0P+ | ||
90 | zU4W!>P_UpN7hfAE10w?juv9WcH-WSmV$;Hiu7w4t3#`S$E!^1+q9xGPH`KtuzzAr5 | ||
91 | LaERl^1zUvy_;n(J | ||
92 | |||
93 | diff --git a/tests/data/acpi/virt/DSDT.memhp b/tests/data/acpi/virt/DSDT.memhp | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | GIT binary patch | ||
96 | delta 28 | ||
97 | kcmeA%S!T@T66_MPOp<|tiD@F2G*jb@iRuX(-^xn@0CHUjRR910 | ||
98 | |||
99 | delta 156 | ||
100 | zcmZ2x++)J!66_MfBgMeL^l>7WG*kP$iRuaUhHgH=1|0Doo-VvTenI{Q28N~#9Py!^ | ||
101 | zE<n;bC|FRCi?5B7fsp|MSSlH!n?PC&v1wsM*TMqS1=eEW7Vhi@(GuwD8){%+U<5Qj | ||
102 | LIK*+|0yaqism~!^ | ||
103 | |||
104 | diff --git a/tests/data/acpi/virt/DSDT.numamem b/tests/data/acpi/virt/DSDT.numamem | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | GIT binary patch | ||
107 | delta 28 | ||
108 | kcmdn3c~yhUCD<h-RD^+n>ET2!X{H9}iRuX(-<}f&0DgxFc>n+a | ||
109 | |||
110 | delta 156 | ||
111 | zcmcbrv0IbNCD<iow+I6R)5VEg(oAih6V(&y4c&Z#4LIUGJY9Hw{DS-q3=B;fIO0P+ | ||
112 | zU4W!>P_UpN7hfAE10w?juv9WcH-WSmV$;Hiu7w4t3#`S$E!^1+q9xGPH`KtuzzAr5 | ||
113 | LaERl^1zUvy_;n(J | ||
114 | |||
29 | -- | 115 | -- |
30 | 2.20.1 | 116 | 2.20.1 |
31 | 117 | ||
32 | 118 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Always perform one call instead of two for 16-byte operands. | 3 | The temp that gets assigned to clean_addr has been allocated with |
4 | Use byte loads/stores directly into the vector register file | 4 | new_tmp_a64, which means that it will be freed at the end of the |
5 | instead of extractions and deposits to a 64-bit local variable. | 5 | instruction. Freeing it earlier leads to assertion failure. |
6 | 6 | ||
7 | In order to easily receive pointers into the vector register file, | 7 | The loop creates a complication, in which we allocate a new local |
8 | convert the helper to the gvec out-of-line signature. Move the | 8 | temp, which does need freeing, and the final code path is shared |
9 | helper into vec_helper.c, where it can make use of H1 and clear_tail. | 9 | between the loop and non-loop. |
10 | 10 | ||
11 | Fix this complication by adding new_tmp_a64_local so that the new | ||
12 | local temp is freed at the end, and can be treated exactly like | ||
13 | the non-loop path. | ||
14 | |||
15 | Fixes: bba87d0a0f4 | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
13 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | 18 | Message-id: 20200702175605.1987125-1-richard.henderson@linaro.org |
14 | Message-id: 20210224230532.276878-1-richard.henderson@linaro.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 20 | --- |
17 | target/arm/helper-a64.h | 2 +- | 21 | target/arm/translate-a64.h | 1 + |
18 | target/arm/helper-a64.c | 32 --------------------- | 22 | target/arm/translate-a64.c | 6 ++++++ |
19 | target/arm/translate-a64.c | 58 +++++--------------------------------- | 23 | target/arm/translate-sve.c | 8 ++------ |
20 | target/arm/vec_helper.c | 48 +++++++++++++++++++++++++++++++ | 24 | 3 files changed, 9 insertions(+), 6 deletions(-) |
21 | 4 files changed, 56 insertions(+), 84 deletions(-) | ||
22 | 25 | ||
23 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | 26 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
24 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/target/arm/helper-a64.h | 28 | --- a/target/arm/translate-a64.h |
26 | +++ b/target/arm/helper-a64.h | 29 | +++ b/target/arm/translate-a64.h |
27 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_cmps_a64, i64, f32, f32, ptr) | 30 | @@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s); |
28 | DEF_HELPER_3(vfp_cmpes_a64, i64, f32, f32, ptr) | 31 | } while (0) |
29 | DEF_HELPER_3(vfp_cmpd_a64, i64, f64, f64, ptr) | 32 | |
30 | DEF_HELPER_3(vfp_cmped_a64, i64, f64, f64, ptr) | 33 | TCGv_i64 new_tmp_a64(DisasContext *s); |
31 | -DEF_HELPER_FLAGS_5(simd_tbl, TCG_CALL_NO_RWG_SE, i64, env, i64, i64, i32, i32) | 34 | +TCGv_i64 new_tmp_a64_local(DisasContext *s); |
32 | +DEF_HELPER_FLAGS_4(simd_tblx, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 35 | TCGv_i64 new_tmp_a64_zero(DisasContext *s); |
33 | DEF_HELPER_FLAGS_3(vfp_mulxs, TCG_CALL_NO_RWG, f32, f32, f32, ptr) | 36 | TCGv_i64 cpu_reg(DisasContext *s, int reg); |
34 | DEF_HELPER_FLAGS_3(vfp_mulxd, TCG_CALL_NO_RWG, f64, f64, f64, ptr) | 37 | TCGv_i64 cpu_reg_sp(DisasContext *s, int reg); |
35 | DEF_HELPER_FLAGS_3(neon_ceq_f64, TCG_CALL_NO_RWG, i64, i64, i64, ptr) | ||
36 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/helper-a64.c | ||
39 | +++ b/target/arm/helper-a64.c | ||
40 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(vfp_mulxd)(float64 a, float64 b, void *fpstp) | ||
41 | return float64_mul(a, b, fpst); | ||
42 | } | ||
43 | |||
44 | -uint64_t HELPER(simd_tbl)(CPUARMState *env, uint64_t result, uint64_t indices, | ||
45 | - uint32_t rn, uint32_t numregs) | ||
46 | -{ | ||
47 | - /* Helper function for SIMD TBL and TBX. We have to do the table | ||
48 | - * lookup part for the 64 bits worth of indices we're passed in. | ||
49 | - * result is the initial results vector (either zeroes for TBL | ||
50 | - * or some guest values for TBX), rn the register number where | ||
51 | - * the table starts, and numregs the number of registers in the table. | ||
52 | - * We return the results of the lookups. | ||
53 | - */ | ||
54 | - int shift; | ||
55 | - | ||
56 | - for (shift = 0; shift < 64; shift += 8) { | ||
57 | - int index = extract64(indices, shift, 8); | ||
58 | - if (index < 16 * numregs) { | ||
59 | - /* Convert index (a byte offset into the virtual table | ||
60 | - * which is a series of 128-bit vectors concatenated) | ||
61 | - * into the correct register element plus a bit offset | ||
62 | - * into that element, bearing in mind that the table | ||
63 | - * can wrap around from V31 to V0. | ||
64 | - */ | ||
65 | - int elt = (rn * 2 + (index >> 3)) % 64; | ||
66 | - int bitidx = (index & 7) * 8; | ||
67 | - uint64_t *q = aa64_vfp_qreg(env, elt >> 1); | ||
68 | - uint64_t val = extract64(q[elt & 1], bitidx, 8); | ||
69 | - | ||
70 | - result = deposit64(result, shift, 8, val); | ||
71 | - } | ||
72 | - } | ||
73 | - return result; | ||
74 | -} | ||
75 | - | ||
76 | /* 64bit/double versions of the neon float compare functions */ | ||
77 | uint64_t HELPER(neon_ceq_f64)(float64 a, float64 b, void *fpstp) | ||
78 | { | ||
79 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 38 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
80 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
81 | --- a/target/arm/translate-a64.c | 40 | --- a/target/arm/translate-a64.c |
82 | +++ b/target/arm/translate-a64.c | 41 | +++ b/target/arm/translate-a64.c |
83 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | 42 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 new_tmp_a64(DisasContext *s) |
84 | int rm = extract32(insn, 16, 5); | 43 | return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_new_i64(); |
85 | int rn = extract32(insn, 5, 5); | 44 | } |
86 | int rd = extract32(insn, 0, 5); | 45 | |
87 | - int is_tblx = extract32(insn, 12, 1); | 46 | +TCGv_i64 new_tmp_a64_local(DisasContext *s) |
88 | - int len = extract32(insn, 13, 2); | 47 | +{ |
89 | - TCGv_i64 tcg_resl, tcg_resh, tcg_idx; | 48 | + assert(s->tmp_a64_count < TMP_A64_MAX); |
90 | - TCGv_i32 tcg_regno, tcg_numregs; | 49 | + return s->tmp_a64[s->tmp_a64_count++] = tcg_temp_local_new_i64(); |
91 | + int is_tbx = extract32(insn, 12, 1); | 50 | +} |
92 | + int len = (extract32(insn, 13, 2) + 1) * 16; | 51 | + |
93 | 52 | TCGv_i64 new_tmp_a64_zero(DisasContext *s) | |
94 | if (op2 != 0) { | 53 | { |
95 | unallocated_encoding(s); | 54 | TCGv_i64 t = new_tmp_a64(s); |
96 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | 55 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
97 | return; | 56 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/target/arm/translate-sve.c | ||
58 | +++ b/target/arm/translate-sve.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
60 | |||
61 | /* Copy the clean address into a local temp, live across the loop. */ | ||
62 | t0 = clean_addr; | ||
63 | - clean_addr = tcg_temp_local_new_i64(); | ||
64 | + clean_addr = new_tmp_a64_local(s); | ||
65 | tcg_gen_mov_i64(clean_addr, t0); | ||
66 | - tcg_temp_free_i64(t0); | ||
67 | |||
68 | gen_set_label(loop); | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
71 | tcg_gen_st_i64(t0, cpu_env, vofs + len_align); | ||
72 | tcg_temp_free_i64(t0); | ||
98 | } | 73 | } |
99 | 74 | - tcg_temp_free_i64(clean_addr); | |
100 | - /* This does a table lookup: for every byte element in the input | ||
101 | - * we index into a table formed from up to four vector registers, | ||
102 | - * and then the output is the result of the lookups. Our helper | ||
103 | - * function does the lookup operation for a single 64 bit part of | ||
104 | - * the input. | ||
105 | - */ | ||
106 | - tcg_resl = tcg_temp_new_i64(); | ||
107 | - tcg_resh = NULL; | ||
108 | - | ||
109 | - if (is_tblx) { | ||
110 | - read_vec_element(s, tcg_resl, rd, 0, MO_64); | ||
111 | - } else { | ||
112 | - tcg_gen_movi_i64(tcg_resl, 0); | ||
113 | - } | ||
114 | - | ||
115 | - if (is_q) { | ||
116 | - tcg_resh = tcg_temp_new_i64(); | ||
117 | - if (is_tblx) { | ||
118 | - read_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
119 | - } else { | ||
120 | - tcg_gen_movi_i64(tcg_resh, 0); | ||
121 | - } | ||
122 | - } | ||
123 | - | ||
124 | - tcg_idx = tcg_temp_new_i64(); | ||
125 | - tcg_regno = tcg_const_i32(rn); | ||
126 | - tcg_numregs = tcg_const_i32(len + 1); | ||
127 | - read_vec_element(s, tcg_idx, rm, 0, MO_64); | ||
128 | - gen_helper_simd_tbl(tcg_resl, cpu_env, tcg_resl, tcg_idx, | ||
129 | - tcg_regno, tcg_numregs); | ||
130 | - if (is_q) { | ||
131 | - read_vec_element(s, tcg_idx, rm, 1, MO_64); | ||
132 | - gen_helper_simd_tbl(tcg_resh, cpu_env, tcg_resh, tcg_idx, | ||
133 | - tcg_regno, tcg_numregs); | ||
134 | - } | ||
135 | - tcg_temp_free_i64(tcg_idx); | ||
136 | - tcg_temp_free_i32(tcg_regno); | ||
137 | - tcg_temp_free_i32(tcg_numregs); | ||
138 | - | ||
139 | - write_vec_element(s, tcg_resl, rd, 0, MO_64); | ||
140 | - tcg_temp_free_i64(tcg_resl); | ||
141 | - | ||
142 | - if (is_q) { | ||
143 | - write_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
144 | - tcg_temp_free_i64(tcg_resh); | ||
145 | - } | ||
146 | - clear_vec_high(s, is_q, rd); | ||
147 | + tcg_gen_gvec_2_ptr(vec_full_reg_offset(s, rd), | ||
148 | + vec_full_reg_offset(s, rm), cpu_env, | ||
149 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
150 | + (len << 6) | (is_tbx << 5) | rn, | ||
151 | + gen_helper_simd_tblx); | ||
152 | } | 75 | } |
153 | 76 | ||
154 | /* ZIP/UZP/TRN | 77 | /* Similarly for stores. */ |
155 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 78 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
156 | index XXXXXXX..XXXXXXX 100644 | 79 | |
157 | --- a/target/arm/vec_helper.c | 80 | /* Copy the clean address into a local temp, live across the loop. */ |
158 | +++ b/target/arm/vec_helper.c | 81 | t0 = clean_addr; |
159 | @@ -XXX,XX +XXX,XX @@ DO_VRINT_RMODE(gvec_vrint_rm_h, helper_rinth, uint16_t) | 82 | - clean_addr = tcg_temp_local_new_i64(); |
160 | DO_VRINT_RMODE(gvec_vrint_rm_s, helper_rints, uint32_t) | 83 | + clean_addr = new_tmp_a64_local(s); |
161 | 84 | tcg_gen_mov_i64(clean_addr, t0); | |
162 | #undef DO_VRINT_RMODE | 85 | - tcg_temp_free_i64(t0); |
163 | + | 86 | |
164 | +#ifdef TARGET_AARCH64 | 87 | gen_set_label(loop); |
165 | +void HELPER(simd_tblx)(void *vd, void *vm, void *venv, uint32_t desc) | 88 | |
166 | +{ | 89 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
167 | + const uint8_t *indices = vm; | 90 | } |
168 | + CPUARMState *env = venv; | 91 | tcg_temp_free_i64(t0); |
169 | + size_t oprsz = simd_oprsz(desc); | 92 | } |
170 | + uint32_t rn = extract32(desc, SIMD_DATA_SHIFT, 5); | 93 | - tcg_temp_free_i64(clean_addr); |
171 | + bool is_tbx = extract32(desc, SIMD_DATA_SHIFT + 5, 1); | 94 | } |
172 | + uint32_t table_len = desc >> (SIMD_DATA_SHIFT + 6); | 95 | |
173 | + union { | 96 | static bool trans_LDR_zri(DisasContext *s, arg_rri *a) |
174 | + uint8_t b[16]; | ||
175 | + uint64_t d[2]; | ||
176 | + } result; | ||
177 | + | ||
178 | + /* | ||
179 | + * We must construct the final result in a temp, lest the output | ||
180 | + * overlaps the input table. For TBL, begin with zero; for TBX, | ||
181 | + * begin with the original register contents. Note that we always | ||
182 | + * copy 16 bytes here to avoid an extra branch; clearing the high | ||
183 | + * bits of the register for oprsz == 8 is handled below. | ||
184 | + */ | ||
185 | + if (is_tbx) { | ||
186 | + memcpy(&result, vd, 16); | ||
187 | + } else { | ||
188 | + memset(&result, 0, 16); | ||
189 | + } | ||
190 | + | ||
191 | + for (size_t i = 0; i < oprsz; ++i) { | ||
192 | + uint32_t index = indices[H1(i)]; | ||
193 | + | ||
194 | + if (index < table_len) { | ||
195 | + /* | ||
196 | + * Convert index (a byte offset into the virtual table | ||
197 | + * which is a series of 128-bit vectors concatenated) | ||
198 | + * into the correct register element, bearing in mind | ||
199 | + * that the table can wrap around from V31 to V0. | ||
200 | + */ | ||
201 | + const uint8_t *table = (const uint8_t *) | ||
202 | + aa64_vfp_qreg(env, (rn + (index >> 4)) % 32); | ||
203 | + result.b[H1(i)] = table[H1(index % 16)]; | ||
204 | + } | ||
205 | + } | ||
206 | + | ||
207 | + memcpy(vd, &result, 16); | ||
208 | + clear_tail(vd, oprsz, simd_maxsz(desc)); | ||
209 | +} | ||
210 | +#endif | ||
211 | -- | 97 | -- |
212 | 2.20.1 | 98 | 2.20.1 |
213 | 99 | ||
214 | 100 | diff view generated by jsdifflib |
1 | Add brief documentation of the new mps3-an524 board. | 1 | In bcm2835_fb_mbox_push(), Coverity complains (CID 1429989) that we |
---|---|---|---|
2 | pass a pointer to a local struct to another function without | ||
3 | initializing all its fields. This is a real bug: | ||
4 | bcm2835_fb_reconfigure() copies the whole of our new BCM2385FBConfig | ||
5 | struct into s->config, so any fields we don't initialize will corrupt | ||
6 | the state of the device. | ||
2 | 7 | ||
8 | Copy the two fields which we don't want to update (pixo and alpha) | ||
9 | from the existing config so we don't accidentally change them. | ||
10 | |||
11 | Fixes: cfb7ba983857e40e88 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Message-id: 20200628195436.27582-1-peter.maydell@linaro.org |
6 | Message-id: 20210215115138.20465-24-peter.maydell@linaro.org | ||
7 | --- | 15 | --- |
8 | docs/system/arm/mps2.rst | 24 ++++++++++++++++++------ | 16 | hw/display/bcm2835_fb.c | 4 ++++ |
9 | 1 file changed, 18 insertions(+), 6 deletions(-) | 17 | 1 file changed, 4 insertions(+) |
10 | 18 | ||
11 | diff --git a/docs/system/arm/mps2.rst b/docs/system/arm/mps2.rst | 19 | diff --git a/hw/display/bcm2835_fb.c b/hw/display/bcm2835_fb.c |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/docs/system/arm/mps2.rst | 21 | --- a/hw/display/bcm2835_fb.c |
14 | +++ b/docs/system/arm/mps2.rst | 22 | +++ b/hw/display/bcm2835_fb.c |
15 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_fb_mbox_push(BCM2835FBState *s, uint32_t value) |
16 | -Arm MPS2 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``) | 24 | newconf.base = s->vcram_base | (value & 0xc0000000); |
17 | -================================================================================================================ | 25 | newconf.base += BCM2835_FB_OFFSET; |
18 | +Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``) | 26 | |
19 | +========================================================================================================================================= | 27 | + /* Copy fields which we don't want to change from the existing config */ |
20 | 28 | + newconf.pixo = s->config.pixo; | |
21 | These board models all use Arm M-profile CPUs. | 29 | + newconf.alpha = s->config.alpha; |
22 | |||
23 | -The Arm MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger | ||
24 | -FPGA but is otherwise the same as the 2). Since the CPU itself | ||
25 | -and most of the devices are in the FPGA, the details of the board | ||
26 | -as seen by the guest depend significantly on the FPGA image. | ||
27 | +The Arm MPS2, MPS2+ and MPS3 dev boards are FPGA based (the 2+ has a | ||
28 | +bigger FPGA but is otherwise the same as the 2; the 3 has a bigger | ||
29 | +FPGA again, can handle 4GB of RAM and has a USB controller and QSPI flash). | ||
30 | + | 30 | + |
31 | +Since the CPU itself and most of the devices are in the FPGA, the | 31 | bcm2835_fb_validate_config(&newconf); |
32 | +details of the board as seen by the guest depend significantly on the | 32 | |
33 | +FPGA image. | 33 | pitch = bcm2835_fb_get_pitch(&newconf); |
34 | |||
35 | QEMU models the following FPGA images: | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ QEMU models the following FPGA images: | ||
38 | Cortex-M3 'DesignStart' as documented in Arm Application Note AN511 | ||
39 | ``mps2-an521`` | ||
40 | Dual Cortex-M33 as documented in Arm Application Note AN521 | ||
41 | +``mps3-an524`` | ||
42 | + Dual Cortex-M33 on an MPS3, as documented in Arm Application Note AN524 | ||
43 | |||
44 | Differences between QEMU and real hardware: | ||
45 | |||
46 | - AN385/AN386 remapping of low 16K of memory to either ZBT SSRAM1 or to | ||
47 | block RAM is unimplemented (QEMU always maps this to ZBT SSRAM1, as | ||
48 | if zbt_boot_ctrl is always zero) | ||
49 | +- AN524 remapping of low memory to either BRAM or to QSPI flash is | ||
50 | + unimplemented (QEMU always maps this to BRAM, ignoring the | ||
51 | + SCC CFG_REG0 memory-remap bit) | ||
52 | - QEMU provides a LAN9118 ethernet rather than LAN9220; the only guest | ||
53 | visible difference is that the LAN9118 doesn't support checksum | ||
54 | offloading | ||
55 | +- QEMU does not model the QSPI flash in MPS3 boards as real QSPI | ||
56 | + flash, but only as simple ROM, so attempting to rewrite the flash | ||
57 | + from the guest will fail | ||
58 | +- QEMU does not model the USB controller in MPS3 boards | ||
59 | -- | 34 | -- |
60 | 2.20.1 | 35 | 2.20.1 |
61 | 36 | ||
62 | 37 | diff view generated by jsdifflib |
1 | Set the FPGAIO num-leds and have-switches properties explicitly | 1 | The spitz board has been around a long time, and still has a fair number |
---|---|---|---|
2 | per-board, rather than relying on the defaults. The AN505 and AN521 | 2 | of hard-coded tab characters in it. We're about to do some work on |
3 | both have the same settings as the default values, but the AN524 will | 3 | this source file, so start out by expanding out the tabs. |
4 | be different. | 4 | |
5 | This commit is a pure whitespace only change. | ||
5 | 6 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Message-id: 20210215115138.20465-8-peter.maydell@linaro.org | 10 | Message-id: 20200628142429.17111-2-peter.maydell@linaro.org |
10 | --- | 11 | --- |
11 | hw/arm/mps2-tz.c | 9 +++++++++ | 12 | hw/arm/spitz.c | 156 ++++++++++++++++++++++++------------------------- |
12 | 1 file changed, 9 insertions(+) | 13 | 1 file changed, 78 insertions(+), 78 deletions(-) |
13 | 14 | ||
14 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 15 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/mps2-tz.c | 17 | --- a/hw/arm/spitz.c |
17 | +++ b/hw/arm/mps2-tz.c | 18 | +++ b/hw/arm/spitz.c |
18 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 19 | @@ -XXX,XX +XXX,XX @@ |
19 | uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | 20 | #include "cpu.h" |
20 | uint32_t len_oscclk; | 21 | |
21 | const uint32_t *oscclk; | 22 | #undef REG_FMT |
22 | + uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | 23 | -#define REG_FMT "0x%02lx" |
23 | + bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | 24 | +#define REG_FMT "0x%02lx" |
24 | const char *armsse_type; | 25 | |
26 | /* Spitz Flash */ | ||
27 | -#define FLASH_BASE 0x0c000000 | ||
28 | -#define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */ | ||
29 | -#define FLASH_ECCLPUB 0x04 /* Line parity 15 - 8 bit */ | ||
30 | -#define FLASH_ECCCP 0x08 /* Column parity 5 - 0 bit */ | ||
31 | -#define FLASH_ECCCNTR 0x0c /* ECC byte counter */ | ||
32 | -#define FLASH_ECCCLRR 0x10 /* Clear ECC */ | ||
33 | -#define FLASH_FLASHIO 0x14 /* Flash I/O */ | ||
34 | -#define FLASH_FLASHCTL 0x18 /* Flash Control */ | ||
35 | +#define FLASH_BASE 0x0c000000 | ||
36 | +#define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */ | ||
37 | +#define FLASH_ECCLPUB 0x04 /* Line parity 15 - 8 bit */ | ||
38 | +#define FLASH_ECCCP 0x08 /* Column parity 5 - 0 bit */ | ||
39 | +#define FLASH_ECCCNTR 0x0c /* ECC byte counter */ | ||
40 | +#define FLASH_ECCCLRR 0x10 /* Clear ECC */ | ||
41 | +#define FLASH_FLASHIO 0x14 /* Flash I/O */ | ||
42 | +#define FLASH_FLASHCTL 0x18 /* Flash Control */ | ||
43 | |||
44 | -#define FLASHCTL_CE0 (1 << 0) | ||
45 | -#define FLASHCTL_CLE (1 << 1) | ||
46 | -#define FLASHCTL_ALE (1 << 2) | ||
47 | -#define FLASHCTL_WP (1 << 3) | ||
48 | -#define FLASHCTL_CE1 (1 << 4) | ||
49 | -#define FLASHCTL_RYBY (1 << 5) | ||
50 | -#define FLASHCTL_NCE (FLASHCTL_CE0 | FLASHCTL_CE1) | ||
51 | +#define FLASHCTL_CE0 (1 << 0) | ||
52 | +#define FLASHCTL_CLE (1 << 1) | ||
53 | +#define FLASHCTL_ALE (1 << 2) | ||
54 | +#define FLASHCTL_WP (1 << 3) | ||
55 | +#define FLASHCTL_CE1 (1 << 4) | ||
56 | +#define FLASHCTL_RYBY (1 << 5) | ||
57 | +#define FLASHCTL_NCE (FLASHCTL_CE0 | FLASHCTL_CE1) | ||
58 | |||
59 | #define TYPE_SL_NAND "sl-nand" | ||
60 | #define SL_NAND(obj) OBJECT_CHECK(SLNANDState, (obj), TYPE_SL_NAND) | ||
61 | @@ -XXX,XX +XXX,XX @@ static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size) | ||
62 | int ryby; | ||
63 | |||
64 | switch (addr) { | ||
65 | -#define BSHR(byte, from, to) ((s->ecc.lp[byte] >> (from - to)) & (1 << to)) | ||
66 | +#define BSHR(byte, from, to) ((s->ecc.lp[byte] >> (from - to)) & (1 << to)) | ||
67 | case FLASH_ECCLPLB: | ||
68 | return BSHR(0, 4, 0) | BSHR(0, 5, 2) | BSHR(0, 6, 4) | BSHR(0, 7, 6) | | ||
69 | BSHR(1, 4, 1) | BSHR(1, 5, 3) | BSHR(1, 6, 5) | BSHR(1, 7, 7); | ||
70 | |||
71 | -#define BSHL(byte, from, to) ((s->ecc.lp[byte] << (to - from)) & (1 << to)) | ||
72 | +#define BSHL(byte, from, to) ((s->ecc.lp[byte] << (to - from)) & (1 << to)) | ||
73 | case FLASH_ECCLPUB: | ||
74 | return BSHL(0, 0, 0) | BSHL(0, 1, 2) | BSHL(0, 2, 4) | BSHL(0, 3, 6) | | ||
75 | BSHL(1, 0, 1) | BSHL(1, 1, 3) | BSHL(1, 2, 5) | BSHL(1, 3, 7); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void sl_nand_realize(DeviceState *dev, Error **errp) | ||
77 | |||
78 | /* Spitz Keyboard */ | ||
79 | |||
80 | -#define SPITZ_KEY_STROBE_NUM 11 | ||
81 | -#define SPITZ_KEY_SENSE_NUM 7 | ||
82 | +#define SPITZ_KEY_STROBE_NUM 11 | ||
83 | +#define SPITZ_KEY_SENSE_NUM 7 | ||
84 | |||
85 | static const int spitz_gpio_key_sense[SPITZ_KEY_SENSE_NUM] = { | ||
86 | 12, 17, 91, 34, 36, 38, 39 | ||
87 | @@ -XXX,XX +XXX,XX @@ static int spitz_keymap[SPITZ_KEY_SENSE_NUM + 1][SPITZ_KEY_STROBE_NUM] = { | ||
88 | { 0x52, 0x43, 0x01, 0x47, 0x49, -1 , -1 , -1 , -1 , -1 , -1 }, | ||
25 | }; | 89 | }; |
26 | 90 | ||
27 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | 91 | -#define SPITZ_GPIO_AK_INT 13 /* Remote control */ |
28 | const char *name, hwaddr size) | 92 | -#define SPITZ_GPIO_SYNC 16 /* Sync button */ |
93 | -#define SPITZ_GPIO_ON_KEY 95 /* Power button */ | ||
94 | -#define SPITZ_GPIO_SWA 97 /* Lid */ | ||
95 | -#define SPITZ_GPIO_SWB 96 /* Tablet mode */ | ||
96 | +#define SPITZ_GPIO_AK_INT 13 /* Remote control */ | ||
97 | +#define SPITZ_GPIO_SYNC 16 /* Sync button */ | ||
98 | +#define SPITZ_GPIO_ON_KEY 95 /* Power button */ | ||
99 | +#define SPITZ_GPIO_SWA 97 /* Lid */ | ||
100 | +#define SPITZ_GPIO_SWB 96 /* Tablet mode */ | ||
101 | |||
102 | /* The special buttons are mapped to unused keys */ | ||
103 | static const int spitz_gpiomap[5] = { | ||
104 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_keydown(SpitzKeyboardState *s, int keycode) | ||
105 | #define SPITZ_MOD_CTRL (1 << 8) | ||
106 | #define SPITZ_MOD_FN (1 << 9) | ||
107 | |||
108 | -#define QUEUE_KEY(c) s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c | ||
109 | +#define QUEUE_KEY(c) s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c | ||
110 | |||
111 | static void spitz_keyboard_handler(void *opaque, int keycode) | ||
29 | { | 112 | { |
30 | MPS2FPGAIO *fpgaio = opaque; | 113 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_handler(void *opaque, int keycode) |
31 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 114 | uint16_t code; |
32 | 115 | int mapcode; | |
33 | object_initialize_child(OBJECT(mms), "fpgaio", fpgaio, TYPE_MPS2_FPGAIO); | 116 | switch (keycode) { |
34 | + qdev_prop_set_uint32(DEVICE(fpgaio), "num-leds", mmc->fpgaio_num_leds); | 117 | - case 0x2a: /* Left Shift */ |
35 | + qdev_prop_set_bit(DEVICE(fpgaio), "has-switches", mmc->fpgaio_has_switches); | 118 | + case 0x2a: /* Left Shift */ |
36 | sysbus_realize(SYS_BUS_DEVICE(fpgaio), &error_fatal); | 119 | s->modifiers |= 1; |
37 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(fpgaio), 0); | 120 | break; |
121 | case 0xaa: | ||
122 | s->modifiers &= ~1; | ||
123 | break; | ||
124 | - case 0x36: /* Right Shift */ | ||
125 | + case 0x36: /* Right Shift */ | ||
126 | s->modifiers |= 2; | ||
127 | break; | ||
128 | case 0xb6: | ||
129 | s->modifiers &= ~2; | ||
130 | break; | ||
131 | - case 0x1d: /* Control */ | ||
132 | + case 0x1d: /* Control */ | ||
133 | s->modifiers |= 4; | ||
134 | break; | ||
135 | case 0x9d: | ||
136 | s->modifiers &= ~4; | ||
137 | break; | ||
138 | - case 0x38: /* Alt */ | ||
139 | + case 0x38: /* Alt */ | ||
140 | s->modifiers |= 8; | ||
141 | break; | ||
142 | case 0xb8: | ||
143 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_realize(DeviceState *dev, Error **errp) | ||
144 | |||
145 | /* LCD backlight controller */ | ||
146 | |||
147 | -#define LCDTG_RESCTL 0x00 | ||
148 | -#define LCDTG_PHACTRL 0x01 | ||
149 | -#define LCDTG_DUTYCTRL 0x02 | ||
150 | -#define LCDTG_POWERREG0 0x03 | ||
151 | -#define LCDTG_POWERREG1 0x04 | ||
152 | -#define LCDTG_GPOR3 0x05 | ||
153 | -#define LCDTG_PICTRL 0x06 | ||
154 | -#define LCDTG_POLCTRL 0x07 | ||
155 | +#define LCDTG_RESCTL 0x00 | ||
156 | +#define LCDTG_PHACTRL 0x01 | ||
157 | +#define LCDTG_DUTYCTRL 0x02 | ||
158 | +#define LCDTG_POWERREG0 0x03 | ||
159 | +#define LCDTG_POWERREG1 0x04 | ||
160 | +#define LCDTG_GPOR3 0x05 | ||
161 | +#define LCDTG_PICTRL 0x06 | ||
162 | +#define LCDTG_POLCTRL 0x07 | ||
163 | |||
164 | typedef struct { | ||
165 | SSISlave ssidev; | ||
166 | @@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *dev, Error **errp) | ||
167 | |||
168 | /* SSP devices */ | ||
169 | |||
170 | -#define CORGI_SSP_PORT 2 | ||
171 | +#define CORGI_SSP_PORT 2 | ||
172 | |||
173 | -#define SPITZ_GPIO_LCDCON_CS 53 | ||
174 | -#define SPITZ_GPIO_ADS7846_CS 14 | ||
175 | -#define SPITZ_GPIO_MAX1111_CS 20 | ||
176 | -#define SPITZ_GPIO_TP_INT 11 | ||
177 | +#define SPITZ_GPIO_LCDCON_CS 53 | ||
178 | +#define SPITZ_GPIO_ADS7846_CS 14 | ||
179 | +#define SPITZ_GPIO_MAX1111_CS 20 | ||
180 | +#define SPITZ_GPIO_TP_INT 11 | ||
181 | |||
182 | static DeviceState *max1111; | ||
183 | |||
184 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level) | ||
185 | s->enable[line] = !level; | ||
38 | } | 186 | } |
39 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 187 | |
40 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 188 | -#define MAX1111_BATT_VOLT 1 |
41 | mmc->oscclk = an505_oscclk; | 189 | -#define MAX1111_BATT_TEMP 2 |
42 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 190 | -#define MAX1111_ACIN_VOLT 3 |
43 | + mmc->fpgaio_num_leds = 2; | 191 | +#define MAX1111_BATT_VOLT 1 |
44 | + mmc->fpgaio_has_switches = false; | 192 | +#define MAX1111_BATT_TEMP 2 |
45 | mmc->armsse_type = TYPE_IOTKIT; | 193 | +#define MAX1111_ACIN_VOLT 3 |
194 | |||
195 | -#define SPITZ_BATTERY_TEMP 0xe0 /* About 2.9V */ | ||
196 | -#define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */ | ||
197 | -#define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */ | ||
198 | +#define SPITZ_BATTERY_TEMP 0xe0 /* About 2.9V */ | ||
199 | +#define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */ | ||
200 | +#define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */ | ||
201 | |||
202 | static void spitz_adc_temp_on(void *opaque, int line, int level) | ||
203 | { | ||
204 | @@ -XXX,XX +XXX,XX @@ static void spitz_microdrive_attach(PXA2xxState *cpu, int slot) | ||
205 | |||
206 | /* Wm8750 and Max7310 on I2C */ | ||
207 | |||
208 | -#define AKITA_MAX_ADDR 0x18 | ||
209 | -#define SPITZ_WM_ADDRL 0x1b | ||
210 | -#define SPITZ_WM_ADDRH 0x1a | ||
211 | +#define AKITA_MAX_ADDR 0x18 | ||
212 | +#define SPITZ_WM_ADDRL 0x1b | ||
213 | +#define SPITZ_WM_ADDRH 0x1a | ||
214 | |||
215 | -#define SPITZ_GPIO_WM 5 | ||
216 | +#define SPITZ_GPIO_WM 5 | ||
217 | |||
218 | static void spitz_wm8750_addr(void *opaque, int line, int level) | ||
219 | { | ||
220 | @@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level) | ||
221 | } | ||
46 | } | 222 | } |
47 | 223 | ||
48 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 224 | -#define SPITZ_SCP_LED_GREEN 1 |
49 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 225 | -#define SPITZ_SCP_JK_B 2 |
50 | mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ | 226 | -#define SPITZ_SCP_CHRG_ON 3 |
51 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 227 | -#define SPITZ_SCP_MUTE_L 4 |
52 | + mmc->fpgaio_num_leds = 2; | 228 | -#define SPITZ_SCP_MUTE_R 5 |
53 | + mmc->fpgaio_has_switches = false; | 229 | -#define SPITZ_SCP_CF_POWER 6 |
54 | mmc->armsse_type = TYPE_SSE200; | 230 | -#define SPITZ_SCP_LED_ORANGE 7 |
231 | -#define SPITZ_SCP_JK_A 8 | ||
232 | -#define SPITZ_SCP_ADC_TEMP_ON 9 | ||
233 | -#define SPITZ_SCP2_IR_ON 1 | ||
234 | -#define SPITZ_SCP2_AKIN_PULLUP 2 | ||
235 | -#define SPITZ_SCP2_BACKLIGHT_CONT 7 | ||
236 | -#define SPITZ_SCP2_BACKLIGHT_ON 8 | ||
237 | -#define SPITZ_SCP2_MIC_BIAS 9 | ||
238 | +#define SPITZ_SCP_LED_GREEN 1 | ||
239 | +#define SPITZ_SCP_JK_B 2 | ||
240 | +#define SPITZ_SCP_CHRG_ON 3 | ||
241 | +#define SPITZ_SCP_MUTE_L 4 | ||
242 | +#define SPITZ_SCP_MUTE_R 5 | ||
243 | +#define SPITZ_SCP_CF_POWER 6 | ||
244 | +#define SPITZ_SCP_LED_ORANGE 7 | ||
245 | +#define SPITZ_SCP_JK_A 8 | ||
246 | +#define SPITZ_SCP_ADC_TEMP_ON 9 | ||
247 | +#define SPITZ_SCP2_IR_ON 1 | ||
248 | +#define SPITZ_SCP2_AKIN_PULLUP 2 | ||
249 | +#define SPITZ_SCP2_BACKLIGHT_CONT 7 | ||
250 | +#define SPITZ_SCP2_BACKLIGHT_ON 8 | ||
251 | +#define SPITZ_SCP2_MIC_BIAS 9 | ||
252 | |||
253 | static void spitz_scoop_gpio_setup(PXA2xxState *cpu, | ||
254 | DeviceState *scp0, DeviceState *scp1) | ||
255 | @@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(PXA2xxState *cpu, | ||
256 | qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); | ||
55 | } | 257 | } |
56 | 258 | ||
259 | -#define SPITZ_GPIO_HSYNC 22 | ||
260 | -#define SPITZ_GPIO_SD_DETECT 9 | ||
261 | -#define SPITZ_GPIO_SD_WP 81 | ||
262 | -#define SPITZ_GPIO_ON_RESET 89 | ||
263 | -#define SPITZ_GPIO_BAT_COVER 90 | ||
264 | -#define SPITZ_GPIO_CF1_IRQ 105 | ||
265 | -#define SPITZ_GPIO_CF1_CD 94 | ||
266 | -#define SPITZ_GPIO_CF2_IRQ 106 | ||
267 | -#define SPITZ_GPIO_CF2_CD 93 | ||
268 | +#define SPITZ_GPIO_HSYNC 22 | ||
269 | +#define SPITZ_GPIO_SD_DETECT 9 | ||
270 | +#define SPITZ_GPIO_SD_WP 81 | ||
271 | +#define SPITZ_GPIO_ON_RESET 89 | ||
272 | +#define SPITZ_GPIO_BAT_COVER 90 | ||
273 | +#define SPITZ_GPIO_CF1_IRQ 105 | ||
274 | +#define SPITZ_GPIO_CF1_CD 94 | ||
275 | +#define SPITZ_GPIO_CF2_IRQ 106 | ||
276 | +#define SPITZ_GPIO_CF2_CD 93 | ||
277 | |||
278 | static int spitz_hsync; | ||
279 | |||
280 | @@ -XXX,XX +XXX,XX @@ static void spitz_gpio_setup(PXA2xxState *cpu, int slots) | ||
281 | /* Board init. */ | ||
282 | enum spitz_model_e { spitz, akita, borzoi, terrier }; | ||
283 | |||
284 | -#define SPITZ_RAM 0x04000000 | ||
285 | -#define SPITZ_ROM 0x00800000 | ||
286 | +#define SPITZ_RAM 0x04000000 | ||
287 | +#define SPITZ_ROM 0x00800000 | ||
288 | |||
289 | static struct arm_boot_info spitz_binfo = { | ||
290 | .loader_start = PXA2XX_SDRAM_BASE, | ||
57 | -- | 291 | -- |
58 | 2.20.1 | 292 | 2.20.1 |
59 | 293 | ||
60 | 294 | diff view generated by jsdifflib |
1 | We only include the template header once, so just inline it into the | 1 | For the four Spitz-family machines (akita, borzoi, spitz, terrier) |
---|---|---|---|
2 | source file for the device. | 2 | create a proper abstract class SpitzMachineClass which encapsulates |
3 | the common behaviour, rather than having them all derive directly | ||
4 | from TYPE_MACHINE: | ||
5 | * instead of each machine class setting mc->init to a wrapper | ||
6 | function which calls spitz_common_init() with parameters, | ||
7 | put that data in the SpitzMachineClass and make spitz_common_init | ||
8 | the SpitzMachineClass machine-init function | ||
9 | * move the settings of mc->block_default_type and | ||
10 | mc->ignore_memory_transaction_failures into the SpitzMachineClass | ||
11 | class init rather than repeating them in each machine's class init | ||
12 | |||
13 | (The motivation is that we're going to want to keep some state in | ||
14 | the SpitzMachineState so we can connect GPIOs between devices created | ||
15 | in one sub-function of the machine init to devices created in a | ||
16 | different sub-function.) | ||
3 | 17 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 19 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Message-id: 20210215103215.4944-9-peter.maydell@linaro.org | 20 | Message-id: 20200628142429.17111-3-peter.maydell@linaro.org |
8 | --- | 21 | --- |
9 | hw/display/omap_lcd_template.h | 154 --------------------------------- | 22 | hw/arm/spitz.c | 91 ++++++++++++++++++++++++++++++-------------------- |
10 | hw/display/omap_lcdc.c | 127 ++++++++++++++++++++++++++- | 23 | 1 file changed, 55 insertions(+), 36 deletions(-) |
11 | 2 files changed, 125 insertions(+), 156 deletions(-) | 24 | |
12 | delete mode 100644 hw/display/omap_lcd_template.h | 25 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
13 | 26 | index XXXXXXX..XXXXXXX 100644 | |
14 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | 27 | --- a/hw/arm/spitz.c |
15 | deleted file mode 100644 | 28 | +++ b/hw/arm/spitz.c |
16 | index XXXXXXX..XXXXXXX | ||
17 | --- a/hw/display/omap_lcd_template.h | ||
18 | +++ /dev/null | ||
19 | @@ -XXX,XX +XXX,XX @@ | 29 | @@ -XXX,XX +XXX,XX @@ |
20 | -/* | 30 | #include "exec/address-spaces.h" |
21 | - * QEMU OMAP LCD Emulator templates | 31 | #include "cpu.h" |
22 | - * | 32 | |
23 | - * Copyright (c) 2006 Andrzej Zaborowski <balrog@zabor.org> | 33 | +enum spitz_model_e { spitz, akita, borzoi, terrier }; |
24 | - * | 34 | + |
25 | - * Redistribution and use in source and binary forms, with or without | 35 | +typedef struct { |
26 | - * modification, are permitted provided that the following conditions | 36 | + MachineClass parent; |
27 | - * are met: | 37 | + enum spitz_model_e model; |
28 | - * | 38 | + int arm_id; |
29 | - * 1. Redistributions of source code must retain the above copyright | 39 | +} SpitzMachineClass; |
30 | - * notice, this list of conditions and the following disclaimer. | 40 | + |
31 | - * 2. Redistributions in binary form must reproduce the above copyright | 41 | +typedef struct { |
32 | - * notice, this list of conditions and the following disclaimer in | 42 | + MachineState parent; |
33 | - * the documentation and/or other materials provided with the | 43 | +} SpitzMachineState; |
34 | - * distribution. | 44 | + |
35 | - * | 45 | +#define TYPE_SPITZ_MACHINE "spitz-common" |
36 | - * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' | 46 | +#define SPITZ_MACHINE(obj) \ |
37 | - * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, | 47 | + OBJECT_CHECK(SpitzMachineState, obj, TYPE_SPITZ_MACHINE) |
38 | - * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A | 48 | +#define SPITZ_MACHINE_GET_CLASS(obj) \ |
39 | - * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR | 49 | + OBJECT_GET_CLASS(SpitzMachineClass, obj, TYPE_SPITZ_MACHINE) |
40 | - * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, | 50 | +#define SPITZ_MACHINE_CLASS(klass) \ |
41 | - * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, | 51 | + OBJECT_CLASS_CHECK(SpitzMachineClass, klass, TYPE_SPITZ_MACHINE) |
42 | - * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR | 52 | + |
43 | - * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY | 53 | #undef REG_FMT |
44 | - * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | 54 | #define REG_FMT "0x%02lx" |
45 | - * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | 55 | |
46 | - * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | 56 | @@ -XXX,XX +XXX,XX @@ static void spitz_gpio_setup(PXA2xxState *cpu, int slots) |
47 | - */ | 57 | } |
58 | |||
59 | /* Board init. */ | ||
60 | -enum spitz_model_e { spitz, akita, borzoi, terrier }; | ||
48 | - | 61 | - |
49 | -/* | 62 | #define SPITZ_RAM 0x04000000 |
50 | - * 2-bit colour | 63 | #define SPITZ_ROM 0x00800000 |
51 | - */ | 64 | |
52 | -static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | 65 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info spitz_binfo = { |
53 | - int width, int deststep) | 66 | .ram_size = 0x04000000, |
67 | }; | ||
68 | |||
69 | -static void spitz_common_init(MachineState *machine, | ||
70 | - enum spitz_model_e model, int arm_id) | ||
71 | +static void spitz_common_init(MachineState *machine) | ||
72 | { | ||
73 | + SpitzMachineClass *smc = SPITZ_MACHINE_GET_CLASS(machine); | ||
74 | + enum spitz_model_e model = smc->model; | ||
75 | PXA2xxState *mpu; | ||
76 | DeviceState *scp0, *scp1 = NULL; | ||
77 | MemoryRegion *address_space_mem = get_system_memory(); | ||
78 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine, | ||
79 | /* A 4.0 GB microdrive is permanently sitting in CF slot 0. */ | ||
80 | spitz_microdrive_attach(mpu, 0); | ||
81 | |||
82 | - spitz_binfo.board_id = arm_id; | ||
83 | + spitz_binfo.board_id = smc->arm_id; | ||
84 | arm_load_kernel(mpu->cpu, machine, &spitz_binfo); | ||
85 | sl_bootparam_write(SL_PXA_PARAM_BASE); | ||
86 | } | ||
87 | |||
88 | -static void spitz_init(MachineState *machine) | ||
89 | +static void spitz_common_class_init(ObjectClass *oc, void *data) | ||
90 | { | ||
91 | - spitz_common_init(machine, spitz, 0x2c9); | ||
92 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
93 | + | ||
94 | + mc->block_default_type = IF_IDE; | ||
95 | + mc->ignore_memory_transaction_failures = true; | ||
96 | + mc->init = spitz_common_init; | ||
97 | } | ||
98 | |||
99 | -static void borzoi_init(MachineState *machine) | ||
54 | -{ | 100 | -{ |
55 | - uint16_t *pal = opaque; | 101 | - spitz_common_init(machine, borzoi, 0x33f); |
56 | - uint8_t v, r, g, b; | ||
57 | - | ||
58 | - do { | ||
59 | - v = ldub_p((void *) s); | ||
60 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
61 | - g = pal[v & 3] & 0xf0; | ||
62 | - b = (pal[v & 3] << 4) & 0xf0; | ||
63 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
64 | - d += 4; | ||
65 | - v >>= 2; | ||
66 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
67 | - g = pal[v & 3] & 0xf0; | ||
68 | - b = (pal[v & 3] << 4) & 0xf0; | ||
69 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
70 | - d += 4; | ||
71 | - v >>= 2; | ||
72 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
73 | - g = pal[v & 3] & 0xf0; | ||
74 | - b = (pal[v & 3] << 4) & 0xf0; | ||
75 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
76 | - d += 4; | ||
77 | - v >>= 2; | ||
78 | - r = (pal[v & 3] >> 4) & 0xf0; | ||
79 | - g = pal[v & 3] & 0xf0; | ||
80 | - b = (pal[v & 3] << 4) & 0xf0; | ||
81 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
82 | - d += 4; | ||
83 | - s++; | ||
84 | - width -= 4; | ||
85 | - } while (width > 0); | ||
86 | -} | 102 | -} |
87 | - | 103 | - |
88 | -/* | 104 | -static void akita_init(MachineState *machine) |
89 | - * 4-bit colour | ||
90 | - */ | ||
91 | -static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
92 | - int width, int deststep) | ||
93 | -{ | 105 | -{ |
94 | - uint16_t *pal = opaque; | 106 | - spitz_common_init(machine, akita, 0x2e8); |
95 | - uint8_t v, r, g, b; | ||
96 | - | ||
97 | - do { | ||
98 | - v = ldub_p((void *) s); | ||
99 | - r = (pal[v & 0xf] >> 4) & 0xf0; | ||
100 | - g = pal[v & 0xf] & 0xf0; | ||
101 | - b = (pal[v & 0xf] << 4) & 0xf0; | ||
102 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
103 | - d += 4; | ||
104 | - v >>= 4; | ||
105 | - r = (pal[v & 0xf] >> 4) & 0xf0; | ||
106 | - g = pal[v & 0xf] & 0xf0; | ||
107 | - b = (pal[v & 0xf] << 4) & 0xf0; | ||
108 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
109 | - d += 4; | ||
110 | - s++; | ||
111 | - width -= 2; | ||
112 | - } while (width > 0); | ||
113 | -} | 107 | -} |
114 | - | 108 | - |
115 | -/* | 109 | -static void terrier_init(MachineState *machine) |
116 | - * 8-bit colour | ||
117 | - */ | ||
118 | -static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
119 | - int width, int deststep) | ||
120 | -{ | 110 | -{ |
121 | - uint16_t *pal = opaque; | 111 | - spitz_common_init(machine, terrier, 0x33f); |
122 | - uint8_t v, r, g, b; | ||
123 | - | ||
124 | - do { | ||
125 | - v = ldub_p((void *) s); | ||
126 | - r = (pal[v] >> 4) & 0xf0; | ||
127 | - g = pal[v] & 0xf0; | ||
128 | - b = (pal[v] << 4) & 0xf0; | ||
129 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
130 | - s++; | ||
131 | - d += 4; | ||
132 | - } while (-- width != 0); | ||
133 | -} | 112 | -} |
134 | - | 113 | +static const TypeInfo spitz_common_info = { |
135 | -/* | 114 | + .name = TYPE_SPITZ_MACHINE, |
136 | - * 12-bit colour | 115 | + .parent = TYPE_MACHINE, |
137 | - */ | 116 | + .abstract = true, |
138 | -static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | 117 | + .instance_size = sizeof(SpitzMachineState), |
139 | - int width, int deststep) | 118 | + .class_size = sizeof(SpitzMachineClass), |
140 | -{ | 119 | + .class_init = spitz_common_class_init, |
141 | - uint16_t v; | 120 | +}; |
142 | - uint8_t r, g, b; | 121 | |
143 | - | 122 | static void akitapda_class_init(ObjectClass *oc, void *data) |
144 | - do { | 123 | { |
145 | - v = lduw_le_p((void *) s); | 124 | MachineClass *mc = MACHINE_CLASS(oc); |
146 | - r = (v >> 4) & 0xf0; | 125 | + SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc); |
147 | - g = v & 0xf0; | 126 | |
148 | - b = (v << 4) & 0xf0; | 127 | mc->desc = "Sharp SL-C1000 (Akita) PDA (PXA270)"; |
149 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 128 | - mc->init = akita_init; |
150 | - s += 2; | 129 | - mc->ignore_memory_transaction_failures = true; |
151 | - d += 4; | 130 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); |
152 | - } while (-- width != 0); | 131 | + smc->model = akita; |
153 | -} | 132 | + smc->arm_id = 0x2e8; |
154 | - | 133 | } |
155 | -/* | 134 | |
156 | - * 16-bit colour | 135 | static const TypeInfo akitapda_type = { |
157 | - */ | 136 | .name = MACHINE_TYPE_NAME("akita"), |
158 | -static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | 137 | - .parent = TYPE_MACHINE, |
159 | - int width, int deststep) | 138 | + .parent = TYPE_SPITZ_MACHINE, |
160 | -{ | 139 | .class_init = akitapda_class_init, |
161 | - uint16_t v; | 140 | }; |
162 | - uint8_t r, g, b; | 141 | |
163 | - | 142 | static void spitzpda_class_init(ObjectClass *oc, void *data) |
164 | - do { | 143 | { |
165 | - v = lduw_le_p((void *) s); | 144 | MachineClass *mc = MACHINE_CLASS(oc); |
166 | - r = (v >> 8) & 0xf8; | 145 | + SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc); |
167 | - g = (v >> 3) & 0xfc; | 146 | |
168 | - b = (v << 3) & 0xf8; | 147 | mc->desc = "Sharp SL-C3000 (Spitz) PDA (PXA270)"; |
169 | - ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 148 | - mc->init = spitz_init; |
170 | - s += 2; | 149 | - mc->block_default_type = IF_IDE; |
171 | - d += 4; | 150 | - mc->ignore_memory_transaction_failures = true; |
172 | - } while (-- width != 0); | 151 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); |
173 | -} | 152 | + smc->model = spitz; |
174 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | 153 | + smc->arm_id = 0x2c9; |
175 | index XXXXXXX..XXXXXXX 100644 | 154 | } |
176 | --- a/hw/display/omap_lcdc.c | 155 | |
177 | +++ b/hw/display/omap_lcdc.c | 156 | static const TypeInfo spitzpda_type = { |
178 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) | 157 | .name = MACHINE_TYPE_NAME("spitz"), |
179 | 158 | - .parent = TYPE_MACHINE, | |
180 | #define draw_line_func drawfn | 159 | + .parent = TYPE_SPITZ_MACHINE, |
181 | 160 | .class_init = spitzpda_class_init, | |
182 | -#define DEPTH 32 | 161 | }; |
183 | -#include "omap_lcd_template.h" | 162 | |
184 | +/* | 163 | static void borzoipda_class_init(ObjectClass *oc, void *data) |
185 | + * 2-bit colour | 164 | { |
186 | + */ | 165 | MachineClass *mc = MACHINE_CLASS(oc); |
187 | +static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | 166 | + SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc); |
188 | + int width, int deststep) | 167 | |
189 | +{ | 168 | mc->desc = "Sharp SL-C3100 (Borzoi) PDA (PXA270)"; |
190 | + uint16_t *pal = opaque; | 169 | - mc->init = borzoi_init; |
191 | + uint8_t v, r, g, b; | 170 | - mc->block_default_type = IF_IDE; |
192 | + | 171 | - mc->ignore_memory_transaction_failures = true; |
193 | + do { | 172 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); |
194 | + v = ldub_p((void *) s); | 173 | + smc->model = borzoi; |
195 | + r = (pal[v & 3] >> 4) & 0xf0; | 174 | + smc->arm_id = 0x33f; |
196 | + g = pal[v & 3] & 0xf0; | 175 | } |
197 | + b = (pal[v & 3] << 4) & 0xf0; | 176 | |
198 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 177 | static const TypeInfo borzoipda_type = { |
199 | + d += 4; | 178 | .name = MACHINE_TYPE_NAME("borzoi"), |
200 | + v >>= 2; | 179 | - .parent = TYPE_MACHINE, |
201 | + r = (pal[v & 3] >> 4) & 0xf0; | 180 | + .parent = TYPE_SPITZ_MACHINE, |
202 | + g = pal[v & 3] & 0xf0; | 181 | .class_init = borzoipda_class_init, |
203 | + b = (pal[v & 3] << 4) & 0xf0; | 182 | }; |
204 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 183 | |
205 | + d += 4; | 184 | static void terrierpda_class_init(ObjectClass *oc, void *data) |
206 | + v >>= 2; | 185 | { |
207 | + r = (pal[v & 3] >> 4) & 0xf0; | 186 | MachineClass *mc = MACHINE_CLASS(oc); |
208 | + g = pal[v & 3] & 0xf0; | 187 | + SpitzMachineClass *smc = SPITZ_MACHINE_CLASS(oc); |
209 | + b = (pal[v & 3] << 4) & 0xf0; | 188 | |
210 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 189 | mc->desc = "Sharp SL-C3200 (Terrier) PDA (PXA270)"; |
211 | + d += 4; | 190 | - mc->init = terrier_init; |
212 | + v >>= 2; | 191 | - mc->block_default_type = IF_IDE; |
213 | + r = (pal[v & 3] >> 4) & 0xf0; | 192 | - mc->ignore_memory_transaction_failures = true; |
214 | + g = pal[v & 3] & 0xf0; | 193 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c5"); |
215 | + b = (pal[v & 3] << 4) & 0xf0; | 194 | + smc->model = terrier; |
216 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | 195 | + smc->arm_id = 0x33f; |
217 | + d += 4; | 196 | } |
218 | + s++; | 197 | |
219 | + width -= 4; | 198 | static const TypeInfo terrierpda_type = { |
220 | + } while (width > 0); | 199 | .name = MACHINE_TYPE_NAME("terrier"), |
221 | +} | 200 | - .parent = TYPE_MACHINE, |
222 | + | 201 | + .parent = TYPE_SPITZ_MACHINE, |
223 | +/* | 202 | .class_init = terrierpda_class_init, |
224 | + * 4-bit colour | 203 | }; |
225 | + */ | 204 | |
226 | +static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | 205 | static void spitz_machine_init(void) |
227 | + int width, int deststep) | 206 | { |
228 | +{ | 207 | + type_register_static(&spitz_common_info); |
229 | + uint16_t *pal = opaque; | 208 | type_register_static(&akitapda_type); |
230 | + uint8_t v, r, g, b; | 209 | type_register_static(&spitzpda_type); |
231 | + | 210 | type_register_static(&borzoipda_type); |
232 | + do { | ||
233 | + v = ldub_p((void *) s); | ||
234 | + r = (pal[v & 0xf] >> 4) & 0xf0; | ||
235 | + g = pal[v & 0xf] & 0xf0; | ||
236 | + b = (pal[v & 0xf] << 4) & 0xf0; | ||
237 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
238 | + d += 4; | ||
239 | + v >>= 4; | ||
240 | + r = (pal[v & 0xf] >> 4) & 0xf0; | ||
241 | + g = pal[v & 0xf] & 0xf0; | ||
242 | + b = (pal[v & 0xf] << 4) & 0xf0; | ||
243 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
244 | + d += 4; | ||
245 | + s++; | ||
246 | + width -= 2; | ||
247 | + } while (width > 0); | ||
248 | +} | ||
249 | + | ||
250 | +/* | ||
251 | + * 8-bit colour | ||
252 | + */ | ||
253 | +static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
254 | + int width, int deststep) | ||
255 | +{ | ||
256 | + uint16_t *pal = opaque; | ||
257 | + uint8_t v, r, g, b; | ||
258 | + | ||
259 | + do { | ||
260 | + v = ldub_p((void *) s); | ||
261 | + r = (pal[v] >> 4) & 0xf0; | ||
262 | + g = pal[v] & 0xf0; | ||
263 | + b = (pal[v] << 4) & 0xf0; | ||
264 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
265 | + s++; | ||
266 | + d += 4; | ||
267 | + } while (-- width != 0); | ||
268 | +} | ||
269 | + | ||
270 | +/* | ||
271 | + * 12-bit colour | ||
272 | + */ | ||
273 | +static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
274 | + int width, int deststep) | ||
275 | +{ | ||
276 | + uint16_t v; | ||
277 | + uint8_t r, g, b; | ||
278 | + | ||
279 | + do { | ||
280 | + v = lduw_le_p((void *) s); | ||
281 | + r = (v >> 4) & 0xf0; | ||
282 | + g = v & 0xf0; | ||
283 | + b = (v << 4) & 0xf0; | ||
284 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
285 | + s += 2; | ||
286 | + d += 4; | ||
287 | + } while (-- width != 0); | ||
288 | +} | ||
289 | + | ||
290 | +/* | ||
291 | + * 16-bit colour | ||
292 | + */ | ||
293 | +static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
294 | + int width, int deststep) | ||
295 | +{ | ||
296 | + uint16_t v; | ||
297 | + uint8_t r, g, b; | ||
298 | + | ||
299 | + do { | ||
300 | + v = lduw_le_p((void *) s); | ||
301 | + r = (v >> 8) & 0xf8; | ||
302 | + g = (v >> 3) & 0xfc; | ||
303 | + b = (v << 3) & 0xf8; | ||
304 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
305 | + s += 2; | ||
306 | + d += 4; | ||
307 | + } while (-- width != 0); | ||
308 | +} | ||
309 | |||
310 | static void omap_update_display(void *opaque) | ||
311 | { | ||
312 | -- | 211 | -- |
313 | 2.20.1 | 212 | 2.20.1 |
314 | 213 | ||
315 | 214 | diff view generated by jsdifflib |
1 | The function tc6393xb_draw_graphic32() is called in exactly one place, | 1 | Keep pointers to the MPU and the SSI devices in SpitzMachineState. |
---|---|---|---|
2 | so just inline the function body at its callsite. This allows us to | 2 | We're going to want to make GPIO connections between some of the |
3 | drop the template header entirely. | 3 | SSI devices and the SCPs, so we want to keep hold of a pointer to |
4 | those; putting the MPU into the struct allows us to pass just | ||
5 | one thing to spitz_ssp_attach() rather than two. | ||
4 | 6 | ||
5 | The code move includes a single added space after 'for' to fix | 7 | We have to retain the setting of the global "max1111" variable |
6 | the coding style. | 8 | for the moment as it is used in spitz_adc_temp_on(); later in |
9 | this series of commits we will be able to remove it. | ||
7 | 10 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Message-id: 20200628142429.17111-4-peter.maydell@linaro.org |
11 | Message-id: 20210215103215.4944-5-peter.maydell@linaro.org | ||
12 | --- | 14 | --- |
13 | hw/display/tc6393xb_template.h | 45 ---------------------------------- | 15 | hw/arm/spitz.c | 50 ++++++++++++++++++++++++++++---------------------- |
14 | hw/display/tc6393xb.c | 23 ++++++++++++++--- | 16 | 1 file changed, 28 insertions(+), 22 deletions(-) |
15 | 2 files changed, 19 insertions(+), 49 deletions(-) | ||
16 | delete mode 100644 hw/display/tc6393xb_template.h | ||
17 | 17 | ||
18 | diff --git a/hw/display/tc6393xb_template.h b/hw/display/tc6393xb_template.h | 18 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
19 | deleted file mode 100644 | ||
20 | index XXXXXXX..XXXXXXX | ||
21 | --- a/hw/display/tc6393xb_template.h | ||
22 | +++ /dev/null | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | -/* | ||
25 | - * Toshiba TC6393XB I/O Controller. | ||
26 | - * Found in Sharp Zaurus SL-6000 (tosa) or some | ||
27 | - * Toshiba e-Series PDAs. | ||
28 | - * | ||
29 | - * FB support code. Based on G364 fb emulator | ||
30 | - * | ||
31 | - * Copyright (c) 2007 Hervé Poussineau | ||
32 | - * | ||
33 | - * This program is free software; you can redistribute it and/or | ||
34 | - * modify it under the terms of the GNU General Public License as | ||
35 | - * published by the Free Software Foundation; either version 2 of | ||
36 | - * the License, or (at your option) any later version. | ||
37 | - * | ||
38 | - * This program is distributed in the hope that it will be useful, | ||
39 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
40 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
41 | - * GNU General Public License for more details. | ||
42 | - * | ||
43 | - * You should have received a copy of the GNU General Public License along | ||
44 | - * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
45 | - */ | ||
46 | - | ||
47 | -static void tc6393xb_draw_graphic32(TC6393xbState *s) | ||
48 | -{ | ||
49 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
50 | - int i; | ||
51 | - uint16_t *data_buffer; | ||
52 | - uint8_t *data_display; | ||
53 | - | ||
54 | - data_buffer = s->vram_ptr; | ||
55 | - data_display = surface_data(surface); | ||
56 | - for(i = 0; i < s->scr_height; i++) { | ||
57 | - int j; | ||
58 | - for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | ||
59 | - uint16_t color = *data_buffer; | ||
60 | - uint32_t dest_color = rgb_to_pixel32( | ||
61 | - ((color & 0xf800) * 0x108) >> 11, | ||
62 | - ((color & 0x7e0) * 0x41) >> 9, | ||
63 | - ((color & 0x1f) * 0x21) >> 2 | ||
64 | - ); | ||
65 | - *(uint32_t *)data_display = dest_color; | ||
66 | - } | ||
67 | - } | ||
68 | -} | ||
69 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
71 | --- a/hw/display/tc6393xb.c | 20 | --- a/hw/arm/spitz.c |
72 | +++ b/hw/display/tc6393xb.c | 21 | +++ b/hw/arm/spitz.c |
73 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_nand_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
74 | (uint32_t) addr, value & 0xff); | 23 | |
24 | typedef struct { | ||
25 | MachineState parent; | ||
26 | + PXA2xxState *mpu; | ||
27 | + DeviceState *mux; | ||
28 | + DeviceState *lcdtg; | ||
29 | + DeviceState *ads7846; | ||
30 | + DeviceState *max1111; | ||
31 | } SpitzMachineState; | ||
32 | |||
33 | #define TYPE_SPITZ_MACHINE "spitz-common" | ||
34 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_realize(SSISlave *d, Error **errp) | ||
35 | s->bus[2] = ssi_create_bus(dev, "ssi2"); | ||
75 | } | 36 | } |
76 | 37 | ||
77 | -#define BITS 32 | 38 | -static void spitz_ssp_attach(PXA2xxState *cpu) |
78 | -#include "tc6393xb_template.h" | 39 | +static void spitz_ssp_attach(SpitzMachineState *sms) |
79 | - | ||
80 | static void tc6393xb_draw_graphic(TC6393xbState *s, int full_update) | ||
81 | { | 40 | { |
82 | - tc6393xb_draw_graphic32(s); | 41 | - DeviceState *mux; |
83 | + DisplaySurface *surface = qemu_console_surface(s->con); | 42 | - DeviceState *dev; |
84 | + int i; | 43 | void *bus; |
85 | + uint16_t *data_buffer; | 44 | |
86 | + uint8_t *data_display; | 45 | - mux = ssi_create_slave(cpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp"); |
87 | + | 46 | + sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp"); |
88 | + data_buffer = s->vram_ptr; | 47 | |
89 | + data_display = surface_data(surface); | 48 | - bus = qdev_get_child_bus(mux, "ssi0"); |
90 | + for (i = 0; i < s->scr_height; i++) { | 49 | - ssi_create_slave(bus, "spitz-lcdtg"); |
91 | + int j; | 50 | + bus = qdev_get_child_bus(sms->mux, "ssi0"); |
92 | + for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | 51 | + sms->lcdtg = ssi_create_slave(bus, "spitz-lcdtg"); |
93 | + uint16_t color = *data_buffer; | 52 | |
94 | + uint32_t dest_color = rgb_to_pixel32( | 53 | - bus = qdev_get_child_bus(mux, "ssi1"); |
95 | + ((color & 0xf800) * 0x108) >> 11, | 54 | - dev = ssi_create_slave(bus, "ads7846"); |
96 | + ((color & 0x7e0) * 0x41) >> 9, | 55 | - qdev_connect_gpio_out(dev, 0, |
97 | + ((color & 0x1f) * 0x21) >> 2 | 56 | - qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_TP_INT)); |
98 | + ); | 57 | + bus = qdev_get_child_bus(sms->mux, "ssi1"); |
99 | + *(uint32_t *)data_display = dest_color; | 58 | + sms->ads7846 = ssi_create_slave(bus, "ads7846"); |
100 | + } | 59 | + qdev_connect_gpio_out(sms->ads7846, 0, |
101 | + } | 60 | + qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT)); |
102 | dpy_gfx_update_full(s->con); | 61 | |
62 | - bus = qdev_get_child_bus(mux, "ssi2"); | ||
63 | - max1111 = ssi_create_slave(bus, "max1111"); | ||
64 | - max111x_set_input(max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT); | ||
65 | - max111x_set_input(max1111, MAX1111_BATT_TEMP, 0); | ||
66 | - max111x_set_input(max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN); | ||
67 | + bus = qdev_get_child_bus(sms->mux, "ssi2"); | ||
68 | + sms->max1111 = ssi_create_slave(bus, "max1111"); | ||
69 | + max1111 = sms->max1111; | ||
70 | + max111x_set_input(sms->max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT); | ||
71 | + max111x_set_input(sms->max1111, MAX1111_BATT_TEMP, 0); | ||
72 | + max111x_set_input(sms->max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN); | ||
73 | |||
74 | - qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_LCDCON_CS, | ||
75 | - qdev_get_gpio_in(mux, 0)); | ||
76 | - qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_ADS7846_CS, | ||
77 | - qdev_get_gpio_in(mux, 1)); | ||
78 | - qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_MAX1111_CS, | ||
79 | - qdev_get_gpio_in(mux, 2)); | ||
80 | + qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_LCDCON_CS, | ||
81 | + qdev_get_gpio_in(sms->mux, 0)); | ||
82 | + qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_ADS7846_CS, | ||
83 | + qdev_get_gpio_in(sms->mux, 1)); | ||
84 | + qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_MAX1111_CS, | ||
85 | + qdev_get_gpio_in(sms->mux, 2)); | ||
103 | } | 86 | } |
104 | 87 | ||
88 | /* CF Microdrive */ | ||
89 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info spitz_binfo = { | ||
90 | static void spitz_common_init(MachineState *machine) | ||
91 | { | ||
92 | SpitzMachineClass *smc = SPITZ_MACHINE_GET_CLASS(machine); | ||
93 | + SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
94 | enum spitz_model_e model = smc->model; | ||
95 | PXA2xxState *mpu; | ||
96 | DeviceState *scp0, *scp1 = NULL; | ||
97 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
98 | /* Setup CPU & memory */ | ||
99 | mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
100 | machine->cpu_type); | ||
101 | + sms->mpu = mpu; | ||
102 | |||
103 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
104 | |||
105 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
106 | /* Setup peripherals */ | ||
107 | spitz_keyboard_register(mpu); | ||
108 | |||
109 | - spitz_ssp_attach(mpu); | ||
110 | + spitz_ssp_attach(sms); | ||
111 | |||
112 | scp0 = sysbus_create_simple("scoop", 0x10800000, NULL); | ||
113 | if (model != akita) { | ||
105 | -- | 114 | -- |
106 | 2.20.1 | 115 | 2.20.1 |
107 | 116 | ||
108 | 117 | diff view generated by jsdifflib |
1 | For a long time now the UI layer has guaranteed that the console | 1 | Keep pointers to scp0, scp1 in SpitzMachineState, and just pass |
---|---|---|---|
2 | surface is always 32 bits per pixel RGB. Remove the legacy dead | 2 | that to spitz_scoop_gpio_setup(). |
3 | code from the tc6393xb display device which was handling the | 3 | |
4 | possibility that the console surface was some other format. | 4 | (We'll want to use some of the other fields in SpitzMachineState |
5 | in that function in the next commit.) | ||
5 | 6 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Message-id: 20210215103215.4944-3-peter.maydell@linaro.org | 9 | Message-id: 20200628142429.17111-5-peter.maydell@linaro.org |
9 | --- | 10 | --- |
10 | include/ui/console.h | 10 ---------- | 11 | hw/arm/spitz.c | 34 +++++++++++++++++++--------------- |
11 | hw/display/tc6393xb.c | 33 +-------------------------------- | 12 | 1 file changed, 19 insertions(+), 15 deletions(-) |
12 | 2 files changed, 1 insertion(+), 42 deletions(-) | ||
13 | 13 | ||
14 | diff --git a/include/ui/console.h b/include/ui/console.h | 14 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/ui/console.h | 16 | --- a/hw/arm/spitz.c |
17 | +++ b/include/ui/console.h | 17 | +++ b/hw/arm/spitz.c |
18 | @@ -XXX,XX +XXX,XX @@ PixelFormat qemu_default_pixelformat(int bpp); | 18 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
19 | DisplaySurface *qemu_create_displaysurface(int width, int height); | 19 | DeviceState *lcdtg; |
20 | void qemu_free_displaysurface(DisplaySurface *surface); | 20 | DeviceState *ads7846; |
21 | 21 | DeviceState *max1111; | |
22 | -static inline int is_surface_bgr(DisplaySurface *surface) | 22 | + DeviceState *scp0; |
23 | -{ | 23 | + DeviceState *scp1; |
24 | - if (PIXMAN_FORMAT_BPP(surface->format) == 32 && | 24 | } SpitzMachineState; |
25 | - PIXMAN_FORMAT_TYPE(surface->format) == PIXMAN_TYPE_ABGR) { | 25 | |
26 | - return 1; | 26 | #define TYPE_SPITZ_MACHINE "spitz-common" |
27 | - } else { | 27 | @@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level) |
28 | - return 0; | 28 | #define SPITZ_SCP2_BACKLIGHT_ON 8 |
29 | - } | 29 | #define SPITZ_SCP2_MIC_BIAS 9 |
30 | -} | 30 | |
31 | - | 31 | -static void spitz_scoop_gpio_setup(PXA2xxState *cpu, |
32 | static inline int is_buffer_shared(DisplaySurface *surface) | 32 | - DeviceState *scp0, DeviceState *scp1) |
33 | +static void spitz_scoop_gpio_setup(SpitzMachineState *sms) | ||
33 | { | 34 | { |
34 | return !(surface->flags & QEMU_ALLOCATED_FLAG); | 35 | - qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, cpu, 8); |
35 | diff --git a/hw/display/tc6393xb.c b/hw/display/tc6393xb.c | 36 | + qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, sms->mpu, 8); |
36 | index XXXXXXX..XXXXXXX 100644 | 37 | |
37 | --- a/hw/display/tc6393xb.c | 38 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_CHRG_ON, outsignals[0]); |
38 | +++ b/hw/display/tc6393xb.c | 39 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_JK_B, outsignals[1]); |
39 | @@ -XXX,XX +XXX,XX @@ static void tc6393xb_nand_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) | 40 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_GREEN, outsignals[2]); |
40 | (uint32_t) addr, value & 0xff); | 41 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]); |
42 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, outsignals[0]); | ||
43 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, outsignals[1]); | ||
44 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, outsignals[2]); | ||
45 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]); | ||
46 | |||
47 | - if (scp1) { | ||
48 | - qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_CONT, outsignals[4]); | ||
49 | - qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_ON, outsignals[5]); | ||
50 | + if (sms->scp1) { | ||
51 | + qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT, | ||
52 | + outsignals[4]); | ||
53 | + qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON, | ||
54 | + outsignals[5]); | ||
55 | } | ||
56 | |||
57 | - qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); | ||
58 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); | ||
41 | } | 59 | } |
42 | 60 | ||
43 | -#define BITS 8 | 61 | #define SPITZ_GPIO_HSYNC 22 |
44 | -#include "tc6393xb_template.h" | 62 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) |
45 | -#define BITS 15 | 63 | SpitzMachineState *sms = SPITZ_MACHINE(machine); |
46 | -#include "tc6393xb_template.h" | 64 | enum spitz_model_e model = smc->model; |
47 | -#define BITS 16 | 65 | PXA2xxState *mpu; |
48 | -#include "tc6393xb_template.h" | 66 | - DeviceState *scp0, *scp1 = NULL; |
49 | -#define BITS 24 | 67 | MemoryRegion *address_space_mem = get_system_memory(); |
50 | -#include "tc6393xb_template.h" | 68 | MemoryRegion *rom = g_new(MemoryRegion, 1); |
51 | #define BITS 32 | 69 | |
52 | #include "tc6393xb_template.h" | 70 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) |
53 | 71 | ||
54 | static void tc6393xb_draw_graphic(TC6393xbState *s, int full_update) | 72 | spitz_ssp_attach(sms); |
55 | { | 73 | |
56 | - DisplaySurface *surface = qemu_console_surface(s->con); | 74 | - scp0 = sysbus_create_simple("scoop", 0x10800000, NULL); |
57 | - | 75 | + sms->scp0 = sysbus_create_simple("scoop", 0x10800000, NULL); |
58 | - switch (surface_bits_per_pixel(surface)) { | 76 | if (model != akita) { |
59 | - case 8: | 77 | - scp1 = sysbus_create_simple("scoop", 0x08800040, NULL); |
60 | - tc6393xb_draw_graphic8(s); | 78 | + sms->scp1 = sysbus_create_simple("scoop", 0x08800040, NULL); |
61 | - break; | 79 | + } else { |
62 | - case 15: | 80 | + sms->scp1 = NULL; |
63 | - tc6393xb_draw_graphic15(s); | 81 | } |
64 | - break; | 82 | |
65 | - case 16: | 83 | - spitz_scoop_gpio_setup(mpu, scp0, scp1); |
66 | - tc6393xb_draw_graphic16(s); | 84 | + spitz_scoop_gpio_setup(sms); |
67 | - break; | 85 | |
68 | - case 24: | 86 | spitz_gpio_setup(mpu, (model == akita) ? 1 : 2); |
69 | - tc6393xb_draw_graphic24(s); | ||
70 | - break; | ||
71 | - case 32: | ||
72 | - tc6393xb_draw_graphic32(s); | ||
73 | - break; | ||
74 | - default: | ||
75 | - printf("tc6393xb: unknown depth %d\n", | ||
76 | - surface_bits_per_pixel(surface)); | ||
77 | - return; | ||
78 | - } | ||
79 | - | ||
80 | + tc6393xb_draw_graphic32(s); | ||
81 | dpy_gfx_update_full(s->con); | ||
82 | } | ||
83 | 87 | ||
84 | -- | 88 | -- |
85 | 2.20.1 | 89 | 2.20.1 |
86 | 90 | ||
87 | 91 | diff view generated by jsdifflib |
1 | For a long time now the UI layer has guaranteed that the console | 1 | Currently the Spitz board uses a nasty hack for the GPIO lines |
---|---|---|---|
2 | surface is always 32 bits per pixel RGB. Remove the legacy dead | 2 | that pass "bit5" and "power" information to the LCD controller: |
3 | code from the milkymist display device which was handling the | 3 | the lcdtg realize function sets a global variable to point to |
4 | possibility that the console surface was some other format. | 4 | the instance it just realized, and then the functions spitz_bl_power() |
5 | and spitz_bl_bit5() use that to find the device they are changing | ||
6 | the internal state of. There is a comment reading: | ||
7 | FIXME: Implement GPIO properly and remove this hack. | ||
8 | which was added in 2009. | ||
9 | |||
10 | Implement GPIO properly and remove this hack. | ||
5 | 11 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Message-id: 20210215103215.4944-2-peter.maydell@linaro.org | 14 | Message-id: 20200628142429.17111-6-peter.maydell@linaro.org |
9 | --- | 15 | --- |
10 | hw/arm/musicpal.c | 64 ++++++++++++++++++----------------------------- | 16 | hw/arm/spitz.c | 28 ++++++++++++---------------- |
11 | 1 file changed, 24 insertions(+), 40 deletions(-) | 17 | 1 file changed, 12 insertions(+), 16 deletions(-) |
12 | 18 | ||
13 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 19 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/musicpal.c | 21 | --- a/hw/arm/spitz.c |
16 | +++ b/hw/arm/musicpal.c | 22 | +++ b/hw/arm/spitz.c |
17 | @@ -XXX,XX +XXX,XX @@ static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) | 23 | @@ -XXX,XX +XXX,XX @@ static void spitz_bl_update(SpitzLCDTG *s) |
24 | zaurus_printf("LCD Backlight now off\n"); | ||
25 | } | ||
26 | |||
27 | -/* FIXME: Implement GPIO properly and remove this hack. */ | ||
28 | -static SpitzLCDTG *spitz_lcdtg; | ||
29 | - | ||
30 | static inline void spitz_bl_bit5(void *opaque, int line, int level) | ||
31 | { | ||
32 | - SpitzLCDTG *s = spitz_lcdtg; | ||
33 | + SpitzLCDTG *s = opaque; | ||
34 | int prev = s->bl_intensity; | ||
35 | |||
36 | if (level) | ||
37 | @@ -XXX,XX +XXX,XX @@ static inline void spitz_bl_bit5(void *opaque, int line, int level) | ||
38 | |||
39 | static inline void spitz_bl_power(void *opaque, int line, int level) | ||
40 | { | ||
41 | - SpitzLCDTG *s = spitz_lcdtg; | ||
42 | + SpitzLCDTG *s = opaque; | ||
43 | s->bl_power = !!level; | ||
44 | spitz_bl_update(s); | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value) | ||
47 | return 0; | ||
48 | } | ||
49 | |||
50 | -static void spitz_lcdtg_realize(SSISlave *dev, Error **errp) | ||
51 | +static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp) | ||
52 | { | ||
53 | - SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev); | ||
54 | + SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, ssi); | ||
55 | + DeviceState *dev = DEVICE(s); | ||
56 | |||
57 | - spitz_lcdtg = s; | ||
58 | s->bl_power = 0; | ||
59 | s->bl_intensity = 0x20; | ||
60 | + | ||
61 | + qdev_init_gpio_in_named(dev, spitz_bl_bit5, "bl_bit5", 1); | ||
62 | + qdev_init_gpio_in_named(dev, spitz_bl_power, "bl_power", 1); | ||
63 | } | ||
64 | |||
65 | /* SSP devices */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level) | ||
67 | case 3: | ||
68 | zaurus_printf("Orange LED %s.\n", level ? "on" : "off"); | ||
69 | break; | ||
70 | - case 4: | ||
71 | - spitz_bl_bit5(opaque, line, level); | ||
72 | - break; | ||
73 | - case 5: | ||
74 | - spitz_bl_power(opaque, line, level); | ||
75 | - break; | ||
76 | case 6: | ||
77 | spitz_adc_temp_on(opaque, line, level); | ||
78 | break; | ||
79 | + default: | ||
80 | + g_assert_not_reached(); | ||
18 | } | 81 | } |
19 | } | 82 | } |
20 | 83 | ||
21 | -#define SET_LCD_PIXEL(depth, type) \ | 84 | @@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(SpitzMachineState *sms) |
22 | -static inline void glue(set_lcd_pixel, depth) \ | 85 | |
23 | - (musicpal_lcd_state *s, int x, int y, type col) \ | 86 | if (sms->scp1) { |
24 | -{ \ | 87 | qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT, |
25 | - int dx, dy; \ | 88 | - outsignals[4]); |
26 | - DisplaySurface *surface = qemu_console_surface(s->con); \ | 89 | + qdev_get_gpio_in_named(sms->lcdtg, "bl_bit5", 0)); |
27 | - type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \ | 90 | qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON, |
28 | -\ | 91 | - outsignals[5]); |
29 | - for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ | 92 | + qdev_get_gpio_in_named(sms->lcdtg, "bl_power", 0)); |
30 | - for (dx = 0; dx < 3; dx++, pixel++) \ | ||
31 | - *pixel = col; \ | ||
32 | +static inline void set_lcd_pixel32(musicpal_lcd_state *s, | ||
33 | + int x, int y, uint32_t col) | ||
34 | +{ | ||
35 | + int dx, dy; | ||
36 | + DisplaySurface *surface = qemu_console_surface(s->con); | ||
37 | + uint32_t *pixel = | ||
38 | + &((uint32_t *) surface_data(surface))[(y * 128 * 3 + x) * 3]; | ||
39 | + | ||
40 | + for (dy = 0; dy < 3; dy++, pixel += 127 * 3) { | ||
41 | + for (dx = 0; dx < 3; dx++, pixel++) { | ||
42 | + *pixel = col; | ||
43 | + } | ||
44 | + } | ||
45 | } | ||
46 | -SET_LCD_PIXEL(8, uint8_t) | ||
47 | -SET_LCD_PIXEL(16, uint16_t) | ||
48 | -SET_LCD_PIXEL(32, uint32_t) | ||
49 | |||
50 | static void lcd_refresh(void *opaque) | ||
51 | { | ||
52 | musicpal_lcd_state *s = opaque; | ||
53 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
54 | int x, y, col; | ||
55 | |||
56 | - switch (surface_bits_per_pixel(surface)) { | ||
57 | - case 0: | ||
58 | - return; | ||
59 | -#define LCD_REFRESH(depth, func) \ | ||
60 | - case depth: \ | ||
61 | - col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ | ||
62 | - scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ | ||
63 | - scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ | ||
64 | - for (x = 0; x < 128; x++) { \ | ||
65 | - for (y = 0; y < 64; y++) { \ | ||
66 | - if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ | ||
67 | - glue(set_lcd_pixel, depth)(s, x, y, col); \ | ||
68 | - } else { \ | ||
69 | - glue(set_lcd_pixel, depth)(s, x, y, 0); \ | ||
70 | - } \ | ||
71 | - } \ | ||
72 | - } \ | ||
73 | - break; | ||
74 | - LCD_REFRESH(8, rgb_to_pixel8) | ||
75 | - LCD_REFRESH(16, rgb_to_pixel16) | ||
76 | - LCD_REFRESH(32, (is_surface_bgr(surface) ? | ||
77 | - rgb_to_pixel32bgr : rgb_to_pixel32)) | ||
78 | - default: | ||
79 | - hw_error("unsupported colour depth %i\n", | ||
80 | - surface_bits_per_pixel(surface)); | ||
81 | + col = rgb_to_pixel32(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), | ||
82 | + scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), | ||
83 | + scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); | ||
84 | + for (x = 0; x < 128; x++) { | ||
85 | + for (y = 0; y < 64; y++) { | ||
86 | + if (s->video_ram[x + (y / 8) * 128] & (1 << (y % 8))) { | ||
87 | + set_lcd_pixel32(s, x, y, col); | ||
88 | + } else { | ||
89 | + set_lcd_pixel32(s, x, y, 0); | ||
90 | + } | ||
91 | + } | ||
92 | } | 93 | } |
93 | 94 | ||
94 | dpy_gfx_update(s->con, 0, 0, 128*3, 64*3); | 95 | qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); |
95 | -- | 96 | -- |
96 | 2.20.1 | 97 | 2.20.1 |
97 | 98 | ||
98 | 99 | diff view generated by jsdifflib |
1 | Instead of hardcoding the MachineClass default_ram_size and | 1 | Add some QOM properties to the max111x ADC device to allow the |
---|---|---|---|
2 | default_ram_id fields, set them on class creation by finding the | 2 | initial values to be configured. Currently this is done by |
3 | entry in the RAMInfo array which is marked as being the QEMU system | 3 | board code calling max111x_set_input() after it creates the |
4 | RAM. | 4 | device, which doesn't work on system reset. |
5 | |||
6 | This requires us to implement a reset method for this device, | ||
7 | so while we're doing that make sure we reset the other parts | ||
8 | of the device state. | ||
5 | 9 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20210215115138.20465-18-peter.maydell@linaro.org | 12 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
13 | Message-id: 20200628142429.17111-7-peter.maydell@linaro.org | ||
9 | --- | 14 | --- |
10 | hw/arm/mps2-tz.c | 24 ++++++++++++++++++++++-- | 15 | hw/misc/max111x.c | 57 ++++++++++++++++++++++++++++++++++++++--------- |
11 | 1 file changed, 22 insertions(+), 2 deletions(-) | 16 | 1 file changed, 47 insertions(+), 10 deletions(-) |
12 | 17 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 18 | diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 20 | --- a/hw/misc/max111x.c |
16 | +++ b/hw/arm/mps2-tz.c | 21 | +++ b/hw/misc/max111x.c |
17 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_class_init(ObjectClass *oc, void *data) | 22 | @@ -XXX,XX +XXX,XX @@ |
18 | 23 | #include "hw/ssi/ssi.h" | |
19 | mc->init = mps2tz_common_init; | 24 | #include "migration/vmstate.h" |
20 | iic->check = mps2_tz_idau_check; | 25 | #include "qemu/module.h" |
21 | - mc->default_ram_size = 16 * MiB; | 26 | +#include "hw/qdev-properties.h" |
22 | - mc->default_ram_id = "mps.ram"; | 27 | |
28 | typedef struct { | ||
29 | SSISlave parent_obj; | ||
30 | |||
31 | qemu_irq interrupt; | ||
32 | + /* Values of inputs at system reset (settable by QOM property) */ | ||
33 | + uint8_t reset_input[8]; | ||
34 | + | ||
35 | uint8_t tb1, rb2, rb3; | ||
36 | int cycle; | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ static int max111x_init(SSISlave *d, int inputs) | ||
39 | qdev_init_gpio_out(dev, &s->interrupt, 1); | ||
40 | |||
41 | s->inputs = inputs; | ||
42 | - /* TODO: add a user interface for setting these */ | ||
43 | - s->input[0] = 0xf0; | ||
44 | - s->input[1] = 0xe0; | ||
45 | - s->input[2] = 0xd0; | ||
46 | - s->input[3] = 0xc0; | ||
47 | - s->input[4] = 0xb0; | ||
48 | - s->input[5] = 0xa0; | ||
49 | - s->input[6] = 0x90; | ||
50 | - s->input[7] = 0x80; | ||
51 | - s->com = 0; | ||
52 | |||
53 | vmstate_register(VMSTATE_IF(dev), VMSTATE_INSTANCE_ID_ANY, | ||
54 | &vmstate_max111x, s); | ||
55 | @@ -XXX,XX +XXX,XX @@ void max111x_set_input(DeviceState *dev, int line, uint8_t value) | ||
56 | s->input[line] = value; | ||
57 | } | ||
58 | |||
59 | +static void max111x_reset(DeviceState *dev) | ||
60 | +{ | ||
61 | + MAX111xState *s = MAX_111X(dev); | ||
62 | + int i; | ||
63 | + | ||
64 | + for (i = 0; i < s->inputs; i++) { | ||
65 | + s->input[i] = s->reset_input[i]; | ||
66 | + } | ||
67 | + s->com = 0; | ||
68 | + s->tb1 = 0; | ||
69 | + s->rb2 = 0; | ||
70 | + s->rb3 = 0; | ||
71 | + s->cycle = 0; | ||
23 | +} | 72 | +} |
24 | + | 73 | + |
25 | +static void mps2tz_set_default_ram_info(MPS2TZMachineClass *mmc) | 74 | +static Property max1110_properties[] = { |
26 | +{ | 75 | + /* Reset values for ADC inputs */ |
27 | + /* | 76 | + DEFINE_PROP_UINT8("input0", MAX111xState, reset_input[0], 0xf0), |
28 | + * Set mc->default_ram_size and default_ram_id from the | 77 | + DEFINE_PROP_UINT8("input1", MAX111xState, reset_input[1], 0xe0), |
29 | + * information in mmc->raminfo. | 78 | + DEFINE_PROP_UINT8("input2", MAX111xState, reset_input[2], 0xd0), |
30 | + */ | 79 | + DEFINE_PROP_UINT8("input3", MAX111xState, reset_input[3], 0xc0), |
31 | + MachineClass *mc = MACHINE_CLASS(mmc); | 80 | + DEFINE_PROP_END_OF_LIST(), |
32 | + const RAMInfo *p; | 81 | +}; |
33 | + | 82 | + |
34 | + for (p = mmc->raminfo; p->name; p++) { | 83 | +static Property max1111_properties[] = { |
35 | + if (p->mrindex < 0) { | 84 | + /* Reset values for ADC inputs */ |
36 | + /* Found the entry for "system memory" */ | 85 | + DEFINE_PROP_UINT8("input0", MAX111xState, reset_input[0], 0xf0), |
37 | + mc->default_ram_size = p->size; | 86 | + DEFINE_PROP_UINT8("input1", MAX111xState, reset_input[1], 0xe0), |
38 | + mc->default_ram_id = p->name; | 87 | + DEFINE_PROP_UINT8("input2", MAX111xState, reset_input[2], 0xd0), |
39 | + return; | 88 | + DEFINE_PROP_UINT8("input3", MAX111xState, reset_input[3], 0xc0), |
40 | + } | 89 | + DEFINE_PROP_UINT8("input4", MAX111xState, reset_input[4], 0xb0), |
41 | + } | 90 | + DEFINE_PROP_UINT8("input5", MAX111xState, reset_input[5], 0xa0), |
42 | + g_assert_not_reached(); | 91 | + DEFINE_PROP_UINT8("input6", MAX111xState, reset_input[6], 0x90), |
92 | + DEFINE_PROP_UINT8("input7", MAX111xState, reset_input[7], 0x80), | ||
93 | + DEFINE_PROP_END_OF_LIST(), | ||
94 | +}; | ||
95 | + | ||
96 | static void max111x_class_init(ObjectClass *klass, void *data) | ||
97 | { | ||
98 | SSISlaveClass *k = SSI_SLAVE_CLASS(klass); | ||
99 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
100 | |||
101 | k->transfer = max111x_transfer; | ||
102 | + dc->reset = max111x_reset; | ||
43 | } | 103 | } |
44 | 104 | ||
45 | static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 105 | static const TypeInfo max111x_info = { |
46 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 106 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo max111x_info = { |
47 | mmc->numirq = 92; | 107 | static void max1110_class_init(ObjectClass *klass, void *data) |
48 | mmc->raminfo = an505_raminfo; | 108 | { |
49 | mmc->armsse_type = TYPE_IOTKIT; | 109 | SSISlaveClass *k = SSI_SLAVE_CLASS(klass); |
50 | + mps2tz_set_default_ram_info(mmc); | 110 | + DeviceClass *dc = DEVICE_CLASS(klass); |
111 | |||
112 | k->realize = max1110_realize; | ||
113 | + device_class_set_props(dc, max1110_properties); | ||
51 | } | 114 | } |
52 | 115 | ||
53 | static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 116 | static const TypeInfo max1110_info = { |
54 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 117 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo max1110_info = { |
55 | mmc->numirq = 92; | 118 | static void max1111_class_init(ObjectClass *klass, void *data) |
56 | mmc->raminfo = an505_raminfo; /* AN521 is the same as AN505 here */ | 119 | { |
57 | mmc->armsse_type = TYPE_SSE200; | 120 | SSISlaveClass *k = SSI_SLAVE_CLASS(klass); |
58 | + mps2tz_set_default_ram_info(mmc); | 121 | + DeviceClass *dc = DEVICE_CLASS(klass); |
122 | |||
123 | k->realize = max1111_realize; | ||
124 | + device_class_set_props(dc, max1111_properties); | ||
59 | } | 125 | } |
60 | 126 | ||
61 | static const TypeInfo mps2tz_info = { | 127 | static const TypeInfo max1111_info = { |
62 | -- | 128 | -- |
63 | 2.20.1 | 129 | 2.20.1 |
64 | 130 | ||
65 | 131 | diff view generated by jsdifflib |
1 | The AN524 has more interrupt lines than the AN505 and AN521; make | 1 | The max111x is a proper qdev device; we can use dc->vmsd rather than |
---|---|---|---|
2 | numirq board-specific rather than a compile-time constant. | 2 | directly calling vmstate_register(). |
3 | 3 | ||
4 | Since the difference is small (92 on the current boards and 95 on the | 4 | It's possible that this is a migration compat break, but the only |
5 | new one) we don't dynamically allocate the cpu_irq_splitter[] array | 5 | boards that use this device are the spitz-family ('akita', 'borzoi', |
6 | but leave it as a fixed length array whose size is the maximum needed | 6 | 'spitz', 'terrier'). |
7 | for any of the boards. | ||
8 | 7 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
12 | Message-id: 20210215115138.20465-10-peter.maydell@linaro.org | 11 | Message-id: 20200628142429.17111-8-peter.maydell@linaro.org |
13 | --- | 12 | --- |
14 | hw/arm/mps2-tz.c | 15 ++++++++++----- | 13 | hw/misc/max111x.c | 3 +-- |
15 | 1 file changed, 10 insertions(+), 5 deletions(-) | 14 | 1 file changed, 1 insertion(+), 2 deletions(-) |
16 | 15 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 16 | diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c |
18 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2-tz.c | 18 | --- a/hw/misc/max111x.c |
20 | +++ b/hw/arm/mps2-tz.c | 19 | +++ b/hw/misc/max111x.c |
21 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static int max111x_init(SSISlave *d, int inputs) |
22 | #include "hw/qdev-clock.h" | 21 | |
23 | #include "qom/object.h" | 22 | s->inputs = inputs; |
24 | 23 | ||
25 | -#define MPS2TZ_NUMIRQ 92 | 24 | - vmstate_register(VMSTATE_IF(dev), VMSTATE_INSTANCE_ID_ANY, |
26 | +#define MPS2TZ_NUMIRQ_MAX 92 | 25 | - &vmstate_max111x, s); |
27 | 26 | return 0; | |
28 | typedef enum MPS2TZFPGAType { | ||
29 | FPGA_AN505, | ||
30 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | ||
31 | const uint32_t *oscclk; | ||
32 | uint32_t fpgaio_num_leds; /* Number of LEDs in FPGAIO LED0 register */ | ||
33 | bool fpgaio_has_switches; /* Does FPGAIO have SWITCH register? */ | ||
34 | + int numirq; /* Number of external interrupts */ | ||
35 | const char *armsse_type; | ||
36 | }; | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
39 | SplitIRQ sec_resp_splitter; | ||
40 | qemu_or_irq uart_irq_orgate; | ||
41 | DeviceState *lan9118; | ||
42 | - SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | ||
43 | + SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ_MAX]; | ||
44 | Clock *sysclk; | ||
45 | Clock *s32kclk; | ||
46 | }; | ||
47 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | ||
48 | { | ||
49 | /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | ||
50 | MachineClass *mc = MACHINE_GET_CLASS(mms); | ||
51 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
52 | |||
53 | - assert(irqno < MPS2TZ_NUMIRQ); | ||
54 | + assert(irqno < mmc->numirq); | ||
55 | |||
56 | if (mc->max_cpus > 1) { | ||
57 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | ||
58 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
59 | iotkitdev = DEVICE(&mms->iotkit); | ||
60 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
61 | OBJECT(system_memory), &error_abort); | ||
62 | - qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
63 | + qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", mmc->numirq); | ||
64 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
65 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
68 | * board. If there is only one CPU, we can just wire the device IRQ | ||
69 | * directly to the SSE's IRQ input. | ||
70 | */ | ||
71 | + assert(mmc->numirq <= MPS2TZ_NUMIRQ_MAX); | ||
72 | if (mc->max_cpus > 1) { | ||
73 | - for (i = 0; i < MPS2TZ_NUMIRQ; i++) { | ||
74 | + for (i = 0; i < mmc->numirq; i++) { | ||
75 | char *name = g_strdup_printf("mps2-irq-splitter%d", i); | ||
76 | SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | ||
79 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | ||
80 | mmc->fpgaio_num_leds = 2; | ||
81 | mmc->fpgaio_has_switches = false; | ||
82 | + mmc->numirq = 92; | ||
83 | mmc->armsse_type = TYPE_IOTKIT; | ||
84 | } | 27 | } |
85 | 28 | ||
86 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 29 | @@ -XXX,XX +XXX,XX @@ static void max111x_class_init(ObjectClass *klass, void *data) |
87 | mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 30 | |
88 | mmc->fpgaio_num_leds = 2; | 31 | k->transfer = max111x_transfer; |
89 | mmc->fpgaio_has_switches = false; | 32 | dc->reset = max111x_reset; |
90 | + mmc->numirq = 92; | 33 | + dc->vmsd = &vmstate_max111x; |
91 | mmc->armsse_type = TYPE_SSE200; | ||
92 | } | 34 | } |
93 | 35 | ||
36 | static const TypeInfo max111x_info = { | ||
94 | -- | 37 | -- |
95 | 2.20.1 | 38 | 2.20.1 |
96 | 39 | ||
97 | 40 | diff view generated by jsdifflib |
1 | The armv7m_load_kernel() function takes a mem_size argument which it | 1 | Add an ssi_realize_and_unref(), for the benefit of callers |
---|---|---|---|
2 | expects to be the size of the memory region at guest address 0. (It | 2 | who want to be able to create an SSI device, set QOM properties |
3 | uses this argument only as a limit on how large a raw image file it | 3 | on it, and then do the realize-and-unref afterwards. |
4 | can load at address zero). | ||
5 | 4 | ||
6 | Instead of hardcoding this value, find the RAMInfo corresponding to | 5 | The API works on the same principle as the recently added |
7 | the 0 address and extract its size. | 6 | qdev_realize_and_undef(), sysbus_realize_and_undef(), etc. |
8 | 7 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
12 | Message-id: 20210215115138.20465-20-peter.maydell@linaro.org | 11 | Message-id: 20200628142429.17111-9-peter.maydell@linaro.org |
13 | --- | 12 | --- |
14 | hw/arm/mps2-tz.c | 17 ++++++++++++++++- | 13 | include/hw/ssi/ssi.h | 26 ++++++++++++++++++++++++++ |
15 | 1 file changed, 16 insertions(+), 1 deletion(-) | 14 | hw/ssi/ssi.c | 7 ++++++- |
15 | 2 files changed, 32 insertions(+), 1 deletion(-) | ||
16 | 16 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 17 | diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2-tz.c | 19 | --- a/include/hw/ssi/ssi.h |
20 | +++ b/hw/arm/mps2-tz.c | 20 | +++ b/include/hw/ssi/ssi.h |
21 | @@ -XXX,XX +XXX,XX @@ static void create_non_mpc_ram(MPS2TZMachineState *mms) | 21 | @@ -XXX,XX +XXX,XX @@ extern const VMStateDescription vmstate_ssi_slave; |
22 | } | ||
23 | } | 22 | } |
24 | 23 | ||
25 | +static uint32_t boot_ram_size(MPS2TZMachineState *mms) | 24 | DeviceState *ssi_create_slave(SSIBus *bus, const char *name); |
25 | +/** | ||
26 | + * ssi_realize_and_unref: realize and unref an SSI slave device | ||
27 | + * @dev: SSI slave device to realize | ||
28 | + * @bus: SSI bus to put it on | ||
29 | + * @errp: error pointer | ||
30 | + * | ||
31 | + * Call 'realize' on @dev, put it on the specified @bus, and drop the | ||
32 | + * reference to it. Errors are reported via @errp and by returning | ||
33 | + * false. | ||
34 | + * | ||
35 | + * This function is useful if you have created @dev via qdev_new() | ||
36 | + * (which takes a reference to the device it returns to you), so that | ||
37 | + * you can set properties on it before realizing it. If you don't need | ||
38 | + * to set properties then ssi_create_slave() is probably better (as it | ||
39 | + * does the create, init and realize in one step). | ||
40 | + * | ||
41 | + * If you are embedding the SSI slave into another QOM device and | ||
42 | + * initialized it via some variant on object_initialize_child() then | ||
43 | + * do not use this function, because that family of functions arrange | ||
44 | + * for the only reference to the child device to be held by the parent | ||
45 | + * via the child<> property, and so the reference-count-drop done here | ||
46 | + * would be incorrect. (Instead you would want ssi_realize(), which | ||
47 | + * doesn't currently exist but would be trivial to create if we had | ||
48 | + * any code that wanted it.) | ||
49 | + */ | ||
50 | +bool ssi_realize_and_unref(DeviceState *dev, SSIBus *bus, Error **errp); | ||
51 | |||
52 | /* Master interface. */ | ||
53 | SSIBus *ssi_create_bus(DeviceState *parent, const char *name); | ||
54 | diff --git a/hw/ssi/ssi.c b/hw/ssi/ssi.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/ssi/ssi.c | ||
57 | +++ b/hw/ssi/ssi.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ssi_slave_info = { | ||
59 | .abstract = true, | ||
60 | }; | ||
61 | |||
62 | +bool ssi_realize_and_unref(DeviceState *dev, SSIBus *bus, Error **errp) | ||
26 | +{ | 63 | +{ |
27 | + /* Return the size of the RAM block at guest address zero */ | 64 | + return qdev_realize_and_unref(dev, &bus->parent_obj, errp); |
28 | + const RAMInfo *p; | ||
29 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
30 | + | ||
31 | + for (p = mmc->raminfo; p->name; p++) { | ||
32 | + if (p->base == 0) { | ||
33 | + return p->size; | ||
34 | + } | ||
35 | + } | ||
36 | + g_assert_not_reached(); | ||
37 | +} | 65 | +} |
38 | + | 66 | + |
39 | static void mps2tz_common_init(MachineState *machine) | 67 | DeviceState *ssi_create_slave(SSIBus *bus, const char *name) |
40 | { | 68 | { |
41 | MPS2TZMachineState *mms = MPS2TZ_MACHINE(machine); | 69 | DeviceState *dev = qdev_new(name); |
42 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 70 | |
43 | 71 | - qdev_realize_and_unref(dev, &bus->parent_obj, &error_fatal); | |
44 | create_non_mpc_ram(mms); | 72 | + ssi_realize_and_unref(dev, bus, &error_fatal); |
45 | 73 | return dev; | |
46 | - armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, 0x400000); | ||
47 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
48 | + boot_ram_size(mms)); | ||
49 | } | 74 | } |
50 | 75 | ||
51 | static void mps2_tz_idau_check(IDAUInterface *ii, uint32_t address, | ||
52 | -- | 76 | -- |
53 | 2.20.1 | 77 | 2.20.1 |
54 | 78 | ||
55 | 79 | diff view generated by jsdifflib |
1 | We were previously using the default OSCCLK settings, which are | 1 | Use the new max111x qdev properties to set the initial input |
---|---|---|---|
2 | correct for the older MPS2 boards (mps2-an385, mps2-an386, | 2 | values rather than calling max111x_set_input(); this means that |
3 | mps2-an500, mps2-an511), but wrong for the mps2-an505 and mps2-511 | 3 | on system reset the inputs will correctly return to their initial |
4 | implemented in mps2-tz.c. Now we're setting the values explicitly we | 4 | values. |
5 | can fix them to be correct. | ||
6 | 5 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20200628142429.17111-10-peter.maydell@linaro.org |
10 | Message-id: 20210215115138.20465-4-peter.maydell@linaro.org | ||
11 | --- | 9 | --- |
12 | hw/arm/mps2-tz.c | 4 ++-- | 10 | hw/arm/spitz.c | 11 +++++++---- |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 11 | 1 file changed, 7 insertions(+), 4 deletions(-) |
14 | 12 | ||
15 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 13 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/mps2-tz.c | 15 | --- a/hw/arm/spitz.c |
18 | +++ b/hw/arm/mps2-tz.c | 16 | +++ b/hw/arm/spitz.c |
19 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | 17 | @@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms) |
20 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | 18 | qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT)); |
21 | /* This will need to be per-FPGA image eventually */ | 19 | |
22 | qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | 20 | bus = qdev_get_child_bus(sms->mux, "ssi2"); |
23 | - qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | 21 | - sms->max1111 = ssi_create_slave(bus, "max1111"); |
24 | - qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | 22 | + sms->max1111 = qdev_new("max1111"); |
25 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 40000000); | 23 | max1111 = sms->max1111; |
26 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24580000); | 24 | - max111x_set_input(sms->max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT); |
27 | qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | 25 | - max111x_set_input(sms->max1111, MAX1111_BATT_TEMP, 0); |
28 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | 26 | - max111x_set_input(sms->max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN); |
29 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | 27 | + qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */, |
28 | + SPITZ_BATTERY_VOLT); | ||
29 | + qdev_prop_set_uint8(sms->max1111, "input2" /* BATT_TEMP */, 0); | ||
30 | + qdev_prop_set_uint8(sms->max1111, "input3" /* ACIN_VOLT */, | ||
31 | + SPITZ_CHARGEON_ACIN); | ||
32 | + ssi_realize_and_unref(sms->max1111, bus, &error_fatal); | ||
33 | |||
34 | qdev_connect_gpio_out(sms->mpu->gpio, SPITZ_GPIO_LCDCON_CS, | ||
35 | qdev_get_gpio_in(sms->mux, 0)); | ||
30 | -- | 36 | -- |
31 | 2.20.1 | 37 | 2.20.1 |
32 | 38 | ||
33 | 39 | diff view generated by jsdifflib |
1 | Add support for the mps3-an524 board; this is an SSE-200 based FPGA | 1 | The max111x ADC device model allows other code to set the level on |
---|---|---|---|
2 | image, like the existing mps2-an521. It has a usefully larger amount | 2 | the 8 ADC inputs using the max111x_set_input() function. Replace |
3 | of RAM, and a PL031 RTC, as well as some more minor differences. | 3 | this with generic qdev GPIO inputs, which also allow inputs to be set |
4 | to arbitrary values. | ||
4 | 5 | ||
5 | In real hardware this image runs on a newer generation of the FPGA | 6 | Using GPIO lines will make it easier for board code to wire things |
6 | board, the MPS3 rather than the older MPS2. Architecturally the two | 7 | up, so that if device A wants to set the ADC input it doesn't need to |
7 | boards are similar, so we implement the MPS3 boards in the mps2-tz.c | 8 | have a direct pointer to the max111x but can just set that value on |
8 | file as variations of the existing MPS2 boards. | 9 | its output GPIO, which is then wired up by the board to the |
10 | appropriate max111x input. | ||
9 | 11 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
12 | Message-id: 20210215115138.20465-21-peter.maydell@linaro.org | 14 | Message-id: 20200628142429.17111-11-peter.maydell@linaro.org |
13 | --- | 15 | --- |
14 | hw/arm/mps2-tz.c | 139 +++++++++++++++++++++++++++++++++++++++++++++-- | 16 | include/hw/ssi/ssi.h | 3 --- |
15 | 1 file changed, 135 insertions(+), 4 deletions(-) | 17 | hw/arm/spitz.c | 9 +++++---- |
18 | hw/misc/max111x.c | 16 +++++++++------- | ||
19 | 3 files changed, 14 insertions(+), 14 deletions(-) | ||
16 | 20 | ||
17 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 21 | diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h |
18 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/mps2-tz.c | 23 | --- a/include/hw/ssi/ssi.h |
20 | +++ b/hw/arm/mps2-tz.c | 24 | +++ b/include/hw/ssi/ssi.h |
21 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ SSIBus *ssi_create_bus(DeviceState *parent, const char *name); |
22 | * This source file covers the following FPGA images, for TrustZone cores: | 26 | |
23 | * "mps2-an505" -- Cortex-M33 as documented in ARM Application Note AN505 | 27 | uint32_t ssi_transfer(SSIBus *bus, uint32_t val); |
24 | * "mps2-an521" -- Dual Cortex-M33 as documented in Application Note AN521 | 28 | |
25 | + * "mps2-an524" -- Dual Cortex-M33 as documented in Application Note AN524 | 29 | -/* max111x.c */ |
26 | * | 30 | -void max111x_set_input(DeviceState *dev, int line, uint8_t value); |
27 | * Links to the TRM for the board itself and to the various Application | 31 | - |
28 | * Notes which document the FPGA images can be found here: | 32 | #endif |
29 | @@ -XXX,XX +XXX,XX @@ | 33 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
30 | * http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html | 34 | index XXXXXXX..XXXXXXX 100644 |
31 | * Application Note AN521: | 35 | --- a/hw/arm/spitz.c |
32 | * http://infocenter.arm.com/help/topic/com.arm.doc.dai0521c/index.html | 36 | +++ b/hw/arm/spitz.c |
33 | + * Application Note AN524: | 37 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level) |
34 | + * https://developer.arm.com/documentation/dai0524/latest/ | 38 | |
35 | * | 39 | static void spitz_adc_temp_on(void *opaque, int line, int level) |
36 | * The AN505 defers to the Cortex-M33 processor ARMv8M IoT Kit FVP User Guide | 40 | { |
37 | * (ARM ECM0601256) for the details of some of the device layout: | 41 | + int batt_temp; |
38 | * http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ecm0601256/index.html | 42 | + |
39 | - * Similarly, the AN521 uses the SSE-200, and the SSE-200 TRM defines | 43 | if (!max1111) |
40 | + * Similarly, the AN521 and AN524 use the SSE-200, and the SSE-200 TRM defines | 44 | return; |
41 | * most of the device layout: | 45 | |
42 | * http://infocenter.arm.com/help/topic/com.arm.doc.101104_0100_00_en/corelink_sse200_subsystem_for_embedded_technical_reference_manual_101104_0100_00_en.pdf | 46 | - if (level) |
43 | * | 47 | - max111x_set_input(max1111, MAX1111_BATT_TEMP, SPITZ_BATTERY_TEMP); |
44 | @@ -XXX,XX +XXX,XX @@ | 48 | - else |
45 | #include "hw/qdev-clock.h" | 49 | - max111x_set_input(max1111, MAX1111_BATT_TEMP, 0); |
46 | #include "qom/object.h" | 50 | + batt_temp = level ? SPITZ_BATTERY_TEMP : 0; |
47 | 51 | + | |
48 | -#define MPS2TZ_NUMIRQ_MAX 92 | 52 | + qemu_set_irq(qdev_get_gpio_in(max1111, MAX1111_BATT_TEMP), batt_temp); |
49 | +#define MPS2TZ_NUMIRQ_MAX 95 | 53 | } |
50 | #define MPS2TZ_RAM_MAX 4 | 54 | |
51 | 55 | static void corgi_ssp_realize(SSISlave *d, Error **errp) | |
52 | typedef enum MPS2TZFPGAType { | 56 | diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c |
53 | FPGA_AN505, | 57 | index XXXXXXX..XXXXXXX 100644 |
54 | FPGA_AN521, | 58 | --- a/hw/misc/max111x.c |
55 | + FPGA_AN524, | 59 | +++ b/hw/misc/max111x.c |
56 | } MPS2TZFPGAType; | 60 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_max111x = { |
57 | 61 | } | |
58 | /* | ||
59 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
60 | TZPPC ppc[5]; | ||
61 | TZMPC mpc[3]; | ||
62 | PL022State spi[5]; | ||
63 | - ArmSbconI2CState i2c[4]; | ||
64 | + ArmSbconI2CState i2c[5]; | ||
65 | UnimplementedDeviceState i2s_audio; | ||
66 | UnimplementedDeviceState gpio[4]; | ||
67 | UnimplementedDeviceState gfx; | ||
68 | + UnimplementedDeviceState cldc; | ||
69 | + UnimplementedDeviceState rtc; | ||
70 | PL080State dma[4]; | ||
71 | TZMSC msc[4]; | ||
72 | - CMSDKAPBUART uart[5]; | ||
73 | + CMSDKAPBUART uart[6]; | ||
74 | SplitIRQ sec_resp_splitter; | ||
75 | qemu_or_irq uart_irq_orgate; | ||
76 | DeviceState *lan9118; | ||
77 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
78 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
79 | #define TYPE_MPS2TZ_AN505_MACHINE MACHINE_TYPE_NAME("mps2-an505") | ||
80 | #define TYPE_MPS2TZ_AN521_MACHINE MACHINE_TYPE_NAME("mps2-an521") | ||
81 | +#define TYPE_MPS3TZ_AN524_MACHINE MACHINE_TYPE_NAME("mps3-an524") | ||
82 | |||
83 | OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
84 | |||
85 | @@ -XXX,XX +XXX,XX @@ static const uint32_t an505_oscclk[] = { | ||
86 | 25000000, | ||
87 | }; | 62 | }; |
88 | 63 | ||
89 | +static const uint32_t an524_oscclk[] = { | 64 | +static void max111x_input_set(void *opaque, int line, int value) |
90 | + 24000000, | 65 | +{ |
91 | + 32000000, | 66 | + MAX111xState *s = MAX_111X(opaque); |
92 | + 50000000, | ||
93 | + 50000000, | ||
94 | + 24576000, | ||
95 | + 23750000, | ||
96 | +}; | ||
97 | + | 67 | + |
98 | static const RAMInfo an505_raminfo[] = { { | 68 | + assert(line >= 0 && line < s->inputs); |
99 | .name = "ssram-0", | 69 | + s->input[line] = value; |
100 | .base = 0x00000000, | ||
101 | @@ -XXX,XX +XXX,XX @@ static const RAMInfo an505_raminfo[] = { { | ||
102 | }, | ||
103 | }; | ||
104 | |||
105 | +static const RAMInfo an524_raminfo[] = { { | ||
106 | + .name = "bram", | ||
107 | + .base = 0x00000000, | ||
108 | + .size = 512 * KiB, | ||
109 | + .mpc = 0, | ||
110 | + .mrindex = 0, | ||
111 | + }, { | ||
112 | + .name = "sram", | ||
113 | + .base = 0x20000000, | ||
114 | + .size = 32 * 4 * KiB, | ||
115 | + .mpc = 1, | ||
116 | + .mrindex = 1, | ||
117 | + }, { | ||
118 | + /* We don't model QSPI flash yet; for now expose it as simple ROM */ | ||
119 | + .name = "QSPI", | ||
120 | + .base = 0x28000000, | ||
121 | + .size = 8 * MiB, | ||
122 | + .mpc = 1, | ||
123 | + .mrindex = 2, | ||
124 | + .flags = IS_ROM, | ||
125 | + }, { | ||
126 | + .name = "DDR", | ||
127 | + .base = 0x60000000, | ||
128 | + .size = 2 * GiB, | ||
129 | + .mpc = 2, | ||
130 | + .mrindex = -1, | ||
131 | + }, { | ||
132 | + .name = NULL, | ||
133 | + }, | ||
134 | +}; | ||
135 | + | ||
136 | static const RAMInfo *find_raminfo_for_mpc(MPS2TZMachineState *mms, int mpc) | ||
137 | { | ||
138 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
139 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
140 | }, | ||
141 | }; | ||
142 | |||
143 | + const PPCInfo an524_ppcs[] = { { | ||
144 | + .name = "apb_ppcexp0", | ||
145 | + .ports = { | ||
146 | + { "bram-mpc", make_mpc, &mms->mpc[0], 0x58007000, 0x1000 }, | ||
147 | + { "qspi-mpc", make_mpc, &mms->mpc[1], 0x58008000, 0x1000 }, | ||
148 | + { "ddr-mpc", make_mpc, &mms->mpc[2], 0x58009000, 0x1000 }, | ||
149 | + }, | ||
150 | + }, { | ||
151 | + .name = "apb_ppcexp1", | ||
152 | + .ports = { | ||
153 | + { "i2c0", make_i2c, &mms->i2c[0], 0x41200000, 0x1000 }, | ||
154 | + { "i2c1", make_i2c, &mms->i2c[1], 0x41201000, 0x1000 }, | ||
155 | + { "spi0", make_spi, &mms->spi[0], 0x41202000, 0x1000, { 52 } }, | ||
156 | + { "spi1", make_spi, &mms->spi[1], 0x41203000, 0x1000, { 53 } }, | ||
157 | + { "spi2", make_spi, &mms->spi[2], 0x41204000, 0x1000, { 54 } }, | ||
158 | + { "i2c2", make_i2c, &mms->i2c[2], 0x41205000, 0x1000 }, | ||
159 | + { "i2c3", make_i2c, &mms->i2c[3], 0x41206000, 0x1000 }, | ||
160 | + { /* port 7 reserved */ }, | ||
161 | + { "i2c4", make_i2c, &mms->i2c[4], 0x41208000, 0x1000 }, | ||
162 | + }, | ||
163 | + }, { | ||
164 | + .name = "apb_ppcexp2", | ||
165 | + .ports = { | ||
166 | + { "scc", make_scc, &mms->scc, 0x41300000, 0x1000 }, | ||
167 | + { "i2s-audio", make_unimp_dev, &mms->i2s_audio, | ||
168 | + 0x41301000, 0x1000 }, | ||
169 | + { "fpgaio", make_fpgaio, &mms->fpgaio, 0x41302000, 0x1000 }, | ||
170 | + { "uart0", make_uart, &mms->uart[0], 0x41303000, 0x1000, { 32, 33, 42 } }, | ||
171 | + { "uart1", make_uart, &mms->uart[1], 0x41304000, 0x1000, { 34, 35, 43 } }, | ||
172 | + { "uart2", make_uart, &mms->uart[2], 0x41305000, 0x1000, { 36, 37, 44 } }, | ||
173 | + { "uart3", make_uart, &mms->uart[3], 0x41306000, 0x1000, { 38, 39, 45 } }, | ||
174 | + { "uart4", make_uart, &mms->uart[4], 0x41307000, 0x1000, { 40, 41, 46 } }, | ||
175 | + { "uart5", make_uart, &mms->uart[5], 0x41308000, 0x1000, { 124, 125, 126 } }, | ||
176 | + | ||
177 | + { /* port 9 reserved */ }, | ||
178 | + { "clcd", make_unimp_dev, &mms->cldc, 0x4130a000, 0x1000 }, | ||
179 | + { "rtc", make_unimp_dev, &mms->rtc, 0x4130b000, 0x1000 }, | ||
180 | + }, | ||
181 | + }, { | ||
182 | + .name = "ahb_ppcexp0", | ||
183 | + .ports = { | ||
184 | + { "gpio0", make_unimp_dev, &mms->gpio[0], 0x41100000, 0x1000 }, | ||
185 | + { "gpio1", make_unimp_dev, &mms->gpio[1], 0x41101000, 0x1000 }, | ||
186 | + { "gpio2", make_unimp_dev, &mms->gpio[2], 0x41102000, 0x1000 }, | ||
187 | + { "gpio3", make_unimp_dev, &mms->gpio[3], 0x41103000, 0x1000 }, | ||
188 | + { "eth", make_eth_dev, NULL, 0x41400000, 0x100000, { 48 } }, | ||
189 | + }, | ||
190 | + }, | ||
191 | + }; | ||
192 | + | ||
193 | switch (mmc->fpga_type) { | ||
194 | case FPGA_AN505: | ||
195 | case FPGA_AN521: | ||
196 | ppcs = an505_ppcs; | ||
197 | num_ppcs = ARRAY_SIZE(an505_ppcs); | ||
198 | break; | ||
199 | + case FPGA_AN524: | ||
200 | + ppcs = an524_ppcs; | ||
201 | + num_ppcs = ARRAY_SIZE(an524_ppcs); | ||
202 | + break; | ||
203 | default: | ||
204 | g_assert_not_reached(); | ||
205 | } | ||
206 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | ||
207 | mps2tz_set_default_ram_info(mmc); | ||
208 | } | ||
209 | |||
210 | +static void mps3tz_an524_class_init(ObjectClass *oc, void *data) | ||
211 | +{ | ||
212 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
213 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_CLASS(oc); | ||
214 | + | ||
215 | + mc->desc = "ARM MPS3 with AN524 FPGA image for dual Cortex-M33"; | ||
216 | + mc->default_cpus = 2; | ||
217 | + mc->min_cpus = mc->default_cpus; | ||
218 | + mc->max_cpus = mc->default_cpus; | ||
219 | + mmc->fpga_type = FPGA_AN524; | ||
220 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | ||
221 | + mmc->scc_id = 0x41045240; | ||
222 | + mmc->sysclk_frq = 32 * 1000 * 1000; /* 32MHz */ | ||
223 | + mmc->oscclk = an524_oscclk; | ||
224 | + mmc->len_oscclk = ARRAY_SIZE(an524_oscclk); | ||
225 | + mmc->fpgaio_num_leds = 10; | ||
226 | + mmc->fpgaio_has_switches = true; | ||
227 | + mmc->numirq = 95; | ||
228 | + mmc->raminfo = an524_raminfo; | ||
229 | + mmc->armsse_type = TYPE_SSE200; | ||
230 | + mps2tz_set_default_ram_info(mmc); | ||
231 | +} | 70 | +} |
232 | + | 71 | + |
233 | static const TypeInfo mps2tz_info = { | 72 | static int max111x_init(SSISlave *d, int inputs) |
234 | .name = TYPE_MPS2TZ_MACHINE, | ||
235 | .parent = TYPE_MACHINE, | ||
236 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mps2tz_an521_info = { | ||
237 | .class_init = mps2tz_an521_class_init, | ||
238 | }; | ||
239 | |||
240 | +static const TypeInfo mps3tz_an524_info = { | ||
241 | + .name = TYPE_MPS3TZ_AN524_MACHINE, | ||
242 | + .parent = TYPE_MPS2TZ_MACHINE, | ||
243 | + .class_init = mps3tz_an524_class_init, | ||
244 | +}; | ||
245 | + | ||
246 | static void mps2tz_machine_init(void) | ||
247 | { | 73 | { |
248 | type_register_static(&mps2tz_info); | 74 | DeviceState *dev = DEVICE(d); |
249 | type_register_static(&mps2tz_an505_info); | 75 | MAX111xState *s = MAX_111X(dev); |
250 | type_register_static(&mps2tz_an521_info); | 76 | |
251 | + type_register_static(&mps3tz_an524_info); | 77 | qdev_init_gpio_out(dev, &s->interrupt, 1); |
78 | + qdev_init_gpio_in(dev, max111x_input_set, inputs); | ||
79 | |||
80 | s->inputs = inputs; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void max1111_realize(SSISlave *dev, Error **errp) | ||
83 | max111x_init(dev, 4); | ||
252 | } | 84 | } |
253 | 85 | ||
254 | type_init(mps2tz_machine_init); | 86 | -void max111x_set_input(DeviceState *dev, int line, uint8_t value) |
87 | -{ | ||
88 | - MAX111xState *s = MAX_111X(dev); | ||
89 | - assert(line >= 0 && line < s->inputs); | ||
90 | - s->input[line] = value; | ||
91 | -} | ||
92 | - | ||
93 | static void max111x_reset(DeviceState *dev) | ||
94 | { | ||
95 | MAX111xState *s = MAX_111X(dev); | ||
255 | -- | 96 | -- |
256 | 2.20.1 | 97 | 2.20.1 |
257 | 98 | ||
258 | 99 | diff view generated by jsdifflib |
1 | From: Doug Evans <dje@google.com> | 1 | Create a header file for the hw/misc/max111x device, in the |
---|---|---|---|
2 | usual modern style for QOM devices: | ||
3 | * definition of the TYPE_ constants and macros | ||
4 | * definition of the device's state struct so that it can | ||
5 | be embedded in other structs if desired | ||
6 | * documentation of the interface | ||
2 | 7 | ||
3 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 8 | This allows us to use TYPE_MAX_1111 in the spitz.c code rather |
4 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | 9 | than the string "max1111". |
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | |
6 | Signed-off-by: Doug Evans <dje@google.com> | ||
7 | Message-id: 20210218212453.831406-4-dje@google.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20200628142429.17111-12-peter.maydell@linaro.org | ||
9 | --- | 14 | --- |
10 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++++++++ | 15 | include/hw/misc/max111x.h | 56 +++++++++++++++++++++++++++++++++++++++ |
11 | tests/qtest/meson.build | 3 +- | 16 | hw/arm/spitz.c | 3 ++- |
12 | 2 files changed, 864 insertions(+), 1 deletion(-) | 17 | hw/misc/max111x.c | 24 +---------------- |
13 | create mode 100644 tests/qtest/npcm7xx_emc-test.c | 18 | MAINTAINERS | 1 + |
19 | 4 files changed, 60 insertions(+), 24 deletions(-) | ||
20 | create mode 100644 include/hw/misc/max111x.h | ||
14 | 21 | ||
15 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c | 22 | diff --git a/include/hw/misc/max111x.h b/include/hw/misc/max111x.h |
16 | new file mode 100644 | 23 | new file mode 100644 |
17 | index XXXXXXX..XXXXXXX | 24 | index XXXXXXX..XXXXXXX |
18 | --- /dev/null | 25 | --- /dev/null |
19 | +++ b/tests/qtest/npcm7xx_emc-test.c | 26 | +++ b/include/hw/misc/max111x.h |
20 | @@ -XXX,XX +XXX,XX @@ | 27 | @@ -XXX,XX +XXX,XX @@ |
21 | +/* | 28 | +/* |
22 | + * QTests for Nuvoton NPCM7xx EMC Modules. | 29 | + * Maxim MAX1110/1111 ADC chip emulation. |
23 | + * | 30 | + * |
24 | + * Copyright 2020 Google LLC | 31 | + * Copyright (c) 2006 Openedhand Ltd. |
32 | + * Written by Andrzej Zaborowski <balrog@zabor.org> | ||
25 | + * | 33 | + * |
26 | + * This program is free software; you can redistribute it and/or modify it | 34 | + * This code is licensed under the GNU GPLv2. |
27 | + * under the terms of the GNU General Public License as published by the | ||
28 | + * Free Software Foundation; either version 2 of the License, or | ||
29 | + * (at your option) any later version. | ||
30 | + * | 35 | + * |
31 | + * This program is distributed in the hope that it will be useful, but WITHOUT | 36 | + * Contributions after 2012-01-13 are licensed under the terms of the |
32 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 37 | + * GNU GPL, version 2 or (at your option) any later version. |
33 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
34 | + * for more details. | ||
35 | + */ | 38 | + */ |
36 | + | 39 | + |
37 | +#include "qemu/osdep.h" | 40 | +#ifndef HW_MISC_MAX111X_H |
38 | +#include "qemu-common.h" | 41 | +#define HW_MISC_MAX111X_H |
39 | +#include "libqos/libqos.h" | ||
40 | +#include "qapi/qmp/qdict.h" | ||
41 | +#include "qapi/qmp/qnum.h" | ||
42 | +#include "qemu/bitops.h" | ||
43 | +#include "qemu/iov.h" | ||
44 | + | 42 | + |
45 | +/* Name of the emc device. */ | 43 | +#include "hw/ssi/ssi.h" |
46 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
47 | + | ||
48 | +/* Timeout for various operations, in seconds. */ | ||
49 | +#define TIMEOUT_SECONDS 10 | ||
50 | + | ||
51 | +/* Address in memory of the descriptor. */ | ||
52 | +#define DESC_ADDR (1 << 20) /* 1 MiB */ | ||
53 | + | ||
54 | +/* Address in memory of the data packet. */ | ||
55 | +#define DATA_ADDR (DESC_ADDR + 4096) | ||
56 | + | ||
57 | +#define CRC_LENGTH 4 | ||
58 | + | ||
59 | +#define NUM_TX_DESCRIPTORS 3 | ||
60 | +#define NUM_RX_DESCRIPTORS 2 | ||
61 | + | ||
62 | +/* Size of tx,rx test buffers. */ | ||
63 | +#define TX_DATA_LEN 64 | ||
64 | +#define RX_DATA_LEN 64 | ||
65 | + | ||
66 | +#define TX_STEP_COUNT 10000 | ||
67 | +#define RX_STEP_COUNT 10000 | ||
68 | + | ||
69 | +/* 32-bit register indices. */ | ||
70 | +typedef enum NPCM7xxPWMRegister { | ||
71 | + /* Control registers. */ | ||
72 | + REG_CAMCMR, | ||
73 | + REG_CAMEN, | ||
74 | + | ||
75 | + /* There are 16 CAMn[ML] registers. */ | ||
76 | + REG_CAMM_BASE, | ||
77 | + REG_CAML_BASE, | ||
78 | + | ||
79 | + REG_TXDLSA = 0x22, | ||
80 | + REG_RXDLSA, | ||
81 | + REG_MCMDR, | ||
82 | + REG_MIID, | ||
83 | + REG_MIIDA, | ||
84 | + REG_FFTCR, | ||
85 | + REG_TSDR, | ||
86 | + REG_RSDR, | ||
87 | + REG_DMARFC, | ||
88 | + REG_MIEN, | ||
89 | + | ||
90 | + /* Status registers. */ | ||
91 | + REG_MISTA, | ||
92 | + REG_MGSTA, | ||
93 | + REG_MPCNT, | ||
94 | + REG_MRPC, | ||
95 | + REG_MRPCC, | ||
96 | + REG_MREPC, | ||
97 | + REG_DMARFS, | ||
98 | + REG_CTXDSA, | ||
99 | + REG_CTXBSA, | ||
100 | + REG_CRXDSA, | ||
101 | + REG_CRXBSA, | ||
102 | + | ||
103 | + NPCM7XX_NUM_EMC_REGS, | ||
104 | +} NPCM7xxPWMRegister; | ||
105 | + | ||
106 | +enum { NUM_CAMML_REGS = 16 }; | ||
107 | + | ||
108 | +/* REG_CAMCMR fields */ | ||
109 | +/* Enable CAM Compare */ | ||
110 | +#define REG_CAMCMR_ECMP (1 << 4) | ||
111 | +/* Accept Unicast Packet */ | ||
112 | +#define REG_CAMCMR_AUP (1 << 0) | ||
113 | + | ||
114 | +/* REG_MCMDR fields */ | ||
115 | +/* Software Reset */ | ||
116 | +#define REG_MCMDR_SWR (1 << 24) | ||
117 | +/* Frame Transmission On */ | ||
118 | +#define REG_MCMDR_TXON (1 << 8) | ||
119 | +/* Accept Long Packet */ | ||
120 | +#define REG_MCMDR_ALP (1 << 1) | ||
121 | +/* Frame Reception On */ | ||
122 | +#define REG_MCMDR_RXON (1 << 0) | ||
123 | + | ||
124 | +/* REG_MIEN fields */ | ||
125 | +/* Enable Transmit Completion Interrupt */ | ||
126 | +#define REG_MIEN_ENTXCP (1 << 18) | ||
127 | +/* Enable Transmit Interrupt */ | ||
128 | +#define REG_MIEN_ENTXINTR (1 << 16) | ||
129 | +/* Enable Receive Good Interrupt */ | ||
130 | +#define REG_MIEN_ENRXGD (1 << 4) | ||
131 | +/* ENable Receive Interrupt */ | ||
132 | +#define REG_MIEN_ENRXINTR (1 << 0) | ||
133 | + | ||
134 | +/* REG_MISTA fields */ | ||
135 | +/* Transmit Bus Error Interrupt */ | ||
136 | +#define REG_MISTA_TXBERR (1 << 24) | ||
137 | +/* Transmit Descriptor Unavailable Interrupt */ | ||
138 | +#define REG_MISTA_TDU (1 << 23) | ||
139 | +/* Transmit Completion Interrupt */ | ||
140 | +#define REG_MISTA_TXCP (1 << 18) | ||
141 | +/* Transmit Interrupt */ | ||
142 | +#define REG_MISTA_TXINTR (1 << 16) | ||
143 | +/* Receive Bus Error Interrupt */ | ||
144 | +#define REG_MISTA_RXBERR (1 << 11) | ||
145 | +/* Receive Descriptor Unavailable Interrupt */ | ||
146 | +#define REG_MISTA_RDU (1 << 10) | ||
147 | +/* DMA Early Notification Interrupt */ | ||
148 | +#define REG_MISTA_DENI (1 << 9) | ||
149 | +/* Maximum Frame Length Interrupt */ | ||
150 | +#define REG_MISTA_DFOI (1 << 8) | ||
151 | +/* Receive Good Interrupt */ | ||
152 | +#define REG_MISTA_RXGD (1 << 4) | ||
153 | +/* Packet Too Long Interrupt */ | ||
154 | +#define REG_MISTA_PTLE (1 << 3) | ||
155 | +/* Receive Interrupt */ | ||
156 | +#define REG_MISTA_RXINTR (1 << 0) | ||
157 | + | ||
158 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; | ||
159 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; | ||
160 | + | ||
161 | +struct NPCM7xxEMCTxDesc { | ||
162 | + uint32_t flags; | ||
163 | + uint32_t txbsa; | ||
164 | + uint32_t status_and_length; | ||
165 | + uint32_t ntxdsa; | ||
166 | +}; | ||
167 | + | ||
168 | +struct NPCM7xxEMCRxDesc { | ||
169 | + uint32_t status_and_length; | ||
170 | + uint32_t rxbsa; | ||
171 | + uint32_t reserved; | ||
172 | + uint32_t nrxdsa; | ||
173 | +}; | ||
174 | + | ||
175 | +/* NPCM7xxEMCTxDesc.flags values */ | ||
176 | +/* Owner: 0 = cpu, 1 = emc */ | ||
177 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | ||
178 | +/* Transmit interrupt enable */ | ||
179 | +#define TX_DESC_FLAG_INTEN (1 << 2) | ||
180 | + | ||
181 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | ||
182 | +/* Transmission complete */ | ||
183 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
184 | +/* Transmit interrupt */ | ||
185 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
186 | + | ||
187 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
188 | +/* Owner: 0b00 = cpu, 0b10 = emc */ | ||
189 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
190 | +#define RX_DESC_STATUS_OWNER_MASK 0xc0000000 | ||
191 | +/* Frame Reception Complete */ | ||
192 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
193 | +/* Packet too long */ | ||
194 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
195 | +/* Receive Interrupt */ | ||
196 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
197 | + | ||
198 | +#define RX_DESC_PKT_LEN(word) ((uint32_t) (word) & 0xffff) | ||
199 | + | ||
200 | +typedef struct EMCModule { | ||
201 | + int rx_irq; | ||
202 | + int tx_irq; | ||
203 | + uint64_t base_addr; | ||
204 | +} EMCModule; | ||
205 | + | ||
206 | +typedef struct TestData { | ||
207 | + const EMCModule *module; | ||
208 | +} TestData; | ||
209 | + | ||
210 | +static const EMCModule emc_module_list[] = { | ||
211 | + { | ||
212 | + .rx_irq = 15, | ||
213 | + .tx_irq = 16, | ||
214 | + .base_addr = 0xf0825000 | ||
215 | + }, | ||
216 | + { | ||
217 | + .rx_irq = 114, | ||
218 | + .tx_irq = 115, | ||
219 | + .base_addr = 0xf0826000 | ||
220 | + } | ||
221 | +}; | ||
222 | + | ||
223 | +/* Returns the index of the EMC module. */ | ||
224 | +static int emc_module_index(const EMCModule *mod) | ||
225 | +{ | ||
226 | + ptrdiff_t diff = mod - emc_module_list; | ||
227 | + | ||
228 | + g_assert_true(diff >= 0 && diff < ARRAY_SIZE(emc_module_list)); | ||
229 | + | ||
230 | + return diff; | ||
231 | +} | ||
232 | + | ||
233 | +static void packet_test_clear(void *sockets) | ||
234 | +{ | ||
235 | + int *test_sockets = sockets; | ||
236 | + | ||
237 | + close(test_sockets[0]); | ||
238 | + g_free(test_sockets); | ||
239 | +} | ||
240 | + | ||
241 | +static int *packet_test_init(int module_num, GString *cmd_line) | ||
242 | +{ | ||
243 | + int *test_sockets = g_new(int, 2); | ||
244 | + int ret = socketpair(PF_UNIX, SOCK_STREAM, 0, test_sockets); | ||
245 | + g_assert_cmpint(ret, != , -1); | ||
246 | + | ||
247 | + /* | ||
248 | + * KISS and use -nic. We specify two nics (both emc{0,1}) because there's | ||
249 | + * currently no way to specify only emc1: The driver implicitly relies on | ||
250 | + * emc[i] == nd_table[i]. | ||
251 | + */ | ||
252 | + if (module_num == 0) { | ||
253 | + g_string_append_printf(cmd_line, | ||
254 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " " | ||
255 | + " -nic user,model=" TYPE_NPCM7XX_EMC " ", | ||
256 | + test_sockets[1]); | ||
257 | + } else { | ||
258 | + g_string_append_printf(cmd_line, | ||
259 | + " -nic user,model=" TYPE_NPCM7XX_EMC " " | ||
260 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " ", | ||
261 | + test_sockets[1]); | ||
262 | + } | ||
263 | + | ||
264 | + g_test_queue_destroy(packet_test_clear, test_sockets); | ||
265 | + return test_sockets; | ||
266 | +} | ||
267 | + | ||
268 | +static uint32_t emc_read(QTestState *qts, const EMCModule *mod, | ||
269 | + NPCM7xxPWMRegister regno) | ||
270 | +{ | ||
271 | + return qtest_readl(qts, mod->base_addr + regno * sizeof(uint32_t)); | ||
272 | +} | ||
273 | + | ||
274 | +static void emc_write(QTestState *qts, const EMCModule *mod, | ||
275 | + NPCM7xxPWMRegister regno, uint32_t value) | ||
276 | +{ | ||
277 | + qtest_writel(qts, mod->base_addr + regno * sizeof(uint32_t), value); | ||
278 | +} | ||
279 | + | ||
280 | +static void emc_read_tx_desc(QTestState *qts, uint32_t addr, | ||
281 | + NPCM7xxEMCTxDesc *desc) | ||
282 | +{ | ||
283 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | ||
284 | + desc->flags = le32_to_cpu(desc->flags); | ||
285 | + desc->txbsa = le32_to_cpu(desc->txbsa); | ||
286 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
287 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); | ||
288 | +} | ||
289 | + | ||
290 | +static void emc_write_tx_desc(QTestState *qts, const NPCM7xxEMCTxDesc *desc, | ||
291 | + uint32_t addr) | ||
292 | +{ | ||
293 | + NPCM7xxEMCTxDesc le_desc; | ||
294 | + | ||
295 | + le_desc.flags = cpu_to_le32(desc->flags); | ||
296 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); | ||
297 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
298 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); | ||
299 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | ||
300 | +} | ||
301 | + | ||
302 | +static void emc_read_rx_desc(QTestState *qts, uint32_t addr, | ||
303 | + NPCM7xxEMCRxDesc *desc) | ||
304 | +{ | ||
305 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | ||
306 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
307 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); | ||
308 | + desc->reserved = le32_to_cpu(desc->reserved); | ||
309 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); | ||
310 | +} | ||
311 | + | ||
312 | +static void emc_write_rx_desc(QTestState *qts, const NPCM7xxEMCRxDesc *desc, | ||
313 | + uint32_t addr) | ||
314 | +{ | ||
315 | + NPCM7xxEMCRxDesc le_desc; | ||
316 | + | ||
317 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
318 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); | ||
319 | + le_desc.reserved = cpu_to_le32(desc->reserved); | ||
320 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); | ||
321 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | ||
322 | +} | ||
323 | + | 44 | + |
324 | +/* | 45 | +/* |
325 | + * Reset the EMC module. | 46 | + * This is a model of the Maxim MAX1110/1111 ADC chip, which for QEMU |
326 | + * The module must be reset before, e.g., TXDLSA,RXDLSA are changed. | 47 | + * is an SSI slave device. It has either 4 (max1110) or 8 (max1111) |
48 | + * 8-bit ADC channels. | ||
49 | + * | ||
50 | + * QEMU interface: | ||
51 | + * + GPIO inputs 0..3 (for max1110) or 0..7 (for max1111): set the value | ||
52 | + * of each ADC input, as an unsigned 8-bit value | ||
53 | + * + GPIO output 0: interrupt line | ||
54 | + * + Properties "input0" to "input3" (max1110) or "input0" to "input7" | ||
55 | + * (max1111): initial reset values for ADC inputs. | ||
56 | + * | ||
57 | + * Known bugs: | ||
58 | + * + the interrupt line is not correctly implemented, and will never | ||
59 | + * be lowered once it has been asserted. | ||
327 | + */ | 60 | + */ |
328 | +static bool emc_soft_reset(QTestState *qts, const EMCModule *mod) | 61 | +typedef struct { |
329 | +{ | 62 | + SSISlave parent_obj; |
330 | + uint32_t val; | ||
331 | + uint64_t end_time; | ||
332 | + | 63 | + |
333 | + emc_write(qts, mod, REG_MCMDR, REG_MCMDR_SWR); | 64 | + qemu_irq interrupt; |
65 | + /* Values of inputs at system reset (settable by QOM property) */ | ||
66 | + uint8_t reset_input[8]; | ||
334 | + | 67 | + |
335 | + /* | 68 | + uint8_t tb1, rb2, rb3; |
336 | + * Wait for device to reset as the linux driver does. | 69 | + int cycle; |
337 | + * During reset the AHB reads 0 for all registers. So first wait for | ||
338 | + * something that resets to non-zero, and then wait for SWR becoming 0. | ||
339 | + */ | ||
340 | + end_time = g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
341 | + | 70 | + |
342 | + do { | 71 | + uint8_t input[8]; |
343 | + qtest_clock_step(qts, 100); | 72 | + int inputs, com; |
344 | + val = emc_read(qts, mod, REG_FFTCR); | 73 | +} MAX111xState; |
345 | + } while (val == 0 && g_get_monotonic_time() < end_time); | ||
346 | + if (val != 0) { | ||
347 | + do { | ||
348 | + qtest_clock_step(qts, 100); | ||
349 | + val = emc_read(qts, mod, REG_MCMDR); | ||
350 | + if ((val & REG_MCMDR_SWR) == 0) { | ||
351 | + /* | ||
352 | + * N.B. The CAMs have been reset here, so macaddr matching of | ||
353 | + * incoming packets will not work. | ||
354 | + */ | ||
355 | + return true; | ||
356 | + } | ||
357 | + } while (g_get_monotonic_time() < end_time); | ||
358 | + } | ||
359 | + | 74 | + |
360 | + g_message("%s: Timeout expired", __func__); | 75 | +#define TYPE_MAX_111X "max111x" |
361 | + return false; | ||
362 | +} | ||
363 | + | 76 | + |
364 | +/* Check emc registers are reset to default value. */ | 77 | +#define MAX_111X(obj) \ |
365 | +static void test_init(gconstpointer test_data) | 78 | + OBJECT_CHECK(MAX111xState, (obj), TYPE_MAX_111X) |
366 | +{ | ||
367 | + const TestData *td = test_data; | ||
368 | + const EMCModule *mod = td->module; | ||
369 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
370 | + int i; | ||
371 | + | 79 | + |
372 | +#define CHECK_REG(regno, value) \ | 80 | +#define TYPE_MAX_1110 "max1110" |
373 | + do { \ | 81 | +#define TYPE_MAX_1111 "max1111" |
374 | + g_assert_cmphex(emc_read(qts, mod, (regno)), ==, (value)); \ | ||
375 | + } while (0) | ||
376 | + | 82 | + |
377 | + CHECK_REG(REG_CAMCMR, 0); | 83 | +#endif |
378 | + CHECK_REG(REG_CAMEN, 0); | 84 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
379 | + CHECK_REG(REG_TXDLSA, 0xfffffffc); | ||
380 | + CHECK_REG(REG_RXDLSA, 0xfffffffc); | ||
381 | + CHECK_REG(REG_MCMDR, 0); | ||
382 | + CHECK_REG(REG_MIID, 0); | ||
383 | + CHECK_REG(REG_MIIDA, 0x00900000); | ||
384 | + CHECK_REG(REG_FFTCR, 0x0101); | ||
385 | + CHECK_REG(REG_DMARFC, 0x0800); | ||
386 | + CHECK_REG(REG_MIEN, 0); | ||
387 | + CHECK_REG(REG_MISTA, 0); | ||
388 | + CHECK_REG(REG_MGSTA, 0); | ||
389 | + CHECK_REG(REG_MPCNT, 0x7fff); | ||
390 | + CHECK_REG(REG_MRPC, 0); | ||
391 | + CHECK_REG(REG_MRPCC, 0); | ||
392 | + CHECK_REG(REG_MREPC, 0); | ||
393 | + CHECK_REG(REG_DMARFS, 0); | ||
394 | + CHECK_REG(REG_CTXDSA, 0); | ||
395 | + CHECK_REG(REG_CTXBSA, 0); | ||
396 | + CHECK_REG(REG_CRXDSA, 0); | ||
397 | + CHECK_REG(REG_CRXBSA, 0); | ||
398 | + | ||
399 | +#undef CHECK_REG | ||
400 | + | ||
401 | + for (i = 0; i < NUM_CAMML_REGS; ++i) { | ||
402 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAMM_BASE + i * 2), ==, | ||
403 | + 0); | ||
404 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAML_BASE + i * 2), ==, | ||
405 | + 0); | ||
406 | + } | ||
407 | + | ||
408 | + qtest_quit(qts); | ||
409 | +} | ||
410 | + | ||
411 | +static bool emc_wait_irq(QTestState *qts, const EMCModule *mod, int step, | ||
412 | + bool is_tx) | ||
413 | +{ | ||
414 | + uint64_t end_time = | ||
415 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
416 | + | ||
417 | + do { | ||
418 | + if (qtest_get_irq(qts, is_tx ? mod->tx_irq : mod->rx_irq)) { | ||
419 | + return true; | ||
420 | + } | ||
421 | + qtest_clock_step(qts, step); | ||
422 | + } while (g_get_monotonic_time() < end_time); | ||
423 | + | ||
424 | + g_message("%s: Timeout expired", __func__); | ||
425 | + return false; | ||
426 | +} | ||
427 | + | ||
428 | +static bool emc_wait_mista(QTestState *qts, const EMCModule *mod, int step, | ||
429 | + uint32_t flag) | ||
430 | +{ | ||
431 | + uint64_t end_time = | ||
432 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
433 | + | ||
434 | + do { | ||
435 | + uint32_t mista = emc_read(qts, mod, REG_MISTA); | ||
436 | + if (mista & flag) { | ||
437 | + return true; | ||
438 | + } | ||
439 | + qtest_clock_step(qts, step); | ||
440 | + } while (g_get_monotonic_time() < end_time); | ||
441 | + | ||
442 | + g_message("%s: Timeout expired", __func__); | ||
443 | + return false; | ||
444 | +} | ||
445 | + | ||
446 | +static bool wait_socket_readable(int fd) | ||
447 | +{ | ||
448 | + fd_set read_fds; | ||
449 | + struct timeval tv; | ||
450 | + int rv; | ||
451 | + | ||
452 | + FD_ZERO(&read_fds); | ||
453 | + FD_SET(fd, &read_fds); | ||
454 | + tv.tv_sec = TIMEOUT_SECONDS; | ||
455 | + tv.tv_usec = 0; | ||
456 | + rv = select(fd + 1, &read_fds, NULL, NULL, &tv); | ||
457 | + if (rv == -1) { | ||
458 | + perror("select"); | ||
459 | + } else if (rv == 0) { | ||
460 | + g_message("%s: Timeout expired", __func__); | ||
461 | + } | ||
462 | + return rv == 1; | ||
463 | +} | ||
464 | + | ||
465 | +/* Initialize *desc (in host endian format). */ | ||
466 | +static void init_tx_desc(NPCM7xxEMCTxDesc *desc, size_t count, | ||
467 | + uint32_t desc_addr) | ||
468 | +{ | ||
469 | + g_assert(count >= 2); | ||
470 | + memset(&desc[0], 0, sizeof(*desc) * count); | ||
471 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
472 | + for (size_t i = 0; i < count - 1; ++i) { | ||
473 | + desc[i].flags = | ||
474 | + (TX_DESC_FLAG_OWNER_MASK | /* owner = 1: emc */ | ||
475 | + TX_DESC_FLAG_INTEN | | ||
476 | + 0 | /* crc append = 0 */ | ||
477 | + 0 /* padding enable = 0 */); | ||
478 | + desc[i].status_and_length = | ||
479 | + (0 | /* collision count = 0 */ | ||
480 | + 0 | /* SQE = 0 */ | ||
481 | + 0 | /* PAU = 0 */ | ||
482 | + 0 | /* TXHA = 0 */ | ||
483 | + 0 | /* LC = 0 */ | ||
484 | + 0 | /* TXABT = 0 */ | ||
485 | + 0 | /* NCS = 0 */ | ||
486 | + 0 | /* EXDEF = 0 */ | ||
487 | + 0 | /* TXCP = 0 */ | ||
488 | + 0 | /* DEF = 0 */ | ||
489 | + 0 | /* TXINTR = 0 */ | ||
490 | + 0 /* length filled in later */); | ||
491 | + desc[i].ntxdsa = desc_addr + (i + 1) * sizeof(*desc); | ||
492 | + } | ||
493 | +} | ||
494 | + | ||
495 | +static void enable_tx(QTestState *qts, const EMCModule *mod, | ||
496 | + const NPCM7xxEMCTxDesc *desc, size_t count, | ||
497 | + uint32_t desc_addr, uint32_t mien_flags) | ||
498 | +{ | ||
499 | + /* Write the descriptors to guest memory. */ | ||
500 | + for (size_t i = 0; i < count; ++i) { | ||
501 | + emc_write_tx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
502 | + } | ||
503 | + | ||
504 | + /* Trigger sending the packet. */ | ||
505 | + /* The module must be reset before changing TXDLSA. */ | ||
506 | + g_assert(emc_soft_reset(qts, mod)); | ||
507 | + emc_write(qts, mod, REG_TXDLSA, desc_addr); | ||
508 | + emc_write(qts, mod, REG_CTXDSA, ~0); | ||
509 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENTXCP | mien_flags); | ||
510 | + { | ||
511 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); | ||
512 | + mcmdr |= REG_MCMDR_TXON; | ||
513 | + emc_write(qts, mod, REG_MCMDR, mcmdr); | ||
514 | + } | ||
515 | + | ||
516 | + /* Prod the device to send the packet. */ | ||
517 | + emc_write(qts, mod, REG_TSDR, 1); | ||
518 | +} | ||
519 | + | ||
520 | +static void emc_send_verify1(QTestState *qts, const EMCModule *mod, int fd, | ||
521 | + bool with_irq, uint32_t desc_addr, | ||
522 | + uint32_t next_desc_addr, | ||
523 | + const char *test_data, int test_size) | ||
524 | +{ | ||
525 | + NPCM7xxEMCTxDesc result_desc; | ||
526 | + uint32_t expected_mask, expected_value, recv_len; | ||
527 | + int ret; | ||
528 | + char buffer[TX_DATA_LEN]; | ||
529 | + | ||
530 | + g_assert(wait_socket_readable(fd)); | ||
531 | + | ||
532 | + /* Read the descriptor back. */ | ||
533 | + emc_read_tx_desc(qts, desc_addr, &result_desc); | ||
534 | + /* Descriptor should be owned by cpu now. */ | ||
535 | + g_assert((result_desc.flags & TX_DESC_FLAG_OWNER_MASK) == 0); | ||
536 | + /* Test the status bits, ignoring the length field. */ | ||
537 | + expected_mask = 0xffff << 16; | ||
538 | + expected_value = TX_DESC_STATUS_TXCP; | ||
539 | + if (with_irq) { | ||
540 | + expected_value |= TX_DESC_STATUS_TXINTR; | ||
541 | + } | ||
542 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
543 | + expected_value); | ||
544 | + | ||
545 | + /* Check data sent to the backend. */ | ||
546 | + recv_len = ~0; | ||
547 | + ret = qemu_recv(fd, &recv_len, sizeof(recv_len), MSG_DONTWAIT); | ||
548 | + g_assert_cmpint(ret, == , sizeof(recv_len)); | ||
549 | + | ||
550 | + g_assert(wait_socket_readable(fd)); | ||
551 | + memset(buffer, 0xff, sizeof(buffer)); | ||
552 | + ret = qemu_recv(fd, buffer, test_size, MSG_DONTWAIT); | ||
553 | + g_assert_cmpmem(buffer, ret, test_data, test_size); | ||
554 | +} | ||
555 | + | ||
556 | +static void emc_send_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
557 | + bool with_irq) | ||
558 | +{ | ||
559 | + NPCM7xxEMCTxDesc desc[NUM_TX_DESCRIPTORS]; | ||
560 | + uint32_t desc_addr = DESC_ADDR; | ||
561 | + static const char test1_data[] = "TEST1"; | ||
562 | + static const char test2_data[] = "Testing 1 2 3 ..."; | ||
563 | + uint32_t data1_addr = DATA_ADDR; | ||
564 | + uint32_t data2_addr = data1_addr + sizeof(test1_data); | ||
565 | + bool got_tdu; | ||
566 | + uint32_t end_desc_addr; | ||
567 | + | ||
568 | + /* Prepare test data buffer. */ | ||
569 | + qtest_memwrite(qts, data1_addr, test1_data, sizeof(test1_data)); | ||
570 | + qtest_memwrite(qts, data2_addr, test2_data, sizeof(test2_data)); | ||
571 | + | ||
572 | + init_tx_desc(&desc[0], NUM_TX_DESCRIPTORS, desc_addr); | ||
573 | + desc[0].txbsa = data1_addr; | ||
574 | + desc[0].status_and_length |= sizeof(test1_data); | ||
575 | + desc[1].txbsa = data2_addr; | ||
576 | + desc[1].status_and_length |= sizeof(test2_data); | ||
577 | + | ||
578 | + enable_tx(qts, mod, &desc[0], NUM_TX_DESCRIPTORS, desc_addr, | ||
579 | + with_irq ? REG_MIEN_ENTXINTR : 0); | ||
580 | + | ||
581 | + /* | ||
582 | + * It's problematic to observe the interrupt for each packet. | ||
583 | + * Instead just wait until all the packets go out. | ||
584 | + */ | ||
585 | + got_tdu = false; | ||
586 | + while (!got_tdu) { | ||
587 | + if (with_irq) { | ||
588 | + g_assert_true(emc_wait_irq(qts, mod, TX_STEP_COUNT, | ||
589 | + /*is_tx=*/true)); | ||
590 | + } else { | ||
591 | + g_assert_true(emc_wait_mista(qts, mod, TX_STEP_COUNT, | ||
592 | + REG_MISTA_TXINTR)); | ||
593 | + } | ||
594 | + got_tdu = !!(emc_read(qts, mod, REG_MISTA) & REG_MISTA_TDU); | ||
595 | + /* If we don't have TDU yet, reset the interrupt. */ | ||
596 | + if (!got_tdu) { | ||
597 | + emc_write(qts, mod, REG_MISTA, | ||
598 | + emc_read(qts, mod, REG_MISTA) & 0xffff0000); | ||
599 | + } | ||
600 | + } | ||
601 | + | ||
602 | + end_desc_addr = desc_addr + 2 * sizeof(desc[0]); | ||
603 | + g_assert_cmphex(emc_read(qts, mod, REG_CTXDSA), ==, end_desc_addr); | ||
604 | + g_assert_cmphex(emc_read(qts, mod, REG_MISTA), ==, | ||
605 | + REG_MISTA_TXCP | REG_MISTA_TXINTR | REG_MISTA_TDU); | ||
606 | + | ||
607 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
608 | + desc_addr, end_desc_addr, | ||
609 | + test1_data, sizeof(test1_data)); | ||
610 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
611 | + desc_addr + sizeof(desc[0]), end_desc_addr, | ||
612 | + test2_data, sizeof(test2_data)); | ||
613 | +} | ||
614 | + | ||
615 | +/* Initialize *desc (in host endian format). */ | ||
616 | +static void init_rx_desc(NPCM7xxEMCRxDesc *desc, size_t count, | ||
617 | + uint32_t desc_addr, uint32_t data_addr) | ||
618 | +{ | ||
619 | + g_assert_true(count >= 2); | ||
620 | + memset(desc, 0, sizeof(*desc) * count); | ||
621 | + desc[0].rxbsa = data_addr; | ||
622 | + desc[0].status_and_length = | ||
623 | + (0b10 << RX_DESC_STATUS_OWNER_SHIFT | /* owner = 10: emc */ | ||
624 | + 0 | /* RP = 0 */ | ||
625 | + 0 | /* ALIE = 0 */ | ||
626 | + 0 | /* RXGD = 0 */ | ||
627 | + 0 | /* PTLE = 0 */ | ||
628 | + 0 | /* CRCE = 0 */ | ||
629 | + 0 | /* RXINTR = 0 */ | ||
630 | + 0 /* length (filled in later) */); | ||
631 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
632 | + desc[0].nrxdsa = desc_addr + sizeof(*desc); | ||
633 | +} | ||
634 | + | ||
635 | +static void enable_rx(QTestState *qts, const EMCModule *mod, | ||
636 | + const NPCM7xxEMCRxDesc *desc, size_t count, | ||
637 | + uint32_t desc_addr, uint32_t mien_flags, | ||
638 | + uint32_t mcmdr_flags) | ||
639 | +{ | ||
640 | + /* | ||
641 | + * Write the descriptor to guest memory. | ||
642 | + * FWIW, IWBN if the docs said the buffer needs to be at least DMARFC | ||
643 | + * bytes. | ||
644 | + */ | ||
645 | + for (size_t i = 0; i < count; ++i) { | ||
646 | + emc_write_rx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
647 | + } | ||
648 | + | ||
649 | + /* Trigger receiving the packet. */ | ||
650 | + /* The module must be reset before changing RXDLSA. */ | ||
651 | + g_assert(emc_soft_reset(qts, mod)); | ||
652 | + emc_write(qts, mod, REG_RXDLSA, desc_addr); | ||
653 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENRXGD | mien_flags); | ||
654 | + | ||
655 | + /* | ||
656 | + * We don't know what the device's macaddr is, so just accept all | ||
657 | + * unicast packets (AUP). | ||
658 | + */ | ||
659 | + emc_write(qts, mod, REG_CAMCMR, REG_CAMCMR_AUP); | ||
660 | + emc_write(qts, mod, REG_CAMEN, 1 << 0); | ||
661 | + { | ||
662 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); | ||
663 | + mcmdr |= REG_MCMDR_RXON | mcmdr_flags; | ||
664 | + emc_write(qts, mod, REG_MCMDR, mcmdr); | ||
665 | + } | ||
666 | + | ||
667 | + /* Prod the device to accept a packet. */ | ||
668 | + emc_write(qts, mod, REG_RSDR, 1); | ||
669 | +} | ||
670 | + | ||
671 | +static void emc_recv_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
672 | + bool with_irq) | ||
673 | +{ | ||
674 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; | ||
675 | + uint32_t desc_addr = DESC_ADDR; | ||
676 | + uint32_t data_addr = DATA_ADDR; | ||
677 | + int ret; | ||
678 | + uint32_t expected_mask, expected_value; | ||
679 | + NPCM7xxEMCRxDesc result_desc; | ||
680 | + | ||
681 | + /* Prepare test data buffer. */ | ||
682 | + const char test[RX_DATA_LEN] = "TEST"; | ||
683 | + int len = htonl(sizeof(test)); | ||
684 | + const struct iovec iov[] = { | ||
685 | + { | ||
686 | + .iov_base = &len, | ||
687 | + .iov_len = sizeof(len), | ||
688 | + },{ | ||
689 | + .iov_base = (char *) test, | ||
690 | + .iov_len = sizeof(test), | ||
691 | + }, | ||
692 | + }; | ||
693 | + | ||
694 | + /* | ||
695 | + * Reset the device BEFORE sending a test packet, otherwise the packet | ||
696 | + * may get swallowed by an active device of an earlier test. | ||
697 | + */ | ||
698 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); | ||
699 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
700 | + with_irq ? REG_MIEN_ENRXINTR : 0, 0); | ||
701 | + | ||
702 | + /* Send test packet to device's socket. */ | ||
703 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test)); | ||
704 | + g_assert_cmpint(ret, == , sizeof(test) + sizeof(len)); | ||
705 | + | ||
706 | + /* Wait for RX interrupt. */ | ||
707 | + if (with_irq) { | ||
708 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); | ||
709 | + } else { | ||
710 | + g_assert_true(emc_wait_mista(qts, mod, RX_STEP_COUNT, REG_MISTA_RXGD)); | ||
711 | + } | ||
712 | + | ||
713 | + g_assert_cmphex(emc_read(qts, mod, REG_CRXDSA), ==, | ||
714 | + desc_addr + sizeof(desc[0])); | ||
715 | + | ||
716 | + expected_mask = 0xffff; | ||
717 | + expected_value = (REG_MISTA_DENI | | ||
718 | + REG_MISTA_RXGD | | ||
719 | + REG_MISTA_RXINTR); | ||
720 | + g_assert_cmphex((emc_read(qts, mod, REG_MISTA) & expected_mask), | ||
721 | + ==, expected_value); | ||
722 | + | ||
723 | + /* Read the descriptor back. */ | ||
724 | + emc_read_rx_desc(qts, desc_addr, &result_desc); | ||
725 | + /* Descriptor should be owned by cpu now. */ | ||
726 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); | ||
727 | + /* Test the status bits, ignoring the length field. */ | ||
728 | + expected_mask = 0xffff << 16; | ||
729 | + expected_value = RX_DESC_STATUS_RXGD; | ||
730 | + if (with_irq) { | ||
731 | + expected_value |= RX_DESC_STATUS_RXINTR; | ||
732 | + } | ||
733 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
734 | + expected_value); | ||
735 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, | ||
736 | + RX_DATA_LEN + CRC_LENGTH); | ||
737 | + | ||
738 | + { | ||
739 | + char buffer[RX_DATA_LEN]; | ||
740 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); | ||
741 | + g_assert_cmpstr(buffer, == , "TEST"); | ||
742 | + } | ||
743 | +} | ||
744 | + | ||
745 | +static void emc_test_ptle(QTestState *qts, const EMCModule *mod, int fd) | ||
746 | +{ | ||
747 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; | ||
748 | + uint32_t desc_addr = DESC_ADDR; | ||
749 | + uint32_t data_addr = DATA_ADDR; | ||
750 | + int ret; | ||
751 | + NPCM7xxEMCRxDesc result_desc; | ||
752 | + uint32_t expected_mask, expected_value; | ||
753 | + | ||
754 | + /* Prepare test data buffer. */ | ||
755 | +#define PTLE_DATA_LEN 1600 | ||
756 | + char test_data[PTLE_DATA_LEN]; | ||
757 | + int len = htonl(sizeof(test_data)); | ||
758 | + const struct iovec iov[] = { | ||
759 | + { | ||
760 | + .iov_base = &len, | ||
761 | + .iov_len = sizeof(len), | ||
762 | + },{ | ||
763 | + .iov_base = (char *) test_data, | ||
764 | + .iov_len = sizeof(test_data), | ||
765 | + }, | ||
766 | + }; | ||
767 | + memset(test_data, 42, sizeof(test_data)); | ||
768 | + | ||
769 | + /* | ||
770 | + * Reset the device BEFORE sending a test packet, otherwise the packet | ||
771 | + * may get swallowed by an active device of an earlier test. | ||
772 | + */ | ||
773 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); | ||
774 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
775 | + REG_MIEN_ENRXINTR, REG_MCMDR_ALP); | ||
776 | + | ||
777 | + /* Send test packet to device's socket. */ | ||
778 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test_data)); | ||
779 | + g_assert_cmpint(ret, == , sizeof(test_data) + sizeof(len)); | ||
780 | + | ||
781 | + /* Wait for RX interrupt. */ | ||
782 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); | ||
783 | + | ||
784 | + /* Read the descriptor back. */ | ||
785 | + emc_read_rx_desc(qts, desc_addr, &result_desc); | ||
786 | + /* Descriptor should be owned by cpu now. */ | ||
787 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); | ||
788 | + /* Test the status bits, ignoring the length field. */ | ||
789 | + expected_mask = 0xffff << 16; | ||
790 | + expected_value = (RX_DESC_STATUS_RXGD | | ||
791 | + RX_DESC_STATUS_PTLE | | ||
792 | + RX_DESC_STATUS_RXINTR); | ||
793 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
794 | + expected_value); | ||
795 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, | ||
796 | + PTLE_DATA_LEN + CRC_LENGTH); | ||
797 | + | ||
798 | + { | ||
799 | + char buffer[PTLE_DATA_LEN]; | ||
800 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); | ||
801 | + g_assert(memcmp(buffer, test_data, PTLE_DATA_LEN) == 0); | ||
802 | + } | ||
803 | +} | ||
804 | + | ||
805 | +static void test_tx(gconstpointer test_data) | ||
806 | +{ | ||
807 | + const TestData *td = test_data; | ||
808 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); | ||
809 | + int *test_sockets = packet_test_init(emc_module_index(td->module), | ||
810 | + cmd_line); | ||
811 | + QTestState *qts = qtest_init(cmd_line->str); | ||
812 | + | ||
813 | + /* | ||
814 | + * TODO: For pedantic correctness test_sockets[0] should be closed after | ||
815 | + * the fork and before the exec, but that will require some harness | ||
816 | + * improvements. | ||
817 | + */ | ||
818 | + close(test_sockets[1]); | ||
819 | + /* Defensive programming */ | ||
820 | + test_sockets[1] = -1; | ||
821 | + | ||
822 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
823 | + | ||
824 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | ||
825 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | ||
826 | + | ||
827 | + qtest_quit(qts); | ||
828 | +} | ||
829 | + | ||
830 | +static void test_rx(gconstpointer test_data) | ||
831 | +{ | ||
832 | + const TestData *td = test_data; | ||
833 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); | ||
834 | + int *test_sockets = packet_test_init(emc_module_index(td->module), | ||
835 | + cmd_line); | ||
836 | + QTestState *qts = qtest_init(cmd_line->str); | ||
837 | + | ||
838 | + /* | ||
839 | + * TODO: For pedantic correctness test_sockets[0] should be closed after | ||
840 | + * the fork and before the exec, but that will require some harness | ||
841 | + * improvements. | ||
842 | + */ | ||
843 | + close(test_sockets[1]); | ||
844 | + /* Defensive programming */ | ||
845 | + test_sockets[1] = -1; | ||
846 | + | ||
847 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
848 | + | ||
849 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | ||
850 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | ||
851 | + emc_test_ptle(qts, td->module, test_sockets[0]); | ||
852 | + | ||
853 | + qtest_quit(qts); | ||
854 | +} | ||
855 | + | ||
856 | +static void emc_add_test(const char *name, const TestData* td, | ||
857 | + GTestDataFunc fn) | ||
858 | +{ | ||
859 | + g_autofree char *full_name = g_strdup_printf( | ||
860 | + "npcm7xx_emc/emc[%d]/%s", emc_module_index(td->module), name); | ||
861 | + qtest_add_data_func(full_name, td, fn); | ||
862 | +} | ||
863 | +#define add_test(name, td) emc_add_test(#name, td, test_##name) | ||
864 | + | ||
865 | +int main(int argc, char **argv) | ||
866 | +{ | ||
867 | + TestData test_data_list[ARRAY_SIZE(emc_module_list)]; | ||
868 | + | ||
869 | + g_test_init(&argc, &argv, NULL); | ||
870 | + | ||
871 | + for (int i = 0; i < ARRAY_SIZE(emc_module_list); ++i) { | ||
872 | + TestData *td = &test_data_list[i]; | ||
873 | + | ||
874 | + td->module = &emc_module_list[i]; | ||
875 | + | ||
876 | + add_test(init, td); | ||
877 | + add_test(tx, td); | ||
878 | + add_test(rx, td); | ||
879 | + } | ||
880 | + | ||
881 | + return g_test_run(); | ||
882 | +} | ||
883 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
884 | index XXXXXXX..XXXXXXX 100644 | 85 | index XXXXXXX..XXXXXXX 100644 |
885 | --- a/tests/qtest/meson.build | 86 | --- a/hw/arm/spitz.c |
886 | +++ b/tests/qtest/meson.build | 87 | +++ b/hw/arm/spitz.c |
887 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 88 | @@ -XXX,XX +XXX,XX @@ |
888 | 'npcm7xx_rng-test', | 89 | #include "audio/audio.h" |
889 | 'npcm7xx_smbus-test', | 90 | #include "hw/boards.h" |
890 | 'npcm7xx_timer-test', | 91 | #include "hw/sysbus.h" |
891 | - 'npcm7xx_watchdog_timer-test'] | 92 | +#include "hw/misc/max111x.h" |
892 | + 'npcm7xx_watchdog_timer-test'] + \ | 93 | #include "migration/vmstate.h" |
893 | + (slirp.found() ? ['npcm7xx_emc-test'] : []) | 94 | #include "exec/address-spaces.h" |
894 | qtests_arm = \ | 95 | #include "cpu.h" |
895 | (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | 96 | @@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms) |
896 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | 97 | qdev_get_gpio_in(sms->mpu->gpio, SPITZ_GPIO_TP_INT)); |
98 | |||
99 | bus = qdev_get_child_bus(sms->mux, "ssi2"); | ||
100 | - sms->max1111 = qdev_new("max1111"); | ||
101 | + sms->max1111 = qdev_new(TYPE_MAX_1111); | ||
102 | max1111 = sms->max1111; | ||
103 | qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */, | ||
104 | SPITZ_BATTERY_VOLT); | ||
105 | diff --git a/hw/misc/max111x.c b/hw/misc/max111x.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/misc/max111x.c | ||
108 | +++ b/hw/misc/max111x.c | ||
109 | @@ -XXX,XX +XXX,XX @@ | ||
110 | */ | ||
111 | |||
112 | #include "qemu/osdep.h" | ||
113 | +#include "hw/misc/max111x.h" | ||
114 | #include "hw/irq.h" | ||
115 | -#include "hw/ssi/ssi.h" | ||
116 | #include "migration/vmstate.h" | ||
117 | #include "qemu/module.h" | ||
118 | #include "hw/qdev-properties.h" | ||
119 | |||
120 | -typedef struct { | ||
121 | - SSISlave parent_obj; | ||
122 | - | ||
123 | - qemu_irq interrupt; | ||
124 | - /* Values of inputs at system reset (settable by QOM property) */ | ||
125 | - uint8_t reset_input[8]; | ||
126 | - | ||
127 | - uint8_t tb1, rb2, rb3; | ||
128 | - int cycle; | ||
129 | - | ||
130 | - uint8_t input[8]; | ||
131 | - int inputs, com; | ||
132 | -} MAX111xState; | ||
133 | - | ||
134 | -#define TYPE_MAX_111X "max111x" | ||
135 | - | ||
136 | -#define MAX_111X(obj) \ | ||
137 | - OBJECT_CHECK(MAX111xState, (obj), TYPE_MAX_111X) | ||
138 | - | ||
139 | -#define TYPE_MAX_1110 "max1110" | ||
140 | -#define TYPE_MAX_1111 "max1111" | ||
141 | - | ||
142 | /* Control-byte bitfields */ | ||
143 | #define CB_PD0 (1 << 0) | ||
144 | #define CB_PD1 (1 << 1) | ||
145 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
146 | index XXXXXXX..XXXXXXX 100644 | ||
147 | --- a/MAINTAINERS | ||
148 | +++ b/MAINTAINERS | ||
149 | @@ -XXX,XX +XXX,XX @@ F: hw/gpio/max7310.c | ||
150 | F: hw/gpio/zaurus.c | ||
151 | F: hw/misc/mst_fpga.c | ||
152 | F: hw/misc/max111x.c | ||
153 | +F: include/hw/misc/max111x.h | ||
154 | F: include/hw/arm/pxa.h | ||
155 | F: include/hw/arm/sharpsl.h | ||
156 | F: include/hw/display/tc6393xb.h | ||
897 | -- | 157 | -- |
898 | 2.20.1 | 158 | 2.20.1 |
899 | 159 | ||
900 | 160 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
2 | 1 | ||
3 | IDAU is specific to M-profile. KVM only supports A-profile. | ||
4 | Restrict this interface to TCG, as it is pointless (and | ||
5 | confusing) on a KVM-only build. | ||
6 | |||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210221222617.2579610-2-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/cpu.c | 7 ------- | ||
14 | target/arm/cpu_tcg.c | 8 ++++++++ | ||
15 | 2 files changed, 8 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/cpu.c | ||
20 | +++ b/target/arm/cpu.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo arm_cpu_type_info = { | ||
22 | .class_init = arm_cpu_class_init, | ||
23 | }; | ||
24 | |||
25 | -static const TypeInfo idau_interface_type_info = { | ||
26 | - .name = TYPE_IDAU_INTERFACE, | ||
27 | - .parent = TYPE_INTERFACE, | ||
28 | - .class_size = sizeof(IDAUInterfaceClass), | ||
29 | -}; | ||
30 | - | ||
31 | static void arm_cpu_register_types(void) | ||
32 | { | ||
33 | const size_t cpu_count = ARRAY_SIZE(arm_cpus); | ||
34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_register_types(void) | ||
35 | if (cpu_count) { | ||
36 | size_t i; | ||
37 | |||
38 | - type_register_static(&idau_interface_type_info); | ||
39 | for (i = 0; i < cpu_count; ++i) { | ||
40 | arm_cpu_register(&arm_cpus[i]); | ||
41 | } | ||
42 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/cpu_tcg.c | ||
45 | +++ b/target/arm/cpu_tcg.c | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | #include "hw/core/tcg-cpu-ops.h" | ||
48 | #endif /* CONFIG_TCG */ | ||
49 | #include "internals.h" | ||
50 | +#include "target/arm/idau.h" | ||
51 | |||
52 | /* CPU models. These are not needed for the AArch64 linux-user build. */ | ||
53 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
54 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | ||
55 | { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, | ||
56 | }; | ||
57 | |||
58 | +static const TypeInfo idau_interface_type_info = { | ||
59 | + .name = TYPE_IDAU_INTERFACE, | ||
60 | + .parent = TYPE_INTERFACE, | ||
61 | + .class_size = sizeof(IDAUInterfaceClass), | ||
62 | +}; | ||
63 | + | ||
64 | static void arm_tcg_cpu_register_types(void) | ||
65 | { | ||
66 | size_t i; | ||
67 | |||
68 | + type_register_static(&idau_interface_type_info); | ||
69 | for (i = 0; i < ARRAY_SIZE(arm_tcg_cpus); ++i) { | ||
70 | arm_cpu_register(&arm_tcg_cpus[i]); | ||
71 | } | ||
72 | -- | ||
73 | 2.20.1 | ||
74 | |||
75 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Now the template header is included only for BITS==32, expand | ||
2 | out all the macros that depended on the BITS setting. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210215103215.4944-4-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/display/tc6393xb_template.h | 35 ++++------------------------------ | ||
9 | 1 file changed, 4 insertions(+), 31 deletions(-) | ||
10 | |||
11 | diff --git a/hw/display/tc6393xb_template.h b/hw/display/tc6393xb_template.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/display/tc6393xb_template.h | ||
14 | +++ b/hw/display/tc6393xb_template.h | ||
15 | @@ -XXX,XX +XXX,XX @@ | ||
16 | * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
17 | */ | ||
18 | |||
19 | -#if BITS == 8 | ||
20 | -# define SET_PIXEL(addr, color) (*(uint8_t *)addr = color) | ||
21 | -#elif BITS == 15 || BITS == 16 | ||
22 | -# define SET_PIXEL(addr, color) (*(uint16_t *)addr = color) | ||
23 | -#elif BITS == 24 | ||
24 | -# define SET_PIXEL(addr, color) \ | ||
25 | - do { \ | ||
26 | - addr[0] = color; \ | ||
27 | - addr[1] = (color) >> 8; \ | ||
28 | - addr[2] = (color) >> 16; \ | ||
29 | - } while (0) | ||
30 | -#elif BITS == 32 | ||
31 | -# define SET_PIXEL(addr, color) (*(uint32_t *)addr = color) | ||
32 | -#else | ||
33 | -# error unknown bit depth | ||
34 | -#endif | ||
35 | - | ||
36 | - | ||
37 | -static void glue(tc6393xb_draw_graphic, BITS)(TC6393xbState *s) | ||
38 | +static void tc6393xb_draw_graphic32(TC6393xbState *s) | ||
39 | { | ||
40 | DisplaySurface *surface = qemu_console_surface(s->con); | ||
41 | int i; | ||
42 | @@ -XXX,XX +XXX,XX @@ static void glue(tc6393xb_draw_graphic, BITS)(TC6393xbState *s) | ||
43 | data_buffer = s->vram_ptr; | ||
44 | data_display = surface_data(surface); | ||
45 | for(i = 0; i < s->scr_height; i++) { | ||
46 | -#if (BITS == 16) | ||
47 | - memcpy(data_display, data_buffer, s->scr_width * 2); | ||
48 | - data_buffer += s->scr_width; | ||
49 | - data_display += surface_stride(surface); | ||
50 | -#else | ||
51 | int j; | ||
52 | - for (j = 0; j < s->scr_width; j++, data_display += BITS / 8, data_buffer++) { | ||
53 | + for (j = 0; j < s->scr_width; j++, data_display += 4, data_buffer++) { | ||
54 | uint16_t color = *data_buffer; | ||
55 | - uint32_t dest_color = glue(rgb_to_pixel, BITS)( | ||
56 | + uint32_t dest_color = rgb_to_pixel32( | ||
57 | ((color & 0xf800) * 0x108) >> 11, | ||
58 | ((color & 0x7e0) * 0x41) >> 9, | ||
59 | ((color & 0x1f) * 0x21) >> 2 | ||
60 | ); | ||
61 | - SET_PIXEL(data_display, dest_color); | ||
62 | + *(uint32_t *)data_display = dest_color; | ||
63 | } | ||
64 | -#endif | ||
65 | } | ||
66 | } | ||
67 | - | ||
68 | -#undef BITS | ||
69 | -#undef SET_PIXEL | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The omap_lcdc template header is already only included once, for | ||
2 | DEPTH==32, but it still has all the macro-driven parameterization | ||
3 | for other depths. Expand out all the macros in the header. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210215103215.4944-6-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/display/omap_lcd_template.h | 67 ++++++++++++++-------------------- | ||
11 | 1 file changed, 28 insertions(+), 39 deletions(-) | ||
12 | |||
13 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/display/omap_lcd_template.h | ||
16 | +++ b/hw/display/omap_lcd_template.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
19 | */ | ||
20 | |||
21 | -#if DEPTH == 32 | ||
22 | -# define BPP 4 | ||
23 | -# define PIXEL_TYPE uint32_t | ||
24 | -#else | ||
25 | -# error unsupport depth | ||
26 | -#endif | ||
27 | - | ||
28 | /* | ||
29 | * 2-bit colour | ||
30 | */ | ||
31 | -static void glue(draw_line2_, DEPTH)(void *opaque, | ||
32 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
33 | +static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
34 | + int width, int deststep) | ||
35 | { | ||
36 | uint16_t *pal = opaque; | ||
37 | uint8_t v, r, g, b; | ||
38 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line2_, DEPTH)(void *opaque, | ||
39 | r = (pal[v & 3] >> 4) & 0xf0; | ||
40 | g = pal[v & 3] & 0xf0; | ||
41 | b = (pal[v & 3] << 4) & 0xf0; | ||
42 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
43 | - d += BPP; | ||
44 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
45 | + d += 4; | ||
46 | v >>= 2; | ||
47 | r = (pal[v & 3] >> 4) & 0xf0; | ||
48 | g = pal[v & 3] & 0xf0; | ||
49 | b = (pal[v & 3] << 4) & 0xf0; | ||
50 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
51 | - d += BPP; | ||
52 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
53 | + d += 4; | ||
54 | v >>= 2; | ||
55 | r = (pal[v & 3] >> 4) & 0xf0; | ||
56 | g = pal[v & 3] & 0xf0; | ||
57 | b = (pal[v & 3] << 4) & 0xf0; | ||
58 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
59 | - d += BPP; | ||
60 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
61 | + d += 4; | ||
62 | v >>= 2; | ||
63 | r = (pal[v & 3] >> 4) & 0xf0; | ||
64 | g = pal[v & 3] & 0xf0; | ||
65 | b = (pal[v & 3] << 4) & 0xf0; | ||
66 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
67 | - d += BPP; | ||
68 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
69 | + d += 4; | ||
70 | s ++; | ||
71 | width -= 4; | ||
72 | } while (width > 0); | ||
73 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line2_, DEPTH)(void *opaque, | ||
74 | /* | ||
75 | * 4-bit colour | ||
76 | */ | ||
77 | -static void glue(draw_line4_, DEPTH)(void *opaque, | ||
78 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
79 | +static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
80 | + int width, int deststep) | ||
81 | { | ||
82 | uint16_t *pal = opaque; | ||
83 | uint8_t v, r, g, b; | ||
84 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line4_, DEPTH)(void *opaque, | ||
85 | r = (pal[v & 0xf] >> 4) & 0xf0; | ||
86 | g = pal[v & 0xf] & 0xf0; | ||
87 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
88 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
89 | - d += BPP; | ||
90 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
91 | + d += 4; | ||
92 | v >>= 4; | ||
93 | r = (pal[v & 0xf] >> 4) & 0xf0; | ||
94 | g = pal[v & 0xf] & 0xf0; | ||
95 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
96 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
97 | - d += BPP; | ||
98 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
99 | + d += 4; | ||
100 | s ++; | ||
101 | width -= 2; | ||
102 | } while (width > 0); | ||
103 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line4_, DEPTH)(void *opaque, | ||
104 | /* | ||
105 | * 8-bit colour | ||
106 | */ | ||
107 | -static void glue(draw_line8_, DEPTH)(void *opaque, | ||
108 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
109 | +static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
110 | + int width, int deststep) | ||
111 | { | ||
112 | uint16_t *pal = opaque; | ||
113 | uint8_t v, r, g, b; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line8_, DEPTH)(void *opaque, | ||
115 | r = (pal[v] >> 4) & 0xf0; | ||
116 | g = pal[v] & 0xf0; | ||
117 | b = (pal[v] << 4) & 0xf0; | ||
118 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
119 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
120 | s ++; | ||
121 | - d += BPP; | ||
122 | + d += 4; | ||
123 | } while (-- width != 0); | ||
124 | } | ||
125 | |||
126 | /* | ||
127 | * 12-bit colour | ||
128 | */ | ||
129 | -static void glue(draw_line12_, DEPTH)(void *opaque, | ||
130 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
131 | +static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
132 | + int width, int deststep) | ||
133 | { | ||
134 | uint16_t v; | ||
135 | uint8_t r, g, b; | ||
136 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line12_, DEPTH)(void *opaque, | ||
137 | r = (v >> 4) & 0xf0; | ||
138 | g = v & 0xf0; | ||
139 | b = (v << 4) & 0xf0; | ||
140 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
141 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
142 | s += 2; | ||
143 | - d += BPP; | ||
144 | + d += 4; | ||
145 | } while (-- width != 0); | ||
146 | } | ||
147 | |||
148 | /* | ||
149 | * 16-bit colour | ||
150 | */ | ||
151 | -static void glue(draw_line16_, DEPTH)(void *opaque, | ||
152 | - uint8_t *d, const uint8_t *s, int width, int deststep) | ||
153 | +static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
154 | + int width, int deststep) | ||
155 | { | ||
156 | #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
157 | memcpy(d, s, width * 2); | ||
158 | @@ -XXX,XX +XXX,XX @@ static void glue(draw_line16_, DEPTH)(void *opaque, | ||
159 | r = (v >> 8) & 0xf8; | ||
160 | g = (v >> 3) & 0xfc; | ||
161 | b = (v << 3) & 0xf8; | ||
162 | - ((PIXEL_TYPE *) d)[0] = glue(rgb_to_pixel, DEPTH)(r, g, b); | ||
163 | + ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
164 | s += 2; | ||
165 | - d += BPP; | ||
166 | + d += 4; | ||
167 | } while (-- width != 0); | ||
168 | #endif | ||
169 | } | ||
170 | - | ||
171 | -#undef DEPTH | ||
172 | -#undef BPP | ||
173 | -#undef PIXEL_TYPE | ||
174 | -- | ||
175 | 2.20.1 | ||
176 | |||
177 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The draw_line16_32() function in the omap_lcdc template header | ||
2 | includes an ifdef for the case where HOST_WORDS_BIGENDIAN matches | ||
3 | TARGET_WORDS_BIGENDIAN. This is trying to optimise for "source | ||
4 | bitmap and destination bitmap format match", but it is broken, | ||
5 | because in this function the formats don't match: the source is | ||
6 | 16-bit colour and the destination is 32-bit colour, so a memcpy() | ||
7 | will produce corrupted graphics output. Drop the bogus ifdef. | ||
8 | 1 | ||
9 | This bug was introduced in commit ea644cf343129, when we dropped | ||
10 | support for DEPTH values other than 32 from the template header. | ||
11 | The old #if line was | ||
12 | #if DEPTH == 16 && defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
13 | and this was mistakenly changed to | ||
14 | #if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
15 | rather than deleting the #if as now having an always-false condition. | ||
16 | |||
17 | Fixes: ea644cf343129 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20210215103215.4944-7-peter.maydell@linaro.org | ||
22 | --- | ||
23 | hw/display/omap_lcd_template.h | 4 ---- | ||
24 | 1 file changed, 4 deletions(-) | ||
25 | |||
26 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/hw/display/omap_lcd_template.h | ||
29 | +++ b/hw/display/omap_lcd_template.h | ||
30 | @@ -XXX,XX +XXX,XX @@ static void draw_line12_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
31 | static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
32 | int width, int deststep) | ||
33 | { | ||
34 | -#if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN) | ||
35 | - memcpy(d, s, width * 2); | ||
36 | -#else | ||
37 | uint16_t v; | ||
38 | uint8_t r, g, b; | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
41 | s += 2; | ||
42 | d += 4; | ||
43 | } while (-- width != 0); | ||
44 | -#endif | ||
45 | } | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Fix some minor coding style issues in the template header, | ||
2 | so checkpatch doesn't complain when we move the code. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210215103215.4944-8-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/display/omap_lcd_template.h | 6 +++--- | ||
10 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
11 | |||
12 | diff --git a/hw/display/omap_lcd_template.h b/hw/display/omap_lcd_template.h | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/display/omap_lcd_template.h | ||
15 | +++ b/hw/display/omap_lcd_template.h | ||
16 | @@ -XXX,XX +XXX,XX @@ static void draw_line2_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
17 | b = (pal[v & 3] << 4) & 0xf0; | ||
18 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
19 | d += 4; | ||
20 | - s ++; | ||
21 | + s++; | ||
22 | width -= 4; | ||
23 | } while (width > 0); | ||
24 | } | ||
25 | @@ -XXX,XX +XXX,XX @@ static void draw_line4_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
26 | b = (pal[v & 0xf] << 4) & 0xf0; | ||
27 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
28 | d += 4; | ||
29 | - s ++; | ||
30 | + s++; | ||
31 | width -= 2; | ||
32 | } while (width > 0); | ||
33 | } | ||
34 | @@ -XXX,XX +XXX,XX @@ static void draw_line8_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
35 | g = pal[v] & 0xf0; | ||
36 | b = (pal[v] << 4) & 0xf0; | ||
37 | ((uint32_t *) d)[0] = rgb_to_pixel32(r, g, b); | ||
38 | - s ++; | ||
39 | + s++; | ||
40 | d += 4; | ||
41 | } while (-- width != 0); | ||
42 | } | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The macro draw_line_func is used only once; just expand it. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Message-id: 20210215103215.4944-10-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/display/omap_lcdc.c | 4 +--- | ||
9 | 1 file changed, 1 insertion(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/display/omap_lcdc.c | ||
14 | +++ b/hw/display/omap_lcdc.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) | ||
16 | qemu_irq_lower(s->irq); | ||
17 | } | ||
18 | |||
19 | -#define draw_line_func drawfn | ||
20 | - | ||
21 | /* | ||
22 | * 2-bit colour | ||
23 | */ | ||
24 | @@ -XXX,XX +XXX,XX @@ static void omap_update_display(void *opaque) | ||
25 | { | ||
26 | struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
27 | DisplaySurface *surface; | ||
28 | - draw_line_func draw_line; | ||
29 | + drawfn draw_line; | ||
30 | int size, height, first, last; | ||
31 | int width, linesize, step, bpp, frame_offset; | ||
32 | hwaddr frame_base; | ||
33 | -- | ||
34 | 2.20.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For a long time now the UI layer has guaranteed that the console | ||
2 | surface is always 32 bits per pixel, RGB. The TCX code already | ||
3 | assumes 32bpp, but it still has some checks of is_surface_bgr() | ||
4 | in an attempt to support 32bpp BGR. is_surface_bgr() will always | ||
5 | return false for the qemu_console_surface(), unless the display | ||
6 | device itself has deliberately created an alternate-format | ||
7 | surface via a function like qemu_create_displaysurface_from(). | ||
8 | 1 | ||
9 | Drop the never-used BGR-handling code, and assert that we have | ||
10 | a 32-bit surface rather than just doing nothing if it isn't. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Mark Cave-Ayland <mark.cave-ayland@ilande.co.uk> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20210215102149.20513-1-peter.maydell@linaro.org | ||
16 | --- | ||
17 | hw/display/tcx.c | 31 ++++++++----------------------- | ||
18 | 1 file changed, 8 insertions(+), 23 deletions(-) | ||
19 | |||
20 | diff --git a/hw/display/tcx.c b/hw/display/tcx.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/display/tcx.c | ||
23 | +++ b/hw/display/tcx.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap, | ||
25 | |||
26 | static void update_palette_entries(TCXState *s, int start, int end) | ||
27 | { | ||
28 | - DisplaySurface *surface = qemu_console_surface(s->con); | ||
29 | int i; | ||
30 | |||
31 | for (i = start; i < end; i++) { | ||
32 | - if (is_surface_bgr(surface)) { | ||
33 | - s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); | ||
34 | - } else { | ||
35 | - s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | ||
36 | - } | ||
37 | + s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | ||
38 | } | ||
39 | tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, | ||
42 | } | ||
43 | |||
44 | /* | ||
45 | - XXX Could be much more optimal: | ||
46 | - * detect if line/page/whole screen is in 24 bit mode | ||
47 | - * if destination is also BGR, use memcpy | ||
48 | - */ | ||
49 | + * XXX Could be much more optimal: | ||
50 | + * detect if line/page/whole screen is in 24 bit mode | ||
51 | + */ | ||
52 | static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, | ||
53 | const uint8_t *s, int width, | ||
54 | const uint32_t *cplane, | ||
55 | const uint32_t *s24) | ||
56 | { | ||
57 | - DisplaySurface *surface = qemu_console_surface(s1->con); | ||
58 | - int x, bgr, r, g, b; | ||
59 | + int x, r, g, b; | ||
60 | uint8_t val, *p8; | ||
61 | uint32_t *p = (uint32_t *)d; | ||
62 | uint32_t dval; | ||
63 | - bgr = is_surface_bgr(surface); | ||
64 | for(x = 0; x < width; x++, s++, s24++) { | ||
65 | if (be32_to_cpu(*cplane) & 0x03000000) { | ||
66 | /* 24-bit direct, BGR order */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, | ||
68 | b = *p8++; | ||
69 | g = *p8++; | ||
70 | r = *p8; | ||
71 | - if (bgr) | ||
72 | - dval = rgb_to_pixel32bgr(r, g, b); | ||
73 | - else | ||
74 | - dval = rgb_to_pixel32(r, g, b); | ||
75 | + dval = rgb_to_pixel32(r, g, b); | ||
76 | } else { | ||
77 | /* 8-bit pseudocolor */ | ||
78 | val = *s; | ||
79 | @@ -XXX,XX +XXX,XX @@ static void tcx_update_display(void *opaque) | ||
80 | int y, y_start, dd, ds; | ||
81 | uint8_t *d, *s; | ||
82 | |||
83 | - if (surface_bits_per_pixel(surface) != 32) { | ||
84 | - return; | ||
85 | - } | ||
86 | + assert(surface_bits_per_pixel(surface) == 32); | ||
87 | |||
88 | page = 0; | ||
89 | y_start = -1; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void tcx24_update_display(void *opaque) | ||
91 | uint8_t *d, *s; | ||
92 | uint32_t *cptr, *s24; | ||
93 | |||
94 | - if (surface_bits_per_pixel(surface) != 32) { | ||
95 | - return; | ||
96 | - } | ||
97 | + assert(surface_bits_per_pixel(surface) == 32); | ||
98 | |||
99 | page = 0; | ||
100 | y_start = -1; | ||
101 | -- | ||
102 | 2.20.1 | ||
103 | |||
104 | diff view generated by jsdifflib |
1 | The mps2-tz code uses PPCPortInfo data structures to define what | 1 | Currently we have a free-floating set of IRQs and a function |
---|---|---|---|
2 | devices are present and how they are wired up. Currently we use | 2 | spitz_out_switch() which handle some miscellaneous GPIO lines for the |
3 | these to specify device types and addresses, but hard-code the | 3 | spitz board. Encapsulate this behaviour in a simple QOM device. |
4 | interrupt line wiring in each make_* helper function. This works for | 4 | |
5 | the two boards we have at the moment, but the AN524 has some devices | 5 | At this point we can finally remove the 'max1111' global, because the |
6 | with different interrupt assignments. | 6 | ADC battery-temperature value is now handled by the misc-gpio device |
7 | 7 | writing the value to its outbound "adc-temp" GPIO, which the board | |
8 | This commit adds the framework to allow PPCPortInfo structures to | 8 | code wires up to the appropriate inbound GPIO line on the max1111. |
9 | specify interrupt numbers. We add an array of interrupt numbers to | 9 | |
10 | the PPCPortInfo struct, and pass it through to the make_* helpers. | 10 | This commit also fixes Coverity issue CID 1421913 (which pointed out |
11 | The following commit will change the make_* helpers over to using the | 11 | that the 'outsignals' in spitz_scoop_gpio_setup() were leaked), |
12 | framework. | 12 | because it removes the use of the qemu_allocate_irqs() API from this |
13 | code entirely. | ||
13 | 14 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
16 | Message-id: 20210215115138.20465-13-peter.maydell@linaro.org | 17 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
18 | Message-id: 20200628142429.17111-13-peter.maydell@linaro.org | ||
17 | --- | 19 | --- |
18 | hw/arm/mps2-tz.c | 36 ++++++++++++++++++++++++------------ | 20 | hw/arm/spitz.c | 129 +++++++++++++++++++++++++++++++++---------------- |
19 | 1 file changed, 24 insertions(+), 12 deletions(-) | 21 | 1 file changed, 87 insertions(+), 42 deletions(-) |
20 | 22 | ||
21 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 23 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
22 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/mps2-tz.c | 25 | --- a/hw/arm/spitz.c |
24 | +++ b/hw/arm/mps2-tz.c | 26 | +++ b/hw/arm/spitz.c |
25 | @@ -XXX,XX +XXX,XX @@ static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 27 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
26 | * needs to be plugged into the downstream end of the PPC port. | 28 | DeviceState *max1111; |
27 | */ | 29 | DeviceState *scp0; |
28 | typedef MemoryRegion *MakeDevFn(MPS2TZMachineState *mms, void *opaque, | 30 | DeviceState *scp1; |
29 | - const char *name, hwaddr size); | 31 | + DeviceState *misc_gpio; |
30 | + const char *name, hwaddr size, | 32 | } SpitzMachineState; |
31 | + const int *irqs); | 33 | |
32 | 34 | #define TYPE_SPITZ_MACHINE "spitz-common" | |
33 | typedef struct PPCPortInfo { | 35 | @@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp) |
34 | const char *name; | 36 | #define SPITZ_GPIO_MAX1111_CS 20 |
35 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCPortInfo { | 37 | #define SPITZ_GPIO_TP_INT 11 |
36 | void *opaque; | 38 | |
37 | hwaddr addr; | 39 | -static DeviceState *max1111; |
38 | hwaddr size; | 40 | - |
39 | + int irqs[3]; /* currently no device needs more IRQ lines than this */ | 41 | /* "Demux" the signal based on current chipselect */ |
40 | } PPCPortInfo; | 42 | typedef struct { |
41 | 43 | SSISlave ssidev; | |
42 | typedef struct PPCInfo { | 44 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level) |
43 | @@ -XXX,XX +XXX,XX @@ typedef struct PPCInfo { | 45 | #define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */ |
44 | } PPCInfo; | 46 | #define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */ |
45 | 47 | ||
46 | static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | 48 | -static void spitz_adc_temp_on(void *opaque, int line, int level) |
47 | - void *opaque, | 49 | -{ |
48 | - const char *name, hwaddr size) | 50 | - int batt_temp; |
49 | + void *opaque, | 51 | - |
50 | + const char *name, hwaddr size, | 52 | - if (!max1111) |
51 | + const int *irqs) | 53 | - return; |
52 | { | 54 | - |
53 | /* Initialize, configure and realize a TYPE_UNIMPLEMENTED_DEVICE, | 55 | - batt_temp = level ? SPITZ_BATTERY_TEMP : 0; |
54 | * and return a pointer to its MemoryRegion. | 56 | - |
55 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | 57 | - qemu_set_irq(qdev_get_gpio_in(max1111, MAX1111_BATT_TEMP), batt_temp); |
58 | -} | ||
59 | - | ||
60 | static void corgi_ssp_realize(SSISlave *d, Error **errp) | ||
61 | { | ||
62 | DeviceState *dev = DEVICE(d); | ||
63 | @@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms) | ||
64 | |||
65 | bus = qdev_get_child_bus(sms->mux, "ssi2"); | ||
66 | sms->max1111 = qdev_new(TYPE_MAX_1111); | ||
67 | - max1111 = sms->max1111; | ||
68 | qdev_prop_set_uint8(sms->max1111, "input1" /* BATT_VOLT */, | ||
69 | SPITZ_BATTERY_VOLT); | ||
70 | qdev_prop_set_uint8(sms->max1111, "input2" /* BATT_TEMP */, 0); | ||
71 | @@ -XXX,XX +XXX,XX @@ static void spitz_akita_i2c_setup(PXA2xxState *cpu) | ||
72 | |||
73 | /* Other peripherals */ | ||
74 | |||
75 | -static void spitz_out_switch(void *opaque, int line, int level) | ||
76 | +/* | ||
77 | + * Encapsulation of some miscellaneous GPIO line behaviour for the Spitz boards. | ||
78 | + * | ||
79 | + * QEMU interface: | ||
80 | + * + named GPIO inputs "green-led", "orange-led", "charging", "discharging": | ||
81 | + * these currently just print messages that the line has been signalled | ||
82 | + * + named GPIO input "adc-temp-on": set to cause the battery-temperature | ||
83 | + * value to be passed to the max111x ADC | ||
84 | + * + named GPIO output "adc-temp": the ADC value, to be wired up to the max111x | ||
85 | + */ | ||
86 | +#define TYPE_SPITZ_MISC_GPIO "spitz-misc-gpio" | ||
87 | +#define SPITZ_MISC_GPIO(obj) \ | ||
88 | + OBJECT_CHECK(SpitzMiscGPIOState, (obj), TYPE_SPITZ_MISC_GPIO) | ||
89 | + | ||
90 | +typedef struct SpitzMiscGPIOState { | ||
91 | + SysBusDevice parent_obj; | ||
92 | + | ||
93 | + qemu_irq adc_value; | ||
94 | +} SpitzMiscGPIOState; | ||
95 | + | ||
96 | +static void spitz_misc_charging(void *opaque, int n, int level) | ||
97 | { | ||
98 | - switch (line) { | ||
99 | - case 0: | ||
100 | - zaurus_printf("Charging %s.\n", level ? "off" : "on"); | ||
101 | - break; | ||
102 | - case 1: | ||
103 | - zaurus_printf("Discharging %s.\n", level ? "on" : "off"); | ||
104 | - break; | ||
105 | - case 2: | ||
106 | - zaurus_printf("Green LED %s.\n", level ? "on" : "off"); | ||
107 | - break; | ||
108 | - case 3: | ||
109 | - zaurus_printf("Orange LED %s.\n", level ? "on" : "off"); | ||
110 | - break; | ||
111 | - case 6: | ||
112 | - spitz_adc_temp_on(opaque, line, level); | ||
113 | - break; | ||
114 | - default: | ||
115 | - g_assert_not_reached(); | ||
116 | - } | ||
117 | + zaurus_printf("Charging %s.\n", level ? "off" : "on"); | ||
118 | +} | ||
119 | + | ||
120 | +static void spitz_misc_discharging(void *opaque, int n, int level) | ||
121 | +{ | ||
122 | + zaurus_printf("Discharging %s.\n", level ? "off" : "on"); | ||
123 | +} | ||
124 | + | ||
125 | +static void spitz_misc_green_led(void *opaque, int n, int level) | ||
126 | +{ | ||
127 | + zaurus_printf("Green LED %s.\n", level ? "off" : "on"); | ||
128 | +} | ||
129 | + | ||
130 | +static void spitz_misc_orange_led(void *opaque, int n, int level) | ||
131 | +{ | ||
132 | + zaurus_printf("Orange LED %s.\n", level ? "off" : "on"); | ||
133 | +} | ||
134 | + | ||
135 | +static void spitz_misc_adc_temp(void *opaque, int n, int level) | ||
136 | +{ | ||
137 | + SpitzMiscGPIOState *s = SPITZ_MISC_GPIO(opaque); | ||
138 | + int batt_temp = level ? SPITZ_BATTERY_TEMP : 0; | ||
139 | + | ||
140 | + qemu_set_irq(s->adc_value, batt_temp); | ||
141 | +} | ||
142 | + | ||
143 | +static void spitz_misc_gpio_init(Object *obj) | ||
144 | +{ | ||
145 | + SpitzMiscGPIOState *s = SPITZ_MISC_GPIO(obj); | ||
146 | + DeviceState *dev = DEVICE(obj); | ||
147 | + | ||
148 | + qdev_init_gpio_in_named(dev, spitz_misc_charging, "charging", 1); | ||
149 | + qdev_init_gpio_in_named(dev, spitz_misc_discharging, "discharging", 1); | ||
150 | + qdev_init_gpio_in_named(dev, spitz_misc_green_led, "green-led", 1); | ||
151 | + qdev_init_gpio_in_named(dev, spitz_misc_orange_led, "orange-led", 1); | ||
152 | + qdev_init_gpio_in_named(dev, spitz_misc_adc_temp, "adc-temp-on", 1); | ||
153 | + | ||
154 | + qdev_init_gpio_out_named(dev, &s->adc_value, "adc-temp", 1); | ||
56 | } | 155 | } |
57 | 156 | ||
58 | static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 157 | #define SPITZ_SCP_LED_GREEN 1 |
59 | - const char *name, hwaddr size) | 158 | @@ -XXX,XX +XXX,XX @@ static void spitz_out_switch(void *opaque, int line, int level) |
60 | + const char *name, hwaddr size, | 159 | |
61 | + const int *irqs) | 160 | static void spitz_scoop_gpio_setup(SpitzMachineState *sms) |
62 | { | 161 | { |
63 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 162 | - qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, sms->mpu, 8); |
64 | CMSDKAPBUART *uart = opaque; | 163 | + DeviceState *miscdev = sysbus_create_simple(TYPE_SPITZ_MISC_GPIO, -1, NULL); |
65 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 164 | |
165 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, outsignals[0]); | ||
166 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, outsignals[1]); | ||
167 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, outsignals[2]); | ||
168 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]); | ||
169 | + sms->misc_gpio = miscdev; | ||
170 | + | ||
171 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_CHRG_ON, | ||
172 | + qdev_get_gpio_in_named(miscdev, "charging", 0)); | ||
173 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_JK_B, | ||
174 | + qdev_get_gpio_in_named(miscdev, "discharging", 0)); | ||
175 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_GREEN, | ||
176 | + qdev_get_gpio_in_named(miscdev, "green-led", 0)); | ||
177 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_LED_ORANGE, | ||
178 | + qdev_get_gpio_in_named(miscdev, "orange-led", 0)); | ||
179 | + qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, | ||
180 | + qdev_get_gpio_in_named(miscdev, "adc-temp-on", 0)); | ||
181 | + qdev_connect_gpio_out_named(miscdev, "adc-temp", 0, | ||
182 | + qdev_get_gpio_in(sms->max1111, MAX1111_BATT_TEMP)); | ||
183 | |||
184 | if (sms->scp1) { | ||
185 | qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_CONT, | ||
186 | @@ -XXX,XX +XXX,XX @@ static void spitz_scoop_gpio_setup(SpitzMachineState *sms) | ||
187 | qdev_connect_gpio_out(sms->scp1, SPITZ_SCP2_BACKLIGHT_ON, | ||
188 | qdev_get_gpio_in_named(sms->lcdtg, "bl_power", 0)); | ||
189 | } | ||
190 | - | ||
191 | - qdev_connect_gpio_out(sms->scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]); | ||
66 | } | 192 | } |
67 | 193 | ||
68 | static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | 194 | #define SPITZ_GPIO_HSYNC 22 |
69 | - const char *name, hwaddr size) | 195 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo spitz_lcdtg_info = { |
70 | + const char *name, hwaddr size, | 196 | .class_init = spitz_lcdtg_class_init, |
71 | + const int *irqs) | 197 | }; |
72 | { | 198 | |
73 | MPS2SCC *scc = opaque; | 199 | +static const TypeInfo spitz_misc_gpio_info = { |
74 | DeviceState *sccdev; | 200 | + .name = TYPE_SPITZ_MISC_GPIO, |
75 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | 201 | + .parent = TYPE_SYS_BUS_DEVICE, |
202 | + .instance_size = sizeof(SpitzMiscGPIOState), | ||
203 | + .instance_init = spitz_misc_gpio_init, | ||
204 | + /* | ||
205 | + * No class_init required: device has no internal state so does not | ||
206 | + * need to set up reset or vmstate, and does not have a realize method. | ||
207 | + */ | ||
208 | +}; | ||
209 | + | ||
210 | static void spitz_register_types(void) | ||
211 | { | ||
212 | type_register_static(&corgi_ssp_info); | ||
213 | type_register_static(&spitz_lcdtg_info); | ||
214 | type_register_static(&spitz_keyboard_info); | ||
215 | type_register_static(&sl_nand_info); | ||
216 | + type_register_static(&spitz_misc_gpio_info); | ||
76 | } | 217 | } |
77 | 218 | ||
78 | static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | 219 | type_init(spitz_register_types) |
79 | - const char *name, hwaddr size) | ||
80 | + const char *name, hwaddr size, | ||
81 | + const int *irqs) | ||
82 | { | ||
83 | MPS2FPGAIO *fpgaio = opaque; | ||
84 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
85 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_fpgaio(MPS2TZMachineState *mms, void *opaque, | ||
86 | } | ||
87 | |||
88 | static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
89 | - const char *name, hwaddr size) | ||
90 | + const char *name, hwaddr size, | ||
91 | + const int *irqs) | ||
92 | { | ||
93 | SysBusDevice *s; | ||
94 | NICInfo *nd = &nd_table[0]; | ||
95 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
96 | } | ||
97 | |||
98 | static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
99 | - const char *name, hwaddr size) | ||
100 | + const char *name, hwaddr size, | ||
101 | + const int *irqs) | ||
102 | { | ||
103 | TZMPC *mpc = opaque; | ||
104 | int i = mpc - &mms->ssram_mpc[0]; | ||
105 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_mpc(MPS2TZMachineState *mms, void *opaque, | ||
106 | } | ||
107 | |||
108 | static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
109 | - const char *name, hwaddr size) | ||
110 | + const char *name, hwaddr size, | ||
111 | + const int *irqs) | ||
112 | { | ||
113 | PL080State *dma = opaque; | ||
114 | int i = dma - &mms->dma[0]; | ||
115 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
116 | } | ||
117 | |||
118 | static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
119 | - const char *name, hwaddr size) | ||
120 | + const char *name, hwaddr size, | ||
121 | + const int *irqs) | ||
122 | { | ||
123 | /* | ||
124 | * The AN505 has five PL022 SPI controllers. | ||
125 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
126 | } | ||
127 | |||
128 | static MemoryRegion *make_i2c(MPS2TZMachineState *mms, void *opaque, | ||
129 | - const char *name, hwaddr size) | ||
130 | + const char *name, hwaddr size, | ||
131 | + const int *irqs) | ||
132 | { | ||
133 | ArmSbconI2CState *i2c = opaque; | ||
134 | SysBusDevice *s; | ||
135 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
136 | continue; | ||
137 | } | ||
138 | |||
139 | - mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size); | ||
140 | + mr = pinfo->devfn(mms, pinfo->opaque, pinfo->name, pinfo->size, | ||
141 | + pinfo->irqs); | ||
142 | portname = g_strdup_printf("port[%d]", port); | ||
143 | object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), | ||
144 | &error_fatal); | ||
145 | -- | 220 | -- |
146 | 2.20.1 | 221 | 2.20.1 |
147 | 222 | ||
148 | 223 | diff view generated by jsdifflib |
1 | The AN505 and AN521 don't have any read-only memory, but the AN524 | 1 | Instead of logging guest accesses to invalid register offsets in this |
---|---|---|---|
2 | does; add a flag to ROMInfo to mark a region as ROM. | 2 | device using zaurus_printf() (which just prints to stderr), use the |
3 | usual qemu_log_mask(LOG_GUEST_ERROR,...). | ||
4 | |||
5 | Since this was the only use of the zaurus_printf() macro outside | ||
6 | spitz.c, we can move the definition of that macro from sharpsl.h | ||
7 | to spitz.c. | ||
3 | 8 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Message-id: 20210215115138.20465-19-peter.maydell@linaro.org | 11 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
12 | Message-id: 20200628142429.17111-14-peter.maydell@linaro.org | ||
7 | --- | 13 | --- |
8 | hw/arm/mps2-tz.c | 6 ++++++ | 14 | include/hw/arm/sharpsl.h | 3 --- |
9 | 1 file changed, 6 insertions(+) | 15 | hw/arm/spitz.c | 3 +++ |
16 | hw/gpio/zaurus.c | 12 +++++++----- | ||
17 | 3 files changed, 10 insertions(+), 8 deletions(-) | ||
10 | 18 | ||
11 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 19 | diff --git a/include/hw/arm/sharpsl.h b/include/hw/arm/sharpsl.h |
12 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/mps2-tz.c | 21 | --- a/include/hw/arm/sharpsl.h |
14 | +++ b/hw/arm/mps2-tz.c | 22 | +++ b/include/hw/arm/sharpsl.h |
15 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | 23 | @@ -XXX,XX +XXX,XX @@ |
16 | * Flag values: | 24 | |
17 | * IS_ALIAS: this RAM area is an alias to the upstream end of the | 25 | #include "exec/hwaddr.h" |
18 | * MPC specified by its .mpc value | 26 | |
19 | + * IS_ROM: this RAM area is read-only | 27 | -#define zaurus_printf(format, ...) \ |
20 | */ | 28 | - fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__) |
21 | #define IS_ALIAS 1 | 29 | - |
22 | +#define IS_ROM 2 | 30 | /* zaurus.c */ |
23 | 31 | ||
24 | struct MPS2TZMachineClass { | 32 | #define SL_PXA_PARAM_BASE 0xa0000a00 |
25 | MachineClass parent; | 33 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
26 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | 34 | index XXXXXXX..XXXXXXX 100644 |
27 | if (raminfo->mrindex < 0) { | 35 | --- a/hw/arm/spitz.c |
28 | /* Means this RAMInfo is for QEMU's "system memory" */ | 36 | +++ b/hw/arm/spitz.c |
29 | MachineState *machine = MACHINE(mms); | 37 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
30 | + assert(!(raminfo->flags & IS_ROM)); | 38 | #define SPITZ_MACHINE_CLASS(klass) \ |
31 | return machine->ram; | 39 | OBJECT_CLASS_CHECK(SpitzMachineClass, klass, TYPE_SPITZ_MACHINE) |
40 | |||
41 | +#define zaurus_printf(format, ...) \ | ||
42 | + fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__) | ||
43 | + | ||
44 | #undef REG_FMT | ||
45 | #define REG_FMT "0x%02lx" | ||
46 | |||
47 | diff --git a/hw/gpio/zaurus.c b/hw/gpio/zaurus.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/gpio/zaurus.c | ||
50 | +++ b/hw/gpio/zaurus.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | #include "hw/sysbus.h" | ||
53 | #include "migration/vmstate.h" | ||
54 | #include "qemu/module.h" | ||
55 | - | ||
56 | -#undef REG_FMT | ||
57 | -#define REG_FMT "0x%02lx" | ||
58 | +#include "qemu/log.h" | ||
59 | |||
60 | /* SCOOP devices */ | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static uint64_t scoop_read(void *opaque, hwaddr addr, | ||
63 | case SCOOP_GPRR: | ||
64 | return s->gpio_level; | ||
65 | default: | ||
66 | - zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); | ||
67 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
68 | + "scoop_read: bad register offset 0x%02" HWADDR_PRIx "\n", | ||
69 | + addr); | ||
32 | } | 70 | } |
33 | 71 | ||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS2TZMachineState *mms, | 72 | return 0; |
35 | 73 | @@ -XXX,XX +XXX,XX @@ static void scoop_write(void *opaque, hwaddr addr, | |
36 | memory_region_init_ram(ram, NULL, raminfo->name, | 74 | scoop_gpio_handler_update(s); |
37 | raminfo->size, &error_fatal); | 75 | break; |
38 | + if (raminfo->flags & IS_ROM) { | 76 | default: |
39 | + memory_region_set_readonly(ram, true); | 77 | - zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); |
40 | + } | 78 | + qemu_log_mask(LOG_GUEST_ERROR, |
41 | return ram; | 79 | + "scoop_write: bad register offset 0x%02" HWADDR_PRIx "\n", |
80 | + addr); | ||
81 | } | ||
42 | } | 82 | } |
43 | 83 | ||
44 | -- | 84 | -- |
45 | 2.20.1 | 85 | 2.20.1 |
46 | 86 | ||
47 | 87 | diff view generated by jsdifflib |
1 | In the mps2-tz board code, we handle devices whose interrupt lines | 1 | Instead of logging guest accesses to invalid register offsets in the |
---|---|---|---|
2 | must be wired to all CPUs by creating IRQ splitter devices for the | 2 | Spitz flash device with zaurus_printf() (which just prints to stderr), |
3 | AN521, because it has 2 CPUs, but wiring the device IRQ directly to | 3 | use the usual qemu_log_mask(LOG_GUEST_ERROR,...). |
4 | the SSE/IoTKit input for the AN505, which has only 1 CPU. | ||
5 | |||
6 | We can avoid making an explicit check on the board type constant by | ||
7 | instead creating and using the IRQ splitters for any board with more | ||
8 | than 1 CPU. This avoids having to add extra cases to the | ||
9 | conditionals every time we add new boards. | ||
10 | 4 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
14 | Message-id: 20210215115138.20465-9-peter.maydell@linaro.org | 8 | Message-id: 20200628142429.17111-15-peter.maydell@linaro.org |
15 | --- | 9 | --- |
16 | hw/arm/mps2-tz.c | 19 +++++++++---------- | 10 | hw/arm/spitz.c | 12 +++++++----- |
17 | 1 file changed, 9 insertions(+), 10 deletions(-) | 11 | 1 file changed, 7 insertions(+), 5 deletions(-) |
18 | 12 | ||
19 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 13 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
20 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/mps2-tz.c | 15 | --- a/hw/arm/spitz.c |
22 | +++ b/hw/arm/mps2-tz.c | 16 | +++ b/hw/arm/spitz.c |
23 | @@ -XXX,XX +XXX,XX @@ static void make_ram_alias(MemoryRegion *mr, const char *name, | 17 | @@ -XXX,XX +XXX,XX @@ |
24 | static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | 18 | #include "hw/ssi/ssi.h" |
25 | { | 19 | #include "hw/block/flash.h" |
26 | /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | 20 | #include "qemu/timer.h" |
27 | - MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 21 | +#include "qemu/log.h" |
28 | + MachineClass *mc = MACHINE_GET_CLASS(mms); | 22 | #include "hw/arm/sharpsl.h" |
29 | 23 | #include "ui/console.h" | |
30 | assert(irqno < MPS2TZ_NUMIRQ); | 24 | #include "hw/audio/wm8750.h" |
31 | 25 | @@ -XXX,XX +XXX,XX @@ typedef struct { | |
32 | - switch (mmc->fpga_type) { | 26 | #define zaurus_printf(format, ...) \ |
33 | - case FPGA_AN505: | 27 | fprintf(stderr, "%s: " format, __func__, ##__VA_ARGS__) |
34 | - return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); | 28 | |
35 | - case FPGA_AN521: | 29 | -#undef REG_FMT |
36 | + if (mc->max_cpus > 1) { | 30 | -#define REG_FMT "0x%02lx" |
37 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | 31 | - |
38 | - default: | 32 | /* Spitz Flash */ |
39 | - g_assert_not_reached(); | 33 | #define FLASH_BASE 0x0c000000 |
40 | + } else { | 34 | #define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */ |
41 | + return qdev_get_gpio_in_named(DEVICE(&mms->iotkit), "EXP_IRQ", irqno); | 35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size) |
36 | return ecc_digest(&s->ecc, nand_getio(s->nand)); | ||
37 | |||
38 | default: | ||
39 | - zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); | ||
40 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
41 | + "sl_read: bad register offset 0x%02" HWADDR_PRIx "\n", | ||
42 | + addr); | ||
43 | } | ||
44 | return 0; | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static void sl_write(void *opaque, hwaddr addr, | ||
47 | break; | ||
48 | |||
49 | default: | ||
50 | - zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr); | ||
51 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
52 | + "sl_write: bad register offset 0x%02" HWADDR_PRIx "\n", | ||
53 | + addr); | ||
42 | } | 54 | } |
43 | } | 55 | } |
44 | 56 | ||
45 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
46 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
47 | |||
48 | /* | ||
49 | - * The AN521 needs us to create splitters to feed the IRQ inputs | ||
50 | - * for each CPU in the SSE-200 from each device in the board. | ||
51 | + * If this board has more than one CPU, then we need to create splitters | ||
52 | + * to feed the IRQ inputs for each CPU in the SSE from each device in the | ||
53 | + * board. If there is only one CPU, we can just wire the device IRQ | ||
54 | + * directly to the SSE's IRQ input. | ||
55 | */ | ||
56 | - if (mmc->fpga_type == FPGA_AN521) { | ||
57 | + if (mc->max_cpus > 1) { | ||
58 | for (i = 0; i < MPS2TZ_NUMIRQ; i++) { | ||
59 | char *name = g_strdup_printf("mps2-irq-splitter%d", i); | ||
60 | SplitIRQ *splitter = &mms->cpu_irq_splitter[i]; | ||
61 | -- | 57 | -- |
62 | 2.20.1 | 58 | 2.20.1 |
63 | 59 | ||
64 | 60 | diff view generated by jsdifflib |
1 | The MPS2 board has 2 LEDs, but the MPS3 board has 10 LEDs. The | 1 | Instead of using printf() for logging guest accesses to invalid |
---|---|---|---|
2 | FPGAIO device is similar on both sets of boards, but the LED0 | 2 | register offsets in the pxa2xx PIC device, use the usual |
3 | register has correspondingly more bits that have an effect. Add a | 3 | qemu_log_mask(LOG_GUEST_ERROR,...). |
4 | device property for number of LEDs. | 4 | |
5 | This was the only user of the REG_FMT macro in pxa.h, so we can | ||
6 | remove that. | ||
5 | 7 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
9 | Message-id: 20210215115138.20465-6-peter.maydell@linaro.org | 11 | Message-id: 20200628142429.17111-16-peter.maydell@linaro.org |
10 | --- | 12 | --- |
11 | include/hw/misc/mps2-fpgaio.h | 5 ++++- | 13 | include/hw/arm/pxa.h | 1 - |
12 | hw/misc/mps2-fpgaio.c | 31 +++++++++++++++++++++++-------- | 14 | hw/arm/pxa2xx_pic.c | 9 +++++++-- |
13 | 2 files changed, 27 insertions(+), 9 deletions(-) | 15 | 2 files changed, 7 insertions(+), 3 deletions(-) |
14 | 16 | ||
15 | diff --git a/include/hw/misc/mps2-fpgaio.h b/include/hw/misc/mps2-fpgaio.h | 17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/misc/mps2-fpgaio.h | 19 | --- a/include/hw/arm/pxa.h |
18 | +++ b/include/hw/misc/mps2-fpgaio.h | 20 | +++ b/include/hw/arm/pxa.h |
21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
22 | }; | ||
23 | |||
24 | # define PA_FMT "0x%08lx" | ||
25 | -# define REG_FMT "0x" TARGET_FMT_plx | ||
26 | |||
27 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
28 | const char *revision); | ||
29 | diff --git a/hw/arm/pxa2xx_pic.c b/hw/arm/pxa2xx_pic.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/pxa2xx_pic.c | ||
32 | +++ b/hw/arm/pxa2xx_pic.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ |
20 | #define TYPE_MPS2_FPGAIO "mps2-fpgaio" | 34 | #include "qemu/osdep.h" |
21 | OBJECT_DECLARE_SIMPLE_TYPE(MPS2FPGAIO, MPS2_FPGAIO) | 35 | #include "qapi/error.h" |
22 | 36 | #include "qemu/module.h" | |
23 | +#define MPS2FPGAIO_MAX_LEDS 32 | 37 | +#include "qemu/log.h" |
24 | + | 38 | #include "cpu.h" |
25 | struct MPS2FPGAIO { | 39 | #include "hw/arm/pxa.h" |
26 | /*< private >*/ | 40 | #include "hw/sysbus.h" |
27 | SysBusDevice parent_obj; | 41 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_pic_mem_read(void *opaque, hwaddr offset, |
28 | 42 | case ICHP: /* Highest Priority register */ | |
29 | /*< public >*/ | 43 | return pxa2xx_pic_highest(s); |
30 | MemoryRegion iomem; | 44 | default: |
31 | - LEDState *led[2]; | 45 | - printf("%s: Bad register offset " REG_FMT "\n", __func__, offset); |
32 | + LEDState *led[MPS2FPGAIO_MAX_LEDS]; | 46 | + qemu_log_mask(LOG_GUEST_ERROR, |
33 | + uint32_t num_leds; | 47 | + "pxa2xx_pic_mem_read: bad register offset 0x%" HWADDR_PRIx |
34 | 48 | + "\n", offset); | |
35 | uint32_t led0; | 49 | return 0; |
36 | uint32_t prescale; | ||
37 | diff --git a/hw/misc/mps2-fpgaio.c b/hw/misc/mps2-fpgaio.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/misc/mps2-fpgaio.c | ||
40 | +++ b/hw/misc/mps2-fpgaio.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_write(void *opaque, hwaddr offset, uint64_t value, | ||
42 | |||
43 | switch (offset) { | ||
44 | case A_LED0: | ||
45 | - s->led0 = value & 0x3; | ||
46 | - led_set_state(s->led[0], value & 0x01); | ||
47 | - led_set_state(s->led[1], value & 0x02); | ||
48 | + if (s->num_leds != 0) { | ||
49 | + uint32_t i; | ||
50 | + | ||
51 | + s->led0 = value & MAKE_64BIT_MASK(0, s->num_leds); | ||
52 | + for (i = 0; i < s->num_leds; i++) { | ||
53 | + led_set_state(s->led[i], value & (1 << i)); | ||
54 | + } | ||
55 | + } | ||
56 | break; | ||
57 | case A_PRESCALE: | ||
58 | resync_counter(s); | ||
59 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_reset(DeviceState *dev) | ||
60 | s->pscntr = 0; | ||
61 | s->pscntr_sync_ticks = now; | ||
62 | |||
63 | - for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
64 | + for (size_t i = 0; i < s->num_leds; i++) { | ||
65 | device_cold_reset(DEVICE(s->led[i])); | ||
66 | } | 50 | } |
67 | } | 51 | } |
68 | @@ -XXX,XX +XXX,XX @@ static void mps2_fpgaio_init(Object *obj) | 52 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_pic_mem_write(void *opaque, hwaddr offset, |
69 | static void mps2_fpgaio_realize(DeviceState *dev, Error **errp) | 53 | s->priority[32 + ((offset - IPR32) >> 2)] = value & 0x8000003f; |
70 | { | 54 | break; |
71 | MPS2FPGAIO *s = MPS2_FPGAIO(dev); | 55 | default: |
72 | + uint32_t i; | 56 | - printf("%s: Bad register offset " REG_FMT "\n", __func__, offset); |
73 | 57 | + qemu_log_mask(LOG_GUEST_ERROR, | |
74 | - s->led[0] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, | 58 | + "pxa2xx_pic_mem_write: bad register offset 0x%" |
75 | - LED_COLOR_GREEN, "USERLED0"); | 59 | + HWADDR_PRIx "\n", offset); |
76 | - s->led[1] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, | 60 | return; |
77 | - LED_COLOR_GREEN, "USERLED1"); | 61 | } |
78 | + if (s->num_leds > MPS2FPGAIO_MAX_LEDS) { | 62 | pxa2xx_pic_update(opaque); |
79 | + error_setg(errp, "num-leds cannot be greater than %d", | ||
80 | + MPS2FPGAIO_MAX_LEDS); | ||
81 | + return; | ||
82 | + } | ||
83 | + | ||
84 | + for (i = 0; i < s->num_leds; i++) { | ||
85 | + g_autofree char *ledname = g_strdup_printf("USERLED%d", i); | ||
86 | + s->led[i] = led_create_simple(OBJECT(dev), GPIO_POLARITY_ACTIVE_HIGH, | ||
87 | + LED_COLOR_GREEN, ledname); | ||
88 | + } | ||
89 | } | ||
90 | |||
91 | static bool mps2_fpgaio_counters_needed(void *opaque) | ||
92 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_fpgaio_vmstate = { | ||
93 | static Property mps2_fpgaio_properties[] = { | ||
94 | /* Frequency of the prescale counter */ | ||
95 | DEFINE_PROP_UINT32("prescale-clk", MPS2FPGAIO, prescale_clk, 20000000), | ||
96 | + /* Number of LEDs controlled by LED0 register */ | ||
97 | + DEFINE_PROP_UINT32("num-leds", MPS2FPGAIO, num_leds, 2), | ||
98 | DEFINE_PROP_END_OF_LIST(), | ||
99 | }; | ||
100 | |||
101 | -- | 63 | -- |
102 | 2.20.1 | 64 | 2.20.1 |
103 | 65 | ||
104 | 66 | diff view generated by jsdifflib |
1 | The AN524 has a different SYSCLK frequency from the AN505 and AN521; | 1 | The QOM types "spitz-lcdtg" and "corgi-ssp" are missing the |
---|---|---|---|
2 | make the SYSCLK frequency a field in the MPS2TZMachineClass rather | 2 | usual QOM TYPE and casting macros; provide and use them. |
3 | than a compile-time constant so we can support the AN524. | 3 | |
4 | In particular, we can safely use the QOM cast macros instead of | ||
5 | FROM_SSI_SLAVE() because in both cases the 'ssidev' field of | ||
6 | the instance state struct is the first field in it. | ||
4 | 7 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Message-id: 20210215115138.20465-2-peter.maydell@linaro.org | 11 | Message-id: 20200628142429.17111-17-peter.maydell@linaro.org |
9 | --- | 12 | --- |
10 | hw/arm/mps2-tz.c | 10 ++++++---- | 13 | hw/arm/spitz.c | 23 +++++++++++++++-------- |
11 | 1 file changed, 6 insertions(+), 4 deletions(-) | 14 | 1 file changed, 15 insertions(+), 8 deletions(-) |
12 | 15 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 16 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 18 | --- a/hw/arm/spitz.c |
16 | +++ b/hw/arm/mps2-tz.c | 19 | +++ b/hw/arm/spitz.c |
17 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 20 | @@ -XXX,XX +XXX,XX @@ static void spitz_keyboard_realize(DeviceState *dev, Error **errp) |
18 | MachineClass parent; | 21 | #define LCDTG_PICTRL 0x06 |
19 | MPS2TZFPGAType fpga_type; | 22 | #define LCDTG_POLCTRL 0x07 |
20 | uint32_t scc_id; | 23 | |
21 | + uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | 24 | +#define TYPE_SPITZ_LCDTG "spitz-lcdtg" |
22 | const char *armsse_type; | 25 | +#define SPITZ_LCDTG(obj) OBJECT_CHECK(SpitzLCDTG, (obj), TYPE_SPITZ_LCDTG) |
23 | }; | 26 | + |
24 | 27 | typedef struct { | |
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 28 | SSISlave ssidev; |
26 | 29 | uint32_t bl_intensity; | |
27 | OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | 30 | @@ -XXX,XX +XXX,XX @@ static inline void spitz_bl_power(void *opaque, int line, int level) |
28 | 31 | ||
29 | -/* Main SYSCLK frequency in Hz */ | 32 | static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value) |
30 | -#define SYSCLK_FRQ 20000000 | ||
31 | /* Slow 32Khz S32KCLK frequency in Hz */ | ||
32 | #define S32KCLK_FRQ (32 * 1000) | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_unimp_dev(MPS2TZMachineState *mms, | ||
35 | static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
36 | const char *name, hwaddr size) | ||
37 | { | 33 | { |
38 | + MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 34 | - SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev); |
39 | CMSDKAPBUART *uart = opaque; | 35 | + SpitzLCDTG *s = SPITZ_LCDTG(dev); |
40 | int i = uart - &mms->uart[0]; | 36 | int addr; |
41 | int rxirqno = i * 2; | 37 | addr = value >> 5; |
42 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | 38 | value &= 0x1f; |
43 | 39 | @@ -XXX,XX +XXX,XX @@ static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value) | |
44 | object_initialize_child(OBJECT(mms), name, uart, TYPE_CMSDK_APB_UART); | 40 | |
45 | qdev_prop_set_chr(DEVICE(uart), "chardev", serial_hd(i)); | 41 | static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp) |
46 | - qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", SYSCLK_FRQ); | 42 | { |
47 | + qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq); | 43 | - SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, ssi); |
48 | sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); | 44 | + SpitzLCDTG *s = SPITZ_LCDTG(ssi); |
49 | s = SYS_BUS_DEVICE(uart); | 45 | DeviceState *dev = DEVICE(s); |
50 | sysbus_connect_irq(s, 0, get_sse_irq_in(mms, txirqno)); | 46 | |
51 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 47 | s->bl_power = 0; |
52 | 48 | @@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_realize(SSISlave *ssi, Error **errp) | |
53 | /* These clocks don't need migration because they are fixed-frequency */ | 49 | #define SPITZ_GPIO_MAX1111_CS 20 |
54 | mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 50 | #define SPITZ_GPIO_TP_INT 11 |
55 | - clock_set_hz(mms->sysclk, SYSCLK_FRQ); | 51 | |
56 | + clock_set_hz(mms->sysclk, mmc->sysclk_frq); | 52 | +#define TYPE_CORGI_SSP "corgi-ssp" |
57 | mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | 53 | +#define CORGI_SSP(obj) OBJECT_CHECK(CorgiSSPState, (obj), TYPE_CORGI_SSP) |
58 | clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | 54 | + |
59 | 55 | /* "Demux" the signal based on current chipselect */ | |
60 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 56 | typedef struct { |
61 | mmc->fpga_type = FPGA_AN505; | 57 | SSISlave ssidev; |
62 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 58 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
63 | mmc->scc_id = 0x41045050; | 59 | |
64 | + mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 60 | static uint32_t corgi_ssp_transfer(SSISlave *dev, uint32_t value) |
65 | mmc->armsse_type = TYPE_IOTKIT; | 61 | { |
62 | - CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, dev); | ||
63 | + CorgiSSPState *s = CORGI_SSP(dev); | ||
64 | int i; | ||
65 | |||
66 | for (i = 0; i < 3; i++) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_gpio_cs(void *opaque, int line, int level) | ||
68 | static void corgi_ssp_realize(SSISlave *d, Error **errp) | ||
69 | { | ||
70 | DeviceState *dev = DEVICE(d); | ||
71 | - CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, d); | ||
72 | + CorgiSSPState *s = CORGI_SSP(d); | ||
73 | |||
74 | qdev_init_gpio_in(dev, corgi_ssp_gpio_cs, 3); | ||
75 | s->bus[0] = ssi_create_bus(dev, "ssi0"); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void spitz_ssp_attach(SpitzMachineState *sms) | ||
77 | { | ||
78 | void *bus; | ||
79 | |||
80 | - sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp"); | ||
81 | + sms->mux = ssi_create_slave(sms->mpu->ssp[CORGI_SSP_PORT - 1], | ||
82 | + TYPE_CORGI_SSP); | ||
83 | |||
84 | bus = qdev_get_child_bus(sms->mux, "ssi0"); | ||
85 | - sms->lcdtg = ssi_create_slave(bus, "spitz-lcdtg"); | ||
86 | + sms->lcdtg = ssi_create_slave(bus, TYPE_SPITZ_LCDTG); | ||
87 | |||
88 | bus = qdev_get_child_bus(sms->mux, "ssi1"); | ||
89 | sms->ads7846 = ssi_create_slave(bus, "ads7846"); | ||
90 | @@ -XXX,XX +XXX,XX @@ static void corgi_ssp_class_init(ObjectClass *klass, void *data) | ||
66 | } | 91 | } |
67 | 92 | ||
68 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 93 | static const TypeInfo corgi_ssp_info = { |
69 | mmc->fpga_type = FPGA_AN521; | 94 | - .name = "corgi-ssp", |
70 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 95 | + .name = TYPE_CORGI_SSP, |
71 | mmc->scc_id = 0x41045210; | 96 | .parent = TYPE_SSI_SLAVE, |
72 | + mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 97 | .instance_size = sizeof(CorgiSSPState), |
73 | mmc->armsse_type = TYPE_SSE200; | 98 | .class_init = corgi_ssp_class_init, |
99 | @@ -XXX,XX +XXX,XX @@ static void spitz_lcdtg_class_init(ObjectClass *klass, void *data) | ||
74 | } | 100 | } |
75 | 101 | ||
102 | static const TypeInfo spitz_lcdtg_info = { | ||
103 | - .name = "spitz-lcdtg", | ||
104 | + .name = TYPE_SPITZ_LCDTG, | ||
105 | .parent = TYPE_SSI_SLAVE, | ||
106 | .instance_size = sizeof(SpitzLCDTG), | ||
107 | .class_init = spitz_lcdtg_class_init, | ||
76 | -- | 108 | -- |
77 | 2.20.1 | 109 | 2.20.1 |
78 | 110 | ||
79 | 111 | diff view generated by jsdifflib |
1 | The AN505 and AN511 happen to share the same OSCCLK values, but the | 1 | The FROM_SSI_SLAVE() macro predates QOM and is used as a typesafe way |
---|---|---|---|
2 | AN524 will have a different set (and more of them), so split the | 2 | to cast from an SSISlave* to the instance struct of a subtype of |
3 | settings out to be per-board. | 3 | TYPE_SSI_SLAVE. Switch to using the QOM cast macros instead, which |
4 | have the same effect (by writing the QOM macros if the types were | ||
5 | previously missing them.) | ||
6 | |||
7 | (The FROM_SSI_SLAVE() macro allows the SSISlave member of the | ||
8 | subtype's struct to be anywhere as long as it is named "ssidev", | ||
9 | whereas a QOM cast macro insists that it is the first thing in the | ||
10 | subtype's struct. This is true for all the types we convert here.) | ||
11 | |||
12 | This removes all the uses of FROM_SSI_SLAVE() so we can delete the | ||
13 | definition. | ||
4 | 14 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 17 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Message-id: 20210215115138.20465-5-peter.maydell@linaro.org | 18 | Message-id: 20200628142429.17111-18-peter.maydell@linaro.org |
9 | --- | 19 | --- |
10 | hw/arm/mps2-tz.c | 23 ++++++++++++++++++----- | 20 | include/hw/ssi/ssi.h | 2 -- |
11 | 1 file changed, 18 insertions(+), 5 deletions(-) | 21 | hw/arm/z2.c | 11 +++++++---- |
22 | hw/display/ads7846.c | 9 ++++++--- | ||
23 | hw/display/ssd0323.c | 10 +++++++--- | ||
24 | hw/sd/ssi-sd.c | 4 ++-- | ||
25 | 5 files changed, 22 insertions(+), 14 deletions(-) | ||
12 | 26 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 27 | diff --git a/include/hw/ssi/ssi.h b/include/hw/ssi/ssi.h |
14 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 29 | --- a/include/hw/ssi/ssi.h |
16 | +++ b/hw/arm/mps2-tz.c | 30 | +++ b/include/hw/ssi/ssi.h |
17 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineClass { | 31 | @@ -XXX,XX +XXX,XX @@ struct SSISlave { |
18 | MPS2TZFPGAType fpga_type; | 32 | bool cs; |
19 | uint32_t scc_id; | ||
20 | uint32_t sysclk_frq; /* Main SYSCLK frequency in Hz */ | ||
21 | + uint32_t len_oscclk; | ||
22 | + const uint32_t *oscclk; | ||
23 | const char *armsse_type; | ||
24 | }; | 33 | }; |
25 | 34 | ||
26 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | 35 | -#define FROM_SSI_SLAVE(type, dev) DO_UPCAST(type, ssidev, dev) |
27 | /* Slow 32Khz S32KCLK frequency in Hz */ | 36 | - |
28 | #define S32KCLK_FRQ (32 * 1000) | 37 | extern const VMStateDescription vmstate_ssi_slave; |
29 | 38 | ||
30 | +static const uint32_t an505_oscclk[] = { | 39 | #define VMSTATE_SSI_SLAVE(_field, _state) { \ |
31 | + 40000000, | 40 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c |
32 | + 24580000, | 41 | index XXXXXXX..XXXXXXX 100644 |
33 | + 25000000, | 42 | --- a/hw/arm/z2.c |
34 | +}; | 43 | +++ b/hw/arm/z2.c |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
45 | int pos; | ||
46 | } ZipitLCD; | ||
47 | |||
48 | +#define TYPE_ZIPIT_LCD "zipit-lcd" | ||
49 | +#define ZIPIT_LCD(obj) OBJECT_CHECK(ZipitLCD, (obj), TYPE_ZIPIT_LCD) | ||
35 | + | 50 | + |
36 | /* Create an alias of an entire original MemoryRegion @orig | 51 | static uint32_t zipit_lcd_transfer(SSISlave *dev, uint32_t value) |
37 | * located at @base in the memory map. | 52 | { |
38 | */ | 53 | - ZipitLCD *z = FROM_SSI_SLAVE(ZipitLCD, dev); |
39 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | 54 | + ZipitLCD *z = ZIPIT_LCD(dev); |
40 | MPS2SCC *scc = opaque; | 55 | uint16_t val; |
41 | DeviceState *sccdev; | 56 | if (z->selected) { |
42 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | 57 | z->buf[z->pos] = value & 0xff; |
43 | + uint32_t i; | 58 | @@ -XXX,XX +XXX,XX @@ static void z2_lcd_cs(void *opaque, int line, int level) |
44 | 59 | ||
45 | object_initialize_child(OBJECT(mms), "scc", scc, TYPE_MPS2_SCC); | 60 | static void zipit_lcd_realize(SSISlave *dev, Error **errp) |
46 | sccdev = DEVICE(scc); | 61 | { |
47 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | 62 | - ZipitLCD *z = FROM_SSI_SLAVE(ZipitLCD, dev); |
48 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | 63 | + ZipitLCD *z = ZIPIT_LCD(dev); |
49 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | 64 | z->selected = 0; |
50 | - /* This will need to be per-FPGA image eventually */ | 65 | z->enabled = 0; |
51 | - qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | 66 | z->pos = 0; |
52 | - qdev_prop_set_uint32(sccdev, "oscclk[0]", 40000000); | 67 | @@ -XXX,XX +XXX,XX @@ static void zipit_lcd_class_init(ObjectClass *klass, void *data) |
53 | - qdev_prop_set_uint32(sccdev, "oscclk[1]", 24580000); | ||
54 | - qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
55 | + qdev_prop_set_uint32(sccdev, "len-oscclk", mmc->len_oscclk); | ||
56 | + for (i = 0; i < mmc->len_oscclk; i++) { | ||
57 | + g_autofree char *propname = g_strdup_printf("oscclk[%u]", i); | ||
58 | + qdev_prop_set_uint32(sccdev, propname, mmc->oscclk[i]); | ||
59 | + } | ||
60 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
61 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
62 | } | 68 | } |
63 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an505_class_init(ObjectClass *oc, void *data) | 69 | |
64 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 70 | static const TypeInfo zipit_lcd_info = { |
65 | mmc->scc_id = 0x41045050; | 71 | - .name = "zipit-lcd", |
66 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 72 | + .name = TYPE_ZIPIT_LCD, |
67 | + mmc->oscclk = an505_oscclk; | 73 | .parent = TYPE_SSI_SLAVE, |
68 | + mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 74 | .instance_size = sizeof(ZipitLCD), |
69 | mmc->armsse_type = TYPE_IOTKIT; | 75 | .class_init = zipit_lcd_class_init, |
76 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
77 | |||
78 | type_register_static(&zipit_lcd_info); | ||
79 | type_register_static(&aer915_info); | ||
80 | - z2_lcd = ssi_create_slave(mpu->ssp[1], "zipit-lcd"); | ||
81 | + z2_lcd = ssi_create_slave(mpu->ssp[1], TYPE_ZIPIT_LCD); | ||
82 | bus = pxa2xx_i2c_bus(mpu->i2c[0]); | ||
83 | i2c_create_slave(bus, TYPE_AER915, 0x55); | ||
84 | wm = i2c_create_slave(bus, TYPE_WM8750, 0x1b); | ||
85 | diff --git a/hw/display/ads7846.c b/hw/display/ads7846.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/hw/display/ads7846.c | ||
88 | +++ b/hw/display/ads7846.c | ||
89 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
90 | int output; | ||
91 | } ADS7846State; | ||
92 | |||
93 | +#define TYPE_ADS7846 "ads7846" | ||
94 | +#define ADS7846(obj) OBJECT_CHECK(ADS7846State, (obj), TYPE_ADS7846) | ||
95 | + | ||
96 | /* Control-byte bitfields */ | ||
97 | #define CB_PD0 (1 << 0) | ||
98 | #define CB_PD1 (1 << 1) | ||
99 | @@ -XXX,XX +XXX,XX @@ static void ads7846_int_update(ADS7846State *s) | ||
100 | |||
101 | static uint32_t ads7846_transfer(SSISlave *dev, uint32_t value) | ||
102 | { | ||
103 | - ADS7846State *s = FROM_SSI_SLAVE(ADS7846State, dev); | ||
104 | + ADS7846State *s = ADS7846(dev); | ||
105 | |||
106 | switch (s->cycle ++) { | ||
107 | case 0: | ||
108 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ads7846 = { | ||
109 | static void ads7846_realize(SSISlave *d, Error **errp) | ||
110 | { | ||
111 | DeviceState *dev = DEVICE(d); | ||
112 | - ADS7846State *s = FROM_SSI_SLAVE(ADS7846State, d); | ||
113 | + ADS7846State *s = ADS7846(d); | ||
114 | |||
115 | qdev_init_gpio_out(dev, &s->interrupt, 1); | ||
116 | |||
117 | @@ -XXX,XX +XXX,XX @@ static void ads7846_class_init(ObjectClass *klass, void *data) | ||
70 | } | 118 | } |
71 | 119 | ||
72 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_an521_class_init(ObjectClass *oc, void *data) | 120 | static const TypeInfo ads7846_info = { |
73 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"); | 121 | - .name = "ads7846", |
74 | mmc->scc_id = 0x41045210; | 122 | + .name = TYPE_ADS7846, |
75 | mmc->sysclk_frq = 20 * 1000 * 1000; /* 20MHz */ | 123 | .parent = TYPE_SSI_SLAVE, |
76 | + mmc->oscclk = an505_oscclk; /* AN521 is the same as AN505 here */ | 124 | .instance_size = sizeof(ADS7846State), |
77 | + mmc->len_oscclk = ARRAY_SIZE(an505_oscclk); | 125 | .class_init = ads7846_class_init, |
78 | mmc->armsse_type = TYPE_SSE200; | 126 | diff --git a/hw/display/ssd0323.c b/hw/display/ssd0323.c |
127 | index XXXXXXX..XXXXXXX 100644 | ||
128 | --- a/hw/display/ssd0323.c | ||
129 | +++ b/hw/display/ssd0323.c | ||
130 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
131 | uint8_t framebuffer[128 * 80 / 2]; | ||
132 | } ssd0323_state; | ||
133 | |||
134 | +#define TYPE_SSD0323 "ssd0323" | ||
135 | +#define SSD0323(obj) OBJECT_CHECK(ssd0323_state, (obj), TYPE_SSD0323) | ||
136 | + | ||
137 | + | ||
138 | static uint32_t ssd0323_transfer(SSISlave *dev, uint32_t data) | ||
139 | { | ||
140 | - ssd0323_state *s = FROM_SSI_SLAVE(ssd0323_state, dev); | ||
141 | + ssd0323_state *s = SSD0323(dev); | ||
142 | |||
143 | switch (s->mode) { | ||
144 | case SSD0323_DATA: | ||
145 | @@ -XXX,XX +XXX,XX @@ static const GraphicHwOps ssd0323_ops = { | ||
146 | static void ssd0323_realize(SSISlave *d, Error **errp) | ||
147 | { | ||
148 | DeviceState *dev = DEVICE(d); | ||
149 | - ssd0323_state *s = FROM_SSI_SLAVE(ssd0323_state, d); | ||
150 | + ssd0323_state *s = SSD0323(d); | ||
151 | |||
152 | s->col_end = 63; | ||
153 | s->row_end = 79; | ||
154 | @@ -XXX,XX +XXX,XX @@ static void ssd0323_class_init(ObjectClass *klass, void *data) | ||
79 | } | 155 | } |
80 | 156 | ||
157 | static const TypeInfo ssd0323_info = { | ||
158 | - .name = "ssd0323", | ||
159 | + .name = TYPE_SSD0323, | ||
160 | .parent = TYPE_SSI_SLAVE, | ||
161 | .instance_size = sizeof(ssd0323_state), | ||
162 | .class_init = ssd0323_class_init, | ||
163 | diff --git a/hw/sd/ssi-sd.c b/hw/sd/ssi-sd.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/hw/sd/ssi-sd.c | ||
166 | +++ b/hw/sd/ssi-sd.c | ||
167 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
168 | |||
169 | static uint32_t ssi_sd_transfer(SSISlave *dev, uint32_t val) | ||
170 | { | ||
171 | - ssi_sd_state *s = FROM_SSI_SLAVE(ssi_sd_state, dev); | ||
172 | + ssi_sd_state *s = SSI_SD(dev); | ||
173 | |||
174 | /* Special case: allow CMD12 (STOP TRANSMISSION) while reading data. */ | ||
175 | if (s->mode == SSI_SD_DATA_READ && val == 0x4d) { | ||
176 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ssi_sd = { | ||
177 | |||
178 | static void ssi_sd_realize(SSISlave *d, Error **errp) | ||
179 | { | ||
180 | - ssi_sd_state *s = FROM_SSI_SLAVE(ssi_sd_state, d); | ||
181 | + ssi_sd_state *s = SSI_SD(d); | ||
182 | DeviceState *carddev; | ||
183 | DriveInfo *dinfo; | ||
184 | Error *err = NULL; | ||
81 | -- | 185 | -- |
82 | 2.20.1 | 186 | 2.20.1 |
83 | 187 | ||
84 | 188 | diff view generated by jsdifflib |
1 | Currently the MPS2 SCC device implements a fixed number of OSCCLK | 1 | Deprecate our TileGX target support: |
---|---|---|---|
2 | values (3). The variant of this device in the MPS3 AN524 board has 6 | 2 | * we have no active maintainer for it |
3 | OSCCLK values. Switch to using a PROP_ARRAY, which allows board code | 3 | * it has had essentially no contributions (other than tree-wide cleanups |
4 | to specify how large the OSCCLK array should be as well as its | 4 | and similar) since it was first added |
5 | values. | 5 | * the Linux kernel dropped support in 2018, as has glibc |
6 | 6 | ||
7 | With a variable-length property array, the SCC no longer specifies | 7 | Note the deprecation in the manual, but don't try to print a warning |
8 | default values for the OSCCLKs, so we must set them explicitly in the | 8 | when QEMU runs -- printing unsuppressable messages is more obtrusive |
9 | board code. This defaults are actually incorrect for the an521 and | 9 | for linux-user mode than it would be for system-emulation mode, and |
10 | an505; we will correct this bug in a following patch. | 10 | it doesn't seem worth trying to invent a new suppressible-error |
11 | 11 | system for linux-user just for this. | |
12 | This is a migration compatibility break for all the mps boards. | ||
13 | 12 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
17 | Message-id: 20210215115138.20465-3-peter.maydell@linaro.org | 17 | Message-id: 20200619154831.26319-1-peter.maydell@linaro.org |
18 | --- | 18 | --- |
19 | include/hw/misc/mps2-scc.h | 7 +++---- | 19 | docs/system/deprecated.rst | 11 +++++++++++ |
20 | hw/arm/mps2-tz.c | 5 +++++ | 20 | 1 file changed, 11 insertions(+) |
21 | hw/arm/mps2.c | 5 +++++ | ||
22 | hw/misc/mps2-scc.c | 24 +++++++++++++----------- | ||
23 | 4 files changed, 26 insertions(+), 15 deletions(-) | ||
24 | 21 | ||
25 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | 22 | diff --git a/docs/system/deprecated.rst b/docs/system/deprecated.rst |
26 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/include/hw/misc/mps2-scc.h | 24 | --- a/docs/system/deprecated.rst |
28 | +++ b/include/hw/misc/mps2-scc.h | 25 | +++ b/docs/system/deprecated.rst |
29 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ The above, converted to the current supported format:: |
30 | #define TYPE_MPS2_SCC "mps2-scc" | 27 | |
31 | OBJECT_DECLARE_SIMPLE_TYPE(MPS2SCC, MPS2_SCC) | 28 | json:{"file.driver":"rbd", "file.pool":"rbd", "file.image":"name"} |
32 | 29 | ||
33 | -#define NUM_OSCCLK 3 | 30 | +linux-user mode CPUs |
34 | - | 31 | +-------------------- |
35 | struct MPS2SCC { | ||
36 | /*< private >*/ | ||
37 | SysBusDevice parent_obj; | ||
38 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { | ||
39 | uint32_t dll; | ||
40 | uint32_t aid; | ||
41 | uint32_t id; | ||
42 | - uint32_t oscclk[NUM_OSCCLK]; | ||
43 | - uint32_t oscclk_reset[NUM_OSCCLK]; | ||
44 | + uint32_t num_oscclk; | ||
45 | + uint32_t *oscclk; | ||
46 | + uint32_t *oscclk_reset; | ||
47 | }; | ||
48 | |||
49 | #endif | ||
50 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/arm/mps2-tz.c | ||
53 | +++ b/hw/arm/mps2-tz.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_scc(MPS2TZMachineState *mms, void *opaque, | ||
55 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
56 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
57 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
58 | + /* This will need to be per-FPGA image eventually */ | ||
59 | + qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
60 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
61 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
62 | + qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
63 | sysbus_realize(SYS_BUS_DEVICE(scc), &error_fatal); | ||
64 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(sccdev), 0); | ||
65 | } | ||
66 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/arm/mps2.c | ||
69 | +++ b/hw/arm/mps2.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
71 | qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2); | ||
72 | qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008); | ||
73 | qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id); | ||
74 | + /* All these FPGA images have the same OSCCLK configuration */ | ||
75 | + qdev_prop_set_uint32(sccdev, "len-oscclk", 3); | ||
76 | + qdev_prop_set_uint32(sccdev, "oscclk[0]", 50000000); | ||
77 | + qdev_prop_set_uint32(sccdev, "oscclk[1]", 24576000); | ||
78 | + qdev_prop_set_uint32(sccdev, "oscclk[2]", 25000000); | ||
79 | sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); | ||
80 | sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000); | ||
81 | object_initialize_child(OBJECT(mms), "fpgaio", | ||
82 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/hw/misc/mps2-scc.c | ||
85 | +++ b/hw/misc/mps2-scc.c | ||
86 | @@ -XXX,XX +XXX,XX @@ static bool scc_cfg_write(MPS2SCC *s, unsigned function, | ||
87 | { | ||
88 | trace_mps2_scc_cfg_write(function, device, value); | ||
89 | |||
90 | - if (function != 1 || device >= NUM_OSCCLK) { | ||
91 | + if (function != 1 || device >= s->num_oscclk) { | ||
92 | qemu_log_mask(LOG_GUEST_ERROR, | ||
93 | "MPS2 SCC config write: bad function %d device %d\n", | ||
94 | function, device); | ||
95 | @@ -XXX,XX +XXX,XX @@ static bool scc_cfg_write(MPS2SCC *s, unsigned function, | ||
96 | static bool scc_cfg_read(MPS2SCC *s, unsigned function, | ||
97 | unsigned device, uint32_t *value) | ||
98 | { | ||
99 | - if (function != 1 || device >= NUM_OSCCLK) { | ||
100 | + if (function != 1 || device >= s->num_oscclk) { | ||
101 | qemu_log_mask(LOG_GUEST_ERROR, | ||
102 | "MPS2 SCC config read: bad function %d device %d\n", | ||
103 | function, device); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_reset(DeviceState *dev) | ||
105 | s->cfgctrl = 0x100000; | ||
106 | s->cfgstat = 0; | ||
107 | s->dll = 0xffff0001; | ||
108 | - for (i = 0; i < NUM_OSCCLK; i++) { | ||
109 | + for (i = 0; i < s->num_oscclk; i++) { | ||
110 | s->oscclk[i] = s->oscclk_reset[i]; | ||
111 | } | ||
112 | for (i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_realize(DeviceState *dev, Error **errp) | ||
114 | LED_COLOR_GREEN, name); | ||
115 | g_free(name); | ||
116 | } | ||
117 | + | 32 | + |
118 | + s->oscclk = g_new0(uint32_t, s->num_oscclk); | 33 | +``tilegx`` CPUs (since 5.1.0) |
119 | } | 34 | +''''''''''''''''''''''''''''' |
120 | 35 | + | |
121 | static const VMStateDescription mps2_scc_vmstate = { | 36 | +The ``tilegx`` guest CPU support (which was only implemented in |
122 | .name = "mps2-scc", | 37 | +linux-user mode) is deprecated and will be removed in a future version |
123 | - .version_id = 1, | 38 | +of QEMU. Support for this CPU was removed from the upstream Linux |
124 | - .minimum_version_id = 1, | 39 | +kernel in 2018, and has also been dropped from glibc. |
125 | + .version_id = 2, | 40 | + |
126 | + .minimum_version_id = 2, | 41 | Related binaries |
127 | .fields = (VMStateField[]) { | 42 | ---------------- |
128 | VMSTATE_UINT32(cfg0, MPS2SCC), | ||
129 | VMSTATE_UINT32(cfg1, MPS2SCC), | ||
130 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_scc_vmstate = { | ||
131 | VMSTATE_UINT32(cfgctrl, MPS2SCC), | ||
132 | VMSTATE_UINT32(cfgstat, MPS2SCC), | ||
133 | VMSTATE_UINT32(dll, MPS2SCC), | ||
134 | - VMSTATE_UINT32_ARRAY(oscclk, MPS2SCC, NUM_OSCCLK), | ||
135 | + VMSTATE_VARRAY_UINT32(oscclk, MPS2SCC, num_oscclk, | ||
136 | + 0, vmstate_info_uint32, uint32_t), | ||
137 | VMSTATE_END_OF_LIST() | ||
138 | } | ||
139 | }; | ||
140 | @@ -XXX,XX +XXX,XX @@ static Property mps2_scc_properties[] = { | ||
141 | DEFINE_PROP_UINT32("scc-cfg4", MPS2SCC, cfg4, 0), | ||
142 | DEFINE_PROP_UINT32("scc-aid", MPS2SCC, aid, 0), | ||
143 | DEFINE_PROP_UINT32("scc-id", MPS2SCC, id, 0), | ||
144 | - /* These are the initial settings for the source clocks on the board. | ||
145 | + /* | ||
146 | + * These are the initial settings for the source clocks on the board. | ||
147 | * In hardware they can be configured via a config file read by the | ||
148 | * motherboard configuration controller to suit the FPGA image. | ||
149 | - * These default values are used by most of the standard FPGA images. | ||
150 | */ | ||
151 | - DEFINE_PROP_UINT32("oscclk0", MPS2SCC, oscclk_reset[0], 50000000), | ||
152 | - DEFINE_PROP_UINT32("oscclk1", MPS2SCC, oscclk_reset[1], 24576000), | ||
153 | - DEFINE_PROP_UINT32("oscclk2", MPS2SCC, oscclk_reset[2], 25000000), | ||
154 | + DEFINE_PROP_ARRAY("oscclk", MPS2SCC, num_oscclk, oscclk_reset, | ||
155 | + qdev_prop_uint32, uint32_t), | ||
156 | DEFINE_PROP_END_OF_LIST(), | ||
157 | }; | ||
158 | 43 | ||
159 | -- | 44 | -- |
160 | 2.20.1 | 45 | 2.20.1 |
161 | 46 | ||
162 | 47 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The AN524 version of the SCC interface has different behaviour for | ||
2 | some of the CFG registers; implement it. | ||
3 | 1 | ||
4 | Each board in this family can have minor differences in the meaning | ||
5 | of the CFG registers, so rather than trying to specify all the | ||
6 | possible semantics via individual device properties, we make the | ||
7 | behaviour conditional on the part-number field of the SCC_ID register | ||
8 | which the board code already passes us. | ||
9 | |||
10 | For the AN524, the differences are: | ||
11 | * CFG3 is reserved rather than being board switches | ||
12 | * CFG5 is a new register ("ACLK Frequency in Hz") | ||
13 | * CFG6 is a new register ("Clock divider for BRAM") | ||
14 | |||
15 | We implement both of the new registers as reads-as-written. | ||
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20210215115138.20465-11-peter.maydell@linaro.org | ||
20 | --- | ||
21 | include/hw/misc/mps2-scc.h | 3 ++ | ||
22 | hw/misc/mps2-scc.c | 71 ++++++++++++++++++++++++++++++++++++-- | ||
23 | 2 files changed, 72 insertions(+), 2 deletions(-) | ||
24 | |||
25 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/include/hw/misc/mps2-scc.h | ||
28 | +++ b/include/hw/misc/mps2-scc.h | ||
29 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { | ||
30 | |||
31 | uint32_t cfg0; | ||
32 | uint32_t cfg1; | ||
33 | + uint32_t cfg2; | ||
34 | uint32_t cfg4; | ||
35 | + uint32_t cfg5; | ||
36 | + uint32_t cfg6; | ||
37 | uint32_t cfgdata_rtn; | ||
38 | uint32_t cfgdata_out; | ||
39 | uint32_t cfgctrl; | ||
40 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/misc/mps2-scc.c | ||
43 | +++ b/hw/misc/mps2-scc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | |||
46 | REG32(CFG0, 0) | ||
47 | REG32(CFG1, 4) | ||
48 | +REG32(CFG2, 8) | ||
49 | REG32(CFG3, 0xc) | ||
50 | REG32(CFG4, 0x10) | ||
51 | +REG32(CFG5, 0x14) | ||
52 | +REG32(CFG6, 0x18) | ||
53 | REG32(CFGDATA_RTN, 0xa0) | ||
54 | REG32(CFGDATA_OUT, 0xa4) | ||
55 | REG32(CFGCTRL, 0xa8) | ||
56 | @@ -XXX,XX +XXX,XX @@ REG32(DLL, 0x100) | ||
57 | REG32(AID, 0xFF8) | ||
58 | REG32(ID, 0xFFC) | ||
59 | |||
60 | +static int scc_partno(MPS2SCC *s) | ||
61 | +{ | ||
62 | + /* Return the partno field of the SCC_ID (0x524, 0x511, etc) */ | ||
63 | + return extract32(s->id, 4, 8); | ||
64 | +} | ||
65 | + | ||
66 | /* Handle a write via the SYS_CFG channel to the specified function/device. | ||
67 | * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit). | ||
68 | */ | ||
69 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
70 | case A_CFG1: | ||
71 | r = s->cfg1; | ||
72 | break; | ||
73 | + case A_CFG2: | ||
74 | + if (scc_partno(s) != 0x524) { | ||
75 | + /* CFG2 reserved on other boards */ | ||
76 | + goto bad_offset; | ||
77 | + } | ||
78 | + r = s->cfg2; | ||
79 | + break; | ||
80 | case A_CFG3: | ||
81 | + if (scc_partno(s) == 0x524) { | ||
82 | + /* CFG3 reserved on AN524 */ | ||
83 | + goto bad_offset; | ||
84 | + } | ||
85 | /* These are user-settable DIP switches on the board. We don't | ||
86 | * model that, so just return zeroes. | ||
87 | */ | ||
88 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
89 | case A_CFG4: | ||
90 | r = s->cfg4; | ||
91 | break; | ||
92 | + case A_CFG5: | ||
93 | + if (scc_partno(s) != 0x524) { | ||
94 | + /* CFG5 reserved on other boards */ | ||
95 | + goto bad_offset; | ||
96 | + } | ||
97 | + r = s->cfg5; | ||
98 | + break; | ||
99 | + case A_CFG6: | ||
100 | + if (scc_partno(s) != 0x524) { | ||
101 | + /* CFG6 reserved on other boards */ | ||
102 | + goto bad_offset; | ||
103 | + } | ||
104 | + r = s->cfg6; | ||
105 | + break; | ||
106 | case A_CFGDATA_RTN: | ||
107 | r = s->cfgdata_rtn; | ||
108 | break; | ||
109 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
110 | r = s->id; | ||
111 | break; | ||
112 | default: | ||
113 | + bad_offset: | ||
114 | qemu_log_mask(LOG_GUEST_ERROR, | ||
115 | "MPS2 SCC read: bad offset %x\n", (int) offset); | ||
116 | r = 0; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
118 | led_set_state(s->led[i], extract32(value, i, 1)); | ||
119 | } | ||
120 | break; | ||
121 | + case A_CFG2: | ||
122 | + if (scc_partno(s) != 0x524) { | ||
123 | + /* CFG2 reserved on other boards */ | ||
124 | + goto bad_offset; | ||
125 | + } | ||
126 | + /* AN524: QSPI Select signal */ | ||
127 | + s->cfg2 = value; | ||
128 | + break; | ||
129 | + case A_CFG5: | ||
130 | + if (scc_partno(s) != 0x524) { | ||
131 | + /* CFG5 reserved on other boards */ | ||
132 | + goto bad_offset; | ||
133 | + } | ||
134 | + /* AN524: ACLK frequency in Hz */ | ||
135 | + s->cfg5 = value; | ||
136 | + break; | ||
137 | + case A_CFG6: | ||
138 | + if (scc_partno(s) != 0x524) { | ||
139 | + /* CFG6 reserved on other boards */ | ||
140 | + goto bad_offset; | ||
141 | + } | ||
142 | + /* AN524: Clock divider for BRAM */ | ||
143 | + s->cfg6 = value; | ||
144 | + break; | ||
145 | case A_CFGDATA_OUT: | ||
146 | s->cfgdata_out = value; | ||
147 | break; | ||
148 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
149 | s->dll = deposit32(s->dll, 24, 8, extract32(value, 24, 8)); | ||
150 | break; | ||
151 | default: | ||
152 | + bad_offset: | ||
153 | qemu_log_mask(LOG_GUEST_ERROR, | ||
154 | "MPS2 SCC write: bad offset 0x%x\n", (int) offset); | ||
155 | break; | ||
156 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_reset(DeviceState *dev) | ||
157 | trace_mps2_scc_reset(); | ||
158 | s->cfg0 = 0; | ||
159 | s->cfg1 = 0; | ||
160 | + s->cfg2 = 0; | ||
161 | + s->cfg5 = 0; | ||
162 | + s->cfg6 = 0; | ||
163 | s->cfgdata_rtn = 0; | ||
164 | s->cfgdata_out = 0; | ||
165 | s->cfgctrl = 0x100000; | ||
166 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_realize(DeviceState *dev, Error **errp) | ||
167 | |||
168 | static const VMStateDescription mps2_scc_vmstate = { | ||
169 | .name = "mps2-scc", | ||
170 | - .version_id = 2, | ||
171 | - .minimum_version_id = 2, | ||
172 | + .version_id = 3, | ||
173 | + .minimum_version_id = 3, | ||
174 | .fields = (VMStateField[]) { | ||
175 | VMSTATE_UINT32(cfg0, MPS2SCC), | ||
176 | VMSTATE_UINT32(cfg1, MPS2SCC), | ||
177 | + VMSTATE_UINT32(cfg2, MPS2SCC), | ||
178 | + /* cfg3, cfg4 are read-only so need not be migrated */ | ||
179 | + VMSTATE_UINT32(cfg5, MPS2SCC), | ||
180 | + VMSTATE_UINT32(cfg6, MPS2SCC), | ||
181 | VMSTATE_UINT32(cfgdata_rtn, MPS2SCC), | ||
182 | VMSTATE_UINT32(cfgdata_out, MPS2SCC), | ||
183 | VMSTATE_UINT32(cfgctrl, MPS2SCC), | ||
184 | -- | ||
185 | 2.20.1 | ||
186 | |||
187 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | On the MPS2 boards, the first 32 interrupt lines are entirely | ||
2 | internal to the SSE; interrupt lines for devices outside the SSE | ||
3 | start at 32. In the application notes that document each FPGA image, | ||
4 | the interrupt wiring is documented from the point of view of the CPU, | ||
5 | so '0' is the first of the SSE's interrupts and the devices in the | ||
6 | FPGA image itself are '32' and up: so the UART 0 Receive interrupt is | ||
7 | 32, the SPI #0 interrupt is 51, and so on. | ||
8 | 1 | ||
9 | Within our implementation, because the external interrupts must be | ||
10 | connected to the EXP_IRQ[0...n] lines of the SSE object, we made the | ||
11 | get_sse_irq_in() function take an irqno whose values start at 0 for | ||
12 | the first FPGA device interrupt. In this numbering scheme the UART 0 | ||
13 | Receive interrupt is 0, the SPI #0 interrupt is 19, and so on. | ||
14 | |||
15 | The result of these two different numbering schemes has been that | ||
16 | half of the devices were wired up to the wrong IRQs: the UART IRQs | ||
17 | are wired up correctly, but the DMA and SPI devices were passing | ||
18 | start-at-32 values to get_sse_irq_in() and so being mis-connected. | ||
19 | |||
20 | Fix the bug by making get_sse_irq_in() take values specified with the | ||
21 | same scheme that the hardware manuals use, to avoid confusion. | ||
22 | |||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
25 | Message-id: 20210215115138.20465-12-peter.maydell@linaro.org | ||
26 | --- | ||
27 | hw/arm/mps2-tz.c | 24 +++++++++++++++++------- | ||
28 | 1 file changed, 17 insertions(+), 7 deletions(-) | ||
29 | |||
30 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/hw/arm/mps2-tz.c | ||
33 | +++ b/hw/arm/mps2-tz.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void make_ram_alias(MemoryRegion *mr, const char *name, | ||
35 | |||
36 | static qemu_irq get_sse_irq_in(MPS2TZMachineState *mms, int irqno) | ||
37 | { | ||
38 | - /* Return a qemu_irq which will signal IRQ n to all CPUs in the SSE. */ | ||
39 | + /* | ||
40 | + * Return a qemu_irq which will signal IRQ n to all CPUs in the | ||
41 | + * SSE. The irqno should be as the CPU sees it, so the first | ||
42 | + * external-to-the-SSE interrupt is 32. | ||
43 | + */ | ||
44 | MachineClass *mc = MACHINE_GET_CLASS(mms); | ||
45 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
46 | |||
47 | - assert(irqno < mmc->numirq); | ||
48 | + assert(irqno >= 32 && irqno < (mmc->numirq + 32)); | ||
49 | + | ||
50 | + /* | ||
51 | + * Convert from "CPU irq number" (as listed in the FPGA image | ||
52 | + * documentation) to the SSE external-interrupt number. | ||
53 | + */ | ||
54 | + irqno -= 32; | ||
55 | |||
56 | if (mc->max_cpus > 1) { | ||
57 | return qdev_get_gpio_in(DEVICE(&mms->cpu_irq_splitter[irqno]), 0); | ||
58 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
59 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
60 | CMSDKAPBUART *uart = opaque; | ||
61 | int i = uart - &mms->uart[0]; | ||
62 | - int rxirqno = i * 2; | ||
63 | - int txirqno = i * 2 + 1; | ||
64 | - int combirqno = i + 10; | ||
65 | + int rxirqno = i * 2 + 32; | ||
66 | + int txirqno = i * 2 + 33; | ||
67 | + int combirqno = i + 42; | ||
68 | SysBusDevice *s; | ||
69 | DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
72 | |||
73 | s = SYS_BUS_DEVICE(mms->lan9118); | ||
74 | sysbus_realize_and_unref(s, &error_fatal); | ||
75 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 16)); | ||
76 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 48)); | ||
77 | return sysbus_mmio_get_region(s, 0); | ||
78 | } | ||
79 | |||
80 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
81 | &error_fatal); | ||
82 | qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); | ||
83 | qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
84 | - get_sse_irq_in(mms, 15)); | ||
85 | + get_sse_irq_in(mms, 47)); | ||
86 | |||
87 | /* Most of the devices in the FPGA are behind Peripheral Protection | ||
88 | * Controllers. The required order for initializing things is: | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Move the specification of the IRQ information for the uart, ethernet, | ||
2 | dma and spi devices to the data structures. (The other devices | ||
3 | handled by the PPCPortInfo structures don't have any interrupt lines | ||
4 | we need to wire up.) | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210215115138.20465-14-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/mps2-tz.c | 52 +++++++++++++++++++++++------------------------- | ||
11 | 1 file changed, 25 insertions(+), 27 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/mps2-tz.c | ||
16 | +++ b/hw/arm/mps2-tz.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
18 | const char *name, hwaddr size, | ||
19 | const int *irqs) | ||
20 | { | ||
21 | + /* The irq[] array is tx, rx, combined, in that order */ | ||
22 | MPS2TZMachineClass *mmc = MPS2TZ_MACHINE_GET_CLASS(mms); | ||
23 | CMSDKAPBUART *uart = opaque; | ||
24 | int i = uart - &mms->uart[0]; | ||
25 | - int rxirqno = i * 2 + 32; | ||
26 | - int txirqno = i * 2 + 33; | ||
27 | - int combirqno = i + 42; | ||
28 | SysBusDevice *s; | ||
29 | DeviceState *orgate_dev = DEVICE(&mms->uart_irq_orgate); | ||
30 | |||
31 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_uart(MPS2TZMachineState *mms, void *opaque, | ||
32 | qdev_prop_set_uint32(DEVICE(uart), "pclk-frq", mmc->sysclk_frq); | ||
33 | sysbus_realize(SYS_BUS_DEVICE(uart), &error_fatal); | ||
34 | s = SYS_BUS_DEVICE(uart); | ||
35 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, txirqno)); | ||
36 | - sysbus_connect_irq(s, 1, get_sse_irq_in(mms, rxirqno)); | ||
37 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
38 | + sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); | ||
39 | sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2)); | ||
40 | sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1)); | ||
41 | - sysbus_connect_irq(s, 4, get_sse_irq_in(mms, combirqno)); | ||
42 | + sysbus_connect_irq(s, 4, get_sse_irq_in(mms, irqs[2])); | ||
43 | return sysbus_mmio_get_region(SYS_BUS_DEVICE(uart), 0); | ||
44 | } | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_eth_dev(MPS2TZMachineState *mms, void *opaque, | ||
47 | |||
48 | s = SYS_BUS_DEVICE(mms->lan9118); | ||
49 | sysbus_realize_and_unref(s, &error_fatal); | ||
50 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 48)); | ||
51 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
52 | return sysbus_mmio_get_region(s, 0); | ||
53 | } | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
56 | const char *name, hwaddr size, | ||
57 | const int *irqs) | ||
58 | { | ||
59 | + /* The irq[] array is DMACINTR, DMACINTERR, DMACINTTC, in that order */ | ||
60 | PL080State *dma = opaque; | ||
61 | int i = dma - &mms->dma[0]; | ||
62 | SysBusDevice *s; | ||
63 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_dma(MPS2TZMachineState *mms, void *opaque, | ||
64 | |||
65 | s = SYS_BUS_DEVICE(dma); | ||
66 | /* Wire up DMACINTR, DMACINTERR, DMACINTTC */ | ||
67 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 58 + i * 3)); | ||
68 | - sysbus_connect_irq(s, 1, get_sse_irq_in(mms, 56 + i * 3)); | ||
69 | - sysbus_connect_irq(s, 2, get_sse_irq_in(mms, 57 + i * 3)); | ||
70 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
71 | + sysbus_connect_irq(s, 1, get_sse_irq_in(mms, irqs[1])); | ||
72 | + sysbus_connect_irq(s, 2, get_sse_irq_in(mms, irqs[2])); | ||
73 | |||
74 | g_free(mscname); | ||
75 | return sysbus_mmio_get_region(s, 0); | ||
76 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *make_spi(MPS2TZMachineState *mms, void *opaque, | ||
77 | * lines are set via the "MISC" register in the MPS2 FPGAIO device. | ||
78 | */ | ||
79 | PL022State *spi = opaque; | ||
80 | - int i = spi - &mms->spi[0]; | ||
81 | SysBusDevice *s; | ||
82 | |||
83 | object_initialize_child(OBJECT(mms), name, spi, TYPE_PL022); | ||
84 | sysbus_realize(SYS_BUS_DEVICE(spi), &error_fatal); | ||
85 | s = SYS_BUS_DEVICE(spi); | ||
86 | - sysbus_connect_irq(s, 0, get_sse_irq_in(mms, 51 + i)); | ||
87 | + sysbus_connect_irq(s, 0, get_sse_irq_in(mms, irqs[0])); | ||
88 | return sysbus_mmio_get_region(s, 0); | ||
89 | } | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
92 | }, { | ||
93 | .name = "apb_ppcexp1", | ||
94 | .ports = { | ||
95 | - { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000 }, | ||
96 | - { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000 }, | ||
97 | - { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000 }, | ||
98 | - { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000 }, | ||
99 | - { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000 }, | ||
100 | - { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000 }, | ||
101 | - { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000 }, | ||
102 | - { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000 }, | ||
103 | - { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000 }, | ||
104 | - { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000 }, | ||
105 | + { "spi0", make_spi, &mms->spi[0], 0x40205000, 0x1000, { 51 } }, | ||
106 | + { "spi1", make_spi, &mms->spi[1], 0x40206000, 0x1000, { 52 } }, | ||
107 | + { "spi2", make_spi, &mms->spi[2], 0x40209000, 0x1000, { 53 } }, | ||
108 | + { "spi3", make_spi, &mms->spi[3], 0x4020a000, 0x1000, { 54 } }, | ||
109 | + { "spi4", make_spi, &mms->spi[4], 0x4020b000, 0x1000, { 55 } }, | ||
110 | + { "uart0", make_uart, &mms->uart[0], 0x40200000, 0x1000, { 32, 33, 42 } }, | ||
111 | + { "uart1", make_uart, &mms->uart[1], 0x40201000, 0x1000, { 34, 35, 43 } }, | ||
112 | + { "uart2", make_uart, &mms->uart[2], 0x40202000, 0x1000, { 36, 37, 44 } }, | ||
113 | + { "uart3", make_uart, &mms->uart[3], 0x40203000, 0x1000, { 38, 39, 45 } }, | ||
114 | + { "uart4", make_uart, &mms->uart[4], 0x40204000, 0x1000, { 40, 41, 46 } }, | ||
115 | { "i2c0", make_i2c, &mms->i2c[0], 0x40207000, 0x1000 }, | ||
116 | { "i2c1", make_i2c, &mms->i2c[1], 0x40208000, 0x1000 }, | ||
117 | { "i2c2", make_i2c, &mms->i2c[2], 0x4020c000, 0x1000 }, | ||
118 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
119 | { "gpio1", make_unimp_dev, &mms->gpio[1], 0x40101000, 0x1000 }, | ||
120 | { "gpio2", make_unimp_dev, &mms->gpio[2], 0x40102000, 0x1000 }, | ||
121 | { "gpio3", make_unimp_dev, &mms->gpio[3], 0x40103000, 0x1000 }, | ||
122 | - { "eth", make_eth_dev, NULL, 0x42000000, 0x100000 }, | ||
123 | + { "eth", make_eth_dev, NULL, 0x42000000, 0x100000, { 48 } }, | ||
124 | }, | ||
125 | }, { | ||
126 | .name = "ahb_ppcexp1", | ||
127 | .ports = { | ||
128 | - { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000 }, | ||
129 | - { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000 }, | ||
130 | - { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000 }, | ||
131 | - { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000 }, | ||
132 | + { "dma0", make_dma, &mms->dma[0], 0x40110000, 0x1000, { 58, 56, 57 } }, | ||
133 | + { "dma1", make_dma, &mms->dma[1], 0x40111000, 0x1000, { 61, 59, 60 } }, | ||
134 | + { "dma2", make_dma, &mms->dma[2], 0x40112000, 0x1000, { 64, 62, 63 } }, | ||
135 | + { "dma3", make_dma, &mms->dma[3], 0x40113000, 0x1000, { 67, 65, 66 } }, | ||
136 | }, | ||
137 | }, | ||
138 | }; | ||
139 | -- | ||
140 | 2.20.1 | ||
141 | |||
142 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | We create an OR gate to wire together the overflow IRQs for all the | ||
2 | UARTs on the board; this has to have twice the number of inputs as | ||
3 | there are UARTs, since each UART feeds it a TX overflow and an RX | ||
4 | overflow interrupt line. Replace the hardcoded '10' with a | ||
5 | calculation based on the size of the uart[] array in the | ||
6 | MPS2TZMachineState. (We rely on OR gate inputs that are never wired | ||
7 | up or asserted being treated as always-zero.) | ||
8 | 1 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20210215115138.20465-15-peter.maydell@linaro.org | ||
12 | --- | ||
13 | hw/arm/mps2-tz.c | 11 ++++++++--- | ||
14 | 1 file changed, 8 insertions(+), 3 deletions(-) | ||
15 | |||
16 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/arm/mps2-tz.c | ||
19 | +++ b/hw/arm/mps2-tz.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
21 | */ | ||
22 | memory_region_add_subregion(system_memory, 0x80000000, machine->ram); | ||
23 | |||
24 | - /* The overflow IRQs for all UARTs are ORed together. | ||
25 | + /* | ||
26 | + * The overflow IRQs for all UARTs are ORed together. | ||
27 | * Tx, Rx and "combined" IRQs are sent to the NVIC separately. | ||
28 | - * Create the OR gate for this. | ||
29 | + * Create the OR gate for this: it has one input for the TX overflow | ||
30 | + * and one for the RX overflow for each UART we might have. | ||
31 | + * (If the board has fewer than the maximum possible number of UARTs | ||
32 | + * those inputs are never wired up and are treated as always-zero.) | ||
33 | */ | ||
34 | object_initialize_child(OBJECT(mms), "uart-irq-orgate", | ||
35 | &mms->uart_irq_orgate, TYPE_OR_IRQ); | ||
36 | - object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", 10, | ||
37 | + object_property_set_int(OBJECT(&mms->uart_irq_orgate), "num-lines", | ||
38 | + 2 * ARRAY_SIZE(mms->uart), | ||
39 | &error_fatal); | ||
40 | qdev_realize(DEVICE(&mms->uart_irq_orgate), NULL, &error_fatal); | ||
41 | qdev_connect_gpio_out(DEVICE(&mms->uart_irq_orgate), 0, | ||
42 | -- | ||
43 | 2.20.1 | ||
44 | |||
45 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The AN505 and AN521 have the same device layout, but the AN524 is | ||
2 | somewhat different. Allow for more than one PPCInfo array, which can | ||
3 | be selected based on the board type. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210215115138.20465-16-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/arm/mps2-tz.c | 16 ++++++++++++++-- | ||
10 | 1 file changed, 14 insertions(+), 2 deletions(-) | ||
11 | |||
12 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/arm/mps2-tz.c | ||
15 | +++ b/hw/arm/mps2-tz.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
17 | MemoryRegion *system_memory = get_system_memory(); | ||
18 | DeviceState *iotkitdev; | ||
19 | DeviceState *dev_splitter; | ||
20 | + const PPCInfo *ppcs; | ||
21 | + int num_ppcs; | ||
22 | int i; | ||
23 | |||
24 | if (strcmp(machine->cpu_type, mc->default_cpu_type) != 0) { | ||
25 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
26 | * + wire up the PPC's control lines to the IoTKit object | ||
27 | */ | ||
28 | |||
29 | - const PPCInfo ppcs[] = { { | ||
30 | + const PPCInfo an505_ppcs[] = { { | ||
31 | .name = "apb_ppcexp0", | ||
32 | .ports = { | ||
33 | { "ssram-0", make_mpc, &mms->ssram_mpc[0], 0x58007000, 0x1000 }, | ||
34 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
35 | }, | ||
36 | }; | ||
37 | |||
38 | - for (i = 0; i < ARRAY_SIZE(ppcs); i++) { | ||
39 | + switch (mmc->fpga_type) { | ||
40 | + case FPGA_AN505: | ||
41 | + case FPGA_AN521: | ||
42 | + ppcs = an505_ppcs; | ||
43 | + num_ppcs = ARRAY_SIZE(an505_ppcs); | ||
44 | + break; | ||
45 | + default: | ||
46 | + g_assert_not_reached(); | ||
47 | + } | ||
48 | + | ||
49 | + for (i = 0; i < num_ppcs; i++) { | ||
50 | const PPCInfo *ppcinfo = &ppcs[i]; | ||
51 | TZPPC *ppc = &mms->ppc[i]; | ||
52 | DeviceState *ppcdev; | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |