1 | The following changes since commit 7e7eb9f852a46b51a71ae9d82590b2e4d28827ee: | 1 | Hi; this mostly contains the first slice of A64 decodetree |
---|---|---|---|
2 | patches, plus some other minor pieces. It also has the | ||
3 | enablement of MTE for KVM guests. | ||
2 | 4 | ||
3 | Merge remote-tracking branch 'remotes/armbru/tags/pull-qapi-2021-01-28' into staging (2021-01-28 22:43:18 +0000) | 5 | thanks |
6 | -- PMM | ||
7 | |||
8 | The following changes since commit d27e7c359330ba7020bdbed7ed2316cb4cf6ffc1: | ||
9 | |||
10 | qapi/parser: Drop two bad type hints for now (2023-05-17 10:18:33 -0700) | ||
4 | 11 | ||
5 | are available in the Git repository at: | 12 | are available in the Git repository at: |
6 | 13 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210129 | 14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230518 |
8 | 15 | ||
9 | for you to fetch changes up to 11749122e1a86866591306d43603d2795a3dea1a: | 16 | for you to fetch changes up to 91608e2a44f36e79cb83f863b8a7bb57d2c98061: |
10 | 17 | ||
11 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS (2021-01-29 10:47:29 +0000) | 18 | docs: Convert u2f.txt to rST (2023-05-18 11:40:32 +0100) |
12 | 19 | ||
13 | ---------------------------------------------------------------- | 20 | ---------------------------------------------------------------- |
14 | target-arm queue: | 21 | target-arm queue: |
15 | * Implement ID_PFR2 | 22 | * Fix vd == vm overlap in sve_ldff1_z |
16 | * Conditionalize DBGDIDR | 23 | * Add support for MTE with KVM guests |
17 | * rename xlnx-zcu102.canbusN properties | 24 | * Add RAZ/WI handling for DBGDTR[TX|RX] |
18 | * provide powerdown/reset mechanism for secure firmware on 'virt' board | 25 | * Start of conversion of A64 decoder to decodetree |
19 | * hw/misc: Fix arith overflow in NPCM7XX PWM module | 26 | * Saturate L2CTLR_EL1 core count field rather than overflowing |
20 | * target/arm: Replace magic value by MMU_DATA_LOAD definition | 27 | * vexpress: Avoid trivial memory leak of 'flashalias' |
21 | * configure: fix preadv errors on Catalina macOS with new XCode | 28 | * sbsa-ref: switch default cpu core to Neoverse-N1 |
22 | * Various configure and other cleanups in preparation for iOS support | 29 | * sbsa-ref: use Bochs graphics card instead of VGA |
23 | * hvf: Add hypervisor entitlement to output binaries (needed for Big Sur) | 30 | * MAINTAINERS: Add Marcin Juszkiewicz to sbsa-ref reviewer list |
24 | * Implement pvpanic-pci device | 31 | * docs: Convert u2f.txt to rST |
25 | * Convert the CMSDK timer devices to the Clock framework | ||
26 | 32 | ||
27 | ---------------------------------------------------------------- | 33 | ---------------------------------------------------------------- |
28 | Alexander Graf (1): | 34 | Alex Bennée (1): |
29 | hvf: Add hypervisor entitlement to output binaries | 35 | target/arm: add RAZ/WI handling for DBGDTR[TX|RX] |
30 | 36 | ||
31 | Hao Wu (1): | 37 | Cornelia Huck (1): |
32 | hw/misc: Fix arith overflow in NPCM7XX PWM module | 38 | arm/kvm: add support for MTE |
33 | 39 | ||
34 | Joelle van Dyne (7): | 40 | Marcin Juszkiewicz (3): |
35 | configure: cross-compiling with empty cross_prefix | 41 | sbsa-ref: switch default cpu core to Neoverse-N1 |
36 | osdep: build with non-working system() function | 42 | Maintainers: add myself as reviewer for sbsa-ref |
37 | darwin: remove redundant dependency declaration | 43 | sbsa-ref: use Bochs graphics card instead of VGA |
38 | darwin: fix cross-compiling for Darwin | ||
39 | configure: cross compile should use x86_64 cpu_family | ||
40 | darwin: detect CoreAudio for build | ||
41 | darwin: remove 64-bit build detection on 32-bit OS | ||
42 | 44 | ||
43 | Maxim Uvarov (3): | 45 | Peter Maydell (14): |
44 | hw: gpio: implement gpio-pwr driver for qemu reset/poweroff | 46 | target/arm: Create decodetree skeleton for A64 |
45 | arm-virt: refactor gpios creation | 47 | target/arm: Pull calls to disas_sve() and disas_sme() out of legacy decoder |
46 | arm-virt: add secure pl061 for reset/power down | 48 | target/arm: Convert Extract instructions to decodetree |
49 | target/arm: Convert unconditional branch immediate to decodetree | ||
50 | target/arm: Convert CBZ, CBNZ to decodetree | ||
51 | target/arm: Convert TBZ, TBNZ to decodetree | ||
52 | target/arm: Convert conditional branch insns to decodetree | ||
53 | target/arm: Convert BR, BLR, RET to decodetree | ||
54 | target/arm: Convert BRA[AB]Z, BLR[AB]Z, RETA[AB] to decodetree | ||
55 | target/arm: Convert BRAA, BRAB, BLRAA, BLRAB to decodetree | ||
56 | target/arm: Convert ERET, ERETAA, ERETAB to decodetree | ||
57 | target/arm: Saturate L2CTLR_EL1 core count field rather than overflowing | ||
58 | hw/arm/vexpress: Avoid trivial memory leak of 'flashalias' | ||
59 | docs: Convert u2f.txt to rST | ||
47 | 60 | ||
48 | Mihai Carabas (4): | 61 | Richard Henderson (10): |
49 | hw/misc/pvpanic: split-out generic and bus dependent code | 62 | target/arm: Fix vd == vm overlap in sve_ldff1_z |
50 | hw/misc/pvpanic: add PCI interface support | 63 | target/arm: Split out disas_a64_legacy |
51 | pvpanic : update pvpanic spec document | 64 | target/arm: Convert PC-rel addressing to decodetree |
52 | tests/qtest: add a test case for pvpanic-pci | 65 | target/arm: Split gen_add_CC and gen_sub_CC |
66 | target/arm: Convert Add/subtract (immediate) to decodetree | ||
67 | target/arm: Convert Add/subtract (immediate with tags) to decodetree | ||
68 | target/arm: Replace bitmask64 with MAKE_64BIT_MASK | ||
69 | target/arm: Convert Logical (immediate) to decodetree | ||
70 | target/arm: Convert Move wide (immediate) to decodetree | ||
71 | target/arm: Convert Bitfield to decodetree | ||
53 | 72 | ||
54 | Paolo Bonzini (1): | 73 | MAINTAINERS | 1 + |
55 | arm: rename xlnx-zcu102.canbusN properties | 74 | docs/system/device-emulation.rst | 1 + |
75 | docs/system/devices/usb-u2f.rst | 93 +++ | ||
76 | docs/system/devices/usb.rst | 2 +- | ||
77 | docs/u2f.txt | 110 ---- | ||
78 | target/arm/cpu.h | 4 + | ||
79 | target/arm/kvm_arm.h | 19 + | ||
80 | target/arm/tcg/translate.h | 5 + | ||
81 | target/arm/tcg/a64.decode | 152 +++++ | ||
82 | hw/arm/sbsa-ref.c | 4 +- | ||
83 | hw/arm/vexpress.c | 40 +- | ||
84 | hw/arm/virt.c | 73 ++- | ||
85 | target/arm/cortex-regs.c | 11 +- | ||
86 | target/arm/cpu.c | 9 +- | ||
87 | target/arm/debug_helper.c | 11 +- | ||
88 | target/arm/kvm.c | 35 + | ||
89 | target/arm/kvm64.c | 5 + | ||
90 | target/arm/tcg/sve_helper.c | 6 + | ||
91 | target/arm/tcg/translate-a64.c | 1321 ++++++++++++++++---------------------- | ||
92 | target/arm/tcg/meson.build | 1 + | ||
93 | 20 files changed, 979 insertions(+), 924 deletions(-) | ||
94 | create mode 100644 docs/system/devices/usb-u2f.rst | ||
95 | delete mode 100644 docs/u2f.txt | ||
96 | create mode 100644 target/arm/tcg/a64.decode | ||
56 | 97 | ||
57 | Peter Maydell (26): | ||
58 | configure: Move preadv check to meson.build | ||
59 | ptimer: Add new ptimer_set_period_from_clock() function | ||
60 | clock: Add new clock_has_source() function | ||
61 | tests: Add a simple test of the CMSDK APB timer | ||
62 | tests: Add a simple test of the CMSDK APB watchdog | ||
63 | tests: Add a simple test of the CMSDK APB dual timer | ||
64 | hw/timer/cmsdk-apb-timer: Rename CMSDKAPBTIMER struct to CMSDKAPBTimer | ||
65 | hw/timer/cmsdk-apb-timer: Add Clock input | ||
66 | hw/timer/cmsdk-apb-dualtimer: Add Clock input | ||
67 | hw/watchdog/cmsdk-apb-watchdog: Add Clock input | ||
68 | hw/arm/armsse: Rename "MAINCLK" property to "MAINCLK_FRQ" | ||
69 | hw/arm/armsse: Wire up clocks | ||
70 | hw/arm/mps2: Inline CMSDK_APB_TIMER creation | ||
71 | hw/arm/mps2: Create and connect SYSCLK Clock | ||
72 | hw/arm/mps2-tz: Create and connect ARMSSE Clocks | ||
73 | hw/arm/musca: Create and connect ARMSSE Clocks | ||
74 | hw/arm/stellaris: Convert SSYS to QOM device | ||
75 | hw/arm/stellaris: Create Clock input for watchdog | ||
76 | hw/timer/cmsdk-apb-timer: Convert to use Clock input | ||
77 | hw/timer/cmsdk-apb-dualtimer: Convert to use Clock input | ||
78 | hw/watchdog/cmsdk-apb-watchdog: Convert to use Clock input | ||
79 | tests/qtest/cmsdk-apb-watchdog-test: Test clock changes | ||
80 | hw/arm/armsse: Use Clock to set system_clock_scale | ||
81 | arm: Don't set freq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
82 | arm: Remove frq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
83 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS | ||
84 | |||
85 | Philippe Mathieu-Daudé (1): | ||
86 | target/arm: Replace magic value by MMU_DATA_LOAD definition | ||
87 | |||
88 | Richard Henderson (2): | ||
89 | target/arm: Implement ID_PFR2 | ||
90 | target/arm: Conditionalize DBGDIDR | ||
91 | |||
92 | docs/devel/clocks.rst | 16 +++ | ||
93 | docs/specs/pci-ids.txt | 1 + | ||
94 | docs/specs/pvpanic.txt | 13 ++- | ||
95 | docs/system/arm/virt.rst | 2 + | ||
96 | configure | 78 ++++++++------ | ||
97 | meson.build | 34 ++++++- | ||
98 | include/hw/arm/armsse.h | 14 ++- | ||
99 | include/hw/arm/virt.h | 2 + | ||
100 | include/hw/clock.h | 15 +++ | ||
101 | include/hw/misc/pvpanic.h | 24 ++++- | ||
102 | include/hw/pci/pci.h | 1 + | ||
103 | include/hw/ptimer.h | 22 ++++ | ||
104 | include/hw/timer/cmsdk-apb-dualtimer.h | 5 +- | ||
105 | include/hw/timer/cmsdk-apb-timer.h | 34 ++----- | ||
106 | include/hw/watchdog/cmsdk-apb-watchdog.h | 5 +- | ||
107 | include/qemu/osdep.h | 12 +++ | ||
108 | include/qemu/typedefs.h | 1 + | ||
109 | target/arm/cpu.h | 1 + | ||
110 | hw/arm/armsse.c | 48 ++++++--- | ||
111 | hw/arm/mps2-tz.c | 14 ++- | ||
112 | hw/arm/mps2.c | 28 ++++- | ||
113 | hw/arm/musca.c | 13 ++- | ||
114 | hw/arm/stellaris.c | 170 +++++++++++++++++++++++-------- | ||
115 | hw/arm/virt.c | 111 ++++++++++++++++---- | ||
116 | hw/arm/xlnx-zcu102.c | 4 +- | ||
117 | hw/core/ptimer.c | 34 +++++++ | ||
118 | hw/gpio/gpio_pwr.c | 70 +++++++++++++ | ||
119 | hw/misc/npcm7xx_pwm.c | 23 ++++- | ||
120 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++ | ||
121 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++ | ||
122 | hw/misc/pvpanic.c | 85 ++-------------- | ||
123 | hw/timer/cmsdk-apb-dualtimer.c | 53 +++++++--- | ||
124 | hw/timer/cmsdk-apb-timer.c | 55 +++++----- | ||
125 | hw/watchdog/cmsdk-apb-watchdog.c | 29 ++++-- | ||
126 | target/arm/helper.c | 27 +++-- | ||
127 | target/arm/kvm64.c | 2 + | ||
128 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++ | ||
129 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++ | ||
130 | tests/qtest/cmsdk-apb-watchdog-test.c | 131 ++++++++++++++++++++++++ | ||
131 | tests/qtest/npcm7xx_pwm-test.c | 4 +- | ||
132 | tests/qtest/pvpanic-pci-test.c | 94 +++++++++++++++++ | ||
133 | tests/qtest/xlnx-can-test.c | 30 +++--- | ||
134 | MAINTAINERS | 3 + | ||
135 | accel/hvf/entitlements.plist | 8 ++ | ||
136 | hw/arm/Kconfig | 1 + | ||
137 | hw/gpio/Kconfig | 3 + | ||
138 | hw/gpio/meson.build | 1 + | ||
139 | hw/i386/Kconfig | 2 +- | ||
140 | hw/misc/Kconfig | 12 ++- | ||
141 | hw/misc/meson.build | 4 +- | ||
142 | scripts/entitlement.sh | 13 +++ | ||
143 | tests/qtest/meson.build | 6 +- | ||
144 | 52 files changed, 1432 insertions(+), 319 deletions(-) | ||
145 | create mode 100644 hw/gpio/gpio_pwr.c | ||
146 | create mode 100644 hw/misc/pvpanic-isa.c | ||
147 | create mode 100644 hw/misc/pvpanic-pci.c | ||
148 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
149 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
150 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
151 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
152 | create mode 100644 accel/hvf/entitlements.plist | ||
153 | create mode 100755 scripts/entitlement.sh | ||
154 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | cpu_get_phys_page_debug() uses 'DATA LOAD' MMU access type. | 3 | The world outside moves to newer and newer cpu cores. Let move SBSA |
4 | Reference Platform to something newer as well. | ||
4 | 5 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
6 | Message-id: 20210127232822.3530782-1-f4bug@amsat.org | 7 | Reviewed-by: Leif Lindholm <quic_llindhol@quicinc.com> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Message-id: 20230506183417.1360427-1-marcin.juszkiewicz@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/helper.c | 2 +- | 11 | hw/arm/sbsa-ref.c | 2 +- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 13 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 16 | --- a/hw/arm/sbsa-ref.c |
16 | +++ b/target/arm/helper.c | 17 | +++ b/hw/arm/sbsa-ref.c |
17 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | 18 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_class_init(ObjectClass *oc, void *data) |
18 | 19 | ||
19 | *attrs = (MemTxAttrs) {}; | 20 | mc->init = sbsa_ref_init; |
20 | 21 | mc->desc = "QEMU 'SBSA Reference' ARM Virtual Machine"; | |
21 | - ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | 22 | - mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a57"); |
22 | + ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr, | 23 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("neoverse-n1"); |
23 | attrs, &prot, &page_size, &fi, &cacheattrs); | 24 | mc->max_cpus = 512; |
24 | 25 | mc->pci_allow_0_address = true; | |
25 | if (ret) { | 26 | mc->minimum_page_bits = 12; |
26 | -- | 27 | -- |
27 | 2.20.1 | 28 | 2.34.1 |
28 | |||
29 | diff view generated by jsdifflib |
1 | While we transition the ARMSSE code from integer properties | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | specifying clock frequencies to Clock objects, we want to have the | ||
3 | device provide both at once. We want the final name of the main | ||
4 | input Clock to be "MAINCLK", following the hardware name. | ||
5 | Unfortunately creating an input Clock with a name X creates an | ||
6 | under-the-hood QOM property X; for "MAINCLK" this clashes with the | ||
7 | existing UINT32 property of that name. | ||
8 | 2 | ||
9 | Rename the UINT32 property to MAINCLK_FRQ so it can coexist with the | 3 | If vd == vm, copy vm to scratch, so that we can pre-zero |
10 | MAINCLK Clock; once the transition is complete MAINCLK_FRQ will be | 4 | the output and still access the gather indicies. |
11 | deleted. | ||
12 | 5 | ||
13 | Commit created with: | 6 | Cc: qemu-stable@nongnu.org |
14 | perl -p -i -e 's/MAINCLK/MAINCLK_FRQ/g' hw/arm/{armsse,mps2-tz,musca}.c include/hw/arm/armsse.h | 7 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1612 |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230504104232.1877774-1-richard.henderson@linaro.org | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/tcg/sve_helper.c | 6 ++++++ | ||
14 | 1 file changed, 6 insertions(+) | ||
15 | 15 | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | diff --git a/target/arm/tcg/sve_helper.c b/target/arm/tcg/sve_helper.c |
17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
19 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | Message-id: 20210128114145.20536-11-peter.maydell@linaro.org | ||
21 | Message-id: 20210121190622.22000-11-peter.maydell@linaro.org | ||
22 | --- | ||
23 | include/hw/arm/armsse.h | 2 +- | ||
24 | hw/arm/armsse.c | 6 +++--- | ||
25 | hw/arm/mps2-tz.c | 2 +- | ||
26 | hw/arm/musca.c | 2 +- | ||
27 | 4 files changed, 6 insertions(+), 6 deletions(-) | ||
28 | |||
29 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/arm/armsse.h | 18 | --- a/target/arm/tcg/sve_helper.c |
32 | +++ b/include/hw/arm/armsse.h | 19 | +++ b/target/arm/tcg/sve_helper.c |
33 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
34 | * QEMU interface: | 21 | intptr_t reg_off; |
35 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 22 | SVEHostPage info; |
36 | * by the board model. | 23 | target_ulong addr, in_page; |
37 | - * + QOM property "MAINCLK" is the frequency of the main system clock | 24 | + ARMVectorReg scratch; |
38 | + * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 25 | |
39 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | 26 | /* Skip to the first true predicate. */ |
40 | * (In hardware, the SSE-200 permits the number of expansion interrupts | 27 | reg_off = find_next_active(vg, 0, reg_max, esz); |
41 | * for the two CPUs to be configured separately, but we restrict it to | 28 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
42 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/arm/armsse.c | ||
45 | +++ b/hw/arm/armsse.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
47 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
48 | MemoryRegion *), | ||
49 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
50 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | ||
51 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
52 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
53 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
54 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
55 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
56 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
57 | MemoryRegion *), | ||
58 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
59 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | ||
60 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
61 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
62 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
63 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | } | ||
66 | |||
67 | if (!s->mainclk_frq) { | ||
68 | - error_setg(errp, "MAINCLK property was not set"); | ||
69 | + error_setg(errp, "MAINCLK_FRQ property was not set"); | ||
70 | return; | 29 | return; |
71 | } | 30 | } |
72 | 31 | ||
73 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 32 | + /* Protect against overlap between vd and vm. */ |
74 | index XXXXXXX..XXXXXXX 100644 | 33 | + if (unlikely(vd == vm)) { |
75 | --- a/hw/arm/mps2-tz.c | 34 | + vm = memcpy(&scratch, vm, reg_max); |
76 | +++ b/hw/arm/mps2-tz.c | 35 | + } |
77 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 36 | + |
78 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
79 | OBJECT(system_memory), &error_abort); | ||
80 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
81 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); | ||
82 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
83 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
84 | |||
85 | /* | 37 | /* |
86 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | 38 | * Probe the first element, allowing faults. |
87 | index XXXXXXX..XXXXXXX 100644 | 39 | */ |
88 | --- a/hw/arm/musca.c | ||
89 | +++ b/hw/arm/musca.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
91 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
92 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
93 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
94 | - qdev_prop_set_uint32(ssedev, "MAINCLK", SYSCLK_FRQ); | ||
95 | + qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
96 | /* | ||
97 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
98 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
99 | -- | 40 | -- |
100 | 2.20.1 | 41 | 2.34.1 |
101 | |||
102 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK dual timer, since we're about to do | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | some refactoring of how it is clocked. | ||
3 | 2 | ||
3 | At Linaro I work on sbsa-ref, know direction it goes. | ||
4 | |||
5 | May not get code details each time. | ||
6 | |||
7 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Message-id: 20230515143753.365591-1-marcin.juszkiewicz@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-6-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-6-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++++ | 12 | MAINTAINERS | 1 + |
12 | MAINTAINERS | 1 + | 13 | 1 file changed, 1 insertion(+) |
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 132 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
16 | 14 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-dualtimer-test.c b/tests/qtest/cmsdk-apb-dualtimer-test.c | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-dualtimer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB dualtimer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE dualtimer; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40002000 | ||
44 | + | ||
45 | +#define TIMER1LOAD 0 | ||
46 | +#define TIMER1VALUE 4 | ||
47 | +#define TIMER1CONTROL 8 | ||
48 | +#define TIMER1INTCLR 0xc | ||
49 | +#define TIMER1RIS 0x10 | ||
50 | +#define TIMER1MIS 0x14 | ||
51 | +#define TIMER1BGLOAD 0x18 | ||
52 | + | ||
53 | +#define TIMER2LOAD 0x20 | ||
54 | +#define TIMER2VALUE 0x24 | ||
55 | +#define TIMER2CONTROL 0x28 | ||
56 | +#define TIMER2INTCLR 0x2c | ||
57 | +#define TIMER2RIS 0x30 | ||
58 | +#define TIMER2MIS 0x34 | ||
59 | +#define TIMER2BGLOAD 0x38 | ||
60 | + | ||
61 | +#define CTRL_ENABLE (1 << 7) | ||
62 | +#define CTRL_PERIODIC (1 << 6) | ||
63 | +#define CTRL_INTEN (1 << 5) | ||
64 | +#define CTRL_PRESCALE_1 (0 << 2) | ||
65 | +#define CTRL_PRESCALE_16 (1 << 2) | ||
66 | +#define CTRL_PRESCALE_256 (2 << 2) | ||
67 | +#define CTRL_32BIT (1 << 1) | ||
68 | +#define CTRL_ONESHOT (1 << 0) | ||
69 | + | ||
70 | +static void test_dualtimer(void) | ||
71 | +{ | ||
72 | + g_assert_true(readl(TIMER_BASE + TIMER1RIS) == 0); | ||
73 | + | ||
74 | + /* Start timer: will fire after 40000 ns */ | ||
75 | + writel(TIMER_BASE + TIMER1LOAD, 1000); | ||
76 | + /* enable in free-running, wrapping, interrupt mode */ | ||
77 | + writel(TIMER_BASE + TIMER1CONTROL, CTRL_ENABLE | CTRL_INTEN); | ||
78 | + | ||
79 | + /* Step to just past the 500th tick and check VALUE */ | ||
80 | + clock_step(500 * 40 + 1); | ||
81 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
82 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 500); | ||
83 | + | ||
84 | + /* Just past the 1000th tick: timer should have fired */ | ||
85 | + clock_step(500 * 40); | ||
86 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 1); | ||
87 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0); | ||
88 | + | ||
89 | + /* | ||
90 | + * We are in free-running wrapping 16-bit mode, so on the following | ||
91 | + * tick VALUE should have wrapped round to 0xffff. | ||
92 | + */ | ||
93 | + clock_step(40); | ||
94 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0xffff); | ||
95 | + | ||
96 | + /* Check that any write to INTCLR clears interrupt */ | ||
97 | + writel(TIMER_BASE + TIMER1INTCLR, 1); | ||
98 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
99 | + | ||
100 | + /* Turn off the timer */ | ||
101 | + writel(TIMER_BASE + TIMER1CONTROL, 0); | ||
102 | +} | ||
103 | + | ||
104 | +static void test_prescale(void) | ||
105 | +{ | ||
106 | + g_assert_true(readl(TIMER_BASE + TIMER2RIS) == 0); | ||
107 | + | ||
108 | + /* Start timer: will fire after 40 * 256 * 1000 == 1024000 ns */ | ||
109 | + writel(TIMER_BASE + TIMER2LOAD, 1000); | ||
110 | + /* enable in periodic, wrapping, interrupt mode, prescale 256 */ | ||
111 | + writel(TIMER_BASE + TIMER2CONTROL, | ||
112 | + CTRL_ENABLE | CTRL_INTEN | CTRL_PERIODIC | CTRL_PRESCALE_256); | ||
113 | + | ||
114 | + /* Step to just past the 500th tick and check VALUE */ | ||
115 | + clock_step(40 * 256 * 501); | ||
116 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
117 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 500); | ||
118 | + | ||
119 | + /* Just past the 1000th tick: timer should have fired */ | ||
120 | + clock_step(40 * 256 * 500); | ||
121 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 1); | ||
122 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 0); | ||
123 | + | ||
124 | + /* In periodic mode the tick VALUE now reloads */ | ||
125 | + clock_step(40 * 256); | ||
126 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 1000); | ||
127 | + | ||
128 | + /* Check that any write to INTCLR clears interrupt */ | ||
129 | + writel(TIMER_BASE + TIMER2INTCLR, 1); | ||
130 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
131 | + | ||
132 | + /* Turn off the timer */ | ||
133 | + writel(TIMER_BASE + TIMER2CONTROL, 0); | ||
134 | +} | ||
135 | + | ||
136 | +int main(int argc, char **argv) | ||
137 | +{ | ||
138 | + int r; | ||
139 | + | ||
140 | + g_test_init(&argc, &argv, NULL); | ||
141 | + | ||
142 | + qtest_start("-machine mps2-an385"); | ||
143 | + | ||
144 | + qtest_add_func("/cmsdk-apb-dualtimer/dualtimer", test_dualtimer); | ||
145 | + qtest_add_func("/cmsdk-apb-dualtimer/prescale", test_prescale); | ||
146 | + | ||
147 | + r = g_test_run(); | ||
148 | + | ||
149 | + qtest_end(); | ||
150 | + | ||
151 | + return r; | ||
152 | +} | ||
153 | diff --git a/MAINTAINERS b/MAINTAINERS | 15 | diff --git a/MAINTAINERS b/MAINTAINERS |
154 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
155 | --- a/MAINTAINERS | 17 | --- a/MAINTAINERS |
156 | +++ b/MAINTAINERS | 18 | +++ b/MAINTAINERS |
157 | @@ -XXX,XX +XXX,XX @@ F: include/hw/timer/cmsdk-apb-timer.h | 19 | @@ -XXX,XX +XXX,XX @@ SBSA-REF |
158 | F: tests/qtest/cmsdk-apb-timer-test.c | 20 | M: Radoslaw Biernacki <rad@semihalf.com> |
159 | F: hw/timer/cmsdk-apb-dualtimer.c | 21 | M: Peter Maydell <peter.maydell@linaro.org> |
160 | F: include/hw/timer/cmsdk-apb-dualtimer.h | 22 | R: Leif Lindholm <quic_llindhol@quicinc.com> |
161 | +F: tests/qtest/cmsdk-apb-dualtimer-test.c | 23 | +R: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
162 | F: hw/char/cmsdk-apb-uart.c | 24 | L: qemu-arm@nongnu.org |
163 | F: include/hw/char/cmsdk-apb-uart.h | 25 | S: Maintained |
164 | F: hw/watchdog/cmsdk-apb-watchdog.c | 26 | F: hw/arm/sbsa-ref.c |
165 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
166 | index XXXXXXX..XXXXXXX 100644 | ||
167 | --- a/tests/qtest/meson.build | ||
168 | +++ b/tests/qtest/meson.build | ||
169 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
170 | 'npcm7xx_timer-test', | ||
171 | 'npcm7xx_watchdog_timer-test'] | ||
172 | qtests_arm = \ | ||
173 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | ||
174 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
175 | (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | ||
176 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
177 | -- | 27 | -- |
178 | 2.20.1 | 28 | 2.34.1 |
179 | 29 | ||
180 | 30 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Cornelia Huck <cohuck@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This was defined at some point before ARMv8.4, and will | 3 | Extend the 'mte' property for the virt machine to cover KVM as |
4 | shortly be used by new processor descriptions. | 4 | well. For KVM, we don't allocate tag memory, but instead enable the |
5 | 5 | capability. | |
6 | |||
7 | If MTE has been enabled, we need to disable migration, as we do not | ||
8 | yet have a way to migrate the tags as well. Therefore, MTE will stay | ||
9 | off with KVM unless requested explicitly. | ||
10 | |||
11 | Signed-off-by: Cornelia Huck <cohuck@redhat.com> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210120204400.1056582-1-richard.henderson@linaro.org | 14 | Message-id: 20230428095533.21747-2-cohuck@redhat.com |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 16 | --- |
11 | target/arm/cpu.h | 1 + | 17 | target/arm/cpu.h | 4 +++ |
12 | target/arm/helper.c | 4 ++-- | 18 | target/arm/kvm_arm.h | 19 ++++++++++++ |
13 | target/arm/kvm64.c | 2 ++ | 19 | hw/arm/virt.c | 73 +++++++++++++++++++++++++------------------- |
14 | 3 files changed, 5 insertions(+), 2 deletions(-) | 20 | target/arm/cpu.c | 9 +++--- |
21 | target/arm/kvm.c | 35 +++++++++++++++++++++ | ||
22 | target/arm/kvm64.c | 5 +++ | ||
23 | 6 files changed, 109 insertions(+), 36 deletions(-) | ||
15 | 24 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 27 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 28 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 29 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
21 | uint32_t id_mmfr4; | 30 | */ |
22 | uint32_t id_pfr0; | 31 | uint32_t psci_conduit; |
23 | uint32_t id_pfr1; | 32 | |
24 | + uint32_t id_pfr2; | 33 | + /* CPU has Memory Tag Extension */ |
25 | uint32_t mvfr0; | 34 | + bool has_mte; |
26 | uint32_t mvfr1; | 35 | + |
27 | uint32_t mvfr2; | 36 | /* For v8M, initial value of the Secure VTOR */ |
28 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 37 | uint32_t init_svtor; |
29 | index XXXXXXX..XXXXXXX 100644 | 38 | /* For v8M, initial value of the Non-secure VTOR */ |
30 | --- a/target/arm/helper.c | 39 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
31 | +++ b/target/arm/helper.c | 40 | bool prop_pauth; |
32 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 41 | bool prop_pauth_impdef; |
33 | .access = PL1_R, .type = ARM_CP_CONST, | 42 | bool prop_lpa2; |
34 | .accessfn = access_aa64_tid3, | 43 | + OnOffAuto prop_mte; |
35 | .resetvalue = 0 }, | 44 | |
36 | - { .name = "MVFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 45 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ |
37 | + { .name = "ID_PFR2", .state = ARM_CP_STATE_BOTH, | 46 | uint32_t dcz_blocksize; |
38 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4, | 47 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h |
39 | .access = PL1_R, .type = ARM_CP_CONST, | 48 | index XXXXXXX..XXXXXXX 100644 |
40 | .accessfn = access_aa64_tid3, | 49 | --- a/target/arm/kvm_arm.h |
41 | - .resetvalue = 0 }, | 50 | +++ b/target/arm/kvm_arm.h |
42 | + .resetvalue = cpu->isar.id_pfr2 }, | 51 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_pmu_supported(void); |
43 | { .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 52 | */ |
44 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5, | 53 | bool kvm_arm_sve_supported(void); |
45 | .access = PL1_R, .type = ARM_CP_CONST, | 54 | |
55 | +/** | ||
56 | + * kvm_arm_mte_supported: | ||
57 | + * | ||
58 | + * Returns: true if KVM can enable MTE, and false otherwise. | ||
59 | + */ | ||
60 | +bool kvm_arm_mte_supported(void); | ||
61 | + | ||
62 | /** | ||
63 | * kvm_arm_get_max_vm_ipa_size: | ||
64 | * @ms: Machine state handle | ||
65 | @@ -XXX,XX +XXX,XX @@ void kvm_arm_pvtime_init(CPUState *cs, uint64_t ipa); | ||
66 | |||
67 | int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level); | ||
68 | |||
69 | +void kvm_arm_enable_mte(Object *cpuobj, Error **errp); | ||
70 | + | ||
71 | #else | ||
72 | |||
73 | /* | ||
74 | @@ -XXX,XX +XXX,XX @@ static inline bool kvm_arm_steal_time_supported(void) | ||
75 | return false; | ||
76 | } | ||
77 | |||
78 | +static inline bool kvm_arm_mte_supported(void) | ||
79 | +{ | ||
80 | + return false; | ||
81 | +} | ||
82 | + | ||
83 | /* | ||
84 | * These functions should never actually be called without KVM support. | ||
85 | */ | ||
86 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t kvm_arm_sve_get_vls(CPUState *cs) | ||
87 | g_assert_not_reached(); | ||
88 | } | ||
89 | |||
90 | +static inline void kvm_arm_enable_mte(Object *cpuobj, Error **errp) | ||
91 | +{ | ||
92 | + g_assert_not_reached(); | ||
93 | +} | ||
94 | + | ||
95 | #endif | ||
96 | |||
97 | static inline const char *gic_class_name(void) | ||
98 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/hw/arm/virt.c | ||
101 | +++ b/hw/arm/virt.c | ||
102 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
103 | exit(1); | ||
104 | } | ||
105 | |||
106 | - if (vms->mte && (kvm_enabled() || hvf_enabled())) { | ||
107 | + if (vms->mte && hvf_enabled()) { | ||
108 | error_report("mach-virt: %s does not support providing " | ||
109 | "MTE to the guest CPU", | ||
110 | current_accel_name()); | ||
111 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
112 | } | ||
113 | |||
114 | if (vms->mte) { | ||
115 | - /* Create the memory region only once, but link to all cpus. */ | ||
116 | - if (!tag_sysmem) { | ||
117 | - /* | ||
118 | - * The property exists only if MemTag is supported. | ||
119 | - * If it is, we must allocate the ram to back that up. | ||
120 | - */ | ||
121 | - if (!object_property_find(cpuobj, "tag-memory")) { | ||
122 | - error_report("MTE requested, but not supported " | ||
123 | - "by the guest CPU"); | ||
124 | + if (tcg_enabled()) { | ||
125 | + /* Create the memory region only once, but link to all cpus. */ | ||
126 | + if (!tag_sysmem) { | ||
127 | + /* | ||
128 | + * The property exists only if MemTag is supported. | ||
129 | + * If it is, we must allocate the ram to back that up. | ||
130 | + */ | ||
131 | + if (!object_property_find(cpuobj, "tag-memory")) { | ||
132 | + error_report("MTE requested, but not supported " | ||
133 | + "by the guest CPU"); | ||
134 | + exit(1); | ||
135 | + } | ||
136 | + | ||
137 | + tag_sysmem = g_new(MemoryRegion, 1); | ||
138 | + memory_region_init(tag_sysmem, OBJECT(machine), | ||
139 | + "tag-memory", UINT64_MAX / 32); | ||
140 | + | ||
141 | + if (vms->secure) { | ||
142 | + secure_tag_sysmem = g_new(MemoryRegion, 1); | ||
143 | + memory_region_init(secure_tag_sysmem, OBJECT(machine), | ||
144 | + "secure-tag-memory", | ||
145 | + UINT64_MAX / 32); | ||
146 | + | ||
147 | + /* As with ram, secure-tag takes precedence over tag. */ | ||
148 | + memory_region_add_subregion_overlap(secure_tag_sysmem, | ||
149 | + 0, tag_sysmem, -1); | ||
150 | + } | ||
151 | + } | ||
152 | + | ||
153 | + object_property_set_link(cpuobj, "tag-memory", | ||
154 | + OBJECT(tag_sysmem), &error_abort); | ||
155 | + if (vms->secure) { | ||
156 | + object_property_set_link(cpuobj, "secure-tag-memory", | ||
157 | + OBJECT(secure_tag_sysmem), | ||
158 | + &error_abort); | ||
159 | + } | ||
160 | + } else if (kvm_enabled()) { | ||
161 | + if (!kvm_arm_mte_supported()) { | ||
162 | + error_report("MTE requested, but not supported by KVM"); | ||
163 | exit(1); | ||
164 | } | ||
165 | - | ||
166 | - tag_sysmem = g_new(MemoryRegion, 1); | ||
167 | - memory_region_init(tag_sysmem, OBJECT(machine), | ||
168 | - "tag-memory", UINT64_MAX / 32); | ||
169 | - | ||
170 | - if (vms->secure) { | ||
171 | - secure_tag_sysmem = g_new(MemoryRegion, 1); | ||
172 | - memory_region_init(secure_tag_sysmem, OBJECT(machine), | ||
173 | - "secure-tag-memory", UINT64_MAX / 32); | ||
174 | - | ||
175 | - /* As with ram, secure-tag takes precedence over tag. */ | ||
176 | - memory_region_add_subregion_overlap(secure_tag_sysmem, 0, | ||
177 | - tag_sysmem, -1); | ||
178 | - } | ||
179 | - } | ||
180 | - | ||
181 | - object_property_set_link(cpuobj, "tag-memory", OBJECT(tag_sysmem), | ||
182 | - &error_abort); | ||
183 | - if (vms->secure) { | ||
184 | - object_property_set_link(cpuobj, "secure-tag-memory", | ||
185 | - OBJECT(secure_tag_sysmem), | ||
186 | - &error_abort); | ||
187 | + kvm_arm_enable_mte(cpuobj, &error_abort); | ||
188 | } | ||
189 | } | ||
190 | |||
191 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
192 | index XXXXXXX..XXXXXXX 100644 | ||
193 | --- a/target/arm/cpu.c | ||
194 | +++ b/target/arm/cpu.c | ||
195 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | ||
196 | qdev_prop_allow_set_link_before_realize, | ||
197 | OBJ_PROP_LINK_STRONG); | ||
198 | } | ||
199 | + cpu->has_mte = true; | ||
200 | } | ||
201 | #endif | ||
202 | } | ||
203 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
204 | } | ||
205 | if (cpu->tag_memory) { | ||
206 | error_setg(errp, | ||
207 | - "Cannot enable %s when guest CPUs has MTE enabled", | ||
208 | + "Cannot enable %s when guest CPUs has tag memory enabled", | ||
209 | current_accel_name()); | ||
210 | return; | ||
211 | } | ||
212 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
213 | } | ||
214 | |||
215 | #ifndef CONFIG_USER_ONLY | ||
216 | - if (cpu->tag_memory == NULL && cpu_isar_feature(aa64_mte, cpu)) { | ||
217 | + if (!cpu->has_mte && cpu_isar_feature(aa64_mte, cpu)) { | ||
218 | /* | ||
219 | - * Disable the MTE feature bits if we do not have tag-memory | ||
220 | - * provided by the machine. | ||
221 | + * Disable the MTE feature bits if we do not have the feature | ||
222 | + * setup by the machine. | ||
223 | */ | ||
224 | cpu->isar.id_aa64pfr1 = | ||
225 | FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 0); | ||
226 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | ||
227 | index XXXXXXX..XXXXXXX 100644 | ||
228 | --- a/target/arm/kvm.c | ||
229 | +++ b/target/arm/kvm.c | ||
230 | @@ -XXX,XX +XXX,XX @@ | ||
231 | #include "hw/boards.h" | ||
232 | #include "hw/irq.h" | ||
233 | #include "qemu/log.h" | ||
234 | +#include "migration/blocker.h" | ||
235 | |||
236 | const KVMCapabilityInfo kvm_arch_required_capabilities[] = { | ||
237 | KVM_CAP_LAST_INFO | ||
238 | @@ -XXX,XX +XXX,XX @@ bool kvm_arch_cpu_check_are_resettable(void) | ||
239 | void kvm_arch_accel_class_init(ObjectClass *oc) | ||
240 | { | ||
241 | } | ||
242 | + | ||
243 | +void kvm_arm_enable_mte(Object *cpuobj, Error **errp) | ||
244 | +{ | ||
245 | + static bool tried_to_enable; | ||
246 | + static bool succeeded_to_enable; | ||
247 | + Error *mte_migration_blocker = NULL; | ||
248 | + int ret; | ||
249 | + | ||
250 | + if (!tried_to_enable) { | ||
251 | + /* | ||
252 | + * MTE on KVM is enabled on a per-VM basis (and retrying doesn't make | ||
253 | + * sense), and we only want a single migration blocker as well. | ||
254 | + */ | ||
255 | + tried_to_enable = true; | ||
256 | + | ||
257 | + ret = kvm_vm_enable_cap(kvm_state, KVM_CAP_ARM_MTE, 0); | ||
258 | + if (ret) { | ||
259 | + error_setg_errno(errp, -ret, "Failed to enable KVM_CAP_ARM_MTE"); | ||
260 | + return; | ||
261 | + } | ||
262 | + | ||
263 | + /* TODO: add proper migration support with MTE enabled */ | ||
264 | + error_setg(&mte_migration_blocker, | ||
265 | + "Live migration disabled due to MTE enabled"); | ||
266 | + if (migrate_add_blocker(mte_migration_blocker, errp)) { | ||
267 | + error_free(mte_migration_blocker); | ||
268 | + return; | ||
269 | + } | ||
270 | + succeeded_to_enable = true; | ||
271 | + } | ||
272 | + if (succeeded_to_enable) { | ||
273 | + object_property_set_bool(cpuobj, "has_mte", true, NULL); | ||
274 | + } | ||
275 | +} | ||
46 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 276 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
47 | index XXXXXXX..XXXXXXX 100644 | 277 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/kvm64.c | 278 | --- a/target/arm/kvm64.c |
49 | +++ b/target/arm/kvm64.c | 279 | +++ b/target/arm/kvm64.c |
50 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 280 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_steal_time_supported(void) |
51 | ARM64_SYS_REG(3, 0, 0, 1, 0)); | 281 | return kvm_check_extension(kvm_state, KVM_CAP_STEAL_TIME); |
52 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr1, | 282 | } |
53 | ARM64_SYS_REG(3, 0, 0, 1, 1)); | 283 | |
54 | + err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr2, | 284 | +bool kvm_arm_mte_supported(void) |
55 | + ARM64_SYS_REG(3, 0, 0, 3, 4)); | 285 | +{ |
56 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_dfr0, | 286 | + return kvm_check_extension(kvm_state, KVM_CAP_ARM_MTE); |
57 | ARM64_SYS_REG(3, 0, 0, 1, 2)); | 287 | +} |
58 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_mmfr0, | 288 | + |
289 | QEMU_BUILD_BUG_ON(KVM_ARM64_SVE_VQ_MIN != 1); | ||
290 | |||
291 | uint32_t kvm_arm_sve_get_vls(CPUState *cs) | ||
59 | -- | 292 | -- |
60 | 2.20.1 | 293 | 2.34.1 |
61 | |||
62 | diff view generated by jsdifflib |
1 | From: Paolo Bonzini <pbonzini@redhat.com> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The properties to attach a CANBUS object to the xlnx-zcu102 machine have | 3 | The commit b3aa2f2128 (target/arm: provide stubs for more external |
4 | a period in them. We want to use periods in properties for compound QAPI types, | 4 | debug registers) was added to handle HyperV's unconditional usage of |
5 | and besides the "xlnx-zcu102." prefix is both unnecessary and different | 5 | Debug Communications Channel. It turns out that Linux will similarly |
6 | from any other machine property name. Remove it. | 6 | break if you enable CONFIG_HVC_DCC "ARM JTAG DCC console". |
7 | 7 | ||
8 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | 8 | Extend the registers we RAZ/WI set to avoid this. |
9 | Message-id: 20210118162537.779542-1-pbonzini@redhat.com | 9 | |
10 | Reviewed-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 10 | Cc: Anders Roxell <anders.roxell@linaro.org> |
11 | Cc: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
12 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20230516104420.407912-1-alex.bennee@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 16 | --- |
13 | hw/arm/xlnx-zcu102.c | 4 ++-- | 17 | target/arm/debug_helper.c | 11 +++++++++-- |
14 | tests/qtest/xlnx-can-test.c | 30 +++++++++++++++--------------- | 18 | 1 file changed, 9 insertions(+), 2 deletions(-) |
15 | 2 files changed, 17 insertions(+), 17 deletions(-) | ||
16 | 19 | ||
17 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | 20 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/xlnx-zcu102.c | 22 | --- a/target/arm/debug_helper.c |
20 | +++ b/hw/arm/xlnx-zcu102.c | 23 | +++ b/target/arm/debug_helper.c |
21 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | 24 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { |
22 | s->secure = false; | 25 | .access = PL0_R, .accessfn = access_tdcc, |
23 | /* Default to virt (EL2) being disabled */ | 26 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
24 | s->virt = false; | 27 | /* |
25 | - object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | 28 | - * OSDTRRX_EL1/OSDTRTX_EL1 are used for save and restore of DBGDTRRX_EL0. |
26 | + object_property_add_link(obj, "canbus0", TYPE_CAN_BUS, | 29 | - * It is a component of the Debug Communications Channel, which is not implemented. |
27 | (Object **)&s->canbus[0], | 30 | + * These registers belong to the Debug Communications Channel, |
28 | object_property_allow_set_link, | 31 | + * which is not implemented. However we implement RAZ/WI behaviour |
29 | 0); | 32 | + * with trapping to prevent spurious SIGILLs if the guest OS does |
30 | 33 | + * access them as the support cannot be probed for. | |
31 | - object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | 34 | */ |
32 | + object_property_add_link(obj, "canbus1", TYPE_CAN_BUS, | 35 | { .name = "OSDTRRX_EL1", .state = ARM_CP_STATE_BOTH, .cp = 14, |
33 | (Object **)&s->canbus[1], | 36 | .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 2, |
34 | object_property_allow_set_link, | 37 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { |
35 | 0); | 38 | .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 2, |
36 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | 39 | .access = PL1_RW, .accessfn = access_tdcc, |
37 | index XXXXXXX..XXXXXXX 100644 | 40 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
38 | --- a/tests/qtest/xlnx-can-test.c | 41 | + /* DBGDTRTX_EL0/DBGDTRRX_EL0 depend on direction */ |
39 | +++ b/tests/qtest/xlnx-can-test.c | 42 | + { .name = "DBGDTR_EL0", .state = ARM_CP_STATE_BOTH, .cp = 14, |
40 | @@ -XXX,XX +XXX,XX @@ static void test_can_bus(void) | 43 | + .opc0 = 2, .opc1 = 3, .crn = 0, .crm = 5, .opc2 = 0, |
41 | uint8_t can_timestamp = 1; | 44 | + .access = PL0_RW, .accessfn = access_tdcc, |
42 | 45 | + .type = ARM_CP_CONST, .resetvalue = 0 }, | |
43 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | 46 | /* |
44 | - " -object can-bus,id=canbus0" | 47 | * OSECCR_EL1 provides a mechanism for an operating system |
45 | - " -machine xlnx-zcu102.canbus0=canbus0" | 48 | * to access the contents of EDECCR. EDECCR is not implemented though, |
46 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
47 | + " -object can-bus,id=canbus" | ||
48 | + " -machine canbus0=canbus" | ||
49 | + " -machine canbus1=canbus" | ||
50 | ); | ||
51 | |||
52 | /* Configure the CAN0 and CAN1. */ | ||
53 | @@ -XXX,XX +XXX,XX @@ static void test_can_loopback(void) | ||
54 | uint32_t status = 0; | ||
55 | |||
56 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
57 | - " -object can-bus,id=canbus0" | ||
58 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
59 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
60 | + " -object can-bus,id=canbus" | ||
61 | + " -machine canbus0=canbus" | ||
62 | + " -machine canbus1=canbus" | ||
63 | ); | ||
64 | |||
65 | /* Configure the CAN0 in loopback mode. */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void test_can_filter(void) | ||
67 | uint8_t can_timestamp = 1; | ||
68 | |||
69 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
70 | - " -object can-bus,id=canbus0" | ||
71 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
72 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
73 | + " -object can-bus,id=canbus" | ||
74 | + " -machine canbus0=canbus" | ||
75 | + " -machine canbus1=canbus" | ||
76 | ); | ||
77 | |||
78 | /* Configure the CAN0 and CAN1. */ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void test_can_sleepmode(void) | ||
80 | uint8_t can_timestamp = 1; | ||
81 | |||
82 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
83 | - " -object can-bus,id=canbus0" | ||
84 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
85 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
86 | + " -object can-bus,id=canbus" | ||
87 | + " -machine canbus0=canbus" | ||
88 | + " -machine canbus1=canbus" | ||
89 | ); | ||
90 | |||
91 | /* Configure the CAN0. */ | ||
92 | @@ -XXX,XX +XXX,XX @@ static void test_can_snoopmode(void) | ||
93 | uint8_t can_timestamp = 1; | ||
94 | |||
95 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
96 | - " -object can-bus,id=canbus0" | ||
97 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
98 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
99 | + " -object can-bus,id=canbus" | ||
100 | + " -machine canbus0=canbus" | ||
101 | + " -machine canbus1=canbus" | ||
102 | ); | ||
103 | |||
104 | /* Configure the CAN0. */ | ||
105 | -- | 49 | -- |
106 | 2.20.1 | 50 | 2.34.1 |
107 | 51 | ||
108 | 52 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Fix potential overflow problem when calculating pwm_duty. | 3 | Bochs card is normal PCI Express card so it fits better in system with |
4 | 1. Ensure p->cmr and p->cnr to be from [0,65535], according to the | 4 | PCI Express bus. VGA is simple legacy PCI card. |
5 | hardware specification. | ||
6 | 2. Changed duty to uint32_t. However, since MAX_DUTY * (p->cmr+1) | ||
7 | can excceed UINT32_MAX, we convert them to uint64_t in computation | ||
8 | and converted them back to uint32_t. | ||
9 | (duty is guaranteed to be <= MAX_DUTY so it won't overflow.) | ||
10 | 5 | ||
11 | Fixes: CID 1442342 | 6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
12 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Leif Lindholm <quic_llindhol@quicinc.com> |
13 | Reviewed-by: Doug Evans <dje@google.com> | 8 | Message-id: 20230505120936.1097060-1-marcin.juszkiewicz@linaro.org |
14 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
15 | Message-id: 20210127011142.2122790-1-wuhaotsh@google.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 10 | --- |
19 | hw/misc/npcm7xx_pwm.c | 23 +++++++++++++++++++---- | 11 | hw/arm/sbsa-ref.c | 2 +- |
20 | tests/qtest/npcm7xx_pwm-test.c | 4 ++-- | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
21 | 2 files changed, 21 insertions(+), 6 deletions(-) | ||
22 | 13 | ||
23 | diff --git a/hw/misc/npcm7xx_pwm.c b/hw/misc/npcm7xx_pwm.c | 14 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
24 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/misc/npcm7xx_pwm.c | 16 | --- a/hw/arm/sbsa-ref.c |
26 | +++ b/hw/misc/npcm7xx_pwm.c | 17 | +++ b/hw/arm/sbsa-ref.c |
27 | @@ -XXX,XX +XXX,XX @@ REG32(NPCM7XX_PWM_PWDR3, 0x50); | 18 | @@ -XXX,XX +XXX,XX @@ static void create_pcie(SBSAMachineState *sms) |
28 | #define NPCM7XX_CH_INV BIT(2) | ||
29 | #define NPCM7XX_CH_MOD BIT(3) | ||
30 | |||
31 | +#define NPCM7XX_MAX_CMR 65535 | ||
32 | +#define NPCM7XX_MAX_CNR 65535 | ||
33 | + | ||
34 | /* Offset of each PWM channel's prescaler in the PPR register. */ | ||
35 | static const int npcm7xx_ppr_base[] = { 0, 0, 8, 8 }; | ||
36 | /* Offset of each PWM channel's clock selector in the CSR register. */ | ||
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_freq(NPCM7xxPWM *p) | ||
38 | |||
39 | static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
40 | { | ||
41 | - uint64_t duty; | ||
42 | + uint32_t duty; | ||
43 | |||
44 | if (p->running) { | ||
45 | if (p->cnr == 0) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
47 | } else if (p->cmr >= p->cnr) { | ||
48 | duty = NPCM7XX_PWM_MAX_DUTY; | ||
49 | } else { | ||
50 | - duty = NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
51 | + duty = (uint64_t)NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
52 | } | 19 | } |
53 | } else { | ||
54 | duty = 0; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
56 | case A_NPCM7XX_PWM_CNR2: | ||
57 | case A_NPCM7XX_PWM_CNR3: | ||
58 | p = &s->pwm[npcm7xx_cnr_index(offset)]; | ||
59 | - p->cnr = value; | ||
60 | + if (value > NPCM7XX_MAX_CNR) { | ||
61 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
62 | + "%s: invalid cnr value: %u", __func__, value); | ||
63 | + p->cnr = NPCM7XX_MAX_CNR; | ||
64 | + } else { | ||
65 | + p->cnr = value; | ||
66 | + } | ||
67 | npcm7xx_pwm_update_output(p); | ||
68 | break; | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
71 | case A_NPCM7XX_PWM_CMR2: | ||
72 | case A_NPCM7XX_PWM_CMR3: | ||
73 | p = &s->pwm[npcm7xx_cmr_index(offset)]; | ||
74 | - p->cmr = value; | ||
75 | + if (value > NPCM7XX_MAX_CMR) { | ||
76 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | + "%s: invalid cmr value: %u", __func__, value); | ||
78 | + p->cmr = NPCM7XX_MAX_CMR; | ||
79 | + } else { | ||
80 | + p->cmr = value; | ||
81 | + } | ||
82 | npcm7xx_pwm_update_output(p); | ||
83 | break; | ||
84 | |||
85 | diff --git a/tests/qtest/npcm7xx_pwm-test.c b/tests/qtest/npcm7xx_pwm-test.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/tests/qtest/npcm7xx_pwm-test.c | ||
88 | +++ b/tests/qtest/npcm7xx_pwm-test.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_freq(QTestState *qts, uint32_t ppr, uint32_t csr, | ||
90 | |||
91 | static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
92 | { | ||
93 | - uint64_t duty; | ||
94 | + uint32_t duty; | ||
95 | |||
96 | if (cnr == 0) { | ||
97 | /* PWM is stopped. */ | ||
98 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
99 | } else if (cmr >= cnr) { | ||
100 | duty = MAX_DUTY; | ||
101 | } else { | ||
102 | - duty = MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
103 | + duty = (uint64_t)MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
104 | } | 20 | } |
105 | 21 | ||
106 | if (inverted) { | 22 | - pci_create_simple(pci->bus, -1, "VGA"); |
23 | + pci_create_simple(pci->bus, -1, "bochs-display"); | ||
24 | |||
25 | create_smmu(sms, pci->bus); | ||
26 | } | ||
107 | -- | 27 | -- |
108 | 2.20.1 | 28 | 2.34.1 |
109 | |||
110 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | No functional change. Just refactor code to better | 3 | Split out all of the decode stuff from aarch64_tr_translate_insn. |
4 | support secure and normal world gpios. | 4 | Call it disas_a64_legacy to indicate it will be replaced. |
5 | 5 | ||
6 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20230512144106.3608981-2-peter.maydell@linaro.org | ||
10 | [PMM: Rebased] | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | hw/arm/virt.c | 57 ++++++++++++++++++++++++++++++++------------------- | 14 | target/arm/tcg/translate-a64.c | 82 ++++++++++++++++++---------------- |
11 | 1 file changed, 36 insertions(+), 21 deletions(-) | 15 | 1 file changed, 44 insertions(+), 38 deletions(-) |
12 | 16 | ||
13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 17 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/virt.c | 19 | --- a/target/arm/tcg/translate-a64.c |
16 | +++ b/hw/arm/virt.c | 20 | +++ b/target/arm/tcg/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ static void virt_powerdown_req(Notifier *n, void *opaque) | 21 | @@ -XXX,XX +XXX,XX @@ static bool btype_destination_ok(uint32_t insn, bool bt, int btype) |
18 | } | 22 | return false; |
19 | } | 23 | } |
20 | 24 | ||
21 | -static void create_gpio(const VirtMachineState *vms) | 25 | +/* C3.1 A64 instruction index by encoding */ |
22 | +static void create_gpio_keys(const VirtMachineState *vms, | 26 | +static void disas_a64_legacy(DisasContext *s, uint32_t insn) |
23 | + DeviceState *pl061_dev, | ||
24 | + uint32_t phandle) | ||
25 | +{ | 27 | +{ |
26 | + gpio_key_dev = sysbus_create_simple("gpio-key", -1, | 28 | + switch (extract32(insn, 25, 4)) { |
27 | + qdev_get_gpio_in(pl061_dev, 3)); | 29 | + case 0x0: |
28 | + | 30 | + if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { |
29 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | 31 | + unallocated_encoding(s); |
30 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | 32 | + } |
31 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | 33 | + break; |
32 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | 34 | + case 0x1: case 0x3: /* UNALLOCATED */ |
33 | + | 35 | + unallocated_encoding(s); |
34 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | 36 | + break; |
35 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | 37 | + case 0x2: |
36 | + "label", "GPIO Key Poweroff"); | 38 | + if (!disas_sve(s, insn)) { |
37 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | 39 | + unallocated_encoding(s); |
38 | + KEY_POWER); | 40 | + } |
39 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | 41 | + break; |
40 | + "gpios", phandle, 3, 0); | 42 | + case 0x8: case 0x9: /* Data processing - immediate */ |
43 | + disas_data_proc_imm(s, insn); | ||
44 | + break; | ||
45 | + case 0xa: case 0xb: /* Branch, exception generation and system insns */ | ||
46 | + disas_b_exc_sys(s, insn); | ||
47 | + break; | ||
48 | + case 0x4: | ||
49 | + case 0x6: | ||
50 | + case 0xc: | ||
51 | + case 0xe: /* Loads and stores */ | ||
52 | + disas_ldst(s, insn); | ||
53 | + break; | ||
54 | + case 0x5: | ||
55 | + case 0xd: /* Data processing - register */ | ||
56 | + disas_data_proc_reg(s, insn); | ||
57 | + break; | ||
58 | + case 0x7: | ||
59 | + case 0xf: /* Data processing - SIMD and floating point */ | ||
60 | + disas_data_proc_simd_fp(s, insn); | ||
61 | + break; | ||
62 | + default: | ||
63 | + assert(FALSE); /* all 15 cases should be handled above */ | ||
64 | + break; | ||
65 | + } | ||
41 | +} | 66 | +} |
42 | + | 67 | + |
43 | +static void create_gpio_devices(const VirtMachineState *vms, int gpio, | 68 | static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
44 | + MemoryRegion *mem) | 69 | CPUState *cpu) |
45 | { | 70 | { |
46 | char *nodename; | 71 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
47 | DeviceState *pl061_dev; | 72 | disas_sme_fa64(s, insn); |
48 | - hwaddr base = vms->memmap[VIRT_GPIO].base; | ||
49 | - hwaddr size = vms->memmap[VIRT_GPIO].size; | ||
50 | - int irq = vms->irqmap[VIRT_GPIO]; | ||
51 | + hwaddr base = vms->memmap[gpio].base; | ||
52 | + hwaddr size = vms->memmap[gpio].size; | ||
53 | + int irq = vms->irqmap[gpio]; | ||
54 | const char compat[] = "arm,pl061\0arm,primecell"; | ||
55 | + SysBusDevice *s; | ||
56 | |||
57 | - pl061_dev = sysbus_create_simple("pl061", base, | ||
58 | - qdev_get_gpio_in(vms->gic, irq)); | ||
59 | + pl061_dev = qdev_new("pl061"); | ||
60 | + s = SYS_BUS_DEVICE(pl061_dev); | ||
61 | + sysbus_realize_and_unref(s, &error_fatal); | ||
62 | + memory_region_add_subregion(mem, base, sysbus_mmio_get_region(s, 0)); | ||
63 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(vms->gic, irq)); | ||
64 | |||
65 | uint32_t phandle = qemu_fdt_alloc_phandle(vms->fdt); | ||
66 | nodename = g_strdup_printf("/pl061@%" PRIx64, base); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void create_gpio(const VirtMachineState *vms) | ||
68 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | ||
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | ||
70 | |||
71 | - gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
72 | - qdev_get_gpio_in(pl061_dev, 3)); | ||
73 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
74 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
75 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
76 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
77 | - | ||
78 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
79 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
80 | - "label", "GPIO Key Poweroff"); | ||
81 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
82 | - KEY_POWER); | ||
83 | - qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
84 | - "gpios", phandle, 3, 0); | ||
85 | g_free(nodename); | ||
86 | + | ||
87 | + /* Child gpio devices */ | ||
88 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
89 | } | ||
90 | |||
91 | static void create_virtio_devices(const VirtMachineState *vms) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
93 | if (has_ged && aarch64 && firmware_loaded && virt_is_acpi_enabled(vms)) { | ||
94 | vms->acpi_dev = create_acpi_ged(vms); | ||
95 | } else { | ||
96 | - create_gpio(vms); | ||
97 | + create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
98 | } | 73 | } |
99 | 74 | ||
100 | /* connect powerdown request */ | 75 | - switch (extract32(insn, 25, 4)) { |
76 | - case 0x0: | ||
77 | - if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { | ||
78 | - unallocated_encoding(s); | ||
79 | - } | ||
80 | - break; | ||
81 | - case 0x1: case 0x3: /* UNALLOCATED */ | ||
82 | - unallocated_encoding(s); | ||
83 | - break; | ||
84 | - case 0x2: | ||
85 | - if (!disas_sve(s, insn)) { | ||
86 | - unallocated_encoding(s); | ||
87 | - } | ||
88 | - break; | ||
89 | - case 0x8: case 0x9: /* Data processing - immediate */ | ||
90 | - disas_data_proc_imm(s, insn); | ||
91 | - break; | ||
92 | - case 0xa: case 0xb: /* Branch, exception generation and system insns */ | ||
93 | - disas_b_exc_sys(s, insn); | ||
94 | - break; | ||
95 | - case 0x4: | ||
96 | - case 0x6: | ||
97 | - case 0xc: | ||
98 | - case 0xe: /* Loads and stores */ | ||
99 | - disas_ldst(s, insn); | ||
100 | - break; | ||
101 | - case 0x5: | ||
102 | - case 0xd: /* Data processing - register */ | ||
103 | - disas_data_proc_reg(s, insn); | ||
104 | - break; | ||
105 | - case 0x7: | ||
106 | - case 0xf: /* Data processing - SIMD and floating point */ | ||
107 | - disas_data_proc_simd_fp(s, insn); | ||
108 | - break; | ||
109 | - default: | ||
110 | - assert(FALSE); /* all 15 cases should be handled above */ | ||
111 | - break; | ||
112 | - } | ||
113 | + disas_a64_legacy(s, insn); | ||
114 | |||
115 | /* | ||
116 | * After execution of most insns, btype is reset to 0. | ||
101 | -- | 117 | -- |
102 | 2.20.1 | 118 | 2.34.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK watchdog, since we're about to do some | 1 | The A64 translator uses a hand-written decoder for everything except |
---|---|---|---|
2 | refactoring of how it is clocked. | 2 | SVE or SME. It's fairly well structured, but it's becoming obvious |
3 | that it's still more painful to add instructions to than the A32 | ||
4 | translator, because putting a new instruction into the right place in | ||
5 | a hand-written decoder is much harder than adding new instruction | ||
6 | patterns to a decodetree file. | ||
7 | |||
8 | As the first step in conversion to decodetree, create the skeleton of | ||
9 | the decodetree decoder; where it does not handle instructions we will | ||
10 | fall back to the legacy decoder (which will be for everything at the | ||
11 | moment, since there are no patterns in a64.decode). | ||
3 | 12 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 15 | Message-id: 20230512144106.3608981-3-peter.maydell@linaro.org |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-5-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-5-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | 16 | --- |
12 | tests/qtest/cmsdk-apb-watchdog-test.c | 79 +++++++++++++++++++++++++++ | 17 | target/arm/tcg/a64.decode | 20 ++++++++++++++++++++ |
13 | MAINTAINERS | 1 + | 18 | target/arm/tcg/translate-a64.c | 18 +++++++++++------- |
14 | tests/qtest/meson.build | 1 + | 19 | target/arm/tcg/meson.build | 1 + |
15 | 3 files changed, 81 insertions(+) | 20 | 3 files changed, 32 insertions(+), 7 deletions(-) |
16 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | 21 | create mode 100644 target/arm/tcg/a64.decode |
17 | 22 | ||
18 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | 23 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
19 | new file mode 100644 | 24 | new file mode 100644 |
20 | index XXXXXXX..XXXXXXX | 25 | index XXXXXXX..XXXXXXX |
21 | --- /dev/null | 26 | --- /dev/null |
22 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | 27 | +++ b/target/arm/tcg/a64.decode |
23 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ |
29 | +# AArch64 A64 allowed instruction decoding | ||
30 | +# | ||
31 | +# Copyright (c) 2023 Linaro, Ltd | ||
32 | +# | ||
33 | +# This library is free software; you can redistribute it and/or | ||
34 | +# modify it under the terms of the GNU Lesser General Public | ||
35 | +# License as published by the Free Software Foundation; either | ||
36 | +# version 2.1 of the License, or (at your option) any later version. | ||
37 | +# | ||
38 | +# This library is distributed in the hope that it will be useful, | ||
39 | +# but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
40 | +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
41 | +# Lesser General Public License for more details. | ||
42 | +# | ||
43 | +# You should have received a copy of the GNU Lesser General Public | ||
44 | +# License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
45 | + | ||
46 | +# | ||
47 | +# This file is processed by scripts/decodetree.py | ||
48 | +# | ||
49 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/tcg/translate-a64.c | ||
52 | +++ b/target/arm/tcg/translate-a64.c | ||
53 | @@ -XXX,XX +XXX,XX @@ enum a64_shift_type { | ||
54 | A64_SHIFT_TYPE_ROR = 3 | ||
55 | }; | ||
56 | |||
24 | +/* | 57 | +/* |
25 | + * QTest testcase for the CMSDK APB watchdog device | 58 | + * Include the generated decoders. |
26 | + * | ||
27 | + * Copyright (c) 2021 Linaro Limited | ||
28 | + * | ||
29 | + * This program is free software; you can redistribute it and/or modify it | ||
30 | + * under the terms of the GNU General Public License as published by the | ||
31 | + * Free Software Foundation; either version 2 of the License, or | ||
32 | + * (at your option) any later version. | ||
33 | + * | ||
34 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
35 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
36 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
37 | + * for more details. | ||
38 | + */ | 59 | + */ |
39 | + | 60 | + |
40 | +#include "qemu/osdep.h" | 61 | +#include "decode-sme-fa64.c.inc" |
41 | +#include "libqtest-single.h" | 62 | +#include "decode-a64.c.inc" |
42 | + | 63 | + |
43 | +/* | 64 | /* Table based decoder typedefs - used when the relevant bits for decode |
44 | + * lm3s811evb watchdog; at board startup this runs at 200MHz / 16 == 12.5MHz, | 65 | * are too awkwardly scattered across the instruction (eg SIMD). |
45 | + * which is 80ns per tick. | 66 | */ |
46 | + */ | 67 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_simd_fp(DisasContext *s, uint32_t insn) |
47 | +#define WDOG_BASE 0x40000000 | 68 | } |
69 | } | ||
70 | |||
71 | -/* | ||
72 | - * Include the generated SME FA64 decoder. | ||
73 | - */ | ||
74 | - | ||
75 | -#include "decode-sme-fa64.c.inc" | ||
76 | - | ||
77 | static bool trans_OK(DisasContext *s, arg_OK *a) | ||
78 | { | ||
79 | return true; | ||
80 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
81 | disas_sme_fa64(s, insn); | ||
82 | } | ||
83 | |||
84 | - disas_a64_legacy(s, insn); | ||
48 | + | 85 | + |
49 | +#define WDOGLOAD 0 | 86 | + if (!disas_a64(s, insn)) { |
50 | +#define WDOGVALUE 4 | 87 | + disas_a64_legacy(s, insn); |
51 | +#define WDOGCONTROL 8 | 88 | + } |
52 | +#define WDOGINTCLR 0xc | 89 | |
53 | +#define WDOGRIS 0x10 | 90 | /* |
54 | +#define WDOGMIS 0x14 | 91 | * After execution of most insns, btype is reset to 0. |
55 | +#define WDOGLOCK 0xc00 | 92 | diff --git a/target/arm/tcg/meson.build b/target/arm/tcg/meson.build |
56 | + | ||
57 | +static void test_watchdog(void) | ||
58 | +{ | ||
59 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
60 | + | ||
61 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
62 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
63 | + | ||
64 | + /* Step to just past the 500th tick */ | ||
65 | + clock_step(500 * 80 + 1); | ||
66 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
67 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
68 | + | ||
69 | + /* Just past the 1000th tick: timer should have fired */ | ||
70 | + clock_step(500 * 80); | ||
71 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
73 | + | ||
74 | + /* VALUE reloads at following tick */ | ||
75 | + clock_step(80); | ||
76 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
77 | + | ||
78 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
79 | + clock_step(500 * 80); | ||
80 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
81 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
82 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
84 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
85 | +} | ||
86 | + | ||
87 | +int main(int argc, char **argv) | ||
88 | +{ | ||
89 | + int r; | ||
90 | + | ||
91 | + g_test_init(&argc, &argv, NULL); | ||
92 | + | ||
93 | + qtest_start("-machine lm3s811evb"); | ||
94 | + | ||
95 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | ||
96 | + | ||
97 | + r = g_test_run(); | ||
98 | + | ||
99 | + qtest_end(); | ||
100 | + | ||
101 | + return r; | ||
102 | +} | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | 93 | index XXXXXXX..XXXXXXX 100644 |
105 | --- a/MAINTAINERS | 94 | --- a/target/arm/tcg/meson.build |
106 | +++ b/MAINTAINERS | 95 | +++ b/target/arm/tcg/meson.build |
107 | @@ -XXX,XX +XXX,XX @@ F: hw/char/cmsdk-apb-uart.c | 96 | @@ -XXX,XX +XXX,XX @@ gen = [ |
108 | F: include/hw/char/cmsdk-apb-uart.h | 97 | decodetree.process('a32-uncond.decode', extra_args: '--static-decode=disas_a32_uncond'), |
109 | F: hw/watchdog/cmsdk-apb-watchdog.c | 98 | decodetree.process('t32.decode', extra_args: '--static-decode=disas_t32'), |
110 | F: include/hw/watchdog/cmsdk-apb-watchdog.h | 99 | decodetree.process('t16.decode', extra_args: ['-w', '16', '--static-decode=disas_t16']), |
111 | +F: tests/qtest/cmsdk-apb-watchdog-test.c | 100 | + decodetree.process('a64.decode', extra_args: ['--static-decode=disas_a64']), |
112 | F: hw/misc/tz-ppc.c | 101 | ] |
113 | F: include/hw/misc/tz-ppc.h | 102 | |
114 | F: hw/misc/tz-mpc.c | 103 | arm_ss.add(gen) |
115 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/tests/qtest/meson.build | ||
118 | +++ b/tests/qtest/meson.build | ||
119 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
120 | 'npcm7xx_watchdog_timer-test'] | ||
121 | qtests_arm = \ | ||
122 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
123 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | ||
124 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
125 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
126 | ['arm-cpu-features', | ||
127 | -- | 104 | -- |
128 | 2.20.1 | 105 | 2.34.1 |
129 | |||
130 | diff view generated by jsdifflib |
1 | Now that the watchdog device uses its Clock input rather than being | 1 | The SVE and SME decode is already done by decodetree. Pull the calls |
---|---|---|---|
2 | passed the value of system_clock_scale at creation time, we can | 2 | to these decoders out of the legacy decoder. This doesn't change |
3 | remove the hack where we reset the STELLARIS_SYS at board creation | 3 | behaviour because all the patterns in sve.decode and sme.decode |
4 | time to force it to set system_clock_scale. Instead it will be reset | 4 | already require the bits that the legacy decoder is decoding to have |
5 | at the usual point in startup and will inform the watchdog of the | 5 | the correct values. |
6 | clock frequency at that point. | ||
7 | 6 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20230512144106.3608981-4-peter.maydell@linaro.org |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 20210128114145.20536-26-peter.maydell@linaro.org | ||
13 | Message-id: 20210121190622.22000-26-peter.maydell@linaro.org | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | --- | 10 | --- |
16 | hw/arm/stellaris.c | 10 ---------- | 11 | target/arm/tcg/translate-a64.c | 20 ++++---------------- |
17 | 1 file changed, 10 deletions(-) | 12 | 1 file changed, 4 insertions(+), 16 deletions(-) |
18 | 13 | ||
19 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 14 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
20 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/stellaris.c | 16 | --- a/target/arm/tcg/translate-a64.c |
22 | +++ b/hw/arm/stellaris.c | 17 | +++ b/target/arm/tcg/translate-a64.c |
23 | @@ -XXX,XX +XXX,XX @@ static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | 18 | @@ -XXX,XX +XXX,XX @@ static bool btype_destination_ok(uint32_t insn, bool bt, int btype) |
24 | sysbus_mmio_map(sbd, 0, base); | 19 | static void disas_a64_legacy(DisasContext *s, uint32_t insn) |
25 | sysbus_connect_irq(sbd, 0, irq); | 20 | { |
26 | 21 | switch (extract32(insn, 25, 4)) { | |
27 | - /* | 22 | - case 0x0: |
28 | - * Normally we should not be resetting devices like this during | 23 | - if (!extract32(insn, 31, 1) || !disas_sme(s, insn)) { |
29 | - * board creation. For the moment we need to do so, because | 24 | - unallocated_encoding(s); |
30 | - * system_clock_scale will only get set when the STELLARIS_SYS | 25 | - } |
31 | - * device is reset, and we need its initial value to pass to | 26 | - break; |
32 | - * the watchdog device. This hack can be removed once the | 27 | - case 0x1: case 0x3: /* UNALLOCATED */ |
33 | - * watchdog has been converted to use a Clock input instead. | 28 | - unallocated_encoding(s); |
34 | - */ | 29 | - break; |
35 | - device_cold_reset(dev); | 30 | - case 0x2: |
31 | - if (!disas_sve(s, insn)) { | ||
32 | - unallocated_encoding(s); | ||
33 | - } | ||
34 | - break; | ||
35 | case 0x8: case 0x9: /* Data processing - immediate */ | ||
36 | disas_data_proc_imm(s, insn); | ||
37 | break; | ||
38 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_legacy(DisasContext *s, uint32_t insn) | ||
39 | disas_data_proc_simd_fp(s, insn); | ||
40 | break; | ||
41 | default: | ||
42 | - assert(FALSE); /* all 15 cases should be handled above */ | ||
43 | + unallocated_encoding(s); | ||
44 | break; | ||
45 | } | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
48 | disas_sme_fa64(s, insn); | ||
49 | } | ||
50 | |||
36 | - | 51 | - |
37 | return dev; | 52 | - if (!disas_a64(s, insn)) { |
38 | } | 53 | + if (!disas_a64(s, insn) && |
54 | + !disas_sme(s, insn) && | ||
55 | + !disas_sve(s, insn)) { | ||
56 | disas_a64_legacy(s, insn); | ||
57 | } | ||
39 | 58 | ||
40 | -- | 59 | -- |
41 | 2.20.1 | 60 | 2.34.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Build without error on hosts without a working system(). If system() | 3 | Convert the ADR and ADRP instructions. |
4 | is called, return -1 with ENOSYS. | ||
5 | 4 | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210126012457.39046-6-j@getutm.app | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20230512144106.3608981-5-peter.maydell@linaro.org | ||
9 | [PMM: Rebased] | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | meson.build | 1 + | 13 | target/arm/tcg/a64.decode | 13 ++++++++++++ |
12 | include/qemu/osdep.h | 12 ++++++++++++ | 14 | target/arm/tcg/translate-a64.c | 38 +++++++++++++--------------------- |
13 | 2 files changed, 13 insertions(+) | 15 | 2 files changed, 27 insertions(+), 24 deletions(-) |
14 | 16 | ||
15 | diff --git a/meson.build b/meson.build | 17 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/meson.build | 19 | --- a/target/arm/tcg/a64.decode |
18 | +++ b/meson.build | 20 | +++ b/target/arm/tcg/a64.decode |
19 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_DRM_H', cc.has_header('libdrm/drm.h')) | 21 | @@ -XXX,XX +XXX,XX @@ |
20 | config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | 22 | # |
21 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | 23 | # This file is processed by scripts/decodetree.py |
22 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | 24 | # |
23 | +config_host_data.set('HAVE_SYSTEM_FUNCTION', cc.has_function('system', prefix: '#include <stdlib.h>')) | 25 | + |
24 | 26 | +&ri rd imm | |
25 | config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | 27 | + |
26 | 28 | + | |
27 | diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h | 29 | +### Data Processing - Immediate |
30 | + | ||
31 | +# PC-rel addressing | ||
32 | + | ||
33 | +%imm_pcrel 5:s19 29:2 | ||
34 | +@pcrel . .. ..... ................... rd:5 &ri imm=%imm_pcrel | ||
35 | + | ||
36 | +ADR 0 .. 10000 ................... ..... @pcrel | ||
37 | +ADRP 1 .. 10000 ................... ..... @pcrel | ||
38 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/include/qemu/osdep.h | 40 | --- a/target/arm/tcg/translate-a64.c |
30 | +++ b/include/qemu/osdep.h | 41 | +++ b/target/arm/tcg/translate-a64.c |
31 | @@ -XXX,XX +XXX,XX @@ static inline void qemu_thread_jit_write(void) {} | 42 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) |
32 | static inline void qemu_thread_jit_execute(void) {} | 43 | } |
33 | #endif | 44 | } |
34 | 45 | ||
35 | +/** | 46 | -/* PC-rel. addressing |
36 | + * Platforms which do not support system() return ENOSYS | 47 | - * 31 30 29 28 24 23 5 4 0 |
37 | + */ | 48 | - * +----+-------+-----------+-------------------+------+ |
38 | +#ifndef HAVE_SYSTEM_FUNCTION | 49 | - * | op | immlo | 1 0 0 0 0 | immhi | Rd | |
39 | +#define system platform_does_not_support_system | 50 | - * +----+-------+-----------+-------------------+------+ |
40 | +static inline int platform_does_not_support_system(const char *command) | 51 | +/* |
52 | + * PC-rel. addressing | ||
53 | */ | ||
54 | -static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) | ||
55 | + | ||
56 | +static bool trans_ADR(DisasContext *s, arg_ri *a) | ||
57 | { | ||
58 | - unsigned int page, rd; | ||
59 | - int64_t offset; | ||
60 | + gen_pc_plus_diff(s, cpu_reg(s, a->rd), a->imm); | ||
61 | + return true; | ||
62 | +} | ||
63 | |||
64 | - page = extract32(insn, 31, 1); | ||
65 | - /* SignExtend(immhi:immlo) -> offset */ | ||
66 | - offset = sextract64(insn, 5, 19); | ||
67 | - offset = offset << 2 | extract32(insn, 29, 2); | ||
68 | - rd = extract32(insn, 0, 5); | ||
69 | +static bool trans_ADRP(DisasContext *s, arg_ri *a) | ||
41 | +{ | 70 | +{ |
42 | + errno = ENOSYS; | 71 | + int64_t offset = (int64_t)a->imm << 12; |
43 | + return -1; | 72 | |
44 | +} | 73 | - if (page) { |
45 | +#endif /* !HAVE_SYSTEM_FUNCTION */ | 74 | - /* ADRP (page based) */ |
46 | + | 75 | - offset <<= 12; |
47 | #endif | 76 | - /* The page offset is ok for CF_PCREL. */ |
77 | - offset -= s->pc_curr & 0xfff; | ||
78 | - } | ||
79 | - | ||
80 | - gen_pc_plus_diff(s, cpu_reg(s, rd), offset); | ||
81 | + /* The page offset is ok for CF_PCREL. */ | ||
82 | + offset -= s->pc_curr & 0xfff; | ||
83 | + gen_pc_plus_diff(s, cpu_reg(s, a->rd), offset); | ||
84 | + return true; | ||
85 | } | ||
86 | |||
87 | /* | ||
88 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
89 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
90 | { | ||
91 | switch (extract32(insn, 23, 6)) { | ||
92 | - case 0x20: case 0x21: /* PC-rel. addressing */ | ||
93 | - disas_pc_rel_adr(s, insn); | ||
94 | - break; | ||
95 | case 0x22: /* Add/subtract (immediate) */ | ||
96 | disas_add_sub_imm(s, insn); | ||
97 | break; | ||
48 | -- | 98 | -- |
49 | 2.20.1 | 99 | 2.34.1 |
50 | |||
51 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | To ease the PCI device addition in next patches, split the code as follows: | 3 | Split out specific 32-bit and 64-bit functions. |
4 | - generic code (read/write/setup) is being kept in pvpanic.c | 4 | These carry the same signature as tcg_gen_add_i64, |
5 | - ISA dependent code moved to pvpanic-isa.c | 5 | and so will be easier to pass as callbacks. |
6 | 6 | ||
7 | Also, rename: | 7 | Retain gen_add_CC and gen_sub_CC during conversion. |
8 | - ISA_PVPANIC_DEVICE -> PVPANIC_ISA_DEVICE. | ||
9 | - TYPE_PVPANIC -> TYPE_PVPANIC_ISA. | ||
10 | - MemoryRegion io -> mr. | ||
11 | - pvpanic_ioport_* in pvpanic_*. | ||
12 | 8 | ||
13 | Update the build system with the new files and config structure. | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
14 | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | |
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Message-id: 20230512144106.3608981-6-peter.maydell@linaro.org | ||
13 | [PMM: rebased] | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 16 | --- |
19 | include/hw/misc/pvpanic.h | 23 +++++++++- | 17 | target/arm/tcg/translate-a64.c | 149 +++++++++++++++++++-------------- |
20 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++++++++++++++++++++++++ | 18 | 1 file changed, 84 insertions(+), 65 deletions(-) |
21 | hw/misc/pvpanic.c | 85 +++-------------------------------- | ||
22 | hw/i386/Kconfig | 2 +- | ||
23 | hw/misc/Kconfig | 6 ++- | ||
24 | hw/misc/meson.build | 3 +- | ||
25 | tests/qtest/meson.build | 2 +- | ||
26 | 7 files changed, 130 insertions(+), 85 deletions(-) | ||
27 | create mode 100644 hw/misc/pvpanic-isa.c | ||
28 | 19 | ||
29 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 20 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
30 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/misc/pvpanic.h | 22 | --- a/target/arm/tcg/translate-a64.c |
32 | +++ b/include/hw/misc/pvpanic.h | 23 | +++ b/target/arm/tcg/translate-a64.c |
33 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ static inline void gen_logic_CC(int sf, TCGv_i64 result) |
34 | 25 | } | |
35 | #include "qom/object.h" | 26 | |
36 | 27 | /* dest = T0 + T1; compute C, N, V and Z flags */ | |
37 | -#define TYPE_PVPANIC "pvpanic" | 28 | +static void gen_add64_CC(TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) |
38 | +#define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | 29 | +{ |
39 | 30 | + TCGv_i64 result, flag, tmp; | |
40 | #define PVPANIC_IOPORT_PROP "ioport" | 31 | + result = tcg_temp_new_i64(); |
41 | 32 | + flag = tcg_temp_new_i64(); | |
42 | +/* The bit of supported pv event, TODO: include uapi header and remove this */ | 33 | + tmp = tcg_temp_new_i64(); |
43 | +#define PVPANIC_F_PANICKED 0 | ||
44 | +#define PVPANIC_F_CRASHLOADED 1 | ||
45 | + | 34 | + |
46 | +/* The pv event value */ | 35 | + tcg_gen_movi_i64(tmp, 0); |
47 | +#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | 36 | + tcg_gen_add2_i64(result, flag, t0, tmp, t1, tmp); |
48 | +#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | ||
49 | + | 37 | + |
50 | +/* | 38 | + tcg_gen_extrl_i64_i32(cpu_CF, flag); |
51 | + * PVPanicState for any device type | ||
52 | + */ | ||
53 | +typedef struct PVPanicState PVPanicState; | ||
54 | +struct PVPanicState { | ||
55 | + MemoryRegion mr; | ||
56 | + uint8_t events; | ||
57 | +}; | ||
58 | + | 39 | + |
59 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size); | 40 | + gen_set_NZ64(result); |
60 | + | 41 | + |
61 | static inline uint16_t pvpanic_port(void) | 42 | + tcg_gen_xor_i64(flag, result, t0); |
62 | { | 43 | + tcg_gen_xor_i64(tmp, t0, t1); |
63 | - Object *o = object_resolve_path_type("", TYPE_PVPANIC, NULL); | 44 | + tcg_gen_andc_i64(flag, flag, tmp); |
64 | + Object *o = object_resolve_path_type("", TYPE_PVPANIC_ISA_DEVICE, NULL); | 45 | + tcg_gen_extrh_i64_i32(cpu_VF, flag); |
65 | if (!o) { | ||
66 | return 0; | ||
67 | } | ||
68 | diff --git a/hw/misc/pvpanic-isa.c b/hw/misc/pvpanic-isa.c | ||
69 | new file mode 100644 | ||
70 | index XXXXXXX..XXXXXXX | ||
71 | --- /dev/null | ||
72 | +++ b/hw/misc/pvpanic-isa.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | +/* | ||
75 | + * QEMU simulated pvpanic device. | ||
76 | + * | ||
77 | + * Copyright Fujitsu, Corp. 2013 | ||
78 | + * | ||
79 | + * Authors: | ||
80 | + * Wen Congyang <wency@cn.fujitsu.com> | ||
81 | + * Hu Tao <hutao@cn.fujitsu.com> | ||
82 | + * | ||
83 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
84 | + * See the COPYING file in the top-level directory. | ||
85 | + * | ||
86 | + */ | ||
87 | + | 46 | + |
88 | +#include "qemu/osdep.h" | 47 | + tcg_gen_mov_i64(dest, result); |
89 | +#include "qemu/log.h" | ||
90 | +#include "qemu/module.h" | ||
91 | +#include "sysemu/runstate.h" | ||
92 | + | ||
93 | +#include "hw/nvram/fw_cfg.h" | ||
94 | +#include "hw/qdev-properties.h" | ||
95 | +#include "hw/misc/pvpanic.h" | ||
96 | +#include "qom/object.h" | ||
97 | +#include "hw/isa/isa.h" | ||
98 | + | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicISAState, PVPANIC_ISA_DEVICE) | ||
100 | + | ||
101 | +/* | ||
102 | + * PVPanicISAState for ISA device and | ||
103 | + * use ioport. | ||
104 | + */ | ||
105 | +struct PVPanicISAState { | ||
106 | + ISADevice parent_obj; | ||
107 | + | ||
108 | + uint16_t ioport; | ||
109 | + PVPanicState pvpanic; | ||
110 | +}; | ||
111 | + | ||
112 | +static void pvpanic_isa_initfn(Object *obj) | ||
113 | +{ | ||
114 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(obj); | ||
115 | + | ||
116 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 1); | ||
117 | +} | 48 | +} |
118 | + | 49 | + |
119 | +static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | 50 | +static void gen_add32_CC(TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) |
120 | +{ | 51 | +{ |
121 | + ISADevice *d = ISA_DEVICE(dev); | 52 | + TCGv_i32 t0_32 = tcg_temp_new_i32(); |
122 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(dev); | 53 | + TCGv_i32 t1_32 = tcg_temp_new_i32(); |
123 | + PVPanicState *ps = &s->pvpanic; | 54 | + TCGv_i32 tmp = tcg_temp_new_i32(); |
124 | + FWCfgState *fw_cfg = fw_cfg_find(); | ||
125 | + uint16_t *pvpanic_port; | ||
126 | + | 55 | + |
127 | + if (!fw_cfg) { | 56 | + tcg_gen_movi_i32(tmp, 0); |
128 | + return; | 57 | + tcg_gen_extrl_i64_i32(t0_32, t0); |
129 | + } | 58 | + tcg_gen_extrl_i64_i32(t1_32, t1); |
130 | + | 59 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, t1_32, tmp); |
131 | + pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | 60 | + tcg_gen_mov_i32(cpu_ZF, cpu_NF); |
132 | + *pvpanic_port = cpu_to_le16(s->ioport); | 61 | + tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); |
133 | + fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | 62 | + tcg_gen_xor_i32(tmp, t0_32, t1_32); |
134 | + sizeof(*pvpanic_port)); | 63 | + tcg_gen_andc_i32(cpu_VF, cpu_VF, tmp); |
135 | + | 64 | + tcg_gen_extu_i32_i64(dest, cpu_NF); |
136 | + isa_register_ioport(d, &ps->mr, s->ioport); | ||
137 | +} | 65 | +} |
138 | + | 66 | + |
139 | +static Property pvpanic_isa_properties[] = { | 67 | static void gen_add_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) |
140 | + DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicISAState, ioport, 0x505), | 68 | { |
141 | + DEFINE_PROP_UINT8("events", PVPanicISAState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | 69 | if (sf) { |
142 | + DEFINE_PROP_END_OF_LIST(), | 70 | - TCGv_i64 result, flag, tmp; |
143 | +}; | 71 | - result = tcg_temp_new_i64(); |
72 | - flag = tcg_temp_new_i64(); | ||
73 | - tmp = tcg_temp_new_i64(); | ||
74 | - | ||
75 | - tcg_gen_movi_i64(tmp, 0); | ||
76 | - tcg_gen_add2_i64(result, flag, t0, tmp, t1, tmp); | ||
77 | - | ||
78 | - tcg_gen_extrl_i64_i32(cpu_CF, flag); | ||
79 | - | ||
80 | - gen_set_NZ64(result); | ||
81 | - | ||
82 | - tcg_gen_xor_i64(flag, result, t0); | ||
83 | - tcg_gen_xor_i64(tmp, t0, t1); | ||
84 | - tcg_gen_andc_i64(flag, flag, tmp); | ||
85 | - tcg_gen_extrh_i64_i32(cpu_VF, flag); | ||
86 | - | ||
87 | - tcg_gen_mov_i64(dest, result); | ||
88 | + gen_add64_CC(dest, t0, t1); | ||
89 | } else { | ||
90 | - /* 32 bit arithmetic */ | ||
91 | - TCGv_i32 t0_32 = tcg_temp_new_i32(); | ||
92 | - TCGv_i32 t1_32 = tcg_temp_new_i32(); | ||
93 | - TCGv_i32 tmp = tcg_temp_new_i32(); | ||
94 | - | ||
95 | - tcg_gen_movi_i32(tmp, 0); | ||
96 | - tcg_gen_extrl_i64_i32(t0_32, t0); | ||
97 | - tcg_gen_extrl_i64_i32(t1_32, t1); | ||
98 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, t1_32, tmp); | ||
99 | - tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
100 | - tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
101 | - tcg_gen_xor_i32(tmp, t0_32, t1_32); | ||
102 | - tcg_gen_andc_i32(cpu_VF, cpu_VF, tmp); | ||
103 | - tcg_gen_extu_i32_i64(dest, cpu_NF); | ||
104 | + gen_add32_CC(dest, t0, t1); | ||
105 | } | ||
106 | } | ||
107 | |||
108 | /* dest = T0 - T1; compute C, N, V and Z flags */ | ||
109 | +static void gen_sub64_CC(TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
110 | +{ | ||
111 | + /* 64 bit arithmetic */ | ||
112 | + TCGv_i64 result, flag, tmp; | ||
144 | + | 113 | + |
145 | +static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | 114 | + result = tcg_temp_new_i64(); |
146 | +{ | 115 | + flag = tcg_temp_new_i64(); |
147 | + DeviceClass *dc = DEVICE_CLASS(klass); | 116 | + tcg_gen_sub_i64(result, t0, t1); |
148 | + | 117 | + |
149 | + dc->realize = pvpanic_isa_realizefn; | 118 | + gen_set_NZ64(result); |
150 | + device_class_set_props(dc, pvpanic_isa_properties); | 119 | + |
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | 120 | + tcg_gen_setcond_i64(TCG_COND_GEU, flag, t0, t1); |
121 | + tcg_gen_extrl_i64_i32(cpu_CF, flag); | ||
122 | + | ||
123 | + tcg_gen_xor_i64(flag, result, t0); | ||
124 | + tmp = tcg_temp_new_i64(); | ||
125 | + tcg_gen_xor_i64(tmp, t0, t1); | ||
126 | + tcg_gen_and_i64(flag, flag, tmp); | ||
127 | + tcg_gen_extrh_i64_i32(cpu_VF, flag); | ||
128 | + tcg_gen_mov_i64(dest, result); | ||
152 | +} | 129 | +} |
153 | + | 130 | + |
154 | +static TypeInfo pvpanic_isa_info = { | 131 | +static void gen_sub32_CC(TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) |
155 | + .name = TYPE_PVPANIC_ISA_DEVICE, | 132 | +{ |
156 | + .parent = TYPE_ISA_DEVICE, | 133 | + /* 32 bit arithmetic */ |
157 | + .instance_size = sizeof(PVPanicISAState), | 134 | + TCGv_i32 t0_32 = tcg_temp_new_i32(); |
158 | + .instance_init = pvpanic_isa_initfn, | 135 | + TCGv_i32 t1_32 = tcg_temp_new_i32(); |
159 | + .class_init = pvpanic_isa_class_init, | 136 | + TCGv_i32 tmp; |
160 | +}; | ||
161 | + | 137 | + |
162 | +static void pvpanic_register_types(void) | 138 | + tcg_gen_extrl_i64_i32(t0_32, t0); |
163 | +{ | 139 | + tcg_gen_extrl_i64_i32(t1_32, t1); |
164 | + type_register_static(&pvpanic_isa_info); | 140 | + tcg_gen_sub_i32(cpu_NF, t0_32, t1_32); |
141 | + tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
142 | + tcg_gen_setcond_i32(TCG_COND_GEU, cpu_CF, t0_32, t1_32); | ||
143 | + tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
144 | + tmp = tcg_temp_new_i32(); | ||
145 | + tcg_gen_xor_i32(tmp, t0_32, t1_32); | ||
146 | + tcg_gen_and_i32(cpu_VF, cpu_VF, tmp); | ||
147 | + tcg_gen_extu_i32_i64(dest, cpu_NF); | ||
165 | +} | 148 | +} |
166 | + | 149 | + |
167 | +type_init(pvpanic_register_types) | 150 | static void gen_sub_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) |
168 | diff --git a/hw/misc/pvpanic.c b/hw/misc/pvpanic.c | 151 | { |
169 | index XXXXXXX..XXXXXXX 100644 | 152 | if (sf) { |
170 | --- a/hw/misc/pvpanic.c | 153 | - /* 64 bit arithmetic */ |
171 | +++ b/hw/misc/pvpanic.c | 154 | - TCGv_i64 result, flag, tmp; |
172 | @@ -XXX,XX +XXX,XX @@ | ||
173 | #include "hw/misc/pvpanic.h" | ||
174 | #include "qom/object.h" | ||
175 | |||
176 | -/* The bit of supported pv event, TODO: include uapi header and remove this */ | ||
177 | -#define PVPANIC_F_PANICKED 0 | ||
178 | -#define PVPANIC_F_CRASHLOADED 1 | ||
179 | - | 155 | - |
180 | -/* The pv event value */ | 156 | - result = tcg_temp_new_i64(); |
181 | -#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | 157 | - flag = tcg_temp_new_i64(); |
182 | -#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | 158 | - tcg_gen_sub_i64(result, t0, t1); |
183 | - | 159 | - |
184 | -typedef struct PVPanicState PVPanicState; | 160 | - gen_set_NZ64(result); |
185 | -DECLARE_INSTANCE_CHECKER(PVPanicState, ISA_PVPANIC_DEVICE, | ||
186 | - TYPE_PVPANIC) | ||
187 | - | 161 | - |
188 | static void handle_event(int event) | 162 | - tcg_gen_setcond_i64(TCG_COND_GEU, flag, t0, t1); |
189 | { | 163 | - tcg_gen_extrl_i64_i32(cpu_CF, flag); |
190 | static bool logged; | 164 | - |
191 | @@ -XXX,XX +XXX,XX @@ static void handle_event(int event) | 165 | - tcg_gen_xor_i64(flag, result, t0); |
166 | - tmp = tcg_temp_new_i64(); | ||
167 | - tcg_gen_xor_i64(tmp, t0, t1); | ||
168 | - tcg_gen_and_i64(flag, flag, tmp); | ||
169 | - tcg_gen_extrh_i64_i32(cpu_VF, flag); | ||
170 | - tcg_gen_mov_i64(dest, result); | ||
171 | + gen_sub64_CC(dest, t0, t1); | ||
172 | } else { | ||
173 | - /* 32 bit arithmetic */ | ||
174 | - TCGv_i32 t0_32 = tcg_temp_new_i32(); | ||
175 | - TCGv_i32 t1_32 = tcg_temp_new_i32(); | ||
176 | - TCGv_i32 tmp; | ||
177 | - | ||
178 | - tcg_gen_extrl_i64_i32(t0_32, t0); | ||
179 | - tcg_gen_extrl_i64_i32(t1_32, t1); | ||
180 | - tcg_gen_sub_i32(cpu_NF, t0_32, t1_32); | ||
181 | - tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
182 | - tcg_gen_setcond_i32(TCG_COND_GEU, cpu_CF, t0_32, t1_32); | ||
183 | - tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
184 | - tmp = tcg_temp_new_i32(); | ||
185 | - tcg_gen_xor_i32(tmp, t0_32, t1_32); | ||
186 | - tcg_gen_and_i32(cpu_VF, cpu_VF, tmp); | ||
187 | - tcg_gen_extu_i32_i64(dest, cpu_NF); | ||
188 | + gen_sub32_CC(dest, t0, t1); | ||
192 | } | 189 | } |
193 | } | 190 | } |
194 | 191 | ||
195 | -#include "hw/isa/isa.h" | ||
196 | - | ||
197 | -struct PVPanicState { | ||
198 | - ISADevice parent_obj; | ||
199 | - | ||
200 | - MemoryRegion io; | ||
201 | - uint16_t ioport; | ||
202 | - uint8_t events; | ||
203 | -}; | ||
204 | - | ||
205 | /* return supported events on read */ | ||
206 | -static uint64_t pvpanic_ioport_read(void *opaque, hwaddr addr, unsigned size) | ||
207 | +static uint64_t pvpanic_read(void *opaque, hwaddr addr, unsigned size) | ||
208 | { | ||
209 | PVPanicState *pvp = opaque; | ||
210 | return pvp->events; | ||
211 | } | ||
212 | |||
213 | -static void pvpanic_ioport_write(void *opaque, hwaddr addr, uint64_t val, | ||
214 | +static void pvpanic_write(void *opaque, hwaddr addr, uint64_t val, | ||
215 | unsigned size) | ||
216 | { | ||
217 | handle_event(val); | ||
218 | } | ||
219 | |||
220 | static const MemoryRegionOps pvpanic_ops = { | ||
221 | - .read = pvpanic_ioport_read, | ||
222 | - .write = pvpanic_ioport_write, | ||
223 | + .read = pvpanic_read, | ||
224 | + .write = pvpanic_write, | ||
225 | .impl = { | ||
226 | .min_access_size = 1, | ||
227 | .max_access_size = 1, | ||
228 | }, | ||
229 | }; | ||
230 | |||
231 | -static void pvpanic_isa_initfn(Object *obj) | ||
232 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size) | ||
233 | { | ||
234 | - PVPanicState *s = ISA_PVPANIC_DEVICE(obj); | ||
235 | - | ||
236 | - memory_region_init_io(&s->io, OBJECT(s), &pvpanic_ops, s, "pvpanic", 1); | ||
237 | + memory_region_init_io(&s->mr, OBJECT(dev), &pvpanic_ops, s, "pvpanic", size); | ||
238 | } | ||
239 | - | ||
240 | -static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
241 | -{ | ||
242 | - ISADevice *d = ISA_DEVICE(dev); | ||
243 | - PVPanicState *s = ISA_PVPANIC_DEVICE(dev); | ||
244 | - FWCfgState *fw_cfg = fw_cfg_find(); | ||
245 | - uint16_t *pvpanic_port; | ||
246 | - | ||
247 | - if (!fw_cfg) { | ||
248 | - return; | ||
249 | - } | ||
250 | - | ||
251 | - pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | ||
252 | - *pvpanic_port = cpu_to_le16(s->ioport); | ||
253 | - fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
254 | - sizeof(*pvpanic_port)); | ||
255 | - | ||
256 | - isa_register_ioport(d, &s->io, s->ioport); | ||
257 | -} | ||
258 | - | ||
259 | -static Property pvpanic_isa_properties[] = { | ||
260 | - DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicState, ioport, 0x505), | ||
261 | - DEFINE_PROP_UINT8("events", PVPanicState, events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
262 | - DEFINE_PROP_END_OF_LIST(), | ||
263 | -}; | ||
264 | - | ||
265 | -static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
266 | -{ | ||
267 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
268 | - | ||
269 | - dc->realize = pvpanic_isa_realizefn; | ||
270 | - device_class_set_props(dc, pvpanic_isa_properties); | ||
271 | - set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
272 | -} | ||
273 | - | ||
274 | -static TypeInfo pvpanic_isa_info = { | ||
275 | - .name = TYPE_PVPANIC, | ||
276 | - .parent = TYPE_ISA_DEVICE, | ||
277 | - .instance_size = sizeof(PVPanicState), | ||
278 | - .instance_init = pvpanic_isa_initfn, | ||
279 | - .class_init = pvpanic_isa_class_init, | ||
280 | -}; | ||
281 | - | ||
282 | -static void pvpanic_register_types(void) | ||
283 | -{ | ||
284 | - type_register_static(&pvpanic_isa_info); | ||
285 | -} | ||
286 | - | ||
287 | -type_init(pvpanic_register_types) | ||
288 | diff --git a/hw/i386/Kconfig b/hw/i386/Kconfig | ||
289 | index XXXXXXX..XXXXXXX 100644 | ||
290 | --- a/hw/i386/Kconfig | ||
291 | +++ b/hw/i386/Kconfig | ||
292 | @@ -XXX,XX +XXX,XX @@ config PC | ||
293 | imply ISA_DEBUG | ||
294 | imply PARALLEL | ||
295 | imply PCI_DEVICES | ||
296 | - imply PVPANIC | ||
297 | + imply PVPANIC_ISA | ||
298 | imply QXL | ||
299 | imply SEV | ||
300 | imply SGA | ||
301 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
302 | index XXXXXXX..XXXXXXX 100644 | ||
303 | --- a/hw/misc/Kconfig | ||
304 | +++ b/hw/misc/Kconfig | ||
305 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSCTL | ||
306 | config IOTKIT_SYSINFO | ||
307 | bool | ||
308 | |||
309 | -config PVPANIC | ||
310 | +config PVPANIC_COMMON | ||
311 | + bool | ||
312 | + | ||
313 | +config PVPANIC_ISA | ||
314 | bool | ||
315 | depends on ISA_BUS | ||
316 | + select PVPANIC_COMMON | ||
317 | |||
318 | config AUX | ||
319 | bool | ||
320 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
321 | index XXXXXXX..XXXXXXX 100644 | ||
322 | --- a/hw/misc/meson.build | ||
323 | +++ b/hw/misc/meson.build | ||
324 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_EMC141X', if_true: files('emc141x.c')) | ||
325 | softmmu_ss.add(when: 'CONFIG_UNIMP', if_true: files('unimp.c')) | ||
326 | softmmu_ss.add(when: 'CONFIG_EMPTY_SLOT', if_true: files('empty_slot.c')) | ||
327 | softmmu_ss.add(when: 'CONFIG_LED', if_true: files('led.c')) | ||
328 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_COMMON', if_true: files('pvpanic.c')) | ||
329 | |||
330 | # ARM devices | ||
331 | softmmu_ss.add(when: 'CONFIG_PL310', if_true: files('arm_l2x0.c')) | ||
332 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c') | ||
333 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
334 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
335 | |||
336 | -softmmu_ss.add(when: 'CONFIG_PVPANIC', if_true: files('pvpanic.c')) | ||
337 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
338 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
339 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
340 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
341 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
342 | index XXXXXXX..XXXXXXX 100644 | ||
343 | --- a/tests/qtest/meson.build | ||
344 | +++ b/tests/qtest/meson.build | ||
345 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | ||
346 | (config_host.has_key('CONFIG_LINUX') and \ | ||
347 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | ||
348 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | ||
349 | - (config_all_devices.has_key('CONFIG_PVPANIC') ? ['pvpanic-test'] : []) + \ | ||
350 | + (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | ||
351 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | ||
352 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | ||
353 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | ||
354 | -- | 192 | -- |
355 | 2.20.1 | 193 | 2.34.1 |
356 | |||
357 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add a test case for pvpanic-pci device. The scenario is the same as pvpanic | 3 | Convert the ADD and SUB (immediate) instructions. |
4 | ISA device, but is using the PCI bus. | ||
5 | 4 | ||
6 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Acked-by: Thomas Huth <thuth@redhat.com> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 8 | Message-id: 20230512144106.3608981-7-peter.maydell@linaro.org |
9 | [PMM: Rebased; adjusted to use translate.h's TRANS macro] | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | tests/qtest/pvpanic-pci-test.c | 94 ++++++++++++++++++++++++++++++++++ | 13 | target/arm/tcg/translate.h | 5 +++ |
13 | tests/qtest/meson.build | 1 + | 14 | target/arm/tcg/a64.decode | 17 ++++++++ |
14 | 2 files changed, 95 insertions(+) | 15 | target/arm/tcg/translate-a64.c | 73 ++++++++++------------------------ |
15 | create mode 100644 tests/qtest/pvpanic-pci-test.c | 16 | 3 files changed, 42 insertions(+), 53 deletions(-) |
16 | 17 | ||
17 | diff --git a/tests/qtest/pvpanic-pci-test.c b/tests/qtest/pvpanic-pci-test.c | 18 | diff --git a/target/arm/tcg/translate.h b/target/arm/tcg/translate.h |
18 | new file mode 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
19 | index XXXXXXX..XXXXXXX | 20 | --- a/target/arm/tcg/translate.h |
20 | --- /dev/null | 21 | +++ b/target/arm/tcg/translate.h |
21 | +++ b/tests/qtest/pvpanic-pci-test.c | 22 | @@ -XXX,XX +XXX,XX @@ static inline int rsub_8(DisasContext *s, int x) |
22 | @@ -XXX,XX +XXX,XX @@ | 23 | return 8 - x; |
23 | +/* | 24 | } |
24 | + * QTest testcase for PV Panic PCI device | 25 | |
25 | + * | 26 | +static inline int shl_12(DisasContext *s, int x) |
26 | + * Copyright (C) 2020 Oracle | ||
27 | + * | ||
28 | + * Authors: | ||
29 | + * Mihai Carabas <mihai.carabas@oracle.com> | ||
30 | + * | ||
31 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
32 | + * See the COPYING file in the top-level directory. | ||
33 | + * | ||
34 | + */ | ||
35 | + | ||
36 | +#include "qemu/osdep.h" | ||
37 | +#include "libqos/libqtest.h" | ||
38 | +#include "qapi/qmp/qdict.h" | ||
39 | +#include "libqos/pci.h" | ||
40 | +#include "libqos/pci-pc.h" | ||
41 | +#include "hw/pci/pci_regs.h" | ||
42 | + | ||
43 | +static void test_panic_nopause(void) | ||
44 | +{ | 27 | +{ |
45 | + uint8_t val; | 28 | + return x << 12; |
46 | + QDict *response, *data; | ||
47 | + QTestState *qts; | ||
48 | + QPCIBus *pcibus; | ||
49 | + QPCIDevice *dev; | ||
50 | + QPCIBar bar; | ||
51 | + | ||
52 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=none"); | ||
53 | + pcibus = qpci_new_pc(qts, NULL); | ||
54 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
55 | + qpci_device_enable(dev); | ||
56 | + bar = qpci_iomap(dev, 0, NULL); | ||
57 | + | ||
58 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
59 | + g_assert_cmpuint(val, ==, 3); | ||
60 | + | ||
61 | + val = 1; | ||
62 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
63 | + | ||
64 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
65 | + g_assert(qdict_haskey(response, "data")); | ||
66 | + data = qdict_get_qdict(response, "data"); | ||
67 | + g_assert(qdict_haskey(data, "action")); | ||
68 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "run"); | ||
69 | + qobject_unref(response); | ||
70 | + | ||
71 | + qtest_quit(qts); | ||
72 | +} | 29 | +} |
73 | + | 30 | + |
74 | +static void test_panic(void) | 31 | static inline int neon_3same_fp_size(DisasContext *s, int x) |
32 | { | ||
33 | /* Convert 0==fp32, 1==fp16 into a MO_* value */ | ||
34 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/tcg/a64.decode | ||
37 | +++ b/target/arm/tcg/a64.decode | ||
38 | @@ -XXX,XX +XXX,XX @@ | ||
39 | # | ||
40 | |||
41 | &ri rd imm | ||
42 | +&rri_sf rd rn imm sf | ||
43 | |||
44 | |||
45 | ### Data Processing - Immediate | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | |||
48 | ADR 0 .. 10000 ................... ..... @pcrel | ||
49 | ADRP 1 .. 10000 ................... ..... @pcrel | ||
50 | + | ||
51 | +# Add/subtract (immediate) | ||
52 | + | ||
53 | +%imm12_sh12 10:12 !function=shl_12 | ||
54 | +@addsub_imm sf:1 .. ...... . imm:12 rn:5 rd:5 | ||
55 | +@addsub_imm12 sf:1 .. ...... . ............ rn:5 rd:5 imm=%imm12_sh12 | ||
56 | + | ||
57 | +ADD_i . 00 100010 0 ............ ..... ..... @addsub_imm | ||
58 | +ADD_i . 00 100010 1 ............ ..... ..... @addsub_imm12 | ||
59 | +ADDS_i . 01 100010 0 ............ ..... ..... @addsub_imm | ||
60 | +ADDS_i . 01 100010 1 ............ ..... ..... @addsub_imm12 | ||
61 | + | ||
62 | +SUB_i . 10 100010 0 ............ ..... ..... @addsub_imm | ||
63 | +SUB_i . 10 100010 1 ............ ..... ..... @addsub_imm12 | ||
64 | +SUBS_i . 11 100010 0 ............ ..... ..... @addsub_imm | ||
65 | +SUBS_i . 11 100010 1 ............ ..... ..... @addsub_imm12 | ||
66 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/tcg/translate-a64.c | ||
69 | +++ b/target/arm/tcg/translate-a64.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) | ||
71 | } | ||
72 | } | ||
73 | |||
74 | +typedef void ArithTwoOp(TCGv_i64, TCGv_i64, TCGv_i64); | ||
75 | + | ||
76 | +static bool gen_rri(DisasContext *s, arg_rri_sf *a, | ||
77 | + bool rd_sp, bool rn_sp, ArithTwoOp *fn) | ||
75 | +{ | 78 | +{ |
76 | + uint8_t val; | 79 | + TCGv_i64 tcg_rn = rn_sp ? cpu_reg_sp(s, a->rn) : cpu_reg(s, a->rn); |
77 | + QDict *response, *data; | 80 | + TCGv_i64 tcg_rd = rd_sp ? cpu_reg_sp(s, a->rd) : cpu_reg(s, a->rd); |
78 | + QTestState *qts; | 81 | + TCGv_i64 tcg_imm = tcg_constant_i64(a->imm); |
79 | + QPCIBus *pcibus; | ||
80 | + QPCIDevice *dev; | ||
81 | + QPCIBar bar; | ||
82 | + | 82 | + |
83 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=pause"); | 83 | + fn(tcg_rd, tcg_rn, tcg_imm); |
84 | + pcibus = qpci_new_pc(qts, NULL); | 84 | + if (!a->sf) { |
85 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | 85 | + tcg_gen_ext32u_i64(tcg_rd, tcg_rd); |
86 | + qpci_device_enable(dev); | 86 | + } |
87 | + bar = qpci_iomap(dev, 0, NULL); | 87 | + return true; |
88 | + | ||
89 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
90 | + g_assert_cmpuint(val, ==, 3); | ||
91 | + | ||
92 | + val = 1; | ||
93 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
94 | + | ||
95 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
96 | + g_assert(qdict_haskey(response, "data")); | ||
97 | + data = qdict_get_qdict(response, "data"); | ||
98 | + g_assert(qdict_haskey(data, "action")); | ||
99 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "pause"); | ||
100 | + qobject_unref(response); | ||
101 | + | ||
102 | + qtest_quit(qts); | ||
103 | +} | 88 | +} |
104 | + | 89 | + |
105 | +int main(int argc, char **argv) | 90 | /* |
106 | +{ | 91 | * PC-rel. addressing |
107 | + int ret; | 92 | */ |
108 | + | 93 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADRP(DisasContext *s, arg_ri *a) |
109 | + g_test_init(&argc, &argv, NULL); | 94 | |
110 | + qtest_add_func("/pvpanic-pci/panic", test_panic); | 95 | /* |
111 | + qtest_add_func("/pvpanic-pci/panic-nopause", test_panic_nopause); | 96 | * Add/subtract (immediate) |
112 | + | 97 | - * |
113 | + ret = g_test_run(); | 98 | - * 31 30 29 28 23 22 21 10 9 5 4 0 |
114 | + | 99 | - * +--+--+--+-------------+--+-------------+-----+-----+ |
115 | + return ret; | 100 | - * |sf|op| S| 1 0 0 0 1 0 |sh| imm12 | Rn | Rd | |
116 | +} | 101 | - * +--+--+--+-------------+--+-------------+-----+-----+ |
117 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 102 | - * |
118 | index XXXXXXX..XXXXXXX 100644 | 103 | - * sf: 0 -> 32bit, 1 -> 64bit |
119 | --- a/tests/qtest/meson.build | 104 | - * op: 0 -> add , 1 -> sub |
120 | +++ b/tests/qtest/meson.build | 105 | - * S: 1 -> set flags |
121 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | 106 | - * sh: 1 -> LSL imm by 12 |
122 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | 107 | */ |
123 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | 108 | -static void disas_add_sub_imm(DisasContext *s, uint32_t insn) |
124 | (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | 109 | -{ |
125 | + (config_all_devices.has_key('CONFIG_PVPANIC_PCI') ? ['pvpanic-pci-test'] : []) + \ | 110 | - int rd = extract32(insn, 0, 5); |
126 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | 111 | - int rn = extract32(insn, 5, 5); |
127 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | 112 | - uint64_t imm = extract32(insn, 10, 12); |
128 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | 113 | - bool shift = extract32(insn, 22, 1); |
114 | - bool setflags = extract32(insn, 29, 1); | ||
115 | - bool sub_op = extract32(insn, 30, 1); | ||
116 | - bool is_64bit = extract32(insn, 31, 1); | ||
117 | - | ||
118 | - TCGv_i64 tcg_rn = cpu_reg_sp(s, rn); | ||
119 | - TCGv_i64 tcg_rd = setflags ? cpu_reg(s, rd) : cpu_reg_sp(s, rd); | ||
120 | - TCGv_i64 tcg_result; | ||
121 | - | ||
122 | - if (shift) { | ||
123 | - imm <<= 12; | ||
124 | - } | ||
125 | - | ||
126 | - tcg_result = tcg_temp_new_i64(); | ||
127 | - if (!setflags) { | ||
128 | - if (sub_op) { | ||
129 | - tcg_gen_subi_i64(tcg_result, tcg_rn, imm); | ||
130 | - } else { | ||
131 | - tcg_gen_addi_i64(tcg_result, tcg_rn, imm); | ||
132 | - } | ||
133 | - } else { | ||
134 | - TCGv_i64 tcg_imm = tcg_constant_i64(imm); | ||
135 | - if (sub_op) { | ||
136 | - gen_sub_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
137 | - } else { | ||
138 | - gen_add_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
139 | - } | ||
140 | - } | ||
141 | - | ||
142 | - if (is_64bit) { | ||
143 | - tcg_gen_mov_i64(tcg_rd, tcg_result); | ||
144 | - } else { | ||
145 | - tcg_gen_ext32u_i64(tcg_rd, tcg_result); | ||
146 | - } | ||
147 | -} | ||
148 | +TRANS(ADD_i, gen_rri, a, 1, 1, tcg_gen_add_i64) | ||
149 | +TRANS(SUB_i, gen_rri, a, 1, 1, tcg_gen_sub_i64) | ||
150 | +TRANS(ADDS_i, gen_rri, a, 0, 1, a->sf ? gen_add64_CC : gen_add32_CC) | ||
151 | +TRANS(SUBS_i, gen_rri, a, 0, 1, a->sf ? gen_sub64_CC : gen_sub32_CC) | ||
152 | |||
153 | /* | ||
154 | * Add/subtract (immediate, with tags) | ||
155 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
156 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
157 | { | ||
158 | switch (extract32(insn, 23, 6)) { | ||
159 | - case 0x22: /* Add/subtract (immediate) */ | ||
160 | - disas_add_sub_imm(s, insn); | ||
161 | - break; | ||
162 | case 0x23: /* Add/subtract (immediate, with tags) */ | ||
163 | disas_add_sub_imm_with_tags(s, insn); | ||
164 | break; | ||
129 | -- | 165 | -- |
130 | 2.20.1 | 166 | 2.34.1 |
131 | |||
132 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add pvpanic PCI device support details in docs/specs/pvpanic.txt. | 3 | Convert the ADDG and SUBG (immediate) instructions. |
4 | 4 | ||
5 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20230512144106.3608981-8-peter.maydell@linaro.org | ||
9 | [PMM: Rebased; use TRANS_FEAT()] | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 12 | --- |
9 | docs/specs/pvpanic.txt | 13 ++++++++++++- | 13 | target/arm/tcg/a64.decode | 8 +++++++ |
10 | 1 file changed, 12 insertions(+), 1 deletion(-) | 14 | target/arm/tcg/translate-a64.c | 38 ++++++++++------------------------ |
15 | 2 files changed, 19 insertions(+), 27 deletions(-) | ||
11 | 16 | ||
12 | diff --git a/docs/specs/pvpanic.txt b/docs/specs/pvpanic.txt | 17 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/docs/specs/pvpanic.txt | 19 | --- a/target/arm/tcg/a64.decode |
15 | +++ b/docs/specs/pvpanic.txt | 20 | +++ b/target/arm/tcg/a64.decode |
16 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ SUB_i . 10 100010 0 ............ ..... ..... @addsub_imm |
17 | PVPANIC DEVICE | 22 | SUB_i . 10 100010 1 ............ ..... ..... @addsub_imm12 |
18 | ============== | 23 | SUBS_i . 11 100010 0 ............ ..... ..... @addsub_imm |
19 | 24 | SUBS_i . 11 100010 1 ............ ..... ..... @addsub_imm12 | |
20 | -pvpanic device is a simulated ISA device, through which a guest panic | ||
21 | +pvpanic device is a simulated device, through which a guest panic | ||
22 | event is sent to qemu, and a QMP event is generated. This allows | ||
23 | management apps (e.g. libvirt) to be notified and respond to the event. | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ The management app has the option of waiting for GUEST_PANICKED events, | ||
26 | and/or polling for guest-panicked RunState, to learn when the pvpanic | ||
27 | device has fired a panic event. | ||
28 | |||
29 | +The pvpanic device can be implemented as an ISA device (using IOPORT) or as a | ||
30 | +PCI device. | ||
31 | + | 25 | + |
32 | ISA Interface | 26 | +# Add/subtract (immediate with tags) |
33 | ------------- | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ bit 1: a guest panic has happened and will be handled by the guest; | ||
36 | the host should record it or report it, but should not affect | ||
37 | the execution of the guest. | ||
38 | |||
39 | +PCI Interface | ||
40 | +------------- | ||
41 | + | 27 | + |
42 | +The PCI interface is similar to the ISA interface except that it uses an MMIO | 28 | +&rri_tag rd rn uimm6 uimm4 |
43 | +address space provided by its BAR0, 1 byte long. Any machine with a PCI bus | 29 | +@addsub_imm_tag . .. ...... . uimm6:6 .. uimm4:4 rn:5 rd:5 &rri_tag |
44 | +can enable a pvpanic device by adding '-device pvpanic-pci' to the command | ||
45 | +line. | ||
46 | + | 30 | + |
47 | ACPI Interface | 31 | +ADDG_i 1 00 100011 0 ...... 00 .... ..... ..... @addsub_imm_tag |
48 | -------------- | 32 | +SUBG_i 1 10 100011 0 ...... 00 .... ..... ..... @addsub_imm_tag |
49 | 33 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | |
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/tcg/translate-a64.c | ||
36 | +++ b/target/arm/tcg/translate-a64.c | ||
37 | @@ -XXX,XX +XXX,XX @@ TRANS(SUBS_i, gen_rri, a, 0, 1, a->sf ? gen_sub64_CC : gen_sub32_CC) | ||
38 | |||
39 | /* | ||
40 | * Add/subtract (immediate, with tags) | ||
41 | - * | ||
42 | - * 31 30 29 28 23 22 21 16 14 10 9 5 4 0 | ||
43 | - * +--+--+--+-------------+--+---------+--+-------+-----+-----+ | ||
44 | - * |sf|op| S| 1 0 0 0 1 1 |o2| uimm6 |o3| uimm4 | Rn | Rd | | ||
45 | - * +--+--+--+-------------+--+---------+--+-------+-----+-----+ | ||
46 | - * | ||
47 | - * op: 0 -> add, 1 -> sub | ||
48 | */ | ||
49 | -static void disas_add_sub_imm_with_tags(DisasContext *s, uint32_t insn) | ||
50 | + | ||
51 | +static bool gen_add_sub_imm_with_tags(DisasContext *s, arg_rri_tag *a, | ||
52 | + bool sub_op) | ||
53 | { | ||
54 | - int rd = extract32(insn, 0, 5); | ||
55 | - int rn = extract32(insn, 5, 5); | ||
56 | - int uimm4 = extract32(insn, 10, 4); | ||
57 | - int uimm6 = extract32(insn, 16, 6); | ||
58 | - bool sub_op = extract32(insn, 30, 1); | ||
59 | TCGv_i64 tcg_rn, tcg_rd; | ||
60 | int imm; | ||
61 | |||
62 | - /* Test all of sf=1, S=0, o2=0, o3=0. */ | ||
63 | - if ((insn & 0xa040c000u) != 0x80000000u || | ||
64 | - !dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
65 | - unallocated_encoding(s); | ||
66 | - return; | ||
67 | - } | ||
68 | - | ||
69 | - imm = uimm6 << LOG2_TAG_GRANULE; | ||
70 | + imm = a->uimm6 << LOG2_TAG_GRANULE; | ||
71 | if (sub_op) { | ||
72 | imm = -imm; | ||
73 | } | ||
74 | |||
75 | - tcg_rn = cpu_reg_sp(s, rn); | ||
76 | - tcg_rd = cpu_reg_sp(s, rd); | ||
77 | + tcg_rn = cpu_reg_sp(s, a->rn); | ||
78 | + tcg_rd = cpu_reg_sp(s, a->rd); | ||
79 | |||
80 | if (s->ata) { | ||
81 | gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, | ||
82 | tcg_constant_i32(imm), | ||
83 | - tcg_constant_i32(uimm4)); | ||
84 | + tcg_constant_i32(a->uimm4)); | ||
85 | } else { | ||
86 | tcg_gen_addi_i64(tcg_rd, tcg_rn, imm); | ||
87 | gen_address_with_allocation_tag0(tcg_rd, tcg_rd); | ||
88 | } | ||
89 | + return true; | ||
90 | } | ||
91 | |||
92 | +TRANS_FEAT(ADDG_i, aa64_mte_insn_reg, gen_add_sub_imm_with_tags, a, false) | ||
93 | +TRANS_FEAT(SUBG_i, aa64_mte_insn_reg, gen_add_sub_imm_with_tags, a, true) | ||
94 | + | ||
95 | /* The input should be a value in the bottom e bits (with higher | ||
96 | * bits zero); returns that value replicated into every element | ||
97 | * of size e in a 64 bit integer. | ||
98 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
99 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
100 | { | ||
101 | switch (extract32(insn, 23, 6)) { | ||
102 | - case 0x23: /* Add/subtract (immediate, with tags) */ | ||
103 | - disas_add_sub_imm_with_tags(s, insn); | ||
104 | - break; | ||
105 | case 0x24: /* Logical (immediate) */ | ||
106 | disas_logic_imm(s, insn); | ||
107 | break; | ||
50 | -- | 108 | -- |
51 | 2.20.1 | 109 | 2.34.1 |
52 | |||
53 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_TIMER device to the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
6 | 2 | ||
7 | Since the device doesn't already have a doc comment for its "QEMU | 3 | Use the bitops.h macro rather than rolling our own here. |
8 | interface", we add one including the new Clock. | ||
9 | 4 | ||
10 | This is a migration compatibility break for machines mps2-an505, | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | mps2-an521, musca-a, musca-b1. | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20230512144106.3608981-9-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/tcg/translate-a64.c | 11 ++--------- | ||
11 | 1 file changed, 2 insertions(+), 9 deletions(-) | ||
12 | 12 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-8-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-8-peter.maydell@linaro.org | ||
19 | --- | ||
20 | include/hw/timer/cmsdk-apb-timer.h | 9 +++++++++ | ||
21 | hw/timer/cmsdk-apb-timer.c | 7 +++++-- | ||
22 | 2 files changed, 14 insertions(+), 2 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | 15 | --- a/target/arm/tcg/translate-a64.c |
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 16 | +++ b/target/arm/tcg/translate-a64.c |
28 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static uint64_t bitfield_replicate(uint64_t mask, unsigned int e) |
29 | #include "hw/qdev-properties.h" | 18 | return mask; |
30 | #include "hw/sysbus.h" | ||
31 | #include "hw/ptimer.h" | ||
32 | +#include "hw/clock.h" | ||
33 | #include "qom/object.h" | ||
34 | |||
35 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | ||
36 | OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
37 | |||
38 | +/* | ||
39 | + * QEMU interface: | ||
40 | + * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
41 | + * + Clock input "pclk": clock for the timer | ||
42 | + * + sysbus MMIO region 0: the register bank | ||
43 | + * + sysbus IRQ 0: timer interrupt TIMERINT | ||
44 | + */ | ||
45 | struct CMSDKAPBTimer { | ||
46 | /*< private >*/ | ||
47 | SysBusDevice parent_obj; | ||
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
49 | qemu_irq timerint; | ||
50 | uint32_t pclk_frq; | ||
51 | struct ptimer_state *timer; | ||
52 | + Clock *pclk; | ||
53 | |||
54 | uint32_t ctrl; | ||
55 | uint32_t value; | ||
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-timer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | #include "hw/sysbus.h" | ||
62 | #include "hw/irq.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-timer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
69 | s, "cmsdk-apb-timer", 0x1000); | ||
70 | sysbus_init_mmio(sbd, &s->iomem); | ||
71 | sysbus_init_irq(sbd, &s->timerint); | ||
72 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | ||
73 | } | 19 | } |
74 | 20 | ||
75 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 21 | -/* Return a value with the bottom len bits set (where 0 < len <= 64) */ |
76 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 22 | -static inline uint64_t bitmask64(unsigned int length) |
77 | 23 | -{ | |
78 | static const VMStateDescription cmsdk_apb_timer_vmstate = { | 24 | - assert(length > 0 && length <= 64); |
79 | .name = "cmsdk-apb-timer", | 25 | - return ~0ULL >> (64 - length); |
80 | - .version_id = 1, | 26 | -} |
81 | - .minimum_version_id = 1, | 27 | - |
82 | + .version_id = 2, | 28 | /* Simplified variant of pseudocode DecodeBitMasks() for the case where we |
83 | + .minimum_version_id = 2, | 29 | * only require the wmask. Returns false if the imms/immr/immn are a reserved |
84 | .fields = (VMStateField[]) { | 30 | * value (ie should cause a guest UNDEF exception), and true if they are |
85 | VMSTATE_PTIMER(timer, CMSDKAPBTimer), | 31 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, |
86 | + VMSTATE_CLOCK(pclk, CMSDKAPBTimer), | 32 | /* Create the value of one element: s+1 set bits rotated |
87 | VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | 33 | * by r within the element (which is e bits wide)... |
88 | VMSTATE_UINT32(value, CMSDKAPBTimer), | 34 | */ |
89 | VMSTATE_UINT32(reload, CMSDKAPBTimer), | 35 | - mask = bitmask64(s + 1); |
36 | + mask = MAKE_64BIT_MASK(0, s + 1); | ||
37 | if (r) { | ||
38 | mask = (mask >> r) | (mask << (e - r)); | ||
39 | - mask &= bitmask64(e); | ||
40 | + mask &= MAKE_64BIT_MASK(0, e); | ||
41 | } | ||
42 | /* ...then replicate the element over the whole 64 bit value */ | ||
43 | mask = bitfield_replicate(mask, e); | ||
90 | -- | 44 | -- |
91 | 2.20.1 | 45 | 2.34.1 |
92 | |||
93 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add PCI interface support for PVPANIC device. Create a new file pvpanic-pci.c | 3 | Convert the ADD, ORR, EOR, ANDS (immediate) instructions. |
4 | where the PCI specific routines reside and update the build system with the new | ||
5 | files and config structure. | ||
6 | 4 | ||
7 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230512144106.3608981-10-peter.maydell@linaro.org | ||
9 | [PMM: rebased] | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | docs/specs/pci-ids.txt | 1 + | 12 | target/arm/tcg/a64.decode | 15 ++++++ |
14 | include/hw/misc/pvpanic.h | 1 + | 13 | target/arm/tcg/translate-a64.c | 94 +++++++++++----------------------- |
15 | include/hw/pci/pci.h | 1 + | 14 | 2 files changed, 44 insertions(+), 65 deletions(-) |
16 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++++++++++++++++++++++++ | ||
17 | hw/misc/Kconfig | 6 +++ | ||
18 | hw/misc/meson.build | 1 + | ||
19 | 6 files changed, 104 insertions(+) | ||
20 | create mode 100644 hw/misc/pvpanic-pci.c | ||
21 | 15 | ||
22 | diff --git a/docs/specs/pci-ids.txt b/docs/specs/pci-ids.txt | 16 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
23 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/docs/specs/pci-ids.txt | 18 | --- a/target/arm/tcg/a64.decode |
25 | +++ b/docs/specs/pci-ids.txt | 19 | +++ b/target/arm/tcg/a64.decode |
26 | @@ -XXX,XX +XXX,XX @@ PCI devices (other than virtio): | 20 | @@ -XXX,XX +XXX,XX @@ SUBS_i . 11 100010 1 ............ ..... ..... @addsub_imm12 |
27 | 1b36:000d PCI xhci usb host adapter | 21 | |
28 | 1b36:000f mdpy (mdev sample device), linux/samples/vfio-mdev/mdpy.c | 22 | ADDG_i 1 00 100011 0 ...... 00 .... ..... ..... @addsub_imm_tag |
29 | 1b36:0010 PCIe NVMe device (-device nvme) | 23 | SUBG_i 1 10 100011 0 ...... 00 .... ..... ..... @addsub_imm_tag |
30 | +1b36:0011 PCI PVPanic device (-device pvpanic-pci) | 24 | + |
31 | 25 | +# Logical (immediate) | |
32 | All these devices are documented in docs/specs. | 26 | + |
33 | 27 | +&rri_log rd rn sf dbm | |
34 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 28 | +@logic_imm_64 1 .. ...... dbm:13 rn:5 rd:5 &rri_log sf=1 |
29 | +@logic_imm_32 0 .. ...... 0 dbm:12 rn:5 rd:5 &rri_log sf=0 | ||
30 | + | ||
31 | +AND_i . 00 100100 . ...... ...... ..... ..... @logic_imm_64 | ||
32 | +AND_i . 00 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
33 | +ORR_i . 01 100100 . ...... ...... ..... ..... @logic_imm_64 | ||
34 | +ORR_i . 01 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
35 | +EOR_i . 10 100100 . ...... ...... ..... ..... @logic_imm_64 | ||
36 | +EOR_i . 10 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
37 | +ANDS_i . 11 100100 . ...... ...... ..... ..... @logic_imm_64 | ||
38 | +ANDS_i . 11 100100 . ...... ...... ..... ..... @logic_imm_32 | ||
39 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/include/hw/misc/pvpanic.h | 41 | --- a/target/arm/tcg/translate-a64.c |
37 | +++ b/include/hw/misc/pvpanic.h | 42 | +++ b/target/arm/tcg/translate-a64.c |
38 | @@ -XXX,XX +XXX,XX @@ | 43 | @@ -XXX,XX +XXX,XX @@ static uint64_t bitfield_replicate(uint64_t mask, unsigned int e) |
39 | #include "qom/object.h" | 44 | return mask; |
40 | 45 | } | |
41 | #define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | 46 | |
42 | +#define TYPE_PVPANIC_PCI_DEVICE "pvpanic-pci" | 47 | -/* Simplified variant of pseudocode DecodeBitMasks() for the case where we |
43 | |||
44 | #define PVPANIC_IOPORT_PROP "ioport" | ||
45 | |||
46 | diff --git a/include/hw/pci/pci.h b/include/hw/pci/pci.h | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/include/hw/pci/pci.h | ||
49 | +++ b/include/hw/pci/pci.h | ||
50 | @@ -XXX,XX +XXX,XX @@ extern bool pci_available; | ||
51 | #define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e | ||
52 | #define PCI_DEVICE_ID_REDHAT_MDPY 0x000f | ||
53 | #define PCI_DEVICE_ID_REDHAT_NVME 0x0010 | ||
54 | +#define PCI_DEVICE_ID_REDHAT_PVPANIC 0x0011 | ||
55 | #define PCI_DEVICE_ID_REDHAT_QXL 0x0100 | ||
56 | |||
57 | #define FMT_PCIBUS PRIx64 | ||
58 | diff --git a/hw/misc/pvpanic-pci.c b/hw/misc/pvpanic-pci.c | ||
59 | new file mode 100644 | ||
60 | index XXXXXXX..XXXXXXX | ||
61 | --- /dev/null | ||
62 | +++ b/hw/misc/pvpanic-pci.c | ||
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | +/* | 48 | +/* |
65 | + * QEMU simulated PCI pvpanic device. | 49 | + * Logical (immediate) |
66 | + * | ||
67 | + * Copyright (C) 2020 Oracle | ||
68 | + * | ||
69 | + * Authors: | ||
70 | + * Mihai Carabas <mihai.carabas@oracle.com> | ||
71 | + * | ||
72 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
73 | + * See the COPYING file in the top-level directory. | ||
74 | + * | ||
75 | + */ | 50 | + */ |
76 | + | 51 | + |
77 | +#include "qemu/osdep.h" | 52 | +/* |
78 | +#include "qemu/log.h" | 53 | + * Simplified variant of pseudocode DecodeBitMasks() for the case where we |
79 | +#include "qemu/module.h" | 54 | * only require the wmask. Returns false if the imms/immr/immn are a reserved |
80 | +#include "sysemu/runstate.h" | 55 | * value (ie should cause a guest UNDEF exception), and true if they are |
56 | * valid, in which case the decoded bit pattern is written to result. | ||
57 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
58 | return true; | ||
59 | } | ||
60 | |||
61 | -/* Logical (immediate) | ||
62 | - * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 | ||
63 | - * +----+-----+-------------+---+------+------+------+------+ | ||
64 | - * | sf | opc | 1 0 0 1 0 0 | N | immr | imms | Rn | Rd | | ||
65 | - * +----+-----+-------------+---+------+------+------+------+ | ||
66 | - */ | ||
67 | -static void disas_logic_imm(DisasContext *s, uint32_t insn) | ||
68 | +static bool gen_rri_log(DisasContext *s, arg_rri_log *a, bool set_cc, | ||
69 | + void (*fn)(TCGv_i64, TCGv_i64, int64_t)) | ||
70 | { | ||
71 | - unsigned int sf, opc, is_n, immr, imms, rn, rd; | ||
72 | TCGv_i64 tcg_rd, tcg_rn; | ||
73 | - uint64_t wmask; | ||
74 | - bool is_and = false; | ||
75 | + uint64_t imm; | ||
76 | |||
77 | - sf = extract32(insn, 31, 1); | ||
78 | - opc = extract32(insn, 29, 2); | ||
79 | - is_n = extract32(insn, 22, 1); | ||
80 | - immr = extract32(insn, 16, 6); | ||
81 | - imms = extract32(insn, 10, 6); | ||
82 | - rn = extract32(insn, 5, 5); | ||
83 | - rd = extract32(insn, 0, 5); | ||
84 | - | ||
85 | - if (!sf && is_n) { | ||
86 | - unallocated_encoding(s); | ||
87 | - return; | ||
88 | + /* Some immediate field values are reserved. */ | ||
89 | + if (!logic_imm_decode_wmask(&imm, extract32(a->dbm, 12, 1), | ||
90 | + extract32(a->dbm, 0, 6), | ||
91 | + extract32(a->dbm, 6, 6))) { | ||
92 | + return false; | ||
93 | + } | ||
94 | + if (!a->sf) { | ||
95 | + imm &= 0xffffffffull; | ||
96 | } | ||
97 | |||
98 | - if (opc == 0x3) { /* ANDS */ | ||
99 | - tcg_rd = cpu_reg(s, rd); | ||
100 | - } else { | ||
101 | - tcg_rd = cpu_reg_sp(s, rd); | ||
102 | - } | ||
103 | - tcg_rn = cpu_reg(s, rn); | ||
104 | + tcg_rd = set_cc ? cpu_reg(s, a->rd) : cpu_reg_sp(s, a->rd); | ||
105 | + tcg_rn = cpu_reg(s, a->rn); | ||
106 | |||
107 | - if (!logic_imm_decode_wmask(&wmask, is_n, imms, immr)) { | ||
108 | - /* some immediate field values are reserved */ | ||
109 | - unallocated_encoding(s); | ||
110 | - return; | ||
111 | + fn(tcg_rd, tcg_rn, imm); | ||
112 | + if (set_cc) { | ||
113 | + gen_logic_CC(a->sf, tcg_rd); | ||
114 | } | ||
115 | - | ||
116 | - if (!sf) { | ||
117 | - wmask &= 0xffffffff; | ||
118 | - } | ||
119 | - | ||
120 | - switch (opc) { | ||
121 | - case 0x3: /* ANDS */ | ||
122 | - case 0x0: /* AND */ | ||
123 | - tcg_gen_andi_i64(tcg_rd, tcg_rn, wmask); | ||
124 | - is_and = true; | ||
125 | - break; | ||
126 | - case 0x1: /* ORR */ | ||
127 | - tcg_gen_ori_i64(tcg_rd, tcg_rn, wmask); | ||
128 | - break; | ||
129 | - case 0x2: /* EOR */ | ||
130 | - tcg_gen_xori_i64(tcg_rd, tcg_rn, wmask); | ||
131 | - break; | ||
132 | - default: | ||
133 | - assert(FALSE); /* must handle all above */ | ||
134 | - break; | ||
135 | - } | ||
136 | - | ||
137 | - if (!sf && !is_and) { | ||
138 | - /* zero extend final result; we know we can skip this for AND | ||
139 | - * since the immediate had the high 32 bits clear. | ||
140 | - */ | ||
141 | + if (!a->sf) { | ||
142 | tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
143 | } | ||
144 | - | ||
145 | - if (opc == 3) { /* ANDS */ | ||
146 | - gen_logic_CC(sf, tcg_rd); | ||
147 | - } | ||
148 | + return true; | ||
149 | } | ||
150 | |||
151 | +TRANS(AND_i, gen_rri_log, a, false, tcg_gen_andi_i64) | ||
152 | +TRANS(ORR_i, gen_rri_log, a, false, tcg_gen_ori_i64) | ||
153 | +TRANS(EOR_i, gen_rri_log, a, false, tcg_gen_xori_i64) | ||
154 | +TRANS(ANDS_i, gen_rri_log, a, true, tcg_gen_andi_i64) | ||
81 | + | 155 | + |
82 | +#include "hw/nvram/fw_cfg.h" | 156 | /* |
83 | +#include "hw/qdev-properties.h" | 157 | * Move wide (immediate) |
84 | +#include "migration/vmstate.h" | 158 | * |
85 | +#include "hw/misc/pvpanic.h" | 159 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) |
86 | +#include "qom/object.h" | 160 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) |
87 | +#include "hw/pci/pci.h" | 161 | { |
88 | + | 162 | switch (extract32(insn, 23, 6)) { |
89 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicPCIState, PVPANIC_PCI_DEVICE) | 163 | - case 0x24: /* Logical (immediate) */ |
90 | + | 164 | - disas_logic_imm(s, insn); |
91 | +/* | 165 | - break; |
92 | + * PVPanicPCIState for PCI device | 166 | case 0x25: /* Move wide (immediate) */ |
93 | + */ | 167 | disas_movw_imm(s, insn); |
94 | +typedef struct PVPanicPCIState { | 168 | break; |
95 | + PCIDevice dev; | ||
96 | + PVPanicState pvpanic; | ||
97 | +} PVPanicPCIState; | ||
98 | + | ||
99 | +static const VMStateDescription vmstate_pvpanic_pci = { | ||
100 | + .name = "pvpanic-pci", | ||
101 | + .version_id = 1, | ||
102 | + .minimum_version_id = 1, | ||
103 | + .fields = (VMStateField[]) { | ||
104 | + VMSTATE_PCI_DEVICE(dev, PVPanicPCIState), | ||
105 | + VMSTATE_END_OF_LIST() | ||
106 | + } | ||
107 | +}; | ||
108 | + | ||
109 | +static void pvpanic_pci_realizefn(PCIDevice *dev, Error **errp) | ||
110 | +{ | ||
111 | + PVPanicPCIState *s = PVPANIC_PCI_DEVICE(dev); | ||
112 | + PVPanicState *ps = &s->pvpanic; | ||
113 | + | ||
114 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 2); | ||
115 | + | ||
116 | + pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &ps->mr); | ||
117 | +} | ||
118 | + | ||
119 | +static Property pvpanic_pci_properties[] = { | ||
120 | + DEFINE_PROP_UINT8("events", PVPanicPCIState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
121 | + DEFINE_PROP_END_OF_LIST(), | ||
122 | +}; | ||
123 | + | ||
124 | +static void pvpanic_pci_class_init(ObjectClass *klass, void *data) | ||
125 | +{ | ||
126 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
127 | + PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass); | ||
128 | + | ||
129 | + device_class_set_props(dc, pvpanic_pci_properties); | ||
130 | + | ||
131 | + pc->realize = pvpanic_pci_realizefn; | ||
132 | + pc->vendor_id = PCI_VENDOR_ID_REDHAT; | ||
133 | + pc->device_id = PCI_DEVICE_ID_REDHAT_PVPANIC; | ||
134 | + pc->revision = 1; | ||
135 | + pc->class_id = PCI_CLASS_SYSTEM_OTHER; | ||
136 | + dc->vmsd = &vmstate_pvpanic_pci; | ||
137 | + | ||
138 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
139 | +} | ||
140 | + | ||
141 | +static TypeInfo pvpanic_pci_info = { | ||
142 | + .name = TYPE_PVPANIC_PCI_DEVICE, | ||
143 | + .parent = TYPE_PCI_DEVICE, | ||
144 | + .instance_size = sizeof(PVPanicPCIState), | ||
145 | + .class_init = pvpanic_pci_class_init, | ||
146 | + .interfaces = (InterfaceInfo[]) { | ||
147 | + { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | ||
148 | + { } | ||
149 | + } | ||
150 | +}; | ||
151 | + | ||
152 | +static void pvpanic_register_types(void) | ||
153 | +{ | ||
154 | + type_register_static(&pvpanic_pci_info); | ||
155 | +} | ||
156 | + | ||
157 | +type_init(pvpanic_register_types); | ||
158 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
159 | index XXXXXXX..XXXXXXX 100644 | ||
160 | --- a/hw/misc/Kconfig | ||
161 | +++ b/hw/misc/Kconfig | ||
162 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSINFO | ||
163 | config PVPANIC_COMMON | ||
164 | bool | ||
165 | |||
166 | +config PVPANIC_PCI | ||
167 | + bool | ||
168 | + default y if PCI_DEVICES | ||
169 | + depends on PCI | ||
170 | + select PVPANIC_COMMON | ||
171 | + | ||
172 | config PVPANIC_ISA | ||
173 | bool | ||
174 | depends on ISA_BUS | ||
175 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/misc/meson.build | ||
178 | +++ b/hw/misc/meson.build | ||
179 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
180 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
181 | |||
182 | softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
183 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_PCI', if_true: files('pvpanic-pci.c')) | ||
184 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
185 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
186 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
187 | -- | 169 | -- |
188 | 2.20.1 | 170 | 2.34.1 |
189 | |||
190 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Only define the register if it exists for the cpu. | 3 | Convert the MON, MOVZ, MOVK instructions. |
4 | 4 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20210120031656.737646-1-richard.henderson@linaro.org | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Message-id: 20230512144106.3608981-11-peter.maydell@linaro.org | ||
9 | [PMM: Rebased] | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 12 | --- |
10 | target/arm/helper.c | 21 +++++++++++++++------ | 13 | target/arm/tcg/a64.decode | 13 ++++++ |
11 | 1 file changed, 15 insertions(+), 6 deletions(-) | 14 | target/arm/tcg/translate-a64.c | 73 ++++++++++++++-------------------- |
15 | 2 files changed, 42 insertions(+), 44 deletions(-) | ||
12 | 16 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 17 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 19 | --- a/target/arm/tcg/a64.decode |
16 | +++ b/target/arm/helper.c | 20 | +++ b/target/arm/tcg/a64.decode |
17 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | 21 | @@ -XXX,XX +XXX,XX @@ EOR_i . 10 100100 . ...... ...... ..... ..... @logic_imm_64 |
18 | */ | 22 | EOR_i . 10 100100 . ...... ...... ..... ..... @logic_imm_32 |
19 | int i; | 23 | ANDS_i . 11 100100 . ...... ...... ..... ..... @logic_imm_64 |
20 | int wrps, brps, ctx_cmps; | 24 | ANDS_i . 11 100100 . ...... ...... ..... ..... @logic_imm_32 |
21 | - ARMCPRegInfo dbgdidr = { | ||
22 | - .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
23 | - .access = PL0_R, .accessfn = access_tda, | ||
24 | - .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | ||
25 | - }; | ||
26 | + | 25 | + |
27 | + /* | 26 | +# Move wide (immediate) |
28 | + * The Arm ARM says DBGDIDR is optional and deprecated if EL1 cannot | 27 | + |
29 | + * use AArch32. Given that bit 15 is RES1, if the value is 0 then | 28 | +&movw rd sf imm hw |
30 | + * the register must not exist for this cpu. | 29 | +@movw_64 1 .. ...... hw:2 imm:16 rd:5 &movw sf=1 |
31 | + */ | 30 | +@movw_32 0 .. ...... 0 hw:1 imm:16 rd:5 &movw sf=0 |
32 | + if (cpu->isar.dbgdidr != 0) { | 31 | + |
33 | + ARMCPRegInfo dbgdidr = { | 32 | +MOVN . 00 100101 .. ................ ..... @movw_64 |
34 | + .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, | 33 | +MOVN . 00 100101 .. ................ ..... @movw_32 |
35 | + .opc1 = 0, .opc2 = 0, | 34 | +MOVZ . 10 100101 .. ................ ..... @movw_64 |
36 | + .access = PL0_R, .accessfn = access_tda, | 35 | +MOVZ . 10 100101 .. ................ ..... @movw_32 |
37 | + .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | 36 | +MOVK . 11 100101 .. ................ ..... @movw_64 |
38 | + }; | 37 | +MOVK . 11 100101 .. ................ ..... @movw_32 |
39 | + define_one_arm_cp_reg(cpu, &dbgdidr); | 38 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/tcg/translate-a64.c | ||
41 | +++ b/target/arm/tcg/translate-a64.c | ||
42 | @@ -XXX,XX +XXX,XX @@ TRANS(ANDS_i, gen_rri_log, a, true, tcg_gen_andi_i64) | ||
43 | |||
44 | /* | ||
45 | * Move wide (immediate) | ||
46 | - * | ||
47 | - * 31 30 29 28 23 22 21 20 5 4 0 | ||
48 | - * +--+-----+-------------+-----+----------------+------+ | ||
49 | - * |sf| opc | 1 0 0 1 0 1 | hw | imm16 | Rd | | ||
50 | - * +--+-----+-------------+-----+----------------+------+ | ||
51 | - * | ||
52 | - * sf: 0 -> 32 bit, 1 -> 64 bit | ||
53 | - * opc: 00 -> N, 10 -> Z, 11 -> K | ||
54 | - * hw: shift/16 (0,16, and sf only 32, 48) | ||
55 | */ | ||
56 | -static void disas_movw_imm(DisasContext *s, uint32_t insn) | ||
57 | + | ||
58 | +static bool trans_MOVZ(DisasContext *s, arg_movw *a) | ||
59 | { | ||
60 | - int rd = extract32(insn, 0, 5); | ||
61 | - uint64_t imm = extract32(insn, 5, 16); | ||
62 | - int sf = extract32(insn, 31, 1); | ||
63 | - int opc = extract32(insn, 29, 2); | ||
64 | - int pos = extract32(insn, 21, 2) << 4; | ||
65 | - TCGv_i64 tcg_rd = cpu_reg(s, rd); | ||
66 | + int pos = a->hw << 4; | ||
67 | + tcg_gen_movi_i64(cpu_reg(s, a->rd), (uint64_t)a->imm << pos); | ||
68 | + return true; | ||
69 | +} | ||
70 | |||
71 | - if (!sf && (pos >= 32)) { | ||
72 | - unallocated_encoding(s); | ||
73 | - return; | ||
74 | - } | ||
75 | +static bool trans_MOVN(DisasContext *s, arg_movw *a) | ||
76 | +{ | ||
77 | + int pos = a->hw << 4; | ||
78 | + uint64_t imm = a->imm; | ||
79 | |||
80 | - switch (opc) { | ||
81 | - case 0: /* MOVN */ | ||
82 | - case 2: /* MOVZ */ | ||
83 | - imm <<= pos; | ||
84 | - if (opc == 0) { | ||
85 | - imm = ~imm; | ||
86 | - } | ||
87 | - if (!sf) { | ||
88 | - imm &= 0xffffffffu; | ||
89 | - } | ||
90 | - tcg_gen_movi_i64(tcg_rd, imm); | ||
91 | - break; | ||
92 | - case 3: /* MOVK */ | ||
93 | - tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_constant_i64(imm), pos, 16); | ||
94 | - if (!sf) { | ||
95 | - tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
96 | - } | ||
97 | - break; | ||
98 | - default: | ||
99 | - unallocated_encoding(s); | ||
100 | - break; | ||
101 | + imm = ~(imm << pos); | ||
102 | + if (!a->sf) { | ||
103 | + imm = (uint32_t)imm; | ||
104 | } | ||
105 | + tcg_gen_movi_i64(cpu_reg(s, a->rd), imm); | ||
106 | + return true; | ||
107 | +} | ||
108 | + | ||
109 | +static bool trans_MOVK(DisasContext *s, arg_movw *a) | ||
110 | +{ | ||
111 | + int pos = a->hw << 4; | ||
112 | + TCGv_i64 tcg_rd, tcg_im; | ||
113 | + | ||
114 | + tcg_rd = cpu_reg(s, a->rd); | ||
115 | + tcg_im = tcg_constant_i64(a->imm); | ||
116 | + tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_im, pos, 16); | ||
117 | + if (!a->sf) { | ||
118 | + tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
40 | + } | 119 | + } |
41 | 120 | + return true; | |
42 | /* Note that all these register fields hold "number of Xs minus 1". */ | 121 | } |
43 | brps = arm_num_brps(cpu); | 122 | |
44 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | 123 | /* Bitfield |
45 | 124 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | |
46 | assert(ctx_cmps <= brps); | 125 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) |
47 | 126 | { | |
48 | - define_one_arm_cp_reg(cpu, &dbgdidr); | 127 | switch (extract32(insn, 23, 6)) { |
49 | define_arm_cp_regs(cpu, debug_cp_reginfo); | 128 | - case 0x25: /* Move wide (immediate) */ |
50 | 129 | - disas_movw_imm(s, insn); | |
51 | if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) { | 130 | - break; |
131 | case 0x26: /* Bitfield */ | ||
132 | disas_bitfield(s, insn); | ||
133 | break; | ||
52 | -- | 134 | -- |
53 | 2.20.1 | 135 | 2.34.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add secure pl061 for reset/power down machine from | 3 | Convert the BFM, SBFM, UBFM instructions. |
4 | the secure world (Arm Trusted Firmware). Connect it | ||
5 | with gpio-pwr driver. | ||
6 | 4 | ||
7 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | [PMM: Added mention of the new device to the documentation] | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20230512144106.3608981-12-peter.maydell@linaro.org | ||
9 | [PMM: Rebased] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | docs/system/arm/virt.rst | 2 ++ | 12 | target/arm/tcg/a64.decode | 13 +++ |
13 | include/hw/arm/virt.h | 2 ++ | 13 | target/arm/tcg/translate-a64.c | 144 ++++++++++++++++++--------------- |
14 | hw/arm/virt.c | 56 +++++++++++++++++++++++++++++++++++++++- | 14 | 2 files changed, 94 insertions(+), 63 deletions(-) |
15 | hw/arm/Kconfig | 1 + | ||
16 | 4 files changed, 60 insertions(+), 1 deletion(-) | ||
17 | 15 | ||
18 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 16 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/docs/system/arm/virt.rst | 18 | --- a/target/arm/tcg/a64.decode |
21 | +++ b/docs/system/arm/virt.rst | 19 | +++ b/target/arm/tcg/a64.decode |
22 | @@ -XXX,XX +XXX,XX @@ The virt board supports: | 20 | @@ -XXX,XX +XXX,XX @@ MOVZ . 10 100101 .. ................ ..... @movw_64 |
23 | - Secure-World-only devices if the CPU has TrustZone: | 21 | MOVZ . 10 100101 .. ................ ..... @movw_32 |
24 | 22 | MOVK . 11 100101 .. ................ ..... @movw_64 | |
25 | - A second PL011 UART | 23 | MOVK . 11 100101 .. ................ ..... @movw_32 |
26 | + - A second PL061 GPIO controller, with GPIO lines for triggering | 24 | + |
27 | + a system reset or system poweroff | 25 | +# Bitfield |
28 | - A secure flash memory | 26 | + |
29 | - 16MB of secure RAM | 27 | +&bitfield rd rn sf immr imms |
30 | 28 | +@bitfield_64 1 .. ...... 1 immr:6 imms:6 rn:5 rd:5 &bitfield sf=1 | |
31 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 29 | +@bitfield_32 0 .. ...... 0 0 immr:5 0 imms:5 rn:5 rd:5 &bitfield sf=0 |
30 | + | ||
31 | +SBFM . 00 100110 . ...... ...... ..... ..... @bitfield_64 | ||
32 | +SBFM . 00 100110 . ...... ...... ..... ..... @bitfield_32 | ||
33 | +BFM . 01 100110 . ...... ...... ..... ..... @bitfield_64 | ||
34 | +BFM . 01 100110 . ...... ...... ..... ..... @bitfield_32 | ||
35 | +UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_64 | ||
36 | +UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_32 | ||
37 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/hw/arm/virt.h | 39 | --- a/target/arm/tcg/translate-a64.c |
34 | +++ b/include/hw/arm/virt.h | 40 | +++ b/target/arm/tcg/translate-a64.c |
35 | @@ -XXX,XX +XXX,XX @@ enum { | 41 | @@ -XXX,XX +XXX,XX @@ static bool trans_MOVK(DisasContext *s, arg_movw *a) |
36 | VIRT_GPIO, | 42 | return true; |
37 | VIRT_SECURE_UART, | ||
38 | VIRT_SECURE_MEM, | ||
39 | + VIRT_SECURE_GPIO, | ||
40 | VIRT_PCDIMM_ACPI, | ||
41 | VIRT_ACPI_GED, | ||
42 | VIRT_NVDIMM_ACPI, | ||
43 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | ||
44 | bool kvm_no_adjvtime; | ||
45 | bool no_kvm_steal_time; | ||
46 | bool acpi_expose_flash; | ||
47 | + bool no_secure_gpio; | ||
48 | }; | ||
49 | |||
50 | struct VirtMachineState { | ||
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/virt.c | ||
54 | +++ b/hw/arm/virt.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | ||
56 | [VIRT_ACPI_GED] = { 0x09080000, ACPI_GED_EVT_SEL_LEN }, | ||
57 | [VIRT_NVDIMM_ACPI] = { 0x09090000, NVDIMM_ACPI_IO_LEN}, | ||
58 | [VIRT_PVTIME] = { 0x090a0000, 0x00010000 }, | ||
59 | + [VIRT_SECURE_GPIO] = { 0x090b0000, 0x00001000 }, | ||
60 | [VIRT_MMIO] = { 0x0a000000, 0x00000200 }, | ||
61 | /* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */ | ||
62 | [VIRT_PLATFORM_BUS] = { 0x0c000000, 0x02000000 }, | ||
63 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_keys(const VirtMachineState *vms, | ||
64 | "gpios", phandle, 3, 0); | ||
65 | } | 43 | } |
66 | 44 | ||
67 | +#define SECURE_GPIO_POWEROFF 0 | 45 | -/* Bitfield |
68 | +#define SECURE_GPIO_RESET 1 | 46 | - * 31 30 29 28 23 22 21 16 15 10 9 5 4 0 |
69 | + | 47 | - * +----+-----+-------------+---+------+------+------+------+ |
70 | +static void create_secure_gpio_pwr(const VirtMachineState *vms, | 48 | - * | sf | opc | 1 0 0 1 1 0 | N | immr | imms | Rn | Rd | |
71 | + DeviceState *pl061_dev, | 49 | - * +----+-----+-------------+---+------+------+------+------+ |
72 | + uint32_t phandle) | 50 | +/* |
51 | + * Bitfield | ||
52 | */ | ||
53 | -static void disas_bitfield(DisasContext *s, uint32_t insn) | ||
54 | + | ||
55 | +static bool trans_SBFM(DisasContext *s, arg_SBFM *a) | ||
56 | { | ||
57 | - unsigned int sf, n, opc, ri, si, rn, rd, bitsize, pos, len; | ||
58 | - TCGv_i64 tcg_rd, tcg_tmp; | ||
59 | + TCGv_i64 tcg_rd = cpu_reg(s, a->rd); | ||
60 | + TCGv_i64 tcg_tmp = read_cpu_reg(s, a->rn, 1); | ||
61 | + unsigned int bitsize = a->sf ? 64 : 32; | ||
62 | + unsigned int ri = a->immr; | ||
63 | + unsigned int si = a->imms; | ||
64 | + unsigned int pos, len; | ||
65 | |||
66 | - sf = extract32(insn, 31, 1); | ||
67 | - opc = extract32(insn, 29, 2); | ||
68 | - n = extract32(insn, 22, 1); | ||
69 | - ri = extract32(insn, 16, 6); | ||
70 | - si = extract32(insn, 10, 6); | ||
71 | - rn = extract32(insn, 5, 5); | ||
72 | - rd = extract32(insn, 0, 5); | ||
73 | - bitsize = sf ? 64 : 32; | ||
74 | - | ||
75 | - if (sf != n || ri >= bitsize || si >= bitsize || opc > 2) { | ||
76 | - unallocated_encoding(s); | ||
77 | - return; | ||
78 | - } | ||
79 | - | ||
80 | - tcg_rd = cpu_reg(s, rd); | ||
81 | - | ||
82 | - /* Suppress the zero-extend for !sf. Since RI and SI are constrained | ||
83 | - to be smaller than bitsize, we'll never reference data outside the | ||
84 | - low 32-bits anyway. */ | ||
85 | - tcg_tmp = read_cpu_reg(s, rn, 1); | ||
86 | - | ||
87 | - /* Recognize simple(r) extractions. */ | ||
88 | if (si >= ri) { | ||
89 | /* Wd<s-r:0> = Wn<s:r> */ | ||
90 | len = (si - ri) + 1; | ||
91 | - if (opc == 0) { /* SBFM: ASR, SBFX, SXTB, SXTH, SXTW */ | ||
92 | - tcg_gen_sextract_i64(tcg_rd, tcg_tmp, ri, len); | ||
93 | - goto done; | ||
94 | - } else if (opc == 2) { /* UBFM: UBFX, LSR, UXTB, UXTH */ | ||
95 | - tcg_gen_extract_i64(tcg_rd, tcg_tmp, ri, len); | ||
96 | - return; | ||
97 | + tcg_gen_sextract_i64(tcg_rd, tcg_tmp, ri, len); | ||
98 | + if (!a->sf) { | ||
99 | + tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
100 | } | ||
101 | - /* opc == 1, BFXIL fall through to deposit */ | ||
102 | + } else { | ||
103 | + /* Wd<32+s-r,32-r> = Wn<s:0> */ | ||
104 | + len = si + 1; | ||
105 | + pos = (bitsize - ri) & (bitsize - 1); | ||
106 | + | ||
107 | + if (len < ri) { | ||
108 | + /* | ||
109 | + * Sign extend the destination field from len to fill the | ||
110 | + * balance of the word. Let the deposit below insert all | ||
111 | + * of those sign bits. | ||
112 | + */ | ||
113 | + tcg_gen_sextract_i64(tcg_tmp, tcg_tmp, 0, len); | ||
114 | + len = ri; | ||
115 | + } | ||
116 | + | ||
117 | + /* | ||
118 | + * We start with zero, and we haven't modified any bits outside | ||
119 | + * bitsize, therefore no final zero-extension is unneeded for !sf. | ||
120 | + */ | ||
121 | + tcg_gen_deposit_z_i64(tcg_rd, tcg_tmp, pos, len); | ||
122 | + } | ||
123 | + return true; | ||
124 | +} | ||
125 | + | ||
126 | +static bool trans_UBFM(DisasContext *s, arg_UBFM *a) | ||
73 | +{ | 127 | +{ |
74 | + DeviceState *gpio_pwr_dev; | 128 | + TCGv_i64 tcg_rd = cpu_reg(s, a->rd); |
75 | + | 129 | + TCGv_i64 tcg_tmp = read_cpu_reg(s, a->rn, 1); |
76 | + /* gpio-pwr */ | 130 | + unsigned int bitsize = a->sf ? 64 : 32; |
77 | + gpio_pwr_dev = sysbus_create_simple("gpio-pwr", -1, NULL); | 131 | + unsigned int ri = a->immr; |
78 | + | 132 | + unsigned int si = a->imms; |
79 | + /* connect secure pl061 to gpio-pwr */ | 133 | + unsigned int pos, len; |
80 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_RESET, | 134 | + |
81 | + qdev_get_gpio_in_named(gpio_pwr_dev, "reset", 0)); | 135 | + tcg_rd = cpu_reg(s, a->rd); |
82 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_POWEROFF, | 136 | + tcg_tmp = read_cpu_reg(s, a->rn, 1); |
83 | + qdev_get_gpio_in_named(gpio_pwr_dev, "shutdown", 0)); | 137 | + |
84 | + | 138 | + if (si >= ri) { |
85 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-poweroff"); | 139 | + /* Wd<s-r:0> = Wn<s:r> */ |
86 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "compatible", | 140 | + len = (si - ri) + 1; |
87 | + "gpio-poweroff"); | 141 | + tcg_gen_extract_i64(tcg_rd, tcg_tmp, ri, len); |
88 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-poweroff", | 142 | + } else { |
89 | + "gpios", phandle, SECURE_GPIO_POWEROFF, 0); | 143 | + /* Wd<32+s-r,32-r> = Wn<s:0> */ |
90 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "status", "disabled"); | 144 | + len = si + 1; |
91 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "secure-status", | 145 | + pos = (bitsize - ri) & (bitsize - 1); |
92 | + "okay"); | 146 | + tcg_gen_deposit_z_i64(tcg_rd, tcg_tmp, pos, len); |
93 | + | 147 | + } |
94 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-restart"); | 148 | + return true; |
95 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "compatible", | ||
96 | + "gpio-restart"); | ||
97 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-restart", | ||
98 | + "gpios", phandle, SECURE_GPIO_RESET, 0); | ||
99 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "status", "disabled"); | ||
100 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "secure-status", | ||
101 | + "okay"); | ||
102 | +} | 149 | +} |
103 | + | 150 | + |
104 | static void create_gpio_devices(const VirtMachineState *vms, int gpio, | 151 | +static bool trans_BFM(DisasContext *s, arg_BFM *a) |
105 | MemoryRegion *mem) | 152 | +{ |
153 | + TCGv_i64 tcg_rd = cpu_reg(s, a->rd); | ||
154 | + TCGv_i64 tcg_tmp = read_cpu_reg(s, a->rn, 1); | ||
155 | + unsigned int bitsize = a->sf ? 64 : 32; | ||
156 | + unsigned int ri = a->immr; | ||
157 | + unsigned int si = a->imms; | ||
158 | + unsigned int pos, len; | ||
159 | + | ||
160 | + tcg_rd = cpu_reg(s, a->rd); | ||
161 | + tcg_tmp = read_cpu_reg(s, a->rn, 1); | ||
162 | + | ||
163 | + if (si >= ri) { | ||
164 | + /* Wd<s-r:0> = Wn<s:r> */ | ||
165 | tcg_gen_shri_i64(tcg_tmp, tcg_tmp, ri); | ||
166 | + len = (si - ri) + 1; | ||
167 | pos = 0; | ||
168 | } else { | ||
169 | - /* Handle the ri > si case with a deposit | ||
170 | - * Wd<32+s-r,32-r> = Wn<s:0> | ||
171 | - */ | ||
172 | + /* Wd<32+s-r,32-r> = Wn<s:0> */ | ||
173 | len = si + 1; | ||
174 | pos = (bitsize - ri) & (bitsize - 1); | ||
175 | } | ||
176 | |||
177 | - if (opc == 0 && len < ri) { | ||
178 | - /* SBFM: sign extend the destination field from len to fill | ||
179 | - the balance of the word. Let the deposit below insert all | ||
180 | - of those sign bits. */ | ||
181 | - tcg_gen_sextract_i64(tcg_tmp, tcg_tmp, 0, len); | ||
182 | - len = ri; | ||
183 | - } | ||
184 | - | ||
185 | - if (opc == 1) { /* BFM, BFXIL */ | ||
186 | - tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, pos, len); | ||
187 | - } else { | ||
188 | - /* SBFM or UBFM: We start with zero, and we haven't modified | ||
189 | - any bits outside bitsize, therefore the zero-extension | ||
190 | - below is unneeded. */ | ||
191 | - tcg_gen_deposit_z_i64(tcg_rd, tcg_tmp, pos, len); | ||
192 | - return; | ||
193 | - } | ||
194 | - | ||
195 | - done: | ||
196 | - if (!sf) { /* zero extend final result */ | ||
197 | + tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_tmp, pos, len); | ||
198 | + if (!a->sf) { | ||
199 | tcg_gen_ext32u_i64(tcg_rd, tcg_rd); | ||
200 | } | ||
201 | + return true; | ||
202 | } | ||
203 | |||
204 | /* Extract | ||
205 | @@ -XXX,XX +XXX,XX @@ static void disas_extract(DisasContext *s, uint32_t insn) | ||
206 | static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
106 | { | 207 | { |
107 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_devices(const VirtMachineState *vms, int gpio, | 208 | switch (extract32(insn, 23, 6)) { |
108 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | 209 | - case 0x26: /* Bitfield */ |
109 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | 210 | - disas_bitfield(s, insn); |
110 | 211 | - break; | |
111 | + if (gpio != VIRT_GPIO) { | 212 | case 0x27: /* Extract */ |
112 | + /* Mark as not usable by the normal world */ | 213 | disas_extract(s, insn); |
113 | + qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | 214 | break; |
114 | + qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | ||
115 | + } | ||
116 | g_free(nodename); | ||
117 | |||
118 | /* Child gpio devices */ | ||
119 | - create_gpio_keys(vms, pl061_dev, phandle); | ||
120 | + if (gpio == VIRT_GPIO) { | ||
121 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
122 | + } else { | ||
123 | + create_secure_gpio_pwr(vms, pl061_dev, phandle); | ||
124 | + } | ||
125 | } | ||
126 | |||
127 | static void create_virtio_devices(const VirtMachineState *vms) | ||
128 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
129 | create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
130 | } | ||
131 | |||
132 | + if (vms->secure && !vmc->no_secure_gpio) { | ||
133 | + create_gpio_devices(vms, VIRT_SECURE_GPIO, secure_sysmem); | ||
134 | + } | ||
135 | + | ||
136 | /* connect powerdown request */ | ||
137 | vms->powerdown_notifier.notify = virt_powerdown_req; | ||
138 | qemu_register_powerdown_notifier(&vms->powerdown_notifier); | ||
139 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(6, 0) | ||
140 | |||
141 | static void virt_machine_5_2_options(MachineClass *mc) | ||
142 | { | ||
143 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
144 | + | ||
145 | virt_machine_6_0_options(mc); | ||
146 | compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len); | ||
147 | + vmc->no_secure_gpio = true; | ||
148 | } | ||
149 | DEFINE_VIRT_MACHINE(5, 2) | ||
150 | |||
151 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/hw/arm/Kconfig | ||
154 | +++ b/hw/arm/Kconfig | ||
155 | @@ -XXX,XX +XXX,XX @@ config ARM_VIRT | ||
156 | select PL011 # UART | ||
157 | select PL031 # RTC | ||
158 | select PL061 # GPIO | ||
159 | + select GPIO_PWR | ||
160 | select PLATFORM_BUS | ||
161 | select SMBIOS | ||
162 | select VIRTIO_MMIO | ||
163 | -- | 215 | -- |
164 | 2.20.1 | 216 | 2.34.1 |
165 | |||
166 | diff view generated by jsdifflib |
1 | Create and connect the Clock input for the watchdog device on the | 1 | Convert the EXTR instruction to decodetree (this is the |
---|---|---|---|
2 | Stellaris boards. Because the Stellaris boards model the ability to | 2 | only one in the 'Extract" class). This is the last of |
3 | change the clock rate by programming PLL registers, we have to create | 3 | the dp-immediate insns in the legacy decoder, so we |
4 | an output Clock on the ssys_state device and wire it up to the | 4 | can now remove disas_data_proc_imm(). |
5 | watchdog. | ||
6 | |||
7 | Note that the old comment on ssys_calculate_system_clock() got the | ||
8 | units wrong -- system_clock_scale is in nanoseconds, not | ||
9 | milliseconds. Improve the commentary to clarify how we are | ||
10 | calculating the period. | ||
11 | 5 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20230512144106.3608981-13-peter.maydell@linaro.org |
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20210128114145.20536-18-peter.maydell@linaro.org | ||
17 | Message-id: 20210121190622.22000-18-peter.maydell@linaro.org | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | --- | 9 | --- |
20 | hw/arm/stellaris.c | 43 +++++++++++++++++++++++++++++++------------ | 10 | target/arm/tcg/a64.decode | 7 +++ |
21 | 1 file changed, 31 insertions(+), 12 deletions(-) | 11 | target/arm/tcg/translate-a64.c | 94 +++++++++++----------------------- |
12 | 2 files changed, 36 insertions(+), 65 deletions(-) | ||
22 | 13 | ||
23 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 14 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
24 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/arm/stellaris.c | 16 | --- a/target/arm/tcg/a64.decode |
26 | +++ b/hw/arm/stellaris.c | 17 | +++ b/target/arm/tcg/a64.decode |
27 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ BFM . 01 100110 . ...... ...... ..... ..... @bitfield_64 |
28 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | 19 | BFM . 01 100110 . ...... ...... ..... ..... @bitfield_32 |
29 | #include "migration/vmstate.h" | 20 | UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_64 |
30 | #include "hw/misc/unimp.h" | 21 | UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_32 |
31 | +#include "hw/qdev-clock.h" | 22 | + |
32 | #include "cpu.h" | 23 | +# Extract |
33 | #include "qom/object.h" | 24 | + |
34 | 25 | +&extract rd rn rm imm sf | |
35 | @@ -XXX,XX +XXX,XX @@ struct ssys_state { | 26 | + |
36 | uint32_t clkvclr; | 27 | +EXTR 1 00 100111 1 0 rm:5 imm:6 rn:5 rd:5 &extract sf=1 |
37 | uint32_t ldoarst; | 28 | +EXTR 0 00 100111 0 0 rm:5 0 imm:5 rn:5 rd:5 &extract sf=0 |
38 | qemu_irq irq; | 29 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
39 | + Clock *sysclk; | 30 | index XXXXXXX..XXXXXXX 100644 |
40 | /* Properties (all read-only registers) */ | 31 | --- a/target/arm/tcg/translate-a64.c |
41 | uint32_t user0; | 32 | +++ b/target/arm/tcg/translate-a64.c |
42 | uint32_t user1; | 33 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFM(DisasContext *s, arg_BFM *a) |
43 | @@ -XXX,XX +XXX,XX @@ static bool ssys_use_rcc2(ssys_state *s) | 34 | return true; |
44 | } | 35 | } |
45 | 36 | ||
46 | /* | 37 | -/* Extract |
47 | - * Caculate the sys. clock period in ms. | 38 | - * 31 30 29 28 23 22 21 20 16 15 10 9 5 4 0 |
48 | + * Calculate the system clock period. We only want to propagate | 39 | - * +----+------+-------------+---+----+------+--------+------+------+ |
49 | + * this change to the rest of the system if we're not being called | 40 | - * | sf | op21 | 1 0 0 1 1 1 | N | o0 | Rm | imms | Rn | Rd | |
50 | + * from migration post-load. | 41 | - * +----+------+-------------+---+----+------+--------+------+------+ |
51 | */ | 42 | - */ |
52 | -static void ssys_calculate_system_clock(ssys_state *s) | 43 | -static void disas_extract(DisasContext *s, uint32_t insn) |
53 | +static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock) | 44 | +static bool trans_EXTR(DisasContext *s, arg_extract *a) |
54 | { | 45 | { |
55 | + /* | 46 | - unsigned int sf, n, rm, imm, rn, rd, bitsize, op21, op0; |
56 | + * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input | 47 | + TCGv_i64 tcg_rd, tcg_rm, tcg_rn; |
57 | + * clock is 200MHz, which is a period of 5 ns. Dividing the clock | 48 | |
58 | + * frequency by X is the same as multiplying the period by X. | 49 | - sf = extract32(insn, 31, 1); |
59 | + */ | 50 | - n = extract32(insn, 22, 1); |
60 | if (ssys_use_rcc2(s)) { | 51 | - rm = extract32(insn, 16, 5); |
61 | system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); | 52 | - imm = extract32(insn, 10, 6); |
62 | } else { | 53 | - rn = extract32(insn, 5, 5); |
63 | system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); | 54 | - rd = extract32(insn, 0, 5); |
64 | } | 55 | - op21 = extract32(insn, 29, 2); |
65 | + clock_set_ns(s->sysclk, system_clock_scale); | 56 | - op0 = extract32(insn, 21, 1); |
66 | + if (propagate_clock) { | 57 | - bitsize = sf ? 64 : 32; |
67 | + clock_propagate(s->sysclk); | 58 | + tcg_rd = cpu_reg(s, a->rd); |
68 | + } | 59 | |
69 | } | 60 | - if (sf != n || op21 || op0 || imm >= bitsize) { |
70 | 61 | - unallocated_encoding(s); | |
71 | static void ssys_write(void *opaque, hwaddr offset, | 62 | - } else { |
72 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | 63 | - TCGv_i64 tcg_rd, tcg_rm, tcg_rn; |
73 | s->int_status |= (1 << 6); | 64 | - |
74 | } | 65 | - tcg_rd = cpu_reg(s, rd); |
75 | s->rcc = value; | 66 | - |
76 | - ssys_calculate_system_clock(s); | 67 | - if (unlikely(imm == 0)) { |
77 | + ssys_calculate_system_clock(s, true); | 68 | - /* tcg shl_i32/shl_i64 is undefined for 32/64 bit shifts, |
78 | break; | 69 | - * so an extract from bit 0 is a special case. |
79 | case 0x070: /* RCC2 */ | 70 | - */ |
80 | if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { | 71 | - if (sf) { |
81 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | 72 | - tcg_gen_mov_i64(tcg_rd, cpu_reg(s, rm)); |
82 | s->int_status |= (1 << 6); | 73 | - } else { |
83 | } | 74 | - tcg_gen_ext32u_i64(tcg_rd, cpu_reg(s, rm)); |
84 | s->rcc2 = value; | 75 | - } |
85 | - ssys_calculate_system_clock(s); | 76 | + if (unlikely(a->imm == 0)) { |
86 | + ssys_calculate_system_clock(s, true); | 77 | + /* |
87 | break; | 78 | + * tcg shl_i32/shl_i64 is undefined for 32/64 bit shifts, |
88 | case 0x100: /* RCGC0 */ | 79 | + * so an extract from bit 0 is a special case. |
89 | s->rcgc[0] = value; | 80 | + */ |
90 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_reset_hold(Object *obj) | 81 | + if (a->sf) { |
91 | { | 82 | + tcg_gen_mov_i64(tcg_rd, cpu_reg(s, a->rm)); |
92 | ssys_state *s = STELLARIS_SYS(obj); | 83 | } else { |
93 | 84 | - tcg_rm = cpu_reg(s, rm); | |
94 | - ssys_calculate_system_clock(s); | 85 | - tcg_rn = cpu_reg(s, rn); |
95 | + /* OK to propagate clocks from the hold phase */ | 86 | + tcg_gen_ext32u_i64(tcg_rd, cpu_reg(s, a->rm)); |
96 | + ssys_calculate_system_clock(s, true); | 87 | + } |
97 | } | 88 | + } else { |
98 | 89 | + tcg_rm = cpu_reg(s, a->rm); | |
99 | static void stellaris_sys_reset_exit(Object *obj) | 90 | + tcg_rn = cpu_reg(s, a->rn); |
100 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_post_load(void *opaque, int version_id) | 91 | |
101 | { | 92 | - if (sf) { |
102 | ssys_state *s = opaque; | 93 | - /* Specialization to ROR happens in EXTRACT2. */ |
103 | 94 | - tcg_gen_extract2_i64(tcg_rd, tcg_rm, tcg_rn, imm); | |
104 | - ssys_calculate_system_clock(s); | 95 | + if (a->sf) { |
105 | + ssys_calculate_system_clock(s, false); | 96 | + /* Specialization to ROR happens in EXTRACT2. */ |
106 | 97 | + tcg_gen_extract2_i64(tcg_rd, tcg_rm, tcg_rn, a->imm); | |
107 | return 0; | 98 | + } else { |
108 | } | 99 | + TCGv_i32 t0 = tcg_temp_new_i32(); |
109 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | 100 | + |
110 | VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), | 101 | + tcg_gen_extrl_i64_i32(t0, tcg_rm); |
111 | VMSTATE_UINT32(clkvclr, ssys_state), | 102 | + if (a->rm == a->rn) { |
112 | VMSTATE_UINT32(ldoarst, ssys_state), | 103 | + tcg_gen_rotri_i32(t0, t0, a->imm); |
113 | + /* No field for sysclk -- handled in post-load instead */ | 104 | } else { |
114 | VMSTATE_END_OF_LIST() | 105 | - TCGv_i32 t0 = tcg_temp_new_i32(); |
115 | } | 106 | - |
116 | }; | 107 | - tcg_gen_extrl_i64_i32(t0, tcg_rm); |
117 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) | 108 | - if (rm == rn) { |
118 | memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | 109 | - tcg_gen_rotri_i32(t0, t0, imm); |
119 | sysbus_init_mmio(sbd, &s->iomem); | 110 | - } else { |
120 | sysbus_init_irq(sbd, &s->irq); | 111 | - TCGv_i32 t1 = tcg_temp_new_i32(); |
121 | + s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); | 112 | - tcg_gen_extrl_i64_i32(t1, tcg_rn); |
122 | } | 113 | - tcg_gen_extract2_i32(t0, t0, t1, imm); |
123 | 114 | - } | |
124 | -static int stellaris_sys_init(uint32_t base, qemu_irq irq, | 115 | - tcg_gen_extu_i32_i64(tcg_rd, t0); |
125 | - stellaris_board_info * board, | 116 | + TCGv_i32 t1 = tcg_temp_new_i32(); |
126 | - uint8_t *macaddr) | 117 | + tcg_gen_extrl_i64_i32(t1, tcg_rn); |
127 | +static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | 118 | + tcg_gen_extract2_i32(t0, t0, t1, a->imm); |
128 | + stellaris_board_info *board, | 119 | } |
129 | + uint8_t *macaddr) | 120 | + tcg_gen_extu_i32_i64(tcg_rd, t0); |
130 | { | ||
131 | DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
132 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
133 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
134 | */ | ||
135 | device_cold_reset(dev); | ||
136 | |||
137 | - return 0; | ||
138 | + return dev; | ||
139 | } | ||
140 | |||
141 | /* I2C controller. */ | ||
142 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
143 | int flash_size; | ||
144 | I2CBus *i2c; | ||
145 | DeviceState *dev; | ||
146 | + DeviceState *ssys_dev; | ||
147 | int i; | ||
148 | int j; | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
151 | } | 121 | } |
152 | } | 122 | } |
153 | 123 | -} | |
154 | - stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | 124 | - |
155 | - board, nd_table[0].macaddr.a); | 125 | -/* Data processing - immediate */ |
156 | + ssys_dev = stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | 126 | -static void disas_data_proc_imm(DisasContext *s, uint32_t insn) |
157 | + board, nd_table[0].macaddr.a); | 127 | -{ |
158 | 128 | - switch (extract32(insn, 23, 6)) { | |
159 | 129 | - case 0x27: /* Extract */ | |
160 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | 130 | - disas_extract(s, insn); |
161 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | 131 | - break; |
162 | /* system_clock_scale is valid now */ | 132 | - default: |
163 | uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | 133 | - unallocated_encoding(s); |
164 | qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | 134 | - break; |
165 | + qdev_connect_clock_in(dev, "WDOGCLK", | 135 | - } |
166 | + qdev_get_clock_out(ssys_dev, "SYSCLK")); | 136 | + return true; |
167 | 137 | } | |
168 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | 138 | |
169 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), | 139 | /* Shift a TCGv src by TCGv shift_amount, put result in dst. |
140 | @@ -XXX,XX +XXX,XX @@ static bool btype_destination_ok(uint32_t insn, bool bt, int btype) | ||
141 | static void disas_a64_legacy(DisasContext *s, uint32_t insn) | ||
142 | { | ||
143 | switch (extract32(insn, 25, 4)) { | ||
144 | - case 0x8: case 0x9: /* Data processing - immediate */ | ||
145 | - disas_data_proc_imm(s, insn); | ||
146 | - break; | ||
147 | case 0xa: case 0xb: /* Branch, exception generation and system insns */ | ||
148 | disas_b_exc_sys(s, insn); | ||
149 | break; | ||
170 | -- | 150 | -- |
171 | 2.20.1 | 151 | 2.34.1 |
172 | |||
173 | diff view generated by jsdifflib |
1 | Now that the CMSDK APB watchdog uses its Clock input, it will | 1 | Convert the unconditional branch immediate insns B and BL to |
---|---|---|---|
2 | correctly respond when the system clock frequency is changed using | 2 | decodetree. |
3 | the RCC register on in the Stellaris board system registers. Test | ||
4 | that when the RCC register is written it causes the watchdog timer to | ||
5 | change speed. | ||
6 | 3 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 6 | Message-id: 20230512144106.3608981-14-peter.maydell@linaro.org |
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20210128114145.20536-22-peter.maydell@linaro.org | ||
12 | Message-id: 20210121190622.22000-22-peter.maydell@linaro.org | ||
13 | --- | 7 | --- |
14 | tests/qtest/cmsdk-apb-watchdog-test.c | 52 +++++++++++++++++++++++++++ | 8 | target/arm/tcg/a64.decode | 9 +++++++++ |
15 | 1 file changed, 52 insertions(+) | 9 | target/arm/tcg/translate-a64.c | 31 +++++++++++-------------------- |
10 | 2 files changed, 20 insertions(+), 20 deletions(-) | ||
16 | 11 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/tests/qtest/cmsdk-apb-watchdog-test.c | 14 | --- a/target/arm/tcg/a64.decode |
20 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | 15 | +++ b/target/arm/tcg/a64.decode |
21 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
17 | |||
18 | &ri rd imm | ||
19 | &rri_sf rd rn imm sf | ||
20 | +&i imm | ||
21 | |||
22 | |||
23 | ### Data Processing - Immediate | ||
24 | @@ -XXX,XX +XXX,XX @@ UBFM . 10 100110 . ...... ...... ..... ..... @bitfield_32 | ||
25 | |||
26 | EXTR 1 00 100111 1 0 rm:5 imm:6 rn:5 rd:5 &extract sf=1 | ||
27 | EXTR 0 00 100111 0 0 rm:5 0 imm:5 rn:5 rd:5 &extract sf=0 | ||
28 | + | ||
29 | +# Branches | ||
30 | + | ||
31 | +%imm26 0:s26 !function=times_4 | ||
32 | +@branch . ..... .......................... &i imm=%imm26 | ||
33 | + | ||
34 | +B 0 00101 .......................... @branch | ||
35 | +BL 1 00101 .......................... @branch | ||
36 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/tcg/translate-a64.c | ||
39 | +++ b/target/arm/tcg/translate-a64.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static inline AArch64DecodeFn *lookup_disas_fn(const AArch64DecodeTable *table, | ||
41 | * match up with those in the manual. | ||
22 | */ | 42 | */ |
23 | 43 | ||
24 | #include "qemu/osdep.h" | 44 | -/* Unconditional branch (immediate) |
25 | +#include "qemu/bitops.h" | 45 | - * 31 30 26 25 0 |
26 | #include "libqtest-single.h" | 46 | - * +----+-----------+-------------------------------------+ |
27 | 47 | - * | op | 0 0 1 0 1 | imm26 | | |
28 | /* | 48 | - * +----+-----------+-------------------------------------+ |
29 | @@ -XXX,XX +XXX,XX @@ | 49 | - */ |
30 | #define WDOGMIS 0x14 | 50 | -static void disas_uncond_b_imm(DisasContext *s, uint32_t insn) |
31 | #define WDOGLOCK 0xc00 | 51 | +static bool trans_B(DisasContext *s, arg_i *a) |
32 | |||
33 | +#define SSYS_BASE 0x400fe000 | ||
34 | +#define RCC 0x60 | ||
35 | +#define SYSDIV_SHIFT 23 | ||
36 | +#define SYSDIV_LENGTH 4 | ||
37 | + | ||
38 | static void test_watchdog(void) | ||
39 | { | 52 | { |
40 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | 53 | - int64_t diff = sextract32(insn, 0, 26) * 4; |
41 | @@ -XXX,XX +XXX,XX @@ static void test_watchdog(void) | 54 | - |
42 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | 55 | - if (insn & (1U << 31)) { |
43 | } | 56 | - /* BL Branch with link */ |
44 | 57 | - gen_pc_plus_diff(s, cpu_reg(s, 30), curr_insn_len(s)); | |
45 | +static void test_clock_change(void) | 58 | - } |
46 | +{ | 59 | - |
47 | + uint32_t rcc; | 60 | - /* B Branch / BL Branch with link */ |
48 | + | 61 | reset_btype(s); |
49 | + /* | 62 | - gen_goto_tb(s, 0, diff); |
50 | + * Test that writing to the stellaris board's RCC register to | 63 | + gen_goto_tb(s, 0, a->imm); |
51 | + * change the system clock frequency causes the watchdog | 64 | + return true; |
52 | + * to change the speed it counts at. | ||
53 | + */ | ||
54 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
55 | + | ||
56 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
57 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
58 | + | ||
59 | + /* Step to just past the 500th tick */ | ||
60 | + clock_step(80 * 500 + 1); | ||
61 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
62 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
63 | + | ||
64 | + /* Rewrite RCC.SYSDIV from 16 to 8, so the clock is now 40ns per tick */ | ||
65 | + rcc = readl(SSYS_BASE + RCC); | ||
66 | + g_assert_cmpuint(extract32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH), ==, 0xf); | ||
67 | + rcc = deposit32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH, 7); | ||
68 | + writel(SSYS_BASE + RCC, rcc); | ||
69 | + | ||
70 | + /* Just past the 1000th tick: timer should have fired */ | ||
71 | + clock_step(40 * 500); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
73 | + | ||
74 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
75 | + | ||
76 | + /* VALUE reloads at following tick */ | ||
77 | + clock_step(41); | ||
78 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
79 | + | ||
80 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
81 | + clock_step(40 * 500); | ||
82 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
84 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
85 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
86 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
87 | +} | 65 | +} |
88 | + | 66 | + |
89 | int main(int argc, char **argv) | 67 | +static bool trans_BL(DisasContext *s, arg_i *a) |
68 | +{ | ||
69 | + gen_pc_plus_diff(s, cpu_reg(s, 30), curr_insn_len(s)); | ||
70 | + reset_btype(s); | ||
71 | + gen_goto_tb(s, 0, a->imm); | ||
72 | + return true; | ||
73 | } | ||
74 | |||
75 | /* Compare and branch (immediate) | ||
76 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
77 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
90 | { | 78 | { |
91 | int r; | 79 | switch (extract32(insn, 25, 7)) { |
92 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | 80 | - case 0x0a: case 0x0b: |
93 | qtest_start("-machine lm3s811evb"); | 81 | - case 0x4a: case 0x4b: /* Unconditional branch (immediate) */ |
94 | 82 | - disas_uncond_b_imm(s, insn); | |
95 | qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | 83 | - break; |
96 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog_clock_change", | 84 | case 0x1a: case 0x5a: /* Compare & branch (immediate) */ |
97 | + test_clock_change); | 85 | disas_comp_b_imm(s, insn); |
98 | 86 | break; | |
99 | r = g_test_run(); | ||
100 | |||
101 | -- | 87 | -- |
102 | 2.20.1 | 88 | 2.34.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | Use the MAINCLK Clock input to set the system_clock_scale variable | 1 | Convert the compare-and-branch-immediate insns CBZ and CBNZ |
---|---|---|---|
2 | rather than using the mainclk_frq property. | 2 | to decodetree. |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20230512144106.3608981-15-peter.maydell@linaro.org |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-23-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-23-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | hw/arm/armsse.c | 24 +++++++++++++++++++----- | 8 | target/arm/tcg/a64.decode | 5 +++++ |
12 | 1 file changed, 19 insertions(+), 5 deletions(-) | 9 | target/arm/tcg/translate-a64.c | 26 ++++++-------------------- |
10 | 2 files changed, 11 insertions(+), 20 deletions(-) | ||
13 | 11 | ||
14 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/armsse.c | 14 | --- a/target/arm/tcg/a64.decode |
17 | +++ b/hw/arm/armsse.c | 15 | +++ b/target/arm/tcg/a64.decode |
18 | @@ -XXX,XX +XXX,XX @@ static void armsse_forward_sec_resp_cfg(ARMSSE *s) | 16 | @@ -XXX,XX +XXX,XX @@ EXTR 0 00 100111 0 0 rm:5 0 imm:5 rn:5 rd:5 &extract sf=0 |
19 | qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); | 17 | |
18 | B 0 00101 .......................... @branch | ||
19 | BL 1 00101 .......................... @branch | ||
20 | + | ||
21 | +%imm19 5:s19 !function=times_4 | ||
22 | +&cbz rt imm sf nz | ||
23 | + | ||
24 | +CBZ sf:1 011010 nz:1 ................... rt:5 &cbz imm=%imm19 | ||
25 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/tcg/translate-a64.c | ||
28 | +++ b/target/arm/tcg/translate-a64.c | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_BL(DisasContext *s, arg_i *a) | ||
30 | return true; | ||
20 | } | 31 | } |
21 | 32 | ||
22 | +static void armsse_mainclk_update(void *opaque) | 33 | -/* Compare and branch (immediate) |
23 | +{ | 34 | - * 31 30 25 24 23 5 4 0 |
24 | + ARMSSE *s = ARM_SSE(opaque); | 35 | - * +----+-------------+----+---------------------+--------+ |
25 | + /* | 36 | - * | sf | 0 1 1 0 1 0 | op | imm19 | Rt | |
26 | + * Set system_clock_scale from our Clock input; this is what | 37 | - * +----+-------------+----+---------------------+--------+ |
27 | + * controls the tick rate of the CPU SysTick timer. | 38 | - */ |
28 | + */ | 39 | -static void disas_comp_b_imm(DisasContext *s, uint32_t insn) |
29 | + system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); | ||
30 | +} | ||
31 | + | 40 | + |
32 | static void armsse_init(Object *obj) | 41 | +static bool trans_CBZ(DisasContext *s, arg_cbz *a) |
33 | { | 42 | { |
34 | ARMSSE *s = ARM_SSE(obj); | 43 | - unsigned int sf, op, rt; |
35 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | 44 | - int64_t diff; |
36 | assert(info->sram_banks <= MAX_SRAM_BANKS); | 45 | DisasLabel match; |
37 | assert(info->num_cpus <= SSE_MAX_CPUS); | 46 | TCGv_i64 tcg_cmp; |
38 | 47 | ||
39 | - s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | 48 | - sf = extract32(insn, 31, 1); |
40 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", | 49 | - op = extract32(insn, 24, 1); /* 0: CBZ; 1: CBNZ */ |
41 | + armsse_mainclk_update, s); | 50 | - rt = extract32(insn, 0, 5); |
42 | s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | 51 | - diff = sextract32(insn, 5, 19) * 4; |
43 | 52 | - | |
44 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | 53 | - tcg_cmp = read_cpu_reg(s, rt, sf); |
45 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 54 | + tcg_cmp = read_cpu_reg(s, a->rt, a->sf); |
46 | return; | 55 | reset_btype(s); |
47 | } | 56 | |
48 | 57 | match = gen_disas_label(s); | |
49 | - if (!s->mainclk_frq) { | 58 | - tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ, |
50 | - error_setg(errp, "MAINCLK_FRQ property was not set"); | 59 | + tcg_gen_brcondi_i64(a->nz ? TCG_COND_NE : TCG_COND_EQ, |
51 | - return; | 60 | tcg_cmp, 0, match.label); |
52 | + if (!clock_has_source(s->mainclk)) { | 61 | gen_goto_tb(s, 0, 4); |
53 | + error_setg(errp, "MAINCLK clock was not connected"); | 62 | set_disas_label(s, match); |
54 | + } | 63 | - gen_goto_tb(s, 1, diff); |
55 | + if (!clock_has_source(s->s32kclk)) { | 64 | + gen_goto_tb(s, 1, a->imm); |
56 | + error_setg(errp, "S32KCLK clock was not connected"); | 65 | + return true; |
57 | } | ||
58 | |||
59 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
60 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
61 | */ | ||
62 | sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); | ||
63 | |||
64 | - system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; | ||
65 | + /* Set initial system_clock_scale from MAINCLK */ | ||
66 | + armsse_mainclk_update(s); | ||
67 | } | 66 | } |
68 | 67 | ||
69 | static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | 68 | /* Test and branch (immediate) |
69 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
70 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
71 | { | ||
72 | switch (extract32(insn, 25, 7)) { | ||
73 | - case 0x1a: case 0x5a: /* Compare & branch (immediate) */ | ||
74 | - disas_comp_b_imm(s, insn); | ||
75 | - break; | ||
76 | case 0x1b: case 0x5b: /* Test & branch (immediate) */ | ||
77 | disas_test_b_imm(s, insn); | ||
78 | break; | ||
70 | -- | 79 | -- |
71 | 2.20.1 | 80 | 2.34.1 |
72 | |||
73 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB dualtimer device over to using its Clock input; | 1 | Convert the test-and-branch-immediate insns TBZ and TBNZ |
---|---|---|---|
2 | the pclk-frq property is now ignored. | 2 | to decodetree. |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20230512144106.3608981-16-peter.maydell@linaro.org |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-20-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-20-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | 7 | --- |
12 | hw/timer/cmsdk-apb-dualtimer.c | 42 ++++++++++++++++++++++++++++++---- | 8 | target/arm/tcg/a64.decode | 6 ++++++ |
13 | 1 file changed, 37 insertions(+), 5 deletions(-) | 9 | target/arm/tcg/translate-a64.c | 25 +++++-------------------- |
10 | 2 files changed, 11 insertions(+), 20 deletions(-) | ||
14 | 11 | ||
15 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/timer/cmsdk-apb-dualtimer.c | 14 | --- a/target/arm/tcg/a64.decode |
18 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | 15 | +++ b/target/arm/tcg/a64.decode |
19 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_update(CMSDKAPBDualTimer *s) | 16 | @@ -XXX,XX +XXX,XX @@ BL 1 00101 .......................... @branch |
20 | qemu_set_irq(s->timerintc, timintc); | 17 | &cbz rt imm sf nz |
18 | |||
19 | CBZ sf:1 011010 nz:1 ................... rt:5 &cbz imm=%imm19 | ||
20 | + | ||
21 | +%imm14 5:s14 !function=times_4 | ||
22 | +%imm31_19 31:1 19:5 | ||
23 | +&tbz rt imm nz bitpos | ||
24 | + | ||
25 | +TBZ . 011011 nz:1 ..... .............. rt:5 &tbz imm=%imm14 bitpos=%imm31_19 | ||
26 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/tcg/translate-a64.c | ||
29 | +++ b/target/arm/tcg/translate-a64.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_CBZ(DisasContext *s, arg_cbz *a) | ||
31 | return true; | ||
21 | } | 32 | } |
22 | 33 | ||
23 | +static int cmsdk_dualtimermod_divisor(CMSDKAPBDualTimerModule *m) | 34 | -/* Test and branch (immediate) |
24 | +{ | 35 | - * 31 30 25 24 23 19 18 5 4 0 |
25 | + /* Return the divisor set by the current CONTROL.PRESCALE value */ | 36 | - * +----+-------------+----+-------+-------------+------+ |
26 | + switch (FIELD_EX32(m->control, CONTROL, PRESCALE)) { | 37 | - * | b5 | 0 1 1 0 1 1 | op | b40 | imm14 | Rt | |
27 | + case 0: | 38 | - * +----+-------------+----+-------+-------------+------+ |
28 | + return 1; | 39 | - */ |
29 | + case 1: | 40 | -static void disas_test_b_imm(DisasContext *s, uint32_t insn) |
30 | + return 16; | 41 | +static bool trans_TBZ(DisasContext *s, arg_tbz *a) |
31 | + case 2: | ||
32 | + case 3: /* UNDEFINED, we treat like 2 (and complained when it was set) */ | ||
33 | + return 256; | ||
34 | + default: | ||
35 | + g_assert_not_reached(); | ||
36 | + } | ||
37 | +} | ||
38 | + | ||
39 | static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | ||
40 | uint32_t newctrl) | ||
41 | { | 42 | { |
42 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | 43 | - unsigned int bit_pos, op, rt; |
43 | default: | 44 | - int64_t diff; |
44 | g_assert_not_reached(); | 45 | DisasLabel match; |
45 | } | 46 | TCGv_i64 tcg_cmp; |
46 | - ptimer_set_freq(m->timer, m->parent->pclk_frq / divisor); | 47 | |
47 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, divisor); | 48 | - bit_pos = (extract32(insn, 31, 1) << 5) | extract32(insn, 19, 5); |
48 | } | 49 | - op = extract32(insn, 24, 1); /* 0: TBZ; 1: TBNZ */ |
49 | 50 | - diff = sextract32(insn, 5, 14) * 4; | |
50 | if (changed & R_CONTROL_MODE_MASK) { | 51 | - rt = extract32(insn, 0, 5); |
51 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m) | 52 | - |
52 | * limit must both be set to 0xffff, so we wrap at 16 bits. | 53 | tcg_cmp = tcg_temp_new_i64(); |
53 | */ | 54 | - tcg_gen_andi_i64(tcg_cmp, cpu_reg(s, rt), (1ULL << bit_pos)); |
54 | ptimer_set_limit(m->timer, 0xffff, 1); | 55 | + tcg_gen_andi_i64(tcg_cmp, cpu_reg(s, a->rt), 1ULL << a->bitpos); |
55 | - ptimer_set_freq(m->timer, m->parent->pclk_frq); | 56 | |
56 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | 57 | reset_btype(s); |
57 | + cmsdk_dualtimermod_divisor(m)); | 58 | |
58 | ptimer_transaction_commit(m->timer); | 59 | match = gen_disas_label(s); |
60 | - tcg_gen_brcondi_i64(op ? TCG_COND_NE : TCG_COND_EQ, | ||
61 | + tcg_gen_brcondi_i64(a->nz ? TCG_COND_NE : TCG_COND_EQ, | ||
62 | tcg_cmp, 0, match.label); | ||
63 | gen_goto_tb(s, 0, 4); | ||
64 | set_disas_label(s, match); | ||
65 | - gen_goto_tb(s, 1, diff); | ||
66 | + gen_goto_tb(s, 1, a->imm); | ||
67 | + return true; | ||
59 | } | 68 | } |
60 | 69 | ||
61 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_reset(DeviceState *dev) | 70 | /* Conditional branch (immediate) |
62 | s->timeritop = 0; | 71 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) |
63 | } | 72 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) |
64 | |||
65 | +static void cmsdk_apb_dualtimer_clk_update(void *opaque) | ||
66 | +{ | ||
67 | + CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque); | ||
68 | + int i; | ||
69 | + | ||
70 | + for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
71 | + CMSDKAPBDualTimerModule *m = &s->timermod[i]; | ||
72 | + ptimer_transaction_begin(m->timer); | ||
73 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | ||
74 | + cmsdk_dualtimermod_divisor(m)); | ||
75 | + ptimer_transaction_commit(m->timer); | ||
76 | + } | ||
77 | +} | ||
78 | + | ||
79 | static void cmsdk_apb_dualtimer_init(Object *obj) | ||
80 | { | 73 | { |
81 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 74 | switch (extract32(insn, 25, 7)) { |
82 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | 75 | - case 0x1b: case 0x5b: /* Test & branch (immediate) */ |
83 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | 76 | - disas_test_b_imm(s, insn); |
84 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | 77 | - break; |
85 | } | 78 | case 0x2a: /* Conditional branch (immediate) */ |
86 | - s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | 79 | disas_cond_b_imm(s, insn); |
87 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", | 80 | break; |
88 | + cmsdk_apb_dualtimer_clk_update, s); | ||
89 | } | ||
90 | |||
91 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
93 | CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev); | ||
94 | int i; | ||
95 | |||
96 | - if (s->pclk_frq == 0) { | ||
97 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
98 | + if (!clock_has_source(s->timclk)) { | ||
99 | + error_setg(errp, "CMSDK APB dualtimer: TIMCLK clock must be connected"); | ||
100 | return; | ||
101 | } | ||
102 | |||
103 | -- | 81 | -- |
104 | 2.20.1 | 82 | 2.34.1 |
105 | |||
106 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB timer device over to using its Clock input; the | 1 | Convert the immediate conditional branch insn B.cond to |
---|---|---|---|
2 | pclk-frq property is now ignored. | 2 | decodetree. |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 6 | Message-id: 20230512144106.3608981-17-peter.maydell@linaro.org |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-19-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-19-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | hw/timer/cmsdk-apb-timer.c | 18 ++++++++++++++---- | 8 | target/arm/tcg/a64.decode | 2 ++ |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 9 | target/arm/tcg/translate-a64.c | 30 ++++++------------------------ |
10 | 2 files changed, 8 insertions(+), 24 deletions(-) | ||
13 | 11 | ||
14 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/cmsdk-apb-timer.c | 14 | --- a/target/arm/tcg/a64.decode |
17 | +++ b/hw/timer/cmsdk-apb-timer.c | 15 | +++ b/target/arm/tcg/a64.decode |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | 16 | @@ -XXX,XX +XXX,XX @@ CBZ sf:1 011010 nz:1 ................... rt:5 &cbz imm=%imm19 |
19 | ptimer_transaction_commit(s->timer); | 17 | &tbz rt imm nz bitpos |
18 | |||
19 | TBZ . 011011 nz:1 ..... .............. rt:5 &tbz imm=%imm14 bitpos=%imm31_19 | ||
20 | + | ||
21 | +B_cond 0101010 0 ................... 0 cond:4 imm=%imm19 | ||
22 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/tcg/translate-a64.c | ||
25 | +++ b/target/arm/tcg/translate-a64.c | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_TBZ(DisasContext *s, arg_tbz *a) | ||
27 | return true; | ||
20 | } | 28 | } |
21 | 29 | ||
22 | +static void cmsdk_apb_timer_clk_update(void *opaque) | 30 | -/* Conditional branch (immediate) |
23 | +{ | 31 | - * 31 25 24 23 5 4 3 0 |
24 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | 32 | - * +---------------+----+---------------------+----+------+ |
25 | + | 33 | - * | 0 1 0 1 0 1 0 | o1 | imm19 | o0 | cond | |
26 | + ptimer_transaction_begin(s->timer); | 34 | - * +---------------+----+---------------------+----+------+ |
27 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | 35 | - */ |
28 | + ptimer_transaction_commit(s->timer); | 36 | -static void disas_cond_b_imm(DisasContext *s, uint32_t insn) |
29 | +} | 37 | +static bool trans_B_cond(DisasContext *s, arg_B_cond *a) |
30 | + | ||
31 | static void cmsdk_apb_timer_init(Object *obj) | ||
32 | { | 38 | { |
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 39 | - unsigned int cond; |
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | 40 | - int64_t diff; |
35 | s, "cmsdk-apb-timer", 0x1000); | 41 | - |
36 | sysbus_init_mmio(sbd, &s->iomem); | 42 | - if ((insn & (1 << 4)) || (insn & (1 << 24))) { |
37 | sysbus_init_irq(sbd, &s->timerint); | 43 | - unallocated_encoding(s); |
38 | - s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | 44 | - return; |
39 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", | 45 | - } |
40 | + cmsdk_apb_timer_clk_update, s); | 46 | - diff = sextract32(insn, 5, 19) * 4; |
47 | - cond = extract32(insn, 0, 4); | ||
48 | - | ||
49 | reset_btype(s); | ||
50 | - if (cond < 0x0e) { | ||
51 | + if (a->cond < 0x0e) { | ||
52 | /* genuinely conditional branches */ | ||
53 | DisasLabel match = gen_disas_label(s); | ||
54 | - arm_gen_test_cc(cond, match.label); | ||
55 | + arm_gen_test_cc(a->cond, match.label); | ||
56 | gen_goto_tb(s, 0, 4); | ||
57 | set_disas_label(s, match); | ||
58 | - gen_goto_tb(s, 1, diff); | ||
59 | + gen_goto_tb(s, 1, a->imm); | ||
60 | } else { | ||
61 | /* 0xe and 0xf are both "always" conditions */ | ||
62 | - gen_goto_tb(s, 0, diff); | ||
63 | + gen_goto_tb(s, 0, a->imm); | ||
64 | } | ||
65 | + return true; | ||
41 | } | 66 | } |
42 | 67 | ||
43 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 68 | /* HINT instruction group, including various allocated HINTs */ |
69 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
70 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
44 | { | 71 | { |
45 | CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | 72 | switch (extract32(insn, 25, 7)) { |
46 | 73 | - case 0x2a: /* Conditional branch (immediate) */ | |
47 | - if (s->pclk_frq == 0) { | 74 | - disas_cond_b_imm(s, insn); |
48 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | 75 | - break; |
49 | + if (!clock_has_source(s->pclk)) { | 76 | case 0x6a: /* Exception generation / System */ |
50 | + error_setg(errp, "CMSDK APB timer: pclk clock must be connected"); | 77 | if (insn & (1 << 24)) { |
51 | return; | 78 | if (extract32(insn, 22, 2) == 0) { |
52 | } | ||
53 | |||
54 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
55 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
56 | |||
57 | ptimer_transaction_begin(s->timer); | ||
58 | - ptimer_set_freq(s->timer, s->pclk_frq); | ||
59 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | ||
60 | ptimer_transaction_commit(s->timer); | ||
61 | } | ||
62 | |||
63 | -- | 79 | -- |
64 | 2.20.1 | 80 | 2.34.1 |
65 | |||
66 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | Convert the simple (non-pointer-auth) BR, BLR and RET insns |
---|---|---|---|
2 | to decodetree. | ||
2 | 3 | ||
3 | Implement gpio-pwr driver to allow reboot and poweroff machine. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | This is simple driver with just 2 gpios lines. Current use case | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | is to reboot and poweroff virt machine in secure mode. Secure | 6 | Message-id: 20230512144106.3608981-18-peter.maydell@linaro.org |
6 | pl066 gpio chip is needed for that. | 7 | --- |
8 | target/arm/tcg/a64.decode | 5 ++++ | ||
9 | target/arm/tcg/translate-a64.c | 55 ++++++++++++++++++++++++++++++---- | ||
10 | 2 files changed, 54 insertions(+), 6 deletions(-) | ||
7 | 11 | ||
8 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 12 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
9 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 13 | index XXXXXXX..XXXXXXX 100644 |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | --- a/target/arm/tcg/a64.decode |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | +++ b/target/arm/tcg/a64.decode |
12 | --- | ||
13 | hw/gpio/gpio_pwr.c | 70 +++++++++++++++++++++++++++++++++++++++++++++ | ||
14 | hw/gpio/Kconfig | 3 ++ | ||
15 | hw/gpio/meson.build | 1 + | ||
16 | 3 files changed, 74 insertions(+) | ||
17 | create mode 100644 hw/gpio/gpio_pwr.c | ||
18 | |||
19 | diff --git a/hw/gpio/gpio_pwr.c b/hw/gpio/gpio_pwr.c | ||
20 | new file mode 100644 | ||
21 | index XXXXXXX..XXXXXXX | ||
22 | --- /dev/null | ||
23 | +++ b/hw/gpio/gpio_pwr.c | ||
24 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
25 | +/* | 17 | # This file is processed by scripts/decodetree.py |
26 | + * GPIO qemu power controller | 18 | # |
27 | + * | 19 | |
28 | + * Copyright (c) 2020 Linaro Limited | 20 | +&r rn |
29 | + * | 21 | &ri rd imm |
30 | + * Author: Maxim Uvarov <maxim.uvarov@linaro.org> | 22 | &rri_sf rd rn imm sf |
31 | + * | 23 | &i imm |
32 | + * Virtual gpio driver which can be used on top of pl061 | 24 | @@ -XXX,XX +XXX,XX @@ CBZ sf:1 011010 nz:1 ................... rt:5 &cbz imm=%imm19 |
33 | + * to reboot and shutdown qemu virtual machine. One of use | 25 | TBZ . 011011 nz:1 ..... .............. rt:5 &tbz imm=%imm14 bitpos=%imm31_19 |
34 | + * case is gpio driver for secure world application (ARM | 26 | |
35 | + * Trusted Firmware.). | 27 | B_cond 0101010 0 ................... 0 cond:4 imm=%imm19 |
36 | + * | ||
37 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
38 | + * See the COPYING file in the top-level directory. | ||
39 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
40 | + */ | ||
41 | + | 28 | + |
42 | +/* | 29 | +BR 1101011 0000 11111 000000 rn:5 00000 &r |
43 | + * QEMU interface: | 30 | +BLR 1101011 0001 11111 000000 rn:5 00000 &r |
44 | + * two named input GPIO lines: | 31 | +RET 1101011 0010 11111 000000 rn:5 00000 &r |
45 | + * 'reset' : when asserted, trigger system reset | 32 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
46 | + * 'shutdown' : when asserted, trigger system shutdown | 33 | index XXXXXXX..XXXXXXX 100644 |
47 | + */ | 34 | --- a/target/arm/tcg/translate-a64.c |
48 | + | 35 | +++ b/target/arm/tcg/translate-a64.c |
49 | +#include "qemu/osdep.h" | 36 | @@ -XXX,XX +XXX,XX @@ static bool trans_B_cond(DisasContext *s, arg_B_cond *a) |
50 | +#include "hw/sysbus.h" | 37 | return true; |
51 | +#include "sysemu/runstate.h" | 38 | } |
52 | + | 39 | |
53 | +#define TYPE_GPIOPWR "gpio-pwr" | 40 | +static void set_btype_for_br(DisasContext *s, int rn) |
54 | +OBJECT_DECLARE_SIMPLE_TYPE(GPIO_PWR_State, GPIOPWR) | ||
55 | + | ||
56 | +struct GPIO_PWR_State { | ||
57 | + SysBusDevice parent_obj; | ||
58 | +}; | ||
59 | + | ||
60 | +static void gpio_pwr_reset(void *opaque, int n, int level) | ||
61 | +{ | 41 | +{ |
62 | + if (level) { | 42 | + if (dc_isar_feature(aa64_bti, s)) { |
63 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | 43 | + /* BR to {x16,x17} or !guard -> 1, else 3. */ |
44 | + set_btype(s, rn == 16 || rn == 17 || !s->guarded_page ? 1 : 3); | ||
64 | + } | 45 | + } |
65 | +} | 46 | +} |
66 | + | 47 | + |
67 | +static void gpio_pwr_shutdown(void *opaque, int n, int level) | 48 | +static void set_btype_for_blr(DisasContext *s) |
68 | +{ | 49 | +{ |
69 | + if (level) { | 50 | + if (dc_isar_feature(aa64_bti, s)) { |
70 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | 51 | + /* BLR sets BTYPE to 2, regardless of source guarded page. */ |
52 | + set_btype(s, 2); | ||
71 | + } | 53 | + } |
72 | +} | 54 | +} |
73 | + | 55 | + |
74 | +static void gpio_pwr_init(Object *obj) | 56 | +static bool trans_BR(DisasContext *s, arg_r *a) |
75 | +{ | 57 | +{ |
76 | + DeviceState *dev = DEVICE(obj); | 58 | + gen_a64_set_pc(s, cpu_reg(s, a->rn)); |
77 | + | 59 | + set_btype_for_br(s, a->rn); |
78 | + qdev_init_gpio_in_named(dev, gpio_pwr_reset, "reset", 1); | 60 | + s->base.is_jmp = DISAS_JUMP; |
79 | + qdev_init_gpio_in_named(dev, gpio_pwr_shutdown, "shutdown", 1); | 61 | + return true; |
80 | +} | 62 | +} |
81 | + | 63 | + |
82 | +static const TypeInfo gpio_pwr_info = { | 64 | +static bool trans_BLR(DisasContext *s, arg_r *a) |
83 | + .name = TYPE_GPIOPWR, | ||
84 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
85 | + .instance_size = sizeof(GPIO_PWR_State), | ||
86 | + .instance_init = gpio_pwr_init, | ||
87 | +}; | ||
88 | + | ||
89 | +static void gpio_pwr_register_types(void) | ||
90 | +{ | 65 | +{ |
91 | + type_register_static(&gpio_pwr_info); | 66 | + TCGv_i64 dst = cpu_reg(s, a->rn); |
67 | + TCGv_i64 lr = cpu_reg(s, 30); | ||
68 | + if (dst == lr) { | ||
69 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
70 | + tcg_gen_mov_i64(tmp, dst); | ||
71 | + dst = tmp; | ||
72 | + } | ||
73 | + gen_pc_plus_diff(s, lr, curr_insn_len(s)); | ||
74 | + gen_a64_set_pc(s, dst); | ||
75 | + set_btype_for_blr(s); | ||
76 | + s->base.is_jmp = DISAS_JUMP; | ||
77 | + return true; | ||
92 | +} | 78 | +} |
93 | + | 79 | + |
94 | +type_init(gpio_pwr_register_types) | 80 | +static bool trans_RET(DisasContext *s, arg_r *a) |
95 | diff --git a/hw/gpio/Kconfig b/hw/gpio/Kconfig | 81 | +{ |
96 | index XXXXXXX..XXXXXXX 100644 | 82 | + gen_a64_set_pc(s, cpu_reg(s, a->rn)); |
97 | --- a/hw/gpio/Kconfig | 83 | + s->base.is_jmp = DISAS_JUMP; |
98 | +++ b/hw/gpio/Kconfig | 84 | + return true; |
99 | @@ -XXX,XX +XXX,XX @@ config PL061 | 85 | +} |
100 | config GPIO_KEY | ||
101 | bool | ||
102 | |||
103 | +config GPIO_PWR | ||
104 | + bool | ||
105 | + | 86 | + |
106 | config SIFIVE_GPIO | 87 | /* HINT instruction group, including various allocated HINTs */ |
107 | bool | 88 | static void handle_hint(DisasContext *s, uint32_t insn, |
108 | diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build | 89 | unsigned int op1, unsigned int op2, unsigned int crm) |
109 | index XXXXXXX..XXXXXXX 100644 | 90 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) |
110 | --- a/hw/gpio/meson.build | 91 | btype_mod = opc; |
111 | +++ b/hw/gpio/meson.build | 92 | switch (op3) { |
112 | @@ -XXX,XX +XXX,XX @@ | 93 | case 0: |
113 | softmmu_ss.add(when: 'CONFIG_E500', if_true: files('mpc8xxx.c')) | 94 | - /* BR, BLR, RET */ |
114 | softmmu_ss.add(when: 'CONFIG_GPIO_KEY', if_true: files('gpio_key.c')) | 95 | - if (op4 != 0) { |
115 | +softmmu_ss.add(when: 'CONFIG_GPIO_PWR', if_true: files('gpio_pwr.c')) | 96 | - goto do_unallocated; |
116 | softmmu_ss.add(when: 'CONFIG_MAX7310', if_true: files('max7310.c')) | 97 | - } |
117 | softmmu_ss.add(when: 'CONFIG_PL061', if_true: files('pl061.c')) | 98 | - dst = cpu_reg(s, rn); |
118 | softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_gpio.c')) | 99 | - break; |
100 | + /* BR, BLR, RET : handled in decodetree */ | ||
101 | + goto do_unallocated; | ||
102 | |||
103 | case 2: | ||
104 | case 3: | ||
119 | -- | 105 | -- |
120 | 2.20.1 | 106 | 2.34.1 |
121 | |||
122 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Move the preadv availability check to meson.build. This is what we | ||
2 | want to be doing for host-OS-feature-checks anyway, but it also fixes | ||
3 | a problem with building for macOS with the most recent XCode SDK on a | ||
4 | Catalina host. | ||
5 | 1 | ||
6 | On that configuration, 'preadv()' is provided as a weak symbol, so | ||
7 | that programs can be built with optional support for it and make a | ||
8 | runtime availability check to see whether the preadv() they have is a | ||
9 | working one or one which they must not call because it will | ||
10 | runtime-assert. QEMU's configure test passes (unless you're building | ||
11 | with --enable-werror) because the test program using preadv() | ||
12 | compiles, but then QEMU crashes at runtime when preadv() is called, | ||
13 | with errors like: | ||
14 | |||
15 | dyld: lazy symbol binding failed: Symbol not found: _preadv | ||
16 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
17 | Expected in: /usr/lib/libSystem.B.dylib | ||
18 | |||
19 | dyld: Symbol not found: _preadv | ||
20 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
21 | Expected in: /usr/lib/libSystem.B.dylib | ||
22 | |||
23 | Meson's own function availability check has a special case for macOS | ||
24 | which adds '-Wl,-no_weak_imports' to the compiler flags, which forces | ||
25 | the test to require the real function, not the macOS-version-too-old | ||
26 | stub. | ||
27 | |||
28 | So this commit fixes the bug where macOS builds on Catalina currently | ||
29 | require --disable-werror. | ||
30 | |||
31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
32 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Message-id: 20210126155846.17109-1-peter.maydell@linaro.org | ||
35 | --- | ||
36 | configure | 16 ---------------- | ||
37 | meson.build | 4 +++- | ||
38 | 2 files changed, 3 insertions(+), 17 deletions(-) | ||
39 | |||
40 | diff --git a/configure b/configure | ||
41 | index XXXXXXX..XXXXXXX 100755 | ||
42 | --- a/configure | ||
43 | +++ b/configure | ||
44 | @@ -XXX,XX +XXX,XX @@ if compile_prog "" "" ; then | ||
45 | iovec=yes | ||
46 | fi | ||
47 | |||
48 | -########################################## | ||
49 | -# preadv probe | ||
50 | -cat > $TMPC <<EOF | ||
51 | -#include <sys/types.h> | ||
52 | -#include <sys/uio.h> | ||
53 | -#include <unistd.h> | ||
54 | -int main(void) { return preadv(0, 0, 0, 0); } | ||
55 | -EOF | ||
56 | -preadv=no | ||
57 | -if compile_prog "" "" ; then | ||
58 | - preadv=yes | ||
59 | -fi | ||
60 | - | ||
61 | ########################################## | ||
62 | # fdt probe | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ fi | ||
65 | if test "$iovec" = "yes" ; then | ||
66 | echo "CONFIG_IOVEC=y" >> $config_host_mak | ||
67 | fi | ||
68 | -if test "$preadv" = "yes" ; then | ||
69 | - echo "CONFIG_PREADV=y" >> $config_host_mak | ||
70 | -fi | ||
71 | if test "$membarrier" = "yes" ; then | ||
72 | echo "CONFIG_MEMBARRIER=y" >> $config_host_mak | ||
73 | fi | ||
74 | diff --git a/meson.build b/meson.build | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/meson.build | ||
77 | +++ b/meson.build | ||
78 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | ||
79 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | ||
80 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | ||
81 | |||
82 | +config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | ||
83 | + | ||
84 | ignored = ['CONFIG_QEMU_INTERP_PREFIX'] # actually per-target | ||
85 | arrays = ['CONFIG_AUDIO_DRIVERS', 'CONFIG_BDRV_RW_WHITELIST', 'CONFIG_BDRV_RO_WHITELIST'] | ||
86 | strings = ['HOST_DSOSUF', 'CONFIG_IASL'] | ||
87 | @@ -XXX,XX +XXX,XX @@ summary_info += {'PIE': get_option('b_pie')} | ||
88 | summary_info += {'static build': config_host.has_key('CONFIG_STATIC')} | ||
89 | summary_info += {'malloc trim support': has_malloc_trim} | ||
90 | summary_info += {'membarrier': config_host.has_key('CONFIG_MEMBARRIER')} | ||
91 | -summary_info += {'preadv support': config_host.has_key('CONFIG_PREADV')} | ||
92 | +summary_info += {'preadv support': config_host_data.get('CONFIG_PREADV')} | ||
93 | summary_info += {'fdatasync': config_host.has_key('CONFIG_FDATASYNC')} | ||
94 | summary_info += {'madvise': config_host.has_key('CONFIG_MADVISE')} | ||
95 | summary_info += {'posix_madvise': config_host.has_key('CONFIG_POSIX_MADVISE')} | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | The iOS toolchain does not use the host prefix naming convention. So we | ||
4 | need to enable cross-compile options while allowing the PREFIX to be | ||
5 | blank. | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
9 | Message-id: 20210126012457.39046-3-j@getutm.app | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | configure | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/configure b/configure | ||
16 | index XXXXXXX..XXXXXXX 100755 | ||
17 | --- a/configure | ||
18 | +++ b/configure | ||
19 | @@ -XXX,XX +XXX,XX @@ cpu="" | ||
20 | iasl="iasl" | ||
21 | interp_prefix="/usr/gnemul/qemu-%M" | ||
22 | static="no" | ||
23 | +cross_compile="no" | ||
24 | cross_prefix="" | ||
25 | audio_drv_list="" | ||
26 | block_drv_rw_whitelist="" | ||
27 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
28 | optarg=$(expr "x$opt" : 'x[^=]*=\(.*\)') | ||
29 | case "$opt" in | ||
30 | --cross-prefix=*) cross_prefix="$optarg" | ||
31 | + cross_compile="yes" | ||
32 | ;; | ||
33 | --cc=*) CC="$optarg" | ||
34 | ;; | ||
35 | @@ -XXX,XX +XXX,XX @@ $(echo Deprecated targets: $deprecated_targets_list | \ | ||
36 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
37 | |||
38 | Advanced options (experts only): | ||
39 | - --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
40 | + --cross-prefix=PREFIX use PREFIX for compile tools, PREFIX can be blank [$cross_prefix] | ||
41 | --cc=CC use C compiler CC [$cc] | ||
42 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
43 | --host-cc=CC use C compiler CC [$host_cc] for code run at | ||
44 | @@ -XXX,XX +XXX,XX @@ if has $sdl2_config; then | ||
45 | fi | ||
46 | echo "strip = [$(meson_quote $strip)]" >> $cross | ||
47 | echo "windres = [$(meson_quote $windres)]" >> $cross | ||
48 | -if test -n "$cross_prefix"; then | ||
49 | +if test "$cross_compile" = "yes"; then | ||
50 | cross_arg="--cross-file config-meson.cross" | ||
51 | echo "[host_machine]" >> $cross | ||
52 | if test "$mingw32" = "yes" ; then | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | Meson will find CoreFoundation, IOKit, and Cocoa as needed. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Message-id: 20210126012457.39046-7-j@getutm.app | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | configure | 1 - | ||
11 | 1 file changed, 1 deletion(-) | ||
12 | |||
13 | diff --git a/configure b/configure | ||
14 | index XXXXXXX..XXXXXXX 100755 | ||
15 | --- a/configure | ||
16 | +++ b/configure | ||
17 | @@ -XXX,XX +XXX,XX @@ Darwin) | ||
18 | fi | ||
19 | audio_drv_list="coreaudio try-sdl" | ||
20 | audio_possible_drivers="coreaudio sdl" | ||
21 | - QEMU_LDFLAGS="-framework CoreFoundation -framework IOKit $QEMU_LDFLAGS" | ||
22 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
23 | # won't work when we're compiling with gcc as a C compiler. | ||
24 | QEMU_CFLAGS="-DOS_OBJECT_USE_OBJC=0 $QEMU_CFLAGS" | ||
25 | -- | ||
26 | 2.20.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | Add objc to the Meson cross file as well as detection of Darwin. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-8-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 4 ++++ | ||
12 | 1 file changed, 4 insertions(+) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ echo "cpp_link_args = [${LDFLAGS:+$(meson_quote $LDFLAGS)}]" >> $cross | ||
19 | echo "[binaries]" >> $cross | ||
20 | echo "c = [$(meson_quote $cc)]" >> $cross | ||
21 | test -n "$cxx" && echo "cpp = [$(meson_quote $cxx)]" >> $cross | ||
22 | +test -n "$objcc" && echo "objc = [$(meson_quote $objcc)]" >> $cross | ||
23 | echo "ar = [$(meson_quote $ar)]" >> $cross | ||
24 | echo "nm = [$(meson_quote $nm)]" >> $cross | ||
25 | echo "pkgconfig = [$(meson_quote $pkg_config_exe)]" >> $cross | ||
26 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
27 | if test "$linux" = "yes" ; then | ||
28 | echo "system = 'linux'" >> $cross | ||
29 | fi | ||
30 | + if test "$darwin" = "yes" ; then | ||
31 | + echo "system = 'darwin'" >> $cross | ||
32 | + fi | ||
33 | case "$ARCH" in | ||
34 | i386|x86_64) | ||
35 | echo "cpu_family = 'x86'" >> $cross | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
4 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
5 | Message-id: 20210126012457.39046-9-j@getutm.app | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | configure | 5 ++++- | ||
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/configure b/configure | ||
12 | index XXXXXXX..XXXXXXX 100755 | ||
13 | --- a/configure | ||
14 | +++ b/configure | ||
15 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
16 | echo "system = 'darwin'" >> $cross | ||
17 | fi | ||
18 | case "$ARCH" in | ||
19 | - i386|x86_64) | ||
20 | + i386) | ||
21 | echo "cpu_family = 'x86'" >> $cross | ||
22 | ;; | ||
23 | + x86_64) | ||
24 | + echo "cpu_family = 'x86_64'" >> $cross | ||
25 | + ;; | ||
26 | ppc64le) | ||
27 | echo "cpu_family = 'ppc64'" >> $cross | ||
28 | ;; | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | On iOS there is no CoreAudio, so we should not assume Darwin always | ||
4 | has it. | ||
5 | |||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-11-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 35 +++++++++++++++++++++++++++++++++-- | ||
12 | 1 file changed, 33 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ fdt="auto" | ||
19 | netmap="no" | ||
20 | sdl="auto" | ||
21 | sdl_image="auto" | ||
22 | +coreaudio="auto" | ||
23 | virtiofsd="auto" | ||
24 | virtfs="auto" | ||
25 | libudev="auto" | ||
26 | @@ -XXX,XX +XXX,XX @@ Darwin) | ||
27 | QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
28 | QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
29 | fi | ||
30 | - audio_drv_list="coreaudio try-sdl" | ||
31 | + audio_drv_list="try-coreaudio try-sdl" | ||
32 | audio_possible_drivers="coreaudio sdl" | ||
33 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
34 | # won't work when we're compiling with gcc as a C compiler. | ||
35 | @@ -XXX,XX +XXX,XX @@ EOF | ||
36 | fi | ||
37 | fi | ||
38 | |||
39 | +########################################## | ||
40 | +# detect CoreAudio | ||
41 | +if test "$coreaudio" != "no" ; then | ||
42 | + coreaudio_libs="-framework CoreAudio" | ||
43 | + cat > $TMPC << EOF | ||
44 | +#include <CoreAudio/CoreAudio.h> | ||
45 | +int main(void) | ||
46 | +{ | ||
47 | + return (int)AudioGetCurrentHostTime(); | ||
48 | +} | ||
49 | +EOF | ||
50 | + if compile_prog "" "$coreaudio_libs" ; then | ||
51 | + coreaudio=yes | ||
52 | + else | ||
53 | + coreaudio=no | ||
54 | + fi | ||
55 | +fi | ||
56 | + | ||
57 | ########################################## | ||
58 | # Sound support libraries probe | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ for drv in $audio_drv_list; do | ||
61 | fi | ||
62 | ;; | ||
63 | |||
64 | - coreaudio) | ||
65 | + coreaudio | try-coreaudio) | ||
66 | + if test "$coreaudio" = "no"; then | ||
67 | + if test "$drv" = "try-coreaudio"; then | ||
68 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio//') | ||
69 | + else | ||
70 | + error_exit "$drv check failed" \ | ||
71 | + "Make sure to have the $drv is available." | ||
72 | + fi | ||
73 | + else | ||
74 | coreaudio_libs="-framework CoreAudio" | ||
75 | + if test "$drv" = "try-coreaudio"; then | ||
76 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio/coreaudio/') | ||
77 | + fi | ||
78 | + fi | ||
79 | ;; | ||
80 | |||
81 | dsound) | ||
82 | -- | ||
83 | 2.20.1 | ||
84 | |||
85 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | A workaround added in early days of 64-bit OSX forced x86_64 if the | ||
4 | host machine had 64-bit support. This creates issues when cross- | ||
5 | compiling for ARM64. Additionally, the user can always use --cpu=* to | ||
6 | manually set the host CPU and therefore this workaround should be | ||
7 | removed. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
11 | Message-id: 20210126012457.39046-12-j@getutm.app | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | configure | 11 ----------- | ||
15 | 1 file changed, 11 deletions(-) | ||
16 | |||
17 | diff --git a/configure b/configure | ||
18 | index XXXXXXX..XXXXXXX 100755 | ||
19 | --- a/configure | ||
20 | +++ b/configure | ||
21 | @@ -XXX,XX +XXX,XX @@ fi | ||
22 | # the correct CPU with the --cpu option. | ||
23 | case $targetos in | ||
24 | Darwin) | ||
25 | - # on Leopard most of the system is 32-bit, so we have to ask the kernel if we can | ||
26 | - # run 64-bit userspace code. | ||
27 | - # If the user didn't specify a CPU explicitly and the kernel says this is | ||
28 | - # 64 bit hw, then assume x86_64. Otherwise fall through to the usual detection code. | ||
29 | - if test -z "$cpu" && test "$(sysctl -n hw.optional.x86_64)" = "1"; then | ||
30 | - cpu="x86_64" | ||
31 | - fi | ||
32 | HOST_DSOSUF=".dylib" | ||
33 | ;; | ||
34 | SunOS) | ||
35 | @@ -XXX,XX +XXX,XX @@ OpenBSD) | ||
36 | Darwin) | ||
37 | bsd="yes" | ||
38 | darwin="yes" | ||
39 | - if [ "$cpu" = "x86_64" ] ; then | ||
40 | - QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
41 | - QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
42 | - fi | ||
43 | audio_drv_list="try-coreaudio try-sdl" | ||
44 | audio_possible_drivers="coreaudio sdl" | ||
45 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alexander Graf <agraf@csgraf.de> | ||
2 | 1 | ||
3 | In macOS 11, QEMU only gets access to Hypervisor.framework if it has the | ||
4 | respective entitlement. Add an entitlement template and automatically self | ||
5 | sign and apply the entitlement in the build. | ||
6 | |||
7 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
8 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
9 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | meson.build | 29 +++++++++++++++++++++++++---- | ||
13 | accel/hvf/entitlements.plist | 8 ++++++++ | ||
14 | scripts/entitlement.sh | 13 +++++++++++++ | ||
15 | 3 files changed, 46 insertions(+), 4 deletions(-) | ||
16 | create mode 100644 accel/hvf/entitlements.plist | ||
17 | create mode 100755 scripts/entitlement.sh | ||
18 | |||
19 | diff --git a/meson.build b/meson.build | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/meson.build | ||
22 | +++ b/meson.build | ||
23 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
24 | }] | ||
25 | endif | ||
26 | foreach exe: execs | ||
27 | - emulators += {exe['name']: | ||
28 | - executable(exe['name'], exe['sources'], | ||
29 | - install: true, | ||
30 | + exe_name = exe['name'] | ||
31 | + exe_sign = 'CONFIG_HVF' in config_target | ||
32 | + if exe_sign | ||
33 | + exe_name += '-unsigned' | ||
34 | + endif | ||
35 | + | ||
36 | + emulator = executable(exe_name, exe['sources'], | ||
37 | + install: not exe_sign, | ||
38 | c_args: c_args, | ||
39 | dependencies: arch_deps + deps + exe['dependencies'], | ||
40 | objects: lib.extract_all_objects(recursive: true), | ||
41 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
42 | link_depends: [block_syms, qemu_syms] + exe.get('link_depends', []), | ||
43 | link_args: link_args, | ||
44 | gui_app: exe['gui']) | ||
45 | - } | ||
46 | + | ||
47 | + if exe_sign | ||
48 | + emulators += {exe['name'] : custom_target(exe['name'], | ||
49 | + install: true, | ||
50 | + install_dir: get_option('bindir'), | ||
51 | + depends: emulator, | ||
52 | + output: exe['name'], | ||
53 | + command: [ | ||
54 | + meson.current_source_dir() / 'scripts/entitlement.sh', | ||
55 | + meson.current_build_dir() / exe_name, | ||
56 | + meson.current_build_dir() / exe['name'], | ||
57 | + meson.current_source_dir() / 'accel/hvf/entitlements.plist' | ||
58 | + ]) | ||
59 | + } | ||
60 | + else | ||
61 | + emulators += {exe['name']: emulator} | ||
62 | + endif | ||
63 | |||
64 | if 'CONFIG_TRACE_SYSTEMTAP' in config_host | ||
65 | foreach stp: [ | ||
66 | diff --git a/accel/hvf/entitlements.plist b/accel/hvf/entitlements.plist | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/accel/hvf/entitlements.plist | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | +<?xml version="1.0" encoding="UTF-8"?> | ||
73 | +<!DOCTYPE plist PUBLIC "-//Apple//DTD PLIST 1.0//EN" "http://www.apple.com/DTDs/PropertyList-1.0.dtd"> | ||
74 | +<plist version="1.0"> | ||
75 | +<dict> | ||
76 | + <key>com.apple.security.hypervisor</key> | ||
77 | + <true/> | ||
78 | +</dict> | ||
79 | +</plist> | ||
80 | diff --git a/scripts/entitlement.sh b/scripts/entitlement.sh | ||
81 | new file mode 100755 | ||
82 | index XXXXXXX..XXXXXXX | ||
83 | --- /dev/null | ||
84 | +++ b/scripts/entitlement.sh | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | +#!/bin/sh -e | ||
87 | +# | ||
88 | +# Helper script for the build process to apply entitlements | ||
89 | + | ||
90 | +SRC="$1" | ||
91 | +DST="$2" | ||
92 | +ENTITLEMENT="$3" | ||
93 | + | ||
94 | +trap 'rm "$DST.tmp"' exit | ||
95 | +cp -af "$SRC" "$DST.tmp" | ||
96 | +codesign --entitlements "$ENTITLEMENT" --force -s - "$DST.tmp" | ||
97 | +mv "$DST.tmp" "$DST" | ||
98 | +trap '' exit | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
1 | Convert the SSYS code in the Stellaris boards (which encapsulates the | 1 | Convert the single-register pointer-authentication variants of BR, |
---|---|---|---|
2 | system registers) to a proper QOM device. This will provide us with | 2 | BLR, RET to decodetree. (BRAA/BLRAA are in a different branch of |
3 | somewhere to put the output Clock whose frequency depends on the | 3 | the legacy decoder and will be dealt with in the next commit.) |
4 | setting of the PLL configuration registers. | ||
5 | |||
6 | This is a migration compatibility break for lm3s811evb, lm3s6965evb. | ||
7 | |||
8 | We use 3-phase reset here because the Clock will need to propagate | ||
9 | its value in the hold phase. | ||
10 | |||
11 | For the moment we reset the device during the board creation so that | ||
12 | the system_clock_scale global gets set; this will be removed in a | ||
13 | subsequent commit. | ||
14 | 4 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20230512144106.3608981-19-peter.maydell@linaro.org |
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Message-id: 20210128114145.20536-17-peter.maydell@linaro.org | ||
20 | Message-id: 20210121190622.22000-17-peter.maydell@linaro.org | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | --- | 8 | --- |
23 | hw/arm/stellaris.c | 132 ++++++++++++++++++++++++++++++++++++--------- | 9 | target/arm/tcg/a64.decode | 7 ++ |
24 | 1 file changed, 107 insertions(+), 25 deletions(-) | 10 | target/arm/tcg/translate-a64.c | 132 +++++++++++++++++++-------------- |
11 | 2 files changed, 84 insertions(+), 55 deletions(-) | ||
25 | 12 | ||
26 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 13 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
27 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/arm/stellaris.c | 15 | --- a/target/arm/tcg/a64.decode |
29 | +++ b/hw/arm/stellaris.c | 16 | +++ b/target/arm/tcg/a64.decode |
30 | @@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_realize(DeviceState *dev, Error **errp) | 17 | @@ -XXX,XX +XXX,XX @@ B_cond 0101010 0 ................... 0 cond:4 imm=%imm19 |
31 | 18 | BR 1101011 0000 11111 000000 rn:5 00000 &r | |
32 | /* System controller. */ | 19 | BLR 1101011 0001 11111 000000 rn:5 00000 &r |
33 | 20 | RET 1101011 0010 11111 000000 rn:5 00000 &r | |
34 | -typedef struct { | ||
35 | +#define TYPE_STELLARIS_SYS "stellaris-sys" | ||
36 | +OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) | ||
37 | + | 21 | + |
38 | +struct ssys_state { | 22 | +&braz rn m |
39 | + SysBusDevice parent_obj; | 23 | +BRAZ 1101011 0000 11111 00001 m:1 rn:5 11111 &braz # BRAAZ, BRABZ |
24 | +BLRAZ 1101011 0001 11111 00001 m:1 rn:5 11111 &braz # BLRAAZ, BLRABZ | ||
40 | + | 25 | + |
41 | MemoryRegion iomem; | 26 | +&reta m |
42 | uint32_t pborctl; | 27 | +RETA 1101011 0010 11111 00001 m:1 11111 11111 &reta # RETAA, RETAB |
43 | uint32_t ldopctl; | 28 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 29 | index XXXXXXX..XXXXXXX 100644 |
45 | uint32_t dcgc[3]; | 30 | --- a/target/arm/tcg/translate-a64.c |
46 | uint32_t clkvclr; | 31 | +++ b/target/arm/tcg/translate-a64.c |
47 | uint32_t ldoarst; | 32 | @@ -XXX,XX +XXX,XX @@ static bool trans_RET(DisasContext *s, arg_r *a) |
48 | + qemu_irq irq; | 33 | return true; |
49 | + /* Properties (all read-only registers) */ | 34 | } |
50 | uint32_t user0; | 35 | |
51 | uint32_t user1; | 36 | +static TCGv_i64 auth_branch_target(DisasContext *s, TCGv_i64 dst, |
52 | - qemu_irq irq; | 37 | + TCGv_i64 modifier, bool use_key_a) |
53 | - stellaris_board_info *board; | 38 | +{ |
54 | -} ssys_state; | 39 | + TCGv_i64 truedst; |
55 | + uint32_t did0; | 40 | + /* |
56 | + uint32_t did1; | 41 | + * Return the branch target for a BRAA/RETA/etc, which is either |
57 | + uint32_t dc0; | 42 | + * just the destination dst, or that value with the pauth check |
58 | + uint32_t dc1; | 43 | + * done and the code removed from the high bits. |
59 | + uint32_t dc2; | 44 | + */ |
60 | + uint32_t dc3; | 45 | + if (!s->pauth_active) { |
61 | + uint32_t dc4; | 46 | + return dst; |
62 | +}; | 47 | + } |
63 | 48 | + | |
64 | static void ssys_update(ssys_state *s) | 49 | + truedst = tcg_temp_new_i64(); |
65 | { | 50 | + if (use_key_a) { |
66 | @@ -XXX,XX +XXX,XX @@ static uint32_t pllcfg_fury[16] = { | 51 | + gen_helper_autia(truedst, cpu_env, dst, modifier); |
67 | 52 | + } else { | |
68 | static int ssys_board_class(const ssys_state *s) | 53 | + gen_helper_autib(truedst, cpu_env, dst, modifier); |
69 | { | 54 | + } |
70 | - uint32_t did0 = s->board->did0; | 55 | + return truedst; |
71 | + uint32_t did0 = s->did0; | ||
72 | switch (did0 & DID0_VER_MASK) { | ||
73 | case DID0_VER_0: | ||
74 | return DID0_CLASS_SANDSTORM; | ||
75 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | ||
76 | |||
77 | switch (offset) { | ||
78 | case 0x000: /* DID0 */ | ||
79 | - return s->board->did0; | ||
80 | + return s->did0; | ||
81 | case 0x004: /* DID1 */ | ||
82 | - return s->board->did1; | ||
83 | + return s->did1; | ||
84 | case 0x008: /* DC0 */ | ||
85 | - return s->board->dc0; | ||
86 | + return s->dc0; | ||
87 | case 0x010: /* DC1 */ | ||
88 | - return s->board->dc1; | ||
89 | + return s->dc1; | ||
90 | case 0x014: /* DC2 */ | ||
91 | - return s->board->dc2; | ||
92 | + return s->dc2; | ||
93 | case 0x018: /* DC3 */ | ||
94 | - return s->board->dc3; | ||
95 | + return s->dc3; | ||
96 | case 0x01c: /* DC4 */ | ||
97 | - return s->board->dc4; | ||
98 | + return s->dc4; | ||
99 | case 0x030: /* PBORCTL */ | ||
100 | return s->pborctl; | ||
101 | case 0x034: /* LDOPCTL */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ssys_ops = { | ||
103 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
104 | }; | ||
105 | |||
106 | -static void ssys_reset(void *opaque) | ||
107 | +static void stellaris_sys_reset_enter(Object *obj, ResetType type) | ||
108 | { | ||
109 | - ssys_state *s = (ssys_state *)opaque; | ||
110 | + ssys_state *s = STELLARIS_SYS(obj); | ||
111 | |||
112 | s->pborctl = 0x7ffd; | ||
113 | s->rcc = 0x078e3ac0; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void ssys_reset(void *opaque) | ||
115 | s->rcgc[0] = 1; | ||
116 | s->scgc[0] = 1; | ||
117 | s->dcgc[0] = 1; | ||
118 | +} | 56 | +} |
119 | + | 57 | + |
120 | +static void stellaris_sys_reset_hold(Object *obj) | 58 | +static bool trans_BRAZ(DisasContext *s, arg_braz *a) |
121 | +{ | 59 | +{ |
122 | + ssys_state *s = STELLARIS_SYS(obj); | 60 | + TCGv_i64 dst; |
123 | + | 61 | + |
124 | ssys_calculate_system_clock(s); | 62 | + if (!dc_isar_feature(aa64_pauth, s)) { |
125 | } | 63 | + return false; |
126 | 64 | + } | |
127 | +static void stellaris_sys_reset_exit(Object *obj) | 65 | + |
128 | +{ | 66 | + dst = auth_branch_target(s, cpu_reg(s, a->rn), tcg_constant_i64(0), !a->m); |
67 | + gen_a64_set_pc(s, dst); | ||
68 | + set_btype_for_br(s, a->rn); | ||
69 | + s->base.is_jmp = DISAS_JUMP; | ||
70 | + return true; | ||
129 | +} | 71 | +} |
130 | + | 72 | + |
131 | static int stellaris_sys_post_load(void *opaque, int version_id) | 73 | +static bool trans_BLRAZ(DisasContext *s, arg_braz *a) |
132 | { | 74 | +{ |
133 | ssys_state *s = opaque; | 75 | + TCGv_i64 dst, lr; |
134 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
135 | } | ||
136 | }; | ||
137 | |||
138 | +static Property stellaris_sys_properties[] = { | ||
139 | + DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), | ||
140 | + DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), | ||
141 | + DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), | ||
142 | + DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), | ||
143 | + DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), | ||
144 | + DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), | ||
145 | + DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), | ||
146 | + DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), | ||
147 | + DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), | ||
148 | + DEFINE_PROP_END_OF_LIST() | ||
149 | +}; | ||
150 | + | 76 | + |
151 | +static void stellaris_sys_instance_init(Object *obj) | 77 | + if (!dc_isar_feature(aa64_pauth, s)) { |
152 | +{ | 78 | + return false; |
153 | + ssys_state *s = STELLARIS_SYS(obj); | 79 | + } |
154 | + SysBusDevice *sbd = SYS_BUS_DEVICE(s); | ||
155 | + | 80 | + |
156 | + memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | 81 | + dst = auth_branch_target(s, cpu_reg(s, a->rn), tcg_constant_i64(0), !a->m); |
157 | + sysbus_init_mmio(sbd, &s->iomem); | 82 | + lr = cpu_reg(s, 30); |
158 | + sysbus_init_irq(sbd, &s->irq); | 83 | + if (dst == lr) { |
84 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
85 | + tcg_gen_mov_i64(tmp, dst); | ||
86 | + dst = tmp; | ||
87 | + } | ||
88 | + gen_pc_plus_diff(s, lr, curr_insn_len(s)); | ||
89 | + gen_a64_set_pc(s, dst); | ||
90 | + set_btype_for_blr(s); | ||
91 | + s->base.is_jmp = DISAS_JUMP; | ||
92 | + return true; | ||
159 | +} | 93 | +} |
160 | + | 94 | + |
161 | static int stellaris_sys_init(uint32_t base, qemu_irq irq, | 95 | +static bool trans_RETA(DisasContext *s, arg_reta *a) |
162 | stellaris_board_info * board, | 96 | +{ |
163 | uint8_t *macaddr) | 97 | + TCGv_i64 dst; |
164 | { | ||
165 | - ssys_state *s; | ||
166 | + DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
167 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
168 | |||
169 | - s = g_new0(ssys_state, 1); | ||
170 | - s->irq = irq; | ||
171 | - s->board = board; | ||
172 | /* Most devices come preprogrammed with a MAC address in the user data. */ | ||
173 | - s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16); | ||
174 | - s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16); | ||
175 | + qdev_prop_set_uint32(dev, "user0", | ||
176 | + macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16)); | ||
177 | + qdev_prop_set_uint32(dev, "user1", | ||
178 | + macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16)); | ||
179 | + qdev_prop_set_uint32(dev, "did0", board->did0); | ||
180 | + qdev_prop_set_uint32(dev, "did1", board->did1); | ||
181 | + qdev_prop_set_uint32(dev, "dc0", board->dc0); | ||
182 | + qdev_prop_set_uint32(dev, "dc1", board->dc1); | ||
183 | + qdev_prop_set_uint32(dev, "dc2", board->dc2); | ||
184 | + qdev_prop_set_uint32(dev, "dc3", board->dc3); | ||
185 | + qdev_prop_set_uint32(dev, "dc4", board->dc4); | ||
186 | + | 98 | + |
187 | + sysbus_realize_and_unref(sbd, &error_fatal); | 99 | + dst = auth_branch_target(s, cpu_reg(s, 30), cpu_X[31], !a->m); |
188 | + sysbus_mmio_map(sbd, 0, base); | 100 | + gen_a64_set_pc(s, dst); |
189 | + sysbus_connect_irq(sbd, 0, irq); | 101 | + s->base.is_jmp = DISAS_JUMP; |
190 | + | 102 | + return true; |
191 | + /* | ||
192 | + * Normally we should not be resetting devices like this during | ||
193 | + * board creation. For the moment we need to do so, because | ||
194 | + * system_clock_scale will only get set when the STELLARIS_SYS | ||
195 | + * device is reset, and we need its initial value to pass to | ||
196 | + * the watchdog device. This hack can be removed once the | ||
197 | + * watchdog has been converted to use a Clock input instead. | ||
198 | + */ | ||
199 | + device_cold_reset(dev); | ||
200 | |||
201 | - memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000); | ||
202 | - memory_region_add_subregion(get_system_memory(), base, &s->iomem); | ||
203 | - ssys_reset(s); | ||
204 | - vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s); | ||
205 | return 0; | ||
206 | } | ||
207 | |||
208 | - | ||
209 | /* I2C controller. */ | ||
210 | |||
211 | #define TYPE_STELLARIS_I2C "stellaris-i2c" | ||
212 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_adc_info = { | ||
213 | .class_init = stellaris_adc_class_init, | ||
214 | }; | ||
215 | |||
216 | +static void stellaris_sys_class_init(ObjectClass *klass, void *data) | ||
217 | +{ | ||
218 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
219 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
220 | + | ||
221 | + dc->vmsd = &vmstate_stellaris_sys; | ||
222 | + rc->phases.enter = stellaris_sys_reset_enter; | ||
223 | + rc->phases.hold = stellaris_sys_reset_hold; | ||
224 | + rc->phases.exit = stellaris_sys_reset_exit; | ||
225 | + device_class_set_props(dc, stellaris_sys_properties); | ||
226 | +} | 103 | +} |
227 | + | 104 | + |
228 | +static const TypeInfo stellaris_sys_info = { | 105 | /* HINT instruction group, including various allocated HINTs */ |
229 | + .name = TYPE_STELLARIS_SYS, | 106 | static void handle_hint(DisasContext *s, uint32_t insn, |
230 | + .parent = TYPE_SYS_BUS_DEVICE, | 107 | unsigned int op1, unsigned int op2, unsigned int crm) |
231 | + .instance_size = sizeof(ssys_state), | 108 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) |
232 | + .instance_init = stellaris_sys_instance_init, | 109 | } |
233 | + .class_init = stellaris_sys_class_init, | 110 | |
234 | +}; | 111 | switch (opc) { |
235 | + | 112 | - case 0: /* BR */ |
236 | static void stellaris_register_types(void) | 113 | - case 1: /* BLR */ |
237 | { | 114 | - case 2: /* RET */ |
238 | type_register_static(&stellaris_i2c_info); | 115 | - btype_mod = opc; |
239 | type_register_static(&stellaris_gptm_info); | 116 | - switch (op3) { |
240 | type_register_static(&stellaris_adc_info); | 117 | - case 0: |
241 | + type_register_static(&stellaris_sys_info); | 118 | - /* BR, BLR, RET : handled in decodetree */ |
242 | } | 119 | - goto do_unallocated; |
243 | 120 | - | |
244 | type_init(stellaris_register_types) | 121 | - case 2: |
122 | - case 3: | ||
123 | - if (!dc_isar_feature(aa64_pauth, s)) { | ||
124 | - goto do_unallocated; | ||
125 | - } | ||
126 | - if (opc == 2) { | ||
127 | - /* RETAA, RETAB */ | ||
128 | - if (rn != 0x1f || op4 != 0x1f) { | ||
129 | - goto do_unallocated; | ||
130 | - } | ||
131 | - rn = 30; | ||
132 | - modifier = cpu_X[31]; | ||
133 | - } else { | ||
134 | - /* BRAAZ, BRABZ, BLRAAZ, BLRABZ */ | ||
135 | - if (op4 != 0x1f) { | ||
136 | - goto do_unallocated; | ||
137 | - } | ||
138 | - modifier = tcg_constant_i64(0); | ||
139 | - } | ||
140 | - if (s->pauth_active) { | ||
141 | - dst = tcg_temp_new_i64(); | ||
142 | - if (op3 == 2) { | ||
143 | - gen_helper_autia(dst, cpu_env, cpu_reg(s, rn), modifier); | ||
144 | - } else { | ||
145 | - gen_helper_autib(dst, cpu_env, cpu_reg(s, rn), modifier); | ||
146 | - } | ||
147 | - } else { | ||
148 | - dst = cpu_reg(s, rn); | ||
149 | - } | ||
150 | - break; | ||
151 | - | ||
152 | - default: | ||
153 | - goto do_unallocated; | ||
154 | - } | ||
155 | - /* BLR also needs to load return address */ | ||
156 | - if (opc == 1) { | ||
157 | - TCGv_i64 lr = cpu_reg(s, 30); | ||
158 | - if (dst == lr) { | ||
159 | - TCGv_i64 tmp = tcg_temp_new_i64(); | ||
160 | - tcg_gen_mov_i64(tmp, dst); | ||
161 | - dst = tmp; | ||
162 | - } | ||
163 | - gen_pc_plus_diff(s, lr, curr_insn_len(s)); | ||
164 | - } | ||
165 | - gen_a64_set_pc(s, dst); | ||
166 | - break; | ||
167 | + case 0: | ||
168 | + case 1: | ||
169 | + case 2: | ||
170 | + /* | ||
171 | + * BR, BLR, RET, RETAA, RETAB, BRAAZ, BRABZ, BLRAAZ, BLRABZ: | ||
172 | + * handled in decodetree | ||
173 | + */ | ||
174 | + goto do_unallocated; | ||
175 | |||
176 | case 8: /* BRAA */ | ||
177 | case 9: /* BLRAA */ | ||
245 | -- | 178 | -- |
246 | 2.20.1 | 179 | 2.34.1 |
247 | |||
248 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB watchdog device over to using its Clock input; | 1 | Convert the last four BR-with-pointer-auth insns to decodetree. |
---|---|---|---|
2 | the wdogclk_frq property is now ignored. | 2 | The remaining cases in the outer switch in disas_uncond_b_reg() |
3 | all return early rather than leaving the case statement, so we | ||
4 | can delete the now-unused code at the end of that function. | ||
3 | 5 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 8 | Message-id: 20230512144106.3608981-20-peter.maydell@linaro.org |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-21-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-21-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | hw/watchdog/cmsdk-apb-watchdog.c | 18 ++++++++++++++---- | 10 | target/arm/tcg/a64.decode | 4 ++ |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 11 | target/arm/tcg/translate-a64.c | 97 ++++++++++++++-------------------- |
12 | 2 files changed, 43 insertions(+), 58 deletions(-) | ||
13 | 13 | ||
14 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | 14 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 16 | --- a/target/arm/tcg/a64.decode |
17 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 17 | +++ b/target/arm/tcg/a64.decode |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev) | 18 | @@ -XXX,XX +XXX,XX @@ BLRAZ 1101011 0001 11111 00001 m:1 rn:5 11111 &braz # BLRAAZ, BLRABZ |
19 | ptimer_transaction_commit(s->timer); | 19 | |
20 | &reta m | ||
21 | RETA 1101011 0010 11111 00001 m:1 11111 11111 &reta # RETAA, RETAB | ||
22 | + | ||
23 | +&bra rn rm m | ||
24 | +BRA 1101011 1000 11111 00001 m:1 rn:5 rm:5 &bra # BRAA, BRAB | ||
25 | +BLRA 1101011 1001 11111 00001 m:1 rn:5 rm:5 &bra # BLRAA, BLRAB | ||
26 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/tcg/translate-a64.c | ||
29 | +++ b/target/arm/tcg/translate-a64.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_RETA(DisasContext *s, arg_reta *a) | ||
31 | return true; | ||
20 | } | 32 | } |
21 | 33 | ||
22 | +static void cmsdk_apb_watchdog_clk_update(void *opaque) | 34 | +static bool trans_BRA(DisasContext *s, arg_bra *a) |
23 | +{ | 35 | +{ |
24 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(opaque); | 36 | + TCGv_i64 dst; |
25 | + | 37 | + |
26 | + ptimer_transaction_begin(s->timer); | 38 | + if (!dc_isar_feature(aa64_pauth, s)) { |
27 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | 39 | + return false; |
28 | + ptimer_transaction_commit(s->timer); | 40 | + } |
41 | + dst = auth_branch_target(s, cpu_reg(s,a->rn), cpu_reg_sp(s, a->rm), !a->m); | ||
42 | + gen_a64_set_pc(s, dst); | ||
43 | + set_btype_for_br(s, a->rn); | ||
44 | + s->base.is_jmp = DISAS_JUMP; | ||
45 | + return true; | ||
29 | +} | 46 | +} |
30 | + | 47 | + |
31 | static void cmsdk_apb_watchdog_init(Object *obj) | 48 | +static bool trans_BLRA(DisasContext *s, arg_bra *a) |
49 | +{ | ||
50 | + TCGv_i64 dst, lr; | ||
51 | + | ||
52 | + if (!dc_isar_feature(aa64_pauth, s)) { | ||
53 | + return false; | ||
54 | + } | ||
55 | + dst = auth_branch_target(s, cpu_reg(s, a->rn), cpu_reg_sp(s, a->rm), !a->m); | ||
56 | + lr = cpu_reg(s, 30); | ||
57 | + if (dst == lr) { | ||
58 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
59 | + tcg_gen_mov_i64(tmp, dst); | ||
60 | + dst = tmp; | ||
61 | + } | ||
62 | + gen_pc_plus_diff(s, lr, curr_insn_len(s)); | ||
63 | + gen_a64_set_pc(s, dst); | ||
64 | + set_btype_for_blr(s); | ||
65 | + s->base.is_jmp = DISAS_JUMP; | ||
66 | + return true; | ||
67 | +} | ||
68 | + | ||
69 | /* HINT instruction group, including various allocated HINTs */ | ||
70 | static void handle_hint(DisasContext *s, uint32_t insn, | ||
71 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
72 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
73 | static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
32 | { | 74 | { |
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 75 | unsigned int opc, op2, op3, rn, op4; |
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | 76 | - unsigned btype_mod = 2; /* 0: BR, 1: BLR, 2: other */ |
35 | s, "cmsdk-apb-watchdog", 0x1000); | 77 | TCGv_i64 dst; |
36 | sysbus_init_mmio(sbd, &s->iomem); | 78 | TCGv_i64 modifier; |
37 | sysbus_init_irq(sbd, &s->wdogint); | 79 | |
38 | - s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | 80 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) |
39 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", | 81 | case 0: |
40 | + cmsdk_apb_watchdog_clk_update, s); | 82 | case 1: |
41 | 83 | case 2: | |
42 | s->is_luminary = false; | 84 | + case 8: |
43 | s->id = cmsdk_apb_watchdog_id; | 85 | + case 9: |
44 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | 86 | /* |
45 | { | 87 | - * BR, BLR, RET, RETAA, RETAB, BRAAZ, BRABZ, BLRAAZ, BLRABZ: |
46 | CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev); | 88 | - * handled in decodetree |
47 | 89 | + * BR, BLR, RET, RETAA, RETAB, BRAAZ, BRABZ, BLRAAZ, BLRABZ, | |
48 | - if (s->wdogclk_frq == 0) { | 90 | + * BRAA, BLRAA: handled in decodetree |
49 | + if (!clock_has_source(s->wdogclk)) { | 91 | */ |
50 | error_setg(errp, | 92 | goto do_unallocated; |
51 | - "CMSDK APB watchdog: wdogclk-frq property must be set"); | 93 | |
52 | + "CMSDK APB watchdog: WDOGCLK clock must be connected"); | 94 | - case 8: /* BRAA */ |
95 | - case 9: /* BLRAA */ | ||
96 | - if (!dc_isar_feature(aa64_pauth, s)) { | ||
97 | - goto do_unallocated; | ||
98 | - } | ||
99 | - if ((op3 & ~1) != 2) { | ||
100 | - goto do_unallocated; | ||
101 | - } | ||
102 | - btype_mod = opc & 1; | ||
103 | - if (s->pauth_active) { | ||
104 | - dst = tcg_temp_new_i64(); | ||
105 | - modifier = cpu_reg_sp(s, op4); | ||
106 | - if (op3 == 2) { | ||
107 | - gen_helper_autia(dst, cpu_env, cpu_reg(s, rn), modifier); | ||
108 | - } else { | ||
109 | - gen_helper_autib(dst, cpu_env, cpu_reg(s, rn), modifier); | ||
110 | - } | ||
111 | - } else { | ||
112 | - dst = cpu_reg(s, rn); | ||
113 | - } | ||
114 | - /* BLRAA also needs to load return address */ | ||
115 | - if (opc == 9) { | ||
116 | - TCGv_i64 lr = cpu_reg(s, 30); | ||
117 | - if (dst == lr) { | ||
118 | - TCGv_i64 tmp = tcg_temp_new_i64(); | ||
119 | - tcg_gen_mov_i64(tmp, dst); | ||
120 | - dst = tmp; | ||
121 | - } | ||
122 | - gen_pc_plus_diff(s, lr, curr_insn_len(s)); | ||
123 | - } | ||
124 | - gen_a64_set_pc(s, dst); | ||
125 | - break; | ||
126 | - | ||
127 | case 4: /* ERET */ | ||
128 | if (s->current_el == 0) { | ||
129 | goto do_unallocated; | ||
130 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
131 | unallocated_encoding(s); | ||
53 | return; | 132 | return; |
54 | } | 133 | } |
55 | 134 | - | |
56 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | 135 | - switch (btype_mod) { |
57 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | 136 | - case 0: /* BR */ |
58 | 137 | - if (dc_isar_feature(aa64_bti, s)) { | |
59 | ptimer_transaction_begin(s->timer); | 138 | - /* BR to {x16,x17} or !guard -> 1, else 3. */ |
60 | - ptimer_set_freq(s->timer, s->wdogclk_frq); | 139 | - set_btype(s, rn == 16 || rn == 17 || !s->guarded_page ? 1 : 3); |
61 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | 140 | - } |
62 | ptimer_transaction_commit(s->timer); | 141 | - break; |
142 | - | ||
143 | - case 1: /* BLR */ | ||
144 | - if (dc_isar_feature(aa64_bti, s)) { | ||
145 | - /* BLR sets BTYPE to 2, regardless of source guarded page. */ | ||
146 | - set_btype(s, 2); | ||
147 | - } | ||
148 | - break; | ||
149 | - | ||
150 | - default: /* RET or none of the above. */ | ||
151 | - /* BTYPE will be set to 0 by normal end-of-insn processing. */ | ||
152 | - break; | ||
153 | - } | ||
154 | - | ||
155 | - s->base.is_jmp = DISAS_JUMP; | ||
63 | } | 156 | } |
64 | 157 | ||
158 | /* Branches, exception generating and system instructions */ | ||
65 | -- | 159 | -- |
66 | 2.20.1 | 160 | 2.34.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | The ptimer API currently provides two methods for setting the period: | 1 | Convert the exception-return insns ERET, ERETA and ERETB to |
---|---|---|---|
2 | ptimer_set_period(), which takes a period in nanoseconds, and | 2 | decodetree. These were the last insns left in the legacy |
3 | ptimer_set_freq(), which takes a frequency in Hz. Neither of these | 3 | decoder function disas_uncond_reg_b(), which allows us to |
4 | lines up nicely with the Clock API, because although both the Clock | 4 | remove it. |
5 | and the ptimer track the frequency using a representation of whole | ||
6 | and fractional nanoseconds, conversion via either period-in-ns or | ||
7 | frequency-in-Hz will introduce a rounding error. | ||
8 | 5 | ||
9 | Add a new function ptimer_set_period_from_clock() which takes the | 6 | The old decoder explicitly decoded the DRPS instruction, |
10 | Clock object directly to avoid the rounding issues. This includes a | 7 | only in order to call unallocated_encoding() on it, exactly |
11 | facility for the user to specify that there is a frequency divider | 8 | as would have happened if it hadn't decoded it. This is |
12 | between the Clock proper and the timer, as some timer devices like | 9 | because this insn always UNDEFs unless the CPU is in |
13 | the CMSDK APB dualtimer need this. | 10 | halting-debug state, which we don't emulate. So we list |
14 | 11 | the pattern in a comment in a64.decode, but don't actively | |
15 | To avoid having to drag in clock.h from ptimer.h we add the Clock | 12 | decode it. |
16 | type to typedefs.h. | ||
17 | 13 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 16 | Message-id: 20230512144106.3608981-21-peter.maydell@linaro.org |
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Message-id: 20210128114145.20536-2-peter.maydell@linaro.org | ||
23 | Message-id: 20210121190622.22000-2-peter.maydell@linaro.org | ||
24 | --- | 17 | --- |
25 | include/hw/ptimer.h | 22 ++++++++++++++++++++++ | 18 | target/arm/tcg/a64.decode | 8 ++ |
26 | include/qemu/typedefs.h | 1 + | 19 | target/arm/tcg/translate-a64.c | 163 +++++++++++---------------------- |
27 | hw/core/ptimer.c | 34 ++++++++++++++++++++++++++++++++++ | 20 | 2 files changed, 63 insertions(+), 108 deletions(-) |
28 | 3 files changed, 57 insertions(+) | ||
29 | 21 | ||
30 | diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h | 22 | diff --git a/target/arm/tcg/a64.decode b/target/arm/tcg/a64.decode |
31 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/include/hw/ptimer.h | 24 | --- a/target/arm/tcg/a64.decode |
33 | +++ b/include/hw/ptimer.h | 25 | +++ b/target/arm/tcg/a64.decode |
34 | @@ -XXX,XX +XXX,XX @@ void ptimer_transaction_commit(ptimer_state *s); | 26 | @@ -XXX,XX +XXX,XX @@ RETA 1101011 0010 11111 00001 m:1 11111 11111 &reta # RETAA, RETAB |
35 | */ | 27 | &bra rn rm m |
36 | void ptimer_set_period(ptimer_state *s, int64_t period); | 28 | BRA 1101011 1000 11111 00001 m:1 rn:5 rm:5 &bra # BRAA, BRAB |
37 | 29 | BLRA 1101011 1001 11111 00001 m:1 rn:5 rm:5 &bra # BLRAA, BLRAB | |
38 | +/** | 30 | + |
39 | + * ptimer_set_period_from_clock - Set counter increment from a Clock | 31 | +ERET 1101011 0100 11111 000000 11111 00000 |
40 | + * @s: ptimer to configure | 32 | +ERETA 1101011 0100 11111 00001 m:1 11111 11111 &reta # ERETAA, ERETAB |
41 | + * @clk: pointer to Clock object to take period from | 33 | + |
42 | + * @divisor: value to scale the clock frequency down by | 34 | +# We don't need to decode DRPS because it always UNDEFs except when |
43 | + * | 35 | +# the processor is in halting debug state (which we don't implement). |
44 | + * If the ptimer is being driven from a Clock, this is the preferred | 36 | +# The pattern is listed here as documentation. |
45 | + * way to tell the ptimer about the period, because it avoids any | 37 | +# DRPS 1101011 0101 11111 000000 11111 00000 |
46 | + * possible rounding errors that might happen if the internal | 38 | diff --git a/target/arm/tcg/translate-a64.c b/target/arm/tcg/translate-a64.c |
47 | + * representation of the Clock period was converted to either a period | ||
48 | + * in ns or a frequency in Hz. | ||
49 | + * | ||
50 | + * If the ptimer should run at the same frequency as the clock, | ||
51 | + * pass 1 as the @divisor; if the ptimer should run at half the | ||
52 | + * frequency, pass 2, and so on. | ||
53 | + * | ||
54 | + * This function will assert if it is called outside a | ||
55 | + * ptimer_transaction_begin/commit block. | ||
56 | + */ | ||
57 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clock, | ||
58 | + unsigned int divisor); | ||
59 | + | ||
60 | /** | ||
61 | * ptimer_set_freq - Set counter frequency in Hz | ||
62 | * @s: ptimer to configure | ||
63 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
64 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
65 | --- a/include/qemu/typedefs.h | 40 | --- a/target/arm/tcg/translate-a64.c |
66 | +++ b/include/qemu/typedefs.h | 41 | +++ b/target/arm/tcg/translate-a64.c |
67 | @@ -XXX,XX +XXX,XX @@ typedef struct BlockDriverState BlockDriverState; | 42 | @@ -XXX,XX +XXX,XX @@ static bool trans_BLRA(DisasContext *s, arg_bra *a) |
68 | typedef struct BusClass BusClass; | 43 | return true; |
69 | typedef struct BusState BusState; | 44 | } |
70 | typedef struct Chardev Chardev; | 45 | |
71 | +typedef struct Clock Clock; | 46 | +static bool trans_ERET(DisasContext *s, arg_ERET *a) |
72 | typedef struct CompatProperty CompatProperty; | 47 | +{ |
73 | typedef struct CoMutex CoMutex; | 48 | + TCGv_i64 dst; |
74 | typedef struct CPUAddressSpace CPUAddressSpace; | 49 | + |
75 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c | 50 | + if (s->current_el == 0) { |
76 | index XXXXXXX..XXXXXXX 100644 | 51 | + return false; |
77 | --- a/hw/core/ptimer.c | 52 | + } |
78 | +++ b/hw/core/ptimer.c | 53 | + if (s->fgt_eret) { |
79 | @@ -XXX,XX +XXX,XX @@ | 54 | + gen_exception_insn_el(s, 0, EXCP_UDEF, 0, 2); |
80 | #include "sysemu/qtest.h" | 55 | + return true; |
81 | #include "block/aio.h" | 56 | + } |
82 | #include "sysemu/cpus.h" | 57 | + dst = tcg_temp_new_i64(); |
83 | +#include "hw/clock.h" | 58 | + tcg_gen_ld_i64(dst, cpu_env, |
84 | 59 | + offsetof(CPUARMState, elr_el[s->current_el])); | |
85 | #define DELTA_ADJUST 1 | 60 | + |
86 | #define DELTA_NO_ADJUST -1 | 61 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { |
87 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period) | 62 | + gen_io_start(); |
63 | + } | ||
64 | + | ||
65 | + gen_helper_exception_return(cpu_env, dst); | ||
66 | + /* Must exit loop to check un-masked IRQs */ | ||
67 | + s->base.is_jmp = DISAS_EXIT; | ||
68 | + return true; | ||
69 | +} | ||
70 | + | ||
71 | +static bool trans_ERETA(DisasContext *s, arg_reta *a) | ||
72 | +{ | ||
73 | + TCGv_i64 dst; | ||
74 | + | ||
75 | + if (!dc_isar_feature(aa64_pauth, s)) { | ||
76 | + return false; | ||
77 | + } | ||
78 | + if (s->current_el == 0) { | ||
79 | + return false; | ||
80 | + } | ||
81 | + /* The FGT trap takes precedence over an auth trap. */ | ||
82 | + if (s->fgt_eret) { | ||
83 | + gen_exception_insn_el(s, 0, EXCP_UDEF, a->m ? 3 : 2, 2); | ||
84 | + return true; | ||
85 | + } | ||
86 | + dst = tcg_temp_new_i64(); | ||
87 | + tcg_gen_ld_i64(dst, cpu_env, | ||
88 | + offsetof(CPUARMState, elr_el[s->current_el])); | ||
89 | + | ||
90 | + dst = auth_branch_target(s, dst, cpu_X[31], !a->m); | ||
91 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
92 | + gen_io_start(); | ||
93 | + } | ||
94 | + | ||
95 | + gen_helper_exception_return(cpu_env, dst); | ||
96 | + /* Must exit loop to check un-masked IRQs */ | ||
97 | + s->base.is_jmp = DISAS_EXIT; | ||
98 | + return true; | ||
99 | +} | ||
100 | + | ||
101 | /* HINT instruction group, including various allocated HINTs */ | ||
102 | static void handle_hint(DisasContext *s, uint32_t insn, | ||
103 | unsigned int op1, unsigned int op2, unsigned int crm) | ||
104 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
88 | } | 105 | } |
89 | } | 106 | } |
90 | 107 | ||
91 | +/* Set counter increment interval from a Clock */ | 108 | -/* Unconditional branch (register) |
92 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clk, | 109 | - * 31 25 24 21 20 16 15 10 9 5 4 0 |
93 | + unsigned int divisor) | 110 | - * +---------------+-------+-------+-------+------+-------+ |
94 | +{ | 111 | - * | 1 1 0 1 0 1 1 | opc | op2 | op3 | Rn | op4 | |
95 | + /* | 112 | - * +---------------+-------+-------+-------+------+-------+ |
96 | + * The raw clock period is a 64-bit value in units of 2^-32 ns; | 113 | - */ |
97 | + * put another way it's a 32.32 fixed-point ns value. Our internal | 114 | -static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) |
98 | + * representation of the period is 64.32 fixed point ns, so | 115 | -{ |
99 | + * the conversion is simple. | 116 | - unsigned int opc, op2, op3, rn, op4; |
100 | + */ | 117 | - TCGv_i64 dst; |
101 | + uint64_t raw_period = clock_get(clk); | 118 | - TCGv_i64 modifier; |
102 | + uint64_t period_frac; | 119 | - |
103 | + | 120 | - opc = extract32(insn, 21, 4); |
104 | + assert(s->in_transaction); | 121 | - op2 = extract32(insn, 16, 5); |
105 | + s->delta = ptimer_get_count(s); | 122 | - op3 = extract32(insn, 10, 6); |
106 | + s->period = extract64(raw_period, 32, 32); | 123 | - rn = extract32(insn, 5, 5); |
107 | + period_frac = extract64(raw_period, 0, 32); | 124 | - op4 = extract32(insn, 0, 5); |
108 | + /* | 125 | - |
109 | + * divisor specifies a possible frequency divisor between the | 126 | - if (op2 != 0x1f) { |
110 | + * clock and the timer, so it is a multiplier on the period. | 127 | - goto do_unallocated; |
111 | + * We do the multiply after splitting the raw period out into | 128 | - } |
112 | + * period and frac to avoid having to do a 32*64->96 multiply. | 129 | - |
113 | + */ | 130 | - switch (opc) { |
114 | + s->period *= divisor; | 131 | - case 0: |
115 | + period_frac *= divisor; | 132 | - case 1: |
116 | + s->period += extract64(period_frac, 32, 32); | 133 | - case 2: |
117 | + s->period_frac = (uint32_t)period_frac; | 134 | - case 8: |
118 | + | 135 | - case 9: |
119 | + if (s->enabled) { | 136 | - /* |
120 | + s->need_reload = true; | 137 | - * BR, BLR, RET, RETAA, RETAB, BRAAZ, BRABZ, BLRAAZ, BLRABZ, |
121 | + } | 138 | - * BRAA, BLRAA: handled in decodetree |
122 | +} | 139 | - */ |
123 | + | 140 | - goto do_unallocated; |
124 | /* Set counter frequency in Hz. */ | 141 | - |
125 | void ptimer_set_freq(ptimer_state *s, uint32_t freq) | 142 | - case 4: /* ERET */ |
143 | - if (s->current_el == 0) { | ||
144 | - goto do_unallocated; | ||
145 | - } | ||
146 | - switch (op3) { | ||
147 | - case 0: /* ERET */ | ||
148 | - if (op4 != 0) { | ||
149 | - goto do_unallocated; | ||
150 | - } | ||
151 | - if (s->fgt_eret) { | ||
152 | - gen_exception_insn_el(s, 0, EXCP_UDEF, syn_erettrap(op3), 2); | ||
153 | - return; | ||
154 | - } | ||
155 | - dst = tcg_temp_new_i64(); | ||
156 | - tcg_gen_ld_i64(dst, cpu_env, | ||
157 | - offsetof(CPUARMState, elr_el[s->current_el])); | ||
158 | - break; | ||
159 | - | ||
160 | - case 2: /* ERETAA */ | ||
161 | - case 3: /* ERETAB */ | ||
162 | - if (!dc_isar_feature(aa64_pauth, s)) { | ||
163 | - goto do_unallocated; | ||
164 | - } | ||
165 | - if (rn != 0x1f || op4 != 0x1f) { | ||
166 | - goto do_unallocated; | ||
167 | - } | ||
168 | - /* The FGT trap takes precedence over an auth trap. */ | ||
169 | - if (s->fgt_eret) { | ||
170 | - gen_exception_insn_el(s, 0, EXCP_UDEF, syn_erettrap(op3), 2); | ||
171 | - return; | ||
172 | - } | ||
173 | - dst = tcg_temp_new_i64(); | ||
174 | - tcg_gen_ld_i64(dst, cpu_env, | ||
175 | - offsetof(CPUARMState, elr_el[s->current_el])); | ||
176 | - if (s->pauth_active) { | ||
177 | - modifier = cpu_X[31]; | ||
178 | - if (op3 == 2) { | ||
179 | - gen_helper_autia(dst, cpu_env, dst, modifier); | ||
180 | - } else { | ||
181 | - gen_helper_autib(dst, cpu_env, dst, modifier); | ||
182 | - } | ||
183 | - } | ||
184 | - break; | ||
185 | - | ||
186 | - default: | ||
187 | - goto do_unallocated; | ||
188 | - } | ||
189 | - if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
190 | - gen_io_start(); | ||
191 | - } | ||
192 | - | ||
193 | - gen_helper_exception_return(cpu_env, dst); | ||
194 | - /* Must exit loop to check un-masked IRQs */ | ||
195 | - s->base.is_jmp = DISAS_EXIT; | ||
196 | - return; | ||
197 | - | ||
198 | - case 5: /* DRPS */ | ||
199 | - if (op3 != 0 || op4 != 0 || rn != 0x1f) { | ||
200 | - goto do_unallocated; | ||
201 | - } else { | ||
202 | - unallocated_encoding(s); | ||
203 | - } | ||
204 | - return; | ||
205 | - | ||
206 | - default: | ||
207 | - do_unallocated: | ||
208 | - unallocated_encoding(s); | ||
209 | - return; | ||
210 | - } | ||
211 | -} | ||
212 | - | ||
213 | /* Branches, exception generating and system instructions */ | ||
214 | static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
126 | { | 215 | { |
216 | @@ -XXX,XX +XXX,XX @@ static void disas_b_exc_sys(DisasContext *s, uint32_t insn) | ||
217 | disas_exc(s, insn); | ||
218 | } | ||
219 | break; | ||
220 | - case 0x6b: /* Unconditional branch (register) */ | ||
221 | - disas_uncond_b_reg(s, insn); | ||
222 | - break; | ||
223 | default: | ||
224 | unallocated_encoding(s); | ||
225 | break; | ||
127 | -- | 226 | -- |
128 | 2.20.1 | 227 | 2.34.1 |
129 | |||
130 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add a function for checking whether a clock has a source. This is | ||
2 | useful for devices which have input clocks that must be wired up by | ||
3 | the board as it allows them to fail in realize rather than ploughing | ||
4 | on with a zero-period clock. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-3-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | docs/devel/clocks.rst | 16 ++++++++++++++++ | ||
14 | include/hw/clock.h | 15 +++++++++++++++ | ||
15 | 2 files changed, 31 insertions(+) | ||
16 | |||
17 | diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/docs/devel/clocks.rst | ||
20 | +++ b/docs/devel/clocks.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ object during device instance init. For example: | ||
22 | /* set initial value to 10ns / 100MHz */ | ||
23 | clock_set_ns(clk, 10); | ||
24 | |||
25 | +To enforce that the clock is wired up by the board code, you can | ||
26 | +call ``clock_has_source()`` in your device's realize method: | ||
27 | + | ||
28 | +.. code-block:: c | ||
29 | + | ||
30 | + if (!clock_has_source(s->clk)) { | ||
31 | + error_setg(errp, "MyDevice: clk input must be connected"); | ||
32 | + return; | ||
33 | + } | ||
34 | + | ||
35 | +Note that this only checks that the clock has been wired up; it is | ||
36 | +still possible that the output clock connected to it is disabled | ||
37 | +or has not yet been configured, in which case the period will be | ||
38 | +zero. You should use the clock callback to find out when the clock | ||
39 | +period changes. | ||
40 | + | ||
41 | Fetching clock frequency/period | ||
42 | ------------------------------- | ||
43 | |||
44 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/include/hw/clock.h | ||
47 | +++ b/include/hw/clock.h | ||
48 | @@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk); | ||
49 | */ | ||
50 | void clock_set_source(Clock *clk, Clock *src); | ||
51 | |||
52 | +/** | ||
53 | + * clock_has_source: | ||
54 | + * @clk: the clock | ||
55 | + * | ||
56 | + * Returns true if the clock has a source clock connected to it. | ||
57 | + * This is useful for devices which have input clocks which must | ||
58 | + * be connected by the board/SoC code which creates them. The | ||
59 | + * device code can use this to check in its realize method that | ||
60 | + * the clock has been connected. | ||
61 | + */ | ||
62 | +static inline bool clock_has_source(const Clock *clk) | ||
63 | +{ | ||
64 | + return clk->source != NULL; | ||
65 | +} | ||
66 | + | ||
67 | /** | ||
68 | * clock_set: | ||
69 | * @clk: the clock to initialize. | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
1 | Now no users are setting the frq properties on the CMSDK timer, | 1 | The IMPDEF sysreg L2CTLR_EL1 found on the Cortex-A35, A53, A57, A72 |
---|---|---|---|
2 | dualtimer, watchdog or ARMSSE SoC devices, we can remove the | 2 | and which we (arguably dubiously) also provide in '-cpu max' has a |
3 | properties and the struct fields that back them. | 3 | 2 bit field for the number of processors in the cluster. On real |
4 | hardware this must be sufficient because it can only be configured | ||
5 | with up to 4 CPUs in the cluster. However on QEMU if the board code | ||
6 | does not explicitly configure the code into clusters with the right | ||
7 | CPU count we default to "give the value assuming that all CPUs in | ||
8 | the system are in a single cluster", which might be too big to fit | ||
9 | in the field. | ||
10 | |||
11 | Instead of just overflowing this 2-bit field, saturate to 3 (meaning | ||
12 | "4 CPUs", so at least we don't overwrite other fields in the register. | ||
13 | It's unlikely that any guest code really cares about the value in | ||
14 | this field; at least, if it does it probably also wants the system | ||
15 | to be more closely matching real hardware, i.e. not to have more | ||
16 | than 4 CPUs. | ||
17 | |||
18 | This issue has been present since the L2CTLR was first added in | ||
19 | commit 377a44ec8f2fac5b back in 2014. It was only noticed because | ||
20 | Coverity complains (CID 1509227) that the shift might overflow 32 bits | ||
21 | and inadvertently sign extend into the top half of the 64 bit value. | ||
4 | 22 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 25 | Message-id: 20230512170223.3801643-2-peter.maydell@linaro.org |
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20210128114145.20536-25-peter.maydell@linaro.org | ||
10 | Message-id: 20210121190622.22000-25-peter.maydell@linaro.org | ||
11 | --- | 26 | --- |
12 | include/hw/arm/armsse.h | 2 -- | 27 | target/arm/cortex-regs.c | 11 +++++++++-- |
13 | include/hw/timer/cmsdk-apb-dualtimer.h | 2 -- | 28 | 1 file changed, 9 insertions(+), 2 deletions(-) |
14 | include/hw/timer/cmsdk-apb-timer.h | 2 -- | ||
15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 2 -- | ||
16 | hw/arm/armsse.c | 2 -- | ||
17 | hw/timer/cmsdk-apb-dualtimer.c | 6 ------ | ||
18 | hw/timer/cmsdk-apb-timer.c | 6 ------ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 6 ------ | ||
20 | 8 files changed, 28 deletions(-) | ||
21 | 29 | ||
22 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 30 | diff --git a/target/arm/cortex-regs.c b/target/arm/cortex-regs.c |
23 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/arm/armsse.h | 32 | --- a/target/arm/cortex-regs.c |
25 | +++ b/include/hw/arm/armsse.h | 33 | +++ b/target/arm/cortex-regs.c |
26 | @@ -XXX,XX +XXX,XX @@ | 34 | @@ -XXX,XX +XXX,XX @@ static uint64_t l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
27 | * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | ||
28 | * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
29 | * by the board model. | ||
30 | - * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | ||
31 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | ||
32 | * (In hardware, the SSE-200 permits the number of expansion interrupts | ||
33 | * for the two CPUs to be configured separately, but we restrict it to | ||
34 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
35 | /* Properties */ | ||
36 | MemoryRegion *board_memory; | ||
37 | uint32_t exp_numirq; | ||
38 | - uint32_t mainclk_frq; | ||
39 | uint32_t sram_addr_width; | ||
40 | uint32_t init_svtor; | ||
41 | bool cpu_fpu[SSE_MAX_CPUS]; | ||
42 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | ||
45 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
48 | * | ||
49 | * QEMU interface: | ||
50 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
51 | * + Clock input "TIMCLK": clock (for both timers) | ||
52 | * + sysbus MMIO region 0: the register bank | ||
53 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
54 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
55 | /*< public >*/ | ||
56 | MemoryRegion iomem; | ||
57 | qemu_irq timerintc; | ||
58 | - uint32_t pclk_frq; | ||
59 | Clock *timclk; | ||
60 | |||
61 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
62 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
65 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
66 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
67 | |||
68 | /* | ||
69 | * QEMU interface: | ||
70 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
71 | * + Clock input "pclk": clock for the timer | ||
72 | * + sysbus MMIO region 0: the register bank | ||
73 | * + sysbus IRQ 0: timer interrupt TIMERINT | ||
74 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
75 | /*< public >*/ | ||
76 | MemoryRegion iomem; | ||
77 | qemu_irq timerint; | ||
78 | - uint32_t pclk_frq; | ||
79 | struct ptimer_state *timer; | ||
80 | Clock *pclk; | ||
81 | |||
82 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
85 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
88 | * | ||
89 | * QEMU interface: | ||
90 | - * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | ||
91 | * + Clock input "WDOGCLK": clock for the watchdog's timer | ||
92 | * + sysbus MMIO region 0: the register bank | ||
93 | * + sysbus IRQ 0: watchdog interrupt | ||
94 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
95 | /*< public >*/ | ||
96 | MemoryRegion iomem; | ||
97 | qemu_irq wdogint; | ||
98 | - uint32_t wdogclk_frq; | ||
99 | bool is_luminary; | ||
100 | struct ptimer_state *timer; | ||
101 | Clock *wdogclk; | ||
102 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/arm/armsse.c | ||
105 | +++ b/hw/arm/armsse.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
107 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
108 | MemoryRegion *), | ||
109 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
110 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
111 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
112 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
113 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
114 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
115 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
116 | MemoryRegion *), | ||
117 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
118 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
119 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
120 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
121 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
122 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
125 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
126 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
127 | } | ||
128 | }; | ||
129 | |||
130 | -static Property cmsdk_apb_dualtimer_properties[] = { | ||
131 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBDualTimer, pclk_frq, 0), | ||
132 | - DEFINE_PROP_END_OF_LIST(), | ||
133 | -}; | ||
134 | - | ||
135 | static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | ||
136 | { | 35 | { |
137 | DeviceClass *dc = DEVICE_CLASS(klass); | 36 | ARMCPU *cpu = env_archcpu(env); |
138 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | 37 | |
139 | dc->realize = cmsdk_apb_dualtimer_realize; | 38 | - /* Number of cores is in [25:24]; otherwise we RAZ */ |
140 | dc->vmsd = &cmsdk_apb_dualtimer_vmstate; | 39 | - return (cpu->core_count - 1) << 24; |
141 | dc->reset = cmsdk_apb_dualtimer_reset; | 40 | + /* |
142 | - device_class_set_props(dc, cmsdk_apb_dualtimer_properties); | 41 | + * Number of cores is in [25:24]; otherwise we RAZ. |
42 | + * If the board didn't configure the CPUs into clusters, | ||
43 | + * we default to "all CPUs in one cluster", which might be | ||
44 | + * more than the 4 that the hardware permits and which is | ||
45 | + * all you can report in this two-bit field. Saturate to | ||
46 | + * 0b11 (== 4 CPUs) rather than overflowing the field. | ||
47 | + */ | ||
48 | + return MIN(cpu->core_count - 1, 3) << 24; | ||
143 | } | 49 | } |
144 | 50 | ||
145 | static const TypeInfo cmsdk_apb_dualtimer_info = { | 51 | static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = { |
146 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/timer/cmsdk-apb-timer.c | ||
149 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
150 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
151 | } | ||
152 | }; | ||
153 | |||
154 | -static Property cmsdk_apb_timer_properties[] = { | ||
155 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | ||
156 | - DEFINE_PROP_END_OF_LIST(), | ||
157 | -}; | ||
158 | - | ||
159 | static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
160 | { | ||
161 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
162 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
163 | dc->realize = cmsdk_apb_timer_realize; | ||
164 | dc->vmsd = &cmsdk_apb_timer_vmstate; | ||
165 | dc->reset = cmsdk_apb_timer_reset; | ||
166 | - device_class_set_props(dc, cmsdk_apb_timer_properties); | ||
167 | } | ||
168 | |||
169 | static const TypeInfo cmsdk_apb_timer_info = { | ||
170 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
171 | index XXXXXXX..XXXXXXX 100644 | ||
172 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
173 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
174 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
175 | } | ||
176 | }; | ||
177 | |||
178 | -static Property cmsdk_apb_watchdog_properties[] = { | ||
179 | - DEFINE_PROP_UINT32("wdogclk-frq", CMSDKAPBWatchdog, wdogclk_frq, 0), | ||
180 | - DEFINE_PROP_END_OF_LIST(), | ||
181 | -}; | ||
182 | - | ||
183 | static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
184 | { | ||
185 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
186 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
187 | dc->realize = cmsdk_apb_watchdog_realize; | ||
188 | dc->vmsd = &cmsdk_apb_watchdog_vmstate; | ||
189 | dc->reset = cmsdk_apb_watchdog_reset; | ||
190 | - device_class_set_props(dc, cmsdk_apb_watchdog_properties); | ||
191 | } | ||
192 | |||
193 | static const TypeInfo cmsdk_apb_watchdog_info = { | ||
194 | -- | 52 | -- |
195 | 2.20.1 | 53 | 2.34.1 |
196 | |||
197 | diff view generated by jsdifflib |
1 | The old-style convenience function cmsdk_apb_timer_create() for | 1 | In the vexpress board code, we allocate a new MemoryRegion at the top |
---|---|---|---|
2 | creating CMSDK_APB_TIMER objects is used in only two places in | 2 | of vexpress_common_init() but only set it up and use it inside the |
3 | mps2.c. Most of the rest of the code in that file uses the new | 3 | "if (map[VE_NORFLASHALIAS] != -1)" conditional, so we leak it if not. |
4 | "initialize in place" coding style. | 4 | This isn't a very interesting leak as it's a tiny amount of memory |
5 | once at startup, but it's easy to fix. | ||
5 | 6 | ||
6 | We want to connect up a Clock object which should be done between the | 7 | We could silence Coverity simply by moving the g_new() into the |
7 | object creation and realization; rather than adding a Clock* argument | 8 | if() block, but this use of g_new(MemoryRegion, 1) is a legacy from |
8 | to the convenience function, convert the timer creation code in | 9 | when this board model was originally written; we wouldn't do that |
9 | mps2.c to the same style as is used already for the watchdog, | 10 | if we wrote it today. The MemoryRegions are conceptually a part of |
10 | dualtimer and other devices, and delete the now-unused convenience | 11 | the board and must not go away until the whole board is done with |
11 | function. | 12 | (at the end of the simulation), so they belong in its state struct. |
13 | |||
14 | This machine already has a VexpressMachineState struct that extends | ||
15 | MachineState, so statically put the MemoryRegions in there instead of | ||
16 | dynamically allocating them separately at runtime. | ||
17 | |||
18 | Spotted by Coverity (CID 1509083). | ||
12 | 19 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 21 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 22 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 23 | Message-id: 20230512170223.3801643-3-peter.maydell@linaro.org |
17 | Message-id: 20210128114145.20536-13-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-13-peter.maydell@linaro.org | ||
19 | --- | 24 | --- |
20 | include/hw/timer/cmsdk-apb-timer.h | 21 --------------------- | 25 | hw/arm/vexpress.c | 40 ++++++++++++++++++++-------------------- |
21 | hw/arm/mps2.c | 18 ++++++++++++++++-- | 26 | 1 file changed, 20 insertions(+), 20 deletions(-) |
22 | 2 files changed, 16 insertions(+), 23 deletions(-) | ||
23 | 27 | ||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | 28 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c |
25 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | 30 | --- a/hw/arm/vexpress.c |
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 31 | +++ b/hw/arm/vexpress.c |
28 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | 32 | @@ -XXX,XX +XXX,XX @@ struct VexpressMachineClass { |
29 | uint32_t intstatus; | 33 | |
34 | struct VexpressMachineState { | ||
35 | MachineState parent; | ||
36 | + MemoryRegion vram; | ||
37 | + MemoryRegion sram; | ||
38 | + MemoryRegion flashalias; | ||
39 | + MemoryRegion lowram; | ||
40 | + MemoryRegion a15sram; | ||
41 | bool secure; | ||
42 | bool virt; | ||
30 | }; | 43 | }; |
31 | 44 | @@ -XXX,XX +XXX,XX @@ struct VexpressMachineState { | |
32 | -/** | 45 | #define TYPE_VEXPRESS_A15_MACHINE MACHINE_TYPE_NAME("vexpress-a15") |
33 | - * cmsdk_apb_timer_create - convenience function to create TYPE_CMSDK_APB_TIMER | 46 | OBJECT_DECLARE_TYPE(VexpressMachineState, VexpressMachineClass, VEXPRESS_MACHINE) |
34 | - * @addr: location in system memory to map registers | 47 | |
35 | - * @pclk_frq: frequency in Hz of the PCLK clock (used for calculating baud rate) | 48 | -typedef void DBoardInitFn(const VexpressMachineState *machine, |
36 | - */ | 49 | +typedef void DBoardInitFn(VexpressMachineState *machine, |
37 | -static inline DeviceState *cmsdk_apb_timer_create(hwaddr addr, | 50 | ram_addr_t ram_size, |
38 | - qemu_irq timerint, | 51 | const char *cpu_type, |
39 | - uint32_t pclk_frq) | 52 | qemu_irq *pic); |
40 | -{ | 53 | @@ -XXX,XX +XXX,XX @@ static void init_cpus(MachineState *ms, const char *cpu_type, |
41 | - DeviceState *dev; | 54 | } |
42 | - SysBusDevice *s; | 55 | } |
43 | - | 56 | |
44 | - dev = qdev_new(TYPE_CMSDK_APB_TIMER); | 57 | -static void a9_daughterboard_init(const VexpressMachineState *vms, |
45 | - s = SYS_BUS_DEVICE(dev); | 58 | +static void a9_daughterboard_init(VexpressMachineState *vms, |
46 | - qdev_prop_set_uint32(dev, "pclk-frq", pclk_frq); | 59 | ram_addr_t ram_size, |
47 | - sysbus_realize_and_unref(s, &error_fatal); | 60 | const char *cpu_type, |
48 | - sysbus_mmio_map(s, 0, addr); | 61 | qemu_irq *pic) |
49 | - sysbus_connect_irq(s, 0, timerint); | 62 | { |
50 | - return dev; | 63 | MachineState *machine = MACHINE(vms); |
51 | -} | 64 | MemoryRegion *sysmem = get_system_memory(); |
52 | - | 65 | - MemoryRegion *lowram = g_new(MemoryRegion, 1); |
53 | #endif | 66 | ram_addr_t low_ram_size; |
54 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 67 | |
55 | index XXXXXXX..XXXXXXX 100644 | 68 | if (ram_size > 0x40000000) { |
56 | --- a/hw/arm/mps2.c | 69 | @@ -XXX,XX +XXX,XX @@ static void a9_daughterboard_init(const VexpressMachineState *vms, |
57 | +++ b/hw/arm/mps2.c | 70 | * address space should in theory be remappable to various |
58 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | 71 | * things including ROM or RAM; we always map the RAM there. |
59 | /* CMSDK APB subsystem */ | 72 | */ |
60 | CMSDKAPBDualTimer dualtimer; | 73 | - memory_region_init_alias(lowram, NULL, "vexpress.lowmem", machine->ram, |
61 | CMSDKAPBWatchdog watchdog; | 74 | - 0, low_ram_size); |
62 | + CMSDKAPBTimer timer[2]; | 75 | - memory_region_add_subregion(sysmem, 0x0, lowram); |
76 | + memory_region_init_alias(&vms->lowram, NULL, "vexpress.lowmem", | ||
77 | + machine->ram, 0, low_ram_size); | ||
78 | + memory_region_add_subregion(sysmem, 0x0, &vms->lowram); | ||
79 | memory_region_add_subregion(sysmem, 0x60000000, machine->ram); | ||
80 | |||
81 | /* 0x1e000000 A9MPCore (SCU) private memory region */ | ||
82 | @@ -XXX,XX +XXX,XX @@ static VEDBoardInfo a9_daughterboard = { | ||
83 | .init = a9_daughterboard_init, | ||
63 | }; | 84 | }; |
64 | 85 | ||
65 | #define TYPE_MPS2_MACHINE "mps2" | 86 | -static void a15_daughterboard_init(const VexpressMachineState *vms, |
66 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 87 | +static void a15_daughterboard_init(VexpressMachineState *vms, |
88 | ram_addr_t ram_size, | ||
89 | const char *cpu_type, | ||
90 | qemu_irq *pic) | ||
91 | { | ||
92 | MachineState *machine = MACHINE(vms); | ||
93 | MemoryRegion *sysmem = get_system_memory(); | ||
94 | - MemoryRegion *sram = g_new(MemoryRegion, 1); | ||
95 | |||
96 | { | ||
97 | /* We have to use a separate 64 bit variable here to avoid the gcc | ||
98 | @@ -XXX,XX +XXX,XX @@ static void a15_daughterboard_init(const VexpressMachineState *vms, | ||
99 | /* 0x2b060000: SP805 watchdog: not modelled */ | ||
100 | /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */ | ||
101 | /* 0x2e000000: system SRAM */ | ||
102 | - memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000, | ||
103 | + memory_region_init_ram(&vms->a15sram, NULL, "vexpress.a15sram", 0x10000, | ||
104 | &error_fatal); | ||
105 | - memory_region_add_subregion(sysmem, 0x2e000000, sram); | ||
106 | + memory_region_add_subregion(sysmem, 0x2e000000, &vms->a15sram); | ||
107 | |||
108 | /* 0x7ffb0000: DMA330 DMA controller: not modelled */ | ||
109 | /* 0x7ffd0000: PL354 static memory controller: not modelled */ | ||
110 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
111 | I2CBus *i2c; | ||
112 | ram_addr_t vram_size, sram_size; | ||
113 | MemoryRegion *sysmem = get_system_memory(); | ||
114 | - MemoryRegion *vram = g_new(MemoryRegion, 1); | ||
115 | - MemoryRegion *sram = g_new(MemoryRegion, 1); | ||
116 | - MemoryRegion *flashalias = g_new(MemoryRegion, 1); | ||
117 | - MemoryRegion *flash0mem; | ||
118 | const hwaddr *map = daughterboard->motherboard_map; | ||
119 | int i; | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
122 | |||
123 | if (map[VE_NORFLASHALIAS] != -1) { | ||
124 | /* Map flash 0 as an alias into low memory */ | ||
125 | + MemoryRegion *flash0mem; | ||
126 | flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0); | ||
127 | - memory_region_init_alias(flashalias, NULL, "vexpress.flashalias", | ||
128 | + memory_region_init_alias(&vms->flashalias, NULL, "vexpress.flashalias", | ||
129 | flash0mem, 0, VEXPRESS_FLASH_SIZE); | ||
130 | - memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias); | ||
131 | + memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], &vms->flashalias); | ||
67 | } | 132 | } |
68 | 133 | ||
69 | /* CMSDK APB subsystem */ | 134 | dinfo = drive_get(IF_PFLASH, 0, 1); |
70 | - cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); | 135 | ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); |
71 | - cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); | 136 | |
72 | + for (i = 0; i < ARRAY_SIZE(mms->timer); i++) { | 137 | sram_size = 0x2000000; |
73 | + g_autofree char *name = g_strdup_printf("timer%d", i); | 138 | - memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, |
74 | + hwaddr base = 0x40000000 + i * 0x1000; | 139 | + memory_region_init_ram(&vms->sram, NULL, "vexpress.sram", sram_size, |
75 | + int irqno = 8 + i; | 140 | &error_fatal); |
76 | + SysBusDevice *sbd; | 141 | - memory_region_add_subregion(sysmem, map[VE_SRAM], sram); |
77 | + | 142 | + memory_region_add_subregion(sysmem, map[VE_SRAM], &vms->sram); |
78 | + object_initialize_child(OBJECT(mms), name, &mms->timer[i], | 143 | |
79 | + TYPE_CMSDK_APB_TIMER); | 144 | vram_size = 0x800000; |
80 | + sbd = SYS_BUS_DEVICE(&mms->timer[i]); | 145 | - memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size, |
81 | + qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | 146 | + memory_region_init_ram(&vms->vram, NULL, "vexpress.vram", vram_size, |
82 | + sysbus_realize_and_unref(sbd, &error_fatal); | 147 | &error_fatal); |
83 | + sysbus_mmio_map(sbd, 0, base); | 148 | - memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram); |
84 | + sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | 149 | + memory_region_add_subregion(sysmem, map[VE_VIDEORAM], &vms->vram); |
85 | + } | 150 | |
86 | + | 151 | /* 0x4e000000 LAN9118 Ethernet */ |
87 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | 152 | if (nd_table[0].used) { |
88 | TYPE_CMSDK_APB_DUALTIMER); | ||
89 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
90 | -- | 153 | -- |
91 | 2.20.1 | 154 | 2.34.1 |
92 | 155 | ||
93 | 156 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK APB timer, since we're about to do | 1 | Convert the u2f.txt file to rST, and place it in the right place |
---|---|---|---|
2 | some refactoring of how it is clocked. | 2 | in our manual layout. The old text didn't fit very well into our |
3 | manual style, so the new version ends up looking like a rewrite, | ||
4 | although some of the original text is preserved: | ||
5 | |||
6 | * the 'building' section of the old file is removed, since we | ||
7 | generally assume that users have already built QEMU | ||
8 | * some rather verbose text has been cut back | ||
9 | * document the passthrough device first, on the assumption | ||
10 | that's most likely to be of interest to users | ||
11 | * cut back on the duplication of text between sections | ||
12 | * format example command lines etc with rST | ||
13 | |||
14 | As it's a short document it seemed simplest to do this all | ||
15 | in one go rather than try to do a minimal syntactic conversion | ||
16 | and then clean up the wording and layout. | ||
3 | 17 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 19 | Reviewed-by: Thomas Huth <thuth@redhat.com> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 20 | Message-id: 20230421163734.1152076-1-peter.maydell@linaro.org |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-4-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-4-peter.maydell@linaro.org | ||
10 | --- | 21 | --- |
11 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++++++++++++++++++ | 22 | docs/system/device-emulation.rst | 1 + |
12 | MAINTAINERS | 1 + | 23 | docs/system/devices/usb-u2f.rst | 93 ++++++++++++++++++++++++++ |
13 | tests/qtest/meson.build | 1 + | 24 | docs/system/devices/usb.rst | 2 +- |
14 | 3 files changed, 77 insertions(+) | 25 | docs/u2f.txt | 110 ------------------------------- |
15 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | 26 | 4 files changed, 95 insertions(+), 111 deletions(-) |
16 | 27 | create mode 100644 docs/system/devices/usb-u2f.rst | |
17 | diff --git a/tests/qtest/cmsdk-apb-timer-test.c b/tests/qtest/cmsdk-apb-timer-test.c | 28 | delete mode 100644 docs/u2f.txt |
29 | |||
30 | diff --git a/docs/system/device-emulation.rst b/docs/system/device-emulation.rst | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/docs/system/device-emulation.rst | ||
33 | +++ b/docs/system/device-emulation.rst | ||
34 | @@ -XXX,XX +XXX,XX @@ Emulated Devices | ||
35 | devices/virtio-pmem.rst | ||
36 | devices/vhost-user-rng.rst | ||
37 | devices/canokey.rst | ||
38 | + devices/usb-u2f.rst | ||
39 | devices/igb.rst | ||
40 | diff --git a/docs/system/devices/usb-u2f.rst b/docs/system/devices/usb-u2f.rst | ||
18 | new file mode 100644 | 41 | new file mode 100644 |
19 | index XXXXXXX..XXXXXXX | 42 | index XXXXXXX..XXXXXXX |
20 | --- /dev/null | 43 | --- /dev/null |
21 | +++ b/tests/qtest/cmsdk-apb-timer-test.c | 44 | +++ b/docs/system/devices/usb-u2f.rst |
22 | @@ -XXX,XX +XXX,XX @@ | 45 | @@ -XXX,XX +XXX,XX @@ |
23 | +/* | 46 | +Universal Second Factor (U2F) USB Key Device |
24 | + * QTest testcase for the CMSDK APB timer device | 47 | +============================================ |
25 | + * | 48 | + |
26 | + * Copyright (c) 2021 Linaro Limited | 49 | +U2F is an open authentication standard that enables relying parties |
27 | + * | 50 | +exposed to the internet to offer a strong second factor option for end |
28 | + * This program is free software; you can redistribute it and/or modify it | 51 | +user authentication. |
29 | + * under the terms of the GNU General Public License as published by the | 52 | + |
30 | + * Free Software Foundation; either version 2 of the License, or | 53 | +The second factor is provided by a device implementing the U2F |
31 | + * (at your option) any later version. | 54 | +protocol. In case of a USB U2F security key, it is a USB HID device |
32 | + * | 55 | +that implements the U2F protocol. |
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | 56 | + |
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 57 | +QEMU supports both pass-through of a host U2F key device to a VM, |
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | 58 | +and software emulation of a U2F key. |
36 | + * for more details. | 59 | + |
37 | + */ | 60 | +``u2f-passthru`` |
38 | + | 61 | +---------------- |
39 | +#include "qemu/osdep.h" | 62 | + |
40 | +#include "libqtest-single.h" | 63 | +The ``u2f-passthru`` device allows you to connect a real hardware |
41 | + | 64 | +U2F key on your host to a guest VM. All requests made from the guest |
42 | +/* IoTKit/ARMSSE-200 timer0; driven at 25MHz in mps2-an385, so 40ns per tick */ | 65 | +are passed through to the physical security key connected to the |
43 | +#define TIMER_BASE 0x40000000 | 66 | +host machine and vice versa. |
44 | + | 67 | + |
45 | +#define CTRL 0 | 68 | +In addition, the dedicated pass-through allows you to share a single |
46 | +#define VALUE 4 | 69 | +U2F security key with several guest VMs, which is not possible with a |
47 | +#define RELOAD 8 | 70 | +simple host device assignment pass-through. |
48 | +#define INTSTATUS 0xc | 71 | + |
49 | + | 72 | +You can specify the host U2F key to use with the ``hidraw`` |
50 | +static void test_timer(void) | 73 | +option, which takes the host path to a Linux ``/dev/hidrawN`` device: |
51 | +{ | 74 | + |
52 | + g_assert_true(readl(TIMER_BASE + INTSTATUS) == 0); | 75 | +.. parsed-literal:: |
53 | + | 76 | + |qemu_system| -usb -device u2f-passthru,hidraw=/dev/hidraw0 |
54 | + /* Start timer: will fire after 40 * 1000 == 40000 ns */ | 77 | + |
55 | + writel(TIMER_BASE + RELOAD, 1000); | 78 | +If you don't specify the device, the ``u2f-passthru`` device will |
56 | + writel(TIMER_BASE + CTRL, 9); | 79 | +autoscan to take the first U2F device it finds on the host (this |
57 | + | 80 | +requires a working libudev): |
58 | + /* Step to just past the 500th tick and check VALUE */ | 81 | + |
59 | + clock_step(40 * 500 + 1); | 82 | +.. parsed-literal:: |
60 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | 83 | + |qemu_system| -usb -device u2f-passthru |
61 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 500); | 84 | + |
62 | + | 85 | +``u2f-emulated`` |
63 | + /* Just past the 1000th tick: timer should have fired */ | 86 | +---------------- |
64 | + clock_step(40 * 500); | 87 | + |
65 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | 88 | +``u2f-emulated`` is a completely software emulated U2F device. |
66 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 0); | 89 | +It uses `libu2f-emu <https://github.com/MattGorko/libu2f-emu>`__ |
67 | + | 90 | +for the U2F key emulation. libu2f-emu |
68 | + /* VALUE reloads at the following tick */ | 91 | +provides a complete implementation of the U2F protocol device part for |
69 | + clock_step(40); | 92 | +all specified transports given by the FIDO Alliance. |
70 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 1000); | 93 | + |
71 | + | 94 | +To work, an emulated U2F device must have four elements: |
72 | + /* Check write-1-to-clear behaviour of INTSTATUS */ | 95 | + |
73 | + writel(TIMER_BASE + INTSTATUS, 0); | 96 | + * ec x509 certificate |
74 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | 97 | + * ec private key |
75 | + writel(TIMER_BASE + INTSTATUS, 1); | 98 | + * counter (four bytes value) |
76 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | 99 | + * 48 bytes of entropy (random bits) |
77 | + | 100 | + |
78 | + /* Turn off the timer */ | 101 | +To use this type of device, these have to be configured, and these |
79 | + writel(TIMER_BASE + CTRL, 0); | 102 | +four elements must be passed one way or another. |
80 | +} | 103 | + |
81 | + | 104 | +Assuming that you have a working libu2f-emu installed on the host, |
82 | +int main(int argc, char **argv) | 105 | +there are three possible ways to configure the ``u2f-emulated`` device: |
83 | +{ | 106 | + |
84 | + int r; | 107 | + * ephemeral |
85 | + | 108 | + * setup directory |
86 | + g_test_init(&argc, &argv, NULL); | 109 | + * manual |
87 | + | 110 | + |
88 | + qtest_start("-machine mps2-an385"); | 111 | +Ephemeral is the simplest way to configure; it lets the device generate |
89 | + | 112 | +all the elements it needs for a single use of the lifetime of the device. |
90 | + qtest_add_func("/cmsdk-apb-timer/timer", test_timer); | 113 | +It is the default if you do not pass any other options to the device. |
91 | + | 114 | + |
92 | + r = g_test_run(); | 115 | +.. parsed-literal:: |
93 | + | 116 | + |qemu_system| -usb -device u2f-emulated |
94 | + qtest_end(); | 117 | + |
95 | + | 118 | +You can pass the device the path of a setup directory on the host |
96 | + return r; | 119 | +using the ``dir`` option; the directory must contain these four files: |
97 | +} | 120 | + |
98 | diff --git a/MAINTAINERS b/MAINTAINERS | 121 | + * ``certificate.pem``: ec x509 certificate |
122 | + * ``private-key.pem``: ec private key | ||
123 | + * ``counter``: counter value | ||
124 | + * ``entropy``: 48 bytes of entropy | ||
125 | + | ||
126 | +.. parsed-literal:: | ||
127 | + |qemu_system| -usb -device u2f-emulated,dir=$dir | ||
128 | + | ||
129 | +You can also manually pass the device the paths to each of these files, | ||
130 | +if you don't want them all to be in the same directory, using the options | ||
131 | + | ||
132 | + * ``cert`` | ||
133 | + * ``priv`` | ||
134 | + * ``counter`` | ||
135 | + * ``entropy`` | ||
136 | + | ||
137 | +.. parsed-literal:: | ||
138 | + |qemu_system| -usb -device u2f-emulated,cert=$DIR1/$FILE1,priv=$DIR2/$FILE2,counter=$DIR3/$FILE3,entropy=$DIR4/$FILE4 | ||
139 | diff --git a/docs/system/devices/usb.rst b/docs/system/devices/usb.rst | ||
99 | index XXXXXXX..XXXXXXX 100644 | 140 | index XXXXXXX..XXXXXXX 100644 |
100 | --- a/MAINTAINERS | 141 | --- a/docs/system/devices/usb.rst |
101 | +++ b/MAINTAINERS | 142 | +++ b/docs/system/devices/usb.rst |
102 | @@ -XXX,XX +XXX,XX @@ F: include/hw/rtc/pl031.h | 143 | @@ -XXX,XX +XXX,XX @@ option or the ``device_add`` monitor command. Available devices are: |
103 | F: include/hw/arm/primecell.h | 144 | USB audio device |
104 | F: hw/timer/cmsdk-apb-timer.c | 145 | |
105 | F: include/hw/timer/cmsdk-apb-timer.h | 146 | ``u2f-{emulated,passthru}`` |
106 | +F: tests/qtest/cmsdk-apb-timer-test.c | 147 | - Universal Second Factor device |
107 | F: hw/timer/cmsdk-apb-dualtimer.c | 148 | + :doc:`usb-u2f` |
108 | F: include/hw/timer/cmsdk-apb-dualtimer.h | 149 | |
109 | F: hw/char/cmsdk-apb-uart.c | 150 | ``canokey`` |
110 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 151 | An Open-source Secure Key implementing FIDO2, OpenPGP, PIV and more. |
111 | index XXXXXXX..XXXXXXX 100644 | 152 | diff --git a/docs/u2f.txt b/docs/u2f.txt |
112 | --- a/tests/qtest/meson.build | 153 | deleted file mode 100644 |
113 | +++ b/tests/qtest/meson.build | 154 | index XXXXXXX..XXXXXXX |
114 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 155 | --- a/docs/u2f.txt |
115 | 'npcm7xx_timer-test', | 156 | +++ /dev/null |
116 | 'npcm7xx_watchdog_timer-test'] | 157 | @@ -XXX,XX +XXX,XX @@ |
117 | qtests_arm = \ | 158 | -QEMU U2F Key Device Documentation. |
118 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | 159 | - |
119 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | 160 | -Contents |
120 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | 161 | -1. USB U2F key device |
121 | ['arm-cpu-features', | 162 | -2. Building |
163 | -3. Using u2f-emulated | ||
164 | -4. Using u2f-passthru | ||
165 | -5. Libu2f-emu | ||
166 | - | ||
167 | -1. USB U2F key device | ||
168 | - | ||
169 | -U2F is an open authentication standard that enables relying parties | ||
170 | -exposed to the internet to offer a strong second factor option for end | ||
171 | -user authentication. | ||
172 | - | ||
173 | -The standard brings many advantages to both parties, client and server, | ||
174 | -allowing to reduce over-reliance on passwords, it increases authentication | ||
175 | -security and simplifies passwords. | ||
176 | - | ||
177 | -The second factor is materialized by a device implementing the U2F | ||
178 | -protocol. In case of a USB U2F security key, it is a USB HID device | ||
179 | -that implements the U2F protocol. | ||
180 | - | ||
181 | -In QEMU, the USB U2F key device offers a dedicated support of U2F, allowing | ||
182 | -guest USB FIDO/U2F security keys operating in two possible modes: | ||
183 | -pass-through and emulated. | ||
184 | - | ||
185 | -The pass-through mode consists of passing all requests made from the guest | ||
186 | -to the physical security key connected to the host machine and vice versa. | ||
187 | -In addition, the dedicated pass-through allows to have a U2F security key | ||
188 | -shared on several guests which is not possible with a simple host device | ||
189 | -assignment pass-through. | ||
190 | - | ||
191 | -The emulated mode consists of completely emulating the behavior of an | ||
192 | -U2F device through software part. Libu2f-emu is used for that. | ||
193 | - | ||
194 | - | ||
195 | -2. Building | ||
196 | - | ||
197 | -To ensure the build of the u2f-emulated device variant which depends | ||
198 | -on libu2f-emu: configuring and building: | ||
199 | - | ||
200 | - ./configure --enable-u2f && make | ||
201 | - | ||
202 | -The pass-through mode is built by default on Linux. To take advantage | ||
203 | -of the autoscan option it provides, make sure you have a working libudev | ||
204 | -installed on the host. | ||
205 | - | ||
206 | - | ||
207 | -3. Using u2f-emulated | ||
208 | - | ||
209 | -To work, an emulated U2F device must have four elements: | ||
210 | - * ec x509 certificate | ||
211 | - * ec private key | ||
212 | - * counter (four bytes value) | ||
213 | - * 48 bytes of entropy (random bits) | ||
214 | - | ||
215 | -To use this type of device, this one has to be configured, and these | ||
216 | -four elements must be passed one way or another. | ||
217 | - | ||
218 | -Assuming that you have a working libu2f-emu installed on the host. | ||
219 | -There are three possible ways of configurations: | ||
220 | - * ephemeral | ||
221 | - * setup directory | ||
222 | - * manual | ||
223 | - | ||
224 | -Ephemeral is the simplest way to configure, it lets the device generate | ||
225 | -all the elements it needs for a single use of the lifetime of the device. | ||
226 | - | ||
227 | - qemu -usb -device u2f-emulated | ||
228 | - | ||
229 | -Setup directory allows to configure the device from a directory containing | ||
230 | -four files: | ||
231 | - * certificate.pem: ec x509 certificate | ||
232 | - * private-key.pem: ec private key | ||
233 | - * counter: counter value | ||
234 | - * entropy: 48 bytes of entropy | ||
235 | - | ||
236 | - qemu -usb -device u2f-emulated,dir=$dir | ||
237 | - | ||
238 | -Manual allows to configure the device more finely by specifying each | ||
239 | -of the elements necessary for the device: | ||
240 | - * cert | ||
241 | - * priv | ||
242 | - * counter | ||
243 | - * entropy | ||
244 | - | ||
245 | - qemu -usb -device u2f-emulated,cert=$DIR1/$FILE1,priv=$DIR2/$FILE2,counter=$DIR3/$FILE3,entropy=$DIR4/$FILE4 | ||
246 | - | ||
247 | - | ||
248 | -4. Using u2f-passthru | ||
249 | - | ||
250 | -On the host specify the u2f-passthru device with a suitable hidraw: | ||
251 | - | ||
252 | - qemu -usb -device u2f-passthru,hidraw=/dev/hidraw0 | ||
253 | - | ||
254 | -Alternately, the u2f-passthru device can autoscan to take the first | ||
255 | -U2F device it finds on the host (this requires a working libudev): | ||
256 | - | ||
257 | - qemu -usb -device u2f-passthru | ||
258 | - | ||
259 | - | ||
260 | -5. Libu2f-emu | ||
261 | - | ||
262 | -The u2f-emulated device uses libu2f-emu for the U2F key emulation. Libu2f-emu | ||
263 | -implements completely the U2F protocol device part for all specified | ||
264 | -transport given by the FIDO Alliance. | ||
265 | - | ||
266 | -For more information about libu2f-emu see this page: | ||
267 | -https://github.com/MattGorko/libu2f-emu. | ||
122 | -- | 268 | -- |
123 | 2.20.1 | 269 | 2.34.1 |
124 | |||
125 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The state struct for the CMSDK APB timer device doesn't follow our | ||
2 | usual naming convention of camelcase -- "CMSDK" and "APB" are both | ||
3 | acronyms, but "TIMER" is not so should not be all-uppercase. | ||
4 | Globally rename the struct to "CMSDKAPBTimer" (bringing it into line | ||
5 | with CMSDKAPBWatchdog and CMSDKAPBDualTimer; CMSDKAPBUART remains | ||
6 | as-is because "UART" is an acronym). | ||
7 | 1 | ||
8 | Commit created with: | ||
9 | perl -p -i -e 's/CMSDKAPBTIMER/CMSDKAPBTimer/g' hw/timer/cmsdk-apb-timer.c include/hw/arm/armsse.h include/hw/timer/cmsdk-apb-timer.h | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-7-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-7-peter.maydell@linaro.org | ||
17 | --- | ||
18 | include/hw/arm/armsse.h | 6 +++--- | ||
19 | include/hw/timer/cmsdk-apb-timer.h | 4 ++-- | ||
20 | hw/timer/cmsdk-apb-timer.c | 28 ++++++++++++++-------------- | ||
21 | 3 files changed, 19 insertions(+), 19 deletions(-) | ||
22 | |||
23 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/include/hw/arm/armsse.h | ||
26 | +++ b/include/hw/arm/armsse.h | ||
27 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
28 | TZPPC apb_ppc0; | ||
29 | TZPPC apb_ppc1; | ||
30 | TZMPC mpc[IOTS_NUM_MPC]; | ||
31 | - CMSDKAPBTIMER timer0; | ||
32 | - CMSDKAPBTIMER timer1; | ||
33 | - CMSDKAPBTIMER s32ktimer; | ||
34 | + CMSDKAPBTimer timer0; | ||
35 | + CMSDKAPBTimer timer1; | ||
36 | + CMSDKAPBTimer s32ktimer; | ||
37 | qemu_or_irq ppc_irq_orgate; | ||
38 | SplitIRQ sec_resp_splitter; | ||
39 | SplitIRQ ppc_irq_splitter[NUM_PPCS]; | ||
40 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
43 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | #include "qom/object.h" | ||
46 | |||
47 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | ||
48 | -OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTIMER, CMSDK_APB_TIMER) | ||
49 | +OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
50 | |||
51 | -struct CMSDKAPBTIMER { | ||
52 | +struct CMSDKAPBTimer { | ||
53 | /*< private >*/ | ||
54 | SysBusDevice parent_obj; | ||
55 | |||
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-timer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static const int timer_id[] = { | ||
61 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | ||
62 | }; | ||
63 | |||
64 | -static void cmsdk_apb_timer_update(CMSDKAPBTIMER *s) | ||
65 | +static void cmsdk_apb_timer_update(CMSDKAPBTimer *s) | ||
66 | { | ||
67 | qemu_set_irq(s->timerint, !!(s->intstatus & R_INTSTATUS_IRQ_MASK)); | ||
68 | } | ||
69 | |||
70 | static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
71 | { | ||
72 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
73 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
74 | uint64_t r; | ||
75 | |||
76 | switch (offset) { | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
78 | static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, | ||
79 | unsigned size) | ||
80 | { | ||
81 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
82 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
83 | |||
84 | trace_cmsdk_apb_timer_write(offset, value, size); | ||
85 | |||
86 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps cmsdk_apb_timer_ops = { | ||
87 | |||
88 | static void cmsdk_apb_timer_tick(void *opaque) | ||
89 | { | ||
90 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
91 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
92 | |||
93 | if (s->ctrl & R_CTRL_IRQEN_MASK) { | ||
94 | s->intstatus |= R_INTSTATUS_IRQ_MASK; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_tick(void *opaque) | ||
96 | |||
97 | static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
98 | { | ||
99 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
100 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
101 | |||
102 | trace_cmsdk_apb_timer_reset(); | ||
103 | s->ctrl = 0; | ||
104 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
105 | static void cmsdk_apb_timer_init(Object *obj) | ||
106 | { | ||
107 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
108 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(obj); | ||
109 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(obj); | ||
110 | |||
111 | memory_region_init_io(&s->iomem, obj, &cmsdk_apb_timer_ops, | ||
112 | s, "cmsdk-apb-timer", 0x1000); | ||
113 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
114 | |||
115 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
116 | { | ||
117 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
118 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
119 | |||
120 | if (s->pclk_frq == 0) { | ||
121 | error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
122 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
123 | .version_id = 1, | ||
124 | .minimum_version_id = 1, | ||
125 | .fields = (VMStateField[]) { | ||
126 | - VMSTATE_PTIMER(timer, CMSDKAPBTIMER), | ||
127 | - VMSTATE_UINT32(ctrl, CMSDKAPBTIMER), | ||
128 | - VMSTATE_UINT32(value, CMSDKAPBTIMER), | ||
129 | - VMSTATE_UINT32(reload, CMSDKAPBTIMER), | ||
130 | - VMSTATE_UINT32(intstatus, CMSDKAPBTIMER), | ||
131 | + VMSTATE_PTIMER(timer, CMSDKAPBTimer), | ||
132 | + VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | ||
133 | + VMSTATE_UINT32(value, CMSDKAPBTimer), | ||
134 | + VMSTATE_UINT32(reload, CMSDKAPBTimer), | ||
135 | + VMSTATE_UINT32(intstatus, CMSDKAPBTimer), | ||
136 | VMSTATE_END_OF_LIST() | ||
137 | } | ||
138 | }; | ||
139 | |||
140 | static Property cmsdk_apb_timer_properties[] = { | ||
141 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTIMER, pclk_frq, 0), | ||
142 | + DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | ||
143 | DEFINE_PROP_END_OF_LIST(), | ||
144 | }; | ||
145 | |||
146 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
147 | static const TypeInfo cmsdk_apb_timer_info = { | ||
148 | .name = TYPE_CMSDK_APB_TIMER, | ||
149 | .parent = TYPE_SYS_BUS_DEVICE, | ||
150 | - .instance_size = sizeof(CMSDKAPBTIMER), | ||
151 | + .instance_size = sizeof(CMSDKAPBTimer), | ||
152 | .instance_init = cmsdk_apb_timer_init, | ||
153 | .class_init = cmsdk_apb_timer_class_init, | ||
154 | }; | ||
155 | -- | ||
156 | 2.20.1 | ||
157 | |||
158 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | As the first step in converting the CMSDK_APB_DUALTIMER device to the | ||
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
6 | 1 | ||
7 | We take the opportunity to correct the name of the clock input to | ||
8 | match the hardware -- the dual timer names the clock which drives the | ||
9 | timers TIMCLK. (It does also have a 'pclk' input, which is used only | ||
10 | for the register and APB bus logic; on the SSE-200 these clocks are | ||
11 | both connected together.) | ||
12 | |||
13 | This is a migration compatibility break for machines mps2-an385, | ||
14 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
15 | musca-b1. | ||
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20210128114145.20536-9-peter.maydell@linaro.org | ||
22 | Message-id: 20210121190622.22000-9-peter.maydell@linaro.org | ||
23 | --- | ||
24 | include/hw/timer/cmsdk-apb-dualtimer.h | 3 +++ | ||
25 | hw/timer/cmsdk-apb-dualtimer.c | 7 +++++-- | ||
26 | 2 files changed, 8 insertions(+), 2 deletions(-) | ||
27 | |||
28 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | ||
31 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | * | ||
34 | * QEMU interface: | ||
35 | * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
36 | + * + Clock input "TIMCLK": clock (for both timers) | ||
37 | * + sysbus MMIO region 0: the register bank | ||
38 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
39 | * + sysbus IRO 1: timer block 1 interrupt TIMINT1 | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | |||
42 | #include "hw/sysbus.h" | ||
43 | #include "hw/ptimer.h" | ||
44 | +#include "hw/clock.h" | ||
45 | #include "qom/object.h" | ||
46 | |||
47 | #define TYPE_CMSDK_APB_DUALTIMER "cmsdk-apb-dualtimer" | ||
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
49 | MemoryRegion iomem; | ||
50 | qemu_irq timerintc; | ||
51 | uint32_t pclk_frq; | ||
52 | + Clock *timclk; | ||
53 | |||
54 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
55 | uint32_t timeritcr; | ||
56 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | #include "hw/irq.h" | ||
62 | #include "hw/qdev-properties.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | ||
69 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
70 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | ||
71 | } | ||
72 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | ||
73 | } | ||
74 | |||
75 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
76 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_dualtimermod_vmstate = { | ||
77 | |||
78 | static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
79 | .name = "cmsdk-apb-dualtimer", | ||
80 | - .version_id = 1, | ||
81 | - .minimum_version_id = 1, | ||
82 | + .version_id = 2, | ||
83 | + .minimum_version_id = 2, | ||
84 | .fields = (VMStateField[]) { | ||
85 | + VMSTATE_CLOCK(timclk, CMSDKAPBDualTimer), | ||
86 | VMSTATE_STRUCT_ARRAY(timermod, CMSDKAPBDualTimer, | ||
87 | CMSDK_APB_DUALTIMER_NUM_MODULES, | ||
88 | 1, cmsdk_dualtimermod_vmstate, | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | As the first step in converting the CMSDK_APB_TIMER device to the | ||
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the | ||
4 | wdogclk-frq property to using the Clock once all the users of this | ||
5 | device have been converted to wire up the Clock. | ||
6 | 1 | ||
7 | This is a migration compatibility break for machines mps2-an385, | ||
8 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
9 | musca-b1, lm3s811evb, lm3s6965evb. | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-10-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-10-peter.maydell@linaro.org | ||
17 | --- | ||
18 | include/hw/watchdog/cmsdk-apb-watchdog.h | 3 +++ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 7 +++++-- | ||
20 | 2 files changed, 8 insertions(+), 2 deletions(-) | ||
21 | |||
22 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
25 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | * | ||
28 | * QEMU interface: | ||
29 | * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | ||
30 | + * + Clock input "WDOGCLK": clock for the watchdog's timer | ||
31 | * + sysbus MMIO region 0: the register bank | ||
32 | * + sysbus IRQ 0: watchdog interrupt | ||
33 | * | ||
34 | @@ -XXX,XX +XXX,XX @@ | ||
35 | |||
36 | #include "hw/sysbus.h" | ||
37 | #include "hw/ptimer.h" | ||
38 | +#include "hw/clock.h" | ||
39 | #include "qom/object.h" | ||
40 | |||
41 | #define TYPE_CMSDK_APB_WATCHDOG "cmsdk-apb-watchdog" | ||
42 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
43 | uint32_t wdogclk_frq; | ||
44 | bool is_luminary; | ||
45 | struct ptimer_state *timer; | ||
46 | + Clock *wdogclk; | ||
47 | |||
48 | uint32_t control; | ||
49 | uint32_t intstatus; | ||
50 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
53 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | #include "hw/irq.h" | ||
56 | #include "hw/qdev-properties.h" | ||
57 | #include "hw/registerfields.h" | ||
58 | +#include "hw/qdev-clock.h" | ||
59 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
60 | #include "migration/vmstate.h" | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | ||
63 | s, "cmsdk-apb-watchdog", 0x1000); | ||
64 | sysbus_init_mmio(sbd, &s->iomem); | ||
65 | sysbus_init_irq(sbd, &s->wdogint); | ||
66 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | ||
67 | |||
68 | s->is_luminary = false; | ||
69 | s->id = cmsdk_apb_watchdog_id; | ||
70 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
71 | |||
72 | static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
73 | .name = "cmsdk-apb-watchdog", | ||
74 | - .version_id = 1, | ||
75 | - .minimum_version_id = 1, | ||
76 | + .version_id = 2, | ||
77 | + .minimum_version_id = 2, | ||
78 | .fields = (VMStateField[]) { | ||
79 | + VMSTATE_CLOCK(wdogclk, CMSDKAPBWatchdog), | ||
80 | VMSTATE_PTIMER(timer, CMSDKAPBWatchdog), | ||
81 | VMSTATE_UINT32(control, CMSDKAPBWatchdog), | ||
82 | VMSTATE_UINT32(intstatus, CMSDKAPBWatchdog), | ||
83 | -- | ||
84 | 2.20.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Create two input clocks on the ARMSSE devices, one for the normal | ||
2 | MAINCLK, and one for the 32KHz S32KCLK, and wire these up to the | ||
3 | appropriate devices. The old property-based clock frequency setting | ||
4 | will remain in place until conversion is complete. | ||
5 | 1 | ||
6 | This is a migration compatibility break for machines mps2-an505, | ||
7 | mps2-an521, musca-a, musca-b1. | ||
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
12 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20210128114145.20536-12-peter.maydell@linaro.org | ||
14 | Message-id: 20210121190622.22000-12-peter.maydell@linaro.org | ||
15 | --- | ||
16 | include/hw/arm/armsse.h | 6 ++++++ | ||
17 | hw/arm/armsse.c | 17 +++++++++++++++-- | ||
18 | 2 files changed, 21 insertions(+), 2 deletions(-) | ||
19 | |||
20 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/include/hw/arm/armsse.h | ||
23 | +++ b/include/hw/arm/armsse.h | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | * per-CPU identity and control register blocks | ||
26 | * | ||
27 | * QEMU interface: | ||
28 | + * + Clock input "MAINCLK": clock for CPUs and most peripherals | ||
29 | + * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | ||
30 | * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
31 | * by the board model. | ||
32 | * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | #include "hw/misc/armsse-mhu.h" | ||
35 | #include "hw/misc/unimp.h" | ||
36 | #include "hw/or-irq.h" | ||
37 | +#include "hw/clock.h" | ||
38 | #include "hw/core/split-irq.h" | ||
39 | #include "hw/cpu/cluster.h" | ||
40 | #include "qom/object.h" | ||
41 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
42 | |||
43 | uint32_t nsccfg; | ||
44 | |||
45 | + Clock *mainclk; | ||
46 | + Clock *s32kclk; | ||
47 | + | ||
48 | /* Properties */ | ||
49 | MemoryRegion *board_memory; | ||
50 | uint32_t exp_numirq; | ||
51 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/armsse.c | ||
54 | +++ b/hw/arm/armsse.c | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | #include "hw/arm/armsse.h" | ||
57 | #include "hw/arm/boot.h" | ||
58 | #include "hw/irq.h" | ||
59 | +#include "hw/qdev-clock.h" | ||
60 | |||
61 | /* Format of the System Information block SYS_CONFIG register */ | ||
62 | typedef enum SysConfigFormat { | ||
63 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | ||
64 | assert(info->sram_banks <= MAX_SRAM_BANKS); | ||
65 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
66 | |||
67 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | ||
68 | + s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
69 | + | ||
70 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | ||
71 | |||
72 | for (i = 0; i < info->num_cpus; i++) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
74 | * map its upstream ends to the right place in the container. | ||
75 | */ | ||
76 | qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
77 | + qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | ||
79 | return; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
82 | &error_abort); | ||
83 | |||
84 | qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | ||
85 | + qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | ||
86 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | ||
87 | return; | ||
88 | } | ||
89 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
90 | &error_abort); | ||
91 | |||
92 | qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
93 | + qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
94 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
95 | return; | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
98 | * 0x4002f000: S32K timer | ||
99 | */ | ||
100 | qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
101 | + qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
102 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
103 | return; | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
106 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
107 | |||
108 | qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
109 | + qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
110 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
111 | return; | ||
112 | } | ||
113 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
114 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
115 | |||
116 | qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
117 | + qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
118 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
119 | return; | ||
120 | } | ||
121 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
122 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
123 | |||
124 | qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
125 | + qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
126 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
127 | return; | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | ||
130 | |||
131 | static const VMStateDescription armsse_vmstate = { | ||
132 | .name = "iotkit", | ||
133 | - .version_id = 1, | ||
134 | - .minimum_version_id = 1, | ||
135 | + .version_id = 2, | ||
136 | + .minimum_version_id = 2, | ||
137 | .fields = (VMStateField[]) { | ||
138 | + VMSTATE_CLOCK(mainclk, ARMSSE), | ||
139 | + VMSTATE_CLOCK(s32kclk, ARMSSE), | ||
140 | VMSTATE_UINT32(nsccfg, ARMSSE), | ||
141 | VMSTATE_END_OF_LIST() | ||
142 | } | ||
143 | -- | ||
144 | 2.20.1 | ||
145 | |||
146 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Create a fixed-frequency Clock object to be the SYSCLK, and wire it | ||
2 | up to the devices that require it. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-14-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-14-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/arm/mps2.c | 9 +++++++++ | ||
12 | 1 file changed, 9 insertions(+) | ||
13 | |||
14 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/mps2.c | ||
17 | +++ b/hw/arm/mps2.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/net/lan9118.h" | ||
20 | #include "net/net.h" | ||
21 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
22 | +#include "hw/qdev-clock.h" | ||
23 | #include "qom/object.h" | ||
24 | |||
25 | typedef enum MPS2FPGAType { | ||
26 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
27 | CMSDKAPBDualTimer dualtimer; | ||
28 | CMSDKAPBWatchdog watchdog; | ||
29 | CMSDKAPBTimer timer[2]; | ||
30 | + Clock *sysclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MPS2_MACHINE "mps2" | ||
34 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
35 | exit(EXIT_FAILURE); | ||
36 | } | ||
37 | |||
38 | + /* This clock doesn't need migration because it is fixed-frequency */ | ||
39 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
40 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
41 | + | ||
42 | /* The FPGA images have an odd combination of different RAMs, | ||
43 | * because in hardware they are different implementations and | ||
44 | * connected to different buses, giving varying performance/size | ||
45 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
46 | TYPE_CMSDK_APB_TIMER); | ||
47 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
48 | qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
49 | + qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | ||
50 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
51 | sysbus_mmio_map(sbd, 0, base); | ||
52 | sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
54 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
55 | TYPE_CMSDK_APB_DUALTIMER); | ||
56 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
57 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
58 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
60 | qdev_get_gpio_in(armv7m, 10)); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
62 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
63 | TYPE_CMSDK_APB_WATCHDOG); | ||
64 | qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
65 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
67 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
68 | qdev_get_gpio_in_named(armv7m, "NMI", 0)); | ||
69 | -- | ||
70 | 2.20.1 | ||
71 | |||
72 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Create and connect the two clocks needed by the ARMSSE. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-15-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-15-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/mps2-tz.c | 13 +++++++++++++ | ||
11 | 1 file changed, 13 insertions(+) | ||
12 | |||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/mps2-tz.c | ||
16 | +++ b/hw/arm/mps2-tz.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/net/lan9118.h" | ||
19 | #include "net/net.h" | ||
20 | #include "hw/core/split-irq.h" | ||
21 | +#include "hw/qdev-clock.h" | ||
22 | #include "qom/object.h" | ||
23 | |||
24 | #define MPS2TZ_NUMIRQ 92 | ||
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
26 | qemu_or_irq uart_irq_orgate; | ||
27 | DeviceState *lan9118; | ||
28 | SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | ||
29 | + Clock *sysclk; | ||
30 | + Clock *s32kclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
35 | |||
36 | /* Main SYSCLK frequency in Hz */ | ||
37 | #define SYSCLK_FRQ 20000000 | ||
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | ||
39 | +#define S32KCLK_FRQ (32 * 1000) | ||
40 | |||
41 | /* Create an alias of an entire original MemoryRegion @orig | ||
42 | * located at @base in the memory map. | ||
43 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
44 | exit(EXIT_FAILURE); | ||
45 | } | ||
46 | |||
47 | + /* These clocks don't need migration because they are fixed-frequency */ | ||
48 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
49 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
50 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
51 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
52 | + | ||
53 | object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | ||
54 | mmc->armsse_type); | ||
55 | iotkitdev = DEVICE(&mms->iotkit); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
57 | OBJECT(system_memory), &error_abort); | ||
58 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
59 | qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
60 | + qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
61 | + qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
62 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
63 | |||
64 | /* | ||
65 | -- | ||
66 | 2.20.1 | ||
67 | |||
68 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Create and connect the two clocks needed by the ARMSSE. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-16-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-16-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/arm/musca.c | 12 ++++++++++++ | ||
11 | 1 file changed, 12 insertions(+) | ||
12 | |||
13 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/musca.c | ||
16 | +++ b/hw/arm/musca.c | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #include "hw/misc/tz-ppc.h" | ||
19 | #include "hw/misc/unimp.h" | ||
20 | #include "hw/rtc/pl031.h" | ||
21 | +#include "hw/qdev-clock.h" | ||
22 | #include "qom/object.h" | ||
23 | |||
24 | #define MUSCA_NUMIRQ_MAX 96 | ||
25 | @@ -XXX,XX +XXX,XX @@ struct MuscaMachineState { | ||
26 | UnimplementedDeviceState sdio; | ||
27 | UnimplementedDeviceState gpio; | ||
28 | UnimplementedDeviceState cryptoisland; | ||
29 | + Clock *sysclk; | ||
30 | + Clock *s32kclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MUSCA_MACHINE "musca" | ||
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MuscaMachineState, MuscaMachineClass, MUSCA_MACHINE) | ||
35 | * don't model that in our SSE-200 model yet. | ||
36 | */ | ||
37 | #define SYSCLK_FRQ 40000000 | ||
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | ||
39 | +#define S32KCLK_FRQ (32 * 1000) | ||
40 | |||
41 | static qemu_irq get_sse_irq_in(MuscaMachineState *mms, int irqno) | ||
42 | { | ||
43 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
44 | exit(1); | ||
45 | } | ||
46 | |||
47 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
48 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
49 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
50 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
51 | + | ||
52 | object_initialize_child(OBJECT(machine), "sse-200", &mms->sse, | ||
53 | TYPE_SSE200); | ||
54 | ssedev = DEVICE(&mms->sse); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
56 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
57 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
58 | qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
59 | + qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
60 | + qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
61 | /* | ||
62 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
63 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
64 | -- | ||
65 | 2.20.1 | ||
66 | |||
67 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Remove all the code that sets frequency properties on the CMSDK | ||
2 | timer, dualtimer and watchdog devices and on the ARMSSE SoC device: | ||
3 | these properties are unused now that the devices rely on their Clock | ||
4 | inputs instead. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-24-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-24-peter.maydell@linaro.org | ||
12 | --- | ||
13 | hw/arm/armsse.c | 7 ------- | ||
14 | hw/arm/mps2-tz.c | 1 - | ||
15 | hw/arm/mps2.c | 3 --- | ||
16 | hw/arm/musca.c | 1 - | ||
17 | hw/arm/stellaris.c | 3 --- | ||
18 | 5 files changed, 15 deletions(-) | ||
19 | |||
20 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/arm/armsse.c | ||
23 | +++ b/hw/arm/armsse.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
25 | * it to the appropriate PPC port; then we can realize the PPC and | ||
26 | * map its upstream ends to the right place in the container. | ||
27 | */ | ||
28 | - qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
29 | qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | ||
30 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | ||
31 | return; | ||
32 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
33 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr), | ||
34 | &error_abort); | ||
35 | |||
36 | - qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | ||
37 | qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | ||
38 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | ||
39 | return; | ||
40 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
41 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr), | ||
42 | &error_abort); | ||
43 | |||
44 | - qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
45 | qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
46 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
47 | return; | ||
48 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
49 | /* Devices behind APB PPC1: | ||
50 | * 0x4002f000: S32K timer | ||
51 | */ | ||
52 | - qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
53 | qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
54 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
55 | return; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
57 | qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, | ||
58 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
59 | |||
60 | - qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
61 | qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
62 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
63 | return; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | |||
66 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
67 | |||
68 | - qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
69 | qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
70 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
71 | return; | ||
72 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
73 | armsse_get_common_irq_in(s, 1)); | ||
74 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
75 | |||
76 | - qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
77 | qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
79 | return; | ||
80 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/hw/arm/mps2-tz.c | ||
83 | +++ b/hw/arm/mps2-tz.c | ||
84 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
85 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
86 | OBJECT(system_memory), &error_abort); | ||
87 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
88 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
89 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
90 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
91 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
92 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/hw/arm/mps2.c | ||
95 | +++ b/hw/arm/mps2.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
97 | object_initialize_child(OBJECT(mms), name, &mms->timer[i], | ||
98 | TYPE_CMSDK_APB_TIMER); | ||
99 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
100 | - qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
101 | qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | ||
102 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
103 | sysbus_mmio_map(sbd, 0, base); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
105 | |||
106 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
107 | TYPE_CMSDK_APB_DUALTIMER); | ||
108 | - qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
109 | qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
110 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
111 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
112 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
113 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); | ||
114 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
115 | TYPE_CMSDK_APB_WATCHDOG); | ||
116 | - qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
117 | qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
118 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
119 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
120 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/arm/musca.c | ||
123 | +++ b/hw/arm/musca.c | ||
124 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
125 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
126 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
127 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
128 | - qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
129 | qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
130 | qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
131 | /* | ||
132 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/stellaris.c | ||
135 | +++ b/hw/arm/stellaris.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
137 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
138 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
139 | |||
140 | - /* system_clock_scale is valid now */ | ||
141 | - uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
142 | - qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
143 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
144 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
145 | |||
146 | -- | ||
147 | 2.20.1 | ||
148 | |||
149 | diff view generated by jsdifflib |