1 | The following changes since commit 7e7eb9f852a46b51a71ae9d82590b2e4d28827ee: | 1 | The following changes since commit bf4460a8d9a86f6cfe05d7a7f470c48e3a93d8b2: |
---|---|---|---|
2 | 2 | ||
3 | Merge remote-tracking branch 'remotes/armbru/tags/pull-qapi-2021-01-28' into staging (2021-01-28 22:43:18 +0000) | 3 | Merge tag 'pull-tcg-20230123' of https://gitlab.com/rth7680/qemu into staging (2023-02-03 09:30:45 +0000) |
4 | 4 | ||
5 | are available in the Git repository at: | 5 | are available in the Git repository at: |
6 | 6 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210129 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230203 |
8 | 8 | ||
9 | for you to fetch changes up to 11749122e1a86866591306d43603d2795a3dea1a: | 9 | for you to fetch changes up to bb18151d8bd9bedc497ee9d4e8d81b39a4e5bbf6: |
10 | 10 | ||
11 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS (2021-01-29 10:47:29 +0000) | 11 | target/arm: Enable FEAT_FGT on '-cpu max' (2023-02-03 12:59:24 +0000) |
12 | 12 | ||
13 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
14 | target-arm queue: | 14 | target-arm queue: |
15 | * Implement ID_PFR2 | 15 | * Fix physical address resolution for Stage2 |
16 | * Conditionalize DBGDIDR | 16 | * pl011: refactoring, implement reset method |
17 | * rename xlnx-zcu102.canbusN properties | 17 | * Support GICv3 with hvf acceleration |
18 | * provide powerdown/reset mechanism for secure firmware on 'virt' board | 18 | * sbsa-ref: remove cortex-a76 from list of supported cpus |
19 | * hw/misc: Fix arith overflow in NPCM7XX PWM module | 19 | * Correct syndrome for ATS12NSO* traps at Secure EL1 |
20 | * target/arm: Replace magic value by MMU_DATA_LOAD definition | 20 | * Fix priority of HSTR_EL2 traps vs UNDEFs |
21 | * configure: fix preadv errors on Catalina macOS with new XCode | 21 | * Implement FEAT_FGT for '-cpu max' |
22 | * Various configure and other cleanups in preparation for iOS support | ||
23 | * hvf: Add hypervisor entitlement to output binaries (needed for Big Sur) | ||
24 | * Implement pvpanic-pci device | ||
25 | * Convert the CMSDK timer devices to the Clock framework | ||
26 | 22 | ||
27 | ---------------------------------------------------------------- | 23 | ---------------------------------------------------------------- |
28 | Alexander Graf (1): | 24 | Alexander Graf (3): |
29 | hvf: Add hypervisor entitlement to output binaries | 25 | hvf: arm: Add support for GICv3 |
26 | hw/arm/virt: Consolidate GIC finalize logic | ||
27 | hw/arm/virt: Make accels in GIC finalize logic explicit | ||
30 | 28 | ||
31 | Hao Wu (1): | 29 | Evgeny Iakovlev (4): |
32 | hw/misc: Fix arith overflow in NPCM7XX PWM module | 30 | hw/char/pl011: refactor FIFO depth handling code |
31 | hw/char/pl011: add post_load hook for backwards-compatibility | ||
32 | hw/char/pl011: implement a reset method | ||
33 | hw/char/pl011: better handling of FIFO flags on LCR reset | ||
33 | 34 | ||
34 | Joelle van Dyne (7): | 35 | Marcin Juszkiewicz (1): |
35 | configure: cross-compiling with empty cross_prefix | 36 | sbsa-ref: remove cortex-a76 from list of supported cpus |
36 | osdep: build with non-working system() function | ||
37 | darwin: remove redundant dependency declaration | ||
38 | darwin: fix cross-compiling for Darwin | ||
39 | configure: cross compile should use x86_64 cpu_family | ||
40 | darwin: detect CoreAudio for build | ||
41 | darwin: remove 64-bit build detection on 32-bit OS | ||
42 | 37 | ||
43 | Maxim Uvarov (3): | 38 | Peter Maydell (23): |
44 | hw: gpio: implement gpio-pwr driver for qemu reset/poweroff | 39 | target/arm: Name AT_S1E1RP and AT_S1E1WP cpregs correctly |
45 | arm-virt: refactor gpios creation | 40 | target/arm: Correct syndrome for ATS12NSO* at Secure EL1 |
46 | arm-virt: add secure pl061 for reset/power down | 41 | target/arm: Remove CP_ACCESS_TRAP_UNCATEGORIZED_{EL2, EL3} |
47 | 42 | target/arm: Move do_coproc_insn() syndrome calculation earlier | |
48 | Mihai Carabas (4): | 43 | target/arm: All UNDEF-at-EL0 traps take priority over HSTR_EL2 traps |
49 | hw/misc/pvpanic: split-out generic and bus dependent code | 44 | target/arm: Make HSTR_EL2 traps take priority over UNDEF-at-EL1 |
50 | hw/misc/pvpanic: add PCI interface support | 45 | target/arm: Disable HSTR_EL2 traps if EL2 is not enabled |
51 | pvpanic : update pvpanic spec document | 46 | target/arm: Define the FEAT_FGT registers |
52 | tests/qtest: add a test case for pvpanic-pci | 47 | target/arm: Implement FGT trapping infrastructure |
53 | 48 | target/arm: Mark up sysregs for HFGRTR bits 0..11 | |
54 | Paolo Bonzini (1): | 49 | target/arm: Mark up sysregs for HFGRTR bits 12..23 |
55 | arm: rename xlnx-zcu102.canbusN properties | 50 | target/arm: Mark up sysregs for HFGRTR bits 24..35 |
56 | 51 | target/arm: Mark up sysregs for HFGRTR bits 36..63 | |
57 | Peter Maydell (26): | 52 | target/arm: Mark up sysregs for HDFGRTR bits 0..11 |
58 | configure: Move preadv check to meson.build | 53 | target/arm: Mark up sysregs for HDFGRTR bits 12..63 |
59 | ptimer: Add new ptimer_set_period_from_clock() function | 54 | target/arm: Mark up sysregs for HFGITR bits 0..11 |
60 | clock: Add new clock_has_source() function | 55 | target/arm: Mark up sysregs for HFGITR bits 12..17 |
61 | tests: Add a simple test of the CMSDK APB timer | 56 | target/arm: Mark up sysregs for HFGITR bits 18..47 |
62 | tests: Add a simple test of the CMSDK APB watchdog | 57 | target/arm: Mark up sysregs for HFGITR bits 48..63 |
63 | tests: Add a simple test of the CMSDK APB dual timer | 58 | target/arm: Implement the HFGITR_EL2.ERET trap |
64 | hw/timer/cmsdk-apb-timer: Rename CMSDKAPBTIMER struct to CMSDKAPBTimer | 59 | target/arm: Implement the HFGITR_EL2.SVC_EL0 and SVC_EL1 traps |
65 | hw/timer/cmsdk-apb-timer: Add Clock input | 60 | target/arm: Implement MDCR_EL2.TDCC and MDCR_EL3.TDCC traps |
66 | hw/timer/cmsdk-apb-dualtimer: Add Clock input | 61 | target/arm: Enable FEAT_FGT on '-cpu max' |
67 | hw/watchdog/cmsdk-apb-watchdog: Add Clock input | ||
68 | hw/arm/armsse: Rename "MAINCLK" property to "MAINCLK_FRQ" | ||
69 | hw/arm/armsse: Wire up clocks | ||
70 | hw/arm/mps2: Inline CMSDK_APB_TIMER creation | ||
71 | hw/arm/mps2: Create and connect SYSCLK Clock | ||
72 | hw/arm/mps2-tz: Create and connect ARMSSE Clocks | ||
73 | hw/arm/musca: Create and connect ARMSSE Clocks | ||
74 | hw/arm/stellaris: Convert SSYS to QOM device | ||
75 | hw/arm/stellaris: Create Clock input for watchdog | ||
76 | hw/timer/cmsdk-apb-timer: Convert to use Clock input | ||
77 | hw/timer/cmsdk-apb-dualtimer: Convert to use Clock input | ||
78 | hw/watchdog/cmsdk-apb-watchdog: Convert to use Clock input | ||
79 | tests/qtest/cmsdk-apb-watchdog-test: Test clock changes | ||
80 | hw/arm/armsse: Use Clock to set system_clock_scale | ||
81 | arm: Don't set freq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
82 | arm: Remove frq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
83 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS | ||
84 | |||
85 | Philippe Mathieu-Daudé (1): | ||
86 | target/arm: Replace magic value by MMU_DATA_LOAD definition | ||
87 | 62 | ||
88 | Richard Henderson (2): | 63 | Richard Henderson (2): |
89 | target/arm: Implement ID_PFR2 | 64 | hw/arm: Use TYPE_ARM_SMMUV3 |
90 | target/arm: Conditionalize DBGDIDR | 65 | target/arm: Fix physical address resolution for Stage2 |
91 | 66 | ||
92 | docs/devel/clocks.rst | 16 +++ | 67 | docs/system/arm/emulation.rst | 1 + |
93 | docs/specs/pci-ids.txt | 1 + | 68 | include/hw/arm/virt.h | 15 +- |
94 | docs/specs/pvpanic.txt | 13 ++- | 69 | include/hw/char/pl011.h | 5 +- |
95 | docs/system/arm/virt.rst | 2 + | 70 | target/arm/cpregs.h | 484 +++++++++++++++++++++++++++++++++++++++++- |
96 | configure | 78 ++++++++------ | 71 | target/arm/cpu.h | 18 ++ |
97 | meson.build | 34 ++++++- | 72 | target/arm/internals.h | 20 ++ |
98 | include/hw/arm/armsse.h | 14 ++- | 73 | target/arm/syndrome.h | 10 + |
99 | include/hw/arm/virt.h | 2 + | 74 | target/arm/translate.h | 6 + |
100 | include/hw/clock.h | 15 +++ | 75 | hw/arm/sbsa-ref.c | 4 +- |
101 | include/hw/misc/pvpanic.h | 24 ++++- | 76 | hw/arm/virt.c | 203 +++++++++--------- |
102 | include/hw/pci/pci.h | 1 + | 77 | hw/char/pl011.c | 93 ++++++-- |
103 | include/hw/ptimer.h | 22 ++++ | 78 | hw/intc/arm_gicv3_cpuif.c | 18 +- |
104 | include/hw/timer/cmsdk-apb-dualtimer.h | 5 +- | 79 | target/arm/cpu64.c | 1 + |
105 | include/hw/timer/cmsdk-apb-timer.h | 34 ++----- | 80 | target/arm/debug_helper.c | 46 +++- |
106 | include/hw/watchdog/cmsdk-apb-watchdog.h | 5 +- | 81 | target/arm/helper.c | 245 ++++++++++++++++++++- |
107 | include/qemu/osdep.h | 12 +++ | 82 | target/arm/hvf/hvf.c | 151 +++++++++++++ |
108 | include/qemu/typedefs.h | 1 + | 83 | target/arm/op_helper.c | 58 ++++- |
109 | target/arm/cpu.h | 1 + | 84 | target/arm/ptw.c | 2 +- |
110 | hw/arm/armsse.c | 48 ++++++--- | 85 | target/arm/translate-a64.c | 22 +- |
111 | hw/arm/mps2-tz.c | 14 ++- | 86 | target/arm/translate.c | 125 +++++++---- |
112 | hw/arm/mps2.c | 28 ++++- | 87 | target/arm/hvf/trace-events | 2 + |
113 | hw/arm/musca.c | 13 ++- | 88 | 21 files changed, 1340 insertions(+), 189 deletions(-) |
114 | hw/arm/stellaris.c | 170 +++++++++++++++++++++++-------- | ||
115 | hw/arm/virt.c | 111 ++++++++++++++++---- | ||
116 | hw/arm/xlnx-zcu102.c | 4 +- | ||
117 | hw/core/ptimer.c | 34 +++++++ | ||
118 | hw/gpio/gpio_pwr.c | 70 +++++++++++++ | ||
119 | hw/misc/npcm7xx_pwm.c | 23 ++++- | ||
120 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++ | ||
121 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++ | ||
122 | hw/misc/pvpanic.c | 85 ++-------------- | ||
123 | hw/timer/cmsdk-apb-dualtimer.c | 53 +++++++--- | ||
124 | hw/timer/cmsdk-apb-timer.c | 55 +++++----- | ||
125 | hw/watchdog/cmsdk-apb-watchdog.c | 29 ++++-- | ||
126 | target/arm/helper.c | 27 +++-- | ||
127 | target/arm/kvm64.c | 2 + | ||
128 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++ | ||
129 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++ | ||
130 | tests/qtest/cmsdk-apb-watchdog-test.c | 131 ++++++++++++++++++++++++ | ||
131 | tests/qtest/npcm7xx_pwm-test.c | 4 +- | ||
132 | tests/qtest/pvpanic-pci-test.c | 94 +++++++++++++++++ | ||
133 | tests/qtest/xlnx-can-test.c | 30 +++--- | ||
134 | MAINTAINERS | 3 + | ||
135 | accel/hvf/entitlements.plist | 8 ++ | ||
136 | hw/arm/Kconfig | 1 + | ||
137 | hw/gpio/Kconfig | 3 + | ||
138 | hw/gpio/meson.build | 1 + | ||
139 | hw/i386/Kconfig | 2 +- | ||
140 | hw/misc/Kconfig | 12 ++- | ||
141 | hw/misc/meson.build | 4 +- | ||
142 | scripts/entitlement.sh | 13 +++ | ||
143 | tests/qtest/meson.build | 6 +- | ||
144 | 52 files changed, 1432 insertions(+), 319 deletions(-) | ||
145 | create mode 100644 hw/gpio/gpio_pwr.c | ||
146 | create mode 100644 hw/misc/pvpanic-isa.c | ||
147 | create mode 100644 hw/misc/pvpanic-pci.c | ||
148 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
149 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
150 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
151 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
152 | create mode 100644 accel/hvf/entitlements.plist | ||
153 | create mode 100755 scripts/entitlement.sh | ||
154 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | No functional change. Just refactor code to better | 3 | Use the macro instead of two explicit string literals. |
4 | support secure and normal world gpios. | ||
5 | 4 | ||
6 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
8 | Message-id: 20230124232059.4017615-1-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | hw/arm/virt.c | 57 ++++++++++++++++++++++++++++++++------------------- | 11 | hw/arm/sbsa-ref.c | 3 ++- |
11 | 1 file changed, 36 insertions(+), 21 deletions(-) | 12 | hw/arm/virt.c | 2 +- |
13 | 2 files changed, 3 insertions(+), 2 deletions(-) | ||
12 | 14 | ||
15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/sbsa-ref.c | ||
18 | +++ b/hw/arm/sbsa-ref.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "exec/hwaddr.h" | ||
21 | #include "kvm_arm.h" | ||
22 | #include "hw/arm/boot.h" | ||
23 | +#include "hw/arm/smmuv3.h" | ||
24 | #include "hw/block/flash.h" | ||
25 | #include "hw/boards.h" | ||
26 | #include "hw/ide/internal.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static void create_smmu(const SBSAMachineState *sms, PCIBus *bus) | ||
28 | DeviceState *dev; | ||
29 | int i; | ||
30 | |||
31 | - dev = qdev_new("arm-smmuv3"); | ||
32 | + dev = qdev_new(TYPE_ARM_SMMUV3); | ||
33 | |||
34 | object_property_set_link(OBJECT(dev), "primary-bus", OBJECT(bus), | ||
35 | &error_abort); | ||
13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 36 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
14 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/virt.c | 38 | --- a/hw/arm/virt.c |
16 | +++ b/hw/arm/virt.c | 39 | +++ b/hw/arm/virt.c |
17 | @@ -XXX,XX +XXX,XX @@ static void virt_powerdown_req(Notifier *n, void *opaque) | 40 | @@ -XXX,XX +XXX,XX @@ static void create_smmu(const VirtMachineState *vms, |
41 | return; | ||
18 | } | 42 | } |
19 | } | 43 | |
20 | 44 | - dev = qdev_new("arm-smmuv3"); | |
21 | -static void create_gpio(const VirtMachineState *vms) | 45 | + dev = qdev_new(TYPE_ARM_SMMUV3); |
22 | +static void create_gpio_keys(const VirtMachineState *vms, | 46 | |
23 | + DeviceState *pl061_dev, | 47 | object_property_set_link(OBJECT(dev), "primary-bus", OBJECT(bus), |
24 | + uint32_t phandle) | 48 | &error_abort); |
25 | +{ | ||
26 | + gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
27 | + qdev_get_gpio_in(pl061_dev, 3)); | ||
28 | + | ||
29 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
30 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
31 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
32 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
33 | + | ||
34 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
35 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
36 | + "label", "GPIO Key Poweroff"); | ||
37 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
38 | + KEY_POWER); | ||
39 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
40 | + "gpios", phandle, 3, 0); | ||
41 | +} | ||
42 | + | ||
43 | +static void create_gpio_devices(const VirtMachineState *vms, int gpio, | ||
44 | + MemoryRegion *mem) | ||
45 | { | ||
46 | char *nodename; | ||
47 | DeviceState *pl061_dev; | ||
48 | - hwaddr base = vms->memmap[VIRT_GPIO].base; | ||
49 | - hwaddr size = vms->memmap[VIRT_GPIO].size; | ||
50 | - int irq = vms->irqmap[VIRT_GPIO]; | ||
51 | + hwaddr base = vms->memmap[gpio].base; | ||
52 | + hwaddr size = vms->memmap[gpio].size; | ||
53 | + int irq = vms->irqmap[gpio]; | ||
54 | const char compat[] = "arm,pl061\0arm,primecell"; | ||
55 | + SysBusDevice *s; | ||
56 | |||
57 | - pl061_dev = sysbus_create_simple("pl061", base, | ||
58 | - qdev_get_gpio_in(vms->gic, irq)); | ||
59 | + pl061_dev = qdev_new("pl061"); | ||
60 | + s = SYS_BUS_DEVICE(pl061_dev); | ||
61 | + sysbus_realize_and_unref(s, &error_fatal); | ||
62 | + memory_region_add_subregion(mem, base, sysbus_mmio_get_region(s, 0)); | ||
63 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(vms->gic, irq)); | ||
64 | |||
65 | uint32_t phandle = qemu_fdt_alloc_phandle(vms->fdt); | ||
66 | nodename = g_strdup_printf("/pl061@%" PRIx64, base); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void create_gpio(const VirtMachineState *vms) | ||
68 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | ||
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | ||
70 | |||
71 | - gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
72 | - qdev_get_gpio_in(pl061_dev, 3)); | ||
73 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
74 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
75 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
76 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
77 | - | ||
78 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
79 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
80 | - "label", "GPIO Key Poweroff"); | ||
81 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
82 | - KEY_POWER); | ||
83 | - qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
84 | - "gpios", phandle, 3, 0); | ||
85 | g_free(nodename); | ||
86 | + | ||
87 | + /* Child gpio devices */ | ||
88 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
89 | } | ||
90 | |||
91 | static void create_virtio_devices(const VirtMachineState *vms) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
93 | if (has_ged && aarch64 && firmware_loaded && virt_is_acpi_enabled(vms)) { | ||
94 | vms->acpi_dev = create_acpi_ged(vms); | ||
95 | } else { | ||
96 | - create_gpio(vms); | ||
97 | + create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
98 | } | ||
99 | |||
100 | /* connect powerdown request */ | ||
101 | -- | 49 | -- |
102 | 2.20.1 | 50 | 2.34.1 |
103 | 51 | ||
104 | 52 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add a test case for pvpanic-pci device. The scenario is the same as pvpanic | 3 | Conversion to probe_access_full missed applying the page offset. |
4 | ISA device, but is using the PCI bus. | ||
5 | 4 | ||
6 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 5 | Cc: qemu-stable@nongnu.org |
7 | Acked-by: Thomas Huth <thuth@redhat.com> | 6 | Reported-by: Sid Manning <sidneym@quicinc.com> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Message-id: 20230126233134.103193-1-richard.henderson@linaro.org | ||
10 | Fixes: f3639a64f602 ("target/arm: Use softmmu tlbs for page table walking") | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | tests/qtest/pvpanic-pci-test.c | 94 ++++++++++++++++++++++++++++++++++ | 14 | target/arm/ptw.c | 2 +- |
13 | tests/qtest/meson.build | 1 + | 15 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 2 files changed, 95 insertions(+) | ||
15 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
16 | 16 | ||
17 | diff --git a/tests/qtest/pvpanic-pci-test.c b/tests/qtest/pvpanic-pci-test.c | 17 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/pvpanic-pci-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for PV Panic PCI device | ||
25 | + * | ||
26 | + * Copyright (C) 2020 Oracle | ||
27 | + * | ||
28 | + * Authors: | ||
29 | + * Mihai Carabas <mihai.carabas@oracle.com> | ||
30 | + * | ||
31 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
32 | + * See the COPYING file in the top-level directory. | ||
33 | + * | ||
34 | + */ | ||
35 | + | ||
36 | +#include "qemu/osdep.h" | ||
37 | +#include "libqos/libqtest.h" | ||
38 | +#include "qapi/qmp/qdict.h" | ||
39 | +#include "libqos/pci.h" | ||
40 | +#include "libqos/pci-pc.h" | ||
41 | +#include "hw/pci/pci_regs.h" | ||
42 | + | ||
43 | +static void test_panic_nopause(void) | ||
44 | +{ | ||
45 | + uint8_t val; | ||
46 | + QDict *response, *data; | ||
47 | + QTestState *qts; | ||
48 | + QPCIBus *pcibus; | ||
49 | + QPCIDevice *dev; | ||
50 | + QPCIBar bar; | ||
51 | + | ||
52 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=none"); | ||
53 | + pcibus = qpci_new_pc(qts, NULL); | ||
54 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
55 | + qpci_device_enable(dev); | ||
56 | + bar = qpci_iomap(dev, 0, NULL); | ||
57 | + | ||
58 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
59 | + g_assert_cmpuint(val, ==, 3); | ||
60 | + | ||
61 | + val = 1; | ||
62 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
63 | + | ||
64 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
65 | + g_assert(qdict_haskey(response, "data")); | ||
66 | + data = qdict_get_qdict(response, "data"); | ||
67 | + g_assert(qdict_haskey(data, "action")); | ||
68 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "run"); | ||
69 | + qobject_unref(response); | ||
70 | + | ||
71 | + qtest_quit(qts); | ||
72 | +} | ||
73 | + | ||
74 | +static void test_panic(void) | ||
75 | +{ | ||
76 | + uint8_t val; | ||
77 | + QDict *response, *data; | ||
78 | + QTestState *qts; | ||
79 | + QPCIBus *pcibus; | ||
80 | + QPCIDevice *dev; | ||
81 | + QPCIBar bar; | ||
82 | + | ||
83 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=pause"); | ||
84 | + pcibus = qpci_new_pc(qts, NULL); | ||
85 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
86 | + qpci_device_enable(dev); | ||
87 | + bar = qpci_iomap(dev, 0, NULL); | ||
88 | + | ||
89 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
90 | + g_assert_cmpuint(val, ==, 3); | ||
91 | + | ||
92 | + val = 1; | ||
93 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
94 | + | ||
95 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
96 | + g_assert(qdict_haskey(response, "data")); | ||
97 | + data = qdict_get_qdict(response, "data"); | ||
98 | + g_assert(qdict_haskey(data, "action")); | ||
99 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "pause"); | ||
100 | + qobject_unref(response); | ||
101 | + | ||
102 | + qtest_quit(qts); | ||
103 | +} | ||
104 | + | ||
105 | +int main(int argc, char **argv) | ||
106 | +{ | ||
107 | + int ret; | ||
108 | + | ||
109 | + g_test_init(&argc, &argv, NULL); | ||
110 | + qtest_add_func("/pvpanic-pci/panic", test_panic); | ||
111 | + qtest_add_func("/pvpanic-pci/panic-nopause", test_panic_nopause); | ||
112 | + | ||
113 | + ret = g_test_run(); | ||
114 | + | ||
115 | + return ret; | ||
116 | +} | ||
117 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
118 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
119 | --- a/tests/qtest/meson.build | 19 | --- a/target/arm/ptw.c |
120 | +++ b/tests/qtest/meson.build | 20 | +++ b/target/arm/ptw.c |
121 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | 21 | @@ -XXX,XX +XXX,XX @@ static bool S1_ptw_translate(CPUARMState *env, S1Translate *ptw, |
122 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | 22 | if (unlikely(flags & TLB_INVALID_MASK)) { |
123 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | 23 | goto fail; |
124 | (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | 24 | } |
125 | + (config_all_devices.has_key('CONFIG_PVPANIC_PCI') ? ['pvpanic-pci-test'] : []) + \ | 25 | - ptw->out_phys = full->phys_addr; |
126 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | 26 | + ptw->out_phys = full->phys_addr | (addr & ~TARGET_PAGE_MASK); |
127 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | 27 | ptw->out_rw = full->prot & PAGE_WRITE; |
128 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | 28 | pte_attrs = full->pte_attrs; |
29 | pte_secure = full->attrs.secure; | ||
129 | -- | 30 | -- |
130 | 2.20.1 | 31 | 2.34.1 |
131 | 32 | ||
132 | 33 | diff view generated by jsdifflib |
1 | The ptimer API currently provides two methods for setting the period: | 1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
---|---|---|---|
2 | ptimer_set_period(), which takes a period in nanoseconds, and | ||
3 | ptimer_set_freq(), which takes a frequency in Hz. Neither of these | ||
4 | lines up nicely with the Clock API, because although both the Clock | ||
5 | and the ptimer track the frequency using a representation of whole | ||
6 | and fractional nanoseconds, conversion via either period-in-ns or | ||
7 | frequency-in-Hz will introduce a rounding error. | ||
8 | 2 | ||
9 | Add a new function ptimer_set_period_from_clock() which takes the | 3 | PL011 can be in either of 2 modes depending guest config: FIFO and |
10 | Clock object directly to avoid the rounding issues. This includes a | 4 | single register. The last mode could be viewed as a 1-element-deep FIFO. |
11 | facility for the user to specify that there is a frequency divider | ||
12 | between the Clock proper and the timer, as some timer devices like | ||
13 | the CMSDK APB dualtimer need this. | ||
14 | 5 | ||
15 | To avoid having to drag in clock.h from ptimer.h we add the Clock | 6 | Current code open-codes a bunch of depth-dependent logic. Refactor FIFO |
16 | type to typedefs.h. | 7 | depth handling code to isolate calculating current FIFO depth. |
17 | 8 | ||
9 | One functional (albeit guest-invisible) side-effect of this change is | ||
10 | that previously we would always increment s->read_pos in UARTDR read | ||
11 | handler even if FIFO was disabled, now we are limiting read_pos to not | ||
12 | exceed FIFO depth (read_pos itself is reset to 0 if user disables FIFO). | ||
13 | |||
14 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
17 | Message-id: 20230123162304.26254-2-eiakovlev@linux.microsoft.com | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Message-id: 20210128114145.20536-2-peter.maydell@linaro.org | ||
23 | Message-id: 20210121190622.22000-2-peter.maydell@linaro.org | ||
24 | --- | 19 | --- |
25 | include/hw/ptimer.h | 22 ++++++++++++++++++++++ | 20 | include/hw/char/pl011.h | 5 ++++- |
26 | include/qemu/typedefs.h | 1 + | 21 | hw/char/pl011.c | 30 ++++++++++++++++++------------ |
27 | hw/core/ptimer.c | 34 ++++++++++++++++++++++++++++++++++ | 22 | 2 files changed, 22 insertions(+), 13 deletions(-) |
28 | 3 files changed, 57 insertions(+) | ||
29 | 23 | ||
30 | diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h | 24 | diff --git a/include/hw/char/pl011.h b/include/hw/char/pl011.h |
31 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/include/hw/ptimer.h | 26 | --- a/include/hw/char/pl011.h |
33 | +++ b/include/hw/ptimer.h | 27 | +++ b/include/hw/char/pl011.h |
34 | @@ -XXX,XX +XXX,XX @@ void ptimer_transaction_commit(ptimer_state *s); | 28 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(PL011State, PL011) |
35 | */ | 29 | /* This shares the same struct (and cast macro) as the base pl011 device */ |
36 | void ptimer_set_period(ptimer_state *s, int64_t period); | 30 | #define TYPE_PL011_LUMINARY "pl011_luminary" |
37 | 31 | ||
38 | +/** | 32 | +/* Depth of UART FIFO in bytes, when FIFO mode is enabled (else depth == 1) */ |
39 | + * ptimer_set_period_from_clock - Set counter increment from a Clock | 33 | +#define PL011_FIFO_DEPTH 16 |
40 | + * @s: ptimer to configure | ||
41 | + * @clk: pointer to Clock object to take period from | ||
42 | + * @divisor: value to scale the clock frequency down by | ||
43 | + * | ||
44 | + * If the ptimer is being driven from a Clock, this is the preferred | ||
45 | + * way to tell the ptimer about the period, because it avoids any | ||
46 | + * possible rounding errors that might happen if the internal | ||
47 | + * representation of the Clock period was converted to either a period | ||
48 | + * in ns or a frequency in Hz. | ||
49 | + * | ||
50 | + * If the ptimer should run at the same frequency as the clock, | ||
51 | + * pass 1 as the @divisor; if the ptimer should run at half the | ||
52 | + * frequency, pass 2, and so on. | ||
53 | + * | ||
54 | + * This function will assert if it is called outside a | ||
55 | + * ptimer_transaction_begin/commit block. | ||
56 | + */ | ||
57 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clock, | ||
58 | + unsigned int divisor); | ||
59 | + | 34 | + |
60 | /** | 35 | struct PL011State { |
61 | * ptimer_set_freq - Set counter frequency in Hz | 36 | SysBusDevice parent_obj; |
62 | * @s: ptimer to configure | 37 | |
63 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | 38 | @@ -XXX,XX +XXX,XX @@ struct PL011State { |
39 | uint32_t dmacr; | ||
40 | uint32_t int_enabled; | ||
41 | uint32_t int_level; | ||
42 | - uint32_t read_fifo[16]; | ||
43 | + uint32_t read_fifo[PL011_FIFO_DEPTH]; | ||
44 | uint32_t ilpr; | ||
45 | uint32_t ibrd; | ||
46 | uint32_t fbrd; | ||
47 | diff --git a/hw/char/pl011.c b/hw/char/pl011.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
65 | --- a/include/qemu/typedefs.h | 49 | --- a/hw/char/pl011.c |
66 | +++ b/include/qemu/typedefs.h | 50 | +++ b/hw/char/pl011.c |
67 | @@ -XXX,XX +XXX,XX @@ typedef struct BlockDriverState BlockDriverState; | 51 | @@ -XXX,XX +XXX,XX @@ static void pl011_update(PL011State *s) |
68 | typedef struct BusClass BusClass; | ||
69 | typedef struct BusState BusState; | ||
70 | typedef struct Chardev Chardev; | ||
71 | +typedef struct Clock Clock; | ||
72 | typedef struct CompatProperty CompatProperty; | ||
73 | typedef struct CoMutex CoMutex; | ||
74 | typedef struct CPUAddressSpace CPUAddressSpace; | ||
75 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/hw/core/ptimer.c | ||
78 | +++ b/hw/core/ptimer.c | ||
79 | @@ -XXX,XX +XXX,XX @@ | ||
80 | #include "sysemu/qtest.h" | ||
81 | #include "block/aio.h" | ||
82 | #include "sysemu/cpus.h" | ||
83 | +#include "hw/clock.h" | ||
84 | |||
85 | #define DELTA_ADJUST 1 | ||
86 | #define DELTA_NO_ADJUST -1 | ||
87 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period) | ||
88 | } | 52 | } |
89 | } | 53 | } |
90 | 54 | ||
91 | +/* Set counter increment interval from a Clock */ | 55 | +static bool pl011_is_fifo_enabled(PL011State *s) |
92 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clk, | ||
93 | + unsigned int divisor) | ||
94 | +{ | 56 | +{ |
95 | + /* | 57 | + return (s->lcr & 0x10) != 0; |
96 | + * The raw clock period is a 64-bit value in units of 2^-32 ns; | ||
97 | + * put another way it's a 32.32 fixed-point ns value. Our internal | ||
98 | + * representation of the period is 64.32 fixed point ns, so | ||
99 | + * the conversion is simple. | ||
100 | + */ | ||
101 | + uint64_t raw_period = clock_get(clk); | ||
102 | + uint64_t period_frac; | ||
103 | + | ||
104 | + assert(s->in_transaction); | ||
105 | + s->delta = ptimer_get_count(s); | ||
106 | + s->period = extract64(raw_period, 32, 32); | ||
107 | + period_frac = extract64(raw_period, 0, 32); | ||
108 | + /* | ||
109 | + * divisor specifies a possible frequency divisor between the | ||
110 | + * clock and the timer, so it is a multiplier on the period. | ||
111 | + * We do the multiply after splitting the raw period out into | ||
112 | + * period and frac to avoid having to do a 32*64->96 multiply. | ||
113 | + */ | ||
114 | + s->period *= divisor; | ||
115 | + period_frac *= divisor; | ||
116 | + s->period += extract64(period_frac, 32, 32); | ||
117 | + s->period_frac = (uint32_t)period_frac; | ||
118 | + | ||
119 | + if (s->enabled) { | ||
120 | + s->need_reload = true; | ||
121 | + } | ||
122 | +} | 58 | +} |
123 | + | 59 | + |
124 | /* Set counter frequency in Hz. */ | 60 | +static inline unsigned pl011_get_fifo_depth(PL011State *s) |
125 | void ptimer_set_freq(ptimer_state *s, uint32_t freq) | 61 | +{ |
62 | + /* Note: FIFO depth is expected to be power-of-2 */ | ||
63 | + return pl011_is_fifo_enabled(s) ? PL011_FIFO_DEPTH : 1; | ||
64 | +} | ||
65 | + | ||
66 | static uint64_t pl011_read(void *opaque, hwaddr offset, | ||
67 | unsigned size) | ||
126 | { | 68 | { |
69 | @@ -XXX,XX +XXX,XX @@ static uint64_t pl011_read(void *opaque, hwaddr offset, | ||
70 | c = s->read_fifo[s->read_pos]; | ||
71 | if (s->read_count > 0) { | ||
72 | s->read_count--; | ||
73 | - if (++s->read_pos == 16) | ||
74 | - s->read_pos = 0; | ||
75 | + s->read_pos = (s->read_pos + 1) & (pl011_get_fifo_depth(s) - 1); | ||
76 | } | ||
77 | if (s->read_count == 0) { | ||
78 | s->flags |= PL011_FLAG_RXFE; | ||
79 | @@ -XXX,XX +XXX,XX @@ static int pl011_can_receive(void *opaque) | ||
80 | PL011State *s = (PL011State *)opaque; | ||
81 | int r; | ||
82 | |||
83 | - if (s->lcr & 0x10) { | ||
84 | - r = s->read_count < 16; | ||
85 | - } else { | ||
86 | - r = s->read_count < 1; | ||
87 | - } | ||
88 | + r = s->read_count < pl011_get_fifo_depth(s); | ||
89 | trace_pl011_can_receive(s->lcr, s->read_count, r); | ||
90 | return r; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static void pl011_put_fifo(void *opaque, uint32_t value) | ||
93 | { | ||
94 | PL011State *s = (PL011State *)opaque; | ||
95 | int slot; | ||
96 | + unsigned pipe_depth; | ||
97 | |||
98 | - slot = s->read_pos + s->read_count; | ||
99 | - if (slot >= 16) | ||
100 | - slot -= 16; | ||
101 | + pipe_depth = pl011_get_fifo_depth(s); | ||
102 | + slot = (s->read_pos + s->read_count) & (pipe_depth - 1); | ||
103 | s->read_fifo[slot] = value; | ||
104 | s->read_count++; | ||
105 | s->flags &= ~PL011_FLAG_RXFE; | ||
106 | trace_pl011_put_fifo(value, s->read_count); | ||
107 | - if (!(s->lcr & 0x10) || s->read_count == 16) { | ||
108 | + if (s->read_count == pipe_depth) { | ||
109 | trace_pl011_put_fifo_full(); | ||
110 | s->flags |= PL011_FLAG_RXFF; | ||
111 | } | ||
112 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl011 = { | ||
113 | VMSTATE_UINT32(dmacr, PL011State), | ||
114 | VMSTATE_UINT32(int_enabled, PL011State), | ||
115 | VMSTATE_UINT32(int_level, PL011State), | ||
116 | - VMSTATE_UINT32_ARRAY(read_fifo, PL011State, 16), | ||
117 | + VMSTATE_UINT32_ARRAY(read_fifo, PL011State, PL011_FIFO_DEPTH), | ||
118 | VMSTATE_UINT32(ilpr, PL011State), | ||
119 | VMSTATE_UINT32(ibrd, PL011State), | ||
120 | VMSTATE_UINT32(fbrd, PL011State), | ||
127 | -- | 121 | -- |
128 | 2.20.1 | 122 | 2.34.1 |
129 | 123 | ||
130 | 124 | diff view generated by jsdifflib |
1 | The old-style convenience function cmsdk_apb_timer_create() for | 1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
---|---|---|---|
2 | creating CMSDK_APB_TIMER objects is used in only two places in | ||
3 | mps2.c. Most of the rest of the code in that file uses the new | ||
4 | "initialize in place" coding style. | ||
5 | 2 | ||
6 | We want to connect up a Clock object which should be done between the | 3 | Previous change slightly modified the way we handle data writes when |
7 | object creation and realization; rather than adding a Clock* argument | 4 | FIFO is disabled. Previously we kept incrementing read_pos and were |
8 | to the convenience function, convert the timer creation code in | 5 | storing data at that position, although we only have a |
9 | mps2.c to the same style as is used already for the watchdog, | 6 | single-register-deep FIFO now. Then we changed it to always store data |
10 | dualtimer and other devices, and delete the now-unused convenience | 7 | at pos 0. |
11 | function. | ||
12 | 8 | ||
9 | If guest disables FIFO and the proceeds to read data, it will work out | ||
10 | fine, because we still read from current read_pos before setting it to | ||
11 | 0. | ||
12 | |||
13 | However, to make code less fragile, introduce a post_load hook for | ||
14 | PL011State and move fixup read FIFO state when FIFO is disabled. Since | ||
15 | we are introducing a post_load hook, also do some sanity checking on | ||
16 | untrusted incoming input state. | ||
17 | |||
18 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
19 | Message-id: 20230123162304.26254-3-eiakovlev@linux.microsoft.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-13-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-13-peter.maydell@linaro.org | ||
19 | --- | 21 | --- |
20 | include/hw/timer/cmsdk-apb-timer.h | 21 --------------------- | 22 | hw/char/pl011.c | 25 +++++++++++++++++++++++++ |
21 | hw/arm/mps2.c | 18 ++++++++++++++++-- | 23 | 1 file changed, 25 insertions(+) |
22 | 2 files changed, 16 insertions(+), 23 deletions(-) | ||
23 | 24 | ||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | 25 | diff --git a/hw/char/pl011.c b/hw/char/pl011.c |
25 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | 27 | --- a/hw/char/pl011.c |
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 28 | +++ b/hw/char/pl011.c |
28 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | 29 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pl011_clock = { |
29 | uint32_t intstatus; | 30 | } |
30 | }; | 31 | }; |
31 | 32 | ||
32 | -/** | 33 | +static int pl011_post_load(void *opaque, int version_id) |
33 | - * cmsdk_apb_timer_create - convenience function to create TYPE_CMSDK_APB_TIMER | 34 | +{ |
34 | - * @addr: location in system memory to map registers | 35 | + PL011State* s = opaque; |
35 | - * @pclk_frq: frequency in Hz of the PCLK clock (used for calculating baud rate) | ||
36 | - */ | ||
37 | -static inline DeviceState *cmsdk_apb_timer_create(hwaddr addr, | ||
38 | - qemu_irq timerint, | ||
39 | - uint32_t pclk_frq) | ||
40 | -{ | ||
41 | - DeviceState *dev; | ||
42 | - SysBusDevice *s; | ||
43 | - | ||
44 | - dev = qdev_new(TYPE_CMSDK_APB_TIMER); | ||
45 | - s = SYS_BUS_DEVICE(dev); | ||
46 | - qdev_prop_set_uint32(dev, "pclk-frq", pclk_frq); | ||
47 | - sysbus_realize_and_unref(s, &error_fatal); | ||
48 | - sysbus_mmio_map(s, 0, addr); | ||
49 | - sysbus_connect_irq(s, 0, timerint); | ||
50 | - return dev; | ||
51 | -} | ||
52 | - | ||
53 | #endif | ||
54 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/mps2.c | ||
57 | +++ b/hw/arm/mps2.c | ||
58 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
59 | /* CMSDK APB subsystem */ | ||
60 | CMSDKAPBDualTimer dualtimer; | ||
61 | CMSDKAPBWatchdog watchdog; | ||
62 | + CMSDKAPBTimer timer[2]; | ||
63 | }; | ||
64 | |||
65 | #define TYPE_MPS2_MACHINE "mps2" | ||
66 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
67 | } | ||
68 | |||
69 | /* CMSDK APB subsystem */ | ||
70 | - cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); | ||
71 | - cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); | ||
72 | + for (i = 0; i < ARRAY_SIZE(mms->timer); i++) { | ||
73 | + g_autofree char *name = g_strdup_printf("timer%d", i); | ||
74 | + hwaddr base = 0x40000000 + i * 0x1000; | ||
75 | + int irqno = 8 + i; | ||
76 | + SysBusDevice *sbd; | ||
77 | + | 36 | + |
78 | + object_initialize_child(OBJECT(mms), name, &mms->timer[i], | 37 | + /* Sanity-check input state */ |
79 | + TYPE_CMSDK_APB_TIMER); | 38 | + if (s->read_pos >= ARRAY_SIZE(s->read_fifo) || |
80 | + sbd = SYS_BUS_DEVICE(&mms->timer[i]); | 39 | + s->read_count > ARRAY_SIZE(s->read_fifo)) { |
81 | + qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | 40 | + return -1; |
82 | + sysbus_realize_and_unref(sbd, &error_fatal); | ||
83 | + sysbus_mmio_map(sbd, 0, base); | ||
84 | + sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | ||
85 | + } | 41 | + } |
86 | + | 42 | + |
87 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | 43 | + if (!pl011_is_fifo_enabled(s) && s->read_count > 0 && s->read_pos > 0) { |
88 | TYPE_CMSDK_APB_DUALTIMER); | 44 | + /* |
89 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | 45 | + * Older versions of PL011 didn't ensure that the single |
46 | + * character in the FIFO in FIFO-disabled mode is in | ||
47 | + * element 0 of the array; convert to follow the current | ||
48 | + * code's assumptions. | ||
49 | + */ | ||
50 | + s->read_fifo[0] = s->read_fifo[s->read_pos]; | ||
51 | + s->read_pos = 0; | ||
52 | + } | ||
53 | + | ||
54 | + return 0; | ||
55 | +} | ||
56 | + | ||
57 | static const VMStateDescription vmstate_pl011 = { | ||
58 | .name = "pl011", | ||
59 | .version_id = 2, | ||
60 | .minimum_version_id = 2, | ||
61 | + .post_load = pl011_post_load, | ||
62 | .fields = (VMStateField[]) { | ||
63 | VMSTATE_UINT32(readbuff, PL011State), | ||
64 | VMSTATE_UINT32(flags, PL011State), | ||
90 | -- | 65 | -- |
91 | 2.20.1 | 66 | 2.34.1 |
92 | |||
93 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
---|---|---|---|
2 | 2 | ||
3 | Add PCI interface support for PVPANIC device. Create a new file pvpanic-pci.c | 3 | PL011 currently lacks a reset method. Implement it. |
4 | where the PCI specific routines reside and update the build system with the new | ||
5 | files and config structure. | ||
6 | 4 | ||
7 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 5 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
8 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20230123162304.26254-4-eiakovlev@linux.microsoft.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | docs/specs/pci-ids.txt | 1 + | 11 | hw/char/pl011.c | 26 +++++++++++++++++++++----- |
14 | include/hw/misc/pvpanic.h | 1 + | 12 | 1 file changed, 21 insertions(+), 5 deletions(-) |
15 | include/hw/pci/pci.h | 1 + | ||
16 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++++++++++++++++++++++++ | ||
17 | hw/misc/Kconfig | 6 +++ | ||
18 | hw/misc/meson.build | 1 + | ||
19 | 6 files changed, 104 insertions(+) | ||
20 | create mode 100644 hw/misc/pvpanic-pci.c | ||
21 | 13 | ||
22 | diff --git a/docs/specs/pci-ids.txt b/docs/specs/pci-ids.txt | 14 | diff --git a/hw/char/pl011.c b/hw/char/pl011.c |
23 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/docs/specs/pci-ids.txt | 16 | --- a/hw/char/pl011.c |
25 | +++ b/docs/specs/pci-ids.txt | 17 | +++ b/hw/char/pl011.c |
26 | @@ -XXX,XX +XXX,XX @@ PCI devices (other than virtio): | 18 | @@ -XXX,XX +XXX,XX @@ static void pl011_init(Object *obj) |
27 | 1b36:000d PCI xhci usb host adapter | 19 | s->clk = qdev_init_clock_in(DEVICE(obj), "clk", pl011_clock_update, s, |
28 | 1b36:000f mdpy (mdev sample device), linux/samples/vfio-mdev/mdpy.c | 20 | ClockUpdate); |
29 | 1b36:0010 PCIe NVMe device (-device nvme) | 21 | |
30 | +1b36:0011 PCI PVPanic device (-device pvpanic-pci) | 22 | - s->read_trigger = 1; |
31 | 23 | - s->ifl = 0x12; | |
32 | All these devices are documented in docs/specs. | 24 | - s->cr = 0x300; |
33 | 25 | - s->flags = 0x90; | |
34 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 26 | - |
35 | index XXXXXXX..XXXXXXX 100644 | 27 | s->id = pl011_id_arm; |
36 | --- a/include/hw/misc/pvpanic.h | 28 | } |
37 | +++ b/include/hw/misc/pvpanic.h | 29 | |
38 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ static void pl011_realize(DeviceState *dev, Error **errp) |
39 | #include "qom/object.h" | 31 | pl011_event, NULL, s, NULL, true); |
40 | 32 | } | |
41 | #define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | 33 | |
42 | +#define TYPE_PVPANIC_PCI_DEVICE "pvpanic-pci" | 34 | +static void pl011_reset(DeviceState *dev) |
43 | 35 | +{ | |
44 | #define PVPANIC_IOPORT_PROP "ioport" | 36 | + PL011State *s = PL011(dev); |
45 | |||
46 | diff --git a/include/hw/pci/pci.h b/include/hw/pci/pci.h | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/include/hw/pci/pci.h | ||
49 | +++ b/include/hw/pci/pci.h | ||
50 | @@ -XXX,XX +XXX,XX @@ extern bool pci_available; | ||
51 | #define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e | ||
52 | #define PCI_DEVICE_ID_REDHAT_MDPY 0x000f | ||
53 | #define PCI_DEVICE_ID_REDHAT_NVME 0x0010 | ||
54 | +#define PCI_DEVICE_ID_REDHAT_PVPANIC 0x0011 | ||
55 | #define PCI_DEVICE_ID_REDHAT_QXL 0x0100 | ||
56 | |||
57 | #define FMT_PCIBUS PRIx64 | ||
58 | diff --git a/hw/misc/pvpanic-pci.c b/hw/misc/pvpanic-pci.c | ||
59 | new file mode 100644 | ||
60 | index XXXXXXX..XXXXXXX | ||
61 | --- /dev/null | ||
62 | +++ b/hw/misc/pvpanic-pci.c | ||
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | +/* | ||
65 | + * QEMU simulated PCI pvpanic device. | ||
66 | + * | ||
67 | + * Copyright (C) 2020 Oracle | ||
68 | + * | ||
69 | + * Authors: | ||
70 | + * Mihai Carabas <mihai.carabas@oracle.com> | ||
71 | + * | ||
72 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
73 | + * See the COPYING file in the top-level directory. | ||
74 | + * | ||
75 | + */ | ||
76 | + | 37 | + |
77 | +#include "qemu/osdep.h" | 38 | + s->lcr = 0; |
78 | +#include "qemu/log.h" | 39 | + s->rsr = 0; |
79 | +#include "qemu/module.h" | 40 | + s->dmacr = 0; |
80 | +#include "sysemu/runstate.h" | 41 | + s->int_enabled = 0; |
81 | + | 42 | + s->int_level = 0; |
82 | +#include "hw/nvram/fw_cfg.h" | 43 | + s->ilpr = 0; |
83 | +#include "hw/qdev-properties.h" | 44 | + s->ibrd = 0; |
84 | +#include "migration/vmstate.h" | 45 | + s->fbrd = 0; |
85 | +#include "hw/misc/pvpanic.h" | 46 | + s->read_pos = 0; |
86 | +#include "qom/object.h" | 47 | + s->read_count = 0; |
87 | +#include "hw/pci/pci.h" | 48 | + s->read_trigger = 1; |
88 | + | 49 | + s->ifl = 0x12; |
89 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicPCIState, PVPANIC_PCI_DEVICE) | 50 | + s->cr = 0x300; |
90 | + | 51 | + s->flags = 0x90; |
91 | +/* | ||
92 | + * PVPanicPCIState for PCI device | ||
93 | + */ | ||
94 | +typedef struct PVPanicPCIState { | ||
95 | + PCIDevice dev; | ||
96 | + PVPanicState pvpanic; | ||
97 | +} PVPanicPCIState; | ||
98 | + | ||
99 | +static const VMStateDescription vmstate_pvpanic_pci = { | ||
100 | + .name = "pvpanic-pci", | ||
101 | + .version_id = 1, | ||
102 | + .minimum_version_id = 1, | ||
103 | + .fields = (VMStateField[]) { | ||
104 | + VMSTATE_PCI_DEVICE(dev, PVPanicPCIState), | ||
105 | + VMSTATE_END_OF_LIST() | ||
106 | + } | ||
107 | +}; | ||
108 | + | ||
109 | +static void pvpanic_pci_realizefn(PCIDevice *dev, Error **errp) | ||
110 | +{ | ||
111 | + PVPanicPCIState *s = PVPANIC_PCI_DEVICE(dev); | ||
112 | + PVPanicState *ps = &s->pvpanic; | ||
113 | + | ||
114 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 2); | ||
115 | + | ||
116 | + pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &ps->mr); | ||
117 | +} | 52 | +} |
118 | + | 53 | + |
119 | +static Property pvpanic_pci_properties[] = { | 54 | static void pl011_class_init(ObjectClass *oc, void *data) |
120 | + DEFINE_PROP_UINT8("events", PVPanicPCIState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | 55 | { |
121 | + DEFINE_PROP_END_OF_LIST(), | 56 | DeviceClass *dc = DEVICE_CLASS(oc); |
122 | +}; | 57 | |
123 | + | 58 | dc->realize = pl011_realize; |
124 | +static void pvpanic_pci_class_init(ObjectClass *klass, void *data) | 59 | + dc->reset = pl011_reset; |
125 | +{ | 60 | dc->vmsd = &vmstate_pl011; |
126 | + DeviceClass *dc = DEVICE_CLASS(klass); | 61 | device_class_set_props(dc, pl011_properties); |
127 | + PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass); | 62 | } |
128 | + | ||
129 | + device_class_set_props(dc, pvpanic_pci_properties); | ||
130 | + | ||
131 | + pc->realize = pvpanic_pci_realizefn; | ||
132 | + pc->vendor_id = PCI_VENDOR_ID_REDHAT; | ||
133 | + pc->device_id = PCI_DEVICE_ID_REDHAT_PVPANIC; | ||
134 | + pc->revision = 1; | ||
135 | + pc->class_id = PCI_CLASS_SYSTEM_OTHER; | ||
136 | + dc->vmsd = &vmstate_pvpanic_pci; | ||
137 | + | ||
138 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
139 | +} | ||
140 | + | ||
141 | +static TypeInfo pvpanic_pci_info = { | ||
142 | + .name = TYPE_PVPANIC_PCI_DEVICE, | ||
143 | + .parent = TYPE_PCI_DEVICE, | ||
144 | + .instance_size = sizeof(PVPanicPCIState), | ||
145 | + .class_init = pvpanic_pci_class_init, | ||
146 | + .interfaces = (InterfaceInfo[]) { | ||
147 | + { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | ||
148 | + { } | ||
149 | + } | ||
150 | +}; | ||
151 | + | ||
152 | +static void pvpanic_register_types(void) | ||
153 | +{ | ||
154 | + type_register_static(&pvpanic_pci_info); | ||
155 | +} | ||
156 | + | ||
157 | +type_init(pvpanic_register_types); | ||
158 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
159 | index XXXXXXX..XXXXXXX 100644 | ||
160 | --- a/hw/misc/Kconfig | ||
161 | +++ b/hw/misc/Kconfig | ||
162 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSINFO | ||
163 | config PVPANIC_COMMON | ||
164 | bool | ||
165 | |||
166 | +config PVPANIC_PCI | ||
167 | + bool | ||
168 | + default y if PCI_DEVICES | ||
169 | + depends on PCI | ||
170 | + select PVPANIC_COMMON | ||
171 | + | ||
172 | config PVPANIC_ISA | ||
173 | bool | ||
174 | depends on ISA_BUS | ||
175 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/misc/meson.build | ||
178 | +++ b/hw/misc/meson.build | ||
179 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
180 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
181 | |||
182 | softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
183 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_PCI', if_true: files('pvpanic-pci.c')) | ||
184 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
185 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
186 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
187 | -- | 63 | -- |
188 | 2.20.1 | 64 | 2.34.1 |
189 | 65 | ||
190 | 66 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
---|---|---|---|
2 | 2 | ||
3 | To ease the PCI device addition in next patches, split the code as follows: | 3 | Current FIFO handling code does not reset RXFE/RXFF flags when guest |
4 | - generic code (read/write/setup) is being kept in pvpanic.c | 4 | resets FIFO by writing to UARTLCR register, although internal FIFO state |
5 | - ISA dependent code moved to pvpanic-isa.c | 5 | is reset to 0 read count. Actual guest-visible flag update will happen |
6 | only on next data read or write attempt. As a result of that any guest | ||
7 | that expects RXFE flag to be set (and RXFF to be cleared) after resetting | ||
8 | FIFO will never see that happen. | ||
6 | 9 | ||
7 | Also, rename: | 10 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> |
8 | - ISA_PVPANIC_DEVICE -> PVPANIC_ISA_DEVICE. | ||
9 | - TYPE_PVPANIC -> TYPE_PVPANIC_ISA. | ||
10 | - MemoryRegion io -> mr. | ||
11 | - pvpanic_ioport_* in pvpanic_*. | ||
12 | |||
13 | Update the build system with the new files and config structure. | ||
14 | |||
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Message-id: 20230123162304.26254-5-eiakovlev@linux.microsoft.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 14 | --- |
19 | include/hw/misc/pvpanic.h | 23 +++++++++- | 15 | hw/char/pl011.c | 18 +++++++++++++----- |
20 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++++++++++++++++++++++++ | 16 | 1 file changed, 13 insertions(+), 5 deletions(-) |
21 | hw/misc/pvpanic.c | 85 +++-------------------------------- | ||
22 | hw/i386/Kconfig | 2 +- | ||
23 | hw/misc/Kconfig | 6 ++- | ||
24 | hw/misc/meson.build | 3 +- | ||
25 | tests/qtest/meson.build | 2 +- | ||
26 | 7 files changed, 130 insertions(+), 85 deletions(-) | ||
27 | create mode 100644 hw/misc/pvpanic-isa.c | ||
28 | 17 | ||
29 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 18 | diff --git a/hw/char/pl011.c b/hw/char/pl011.c |
30 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/misc/pvpanic.h | 20 | --- a/hw/char/pl011.c |
32 | +++ b/include/hw/misc/pvpanic.h | 21 | +++ b/hw/char/pl011.c |
33 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ static inline unsigned pl011_get_fifo_depth(PL011State *s) |
34 | 23 | return pl011_is_fifo_enabled(s) ? PL011_FIFO_DEPTH : 1; | |
35 | #include "qom/object.h" | 24 | } |
36 | 25 | ||
37 | -#define TYPE_PVPANIC "pvpanic" | 26 | +static inline void pl011_reset_fifo(PL011State *s) |
38 | +#define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | 27 | +{ |
39 | 28 | + s->read_count = 0; | |
40 | #define PVPANIC_IOPORT_PROP "ioport" | 29 | + s->read_pos = 0; |
41 | |||
42 | +/* The bit of supported pv event, TODO: include uapi header and remove this */ | ||
43 | +#define PVPANIC_F_PANICKED 0 | ||
44 | +#define PVPANIC_F_CRASHLOADED 1 | ||
45 | + | 30 | + |
46 | +/* The pv event value */ | 31 | + /* Reset FIFO flags */ |
47 | +#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | 32 | + s->flags &= ~(PL011_FLAG_RXFF | PL011_FLAG_TXFF); |
48 | +#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | 33 | + s->flags |= PL011_FLAG_RXFE | PL011_FLAG_TXFE; |
49 | + | ||
50 | +/* | ||
51 | + * PVPanicState for any device type | ||
52 | + */ | ||
53 | +typedef struct PVPanicState PVPanicState; | ||
54 | +struct PVPanicState { | ||
55 | + MemoryRegion mr; | ||
56 | + uint8_t events; | ||
57 | +}; | ||
58 | + | ||
59 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size); | ||
60 | + | ||
61 | static inline uint16_t pvpanic_port(void) | ||
62 | { | ||
63 | - Object *o = object_resolve_path_type("", TYPE_PVPANIC, NULL); | ||
64 | + Object *o = object_resolve_path_type("", TYPE_PVPANIC_ISA_DEVICE, NULL); | ||
65 | if (!o) { | ||
66 | return 0; | ||
67 | } | ||
68 | diff --git a/hw/misc/pvpanic-isa.c b/hw/misc/pvpanic-isa.c | ||
69 | new file mode 100644 | ||
70 | index XXXXXXX..XXXXXXX | ||
71 | --- /dev/null | ||
72 | +++ b/hw/misc/pvpanic-isa.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | +/* | ||
75 | + * QEMU simulated pvpanic device. | ||
76 | + * | ||
77 | + * Copyright Fujitsu, Corp. 2013 | ||
78 | + * | ||
79 | + * Authors: | ||
80 | + * Wen Congyang <wency@cn.fujitsu.com> | ||
81 | + * Hu Tao <hutao@cn.fujitsu.com> | ||
82 | + * | ||
83 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
84 | + * See the COPYING file in the top-level directory. | ||
85 | + * | ||
86 | + */ | ||
87 | + | ||
88 | +#include "qemu/osdep.h" | ||
89 | +#include "qemu/log.h" | ||
90 | +#include "qemu/module.h" | ||
91 | +#include "sysemu/runstate.h" | ||
92 | + | ||
93 | +#include "hw/nvram/fw_cfg.h" | ||
94 | +#include "hw/qdev-properties.h" | ||
95 | +#include "hw/misc/pvpanic.h" | ||
96 | +#include "qom/object.h" | ||
97 | +#include "hw/isa/isa.h" | ||
98 | + | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicISAState, PVPANIC_ISA_DEVICE) | ||
100 | + | ||
101 | +/* | ||
102 | + * PVPanicISAState for ISA device and | ||
103 | + * use ioport. | ||
104 | + */ | ||
105 | +struct PVPanicISAState { | ||
106 | + ISADevice parent_obj; | ||
107 | + | ||
108 | + uint16_t ioport; | ||
109 | + PVPanicState pvpanic; | ||
110 | +}; | ||
111 | + | ||
112 | +static void pvpanic_isa_initfn(Object *obj) | ||
113 | +{ | ||
114 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(obj); | ||
115 | + | ||
116 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 1); | ||
117 | +} | 34 | +} |
118 | + | 35 | + |
119 | +static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | 36 | static uint64_t pl011_read(void *opaque, hwaddr offset, |
120 | +{ | 37 | unsigned size) |
121 | + ISADevice *d = ISA_DEVICE(dev); | ||
122 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(dev); | ||
123 | + PVPanicState *ps = &s->pvpanic; | ||
124 | + FWCfgState *fw_cfg = fw_cfg_find(); | ||
125 | + uint16_t *pvpanic_port; | ||
126 | + | ||
127 | + if (!fw_cfg) { | ||
128 | + return; | ||
129 | + } | ||
130 | + | ||
131 | + pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | ||
132 | + *pvpanic_port = cpu_to_le16(s->ioport); | ||
133 | + fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
134 | + sizeof(*pvpanic_port)); | ||
135 | + | ||
136 | + isa_register_ioport(d, &ps->mr, s->ioport); | ||
137 | +} | ||
138 | + | ||
139 | +static Property pvpanic_isa_properties[] = { | ||
140 | + DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicISAState, ioport, 0x505), | ||
141 | + DEFINE_PROP_UINT8("events", PVPanicISAState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
142 | + DEFINE_PROP_END_OF_LIST(), | ||
143 | +}; | ||
144 | + | ||
145 | +static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
146 | +{ | ||
147 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
148 | + | ||
149 | + dc->realize = pvpanic_isa_realizefn; | ||
150 | + device_class_set_props(dc, pvpanic_isa_properties); | ||
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
152 | +} | ||
153 | + | ||
154 | +static TypeInfo pvpanic_isa_info = { | ||
155 | + .name = TYPE_PVPANIC_ISA_DEVICE, | ||
156 | + .parent = TYPE_ISA_DEVICE, | ||
157 | + .instance_size = sizeof(PVPanicISAState), | ||
158 | + .instance_init = pvpanic_isa_initfn, | ||
159 | + .class_init = pvpanic_isa_class_init, | ||
160 | +}; | ||
161 | + | ||
162 | +static void pvpanic_register_types(void) | ||
163 | +{ | ||
164 | + type_register_static(&pvpanic_isa_info); | ||
165 | +} | ||
166 | + | ||
167 | +type_init(pvpanic_register_types) | ||
168 | diff --git a/hw/misc/pvpanic.c b/hw/misc/pvpanic.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/hw/misc/pvpanic.c | ||
171 | +++ b/hw/misc/pvpanic.c | ||
172 | @@ -XXX,XX +XXX,XX @@ | ||
173 | #include "hw/misc/pvpanic.h" | ||
174 | #include "qom/object.h" | ||
175 | |||
176 | -/* The bit of supported pv event, TODO: include uapi header and remove this */ | ||
177 | -#define PVPANIC_F_PANICKED 0 | ||
178 | -#define PVPANIC_F_CRASHLOADED 1 | ||
179 | - | ||
180 | -/* The pv event value */ | ||
181 | -#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | ||
182 | -#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | ||
183 | - | ||
184 | -typedef struct PVPanicState PVPanicState; | ||
185 | -DECLARE_INSTANCE_CHECKER(PVPanicState, ISA_PVPANIC_DEVICE, | ||
186 | - TYPE_PVPANIC) | ||
187 | - | ||
188 | static void handle_event(int event) | ||
189 | { | 38 | { |
190 | static bool logged; | 39 | @@ -XXX,XX +XXX,XX @@ static void pl011_write(void *opaque, hwaddr offset, |
191 | @@ -XXX,XX +XXX,XX @@ static void handle_event(int event) | 40 | case 11: /* UARTLCR_H */ |
192 | } | 41 | /* Reset the FIFO state on FIFO enable or disable */ |
42 | if ((s->lcr ^ value) & 0x10) { | ||
43 | - s->read_count = 0; | ||
44 | - s->read_pos = 0; | ||
45 | + pl011_reset_fifo(s); | ||
46 | } | ||
47 | if ((s->lcr ^ value) & 0x1) { | ||
48 | int break_enable = value & 0x1; | ||
49 | @@ -XXX,XX +XXX,XX @@ static void pl011_reset(DeviceState *dev) | ||
50 | s->ilpr = 0; | ||
51 | s->ibrd = 0; | ||
52 | s->fbrd = 0; | ||
53 | - s->read_pos = 0; | ||
54 | - s->read_count = 0; | ||
55 | s->read_trigger = 1; | ||
56 | s->ifl = 0x12; | ||
57 | s->cr = 0x300; | ||
58 | - s->flags = 0x90; | ||
59 | + s->flags = 0; | ||
60 | + pl011_reset_fifo(s); | ||
193 | } | 61 | } |
194 | 62 | ||
195 | -#include "hw/isa/isa.h" | 63 | static void pl011_class_init(ObjectClass *oc, void *data) |
196 | - | ||
197 | -struct PVPanicState { | ||
198 | - ISADevice parent_obj; | ||
199 | - | ||
200 | - MemoryRegion io; | ||
201 | - uint16_t ioport; | ||
202 | - uint8_t events; | ||
203 | -}; | ||
204 | - | ||
205 | /* return supported events on read */ | ||
206 | -static uint64_t pvpanic_ioport_read(void *opaque, hwaddr addr, unsigned size) | ||
207 | +static uint64_t pvpanic_read(void *opaque, hwaddr addr, unsigned size) | ||
208 | { | ||
209 | PVPanicState *pvp = opaque; | ||
210 | return pvp->events; | ||
211 | } | ||
212 | |||
213 | -static void pvpanic_ioport_write(void *opaque, hwaddr addr, uint64_t val, | ||
214 | +static void pvpanic_write(void *opaque, hwaddr addr, uint64_t val, | ||
215 | unsigned size) | ||
216 | { | ||
217 | handle_event(val); | ||
218 | } | ||
219 | |||
220 | static const MemoryRegionOps pvpanic_ops = { | ||
221 | - .read = pvpanic_ioport_read, | ||
222 | - .write = pvpanic_ioport_write, | ||
223 | + .read = pvpanic_read, | ||
224 | + .write = pvpanic_write, | ||
225 | .impl = { | ||
226 | .min_access_size = 1, | ||
227 | .max_access_size = 1, | ||
228 | }, | ||
229 | }; | ||
230 | |||
231 | -static void pvpanic_isa_initfn(Object *obj) | ||
232 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size) | ||
233 | { | ||
234 | - PVPanicState *s = ISA_PVPANIC_DEVICE(obj); | ||
235 | - | ||
236 | - memory_region_init_io(&s->io, OBJECT(s), &pvpanic_ops, s, "pvpanic", 1); | ||
237 | + memory_region_init_io(&s->mr, OBJECT(dev), &pvpanic_ops, s, "pvpanic", size); | ||
238 | } | ||
239 | - | ||
240 | -static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
241 | -{ | ||
242 | - ISADevice *d = ISA_DEVICE(dev); | ||
243 | - PVPanicState *s = ISA_PVPANIC_DEVICE(dev); | ||
244 | - FWCfgState *fw_cfg = fw_cfg_find(); | ||
245 | - uint16_t *pvpanic_port; | ||
246 | - | ||
247 | - if (!fw_cfg) { | ||
248 | - return; | ||
249 | - } | ||
250 | - | ||
251 | - pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | ||
252 | - *pvpanic_port = cpu_to_le16(s->ioport); | ||
253 | - fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
254 | - sizeof(*pvpanic_port)); | ||
255 | - | ||
256 | - isa_register_ioport(d, &s->io, s->ioport); | ||
257 | -} | ||
258 | - | ||
259 | -static Property pvpanic_isa_properties[] = { | ||
260 | - DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicState, ioport, 0x505), | ||
261 | - DEFINE_PROP_UINT8("events", PVPanicState, events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
262 | - DEFINE_PROP_END_OF_LIST(), | ||
263 | -}; | ||
264 | - | ||
265 | -static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
266 | -{ | ||
267 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
268 | - | ||
269 | - dc->realize = pvpanic_isa_realizefn; | ||
270 | - device_class_set_props(dc, pvpanic_isa_properties); | ||
271 | - set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
272 | -} | ||
273 | - | ||
274 | -static TypeInfo pvpanic_isa_info = { | ||
275 | - .name = TYPE_PVPANIC, | ||
276 | - .parent = TYPE_ISA_DEVICE, | ||
277 | - .instance_size = sizeof(PVPanicState), | ||
278 | - .instance_init = pvpanic_isa_initfn, | ||
279 | - .class_init = pvpanic_isa_class_init, | ||
280 | -}; | ||
281 | - | ||
282 | -static void pvpanic_register_types(void) | ||
283 | -{ | ||
284 | - type_register_static(&pvpanic_isa_info); | ||
285 | -} | ||
286 | - | ||
287 | -type_init(pvpanic_register_types) | ||
288 | diff --git a/hw/i386/Kconfig b/hw/i386/Kconfig | ||
289 | index XXXXXXX..XXXXXXX 100644 | ||
290 | --- a/hw/i386/Kconfig | ||
291 | +++ b/hw/i386/Kconfig | ||
292 | @@ -XXX,XX +XXX,XX @@ config PC | ||
293 | imply ISA_DEBUG | ||
294 | imply PARALLEL | ||
295 | imply PCI_DEVICES | ||
296 | - imply PVPANIC | ||
297 | + imply PVPANIC_ISA | ||
298 | imply QXL | ||
299 | imply SEV | ||
300 | imply SGA | ||
301 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
302 | index XXXXXXX..XXXXXXX 100644 | ||
303 | --- a/hw/misc/Kconfig | ||
304 | +++ b/hw/misc/Kconfig | ||
305 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSCTL | ||
306 | config IOTKIT_SYSINFO | ||
307 | bool | ||
308 | |||
309 | -config PVPANIC | ||
310 | +config PVPANIC_COMMON | ||
311 | + bool | ||
312 | + | ||
313 | +config PVPANIC_ISA | ||
314 | bool | ||
315 | depends on ISA_BUS | ||
316 | + select PVPANIC_COMMON | ||
317 | |||
318 | config AUX | ||
319 | bool | ||
320 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
321 | index XXXXXXX..XXXXXXX 100644 | ||
322 | --- a/hw/misc/meson.build | ||
323 | +++ b/hw/misc/meson.build | ||
324 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_EMC141X', if_true: files('emc141x.c')) | ||
325 | softmmu_ss.add(when: 'CONFIG_UNIMP', if_true: files('unimp.c')) | ||
326 | softmmu_ss.add(when: 'CONFIG_EMPTY_SLOT', if_true: files('empty_slot.c')) | ||
327 | softmmu_ss.add(when: 'CONFIG_LED', if_true: files('led.c')) | ||
328 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_COMMON', if_true: files('pvpanic.c')) | ||
329 | |||
330 | # ARM devices | ||
331 | softmmu_ss.add(when: 'CONFIG_PL310', if_true: files('arm_l2x0.c')) | ||
332 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c') | ||
333 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
334 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
335 | |||
336 | -softmmu_ss.add(when: 'CONFIG_PVPANIC', if_true: files('pvpanic.c')) | ||
337 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
338 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
339 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
340 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
341 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
342 | index XXXXXXX..XXXXXXX 100644 | ||
343 | --- a/tests/qtest/meson.build | ||
344 | +++ b/tests/qtest/meson.build | ||
345 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | ||
346 | (config_host.has_key('CONFIG_LINUX') and \ | ||
347 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | ||
348 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | ||
349 | - (config_all_devices.has_key('CONFIG_PVPANIC') ? ['pvpanic-test'] : []) + \ | ||
350 | + (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | ||
351 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | ||
352 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | ||
353 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | ||
354 | -- | 64 | -- |
355 | 2.20.1 | 65 | 2.34.1 |
356 | |||
357 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | Implement gpio-pwr driver to allow reboot and poweroff machine. | 3 | We currently only support GICv2 emulation. To also support GICv3, we will |
4 | This is simple driver with just 2 gpios lines. Current use case | 4 | need to pass a few system registers into their respective handler functions. |
5 | is to reboot and poweroff virt machine in secure mode. Secure | 5 | |
6 | pl066 gpio chip is needed for that. | 6 | This patch adds support for HVF to call into the TCG callbacks for GICv3 |
7 | 7 | system register handlers. This is safe because the GICv3 TCG code is generic | |
8 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 8 | as long as we limit ourselves to EL0 and EL1 - which are the only modes |
9 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 9 | supported by HVF. |
10 | |||
11 | To make sure nobody trips over that, we also annotate callbacks that don't | ||
12 | work in HVF mode, such as EL state change hooks. | ||
13 | |||
14 | With GICv3 support in place, we can run with more than 8 vCPUs. | ||
15 | |||
16 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
17 | Message-id: 20230128224459.70676-1-agraf@csgraf.de | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 20 | --- |
13 | hw/gpio/gpio_pwr.c | 70 +++++++++++++++++++++++++++++++++++++++++++++ | 21 | hw/intc/arm_gicv3_cpuif.c | 16 +++- |
14 | hw/gpio/Kconfig | 3 ++ | 22 | target/arm/hvf/hvf.c | 151 ++++++++++++++++++++++++++++++++++++ |
15 | hw/gpio/meson.build | 1 + | 23 | target/arm/hvf/trace-events | 2 + |
16 | 3 files changed, 74 insertions(+) | 24 | 3 files changed, 168 insertions(+), 1 deletion(-) |
17 | create mode 100644 hw/gpio/gpio_pwr.c | 25 | |
18 | 26 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | |
19 | diff --git a/hw/gpio/gpio_pwr.c b/hw/gpio/gpio_pwr.c | 27 | index XXXXXXX..XXXXXXX 100644 |
20 | new file mode 100644 | 28 | --- a/hw/intc/arm_gicv3_cpuif.c |
21 | index XXXXXXX..XXXXXXX | 29 | +++ b/hw/intc/arm_gicv3_cpuif.c |
22 | --- /dev/null | ||
23 | +++ b/hw/gpio/gpio_pwr.c | ||
24 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ |
25 | +/* | 31 | #include "hw/irq.h" |
26 | + * GPIO qemu power controller | 32 | #include "cpu.h" |
27 | + * | 33 | #include "target/arm/cpregs.h" |
28 | + * Copyright (c) 2020 Linaro Limited | 34 | +#include "sysemu/tcg.h" |
29 | + * | 35 | +#include "sysemu/qtest.h" |
30 | + * Author: Maxim Uvarov <maxim.uvarov@linaro.org> | 36 | |
31 | + * | 37 | /* |
32 | + * Virtual gpio driver which can be used on top of pl061 | 38 | * Special case return value from hppvi_index(); must be larger than |
33 | + * to reboot and shutdown qemu virtual machine. One of use | 39 | @@ -XXX,XX +XXX,XX @@ void gicv3_init_cpuif(GICv3State *s) |
34 | + * case is gpio driver for secure world application (ARM | 40 | * which case we'd get the wrong value. |
35 | + * Trusted Firmware.). | 41 | * So instead we define the regs with no ri->opaque info, and |
36 | + * | 42 | * get back to the GICv3CPUState from the CPUARMState. |
37 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 43 | + * |
38 | + * See the COPYING file in the top-level directory. | 44 | + * These CP regs callbacks can be called from either TCG or HVF code. |
39 | + * SPDX-License-Identifier: GPL-2.0-or-later | 45 | */ |
40 | + */ | 46 | define_arm_cp_regs(cpu, gicv3_cpuif_reginfo); |
41 | + | 47 | |
42 | +/* | 48 | @@ -XXX,XX +XXX,XX @@ void gicv3_init_cpuif(GICv3State *s) |
43 | + * QEMU interface: | 49 | define_arm_cp_regs(cpu, gicv3_cpuif_ich_apxr23_reginfo); |
44 | + * two named input GPIO lines: | 50 | } |
45 | + * 'reset' : when asserted, trigger system reset | 51 | } |
46 | + * 'shutdown' : when asserted, trigger system shutdown | 52 | - arm_register_el_change_hook(cpu, gicv3_cpuif_el_change_hook, cs); |
47 | + */ | 53 | + if (tcg_enabled() || qtest_enabled()) { |
48 | + | 54 | + /* |
49 | +#include "qemu/osdep.h" | 55 | + * We can only trap EL changes with TCG. However the GIC interrupt |
50 | +#include "hw/sysbus.h" | 56 | + * state only changes on EL changes involving EL2 or EL3, so for |
51 | +#include "sysemu/runstate.h" | 57 | + * the non-TCG case this is OK, as EL2 and EL3 can't exist. |
52 | + | 58 | + */ |
53 | +#define TYPE_GPIOPWR "gpio-pwr" | 59 | + arm_register_el_change_hook(cpu, gicv3_cpuif_el_change_hook, cs); |
54 | +OBJECT_DECLARE_SIMPLE_TYPE(GPIO_PWR_State, GPIOPWR) | 60 | + } else { |
55 | + | 61 | + assert(!arm_feature(&cpu->env, ARM_FEATURE_EL2)); |
56 | +struct GPIO_PWR_State { | 62 | + assert(!arm_feature(&cpu->env, ARM_FEATURE_EL3)); |
57 | + SysBusDevice parent_obj; | 63 | + } |
58 | +}; | 64 | } |
59 | + | 65 | } |
60 | +static void gpio_pwr_reset(void *opaque, int n, int level) | 66 | diff --git a/target/arm/hvf/hvf.c b/target/arm/hvf/hvf.c |
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/target/arm/hvf/hvf.c | ||
69 | +++ b/target/arm/hvf/hvf.c | ||
70 | @@ -XXX,XX +XXX,XX @@ | ||
71 | #define SYSREG_PMCCNTR_EL0 SYSREG(3, 3, 9, 13, 0) | ||
72 | #define SYSREG_PMCCFILTR_EL0 SYSREG(3, 3, 14, 15, 7) | ||
73 | |||
74 | +#define SYSREG_ICC_AP0R0_EL1 SYSREG(3, 0, 12, 8, 4) | ||
75 | +#define SYSREG_ICC_AP0R1_EL1 SYSREG(3, 0, 12, 8, 5) | ||
76 | +#define SYSREG_ICC_AP0R2_EL1 SYSREG(3, 0, 12, 8, 6) | ||
77 | +#define SYSREG_ICC_AP0R3_EL1 SYSREG(3, 0, 12, 8, 7) | ||
78 | +#define SYSREG_ICC_AP1R0_EL1 SYSREG(3, 0, 12, 9, 0) | ||
79 | +#define SYSREG_ICC_AP1R1_EL1 SYSREG(3, 0, 12, 9, 1) | ||
80 | +#define SYSREG_ICC_AP1R2_EL1 SYSREG(3, 0, 12, 9, 2) | ||
81 | +#define SYSREG_ICC_AP1R3_EL1 SYSREG(3, 0, 12, 9, 3) | ||
82 | +#define SYSREG_ICC_ASGI1R_EL1 SYSREG(3, 0, 12, 11, 6) | ||
83 | +#define SYSREG_ICC_BPR0_EL1 SYSREG(3, 0, 12, 8, 3) | ||
84 | +#define SYSREG_ICC_BPR1_EL1 SYSREG(3, 0, 12, 12, 3) | ||
85 | +#define SYSREG_ICC_CTLR_EL1 SYSREG(3, 0, 12, 12, 4) | ||
86 | +#define SYSREG_ICC_DIR_EL1 SYSREG(3, 0, 12, 11, 1) | ||
87 | +#define SYSREG_ICC_EOIR0_EL1 SYSREG(3, 0, 12, 8, 1) | ||
88 | +#define SYSREG_ICC_EOIR1_EL1 SYSREG(3, 0, 12, 12, 1) | ||
89 | +#define SYSREG_ICC_HPPIR0_EL1 SYSREG(3, 0, 12, 8, 2) | ||
90 | +#define SYSREG_ICC_HPPIR1_EL1 SYSREG(3, 0, 12, 12, 2) | ||
91 | +#define SYSREG_ICC_IAR0_EL1 SYSREG(3, 0, 12, 8, 0) | ||
92 | +#define SYSREG_ICC_IAR1_EL1 SYSREG(3, 0, 12, 12, 0) | ||
93 | +#define SYSREG_ICC_IGRPEN0_EL1 SYSREG(3, 0, 12, 12, 6) | ||
94 | +#define SYSREG_ICC_IGRPEN1_EL1 SYSREG(3, 0, 12, 12, 7) | ||
95 | +#define SYSREG_ICC_PMR_EL1 SYSREG(3, 0, 4, 6, 0) | ||
96 | +#define SYSREG_ICC_RPR_EL1 SYSREG(3, 0, 12, 11, 3) | ||
97 | +#define SYSREG_ICC_SGI0R_EL1 SYSREG(3, 0, 12, 11, 7) | ||
98 | +#define SYSREG_ICC_SGI1R_EL1 SYSREG(3, 0, 12, 11, 5) | ||
99 | +#define SYSREG_ICC_SRE_EL1 SYSREG(3, 0, 12, 12, 5) | ||
100 | + | ||
101 | #define WFX_IS_WFE (1 << 0) | ||
102 | |||
103 | #define TMR_CTL_ENABLE (1 << 0) | ||
104 | @@ -XXX,XX +XXX,XX @@ static bool is_id_sysreg(uint32_t reg) | ||
105 | SYSREG_CRM(reg) < 8; | ||
106 | } | ||
107 | |||
108 | +static uint32_t hvf_reg2cp_reg(uint32_t reg) | ||
61 | +{ | 109 | +{ |
62 | + if (level) { | 110 | + return ENCODE_AA64_CP_REG(CP_REG_ARM64_SYSREG_CP, |
63 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | 111 | + (reg >> SYSREG_CRN_SHIFT) & SYSREG_CRN_MASK, |
112 | + (reg >> SYSREG_CRM_SHIFT) & SYSREG_CRM_MASK, | ||
113 | + (reg >> SYSREG_OP0_SHIFT) & SYSREG_OP0_MASK, | ||
114 | + (reg >> SYSREG_OP1_SHIFT) & SYSREG_OP1_MASK, | ||
115 | + (reg >> SYSREG_OP2_SHIFT) & SYSREG_OP2_MASK); | ||
116 | +} | ||
117 | + | ||
118 | +static bool hvf_sysreg_read_cp(CPUState *cpu, uint32_t reg, uint64_t *val) | ||
119 | +{ | ||
120 | + ARMCPU *arm_cpu = ARM_CPU(cpu); | ||
121 | + CPUARMState *env = &arm_cpu->env; | ||
122 | + const ARMCPRegInfo *ri; | ||
123 | + | ||
124 | + ri = get_arm_cp_reginfo(arm_cpu->cp_regs, hvf_reg2cp_reg(reg)); | ||
125 | + if (ri) { | ||
126 | + if (ri->accessfn) { | ||
127 | + if (ri->accessfn(env, ri, true) != CP_ACCESS_OK) { | ||
128 | + return false; | ||
129 | + } | ||
130 | + } | ||
131 | + if (ri->type & ARM_CP_CONST) { | ||
132 | + *val = ri->resetvalue; | ||
133 | + } else if (ri->readfn) { | ||
134 | + *val = ri->readfn(env, ri); | ||
135 | + } else { | ||
136 | + *val = CPREG_FIELD64(env, ri); | ||
137 | + } | ||
138 | + trace_hvf_vgic_read(ri->name, *val); | ||
139 | + return true; | ||
64 | + } | 140 | + } |
141 | + | ||
142 | + return false; | ||
65 | +} | 143 | +} |
66 | + | 144 | + |
67 | +static void gpio_pwr_shutdown(void *opaque, int n, int level) | 145 | static int hvf_sysreg_read(CPUState *cpu, uint32_t reg, uint32_t rt) |
146 | { | ||
147 | ARMCPU *arm_cpu = ARM_CPU(cpu); | ||
148 | @@ -XXX,XX +XXX,XX @@ static int hvf_sysreg_read(CPUState *cpu, uint32_t reg, uint32_t rt) | ||
149 | case SYSREG_OSDLR_EL1: | ||
150 | /* Dummy register */ | ||
151 | break; | ||
152 | + case SYSREG_ICC_AP0R0_EL1: | ||
153 | + case SYSREG_ICC_AP0R1_EL1: | ||
154 | + case SYSREG_ICC_AP0R2_EL1: | ||
155 | + case SYSREG_ICC_AP0R3_EL1: | ||
156 | + case SYSREG_ICC_AP1R0_EL1: | ||
157 | + case SYSREG_ICC_AP1R1_EL1: | ||
158 | + case SYSREG_ICC_AP1R2_EL1: | ||
159 | + case SYSREG_ICC_AP1R3_EL1: | ||
160 | + case SYSREG_ICC_ASGI1R_EL1: | ||
161 | + case SYSREG_ICC_BPR0_EL1: | ||
162 | + case SYSREG_ICC_BPR1_EL1: | ||
163 | + case SYSREG_ICC_DIR_EL1: | ||
164 | + case SYSREG_ICC_EOIR0_EL1: | ||
165 | + case SYSREG_ICC_EOIR1_EL1: | ||
166 | + case SYSREG_ICC_HPPIR0_EL1: | ||
167 | + case SYSREG_ICC_HPPIR1_EL1: | ||
168 | + case SYSREG_ICC_IAR0_EL1: | ||
169 | + case SYSREG_ICC_IAR1_EL1: | ||
170 | + case SYSREG_ICC_IGRPEN0_EL1: | ||
171 | + case SYSREG_ICC_IGRPEN1_EL1: | ||
172 | + case SYSREG_ICC_PMR_EL1: | ||
173 | + case SYSREG_ICC_SGI0R_EL1: | ||
174 | + case SYSREG_ICC_SGI1R_EL1: | ||
175 | + case SYSREG_ICC_SRE_EL1: | ||
176 | + case SYSREG_ICC_CTLR_EL1: | ||
177 | + /* Call the TCG sysreg handler. This is only safe for GICv3 regs. */ | ||
178 | + if (!hvf_sysreg_read_cp(cpu, reg, &val)) { | ||
179 | + hvf_raise_exception(cpu, EXCP_UDEF, syn_uncategorized()); | ||
180 | + } | ||
181 | + break; | ||
182 | default: | ||
183 | if (is_id_sysreg(reg)) { | ||
184 | /* ID system registers read as RES0 */ | ||
185 | @@ -XXX,XX +XXX,XX @@ static void pmswinc_write(CPUARMState *env, uint64_t value) | ||
186 | } | ||
187 | } | ||
188 | |||
189 | +static bool hvf_sysreg_write_cp(CPUState *cpu, uint32_t reg, uint64_t val) | ||
68 | +{ | 190 | +{ |
69 | + if (level) { | 191 | + ARMCPU *arm_cpu = ARM_CPU(cpu); |
70 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | 192 | + CPUARMState *env = &arm_cpu->env; |
193 | + const ARMCPRegInfo *ri; | ||
194 | + | ||
195 | + ri = get_arm_cp_reginfo(arm_cpu->cp_regs, hvf_reg2cp_reg(reg)); | ||
196 | + | ||
197 | + if (ri) { | ||
198 | + if (ri->accessfn) { | ||
199 | + if (ri->accessfn(env, ri, false) != CP_ACCESS_OK) { | ||
200 | + return false; | ||
201 | + } | ||
202 | + } | ||
203 | + if (ri->writefn) { | ||
204 | + ri->writefn(env, ri, val); | ||
205 | + } else { | ||
206 | + CPREG_FIELD64(env, ri) = val; | ||
207 | + } | ||
208 | + | ||
209 | + trace_hvf_vgic_write(ri->name, val); | ||
210 | + return true; | ||
71 | + } | 211 | + } |
212 | + | ||
213 | + return false; | ||
72 | +} | 214 | +} |
73 | + | 215 | + |
74 | +static void gpio_pwr_init(Object *obj) | 216 | static int hvf_sysreg_write(CPUState *cpu, uint32_t reg, uint64_t val) |
75 | +{ | 217 | { |
76 | + DeviceState *dev = DEVICE(obj); | 218 | ARMCPU *arm_cpu = ARM_CPU(cpu); |
77 | + | 219 | @@ -XXX,XX +XXX,XX @@ static int hvf_sysreg_write(CPUState *cpu, uint32_t reg, uint64_t val) |
78 | + qdev_init_gpio_in_named(dev, gpio_pwr_reset, "reset", 1); | 220 | case SYSREG_OSDLR_EL1: |
79 | + qdev_init_gpio_in_named(dev, gpio_pwr_shutdown, "shutdown", 1); | 221 | /* Dummy register */ |
80 | +} | 222 | break; |
81 | + | 223 | + case SYSREG_ICC_AP0R0_EL1: |
82 | +static const TypeInfo gpio_pwr_info = { | 224 | + case SYSREG_ICC_AP0R1_EL1: |
83 | + .name = TYPE_GPIOPWR, | 225 | + case SYSREG_ICC_AP0R2_EL1: |
84 | + .parent = TYPE_SYS_BUS_DEVICE, | 226 | + case SYSREG_ICC_AP0R3_EL1: |
85 | + .instance_size = sizeof(GPIO_PWR_State), | 227 | + case SYSREG_ICC_AP1R0_EL1: |
86 | + .instance_init = gpio_pwr_init, | 228 | + case SYSREG_ICC_AP1R1_EL1: |
87 | +}; | 229 | + case SYSREG_ICC_AP1R2_EL1: |
88 | + | 230 | + case SYSREG_ICC_AP1R3_EL1: |
89 | +static void gpio_pwr_register_types(void) | 231 | + case SYSREG_ICC_ASGI1R_EL1: |
90 | +{ | 232 | + case SYSREG_ICC_BPR0_EL1: |
91 | + type_register_static(&gpio_pwr_info); | 233 | + case SYSREG_ICC_BPR1_EL1: |
92 | +} | 234 | + case SYSREG_ICC_CTLR_EL1: |
93 | + | 235 | + case SYSREG_ICC_DIR_EL1: |
94 | +type_init(gpio_pwr_register_types) | 236 | + case SYSREG_ICC_EOIR0_EL1: |
95 | diff --git a/hw/gpio/Kconfig b/hw/gpio/Kconfig | 237 | + case SYSREG_ICC_EOIR1_EL1: |
238 | + case SYSREG_ICC_HPPIR0_EL1: | ||
239 | + case SYSREG_ICC_HPPIR1_EL1: | ||
240 | + case SYSREG_ICC_IAR0_EL1: | ||
241 | + case SYSREG_ICC_IAR1_EL1: | ||
242 | + case SYSREG_ICC_IGRPEN0_EL1: | ||
243 | + case SYSREG_ICC_IGRPEN1_EL1: | ||
244 | + case SYSREG_ICC_PMR_EL1: | ||
245 | + case SYSREG_ICC_SGI0R_EL1: | ||
246 | + case SYSREG_ICC_SGI1R_EL1: | ||
247 | + case SYSREG_ICC_SRE_EL1: | ||
248 | + /* Call the TCG sysreg handler. This is only safe for GICv3 regs. */ | ||
249 | + if (!hvf_sysreg_write_cp(cpu, reg, val)) { | ||
250 | + hvf_raise_exception(cpu, EXCP_UDEF, syn_uncategorized()); | ||
251 | + } | ||
252 | + break; | ||
253 | default: | ||
254 | cpu_synchronize_state(cpu); | ||
255 | trace_hvf_unhandled_sysreg_write(env->pc, reg, | ||
256 | diff --git a/target/arm/hvf/trace-events b/target/arm/hvf/trace-events | ||
96 | index XXXXXXX..XXXXXXX 100644 | 257 | index XXXXXXX..XXXXXXX 100644 |
97 | --- a/hw/gpio/Kconfig | 258 | --- a/target/arm/hvf/trace-events |
98 | +++ b/hw/gpio/Kconfig | 259 | +++ b/target/arm/hvf/trace-events |
99 | @@ -XXX,XX +XXX,XX @@ config PL061 | 260 | @@ -XXX,XX +XXX,XX @@ hvf_unknown_hvc(uint64_t x0) "unknown HVC! 0x%016"PRIx64 |
100 | config GPIO_KEY | 261 | hvf_unknown_smc(uint64_t x0) "unknown SMC! 0x%016"PRIx64 |
101 | bool | 262 | hvf_exit(uint64_t syndrome, uint32_t ec, uint64_t pc) "exit: 0x%"PRIx64" [ec=0x%x pc=0x%"PRIx64"]" |
102 | 263 | hvf_psci_call(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3, uint32_t cpuid) "PSCI Call x0=0x%016"PRIx64" x1=0x%016"PRIx64" x2=0x%016"PRIx64" x3=0x%016"PRIx64" cpu=0x%x" | |
103 | +config GPIO_PWR | 264 | +hvf_vgic_write(const char *name, uint64_t val) "vgic write to %s [val=0x%016"PRIx64"]" |
104 | + bool | 265 | +hvf_vgic_read(const char *name, uint64_t val) "vgic read from %s [val=0x%016"PRIx64"]" |
105 | + | ||
106 | config SIFIVE_GPIO | ||
107 | bool | ||
108 | diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/hw/gpio/meson.build | ||
111 | +++ b/hw/gpio/meson.build | ||
112 | @@ -XXX,XX +XXX,XX @@ | ||
113 | softmmu_ss.add(when: 'CONFIG_E500', if_true: files('mpc8xxx.c')) | ||
114 | softmmu_ss.add(when: 'CONFIG_GPIO_KEY', if_true: files('gpio_key.c')) | ||
115 | +softmmu_ss.add(when: 'CONFIG_GPIO_PWR', if_true: files('gpio_pwr.c')) | ||
116 | softmmu_ss.add(when: 'CONFIG_MAX7310', if_true: files('max7310.c')) | ||
117 | softmmu_ss.add(when: 'CONFIG_PL061', if_true: files('pl061.c')) | ||
118 | softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_gpio.c')) | ||
119 | -- | 266 | -- |
120 | 2.20.1 | 267 | 2.34.1 |
121 | |||
122 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | Add secure pl061 for reset/power down machine from | 3 | Up to now, the finalize_gic_version() code open coded what is essentially |
4 | the secure world (Arm Trusted Firmware). Connect it | 4 | a support bitmap match between host/emulation environment and desired |
5 | with gpio-pwr driver. | 5 | target GIC type. |
6 | 6 | ||
7 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 7 | This open coding leads to undesirable side effects. For example, a VM with |
8 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 8 | KVM and -smp 10 will automatically choose GICv3 while the same command |
9 | [PMM: Added mention of the new device to the documentation] | 9 | line with TCG will stay on GICv2 and fail the launch. |
10 | |||
11 | This patch combines the TCG and KVM matching code paths by making | ||
12 | everything a 2 pass process. First, we determine which GIC versions the | ||
13 | current environment is able to support, then we go through a single | ||
14 | state machine to determine which target GIC mode that means for us. | ||
15 | |||
16 | After this patch, the only user noticable changes should be consolidated | ||
17 | error messages as well as TCG -M virt supporting -smp > 8 automatically. | ||
18 | |||
19 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
22 | Reviewed-by: Zenghui Yu <yuzenghui@huawei.com> | ||
23 | Message-id: 20221223090107.98888-2-agraf@csgraf.de | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 25 | --- |
12 | docs/system/arm/virt.rst | 2 ++ | 26 | include/hw/arm/virt.h | 15 ++-- |
13 | include/hw/arm/virt.h | 2 ++ | 27 | hw/arm/virt.c | 198 ++++++++++++++++++++++-------------------- |
14 | hw/arm/virt.c | 56 +++++++++++++++++++++++++++++++++++++++- | 28 | 2 files changed, 112 insertions(+), 101 deletions(-) |
15 | hw/arm/Kconfig | 1 + | 29 | |
16 | 4 files changed, 60 insertions(+), 1 deletion(-) | ||
17 | |||
18 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/docs/system/arm/virt.rst | ||
21 | +++ b/docs/system/arm/virt.rst | ||
22 | @@ -XXX,XX +XXX,XX @@ The virt board supports: | ||
23 | - Secure-World-only devices if the CPU has TrustZone: | ||
24 | |||
25 | - A second PL011 UART | ||
26 | + - A second PL061 GPIO controller, with GPIO lines for triggering | ||
27 | + a system reset or system poweroff | ||
28 | - A secure flash memory | ||
29 | - 16MB of secure RAM | ||
30 | |||
31 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 30 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
32 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/hw/arm/virt.h | 32 | --- a/include/hw/arm/virt.h |
34 | +++ b/include/hw/arm/virt.h | 33 | +++ b/include/hw/arm/virt.h |
35 | @@ -XXX,XX +XXX,XX @@ enum { | 34 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtMSIControllerType { |
36 | VIRT_GPIO, | 35 | } VirtMSIControllerType; |
37 | VIRT_SECURE_UART, | 36 | |
38 | VIRT_SECURE_MEM, | 37 | typedef enum VirtGICType { |
39 | + VIRT_SECURE_GPIO, | 38 | - VIRT_GIC_VERSION_MAX, |
40 | VIRT_PCDIMM_ACPI, | 39 | - VIRT_GIC_VERSION_HOST, |
41 | VIRT_ACPI_GED, | 40 | - VIRT_GIC_VERSION_2, |
42 | VIRT_NVDIMM_ACPI, | 41 | - VIRT_GIC_VERSION_3, |
43 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | 42 | - VIRT_GIC_VERSION_4, |
44 | bool kvm_no_adjvtime; | 43 | + VIRT_GIC_VERSION_MAX = 0, |
45 | bool no_kvm_steal_time; | 44 | + VIRT_GIC_VERSION_HOST = 1, |
46 | bool acpi_expose_flash; | 45 | + /* The concrete GIC values have to match the GIC version number */ |
47 | + bool no_secure_gpio; | 46 | + VIRT_GIC_VERSION_2 = 2, |
48 | }; | 47 | + VIRT_GIC_VERSION_3 = 3, |
49 | 48 | + VIRT_GIC_VERSION_4 = 4, | |
50 | struct VirtMachineState { | 49 | VIRT_GIC_VERSION_NOSEL, |
50 | } VirtGICType; | ||
51 | |||
52 | +#define VIRT_GIC_VERSION_2_MASK BIT(VIRT_GIC_VERSION_2) | ||
53 | +#define VIRT_GIC_VERSION_3_MASK BIT(VIRT_GIC_VERSION_3) | ||
54 | +#define VIRT_GIC_VERSION_4_MASK BIT(VIRT_GIC_VERSION_4) | ||
55 | + | ||
56 | struct VirtMachineClass { | ||
57 | MachineClass parent; | ||
58 | bool disallow_affinity_adjustment; | ||
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 59 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
52 | index XXXXXXX..XXXXXXX 100644 | 60 | index XXXXXXX..XXXXXXX 100644 |
53 | --- a/hw/arm/virt.c | 61 | --- a/hw/arm/virt.c |
54 | +++ b/hw/arm/virt.c | 62 | +++ b/hw/arm/virt.c |
55 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | 63 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms, int pa_bits) |
56 | [VIRT_ACPI_GED] = { 0x09080000, ACPI_GED_EVT_SEL_LEN }, | 64 | } |
57 | [VIRT_NVDIMM_ACPI] = { 0x09090000, NVDIMM_ACPI_IO_LEN}, | ||
58 | [VIRT_PVTIME] = { 0x090a0000, 0x00010000 }, | ||
59 | + [VIRT_SECURE_GPIO] = { 0x090b0000, 0x00001000 }, | ||
60 | [VIRT_MMIO] = { 0x0a000000, 0x00000200 }, | ||
61 | /* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */ | ||
62 | [VIRT_PLATFORM_BUS] = { 0x0c000000, 0x02000000 }, | ||
63 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_keys(const VirtMachineState *vms, | ||
64 | "gpios", phandle, 3, 0); | ||
65 | } | 65 | } |
66 | 66 | ||
67 | +#define SECURE_GPIO_POWEROFF 0 | 67 | +static VirtGICType finalize_gic_version_do(const char *accel_name, |
68 | +#define SECURE_GPIO_RESET 1 | 68 | + VirtGICType gic_version, |
69 | + | 69 | + int gics_supported, |
70 | +static void create_secure_gpio_pwr(const VirtMachineState *vms, | 70 | + unsigned int max_cpus) |
71 | + DeviceState *pl061_dev, | ||
72 | + uint32_t phandle) | ||
73 | +{ | 71 | +{ |
74 | + DeviceState *gpio_pwr_dev; | 72 | + /* Convert host/max/nosel to GIC version number */ |
75 | + | 73 | + switch (gic_version) { |
76 | + /* gpio-pwr */ | 74 | + case VIRT_GIC_VERSION_HOST: |
77 | + gpio_pwr_dev = sysbus_create_simple("gpio-pwr", -1, NULL); | 75 | + if (!kvm_enabled()) { |
78 | + | 76 | + error_report("gic-version=host requires KVM"); |
79 | + /* connect secure pl061 to gpio-pwr */ | 77 | + exit(1); |
80 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_RESET, | 78 | + } |
81 | + qdev_get_gpio_in_named(gpio_pwr_dev, "reset", 0)); | 79 | + |
82 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_POWEROFF, | 80 | + /* For KVM, gic-version=host means gic-version=max */ |
83 | + qdev_get_gpio_in_named(gpio_pwr_dev, "shutdown", 0)); | 81 | + return finalize_gic_version_do(accel_name, VIRT_GIC_VERSION_MAX, |
84 | + | 82 | + gics_supported, max_cpus); |
85 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-poweroff"); | 83 | + case VIRT_GIC_VERSION_MAX: |
86 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "compatible", | 84 | + if (gics_supported & VIRT_GIC_VERSION_4_MASK) { |
87 | + "gpio-poweroff"); | 85 | + gic_version = VIRT_GIC_VERSION_4; |
88 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-poweroff", | 86 | + } else if (gics_supported & VIRT_GIC_VERSION_3_MASK) { |
89 | + "gpios", phandle, SECURE_GPIO_POWEROFF, 0); | 87 | + gic_version = VIRT_GIC_VERSION_3; |
90 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "status", "disabled"); | 88 | + } else { |
91 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "secure-status", | 89 | + gic_version = VIRT_GIC_VERSION_2; |
92 | + "okay"); | 90 | + } |
93 | + | 91 | + break; |
94 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-restart"); | 92 | + case VIRT_GIC_VERSION_NOSEL: |
95 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "compatible", | 93 | + if ((gics_supported & VIRT_GIC_VERSION_2_MASK) && |
96 | + "gpio-restart"); | 94 | + max_cpus <= GIC_NCPU) { |
97 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-restart", | 95 | + gic_version = VIRT_GIC_VERSION_2; |
98 | + "gpios", phandle, SECURE_GPIO_RESET, 0); | 96 | + } else if (gics_supported & VIRT_GIC_VERSION_3_MASK) { |
99 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "status", "disabled"); | 97 | + /* |
100 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "secure-status", | 98 | + * in case the host does not support v2 emulation or |
101 | + "okay"); | 99 | + * the end-user requested more than 8 VCPUs we now default |
100 | + * to v3. In any case defaulting to v2 would be broken. | ||
101 | + */ | ||
102 | + gic_version = VIRT_GIC_VERSION_3; | ||
103 | + } else if (max_cpus > GIC_NCPU) { | ||
104 | + error_report("%s only supports GICv2 emulation but more than 8 " | ||
105 | + "vcpus are requested", accel_name); | ||
106 | + exit(1); | ||
107 | + } | ||
108 | + break; | ||
109 | + case VIRT_GIC_VERSION_2: | ||
110 | + case VIRT_GIC_VERSION_3: | ||
111 | + case VIRT_GIC_VERSION_4: | ||
112 | + break; | ||
113 | + } | ||
114 | + | ||
115 | + /* Check chosen version is effectively supported */ | ||
116 | + switch (gic_version) { | ||
117 | + case VIRT_GIC_VERSION_2: | ||
118 | + if (!(gics_supported & VIRT_GIC_VERSION_2_MASK)) { | ||
119 | + error_report("%s does not support GICv2 emulation", accel_name); | ||
120 | + exit(1); | ||
121 | + } | ||
122 | + break; | ||
123 | + case VIRT_GIC_VERSION_3: | ||
124 | + if (!(gics_supported & VIRT_GIC_VERSION_3_MASK)) { | ||
125 | + error_report("%s does not support GICv3 emulation", accel_name); | ||
126 | + exit(1); | ||
127 | + } | ||
128 | + break; | ||
129 | + case VIRT_GIC_VERSION_4: | ||
130 | + if (!(gics_supported & VIRT_GIC_VERSION_4_MASK)) { | ||
131 | + error_report("%s does not support GICv4 emulation, is virtualization=on?", | ||
132 | + accel_name); | ||
133 | + exit(1); | ||
134 | + } | ||
135 | + break; | ||
136 | + default: | ||
137 | + error_report("logic error in finalize_gic_version"); | ||
138 | + exit(1); | ||
139 | + break; | ||
140 | + } | ||
141 | + | ||
142 | + return gic_version; | ||
102 | +} | 143 | +} |
103 | + | 144 | + |
104 | static void create_gpio_devices(const VirtMachineState *vms, int gpio, | 145 | /* |
105 | MemoryRegion *mem) | 146 | * finalize_gic_version - Determines the final gic_version |
147 | * according to the gic-version property | ||
148 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms, int pa_bits) | ||
149 | */ | ||
150 | static void finalize_gic_version(VirtMachineState *vms) | ||
106 | { | 151 | { |
107 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_devices(const VirtMachineState *vms, int gpio, | 152 | + const char *accel_name = current_accel_name(); |
108 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | 153 | unsigned int max_cpus = MACHINE(vms)->smp.max_cpus; |
109 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | 154 | + int gics_supported = 0; |
110 | 155 | ||
111 | + if (gpio != VIRT_GPIO) { | 156 | - if (kvm_enabled()) { |
112 | + /* Mark as not usable by the normal world */ | 157 | - int probe_bitmap; |
113 | + qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | 158 | + /* Determine which GIC versions the current environment supports */ |
114 | + qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | 159 | + if (kvm_enabled() && kvm_irqchip_in_kernel()) { |
115 | + } | 160 | + int probe_bitmap = kvm_arm_vgic_probe(); |
116 | g_free(nodename); | 161 | |
117 | 162 | - if (!kvm_irqchip_in_kernel()) { | |
118 | /* Child gpio devices */ | 163 | - switch (vms->gic_version) { |
119 | - create_gpio_keys(vms, pl061_dev, phandle); | 164 | - case VIRT_GIC_VERSION_HOST: |
120 | + if (gpio == VIRT_GPIO) { | 165 | - warn_report( |
121 | + create_gpio_keys(vms, pl061_dev, phandle); | 166 | - "gic-version=host not relevant with kernel-irqchip=off " |
167 | - "as only userspace GICv2 is supported. Using v2 ..."); | ||
168 | - return; | ||
169 | - case VIRT_GIC_VERSION_MAX: | ||
170 | - case VIRT_GIC_VERSION_NOSEL: | ||
171 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
172 | - return; | ||
173 | - case VIRT_GIC_VERSION_2: | ||
174 | - return; | ||
175 | - case VIRT_GIC_VERSION_3: | ||
176 | - error_report( | ||
177 | - "gic-version=3 is not supported with kernel-irqchip=off"); | ||
178 | - exit(1); | ||
179 | - case VIRT_GIC_VERSION_4: | ||
180 | - error_report( | ||
181 | - "gic-version=4 is not supported with kernel-irqchip=off"); | ||
182 | - exit(1); | ||
183 | - } | ||
184 | - } | ||
185 | - | ||
186 | - probe_bitmap = kvm_arm_vgic_probe(); | ||
187 | if (!probe_bitmap) { | ||
188 | error_report("Unable to determine GIC version supported by host"); | ||
189 | exit(1); | ||
190 | } | ||
191 | |||
192 | - switch (vms->gic_version) { | ||
193 | - case VIRT_GIC_VERSION_HOST: | ||
194 | - case VIRT_GIC_VERSION_MAX: | ||
195 | - if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
196 | - vms->gic_version = VIRT_GIC_VERSION_3; | ||
197 | - } else { | ||
198 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
199 | - } | ||
200 | - return; | ||
201 | - case VIRT_GIC_VERSION_NOSEL: | ||
202 | - if ((probe_bitmap & KVM_ARM_VGIC_V2) && max_cpus <= GIC_NCPU) { | ||
203 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
204 | - } else if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
205 | - /* | ||
206 | - * in case the host does not support v2 in-kernel emulation or | ||
207 | - * the end-user requested more than 8 VCPUs we now default | ||
208 | - * to v3. In any case defaulting to v2 would be broken. | ||
209 | - */ | ||
210 | - vms->gic_version = VIRT_GIC_VERSION_3; | ||
211 | - } else if (max_cpus > GIC_NCPU) { | ||
212 | - error_report("host only supports in-kernel GICv2 emulation " | ||
213 | - "but more than 8 vcpus are requested"); | ||
214 | - exit(1); | ||
215 | - } | ||
216 | - break; | ||
217 | - case VIRT_GIC_VERSION_2: | ||
218 | - case VIRT_GIC_VERSION_3: | ||
219 | - break; | ||
220 | - case VIRT_GIC_VERSION_4: | ||
221 | - error_report("gic-version=4 is not supported with KVM"); | ||
222 | - exit(1); | ||
223 | + if (probe_bitmap & KVM_ARM_VGIC_V2) { | ||
224 | + gics_supported |= VIRT_GIC_VERSION_2_MASK; | ||
225 | } | ||
226 | - | ||
227 | - /* Check chosen version is effectively supported by the host */ | ||
228 | - if (vms->gic_version == VIRT_GIC_VERSION_2 && | ||
229 | - !(probe_bitmap & KVM_ARM_VGIC_V2)) { | ||
230 | - error_report("host does not support in-kernel GICv2 emulation"); | ||
231 | - exit(1); | ||
232 | - } else if (vms->gic_version == VIRT_GIC_VERSION_3 && | ||
233 | - !(probe_bitmap & KVM_ARM_VGIC_V3)) { | ||
234 | - error_report("host does not support in-kernel GICv3 emulation"); | ||
235 | - exit(1); | ||
236 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
237 | + gics_supported |= VIRT_GIC_VERSION_3_MASK; | ||
238 | } | ||
239 | - return; | ||
240 | - } | ||
241 | - | ||
242 | - /* TCG mode */ | ||
243 | - switch (vms->gic_version) { | ||
244 | - case VIRT_GIC_VERSION_NOSEL: | ||
245 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
246 | - break; | ||
247 | - case VIRT_GIC_VERSION_MAX: | ||
248 | + } else if (kvm_enabled() && !kvm_irqchip_in_kernel()) { | ||
249 | + /* KVM w/o kernel irqchip can only deal with GICv2 */ | ||
250 | + gics_supported |= VIRT_GIC_VERSION_2_MASK; | ||
251 | + accel_name = "KVM with kernel-irqchip=off"; | ||
122 | + } else { | 252 | + } else { |
123 | + create_secure_gpio_pwr(vms, pl061_dev, phandle); | 253 | + gics_supported |= VIRT_GIC_VERSION_2_MASK; |
124 | + } | 254 | if (module_object_class_by_name("arm-gicv3")) { |
255 | - /* CONFIG_ARM_GICV3_TCG was set */ | ||
256 | + gics_supported |= VIRT_GIC_VERSION_3_MASK; | ||
257 | if (vms->virt) { | ||
258 | /* GICv4 only makes sense if CPU has EL2 */ | ||
259 | - vms->gic_version = VIRT_GIC_VERSION_4; | ||
260 | - } else { | ||
261 | - vms->gic_version = VIRT_GIC_VERSION_3; | ||
262 | + gics_supported |= VIRT_GIC_VERSION_4_MASK; | ||
263 | } | ||
264 | - } else { | ||
265 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
266 | } | ||
267 | - break; | ||
268 | - case VIRT_GIC_VERSION_HOST: | ||
269 | - error_report("gic-version=host requires KVM"); | ||
270 | - exit(1); | ||
271 | - case VIRT_GIC_VERSION_4: | ||
272 | - if (!vms->virt) { | ||
273 | - error_report("gic-version=4 requires virtualization enabled"); | ||
274 | - exit(1); | ||
275 | - } | ||
276 | - break; | ||
277 | - case VIRT_GIC_VERSION_2: | ||
278 | - case VIRT_GIC_VERSION_3: | ||
279 | - break; | ||
280 | } | ||
281 | + | ||
282 | + /* | ||
283 | + * Then convert helpers like host/max to concrete GIC versions and ensure | ||
284 | + * the desired version is supported | ||
285 | + */ | ||
286 | + vms->gic_version = finalize_gic_version_do(accel_name, vms->gic_version, | ||
287 | + gics_supported, max_cpus); | ||
125 | } | 288 | } |
126 | 289 | ||
127 | static void create_virtio_devices(const VirtMachineState *vms) | 290 | /* |
128 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
129 | create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
130 | } | ||
131 | |||
132 | + if (vms->secure && !vmc->no_secure_gpio) { | ||
133 | + create_gpio_devices(vms, VIRT_SECURE_GPIO, secure_sysmem); | ||
134 | + } | ||
135 | + | ||
136 | /* connect powerdown request */ | ||
137 | vms->powerdown_notifier.notify = virt_powerdown_req; | ||
138 | qemu_register_powerdown_notifier(&vms->powerdown_notifier); | ||
139 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(6, 0) | ||
140 | |||
141 | static void virt_machine_5_2_options(MachineClass *mc) | ||
142 | { | ||
143 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
144 | + | ||
145 | virt_machine_6_0_options(mc); | ||
146 | compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len); | ||
147 | + vmc->no_secure_gpio = true; | ||
148 | } | ||
149 | DEFINE_VIRT_MACHINE(5, 2) | ||
150 | |||
151 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/hw/arm/Kconfig | ||
154 | +++ b/hw/arm/Kconfig | ||
155 | @@ -XXX,XX +XXX,XX @@ config ARM_VIRT | ||
156 | select PL011 # UART | ||
157 | select PL031 # RTC | ||
158 | select PL061 # GPIO | ||
159 | + select GPIO_PWR | ||
160 | select PLATFORM_BUS | ||
161 | select SMBIOS | ||
162 | select VIRTIO_MMIO | ||
163 | -- | 291 | -- |
164 | 2.20.1 | 292 | 2.34.1 |
165 | |||
166 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | In macOS 11, QEMU only gets access to Hypervisor.framework if it has the | 3 | Let's explicitly list out all accelerators that we support when trying to |
4 | respective entitlement. Add an entitlement template and automatically self | 4 | determine the supported set of GIC versions. KVM was already separate, so |
5 | sign and apply the entitlement in the build. | 5 | the only missing one is HVF which simply reuses all of TCG's emulation |
6 | code and thus has the same compatibility matrix. | ||
6 | 7 | ||
7 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | 8 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
8 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | 10 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> |
11 | Reviewed-by: Zenghui Yu <yuzenghui@huawei.com> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20221223090107.98888-3-agraf@csgraf.de | ||
14 | [PMM: Added qtest to the list of accelerators] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 16 | --- |
12 | meson.build | 29 +++++++++++++++++++++++++---- | 17 | hw/arm/virt.c | 7 ++++++- |
13 | accel/hvf/entitlements.plist | 8 ++++++++ | 18 | 1 file changed, 6 insertions(+), 1 deletion(-) |
14 | scripts/entitlement.sh | 13 +++++++++++++ | ||
15 | 3 files changed, 46 insertions(+), 4 deletions(-) | ||
16 | create mode 100644 accel/hvf/entitlements.plist | ||
17 | create mode 100755 scripts/entitlement.sh | ||
18 | 19 | ||
19 | diff --git a/meson.build b/meson.build | 20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
20 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/meson.build | 22 | --- a/hw/arm/virt.c |
22 | +++ b/meson.build | 23 | +++ b/hw/arm/virt.c |
23 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
24 | }] | ||
25 | endif | ||
26 | foreach exe: execs | ||
27 | - emulators += {exe['name']: | ||
28 | - executable(exe['name'], exe['sources'], | ||
29 | - install: true, | ||
30 | + exe_name = exe['name'] | ||
31 | + exe_sign = 'CONFIG_HVF' in config_target | ||
32 | + if exe_sign | ||
33 | + exe_name += '-unsigned' | ||
34 | + endif | ||
35 | + | ||
36 | + emulator = executable(exe_name, exe['sources'], | ||
37 | + install: not exe_sign, | ||
38 | c_args: c_args, | ||
39 | dependencies: arch_deps + deps + exe['dependencies'], | ||
40 | objects: lib.extract_all_objects(recursive: true), | ||
41 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
42 | link_depends: [block_syms, qemu_syms] + exe.get('link_depends', []), | ||
43 | link_args: link_args, | ||
44 | gui_app: exe['gui']) | ||
45 | - } | ||
46 | + | ||
47 | + if exe_sign | ||
48 | + emulators += {exe['name'] : custom_target(exe['name'], | ||
49 | + install: true, | ||
50 | + install_dir: get_option('bindir'), | ||
51 | + depends: emulator, | ||
52 | + output: exe['name'], | ||
53 | + command: [ | ||
54 | + meson.current_source_dir() / 'scripts/entitlement.sh', | ||
55 | + meson.current_build_dir() / exe_name, | ||
56 | + meson.current_build_dir() / exe['name'], | ||
57 | + meson.current_source_dir() / 'accel/hvf/entitlements.plist' | ||
58 | + ]) | ||
59 | + } | ||
60 | + else | ||
61 | + emulators += {exe['name']: emulator} | ||
62 | + endif | ||
63 | |||
64 | if 'CONFIG_TRACE_SYSTEMTAP' in config_host | ||
65 | foreach stp: [ | ||
66 | diff --git a/accel/hvf/entitlements.plist b/accel/hvf/entitlements.plist | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/accel/hvf/entitlements.plist | ||
71 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
72 | +<?xml version="1.0" encoding="UTF-8"?> | 25 | #include "sysemu/numa.h" |
73 | +<!DOCTYPE plist PUBLIC "-//Apple//DTD PLIST 1.0//EN" "http://www.apple.com/DTDs/PropertyList-1.0.dtd"> | 26 | #include "sysemu/runstate.h" |
74 | +<plist version="1.0"> | 27 | #include "sysemu/tpm.h" |
75 | +<dict> | 28 | +#include "sysemu/tcg.h" |
76 | + <key>com.apple.security.hypervisor</key> | 29 | #include "sysemu/kvm.h" |
77 | + <true/> | 30 | #include "sysemu/hvf.h" |
78 | +</dict> | 31 | +#include "sysemu/qtest.h" |
79 | +</plist> | 32 | #include "hw/loader.h" |
80 | diff --git a/scripts/entitlement.sh b/scripts/entitlement.sh | 33 | #include "qapi/error.h" |
81 | new file mode 100755 | 34 | #include "qemu/bitops.h" |
82 | index XXXXXXX..XXXXXXX | 35 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) |
83 | --- /dev/null | 36 | /* KVM w/o kernel irqchip can only deal with GICv2 */ |
84 | +++ b/scripts/entitlement.sh | 37 | gics_supported |= VIRT_GIC_VERSION_2_MASK; |
85 | @@ -XXX,XX +XXX,XX @@ | 38 | accel_name = "KVM with kernel-irqchip=off"; |
86 | +#!/bin/sh -e | 39 | - } else { |
87 | +# | 40 | + } else if (tcg_enabled() || hvf_enabled() || qtest_enabled()) { |
88 | +# Helper script for the build process to apply entitlements | 41 | gics_supported |= VIRT_GIC_VERSION_2_MASK; |
89 | + | 42 | if (module_object_class_by_name("arm-gicv3")) { |
90 | +SRC="$1" | 43 | gics_supported |= VIRT_GIC_VERSION_3_MASK; |
91 | +DST="$2" | 44 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) |
92 | +ENTITLEMENT="$3" | 45 | gics_supported |= VIRT_GIC_VERSION_4_MASK; |
93 | + | 46 | } |
94 | +trap 'rm "$DST.tmp"' exit | 47 | } |
95 | +cp -af "$SRC" "$DST.tmp" | 48 | + } else { |
96 | +codesign --entitlements "$ENTITLEMENT" --force -s - "$DST.tmp" | 49 | + error_report("Unsupported accelerator, can not determine GIC support"); |
97 | +mv "$DST.tmp" "$DST" | 50 | + exit(1); |
98 | +trap '' exit | 51 | } |
52 | |||
53 | /* | ||
99 | -- | 54 | -- |
100 | 2.20.1 | 55 | 2.34.1 |
101 | 56 | ||
102 | 57 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Meson will find CoreFoundation, IOKit, and Cocoa as needed. | 3 | Cortex-A76 supports 40bits of address space. sbsa-ref's memory |
4 | starts above this limit. | ||
4 | 5 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> |
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
7 | Message-id: 20210126012457.39046-7-j@getutm.app | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230126114416.2447685-1-marcin.juszkiewicz@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | configure | 1 - | 12 | hw/arm/sbsa-ref.c | 1 - |
11 | 1 file changed, 1 deletion(-) | 13 | 1 file changed, 1 deletion(-) |
12 | 14 | ||
13 | diff --git a/configure b/configure | 15 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
14 | index XXXXXXX..XXXXXXX 100755 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/configure | 17 | --- a/hw/arm/sbsa-ref.c |
16 | +++ b/configure | 18 | +++ b/hw/arm/sbsa-ref.c |
17 | @@ -XXX,XX +XXX,XX @@ Darwin) | 19 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { |
18 | fi | 20 | static const char * const valid_cpus[] = { |
19 | audio_drv_list="coreaudio try-sdl" | 21 | ARM_CPU_TYPE_NAME("cortex-a57"), |
20 | audio_possible_drivers="coreaudio sdl" | 22 | ARM_CPU_TYPE_NAME("cortex-a72"), |
21 | - QEMU_LDFLAGS="-framework CoreFoundation -framework IOKit $QEMU_LDFLAGS" | 23 | - ARM_CPU_TYPE_NAME("cortex-a76"), |
22 | # Disable attempts to use ObjectiveC features in os/object.h since they | 24 | ARM_CPU_TYPE_NAME("neoverse-n1"), |
23 | # won't work when we're compiling with gcc as a C compiler. | 25 | ARM_CPU_TYPE_NAME("max"), |
24 | QEMU_CFLAGS="-DOS_OBJECT_USE_OBJC=0 $QEMU_CFLAGS" | 26 | }; |
25 | -- | 27 | -- |
26 | 2.20.1 | 28 | 2.34.1 |
27 | 29 | ||
28 | 30 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The encodings 0,0,C7,C9,0 and 0,0,C7,C9,1 are AT SP1E1RP and AT |
---|---|---|---|
2 | S1E1WP, but our ARMCPRegInfo definitions for them incorrectly name | ||
3 | them AT S1E1R and AT S1E1W (which are entirely different | ||
4 | instructions). Fix the names. | ||
2 | 5 | ||
3 | cpu_get_phys_page_debug() uses 'DATA LOAD' MMU access type. | 6 | (This has no guest-visible effect as the names are for debug purposes |
7 | only.) | ||
4 | 8 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Message-id: 20210127232822.3530782-1-f4bug@amsat.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Tested-by: Fuad Tabba <tabba@google.com> | ||
12 | Message-id: 20230130182459.3309057-2-peter.maydell@linaro.org | ||
13 | Message-id: 20230127175507.2895013-2-peter.maydell@linaro.org | ||
9 | --- | 14 | --- |
10 | target/arm/helper.c | 2 +- | 15 | target/arm/helper.c | 4 ++-- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 16 | 1 file changed, 2 insertions(+), 2 deletions(-) |
12 | 17 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 20 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 21 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | 22 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vhe_reginfo[] = { |
18 | 23 | ||
19 | *attrs = (MemTxAttrs) {}; | 24 | #ifndef CONFIG_USER_ONLY |
20 | 25 | static const ARMCPRegInfo ats1e1_reginfo[] = { | |
21 | - ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | 26 | - { .name = "AT_S1E1R", .state = ARM_CP_STATE_AA64, |
22 | + ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr, | 27 | + { .name = "AT_S1E1RP", .state = ARM_CP_STATE_AA64, |
23 | attrs, &prot, &page_size, &fi, &cacheattrs); | 28 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 0, |
24 | 29 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | |
25 | if (ret) { | 30 | .writefn = ats_write64 }, |
31 | - { .name = "AT_S1E1W", .state = ARM_CP_STATE_AA64, | ||
32 | + { .name = "AT_S1E1WP", .state = ARM_CP_STATE_AA64, | ||
33 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 1, | ||
34 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
35 | .writefn = ats_write64 }, | ||
26 | -- | 36 | -- |
27 | 2.20.1 | 37 | 2.34.1 |
28 | |||
29 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The AArch32 ATS12NSO* address translation operations are supposed to |
---|---|---|---|
2 | trap to either EL2 or EL3 if they're executed at Secure EL1 (which | ||
3 | can only happen if EL3 is AArch64). We implement this, but we got | ||
4 | the syndrome value wrong: like other traps to EL2 or EL3 on an | ||
5 | AArch32 cpreg access, they should report the 0x3 syndrome, not the | ||
6 | 0x0 'uncategorized' syndrome. This is clear in the access pseudocode | ||
7 | for these instructions. | ||
2 | 8 | ||
3 | Only define the register if it exists for the cpu. | 9 | Fix the syndrome value for these operations by correcting the |
10 | returned value from the ats_access() function. | ||
4 | 11 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20210120031656.737646-1-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Tested-by: Fuad Tabba <tabba@google.com> | ||
15 | Message-id: 20230130182459.3309057-3-peter.maydell@linaro.org | ||
16 | Message-id: 20230127175507.2895013-3-peter.maydell@linaro.org | ||
9 | --- | 17 | --- |
10 | target/arm/helper.c | 21 +++++++++++++++------ | 18 | target/arm/helper.c | 4 ++-- |
11 | 1 file changed, 15 insertions(+), 6 deletions(-) | 19 | 1 file changed, 2 insertions(+), 2 deletions(-) |
12 | 20 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 21 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 23 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 24 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | 25 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri, |
18 | */ | 26 | if (arm_current_el(env) == 1) { |
19 | int i; | 27 | if (arm_is_secure_below_el3(env)) { |
20 | int wrps, brps, ctx_cmps; | 28 | if (env->cp15.scr_el3 & SCR_EEL2) { |
21 | - ARMCPRegInfo dbgdidr = { | 29 | - return CP_ACCESS_TRAP_UNCATEGORIZED_EL2; |
22 | - .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | 30 | + return CP_ACCESS_TRAP_EL2; |
23 | - .access = PL0_R, .accessfn = access_tda, | 31 | } |
24 | - .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | 32 | - return CP_ACCESS_TRAP_UNCATEGORIZED_EL3; |
25 | - }; | 33 | + return CP_ACCESS_TRAP_EL3; |
26 | + | 34 | } |
27 | + /* | 35 | return CP_ACCESS_TRAP_UNCATEGORIZED; |
28 | + * The Arm ARM says DBGDIDR is optional and deprecated if EL1 cannot | 36 | } |
29 | + * use AArch32. Given that bit 15 is RES1, if the value is 0 then | ||
30 | + * the register must not exist for this cpu. | ||
31 | + */ | ||
32 | + if (cpu->isar.dbgdidr != 0) { | ||
33 | + ARMCPRegInfo dbgdidr = { | ||
34 | + .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, | ||
35 | + .opc1 = 0, .opc2 = 0, | ||
36 | + .access = PL0_R, .accessfn = access_tda, | ||
37 | + .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | ||
38 | + }; | ||
39 | + define_one_arm_cp_reg(cpu, &dbgdidr); | ||
40 | + } | ||
41 | |||
42 | /* Note that all these register fields hold "number of Xs minus 1". */ | ||
43 | brps = arm_num_brps(cpu); | ||
44 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | ||
45 | |||
46 | assert(ctx_cmps <= brps); | ||
47 | |||
48 | - define_one_arm_cp_reg(cpu, &dbgdidr); | ||
49 | define_arm_cp_regs(cpu, debug_cp_reginfo); | ||
50 | |||
51 | if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) { | ||
52 | -- | 37 | -- |
53 | 2.20.1 | 38 | 2.34.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | Now that the watchdog device uses its Clock input rather than being | 1 | We added the CPAccessResult values CP_ACCESS_TRAP_UNCATEGORIZED_EL2 |
---|---|---|---|
2 | passed the value of system_clock_scale at creation time, we can | 2 | and CP_ACCESS_TRAP_UNCATEGORIZED_EL3 purely in order to use them in |
3 | remove the hack where we reset the STELLARIS_SYS at board creation | 3 | the ats_access() function, but doing so was incorrect (a bug fixed in |
4 | time to force it to set system_clock_scale. Instead it will be reset | 4 | a previous commit). There aren't any cases where we want an access |
5 | at the usual point in startup and will inform the watchdog of the | 5 | function to be able to request a trap to EL2 or EL3 with a zero |
6 | clock frequency at that point. | 6 | syndrome value, so remove these enum values. |
7 | |||
8 | As well as cleaning up dead code, the motivation here is that | ||
9 | we'd like to implement fine-grained-trap handling in | ||
10 | helper_access_check_cp_reg(). Although the fine-grained traps | ||
11 | to EL2 are always lower priority than trap-to-same-EL and | ||
12 | higher priority than trap-to-EL3, they are in the middle of | ||
13 | various other kinds of trap-to-EL2. Knowing that a trap-to-EL2 | ||
14 | must always for us have the same syndrome (ie that an access | ||
15 | function will return CP_ACCESS_TRAP_EL2 and there is no other | ||
16 | kind of trap-to-EL2 enum value) means we don't have to try | ||
17 | to choose which of the two syndrome values to report if the | ||
18 | access would trap to EL2 both for the fine-grained-trap and | ||
19 | because the access function requires it. | ||
7 | 20 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 23 | Tested-by: Fuad Tabba <tabba@google.com> |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 24 | Message-id: 20230130182459.3309057-4-peter.maydell@linaro.org |
12 | Message-id: 20210128114145.20536-26-peter.maydell@linaro.org | 25 | Message-id: 20230127175507.2895013-4-peter.maydell@linaro.org |
13 | Message-id: 20210121190622.22000-26-peter.maydell@linaro.org | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | --- | 26 | --- |
16 | hw/arm/stellaris.c | 10 ---------- | 27 | target/arm/cpregs.h | 4 ++-- |
17 | 1 file changed, 10 deletions(-) | 28 | target/arm/op_helper.c | 2 ++ |
29 | 2 files changed, 4 insertions(+), 2 deletions(-) | ||
18 | 30 | ||
19 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 31 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
20 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/stellaris.c | 33 | --- a/target/arm/cpregs.h |
22 | +++ b/hw/arm/stellaris.c | 34 | +++ b/target/arm/cpregs.h |
23 | @@ -XXX,XX +XXX,XX @@ static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | 35 | @@ -XXX,XX +XXX,XX @@ typedef enum CPAccessResult { |
24 | sysbus_mmio_map(sbd, 0, base); | 36 | * Access fails and results in an exception syndrome 0x0 ("uncategorized"). |
25 | sysbus_connect_irq(sbd, 0, irq); | 37 | * Note that this is not a catch-all case -- the set of cases which may |
26 | 38 | * result in this failure is specifically defined by the architecture. | |
27 | - /* | 39 | + * This trap is always to the usual target EL, never directly to a |
28 | - * Normally we should not be resetting devices like this during | 40 | + * specified target EL. |
29 | - * board creation. For the moment we need to do so, because | 41 | */ |
30 | - * system_clock_scale will only get set when the STELLARIS_SYS | 42 | CP_ACCESS_TRAP_UNCATEGORIZED = (2 << 2), |
31 | - * device is reset, and we need its initial value to pass to | 43 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = CP_ACCESS_TRAP_UNCATEGORIZED | 2, |
32 | - * the watchdog device. This hack can be removed once the | 44 | - CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = CP_ACCESS_TRAP_UNCATEGORIZED | 3, |
33 | - * watchdog has been converted to use a Clock input instead. | 45 | } CPAccessResult; |
34 | - */ | 46 | |
35 | - device_cold_reset(dev); | 47 | typedef struct ARMCPRegInfo ARMCPRegInfo; |
36 | - | 48 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c |
37 | return dev; | 49 | index XXXXXXX..XXXXXXX 100644 |
38 | } | 50 | --- a/target/arm/op_helper.c |
39 | 51 | +++ b/target/arm/op_helper.c | |
52 | @@ -XXX,XX +XXX,XX @@ const void *HELPER(access_check_cp_reg)(CPUARMState *env, uint32_t key, | ||
53 | case CP_ACCESS_TRAP: | ||
54 | break; | ||
55 | case CP_ACCESS_TRAP_UNCATEGORIZED: | ||
56 | + /* Only CP_ACCESS_TRAP traps are direct to a specified EL */ | ||
57 | + assert((res & CP_ACCESS_EL_MASK) == 0); | ||
58 | if (cpu_isar_feature(aa64_ids, cpu) && isread && | ||
59 | arm_cpreg_in_idspace(ri)) { | ||
60 | /* | ||
40 | -- | 61 | -- |
41 | 2.20.1 | 62 | 2.34.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | Convert the SSYS code in the Stellaris boards (which encapsulates the | 1 | Rearrange the code in do_coproc_insn() so that we calculate the |
---|---|---|---|
2 | system registers) to a proper QOM device. This will provide us with | 2 | syndrome value for a potential trap early; we're about to add a |
3 | somewhere to put the output Clock whose frequency depends on the | 3 | second check that wants this value earlier than where it is currently |
4 | setting of the PLL configuration registers. | 4 | determined. |
5 | 5 | ||
6 | This is a migration compatibility break for lm3s811evb, lm3s6965evb. | 6 | (Specifically, a trap to EL2 because of HSTR_EL2 should take |
7 | priority over an UNDEF to EL1, even when the UNDEF is because | ||
8 | the register does not exist at all or because its ri->access | ||
9 | bits non-configurably fail the access. So the check we put in | ||
10 | for HSTR_EL2 trapping at EL1 (which needs the syndrome) is | ||
11 | going to have to be done before the check "is the ARMCPRegInfo | ||
12 | pointer NULL".) | ||
7 | 13 | ||
8 | We use 3-phase reset here because the Clock will need to propagate | 14 | This commit is just code motion; the change to HSTR_EL2 |
9 | its value in the hold phase. | 15 | handling that will use the 'syndrome' variable is in a |
10 | |||
11 | For the moment we reset the device during the board creation so that | ||
12 | the system_clock_scale global gets set; this will be removed in a | ||
13 | subsequent commit. | 16 | subsequent commit. |
14 | 17 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 19 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 20 | Tested-by: Fuad Tabba <tabba@google.com> |
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 21 | Message-id: 20230130182459.3309057-5-peter.maydell@linaro.org |
19 | Message-id: 20210128114145.20536-17-peter.maydell@linaro.org | 22 | Message-id: 20230127175507.2895013-5-peter.maydell@linaro.org |
20 | Message-id: 20210121190622.22000-17-peter.maydell@linaro.org | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | --- | 23 | --- |
23 | hw/arm/stellaris.c | 132 ++++++++++++++++++++++++++++++++++++--------- | 24 | target/arm/translate.c | 83 +++++++++++++++++++++--------------------- |
24 | 1 file changed, 107 insertions(+), 25 deletions(-) | 25 | 1 file changed, 41 insertions(+), 42 deletions(-) |
25 | 26 | ||
26 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 27 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
27 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/arm/stellaris.c | 29 | --- a/target/arm/translate.c |
29 | +++ b/hw/arm/stellaris.c | 30 | +++ b/target/arm/translate.c |
30 | @@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_realize(DeviceState *dev, Error **errp) | 31 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, |
31 | 32 | const ARMCPRegInfo *ri = get_arm_cp_reginfo(s->cp_regs, key); | |
32 | /* System controller. */ | 33 | TCGv_ptr tcg_ri = NULL; |
33 | 34 | bool need_exit_tb; | |
34 | -typedef struct { | 35 | + uint32_t syndrome; |
35 | +#define TYPE_STELLARIS_SYS "stellaris-sys" | ||
36 | +OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) | ||
37 | + | ||
38 | +struct ssys_state { | ||
39 | + SysBusDevice parent_obj; | ||
40 | + | ||
41 | MemoryRegion iomem; | ||
42 | uint32_t pborctl; | ||
43 | uint32_t ldopctl; | ||
44 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
45 | uint32_t dcgc[3]; | ||
46 | uint32_t clkvclr; | ||
47 | uint32_t ldoarst; | ||
48 | + qemu_irq irq; | ||
49 | + /* Properties (all read-only registers) */ | ||
50 | uint32_t user0; | ||
51 | uint32_t user1; | ||
52 | - qemu_irq irq; | ||
53 | - stellaris_board_info *board; | ||
54 | -} ssys_state; | ||
55 | + uint32_t did0; | ||
56 | + uint32_t did1; | ||
57 | + uint32_t dc0; | ||
58 | + uint32_t dc1; | ||
59 | + uint32_t dc2; | ||
60 | + uint32_t dc3; | ||
61 | + uint32_t dc4; | ||
62 | +}; | ||
63 | |||
64 | static void ssys_update(ssys_state *s) | ||
65 | { | ||
66 | @@ -XXX,XX +XXX,XX @@ static uint32_t pllcfg_fury[16] = { | ||
67 | |||
68 | static int ssys_board_class(const ssys_state *s) | ||
69 | { | ||
70 | - uint32_t did0 = s->board->did0; | ||
71 | + uint32_t did0 = s->did0; | ||
72 | switch (did0 & DID0_VER_MASK) { | ||
73 | case DID0_VER_0: | ||
74 | return DID0_CLASS_SANDSTORM; | ||
75 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | ||
76 | |||
77 | switch (offset) { | ||
78 | case 0x000: /* DID0 */ | ||
79 | - return s->board->did0; | ||
80 | + return s->did0; | ||
81 | case 0x004: /* DID1 */ | ||
82 | - return s->board->did1; | ||
83 | + return s->did1; | ||
84 | case 0x008: /* DC0 */ | ||
85 | - return s->board->dc0; | ||
86 | + return s->dc0; | ||
87 | case 0x010: /* DC1 */ | ||
88 | - return s->board->dc1; | ||
89 | + return s->dc1; | ||
90 | case 0x014: /* DC2 */ | ||
91 | - return s->board->dc2; | ||
92 | + return s->dc2; | ||
93 | case 0x018: /* DC3 */ | ||
94 | - return s->board->dc3; | ||
95 | + return s->dc3; | ||
96 | case 0x01c: /* DC4 */ | ||
97 | - return s->board->dc4; | ||
98 | + return s->dc4; | ||
99 | case 0x030: /* PBORCTL */ | ||
100 | return s->pborctl; | ||
101 | case 0x034: /* LDOPCTL */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ssys_ops = { | ||
103 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
104 | }; | ||
105 | |||
106 | -static void ssys_reset(void *opaque) | ||
107 | +static void stellaris_sys_reset_enter(Object *obj, ResetType type) | ||
108 | { | ||
109 | - ssys_state *s = (ssys_state *)opaque; | ||
110 | + ssys_state *s = STELLARIS_SYS(obj); | ||
111 | |||
112 | s->pborctl = 0x7ffd; | ||
113 | s->rcc = 0x078e3ac0; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void ssys_reset(void *opaque) | ||
115 | s->rcgc[0] = 1; | ||
116 | s->scgc[0] = 1; | ||
117 | s->dcgc[0] = 1; | ||
118 | +} | ||
119 | + | ||
120 | +static void stellaris_sys_reset_hold(Object *obj) | ||
121 | +{ | ||
122 | + ssys_state *s = STELLARIS_SYS(obj); | ||
123 | + | ||
124 | ssys_calculate_system_clock(s); | ||
125 | } | ||
126 | |||
127 | +static void stellaris_sys_reset_exit(Object *obj) | ||
128 | +{ | ||
129 | +} | ||
130 | + | ||
131 | static int stellaris_sys_post_load(void *opaque, int version_id) | ||
132 | { | ||
133 | ssys_state *s = opaque; | ||
134 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
135 | } | ||
136 | }; | ||
137 | |||
138 | +static Property stellaris_sys_properties[] = { | ||
139 | + DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), | ||
140 | + DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), | ||
141 | + DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), | ||
142 | + DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), | ||
143 | + DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), | ||
144 | + DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), | ||
145 | + DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), | ||
146 | + DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), | ||
147 | + DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), | ||
148 | + DEFINE_PROP_END_OF_LIST() | ||
149 | +}; | ||
150 | + | ||
151 | +static void stellaris_sys_instance_init(Object *obj) | ||
152 | +{ | ||
153 | + ssys_state *s = STELLARIS_SYS(obj); | ||
154 | + SysBusDevice *sbd = SYS_BUS_DEVICE(s); | ||
155 | + | ||
156 | + memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
157 | + sysbus_init_mmio(sbd, &s->iomem); | ||
158 | + sysbus_init_irq(sbd, &s->irq); | ||
159 | +} | ||
160 | + | ||
161 | static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
162 | stellaris_board_info * board, | ||
163 | uint8_t *macaddr) | ||
164 | { | ||
165 | - ssys_state *s; | ||
166 | + DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
167 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
168 | |||
169 | - s = g_new0(ssys_state, 1); | ||
170 | - s->irq = irq; | ||
171 | - s->board = board; | ||
172 | /* Most devices come preprogrammed with a MAC address in the user data. */ | ||
173 | - s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16); | ||
174 | - s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16); | ||
175 | + qdev_prop_set_uint32(dev, "user0", | ||
176 | + macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16)); | ||
177 | + qdev_prop_set_uint32(dev, "user1", | ||
178 | + macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16)); | ||
179 | + qdev_prop_set_uint32(dev, "did0", board->did0); | ||
180 | + qdev_prop_set_uint32(dev, "did1", board->did1); | ||
181 | + qdev_prop_set_uint32(dev, "dc0", board->dc0); | ||
182 | + qdev_prop_set_uint32(dev, "dc1", board->dc1); | ||
183 | + qdev_prop_set_uint32(dev, "dc2", board->dc2); | ||
184 | + qdev_prop_set_uint32(dev, "dc3", board->dc3); | ||
185 | + qdev_prop_set_uint32(dev, "dc4", board->dc4); | ||
186 | + | ||
187 | + sysbus_realize_and_unref(sbd, &error_fatal); | ||
188 | + sysbus_mmio_map(sbd, 0, base); | ||
189 | + sysbus_connect_irq(sbd, 0, irq); | ||
190 | + | 36 | + |
191 | + /* | 37 | + /* |
192 | + * Normally we should not be resetting devices like this during | 38 | + * Note that since we are an implementation which takes an |
193 | + * board creation. For the moment we need to do so, because | 39 | + * exception on a trapped conditional instruction only if the |
194 | + * system_clock_scale will only get set when the STELLARIS_SYS | 40 | + * instruction passes its condition code check, we can take |
195 | + * device is reset, and we need its initial value to pass to | 41 | + * advantage of the clause in the ARM ARM that allows us to set |
196 | + * the watchdog device. This hack can be removed once the | 42 | + * the COND field in the instruction to 0xE in all cases. |
197 | + * watchdog has been converted to use a Clock input instead. | 43 | + * We could fish the actual condition out of the insn (ARM) |
44 | + * or the condexec bits (Thumb) but it isn't necessary. | ||
198 | + */ | 45 | + */ |
199 | + device_cold_reset(dev); | 46 | + switch (cpnum) { |
200 | 47 | + case 14: | |
201 | - memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000); | 48 | + if (is64) { |
202 | - memory_region_add_subregion(get_system_memory(), base, &s->iomem); | 49 | + syndrome = syn_cp14_rrt_trap(1, 0xe, opc1, crm, rt, rt2, |
203 | - ssys_reset(s); | 50 | + isread, false); |
204 | - vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s); | 51 | + } else { |
205 | return 0; | 52 | + syndrome = syn_cp14_rt_trap(1, 0xe, opc1, opc2, crn, crm, |
206 | } | 53 | + rt, isread, false); |
207 | 54 | + } | |
55 | + break; | ||
56 | + case 15: | ||
57 | + if (is64) { | ||
58 | + syndrome = syn_cp15_rrt_trap(1, 0xe, opc1, crm, rt, rt2, | ||
59 | + isread, false); | ||
60 | + } else { | ||
61 | + syndrome = syn_cp15_rt_trap(1, 0xe, opc1, opc2, crn, crm, | ||
62 | + rt, isread, false); | ||
63 | + } | ||
64 | + break; | ||
65 | + default: | ||
66 | + /* | ||
67 | + * ARMv8 defines that only coprocessors 14 and 15 exist, | ||
68 | + * so this can only happen if this is an ARMv7 or earlier CPU, | ||
69 | + * in which case the syndrome information won't actually be | ||
70 | + * guest visible. | ||
71 | + */ | ||
72 | + assert(!arm_dc_feature(s, ARM_FEATURE_V8)); | ||
73 | + syndrome = syn_uncategorized(); | ||
74 | + break; | ||
75 | + } | ||
76 | |||
77 | if (!ri) { | ||
78 | /* | ||
79 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
80 | * Note that on XScale all cp0..c13 registers do an access check | ||
81 | * call in order to handle c15_cpar. | ||
82 | */ | ||
83 | - uint32_t syndrome; | ||
208 | - | 84 | - |
209 | /* I2C controller. */ | 85 | - /* |
210 | 86 | - * Note that since we are an implementation which takes an | |
211 | #define TYPE_STELLARIS_I2C "stellaris-i2c" | 87 | - * exception on a trapped conditional instruction only if the |
212 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_adc_info = { | 88 | - * instruction passes its condition code check, we can take |
213 | .class_init = stellaris_adc_class_init, | 89 | - * advantage of the clause in the ARM ARM that allows us to set |
214 | }; | 90 | - * the COND field in the instruction to 0xE in all cases. |
215 | 91 | - * We could fish the actual condition out of the insn (ARM) | |
216 | +static void stellaris_sys_class_init(ObjectClass *klass, void *data) | 92 | - * or the condexec bits (Thumb) but it isn't necessary. |
217 | +{ | 93 | - */ |
218 | + DeviceClass *dc = DEVICE_CLASS(klass); | 94 | - switch (cpnum) { |
219 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 95 | - case 14: |
220 | + | 96 | - if (is64) { |
221 | + dc->vmsd = &vmstate_stellaris_sys; | 97 | - syndrome = syn_cp14_rrt_trap(1, 0xe, opc1, crm, rt, rt2, |
222 | + rc->phases.enter = stellaris_sys_reset_enter; | 98 | - isread, false); |
223 | + rc->phases.hold = stellaris_sys_reset_hold; | 99 | - } else { |
224 | + rc->phases.exit = stellaris_sys_reset_exit; | 100 | - syndrome = syn_cp14_rt_trap(1, 0xe, opc1, opc2, crn, crm, |
225 | + device_class_set_props(dc, stellaris_sys_properties); | 101 | - rt, isread, false); |
226 | +} | 102 | - } |
227 | + | 103 | - break; |
228 | +static const TypeInfo stellaris_sys_info = { | 104 | - case 15: |
229 | + .name = TYPE_STELLARIS_SYS, | 105 | - if (is64) { |
230 | + .parent = TYPE_SYS_BUS_DEVICE, | 106 | - syndrome = syn_cp15_rrt_trap(1, 0xe, opc1, crm, rt, rt2, |
231 | + .instance_size = sizeof(ssys_state), | 107 | - isread, false); |
232 | + .instance_init = stellaris_sys_instance_init, | 108 | - } else { |
233 | + .class_init = stellaris_sys_class_init, | 109 | - syndrome = syn_cp15_rt_trap(1, 0xe, opc1, opc2, crn, crm, |
234 | +}; | 110 | - rt, isread, false); |
235 | + | 111 | - } |
236 | static void stellaris_register_types(void) | 112 | - break; |
237 | { | 113 | - default: |
238 | type_register_static(&stellaris_i2c_info); | 114 | - /* |
239 | type_register_static(&stellaris_gptm_info); | 115 | - * ARMv8 defines that only coprocessors 14 and 15 exist, |
240 | type_register_static(&stellaris_adc_info); | 116 | - * so this can only happen if this is an ARMv7 or earlier CPU, |
241 | + type_register_static(&stellaris_sys_info); | 117 | - * in which case the syndrome information won't actually be |
242 | } | 118 | - * guest visible. |
243 | 119 | - */ | |
244 | type_init(stellaris_register_types) | 120 | - assert(!arm_dc_feature(s, ARM_FEATURE_V8)); |
121 | - syndrome = syn_uncategorized(); | ||
122 | - break; | ||
123 | - } | ||
124 | - | ||
125 | gen_set_condexec(s); | ||
126 | gen_update_pc(s, 0); | ||
127 | tcg_ri = tcg_temp_new_ptr(); | ||
245 | -- | 128 | -- |
246 | 2.20.1 | 129 | 2.34.1 |
247 | |||
248 | diff view generated by jsdifflib |
1 | Create and connect the Clock input for the watchdog device on the | 1 | The HSTR_EL2 register has a collection of trap bits which allow |
---|---|---|---|
2 | Stellaris boards. Because the Stellaris boards model the ability to | 2 | trapping to EL2 for AArch32 EL0 or EL1 accesses to coprocessor |
3 | change the clock rate by programming PLL registers, we have to create | 3 | registers. The specification of these bits is that when the bit is |
4 | an output Clock on the ssys_state device and wire it up to the | 4 | set we should trap |
5 | watchdog. | 5 | * EL1 accesses |
6 | * EL0 accesses, if the access is not UNDEFINED when the | ||
7 | trap bit is 0 | ||
6 | 8 | ||
7 | Note that the old comment on ssys_calculate_system_clock() got the | 9 | In other words, all UNDEF traps from EL0 to EL1 take precedence over |
8 | units wrong -- system_clock_scale is in nanoseconds, not | 10 | the HSTR_EL2 trap to EL2. (Since this is all AArch32, the only kind |
9 | milliseconds. Improve the commentary to clarify how we are | 11 | of trap-to-EL1 is the UNDEF.) |
10 | calculating the period. | 12 | |
13 | Our implementation doesn't quite get this right -- we check for traps | ||
14 | in the order: | ||
15 | * no such register | ||
16 | * ARMCPRegInfo::access bits | ||
17 | * HSTR_EL2 trap bits | ||
18 | * ARMCPRegInfo::accessfn | ||
19 | |||
20 | So UNDEFs that happen because of the access bits or because the | ||
21 | register doesn't exist at all correctly take priority over the | ||
22 | HSTR_EL2 trap, but where a register can UNDEF at EL0 because of the | ||
23 | accessfn we are incorrectly always taking the HSTR_EL2 trap. There | ||
24 | aren't many of these, but one example is the PMCR; if you look at the | ||
25 | access pseudocode for this register you can see that UNDEFs taken | ||
26 | because of the value of PMUSERENR.EN are checked before the HSTR_EL2 | ||
27 | bit. | ||
28 | |||
29 | Rearrange helper_access_check_cp_reg() so that we always call the | ||
30 | accessfn, and use its return value if it indicates that the access | ||
31 | traps to EL0 rather than continuing to do the HSTR_EL2 check. | ||
11 | 32 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 33 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 34 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 35 | Tested-by: Fuad Tabba <tabba@google.com> |
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 36 | Message-id: 20230130182459.3309057-6-peter.maydell@linaro.org |
16 | Message-id: 20210128114145.20536-18-peter.maydell@linaro.org | 37 | Message-id: 20230127175507.2895013-6-peter.maydell@linaro.org |
17 | Message-id: 20210121190622.22000-18-peter.maydell@linaro.org | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | --- | 38 | --- |
20 | hw/arm/stellaris.c | 43 +++++++++++++++++++++++++++++++------------ | 39 | target/arm/op_helper.c | 21 ++++++++++++++++----- |
21 | 1 file changed, 31 insertions(+), 12 deletions(-) | 40 | 1 file changed, 16 insertions(+), 5 deletions(-) |
22 | 41 | ||
23 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 42 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c |
24 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/arm/stellaris.c | 44 | --- a/target/arm/op_helper.c |
26 | +++ b/hw/arm/stellaris.c | 45 | +++ b/target/arm/op_helper.c |
27 | @@ -XXX,XX +XXX,XX @@ | 46 | @@ -XXX,XX +XXX,XX @@ const void *HELPER(access_check_cp_reg)(CPUARMState *env, uint32_t key, |
28 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | 47 | goto fail; |
29 | #include "migration/vmstate.h" | ||
30 | #include "hw/misc/unimp.h" | ||
31 | +#include "hw/qdev-clock.h" | ||
32 | #include "cpu.h" | ||
33 | #include "qom/object.h" | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ struct ssys_state { | ||
36 | uint32_t clkvclr; | ||
37 | uint32_t ldoarst; | ||
38 | qemu_irq irq; | ||
39 | + Clock *sysclk; | ||
40 | /* Properties (all read-only registers) */ | ||
41 | uint32_t user0; | ||
42 | uint32_t user1; | ||
43 | @@ -XXX,XX +XXX,XX @@ static bool ssys_use_rcc2(ssys_state *s) | ||
44 | } | ||
45 | |||
46 | /* | ||
47 | - * Caculate the sys. clock period in ms. | ||
48 | + * Calculate the system clock period. We only want to propagate | ||
49 | + * this change to the rest of the system if we're not being called | ||
50 | + * from migration post-load. | ||
51 | */ | ||
52 | -static void ssys_calculate_system_clock(ssys_state *s) | ||
53 | +static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock) | ||
54 | { | ||
55 | + /* | ||
56 | + * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input | ||
57 | + * clock is 200MHz, which is a period of 5 ns. Dividing the clock | ||
58 | + * frequency by X is the same as multiplying the period by X. | ||
59 | + */ | ||
60 | if (ssys_use_rcc2(s)) { | ||
61 | system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); | ||
62 | } else { | ||
63 | system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); | ||
64 | } | 48 | } |
65 | + clock_set_ns(s->sysclk, system_clock_scale); | 49 | |
66 | + if (propagate_clock) { | 50 | + if (ri->accessfn) { |
67 | + clock_propagate(s->sysclk); | 51 | + res = ri->accessfn(env, ri, isread); |
68 | + } | 52 | + } |
69 | } | 53 | + |
70 | 54 | /* | |
71 | static void ssys_write(void *opaque, hwaddr offset, | 55 | - * Check for an EL2 trap due to HSTR_EL2. We expect EL0 accesses |
72 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | 56 | - * to sysregs non accessible at EL0 to have UNDEF-ed already. |
73 | s->int_status |= (1 << 6); | 57 | + * If the access function indicates a trap from EL0 to EL1 then |
74 | } | 58 | + * that always takes priority over the HSTR_EL2 trap. (If it indicates |
75 | s->rcc = value; | 59 | + * a trap to EL3, then the HSTR_EL2 trap takes priority; if it indicates |
76 | - ssys_calculate_system_clock(s); | 60 | + * a trap to EL2, then the syndrome is the same either way so we don't |
77 | + ssys_calculate_system_clock(s, true); | 61 | + * care whether technically the architecture says that HSTR_EL2 trap or |
78 | break; | 62 | + * the other trap takes priority. So we take the "check HSTR_EL2" path |
79 | case 0x070: /* RCC2 */ | 63 | + * for all of those cases.) |
80 | if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { | ||
81 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | ||
82 | s->int_status |= (1 << 6); | ||
83 | } | ||
84 | s->rcc2 = value; | ||
85 | - ssys_calculate_system_clock(s); | ||
86 | + ssys_calculate_system_clock(s, true); | ||
87 | break; | ||
88 | case 0x100: /* RCGC0 */ | ||
89 | s->rcgc[0] = value; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_reset_hold(Object *obj) | ||
91 | { | ||
92 | ssys_state *s = STELLARIS_SYS(obj); | ||
93 | |||
94 | - ssys_calculate_system_clock(s); | ||
95 | + /* OK to propagate clocks from the hold phase */ | ||
96 | + ssys_calculate_system_clock(s, true); | ||
97 | } | ||
98 | |||
99 | static void stellaris_sys_reset_exit(Object *obj) | ||
100 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_post_load(void *opaque, int version_id) | ||
101 | { | ||
102 | ssys_state *s = opaque; | ||
103 | |||
104 | - ssys_calculate_system_clock(s); | ||
105 | + ssys_calculate_system_clock(s, false); | ||
106 | |||
107 | return 0; | ||
108 | } | ||
109 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
110 | VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), | ||
111 | VMSTATE_UINT32(clkvclr, ssys_state), | ||
112 | VMSTATE_UINT32(ldoarst, ssys_state), | ||
113 | + /* No field for sysclk -- handled in post-load instead */ | ||
114 | VMSTATE_END_OF_LIST() | ||
115 | } | ||
116 | }; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) | ||
118 | memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
119 | sysbus_init_mmio(sbd, &s->iomem); | ||
120 | sysbus_init_irq(sbd, &s->irq); | ||
121 | + s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); | ||
122 | } | ||
123 | |||
124 | -static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
125 | - stellaris_board_info * board, | ||
126 | - uint8_t *macaddr) | ||
127 | +static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
128 | + stellaris_board_info *board, | ||
129 | + uint8_t *macaddr) | ||
130 | { | ||
131 | DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
132 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
133 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
134 | */ | 64 | */ |
135 | device_cold_reset(dev); | 65 | + if (res != CP_ACCESS_OK && ((res & CP_ACCESS_EL_MASK) == 0) && |
136 | 66 | + arm_current_el(env) == 0) { | |
137 | - return 0; | 67 | + goto fail; |
138 | + return dev; | 68 | + } |
139 | } | 69 | + |
140 | 70 | if (!is_a64(env) && arm_current_el(env) < 2 && ri->cp == 15 && | |
141 | /* I2C controller. */ | 71 | (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { |
142 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | 72 | uint32_t mask = 1 << ri->crn; |
143 | int flash_size; | 73 | @@ -XXX,XX +XXX,XX @@ const void *HELPER(access_check_cp_reg)(CPUARMState *env, uint32_t key, |
144 | I2CBus *i2c; | ||
145 | DeviceState *dev; | ||
146 | + DeviceState *ssys_dev; | ||
147 | int i; | ||
148 | int j; | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
151 | } | 74 | } |
152 | } | 75 | } |
153 | 76 | ||
154 | - stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | 77 | - if (ri->accessfn) { |
155 | - board, nd_table[0].macaddr.a); | 78 | - res = ri->accessfn(env, ri, isread); |
156 | + ssys_dev = stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | 79 | - } |
157 | + board, nd_table[0].macaddr.a); | 80 | if (likely(res == CP_ACCESS_OK)) { |
158 | 81 | return ri; | |
159 | 82 | } | |
160 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
162 | /* system_clock_scale is valid now */ | ||
163 | uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
164 | qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
165 | + qdev_connect_clock_in(dev, "WDOGCLK", | ||
166 | + qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
167 | |||
168 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
169 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), | ||
170 | -- | 83 | -- |
171 | 2.20.1 | 84 | 2.34.1 |
172 | |||
173 | diff view generated by jsdifflib |
1 | While we transition the ARMSSE code from integer properties | 1 | The semantics of HSTR_EL2 require that it traps cpreg accesses |
---|---|---|---|
2 | specifying clock frequencies to Clock objects, we want to have the | 2 | to EL2 for: |
3 | device provide both at once. We want the final name of the main | 3 | * EL1 accesses |
4 | input Clock to be "MAINCLK", following the hardware name. | 4 | * EL0 accesses, if the access is not UNDEFINED when the |
5 | Unfortunately creating an input Clock with a name X creates an | 5 | trap bit is 0 |
6 | under-the-hood QOM property X; for "MAINCLK" this clashes with the | ||
7 | existing UINT32 property of that name. | ||
8 | 6 | ||
9 | Rename the UINT32 property to MAINCLK_FRQ so it can coexist with the | 7 | (You can see this in the I_ZFGJP priority ordering, where HSTR_EL2 |
10 | MAINCLK Clock; once the transition is complete MAINCLK_FRQ will be | 8 | traps from EL1 to EL2 are priority 12, UNDEFs are priority 13, and |
11 | deleted. | 9 | HSTR_EL2 traps from EL0 are priority 15.) |
12 | 10 | ||
13 | Commit created with: | 11 | However, we don't get this right for EL1 accesses which UNDEF because |
14 | perl -p -i -e 's/MAINCLK/MAINCLK_FRQ/g' hw/arm/{armsse,mps2-tz,musca}.c include/hw/arm/armsse.h | 12 | the register doesn't exist at all or because its ri->access bits |
13 | non-configurably forbid the access. At EL1, check for the HSTR_EL2 | ||
14 | trap early, before either of these UNDEF reasons. | ||
15 | |||
16 | We have to retain the HSTR_EL2 check in access_check_cp_reg(), | ||
17 | because at EL0 any kind of UNDEF-to-EL1 (including "no such | ||
18 | register", "bad ri->access" and "ri->accessfn returns 'trap to EL1'") | ||
19 | takes precedence over the trap to EL2. But we only need to do that | ||
20 | check for EL0 now. | ||
15 | 21 | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 23 | Tested-by: Fuad Tabba <tabba@google.com> |
18 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 25 | Message-id: 20230130182459.3309057-7-peter.maydell@linaro.org |
20 | Message-id: 20210128114145.20536-11-peter.maydell@linaro.org | 26 | Message-id: 20230127175507.2895013-7-peter.maydell@linaro.org |
21 | Message-id: 20210121190622.22000-11-peter.maydell@linaro.org | ||
22 | --- | 27 | --- |
23 | include/hw/arm/armsse.h | 2 +- | 28 | target/arm/op_helper.c | 6 +++++- |
24 | hw/arm/armsse.c | 6 +++--- | 29 | target/arm/translate.c | 28 +++++++++++++++++++++++++++- |
25 | hw/arm/mps2-tz.c | 2 +- | 30 | 2 files changed, 32 insertions(+), 2 deletions(-) |
26 | hw/arm/musca.c | 2 +- | ||
27 | 4 files changed, 6 insertions(+), 6 deletions(-) | ||
28 | 31 | ||
29 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 32 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c |
30 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/arm/armsse.h | 34 | --- a/target/arm/op_helper.c |
32 | +++ b/include/hw/arm/armsse.h | 35 | +++ b/target/arm/op_helper.c |
33 | @@ -XXX,XX +XXX,XX @@ | 36 | @@ -XXX,XX +XXX,XX @@ const void *HELPER(access_check_cp_reg)(CPUARMState *env, uint32_t key, |
34 | * QEMU interface: | 37 | goto fail; |
35 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 38 | } |
36 | * by the board model. | 39 | |
37 | - * + QOM property "MAINCLK" is the frequency of the main system clock | 40 | - if (!is_a64(env) && arm_current_el(env) < 2 && ri->cp == 15 && |
38 | + * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 41 | + /* |
39 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | 42 | + * HSTR_EL2 traps from EL1 are checked earlier, in generated code; |
40 | * (In hardware, the SSE-200 permits the number of expansion interrupts | 43 | + * we only need to check here for traps from EL0. |
41 | * for the two CPUs to be configured separately, but we restrict it to | 44 | + */ |
42 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 45 | + if (!is_a64(env) && arm_current_el(env) == 0 && ri->cp == 15 && |
46 | (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { | ||
47 | uint32_t mask = 1 << ri->crn; | ||
48 | |||
49 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/hw/arm/armsse.c | 51 | --- a/target/arm/translate.c |
45 | +++ b/hw/arm/armsse.c | 52 | +++ b/target/arm/translate.c |
46 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | 53 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, |
47 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | 54 | break; |
48 | MemoryRegion *), | ||
49 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
50 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | ||
51 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
52 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
53 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
54 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
55 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
56 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
57 | MemoryRegion *), | ||
58 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
59 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | ||
60 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
61 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
62 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
63 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | } | 55 | } |
66 | 56 | ||
67 | if (!s->mainclk_frq) { | 57 | + if (s->hstr_active && cpnum == 15 && s->current_el == 1) { |
68 | - error_setg(errp, "MAINCLK property was not set"); | 58 | + /* |
69 | + error_setg(errp, "MAINCLK_FRQ property was not set"); | 59 | + * At EL1, check for a HSTR_EL2 trap, which must take precedence |
60 | + * over the UNDEF for "no such register" or the UNDEF for "access | ||
61 | + * permissions forbid this EL1 access". HSTR_EL2 traps from EL0 | ||
62 | + * only happen if the cpreg doesn't UNDEF at EL0, so we do those in | ||
63 | + * access_check_cp_reg(), after the checks for whether the access | ||
64 | + * configurably trapped to EL1. | ||
65 | + */ | ||
66 | + uint32_t maskbit = is64 ? crm : crn; | ||
67 | + | ||
68 | + if (maskbit != 4 && maskbit != 14) { | ||
69 | + /* T4 and T14 are RES0 so never cause traps */ | ||
70 | + TCGv_i32 t; | ||
71 | + DisasLabel over = gen_disas_label(s); | ||
72 | + | ||
73 | + t = load_cpu_offset(offsetoflow32(CPUARMState, cp15.hstr_el2)); | ||
74 | + tcg_gen_andi_i32(t, t, 1u << maskbit); | ||
75 | + tcg_gen_brcondi_i32(TCG_COND_EQ, t, 0, over.label); | ||
76 | + tcg_temp_free_i32(t); | ||
77 | + | ||
78 | + gen_exception_insn(s, 0, EXCP_UDEF, syndrome); | ||
79 | + set_disas_label(s, over); | ||
80 | + } | ||
81 | + } | ||
82 | + | ||
83 | if (!ri) { | ||
84 | /* | ||
85 | * Unknown register; this might be a guest error or a QEMU | ||
86 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
70 | return; | 87 | return; |
71 | } | 88 | } |
72 | 89 | ||
73 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 90 | - if (s->hstr_active || ri->accessfn || |
74 | index XXXXXXX..XXXXXXX 100644 | 91 | + if ((s->hstr_active && s->current_el == 0) || ri->accessfn || |
75 | --- a/hw/arm/mps2-tz.c | 92 | (arm_dc_feature(s, ARM_FEATURE_XSCALE) && cpnum < 14)) { |
76 | +++ b/hw/arm/mps2-tz.c | 93 | /* |
77 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 94 | * Emit code to perform further access permissions checks at |
78 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
79 | OBJECT(system_memory), &error_abort); | ||
80 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
81 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); | ||
82 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
83 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
84 | |||
85 | /* | ||
86 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/arm/musca.c | ||
89 | +++ b/hw/arm/musca.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
91 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
92 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
93 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
94 | - qdev_prop_set_uint32(ssedev, "MAINCLK", SYSCLK_FRQ); | ||
95 | + qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
96 | /* | ||
97 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
98 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
99 | -- | 95 | -- |
100 | 2.20.1 | 96 | 2.34.1 |
101 | |||
102 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB watchdog device over to using its Clock input; | 1 | The HSTR_EL2 register is not supposed to have an effect unless EL2 is |
---|---|---|---|
2 | the wdogclk_frq property is now ignored. | 2 | enabled in the current security state. We weren't checking for this, |
3 | which meant that if the guest set up the HSTR_EL2 register we would | ||
4 | incorrectly trap even for accesses from Secure EL0 and EL1. | ||
5 | |||
6 | Add the missing checks. (Other places where we look at HSTR_EL2 | ||
7 | for the not-in-v8A bits TTEE and TJDBX are already checking that | ||
8 | we are in NS EL0 or EL1, so there we alredy know EL2 is enabled.) | ||
3 | 9 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 12 | Tested-by: Fuad Tabba <tabba@google.com> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Message-id: 20230130182459.3309057-8-peter.maydell@linaro.org |
8 | Message-id: 20210128114145.20536-21-peter.maydell@linaro.org | 14 | Message-id: 20230127175507.2895013-8-peter.maydell@linaro.org |
9 | Message-id: 20210121190622.22000-21-peter.maydell@linaro.org | ||
10 | --- | 15 | --- |
11 | hw/watchdog/cmsdk-apb-watchdog.c | 18 ++++++++++++++---- | 16 | target/arm/helper.c | 2 +- |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 17 | target/arm/op_helper.c | 1 + |
18 | 2 files changed, 2 insertions(+), 1 deletion(-) | ||
13 | 19 | ||
14 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | 20 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 22 | --- a/target/arm/helper.c |
17 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 23 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev) | 24 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, |
19 | ptimer_transaction_commit(s->timer); | 25 | DP_TBFLAG_A32(flags, VFPEN, 1); |
20 | } | ||
21 | |||
22 | +static void cmsdk_apb_watchdog_clk_update(void *opaque) | ||
23 | +{ | ||
24 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(opaque); | ||
25 | + | ||
26 | + ptimer_transaction_begin(s->timer); | ||
27 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | ||
28 | + ptimer_transaction_commit(s->timer); | ||
29 | +} | ||
30 | + | ||
31 | static void cmsdk_apb_watchdog_init(Object *obj) | ||
32 | { | ||
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | ||
35 | s, "cmsdk-apb-watchdog", 0x1000); | ||
36 | sysbus_init_mmio(sbd, &s->iomem); | ||
37 | sysbus_init_irq(sbd, &s->wdogint); | ||
38 | - s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | ||
39 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", | ||
40 | + cmsdk_apb_watchdog_clk_update, s); | ||
41 | |||
42 | s->is_luminary = false; | ||
43 | s->id = cmsdk_apb_watchdog_id; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
45 | { | ||
46 | CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev); | ||
47 | |||
48 | - if (s->wdogclk_frq == 0) { | ||
49 | + if (!clock_has_source(s->wdogclk)) { | ||
50 | error_setg(errp, | ||
51 | - "CMSDK APB watchdog: wdogclk-frq property must be set"); | ||
52 | + "CMSDK APB watchdog: WDOGCLK clock must be connected"); | ||
53 | return; | ||
54 | } | 26 | } |
55 | 27 | ||
56 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | 28 | - if (el < 2 && env->cp15.hstr_el2 && |
57 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | 29 | + if (el < 2 && env->cp15.hstr_el2 && arm_is_el2_enabled(env) && |
58 | 30 | (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { | |
59 | ptimer_transaction_begin(s->timer); | 31 | DP_TBFLAG_A32(flags, HSTR_ACTIVE, 1); |
60 | - ptimer_set_freq(s->timer, s->wdogclk_frq); | 32 | } |
61 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | 33 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c |
62 | ptimer_transaction_commit(s->timer); | 34 | index XXXXXXX..XXXXXXX 100644 |
63 | } | 35 | --- a/target/arm/op_helper.c |
36 | +++ b/target/arm/op_helper.c | ||
37 | @@ -XXX,XX +XXX,XX @@ const void *HELPER(access_check_cp_reg)(CPUARMState *env, uint32_t key, | ||
38 | * we only need to check here for traps from EL0. | ||
39 | */ | ||
40 | if (!is_a64(env) && arm_current_el(env) == 0 && ri->cp == 15 && | ||
41 | + arm_is_el2_enabled(env) && | ||
42 | (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) { | ||
43 | uint32_t mask = 1 << ri->crn; | ||
64 | 44 | ||
65 | -- | 45 | -- |
66 | 2.20.1 | 46 | 2.34.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | Now that the CMSDK APB watchdog uses its Clock input, it will | 1 | Define the system registers which are provided by the |
---|---|---|---|
2 | correctly respond when the system clock frequency is changed using | 2 | FEAT_FGT fine-grained trap architectural feature: |
3 | the RCC register on in the Stellaris board system registers. Test | 3 | HFGRTR_EL2, HFGWTR_EL2, HDFGRTR_EL2, HDFGWTR_EL2, HFGITR_EL2 |
4 | that when the RCC register is written it causes the watchdog timer to | 4 | |
5 | change speed. | 5 | All these registers are a set of bit fields, where each bit is set |
6 | for a trap and clear to not trap on a particular system register | ||
7 | access. The R and W register pairs are for system registers, | ||
8 | allowing trapping to be done separately for reads and writes; the I | ||
9 | register is for system instructions where trapping is on instruction | ||
10 | execution. | ||
11 | |||
12 | The data storage in the CPU state struct is arranged as a set of | ||
13 | arrays rather than separate fields so that when we're looking up the | ||
14 | bits for a system register access we can just index into the array | ||
15 | rather than having to use a switch to select a named struct member. | ||
16 | The later FEAT_FGT2 will add extra elements to these arrays. | ||
17 | |||
18 | The field definitions for the new registers are in cpregs.h because | ||
19 | in practice the code that needs them is code that also needs | ||
20 | the cpregs information; cpu.h is included in a lot more files. | ||
21 | We're also going to add some FGT-specific definitions to cpregs.h | ||
22 | in the next commit. | ||
23 | |||
24 | We do not implement HAFGRTR_EL2, because we don't implement | ||
25 | FEAT_AMUv1. | ||
6 | 26 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 28 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 29 | Tested-by: Fuad Tabba <tabba@google.com> |
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 30 | Message-id: 20230130182459.3309057-9-peter.maydell@linaro.org |
11 | Message-id: 20210128114145.20536-22-peter.maydell@linaro.org | 31 | Message-id: 20230127175507.2895013-9-peter.maydell@linaro.org |
12 | Message-id: 20210121190622.22000-22-peter.maydell@linaro.org | ||
13 | --- | 32 | --- |
14 | tests/qtest/cmsdk-apb-watchdog-test.c | 52 +++++++++++++++++++++++++++ | 33 | target/arm/cpregs.h | 285 ++++++++++++++++++++++++++++++++++++++++++++ |
15 | 1 file changed, 52 insertions(+) | 34 | target/arm/cpu.h | 15 +++ |
16 | 35 | target/arm/helper.c | 40 +++++++ | |
17 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | 36 | 3 files changed, 340 insertions(+) |
37 | |||
38 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/tests/qtest/cmsdk-apb-watchdog-test.c | 40 | --- a/target/arm/cpregs.h |
20 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | 41 | +++ b/target/arm/cpregs.h |
21 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ typedef enum CPAccessResult { |
22 | */ | 43 | CP_ACCESS_TRAP_UNCATEGORIZED = (2 << 2), |
23 | 44 | } CPAccessResult; | |
24 | #include "qemu/osdep.h" | 45 | |
25 | +#include "qemu/bitops.h" | 46 | +/* Indexes into fgt_read[] */ |
26 | #include "libqtest-single.h" | 47 | +#define FGTREG_HFGRTR 0 |
48 | +#define FGTREG_HDFGRTR 1 | ||
49 | +/* Indexes into fgt_write[] */ | ||
50 | +#define FGTREG_HFGWTR 0 | ||
51 | +#define FGTREG_HDFGWTR 1 | ||
52 | +/* Indexes into fgt_exec[] */ | ||
53 | +#define FGTREG_HFGITR 0 | ||
54 | + | ||
55 | +FIELD(HFGRTR_EL2, AFSR0_EL1, 0, 1) | ||
56 | +FIELD(HFGRTR_EL2, AFSR1_EL1, 1, 1) | ||
57 | +FIELD(HFGRTR_EL2, AIDR_EL1, 2, 1) | ||
58 | +FIELD(HFGRTR_EL2, AMAIR_EL1, 3, 1) | ||
59 | +FIELD(HFGRTR_EL2, APDAKEY, 4, 1) | ||
60 | +FIELD(HFGRTR_EL2, APDBKEY, 5, 1) | ||
61 | +FIELD(HFGRTR_EL2, APGAKEY, 6, 1) | ||
62 | +FIELD(HFGRTR_EL2, APIAKEY, 7, 1) | ||
63 | +FIELD(HFGRTR_EL2, APIBKEY, 8, 1) | ||
64 | +FIELD(HFGRTR_EL2, CCSIDR_EL1, 9, 1) | ||
65 | +FIELD(HFGRTR_EL2, CLIDR_EL1, 10, 1) | ||
66 | +FIELD(HFGRTR_EL2, CONTEXTIDR_EL1, 11, 1) | ||
67 | +FIELD(HFGRTR_EL2, CPACR_EL1, 12, 1) | ||
68 | +FIELD(HFGRTR_EL2, CSSELR_EL1, 13, 1) | ||
69 | +FIELD(HFGRTR_EL2, CTR_EL0, 14, 1) | ||
70 | +FIELD(HFGRTR_EL2, DCZID_EL0, 15, 1) | ||
71 | +FIELD(HFGRTR_EL2, ESR_EL1, 16, 1) | ||
72 | +FIELD(HFGRTR_EL2, FAR_EL1, 17, 1) | ||
73 | +FIELD(HFGRTR_EL2, ISR_EL1, 18, 1) | ||
74 | +FIELD(HFGRTR_EL2, LORC_EL1, 19, 1) | ||
75 | +FIELD(HFGRTR_EL2, LOREA_EL1, 20, 1) | ||
76 | +FIELD(HFGRTR_EL2, LORID_EL1, 21, 1) | ||
77 | +FIELD(HFGRTR_EL2, LORN_EL1, 22, 1) | ||
78 | +FIELD(HFGRTR_EL2, LORSA_EL1, 23, 1) | ||
79 | +FIELD(HFGRTR_EL2, MAIR_EL1, 24, 1) | ||
80 | +FIELD(HFGRTR_EL2, MIDR_EL1, 25, 1) | ||
81 | +FIELD(HFGRTR_EL2, MPIDR_EL1, 26, 1) | ||
82 | +FIELD(HFGRTR_EL2, PAR_EL1, 27, 1) | ||
83 | +FIELD(HFGRTR_EL2, REVIDR_EL1, 28, 1) | ||
84 | +FIELD(HFGRTR_EL2, SCTLR_EL1, 29, 1) | ||
85 | +FIELD(HFGRTR_EL2, SCXTNUM_EL1, 30, 1) | ||
86 | +FIELD(HFGRTR_EL2, SCXTNUM_EL0, 31, 1) | ||
87 | +FIELD(HFGRTR_EL2, TCR_EL1, 32, 1) | ||
88 | +FIELD(HFGRTR_EL2, TPIDR_EL1, 33, 1) | ||
89 | +FIELD(HFGRTR_EL2, TPIDRRO_EL0, 34, 1) | ||
90 | +FIELD(HFGRTR_EL2, TPIDR_EL0, 35, 1) | ||
91 | +FIELD(HFGRTR_EL2, TTBR0_EL1, 36, 1) | ||
92 | +FIELD(HFGRTR_EL2, TTBR1_EL1, 37, 1) | ||
93 | +FIELD(HFGRTR_EL2, VBAR_EL1, 38, 1) | ||
94 | +FIELD(HFGRTR_EL2, ICC_IGRPENN_EL1, 39, 1) | ||
95 | +FIELD(HFGRTR_EL2, ERRIDR_EL1, 40, 1) | ||
96 | +FIELD(HFGRTR_EL2, ERRSELR_EL1, 41, 1) | ||
97 | +FIELD(HFGRTR_EL2, ERXFR_EL1, 42, 1) | ||
98 | +FIELD(HFGRTR_EL2, ERXCTLR_EL1, 43, 1) | ||
99 | +FIELD(HFGRTR_EL2, ERXSTATUS_EL1, 44, 1) | ||
100 | +FIELD(HFGRTR_EL2, ERXMISCN_EL1, 45, 1) | ||
101 | +FIELD(HFGRTR_EL2, ERXPFGF_EL1, 46, 1) | ||
102 | +FIELD(HFGRTR_EL2, ERXPFGCTL_EL1, 47, 1) | ||
103 | +FIELD(HFGRTR_EL2, ERXPFGCDN_EL1, 48, 1) | ||
104 | +FIELD(HFGRTR_EL2, ERXADDR_EL1, 49, 1) | ||
105 | +FIELD(HFGRTR_EL2, NACCDATA_EL1, 50, 1) | ||
106 | +/* 51-53: RES0 */ | ||
107 | +FIELD(HFGRTR_EL2, NSMPRI_EL1, 54, 1) | ||
108 | +FIELD(HFGRTR_EL2, NTPIDR2_EL0, 55, 1) | ||
109 | +/* 56-63: RES0 */ | ||
110 | + | ||
111 | +/* These match HFGRTR but bits for RO registers are RES0 */ | ||
112 | +FIELD(HFGWTR_EL2, AFSR0_EL1, 0, 1) | ||
113 | +FIELD(HFGWTR_EL2, AFSR1_EL1, 1, 1) | ||
114 | +FIELD(HFGWTR_EL2, AMAIR_EL1, 3, 1) | ||
115 | +FIELD(HFGWTR_EL2, APDAKEY, 4, 1) | ||
116 | +FIELD(HFGWTR_EL2, APDBKEY, 5, 1) | ||
117 | +FIELD(HFGWTR_EL2, APGAKEY, 6, 1) | ||
118 | +FIELD(HFGWTR_EL2, APIAKEY, 7, 1) | ||
119 | +FIELD(HFGWTR_EL2, APIBKEY, 8, 1) | ||
120 | +FIELD(HFGWTR_EL2, CONTEXTIDR_EL1, 11, 1) | ||
121 | +FIELD(HFGWTR_EL2, CPACR_EL1, 12, 1) | ||
122 | +FIELD(HFGWTR_EL2, CSSELR_EL1, 13, 1) | ||
123 | +FIELD(HFGWTR_EL2, ESR_EL1, 16, 1) | ||
124 | +FIELD(HFGWTR_EL2, FAR_EL1, 17, 1) | ||
125 | +FIELD(HFGWTR_EL2, LORC_EL1, 19, 1) | ||
126 | +FIELD(HFGWTR_EL2, LOREA_EL1, 20, 1) | ||
127 | +FIELD(HFGWTR_EL2, LORN_EL1, 22, 1) | ||
128 | +FIELD(HFGWTR_EL2, LORSA_EL1, 23, 1) | ||
129 | +FIELD(HFGWTR_EL2, MAIR_EL1, 24, 1) | ||
130 | +FIELD(HFGWTR_EL2, PAR_EL1, 27, 1) | ||
131 | +FIELD(HFGWTR_EL2, SCTLR_EL1, 29, 1) | ||
132 | +FIELD(HFGWTR_EL2, SCXTNUM_EL1, 30, 1) | ||
133 | +FIELD(HFGWTR_EL2, SCXTNUM_EL0, 31, 1) | ||
134 | +FIELD(HFGWTR_EL2, TCR_EL1, 32, 1) | ||
135 | +FIELD(HFGWTR_EL2, TPIDR_EL1, 33, 1) | ||
136 | +FIELD(HFGWTR_EL2, TPIDRRO_EL0, 34, 1) | ||
137 | +FIELD(HFGWTR_EL2, TPIDR_EL0, 35, 1) | ||
138 | +FIELD(HFGWTR_EL2, TTBR0_EL1, 36, 1) | ||
139 | +FIELD(HFGWTR_EL2, TTBR1_EL1, 37, 1) | ||
140 | +FIELD(HFGWTR_EL2, VBAR_EL1, 38, 1) | ||
141 | +FIELD(HFGWTR_EL2, ICC_IGRPENN_EL1, 39, 1) | ||
142 | +FIELD(HFGWTR_EL2, ERRSELR_EL1, 41, 1) | ||
143 | +FIELD(HFGWTR_EL2, ERXCTLR_EL1, 43, 1) | ||
144 | +FIELD(HFGWTR_EL2, ERXSTATUS_EL1, 44, 1) | ||
145 | +FIELD(HFGWTR_EL2, ERXMISCN_EL1, 45, 1) | ||
146 | +FIELD(HFGWTR_EL2, ERXPFGCTL_EL1, 47, 1) | ||
147 | +FIELD(HFGWTR_EL2, ERXPFGCDN_EL1, 48, 1) | ||
148 | +FIELD(HFGWTR_EL2, ERXADDR_EL1, 49, 1) | ||
149 | +FIELD(HFGWTR_EL2, NACCDATA_EL1, 50, 1) | ||
150 | +FIELD(HFGWTR_EL2, NSMPRI_EL1, 54, 1) | ||
151 | +FIELD(HFGWTR_EL2, NTPIDR2_EL0, 55, 1) | ||
152 | + | ||
153 | +FIELD(HFGITR_EL2, ICIALLUIS, 0, 1) | ||
154 | +FIELD(HFGITR_EL2, ICIALLU, 1, 1) | ||
155 | +FIELD(HFGITR_EL2, ICIVAU, 2, 1) | ||
156 | +FIELD(HFGITR_EL2, DCIVAC, 3, 1) | ||
157 | +FIELD(HFGITR_EL2, DCISW, 4, 1) | ||
158 | +FIELD(HFGITR_EL2, DCCSW, 5, 1) | ||
159 | +FIELD(HFGITR_EL2, DCCISW, 6, 1) | ||
160 | +FIELD(HFGITR_EL2, DCCVAU, 7, 1) | ||
161 | +FIELD(HFGITR_EL2, DCCVAP, 8, 1) | ||
162 | +FIELD(HFGITR_EL2, DCCVADP, 9, 1) | ||
163 | +FIELD(HFGITR_EL2, DCCIVAC, 10, 1) | ||
164 | +FIELD(HFGITR_EL2, DCZVA, 11, 1) | ||
165 | +FIELD(HFGITR_EL2, ATS1E1R, 12, 1) | ||
166 | +FIELD(HFGITR_EL2, ATS1E1W, 13, 1) | ||
167 | +FIELD(HFGITR_EL2, ATS1E0R, 14, 1) | ||
168 | +FIELD(HFGITR_EL2, ATS1E0W, 15, 1) | ||
169 | +FIELD(HFGITR_EL2, ATS1E1RP, 16, 1) | ||
170 | +FIELD(HFGITR_EL2, ATS1E1WP, 17, 1) | ||
171 | +FIELD(HFGITR_EL2, TLBIVMALLE1OS, 18, 1) | ||
172 | +FIELD(HFGITR_EL2, TLBIVAE1OS, 19, 1) | ||
173 | +FIELD(HFGITR_EL2, TLBIASIDE1OS, 20, 1) | ||
174 | +FIELD(HFGITR_EL2, TLBIVAAE1OS, 21, 1) | ||
175 | +FIELD(HFGITR_EL2, TLBIVALE1OS, 22, 1) | ||
176 | +FIELD(HFGITR_EL2, TLBIVAALE1OS, 23, 1) | ||
177 | +FIELD(HFGITR_EL2, TLBIRVAE1OS, 24, 1) | ||
178 | +FIELD(HFGITR_EL2, TLBIRVAAE1OS, 25, 1) | ||
179 | +FIELD(HFGITR_EL2, TLBIRVALE1OS, 26, 1) | ||
180 | +FIELD(HFGITR_EL2, TLBIRVAALE1OS, 27, 1) | ||
181 | +FIELD(HFGITR_EL2, TLBIVMALLE1IS, 28, 1) | ||
182 | +FIELD(HFGITR_EL2, TLBIVAE1IS, 29, 1) | ||
183 | +FIELD(HFGITR_EL2, TLBIASIDE1IS, 30, 1) | ||
184 | +FIELD(HFGITR_EL2, TLBIVAAE1IS, 31, 1) | ||
185 | +FIELD(HFGITR_EL2, TLBIVALE1IS, 32, 1) | ||
186 | +FIELD(HFGITR_EL2, TLBIVAALE1IS, 33, 1) | ||
187 | +FIELD(HFGITR_EL2, TLBIRVAE1IS, 34, 1) | ||
188 | +FIELD(HFGITR_EL2, TLBIRVAAE1IS, 35, 1) | ||
189 | +FIELD(HFGITR_EL2, TLBIRVALE1IS, 36, 1) | ||
190 | +FIELD(HFGITR_EL2, TLBIRVAALE1IS, 37, 1) | ||
191 | +FIELD(HFGITR_EL2, TLBIRVAE1, 38, 1) | ||
192 | +FIELD(HFGITR_EL2, TLBIRVAAE1, 39, 1) | ||
193 | +FIELD(HFGITR_EL2, TLBIRVALE1, 40, 1) | ||
194 | +FIELD(HFGITR_EL2, TLBIRVAALE1, 41, 1) | ||
195 | +FIELD(HFGITR_EL2, TLBIVMALLE1, 42, 1) | ||
196 | +FIELD(HFGITR_EL2, TLBIVAE1, 43, 1) | ||
197 | +FIELD(HFGITR_EL2, TLBIASIDE1, 44, 1) | ||
198 | +FIELD(HFGITR_EL2, TLBIVAAE1, 45, 1) | ||
199 | +FIELD(HFGITR_EL2, TLBIVALE1, 46, 1) | ||
200 | +FIELD(HFGITR_EL2, TLBIVAALE1, 47, 1) | ||
201 | +FIELD(HFGITR_EL2, CFPRCTX, 48, 1) | ||
202 | +FIELD(HFGITR_EL2, DVPRCTX, 49, 1) | ||
203 | +FIELD(HFGITR_EL2, CPPRCTX, 50, 1) | ||
204 | +FIELD(HFGITR_EL2, ERET, 51, 1) | ||
205 | +FIELD(HFGITR_EL2, SVC_EL0, 52, 1) | ||
206 | +FIELD(HFGITR_EL2, SVC_EL1, 53, 1) | ||
207 | +FIELD(HFGITR_EL2, DCCVAC, 54, 1) | ||
208 | +FIELD(HFGITR_EL2, NBRBINJ, 55, 1) | ||
209 | +FIELD(HFGITR_EL2, NBRBIALL, 56, 1) | ||
210 | + | ||
211 | +FIELD(HDFGRTR_EL2, DBGBCRN_EL1, 0, 1) | ||
212 | +FIELD(HDFGRTR_EL2, DBGBVRN_EL1, 1, 1) | ||
213 | +FIELD(HDFGRTR_EL2, DBGWCRN_EL1, 2, 1) | ||
214 | +FIELD(HDFGRTR_EL2, DBGWVRN_EL1, 3, 1) | ||
215 | +FIELD(HDFGRTR_EL2, MDSCR_EL1, 4, 1) | ||
216 | +FIELD(HDFGRTR_EL2, DBGCLAIM, 5, 1) | ||
217 | +FIELD(HDFGRTR_EL2, DBGAUTHSTATUS_EL1, 6, 1) | ||
218 | +FIELD(HDFGRTR_EL2, DBGPRCR_EL1, 7, 1) | ||
219 | +/* 8: RES0: OSLAR_EL1 is WO */ | ||
220 | +FIELD(HDFGRTR_EL2, OSLSR_EL1, 9, 1) | ||
221 | +FIELD(HDFGRTR_EL2, OSECCR_EL1, 10, 1) | ||
222 | +FIELD(HDFGRTR_EL2, OSDLR_EL1, 11, 1) | ||
223 | +FIELD(HDFGRTR_EL2, PMEVCNTRN_EL0, 12, 1) | ||
224 | +FIELD(HDFGRTR_EL2, PMEVTYPERN_EL0, 13, 1) | ||
225 | +FIELD(HDFGRTR_EL2, PMCCFILTR_EL0, 14, 1) | ||
226 | +FIELD(HDFGRTR_EL2, PMCCNTR_EL0, 15, 1) | ||
227 | +FIELD(HDFGRTR_EL2, PMCNTEN, 16, 1) | ||
228 | +FIELD(HDFGRTR_EL2, PMINTEN, 17, 1) | ||
229 | +FIELD(HDFGRTR_EL2, PMOVS, 18, 1) | ||
230 | +FIELD(HDFGRTR_EL2, PMSELR_EL0, 19, 1) | ||
231 | +/* 20: RES0: PMSWINC_EL0 is WO */ | ||
232 | +/* 21: RES0: PMCR_EL0 is WO */ | ||
233 | +FIELD(HDFGRTR_EL2, PMMIR_EL1, 22, 1) | ||
234 | +FIELD(HDFGRTR_EL2, PMBLIMITR_EL1, 23, 1) | ||
235 | +FIELD(HDFGRTR_EL2, PMBPTR_EL1, 24, 1) | ||
236 | +FIELD(HDFGRTR_EL2, PMBSR_EL1, 25, 1) | ||
237 | +FIELD(HDFGRTR_EL2, PMSCR_EL1, 26, 1) | ||
238 | +FIELD(HDFGRTR_EL2, PMSEVFR_EL1, 27, 1) | ||
239 | +FIELD(HDFGRTR_EL2, PMSFCR_EL1, 28, 1) | ||
240 | +FIELD(HDFGRTR_EL2, PMSICR_EL1, 29, 1) | ||
241 | +FIELD(HDFGRTR_EL2, PMSIDR_EL1, 30, 1) | ||
242 | +FIELD(HDFGRTR_EL2, PMSIRR_EL1, 31, 1) | ||
243 | +FIELD(HDFGRTR_EL2, PMSLATFR_EL1, 32, 1) | ||
244 | +FIELD(HDFGRTR_EL2, TRC, 33, 1) | ||
245 | +FIELD(HDFGRTR_EL2, TRCAUTHSTATUS, 34, 1) | ||
246 | +FIELD(HDFGRTR_EL2, TRCAUXCTLR, 35, 1) | ||
247 | +FIELD(HDFGRTR_EL2, TRCCLAIM, 36, 1) | ||
248 | +FIELD(HDFGRTR_EL2, TRCCNTVRn, 37, 1) | ||
249 | +/* 38, 39: RES0 */ | ||
250 | +FIELD(HDFGRTR_EL2, TRCID, 40, 1) | ||
251 | +FIELD(HDFGRTR_EL2, TRCIMSPECN, 41, 1) | ||
252 | +/* 42: RES0: TRCOSLAR is WO */ | ||
253 | +FIELD(HDFGRTR_EL2, TRCOSLSR, 43, 1) | ||
254 | +FIELD(HDFGRTR_EL2, TRCPRGCTLR, 44, 1) | ||
255 | +FIELD(HDFGRTR_EL2, TRCSEQSTR, 45, 1) | ||
256 | +FIELD(HDFGRTR_EL2, TRCSSCSRN, 46, 1) | ||
257 | +FIELD(HDFGRTR_EL2, TRCSTATR, 47, 1) | ||
258 | +FIELD(HDFGRTR_EL2, TRCVICTLR, 48, 1) | ||
259 | +/* 49: RES0: TRFCR_EL1 is WO */ | ||
260 | +FIELD(HDFGRTR_EL2, TRBBASER_EL1, 50, 1) | ||
261 | +FIELD(HDFGRTR_EL2, TRBIDR_EL1, 51, 1) | ||
262 | +FIELD(HDFGRTR_EL2, TRBLIMITR_EL1, 52, 1) | ||
263 | +FIELD(HDFGRTR_EL2, TRBMAR_EL1, 53, 1) | ||
264 | +FIELD(HDFGRTR_EL2, TRBPTR_EL1, 54, 1) | ||
265 | +FIELD(HDFGRTR_EL2, TRBSR_EL1, 55, 1) | ||
266 | +FIELD(HDFGRTR_EL2, TRBTRG_EL1, 56, 1) | ||
267 | +FIELD(HDFGRTR_EL2, PMUSERENR_EL0, 57, 1) | ||
268 | +FIELD(HDFGRTR_EL2, PMCEIDN_EL0, 58, 1) | ||
269 | +FIELD(HDFGRTR_EL2, NBRBIDR, 59, 1) | ||
270 | +FIELD(HDFGRTR_EL2, NBRBCTL, 60, 1) | ||
271 | +FIELD(HDFGRTR_EL2, NBRBDATA, 61, 1) | ||
272 | +FIELD(HDFGRTR_EL2, NPMSNEVFR_EL1, 62, 1) | ||
273 | +FIELD(HDFGRTR_EL2, PMBIDR_EL1, 63, 1) | ||
274 | + | ||
275 | +/* | ||
276 | + * These match HDFGRTR_EL2, but bits for RO registers are RES0. | ||
277 | + * A few bits are for WO registers, where the HDFGRTR_EL2 bit is RES0. | ||
278 | + */ | ||
279 | +FIELD(HDFGWTR_EL2, DBGBCRN_EL1, 0, 1) | ||
280 | +FIELD(HDFGWTR_EL2, DBGBVRN_EL1, 1, 1) | ||
281 | +FIELD(HDFGWTR_EL2, DBGWCRN_EL1, 2, 1) | ||
282 | +FIELD(HDFGWTR_EL2, DBGWVRN_EL1, 3, 1) | ||
283 | +FIELD(HDFGWTR_EL2, MDSCR_EL1, 4, 1) | ||
284 | +FIELD(HDFGWTR_EL2, DBGCLAIM, 5, 1) | ||
285 | +FIELD(HDFGWTR_EL2, DBGPRCR_EL1, 7, 1) | ||
286 | +FIELD(HDFGWTR_EL2, OSLAR_EL1, 8, 1) | ||
287 | +FIELD(HDFGWTR_EL2, OSLSR_EL1, 9, 1) | ||
288 | +FIELD(HDFGWTR_EL2, OSECCR_EL1, 10, 1) | ||
289 | +FIELD(HDFGWTR_EL2, OSDLR_EL1, 11, 1) | ||
290 | +FIELD(HDFGWTR_EL2, PMEVCNTRN_EL0, 12, 1) | ||
291 | +FIELD(HDFGWTR_EL2, PMEVTYPERN_EL0, 13, 1) | ||
292 | +FIELD(HDFGWTR_EL2, PMCCFILTR_EL0, 14, 1) | ||
293 | +FIELD(HDFGWTR_EL2, PMCCNTR_EL0, 15, 1) | ||
294 | +FIELD(HDFGWTR_EL2, PMCNTEN, 16, 1) | ||
295 | +FIELD(HDFGWTR_EL2, PMINTEN, 17, 1) | ||
296 | +FIELD(HDFGWTR_EL2, PMOVS, 18, 1) | ||
297 | +FIELD(HDFGWTR_EL2, PMSELR_EL0, 19, 1) | ||
298 | +FIELD(HDFGWTR_EL2, PMSWINC_EL0, 20, 1) | ||
299 | +FIELD(HDFGWTR_EL2, PMCR_EL0, 21, 1) | ||
300 | +FIELD(HDFGWTR_EL2, PMBLIMITR_EL1, 23, 1) | ||
301 | +FIELD(HDFGWTR_EL2, PMBPTR_EL1, 24, 1) | ||
302 | +FIELD(HDFGWTR_EL2, PMBSR_EL1, 25, 1) | ||
303 | +FIELD(HDFGWTR_EL2, PMSCR_EL1, 26, 1) | ||
304 | +FIELD(HDFGWTR_EL2, PMSEVFR_EL1, 27, 1) | ||
305 | +FIELD(HDFGWTR_EL2, PMSFCR_EL1, 28, 1) | ||
306 | +FIELD(HDFGWTR_EL2, PMSICR_EL1, 29, 1) | ||
307 | +FIELD(HDFGWTR_EL2, PMSIRR_EL1, 31, 1) | ||
308 | +FIELD(HDFGWTR_EL2, PMSLATFR_EL1, 32, 1) | ||
309 | +FIELD(HDFGWTR_EL2, TRC, 33, 1) | ||
310 | +FIELD(HDFGWTR_EL2, TRCAUXCTLR, 35, 1) | ||
311 | +FIELD(HDFGWTR_EL2, TRCCLAIM, 36, 1) | ||
312 | +FIELD(HDFGWTR_EL2, TRCCNTVRn, 37, 1) | ||
313 | +FIELD(HDFGWTR_EL2, TRCIMSPECN, 41, 1) | ||
314 | +FIELD(HDFGWTR_EL2, TRCOSLAR, 42, 1) | ||
315 | +FIELD(HDFGWTR_EL2, TRCPRGCTLR, 44, 1) | ||
316 | +FIELD(HDFGWTR_EL2, TRCSEQSTR, 45, 1) | ||
317 | +FIELD(HDFGWTR_EL2, TRCSSCSRN, 46, 1) | ||
318 | +FIELD(HDFGWTR_EL2, TRCVICTLR, 48, 1) | ||
319 | +FIELD(HDFGWTR_EL2, TRFCR_EL1, 49, 1) | ||
320 | +FIELD(HDFGWTR_EL2, TRBBASER_EL1, 50, 1) | ||
321 | +FIELD(HDFGWTR_EL2, TRBLIMITR_EL1, 52, 1) | ||
322 | +FIELD(HDFGWTR_EL2, TRBMAR_EL1, 53, 1) | ||
323 | +FIELD(HDFGWTR_EL2, TRBPTR_EL1, 54, 1) | ||
324 | +FIELD(HDFGWTR_EL2, TRBSR_EL1, 55, 1) | ||
325 | +FIELD(HDFGWTR_EL2, TRBTRG_EL1, 56, 1) | ||
326 | +FIELD(HDFGWTR_EL2, PMUSERENR_EL0, 57, 1) | ||
327 | +FIELD(HDFGWTR_EL2, NBRBCTL, 60, 1) | ||
328 | +FIELD(HDFGWTR_EL2, NBRBDATA, 61, 1) | ||
329 | +FIELD(HDFGWTR_EL2, NPMSNEVFR_EL1, 62, 1) | ||
330 | + | ||
331 | typedef struct ARMCPRegInfo ARMCPRegInfo; | ||
27 | 332 | ||
28 | /* | 333 | /* |
29 | @@ -XXX,XX +XXX,XX @@ | 334 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
30 | #define WDOGMIS 0x14 | 335 | index XXXXXXX..XXXXXXX 100644 |
31 | #define WDOGLOCK 0xc00 | 336 | --- a/target/arm/cpu.h |
32 | 337 | +++ b/target/arm/cpu.h | |
33 | +#define SSYS_BASE 0x400fe000 | 338 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
34 | +#define RCC 0x60 | 339 | uint64_t disr_el1; |
35 | +#define SYSDIV_SHIFT 23 | 340 | uint64_t vdisr_el2; |
36 | +#define SYSDIV_LENGTH 4 | 341 | uint64_t vsesr_el2; |
37 | + | 342 | + |
38 | static void test_watchdog(void) | 343 | + /* |
344 | + * Fine-Grained Trap registers. We store these as arrays so the | ||
345 | + * access checking code doesn't have to manually select | ||
346 | + * HFGRTR_EL2 vs HFDFGRTR_EL2 etc when looking up the bit to test. | ||
347 | + * FEAT_FGT2 will add more elements to these arrays. | ||
348 | + */ | ||
349 | + uint64_t fgt_read[2]; /* HFGRTR, HDFGRTR */ | ||
350 | + uint64_t fgt_write[2]; /* HFGWTR, HDFGWTR */ | ||
351 | + uint64_t fgt_exec[1]; /* HFGITR */ | ||
352 | } cp15; | ||
353 | |||
354 | struct { | ||
355 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_tgran64_2(const ARMISARegisters *id) | ||
356 | return t >= 2 || (t == 0 && isar_feature_aa64_tgran64(id)); | ||
357 | } | ||
358 | |||
359 | +static inline bool isar_feature_aa64_fgt(const ARMISARegisters *id) | ||
360 | +{ | ||
361 | + return FIELD_EX64(id->id_aa64mmfr0, ID_AA64MMFR0, FGT) != 0; | ||
362 | +} | ||
363 | + | ||
364 | static inline bool isar_feature_aa64_ccidx(const ARMISARegisters *id) | ||
39 | { | 365 | { |
40 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | 366 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, CCIDX) != 0; |
41 | @@ -XXX,XX +XXX,XX @@ static void test_watchdog(void) | 367 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
42 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | 368 | index XXXXXXX..XXXXXXX 100644 |
43 | } | 369 | --- a/target/arm/helper.c |
44 | 370 | +++ b/target/arm/helper.c | |
45 | +static void test_clock_change(void) | 371 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
372 | if (cpu_isar_feature(aa64_hcx, cpu)) { | ||
373 | valid_mask |= SCR_HXEN; | ||
374 | } | ||
375 | + if (cpu_isar_feature(aa64_fgt, cpu)) { | ||
376 | + valid_mask |= SCR_FGTEN; | ||
377 | + } | ||
378 | } else { | ||
379 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
380 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
381 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo scxtnum_reginfo[] = { | ||
382 | .access = PL3_RW, | ||
383 | .fieldoffset = offsetof(CPUARMState, scxtnum_el[3]) }, | ||
384 | }; | ||
385 | + | ||
386 | +static CPAccessResult access_fgt(CPUARMState *env, const ARMCPRegInfo *ri, | ||
387 | + bool isread) | ||
46 | +{ | 388 | +{ |
47 | + uint32_t rcc; | 389 | + if (arm_current_el(env) == 2 && |
48 | + | 390 | + arm_feature(env, ARM_FEATURE_EL3) && !(env->cp15.scr_el3 & SCR_FGTEN)) { |
49 | + /* | 391 | + return CP_ACCESS_TRAP_EL3; |
50 | + * Test that writing to the stellaris board's RCC register to | 392 | + } |
51 | + * change the system clock frequency causes the watchdog | 393 | + return CP_ACCESS_OK; |
52 | + * to change the speed it counts at. | ||
53 | + */ | ||
54 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
55 | + | ||
56 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
57 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
58 | + | ||
59 | + /* Step to just past the 500th tick */ | ||
60 | + clock_step(80 * 500 + 1); | ||
61 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
62 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
63 | + | ||
64 | + /* Rewrite RCC.SYSDIV from 16 to 8, so the clock is now 40ns per tick */ | ||
65 | + rcc = readl(SSYS_BASE + RCC); | ||
66 | + g_assert_cmpuint(extract32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH), ==, 0xf); | ||
67 | + rcc = deposit32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH, 7); | ||
68 | + writel(SSYS_BASE + RCC, rcc); | ||
69 | + | ||
70 | + /* Just past the 1000th tick: timer should have fired */ | ||
71 | + clock_step(40 * 500); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
73 | + | ||
74 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
75 | + | ||
76 | + /* VALUE reloads at following tick */ | ||
77 | + clock_step(41); | ||
78 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
79 | + | ||
80 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
81 | + clock_step(40 * 500); | ||
82 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
84 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
85 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
86 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
87 | +} | 394 | +} |
88 | + | 395 | + |
89 | int main(int argc, char **argv) | 396 | +static const ARMCPRegInfo fgt_reginfo[] = { |
90 | { | 397 | + { .name = "HFGRTR_EL2", .state = ARM_CP_STATE_AA64, |
91 | int r; | 398 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 4, |
92 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | 399 | + .access = PL2_RW, .accessfn = access_fgt, |
93 | qtest_start("-machine lm3s811evb"); | 400 | + .fieldoffset = offsetof(CPUARMState, cp15.fgt_read[FGTREG_HFGRTR]) }, |
94 | 401 | + { .name = "HFGWTR_EL2", .state = ARM_CP_STATE_AA64, | |
95 | qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | 402 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 5, |
96 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog_clock_change", | 403 | + .access = PL2_RW, .accessfn = access_fgt, |
97 | + test_clock_change); | 404 | + .fieldoffset = offsetof(CPUARMState, cp15.fgt_write[FGTREG_HFGWTR]) }, |
98 | 405 | + { .name = "HDFGRTR_EL2", .state = ARM_CP_STATE_AA64, | |
99 | r = g_test_run(); | 406 | + .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 1, .opc2 = 4, |
100 | 407 | + .access = PL2_RW, .accessfn = access_fgt, | |
408 | + .fieldoffset = offsetof(CPUARMState, cp15.fgt_read[FGTREG_HDFGRTR]) }, | ||
409 | + { .name = "HDFGWTR_EL2", .state = ARM_CP_STATE_AA64, | ||
410 | + .opc0 = 3, .opc1 = 4, .crn = 3, .crm = 1, .opc2 = 5, | ||
411 | + .access = PL2_RW, .accessfn = access_fgt, | ||
412 | + .fieldoffset = offsetof(CPUARMState, cp15.fgt_write[FGTREG_HDFGWTR]) }, | ||
413 | + { .name = "HFGITR_EL2", .state = ARM_CP_STATE_AA64, | ||
414 | + .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 6, | ||
415 | + .access = PL2_RW, .accessfn = access_fgt, | ||
416 | + .fieldoffset = offsetof(CPUARMState, cp15.fgt_exec[FGTREG_HFGITR]) }, | ||
417 | +}; | ||
418 | #endif /* TARGET_AARCH64 */ | ||
419 | |||
420 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
421 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
422 | if (cpu_isar_feature(aa64_scxtnum, cpu)) { | ||
423 | define_arm_cp_regs(cpu, scxtnum_reginfo); | ||
424 | } | ||
425 | + | ||
426 | + if (cpu_isar_feature(aa64_fgt, cpu)) { | ||
427 | + define_arm_cp_regs(cpu, fgt_reginfo); | ||
428 | + } | ||
429 | #endif | ||
430 | |||
431 | if (cpu_isar_feature(any_predinv, cpu)) { | ||
101 | -- | 432 | -- |
102 | 2.20.1 | 433 | 2.34.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB dualtimer device over to using its Clock input; | 1 | Implement the machinery for fine-grained traps on normal sysregs. |
---|---|---|---|
2 | the pclk-frq property is now ignored. | 2 | Any sysreg with a fine-grained trap will set the new field to |
3 | indicate which FGT register bit it should trap on. | ||
4 | |||
5 | FGT traps only happen when an AArch64 EL2 enables them for | ||
6 | an AArch64 EL1. They therefore are only relevant for AArch32 | ||
7 | cpregs when the cpreg can be accessed from EL0. The logic | ||
8 | in access_check_cp_reg() will check this, so it is safe to | ||
9 | add a .fgt marking to an ARM_CP_STATE_BOTH ARMCPRegInfo. | ||
10 | |||
11 | The DO_BIT and DO_REV_BIT macros define enum constants FGT_##bitname | ||
12 | which can be used to specify the FGT bit, eg | ||
13 | .fgt = FGT_AFSR0_EL1 | ||
14 | (We assume that there is no bit name duplication across the FGT | ||
15 | registers, for brevity's sake.) | ||
16 | |||
17 | Subsequent commits will add the .fgt fields to the relevant register | ||
18 | definitions and define the FGT_nnn values for them. | ||
19 | |||
20 | Note that some of the FGT traps are for instructions that we don't | ||
21 | handle via the cpregs mechanisms (mostly these are instruction traps). | ||
22 | Those we will have to handle separately. | ||
3 | 23 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 25 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 26 | Tested-by: Fuad Tabba <tabba@google.com> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 27 | Message-id: 20230130182459.3309057-10-peter.maydell@linaro.org |
8 | Message-id: 20210128114145.20536-20-peter.maydell@linaro.org | 28 | Message-id: 20230127175507.2895013-10-peter.maydell@linaro.org |
9 | Message-id: 20210121190622.22000-20-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | 29 | --- |
12 | hw/timer/cmsdk-apb-dualtimer.c | 42 ++++++++++++++++++++++++++++++---- | 30 | target/arm/cpregs.h | 72 ++++++++++++++++++++++++++++++++++++++ |
13 | 1 file changed, 37 insertions(+), 5 deletions(-) | 31 | target/arm/cpu.h | 1 + |
14 | 32 | target/arm/internals.h | 20 +++++++++++ | |
15 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | 33 | target/arm/translate.h | 2 ++ |
16 | index XXXXXXX..XXXXXXX 100644 | 34 | target/arm/helper.c | 9 +++++ |
17 | --- a/hw/timer/cmsdk-apb-dualtimer.c | 35 | target/arm/op_helper.c | 30 ++++++++++++++++ |
18 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | 36 | target/arm/translate-a64.c | 3 +- |
19 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_update(CMSDKAPBDualTimer *s) | 37 | target/arm/translate.c | 2 ++ |
20 | qemu_set_irq(s->timerintc, timintc); | 38 | 8 files changed, 138 insertions(+), 1 deletion(-) |
39 | |||
40 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/cpregs.h | ||
43 | +++ b/target/arm/cpregs.h | ||
44 | @@ -XXX,XX +XXX,XX @@ FIELD(HDFGWTR_EL2, NBRBCTL, 60, 1) | ||
45 | FIELD(HDFGWTR_EL2, NBRBDATA, 61, 1) | ||
46 | FIELD(HDFGWTR_EL2, NPMSNEVFR_EL1, 62, 1) | ||
47 | |||
48 | +/* Which fine-grained trap bit register to check, if any */ | ||
49 | +FIELD(FGT, TYPE, 10, 3) | ||
50 | +FIELD(FGT, REV, 9, 1) /* Is bit sense reversed? */ | ||
51 | +FIELD(FGT, IDX, 6, 3) /* Index within a uint64_t[] array */ | ||
52 | +FIELD(FGT, BITPOS, 0, 6) /* Bit position within the uint64_t */ | ||
53 | + | ||
54 | +/* | ||
55 | + * Macros to define FGT_##bitname enum constants to use in ARMCPRegInfo::fgt | ||
56 | + * fields. We assume for brevity's sake that there are no duplicated | ||
57 | + * bit names across the various FGT registers. | ||
58 | + */ | ||
59 | +#define DO_BIT(REG, BITNAME) \ | ||
60 | + FGT_##BITNAME = FGT_##REG | R_##REG##_EL2_##BITNAME##_SHIFT | ||
61 | + | ||
62 | +/* Some bits have reversed sense, so 0 means trap and 1 means not */ | ||
63 | +#define DO_REV_BIT(REG, BITNAME) \ | ||
64 | + FGT_##BITNAME = FGT_##REG | FGT_REV | R_##REG##_EL2_##BITNAME##_SHIFT | ||
65 | + | ||
66 | +typedef enum FGTBit { | ||
67 | + /* | ||
68 | + * These bits tell us which register arrays to use: | ||
69 | + * if FGT_R is set then reads are checked against fgt_read[]; | ||
70 | + * if FGT_W is set then writes are checked against fgt_write[]; | ||
71 | + * if FGT_EXEC is set then all accesses are checked against fgt_exec[]. | ||
72 | + * | ||
73 | + * For almost all bits in the R/W register pairs, the bit exists in | ||
74 | + * both registers for a RW register, in HFGRTR/HDFGRTR for a RO register | ||
75 | + * with the corresponding HFGWTR/HDFGTWTR bit being RES0, and vice-versa | ||
76 | + * for a WO register. There are unfortunately a couple of exceptions | ||
77 | + * (PMCR_EL0, TRFCR_EL1) where the register being trapped is RW but | ||
78 | + * the FGT system only allows trapping of writes, not reads. | ||
79 | + * | ||
80 | + * Note that we arrange these bits so that a 0 FGTBit means "no trap". | ||
81 | + */ | ||
82 | + FGT_R = 1 << R_FGT_TYPE_SHIFT, | ||
83 | + FGT_W = 2 << R_FGT_TYPE_SHIFT, | ||
84 | + FGT_EXEC = 4 << R_FGT_TYPE_SHIFT, | ||
85 | + FGT_RW = FGT_R | FGT_W, | ||
86 | + /* Bit to identify whether trap bit is reversed sense */ | ||
87 | + FGT_REV = R_FGT_REV_MASK, | ||
88 | + | ||
89 | + /* | ||
90 | + * If a bit exists in HFGRTR/HDFGRTR then either the register being | ||
91 | + * trapped is RO or the bit also exists in HFGWTR/HDFGWTR, so we either | ||
92 | + * want to trap for both reads and writes or else it's harmless to mark | ||
93 | + * it as trap-on-writes. | ||
94 | + * If a bit exists only in HFGWTR/HDFGWTR then either the register being | ||
95 | + * trapped is WO, or else it is one of the two oddball special cases | ||
96 | + * which are RW but have only a write trap. We mark these as only | ||
97 | + * FGT_W so we get the right behaviour for those special cases. | ||
98 | + * (If a bit was added in future that provided only a read trap for an | ||
99 | + * RW register we'd need to do something special to get the FGT_R bit | ||
100 | + * only. But this seems unlikely to happen.) | ||
101 | + * | ||
102 | + * So for the DO_BIT/DO_REV_BIT macros: use FGT_HFGRTR/FGT_HDFGRTR if | ||
103 | + * the bit exists in that register. Otherwise use FGT_HFGWTR/FGT_HDFGWTR. | ||
104 | + */ | ||
105 | + FGT_HFGRTR = FGT_RW | (FGTREG_HFGRTR << R_FGT_IDX_SHIFT), | ||
106 | + FGT_HFGWTR = FGT_W | (FGTREG_HFGWTR << R_FGT_IDX_SHIFT), | ||
107 | + FGT_HDFGRTR = FGT_RW | (FGTREG_HDFGRTR << R_FGT_IDX_SHIFT), | ||
108 | + FGT_HDFGWTR = FGT_W | (FGTREG_HDFGWTR << R_FGT_IDX_SHIFT), | ||
109 | + FGT_HFGITR = FGT_EXEC | (FGTREG_HFGITR << R_FGT_IDX_SHIFT), | ||
110 | +} FGTBit; | ||
111 | + | ||
112 | +#undef DO_BIT | ||
113 | +#undef DO_REV_BIT | ||
114 | + | ||
115 | typedef struct ARMCPRegInfo ARMCPRegInfo; | ||
116 | |||
117 | /* | ||
118 | @@ -XXX,XX +XXX,XX @@ struct ARMCPRegInfo { | ||
119 | CPAccessRights access; | ||
120 | /* Security state: ARM_CP_SECSTATE_* bits/values */ | ||
121 | CPSecureState secure; | ||
122 | + /* | ||
123 | + * Which fine-grained trap register bit to check, if any. This | ||
124 | + * value encodes both the trap register and bit within it. | ||
125 | + */ | ||
126 | + FGTBit fgt; | ||
127 | /* | ||
128 | * The opaque pointer passed to define_arm_cp_regs_with_opaque() when | ||
129 | * this register was defined: can be used to hand data through to the | ||
130 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/target/arm/cpu.h | ||
133 | +++ b/target/arm/cpu.h | ||
134 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, FPEXC_EL, 8, 2) | ||
135 | /* Memory operations require alignment: SCTLR_ELx.A or CCR.UNALIGN_TRP */ | ||
136 | FIELD(TBFLAG_ANY, ALIGN_MEM, 10, 1) | ||
137 | FIELD(TBFLAG_ANY, PSTATE__IL, 11, 1) | ||
138 | +FIELD(TBFLAG_ANY, FGT_ACTIVE, 12, 1) | ||
139 | |||
140 | /* | ||
141 | * Bit usage when in AArch32 state, both A- and M-profile. | ||
142 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/target/arm/internals.h | ||
145 | +++ b/target/arm/internals.h | ||
146 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t arm_mdcr_el2_eff(CPUARMState *env) | ||
147 | ((1 << (1 - 1)) | (1 << (2 - 1)) | \ | ||
148 | (1 << (4 - 1)) | (1 << (8 - 1)) | (1 << (16 - 1))) | ||
149 | |||
150 | +/* | ||
151 | + * Return true if it is possible to take a fine-grained-trap to EL2. | ||
152 | + */ | ||
153 | +static inline bool arm_fgt_active(CPUARMState *env, int el) | ||
154 | +{ | ||
155 | + /* | ||
156 | + * The Arm ARM only requires the "{E2H,TGE} != {1,1}" test for traps | ||
157 | + * that can affect EL0, but it is harmless to do the test also for | ||
158 | + * traps on registers that are only accessible at EL1 because if the test | ||
159 | + * returns true then we can't be executing at EL1 anyway. | ||
160 | + * FGT traps only happen when EL2 is enabled and EL1 is AArch64; | ||
161 | + * traps from AArch32 only happen for the EL0 is AArch32 case. | ||
162 | + */ | ||
163 | + return cpu_isar_feature(aa64_fgt, env_archcpu(env)) && | ||
164 | + el < 2 && arm_is_el2_enabled(env) && | ||
165 | + arm_el_is_aa64(env, 1) && | ||
166 | + (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE) && | ||
167 | + (!arm_feature(env, ARM_FEATURE_EL3) || (env->cp15.scr_el3 & SCR_FGTEN)); | ||
168 | +} | ||
169 | + | ||
170 | #endif | ||
171 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
172 | index XXXXXXX..XXXXXXX 100644 | ||
173 | --- a/target/arm/translate.h | ||
174 | +++ b/target/arm/translate.h | ||
175 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
176 | bool is_nonstreaming; | ||
177 | /* True if MVE insns are definitely not predicated by VPR or LTPSIZE */ | ||
178 | bool mve_no_pred; | ||
179 | + /* True if fine-grained traps are active */ | ||
180 | + bool fgt_active; | ||
181 | /* | ||
182 | * >= 0, a copy of PSTATE.BTYPE, which will be 0 without v8.5-BTI. | ||
183 | * < 0, set by the current instruction. | ||
184 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
185 | index XXXXXXX..XXXXXXX 100644 | ||
186 | --- a/target/arm/helper.c | ||
187 | +++ b/target/arm/helper.c | ||
188 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_common(CPUARMState *env, int fp_el, | ||
189 | if (arm_singlestep_active(env)) { | ||
190 | DP_TBFLAG_ANY(flags, SS_ACTIVE, 1); | ||
191 | } | ||
192 | + | ||
193 | return flags; | ||
21 | } | 194 | } |
22 | 195 | ||
23 | +static int cmsdk_dualtimermod_divisor(CMSDKAPBDualTimerModule *m) | 196 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, |
24 | +{ | 197 | DP_TBFLAG_A32(flags, HSTR_ACTIVE, 1); |
25 | + /* Return the divisor set by the current CONTROL.PRESCALE value */ | 198 | } |
26 | + switch (FIELD_EX32(m->control, CONTROL, PRESCALE)) { | 199 | |
27 | + case 0: | 200 | + if (arm_fgt_active(env, el)) { |
28 | + return 1; | 201 | + DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1); |
29 | + case 1: | ||
30 | + return 16; | ||
31 | + case 2: | ||
32 | + case 3: /* UNDEFINED, we treat like 2 (and complained when it was set) */ | ||
33 | + return 256; | ||
34 | + default: | ||
35 | + g_assert_not_reached(); | ||
36 | + } | 202 | + } |
37 | +} | 203 | + |
38 | + | 204 | if (env->uncached_cpsr & CPSR_IL) { |
39 | static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | 205 | DP_TBFLAG_ANY(flags, PSTATE__IL, 1); |
40 | uint32_t newctrl) | 206 | } |
41 | { | 207 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, |
42 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | 208 | DP_TBFLAG_ANY(flags, PSTATE__IL, 1); |
43 | default: | 209 | } |
44 | g_assert_not_reached(); | 210 | |
211 | + if (arm_fgt_active(env, el)) { | ||
212 | + DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1); | ||
213 | + } | ||
214 | + | ||
215 | if (cpu_isar_feature(aa64_mte, env_archcpu(env))) { | ||
216 | /* | ||
217 | * Set MTE_ACTIVE if any access may be Checked, and leave clear | ||
218 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
219 | index XXXXXXX..XXXXXXX 100644 | ||
220 | --- a/target/arm/op_helper.c | ||
221 | +++ b/target/arm/op_helper.c | ||
222 | @@ -XXX,XX +XXX,XX @@ const void *HELPER(access_check_cp_reg)(CPUARMState *env, uint32_t key, | ||
45 | } | 223 | } |
46 | - ptimer_set_freq(m->timer, m->parent->pclk_frq / divisor); | 224 | } |
47 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, divisor); | 225 | |
48 | } | 226 | + /* |
49 | 227 | + * Fine-grained traps also are lower priority than undef-to-EL1, | |
50 | if (changed & R_CONTROL_MODE_MASK) { | 228 | + * higher priority than trap-to-EL3, and we don't care about priority |
51 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m) | 229 | + * order with other EL2 traps because the syndrome value is the same. |
52 | * limit must both be set to 0xffff, so we wrap at 16 bits. | 230 | + */ |
53 | */ | 231 | + if (arm_fgt_active(env, arm_current_el(env))) { |
54 | ptimer_set_limit(m->timer, 0xffff, 1); | 232 | + uint64_t trapword = 0; |
55 | - ptimer_set_freq(m->timer, m->parent->pclk_frq); | 233 | + unsigned int idx = FIELD_EX32(ri->fgt, FGT, IDX); |
56 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | 234 | + unsigned int bitpos = FIELD_EX32(ri->fgt, FGT, BITPOS); |
57 | + cmsdk_dualtimermod_divisor(m)); | 235 | + bool rev = FIELD_EX32(ri->fgt, FGT, REV); |
58 | ptimer_transaction_commit(m->timer); | 236 | + bool trapbit; |
59 | } | 237 | + |
60 | 238 | + if (ri->fgt & FGT_EXEC) { | |
61 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_reset(DeviceState *dev) | 239 | + assert(idx < ARRAY_SIZE(env->cp15.fgt_exec)); |
62 | s->timeritop = 0; | 240 | + trapword = env->cp15.fgt_exec[idx]; |
63 | } | 241 | + } else if (isread && (ri->fgt & FGT_R)) { |
64 | 242 | + assert(idx < ARRAY_SIZE(env->cp15.fgt_read)); | |
65 | +static void cmsdk_apb_dualtimer_clk_update(void *opaque) | 243 | + trapword = env->cp15.fgt_read[idx]; |
66 | +{ | 244 | + } else if (!isread && (ri->fgt & FGT_W)) { |
67 | + CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque); | 245 | + assert(idx < ARRAY_SIZE(env->cp15.fgt_write)); |
68 | + int i; | 246 | + trapword = env->cp15.fgt_write[idx]; |
69 | + | 247 | + } |
70 | + for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | 248 | + |
71 | + CMSDKAPBDualTimerModule *m = &s->timermod[i]; | 249 | + trapbit = extract64(trapword, bitpos, 1); |
72 | + ptimer_transaction_begin(m->timer); | 250 | + if (trapbit != rev) { |
73 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | 251 | + res = CP_ACCESS_TRAP_EL2; |
74 | + cmsdk_dualtimermod_divisor(m)); | 252 | + goto fail; |
75 | + ptimer_transaction_commit(m->timer); | 253 | + } |
76 | + } | 254 | + } |
77 | +} | 255 | + |
78 | + | 256 | if (likely(res == CP_ACCESS_OK)) { |
79 | static void cmsdk_apb_dualtimer_init(Object *obj) | 257 | return ri; |
80 | { | 258 | } |
81 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 259 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
82 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | 260 | index XXXXXXX..XXXXXXX 100644 |
83 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | 261 | --- a/target/arm/translate-a64.c |
84 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | 262 | +++ b/target/arm/translate-a64.c |
85 | } | 263 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, |
86 | - s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | ||
87 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", | ||
88 | + cmsdk_apb_dualtimer_clk_update, s); | ||
89 | } | ||
90 | |||
91 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
93 | CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev); | ||
94 | int i; | ||
95 | |||
96 | - if (s->pclk_frq == 0) { | ||
97 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
98 | + if (!clock_has_source(s->timclk)) { | ||
99 | + error_setg(errp, "CMSDK APB dualtimer: TIMCLK clock must be connected"); | ||
100 | return; | 264 | return; |
101 | } | 265 | } |
102 | 266 | ||
267 | - if (ri->accessfn) { | ||
268 | + if (ri->accessfn || (ri->fgt && s->fgt_active)) { | ||
269 | /* Emit code to perform further access permissions checks at | ||
270 | * runtime; this may result in an exception. | ||
271 | */ | ||
272 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
273 | dc->fp_excp_el = EX_TBFLAG_ANY(tb_flags, FPEXC_EL); | ||
274 | dc->align_mem = EX_TBFLAG_ANY(tb_flags, ALIGN_MEM); | ||
275 | dc->pstate_il = EX_TBFLAG_ANY(tb_flags, PSTATE__IL); | ||
276 | + dc->fgt_active = EX_TBFLAG_ANY(tb_flags, FGT_ACTIVE); | ||
277 | dc->sve_excp_el = EX_TBFLAG_A64(tb_flags, SVEEXC_EL); | ||
278 | dc->sme_excp_el = EX_TBFLAG_A64(tb_flags, SMEEXC_EL); | ||
279 | dc->vl = (EX_TBFLAG_A64(tb_flags, VL) + 1) * 16; | ||
280 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
281 | index XXXXXXX..XXXXXXX 100644 | ||
282 | --- a/target/arm/translate.c | ||
283 | +++ b/target/arm/translate.c | ||
284 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
285 | } | ||
286 | |||
287 | if ((s->hstr_active && s->current_el == 0) || ri->accessfn || | ||
288 | + (ri->fgt && s->fgt_active) || | ||
289 | (arm_dc_feature(s, ARM_FEATURE_XSCALE) && cpnum < 14)) { | ||
290 | /* | ||
291 | * Emit code to perform further access permissions checks at | ||
292 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | ||
293 | dc->fp_excp_el = EX_TBFLAG_ANY(tb_flags, FPEXC_EL); | ||
294 | dc->align_mem = EX_TBFLAG_ANY(tb_flags, ALIGN_MEM); | ||
295 | dc->pstate_il = EX_TBFLAG_ANY(tb_flags, PSTATE__IL); | ||
296 | + dc->fgt_active = EX_TBFLAG_ANY(tb_flags, FGT_ACTIVE); | ||
297 | |||
298 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
299 | dc->vfp_enabled = 1; | ||
103 | -- | 300 | -- |
104 | 2.20.1 | 301 | 2.34.1 |
105 | |||
106 | diff view generated by jsdifflib |
1 | Create and connect the two clocks needed by the ARMSSE. | 1 | Mark up the sysreg definitions for the registers trapped |
---|---|---|---|
2 | by HFGRTR/HFGWTR bits 0..11. | ||
2 | 3 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 6 | Tested-by: Fuad Tabba <tabba@google.com> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20230130182459.3309057-11-peter.maydell@linaro.org |
7 | Message-id: 20210128114145.20536-16-peter.maydell@linaro.org | 8 | Message-id: 20230127175507.2895013-11-peter.maydell@linaro.org |
8 | Message-id: 20210121190622.22000-16-peter.maydell@linaro.org | ||
9 | --- | 9 | --- |
10 | hw/arm/musca.c | 12 ++++++++++++ | 10 | target/arm/cpregs.h | 14 ++++++++++++++ |
11 | 1 file changed, 12 insertions(+) | 11 | target/arm/helper.c | 17 +++++++++++++++++ |
12 | 2 files changed, 31 insertions(+) | ||
12 | 13 | ||
13 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | 14 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
14 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/musca.c | 16 | --- a/target/arm/cpregs.h |
16 | +++ b/hw/arm/musca.c | 17 | +++ b/target/arm/cpregs.h |
17 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
18 | #include "hw/misc/tz-ppc.h" | 19 | FGT_HDFGRTR = FGT_RW | (FGTREG_HDFGRTR << R_FGT_IDX_SHIFT), |
19 | #include "hw/misc/unimp.h" | 20 | FGT_HDFGWTR = FGT_W | (FGTREG_HDFGWTR << R_FGT_IDX_SHIFT), |
20 | #include "hw/rtc/pl031.h" | 21 | FGT_HFGITR = FGT_EXEC | (FGTREG_HFGITR << R_FGT_IDX_SHIFT), |
21 | +#include "hw/qdev-clock.h" | 22 | + |
22 | #include "qom/object.h" | 23 | + /* Trap bits in HFGRTR_EL2 / HFGWTR_EL2, starting from bit 0. */ |
23 | 24 | + DO_BIT(HFGRTR, AFSR0_EL1), | |
24 | #define MUSCA_NUMIRQ_MAX 96 | 25 | + DO_BIT(HFGRTR, AFSR1_EL1), |
25 | @@ -XXX,XX +XXX,XX @@ struct MuscaMachineState { | 26 | + DO_BIT(HFGRTR, AIDR_EL1), |
26 | UnimplementedDeviceState sdio; | 27 | + DO_BIT(HFGRTR, AMAIR_EL1), |
27 | UnimplementedDeviceState gpio; | 28 | + DO_BIT(HFGRTR, APDAKEY), |
28 | UnimplementedDeviceState cryptoisland; | 29 | + DO_BIT(HFGRTR, APDBKEY), |
29 | + Clock *sysclk; | 30 | + DO_BIT(HFGRTR, APGAKEY), |
30 | + Clock *s32kclk; | 31 | + DO_BIT(HFGRTR, APIAKEY), |
32 | + DO_BIT(HFGRTR, APIBKEY), | ||
33 | + DO_BIT(HFGRTR, CCSIDR_EL1), | ||
34 | + DO_BIT(HFGRTR, CLIDR_EL1), | ||
35 | + DO_BIT(HFGRTR, CONTEXTIDR_EL1), | ||
36 | } FGTBit; | ||
37 | |||
38 | #undef DO_BIT | ||
39 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/helper.c | ||
42 | +++ b/target/arm/helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
44 | { .name = "CONTEXTIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
45 | .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 1, | ||
46 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
47 | + .fgt = FGT_CONTEXTIDR_EL1, | ||
48 | .secure = ARM_CP_SECSTATE_NS, | ||
49 | .fieldoffset = offsetof(CPUARMState, cp15.contextidr_el[1]), | ||
50 | .resetvalue = 0, .writefn = contextidr_write, .raw_writefn = raw_write, }, | ||
51 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
52 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 0, | ||
53 | .access = PL1_R, | ||
54 | .accessfn = access_tid4, | ||
55 | + .fgt = FGT_CCSIDR_EL1, | ||
56 | .readfn = ccsidr_read, .type = ARM_CP_NO_RAW }, | ||
57 | { .name = "CSSELR", .state = ARM_CP_STATE_BOTH, | ||
58 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0, | ||
59 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
60 | .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 7, | ||
61 | .access = PL1_R, .type = ARM_CP_CONST, | ||
62 | .accessfn = access_aa64_tid1, | ||
63 | + .fgt = FGT_AIDR_EL1, | ||
64 | .resetvalue = 0 }, | ||
65 | /* | ||
66 | * Auxiliary fault status registers: these also are IMPDEF, and we | ||
67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
68 | { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH, | ||
69 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 0, | ||
70 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
71 | + .fgt = FGT_AFSR0_EL1, | ||
72 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
73 | { .name = "AFSR1_EL1", .state = ARM_CP_STATE_BOTH, | ||
74 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1, | ||
75 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
76 | + .fgt = FGT_AFSR1_EL1, | ||
77 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
78 | /* | ||
79 | * MAIR can just read-as-written because we don't implement caches | ||
80 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo lpae_cp_reginfo[] = { | ||
81 | { .name = "AMAIR0", .state = ARM_CP_STATE_BOTH, | ||
82 | .opc0 = 3, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 0, | ||
83 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
84 | + .fgt = FGT_AMAIR_EL1, | ||
85 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
86 | /* AMAIR1 is mapped to AMAIR_EL1[63:32] */ | ||
87 | { .name = "AMAIR1", .cp = 15, .crn = 10, .crm = 3, .opc1 = 0, .opc2 = 1, | ||
88 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { | ||
89 | { .name = "APDAKEYLO_EL1", .state = ARM_CP_STATE_AA64, | ||
90 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 2, .opc2 = 0, | ||
91 | .access = PL1_RW, .accessfn = access_pauth, | ||
92 | + .fgt = FGT_APDAKEY, | ||
93 | .fieldoffset = offsetof(CPUARMState, keys.apda.lo) }, | ||
94 | { .name = "APDAKEYHI_EL1", .state = ARM_CP_STATE_AA64, | ||
95 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 2, .opc2 = 1, | ||
96 | .access = PL1_RW, .accessfn = access_pauth, | ||
97 | + .fgt = FGT_APDAKEY, | ||
98 | .fieldoffset = offsetof(CPUARMState, keys.apda.hi) }, | ||
99 | { .name = "APDBKEYLO_EL1", .state = ARM_CP_STATE_AA64, | ||
100 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 2, .opc2 = 2, | ||
101 | .access = PL1_RW, .accessfn = access_pauth, | ||
102 | + .fgt = FGT_APDBKEY, | ||
103 | .fieldoffset = offsetof(CPUARMState, keys.apdb.lo) }, | ||
104 | { .name = "APDBKEYHI_EL1", .state = ARM_CP_STATE_AA64, | ||
105 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 2, .opc2 = 3, | ||
106 | .access = PL1_RW, .accessfn = access_pauth, | ||
107 | + .fgt = FGT_APDBKEY, | ||
108 | .fieldoffset = offsetof(CPUARMState, keys.apdb.hi) }, | ||
109 | { .name = "APGAKEYLO_EL1", .state = ARM_CP_STATE_AA64, | ||
110 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 3, .opc2 = 0, | ||
111 | .access = PL1_RW, .accessfn = access_pauth, | ||
112 | + .fgt = FGT_APGAKEY, | ||
113 | .fieldoffset = offsetof(CPUARMState, keys.apga.lo) }, | ||
114 | { .name = "APGAKEYHI_EL1", .state = ARM_CP_STATE_AA64, | ||
115 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 3, .opc2 = 1, | ||
116 | .access = PL1_RW, .accessfn = access_pauth, | ||
117 | + .fgt = FGT_APGAKEY, | ||
118 | .fieldoffset = offsetof(CPUARMState, keys.apga.hi) }, | ||
119 | { .name = "APIAKEYLO_EL1", .state = ARM_CP_STATE_AA64, | ||
120 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 0, | ||
121 | .access = PL1_RW, .accessfn = access_pauth, | ||
122 | + .fgt = FGT_APIAKEY, | ||
123 | .fieldoffset = offsetof(CPUARMState, keys.apia.lo) }, | ||
124 | { .name = "APIAKEYHI_EL1", .state = ARM_CP_STATE_AA64, | ||
125 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 1, | ||
126 | .access = PL1_RW, .accessfn = access_pauth, | ||
127 | + .fgt = FGT_APIAKEY, | ||
128 | .fieldoffset = offsetof(CPUARMState, keys.apia.hi) }, | ||
129 | { .name = "APIBKEYLO_EL1", .state = ARM_CP_STATE_AA64, | ||
130 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 2, | ||
131 | .access = PL1_RW, .accessfn = access_pauth, | ||
132 | + .fgt = FGT_APIBKEY, | ||
133 | .fieldoffset = offsetof(CPUARMState, keys.apib.lo) }, | ||
134 | { .name = "APIBKEYHI_EL1", .state = ARM_CP_STATE_AA64, | ||
135 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 1, .opc2 = 3, | ||
136 | .access = PL1_RW, .accessfn = access_pauth, | ||
137 | + .fgt = FGT_APIBKEY, | ||
138 | .fieldoffset = offsetof(CPUARMState, keys.apib.hi) }, | ||
31 | }; | 139 | }; |
32 | 140 | ||
33 | #define TYPE_MUSCA_MACHINE "musca" | 141 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MuscaMachineState, MuscaMachineClass, MUSCA_MACHINE) | 142 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 1, |
35 | * don't model that in our SSE-200 model yet. | 143 | .access = PL1_R, .type = ARM_CP_CONST, |
36 | */ | 144 | .accessfn = access_tid4, |
37 | #define SYSCLK_FRQ 40000000 | 145 | + .fgt = FGT_CLIDR_EL1, |
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | 146 | .resetvalue = cpu->clidr |
39 | +#define S32KCLK_FRQ (32 * 1000) | 147 | }; |
40 | 148 | define_one_arm_cp_reg(cpu, &clidr); | |
41 | static qemu_irq get_sse_irq_in(MuscaMachineState *mms, int irqno) | ||
42 | { | ||
43 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
44 | exit(1); | ||
45 | } | ||
46 | |||
47 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
48 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
49 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
50 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
51 | + | ||
52 | object_initialize_child(OBJECT(machine), "sse-200", &mms->sse, | ||
53 | TYPE_SSE200); | ||
54 | ssedev = DEVICE(&mms->sse); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
56 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
57 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
58 | qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
59 | + qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
60 | + qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
61 | /* | ||
62 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
63 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
64 | -- | 149 | -- |
65 | 2.20.1 | 150 | 2.34.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | Now no users are setting the frq properties on the CMSDK timer, | 1 | Mark up the sysreg definitions for the registers trapped |
---|---|---|---|
2 | dualtimer, watchdog or ARMSSE SoC devices, we can remove the | 2 | by HFGRTR/HFGWTR bits 12..23. |
3 | properties and the struct fields that back them. | ||
4 | 3 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 6 | Tested-by: Fuad Tabba <tabba@google.com> |
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20230130182459.3309057-12-peter.maydell@linaro.org |
9 | Message-id: 20210128114145.20536-25-peter.maydell@linaro.org | 8 | Message-id: 20230127175507.2895013-12-peter.maydell@linaro.org |
10 | Message-id: 20210121190622.22000-25-peter.maydell@linaro.org | ||
11 | --- | 9 | --- |
12 | include/hw/arm/armsse.h | 2 -- | 10 | target/arm/cpregs.h | 12 ++++++++++++ |
13 | include/hw/timer/cmsdk-apb-dualtimer.h | 2 -- | 11 | target/arm/helper.c | 12 ++++++++++++ |
14 | include/hw/timer/cmsdk-apb-timer.h | 2 -- | 12 | 2 files changed, 24 insertions(+) |
15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 2 -- | ||
16 | hw/arm/armsse.c | 2 -- | ||
17 | hw/timer/cmsdk-apb-dualtimer.c | 6 ------ | ||
18 | hw/timer/cmsdk-apb-timer.c | 6 ------ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 6 ------ | ||
20 | 8 files changed, 28 deletions(-) | ||
21 | 13 | ||
22 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 14 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
23 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/arm/armsse.h | 16 | --- a/target/arm/cpregs.h |
25 | +++ b/include/hw/arm/armsse.h | 17 | +++ b/target/arm/cpregs.h |
26 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
27 | * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | 19 | DO_BIT(HFGRTR, CCSIDR_EL1), |
28 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 20 | DO_BIT(HFGRTR, CLIDR_EL1), |
29 | * by the board model. | 21 | DO_BIT(HFGRTR, CONTEXTIDR_EL1), |
30 | - * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 22 | + DO_BIT(HFGRTR, CPACR_EL1), |
31 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | 23 | + DO_BIT(HFGRTR, CSSELR_EL1), |
32 | * (In hardware, the SSE-200 permits the number of expansion interrupts | 24 | + DO_BIT(HFGRTR, CTR_EL0), |
33 | * for the two CPUs to be configured separately, but we restrict it to | 25 | + DO_BIT(HFGRTR, DCZID_EL0), |
34 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | 26 | + DO_BIT(HFGRTR, ESR_EL1), |
35 | /* Properties */ | 27 | + DO_BIT(HFGRTR, FAR_EL1), |
36 | MemoryRegion *board_memory; | 28 | + DO_BIT(HFGRTR, ISR_EL1), |
37 | uint32_t exp_numirq; | 29 | + DO_BIT(HFGRTR, LORC_EL1), |
38 | - uint32_t mainclk_frq; | 30 | + DO_BIT(HFGRTR, LOREA_EL1), |
39 | uint32_t sram_addr_width; | 31 | + DO_BIT(HFGRTR, LORID_EL1), |
40 | uint32_t init_svtor; | 32 | + DO_BIT(HFGRTR, LORN_EL1), |
41 | bool cpu_fpu[SSE_MAX_CPUS]; | 33 | + DO_BIT(HFGRTR, LORSA_EL1), |
42 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | 34 | } FGTBit; |
35 | |||
36 | #undef DO_BIT | ||
37 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | 39 | --- a/target/arm/helper.c |
45 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | 40 | +++ b/target/arm/helper.c |
46 | @@ -XXX,XX +XXX,XX @@ | 41 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { |
47 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | 42 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0, }, |
48 | * | 43 | { .name = "CPACR", .state = ARM_CP_STATE_BOTH, .opc0 = 3, |
49 | * QEMU interface: | 44 | .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 2, .accessfn = cpacr_access, |
50 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | 45 | + .fgt = FGT_CPACR_EL1, |
51 | * + Clock input "TIMCLK": clock (for both timers) | 46 | .access = PL1_RW, .fieldoffset = offsetof(CPUARMState, cp15.cpacr_el1), |
52 | * + sysbus MMIO region 0: the register bank | 47 | .resetfn = cpacr_reset, .writefn = cpacr_write, .readfn = cpacr_read }, |
53 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
54 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
55 | /*< public >*/ | ||
56 | MemoryRegion iomem; | ||
57 | qemu_irq timerintc; | ||
58 | - uint32_t pclk_frq; | ||
59 | Clock *timclk; | ||
60 | |||
61 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
62 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
65 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
66 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
67 | |||
68 | /* | ||
69 | * QEMU interface: | ||
70 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
71 | * + Clock input "pclk": clock for the timer | ||
72 | * + sysbus MMIO region 0: the register bank | ||
73 | * + sysbus IRQ 0: timer interrupt TIMERINT | ||
74 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
75 | /*< public >*/ | ||
76 | MemoryRegion iomem; | ||
77 | qemu_irq timerint; | ||
78 | - uint32_t pclk_frq; | ||
79 | struct ptimer_state *timer; | ||
80 | Clock *pclk; | ||
81 | |||
82 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
85 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
88 | * | ||
89 | * QEMU interface: | ||
90 | - * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | ||
91 | * + Clock input "WDOGCLK": clock for the watchdog's timer | ||
92 | * + sysbus MMIO region 0: the register bank | ||
93 | * + sysbus IRQ 0: watchdog interrupt | ||
94 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
95 | /*< public >*/ | ||
96 | MemoryRegion iomem; | ||
97 | qemu_irq wdogint; | ||
98 | - uint32_t wdogclk_frq; | ||
99 | bool is_luminary; | ||
100 | struct ptimer_state *timer; | ||
101 | Clock *wdogclk; | ||
102 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/arm/armsse.c | ||
105 | +++ b/hw/arm/armsse.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
107 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
108 | MemoryRegion *), | ||
109 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
110 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
111 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
112 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
113 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
114 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
115 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
116 | MemoryRegion *), | ||
117 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
118 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
119 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
120 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
121 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
122 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
125 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
126 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
127 | } | ||
128 | }; | 48 | }; |
129 | 49 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | |
130 | -static Property cmsdk_apb_dualtimer_properties[] = { | 50 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0, |
131 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBDualTimer, pclk_frq, 0), | 51 | .access = PL1_RW, |
132 | - DEFINE_PROP_END_OF_LIST(), | 52 | .accessfn = access_tid4, |
133 | -}; | 53 | + .fgt = FGT_CSSELR_EL1, |
134 | - | 54 | .writefn = csselr_write, .resetvalue = 0, |
135 | static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | 55 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), |
136 | { | 56 | offsetof(CPUARMState, cp15.csselr_ns) } }, |
137 | DeviceClass *dc = DEVICE_CLASS(klass); | 57 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
138 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | 58 | .resetfn = arm_cp_reset_ignore }, |
139 | dc->realize = cmsdk_apb_dualtimer_realize; | 59 | { .name = "ISR_EL1", .state = ARM_CP_STATE_BOTH, |
140 | dc->vmsd = &cmsdk_apb_dualtimer_vmstate; | 60 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 1, .opc2 = 0, |
141 | dc->reset = cmsdk_apb_dualtimer_reset; | 61 | + .fgt = FGT_ISR_EL1, |
142 | - device_class_set_props(dc, cmsdk_apb_dualtimer_properties); | 62 | .type = ARM_CP_NO_RAW, .access = PL1_R, .readfn = isr_read }, |
143 | } | 63 | /* 32 bit ITLB invalidates */ |
144 | 64 | { .name = "ITLBIALL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 0, | |
145 | static const TypeInfo cmsdk_apb_dualtimer_info = { | 65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_pmsa_cp_reginfo[] = { |
146 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 66 | { .name = "FAR_EL1", .state = ARM_CP_STATE_AA64, |
147 | index XXXXXXX..XXXXXXX 100644 | 67 | .opc0 = 3, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0, |
148 | --- a/hw/timer/cmsdk-apb-timer.c | 68 | .access = PL1_RW, .accessfn = access_tvm_trvm, |
149 | +++ b/hw/timer/cmsdk-apb-timer.c | 69 | + .fgt = FGT_FAR_EL1, |
150 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | 70 | .fieldoffset = offsetof(CPUARMState, cp15.far_el[1]), |
151 | } | 71 | .resetvalue = 0, }, |
152 | }; | 72 | }; |
153 | 73 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | |
154 | -static Property cmsdk_apb_timer_properties[] = { | 74 | { .name = "ESR_EL1", .state = ARM_CP_STATE_AA64, |
155 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | 75 | .opc0 = 3, .crn = 5, .crm = 2, .opc1 = 0, .opc2 = 0, |
156 | - DEFINE_PROP_END_OF_LIST(), | 76 | .access = PL1_RW, .accessfn = access_tvm_trvm, |
157 | -}; | 77 | + .fgt = FGT_ESR_EL1, |
158 | - | 78 | .fieldoffset = offsetof(CPUARMState, cp15.esr_el[1]), .resetvalue = 0, }, |
159 | static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | 79 | { .name = "TTBR0_EL1", .state = ARM_CP_STATE_BOTH, |
160 | { | 80 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 0, |
161 | DeviceClass *dc = DEVICE_CLASS(klass); | 81 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
162 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | 82 | { .name = "DCZID_EL0", .state = ARM_CP_STATE_AA64, |
163 | dc->realize = cmsdk_apb_timer_realize; | 83 | .opc0 = 3, .opc1 = 3, .opc2 = 7, .crn = 0, .crm = 0, |
164 | dc->vmsd = &cmsdk_apb_timer_vmstate; | 84 | .access = PL0_R, .type = ARM_CP_NO_RAW, |
165 | dc->reset = cmsdk_apb_timer_reset; | 85 | + .fgt = FGT_DCZID_EL0, |
166 | - device_class_set_props(dc, cmsdk_apb_timer_properties); | 86 | .readfn = aa64_dczid_read }, |
167 | } | 87 | { .name = "DC_ZVA", .state = ARM_CP_STATE_AA64, |
168 | 88 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 1, | |
169 | static const TypeInfo cmsdk_apb_timer_info = { | 89 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo lor_reginfo[] = { |
170 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | 90 | { .name = "LORSA_EL1", .state = ARM_CP_STATE_AA64, |
171 | index XXXXXXX..XXXXXXX 100644 | 91 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 0, |
172 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 92 | .access = PL1_RW, .accessfn = access_lor_other, |
173 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 93 | + .fgt = FGT_LORSA_EL1, |
174 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | 94 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
175 | } | 95 | { .name = "LOREA_EL1", .state = ARM_CP_STATE_AA64, |
96 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 1, | ||
97 | .access = PL1_RW, .accessfn = access_lor_other, | ||
98 | + .fgt = FGT_LOREA_EL1, | ||
99 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
100 | { .name = "LORN_EL1", .state = ARM_CP_STATE_AA64, | ||
101 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 2, | ||
102 | .access = PL1_RW, .accessfn = access_lor_other, | ||
103 | + .fgt = FGT_LORN_EL1, | ||
104 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
105 | { .name = "LORC_EL1", .state = ARM_CP_STATE_AA64, | ||
106 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 3, | ||
107 | .access = PL1_RW, .accessfn = access_lor_other, | ||
108 | + .fgt = FGT_LORC_EL1, | ||
109 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
110 | { .name = "LORID_EL1", .state = ARM_CP_STATE_AA64, | ||
111 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 7, | ||
112 | .access = PL1_R, .accessfn = access_lor_ns, | ||
113 | + .fgt = FGT_LORID_EL1, | ||
114 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
176 | }; | 115 | }; |
177 | 116 | ||
178 | -static Property cmsdk_apb_watchdog_properties[] = { | 117 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
179 | - DEFINE_PROP_UINT32("wdogclk-frq", CMSDKAPBWatchdog, wdogclk_frq, 0), | 118 | { .name = "CTR_EL0", .state = ARM_CP_STATE_AA64, |
180 | - DEFINE_PROP_END_OF_LIST(), | 119 | .opc0 = 3, .opc1 = 3, .opc2 = 1, .crn = 0, .crm = 0, |
181 | -}; | 120 | .access = PL0_R, .accessfn = ctr_el0_access, |
182 | - | 121 | + .fgt = FGT_CTR_EL0, |
183 | static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | 122 | .type = ARM_CP_CONST, .resetvalue = cpu->ctr }, |
184 | { | 123 | /* TCMTR and TLBTR exist in v8 but have no 64-bit versions */ |
185 | DeviceClass *dc = DEVICE_CLASS(klass); | 124 | { .name = "TCMTR", |
186 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
187 | dc->realize = cmsdk_apb_watchdog_realize; | ||
188 | dc->vmsd = &cmsdk_apb_watchdog_vmstate; | ||
189 | dc->reset = cmsdk_apb_watchdog_reset; | ||
190 | - device_class_set_props(dc, cmsdk_apb_watchdog_properties); | ||
191 | } | ||
192 | |||
193 | static const TypeInfo cmsdk_apb_watchdog_info = { | ||
194 | -- | 125 | -- |
195 | 2.20.1 | 126 | 2.34.1 |
196 | |||
197 | diff view generated by jsdifflib |
1 | Remove all the code that sets frequency properties on the CMSDK | 1 | Mark up the sysreg definitions for the registers trapped |
---|---|---|---|
2 | timer, dualtimer and watchdog devices and on the ARMSSE SoC device: | 2 | by HFGRTR/HFGWTR bits 24..35. |
3 | these properties are unused now that the devices rely on their Clock | ||
4 | inputs instead. | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 6 | Tested-by: Fuad Tabba <tabba@google.com> |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20230130182459.3309057-13-peter.maydell@linaro.org |
10 | Message-id: 20210128114145.20536-24-peter.maydell@linaro.org | 8 | Message-id: 20230127175507.2895013-13-peter.maydell@linaro.org |
11 | Message-id: 20210121190622.22000-24-peter.maydell@linaro.org | ||
12 | --- | 9 | --- |
13 | hw/arm/armsse.c | 7 ------- | 10 | target/arm/cpregs.h | 12 ++++++++++++ |
14 | hw/arm/mps2-tz.c | 1 - | 11 | target/arm/helper.c | 14 ++++++++++++++ |
15 | hw/arm/mps2.c | 3 --- | 12 | 2 files changed, 26 insertions(+) |
16 | hw/arm/musca.c | 1 - | ||
17 | hw/arm/stellaris.c | 3 --- | ||
18 | 5 files changed, 15 deletions(-) | ||
19 | 13 | ||
20 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 14 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/armsse.c | 16 | --- a/target/arm/cpregs.h |
23 | +++ b/hw/arm/armsse.c | 17 | +++ b/target/arm/cpregs.h |
24 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 18 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
25 | * it to the appropriate PPC port; then we can realize the PPC and | 19 | DO_BIT(HFGRTR, LORID_EL1), |
26 | * map its upstream ends to the right place in the container. | 20 | DO_BIT(HFGRTR, LORN_EL1), |
27 | */ | 21 | DO_BIT(HFGRTR, LORSA_EL1), |
28 | - qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | 22 | + DO_BIT(HFGRTR, MAIR_EL1), |
29 | qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | 23 | + DO_BIT(HFGRTR, MIDR_EL1), |
30 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | 24 | + DO_BIT(HFGRTR, MPIDR_EL1), |
31 | return; | 25 | + DO_BIT(HFGRTR, PAR_EL1), |
32 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 26 | + DO_BIT(HFGRTR, REVIDR_EL1), |
33 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr), | 27 | + DO_BIT(HFGRTR, SCTLR_EL1), |
34 | &error_abort); | 28 | + DO_BIT(HFGRTR, SCXTNUM_EL1), |
35 | 29 | + DO_BIT(HFGRTR, SCXTNUM_EL0), | |
36 | - qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | 30 | + DO_BIT(HFGRTR, TCR_EL1), |
37 | qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | 31 | + DO_BIT(HFGRTR, TPIDR_EL1), |
38 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | 32 | + DO_BIT(HFGRTR, TPIDRRO_EL0), |
39 | return; | 33 | + DO_BIT(HFGRTR, TPIDR_EL0), |
40 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 34 | } FGTBit; |
41 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr), | 35 | |
42 | &error_abort); | 36 | #undef DO_BIT |
43 | 37 | diff --git a/target/arm/helper.c b/target/arm/helper.c | |
44 | - qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
45 | qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
46 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
47 | return; | ||
48 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
49 | /* Devices behind APB PPC1: | ||
50 | * 0x4002f000: S32K timer | ||
51 | */ | ||
52 | - qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
53 | qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
54 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
55 | return; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
57 | qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, | ||
58 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
59 | |||
60 | - qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
61 | qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
62 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
63 | return; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | |||
66 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
67 | |||
68 | - qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
69 | qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
70 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
71 | return; | ||
72 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
73 | armsse_get_common_irq_in(s, 1)); | ||
74 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
75 | |||
76 | - qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
77 | qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
79 | return; | ||
80 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/hw/arm/mps2-tz.c | 39 | --- a/target/arm/helper.c |
83 | +++ b/hw/arm/mps2-tz.c | 40 | +++ b/target/arm/helper.c |
84 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 41 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
85 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | 42 | { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64, |
86 | OBJECT(system_memory), &error_abort); | 43 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 2, .opc2 = 0, |
87 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | 44 | .access = PL1_RW, .accessfn = access_tvm_trvm, |
88 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | 45 | + .fgt = FGT_MAIR_EL1, |
89 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | 46 | .fieldoffset = offsetof(CPUARMState, cp15.mair_el[1]), |
90 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | 47 | .resetvalue = 0 }, |
91 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | 48 | { .name = "MAIR_EL3", .state = ARM_CP_STATE_AA64, |
92 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 49 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { |
93 | index XXXXXXX..XXXXXXX 100644 | 50 | { .name = "TPIDR_EL0", .state = ARM_CP_STATE_AA64, |
94 | --- a/hw/arm/mps2.c | 51 | .opc0 = 3, .opc1 = 3, .opc2 = 2, .crn = 13, .crm = 0, |
95 | +++ b/hw/arm/mps2.c | 52 | .access = PL0_RW, |
96 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 53 | + .fgt = FGT_TPIDR_EL0, |
97 | object_initialize_child(OBJECT(mms), name, &mms->timer[i], | 54 | .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[0]), .resetvalue = 0 }, |
98 | TYPE_CMSDK_APB_TIMER); | 55 | { .name = "TPIDRURW", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 2, |
99 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | 56 | .access = PL0_RW, |
100 | - qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | 57 | + .fgt = FGT_TPIDR_EL0, |
101 | qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | 58 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidrurw_s), |
102 | sysbus_realize_and_unref(sbd, &error_fatal); | 59 | offsetoflow32(CPUARMState, cp15.tpidrurw_ns) }, |
103 | sysbus_mmio_map(sbd, 0, base); | 60 | .resetfn = arm_cp_reset_ignore }, |
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 61 | { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64, |
105 | 62 | .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0, | |
106 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | 63 | .access = PL0_R | PL1_W, |
107 | TYPE_CMSDK_APB_DUALTIMER); | 64 | + .fgt = FGT_TPIDRRO_EL0, |
108 | - qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | 65 | .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]), |
109 | qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | 66 | .resetvalue = 0}, |
110 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | 67 | { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3, |
111 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | 68 | .access = PL0_R | PL1_W, |
112 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 69 | + .fgt = FGT_TPIDRRO_EL0, |
113 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); | 70 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s), |
114 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | 71 | offsetoflow32(CPUARMState, cp15.tpidruro_ns) }, |
115 | TYPE_CMSDK_APB_WATCHDOG); | 72 | .resetfn = arm_cp_reset_ignore }, |
116 | - qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | 73 | { .name = "TPIDR_EL1", .state = ARM_CP_STATE_AA64, |
117 | qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | 74 | .opc0 = 3, .opc1 = 0, .opc2 = 4, .crn = 13, .crm = 0, |
118 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | 75 | .access = PL1_RW, |
119 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | 76 | + .fgt = FGT_TPIDR_EL1, |
120 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | 77 | .fieldoffset = offsetof(CPUARMState, cp15.tpidr_el[1]), .resetvalue = 0 }, |
121 | index XXXXXXX..XXXXXXX 100644 | 78 | { .name = "TPIDRPRW", .opc1 = 0, .cp = 15, .crn = 13, .crm = 0, .opc2 = 4, |
122 | --- a/hw/arm/musca.c | 79 | .access = PL1_RW, |
123 | +++ b/hw/arm/musca.c | 80 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { |
124 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | 81 | { .name = "TCR_EL1", .state = ARM_CP_STATE_AA64, |
125 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | 82 | .opc0 = 3, .crn = 2, .crm = 0, .opc1 = 0, .opc2 = 2, |
126 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | 83 | .access = PL1_RW, .accessfn = access_tvm_trvm, |
127 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | 84 | + .fgt = FGT_TCR_EL1, |
128 | - qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | 85 | .writefn = vmsa_tcr_el12_write, |
129 | qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | 86 | .raw_writefn = raw_write, |
130 | qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | 87 | .resetvalue = 0, |
131 | /* | 88 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
132 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 89 | .type = ARM_CP_ALIAS, |
133 | index XXXXXXX..XXXXXXX 100644 | 90 | .opc0 = 3, .opc1 = 0, .crn = 7, .crm = 4, .opc2 = 0, |
134 | --- a/hw/arm/stellaris.c | 91 | .access = PL1_RW, .resetvalue = 0, |
135 | +++ b/hw/arm/stellaris.c | 92 | + .fgt = FGT_PAR_EL1, |
136 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | 93 | .fieldoffset = offsetof(CPUARMState, cp15.par_el[1]), |
137 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | 94 | .writefn = par_write }, |
138 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | 95 | #endif |
139 | 96 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo scxtnum_reginfo[] = { | |
140 | - /* system_clock_scale is valid now */ | 97 | { .name = "SCXTNUM_EL0", .state = ARM_CP_STATE_AA64, |
141 | - uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | 98 | .opc0 = 3, .opc1 = 3, .crn = 13, .crm = 0, .opc2 = 7, |
142 | - qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | 99 | .access = PL0_RW, .accessfn = access_scxtnum, |
143 | qdev_connect_clock_in(dev, "WDOGCLK", | 100 | + .fgt = FGT_SCXTNUM_EL0, |
144 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | 101 | .fieldoffset = offsetof(CPUARMState, scxtnum_el[0]) }, |
145 | 102 | { .name = "SCXTNUM_EL1", .state = ARM_CP_STATE_AA64, | |
103 | .opc0 = 3, .opc1 = 0, .crn = 13, .crm = 0, .opc2 = 7, | ||
104 | .access = PL1_RW, .accessfn = access_scxtnum, | ||
105 | + .fgt = FGT_SCXTNUM_EL1, | ||
106 | .fieldoffset = offsetof(CPUARMState, scxtnum_el[1]) }, | ||
107 | { .name = "SCXTNUM_EL2", .state = ARM_CP_STATE_AA64, | ||
108 | .opc0 = 3, .opc1 = 4, .crn = 13, .crm = 0, .opc2 = 7, | ||
109 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
110 | { .name = "MIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
111 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 0, | ||
112 | .access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr, | ||
113 | + .fgt = FGT_MIDR_EL1, | ||
114 | .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid), | ||
115 | .readfn = midr_read }, | ||
116 | /* crn = 0 op1 = 0 crm = 0 op2 = 7 : AArch32 aliases of MIDR */ | ||
117 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
118 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 6, | ||
119 | .access = PL1_R, | ||
120 | .accessfn = access_aa64_tid1, | ||
121 | + .fgt = FGT_REVIDR_EL1, | ||
122 | .type = ARM_CP_CONST, .resetvalue = cpu->revidr }, | ||
123 | }; | ||
124 | ARMCPRegInfo id_v8_midr_alias_cp_reginfo = { | ||
125 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
126 | ARMCPRegInfo mpidr_cp_reginfo[] = { | ||
127 | { .name = "MPIDR_EL1", .state = ARM_CP_STATE_BOTH, | ||
128 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 5, | ||
129 | + .fgt = FGT_MPIDR_EL1, | ||
130 | .access = PL1_R, .readfn = mpidr_read, .type = ARM_CP_NO_RAW }, | ||
131 | }; | ||
132 | #ifdef CONFIG_USER_ONLY | ||
133 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
134 | .name = "SCTLR", .state = ARM_CP_STATE_BOTH, | ||
135 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 0, | ||
136 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
137 | + .fgt = FGT_SCTLR_EL1, | ||
138 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.sctlr_s), | ||
139 | offsetof(CPUARMState, cp15.sctlr_ns) }, | ||
140 | .writefn = sctlr_write, .resetvalue = cpu->reset_sctlr, | ||
146 | -- | 141 | -- |
147 | 2.20.1 | 142 | 2.34.1 |
148 | |||
149 | diff view generated by jsdifflib |
1 | Create two input clocks on the ARMSSE devices, one for the normal | 1 | Mark up the sysreg definitions for the registers trapped |
---|---|---|---|
2 | MAINCLK, and one for the 32KHz S32KCLK, and wire these up to the | 2 | by HFGRTR/HFGWTR bits 36..63. |
3 | appropriate devices. The old property-based clock frequency setting | ||
4 | will remain in place until conversion is complete. | ||
5 | 3 | ||
6 | This is a migration compatibility break for machines mps2-an505, | 4 | Of these, some correspond to RAS registers which we implement as |
7 | mps2-an521, musca-a, musca-b1. | 5 | always-UNDEF: these don't need any extra handling for FGT because the |
6 | UNDEF-to-EL1 always takes priority over any theoretical | ||
7 | FGT-trap-to-EL2. | ||
8 | |||
9 | Bit 50 (NACCDATA_EL1) is for the ACCDATA_EL1 register which is part | ||
10 | of the FEAT_LS64_ACCDATA feature which we don't yet implement. | ||
8 | 11 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 14 | Tested-by: Fuad Tabba <tabba@google.com> |
12 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 15 | Message-id: 20230130182459.3309057-14-peter.maydell@linaro.org |
13 | Message-id: 20210128114145.20536-12-peter.maydell@linaro.org | 16 | Message-id: 20230127175507.2895013-14-peter.maydell@linaro.org |
14 | Message-id: 20210121190622.22000-12-peter.maydell@linaro.org | ||
15 | --- | 17 | --- |
16 | include/hw/arm/armsse.h | 6 ++++++ | 18 | target/arm/cpregs.h | 7 +++++++ |
17 | hw/arm/armsse.c | 17 +++++++++++++++-- | 19 | hw/intc/arm_gicv3_cpuif.c | 2 ++ |
18 | 2 files changed, 21 insertions(+), 2 deletions(-) | 20 | target/arm/helper.c | 10 ++++++++++ |
21 | 3 files changed, 19 insertions(+) | ||
19 | 22 | ||
20 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 23 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
21 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/arm/armsse.h | 25 | --- a/target/arm/cpregs.h |
23 | +++ b/include/hw/arm/armsse.h | 26 | +++ b/target/arm/cpregs.h |
24 | @@ -XXX,XX +XXX,XX @@ | 27 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
25 | * per-CPU identity and control register blocks | 28 | DO_BIT(HFGRTR, TPIDR_EL1), |
26 | * | 29 | DO_BIT(HFGRTR, TPIDRRO_EL0), |
27 | * QEMU interface: | 30 | DO_BIT(HFGRTR, TPIDR_EL0), |
28 | + * + Clock input "MAINCLK": clock for CPUs and most peripherals | 31 | + DO_BIT(HFGRTR, TTBR0_EL1), |
29 | + * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | 32 | + DO_BIT(HFGRTR, TTBR1_EL1), |
30 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 33 | + DO_BIT(HFGRTR, VBAR_EL1), |
31 | * by the board model. | 34 | + DO_BIT(HFGRTR, ICC_IGRPENN_EL1), |
32 | * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 35 | + DO_BIT(HFGRTR, ERRIDR_EL1), |
33 | @@ -XXX,XX +XXX,XX @@ | 36 | + DO_REV_BIT(HFGRTR, NSMPRI_EL1), |
34 | #include "hw/misc/armsse-mhu.h" | 37 | + DO_REV_BIT(HFGRTR, NTPIDR2_EL0), |
35 | #include "hw/misc/unimp.h" | 38 | } FGTBit; |
36 | #include "hw/or-irq.h" | 39 | |
37 | +#include "hw/clock.h" | 40 | #undef DO_BIT |
38 | #include "hw/core/split-irq.h" | 41 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c |
39 | #include "hw/cpu/cluster.h" | ||
40 | #include "qom/object.h" | ||
41 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
42 | |||
43 | uint32_t nsccfg; | ||
44 | |||
45 | + Clock *mainclk; | ||
46 | + Clock *s32kclk; | ||
47 | + | ||
48 | /* Properties */ | ||
49 | MemoryRegion *board_memory; | ||
50 | uint32_t exp_numirq; | ||
51 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
53 | --- a/hw/arm/armsse.c | 43 | --- a/hw/intc/arm_gicv3_cpuif.c |
54 | +++ b/hw/arm/armsse.c | 44 | +++ b/hw/intc/arm_gicv3_cpuif.c |
55 | @@ -XXX,XX +XXX,XX @@ | 45 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_reginfo[] = { |
56 | #include "hw/arm/armsse.h" | 46 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 12, .opc2 = 6, |
57 | #include "hw/arm/boot.h" | 47 | .type = ARM_CP_IO | ARM_CP_NO_RAW, |
58 | #include "hw/irq.h" | 48 | .access = PL1_RW, .accessfn = gicv3_fiq_access, |
59 | +#include "hw/qdev-clock.h" | 49 | + .fgt = FGT_ICC_IGRPENN_EL1, |
60 | 50 | .readfn = icc_igrpen_read, | |
61 | /* Format of the System Information block SYS_CONFIG register */ | 51 | .writefn = icc_igrpen_write, |
62 | typedef enum SysConfigFormat { | 52 | }, |
63 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | 53 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo gicv3_cpuif_reginfo[] = { |
64 | assert(info->sram_banks <= MAX_SRAM_BANKS); | 54 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 12, .opc2 = 7, |
65 | assert(info->num_cpus <= SSE_MAX_CPUS); | 55 | .type = ARM_CP_IO | ARM_CP_NO_RAW, |
66 | 56 | .access = PL1_RW, .accessfn = gicv3_irq_access, | |
67 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | 57 | + .fgt = FGT_ICC_IGRPENN_EL1, |
68 | + s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | 58 | .readfn = icc_igrpen_read, |
69 | + | 59 | .writefn = icc_igrpen_write, |
70 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | 60 | }, |
71 | 61 | diff --git a/target/arm/helper.c b/target/arm/helper.c | |
72 | for (i = 0; i < info->num_cpus; i++) { | 62 | index XXXXXXX..XXXXXXX 100644 |
73 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 63 | --- a/target/arm/helper.c |
74 | * map its upstream ends to the right place in the container. | 64 | +++ b/target/arm/helper.c |
75 | */ | 65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { |
76 | qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | 66 | { .name = "TTBR0_EL1", .state = ARM_CP_STATE_BOTH, |
77 | + qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | 67 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 0, |
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | 68 | .access = PL1_RW, .accessfn = access_tvm_trvm, |
79 | return; | 69 | + .fgt = FGT_TTBR0_EL1, |
80 | } | 70 | .writefn = vmsa_ttbr_write, .resetvalue = 0, |
81 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 71 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr0_s), |
82 | &error_abort); | 72 | offsetof(CPUARMState, cp15.ttbr0_ns) } }, |
83 | 73 | { .name = "TTBR1_EL1", .state = ARM_CP_STATE_BOTH, | |
84 | qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | 74 | .opc0 = 3, .opc1 = 0, .crn = 2, .crm = 0, .opc2 = 1, |
85 | + qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | 75 | .access = PL1_RW, .accessfn = access_tvm_trvm, |
86 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | 76 | + .fgt = FGT_TTBR1_EL1, |
87 | return; | 77 | .writefn = vmsa_ttbr_write, .resetvalue = 0, |
88 | } | 78 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ttbr1_s), |
89 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 79 | offsetof(CPUARMState, cp15.ttbr1_ns) } }, |
90 | &error_abort); | 80 | @@ -XXX,XX +XXX,XX @@ static void disr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val) |
91 | 81 | * ERRSELR_EL1 | |
92 | qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | 82 | * may generate UNDEFINED, which is the effect we get by not |
93 | + qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | 83 | * listing them at all. |
94 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | 84 | + * |
95 | return; | 85 | + * These registers have fine-grained trap bits, but UNDEF-to-EL1 |
96 | } | 86 | + * is higher priority than FGT-to-EL2 so we do not need to list them |
97 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 87 | + * in order to check for an FGT. |
98 | * 0x4002f000: S32K timer | 88 | */ |
99 | */ | 89 | static const ARMCPRegInfo minimal_ras_reginfo[] = { |
100 | qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | 90 | { .name = "DISR_EL1", .state = ARM_CP_STATE_BOTH, |
101 | + qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | 91 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo minimal_ras_reginfo[] = { |
102 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | 92 | { .name = "ERRIDR_EL1", .state = ARM_CP_STATE_BOTH, |
103 | return; | 93 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 3, .opc2 = 0, |
104 | } | 94 | .access = PL1_R, .accessfn = access_terr, |
105 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 95 | + .fgt = FGT_ERRIDR_EL1, |
106 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | 96 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
107 | 97 | { .name = "VDISR_EL2", .state = ARM_CP_STATE_BOTH, | |
108 | qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | 98 | .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 1, .opc2 = 1, |
109 | + qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | 99 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo sme_reginfo[] = { |
110 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | 100 | { .name = "TPIDR2_EL0", .state = ARM_CP_STATE_AA64, |
111 | return; | 101 | .opc0 = 3, .opc1 = 3, .crn = 13, .crm = 0, .opc2 = 5, |
112 | } | 102 | .access = PL0_RW, .accessfn = access_tpidr2, |
113 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 103 | + .fgt = FGT_NTPIDR2_EL0, |
114 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | 104 | .fieldoffset = offsetof(CPUARMState, cp15.tpidr2_el0) }, |
115 | 105 | { .name = "SVCR", .state = ARM_CP_STATE_AA64, | |
116 | qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | 106 | .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 2, |
117 | + qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | 107 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo sme_reginfo[] = { |
118 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | 108 | { .name = "SMPRI_EL1", .state = ARM_CP_STATE_AA64, |
119 | return; | 109 | .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 2, .opc2 = 4, |
120 | } | 110 | .access = PL1_RW, .accessfn = access_esm, |
121 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 111 | + .fgt = FGT_NSMPRI_EL1, |
122 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | 112 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
123 | 113 | { .name = "SMPRIMAP_EL2", .state = ARM_CP_STATE_AA64, | |
124 | qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | 114 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 2, .opc2 = 5, |
125 | + qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | 115 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
126 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | 116 | { .name = "VBAR", .state = ARM_CP_STATE_BOTH, |
127 | return; | 117 | .opc0 = 3, .crn = 12, .crm = 0, .opc1 = 0, .opc2 = 0, |
128 | } | 118 | .access = PL1_RW, .writefn = vbar_write, |
129 | @@ -XXX,XX +XXX,XX @@ static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | 119 | + .fgt = FGT_VBAR_EL1, |
130 | 120 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.vbar_s), | |
131 | static const VMStateDescription armsse_vmstate = { | 121 | offsetof(CPUARMState, cp15.vbar_ns) }, |
132 | .name = "iotkit", | 122 | .resetvalue = 0 }, |
133 | - .version_id = 1, | ||
134 | - .minimum_version_id = 1, | ||
135 | + .version_id = 2, | ||
136 | + .minimum_version_id = 2, | ||
137 | .fields = (VMStateField[]) { | ||
138 | + VMSTATE_CLOCK(mainclk, ARMSSE), | ||
139 | + VMSTATE_CLOCK(s32kclk, ARMSSE), | ||
140 | VMSTATE_UINT32(nsccfg, ARMSSE), | ||
141 | VMSTATE_END_OF_LIST() | ||
142 | } | ||
143 | -- | 123 | -- |
144 | 2.20.1 | 124 | 2.34.1 |
145 | |||
146 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_TIMER device to the | 1 | Mark up the sysreg definitons for the registers trapped |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | 2 | by HDFGRTR/HDFGWTR bits 0..11. These cover various debug |
3 | with this clock; we will change the behaviour from using the | 3 | related registers. |
4 | wdogclk-frq property to using the Clock once all the users of this | ||
5 | device have been converted to wire up the Clock. | ||
6 | |||
7 | This is a migration compatibility break for machines mps2-an385, | ||
8 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
9 | musca-b1, lm3s811evb, lm3s6965evb. | ||
10 | 4 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 7 | Tested-by: Fuad Tabba <tabba@google.com> |
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20230130182459.3309057-15-peter.maydell@linaro.org |
15 | Message-id: 20210128114145.20536-10-peter.maydell@linaro.org | 9 | Message-id: 20230127175507.2895013-15-peter.maydell@linaro.org |
16 | Message-id: 20210121190622.22000-10-peter.maydell@linaro.org | ||
17 | --- | 10 | --- |
18 | include/hw/watchdog/cmsdk-apb-watchdog.h | 3 +++ | 11 | target/arm/cpregs.h | 12 ++++++++++++ |
19 | hw/watchdog/cmsdk-apb-watchdog.c | 7 +++++-- | 12 | target/arm/debug_helper.c | 11 +++++++++++ |
20 | 2 files changed, 8 insertions(+), 2 deletions(-) | 13 | 2 files changed, 23 insertions(+) |
21 | 14 | ||
22 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | 15 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
23 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | 17 | --- a/target/arm/cpregs.h |
25 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | 18 | +++ b/target/arm/cpregs.h |
26 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
27 | * | 20 | DO_BIT(HFGRTR, ERRIDR_EL1), |
28 | * QEMU interface: | 21 | DO_REV_BIT(HFGRTR, NSMPRI_EL1), |
29 | * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | 22 | DO_REV_BIT(HFGRTR, NTPIDR2_EL0), |
30 | + * + Clock input "WDOGCLK": clock for the watchdog's timer | 23 | + |
31 | * + sysbus MMIO region 0: the register bank | 24 | + /* Trap bits in HDFGRTR_EL2 / HDFGWTR_EL2, starting from bit 0. */ |
32 | * + sysbus IRQ 0: watchdog interrupt | 25 | + DO_BIT(HDFGRTR, DBGBCRN_EL1), |
33 | * | 26 | + DO_BIT(HDFGRTR, DBGBVRN_EL1), |
34 | @@ -XXX,XX +XXX,XX @@ | 27 | + DO_BIT(HDFGRTR, DBGWCRN_EL1), |
35 | 28 | + DO_BIT(HDFGRTR, DBGWVRN_EL1), | |
36 | #include "hw/sysbus.h" | 29 | + DO_BIT(HDFGRTR, MDSCR_EL1), |
37 | #include "hw/ptimer.h" | 30 | + DO_BIT(HDFGRTR, DBGCLAIM), |
38 | +#include "hw/clock.h" | 31 | + DO_BIT(HDFGWTR, OSLAR_EL1), |
39 | #include "qom/object.h" | 32 | + DO_BIT(HDFGRTR, OSLSR_EL1), |
40 | 33 | + DO_BIT(HDFGRTR, OSECCR_EL1), | |
41 | #define TYPE_CMSDK_APB_WATCHDOG "cmsdk-apb-watchdog" | 34 | + DO_BIT(HDFGRTR, OSDLR_EL1), |
42 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | 35 | } FGTBit; |
43 | uint32_t wdogclk_frq; | 36 | |
44 | bool is_luminary; | 37 | #undef DO_BIT |
45 | struct ptimer_state *timer; | 38 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
46 | + Clock *wdogclk; | ||
47 | |||
48 | uint32_t control; | ||
49 | uint32_t intstatus; | ||
50 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
52 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 40 | --- a/target/arm/debug_helper.c |
53 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 41 | +++ b/target/arm/debug_helper.c |
54 | @@ -XXX,XX +XXX,XX @@ | 42 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { |
55 | #include "hw/irq.h" | 43 | { .name = "MDSCR_EL1", .state = ARM_CP_STATE_BOTH, |
56 | #include "hw/qdev-properties.h" | 44 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 2, |
57 | #include "hw/registerfields.h" | 45 | .access = PL1_RW, .accessfn = access_tda, |
58 | +#include "hw/qdev-clock.h" | 46 | + .fgt = FGT_MDSCR_EL1, |
59 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | 47 | .fieldoffset = offsetof(CPUARMState, cp15.mdscr_el1), |
60 | #include "migration/vmstate.h" | 48 | .resetvalue = 0 }, |
61 | 49 | /* | |
62 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | 50 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { |
63 | s, "cmsdk-apb-watchdog", 0x1000); | 51 | { .name = "OSECCR_EL1", .state = ARM_CP_STATE_BOTH, .cp = 14, |
64 | sysbus_init_mmio(sbd, &s->iomem); | 52 | .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 6, .opc2 = 2, |
65 | sysbus_init_irq(sbd, &s->wdogint); | 53 | .access = PL1_RW, .accessfn = access_tda, |
66 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | 54 | + .fgt = FGT_OSECCR_EL1, |
67 | 55 | .type = ARM_CP_CONST, .resetvalue = 0 }, | |
68 | s->is_luminary = false; | 56 | /* |
69 | s->id = cmsdk_apb_watchdog_id; | 57 | * DBGDSCRint[15,12,5:2] map to MDSCR_EL1[15,12,5:2]. Map all bits as |
70 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | 58 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { |
71 | 59 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 4, | |
72 | static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | 60 | .access = PL1_W, .type = ARM_CP_NO_RAW, |
73 | .name = "cmsdk-apb-watchdog", | 61 | .accessfn = access_tdosa, |
74 | - .version_id = 1, | 62 | + .fgt = FGT_OSLAR_EL1, |
75 | - .minimum_version_id = 1, | 63 | .writefn = oslar_write }, |
76 | + .version_id = 2, | 64 | { .name = "OSLSR_EL1", .state = ARM_CP_STATE_BOTH, |
77 | + .minimum_version_id = 2, | 65 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 1, .opc2 = 4, |
78 | .fields = (VMStateField[]) { | 66 | .access = PL1_R, .resetvalue = 10, |
79 | + VMSTATE_CLOCK(wdogclk, CMSDKAPBWatchdog), | 67 | .accessfn = access_tdosa, |
80 | VMSTATE_PTIMER(timer, CMSDKAPBWatchdog), | 68 | + .fgt = FGT_OSLSR_EL1, |
81 | VMSTATE_UINT32(control, CMSDKAPBWatchdog), | 69 | .fieldoffset = offsetof(CPUARMState, cp15.oslsr_el1) }, |
82 | VMSTATE_UINT32(intstatus, CMSDKAPBWatchdog), | 70 | /* Dummy OSDLR_EL1: 32-bit Linux will read this */ |
71 | { .name = "OSDLR_EL1", .state = ARM_CP_STATE_BOTH, | ||
72 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 1, .crm = 3, .opc2 = 4, | ||
73 | .access = PL1_RW, .accessfn = access_tdosa, | ||
74 | + .fgt = FGT_OSDLR_EL1, | ||
75 | .writefn = osdlr_write, | ||
76 | .fieldoffset = offsetof(CPUARMState, cp15.osdlr_el1) }, | ||
77 | /* | ||
78 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | ||
79 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 6, | ||
80 | .type = ARM_CP_ALIAS, | ||
81 | .access = PL1_RW, .accessfn = access_tda, | ||
82 | + .fgt = FGT_DBGCLAIM, | ||
83 | .writefn = dbgclaimset_write, .readfn = dbgclaimset_read }, | ||
84 | { .name = "DBGCLAIMCLR_EL1", .state = ARM_CP_STATE_BOTH, | ||
85 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 6, | ||
86 | .access = PL1_RW, .accessfn = access_tda, | ||
87 | + .fgt = FGT_DBGCLAIM, | ||
88 | .writefn = dbgclaimclr_write, .raw_writefn = raw_write, | ||
89 | .fieldoffset = offsetof(CPUARMState, cp15.dbgclaim) }, | ||
90 | }; | ||
91 | @@ -XXX,XX +XXX,XX @@ void define_debug_regs(ARMCPU *cpu) | ||
92 | { .name = dbgbvr_el1_name, .state = ARM_CP_STATE_BOTH, | ||
93 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 4, | ||
94 | .access = PL1_RW, .accessfn = access_tda, | ||
95 | + .fgt = FGT_DBGBVRN_EL1, | ||
96 | .fieldoffset = offsetof(CPUARMState, cp15.dbgbvr[i]), | ||
97 | .writefn = dbgbvr_write, .raw_writefn = raw_write | ||
98 | }, | ||
99 | { .name = dbgbcr_el1_name, .state = ARM_CP_STATE_BOTH, | ||
100 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 5, | ||
101 | .access = PL1_RW, .accessfn = access_tda, | ||
102 | + .fgt = FGT_DBGBCRN_EL1, | ||
103 | .fieldoffset = offsetof(CPUARMState, cp15.dbgbcr[i]), | ||
104 | .writefn = dbgbcr_write, .raw_writefn = raw_write | ||
105 | }, | ||
106 | @@ -XXX,XX +XXX,XX @@ void define_debug_regs(ARMCPU *cpu) | ||
107 | { .name = dbgwvr_el1_name, .state = ARM_CP_STATE_BOTH, | ||
108 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 6, | ||
109 | .access = PL1_RW, .accessfn = access_tda, | ||
110 | + .fgt = FGT_DBGWVRN_EL1, | ||
111 | .fieldoffset = offsetof(CPUARMState, cp15.dbgwvr[i]), | ||
112 | .writefn = dbgwvr_write, .raw_writefn = raw_write | ||
113 | }, | ||
114 | { .name = dbgwcr_el1_name, .state = ARM_CP_STATE_BOTH, | ||
115 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = i, .opc2 = 7, | ||
116 | .access = PL1_RW, .accessfn = access_tda, | ||
117 | + .fgt = FGT_DBGWCRN_EL1, | ||
118 | .fieldoffset = offsetof(CPUARMState, cp15.dbgwcr[i]), | ||
119 | .writefn = dbgwcr_write, .raw_writefn = raw_write | ||
120 | }, | ||
83 | -- | 121 | -- |
84 | 2.20.1 | 122 | 2.34.1 |
85 | |||
86 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_DUALTIMER device to the | 1 | Mark up the sysreg definitions for the registers trapped |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | 2 | by HDFGRTR/HDFGWTR bits 12..x. |
3 | with this clock; we will change the behaviour from using the pclk-frq | 3 | |
4 | property to using the Clock once all the users of this device have | 4 | Bits 12..22 and bit 58 are for PMU registers. |
5 | been converted to wire up the Clock. | 5 | |
6 | 6 | The remaining bits in HDFGRTR/HDFGWTR are for traps on | |
7 | We take the opportunity to correct the name of the clock input to | 7 | registers that are part of features we don't implement: |
8 | match the hardware -- the dual timer names the clock which drives the | 8 | |
9 | timers TIMCLK. (It does also have a 'pclk' input, which is used only | 9 | Bits 23..32 and 63 : FEAT_SPE |
10 | for the register and APB bus logic; on the SSE-200 these clocks are | 10 | Bits 33..48 : FEAT_ETE |
11 | both connected together.) | 11 | Bits 50..56 : FEAT_TRBE |
12 | 12 | Bits 59..61 : FEAT_BRBE | |
13 | This is a migration compatibility break for machines mps2-an385, | 13 | Bit 62 : FEAT_SPEv1p2. |
14 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
15 | musca-b1. | ||
16 | 14 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 17 | Tested-by: Fuad Tabba <tabba@google.com> |
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 18 | Message-id: 20230130182459.3309057-16-peter.maydell@linaro.org |
21 | Message-id: 20210128114145.20536-9-peter.maydell@linaro.org | 19 | Message-id: 20230127175507.2895013-16-peter.maydell@linaro.org |
22 | Message-id: 20210121190622.22000-9-peter.maydell@linaro.org | ||
23 | --- | 20 | --- |
24 | include/hw/timer/cmsdk-apb-dualtimer.h | 3 +++ | 21 | target/arm/cpregs.h | 12 ++++++++++++ |
25 | hw/timer/cmsdk-apb-dualtimer.c | 7 +++++-- | 22 | target/arm/helper.c | 37 +++++++++++++++++++++++++++++++++++++ |
26 | 2 files changed, 8 insertions(+), 2 deletions(-) | 23 | 2 files changed, 49 insertions(+) |
27 | 24 | ||
28 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | 25 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
29 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | 27 | --- a/target/arm/cpregs.h |
31 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | 28 | +++ b/target/arm/cpregs.h |
32 | @@ -XXX,XX +XXX,XX @@ | 29 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
33 | * | 30 | DO_BIT(HDFGRTR, OSLSR_EL1), |
34 | * QEMU interface: | 31 | DO_BIT(HDFGRTR, OSECCR_EL1), |
35 | * + QOM property "pclk-frq": frequency at which the timer is clocked | 32 | DO_BIT(HDFGRTR, OSDLR_EL1), |
36 | + * + Clock input "TIMCLK": clock (for both timers) | 33 | + DO_BIT(HDFGRTR, PMEVCNTRN_EL0), |
37 | * + sysbus MMIO region 0: the register bank | 34 | + DO_BIT(HDFGRTR, PMEVTYPERN_EL0), |
38 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | 35 | + DO_BIT(HDFGRTR, PMCCFILTR_EL0), |
39 | * + sysbus IRO 1: timer block 1 interrupt TIMINT1 | 36 | + DO_BIT(HDFGRTR, PMCCNTR_EL0), |
40 | @@ -XXX,XX +XXX,XX @@ | 37 | + DO_BIT(HDFGRTR, PMCNTEN), |
41 | 38 | + DO_BIT(HDFGRTR, PMINTEN), | |
42 | #include "hw/sysbus.h" | 39 | + DO_BIT(HDFGRTR, PMOVS), |
43 | #include "hw/ptimer.h" | 40 | + DO_BIT(HDFGRTR, PMSELR_EL0), |
44 | +#include "hw/clock.h" | 41 | + DO_BIT(HDFGWTR, PMSWINC_EL0), |
45 | #include "qom/object.h" | 42 | + DO_BIT(HDFGWTR, PMCR_EL0), |
46 | 43 | + DO_BIT(HDFGRTR, PMMIR_EL1), | |
47 | #define TYPE_CMSDK_APB_DUALTIMER "cmsdk-apb-dualtimer" | 44 | + DO_BIT(HDFGRTR, PMCEIDN_EL0), |
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | 45 | } FGTBit; |
49 | MemoryRegion iomem; | 46 | |
50 | qemu_irq timerintc; | 47 | #undef DO_BIT |
51 | uint32_t pclk_frq; | 48 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
52 | + Clock *timclk; | ||
53 | |||
54 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
55 | uint32_t timeritcr; | ||
56 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | 49 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/hw/timer/cmsdk-apb-dualtimer.c | 50 | --- a/target/arm/helper.c |
59 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | 51 | +++ b/target/arm/helper.c |
60 | @@ -XXX,XX +XXX,XX @@ | 52 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
61 | #include "hw/irq.h" | 53 | .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcnten), |
62 | #include "hw/qdev-properties.h" | 54 | .writefn = pmcntenset_write, |
63 | #include "hw/registerfields.h" | 55 | .accessfn = pmreg_access, |
64 | +#include "hw/qdev-clock.h" | 56 | + .fgt = FGT_PMCNTEN, |
65 | #include "hw/timer/cmsdk-apb-dualtimer.h" | 57 | .raw_writefn = raw_write }, |
66 | #include "migration/vmstate.h" | 58 | { .name = "PMCNTENSET_EL0", .state = ARM_CP_STATE_AA64, .type = ARM_CP_IO, |
67 | 59 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 1, | |
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | 60 | .access = PL0_RW, .accessfn = pmreg_access, |
69 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | 61 | + .fgt = FGT_PMCNTEN, |
70 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | 62 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcnten), .resetvalue = 0, |
71 | } | 63 | .writefn = pmcntenset_write, .raw_writefn = raw_write }, |
72 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | 64 | { .name = "PMCNTENCLR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 2, |
73 | } | 65 | .access = PL0_RW, |
74 | 66 | .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcnten), | |
75 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | 67 | .accessfn = pmreg_access, |
76 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_dualtimermod_vmstate = { | 68 | + .fgt = FGT_PMCNTEN, |
77 | 69 | .writefn = pmcntenclr_write, | |
78 | static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | 70 | .type = ARM_CP_ALIAS | ARM_CP_IO }, |
79 | .name = "cmsdk-apb-dualtimer", | 71 | { .name = "PMCNTENCLR_EL0", .state = ARM_CP_STATE_AA64, |
80 | - .version_id = 1, | 72 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 2, |
81 | - .minimum_version_id = 1, | 73 | .access = PL0_RW, .accessfn = pmreg_access, |
82 | + .version_id = 2, | 74 | + .fgt = FGT_PMCNTEN, |
83 | + .minimum_version_id = 2, | 75 | .type = ARM_CP_ALIAS | ARM_CP_IO, |
84 | .fields = (VMStateField[]) { | 76 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcnten), |
85 | + VMSTATE_CLOCK(timclk, CMSDKAPBDualTimer), | 77 | .writefn = pmcntenclr_write }, |
86 | VMSTATE_STRUCT_ARRAY(timermod, CMSDKAPBDualTimer, | 78 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
87 | CMSDK_APB_DUALTIMER_NUM_MODULES, | 79 | .access = PL0_RW, .type = ARM_CP_IO, |
88 | 1, cmsdk_dualtimermod_vmstate, | 80 | .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmovsr), |
81 | .accessfn = pmreg_access, | ||
82 | + .fgt = FGT_PMOVS, | ||
83 | .writefn = pmovsr_write, | ||
84 | .raw_writefn = raw_write }, | ||
85 | { .name = "PMOVSCLR_EL0", .state = ARM_CP_STATE_AA64, | ||
86 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 3, | ||
87 | .access = PL0_RW, .accessfn = pmreg_access, | ||
88 | + .fgt = FGT_PMOVS, | ||
89 | .type = ARM_CP_ALIAS | ARM_CP_IO, | ||
90 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pmovsr), | ||
91 | .writefn = pmovsr_write, | ||
92 | .raw_writefn = raw_write }, | ||
93 | { .name = "PMSWINC", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 4, | ||
94 | .access = PL0_W, .accessfn = pmreg_access_swinc, | ||
95 | + .fgt = FGT_PMSWINC_EL0, | ||
96 | .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
97 | .writefn = pmswinc_write }, | ||
98 | { .name = "PMSWINC_EL0", .state = ARM_CP_STATE_AA64, | ||
99 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 4, | ||
100 | .access = PL0_W, .accessfn = pmreg_access_swinc, | ||
101 | + .fgt = FGT_PMSWINC_EL0, | ||
102 | .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
103 | .writefn = pmswinc_write }, | ||
104 | { .name = "PMSELR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 5, | ||
105 | .access = PL0_RW, .type = ARM_CP_ALIAS, | ||
106 | + .fgt = FGT_PMSELR_EL0, | ||
107 | .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmselr), | ||
108 | .accessfn = pmreg_access_selr, .writefn = pmselr_write, | ||
109 | .raw_writefn = raw_write}, | ||
110 | { .name = "PMSELR_EL0", .state = ARM_CP_STATE_AA64, | ||
111 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 5, | ||
112 | .access = PL0_RW, .accessfn = pmreg_access_selr, | ||
113 | + .fgt = FGT_PMSELR_EL0, | ||
114 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pmselr), | ||
115 | .writefn = pmselr_write, .raw_writefn = raw_write, }, | ||
116 | { .name = "PMCCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 0, | ||
117 | .access = PL0_RW, .resetvalue = 0, .type = ARM_CP_ALIAS | ARM_CP_IO, | ||
118 | + .fgt = FGT_PMCCNTR_EL0, | ||
119 | .readfn = pmccntr_read, .writefn = pmccntr_write32, | ||
120 | .accessfn = pmreg_access_ccntr }, | ||
121 | { .name = "PMCCNTR_EL0", .state = ARM_CP_STATE_AA64, | ||
122 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 0, | ||
123 | .access = PL0_RW, .accessfn = pmreg_access_ccntr, | ||
124 | + .fgt = FGT_PMCCNTR_EL0, | ||
125 | .type = ARM_CP_IO, | ||
126 | .fieldoffset = offsetof(CPUARMState, cp15.c15_ccnt), | ||
127 | .readfn = pmccntr_read, .writefn = pmccntr_write, | ||
128 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
129 | { .name = "PMCCFILTR", .cp = 15, .opc1 = 0, .crn = 14, .crm = 15, .opc2 = 7, | ||
130 | .writefn = pmccfiltr_write_a32, .readfn = pmccfiltr_read_a32, | ||
131 | .access = PL0_RW, .accessfn = pmreg_access, | ||
132 | + .fgt = FGT_PMCCFILTR_EL0, | ||
133 | .type = ARM_CP_ALIAS | ARM_CP_IO, | ||
134 | .resetvalue = 0, }, | ||
135 | { .name = "PMCCFILTR_EL0", .state = ARM_CP_STATE_AA64, | ||
136 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 15, .opc2 = 7, | ||
137 | .writefn = pmccfiltr_write, .raw_writefn = raw_write, | ||
138 | .access = PL0_RW, .accessfn = pmreg_access, | ||
139 | + .fgt = FGT_PMCCFILTR_EL0, | ||
140 | .type = ARM_CP_IO, | ||
141 | .fieldoffset = offsetof(CPUARMState, cp15.pmccfiltr_el0), | ||
142 | .resetvalue = 0, }, | ||
143 | { .name = "PMXEVTYPER", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 1, | ||
144 | .access = PL0_RW, .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
145 | .accessfn = pmreg_access, | ||
146 | + .fgt = FGT_PMEVTYPERN_EL0, | ||
147 | .writefn = pmxevtyper_write, .readfn = pmxevtyper_read }, | ||
148 | { .name = "PMXEVTYPER_EL0", .state = ARM_CP_STATE_AA64, | ||
149 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 1, | ||
150 | .access = PL0_RW, .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
151 | .accessfn = pmreg_access, | ||
152 | + .fgt = FGT_PMEVTYPERN_EL0, | ||
153 | .writefn = pmxevtyper_write, .readfn = pmxevtyper_read }, | ||
154 | { .name = "PMXEVCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 2, | ||
155 | .access = PL0_RW, .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
156 | .accessfn = pmreg_access_xevcntr, | ||
157 | + .fgt = FGT_PMEVCNTRN_EL0, | ||
158 | .writefn = pmxevcntr_write, .readfn = pmxevcntr_read }, | ||
159 | { .name = "PMXEVCNTR_EL0", .state = ARM_CP_STATE_AA64, | ||
160 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 2, | ||
161 | .access = PL0_RW, .type = ARM_CP_NO_RAW | ARM_CP_IO, | ||
162 | .accessfn = pmreg_access_xevcntr, | ||
163 | + .fgt = FGT_PMEVCNTRN_EL0, | ||
164 | .writefn = pmxevcntr_write, .readfn = pmxevcntr_read }, | ||
165 | { .name = "PMUSERENR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 0, | ||
166 | .access = PL0_R | PL1_RW, .accessfn = access_tpm, | ||
167 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
168 | .writefn = pmuserenr_write, .raw_writefn = raw_write }, | ||
169 | { .name = "PMINTENSET", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 1, | ||
170 | .access = PL1_RW, .accessfn = access_tpm, | ||
171 | + .fgt = FGT_PMINTEN, | ||
172 | .type = ARM_CP_ALIAS | ARM_CP_IO, | ||
173 | .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pminten), | ||
174 | .resetvalue = 0, | ||
175 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
176 | { .name = "PMINTENSET_EL1", .state = ARM_CP_STATE_AA64, | ||
177 | .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 1, | ||
178 | .access = PL1_RW, .accessfn = access_tpm, | ||
179 | + .fgt = FGT_PMINTEN, | ||
180 | .type = ARM_CP_IO, | ||
181 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | ||
182 | .writefn = pmintenset_write, .raw_writefn = raw_write, | ||
183 | .resetvalue = 0x0 }, | ||
184 | { .name = "PMINTENCLR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 2, | ||
185 | .access = PL1_RW, .accessfn = access_tpm, | ||
186 | + .fgt = FGT_PMINTEN, | ||
187 | .type = ARM_CP_ALIAS | ARM_CP_IO | ARM_CP_NO_RAW, | ||
188 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | ||
189 | .writefn = pmintenclr_write, }, | ||
190 | { .name = "PMINTENCLR_EL1", .state = ARM_CP_STATE_AA64, | ||
191 | .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 2, | ||
192 | .access = PL1_RW, .accessfn = access_tpm, | ||
193 | + .fgt = FGT_PMINTEN, | ||
194 | .type = ARM_CP_ALIAS | ARM_CP_IO | ARM_CP_NO_RAW, | ||
195 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | ||
196 | .writefn = pmintenclr_write }, | ||
197 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmovsset_cp_reginfo[] = { | ||
198 | /* PMOVSSET is not implemented in v7 before v7ve */ | ||
199 | { .name = "PMOVSSET", .cp = 15, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 3, | ||
200 | .access = PL0_RW, .accessfn = pmreg_access, | ||
201 | + .fgt = FGT_PMOVS, | ||
202 | .type = ARM_CP_ALIAS | ARM_CP_IO, | ||
203 | .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmovsr), | ||
204 | .writefn = pmovsset_write, | ||
205 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmovsset_cp_reginfo[] = { | ||
206 | { .name = "PMOVSSET_EL0", .state = ARM_CP_STATE_AA64, | ||
207 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 14, .opc2 = 3, | ||
208 | .access = PL0_RW, .accessfn = pmreg_access, | ||
209 | + .fgt = FGT_PMOVS, | ||
210 | .type = ARM_CP_ALIAS | ARM_CP_IO, | ||
211 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pmovsr), | ||
212 | .writefn = pmovsset_write, | ||
213 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
214 | ARMCPRegInfo pmcr = { | ||
215 | .name = "PMCR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 0, | ||
216 | .access = PL0_RW, | ||
217 | + .fgt = FGT_PMCR_EL0, | ||
218 | .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
219 | .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmcr), | ||
220 | .accessfn = pmreg_access, .writefn = pmcr_write, | ||
221 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
222 | .name = "PMCR_EL0", .state = ARM_CP_STATE_AA64, | ||
223 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 0, | ||
224 | .access = PL0_RW, .accessfn = pmreg_access, | ||
225 | + .fgt = FGT_PMCR_EL0, | ||
226 | .type = ARM_CP_IO, | ||
227 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pmcr), | ||
228 | .resetvalue = cpu->isar.reset_pmcr_el0, | ||
229 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
230 | { .name = pmevcntr_name, .cp = 15, .crn = 14, | ||
231 | .crm = 8 | (3 & (i >> 3)), .opc1 = 0, .opc2 = i & 7, | ||
232 | .access = PL0_RW, .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
233 | + .fgt = FGT_PMEVCNTRN_EL0, | ||
234 | .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn, | ||
235 | .accessfn = pmreg_access_xevcntr }, | ||
236 | { .name = pmevcntr_el0_name, .state = ARM_CP_STATE_AA64, | ||
237 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 8 | (3 & (i >> 3)), | ||
238 | .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access_xevcntr, | ||
239 | .type = ARM_CP_IO, | ||
240 | + .fgt = FGT_PMEVCNTRN_EL0, | ||
241 | .readfn = pmevcntr_readfn, .writefn = pmevcntr_writefn, | ||
242 | .raw_readfn = pmevcntr_rawread, | ||
243 | .raw_writefn = pmevcntr_rawwrite }, | ||
244 | { .name = pmevtyper_name, .cp = 15, .crn = 14, | ||
245 | .crm = 12 | (3 & (i >> 3)), .opc1 = 0, .opc2 = i & 7, | ||
246 | .access = PL0_RW, .type = ARM_CP_IO | ARM_CP_ALIAS, | ||
247 | + .fgt = FGT_PMEVTYPERN_EL0, | ||
248 | .readfn = pmevtyper_readfn, .writefn = pmevtyper_writefn, | ||
249 | .accessfn = pmreg_access }, | ||
250 | { .name = pmevtyper_el0_name, .state = ARM_CP_STATE_AA64, | ||
251 | .opc0 = 3, .opc1 = 3, .crn = 14, .crm = 12 | (3 & (i >> 3)), | ||
252 | .opc2 = i & 7, .access = PL0_RW, .accessfn = pmreg_access, | ||
253 | + .fgt = FGT_PMEVTYPERN_EL0, | ||
254 | .type = ARM_CP_IO, | ||
255 | .readfn = pmevtyper_readfn, .writefn = pmevtyper_writefn, | ||
256 | .raw_writefn = pmevtyper_rawwrite }, | ||
257 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
258 | { .name = "PMCEID2", .state = ARM_CP_STATE_AA32, | ||
259 | .cp = 15, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 4, | ||
260 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
261 | + .fgt = FGT_PMCEIDN_EL0, | ||
262 | .resetvalue = extract64(cpu->pmceid0, 32, 32) }, | ||
263 | { .name = "PMCEID3", .state = ARM_CP_STATE_AA32, | ||
264 | .cp = 15, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 5, | ||
265 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
266 | + .fgt = FGT_PMCEIDN_EL0, | ||
267 | .resetvalue = extract64(cpu->pmceid1, 32, 32) }, | ||
268 | }; | ||
269 | define_arm_cp_regs(cpu, v81_pmu_regs); | ||
270 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
271 | .name = "PMMIR_EL1", .state = ARM_CP_STATE_BOTH, | ||
272 | .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 6, | ||
273 | .access = PL1_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
274 | + .fgt = FGT_PMMIR_EL1, | ||
275 | .resetvalue = 0 | ||
276 | }; | ||
277 | define_one_arm_cp_reg(cpu, &v84_pmmir); | ||
278 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
279 | { .name = "PMCEID0", .state = ARM_CP_STATE_AA32, | ||
280 | .cp = 15, .opc1 = 0, .crn = 9, .crm = 12, .opc2 = 6, | ||
281 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
282 | + .fgt = FGT_PMCEIDN_EL0, | ||
283 | .resetvalue = extract64(cpu->pmceid0, 0, 32) }, | ||
284 | { .name = "PMCEID0_EL0", .state = ARM_CP_STATE_AA64, | ||
285 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 6, | ||
286 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
287 | + .fgt = FGT_PMCEIDN_EL0, | ||
288 | .resetvalue = cpu->pmceid0 }, | ||
289 | { .name = "PMCEID1", .state = ARM_CP_STATE_AA32, | ||
290 | .cp = 15, .opc1 = 0, .crn = 9, .crm = 12, .opc2 = 7, | ||
291 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
292 | + .fgt = FGT_PMCEIDN_EL0, | ||
293 | .resetvalue = extract64(cpu->pmceid1, 0, 32) }, | ||
294 | { .name = "PMCEID1_EL0", .state = ARM_CP_STATE_AA64, | ||
295 | .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 7, | ||
296 | .access = PL0_R, .accessfn = pmreg_access, .type = ARM_CP_CONST, | ||
297 | + .fgt = FGT_PMCEIDN_EL0, | ||
298 | .resetvalue = cpu->pmceid1 }, | ||
299 | }; | ||
300 | #ifdef CONFIG_USER_ONLY | ||
89 | -- | 301 | -- |
90 | 2.20.1 | 302 | 2.34.1 |
91 | |||
92 | diff view generated by jsdifflib |
1 | The state struct for the CMSDK APB timer device doesn't follow our | 1 | Mark up the sysreg definitions for the system instructions |
---|---|---|---|
2 | usual naming convention of camelcase -- "CMSDK" and "APB" are both | 2 | trapped by HFGITR bits 0..11. These bits cover various |
3 | acronyms, but "TIMER" is not so should not be all-uppercase. | 3 | cache maintenance operations. |
4 | Globally rename the struct to "CMSDKAPBTimer" (bringing it into line | ||
5 | with CMSDKAPBWatchdog and CMSDKAPBDualTimer; CMSDKAPBUART remains | ||
6 | as-is because "UART" is an acronym). | ||
7 | |||
8 | Commit created with: | ||
9 | perl -p -i -e 's/CMSDKAPBTIMER/CMSDKAPBTimer/g' hw/timer/cmsdk-apb-timer.c include/hw/arm/armsse.h include/hw/timer/cmsdk-apb-timer.h | ||
10 | 4 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 7 | Tested-by: Fuad Tabba <tabba@google.com> |
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20230130182459.3309057-17-peter.maydell@linaro.org |
15 | Message-id: 20210128114145.20536-7-peter.maydell@linaro.org | 9 | Message-id: 20230127175507.2895013-17-peter.maydell@linaro.org |
16 | Message-id: 20210121190622.22000-7-peter.maydell@linaro.org | ||
17 | --- | 10 | --- |
18 | include/hw/arm/armsse.h | 6 +++--- | 11 | target/arm/cpregs.h | 14 ++++++++++++++ |
19 | include/hw/timer/cmsdk-apb-timer.h | 4 ++-- | 12 | target/arm/helper.c | 28 ++++++++++++++++++++++++++++ |
20 | hw/timer/cmsdk-apb-timer.c | 28 ++++++++++++++-------------- | 13 | 2 files changed, 42 insertions(+) |
21 | 3 files changed, 19 insertions(+), 19 deletions(-) | ||
22 | 14 | ||
23 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 15 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
24 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/armsse.h | 17 | --- a/target/arm/cpregs.h |
26 | +++ b/include/hw/arm/armsse.h | 18 | +++ b/target/arm/cpregs.h |
27 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | 19 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
28 | TZPPC apb_ppc0; | 20 | DO_BIT(HDFGWTR, PMCR_EL0), |
29 | TZPPC apb_ppc1; | 21 | DO_BIT(HDFGRTR, PMMIR_EL1), |
30 | TZMPC mpc[IOTS_NUM_MPC]; | 22 | DO_BIT(HDFGRTR, PMCEIDN_EL0), |
31 | - CMSDKAPBTIMER timer0; | 23 | + |
32 | - CMSDKAPBTIMER timer1; | 24 | + /* Trap bits in HFGITR_EL2, starting from bit 0 */ |
33 | - CMSDKAPBTIMER s32ktimer; | 25 | + DO_BIT(HFGITR, ICIALLUIS), |
34 | + CMSDKAPBTimer timer0; | 26 | + DO_BIT(HFGITR, ICIALLU), |
35 | + CMSDKAPBTimer timer1; | 27 | + DO_BIT(HFGITR, ICIVAU), |
36 | + CMSDKAPBTimer s32ktimer; | 28 | + DO_BIT(HFGITR, DCIVAC), |
37 | qemu_or_irq ppc_irq_orgate; | 29 | + DO_BIT(HFGITR, DCISW), |
38 | SplitIRQ sec_resp_splitter; | 30 | + DO_BIT(HFGITR, DCCSW), |
39 | SplitIRQ ppc_irq_splitter[NUM_PPCS]; | 31 | + DO_BIT(HFGITR, DCCISW), |
40 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | 32 | + DO_BIT(HFGITR, DCCVAU), |
33 | + DO_BIT(HFGITR, DCCVAP), | ||
34 | + DO_BIT(HFGITR, DCCVADP), | ||
35 | + DO_BIT(HFGITR, DCCIVAC), | ||
36 | + DO_BIT(HFGITR, DCZVA), | ||
37 | } FGTBit; | ||
38 | |||
39 | #undef DO_BIT | ||
40 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/include/hw/timer/cmsdk-apb-timer.h | 42 | --- a/target/arm/helper.c |
43 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 43 | +++ b/target/arm/helper.c |
44 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
45 | #include "qom/object.h" | 45 | #ifndef CONFIG_USER_ONLY |
46 | 46 | /* Avoid overhead of an access check that always passes in user-mode */ | |
47 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | 47 | .accessfn = aa64_zva_access, |
48 | -OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTIMER, CMSDK_APB_TIMER) | 48 | + .fgt = FGT_DCZVA, |
49 | +OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | 49 | #endif |
50 | 50 | }, | |
51 | -struct CMSDKAPBTIMER { | 51 | { .name = "CURRENTEL", .state = ARM_CP_STATE_AA64, |
52 | +struct CMSDKAPBTimer { | 52 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
53 | /*< private >*/ | 53 | { .name = "IC_IALLUIS", .state = ARM_CP_STATE_AA64, |
54 | SysBusDevice parent_obj; | 54 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, |
55 | 55 | .access = PL1_W, .type = ARM_CP_NOP, | |
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 56 | + .fgt = FGT_ICIALLUIS, |
57 | index XXXXXXX..XXXXXXX 100644 | 57 | .accessfn = access_ticab }, |
58 | --- a/hw/timer/cmsdk-apb-timer.c | 58 | { .name = "IC_IALLU", .state = ARM_CP_STATE_AA64, |
59 | +++ b/hw/timer/cmsdk-apb-timer.c | 59 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, |
60 | @@ -XXX,XX +XXX,XX @@ static const int timer_id[] = { | 60 | .access = PL1_W, .type = ARM_CP_NOP, |
61 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | 61 | + .fgt = FGT_ICIALLU, |
62 | }; | 62 | .accessfn = access_tocu }, |
63 | 63 | { .name = "IC_IVAU", .state = ARM_CP_STATE_AA64, | |
64 | -static void cmsdk_apb_timer_update(CMSDKAPBTIMER *s) | 64 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 5, .opc2 = 1, |
65 | +static void cmsdk_apb_timer_update(CMSDKAPBTimer *s) | 65 | .access = PL0_W, .type = ARM_CP_NOP, |
66 | { | 66 | + .fgt = FGT_ICIVAU, |
67 | qemu_set_irq(s->timerint, !!(s->intstatus & R_INTSTATUS_IRQ_MASK)); | 67 | .accessfn = access_tocu }, |
68 | } | 68 | { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64, |
69 | 69 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1, | |
70 | static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | 70 | .access = PL1_W, .accessfn = aa64_cacheop_poc_access, |
71 | { | 71 | + .fgt = FGT_DCIVAC, |
72 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | 72 | .type = ARM_CP_NOP }, |
73 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | 73 | { .name = "DC_ISW", .state = ARM_CP_STATE_AA64, |
74 | uint64_t r; | 74 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 2, |
75 | 75 | + .fgt = FGT_DCISW, | |
76 | switch (offset) { | 76 | .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP }, |
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | 77 | { .name = "DC_CVAC", .state = ARM_CP_STATE_AA64, |
78 | static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, | 78 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 1, |
79 | unsigned size) | 79 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
80 | { | 80 | .accessfn = aa64_cacheop_poc_access }, |
81 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | 81 | { .name = "DC_CSW", .state = ARM_CP_STATE_AA64, |
82 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | 82 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, |
83 | 83 | + .fgt = FGT_DCCSW, | |
84 | trace_cmsdk_apb_timer_write(offset, value, size); | 84 | .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP }, |
85 | 85 | { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64, | |
86 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps cmsdk_apb_timer_ops = { | 86 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1, |
87 | 87 | .access = PL0_W, .type = ARM_CP_NOP, | |
88 | static void cmsdk_apb_timer_tick(void *opaque) | 88 | + .fgt = FGT_DCCVAU, |
89 | { | 89 | .accessfn = access_tocu }, |
90 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | 90 | { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64, |
91 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | 91 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1, |
92 | 92 | .access = PL0_W, .type = ARM_CP_NOP, | |
93 | if (s->ctrl & R_CTRL_IRQEN_MASK) { | 93 | + .fgt = FGT_DCCIVAC, |
94 | s->intstatus |= R_INTSTATUS_IRQ_MASK; | 94 | .accessfn = aa64_cacheop_poc_access }, |
95 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_tick(void *opaque) | 95 | { .name = "DC_CISW", .state = ARM_CP_STATE_AA64, |
96 | 96 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | |
97 | static void cmsdk_apb_timer_reset(DeviceState *dev) | 97 | + .fgt = FGT_DCCISW, |
98 | { | 98 | .access = PL1_W, .accessfn = access_tsw, .type = ARM_CP_NOP }, |
99 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | 99 | /* TLBI operations */ |
100 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | 100 | { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64, |
101 | 101 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpop_reg[] = { | |
102 | trace_cmsdk_apb_timer_reset(); | 102 | { .name = "DC_CVAP", .state = ARM_CP_STATE_AA64, |
103 | s->ctrl = 0; | 103 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 1, |
104 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | 104 | .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END, |
105 | static void cmsdk_apb_timer_init(Object *obj) | 105 | + .fgt = FGT_DCCVAP, |
106 | { | 106 | .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn }, |
107 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 107 | }; |
108 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(obj); | 108 | |
109 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(obj); | 109 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpodp_reg[] = { |
110 | 110 | { .name = "DC_CVADP", .state = ARM_CP_STATE_AA64, | |
111 | memory_region_init_io(&s->iomem, obj, &cmsdk_apb_timer_ops, | 111 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 1, |
112 | s, "cmsdk-apb-timer", 0x1000); | 112 | .access = PL0_W, .type = ARM_CP_NO_RAW | ARM_CP_SUPPRESS_TB_END, |
113 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | 113 | + .fgt = FGT_DCCVADP, |
114 | 114 | .accessfn = aa64_cacheop_poc_access, .writefn = dccvap_writefn }, | |
115 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 115 | }; |
116 | { | 116 | #endif /*CONFIG_USER_ONLY*/ |
117 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | 117 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = { |
118 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | 118 | { .name = "DC_IGVAC", .state = ARM_CP_STATE_AA64, |
119 | 119 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 3, | |
120 | if (s->pclk_frq == 0) { | 120 | .type = ARM_CP_NOP, .access = PL1_W, |
121 | error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | 121 | + .fgt = FGT_DCIVAC, |
122 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | 122 | .accessfn = aa64_cacheop_poc_access }, |
123 | .version_id = 1, | 123 | { .name = "DC_IGSW", .state = ARM_CP_STATE_AA64, |
124 | .minimum_version_id = 1, | 124 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 4, |
125 | .fields = (VMStateField[]) { | 125 | + .fgt = FGT_DCISW, |
126 | - VMSTATE_PTIMER(timer, CMSDKAPBTIMER), | 126 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
127 | - VMSTATE_UINT32(ctrl, CMSDKAPBTIMER), | 127 | { .name = "DC_IGDVAC", .state = ARM_CP_STATE_AA64, |
128 | - VMSTATE_UINT32(value, CMSDKAPBTIMER), | 128 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 5, |
129 | - VMSTATE_UINT32(reload, CMSDKAPBTIMER), | 129 | .type = ARM_CP_NOP, .access = PL1_W, |
130 | - VMSTATE_UINT32(intstatus, CMSDKAPBTIMER), | 130 | + .fgt = FGT_DCIVAC, |
131 | + VMSTATE_PTIMER(timer, CMSDKAPBTimer), | 131 | .accessfn = aa64_cacheop_poc_access }, |
132 | + VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | 132 | { .name = "DC_IGDSW", .state = ARM_CP_STATE_AA64, |
133 | + VMSTATE_UINT32(value, CMSDKAPBTimer), | 133 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 6, |
134 | + VMSTATE_UINT32(reload, CMSDKAPBTimer), | 134 | + .fgt = FGT_DCISW, |
135 | + VMSTATE_UINT32(intstatus, CMSDKAPBTimer), | 135 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
136 | VMSTATE_END_OF_LIST() | 136 | { .name = "DC_CGSW", .state = ARM_CP_STATE_AA64, |
137 | } | 137 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 4, |
138 | }; | 138 | + .fgt = FGT_DCCSW, |
139 | 139 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | |
140 | static Property cmsdk_apb_timer_properties[] = { | 140 | { .name = "DC_CGDSW", .state = ARM_CP_STATE_AA64, |
141 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTIMER, pclk_frq, 0), | 141 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 6, |
142 | + DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | 142 | + .fgt = FGT_DCCSW, |
143 | DEFINE_PROP_END_OF_LIST(), | 143 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
144 | }; | 144 | { .name = "DC_CIGSW", .state = ARM_CP_STATE_AA64, |
145 | 145 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 4, | |
146 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | 146 | + .fgt = FGT_DCCISW, |
147 | static const TypeInfo cmsdk_apb_timer_info = { | 147 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
148 | .name = TYPE_CMSDK_APB_TIMER, | 148 | { .name = "DC_CIGDSW", .state = ARM_CP_STATE_AA64, |
149 | .parent = TYPE_SYS_BUS_DEVICE, | 149 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 6, |
150 | - .instance_size = sizeof(CMSDKAPBTIMER), | 150 | + .fgt = FGT_DCCISW, |
151 | + .instance_size = sizeof(CMSDKAPBTimer), | 151 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
152 | .instance_init = cmsdk_apb_timer_init, | 152 | }; |
153 | .class_init = cmsdk_apb_timer_class_init, | 153 | |
154 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
155 | { .name = "DC_CGVAP", .state = ARM_CP_STATE_AA64, | ||
156 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 3, | ||
157 | .type = ARM_CP_NOP, .access = PL0_W, | ||
158 | + .fgt = FGT_DCCVAP, | ||
159 | .accessfn = aa64_cacheop_poc_access }, | ||
160 | { .name = "DC_CGDVAP", .state = ARM_CP_STATE_AA64, | ||
161 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 5, | ||
162 | .type = ARM_CP_NOP, .access = PL0_W, | ||
163 | + .fgt = FGT_DCCVAP, | ||
164 | .accessfn = aa64_cacheop_poc_access }, | ||
165 | { .name = "DC_CGVADP", .state = ARM_CP_STATE_AA64, | ||
166 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 3, | ||
167 | .type = ARM_CP_NOP, .access = PL0_W, | ||
168 | + .fgt = FGT_DCCVADP, | ||
169 | .accessfn = aa64_cacheop_poc_access }, | ||
170 | { .name = "DC_CGDVADP", .state = ARM_CP_STATE_AA64, | ||
171 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 5, | ||
172 | .type = ARM_CP_NOP, .access = PL0_W, | ||
173 | + .fgt = FGT_DCCVADP, | ||
174 | .accessfn = aa64_cacheop_poc_access }, | ||
175 | { .name = "DC_CIGVAC", .state = ARM_CP_STATE_AA64, | ||
176 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 3, | ||
177 | .type = ARM_CP_NOP, .access = PL0_W, | ||
178 | + .fgt = FGT_DCCIVAC, | ||
179 | .accessfn = aa64_cacheop_poc_access }, | ||
180 | { .name = "DC_CIGDVAC", .state = ARM_CP_STATE_AA64, | ||
181 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 5, | ||
182 | .type = ARM_CP_NOP, .access = PL0_W, | ||
183 | + .fgt = FGT_DCCIVAC, | ||
184 | .accessfn = aa64_cacheop_poc_access }, | ||
185 | { .name = "DC_GVA", .state = ARM_CP_STATE_AA64, | ||
186 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 3, | ||
187 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
188 | #ifndef CONFIG_USER_ONLY | ||
189 | /* Avoid overhead of an access check that always passes in user-mode */ | ||
190 | .accessfn = aa64_zva_access, | ||
191 | + .fgt = FGT_DCZVA, | ||
192 | #endif | ||
193 | }, | ||
194 | { .name = "DC_GZVA", .state = ARM_CP_STATE_AA64, | ||
195 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
196 | #ifndef CONFIG_USER_ONLY | ||
197 | /* Avoid overhead of an access check that always passes in user-mode */ | ||
198 | .accessfn = aa64_zva_access, | ||
199 | + .fgt = FGT_DCZVA, | ||
200 | #endif | ||
201 | }, | ||
154 | }; | 202 | }; |
155 | -- | 203 | -- |
156 | 2.20.1 | 204 | 2.34.1 |
157 | |||
158 | diff view generated by jsdifflib |
1 | Create and connect the two clocks needed by the ARMSSE. | 1 | Mark up the sysreg definitions for the system instructions |
---|---|---|---|
2 | trapped by HFGITR bits 12..17. These bits cover AT address | ||
3 | translation instructions. | ||
2 | 4 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 7 | Tested-by: Fuad Tabba <tabba@google.com> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20230130182459.3309057-18-peter.maydell@linaro.org |
7 | Message-id: 20210128114145.20536-15-peter.maydell@linaro.org | 9 | Message-id: 20230127175507.2895013-18-peter.maydell@linaro.org |
8 | Message-id: 20210121190622.22000-15-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | hw/arm/mps2-tz.c | 13 +++++++++++++ | 11 | target/arm/cpregs.h | 6 ++++++ |
11 | 1 file changed, 13 insertions(+) | 12 | target/arm/helper.c | 6 ++++++ |
13 | 2 files changed, 12 insertions(+) | ||
12 | 14 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 15 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 17 | --- a/target/arm/cpregs.h |
16 | +++ b/hw/arm/mps2-tz.c | 18 | +++ b/target/arm/cpregs.h |
17 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
18 | #include "hw/net/lan9118.h" | 20 | DO_BIT(HFGITR, DCCVADP), |
19 | #include "net/net.h" | 21 | DO_BIT(HFGITR, DCCIVAC), |
20 | #include "hw/core/split-irq.h" | 22 | DO_BIT(HFGITR, DCZVA), |
21 | +#include "hw/qdev-clock.h" | 23 | + DO_BIT(HFGITR, ATS1E1R), |
22 | #include "qom/object.h" | 24 | + DO_BIT(HFGITR, ATS1E1W), |
23 | 25 | + DO_BIT(HFGITR, ATS1E0R), | |
24 | #define MPS2TZ_NUMIRQ 92 | 26 | + DO_BIT(HFGITR, ATS1E0W), |
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 27 | + DO_BIT(HFGITR, ATS1E1RP), |
26 | qemu_or_irq uart_irq_orgate; | 28 | + DO_BIT(HFGITR, ATS1E1WP), |
27 | DeviceState *lan9118; | 29 | } FGTBit; |
28 | SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | 30 | |
29 | + Clock *sysclk; | 31 | #undef DO_BIT |
30 | + Clock *s32kclk; | 32 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/helper.c | ||
35 | +++ b/target/arm/helper.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
37 | { .name = "AT_S1E1R", .state = ARM_CP_STATE_AA64, | ||
38 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 0, | ||
39 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
40 | + .fgt = FGT_ATS1E1R, | ||
41 | .writefn = ats_write64 }, | ||
42 | { .name = "AT_S1E1W", .state = ARM_CP_STATE_AA64, | ||
43 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 1, | ||
44 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
45 | + .fgt = FGT_ATS1E1W, | ||
46 | .writefn = ats_write64 }, | ||
47 | { .name = "AT_S1E0R", .state = ARM_CP_STATE_AA64, | ||
48 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 2, | ||
49 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
50 | + .fgt = FGT_ATS1E0R, | ||
51 | .writefn = ats_write64 }, | ||
52 | { .name = "AT_S1E0W", .state = ARM_CP_STATE_AA64, | ||
53 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 8, .opc2 = 3, | ||
54 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
55 | + .fgt = FGT_ATS1E0W, | ||
56 | .writefn = ats_write64 }, | ||
57 | { .name = "AT_S12E1R", .state = ARM_CP_STATE_AA64, | ||
58 | .opc0 = 1, .opc1 = 4, .crn = 7, .crm = 8, .opc2 = 4, | ||
59 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ats1e1_reginfo[] = { | ||
60 | { .name = "AT_S1E1RP", .state = ARM_CP_STATE_AA64, | ||
61 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 0, | ||
62 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
63 | + .fgt = FGT_ATS1E1RP, | ||
64 | .writefn = ats_write64 }, | ||
65 | { .name = "AT_S1E1WP", .state = ARM_CP_STATE_AA64, | ||
66 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 9, .opc2 = 1, | ||
67 | .access = PL1_W, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC, | ||
68 | + .fgt = FGT_ATS1E1WP, | ||
69 | .writefn = ats_write64 }, | ||
31 | }; | 70 | }; |
32 | 71 | ||
33 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
35 | |||
36 | /* Main SYSCLK frequency in Hz */ | ||
37 | #define SYSCLK_FRQ 20000000 | ||
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | ||
39 | +#define S32KCLK_FRQ (32 * 1000) | ||
40 | |||
41 | /* Create an alias of an entire original MemoryRegion @orig | ||
42 | * located at @base in the memory map. | ||
43 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
44 | exit(EXIT_FAILURE); | ||
45 | } | ||
46 | |||
47 | + /* These clocks don't need migration because they are fixed-frequency */ | ||
48 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
49 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
50 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
51 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
52 | + | ||
53 | object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | ||
54 | mmc->armsse_type); | ||
55 | iotkitdev = DEVICE(&mms->iotkit); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
57 | OBJECT(system_memory), &error_abort); | ||
58 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
59 | qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
60 | + qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
61 | + qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
62 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
63 | |||
64 | /* | ||
65 | -- | 72 | -- |
66 | 2.20.1 | 73 | 2.34.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_TIMER device to the | 1 | Mark up the sysreg definitions for the system instructions |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | 2 | trapped by HFGITR bits 18..47. These bits cover TLBI |
3 | with this clock; we will change the behaviour from using the pclk-frq | 3 | TLB maintenance instructions. |
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
6 | 4 | ||
7 | Since the device doesn't already have a doc comment for its "QEMU | 5 | (If we implemented FEAT_XS we would need to trap some of the |
8 | interface", we add one including the new Clock. | 6 | instructions added by that feature using these bits; but we don't |
9 | 7 | yet, so will need to add the .fgt markup when we do.) | |
10 | This is a migration compatibility break for machines mps2-an505, | ||
11 | mps2-an521, musca-a, musca-b1. | ||
12 | 8 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 11 | Tested-by: Fuad Tabba <tabba@google.com> |
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Message-id: 20230130182459.3309057-19-peter.maydell@linaro.org |
17 | Message-id: 20210128114145.20536-8-peter.maydell@linaro.org | 13 | Message-id: 20230127175507.2895013-19-peter.maydell@linaro.org |
18 | Message-id: 20210121190622.22000-8-peter.maydell@linaro.org | ||
19 | --- | 14 | --- |
20 | include/hw/timer/cmsdk-apb-timer.h | 9 +++++++++ | 15 | target/arm/cpregs.h | 30 ++++++++++++++++++++++++++++++ |
21 | hw/timer/cmsdk-apb-timer.c | 7 +++++-- | 16 | target/arm/helper.c | 30 ++++++++++++++++++++++++++++++ |
22 | 2 files changed, 14 insertions(+), 2 deletions(-) | 17 | 2 files changed, 60 insertions(+) |
23 | 18 | ||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | 19 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
25 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | 21 | --- a/target/arm/cpregs.h |
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 22 | +++ b/target/arm/cpregs.h |
28 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
29 | #include "hw/qdev-properties.h" | 24 | DO_BIT(HFGITR, ATS1E0W), |
30 | #include "hw/sysbus.h" | 25 | DO_BIT(HFGITR, ATS1E1RP), |
31 | #include "hw/ptimer.h" | 26 | DO_BIT(HFGITR, ATS1E1WP), |
32 | +#include "hw/clock.h" | 27 | + DO_BIT(HFGITR, TLBIVMALLE1OS), |
33 | #include "qom/object.h" | 28 | + DO_BIT(HFGITR, TLBIVAE1OS), |
34 | 29 | + DO_BIT(HFGITR, TLBIASIDE1OS), | |
35 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | 30 | + DO_BIT(HFGITR, TLBIVAAE1OS), |
36 | OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | 31 | + DO_BIT(HFGITR, TLBIVALE1OS), |
37 | 32 | + DO_BIT(HFGITR, TLBIVAALE1OS), | |
38 | +/* | 33 | + DO_BIT(HFGITR, TLBIRVAE1OS), |
39 | + * QEMU interface: | 34 | + DO_BIT(HFGITR, TLBIRVAAE1OS), |
40 | + * + QOM property "pclk-frq": frequency at which the timer is clocked | 35 | + DO_BIT(HFGITR, TLBIRVALE1OS), |
41 | + * + Clock input "pclk": clock for the timer | 36 | + DO_BIT(HFGITR, TLBIRVAALE1OS), |
42 | + * + sysbus MMIO region 0: the register bank | 37 | + DO_BIT(HFGITR, TLBIVMALLE1IS), |
43 | + * + sysbus IRQ 0: timer interrupt TIMERINT | 38 | + DO_BIT(HFGITR, TLBIVAE1IS), |
44 | + */ | 39 | + DO_BIT(HFGITR, TLBIASIDE1IS), |
45 | struct CMSDKAPBTimer { | 40 | + DO_BIT(HFGITR, TLBIVAAE1IS), |
46 | /*< private >*/ | 41 | + DO_BIT(HFGITR, TLBIVALE1IS), |
47 | SysBusDevice parent_obj; | 42 | + DO_BIT(HFGITR, TLBIVAALE1IS), |
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | 43 | + DO_BIT(HFGITR, TLBIRVAE1IS), |
49 | qemu_irq timerint; | 44 | + DO_BIT(HFGITR, TLBIRVAAE1IS), |
50 | uint32_t pclk_frq; | 45 | + DO_BIT(HFGITR, TLBIRVALE1IS), |
51 | struct ptimer_state *timer; | 46 | + DO_BIT(HFGITR, TLBIRVAALE1IS), |
52 | + Clock *pclk; | 47 | + DO_BIT(HFGITR, TLBIRVAE1), |
53 | 48 | + DO_BIT(HFGITR, TLBIRVAAE1), | |
54 | uint32_t ctrl; | 49 | + DO_BIT(HFGITR, TLBIRVALE1), |
55 | uint32_t value; | 50 | + DO_BIT(HFGITR, TLBIRVAALE1), |
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 51 | + DO_BIT(HFGITR, TLBIVMALLE1), |
52 | + DO_BIT(HFGITR, TLBIVAE1), | ||
53 | + DO_BIT(HFGITR, TLBIASIDE1), | ||
54 | + DO_BIT(HFGITR, TLBIVAAE1), | ||
55 | + DO_BIT(HFGITR, TLBIVALE1), | ||
56 | + DO_BIT(HFGITR, TLBIVAALE1), | ||
57 | } FGTBit; | ||
58 | |||
59 | #undef DO_BIT | ||
60 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | 61 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/hw/timer/cmsdk-apb-timer.c | 62 | --- a/target/arm/helper.c |
59 | +++ b/hw/timer/cmsdk-apb-timer.c | 63 | +++ b/target/arm/helper.c |
60 | @@ -XXX,XX +XXX,XX @@ | 64 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
61 | #include "hw/sysbus.h" | 65 | { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64, |
62 | #include "hw/irq.h" | 66 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, |
63 | #include "hw/registerfields.h" | 67 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, |
64 | +#include "hw/qdev-clock.h" | 68 | + .fgt = FGT_TLBIVMALLE1IS, |
65 | #include "hw/timer/cmsdk-apb-timer.h" | 69 | .writefn = tlbi_aa64_vmalle1is_write }, |
66 | #include "migration/vmstate.h" | 70 | { .name = "TLBI_VAE1IS", .state = ARM_CP_STATE_AA64, |
67 | 71 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | |
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | 72 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, |
69 | s, "cmsdk-apb-timer", 0x1000); | 73 | + .fgt = FGT_TLBIVAE1IS, |
70 | sysbus_init_mmio(sbd, &s->iomem); | 74 | .writefn = tlbi_aa64_vae1is_write }, |
71 | sysbus_init_irq(sbd, &s->timerint); | 75 | { .name = "TLBI_ASIDE1IS", .state = ARM_CP_STATE_AA64, |
72 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | 76 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, |
73 | } | 77 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, |
74 | 78 | + .fgt = FGT_TLBIASIDE1IS, | |
75 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 79 | .writefn = tlbi_aa64_vmalle1is_write }, |
76 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 80 | { .name = "TLBI_VAAE1IS", .state = ARM_CP_STATE_AA64, |
77 | 81 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | |
78 | static const VMStateDescription cmsdk_apb_timer_vmstate = { | 82 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, |
79 | .name = "cmsdk-apb-timer", | 83 | + .fgt = FGT_TLBIVAAE1IS, |
80 | - .version_id = 1, | 84 | .writefn = tlbi_aa64_vae1is_write }, |
81 | - .minimum_version_id = 1, | 85 | { .name = "TLBI_VALE1IS", .state = ARM_CP_STATE_AA64, |
82 | + .version_id = 2, | 86 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, |
83 | + .minimum_version_id = 2, | 87 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, |
84 | .fields = (VMStateField[]) { | 88 | + .fgt = FGT_TLBIVALE1IS, |
85 | VMSTATE_PTIMER(timer, CMSDKAPBTimer), | 89 | .writefn = tlbi_aa64_vae1is_write }, |
86 | + VMSTATE_CLOCK(pclk, CMSDKAPBTimer), | 90 | { .name = "TLBI_VAALE1IS", .state = ARM_CP_STATE_AA64, |
87 | VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | 91 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, |
88 | VMSTATE_UINT32(value, CMSDKAPBTimer), | 92 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, |
89 | VMSTATE_UINT32(reload, CMSDKAPBTimer), | 93 | + .fgt = FGT_TLBIVAALE1IS, |
94 | .writefn = tlbi_aa64_vae1is_write }, | ||
95 | { .name = "TLBI_VMALLE1", .state = ARM_CP_STATE_AA64, | ||
96 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0, | ||
97 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
98 | + .fgt = FGT_TLBIVMALLE1, | ||
99 | .writefn = tlbi_aa64_vmalle1_write }, | ||
100 | { .name = "TLBI_VAE1", .state = ARM_CP_STATE_AA64, | ||
101 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 1, | ||
102 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
103 | + .fgt = FGT_TLBIVAE1, | ||
104 | .writefn = tlbi_aa64_vae1_write }, | ||
105 | { .name = "TLBI_ASIDE1", .state = ARM_CP_STATE_AA64, | ||
106 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 2, | ||
107 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
108 | + .fgt = FGT_TLBIASIDE1, | ||
109 | .writefn = tlbi_aa64_vmalle1_write }, | ||
110 | { .name = "TLBI_VAAE1", .state = ARM_CP_STATE_AA64, | ||
111 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 3, | ||
112 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
113 | + .fgt = FGT_TLBIVAAE1, | ||
114 | .writefn = tlbi_aa64_vae1_write }, | ||
115 | { .name = "TLBI_VALE1", .state = ARM_CP_STATE_AA64, | ||
116 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5, | ||
117 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
118 | + .fgt = FGT_TLBIVALE1, | ||
119 | .writefn = tlbi_aa64_vae1_write }, | ||
120 | { .name = "TLBI_VAALE1", .state = ARM_CP_STATE_AA64, | ||
121 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 7, | ||
122 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
123 | + .fgt = FGT_TLBIVAALE1, | ||
124 | .writefn = tlbi_aa64_vae1_write }, | ||
125 | { .name = "TLBI_IPAS2E1IS", .state = ARM_CP_STATE_AA64, | ||
126 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 1, | ||
127 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
128 | { .name = "TLBI_RVAE1IS", .state = ARM_CP_STATE_AA64, | ||
129 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 1, | ||
130 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
131 | + .fgt = FGT_TLBIRVAE1IS, | ||
132 | .writefn = tlbi_aa64_rvae1is_write }, | ||
133 | { .name = "TLBI_RVAAE1IS", .state = ARM_CP_STATE_AA64, | ||
134 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 3, | ||
135 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
136 | + .fgt = FGT_TLBIRVAAE1IS, | ||
137 | .writefn = tlbi_aa64_rvae1is_write }, | ||
138 | { .name = "TLBI_RVALE1IS", .state = ARM_CP_STATE_AA64, | ||
139 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 5, | ||
140 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
141 | + .fgt = FGT_TLBIRVALE1IS, | ||
142 | .writefn = tlbi_aa64_rvae1is_write }, | ||
143 | { .name = "TLBI_RVAALE1IS", .state = ARM_CP_STATE_AA64, | ||
144 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 7, | ||
145 | .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
146 | + .fgt = FGT_TLBIRVAALE1IS, | ||
147 | .writefn = tlbi_aa64_rvae1is_write }, | ||
148 | { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64, | ||
149 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, | ||
150 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
151 | + .fgt = FGT_TLBIRVAE1OS, | ||
152 | .writefn = tlbi_aa64_rvae1is_write }, | ||
153 | { .name = "TLBI_RVAAE1OS", .state = ARM_CP_STATE_AA64, | ||
154 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 3, | ||
155 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
156 | + .fgt = FGT_TLBIRVAAE1OS, | ||
157 | .writefn = tlbi_aa64_rvae1is_write }, | ||
158 | { .name = "TLBI_RVALE1OS", .state = ARM_CP_STATE_AA64, | ||
159 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 5, | ||
160 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
161 | + .fgt = FGT_TLBIRVALE1OS, | ||
162 | .writefn = tlbi_aa64_rvae1is_write }, | ||
163 | { .name = "TLBI_RVAALE1OS", .state = ARM_CP_STATE_AA64, | ||
164 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 7, | ||
165 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
166 | + .fgt = FGT_TLBIRVAALE1OS, | ||
167 | .writefn = tlbi_aa64_rvae1is_write }, | ||
168 | { .name = "TLBI_RVAE1", .state = ARM_CP_STATE_AA64, | ||
169 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1, | ||
170 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
171 | + .fgt = FGT_TLBIRVAE1, | ||
172 | .writefn = tlbi_aa64_rvae1_write }, | ||
173 | { .name = "TLBI_RVAAE1", .state = ARM_CP_STATE_AA64, | ||
174 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 3, | ||
175 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
176 | + .fgt = FGT_TLBIRVAAE1, | ||
177 | .writefn = tlbi_aa64_rvae1_write }, | ||
178 | { .name = "TLBI_RVALE1", .state = ARM_CP_STATE_AA64, | ||
179 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 5, | ||
180 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
181 | + .fgt = FGT_TLBIRVALE1, | ||
182 | .writefn = tlbi_aa64_rvae1_write }, | ||
183 | { .name = "TLBI_RVAALE1", .state = ARM_CP_STATE_AA64, | ||
184 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 7, | ||
185 | .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
186 | + .fgt = FGT_TLBIRVAALE1, | ||
187 | .writefn = tlbi_aa64_rvae1_write }, | ||
188 | { .name = "TLBI_RIPAS2E1IS", .state = ARM_CP_STATE_AA64, | ||
189 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 0, .opc2 = 2, | ||
190 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbios_reginfo[] = { | ||
191 | { .name = "TLBI_VMALLE1OS", .state = ARM_CP_STATE_AA64, | ||
192 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 0, | ||
193 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
194 | + .fgt = FGT_TLBIVMALLE1OS, | ||
195 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
196 | { .name = "TLBI_VAE1OS", .state = ARM_CP_STATE_AA64, | ||
197 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 1, | ||
198 | + .fgt = FGT_TLBIVAE1OS, | ||
199 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
200 | .writefn = tlbi_aa64_vae1is_write }, | ||
201 | { .name = "TLBI_ASIDE1OS", .state = ARM_CP_STATE_AA64, | ||
202 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 2, | ||
203 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
204 | + .fgt = FGT_TLBIASIDE1OS, | ||
205 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
206 | { .name = "TLBI_VAAE1OS", .state = ARM_CP_STATE_AA64, | ||
207 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 3, | ||
208 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
209 | + .fgt = FGT_TLBIVAAE1OS, | ||
210 | .writefn = tlbi_aa64_vae1is_write }, | ||
211 | { .name = "TLBI_VALE1OS", .state = ARM_CP_STATE_AA64, | ||
212 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 5, | ||
213 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
214 | + .fgt = FGT_TLBIVALE1OS, | ||
215 | .writefn = tlbi_aa64_vae1is_write }, | ||
216 | { .name = "TLBI_VAALE1OS", .state = ARM_CP_STATE_AA64, | ||
217 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 7, | ||
218 | .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
219 | + .fgt = FGT_TLBIVAALE1OS, | ||
220 | .writefn = tlbi_aa64_vae1is_write }, | ||
221 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
222 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
90 | -- | 223 | -- |
91 | 2.20.1 | 224 | 2.34.1 |
92 | |||
93 | diff view generated by jsdifflib |
1 | Create a fixed-frequency Clock object to be the SYSCLK, and wire it | 1 | Mark up the sysreg definitions for the system instructions |
---|---|---|---|
2 | up to the devices that require it. | 2 | trapped by HFGITR bits 48..63. |
3 | |||
4 | Some of these bits are for trapping instructions which are | ||
5 | not in the system instruction encoding (i.e. which are | ||
6 | not handled by the ARMCPRegInfo mechanism): | ||
7 | * ERET, ERETAA, ERETAB | ||
8 | * SVC | ||
9 | |||
10 | We will have to handle those separately and manually. | ||
3 | 11 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 14 | Tested-by: Fuad Tabba <tabba@google.com> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 15 | Message-id: 20230130182459.3309057-20-peter.maydell@linaro.org |
8 | Message-id: 20210128114145.20536-14-peter.maydell@linaro.org | 16 | Message-id: 20230127175507.2895013-20-peter.maydell@linaro.org |
9 | Message-id: 20210121190622.22000-14-peter.maydell@linaro.org | ||
10 | --- | 17 | --- |
11 | hw/arm/mps2.c | 9 +++++++++ | 18 | target/arm/cpregs.h | 4 ++++ |
12 | 1 file changed, 9 insertions(+) | 19 | target/arm/helper.c | 9 +++++++++ |
20 | 2 files changed, 13 insertions(+) | ||
13 | 21 | ||
14 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 22 | diff --git a/target/arm/cpregs.h b/target/arm/cpregs.h |
15 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/mps2.c | 24 | --- a/target/arm/cpregs.h |
17 | +++ b/hw/arm/mps2.c | 25 | +++ b/target/arm/cpregs.h |
18 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ typedef enum FGTBit { |
19 | #include "hw/net/lan9118.h" | 27 | DO_BIT(HFGITR, TLBIVAAE1), |
20 | #include "net/net.h" | 28 | DO_BIT(HFGITR, TLBIVALE1), |
21 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | 29 | DO_BIT(HFGITR, TLBIVAALE1), |
22 | +#include "hw/qdev-clock.h" | 30 | + DO_BIT(HFGITR, CFPRCTX), |
23 | #include "qom/object.h" | 31 | + DO_BIT(HFGITR, DVPRCTX), |
24 | 32 | + DO_BIT(HFGITR, CPPRCTX), | |
25 | typedef enum MPS2FPGAType { | 33 | + DO_BIT(HFGITR, DCCVAC), |
26 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | 34 | } FGTBit; |
27 | CMSDKAPBDualTimer dualtimer; | 35 | |
28 | CMSDKAPBWatchdog watchdog; | 36 | #undef DO_BIT |
29 | CMSDKAPBTimer timer[2]; | 37 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
30 | + Clock *sysclk; | 38 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/helper.c | ||
40 | +++ b/target/arm/helper.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
42 | { .name = "DC_CVAC", .state = ARM_CP_STATE_AA64, | ||
43 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 1, | ||
44 | .access = PL0_W, .type = ARM_CP_NOP, | ||
45 | + .fgt = FGT_DCCVAC, | ||
46 | .accessfn = aa64_cacheop_poc_access }, | ||
47 | { .name = "DC_CSW", .state = ARM_CP_STATE_AA64, | ||
48 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | ||
49 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
50 | { .name = "DC_CGVAC", .state = ARM_CP_STATE_AA64, | ||
51 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 3, | ||
52 | .type = ARM_CP_NOP, .access = PL0_W, | ||
53 | + .fgt = FGT_DCCVAC, | ||
54 | .accessfn = aa64_cacheop_poc_access }, | ||
55 | { .name = "DC_CGDVAC", .state = ARM_CP_STATE_AA64, | ||
56 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 5, | ||
57 | .type = ARM_CP_NOP, .access = PL0_W, | ||
58 | + .fgt = FGT_DCCVAC, | ||
59 | .accessfn = aa64_cacheop_poc_access }, | ||
60 | { .name = "DC_CGVAP", .state = ARM_CP_STATE_AA64, | ||
61 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 3, | ||
62 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
63 | static const ARMCPRegInfo predinv_reginfo[] = { | ||
64 | { .name = "CFP_RCTX", .state = ARM_CP_STATE_AA64, | ||
65 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 4, | ||
66 | + .fgt = FGT_CFPRCTX, | ||
67 | .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
68 | { .name = "DVP_RCTX", .state = ARM_CP_STATE_AA64, | ||
69 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 5, | ||
70 | + .fgt = FGT_DVPRCTX, | ||
71 | .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
72 | { .name = "CPP_RCTX", .state = ARM_CP_STATE_AA64, | ||
73 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 3, .opc2 = 7, | ||
74 | + .fgt = FGT_CPPRCTX, | ||
75 | .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
76 | /* | ||
77 | * Note the AArch32 opcodes have a different OPC1. | ||
78 | */ | ||
79 | { .name = "CFPRCTX", .state = ARM_CP_STATE_AA32, | ||
80 | .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 4, | ||
81 | + .fgt = FGT_CFPRCTX, | ||
82 | .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
83 | { .name = "DVPRCTX", .state = ARM_CP_STATE_AA32, | ||
84 | .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 5, | ||
85 | + .fgt = FGT_DVPRCTX, | ||
86 | .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
87 | { .name = "CPPRCTX", .state = ARM_CP_STATE_AA32, | ||
88 | .cp = 15, .opc1 = 0, .crn = 7, .crm = 3, .opc2 = 7, | ||
89 | + .fgt = FGT_CPPRCTX, | ||
90 | .type = ARM_CP_NOP, .access = PL0_W, .accessfn = access_predinv }, | ||
31 | }; | 91 | }; |
32 | 92 | ||
33 | #define TYPE_MPS2_MACHINE "mps2" | ||
34 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
35 | exit(EXIT_FAILURE); | ||
36 | } | ||
37 | |||
38 | + /* This clock doesn't need migration because it is fixed-frequency */ | ||
39 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
40 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
41 | + | ||
42 | /* The FPGA images have an odd combination of different RAMs, | ||
43 | * because in hardware they are different implementations and | ||
44 | * connected to different buses, giving varying performance/size | ||
45 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
46 | TYPE_CMSDK_APB_TIMER); | ||
47 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
48 | qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
49 | + qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | ||
50 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
51 | sysbus_mmio_map(sbd, 0, base); | ||
52 | sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
54 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
55 | TYPE_CMSDK_APB_DUALTIMER); | ||
56 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
57 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
58 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
60 | qdev_get_gpio_in(armv7m, 10)); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
62 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
63 | TYPE_CMSDK_APB_WATCHDOG); | ||
64 | qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
65 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
67 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
68 | qdev_get_gpio_in_named(armv7m, "NMI", 0)); | ||
69 | -- | 93 | -- |
70 | 2.20.1 | 94 | 2.34.1 |
71 | |||
72 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Implement the HFGITR_EL2.ERET fine-grained trap. This traps |
---|---|---|---|
2 | execution from AArch64 EL1 of ERET, ERETAA and ERETAB. The trap is | ||
3 | reported with a syndrome value of 0x1a. | ||
2 | 4 | ||
3 | This was defined at some point before ARMv8.4, and will | 5 | The trap must take precedence over a possible pointer-authentication |
4 | shortly be used by new processor descriptions. | 6 | trap for ERETAA and ERETAB. |
5 | 7 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210120204400.1056582-1-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Tested-by: Fuad Tabba <tabba@google.com> | ||
11 | Message-id: 20230130182459.3309057-21-peter.maydell@linaro.org | ||
12 | Message-id: 20230127175507.2895013-21-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | target/arm/cpu.h | 1 + | 14 | target/arm/cpu.h | 1 + |
12 | target/arm/helper.c | 4 ++-- | 15 | target/arm/syndrome.h | 10 ++++++++++ |
13 | target/arm/kvm64.c | 2 ++ | 16 | target/arm/translate.h | 2 ++ |
14 | 3 files changed, 5 insertions(+), 2 deletions(-) | 17 | target/arm/helper.c | 3 +++ |
18 | target/arm/translate-a64.c | 10 ++++++++++ | ||
19 | 5 files changed, 26 insertions(+) | ||
15 | 20 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 23 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 24 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 25 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, PSTATE_ZA, 23, 1) |
21 | uint32_t id_mmfr4; | 26 | FIELD(TBFLAG_A64, SVL, 24, 4) |
22 | uint32_t id_pfr0; | 27 | /* Indicates that SME Streaming mode is active, and SMCR_ELx.FA64 is not. */ |
23 | uint32_t id_pfr1; | 28 | FIELD(TBFLAG_A64, SME_TRAP_NONSTREAMING, 28, 1) |
24 | + uint32_t id_pfr2; | 29 | +FIELD(TBFLAG_A64, FGT_ERET, 29, 1) |
25 | uint32_t mvfr0; | 30 | |
26 | uint32_t mvfr1; | 31 | /* |
27 | uint32_t mvfr2; | 32 | * Helpers for using the above. |
33 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/syndrome.h | ||
36 | +++ b/target/arm/syndrome.h | ||
37 | @@ -XXX,XX +XXX,XX @@ enum arm_exception_class { | ||
38 | EC_AA64_SMC = 0x17, | ||
39 | EC_SYSTEMREGISTERTRAP = 0x18, | ||
40 | EC_SVEACCESSTRAP = 0x19, | ||
41 | + EC_ERETTRAP = 0x1a, | ||
42 | EC_SMETRAP = 0x1d, | ||
43 | EC_INSNABORT = 0x20, | ||
44 | EC_INSNABORT_SAME_EL = 0x21, | ||
45 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_sve_access_trap(void) | ||
46 | return EC_SVEACCESSTRAP << ARM_EL_EC_SHIFT; | ||
47 | } | ||
48 | |||
49 | +/* | ||
50 | + * eret_op is bits [1:0] of the ERET instruction, so: | ||
51 | + * 0 for ERET, 2 for ERETAA, 3 for ERETAB. | ||
52 | + */ | ||
53 | +static inline uint32_t syn_erettrap(int eret_op) | ||
54 | +{ | ||
55 | + return (EC_ERETTRAP << ARM_EL_EC_SHIFT) | ARM_EL_IL | eret_op; | ||
56 | +} | ||
57 | + | ||
58 | static inline uint32_t syn_smetrap(SMEExceptionType etype, bool is_16bit) | ||
59 | { | ||
60 | return (EC_SMETRAP << ARM_EL_EC_SHIFT) | ||
61 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/translate.h | ||
64 | +++ b/target/arm/translate.h | ||
65 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
66 | bool mve_no_pred; | ||
67 | /* True if fine-grained traps are active */ | ||
68 | bool fgt_active; | ||
69 | + /* True if fine-grained trap on ERET is enabled */ | ||
70 | + bool fgt_eret; | ||
71 | /* | ||
72 | * >= 0, a copy of PSTATE.BTYPE, which will be 0 without v8.5-BTI. | ||
73 | * < 0, set by the current instruction. | ||
28 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 74 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
29 | index XXXXXXX..XXXXXXX 100644 | 75 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/helper.c | 76 | --- a/target/arm/helper.c |
31 | +++ b/target/arm/helper.c | 77 | +++ b/target/arm/helper.c |
32 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 78 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, |
33 | .access = PL1_R, .type = ARM_CP_CONST, | 79 | |
34 | .accessfn = access_aa64_tid3, | 80 | if (arm_fgt_active(env, el)) { |
35 | .resetvalue = 0 }, | 81 | DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1); |
36 | - { .name = "MVFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 82 | + if (FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, ERET)) { |
37 | + { .name = "ID_PFR2", .state = ARM_CP_STATE_BOTH, | 83 | + DP_TBFLAG_A64(flags, FGT_ERET, 1); |
38 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4, | 84 | + } |
39 | .access = PL1_R, .type = ARM_CP_CONST, | 85 | } |
40 | .accessfn = access_aa64_tid3, | 86 | |
41 | - .resetvalue = 0 }, | 87 | if (cpu_isar_feature(aa64_mte, env_archcpu(env))) { |
42 | + .resetvalue = cpu->isar.id_pfr2 }, | 88 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
43 | { .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | ||
44 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5, | ||
45 | .access = PL1_R, .type = ARM_CP_CONST, | ||
46 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | 89 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/kvm64.c | 90 | --- a/target/arm/translate-a64.c |
49 | +++ b/target/arm/kvm64.c | 91 | +++ b/target/arm/translate-a64.c |
50 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 92 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) |
51 | ARM64_SYS_REG(3, 0, 0, 1, 0)); | 93 | if (op4 != 0) { |
52 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr1, | 94 | goto do_unallocated; |
53 | ARM64_SYS_REG(3, 0, 0, 1, 1)); | 95 | } |
54 | + err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr2, | 96 | + if (s->fgt_eret) { |
55 | + ARM64_SYS_REG(3, 0, 0, 3, 4)); | 97 | + gen_exception_insn_el(s, 0, EXCP_UDEF, syn_erettrap(op3), 2); |
56 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_dfr0, | 98 | + return; |
57 | ARM64_SYS_REG(3, 0, 0, 1, 2)); | 99 | + } |
58 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_mmfr0, | 100 | dst = tcg_temp_new_i64(); |
101 | tcg_gen_ld_i64(dst, cpu_env, | ||
102 | offsetof(CPUARMState, elr_el[s->current_el])); | ||
103 | @@ -XXX,XX +XXX,XX @@ static void disas_uncond_b_reg(DisasContext *s, uint32_t insn) | ||
104 | if (rn != 0x1f || op4 != 0x1f) { | ||
105 | goto do_unallocated; | ||
106 | } | ||
107 | + /* The FGT trap takes precedence over an auth trap. */ | ||
108 | + if (s->fgt_eret) { | ||
109 | + gen_exception_insn_el(s, 0, EXCP_UDEF, syn_erettrap(op3), 2); | ||
110 | + return; | ||
111 | + } | ||
112 | dst = tcg_temp_new_i64(); | ||
113 | tcg_gen_ld_i64(dst, cpu_env, | ||
114 | offsetof(CPUARMState, elr_el[s->current_el])); | ||
115 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
116 | dc->align_mem = EX_TBFLAG_ANY(tb_flags, ALIGN_MEM); | ||
117 | dc->pstate_il = EX_TBFLAG_ANY(tb_flags, PSTATE__IL); | ||
118 | dc->fgt_active = EX_TBFLAG_ANY(tb_flags, FGT_ACTIVE); | ||
119 | + dc->fgt_eret = EX_TBFLAG_A64(tb_flags, FGT_ERET); | ||
120 | dc->sve_excp_el = EX_TBFLAG_A64(tb_flags, SVEEXC_EL); | ||
121 | dc->sme_excp_el = EX_TBFLAG_A64(tb_flags, SMEEXC_EL); | ||
122 | dc->vl = (EX_TBFLAG_A64(tb_flags, VL) + 1) * 16; | ||
59 | -- | 123 | -- |
60 | 2.20.1 | 124 | 2.34.1 |
61 | |||
62 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Paolo Bonzini <pbonzini@redhat.com> | ||
2 | 1 | ||
3 | The properties to attach a CANBUS object to the xlnx-zcu102 machine have | ||
4 | a period in them. We want to use periods in properties for compound QAPI types, | ||
5 | and besides the "xlnx-zcu102." prefix is both unnecessary and different | ||
6 | from any other machine property name. Remove it. | ||
7 | |||
8 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | ||
9 | Message-id: 20210118162537.779542-1-pbonzini@redhat.com | ||
10 | Reviewed-by: Vikram Garhwal <fnu.vikram@xilinx.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/arm/xlnx-zcu102.c | 4 ++-- | ||
14 | tests/qtest/xlnx-can-test.c | 30 +++++++++++++++--------------- | ||
15 | 2 files changed, 17 insertions(+), 17 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/xlnx-zcu102.c | ||
20 | +++ b/hw/arm/xlnx-zcu102.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
22 | s->secure = false; | ||
23 | /* Default to virt (EL2) being disabled */ | ||
24 | s->virt = false; | ||
25 | - object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | ||
26 | + object_property_add_link(obj, "canbus0", TYPE_CAN_BUS, | ||
27 | (Object **)&s->canbus[0], | ||
28 | object_property_allow_set_link, | ||
29 | 0); | ||
30 | |||
31 | - object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | ||
32 | + object_property_add_link(obj, "canbus1", TYPE_CAN_BUS, | ||
33 | (Object **)&s->canbus[1], | ||
34 | object_property_allow_set_link, | ||
35 | 0); | ||
36 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/tests/qtest/xlnx-can-test.c | ||
39 | +++ b/tests/qtest/xlnx-can-test.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static void test_can_bus(void) | ||
41 | uint8_t can_timestamp = 1; | ||
42 | |||
43 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
44 | - " -object can-bus,id=canbus0" | ||
45 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
46 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
47 | + " -object can-bus,id=canbus" | ||
48 | + " -machine canbus0=canbus" | ||
49 | + " -machine canbus1=canbus" | ||
50 | ); | ||
51 | |||
52 | /* Configure the CAN0 and CAN1. */ | ||
53 | @@ -XXX,XX +XXX,XX @@ static void test_can_loopback(void) | ||
54 | uint32_t status = 0; | ||
55 | |||
56 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
57 | - " -object can-bus,id=canbus0" | ||
58 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
59 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
60 | + " -object can-bus,id=canbus" | ||
61 | + " -machine canbus0=canbus" | ||
62 | + " -machine canbus1=canbus" | ||
63 | ); | ||
64 | |||
65 | /* Configure the CAN0 in loopback mode. */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void test_can_filter(void) | ||
67 | uint8_t can_timestamp = 1; | ||
68 | |||
69 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
70 | - " -object can-bus,id=canbus0" | ||
71 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
72 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
73 | + " -object can-bus,id=canbus" | ||
74 | + " -machine canbus0=canbus" | ||
75 | + " -machine canbus1=canbus" | ||
76 | ); | ||
77 | |||
78 | /* Configure the CAN0 and CAN1. */ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void test_can_sleepmode(void) | ||
80 | uint8_t can_timestamp = 1; | ||
81 | |||
82 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
83 | - " -object can-bus,id=canbus0" | ||
84 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
85 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
86 | + " -object can-bus,id=canbus" | ||
87 | + " -machine canbus0=canbus" | ||
88 | + " -machine canbus1=canbus" | ||
89 | ); | ||
90 | |||
91 | /* Configure the CAN0. */ | ||
92 | @@ -XXX,XX +XXX,XX @@ static void test_can_snoopmode(void) | ||
93 | uint8_t can_timestamp = 1; | ||
94 | |||
95 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
96 | - " -object can-bus,id=canbus0" | ||
97 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
98 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
99 | + " -object can-bus,id=canbus" | ||
100 | + " -machine canbus0=canbus" | ||
101 | + " -machine canbus1=canbus" | ||
102 | ); | ||
103 | |||
104 | /* Configure the CAN0. */ | ||
105 | -- | ||
106 | 2.20.1 | ||
107 | |||
108 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Hao Wu <wuhaotsh@google.com> | ||
2 | 1 | ||
3 | Fix potential overflow problem when calculating pwm_duty. | ||
4 | 1. Ensure p->cmr and p->cnr to be from [0,65535], according to the | ||
5 | hardware specification. | ||
6 | 2. Changed duty to uint32_t. However, since MAX_DUTY * (p->cmr+1) | ||
7 | can excceed UINT32_MAX, we convert them to uint64_t in computation | ||
8 | and converted them back to uint32_t. | ||
9 | (duty is guaranteed to be <= MAX_DUTY so it won't overflow.) | ||
10 | |||
11 | Fixes: CID 1442342 | ||
12 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Doug Evans <dje@google.com> | ||
14 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
15 | Message-id: 20210127011142.2122790-1-wuhaotsh@google.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | --- | ||
19 | hw/misc/npcm7xx_pwm.c | 23 +++++++++++++++++++---- | ||
20 | tests/qtest/npcm7xx_pwm-test.c | 4 ++-- | ||
21 | 2 files changed, 21 insertions(+), 6 deletions(-) | ||
22 | |||
23 | diff --git a/hw/misc/npcm7xx_pwm.c b/hw/misc/npcm7xx_pwm.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/hw/misc/npcm7xx_pwm.c | ||
26 | +++ b/hw/misc/npcm7xx_pwm.c | ||
27 | @@ -XXX,XX +XXX,XX @@ REG32(NPCM7XX_PWM_PWDR3, 0x50); | ||
28 | #define NPCM7XX_CH_INV BIT(2) | ||
29 | #define NPCM7XX_CH_MOD BIT(3) | ||
30 | |||
31 | +#define NPCM7XX_MAX_CMR 65535 | ||
32 | +#define NPCM7XX_MAX_CNR 65535 | ||
33 | + | ||
34 | /* Offset of each PWM channel's prescaler in the PPR register. */ | ||
35 | static const int npcm7xx_ppr_base[] = { 0, 0, 8, 8 }; | ||
36 | /* Offset of each PWM channel's clock selector in the CSR register. */ | ||
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_freq(NPCM7xxPWM *p) | ||
38 | |||
39 | static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
40 | { | ||
41 | - uint64_t duty; | ||
42 | + uint32_t duty; | ||
43 | |||
44 | if (p->running) { | ||
45 | if (p->cnr == 0) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
47 | } else if (p->cmr >= p->cnr) { | ||
48 | duty = NPCM7XX_PWM_MAX_DUTY; | ||
49 | } else { | ||
50 | - duty = NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
51 | + duty = (uint64_t)NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
52 | } | ||
53 | } else { | ||
54 | duty = 0; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
56 | case A_NPCM7XX_PWM_CNR2: | ||
57 | case A_NPCM7XX_PWM_CNR3: | ||
58 | p = &s->pwm[npcm7xx_cnr_index(offset)]; | ||
59 | - p->cnr = value; | ||
60 | + if (value > NPCM7XX_MAX_CNR) { | ||
61 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
62 | + "%s: invalid cnr value: %u", __func__, value); | ||
63 | + p->cnr = NPCM7XX_MAX_CNR; | ||
64 | + } else { | ||
65 | + p->cnr = value; | ||
66 | + } | ||
67 | npcm7xx_pwm_update_output(p); | ||
68 | break; | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
71 | case A_NPCM7XX_PWM_CMR2: | ||
72 | case A_NPCM7XX_PWM_CMR3: | ||
73 | p = &s->pwm[npcm7xx_cmr_index(offset)]; | ||
74 | - p->cmr = value; | ||
75 | + if (value > NPCM7XX_MAX_CMR) { | ||
76 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | + "%s: invalid cmr value: %u", __func__, value); | ||
78 | + p->cmr = NPCM7XX_MAX_CMR; | ||
79 | + } else { | ||
80 | + p->cmr = value; | ||
81 | + } | ||
82 | npcm7xx_pwm_update_output(p); | ||
83 | break; | ||
84 | |||
85 | diff --git a/tests/qtest/npcm7xx_pwm-test.c b/tests/qtest/npcm7xx_pwm-test.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/tests/qtest/npcm7xx_pwm-test.c | ||
88 | +++ b/tests/qtest/npcm7xx_pwm-test.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_freq(QTestState *qts, uint32_t ppr, uint32_t csr, | ||
90 | |||
91 | static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
92 | { | ||
93 | - uint64_t duty; | ||
94 | + uint32_t duty; | ||
95 | |||
96 | if (cnr == 0) { | ||
97 | /* PWM is stopped. */ | ||
98 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
99 | } else if (cmr >= cnr) { | ||
100 | duty = MAX_DUTY; | ||
101 | } else { | ||
102 | - duty = MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
103 | + duty = (uint64_t)MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
104 | } | ||
105 | |||
106 | if (inverted) { | ||
107 | -- | ||
108 | 2.20.1 | ||
109 | |||
110 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Move the preadv availability check to meson.build. This is what we | ||
2 | want to be doing for host-OS-feature-checks anyway, but it also fixes | ||
3 | a problem with building for macOS with the most recent XCode SDK on a | ||
4 | Catalina host. | ||
5 | 1 | ||
6 | On that configuration, 'preadv()' is provided as a weak symbol, so | ||
7 | that programs can be built with optional support for it and make a | ||
8 | runtime availability check to see whether the preadv() they have is a | ||
9 | working one or one which they must not call because it will | ||
10 | runtime-assert. QEMU's configure test passes (unless you're building | ||
11 | with --enable-werror) because the test program using preadv() | ||
12 | compiles, but then QEMU crashes at runtime when preadv() is called, | ||
13 | with errors like: | ||
14 | |||
15 | dyld: lazy symbol binding failed: Symbol not found: _preadv | ||
16 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
17 | Expected in: /usr/lib/libSystem.B.dylib | ||
18 | |||
19 | dyld: Symbol not found: _preadv | ||
20 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
21 | Expected in: /usr/lib/libSystem.B.dylib | ||
22 | |||
23 | Meson's own function availability check has a special case for macOS | ||
24 | which adds '-Wl,-no_weak_imports' to the compiler flags, which forces | ||
25 | the test to require the real function, not the macOS-version-too-old | ||
26 | stub. | ||
27 | |||
28 | So this commit fixes the bug where macOS builds on Catalina currently | ||
29 | require --disable-werror. | ||
30 | |||
31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
32 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Message-id: 20210126155846.17109-1-peter.maydell@linaro.org | ||
35 | --- | ||
36 | configure | 16 ---------------- | ||
37 | meson.build | 4 +++- | ||
38 | 2 files changed, 3 insertions(+), 17 deletions(-) | ||
39 | |||
40 | diff --git a/configure b/configure | ||
41 | index XXXXXXX..XXXXXXX 100755 | ||
42 | --- a/configure | ||
43 | +++ b/configure | ||
44 | @@ -XXX,XX +XXX,XX @@ if compile_prog "" "" ; then | ||
45 | iovec=yes | ||
46 | fi | ||
47 | |||
48 | -########################################## | ||
49 | -# preadv probe | ||
50 | -cat > $TMPC <<EOF | ||
51 | -#include <sys/types.h> | ||
52 | -#include <sys/uio.h> | ||
53 | -#include <unistd.h> | ||
54 | -int main(void) { return preadv(0, 0, 0, 0); } | ||
55 | -EOF | ||
56 | -preadv=no | ||
57 | -if compile_prog "" "" ; then | ||
58 | - preadv=yes | ||
59 | -fi | ||
60 | - | ||
61 | ########################################## | ||
62 | # fdt probe | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ fi | ||
65 | if test "$iovec" = "yes" ; then | ||
66 | echo "CONFIG_IOVEC=y" >> $config_host_mak | ||
67 | fi | ||
68 | -if test "$preadv" = "yes" ; then | ||
69 | - echo "CONFIG_PREADV=y" >> $config_host_mak | ||
70 | -fi | ||
71 | if test "$membarrier" = "yes" ; then | ||
72 | echo "CONFIG_MEMBARRIER=y" >> $config_host_mak | ||
73 | fi | ||
74 | diff --git a/meson.build b/meson.build | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/meson.build | ||
77 | +++ b/meson.build | ||
78 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | ||
79 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | ||
80 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | ||
81 | |||
82 | +config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | ||
83 | + | ||
84 | ignored = ['CONFIG_QEMU_INTERP_PREFIX'] # actually per-target | ||
85 | arrays = ['CONFIG_AUDIO_DRIVERS', 'CONFIG_BDRV_RW_WHITELIST', 'CONFIG_BDRV_RO_WHITELIST'] | ||
86 | strings = ['HOST_DSOSUF', 'CONFIG_IASL'] | ||
87 | @@ -XXX,XX +XXX,XX @@ summary_info += {'PIE': get_option('b_pie')} | ||
88 | summary_info += {'static build': config_host.has_key('CONFIG_STATIC')} | ||
89 | summary_info += {'malloc trim support': has_malloc_trim} | ||
90 | summary_info += {'membarrier': config_host.has_key('CONFIG_MEMBARRIER')} | ||
91 | -summary_info += {'preadv support': config_host.has_key('CONFIG_PREADV')} | ||
92 | +summary_info += {'preadv support': config_host_data.get('CONFIG_PREADV')} | ||
93 | summary_info += {'fdatasync': config_host.has_key('CONFIG_FDATASYNC')} | ||
94 | summary_info += {'madvise': config_host.has_key('CONFIG_MADVISE')} | ||
95 | summary_info += {'posix_madvise': config_host.has_key('CONFIG_POSIX_MADVISE')} | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | The iOS toolchain does not use the host prefix naming convention. So we | ||
4 | need to enable cross-compile options while allowing the PREFIX to be | ||
5 | blank. | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
9 | Message-id: 20210126012457.39046-3-j@getutm.app | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | configure | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/configure b/configure | ||
16 | index XXXXXXX..XXXXXXX 100755 | ||
17 | --- a/configure | ||
18 | +++ b/configure | ||
19 | @@ -XXX,XX +XXX,XX @@ cpu="" | ||
20 | iasl="iasl" | ||
21 | interp_prefix="/usr/gnemul/qemu-%M" | ||
22 | static="no" | ||
23 | +cross_compile="no" | ||
24 | cross_prefix="" | ||
25 | audio_drv_list="" | ||
26 | block_drv_rw_whitelist="" | ||
27 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
28 | optarg=$(expr "x$opt" : 'x[^=]*=\(.*\)') | ||
29 | case "$opt" in | ||
30 | --cross-prefix=*) cross_prefix="$optarg" | ||
31 | + cross_compile="yes" | ||
32 | ;; | ||
33 | --cc=*) CC="$optarg" | ||
34 | ;; | ||
35 | @@ -XXX,XX +XXX,XX @@ $(echo Deprecated targets: $deprecated_targets_list | \ | ||
36 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
37 | |||
38 | Advanced options (experts only): | ||
39 | - --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
40 | + --cross-prefix=PREFIX use PREFIX for compile tools, PREFIX can be blank [$cross_prefix] | ||
41 | --cc=CC use C compiler CC [$cc] | ||
42 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
43 | --host-cc=CC use C compiler CC [$host_cc] for code run at | ||
44 | @@ -XXX,XX +XXX,XX @@ if has $sdl2_config; then | ||
45 | fi | ||
46 | echo "strip = [$(meson_quote $strip)]" >> $cross | ||
47 | echo "windres = [$(meson_quote $windres)]" >> $cross | ||
48 | -if test -n "$cross_prefix"; then | ||
49 | +if test "$cross_compile" = "yes"; then | ||
50 | cross_arg="--cross-file config-meson.cross" | ||
51 | echo "[host_machine]" >> $cross | ||
52 | if test "$mingw32" = "yes" ; then | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | Build without error on hosts without a working system(). If system() | ||
4 | is called, return -1 with ENOSYS. | ||
5 | |||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Message-id: 20210126012457.39046-6-j@getutm.app | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | meson.build | 1 + | ||
12 | include/qemu/osdep.h | 12 ++++++++++++ | ||
13 | 2 files changed, 13 insertions(+) | ||
14 | |||
15 | diff --git a/meson.build b/meson.build | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/meson.build | ||
18 | +++ b/meson.build | ||
19 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_DRM_H', cc.has_header('libdrm/drm.h')) | ||
20 | config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | ||
21 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | ||
22 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | ||
23 | +config_host_data.set('HAVE_SYSTEM_FUNCTION', cc.has_function('system', prefix: '#include <stdlib.h>')) | ||
24 | |||
25 | config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | ||
26 | |||
27 | diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/include/qemu/osdep.h | ||
30 | +++ b/include/qemu/osdep.h | ||
31 | @@ -XXX,XX +XXX,XX @@ static inline void qemu_thread_jit_write(void) {} | ||
32 | static inline void qemu_thread_jit_execute(void) {} | ||
33 | #endif | ||
34 | |||
35 | +/** | ||
36 | + * Platforms which do not support system() return ENOSYS | ||
37 | + */ | ||
38 | +#ifndef HAVE_SYSTEM_FUNCTION | ||
39 | +#define system platform_does_not_support_system | ||
40 | +static inline int platform_does_not_support_system(const char *command) | ||
41 | +{ | ||
42 | + errno = ENOSYS; | ||
43 | + return -1; | ||
44 | +} | ||
45 | +#endif /* !HAVE_SYSTEM_FUNCTION */ | ||
46 | + | ||
47 | #endif | ||
48 | -- | ||
49 | 2.20.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | Add objc to the Meson cross file as well as detection of Darwin. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-8-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 4 ++++ | ||
12 | 1 file changed, 4 insertions(+) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ echo "cpp_link_args = [${LDFLAGS:+$(meson_quote $LDFLAGS)}]" >> $cross | ||
19 | echo "[binaries]" >> $cross | ||
20 | echo "c = [$(meson_quote $cc)]" >> $cross | ||
21 | test -n "$cxx" && echo "cpp = [$(meson_quote $cxx)]" >> $cross | ||
22 | +test -n "$objcc" && echo "objc = [$(meson_quote $objcc)]" >> $cross | ||
23 | echo "ar = [$(meson_quote $ar)]" >> $cross | ||
24 | echo "nm = [$(meson_quote $nm)]" >> $cross | ||
25 | echo "pkgconfig = [$(meson_quote $pkg_config_exe)]" >> $cross | ||
26 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
27 | if test "$linux" = "yes" ; then | ||
28 | echo "system = 'linux'" >> $cross | ||
29 | fi | ||
30 | + if test "$darwin" = "yes" ; then | ||
31 | + echo "system = 'darwin'" >> $cross | ||
32 | + fi | ||
33 | case "$ARCH" in | ||
34 | i386|x86_64) | ||
35 | echo "cpu_family = 'x86'" >> $cross | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
4 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
5 | Message-id: 20210126012457.39046-9-j@getutm.app | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | configure | 5 ++++- | ||
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/configure b/configure | ||
12 | index XXXXXXX..XXXXXXX 100755 | ||
13 | --- a/configure | ||
14 | +++ b/configure | ||
15 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
16 | echo "system = 'darwin'" >> $cross | ||
17 | fi | ||
18 | case "$ARCH" in | ||
19 | - i386|x86_64) | ||
20 | + i386) | ||
21 | echo "cpu_family = 'x86'" >> $cross | ||
22 | ;; | ||
23 | + x86_64) | ||
24 | + echo "cpu_family = 'x86_64'" >> $cross | ||
25 | + ;; | ||
26 | ppc64le) | ||
27 | echo "cpu_family = 'ppc64'" >> $cross | ||
28 | ;; | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | On iOS there is no CoreAudio, so we should not assume Darwin always | ||
4 | has it. | ||
5 | |||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-11-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 35 +++++++++++++++++++++++++++++++++-- | ||
12 | 1 file changed, 33 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ fdt="auto" | ||
19 | netmap="no" | ||
20 | sdl="auto" | ||
21 | sdl_image="auto" | ||
22 | +coreaudio="auto" | ||
23 | virtiofsd="auto" | ||
24 | virtfs="auto" | ||
25 | libudev="auto" | ||
26 | @@ -XXX,XX +XXX,XX @@ Darwin) | ||
27 | QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
28 | QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
29 | fi | ||
30 | - audio_drv_list="coreaudio try-sdl" | ||
31 | + audio_drv_list="try-coreaudio try-sdl" | ||
32 | audio_possible_drivers="coreaudio sdl" | ||
33 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
34 | # won't work when we're compiling with gcc as a C compiler. | ||
35 | @@ -XXX,XX +XXX,XX @@ EOF | ||
36 | fi | ||
37 | fi | ||
38 | |||
39 | +########################################## | ||
40 | +# detect CoreAudio | ||
41 | +if test "$coreaudio" != "no" ; then | ||
42 | + coreaudio_libs="-framework CoreAudio" | ||
43 | + cat > $TMPC << EOF | ||
44 | +#include <CoreAudio/CoreAudio.h> | ||
45 | +int main(void) | ||
46 | +{ | ||
47 | + return (int)AudioGetCurrentHostTime(); | ||
48 | +} | ||
49 | +EOF | ||
50 | + if compile_prog "" "$coreaudio_libs" ; then | ||
51 | + coreaudio=yes | ||
52 | + else | ||
53 | + coreaudio=no | ||
54 | + fi | ||
55 | +fi | ||
56 | + | ||
57 | ########################################## | ||
58 | # Sound support libraries probe | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ for drv in $audio_drv_list; do | ||
61 | fi | ||
62 | ;; | ||
63 | |||
64 | - coreaudio) | ||
65 | + coreaudio | try-coreaudio) | ||
66 | + if test "$coreaudio" = "no"; then | ||
67 | + if test "$drv" = "try-coreaudio"; then | ||
68 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio//') | ||
69 | + else | ||
70 | + error_exit "$drv check failed" \ | ||
71 | + "Make sure to have the $drv is available." | ||
72 | + fi | ||
73 | + else | ||
74 | coreaudio_libs="-framework CoreAudio" | ||
75 | + if test "$drv" = "try-coreaudio"; then | ||
76 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio/coreaudio/') | ||
77 | + fi | ||
78 | + fi | ||
79 | ;; | ||
80 | |||
81 | dsound) | ||
82 | -- | ||
83 | 2.20.1 | ||
84 | |||
85 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | A workaround added in early days of 64-bit OSX forced x86_64 if the | ||
4 | host machine had 64-bit support. This creates issues when cross- | ||
5 | compiling for ARM64. Additionally, the user can always use --cpu=* to | ||
6 | manually set the host CPU and therefore this workaround should be | ||
7 | removed. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
11 | Message-id: 20210126012457.39046-12-j@getutm.app | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | configure | 11 ----------- | ||
15 | 1 file changed, 11 deletions(-) | ||
16 | |||
17 | diff --git a/configure b/configure | ||
18 | index XXXXXXX..XXXXXXX 100755 | ||
19 | --- a/configure | ||
20 | +++ b/configure | ||
21 | @@ -XXX,XX +XXX,XX @@ fi | ||
22 | # the correct CPU with the --cpu option. | ||
23 | case $targetos in | ||
24 | Darwin) | ||
25 | - # on Leopard most of the system is 32-bit, so we have to ask the kernel if we can | ||
26 | - # run 64-bit userspace code. | ||
27 | - # If the user didn't specify a CPU explicitly and the kernel says this is | ||
28 | - # 64 bit hw, then assume x86_64. Otherwise fall through to the usual detection code. | ||
29 | - if test -z "$cpu" && test "$(sysctl -n hw.optional.x86_64)" = "1"; then | ||
30 | - cpu="x86_64" | ||
31 | - fi | ||
32 | HOST_DSOSUF=".dylib" | ||
33 | ;; | ||
34 | SunOS) | ||
35 | @@ -XXX,XX +XXX,XX @@ OpenBSD) | ||
36 | Darwin) | ||
37 | bsd="yes" | ||
38 | darwin="yes" | ||
39 | - if [ "$cpu" = "x86_64" ] ; then | ||
40 | - QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
41 | - QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
42 | - fi | ||
43 | audio_drv_list="try-coreaudio try-sdl" | ||
44 | audio_possible_drivers="coreaudio sdl" | ||
45 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | ||
2 | 1 | ||
3 | Add pvpanic PCI device support details in docs/specs/pvpanic.txt. | ||
4 | |||
5 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | docs/specs/pvpanic.txt | 13 ++++++++++++- | ||
10 | 1 file changed, 12 insertions(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/docs/specs/pvpanic.txt b/docs/specs/pvpanic.txt | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/docs/specs/pvpanic.txt | ||
15 | +++ b/docs/specs/pvpanic.txt | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | PVPANIC DEVICE | ||
18 | ============== | ||
19 | |||
20 | -pvpanic device is a simulated ISA device, through which a guest panic | ||
21 | +pvpanic device is a simulated device, through which a guest panic | ||
22 | event is sent to qemu, and a QMP event is generated. This allows | ||
23 | management apps (e.g. libvirt) to be notified and respond to the event. | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ The management app has the option of waiting for GUEST_PANICKED events, | ||
26 | and/or polling for guest-panicked RunState, to learn when the pvpanic | ||
27 | device has fired a panic event. | ||
28 | |||
29 | +The pvpanic device can be implemented as an ISA device (using IOPORT) or as a | ||
30 | +PCI device. | ||
31 | + | ||
32 | ISA Interface | ||
33 | ------------- | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ bit 1: a guest panic has happened and will be handled by the guest; | ||
36 | the host should record it or report it, but should not affect | ||
37 | the execution of the guest. | ||
38 | |||
39 | +PCI Interface | ||
40 | +------------- | ||
41 | + | ||
42 | +The PCI interface is similar to the ISA interface except that it uses an MMIO | ||
43 | +address space provided by its BAR0, 1 byte long. Any machine with a PCI bus | ||
44 | +can enable a pvpanic device by adding '-device pvpanic-pci' to the command | ||
45 | +line. | ||
46 | + | ||
47 | ACPI Interface | ||
48 | -------------- | ||
49 | |||
50 | -- | ||
51 | 2.20.1 | ||
52 | |||
53 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add a function for checking whether a clock has a source. This is | ||
2 | useful for devices which have input clocks that must be wired up by | ||
3 | the board as it allows them to fail in realize rather than ploughing | ||
4 | on with a zero-period clock. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-3-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | docs/devel/clocks.rst | 16 ++++++++++++++++ | ||
14 | include/hw/clock.h | 15 +++++++++++++++ | ||
15 | 2 files changed, 31 insertions(+) | ||
16 | |||
17 | diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/docs/devel/clocks.rst | ||
20 | +++ b/docs/devel/clocks.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ object during device instance init. For example: | ||
22 | /* set initial value to 10ns / 100MHz */ | ||
23 | clock_set_ns(clk, 10); | ||
24 | |||
25 | +To enforce that the clock is wired up by the board code, you can | ||
26 | +call ``clock_has_source()`` in your device's realize method: | ||
27 | + | ||
28 | +.. code-block:: c | ||
29 | + | ||
30 | + if (!clock_has_source(s->clk)) { | ||
31 | + error_setg(errp, "MyDevice: clk input must be connected"); | ||
32 | + return; | ||
33 | + } | ||
34 | + | ||
35 | +Note that this only checks that the clock has been wired up; it is | ||
36 | +still possible that the output clock connected to it is disabled | ||
37 | +or has not yet been configured, in which case the period will be | ||
38 | +zero. You should use the clock callback to find out when the clock | ||
39 | +period changes. | ||
40 | + | ||
41 | Fetching clock frequency/period | ||
42 | ------------------------------- | ||
43 | |||
44 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/include/hw/clock.h | ||
47 | +++ b/include/hw/clock.h | ||
48 | @@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk); | ||
49 | */ | ||
50 | void clock_set_source(Clock *clk, Clock *src); | ||
51 | |||
52 | +/** | ||
53 | + * clock_has_source: | ||
54 | + * @clk: the clock | ||
55 | + * | ||
56 | + * Returns true if the clock has a source clock connected to it. | ||
57 | + * This is useful for devices which have input clocks which must | ||
58 | + * be connected by the board/SoC code which creates them. The | ||
59 | + * device code can use this to check in its realize method that | ||
60 | + * the clock has been connected. | ||
61 | + */ | ||
62 | +static inline bool clock_has_source(const Clock *clk) | ||
63 | +{ | ||
64 | + return clk->source != NULL; | ||
65 | +} | ||
66 | + | ||
67 | /** | ||
68 | * clock_set: | ||
69 | * @clk: the clock to initialize. | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add a simple test of the CMSDK APB timer, since we're about to do | ||
2 | some refactoring of how it is clocked. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-4-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++++++++++++++++++ | ||
12 | MAINTAINERS | 1 + | ||
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 77 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
16 | |||
17 | diff --git a/tests/qtest/cmsdk-apb-timer-test.c b/tests/qtest/cmsdk-apb-timer-test.c | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-timer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB timer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE-200 timer0; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40000000 | ||
44 | + | ||
45 | +#define CTRL 0 | ||
46 | +#define VALUE 4 | ||
47 | +#define RELOAD 8 | ||
48 | +#define INTSTATUS 0xc | ||
49 | + | ||
50 | +static void test_timer(void) | ||
51 | +{ | ||
52 | + g_assert_true(readl(TIMER_BASE + INTSTATUS) == 0); | ||
53 | + | ||
54 | + /* Start timer: will fire after 40 * 1000 == 40000 ns */ | ||
55 | + writel(TIMER_BASE + RELOAD, 1000); | ||
56 | + writel(TIMER_BASE + CTRL, 9); | ||
57 | + | ||
58 | + /* Step to just past the 500th tick and check VALUE */ | ||
59 | + clock_step(40 * 500 + 1); | ||
60 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
61 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 500); | ||
62 | + | ||
63 | + /* Just past the 1000th tick: timer should have fired */ | ||
64 | + clock_step(40 * 500); | ||
65 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
66 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 0); | ||
67 | + | ||
68 | + /* VALUE reloads at the following tick */ | ||
69 | + clock_step(40); | ||
70 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 1000); | ||
71 | + | ||
72 | + /* Check write-1-to-clear behaviour of INTSTATUS */ | ||
73 | + writel(TIMER_BASE + INTSTATUS, 0); | ||
74 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
75 | + writel(TIMER_BASE + INTSTATUS, 1); | ||
76 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
77 | + | ||
78 | + /* Turn off the timer */ | ||
79 | + writel(TIMER_BASE + CTRL, 0); | ||
80 | +} | ||
81 | + | ||
82 | +int main(int argc, char **argv) | ||
83 | +{ | ||
84 | + int r; | ||
85 | + | ||
86 | + g_test_init(&argc, &argv, NULL); | ||
87 | + | ||
88 | + qtest_start("-machine mps2-an385"); | ||
89 | + | ||
90 | + qtest_add_func("/cmsdk-apb-timer/timer", test_timer); | ||
91 | + | ||
92 | + r = g_test_run(); | ||
93 | + | ||
94 | + qtest_end(); | ||
95 | + | ||
96 | + return r; | ||
97 | +} | ||
98 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/MAINTAINERS | ||
101 | +++ b/MAINTAINERS | ||
102 | @@ -XXX,XX +XXX,XX @@ F: include/hw/rtc/pl031.h | ||
103 | F: include/hw/arm/primecell.h | ||
104 | F: hw/timer/cmsdk-apb-timer.c | ||
105 | F: include/hw/timer/cmsdk-apb-timer.h | ||
106 | +F: tests/qtest/cmsdk-apb-timer-test.c | ||
107 | F: hw/timer/cmsdk-apb-dualtimer.c | ||
108 | F: include/hw/timer/cmsdk-apb-dualtimer.h | ||
109 | F: hw/char/cmsdk-apb-uart.c | ||
110 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/tests/qtest/meson.build | ||
113 | +++ b/tests/qtest/meson.build | ||
114 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
115 | 'npcm7xx_timer-test', | ||
116 | 'npcm7xx_watchdog_timer-test'] | ||
117 | qtests_arm = \ | ||
118 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
119 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
120 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
121 | ['arm-cpu-features', | ||
122 | -- | ||
123 | 2.20.1 | ||
124 | |||
125 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add a simple test of the CMSDK watchdog, since we're about to do some | ||
2 | refactoring of how it is clocked. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-5-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-5-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | ||
12 | tests/qtest/cmsdk-apb-watchdog-test.c | 79 +++++++++++++++++++++++++++ | ||
13 | MAINTAINERS | 1 + | ||
14 | tests/qtest/meson.build | 1 + | ||
15 | 3 files changed, 81 insertions(+) | ||
16 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
17 | |||
18 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | ||
19 | new file mode 100644 | ||
20 | index XXXXXXX..XXXXXXX | ||
21 | --- /dev/null | ||
22 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | +/* | ||
25 | + * QTest testcase for the CMSDK APB watchdog device | ||
26 | + * | ||
27 | + * Copyright (c) 2021 Linaro Limited | ||
28 | + * | ||
29 | + * This program is free software; you can redistribute it and/or modify it | ||
30 | + * under the terms of the GNU General Public License as published by the | ||
31 | + * Free Software Foundation; either version 2 of the License, or | ||
32 | + * (at your option) any later version. | ||
33 | + * | ||
34 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
35 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
36 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
37 | + * for more details. | ||
38 | + */ | ||
39 | + | ||
40 | +#include "qemu/osdep.h" | ||
41 | +#include "libqtest-single.h" | ||
42 | + | ||
43 | +/* | ||
44 | + * lm3s811evb watchdog; at board startup this runs at 200MHz / 16 == 12.5MHz, | ||
45 | + * which is 80ns per tick. | ||
46 | + */ | ||
47 | +#define WDOG_BASE 0x40000000 | ||
48 | + | ||
49 | +#define WDOGLOAD 0 | ||
50 | +#define WDOGVALUE 4 | ||
51 | +#define WDOGCONTROL 8 | ||
52 | +#define WDOGINTCLR 0xc | ||
53 | +#define WDOGRIS 0x10 | ||
54 | +#define WDOGMIS 0x14 | ||
55 | +#define WDOGLOCK 0xc00 | ||
56 | + | ||
57 | +static void test_watchdog(void) | ||
58 | +{ | ||
59 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
60 | + | ||
61 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
62 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
63 | + | ||
64 | + /* Step to just past the 500th tick */ | ||
65 | + clock_step(500 * 80 + 1); | ||
66 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
67 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
68 | + | ||
69 | + /* Just past the 1000th tick: timer should have fired */ | ||
70 | + clock_step(500 * 80); | ||
71 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
73 | + | ||
74 | + /* VALUE reloads at following tick */ | ||
75 | + clock_step(80); | ||
76 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
77 | + | ||
78 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
79 | + clock_step(500 * 80); | ||
80 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
81 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
82 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
84 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
85 | +} | ||
86 | + | ||
87 | +int main(int argc, char **argv) | ||
88 | +{ | ||
89 | + int r; | ||
90 | + | ||
91 | + g_test_init(&argc, &argv, NULL); | ||
92 | + | ||
93 | + qtest_start("-machine lm3s811evb"); | ||
94 | + | ||
95 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | ||
96 | + | ||
97 | + r = g_test_run(); | ||
98 | + | ||
99 | + qtest_end(); | ||
100 | + | ||
101 | + return r; | ||
102 | +} | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/MAINTAINERS | ||
106 | +++ b/MAINTAINERS | ||
107 | @@ -XXX,XX +XXX,XX @@ F: hw/char/cmsdk-apb-uart.c | ||
108 | F: include/hw/char/cmsdk-apb-uart.h | ||
109 | F: hw/watchdog/cmsdk-apb-watchdog.c | ||
110 | F: include/hw/watchdog/cmsdk-apb-watchdog.h | ||
111 | +F: tests/qtest/cmsdk-apb-watchdog-test.c | ||
112 | F: hw/misc/tz-ppc.c | ||
113 | F: include/hw/misc/tz-ppc.h | ||
114 | F: hw/misc/tz-mpc.c | ||
115 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/tests/qtest/meson.build | ||
118 | +++ b/tests/qtest/meson.build | ||
119 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
120 | 'npcm7xx_watchdog_timer-test'] | ||
121 | qtests_arm = \ | ||
122 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
123 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | ||
124 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
125 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
126 | ['arm-cpu-features', | ||
127 | -- | ||
128 | 2.20.1 | ||
129 | |||
130 | diff view generated by jsdifflib |
1 | Use the MAINCLK Clock input to set the system_clock_scale variable | 1 | Implement the HFGITR_EL2.SVC_EL0 and SVC_EL1 fine-grained traps. |
---|---|---|---|
2 | rather than using the mainclk_frq property. | 2 | These trap execution of the SVC instruction from AArch32 and AArch64. |
3 | (As usual, AArch32 can only trap from EL0, as fine grained traps are | ||
4 | disabled with an AArch32 EL1.) | ||
3 | 5 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Tested-by: Fuad Tabba <tabba@google.com> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 9 | Message-id: 20230130182459.3309057-22-peter.maydell@linaro.org |
8 | Message-id: 20210128114145.20536-23-peter.maydell@linaro.org | 10 | Message-id: 20230127175507.2895013-22-peter.maydell@linaro.org |
9 | Message-id: 20210121190622.22000-23-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | hw/arm/armsse.c | 24 +++++++++++++++++++----- | 12 | target/arm/cpu.h | 1 + |
12 | 1 file changed, 19 insertions(+), 5 deletions(-) | 13 | target/arm/translate.h | 2 ++ |
14 | target/arm/helper.c | 20 ++++++++++++++++++++ | ||
15 | target/arm/translate-a64.c | 9 ++++++++- | ||
16 | target/arm/translate.c | 12 +++++++++--- | ||
17 | 5 files changed, 40 insertions(+), 4 deletions(-) | ||
13 | 18 | ||
14 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/armsse.c | 21 | --- a/target/arm/cpu.h |
17 | +++ b/hw/arm/armsse.c | 22 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ static void armsse_forward_sec_resp_cfg(ARMSSE *s) | 23 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_ANY, FPEXC_EL, 8, 2) |
19 | qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); | 24 | FIELD(TBFLAG_ANY, ALIGN_MEM, 10, 1) |
25 | FIELD(TBFLAG_ANY, PSTATE__IL, 11, 1) | ||
26 | FIELD(TBFLAG_ANY, FGT_ACTIVE, 12, 1) | ||
27 | +FIELD(TBFLAG_ANY, FGT_SVC, 13, 1) | ||
28 | |||
29 | /* | ||
30 | * Bit usage when in AArch32 state, both A- and M-profile. | ||
31 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/translate.h | ||
34 | +++ b/target/arm/translate.h | ||
35 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
36 | bool fgt_active; | ||
37 | /* True if fine-grained trap on ERET is enabled */ | ||
38 | bool fgt_eret; | ||
39 | + /* True if fine-grained trap on SVC is enabled */ | ||
40 | + bool fgt_svc; | ||
41 | /* | ||
42 | * >= 0, a copy of PSTATE.BTYPE, which will be 0 without v8.5-BTI. | ||
43 | * < 0, set by the current instruction. | ||
44 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/helper.c | ||
47 | +++ b/target/arm/helper.c | ||
48 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_mmu_idx(CPUARMState *env) | ||
49 | return arm_mmu_idx_el(env, arm_current_el(env)); | ||
20 | } | 50 | } |
21 | 51 | ||
22 | +static void armsse_mainclk_update(void *opaque) | 52 | +static inline bool fgt_svc(CPUARMState *env, int el) |
23 | +{ | 53 | +{ |
24 | + ARMSSE *s = ARM_SSE(opaque); | ||
25 | + /* | 54 | + /* |
26 | + * Set system_clock_scale from our Clock input; this is what | 55 | + * Assuming fine-grained-traps are active, return true if we |
27 | + * controls the tick rate of the CPU SysTick timer. | 56 | + * should be trapping on SVC instructions. Only AArch64 can |
57 | + * trap on an SVC at EL1, but we don't need to special-case this | ||
58 | + * because if this is AArch32 EL1 then arm_fgt_active() is false. | ||
59 | + * We also know el is 0 or 1. | ||
28 | + */ | 60 | + */ |
29 | + system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); | 61 | + return el == 0 ? |
62 | + FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL0) : | ||
63 | + FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL1); | ||
30 | +} | 64 | +} |
31 | + | 65 | + |
32 | static void armsse_init(Object *obj) | 66 | static CPUARMTBFlags rebuild_hflags_common(CPUARMState *env, int fp_el, |
33 | { | 67 | ARMMMUIdx mmu_idx, |
34 | ARMSSE *s = ARM_SSE(obj); | 68 | CPUARMTBFlags flags) |
35 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | 69 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el, |
36 | assert(info->sram_banks <= MAX_SRAM_BANKS); | 70 | |
37 | assert(info->num_cpus <= SSE_MAX_CPUS); | 71 | if (arm_fgt_active(env, el)) { |
38 | 72 | DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1); | |
39 | - s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | 73 | + if (fgt_svc(env, el)) { |
40 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", | 74 | + DP_TBFLAG_ANY(flags, FGT_SVC, 1); |
41 | + armsse_mainclk_update, s); | 75 | + } |
42 | s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
43 | |||
44 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
46 | return; | ||
47 | } | 76 | } |
48 | 77 | ||
49 | - if (!s->mainclk_frq) { | 78 | if (env->uncached_cpsr & CPSR_IL) { |
50 | - error_setg(errp, "MAINCLK_FRQ property was not set"); | 79 | @@ -XXX,XX +XXX,XX @@ static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, |
51 | - return; | 80 | if (FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, ERET)) { |
52 | + if (!clock_has_source(s->mainclk)) { | 81 | DP_TBFLAG_A64(flags, FGT_ERET, 1); |
53 | + error_setg(errp, "MAINCLK clock was not connected"); | 82 | } |
54 | + } | 83 | + if (fgt_svc(env, el)) { |
55 | + if (!clock_has_source(s->s32kclk)) { | 84 | + DP_TBFLAG_ANY(flags, FGT_SVC, 1); |
56 | + error_setg(errp, "S32KCLK clock was not connected"); | 85 | + } |
57 | } | 86 | } |
58 | 87 | ||
59 | assert(info->num_cpus <= SSE_MAX_CPUS); | 88 | if (cpu_isar_feature(aa64_mte, env_archcpu(env))) { |
60 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 89 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
61 | */ | 90 | index XXXXXXX..XXXXXXX 100644 |
62 | sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); | 91 | --- a/target/arm/translate-a64.c |
63 | 92 | +++ b/target/arm/translate-a64.c | |
64 | - system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; | 93 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) |
65 | + /* Set initial system_clock_scale from MAINCLK */ | 94 | int opc = extract32(insn, 21, 3); |
66 | + armsse_mainclk_update(s); | 95 | int op2_ll = extract32(insn, 0, 5); |
96 | int imm16 = extract32(insn, 5, 16); | ||
97 | + uint32_t syndrome; | ||
98 | |||
99 | switch (opc) { | ||
100 | case 0: | ||
101 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
102 | */ | ||
103 | switch (op2_ll) { | ||
104 | case 1: /* SVC */ | ||
105 | + syndrome = syn_aa64_svc(imm16); | ||
106 | + if (s->fgt_svc) { | ||
107 | + gen_exception_insn_el(s, 0, EXCP_UDEF, syndrome, 2); | ||
108 | + break; | ||
109 | + } | ||
110 | gen_ss_advance(s); | ||
111 | - gen_exception_insn(s, 4, EXCP_SWI, syn_aa64_svc(imm16)); | ||
112 | + gen_exception_insn(s, 4, EXCP_SWI, syndrome); | ||
113 | break; | ||
114 | case 2: /* HVC */ | ||
115 | if (s->current_el == 0) { | ||
116 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
117 | dc->align_mem = EX_TBFLAG_ANY(tb_flags, ALIGN_MEM); | ||
118 | dc->pstate_il = EX_TBFLAG_ANY(tb_flags, PSTATE__IL); | ||
119 | dc->fgt_active = EX_TBFLAG_ANY(tb_flags, FGT_ACTIVE); | ||
120 | + dc->fgt_svc = EX_TBFLAG_ANY(tb_flags, FGT_SVC); | ||
121 | dc->fgt_eret = EX_TBFLAG_A64(tb_flags, FGT_ERET); | ||
122 | dc->sve_excp_el = EX_TBFLAG_A64(tb_flags, SVEEXC_EL); | ||
123 | dc->sme_excp_el = EX_TBFLAG_A64(tb_flags, SMEEXC_EL); | ||
124 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
125 | index XXXXXXX..XXXXXXX 100644 | ||
126 | --- a/target/arm/translate.c | ||
127 | +++ b/target/arm/translate.c | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool trans_SVC(DisasContext *s, arg_SVC *a) | ||
129 | (a->imm == semihost_imm)) { | ||
130 | gen_exception_internal_insn(s, EXCP_SEMIHOST); | ||
131 | } else { | ||
132 | - gen_update_pc(s, curr_insn_len(s)); | ||
133 | - s->svc_imm = a->imm; | ||
134 | - s->base.is_jmp = DISAS_SWI; | ||
135 | + if (s->fgt_svc) { | ||
136 | + uint32_t syndrome = syn_aa32_svc(a->imm, s->thumb); | ||
137 | + gen_exception_insn_el(s, 0, EXCP_UDEF, syndrome, 2); | ||
138 | + } else { | ||
139 | + gen_update_pc(s, curr_insn_len(s)); | ||
140 | + s->svc_imm = a->imm; | ||
141 | + s->base.is_jmp = DISAS_SWI; | ||
142 | + } | ||
143 | } | ||
144 | return true; | ||
67 | } | 145 | } |
68 | 146 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) | |
69 | static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | 147 | dc->align_mem = EX_TBFLAG_ANY(tb_flags, ALIGN_MEM); |
148 | dc->pstate_il = EX_TBFLAG_ANY(tb_flags, PSTATE__IL); | ||
149 | dc->fgt_active = EX_TBFLAG_ANY(tb_flags, FGT_ACTIVE); | ||
150 | + dc->fgt_svc = EX_TBFLAG_ANY(tb_flags, FGT_SVC); | ||
151 | |||
152 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
153 | dc->vfp_enabled = 1; | ||
70 | -- | 154 | -- |
71 | 2.20.1 | 155 | 2.34.1 |
72 | |||
73 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB timer device over to using its Clock input; the | 1 | FEAT_FGT also implements an extra trap bit in the MDCR_EL2 and |
---|---|---|---|
2 | pclk-frq property is now ignored. | 2 | MDCR_EL3 registers: bit TDCC enables trapping of use of the Debug |
3 | Comms Channel registers OSDTRRX_EL1, OSDTRTX_EL1, MDCCSR_EL0, | ||
4 | MDCCINT_EL0, DBGDTR_EL0, DBGDTRRX_EL0 and DBGDTRTX_EL0 (and their | ||
5 | AArch32 equivalents). This trapping is independent of whether | ||
6 | fine-grained traps are enabled or not. | ||
7 | |||
8 | Implement these extra traps. (We don't implement DBGDTR_EL0, | ||
9 | DBGDTRRX_EL0 and DBGDTRTX_EL0.) | ||
3 | 10 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 13 | Tested-by: Fuad Tabba <tabba@google.com> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 14 | Message-id: 20230130182459.3309057-23-peter.maydell@linaro.org |
8 | Message-id: 20210128114145.20536-19-peter.maydell@linaro.org | 15 | Message-id: 20230127175507.2895013-23-peter.maydell@linaro.org |
9 | Message-id: 20210121190622.22000-19-peter.maydell@linaro.org | ||
10 | --- | 16 | --- |
11 | hw/timer/cmsdk-apb-timer.c | 18 ++++++++++++++---- | 17 | target/arm/debug_helper.c | 35 +++++++++++++++++++++++++++++++---- |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 18 | 1 file changed, 31 insertions(+), 4 deletions(-) |
13 | 19 | ||
14 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 20 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/cmsdk-apb-timer.c | 22 | --- a/target/arm/debug_helper.c |
17 | +++ b/hw/timer/cmsdk-apb-timer.c | 23 | +++ b/target/arm/debug_helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | 24 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tda(CPUARMState *env, const ARMCPRegInfo *ri, |
19 | ptimer_transaction_commit(s->timer); | 25 | return CP_ACCESS_OK; |
20 | } | 26 | } |
21 | 27 | ||
22 | +static void cmsdk_apb_timer_clk_update(void *opaque) | 28 | +/* |
29 | + * Check for traps to Debug Comms Channel registers. If FEAT_FGT | ||
30 | + * is implemented then these are controlled by MDCR_EL2.TDCC for | ||
31 | + * EL2 and MDCR_EL3.TDCC for EL3. They are also controlled by | ||
32 | + * the general debug access trap bits MDCR_EL2.TDA and MDCR_EL3.TDA. | ||
33 | + */ | ||
34 | +static CPAccessResult access_tdcc(CPUARMState *env, const ARMCPRegInfo *ri, | ||
35 | + bool isread) | ||
23 | +{ | 36 | +{ |
24 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | 37 | + int el = arm_current_el(env); |
38 | + uint64_t mdcr_el2 = arm_mdcr_el2_eff(env); | ||
39 | + bool mdcr_el2_tda = (mdcr_el2 & MDCR_TDA) || (mdcr_el2 & MDCR_TDE) || | ||
40 | + (arm_hcr_el2_eff(env) & HCR_TGE); | ||
41 | + bool mdcr_el2_tdcc = cpu_isar_feature(aa64_fgt, env_archcpu(env)) && | ||
42 | + (mdcr_el2 & MDCR_TDCC); | ||
43 | + bool mdcr_el3_tdcc = cpu_isar_feature(aa64_fgt, env_archcpu(env)) && | ||
44 | + (env->cp15.mdcr_el3 & MDCR_TDCC); | ||
25 | + | 45 | + |
26 | + ptimer_transaction_begin(s->timer); | 46 | + if (el < 2 && (mdcr_el2_tda || mdcr_el2_tdcc)) { |
27 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | 47 | + return CP_ACCESS_TRAP_EL2; |
28 | + ptimer_transaction_commit(s->timer); | 48 | + } |
49 | + if (el < 3 && ((env->cp15.mdcr_el3 & MDCR_TDA) || mdcr_el3_tdcc)) { | ||
50 | + return CP_ACCESS_TRAP_EL3; | ||
51 | + } | ||
52 | + return CP_ACCESS_OK; | ||
29 | +} | 53 | +} |
30 | + | 54 | + |
31 | static void cmsdk_apb_timer_init(Object *obj) | 55 | static void oslar_write(CPUARMState *env, const ARMCPRegInfo *ri, |
56 | uint64_t value) | ||
32 | { | 57 | { |
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 58 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { |
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | 59 | */ |
35 | s, "cmsdk-apb-timer", 0x1000); | 60 | { .name = "MDCCSR_EL0", .state = ARM_CP_STATE_AA64, |
36 | sysbus_init_mmio(sbd, &s->iomem); | 61 | .opc0 = 2, .opc1 = 3, .crn = 0, .crm = 1, .opc2 = 0, |
37 | sysbus_init_irq(sbd, &s->timerint); | 62 | - .access = PL0_R, .accessfn = access_tda, |
38 | - s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | 63 | + .access = PL0_R, .accessfn = access_tdcc, |
39 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", | 64 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
40 | + cmsdk_apb_timer_clk_update, s); | 65 | /* |
41 | } | 66 | * OSDTRRX_EL1/OSDTRTX_EL1 are used for save and restore of DBGDTRRX_EL0. |
42 | 67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | |
43 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 68 | */ |
44 | { | 69 | { .name = "OSDTRRX_EL1", .state = ARM_CP_STATE_BOTH, .cp = 14, |
45 | CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | 70 | .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 0, .opc2 = 2, |
46 | 71 | - .access = PL1_RW, .accessfn = access_tda, | |
47 | - if (s->pclk_frq == 0) { | 72 | + .access = PL1_RW, .accessfn = access_tdcc, |
48 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | 73 | .type = ARM_CP_CONST, .resetvalue = 0 }, |
49 | + if (!clock_has_source(s->pclk)) { | 74 | { .name = "OSDTRTX_EL1", .state = ARM_CP_STATE_BOTH, .cp = 14, |
50 | + error_setg(errp, "CMSDK APB timer: pclk clock must be connected"); | 75 | .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 2, |
51 | return; | 76 | - .access = PL1_RW, .accessfn = access_tda, |
52 | } | 77 | + .access = PL1_RW, .accessfn = access_tdcc, |
53 | 78 | .type = ARM_CP_CONST, .resetvalue = 0 }, | |
54 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 79 | /* |
55 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | 80 | * OSECCR_EL1 provides a mechanism for an operating system |
56 | 81 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo debug_cp_reginfo[] = { | |
57 | ptimer_transaction_begin(s->timer); | 82 | */ |
58 | - ptimer_set_freq(s->timer, s->pclk_frq); | 83 | { .name = "MDCCINT_EL1", .state = ARM_CP_STATE_BOTH, |
59 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | 84 | .cp = 14, .opc0 = 2, .opc1 = 0, .crn = 0, .crm = 2, .opc2 = 0, |
60 | ptimer_transaction_commit(s->timer); | 85 | - .access = PL1_RW, .accessfn = access_tda, |
61 | } | 86 | + .access = PL1_RW, .accessfn = access_tdcc, |
62 | 87 | .type = ARM_CP_NOP }, | |
88 | /* | ||
89 | * Dummy DBGCLAIM registers. | ||
63 | -- | 90 | -- |
64 | 2.20.1 | 91 | 2.34.1 |
65 | |||
66 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK dual timer, since we're about to do | 1 | Update the ID registers for TCG's '-cpu max' to report the |
---|---|---|---|
2 | some refactoring of how it is clocked. | 2 | presence of FEAT_FGT Fine-Grained Traps support. |
3 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Tested-by: Fuad Tabba <tabba@google.com> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 7 | Message-id: 20230130182459.3309057-24-peter.maydell@linaro.org |
8 | Message-id: 20210128114145.20536-6-peter.maydell@linaro.org | 8 | Message-id: 20230127175507.2895013-24-peter.maydell@linaro.org |
9 | Message-id: 20210121190622.22000-6-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++++ | 10 | docs/system/arm/emulation.rst | 1 + |
12 | MAINTAINERS | 1 + | 11 | target/arm/cpu64.c | 1 + |
13 | tests/qtest/meson.build | 1 + | 12 | 2 files changed, 2 insertions(+) |
14 | 3 files changed, 132 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
16 | 13 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-dualtimer-test.c b/tests/qtest/cmsdk-apb-dualtimer-test.c | 14 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-dualtimer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB dualtimer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE dualtimer; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40002000 | ||
44 | + | ||
45 | +#define TIMER1LOAD 0 | ||
46 | +#define TIMER1VALUE 4 | ||
47 | +#define TIMER1CONTROL 8 | ||
48 | +#define TIMER1INTCLR 0xc | ||
49 | +#define TIMER1RIS 0x10 | ||
50 | +#define TIMER1MIS 0x14 | ||
51 | +#define TIMER1BGLOAD 0x18 | ||
52 | + | ||
53 | +#define TIMER2LOAD 0x20 | ||
54 | +#define TIMER2VALUE 0x24 | ||
55 | +#define TIMER2CONTROL 0x28 | ||
56 | +#define TIMER2INTCLR 0x2c | ||
57 | +#define TIMER2RIS 0x30 | ||
58 | +#define TIMER2MIS 0x34 | ||
59 | +#define TIMER2BGLOAD 0x38 | ||
60 | + | ||
61 | +#define CTRL_ENABLE (1 << 7) | ||
62 | +#define CTRL_PERIODIC (1 << 6) | ||
63 | +#define CTRL_INTEN (1 << 5) | ||
64 | +#define CTRL_PRESCALE_1 (0 << 2) | ||
65 | +#define CTRL_PRESCALE_16 (1 << 2) | ||
66 | +#define CTRL_PRESCALE_256 (2 << 2) | ||
67 | +#define CTRL_32BIT (1 << 1) | ||
68 | +#define CTRL_ONESHOT (1 << 0) | ||
69 | + | ||
70 | +static void test_dualtimer(void) | ||
71 | +{ | ||
72 | + g_assert_true(readl(TIMER_BASE + TIMER1RIS) == 0); | ||
73 | + | ||
74 | + /* Start timer: will fire after 40000 ns */ | ||
75 | + writel(TIMER_BASE + TIMER1LOAD, 1000); | ||
76 | + /* enable in free-running, wrapping, interrupt mode */ | ||
77 | + writel(TIMER_BASE + TIMER1CONTROL, CTRL_ENABLE | CTRL_INTEN); | ||
78 | + | ||
79 | + /* Step to just past the 500th tick and check VALUE */ | ||
80 | + clock_step(500 * 40 + 1); | ||
81 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
82 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 500); | ||
83 | + | ||
84 | + /* Just past the 1000th tick: timer should have fired */ | ||
85 | + clock_step(500 * 40); | ||
86 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 1); | ||
87 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0); | ||
88 | + | ||
89 | + /* | ||
90 | + * We are in free-running wrapping 16-bit mode, so on the following | ||
91 | + * tick VALUE should have wrapped round to 0xffff. | ||
92 | + */ | ||
93 | + clock_step(40); | ||
94 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0xffff); | ||
95 | + | ||
96 | + /* Check that any write to INTCLR clears interrupt */ | ||
97 | + writel(TIMER_BASE + TIMER1INTCLR, 1); | ||
98 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
99 | + | ||
100 | + /* Turn off the timer */ | ||
101 | + writel(TIMER_BASE + TIMER1CONTROL, 0); | ||
102 | +} | ||
103 | + | ||
104 | +static void test_prescale(void) | ||
105 | +{ | ||
106 | + g_assert_true(readl(TIMER_BASE + TIMER2RIS) == 0); | ||
107 | + | ||
108 | + /* Start timer: will fire after 40 * 256 * 1000 == 1024000 ns */ | ||
109 | + writel(TIMER_BASE + TIMER2LOAD, 1000); | ||
110 | + /* enable in periodic, wrapping, interrupt mode, prescale 256 */ | ||
111 | + writel(TIMER_BASE + TIMER2CONTROL, | ||
112 | + CTRL_ENABLE | CTRL_INTEN | CTRL_PERIODIC | CTRL_PRESCALE_256); | ||
113 | + | ||
114 | + /* Step to just past the 500th tick and check VALUE */ | ||
115 | + clock_step(40 * 256 * 501); | ||
116 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
117 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 500); | ||
118 | + | ||
119 | + /* Just past the 1000th tick: timer should have fired */ | ||
120 | + clock_step(40 * 256 * 500); | ||
121 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 1); | ||
122 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 0); | ||
123 | + | ||
124 | + /* In periodic mode the tick VALUE now reloads */ | ||
125 | + clock_step(40 * 256); | ||
126 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 1000); | ||
127 | + | ||
128 | + /* Check that any write to INTCLR clears interrupt */ | ||
129 | + writel(TIMER_BASE + TIMER2INTCLR, 1); | ||
130 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
131 | + | ||
132 | + /* Turn off the timer */ | ||
133 | + writel(TIMER_BASE + TIMER2CONTROL, 0); | ||
134 | +} | ||
135 | + | ||
136 | +int main(int argc, char **argv) | ||
137 | +{ | ||
138 | + int r; | ||
139 | + | ||
140 | + g_test_init(&argc, &argv, NULL); | ||
141 | + | ||
142 | + qtest_start("-machine mps2-an385"); | ||
143 | + | ||
144 | + qtest_add_func("/cmsdk-apb-dualtimer/dualtimer", test_dualtimer); | ||
145 | + qtest_add_func("/cmsdk-apb-dualtimer/prescale", test_prescale); | ||
146 | + | ||
147 | + r = g_test_run(); | ||
148 | + | ||
149 | + qtest_end(); | ||
150 | + | ||
151 | + return r; | ||
152 | +} | ||
153 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
154 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
155 | --- a/MAINTAINERS | 16 | --- a/docs/system/arm/emulation.rst |
156 | +++ b/MAINTAINERS | 17 | +++ b/docs/system/arm/emulation.rst |
157 | @@ -XXX,XX +XXX,XX @@ F: include/hw/timer/cmsdk-apb-timer.h | 18 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
158 | F: tests/qtest/cmsdk-apb-timer-test.c | 19 | - FEAT_ETS (Enhanced Translation Synchronization) |
159 | F: hw/timer/cmsdk-apb-dualtimer.c | 20 | - FEAT_EVT (Enhanced Virtualization Traps) |
160 | F: include/hw/timer/cmsdk-apb-dualtimer.h | 21 | - FEAT_FCMA (Floating-point complex number instructions) |
161 | +F: tests/qtest/cmsdk-apb-dualtimer-test.c | 22 | +- FEAT_FGT (Fine-Grained Traps) |
162 | F: hw/char/cmsdk-apb-uart.c | 23 | - FEAT_FHM (Floating-point half-precision multiplication instructions) |
163 | F: include/hw/char/cmsdk-apb-uart.h | 24 | - FEAT_FP16 (Half-precision floating-point data processing) |
164 | F: hw/watchdog/cmsdk-apb-watchdog.c | 25 | - FEAT_FRINTTS (Floating-point to integer instructions) |
165 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 26 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
166 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
167 | --- a/tests/qtest/meson.build | 28 | --- a/target/arm/cpu64.c |
168 | +++ b/tests/qtest/meson.build | 29 | +++ b/target/arm/cpu64.c |
169 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 30 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
170 | 'npcm7xx_timer-test', | 31 | t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN16_2, 2); /* 16k stage2 supported */ |
171 | 'npcm7xx_watchdog_timer-test'] | 32 | t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN64_2, 2); /* 64k stage2 supported */ |
172 | qtests_arm = \ | 33 | t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN4_2, 2); /* 4k stage2 supported */ |
173 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | 34 | + t = FIELD_DP64(t, ID_AA64MMFR0, FGT, 1); /* FEAT_FGT */ |
174 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | 35 | cpu->isar.id_aa64mmfr0 = t; |
175 | (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | 36 | |
176 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | 37 | t = cpu->isar.id_aa64mmfr1; |
177 | -- | 38 | -- |
178 | 2.20.1 | 39 | 2.34.1 |
179 | |||
180 | diff view generated by jsdifflib |