1 | The following changes since commit 7e7eb9f852a46b51a71ae9d82590b2e4d28827ee: | 1 | First arm pullreq of the 8.0 series... |
---|---|---|---|
2 | 2 | ||
3 | Merge remote-tracking branch 'remotes/armbru/tags/pull-qapi-2021-01-28' into staging (2021-01-28 22:43:18 +0000) | 3 | The following changes since commit ae2b87341b5ddb0dcb1b3f2d4f586ef18de75873: |
4 | |||
5 | Merge tag 'pull-qapi-2022-12-14-v2' of https://repo.or.cz/qemu/armbru into staging (2022-12-14 22:42:14 +0000) | ||
4 | 6 | ||
5 | are available in the Git repository at: | 7 | are available in the Git repository at: |
6 | 8 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210129 | 9 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20221215 |
8 | 10 | ||
9 | for you to fetch changes up to 11749122e1a86866591306d43603d2795a3dea1a: | 11 | for you to fetch changes up to 4f3ebdc33618e7c163f769047859d6f34373e3af: |
10 | 12 | ||
11 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS (2021-01-29 10:47:29 +0000) | 13 | target/arm: Restrict arm_cpu_exec_interrupt() to TCG accelerator (2022-12-15 11:18:20 +0000) |
12 | 14 | ||
13 | ---------------------------------------------------------------- | 15 | ---------------------------------------------------------------- |
14 | target-arm queue: | 16 | target-arm queue: |
15 | * Implement ID_PFR2 | 17 | * hw/arm/virt: Add properties to allow more granular |
16 | * Conditionalize DBGDIDR | 18 | configuration of use of highmem space |
17 | * rename xlnx-zcu102.canbusN properties | 19 | * target/arm: Add Cortex-A55 CPU |
18 | * provide powerdown/reset mechanism for secure firmware on 'virt' board | 20 | * hw/intc/arm_gicv3: Fix GICD_TYPER ITLinesNumber advertisement |
19 | * hw/misc: Fix arith overflow in NPCM7XX PWM module | 21 | * Implement FEAT_EVT |
20 | * target/arm: Replace magic value by MMU_DATA_LOAD definition | 22 | * Some 3-phase-reset conversions for Arm GIC, SMMU |
21 | * configure: fix preadv errors on Catalina macOS with new XCode | 23 | * hw/arm/boot: set initrd with #address-cells type in fdt |
22 | * Various configure and other cleanups in preparation for iOS support | 24 | * align user-mode exposed ID registers with Linux |
23 | * hvf: Add hypervisor entitlement to output binaries (needed for Big Sur) | 25 | * hw/misc: Move some arm-related files from specific_ss into softmmu_ss |
24 | * Implement pvpanic-pci device | 26 | * Restrict arm_cpu_exec_interrupt() to TCG accelerator |
25 | * Convert the CMSDK timer devices to the Clock framework | ||
26 | 27 | ||
27 | ---------------------------------------------------------------- | 28 | ---------------------------------------------------------------- |
28 | Alexander Graf (1): | 29 | Gavin Shan (7): |
29 | hvf: Add hypervisor entitlement to output binaries | 30 | hw/arm/virt: Introduce virt_set_high_memmap() helper |
31 | hw/arm/virt: Rename variable size to region_size in virt_set_high_memmap() | ||
32 | hw/arm/virt: Introduce variable region_base in virt_set_high_memmap() | ||
33 | hw/arm/virt: Introduce virt_get_high_memmap_enabled() helper | ||
34 | hw/arm/virt: Improve high memory region address assignment | ||
35 | hw/arm/virt: Add 'compact-highmem' property | ||
36 | hw/arm/virt: Add properties to disable high memory regions | ||
30 | 37 | ||
31 | Hao Wu (1): | 38 | Luke Starrett (1): |
32 | hw/misc: Fix arith overflow in NPCM7XX PWM module | 39 | hw/intc/arm_gicv3: Fix GICD_TYPER ITLinesNumber advertisement |
33 | 40 | ||
34 | Joelle van Dyne (7): | 41 | Mihai Carabas (1): |
35 | configure: cross-compiling with empty cross_prefix | 42 | hw/arm/virt: build SMBIOS 19 table |
36 | osdep: build with non-working system() function | ||
37 | darwin: remove redundant dependency declaration | ||
38 | darwin: fix cross-compiling for Darwin | ||
39 | configure: cross compile should use x86_64 cpu_family | ||
40 | darwin: detect CoreAudio for build | ||
41 | darwin: remove 64-bit build detection on 32-bit OS | ||
42 | 43 | ||
43 | Maxim Uvarov (3): | 44 | Peter Maydell (15): |
44 | hw: gpio: implement gpio-pwr driver for qemu reset/poweroff | 45 | target/arm: Allow relevant HCR bits to be written for FEAT_EVT |
45 | arm-virt: refactor gpios creation | 46 | target/arm: Implement HCR_EL2.TTLBIS traps |
46 | arm-virt: add secure pl061 for reset/power down | 47 | target/arm: Implement HCR_EL2.TTLBOS traps |
47 | 48 | target/arm: Implement HCR_EL2.TICAB,TOCU traps | |
48 | Mihai Carabas (4): | 49 | target/arm: Implement HCR_EL2.TID4 traps |
49 | hw/misc/pvpanic: split-out generic and bus dependent code | 50 | target/arm: Report FEAT_EVT for TCG '-cpu max' |
50 | hw/misc/pvpanic: add PCI interface support | 51 | hw/arm: Convert TYPE_ARM_SMMU to 3-phase reset |
51 | pvpanic : update pvpanic spec document | 52 | hw/arm: Convert TYPE_ARM_SMMUV3 to 3-phase reset |
52 | tests/qtest: add a test case for pvpanic-pci | 53 | hw/intc: Convert TYPE_ARM_GIC_COMMON to 3-phase reset |
53 | 54 | hw/intc: Convert TYPE_ARM_GIC_KVM to 3-phase reset | |
54 | Paolo Bonzini (1): | 55 | hw/intc: Convert TYPE_ARM_GICV3_COMMON to 3-phase reset |
55 | arm: rename xlnx-zcu102.canbusN properties | 56 | hw/intc: Convert TYPE_KVM_ARM_GICV3 to 3-phase reset |
56 | 57 | hw/intc: Convert TYPE_ARM_GICV3_ITS_COMMON to 3-phase reset | |
57 | Peter Maydell (26): | 58 | hw/intc: Convert TYPE_ARM_GICV3_ITS to 3-phase reset |
58 | configure: Move preadv check to meson.build | 59 | hw/intc: Convert TYPE_KVM_ARM_ITS to 3-phase reset |
59 | ptimer: Add new ptimer_set_period_from_clock() function | ||
60 | clock: Add new clock_has_source() function | ||
61 | tests: Add a simple test of the CMSDK APB timer | ||
62 | tests: Add a simple test of the CMSDK APB watchdog | ||
63 | tests: Add a simple test of the CMSDK APB dual timer | ||
64 | hw/timer/cmsdk-apb-timer: Rename CMSDKAPBTIMER struct to CMSDKAPBTimer | ||
65 | hw/timer/cmsdk-apb-timer: Add Clock input | ||
66 | hw/timer/cmsdk-apb-dualtimer: Add Clock input | ||
67 | hw/watchdog/cmsdk-apb-watchdog: Add Clock input | ||
68 | hw/arm/armsse: Rename "MAINCLK" property to "MAINCLK_FRQ" | ||
69 | hw/arm/armsse: Wire up clocks | ||
70 | hw/arm/mps2: Inline CMSDK_APB_TIMER creation | ||
71 | hw/arm/mps2: Create and connect SYSCLK Clock | ||
72 | hw/arm/mps2-tz: Create and connect ARMSSE Clocks | ||
73 | hw/arm/musca: Create and connect ARMSSE Clocks | ||
74 | hw/arm/stellaris: Convert SSYS to QOM device | ||
75 | hw/arm/stellaris: Create Clock input for watchdog | ||
76 | hw/timer/cmsdk-apb-timer: Convert to use Clock input | ||
77 | hw/timer/cmsdk-apb-dualtimer: Convert to use Clock input | ||
78 | hw/watchdog/cmsdk-apb-watchdog: Convert to use Clock input | ||
79 | tests/qtest/cmsdk-apb-watchdog-test: Test clock changes | ||
80 | hw/arm/armsse: Use Clock to set system_clock_scale | ||
81 | arm: Don't set freq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
82 | arm: Remove frq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
83 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS | ||
84 | 60 | ||
85 | Philippe Mathieu-Daudé (1): | 61 | Philippe Mathieu-Daudé (1): |
86 | target/arm: Replace magic value by MMU_DATA_LOAD definition | 62 | target/arm: Restrict arm_cpu_exec_interrupt() to TCG accelerator |
87 | 63 | ||
88 | Richard Henderson (2): | 64 | Schspa Shi (1): |
89 | target/arm: Implement ID_PFR2 | 65 | hw/arm/boot: set initrd with #address-cells type in fdt |
90 | target/arm: Conditionalize DBGDIDR | ||
91 | 66 | ||
92 | docs/devel/clocks.rst | 16 +++ | 67 | Thomas Huth (1): |
93 | docs/specs/pci-ids.txt | 1 + | 68 | hw/misc: Move some arm-related files from specific_ss into softmmu_ss |
94 | docs/specs/pvpanic.txt | 13 ++- | ||
95 | docs/system/arm/virt.rst | 2 + | ||
96 | configure | 78 ++++++++------ | ||
97 | meson.build | 34 ++++++- | ||
98 | include/hw/arm/armsse.h | 14 ++- | ||
99 | include/hw/arm/virt.h | 2 + | ||
100 | include/hw/clock.h | 15 +++ | ||
101 | include/hw/misc/pvpanic.h | 24 ++++- | ||
102 | include/hw/pci/pci.h | 1 + | ||
103 | include/hw/ptimer.h | 22 ++++ | ||
104 | include/hw/timer/cmsdk-apb-dualtimer.h | 5 +- | ||
105 | include/hw/timer/cmsdk-apb-timer.h | 34 ++----- | ||
106 | include/hw/watchdog/cmsdk-apb-watchdog.h | 5 +- | ||
107 | include/qemu/osdep.h | 12 +++ | ||
108 | include/qemu/typedefs.h | 1 + | ||
109 | target/arm/cpu.h | 1 + | ||
110 | hw/arm/armsse.c | 48 ++++++--- | ||
111 | hw/arm/mps2-tz.c | 14 ++- | ||
112 | hw/arm/mps2.c | 28 ++++- | ||
113 | hw/arm/musca.c | 13 ++- | ||
114 | hw/arm/stellaris.c | 170 +++++++++++++++++++++++-------- | ||
115 | hw/arm/virt.c | 111 ++++++++++++++++---- | ||
116 | hw/arm/xlnx-zcu102.c | 4 +- | ||
117 | hw/core/ptimer.c | 34 +++++++ | ||
118 | hw/gpio/gpio_pwr.c | 70 +++++++++++++ | ||
119 | hw/misc/npcm7xx_pwm.c | 23 ++++- | ||
120 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++ | ||
121 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++ | ||
122 | hw/misc/pvpanic.c | 85 ++-------------- | ||
123 | hw/timer/cmsdk-apb-dualtimer.c | 53 +++++++--- | ||
124 | hw/timer/cmsdk-apb-timer.c | 55 +++++----- | ||
125 | hw/watchdog/cmsdk-apb-watchdog.c | 29 ++++-- | ||
126 | target/arm/helper.c | 27 +++-- | ||
127 | target/arm/kvm64.c | 2 + | ||
128 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++ | ||
129 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++ | ||
130 | tests/qtest/cmsdk-apb-watchdog-test.c | 131 ++++++++++++++++++++++++ | ||
131 | tests/qtest/npcm7xx_pwm-test.c | 4 +- | ||
132 | tests/qtest/pvpanic-pci-test.c | 94 +++++++++++++++++ | ||
133 | tests/qtest/xlnx-can-test.c | 30 +++--- | ||
134 | MAINTAINERS | 3 + | ||
135 | accel/hvf/entitlements.plist | 8 ++ | ||
136 | hw/arm/Kconfig | 1 + | ||
137 | hw/gpio/Kconfig | 3 + | ||
138 | hw/gpio/meson.build | 1 + | ||
139 | hw/i386/Kconfig | 2 +- | ||
140 | hw/misc/Kconfig | 12 ++- | ||
141 | hw/misc/meson.build | 4 +- | ||
142 | scripts/entitlement.sh | 13 +++ | ||
143 | tests/qtest/meson.build | 6 +- | ||
144 | 52 files changed, 1432 insertions(+), 319 deletions(-) | ||
145 | create mode 100644 hw/gpio/gpio_pwr.c | ||
146 | create mode 100644 hw/misc/pvpanic-isa.c | ||
147 | create mode 100644 hw/misc/pvpanic-pci.c | ||
148 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
149 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
150 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
151 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
152 | create mode 100644 accel/hvf/entitlements.plist | ||
153 | create mode 100755 scripts/entitlement.sh | ||
154 | 69 | ||
70 | Timofey Kutergin (1): | ||
71 | target/arm: Add Cortex-A55 CPU | ||
72 | |||
73 | Zhuojia Shen (1): | ||
74 | target/arm: align exposed ID registers with Linux | ||
75 | |||
76 | docs/system/arm/emulation.rst | 1 + | ||
77 | docs/system/arm/virt.rst | 18 +++ | ||
78 | include/hw/arm/smmuv3.h | 2 +- | ||
79 | include/hw/arm/virt.h | 2 + | ||
80 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 2 +- | ||
81 | target/arm/cpu.h | 30 +++++ | ||
82 | target/arm/kvm-consts.h | 8 +- | ||
83 | hw/arm/boot.c | 10 +- | ||
84 | hw/arm/smmu-common.c | 7 +- | ||
85 | hw/arm/smmuv3.c | 12 +- | ||
86 | hw/arm/virt.c | 202 +++++++++++++++++++++++----- | ||
87 | hw/intc/arm_gic_common.c | 7 +- | ||
88 | hw/intc/arm_gic_kvm.c | 14 +- | ||
89 | hw/intc/arm_gicv3_common.c | 7 +- | ||
90 | hw/intc/arm_gicv3_dist.c | 4 +- | ||
91 | hw/intc/arm_gicv3_its.c | 14 +- | ||
92 | hw/intc/arm_gicv3_its_common.c | 7 +- | ||
93 | hw/intc/arm_gicv3_its_kvm.c | 14 +- | ||
94 | hw/intc/arm_gicv3_kvm.c | 14 +- | ||
95 | hw/misc/imx6_src.c | 2 +- | ||
96 | hw/misc/iotkit-sysctl.c | 1 - | ||
97 | target/arm/cpu.c | 5 +- | ||
98 | target/arm/cpu64.c | 70 ++++++++++ | ||
99 | target/arm/cpu_tcg.c | 1 + | ||
100 | target/arm/helper.c | 231 ++++++++++++++++++++++++--------- | ||
101 | hw/misc/meson.build | 11 +- | ||
102 | 26 files changed, 538 insertions(+), 158 deletions(-) | ||
103 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB dualtimer device over to using its Clock input; | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | the pclk-frq property is now ignored. | ||
3 | 2 | ||
3 | This introduces virt_set_high_memmap() helper. The logic of high | ||
4 | memory region address assignment is moved to the helper. The intention | ||
5 | is to make the subsequent optimization for high memory region address | ||
6 | assignment easier. | ||
7 | |||
8 | No functional change intended. | ||
9 | |||
10 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
13 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
14 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
15 | Message-id: 20221029224307.138822-2-gshan@redhat.com | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-20-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-20-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | 17 | --- |
12 | hw/timer/cmsdk-apb-dualtimer.c | 42 ++++++++++++++++++++++++++++++---- | 18 | hw/arm/virt.c | 74 ++++++++++++++++++++++++++++----------------------- |
13 | 1 file changed, 37 insertions(+), 5 deletions(-) | 19 | 1 file changed, 41 insertions(+), 33 deletions(-) |
14 | 20 | ||
15 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | 21 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/timer/cmsdk-apb-dualtimer.c | 23 | --- a/hw/arm/virt.c |
18 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | 24 | +++ b/hw/arm/virt.c |
19 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_update(CMSDKAPBDualTimer *s) | 25 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) |
20 | qemu_set_irq(s->timerintc, timintc); | 26 | return arm_cpu_mp_affinity(idx, clustersz); |
21 | } | 27 | } |
22 | 28 | ||
23 | +static int cmsdk_dualtimermod_divisor(CMSDKAPBDualTimerModule *m) | 29 | +static void virt_set_high_memmap(VirtMachineState *vms, |
30 | + hwaddr base, int pa_bits) | ||
24 | +{ | 31 | +{ |
25 | + /* Return the divisor set by the current CONTROL.PRESCALE value */ | 32 | + int i; |
26 | + switch (FIELD_EX32(m->control, CONTROL, PRESCALE)) { | 33 | + |
27 | + case 0: | 34 | + for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { |
28 | + return 1; | 35 | + hwaddr size = extended_memmap[i].size; |
29 | + case 1: | 36 | + bool fits; |
30 | + return 16; | 37 | + |
31 | + case 2: | 38 | + base = ROUND_UP(base, size); |
32 | + case 3: /* UNDEFINED, we treat like 2 (and complained when it was set) */ | 39 | + vms->memmap[i].base = base; |
33 | + return 256; | 40 | + vms->memmap[i].size = size; |
34 | + default: | 41 | + |
35 | + g_assert_not_reached(); | 42 | + /* |
43 | + * Check each device to see if they fit in the PA space, | ||
44 | + * moving highest_gpa as we go. | ||
45 | + * | ||
46 | + * For each device that doesn't fit, disable it. | ||
47 | + */ | ||
48 | + fits = (base + size) <= BIT_ULL(pa_bits); | ||
49 | + if (fits) { | ||
50 | + vms->highest_gpa = base + size - 1; | ||
51 | + } | ||
52 | + | ||
53 | + switch (i) { | ||
54 | + case VIRT_HIGH_GIC_REDIST2: | ||
55 | + vms->highmem_redists &= fits; | ||
56 | + break; | ||
57 | + case VIRT_HIGH_PCIE_ECAM: | ||
58 | + vms->highmem_ecam &= fits; | ||
59 | + break; | ||
60 | + case VIRT_HIGH_PCIE_MMIO: | ||
61 | + vms->highmem_mmio &= fits; | ||
62 | + break; | ||
63 | + } | ||
64 | + | ||
65 | + base += size; | ||
36 | + } | 66 | + } |
37 | +} | 67 | +} |
38 | + | 68 | + |
39 | static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | 69 | static void virt_set_memmap(VirtMachineState *vms, int pa_bits) |
40 | uint32_t newctrl) | ||
41 | { | 70 | { |
42 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | 71 | MachineState *ms = MACHINE(vms); |
43 | default: | 72 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms, int pa_bits) |
44 | g_assert_not_reached(); | 73 | /* We know for sure that at least the memory fits in the PA space */ |
45 | } | 74 | vms->highest_gpa = memtop - 1; |
46 | - ptimer_set_freq(m->timer, m->parent->pclk_frq / divisor); | 75 | |
47 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, divisor); | 76 | - for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { |
48 | } | 77 | - hwaddr size = extended_memmap[i].size; |
49 | 78 | - bool fits; | |
50 | if (changed & R_CONTROL_MODE_MASK) { | 79 | - |
51 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m) | 80 | - base = ROUND_UP(base, size); |
52 | * limit must both be set to 0xffff, so we wrap at 16 bits. | 81 | - vms->memmap[i].base = base; |
53 | */ | 82 | - vms->memmap[i].size = size; |
54 | ptimer_set_limit(m->timer, 0xffff, 1); | 83 | - |
55 | - ptimer_set_freq(m->timer, m->parent->pclk_frq); | 84 | - /* |
56 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | 85 | - * Check each device to see if they fit in the PA space, |
57 | + cmsdk_dualtimermod_divisor(m)); | 86 | - * moving highest_gpa as we go. |
58 | ptimer_transaction_commit(m->timer); | 87 | - * |
59 | } | 88 | - * For each device that doesn't fit, disable it. |
60 | 89 | - */ | |
61 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_reset(DeviceState *dev) | 90 | - fits = (base + size) <= BIT_ULL(pa_bits); |
62 | s->timeritop = 0; | 91 | - if (fits) { |
63 | } | 92 | - vms->highest_gpa = base + size - 1; |
64 | 93 | - } | |
65 | +static void cmsdk_apb_dualtimer_clk_update(void *opaque) | 94 | - |
66 | +{ | 95 | - switch (i) { |
67 | + CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque); | 96 | - case VIRT_HIGH_GIC_REDIST2: |
68 | + int i; | 97 | - vms->highmem_redists &= fits; |
69 | + | 98 | - break; |
70 | + for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | 99 | - case VIRT_HIGH_PCIE_ECAM: |
71 | + CMSDKAPBDualTimerModule *m = &s->timermod[i]; | 100 | - vms->highmem_ecam &= fits; |
72 | + ptimer_transaction_begin(m->timer); | 101 | - break; |
73 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | 102 | - case VIRT_HIGH_PCIE_MMIO: |
74 | + cmsdk_dualtimermod_divisor(m)); | 103 | - vms->highmem_mmio &= fits; |
75 | + ptimer_transaction_commit(m->timer); | 104 | - break; |
76 | + } | 105 | - } |
77 | +} | 106 | - |
78 | + | 107 | - base += size; |
79 | static void cmsdk_apb_dualtimer_init(Object *obj) | 108 | - } |
80 | { | 109 | + virt_set_high_memmap(vms, base, pa_bits); |
81 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 110 | |
82 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | 111 | if (device_memory_size > 0) { |
83 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | 112 | ms->device_memory = g_malloc0(sizeof(*ms->device_memory)); |
84 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | ||
85 | } | ||
86 | - s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | ||
87 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", | ||
88 | + cmsdk_apb_dualtimer_clk_update, s); | ||
89 | } | ||
90 | |||
91 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
93 | CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev); | ||
94 | int i; | ||
95 | |||
96 | - if (s->pclk_frq == 0) { | ||
97 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
98 | + if (!clock_has_source(s->timclk)) { | ||
99 | + error_setg(errp, "CMSDK APB dualtimer: TIMCLK clock must be connected"); | ||
100 | return; | ||
101 | } | ||
102 | |||
103 | -- | 113 | -- |
104 | 2.20.1 | 114 | 2.25.1 |
105 | |||
106 | diff view generated by jsdifflib |
1 | Now that the watchdog device uses its Clock input rather than being | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | passed the value of system_clock_scale at creation time, we can | ||
3 | remove the hack where we reset the STELLARIS_SYS at board creation | ||
4 | time to force it to set system_clock_scale. Instead it will be reset | ||
5 | at the usual point in startup and will inform the watchdog of the | ||
6 | clock frequency at that point. | ||
7 | 2 | ||
3 | This renames variable 'size' to 'region_size' in virt_set_high_memmap(). | ||
4 | Its counterpart ('region_base') will be introduced in next patch. | ||
5 | |||
6 | No functional change intended. | ||
7 | |||
8 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
11 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
12 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
13 | Message-id: 20221029224307.138822-3-gshan@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 20210128114145.20536-26-peter.maydell@linaro.org | ||
13 | Message-id: 20210121190622.22000-26-peter.maydell@linaro.org | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | --- | 15 | --- |
16 | hw/arm/stellaris.c | 10 ---------- | 16 | hw/arm/virt.c | 15 ++++++++------- |
17 | 1 file changed, 10 deletions(-) | 17 | 1 file changed, 8 insertions(+), 7 deletions(-) |
18 | 18 | ||
19 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 19 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
20 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/stellaris.c | 21 | --- a/hw/arm/virt.c |
22 | +++ b/hw/arm/stellaris.c | 22 | +++ b/hw/arm/virt.c |
23 | @@ -XXX,XX +XXX,XX @@ static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | 23 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) |
24 | sysbus_mmio_map(sbd, 0, base); | 24 | static void virt_set_high_memmap(VirtMachineState *vms, |
25 | sysbus_connect_irq(sbd, 0, irq); | 25 | hwaddr base, int pa_bits) |
26 | 26 | { | |
27 | - /* | 27 | + hwaddr region_size; |
28 | - * Normally we should not be resetting devices like this during | 28 | + bool fits; |
29 | - * board creation. For the moment we need to do so, because | 29 | int i; |
30 | - * system_clock_scale will only get set when the STELLARIS_SYS | 30 | |
31 | - * device is reset, and we need its initial value to pass to | 31 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { |
32 | - * the watchdog device. This hack can be removed once the | 32 | - hwaddr size = extended_memmap[i].size; |
33 | - * watchdog has been converted to use a Clock input instead. | 33 | - bool fits; |
34 | - */ | 34 | + region_size = extended_memmap[i].size; |
35 | - device_cold_reset(dev); | 35 | |
36 | - | 36 | - base = ROUND_UP(base, size); |
37 | return dev; | 37 | + base = ROUND_UP(base, region_size); |
38 | vms->memmap[i].base = base; | ||
39 | - vms->memmap[i].size = size; | ||
40 | + vms->memmap[i].size = region_size; | ||
41 | |||
42 | /* | ||
43 | * Check each device to see if they fit in the PA space, | ||
44 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
45 | * | ||
46 | * For each device that doesn't fit, disable it. | ||
47 | */ | ||
48 | - fits = (base + size) <= BIT_ULL(pa_bits); | ||
49 | + fits = (base + region_size) <= BIT_ULL(pa_bits); | ||
50 | if (fits) { | ||
51 | - vms->highest_gpa = base + size - 1; | ||
52 | + vms->highest_gpa = base + region_size - 1; | ||
53 | } | ||
54 | |||
55 | switch (i) { | ||
56 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
57 | break; | ||
58 | } | ||
59 | |||
60 | - base += size; | ||
61 | + base += region_size; | ||
62 | } | ||
38 | } | 63 | } |
39 | 64 | ||
40 | -- | 65 | -- |
41 | 2.20.1 | 66 | 2.25.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | No functional change. Just refactor code to better | 3 | This introduces variable 'region_base' for the base address of the |
4 | support secure and normal world gpios. | 4 | specific high memory region. It's the preparatory work to optimize |
5 | high memory region address assignment. | ||
5 | 6 | ||
6 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 7 | No functional change intended. |
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 8 | |
9 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
13 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
14 | Message-id: 20221029224307.138822-4-gshan@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 16 | --- |
10 | hw/arm/virt.c | 57 ++++++++++++++++++++++++++++++++------------------- | 17 | hw/arm/virt.c | 12 ++++++------ |
11 | 1 file changed, 36 insertions(+), 21 deletions(-) | 18 | 1 file changed, 6 insertions(+), 6 deletions(-) |
12 | 19 | ||
13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/virt.c | 22 | --- a/hw/arm/virt.c |
16 | +++ b/hw/arm/virt.c | 23 | +++ b/hw/arm/virt.c |
17 | @@ -XXX,XX +XXX,XX @@ static void virt_powerdown_req(Notifier *n, void *opaque) | 24 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) |
25 | static void virt_set_high_memmap(VirtMachineState *vms, | ||
26 | hwaddr base, int pa_bits) | ||
27 | { | ||
28 | - hwaddr region_size; | ||
29 | + hwaddr region_base, region_size; | ||
30 | bool fits; | ||
31 | int i; | ||
32 | |||
33 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | ||
34 | + region_base = ROUND_UP(base, extended_memmap[i].size); | ||
35 | region_size = extended_memmap[i].size; | ||
36 | |||
37 | - base = ROUND_UP(base, region_size); | ||
38 | - vms->memmap[i].base = base; | ||
39 | + vms->memmap[i].base = region_base; | ||
40 | vms->memmap[i].size = region_size; | ||
41 | |||
42 | /* | ||
43 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
44 | * | ||
45 | * For each device that doesn't fit, disable it. | ||
46 | */ | ||
47 | - fits = (base + region_size) <= BIT_ULL(pa_bits); | ||
48 | + fits = (region_base + region_size) <= BIT_ULL(pa_bits); | ||
49 | if (fits) { | ||
50 | - vms->highest_gpa = base + region_size - 1; | ||
51 | + vms->highest_gpa = region_base + region_size - 1; | ||
52 | } | ||
53 | |||
54 | switch (i) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
56 | break; | ||
57 | } | ||
58 | |||
59 | - base += region_size; | ||
60 | + base = region_base + region_size; | ||
18 | } | 61 | } |
19 | } | 62 | } |
20 | 63 | ||
21 | -static void create_gpio(const VirtMachineState *vms) | ||
22 | +static void create_gpio_keys(const VirtMachineState *vms, | ||
23 | + DeviceState *pl061_dev, | ||
24 | + uint32_t phandle) | ||
25 | +{ | ||
26 | + gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
27 | + qdev_get_gpio_in(pl061_dev, 3)); | ||
28 | + | ||
29 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
30 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
31 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
32 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
33 | + | ||
34 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
35 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
36 | + "label", "GPIO Key Poweroff"); | ||
37 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
38 | + KEY_POWER); | ||
39 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
40 | + "gpios", phandle, 3, 0); | ||
41 | +} | ||
42 | + | ||
43 | +static void create_gpio_devices(const VirtMachineState *vms, int gpio, | ||
44 | + MemoryRegion *mem) | ||
45 | { | ||
46 | char *nodename; | ||
47 | DeviceState *pl061_dev; | ||
48 | - hwaddr base = vms->memmap[VIRT_GPIO].base; | ||
49 | - hwaddr size = vms->memmap[VIRT_GPIO].size; | ||
50 | - int irq = vms->irqmap[VIRT_GPIO]; | ||
51 | + hwaddr base = vms->memmap[gpio].base; | ||
52 | + hwaddr size = vms->memmap[gpio].size; | ||
53 | + int irq = vms->irqmap[gpio]; | ||
54 | const char compat[] = "arm,pl061\0arm,primecell"; | ||
55 | + SysBusDevice *s; | ||
56 | |||
57 | - pl061_dev = sysbus_create_simple("pl061", base, | ||
58 | - qdev_get_gpio_in(vms->gic, irq)); | ||
59 | + pl061_dev = qdev_new("pl061"); | ||
60 | + s = SYS_BUS_DEVICE(pl061_dev); | ||
61 | + sysbus_realize_and_unref(s, &error_fatal); | ||
62 | + memory_region_add_subregion(mem, base, sysbus_mmio_get_region(s, 0)); | ||
63 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(vms->gic, irq)); | ||
64 | |||
65 | uint32_t phandle = qemu_fdt_alloc_phandle(vms->fdt); | ||
66 | nodename = g_strdup_printf("/pl061@%" PRIx64, base); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void create_gpio(const VirtMachineState *vms) | ||
68 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | ||
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | ||
70 | |||
71 | - gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
72 | - qdev_get_gpio_in(pl061_dev, 3)); | ||
73 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
74 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
75 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
76 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
77 | - | ||
78 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
79 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
80 | - "label", "GPIO Key Poweroff"); | ||
81 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
82 | - KEY_POWER); | ||
83 | - qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
84 | - "gpios", phandle, 3, 0); | ||
85 | g_free(nodename); | ||
86 | + | ||
87 | + /* Child gpio devices */ | ||
88 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
89 | } | ||
90 | |||
91 | static void create_virtio_devices(const VirtMachineState *vms) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
93 | if (has_ged && aarch64 && firmware_loaded && virt_is_acpi_enabled(vms)) { | ||
94 | vms->acpi_dev = create_acpi_ged(vms); | ||
95 | } else { | ||
96 | - create_gpio(vms); | ||
97 | + create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
98 | } | ||
99 | |||
100 | /* connect powerdown request */ | ||
101 | -- | 64 | -- |
102 | 2.20.1 | 65 | 2.25.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add a test case for pvpanic-pci device. The scenario is the same as pvpanic | 3 | This introduces virt_get_high_memmap_enabled() helper, which returns |
4 | ISA device, but is using the PCI bus. | 4 | the pointer to vms->highmem_{redists, ecam, mmio}. The pointer will |
5 | be used in the subsequent patches. | ||
5 | 6 | ||
6 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 7 | No functional change intended. |
7 | Acked-by: Thomas Huth <thuth@redhat.com> | 8 | |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Gavin Shan <gshan@redhat.com> |
9 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
13 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
14 | Message-id: 20221029224307.138822-5-gshan@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 16 | --- |
12 | tests/qtest/pvpanic-pci-test.c | 94 ++++++++++++++++++++++++++++++++++ | 17 | hw/arm/virt.c | 32 +++++++++++++++++++------------- |
13 | tests/qtest/meson.build | 1 + | 18 | 1 file changed, 19 insertions(+), 13 deletions(-) |
14 | 2 files changed, 95 insertions(+) | ||
15 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
16 | 19 | ||
17 | diff --git a/tests/qtest/pvpanic-pci-test.c b/tests/qtest/pvpanic-pci-test.c | 20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
18 | new file mode 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | index XXXXXXX..XXXXXXX | 22 | --- a/hw/arm/virt.c |
20 | --- /dev/null | 23 | +++ b/hw/arm/virt.c |
21 | +++ b/tests/qtest/pvpanic-pci-test.c | 24 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) |
22 | @@ -XXX,XX +XXX,XX @@ | 25 | return arm_cpu_mp_affinity(idx, clustersz); |
23 | +/* | 26 | } |
24 | + * QTest testcase for PV Panic PCI device | 27 | |
25 | + * | 28 | +static inline bool *virt_get_high_memmap_enabled(VirtMachineState *vms, |
26 | + * Copyright (C) 2020 Oracle | 29 | + int index) |
27 | + * | 30 | +{ |
28 | + * Authors: | 31 | + bool *enabled_array[] = { |
29 | + * Mihai Carabas <mihai.carabas@oracle.com> | 32 | + &vms->highmem_redists, |
30 | + * | 33 | + &vms->highmem_ecam, |
31 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 34 | + &vms->highmem_mmio, |
32 | + * See the COPYING file in the top-level directory. | 35 | + }; |
33 | + * | ||
34 | + */ | ||
35 | + | 36 | + |
36 | +#include "qemu/osdep.h" | 37 | + assert(ARRAY_SIZE(extended_memmap) - VIRT_LOWMEMMAP_LAST == |
37 | +#include "libqos/libqtest.h" | 38 | + ARRAY_SIZE(enabled_array)); |
38 | +#include "qapi/qmp/qdict.h" | 39 | + assert(index - VIRT_LOWMEMMAP_LAST < ARRAY_SIZE(enabled_array)); |
39 | +#include "libqos/pci.h" | ||
40 | +#include "libqos/pci-pc.h" | ||
41 | +#include "hw/pci/pci_regs.h" | ||
42 | + | 40 | + |
43 | +static void test_panic_nopause(void) | 41 | + return enabled_array[index - VIRT_LOWMEMMAP_LAST]; |
44 | +{ | ||
45 | + uint8_t val; | ||
46 | + QDict *response, *data; | ||
47 | + QTestState *qts; | ||
48 | + QPCIBus *pcibus; | ||
49 | + QPCIDevice *dev; | ||
50 | + QPCIBar bar; | ||
51 | + | ||
52 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=none"); | ||
53 | + pcibus = qpci_new_pc(qts, NULL); | ||
54 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
55 | + qpci_device_enable(dev); | ||
56 | + bar = qpci_iomap(dev, 0, NULL); | ||
57 | + | ||
58 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
59 | + g_assert_cmpuint(val, ==, 3); | ||
60 | + | ||
61 | + val = 1; | ||
62 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
63 | + | ||
64 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
65 | + g_assert(qdict_haskey(response, "data")); | ||
66 | + data = qdict_get_qdict(response, "data"); | ||
67 | + g_assert(qdict_haskey(data, "action")); | ||
68 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "run"); | ||
69 | + qobject_unref(response); | ||
70 | + | ||
71 | + qtest_quit(qts); | ||
72 | +} | 42 | +} |
73 | + | 43 | + |
74 | +static void test_panic(void) | 44 | static void virt_set_high_memmap(VirtMachineState *vms, |
75 | +{ | 45 | hwaddr base, int pa_bits) |
76 | + uint8_t val; | 46 | { |
77 | + QDict *response, *data; | 47 | hwaddr region_base, region_size; |
78 | + QTestState *qts; | 48 | - bool fits; |
79 | + QPCIBus *pcibus; | 49 | + bool *region_enabled, fits; |
80 | + QPCIDevice *dev; | 50 | int i; |
81 | + QPCIBar bar; | 51 | |
82 | + | 52 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { |
83 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=pause"); | 53 | + region_enabled = virt_get_high_memmap_enabled(vms, i); |
84 | + pcibus = qpci_new_pc(qts, NULL); | 54 | region_base = ROUND_UP(base, extended_memmap[i].size); |
85 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | 55 | region_size = extended_memmap[i].size; |
86 | + qpci_device_enable(dev); | 56 | |
87 | + bar = qpci_iomap(dev, 0, NULL); | 57 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, |
88 | + | 58 | vms->highest_gpa = region_base + region_size - 1; |
89 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | 59 | } |
90 | + g_assert_cmpuint(val, ==, 3); | 60 | |
91 | + | 61 | - switch (i) { |
92 | + val = 1; | 62 | - case VIRT_HIGH_GIC_REDIST2: |
93 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | 63 | - vms->highmem_redists &= fits; |
94 | + | 64 | - break; |
95 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | 65 | - case VIRT_HIGH_PCIE_ECAM: |
96 | + g_assert(qdict_haskey(response, "data")); | 66 | - vms->highmem_ecam &= fits; |
97 | + data = qdict_get_qdict(response, "data"); | 67 | - break; |
98 | + g_assert(qdict_haskey(data, "action")); | 68 | - case VIRT_HIGH_PCIE_MMIO: |
99 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "pause"); | 69 | - vms->highmem_mmio &= fits; |
100 | + qobject_unref(response); | 70 | - break; |
101 | + | 71 | - } |
102 | + qtest_quit(qts); | 72 | - |
103 | +} | 73 | + *region_enabled &= fits; |
104 | + | 74 | base = region_base + region_size; |
105 | +int main(int argc, char **argv) | 75 | } |
106 | +{ | 76 | } |
107 | + int ret; | ||
108 | + | ||
109 | + g_test_init(&argc, &argv, NULL); | ||
110 | + qtest_add_func("/pvpanic-pci/panic", test_panic); | ||
111 | + qtest_add_func("/pvpanic-pci/panic-nopause", test_panic_nopause); | ||
112 | + | ||
113 | + ret = g_test_run(); | ||
114 | + | ||
115 | + return ret; | ||
116 | +} | ||
117 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/tests/qtest/meson.build | ||
120 | +++ b/tests/qtest/meson.build | ||
121 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | ||
122 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | ||
123 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | ||
124 | (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | ||
125 | + (config_all_devices.has_key('CONFIG_PVPANIC_PCI') ? ['pvpanic-pci-test'] : []) + \ | ||
126 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | ||
127 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | ||
128 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | ||
129 | -- | 77 | -- |
130 | 2.20.1 | 78 | 2.25.1 |
131 | |||
132 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | To ease the PCI device addition in next patches, split the code as follows: | 3 | There are three high memory regions, which are VIRT_HIGH_REDIST2, |
4 | - generic code (read/write/setup) is being kept in pvpanic.c | 4 | VIRT_HIGH_PCIE_ECAM and VIRT_HIGH_PCIE_MMIO. Their base addresses |
5 | - ISA dependent code moved to pvpanic-isa.c | 5 | are floating on highest RAM address. However, they can be disabled |
6 | in several cases. | ||
6 | 7 | ||
7 | Also, rename: | 8 | (1) One specific high memory region is likely to be disabled by |
8 | - ISA_PVPANIC_DEVICE -> PVPANIC_ISA_DEVICE. | 9 | code by toggling vms->highmem_{redists, ecam, mmio}. |
9 | - TYPE_PVPANIC -> TYPE_PVPANIC_ISA. | ||
10 | - MemoryRegion io -> mr. | ||
11 | - pvpanic_ioport_* in pvpanic_*. | ||
12 | 10 | ||
13 | Update the build system with the new files and config structure. | 11 | (2) VIRT_HIGH_PCIE_ECAM region is disabled on machine, which is |
12 | 'virt-2.12' or ealier than it. | ||
14 | 13 | ||
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 14 | (3) VIRT_HIGH_PCIE_ECAM region is disabled when firmware is loaded |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | on 32-bits system. |
16 | |||
17 | (4) One specific high memory region is disabled when it breaks the | ||
18 | PA space limit. | ||
19 | |||
20 | The current implementation of virt_set_{memmap, high_memmap}() isn't | ||
21 | optimized because the high memory region's PA space is always reserved, | ||
22 | regardless of whatever the actual state in the corresponding | ||
23 | vms->highmem_{redists, ecam, mmio} flag. In the code, 'base' and | ||
24 | 'vms->highest_gpa' are always increased for case (1), (2) and (3). | ||
25 | It's unnecessary since the assigned PA space for the disabled high | ||
26 | memory region won't be used afterwards. | ||
27 | |||
28 | Improve the address assignment for those three high memory region by | ||
29 | skipping the address assignment for one specific high memory region if | ||
30 | it has been disabled in case (1), (2) and (3). The memory layout may | ||
31 | be changed after the improvement is applied, which leads to potential | ||
32 | migration breakage. So 'vms->highmem_compact' is added to control if | ||
33 | the improvement should be applied. For now, 'vms->highmem_compact' is | ||
34 | set to false, meaning that we don't have memory layout change until it | ||
35 | becomes configurable through property 'compact-highmem' in next patch. | ||
36 | |||
37 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
38 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
39 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
40 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
41 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
42 | Message-id: 20221029224307.138822-6-gshan@redhat.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 43 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 44 | --- |
19 | include/hw/misc/pvpanic.h | 23 +++++++++- | 45 | include/hw/arm/virt.h | 1 + |
20 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++++++++++++++++++++++++ | 46 | hw/arm/virt.c | 15 ++++++++++----- |
21 | hw/misc/pvpanic.c | 85 +++-------------------------------- | 47 | 2 files changed, 11 insertions(+), 5 deletions(-) |
22 | hw/i386/Kconfig | 2 +- | ||
23 | hw/misc/Kconfig | 6 ++- | ||
24 | hw/misc/meson.build | 3 +- | ||
25 | tests/qtest/meson.build | 2 +- | ||
26 | 7 files changed, 130 insertions(+), 85 deletions(-) | ||
27 | create mode 100644 hw/misc/pvpanic-isa.c | ||
28 | 48 | ||
29 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 49 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
30 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/misc/pvpanic.h | 51 | --- a/include/hw/arm/virt.h |
32 | +++ b/include/hw/misc/pvpanic.h | 52 | +++ b/include/hw/arm/virt.h |
33 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { |
34 | 54 | PFlashCFI01 *flash[2]; | |
35 | #include "qom/object.h" | 55 | bool secure; |
36 | 56 | bool highmem; | |
37 | -#define TYPE_PVPANIC "pvpanic" | 57 | + bool highmem_compact; |
38 | +#define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | 58 | bool highmem_ecam; |
39 | 59 | bool highmem_mmio; | |
40 | #define PVPANIC_IOPORT_PROP "ioport" | 60 | bool highmem_redists; |
41 | 61 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | |
42 | +/* The bit of supported pv event, TODO: include uapi header and remove this */ | ||
43 | +#define PVPANIC_F_PANICKED 0 | ||
44 | +#define PVPANIC_F_CRASHLOADED 1 | ||
45 | + | ||
46 | +/* The pv event value */ | ||
47 | +#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | ||
48 | +#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | ||
49 | + | ||
50 | +/* | ||
51 | + * PVPanicState for any device type | ||
52 | + */ | ||
53 | +typedef struct PVPanicState PVPanicState; | ||
54 | +struct PVPanicState { | ||
55 | + MemoryRegion mr; | ||
56 | + uint8_t events; | ||
57 | +}; | ||
58 | + | ||
59 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size); | ||
60 | + | ||
61 | static inline uint16_t pvpanic_port(void) | ||
62 | { | ||
63 | - Object *o = object_resolve_path_type("", TYPE_PVPANIC, NULL); | ||
64 | + Object *o = object_resolve_path_type("", TYPE_PVPANIC_ISA_DEVICE, NULL); | ||
65 | if (!o) { | ||
66 | return 0; | ||
67 | } | ||
68 | diff --git a/hw/misc/pvpanic-isa.c b/hw/misc/pvpanic-isa.c | ||
69 | new file mode 100644 | ||
70 | index XXXXXXX..XXXXXXX | ||
71 | --- /dev/null | ||
72 | +++ b/hw/misc/pvpanic-isa.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | +/* | ||
75 | + * QEMU simulated pvpanic device. | ||
76 | + * | ||
77 | + * Copyright Fujitsu, Corp. 2013 | ||
78 | + * | ||
79 | + * Authors: | ||
80 | + * Wen Congyang <wency@cn.fujitsu.com> | ||
81 | + * Hu Tao <hutao@cn.fujitsu.com> | ||
82 | + * | ||
83 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
84 | + * See the COPYING file in the top-level directory. | ||
85 | + * | ||
86 | + */ | ||
87 | + | ||
88 | +#include "qemu/osdep.h" | ||
89 | +#include "qemu/log.h" | ||
90 | +#include "qemu/module.h" | ||
91 | +#include "sysemu/runstate.h" | ||
92 | + | ||
93 | +#include "hw/nvram/fw_cfg.h" | ||
94 | +#include "hw/qdev-properties.h" | ||
95 | +#include "hw/misc/pvpanic.h" | ||
96 | +#include "qom/object.h" | ||
97 | +#include "hw/isa/isa.h" | ||
98 | + | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicISAState, PVPANIC_ISA_DEVICE) | ||
100 | + | ||
101 | +/* | ||
102 | + * PVPanicISAState for ISA device and | ||
103 | + * use ioport. | ||
104 | + */ | ||
105 | +struct PVPanicISAState { | ||
106 | + ISADevice parent_obj; | ||
107 | + | ||
108 | + uint16_t ioport; | ||
109 | + PVPanicState pvpanic; | ||
110 | +}; | ||
111 | + | ||
112 | +static void pvpanic_isa_initfn(Object *obj) | ||
113 | +{ | ||
114 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(obj); | ||
115 | + | ||
116 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 1); | ||
117 | +} | ||
118 | + | ||
119 | +static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
120 | +{ | ||
121 | + ISADevice *d = ISA_DEVICE(dev); | ||
122 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(dev); | ||
123 | + PVPanicState *ps = &s->pvpanic; | ||
124 | + FWCfgState *fw_cfg = fw_cfg_find(); | ||
125 | + uint16_t *pvpanic_port; | ||
126 | + | ||
127 | + if (!fw_cfg) { | ||
128 | + return; | ||
129 | + } | ||
130 | + | ||
131 | + pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | ||
132 | + *pvpanic_port = cpu_to_le16(s->ioport); | ||
133 | + fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
134 | + sizeof(*pvpanic_port)); | ||
135 | + | ||
136 | + isa_register_ioport(d, &ps->mr, s->ioport); | ||
137 | +} | ||
138 | + | ||
139 | +static Property pvpanic_isa_properties[] = { | ||
140 | + DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicISAState, ioport, 0x505), | ||
141 | + DEFINE_PROP_UINT8("events", PVPanicISAState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
142 | + DEFINE_PROP_END_OF_LIST(), | ||
143 | +}; | ||
144 | + | ||
145 | +static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
146 | +{ | ||
147 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
148 | + | ||
149 | + dc->realize = pvpanic_isa_realizefn; | ||
150 | + device_class_set_props(dc, pvpanic_isa_properties); | ||
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
152 | +} | ||
153 | + | ||
154 | +static TypeInfo pvpanic_isa_info = { | ||
155 | + .name = TYPE_PVPANIC_ISA_DEVICE, | ||
156 | + .parent = TYPE_ISA_DEVICE, | ||
157 | + .instance_size = sizeof(PVPanicISAState), | ||
158 | + .instance_init = pvpanic_isa_initfn, | ||
159 | + .class_init = pvpanic_isa_class_init, | ||
160 | +}; | ||
161 | + | ||
162 | +static void pvpanic_register_types(void) | ||
163 | +{ | ||
164 | + type_register_static(&pvpanic_isa_info); | ||
165 | +} | ||
166 | + | ||
167 | +type_init(pvpanic_register_types) | ||
168 | diff --git a/hw/misc/pvpanic.c b/hw/misc/pvpanic.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | 62 | index XXXXXXX..XXXXXXX 100644 |
170 | --- a/hw/misc/pvpanic.c | 63 | --- a/hw/arm/virt.c |
171 | +++ b/hw/misc/pvpanic.c | 64 | +++ b/hw/arm/virt.c |
172 | @@ -XXX,XX +XXX,XX @@ | 65 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, |
173 | #include "hw/misc/pvpanic.h" | 66 | vms->memmap[i].size = region_size; |
174 | #include "qom/object.h" | 67 | |
175 | 68 | /* | |
176 | -/* The bit of supported pv event, TODO: include uapi header and remove this */ | 69 | - * Check each device to see if they fit in the PA space, |
177 | -#define PVPANIC_F_PANICKED 0 | 70 | - * moving highest_gpa as we go. |
178 | -#define PVPANIC_F_CRASHLOADED 1 | 71 | + * Check each device to see if it fits in the PA space, |
179 | - | 72 | + * moving highest_gpa as we go. For compatibility, move |
180 | -/* The pv event value */ | 73 | + * highest_gpa for disabled fitting devices as well, if |
181 | -#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | 74 | + * the compact layout has been disabled. |
182 | -#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | 75 | * |
183 | - | 76 | * For each device that doesn't fit, disable it. |
184 | -typedef struct PVPanicState PVPanicState; | 77 | */ |
185 | -DECLARE_INSTANCE_CHECKER(PVPanicState, ISA_PVPANIC_DEVICE, | 78 | fits = (region_base + region_size) <= BIT_ULL(pa_bits); |
186 | - TYPE_PVPANIC) | 79 | - if (fits) { |
187 | - | 80 | - vms->highest_gpa = region_base + region_size - 1; |
188 | static void handle_event(int event) | 81 | + *region_enabled &= fits; |
189 | { | 82 | + if (vms->highmem_compact && !*region_enabled) { |
190 | static bool logged; | 83 | + continue; |
191 | @@ -XXX,XX +XXX,XX @@ static void handle_event(int event) | 84 | } |
85 | |||
86 | - *region_enabled &= fits; | ||
87 | base = region_base + region_size; | ||
88 | + if (fits) { | ||
89 | + vms->highest_gpa = base - 1; | ||
90 | + } | ||
192 | } | 91 | } |
193 | } | 92 | } |
194 | 93 | ||
195 | -#include "hw/isa/isa.h" | ||
196 | - | ||
197 | -struct PVPanicState { | ||
198 | - ISADevice parent_obj; | ||
199 | - | ||
200 | - MemoryRegion io; | ||
201 | - uint16_t ioport; | ||
202 | - uint8_t events; | ||
203 | -}; | ||
204 | - | ||
205 | /* return supported events on read */ | ||
206 | -static uint64_t pvpanic_ioport_read(void *opaque, hwaddr addr, unsigned size) | ||
207 | +static uint64_t pvpanic_read(void *opaque, hwaddr addr, unsigned size) | ||
208 | { | ||
209 | PVPanicState *pvp = opaque; | ||
210 | return pvp->events; | ||
211 | } | ||
212 | |||
213 | -static void pvpanic_ioport_write(void *opaque, hwaddr addr, uint64_t val, | ||
214 | +static void pvpanic_write(void *opaque, hwaddr addr, uint64_t val, | ||
215 | unsigned size) | ||
216 | { | ||
217 | handle_event(val); | ||
218 | } | ||
219 | |||
220 | static const MemoryRegionOps pvpanic_ops = { | ||
221 | - .read = pvpanic_ioport_read, | ||
222 | - .write = pvpanic_ioport_write, | ||
223 | + .read = pvpanic_read, | ||
224 | + .write = pvpanic_write, | ||
225 | .impl = { | ||
226 | .min_access_size = 1, | ||
227 | .max_access_size = 1, | ||
228 | }, | ||
229 | }; | ||
230 | |||
231 | -static void pvpanic_isa_initfn(Object *obj) | ||
232 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size) | ||
233 | { | ||
234 | - PVPanicState *s = ISA_PVPANIC_DEVICE(obj); | ||
235 | - | ||
236 | - memory_region_init_io(&s->io, OBJECT(s), &pvpanic_ops, s, "pvpanic", 1); | ||
237 | + memory_region_init_io(&s->mr, OBJECT(dev), &pvpanic_ops, s, "pvpanic", size); | ||
238 | } | ||
239 | - | ||
240 | -static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
241 | -{ | ||
242 | - ISADevice *d = ISA_DEVICE(dev); | ||
243 | - PVPanicState *s = ISA_PVPANIC_DEVICE(dev); | ||
244 | - FWCfgState *fw_cfg = fw_cfg_find(); | ||
245 | - uint16_t *pvpanic_port; | ||
246 | - | ||
247 | - if (!fw_cfg) { | ||
248 | - return; | ||
249 | - } | ||
250 | - | ||
251 | - pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | ||
252 | - *pvpanic_port = cpu_to_le16(s->ioport); | ||
253 | - fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
254 | - sizeof(*pvpanic_port)); | ||
255 | - | ||
256 | - isa_register_ioport(d, &s->io, s->ioport); | ||
257 | -} | ||
258 | - | ||
259 | -static Property pvpanic_isa_properties[] = { | ||
260 | - DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicState, ioport, 0x505), | ||
261 | - DEFINE_PROP_UINT8("events", PVPanicState, events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
262 | - DEFINE_PROP_END_OF_LIST(), | ||
263 | -}; | ||
264 | - | ||
265 | -static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
266 | -{ | ||
267 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
268 | - | ||
269 | - dc->realize = pvpanic_isa_realizefn; | ||
270 | - device_class_set_props(dc, pvpanic_isa_properties); | ||
271 | - set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
272 | -} | ||
273 | - | ||
274 | -static TypeInfo pvpanic_isa_info = { | ||
275 | - .name = TYPE_PVPANIC, | ||
276 | - .parent = TYPE_ISA_DEVICE, | ||
277 | - .instance_size = sizeof(PVPanicState), | ||
278 | - .instance_init = pvpanic_isa_initfn, | ||
279 | - .class_init = pvpanic_isa_class_init, | ||
280 | -}; | ||
281 | - | ||
282 | -static void pvpanic_register_types(void) | ||
283 | -{ | ||
284 | - type_register_static(&pvpanic_isa_info); | ||
285 | -} | ||
286 | - | ||
287 | -type_init(pvpanic_register_types) | ||
288 | diff --git a/hw/i386/Kconfig b/hw/i386/Kconfig | ||
289 | index XXXXXXX..XXXXXXX 100644 | ||
290 | --- a/hw/i386/Kconfig | ||
291 | +++ b/hw/i386/Kconfig | ||
292 | @@ -XXX,XX +XXX,XX @@ config PC | ||
293 | imply ISA_DEBUG | ||
294 | imply PARALLEL | ||
295 | imply PCI_DEVICES | ||
296 | - imply PVPANIC | ||
297 | + imply PVPANIC_ISA | ||
298 | imply QXL | ||
299 | imply SEV | ||
300 | imply SGA | ||
301 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
302 | index XXXXXXX..XXXXXXX 100644 | ||
303 | --- a/hw/misc/Kconfig | ||
304 | +++ b/hw/misc/Kconfig | ||
305 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSCTL | ||
306 | config IOTKIT_SYSINFO | ||
307 | bool | ||
308 | |||
309 | -config PVPANIC | ||
310 | +config PVPANIC_COMMON | ||
311 | + bool | ||
312 | + | ||
313 | +config PVPANIC_ISA | ||
314 | bool | ||
315 | depends on ISA_BUS | ||
316 | + select PVPANIC_COMMON | ||
317 | |||
318 | config AUX | ||
319 | bool | ||
320 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
321 | index XXXXXXX..XXXXXXX 100644 | ||
322 | --- a/hw/misc/meson.build | ||
323 | +++ b/hw/misc/meson.build | ||
324 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_EMC141X', if_true: files('emc141x.c')) | ||
325 | softmmu_ss.add(when: 'CONFIG_UNIMP', if_true: files('unimp.c')) | ||
326 | softmmu_ss.add(when: 'CONFIG_EMPTY_SLOT', if_true: files('empty_slot.c')) | ||
327 | softmmu_ss.add(when: 'CONFIG_LED', if_true: files('led.c')) | ||
328 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_COMMON', if_true: files('pvpanic.c')) | ||
329 | |||
330 | # ARM devices | ||
331 | softmmu_ss.add(when: 'CONFIG_PL310', if_true: files('arm_l2x0.c')) | ||
332 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c') | ||
333 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
334 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
335 | |||
336 | -softmmu_ss.add(when: 'CONFIG_PVPANIC', if_true: files('pvpanic.c')) | ||
337 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
338 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
339 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
340 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
341 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
342 | index XXXXXXX..XXXXXXX 100644 | ||
343 | --- a/tests/qtest/meson.build | ||
344 | +++ b/tests/qtest/meson.build | ||
345 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | ||
346 | (config_host.has_key('CONFIG_LINUX') and \ | ||
347 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | ||
348 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | ||
349 | - (config_all_devices.has_key('CONFIG_PVPANIC') ? ['pvpanic-test'] : []) + \ | ||
350 | + (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | ||
351 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | ||
352 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | ||
353 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | ||
354 | -- | 94 | -- |
355 | 2.20.1 | 95 | 2.25.1 |
356 | |||
357 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add secure pl061 for reset/power down machine from | 3 | After the improvement to high memory region address assignment is |
4 | the secure world (Arm Trusted Firmware). Connect it | 4 | applied, the memory layout can be changed, introducing possible |
5 | with gpio-pwr driver. | 5 | migration breakage. For example, VIRT_HIGH_PCIE_MMIO memory region |
6 | is disabled or enabled when the optimization is applied or not, with | ||
7 | the following configuration. The configuration is only achievable by | ||
8 | modifying the source code until more properties are added to allow | ||
9 | users selectively disable those high memory regions. | ||
6 | 10 | ||
7 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 11 | pa_bits = 40; |
8 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 12 | vms->highmem_redists = false; |
9 | [PMM: Added mention of the new device to the documentation] | 13 | vms->highmem_ecam = false; |
14 | vms->highmem_mmio = true; | ||
15 | |||
16 | # qemu-system-aarch64 -accel kvm -cpu host \ | ||
17 | -machine virt-7.2,compact-highmem={on, off} \ | ||
18 | -m 4G,maxmem=511G -monitor stdio | ||
19 | |||
20 | Region compact-highmem=off compact-highmem=on | ||
21 | ---------------------------------------------------------------- | ||
22 | MEM [1GB 512GB] [1GB 512GB] | ||
23 | HIGH_GIC_REDISTS2 [512GB 512GB+64MB] [disabled] | ||
24 | HIGH_PCIE_ECAM [512GB+256MB 512GB+512MB] [disabled] | ||
25 | HIGH_PCIE_MMIO [disabled] [512GB 1TB] | ||
26 | |||
27 | In order to keep backwords compatibility, we need to disable the | ||
28 | optimization on machine, which is virt-7.1 or ealier than it. It | ||
29 | means the optimization is enabled by default from virt-7.2. Besides, | ||
30 | 'compact-highmem' property is added so that the optimization can be | ||
31 | explicitly enabled or disabled on all machine types by users. | ||
32 | |||
33 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
34 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
35 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
36 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
37 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
38 | Message-id: 20221029224307.138822-7-gshan@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 40 | --- |
12 | docs/system/arm/virt.rst | 2 ++ | 41 | docs/system/arm/virt.rst | 4 ++++ |
13 | include/hw/arm/virt.h | 2 ++ | 42 | include/hw/arm/virt.h | 1 + |
14 | hw/arm/virt.c | 56 +++++++++++++++++++++++++++++++++++++++- | 43 | hw/arm/virt.c | 32 ++++++++++++++++++++++++++++++++ |
15 | hw/arm/Kconfig | 1 + | 44 | 3 files changed, 37 insertions(+) |
16 | 4 files changed, 60 insertions(+), 1 deletion(-) | ||
17 | 45 | ||
18 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 46 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
19 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/docs/system/arm/virt.rst | 48 | --- a/docs/system/arm/virt.rst |
21 | +++ b/docs/system/arm/virt.rst | 49 | +++ b/docs/system/arm/virt.rst |
22 | @@ -XXX,XX +XXX,XX @@ The virt board supports: | 50 | @@ -XXX,XX +XXX,XX @@ highmem |
23 | - Secure-World-only devices if the CPU has TrustZone: | 51 | address space above 32 bits. The default is ``on`` for machine types |
24 | 52 | later than ``virt-2.12``. | |
25 | - A second PL011 UART | 53 | |
26 | + - A second PL061 GPIO controller, with GPIO lines for triggering | 54 | +compact-highmem |
27 | + a system reset or system poweroff | 55 | + Set ``on``/``off`` to enable/disable the compact layout for high memory regions. |
28 | - A secure flash memory | 56 | + The default is ``on`` for machine types later than ``virt-7.2``. |
29 | - 16MB of secure RAM | 57 | + |
30 | 58 | gic-version | |
59 | Specify the version of the Generic Interrupt Controller (GIC) to provide. | ||
60 | Valid values are: | ||
31 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 61 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
32 | index XXXXXXX..XXXXXXX 100644 | 62 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/hw/arm/virt.h | 63 | --- a/include/hw/arm/virt.h |
34 | +++ b/include/hw/arm/virt.h | 64 | +++ b/include/hw/arm/virt.h |
35 | @@ -XXX,XX +XXX,XX @@ enum { | ||
36 | VIRT_GPIO, | ||
37 | VIRT_SECURE_UART, | ||
38 | VIRT_SECURE_MEM, | ||
39 | + VIRT_SECURE_GPIO, | ||
40 | VIRT_PCDIMM_ACPI, | ||
41 | VIRT_ACPI_GED, | ||
42 | VIRT_NVDIMM_ACPI, | ||
43 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | 65 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { |
66 | bool no_pmu; | ||
67 | bool claim_edge_triggered_timers; | ||
68 | bool smbios_old_sys_ver; | ||
69 | + bool no_highmem_compact; | ||
70 | bool no_highmem_ecam; | ||
71 | bool no_ged; /* Machines < 4.2 have no support for ACPI GED device */ | ||
44 | bool kvm_no_adjvtime; | 72 | bool kvm_no_adjvtime; |
45 | bool no_kvm_steal_time; | ||
46 | bool acpi_expose_flash; | ||
47 | + bool no_secure_gpio; | ||
48 | }; | ||
49 | |||
50 | struct VirtMachineState { | ||
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 73 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
52 | index XXXXXXX..XXXXXXX 100644 | 74 | index XXXXXXX..XXXXXXX 100644 |
53 | --- a/hw/arm/virt.c | 75 | --- a/hw/arm/virt.c |
54 | +++ b/hw/arm/virt.c | 76 | +++ b/hw/arm/virt.c |
55 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | 77 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { |
56 | [VIRT_ACPI_GED] = { 0x09080000, ACPI_GED_EVT_SEL_LEN }, | 78 | * Note the extended_memmap is sized so that it eventually also includes the |
57 | [VIRT_NVDIMM_ACPI] = { 0x09090000, NVDIMM_ACPI_IO_LEN}, | 79 | * base_memmap entries (VIRT_HIGH_GIC_REDIST2 index is greater than the last |
58 | [VIRT_PVTIME] = { 0x090a0000, 0x00010000 }, | 80 | * index of base_memmap). |
59 | + [VIRT_SECURE_GPIO] = { 0x090b0000, 0x00001000 }, | 81 | + * |
60 | [VIRT_MMIO] = { 0x0a000000, 0x00000200 }, | 82 | + * The memory map for these Highmem IO Regions can be in legacy or compact |
61 | /* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */ | 83 | + * layout, depending on 'compact-highmem' property. With legacy layout, the |
62 | [VIRT_PLATFORM_BUS] = { 0x0c000000, 0x02000000 }, | 84 | + * PA space for one specific region is always reserved, even if the region |
63 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_keys(const VirtMachineState *vms, | 85 | + * has been disabled or doesn't fit into the PA space. However, the PA space |
64 | "gpios", phandle, 3, 0); | 86 | + * for the region won't be reserved in these circumstances with compact layout. |
87 | */ | ||
88 | static MemMapEntry extended_memmap[] = { | ||
89 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void virt_set_highmem(Object *obj, bool value, Error **errp) | ||
91 | vms->highmem = value; | ||
65 | } | 92 | } |
66 | 93 | ||
67 | +#define SECURE_GPIO_POWEROFF 0 | 94 | +static bool virt_get_compact_highmem(Object *obj, Error **errp) |
68 | +#define SECURE_GPIO_RESET 1 | 95 | +{ |
96 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
69 | + | 97 | + |
70 | +static void create_secure_gpio_pwr(const VirtMachineState *vms, | 98 | + return vms->highmem_compact; |
71 | + DeviceState *pl061_dev, | ||
72 | + uint32_t phandle) | ||
73 | +{ | ||
74 | + DeviceState *gpio_pwr_dev; | ||
75 | + | ||
76 | + /* gpio-pwr */ | ||
77 | + gpio_pwr_dev = sysbus_create_simple("gpio-pwr", -1, NULL); | ||
78 | + | ||
79 | + /* connect secure pl061 to gpio-pwr */ | ||
80 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_RESET, | ||
81 | + qdev_get_gpio_in_named(gpio_pwr_dev, "reset", 0)); | ||
82 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_POWEROFF, | ||
83 | + qdev_get_gpio_in_named(gpio_pwr_dev, "shutdown", 0)); | ||
84 | + | ||
85 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-poweroff"); | ||
86 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "compatible", | ||
87 | + "gpio-poweroff"); | ||
88 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-poweroff", | ||
89 | + "gpios", phandle, SECURE_GPIO_POWEROFF, 0); | ||
90 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "status", "disabled"); | ||
91 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "secure-status", | ||
92 | + "okay"); | ||
93 | + | ||
94 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-restart"); | ||
95 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "compatible", | ||
96 | + "gpio-restart"); | ||
97 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-restart", | ||
98 | + "gpios", phandle, SECURE_GPIO_RESET, 0); | ||
99 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "status", "disabled"); | ||
100 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "secure-status", | ||
101 | + "okay"); | ||
102 | +} | 99 | +} |
103 | + | 100 | + |
104 | static void create_gpio_devices(const VirtMachineState *vms, int gpio, | 101 | +static void virt_set_compact_highmem(Object *obj, bool value, Error **errp) |
105 | MemoryRegion *mem) | 102 | +{ |
103 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
104 | + | ||
105 | + vms->highmem_compact = value; | ||
106 | +} | ||
107 | + | ||
108 | static bool virt_get_its(Object *obj, Error **errp) | ||
106 | { | 109 | { |
107 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_devices(const VirtMachineState *vms, int gpio, | 110 | VirtMachineState *vms = VIRT_MACHINE(obj); |
108 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | 111 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) |
109 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | 112 | "Set on/off to enable/disable using " |
110 | 113 | "physical address space above 32 bits"); | |
111 | + if (gpio != VIRT_GPIO) { | 114 | |
112 | + /* Mark as not usable by the normal world */ | 115 | + object_class_property_add_bool(oc, "compact-highmem", |
113 | + qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | 116 | + virt_get_compact_highmem, |
114 | + qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | 117 | + virt_set_compact_highmem); |
115 | + } | 118 | + object_class_property_set_description(oc, "compact-highmem", |
116 | g_free(nodename); | 119 | + "Set on/off to enable/disable compact " |
117 | 120 | + "layout for high memory regions"); | |
118 | /* Child gpio devices */ | ||
119 | - create_gpio_keys(vms, pl061_dev, phandle); | ||
120 | + if (gpio == VIRT_GPIO) { | ||
121 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
122 | + } else { | ||
123 | + create_secure_gpio_pwr(vms, pl061_dev, phandle); | ||
124 | + } | ||
125 | } | ||
126 | |||
127 | static void create_virtio_devices(const VirtMachineState *vms) | ||
128 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
129 | create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
130 | } | ||
131 | |||
132 | + if (vms->secure && !vmc->no_secure_gpio) { | ||
133 | + create_gpio_devices(vms, VIRT_SECURE_GPIO, secure_sysmem); | ||
134 | + } | ||
135 | + | 121 | + |
136 | /* connect powerdown request */ | 122 | object_class_property_add_str(oc, "gic-version", virt_get_gic_version, |
137 | vms->powerdown_notifier.notify = virt_powerdown_req; | 123 | virt_set_gic_version); |
138 | qemu_register_powerdown_notifier(&vms->powerdown_notifier); | 124 | object_class_property_set_description(oc, "gic-version", |
139 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(6, 0) | 125 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) |
140 | 126 | ||
141 | static void virt_machine_5_2_options(MachineClass *mc) | 127 | /* High memory is enabled by default */ |
128 | vms->highmem = true; | ||
129 | + vms->highmem_compact = !vmc->no_highmem_compact; | ||
130 | vms->gic_version = VIRT_GIC_VERSION_NOSEL; | ||
131 | |||
132 | vms->highmem_ecam = !vmc->no_highmem_ecam; | ||
133 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(7, 2) | ||
134 | |||
135 | static void virt_machine_7_1_options(MachineClass *mc) | ||
142 | { | 136 | { |
143 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | 137 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); |
144 | + | 138 | + |
145 | virt_machine_6_0_options(mc); | 139 | virt_machine_7_2_options(mc); |
146 | compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len); | 140 | compat_props_add(mc->compat_props, hw_compat_7_1, hw_compat_7_1_len); |
147 | + vmc->no_secure_gpio = true; | 141 | + /* Compact layout for high memory regions was introduced with 7.2 */ |
142 | + vmc->no_highmem_compact = true; | ||
148 | } | 143 | } |
149 | DEFINE_VIRT_MACHINE(5, 2) | 144 | DEFINE_VIRT_MACHINE(7, 1) |
150 | 145 | ||
151 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/hw/arm/Kconfig | ||
154 | +++ b/hw/arm/Kconfig | ||
155 | @@ -XXX,XX +XXX,XX @@ config ARM_VIRT | ||
156 | select PL011 # UART | ||
157 | select PL031 # RTC | ||
158 | select PL061 # GPIO | ||
159 | + select GPIO_PWR | ||
160 | select PLATFORM_BUS | ||
161 | select SMBIOS | ||
162 | select VIRTIO_MMIO | ||
163 | -- | 146 | -- |
164 | 2.20.1 | 147 | 2.25.1 |
165 | |||
166 | diff view generated by jsdifflib |
1 | Convert the SSYS code in the Stellaris boards (which encapsulates the | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | system registers) to a proper QOM device. This will provide us with | ||
3 | somewhere to put the output Clock whose frequency depends on the | ||
4 | setting of the PLL configuration registers. | ||
5 | 2 | ||
6 | This is a migration compatibility break for lm3s811evb, lm3s6965evb. | 3 | The 3 high memory regions are usually enabled by default, but they may |
4 | be not used. For example, VIRT_HIGH_GIC_REDIST2 isn't needed by GICv2. | ||
5 | This leads to waste in the PA space. | ||
7 | 6 | ||
8 | We use 3-phase reset here because the Clock will need to propagate | 7 | Add properties ("highmem-redists", "highmem-ecam", "highmem-mmio") to |
9 | its value in the hold phase. | 8 | allow users selectively disable them if needed. After that, the high |
9 | memory region for GICv3 or GICv4 redistributor can be disabled by user, | ||
10 | the number of maximal supported CPUs needs to be calculated based on | ||
11 | 'vms->highmem_redists'. The follow-up error message is also improved | ||
12 | to indicate if the high memory region for GICv3 and GICv4 has been | ||
13 | enabled or not. | ||
10 | 14 | ||
11 | For the moment we reset the device during the board creation so that | 15 | Suggested-by: Marc Zyngier <maz@kernel.org> |
12 | the system_clock_scale global gets set; this will be removed in a | 16 | Signed-off-by: Gavin Shan <gshan@redhat.com> |
13 | subsequent commit. | 17 | Reviewed-by: Marc Zyngier <maz@kernel.org> |
18 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
19 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
20 | Message-id: 20221029224307.138822-8-gshan@redhat.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | --- | ||
23 | docs/system/arm/virt.rst | 13 +++++++ | ||
24 | hw/arm/virt.c | 75 ++++++++++++++++++++++++++++++++++++++-- | ||
25 | 2 files changed, 86 insertions(+), 2 deletions(-) | ||
14 | 26 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
16 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
17 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Message-id: 20210128114145.20536-17-peter.maydell@linaro.org | ||
20 | Message-id: 20210121190622.22000-17-peter.maydell@linaro.org | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | --- | ||
23 | hw/arm/stellaris.c | 132 ++++++++++++++++++++++++++++++++++++--------- | ||
24 | 1 file changed, 107 insertions(+), 25 deletions(-) | ||
25 | |||
26 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/arm/stellaris.c | 29 | --- a/docs/system/arm/virt.rst |
29 | +++ b/hw/arm/stellaris.c | 30 | +++ b/docs/system/arm/virt.rst |
30 | @@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_realize(DeviceState *dev, Error **errp) | 31 | @@ -XXX,XX +XXX,XX @@ compact-highmem |
31 | 32 | Set ``on``/``off`` to enable/disable the compact layout for high memory regions. | |
32 | /* System controller. */ | 33 | The default is ``on`` for machine types later than ``virt-7.2``. |
33 | 34 | ||
34 | -typedef struct { | 35 | +highmem-redists |
35 | +#define TYPE_STELLARIS_SYS "stellaris-sys" | 36 | + Set ``on``/``off`` to enable/disable the high memory region for GICv3 or |
36 | +OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) | 37 | + GICv4 redistributor. The default is ``on``. Setting this to ``off`` will |
38 | + limit the maximum number of CPUs when GICv3 or GICv4 is used. | ||
37 | + | 39 | + |
38 | +struct ssys_state { | 40 | +highmem-ecam |
39 | + SysBusDevice parent_obj; | 41 | + Set ``on``/``off`` to enable/disable the high memory region for PCI ECAM. |
42 | + The default is ``on`` for machine types later than ``virt-3.0``. | ||
40 | + | 43 | + |
41 | MemoryRegion iomem; | 44 | +highmem-mmio |
42 | uint32_t pborctl; | 45 | + Set ``on``/``off`` to enable/disable the high memory region for PCI MMIO. |
43 | uint32_t ldopctl; | 46 | + The default is ``on``. |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 47 | + |
45 | uint32_t dcgc[3]; | 48 | gic-version |
46 | uint32_t clkvclr; | 49 | Specify the version of the Generic Interrupt Controller (GIC) to provide. |
47 | uint32_t ldoarst; | 50 | Valid values are: |
48 | + qemu_irq irq; | 51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
49 | + /* Properties (all read-only registers) */ | 52 | index XXXXXXX..XXXXXXX 100644 |
50 | uint32_t user0; | 53 | --- a/hw/arm/virt.c |
51 | uint32_t user1; | 54 | +++ b/hw/arm/virt.c |
52 | - qemu_irq irq; | 55 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) |
53 | - stellaris_board_info *board; | 56 | if (vms->gic_version == VIRT_GIC_VERSION_2) { |
54 | -} ssys_state; | 57 | virt_max_cpus = GIC_NCPU; |
55 | + uint32_t did0; | 58 | } else { |
56 | + uint32_t did1; | 59 | - virt_max_cpus = virt_redist_capacity(vms, VIRT_GIC_REDIST) + |
57 | + uint32_t dc0; | 60 | - virt_redist_capacity(vms, VIRT_HIGH_GIC_REDIST2); |
58 | + uint32_t dc1; | 61 | + virt_max_cpus = virt_redist_capacity(vms, VIRT_GIC_REDIST); |
59 | + uint32_t dc2; | 62 | + if (vms->highmem_redists) { |
60 | + uint32_t dc3; | 63 | + virt_max_cpus += virt_redist_capacity(vms, VIRT_HIGH_GIC_REDIST2); |
61 | + uint32_t dc4; | 64 | + } |
62 | +}; | 65 | } |
63 | 66 | ||
64 | static void ssys_update(ssys_state *s) | 67 | if (max_cpus > virt_max_cpus) { |
65 | { | 68 | error_report("Number of SMP CPUs requested (%d) exceeds max CPUs " |
66 | @@ -XXX,XX +XXX,XX @@ static uint32_t pllcfg_fury[16] = { | 69 | "supported by machine 'mach-virt' (%d)", |
67 | 70 | max_cpus, virt_max_cpus); | |
68 | static int ssys_board_class(const ssys_state *s) | 71 | + if (vms->gic_version != VIRT_GIC_VERSION_2 && !vms->highmem_redists) { |
69 | { | 72 | + error_printf("Try 'highmem-redists=on' for more CPUs\n"); |
70 | - uint32_t did0 = s->board->did0; | 73 | + } |
71 | + uint32_t did0 = s->did0; | 74 | + |
72 | switch (did0 & DID0_VER_MASK) { | 75 | exit(1); |
73 | case DID0_VER_0: | 76 | } |
74 | return DID0_CLASS_SANDSTORM; | 77 | |
75 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | 78 | @@ -XXX,XX +XXX,XX @@ static void virt_set_compact_highmem(Object *obj, bool value, Error **errp) |
76 | 79 | vms->highmem_compact = value; | |
77 | switch (offset) { | 80 | } |
78 | case 0x000: /* DID0 */ | 81 | |
79 | - return s->board->did0; | 82 | +static bool virt_get_highmem_redists(Object *obj, Error **errp) |
80 | + return s->did0; | 83 | +{ |
81 | case 0x004: /* DID1 */ | 84 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
82 | - return s->board->did1; | 85 | + |
83 | + return s->did1; | 86 | + return vms->highmem_redists; |
84 | case 0x008: /* DC0 */ | ||
85 | - return s->board->dc0; | ||
86 | + return s->dc0; | ||
87 | case 0x010: /* DC1 */ | ||
88 | - return s->board->dc1; | ||
89 | + return s->dc1; | ||
90 | case 0x014: /* DC2 */ | ||
91 | - return s->board->dc2; | ||
92 | + return s->dc2; | ||
93 | case 0x018: /* DC3 */ | ||
94 | - return s->board->dc3; | ||
95 | + return s->dc3; | ||
96 | case 0x01c: /* DC4 */ | ||
97 | - return s->board->dc4; | ||
98 | + return s->dc4; | ||
99 | case 0x030: /* PBORCTL */ | ||
100 | return s->pborctl; | ||
101 | case 0x034: /* LDOPCTL */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ssys_ops = { | ||
103 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
104 | }; | ||
105 | |||
106 | -static void ssys_reset(void *opaque) | ||
107 | +static void stellaris_sys_reset_enter(Object *obj, ResetType type) | ||
108 | { | ||
109 | - ssys_state *s = (ssys_state *)opaque; | ||
110 | + ssys_state *s = STELLARIS_SYS(obj); | ||
111 | |||
112 | s->pborctl = 0x7ffd; | ||
113 | s->rcc = 0x078e3ac0; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void ssys_reset(void *opaque) | ||
115 | s->rcgc[0] = 1; | ||
116 | s->scgc[0] = 1; | ||
117 | s->dcgc[0] = 1; | ||
118 | +} | 87 | +} |
119 | + | 88 | + |
120 | +static void stellaris_sys_reset_hold(Object *obj) | 89 | +static void virt_set_highmem_redists(Object *obj, bool value, Error **errp) |
121 | +{ | 90 | +{ |
122 | + ssys_state *s = STELLARIS_SYS(obj); | 91 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
123 | + | 92 | + |
124 | ssys_calculate_system_clock(s); | 93 | + vms->highmem_redists = value; |
125 | } | ||
126 | |||
127 | +static void stellaris_sys_reset_exit(Object *obj) | ||
128 | +{ | ||
129 | +} | 94 | +} |
130 | + | 95 | + |
131 | static int stellaris_sys_post_load(void *opaque, int version_id) | 96 | +static bool virt_get_highmem_ecam(Object *obj, Error **errp) |
132 | { | 97 | +{ |
133 | ssys_state *s = opaque; | 98 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
134 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
135 | } | ||
136 | }; | ||
137 | |||
138 | +static Property stellaris_sys_properties[] = { | ||
139 | + DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), | ||
140 | + DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), | ||
141 | + DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), | ||
142 | + DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), | ||
143 | + DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), | ||
144 | + DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), | ||
145 | + DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), | ||
146 | + DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), | ||
147 | + DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), | ||
148 | + DEFINE_PROP_END_OF_LIST() | ||
149 | +}; | ||
150 | + | 99 | + |
151 | +static void stellaris_sys_instance_init(Object *obj) | 100 | + return vms->highmem_ecam; |
152 | +{ | ||
153 | + ssys_state *s = STELLARIS_SYS(obj); | ||
154 | + SysBusDevice *sbd = SYS_BUS_DEVICE(s); | ||
155 | + | ||
156 | + memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
157 | + sysbus_init_mmio(sbd, &s->iomem); | ||
158 | + sysbus_init_irq(sbd, &s->irq); | ||
159 | +} | 101 | +} |
160 | + | 102 | + |
161 | static int stellaris_sys_init(uint32_t base, qemu_irq irq, | 103 | +static void virt_set_highmem_ecam(Object *obj, bool value, Error **errp) |
162 | stellaris_board_info * board, | 104 | +{ |
163 | uint8_t *macaddr) | 105 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
164 | { | ||
165 | - ssys_state *s; | ||
166 | + DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
167 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
168 | |||
169 | - s = g_new0(ssys_state, 1); | ||
170 | - s->irq = irq; | ||
171 | - s->board = board; | ||
172 | /* Most devices come preprogrammed with a MAC address in the user data. */ | ||
173 | - s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16); | ||
174 | - s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16); | ||
175 | + qdev_prop_set_uint32(dev, "user0", | ||
176 | + macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16)); | ||
177 | + qdev_prop_set_uint32(dev, "user1", | ||
178 | + macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16)); | ||
179 | + qdev_prop_set_uint32(dev, "did0", board->did0); | ||
180 | + qdev_prop_set_uint32(dev, "did1", board->did1); | ||
181 | + qdev_prop_set_uint32(dev, "dc0", board->dc0); | ||
182 | + qdev_prop_set_uint32(dev, "dc1", board->dc1); | ||
183 | + qdev_prop_set_uint32(dev, "dc2", board->dc2); | ||
184 | + qdev_prop_set_uint32(dev, "dc3", board->dc3); | ||
185 | + qdev_prop_set_uint32(dev, "dc4", board->dc4); | ||
186 | + | 106 | + |
187 | + sysbus_realize_and_unref(sbd, &error_fatal); | 107 | + vms->highmem_ecam = value; |
188 | + sysbus_mmio_map(sbd, 0, base); | ||
189 | + sysbus_connect_irq(sbd, 0, irq); | ||
190 | + | ||
191 | + /* | ||
192 | + * Normally we should not be resetting devices like this during | ||
193 | + * board creation. For the moment we need to do so, because | ||
194 | + * system_clock_scale will only get set when the STELLARIS_SYS | ||
195 | + * device is reset, and we need its initial value to pass to | ||
196 | + * the watchdog device. This hack can be removed once the | ||
197 | + * watchdog has been converted to use a Clock input instead. | ||
198 | + */ | ||
199 | + device_cold_reset(dev); | ||
200 | |||
201 | - memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000); | ||
202 | - memory_region_add_subregion(get_system_memory(), base, &s->iomem); | ||
203 | - ssys_reset(s); | ||
204 | - vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s); | ||
205 | return 0; | ||
206 | } | ||
207 | |||
208 | - | ||
209 | /* I2C controller. */ | ||
210 | |||
211 | #define TYPE_STELLARIS_I2C "stellaris-i2c" | ||
212 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_adc_info = { | ||
213 | .class_init = stellaris_adc_class_init, | ||
214 | }; | ||
215 | |||
216 | +static void stellaris_sys_class_init(ObjectClass *klass, void *data) | ||
217 | +{ | ||
218 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
219 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
220 | + | ||
221 | + dc->vmsd = &vmstate_stellaris_sys; | ||
222 | + rc->phases.enter = stellaris_sys_reset_enter; | ||
223 | + rc->phases.hold = stellaris_sys_reset_hold; | ||
224 | + rc->phases.exit = stellaris_sys_reset_exit; | ||
225 | + device_class_set_props(dc, stellaris_sys_properties); | ||
226 | +} | 108 | +} |
227 | + | 109 | + |
228 | +static const TypeInfo stellaris_sys_info = { | 110 | +static bool virt_get_highmem_mmio(Object *obj, Error **errp) |
229 | + .name = TYPE_STELLARIS_SYS, | 111 | +{ |
230 | + .parent = TYPE_SYS_BUS_DEVICE, | 112 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
231 | + .instance_size = sizeof(ssys_state), | ||
232 | + .instance_init = stellaris_sys_instance_init, | ||
233 | + .class_init = stellaris_sys_class_init, | ||
234 | +}; | ||
235 | + | 113 | + |
236 | static void stellaris_register_types(void) | 114 | + return vms->highmem_mmio; |
115 | +} | ||
116 | + | ||
117 | +static void virt_set_highmem_mmio(Object *obj, bool value, Error **errp) | ||
118 | +{ | ||
119 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
120 | + | ||
121 | + vms->highmem_mmio = value; | ||
122 | +} | ||
123 | + | ||
124 | + | ||
125 | static bool virt_get_its(Object *obj, Error **errp) | ||
237 | { | 126 | { |
238 | type_register_static(&stellaris_i2c_info); | 127 | VirtMachineState *vms = VIRT_MACHINE(obj); |
239 | type_register_static(&stellaris_gptm_info); | 128 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) |
240 | type_register_static(&stellaris_adc_info); | 129 | "Set on/off to enable/disable compact " |
241 | + type_register_static(&stellaris_sys_info); | 130 | "layout for high memory regions"); |
242 | } | 131 | |
243 | 132 | + object_class_property_add_bool(oc, "highmem-redists", | |
244 | type_init(stellaris_register_types) | 133 | + virt_get_highmem_redists, |
134 | + virt_set_highmem_redists); | ||
135 | + object_class_property_set_description(oc, "highmem-redists", | ||
136 | + "Set on/off to enable/disable high " | ||
137 | + "memory region for GICv3 or GICv4 " | ||
138 | + "redistributor"); | ||
139 | + | ||
140 | + object_class_property_add_bool(oc, "highmem-ecam", | ||
141 | + virt_get_highmem_ecam, | ||
142 | + virt_set_highmem_ecam); | ||
143 | + object_class_property_set_description(oc, "highmem-ecam", | ||
144 | + "Set on/off to enable/disable high " | ||
145 | + "memory region for PCI ECAM"); | ||
146 | + | ||
147 | + object_class_property_add_bool(oc, "highmem-mmio", | ||
148 | + virt_get_highmem_mmio, | ||
149 | + virt_set_highmem_mmio); | ||
150 | + object_class_property_set_description(oc, "highmem-mmio", | ||
151 | + "Set on/off to enable/disable high " | ||
152 | + "memory region for PCI MMIO"); | ||
153 | + | ||
154 | object_class_property_add_str(oc, "gic-version", virt_get_gic_version, | ||
155 | virt_set_gic_version); | ||
156 | object_class_property_set_description(oc, "gic-version", | ||
245 | -- | 157 | -- |
246 | 2.20.1 | 158 | 2.25.1 |
247 | |||
248 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Mihai Carabas <mihai.carabas@oracle.com> |
---|---|---|---|
2 | 2 | ||
3 | Add pvpanic PCI device support details in docs/specs/pvpanic.txt. | 3 | Use the base_memmap to build the SMBIOS 19 table which provides the address |
4 | mapping for a Physical Memory Array (from spec [1] chapter 7.20). | ||
5 | |||
6 | This was present on i386 from commit c97294ec1b9e36887e119589d456557d72ab37b5 | ||
7 | ("SMBIOS: Build aggregate smbios tables and entry point"). | ||
8 | |||
9 | [1] https://www.dmtf.org/sites/default/files/standards/documents/DSP0134_3.5.0.pdf | ||
10 | |||
11 | The absence of this table is a breach of the specs and is | ||
12 | detected by the FirmwareTestSuite (FWTS), but it doesn't | ||
13 | cause any known problems for guest OSes. | ||
4 | 14 | ||
5 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> |
16 | Message-id: 1668789029-5432-1-git-send-email-mihai.carabas@oracle.com | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 19 | --- |
9 | docs/specs/pvpanic.txt | 13 ++++++++++++- | 20 | hw/arm/virt.c | 8 +++++++- |
10 | 1 file changed, 12 insertions(+), 1 deletion(-) | 21 | 1 file changed, 7 insertions(+), 1 deletion(-) |
11 | 22 | ||
12 | diff --git a/docs/specs/pvpanic.txt b/docs/specs/pvpanic.txt | 23 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
13 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/docs/specs/pvpanic.txt | 25 | --- a/hw/arm/virt.c |
15 | +++ b/docs/specs/pvpanic.txt | 26 | +++ b/hw/arm/virt.c |
16 | @@ -XXX,XX +XXX,XX @@ | 27 | @@ -XXX,XX +XXX,XX @@ static void *machvirt_dtb(const struct arm_boot_info *binfo, int *fdt_size) |
17 | PVPANIC DEVICE | 28 | static void virt_build_smbios(VirtMachineState *vms) |
18 | ============== | 29 | { |
19 | 30 | MachineClass *mc = MACHINE_GET_CLASS(vms); | |
20 | -pvpanic device is a simulated ISA device, through which a guest panic | 31 | + MachineState *ms = MACHINE(vms); |
21 | +pvpanic device is a simulated device, through which a guest panic | 32 | VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms); |
22 | event is sent to qemu, and a QMP event is generated. This allows | 33 | uint8_t *smbios_tables, *smbios_anchor; |
23 | management apps (e.g. libvirt) to be notified and respond to the event. | 34 | size_t smbios_tables_len, smbios_anchor_len; |
24 | 35 | + struct smbios_phys_mem_area mem_array; | |
25 | @@ -XXX,XX +XXX,XX @@ The management app has the option of waiting for GUEST_PANICKED events, | 36 | const char *product = "QEMU Virtual Machine"; |
26 | and/or polling for guest-panicked RunState, to learn when the pvpanic | 37 | |
27 | device has fired a panic event. | 38 | if (kvm_enabled()) { |
28 | 39 | @@ -XXX,XX +XXX,XX @@ static void virt_build_smbios(VirtMachineState *vms) | |
29 | +The pvpanic device can be implemented as an ISA device (using IOPORT) or as a | 40 | vmc->smbios_old_sys_ver ? "1.0" : mc->name, false, |
30 | +PCI device. | 41 | true, SMBIOS_ENTRY_POINT_TYPE_64); |
42 | |||
43 | - smbios_get_tables(MACHINE(vms), NULL, 0, | ||
44 | + /* build the array of physical mem area from base_memmap */ | ||
45 | + mem_array.address = vms->memmap[VIRT_MEM].base; | ||
46 | + mem_array.length = ms->ram_size; | ||
31 | + | 47 | + |
32 | ISA Interface | 48 | + smbios_get_tables(ms, &mem_array, 1, |
33 | ------------- | 49 | &smbios_tables, &smbios_tables_len, |
34 | 50 | &smbios_anchor, &smbios_anchor_len, | |
35 | @@ -XXX,XX +XXX,XX @@ bit 1: a guest panic has happened and will be handled by the guest; | 51 | &error_fatal); |
36 | the host should record it or report it, but should not affect | ||
37 | the execution of the guest. | ||
38 | |||
39 | +PCI Interface | ||
40 | +------------- | ||
41 | + | ||
42 | +The PCI interface is similar to the ISA interface except that it uses an MMIO | ||
43 | +address space provided by its BAR0, 1 byte long. Any machine with a PCI bus | ||
44 | +can enable a pvpanic device by adding '-device pvpanic-pci' to the command | ||
45 | +line. | ||
46 | + | ||
47 | ACPI Interface | ||
48 | -------------- | ||
49 | |||
50 | -- | 52 | -- |
51 | 2.20.1 | 53 | 2.25.1 |
52 | |||
53 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Timofey Kutergin <tkutergin@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Implement gpio-pwr driver to allow reboot and poweroff machine. | 3 | The Cortex-A55 is one of the newer armv8.2+ CPUs; in particular |
4 | This is simple driver with just 2 gpios lines. Current use case | 4 | it supports the Privileged Access Never (PAN) feature. Add |
5 | is to reboot and poweroff virt machine in secure mode. Secure | 5 | a model of this CPU, so you can use a CPU type on the virt |
6 | pl066 gpio chip is needed for that. | 6 | board that models a specific real hardware CPU, rather than |
7 | having to use the QEMU-specific "max" CPU type. | ||
7 | 8 | ||
8 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 9 | Signed-off-by: Timofey Kutergin <tkutergin@gmail.com> |
9 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 10 | Message-id: 20221121150819.2782817-1-tkutergin@gmail.com |
11 | [PMM: tweaked commit message] | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 14 | --- |
13 | hw/gpio/gpio_pwr.c | 70 +++++++++++++++++++++++++++++++++++++++++++++ | 15 | docs/system/arm/virt.rst | 1 + |
14 | hw/gpio/Kconfig | 3 ++ | 16 | hw/arm/virt.c | 1 + |
15 | hw/gpio/meson.build | 1 + | 17 | target/arm/cpu64.c | 69 ++++++++++++++++++++++++++++++++++++++++ |
16 | 3 files changed, 74 insertions(+) | 18 | 3 files changed, 71 insertions(+) |
17 | create mode 100644 hw/gpio/gpio_pwr.c | ||
18 | 19 | ||
19 | diff --git a/hw/gpio/gpio_pwr.c b/hw/gpio/gpio_pwr.c | 20 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
20 | new file mode 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
21 | index XXXXXXX..XXXXXXX | 22 | --- a/docs/system/arm/virt.rst |
22 | --- /dev/null | 23 | +++ b/docs/system/arm/virt.rst |
23 | +++ b/hw/gpio/gpio_pwr.c | 24 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: |
24 | @@ -XXX,XX +XXX,XX @@ | 25 | - ``cortex-a15`` (32-bit; the default) |
25 | +/* | 26 | - ``cortex-a35`` (64-bit) |
26 | + * GPIO qemu power controller | 27 | - ``cortex-a53`` (64-bit) |
27 | + * | 28 | +- ``cortex-a55`` (64-bit) |
28 | + * Copyright (c) 2020 Linaro Limited | 29 | - ``cortex-a57`` (64-bit) |
29 | + * | 30 | - ``cortex-a72`` (64-bit) |
30 | + * Author: Maxim Uvarov <maxim.uvarov@linaro.org> | 31 | - ``cortex-a76`` (64-bit) |
31 | + * | 32 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
32 | + * Virtual gpio driver which can be used on top of pl061 | 33 | index XXXXXXX..XXXXXXX 100644 |
33 | + * to reboot and shutdown qemu virtual machine. One of use | 34 | --- a/hw/arm/virt.c |
34 | + * case is gpio driver for secure world application (ARM | 35 | +++ b/hw/arm/virt.c |
35 | + * Trusted Firmware.). | 36 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { |
36 | + * | 37 | ARM_CPU_TYPE_NAME("cortex-a15"), |
37 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 38 | ARM_CPU_TYPE_NAME("cortex-a35"), |
38 | + * See the COPYING file in the top-level directory. | 39 | ARM_CPU_TYPE_NAME("cortex-a53"), |
39 | + * SPDX-License-Identifier: GPL-2.0-or-later | 40 | + ARM_CPU_TYPE_NAME("cortex-a55"), |
40 | + */ | 41 | ARM_CPU_TYPE_NAME("cortex-a57"), |
42 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
43 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
44 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu64.c | ||
47 | +++ b/target/arm/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
49 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
50 | } | ||
51 | |||
52 | +static void aarch64_a55_initfn(Object *obj) | ||
53 | +{ | ||
54 | + ARMCPU *cpu = ARM_CPU(obj); | ||
41 | + | 55 | + |
42 | +/* | 56 | + cpu->dtb_compatible = "arm,cortex-a55"; |
43 | + * QEMU interface: | 57 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
44 | + * two named input GPIO lines: | 58 | + set_feature(&cpu->env, ARM_FEATURE_NEON); |
45 | + * 'reset' : when asserted, trigger system reset | 59 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
46 | + * 'shutdown' : when asserted, trigger system shutdown | 60 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); |
47 | + */ | 61 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
62 | + set_feature(&cpu->env, ARM_FEATURE_EL2); | ||
63 | + set_feature(&cpu->env, ARM_FEATURE_EL3); | ||
64 | + set_feature(&cpu->env, ARM_FEATURE_PMU); | ||
48 | + | 65 | + |
49 | +#include "qemu/osdep.h" | 66 | + /* Ordered by B2.4 AArch64 registers by functional group */ |
50 | +#include "hw/sysbus.h" | 67 | + cpu->clidr = 0x82000023; |
51 | +#include "sysemu/runstate.h" | 68 | + cpu->ctr = 0x84448004; /* L1Ip = VIPT */ |
69 | + cpu->dcz_blocksize = 4; /* 64 bytes */ | ||
70 | + cpu->isar.id_aa64dfr0 = 0x0000000010305408ull; | ||
71 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
72 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
73 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull; | ||
74 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
75 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
76 | + cpu->isar.id_aa64pfr0 = 0x0000000010112222ull; | ||
77 | + cpu->isar.id_aa64pfr1 = 0x0000000000000010ull; | ||
78 | + cpu->id_afr0 = 0x00000000; | ||
79 | + cpu->isar.id_dfr0 = 0x04010088; | ||
80 | + cpu->isar.id_isar0 = 0x02101110; | ||
81 | + cpu->isar.id_isar1 = 0x13112111; | ||
82 | + cpu->isar.id_isar2 = 0x21232042; | ||
83 | + cpu->isar.id_isar3 = 0x01112131; | ||
84 | + cpu->isar.id_isar4 = 0x00011142; | ||
85 | + cpu->isar.id_isar5 = 0x01011121; | ||
86 | + cpu->isar.id_isar6 = 0x00000010; | ||
87 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
88 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
89 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
90 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
91 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
92 | + cpu->isar.id_pfr0 = 0x10010131; | ||
93 | + cpu->isar.id_pfr1 = 0x00011011; | ||
94 | + cpu->isar.id_pfr2 = 0x00000011; | ||
95 | + cpu->midr = 0x412FD050; /* r2p0 */ | ||
96 | + cpu->revidr = 0; | ||
52 | + | 97 | + |
53 | +#define TYPE_GPIOPWR "gpio-pwr" | 98 | + /* From B2.23 CCSIDR_EL1 */ |
54 | +OBJECT_DECLARE_SIMPLE_TYPE(GPIO_PWR_State, GPIOPWR) | 99 | + cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ |
100 | + cpu->ccsidr[1] = 0x200fe01a; /* 32KB L1 icache */ | ||
101 | + cpu->ccsidr[2] = 0x703fe07a; /* 512KB L2 cache */ | ||
55 | + | 102 | + |
56 | +struct GPIO_PWR_State { | 103 | + /* From B2.96 SCTLR_EL3 */ |
57 | + SysBusDevice parent_obj; | 104 | + cpu->reset_sctlr = 0x30c50838; |
58 | +}; | ||
59 | + | 105 | + |
60 | +static void gpio_pwr_reset(void *opaque, int n, int level) | 106 | + /* From B4.45 ICH_VTR_EL2 */ |
61 | +{ | 107 | + cpu->gic_num_lrs = 4; |
62 | + if (level) { | 108 | + cpu->gic_vpribits = 5; |
63 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | 109 | + cpu->gic_vprebits = 5; |
64 | + } | 110 | + cpu->gic_pribits = 5; |
111 | + | ||
112 | + cpu->isar.mvfr0 = 0x10110222; | ||
113 | + cpu->isar.mvfr1 = 0x13211111; | ||
114 | + cpu->isar.mvfr2 = 0x00000043; | ||
115 | + | ||
116 | + /* From D5.4 AArch64 PMU register summary */ | ||
117 | + cpu->isar.reset_pmcr_el0 = 0x410b3000; | ||
65 | +} | 118 | +} |
66 | + | 119 | + |
67 | +static void gpio_pwr_shutdown(void *opaque, int n, int level) | 120 | static void aarch64_a72_initfn(Object *obj) |
68 | +{ | 121 | { |
69 | + if (level) { | 122 | ARMCPU *cpu = ARM_CPU(obj); |
70 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | 123 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { |
71 | + } | 124 | { .name = "cortex-a35", .initfn = aarch64_a35_initfn }, |
72 | +} | 125 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, |
73 | + | 126 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, |
74 | +static void gpio_pwr_init(Object *obj) | 127 | + { .name = "cortex-a55", .initfn = aarch64_a55_initfn }, |
75 | +{ | 128 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, |
76 | + DeviceState *dev = DEVICE(obj); | 129 | { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, |
77 | + | 130 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, |
78 | + qdev_init_gpio_in_named(dev, gpio_pwr_reset, "reset", 1); | ||
79 | + qdev_init_gpio_in_named(dev, gpio_pwr_shutdown, "shutdown", 1); | ||
80 | +} | ||
81 | + | ||
82 | +static const TypeInfo gpio_pwr_info = { | ||
83 | + .name = TYPE_GPIOPWR, | ||
84 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
85 | + .instance_size = sizeof(GPIO_PWR_State), | ||
86 | + .instance_init = gpio_pwr_init, | ||
87 | +}; | ||
88 | + | ||
89 | +static void gpio_pwr_register_types(void) | ||
90 | +{ | ||
91 | + type_register_static(&gpio_pwr_info); | ||
92 | +} | ||
93 | + | ||
94 | +type_init(gpio_pwr_register_types) | ||
95 | diff --git a/hw/gpio/Kconfig b/hw/gpio/Kconfig | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/hw/gpio/Kconfig | ||
98 | +++ b/hw/gpio/Kconfig | ||
99 | @@ -XXX,XX +XXX,XX @@ config PL061 | ||
100 | config GPIO_KEY | ||
101 | bool | ||
102 | |||
103 | +config GPIO_PWR | ||
104 | + bool | ||
105 | + | ||
106 | config SIFIVE_GPIO | ||
107 | bool | ||
108 | diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/hw/gpio/meson.build | ||
111 | +++ b/hw/gpio/meson.build | ||
112 | @@ -XXX,XX +XXX,XX @@ | ||
113 | softmmu_ss.add(when: 'CONFIG_E500', if_true: files('mpc8xxx.c')) | ||
114 | softmmu_ss.add(when: 'CONFIG_GPIO_KEY', if_true: files('gpio_key.c')) | ||
115 | +softmmu_ss.add(when: 'CONFIG_GPIO_PWR', if_true: files('gpio_pwr.c')) | ||
116 | softmmu_ss.add(when: 'CONFIG_MAX7310', if_true: files('max7310.c')) | ||
117 | softmmu_ss.add(when: 'CONFIG_PL061', if_true: files('pl061.c')) | ||
118 | softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_gpio.c')) | ||
119 | -- | 131 | -- |
120 | 2.20.1 | 132 | 2.25.1 |
121 | |||
122 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Luke Starrett <lukes@xsightlabs.com> |
---|---|---|---|
2 | 2 | ||
3 | Build without error on hosts without a working system(). If system() | 3 | The ARM GICv3 TRM describes that the ITLinesNumber field of GICD_TYPER |
4 | is called, return -1 with ENOSYS. | 4 | register: |
5 | 5 | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 6 | "indicates the maximum SPI INTID that the GIC implementation supports" |
7 | Message-id: 20210126012457.39046-6-j@getutm.app | 7 | |
8 | As SPI #0 is absolute IRQ #32, the max SPI INTID should have accounted | ||
9 | for the internal 16x SGI's and 16x PPI's. However, the original GICv3 | ||
10 | model subtracted off the SGI/PPI. Cosmetically this can be seen at OS | ||
11 | boot (Linux) showing 32 shy of what should be there, i.e.: | ||
12 | |||
13 | [ 0.000000] GICv3: 224 SPIs implemented | ||
14 | |||
15 | Though in hw/arm/virt.c, the machine is configured for 256 SPI's. ARM | ||
16 | virt machine likely doesn't have a problem with this because the upper | ||
17 | 32 IRQ's don't actually have anything meaningful wired. But, this does | ||
18 | become a functional issue on a custom use case which wants to make use | ||
19 | of these IRQ's. Additionally, boot code (i.e. TF-A) will only init up | ||
20 | to the number (blocks of 32) that it believes to actually be there. | ||
21 | |||
22 | Signed-off-by: Luke Starrett <lukes@xsightlabs.com> | ||
23 | Message-id: AM9P193MB168473D99B761E204E032095D40D9@AM9P193MB1684.EURP193.PROD.OUTLOOK.COM | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 26 | --- |
11 | meson.build | 1 + | 27 | hw/intc/arm_gicv3_dist.c | 4 ++-- |
12 | include/qemu/osdep.h | 12 ++++++++++++ | 28 | 1 file changed, 2 insertions(+), 2 deletions(-) |
13 | 2 files changed, 13 insertions(+) | ||
14 | 29 | ||
15 | diff --git a/meson.build b/meson.build | 30 | diff --git a/hw/intc/arm_gicv3_dist.c b/hw/intc/arm_gicv3_dist.c |
16 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/meson.build | 32 | --- a/hw/intc/arm_gicv3_dist.c |
18 | +++ b/meson.build | 33 | +++ b/hw/intc/arm_gicv3_dist.c |
19 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_DRM_H', cc.has_header('libdrm/drm.h')) | 34 | @@ -XXX,XX +XXX,XX @@ static bool gicd_readl(GICv3State *s, hwaddr offset, |
20 | config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | 35 | * MBIS == 0 (message-based SPIs not supported) |
21 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | 36 | * SecurityExtn == 1 if security extns supported |
22 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | 37 | * CPUNumber == 0 since for us ARE is always 1 |
23 | +config_host_data.set('HAVE_SYSTEM_FUNCTION', cc.has_function('system', prefix: '#include <stdlib.h>')) | 38 | - * ITLinesNumber == (num external irqs / 32) - 1 |
24 | 39 | + * ITLinesNumber == (((max SPI IntID + 1) / 32) - 1) | |
25 | config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | 40 | */ |
26 | 41 | - int itlinesnumber = ((s->num_irq - GIC_INTERNAL) / 32) - 1; | |
27 | diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h | 42 | + int itlinesnumber = (s->num_irq / 32) - 1; |
28 | index XXXXXXX..XXXXXXX 100644 | 43 | /* |
29 | --- a/include/qemu/osdep.h | 44 | * SecurityExtn must be RAZ if GICD_CTLR.DS == 1, and |
30 | +++ b/include/qemu/osdep.h | 45 | * "security extensions not supported" always implies DS == 1, |
31 | @@ -XXX,XX +XXX,XX @@ static inline void qemu_thread_jit_write(void) {} | ||
32 | static inline void qemu_thread_jit_execute(void) {} | ||
33 | #endif | ||
34 | |||
35 | +/** | ||
36 | + * Platforms which do not support system() return ENOSYS | ||
37 | + */ | ||
38 | +#ifndef HAVE_SYSTEM_FUNCTION | ||
39 | +#define system platform_does_not_support_system | ||
40 | +static inline int platform_does_not_support_system(const char *command) | ||
41 | +{ | ||
42 | + errno = ENOSYS; | ||
43 | + return -1; | ||
44 | +} | ||
45 | +#endif /* !HAVE_SYSTEM_FUNCTION */ | ||
46 | + | ||
47 | #endif | ||
48 | -- | 46 | -- |
49 | 2.20.1 | 47 | 2.25.1 |
50 | |||
51 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | FEAT_EVT adds five new bits to the HCR_EL2 register: TTLBIS, TTLBOS, |
---|---|---|---|
2 | TICAB, TOCU and TID4. These allow the guest to enable trapping of | ||
3 | various EL1 instructions to EL2. In this commit, add the necessary | ||
4 | code to allow the guest to set these bits if the feature is present; | ||
5 | because the bit is always zero when the feature isn't present we | ||
6 | won't need to use explicit feature checks in the "trap on condition" | ||
7 | tests in the following commits. | ||
2 | 8 | ||
3 | This was defined at some point before ARMv8.4, and will | 9 | Note that although full implementation of the feature (mandatory from |
4 | shortly be used by new processor descriptions. | 10 | Armv8.5 onward) requires all five trap bits, the ID registers permit |
11 | a value indicating that only TICAB, TOCU and TID4 are implemented, | ||
12 | which might be the case for CPUs between Armv8.2 and Armv8.5. | ||
5 | 13 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210120204400.1056582-1-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | --- | 16 | --- |
11 | target/arm/cpu.h | 1 + | 17 | target/arm/cpu.h | 30 ++++++++++++++++++++++++++++++ |
12 | target/arm/helper.c | 4 ++-- | 18 | target/arm/helper.c | 6 ++++++ |
13 | target/arm/kvm64.c | 2 ++ | 19 | 2 files changed, 36 insertions(+) |
14 | 3 files changed, 5 insertions(+), 2 deletions(-) | ||
15 | 20 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 23 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 24 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 25 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_tts2uxn(const ARMISARegisters *id) |
21 | uint32_t id_mmfr4; | 26 | return FIELD_EX32(id->id_mmfr4, ID_MMFR4, XNX) != 0; |
22 | uint32_t id_pfr0; | 27 | } |
23 | uint32_t id_pfr1; | 28 | |
24 | + uint32_t id_pfr2; | 29 | +static inline bool isar_feature_aa32_half_evt(const ARMISARegisters *id) |
25 | uint32_t mvfr0; | 30 | +{ |
26 | uint32_t mvfr1; | 31 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, EVT) >= 1; |
27 | uint32_t mvfr2; | 32 | +} |
33 | + | ||
34 | +static inline bool isar_feature_aa32_evt(const ARMISARegisters *id) | ||
35 | +{ | ||
36 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, EVT) >= 2; | ||
37 | +} | ||
38 | + | ||
39 | static inline bool isar_feature_aa32_dit(const ARMISARegisters *id) | ||
40 | { | ||
41 | return FIELD_EX32(id->id_pfr0, ID_PFR0, DIT) != 0; | ||
42 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ids(const ARMISARegisters *id) | ||
43 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, IDS) != 0; | ||
44 | } | ||
45 | |||
46 | +static inline bool isar_feature_aa64_half_evt(const ARMISARegisters *id) | ||
47 | +{ | ||
48 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, EVT) >= 1; | ||
49 | +} | ||
50 | + | ||
51 | +static inline bool isar_feature_aa64_evt(const ARMISARegisters *id) | ||
52 | +{ | ||
53 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, EVT) >= 2; | ||
54 | +} | ||
55 | + | ||
56 | static inline bool isar_feature_aa64_bti(const ARMISARegisters *id) | ||
57 | { | ||
58 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, BT) != 0; | ||
59 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_ras(const ARMISARegisters *id) | ||
60 | return isar_feature_aa64_ras(id) || isar_feature_aa32_ras(id); | ||
61 | } | ||
62 | |||
63 | +static inline bool isar_feature_any_half_evt(const ARMISARegisters *id) | ||
64 | +{ | ||
65 | + return isar_feature_aa64_half_evt(id) || isar_feature_aa32_half_evt(id); | ||
66 | +} | ||
67 | + | ||
68 | +static inline bool isar_feature_any_evt(const ARMISARegisters *id) | ||
69 | +{ | ||
70 | + return isar_feature_aa64_evt(id) || isar_feature_aa32_evt(id); | ||
71 | +} | ||
72 | + | ||
73 | /* | ||
74 | * Forward to the above feature tests given an ARMCPU pointer. | ||
75 | */ | ||
28 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 76 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
29 | index XXXXXXX..XXXXXXX 100644 | 77 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/helper.c | 78 | --- a/target/arm/helper.c |
31 | +++ b/target/arm/helper.c | 79 | +++ b/target/arm/helper.c |
32 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 80 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) |
33 | .access = PL1_R, .type = ARM_CP_CONST, | 81 | } |
34 | .accessfn = access_aa64_tid3, | 82 | } |
35 | .resetvalue = 0 }, | 83 | |
36 | - { .name = "MVFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 84 | + if (cpu_isar_feature(any_evt, cpu)) { |
37 | + { .name = "ID_PFR2", .state = ARM_CP_STATE_BOTH, | 85 | + valid_mask |= HCR_TTLBIS | HCR_TTLBOS | HCR_TICAB | HCR_TOCU | HCR_TID4; |
38 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4, | 86 | + } else if (cpu_isar_feature(any_half_evt, cpu)) { |
39 | .access = PL1_R, .type = ARM_CP_CONST, | 87 | + valid_mask |= HCR_TICAB | HCR_TOCU | HCR_TID4; |
40 | .accessfn = access_aa64_tid3, | 88 | + } |
41 | - .resetvalue = 0 }, | 89 | + |
42 | + .resetvalue = cpu->isar.id_pfr2 }, | 90 | /* Clear RES0 bits. */ |
43 | { .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 91 | value &= valid_mask; |
44 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5, | 92 | |
45 | .access = PL1_R, .type = ARM_CP_CONST, | ||
46 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/kvm64.c | ||
49 | +++ b/target/arm/kvm64.c | ||
50 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | ||
51 | ARM64_SYS_REG(3, 0, 0, 1, 0)); | ||
52 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr1, | ||
53 | ARM64_SYS_REG(3, 0, 0, 1, 1)); | ||
54 | + err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr2, | ||
55 | + ARM64_SYS_REG(3, 0, 0, 3, 4)); | ||
56 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_dfr0, | ||
57 | ARM64_SYS_REG(3, 0, 0, 1, 2)); | ||
58 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_mmfr0, | ||
59 | -- | 93 | -- |
60 | 2.20.1 | 94 | 2.25.1 |
61 | |||
62 | diff view generated by jsdifflib |
1 | Now that the CMSDK APB watchdog uses its Clock input, it will | 1 | For FEAT_EVT, the HCR_EL2.TTLBIS bit allows trapping on EL1 use of |
---|---|---|---|
2 | correctly respond when the system clock frequency is changed using | 2 | TLB maintenance instructions that operate on the inner shareable |
3 | the RCC register on in the Stellaris board system registers. Test | 3 | domain: |
4 | that when the RCC register is written it causes the watchdog timer to | 4 | |
5 | change speed. | 5 | AArch64: |
6 | TLBI VMALLE1IS, TLBI VAE1IS, TLBI ASIDE1IS, TLBI VAAE1IS, | ||
7 | TLBI VALE1IS, TLBI VAALE1IS, TLBI RVAE1IS, TLBI RVAAE1IS, | ||
8 | TLBI RVALE1IS, and TLBI RVAALE1IS. | ||
9 | |||
10 | AArch32: | ||
11 | TLBIALLIS, TLBIMVAIS, TLBIASIDIS, TLBIMVAAIS, TLBIMVALIS, | ||
12 | and TLBIMVAALIS. | ||
13 | |||
14 | Add the trapping support. | ||
6 | 15 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20210128114145.20536-22-peter.maydell@linaro.org | ||
12 | Message-id: 20210121190622.22000-22-peter.maydell@linaro.org | ||
13 | --- | 18 | --- |
14 | tests/qtest/cmsdk-apb-watchdog-test.c | 52 +++++++++++++++++++++++++++ | 19 | target/arm/helper.c | 43 +++++++++++++++++++++++++++---------------- |
15 | 1 file changed, 52 insertions(+) | 20 | 1 file changed, 27 insertions(+), 16 deletions(-) |
16 | 21 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | 22 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
18 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/tests/qtest/cmsdk-apb-watchdog-test.c | 24 | --- a/target/arm/helper.c |
20 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | 25 | +++ b/target/arm/helper.c |
21 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_ttlb(CPUARMState *env, const ARMCPRegInfo *ri, |
22 | */ | 27 | return CP_ACCESS_OK; |
23 | |||
24 | #include "qemu/osdep.h" | ||
25 | +#include "qemu/bitops.h" | ||
26 | #include "libqtest-single.h" | ||
27 | |||
28 | /* | ||
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | #define WDOGMIS 0x14 | ||
31 | #define WDOGLOCK 0xc00 | ||
32 | |||
33 | +#define SSYS_BASE 0x400fe000 | ||
34 | +#define RCC 0x60 | ||
35 | +#define SYSDIV_SHIFT 23 | ||
36 | +#define SYSDIV_LENGTH 4 | ||
37 | + | ||
38 | static void test_watchdog(void) | ||
39 | { | ||
40 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void test_watchdog(void) | ||
42 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
43 | } | 28 | } |
44 | 29 | ||
45 | +static void test_clock_change(void) | 30 | +/* Check for traps from EL1 due to HCR_EL2.TTLB or TTLBIS. */ |
31 | +static CPAccessResult access_ttlbis(CPUARMState *env, const ARMCPRegInfo *ri, | ||
32 | + bool isread) | ||
46 | +{ | 33 | +{ |
47 | + uint32_t rcc; | 34 | + if (arm_current_el(env) == 1 && |
48 | + | 35 | + (arm_hcr_el2_eff(env) & (HCR_TTLB | HCR_TTLBIS))) { |
49 | + /* | 36 | + return CP_ACCESS_TRAP_EL2; |
50 | + * Test that writing to the stellaris board's RCC register to | 37 | + } |
51 | + * change the system clock frequency causes the watchdog | 38 | + return CP_ACCESS_OK; |
52 | + * to change the speed it counts at. | ||
53 | + */ | ||
54 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
55 | + | ||
56 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
57 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
58 | + | ||
59 | + /* Step to just past the 500th tick */ | ||
60 | + clock_step(80 * 500 + 1); | ||
61 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
62 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
63 | + | ||
64 | + /* Rewrite RCC.SYSDIV from 16 to 8, so the clock is now 40ns per tick */ | ||
65 | + rcc = readl(SSYS_BASE + RCC); | ||
66 | + g_assert_cmpuint(extract32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH), ==, 0xf); | ||
67 | + rcc = deposit32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH, 7); | ||
68 | + writel(SSYS_BASE + RCC, rcc); | ||
69 | + | ||
70 | + /* Just past the 1000th tick: timer should have fired */ | ||
71 | + clock_step(40 * 500); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
73 | + | ||
74 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
75 | + | ||
76 | + /* VALUE reloads at following tick */ | ||
77 | + clock_step(41); | ||
78 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
79 | + | ||
80 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
81 | + clock_step(40 * 500); | ||
82 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
84 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
85 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
86 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
87 | +} | 39 | +} |
88 | + | 40 | + |
89 | int main(int argc, char **argv) | 41 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
90 | { | 42 | { |
91 | int r; | 43 | ARMCPU *cpu = env_archcpu(env); |
92 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | 44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
93 | qtest_start("-machine lm3s811evb"); | 45 | static const ARMCPRegInfo v7mp_cp_reginfo[] = { |
94 | 46 | /* 32 bit TLB invalidates, Inner Shareable */ | |
95 | qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | 47 | { .name = "TLBIALLIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, |
96 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog_clock_change", | 48 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, |
97 | + test_clock_change); | 49 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, |
98 | 50 | .writefn = tlbiall_is_write }, | |
99 | r = g_test_run(); | 51 | { .name = "TLBIMVAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, |
100 | 52 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | |
53 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
54 | .writefn = tlbimva_is_write }, | ||
55 | { .name = "TLBIASIDIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | ||
56 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
57 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
58 | .writefn = tlbiasid_is_write }, | ||
59 | { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | ||
60 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
61 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
62 | .writefn = tlbimvaa_is_write }, | ||
63 | }; | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
66 | /* TLBI operations */ | ||
67 | { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64, | ||
68 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | ||
69 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
70 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
71 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
72 | { .name = "TLBI_VAE1IS", .state = ARM_CP_STATE_AA64, | ||
73 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | ||
74 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
75 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
76 | .writefn = tlbi_aa64_vae1is_write }, | ||
77 | { .name = "TLBI_ASIDE1IS", .state = ARM_CP_STATE_AA64, | ||
78 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | ||
79 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
80 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
81 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
82 | { .name = "TLBI_VAAE1IS", .state = ARM_CP_STATE_AA64, | ||
83 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | ||
84 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
85 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
86 | .writefn = tlbi_aa64_vae1is_write }, | ||
87 | { .name = "TLBI_VALE1IS", .state = ARM_CP_STATE_AA64, | ||
88 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | ||
89 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
90 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
91 | .writefn = tlbi_aa64_vae1is_write }, | ||
92 | { .name = "TLBI_VAALE1IS", .state = ARM_CP_STATE_AA64, | ||
93 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | ||
94 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
95 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
96 | .writefn = tlbi_aa64_vae1is_write }, | ||
97 | { .name = "TLBI_VMALLE1", .state = ARM_CP_STATE_AA64, | ||
98 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0, | ||
99 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
100 | #endif | ||
101 | /* TLB invalidate last level of translation table walk */ | ||
102 | { .name = "TLBIMVALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | ||
103 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
104 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
105 | .writefn = tlbimva_is_write }, | ||
106 | { .name = "TLBIMVAALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | ||
107 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
108 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
109 | .writefn = tlbimvaa_is_write }, | ||
110 | { .name = "TLBIMVAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5, | ||
111 | .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { | ||
113 | static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
114 | { .name = "TLBI_RVAE1IS", .state = ARM_CP_STATE_AA64, | ||
115 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 1, | ||
116 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
117 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
118 | .writefn = tlbi_aa64_rvae1is_write }, | ||
119 | { .name = "TLBI_RVAAE1IS", .state = ARM_CP_STATE_AA64, | ||
120 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 3, | ||
121 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
122 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
123 | .writefn = tlbi_aa64_rvae1is_write }, | ||
124 | { .name = "TLBI_RVALE1IS", .state = ARM_CP_STATE_AA64, | ||
125 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 5, | ||
126 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
127 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
128 | .writefn = tlbi_aa64_rvae1is_write }, | ||
129 | { .name = "TLBI_RVAALE1IS", .state = ARM_CP_STATE_AA64, | ||
130 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 7, | ||
131 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
132 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
133 | .writefn = tlbi_aa64_rvae1is_write }, | ||
134 | { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64, | ||
135 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, | ||
101 | -- | 136 | -- |
102 | 2.20.1 | 137 | 2.25.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | For FEAT_EVT, the HCR_EL2.TTLBOS bit allows trapping on EL1 |
---|---|---|---|
2 | use of TLB maintenance instructions that operate on the | ||
3 | outer shareable domain: | ||
2 | 4 | ||
3 | cpu_get_phys_page_debug() uses 'DATA LOAD' MMU access type. | 5 | TLBI VMALLE1OS, TLBI VAE1OS, TLBI ASIDE1OS,TLBI VAAE1OS, |
6 | TLBI VALE1OS, TLBI VAALE1OS, TLBI RVAE1OS, TLBI RVAAE1OS, | ||
7 | TLBI RVALE1OS, and TLBI RVAALE1OS. | ||
4 | 8 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | (There are no AArch32 outer-shareable TLB maintenance ops.) |
6 | Message-id: 20210127232822.3530782-1-f4bug@amsat.org | 10 | |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Implement the trapping. |
12 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | --- | 15 | --- |
10 | target/arm/helper.c | 2 +- | 16 | target/arm/helper.c | 33 +++++++++++++++++++++++---------- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 17 | 1 file changed, 23 insertions(+), 10 deletions(-) |
12 | 18 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 21 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 22 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | 23 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_ttlbis(CPUARMState *env, const ARMCPRegInfo *ri, |
18 | 24 | return CP_ACCESS_OK; | |
19 | *attrs = (MemTxAttrs) {}; | 25 | } |
20 | 26 | ||
21 | - ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | 27 | +#ifdef TARGET_AARCH64 |
22 | + ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr, | 28 | +/* Check for traps from EL1 due to HCR_EL2.TTLB or TTLBOS. */ |
23 | attrs, &prot, &page_size, &fi, &cacheattrs); | 29 | +static CPAccessResult access_ttlbos(CPUARMState *env, const ARMCPRegInfo *ri, |
24 | 30 | + bool isread) | |
25 | if (ret) { | 31 | +{ |
32 | + if (arm_current_el(env) == 1 && | ||
33 | + (arm_hcr_el2_eff(env) & (HCR_TTLB | HCR_TTLBOS))) { | ||
34 | + return CP_ACCESS_TRAP_EL2; | ||
35 | + } | ||
36 | + return CP_ACCESS_OK; | ||
37 | +} | ||
38 | +#endif | ||
39 | + | ||
40 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
41 | { | ||
42 | ARMCPU *cpu = env_archcpu(env); | ||
43 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
44 | .writefn = tlbi_aa64_rvae1is_write }, | ||
45 | { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64, | ||
46 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, | ||
47 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
48 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
49 | .writefn = tlbi_aa64_rvae1is_write }, | ||
50 | { .name = "TLBI_RVAAE1OS", .state = ARM_CP_STATE_AA64, | ||
51 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 3, | ||
52 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
53 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
54 | .writefn = tlbi_aa64_rvae1is_write }, | ||
55 | { .name = "TLBI_RVALE1OS", .state = ARM_CP_STATE_AA64, | ||
56 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 5, | ||
57 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
58 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
59 | .writefn = tlbi_aa64_rvae1is_write }, | ||
60 | { .name = "TLBI_RVAALE1OS", .state = ARM_CP_STATE_AA64, | ||
61 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 7, | ||
62 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
63 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
64 | .writefn = tlbi_aa64_rvae1is_write }, | ||
65 | { .name = "TLBI_RVAE1", .state = ARM_CP_STATE_AA64, | ||
66 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1, | ||
67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
68 | static const ARMCPRegInfo tlbios_reginfo[] = { | ||
69 | { .name = "TLBI_VMALLE1OS", .state = ARM_CP_STATE_AA64, | ||
70 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 0, | ||
71 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
72 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
73 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
74 | { .name = "TLBI_VAE1OS", .state = ARM_CP_STATE_AA64, | ||
75 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 1, | ||
76 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
77 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
78 | .writefn = tlbi_aa64_vae1is_write }, | ||
79 | { .name = "TLBI_ASIDE1OS", .state = ARM_CP_STATE_AA64, | ||
80 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 2, | ||
81 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
82 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
83 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
84 | { .name = "TLBI_VAAE1OS", .state = ARM_CP_STATE_AA64, | ||
85 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 3, | ||
86 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
87 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
88 | .writefn = tlbi_aa64_vae1is_write }, | ||
89 | { .name = "TLBI_VALE1OS", .state = ARM_CP_STATE_AA64, | ||
90 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 5, | ||
91 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
92 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
93 | .writefn = tlbi_aa64_vae1is_write }, | ||
94 | { .name = "TLBI_VAALE1OS", .state = ARM_CP_STATE_AA64, | ||
95 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 7, | ||
96 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
97 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
98 | .writefn = tlbi_aa64_vae1is_write }, | ||
99 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
100 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
26 | -- | 101 | -- |
27 | 2.20.1 | 102 | 2.25.1 |
28 | |||
29 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK dual timer, since we're about to do | 1 | For FEAT_EVT, the HCR_EL2.TICAB bit allows trapping of the ICIALLUIS |
---|---|---|---|
2 | some refactoring of how it is clocked. | 2 | and IC IALLUIS cache maintenance instructions. |
3 | |||
4 | The HCR_EL2.TOCU bit traps all the other cache maintenance | ||
5 | instructions that operate to the point of unification: | ||
6 | AArch64 IC IVAU, IC IALLU, DC CVAU | ||
7 | AArch32 ICIMVAU, ICIALLU, DCCMVAU | ||
8 | |||
9 | The two trap bits between them cover all of the cache maintenance | ||
10 | instructions which must also check the HCR_TPU flag. Turn the old | ||
11 | aa64_cacheop_pou_access() function into a helper function which takes | ||
12 | the set of HCR_EL2 flags to check as an argument, and call it from | ||
13 | new access_ticab() and access_tocu() functions as appropriate for | ||
14 | each cache op. | ||
3 | 15 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-6-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-6-peter.maydell@linaro.org | ||
10 | --- | 18 | --- |
11 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++++ | 19 | target/arm/helper.c | 36 +++++++++++++++++++++++------------- |
12 | MAINTAINERS | 1 + | 20 | 1 file changed, 23 insertions(+), 13 deletions(-) |
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 132 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
16 | 21 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-dualtimer-test.c b/tests/qtest/cmsdk-apb-dualtimer-test.c | 22 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
18 | new file mode 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
19 | index XXXXXXX..XXXXXXX | 24 | --- a/target/arm/helper.c |
20 | --- /dev/null | 25 | +++ b/target/arm/helper.c |
21 | +++ b/tests/qtest/cmsdk-apb-dualtimer-test.c | 26 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, |
22 | @@ -XXX,XX +XXX,XX @@ | 27 | return CP_ACCESS_OK; |
23 | +/* | 28 | } |
24 | + * QTest testcase for the CMSDK APB dualtimer device | 29 | |
25 | + * | 30 | -static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, |
26 | + * Copyright (c) 2021 Linaro Limited | 31 | - const ARMCPRegInfo *ri, |
27 | + * | 32 | - bool isread) |
28 | + * This program is free software; you can redistribute it and/or modify it | 33 | +static CPAccessResult do_cacheop_pou_access(CPUARMState *env, uint64_t hcrflags) |
29 | + * under the terms of the GNU General Public License as published by the | 34 | { |
30 | + * Free Software Foundation; either version 2 of the License, or | 35 | /* Cache invalidate/clean to Point of Unification... */ |
31 | + * (at your option) any later version. | 36 | switch (arm_current_el(env)) { |
32 | + * | 37 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, |
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | 38 | } |
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 39 | /* fall through */ |
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | 40 | case 1: |
36 | + * for more details. | 41 | - /* ... EL1 must trap to EL2 if HCR_EL2.TPU is set. */ |
37 | + */ | 42 | - if (arm_hcr_el2_eff(env) & HCR_TPU) { |
38 | + | 43 | + /* ... EL1 must trap to EL2 if relevant HCR_EL2 flags are set. */ |
39 | +#include "qemu/osdep.h" | 44 | + if (arm_hcr_el2_eff(env) & hcrflags) { |
40 | +#include "libqtest-single.h" | 45 | return CP_ACCESS_TRAP_EL2; |
41 | + | 46 | } |
42 | +/* IoTKit/ARMSSE dualtimer; driven at 25MHz in mps2-an385, so 40ns per tick */ | 47 | break; |
43 | +#define TIMER_BASE 0x40002000 | 48 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, |
44 | + | 49 | return CP_ACCESS_OK; |
45 | +#define TIMER1LOAD 0 | 50 | } |
46 | +#define TIMER1VALUE 4 | 51 | |
47 | +#define TIMER1CONTROL 8 | 52 | +static CPAccessResult access_ticab(CPUARMState *env, const ARMCPRegInfo *ri, |
48 | +#define TIMER1INTCLR 0xc | 53 | + bool isread) |
49 | +#define TIMER1RIS 0x10 | ||
50 | +#define TIMER1MIS 0x14 | ||
51 | +#define TIMER1BGLOAD 0x18 | ||
52 | + | ||
53 | +#define TIMER2LOAD 0x20 | ||
54 | +#define TIMER2VALUE 0x24 | ||
55 | +#define TIMER2CONTROL 0x28 | ||
56 | +#define TIMER2INTCLR 0x2c | ||
57 | +#define TIMER2RIS 0x30 | ||
58 | +#define TIMER2MIS 0x34 | ||
59 | +#define TIMER2BGLOAD 0x38 | ||
60 | + | ||
61 | +#define CTRL_ENABLE (1 << 7) | ||
62 | +#define CTRL_PERIODIC (1 << 6) | ||
63 | +#define CTRL_INTEN (1 << 5) | ||
64 | +#define CTRL_PRESCALE_1 (0 << 2) | ||
65 | +#define CTRL_PRESCALE_16 (1 << 2) | ||
66 | +#define CTRL_PRESCALE_256 (2 << 2) | ||
67 | +#define CTRL_32BIT (1 << 1) | ||
68 | +#define CTRL_ONESHOT (1 << 0) | ||
69 | + | ||
70 | +static void test_dualtimer(void) | ||
71 | +{ | 54 | +{ |
72 | + g_assert_true(readl(TIMER_BASE + TIMER1RIS) == 0); | 55 | + return do_cacheop_pou_access(env, HCR_TICAB | HCR_TPU); |
73 | + | ||
74 | + /* Start timer: will fire after 40000 ns */ | ||
75 | + writel(TIMER_BASE + TIMER1LOAD, 1000); | ||
76 | + /* enable in free-running, wrapping, interrupt mode */ | ||
77 | + writel(TIMER_BASE + TIMER1CONTROL, CTRL_ENABLE | CTRL_INTEN); | ||
78 | + | ||
79 | + /* Step to just past the 500th tick and check VALUE */ | ||
80 | + clock_step(500 * 40 + 1); | ||
81 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
82 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 500); | ||
83 | + | ||
84 | + /* Just past the 1000th tick: timer should have fired */ | ||
85 | + clock_step(500 * 40); | ||
86 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 1); | ||
87 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0); | ||
88 | + | ||
89 | + /* | ||
90 | + * We are in free-running wrapping 16-bit mode, so on the following | ||
91 | + * tick VALUE should have wrapped round to 0xffff. | ||
92 | + */ | ||
93 | + clock_step(40); | ||
94 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0xffff); | ||
95 | + | ||
96 | + /* Check that any write to INTCLR clears interrupt */ | ||
97 | + writel(TIMER_BASE + TIMER1INTCLR, 1); | ||
98 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
99 | + | ||
100 | + /* Turn off the timer */ | ||
101 | + writel(TIMER_BASE + TIMER1CONTROL, 0); | ||
102 | +} | 56 | +} |
103 | + | 57 | + |
104 | +static void test_prescale(void) | 58 | +static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri, |
59 | + bool isread) | ||
105 | +{ | 60 | +{ |
106 | + g_assert_true(readl(TIMER_BASE + TIMER2RIS) == 0); | 61 | + return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU); |
107 | + | ||
108 | + /* Start timer: will fire after 40 * 256 * 1000 == 1024000 ns */ | ||
109 | + writel(TIMER_BASE + TIMER2LOAD, 1000); | ||
110 | + /* enable in periodic, wrapping, interrupt mode, prescale 256 */ | ||
111 | + writel(TIMER_BASE + TIMER2CONTROL, | ||
112 | + CTRL_ENABLE | CTRL_INTEN | CTRL_PERIODIC | CTRL_PRESCALE_256); | ||
113 | + | ||
114 | + /* Step to just past the 500th tick and check VALUE */ | ||
115 | + clock_step(40 * 256 * 501); | ||
116 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
117 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 500); | ||
118 | + | ||
119 | + /* Just past the 1000th tick: timer should have fired */ | ||
120 | + clock_step(40 * 256 * 500); | ||
121 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 1); | ||
122 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 0); | ||
123 | + | ||
124 | + /* In periodic mode the tick VALUE now reloads */ | ||
125 | + clock_step(40 * 256); | ||
126 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 1000); | ||
127 | + | ||
128 | + /* Check that any write to INTCLR clears interrupt */ | ||
129 | + writel(TIMER_BASE + TIMER2INTCLR, 1); | ||
130 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
131 | + | ||
132 | + /* Turn off the timer */ | ||
133 | + writel(TIMER_BASE + TIMER2CONTROL, 0); | ||
134 | +} | 62 | +} |
135 | + | 63 | + |
136 | +int main(int argc, char **argv) | 64 | /* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions |
137 | +{ | 65 | * Page D4-1736 (DDI0487A.b) |
138 | + int r; | 66 | */ |
139 | + | 67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
140 | + g_test_init(&argc, &argv, NULL); | 68 | { .name = "IC_IALLUIS", .state = ARM_CP_STATE_AA64, |
141 | + | 69 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, |
142 | + qtest_start("-machine mps2-an385"); | 70 | .access = PL1_W, .type = ARM_CP_NOP, |
143 | + | 71 | - .accessfn = aa64_cacheop_pou_access }, |
144 | + qtest_add_func("/cmsdk-apb-dualtimer/dualtimer", test_dualtimer); | 72 | + .accessfn = access_ticab }, |
145 | + qtest_add_func("/cmsdk-apb-dualtimer/prescale", test_prescale); | 73 | { .name = "IC_IALLU", .state = ARM_CP_STATE_AA64, |
146 | + | 74 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, |
147 | + r = g_test_run(); | 75 | .access = PL1_W, .type = ARM_CP_NOP, |
148 | + | 76 | - .accessfn = aa64_cacheop_pou_access }, |
149 | + qtest_end(); | 77 | + .accessfn = access_tocu }, |
150 | + | 78 | { .name = "IC_IVAU", .state = ARM_CP_STATE_AA64, |
151 | + return r; | 79 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 5, .opc2 = 1, |
152 | +} | 80 | .access = PL0_W, .type = ARM_CP_NOP, |
153 | diff --git a/MAINTAINERS b/MAINTAINERS | 81 | - .accessfn = aa64_cacheop_pou_access }, |
154 | index XXXXXXX..XXXXXXX 100644 | 82 | + .accessfn = access_tocu }, |
155 | --- a/MAINTAINERS | 83 | { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64, |
156 | +++ b/MAINTAINERS | 84 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1, |
157 | @@ -XXX,XX +XXX,XX @@ F: include/hw/timer/cmsdk-apb-timer.h | 85 | .access = PL1_W, .accessfn = aa64_cacheop_poc_access, |
158 | F: tests/qtest/cmsdk-apb-timer-test.c | 86 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
159 | F: hw/timer/cmsdk-apb-dualtimer.c | 87 | { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64, |
160 | F: include/hw/timer/cmsdk-apb-dualtimer.h | 88 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1, |
161 | +F: tests/qtest/cmsdk-apb-dualtimer-test.c | 89 | .access = PL0_W, .type = ARM_CP_NOP, |
162 | F: hw/char/cmsdk-apb-uart.c | 90 | - .accessfn = aa64_cacheop_pou_access }, |
163 | F: include/hw/char/cmsdk-apb-uart.h | 91 | + .accessfn = access_tocu }, |
164 | F: hw/watchdog/cmsdk-apb-watchdog.c | 92 | { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64, |
165 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 93 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1, |
166 | index XXXXXXX..XXXXXXX 100644 | 94 | .access = PL0_W, .type = ARM_CP_NOP, |
167 | --- a/tests/qtest/meson.build | 95 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { |
168 | +++ b/tests/qtest/meson.build | 96 | .writefn = tlbiipas2is_hyp_write }, |
169 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 97 | /* 32 bit cache operations */ |
170 | 'npcm7xx_timer-test', | 98 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, |
171 | 'npcm7xx_watchdog_timer-test'] | 99 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, |
172 | qtests_arm = \ | 100 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_ticab }, |
173 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | 101 | { .name = "BPIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 6, |
174 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | 102 | .type = ARM_CP_NOP, .access = PL1_W }, |
175 | (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | 103 | { .name = "ICIALLU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, |
176 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | 104 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, |
105 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | ||
106 | { .name = "ICIMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 1, | ||
107 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
108 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | ||
109 | { .name = "BPIALL", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 6, | ||
110 | .type = ARM_CP_NOP, .access = PL1_W }, | ||
111 | { .name = "BPIMVA", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 7, | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
113 | { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | ||
114 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
115 | { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1, | ||
116 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
117 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | ||
118 | { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1, | ||
119 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access }, | ||
120 | { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | ||
177 | -- | 121 | -- |
178 | 2.20.1 | 122 | 2.25.1 |
179 | |||
180 | diff view generated by jsdifflib |
1 | Use the MAINCLK Clock input to set the system_clock_scale variable | 1 | For FEAT_EVT, the HCR_EL2.TID4 trap allows trapping of the cache ID |
---|---|---|---|
2 | rather than using the mainclk_frq property. | 2 | registers CCSIDR_EL1, CCSIDR2_EL1, CLIDR_EL1 and CSSELR_EL1 (and |
3 | their AArch32 equivalents). This is a subset of the registers | ||
4 | trapped by HCR_EL2.TID2, which includes all of these and also the | ||
5 | CTR_EL0 register. | ||
6 | |||
7 | Our implementation already uses a separate access function for | ||
8 | CTR_EL0 (ctr_el0_access()), so all of the registers currently using | ||
9 | access_aa64_tid2() should also be checking TID4. Make that function | ||
10 | check both TID2 and TID4, and rename it appropriately. | ||
3 | 11 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-23-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-23-peter.maydell@linaro.org | ||
10 | --- | 14 | --- |
11 | hw/arm/armsse.c | 24 +++++++++++++++++++----- | 15 | target/arm/helper.c | 17 +++++++++-------- |
12 | 1 file changed, 19 insertions(+), 5 deletions(-) | 16 | 1 file changed, 9 insertions(+), 8 deletions(-) |
13 | 17 | ||
14 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 18 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/armsse.c | 20 | --- a/target/arm/helper.c |
17 | +++ b/hw/arm/armsse.c | 21 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static void armsse_forward_sec_resp_cfg(ARMSSE *s) | 22 | @@ -XXX,XX +XXX,XX @@ static void scr_reset(CPUARMState *env, const ARMCPRegInfo *ri) |
19 | qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); | 23 | scr_write(env, ri, 0); |
20 | } | 24 | } |
21 | 25 | ||
22 | +static void armsse_mainclk_update(void *opaque) | 26 | -static CPAccessResult access_aa64_tid2(CPUARMState *env, |
23 | +{ | 27 | - const ARMCPRegInfo *ri, |
24 | + ARMSSE *s = ARM_SSE(opaque); | 28 | - bool isread) |
25 | + /* | 29 | +static CPAccessResult access_tid4(CPUARMState *env, |
26 | + * Set system_clock_scale from our Clock input; this is what | 30 | + const ARMCPRegInfo *ri, |
27 | + * controls the tick rate of the CPU SysTick timer. | 31 | + bool isread) |
28 | + */ | ||
29 | + system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); | ||
30 | +} | ||
31 | + | ||
32 | static void armsse_init(Object *obj) | ||
33 | { | 32 | { |
34 | ARMSSE *s = ARM_SSE(obj); | 33 | - if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TID2)) { |
35 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | 34 | + if (arm_current_el(env) == 1 && |
36 | assert(info->sram_banks <= MAX_SRAM_BANKS); | 35 | + (arm_hcr_el2_eff(env) & (HCR_TID2 | HCR_TID4))) { |
37 | assert(info->num_cpus <= SSE_MAX_CPUS); | 36 | return CP_ACCESS_TRAP_EL2; |
38 | |||
39 | - s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | ||
40 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", | ||
41 | + armsse_mainclk_update, s); | ||
42 | s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
43 | |||
44 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
46 | return; | ||
47 | } | 37 | } |
48 | 38 | ||
49 | - if (!s->mainclk_frq) { | 39 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
50 | - error_setg(errp, "MAINCLK_FRQ property was not set"); | 40 | { .name = "CCSIDR", .state = ARM_CP_STATE_BOTH, |
51 | - return; | 41 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 0, |
52 | + if (!clock_has_source(s->mainclk)) { | 42 | .access = PL1_R, |
53 | + error_setg(errp, "MAINCLK clock was not connected"); | 43 | - .accessfn = access_aa64_tid2, |
54 | + } | 44 | + .accessfn = access_tid4, |
55 | + if (!clock_has_source(s->s32kclk)) { | 45 | .readfn = ccsidr_read, .type = ARM_CP_NO_RAW }, |
56 | + error_setg(errp, "S32KCLK clock was not connected"); | 46 | { .name = "CSSELR", .state = ARM_CP_STATE_BOTH, |
57 | } | 47 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0, |
58 | 48 | .access = PL1_RW, | |
59 | assert(info->num_cpus <= SSE_MAX_CPUS); | 49 | - .accessfn = access_aa64_tid2, |
60 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 50 | + .accessfn = access_tid4, |
61 | */ | 51 | .writefn = csselr_write, .resetvalue = 0, |
62 | sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); | 52 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), |
63 | 53 | offsetof(CPUARMState, cp15.csselr_ns) } }, | |
64 | - system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; | 54 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ccsidr2_reginfo[] = { |
65 | + /* Set initial system_clock_scale from MAINCLK */ | 55 | { .name = "CCSIDR2", .state = ARM_CP_STATE_BOTH, |
66 | + armsse_mainclk_update(s); | 56 | .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 2, |
67 | } | 57 | .access = PL1_R, |
68 | 58 | - .accessfn = access_aa64_tid2, | |
69 | static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | 59 | + .accessfn = access_tid4, |
60 | .readfn = ccsidr2_read, .type = ARM_CP_NO_RAW }, | ||
61 | }; | ||
62 | |||
63 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
64 | .name = "CLIDR", .state = ARM_CP_STATE_BOTH, | ||
65 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 1, | ||
66 | .access = PL1_R, .type = ARM_CP_CONST, | ||
67 | - .accessfn = access_aa64_tid2, | ||
68 | + .accessfn = access_tid4, | ||
69 | .resetvalue = cpu->clidr | ||
70 | }; | ||
71 | define_one_arm_cp_reg(cpu, &clidr); | ||
70 | -- | 72 | -- |
71 | 2.20.1 | 73 | 2.25.1 |
72 | |||
73 | diff view generated by jsdifflib |
1 | Remove all the code that sets frequency properties on the CMSDK | 1 | Update the ID registers for TCG's '-cpu max' to report the |
---|---|---|---|
2 | timer, dualtimer and watchdog devices and on the ARMSSE SoC device: | 2 | FEAT_EVT Enhanced Virtualization Traps support. |
3 | these properties are unused now that the devices rely on their Clock | ||
4 | inputs instead. | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-24-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-24-peter.maydell@linaro.org | ||
12 | --- | 6 | --- |
13 | hw/arm/armsse.c | 7 ------- | 7 | docs/system/arm/emulation.rst | 1 + |
14 | hw/arm/mps2-tz.c | 1 - | 8 | target/arm/cpu64.c | 1 + |
15 | hw/arm/mps2.c | 3 --- | 9 | target/arm/cpu_tcg.c | 1 + |
16 | hw/arm/musca.c | 1 - | 10 | 3 files changed, 3 insertions(+) |
17 | hw/arm/stellaris.c | 3 --- | ||
18 | 5 files changed, 15 deletions(-) | ||
19 | 11 | ||
20 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 12 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
21 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/armsse.c | 14 | --- a/docs/system/arm/emulation.rst |
23 | +++ b/hw/arm/armsse.c | 15 | +++ b/docs/system/arm/emulation.rst |
24 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 16 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
25 | * it to the appropriate PPC port; then we can realize the PPC and | 17 | - FEAT_DoubleFault (Double Fault Extension) |
26 | * map its upstream ends to the right place in the container. | 18 | - FEAT_E0PD (Preventing EL0 access to halves of address maps) |
27 | */ | 19 | - FEAT_ETS (Enhanced Translation Synchronization) |
28 | - qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | 20 | +- FEAT_EVT (Enhanced Virtualization Traps) |
29 | qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | 21 | - FEAT_FCMA (Floating-point complex number instructions) |
30 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | 22 | - FEAT_FHM (Floating-point half-precision multiplication instructions) |
31 | return; | 23 | - FEAT_FP16 (Half-precision floating-point data processing) |
32 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 24 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
33 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr), | ||
34 | &error_abort); | ||
35 | |||
36 | - qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | ||
37 | qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | ||
38 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | ||
39 | return; | ||
40 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
41 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr), | ||
42 | &error_abort); | ||
43 | |||
44 | - qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
45 | qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
46 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
47 | return; | ||
48 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
49 | /* Devices behind APB PPC1: | ||
50 | * 0x4002f000: S32K timer | ||
51 | */ | ||
52 | - qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
53 | qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
54 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
55 | return; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
57 | qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, | ||
58 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
59 | |||
60 | - qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
61 | qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
62 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
63 | return; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | |||
66 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
67 | |||
68 | - qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
69 | qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
70 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
71 | return; | ||
72 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
73 | armsse_get_common_irq_in(s, 1)); | ||
74 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
75 | |||
76 | - qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
77 | qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
79 | return; | ||
80 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/hw/arm/mps2-tz.c | 26 | --- a/target/arm/cpu64.c |
83 | +++ b/hw/arm/mps2-tz.c | 27 | +++ b/target/arm/cpu64.c |
84 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 28 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
85 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | 29 | t = FIELD_DP64(t, ID_AA64MMFR2, FWB, 1); /* FEAT_S2FWB */ |
86 | OBJECT(system_memory), &error_abort); | 30 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ |
87 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | 31 | t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ |
88 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | 32 | + t = FIELD_DP64(t, ID_AA64MMFR2, EVT, 2); /* FEAT_EVT */ |
89 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | 33 | t = FIELD_DP64(t, ID_AA64MMFR2, E0PD, 1); /* FEAT_E0PD */ |
90 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | 34 | cpu->isar.id_aa64mmfr2 = t; |
91 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | 35 | |
92 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 36 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
93 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
94 | --- a/hw/arm/mps2.c | 38 | --- a/target/arm/cpu_tcg.c |
95 | +++ b/hw/arm/mps2.c | 39 | +++ b/target/arm/cpu_tcg.c |
96 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 40 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) |
97 | object_initialize_child(OBJECT(mms), name, &mms->timer[i], | 41 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ |
98 | TYPE_CMSDK_APB_TIMER); | 42 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ |
99 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | 43 | t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX */ |
100 | - qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | 44 | + t = FIELD_DP32(t, ID_MMFR4, EVT, 2); /* FEAT_EVT */ |
101 | qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | 45 | cpu->isar.id_mmfr4 = t; |
102 | sysbus_realize_and_unref(sbd, &error_fatal); | 46 | |
103 | sysbus_mmio_map(sbd, 0, base); | 47 | t = cpu->isar.id_mmfr5; |
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
105 | |||
106 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
107 | TYPE_CMSDK_APB_DUALTIMER); | ||
108 | - qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
109 | qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
110 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
111 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
112 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
113 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); | ||
114 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
115 | TYPE_CMSDK_APB_WATCHDOG); | ||
116 | - qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
117 | qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
118 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
119 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
120 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/arm/musca.c | ||
123 | +++ b/hw/arm/musca.c | ||
124 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
125 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
126 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
127 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
128 | - qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
129 | qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
130 | qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
131 | /* | ||
132 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/stellaris.c | ||
135 | +++ b/hw/arm/stellaris.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
137 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
138 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
139 | |||
140 | - /* system_clock_scale is valid now */ | ||
141 | - uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
142 | - qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
143 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
144 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
145 | |||
146 | -- | 48 | -- |
147 | 2.20.1 | 49 | 2.25.1 |
148 | |||
149 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB timer device over to using its Clock input; the | 1 | Convert the TYPE_ARM_SMMU device to 3-phase reset. The legacy method |
---|---|---|---|
2 | pclk-frq property is now ignored. | 2 | doesn't do anything that's invalid in the hold phase, so the |
3 | conversion is simple and not a behaviour change. | ||
4 | |||
5 | Note that we must convert this base class before we can convert the | ||
6 | TYPE_ARM_SMMUV3 subclass -- transitional support in Resettable | ||
7 | handles "chain to parent class reset" when the base class is 3-phase | ||
8 | and the subclass is still using legacy reset, but not the other way | ||
9 | around. | ||
3 | 10 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 14 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
8 | Message-id: 20210128114145.20536-19-peter.maydell@linaro.org | 15 | Message-id: 20221109161444.3397405-2-peter.maydell@linaro.org |
9 | Message-id: 20210121190622.22000-19-peter.maydell@linaro.org | ||
10 | --- | 16 | --- |
11 | hw/timer/cmsdk-apb-timer.c | 18 ++++++++++++++---- | 17 | hw/arm/smmu-common.c | 7 ++++--- |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 18 | 1 file changed, 4 insertions(+), 3 deletions(-) |
13 | 19 | ||
14 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 20 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/cmsdk-apb-timer.c | 22 | --- a/hw/arm/smmu-common.c |
17 | +++ b/hw/timer/cmsdk-apb-timer.c | 23 | +++ b/hw/arm/smmu-common.c |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | 24 | @@ -XXX,XX +XXX,XX @@ static void smmu_base_realize(DeviceState *dev, Error **errp) |
19 | ptimer_transaction_commit(s->timer); | 25 | } |
20 | } | 26 | } |
21 | 27 | ||
22 | +static void cmsdk_apb_timer_clk_update(void *opaque) | 28 | -static void smmu_base_reset(DeviceState *dev) |
23 | +{ | 29 | +static void smmu_base_reset_hold(Object *obj) |
24 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
25 | + | ||
26 | + ptimer_transaction_begin(s->timer); | ||
27 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | ||
28 | + ptimer_transaction_commit(s->timer); | ||
29 | +} | ||
30 | + | ||
31 | static void cmsdk_apb_timer_init(Object *obj) | ||
32 | { | 30 | { |
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 31 | - SMMUState *s = ARM_SMMU(dev); |
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | 32 | + SMMUState *s = ARM_SMMU(obj); |
35 | s, "cmsdk-apb-timer", 0x1000); | 33 | |
36 | sysbus_init_mmio(sbd, &s->iomem); | 34 | g_hash_table_remove_all(s->configs); |
37 | sysbus_init_irq(sbd, &s->timerint); | 35 | g_hash_table_remove_all(s->iotlb); |
38 | - s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | 36 | @@ -XXX,XX +XXX,XX @@ static Property smmu_dev_properties[] = { |
39 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", | 37 | static void smmu_base_class_init(ObjectClass *klass, void *data) |
40 | + cmsdk_apb_timer_clk_update, s); | 38 | { |
39 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
40 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
41 | SMMUBaseClass *sbc = ARM_SMMU_CLASS(klass); | ||
42 | |||
43 | device_class_set_props(dc, smmu_dev_properties); | ||
44 | device_class_set_parent_realize(dc, smmu_base_realize, | ||
45 | &sbc->parent_realize); | ||
46 | - dc->reset = smmu_base_reset; | ||
47 | + rc->phases.hold = smmu_base_reset_hold; | ||
41 | } | 48 | } |
42 | 49 | ||
43 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 50 | static const TypeInfo smmu_base_info = { |
44 | { | ||
45 | CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
46 | |||
47 | - if (s->pclk_frq == 0) { | ||
48 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
49 | + if (!clock_has_source(s->pclk)) { | ||
50 | + error_setg(errp, "CMSDK APB timer: pclk clock must be connected"); | ||
51 | return; | ||
52 | } | ||
53 | |||
54 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
55 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
56 | |||
57 | ptimer_transaction_begin(s->timer); | ||
58 | - ptimer_set_freq(s->timer, s->pclk_frq); | ||
59 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | ||
60 | ptimer_transaction_commit(s->timer); | ||
61 | } | ||
62 | |||
63 | -- | 51 | -- |
64 | 2.20.1 | 52 | 2.25.1 |
65 | 53 | ||
66 | 54 | diff view generated by jsdifflib |
1 | Create and connect the two clocks needed by the ARMSSE. | 1 | Convert the TYPE_ARM_SMMUV3 device to 3-phase reset. The legacy |
---|---|---|---|
2 | reset method doesn't do anything that's invalid in the hold phase, so | ||
3 | the conversion only requires changing it to a hold phase method, and | ||
4 | using the 3-phase versions of the "save the parent reset method and | ||
5 | chain to it" code. | ||
2 | 6 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Message-id: 20210128114145.20536-16-peter.maydell@linaro.org | 11 | Message-id: 20221109161444.3397405-3-peter.maydell@linaro.org |
8 | Message-id: 20210121190622.22000-16-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | hw/arm/musca.c | 12 ++++++++++++ | 13 | include/hw/arm/smmuv3.h | 2 +- |
11 | 1 file changed, 12 insertions(+) | 14 | hw/arm/smmuv3.c | 12 ++++++++---- |
15 | 2 files changed, 9 insertions(+), 5 deletions(-) | ||
12 | 16 | ||
13 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | 17 | diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/musca.c | 19 | --- a/include/hw/arm/smmuv3.h |
16 | +++ b/hw/arm/musca.c | 20 | +++ b/include/hw/arm/smmuv3.h |
17 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ struct SMMUv3Class { |
18 | #include "hw/misc/tz-ppc.h" | 22 | /*< public >*/ |
19 | #include "hw/misc/unimp.h" | 23 | |
20 | #include "hw/rtc/pl031.h" | 24 | DeviceRealize parent_realize; |
21 | +#include "hw/qdev-clock.h" | 25 | - DeviceReset parent_reset; |
22 | #include "qom/object.h" | 26 | + ResettablePhases parent_phases; |
23 | |||
24 | #define MUSCA_NUMIRQ_MAX 96 | ||
25 | @@ -XXX,XX +XXX,XX @@ struct MuscaMachineState { | ||
26 | UnimplementedDeviceState sdio; | ||
27 | UnimplementedDeviceState gpio; | ||
28 | UnimplementedDeviceState cryptoisland; | ||
29 | + Clock *sysclk; | ||
30 | + Clock *s32kclk; | ||
31 | }; | 27 | }; |
32 | 28 | ||
33 | #define TYPE_MUSCA_MACHINE "musca" | 29 | #define TYPE_ARM_SMMUV3 "arm-smmuv3" |
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MuscaMachineState, MuscaMachineClass, MUSCA_MACHINE) | 30 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
35 | * don't model that in our SSE-200 model yet. | 31 | index XXXXXXX..XXXXXXX 100644 |
36 | */ | 32 | --- a/hw/arm/smmuv3.c |
37 | #define SYSCLK_FRQ 40000000 | 33 | +++ b/hw/arm/smmuv3.c |
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | 34 | @@ -XXX,XX +XXX,XX @@ static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev) |
39 | +#define S32KCLK_FRQ (32 * 1000) | 35 | } |
40 | 36 | } | |
41 | static qemu_irq get_sse_irq_in(MuscaMachineState *mms, int irqno) | 37 | |
38 | -static void smmu_reset(DeviceState *dev) | ||
39 | +static void smmu_reset_hold(Object *obj) | ||
42 | { | 40 | { |
43 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | 41 | - SMMUv3State *s = ARM_SMMUV3(dev); |
44 | exit(1); | 42 | + SMMUv3State *s = ARM_SMMUV3(obj); |
45 | } | 43 | SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); |
46 | 44 | ||
47 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 45 | - c->parent_reset(dev); |
48 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | 46 | + if (c->parent_phases.hold) { |
49 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | 47 | + c->parent_phases.hold(obj); |
50 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | 48 | + } |
51 | + | 49 | |
52 | object_initialize_child(OBJECT(machine), "sse-200", &mms->sse, | 50 | smmuv3_init_regs(s); |
53 | TYPE_SSE200); | 51 | } |
54 | ssedev = DEVICE(&mms->sse); | 52 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_instance_init(Object *obj) |
55 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | 53 | static void smmuv3_class_init(ObjectClass *klass, void *data) |
56 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | 54 | { |
57 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | 55 | DeviceClass *dc = DEVICE_CLASS(klass); |
58 | qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | 56 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
59 | + qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | 57 | SMMUv3Class *c = ARM_SMMUV3_CLASS(klass); |
60 | + qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | 58 | |
61 | /* | 59 | dc->vmsd = &vmstate_smmuv3; |
62 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | 60 | - device_class_set_parent_reset(dc, smmu_reset, &c->parent_reset); |
63 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | 61 | + resettable_class_set_parent_phases(rc, NULL, smmu_reset_hold, NULL, |
62 | + &c->parent_phases); | ||
63 | c->parent_realize = dc->realize; | ||
64 | dc->realize = smmu_realize; | ||
65 | } | ||
64 | -- | 66 | -- |
65 | 2.20.1 | 67 | 2.25.1 |
66 | 68 | ||
67 | 69 | diff view generated by jsdifflib |
1 | The ptimer API currently provides two methods for setting the period: | 1 | Convert the TYPE_ARM_GIC_COMMON device to 3-phase reset. This is a |
---|---|---|---|
2 | ptimer_set_period(), which takes a period in nanoseconds, and | 2 | simple no-behaviour-change conversion. |
3 | ptimer_set_freq(), which takes a frequency in Hz. Neither of these | ||
4 | lines up nicely with the Clock API, because although both the Clock | ||
5 | and the ptimer track the frequency using a representation of whole | ||
6 | and fractional nanoseconds, conversion via either period-in-ns or | ||
7 | frequency-in-Hz will introduce a rounding error. | ||
8 | |||
9 | Add a new function ptimer_set_period_from_clock() which takes the | ||
10 | Clock object directly to avoid the rounding issues. This includes a | ||
11 | facility for the user to specify that there is a frequency divider | ||
12 | between the Clock proper and the timer, as some timer devices like | ||
13 | the CMSDK APB dualtimer need this. | ||
14 | |||
15 | To avoid having to drag in clock.h from ptimer.h we add the Clock | ||
16 | type to typedefs.h. | ||
17 | 3 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20221109161444.3397405-4-peter.maydell@linaro.org |
22 | Message-id: 20210128114145.20536-2-peter.maydell@linaro.org | ||
23 | Message-id: 20210121190622.22000-2-peter.maydell@linaro.org | ||
24 | --- | 8 | --- |
25 | include/hw/ptimer.h | 22 ++++++++++++++++++++++ | 9 | hw/intc/arm_gic_common.c | 7 ++++--- |
26 | include/qemu/typedefs.h | 1 + | 10 | 1 file changed, 4 insertions(+), 3 deletions(-) |
27 | hw/core/ptimer.c | 34 ++++++++++++++++++++++++++++++++++ | ||
28 | 3 files changed, 57 insertions(+) | ||
29 | 11 | ||
30 | diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h | 12 | diff --git a/hw/intc/arm_gic_common.c b/hw/intc/arm_gic_common.c |
31 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/include/hw/ptimer.h | 14 | --- a/hw/intc/arm_gic_common.c |
33 | +++ b/include/hw/ptimer.h | 15 | +++ b/hw/intc/arm_gic_common.c |
34 | @@ -XXX,XX +XXX,XX @@ void ptimer_transaction_commit(ptimer_state *s); | 16 | @@ -XXX,XX +XXX,XX @@ static inline void arm_gic_common_reset_irq_state(GICState *s, int first_cpu, |
35 | */ | ||
36 | void ptimer_set_period(ptimer_state *s, int64_t period); | ||
37 | |||
38 | +/** | ||
39 | + * ptimer_set_period_from_clock - Set counter increment from a Clock | ||
40 | + * @s: ptimer to configure | ||
41 | + * @clk: pointer to Clock object to take period from | ||
42 | + * @divisor: value to scale the clock frequency down by | ||
43 | + * | ||
44 | + * If the ptimer is being driven from a Clock, this is the preferred | ||
45 | + * way to tell the ptimer about the period, because it avoids any | ||
46 | + * possible rounding errors that might happen if the internal | ||
47 | + * representation of the Clock period was converted to either a period | ||
48 | + * in ns or a frequency in Hz. | ||
49 | + * | ||
50 | + * If the ptimer should run at the same frequency as the clock, | ||
51 | + * pass 1 as the @divisor; if the ptimer should run at half the | ||
52 | + * frequency, pass 2, and so on. | ||
53 | + * | ||
54 | + * This function will assert if it is called outside a | ||
55 | + * ptimer_transaction_begin/commit block. | ||
56 | + */ | ||
57 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clock, | ||
58 | + unsigned int divisor); | ||
59 | + | ||
60 | /** | ||
61 | * ptimer_set_freq - Set counter frequency in Hz | ||
62 | * @s: ptimer to configure | ||
63 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/include/qemu/typedefs.h | ||
66 | +++ b/include/qemu/typedefs.h | ||
67 | @@ -XXX,XX +XXX,XX @@ typedef struct BlockDriverState BlockDriverState; | ||
68 | typedef struct BusClass BusClass; | ||
69 | typedef struct BusState BusState; | ||
70 | typedef struct Chardev Chardev; | ||
71 | +typedef struct Clock Clock; | ||
72 | typedef struct CompatProperty CompatProperty; | ||
73 | typedef struct CoMutex CoMutex; | ||
74 | typedef struct CPUAddressSpace CPUAddressSpace; | ||
75 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/hw/core/ptimer.c | ||
78 | +++ b/hw/core/ptimer.c | ||
79 | @@ -XXX,XX +XXX,XX @@ | ||
80 | #include "sysemu/qtest.h" | ||
81 | #include "block/aio.h" | ||
82 | #include "sysemu/cpus.h" | ||
83 | +#include "hw/clock.h" | ||
84 | |||
85 | #define DELTA_ADJUST 1 | ||
86 | #define DELTA_NO_ADJUST -1 | ||
87 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period) | ||
88 | } | 17 | } |
89 | } | 18 | } |
90 | 19 | ||
91 | +/* Set counter increment interval from a Clock */ | 20 | -static void arm_gic_common_reset(DeviceState *dev) |
92 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clk, | 21 | +static void arm_gic_common_reset_hold(Object *obj) |
93 | + unsigned int divisor) | ||
94 | +{ | ||
95 | + /* | ||
96 | + * The raw clock period is a 64-bit value in units of 2^-32 ns; | ||
97 | + * put another way it's a 32.32 fixed-point ns value. Our internal | ||
98 | + * representation of the period is 64.32 fixed point ns, so | ||
99 | + * the conversion is simple. | ||
100 | + */ | ||
101 | + uint64_t raw_period = clock_get(clk); | ||
102 | + uint64_t period_frac; | ||
103 | + | ||
104 | + assert(s->in_transaction); | ||
105 | + s->delta = ptimer_get_count(s); | ||
106 | + s->period = extract64(raw_period, 32, 32); | ||
107 | + period_frac = extract64(raw_period, 0, 32); | ||
108 | + /* | ||
109 | + * divisor specifies a possible frequency divisor between the | ||
110 | + * clock and the timer, so it is a multiplier on the period. | ||
111 | + * We do the multiply after splitting the raw period out into | ||
112 | + * period and frac to avoid having to do a 32*64->96 multiply. | ||
113 | + */ | ||
114 | + s->period *= divisor; | ||
115 | + period_frac *= divisor; | ||
116 | + s->period += extract64(period_frac, 32, 32); | ||
117 | + s->period_frac = (uint32_t)period_frac; | ||
118 | + | ||
119 | + if (s->enabled) { | ||
120 | + s->need_reload = true; | ||
121 | + } | ||
122 | +} | ||
123 | + | ||
124 | /* Set counter frequency in Hz. */ | ||
125 | void ptimer_set_freq(ptimer_state *s, uint32_t freq) | ||
126 | { | 22 | { |
23 | - GICState *s = ARM_GIC_COMMON(dev); | ||
24 | + GICState *s = ARM_GIC_COMMON(obj); | ||
25 | int i, j; | ||
26 | int resetprio; | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static Property arm_gic_common_properties[] = { | ||
29 | static void arm_gic_common_class_init(ObjectClass *klass, void *data) | ||
30 | { | ||
31 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
32 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
33 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass); | ||
34 | |||
35 | - dc->reset = arm_gic_common_reset; | ||
36 | + rc->phases.hold = arm_gic_common_reset_hold; | ||
37 | dc->realize = arm_gic_common_realize; | ||
38 | device_class_set_props(dc, arm_gic_common_properties); | ||
39 | dc->vmsd = &vmstate_gic; | ||
127 | -- | 40 | -- |
128 | 2.20.1 | 41 | 2.25.1 |
129 | 42 | ||
130 | 43 | diff view generated by jsdifflib |
1 | Create and connect the Clock input for the watchdog device on the | 1 | Now we have converted TYPE_ARM_GIC_COMMON, we can convert the |
---|---|---|---|
2 | Stellaris boards. Because the Stellaris boards model the ability to | 2 | TYPE_ARM_GIC_KVM subclass to 3-phase reset. |
3 | change the clock rate by programming PLL registers, we have to create | ||
4 | an output Clock on the ssys_state device and wire it up to the | ||
5 | watchdog. | ||
6 | |||
7 | Note that the old comment on ssys_calculate_system_clock() got the | ||
8 | units wrong -- system_clock_scale is in nanoseconds, not | ||
9 | milliseconds. Improve the commentary to clarify how we are | ||
10 | calculating the period. | ||
11 | 3 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Message-id: 20221109161444.3397405-5-peter.maydell@linaro.org |
16 | Message-id: 20210128114145.20536-18-peter.maydell@linaro.org | ||
17 | Message-id: 20210121190622.22000-18-peter.maydell@linaro.org | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | --- | 8 | --- |
20 | hw/arm/stellaris.c | 43 +++++++++++++++++++++++++++++++------------ | 9 | hw/intc/arm_gic_kvm.c | 14 +++++++++----- |
21 | 1 file changed, 31 insertions(+), 12 deletions(-) | 10 | 1 file changed, 9 insertions(+), 5 deletions(-) |
22 | 11 | ||
23 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 12 | diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c |
24 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/arm/stellaris.c | 14 | --- a/hw/intc/arm_gic_kvm.c |
26 | +++ b/hw/arm/stellaris.c | 15 | +++ b/hw/intc/arm_gic_kvm.c |
27 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICState, KVMARMGICClass, |
28 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | 17 | struct KVMARMGICClass { |
29 | #include "migration/vmstate.h" | 18 | ARMGICCommonClass parent_class; |
30 | #include "hw/misc/unimp.h" | 19 | DeviceRealize parent_realize; |
31 | +#include "hw/qdev-clock.h" | 20 | - void (*parent_reset)(DeviceState *dev); |
32 | #include "cpu.h" | 21 | + ResettablePhases parent_phases; |
33 | #include "qom/object.h" | 22 | }; |
34 | 23 | ||
35 | @@ -XXX,XX +XXX,XX @@ struct ssys_state { | 24 | void kvm_arm_gic_set_irq(uint32_t num_irq, int irq, int level) |
36 | uint32_t clkvclr; | 25 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_get(GICState *s) |
37 | uint32_t ldoarst; | 26 | } |
38 | qemu_irq irq; | ||
39 | + Clock *sysclk; | ||
40 | /* Properties (all read-only registers) */ | ||
41 | uint32_t user0; | ||
42 | uint32_t user1; | ||
43 | @@ -XXX,XX +XXX,XX @@ static bool ssys_use_rcc2(ssys_state *s) | ||
44 | } | 27 | } |
45 | 28 | ||
46 | /* | 29 | -static void kvm_arm_gic_reset(DeviceState *dev) |
47 | - * Caculate the sys. clock period in ms. | 30 | +static void kvm_arm_gic_reset_hold(Object *obj) |
48 | + * Calculate the system clock period. We only want to propagate | ||
49 | + * this change to the rest of the system if we're not being called | ||
50 | + * from migration post-load. | ||
51 | */ | ||
52 | -static void ssys_calculate_system_clock(ssys_state *s) | ||
53 | +static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock) | ||
54 | { | 31 | { |
55 | + /* | 32 | - GICState *s = ARM_GIC_COMMON(dev); |
56 | + * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input | 33 | + GICState *s = ARM_GIC_COMMON(obj); |
57 | + * clock is 200MHz, which is a period of 5 ns. Dividing the clock | 34 | KVMARMGICClass *kgc = KVM_ARM_GIC_GET_CLASS(s); |
58 | + * frequency by X is the same as multiplying the period by X. | 35 | |
59 | + */ | 36 | - kgc->parent_reset(dev); |
60 | if (ssys_use_rcc2(s)) { | 37 | + if (kgc->parent_phases.hold) { |
61 | system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); | 38 | + kgc->parent_phases.hold(obj); |
62 | } else { | ||
63 | system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); | ||
64 | } | ||
65 | + clock_set_ns(s->sysclk, system_clock_scale); | ||
66 | + if (propagate_clock) { | ||
67 | + clock_propagate(s->sysclk); | ||
68 | + } | 39 | + } |
40 | |||
41 | if (kvm_arm_gic_can_save_restore(s)) { | ||
42 | kvm_arm_gic_put(s); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_realize(DeviceState *dev, Error **errp) | ||
44 | static void kvm_arm_gic_class_init(ObjectClass *klass, void *data) | ||
45 | { | ||
46 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
47 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
48 | ARMGICCommonClass *agcc = ARM_GIC_COMMON_CLASS(klass); | ||
49 | KVMARMGICClass *kgc = KVM_ARM_GIC_CLASS(klass); | ||
50 | |||
51 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_class_init(ObjectClass *klass, void *data) | ||
52 | agcc->post_load = kvm_arm_gic_put; | ||
53 | device_class_set_parent_realize(dc, kvm_arm_gic_realize, | ||
54 | &kgc->parent_realize); | ||
55 | - device_class_set_parent_reset(dc, kvm_arm_gic_reset, &kgc->parent_reset); | ||
56 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_gic_reset_hold, NULL, | ||
57 | + &kgc->parent_phases); | ||
69 | } | 58 | } |
70 | 59 | ||
71 | static void ssys_write(void *opaque, hwaddr offset, | 60 | static const TypeInfo kvm_arm_gic_info = { |
72 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | ||
73 | s->int_status |= (1 << 6); | ||
74 | } | ||
75 | s->rcc = value; | ||
76 | - ssys_calculate_system_clock(s); | ||
77 | + ssys_calculate_system_clock(s, true); | ||
78 | break; | ||
79 | case 0x070: /* RCC2 */ | ||
80 | if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { | ||
81 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | ||
82 | s->int_status |= (1 << 6); | ||
83 | } | ||
84 | s->rcc2 = value; | ||
85 | - ssys_calculate_system_clock(s); | ||
86 | + ssys_calculate_system_clock(s, true); | ||
87 | break; | ||
88 | case 0x100: /* RCGC0 */ | ||
89 | s->rcgc[0] = value; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_reset_hold(Object *obj) | ||
91 | { | ||
92 | ssys_state *s = STELLARIS_SYS(obj); | ||
93 | |||
94 | - ssys_calculate_system_clock(s); | ||
95 | + /* OK to propagate clocks from the hold phase */ | ||
96 | + ssys_calculate_system_clock(s, true); | ||
97 | } | ||
98 | |||
99 | static void stellaris_sys_reset_exit(Object *obj) | ||
100 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_post_load(void *opaque, int version_id) | ||
101 | { | ||
102 | ssys_state *s = opaque; | ||
103 | |||
104 | - ssys_calculate_system_clock(s); | ||
105 | + ssys_calculate_system_clock(s, false); | ||
106 | |||
107 | return 0; | ||
108 | } | ||
109 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
110 | VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), | ||
111 | VMSTATE_UINT32(clkvclr, ssys_state), | ||
112 | VMSTATE_UINT32(ldoarst, ssys_state), | ||
113 | + /* No field for sysclk -- handled in post-load instead */ | ||
114 | VMSTATE_END_OF_LIST() | ||
115 | } | ||
116 | }; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) | ||
118 | memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
119 | sysbus_init_mmio(sbd, &s->iomem); | ||
120 | sysbus_init_irq(sbd, &s->irq); | ||
121 | + s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); | ||
122 | } | ||
123 | |||
124 | -static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
125 | - stellaris_board_info * board, | ||
126 | - uint8_t *macaddr) | ||
127 | +static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
128 | + stellaris_board_info *board, | ||
129 | + uint8_t *macaddr) | ||
130 | { | ||
131 | DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
132 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
133 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
134 | */ | ||
135 | device_cold_reset(dev); | ||
136 | |||
137 | - return 0; | ||
138 | + return dev; | ||
139 | } | ||
140 | |||
141 | /* I2C controller. */ | ||
142 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
143 | int flash_size; | ||
144 | I2CBus *i2c; | ||
145 | DeviceState *dev; | ||
146 | + DeviceState *ssys_dev; | ||
147 | int i; | ||
148 | int j; | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
151 | } | ||
152 | } | ||
153 | |||
154 | - stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | ||
155 | - board, nd_table[0].macaddr.a); | ||
156 | + ssys_dev = stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | ||
157 | + board, nd_table[0].macaddr.a); | ||
158 | |||
159 | |||
160 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
161 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
162 | /* system_clock_scale is valid now */ | ||
163 | uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
164 | qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
165 | + qdev_connect_clock_in(dev, "WDOGCLK", | ||
166 | + qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
167 | |||
168 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
169 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), | ||
170 | -- | 61 | -- |
171 | 2.20.1 | 62 | 2.25.1 |
172 | 63 | ||
173 | 64 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_DUALTIMER device to the | 1 | Convert the TYPE_ARM_GICV3_COMMON parent class to 3-phase reset. |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
6 | |||
7 | We take the opportunity to correct the name of the clock input to | ||
8 | match the hardware -- the dual timer names the clock which drives the | ||
9 | timers TIMCLK. (It does also have a 'pclk' input, which is used only | ||
10 | for the register and APB bus logic; on the SSE-200 these clocks are | ||
11 | both connected together.) | ||
12 | |||
13 | This is a migration compatibility break for machines mps2-an385, | ||
14 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
15 | musca-b1. | ||
16 | 2 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20221109161444.3397405-6-peter.maydell@linaro.org |
21 | Message-id: 20210128114145.20536-9-peter.maydell@linaro.org | ||
22 | Message-id: 20210121190622.22000-9-peter.maydell@linaro.org | ||
23 | --- | 7 | --- |
24 | include/hw/timer/cmsdk-apb-dualtimer.h | 3 +++ | 8 | hw/intc/arm_gicv3_common.c | 7 ++++--- |
25 | hw/timer/cmsdk-apb-dualtimer.c | 7 +++++-- | 9 | 1 file changed, 4 insertions(+), 3 deletions(-) |
26 | 2 files changed, 8 insertions(+), 2 deletions(-) | ||
27 | 10 | ||
28 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | 11 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c |
29 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | 13 | --- a/hw/intc/arm_gicv3_common.c |
31 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | 14 | +++ b/hw/intc/arm_gicv3_common.c |
32 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_finalize(Object *obj) |
33 | * | 16 | g_free(s->redist_region_count); |
34 | * QEMU interface: | ||
35 | * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
36 | + * + Clock input "TIMCLK": clock (for both timers) | ||
37 | * + sysbus MMIO region 0: the register bank | ||
38 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
39 | * + sysbus IRO 1: timer block 1 interrupt TIMINT1 | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | |||
42 | #include "hw/sysbus.h" | ||
43 | #include "hw/ptimer.h" | ||
44 | +#include "hw/clock.h" | ||
45 | #include "qom/object.h" | ||
46 | |||
47 | #define TYPE_CMSDK_APB_DUALTIMER "cmsdk-apb-dualtimer" | ||
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
49 | MemoryRegion iomem; | ||
50 | qemu_irq timerintc; | ||
51 | uint32_t pclk_frq; | ||
52 | + Clock *timclk; | ||
53 | |||
54 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
55 | uint32_t timeritcr; | ||
56 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | #include "hw/irq.h" | ||
62 | #include "hw/qdev-properties.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | ||
69 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
70 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | ||
71 | } | ||
72 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | ||
73 | } | 17 | } |
74 | 18 | ||
75 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | 19 | -static void arm_gicv3_common_reset(DeviceState *dev) |
76 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_dualtimermod_vmstate = { | 20 | +static void arm_gicv3_common_reset_hold(Object *obj) |
77 | 21 | { | |
78 | static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | 22 | - GICv3State *s = ARM_GICV3_COMMON(dev); |
79 | .name = "cmsdk-apb-dualtimer", | 23 | + GICv3State *s = ARM_GICV3_COMMON(obj); |
80 | - .version_id = 1, | 24 | int i; |
81 | - .minimum_version_id = 1, | 25 | |
82 | + .version_id = 2, | 26 | for (i = 0; i < s->num_cpu; i++) { |
83 | + .minimum_version_id = 2, | 27 | @@ -XXX,XX +XXX,XX @@ static Property arm_gicv3_common_properties[] = { |
84 | .fields = (VMStateField[]) { | 28 | static void arm_gicv3_common_class_init(ObjectClass *klass, void *data) |
85 | + VMSTATE_CLOCK(timclk, CMSDKAPBDualTimer), | 29 | { |
86 | VMSTATE_STRUCT_ARRAY(timermod, CMSDKAPBDualTimer, | 30 | DeviceClass *dc = DEVICE_CLASS(klass); |
87 | CMSDK_APB_DUALTIMER_NUM_MODULES, | 31 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
88 | 1, cmsdk_dualtimermod_vmstate, | 32 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass); |
33 | |||
34 | - dc->reset = arm_gicv3_common_reset; | ||
35 | + rc->phases.hold = arm_gicv3_common_reset_hold; | ||
36 | dc->realize = arm_gicv3_common_realize; | ||
37 | device_class_set_props(dc, arm_gicv3_common_properties); | ||
38 | dc->vmsd = &vmstate_gicv3; | ||
89 | -- | 39 | -- |
90 | 2.20.1 | 40 | 2.25.1 |
91 | 41 | ||
92 | 42 | diff view generated by jsdifflib |
1 | The state struct for the CMSDK APB timer device doesn't follow our | 1 | Convert the TYPE_KVM_ARM_GICV3 device to 3-phase reset. |
---|---|---|---|
2 | usual naming convention of camelcase -- "CMSDK" and "APB" are both | ||
3 | acronyms, but "TIMER" is not so should not be all-uppercase. | ||
4 | Globally rename the struct to "CMSDKAPBTimer" (bringing it into line | ||
5 | with CMSDKAPBWatchdog and CMSDKAPBDualTimer; CMSDKAPBUART remains | ||
6 | as-is because "UART" is an acronym). | ||
7 | |||
8 | Commit created with: | ||
9 | perl -p -i -e 's/CMSDKAPBTIMER/CMSDKAPBTimer/g' hw/timer/cmsdk-apb-timer.c include/hw/arm/armsse.h include/hw/timer/cmsdk-apb-timer.h | ||
10 | 2 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20221109161444.3397405-7-peter.maydell@linaro.org |
15 | Message-id: 20210128114145.20536-7-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-7-peter.maydell@linaro.org | ||
17 | --- | 7 | --- |
18 | include/hw/arm/armsse.h | 6 +++--- | 8 | hw/intc/arm_gicv3_kvm.c | 14 +++++++++----- |
19 | include/hw/timer/cmsdk-apb-timer.h | 4 ++-- | 9 | 1 file changed, 9 insertions(+), 5 deletions(-) |
20 | hw/timer/cmsdk-apb-timer.c | 28 ++++++++++++++-------------- | ||
21 | 3 files changed, 19 insertions(+), 19 deletions(-) | ||
22 | 10 | ||
23 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 11 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c |
24 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/armsse.h | 13 | --- a/hw/intc/arm_gicv3_kvm.c |
26 | +++ b/include/hw/arm/armsse.h | 14 | +++ b/hw/intc/arm_gicv3_kvm.c |
27 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | 15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3State, KVMARMGICv3Class, |
28 | TZPPC apb_ppc0; | 16 | struct KVMARMGICv3Class { |
29 | TZPPC apb_ppc1; | 17 | ARMGICv3CommonClass parent_class; |
30 | TZMPC mpc[IOTS_NUM_MPC]; | 18 | DeviceRealize parent_realize; |
31 | - CMSDKAPBTIMER timer0; | 19 | - void (*parent_reset)(DeviceState *dev); |
32 | - CMSDKAPBTIMER timer1; | 20 | + ResettablePhases parent_phases; |
33 | - CMSDKAPBTIMER s32ktimer; | ||
34 | + CMSDKAPBTimer timer0; | ||
35 | + CMSDKAPBTimer timer1; | ||
36 | + CMSDKAPBTimer s32ktimer; | ||
37 | qemu_or_irq ppc_irq_orgate; | ||
38 | SplitIRQ sec_resp_splitter; | ||
39 | SplitIRQ ppc_irq_splitter[NUM_PPCS]; | ||
40 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
43 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | #include "qom/object.h" | ||
46 | |||
47 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | ||
48 | -OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTIMER, CMSDK_APB_TIMER) | ||
49 | +OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
50 | |||
51 | -struct CMSDKAPBTIMER { | ||
52 | +struct CMSDKAPBTimer { | ||
53 | /*< private >*/ | ||
54 | SysBusDevice parent_obj; | ||
55 | |||
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-timer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static const int timer_id[] = { | ||
61 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | ||
62 | }; | 21 | }; |
63 | 22 | ||
64 | -static void cmsdk_apb_timer_update(CMSDKAPBTIMER *s) | 23 | static void kvm_arm_gicv3_set_irq(void *opaque, int irq, int level) |
65 | +static void cmsdk_apb_timer_update(CMSDKAPBTimer *s) | 24 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) |
25 | c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS]; | ||
26 | } | ||
27 | |||
28 | -static void kvm_arm_gicv3_reset(DeviceState *dev) | ||
29 | +static void kvm_arm_gicv3_reset_hold(Object *obj) | ||
66 | { | 30 | { |
67 | qemu_set_irq(s->timerint, !!(s->intstatus & R_INTSTATUS_IRQ_MASK)); | 31 | - GICv3State *s = ARM_GICV3_COMMON(dev); |
32 | + GICv3State *s = ARM_GICV3_COMMON(obj); | ||
33 | KVMARMGICv3Class *kgc = KVM_ARM_GICV3_GET_CLASS(s); | ||
34 | |||
35 | DPRINTF("Reset\n"); | ||
36 | |||
37 | - kgc->parent_reset(dev); | ||
38 | + if (kgc->parent_phases.hold) { | ||
39 | + kgc->parent_phases.hold(obj); | ||
40 | + } | ||
41 | |||
42 | if (s->migration_blocker) { | ||
43 | DPRINTF("Cannot put kernel gic state, no kernel interface\n"); | ||
44 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
45 | static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) | ||
46 | { | ||
47 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
48 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
49 | ARMGICv3CommonClass *agcc = ARM_GICV3_COMMON_CLASS(klass); | ||
50 | KVMARMGICv3Class *kgc = KVM_ARM_GICV3_CLASS(klass); | ||
51 | |||
52 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) | ||
53 | agcc->post_load = kvm_arm_gicv3_put; | ||
54 | device_class_set_parent_realize(dc, kvm_arm_gicv3_realize, | ||
55 | &kgc->parent_realize); | ||
56 | - device_class_set_parent_reset(dc, kvm_arm_gicv3_reset, &kgc->parent_reset); | ||
57 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_gicv3_reset_hold, NULL, | ||
58 | + &kgc->parent_phases); | ||
68 | } | 59 | } |
69 | 60 | ||
70 | static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | 61 | static const TypeInfo kvm_arm_gicv3_info = { |
71 | { | ||
72 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
73 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
74 | uint64_t r; | ||
75 | |||
76 | switch (offset) { | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
78 | static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, | ||
79 | unsigned size) | ||
80 | { | ||
81 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
82 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
83 | |||
84 | trace_cmsdk_apb_timer_write(offset, value, size); | ||
85 | |||
86 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps cmsdk_apb_timer_ops = { | ||
87 | |||
88 | static void cmsdk_apb_timer_tick(void *opaque) | ||
89 | { | ||
90 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
91 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
92 | |||
93 | if (s->ctrl & R_CTRL_IRQEN_MASK) { | ||
94 | s->intstatus |= R_INTSTATUS_IRQ_MASK; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_tick(void *opaque) | ||
96 | |||
97 | static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
98 | { | ||
99 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
100 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
101 | |||
102 | trace_cmsdk_apb_timer_reset(); | ||
103 | s->ctrl = 0; | ||
104 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
105 | static void cmsdk_apb_timer_init(Object *obj) | ||
106 | { | ||
107 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
108 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(obj); | ||
109 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(obj); | ||
110 | |||
111 | memory_region_init_io(&s->iomem, obj, &cmsdk_apb_timer_ops, | ||
112 | s, "cmsdk-apb-timer", 0x1000); | ||
113 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
114 | |||
115 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
116 | { | ||
117 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
118 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
119 | |||
120 | if (s->pclk_frq == 0) { | ||
121 | error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
122 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
123 | .version_id = 1, | ||
124 | .minimum_version_id = 1, | ||
125 | .fields = (VMStateField[]) { | ||
126 | - VMSTATE_PTIMER(timer, CMSDKAPBTIMER), | ||
127 | - VMSTATE_UINT32(ctrl, CMSDKAPBTIMER), | ||
128 | - VMSTATE_UINT32(value, CMSDKAPBTIMER), | ||
129 | - VMSTATE_UINT32(reload, CMSDKAPBTIMER), | ||
130 | - VMSTATE_UINT32(intstatus, CMSDKAPBTIMER), | ||
131 | + VMSTATE_PTIMER(timer, CMSDKAPBTimer), | ||
132 | + VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | ||
133 | + VMSTATE_UINT32(value, CMSDKAPBTimer), | ||
134 | + VMSTATE_UINT32(reload, CMSDKAPBTimer), | ||
135 | + VMSTATE_UINT32(intstatus, CMSDKAPBTimer), | ||
136 | VMSTATE_END_OF_LIST() | ||
137 | } | ||
138 | }; | ||
139 | |||
140 | static Property cmsdk_apb_timer_properties[] = { | ||
141 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTIMER, pclk_frq, 0), | ||
142 | + DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | ||
143 | DEFINE_PROP_END_OF_LIST(), | ||
144 | }; | ||
145 | |||
146 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
147 | static const TypeInfo cmsdk_apb_timer_info = { | ||
148 | .name = TYPE_CMSDK_APB_TIMER, | ||
149 | .parent = TYPE_SYS_BUS_DEVICE, | ||
150 | - .instance_size = sizeof(CMSDKAPBTIMER), | ||
151 | + .instance_size = sizeof(CMSDKAPBTimer), | ||
152 | .instance_init = cmsdk_apb_timer_init, | ||
153 | .class_init = cmsdk_apb_timer_class_init, | ||
154 | }; | ||
155 | -- | 62 | -- |
156 | 2.20.1 | 63 | 2.25.1 |
157 | 64 | ||
158 | 65 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB watchdog device over to using its Clock input; | 1 | Convert the TYPE_ARM_GICV3_ITS_COMMON parent class to 3-phase reset. |
---|---|---|---|
2 | the wdogclk_frq property is now ignored. | ||
3 | 2 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20221109161444.3397405-8-peter.maydell@linaro.org |
8 | Message-id: 20210128114145.20536-21-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-21-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | hw/watchdog/cmsdk-apb-watchdog.c | 18 ++++++++++++++---- | 8 | hw/intc/arm_gicv3_its_common.c | 7 ++++--- |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 9 | 1 file changed, 4 insertions(+), 3 deletions(-) |
13 | 10 | ||
14 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | 11 | diff --git a/hw/intc/arm_gicv3_its_common.c b/hw/intc/arm_gicv3_its_common.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 13 | --- a/hw/intc/arm_gicv3_its_common.c |
17 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 14 | +++ b/hw/intc/arm_gicv3_its_common.c |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev) | 15 | @@ -XXX,XX +XXX,XX @@ void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops, |
19 | ptimer_transaction_commit(s->timer); | 16 | msi_nonbroken = true; |
20 | } | 17 | } |
21 | 18 | ||
22 | +static void cmsdk_apb_watchdog_clk_update(void *opaque) | 19 | -static void gicv3_its_common_reset(DeviceState *dev) |
23 | +{ | 20 | +static void gicv3_its_common_reset_hold(Object *obj) |
24 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(opaque); | ||
25 | + | ||
26 | + ptimer_transaction_begin(s->timer); | ||
27 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | ||
28 | + ptimer_transaction_commit(s->timer); | ||
29 | +} | ||
30 | + | ||
31 | static void cmsdk_apb_watchdog_init(Object *obj) | ||
32 | { | 21 | { |
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 22 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); |
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | 23 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); |
35 | s, "cmsdk-apb-watchdog", 0x1000); | 24 | |
36 | sysbus_init_mmio(sbd, &s->iomem); | 25 | s->ctlr = 0; |
37 | sysbus_init_irq(sbd, &s->wdogint); | 26 | s->cbaser = 0; |
38 | - s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | 27 | @@ -XXX,XX +XXX,XX @@ static void gicv3_its_common_reset(DeviceState *dev) |
39 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", | 28 | static void gicv3_its_common_class_init(ObjectClass *klass, void *data) |
40 | + cmsdk_apb_watchdog_clk_update, s); | ||
41 | |||
42 | s->is_luminary = false; | ||
43 | s->id = cmsdk_apb_watchdog_id; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
45 | { | 29 | { |
46 | CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev); | 30 | DeviceClass *dc = DEVICE_CLASS(klass); |
47 | 31 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | |
48 | - if (s->wdogclk_frq == 0) { | 32 | |
49 | + if (!clock_has_source(s->wdogclk)) { | 33 | - dc->reset = gicv3_its_common_reset; |
50 | error_setg(errp, | 34 | + rc->phases.hold = gicv3_its_common_reset_hold; |
51 | - "CMSDK APB watchdog: wdogclk-frq property must be set"); | 35 | dc->vmsd = &vmstate_its; |
52 | + "CMSDK APB watchdog: WDOGCLK clock must be connected"); | ||
53 | return; | ||
54 | } | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
57 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
58 | |||
59 | ptimer_transaction_begin(s->timer); | ||
60 | - ptimer_set_freq(s->timer, s->wdogclk_frq); | ||
61 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | ||
62 | ptimer_transaction_commit(s->timer); | ||
63 | } | 36 | } |
64 | 37 | ||
65 | -- | 38 | -- |
66 | 2.20.1 | 39 | 2.25.1 |
67 | 40 | ||
68 | 41 | diff view generated by jsdifflib |
1 | Now no users are setting the frq properties on the CMSDK timer, | 1 | Convert the TYPE_ARM_GICV3_ITS device to 3-phase reset. |
---|---|---|---|
2 | dualtimer, watchdog or ARMSSE SoC devices, we can remove the | ||
3 | properties and the struct fields that back them. | ||
4 | 2 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20221109161444.3397405-9-peter.maydell@linaro.org |
9 | Message-id: 20210128114145.20536-25-peter.maydell@linaro.org | ||
10 | Message-id: 20210121190622.22000-25-peter.maydell@linaro.org | ||
11 | --- | 7 | --- |
12 | include/hw/arm/armsse.h | 2 -- | 8 | hw/intc/arm_gicv3_its.c | 14 +++++++++----- |
13 | include/hw/timer/cmsdk-apb-dualtimer.h | 2 -- | 9 | 1 file changed, 9 insertions(+), 5 deletions(-) |
14 | include/hw/timer/cmsdk-apb-timer.h | 2 -- | ||
15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 2 -- | ||
16 | hw/arm/armsse.c | 2 -- | ||
17 | hw/timer/cmsdk-apb-dualtimer.c | 6 ------ | ||
18 | hw/timer/cmsdk-apb-timer.c | 6 ------ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 6 ------ | ||
20 | 8 files changed, 28 deletions(-) | ||
21 | 10 | ||
22 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 11 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c |
23 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/arm/armsse.h | 13 | --- a/hw/intc/arm_gicv3_its.c |
25 | +++ b/include/hw/arm/armsse.h | 14 | +++ b/hw/intc/arm_gicv3_its.c |
26 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3ITSState, GICv3ITSClass, |
27 | * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | 16 | |
28 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 17 | struct GICv3ITSClass { |
29 | * by the board model. | 18 | GICv3ITSCommonClass parent_class; |
30 | - * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 19 | - void (*parent_reset)(DeviceState *dev); |
31 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | 20 | + ResettablePhases parent_phases; |
32 | * (In hardware, the SSE-200 permits the number of expansion interrupts | 21 | }; |
33 | * for the two CPUs to be configured separately, but we restrict it to | ||
34 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
35 | /* Properties */ | ||
36 | MemoryRegion *board_memory; | ||
37 | uint32_t exp_numirq; | ||
38 | - uint32_t mainclk_frq; | ||
39 | uint32_t sram_addr_width; | ||
40 | uint32_t init_svtor; | ||
41 | bool cpu_fpu[SSE_MAX_CPUS]; | ||
42 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | ||
45 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
48 | * | ||
49 | * QEMU interface: | ||
50 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
51 | * + Clock input "TIMCLK": clock (for both timers) | ||
52 | * + sysbus MMIO region 0: the register bank | ||
53 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
54 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
55 | /*< public >*/ | ||
56 | MemoryRegion iomem; | ||
57 | qemu_irq timerintc; | ||
58 | - uint32_t pclk_frq; | ||
59 | Clock *timclk; | ||
60 | |||
61 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
62 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
65 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
66 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
67 | 22 | ||
68 | /* | 23 | /* |
69 | * QEMU interface: | 24 | @@ -XXX,XX +XXX,XX @@ static void gicv3_arm_its_realize(DeviceState *dev, Error **errp) |
70 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
71 | * + Clock input "pclk": clock for the timer | ||
72 | * + sysbus MMIO region 0: the register bank | ||
73 | * + sysbus IRQ 0: timer interrupt TIMERINT | ||
74 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
75 | /*< public >*/ | ||
76 | MemoryRegion iomem; | ||
77 | qemu_irq timerint; | ||
78 | - uint32_t pclk_frq; | ||
79 | struct ptimer_state *timer; | ||
80 | Clock *pclk; | ||
81 | |||
82 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
85 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
88 | * | ||
89 | * QEMU interface: | ||
90 | - * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | ||
91 | * + Clock input "WDOGCLK": clock for the watchdog's timer | ||
92 | * + sysbus MMIO region 0: the register bank | ||
93 | * + sysbus IRQ 0: watchdog interrupt | ||
94 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
95 | /*< public >*/ | ||
96 | MemoryRegion iomem; | ||
97 | qemu_irq wdogint; | ||
98 | - uint32_t wdogclk_frq; | ||
99 | bool is_luminary; | ||
100 | struct ptimer_state *timer; | ||
101 | Clock *wdogclk; | ||
102 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/arm/armsse.c | ||
105 | +++ b/hw/arm/armsse.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
107 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
108 | MemoryRegion *), | ||
109 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
110 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
111 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
112 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
113 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
114 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
115 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
116 | MemoryRegion *), | ||
117 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
118 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
119 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
120 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
121 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
122 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
125 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
126 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
127 | } | 25 | } |
128 | }; | 26 | } |
129 | 27 | ||
130 | -static Property cmsdk_apb_dualtimer_properties[] = { | 28 | -static void gicv3_its_reset(DeviceState *dev) |
131 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBDualTimer, pclk_frq, 0), | 29 | +static void gicv3_its_reset_hold(Object *obj) |
132 | - DEFINE_PROP_END_OF_LIST(), | 30 | { |
133 | -}; | 31 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); |
134 | - | 32 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); |
135 | static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | 33 | GICv3ITSClass *c = ARM_GICV3_ITS_GET_CLASS(s); |
34 | |||
35 | - c->parent_reset(dev); | ||
36 | + if (c->parent_phases.hold) { | ||
37 | + c->parent_phases.hold(obj); | ||
38 | + } | ||
39 | |||
40 | /* Quiescent bit reset to 1 */ | ||
41 | s->ctlr = FIELD_DP32(s->ctlr, GITS_CTLR, QUIESCENT, 1); | ||
42 | @@ -XXX,XX +XXX,XX @@ static Property gicv3_its_props[] = { | ||
43 | static void gicv3_its_class_init(ObjectClass *klass, void *data) | ||
136 | { | 44 | { |
137 | DeviceClass *dc = DEVICE_CLASS(klass); | 45 | DeviceClass *dc = DEVICE_CLASS(klass); |
138 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | 46 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
139 | dc->realize = cmsdk_apb_dualtimer_realize; | 47 | GICv3ITSClass *ic = ARM_GICV3_ITS_CLASS(klass); |
140 | dc->vmsd = &cmsdk_apb_dualtimer_vmstate; | 48 | GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); |
141 | dc->reset = cmsdk_apb_dualtimer_reset; | 49 | |
142 | - device_class_set_props(dc, cmsdk_apb_dualtimer_properties); | 50 | dc->realize = gicv3_arm_its_realize; |
51 | device_class_set_props(dc, gicv3_its_props); | ||
52 | - device_class_set_parent_reset(dc, gicv3_its_reset, &ic->parent_reset); | ||
53 | + resettable_class_set_parent_phases(rc, NULL, gicv3_its_reset_hold, NULL, | ||
54 | + &ic->parent_phases); | ||
55 | icc->post_load = gicv3_its_post_load; | ||
143 | } | 56 | } |
144 | 57 | ||
145 | static const TypeInfo cmsdk_apb_dualtimer_info = { | ||
146 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/timer/cmsdk-apb-timer.c | ||
149 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
150 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
151 | } | ||
152 | }; | ||
153 | |||
154 | -static Property cmsdk_apb_timer_properties[] = { | ||
155 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | ||
156 | - DEFINE_PROP_END_OF_LIST(), | ||
157 | -}; | ||
158 | - | ||
159 | static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
160 | { | ||
161 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
162 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
163 | dc->realize = cmsdk_apb_timer_realize; | ||
164 | dc->vmsd = &cmsdk_apb_timer_vmstate; | ||
165 | dc->reset = cmsdk_apb_timer_reset; | ||
166 | - device_class_set_props(dc, cmsdk_apb_timer_properties); | ||
167 | } | ||
168 | |||
169 | static const TypeInfo cmsdk_apb_timer_info = { | ||
170 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
171 | index XXXXXXX..XXXXXXX 100644 | ||
172 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
173 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
174 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
175 | } | ||
176 | }; | ||
177 | |||
178 | -static Property cmsdk_apb_watchdog_properties[] = { | ||
179 | - DEFINE_PROP_UINT32("wdogclk-frq", CMSDKAPBWatchdog, wdogclk_frq, 0), | ||
180 | - DEFINE_PROP_END_OF_LIST(), | ||
181 | -}; | ||
182 | - | ||
183 | static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
184 | { | ||
185 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
186 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
187 | dc->realize = cmsdk_apb_watchdog_realize; | ||
188 | dc->vmsd = &cmsdk_apb_watchdog_vmstate; | ||
189 | dc->reset = cmsdk_apb_watchdog_reset; | ||
190 | - device_class_set_props(dc, cmsdk_apb_watchdog_properties); | ||
191 | } | ||
192 | |||
193 | static const TypeInfo cmsdk_apb_watchdog_info = { | ||
194 | -- | 58 | -- |
195 | 2.20.1 | 59 | 2.25.1 |
196 | 60 | ||
197 | 61 | diff view generated by jsdifflib |
1 | Create and connect the two clocks needed by the ARMSSE. | 1 | Convert the TYPE_KVM_ARM_ITS device to 3-phase reset. |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Message-id: 20221109161444.3397405-10-peter.maydell@linaro.org |
7 | Message-id: 20210128114145.20536-15-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-15-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | hw/arm/mps2-tz.c | 13 +++++++++++++ | 8 | hw/intc/arm_gicv3_its_kvm.c | 14 +++++++++----- |
11 | 1 file changed, 13 insertions(+) | 9 | 1 file changed, 9 insertions(+), 5 deletions(-) |
12 | 10 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 11 | diff --git a/hw/intc/arm_gicv3_its_kvm.c b/hw/intc/arm_gicv3_its_kvm.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 13 | --- a/hw/intc/arm_gicv3_its_kvm.c |
16 | +++ b/hw/arm/mps2-tz.c | 14 | +++ b/hw/intc/arm_gicv3_its_kvm.c |
17 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3ITSState, KVMARMITSClass, |
18 | #include "hw/net/lan9118.h" | 16 | |
19 | #include "net/net.h" | 17 | struct KVMARMITSClass { |
20 | #include "hw/core/split-irq.h" | 18 | GICv3ITSCommonClass parent_class; |
21 | +#include "hw/qdev-clock.h" | 19 | - void (*parent_reset)(DeviceState *dev); |
22 | #include "qom/object.h" | 20 | + ResettablePhases parent_phases; |
23 | |||
24 | #define MPS2TZ_NUMIRQ 92 | ||
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
26 | qemu_or_irq uart_irq_orgate; | ||
27 | DeviceState *lan9118; | ||
28 | SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | ||
29 | + Clock *sysclk; | ||
30 | + Clock *s32kclk; | ||
31 | }; | 21 | }; |
32 | 22 | ||
33 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | 23 | |
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | 24 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_its_post_load(GICv3ITSState *s) |
35 | 25 | GITS_CTLR, &s->ctlr, true, &error_abort); | |
36 | /* Main SYSCLK frequency in Hz */ | 26 | } |
37 | #define SYSCLK_FRQ 20000000 | 27 | |
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | 28 | -static void kvm_arm_its_reset(DeviceState *dev) |
39 | +#define S32KCLK_FRQ (32 * 1000) | 29 | +static void kvm_arm_its_reset_hold(Object *obj) |
40 | 30 | { | |
41 | /* Create an alias of an entire original MemoryRegion @orig | 31 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); |
42 | * located at @base in the memory map. | 32 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); |
43 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 33 | KVMARMITSClass *c = KVM_ARM_ITS_GET_CLASS(s); |
44 | exit(EXIT_FAILURE); | 34 | int i; |
45 | } | 35 | |
46 | 36 | - c->parent_reset(dev); | |
47 | + /* These clocks don't need migration because they are fixed-frequency */ | 37 | + if (c->parent_phases.hold) { |
48 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 38 | + c->parent_phases.hold(obj); |
49 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | 39 | + } |
50 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | 40 | |
51 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | 41 | if (kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CTRL, |
52 | + | 42 | KVM_DEV_ARM_ITS_CTRL_RESET)) { |
53 | object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | 43 | @@ -XXX,XX +XXX,XX @@ static Property kvm_arm_its_props[] = { |
54 | mmc->armsse_type); | 44 | static void kvm_arm_its_class_init(ObjectClass *klass, void *data) |
55 | iotkitdev = DEVICE(&mms->iotkit); | 45 | { |
56 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 46 | DeviceClass *dc = DEVICE_CLASS(klass); |
57 | OBJECT(system_memory), &error_abort); | 47 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
58 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | 48 | GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); |
59 | qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | 49 | KVMARMITSClass *ic = KVM_ARM_ITS_CLASS(klass); |
60 | + qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | 50 | |
61 | + qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | 51 | dc->realize = kvm_arm_its_realize; |
62 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | 52 | device_class_set_props(dc, kvm_arm_its_props); |
63 | 53 | - device_class_set_parent_reset(dc, kvm_arm_its_reset, &ic->parent_reset); | |
64 | /* | 54 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_its_reset_hold, NULL, |
55 | + &ic->parent_phases); | ||
56 | icc->send_msi = kvm_its_send_msi; | ||
57 | icc->pre_save = kvm_arm_its_pre_save; | ||
58 | icc->post_load = kvm_arm_its_post_load; | ||
65 | -- | 59 | -- |
66 | 2.20.1 | 60 | 2.25.1 |
67 | 61 | ||
68 | 62 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Schspa Shi <schspa@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Fix potential overflow problem when calculating pwm_duty. | 3 | We use 32bit value for linux,initrd-[start/end], when we have |
4 | 1. Ensure p->cmr and p->cnr to be from [0,65535], according to the | 4 | loader_start > 4GB, there will be a wrong initrd_start passed |
5 | hardware specification. | 5 | to the kernel, and the kernel will report the following warning. |
6 | 2. Changed duty to uint32_t. However, since MAX_DUTY * (p->cmr+1) | ||
7 | can excceed UINT32_MAX, we convert them to uint64_t in computation | ||
8 | and converted them back to uint32_t. | ||
9 | (duty is guaranteed to be <= MAX_DUTY so it won't overflow.) | ||
10 | 6 | ||
11 | Fixes: CID 1442342 | 7 | [ 0.000000] ------------[ cut here ]------------ |
12 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | 8 | [ 0.000000] initrd not fully accessible via the linear mapping -- please check your bootloader ... |
13 | Reviewed-by: Doug Evans <dje@google.com> | 9 | [ 0.000000] WARNING: CPU: 0 PID: 0 at arch/arm64/mm/init.c:355 arm64_memblock_init+0x158/0x244 |
14 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | 10 | [ 0.000000] Modules linked in: |
15 | Message-id: 20210127011142.2122790-1-wuhaotsh@google.com | 11 | [ 0.000000] CPU: 0 PID: 0 Comm: swapper Tainted: G W 6.1.0-rc3-13250-g30a0b95b1335-dirty #28 |
12 | [ 0.000000] Hardware name: Horizon Sigi Virtual development board (DT) | ||
13 | [ 0.000000] pstate: 600000c5 (nZCv daIF -PAN -UAO -TCO -DIT -SSBS BTYPE=--) | ||
14 | [ 0.000000] pc : arm64_memblock_init+0x158/0x244 | ||
15 | [ 0.000000] lr : arm64_memblock_init+0x158/0x244 | ||
16 | [ 0.000000] sp : ffff800009273df0 | ||
17 | [ 0.000000] x29: ffff800009273df0 x28: 0000001000cc0010 x27: 0000800000000000 | ||
18 | [ 0.000000] x26: 000000000050a3e2 x25: ffff800008b46000 x24: ffff800008b46000 | ||
19 | [ 0.000000] x23: ffff800008a53000 x22: ffff800009420000 x21: ffff800008a53000 | ||
20 | [ 0.000000] x20: 0000000004000000 x19: 0000000004000000 x18: 00000000ffff1020 | ||
21 | [ 0.000000] x17: 6568632065736165 x16: 6c70202d2d20676e x15: 697070616d207261 | ||
22 | [ 0.000000] x14: 656e696c20656874 x13: 0a2e2e2e20726564 x12: 0000000000000000 | ||
23 | [ 0.000000] x11: 0000000000000000 x10: 00000000ffffffff x9 : 0000000000000000 | ||
24 | [ 0.000000] x8 : 0000000000000000 x7 : 796c6c756620746f x6 : 6e20647274696e69 | ||
25 | [ 0.000000] x5 : ffff8000093c7c47 x4 : ffff800008a2102f x3 : ffff800009273a88 | ||
26 | [ 0.000000] x2 : 80000000fffff038 x1 : 00000000000000c0 x0 : 0000000000000056 | ||
27 | [ 0.000000] Call trace: | ||
28 | [ 0.000000] arm64_memblock_init+0x158/0x244 | ||
29 | [ 0.000000] setup_arch+0x164/0x1cc | ||
30 | [ 0.000000] start_kernel+0x94/0x4ac | ||
31 | [ 0.000000] __primary_switched+0xb4/0xbc | ||
32 | [ 0.000000] ---[ end trace 0000000000000000 ]--- | ||
33 | [ 0.000000] Zone ranges: | ||
34 | [ 0.000000] DMA [mem 0x0000001000000000-0x0000001007ffffff] | ||
35 | |||
36 | This doesn't affect any machine types we currently support, because | ||
37 | for all of our machine types the RAM starts well below the 4GB | ||
38 | mark, but it does demonstrate that we're not currently writing | ||
39 | the device-tree properties quite as intended. | ||
40 | |||
41 | To fix it, we can change it to write these values to the dtb using a | ||
42 | type width matching #address-cells. This is the intended size for | ||
43 | these dtb properties, and is how u-boot, for instance, writes them, | ||
44 | although in practice the Linux kernel will cope with them being any | ||
45 | width as long as they're big enough to fit the value. | ||
46 | |||
47 | Signed-off-by: Schspa Shi <schspa@gmail.com> | ||
48 | Message-id: 20221129160724.75667-1-schspa@gmail.com | ||
49 | [PMM: tweaked commit message] | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 50 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 51 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 52 | --- |
19 | hw/misc/npcm7xx_pwm.c | 23 +++++++++++++++++++---- | 53 | hw/arm/boot.c | 10 ++++++---- |
20 | tests/qtest/npcm7xx_pwm-test.c | 4 ++-- | 54 | 1 file changed, 6 insertions(+), 4 deletions(-) |
21 | 2 files changed, 21 insertions(+), 6 deletions(-) | ||
22 | 55 | ||
23 | diff --git a/hw/misc/npcm7xx_pwm.c b/hw/misc/npcm7xx_pwm.c | 56 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c |
24 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/misc/npcm7xx_pwm.c | 58 | --- a/hw/arm/boot.c |
26 | +++ b/hw/misc/npcm7xx_pwm.c | 59 | +++ b/hw/arm/boot.c |
27 | @@ -XXX,XX +XXX,XX @@ REG32(NPCM7XX_PWM_PWDR3, 0x50); | 60 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, |
28 | #define NPCM7XX_CH_INV BIT(2) | 61 | } |
29 | #define NPCM7XX_CH_MOD BIT(3) | 62 | |
30 | 63 | if (binfo->initrd_size) { | |
31 | +#define NPCM7XX_MAX_CMR 65535 | 64 | - rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start", |
32 | +#define NPCM7XX_MAX_CNR 65535 | 65 | - binfo->initrd_start); |
33 | + | 66 | + rc = qemu_fdt_setprop_sized_cells(fdt, "/chosen", "linux,initrd-start", |
34 | /* Offset of each PWM channel's prescaler in the PPR register. */ | 67 | + acells, binfo->initrd_start); |
35 | static const int npcm7xx_ppr_base[] = { 0, 0, 8, 8 }; | 68 | if (rc < 0) { |
36 | /* Offset of each PWM channel's clock selector in the CSR register. */ | 69 | fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); |
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_freq(NPCM7xxPWM *p) | 70 | goto fail; |
38 | |||
39 | static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
40 | { | ||
41 | - uint64_t duty; | ||
42 | + uint32_t duty; | ||
43 | |||
44 | if (p->running) { | ||
45 | if (p->cnr == 0) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
47 | } else if (p->cmr >= p->cnr) { | ||
48 | duty = NPCM7XX_PWM_MAX_DUTY; | ||
49 | } else { | ||
50 | - duty = NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
51 | + duty = (uint64_t)NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
52 | } | 71 | } |
53 | } else { | 72 | |
54 | duty = 0; | 73 | - rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", |
55 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | 74 | - binfo->initrd_start + binfo->initrd_size); |
56 | case A_NPCM7XX_PWM_CNR2: | 75 | + rc = qemu_fdt_setprop_sized_cells(fdt, "/chosen", "linux,initrd-end", |
57 | case A_NPCM7XX_PWM_CNR3: | 76 | + acells, |
58 | p = &s->pwm[npcm7xx_cnr_index(offset)]; | 77 | + binfo->initrd_start + |
59 | - p->cnr = value; | 78 | + binfo->initrd_size); |
60 | + if (value > NPCM7XX_MAX_CNR) { | 79 | if (rc < 0) { |
61 | + qemu_log_mask(LOG_GUEST_ERROR, | 80 | fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); |
62 | + "%s: invalid cnr value: %u", __func__, value); | 81 | goto fail; |
63 | + p->cnr = NPCM7XX_MAX_CNR; | ||
64 | + } else { | ||
65 | + p->cnr = value; | ||
66 | + } | ||
67 | npcm7xx_pwm_update_output(p); | ||
68 | break; | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
71 | case A_NPCM7XX_PWM_CMR2: | ||
72 | case A_NPCM7XX_PWM_CMR3: | ||
73 | p = &s->pwm[npcm7xx_cmr_index(offset)]; | ||
74 | - p->cmr = value; | ||
75 | + if (value > NPCM7XX_MAX_CMR) { | ||
76 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | + "%s: invalid cmr value: %u", __func__, value); | ||
78 | + p->cmr = NPCM7XX_MAX_CMR; | ||
79 | + } else { | ||
80 | + p->cmr = value; | ||
81 | + } | ||
82 | npcm7xx_pwm_update_output(p); | ||
83 | break; | ||
84 | |||
85 | diff --git a/tests/qtest/npcm7xx_pwm-test.c b/tests/qtest/npcm7xx_pwm-test.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/tests/qtest/npcm7xx_pwm-test.c | ||
88 | +++ b/tests/qtest/npcm7xx_pwm-test.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_freq(QTestState *qts, uint32_t ppr, uint32_t csr, | ||
90 | |||
91 | static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
92 | { | ||
93 | - uint64_t duty; | ||
94 | + uint32_t duty; | ||
95 | |||
96 | if (cnr == 0) { | ||
97 | /* PWM is stopped. */ | ||
98 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
99 | } else if (cmr >= cnr) { | ||
100 | duty = MAX_DUTY; | ||
101 | } else { | ||
102 | - duty = MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
103 | + duty = (uint64_t)MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
104 | } | ||
105 | |||
106 | if (inverted) { | ||
107 | -- | 82 | -- |
108 | 2.20.1 | 83 | 2.25.1 |
109 | |||
110 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Only define the register if it exists for the cpu. | 3 | In CPUID registers exposed to userspace, some registers were missing |
4 | and some fields were not exposed. This patch aligns exposed ID | ||
5 | registers and their fields with what the upstream kernel currently | ||
6 | exposes. | ||
4 | 7 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Specifically, the following new ID registers/fields are exposed to |
6 | Message-id: 20210120031656.737646-1-richard.henderson@linaro.org | 9 | userspace: |
10 | |||
11 | ID_AA64PFR1_EL1.BT: bits 3-0 | ||
12 | ID_AA64PFR1_EL1.MTE: bits 11-8 | ||
13 | ID_AA64PFR1_EL1.SME: bits 27-24 | ||
14 | |||
15 | ID_AA64ZFR0_EL1.SVEver: bits 3-0 | ||
16 | ID_AA64ZFR0_EL1.AES: bits 7-4 | ||
17 | ID_AA64ZFR0_EL1.BitPerm: bits 19-16 | ||
18 | ID_AA64ZFR0_EL1.BF16: bits 23-20 | ||
19 | ID_AA64ZFR0_EL1.SHA3: bits 35-32 | ||
20 | ID_AA64ZFR0_EL1.SM4: bits 43-40 | ||
21 | ID_AA64ZFR0_EL1.I8MM: bits 47-44 | ||
22 | ID_AA64ZFR0_EL1.F32MM: bits 55-52 | ||
23 | ID_AA64ZFR0_EL1.F64MM: bits 59-56 | ||
24 | |||
25 | ID_AA64SMFR0_EL1.F32F32: bit 32 | ||
26 | ID_AA64SMFR0_EL1.B16F32: bit 34 | ||
27 | ID_AA64SMFR0_EL1.F16F32: bit 35 | ||
28 | ID_AA64SMFR0_EL1.I8I32: bits 39-36 | ||
29 | ID_AA64SMFR0_EL1.F64F64: bit 48 | ||
30 | ID_AA64SMFR0_EL1.I16I64: bits 55-52 | ||
31 | ID_AA64SMFR0_EL1.FA64: bit 63 | ||
32 | |||
33 | ID_AA64MMFR0_EL1.ECV: bits 63-60 | ||
34 | |||
35 | ID_AA64MMFR1_EL1.AFP: bits 47-44 | ||
36 | |||
37 | ID_AA64MMFR2_EL1.AT: bits 35-32 | ||
38 | |||
39 | ID_AA64ISAR0_EL1.RNDR: bits 63-60 | ||
40 | |||
41 | ID_AA64ISAR1_EL1.FRINTTS: bits 35-32 | ||
42 | ID_AA64ISAR1_EL1.BF16: bits 47-44 | ||
43 | ID_AA64ISAR1_EL1.DGH: bits 51-48 | ||
44 | ID_AA64ISAR1_EL1.I8MM: bits 55-52 | ||
45 | |||
46 | ID_AA64ISAR2_EL1.WFxT: bits 3-0 | ||
47 | ID_AA64ISAR2_EL1.RPRES: bits 7-4 | ||
48 | ID_AA64ISAR2_EL1.GPA3: bits 11-8 | ||
49 | ID_AA64ISAR2_EL1.APA3: bits 15-12 | ||
50 | |||
51 | The code is also refactored to use symbolic names for ID register fields | ||
52 | for better readability and maintainability. | ||
53 | |||
54 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | ||
55 | Message-id: DS7PR12MB6309BC9133877BCC6FC419FEAC0D9@DS7PR12MB6309.namprd12.prod.outlook.com | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 56 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 57 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 58 | --- |
10 | target/arm/helper.c | 21 +++++++++++++++------ | 59 | target/arm/helper.c | 96 +++++++++++++++++++++++++++++++++++++-------- |
11 | 1 file changed, 15 insertions(+), 6 deletions(-) | 60 | 1 file changed, 79 insertions(+), 17 deletions(-) |
12 | 61 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 62 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 63 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 64 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 65 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | 66 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
18 | */ | 67 | #ifdef CONFIG_USER_ONLY |
19 | int i; | 68 | static const ARMCPRegUserSpaceInfo v8_user_idregs[] = { |
20 | int wrps, brps, ctx_cmps; | 69 | { .name = "ID_AA64PFR0_EL1", |
21 | - ARMCPRegInfo dbgdidr = { | 70 | - .exported_bits = 0x000f000f00ff0000, |
22 | - .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | 71 | - .fixed_bits = 0x0000000000000011 }, |
23 | - .access = PL0_R, .accessfn = access_tda, | 72 | + .exported_bits = R_ID_AA64PFR0_FP_MASK | |
24 | - .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | 73 | + R_ID_AA64PFR0_ADVSIMD_MASK | |
25 | - }; | 74 | + R_ID_AA64PFR0_SVE_MASK | |
26 | + | 75 | + R_ID_AA64PFR0_DIT_MASK, |
27 | + /* | 76 | + .fixed_bits = (0x1 << R_ID_AA64PFR0_EL0_SHIFT) | |
28 | + * The Arm ARM says DBGDIDR is optional and deprecated if EL1 cannot | 77 | + (0x1 << R_ID_AA64PFR0_EL1_SHIFT) }, |
29 | + * use AArch32. Given that bit 15 is RES1, if the value is 0 then | 78 | { .name = "ID_AA64PFR1_EL1", |
30 | + * the register must not exist for this cpu. | 79 | - .exported_bits = 0x00000000000000f0 }, |
31 | + */ | 80 | + .exported_bits = R_ID_AA64PFR1_BT_MASK | |
32 | + if (cpu->isar.dbgdidr != 0) { | 81 | + R_ID_AA64PFR1_SSBS_MASK | |
33 | + ARMCPRegInfo dbgdidr = { | 82 | + R_ID_AA64PFR1_MTE_MASK | |
34 | + .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, | 83 | + R_ID_AA64PFR1_SME_MASK }, |
35 | + .opc1 = 0, .opc2 = 0, | 84 | { .name = "ID_AA64PFR*_EL1_RESERVED", |
36 | + .access = PL0_R, .accessfn = access_tda, | 85 | - .is_glob = true }, |
37 | + .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | 86 | - { .name = "ID_AA64ZFR0_EL1" }, |
38 | + }; | 87 | + .is_glob = true }, |
39 | + define_one_arm_cp_reg(cpu, &dbgdidr); | 88 | + { .name = "ID_AA64ZFR0_EL1", |
40 | + } | 89 | + .exported_bits = R_ID_AA64ZFR0_SVEVER_MASK | |
41 | 90 | + R_ID_AA64ZFR0_AES_MASK | | |
42 | /* Note that all these register fields hold "number of Xs minus 1". */ | 91 | + R_ID_AA64ZFR0_BITPERM_MASK | |
43 | brps = arm_num_brps(cpu); | 92 | + R_ID_AA64ZFR0_BFLOAT16_MASK | |
44 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | 93 | + R_ID_AA64ZFR0_SHA3_MASK | |
45 | 94 | + R_ID_AA64ZFR0_SM4_MASK | | |
46 | assert(ctx_cmps <= brps); | 95 | + R_ID_AA64ZFR0_I8MM_MASK | |
47 | 96 | + R_ID_AA64ZFR0_F32MM_MASK | | |
48 | - define_one_arm_cp_reg(cpu, &dbgdidr); | 97 | + R_ID_AA64ZFR0_F64MM_MASK }, |
49 | define_arm_cp_regs(cpu, debug_cp_reginfo); | 98 | + { .name = "ID_AA64SMFR0_EL1", |
50 | 99 | + .exported_bits = R_ID_AA64SMFR0_F32F32_MASK | | |
51 | if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) { | 100 | + R_ID_AA64SMFR0_B16F32_MASK | |
101 | + R_ID_AA64SMFR0_F16F32_MASK | | ||
102 | + R_ID_AA64SMFR0_I8I32_MASK | | ||
103 | + R_ID_AA64SMFR0_F64F64_MASK | | ||
104 | + R_ID_AA64SMFR0_I16I64_MASK | | ||
105 | + R_ID_AA64SMFR0_FA64_MASK }, | ||
106 | { .name = "ID_AA64MMFR0_EL1", | ||
107 | - .fixed_bits = 0x00000000ff000000 }, | ||
108 | - { .name = "ID_AA64MMFR1_EL1" }, | ||
109 | + .exported_bits = R_ID_AA64MMFR0_ECV_MASK, | ||
110 | + .fixed_bits = (0xf << R_ID_AA64MMFR0_TGRAN64_SHIFT) | | ||
111 | + (0xf << R_ID_AA64MMFR0_TGRAN4_SHIFT) }, | ||
112 | + { .name = "ID_AA64MMFR1_EL1", | ||
113 | + .exported_bits = R_ID_AA64MMFR1_AFP_MASK }, | ||
114 | + { .name = "ID_AA64MMFR2_EL1", | ||
115 | + .exported_bits = R_ID_AA64MMFR2_AT_MASK }, | ||
116 | { .name = "ID_AA64MMFR*_EL1_RESERVED", | ||
117 | - .is_glob = true }, | ||
118 | + .is_glob = true }, | ||
119 | { .name = "ID_AA64DFR0_EL1", | ||
120 | - .fixed_bits = 0x0000000000000006 }, | ||
121 | - { .name = "ID_AA64DFR1_EL1" }, | ||
122 | + .fixed_bits = (0x6 << R_ID_AA64DFR0_DEBUGVER_SHIFT) }, | ||
123 | + { .name = "ID_AA64DFR1_EL1" }, | ||
124 | { .name = "ID_AA64DFR*_EL1_RESERVED", | ||
125 | - .is_glob = true }, | ||
126 | + .is_glob = true }, | ||
127 | { .name = "ID_AA64AFR*", | ||
128 | - .is_glob = true }, | ||
129 | + .is_glob = true }, | ||
130 | { .name = "ID_AA64ISAR0_EL1", | ||
131 | - .exported_bits = 0x00fffffff0fffff0 }, | ||
132 | + .exported_bits = R_ID_AA64ISAR0_AES_MASK | | ||
133 | + R_ID_AA64ISAR0_SHA1_MASK | | ||
134 | + R_ID_AA64ISAR0_SHA2_MASK | | ||
135 | + R_ID_AA64ISAR0_CRC32_MASK | | ||
136 | + R_ID_AA64ISAR0_ATOMIC_MASK | | ||
137 | + R_ID_AA64ISAR0_RDM_MASK | | ||
138 | + R_ID_AA64ISAR0_SHA3_MASK | | ||
139 | + R_ID_AA64ISAR0_SM3_MASK | | ||
140 | + R_ID_AA64ISAR0_SM4_MASK | | ||
141 | + R_ID_AA64ISAR0_DP_MASK | | ||
142 | + R_ID_AA64ISAR0_FHM_MASK | | ||
143 | + R_ID_AA64ISAR0_TS_MASK | | ||
144 | + R_ID_AA64ISAR0_RNDR_MASK }, | ||
145 | { .name = "ID_AA64ISAR1_EL1", | ||
146 | - .exported_bits = 0x000000f0ffffffff }, | ||
147 | + .exported_bits = R_ID_AA64ISAR1_DPB_MASK | | ||
148 | + R_ID_AA64ISAR1_APA_MASK | | ||
149 | + R_ID_AA64ISAR1_API_MASK | | ||
150 | + R_ID_AA64ISAR1_JSCVT_MASK | | ||
151 | + R_ID_AA64ISAR1_FCMA_MASK | | ||
152 | + R_ID_AA64ISAR1_LRCPC_MASK | | ||
153 | + R_ID_AA64ISAR1_GPA_MASK | | ||
154 | + R_ID_AA64ISAR1_GPI_MASK | | ||
155 | + R_ID_AA64ISAR1_FRINTTS_MASK | | ||
156 | + R_ID_AA64ISAR1_SB_MASK | | ||
157 | + R_ID_AA64ISAR1_BF16_MASK | | ||
158 | + R_ID_AA64ISAR1_DGH_MASK | | ||
159 | + R_ID_AA64ISAR1_I8MM_MASK }, | ||
160 | + { .name = "ID_AA64ISAR2_EL1", | ||
161 | + .exported_bits = R_ID_AA64ISAR2_WFXT_MASK | | ||
162 | + R_ID_AA64ISAR2_RPRES_MASK | | ||
163 | + R_ID_AA64ISAR2_GPA3_MASK | | ||
164 | + R_ID_AA64ISAR2_APA3_MASK }, | ||
165 | { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
166 | - .is_glob = true }, | ||
167 | + .is_glob = true }, | ||
168 | }; | ||
169 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
170 | #endif | ||
171 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
172 | #ifdef CONFIG_USER_ONLY | ||
173 | static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
174 | { .name = "MIDR_EL1", | ||
175 | - .exported_bits = 0x00000000ffffffff }, | ||
176 | - { .name = "REVIDR_EL1" }, | ||
177 | + .exported_bits = R_MIDR_EL1_REVISION_MASK | | ||
178 | + R_MIDR_EL1_PARTNUM_MASK | | ||
179 | + R_MIDR_EL1_ARCHITECTURE_MASK | | ||
180 | + R_MIDR_EL1_VARIANT_MASK | | ||
181 | + R_MIDR_EL1_IMPLEMENTER_MASK }, | ||
182 | + { .name = "REVIDR_EL1" }, | ||
183 | }; | ||
184 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
185 | #endif | ||
52 | -- | 186 | -- |
53 | 2.20.1 | 187 | 2.25.1 |
54 | |||
55 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Paolo Bonzini <pbonzini@redhat.com> | ||
2 | 1 | ||
3 | The properties to attach a CANBUS object to the xlnx-zcu102 machine have | ||
4 | a period in them. We want to use periods in properties for compound QAPI types, | ||
5 | and besides the "xlnx-zcu102." prefix is both unnecessary and different | ||
6 | from any other machine property name. Remove it. | ||
7 | |||
8 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | ||
9 | Message-id: 20210118162537.779542-1-pbonzini@redhat.com | ||
10 | Reviewed-by: Vikram Garhwal <fnu.vikram@xilinx.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/arm/xlnx-zcu102.c | 4 ++-- | ||
14 | tests/qtest/xlnx-can-test.c | 30 +++++++++++++++--------------- | ||
15 | 2 files changed, 17 insertions(+), 17 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/xlnx-zcu102.c | ||
20 | +++ b/hw/arm/xlnx-zcu102.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
22 | s->secure = false; | ||
23 | /* Default to virt (EL2) being disabled */ | ||
24 | s->virt = false; | ||
25 | - object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | ||
26 | + object_property_add_link(obj, "canbus0", TYPE_CAN_BUS, | ||
27 | (Object **)&s->canbus[0], | ||
28 | object_property_allow_set_link, | ||
29 | 0); | ||
30 | |||
31 | - object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | ||
32 | + object_property_add_link(obj, "canbus1", TYPE_CAN_BUS, | ||
33 | (Object **)&s->canbus[1], | ||
34 | object_property_allow_set_link, | ||
35 | 0); | ||
36 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/tests/qtest/xlnx-can-test.c | ||
39 | +++ b/tests/qtest/xlnx-can-test.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static void test_can_bus(void) | ||
41 | uint8_t can_timestamp = 1; | ||
42 | |||
43 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
44 | - " -object can-bus,id=canbus0" | ||
45 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
46 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
47 | + " -object can-bus,id=canbus" | ||
48 | + " -machine canbus0=canbus" | ||
49 | + " -machine canbus1=canbus" | ||
50 | ); | ||
51 | |||
52 | /* Configure the CAN0 and CAN1. */ | ||
53 | @@ -XXX,XX +XXX,XX @@ static void test_can_loopback(void) | ||
54 | uint32_t status = 0; | ||
55 | |||
56 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
57 | - " -object can-bus,id=canbus0" | ||
58 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
59 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
60 | + " -object can-bus,id=canbus" | ||
61 | + " -machine canbus0=canbus" | ||
62 | + " -machine canbus1=canbus" | ||
63 | ); | ||
64 | |||
65 | /* Configure the CAN0 in loopback mode. */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void test_can_filter(void) | ||
67 | uint8_t can_timestamp = 1; | ||
68 | |||
69 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
70 | - " -object can-bus,id=canbus0" | ||
71 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
72 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
73 | + " -object can-bus,id=canbus" | ||
74 | + " -machine canbus0=canbus" | ||
75 | + " -machine canbus1=canbus" | ||
76 | ); | ||
77 | |||
78 | /* Configure the CAN0 and CAN1. */ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void test_can_sleepmode(void) | ||
80 | uint8_t can_timestamp = 1; | ||
81 | |||
82 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
83 | - " -object can-bus,id=canbus0" | ||
84 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
85 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
86 | + " -object can-bus,id=canbus" | ||
87 | + " -machine canbus0=canbus" | ||
88 | + " -machine canbus1=canbus" | ||
89 | ); | ||
90 | |||
91 | /* Configure the CAN0. */ | ||
92 | @@ -XXX,XX +XXX,XX @@ static void test_can_snoopmode(void) | ||
93 | uint8_t can_timestamp = 1; | ||
94 | |||
95 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
96 | - " -object can-bus,id=canbus0" | ||
97 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
98 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
99 | + " -object can-bus,id=canbus" | ||
100 | + " -machine canbus0=canbus" | ||
101 | + " -machine canbus1=canbus" | ||
102 | ); | ||
103 | |||
104 | /* Configure the CAN0. */ | ||
105 | -- | ||
106 | 2.20.1 | ||
107 | |||
108 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Move the preadv availability check to meson.build. This is what we | ||
2 | want to be doing for host-OS-feature-checks anyway, but it also fixes | ||
3 | a problem with building for macOS with the most recent XCode SDK on a | ||
4 | Catalina host. | ||
5 | 1 | ||
6 | On that configuration, 'preadv()' is provided as a weak symbol, so | ||
7 | that programs can be built with optional support for it and make a | ||
8 | runtime availability check to see whether the preadv() they have is a | ||
9 | working one or one which they must not call because it will | ||
10 | runtime-assert. QEMU's configure test passes (unless you're building | ||
11 | with --enable-werror) because the test program using preadv() | ||
12 | compiles, but then QEMU crashes at runtime when preadv() is called, | ||
13 | with errors like: | ||
14 | |||
15 | dyld: lazy symbol binding failed: Symbol not found: _preadv | ||
16 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
17 | Expected in: /usr/lib/libSystem.B.dylib | ||
18 | |||
19 | dyld: Symbol not found: _preadv | ||
20 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
21 | Expected in: /usr/lib/libSystem.B.dylib | ||
22 | |||
23 | Meson's own function availability check has a special case for macOS | ||
24 | which adds '-Wl,-no_weak_imports' to the compiler flags, which forces | ||
25 | the test to require the real function, not the macOS-version-too-old | ||
26 | stub. | ||
27 | |||
28 | So this commit fixes the bug where macOS builds on Catalina currently | ||
29 | require --disable-werror. | ||
30 | |||
31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
32 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Message-id: 20210126155846.17109-1-peter.maydell@linaro.org | ||
35 | --- | ||
36 | configure | 16 ---------------- | ||
37 | meson.build | 4 +++- | ||
38 | 2 files changed, 3 insertions(+), 17 deletions(-) | ||
39 | |||
40 | diff --git a/configure b/configure | ||
41 | index XXXXXXX..XXXXXXX 100755 | ||
42 | --- a/configure | ||
43 | +++ b/configure | ||
44 | @@ -XXX,XX +XXX,XX @@ if compile_prog "" "" ; then | ||
45 | iovec=yes | ||
46 | fi | ||
47 | |||
48 | -########################################## | ||
49 | -# preadv probe | ||
50 | -cat > $TMPC <<EOF | ||
51 | -#include <sys/types.h> | ||
52 | -#include <sys/uio.h> | ||
53 | -#include <unistd.h> | ||
54 | -int main(void) { return preadv(0, 0, 0, 0); } | ||
55 | -EOF | ||
56 | -preadv=no | ||
57 | -if compile_prog "" "" ; then | ||
58 | - preadv=yes | ||
59 | -fi | ||
60 | - | ||
61 | ########################################## | ||
62 | # fdt probe | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ fi | ||
65 | if test "$iovec" = "yes" ; then | ||
66 | echo "CONFIG_IOVEC=y" >> $config_host_mak | ||
67 | fi | ||
68 | -if test "$preadv" = "yes" ; then | ||
69 | - echo "CONFIG_PREADV=y" >> $config_host_mak | ||
70 | -fi | ||
71 | if test "$membarrier" = "yes" ; then | ||
72 | echo "CONFIG_MEMBARRIER=y" >> $config_host_mak | ||
73 | fi | ||
74 | diff --git a/meson.build b/meson.build | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/meson.build | ||
77 | +++ b/meson.build | ||
78 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | ||
79 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | ||
80 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | ||
81 | |||
82 | +config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | ||
83 | + | ||
84 | ignored = ['CONFIG_QEMU_INTERP_PREFIX'] # actually per-target | ||
85 | arrays = ['CONFIG_AUDIO_DRIVERS', 'CONFIG_BDRV_RW_WHITELIST', 'CONFIG_BDRV_RO_WHITELIST'] | ||
86 | strings = ['HOST_DSOSUF', 'CONFIG_IASL'] | ||
87 | @@ -XXX,XX +XXX,XX @@ summary_info += {'PIE': get_option('b_pie')} | ||
88 | summary_info += {'static build': config_host.has_key('CONFIG_STATIC')} | ||
89 | summary_info += {'malloc trim support': has_malloc_trim} | ||
90 | summary_info += {'membarrier': config_host.has_key('CONFIG_MEMBARRIER')} | ||
91 | -summary_info += {'preadv support': config_host.has_key('CONFIG_PREADV')} | ||
92 | +summary_info += {'preadv support': config_host_data.get('CONFIG_PREADV')} | ||
93 | summary_info += {'fdatasync': config_host.has_key('CONFIG_FDATASYNC')} | ||
94 | summary_info += {'madvise': config_host.has_key('CONFIG_MADVISE')} | ||
95 | summary_info += {'posix_madvise': config_host.has_key('CONFIG_POSIX_MADVISE')} | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | The iOS toolchain does not use the host prefix naming convention. So we | ||
4 | need to enable cross-compile options while allowing the PREFIX to be | ||
5 | blank. | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
9 | Message-id: 20210126012457.39046-3-j@getutm.app | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | configure | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/configure b/configure | ||
16 | index XXXXXXX..XXXXXXX 100755 | ||
17 | --- a/configure | ||
18 | +++ b/configure | ||
19 | @@ -XXX,XX +XXX,XX @@ cpu="" | ||
20 | iasl="iasl" | ||
21 | interp_prefix="/usr/gnemul/qemu-%M" | ||
22 | static="no" | ||
23 | +cross_compile="no" | ||
24 | cross_prefix="" | ||
25 | audio_drv_list="" | ||
26 | block_drv_rw_whitelist="" | ||
27 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
28 | optarg=$(expr "x$opt" : 'x[^=]*=\(.*\)') | ||
29 | case "$opt" in | ||
30 | --cross-prefix=*) cross_prefix="$optarg" | ||
31 | + cross_compile="yes" | ||
32 | ;; | ||
33 | --cc=*) CC="$optarg" | ||
34 | ;; | ||
35 | @@ -XXX,XX +XXX,XX @@ $(echo Deprecated targets: $deprecated_targets_list | \ | ||
36 | --target-list-exclude=LIST exclude a set of targets from the default target-list | ||
37 | |||
38 | Advanced options (experts only): | ||
39 | - --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | ||
40 | + --cross-prefix=PREFIX use PREFIX for compile tools, PREFIX can be blank [$cross_prefix] | ||
41 | --cc=CC use C compiler CC [$cc] | ||
42 | --iasl=IASL use ACPI compiler IASL [$iasl] | ||
43 | --host-cc=CC use C compiler CC [$host_cc] for code run at | ||
44 | @@ -XXX,XX +XXX,XX @@ if has $sdl2_config; then | ||
45 | fi | ||
46 | echo "strip = [$(meson_quote $strip)]" >> $cross | ||
47 | echo "windres = [$(meson_quote $windres)]" >> $cross | ||
48 | -if test -n "$cross_prefix"; then | ||
49 | +if test "$cross_compile" = "yes"; then | ||
50 | cross_arg="--cross-file config-meson.cross" | ||
51 | echo "[host_machine]" >> $cross | ||
52 | if test "$mingw32" = "yes" ; then | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | Meson will find CoreFoundation, IOKit, and Cocoa as needed. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Message-id: 20210126012457.39046-7-j@getutm.app | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | configure | 1 - | ||
11 | 1 file changed, 1 deletion(-) | ||
12 | |||
13 | diff --git a/configure b/configure | ||
14 | index XXXXXXX..XXXXXXX 100755 | ||
15 | --- a/configure | ||
16 | +++ b/configure | ||
17 | @@ -XXX,XX +XXX,XX @@ Darwin) | ||
18 | fi | ||
19 | audio_drv_list="coreaudio try-sdl" | ||
20 | audio_possible_drivers="coreaudio sdl" | ||
21 | - QEMU_LDFLAGS="-framework CoreFoundation -framework IOKit $QEMU_LDFLAGS" | ||
22 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
23 | # won't work when we're compiling with gcc as a C compiler. | ||
24 | QEMU_CFLAGS="-DOS_OBJECT_USE_OBJC=0 $QEMU_CFLAGS" | ||
25 | -- | ||
26 | 2.20.1 | ||
27 | |||
28 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | Add objc to the Meson cross file as well as detection of Darwin. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-8-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 4 ++++ | ||
12 | 1 file changed, 4 insertions(+) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ echo "cpp_link_args = [${LDFLAGS:+$(meson_quote $LDFLAGS)}]" >> $cross | ||
19 | echo "[binaries]" >> $cross | ||
20 | echo "c = [$(meson_quote $cc)]" >> $cross | ||
21 | test -n "$cxx" && echo "cpp = [$(meson_quote $cxx)]" >> $cross | ||
22 | +test -n "$objcc" && echo "objc = [$(meson_quote $objcc)]" >> $cross | ||
23 | echo "ar = [$(meson_quote $ar)]" >> $cross | ||
24 | echo "nm = [$(meson_quote $nm)]" >> $cross | ||
25 | echo "pkgconfig = [$(meson_quote $pkg_config_exe)]" >> $cross | ||
26 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
27 | if test "$linux" = "yes" ; then | ||
28 | echo "system = 'linux'" >> $cross | ||
29 | fi | ||
30 | + if test "$darwin" = "yes" ; then | ||
31 | + echo "system = 'darwin'" >> $cross | ||
32 | + fi | ||
33 | case "$ARCH" in | ||
34 | i386|x86_64) | ||
35 | echo "cpu_family = 'x86'" >> $cross | ||
36 | -- | ||
37 | 2.20.1 | ||
38 | |||
39 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
4 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
5 | Message-id: 20210126012457.39046-9-j@getutm.app | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | configure | 5 ++++- | ||
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
10 | |||
11 | diff --git a/configure b/configure | ||
12 | index XXXXXXX..XXXXXXX 100755 | ||
13 | --- a/configure | ||
14 | +++ b/configure | ||
15 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | ||
16 | echo "system = 'darwin'" >> $cross | ||
17 | fi | ||
18 | case "$ARCH" in | ||
19 | - i386|x86_64) | ||
20 | + i386) | ||
21 | echo "cpu_family = 'x86'" >> $cross | ||
22 | ;; | ||
23 | + x86_64) | ||
24 | + echo "cpu_family = 'x86_64'" >> $cross | ||
25 | + ;; | ||
26 | ppc64le) | ||
27 | echo "cpu_family = 'ppc64'" >> $cross | ||
28 | ;; | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | On iOS there is no CoreAudio, so we should not assume Darwin always | ||
4 | has it. | ||
5 | |||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-11-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | configure | 35 +++++++++++++++++++++++++++++++++-- | ||
12 | 1 file changed, 33 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/configure b/configure | ||
15 | index XXXXXXX..XXXXXXX 100755 | ||
16 | --- a/configure | ||
17 | +++ b/configure | ||
18 | @@ -XXX,XX +XXX,XX @@ fdt="auto" | ||
19 | netmap="no" | ||
20 | sdl="auto" | ||
21 | sdl_image="auto" | ||
22 | +coreaudio="auto" | ||
23 | virtiofsd="auto" | ||
24 | virtfs="auto" | ||
25 | libudev="auto" | ||
26 | @@ -XXX,XX +XXX,XX @@ Darwin) | ||
27 | QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
28 | QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
29 | fi | ||
30 | - audio_drv_list="coreaudio try-sdl" | ||
31 | + audio_drv_list="try-coreaudio try-sdl" | ||
32 | audio_possible_drivers="coreaudio sdl" | ||
33 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
34 | # won't work when we're compiling with gcc as a C compiler. | ||
35 | @@ -XXX,XX +XXX,XX @@ EOF | ||
36 | fi | ||
37 | fi | ||
38 | |||
39 | +########################################## | ||
40 | +# detect CoreAudio | ||
41 | +if test "$coreaudio" != "no" ; then | ||
42 | + coreaudio_libs="-framework CoreAudio" | ||
43 | + cat > $TMPC << EOF | ||
44 | +#include <CoreAudio/CoreAudio.h> | ||
45 | +int main(void) | ||
46 | +{ | ||
47 | + return (int)AudioGetCurrentHostTime(); | ||
48 | +} | ||
49 | +EOF | ||
50 | + if compile_prog "" "$coreaudio_libs" ; then | ||
51 | + coreaudio=yes | ||
52 | + else | ||
53 | + coreaudio=no | ||
54 | + fi | ||
55 | +fi | ||
56 | + | ||
57 | ########################################## | ||
58 | # Sound support libraries probe | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ for drv in $audio_drv_list; do | ||
61 | fi | ||
62 | ;; | ||
63 | |||
64 | - coreaudio) | ||
65 | + coreaudio | try-coreaudio) | ||
66 | + if test "$coreaudio" = "no"; then | ||
67 | + if test "$drv" = "try-coreaudio"; then | ||
68 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio//') | ||
69 | + else | ||
70 | + error_exit "$drv check failed" \ | ||
71 | + "Make sure to have the $drv is available." | ||
72 | + fi | ||
73 | + else | ||
74 | coreaudio_libs="-framework CoreAudio" | ||
75 | + if test "$drv" = "try-coreaudio"; then | ||
76 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio/coreaudio/') | ||
77 | + fi | ||
78 | + fi | ||
79 | ;; | ||
80 | |||
81 | dsound) | ||
82 | -- | ||
83 | 2.20.1 | ||
84 | |||
85 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Joelle van Dyne <j@getutm.app> | ||
2 | 1 | ||
3 | A workaround added in early days of 64-bit OSX forced x86_64 if the | ||
4 | host machine had 64-bit support. This creates issues when cross- | ||
5 | compiling for ARM64. Additionally, the user can always use --cpu=* to | ||
6 | manually set the host CPU and therefore this workaround should be | ||
7 | removed. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
11 | Message-id: 20210126012457.39046-12-j@getutm.app | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | configure | 11 ----------- | ||
15 | 1 file changed, 11 deletions(-) | ||
16 | |||
17 | diff --git a/configure b/configure | ||
18 | index XXXXXXX..XXXXXXX 100755 | ||
19 | --- a/configure | ||
20 | +++ b/configure | ||
21 | @@ -XXX,XX +XXX,XX @@ fi | ||
22 | # the correct CPU with the --cpu option. | ||
23 | case $targetos in | ||
24 | Darwin) | ||
25 | - # on Leopard most of the system is 32-bit, so we have to ask the kernel if we can | ||
26 | - # run 64-bit userspace code. | ||
27 | - # If the user didn't specify a CPU explicitly and the kernel says this is | ||
28 | - # 64 bit hw, then assume x86_64. Otherwise fall through to the usual detection code. | ||
29 | - if test -z "$cpu" && test "$(sysctl -n hw.optional.x86_64)" = "1"; then | ||
30 | - cpu="x86_64" | ||
31 | - fi | ||
32 | HOST_DSOSUF=".dylib" | ||
33 | ;; | ||
34 | SunOS) | ||
35 | @@ -XXX,XX +XXX,XX @@ OpenBSD) | ||
36 | Darwin) | ||
37 | bsd="yes" | ||
38 | darwin="yes" | ||
39 | - if [ "$cpu" = "x86_64" ] ; then | ||
40 | - QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | ||
41 | - QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | ||
42 | - fi | ||
43 | audio_drv_list="try-coreaudio try-sdl" | ||
44 | audio_possible_drivers="coreaudio sdl" | ||
45 | # Disable attempts to use ObjectiveC features in os/object.h since they | ||
46 | -- | ||
47 | 2.20.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Alexander Graf <agraf@csgraf.de> | ||
2 | 1 | ||
3 | In macOS 11, QEMU only gets access to Hypervisor.framework if it has the | ||
4 | respective entitlement. Add an entitlement template and automatically self | ||
5 | sign and apply the entitlement in the build. | ||
6 | |||
7 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
8 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
9 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | meson.build | 29 +++++++++++++++++++++++++---- | ||
13 | accel/hvf/entitlements.plist | 8 ++++++++ | ||
14 | scripts/entitlement.sh | 13 +++++++++++++ | ||
15 | 3 files changed, 46 insertions(+), 4 deletions(-) | ||
16 | create mode 100644 accel/hvf/entitlements.plist | ||
17 | create mode 100755 scripts/entitlement.sh | ||
18 | |||
19 | diff --git a/meson.build b/meson.build | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/meson.build | ||
22 | +++ b/meson.build | ||
23 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
24 | }] | ||
25 | endif | ||
26 | foreach exe: execs | ||
27 | - emulators += {exe['name']: | ||
28 | - executable(exe['name'], exe['sources'], | ||
29 | - install: true, | ||
30 | + exe_name = exe['name'] | ||
31 | + exe_sign = 'CONFIG_HVF' in config_target | ||
32 | + if exe_sign | ||
33 | + exe_name += '-unsigned' | ||
34 | + endif | ||
35 | + | ||
36 | + emulator = executable(exe_name, exe['sources'], | ||
37 | + install: not exe_sign, | ||
38 | c_args: c_args, | ||
39 | dependencies: arch_deps + deps + exe['dependencies'], | ||
40 | objects: lib.extract_all_objects(recursive: true), | ||
41 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | ||
42 | link_depends: [block_syms, qemu_syms] + exe.get('link_depends', []), | ||
43 | link_args: link_args, | ||
44 | gui_app: exe['gui']) | ||
45 | - } | ||
46 | + | ||
47 | + if exe_sign | ||
48 | + emulators += {exe['name'] : custom_target(exe['name'], | ||
49 | + install: true, | ||
50 | + install_dir: get_option('bindir'), | ||
51 | + depends: emulator, | ||
52 | + output: exe['name'], | ||
53 | + command: [ | ||
54 | + meson.current_source_dir() / 'scripts/entitlement.sh', | ||
55 | + meson.current_build_dir() / exe_name, | ||
56 | + meson.current_build_dir() / exe['name'], | ||
57 | + meson.current_source_dir() / 'accel/hvf/entitlements.plist' | ||
58 | + ]) | ||
59 | + } | ||
60 | + else | ||
61 | + emulators += {exe['name']: emulator} | ||
62 | + endif | ||
63 | |||
64 | if 'CONFIG_TRACE_SYSTEMTAP' in config_host | ||
65 | foreach stp: [ | ||
66 | diff --git a/accel/hvf/entitlements.plist b/accel/hvf/entitlements.plist | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/accel/hvf/entitlements.plist | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | +<?xml version="1.0" encoding="UTF-8"?> | ||
73 | +<!DOCTYPE plist PUBLIC "-//Apple//DTD PLIST 1.0//EN" "http://www.apple.com/DTDs/PropertyList-1.0.dtd"> | ||
74 | +<plist version="1.0"> | ||
75 | +<dict> | ||
76 | + <key>com.apple.security.hypervisor</key> | ||
77 | + <true/> | ||
78 | +</dict> | ||
79 | +</plist> | ||
80 | diff --git a/scripts/entitlement.sh b/scripts/entitlement.sh | ||
81 | new file mode 100755 | ||
82 | index XXXXXXX..XXXXXXX | ||
83 | --- /dev/null | ||
84 | +++ b/scripts/entitlement.sh | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | +#!/bin/sh -e | ||
87 | +# | ||
88 | +# Helper script for the build process to apply entitlements | ||
89 | + | ||
90 | +SRC="$1" | ||
91 | +DST="$2" | ||
92 | +ENTITLEMENT="$3" | ||
93 | + | ||
94 | +trap 'rm "$DST.tmp"' exit | ||
95 | +cp -af "$SRC" "$DST.tmp" | ||
96 | +codesign --entitlements "$ENTITLEMENT" --force -s - "$DST.tmp" | ||
97 | +mv "$DST.tmp" "$DST" | ||
98 | +trap '' exit | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Thomas Huth <thuth@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Add PCI interface support for PVPANIC device. Create a new file pvpanic-pci.c | 3 | The header target/arm/kvm-consts.h checks CONFIG_KVM which is marked as |
4 | where the PCI specific routines reside and update the build system with the new | 4 | poisoned in common code, so the files that include this header have to |
5 | files and config structure. | 5 | be added to specific_ss and recompiled for each, qemu-system-arm and |
6 | qemu-system-aarch64. However, since the kvm headers are only optionally | ||
7 | used in kvm-constants.h for some sanity checks, we can additionally | ||
8 | check the NEED_CPU_H macro first to avoid the poisoned CONFIG_KVM macro, | ||
9 | so kvm-constants.h can also be used from "common" files (without the | ||
10 | sanity checks - which should be OK since they are still done from other | ||
11 | target-specific files instead). This way, and by adjusting some other | ||
12 | include statements in the related files here and there, we can move some | ||
13 | files from specific_ss into softmmu_ss, so that they only need to be | ||
14 | compiled once during the build process. | ||
6 | 15 | ||
7 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 16 | Signed-off-by: Thomas Huth <thuth@redhat.com> |
8 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | 17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Message-id: 20221202154023.293614-1-thuth@redhat.com |
10 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 20 | --- |
13 | docs/specs/pci-ids.txt | 1 + | 21 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 2 +- |
14 | include/hw/misc/pvpanic.h | 1 + | 22 | target/arm/kvm-consts.h | 8 ++++---- |
15 | include/hw/pci/pci.h | 1 + | 23 | hw/misc/imx6_src.c | 2 +- |
16 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++++++++++++++++++++++++ | 24 | hw/misc/iotkit-sysctl.c | 1 - |
17 | hw/misc/Kconfig | 6 +++ | 25 | hw/misc/meson.build | 11 +++++------ |
18 | hw/misc/meson.build | 1 + | 26 | 5 files changed, 11 insertions(+), 13 deletions(-) |
19 | 6 files changed, 104 insertions(+) | ||
20 | create mode 100644 hw/misc/pvpanic-pci.c | ||
21 | 27 | ||
22 | diff --git a/docs/specs/pci-ids.txt b/docs/specs/pci-ids.txt | 28 | diff --git a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h |
23 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/docs/specs/pci-ids.txt | 30 | --- a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h |
25 | +++ b/docs/specs/pci-ids.txt | 31 | +++ b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h |
26 | @@ -XXX,XX +XXX,XX @@ PCI devices (other than virtio): | 32 | @@ -XXX,XX +XXX,XX @@ |
27 | 1b36:000d PCI xhci usb host adapter | 33 | |
28 | 1b36:000f mdpy (mdev sample device), linux/samples/vfio-mdev/mdpy.c | 34 | #include "hw/sysbus.h" |
29 | 1b36:0010 PCIe NVMe device (-device nvme) | 35 | #include "hw/register.h" |
30 | +1b36:0011 PCI PVPanic device (-device pvpanic-pci) | 36 | -#include "target/arm/cpu.h" |
31 | 37 | +#include "target/arm/cpu-qom.h" | |
32 | All these devices are documented in docs/specs. | 38 | |
33 | 39 | #define TYPE_XLNX_ZYNQMP_APU_CTRL "xlnx.apu-ctrl" | |
34 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 40 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPAPUCtrl, XLNX_ZYNQMP_APU_CTRL) |
41 | diff --git a/target/arm/kvm-consts.h b/target/arm/kvm-consts.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/include/hw/misc/pvpanic.h | 43 | --- a/target/arm/kvm-consts.h |
37 | +++ b/include/hw/misc/pvpanic.h | 44 | +++ b/target/arm/kvm-consts.h |
38 | @@ -XXX,XX +XXX,XX @@ | 45 | @@ -XXX,XX +XXX,XX @@ |
39 | #include "qom/object.h" | 46 | #ifndef ARM_KVM_CONSTS_H |
40 | 47 | #define ARM_KVM_CONSTS_H | |
41 | #define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | 48 | |
42 | +#define TYPE_PVPANIC_PCI_DEVICE "pvpanic-pci" | 49 | +#ifdef NEED_CPU_H |
43 | 50 | #ifdef CONFIG_KVM | |
44 | #define PVPANIC_IOPORT_PROP "ioport" | 51 | #include <linux/kvm.h> |
45 | 52 | #include <linux/psci.h> | |
46 | diff --git a/include/hw/pci/pci.h b/include/hw/pci/pci.h | 53 | - |
54 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(X != Y) | ||
55 | +#endif | ||
56 | +#endif | ||
57 | |||
58 | -#else | ||
59 | - | ||
60 | +#ifndef MISMATCH_CHECK | ||
61 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(0) | ||
62 | - | ||
63 | #endif | ||
64 | |||
65 | #define CP_REG_SIZE_SHIFT 52 | ||
66 | diff --git a/hw/misc/imx6_src.c b/hw/misc/imx6_src.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | 67 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/include/hw/pci/pci.h | 68 | --- a/hw/misc/imx6_src.c |
49 | +++ b/include/hw/pci/pci.h | 69 | +++ b/hw/misc/imx6_src.c |
50 | @@ -XXX,XX +XXX,XX @@ extern bool pci_available; | ||
51 | #define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e | ||
52 | #define PCI_DEVICE_ID_REDHAT_MDPY 0x000f | ||
53 | #define PCI_DEVICE_ID_REDHAT_NVME 0x0010 | ||
54 | +#define PCI_DEVICE_ID_REDHAT_PVPANIC 0x0011 | ||
55 | #define PCI_DEVICE_ID_REDHAT_QXL 0x0100 | ||
56 | |||
57 | #define FMT_PCIBUS PRIx64 | ||
58 | diff --git a/hw/misc/pvpanic-pci.c b/hw/misc/pvpanic-pci.c | ||
59 | new file mode 100644 | ||
60 | index XXXXXXX..XXXXXXX | ||
61 | --- /dev/null | ||
62 | +++ b/hw/misc/pvpanic-pci.c | ||
63 | @@ -XXX,XX +XXX,XX @@ | 70 | @@ -XXX,XX +XXX,XX @@ |
64 | +/* | 71 | #include "qemu/log.h" |
65 | + * QEMU simulated PCI pvpanic device. | 72 | #include "qemu/main-loop.h" |
66 | + * | 73 | #include "qemu/module.h" |
67 | + * Copyright (C) 2020 Oracle | 74 | -#include "arm-powerctl.h" |
68 | + * | 75 | +#include "target/arm/arm-powerctl.h" |
69 | + * Authors: | 76 | #include "hw/core/cpu.h" |
70 | + * Mihai Carabas <mihai.carabas@oracle.com> | 77 | |
71 | + * | 78 | #ifndef DEBUG_IMX6_SRC |
72 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 79 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c |
73 | + * See the COPYING file in the top-level directory. | ||
74 | + * | ||
75 | + */ | ||
76 | + | ||
77 | +#include "qemu/osdep.h" | ||
78 | +#include "qemu/log.h" | ||
79 | +#include "qemu/module.h" | ||
80 | +#include "sysemu/runstate.h" | ||
81 | + | ||
82 | +#include "hw/nvram/fw_cfg.h" | ||
83 | +#include "hw/qdev-properties.h" | ||
84 | +#include "migration/vmstate.h" | ||
85 | +#include "hw/misc/pvpanic.h" | ||
86 | +#include "qom/object.h" | ||
87 | +#include "hw/pci/pci.h" | ||
88 | + | ||
89 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicPCIState, PVPANIC_PCI_DEVICE) | ||
90 | + | ||
91 | +/* | ||
92 | + * PVPanicPCIState for PCI device | ||
93 | + */ | ||
94 | +typedef struct PVPanicPCIState { | ||
95 | + PCIDevice dev; | ||
96 | + PVPanicState pvpanic; | ||
97 | +} PVPanicPCIState; | ||
98 | + | ||
99 | +static const VMStateDescription vmstate_pvpanic_pci = { | ||
100 | + .name = "pvpanic-pci", | ||
101 | + .version_id = 1, | ||
102 | + .minimum_version_id = 1, | ||
103 | + .fields = (VMStateField[]) { | ||
104 | + VMSTATE_PCI_DEVICE(dev, PVPanicPCIState), | ||
105 | + VMSTATE_END_OF_LIST() | ||
106 | + } | ||
107 | +}; | ||
108 | + | ||
109 | +static void pvpanic_pci_realizefn(PCIDevice *dev, Error **errp) | ||
110 | +{ | ||
111 | + PVPanicPCIState *s = PVPANIC_PCI_DEVICE(dev); | ||
112 | + PVPanicState *ps = &s->pvpanic; | ||
113 | + | ||
114 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 2); | ||
115 | + | ||
116 | + pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &ps->mr); | ||
117 | +} | ||
118 | + | ||
119 | +static Property pvpanic_pci_properties[] = { | ||
120 | + DEFINE_PROP_UINT8("events", PVPanicPCIState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
121 | + DEFINE_PROP_END_OF_LIST(), | ||
122 | +}; | ||
123 | + | ||
124 | +static void pvpanic_pci_class_init(ObjectClass *klass, void *data) | ||
125 | +{ | ||
126 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
127 | + PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass); | ||
128 | + | ||
129 | + device_class_set_props(dc, pvpanic_pci_properties); | ||
130 | + | ||
131 | + pc->realize = pvpanic_pci_realizefn; | ||
132 | + pc->vendor_id = PCI_VENDOR_ID_REDHAT; | ||
133 | + pc->device_id = PCI_DEVICE_ID_REDHAT_PVPANIC; | ||
134 | + pc->revision = 1; | ||
135 | + pc->class_id = PCI_CLASS_SYSTEM_OTHER; | ||
136 | + dc->vmsd = &vmstate_pvpanic_pci; | ||
137 | + | ||
138 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
139 | +} | ||
140 | + | ||
141 | +static TypeInfo pvpanic_pci_info = { | ||
142 | + .name = TYPE_PVPANIC_PCI_DEVICE, | ||
143 | + .parent = TYPE_PCI_DEVICE, | ||
144 | + .instance_size = sizeof(PVPanicPCIState), | ||
145 | + .class_init = pvpanic_pci_class_init, | ||
146 | + .interfaces = (InterfaceInfo[]) { | ||
147 | + { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | ||
148 | + { } | ||
149 | + } | ||
150 | +}; | ||
151 | + | ||
152 | +static void pvpanic_register_types(void) | ||
153 | +{ | ||
154 | + type_register_static(&pvpanic_pci_info); | ||
155 | +} | ||
156 | + | ||
157 | +type_init(pvpanic_register_types); | ||
158 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
159 | index XXXXXXX..XXXXXXX 100644 | 80 | index XXXXXXX..XXXXXXX 100644 |
160 | --- a/hw/misc/Kconfig | 81 | --- a/hw/misc/iotkit-sysctl.c |
161 | +++ b/hw/misc/Kconfig | 82 | +++ b/hw/misc/iotkit-sysctl.c |
162 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSINFO | 83 | @@ -XXX,XX +XXX,XX @@ |
163 | config PVPANIC_COMMON | 84 | #include "hw/qdev-properties.h" |
164 | bool | 85 | #include "hw/arm/armsse-version.h" |
165 | 86 | #include "target/arm/arm-powerctl.h" | |
166 | +config PVPANIC_PCI | 87 | -#include "target/arm/cpu.h" |
167 | + bool | 88 | |
168 | + default y if PCI_DEVICES | 89 | REG32(SECDBGSTAT, 0x0) |
169 | + depends on PCI | 90 | REG32(SECDBGSET, 0x4) |
170 | + select PVPANIC_COMMON | ||
171 | + | ||
172 | config PVPANIC_ISA | ||
173 | bool | ||
174 | depends on ISA_BUS | ||
175 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | 91 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
176 | index XXXXXXX..XXXXXXX 100644 | 92 | index XXXXXXX..XXXXXXX 100644 |
177 | --- a/hw/misc/meson.build | 93 | --- a/hw/misc/meson.build |
178 | +++ b/hw/misc/meson.build | 94 | +++ b/hw/misc/meson.build |
179 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | 95 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IMX', if_true: files( |
180 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | 96 | 'imx25_ccm.c', |
181 | 97 | 'imx31_ccm.c', | |
182 | softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | 98 | 'imx6_ccm.c', |
183 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_PCI', if_true: files('pvpanic-pci.c')) | 99 | + 'imx6_src.c', |
184 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | 100 | 'imx6ul_ccm.c', |
185 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | 101 | 'imx7_ccm.c', |
186 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | 102 | 'imx7_gpr.c', |
103 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( | ||
104 | )) | ||
105 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
106 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | ||
107 | -specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
108 | -specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
109 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
110 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
111 | specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) | ||
112 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | ||
113 | 'xlnx-versal-xramc.c', | ||
114 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_TZ_MPC', if_true: files('tz-mpc.c')) | ||
115 | softmmu_ss.add(when: 'CONFIG_TZ_MSC', if_true: files('tz-msc.c')) | ||
116 | softmmu_ss.add(when: 'CONFIG_TZ_PPC', if_true: files('tz-ppc.c')) | ||
117 | softmmu_ss.add(when: 'CONFIG_IOTKIT_SECCTL', if_true: files('iotkit-secctl.c')) | ||
118 | +softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSCTL', if_true: files('iotkit-sysctl.c')) | ||
119 | softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c')) | ||
120 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPU_PWRCTRL', if_true: files('armsse-cpu-pwrctrl.c')) | ||
121 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
122 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_GRLIB', if_true: files('grlib_ahb_apb_pnp.c')) | ||
123 | |||
124 | specific_ss.add(when: 'CONFIG_AVR_POWER', if_true: files('avr_power.c')) | ||
125 | |||
126 | -specific_ss.add(when: 'CONFIG_IMX', if_true: files('imx6_src.c')) | ||
127 | -specific_ss.add(when: 'CONFIG_IOTKIT_SYSCTL', if_true: files('iotkit-sysctl.c')) | ||
128 | - | ||
129 | specific_ss.add(when: 'CONFIG_MAC_VIA', if_true: files('mac_via.c')) | ||
130 | |||
131 | specific_ss.add(when: 'CONFIG_MIPS_CPS', if_true: files('mips_cmgcr.c', 'mips_cpc.c')) | ||
132 | specific_ss.add(when: 'CONFIG_MIPS_ITU', if_true: files('mips_itu.c')) | ||
133 | |||
134 | -specific_ss.add(when: 'CONFIG_SBSA_REF', if_true: files('sbsa_ec.c')) | ||
135 | +softmmu_ss.add(when: 'CONFIG_SBSA_REF', if_true: files('sbsa_ec.c')) | ||
136 | |||
137 | # HPPA devices | ||
138 | softmmu_ss.add(when: 'CONFIG_LASI', if_true: files('lasi.c')) | ||
187 | -- | 139 | -- |
188 | 2.20.1 | 140 | 2.25.1 |
189 | 141 | ||
190 | 142 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add a function for checking whether a clock has a source. This is | ||
2 | useful for devices which have input clocks that must be wired up by | ||
3 | the board as it allows them to fail in realize rather than ploughing | ||
4 | on with a zero-period clock. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-3-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | docs/devel/clocks.rst | 16 ++++++++++++++++ | ||
14 | include/hw/clock.h | 15 +++++++++++++++ | ||
15 | 2 files changed, 31 insertions(+) | ||
16 | |||
17 | diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/docs/devel/clocks.rst | ||
20 | +++ b/docs/devel/clocks.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ object during device instance init. For example: | ||
22 | /* set initial value to 10ns / 100MHz */ | ||
23 | clock_set_ns(clk, 10); | ||
24 | |||
25 | +To enforce that the clock is wired up by the board code, you can | ||
26 | +call ``clock_has_source()`` in your device's realize method: | ||
27 | + | ||
28 | +.. code-block:: c | ||
29 | + | ||
30 | + if (!clock_has_source(s->clk)) { | ||
31 | + error_setg(errp, "MyDevice: clk input must be connected"); | ||
32 | + return; | ||
33 | + } | ||
34 | + | ||
35 | +Note that this only checks that the clock has been wired up; it is | ||
36 | +still possible that the output clock connected to it is disabled | ||
37 | +or has not yet been configured, in which case the period will be | ||
38 | +zero. You should use the clock callback to find out when the clock | ||
39 | +period changes. | ||
40 | + | ||
41 | Fetching clock frequency/period | ||
42 | ------------------------------- | ||
43 | |||
44 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/include/hw/clock.h | ||
47 | +++ b/include/hw/clock.h | ||
48 | @@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk); | ||
49 | */ | ||
50 | void clock_set_source(Clock *clk, Clock *src); | ||
51 | |||
52 | +/** | ||
53 | + * clock_has_source: | ||
54 | + * @clk: the clock | ||
55 | + * | ||
56 | + * Returns true if the clock has a source clock connected to it. | ||
57 | + * This is useful for devices which have input clocks which must | ||
58 | + * be connected by the board/SoC code which creates them. The | ||
59 | + * device code can use this to check in its realize method that | ||
60 | + * the clock has been connected. | ||
61 | + */ | ||
62 | +static inline bool clock_has_source(const Clock *clk) | ||
63 | +{ | ||
64 | + return clk->source != NULL; | ||
65 | +} | ||
66 | + | ||
67 | /** | ||
68 | * clock_set: | ||
69 | * @clk: the clock to initialize. | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add a simple test of the CMSDK APB timer, since we're about to do | ||
2 | some refactoring of how it is clocked. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-4-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++++++++++++++++++ | ||
12 | MAINTAINERS | 1 + | ||
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 77 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
16 | |||
17 | diff --git a/tests/qtest/cmsdk-apb-timer-test.c b/tests/qtest/cmsdk-apb-timer-test.c | ||
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-timer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB timer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE-200 timer0; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40000000 | ||
44 | + | ||
45 | +#define CTRL 0 | ||
46 | +#define VALUE 4 | ||
47 | +#define RELOAD 8 | ||
48 | +#define INTSTATUS 0xc | ||
49 | + | ||
50 | +static void test_timer(void) | ||
51 | +{ | ||
52 | + g_assert_true(readl(TIMER_BASE + INTSTATUS) == 0); | ||
53 | + | ||
54 | + /* Start timer: will fire after 40 * 1000 == 40000 ns */ | ||
55 | + writel(TIMER_BASE + RELOAD, 1000); | ||
56 | + writel(TIMER_BASE + CTRL, 9); | ||
57 | + | ||
58 | + /* Step to just past the 500th tick and check VALUE */ | ||
59 | + clock_step(40 * 500 + 1); | ||
60 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
61 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 500); | ||
62 | + | ||
63 | + /* Just past the 1000th tick: timer should have fired */ | ||
64 | + clock_step(40 * 500); | ||
65 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
66 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 0); | ||
67 | + | ||
68 | + /* VALUE reloads at the following tick */ | ||
69 | + clock_step(40); | ||
70 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 1000); | ||
71 | + | ||
72 | + /* Check write-1-to-clear behaviour of INTSTATUS */ | ||
73 | + writel(TIMER_BASE + INTSTATUS, 0); | ||
74 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
75 | + writel(TIMER_BASE + INTSTATUS, 1); | ||
76 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
77 | + | ||
78 | + /* Turn off the timer */ | ||
79 | + writel(TIMER_BASE + CTRL, 0); | ||
80 | +} | ||
81 | + | ||
82 | +int main(int argc, char **argv) | ||
83 | +{ | ||
84 | + int r; | ||
85 | + | ||
86 | + g_test_init(&argc, &argv, NULL); | ||
87 | + | ||
88 | + qtest_start("-machine mps2-an385"); | ||
89 | + | ||
90 | + qtest_add_func("/cmsdk-apb-timer/timer", test_timer); | ||
91 | + | ||
92 | + r = g_test_run(); | ||
93 | + | ||
94 | + qtest_end(); | ||
95 | + | ||
96 | + return r; | ||
97 | +} | ||
98 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
99 | index XXXXXXX..XXXXXXX 100644 | ||
100 | --- a/MAINTAINERS | ||
101 | +++ b/MAINTAINERS | ||
102 | @@ -XXX,XX +XXX,XX @@ F: include/hw/rtc/pl031.h | ||
103 | F: include/hw/arm/primecell.h | ||
104 | F: hw/timer/cmsdk-apb-timer.c | ||
105 | F: include/hw/timer/cmsdk-apb-timer.h | ||
106 | +F: tests/qtest/cmsdk-apb-timer-test.c | ||
107 | F: hw/timer/cmsdk-apb-dualtimer.c | ||
108 | F: include/hw/timer/cmsdk-apb-dualtimer.h | ||
109 | F: hw/char/cmsdk-apb-uart.c | ||
110 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/tests/qtest/meson.build | ||
113 | +++ b/tests/qtest/meson.build | ||
114 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
115 | 'npcm7xx_timer-test', | ||
116 | 'npcm7xx_watchdog_timer-test'] | ||
117 | qtests_arm = \ | ||
118 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
119 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
120 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
121 | ['arm-cpu-features', | ||
122 | -- | ||
123 | 2.20.1 | ||
124 | |||
125 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Add a simple test of the CMSDK watchdog, since we're about to do some | ||
2 | refactoring of how it is clocked. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-5-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-5-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | ||
12 | tests/qtest/cmsdk-apb-watchdog-test.c | 79 +++++++++++++++++++++++++++ | ||
13 | MAINTAINERS | 1 + | ||
14 | tests/qtest/meson.build | 1 + | ||
15 | 3 files changed, 81 insertions(+) | ||
16 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
17 | |||
18 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | ||
19 | new file mode 100644 | ||
20 | index XXXXXXX..XXXXXXX | ||
21 | --- /dev/null | ||
22 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | +/* | ||
25 | + * QTest testcase for the CMSDK APB watchdog device | ||
26 | + * | ||
27 | + * Copyright (c) 2021 Linaro Limited | ||
28 | + * | ||
29 | + * This program is free software; you can redistribute it and/or modify it | ||
30 | + * under the terms of the GNU General Public License as published by the | ||
31 | + * Free Software Foundation; either version 2 of the License, or | ||
32 | + * (at your option) any later version. | ||
33 | + * | ||
34 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
35 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
36 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
37 | + * for more details. | ||
38 | + */ | ||
39 | + | ||
40 | +#include "qemu/osdep.h" | ||
41 | +#include "libqtest-single.h" | ||
42 | + | ||
43 | +/* | ||
44 | + * lm3s811evb watchdog; at board startup this runs at 200MHz / 16 == 12.5MHz, | ||
45 | + * which is 80ns per tick. | ||
46 | + */ | ||
47 | +#define WDOG_BASE 0x40000000 | ||
48 | + | ||
49 | +#define WDOGLOAD 0 | ||
50 | +#define WDOGVALUE 4 | ||
51 | +#define WDOGCONTROL 8 | ||
52 | +#define WDOGINTCLR 0xc | ||
53 | +#define WDOGRIS 0x10 | ||
54 | +#define WDOGMIS 0x14 | ||
55 | +#define WDOGLOCK 0xc00 | ||
56 | + | ||
57 | +static void test_watchdog(void) | ||
58 | +{ | ||
59 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
60 | + | ||
61 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
62 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
63 | + | ||
64 | + /* Step to just past the 500th tick */ | ||
65 | + clock_step(500 * 80 + 1); | ||
66 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
67 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
68 | + | ||
69 | + /* Just past the 1000th tick: timer should have fired */ | ||
70 | + clock_step(500 * 80); | ||
71 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
73 | + | ||
74 | + /* VALUE reloads at following tick */ | ||
75 | + clock_step(80); | ||
76 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
77 | + | ||
78 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
79 | + clock_step(500 * 80); | ||
80 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
81 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
82 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
84 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
85 | +} | ||
86 | + | ||
87 | +int main(int argc, char **argv) | ||
88 | +{ | ||
89 | + int r; | ||
90 | + | ||
91 | + g_test_init(&argc, &argv, NULL); | ||
92 | + | ||
93 | + qtest_start("-machine lm3s811evb"); | ||
94 | + | ||
95 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | ||
96 | + | ||
97 | + r = g_test_run(); | ||
98 | + | ||
99 | + qtest_end(); | ||
100 | + | ||
101 | + return r; | ||
102 | +} | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/MAINTAINERS | ||
106 | +++ b/MAINTAINERS | ||
107 | @@ -XXX,XX +XXX,XX @@ F: hw/char/cmsdk-apb-uart.c | ||
108 | F: include/hw/char/cmsdk-apb-uart.h | ||
109 | F: hw/watchdog/cmsdk-apb-watchdog.c | ||
110 | F: include/hw/watchdog/cmsdk-apb-watchdog.h | ||
111 | +F: tests/qtest/cmsdk-apb-watchdog-test.c | ||
112 | F: hw/misc/tz-ppc.c | ||
113 | F: include/hw/misc/tz-ppc.h | ||
114 | F: hw/misc/tz-mpc.c | ||
115 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/tests/qtest/meson.build | ||
118 | +++ b/tests/qtest/meson.build | ||
119 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
120 | 'npcm7xx_watchdog_timer-test'] | ||
121 | qtests_arm = \ | ||
122 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
123 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | ||
124 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
125 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
126 | ['arm-cpu-features', | ||
127 | -- | ||
128 | 2.20.1 | ||
129 | |||
130 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_TIMER device to the | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
6 | 2 | ||
7 | Since the device doesn't already have a doc comment for its "QEMU | 3 | When building with --disable-tcg on Darwin we get: |
8 | interface", we add one including the new Clock. | ||
9 | 4 | ||
10 | This is a migration compatibility break for machines mps2-an505, | 5 | target/arm/cpu.c:725:16: error: incomplete definition of type 'struct TCGCPUOps' |
11 | mps2-an521, musca-a, musca-b1. | 6 | cc->tcg_ops->do_interrupt(cs); |
7 | ~~~~~~~~~~~^ | ||
12 | 8 | ||
9 | Commit 083afd18a9 ("target/arm: Restrict cpu_exec_interrupt() | ||
10 | handler to sysemu") limited this block to system emulation, | ||
11 | but neglected to also limit it to TCG. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Fabiano Rosas <farosas@suse.de> | ||
15 | Message-id: 20221209110823.59495-1-philmd@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-8-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-8-peter.maydell@linaro.org | ||
19 | --- | 17 | --- |
20 | include/hw/timer/cmsdk-apb-timer.h | 9 +++++++++ | 18 | target/arm/cpu.c | 5 +++-- |
21 | hw/timer/cmsdk-apb-timer.c | 7 +++++-- | 19 | 1 file changed, 3 insertions(+), 2 deletions(-) |
22 | 2 files changed, 14 insertions(+), 2 deletions(-) | ||
23 | 20 | ||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | 21 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
25 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | 23 | --- a/target/arm/cpu.c |
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 24 | +++ b/target/arm/cpu.c |
28 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
29 | #include "hw/qdev-properties.h" | 26 | arm_rebuild_hflags(env); |
30 | #include "hw/sysbus.h" | ||
31 | #include "hw/ptimer.h" | ||
32 | +#include "hw/clock.h" | ||
33 | #include "qom/object.h" | ||
34 | |||
35 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | ||
36 | OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
37 | |||
38 | +/* | ||
39 | + * QEMU interface: | ||
40 | + * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
41 | + * + Clock input "pclk": clock for the timer | ||
42 | + * + sysbus MMIO region 0: the register bank | ||
43 | + * + sysbus IRQ 0: timer interrupt TIMERINT | ||
44 | + */ | ||
45 | struct CMSDKAPBTimer { | ||
46 | /*< private >*/ | ||
47 | SysBusDevice parent_obj; | ||
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
49 | qemu_irq timerint; | ||
50 | uint32_t pclk_frq; | ||
51 | struct ptimer_state *timer; | ||
52 | + Clock *pclk; | ||
53 | |||
54 | uint32_t ctrl; | ||
55 | uint32_t value; | ||
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-timer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | #include "hw/sysbus.h" | ||
62 | #include "hw/irq.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-timer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
69 | s, "cmsdk-apb-timer", 0x1000); | ||
70 | sysbus_init_mmio(sbd, &s->iomem); | ||
71 | sysbus_init_irq(sbd, &s->timerint); | ||
72 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | ||
73 | } | 27 | } |
74 | 28 | ||
75 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 29 | -#ifndef CONFIG_USER_ONLY |
76 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 30 | +#if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY) |
77 | 31 | ||
78 | static const VMStateDescription cmsdk_apb_timer_vmstate = { | 32 | static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, |
79 | .name = "cmsdk-apb-timer", | 33 | unsigned int target_el, |
80 | - .version_id = 1, | 34 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) |
81 | - .minimum_version_id = 1, | 35 | cc->tcg_ops->do_interrupt(cs); |
82 | + .version_id = 2, | 36 | return true; |
83 | + .minimum_version_id = 2, | 37 | } |
84 | .fields = (VMStateField[]) { | 38 | -#endif /* !CONFIG_USER_ONLY */ |
85 | VMSTATE_PTIMER(timer, CMSDKAPBTimer), | 39 | + |
86 | + VMSTATE_CLOCK(pclk, CMSDKAPBTimer), | 40 | +#endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ |
87 | VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | 41 | |
88 | VMSTATE_UINT32(value, CMSDKAPBTimer), | 42 | void arm_cpu_update_virq(ARMCPU *cpu) |
89 | VMSTATE_UINT32(reload, CMSDKAPBTimer), | 43 | { |
90 | -- | 44 | -- |
91 | 2.20.1 | 45 | 2.25.1 |
92 | 46 | ||
93 | 47 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | As the first step in converting the CMSDK_APB_TIMER device to the | ||
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the | ||
4 | wdogclk-frq property to using the Clock once all the users of this | ||
5 | device have been converted to wire up the Clock. | ||
6 | 1 | ||
7 | This is a migration compatibility break for machines mps2-an385, | ||
8 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
9 | musca-b1, lm3s811evb, lm3s6965evb. | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-10-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-10-peter.maydell@linaro.org | ||
17 | --- | ||
18 | include/hw/watchdog/cmsdk-apb-watchdog.h | 3 +++ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 7 +++++-- | ||
20 | 2 files changed, 8 insertions(+), 2 deletions(-) | ||
21 | |||
22 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
25 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | * | ||
28 | * QEMU interface: | ||
29 | * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | ||
30 | + * + Clock input "WDOGCLK": clock for the watchdog's timer | ||
31 | * + sysbus MMIO region 0: the register bank | ||
32 | * + sysbus IRQ 0: watchdog interrupt | ||
33 | * | ||
34 | @@ -XXX,XX +XXX,XX @@ | ||
35 | |||
36 | #include "hw/sysbus.h" | ||
37 | #include "hw/ptimer.h" | ||
38 | +#include "hw/clock.h" | ||
39 | #include "qom/object.h" | ||
40 | |||
41 | #define TYPE_CMSDK_APB_WATCHDOG "cmsdk-apb-watchdog" | ||
42 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
43 | uint32_t wdogclk_frq; | ||
44 | bool is_luminary; | ||
45 | struct ptimer_state *timer; | ||
46 | + Clock *wdogclk; | ||
47 | |||
48 | uint32_t control; | ||
49 | uint32_t intstatus; | ||
50 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
53 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | #include "hw/irq.h" | ||
56 | #include "hw/qdev-properties.h" | ||
57 | #include "hw/registerfields.h" | ||
58 | +#include "hw/qdev-clock.h" | ||
59 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
60 | #include "migration/vmstate.h" | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | ||
63 | s, "cmsdk-apb-watchdog", 0x1000); | ||
64 | sysbus_init_mmio(sbd, &s->iomem); | ||
65 | sysbus_init_irq(sbd, &s->wdogint); | ||
66 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | ||
67 | |||
68 | s->is_luminary = false; | ||
69 | s->id = cmsdk_apb_watchdog_id; | ||
70 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
71 | |||
72 | static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
73 | .name = "cmsdk-apb-watchdog", | ||
74 | - .version_id = 1, | ||
75 | - .minimum_version_id = 1, | ||
76 | + .version_id = 2, | ||
77 | + .minimum_version_id = 2, | ||
78 | .fields = (VMStateField[]) { | ||
79 | + VMSTATE_CLOCK(wdogclk, CMSDKAPBWatchdog), | ||
80 | VMSTATE_PTIMER(timer, CMSDKAPBWatchdog), | ||
81 | VMSTATE_UINT32(control, CMSDKAPBWatchdog), | ||
82 | VMSTATE_UINT32(intstatus, CMSDKAPBWatchdog), | ||
83 | -- | ||
84 | 2.20.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | While we transition the ARMSSE code from integer properties | ||
2 | specifying clock frequencies to Clock objects, we want to have the | ||
3 | device provide both at once. We want the final name of the main | ||
4 | input Clock to be "MAINCLK", following the hardware name. | ||
5 | Unfortunately creating an input Clock with a name X creates an | ||
6 | under-the-hood QOM property X; for "MAINCLK" this clashes with the | ||
7 | existing UINT32 property of that name. | ||
8 | 1 | ||
9 | Rename the UINT32 property to MAINCLK_FRQ so it can coexist with the | ||
10 | MAINCLK Clock; once the transition is complete MAINCLK_FRQ will be | ||
11 | deleted. | ||
12 | |||
13 | Commit created with: | ||
14 | perl -p -i -e 's/MAINCLK/MAINCLK_FRQ/g' hw/arm/{armsse,mps2-tz,musca}.c include/hw/arm/armsse.h | ||
15 | |||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
19 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | Message-id: 20210128114145.20536-11-peter.maydell@linaro.org | ||
21 | Message-id: 20210121190622.22000-11-peter.maydell@linaro.org | ||
22 | --- | ||
23 | include/hw/arm/armsse.h | 2 +- | ||
24 | hw/arm/armsse.c | 6 +++--- | ||
25 | hw/arm/mps2-tz.c | 2 +- | ||
26 | hw/arm/musca.c | 2 +- | ||
27 | 4 files changed, 6 insertions(+), 6 deletions(-) | ||
28 | |||
29 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/include/hw/arm/armsse.h | ||
32 | +++ b/include/hw/arm/armsse.h | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | * QEMU interface: | ||
35 | * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
36 | * by the board model. | ||
37 | - * + QOM property "MAINCLK" is the frequency of the main system clock | ||
38 | + * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | ||
39 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | ||
40 | * (In hardware, the SSE-200 permits the number of expansion interrupts | ||
41 | * for the two CPUs to be configured separately, but we restrict it to | ||
42 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/arm/armsse.c | ||
45 | +++ b/hw/arm/armsse.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
47 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
48 | MemoryRegion *), | ||
49 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
50 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | ||
51 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
52 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
53 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
54 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
55 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
56 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
57 | MemoryRegion *), | ||
58 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
59 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | ||
60 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
61 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
62 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
63 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | } | ||
66 | |||
67 | if (!s->mainclk_frq) { | ||
68 | - error_setg(errp, "MAINCLK property was not set"); | ||
69 | + error_setg(errp, "MAINCLK_FRQ property was not set"); | ||
70 | return; | ||
71 | } | ||
72 | |||
73 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/arm/mps2-tz.c | ||
76 | +++ b/hw/arm/mps2-tz.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
78 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
79 | OBJECT(system_memory), &error_abort); | ||
80 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
81 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); | ||
82 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
83 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
84 | |||
85 | /* | ||
86 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/arm/musca.c | ||
89 | +++ b/hw/arm/musca.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
91 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
92 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
93 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
94 | - qdev_prop_set_uint32(ssedev, "MAINCLK", SYSCLK_FRQ); | ||
95 | + qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
96 | /* | ||
97 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
98 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Create two input clocks on the ARMSSE devices, one for the normal | ||
2 | MAINCLK, and one for the 32KHz S32KCLK, and wire these up to the | ||
3 | appropriate devices. The old property-based clock frequency setting | ||
4 | will remain in place until conversion is complete. | ||
5 | 1 | ||
6 | This is a migration compatibility break for machines mps2-an505, | ||
7 | mps2-an521, musca-a, musca-b1. | ||
8 | |||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
12 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20210128114145.20536-12-peter.maydell@linaro.org | ||
14 | Message-id: 20210121190622.22000-12-peter.maydell@linaro.org | ||
15 | --- | ||
16 | include/hw/arm/armsse.h | 6 ++++++ | ||
17 | hw/arm/armsse.c | 17 +++++++++++++++-- | ||
18 | 2 files changed, 21 insertions(+), 2 deletions(-) | ||
19 | |||
20 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/include/hw/arm/armsse.h | ||
23 | +++ b/include/hw/arm/armsse.h | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | * per-CPU identity and control register blocks | ||
26 | * | ||
27 | * QEMU interface: | ||
28 | + * + Clock input "MAINCLK": clock for CPUs and most peripherals | ||
29 | + * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | ||
30 | * + QOM property "memory" is a MemoryRegion containing the devices provided | ||
31 | * by the board model. | ||
32 | * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | #include "hw/misc/armsse-mhu.h" | ||
35 | #include "hw/misc/unimp.h" | ||
36 | #include "hw/or-irq.h" | ||
37 | +#include "hw/clock.h" | ||
38 | #include "hw/core/split-irq.h" | ||
39 | #include "hw/cpu/cluster.h" | ||
40 | #include "qom/object.h" | ||
41 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
42 | |||
43 | uint32_t nsccfg; | ||
44 | |||
45 | + Clock *mainclk; | ||
46 | + Clock *s32kclk; | ||
47 | + | ||
48 | /* Properties */ | ||
49 | MemoryRegion *board_memory; | ||
50 | uint32_t exp_numirq; | ||
51 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/armsse.c | ||
54 | +++ b/hw/arm/armsse.c | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | #include "hw/arm/armsse.h" | ||
57 | #include "hw/arm/boot.h" | ||
58 | #include "hw/irq.h" | ||
59 | +#include "hw/qdev-clock.h" | ||
60 | |||
61 | /* Format of the System Information block SYS_CONFIG register */ | ||
62 | typedef enum SysConfigFormat { | ||
63 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | ||
64 | assert(info->sram_banks <= MAX_SRAM_BANKS); | ||
65 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
66 | |||
67 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | ||
68 | + s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
69 | + | ||
70 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | ||
71 | |||
72 | for (i = 0; i < info->num_cpus; i++) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
74 | * map its upstream ends to the right place in the container. | ||
75 | */ | ||
76 | qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
77 | + qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | ||
79 | return; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
82 | &error_abort); | ||
83 | |||
84 | qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | ||
85 | + qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | ||
86 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | ||
87 | return; | ||
88 | } | ||
89 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
90 | &error_abort); | ||
91 | |||
92 | qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
93 | + qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
94 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
95 | return; | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
98 | * 0x4002f000: S32K timer | ||
99 | */ | ||
100 | qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
101 | + qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
102 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
103 | return; | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
106 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
107 | |||
108 | qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
109 | + qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
110 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
111 | return; | ||
112 | } | ||
113 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
114 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
115 | |||
116 | qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
117 | + qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
118 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
119 | return; | ||
120 | } | ||
121 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
122 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
123 | |||
124 | qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
125 | + qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
126 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
127 | return; | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | ||
130 | |||
131 | static const VMStateDescription armsse_vmstate = { | ||
132 | .name = "iotkit", | ||
133 | - .version_id = 1, | ||
134 | - .minimum_version_id = 1, | ||
135 | + .version_id = 2, | ||
136 | + .minimum_version_id = 2, | ||
137 | .fields = (VMStateField[]) { | ||
138 | + VMSTATE_CLOCK(mainclk, ARMSSE), | ||
139 | + VMSTATE_CLOCK(s32kclk, ARMSSE), | ||
140 | VMSTATE_UINT32(nsccfg, ARMSSE), | ||
141 | VMSTATE_END_OF_LIST() | ||
142 | } | ||
143 | -- | ||
144 | 2.20.1 | ||
145 | |||
146 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The old-style convenience function cmsdk_apb_timer_create() for | ||
2 | creating CMSDK_APB_TIMER objects is used in only two places in | ||
3 | mps2.c. Most of the rest of the code in that file uses the new | ||
4 | "initialize in place" coding style. | ||
5 | 1 | ||
6 | We want to connect up a Clock object which should be done between the | ||
7 | object creation and realization; rather than adding a Clock* argument | ||
8 | to the convenience function, convert the timer creation code in | ||
9 | mps2.c to the same style as is used already for the watchdog, | ||
10 | dualtimer and other devices, and delete the now-unused convenience | ||
11 | function. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-13-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-13-peter.maydell@linaro.org | ||
19 | --- | ||
20 | include/hw/timer/cmsdk-apb-timer.h | 21 --------------------- | ||
21 | hw/arm/mps2.c | 18 ++++++++++++++++-- | ||
22 | 2 files changed, 16 insertions(+), 23 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
28 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
29 | uint32_t intstatus; | ||
30 | }; | ||
31 | |||
32 | -/** | ||
33 | - * cmsdk_apb_timer_create - convenience function to create TYPE_CMSDK_APB_TIMER | ||
34 | - * @addr: location in system memory to map registers | ||
35 | - * @pclk_frq: frequency in Hz of the PCLK clock (used for calculating baud rate) | ||
36 | - */ | ||
37 | -static inline DeviceState *cmsdk_apb_timer_create(hwaddr addr, | ||
38 | - qemu_irq timerint, | ||
39 | - uint32_t pclk_frq) | ||
40 | -{ | ||
41 | - DeviceState *dev; | ||
42 | - SysBusDevice *s; | ||
43 | - | ||
44 | - dev = qdev_new(TYPE_CMSDK_APB_TIMER); | ||
45 | - s = SYS_BUS_DEVICE(dev); | ||
46 | - qdev_prop_set_uint32(dev, "pclk-frq", pclk_frq); | ||
47 | - sysbus_realize_and_unref(s, &error_fatal); | ||
48 | - sysbus_mmio_map(s, 0, addr); | ||
49 | - sysbus_connect_irq(s, 0, timerint); | ||
50 | - return dev; | ||
51 | -} | ||
52 | - | ||
53 | #endif | ||
54 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/mps2.c | ||
57 | +++ b/hw/arm/mps2.c | ||
58 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
59 | /* CMSDK APB subsystem */ | ||
60 | CMSDKAPBDualTimer dualtimer; | ||
61 | CMSDKAPBWatchdog watchdog; | ||
62 | + CMSDKAPBTimer timer[2]; | ||
63 | }; | ||
64 | |||
65 | #define TYPE_MPS2_MACHINE "mps2" | ||
66 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
67 | } | ||
68 | |||
69 | /* CMSDK APB subsystem */ | ||
70 | - cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); | ||
71 | - cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); | ||
72 | + for (i = 0; i < ARRAY_SIZE(mms->timer); i++) { | ||
73 | + g_autofree char *name = g_strdup_printf("timer%d", i); | ||
74 | + hwaddr base = 0x40000000 + i * 0x1000; | ||
75 | + int irqno = 8 + i; | ||
76 | + SysBusDevice *sbd; | ||
77 | + | ||
78 | + object_initialize_child(OBJECT(mms), name, &mms->timer[i], | ||
79 | + TYPE_CMSDK_APB_TIMER); | ||
80 | + sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
81 | + qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
82 | + sysbus_realize_and_unref(sbd, &error_fatal); | ||
83 | + sysbus_mmio_map(sbd, 0, base); | ||
84 | + sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | ||
85 | + } | ||
86 | + | ||
87 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
88 | TYPE_CMSDK_APB_DUALTIMER); | ||
89 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
90 | -- | ||
91 | 2.20.1 | ||
92 | |||
93 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Create a fixed-frequency Clock object to be the SYSCLK, and wire it | ||
2 | up to the devices that require it. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-14-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-14-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/arm/mps2.c | 9 +++++++++ | ||
12 | 1 file changed, 9 insertions(+) | ||
13 | |||
14 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/arm/mps2.c | ||
17 | +++ b/hw/arm/mps2.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | #include "hw/net/lan9118.h" | ||
20 | #include "net/net.h" | ||
21 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
22 | +#include "hw/qdev-clock.h" | ||
23 | #include "qom/object.h" | ||
24 | |||
25 | typedef enum MPS2FPGAType { | ||
26 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
27 | CMSDKAPBDualTimer dualtimer; | ||
28 | CMSDKAPBWatchdog watchdog; | ||
29 | CMSDKAPBTimer timer[2]; | ||
30 | + Clock *sysclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MPS2_MACHINE "mps2" | ||
34 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
35 | exit(EXIT_FAILURE); | ||
36 | } | ||
37 | |||
38 | + /* This clock doesn't need migration because it is fixed-frequency */ | ||
39 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
40 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
41 | + | ||
42 | /* The FPGA images have an odd combination of different RAMs, | ||
43 | * because in hardware they are different implementations and | ||
44 | * connected to different buses, giving varying performance/size | ||
45 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
46 | TYPE_CMSDK_APB_TIMER); | ||
47 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
48 | qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
49 | + qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | ||
50 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
51 | sysbus_mmio_map(sbd, 0, base); | ||
52 | sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
54 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
55 | TYPE_CMSDK_APB_DUALTIMER); | ||
56 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
57 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
58 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
60 | qdev_get_gpio_in(armv7m, 10)); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
62 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
63 | TYPE_CMSDK_APB_WATCHDOG); | ||
64 | qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
65 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
67 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
68 | qdev_get_gpio_in_named(armv7m, "NMI", 0)); | ||
69 | -- | ||
70 | 2.20.1 | ||
71 | |||
72 | diff view generated by jsdifflib |