1 | The following changes since commit 7e7eb9f852a46b51a71ae9d82590b2e4d28827ee: | 1 | This is mostly RTH's tcg_constant refactoring work, plus a few |
---|---|---|---|
2 | other things. | ||
2 | 3 | ||
3 | Merge remote-tracking branch 'remotes/armbru/tags/pull-qapi-2021-01-28' into staging (2021-01-28 22:43:18 +0000) | 4 | thanks |
5 | -- PMM | ||
6 | |||
7 | The following changes since commit cf6f26d6f9b2015ee12b4604b79359e76784163a: | ||
8 | |||
9 | Merge tag 'kraxel-20220427-pull-request' of git://git.kraxel.org/qemu into staging (2022-04-27 10:49:28 -0700) | ||
4 | 10 | ||
5 | are available in the Git repository at: | 11 | are available in the Git repository at: |
6 | 12 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210129 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220428 |
8 | 14 | ||
9 | for you to fetch changes up to 11749122e1a86866591306d43603d2795a3dea1a: | 15 | for you to fetch changes up to f8e7163d9e6740b5cef02bf73a17a59d0bef8bdb: |
10 | 16 | ||
11 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS (2021-01-29 10:47:29 +0000) | 17 | hw/arm/smmuv3: Advertise support for SMMUv3.2-BBML2 (2022-04-28 13:59:23 +0100) |
12 | 18 | ||
13 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
14 | target-arm queue: | 20 | target-arm queue: |
15 | * Implement ID_PFR2 | 21 | * refactor to use tcg_constant where appropriate |
16 | * Conditionalize DBGDIDR | 22 | * Advertise support for FEAT_TTL and FEAT_BBM level 2 |
17 | * rename xlnx-zcu102.canbusN properties | 23 | * smmuv3: Cache event fault record |
18 | * provide powerdown/reset mechanism for secure firmware on 'virt' board | 24 | * smmuv3: Add space in guest error message |
19 | * hw/misc: Fix arith overflow in NPCM7XX PWM module | 25 | * smmuv3: Advertise support for SMMUv3.2-BBML2 |
20 | * target/arm: Replace magic value by MMU_DATA_LOAD definition | ||
21 | * configure: fix preadv errors on Catalina macOS with new XCode | ||
22 | * Various configure and other cleanups in preparation for iOS support | ||
23 | * hvf: Add hypervisor entitlement to output binaries (needed for Big Sur) | ||
24 | * Implement pvpanic-pci device | ||
25 | * Convert the CMSDK timer devices to the Clock framework | ||
26 | 26 | ||
27 | ---------------------------------------------------------------- | 27 | ---------------------------------------------------------------- |
28 | Alexander Graf (1): | 28 | Damien Hedde (1): |
29 | hvf: Add hypervisor entitlement to output binaries | 29 | target/arm: Disable cryptographic instructions when neon is disabled |
30 | 30 | ||
31 | Hao Wu (1): | 31 | Jean-Philippe Brucker (2): |
32 | hw/misc: Fix arith overflow in NPCM7XX PWM module | 32 | hw/arm/smmuv3: Cache event fault record |
33 | hw/arm/smmuv3: Add space in guest error message | ||
33 | 34 | ||
34 | Joelle van Dyne (7): | 35 | Peter Maydell (3): |
35 | configure: cross-compiling with empty cross_prefix | 36 | target/arm: Advertise support for FEAT_TTL |
36 | osdep: build with non-working system() function | 37 | target/arm: Advertise support for FEAT_BBM level 2 |
37 | darwin: remove redundant dependency declaration | 38 | hw/arm/smmuv3: Advertise support for SMMUv3.2-BBML2 |
38 | darwin: fix cross-compiling for Darwin | ||
39 | configure: cross compile should use x86_64 cpu_family | ||
40 | darwin: detect CoreAudio for build | ||
41 | darwin: remove 64-bit build detection on 32-bit OS | ||
42 | 39 | ||
43 | Maxim Uvarov (3): | 40 | Richard Henderson (48): |
44 | hw: gpio: implement gpio-pwr driver for qemu reset/poweroff | 41 | target/arm: Use tcg_constant in gen_probe_access |
45 | arm-virt: refactor gpios creation | 42 | target/arm: Use tcg_constant in gen_mte_check* |
46 | arm-virt: add secure pl061 for reset/power down | 43 | target/arm: Use tcg_constant in gen_exception* |
44 | target/arm: Use tcg_constant in gen_adc_CC | ||
45 | target/arm: Use tcg_constant in handle_msr_i | ||
46 | target/arm: Use tcg_constant in handle_sys | ||
47 | target/arm: Use tcg_constant in disas_exc | ||
48 | target/arm: Use tcg_constant in gen_compare_and_swap_pair | ||
49 | target/arm: Use tcg_constant in disas_ld_lit | ||
50 | target/arm: Use tcg_constant in disas_ldst_* | ||
51 | target/arm: Use tcg_constant in disas_add_sum_imm* | ||
52 | target/arm: Use tcg_constant in disas_movw_imm | ||
53 | target/arm: Use tcg_constant in shift_reg_imm | ||
54 | target/arm: Use tcg_constant in disas_cond_select | ||
55 | target/arm: Use tcg_constant in handle_{rev16,crc32} | ||
56 | target/arm: Use tcg_constant in disas_data_proc_2src | ||
57 | target/arm: Use tcg_constant in disas_fp* | ||
58 | target/arm: Use tcg_constant in simd shift expanders | ||
59 | target/arm: Use tcg_constant in simd fp/int conversion | ||
60 | target/arm: Use tcg_constant in 2misc expanders | ||
61 | target/arm: Use tcg_constant in balance of translate-a64.c | ||
62 | target/arm: Use tcg_constant for aa32 exceptions | ||
63 | target/arm: Use tcg_constant for disas_iwmmxt_insn | ||
64 | target/arm: Use tcg_constant for gen_{msr,mrs} | ||
65 | target/arm: Use tcg_constant for vector shift expanders | ||
66 | target/arm: Use tcg_constant for do_coproc_insn | ||
67 | target/arm: Use tcg_constant for gen_srs | ||
68 | target/arm: Use tcg_constant for op_s_{rri,rxi}_rot | ||
69 | target/arm: Use tcg_constant for MOVW, UMAAL, CRC32 | ||
70 | target/arm: Use tcg_constant for v7m MRS, MSR | ||
71 | target/arm: Use tcg_constant for TT, SAT, SMMLA | ||
72 | target/arm: Use tcg_constant in LDM, STM | ||
73 | target/arm: Use tcg_constant in CLRM, DLS, WLS, LE | ||
74 | target/arm: Use tcg_constant in trans_CPS_v7m | ||
75 | target/arm: Use tcg_constant in trans_CSEL | ||
76 | target/arm: Use tcg_constant for trans_INDEX_* | ||
77 | target/arm: Use tcg_constant in SINCDEC, INCDEC | ||
78 | target/arm: Use tcg_constant in FCPY, CPY | ||
79 | target/arm: Use tcg_constant in {incr, wrap}_last_active | ||
80 | target/arm: Use tcg_constant in do_clast_scalar | ||
81 | target/arm: Use tcg_constant in WHILE | ||
82 | target/arm: Use tcg_constant in LD1, ST1 | ||
83 | target/arm: Use tcg_constant in SUBR | ||
84 | target/arm: Use tcg_constant in do_zzi_{sat, ool}, do_fp_imm | ||
85 | target/arm: Use tcg_constant for predicate descriptors | ||
86 | target/arm: Use tcg_constant for do_brk{2,3} | ||
87 | target/arm: Use tcg_constant for vector descriptor | ||
88 | target/arm: Use field names for accessing DBGWCRn | ||
47 | 89 | ||
48 | Mihai Carabas (4): | 90 | docs/system/arm/emulation.rst | 2 + |
49 | hw/misc/pvpanic: split-out generic and bus dependent code | 91 | hw/arm/smmuv3-internal.h | 2 +- |
50 | hw/misc/pvpanic: add PCI interface support | 92 | include/hw/arm/smmu-common.h | 1 + |
51 | pvpanic : update pvpanic spec document | 93 | target/arm/internals.h | 12 ++ |
52 | tests/qtest: add a test case for pvpanic-pci | 94 | hw/arm/smmuv3.c | 17 +-- |
53 | 95 | target/arm/cpu.c | 9 ++ | |
54 | Paolo Bonzini (1): | 96 | target/arm/cpu64.c | 2 + |
55 | arm: rename xlnx-zcu102.canbusN properties | 97 | target/arm/debug_helper.c | 10 +- |
56 | 98 | target/arm/helper.c | 8 +- | |
57 | Peter Maydell (26): | 99 | target/arm/kvm64.c | 14 +- |
58 | configure: Move preadv check to meson.build | 100 | target/arm/translate-a64.c | 301 +++++++++++++----------------------------- |
59 | ptimer: Add new ptimer_set_period_from_clock() function | 101 | target/arm/translate-sve.c | 202 ++++++++++------------------ |
60 | clock: Add new clock_has_source() function | 102 | target/arm/translate.c | 244 ++++++++++++---------------------- |
61 | tests: Add a simple test of the CMSDK APB timer | 103 | 13 files changed, 293 insertions(+), 531 deletions(-) |
62 | tests: Add a simple test of the CMSDK APB watchdog | ||
63 | tests: Add a simple test of the CMSDK APB dual timer | ||
64 | hw/timer/cmsdk-apb-timer: Rename CMSDKAPBTIMER struct to CMSDKAPBTimer | ||
65 | hw/timer/cmsdk-apb-timer: Add Clock input | ||
66 | hw/timer/cmsdk-apb-dualtimer: Add Clock input | ||
67 | hw/watchdog/cmsdk-apb-watchdog: Add Clock input | ||
68 | hw/arm/armsse: Rename "MAINCLK" property to "MAINCLK_FRQ" | ||
69 | hw/arm/armsse: Wire up clocks | ||
70 | hw/arm/mps2: Inline CMSDK_APB_TIMER creation | ||
71 | hw/arm/mps2: Create and connect SYSCLK Clock | ||
72 | hw/arm/mps2-tz: Create and connect ARMSSE Clocks | ||
73 | hw/arm/musca: Create and connect ARMSSE Clocks | ||
74 | hw/arm/stellaris: Convert SSYS to QOM device | ||
75 | hw/arm/stellaris: Create Clock input for watchdog | ||
76 | hw/timer/cmsdk-apb-timer: Convert to use Clock input | ||
77 | hw/timer/cmsdk-apb-dualtimer: Convert to use Clock input | ||
78 | hw/watchdog/cmsdk-apb-watchdog: Convert to use Clock input | ||
79 | tests/qtest/cmsdk-apb-watchdog-test: Test clock changes | ||
80 | hw/arm/armsse: Use Clock to set system_clock_scale | ||
81 | arm: Don't set freq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
82 | arm: Remove frq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
83 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS | ||
84 | |||
85 | Philippe Mathieu-Daudé (1): | ||
86 | target/arm: Replace magic value by MMU_DATA_LOAD definition | ||
87 | |||
88 | Richard Henderson (2): | ||
89 | target/arm: Implement ID_PFR2 | ||
90 | target/arm: Conditionalize DBGDIDR | ||
91 | |||
92 | docs/devel/clocks.rst | 16 +++ | ||
93 | docs/specs/pci-ids.txt | 1 + | ||
94 | docs/specs/pvpanic.txt | 13 ++- | ||
95 | docs/system/arm/virt.rst | 2 + | ||
96 | configure | 78 ++++++++------ | ||
97 | meson.build | 34 ++++++- | ||
98 | include/hw/arm/armsse.h | 14 ++- | ||
99 | include/hw/arm/virt.h | 2 + | ||
100 | include/hw/clock.h | 15 +++ | ||
101 | include/hw/misc/pvpanic.h | 24 ++++- | ||
102 | include/hw/pci/pci.h | 1 + | ||
103 | include/hw/ptimer.h | 22 ++++ | ||
104 | include/hw/timer/cmsdk-apb-dualtimer.h | 5 +- | ||
105 | include/hw/timer/cmsdk-apb-timer.h | 34 ++----- | ||
106 | include/hw/watchdog/cmsdk-apb-watchdog.h | 5 +- | ||
107 | include/qemu/osdep.h | 12 +++ | ||
108 | include/qemu/typedefs.h | 1 + | ||
109 | target/arm/cpu.h | 1 + | ||
110 | hw/arm/armsse.c | 48 ++++++--- | ||
111 | hw/arm/mps2-tz.c | 14 ++- | ||
112 | hw/arm/mps2.c | 28 ++++- | ||
113 | hw/arm/musca.c | 13 ++- | ||
114 | hw/arm/stellaris.c | 170 +++++++++++++++++++++++-------- | ||
115 | hw/arm/virt.c | 111 ++++++++++++++++---- | ||
116 | hw/arm/xlnx-zcu102.c | 4 +- | ||
117 | hw/core/ptimer.c | 34 +++++++ | ||
118 | hw/gpio/gpio_pwr.c | 70 +++++++++++++ | ||
119 | hw/misc/npcm7xx_pwm.c | 23 ++++- | ||
120 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++ | ||
121 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++ | ||
122 | hw/misc/pvpanic.c | 85 ++-------------- | ||
123 | hw/timer/cmsdk-apb-dualtimer.c | 53 +++++++--- | ||
124 | hw/timer/cmsdk-apb-timer.c | 55 +++++----- | ||
125 | hw/watchdog/cmsdk-apb-watchdog.c | 29 ++++-- | ||
126 | target/arm/helper.c | 27 +++-- | ||
127 | target/arm/kvm64.c | 2 + | ||
128 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++ | ||
129 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++ | ||
130 | tests/qtest/cmsdk-apb-watchdog-test.c | 131 ++++++++++++++++++++++++ | ||
131 | tests/qtest/npcm7xx_pwm-test.c | 4 +- | ||
132 | tests/qtest/pvpanic-pci-test.c | 94 +++++++++++++++++ | ||
133 | tests/qtest/xlnx-can-test.c | 30 +++--- | ||
134 | MAINTAINERS | 3 + | ||
135 | accel/hvf/entitlements.plist | 8 ++ | ||
136 | hw/arm/Kconfig | 1 + | ||
137 | hw/gpio/Kconfig | 3 + | ||
138 | hw/gpio/meson.build | 1 + | ||
139 | hw/i386/Kconfig | 2 +- | ||
140 | hw/misc/Kconfig | 12 ++- | ||
141 | hw/misc/meson.build | 4 +- | ||
142 | scripts/entitlement.sh | 13 +++ | ||
143 | tests/qtest/meson.build | 6 +- | ||
144 | 52 files changed, 1432 insertions(+), 319 deletions(-) | ||
145 | create mode 100644 hw/gpio/gpio_pwr.c | ||
146 | create mode 100644 hw/misc/pvpanic-isa.c | ||
147 | create mode 100644 hw/misc/pvpanic-pci.c | ||
148 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
149 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
150 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
151 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
152 | create mode 100644 accel/hvf/entitlements.plist | ||
153 | create mode 100755 scripts/entitlement.sh | ||
154 | diff view generated by jsdifflib |
1 | Now that the watchdog device uses its Clock input rather than being | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | passed the value of system_clock_scale at creation time, we can | ||
3 | remove the hack where we reset the STELLARIS_SYS at board creation | ||
4 | time to force it to set system_clock_scale. Instead it will be reset | ||
5 | at the usual point in startup and will inform the watchdog of the | ||
6 | clock frequency at that point. | ||
7 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-2-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 20210128114145.20536-26-peter.maydell@linaro.org | ||
13 | Message-id: 20210121190622.22000-26-peter.maydell@linaro.org | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | --- | 7 | --- |
16 | hw/arm/stellaris.c | 10 ---------- | 8 | target/arm/translate-a64.c | 12 ++++-------- |
17 | 1 file changed, 10 deletions(-) | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
18 | 10 | ||
19 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
20 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/stellaris.c | 13 | --- a/target/arm/translate-a64.c |
22 | +++ b/hw/arm/stellaris.c | 14 | +++ b/target/arm/translate-a64.c |
23 | @@ -XXX,XX +XXX,XX @@ static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | 15 | @@ -XXX,XX +XXX,XX @@ static void gen_address_with_allocation_tag0(TCGv_i64 dst, TCGv_i64 src) |
24 | sysbus_mmio_map(sbd, 0, base); | 16 | static void gen_probe_access(DisasContext *s, TCGv_i64 ptr, |
25 | sysbus_connect_irq(sbd, 0, irq); | 17 | MMUAccessType acc, int log2_size) |
26 | 18 | { | |
27 | - /* | 19 | - TCGv_i32 t_acc = tcg_const_i32(acc); |
28 | - * Normally we should not be resetting devices like this during | 20 | - TCGv_i32 t_idx = tcg_const_i32(get_mem_index(s)); |
29 | - * board creation. For the moment we need to do so, because | 21 | - TCGv_i32 t_size = tcg_const_i32(1 << log2_size); |
30 | - * system_clock_scale will only get set when the STELLARIS_SYS | ||
31 | - * device is reset, and we need its initial value to pass to | ||
32 | - * the watchdog device. This hack can be removed once the | ||
33 | - * watchdog has been converted to use a Clock input instead. | ||
34 | - */ | ||
35 | - device_cold_reset(dev); | ||
36 | - | 22 | - |
37 | return dev; | 23 | - gen_helper_probe_access(cpu_env, ptr, t_acc, t_idx, t_size); |
24 | - tcg_temp_free_i32(t_acc); | ||
25 | - tcg_temp_free_i32(t_idx); | ||
26 | - tcg_temp_free_i32(t_size); | ||
27 | + gen_helper_probe_access(cpu_env, ptr, | ||
28 | + tcg_constant_i32(acc), | ||
29 | + tcg_constant_i32(get_mem_index(s)), | ||
30 | + tcg_constant_i32(1 << log2_size)); | ||
38 | } | 31 | } |
39 | 32 | ||
33 | /* | ||
40 | -- | 34 | -- |
41 | 2.20.1 | 35 | 2.25.1 |
42 | |||
43 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-3-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 10 ++-------- | ||
9 | 1 file changed, 2 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
16 | int core_idx) | ||
17 | { | ||
18 | if (tag_checked && s->mte_active[is_unpriv]) { | ||
19 | - TCGv_i32 tcg_desc; | ||
20 | TCGv_i64 ret; | ||
21 | int desc = 0; | ||
22 | |||
23 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
24 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
25 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
26 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << log2_size) - 1); | ||
27 | - tcg_desc = tcg_const_i32(desc); | ||
28 | |||
29 | ret = new_tmp_a64(s); | ||
30 | - gen_helper_mte_check(ret, cpu_env, tcg_desc, addr); | ||
31 | - tcg_temp_free_i32(tcg_desc); | ||
32 | + gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); | ||
33 | |||
34 | return ret; | ||
35 | } | ||
36 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
37 | bool tag_checked, int size) | ||
38 | { | ||
39 | if (tag_checked && s->mte_active[0]) { | ||
40 | - TCGv_i32 tcg_desc; | ||
41 | TCGv_i64 ret; | ||
42 | int desc = 0; | ||
43 | |||
44 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
45 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
46 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
47 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, size - 1); | ||
48 | - tcg_desc = tcg_const_i32(desc); | ||
49 | |||
50 | ret = new_tmp_a64(s); | ||
51 | - gen_helper_mte_check(ret, cpu_env, tcg_desc, addr); | ||
52 | - tcg_temp_free_i32(tcg_desc); | ||
53 | + gen_helper_mte_check(ret, cpu_env, tcg_constant_i32(desc), addr); | ||
54 | |||
55 | return ret; | ||
56 | } | ||
57 | -- | ||
58 | 2.25.1 | diff view generated by jsdifflib |
1 | Remove all the code that sets frequency properties on the CMSDK | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | timer, dualtimer and watchdog devices and on the ARMSSE SoC device: | ||
3 | these properties are unused now that the devices rely on their Clock | ||
4 | inputs instead. | ||
5 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-4-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-24-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-24-peter.maydell@linaro.org | ||
12 | --- | 7 | --- |
13 | hw/arm/armsse.c | 7 ------- | 8 | target/arm/translate-a64.c | 11 ++--------- |
14 | hw/arm/mps2-tz.c | 1 - | 9 | 1 file changed, 2 insertions(+), 9 deletions(-) |
15 | hw/arm/mps2.c | 3 --- | ||
16 | hw/arm/musca.c | 1 - | ||
17 | hw/arm/stellaris.c | 3 --- | ||
18 | 5 files changed, 15 deletions(-) | ||
19 | 10 | ||
20 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
21 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/armsse.c | 13 | --- a/target/arm/translate-a64.c |
23 | +++ b/hw/arm/armsse.c | 14 | +++ b/target/arm/translate-a64.c |
24 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 15 | @@ -XXX,XX +XXX,XX @@ static void gen_rebuild_hflags(DisasContext *s) |
25 | * it to the appropriate PPC port; then we can realize the PPC and | 16 | |
26 | * map its upstream ends to the right place in the container. | 17 | static void gen_exception_internal(int excp) |
27 | */ | 18 | { |
28 | - qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | 19 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); |
29 | qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | 20 | - |
30 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | 21 | assert(excp_is_internal(excp)); |
31 | return; | 22 | - gen_helper_exception_internal(cpu_env, tcg_excp); |
32 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 23 | - tcg_temp_free_i32(tcg_excp); |
33 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr), | 24 | + gen_helper_exception_internal(cpu_env, tcg_constant_i32(excp)); |
34 | &error_abort); | 25 | } |
35 | 26 | ||
36 | - qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | 27 | static void gen_exception_internal_insn(DisasContext *s, uint64_t pc, int excp) |
37 | qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | 28 | @@ -XXX,XX +XXX,XX @@ static void gen_exception_internal_insn(DisasContext *s, uint64_t pc, int excp) |
38 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | 29 | |
39 | return; | 30 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syndrome) |
40 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 31 | { |
41 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr), | 32 | - TCGv_i32 tcg_syn; |
42 | &error_abort); | 33 | - |
43 | 34 | gen_a64_set_pc_im(s->pc_curr); | |
44 | - qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | 35 | - tcg_syn = tcg_const_i32(syndrome); |
45 | qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | 36 | - gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); |
46 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | 37 | - tcg_temp_free_i32(tcg_syn); |
47 | return; | 38 | + gen_helper_exception_bkpt_insn(cpu_env, tcg_constant_i32(syndrome)); |
48 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 39 | s->base.is_jmp = DISAS_NORETURN; |
49 | /* Devices behind APB PPC1: | 40 | } |
50 | * 0x4002f000: S32K timer | ||
51 | */ | ||
52 | - qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
53 | qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
54 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
55 | return; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
57 | qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, | ||
58 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
59 | |||
60 | - qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
61 | qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
62 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
63 | return; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | |||
66 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
67 | |||
68 | - qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
69 | qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
70 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
71 | return; | ||
72 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
73 | armsse_get_common_irq_in(s, 1)); | ||
74 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
75 | |||
76 | - qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
77 | qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
79 | return; | ||
80 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/hw/arm/mps2-tz.c | ||
83 | +++ b/hw/arm/mps2-tz.c | ||
84 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
85 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
86 | OBJECT(system_memory), &error_abort); | ||
87 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
88 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
89 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
90 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
91 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
92 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/hw/arm/mps2.c | ||
95 | +++ b/hw/arm/mps2.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
97 | object_initialize_child(OBJECT(mms), name, &mms->timer[i], | ||
98 | TYPE_CMSDK_APB_TIMER); | ||
99 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
100 | - qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
101 | qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | ||
102 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
103 | sysbus_mmio_map(sbd, 0, base); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
105 | |||
106 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
107 | TYPE_CMSDK_APB_DUALTIMER); | ||
108 | - qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
109 | qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
110 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
111 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
112 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
113 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); | ||
114 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
115 | TYPE_CMSDK_APB_WATCHDOG); | ||
116 | - qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
117 | qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
118 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
119 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
120 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/hw/arm/musca.c | ||
123 | +++ b/hw/arm/musca.c | ||
124 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
125 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
126 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
127 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
128 | - qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
129 | qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
130 | qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
131 | /* | ||
132 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/hw/arm/stellaris.c | ||
135 | +++ b/hw/arm/stellaris.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
137 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
138 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
139 | |||
140 | - /* system_clock_scale is valid now */ | ||
141 | - uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
142 | - qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
143 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
144 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
145 | 41 | ||
146 | -- | 42 | -- |
147 | 2.20.1 | 43 | 2.25.1 |
148 | |||
149 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Note that tmp was doing double-duty as zero | ||
4 | and then later as a temporary in its own right. | ||
5 | Split the use of 0 to a new variable 'zero'. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220426163043.100432-5-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-a64.c | 26 +++++++++++++------------- | ||
13 | 1 file changed, 13 insertions(+), 13 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-a64.c | ||
18 | +++ b/target/arm/translate-a64.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void gen_adc(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
20 | static void gen_adc_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
21 | { | ||
22 | if (sf) { | ||
23 | - TCGv_i64 result, cf_64, vf_64, tmp; | ||
24 | - result = tcg_temp_new_i64(); | ||
25 | - cf_64 = tcg_temp_new_i64(); | ||
26 | - vf_64 = tcg_temp_new_i64(); | ||
27 | - tmp = tcg_const_i64(0); | ||
28 | + TCGv_i64 result = tcg_temp_new_i64(); | ||
29 | + TCGv_i64 cf_64 = tcg_temp_new_i64(); | ||
30 | + TCGv_i64 vf_64 = tcg_temp_new_i64(); | ||
31 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
32 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
33 | |||
34 | tcg_gen_extu_i32_i64(cf_64, cpu_CF); | ||
35 | - tcg_gen_add2_i64(result, cf_64, t0, tmp, cf_64, tmp); | ||
36 | - tcg_gen_add2_i64(result, cf_64, result, cf_64, t1, tmp); | ||
37 | + tcg_gen_add2_i64(result, cf_64, t0, zero, cf_64, zero); | ||
38 | + tcg_gen_add2_i64(result, cf_64, result, cf_64, t1, zero); | ||
39 | tcg_gen_extrl_i64_i32(cpu_CF, cf_64); | ||
40 | gen_set_NZ64(result); | ||
41 | |||
42 | @@ -XXX,XX +XXX,XX @@ static void gen_adc_CC(int sf, TCGv_i64 dest, TCGv_i64 t0, TCGv_i64 t1) | ||
43 | tcg_temp_free_i64(cf_64); | ||
44 | tcg_temp_free_i64(result); | ||
45 | } else { | ||
46 | - TCGv_i32 t0_32, t1_32, tmp; | ||
47 | - t0_32 = tcg_temp_new_i32(); | ||
48 | - t1_32 = tcg_temp_new_i32(); | ||
49 | - tmp = tcg_const_i32(0); | ||
50 | + TCGv_i32 t0_32 = tcg_temp_new_i32(); | ||
51 | + TCGv_i32 t1_32 = tcg_temp_new_i32(); | ||
52 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
53 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
54 | |||
55 | tcg_gen_extrl_i64_i32(t0_32, t0); | ||
56 | tcg_gen_extrl_i64_i32(t1_32, t1); | ||
57 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, tmp, cpu_CF, tmp); | ||
58 | - tcg_gen_add2_i32(cpu_NF, cpu_CF, cpu_NF, cpu_CF, t1_32, tmp); | ||
59 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, t0_32, zero, cpu_CF, zero); | ||
60 | + tcg_gen_add2_i32(cpu_NF, cpu_CF, cpu_NF, cpu_CF, t1_32, zero); | ||
61 | |||
62 | tcg_gen_mov_i32(cpu_ZF, cpu_NF); | ||
63 | tcg_gen_xor_i32(cpu_VF, cpu_NF, t0_32); | ||
64 | -- | ||
65 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Fix potential overflow problem when calculating pwm_duty. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | 1. Ensure p->cmr and p->cnr to be from [0,65535], according to the | ||
5 | hardware specification. | ||
6 | 2. Changed duty to uint32_t. However, since MAX_DUTY * (p->cmr+1) | ||
7 | can excceed UINT32_MAX, we convert them to uint64_t in computation | ||
8 | and converted them back to uint32_t. | ||
9 | (duty is guaranteed to be <= MAX_DUTY so it won't overflow.) | ||
10 | |||
11 | Fixes: CID 1442342 | ||
12 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Doug Evans <dje@google.com> | ||
14 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
15 | Message-id: 20210127011142.2122790-1-wuhaotsh@google.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-6-richard.henderson@linaro.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 7 | --- |
19 | hw/misc/npcm7xx_pwm.c | 23 +++++++++++++++++++---- | 8 | target/arm/translate-a64.c | 13 +++---------- |
20 | tests/qtest/npcm7xx_pwm-test.c | 4 ++-- | 9 | 1 file changed, 3 insertions(+), 10 deletions(-) |
21 | 2 files changed, 21 insertions(+), 6 deletions(-) | ||
22 | 10 | ||
23 | diff --git a/hw/misc/npcm7xx_pwm.c b/hw/misc/npcm7xx_pwm.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
24 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/misc/npcm7xx_pwm.c | 13 | --- a/target/arm/translate-a64.c |
26 | +++ b/hw/misc/npcm7xx_pwm.c | 14 | +++ b/target/arm/translate-a64.c |
27 | @@ -XXX,XX +XXX,XX @@ REG32(NPCM7XX_PWM_PWDR3, 0x50); | 15 | @@ -XXX,XX +XXX,XX @@ static void gen_axflag(void) |
28 | #define NPCM7XX_CH_INV BIT(2) | 16 | static void handle_msr_i(DisasContext *s, uint32_t insn, |
29 | #define NPCM7XX_CH_MOD BIT(3) | 17 | unsigned int op1, unsigned int op2, unsigned int crm) |
30 | |||
31 | +#define NPCM7XX_MAX_CMR 65535 | ||
32 | +#define NPCM7XX_MAX_CNR 65535 | ||
33 | + | ||
34 | /* Offset of each PWM channel's prescaler in the PPR register. */ | ||
35 | static const int npcm7xx_ppr_base[] = { 0, 0, 8, 8 }; | ||
36 | /* Offset of each PWM channel's clock selector in the CSR register. */ | ||
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_freq(NPCM7xxPWM *p) | ||
38 | |||
39 | static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
40 | { | 18 | { |
41 | - uint64_t duty; | 19 | - TCGv_i32 t1; |
42 | + uint32_t duty; | 20 | int op = op1 << 3 | op2; |
43 | 21 | ||
44 | if (p->running) { | 22 | /* End the TB by default, chaining is ok. */ |
45 | if (p->cnr == 0) { | 23 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, |
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | 24 | if (s->current_el == 0) { |
47 | } else if (p->cmr >= p->cnr) { | 25 | goto do_unallocated; |
48 | duty = NPCM7XX_PWM_MAX_DUTY; | ||
49 | } else { | ||
50 | - duty = NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
51 | + duty = (uint64_t)NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
52 | } | 26 | } |
53 | } else { | 27 | - t1 = tcg_const_i32(crm & PSTATE_SP); |
54 | duty = 0; | 28 | - gen_helper_msr_i_spsel(cpu_env, t1); |
55 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | 29 | - tcg_temp_free_i32(t1); |
56 | case A_NPCM7XX_PWM_CNR2: | 30 | + gen_helper_msr_i_spsel(cpu_env, tcg_constant_i32(crm & PSTATE_SP)); |
57 | case A_NPCM7XX_PWM_CNR3: | ||
58 | p = &s->pwm[npcm7xx_cnr_index(offset)]; | ||
59 | - p->cnr = value; | ||
60 | + if (value > NPCM7XX_MAX_CNR) { | ||
61 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
62 | + "%s: invalid cnr value: %u", __func__, value); | ||
63 | + p->cnr = NPCM7XX_MAX_CNR; | ||
64 | + } else { | ||
65 | + p->cnr = value; | ||
66 | + } | ||
67 | npcm7xx_pwm_update_output(p); | ||
68 | break; | 31 | break; |
69 | 32 | ||
70 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | 33 | case 0x19: /* SSBS */ |
71 | case A_NPCM7XX_PWM_CMR2: | 34 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, |
72 | case A_NPCM7XX_PWM_CMR3: | ||
73 | p = &s->pwm[npcm7xx_cmr_index(offset)]; | ||
74 | - p->cmr = value; | ||
75 | + if (value > NPCM7XX_MAX_CMR) { | ||
76 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | + "%s: invalid cmr value: %u", __func__, value); | ||
78 | + p->cmr = NPCM7XX_MAX_CMR; | ||
79 | + } else { | ||
80 | + p->cmr = value; | ||
81 | + } | ||
82 | npcm7xx_pwm_update_output(p); | ||
83 | break; | 35 | break; |
84 | 36 | ||
85 | diff --git a/tests/qtest/npcm7xx_pwm-test.c b/tests/qtest/npcm7xx_pwm-test.c | 37 | case 0x1e: /* DAIFSet */ |
86 | index XXXXXXX..XXXXXXX 100644 | 38 | - t1 = tcg_const_i32(crm); |
87 | --- a/tests/qtest/npcm7xx_pwm-test.c | 39 | - gen_helper_msr_i_daifset(cpu_env, t1); |
88 | +++ b/tests/qtest/npcm7xx_pwm-test.c | 40 | - tcg_temp_free_i32(t1); |
89 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_freq(QTestState *qts, uint32_t ppr, uint32_t csr, | 41 | + gen_helper_msr_i_daifset(cpu_env, tcg_constant_i32(crm)); |
90 | 42 | break; | |
91 | static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | 43 | |
92 | { | 44 | case 0x1f: /* DAIFClear */ |
93 | - uint64_t duty; | 45 | - t1 = tcg_const_i32(crm); |
94 | + uint32_t duty; | 46 | - gen_helper_msr_i_daifclear(cpu_env, t1); |
95 | 47 | - tcg_temp_free_i32(t1); | |
96 | if (cnr == 0) { | 48 | + gen_helper_msr_i_daifclear(cpu_env, tcg_constant_i32(crm)); |
97 | /* PWM is stopped. */ | 49 | /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ |
98 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | 50 | s->base.is_jmp = DISAS_UPDATE_EXIT; |
99 | } else if (cmr >= cnr) { | 51 | break; |
100 | duty = MAX_DUTY; | ||
101 | } else { | ||
102 | - duty = MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
103 | + duty = (uint64_t)MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
104 | } | ||
105 | |||
106 | if (inverted) { | ||
107 | -- | 52 | -- |
108 | 2.20.1 | 53 | 2.25.1 |
109 | |||
110 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-7-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 31 +++++++++---------------------- | ||
9 | 1 file changed, 9 insertions(+), 22 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
16 | /* Emit code to perform further access permissions checks at | ||
17 | * runtime; this may result in an exception. | ||
18 | */ | ||
19 | - TCGv_ptr tmpptr; | ||
20 | - TCGv_i32 tcg_syn, tcg_isread; | ||
21 | uint32_t syndrome; | ||
22 | |||
23 | - gen_a64_set_pc_im(s->pc_curr); | ||
24 | - tmpptr = tcg_const_ptr(ri); | ||
25 | syndrome = syn_aa64_sysregtrap(op0, op1, op2, crn, crm, rt, isread); | ||
26 | - tcg_syn = tcg_const_i32(syndrome); | ||
27 | - tcg_isread = tcg_const_i32(isread); | ||
28 | - gen_helper_access_check_cp_reg(cpu_env, tmpptr, tcg_syn, tcg_isread); | ||
29 | - tcg_temp_free_ptr(tmpptr); | ||
30 | - tcg_temp_free_i32(tcg_syn); | ||
31 | - tcg_temp_free_i32(tcg_isread); | ||
32 | + gen_a64_set_pc_im(s->pc_curr); | ||
33 | + gen_helper_access_check_cp_reg(cpu_env, | ||
34 | + tcg_constant_ptr(ri), | ||
35 | + tcg_constant_i32(syndrome), | ||
36 | + tcg_constant_i32(isread)); | ||
37 | } else if (ri->type & ARM_CP_RAISES_EXC) { | ||
38 | /* | ||
39 | * The readfn or writefn might raise an exception; | ||
40 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
41 | case ARM_CP_DC_ZVA: | ||
42 | /* Writes clear the aligned block of memory which rt points into. */ | ||
43 | if (s->mte_active[0]) { | ||
44 | - TCGv_i32 t_desc; | ||
45 | int desc = 0; | ||
46 | |||
47 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
48 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
49 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
50 | - t_desc = tcg_const_i32(desc); | ||
51 | |||
52 | tcg_rt = new_tmp_a64(s); | ||
53 | - gen_helper_mte_check_zva(tcg_rt, cpu_env, t_desc, cpu_reg(s, rt)); | ||
54 | - tcg_temp_free_i32(t_desc); | ||
55 | + gen_helper_mte_check_zva(tcg_rt, cpu_env, | ||
56 | + tcg_constant_i32(desc), cpu_reg(s, rt)); | ||
57 | } else { | ||
58 | tcg_rt = clean_data_tbi(s, cpu_reg(s, rt)); | ||
59 | } | ||
60 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
61 | if (ri->type & ARM_CP_CONST) { | ||
62 | tcg_gen_movi_i64(tcg_rt, ri->resetvalue); | ||
63 | } else if (ri->readfn) { | ||
64 | - TCGv_ptr tmpptr; | ||
65 | - tmpptr = tcg_const_ptr(ri); | ||
66 | - gen_helper_get_cp_reg64(tcg_rt, cpu_env, tmpptr); | ||
67 | - tcg_temp_free_ptr(tmpptr); | ||
68 | + gen_helper_get_cp_reg64(tcg_rt, cpu_env, tcg_constant_ptr(ri)); | ||
69 | } else { | ||
70 | tcg_gen_ld_i64(tcg_rt, cpu_env, ri->fieldoffset); | ||
71 | } | ||
72 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
73 | /* If not forbidden by access permissions, treat as WI */ | ||
74 | return; | ||
75 | } else if (ri->writefn) { | ||
76 | - TCGv_ptr tmpptr; | ||
77 | - tmpptr = tcg_const_ptr(ri); | ||
78 | - gen_helper_set_cp_reg64(cpu_env, tmpptr, tcg_rt); | ||
79 | - tcg_temp_free_ptr(tmpptr); | ||
80 | + gen_helper_set_cp_reg64(cpu_env, tcg_constant_ptr(ri), tcg_rt); | ||
81 | } else { | ||
82 | tcg_gen_st_i64(tcg_rt, cpu_env, ri->fieldoffset); | ||
83 | } | ||
84 | -- | ||
85 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-8-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 5 +---- | ||
9 | 1 file changed, 1 insertion(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
16 | int opc = extract32(insn, 21, 3); | ||
17 | int op2_ll = extract32(insn, 0, 5); | ||
18 | int imm16 = extract32(insn, 5, 16); | ||
19 | - TCGv_i32 tmp; | ||
20 | |||
21 | switch (opc) { | ||
22 | case 0: | ||
23 | @@ -XXX,XX +XXX,XX @@ static void disas_exc(DisasContext *s, uint32_t insn) | ||
24 | break; | ||
25 | } | ||
26 | gen_a64_set_pc_im(s->pc_curr); | ||
27 | - tmp = tcg_const_i32(syn_aa64_smc(imm16)); | ||
28 | - gen_helper_pre_smc(cpu_env, tmp); | ||
29 | - tcg_temp_free_i32(tmp); | ||
30 | + gen_helper_pre_smc(cpu_env, tcg_constant_i32(syn_aa64_smc(imm16))); | ||
31 | gen_ss_advance(s); | ||
32 | gen_exception_insn(s, s->base.pc_next, EXCP_SMC, | ||
33 | syn_aa64_smc(imm16), 3); | ||
34 | -- | ||
35 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-9-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 6 ++---- | ||
9 | 1 file changed, 2 insertions(+), 4 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
16 | tcg_temp_free_i64(cmp); | ||
17 | } else if (tb_cflags(s->base.tb) & CF_PARALLEL) { | ||
18 | if (HAVE_CMPXCHG128) { | ||
19 | - TCGv_i32 tcg_rs = tcg_const_i32(rs); | ||
20 | + TCGv_i32 tcg_rs = tcg_constant_i32(rs); | ||
21 | if (s->be_data == MO_LE) { | ||
22 | gen_helper_casp_le_parallel(cpu_env, tcg_rs, | ||
23 | clean_addr, t1, t2); | ||
24 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
25 | gen_helper_casp_be_parallel(cpu_env, tcg_rs, | ||
26 | clean_addr, t1, t2); | ||
27 | } | ||
28 | - tcg_temp_free_i32(tcg_rs); | ||
29 | } else { | ||
30 | gen_helper_exit_atomic(cpu_env); | ||
31 | s->base.is_jmp = DISAS_NORETURN; | ||
32 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
33 | TCGv_i64 a2 = tcg_temp_new_i64(); | ||
34 | TCGv_i64 c1 = tcg_temp_new_i64(); | ||
35 | TCGv_i64 c2 = tcg_temp_new_i64(); | ||
36 | - TCGv_i64 zero = tcg_const_i64(0); | ||
37 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
38 | |||
39 | /* Load the two words, in memory order. */ | ||
40 | tcg_gen_qemu_ld_i64(d1, clean_addr, memidx, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
42 | tcg_temp_free_i64(a2); | ||
43 | tcg_temp_free_i64(c1); | ||
44 | tcg_temp_free_i64(c2); | ||
45 | - tcg_temp_free_i64(zero); | ||
46 | |||
47 | /* Write back the data from memory to Rs. */ | ||
48 | tcg_gen_mov_i64(s1, d1); | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-10-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 3 +-- | ||
9 | 1 file changed, 1 insertion(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
16 | |||
17 | tcg_rt = cpu_reg(s, rt); | ||
18 | |||
19 | - clean_addr = tcg_const_i64(s->pc_curr + imm); | ||
20 | + clean_addr = tcg_constant_i64(s->pc_curr + imm); | ||
21 | if (is_vector) { | ||
22 | do_fp_ld(s, rt, clean_addr, size); | ||
23 | } else { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
25 | do_gpr_ld(s, tcg_rt, clean_addr, size + is_signed * MO_SIGN, | ||
26 | false, true, rt, iss_sf, false); | ||
27 | } | ||
28 | - tcg_temp_free_i64(clean_addr); | ||
29 | } | ||
30 | |||
31 | /* | ||
32 | -- | ||
33 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-11-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 9 +++------ | ||
9 | 1 file changed, 3 insertions(+), 6 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
16 | mop = endian | size | align; | ||
17 | |||
18 | elements = (is_q ? 16 : 8) >> size; | ||
19 | - tcg_ebytes = tcg_const_i64(1 << size); | ||
20 | + tcg_ebytes = tcg_constant_i64(1 << size); | ||
21 | for (r = 0; r < rpt; r++) { | ||
22 | int e; | ||
23 | for (e = 0; e < elements; e++) { | ||
24 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
25 | } | ||
26 | } | ||
27 | } | ||
28 | - tcg_temp_free_i64(tcg_ebytes); | ||
29 | |||
30 | if (!is_store) { | ||
31 | /* For non-quad operations, setting a slice of the low | ||
32 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
33 | total); | ||
34 | mop = finalize_memop(s, scale); | ||
35 | |||
36 | - tcg_ebytes = tcg_const_i64(1 << scale); | ||
37 | + tcg_ebytes = tcg_constant_i64(1 << scale); | ||
38 | for (xs = 0; xs < selem; xs++) { | ||
39 | if (replicate) { | ||
40 | /* Load and replicate to all elements */ | ||
41 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
42 | tcg_gen_add_i64(clean_addr, clean_addr, tcg_ebytes); | ||
43 | rt = (rt + 1) % 32; | ||
44 | } | ||
45 | - tcg_temp_free_i64(tcg_ebytes); | ||
46 | |||
47 | if (is_postidx) { | ||
48 | if (rm == 31) { | ||
49 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
50 | |||
51 | if (is_zero) { | ||
52 | TCGv_i64 clean_addr = clean_data_tbi(s, addr); | ||
53 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
54 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | ||
55 | int mem_index = get_mem_index(s); | ||
56 | int i, n = (1 + is_pair) << LOG2_TAG_GRANULE; | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
59 | tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
60 | tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, MO_UQ); | ||
61 | } | ||
62 | - tcg_temp_free_i64(tcg_zero); | ||
63 | } | ||
64 | |||
65 | if (index != 0) { | ||
66 | -- | ||
67 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-12-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 12 ++++-------- | ||
9 | 1 file changed, 4 insertions(+), 8 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | ||
16 | tcg_gen_addi_i64(tcg_result, tcg_rn, imm); | ||
17 | } | ||
18 | } else { | ||
19 | - TCGv_i64 tcg_imm = tcg_const_i64(imm); | ||
20 | + TCGv_i64 tcg_imm = tcg_constant_i64(imm); | ||
21 | if (sub_op) { | ||
22 | gen_sub_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
23 | } else { | ||
24 | gen_add_CC(is_64bit, tcg_result, tcg_rn, tcg_imm); | ||
25 | } | ||
26 | - tcg_temp_free_i64(tcg_imm); | ||
27 | } | ||
28 | |||
29 | if (is_64bit) { | ||
30 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm_with_tags(DisasContext *s, uint32_t insn) | ||
31 | tcg_rd = cpu_reg_sp(s, rd); | ||
32 | |||
33 | if (s->ata) { | ||
34 | - TCGv_i32 offset = tcg_const_i32(imm); | ||
35 | - TCGv_i32 tag_offset = tcg_const_i32(uimm4); | ||
36 | - | ||
37 | - gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, offset, tag_offset); | ||
38 | - tcg_temp_free_i32(tag_offset); | ||
39 | - tcg_temp_free_i32(offset); | ||
40 | + gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, | ||
41 | + tcg_constant_i32(imm), | ||
42 | + tcg_constant_i32(uimm4)); | ||
43 | } else { | ||
44 | tcg_gen_addi_i64(tcg_rd, tcg_rn, imm); | ||
45 | gen_address_with_allocation_tag0(tcg_rd, tcg_rd); | ||
46 | -- | ||
47 | 2.25.1 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_TIMER device to the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the | ||
4 | wdogclk-frq property to using the Clock once all the users of this | ||
5 | device have been converted to wire up the Clock. | ||
6 | 2 | ||
7 | This is a migration compatibility break for machines mps2-an385, | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | musca-b1, lm3s811evb, lm3s6965evb. | 5 | Message-id: 20220426163043.100432-13-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 5 +---- | ||
9 | 1 file changed, 1 insertion(+), 4 deletions(-) | ||
10 | 10 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-10-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-10-peter.maydell@linaro.org | ||
17 | --- | ||
18 | include/hw/watchdog/cmsdk-apb-watchdog.h | 3 +++ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 7 +++++-- | ||
20 | 2 files changed, 8 insertions(+), 2 deletions(-) | ||
21 | |||
22 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | 13 | --- a/target/arm/translate-a64.c |
25 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | 14 | +++ b/target/arm/translate-a64.c |
26 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) |
27 | * | 16 | int opc = extract32(insn, 29, 2); |
28 | * QEMU interface: | 17 | int pos = extract32(insn, 21, 2) << 4; |
29 | * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | 18 | TCGv_i64 tcg_rd = cpu_reg(s, rd); |
30 | + * + Clock input "WDOGCLK": clock for the watchdog's timer | 19 | - TCGv_i64 tcg_imm; |
31 | * + sysbus MMIO region 0: the register bank | 20 | |
32 | * + sysbus IRQ 0: watchdog interrupt | 21 | if (!sf && (pos >= 32)) { |
33 | * | 22 | unallocated_encoding(s); |
34 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ static void disas_movw_imm(DisasContext *s, uint32_t insn) |
35 | 24 | tcg_gen_movi_i64(tcg_rd, imm); | |
36 | #include "hw/sysbus.h" | 25 | break; |
37 | #include "hw/ptimer.h" | 26 | case 3: /* MOVK */ |
38 | +#include "hw/clock.h" | 27 | - tcg_imm = tcg_const_i64(imm); |
39 | #include "qom/object.h" | 28 | - tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_imm, pos, 16); |
40 | 29 | - tcg_temp_free_i64(tcg_imm); | |
41 | #define TYPE_CMSDK_APB_WATCHDOG "cmsdk-apb-watchdog" | 30 | + tcg_gen_deposit_i64(tcg_rd, tcg_rd, tcg_constant_i64(imm), pos, 16); |
42 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | 31 | if (!sf) { |
43 | uint32_t wdogclk_frq; | 32 | tcg_gen_ext32u_i64(tcg_rd, tcg_rd); |
44 | bool is_luminary; | 33 | } |
45 | struct ptimer_state *timer; | ||
46 | + Clock *wdogclk; | ||
47 | |||
48 | uint32_t control; | ||
49 | uint32_t intstatus; | ||
50 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
53 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | #include "hw/irq.h" | ||
56 | #include "hw/qdev-properties.h" | ||
57 | #include "hw/registerfields.h" | ||
58 | +#include "hw/qdev-clock.h" | ||
59 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
60 | #include "migration/vmstate.h" | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | ||
63 | s, "cmsdk-apb-watchdog", 0x1000); | ||
64 | sysbus_init_mmio(sbd, &s->iomem); | ||
65 | sysbus_init_irq(sbd, &s->wdogint); | ||
66 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | ||
67 | |||
68 | s->is_luminary = false; | ||
69 | s->id = cmsdk_apb_watchdog_id; | ||
70 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
71 | |||
72 | static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
73 | .name = "cmsdk-apb-watchdog", | ||
74 | - .version_id = 1, | ||
75 | - .minimum_version_id = 1, | ||
76 | + .version_id = 2, | ||
77 | + .minimum_version_id = 2, | ||
78 | .fields = (VMStateField[]) { | ||
79 | + VMSTATE_CLOCK(wdogclk, CMSDKAPBWatchdog), | ||
80 | VMSTATE_PTIMER(timer, CMSDKAPBWatchdog), | ||
81 | VMSTATE_UINT32(control, CMSDKAPBWatchdog), | ||
82 | VMSTATE_UINT32(intstatus, CMSDKAPBWatchdog), | ||
83 | -- | 34 | -- |
84 | 2.20.1 | 35 | 2.25.1 |
85 | |||
86 | diff view generated by jsdifflib |
1 | The ptimer API currently provides two methods for setting the period: | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | ptimer_set_period(), which takes a period in nanoseconds, and | ||
3 | ptimer_set_freq(), which takes a frequency in Hz. Neither of these | ||
4 | lines up nicely with the Clock API, because although both the Clock | ||
5 | and the ptimer track the frequency using a representation of whole | ||
6 | and fractional nanoseconds, conversion via either period-in-ns or | ||
7 | frequency-in-Hz will introduce a rounding error. | ||
8 | 2 | ||
9 | Add a new function ptimer_set_period_from_clock() which takes the | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Clock object directly to avoid the rounding issues. This includes a | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | facility for the user to specify that there is a frequency divider | 5 | Message-id: 20220426163043.100432-14-richard.henderson@linaro.org |
12 | between the Clock proper and the timer, as some timer devices like | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | the CMSDK APB dualtimer need this. | 7 | --- |
8 | target/arm/translate-a64.c | 6 +----- | ||
9 | 1 file changed, 1 insertion(+), 5 deletions(-) | ||
14 | 10 | ||
15 | To avoid having to drag in clock.h from ptimer.h we add the Clock | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
16 | type to typedefs.h. | ||
17 | |||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Message-id: 20210128114145.20536-2-peter.maydell@linaro.org | ||
23 | Message-id: 20210121190622.22000-2-peter.maydell@linaro.org | ||
24 | --- | ||
25 | include/hw/ptimer.h | 22 ++++++++++++++++++++++ | ||
26 | include/qemu/typedefs.h | 1 + | ||
27 | hw/core/ptimer.c | 34 ++++++++++++++++++++++++++++++++++ | ||
28 | 3 files changed, 57 insertions(+) | ||
29 | |||
30 | diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/include/hw/ptimer.h | 13 | --- a/target/arm/translate-a64.c |
33 | +++ b/include/hw/ptimer.h | 14 | +++ b/target/arm/translate-a64.c |
34 | @@ -XXX,XX +XXX,XX @@ void ptimer_transaction_commit(ptimer_state *s); | 15 | @@ -XXX,XX +XXX,XX @@ static void shift_reg_imm(TCGv_i64 dst, TCGv_i64 src, int sf, |
35 | */ | 16 | if (shift_i == 0) { |
36 | void ptimer_set_period(ptimer_state *s, int64_t period); | 17 | tcg_gen_mov_i64(dst, src); |
37 | 18 | } else { | |
38 | +/** | 19 | - TCGv_i64 shift_const; |
39 | + * ptimer_set_period_from_clock - Set counter increment from a Clock | 20 | - |
40 | + * @s: ptimer to configure | 21 | - shift_const = tcg_const_i64(shift_i); |
41 | + * @clk: pointer to Clock object to take period from | 22 | - shift_reg(dst, src, sf, shift_type, shift_const); |
42 | + * @divisor: value to scale the clock frequency down by | 23 | - tcg_temp_free_i64(shift_const); |
43 | + * | 24 | + shift_reg(dst, src, sf, shift_type, tcg_constant_i64(shift_i)); |
44 | + * If the ptimer is being driven from a Clock, this is the preferred | ||
45 | + * way to tell the ptimer about the period, because it avoids any | ||
46 | + * possible rounding errors that might happen if the internal | ||
47 | + * representation of the Clock period was converted to either a period | ||
48 | + * in ns or a frequency in Hz. | ||
49 | + * | ||
50 | + * If the ptimer should run at the same frequency as the clock, | ||
51 | + * pass 1 as the @divisor; if the ptimer should run at half the | ||
52 | + * frequency, pass 2, and so on. | ||
53 | + * | ||
54 | + * This function will assert if it is called outside a | ||
55 | + * ptimer_transaction_begin/commit block. | ||
56 | + */ | ||
57 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clock, | ||
58 | + unsigned int divisor); | ||
59 | + | ||
60 | /** | ||
61 | * ptimer_set_freq - Set counter frequency in Hz | ||
62 | * @s: ptimer to configure | ||
63 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/include/qemu/typedefs.h | ||
66 | +++ b/include/qemu/typedefs.h | ||
67 | @@ -XXX,XX +XXX,XX @@ typedef struct BlockDriverState BlockDriverState; | ||
68 | typedef struct BusClass BusClass; | ||
69 | typedef struct BusState BusState; | ||
70 | typedef struct Chardev Chardev; | ||
71 | +typedef struct Clock Clock; | ||
72 | typedef struct CompatProperty CompatProperty; | ||
73 | typedef struct CoMutex CoMutex; | ||
74 | typedef struct CPUAddressSpace CPUAddressSpace; | ||
75 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/hw/core/ptimer.c | ||
78 | +++ b/hw/core/ptimer.c | ||
79 | @@ -XXX,XX +XXX,XX @@ | ||
80 | #include "sysemu/qtest.h" | ||
81 | #include "block/aio.h" | ||
82 | #include "sysemu/cpus.h" | ||
83 | +#include "hw/clock.h" | ||
84 | |||
85 | #define DELTA_ADJUST 1 | ||
86 | #define DELTA_NO_ADJUST -1 | ||
87 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period) | ||
88 | } | 25 | } |
89 | } | 26 | } |
90 | 27 | ||
91 | +/* Set counter increment interval from a Clock */ | ||
92 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clk, | ||
93 | + unsigned int divisor) | ||
94 | +{ | ||
95 | + /* | ||
96 | + * The raw clock period is a 64-bit value in units of 2^-32 ns; | ||
97 | + * put another way it's a 32.32 fixed-point ns value. Our internal | ||
98 | + * representation of the period is 64.32 fixed point ns, so | ||
99 | + * the conversion is simple. | ||
100 | + */ | ||
101 | + uint64_t raw_period = clock_get(clk); | ||
102 | + uint64_t period_frac; | ||
103 | + | ||
104 | + assert(s->in_transaction); | ||
105 | + s->delta = ptimer_get_count(s); | ||
106 | + s->period = extract64(raw_period, 32, 32); | ||
107 | + period_frac = extract64(raw_period, 0, 32); | ||
108 | + /* | ||
109 | + * divisor specifies a possible frequency divisor between the | ||
110 | + * clock and the timer, so it is a multiplier on the period. | ||
111 | + * We do the multiply after splitting the raw period out into | ||
112 | + * period and frac to avoid having to do a 32*64->96 multiply. | ||
113 | + */ | ||
114 | + s->period *= divisor; | ||
115 | + period_frac *= divisor; | ||
116 | + s->period += extract64(period_frac, 32, 32); | ||
117 | + s->period_frac = (uint32_t)period_frac; | ||
118 | + | ||
119 | + if (s->enabled) { | ||
120 | + s->need_reload = true; | ||
121 | + } | ||
122 | +} | ||
123 | + | ||
124 | /* Set counter frequency in Hz. */ | ||
125 | void ptimer_set_freq(ptimer_state *s, uint32_t freq) | ||
126 | { | ||
127 | -- | 28 | -- |
128 | 2.20.1 | 29 | 2.25.1 |
129 | |||
130 | diff view generated by jsdifflib |
1 | Create and connect the two clocks needed by the ARMSSE. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-15-richard.henderson@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-16-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-16-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | hw/arm/musca.c | 12 ++++++++++++ | 8 | target/arm/translate-a64.c | 3 +-- |
11 | 1 file changed, 12 insertions(+) | 9 | 1 file changed, 1 insertion(+), 2 deletions(-) |
12 | 10 | ||
13 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/musca.c | 13 | --- a/target/arm/translate-a64.c |
16 | +++ b/hw/arm/musca.c | 14 | +++ b/target/arm/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_select(DisasContext *s, uint32_t insn) |
18 | #include "hw/misc/tz-ppc.h" | 16 | tcg_rd = cpu_reg(s, rd); |
19 | #include "hw/misc/unimp.h" | 17 | |
20 | #include "hw/rtc/pl031.h" | 18 | a64_test_cc(&c, cond); |
21 | +#include "hw/qdev-clock.h" | 19 | - zero = tcg_const_i64(0); |
22 | #include "qom/object.h" | 20 | + zero = tcg_constant_i64(0); |
23 | 21 | ||
24 | #define MUSCA_NUMIRQ_MAX 96 | 22 | if (rn == 31 && rm == 31 && (else_inc ^ else_inv)) { |
25 | @@ -XXX,XX +XXX,XX @@ struct MuscaMachineState { | 23 | /* CSET & CSETM. */ |
26 | UnimplementedDeviceState sdio; | 24 | @@ -XXX,XX +XXX,XX @@ static void disas_cond_select(DisasContext *s, uint32_t insn) |
27 | UnimplementedDeviceState gpio; | 25 | tcg_gen_movcond_i64(c.cond, tcg_rd, c.value, zero, t_true, t_false); |
28 | UnimplementedDeviceState cryptoisland; | ||
29 | + Clock *sysclk; | ||
30 | + Clock *s32kclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MUSCA_MACHINE "musca" | ||
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MuscaMachineState, MuscaMachineClass, MUSCA_MACHINE) | ||
35 | * don't model that in our SSE-200 model yet. | ||
36 | */ | ||
37 | #define SYSCLK_FRQ 40000000 | ||
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | ||
39 | +#define S32KCLK_FRQ (32 * 1000) | ||
40 | |||
41 | static qemu_irq get_sse_irq_in(MuscaMachineState *mms, int irqno) | ||
42 | { | ||
43 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
44 | exit(1); | ||
45 | } | 26 | } |
46 | 27 | ||
47 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 28 | - tcg_temp_free_i64(zero); |
48 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | 29 | a64_free_cc(&c); |
49 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | 30 | |
50 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | 31 | if (!sf) { |
51 | + | ||
52 | object_initialize_child(OBJECT(machine), "sse-200", &mms->sse, | ||
53 | TYPE_SSE200); | ||
54 | ssedev = DEVICE(&mms->sse); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
56 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
57 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
58 | qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
59 | + qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | ||
60 | + qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | ||
61 | /* | ||
62 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
63 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
64 | -- | 32 | -- |
65 | 2.20.1 | 33 | 2.25.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | Use the MAINCLK Clock input to set the system_clock_scale variable | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | rather than using the mainclk_frq property. | ||
3 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-16-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-23-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-23-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | hw/arm/armsse.c | 24 +++++++++++++++++++----- | 8 | target/arm/translate-a64.c | 7 ++----- |
12 | 1 file changed, 19 insertions(+), 5 deletions(-) | 9 | 1 file changed, 2 insertions(+), 5 deletions(-) |
13 | 10 | ||
14 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/armsse.c | 13 | --- a/target/arm/translate-a64.c |
17 | +++ b/hw/arm/armsse.c | 14 | +++ b/target/arm/translate-a64.c |
18 | @@ -XXX,XX +XXX,XX @@ static void armsse_forward_sec_resp_cfg(ARMSSE *s) | 15 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, |
19 | qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); | 16 | TCGv_i64 tcg_rd = cpu_reg(s, rd); |
17 | TCGv_i64 tcg_tmp = tcg_temp_new_i64(); | ||
18 | TCGv_i64 tcg_rn = read_cpu_reg(s, rn, sf); | ||
19 | - TCGv_i64 mask = tcg_const_i64(sf ? 0x00ff00ff00ff00ffull : 0x00ff00ff); | ||
20 | + TCGv_i64 mask = tcg_constant_i64(sf ? 0x00ff00ff00ff00ffull : 0x00ff00ff); | ||
21 | |||
22 | tcg_gen_shri_i64(tcg_tmp, tcg_rn, 8); | ||
23 | tcg_gen_and_i64(tcg_rd, tcg_rn, mask); | ||
24 | @@ -XXX,XX +XXX,XX @@ static void handle_rev16(DisasContext *s, unsigned int sf, | ||
25 | tcg_gen_shli_i64(tcg_rd, tcg_rd, 8); | ||
26 | tcg_gen_or_i64(tcg_rd, tcg_rd, tcg_tmp); | ||
27 | |||
28 | - tcg_temp_free_i64(mask); | ||
29 | tcg_temp_free_i64(tcg_tmp); | ||
20 | } | 30 | } |
21 | 31 | ||
22 | +static void armsse_mainclk_update(void *opaque) | 32 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, |
23 | +{ | ||
24 | + ARMSSE *s = ARM_SSE(opaque); | ||
25 | + /* | ||
26 | + * Set system_clock_scale from our Clock input; this is what | ||
27 | + * controls the tick rate of the CPU SysTick timer. | ||
28 | + */ | ||
29 | + system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); | ||
30 | +} | ||
31 | + | ||
32 | static void armsse_init(Object *obj) | ||
33 | { | ||
34 | ARMSSE *s = ARM_SSE(obj); | ||
35 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | ||
36 | assert(info->sram_banks <= MAX_SRAM_BANKS); | ||
37 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
38 | |||
39 | - s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | ||
40 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", | ||
41 | + armsse_mainclk_update, s); | ||
42 | s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
43 | |||
44 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
46 | return; | ||
47 | } | 33 | } |
48 | 34 | ||
49 | - if (!s->mainclk_frq) { | 35 | tcg_acc = cpu_reg(s, rn); |
50 | - error_setg(errp, "MAINCLK_FRQ property was not set"); | 36 | - tcg_bytes = tcg_const_i32(1 << sz); |
51 | - return; | 37 | + tcg_bytes = tcg_constant_i32(1 << sz); |
52 | + if (!clock_has_source(s->mainclk)) { | 38 | |
53 | + error_setg(errp, "MAINCLK clock was not connected"); | 39 | if (crc32c) { |
54 | + } | 40 | gen_helper_crc32c_64(cpu_reg(s, rd), tcg_acc, tcg_val, tcg_bytes); |
55 | + if (!clock_has_source(s->s32kclk)) { | 41 | } else { |
56 | + error_setg(errp, "S32KCLK clock was not connected"); | 42 | gen_helper_crc32_64(cpu_reg(s, rd), tcg_acc, tcg_val, tcg_bytes); |
57 | } | 43 | } |
58 | 44 | - | |
59 | assert(info->num_cpus <= SSE_MAX_CPUS); | 45 | - tcg_temp_free_i32(tcg_bytes); |
60 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
61 | */ | ||
62 | sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); | ||
63 | |||
64 | - system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; | ||
65 | + /* Set initial system_clock_scale from MAINCLK */ | ||
66 | + armsse_mainclk_update(s); | ||
67 | } | 46 | } |
68 | 47 | ||
69 | static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | 48 | /* Data-processing (2 source) |
70 | -- | 49 | -- |
71 | 2.20.1 | 50 | 2.25.1 |
72 | |||
73 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Only define the register if it exists for the cpu. | 3 | Existing temp usage treats t1 as both zero and as a |
4 | temporary. Rearrange to only require one temporary, | ||
5 | so remove t1 and rename t2. | ||
4 | 6 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20210120031656.737646-1-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20220426163043.100432-17-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/helper.c | 21 +++++++++++++++------ | 12 | target/arm/translate-a64.c | 12 +++++------- |
11 | 1 file changed, 15 insertions(+), 6 deletions(-) | 13 | 1 file changed, 5 insertions(+), 7 deletions(-) |
12 | 14 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 17 | --- a/target/arm/translate-a64.c |
16 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | 19 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) |
18 | */ | 20 | if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { |
19 | int i; | 21 | goto do_unallocated; |
20 | int wrps, brps, ctx_cmps; | 22 | } else { |
21 | - ARMCPRegInfo dbgdidr = { | 23 | - TCGv_i64 t1 = tcg_const_i64(1); |
22 | - .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | 24 | - TCGv_i64 t2 = tcg_temp_new_i64(); |
23 | - .access = PL0_R, .accessfn = access_tda, | 25 | + TCGv_i64 t = tcg_temp_new_i64(); |
24 | - .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | 26 | |
25 | - }; | 27 | - tcg_gen_extract_i64(t2, cpu_reg_sp(s, rn), 56, 4); |
26 | + | 28 | - tcg_gen_shl_i64(t1, t1, t2); |
27 | + /* | 29 | - tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t1); |
28 | + * The Arm ARM says DBGDIDR is optional and deprecated if EL1 cannot | 30 | + tcg_gen_extract_i64(t, cpu_reg_sp(s, rn), 56, 4); |
29 | + * use AArch32. Given that bit 15 is RES1, if the value is 0 then | 31 | + tcg_gen_shl_i64(t, tcg_constant_i64(1), t); |
30 | + * the register must not exist for this cpu. | 32 | + tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t); |
31 | + */ | 33 | |
32 | + if (cpu->isar.dbgdidr != 0) { | 34 | - tcg_temp_free_i64(t1); |
33 | + ARMCPRegInfo dbgdidr = { | 35 | - tcg_temp_free_i64(t2); |
34 | + .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, | 36 | + tcg_temp_free_i64(t); |
35 | + .opc1 = 0, .opc2 = 0, | 37 | } |
36 | + .access = PL0_R, .accessfn = access_tda, | 38 | break; |
37 | + .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | 39 | case 8: /* LSLV */ |
38 | + }; | ||
39 | + define_one_arm_cp_reg(cpu, &dbgdidr); | ||
40 | + } | ||
41 | |||
42 | /* Note that all these register fields hold "number of Xs minus 1". */ | ||
43 | brps = arm_num_brps(cpu); | ||
44 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | ||
45 | |||
46 | assert(ctx_cmps <= brps); | ||
47 | |||
48 | - define_one_arm_cp_reg(cpu, &dbgdidr); | ||
49 | define_arm_cp_regs(cpu, debug_cp_reginfo); | ||
50 | |||
51 | if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) { | ||
52 | -- | 40 | -- |
53 | 2.20.1 | 41 | 2.25.1 |
54 | |||
55 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB dualtimer device over to using its Clock input; | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the pclk-frq property is now ignored. | ||
3 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-18-richard.henderson@linaro.org | ||
6 | [PMM: Restore incorrectly removed free of t_false in disas_fp_csel()] | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-20-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-20-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | 8 | --- |
12 | hw/timer/cmsdk-apb-dualtimer.c | 42 ++++++++++++++++++++++++++++++---- | 9 | target/arm/translate-a64.c | 23 +++++++---------------- |
13 | 1 file changed, 37 insertions(+), 5 deletions(-) | 10 | 1 file changed, 7 insertions(+), 16 deletions(-) |
14 | 11 | ||
15 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | 12 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/timer/cmsdk-apb-dualtimer.c | 14 | --- a/target/arm/translate-a64.c |
18 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | 15 | +++ b/target/arm/translate-a64.c |
19 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_update(CMSDKAPBDualTimer *s) | 16 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_compare(DisasContext *s, int size, |
20 | qemu_set_irq(s->timerintc, timintc); | 17 | |
18 | tcg_vn = read_fp_dreg(s, rn); | ||
19 | if (cmp_with_zero) { | ||
20 | - tcg_vm = tcg_const_i64(0); | ||
21 | + tcg_vm = tcg_constant_i64(0); | ||
22 | } else { | ||
23 | tcg_vm = read_fp_dreg(s, rm); | ||
24 | } | ||
25 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_compare(DisasContext *s, uint32_t insn) | ||
26 | static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
27 | { | ||
28 | unsigned int mos, type, rm, cond, rn, op, nzcv; | ||
29 | - TCGv_i64 tcg_flags; | ||
30 | TCGLabel *label_continue = NULL; | ||
31 | int size; | ||
32 | |||
33 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
34 | label_continue = gen_new_label(); | ||
35 | arm_gen_test_cc(cond, label_match); | ||
36 | /* nomatch: */ | ||
37 | - tcg_flags = tcg_const_i64(nzcv << 28); | ||
38 | - gen_set_nzcv(tcg_flags); | ||
39 | - tcg_temp_free_i64(tcg_flags); | ||
40 | + gen_set_nzcv(tcg_constant_i64(nzcv << 28)); | ||
41 | tcg_gen_br(label_continue); | ||
42 | gen_set_label(label_match); | ||
43 | } | ||
44 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_ccomp(DisasContext *s, uint32_t insn) | ||
45 | static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
46 | { | ||
47 | unsigned int mos, type, rm, cond, rn, rd; | ||
48 | - TCGv_i64 t_true, t_false, t_zero; | ||
49 | + TCGv_i64 t_true, t_false; | ||
50 | DisasCompare64 c; | ||
51 | MemOp sz; | ||
52 | |||
53 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_csel(DisasContext *s, uint32_t insn) | ||
54 | read_vec_element(s, t_false, rm, 0, sz); | ||
55 | |||
56 | a64_test_cc(&c, cond); | ||
57 | - t_zero = tcg_const_i64(0); | ||
58 | - tcg_gen_movcond_i64(c.cond, t_true, c.value, t_zero, t_true, t_false); | ||
59 | - tcg_temp_free_i64(t_zero); | ||
60 | + tcg_gen_movcond_i64(c.cond, t_true, c.value, tcg_constant_i64(0), | ||
61 | + t_true, t_false); | ||
62 | tcg_temp_free_i64(t_false); | ||
63 | a64_free_cc(&c); | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | ||
66 | int type = extract32(insn, 22, 2); | ||
67 | int mos = extract32(insn, 29, 3); | ||
68 | uint64_t imm; | ||
69 | - TCGv_i64 tcg_res; | ||
70 | MemOp sz; | ||
71 | |||
72 | if (mos || imm5) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_imm(DisasContext *s, uint32_t insn) | ||
74 | } | ||
75 | |||
76 | imm = vfp_expand_imm(sz, imm8); | ||
77 | - | ||
78 | - tcg_res = tcg_const_i64(imm); | ||
79 | - write_fp_dreg(s, rd, tcg_res); | ||
80 | - tcg_temp_free_i64(tcg_res); | ||
81 | + write_fp_dreg(s, rd, tcg_constant_i64(imm)); | ||
21 | } | 82 | } |
22 | 83 | ||
23 | +static int cmsdk_dualtimermod_divisor(CMSDKAPBDualTimerModule *m) | 84 | /* Handle floating point <=> fixed point conversions. Note that we can |
24 | +{ | 85 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, |
25 | + /* Return the divisor set by the current CONTROL.PRESCALE value */ | 86 | |
26 | + switch (FIELD_EX32(m->control, CONTROL, PRESCALE)) { | 87 | tcg_fpstatus = fpstatus_ptr(type == 3 ? FPST_FPCR_F16 : FPST_FPCR); |
27 | + case 0: | 88 | |
28 | + return 1; | 89 | - tcg_shift = tcg_const_i32(64 - scale); |
29 | + case 1: | 90 | + tcg_shift = tcg_constant_i32(64 - scale); |
30 | + return 16; | 91 | |
31 | + case 2: | 92 | if (itof) { |
32 | + case 3: /* UNDEFINED, we treat like 2 (and complained when it was set) */ | 93 | TCGv_i64 tcg_int = cpu_reg(s, rn); |
33 | + return 256; | 94 | @@ -XXX,XX +XXX,XX @@ static void handle_fpfpcvt(DisasContext *s, int rd, int rn, int opcode, |
34 | + default: | ||
35 | + g_assert_not_reached(); | ||
36 | + } | ||
37 | +} | ||
38 | + | ||
39 | static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | ||
40 | uint32_t newctrl) | ||
41 | { | ||
42 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | ||
43 | default: | ||
44 | g_assert_not_reached(); | ||
45 | } | ||
46 | - ptimer_set_freq(m->timer, m->parent->pclk_frq / divisor); | ||
47 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, divisor); | ||
48 | } | 95 | } |
49 | 96 | ||
50 | if (changed & R_CONTROL_MODE_MASK) { | 97 | tcg_temp_free_ptr(tcg_fpstatus); |
51 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m) | 98 | - tcg_temp_free_i32(tcg_shift); |
52 | * limit must both be set to 0xffff, so we wrap at 16 bits. | ||
53 | */ | ||
54 | ptimer_set_limit(m->timer, 0xffff, 1); | ||
55 | - ptimer_set_freq(m->timer, m->parent->pclk_frq); | ||
56 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | ||
57 | + cmsdk_dualtimermod_divisor(m)); | ||
58 | ptimer_transaction_commit(m->timer); | ||
59 | } | 99 | } |
60 | 100 | ||
61 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_reset(DeviceState *dev) | 101 | /* Floating point <-> fixed point conversions |
62 | s->timeritop = 0; | ||
63 | } | ||
64 | |||
65 | +static void cmsdk_apb_dualtimer_clk_update(void *opaque) | ||
66 | +{ | ||
67 | + CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque); | ||
68 | + int i; | ||
69 | + | ||
70 | + for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
71 | + CMSDKAPBDualTimerModule *m = &s->timermod[i]; | ||
72 | + ptimer_transaction_begin(m->timer); | ||
73 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | ||
74 | + cmsdk_dualtimermod_divisor(m)); | ||
75 | + ptimer_transaction_commit(m->timer); | ||
76 | + } | ||
77 | +} | ||
78 | + | ||
79 | static void cmsdk_apb_dualtimer_init(Object *obj) | ||
80 | { | ||
81 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | ||
83 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
84 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | ||
85 | } | ||
86 | - s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | ||
87 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", | ||
88 | + cmsdk_apb_dualtimer_clk_update, s); | ||
89 | } | ||
90 | |||
91 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | ||
93 | CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev); | ||
94 | int i; | ||
95 | |||
96 | - if (s->pclk_frq == 0) { | ||
97 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
98 | + if (!clock_has_source(s->timclk)) { | ||
99 | + error_setg(errp, "CMSDK APB dualtimer: TIMCLK clock must be connected"); | ||
100 | return; | ||
101 | } | ||
102 | |||
103 | -- | 102 | -- |
104 | 2.20.1 | 103 | 2.25.1 |
105 | |||
106 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_DUALTIMER device to the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
6 | 2 | ||
7 | We take the opportunity to correct the name of the clock input to | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | match the hardware -- the dual timer names the clock which drives the | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | timers TIMCLK. (It does also have a 'pclk' input, which is used only | 5 | Message-id: 20220426163043.100432-19-richard.henderson@linaro.org |
10 | for the register and APB bus logic; on the SSE-200 these clocks are | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | both connected together.) | 7 | --- |
8 | target/arm/translate-a64.c | 21 +++++---------------- | ||
9 | 1 file changed, 5 insertions(+), 16 deletions(-) | ||
12 | 10 | ||
13 | This is a migration compatibility break for machines mps2-an385, | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
14 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | ||
15 | musca-b1. | ||
16 | |||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20210128114145.20536-9-peter.maydell@linaro.org | ||
22 | Message-id: 20210121190622.22000-9-peter.maydell@linaro.org | ||
23 | --- | ||
24 | include/hw/timer/cmsdk-apb-dualtimer.h | 3 +++ | ||
25 | hw/timer/cmsdk-apb-dualtimer.c | 7 +++++-- | ||
26 | 2 files changed, 8 insertions(+), 2 deletions(-) | ||
27 | |||
28 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | 13 | --- a/target/arm/translate-a64.c |
31 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | 14 | +++ b/target/arm/translate-a64.c |
32 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void handle_shri_with_rndacc(TCGv_i64 tcg_res, TCGv_i64 tcg_src, |
33 | * | 16 | /* Deal with the rounding step */ |
34 | * QEMU interface: | 17 | if (round) { |
35 | * + QOM property "pclk-frq": frequency at which the timer is clocked | 18 | if (extended_result) { |
36 | + * + Clock input "TIMCLK": clock (for both timers) | 19 | - TCGv_i64 tcg_zero = tcg_const_i64(0); |
37 | * + sysbus MMIO region 0: the register bank | 20 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); |
38 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | 21 | if (!is_u) { |
39 | * + sysbus IRO 1: timer block 1 interrupt TIMINT1 | 22 | /* take care of sign extending tcg_res */ |
40 | @@ -XXX,XX +XXX,XX @@ | 23 | tcg_gen_sari_i64(tcg_src_hi, tcg_src, 63); |
41 | 24 | @@ -XXX,XX +XXX,XX @@ static void handle_shri_with_rndacc(TCGv_i64 tcg_res, TCGv_i64 tcg_src, | |
42 | #include "hw/sysbus.h" | 25 | tcg_src, tcg_zero, |
43 | #include "hw/ptimer.h" | 26 | tcg_rnd, tcg_zero); |
44 | +#include "hw/clock.h" | 27 | } |
45 | #include "qom/object.h" | 28 | - tcg_temp_free_i64(tcg_zero); |
46 | 29 | } else { | |
47 | #define TYPE_CMSDK_APB_DUALTIMER "cmsdk-apb-dualtimer" | 30 | tcg_gen_add_i64(tcg_src, tcg_src, tcg_rnd); |
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | 31 | } |
49 | MemoryRegion iomem; | 32 | @@ -XXX,XX +XXX,XX @@ static void handle_scalar_simd_shri(DisasContext *s, |
50 | qemu_irq timerintc; | ||
51 | uint32_t pclk_frq; | ||
52 | + Clock *timclk; | ||
53 | |||
54 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
55 | uint32_t timeritcr; | ||
56 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | #include "hw/irq.h" | ||
62 | #include "hw/qdev-properties.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | ||
69 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
70 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | ||
71 | } | 33 | } |
72 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | 34 | |
35 | if (round) { | ||
36 | - uint64_t round_const = 1ULL << (shift - 1); | ||
37 | - tcg_round = tcg_const_i64(round_const); | ||
38 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | ||
39 | } else { | ||
40 | tcg_round = NULL; | ||
41 | } | ||
42 | @@ -XXX,XX +XXX,XX @@ static void handle_scalar_simd_shri(DisasContext *s, | ||
43 | |||
44 | tcg_temp_free_i64(tcg_rn); | ||
45 | tcg_temp_free_i64(tcg_rd); | ||
46 | - if (round) { | ||
47 | - tcg_temp_free_i64(tcg_round); | ||
48 | - } | ||
73 | } | 49 | } |
74 | 50 | ||
75 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | 51 | /* SHL/SLI - Scalar shift left */ |
76 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_dualtimermod_vmstate = { | 52 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, |
77 | 53 | tcg_final = tcg_const_i64(0); | |
78 | static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | 54 | |
79 | .name = "cmsdk-apb-dualtimer", | 55 | if (round) { |
80 | - .version_id = 1, | 56 | - uint64_t round_const = 1ULL << (shift - 1); |
81 | - .minimum_version_id = 1, | 57 | - tcg_round = tcg_const_i64(round_const); |
82 | + .version_id = 2, | 58 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); |
83 | + .minimum_version_id = 2, | 59 | } else { |
84 | .fields = (VMStateField[]) { | 60 | tcg_round = NULL; |
85 | + VMSTATE_CLOCK(timclk, CMSDKAPBDualTimer), | 61 | } |
86 | VMSTATE_STRUCT_ARRAY(timermod, CMSDKAPBDualTimer, | 62 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_sqshrn(DisasContext *s, bool is_scalar, bool is_q, |
87 | CMSDK_APB_DUALTIMER_NUM_MODULES, | 63 | write_vec_element(s, tcg_final, rd, 1, MO_64); |
88 | 1, cmsdk_dualtimermod_vmstate, | 64 | } |
65 | |||
66 | - if (round) { | ||
67 | - tcg_temp_free_i64(tcg_round); | ||
68 | - } | ||
69 | tcg_temp_free_i64(tcg_rn); | ||
70 | tcg_temp_free_i64(tcg_rd); | ||
71 | tcg_temp_free_i32(tcg_rd_narrowed); | ||
72 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
73 | } | ||
74 | |||
75 | if (size == 3) { | ||
76 | - TCGv_i64 tcg_shift = tcg_const_i64(shift); | ||
77 | + TCGv_i64 tcg_shift = tcg_constant_i64(shift); | ||
78 | static NeonGenTwo64OpEnvFn * const fns[2][2] = { | ||
79 | { gen_helper_neon_qshl_s64, gen_helper_neon_qshlu_s64 }, | ||
80 | { NULL, gen_helper_neon_qshl_u64 }, | ||
81 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
82 | |||
83 | tcg_temp_free_i64(tcg_op); | ||
84 | } | ||
85 | - tcg_temp_free_i64(tcg_shift); | ||
86 | clear_vec_high(s, is_q, rd); | ||
87 | } else { | ||
88 | - TCGv_i32 tcg_shift = tcg_const_i32(shift); | ||
89 | + TCGv_i32 tcg_shift = tcg_constant_i32(shift); | ||
90 | static NeonGenTwoOpEnvFn * const fns[2][2][3] = { | ||
91 | { | ||
92 | { gen_helper_neon_qshl_s8, | ||
93 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_qshl(DisasContext *s, bool scalar, bool is_q, | ||
94 | |||
95 | tcg_temp_free_i32(tcg_op); | ||
96 | } | ||
97 | - tcg_temp_free_i32(tcg_shift); | ||
98 | |||
99 | if (!scalar) { | ||
100 | clear_vec_high(s, is_q, rd); | ||
89 | -- | 101 | -- |
90 | 2.20.1 | 102 | 2.25.1 |
91 | |||
92 | diff view generated by jsdifflib |
1 | Create and connect the Clock input for the watchdog device on the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | Stellaris boards. Because the Stellaris boards model the ability to | ||
3 | change the clock rate by programming PLL registers, we have to create | ||
4 | an output Clock on the ssys_state device and wire it up to the | ||
5 | watchdog. | ||
6 | 2 | ||
7 | Note that the old comment on ssys_calculate_system_clock() got the | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | units wrong -- system_clock_scale is in nanoseconds, not | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | milliseconds. Improve the commentary to clarify how we are | 5 | Message-id: 20220426163043.100432-20-richard.henderson@linaro.org |
10 | calculating the period. | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | ||
8 | target/arm/translate-a64.c | 26 ++++++-------------------- | ||
9 | 1 file changed, 6 insertions(+), 20 deletions(-) | ||
11 | 10 | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20210128114145.20536-18-peter.maydell@linaro.org | ||
17 | Message-id: 20210121190622.22000-18-peter.maydell@linaro.org | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | --- | ||
20 | hw/arm/stellaris.c | 43 +++++++++++++++++++++++++++++++------------ | ||
21 | 1 file changed, 31 insertions(+), 12 deletions(-) | ||
22 | |||
23 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/arm/stellaris.c | 13 | --- a/target/arm/translate-a64.c |
26 | +++ b/hw/arm/stellaris.c | 14 | +++ b/target/arm/translate-a64.c |
27 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, |
28 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | 16 | int pass; |
29 | #include "migration/vmstate.h" | 17 | |
30 | #include "hw/misc/unimp.h" | 18 | if (fracbits || size == MO_64) { |
31 | +#include "hw/qdev-clock.h" | 19 | - tcg_shift = tcg_const_i32(fracbits); |
32 | #include "cpu.h" | 20 | + tcg_shift = tcg_constant_i32(fracbits); |
33 | #include "qom/object.h" | 21 | } |
34 | 22 | ||
35 | @@ -XXX,XX +XXX,XX @@ struct ssys_state { | 23 | if (size == MO_64) { |
36 | uint32_t clkvclr; | 24 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_intfp_conv(DisasContext *s, int rd, int rn, |
37 | uint32_t ldoarst; | 25 | } |
38 | qemu_irq irq; | 26 | |
39 | + Clock *sysclk; | 27 | tcg_temp_free_ptr(tcg_fpst); |
40 | /* Properties (all read-only registers) */ | 28 | - if (tcg_shift) { |
41 | uint32_t user0; | 29 | - tcg_temp_free_i32(tcg_shift); |
42 | uint32_t user1; | 30 | - } |
43 | @@ -XXX,XX +XXX,XX @@ static bool ssys_use_rcc2(ssys_state *s) | 31 | |
32 | clear_vec_high(s, elements << size == 16, rd); | ||
44 | } | 33 | } |
45 | 34 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, | |
46 | /* | 35 | tcg_fpstatus = fpstatus_ptr(size == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); |
47 | - * Caculate the sys. clock period in ms. | 36 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); |
48 | + * Calculate the system clock period. We only want to propagate | 37 | fracbits = (16 << size) - immhb; |
49 | + * this change to the rest of the system if we're not being called | 38 | - tcg_shift = tcg_const_i32(fracbits); |
50 | + * from migration post-load. | 39 | + tcg_shift = tcg_constant_i32(fracbits); |
51 | */ | 40 | |
52 | -static void ssys_calculate_system_clock(ssys_state *s) | 41 | if (size == MO_64) { |
53 | +static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock) | 42 | int maxpass = is_scalar ? 1 : 2; |
54 | { | 43 | @@ -XXX,XX +XXX,XX @@ static void handle_simd_shift_fpint_conv(DisasContext *s, bool is_scalar, |
55 | + /* | ||
56 | + * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input | ||
57 | + * clock is 200MHz, which is a period of 5 ns. Dividing the clock | ||
58 | + * frequency by X is the same as multiplying the period by X. | ||
59 | + */ | ||
60 | if (ssys_use_rcc2(s)) { | ||
61 | system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); | ||
62 | } else { | ||
63 | system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); | ||
64 | } | ||
65 | + clock_set_ns(s->sysclk, system_clock_scale); | ||
66 | + if (propagate_clock) { | ||
67 | + clock_propagate(s->sysclk); | ||
68 | + } | ||
69 | } | ||
70 | |||
71 | static void ssys_write(void *opaque, hwaddr offset, | ||
72 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | ||
73 | s->int_status |= (1 << 6); | ||
74 | } | ||
75 | s->rcc = value; | ||
76 | - ssys_calculate_system_clock(s); | ||
77 | + ssys_calculate_system_clock(s, true); | ||
78 | break; | ||
79 | case 0x070: /* RCC2 */ | ||
80 | if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { | ||
81 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | ||
82 | s->int_status |= (1 << 6); | ||
83 | } | ||
84 | s->rcc2 = value; | ||
85 | - ssys_calculate_system_clock(s); | ||
86 | + ssys_calculate_system_clock(s, true); | ||
87 | break; | ||
88 | case 0x100: /* RCGC0 */ | ||
89 | s->rcgc[0] = value; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_reset_hold(Object *obj) | ||
91 | { | ||
92 | ssys_state *s = STELLARIS_SYS(obj); | ||
93 | |||
94 | - ssys_calculate_system_clock(s); | ||
95 | + /* OK to propagate clocks from the hold phase */ | ||
96 | + ssys_calculate_system_clock(s, true); | ||
97 | } | ||
98 | |||
99 | static void stellaris_sys_reset_exit(Object *obj) | ||
100 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_post_load(void *opaque, int version_id) | ||
101 | { | ||
102 | ssys_state *s = opaque; | ||
103 | |||
104 | - ssys_calculate_system_clock(s); | ||
105 | + ssys_calculate_system_clock(s, false); | ||
106 | |||
107 | return 0; | ||
108 | } | ||
109 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
110 | VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), | ||
111 | VMSTATE_UINT32(clkvclr, ssys_state), | ||
112 | VMSTATE_UINT32(ldoarst, ssys_state), | ||
113 | + /* No field for sysclk -- handled in post-load instead */ | ||
114 | VMSTATE_END_OF_LIST() | ||
115 | } | ||
116 | }; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) | ||
118 | memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
119 | sysbus_init_mmio(sbd, &s->iomem); | ||
120 | sysbus_init_irq(sbd, &s->irq); | ||
121 | + s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); | ||
122 | } | ||
123 | |||
124 | -static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
125 | - stellaris_board_info * board, | ||
126 | - uint8_t *macaddr) | ||
127 | +static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
128 | + stellaris_board_info *board, | ||
129 | + uint8_t *macaddr) | ||
130 | { | ||
131 | DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
132 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
133 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
134 | */ | ||
135 | device_cold_reset(dev); | ||
136 | |||
137 | - return 0; | ||
138 | + return dev; | ||
139 | } | ||
140 | |||
141 | /* I2C controller. */ | ||
142 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
143 | int flash_size; | ||
144 | I2CBus *i2c; | ||
145 | DeviceState *dev; | ||
146 | + DeviceState *ssys_dev; | ||
147 | int i; | ||
148 | int j; | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
151 | } | 44 | } |
152 | } | 45 | } |
153 | 46 | ||
154 | - stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | 47 | - tcg_temp_free_i32(tcg_shift); |
155 | - board, nd_table[0].macaddr.a); | 48 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, tcg_fpstatus); |
156 | + ssys_dev = stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | 49 | tcg_temp_free_ptr(tcg_fpstatus); |
157 | + board, nd_table[0].macaddr.a); | 50 | tcg_temp_free_i32(tcg_rmode); |
158 | 51 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_64(DisasContext *s, int opcode, bool u, | |
159 | 52 | case 0x1c: /* FCVTAS */ | |
160 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | 53 | case 0x3a: /* FCVTPS */ |
161 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | 54 | case 0x3b: /* FCVTZS */ |
162 | /* system_clock_scale is valid now */ | 55 | - { |
163 | uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | 56 | - TCGv_i32 tcg_shift = tcg_const_i32(0); |
164 | qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | 57 | - gen_helper_vfp_tosqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); |
165 | + qdev_connect_clock_in(dev, "WDOGCLK", | 58 | - tcg_temp_free_i32(tcg_shift); |
166 | + qdev_get_clock_out(ssys_dev, "SYSCLK")); | 59 | + gen_helper_vfp_tosqd(tcg_rd, tcg_rn, tcg_constant_i32(0), tcg_fpstatus); |
167 | 60 | break; | |
168 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | 61 | - } |
169 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), | 62 | case 0x5a: /* FCVTNU */ |
63 | case 0x5b: /* FCVTMU */ | ||
64 | case 0x5c: /* FCVTAU */ | ||
65 | case 0x7a: /* FCVTPU */ | ||
66 | case 0x7b: /* FCVTZU */ | ||
67 | - { | ||
68 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
69 | - gen_helper_vfp_touqd(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
70 | - tcg_temp_free_i32(tcg_shift); | ||
71 | + gen_helper_vfp_touqd(tcg_rd, tcg_rn, tcg_constant_i32(0), tcg_fpstatus); | ||
72 | break; | ||
73 | - } | ||
74 | case 0x18: /* FRINTN */ | ||
75 | case 0x19: /* FRINTM */ | ||
76 | case 0x38: /* FRINTP */ | ||
77 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
78 | |||
79 | if (is_double) { | ||
80 | TCGv_i64 tcg_op = tcg_temp_new_i64(); | ||
81 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
82 | + TCGv_i64 tcg_zero = tcg_constant_i64(0); | ||
83 | TCGv_i64 tcg_res = tcg_temp_new_i64(); | ||
84 | NeonGenTwoDoubleOpFn *genfn; | ||
85 | bool swap = false; | ||
86 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
87 | write_vec_element(s, tcg_res, rd, pass, MO_64); | ||
88 | } | ||
89 | tcg_temp_free_i64(tcg_res); | ||
90 | - tcg_temp_free_i64(tcg_zero); | ||
91 | tcg_temp_free_i64(tcg_op); | ||
92 | |||
93 | clear_vec_high(s, !is_scalar, rd); | ||
94 | } else { | ||
95 | TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
96 | - TCGv_i32 tcg_zero = tcg_const_i32(0); | ||
97 | + TCGv_i32 tcg_zero = tcg_constant_i32(0); | ||
98 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
99 | NeonGenTwoSingleOpFn *genfn; | ||
100 | bool swap = false; | ||
101 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_fcmp_zero(DisasContext *s, int opcode, | ||
102 | } | ||
103 | } | ||
104 | tcg_temp_free_i32(tcg_res); | ||
105 | - tcg_temp_free_i32(tcg_zero); | ||
106 | tcg_temp_free_i32(tcg_op); | ||
107 | if (!is_scalar) { | ||
108 | clear_vec_high(s, is_q, rd); | ||
170 | -- | 109 | -- |
171 | 2.20.1 | 110 | 2.25.1 |
172 | |||
173 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK dual timer, since we're about to do | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | some refactoring of how it is clocked. | ||
3 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-21-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-6-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-6-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++++ | 8 | target/arm/translate-a64.c | 40 ++++++++++---------------------------- |
12 | MAINTAINERS | 1 + | 9 | 1 file changed, 10 insertions(+), 30 deletions(-) |
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 132 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
16 | 10 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-dualtimer-test.c b/tests/qtest/cmsdk-apb-dualtimer-test.c | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-dualtimer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB dualtimer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE dualtimer; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40002000 | ||
44 | + | ||
45 | +#define TIMER1LOAD 0 | ||
46 | +#define TIMER1VALUE 4 | ||
47 | +#define TIMER1CONTROL 8 | ||
48 | +#define TIMER1INTCLR 0xc | ||
49 | +#define TIMER1RIS 0x10 | ||
50 | +#define TIMER1MIS 0x14 | ||
51 | +#define TIMER1BGLOAD 0x18 | ||
52 | + | ||
53 | +#define TIMER2LOAD 0x20 | ||
54 | +#define TIMER2VALUE 0x24 | ||
55 | +#define TIMER2CONTROL 0x28 | ||
56 | +#define TIMER2INTCLR 0x2c | ||
57 | +#define TIMER2RIS 0x30 | ||
58 | +#define TIMER2MIS 0x34 | ||
59 | +#define TIMER2BGLOAD 0x38 | ||
60 | + | ||
61 | +#define CTRL_ENABLE (1 << 7) | ||
62 | +#define CTRL_PERIODIC (1 << 6) | ||
63 | +#define CTRL_INTEN (1 << 5) | ||
64 | +#define CTRL_PRESCALE_1 (0 << 2) | ||
65 | +#define CTRL_PRESCALE_16 (1 << 2) | ||
66 | +#define CTRL_PRESCALE_256 (2 << 2) | ||
67 | +#define CTRL_32BIT (1 << 1) | ||
68 | +#define CTRL_ONESHOT (1 << 0) | ||
69 | + | ||
70 | +static void test_dualtimer(void) | ||
71 | +{ | ||
72 | + g_assert_true(readl(TIMER_BASE + TIMER1RIS) == 0); | ||
73 | + | ||
74 | + /* Start timer: will fire after 40000 ns */ | ||
75 | + writel(TIMER_BASE + TIMER1LOAD, 1000); | ||
76 | + /* enable in free-running, wrapping, interrupt mode */ | ||
77 | + writel(TIMER_BASE + TIMER1CONTROL, CTRL_ENABLE | CTRL_INTEN); | ||
78 | + | ||
79 | + /* Step to just past the 500th tick and check VALUE */ | ||
80 | + clock_step(500 * 40 + 1); | ||
81 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
82 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 500); | ||
83 | + | ||
84 | + /* Just past the 1000th tick: timer should have fired */ | ||
85 | + clock_step(500 * 40); | ||
86 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 1); | ||
87 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0); | ||
88 | + | ||
89 | + /* | ||
90 | + * We are in free-running wrapping 16-bit mode, so on the following | ||
91 | + * tick VALUE should have wrapped round to 0xffff. | ||
92 | + */ | ||
93 | + clock_step(40); | ||
94 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0xffff); | ||
95 | + | ||
96 | + /* Check that any write to INTCLR clears interrupt */ | ||
97 | + writel(TIMER_BASE + TIMER1INTCLR, 1); | ||
98 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
99 | + | ||
100 | + /* Turn off the timer */ | ||
101 | + writel(TIMER_BASE + TIMER1CONTROL, 0); | ||
102 | +} | ||
103 | + | ||
104 | +static void test_prescale(void) | ||
105 | +{ | ||
106 | + g_assert_true(readl(TIMER_BASE + TIMER2RIS) == 0); | ||
107 | + | ||
108 | + /* Start timer: will fire after 40 * 256 * 1000 == 1024000 ns */ | ||
109 | + writel(TIMER_BASE + TIMER2LOAD, 1000); | ||
110 | + /* enable in periodic, wrapping, interrupt mode, prescale 256 */ | ||
111 | + writel(TIMER_BASE + TIMER2CONTROL, | ||
112 | + CTRL_ENABLE | CTRL_INTEN | CTRL_PERIODIC | CTRL_PRESCALE_256); | ||
113 | + | ||
114 | + /* Step to just past the 500th tick and check VALUE */ | ||
115 | + clock_step(40 * 256 * 501); | ||
116 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
117 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 500); | ||
118 | + | ||
119 | + /* Just past the 1000th tick: timer should have fired */ | ||
120 | + clock_step(40 * 256 * 500); | ||
121 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 1); | ||
122 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 0); | ||
123 | + | ||
124 | + /* In periodic mode the tick VALUE now reloads */ | ||
125 | + clock_step(40 * 256); | ||
126 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 1000); | ||
127 | + | ||
128 | + /* Check that any write to INTCLR clears interrupt */ | ||
129 | + writel(TIMER_BASE + TIMER2INTCLR, 1); | ||
130 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
131 | + | ||
132 | + /* Turn off the timer */ | ||
133 | + writel(TIMER_BASE + TIMER2CONTROL, 0); | ||
134 | +} | ||
135 | + | ||
136 | +int main(int argc, char **argv) | ||
137 | +{ | ||
138 | + int r; | ||
139 | + | ||
140 | + g_test_init(&argc, &argv, NULL); | ||
141 | + | ||
142 | + qtest_start("-machine mps2-an385"); | ||
143 | + | ||
144 | + qtest_add_func("/cmsdk-apb-dualtimer/dualtimer", test_dualtimer); | ||
145 | + qtest_add_func("/cmsdk-apb-dualtimer/prescale", test_prescale); | ||
146 | + | ||
147 | + r = g_test_run(); | ||
148 | + | ||
149 | + qtest_end(); | ||
150 | + | ||
151 | + return r; | ||
152 | +} | ||
153 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
154 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
155 | --- a/MAINTAINERS | 13 | --- a/target/arm/translate-a64.c |
156 | +++ b/MAINTAINERS | 14 | +++ b/target/arm/translate-a64.c |
157 | @@ -XXX,XX +XXX,XX @@ F: include/hw/timer/cmsdk-apb-timer.h | 15 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_narrow(DisasContext *s, bool scalar, |
158 | F: tests/qtest/cmsdk-apb-timer-test.c | 16 | int passes = scalar ? 1 : 2; |
159 | F: hw/timer/cmsdk-apb-dualtimer.c | 17 | |
160 | F: include/hw/timer/cmsdk-apb-dualtimer.h | 18 | if (scalar) { |
161 | +F: tests/qtest/cmsdk-apb-dualtimer-test.c | 19 | - tcg_res[1] = tcg_const_i32(0); |
162 | F: hw/char/cmsdk-apb-uart.c | 20 | + tcg_res[1] = tcg_constant_i32(0); |
163 | F: include/hw/char/cmsdk-apb-uart.h | 21 | } |
164 | F: hw/watchdog/cmsdk-apb-watchdog.c | 22 | |
165 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 23 | for (pass = 0; pass < passes; pass++) { |
166 | index XXXXXXX..XXXXXXX 100644 | 24 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_satacc(DisasContext *s, bool is_scalar, bool is_u, |
167 | --- a/tests/qtest/meson.build | 25 | } |
168 | +++ b/tests/qtest/meson.build | 26 | |
169 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 27 | if (is_scalar) { |
170 | 'npcm7xx_timer-test', | 28 | - TCGv_i64 tcg_zero = tcg_const_i64(0); |
171 | 'npcm7xx_watchdog_timer-test'] | 29 | - write_vec_element(s, tcg_zero, rd, 0, MO_64); |
172 | qtests_arm = \ | 30 | - tcg_temp_free_i64(tcg_zero); |
173 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | 31 | + write_vec_element(s, tcg_constant_i64(0), rd, 0, MO_64); |
174 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | 32 | } |
175 | (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | 33 | write_vec_element_i32(s, tcg_rd, rd, pass, MO_32); |
176 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | 34 | } |
35 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_scalar_two_reg_misc(DisasContext *s, uint32_t insn) | ||
36 | case 0x1c: /* FCVTAS */ | ||
37 | case 0x3a: /* FCVTPS */ | ||
38 | case 0x3b: /* FCVTZS */ | ||
39 | - { | ||
40 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
41 | - gen_helper_vfp_tosls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
42 | - tcg_temp_free_i32(tcg_shift); | ||
43 | + gen_helper_vfp_tosls(tcg_rd, tcg_rn, tcg_constant_i32(0), | ||
44 | + tcg_fpstatus); | ||
45 | break; | ||
46 | - } | ||
47 | case 0x5a: /* FCVTNU */ | ||
48 | case 0x5b: /* FCVTMU */ | ||
49 | case 0x5c: /* FCVTAU */ | ||
50 | case 0x7a: /* FCVTPU */ | ||
51 | case 0x7b: /* FCVTZU */ | ||
52 | - { | ||
53 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
54 | - gen_helper_vfp_touls(tcg_rd, tcg_rn, tcg_shift, tcg_fpstatus); | ||
55 | - tcg_temp_free_i32(tcg_shift); | ||
56 | + gen_helper_vfp_touls(tcg_rd, tcg_rn, tcg_constant_i32(0), | ||
57 | + tcg_fpstatus); | ||
58 | break; | ||
59 | - } | ||
60 | default: | ||
61 | g_assert_not_reached(); | ||
62 | } | ||
63 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
64 | read_vec_element(s, tcg_final, rd, is_q ? 1 : 0, MO_64); | ||
65 | |||
66 | if (round) { | ||
67 | - uint64_t round_const = 1ULL << (shift - 1); | ||
68 | - tcg_round = tcg_const_i64(round_const); | ||
69 | + tcg_round = tcg_constant_i64(1ULL << (shift - 1)); | ||
70 | } else { | ||
71 | tcg_round = NULL; | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shrn(DisasContext *s, bool is_q, | ||
74 | } else { | ||
75 | write_vec_element(s, tcg_final, rd, 1, MO_64); | ||
76 | } | ||
77 | - if (round) { | ||
78 | - tcg_temp_free_i64(tcg_round); | ||
79 | - } | ||
80 | tcg_temp_free_i64(tcg_rn); | ||
81 | tcg_temp_free_i64(tcg_rd); | ||
82 | tcg_temp_free_i64(tcg_final); | ||
83 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_pairwise(DisasContext *s, int opcode, bool u, | ||
84 | } | ||
85 | } | ||
86 | if (!is_q) { | ||
87 | - tcg_res[1] = tcg_const_i64(0); | ||
88 | + tcg_res[1] = tcg_constant_i64(0); | ||
89 | } | ||
90 | for (pass = 0; pass < 2; pass++) { | ||
91 | write_vec_element(s, tcg_res[pass], rd, pass, MO_64); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
93 | case 0x1c: /* FCVTAS */ | ||
94 | case 0x3a: /* FCVTPS */ | ||
95 | case 0x3b: /* FCVTZS */ | ||
96 | - { | ||
97 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
98 | gen_helper_vfp_tosls(tcg_res, tcg_op, | ||
99 | - tcg_shift, tcg_fpstatus); | ||
100 | - tcg_temp_free_i32(tcg_shift); | ||
101 | + tcg_constant_i32(0), tcg_fpstatus); | ||
102 | break; | ||
103 | - } | ||
104 | case 0x5a: /* FCVTNU */ | ||
105 | case 0x5b: /* FCVTMU */ | ||
106 | case 0x5c: /* FCVTAU */ | ||
107 | case 0x7a: /* FCVTPU */ | ||
108 | case 0x7b: /* FCVTZU */ | ||
109 | - { | ||
110 | - TCGv_i32 tcg_shift = tcg_const_i32(0); | ||
111 | gen_helper_vfp_touls(tcg_res, tcg_op, | ||
112 | - tcg_shift, tcg_fpstatus); | ||
113 | - tcg_temp_free_i32(tcg_shift); | ||
114 | + tcg_constant_i32(0), tcg_fpstatus); | ||
115 | break; | ||
116 | - } | ||
117 | case 0x18: /* FRINTN */ | ||
118 | case 0x19: /* FRINTM */ | ||
119 | case 0x38: /* FRINTP */ | ||
177 | -- | 120 | -- |
178 | 2.20.1 | 121 | 2.25.1 |
179 | |||
180 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | To ease the PCI device addition in next patches, split the code as follows: | 3 | Finish conversion of the file to tcg_constant_*. |
4 | - generic code (read/write/setup) is being kept in pvpanic.c | ||
5 | - ISA dependent code moved to pvpanic-isa.c | ||
6 | 4 | ||
7 | Also, rename: | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | - ISA_PVPANIC_DEVICE -> PVPANIC_ISA_DEVICE. | ||
9 | - TYPE_PVPANIC -> TYPE_PVPANIC_ISA. | ||
10 | - MemoryRegion io -> mr. | ||
11 | - pvpanic_ioport_* in pvpanic_*. | ||
12 | |||
13 | Update the build system with the new files and config structure. | ||
14 | |||
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20220426163043.100432-22-richard.henderson@linaro.org | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 9 | --- |
19 | include/hw/misc/pvpanic.h | 23 +++++++++- | 10 | target/arm/translate-a64.c | 20 ++++++++------------ |
20 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++++++++++++++++++++++++ | 11 | 1 file changed, 8 insertions(+), 12 deletions(-) |
21 | hw/misc/pvpanic.c | 85 +++-------------------------------- | ||
22 | hw/i386/Kconfig | 2 +- | ||
23 | hw/misc/Kconfig | 6 ++- | ||
24 | hw/misc/meson.build | 3 +- | ||
25 | tests/qtest/meson.build | 2 +- | ||
26 | 7 files changed, 130 insertions(+), 85 deletions(-) | ||
27 | create mode 100644 hw/misc/pvpanic-isa.c | ||
28 | 12 | ||
29 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
30 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/misc/pvpanic.h | 15 | --- a/target/arm/translate-a64.c |
32 | +++ b/include/hw/misc/pvpanic.h | 16 | +++ b/target/arm/translate-a64.c |
33 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) |
34 | 18 | } | |
35 | #include "qom/object.h" | 19 | |
36 | 20 | if (is_scalar) { | |
37 | -#define TYPE_PVPANIC "pvpanic" | 21 | - tcg_res[1] = tcg_const_i64(0); |
38 | +#define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | 22 | + tcg_res[1] = tcg_constant_i64(0); |
39 | 23 | } | |
40 | #define PVPANIC_IOPORT_PROP "ioport" | 24 | |
41 | 25 | for (pass = 0; pass < 2; pass++) { | |
42 | +/* The bit of supported pv event, TODO: include uapi header and remove this */ | 26 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) |
43 | +#define PVPANIC_F_PANICKED 0 | 27 | tcg_op2 = tcg_temp_new_i32(); |
44 | +#define PVPANIC_F_CRASHLOADED 1 | 28 | tcg_op3 = tcg_temp_new_i32(); |
45 | + | 29 | tcg_res = tcg_temp_new_i32(); |
46 | +/* The pv event value */ | 30 | - tcg_zero = tcg_const_i32(0); |
47 | +#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | 31 | + tcg_zero = tcg_constant_i32(0); |
48 | +#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | 32 | |
49 | + | 33 | read_vec_element_i32(s, tcg_op1, rn, 3, MO_32); |
50 | +/* | 34 | read_vec_element_i32(s, tcg_op2, rm, 3, MO_32); |
51 | + * PVPanicState for any device type | 35 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_four_reg(DisasContext *s, uint32_t insn) |
52 | + */ | 36 | tcg_temp_free_i32(tcg_op2); |
53 | +typedef struct PVPanicState PVPanicState; | 37 | tcg_temp_free_i32(tcg_op3); |
54 | +struct PVPanicState { | 38 | tcg_temp_free_i32(tcg_res); |
55 | + MemoryRegion mr; | 39 | - tcg_temp_free_i32(tcg_zero); |
56 | + uint8_t events; | ||
57 | +}; | ||
58 | + | ||
59 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size); | ||
60 | + | ||
61 | static inline uint16_t pvpanic_port(void) | ||
62 | { | ||
63 | - Object *o = object_resolve_path_type("", TYPE_PVPANIC, NULL); | ||
64 | + Object *o = object_resolve_path_type("", TYPE_PVPANIC_ISA_DEVICE, NULL); | ||
65 | if (!o) { | ||
66 | return 0; | ||
67 | } | ||
68 | diff --git a/hw/misc/pvpanic-isa.c b/hw/misc/pvpanic-isa.c | ||
69 | new file mode 100644 | ||
70 | index XXXXXXX..XXXXXXX | ||
71 | --- /dev/null | ||
72 | +++ b/hw/misc/pvpanic-isa.c | ||
73 | @@ -XXX,XX +XXX,XX @@ | ||
74 | +/* | ||
75 | + * QEMU simulated pvpanic device. | ||
76 | + * | ||
77 | + * Copyright Fujitsu, Corp. 2013 | ||
78 | + * | ||
79 | + * Authors: | ||
80 | + * Wen Congyang <wency@cn.fujitsu.com> | ||
81 | + * Hu Tao <hutao@cn.fujitsu.com> | ||
82 | + * | ||
83 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
84 | + * See the COPYING file in the top-level directory. | ||
85 | + * | ||
86 | + */ | ||
87 | + | ||
88 | +#include "qemu/osdep.h" | ||
89 | +#include "qemu/log.h" | ||
90 | +#include "qemu/module.h" | ||
91 | +#include "sysemu/runstate.h" | ||
92 | + | ||
93 | +#include "hw/nvram/fw_cfg.h" | ||
94 | +#include "hw/qdev-properties.h" | ||
95 | +#include "hw/misc/pvpanic.h" | ||
96 | +#include "qom/object.h" | ||
97 | +#include "hw/isa/isa.h" | ||
98 | + | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicISAState, PVPANIC_ISA_DEVICE) | ||
100 | + | ||
101 | +/* | ||
102 | + * PVPanicISAState for ISA device and | ||
103 | + * use ioport. | ||
104 | + */ | ||
105 | +struct PVPanicISAState { | ||
106 | + ISADevice parent_obj; | ||
107 | + | ||
108 | + uint16_t ioport; | ||
109 | + PVPanicState pvpanic; | ||
110 | +}; | ||
111 | + | ||
112 | +static void pvpanic_isa_initfn(Object *obj) | ||
113 | +{ | ||
114 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(obj); | ||
115 | + | ||
116 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 1); | ||
117 | +} | ||
118 | + | ||
119 | +static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
120 | +{ | ||
121 | + ISADevice *d = ISA_DEVICE(dev); | ||
122 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(dev); | ||
123 | + PVPanicState *ps = &s->pvpanic; | ||
124 | + FWCfgState *fw_cfg = fw_cfg_find(); | ||
125 | + uint16_t *pvpanic_port; | ||
126 | + | ||
127 | + if (!fw_cfg) { | ||
128 | + return; | ||
129 | + } | ||
130 | + | ||
131 | + pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | ||
132 | + *pvpanic_port = cpu_to_le16(s->ioport); | ||
133 | + fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
134 | + sizeof(*pvpanic_port)); | ||
135 | + | ||
136 | + isa_register_ioport(d, &ps->mr, s->ioport); | ||
137 | +} | ||
138 | + | ||
139 | +static Property pvpanic_isa_properties[] = { | ||
140 | + DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicISAState, ioport, 0x505), | ||
141 | + DEFINE_PROP_UINT8("events", PVPanicISAState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
142 | + DEFINE_PROP_END_OF_LIST(), | ||
143 | +}; | ||
144 | + | ||
145 | +static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
146 | +{ | ||
147 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
148 | + | ||
149 | + dc->realize = pvpanic_isa_realizefn; | ||
150 | + device_class_set_props(dc, pvpanic_isa_properties); | ||
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
152 | +} | ||
153 | + | ||
154 | +static TypeInfo pvpanic_isa_info = { | ||
155 | + .name = TYPE_PVPANIC_ISA_DEVICE, | ||
156 | + .parent = TYPE_ISA_DEVICE, | ||
157 | + .instance_size = sizeof(PVPanicISAState), | ||
158 | + .instance_init = pvpanic_isa_initfn, | ||
159 | + .class_init = pvpanic_isa_class_init, | ||
160 | +}; | ||
161 | + | ||
162 | +static void pvpanic_register_types(void) | ||
163 | +{ | ||
164 | + type_register_static(&pvpanic_isa_info); | ||
165 | +} | ||
166 | + | ||
167 | +type_init(pvpanic_register_types) | ||
168 | diff --git a/hw/misc/pvpanic.c b/hw/misc/pvpanic.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/hw/misc/pvpanic.c | ||
171 | +++ b/hw/misc/pvpanic.c | ||
172 | @@ -XXX,XX +XXX,XX @@ | ||
173 | #include "hw/misc/pvpanic.h" | ||
174 | #include "qom/object.h" | ||
175 | |||
176 | -/* The bit of supported pv event, TODO: include uapi header and remove this */ | ||
177 | -#define PVPANIC_F_PANICKED 0 | ||
178 | -#define PVPANIC_F_CRASHLOADED 1 | ||
179 | - | ||
180 | -/* The pv event value */ | ||
181 | -#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | ||
182 | -#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | ||
183 | - | ||
184 | -typedef struct PVPanicState PVPanicState; | ||
185 | -DECLARE_INSTANCE_CHECKER(PVPanicState, ISA_PVPANIC_DEVICE, | ||
186 | - TYPE_PVPANIC) | ||
187 | - | ||
188 | static void handle_event(int event) | ||
189 | { | ||
190 | static bool logged; | ||
191 | @@ -XXX,XX +XXX,XX @@ static void handle_event(int event) | ||
192 | } | 40 | } |
193 | } | 41 | } |
194 | 42 | ||
195 | -#include "hw/isa/isa.h" | 43 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
44 | gen_helper_yield(cpu_env); | ||
45 | break; | ||
46 | case DISAS_WFI: | ||
47 | - { | ||
48 | - /* This is a special case because we don't want to just halt the CPU | ||
49 | - * if trying to debug across a WFI. | ||
50 | + /* | ||
51 | + * This is a special case because we don't want to just halt | ||
52 | + * the CPU if trying to debug across a WFI. | ||
53 | */ | ||
54 | - TCGv_i32 tmp = tcg_const_i32(4); | ||
196 | - | 55 | - |
197 | -struct PVPanicState { | 56 | gen_a64_set_pc_im(dc->base.pc_next); |
198 | - ISADevice parent_obj; | 57 | - gen_helper_wfi(cpu_env, tmp); |
199 | - | 58 | - tcg_temp_free_i32(tmp); |
200 | - MemoryRegion io; | 59 | - /* The helper doesn't necessarily throw an exception, but we |
201 | - uint16_t ioport; | 60 | + gen_helper_wfi(cpu_env, tcg_constant_i32(4)); |
202 | - uint8_t events; | 61 | + /* |
203 | -}; | 62 | + * The helper doesn't necessarily throw an exception, but we |
204 | - | 63 | * must go back to the main loop to check for interrupts anyway. |
205 | /* return supported events on read */ | 64 | */ |
206 | -static uint64_t pvpanic_ioport_read(void *opaque, hwaddr addr, unsigned size) | 65 | tcg_gen_exit_tb(NULL, 0); |
207 | +static uint64_t pvpanic_read(void *opaque, hwaddr addr, unsigned size) | 66 | break; |
208 | { | 67 | } |
209 | PVPanicState *pvp = opaque; | 68 | - } |
210 | return pvp->events; | 69 | } |
211 | } | 70 | } |
212 | 71 | ||
213 | -static void pvpanic_ioport_write(void *opaque, hwaddr addr, uint64_t val, | ||
214 | +static void pvpanic_write(void *opaque, hwaddr addr, uint64_t val, | ||
215 | unsigned size) | ||
216 | { | ||
217 | handle_event(val); | ||
218 | } | ||
219 | |||
220 | static const MemoryRegionOps pvpanic_ops = { | ||
221 | - .read = pvpanic_ioport_read, | ||
222 | - .write = pvpanic_ioport_write, | ||
223 | + .read = pvpanic_read, | ||
224 | + .write = pvpanic_write, | ||
225 | .impl = { | ||
226 | .min_access_size = 1, | ||
227 | .max_access_size = 1, | ||
228 | }, | ||
229 | }; | ||
230 | |||
231 | -static void pvpanic_isa_initfn(Object *obj) | ||
232 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size) | ||
233 | { | ||
234 | - PVPanicState *s = ISA_PVPANIC_DEVICE(obj); | ||
235 | - | ||
236 | - memory_region_init_io(&s->io, OBJECT(s), &pvpanic_ops, s, "pvpanic", 1); | ||
237 | + memory_region_init_io(&s->mr, OBJECT(dev), &pvpanic_ops, s, "pvpanic", size); | ||
238 | } | ||
239 | - | ||
240 | -static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
241 | -{ | ||
242 | - ISADevice *d = ISA_DEVICE(dev); | ||
243 | - PVPanicState *s = ISA_PVPANIC_DEVICE(dev); | ||
244 | - FWCfgState *fw_cfg = fw_cfg_find(); | ||
245 | - uint16_t *pvpanic_port; | ||
246 | - | ||
247 | - if (!fw_cfg) { | ||
248 | - return; | ||
249 | - } | ||
250 | - | ||
251 | - pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | ||
252 | - *pvpanic_port = cpu_to_le16(s->ioport); | ||
253 | - fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | ||
254 | - sizeof(*pvpanic_port)); | ||
255 | - | ||
256 | - isa_register_ioport(d, &s->io, s->ioport); | ||
257 | -} | ||
258 | - | ||
259 | -static Property pvpanic_isa_properties[] = { | ||
260 | - DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicState, ioport, 0x505), | ||
261 | - DEFINE_PROP_UINT8("events", PVPanicState, events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
262 | - DEFINE_PROP_END_OF_LIST(), | ||
263 | -}; | ||
264 | - | ||
265 | -static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
266 | -{ | ||
267 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
268 | - | ||
269 | - dc->realize = pvpanic_isa_realizefn; | ||
270 | - device_class_set_props(dc, pvpanic_isa_properties); | ||
271 | - set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
272 | -} | ||
273 | - | ||
274 | -static TypeInfo pvpanic_isa_info = { | ||
275 | - .name = TYPE_PVPANIC, | ||
276 | - .parent = TYPE_ISA_DEVICE, | ||
277 | - .instance_size = sizeof(PVPanicState), | ||
278 | - .instance_init = pvpanic_isa_initfn, | ||
279 | - .class_init = pvpanic_isa_class_init, | ||
280 | -}; | ||
281 | - | ||
282 | -static void pvpanic_register_types(void) | ||
283 | -{ | ||
284 | - type_register_static(&pvpanic_isa_info); | ||
285 | -} | ||
286 | - | ||
287 | -type_init(pvpanic_register_types) | ||
288 | diff --git a/hw/i386/Kconfig b/hw/i386/Kconfig | ||
289 | index XXXXXXX..XXXXXXX 100644 | ||
290 | --- a/hw/i386/Kconfig | ||
291 | +++ b/hw/i386/Kconfig | ||
292 | @@ -XXX,XX +XXX,XX @@ config PC | ||
293 | imply ISA_DEBUG | ||
294 | imply PARALLEL | ||
295 | imply PCI_DEVICES | ||
296 | - imply PVPANIC | ||
297 | + imply PVPANIC_ISA | ||
298 | imply QXL | ||
299 | imply SEV | ||
300 | imply SGA | ||
301 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
302 | index XXXXXXX..XXXXXXX 100644 | ||
303 | --- a/hw/misc/Kconfig | ||
304 | +++ b/hw/misc/Kconfig | ||
305 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSCTL | ||
306 | config IOTKIT_SYSINFO | ||
307 | bool | ||
308 | |||
309 | -config PVPANIC | ||
310 | +config PVPANIC_COMMON | ||
311 | + bool | ||
312 | + | ||
313 | +config PVPANIC_ISA | ||
314 | bool | ||
315 | depends on ISA_BUS | ||
316 | + select PVPANIC_COMMON | ||
317 | |||
318 | config AUX | ||
319 | bool | ||
320 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
321 | index XXXXXXX..XXXXXXX 100644 | ||
322 | --- a/hw/misc/meson.build | ||
323 | +++ b/hw/misc/meson.build | ||
324 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_EMC141X', if_true: files('emc141x.c')) | ||
325 | softmmu_ss.add(when: 'CONFIG_UNIMP', if_true: files('unimp.c')) | ||
326 | softmmu_ss.add(when: 'CONFIG_EMPTY_SLOT', if_true: files('empty_slot.c')) | ||
327 | softmmu_ss.add(when: 'CONFIG_LED', if_true: files('led.c')) | ||
328 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_COMMON', if_true: files('pvpanic.c')) | ||
329 | |||
330 | # ARM devices | ||
331 | softmmu_ss.add(when: 'CONFIG_PL310', if_true: files('arm_l2x0.c')) | ||
332 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c') | ||
333 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
334 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
335 | |||
336 | -softmmu_ss.add(when: 'CONFIG_PVPANIC', if_true: files('pvpanic.c')) | ||
337 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
338 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
339 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
340 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
341 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
342 | index XXXXXXX..XXXXXXX 100644 | ||
343 | --- a/tests/qtest/meson.build | ||
344 | +++ b/tests/qtest/meson.build | ||
345 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | ||
346 | (config_host.has_key('CONFIG_LINUX') and \ | ||
347 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | ||
348 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | ||
349 | - (config_all_devices.has_key('CONFIG_PVPANIC') ? ['pvpanic-test'] : []) + \ | ||
350 | + (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | ||
351 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | ||
352 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | ||
353 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | ||
354 | -- | 72 | -- |
355 | 2.20.1 | 73 | 2.25.1 |
356 | |||
357 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB timer device over to using its Clock input; the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | pclk-frq property is now ignored. | ||
3 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-23-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-19-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-19-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | hw/timer/cmsdk-apb-timer.c | 18 ++++++++++++++---- | 8 | target/arm/translate.c | 32 +++++++------------------------- |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 9 | 1 file changed, 7 insertions(+), 25 deletions(-) |
13 | 10 | ||
14 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/cmsdk-apb-timer.c | 13 | --- a/target/arm/translate.c |
17 | +++ b/hw/timer/cmsdk-apb-timer.c | 14 | +++ b/target/arm/translate.c |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | 15 | @@ -XXX,XX +XXX,XX @@ static void store_sp_checked(DisasContext *s, TCGv_i32 var) |
19 | ptimer_transaction_commit(s->timer); | 16 | |
17 | void gen_set_cpsr(TCGv_i32 var, uint32_t mask) | ||
18 | { | ||
19 | - TCGv_i32 tmp_mask = tcg_const_i32(mask); | ||
20 | - gen_helper_cpsr_write(cpu_env, var, tmp_mask); | ||
21 | - tcg_temp_free_i32(tmp_mask); | ||
22 | + gen_helper_cpsr_write(cpu_env, var, tcg_constant_i32(mask)); | ||
20 | } | 23 | } |
21 | 24 | ||
22 | +static void cmsdk_apb_timer_clk_update(void *opaque) | 25 | static void gen_rebuild_hflags(DisasContext *s, bool new_el) |
23 | +{ | 26 | @@ -XXX,XX +XXX,XX @@ static void gen_rebuild_hflags(DisasContext *s, bool new_el) |
24 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | 27 | |
25 | + | 28 | static void gen_exception_internal(int excp) |
26 | + ptimer_transaction_begin(s->timer); | ||
27 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | ||
28 | + ptimer_transaction_commit(s->timer); | ||
29 | +} | ||
30 | + | ||
31 | static void cmsdk_apb_timer_init(Object *obj) | ||
32 | { | 29 | { |
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 30 | - TCGv_i32 tcg_excp = tcg_const_i32(excp); |
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | 31 | - |
35 | s, "cmsdk-apb-timer", 0x1000); | 32 | assert(excp_is_internal(excp)); |
36 | sysbus_init_mmio(sbd, &s->iomem); | 33 | - gen_helper_exception_internal(cpu_env, tcg_excp); |
37 | sysbus_init_irq(sbd, &s->timerint); | 34 | - tcg_temp_free_i32(tcg_excp); |
38 | - s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | 35 | + gen_helper_exception_internal(cpu_env, tcg_constant_i32(excp)); |
39 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", | ||
40 | + cmsdk_apb_timer_clk_update, s); | ||
41 | } | 36 | } |
42 | 37 | ||
43 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 38 | static void gen_singlestep_exception(DisasContext *s) |
39 | @@ -XXX,XX +XXX,XX @@ static inline void gen_smc(DisasContext *s) | ||
40 | /* As with HVC, we may take an exception either before or after | ||
41 | * the insn executes. | ||
42 | */ | ||
43 | - TCGv_i32 tmp; | ||
44 | - | ||
45 | gen_set_pc_im(s, s->pc_curr); | ||
46 | - tmp = tcg_const_i32(syn_aa32_smc()); | ||
47 | - gen_helper_pre_smc(cpu_env, tmp); | ||
48 | - tcg_temp_free_i32(tmp); | ||
49 | + gen_helper_pre_smc(cpu_env, tcg_constant_i32(syn_aa32_smc())); | ||
50 | gen_set_pc_im(s, s->base.pc_next); | ||
51 | s->base.is_jmp = DISAS_SMC; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ void gen_exception_insn(DisasContext *s, uint64_t pc, int excp, | ||
54 | |||
55 | static void gen_exception_bkpt_insn(DisasContext *s, uint32_t syn) | ||
44 | { | 56 | { |
45 | CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | 57 | - TCGv_i32 tcg_syn; |
46 | 58 | - | |
47 | - if (s->pclk_frq == 0) { | 59 | gen_set_condexec(s); |
48 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | 60 | gen_set_pc_im(s, s->pc_curr); |
49 | + if (!clock_has_source(s->pclk)) { | 61 | - tcg_syn = tcg_const_i32(syn); |
50 | + error_setg(errp, "CMSDK APB timer: pclk clock must be connected"); | 62 | - gen_helper_exception_bkpt_insn(cpu_env, tcg_syn); |
51 | return; | 63 | - tcg_temp_free_i32(tcg_syn); |
52 | } | 64 | + gen_helper_exception_bkpt_insn(cpu_env, tcg_constant_i32(syn)); |
53 | 65 | s->base.is_jmp = DISAS_NORETURN; | |
54 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
55 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
56 | |||
57 | ptimer_transaction_begin(s->timer); | ||
58 | - ptimer_set_freq(s->timer, s->pclk_frq); | ||
59 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | ||
60 | ptimer_transaction_commit(s->timer); | ||
61 | } | 66 | } |
62 | 67 | ||
68 | @@ -XXX,XX +XXX,XX @@ void unallocated_encoding(DisasContext *s) | ||
69 | static void gen_exception_el(DisasContext *s, int excp, uint32_t syn, | ||
70 | TCGv_i32 tcg_el) | ||
71 | { | ||
72 | - TCGv_i32 tcg_excp; | ||
73 | - TCGv_i32 tcg_syn; | ||
74 | - | ||
75 | gen_set_condexec(s); | ||
76 | gen_set_pc_im(s, s->pc_curr); | ||
77 | - tcg_excp = tcg_const_i32(excp); | ||
78 | - tcg_syn = tcg_const_i32(syn); | ||
79 | - gen_helper_exception_with_syndrome(cpu_env, tcg_excp, tcg_syn, tcg_el); | ||
80 | - tcg_temp_free_i32(tcg_syn); | ||
81 | - tcg_temp_free_i32(tcg_excp); | ||
82 | + gen_helper_exception_with_syndrome(cpu_env, | ||
83 | + tcg_constant_i32(excp), | ||
84 | + tcg_constant_i32(syn), tcg_el); | ||
85 | s->base.is_jmp = DISAS_NORETURN; | ||
86 | } | ||
87 | |||
63 | -- | 88 | -- |
64 | 2.20.1 | 89 | 2.25.1 |
65 | |||
66 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK watchdog, since we're about to do some | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | refactoring of how it is clocked. | ||
3 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-24-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-5-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-5-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | 7 | --- |
12 | tests/qtest/cmsdk-apb-watchdog-test.c | 79 +++++++++++++++++++++++++++ | 8 | target/arm/translate.c | 25 ++++++++++--------------- |
13 | MAINTAINERS | 1 + | 9 | 1 file changed, 10 insertions(+), 15 deletions(-) |
14 | tests/qtest/meson.build | 1 + | ||
15 | 3 files changed, 81 insertions(+) | ||
16 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
17 | 10 | ||
18 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
19 | new file mode 100644 | ||
20 | index XXXXXXX..XXXXXXX | ||
21 | --- /dev/null | ||
22 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | +/* | ||
25 | + * QTest testcase for the CMSDK APB watchdog device | ||
26 | + * | ||
27 | + * Copyright (c) 2021 Linaro Limited | ||
28 | + * | ||
29 | + * This program is free software; you can redistribute it and/or modify it | ||
30 | + * under the terms of the GNU General Public License as published by the | ||
31 | + * Free Software Foundation; either version 2 of the License, or | ||
32 | + * (at your option) any later version. | ||
33 | + * | ||
34 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
35 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
36 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
37 | + * for more details. | ||
38 | + */ | ||
39 | + | ||
40 | +#include "qemu/osdep.h" | ||
41 | +#include "libqtest-single.h" | ||
42 | + | ||
43 | +/* | ||
44 | + * lm3s811evb watchdog; at board startup this runs at 200MHz / 16 == 12.5MHz, | ||
45 | + * which is 80ns per tick. | ||
46 | + */ | ||
47 | +#define WDOG_BASE 0x40000000 | ||
48 | + | ||
49 | +#define WDOGLOAD 0 | ||
50 | +#define WDOGVALUE 4 | ||
51 | +#define WDOGCONTROL 8 | ||
52 | +#define WDOGINTCLR 0xc | ||
53 | +#define WDOGRIS 0x10 | ||
54 | +#define WDOGMIS 0x14 | ||
55 | +#define WDOGLOCK 0xc00 | ||
56 | + | ||
57 | +static void test_watchdog(void) | ||
58 | +{ | ||
59 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
60 | + | ||
61 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
62 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
63 | + | ||
64 | + /* Step to just past the 500th tick */ | ||
65 | + clock_step(500 * 80 + 1); | ||
66 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
67 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
68 | + | ||
69 | + /* Just past the 1000th tick: timer should have fired */ | ||
70 | + clock_step(500 * 80); | ||
71 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
73 | + | ||
74 | + /* VALUE reloads at following tick */ | ||
75 | + clock_step(80); | ||
76 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
77 | + | ||
78 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
79 | + clock_step(500 * 80); | ||
80 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
81 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
82 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
84 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
85 | +} | ||
86 | + | ||
87 | +int main(int argc, char **argv) | ||
88 | +{ | ||
89 | + int r; | ||
90 | + | ||
91 | + g_test_init(&argc, &argv, NULL); | ||
92 | + | ||
93 | + qtest_start("-machine lm3s811evb"); | ||
94 | + | ||
95 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | ||
96 | + | ||
97 | + r = g_test_run(); | ||
98 | + | ||
99 | + qtest_end(); | ||
100 | + | ||
101 | + return r; | ||
102 | +} | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
105 | --- a/MAINTAINERS | 13 | --- a/target/arm/translate.c |
106 | +++ b/MAINTAINERS | 14 | +++ b/target/arm/translate.c |
107 | @@ -XXX,XX +XXX,XX @@ F: hw/char/cmsdk-apb-uart.c | 15 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) |
108 | F: include/hw/char/cmsdk-apb-uart.h | 16 | gen_op_iwmmxt_movq_M0_wRn(wrd); |
109 | F: hw/watchdog/cmsdk-apb-watchdog.c | 17 | switch ((insn >> 6) & 3) { |
110 | F: include/hw/watchdog/cmsdk-apb-watchdog.h | 18 | case 0: |
111 | +F: tests/qtest/cmsdk-apb-watchdog-test.c | 19 | - tmp2 = tcg_const_i32(0xff); |
112 | F: hw/misc/tz-ppc.c | 20 | - tmp3 = tcg_const_i32((insn & 7) << 3); |
113 | F: include/hw/misc/tz-ppc.h | 21 | + tmp2 = tcg_constant_i32(0xff); |
114 | F: hw/misc/tz-mpc.c | 22 | + tmp3 = tcg_constant_i32((insn & 7) << 3); |
115 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 23 | break; |
116 | index XXXXXXX..XXXXXXX 100644 | 24 | case 1: |
117 | --- a/tests/qtest/meson.build | 25 | - tmp2 = tcg_const_i32(0xffff); |
118 | +++ b/tests/qtest/meson.build | 26 | - tmp3 = tcg_const_i32((insn & 3) << 4); |
119 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 27 | + tmp2 = tcg_constant_i32(0xffff); |
120 | 'npcm7xx_watchdog_timer-test'] | 28 | + tmp3 = tcg_constant_i32((insn & 3) << 4); |
121 | qtests_arm = \ | 29 | break; |
122 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | 30 | case 2: |
123 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | 31 | - tmp2 = tcg_const_i32(0xffffffff); |
124 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | 32 | - tmp3 = tcg_const_i32((insn & 1) << 5); |
125 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | 33 | + tmp2 = tcg_constant_i32(0xffffffff); |
126 | ['arm-cpu-features', | 34 | + tmp3 = tcg_constant_i32((insn & 1) << 5); |
35 | break; | ||
36 | default: | ||
37 | - tmp2 = NULL; | ||
38 | - tmp3 = NULL; | ||
39 | + g_assert_not_reached(); | ||
40 | } | ||
41 | gen_helper_iwmmxt_insr(cpu_M0, cpu_M0, tmp, tmp2, tmp3); | ||
42 | - tcg_temp_free_i32(tmp3); | ||
43 | - tcg_temp_free_i32(tmp2); | ||
44 | tcg_temp_free_i32(tmp); | ||
45 | gen_op_iwmmxt_movq_wRn_M0(wrd); | ||
46 | gen_op_iwmmxt_set_mup(); | ||
47 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) | ||
48 | rd0 = (insn >> 16) & 0xf; | ||
49 | rd1 = (insn >> 0) & 0xf; | ||
50 | gen_op_iwmmxt_movq_M0_wRn(rd0); | ||
51 | - tmp = tcg_const_i32((insn >> 20) & 3); | ||
52 | iwmmxt_load_reg(cpu_V1, rd1); | ||
53 | - gen_helper_iwmmxt_align(cpu_M0, cpu_M0, cpu_V1, tmp); | ||
54 | - tcg_temp_free_i32(tmp); | ||
55 | + gen_helper_iwmmxt_align(cpu_M0, cpu_M0, cpu_V1, | ||
56 | + tcg_constant_i32((insn >> 20) & 3)); | ||
57 | gen_op_iwmmxt_movq_wRn_M0(wrd); | ||
58 | gen_op_iwmmxt_set_mup(); | ||
59 | break; | ||
60 | @@ -XXX,XX +XXX,XX @@ static int disas_iwmmxt_insn(DisasContext *s, uint32_t insn) | ||
61 | wrd = (insn >> 12) & 0xf; | ||
62 | rd0 = (insn >> 16) & 0xf; | ||
63 | gen_op_iwmmxt_movq_M0_wRn(rd0); | ||
64 | - tmp = tcg_const_i32(((insn >> 16) & 0xf0) | (insn & 0x0f)); | ||
65 | + tmp = tcg_constant_i32(((insn >> 16) & 0xf0) | (insn & 0x0f)); | ||
66 | gen_helper_iwmmxt_shufh(cpu_M0, cpu_env, cpu_M0, tmp); | ||
67 | - tcg_temp_free_i32(tmp); | ||
68 | gen_op_iwmmxt_movq_wRn_M0(wrd); | ||
69 | gen_op_iwmmxt_set_mup(); | ||
70 | gen_op_iwmmxt_set_cup(); | ||
127 | -- | 71 | -- |
128 | 2.20.1 | 72 | 2.25.1 |
129 | |||
130 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_TIMER device to the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
6 | 2 | ||
7 | Since the device doesn't already have a doc comment for its "QEMU | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | interface", we add one including the new Clock. | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-25-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 22 +++++++++------------- | ||
9 | 1 file changed, 9 insertions(+), 13 deletions(-) | ||
9 | 10 | ||
10 | This is a migration compatibility break for machines mps2-an505, | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
11 | mps2-an521, musca-a, musca-b1. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-8-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-8-peter.maydell@linaro.org | ||
19 | --- | ||
20 | include/hw/timer/cmsdk-apb-timer.h | 9 +++++++++ | ||
21 | hw/timer/cmsdk-apb-timer.c | 7 +++++-- | ||
22 | 2 files changed, 14 insertions(+), 2 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | 13 | --- a/target/arm/translate.c |
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 14 | +++ b/target/arm/translate.c |
28 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, |
29 | #include "hw/qdev-properties.h" | 16 | tcg_gen_sextract_i32(tcg_el, tcg_el, ctz32(SCR_EEL2), 1); |
30 | #include "hw/sysbus.h" | 17 | tcg_gen_addi_i32(tcg_el, tcg_el, 3); |
31 | #include "hw/ptimer.h" | 18 | } else { |
32 | +#include "hw/clock.h" | 19 | - tcg_el = tcg_const_i32(3); |
33 | #include "qom/object.h" | 20 | + tcg_el = tcg_constant_i32(3); |
34 | 21 | } | |
35 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | 22 | |
36 | OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | 23 | gen_exception_el(s, EXCP_UDEF, syn_uncategorized(), tcg_el); |
37 | 24 | @@ -XXX,XX +XXX,XX @@ undef: | |
38 | +/* | 25 | |
39 | + * QEMU interface: | 26 | static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) |
40 | + * + QOM property "pclk-frq": frequency at which the timer is clocked | 27 | { |
41 | + * + Clock input "pclk": clock for the timer | 28 | - TCGv_i32 tcg_reg, tcg_tgtmode, tcg_regno; |
42 | + * + sysbus MMIO region 0: the register bank | 29 | + TCGv_i32 tcg_reg; |
43 | + * + sysbus IRQ 0: timer interrupt TIMERINT | 30 | int tgtmode = 0, regno = 0; |
44 | + */ | 31 | |
45 | struct CMSDKAPBTimer { | 32 | if (!msr_banked_access_decode(s, r, sysm, rn, &tgtmode, ®no)) { |
46 | /*< private >*/ | 33 | @@ -XXX,XX +XXX,XX @@ static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) |
47 | SysBusDevice parent_obj; | 34 | gen_set_condexec(s); |
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | 35 | gen_set_pc_im(s, s->pc_curr); |
49 | qemu_irq timerint; | 36 | tcg_reg = load_reg(s, rn); |
50 | uint32_t pclk_frq; | 37 | - tcg_tgtmode = tcg_const_i32(tgtmode); |
51 | struct ptimer_state *timer; | 38 | - tcg_regno = tcg_const_i32(regno); |
52 | + Clock *pclk; | 39 | - gen_helper_msr_banked(cpu_env, tcg_reg, tcg_tgtmode, tcg_regno); |
53 | 40 | - tcg_temp_free_i32(tcg_tgtmode); | |
54 | uint32_t ctrl; | 41 | - tcg_temp_free_i32(tcg_regno); |
55 | uint32_t value; | 42 | + gen_helper_msr_banked(cpu_env, tcg_reg, |
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 43 | + tcg_constant_i32(tgtmode), |
57 | index XXXXXXX..XXXXXXX 100644 | 44 | + tcg_constant_i32(regno)); |
58 | --- a/hw/timer/cmsdk-apb-timer.c | 45 | tcg_temp_free_i32(tcg_reg); |
59 | +++ b/hw/timer/cmsdk-apb-timer.c | 46 | s->base.is_jmp = DISAS_UPDATE_EXIT; |
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | #include "hw/sysbus.h" | ||
62 | #include "hw/irq.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-timer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
69 | s, "cmsdk-apb-timer", 0x1000); | ||
70 | sysbus_init_mmio(sbd, &s->iomem); | ||
71 | sysbus_init_irq(sbd, &s->timerint); | ||
72 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | ||
73 | } | 47 | } |
74 | 48 | ||
75 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 49 | static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) |
76 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 50 | { |
77 | 51 | - TCGv_i32 tcg_reg, tcg_tgtmode, tcg_regno; | |
78 | static const VMStateDescription cmsdk_apb_timer_vmstate = { | 52 | + TCGv_i32 tcg_reg; |
79 | .name = "cmsdk-apb-timer", | 53 | int tgtmode = 0, regno = 0; |
80 | - .version_id = 1, | 54 | |
81 | - .minimum_version_id = 1, | 55 | if (!msr_banked_access_decode(s, r, sysm, rn, &tgtmode, ®no)) { |
82 | + .version_id = 2, | 56 | @@ -XXX,XX +XXX,XX @@ static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) |
83 | + .minimum_version_id = 2, | 57 | gen_set_condexec(s); |
84 | .fields = (VMStateField[]) { | 58 | gen_set_pc_im(s, s->pc_curr); |
85 | VMSTATE_PTIMER(timer, CMSDKAPBTimer), | 59 | tcg_reg = tcg_temp_new_i32(); |
86 | + VMSTATE_CLOCK(pclk, CMSDKAPBTimer), | 60 | - tcg_tgtmode = tcg_const_i32(tgtmode); |
87 | VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | 61 | - tcg_regno = tcg_const_i32(regno); |
88 | VMSTATE_UINT32(value, CMSDKAPBTimer), | 62 | - gen_helper_mrs_banked(tcg_reg, cpu_env, tcg_tgtmode, tcg_regno); |
89 | VMSTATE_UINT32(reload, CMSDKAPBTimer), | 63 | - tcg_temp_free_i32(tcg_tgtmode); |
64 | - tcg_temp_free_i32(tcg_regno); | ||
65 | + gen_helper_mrs_banked(tcg_reg, cpu_env, | ||
66 | + tcg_constant_i32(tgtmode), | ||
67 | + tcg_constant_i32(regno)); | ||
68 | store_reg(s, rn, tcg_reg); | ||
69 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
70 | } | ||
90 | -- | 71 | -- |
91 | 2.20.1 | 72 | 2.25.1 |
92 | |||
93 | diff view generated by jsdifflib |
1 | Convert the SSYS code in the Stellaris boards (which encapsulates the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | system registers) to a proper QOM device. This will provide us with | ||
3 | somewhere to put the output Clock whose frequency depends on the | ||
4 | setting of the PLL configuration registers. | ||
5 | 2 | ||
6 | This is a migration compatibility break for lm3s811evb, lm3s6965evb. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-26-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 27 +++++++++------------------ | ||
9 | 1 file changed, 9 insertions(+), 18 deletions(-) | ||
7 | 10 | ||
8 | We use 3-phase reset here because the Clock will need to propagate | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
9 | its value in the hold phase. | ||
10 | |||
11 | For the moment we reset the device during the board creation so that | ||
12 | the system_clock_scale global gets set; this will be removed in a | ||
13 | subsequent commit. | ||
14 | |||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
17 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Message-id: 20210128114145.20536-17-peter.maydell@linaro.org | ||
20 | Message-id: 20210121190622.22000-17-peter.maydell@linaro.org | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | --- | ||
23 | hw/arm/stellaris.c | 132 ++++++++++++++++++++++++++++++++++++--------- | ||
24 | 1 file changed, 107 insertions(+), 25 deletions(-) | ||
25 | |||
26 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/arm/stellaris.c | 13 | --- a/target/arm/translate.c |
29 | +++ b/hw/arm/stellaris.c | 14 | +++ b/target/arm/translate.c |
30 | @@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_realize(DeviceState *dev, Error **errp) | 15 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
31 | 16 | } \ | |
32 | /* System controller. */ | 17 | static void gen_##NAME##0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) \ |
33 | 18 | { \ | |
34 | -typedef struct { | 19 | - TCGv_vec zero = tcg_const_zeros_vec_matching(d); \ |
35 | +#define TYPE_STELLARIS_SYS "stellaris-sys" | 20 | + TCGv_vec zero = tcg_constant_vec_matching(d, vece, 0); \ |
36 | +OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) | 21 | tcg_gen_cmp_vec(COND, vece, d, a, zero); \ |
37 | + | 22 | - tcg_temp_free_vec(zero); \ |
38 | +struct ssys_state { | 23 | } \ |
39 | + SysBusDevice parent_obj; | 24 | void gen_gvec_##NAME##0(unsigned vece, uint32_t d, uint32_t m, \ |
40 | + | 25 | uint32_t opr_sz, uint32_t max_sz) \ |
41 | MemoryRegion iomem; | 26 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) |
42 | uint32_t pborctl; | 27 | TCGv_i32 rval = tcg_temp_new_i32(); |
43 | uint32_t ldopctl; | 28 | TCGv_i32 lsh = tcg_temp_new_i32(); |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 29 | TCGv_i32 rsh = tcg_temp_new_i32(); |
45 | uint32_t dcgc[3]; | 30 | - TCGv_i32 zero = tcg_const_i32(0); |
46 | uint32_t clkvclr; | 31 | - TCGv_i32 max = tcg_const_i32(32); |
47 | uint32_t ldoarst; | 32 | + TCGv_i32 zero = tcg_constant_i32(0); |
48 | + qemu_irq irq; | 33 | + TCGv_i32 max = tcg_constant_i32(32); |
49 | + /* Properties (all read-only registers) */ | 34 | |
50 | uint32_t user0; | 35 | /* |
51 | uint32_t user1; | 36 | * Rely on the TCG guarantee that out of range shifts produce |
52 | - qemu_irq irq; | 37 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) |
53 | - stellaris_board_info *board; | 38 | tcg_temp_free_i32(rval); |
54 | -} ssys_state; | 39 | tcg_temp_free_i32(lsh); |
55 | + uint32_t did0; | 40 | tcg_temp_free_i32(rsh); |
56 | + uint32_t did1; | 41 | - tcg_temp_free_i32(zero); |
57 | + uint32_t dc0; | 42 | - tcg_temp_free_i32(max); |
58 | + uint32_t dc1; | ||
59 | + uint32_t dc2; | ||
60 | + uint32_t dc3; | ||
61 | + uint32_t dc4; | ||
62 | +}; | ||
63 | |||
64 | static void ssys_update(ssys_state *s) | ||
65 | { | ||
66 | @@ -XXX,XX +XXX,XX @@ static uint32_t pllcfg_fury[16] = { | ||
67 | |||
68 | static int ssys_board_class(const ssys_state *s) | ||
69 | { | ||
70 | - uint32_t did0 = s->board->did0; | ||
71 | + uint32_t did0 = s->did0; | ||
72 | switch (did0 & DID0_VER_MASK) { | ||
73 | case DID0_VER_0: | ||
74 | return DID0_CLASS_SANDSTORM; | ||
75 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | ||
76 | |||
77 | switch (offset) { | ||
78 | case 0x000: /* DID0 */ | ||
79 | - return s->board->did0; | ||
80 | + return s->did0; | ||
81 | case 0x004: /* DID1 */ | ||
82 | - return s->board->did1; | ||
83 | + return s->did1; | ||
84 | case 0x008: /* DC0 */ | ||
85 | - return s->board->dc0; | ||
86 | + return s->dc0; | ||
87 | case 0x010: /* DC1 */ | ||
88 | - return s->board->dc1; | ||
89 | + return s->dc1; | ||
90 | case 0x014: /* DC2 */ | ||
91 | - return s->board->dc2; | ||
92 | + return s->dc2; | ||
93 | case 0x018: /* DC3 */ | ||
94 | - return s->board->dc3; | ||
95 | + return s->dc3; | ||
96 | case 0x01c: /* DC4 */ | ||
97 | - return s->board->dc4; | ||
98 | + return s->dc4; | ||
99 | case 0x030: /* PBORCTL */ | ||
100 | return s->pborctl; | ||
101 | case 0x034: /* LDOPCTL */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ssys_ops = { | ||
103 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
104 | }; | ||
105 | |||
106 | -static void ssys_reset(void *opaque) | ||
107 | +static void stellaris_sys_reset_enter(Object *obj, ResetType type) | ||
108 | { | ||
109 | - ssys_state *s = (ssys_state *)opaque; | ||
110 | + ssys_state *s = STELLARIS_SYS(obj); | ||
111 | |||
112 | s->pborctl = 0x7ffd; | ||
113 | s->rcc = 0x078e3ac0; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void ssys_reset(void *opaque) | ||
115 | s->rcgc[0] = 1; | ||
116 | s->scgc[0] = 1; | ||
117 | s->dcgc[0] = 1; | ||
118 | +} | ||
119 | + | ||
120 | +static void stellaris_sys_reset_hold(Object *obj) | ||
121 | +{ | ||
122 | + ssys_state *s = STELLARIS_SYS(obj); | ||
123 | + | ||
124 | ssys_calculate_system_clock(s); | ||
125 | } | 43 | } |
126 | 44 | ||
127 | +static void stellaris_sys_reset_exit(Object *obj) | 45 | void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) |
128 | +{ | 46 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) |
129 | +} | 47 | TCGv_i64 rval = tcg_temp_new_i64(); |
130 | + | 48 | TCGv_i64 lsh = tcg_temp_new_i64(); |
131 | static int stellaris_sys_post_load(void *opaque, int version_id) | 49 | TCGv_i64 rsh = tcg_temp_new_i64(); |
132 | { | 50 | - TCGv_i64 zero = tcg_const_i64(0); |
133 | ssys_state *s = opaque; | 51 | - TCGv_i64 max = tcg_const_i64(64); |
134 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | 52 | + TCGv_i64 zero = tcg_constant_i64(0); |
135 | } | 53 | + TCGv_i64 max = tcg_constant_i64(64); |
136 | }; | 54 | |
137 | 55 | /* | |
138 | +static Property stellaris_sys_properties[] = { | 56 | * Rely on the TCG guarantee that out of range shifts produce |
139 | + DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), | 57 | @@ -XXX,XX +XXX,XX @@ void gen_ushl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) |
140 | + DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), | 58 | tcg_temp_free_i64(rval); |
141 | + DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), | 59 | tcg_temp_free_i64(lsh); |
142 | + DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), | 60 | tcg_temp_free_i64(rsh); |
143 | + DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), | 61 | - tcg_temp_free_i64(zero); |
144 | + DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), | 62 | - tcg_temp_free_i64(max); |
145 | + DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), | ||
146 | + DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), | ||
147 | + DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), | ||
148 | + DEFINE_PROP_END_OF_LIST() | ||
149 | +}; | ||
150 | + | ||
151 | +static void stellaris_sys_instance_init(Object *obj) | ||
152 | +{ | ||
153 | + ssys_state *s = STELLARIS_SYS(obj); | ||
154 | + SysBusDevice *sbd = SYS_BUS_DEVICE(s); | ||
155 | + | ||
156 | + memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
157 | + sysbus_init_mmio(sbd, &s->iomem); | ||
158 | + sysbus_init_irq(sbd, &s->irq); | ||
159 | +} | ||
160 | + | ||
161 | static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
162 | stellaris_board_info * board, | ||
163 | uint8_t *macaddr) | ||
164 | { | ||
165 | - ssys_state *s; | ||
166 | + DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
167 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
168 | |||
169 | - s = g_new0(ssys_state, 1); | ||
170 | - s->irq = irq; | ||
171 | - s->board = board; | ||
172 | /* Most devices come preprogrammed with a MAC address in the user data. */ | ||
173 | - s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16); | ||
174 | - s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16); | ||
175 | + qdev_prop_set_uint32(dev, "user0", | ||
176 | + macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16)); | ||
177 | + qdev_prop_set_uint32(dev, "user1", | ||
178 | + macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16)); | ||
179 | + qdev_prop_set_uint32(dev, "did0", board->did0); | ||
180 | + qdev_prop_set_uint32(dev, "did1", board->did1); | ||
181 | + qdev_prop_set_uint32(dev, "dc0", board->dc0); | ||
182 | + qdev_prop_set_uint32(dev, "dc1", board->dc1); | ||
183 | + qdev_prop_set_uint32(dev, "dc2", board->dc2); | ||
184 | + qdev_prop_set_uint32(dev, "dc3", board->dc3); | ||
185 | + qdev_prop_set_uint32(dev, "dc4", board->dc4); | ||
186 | + | ||
187 | + sysbus_realize_and_unref(sbd, &error_fatal); | ||
188 | + sysbus_mmio_map(sbd, 0, base); | ||
189 | + sysbus_connect_irq(sbd, 0, irq); | ||
190 | + | ||
191 | + /* | ||
192 | + * Normally we should not be resetting devices like this during | ||
193 | + * board creation. For the moment we need to do so, because | ||
194 | + * system_clock_scale will only get set when the STELLARIS_SYS | ||
195 | + * device is reset, and we need its initial value to pass to | ||
196 | + * the watchdog device. This hack can be removed once the | ||
197 | + * watchdog has been converted to use a Clock input instead. | ||
198 | + */ | ||
199 | + device_cold_reset(dev); | ||
200 | |||
201 | - memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000); | ||
202 | - memory_region_add_subregion(get_system_memory(), base, &s->iomem); | ||
203 | - ssys_reset(s); | ||
204 | - vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s); | ||
205 | return 0; | ||
206 | } | 63 | } |
207 | 64 | ||
208 | - | 65 | static void gen_ushl_vec(unsigned vece, TCGv_vec dst, |
209 | /* I2C controller. */ | 66 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) |
210 | 67 | TCGv_i32 rval = tcg_temp_new_i32(); | |
211 | #define TYPE_STELLARIS_I2C "stellaris-i2c" | 68 | TCGv_i32 lsh = tcg_temp_new_i32(); |
212 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_adc_info = { | 69 | TCGv_i32 rsh = tcg_temp_new_i32(); |
213 | .class_init = stellaris_adc_class_init, | 70 | - TCGv_i32 zero = tcg_const_i32(0); |
214 | }; | 71 | - TCGv_i32 max = tcg_const_i32(31); |
215 | 72 | + TCGv_i32 zero = tcg_constant_i32(0); | |
216 | +static void stellaris_sys_class_init(ObjectClass *klass, void *data) | 73 | + TCGv_i32 max = tcg_constant_i32(31); |
217 | +{ | 74 | |
218 | + DeviceClass *dc = DEVICE_CLASS(klass); | 75 | /* |
219 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 76 | * Rely on the TCG guarantee that out of range shifts produce |
220 | + | 77 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) |
221 | + dc->vmsd = &vmstate_stellaris_sys; | 78 | tcg_temp_free_i32(rval); |
222 | + rc->phases.enter = stellaris_sys_reset_enter; | 79 | tcg_temp_free_i32(lsh); |
223 | + rc->phases.hold = stellaris_sys_reset_hold; | 80 | tcg_temp_free_i32(rsh); |
224 | + rc->phases.exit = stellaris_sys_reset_exit; | 81 | - tcg_temp_free_i32(zero); |
225 | + device_class_set_props(dc, stellaris_sys_properties); | 82 | - tcg_temp_free_i32(max); |
226 | +} | ||
227 | + | ||
228 | +static const TypeInfo stellaris_sys_info = { | ||
229 | + .name = TYPE_STELLARIS_SYS, | ||
230 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
231 | + .instance_size = sizeof(ssys_state), | ||
232 | + .instance_init = stellaris_sys_instance_init, | ||
233 | + .class_init = stellaris_sys_class_init, | ||
234 | +}; | ||
235 | + | ||
236 | static void stellaris_register_types(void) | ||
237 | { | ||
238 | type_register_static(&stellaris_i2c_info); | ||
239 | type_register_static(&stellaris_gptm_info); | ||
240 | type_register_static(&stellaris_adc_info); | ||
241 | + type_register_static(&stellaris_sys_info); | ||
242 | } | 83 | } |
243 | 84 | ||
244 | type_init(stellaris_register_types) | 85 | void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) |
86 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | ||
87 | TCGv_i64 rval = tcg_temp_new_i64(); | ||
88 | TCGv_i64 lsh = tcg_temp_new_i64(); | ||
89 | TCGv_i64 rsh = tcg_temp_new_i64(); | ||
90 | - TCGv_i64 zero = tcg_const_i64(0); | ||
91 | - TCGv_i64 max = tcg_const_i64(63); | ||
92 | + TCGv_i64 zero = tcg_constant_i64(0); | ||
93 | + TCGv_i64 max = tcg_constant_i64(63); | ||
94 | |||
95 | /* | ||
96 | * Rely on the TCG guarantee that out of range shifts produce | ||
97 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i64(TCGv_i64 dst, TCGv_i64 src, TCGv_i64 shift) | ||
98 | tcg_temp_free_i64(rval); | ||
99 | tcg_temp_free_i64(lsh); | ||
100 | tcg_temp_free_i64(rsh); | ||
101 | - tcg_temp_free_i64(zero); | ||
102 | - tcg_temp_free_i64(max); | ||
103 | } | ||
104 | |||
105 | static void gen_sshl_vec(unsigned vece, TCGv_vec dst, | ||
245 | -- | 106 | -- |
246 | 2.20.1 | 107 | 2.25.1 |
247 | |||
248 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add a test case for pvpanic-pci device. The scenario is the same as pvpanic | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | ISA device, but is using the PCI bus. | ||
5 | |||
6 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
7 | Acked-by: Thomas Huth <thuth@redhat.com> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 5 | Message-id: 20220426163043.100432-27-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | tests/qtest/pvpanic-pci-test.c | 94 ++++++++++++++++++++++++++++++++++ | 8 | target/arm/translate.c | 43 +++++++++++++----------------------------- |
13 | tests/qtest/meson.build | 1 + | 9 | 1 file changed, 13 insertions(+), 30 deletions(-) |
14 | 2 files changed, 95 insertions(+) | ||
15 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
16 | 10 | ||
17 | diff --git a/tests/qtest/pvpanic-pci-test.c b/tests/qtest/pvpanic-pci-test.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/pvpanic-pci-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for PV Panic PCI device | ||
25 | + * | ||
26 | + * Copyright (C) 2020 Oracle | ||
27 | + * | ||
28 | + * Authors: | ||
29 | + * Mihai Carabas <mihai.carabas@oracle.com> | ||
30 | + * | ||
31 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
32 | + * See the COPYING file in the top-level directory. | ||
33 | + * | ||
34 | + */ | ||
35 | + | ||
36 | +#include "qemu/osdep.h" | ||
37 | +#include "libqos/libqtest.h" | ||
38 | +#include "qapi/qmp/qdict.h" | ||
39 | +#include "libqos/pci.h" | ||
40 | +#include "libqos/pci-pc.h" | ||
41 | +#include "hw/pci/pci_regs.h" | ||
42 | + | ||
43 | +static void test_panic_nopause(void) | ||
44 | +{ | ||
45 | + uint8_t val; | ||
46 | + QDict *response, *data; | ||
47 | + QTestState *qts; | ||
48 | + QPCIBus *pcibus; | ||
49 | + QPCIDevice *dev; | ||
50 | + QPCIBar bar; | ||
51 | + | ||
52 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=none"); | ||
53 | + pcibus = qpci_new_pc(qts, NULL); | ||
54 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
55 | + qpci_device_enable(dev); | ||
56 | + bar = qpci_iomap(dev, 0, NULL); | ||
57 | + | ||
58 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
59 | + g_assert_cmpuint(val, ==, 3); | ||
60 | + | ||
61 | + val = 1; | ||
62 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
63 | + | ||
64 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
65 | + g_assert(qdict_haskey(response, "data")); | ||
66 | + data = qdict_get_qdict(response, "data"); | ||
67 | + g_assert(qdict_haskey(data, "action")); | ||
68 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "run"); | ||
69 | + qobject_unref(response); | ||
70 | + | ||
71 | + qtest_quit(qts); | ||
72 | +} | ||
73 | + | ||
74 | +static void test_panic(void) | ||
75 | +{ | ||
76 | + uint8_t val; | ||
77 | + QDict *response, *data; | ||
78 | + QTestState *qts; | ||
79 | + QPCIBus *pcibus; | ||
80 | + QPCIDevice *dev; | ||
81 | + QPCIBar bar; | ||
82 | + | ||
83 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=pause"); | ||
84 | + pcibus = qpci_new_pc(qts, NULL); | ||
85 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
86 | + qpci_device_enable(dev); | ||
87 | + bar = qpci_iomap(dev, 0, NULL); | ||
88 | + | ||
89 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
90 | + g_assert_cmpuint(val, ==, 3); | ||
91 | + | ||
92 | + val = 1; | ||
93 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
94 | + | ||
95 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
96 | + g_assert(qdict_haskey(response, "data")); | ||
97 | + data = qdict_get_qdict(response, "data"); | ||
98 | + g_assert(qdict_haskey(data, "action")); | ||
99 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "pause"); | ||
100 | + qobject_unref(response); | ||
101 | + | ||
102 | + qtest_quit(qts); | ||
103 | +} | ||
104 | + | ||
105 | +int main(int argc, char **argv) | ||
106 | +{ | ||
107 | + int ret; | ||
108 | + | ||
109 | + g_test_init(&argc, &argv, NULL); | ||
110 | + qtest_add_func("/pvpanic-pci/panic", test_panic); | ||
111 | + qtest_add_func("/pvpanic-pci/panic-nopause", test_panic_nopause); | ||
112 | + | ||
113 | + ret = g_test_run(); | ||
114 | + | ||
115 | + return ret; | ||
116 | +} | ||
117 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
118 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
119 | --- a/tests/qtest/meson.build | 13 | --- a/target/arm/translate.c |
120 | +++ b/tests/qtest/meson.build | 14 | +++ b/target/arm/translate.c |
121 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | 15 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, |
122 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | 16 | * Note that on XScale all cp0..c13 registers do an access check |
123 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | 17 | * call in order to handle c15_cpar. |
124 | (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | 18 | */ |
125 | + (config_all_devices.has_key('CONFIG_PVPANIC_PCI') ? ['pvpanic-pci-test'] : []) + \ | 19 | - TCGv_ptr tmpptr; |
126 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | 20 | - TCGv_i32 tcg_syn, tcg_isread; |
127 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | 21 | uint32_t syndrome; |
128 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | 22 | |
23 | /* Note that since we are an implementation which takes an | ||
24 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
25 | |||
26 | gen_set_condexec(s); | ||
27 | gen_set_pc_im(s, s->pc_curr); | ||
28 | - tmpptr = tcg_const_ptr(ri); | ||
29 | - tcg_syn = tcg_const_i32(syndrome); | ||
30 | - tcg_isread = tcg_const_i32(isread); | ||
31 | - gen_helper_access_check_cp_reg(cpu_env, tmpptr, tcg_syn, | ||
32 | - tcg_isread); | ||
33 | - tcg_temp_free_ptr(tmpptr); | ||
34 | - tcg_temp_free_i32(tcg_syn); | ||
35 | - tcg_temp_free_i32(tcg_isread); | ||
36 | + gen_helper_access_check_cp_reg(cpu_env, | ||
37 | + tcg_constant_ptr(ri), | ||
38 | + tcg_constant_i32(syndrome), | ||
39 | + tcg_constant_i32(isread)); | ||
40 | } else if (ri->type & ARM_CP_RAISES_EXC) { | ||
41 | /* | ||
42 | * The readfn or writefn might raise an exception; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
44 | TCGv_i64 tmp64; | ||
45 | TCGv_i32 tmp; | ||
46 | if (ri->type & ARM_CP_CONST) { | ||
47 | - tmp64 = tcg_const_i64(ri->resetvalue); | ||
48 | + tmp64 = tcg_constant_i64(ri->resetvalue); | ||
49 | } else if (ri->readfn) { | ||
50 | - TCGv_ptr tmpptr; | ||
51 | tmp64 = tcg_temp_new_i64(); | ||
52 | - tmpptr = tcg_const_ptr(ri); | ||
53 | - gen_helper_get_cp_reg64(tmp64, cpu_env, tmpptr); | ||
54 | - tcg_temp_free_ptr(tmpptr); | ||
55 | + gen_helper_get_cp_reg64(tmp64, cpu_env, | ||
56 | + tcg_constant_ptr(ri)); | ||
57 | } else { | ||
58 | tmp64 = tcg_temp_new_i64(); | ||
59 | tcg_gen_ld_i64(tmp64, cpu_env, ri->fieldoffset); | ||
60 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
61 | } else { | ||
62 | TCGv_i32 tmp; | ||
63 | if (ri->type & ARM_CP_CONST) { | ||
64 | - tmp = tcg_const_i32(ri->resetvalue); | ||
65 | + tmp = tcg_constant_i32(ri->resetvalue); | ||
66 | } else if (ri->readfn) { | ||
67 | - TCGv_ptr tmpptr; | ||
68 | tmp = tcg_temp_new_i32(); | ||
69 | - tmpptr = tcg_const_ptr(ri); | ||
70 | - gen_helper_get_cp_reg(tmp, cpu_env, tmpptr); | ||
71 | - tcg_temp_free_ptr(tmpptr); | ||
72 | + gen_helper_get_cp_reg(tmp, cpu_env, tcg_constant_ptr(ri)); | ||
73 | } else { | ||
74 | tmp = load_cpu_offset(ri->fieldoffset); | ||
75 | } | ||
76 | @@ -XXX,XX +XXX,XX @@ static void do_coproc_insn(DisasContext *s, int cpnum, int is64, | ||
77 | tcg_temp_free_i32(tmplo); | ||
78 | tcg_temp_free_i32(tmphi); | ||
79 | if (ri->writefn) { | ||
80 | - TCGv_ptr tmpptr = tcg_const_ptr(ri); | ||
81 | - gen_helper_set_cp_reg64(cpu_env, tmpptr, tmp64); | ||
82 | - tcg_temp_free_ptr(tmpptr); | ||
83 | + gen_helper_set_cp_reg64(cpu_env, tcg_constant_ptr(ri), | ||
84 | + tmp64); | ||
85 | } else { | ||
86 | tcg_gen_st_i64(tmp64, cpu_env, ri->fieldoffset); | ||
87 | } | ||
88 | tcg_temp_free_i64(tmp64); | ||
89 | } else { | ||
90 | + TCGv_i32 tmp = load_reg(s, rt); | ||
91 | if (ri->writefn) { | ||
92 | - TCGv_i32 tmp; | ||
93 | - TCGv_ptr tmpptr; | ||
94 | - tmp = load_reg(s, rt); | ||
95 | - tmpptr = tcg_const_ptr(ri); | ||
96 | - gen_helper_set_cp_reg(cpu_env, tmpptr, tmp); | ||
97 | - tcg_temp_free_ptr(tmpptr); | ||
98 | + gen_helper_set_cp_reg(cpu_env, tcg_constant_ptr(ri), tmp); | ||
99 | tcg_temp_free_i32(tmp); | ||
100 | } else { | ||
101 | - TCGv_i32 tmp = load_reg(s, rt); | ||
102 | store_cpu_offset(tmp, ri->fieldoffset, 4); | ||
103 | } | ||
104 | } | ||
129 | -- | 105 | -- |
130 | 2.20.1 | 106 | 2.25.1 |
131 | |||
132 | diff view generated by jsdifflib |
1 | Create and connect the two clocks needed by the ARMSSE. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-28-richard.henderson@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-15-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-15-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | hw/arm/mps2-tz.c | 13 +++++++++++++ | 8 | target/arm/translate.c | 8 ++------ |
11 | 1 file changed, 13 insertions(+) | 9 | 1 file changed, 2 insertions(+), 6 deletions(-) |
12 | 10 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 13 | --- a/target/arm/translate.c |
16 | +++ b/hw/arm/mps2-tz.c | 14 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, |
18 | #include "hw/net/lan9118.h" | ||
19 | #include "net/net.h" | ||
20 | #include "hw/core/split-irq.h" | ||
21 | +#include "hw/qdev-clock.h" | ||
22 | #include "qom/object.h" | ||
23 | |||
24 | #define MPS2TZ_NUMIRQ 92 | ||
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | ||
26 | qemu_or_irq uart_irq_orgate; | ||
27 | DeviceState *lan9118; | ||
28 | SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | ||
29 | + Clock *sysclk; | ||
30 | + Clock *s32kclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | ||
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | ||
35 | |||
36 | /* Main SYSCLK frequency in Hz */ | ||
37 | #define SYSCLK_FRQ 20000000 | ||
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | ||
39 | +#define S32KCLK_FRQ (32 * 1000) | ||
40 | |||
41 | /* Create an alias of an entire original MemoryRegion @orig | ||
42 | * located at @base in the memory map. | ||
43 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
44 | exit(EXIT_FAILURE); | ||
45 | } | 16 | } |
46 | 17 | ||
47 | + /* These clocks don't need migration because they are fixed-frequency */ | 18 | addr = tcg_temp_new_i32(); |
48 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 19 | - tmp = tcg_const_i32(mode); |
49 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | 20 | /* get_r13_banked() will raise an exception if called from System mode */ |
50 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | 21 | gen_set_condexec(s); |
51 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | 22 | gen_set_pc_im(s, s->pc_curr); |
52 | + | 23 | - gen_helper_get_r13_banked(addr, cpu_env, tmp); |
53 | object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | 24 | - tcg_temp_free_i32(tmp); |
54 | mmc->armsse_type); | 25 | + gen_helper_get_r13_banked(addr, cpu_env, tcg_constant_i32(mode)); |
55 | iotkitdev = DEVICE(&mms->iotkit); | 26 | switch (amode) { |
56 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 27 | case 0: /* DA */ |
57 | OBJECT(system_memory), &error_abort); | 28 | offset = -4; |
58 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | 29 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, |
59 | qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | 30 | abort(); |
60 | + qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | 31 | } |
61 | + qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | 32 | tcg_gen_addi_i32(addr, addr, offset); |
62 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | 33 | - tmp = tcg_const_i32(mode); |
63 | 34 | - gen_helper_set_r13_banked(cpu_env, tmp, addr); | |
64 | /* | 35 | - tcg_temp_free_i32(tmp); |
36 | + gen_helper_set_r13_banked(cpu_env, tcg_constant_i32(mode), addr); | ||
37 | } | ||
38 | tcg_temp_free_i32(addr); | ||
39 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
65 | -- | 40 | -- |
66 | 2.20.1 | 41 | 2.25.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | Create two input clocks on the ARMSSE devices, one for the normal | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | MAINCLK, and one for the 32KHz S32KCLK, and wire these up to the | ||
3 | appropriate devices. The old property-based clock frequency setting | ||
4 | will remain in place until conversion is complete. | ||
5 | 2 | ||
6 | This is a migration compatibility break for machines mps2-an505, | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | mps2-an521, musca-a, musca-b1. | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-29-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 11 +++++------ | ||
9 | 1 file changed, 5 insertions(+), 6 deletions(-) | ||
8 | 10 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
12 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20210128114145.20536-12-peter.maydell@linaro.org | ||
14 | Message-id: 20210121190622.22000-12-peter.maydell@linaro.org | ||
15 | --- | ||
16 | include/hw/arm/armsse.h | 6 ++++++ | ||
17 | hw/arm/armsse.c | 17 +++++++++++++++-- | ||
18 | 2 files changed, 21 insertions(+), 2 deletions(-) | ||
19 | |||
20 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/arm/armsse.h | 13 | --- a/target/arm/translate.c |
23 | +++ b/include/hw/arm/armsse.h | 14 | +++ b/target/arm/translate.c |
24 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static bool op_s_rri_rot(DisasContext *s, arg_s_rri_rot *a, |
25 | * per-CPU identity and control register blocks | 16 | void (*gen)(TCGv_i32, TCGv_i32, TCGv_i32), |
26 | * | 17 | int logic_cc, StoreRegKind kind) |
27 | * QEMU interface: | 18 | { |
28 | + * + Clock input "MAINCLK": clock for CPUs and most peripherals | 19 | - TCGv_i32 tmp1, tmp2; |
29 | + * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | 20 | + TCGv_i32 tmp1; |
30 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 21 | uint32_t imm; |
31 | * by the board model. | 22 | |
32 | * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 23 | imm = ror32(a->imm, a->rot); |
33 | @@ -XXX,XX +XXX,XX @@ | 24 | if (logic_cc && a->rot) { |
34 | #include "hw/misc/armsse-mhu.h" | 25 | tcg_gen_movi_i32(cpu_CF, imm >> 31); |
35 | #include "hw/misc/unimp.h" | 26 | } |
36 | #include "hw/or-irq.h" | 27 | - tmp2 = tcg_const_i32(imm); |
37 | +#include "hw/clock.h" | 28 | tmp1 = load_reg(s, a->rn); |
38 | #include "hw/core/split-irq.h" | 29 | |
39 | #include "hw/cpu/cluster.h" | 30 | - gen(tmp1, tmp1, tmp2); |
40 | #include "qom/object.h" | 31 | - tcg_temp_free_i32(tmp2); |
41 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | 32 | + gen(tmp1, tmp1, tcg_constant_i32(imm)); |
42 | 33 | ||
43 | uint32_t nsccfg; | 34 | if (logic_cc) { |
44 | 35 | gen_logic_CC(tmp1); | |
45 | + Clock *mainclk; | 36 | @@ -XXX,XX +XXX,XX @@ static bool op_s_rxi_rot(DisasContext *s, arg_s_rri_rot *a, |
46 | + Clock *s32kclk; | 37 | if (logic_cc && a->rot) { |
38 | tcg_gen_movi_i32(cpu_CF, imm >> 31); | ||
39 | } | ||
40 | - tmp = tcg_const_i32(imm); | ||
41 | |||
42 | - gen(tmp, tmp); | ||
43 | + tmp = tcg_temp_new_i32(); | ||
44 | + gen(tmp, tcg_constant_i32(imm)); | ||
47 | + | 45 | + |
48 | /* Properties */ | 46 | if (logic_cc) { |
49 | MemoryRegion *board_memory; | 47 | gen_logic_CC(tmp); |
50 | uint32_t exp_numirq; | ||
51 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/armsse.c | ||
54 | +++ b/hw/arm/armsse.c | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | #include "hw/arm/armsse.h" | ||
57 | #include "hw/arm/boot.h" | ||
58 | #include "hw/irq.h" | ||
59 | +#include "hw/qdev-clock.h" | ||
60 | |||
61 | /* Format of the System Information block SYS_CONFIG register */ | ||
62 | typedef enum SysConfigFormat { | ||
63 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | ||
64 | assert(info->sram_banks <= MAX_SRAM_BANKS); | ||
65 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
66 | |||
67 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | ||
68 | + s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
69 | + | ||
70 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | ||
71 | |||
72 | for (i = 0; i < info->num_cpus; i++) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
74 | * map its upstream ends to the right place in the container. | ||
75 | */ | ||
76 | qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
77 | + qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | ||
79 | return; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
82 | &error_abort); | ||
83 | |||
84 | qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | ||
85 | + qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | ||
86 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | ||
87 | return; | ||
88 | } | ||
89 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
90 | &error_abort); | ||
91 | |||
92 | qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
93 | + qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
94 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
95 | return; | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
98 | * 0x4002f000: S32K timer | ||
99 | */ | ||
100 | qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
101 | + qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
102 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
103 | return; | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
106 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
107 | |||
108 | qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
109 | + qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
110 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
111 | return; | ||
112 | } | ||
113 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
114 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
115 | |||
116 | qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
117 | + qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
118 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
119 | return; | ||
120 | } | ||
121 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
122 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
123 | |||
124 | qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
125 | + qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
126 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
127 | return; | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | ||
130 | |||
131 | static const VMStateDescription armsse_vmstate = { | ||
132 | .name = "iotkit", | ||
133 | - .version_id = 1, | ||
134 | - .minimum_version_id = 1, | ||
135 | + .version_id = 2, | ||
136 | + .minimum_version_id = 2, | ||
137 | .fields = (VMStateField[]) { | ||
138 | + VMSTATE_CLOCK(mainclk, ARMSSE), | ||
139 | + VMSTATE_CLOCK(s32kclk, ARMSSE), | ||
140 | VMSTATE_UINT32(nsccfg, ARMSSE), | ||
141 | VMSTATE_END_OF_LIST() | ||
142 | } | 48 | } |
143 | -- | 49 | -- |
144 | 2.20.1 | 50 | 2.25.1 |
145 | |||
146 | diff view generated by jsdifflib |
1 | The state struct for the CMSDK APB timer device doesn't follow our | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | usual naming convention of camelcase -- "CMSDK" and "APB" are both | ||
3 | acronyms, but "TIMER" is not so should not be all-uppercase. | ||
4 | Globally rename the struct to "CMSDKAPBTimer" (bringing it into line | ||
5 | with CMSDKAPBWatchdog and CMSDKAPBDualTimer; CMSDKAPBUART remains | ||
6 | as-is because "UART" is an acronym). | ||
7 | 2 | ||
8 | Commit created with: | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | perl -p -i -e 's/CMSDKAPBTIMER/CMSDKAPBTimer/g' hw/timer/cmsdk-apb-timer.c include/hw/arm/armsse.h include/hw/timer/cmsdk-apb-timer.h | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-30-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate.c | 11 +++-------- | ||
9 | 1 file changed, 3 insertions(+), 8 deletions(-) | ||
10 | 10 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-7-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-7-peter.maydell@linaro.org | ||
17 | --- | ||
18 | include/hw/arm/armsse.h | 6 +++--- | ||
19 | include/hw/timer/cmsdk-apb-timer.h | 4 ++-- | ||
20 | hw/timer/cmsdk-apb-timer.c | 28 ++++++++++++++-------------- | ||
21 | 3 files changed, 19 insertions(+), 19 deletions(-) | ||
22 | |||
23 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
24 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/armsse.h | 13 | --- a/target/arm/translate.c |
26 | +++ b/include/hw/arm/armsse.h | 14 | +++ b/target/arm/translate.c |
27 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_ADR(DisasContext *s, arg_ri *a) |
28 | TZPPC apb_ppc0; | 16 | |
29 | TZPPC apb_ppc1; | 17 | static bool trans_MOVW(DisasContext *s, arg_MOVW *a) |
30 | TZMPC mpc[IOTS_NUM_MPC]; | ||
31 | - CMSDKAPBTIMER timer0; | ||
32 | - CMSDKAPBTIMER timer1; | ||
33 | - CMSDKAPBTIMER s32ktimer; | ||
34 | + CMSDKAPBTimer timer0; | ||
35 | + CMSDKAPBTimer timer1; | ||
36 | + CMSDKAPBTimer s32ktimer; | ||
37 | qemu_or_irq ppc_irq_orgate; | ||
38 | SplitIRQ sec_resp_splitter; | ||
39 | SplitIRQ ppc_irq_splitter[NUM_PPCS]; | ||
40 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
43 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | #include "qom/object.h" | ||
46 | |||
47 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | ||
48 | -OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTIMER, CMSDK_APB_TIMER) | ||
49 | +OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
50 | |||
51 | -struct CMSDKAPBTIMER { | ||
52 | +struct CMSDKAPBTimer { | ||
53 | /*< private >*/ | ||
54 | SysBusDevice parent_obj; | ||
55 | |||
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-timer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-timer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static const int timer_id[] = { | ||
61 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | ||
62 | }; | ||
63 | |||
64 | -static void cmsdk_apb_timer_update(CMSDKAPBTIMER *s) | ||
65 | +static void cmsdk_apb_timer_update(CMSDKAPBTimer *s) | ||
66 | { | 18 | { |
67 | qemu_set_irq(s->timerint, !!(s->intstatus & R_INTSTATUS_IRQ_MASK)); | 19 | - TCGv_i32 tmp; |
20 | - | ||
21 | if (!ENABLE_ARCH_6T2) { | ||
22 | return false; | ||
23 | } | ||
24 | |||
25 | - tmp = tcg_const_i32(a->imm); | ||
26 | - store_reg(s, a->rd, tmp); | ||
27 | + store_reg(s, a->rd, tcg_constant_i32(a->imm)); | ||
28 | return true; | ||
68 | } | 29 | } |
69 | 30 | ||
70 | static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | 31 | @@ -XXX,XX +XXX,XX @@ static bool trans_UMAAL(DisasContext *s, arg_UMAAL *a) |
71 | { | 32 | t0 = load_reg(s, a->rm); |
72 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | 33 | t1 = load_reg(s, a->rn); |
73 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | 34 | tcg_gen_mulu2_i32(t0, t1, t0, t1); |
74 | uint64_t r; | 35 | - zero = tcg_const_i32(0); |
75 | 36 | + zero = tcg_constant_i32(0); | |
76 | switch (offset) { | 37 | t2 = load_reg(s, a->ra); |
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | 38 | tcg_gen_add2_i32(t0, t1, t0, t1, t2, zero); |
78 | static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, | 39 | tcg_temp_free_i32(t2); |
79 | unsigned size) | 40 | t2 = load_reg(s, a->rd); |
80 | { | 41 | tcg_gen_add2_i32(t0, t1, t0, t1, t2, zero); |
81 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | 42 | tcg_temp_free_i32(t2); |
82 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | 43 | - tcg_temp_free_i32(zero); |
83 | 44 | store_reg(s, a->ra, t0); | |
84 | trace_cmsdk_apb_timer_write(offset, value, size); | 45 | store_reg(s, a->rd, t1); |
85 | 46 | return true; | |
86 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps cmsdk_apb_timer_ops = { | 47 | @@ -XXX,XX +XXX,XX @@ static bool op_crc32(DisasContext *s, arg_rrr *a, bool c, MemOp sz) |
87 | 48 | default: | |
88 | static void cmsdk_apb_timer_tick(void *opaque) | 49 | g_assert_not_reached(); |
89 | { | ||
90 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
91 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
92 | |||
93 | if (s->ctrl & R_CTRL_IRQEN_MASK) { | ||
94 | s->intstatus |= R_INTSTATUS_IRQ_MASK; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_tick(void *opaque) | ||
96 | |||
97 | static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
98 | { | ||
99 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
100 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
101 | |||
102 | trace_cmsdk_apb_timer_reset(); | ||
103 | s->ctrl = 0; | ||
104 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
105 | static void cmsdk_apb_timer_init(Object *obj) | ||
106 | { | ||
107 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
108 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(obj); | ||
109 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(obj); | ||
110 | |||
111 | memory_region_init_io(&s->iomem, obj, &cmsdk_apb_timer_ops, | ||
112 | s, "cmsdk-apb-timer", 0x1000); | ||
113 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
114 | |||
115 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
116 | { | ||
117 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
118 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
119 | |||
120 | if (s->pclk_frq == 0) { | ||
121 | error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
122 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
123 | .version_id = 1, | ||
124 | .minimum_version_id = 1, | ||
125 | .fields = (VMStateField[]) { | ||
126 | - VMSTATE_PTIMER(timer, CMSDKAPBTIMER), | ||
127 | - VMSTATE_UINT32(ctrl, CMSDKAPBTIMER), | ||
128 | - VMSTATE_UINT32(value, CMSDKAPBTIMER), | ||
129 | - VMSTATE_UINT32(reload, CMSDKAPBTIMER), | ||
130 | - VMSTATE_UINT32(intstatus, CMSDKAPBTIMER), | ||
131 | + VMSTATE_PTIMER(timer, CMSDKAPBTimer), | ||
132 | + VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | ||
133 | + VMSTATE_UINT32(value, CMSDKAPBTimer), | ||
134 | + VMSTATE_UINT32(reload, CMSDKAPBTimer), | ||
135 | + VMSTATE_UINT32(intstatus, CMSDKAPBTimer), | ||
136 | VMSTATE_END_OF_LIST() | ||
137 | } | 50 | } |
138 | }; | 51 | - t3 = tcg_const_i32(1 << sz); |
139 | 52 | + t3 = tcg_constant_i32(1 << sz); | |
140 | static Property cmsdk_apb_timer_properties[] = { | 53 | if (c) { |
141 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTIMER, pclk_frq, 0), | 54 | gen_helper_crc32c(t1, t1, t2, t3); |
142 | + DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | 55 | } else { |
143 | DEFINE_PROP_END_OF_LIST(), | 56 | gen_helper_crc32(t1, t1, t2, t3); |
144 | }; | 57 | } |
145 | 58 | tcg_temp_free_i32(t2); | |
146 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | 59 | - tcg_temp_free_i32(t3); |
147 | static const TypeInfo cmsdk_apb_timer_info = { | 60 | store_reg(s, a->rd, t1); |
148 | .name = TYPE_CMSDK_APB_TIMER, | 61 | return true; |
149 | .parent = TYPE_SYS_BUS_DEVICE, | 62 | } |
150 | - .instance_size = sizeof(CMSDKAPBTIMER), | ||
151 | + .instance_size = sizeof(CMSDKAPBTimer), | ||
152 | .instance_init = cmsdk_apb_timer_init, | ||
153 | .class_init = cmsdk_apb_timer_class_init, | ||
154 | }; | ||
155 | -- | 63 | -- |
156 | 2.20.1 | 64 | 2.25.1 |
157 | |||
158 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add pvpanic PCI device support details in docs/specs/pvpanic.txt. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | |||
5 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-31-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 7 | --- |
9 | docs/specs/pvpanic.txt | 13 ++++++++++++- | 8 | target/arm/translate.c | 7 +++---- |
10 | 1 file changed, 12 insertions(+), 1 deletion(-) | 9 | 1 file changed, 3 insertions(+), 4 deletions(-) |
11 | 10 | ||
12 | diff --git a/docs/specs/pvpanic.txt b/docs/specs/pvpanic.txt | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
13 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/docs/specs/pvpanic.txt | 13 | --- a/target/arm/translate.c |
15 | +++ b/docs/specs/pvpanic.txt | 14 | +++ b/target/arm/translate.c |
16 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) |
17 | PVPANIC DEVICE | 16 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { |
18 | ============== | 17 | return false; |
19 | 18 | } | |
20 | -pvpanic device is a simulated ISA device, through which a guest panic | 19 | - tmp = tcg_const_i32(a->sysm); |
21 | +pvpanic device is a simulated device, through which a guest panic | 20 | - gen_helper_v7m_mrs(tmp, cpu_env, tmp); |
22 | event is sent to qemu, and a QMP event is generated. This allows | 21 | + tmp = tcg_temp_new_i32(); |
23 | management apps (e.g. libvirt) to be notified and respond to the event. | 22 | + gen_helper_v7m_mrs(tmp, cpu_env, tcg_constant_i32(a->sysm)); |
24 | 23 | store_reg(s, a->rd, tmp); | |
25 | @@ -XXX,XX +XXX,XX @@ The management app has the option of waiting for GUEST_PANICKED events, | 24 | return true; |
26 | and/or polling for guest-panicked RunState, to learn when the pvpanic | 25 | } |
27 | device has fired a panic event. | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) |
28 | 27 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | |
29 | +The pvpanic device can be implemented as an ISA device (using IOPORT) or as a | 28 | return false; |
30 | +PCI device. | 29 | } |
31 | + | 30 | - addr = tcg_const_i32((a->mask << 10) | a->sysm); |
32 | ISA Interface | 31 | + addr = tcg_constant_i32((a->mask << 10) | a->sysm); |
33 | ------------- | 32 | reg = load_reg(s, a->rn); |
34 | 33 | gen_helper_v7m_msr(cpu_env, addr, reg); | |
35 | @@ -XXX,XX +XXX,XX @@ bit 1: a guest panic has happened and will be handled by the guest; | 34 | - tcg_temp_free_i32(addr); |
36 | the host should record it or report it, but should not affect | 35 | tcg_temp_free_i32(reg); |
37 | the execution of the guest. | 36 | /* If we wrote to CONTROL, the EL might have changed */ |
38 | 37 | gen_rebuild_hflags(s, true); | |
39 | +PCI Interface | ||
40 | +------------- | ||
41 | + | ||
42 | +The PCI interface is similar to the ISA interface except that it uses an MMIO | ||
43 | +address space provided by its BAR0, 1 byte long. Any machine with a PCI bus | ||
44 | +can enable a pvpanic device by adding '-device pvpanic-pci' to the command | ||
45 | +line. | ||
46 | + | ||
47 | ACPI Interface | ||
48 | -------------- | ||
49 | |||
50 | -- | 38 | -- |
51 | 2.20.1 | 39 | 2.25.1 |
52 | |||
53 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add PCI interface support for PVPANIC device. Create a new file pvpanic-pci.c | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | where the PCI specific routines reside and update the build system with the new | ||
5 | files and config structure. | ||
6 | |||
7 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
8 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 5 | Message-id: 20220426163043.100432-32-richard.henderson@linaro.org |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 7 | --- |
13 | docs/specs/pci-ids.txt | 1 + | 8 | target/arm/translate.c | 14 +++++--------- |
14 | include/hw/misc/pvpanic.h | 1 + | 9 | 1 file changed, 5 insertions(+), 9 deletions(-) |
15 | include/hw/pci/pci.h | 1 + | ||
16 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++++++++++++++++++++++++ | ||
17 | hw/misc/Kconfig | 6 +++ | ||
18 | hw/misc/meson.build | 1 + | ||
19 | 6 files changed, 104 insertions(+) | ||
20 | create mode 100644 hw/misc/pvpanic-pci.c | ||
21 | 10 | ||
22 | diff --git a/docs/specs/pci-ids.txt b/docs/specs/pci-ids.txt | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
23 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/docs/specs/pci-ids.txt | 13 | --- a/target/arm/translate.c |
25 | +++ b/docs/specs/pci-ids.txt | 14 | +++ b/target/arm/translate.c |
26 | @@ -XXX,XX +XXX,XX @@ PCI devices (other than virtio): | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_TT(DisasContext *s, arg_TT *a) |
27 | 1b36:000d PCI xhci usb host adapter | 16 | } |
28 | 1b36:000f mdpy (mdev sample device), linux/samples/vfio-mdev/mdpy.c | 17 | |
29 | 1b36:0010 PCIe NVMe device (-device nvme) | 18 | addr = load_reg(s, a->rn); |
30 | +1b36:0011 PCI PVPanic device (-device pvpanic-pci) | 19 | - tmp = tcg_const_i32((a->A << 1) | a->T); |
31 | 20 | - gen_helper_v7m_tt(tmp, cpu_env, addr, tmp); | |
32 | All these devices are documented in docs/specs. | 21 | + tmp = tcg_temp_new_i32(); |
33 | 22 | + gen_helper_v7m_tt(tmp, cpu_env, addr, tcg_constant_i32((a->A << 1) | a->T)); | |
34 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 23 | tcg_temp_free_i32(addr); |
35 | index XXXXXXX..XXXXXXX 100644 | 24 | store_reg(s, a->rd, tmp); |
36 | --- a/include/hw/misc/pvpanic.h | 25 | return true; |
37 | +++ b/include/hw/misc/pvpanic.h | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_PKH(DisasContext *s, arg_PKH *a) |
38 | @@ -XXX,XX +XXX,XX @@ | 27 | static bool op_sat(DisasContext *s, arg_sat *a, |
39 | #include "qom/object.h" | 28 | void (*gen)(TCGv_i32, TCGv_env, TCGv_i32, TCGv_i32)) |
40 | 29 | { | |
41 | #define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | 30 | - TCGv_i32 tmp, satimm; |
42 | +#define TYPE_PVPANIC_PCI_DEVICE "pvpanic-pci" | 31 | + TCGv_i32 tmp; |
43 | 32 | int shift = a->imm; | |
44 | #define PVPANIC_IOPORT_PROP "ioport" | 33 | |
45 | 34 | if (!ENABLE_ARCH_6) { | |
46 | diff --git a/include/hw/pci/pci.h b/include/hw/pci/pci.h | 35 | @@ -XXX,XX +XXX,XX @@ static bool op_sat(DisasContext *s, arg_sat *a, |
47 | index XXXXXXX..XXXXXXX 100644 | 36 | tcg_gen_shli_i32(tmp, tmp, shift); |
48 | --- a/include/hw/pci/pci.h | 37 | } |
49 | +++ b/include/hw/pci/pci.h | 38 | |
50 | @@ -XXX,XX +XXX,XX @@ extern bool pci_available; | 39 | - satimm = tcg_const_i32(a->satimm); |
51 | #define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e | 40 | - gen(tmp, cpu_env, tmp, satimm); |
52 | #define PCI_DEVICE_ID_REDHAT_MDPY 0x000f | 41 | - tcg_temp_free_i32(satimm); |
53 | #define PCI_DEVICE_ID_REDHAT_NVME 0x0010 | 42 | + gen(tmp, cpu_env, tmp, tcg_constant_i32(a->satimm)); |
54 | +#define PCI_DEVICE_ID_REDHAT_PVPANIC 0x0011 | 43 | |
55 | #define PCI_DEVICE_ID_REDHAT_QXL 0x0100 | 44 | store_reg(s, a->rd, tmp); |
56 | 45 | return true; | |
57 | #define FMT_PCIBUS PRIx64 | 46 | @@ -XXX,XX +XXX,XX @@ static bool op_smmla(DisasContext *s, arg_rrrr *a, bool round, bool sub) |
58 | diff --git a/hw/misc/pvpanic-pci.c b/hw/misc/pvpanic-pci.c | 47 | * a non-zero multiplicand lowpart, and the correct result |
59 | new file mode 100644 | 48 | * lowpart for rounding. |
60 | index XXXXXXX..XXXXXXX | 49 | */ |
61 | --- /dev/null | 50 | - TCGv_i32 zero = tcg_const_i32(0); |
62 | +++ b/hw/misc/pvpanic-pci.c | 51 | - tcg_gen_sub2_i32(t2, t1, zero, t3, t2, t1); |
63 | @@ -XXX,XX +XXX,XX @@ | 52 | - tcg_temp_free_i32(zero); |
64 | +/* | 53 | + tcg_gen_sub2_i32(t2, t1, tcg_constant_i32(0), t3, t2, t1); |
65 | + * QEMU simulated PCI pvpanic device. | 54 | } else { |
66 | + * | 55 | tcg_gen_add_i32(t1, t1, t3); |
67 | + * Copyright (C) 2020 Oracle | 56 | } |
68 | + * | ||
69 | + * Authors: | ||
70 | + * Mihai Carabas <mihai.carabas@oracle.com> | ||
71 | + * | ||
72 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
73 | + * See the COPYING file in the top-level directory. | ||
74 | + * | ||
75 | + */ | ||
76 | + | ||
77 | +#include "qemu/osdep.h" | ||
78 | +#include "qemu/log.h" | ||
79 | +#include "qemu/module.h" | ||
80 | +#include "sysemu/runstate.h" | ||
81 | + | ||
82 | +#include "hw/nvram/fw_cfg.h" | ||
83 | +#include "hw/qdev-properties.h" | ||
84 | +#include "migration/vmstate.h" | ||
85 | +#include "hw/misc/pvpanic.h" | ||
86 | +#include "qom/object.h" | ||
87 | +#include "hw/pci/pci.h" | ||
88 | + | ||
89 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicPCIState, PVPANIC_PCI_DEVICE) | ||
90 | + | ||
91 | +/* | ||
92 | + * PVPanicPCIState for PCI device | ||
93 | + */ | ||
94 | +typedef struct PVPanicPCIState { | ||
95 | + PCIDevice dev; | ||
96 | + PVPanicState pvpanic; | ||
97 | +} PVPanicPCIState; | ||
98 | + | ||
99 | +static const VMStateDescription vmstate_pvpanic_pci = { | ||
100 | + .name = "pvpanic-pci", | ||
101 | + .version_id = 1, | ||
102 | + .minimum_version_id = 1, | ||
103 | + .fields = (VMStateField[]) { | ||
104 | + VMSTATE_PCI_DEVICE(dev, PVPanicPCIState), | ||
105 | + VMSTATE_END_OF_LIST() | ||
106 | + } | ||
107 | +}; | ||
108 | + | ||
109 | +static void pvpanic_pci_realizefn(PCIDevice *dev, Error **errp) | ||
110 | +{ | ||
111 | + PVPanicPCIState *s = PVPANIC_PCI_DEVICE(dev); | ||
112 | + PVPanicState *ps = &s->pvpanic; | ||
113 | + | ||
114 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 2); | ||
115 | + | ||
116 | + pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &ps->mr); | ||
117 | +} | ||
118 | + | ||
119 | +static Property pvpanic_pci_properties[] = { | ||
120 | + DEFINE_PROP_UINT8("events", PVPanicPCIState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
121 | + DEFINE_PROP_END_OF_LIST(), | ||
122 | +}; | ||
123 | + | ||
124 | +static void pvpanic_pci_class_init(ObjectClass *klass, void *data) | ||
125 | +{ | ||
126 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
127 | + PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass); | ||
128 | + | ||
129 | + device_class_set_props(dc, pvpanic_pci_properties); | ||
130 | + | ||
131 | + pc->realize = pvpanic_pci_realizefn; | ||
132 | + pc->vendor_id = PCI_VENDOR_ID_REDHAT; | ||
133 | + pc->device_id = PCI_DEVICE_ID_REDHAT_PVPANIC; | ||
134 | + pc->revision = 1; | ||
135 | + pc->class_id = PCI_CLASS_SYSTEM_OTHER; | ||
136 | + dc->vmsd = &vmstate_pvpanic_pci; | ||
137 | + | ||
138 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
139 | +} | ||
140 | + | ||
141 | +static TypeInfo pvpanic_pci_info = { | ||
142 | + .name = TYPE_PVPANIC_PCI_DEVICE, | ||
143 | + .parent = TYPE_PCI_DEVICE, | ||
144 | + .instance_size = sizeof(PVPanicPCIState), | ||
145 | + .class_init = pvpanic_pci_class_init, | ||
146 | + .interfaces = (InterfaceInfo[]) { | ||
147 | + { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | ||
148 | + { } | ||
149 | + } | ||
150 | +}; | ||
151 | + | ||
152 | +static void pvpanic_register_types(void) | ||
153 | +{ | ||
154 | + type_register_static(&pvpanic_pci_info); | ||
155 | +} | ||
156 | + | ||
157 | +type_init(pvpanic_register_types); | ||
158 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
159 | index XXXXXXX..XXXXXXX 100644 | ||
160 | --- a/hw/misc/Kconfig | ||
161 | +++ b/hw/misc/Kconfig | ||
162 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSINFO | ||
163 | config PVPANIC_COMMON | ||
164 | bool | ||
165 | |||
166 | +config PVPANIC_PCI | ||
167 | + bool | ||
168 | + default y if PCI_DEVICES | ||
169 | + depends on PCI | ||
170 | + select PVPANIC_COMMON | ||
171 | + | ||
172 | config PVPANIC_ISA | ||
173 | bool | ||
174 | depends on ISA_BUS | ||
175 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/misc/meson.build | ||
178 | +++ b/hw/misc/meson.build | ||
179 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
180 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
181 | |||
182 | softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
183 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_PCI', if_true: files('pvpanic-pci.c')) | ||
184 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
185 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
186 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
187 | -- | 57 | -- |
188 | 2.20.1 | 58 | 2.25.1 |
189 | |||
190 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In macOS 11, QEMU only gets access to Hypervisor.framework if it has the | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | respective entitlement. Add an entitlement template and automatically self | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | sign and apply the entitlement in the build. | 5 | Message-id: 20220426163043.100432-33-richard.henderson@linaro.org |
6 | |||
7 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
8 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
9 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | meson.build | 29 +++++++++++++++++++++++++---- | 8 | target/arm/translate.c | 12 ++++-------- |
13 | accel/hvf/entitlements.plist | 8 ++++++++ | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
14 | scripts/entitlement.sh | 13 +++++++++++++ | ||
15 | 3 files changed, 46 insertions(+), 4 deletions(-) | ||
16 | create mode 100644 accel/hvf/entitlements.plist | ||
17 | create mode 100755 scripts/entitlement.sh | ||
18 | 10 | ||
19 | diff --git a/meson.build b/meson.build | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
20 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/meson.build | 13 | --- a/target/arm/translate.c |
22 | +++ b/meson.build | 14 | +++ b/target/arm/translate.c |
23 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | 15 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) |
24 | }] | 16 | { |
25 | endif | 17 | int i, j, n, list, mem_idx; |
26 | foreach exe: execs | 18 | bool user = a->u; |
27 | - emulators += {exe['name']: | 19 | - TCGv_i32 addr, tmp, tmp2; |
28 | - executable(exe['name'], exe['sources'], | 20 | + TCGv_i32 addr, tmp; |
29 | - install: true, | 21 | |
30 | + exe_name = exe['name'] | 22 | if (user) { |
31 | + exe_sign = 'CONFIG_HVF' in config_target | 23 | /* STM (user) */ |
32 | + if exe_sign | 24 | @@ -XXX,XX +XXX,XX @@ static bool op_stm(DisasContext *s, arg_ldst_block *a, int min_n) |
33 | + exe_name += '-unsigned' | 25 | |
34 | + endif | 26 | if (user && i != 15) { |
35 | + | 27 | tmp = tcg_temp_new_i32(); |
36 | + emulator = executable(exe_name, exe['sources'], | 28 | - tmp2 = tcg_const_i32(i); |
37 | + install: not exe_sign, | 29 | - gen_helper_get_user_reg(tmp, cpu_env, tmp2); |
38 | c_args: c_args, | 30 | - tcg_temp_free_i32(tmp2); |
39 | dependencies: arch_deps + deps + exe['dependencies'], | 31 | + gen_helper_get_user_reg(tmp, cpu_env, tcg_constant_i32(i)); |
40 | objects: lib.extract_all_objects(recursive: true), | 32 | } else { |
41 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | 33 | tmp = load_reg(s, i); |
42 | link_depends: [block_syms, qemu_syms] + exe.get('link_depends', []), | 34 | } |
43 | link_args: link_args, | 35 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) |
44 | gui_app: exe['gui']) | 36 | bool loaded_base; |
45 | - } | 37 | bool user = a->u; |
46 | + | 38 | bool exc_return = false; |
47 | + if exe_sign | 39 | - TCGv_i32 addr, tmp, tmp2, loaded_var; |
48 | + emulators += {exe['name'] : custom_target(exe['name'], | 40 | + TCGv_i32 addr, tmp, loaded_var; |
49 | + install: true, | 41 | |
50 | + install_dir: get_option('bindir'), | 42 | if (user) { |
51 | + depends: emulator, | 43 | /* LDM (user), LDM (exception return) */ |
52 | + output: exe['name'], | 44 | @@ -XXX,XX +XXX,XX @@ static bool do_ldm(DisasContext *s, arg_ldst_block *a, int min_n) |
53 | + command: [ | 45 | tmp = tcg_temp_new_i32(); |
54 | + meson.current_source_dir() / 'scripts/entitlement.sh', | 46 | gen_aa32_ld_i32(s, tmp, addr, mem_idx, MO_UL | MO_ALIGN); |
55 | + meson.current_build_dir() / exe_name, | 47 | if (user) { |
56 | + meson.current_build_dir() / exe['name'], | 48 | - tmp2 = tcg_const_i32(i); |
57 | + meson.current_source_dir() / 'accel/hvf/entitlements.plist' | 49 | - gen_helper_set_user_reg(cpu_env, tmp2, tmp); |
58 | + ]) | 50 | - tcg_temp_free_i32(tmp2); |
59 | + } | 51 | + gen_helper_set_user_reg(cpu_env, tcg_constant_i32(i), tmp); |
60 | + else | 52 | tcg_temp_free_i32(tmp); |
61 | + emulators += {exe['name']: emulator} | 53 | } else if (i == a->rn) { |
62 | + endif | 54 | loaded_var = tmp; |
63 | |||
64 | if 'CONFIG_TRACE_SYSTEMTAP' in config_host | ||
65 | foreach stp: [ | ||
66 | diff --git a/accel/hvf/entitlements.plist b/accel/hvf/entitlements.plist | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/accel/hvf/entitlements.plist | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | +<?xml version="1.0" encoding="UTF-8"?> | ||
73 | +<!DOCTYPE plist PUBLIC "-//Apple//DTD PLIST 1.0//EN" "http://www.apple.com/DTDs/PropertyList-1.0.dtd"> | ||
74 | +<plist version="1.0"> | ||
75 | +<dict> | ||
76 | + <key>com.apple.security.hypervisor</key> | ||
77 | + <true/> | ||
78 | +</dict> | ||
79 | +</plist> | ||
80 | diff --git a/scripts/entitlement.sh b/scripts/entitlement.sh | ||
81 | new file mode 100755 | ||
82 | index XXXXXXX..XXXXXXX | ||
83 | --- /dev/null | ||
84 | +++ b/scripts/entitlement.sh | ||
85 | @@ -XXX,XX +XXX,XX @@ | ||
86 | +#!/bin/sh -e | ||
87 | +# | ||
88 | +# Helper script for the build process to apply entitlements | ||
89 | + | ||
90 | +SRC="$1" | ||
91 | +DST="$2" | ||
92 | +ENTITLEMENT="$3" | ||
93 | + | ||
94 | +trap 'rm "$DST.tmp"' exit | ||
95 | +cp -af "$SRC" "$DST.tmp" | ||
96 | +codesign --entitlements "$ENTITLEMENT" --force -s - "$DST.tmp" | ||
97 | +mv "$DST.tmp" "$DST" | ||
98 | +trap '' exit | ||
99 | -- | 55 | -- |
100 | 2.20.1 | 56 | 2.25.1 |
101 | |||
102 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | A workaround added in early days of 64-bit OSX forced x86_64 if the | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | host machine had 64-bit support. This creates issues when cross- | ||
5 | compiling for ARM64. Additionally, the user can always use --cpu=* to | ||
6 | manually set the host CPU and therefore this workaround should be | ||
7 | removed. | ||
8 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 5 | Message-id: 20220426163043.100432-34-richard.henderson@linaro.org |
11 | Message-id: 20210126012457.39046-12-j@getutm.app | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 7 | --- |
14 | configure | 11 ----------- | 8 | target/arm/translate.c | 16 +++++----------- |
15 | 1 file changed, 11 deletions(-) | 9 | 1 file changed, 5 insertions(+), 11 deletions(-) |
16 | 10 | ||
17 | diff --git a/configure b/configure | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
18 | index XXXXXXX..XXXXXXX 100755 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/configure | 13 | --- a/target/arm/translate.c |
20 | +++ b/configure | 14 | +++ b/target/arm/translate.c |
21 | @@ -XXX,XX +XXX,XX @@ fi | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CLRM(DisasContext *s, arg_CLRM *a) |
22 | # the correct CPU with the --cpu option. | 16 | |
23 | case $targetos in | 17 | s->eci_handled = true; |
24 | Darwin) | 18 | |
25 | - # on Leopard most of the system is 32-bit, so we have to ask the kernel if we can | 19 | - zero = tcg_const_i32(0); |
26 | - # run 64-bit userspace code. | 20 | + zero = tcg_constant_i32(0); |
27 | - # If the user didn't specify a CPU explicitly and the kernel says this is | 21 | for (i = 0; i < 15; i++) { |
28 | - # 64 bit hw, then assume x86_64. Otherwise fall through to the usual detection code. | 22 | if (extract32(a->list, i, 1)) { |
29 | - if test -z "$cpu" && test "$(sysctl -n hw.optional.x86_64)" = "1"; then | 23 | /* Clear R[i] */ |
30 | - cpu="x86_64" | 24 | @@ -XXX,XX +XXX,XX @@ static bool trans_CLRM(DisasContext *s, arg_CLRM *a) |
31 | - fi | 25 | * Clear APSR (by calling the MSR helper with the same argument |
32 | HOST_DSOSUF=".dylib" | 26 | * as for "MSR APSR_nzcvqg, Rn": mask = 0b1100, SYSM=0) |
33 | ;; | 27 | */ |
34 | SunOS) | 28 | - TCGv_i32 maskreg = tcg_const_i32(0xc << 8); |
35 | @@ -XXX,XX +XXX,XX @@ OpenBSD) | 29 | - gen_helper_v7m_msr(cpu_env, maskreg, zero); |
36 | Darwin) | 30 | - tcg_temp_free_i32(maskreg); |
37 | bsd="yes" | 31 | + gen_helper_v7m_msr(cpu_env, tcg_constant_i32(0xc00), zero); |
38 | darwin="yes" | 32 | } |
39 | - if [ "$cpu" = "x86_64" ] ; then | 33 | - tcg_temp_free_i32(zero); |
40 | - QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | 34 | clear_eci_state(s); |
41 | - QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | 35 | return true; |
42 | - fi | 36 | } |
43 | audio_drv_list="try-coreaudio try-sdl" | 37 | @@ -XXX,XX +XXX,XX @@ static bool trans_DLS(DisasContext *s, arg_DLS *a) |
44 | audio_possible_drivers="coreaudio sdl" | 38 | store_reg(s, 14, tmp); |
45 | # Disable attempts to use ObjectiveC features in os/object.h since they | 39 | if (a->size != 4) { |
40 | /* DLSTP: set FPSCR.LTPSIZE */ | ||
41 | - tmp = tcg_const_i32(a->size); | ||
42 | - store_cpu_field(tmp, v7m.ltpsize); | ||
43 | + store_cpu_field(tcg_constant_i32(a->size), v7m.ltpsize); | ||
44 | s->base.is_jmp = DISAS_UPDATE_NOCHAIN; | ||
45 | } | ||
46 | return true; | ||
47 | @@ -XXX,XX +XXX,XX @@ static bool trans_WLS(DisasContext *s, arg_WLS *a) | ||
48 | */ | ||
49 | bool ok = vfp_access_check(s); | ||
50 | assert(ok); | ||
51 | - tmp = tcg_const_i32(a->size); | ||
52 | - store_cpu_field(tmp, v7m.ltpsize); | ||
53 | + store_cpu_field(tcg_constant_i32(a->size), v7m.ltpsize); | ||
54 | /* | ||
55 | * LTPSIZE updated, but MVE_NO_PRED will always be the same thing (0) | ||
56 | * when we take this upcoming exit from this TB, so gen_jmp_tb() is OK. | ||
57 | @@ -XXX,XX +XXX,XX @@ static bool trans_LE(DisasContext *s, arg_LE *a) | ||
58 | gen_set_label(loopend); | ||
59 | if (a->tp) { | ||
60 | /* Exits from tail-pred loops must reset LTPSIZE to 4 */ | ||
61 | - tmp = tcg_const_i32(4); | ||
62 | - store_cpu_field(tmp, v7m.ltpsize); | ||
63 | + store_cpu_field(tcg_constant_i32(4), v7m.ltpsize); | ||
64 | } | ||
65 | /* End TB, continuing to following insn */ | ||
66 | gen_jmp_tb(s, s->base.pc_next, 1); | ||
46 | -- | 67 | -- |
47 | 2.20.1 | 68 | 2.25.1 |
48 | |||
49 | diff view generated by jsdifflib |
1 | Create a fixed-frequency Clock object to be the SYSCLK, and wire it | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | up to the devices that require it. | ||
3 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-35-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-14-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-14-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | hw/arm/mps2.c | 9 +++++++++ | 8 | target/arm/translate.c | 9 +++------ |
12 | 1 file changed, 9 insertions(+) | 9 | 1 file changed, 3 insertions(+), 6 deletions(-) |
13 | 10 | ||
14 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/mps2.c | 13 | --- a/target/arm/translate.c |
17 | +++ b/hw/arm/mps2.c | 14 | +++ b/target/arm/translate.c |
18 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) |
19 | #include "hw/net/lan9118.h" | 16 | return true; |
20 | #include "net/net.h" | ||
21 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
22 | +#include "hw/qdev-clock.h" | ||
23 | #include "qom/object.h" | ||
24 | |||
25 | typedef enum MPS2FPGAType { | ||
26 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
27 | CMSDKAPBDualTimer dualtimer; | ||
28 | CMSDKAPBWatchdog watchdog; | ||
29 | CMSDKAPBTimer timer[2]; | ||
30 | + Clock *sysclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MPS2_MACHINE "mps2" | ||
34 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
35 | exit(EXIT_FAILURE); | ||
36 | } | 17 | } |
37 | 18 | ||
38 | + /* This clock doesn't need migration because it is fixed-frequency */ | 19 | - tmp = tcg_const_i32(a->im); |
39 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 20 | + tmp = tcg_constant_i32(a->im); |
40 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | 21 | /* FAULTMASK */ |
41 | + | 22 | if (a->F) { |
42 | /* The FPGA images have an odd combination of different RAMs, | 23 | - addr = tcg_const_i32(19); |
43 | * because in hardware they are different implementations and | 24 | + addr = tcg_constant_i32(19); |
44 | * connected to different buses, giving varying performance/size | 25 | gen_helper_v7m_msr(cpu_env, addr, tmp); |
45 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 26 | - tcg_temp_free_i32(addr); |
46 | TYPE_CMSDK_APB_TIMER); | 27 | } |
47 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | 28 | /* PRIMASK */ |
48 | qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | 29 | if (a->I) { |
49 | + qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | 30 | - addr = tcg_const_i32(16); |
50 | sysbus_realize_and_unref(sbd, &error_fatal); | 31 | + addr = tcg_constant_i32(16); |
51 | sysbus_mmio_map(sbd, 0, base); | 32 | gen_helper_v7m_msr(cpu_env, addr, tmp); |
52 | sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | 33 | - tcg_temp_free_i32(addr); |
53 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 34 | } |
54 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | 35 | gen_rebuild_hflags(s, false); |
55 | TYPE_CMSDK_APB_DUALTIMER); | 36 | - tcg_temp_free_i32(tmp); |
56 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | 37 | gen_lookup_tb(s); |
57 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | 38 | return true; |
58 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | 39 | } |
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
60 | qdev_get_gpio_in(armv7m, 10)); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
62 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
63 | TYPE_CMSDK_APB_WATCHDOG); | ||
64 | qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
65 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
67 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
68 | qdev_get_gpio_in_named(armv7m, "NMI", 0)); | ||
69 | -- | 40 | -- |
70 | 2.20.1 | 41 | 2.25.1 |
71 | |||
72 | diff view generated by jsdifflib |
1 | The old-style convenience function cmsdk_apb_timer_create() for | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | creating CMSDK_APB_TIMER objects is used in only two places in | ||
3 | mps2.c. Most of the rest of the code in that file uses the new | ||
4 | "initialize in place" coding style. | ||
5 | 2 | ||
6 | We want to connect up a Clock object which should be done between the | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | object creation and realization; rather than adding a Clock* argument | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | to the convenience function, convert the timer creation code in | 5 | Message-id: 20220426163043.100432-36-richard.henderson@linaro.org |
9 | mps2.c to the same style as is used already for the watchdog, | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | dualtimer and other devices, and delete the now-unused convenience | 7 | --- |
11 | function. | 8 | target/arm/translate.c | 7 +++---- |
9 | 1 file changed, 3 insertions(+), 4 deletions(-) | ||
12 | 10 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-13-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-13-peter.maydell@linaro.org | ||
19 | --- | ||
20 | include/hw/timer/cmsdk-apb-timer.h | 21 --------------------- | ||
21 | hw/arm/mps2.c | 18 ++++++++++++++++-- | ||
22 | 2 files changed, 16 insertions(+), 23 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | 13 | --- a/target/arm/translate.c |
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 14 | +++ b/target/arm/translate.c |
28 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a) |
29 | uint32_t intstatus; | ||
30 | }; | ||
31 | |||
32 | -/** | ||
33 | - * cmsdk_apb_timer_create - convenience function to create TYPE_CMSDK_APB_TIMER | ||
34 | - * @addr: location in system memory to map registers | ||
35 | - * @pclk_frq: frequency in Hz of the PCLK clock (used for calculating baud rate) | ||
36 | - */ | ||
37 | -static inline DeviceState *cmsdk_apb_timer_create(hwaddr addr, | ||
38 | - qemu_irq timerint, | ||
39 | - uint32_t pclk_frq) | ||
40 | -{ | ||
41 | - DeviceState *dev; | ||
42 | - SysBusDevice *s; | ||
43 | - | ||
44 | - dev = qdev_new(TYPE_CMSDK_APB_TIMER); | ||
45 | - s = SYS_BUS_DEVICE(dev); | ||
46 | - qdev_prop_set_uint32(dev, "pclk-frq", pclk_frq); | ||
47 | - sysbus_realize_and_unref(s, &error_fatal); | ||
48 | - sysbus_mmio_map(s, 0, addr); | ||
49 | - sysbus_connect_irq(s, 0, timerint); | ||
50 | - return dev; | ||
51 | -} | ||
52 | - | ||
53 | #endif | ||
54 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/mps2.c | ||
57 | +++ b/hw/arm/mps2.c | ||
58 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
59 | /* CMSDK APB subsystem */ | ||
60 | CMSDKAPBDualTimer dualtimer; | ||
61 | CMSDKAPBWatchdog watchdog; | ||
62 | + CMSDKAPBTimer timer[2]; | ||
63 | }; | ||
64 | |||
65 | #define TYPE_MPS2_MACHINE "mps2" | ||
66 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
67 | } | 16 | } |
68 | 17 | ||
69 | /* CMSDK APB subsystem */ | 18 | /* In this insn input reg fields of 0b1111 mean "zero", not "PC" */ |
70 | - cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); | 19 | + zero = tcg_constant_i32(0); |
71 | - cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); | 20 | if (a->rn == 15) { |
72 | + for (i = 0; i < ARRAY_SIZE(mms->timer); i++) { | 21 | - rn = tcg_const_i32(0); |
73 | + g_autofree char *name = g_strdup_printf("timer%d", i); | 22 | + rn = zero; |
74 | + hwaddr base = 0x40000000 + i * 0x1000; | 23 | } else { |
75 | + int irqno = 8 + i; | 24 | rn = load_reg(s, a->rn); |
76 | + SysBusDevice *sbd; | 25 | } |
77 | + | 26 | if (a->rm == 15) { |
78 | + object_initialize_child(OBJECT(mms), name, &mms->timer[i], | 27 | - rm = tcg_const_i32(0); |
79 | + TYPE_CMSDK_APB_TIMER); | 28 | + rm = zero; |
80 | + sbd = SYS_BUS_DEVICE(&mms->timer[i]); | 29 | } else { |
81 | + qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | 30 | rm = load_reg(s, a->rm); |
82 | + sysbus_realize_and_unref(sbd, &error_fatal); | 31 | } |
83 | + sysbus_mmio_map(sbd, 0, base); | 32 | @@ -XXX,XX +XXX,XX @@ static bool trans_CSEL(DisasContext *s, arg_CSEL *a) |
84 | + sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | 33 | } |
85 | + } | 34 | |
86 | + | 35 | arm_test_cc(&c, a->fcond); |
87 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | 36 | - zero = tcg_const_i32(0); |
88 | TYPE_CMSDK_APB_DUALTIMER); | 37 | tcg_gen_movcond_i32(c.cond, rn, c.value, zero, rn, rm); |
89 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | 38 | arm_free_cc(&c); |
39 | - tcg_temp_free_i32(zero); | ||
40 | |||
41 | store_reg(s, a->rd, rn); | ||
42 | tcg_temp_free_i32(rm); | ||
90 | -- | 43 | -- |
91 | 2.20.1 | 44 | 2.25.1 |
92 | |||
93 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | On iOS there is no CoreAudio, so we should not assume Darwin always | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | has it. | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | 5 | Message-id: 20220426163043.100432-37-richard.henderson@linaro.org | |
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-11-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | configure | 35 +++++++++++++++++++++++++++++++++-- | 8 | target/arm/translate-sve.c | 12 ++++-------- |
12 | 1 file changed, 33 insertions(+), 2 deletions(-) | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
13 | 10 | ||
14 | diff --git a/configure b/configure | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
15 | index XXXXXXX..XXXXXXX 100755 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/configure | 13 | --- a/target/arm/translate-sve.c |
17 | +++ b/configure | 14 | +++ b/target/arm/translate-sve.c |
18 | @@ -XXX,XX +XXX,XX @@ fdt="auto" | 15 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, |
19 | netmap="no" | 16 | static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) |
20 | sdl="auto" | 17 | { |
21 | sdl_image="auto" | 18 | if (sve_access_check(s)) { |
22 | +coreaudio="auto" | 19 | - TCGv_i64 start = tcg_const_i64(a->imm1); |
23 | virtiofsd="auto" | 20 | - TCGv_i64 incr = tcg_const_i64(a->imm2); |
24 | virtfs="auto" | 21 | + TCGv_i64 start = tcg_constant_i64(a->imm1); |
25 | libudev="auto" | 22 | + TCGv_i64 incr = tcg_constant_i64(a->imm2); |
26 | @@ -XXX,XX +XXX,XX @@ Darwin) | 23 | do_index(s, a->esz, a->rd, start, incr); |
27 | QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | 24 | - tcg_temp_free_i64(start); |
28 | QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | 25 | - tcg_temp_free_i64(incr); |
29 | fi | 26 | } |
30 | - audio_drv_list="coreaudio try-sdl" | 27 | return true; |
31 | + audio_drv_list="try-coreaudio try-sdl" | 28 | } |
32 | audio_possible_drivers="coreaudio sdl" | 29 | @@ -XXX,XX +XXX,XX @@ static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) |
33 | # Disable attempts to use ObjectiveC features in os/object.h since they | 30 | static bool trans_INDEX_ir(DisasContext *s, arg_INDEX_ir *a) |
34 | # won't work when we're compiling with gcc as a C compiler. | 31 | { |
35 | @@ -XXX,XX +XXX,XX @@ EOF | 32 | if (sve_access_check(s)) { |
36 | fi | 33 | - TCGv_i64 start = tcg_const_i64(a->imm); |
37 | fi | 34 | + TCGv_i64 start = tcg_constant_i64(a->imm); |
38 | 35 | TCGv_i64 incr = cpu_reg(s, a->rm); | |
39 | +########################################## | 36 | do_index(s, a->esz, a->rd, start, incr); |
40 | +# detect CoreAudio | 37 | - tcg_temp_free_i64(start); |
41 | +if test "$coreaudio" != "no" ; then | 38 | } |
42 | + coreaudio_libs="-framework CoreAudio" | 39 | return true; |
43 | + cat > $TMPC << EOF | 40 | } |
44 | +#include <CoreAudio/CoreAudio.h> | 41 | @@ -XXX,XX +XXX,XX @@ static bool trans_INDEX_ri(DisasContext *s, arg_INDEX_ri *a) |
45 | +int main(void) | 42 | { |
46 | +{ | 43 | if (sve_access_check(s)) { |
47 | + return (int)AudioGetCurrentHostTime(); | 44 | TCGv_i64 start = cpu_reg(s, a->rn); |
48 | +} | 45 | - TCGv_i64 incr = tcg_const_i64(a->imm); |
49 | +EOF | 46 | + TCGv_i64 incr = tcg_constant_i64(a->imm); |
50 | + if compile_prog "" "$coreaudio_libs" ; then | 47 | do_index(s, a->esz, a->rd, start, incr); |
51 | + coreaudio=yes | 48 | - tcg_temp_free_i64(incr); |
52 | + else | 49 | } |
53 | + coreaudio=no | 50 | return true; |
54 | + fi | 51 | } |
55 | +fi | ||
56 | + | ||
57 | ########################################## | ||
58 | # Sound support libraries probe | ||
59 | |||
60 | @@ -XXX,XX +XXX,XX @@ for drv in $audio_drv_list; do | ||
61 | fi | ||
62 | ;; | ||
63 | |||
64 | - coreaudio) | ||
65 | + coreaudio | try-coreaudio) | ||
66 | + if test "$coreaudio" = "no"; then | ||
67 | + if test "$drv" = "try-coreaudio"; then | ||
68 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio//') | ||
69 | + else | ||
70 | + error_exit "$drv check failed" \ | ||
71 | + "Make sure to have the $drv is available." | ||
72 | + fi | ||
73 | + else | ||
74 | coreaudio_libs="-framework CoreAudio" | ||
75 | + if test "$drv" = "try-coreaudio"; then | ||
76 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio/coreaudio/') | ||
77 | + fi | ||
78 | + fi | ||
79 | ;; | ||
80 | |||
81 | dsound) | ||
82 | -- | 52 | -- |
83 | 2.20.1 | 53 | 2.25.1 |
84 | |||
85 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20210126012457.39046-9-j@getutm.app | 5 | Message-id: 20220426163043.100432-38-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 7 | --- |
8 | configure | 5 ++++- | 8 | target/arm/translate-sve.c | 18 ++++++------------ |
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | 9 | 1 file changed, 6 insertions(+), 12 deletions(-) |
10 | 10 | ||
11 | diff --git a/configure b/configure | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
12 | index XXXXXXX..XXXXXXX 100755 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/configure | 13 | --- a/target/arm/translate-sve.c |
14 | +++ b/configure | 14 | +++ b/target/arm/translate-sve.c |
15 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_r_32(DisasContext *s, arg_incdec_cnt *a) |
16 | echo "system = 'darwin'" >> $cross | 16 | tcg_gen_ext32s_i64(reg, reg); |
17 | fi | 17 | } |
18 | case "$ARCH" in | 18 | } else { |
19 | - i386|x86_64) | 19 | - TCGv_i64 t = tcg_const_i64(inc); |
20 | + i386) | 20 | - do_sat_addsub_32(reg, t, a->u, a->d); |
21 | echo "cpu_family = 'x86'" >> $cross | 21 | - tcg_temp_free_i64(t); |
22 | ;; | 22 | + do_sat_addsub_32(reg, tcg_constant_i64(inc), a->u, a->d); |
23 | + x86_64) | 23 | } |
24 | + echo "cpu_family = 'x86_64'" >> $cross | 24 | return true; |
25 | + ;; | 25 | } |
26 | ppc64le) | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_r_64(DisasContext *s, arg_incdec_cnt *a) |
27 | echo "cpu_family = 'ppc64'" >> $cross | 27 | TCGv_i64 reg = cpu_reg(s, a->rd); |
28 | ;; | 28 | |
29 | if (inc != 0) { | ||
30 | - TCGv_i64 t = tcg_const_i64(inc); | ||
31 | - do_sat_addsub_64(reg, t, a->u, a->d); | ||
32 | - tcg_temp_free_i64(t); | ||
33 | + do_sat_addsub_64(reg, tcg_constant_i64(inc), a->u, a->d); | ||
34 | } | ||
35 | return true; | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_INCDEC_v(DisasContext *s, arg_incdec2_cnt *a) | ||
38 | |||
39 | if (inc != 0) { | ||
40 | if (sve_access_check(s)) { | ||
41 | - TCGv_i64 t = tcg_const_i64(a->d ? -inc : inc); | ||
42 | tcg_gen_gvec_adds(a->esz, vec_full_reg_offset(s, a->rd), | ||
43 | vec_full_reg_offset(s, a->rn), | ||
44 | - t, fullsz, fullsz); | ||
45 | - tcg_temp_free_i64(t); | ||
46 | + tcg_constant_i64(a->d ? -inc : inc), | ||
47 | + fullsz, fullsz); | ||
48 | } | ||
49 | } else { | ||
50 | do_mov_z(s, a->rd, a->rn); | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool trans_SINCDEC_v(DisasContext *s, arg_incdec2_cnt *a) | ||
52 | |||
53 | if (inc != 0) { | ||
54 | if (sve_access_check(s)) { | ||
55 | - TCGv_i64 t = tcg_const_i64(inc); | ||
56 | - do_sat_addsub_vec(s, a->esz, a->rd, a->rn, t, a->u, a->d); | ||
57 | - tcg_temp_free_i64(t); | ||
58 | + do_sat_addsub_vec(s, a->esz, a->rd, a->rn, | ||
59 | + tcg_constant_i64(inc), a->u, a->d); | ||
60 | } | ||
61 | } else { | ||
62 | do_mov_z(s, a->rd, a->rn); | ||
29 | -- | 63 | -- |
30 | 2.20.1 | 64 | 2.25.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add objc to the Meson cross file as well as detection of Darwin. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 5 | Message-id: 20220426163043.100432-39-richard.henderson@linaro.org |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210126012457.39046-8-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | configure | 4 ++++ | 8 | target/arm/translate-sve.c | 13 ++++--------- |
12 | 1 file changed, 4 insertions(+) | 9 | 1 file changed, 4 insertions(+), 9 deletions(-) |
13 | 10 | ||
14 | diff --git a/configure b/configure | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
15 | index XXXXXXX..XXXXXXX 100755 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/configure | 13 | --- a/target/arm/translate-sve.c |
17 | +++ b/configure | 14 | +++ b/target/arm/translate-sve.c |
18 | @@ -XXX,XX +XXX,XX @@ echo "cpp_link_args = [${LDFLAGS:+$(meson_quote $LDFLAGS)}]" >> $cross | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCPY(DisasContext *s, arg_FCPY *a) |
19 | echo "[binaries]" >> $cross | 16 | if (sve_access_check(s)) { |
20 | echo "c = [$(meson_quote $cc)]" >> $cross | 17 | /* Decode the VFP immediate. */ |
21 | test -n "$cxx" && echo "cpp = [$(meson_quote $cxx)]" >> $cross | 18 | uint64_t imm = vfp_expand_imm(a->esz, a->imm); |
22 | +test -n "$objcc" && echo "objc = [$(meson_quote $objcc)]" >> $cross | 19 | - TCGv_i64 t_imm = tcg_const_i64(imm); |
23 | echo "ar = [$(meson_quote $ar)]" >> $cross | 20 | - do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, t_imm); |
24 | echo "nm = [$(meson_quote $nm)]" >> $cross | 21 | - tcg_temp_free_i64(t_imm); |
25 | echo "pkgconfig = [$(meson_quote $pkg_config_exe)]" >> $cross | 22 | + do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, tcg_constant_i64(imm)); |
26 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | 23 | } |
27 | if test "$linux" = "yes" ; then | 24 | return true; |
28 | echo "system = 'linux'" >> $cross | 25 | } |
29 | fi | 26 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPY_m_i(DisasContext *s, arg_rpri_esz *a) |
30 | + if test "$darwin" = "yes" ; then | 27 | return false; |
31 | + echo "system = 'darwin'" >> $cross | 28 | } |
32 | + fi | 29 | if (sve_access_check(s)) { |
33 | case "$ARCH" in | 30 | - TCGv_i64 t_imm = tcg_const_i64(a->imm); |
34 | i386|x86_64) | 31 | - do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, t_imm); |
35 | echo "cpu_family = 'x86'" >> $cross | 32 | - tcg_temp_free_i64(t_imm); |
33 | + do_cpy_m(s, a->esz, a->rd, a->rn, a->pg, tcg_constant_i64(a->imm)); | ||
34 | } | ||
35 | return true; | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPY_z_i(DisasContext *s, arg_CPY_z_i *a) | ||
38 | } | ||
39 | if (sve_access_check(s)) { | ||
40 | unsigned vsz = vec_full_reg_size(s); | ||
41 | - TCGv_i64 t_imm = tcg_const_i64(a->imm); | ||
42 | tcg_gen_gvec_2i_ool(vec_full_reg_offset(s, a->rd), | ||
43 | pred_full_reg_offset(s, a->pg), | ||
44 | - t_imm, vsz, vsz, 0, fns[a->esz]); | ||
45 | - tcg_temp_free_i64(t_imm); | ||
46 | + tcg_constant_i64(a->imm), | ||
47 | + vsz, vsz, 0, fns[a->esz]); | ||
48 | } | ||
49 | return true; | ||
50 | } | ||
36 | -- | 51 | -- |
37 | 2.20.1 | 52 | 2.25.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | No functional change. Just refactor code to better | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | support secure and normal world gpios. | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | 5 | Message-id: 20220426163043.100432-40-richard.henderson@linaro.org | |
6 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | ||
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | hw/arm/virt.c | 57 ++++++++++++++++++++++++++++++++------------------- | 8 | target/arm/translate-sve.c | 12 ++++-------- |
11 | 1 file changed, 36 insertions(+), 21 deletions(-) | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
12 | 10 | ||
13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/virt.c | 13 | --- a/target/arm/translate-sve.c |
16 | +++ b/hw/arm/virt.c | 14 | +++ b/target/arm/translate-sve.c |
17 | @@ -XXX,XX +XXX,XX @@ static void virt_powerdown_req(Notifier *n, void *opaque) | 15 | @@ -XXX,XX +XXX,XX @@ static void incr_last_active(DisasContext *s, TCGv_i32 last, int esz) |
16 | if (is_power_of_2(vsz)) { | ||
17 | tcg_gen_andi_i32(last, last, vsz - 1); | ||
18 | } else { | ||
19 | - TCGv_i32 max = tcg_const_i32(vsz); | ||
20 | - TCGv_i32 zero = tcg_const_i32(0); | ||
21 | + TCGv_i32 max = tcg_constant_i32(vsz); | ||
22 | + TCGv_i32 zero = tcg_constant_i32(0); | ||
23 | tcg_gen_movcond_i32(TCG_COND_GEU, last, last, max, zero, last); | ||
24 | - tcg_temp_free_i32(max); | ||
25 | - tcg_temp_free_i32(zero); | ||
18 | } | 26 | } |
19 | } | 27 | } |
20 | 28 | ||
21 | -static void create_gpio(const VirtMachineState *vms) | 29 | @@ -XXX,XX +XXX,XX @@ static void wrap_last_active(DisasContext *s, TCGv_i32 last, int esz) |
22 | +static void create_gpio_keys(const VirtMachineState *vms, | 30 | if (is_power_of_2(vsz)) { |
23 | + DeviceState *pl061_dev, | 31 | tcg_gen_andi_i32(last, last, vsz - 1); |
24 | + uint32_t phandle) | 32 | } else { |
25 | +{ | 33 | - TCGv_i32 max = tcg_const_i32(vsz - (1 << esz)); |
26 | + gpio_key_dev = sysbus_create_simple("gpio-key", -1, | 34 | - TCGv_i32 zero = tcg_const_i32(0); |
27 | + qdev_get_gpio_in(pl061_dev, 3)); | 35 | + TCGv_i32 max = tcg_constant_i32(vsz - (1 << esz)); |
28 | + | 36 | + TCGv_i32 zero = tcg_constant_i32(0); |
29 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | 37 | tcg_gen_movcond_i32(TCG_COND_LT, last, last, zero, max, last); |
30 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | 38 | - tcg_temp_free_i32(max); |
31 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | 39 | - tcg_temp_free_i32(zero); |
32 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | 40 | } |
33 | + | ||
34 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
35 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
36 | + "label", "GPIO Key Poweroff"); | ||
37 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
38 | + KEY_POWER); | ||
39 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
40 | + "gpios", phandle, 3, 0); | ||
41 | +} | ||
42 | + | ||
43 | +static void create_gpio_devices(const VirtMachineState *vms, int gpio, | ||
44 | + MemoryRegion *mem) | ||
45 | { | ||
46 | char *nodename; | ||
47 | DeviceState *pl061_dev; | ||
48 | - hwaddr base = vms->memmap[VIRT_GPIO].base; | ||
49 | - hwaddr size = vms->memmap[VIRT_GPIO].size; | ||
50 | - int irq = vms->irqmap[VIRT_GPIO]; | ||
51 | + hwaddr base = vms->memmap[gpio].base; | ||
52 | + hwaddr size = vms->memmap[gpio].size; | ||
53 | + int irq = vms->irqmap[gpio]; | ||
54 | const char compat[] = "arm,pl061\0arm,primecell"; | ||
55 | + SysBusDevice *s; | ||
56 | |||
57 | - pl061_dev = sysbus_create_simple("pl061", base, | ||
58 | - qdev_get_gpio_in(vms->gic, irq)); | ||
59 | + pl061_dev = qdev_new("pl061"); | ||
60 | + s = SYS_BUS_DEVICE(pl061_dev); | ||
61 | + sysbus_realize_and_unref(s, &error_fatal); | ||
62 | + memory_region_add_subregion(mem, base, sysbus_mmio_get_region(s, 0)); | ||
63 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(vms->gic, irq)); | ||
64 | |||
65 | uint32_t phandle = qemu_fdt_alloc_phandle(vms->fdt); | ||
66 | nodename = g_strdup_printf("/pl061@%" PRIx64, base); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void create_gpio(const VirtMachineState *vms) | ||
68 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | ||
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | ||
70 | |||
71 | - gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
72 | - qdev_get_gpio_in(pl061_dev, 3)); | ||
73 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
74 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
75 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
76 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
77 | - | ||
78 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
79 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
80 | - "label", "GPIO Key Poweroff"); | ||
81 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
82 | - KEY_POWER); | ||
83 | - qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
84 | - "gpios", phandle, 3, 0); | ||
85 | g_free(nodename); | ||
86 | + | ||
87 | + /* Child gpio devices */ | ||
88 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
89 | } | 41 | } |
90 | 42 | ||
91 | static void create_virtio_devices(const VirtMachineState *vms) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
93 | if (has_ged && aarch64 && firmware_loaded && virt_is_acpi_enabled(vms)) { | ||
94 | vms->acpi_dev = create_acpi_ged(vms); | ||
95 | } else { | ||
96 | - create_gpio(vms); | ||
97 | + create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
98 | } | ||
99 | |||
100 | /* connect powerdown request */ | ||
101 | -- | 43 | -- |
102 | 2.20.1 | 44 | 2.25.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Meson will find CoreFoundation, IOKit, and Cocoa as needed. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 5 | Message-id: 20220426163043.100432-41-richard.henderson@linaro.org |
7 | Message-id: 20210126012457.39046-7-j@getutm.app | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | configure | 1 - | 8 | target/arm/translate-sve.c | 7 +++---- |
11 | 1 file changed, 1 deletion(-) | 9 | 1 file changed, 3 insertions(+), 4 deletions(-) |
12 | 10 | ||
13 | diff --git a/configure b/configure | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
14 | index XXXXXXX..XXXXXXX 100755 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/configure | 13 | --- a/target/arm/translate-sve.c |
16 | +++ b/configure | 14 | +++ b/target/arm/translate-sve.c |
17 | @@ -XXX,XX +XXX,XX @@ Darwin) | 15 | @@ -XXX,XX +XXX,XX @@ static void do_clast_scalar(DisasContext *s, int esz, int pg, int rm, |
18 | fi | 16 | bool before, TCGv_i64 reg_val) |
19 | audio_drv_list="coreaudio try-sdl" | 17 | { |
20 | audio_possible_drivers="coreaudio sdl" | 18 | TCGv_i32 last = tcg_temp_new_i32(); |
21 | - QEMU_LDFLAGS="-framework CoreFoundation -framework IOKit $QEMU_LDFLAGS" | 19 | - TCGv_i64 ele, cmp, zero; |
22 | # Disable attempts to use ObjectiveC features in os/object.h since they | 20 | + TCGv_i64 ele, cmp; |
23 | # won't work when we're compiling with gcc as a C compiler. | 21 | |
24 | QEMU_CFLAGS="-DOS_OBJECT_USE_OBJC=0 $QEMU_CFLAGS" | 22 | find_last_active(s, last, esz, pg); |
23 | |||
24 | @@ -XXX,XX +XXX,XX @@ static void do_clast_scalar(DisasContext *s, int esz, int pg, int rm, | ||
25 | ele = load_last_active(s, last, rm, esz); | ||
26 | tcg_temp_free_i32(last); | ||
27 | |||
28 | - zero = tcg_const_i64(0); | ||
29 | - tcg_gen_movcond_i64(TCG_COND_GE, reg_val, cmp, zero, ele, reg_val); | ||
30 | + tcg_gen_movcond_i64(TCG_COND_GE, reg_val, cmp, tcg_constant_i64(0), | ||
31 | + ele, reg_val); | ||
32 | |||
33 | - tcg_temp_free_i64(zero); | ||
34 | tcg_temp_free_i64(cmp); | ||
35 | tcg_temp_free_i64(ele); | ||
36 | } | ||
25 | -- | 37 | -- |
26 | 2.20.1 | 38 | 2.25.1 |
27 | |||
28 | diff view generated by jsdifflib |
1 | Now that the CMSDK APB watchdog uses its Clock input, it will | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | correctly respond when the system clock frequency is changed using | ||
3 | the RCC register on in the Stellaris board system registers. Test | ||
4 | that when the RCC register is written it causes the watchdog timer to | ||
5 | change speed. | ||
6 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-42-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20210128114145.20536-22-peter.maydell@linaro.org | ||
12 | Message-id: 20210121190622.22000-22-peter.maydell@linaro.org | ||
13 | --- | 7 | --- |
14 | tests/qtest/cmsdk-apb-watchdog-test.c | 52 +++++++++++++++++++++++++++ | 8 | target/arm/translate-sve.c | 20 +++++++------------- |
15 | 1 file changed, 52 insertions(+) | 9 | 1 file changed, 7 insertions(+), 13 deletions(-) |
16 | 10 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/tests/qtest/cmsdk-apb-watchdog-test.c | 13 | --- a/target/arm/translate-sve.c |
20 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | 14 | +++ b/target/arm/translate-sve.c |
21 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_CTERM(DisasContext *s, arg_CTERM *a) |
22 | */ | 16 | static bool trans_WHILE(DisasContext *s, arg_WHILE *a) |
23 | |||
24 | #include "qemu/osdep.h" | ||
25 | +#include "qemu/bitops.h" | ||
26 | #include "libqtest-single.h" | ||
27 | |||
28 | /* | ||
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | #define WDOGMIS 0x14 | ||
31 | #define WDOGLOCK 0xc00 | ||
32 | |||
33 | +#define SSYS_BASE 0x400fe000 | ||
34 | +#define RCC 0x60 | ||
35 | +#define SYSDIV_SHIFT 23 | ||
36 | +#define SYSDIV_LENGTH 4 | ||
37 | + | ||
38 | static void test_watchdog(void) | ||
39 | { | 17 | { |
40 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | 18 | TCGv_i64 op0, op1, t0, t1, tmax; |
41 | @@ -XXX,XX +XXX,XX @@ static void test_watchdog(void) | 19 | - TCGv_i32 t2, t3; |
42 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | 20 | + TCGv_i32 t2; |
21 | TCGv_ptr ptr; | ||
22 | unsigned vsz = vec_full_reg_size(s); | ||
23 | unsigned desc = 0; | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
25 | } | ||
26 | } | ||
27 | |||
28 | - tmax = tcg_const_i64(vsz >> a->esz); | ||
29 | + tmax = tcg_constant_i64(vsz >> a->esz); | ||
30 | if (eq) { | ||
31 | /* Equality means one more iteration. */ | ||
32 | tcg_gen_addi_i64(t0, t0, 1); | ||
33 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
34 | |||
35 | /* Bound to the maximum. */ | ||
36 | tcg_gen_umin_i64(t0, t0, tmax); | ||
37 | - tcg_temp_free_i64(tmax); | ||
38 | |||
39 | /* Set the count to zero if the condition is false. */ | ||
40 | tcg_gen_movi_i64(t1, 0); | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE(DisasContext *s, arg_WHILE *a) | ||
42 | |||
43 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz / 8); | ||
44 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
45 | - t3 = tcg_const_i32(desc); | ||
46 | |||
47 | ptr = tcg_temp_new_ptr(); | ||
48 | tcg_gen_addi_ptr(ptr, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
49 | |||
50 | if (a->lt) { | ||
51 | - gen_helper_sve_whilel(t2, ptr, t2, t3); | ||
52 | + gen_helper_sve_whilel(t2, ptr, t2, tcg_constant_i32(desc)); | ||
53 | } else { | ||
54 | - gen_helper_sve_whileg(t2, ptr, t2, t3); | ||
55 | + gen_helper_sve_whileg(t2, ptr, t2, tcg_constant_i32(desc)); | ||
56 | } | ||
57 | do_pred_flags(t2); | ||
58 | |||
59 | tcg_temp_free_ptr(ptr); | ||
60 | tcg_temp_free_i32(t2); | ||
61 | - tcg_temp_free_i32(t3); | ||
62 | return true; | ||
43 | } | 63 | } |
44 | 64 | ||
45 | +static void test_clock_change(void) | 65 | static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) |
46 | +{ | ||
47 | + uint32_t rcc; | ||
48 | + | ||
49 | + /* | ||
50 | + * Test that writing to the stellaris board's RCC register to | ||
51 | + * change the system clock frequency causes the watchdog | ||
52 | + * to change the speed it counts at. | ||
53 | + */ | ||
54 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
55 | + | ||
56 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
57 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
58 | + | ||
59 | + /* Step to just past the 500th tick */ | ||
60 | + clock_step(80 * 500 + 1); | ||
61 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
62 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
63 | + | ||
64 | + /* Rewrite RCC.SYSDIV from 16 to 8, so the clock is now 40ns per tick */ | ||
65 | + rcc = readl(SSYS_BASE + RCC); | ||
66 | + g_assert_cmpuint(extract32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH), ==, 0xf); | ||
67 | + rcc = deposit32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH, 7); | ||
68 | + writel(SSYS_BASE + RCC, rcc); | ||
69 | + | ||
70 | + /* Just past the 1000th tick: timer should have fired */ | ||
71 | + clock_step(40 * 500); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
73 | + | ||
74 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
75 | + | ||
76 | + /* VALUE reloads at following tick */ | ||
77 | + clock_step(41); | ||
78 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
79 | + | ||
80 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
81 | + clock_step(40 * 500); | ||
82 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
84 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
85 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
86 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
87 | +} | ||
88 | + | ||
89 | int main(int argc, char **argv) | ||
90 | { | 66 | { |
91 | int r; | 67 | TCGv_i64 op0, op1, diff, t1, tmax; |
92 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | 68 | - TCGv_i32 t2, t3; |
93 | qtest_start("-machine lm3s811evb"); | 69 | + TCGv_i32 t2; |
94 | 70 | TCGv_ptr ptr; | |
95 | qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | 71 | unsigned vsz = vec_full_reg_size(s); |
96 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog_clock_change", | 72 | unsigned desc = 0; |
97 | + test_clock_change); | 73 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) |
98 | 74 | op0 = read_cpu_reg(s, a->rn, 1); | |
99 | r = g_test_run(); | 75 | op1 = read_cpu_reg(s, a->rm, 1); |
76 | |||
77 | - tmax = tcg_const_i64(vsz); | ||
78 | + tmax = tcg_constant_i64(vsz); | ||
79 | diff = tcg_temp_new_i64(); | ||
80 | |||
81 | if (a->rw) { | ||
82 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
83 | |||
84 | /* Bound to the maximum. */ | ||
85 | tcg_gen_umin_i64(diff, diff, tmax); | ||
86 | - tcg_temp_free_i64(tmax); | ||
87 | |||
88 | /* Since we're bounded, pass as a 32-bit type. */ | ||
89 | t2 = tcg_temp_new_i32(); | ||
90 | @@ -XXX,XX +XXX,XX @@ static bool trans_WHILE_ptr(DisasContext *s, arg_WHILE_ptr *a) | ||
91 | |||
92 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz / 8); | ||
93 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
94 | - t3 = tcg_const_i32(desc); | ||
95 | |||
96 | ptr = tcg_temp_new_ptr(); | ||
97 | tcg_gen_addi_ptr(ptr, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
98 | |||
99 | - gen_helper_sve_whilel(t2, ptr, t2, t3); | ||
100 | + gen_helper_sve_whilel(t2, ptr, t2, tcg_constant_i32(desc)); | ||
101 | do_pred_flags(t2); | ||
102 | |||
103 | tcg_temp_free_ptr(ptr); | ||
104 | tcg_temp_free_i32(t2); | ||
105 | - tcg_temp_free_i32(t3); | ||
106 | return true; | ||
107 | } | ||
100 | 108 | ||
101 | -- | 109 | -- |
102 | 2.20.1 | 110 | 2.25.1 |
103 | |||
104 | diff view generated by jsdifflib |
1 | Now no users are setting the frq properties on the CMSDK timer, | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | dualtimer, watchdog or ARMSSE SoC devices, we can remove the | ||
3 | properties and the struct fields that back them. | ||
4 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20220426163043.100432-43-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20210128114145.20536-25-peter.maydell@linaro.org | ||
10 | Message-id: 20210121190622.22000-25-peter.maydell@linaro.org | ||
11 | --- | 7 | --- |
12 | include/hw/arm/armsse.h | 2 -- | 8 | target/arm/translate-sve.c | 12 ++++-------- |
13 | include/hw/timer/cmsdk-apb-dualtimer.h | 2 -- | 9 | 1 file changed, 4 insertions(+), 8 deletions(-) |
14 | include/hw/timer/cmsdk-apb-timer.h | 2 -- | ||
15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 2 -- | ||
16 | hw/arm/armsse.c | 2 -- | ||
17 | hw/timer/cmsdk-apb-dualtimer.c | 6 ------ | ||
18 | hw/timer/cmsdk-apb-timer.c | 6 ------ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 6 ------ | ||
20 | 8 files changed, 28 deletions(-) | ||
21 | 10 | ||
22 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
23 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/arm/armsse.h | 13 | --- a/target/arm/translate-sve.c |
25 | +++ b/include/hw/arm/armsse.h | 14 | +++ b/target/arm/translate-sve.c |
26 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) |
27 | * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | 16 | gen_helper_gvec_mem_scatter *fn = NULL; |
28 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 17 | bool be = s->be_data == MO_BE; |
29 | * by the board model. | 18 | bool mte = s->mte_active[0]; |
30 | - * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 19 | - TCGv_i64 imm; |
31 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | 20 | |
32 | * (In hardware, the SSE-200 permits the number of expansion interrupts | 21 | if (a->esz < a->msz || (a->esz == a->msz && !a->u)) { |
33 | * for the two CPUs to be configured separately, but we restrict it to | 22 | return false; |
34 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | 23 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) |
35 | /* Properties */ | 24 | /* Treat LD1_zpiz (zn[x] + imm) the same way as LD1_zprz (rn + zm[x]) |
36 | MemoryRegion *board_memory; | 25 | * by loading the immediate into the scalar parameter. |
37 | uint32_t exp_numirq; | 26 | */ |
38 | - uint32_t mainclk_frq; | 27 | - imm = tcg_const_i64(a->imm << a->msz); |
39 | uint32_t sram_addr_width; | 28 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, false, fn); |
40 | uint32_t init_svtor; | 29 | - tcg_temp_free_i64(imm); |
41 | bool cpu_fpu[SSE_MAX_CPUS]; | 30 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, |
42 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | 31 | + tcg_constant_i64(a->imm << a->msz), a->msz, false, fn); |
43 | index XXXXXXX..XXXXXXX 100644 | 32 | return true; |
44 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | ||
45 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
48 | * | ||
49 | * QEMU interface: | ||
50 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
51 | * + Clock input "TIMCLK": clock (for both timers) | ||
52 | * + sysbus MMIO region 0: the register bank | ||
53 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
54 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
55 | /*< public >*/ | ||
56 | MemoryRegion iomem; | ||
57 | qemu_irq timerintc; | ||
58 | - uint32_t pclk_frq; | ||
59 | Clock *timclk; | ||
60 | |||
61 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
62 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
65 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
66 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
67 | |||
68 | /* | ||
69 | * QEMU interface: | ||
70 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
71 | * + Clock input "pclk": clock for the timer | ||
72 | * + sysbus MMIO region 0: the register bank | ||
73 | * + sysbus IRQ 0: timer interrupt TIMERINT | ||
74 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
75 | /*< public >*/ | ||
76 | MemoryRegion iomem; | ||
77 | qemu_irq timerint; | ||
78 | - uint32_t pclk_frq; | ||
79 | struct ptimer_state *timer; | ||
80 | Clock *pclk; | ||
81 | |||
82 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
85 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
88 | * | ||
89 | * QEMU interface: | ||
90 | - * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | ||
91 | * + Clock input "WDOGCLK": clock for the watchdog's timer | ||
92 | * + sysbus MMIO region 0: the register bank | ||
93 | * + sysbus IRQ 0: watchdog interrupt | ||
94 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
95 | /*< public >*/ | ||
96 | MemoryRegion iomem; | ||
97 | qemu_irq wdogint; | ||
98 | - uint32_t wdogclk_frq; | ||
99 | bool is_luminary; | ||
100 | struct ptimer_state *timer; | ||
101 | Clock *wdogclk; | ||
102 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/arm/armsse.c | ||
105 | +++ b/hw/arm/armsse.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
107 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
108 | MemoryRegion *), | ||
109 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
110 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
111 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
112 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
113 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
114 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
115 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
116 | MemoryRegion *), | ||
117 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
118 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
119 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
120 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
121 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
122 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
125 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
126 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
127 | } | ||
128 | }; | ||
129 | |||
130 | -static Property cmsdk_apb_dualtimer_properties[] = { | ||
131 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBDualTimer, pclk_frq, 0), | ||
132 | - DEFINE_PROP_END_OF_LIST(), | ||
133 | -}; | ||
134 | - | ||
135 | static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | ||
136 | { | ||
137 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
138 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | ||
139 | dc->realize = cmsdk_apb_dualtimer_realize; | ||
140 | dc->vmsd = &cmsdk_apb_dualtimer_vmstate; | ||
141 | dc->reset = cmsdk_apb_dualtimer_reset; | ||
142 | - device_class_set_props(dc, cmsdk_apb_dualtimer_properties); | ||
143 | } | 33 | } |
144 | 34 | ||
145 | static const TypeInfo cmsdk_apb_dualtimer_info = { | 35 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) |
146 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 36 | gen_helper_gvec_mem_scatter *fn = NULL; |
147 | index XXXXXXX..XXXXXXX 100644 | 37 | bool be = s->be_data == MO_BE; |
148 | --- a/hw/timer/cmsdk-apb-timer.c | 38 | bool mte = s->mte_active[0]; |
149 | +++ b/hw/timer/cmsdk-apb-timer.c | 39 | - TCGv_i64 imm; |
150 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | 40 | |
151 | } | 41 | if (a->esz < a->msz) { |
152 | }; | 42 | return false; |
153 | 43 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | |
154 | -static Property cmsdk_apb_timer_properties[] = { | 44 | /* Treat ST1_zpiz (zn[x] + imm) the same way as ST1_zprz (rn + zm[x]) |
155 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | 45 | * by loading the immediate into the scalar parameter. |
156 | - DEFINE_PROP_END_OF_LIST(), | 46 | */ |
157 | -}; | 47 | - imm = tcg_const_i64(a->imm << a->msz); |
158 | - | 48 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, true, fn); |
159 | static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | 49 | - tcg_temp_free_i64(imm); |
160 | { | 50 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, |
161 | DeviceClass *dc = DEVICE_CLASS(klass); | 51 | + tcg_constant_i64(a->imm << a->msz), a->msz, true, fn); |
162 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | 52 | return true; |
163 | dc->realize = cmsdk_apb_timer_realize; | ||
164 | dc->vmsd = &cmsdk_apb_timer_vmstate; | ||
165 | dc->reset = cmsdk_apb_timer_reset; | ||
166 | - device_class_set_props(dc, cmsdk_apb_timer_properties); | ||
167 | } | 53 | } |
168 | 54 | ||
169 | static const TypeInfo cmsdk_apb_timer_info = { | ||
170 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
171 | index XXXXXXX..XXXXXXX 100644 | ||
172 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | ||
173 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | ||
174 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | ||
175 | } | ||
176 | }; | ||
177 | |||
178 | -static Property cmsdk_apb_watchdog_properties[] = { | ||
179 | - DEFINE_PROP_UINT32("wdogclk-frq", CMSDKAPBWatchdog, wdogclk_frq, 0), | ||
180 | - DEFINE_PROP_END_OF_LIST(), | ||
181 | -}; | ||
182 | - | ||
183 | static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
184 | { | ||
185 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
186 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | ||
187 | dc->realize = cmsdk_apb_watchdog_realize; | ||
188 | dc->vmsd = &cmsdk_apb_watchdog_vmstate; | ||
189 | dc->reset = cmsdk_apb_watchdog_reset; | ||
190 | - device_class_set_props(dc, cmsdk_apb_watchdog_properties); | ||
191 | } | ||
192 | |||
193 | static const TypeInfo cmsdk_apb_watchdog_info = { | ||
194 | -- | 55 | -- |
195 | 2.20.1 | 56 | 2.25.1 |
196 | |||
197 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Build without error on hosts without a working system(). If system() | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | is called, return -1 with ENOSYS. | ||
5 | |||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
7 | Message-id: 20210126012457.39046-6-j@getutm.app | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20220426163043.100432-44-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 7 | --- |
11 | meson.build | 1 + | 8 | target/arm/translate-sve.c | 4 +--- |
12 | include/qemu/osdep.h | 12 ++++++++++++ | 9 | 1 file changed, 1 insertion(+), 3 deletions(-) |
13 | 2 files changed, 13 insertions(+) | ||
14 | 10 | ||
15 | diff --git a/meson.build b/meson.build | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/meson.build | 13 | --- a/target/arm/translate-sve.c |
18 | +++ b/meson.build | 14 | +++ b/target/arm/translate-sve.c |
19 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_DRM_H', cc.has_header('libdrm/drm.h')) | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_SUBR_zzi(DisasContext *s, arg_rri_esz *a) |
20 | config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | 16 | } |
21 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | 17 | if (sve_access_check(s)) { |
22 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | 18 | unsigned vsz = vec_full_reg_size(s); |
23 | +config_host_data.set('HAVE_SYSTEM_FUNCTION', cc.has_function('system', prefix: '#include <stdlib.h>')) | 19 | - TCGv_i64 c = tcg_const_i64(a->imm); |
24 | 20 | tcg_gen_gvec_2s(vec_full_reg_offset(s, a->rd), | |
25 | config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | 21 | vec_full_reg_offset(s, a->rn), |
26 | 22 | - vsz, vsz, c, &op[a->esz]); | |
27 | diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h | 23 | - tcg_temp_free_i64(c); |
28 | index XXXXXXX..XXXXXXX 100644 | 24 | + vsz, vsz, tcg_constant_i64(a->imm), &op[a->esz]); |
29 | --- a/include/qemu/osdep.h | 25 | } |
30 | +++ b/include/qemu/osdep.h | 26 | return true; |
31 | @@ -XXX,XX +XXX,XX @@ static inline void qemu_thread_jit_write(void) {} | 27 | } |
32 | static inline void qemu_thread_jit_execute(void) {} | ||
33 | #endif | ||
34 | |||
35 | +/** | ||
36 | + * Platforms which do not support system() return ENOSYS | ||
37 | + */ | ||
38 | +#ifndef HAVE_SYSTEM_FUNCTION | ||
39 | +#define system platform_does_not_support_system | ||
40 | +static inline int platform_does_not_support_system(const char *command) | ||
41 | +{ | ||
42 | + errno = ENOSYS; | ||
43 | + return -1; | ||
44 | +} | ||
45 | +#endif /* !HAVE_SYSTEM_FUNCTION */ | ||
46 | + | ||
47 | #endif | ||
48 | -- | 28 | -- |
49 | 2.20.1 | 29 | 2.25.1 |
50 | |||
51 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The iOS toolchain does not use the host prefix naming convention. So we | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | need to enable cross-compile options while allowing the PREFIX to be | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | blank. | 5 | Message-id: 20220426163043.100432-45-richard.henderson@linaro.org |
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Signed-off-by: Joelle van Dyne <j@getutm.app> | ||
9 | Message-id: 20210126012457.39046-3-j@getutm.app | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 7 | --- |
12 | configure | 6 ++++-- | 8 | target/arm/translate-sve.c | 15 +++++---------- |
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | 9 | 1 file changed, 5 insertions(+), 10 deletions(-) |
14 | 10 | ||
15 | diff --git a/configure b/configure | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
16 | index XXXXXXX..XXXXXXX 100755 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/configure | 13 | --- a/target/arm/translate-sve.c |
18 | +++ b/configure | 14 | +++ b/target/arm/translate-sve.c |
19 | @@ -XXX,XX +XXX,XX @@ cpu="" | 15 | @@ -XXX,XX +XXX,XX @@ static bool do_zzi_sat(DisasContext *s, arg_rri_esz *a, bool u, bool d) |
20 | iasl="iasl" | 16 | return false; |
21 | interp_prefix="/usr/gnemul/qemu-%M" | 17 | } |
22 | static="no" | 18 | if (sve_access_check(s)) { |
23 | +cross_compile="no" | 19 | - TCGv_i64 val = tcg_const_i64(a->imm); |
24 | cross_prefix="" | 20 | - do_sat_addsub_vec(s, a->esz, a->rd, a->rn, val, u, d); |
25 | audio_drv_list="" | 21 | - tcg_temp_free_i64(val); |
26 | block_drv_rw_whitelist="" | 22 | + do_sat_addsub_vec(s, a->esz, a->rd, a->rn, |
27 | @@ -XXX,XX +XXX,XX @@ for opt do | 23 | + tcg_constant_i64(a->imm), u, d); |
28 | optarg=$(expr "x$opt" : 'x[^=]*=\(.*\)') | 24 | } |
29 | case "$opt" in | 25 | return true; |
30 | --cross-prefix=*) cross_prefix="$optarg" | 26 | } |
31 | + cross_compile="yes" | 27 | @@ -XXX,XX +XXX,XX @@ static bool do_zzi_ool(DisasContext *s, arg_rri_esz *a, gen_helper_gvec_2i *fn) |
32 | ;; | 28 | { |
33 | --cc=*) CC="$optarg" | 29 | if (sve_access_check(s)) { |
34 | ;; | 30 | unsigned vsz = vec_full_reg_size(s); |
35 | @@ -XXX,XX +XXX,XX @@ $(echo Deprecated targets: $deprecated_targets_list | \ | 31 | - TCGv_i64 c = tcg_const_i64(a->imm); |
36 | --target-list-exclude=LIST exclude a set of targets from the default target-list | 32 | - |
37 | 33 | tcg_gen_gvec_2i_ool(vec_full_reg_offset(s, a->rd), | |
38 | Advanced options (experts only): | 34 | vec_full_reg_offset(s, a->rn), |
39 | - --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | 35 | - c, vsz, vsz, 0, fn); |
40 | + --cross-prefix=PREFIX use PREFIX for compile tools, PREFIX can be blank [$cross_prefix] | 36 | - tcg_temp_free_i64(c); |
41 | --cc=CC use C compiler CC [$cc] | 37 | + tcg_constant_i64(a->imm), vsz, vsz, 0, fn); |
42 | --iasl=IASL use ACPI compiler IASL [$iasl] | 38 | } |
43 | --host-cc=CC use C compiler CC [$host_cc] for code run at | 39 | return true; |
44 | @@ -XXX,XX +XXX,XX @@ if has $sdl2_config; then | 40 | } |
45 | fi | 41 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, |
46 | echo "strip = [$(meson_quote $strip)]" >> $cross | 42 | static void do_fp_imm(DisasContext *s, arg_rpri_esz *a, uint64_t imm, |
47 | echo "windres = [$(meson_quote $windres)]" >> $cross | 43 | gen_helper_sve_fp2scalar *fn) |
48 | -if test -n "$cross_prefix"; then | 44 | { |
49 | +if test "$cross_compile" = "yes"; then | 45 | - TCGv_i64 temp = tcg_const_i64(imm); |
50 | cross_arg="--cross-file config-meson.cross" | 46 | - do_fp_scalar(s, a->rd, a->rn, a->pg, a->esz == MO_16, temp, fn); |
51 | echo "[host_machine]" >> $cross | 47 | - tcg_temp_free_i64(temp); |
52 | if test "$mingw32" = "yes" ; then | 48 | + do_fp_scalar(s, a->rd, a->rn, a->pg, a->esz == MO_16, |
49 | + tcg_constant_i64(imm), fn); | ||
50 | } | ||
51 | |||
52 | #define DO_FP_IMM(NAME, name, const0, const1) \ | ||
53 | -- | 53 | -- |
54 | 2.20.1 | 54 | 2.25.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | While we transition the ARMSSE code from integer properties | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | specifying clock frequencies to Clock objects, we want to have the | ||
3 | device provide both at once. We want the final name of the main | ||
4 | input Clock to be "MAINCLK", following the hardware name. | ||
5 | Unfortunately creating an input Clock with a name X creates an | ||
6 | under-the-hood QOM property X; for "MAINCLK" this clashes with the | ||
7 | existing UINT32 property of that name. | ||
8 | 2 | ||
9 | Rename the UINT32 property to MAINCLK_FRQ so it can coexist with the | 3 | In these cases, 't' did double-duty as zero source and |
10 | MAINCLK Clock; once the transition is complete MAINCLK_FRQ will be | 4 | temporary destination. Split the two uses. |
11 | deleted. | ||
12 | 5 | ||
13 | Commit created with: | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
14 | perl -p -i -e 's/MAINCLK/MAINCLK_FRQ/g' hw/arm/{armsse,mps2-tz,musca}.c include/hw/arm/armsse.h | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20220426163043.100432-46-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate-sve.c | 17 ++++++++--------- | ||
12 | 1 file changed, 8 insertions(+), 9 deletions(-) | ||
15 | 13 | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
19 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | Message-id: 20210128114145.20536-11-peter.maydell@linaro.org | ||
21 | Message-id: 20210121190622.22000-11-peter.maydell@linaro.org | ||
22 | --- | ||
23 | include/hw/arm/armsse.h | 2 +- | ||
24 | hw/arm/armsse.c | 6 +++--- | ||
25 | hw/arm/mps2-tz.c | 2 +- | ||
26 | hw/arm/musca.c | 2 +- | ||
27 | 4 files changed, 6 insertions(+), 6 deletions(-) | ||
28 | |||
29 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/arm/armsse.h | 16 | --- a/target/arm/translate-sve.c |
32 | +++ b/include/hw/arm/armsse.h | 17 | +++ b/target/arm/translate-sve.c |
33 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void do_predtest(DisasContext *s, int dofs, int gofs, int words) |
34 | * QEMU interface: | 19 | { |
35 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 20 | TCGv_ptr dptr = tcg_temp_new_ptr(); |
36 | * by the board model. | 21 | TCGv_ptr gptr = tcg_temp_new_ptr(); |
37 | - * + QOM property "MAINCLK" is the frequency of the main system clock | 22 | - TCGv_i32 t; |
38 | + * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 23 | + TCGv_i32 t = tcg_temp_new_i32(); |
39 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | 24 | |
40 | * (In hardware, the SSE-200 permits the number of expansion interrupts | 25 | tcg_gen_addi_ptr(dptr, cpu_env, dofs); |
41 | * for the two CPUs to be configured separately, but we restrict it to | 26 | tcg_gen_addi_ptr(gptr, cpu_env, gofs); |
42 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 27 | - t = tcg_const_i32(words); |
43 | index XXXXXXX..XXXXXXX 100644 | 28 | |
44 | --- a/hw/arm/armsse.c | 29 | - gen_helper_sve_predtest(t, dptr, gptr, t); |
45 | +++ b/hw/arm/armsse.c | 30 | + gen_helper_sve_predtest(t, dptr, gptr, tcg_constant_i32(words)); |
46 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | 31 | tcg_temp_free_ptr(dptr); |
47 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | 32 | tcg_temp_free_ptr(gptr); |
48 | MemoryRegion *), | 33 | |
49 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | 34 | @@ -XXX,XX +XXX,XX @@ static bool do_pfirst_pnext(DisasContext *s, arg_rr_esz *a, |
50 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | 35 | |
51 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | 36 | tcg_gen_addi_ptr(t_pd, cpu_env, pred_full_reg_offset(s, a->rd)); |
52 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | 37 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->rn)); |
53 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | 38 | - t = tcg_const_i32(desc); |
54 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | 39 | + t = tcg_temp_new_i32(); |
55 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | 40 | |
56 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | 41 | - gen_fn(t, t_pd, t_pg, t); |
57 | MemoryRegion *), | 42 | + gen_fn(t, t_pd, t_pg, tcg_constant_i32(desc)); |
58 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | 43 | tcg_temp_free_ptr(t_pd); |
59 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | 44 | tcg_temp_free_ptr(t_pg); |
60 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | 45 | |
61 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | 46 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzz_flags(DisasContext *s, arg_rprr_esz *a, |
62 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
63 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | } | 47 | } |
66 | 48 | ||
67 | if (!s->mainclk_frq) { | 49 | vsz = vec_full_reg_size(s); |
68 | - error_setg(errp, "MAINCLK property was not set"); | 50 | - t = tcg_const_i32(simd_desc(vsz, vsz, 0)); |
69 | + error_setg(errp, "MAINCLK_FRQ property was not set"); | 51 | + t = tcg_temp_new_i32(); |
70 | return; | 52 | pd = tcg_temp_new_ptr(); |
53 | zn = tcg_temp_new_ptr(); | ||
54 | zm = tcg_temp_new_ptr(); | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzz_flags(DisasContext *s, arg_rprr_esz *a, | ||
56 | tcg_gen_addi_ptr(zm, cpu_env, vec_full_reg_offset(s, a->rm)); | ||
57 | tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
58 | |||
59 | - gen_fn(t, pd, zn, zm, pg, t); | ||
60 | + gen_fn(t, pd, zn, zm, pg, tcg_constant_i32(simd_desc(vsz, vsz, 0))); | ||
61 | |||
62 | tcg_temp_free_ptr(pd); | ||
63 | tcg_temp_free_ptr(zn); | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzi_flags(DisasContext *s, arg_rpri_esz *a, | ||
71 | } | 65 | } |
72 | 66 | ||
73 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 67 | vsz = vec_full_reg_size(s); |
74 | index XXXXXXX..XXXXXXX 100644 | 68 | - t = tcg_const_i32(simd_desc(vsz, vsz, a->imm)); |
75 | --- a/hw/arm/mps2-tz.c | 69 | + t = tcg_temp_new_i32(); |
76 | +++ b/hw/arm/mps2-tz.c | 70 | pd = tcg_temp_new_ptr(); |
77 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 71 | zn = tcg_temp_new_ptr(); |
78 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | 72 | pg = tcg_temp_new_ptr(); |
79 | OBJECT(system_memory), &error_abort); | 73 | @@ -XXX,XX +XXX,XX @@ static bool do_ppzi_flags(DisasContext *s, arg_rpri_esz *a, |
80 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | 74 | tcg_gen_addi_ptr(zn, cpu_env, vec_full_reg_offset(s, a->rn)); |
81 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); | 75 | tcg_gen_addi_ptr(pg, cpu_env, pred_full_reg_offset(s, a->pg)); |
82 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | 76 | |
83 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | 77 | - gen_fn(t, pd, zn, pg, t); |
84 | 78 | + gen_fn(t, pd, zn, pg, tcg_constant_i32(simd_desc(vsz, vsz, a->imm))); | |
85 | /* | 79 | |
86 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | 80 | tcg_temp_free_ptr(pd); |
87 | index XXXXXXX..XXXXXXX 100644 | 81 | tcg_temp_free_ptr(zn); |
88 | --- a/hw/arm/musca.c | ||
89 | +++ b/hw/arm/musca.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
91 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
92 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
93 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
94 | - qdev_prop_set_uint32(ssedev, "MAINCLK", SYSCLK_FRQ); | ||
95 | + qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
96 | /* | ||
97 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
98 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
99 | -- | 82 | -- |
100 | 2.20.1 | 83 | 2.25.1 |
101 | |||
102 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB watchdog device over to using its Clock input; | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the wdogclk_frq property is now ignored. | ||
3 | 2 | ||
3 | In these cases, 't' did double-duty as zero source and | ||
4 | temporary destination. Split the two uses and narrow | ||
5 | the scope of the temp. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220426163043.100432-47-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-21-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-21-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | hw/watchdog/cmsdk-apb-watchdog.c | 18 ++++++++++++++---- | 12 | target/arm/translate-sve.c | 18 ++++++++++-------- |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 13 | 1 file changed, 10 insertions(+), 8 deletions(-) |
13 | 14 | ||
14 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | 15 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 17 | --- a/target/arm/translate-sve.c |
17 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 18 | +++ b/target/arm/translate-sve.c |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev) | 19 | @@ -XXX,XX +XXX,XX @@ static bool do_brk3(DisasContext *s, arg_rprr_s *a, |
19 | ptimer_transaction_commit(s->timer); | 20 | TCGv_ptr n = tcg_temp_new_ptr(); |
21 | TCGv_ptr m = tcg_temp_new_ptr(); | ||
22 | TCGv_ptr g = tcg_temp_new_ptr(); | ||
23 | - TCGv_i32 t = tcg_const_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); | ||
24 | + TCGv_i32 desc = tcg_constant_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); | ||
25 | |||
26 | tcg_gen_addi_ptr(d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
27 | tcg_gen_addi_ptr(n, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool do_brk3(DisasContext *s, arg_rprr_s *a, | ||
29 | tcg_gen_addi_ptr(g, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
30 | |||
31 | if (a->s) { | ||
32 | - fn_s(t, d, n, m, g, t); | ||
33 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
34 | + fn_s(t, d, n, m, g, desc); | ||
35 | do_pred_flags(t); | ||
36 | + tcg_temp_free_i32(t); | ||
37 | } else { | ||
38 | - fn(d, n, m, g, t); | ||
39 | + fn(d, n, m, g, desc); | ||
40 | } | ||
41 | tcg_temp_free_ptr(d); | ||
42 | tcg_temp_free_ptr(n); | ||
43 | tcg_temp_free_ptr(m); | ||
44 | tcg_temp_free_ptr(g); | ||
45 | - tcg_temp_free_i32(t); | ||
46 | return true; | ||
20 | } | 47 | } |
21 | 48 | ||
22 | +static void cmsdk_apb_watchdog_clk_update(void *opaque) | 49 | @@ -XXX,XX +XXX,XX @@ static bool do_brk2(DisasContext *s, arg_rpr_s *a, |
23 | +{ | 50 | TCGv_ptr d = tcg_temp_new_ptr(); |
24 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(opaque); | 51 | TCGv_ptr n = tcg_temp_new_ptr(); |
25 | + | 52 | TCGv_ptr g = tcg_temp_new_ptr(); |
26 | + ptimer_transaction_begin(s->timer); | 53 | - TCGv_i32 t = tcg_const_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
27 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | 54 | + TCGv_i32 desc = tcg_constant_i32(FIELD_DP32(0, PREDDESC, OPRSZ, vsz)); |
28 | + ptimer_transaction_commit(s->timer); | 55 | |
29 | +} | 56 | tcg_gen_addi_ptr(d, cpu_env, pred_full_reg_offset(s, a->rd)); |
30 | + | 57 | tcg_gen_addi_ptr(n, cpu_env, pred_full_reg_offset(s, a->rn)); |
31 | static void cmsdk_apb_watchdog_init(Object *obj) | 58 | tcg_gen_addi_ptr(g, cpu_env, pred_full_reg_offset(s, a->pg)); |
32 | { | 59 | |
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 60 | if (a->s) { |
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | 61 | - fn_s(t, d, n, g, t); |
35 | s, "cmsdk-apb-watchdog", 0x1000); | 62 | + TCGv_i32 t = tcg_temp_new_i32(); |
36 | sysbus_init_mmio(sbd, &s->iomem); | 63 | + fn_s(t, d, n, g, desc); |
37 | sysbus_init_irq(sbd, &s->wdogint); | 64 | do_pred_flags(t); |
38 | - s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | 65 | + tcg_temp_free_i32(t); |
39 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", | 66 | } else { |
40 | + cmsdk_apb_watchdog_clk_update, s); | 67 | - fn(d, n, g, t); |
41 | 68 | + fn(d, n, g, desc); | |
42 | s->is_luminary = false; | ||
43 | s->id = cmsdk_apb_watchdog_id; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
45 | { | ||
46 | CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev); | ||
47 | |||
48 | - if (s->wdogclk_frq == 0) { | ||
49 | + if (!clock_has_source(s->wdogclk)) { | ||
50 | error_setg(errp, | ||
51 | - "CMSDK APB watchdog: wdogclk-frq property must be set"); | ||
52 | + "CMSDK APB watchdog: WDOGCLK clock must be connected"); | ||
53 | return; | ||
54 | } | 69 | } |
55 | 70 | tcg_temp_free_ptr(d); | |
56 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | 71 | tcg_temp_free_ptr(n); |
57 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | 72 | tcg_temp_free_ptr(g); |
58 | 73 | - tcg_temp_free_i32(t); | |
59 | ptimer_transaction_begin(s->timer); | 74 | return true; |
60 | - ptimer_set_freq(s->timer, s->wdogclk_frq); | ||
61 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | ||
62 | ptimer_transaction_commit(s->timer); | ||
63 | } | 75 | } |
64 | 76 | ||
65 | -- | 77 | -- |
66 | 2.20.1 | 78 | 2.25.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | From: Paolo Bonzini <pbonzini@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The properties to attach a CANBUS object to the xlnx-zcu102 machine have | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | a period in them. We want to use periods in properties for compound QAPI types, | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | and besides the "xlnx-zcu102." prefix is both unnecessary and different | 5 | Message-id: 20220426163043.100432-48-richard.henderson@linaro.org |
6 | from any other machine property name. Remove it. | ||
7 | |||
8 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | ||
9 | Message-id: 20210118162537.779542-1-pbonzini@redhat.com | ||
10 | Reviewed-by: Vikram Garhwal <fnu.vikram@xilinx.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 7 | --- |
13 | hw/arm/xlnx-zcu102.c | 4 ++-- | 8 | target/arm/translate-sve.c | 54 ++++++++++---------------------------- |
14 | tests/qtest/xlnx-can-test.c | 30 +++++++++++++++--------------- | 9 | 1 file changed, 14 insertions(+), 40 deletions(-) |
15 | 2 files changed, 17 insertions(+), 17 deletions(-) | ||
16 | 10 | ||
17 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
18 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/xlnx-zcu102.c | 13 | --- a/target/arm/translate-sve.c |
20 | +++ b/hw/arm/xlnx-zcu102.c | 14 | +++ b/target/arm/translate-sve.c |
21 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | 15 | @@ -XXX,XX +XXX,XX @@ static bool do_vpz_ool(DisasContext *s, arg_rpr_esz *a, |
22 | s->secure = false; | 16 | return true; |
23 | /* Default to virt (EL2) being disabled */ | 17 | } |
24 | s->virt = false; | 18 | |
25 | - object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | 19 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); |
26 | + object_property_add_link(obj, "canbus0", TYPE_CAN_BUS, | 20 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); |
27 | (Object **)&s->canbus[0], | 21 | temp = tcg_temp_new_i64(); |
28 | object_property_allow_set_link, | 22 | t_zn = tcg_temp_new_ptr(); |
29 | 0); | 23 | t_pg = tcg_temp_new_ptr(); |
30 | 24 | @@ -XXX,XX +XXX,XX @@ static bool do_vpz_ool(DisasContext *s, arg_rpr_esz *a, | |
31 | - object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | 25 | fn(temp, t_zn, t_pg, desc); |
32 | + object_property_add_link(obj, "canbus1", TYPE_CAN_BUS, | 26 | tcg_temp_free_ptr(t_zn); |
33 | (Object **)&s->canbus[1], | 27 | tcg_temp_free_ptr(t_pg); |
34 | object_property_allow_set_link, | 28 | - tcg_temp_free_i32(desc); |
35 | 0); | 29 | |
36 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | 30 | write_fp_dreg(s, a->rd, temp); |
37 | index XXXXXXX..XXXXXXX 100644 | 31 | tcg_temp_free_i64(temp); |
38 | --- a/tests/qtest/xlnx-can-test.c | 32 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, |
39 | +++ b/tests/qtest/xlnx-can-test.c | 33 | TCGv_i64 start, TCGv_i64 incr) |
40 | @@ -XXX,XX +XXX,XX @@ static void test_can_bus(void) | 34 | { |
41 | uint8_t can_timestamp = 1; | 35 | unsigned vsz = vec_full_reg_size(s); |
42 | 36 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | |
43 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | 37 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); |
44 | - " -object can-bus,id=canbus0" | 38 | TCGv_ptr t_zd = tcg_temp_new_ptr(); |
45 | - " -machine xlnx-zcu102.canbus0=canbus0" | 39 | |
46 | - " -machine xlnx-zcu102.canbus1=canbus0" | 40 | tcg_gen_addi_ptr(t_zd, cpu_env, vec_full_reg_offset(s, rd)); |
47 | + " -object can-bus,id=canbus" | 41 | @@ -XXX,XX +XXX,XX @@ static void do_index(DisasContext *s, int esz, int rd, |
48 | + " -machine canbus0=canbus" | 42 | tcg_temp_free_i32(i32); |
49 | + " -machine canbus1=canbus" | 43 | } |
50 | ); | 44 | tcg_temp_free_ptr(t_zd); |
51 | 45 | - tcg_temp_free_i32(desc); | |
52 | /* Configure the CAN0 and CAN1. */ | 46 | } |
53 | @@ -XXX,XX +XXX,XX @@ static void test_can_loopback(void) | 47 | |
54 | uint32_t status = 0; | 48 | static bool trans_INDEX_ii(DisasContext *s, arg_INDEX_ii *a) |
55 | 49 | @@ -XXX,XX +XXX,XX @@ static void do_sat_addsub_vec(DisasContext *s, int esz, int rd, int rn, | |
56 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | 50 | nptr = tcg_temp_new_ptr(); |
57 | - " -object can-bus,id=canbus0" | 51 | tcg_gen_addi_ptr(dptr, cpu_env, vec_full_reg_offset(s, rd)); |
58 | - " -machine xlnx-zcu102.canbus0=canbus0" | 52 | tcg_gen_addi_ptr(nptr, cpu_env, vec_full_reg_offset(s, rn)); |
59 | - " -machine xlnx-zcu102.canbus1=canbus0" | 53 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); |
60 | + " -object can-bus,id=canbus" | 54 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); |
61 | + " -machine canbus0=canbus" | 55 | |
62 | + " -machine canbus1=canbus" | 56 | switch (esz) { |
63 | ); | 57 | case MO_8: |
64 | 58 | @@ -XXX,XX +XXX,XX @@ static void do_sat_addsub_vec(DisasContext *s, int esz, int rd, int rn, | |
65 | /* Configure the CAN0 in loopback mode. */ | 59 | |
66 | @@ -XXX,XX +XXX,XX @@ static void test_can_filter(void) | 60 | tcg_temp_free_ptr(dptr); |
67 | uint8_t can_timestamp = 1; | 61 | tcg_temp_free_ptr(nptr); |
68 | 62 | - tcg_temp_free_i32(desc); | |
69 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | 63 | } |
70 | - " -object can-bus,id=canbus0" | 64 | |
71 | - " -machine xlnx-zcu102.canbus0=canbus0" | 65 | static bool trans_CNT_r(DisasContext *s, arg_CNT_r *a) |
72 | - " -machine xlnx-zcu102.canbus1=canbus0" | 66 | @@ -XXX,XX +XXX,XX @@ static void do_cpy_m(DisasContext *s, int esz, int rd, int rn, int pg, |
73 | + " -object can-bus,id=canbus" | 67 | gen_helper_sve_cpy_m_s, gen_helper_sve_cpy_m_d, |
74 | + " -machine canbus0=canbus" | 68 | }; |
75 | + " -machine canbus1=canbus" | 69 | unsigned vsz = vec_full_reg_size(s); |
76 | ); | 70 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); |
77 | 71 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | |
78 | /* Configure the CAN0 and CAN1. */ | 72 | TCGv_ptr t_zd = tcg_temp_new_ptr(); |
79 | @@ -XXX,XX +XXX,XX @@ static void test_can_sleepmode(void) | 73 | TCGv_ptr t_zn = tcg_temp_new_ptr(); |
80 | uint8_t can_timestamp = 1; | 74 | TCGv_ptr t_pg = tcg_temp_new_ptr(); |
81 | 75 | @@ -XXX,XX +XXX,XX @@ static void do_cpy_m(DisasContext *s, int esz, int rd, int rn, int pg, | |
82 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | 76 | tcg_temp_free_ptr(t_zd); |
83 | - " -object can-bus,id=canbus0" | 77 | tcg_temp_free_ptr(t_zn); |
84 | - " -machine xlnx-zcu102.canbus0=canbus0" | 78 | tcg_temp_free_ptr(t_pg); |
85 | - " -machine xlnx-zcu102.canbus1=canbus0" | 79 | - tcg_temp_free_i32(desc); |
86 | + " -object can-bus,id=canbus" | 80 | } |
87 | + " -machine canbus0=canbus" | 81 | |
88 | + " -machine canbus1=canbus" | 82 | static bool trans_FCPY(DisasContext *s, arg_FCPY *a) |
89 | ); | 83 | @@ -XXX,XX +XXX,XX @@ static void do_insr_i64(DisasContext *s, arg_rrr_esz *a, TCGv_i64 val) |
90 | 84 | gen_helper_sve_insr_s, gen_helper_sve_insr_d, | |
91 | /* Configure the CAN0. */ | 85 | }; |
92 | @@ -XXX,XX +XXX,XX @@ static void test_can_snoopmode(void) | 86 | unsigned vsz = vec_full_reg_size(s); |
93 | uint8_t can_timestamp = 1; | 87 | - TCGv_i32 desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); |
94 | 88 | + TCGv_i32 desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | |
95 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | 89 | TCGv_ptr t_zd = tcg_temp_new_ptr(); |
96 | - " -object can-bus,id=canbus0" | 90 | TCGv_ptr t_zn = tcg_temp_new_ptr(); |
97 | - " -machine xlnx-zcu102.canbus0=canbus0" | 91 | |
98 | - " -machine xlnx-zcu102.canbus1=canbus0" | 92 | @@ -XXX,XX +XXX,XX @@ static void do_insr_i64(DisasContext *s, arg_rrr_esz *a, TCGv_i64 val) |
99 | + " -object can-bus,id=canbus" | 93 | |
100 | + " -machine canbus0=canbus" | 94 | tcg_temp_free_ptr(t_zd); |
101 | + " -machine canbus1=canbus" | 95 | tcg_temp_free_ptr(t_zn); |
102 | ); | 96 | - tcg_temp_free_i32(desc); |
103 | 97 | } | |
104 | /* Configure the CAN0. */ | 98 | |
99 | static bool trans_INSR_f(DisasContext *s, arg_rrr_esz *a) | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred3(DisasContext *s, arg_rrr_esz *a, bool high_odd, | ||
101 | TCGv_ptr t_d = tcg_temp_new_ptr(); | ||
102 | TCGv_ptr t_n = tcg_temp_new_ptr(); | ||
103 | TCGv_ptr t_m = tcg_temp_new_ptr(); | ||
104 | - TCGv_i32 t_desc; | ||
105 | uint32_t desc = 0; | ||
106 | |||
107 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz); | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred3(DisasContext *s, arg_rrr_esz *a, bool high_odd, | ||
109 | tcg_gen_addi_ptr(t_d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
110 | tcg_gen_addi_ptr(t_n, cpu_env, pred_full_reg_offset(s, a->rn)); | ||
111 | tcg_gen_addi_ptr(t_m, cpu_env, pred_full_reg_offset(s, a->rm)); | ||
112 | - t_desc = tcg_const_i32(desc); | ||
113 | |||
114 | - fn(t_d, t_n, t_m, t_desc); | ||
115 | + fn(t_d, t_n, t_m, tcg_constant_i32(desc)); | ||
116 | |||
117 | tcg_temp_free_ptr(t_d); | ||
118 | tcg_temp_free_ptr(t_n); | ||
119 | tcg_temp_free_ptr(t_m); | ||
120 | - tcg_temp_free_i32(t_desc); | ||
121 | return true; | ||
122 | } | ||
123 | |||
124 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred2(DisasContext *s, arg_rr_esz *a, bool high_odd, | ||
125 | unsigned vsz = pred_full_reg_size(s); | ||
126 | TCGv_ptr t_d = tcg_temp_new_ptr(); | ||
127 | TCGv_ptr t_n = tcg_temp_new_ptr(); | ||
128 | - TCGv_i32 t_desc; | ||
129 | uint32_t desc = 0; | ||
130 | |||
131 | tcg_gen_addi_ptr(t_d, cpu_env, pred_full_reg_offset(s, a->rd)); | ||
132 | @@ -XXX,XX +XXX,XX @@ static bool do_perm_pred2(DisasContext *s, arg_rr_esz *a, bool high_odd, | ||
133 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, vsz); | ||
134 | desc = FIELD_DP32(desc, PREDDESC, ESZ, a->esz); | ||
135 | desc = FIELD_DP32(desc, PREDDESC, DATA, high_odd); | ||
136 | - t_desc = tcg_const_i32(desc); | ||
137 | |||
138 | - fn(t_d, t_n, t_desc); | ||
139 | + fn(t_d, t_n, tcg_constant_i32(desc)); | ||
140 | |||
141 | - tcg_temp_free_i32(t_desc); | ||
142 | tcg_temp_free_ptr(t_d); | ||
143 | tcg_temp_free_ptr(t_n); | ||
144 | return true; | ||
145 | @@ -XXX,XX +XXX,XX @@ static void find_last_active(DisasContext *s, TCGv_i32 ret, int esz, int pg) | ||
146 | * round up, as we do elsewhere, because we need the exact size. | ||
147 | */ | ||
148 | TCGv_ptr t_p = tcg_temp_new_ptr(); | ||
149 | - TCGv_i32 t_desc; | ||
150 | unsigned desc = 0; | ||
151 | |||
152 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, pred_full_reg_size(s)); | ||
153 | desc = FIELD_DP32(desc, PREDDESC, ESZ, esz); | ||
154 | |||
155 | tcg_gen_addi_ptr(t_p, cpu_env, pred_full_reg_offset(s, pg)); | ||
156 | - t_desc = tcg_const_i32(desc); | ||
157 | |||
158 | - gen_helper_sve_last_active_element(ret, t_p, t_desc); | ||
159 | + gen_helper_sve_last_active_element(ret, t_p, tcg_constant_i32(desc)); | ||
160 | |||
161 | - tcg_temp_free_i32(t_desc); | ||
162 | tcg_temp_free_ptr(t_p); | ||
163 | } | ||
164 | |||
165 | @@ -XXX,XX +XXX,XX @@ static void do_cntp(DisasContext *s, TCGv_i64 val, int esz, int pn, int pg) | ||
166 | TCGv_ptr t_pn = tcg_temp_new_ptr(); | ||
167 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
168 | unsigned desc = 0; | ||
169 | - TCGv_i32 t_desc; | ||
170 | |||
171 | desc = FIELD_DP32(desc, PREDDESC, OPRSZ, psz); | ||
172 | desc = FIELD_DP32(desc, PREDDESC, ESZ, esz); | ||
173 | |||
174 | tcg_gen_addi_ptr(t_pn, cpu_env, pred_full_reg_offset(s, pn)); | ||
175 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
176 | - t_desc = tcg_const_i32(desc); | ||
177 | |||
178 | - gen_helper_sve_cntp(val, t_pn, t_pg, t_desc); | ||
179 | + gen_helper_sve_cntp(val, t_pn, t_pg, tcg_constant_i32(desc)); | ||
180 | tcg_temp_free_ptr(t_pn); | ||
181 | tcg_temp_free_ptr(t_pg); | ||
182 | - tcg_temp_free_i32(t_desc); | ||
183 | } | ||
184 | } | ||
185 | |||
186 | @@ -XXX,XX +XXX,XX @@ static void do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
187 | { | ||
188 | unsigned vsz = vec_full_reg_size(s); | ||
189 | unsigned p2vsz = pow2ceil(vsz); | ||
190 | - TCGv_i32 t_desc = tcg_const_i32(simd_desc(vsz, vsz, p2vsz)); | ||
191 | + TCGv_i32 t_desc = tcg_constant_i32(simd_desc(vsz, vsz, p2vsz)); | ||
192 | TCGv_ptr t_zn, t_pg, status; | ||
193 | TCGv_i64 temp; | ||
194 | |||
195 | @@ -XXX,XX +XXX,XX @@ static void do_reduce(DisasContext *s, arg_rpr_esz *a, | ||
196 | tcg_temp_free_ptr(t_zn); | ||
197 | tcg_temp_free_ptr(t_pg); | ||
198 | tcg_temp_free_ptr(status); | ||
199 | - tcg_temp_free_i32(t_desc); | ||
200 | |||
201 | write_fp_dreg(s, a->rd, temp); | ||
202 | tcg_temp_free_i64(temp); | ||
203 | @@ -XXX,XX +XXX,XX @@ static bool trans_FADDA(DisasContext *s, arg_rprr_esz *a) | ||
204 | tcg_gen_addi_ptr(t_rm, cpu_env, vec_full_reg_offset(s, a->rm)); | ||
205 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, a->pg)); | ||
206 | t_fpst = fpstatus_ptr(a->esz == MO_16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
207 | - t_desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
208 | + t_desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
209 | |||
210 | fns[a->esz - 1](t_val, t_val, t_rm, t_pg, t_fpst, t_desc); | ||
211 | |||
212 | - tcg_temp_free_i32(t_desc); | ||
213 | tcg_temp_free_ptr(t_fpst); | ||
214 | tcg_temp_free_ptr(t_pg); | ||
215 | tcg_temp_free_ptr(t_rm); | ||
216 | @@ -XXX,XX +XXX,XX @@ static void do_fp_scalar(DisasContext *s, int zd, int zn, int pg, bool is_fp16, | ||
217 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
218 | |||
219 | status = fpstatus_ptr(is_fp16 ? FPST_FPCR_F16 : FPST_FPCR); | ||
220 | - desc = tcg_const_i32(simd_desc(vsz, vsz, 0)); | ||
221 | + desc = tcg_constant_i32(simd_desc(vsz, vsz, 0)); | ||
222 | fn(t_zd, t_zn, t_pg, scalar, status, desc); | ||
223 | |||
224 | - tcg_temp_free_i32(desc); | ||
225 | tcg_temp_free_ptr(status); | ||
226 | tcg_temp_free_ptr(t_pg); | ||
227 | tcg_temp_free_ptr(t_zn); | ||
228 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
229 | { | ||
230 | unsigned vsz = vec_full_reg_size(s); | ||
231 | TCGv_ptr t_pg; | ||
232 | - TCGv_i32 t_desc; | ||
233 | int desc = 0; | ||
234 | |||
235 | /* | ||
236 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
237 | } | ||
238 | |||
239 | desc = simd_desc(vsz, vsz, zt | desc); | ||
240 | - t_desc = tcg_const_i32(desc); | ||
241 | t_pg = tcg_temp_new_ptr(); | ||
242 | |||
243 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
244 | - fn(cpu_env, t_pg, addr, t_desc); | ||
245 | + fn(cpu_env, t_pg, addr, tcg_constant_i32(desc)); | ||
246 | |||
247 | tcg_temp_free_ptr(t_pg); | ||
248 | - tcg_temp_free_i32(t_desc); | ||
249 | } | ||
250 | |||
251 | /* Indexed by [mte][be][dtype][nreg] */ | ||
252 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
253 | TCGv_ptr t_zm = tcg_temp_new_ptr(); | ||
254 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
255 | TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
256 | - TCGv_i32 t_desc; | ||
257 | int desc = 0; | ||
258 | |||
259 | if (s->mte_active[0]) { | ||
260 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
261 | desc <<= SVE_MTEDESC_SHIFT; | ||
262 | } | ||
263 | desc = simd_desc(vsz, vsz, desc | scale); | ||
264 | - t_desc = tcg_const_i32(desc); | ||
265 | |||
266 | tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg)); | ||
267 | tcg_gen_addi_ptr(t_zm, cpu_env, vec_full_reg_offset(s, zm)); | ||
268 | tcg_gen_addi_ptr(t_zt, cpu_env, vec_full_reg_offset(s, zt)); | ||
269 | - fn(cpu_env, t_zt, t_pg, t_zm, scalar, t_desc); | ||
270 | + fn(cpu_env, t_zt, t_pg, t_zm, scalar, tcg_constant_i32(desc)); | ||
271 | |||
272 | tcg_temp_free_ptr(t_zt); | ||
273 | tcg_temp_free_ptr(t_zm); | ||
274 | tcg_temp_free_ptr(t_pg); | ||
275 | - tcg_temp_free_i32(t_desc); | ||
276 | } | ||
277 | |||
278 | /* Indexed by [mte][be][ff][xs][u][msz]. */ | ||
105 | -- | 279 | -- |
106 | 2.20.1 | 280 | 2.25.1 |
107 | |||
108 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Damien Hedde <damien.hedde@greensocs.com> |
---|---|---|---|
2 | 2 | ||
3 | Implement gpio-pwr driver to allow reboot and poweroff machine. | 3 | As of now, cryptographic instructions ISAR fields are never cleared so |
4 | This is simple driver with just 2 gpios lines. Current use case | 4 | we can end up with a cpu with cryptographic instructions but no |
5 | is to reboot and poweroff virt machine in secure mode. Secure | 5 | floating-point/neon instructions which is not a possible configuration |
6 | pl066 gpio chip is needed for that. | 6 | according to Arm specifications. |
7 | 7 | ||
8 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 8 | In QEMU, we have 3 kinds of cpus regarding cryptographic instructions: |
9 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 9 | + no support |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | + cortex-a57/a72: cryptographic extension is optional, |
11 | floating-point/neon is not. | ||
12 | + cortex-a53: crytographic extension is optional as well as | ||
13 | floating-point/neon. But cryptographic requires | ||
14 | floating-point/neon support. | ||
15 | |||
16 | Therefore we can safely clear the ISAR fields when neon is disabled. | ||
17 | |||
18 | Note that other Arm cpus seem to follow this. For example cortex-a55 is | ||
19 | like cortex-a53 and cortex-a76/cortex-a710 are like cortex-a57/a72. | ||
20 | |||
21 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
23 | Message-id: 20220427090117.6954-1-damien.hedde@greensocs.com | ||
24 | [PMM: fixed commit message typos] | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 26 | --- |
13 | hw/gpio/gpio_pwr.c | 70 +++++++++++++++++++++++++++++++++++++++++++++ | 27 | target/arm/cpu.c | 9 +++++++++ |
14 | hw/gpio/Kconfig | 3 ++ | 28 | 1 file changed, 9 insertions(+) |
15 | hw/gpio/meson.build | 1 + | ||
16 | 3 files changed, 74 insertions(+) | ||
17 | create mode 100644 hw/gpio/gpio_pwr.c | ||
18 | 29 | ||
19 | diff --git a/hw/gpio/gpio_pwr.c b/hw/gpio/gpio_pwr.c | 30 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
20 | new file mode 100644 | ||
21 | index XXXXXXX..XXXXXXX | ||
22 | --- /dev/null | ||
23 | +++ b/hw/gpio/gpio_pwr.c | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | +/* | ||
26 | + * GPIO qemu power controller | ||
27 | + * | ||
28 | + * Copyright (c) 2020 Linaro Limited | ||
29 | + * | ||
30 | + * Author: Maxim Uvarov <maxim.uvarov@linaro.org> | ||
31 | + * | ||
32 | + * Virtual gpio driver which can be used on top of pl061 | ||
33 | + * to reboot and shutdown qemu virtual machine. One of use | ||
34 | + * case is gpio driver for secure world application (ARM | ||
35 | + * Trusted Firmware.). | ||
36 | + * | ||
37 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
38 | + * See the COPYING file in the top-level directory. | ||
39 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
40 | + */ | ||
41 | + | ||
42 | +/* | ||
43 | + * QEMU interface: | ||
44 | + * two named input GPIO lines: | ||
45 | + * 'reset' : when asserted, trigger system reset | ||
46 | + * 'shutdown' : when asserted, trigger system shutdown | ||
47 | + */ | ||
48 | + | ||
49 | +#include "qemu/osdep.h" | ||
50 | +#include "hw/sysbus.h" | ||
51 | +#include "sysemu/runstate.h" | ||
52 | + | ||
53 | +#define TYPE_GPIOPWR "gpio-pwr" | ||
54 | +OBJECT_DECLARE_SIMPLE_TYPE(GPIO_PWR_State, GPIOPWR) | ||
55 | + | ||
56 | +struct GPIO_PWR_State { | ||
57 | + SysBusDevice parent_obj; | ||
58 | +}; | ||
59 | + | ||
60 | +static void gpio_pwr_reset(void *opaque, int n, int level) | ||
61 | +{ | ||
62 | + if (level) { | ||
63 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | ||
64 | + } | ||
65 | +} | ||
66 | + | ||
67 | +static void gpio_pwr_shutdown(void *opaque, int n, int level) | ||
68 | +{ | ||
69 | + if (level) { | ||
70 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | ||
71 | + } | ||
72 | +} | ||
73 | + | ||
74 | +static void gpio_pwr_init(Object *obj) | ||
75 | +{ | ||
76 | + DeviceState *dev = DEVICE(obj); | ||
77 | + | ||
78 | + qdev_init_gpio_in_named(dev, gpio_pwr_reset, "reset", 1); | ||
79 | + qdev_init_gpio_in_named(dev, gpio_pwr_shutdown, "shutdown", 1); | ||
80 | +} | ||
81 | + | ||
82 | +static const TypeInfo gpio_pwr_info = { | ||
83 | + .name = TYPE_GPIOPWR, | ||
84 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
85 | + .instance_size = sizeof(GPIO_PWR_State), | ||
86 | + .instance_init = gpio_pwr_init, | ||
87 | +}; | ||
88 | + | ||
89 | +static void gpio_pwr_register_types(void) | ||
90 | +{ | ||
91 | + type_register_static(&gpio_pwr_info); | ||
92 | +} | ||
93 | + | ||
94 | +type_init(gpio_pwr_register_types) | ||
95 | diff --git a/hw/gpio/Kconfig b/hw/gpio/Kconfig | ||
96 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
97 | --- a/hw/gpio/Kconfig | 32 | --- a/target/arm/cpu.c |
98 | +++ b/hw/gpio/Kconfig | 33 | +++ b/target/arm/cpu.c |
99 | @@ -XXX,XX +XXX,XX @@ config PL061 | 34 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
100 | config GPIO_KEY | 35 | unset_feature(env, ARM_FEATURE_NEON); |
101 | bool | 36 | |
102 | 37 | t = cpu->isar.id_aa64isar0; | |
103 | +config GPIO_PWR | 38 | + t = FIELD_DP64(t, ID_AA64ISAR0, AES, 0); |
104 | + bool | 39 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 0); |
105 | + | 40 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 0); |
106 | config SIFIVE_GPIO | 41 | + t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 0); |
107 | bool | 42 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 0); |
108 | diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build | 43 | + t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 0); |
109 | index XXXXXXX..XXXXXXX 100644 | 44 | t = FIELD_DP64(t, ID_AA64ISAR0, DP, 0); |
110 | --- a/hw/gpio/meson.build | 45 | cpu->isar.id_aa64isar0 = t; |
111 | +++ b/hw/gpio/meson.build | 46 | |
112 | @@ -XXX,XX +XXX,XX @@ | 47 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
113 | softmmu_ss.add(when: 'CONFIG_E500', if_true: files('mpc8xxx.c')) | 48 | cpu->isar.id_aa64pfr0 = t; |
114 | softmmu_ss.add(when: 'CONFIG_GPIO_KEY', if_true: files('gpio_key.c')) | 49 | |
115 | +softmmu_ss.add(when: 'CONFIG_GPIO_PWR', if_true: files('gpio_pwr.c')) | 50 | u = cpu->isar.id_isar5; |
116 | softmmu_ss.add(when: 'CONFIG_MAX7310', if_true: files('max7310.c')) | 51 | + u = FIELD_DP32(u, ID_ISAR5, AES, 0); |
117 | softmmu_ss.add(when: 'CONFIG_PL061', if_true: files('pl061.c')) | 52 | + u = FIELD_DP32(u, ID_ISAR5, SHA1, 0); |
118 | softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_gpio.c')) | 53 | + u = FIELD_DP32(u, ID_ISAR5, SHA2, 0); |
54 | u = FIELD_DP32(u, ID_ISAR5, RDM, 0); | ||
55 | u = FIELD_DP32(u, ID_ISAR5, VCMA, 0); | ||
56 | cpu->isar.id_isar5 = u; | ||
119 | -- | 57 | -- |
120 | 2.20.1 | 58 | 2.25.1 |
121 | |||
122 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This was defined at some point before ARMv8.4, and will | 3 | While defining these names, use the correct field width of 5 not 4 for |
4 | shortly be used by new processor descriptions. | 4 | DBGWCR.MASK. This typo prevented setting a watchpoint larger than 32k. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reported-by: Chris Howard <cvz185@web.de> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210120204400.1056582-1-richard.henderson@linaro.org | 8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
9 | Message-id: 20220427051926.295223-1-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/cpu.h | 1 + | 12 | target/arm/internals.h | 12 ++++++++++++ |
12 | target/arm/helper.c | 4 ++-- | 13 | target/arm/debug_helper.c | 10 +++++----- |
13 | target/arm/kvm64.c | 2 ++ | 14 | target/arm/helper.c | 8 ++++---- |
14 | 3 files changed, 5 insertions(+), 2 deletions(-) | 15 | target/arm/kvm64.c | 14 +++++++------- |
16 | 4 files changed, 28 insertions(+), 16 deletions(-) | ||
15 | 17 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 18 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
17 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 20 | --- a/target/arm/internals.h |
19 | +++ b/target/arm/cpu.h | 21 | +++ b/target/arm/internals.h |
20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 22 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_EXCRET, RES1, 7, 25) /* including the must-be-1 prefix */ |
21 | uint32_t id_mmfr4; | 23 | */ |
22 | uint32_t id_pfr0; | 24 | #define FNC_RETURN_MIN_MAGIC 0xfefffffe |
23 | uint32_t id_pfr1; | 25 | |
24 | + uint32_t id_pfr2; | 26 | +/* Bit definitions for DBGWCRn and DBGWCRn_EL1 */ |
25 | uint32_t mvfr0; | 27 | +FIELD(DBGWCR, E, 0, 1) |
26 | uint32_t mvfr1; | 28 | +FIELD(DBGWCR, PAC, 1, 2) |
27 | uint32_t mvfr2; | 29 | +FIELD(DBGWCR, LSC, 3, 2) |
30 | +FIELD(DBGWCR, BAS, 5, 8) | ||
31 | +FIELD(DBGWCR, HMC, 13, 1) | ||
32 | +FIELD(DBGWCR, SSC, 14, 2) | ||
33 | +FIELD(DBGWCR, LBN, 16, 4) | ||
34 | +FIELD(DBGWCR, WT, 20, 1) | ||
35 | +FIELD(DBGWCR, MASK, 24, 5) | ||
36 | +FIELD(DBGWCR, SSCE, 29, 1) | ||
37 | + | ||
38 | /* We use a few fake FSR values for internal purposes in M profile. | ||
39 | * M profile cores don't have A/R format FSRs, but currently our | ||
40 | * get_phys_addr() code assumes A/R profile and reports failures via | ||
41 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/debug_helper.c | ||
44 | +++ b/target/arm/debug_helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
46 | * Non-Secure to simplify the code slightly compared to the full | ||
47 | * table in the ARM ARM. | ||
48 | */ | ||
49 | - pac = extract64(cr, 1, 2); | ||
50 | - hmc = extract64(cr, 13, 1); | ||
51 | - ssc = extract64(cr, 14, 2); | ||
52 | + pac = FIELD_EX64(cr, DBGWCR, PAC); | ||
53 | + hmc = FIELD_EX64(cr, DBGWCR, HMC); | ||
54 | + ssc = FIELD_EX64(cr, DBGWCR, SSC); | ||
55 | |||
56 | switch (ssc) { | ||
57 | case 0: | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool bp_wp_matches(ARMCPU *cpu, int n, bool is_wp) | ||
59 | g_assert_not_reached(); | ||
60 | } | ||
61 | |||
62 | - wt = extract64(cr, 20, 1); | ||
63 | - lbn = extract64(cr, 16, 4); | ||
64 | + wt = FIELD_EX64(cr, DBGWCR, WT); | ||
65 | + lbn = FIELD_EX64(cr, DBGWCR, LBN); | ||
66 | |||
67 | if (wt && !linked_bp_matches(cpu, lbn)) { | ||
68 | return false; | ||
28 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 69 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
29 | index XXXXXXX..XXXXXXX 100644 | 70 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/helper.c | 71 | --- a/target/arm/helper.c |
31 | +++ b/target/arm/helper.c | 72 | +++ b/target/arm/helper.c |
32 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 73 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) |
33 | .access = PL1_R, .type = ARM_CP_CONST, | 74 | env->cpu_watchpoint[n] = NULL; |
34 | .accessfn = access_aa64_tid3, | 75 | } |
35 | .resetvalue = 0 }, | 76 | |
36 | - { .name = "MVFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 77 | - if (!extract64(wcr, 0, 1)) { |
37 | + { .name = "ID_PFR2", .state = ARM_CP_STATE_BOTH, | 78 | + if (!FIELD_EX64(wcr, DBGWCR, E)) { |
38 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4, | 79 | /* E bit clear : watchpoint disabled */ |
39 | .access = PL1_R, .type = ARM_CP_CONST, | 80 | return; |
40 | .accessfn = access_aa64_tid3, | 81 | } |
41 | - .resetvalue = 0 }, | 82 | |
42 | + .resetvalue = cpu->isar.id_pfr2 }, | 83 | - switch (extract64(wcr, 3, 2)) { |
43 | { .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 84 | + switch (FIELD_EX64(wcr, DBGWCR, LSC)) { |
44 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5, | 85 | case 0: |
45 | .access = PL1_R, .type = ARM_CP_CONST, | 86 | /* LSC 00 is reserved and must behave as if the wp is disabled */ |
87 | return; | ||
88 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
89 | * CONSTRAINED UNPREDICTABLE; we opt to ignore BAS in this case, | ||
90 | * thus generating a watchpoint for every byte in the masked region. | ||
91 | */ | ||
92 | - mask = extract64(wcr, 24, 4); | ||
93 | + mask = FIELD_EX64(wcr, DBGWCR, MASK); | ||
94 | if (mask == 1 || mask == 2) { | ||
95 | /* Reserved values of MASK; we must act as if the mask value was | ||
96 | * some non-reserved value, or as if the watchpoint were disabled. | ||
97 | @@ -XXX,XX +XXX,XX @@ void hw_watchpoint_update(ARMCPU *cpu, int n) | ||
98 | wvr &= ~(len - 1); | ||
99 | } else { | ||
100 | /* Watchpoint covers bytes defined by the byte address select bits */ | ||
101 | - int bas = extract64(wcr, 5, 8); | ||
102 | + int bas = FIELD_EX64(wcr, DBGWCR, BAS); | ||
103 | int basstart; | ||
104 | |||
105 | if (extract64(wvr, 2, 1)) { | ||
46 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 106 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
47 | index XXXXXXX..XXXXXXX 100644 | 107 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/target/arm/kvm64.c | 108 | --- a/target/arm/kvm64.c |
49 | +++ b/target/arm/kvm64.c | 109 | +++ b/target/arm/kvm64.c |
50 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 110 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, |
51 | ARM64_SYS_REG(3, 0, 0, 1, 0)); | 111 | target_ulong len, int type) |
52 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr1, | 112 | { |
53 | ARM64_SYS_REG(3, 0, 0, 1, 1)); | 113 | HWWatchpoint wp = { |
54 | + err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr2, | 114 | - .wcr = 1, /* E=1, enable */ |
55 | + ARM64_SYS_REG(3, 0, 0, 3, 4)); | 115 | + .wcr = R_DBGWCR_E_MASK, /* E=1, enable */ |
56 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_dfr0, | 116 | .wvr = addr & (~0x7ULL), |
57 | ARM64_SYS_REG(3, 0, 0, 1, 2)); | 117 | .details = { .vaddr = addr, .len = len } |
58 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_mmfr0, | 118 | }; |
119 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
120 | * HMC=0 SSC=0 PAC=3 will hit EL0 or EL1, any security state, | ||
121 | * valid whether EL3 is implemented or not | ||
122 | */ | ||
123 | - wp.wcr = deposit32(wp.wcr, 1, 2, 3); | ||
124 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, PAC, 3); | ||
125 | |||
126 | switch (type) { | ||
127 | case GDB_WATCHPOINT_READ: | ||
128 | - wp.wcr = deposit32(wp.wcr, 3, 2, 1); | ||
129 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 1); | ||
130 | wp.details.flags = BP_MEM_READ; | ||
131 | break; | ||
132 | case GDB_WATCHPOINT_WRITE: | ||
133 | - wp.wcr = deposit32(wp.wcr, 3, 2, 2); | ||
134 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 2); | ||
135 | wp.details.flags = BP_MEM_WRITE; | ||
136 | break; | ||
137 | case GDB_WATCHPOINT_ACCESS: | ||
138 | - wp.wcr = deposit32(wp.wcr, 3, 2, 3); | ||
139 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, LSC, 3); | ||
140 | wp.details.flags = BP_MEM_ACCESS; | ||
141 | break; | ||
142 | default: | ||
143 | @@ -XXX,XX +XXX,XX @@ static int insert_hw_watchpoint(target_ulong addr, | ||
144 | int bits = ctz64(len); | ||
145 | |||
146 | wp.wvr &= ~((1 << bits) - 1); | ||
147 | - wp.wcr = deposit32(wp.wcr, 24, 4, bits); | ||
148 | - wp.wcr = deposit32(wp.wcr, 5, 8, 0xff); | ||
149 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, MASK, bits); | ||
150 | + wp.wcr = FIELD_DP64(wp.wcr, DBGWCR, BAS, 0xff); | ||
151 | } else { | ||
152 | return -ENOBUFS; | ||
153 | } | ||
59 | -- | 154 | -- |
60 | 2.20.1 | 155 | 2.25.1 |
61 | 156 | ||
62 | 157 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add secure pl061 for reset/power down machine from | 3 | The Record bit in the Context Descriptor tells the SMMU to report fault |
4 | the secure world (Arm Trusted Firmware). Connect it | 4 | events to the event queue. Since we don't cache the Record bit at the |
5 | with gpio-pwr driver. | 5 | moment, access faults from a cached Context Descriptor are never |
6 | reported. Store the Record bit in the cached SMMUTransCfg. | ||
6 | 7 | ||
7 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 8 | Fixes: 9bde7f0674fe ("hw/arm/smmuv3: Implement translate callback") |
8 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 9 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
9 | [PMM: Added mention of the new device to the documentation] | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Message-id: 20220427111543.124620-1-jean-philippe@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 14 | --- |
12 | docs/system/arm/virt.rst | 2 ++ | 15 | hw/arm/smmuv3-internal.h | 1 - |
13 | include/hw/arm/virt.h | 2 ++ | 16 | include/hw/arm/smmu-common.h | 1 + |
14 | hw/arm/virt.c | 56 +++++++++++++++++++++++++++++++++++++++- | 17 | hw/arm/smmuv3.c | 14 +++++++------- |
15 | hw/arm/Kconfig | 1 + | 18 | 3 files changed, 8 insertions(+), 8 deletions(-) |
16 | 4 files changed, 60 insertions(+), 1 deletion(-) | ||
17 | 19 | ||
18 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 20 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
19 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/docs/system/arm/virt.rst | 22 | --- a/hw/arm/smmuv3-internal.h |
21 | +++ b/docs/system/arm/virt.rst | 23 | +++ b/hw/arm/smmuv3-internal.h |
22 | @@ -XXX,XX +XXX,XX @@ The virt board supports: | 24 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUEventInfo { |
23 | - Secure-World-only devices if the CPU has TrustZone: | 25 | SMMUEventType type; |
24 | 26 | uint32_t sid; | |
25 | - A second PL011 UART | 27 | bool recorded; |
26 | + - A second PL061 GPIO controller, with GPIO lines for triggering | 28 | - bool record_trans_faults; |
27 | + a system reset or system poweroff | 29 | bool inval_ste_allowed; |
28 | - A secure flash memory | 30 | union { |
29 | - 16MB of secure RAM | 31 | struct { |
30 | 32 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h | |
31 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/hw/arm/virt.h | 34 | --- a/include/hw/arm/smmu-common.h |
34 | +++ b/include/hw/arm/virt.h | 35 | +++ b/include/hw/arm/smmu-common.h |
35 | @@ -XXX,XX +XXX,XX @@ enum { | 36 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUTransCfg { |
36 | VIRT_GPIO, | 37 | bool disabled; /* smmu is disabled */ |
37 | VIRT_SECURE_UART, | 38 | bool bypassed; /* translation is bypassed */ |
38 | VIRT_SECURE_MEM, | 39 | bool aborted; /* translation is aborted */ |
39 | + VIRT_SECURE_GPIO, | 40 | + bool record_faults; /* record fault events */ |
40 | VIRT_PCDIMM_ACPI, | 41 | uint64_t ttb; /* TT base address */ |
41 | VIRT_ACPI_GED, | 42 | uint8_t oas; /* output address width */ |
42 | VIRT_NVDIMM_ACPI, | 43 | uint8_t tbi; /* Top Byte Ignore */ |
43 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | 44 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
44 | bool kvm_no_adjvtime; | ||
45 | bool no_kvm_steal_time; | ||
46 | bool acpi_expose_flash; | ||
47 | + bool no_secure_gpio; | ||
48 | }; | ||
49 | |||
50 | struct VirtMachineState { | ||
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
53 | --- a/hw/arm/virt.c | 46 | --- a/hw/arm/smmuv3.c |
54 | +++ b/hw/arm/virt.c | 47 | +++ b/hw/arm/smmuv3.c |
55 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | 48 | @@ -XXX,XX +XXX,XX @@ static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) |
56 | [VIRT_ACPI_GED] = { 0x09080000, ACPI_GED_EVT_SEL_LEN }, | 49 | trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz, tt->had); |
57 | [VIRT_NVDIMM_ACPI] = { 0x09090000, NVDIMM_ACPI_IO_LEN}, | ||
58 | [VIRT_PVTIME] = { 0x090a0000, 0x00010000 }, | ||
59 | + [VIRT_SECURE_GPIO] = { 0x090b0000, 0x00001000 }, | ||
60 | [VIRT_MMIO] = { 0x0a000000, 0x00000200 }, | ||
61 | /* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */ | ||
62 | [VIRT_PLATFORM_BUS] = { 0x0c000000, 0x02000000 }, | ||
63 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_keys(const VirtMachineState *vms, | ||
64 | "gpios", phandle, 3, 0); | ||
65 | } | ||
66 | |||
67 | +#define SECURE_GPIO_POWEROFF 0 | ||
68 | +#define SECURE_GPIO_RESET 1 | ||
69 | + | ||
70 | +static void create_secure_gpio_pwr(const VirtMachineState *vms, | ||
71 | + DeviceState *pl061_dev, | ||
72 | + uint32_t phandle) | ||
73 | +{ | ||
74 | + DeviceState *gpio_pwr_dev; | ||
75 | + | ||
76 | + /* gpio-pwr */ | ||
77 | + gpio_pwr_dev = sysbus_create_simple("gpio-pwr", -1, NULL); | ||
78 | + | ||
79 | + /* connect secure pl061 to gpio-pwr */ | ||
80 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_RESET, | ||
81 | + qdev_get_gpio_in_named(gpio_pwr_dev, "reset", 0)); | ||
82 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_POWEROFF, | ||
83 | + qdev_get_gpio_in_named(gpio_pwr_dev, "shutdown", 0)); | ||
84 | + | ||
85 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-poweroff"); | ||
86 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "compatible", | ||
87 | + "gpio-poweroff"); | ||
88 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-poweroff", | ||
89 | + "gpios", phandle, SECURE_GPIO_POWEROFF, 0); | ||
90 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "status", "disabled"); | ||
91 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "secure-status", | ||
92 | + "okay"); | ||
93 | + | ||
94 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-restart"); | ||
95 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "compatible", | ||
96 | + "gpio-restart"); | ||
97 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-restart", | ||
98 | + "gpios", phandle, SECURE_GPIO_RESET, 0); | ||
99 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "status", "disabled"); | ||
100 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "secure-status", | ||
101 | + "okay"); | ||
102 | +} | ||
103 | + | ||
104 | static void create_gpio_devices(const VirtMachineState *vms, int gpio, | ||
105 | MemoryRegion *mem) | ||
106 | { | ||
107 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_devices(const VirtMachineState *vms, int gpio, | ||
108 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | ||
109 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | ||
110 | |||
111 | + if (gpio != VIRT_GPIO) { | ||
112 | + /* Mark as not usable by the normal world */ | ||
113 | + qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | ||
114 | + qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | ||
115 | + } | ||
116 | g_free(nodename); | ||
117 | |||
118 | /* Child gpio devices */ | ||
119 | - create_gpio_keys(vms, pl061_dev, phandle); | ||
120 | + if (gpio == VIRT_GPIO) { | ||
121 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
122 | + } else { | ||
123 | + create_secure_gpio_pwr(vms, pl061_dev, phandle); | ||
124 | + } | ||
125 | } | ||
126 | |||
127 | static void create_virtio_devices(const VirtMachineState *vms) | ||
128 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
129 | create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
130 | } | 50 | } |
131 | 51 | ||
132 | + if (vms->secure && !vmc->no_secure_gpio) { | 52 | - event->record_trans_faults = CD_R(cd); |
133 | + create_gpio_devices(vms, VIRT_SECURE_GPIO, secure_sysmem); | 53 | + cfg->record_faults = CD_R(cd); |
134 | + } | 54 | |
135 | + | 55 | return 0; |
136 | /* connect powerdown request */ | 56 | |
137 | vms->powerdown_notifier.notify = virt_powerdown_req; | 57 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
138 | qemu_register_powerdown_notifier(&vms->powerdown_notifier); | 58 | |
139 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(6, 0) | 59 | tt = select_tt(cfg, addr); |
140 | 60 | if (!tt) { | |
141 | static void virt_machine_5_2_options(MachineClass *mc) | 61 | - if (event.record_trans_faults) { |
142 | { | 62 | + if (cfg->record_faults) { |
143 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | 63 | event.type = SMMU_EVT_F_TRANSLATION; |
144 | + | 64 | event.u.f_translation.addr = addr; |
145 | virt_machine_6_0_options(mc); | 65 | event.u.f_translation.rnw = flag & 0x1; |
146 | compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len); | 66 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
147 | + vmc->no_secure_gpio = true; | 67 | if (cached_entry) { |
148 | } | 68 | if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) { |
149 | DEFINE_VIRT_MACHINE(5, 2) | 69 | status = SMMU_TRANS_ERROR; |
150 | 70 | - if (event.record_trans_faults) { | |
151 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 71 | + if (cfg->record_faults) { |
152 | index XXXXXXX..XXXXXXX 100644 | 72 | event.type = SMMU_EVT_F_PERMISSION; |
153 | --- a/hw/arm/Kconfig | 73 | event.u.f_permission.addr = addr; |
154 | +++ b/hw/arm/Kconfig | 74 | event.u.f_permission.rnw = flag & 0x1; |
155 | @@ -XXX,XX +XXX,XX @@ config ARM_VIRT | 75 | @@ -XXX,XX +XXX,XX @@ static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, |
156 | select PL011 # UART | 76 | event.u.f_walk_eabt.addr2 = ptw_info.addr; |
157 | select PL031 # RTC | 77 | break; |
158 | select PL061 # GPIO | 78 | case SMMU_PTW_ERR_TRANSLATION: |
159 | + select GPIO_PWR | 79 | - if (event.record_trans_faults) { |
160 | select PLATFORM_BUS | 80 | + if (cfg->record_faults) { |
161 | select SMBIOS | 81 | event.type = SMMU_EVT_F_TRANSLATION; |
162 | select VIRTIO_MMIO | 82 | event.u.f_translation.addr = addr; |
83 | event.u.f_translation.rnw = flag & 0x1; | ||
84 | } | ||
85 | break; | ||
86 | case SMMU_PTW_ERR_ADDR_SIZE: | ||
87 | - if (event.record_trans_faults) { | ||
88 | + if (cfg->record_faults) { | ||
89 | event.type = SMMU_EVT_F_ADDR_SIZE; | ||
90 | event.u.f_addr_size.addr = addr; | ||
91 | event.u.f_addr_size.rnw = flag & 0x1; | ||
92 | } | ||
93 | break; | ||
94 | case SMMU_PTW_ERR_ACCESS: | ||
95 | - if (event.record_trans_faults) { | ||
96 | + if (cfg->record_faults) { | ||
97 | event.type = SMMU_EVT_F_ACCESS; | ||
98 | event.u.f_access.addr = addr; | ||
99 | event.u.f_access.rnw = flag & 0x1; | ||
100 | } | ||
101 | break; | ||
102 | case SMMU_PTW_ERR_PERMISSION: | ||
103 | - if (event.record_trans_faults) { | ||
104 | + if (cfg->record_faults) { | ||
105 | event.type = SMMU_EVT_F_PERMISSION; | ||
106 | event.u.f_permission.addr = addr; | ||
107 | event.u.f_permission.rnw = flag & 0x1; | ||
163 | -- | 108 | -- |
164 | 2.20.1 | 109 | 2.25.1 |
165 | |||
166 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | cpu_get_phys_page_debug() uses 'DATA LOAD' MMU access type. | 3 | Make the translation error message prettier by adding a missing space |
4 | before the parenthesis. | ||
4 | 5 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
6 | Message-id: 20210127232822.3530782-1-f4bug@amsat.org | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
9 | Message-id: 20220427111543.124620-2-jean-philippe@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/helper.c | 2 +- | 12 | hw/arm/smmuv3.c | 2 +- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 14 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 17 | --- a/hw/arm/smmuv3.c |
16 | +++ b/target/arm/helper.c | 18 | +++ b/hw/arm/smmuv3.c |
17 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | 19 | @@ -XXX,XX +XXX,XX @@ epilogue: |
18 | 20 | break; | |
19 | *attrs = (MemTxAttrs) {}; | 21 | case SMMU_TRANS_ERROR: |
20 | 22 | qemu_log_mask(LOG_GUEST_ERROR, | |
21 | - ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | 23 | - "%s translation failed for iova=0x%"PRIx64"(%s)\n", |
22 | + ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr, | 24 | + "%s translation failed for iova=0x%"PRIx64" (%s)\n", |
23 | attrs, &prot, &page_size, &fi, &cacheattrs); | 25 | mr->parent_obj.name, addr, smmu_event_string(event.type)); |
24 | 26 | smmuv3_record_event(s, &event); | |
25 | if (ret) { | 27 | break; |
26 | -- | 28 | -- |
27 | 2.20.1 | 29 | 2.25.1 |
28 | |||
29 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK APB timer, since we're about to do | 1 | The Arm FEAT_TTL architectural feature allows the guest to provide an |
---|---|---|---|
2 | some refactoring of how it is clocked. | 2 | optional hint in an AArch64 TLB invalidate operation about which |
3 | translation table level holds the leaf entry for the address being | ||
4 | invalidated. QEMU's TLB implementation doesn't need that hint, and | ||
5 | we correctly ignore the (previously RES0) bits in TLB invalidate | ||
6 | operation values that are now used for the TTL field. So we can | ||
7 | simply advertise support for it in our 'max' CPU. | ||
3 | 8 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 11 | Message-id: 20220426160422.2353158-2-peter.maydell@linaro.org |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-4-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-4-peter.maydell@linaro.org | ||
10 | --- | 12 | --- |
11 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++++++++++++++++++ | 13 | docs/system/arm/emulation.rst | 1 + |
12 | MAINTAINERS | 1 + | 14 | target/arm/cpu64.c | 1 + |
13 | tests/qtest/meson.build | 1 + | 15 | 2 files changed, 2 insertions(+) |
14 | 3 files changed, 77 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
16 | 16 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-timer-test.c b/tests/qtest/cmsdk-apb-timer-test.c | 17 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-timer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB timer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE-200 timer0; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40000000 | ||
44 | + | ||
45 | +#define CTRL 0 | ||
46 | +#define VALUE 4 | ||
47 | +#define RELOAD 8 | ||
48 | +#define INTSTATUS 0xc | ||
49 | + | ||
50 | +static void test_timer(void) | ||
51 | +{ | ||
52 | + g_assert_true(readl(TIMER_BASE + INTSTATUS) == 0); | ||
53 | + | ||
54 | + /* Start timer: will fire after 40 * 1000 == 40000 ns */ | ||
55 | + writel(TIMER_BASE + RELOAD, 1000); | ||
56 | + writel(TIMER_BASE + CTRL, 9); | ||
57 | + | ||
58 | + /* Step to just past the 500th tick and check VALUE */ | ||
59 | + clock_step(40 * 500 + 1); | ||
60 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
61 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 500); | ||
62 | + | ||
63 | + /* Just past the 1000th tick: timer should have fired */ | ||
64 | + clock_step(40 * 500); | ||
65 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
66 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 0); | ||
67 | + | ||
68 | + /* VALUE reloads at the following tick */ | ||
69 | + clock_step(40); | ||
70 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 1000); | ||
71 | + | ||
72 | + /* Check write-1-to-clear behaviour of INTSTATUS */ | ||
73 | + writel(TIMER_BASE + INTSTATUS, 0); | ||
74 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
75 | + writel(TIMER_BASE + INTSTATUS, 1); | ||
76 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
77 | + | ||
78 | + /* Turn off the timer */ | ||
79 | + writel(TIMER_BASE + CTRL, 0); | ||
80 | +} | ||
81 | + | ||
82 | +int main(int argc, char **argv) | ||
83 | +{ | ||
84 | + int r; | ||
85 | + | ||
86 | + g_test_init(&argc, &argv, NULL); | ||
87 | + | ||
88 | + qtest_start("-machine mps2-an385"); | ||
89 | + | ||
90 | + qtest_add_func("/cmsdk-apb-timer/timer", test_timer); | ||
91 | + | ||
92 | + r = g_test_run(); | ||
93 | + | ||
94 | + qtest_end(); | ||
95 | + | ||
96 | + return r; | ||
97 | +} | ||
98 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
99 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
100 | --- a/MAINTAINERS | 19 | --- a/docs/system/arm/emulation.rst |
101 | +++ b/MAINTAINERS | 20 | +++ b/docs/system/arm/emulation.rst |
102 | @@ -XXX,XX +XXX,XX @@ F: include/hw/rtc/pl031.h | 21 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
103 | F: include/hw/arm/primecell.h | 22 | - FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain) |
104 | F: hw/timer/cmsdk-apb-timer.c | 23 | - FEAT_TLBIRANGE (TLB invalidate range instructions) |
105 | F: include/hw/timer/cmsdk-apb-timer.h | 24 | - FEAT_TTCNP (Translation table Common not private translations) |
106 | +F: tests/qtest/cmsdk-apb-timer-test.c | 25 | +- FEAT_TTL (Translation Table Level) |
107 | F: hw/timer/cmsdk-apb-dualtimer.c | 26 | - FEAT_TTST (Small translation tables) |
108 | F: include/hw/timer/cmsdk-apb-dualtimer.h | 27 | - FEAT_UAO (Unprivileged Access Override control) |
109 | F: hw/char/cmsdk-apb-uart.c | 28 | - FEAT_VHE (Virtualization Host Extensions) |
110 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 29 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
111 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
112 | --- a/tests/qtest/meson.build | 31 | --- a/target/arm/cpu64.c |
113 | +++ b/tests/qtest/meson.build | 32 | +++ b/target/arm/cpu64.c |
114 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
115 | 'npcm7xx_timer-test', | 34 | t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1); /* TTCNP */ |
116 | 'npcm7xx_watchdog_timer-test'] | 35 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ |
117 | qtests_arm = \ | 36 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ |
118 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | 37 | + t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ |
119 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | 38 | cpu->isar.id_aa64mmfr2 = t; |
120 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | 39 | |
121 | ['arm-cpu-features', | 40 | t = cpu->isar.id_aa64zfr0; |
122 | -- | 41 | -- |
123 | 2.20.1 | 42 | 2.25.1 |
124 | |||
125 | diff view generated by jsdifflib |
1 | Add a function for checking whether a clock has a source. This is | 1 | The description in the Arm ARM of the requirements of FEAT_BBM is |
---|---|---|---|
2 | useful for devices which have input clocks that must be wired up by | 2 | admirably clear on the guarantees it provides software, but slightly |
3 | the board as it allows them to fail in realize rather than ploughing | 3 | more obscure on what that means for implementations. The description |
4 | on with a zero-period clock. | 4 | of the equivalent SMMU feature in the SMMU specification (IHI0070D.b |
5 | section 3.21.1) is perhaps a bit more detailed and includes some | ||
6 | example valid implementation choices. (The SMMU version of this | ||
7 | feature is slightly tighter than the CPU version: the CPU is permitted | ||
8 | to raise TLB Conflict aborts in some situations that the SMMU may | ||
9 | not. This doesn't matter for QEMU because we don't want to do TLB | ||
10 | Conflict aborts anyway.) | ||
11 | |||
12 | The informal summary of FEAT_BBM is that it is about permitting an OS | ||
13 | to switch a range of memory between "covered by a huge page" and | ||
14 | "covered by a sequence of normal pages" without having to engage in | ||
15 | the 'break-before-make' dance that has traditionally been | ||
16 | necessary. The 'break-before-make' sequence is: | ||
17 | |||
18 | * replace the old translation table entry with an invalid entry | ||
19 | * execute a DSB insn | ||
20 | * execute a broadcast TLB invalidate insn | ||
21 | * execute a DSB insn | ||
22 | * write the new translation table entry | ||
23 | * execute a DSB insn | ||
24 | |||
25 | The point of this is to ensure that no TLB can simultaneously contain | ||
26 | TLB entries for the old and the new entry, which would traditionally | ||
27 | be UNPREDICTABLE (allowing the CPU to generate a TLB Conflict fault | ||
28 | or to use a random mishmash of values from the old and the new | ||
29 | entry). FEAT_BBM level 2 says "for the specific case where the only | ||
30 | thing that changed is the size of the block, the TLB is guaranteed | ||
31 | not to do weird things even if there are multiple entries for an | ||
32 | address", which means that software can now do: | ||
33 | |||
34 | * replace old translation table entry with new entry | ||
35 | * DSB | ||
36 | * broadcast TLB invalidate | ||
37 | * DSB | ||
38 | |||
39 | As the SMMU spec notes, valid ways to do this include: | ||
40 | |||
41 | * if there are multiple entries in the TLB for an address, | ||
42 | choose one of them and use it, ignoring the others | ||
43 | * if there are multiple entries in the TLB for an address, | ||
44 | throw them all out and do a page table walk to get a new one | ||
45 | |||
46 | QEMU's page table walk implementation for Arm CPUs already meets the | ||
47 | requirements for FEAT_BBM level 2. When we cache an entry in our TCG | ||
48 | TLB, we do so only for the specific (non-huge) page that the address | ||
49 | is in, and there is no way for the TLB data structure to ever have | ||
50 | more than one TLB entry for that page. (We handle huge pages only in | ||
51 | that we track what part of the address space is covered by huge pages | ||
52 | so that a TLB invalidate operation for an address in a huge page | ||
53 | results in an invalidation of the whole TLB.) We ignore the Contiguous | ||
54 | bit in page table entries, so we don't have to do anything for the | ||
55 | parts of FEAT_BBM that deal with changis to the Contiguous bit. | ||
56 | |||
57 | FEAT_BBM level 2 also requires that the nT bit in block descriptors | ||
58 | must be ignored; since commit 39a1fd25287f5dece5 we do this. | ||
59 | |||
60 | It's therefore safe for QEMU to advertise FEAT_BBM level 2 by | ||
61 | setting ID_AA64MMFR2_EL1.BBM to 2. | ||
5 | 62 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 63 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 64 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 65 | Message-id: 20220426160422.2353158-3-peter.maydell@linaro.org |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-3-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-3-peter.maydell@linaro.org | ||
12 | --- | 66 | --- |
13 | docs/devel/clocks.rst | 16 ++++++++++++++++ | 67 | docs/system/arm/emulation.rst | 1 + |
14 | include/hw/clock.h | 15 +++++++++++++++ | 68 | target/arm/cpu64.c | 1 + |
15 | 2 files changed, 31 insertions(+) | 69 | 2 files changed, 2 insertions(+) |
16 | 70 | ||
17 | diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst | 71 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst |
18 | index XXXXXXX..XXXXXXX 100644 | 72 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/docs/devel/clocks.rst | 73 | --- a/docs/system/arm/emulation.rst |
20 | +++ b/docs/devel/clocks.rst | 74 | +++ b/docs/system/arm/emulation.rst |
21 | @@ -XXX,XX +XXX,XX @@ object during device instance init. For example: | 75 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: |
22 | /* set initial value to 10ns / 100MHz */ | 76 | - FEAT_AA32HPD (AArch32 hierarchical permission disables) |
23 | clock_set_ns(clk, 10); | 77 | - FEAT_AA32I8MM (AArch32 Int8 matrix multiplication instructions) |
24 | 78 | - FEAT_AES (AESD and AESE instructions) | |
25 | +To enforce that the clock is wired up by the board code, you can | 79 | +- FEAT_BBM at level 2 (Translation table break-before-make levels) |
26 | +call ``clock_has_source()`` in your device's realize method: | 80 | - FEAT_BF16 (AArch64 BFloat16 instructions) |
27 | + | 81 | - FEAT_BTI (Branch Target Identification) |
28 | +.. code-block:: c | 82 | - FEAT_DIT (Data Independent Timing instructions) |
29 | + | 83 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
30 | + if (!clock_has_source(s->clk)) { | ||
31 | + error_setg(errp, "MyDevice: clk input must be connected"); | ||
32 | + return; | ||
33 | + } | ||
34 | + | ||
35 | +Note that this only checks that the clock has been wired up; it is | ||
36 | +still possible that the output clock connected to it is disabled | ||
37 | +or has not yet been configured, in which case the period will be | ||
38 | +zero. You should use the clock callback to find out when the clock | ||
39 | +period changes. | ||
40 | + | ||
41 | Fetching clock frequency/period | ||
42 | ------------------------------- | ||
43 | |||
44 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | 84 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/include/hw/clock.h | 85 | --- a/target/arm/cpu64.c |
47 | +++ b/include/hw/clock.h | 86 | +++ b/target/arm/cpu64.c |
48 | @@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk); | 87 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
49 | */ | 88 | t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1); /* TTST */ |
50 | void clock_set_source(Clock *clk, Clock *src); | 89 | t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1); /* FEAT_LVA */ |
51 | 90 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | |
52 | +/** | 91 | + t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ |
53 | + * clock_has_source: | 92 | cpu->isar.id_aa64mmfr2 = t; |
54 | + * @clk: the clock | 93 | |
55 | + * | 94 | t = cpu->isar.id_aa64zfr0; |
56 | + * Returns true if the clock has a source clock connected to it. | ||
57 | + * This is useful for devices which have input clocks which must | ||
58 | + * be connected by the board/SoC code which creates them. The | ||
59 | + * device code can use this to check in its realize method that | ||
60 | + * the clock has been connected. | ||
61 | + */ | ||
62 | +static inline bool clock_has_source(const Clock *clk) | ||
63 | +{ | ||
64 | + return clk->source != NULL; | ||
65 | +} | ||
66 | + | ||
67 | /** | ||
68 | * clock_set: | ||
69 | * @clk: the clock to initialize. | ||
70 | -- | 95 | -- |
71 | 2.20.1 | 96 | 2.25.1 |
72 | |||
73 | diff view generated by jsdifflib |
1 | Move the preadv availability check to meson.build. This is what we | 1 | The Arm SMMUv3 includes an optional feature equivalent to the CPU |
---|---|---|---|
2 | want to be doing for host-OS-feature-checks anyway, but it also fixes | 2 | FEAT_BBM, which permits an OS to switch a range of memory between |
3 | a problem with building for macOS with the most recent XCode SDK on a | 3 | "covered by a huge page" and "covered by a sequence of normal pages" |
4 | Catalina host. | 4 | without having to engage in the traditional 'break-before-make' |
5 | dance. (This is particularly important for the SMMU, because devices | ||
6 | performing I/O through an SMMU are less likely to be able to cope with | ||
7 | the window in the sequence where an access results in a translation | ||
8 | fault.) The SMMU spec explicitly notes that one of the valid ways to | ||
9 | be a BBM level 2 compliant implementation is: | ||
10 | * if there are multiple entries in the TLB for an address, | ||
11 | choose one of them and use it, ignoring the others | ||
5 | 12 | ||
6 | On that configuration, 'preadv()' is provided as a weak symbol, so | 13 | Our SMMU TLB implementation (unlike our CPU TLB) does allow multiple |
7 | that programs can be built with optional support for it and make a | 14 | TLB entries for an address, because the translation table level is |
8 | runtime availability check to see whether the preadv() they have is a | 15 | part of the SMMUIOTLBKey, and so our IOTLB hashtable can include |
9 | working one or one which they must not call because it will | 16 | entries for the same address where the leaf was at different levels |
10 | runtime-assert. QEMU's configure test passes (unless you're building | 17 | (i.e. both hugepage and normal page). Our TLB lookup implementation in |
11 | with --enable-werror) because the test program using preadv() | 18 | smmu_iotlb_lookup() will always find the entry with the lowest level |
12 | compiles, but then QEMU crashes at runtime when preadv() is called, | 19 | (i.e. it prefers the hugepage over the normal page) and ignore any |
13 | with errors like: | 20 | others. TLB invalidation correctly removes all TLB entries matching |
21 | the specified address or address range (unless the guest specifies the | ||
22 | leaf level explicitly, in which case it gets what it asked for). So we | ||
23 | can validly advertise support for BBML level 2. | ||
14 | 24 | ||
15 | dyld: lazy symbol binding failed: Symbol not found: _preadv | 25 | Note that we still can't yet advertise ourselves as an SMMU v3.2, |
16 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | 26 | because v3.2 requires support for the S2FWB feature, which we don't |
17 | Expected in: /usr/lib/libSystem.B.dylib | 27 | yet implement. |
18 | |||
19 | dyld: Symbol not found: _preadv | ||
20 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
21 | Expected in: /usr/lib/libSystem.B.dylib | ||
22 | |||
23 | Meson's own function availability check has a special case for macOS | ||
24 | which adds '-Wl,-no_weak_imports' to the compiler flags, which forces | ||
25 | the test to require the real function, not the macOS-version-too-old | ||
26 | stub. | ||
27 | |||
28 | So this commit fixes the bug where macOS builds on Catalina currently | ||
29 | require --disable-werror. | ||
30 | 28 | ||
31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
32 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | 30 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 31 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
34 | Message-id: 20210126155846.17109-1-peter.maydell@linaro.org | 32 | Message-id: 20220426160422.2353158-4-peter.maydell@linaro.org |
35 | --- | 33 | --- |
36 | configure | 16 ---------------- | 34 | hw/arm/smmuv3-internal.h | 1 + |
37 | meson.build | 4 +++- | 35 | hw/arm/smmuv3.c | 1 + |
38 | 2 files changed, 3 insertions(+), 17 deletions(-) | 36 | 2 files changed, 2 insertions(+) |
39 | 37 | ||
40 | diff --git a/configure b/configure | 38 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
41 | index XXXXXXX..XXXXXXX 100755 | ||
42 | --- a/configure | ||
43 | +++ b/configure | ||
44 | @@ -XXX,XX +XXX,XX @@ if compile_prog "" "" ; then | ||
45 | iovec=yes | ||
46 | fi | ||
47 | |||
48 | -########################################## | ||
49 | -# preadv probe | ||
50 | -cat > $TMPC <<EOF | ||
51 | -#include <sys/types.h> | ||
52 | -#include <sys/uio.h> | ||
53 | -#include <unistd.h> | ||
54 | -int main(void) { return preadv(0, 0, 0, 0); } | ||
55 | -EOF | ||
56 | -preadv=no | ||
57 | -if compile_prog "" "" ; then | ||
58 | - preadv=yes | ||
59 | -fi | ||
60 | - | ||
61 | ########################################## | ||
62 | # fdt probe | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ fi | ||
65 | if test "$iovec" = "yes" ; then | ||
66 | echo "CONFIG_IOVEC=y" >> $config_host_mak | ||
67 | fi | ||
68 | -if test "$preadv" = "yes" ; then | ||
69 | - echo "CONFIG_PREADV=y" >> $config_host_mak | ||
70 | -fi | ||
71 | if test "$membarrier" = "yes" ; then | ||
72 | echo "CONFIG_MEMBARRIER=y" >> $config_host_mak | ||
73 | fi | ||
74 | diff --git a/meson.build b/meson.build | ||
75 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
76 | --- a/meson.build | 40 | --- a/hw/arm/smmuv3-internal.h |
77 | +++ b/meson.build | 41 | +++ b/hw/arm/smmuv3-internal.h |
78 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | 42 | @@ -XXX,XX +XXX,XX @@ REG32(IDR2, 0x8) |
79 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | 43 | REG32(IDR3, 0xc) |
80 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | 44 | FIELD(IDR3, HAD, 2, 1); |
81 | 45 | FIELD(IDR3, RIL, 10, 1); | |
82 | +config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | 46 | + FIELD(IDR3, BBML, 11, 2); |
83 | + | 47 | REG32(IDR4, 0x10) |
84 | ignored = ['CONFIG_QEMU_INTERP_PREFIX'] # actually per-target | 48 | REG32(IDR5, 0x14) |
85 | arrays = ['CONFIG_AUDIO_DRIVERS', 'CONFIG_BDRV_RW_WHITELIST', 'CONFIG_BDRV_RO_WHITELIST'] | 49 | FIELD(IDR5, OAS, 0, 3); |
86 | strings = ['HOST_DSOSUF', 'CONFIG_IASL'] | 50 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
87 | @@ -XXX,XX +XXX,XX @@ summary_info += {'PIE': get_option('b_pie')} | 51 | index XXXXXXX..XXXXXXX 100644 |
88 | summary_info += {'static build': config_host.has_key('CONFIG_STATIC')} | 52 | --- a/hw/arm/smmuv3.c |
89 | summary_info += {'malloc trim support': has_malloc_trim} | 53 | +++ b/hw/arm/smmuv3.c |
90 | summary_info += {'membarrier': config_host.has_key('CONFIG_MEMBARRIER')} | 54 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_init_regs(SMMUv3State *s) |
91 | -summary_info += {'preadv support': config_host.has_key('CONFIG_PREADV')} | 55 | |
92 | +summary_info += {'preadv support': config_host_data.get('CONFIG_PREADV')} | 56 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1); |
93 | summary_info += {'fdatasync': config_host.has_key('CONFIG_FDATASYNC')} | 57 | s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1); |
94 | summary_info += {'madvise': config_host.has_key('CONFIG_MADVISE')} | 58 | + s->idr[3] = FIELD_DP32(s->idr[3], IDR3, BBML, 2); |
95 | summary_info += {'posix_madvise': config_host.has_key('CONFIG_POSIX_MADVISE')} | 59 | |
60 | /* 4K, 16K and 64K granule support */ | ||
61 | s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1); | ||
96 | -- | 62 | -- |
97 | 2.20.1 | 63 | 2.25.1 |
98 | |||
99 | diff view generated by jsdifflib |