1 | The following changes since commit 7e7eb9f852a46b51a71ae9d82590b2e4d28827ee: | 1 | The following changes since commit a97978bcc2d1f650c7d411428806e5b03082b8c7: |
---|---|---|---|
2 | 2 | ||
3 | Merge remote-tracking branch 'remotes/armbru/tags/pull-qapi-2021-01-28' into staging (2021-01-28 22:43:18 +0000) | 3 | Merge remote-tracking branch 'remotes/dg-gitlab/tags/ppc-for-6.1-20210603' into staging (2021-06-03 10:00:35 +0100) |
4 | 4 | ||
5 | are available in the Git repository at: | 5 | are available in the Git repository at: |
6 | 6 | ||
7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210129 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210603 |
8 | 8 | ||
9 | for you to fetch changes up to 11749122e1a86866591306d43603d2795a3dea1a: | 9 | for you to fetch changes up to 1c861885894d840235954060050d240259f5340b: |
10 | 10 | ||
11 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS (2021-01-29 10:47:29 +0000) | 11 | tests/unit/test-vmstate: Assert that dup() and mkstemp() succeed (2021-06-03 16:43:27 +0100) |
12 | 12 | ||
13 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
14 | target-arm queue: | 14 | target-arm queue: |
15 | * Implement ID_PFR2 | 15 | * Some not-yet-enabled preliminaries for M-profile MVE support |
16 | * Conditionalize DBGDIDR | 16 | * Consistently use "Cortex-Axx", not "Cortex Axx" in docs, comments |
17 | * rename xlnx-zcu102.canbusN properties | 17 | * docs: Fix installation of man pages with Sphinx 4.x |
18 | * provide powerdown/reset mechanism for secure firmware on 'virt' board | 18 | * Mark LDS{MIN,MAX} as signed operations |
19 | * hw/misc: Fix arith overflow in NPCM7XX PWM module | 19 | * Fix missing syndrome value for DAIF and PAC check exceptions |
20 | * target/arm: Replace magic value by MMU_DATA_LOAD definition | 20 | * Implement BFloat16 extensions |
21 | * configure: fix preadv errors on Catalina macOS with new XCode | 21 | * Refactoring of hvf accelerator code in preparation for aarch64 support |
22 | * Various configure and other cleanups in preparation for iOS support | 22 | * Fix some coverity nits in test code |
23 | * hvf: Add hypervisor entitlement to output binaries (needed for Big Sur) | ||
24 | * Implement pvpanic-pci device | ||
25 | * Convert the CMSDK timer devices to the Clock framework | ||
26 | 23 | ||
27 | ---------------------------------------------------------------- | 24 | ---------------------------------------------------------------- |
28 | Alexander Graf (1): | 25 | Alexander Graf (12): |
29 | hvf: Add hypervisor entitlement to output binaries | 26 | hvf: Move assert_hvf_ok() into common directory |
27 | hvf: Move vcpu thread functions into common directory | ||
28 | hvf: Move cpu functions into common directory | ||
29 | hvf: Move hvf internal definitions into common header | ||
30 | hvf: Make hvf_set_phys_mem() static | ||
31 | hvf: Remove use of hv_uvaddr_t and hv_gpaddr_t | ||
32 | hvf: Split out common code on vcpu init and destroy | ||
33 | hvf: Use cpu_synchronize_state() | ||
34 | hvf: Make synchronize functions static | ||
35 | hvf: Remove hvf-accel-ops.h | ||
36 | hvf: Introduce hvf vcpu struct | ||
37 | hvf: Simplify post reset/init/loadvm hooks | ||
30 | 38 | ||
31 | Hao Wu (1): | 39 | Damien Goutte-Gattat (1): |
32 | hw/misc: Fix arith overflow in NPCM7XX PWM module | 40 | docs: Fix installation of man pages with Sphinx 4.x |
33 | 41 | ||
34 | Joelle van Dyne (7): | 42 | Jamie Iles (4): |
35 | configure: cross-compiling with empty cross_prefix | 43 | target/arm: fix missing exception class |
36 | osdep: build with non-working system() function | 44 | target/arm: fold do_raise_exception into raise_exception |
37 | darwin: remove redundant dependency declaration | 45 | target/arm: use raise_exception_ra for MTE check failure |
38 | darwin: fix cross-compiling for Darwin | 46 | target/arm: use raise_exception_ra for stack limit exception |
39 | configure: cross compile should use x86_64 cpu_family | ||
40 | darwin: detect CoreAudio for build | ||
41 | darwin: remove 64-bit build detection on 32-bit OS | ||
42 | 47 | ||
43 | Maxim Uvarov (3): | 48 | Peter Maydell (15): |
44 | hw: gpio: implement gpio-pwr driver for qemu reset/poweroff | 49 | target/arm: Add isar feature check functions for MVE |
45 | arm-virt: refactor gpios creation | 50 | target/arm: Update feature checks for insns which are "MVE or FP" |
46 | arm-virt: add secure pl061 for reset/power down | 51 | target/arm: Move fpsp/fpdp isar check into callers of do_vfp_2op_sp/dp |
52 | target/arm: Add MVE check to VMOV_reg_sp and VMOV_reg_dp | ||
53 | target/arm: Fix return values in fp_sysreg_checks() | ||
54 | target/arm: Implement M-profile VPR register | ||
55 | target/arm: Make FPSCR.LTPSIZE writable for MVE | ||
56 | target/arm: Allow board models to specify initial NS VTOR | ||
57 | arm: Consistently use "Cortex-Axx", not "Cortex Axx" | ||
58 | tests/qtest/bios-tables-test: Check for dup2() failure | ||
59 | tests/qtest/e1000e-test: Check qemu_recv() succeeded | ||
60 | tests/qtest/hd-geo-test: Fix checks on mkstemp() return value | ||
61 | tests/qtest/pflash-cfi02-test: Avoid potential integer overflow | ||
62 | tests/qtest/tpm-tests: Remove unnecessary NULL checks | ||
63 | tests/unit/test-vmstate: Assert that dup() and mkstemp() succeed | ||
47 | 64 | ||
48 | Mihai Carabas (4): | 65 | Richard Henderson (13): |
49 | hw/misc/pvpanic: split-out generic and bus dependent code | 66 | target/arm: Mark LDS{MIN,MAX} as signed operations |
50 | hw/misc/pvpanic: add PCI interface support | 67 | target/arm: Add isar_feature_{aa32, aa64, aa64_sve}_bf16 |
51 | pvpanic : update pvpanic spec document | 68 | target/arm: Unify unallocated path in disas_fp_1src |
52 | tests/qtest: add a test case for pvpanic-pci | 69 | target/arm: Implement scalar float32 to bfloat16 conversion |
70 | target/arm: Implement vector float32 to bfloat16 conversion | ||
71 | softfpu: Add float_round_to_odd_inf | ||
72 | target/arm: Implement bfloat16 dot product (vector) | ||
73 | target/arm: Implement bfloat16 dot product (indexed) | ||
74 | target/arm: Implement bfloat16 matrix multiply accumulate | ||
75 | target/arm: Implement bfloat widening fma (vector) | ||
76 | target/arm: Implement bfloat widening fma (indexed) | ||
77 | linux-user/aarch64: Enable hwcap bits for bfloat16 | ||
78 | target/arm: Enable BFloat16 extensions | ||
53 | 79 | ||
54 | Paolo Bonzini (1): | 80 | docs/conf.py | 1 + |
55 | arm: rename xlnx-zcu102.canbusN properties | 81 | docs/system/arm/aspeed.rst | 4 +- |
82 | docs/system/arm/nuvoton.rst | 6 +- | ||
83 | docs/system/arm/sabrelite.rst | 2 +- | ||
84 | include/fpu/softfloat-types.h | 4 +- | ||
85 | include/hw/arm/allwinner-h3.h | 2 +- | ||
86 | include/hw/arm/armv7m.h | 2 + | ||
87 | include/hw/core/cpu.h | 3 +- | ||
88 | include/sysemu/hvf_int.h | 58 +++++ | ||
89 | target/arm/cpu.h | 48 +++- | ||
90 | target/arm/helper-sve.h | 4 + | ||
91 | target/arm/helper.h | 15 ++ | ||
92 | target/i386/hvf/hvf-accel-ops.h | 23 -- | ||
93 | target/i386/hvf/hvf-i386.h | 33 +-- | ||
94 | target/i386/hvf/vmx.h | 24 +- | ||
95 | target/i386/hvf/x86hvf.h | 2 - | ||
96 | target/arm/neon-dp.decode | 1 + | ||
97 | target/arm/neon-shared.decode | 11 + | ||
98 | target/arm/sve.decode | 19 +- | ||
99 | target/arm/vfp.decode | 2 + | ||
100 | accel/hvf/hvf-accel-ops.c | 471 ++++++++++++++++++++++++++++++++++++++++ | ||
101 | accel/hvf/hvf-all.c | 47 ++++ | ||
102 | hw/arm/armv7m.c | 7 + | ||
103 | hw/arm/aspeed.c | 6 +- | ||
104 | hw/arm/mcimx6ul-evk.c | 2 +- | ||
105 | hw/arm/mcimx7d-sabre.c | 2 +- | ||
106 | hw/arm/npcm7xx_boards.c | 4 +- | ||
107 | hw/arm/sabrelite.c | 2 +- | ||
108 | hw/misc/npcm7xx_clk.c | 2 +- | ||
109 | linux-user/elfload.c | 2 + | ||
110 | target/arm/cpu.c | 13 ++ | ||
111 | target/arm/cpu64.c | 3 + | ||
112 | target/arm/cpu_tcg.c | 1 + | ||
113 | target/arm/m_helper.c | 5 +- | ||
114 | target/arm/machine.c | 20 ++ | ||
115 | target/arm/mte_helper.c | 12 +- | ||
116 | target/arm/op_helper.c | 32 ++- | ||
117 | target/arm/sve_helper.c | 2 + | ||
118 | target/arm/translate-a64.c | 155 +++++++++++-- | ||
119 | target/arm/translate-neon.c | 91 ++++++++ | ||
120 | target/arm/translate-sve.c | 112 ++++++++++ | ||
121 | target/arm/translate-vfp.c | 164 ++++++++++---- | ||
122 | target/arm/vec_helper.c | 140 +++++++++++- | ||
123 | target/arm/vfp_helper.c | 21 +- | ||
124 | target/i386/hvf/hvf-accel-ops.c | 146 ------------- | ||
125 | target/i386/hvf/hvf.c | 464 +++++---------------------------------- | ||
126 | target/i386/hvf/x86.c | 28 +-- | ||
127 | target/i386/hvf/x86_descr.c | 26 +-- | ||
128 | target/i386/hvf/x86_emu.c | 62 +++--- | ||
129 | target/i386/hvf/x86_mmu.c | 4 +- | ||
130 | target/i386/hvf/x86_task.c | 12 +- | ||
131 | target/i386/hvf/x86hvf.c | 222 +++++++++---------- | ||
132 | tests/qtest/bios-tables-test.c | 8 +- | ||
133 | tests/qtest/e1000e-test.c | 3 +- | ||
134 | tests/qtest/hd-geo-test.c | 4 +- | ||
135 | tests/qtest/pflash-cfi02-test.c | 2 +- | ||
136 | tests/qtest/tpm-tests.c | 12 +- | ||
137 | tests/unit/test-vmstate.c | 5 +- | ||
138 | fpu/softfloat-parts.c.inc | 6 +- | ||
139 | MAINTAINERS | 8 + | ||
140 | accel/hvf/meson.build | 7 + | ||
141 | accel/meson.build | 1 + | ||
142 | target/i386/hvf/meson.build | 1 - | ||
143 | 63 files changed, 1666 insertions(+), 935 deletions(-) | ||
144 | create mode 100644 include/sysemu/hvf_int.h | ||
145 | delete mode 100644 target/i386/hvf/hvf-accel-ops.h | ||
146 | create mode 100644 accel/hvf/hvf-accel-ops.c | ||
147 | create mode 100644 accel/hvf/hvf-all.c | ||
148 | delete mode 100644 target/i386/hvf/hvf-accel-ops.c | ||
149 | create mode 100644 accel/hvf/meson.build | ||
56 | 150 | ||
57 | Peter Maydell (26): | ||
58 | configure: Move preadv check to meson.build | ||
59 | ptimer: Add new ptimer_set_period_from_clock() function | ||
60 | clock: Add new clock_has_source() function | ||
61 | tests: Add a simple test of the CMSDK APB timer | ||
62 | tests: Add a simple test of the CMSDK APB watchdog | ||
63 | tests: Add a simple test of the CMSDK APB dual timer | ||
64 | hw/timer/cmsdk-apb-timer: Rename CMSDKAPBTIMER struct to CMSDKAPBTimer | ||
65 | hw/timer/cmsdk-apb-timer: Add Clock input | ||
66 | hw/timer/cmsdk-apb-dualtimer: Add Clock input | ||
67 | hw/watchdog/cmsdk-apb-watchdog: Add Clock input | ||
68 | hw/arm/armsse: Rename "MAINCLK" property to "MAINCLK_FRQ" | ||
69 | hw/arm/armsse: Wire up clocks | ||
70 | hw/arm/mps2: Inline CMSDK_APB_TIMER creation | ||
71 | hw/arm/mps2: Create and connect SYSCLK Clock | ||
72 | hw/arm/mps2-tz: Create and connect ARMSSE Clocks | ||
73 | hw/arm/musca: Create and connect ARMSSE Clocks | ||
74 | hw/arm/stellaris: Convert SSYS to QOM device | ||
75 | hw/arm/stellaris: Create Clock input for watchdog | ||
76 | hw/timer/cmsdk-apb-timer: Convert to use Clock input | ||
77 | hw/timer/cmsdk-apb-dualtimer: Convert to use Clock input | ||
78 | hw/watchdog/cmsdk-apb-watchdog: Convert to use Clock input | ||
79 | tests/qtest/cmsdk-apb-watchdog-test: Test clock changes | ||
80 | hw/arm/armsse: Use Clock to set system_clock_scale | ||
81 | arm: Don't set freq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
82 | arm: Remove frq properties on CMSDK timer, dualtimer, watchdog, ARMSSE | ||
83 | hw/arm/stellaris: Remove board-creation reset of STELLARIS_SYS | ||
84 | |||
85 | Philippe Mathieu-Daudé (1): | ||
86 | target/arm: Replace magic value by MMU_DATA_LOAD definition | ||
87 | |||
88 | Richard Henderson (2): | ||
89 | target/arm: Implement ID_PFR2 | ||
90 | target/arm: Conditionalize DBGDIDR | ||
91 | |||
92 | docs/devel/clocks.rst | 16 +++ | ||
93 | docs/specs/pci-ids.txt | 1 + | ||
94 | docs/specs/pvpanic.txt | 13 ++- | ||
95 | docs/system/arm/virt.rst | 2 + | ||
96 | configure | 78 ++++++++------ | ||
97 | meson.build | 34 ++++++- | ||
98 | include/hw/arm/armsse.h | 14 ++- | ||
99 | include/hw/arm/virt.h | 2 + | ||
100 | include/hw/clock.h | 15 +++ | ||
101 | include/hw/misc/pvpanic.h | 24 ++++- | ||
102 | include/hw/pci/pci.h | 1 + | ||
103 | include/hw/ptimer.h | 22 ++++ | ||
104 | include/hw/timer/cmsdk-apb-dualtimer.h | 5 +- | ||
105 | include/hw/timer/cmsdk-apb-timer.h | 34 ++----- | ||
106 | include/hw/watchdog/cmsdk-apb-watchdog.h | 5 +- | ||
107 | include/qemu/osdep.h | 12 +++ | ||
108 | include/qemu/typedefs.h | 1 + | ||
109 | target/arm/cpu.h | 1 + | ||
110 | hw/arm/armsse.c | 48 ++++++--- | ||
111 | hw/arm/mps2-tz.c | 14 ++- | ||
112 | hw/arm/mps2.c | 28 ++++- | ||
113 | hw/arm/musca.c | 13 ++- | ||
114 | hw/arm/stellaris.c | 170 +++++++++++++++++++++++-------- | ||
115 | hw/arm/virt.c | 111 ++++++++++++++++---- | ||
116 | hw/arm/xlnx-zcu102.c | 4 +- | ||
117 | hw/core/ptimer.c | 34 +++++++ | ||
118 | hw/gpio/gpio_pwr.c | 70 +++++++++++++ | ||
119 | hw/misc/npcm7xx_pwm.c | 23 ++++- | ||
120 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++ | ||
121 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++ | ||
122 | hw/misc/pvpanic.c | 85 ++-------------- | ||
123 | hw/timer/cmsdk-apb-dualtimer.c | 53 +++++++--- | ||
124 | hw/timer/cmsdk-apb-timer.c | 55 +++++----- | ||
125 | hw/watchdog/cmsdk-apb-watchdog.c | 29 ++++-- | ||
126 | target/arm/helper.c | 27 +++-- | ||
127 | target/arm/kvm64.c | 2 + | ||
128 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++ | ||
129 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++ | ||
130 | tests/qtest/cmsdk-apb-watchdog-test.c | 131 ++++++++++++++++++++++++ | ||
131 | tests/qtest/npcm7xx_pwm-test.c | 4 +- | ||
132 | tests/qtest/pvpanic-pci-test.c | 94 +++++++++++++++++ | ||
133 | tests/qtest/xlnx-can-test.c | 30 +++--- | ||
134 | MAINTAINERS | 3 + | ||
135 | accel/hvf/entitlements.plist | 8 ++ | ||
136 | hw/arm/Kconfig | 1 + | ||
137 | hw/gpio/Kconfig | 3 + | ||
138 | hw/gpio/meson.build | 1 + | ||
139 | hw/i386/Kconfig | 2 +- | ||
140 | hw/misc/Kconfig | 12 ++- | ||
141 | hw/misc/meson.build | 4 +- | ||
142 | scripts/entitlement.sh | 13 +++ | ||
143 | tests/qtest/meson.build | 6 +- | ||
144 | 52 files changed, 1432 insertions(+), 319 deletions(-) | ||
145 | create mode 100644 hw/gpio/gpio_pwr.c | ||
146 | create mode 100644 hw/misc/pvpanic-isa.c | ||
147 | create mode 100644 hw/misc/pvpanic-pci.c | ||
148 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | ||
149 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
150 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
151 | create mode 100644 tests/qtest/pvpanic-pci-test.c | ||
152 | create mode 100644 accel/hvf/entitlements.plist | ||
153 | create mode 100755 scripts/entitlement.sh | ||
154 | diff view generated by jsdifflib |
1 | The ptimer API currently provides two methods for setting the period: | 1 | Add the isar feature check functions we will need for v8.1M MVE: |
---|---|---|---|
2 | ptimer_set_period(), which takes a period in nanoseconds, and | 2 | * a check for MVE present: this corresponds to the pseudocode's |
3 | ptimer_set_freq(), which takes a frequency in Hz. Neither of these | 3 | CheckDecodeFaults(ExtType_Mve) |
4 | lines up nicely with the Clock API, because although both the Clock | 4 | * a check for the optional floating-point part of MVE: this |
5 | and the ptimer track the frequency using a representation of whole | 5 | corresponds to CheckDecodeFaults(ExtType_MveFp) |
6 | and fractional nanoseconds, conversion via either period-in-ns or | ||
7 | frequency-in-Hz will introduce a rounding error. | ||
8 | |||
9 | Add a new function ptimer_set_period_from_clock() which takes the | ||
10 | Clock object directly to avoid the rounding issues. This includes a | ||
11 | facility for the user to specify that there is a frequency divider | ||
12 | between the Clock proper and the timer, as some timer devices like | ||
13 | the CMSDK APB dualtimer need this. | ||
14 | |||
15 | To avoid having to drag in clock.h from ptimer.h we add the Clock | ||
16 | type to typedefs.h. | ||
17 | 6 | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20210520152840.24453-2-peter.maydell@linaro.org |
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | Message-id: 20210128114145.20536-2-peter.maydell@linaro.org | ||
23 | Message-id: 20210121190622.22000-2-peter.maydell@linaro.org | ||
24 | --- | 10 | --- |
25 | include/hw/ptimer.h | 22 ++++++++++++++++++++++ | 11 | target/arm/cpu.h | 22 ++++++++++++++++++++++ |
26 | include/qemu/typedefs.h | 1 + | 12 | 1 file changed, 22 insertions(+) |
27 | hw/core/ptimer.c | 34 ++++++++++++++++++++++++++++++++++ | ||
28 | 3 files changed, 57 insertions(+) | ||
29 | 13 | ||
30 | diff --git a/include/hw/ptimer.h b/include/hw/ptimer.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
31 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/include/hw/ptimer.h | 16 | --- a/target/arm/cpu.h |
33 | +++ b/include/hw/ptimer.h | 17 | +++ b/target/arm/cpu.h |
34 | @@ -XXX,XX +XXX,XX @@ void ptimer_transaction_commit(ptimer_state *s); | 18 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) |
35 | */ | ||
36 | void ptimer_set_period(ptimer_state *s, int64_t period); | ||
37 | |||
38 | +/** | ||
39 | + * ptimer_set_period_from_clock - Set counter increment from a Clock | ||
40 | + * @s: ptimer to configure | ||
41 | + * @clk: pointer to Clock object to take period from | ||
42 | + * @divisor: value to scale the clock frequency down by | ||
43 | + * | ||
44 | + * If the ptimer is being driven from a Clock, this is the preferred | ||
45 | + * way to tell the ptimer about the period, because it avoids any | ||
46 | + * possible rounding errors that might happen if the internal | ||
47 | + * representation of the Clock period was converted to either a period | ||
48 | + * in ns or a frequency in Hz. | ||
49 | + * | ||
50 | + * If the ptimer should run at the same frequency as the clock, | ||
51 | + * pass 1 as the @divisor; if the ptimer should run at half the | ||
52 | + * frequency, pass 2, and so on. | ||
53 | + * | ||
54 | + * This function will assert if it is called outside a | ||
55 | + * ptimer_transaction_begin/commit block. | ||
56 | + */ | ||
57 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clock, | ||
58 | + unsigned int divisor); | ||
59 | + | ||
60 | /** | ||
61 | * ptimer_set_freq - Set counter frequency in Hz | ||
62 | * @s: ptimer to configure | ||
63 | diff --git a/include/qemu/typedefs.h b/include/qemu/typedefs.h | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/include/qemu/typedefs.h | ||
66 | +++ b/include/qemu/typedefs.h | ||
67 | @@ -XXX,XX +XXX,XX @@ typedef struct BlockDriverState BlockDriverState; | ||
68 | typedef struct BusClass BusClass; | ||
69 | typedef struct BusState BusState; | ||
70 | typedef struct Chardev Chardev; | ||
71 | +typedef struct Clock Clock; | ||
72 | typedef struct CompatProperty CompatProperty; | ||
73 | typedef struct CoMutex CoMutex; | ||
74 | typedef struct CPUAddressSpace CPUAddressSpace; | ||
75 | diff --git a/hw/core/ptimer.c b/hw/core/ptimer.c | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/hw/core/ptimer.c | ||
78 | +++ b/hw/core/ptimer.c | ||
79 | @@ -XXX,XX +XXX,XX @@ | ||
80 | #include "sysemu/qtest.h" | ||
81 | #include "block/aio.h" | ||
82 | #include "sysemu/cpus.h" | ||
83 | +#include "hw/clock.h" | ||
84 | |||
85 | #define DELTA_ADJUST 1 | ||
86 | #define DELTA_NO_ADJUST -1 | ||
87 | @@ -XXX,XX +XXX,XX @@ void ptimer_set_period(ptimer_state *s, int64_t period) | ||
88 | } | 19 | } |
89 | } | 20 | } |
90 | 21 | ||
91 | +/* Set counter increment interval from a Clock */ | 22 | +static inline bool isar_feature_aa32_mve(const ARMISARegisters *id) |
92 | +void ptimer_set_period_from_clock(ptimer_state *s, const Clock *clk, | ||
93 | + unsigned int divisor) | ||
94 | +{ | 23 | +{ |
95 | + /* | 24 | + /* |
96 | + * The raw clock period is a 64-bit value in units of 2^-32 ns; | 25 | + * Return true if MVE is supported (either integer or floating point). |
97 | + * put another way it's a 32.32 fixed-point ns value. Our internal | 26 | + * We must check for M-profile as the MVFR1 field means something |
98 | + * representation of the period is 64.32 fixed point ns, so | 27 | + * else for A-profile. |
99 | + * the conversion is simple. | ||
100 | + */ | 28 | + */ |
101 | + uint64_t raw_period = clock_get(clk); | 29 | + return isar_feature_aa32_mprofile(id) && |
102 | + uint64_t period_frac; | 30 | + FIELD_EX32(id->mvfr1, MVFR1, MVE) > 0; |
103 | + | ||
104 | + assert(s->in_transaction); | ||
105 | + s->delta = ptimer_get_count(s); | ||
106 | + s->period = extract64(raw_period, 32, 32); | ||
107 | + period_frac = extract64(raw_period, 0, 32); | ||
108 | + /* | ||
109 | + * divisor specifies a possible frequency divisor between the | ||
110 | + * clock and the timer, so it is a multiplier on the period. | ||
111 | + * We do the multiply after splitting the raw period out into | ||
112 | + * period and frac to avoid having to do a 32*64->96 multiply. | ||
113 | + */ | ||
114 | + s->period *= divisor; | ||
115 | + period_frac *= divisor; | ||
116 | + s->period += extract64(period_frac, 32, 32); | ||
117 | + s->period_frac = (uint32_t)period_frac; | ||
118 | + | ||
119 | + if (s->enabled) { | ||
120 | + s->need_reload = true; | ||
121 | + } | ||
122 | +} | 31 | +} |
123 | + | 32 | + |
124 | /* Set counter frequency in Hz. */ | 33 | +static inline bool isar_feature_aa32_mve_fp(const ARMISARegisters *id) |
125 | void ptimer_set_freq(ptimer_state *s, uint32_t freq) | 34 | +{ |
35 | + /* | ||
36 | + * Return true if MVE is supported (either integer or floating point). | ||
37 | + * We must check for M-profile as the MVFR1 field means something | ||
38 | + * else for A-profile. | ||
39 | + */ | ||
40 | + return isar_feature_aa32_mprofile(id) && | ||
41 | + FIELD_EX32(id->mvfr1, MVFR1, MVE) >= 2; | ||
42 | +} | ||
43 | + | ||
44 | static inline bool isar_feature_aa32_vfp_simd(const ARMISARegisters *id) | ||
126 | { | 45 | { |
46 | /* | ||
127 | -- | 47 | -- |
128 | 2.20.1 | 48 | 2.20.1 |
129 | 49 | ||
130 | 50 | diff view generated by jsdifflib |
1 | Create and connect the two clocks needed by the ARMSSE. | 1 | Some v8M instructions are present if either the floating point |
---|---|---|---|
2 | extension or MVE is implemented. Update our implementation of them | ||
3 | to check for MVE as well as for FP. | ||
4 | |||
5 | This is all the insns which use CheckDecodeFaults(ExtType_MveOrFp) or | ||
6 | CheckDecodeFaults(ExtType_MveOrDpFp) in their pseudocode, which are | ||
7 | essentially the loads and stores, moves and sysreg accesses, except | ||
8 | for VMOV_reg_sp and VMOV_reg_dp, which we handle in subsequent | ||
9 | patches because they need a refactor to provide a place to put the | ||
10 | new MVE check. | ||
2 | 11 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 14 | Message-id: 20210520152840.24453-3-peter.maydell@linaro.org |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-16-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-16-peter.maydell@linaro.org | ||
9 | --- | 15 | --- |
10 | hw/arm/musca.c | 12 ++++++++++++ | 16 | target/arm/translate-vfp.c | 48 +++++++++++++++++++++++--------------- |
11 | 1 file changed, 12 insertions(+) | 17 | 1 file changed, 29 insertions(+), 19 deletions(-) |
12 | 18 | ||
13 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | 19 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c |
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/musca.c | 21 | --- a/target/arm/translate-vfp.c |
16 | +++ b/hw/arm/musca.c | 22 | +++ b/target/arm/translate-vfp.c |
17 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) |
18 | #include "hw/misc/tz-ppc.h" | 24 | /* VMOV scalar to general purpose register */ |
19 | #include "hw/misc/unimp.h" | 25 | TCGv_i32 tmp; |
20 | #include "hw/rtc/pl031.h" | 26 | |
21 | +#include "hw/qdev-clock.h" | 27 | - /* SIZE == MO_32 is a VFP instruction; otherwise NEON. */ |
22 | #include "qom/object.h" | 28 | - if (a->size == MO_32 |
23 | 29 | - ? !dc_isar_feature(aa32_fpsp_v2, s) | |
24 | #define MUSCA_NUMIRQ_MAX 96 | 30 | - : !arm_dc_feature(s, ARM_FEATURE_NEON)) { |
25 | @@ -XXX,XX +XXX,XX @@ struct MuscaMachineState { | 31 | - return false; |
26 | UnimplementedDeviceState sdio; | 32 | + /* |
27 | UnimplementedDeviceState gpio; | 33 | + * SIZE == MO_32 is a VFP instruction; otherwise NEON. MVE has |
28 | UnimplementedDeviceState cryptoisland; | 34 | + * all sizes, whether the CPU has fp or not. |
29 | + Clock *sysclk; | 35 | + */ |
30 | + Clock *s32kclk; | 36 | + if (!dc_isar_feature(aa32_mve, s)) { |
31 | }; | 37 | + if (a->size == MO_32 |
32 | 38 | + ? !dc_isar_feature(aa32_fpsp_v2, s) | |
33 | #define TYPE_MUSCA_MACHINE "musca" | 39 | + : !arm_dc_feature(s, ARM_FEATURE_NEON)) { |
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MuscaMachineState, MuscaMachineClass, MUSCA_MACHINE) | 40 | + return false; |
35 | * don't model that in our SSE-200 model yet. | 41 | + } |
36 | */ | 42 | } |
37 | #define SYSCLK_FRQ 40000000 | 43 | |
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | 44 | /* UNDEF accesses to D16-D31 if they don't exist */ |
39 | +#define S32KCLK_FRQ (32 * 1000) | 45 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_from_gp(DisasContext *s, arg_VMOV_from_gp *a) |
40 | 46 | /* VMOV general purpose register to scalar */ | |
41 | static qemu_irq get_sse_irq_in(MuscaMachineState *mms, int irqno) | 47 | TCGv_i32 tmp; |
48 | |||
49 | - /* SIZE == MO_32 is a VFP instruction; otherwise NEON. */ | ||
50 | - if (a->size == MO_32 | ||
51 | - ? !dc_isar_feature(aa32_fpsp_v2, s) | ||
52 | - : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
53 | - return false; | ||
54 | + /* | ||
55 | + * SIZE == MO_32 is a VFP instruction; otherwise NEON. MVE has | ||
56 | + * all sizes, whether the CPU has fp or not. | ||
57 | + */ | ||
58 | + if (!dc_isar_feature(aa32_mve, s)) { | ||
59 | + if (a->size == MO_32 | ||
60 | + ? !dc_isar_feature(aa32_fpsp_v2, s) | ||
61 | + : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
62 | + return false; | ||
63 | + } | ||
64 | } | ||
65 | |||
66 | /* UNDEF accesses to D16-D31 if they don't exist */ | ||
67 | @@ -XXX,XX +XXX,XX @@ typedef enum FPSysRegCheckResult { | ||
68 | |||
69 | static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
42 | { | 70 | { |
43 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | 71 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { |
44 | exit(1); | 72 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { |
73 | return FPSysRegCheckFailed; | ||
45 | } | 74 | } |
46 | 75 | ||
47 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 76 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_single(DisasContext *s, arg_VMOV_single *a) |
48 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | 77 | { |
49 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | 78 | TCGv_i32 tmp; |
50 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | 79 | |
51 | + | 80 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { |
52 | object_initialize_child(OBJECT(machine), "sse-200", &mms->sse, | 81 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { |
53 | TYPE_SSE200); | 82 | return false; |
54 | ssedev = DEVICE(&mms->sse); | 83 | } |
55 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | 84 | |
56 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | 85 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_64_sp(DisasContext *s, arg_VMOV_64_sp *a) |
57 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | 86 | { |
58 | qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | 87 | TCGv_i32 tmp; |
59 | + qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | 88 | |
60 | + qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | 89 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { |
61 | /* | 90 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { |
62 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | 91 | return false; |
63 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | 92 | } |
93 | |||
94 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_64_dp(DisasContext *s, arg_VMOV_64_dp *a) | ||
95 | * floating point register. Note that this does not require support | ||
96 | * for double precision arithmetic. | ||
97 | */ | ||
98 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
99 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
100 | return false; | ||
101 | } | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_hp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
104 | uint32_t offset; | ||
105 | TCGv_i32 addr, tmp; | ||
106 | |||
107 | - if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
108 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
109 | return false; | ||
110 | } | ||
111 | |||
112 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_sp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
113 | uint32_t offset; | ||
114 | TCGv_i32 addr, tmp; | ||
115 | |||
116 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
117 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
118 | return false; | ||
119 | } | ||
120 | |||
121 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_dp(DisasContext *s, arg_VLDR_VSTR_dp *a) | ||
122 | TCGv_i64 tmp; | ||
123 | |||
124 | /* Note that this does not require support for double arithmetic. */ | ||
125 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
126 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
127 | return false; | ||
128 | } | ||
129 | |||
130 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_sp(DisasContext *s, arg_VLDM_VSTM_sp *a) | ||
131 | TCGv_i32 addr, tmp; | ||
132 | int i, n; | ||
133 | |||
134 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
135 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
136 | return false; | ||
137 | } | ||
138 | |||
139 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_dp(DisasContext *s, arg_VLDM_VSTM_dp *a) | ||
140 | int i, n; | ||
141 | |||
142 | /* Note that this does not require support for double arithmetic. */ | ||
143 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
144 | + if (!dc_isar_feature(aa32_fpsp_v2, s) && !dc_isar_feature(aa32_mve, s)) { | ||
145 | return false; | ||
146 | } | ||
147 | |||
64 | -- | 148 | -- |
65 | 2.20.1 | 149 | 2.20.1 |
66 | 150 | ||
67 | 151 | diff view generated by jsdifflib |
1 | Use the MAINCLK Clock input to set the system_clock_scale variable | 1 | The do_vfp_2op_sp() and do_vfp_2op_dp() functions currently check |
---|---|---|---|
2 | rather than using the mainclk_frq property. | 2 | whether floating point is supported via the aa32_fpdp_v2 and |
3 | aa32_fpsp_v2 isar checks. For v8.1M MVE support, the VMOV_reg trans | ||
4 | functions (but not any of the others) need to update this to also | ||
5 | allow the insn if MVE is implemented. Move the check out of the do_ | ||
6 | function and into its callsites (which are all implemented via the | ||
7 | DO_VFP_2OP macro), so we have a place to change the check for the | ||
8 | VMOV insns. | ||
3 | 9 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Message-id: 20210520152840.24453-4-peter.maydell@linaro.org |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-23-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-23-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | hw/arm/armsse.c | 24 +++++++++++++++++++----- | 14 | target/arm/translate-vfp.c | 37 +++++++++++++++++++------------------ |
12 | 1 file changed, 19 insertions(+), 5 deletions(-) | 15 | 1 file changed, 19 insertions(+), 18 deletions(-) |
13 | 16 | ||
14 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 17 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/armsse.c | 19 | --- a/target/arm/translate-vfp.c |
17 | +++ b/hw/arm/armsse.c | 20 | +++ b/target/arm/translate-vfp.c |
18 | @@ -XXX,XX +XXX,XX @@ static void armsse_forward_sec_resp_cfg(ARMSSE *s) | 21 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_sp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) |
19 | qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); | 22 | int veclen = s->vec_len; |
23 | TCGv_i32 f0, fd; | ||
24 | |||
25 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
26 | - return false; | ||
27 | - } | ||
28 | + /* Note that the caller must check the aa32_fpsp_v2 feature. */ | ||
29 | |||
30 | if (!dc_isar_feature(aa32_fpshvec, s) && | ||
31 | (veclen != 0 || s->vec_stride != 0)) { | ||
32 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_hp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | ||
33 | */ | ||
34 | TCGv_i32 f0; | ||
35 | |||
36 | + /* Note that the caller must check the aa32_fp16_arith feature */ | ||
37 | + | ||
38 | if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
39 | return false; | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | ||
42 | int veclen = s->vec_len; | ||
43 | TCGv_i64 f0, fd; | ||
44 | |||
45 | - if (!dc_isar_feature(aa32_fpdp_v2, s)) { | ||
46 | - return false; | ||
47 | - } | ||
48 | + /* Note that the caller must check the aa32_fpdp_v2 feature. */ | ||
49 | |||
50 | /* UNDEF accesses to D16-D31 if they don't exist */ | ||
51 | if (!dc_isar_feature(aa32_simd_r32, s) && ((vd | vm) & 0x10)) { | ||
52 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_dp(DisasContext *s, arg_VMOV_imm_dp *a) | ||
53 | return true; | ||
20 | } | 54 | } |
21 | 55 | ||
22 | +static void armsse_mainclk_update(void *opaque) | 56 | -#define DO_VFP_2OP(INSN, PREC, FN) \ |
23 | +{ | 57 | +#define DO_VFP_2OP(INSN, PREC, FN, CHECK) \ |
24 | + ARMSSE *s = ARM_SSE(opaque); | 58 | static bool trans_##INSN##_##PREC(DisasContext *s, \ |
25 | + /* | 59 | arg_##INSN##_##PREC *a) \ |
26 | + * Set system_clock_scale from our Clock input; this is what | 60 | { \ |
27 | + * controls the tick rate of the CPU SysTick timer. | 61 | + if (!dc_isar_feature(CHECK, s)) { \ |
28 | + */ | 62 | + return false; \ |
29 | + system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); | 63 | + } \ |
30 | +} | 64 | return do_vfp_2op_##PREC(s, FN, a->vd, a->vm); \ |
31 | + | 65 | } |
32 | static void armsse_init(Object *obj) | 66 | |
67 | -DO_VFP_2OP(VMOV_reg, sp, tcg_gen_mov_i32) | ||
68 | -DO_VFP_2OP(VMOV_reg, dp, tcg_gen_mov_i64) | ||
69 | +DO_VFP_2OP(VMOV_reg, sp, tcg_gen_mov_i32, aa32_fpsp_v2) | ||
70 | +DO_VFP_2OP(VMOV_reg, dp, tcg_gen_mov_i64, aa32_fpdp_v2) | ||
71 | |||
72 | -DO_VFP_2OP(VABS, hp, gen_helper_vfp_absh) | ||
73 | -DO_VFP_2OP(VABS, sp, gen_helper_vfp_abss) | ||
74 | -DO_VFP_2OP(VABS, dp, gen_helper_vfp_absd) | ||
75 | +DO_VFP_2OP(VABS, hp, gen_helper_vfp_absh, aa32_fp16_arith) | ||
76 | +DO_VFP_2OP(VABS, sp, gen_helper_vfp_abss, aa32_fpsp_v2) | ||
77 | +DO_VFP_2OP(VABS, dp, gen_helper_vfp_absd, aa32_fpdp_v2) | ||
78 | |||
79 | -DO_VFP_2OP(VNEG, hp, gen_helper_vfp_negh) | ||
80 | -DO_VFP_2OP(VNEG, sp, gen_helper_vfp_negs) | ||
81 | -DO_VFP_2OP(VNEG, dp, gen_helper_vfp_negd) | ||
82 | +DO_VFP_2OP(VNEG, hp, gen_helper_vfp_negh, aa32_fp16_arith) | ||
83 | +DO_VFP_2OP(VNEG, sp, gen_helper_vfp_negs, aa32_fpsp_v2) | ||
84 | +DO_VFP_2OP(VNEG, dp, gen_helper_vfp_negd, aa32_fpdp_v2) | ||
85 | |||
86 | static void gen_VSQRT_hp(TCGv_i32 vd, TCGv_i32 vm) | ||
33 | { | 87 | { |
34 | ARMSSE *s = ARM_SSE(obj); | 88 | @@ -XXX,XX +XXX,XX @@ static void gen_VSQRT_dp(TCGv_i64 vd, TCGv_i64 vm) |
35 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | 89 | gen_helper_vfp_sqrtd(vd, vm, cpu_env); |
36 | assert(info->sram_banks <= MAX_SRAM_BANKS); | ||
37 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
38 | |||
39 | - s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | ||
40 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", | ||
41 | + armsse_mainclk_update, s); | ||
42 | s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
43 | |||
44 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | ||
45 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
46 | return; | ||
47 | } | ||
48 | |||
49 | - if (!s->mainclk_frq) { | ||
50 | - error_setg(errp, "MAINCLK_FRQ property was not set"); | ||
51 | - return; | ||
52 | + if (!clock_has_source(s->mainclk)) { | ||
53 | + error_setg(errp, "MAINCLK clock was not connected"); | ||
54 | + } | ||
55 | + if (!clock_has_source(s->s32kclk)) { | ||
56 | + error_setg(errp, "S32KCLK clock was not connected"); | ||
57 | } | ||
58 | |||
59 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
60 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
61 | */ | ||
62 | sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); | ||
63 | |||
64 | - system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; | ||
65 | + /* Set initial system_clock_scale from MAINCLK */ | ||
66 | + armsse_mainclk_update(s); | ||
67 | } | 90 | } |
68 | 91 | ||
69 | static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | 92 | -DO_VFP_2OP(VSQRT, hp, gen_VSQRT_hp) |
93 | -DO_VFP_2OP(VSQRT, sp, gen_VSQRT_sp) | ||
94 | -DO_VFP_2OP(VSQRT, dp, gen_VSQRT_dp) | ||
95 | +DO_VFP_2OP(VSQRT, hp, gen_VSQRT_hp, aa32_fp16_arith) | ||
96 | +DO_VFP_2OP(VSQRT, sp, gen_VSQRT_sp, aa32_fpsp_v2) | ||
97 | +DO_VFP_2OP(VSQRT, dp, gen_VSQRT_dp, aa32_fpdp_v2) | ||
98 | |||
99 | static bool trans_VCMP_hp(DisasContext *s, arg_VCMP_sp *a) | ||
100 | { | ||
70 | -- | 101 | -- |
71 | 2.20.1 | 102 | 2.20.1 |
72 | 103 | ||
73 | 104 | diff view generated by jsdifflib |
1 | The old-style convenience function cmsdk_apb_timer_create() for | 1 | Split out the handling of VMOV_reg_sp and VMOV_reg_dp so that we can |
---|---|---|---|
2 | creating CMSDK_APB_TIMER objects is used in only two places in | 2 | permit the insns if either FP or MVE are present. |
3 | mps2.c. Most of the rest of the code in that file uses the new | ||
4 | "initialize in place" coding style. | ||
5 | |||
6 | We want to connect up a Clock object which should be done between the | ||
7 | object creation and realization; rather than adding a Clock* argument | ||
8 | to the convenience function, convert the timer creation code in | ||
9 | mps2.c to the same style as is used already for the watchdog, | ||
10 | dualtimer and other devices, and delete the now-unused convenience | ||
11 | function. | ||
12 | 3 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 6 | Message-id: 20210520152840.24453-5-peter.maydell@linaro.org |
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-13-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-13-peter.maydell@linaro.org | ||
19 | --- | 7 | --- |
20 | include/hw/timer/cmsdk-apb-timer.h | 21 --------------------- | 8 | target/arm/translate-vfp.c | 15 +++++++++++++-- |
21 | hw/arm/mps2.c | 18 ++++++++++++++++-- | 9 | 1 file changed, 13 insertions(+), 2 deletions(-) |
22 | 2 files changed, 16 insertions(+), 23 deletions(-) | ||
23 | 10 | ||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | 11 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c |
25 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | 13 | --- a/target/arm/translate-vfp.c |
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 14 | +++ b/target/arm/translate-vfp.c |
28 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | 15 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_dp(DisasContext *s, arg_VMOV_imm_dp *a) |
29 | uint32_t intstatus; | 16 | return do_vfp_2op_##PREC(s, FN, a->vd, a->vm); \ |
30 | }; | ||
31 | |||
32 | -/** | ||
33 | - * cmsdk_apb_timer_create - convenience function to create TYPE_CMSDK_APB_TIMER | ||
34 | - * @addr: location in system memory to map registers | ||
35 | - * @pclk_frq: frequency in Hz of the PCLK clock (used for calculating baud rate) | ||
36 | - */ | ||
37 | -static inline DeviceState *cmsdk_apb_timer_create(hwaddr addr, | ||
38 | - qemu_irq timerint, | ||
39 | - uint32_t pclk_frq) | ||
40 | -{ | ||
41 | - DeviceState *dev; | ||
42 | - SysBusDevice *s; | ||
43 | - | ||
44 | - dev = qdev_new(TYPE_CMSDK_APB_TIMER); | ||
45 | - s = SYS_BUS_DEVICE(dev); | ||
46 | - qdev_prop_set_uint32(dev, "pclk-frq", pclk_frq); | ||
47 | - sysbus_realize_and_unref(s, &error_fatal); | ||
48 | - sysbus_mmio_map(s, 0, addr); | ||
49 | - sysbus_connect_irq(s, 0, timerint); | ||
50 | - return dev; | ||
51 | -} | ||
52 | - | ||
53 | #endif | ||
54 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/mps2.c | ||
57 | +++ b/hw/arm/mps2.c | ||
58 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
59 | /* CMSDK APB subsystem */ | ||
60 | CMSDKAPBDualTimer dualtimer; | ||
61 | CMSDKAPBWatchdog watchdog; | ||
62 | + CMSDKAPBTimer timer[2]; | ||
63 | }; | ||
64 | |||
65 | #define TYPE_MPS2_MACHINE "mps2" | ||
66 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
67 | } | 17 | } |
68 | 18 | ||
69 | /* CMSDK APB subsystem */ | 19 | -DO_VFP_2OP(VMOV_reg, sp, tcg_gen_mov_i32, aa32_fpsp_v2) |
70 | - cmsdk_apb_timer_create(0x40000000, qdev_get_gpio_in(armv7m, 8), SYSCLK_FRQ); | 20 | -DO_VFP_2OP(VMOV_reg, dp, tcg_gen_mov_i64, aa32_fpdp_v2) |
71 | - cmsdk_apb_timer_create(0x40001000, qdev_get_gpio_in(armv7m, 9), SYSCLK_FRQ); | 21 | +#define DO_VFP_VMOV(INSN, PREC, FN) \ |
72 | + for (i = 0; i < ARRAY_SIZE(mms->timer); i++) { | 22 | + static bool trans_##INSN##_##PREC(DisasContext *s, \ |
73 | + g_autofree char *name = g_strdup_printf("timer%d", i); | 23 | + arg_##INSN##_##PREC *a) \ |
74 | + hwaddr base = 0x40000000 + i * 0x1000; | 24 | + { \ |
75 | + int irqno = 8 + i; | 25 | + if (!dc_isar_feature(aa32_fp##PREC##_v2, s) && \ |
76 | + SysBusDevice *sbd; | 26 | + !dc_isar_feature(aa32_mve, s)) { \ |
77 | + | 27 | + return false; \ |
78 | + object_initialize_child(OBJECT(mms), name, &mms->timer[i], | 28 | + } \ |
79 | + TYPE_CMSDK_APB_TIMER); | 29 | + return do_vfp_2op_##PREC(s, FN, a->vd, a->vm); \ |
80 | + sbd = SYS_BUS_DEVICE(&mms->timer[i]); | ||
81 | + qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | ||
82 | + sysbus_realize_and_unref(sbd, &error_fatal); | ||
83 | + sysbus_mmio_map(sbd, 0, base); | ||
84 | + sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | ||
85 | + } | 30 | + } |
86 | + | 31 | + |
87 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | 32 | +DO_VFP_VMOV(VMOV_reg, sp, tcg_gen_mov_i32) |
88 | TYPE_CMSDK_APB_DUALTIMER); | 33 | +DO_VFP_VMOV(VMOV_reg, dp, tcg_gen_mov_i64) |
89 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | 34 | |
35 | DO_VFP_2OP(VABS, hp, gen_helper_vfp_absh, aa32_fp16_arith) | ||
36 | DO_VFP_2OP(VABS, sp, gen_helper_vfp_abss, aa32_fpsp_v2) | ||
90 | -- | 37 | -- |
91 | 2.20.1 | 38 | 2.20.1 |
92 | 39 | ||
93 | 40 | diff view generated by jsdifflib |
1 | Create and connect the two clocks needed by the ARMSSE. | 1 | The fp_sysreg_checks() function is supposed to be returning an |
---|---|---|---|
2 | FPSysRegCheckResult, which is an enum with three possible values. | ||
3 | However, three places in the function "return false" (a hangover from | ||
4 | a previous iteration of the design where the function just returned a | ||
5 | bool). Make these return FPSysRegCheckFailed instead (for no | ||
6 | functional change, since both false and FPSysRegCheckFailed are | ||
7 | zero). | ||
2 | 8 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 11 | Message-id: 20210520152840.24453-6-peter.maydell@linaro.org |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 20210128114145.20536-15-peter.maydell@linaro.org | ||
8 | Message-id: 20210121190622.22000-15-peter.maydell@linaro.org | ||
9 | --- | 12 | --- |
10 | hw/arm/mps2-tz.c | 13 +++++++++++++ | 13 | target/arm/translate-vfp.c | 6 +++--- |
11 | 1 file changed, 13 insertions(+) | 14 | 1 file changed, 3 insertions(+), 3 deletions(-) |
12 | 15 | ||
13 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 16 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/mps2-tz.c | 18 | --- a/target/arm/translate-vfp.c |
16 | +++ b/hw/arm/mps2-tz.c | 19 | +++ b/target/arm/translate-vfp.c |
17 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) |
18 | #include "hw/net/lan9118.h" | 21 | break; |
19 | #include "net/net.h" | 22 | case ARM_VFP_FPSCR_NZCVQC: |
20 | #include "hw/core/split-irq.h" | 23 | if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { |
21 | +#include "hw/qdev-clock.h" | 24 | - return false; |
22 | #include "qom/object.h" | 25 | + return FPSysRegCheckFailed; |
23 | 26 | } | |
24 | #define MPS2TZ_NUMIRQ 92 | 27 | break; |
25 | @@ -XXX,XX +XXX,XX @@ struct MPS2TZMachineState { | 28 | case ARM_VFP_FPCXT_S: |
26 | qemu_or_irq uart_irq_orgate; | 29 | case ARM_VFP_FPCXT_NS: |
27 | DeviceState *lan9118; | 30 | if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { |
28 | SplitIRQ cpu_irq_splitter[MPS2TZ_NUMIRQ]; | 31 | - return false; |
29 | + Clock *sysclk; | 32 | + return FPSysRegCheckFailed; |
30 | + Clock *s32kclk; | 33 | } |
31 | }; | 34 | if (!s->v8m_secure) { |
32 | 35 | - return false; | |
33 | #define TYPE_MPS2TZ_MACHINE "mps2tz" | 36 | + return FPSysRegCheckFailed; |
34 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(MPS2TZMachineState, MPS2TZMachineClass, MPS2TZ_MACHINE) | 37 | } |
35 | 38 | break; | |
36 | /* Main SYSCLK frequency in Hz */ | 39 | default: |
37 | #define SYSCLK_FRQ 20000000 | ||
38 | +/* Slow 32Khz S32KCLK frequency in Hz */ | ||
39 | +#define S32KCLK_FRQ (32 * 1000) | ||
40 | |||
41 | /* Create an alias of an entire original MemoryRegion @orig | ||
42 | * located at @base in the memory map. | ||
43 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
44 | exit(EXIT_FAILURE); | ||
45 | } | ||
46 | |||
47 | + /* These clocks don't need migration because they are fixed-frequency */ | ||
48 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | ||
49 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | ||
50 | + mms->s32kclk = clock_new(OBJECT(machine), "S32KCLK"); | ||
51 | + clock_set_hz(mms->s32kclk, S32KCLK_FRQ); | ||
52 | + | ||
53 | object_initialize_child(OBJECT(machine), TYPE_IOTKIT, &mms->iotkit, | ||
54 | mmc->armsse_type); | ||
55 | iotkitdev = DEVICE(&mms->iotkit); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
57 | OBJECT(system_memory), &error_abort); | ||
58 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
59 | qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
60 | + qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | ||
61 | + qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | ||
62 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
63 | |||
64 | /* | ||
65 | -- | 40 | -- |
66 | 2.20.1 | 41 | 2.20.1 |
67 | 42 | ||
68 | 43 | diff view generated by jsdifflib |
1 | Now no users are setting the frq properties on the CMSDK timer, | 1 | If MVE is implemented for an M-profile CPU then it has a VPR |
---|---|---|---|
2 | dualtimer, watchdog or ARMSSE SoC devices, we can remove the | 2 | register, which tracks predication information. |
3 | properties and the struct fields that back them. | 3 | |
4 | Implement the read and write handling of this register, and | ||
5 | the migration of its state. | ||
4 | 6 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 9 | Message-id: 20210520152840.24453-7-peter.maydell@linaro.org |
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 20210128114145.20536-25-peter.maydell@linaro.org | ||
10 | Message-id: 20210121190622.22000-25-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | include/hw/arm/armsse.h | 2 -- | 11 | target/arm/cpu.h | 6 ++++++ |
13 | include/hw/timer/cmsdk-apb-dualtimer.h | 2 -- | 12 | target/arm/machine.c | 19 +++++++++++++++++++ |
14 | include/hw/timer/cmsdk-apb-timer.h | 2 -- | 13 | target/arm/translate-vfp.c | 38 ++++++++++++++++++++++++++++++++++++++ |
15 | include/hw/watchdog/cmsdk-apb-watchdog.h | 2 -- | 14 | 3 files changed, 63 insertions(+) |
16 | hw/arm/armsse.c | 2 -- | ||
17 | hw/timer/cmsdk-apb-dualtimer.c | 6 ------ | ||
18 | hw/timer/cmsdk-apb-timer.c | 6 ------ | ||
19 | hw/watchdog/cmsdk-apb-watchdog.c | 6 ------ | ||
20 | 8 files changed, 28 deletions(-) | ||
21 | 15 | ||
22 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
23 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/arm/armsse.h | 18 | --- a/target/arm/cpu.h |
25 | +++ b/include/hw/arm/armsse.h | 19 | +++ b/target/arm/cpu.h |
26 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { |
27 | * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | 21 | uint32_t cpacr[M_REG_NUM_BANKS]; |
28 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 22 | uint32_t nsacr; |
29 | * by the board model. | 23 | int ltpsize; |
30 | - * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 24 | + uint32_t vpr; |
31 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | 25 | } v7m; |
32 | * (In hardware, the SSE-200 permits the number of expansion interrupts | 26 | |
33 | * for the two CPUs to be configured separately, but we restrict it to | 27 | /* Information associated with an exception about to be taken: |
34 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | 28 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_FPCCR, ASPEN, 31, 1) |
35 | /* Properties */ | 29 | R_V7M_FPCCR_UFRDY_MASK | \ |
36 | MemoryRegion *board_memory; | 30 | R_V7M_FPCCR_ASPEN_MASK) |
37 | uint32_t exp_numirq; | 31 | |
38 | - uint32_t mainclk_frq; | 32 | +/* v7M VPR bits */ |
39 | uint32_t sram_addr_width; | 33 | +FIELD(V7M_VPR, P0, 0, 16) |
40 | uint32_t init_svtor; | 34 | +FIELD(V7M_VPR, MASK01, 16, 4) |
41 | bool cpu_fpu[SSE_MAX_CPUS]; | 35 | +FIELD(V7M_VPR, MASK23, 20, 4) |
42 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | 36 | + |
37 | /* | ||
38 | * System register ID fields. | ||
39 | */ | ||
40 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | 42 | --- a/target/arm/machine.c |
45 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | 43 | +++ b/target/arm/machine.c |
46 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_fp = { |
47 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
48 | * | ||
49 | * QEMU interface: | ||
50 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
51 | * + Clock input "TIMCLK": clock (for both timers) | ||
52 | * + sysbus MMIO region 0: the register bank | ||
53 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | ||
54 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
55 | /*< public >*/ | ||
56 | MemoryRegion iomem; | ||
57 | qemu_irq timerintc; | ||
58 | - uint32_t pclk_frq; | ||
59 | Clock *timclk; | ||
60 | |||
61 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
62 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/include/hw/timer/cmsdk-apb-timer.h | ||
65 | +++ b/include/hw/timer/cmsdk-apb-timer.h | ||
66 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | ||
67 | |||
68 | /* | ||
69 | * QEMU interface: | ||
70 | - * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
71 | * + Clock input "pclk": clock for the timer | ||
72 | * + sysbus MMIO region 0: the register bank | ||
73 | * + sysbus IRQ 0: timer interrupt TIMERINT | ||
74 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
75 | /*< public >*/ | ||
76 | MemoryRegion iomem; | ||
77 | qemu_irq timerint; | ||
78 | - uint32_t pclk_frq; | ||
79 | struct ptimer_state *timer; | ||
80 | Clock *pclk; | ||
81 | |||
82 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
85 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | * https://developer.arm.com/products/system-design/system-design-kits/cortex-m-system-design-kit | ||
88 | * | ||
89 | * QEMU interface: | ||
90 | - * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | ||
91 | * + Clock input "WDOGCLK": clock for the watchdog's timer | ||
92 | * + sysbus MMIO region 0: the register bank | ||
93 | * + sysbus IRQ 0: watchdog interrupt | ||
94 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | ||
95 | /*< public >*/ | ||
96 | MemoryRegion iomem; | ||
97 | qemu_irq wdogint; | ||
98 | - uint32_t wdogclk_frq; | ||
99 | bool is_luminary; | ||
100 | struct ptimer_state *timer; | ||
101 | Clock *wdogclk; | ||
102 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/arm/armsse.c | ||
105 | +++ b/hw/arm/armsse.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | ||
107 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
108 | MemoryRegion *), | ||
109 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
110 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
111 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
112 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
113 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | ||
114 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | ||
115 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | ||
116 | MemoryRegion *), | ||
117 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | ||
118 | - DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | ||
119 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | ||
120 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | ||
121 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | ||
122 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
125 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
126 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
127 | } | 45 | } |
128 | }; | 46 | }; |
129 | 47 | ||
130 | -static Property cmsdk_apb_dualtimer_properties[] = { | 48 | +static bool mve_needed(void *opaque) |
131 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBDualTimer, pclk_frq, 0), | 49 | +{ |
132 | - DEFINE_PROP_END_OF_LIST(), | 50 | + ARMCPU *cpu = opaque; |
133 | -}; | 51 | + |
134 | - | 52 | + return cpu_isar_feature(aa32_mve, cpu); |
135 | static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | 53 | +} |
136 | { | 54 | + |
137 | DeviceClass *dc = DEVICE_CLASS(klass); | 55 | +static const VMStateDescription vmstate_m_mve = { |
138 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_class_init(ObjectClass *klass, void *data) | 56 | + .name = "cpu/m/mve", |
139 | dc->realize = cmsdk_apb_dualtimer_realize; | 57 | + .version_id = 1, |
140 | dc->vmsd = &cmsdk_apb_dualtimer_vmstate; | 58 | + .minimum_version_id = 1, |
141 | dc->reset = cmsdk_apb_dualtimer_reset; | 59 | + .needed = mve_needed, |
142 | - device_class_set_props(dc, cmsdk_apb_dualtimer_properties); | 60 | + .fields = (VMStateField[]) { |
143 | } | 61 | + VMSTATE_UINT32(env.v7m.vpr, ARMCPU), |
144 | 62 | + VMSTATE_END_OF_LIST() | |
145 | static const TypeInfo cmsdk_apb_dualtimer_info = { | 63 | + }, |
146 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 64 | +}; |
147 | index XXXXXXX..XXXXXXX 100644 | 65 | + |
148 | --- a/hw/timer/cmsdk-apb-timer.c | 66 | static const VMStateDescription vmstate_m = { |
149 | +++ b/hw/timer/cmsdk-apb-timer.c | 67 | .name = "cpu/m", |
150 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | 68 | .version_id = 4, |
69 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m = { | ||
70 | &vmstate_m_other_sp, | ||
71 | &vmstate_m_v8m, | ||
72 | &vmstate_m_fp, | ||
73 | + &vmstate_m_mve, | ||
74 | NULL | ||
151 | } | 75 | } |
152 | }; | 76 | }; |
153 | 77 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | |
154 | -static Property cmsdk_apb_timer_properties[] = { | ||
155 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | ||
156 | - DEFINE_PROP_END_OF_LIST(), | ||
157 | -}; | ||
158 | - | ||
159 | static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
160 | { | ||
161 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
162 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
163 | dc->realize = cmsdk_apb_timer_realize; | ||
164 | dc->vmsd = &cmsdk_apb_timer_vmstate; | ||
165 | dc->reset = cmsdk_apb_timer_reset; | ||
166 | - device_class_set_props(dc, cmsdk_apb_timer_properties); | ||
167 | } | ||
168 | |||
169 | static const TypeInfo cmsdk_apb_timer_info = { | ||
170 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | ||
171 | index XXXXXXX..XXXXXXX 100644 | 78 | index XXXXXXX..XXXXXXX 100644 |
172 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 79 | --- a/target/arm/translate-vfp.c |
173 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 80 | +++ b/target/arm/translate-vfp.c |
174 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | 81 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) |
82 | return FPSysRegCheckFailed; | ||
83 | } | ||
84 | break; | ||
85 | + case ARM_VFP_VPR: | ||
86 | + case ARM_VFP_P0: | ||
87 | + if (!dc_isar_feature(aa32_mve, s)) { | ||
88 | + return FPSysRegCheckFailed; | ||
89 | + } | ||
90 | + break; | ||
91 | default: | ||
92 | return FPSysRegCheckFailed; | ||
175 | } | 93 | } |
176 | }; | 94 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, |
177 | 95 | tcg_temp_free_i32(sfpa); | |
178 | -static Property cmsdk_apb_watchdog_properties[] = { | 96 | break; |
179 | - DEFINE_PROP_UINT32("wdogclk-frq", CMSDKAPBWatchdog, wdogclk_frq, 0), | 97 | } |
180 | - DEFINE_PROP_END_OF_LIST(), | 98 | + case ARM_VFP_VPR: |
181 | -}; | 99 | + /* Behaves as NOP if not privileged */ |
182 | - | 100 | + if (IS_USER(s)) { |
183 | static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | 101 | + break; |
184 | { | 102 | + } |
185 | DeviceClass *dc = DEVICE_CLASS(klass); | 103 | + tmp = loadfn(s, opaque); |
186 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_class_init(ObjectClass *klass, void *data) | 104 | + store_cpu_field(tmp, v7m.vpr); |
187 | dc->realize = cmsdk_apb_watchdog_realize; | 105 | + break; |
188 | dc->vmsd = &cmsdk_apb_watchdog_vmstate; | 106 | + case ARM_VFP_P0: |
189 | dc->reset = cmsdk_apb_watchdog_reset; | 107 | + { |
190 | - device_class_set_props(dc, cmsdk_apb_watchdog_properties); | 108 | + TCGv_i32 vpr; |
191 | } | 109 | + tmp = loadfn(s, opaque); |
192 | 110 | + vpr = load_cpu_field(v7m.vpr); | |
193 | static const TypeInfo cmsdk_apb_watchdog_info = { | 111 | + tcg_gen_deposit_i32(vpr, vpr, tmp, |
112 | + R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | ||
113 | + store_cpu_field(vpr, v7m.vpr); | ||
114 | + tcg_temp_free_i32(tmp); | ||
115 | + break; | ||
116 | + } | ||
117 | default: | ||
118 | g_assert_not_reached(); | ||
119 | } | ||
120 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
121 | tcg_temp_free_i32(fpscr); | ||
122 | break; | ||
123 | } | ||
124 | + case ARM_VFP_VPR: | ||
125 | + /* Behaves as NOP if not privileged */ | ||
126 | + if (IS_USER(s)) { | ||
127 | + break; | ||
128 | + } | ||
129 | + tmp = load_cpu_field(v7m.vpr); | ||
130 | + storefn(s, opaque, tmp); | ||
131 | + break; | ||
132 | + case ARM_VFP_P0: | ||
133 | + tmp = load_cpu_field(v7m.vpr); | ||
134 | + tcg_gen_extract_i32(tmp, tmp, R_V7M_VPR_P0_SHIFT, R_V7M_VPR_P0_LENGTH); | ||
135 | + storefn(s, opaque, tmp); | ||
136 | + break; | ||
137 | default: | ||
138 | g_assert_not_reached(); | ||
139 | } | ||
194 | -- | 140 | -- |
195 | 2.20.1 | 141 | 2.20.1 |
196 | 142 | ||
197 | 143 | diff view generated by jsdifflib |
1 | While we transition the ARMSSE code from integer properties | 1 | The M-profile FPSCR has an LTPSIZE field, but if MVE is not |
---|---|---|---|
2 | specifying clock frequencies to Clock objects, we want to have the | 2 | implemented it is read-only and always reads as 4; this is how QEMU |
3 | device provide both at once. We want the final name of the main | 3 | currently handles it. |
4 | input Clock to be "MAINCLK", following the hardware name. | ||
5 | Unfortunately creating an input Clock with a name X creates an | ||
6 | under-the-hood QOM property X; for "MAINCLK" this clashes with the | ||
7 | existing UINT32 property of that name. | ||
8 | 4 | ||
9 | Rename the UINT32 property to MAINCLK_FRQ so it can coexist with the | 5 | Make the field writable when MVE is implemented. |
10 | MAINCLK Clock; once the transition is complete MAINCLK_FRQ will be | ||
11 | deleted. | ||
12 | 6 | ||
13 | Commit created with: | 7 | We can safely add the field to the MVE migration struct because |
14 | perl -p -i -e 's/MAINCLK/MAINCLK_FRQ/g' hw/arm/{armsse,mps2-tz,musca}.c include/hw/arm/armsse.h | 8 | currently no CPUs enable MVE and so the migration struct is never |
9 | used. | ||
15 | 10 | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
18 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 13 | Message-id: 20210520152840.24453-8-peter.maydell@linaro.org |
19 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | Message-id: 20210128114145.20536-11-peter.maydell@linaro.org | ||
21 | Message-id: 20210121190622.22000-11-peter.maydell@linaro.org | ||
22 | --- | 14 | --- |
23 | include/hw/arm/armsse.h | 2 +- | 15 | target/arm/cpu.h | 3 ++- |
24 | hw/arm/armsse.c | 6 +++--- | 16 | target/arm/machine.c | 1 + |
25 | hw/arm/mps2-tz.c | 2 +- | 17 | target/arm/vfp_helper.c | 9 ++++++--- |
26 | hw/arm/musca.c | 2 +- | 18 | 3 files changed, 9 insertions(+), 4 deletions(-) |
27 | 4 files changed, 6 insertions(+), 6 deletions(-) | ||
28 | 19 | ||
29 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
30 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/include/hw/arm/armsse.h | 22 | --- a/target/arm/cpu.h |
32 | +++ b/include/hw/arm/armsse.h | 23 | +++ b/target/arm/cpu.h |
33 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { |
34 | * QEMU interface: | 25 | uint32_t fpdscr[M_REG_NUM_BANKS]; |
35 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 26 | uint32_t cpacr[M_REG_NUM_BANKS]; |
36 | * by the board model. | 27 | uint32_t nsacr; |
37 | - * + QOM property "MAINCLK" is the frequency of the main system clock | 28 | - int ltpsize; |
38 | + * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | 29 | + uint32_t ltpsize; |
39 | * + QOM property "EXP_NUMIRQ" sets the number of expansion interrupts. | 30 | uint32_t vpr; |
40 | * (In hardware, the SSE-200 permits the number of expansion interrupts | 31 | } v7m; |
41 | * for the two CPUs to be configured separately, but we restrict it to | 32 | |
42 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 33 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); |
34 | |||
35 | #define FPCR_LTPSIZE_SHIFT 16 /* LTPSIZE, M-profile only */ | ||
36 | #define FPCR_LTPSIZE_MASK (7 << FPCR_LTPSIZE_SHIFT) | ||
37 | +#define FPCR_LTPSIZE_LENGTH 3 | ||
38 | |||
39 | #define FPCR_NZCV_MASK (FPCR_N | FPCR_Z | FPCR_C | FPCR_V) | ||
40 | #define FPCR_NZCVQC_MASK (FPCR_NZCV_MASK | FPCR_QC) | ||
41 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/hw/arm/armsse.c | 43 | --- a/target/arm/machine.c |
45 | +++ b/hw/arm/armsse.c | 44 | +++ b/target/arm/machine.c |
46 | @@ -XXX,XX +XXX,XX @@ static Property iotkit_properties[] = { | 45 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_m_mve = { |
47 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | 46 | .needed = mve_needed, |
48 | MemoryRegion *), | 47 | .fields = (VMStateField[]) { |
49 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | 48 | VMSTATE_UINT32(env.v7m.vpr, ARMCPU), |
50 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | 49 | + VMSTATE_UINT32(env.v7m.ltpsize, ARMCPU), |
51 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | 50 | VMSTATE_END_OF_LIST() |
52 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | 51 | }, |
53 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | 52 | }; |
54 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), | 53 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
55 | @@ -XXX,XX +XXX,XX @@ static Property armsse_properties[] = { | 54 | index XXXXXXX..XXXXXXX 100644 |
56 | DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, | 55 | --- a/target/arm/vfp_helper.c |
57 | MemoryRegion *), | 56 | +++ b/target/arm/vfp_helper.c |
58 | DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), | 57 | @@ -XXX,XX +XXX,XX @@ uint32_t vfp_get_fpscr(CPUARMState *env) |
59 | - DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), | 58 | |
60 | + DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), | 59 | void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) |
61 | DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), | 60 | { |
62 | DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), | 61 | + ARMCPU *cpu = env_archcpu(env); |
63 | DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), | 62 | + |
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 63 | /* When ARMv8.2-FP16 is not supported, FZ16 is RES0. */ |
64 | - if (!cpu_isar_feature(any_fp16, env_archcpu(env))) { | ||
65 | + if (!cpu_isar_feature(any_fp16, cpu)) { | ||
66 | val &= ~FPCR_FZ16; | ||
65 | } | 67 | } |
66 | 68 | ||
67 | if (!s->mainclk_frq) { | 69 | @@ -XXX,XX +XXX,XX @@ void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val) |
68 | - error_setg(errp, "MAINCLK property was not set"); | 70 | * because in v7A no-short-vector-support cores still had to |
69 | + error_setg(errp, "MAINCLK_FRQ property was not set"); | 71 | * allow Stride/Len to be written with the only effect that |
70 | return; | 72 | * some insns are required to UNDEF if the guest sets them. |
73 | - * | ||
74 | - * TODO: if M-profile MVE implemented, set LTPSIZE. | ||
75 | */ | ||
76 | env->vfp.vec_len = extract32(val, 16, 3); | ||
77 | env->vfp.vec_stride = extract32(val, 20, 2); | ||
78 | + } else if (cpu_isar_feature(aa32_mve, cpu)) { | ||
79 | + env->v7m.ltpsize = extract32(val, FPCR_LTPSIZE_SHIFT, | ||
80 | + FPCR_LTPSIZE_LENGTH); | ||
71 | } | 81 | } |
72 | 82 | ||
73 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | 83 | if (arm_feature(env, ARM_FEATURE_NEON)) { |
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/arm/mps2-tz.c | ||
76 | +++ b/hw/arm/mps2-tz.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | ||
78 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | ||
79 | OBJECT(system_memory), &error_abort); | ||
80 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | ||
81 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK", SYSCLK_FRQ); | ||
82 | + qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
83 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | ||
84 | |||
85 | /* | ||
86 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/arm/musca.c | ||
89 | +++ b/hw/arm/musca.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | ||
91 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | ||
92 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | ||
93 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | ||
94 | - qdev_prop_set_uint32(ssedev, "MAINCLK", SYSCLK_FRQ); | ||
95 | + qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | ||
96 | /* | ||
97 | * Musca-A takes the default SSE-200 FPU/DSP settings (ie no for | ||
98 | * CPU0 and yes for CPU1); Musca-B1 explicitly enables them for CPU0. | ||
99 | -- | 84 | -- |
100 | 2.20.1 | 85 | 2.20.1 |
101 | 86 | ||
102 | 87 | diff view generated by jsdifflib |
1 | Remove all the code that sets frequency properties on the CMSDK | 1 | Currently we allow board models to specify the initial value of the |
---|---|---|---|
2 | timer, dualtimer and watchdog devices and on the ARMSSE SoC device: | 2 | Secure VTOR register, using an init-svtor property on the TYPE_ARMV7M |
3 | these properties are unused now that the devices rely on their Clock | 3 | object which is plumbed through to the CPU. Allow board models to |
4 | inputs instead. | 4 | also specify the initial value of the Non-secure VTOR via a similar |
5 | init-nsvtor property. | ||
5 | 6 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 9 | Message-id: 20210520152840.24453-10-peter.maydell@linaro.org |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210128114145.20536-24-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-24-peter.maydell@linaro.org | ||
12 | --- | 10 | --- |
13 | hw/arm/armsse.c | 7 ------- | 11 | include/hw/arm/armv7m.h | 2 ++ |
14 | hw/arm/mps2-tz.c | 1 - | 12 | target/arm/cpu.h | 2 ++ |
15 | hw/arm/mps2.c | 3 --- | 13 | hw/arm/armv7m.c | 7 +++++++ |
16 | hw/arm/musca.c | 1 - | 14 | target/arm/cpu.c | 10 ++++++++++ |
17 | hw/arm/stellaris.c | 3 --- | 15 | 4 files changed, 21 insertions(+) |
18 | 5 files changed, 15 deletions(-) | ||
19 | 16 | ||
20 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | 17 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h |
21 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/arm/armsse.c | 19 | --- a/include/hw/arm/armv7m.h |
23 | +++ b/hw/arm/armsse.c | 20 | +++ b/include/hw/arm/armv7m.h |
24 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(ARMv7MState, ARMV7M) |
25 | * it to the appropriate PPC port; then we can realize the PPC and | 22 | * devices will be automatically layered on top of this view.) |
26 | * map its upstream ends to the right place in the container. | 23 | * + Property "idau": IDAU interface (forwarded to CPU object) |
27 | */ | 24 | * + Property "init-svtor": secure VTOR reset value (forwarded to CPU object) |
28 | - qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | 25 | + * + Property "init-nsvtor": non-secure VTOR reset value (forwarded to CPU object) |
29 | qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | 26 | * + Property "vfp": enable VFP (forwarded to CPU object) |
30 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | 27 | * + Property "dsp": enable DSP (forwarded to CPU object) |
31 | return; | 28 | * + Property "enable-bitband": expose bitbanded IO |
32 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 29 | @@ -XXX,XX +XXX,XX @@ struct ARMv7MState { |
33 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr), | 30 | MemoryRegion *board_memory; |
34 | &error_abort); | 31 | Object *idau; |
35 | 32 | uint32_t init_svtor; | |
36 | - qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | 33 | + uint32_t init_nsvtor; |
37 | qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | 34 | bool enable_bitband; |
38 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | 35 | bool start_powered_off; |
39 | return; | 36 | bool vfp; |
40 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | 37 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
41 | object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr), | ||
42 | &error_abort); | ||
43 | |||
44 | - qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
45 | qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
46 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
47 | return; | ||
48 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
49 | /* Devices behind APB PPC1: | ||
50 | * 0x4002f000: S32K timer | ||
51 | */ | ||
52 | - qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
53 | qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
54 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
55 | return; | ||
56 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
57 | qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, | ||
58 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
59 | |||
60 | - qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
61 | qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
62 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
63 | return; | ||
64 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
65 | |||
66 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
67 | |||
68 | - qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
69 | qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
70 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
71 | return; | ||
72 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
73 | armsse_get_common_irq_in(s, 1)); | ||
74 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
75 | |||
76 | - qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
77 | qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
79 | return; | ||
80 | diff --git a/hw/arm/mps2-tz.c b/hw/arm/mps2-tz.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/hw/arm/mps2-tz.c | 39 | --- a/target/arm/cpu.h |
83 | +++ b/hw/arm/mps2-tz.c | 40 | +++ b/target/arm/cpu.h |
84 | @@ -XXX,XX +XXX,XX @@ static void mps2tz_common_init(MachineState *machine) | 41 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { |
85 | object_property_set_link(OBJECT(&mms->iotkit), "memory", | 42 | |
86 | OBJECT(system_memory), &error_abort); | 43 | /* For v8M, initial value of the Secure VTOR */ |
87 | qdev_prop_set_uint32(iotkitdev, "EXP_NUMIRQ", MPS2TZ_NUMIRQ); | 44 | uint32_t init_svtor; |
88 | - qdev_prop_set_uint32(iotkitdev, "MAINCLK_FRQ", SYSCLK_FRQ); | 45 | + /* For v8M, initial value of the Non-secure VTOR */ |
89 | qdev_connect_clock_in(iotkitdev, "MAINCLK", mms->sysclk); | 46 | + uint32_t init_nsvtor; |
90 | qdev_connect_clock_in(iotkitdev, "S32KCLK", mms->s32kclk); | 47 | |
91 | sysbus_realize(SYS_BUS_DEVICE(&mms->iotkit), &error_fatal); | 48 | /* [QEMU_]KVM_ARM_TARGET_* constant for this CPU, or |
92 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 49 | * QEMU_KVM_ARM_TARGET_NONE if the kernel doesn't support this CPU type. |
50 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
94 | --- a/hw/arm/mps2.c | 52 | --- a/hw/arm/armv7m.c |
95 | +++ b/hw/arm/mps2.c | 53 | +++ b/hw/arm/armv7m.c |
96 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 54 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) |
97 | object_initialize_child(OBJECT(mms), name, &mms->timer[i], | 55 | return; |
98 | TYPE_CMSDK_APB_TIMER); | 56 | } |
99 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | 57 | } |
100 | - qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | 58 | + if (object_property_find(OBJECT(s->cpu), "init-nsvtor")) { |
101 | qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | 59 | + if (!object_property_set_uint(OBJECT(s->cpu), "init-nsvtor", |
102 | sysbus_realize_and_unref(sbd, &error_fatal); | 60 | + s->init_nsvtor, errp)) { |
103 | sysbus_mmio_map(sbd, 0, base); | 61 | + return; |
104 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 62 | + } |
105 | 63 | + } | |
106 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | 64 | if (object_property_find(OBJECT(s->cpu), "start-powered-off")) { |
107 | TYPE_CMSDK_APB_DUALTIMER); | 65 | if (!object_property_set_bool(OBJECT(s->cpu), "start-powered-off", |
108 | - qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | 66 | s->start_powered_off, errp)) { |
109 | qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | 67 | @@ -XXX,XX +XXX,XX @@ static Property armv7m_properties[] = { |
110 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | 68 | MemoryRegion *), |
111 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | 69 | DEFINE_PROP_LINK("idau", ARMv7MState, idau, TYPE_IDAU_INTERFACE, Object *), |
112 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 70 | DEFINE_PROP_UINT32("init-svtor", ARMv7MState, init_svtor, 0), |
113 | sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000); | 71 | + DEFINE_PROP_UINT32("init-nsvtor", ARMv7MState, init_nsvtor, 0), |
114 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | 72 | DEFINE_PROP_BOOL("enable-bitband", ARMv7MState, enable_bitband, false), |
115 | TYPE_CMSDK_APB_WATCHDOG); | 73 | DEFINE_PROP_BOOL("start-powered-off", ARMv7MState, start_powered_off, |
116 | - qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | 74 | false), |
117 | qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | 75 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
118 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
119 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
120 | diff --git a/hw/arm/musca.c b/hw/arm/musca.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | 76 | index XXXXXXX..XXXXXXX 100644 |
122 | --- a/hw/arm/musca.c | 77 | --- a/target/arm/cpu.c |
123 | +++ b/hw/arm/musca.c | 78 | +++ b/target/arm/cpu.c |
124 | @@ -XXX,XX +XXX,XX @@ static void musca_init(MachineState *machine) | 79 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
125 | qdev_prop_set_uint32(ssedev, "EXP_NUMIRQ", mmc->num_irqs); | 80 | env->regs[14] = 0xffffffff; |
126 | qdev_prop_set_uint32(ssedev, "init-svtor", mmc->init_svtor); | 81 | |
127 | qdev_prop_set_uint32(ssedev, "SRAM_ADDR_WIDTH", mmc->sram_addr_width); | 82 | env->v7m.vecbase[M_REG_S] = cpu->init_svtor & 0xffffff80; |
128 | - qdev_prop_set_uint32(ssedev, "MAINCLK_FRQ", SYSCLK_FRQ); | 83 | + env->v7m.vecbase[M_REG_NS] = cpu->init_nsvtor & 0xffffff80; |
129 | qdev_connect_clock_in(ssedev, "MAINCLK", mms->sysclk); | 84 | |
130 | qdev_connect_clock_in(ssedev, "S32KCLK", mms->s32kclk); | 85 | /* Load the initial SP and PC from offset 0 and 4 in the vector table */ |
131 | /* | 86 | vecbase = env->v7m.vecbase[env->v7m.secure]; |
132 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 87 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) |
133 | index XXXXXXX..XXXXXXX 100644 | 88 | &cpu->init_svtor, |
134 | --- a/hw/arm/stellaris.c | 89 | OBJ_PROP_FLAG_READWRITE); |
135 | +++ b/hw/arm/stellaris.c | 90 | } |
136 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | 91 | + if (arm_feature(&cpu->env, ARM_FEATURE_M)) { |
137 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | 92 | + /* |
138 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | 93 | + * Initial value of the NS VTOR (for cores without the Security |
139 | 94 | + * extension, this is the only VTOR) | |
140 | - /* system_clock_scale is valid now */ | 95 | + */ |
141 | - uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | 96 | + object_property_add_uint32_ptr(obj, "init-nsvtor", |
142 | - qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | 97 | + &cpu->init_nsvtor, |
143 | qdev_connect_clock_in(dev, "WDOGCLK", | 98 | + OBJ_PROP_FLAG_READWRITE); |
144 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | 99 | + } |
100 | |||
101 | qdev_property_add_static(DEVICE(obj), &arm_cpu_cfgend_property); | ||
145 | 102 | ||
146 | -- | 103 | -- |
147 | 2.20.1 | 104 | 2.20.1 |
148 | 105 | ||
149 | 106 | diff view generated by jsdifflib |
1 | Now that the CMSDK APB watchdog uses its Clock input, it will | 1 | The official punctuation for Arm CPU names uses a hyphen, like |
---|---|---|---|
2 | correctly respond when the system clock frequency is changed using | 2 | "Cortex-A9". We mostly follow this, but in a few places usage |
3 | the RCC register on in the Stellaris board system registers. Test | 3 | without the hyphen has crept in. Fix those so we consistently |
4 | that when the RCC register is written it causes the watchdog timer to | 4 | use the same way of writing the CPU name. |
5 | change speed. | 5 | |
6 | This commit was created with: | ||
7 | git grep -z -l 'Cortex ' | xargs -0 sed -i 's/Cortex /Cortex-/' | ||
6 | 8 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
11 | Message-id: 20210128114145.20536-22-peter.maydell@linaro.org | 13 | Message-id: 20210527095152.10968-1-peter.maydell@linaro.org |
12 | Message-id: 20210121190622.22000-22-peter.maydell@linaro.org | ||
13 | --- | 14 | --- |
14 | tests/qtest/cmsdk-apb-watchdog-test.c | 52 +++++++++++++++++++++++++++ | 15 | docs/system/arm/aspeed.rst | 4 ++-- |
15 | 1 file changed, 52 insertions(+) | 16 | docs/system/arm/nuvoton.rst | 6 +++--- |
16 | 17 | docs/system/arm/sabrelite.rst | 2 +- | |
17 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | 18 | include/hw/arm/allwinner-h3.h | 2 +- |
18 | index XXXXXXX..XXXXXXX 100644 | 19 | hw/arm/aspeed.c | 6 +++--- |
19 | --- a/tests/qtest/cmsdk-apb-watchdog-test.c | 20 | hw/arm/mcimx6ul-evk.c | 2 +- |
20 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | 21 | hw/arm/mcimx7d-sabre.c | 2 +- |
22 | hw/arm/npcm7xx_boards.c | 4 ++-- | ||
23 | hw/arm/sabrelite.c | 2 +- | ||
24 | hw/misc/npcm7xx_clk.c | 2 +- | ||
25 | 10 files changed, 16 insertions(+), 16 deletions(-) | ||
26 | |||
27 | diff --git a/docs/system/arm/aspeed.rst b/docs/system/arm/aspeed.rst | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/docs/system/arm/aspeed.rst | ||
30 | +++ b/docs/system/arm/aspeed.rst | ||
31 | @@ -XXX,XX +XXX,XX @@ The QEMU Aspeed machines model BMCs of various OpenPOWER systems and | ||
32 | Aspeed evaluation boards. They are based on different releases of the | ||
33 | Aspeed SoC : the AST2400 integrating an ARM926EJ-S CPU (400MHz), the | ||
34 | AST2500 with an ARM1176JZS CPU (800MHz) and more recently the AST2600 | ||
35 | -with dual cores ARM Cortex A7 CPUs (1.2GHz). | ||
36 | +with dual cores ARM Cortex-A7 CPUs (1.2GHz). | ||
37 | |||
38 | The SoC comes with RAM, Gigabit ethernet, USB, SD/MMC, USB, SPI, I2C, | ||
39 | etc. | ||
40 | @@ -XXX,XX +XXX,XX @@ AST2500 SoC based machines : | ||
41 | |||
42 | AST2600 SoC based machines : | ||
43 | |||
44 | -- ``ast2600-evb`` Aspeed AST2600 Evaluation board (Cortex A7) | ||
45 | +- ``ast2600-evb`` Aspeed AST2600 Evaluation board (Cortex-A7) | ||
46 | - ``tacoma-bmc`` OpenPOWER Witherspoon POWER9 AST2600 BMC | ||
47 | |||
48 | Supported devices | ||
49 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/docs/system/arm/nuvoton.rst | ||
52 | +++ b/docs/system/arm/nuvoton.rst | ||
53 | @@ -XXX,XX +XXX,XX @@ Nuvoton iBMC boards (``npcm750-evb``, ``quanta-gsj``) | ||
54 | |||
55 | The `Nuvoton iBMC`_ chips (NPCM7xx) are a family of ARM-based SoCs that are | ||
56 | designed to be used as Baseboard Management Controllers (BMCs) in various | ||
57 | -servers. They all feature one or two ARM Cortex A9 CPU cores, as well as an | ||
58 | +servers. They all feature one or two ARM Cortex-A9 CPU cores, as well as an | ||
59 | assortment of peripherals targeted for either Enterprise or Data Center / | ||
60 | Hyperscale applications. The former is a superset of the latter, so NPCM750 has | ||
61 | all the peripherals of NPCM730 and more. | ||
62 | |||
63 | .. _Nuvoton iBMC: https://www.nuvoton.com/products/cloud-computing/ibmc/ | ||
64 | |||
65 | -The NPCM750 SoC has two Cortex A9 cores and is targeted for the Enterprise | ||
66 | +The NPCM750 SoC has two Cortex-A9 cores and is targeted for the Enterprise | ||
67 | segment. The following machines are based on this chip : | ||
68 | |||
69 | - ``npcm750-evb`` Nuvoton NPCM750 Evaluation board | ||
70 | |||
71 | -The NPCM730 SoC has two Cortex A9 cores and is targeted for Data Center and | ||
72 | +The NPCM730 SoC has two Cortex-A9 cores and is targeted for Data Center and | ||
73 | Hyperscale applications. The following machines are based on this chip : | ||
74 | |||
75 | - ``quanta-gsj`` Quanta GSJ server BMC | ||
76 | diff --git a/docs/system/arm/sabrelite.rst b/docs/system/arm/sabrelite.rst | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/docs/system/arm/sabrelite.rst | ||
79 | +++ b/docs/system/arm/sabrelite.rst | ||
80 | @@ -XXX,XX +XXX,XX @@ Supported devices | ||
81 | |||
82 | The SABRE Lite machine supports the following devices: | ||
83 | |||
84 | - * Up to 4 Cortex A9 cores | ||
85 | + * Up to 4 Cortex-A9 cores | ||
86 | * Generic Interrupt Controller | ||
87 | * 1 Clock Controller Module | ||
88 | * 1 System Reset Controller | ||
89 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/include/hw/arm/allwinner-h3.h | ||
92 | +++ b/include/hw/arm/allwinner-h3.h | ||
21 | @@ -XXX,XX +XXX,XX @@ | 93 | @@ -XXX,XX +XXX,XX @@ |
22 | */ | 94 | */ |
23 | 95 | ||
24 | #include "qemu/osdep.h" | ||
25 | +#include "qemu/bitops.h" | ||
26 | #include "libqtest-single.h" | ||
27 | |||
28 | /* | 96 | /* |
97 | - * The Allwinner H3 is a System on Chip containing four ARM Cortex A7 | ||
98 | + * The Allwinner H3 is a System on Chip containing four ARM Cortex-A7 | ||
99 | * processor cores. Features and specifications include DDR2/DDR3 memory, | ||
100 | * SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and | ||
101 | * various I/O modules. | ||
102 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/arm/aspeed.c | ||
105 | +++ b/hw/arm/aspeed.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_ast2600_evb_class_init(ObjectClass *oc, void *data) | ||
107 | MachineClass *mc = MACHINE_CLASS(oc); | ||
108 | AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc); | ||
109 | |||
110 | - mc->desc = "Aspeed AST2600 EVB (Cortex A7)"; | ||
111 | + mc->desc = "Aspeed AST2600 EVB (Cortex-A7)"; | ||
112 | amc->soc_name = "ast2600-a1"; | ||
113 | amc->hw_strap1 = AST2600_EVB_HW_STRAP1; | ||
114 | amc->hw_strap2 = AST2600_EVB_HW_STRAP2; | ||
115 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_tacoma_class_init(ObjectClass *oc, void *data) | ||
116 | MachineClass *mc = MACHINE_CLASS(oc); | ||
117 | AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc); | ||
118 | |||
119 | - mc->desc = "OpenPOWER Tacoma BMC (Cortex A7)"; | ||
120 | + mc->desc = "OpenPOWER Tacoma BMC (Cortex-A7)"; | ||
121 | amc->soc_name = "ast2600-a1"; | ||
122 | amc->hw_strap1 = TACOMA_BMC_HW_STRAP1; | ||
123 | amc->hw_strap2 = TACOMA_BMC_HW_STRAP2; | ||
124 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_rainier_class_init(ObjectClass *oc, void *data) | ||
125 | MachineClass *mc = MACHINE_CLASS(oc); | ||
126 | AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc); | ||
127 | |||
128 | - mc->desc = "IBM Rainier BMC (Cortex A7)"; | ||
129 | + mc->desc = "IBM Rainier BMC (Cortex-A7)"; | ||
130 | amc->soc_name = "ast2600-a1"; | ||
131 | amc->hw_strap1 = RAINIER_BMC_HW_STRAP1; | ||
132 | amc->hw_strap2 = RAINIER_BMC_HW_STRAP2; | ||
133 | diff --git a/hw/arm/mcimx6ul-evk.c b/hw/arm/mcimx6ul-evk.c | ||
134 | index XXXXXXX..XXXXXXX 100644 | ||
135 | --- a/hw/arm/mcimx6ul-evk.c | ||
136 | +++ b/hw/arm/mcimx6ul-evk.c | ||
137 | @@ -XXX,XX +XXX,XX @@ static void mcimx6ul_evk_init(MachineState *machine) | ||
138 | |||
139 | static void mcimx6ul_evk_machine_init(MachineClass *mc) | ||
140 | { | ||
141 | - mc->desc = "Freescale i.MX6UL Evaluation Kit (Cortex A7)"; | ||
142 | + mc->desc = "Freescale i.MX6UL Evaluation Kit (Cortex-A7)"; | ||
143 | mc->init = mcimx6ul_evk_init; | ||
144 | mc->max_cpus = FSL_IMX6UL_NUM_CPUS; | ||
145 | mc->default_ram_id = "mcimx6ul-evk.ram"; | ||
146 | diff --git a/hw/arm/mcimx7d-sabre.c b/hw/arm/mcimx7d-sabre.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/hw/arm/mcimx7d-sabre.c | ||
149 | +++ b/hw/arm/mcimx7d-sabre.c | ||
150 | @@ -XXX,XX +XXX,XX @@ static void mcimx7d_sabre_init(MachineState *machine) | ||
151 | |||
152 | static void mcimx7d_sabre_machine_init(MachineClass *mc) | ||
153 | { | ||
154 | - mc->desc = "Freescale i.MX7 DUAL SABRE (Cortex A7)"; | ||
155 | + mc->desc = "Freescale i.MX7 DUAL SABRE (Cortex-A7)"; | ||
156 | mc->init = mcimx7d_sabre_init; | ||
157 | mc->max_cpus = FSL_IMX7_NUM_CPUS; | ||
158 | mc->default_ram_id = "mcimx7d-sabre.ram"; | ||
159 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c | ||
160 | index XXXXXXX..XXXXXXX 100644 | ||
161 | --- a/hw/arm/npcm7xx_boards.c | ||
162 | +++ b/hw/arm/npcm7xx_boards.c | ||
163 | @@ -XXX,XX +XXX,XX @@ static void npcm750_evb_machine_class_init(ObjectClass *oc, void *data) | ||
164 | |||
165 | npcm7xx_set_soc_type(nmc, TYPE_NPCM750); | ||
166 | |||
167 | - mc->desc = "Nuvoton NPCM750 Evaluation Board (Cortex A9)"; | ||
168 | + mc->desc = "Nuvoton NPCM750 Evaluation Board (Cortex-A9)"; | ||
169 | mc->init = npcm750_evb_init; | ||
170 | mc->default_ram_size = 512 * MiB; | ||
171 | }; | ||
172 | @@ -XXX,XX +XXX,XX @@ static void gsj_machine_class_init(ObjectClass *oc, void *data) | ||
173 | |||
174 | npcm7xx_set_soc_type(nmc, TYPE_NPCM730); | ||
175 | |||
176 | - mc->desc = "Quanta GSJ (Cortex A9)"; | ||
177 | + mc->desc = "Quanta GSJ (Cortex-A9)"; | ||
178 | mc->init = quanta_gsj_init; | ||
179 | mc->default_ram_size = 512 * MiB; | ||
180 | }; | ||
181 | diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c | ||
182 | index XXXXXXX..XXXXXXX 100644 | ||
183 | --- a/hw/arm/sabrelite.c | ||
184 | +++ b/hw/arm/sabrelite.c | ||
185 | @@ -XXX,XX +XXX,XX @@ static void sabrelite_init(MachineState *machine) | ||
186 | |||
187 | static void sabrelite_machine_init(MachineClass *mc) | ||
188 | { | ||
189 | - mc->desc = "Freescale i.MX6 Quad SABRE Lite Board (Cortex A9)"; | ||
190 | + mc->desc = "Freescale i.MX6 Quad SABRE Lite Board (Cortex-A9)"; | ||
191 | mc->init = sabrelite_init; | ||
192 | mc->max_cpus = FSL_IMX6_NUM_CPUS; | ||
193 | mc->ignore_memory_transaction_failures = true; | ||
194 | diff --git a/hw/misc/npcm7xx_clk.c b/hw/misc/npcm7xx_clk.c | ||
195 | index XXXXXXX..XXXXXXX 100644 | ||
196 | --- a/hw/misc/npcm7xx_clk.c | ||
197 | +++ b/hw/misc/npcm7xx_clk.c | ||
29 | @@ -XXX,XX +XXX,XX @@ | 198 | @@ -XXX,XX +XXX,XX @@ |
30 | #define WDOGMIS 0x14 | 199 | #define NPCM7XX_CLOCK_REF_HZ (25000000) |
31 | #define WDOGLOCK 0xc00 | 200 | |
32 | 201 | /* Register Field Definitions */ | |
33 | +#define SSYS_BASE 0x400fe000 | 202 | -#define NPCM7XX_CLK_WDRCR_CA9C BIT(0) /* Cortex A9 Cores */ |
34 | +#define RCC 0x60 | 203 | +#define NPCM7XX_CLK_WDRCR_CA9C BIT(0) /* Cortex-A9 Cores */ |
35 | +#define SYSDIV_SHIFT 23 | 204 | |
36 | +#define SYSDIV_LENGTH 4 | 205 | #define PLLCON_LOKI BIT(31) |
37 | + | 206 | #define PLLCON_LOKS BIT(30) |
38 | static void test_watchdog(void) | ||
39 | { | ||
40 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void test_watchdog(void) | ||
42 | g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
43 | } | ||
44 | |||
45 | +static void test_clock_change(void) | ||
46 | +{ | ||
47 | + uint32_t rcc; | ||
48 | + | ||
49 | + /* | ||
50 | + * Test that writing to the stellaris board's RCC register to | ||
51 | + * change the system clock frequency causes the watchdog | ||
52 | + * to change the speed it counts at. | ||
53 | + */ | ||
54 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
55 | + | ||
56 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
57 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
58 | + | ||
59 | + /* Step to just past the 500th tick */ | ||
60 | + clock_step(80 * 500 + 1); | ||
61 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
62 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
63 | + | ||
64 | + /* Rewrite RCC.SYSDIV from 16 to 8, so the clock is now 40ns per tick */ | ||
65 | + rcc = readl(SSYS_BASE + RCC); | ||
66 | + g_assert_cmpuint(extract32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH), ==, 0xf); | ||
67 | + rcc = deposit32(rcc, SYSDIV_SHIFT, SYSDIV_LENGTH, 7); | ||
68 | + writel(SSYS_BASE + RCC, rcc); | ||
69 | + | ||
70 | + /* Just past the 1000th tick: timer should have fired */ | ||
71 | + clock_step(40 * 500); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
73 | + | ||
74 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
75 | + | ||
76 | + /* VALUE reloads at following tick */ | ||
77 | + clock_step(41); | ||
78 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
79 | + | ||
80 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
81 | + clock_step(40 * 500); | ||
82 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
84 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
85 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
86 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
87 | +} | ||
88 | + | ||
89 | int main(int argc, char **argv) | ||
90 | { | ||
91 | int r; | ||
92 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | ||
93 | qtest_start("-machine lm3s811evb"); | ||
94 | |||
95 | qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | ||
96 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog_clock_change", | ||
97 | + test_clock_change); | ||
98 | |||
99 | r = g_test_run(); | ||
100 | |||
101 | -- | 207 | -- |
102 | 2.20.1 | 208 | 2.20.1 |
103 | 209 | ||
104 | 210 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Damien Goutte-Gattat <dgouttegattat@incenp.org> |
---|---|---|---|
2 | 2 | ||
3 | Add pvpanic PCI device support details in docs/specs/pvpanic.txt. | 3 | The 4.x branch of Sphinx introduces a breaking change, as generated man |
4 | pages are now written to subdirectories corresponding to the manual | ||
5 | section they belong to. This results in `make install` erroring out when | ||
6 | attempting to install the man pages, because they are not where it | ||
7 | expects to find them. | ||
4 | 8 | ||
5 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 9 | This patch restores the behavior of Sphinx 3.x regarding man pages. |
10 | |||
11 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/256 | ||
12 | Signed-off-by: Damien Goutte-Gattat <dgouttegattat@incenp.org> | ||
13 | Message-id: 20210503161422.15028-1-dgouttegattat@incenp.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 16 | --- |
9 | docs/specs/pvpanic.txt | 13 ++++++++++++- | 17 | docs/conf.py | 1 + |
10 | 1 file changed, 12 insertions(+), 1 deletion(-) | 18 | 1 file changed, 1 insertion(+) |
11 | 19 | ||
12 | diff --git a/docs/specs/pvpanic.txt b/docs/specs/pvpanic.txt | 20 | diff --git a/docs/conf.py b/docs/conf.py |
13 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/docs/specs/pvpanic.txt | 22 | --- a/docs/conf.py |
15 | +++ b/docs/specs/pvpanic.txt | 23 | +++ b/docs/conf.py |
16 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
17 | PVPANIC DEVICE | 25 | ['Stefan Hajnoczi <stefanha@redhat.com>', |
18 | ============== | 26 | 'Masayoshi Mizuma <m.mizuma@jp.fujitsu.com>'], 1), |
19 | 27 | ] | |
20 | -pvpanic device is a simulated ISA device, through which a guest panic | 28 | +man_make_section_directory = False |
21 | +pvpanic device is a simulated device, through which a guest panic | 29 | |
22 | event is sent to qemu, and a QMP event is generated. This allows | 30 | # -- Options for Texinfo output ------------------------------------------- |
23 | management apps (e.g. libvirt) to be notified and respond to the event. | ||
24 | |||
25 | @@ -XXX,XX +XXX,XX @@ The management app has the option of waiting for GUEST_PANICKED events, | ||
26 | and/or polling for guest-panicked RunState, to learn when the pvpanic | ||
27 | device has fired a panic event. | ||
28 | |||
29 | +The pvpanic device can be implemented as an ISA device (using IOPORT) or as a | ||
30 | +PCI device. | ||
31 | + | ||
32 | ISA Interface | ||
33 | ------------- | ||
34 | |||
35 | @@ -XXX,XX +XXX,XX @@ bit 1: a guest panic has happened and will be handled by the guest; | ||
36 | the host should record it or report it, but should not affect | ||
37 | the execution of the guest. | ||
38 | |||
39 | +PCI Interface | ||
40 | +------------- | ||
41 | + | ||
42 | +The PCI interface is similar to the ISA interface except that it uses an MMIO | ||
43 | +address space provided by its BAR0, 1 byte long. Any machine with a PCI bus | ||
44 | +can enable a pvpanic device by adding '-device pvpanic-pci' to the command | ||
45 | +line. | ||
46 | + | ||
47 | ACPI Interface | ||
48 | -------------- | ||
49 | 31 | ||
50 | -- | 32 | -- |
51 | 2.20.1 | 33 | 2.20.1 |
52 | 34 | ||
53 | 35 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add secure pl061 for reset/power down machine from | 3 | The operands to tcg_gen_atomic_fetch_s{min,max}_i64 must |
4 | the secure world (Arm Trusted Firmware). Connect it | 4 | be signed, so that the inputs are properly extended. |
5 | with gpio-pwr driver. | 5 | Zero extend the result afterward, as needed. |
6 | 6 | ||
7 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 7 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/364 |
8 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | [PMM: Added mention of the new device to the documentation] | 9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
10 | Message-id: 20210602020720.47679-1-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | docs/system/arm/virt.rst | 2 ++ | 13 | target/arm/translate-a64.c | 13 ++++++++++--- |
13 | include/hw/arm/virt.h | 2 ++ | 14 | 1 file changed, 10 insertions(+), 3 deletions(-) |
14 | hw/arm/virt.c | 56 +++++++++++++++++++++++++++++++++++++++- | ||
15 | hw/arm/Kconfig | 1 + | ||
16 | 4 files changed, 60 insertions(+), 1 deletion(-) | ||
17 | 15 | ||
18 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst | 16 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
19 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/docs/system/arm/virt.rst | 18 | --- a/target/arm/translate-a64.c |
21 | +++ b/docs/system/arm/virt.rst | 19 | +++ b/target/arm/translate-a64.c |
22 | @@ -XXX,XX +XXX,XX @@ The virt board supports: | 20 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, |
23 | - Secure-World-only devices if the CPU has TrustZone: | 21 | int o3_opc = extract32(insn, 12, 4); |
24 | 22 | bool r = extract32(insn, 22, 1); | |
25 | - A second PL011 UART | 23 | bool a = extract32(insn, 23, 1); |
26 | + - A second PL061 GPIO controller, with GPIO lines for triggering | 24 | - TCGv_i64 tcg_rs, clean_addr; |
27 | + a system reset or system poweroff | 25 | + TCGv_i64 tcg_rs, tcg_rt, clean_addr; |
28 | - A secure flash memory | 26 | AtomicThreeOpFn *fn = NULL; |
29 | - 16MB of secure RAM | 27 | + MemOp mop = s->be_data | size | MO_ALIGN; |
30 | 28 | ||
31 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 29 | if (is_vector || !dc_isar_feature(aa64_atomics, s)) { |
32 | index XXXXXXX..XXXXXXX 100644 | 30 | unallocated_encoding(s); |
33 | --- a/include/hw/arm/virt.h | 31 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, |
34 | +++ b/include/hw/arm/virt.h | 32 | break; |
35 | @@ -XXX,XX +XXX,XX @@ enum { | 33 | case 004: /* LDSMAX */ |
36 | VIRT_GPIO, | 34 | fn = tcg_gen_atomic_fetch_smax_i64; |
37 | VIRT_SECURE_UART, | 35 | + mop |= MO_SIGN; |
38 | VIRT_SECURE_MEM, | 36 | break; |
39 | + VIRT_SECURE_GPIO, | 37 | case 005: /* LDSMIN */ |
40 | VIRT_PCDIMM_ACPI, | 38 | fn = tcg_gen_atomic_fetch_smin_i64; |
41 | VIRT_ACPI_GED, | 39 | + mop |= MO_SIGN; |
42 | VIRT_NVDIMM_ACPI, | 40 | break; |
43 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | 41 | case 006: /* LDUMAX */ |
44 | bool kvm_no_adjvtime; | 42 | fn = tcg_gen_atomic_fetch_umax_i64; |
45 | bool no_kvm_steal_time; | 43 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, |
46 | bool acpi_expose_flash; | 44 | } |
47 | + bool no_secure_gpio; | 45 | |
48 | }; | 46 | tcg_rs = read_cpu_reg(s, rs, true); |
49 | 47 | + tcg_rt = cpu_reg(s, rt); | |
50 | struct VirtMachineState { | 48 | |
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 49 | if (o3_opc == 1) { /* LDCLR */ |
52 | index XXXXXXX..XXXXXXX 100644 | 50 | tcg_gen_not_i64(tcg_rs, tcg_rs); |
53 | --- a/hw/arm/virt.c | 51 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, |
54 | +++ b/hw/arm/virt.c | 52 | /* The tcg atomic primitives are all full barriers. Therefore we |
55 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | 53 | * can ignore the Acquire and Release bits of this instruction. |
56 | [VIRT_ACPI_GED] = { 0x09080000, ACPI_GED_EVT_SEL_LEN }, | 54 | */ |
57 | [VIRT_NVDIMM_ACPI] = { 0x09090000, NVDIMM_ACPI_IO_LEN}, | 55 | - fn(cpu_reg(s, rt), clean_addr, tcg_rs, get_mem_index(s), |
58 | [VIRT_PVTIME] = { 0x090a0000, 0x00010000 }, | 56 | - s->be_data | size | MO_ALIGN); |
59 | + [VIRT_SECURE_GPIO] = { 0x090b0000, 0x00001000 }, | 57 | + fn(tcg_rt, clean_addr, tcg_rs, get_mem_index(s), mop); |
60 | [VIRT_MMIO] = { 0x0a000000, 0x00000200 }, | ||
61 | /* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */ | ||
62 | [VIRT_PLATFORM_BUS] = { 0x0c000000, 0x02000000 }, | ||
63 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_keys(const VirtMachineState *vms, | ||
64 | "gpios", phandle, 3, 0); | ||
65 | } | ||
66 | |||
67 | +#define SECURE_GPIO_POWEROFF 0 | ||
68 | +#define SECURE_GPIO_RESET 1 | ||
69 | + | 58 | + |
70 | +static void create_secure_gpio_pwr(const VirtMachineState *vms, | 59 | + if ((mop & MO_SIGN) && size != MO_64) { |
71 | + DeviceState *pl061_dev, | 60 | + tcg_gen_ext32u_i64(tcg_rt, tcg_rt); |
72 | + uint32_t phandle) | ||
73 | +{ | ||
74 | + DeviceState *gpio_pwr_dev; | ||
75 | + | ||
76 | + /* gpio-pwr */ | ||
77 | + gpio_pwr_dev = sysbus_create_simple("gpio-pwr", -1, NULL); | ||
78 | + | ||
79 | + /* connect secure pl061 to gpio-pwr */ | ||
80 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_RESET, | ||
81 | + qdev_get_gpio_in_named(gpio_pwr_dev, "reset", 0)); | ||
82 | + qdev_connect_gpio_out(pl061_dev, SECURE_GPIO_POWEROFF, | ||
83 | + qdev_get_gpio_in_named(gpio_pwr_dev, "shutdown", 0)); | ||
84 | + | ||
85 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-poweroff"); | ||
86 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "compatible", | ||
87 | + "gpio-poweroff"); | ||
88 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-poweroff", | ||
89 | + "gpios", phandle, SECURE_GPIO_POWEROFF, 0); | ||
90 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "status", "disabled"); | ||
91 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-poweroff", "secure-status", | ||
92 | + "okay"); | ||
93 | + | ||
94 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-restart"); | ||
95 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "compatible", | ||
96 | + "gpio-restart"); | ||
97 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-restart", | ||
98 | + "gpios", phandle, SECURE_GPIO_RESET, 0); | ||
99 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "status", "disabled"); | ||
100 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-restart", "secure-status", | ||
101 | + "okay"); | ||
102 | +} | ||
103 | + | ||
104 | static void create_gpio_devices(const VirtMachineState *vms, int gpio, | ||
105 | MemoryRegion *mem) | ||
106 | { | ||
107 | @@ -XXX,XX +XXX,XX @@ static void create_gpio_devices(const VirtMachineState *vms, int gpio, | ||
108 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | ||
109 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | ||
110 | |||
111 | + if (gpio != VIRT_GPIO) { | ||
112 | + /* Mark as not usable by the normal world */ | ||
113 | + qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | ||
114 | + qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | ||
115 | + } | ||
116 | g_free(nodename); | ||
117 | |||
118 | /* Child gpio devices */ | ||
119 | - create_gpio_keys(vms, pl061_dev, phandle); | ||
120 | + if (gpio == VIRT_GPIO) { | ||
121 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
122 | + } else { | ||
123 | + create_secure_gpio_pwr(vms, pl061_dev, phandle); | ||
124 | + } | 61 | + } |
125 | } | 62 | } |
126 | 63 | ||
127 | static void create_virtio_devices(const VirtMachineState *vms) | 64 | /* |
128 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
129 | create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
130 | } | ||
131 | |||
132 | + if (vms->secure && !vmc->no_secure_gpio) { | ||
133 | + create_gpio_devices(vms, VIRT_SECURE_GPIO, secure_sysmem); | ||
134 | + } | ||
135 | + | ||
136 | /* connect powerdown request */ | ||
137 | vms->powerdown_notifier.notify = virt_powerdown_req; | ||
138 | qemu_register_powerdown_notifier(&vms->powerdown_notifier); | ||
139 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(6, 0) | ||
140 | |||
141 | static void virt_machine_5_2_options(MachineClass *mc) | ||
142 | { | ||
143 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
144 | + | ||
145 | virt_machine_6_0_options(mc); | ||
146 | compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len); | ||
147 | + vmc->no_secure_gpio = true; | ||
148 | } | ||
149 | DEFINE_VIRT_MACHINE(5, 2) | ||
150 | |||
151 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/hw/arm/Kconfig | ||
154 | +++ b/hw/arm/Kconfig | ||
155 | @@ -XXX,XX +XXX,XX @@ config ARM_VIRT | ||
156 | select PL011 # UART | ||
157 | select PL031 # RTC | ||
158 | select PL061 # GPIO | ||
159 | + select GPIO_PWR | ||
160 | select PLATFORM_BUS | ||
161 | select SMBIOS | ||
162 | select VIRTIO_MMIO | ||
163 | -- | 65 | -- |
164 | 2.20.1 | 66 | 2.20.1 |
165 | 67 | ||
166 | 68 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_DUALTIMER device to the | 1 | From: Jamie Iles <jamie@nuviainc.com> |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
6 | 2 | ||
7 | We take the opportunity to correct the name of the clock input to | 3 | The DAIF and PAC checks used raise_exception_ra to raise an exception |
8 | match the hardware -- the dual timer names the clock which drives the | 4 | and unwind CPU state but raise_exception_ra is currently designed for |
9 | timers TIMCLK. (It does also have a 'pclk' input, which is used only | 5 | handling data aborts as the syndrome is partially precomputed and |
10 | for the register and APB bus logic; on the SSE-200 these clocks are | 6 | encoded in the TB and then merged in merge_syn_data_abort when handling |
11 | both connected together.) | 7 | the data abort. Using raise_exception_ra for DAIF and PAC checks |
8 | results in an empty syndrome being retrieved from data[2] in | ||
9 | restore_state_to_opc and setting ESR to 0. This manifested as: | ||
12 | 10 | ||
13 | This is a migration compatibility break for machines mps2-an385, | 11 | kvm [571]: Unknown exception class: esr: 0x000000 – |
14 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | 12 | Unknown/Uncategorized |
15 | musca-b1. | ||
16 | 13 | ||
14 | when launching a KVM guest when the host qemu used a CPU supporting | ||
15 | EL2+pointer authentication and enabling pointer authentication in the | ||
16 | guest. | ||
17 | |||
18 | Rework raise_exception_ra such that the state is restored before raising | ||
19 | the exception so that the exception is not clobbered by | ||
20 | restore_state_to_opc. | ||
21 | |||
22 | Fixes: 0d43e1a2d29a ("target/arm: Add PAuth helpers") | ||
23 | Cc: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Signed-off-by: Jamie Iles <jamie@nuviainc.com> | ||
26 | [PMM: added comment] | ||
27 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
20 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20210128114145.20536-9-peter.maydell@linaro.org | ||
22 | Message-id: 20210121190622.22000-9-peter.maydell@linaro.org | ||
23 | --- | 29 | --- |
24 | include/hw/timer/cmsdk-apb-dualtimer.h | 3 +++ | 30 | target/arm/op_helper.c | 11 +++++++++-- |
25 | hw/timer/cmsdk-apb-dualtimer.c | 7 +++++-- | 31 | 1 file changed, 9 insertions(+), 2 deletions(-) |
26 | 2 files changed, 8 insertions(+), 2 deletions(-) | ||
27 | 32 | ||
28 | diff --git a/include/hw/timer/cmsdk-apb-dualtimer.h b/include/hw/timer/cmsdk-apb-dualtimer.h | 33 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c |
29 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/timer/cmsdk-apb-dualtimer.h | 35 | --- a/target/arm/op_helper.c |
31 | +++ b/include/hw/timer/cmsdk-apb-dualtimer.h | 36 | +++ b/target/arm/op_helper.c |
32 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ void raise_exception(CPUARMState *env, uint32_t excp, |
33 | * | 38 | void raise_exception_ra(CPUARMState *env, uint32_t excp, uint32_t syndrome, |
34 | * QEMU interface: | 39 | uint32_t target_el, uintptr_t ra) |
35 | * + QOM property "pclk-frq": frequency at which the timer is clocked | 40 | { |
36 | + * + Clock input "TIMCLK": clock (for both timers) | 41 | - CPUState *cs = do_raise_exception(env, excp, syndrome, target_el); |
37 | * + sysbus MMIO region 0: the register bank | 42 | - cpu_loop_exit_restore(cs, ra); |
38 | * + sysbus IRQ 0: combined timer interrupt TIMINTC | 43 | + CPUState *cs = env_cpu(env); |
39 | * + sysbus IRO 1: timer block 1 interrupt TIMINT1 | 44 | + |
40 | @@ -XXX,XX +XXX,XX @@ | 45 | + /* |
41 | 46 | + * restore_state_to_opc() will set env->exception.syndrome, so | |
42 | #include "hw/sysbus.h" | 47 | + * we must restore CPU state here before setting the syndrome |
43 | #include "hw/ptimer.h" | 48 | + * the caller passed us, and cannot use cpu_loop_exit_restore(). |
44 | +#include "hw/clock.h" | 49 | + */ |
45 | #include "qom/object.h" | 50 | + cpu_restore_state(cs, ra, true); |
46 | 51 | + raise_exception(env, excp, syndrome, target_el); | |
47 | #define TYPE_CMSDK_APB_DUALTIMER "cmsdk-apb-dualtimer" | ||
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBDualTimer { | ||
49 | MemoryRegion iomem; | ||
50 | qemu_irq timerintc; | ||
51 | uint32_t pclk_frq; | ||
52 | + Clock *timclk; | ||
53 | |||
54 | CMSDKAPBDualTimerModule timermod[CMSDK_APB_DUALTIMER_NUM_MODULES]; | ||
55 | uint32_t timeritcr; | ||
56 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/hw/timer/cmsdk-apb-dualtimer.c | ||
59 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | ||
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | #include "hw/irq.h" | ||
62 | #include "hw/qdev-properties.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-dualtimer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | ||
69 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | ||
70 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | ||
71 | } | ||
72 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | ||
73 | } | 52 | } |
74 | 53 | ||
75 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | 54 | uint64_t HELPER(neon_tbl)(CPUARMState *env, uint32_t desc, |
76 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_dualtimermod_vmstate = { | ||
77 | |||
78 | static const VMStateDescription cmsdk_apb_dualtimer_vmstate = { | ||
79 | .name = "cmsdk-apb-dualtimer", | ||
80 | - .version_id = 1, | ||
81 | - .minimum_version_id = 1, | ||
82 | + .version_id = 2, | ||
83 | + .minimum_version_id = 2, | ||
84 | .fields = (VMStateField[]) { | ||
85 | + VMSTATE_CLOCK(timclk, CMSDKAPBDualTimer), | ||
86 | VMSTATE_STRUCT_ARRAY(timermod, CMSDKAPBDualTimer, | ||
87 | CMSDK_APB_DUALTIMER_NUM_MODULES, | ||
88 | 1, cmsdk_dualtimermod_vmstate, | ||
89 | -- | 55 | -- |
90 | 2.20.1 | 56 | 2.20.1 |
91 | 57 | ||
92 | 58 | diff view generated by jsdifflib |
1 | Now that the watchdog device uses its Clock input rather than being | 1 | From: Jamie Iles <jamie@nuviainc.com> |
---|---|---|---|
2 | passed the value of system_clock_scale at creation time, we can | ||
3 | remove the hack where we reset the STELLARIS_SYS at board creation | ||
4 | time to force it to set system_clock_scale. Instead it will be reset | ||
5 | at the usual point in startup and will inform the watchdog of the | ||
6 | clock frequency at that point. | ||
7 | 2 | ||
3 | Now that there are no other users of do_raise_exception, fold it into | ||
4 | raise_exception. | ||
5 | |||
6 | Cc: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Jamie Iles <jamie@nuviainc.com> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
10 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 20210128114145.20536-26-peter.maydell@linaro.org | ||
13 | Message-id: 20210121190622.22000-26-peter.maydell@linaro.org | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | --- | 11 | --- |
16 | hw/arm/stellaris.c | 10 ---------- | 12 | target/arm/op_helper.c | 12 ++---------- |
17 | 1 file changed, 10 deletions(-) | 13 | 1 file changed, 2 insertions(+), 10 deletions(-) |
18 | 14 | ||
19 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 15 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c |
20 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/stellaris.c | 17 | --- a/target/arm/op_helper.c |
22 | +++ b/hw/arm/stellaris.c | 18 | +++ b/target/arm/op_helper.c |
23 | @@ -XXX,XX +XXX,XX @@ static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | 19 | @@ -XXX,XX +XXX,XX @@ |
24 | sysbus_mmio_map(sbd, 0, base); | 20 | #define SIGNBIT (uint32_t)0x80000000 |
25 | sysbus_connect_irq(sbd, 0, irq); | 21 | #define SIGNBIT64 ((uint64_t)1 << 63) |
26 | 22 | ||
27 | - /* | 23 | -static CPUState *do_raise_exception(CPUARMState *env, uint32_t excp, |
28 | - * Normally we should not be resetting devices like this during | 24 | - uint32_t syndrome, uint32_t target_el) |
29 | - * board creation. For the moment we need to do so, because | 25 | +void raise_exception(CPUARMState *env, uint32_t excp, |
30 | - * system_clock_scale will only get set when the STELLARIS_SYS | 26 | + uint32_t syndrome, uint32_t target_el) |
31 | - * device is reset, and we need its initial value to pass to | 27 | { |
32 | - * the watchdog device. This hack can be removed once the | 28 | CPUState *cs = env_cpu(env); |
33 | - * watchdog has been converted to use a Clock input instead. | 29 | |
34 | - */ | 30 | @@ -XXX,XX +XXX,XX @@ static CPUState *do_raise_exception(CPUARMState *env, uint32_t excp, |
35 | - device_cold_reset(dev); | 31 | cs->exception_index = excp; |
32 | env->exception.syndrome = syndrome; | ||
33 | env->exception.target_el = target_el; | ||
36 | - | 34 | - |
37 | return dev; | 35 | - return cs; |
36 | -} | ||
37 | - | ||
38 | -void raise_exception(CPUARMState *env, uint32_t excp, | ||
39 | - uint32_t syndrome, uint32_t target_el) | ||
40 | -{ | ||
41 | - CPUState *cs = do_raise_exception(env, excp, syndrome, target_el); | ||
42 | cpu_loop_exit(cs); | ||
38 | } | 43 | } |
39 | 44 | ||
40 | -- | 45 | -- |
41 | 2.20.1 | 46 | 2.20.1 |
42 | 47 | ||
43 | 48 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Jamie Iles <jamie@nuviainc.com> |
---|---|---|---|
2 | 2 | ||
3 | Build without error on hosts without a working system(). If system() | 3 | Now that raise_exception_ra restores the state before raising the |
4 | is called, return -1 with ENOSYS. | 4 | exception we can use restore_exception_ra to perform the state restore + |
5 | exception raising without clobbering the syndrome. | ||
5 | 6 | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 7 | Cc: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210126012457.39046-6-j@getutm.app | 8 | Cc: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Jamie Iles <jamie@nuviainc.com> | ||
10 | [PMM: Keep the one line of the comment that is still relevant] | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | meson.build | 1 + | 14 | target/arm/mte_helper.c | 12 +++--------- |
12 | include/qemu/osdep.h | 12 ++++++++++++ | 15 | 1 file changed, 3 insertions(+), 9 deletions(-) |
13 | 2 files changed, 13 insertions(+) | ||
14 | 16 | ||
15 | diff --git a/meson.build b/meson.build | 17 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/meson.build | 19 | --- a/target/arm/mte_helper.c |
18 | +++ b/meson.build | 20 | +++ b/target/arm/mte_helper.c |
19 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_DRM_H', cc.has_header('libdrm/drm.h')) | 21 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, |
20 | config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | 22 | |
21 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | 23 | switch (tcf) { |
22 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | 24 | case 1: |
23 | +config_host_data.set('HAVE_SYSTEM_FUNCTION', cc.has_function('system', prefix: '#include <stdlib.h>')) | 25 | - /* |
24 | 26 | - * Tag check fail causes a synchronous exception. | |
25 | config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | 27 | - * |
26 | 28 | - * In restore_state_to_opc, we set the exception syndrome | |
27 | diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h | 29 | - * for the load or store operation. Unwind first so we |
28 | index XXXXXXX..XXXXXXX 100644 | 30 | - * may overwrite that with the syndrome for the tag check. |
29 | --- a/include/qemu/osdep.h | 31 | - */ |
30 | +++ b/include/qemu/osdep.h | 32 | - cpu_restore_state(env_cpu(env), ra, true); |
31 | @@ -XXX,XX +XXX,XX @@ static inline void qemu_thread_jit_write(void) {} | 33 | + /* Tag check fail causes a synchronous exception. */ |
32 | static inline void qemu_thread_jit_execute(void) {} | 34 | env->exception.vaddress = dirty_ptr; |
33 | #endif | 35 | |
34 | 36 | is_write = FIELD_EX32(desc, MTEDESC, WRITE); | |
35 | +/** | 37 | syn = syn_data_abort_no_iss(arm_current_el(env) != 0, 0, 0, 0, 0, |
36 | + * Platforms which do not support system() return ENOSYS | 38 | is_write, 0x11); |
37 | + */ | 39 | - raise_exception(env, EXCP_DATA_ABORT, syn, exception_target_el(env)); |
38 | +#ifndef HAVE_SYSTEM_FUNCTION | 40 | + raise_exception_ra(env, EXCP_DATA_ABORT, syn, |
39 | +#define system platform_does_not_support_system | 41 | + exception_target_el(env), ra); |
40 | +static inline int platform_does_not_support_system(const char *command) | 42 | /* noreturn, but fall through to the assert anyway */ |
41 | +{ | 43 | |
42 | + errno = ENOSYS; | 44 | case 0: |
43 | + return -1; | ||
44 | +} | ||
45 | +#endif /* !HAVE_SYSTEM_FUNCTION */ | ||
46 | + | ||
47 | #endif | ||
48 | -- | 45 | -- |
49 | 2.20.1 | 46 | 2.20.1 |
50 | 47 | ||
51 | 48 | diff view generated by jsdifflib |
1 | The state struct for the CMSDK APB timer device doesn't follow our | 1 | From: Jamie Iles <jamie@nuviainc.com> |
---|---|---|---|
2 | usual naming convention of camelcase -- "CMSDK" and "APB" are both | ||
3 | acronyms, but "TIMER" is not so should not be all-uppercase. | ||
4 | Globally rename the struct to "CMSDKAPBTimer" (bringing it into line | ||
5 | with CMSDKAPBWatchdog and CMSDKAPBDualTimer; CMSDKAPBUART remains | ||
6 | as-is because "UART" is an acronym). | ||
7 | 2 | ||
8 | Commit created with: | 3 | The sequence cpu_restore_state() + raise_exception() is equivalent to |
9 | perl -p -i -e 's/CMSDKAPBTIMER/CMSDKAPBTimer/g' hw/timer/cmsdk-apb-timer.c include/hw/arm/armsse.h include/hw/timer/cmsdk-apb-timer.h | 4 | raise_exception_ra(), so use that instead. (In this case we never |
5 | cared about the syndrome value, because M-profile doesn't use the | ||
6 | syndrome; the old code was just written unnecessarily awkwardly.) | ||
10 | 7 | ||
8 | Cc: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Jamie Iles <jamie@nuviainc.com> | ||
11 | [PMM: Retain edited version of comment; rewrite commit message] | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-7-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-7-peter.maydell@linaro.org | ||
17 | --- | 14 | --- |
18 | include/hw/arm/armsse.h | 6 +++--- | 15 | target/arm/m_helper.c | 5 +---- |
19 | include/hw/timer/cmsdk-apb-timer.h | 4 ++-- | 16 | target/arm/op_helper.c | 9 +++------ |
20 | hw/timer/cmsdk-apb-timer.c | 28 ++++++++++++++-------------- | 17 | 2 files changed, 4 insertions(+), 10 deletions(-) |
21 | 3 files changed, 19 insertions(+), 19 deletions(-) | ||
22 | 18 | ||
23 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | 19 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
24 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/armsse.h | 21 | --- a/target/arm/m_helper.c |
26 | +++ b/include/hw/arm/armsse.h | 22 | +++ b/target/arm/m_helper.c |
27 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | 23 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) |
28 | TZPPC apb_ppc0; | 24 | limit = is_psp ? env->v7m.psplim[false] : env->v7m.msplim[false]; |
29 | TZPPC apb_ppc1; | 25 | |
30 | TZMPC mpc[IOTS_NUM_MPC]; | 26 | if (val < limit) { |
31 | - CMSDKAPBTIMER timer0; | 27 | - CPUState *cs = env_cpu(env); |
32 | - CMSDKAPBTIMER timer1; | 28 | - |
33 | - CMSDKAPBTIMER s32ktimer; | 29 | - cpu_restore_state(cs, GETPC(), true); |
34 | + CMSDKAPBTimer timer0; | 30 | - raise_exception(env, EXCP_STKOF, 0, 1); |
35 | + CMSDKAPBTimer timer1; | 31 | + raise_exception_ra(env, EXCP_STKOF, 0, 1, GETPC()); |
36 | + CMSDKAPBTimer s32ktimer; | 32 | } |
37 | qemu_or_irq ppc_irq_orgate; | 33 | |
38 | SplitIRQ sec_resp_splitter; | 34 | if (is_psp) { |
39 | SplitIRQ ppc_irq_splitter[NUM_PPCS]; | 35 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c |
40 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/include/hw/timer/cmsdk-apb-timer.h | 37 | --- a/target/arm/op_helper.c |
43 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 38 | +++ b/target/arm/op_helper.c |
44 | @@ -XXX,XX +XXX,XX @@ | 39 | @@ -XXX,XX +XXX,XX @@ void HELPER(v8m_stackcheck)(CPUARMState *env, uint32_t newvalue) |
45 | #include "qom/object.h" | 40 | * raising an exception if the limit is breached. |
46 | 41 | */ | |
47 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | 42 | if (newvalue < v7m_sp_limit(env)) { |
48 | -OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTIMER, CMSDK_APB_TIMER) | 43 | - CPUState *cs = env_cpu(env); |
49 | +OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | 44 | - |
50 | 45 | /* | |
51 | -struct CMSDKAPBTIMER { | 46 | * Stack limit exceptions are a rare case, so rather than syncing |
52 | +struct CMSDKAPBTimer { | 47 | - * PC/condbits before the call, we use cpu_restore_state() to |
53 | /*< private >*/ | 48 | - * get them right before raising the exception. |
54 | SysBusDevice parent_obj; | 49 | + * PC/condbits before the call, we use raise_exception_ra() so |
55 | 50 | + * that cpu_restore_state() will sort them out. | |
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 51 | */ |
57 | index XXXXXXX..XXXXXXX 100644 | 52 | - cpu_restore_state(cs, GETPC(), true); |
58 | --- a/hw/timer/cmsdk-apb-timer.c | 53 | - raise_exception(env, EXCP_STKOF, 0, 1); |
59 | +++ b/hw/timer/cmsdk-apb-timer.c | 54 | + raise_exception_ra(env, EXCP_STKOF, 0, 1, GETPC()); |
60 | @@ -XXX,XX +XXX,XX @@ static const int timer_id[] = { | 55 | } |
61 | 0x0d, 0xf0, 0x05, 0xb1, /* CID0..CID3 */ | ||
62 | }; | ||
63 | |||
64 | -static void cmsdk_apb_timer_update(CMSDKAPBTIMER *s) | ||
65 | +static void cmsdk_apb_timer_update(CMSDKAPBTimer *s) | ||
66 | { | ||
67 | qemu_set_irq(s->timerint, !!(s->intstatus & R_INTSTATUS_IRQ_MASK)); | ||
68 | } | 56 | } |
69 | 57 | ||
70 | static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
71 | { | ||
72 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
73 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
74 | uint64_t r; | ||
75 | |||
76 | switch (offset) { | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t cmsdk_apb_timer_read(void *opaque, hwaddr offset, unsigned size) | ||
78 | static void cmsdk_apb_timer_write(void *opaque, hwaddr offset, uint64_t value, | ||
79 | unsigned size) | ||
80 | { | ||
81 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
82 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
83 | |||
84 | trace_cmsdk_apb_timer_write(offset, value, size); | ||
85 | |||
86 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps cmsdk_apb_timer_ops = { | ||
87 | |||
88 | static void cmsdk_apb_timer_tick(void *opaque) | ||
89 | { | ||
90 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(opaque); | ||
91 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | ||
92 | |||
93 | if (s->ctrl & R_CTRL_IRQEN_MASK) { | ||
94 | s->intstatus |= R_INTSTATUS_IRQ_MASK; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_tick(void *opaque) | ||
96 | |||
97 | static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
98 | { | ||
99 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
100 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
101 | |||
102 | trace_cmsdk_apb_timer_reset(); | ||
103 | s->ctrl = 0; | ||
104 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | ||
105 | static void cmsdk_apb_timer_init(Object *obj) | ||
106 | { | ||
107 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
108 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(obj); | ||
109 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(obj); | ||
110 | |||
111 | memory_region_init_io(&s->iomem, obj, &cmsdk_apb_timer_ops, | ||
112 | s, "cmsdk-apb-timer", 0x1000); | ||
113 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
114 | |||
115 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
116 | { | ||
117 | - CMSDKAPBTIMER *s = CMSDK_APB_TIMER(dev); | ||
118 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | ||
119 | |||
120 | if (s->pclk_frq == 0) { | ||
121 | error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | ||
122 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription cmsdk_apb_timer_vmstate = { | ||
123 | .version_id = 1, | ||
124 | .minimum_version_id = 1, | ||
125 | .fields = (VMStateField[]) { | ||
126 | - VMSTATE_PTIMER(timer, CMSDKAPBTIMER), | ||
127 | - VMSTATE_UINT32(ctrl, CMSDKAPBTIMER), | ||
128 | - VMSTATE_UINT32(value, CMSDKAPBTIMER), | ||
129 | - VMSTATE_UINT32(reload, CMSDKAPBTIMER), | ||
130 | - VMSTATE_UINT32(intstatus, CMSDKAPBTIMER), | ||
131 | + VMSTATE_PTIMER(timer, CMSDKAPBTimer), | ||
132 | + VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | ||
133 | + VMSTATE_UINT32(value, CMSDKAPBTimer), | ||
134 | + VMSTATE_UINT32(reload, CMSDKAPBTimer), | ||
135 | + VMSTATE_UINT32(intstatus, CMSDKAPBTimer), | ||
136 | VMSTATE_END_OF_LIST() | ||
137 | } | ||
138 | }; | ||
139 | |||
140 | static Property cmsdk_apb_timer_properties[] = { | ||
141 | - DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTIMER, pclk_frq, 0), | ||
142 | + DEFINE_PROP_UINT32("pclk-frq", CMSDKAPBTimer, pclk_frq, 0), | ||
143 | DEFINE_PROP_END_OF_LIST(), | ||
144 | }; | ||
145 | |||
146 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_class_init(ObjectClass *klass, void *data) | ||
147 | static const TypeInfo cmsdk_apb_timer_info = { | ||
148 | .name = TYPE_CMSDK_APB_TIMER, | ||
149 | .parent = TYPE_SYS_BUS_DEVICE, | ||
150 | - .instance_size = sizeof(CMSDKAPBTIMER), | ||
151 | + .instance_size = sizeof(CMSDKAPBTimer), | ||
152 | .instance_init = cmsdk_apb_timer_init, | ||
153 | .class_init = cmsdk_apb_timer_class_init, | ||
154 | }; | ||
155 | -- | 58 | -- |
156 | 2.20.1 | 59 | 2.20.1 |
157 | 60 | ||
158 | 61 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This was defined at some point before ARMv8.4, and will | 3 | Note that the SVE BFLOAT16 support does not require SVE2, |
4 | shortly be used by new processor descriptions. | 4 | it is an independent extension. |
5 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210120204400.1056582-1-richard.henderson@linaro.org | 8 | Message-id: 20210525225817.400336-2-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | target/arm/cpu.h | 1 + | 11 | target/arm/cpu.h | 15 +++++++++++++++ |
12 | target/arm/helper.c | 4 ++-- | 12 | 1 file changed, 15 insertions(+) |
13 | target/arm/kvm64.c | 2 ++ | ||
14 | 3 files changed, 5 insertions(+), 2 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 16 | --- a/target/arm/cpu.h |
19 | +++ b/target/arm/cpu.h | 17 | +++ b/target/arm/cpu.h |
20 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | 18 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id) |
21 | uint32_t id_mmfr4; | 19 | return FIELD_EX32(id->id_isar6, ID_ISAR6, SPECRES) != 0; |
22 | uint32_t id_pfr0; | 20 | } |
23 | uint32_t id_pfr1; | 21 | |
24 | + uint32_t id_pfr2; | 22 | +static inline bool isar_feature_aa32_bf16(const ARMISARegisters *id) |
25 | uint32_t mvfr0; | 23 | +{ |
26 | uint32_t mvfr1; | 24 | + return FIELD_EX32(id->id_isar6, ID_ISAR6, BF16) != 0; |
27 | uint32_t mvfr2; | 25 | +} |
28 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 26 | + |
29 | index XXXXXXX..XXXXXXX 100644 | 27 | static inline bool isar_feature_aa32_i8mm(const ARMISARegisters *id) |
30 | --- a/target/arm/helper.c | 28 | { |
31 | +++ b/target/arm/helper.c | 29 | return FIELD_EX32(id->id_isar6, ID_ISAR6, I8MM) != 0; |
32 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 30 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_dcpodp(const ARMISARegisters *id) |
33 | .access = PL1_R, .type = ARM_CP_CONST, | 31 | return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, DPB) >= 2; |
34 | .accessfn = access_aa64_tid3, | 32 | } |
35 | .resetvalue = 0 }, | 33 | |
36 | - { .name = "MVFR4_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 34 | +static inline bool isar_feature_aa64_bf16(const ARMISARegisters *id) |
37 | + { .name = "ID_PFR2", .state = ARM_CP_STATE_BOTH, | 35 | +{ |
38 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 4, | 36 | + return FIELD_EX64(id->id_aa64isar1, ID_AA64ISAR1, BF16) != 0; |
39 | .access = PL1_R, .type = ARM_CP_CONST, | 37 | +} |
40 | .accessfn = access_aa64_tid3, | 38 | + |
41 | - .resetvalue = 0 }, | 39 | static inline bool isar_feature_aa64_fp_simd(const ARMISARegisters *id) |
42 | + .resetvalue = cpu->isar.id_pfr2 }, | 40 | { |
43 | { .name = "MVFR5_EL1_RESERVED", .state = ARM_CP_STATE_AA64, | 41 | /* We always set the AdvSIMD and FP fields identically. */ |
44 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 3, .opc2 = 5, | 42 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_sve2_bitperm(const ARMISARegisters *id) |
45 | .access = PL1_R, .type = ARM_CP_CONST, | 43 | return FIELD_EX64(id->id_aa64zfr0, ID_AA64ZFR0, BITPERM) != 0; |
46 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 44 | } |
47 | index XXXXXXX..XXXXXXX 100644 | 45 | |
48 | --- a/target/arm/kvm64.c | 46 | +static inline bool isar_feature_aa64_sve_bf16(const ARMISARegisters *id) |
49 | +++ b/target/arm/kvm64.c | 47 | +{ |
50 | @@ -XXX,XX +XXX,XX @@ bool kvm_arm_get_host_cpu_features(ARMHostCPUFeatures *ahcf) | 48 | + return FIELD_EX64(id->id_aa64zfr0, ID_AA64ZFR0, BFLOAT16) != 0; |
51 | ARM64_SYS_REG(3, 0, 0, 1, 0)); | 49 | +} |
52 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr1, | 50 | + |
53 | ARM64_SYS_REG(3, 0, 0, 1, 1)); | 51 | static inline bool isar_feature_aa64_sve2_sha3(const ARMISARegisters *id) |
54 | + err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_pfr2, | 52 | { |
55 | + ARM64_SYS_REG(3, 0, 0, 3, 4)); | 53 | return FIELD_EX64(id->id_aa64zfr0, ID_AA64ZFR0, SHA3) != 0; |
56 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_dfr0, | ||
57 | ARM64_SYS_REG(3, 0, 0, 1, 2)); | ||
58 | err |= read_sys_reg32(fdarray[2], &ahcf->isar.id_mmfr0, | ||
59 | -- | 54 | -- |
60 | 2.20.1 | 55 | 2.20.1 |
61 | 56 | ||
62 | 57 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | |||
3 | A workaround added in early days of 64-bit OSX forced x86_64 if the | ||
4 | host machine had 64-bit support. This creates issues when cross- | ||
5 | compiling for ARM64. Additionally, the user can always use --cpu=* to | ||
6 | manually set the host CPU and therefore this workaround should be | ||
7 | removed. | ||
8 | 2 | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20210126012457.39046-12-j@getutm.app | 5 | Message-id: 20210525225817.400336-3-richard.henderson@linaro.org |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 7 | --- |
14 | configure | 11 ----------- | 8 | target/arm/translate-a64.c | 15 ++++++--------- |
15 | 1 file changed, 11 deletions(-) | 9 | 1 file changed, 6 insertions(+), 9 deletions(-) |
16 | 10 | ||
17 | diff --git a/configure b/configure | 11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
18 | index XXXXXXX..XXXXXXX 100755 | 12 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/configure | 13 | --- a/target/arm/translate-a64.c |
20 | +++ b/configure | 14 | +++ b/target/arm/translate-a64.c |
21 | @@ -XXX,XX +XXX,XX @@ fi | 15 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) |
22 | # the correct CPU with the --cpu option. | 16 | int rd = extract32(insn, 0, 5); |
23 | case $targetos in | 17 | |
24 | Darwin) | 18 | if (mos) { |
25 | - # on Leopard most of the system is 32-bit, so we have to ask the kernel if we can | 19 | - unallocated_encoding(s); |
26 | - # run 64-bit userspace code. | 20 | - return; |
27 | - # If the user didn't specify a CPU explicitly and the kernel says this is | 21 | + goto do_unallocated; |
28 | - # 64 bit hw, then assume x86_64. Otherwise fall through to the usual detection code. | 22 | } |
29 | - if test -z "$cpu" && test "$(sysctl -n hw.optional.x86_64)" = "1"; then | 23 | |
30 | - cpu="x86_64" | 24 | switch (opcode) { |
31 | - fi | 25 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) |
32 | HOST_DSOSUF=".dylib" | 26 | /* FCVT between half, single and double precision */ |
33 | ;; | 27 | int dtype = extract32(opcode, 0, 2); |
34 | SunOS) | 28 | if (type == 2 || dtype == type) { |
35 | @@ -XXX,XX +XXX,XX @@ OpenBSD) | 29 | - unallocated_encoding(s); |
36 | Darwin) | 30 | - return; |
37 | bsd="yes" | 31 | + goto do_unallocated; |
38 | darwin="yes" | 32 | } |
39 | - if [ "$cpu" = "x86_64" ] ; then | 33 | if (!fp_access_check(s)) { |
40 | - QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | 34 | return; |
41 | - QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | 35 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) |
42 | - fi | 36 | |
43 | audio_drv_list="try-coreaudio try-sdl" | 37 | case 0x10 ... 0x13: /* FRINT{32,64}{X,Z} */ |
44 | audio_possible_drivers="coreaudio sdl" | 38 | if (type > 1 || !dc_isar_feature(aa64_frint, s)) { |
45 | # Disable attempts to use ObjectiveC features in os/object.h since they | 39 | - unallocated_encoding(s); |
40 | - return; | ||
41 | + goto do_unallocated; | ||
42 | } | ||
43 | /* fall through */ | ||
44 | case 0x0 ... 0x3: | ||
45 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
46 | break; | ||
47 | case 3: | ||
48 | if (!dc_isar_feature(aa64_fp16, s)) { | ||
49 | - unallocated_encoding(s); | ||
50 | - return; | ||
51 | + goto do_unallocated; | ||
52 | } | ||
53 | |||
54 | if (!fp_access_check(s)) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
56 | handle_fp_1src_half(s, opcode, rd, rn); | ||
57 | break; | ||
58 | default: | ||
59 | - unallocated_encoding(s); | ||
60 | + goto do_unallocated; | ||
61 | } | ||
62 | break; | ||
63 | |||
64 | default: | ||
65 | + do_unallocated: | ||
66 | unallocated_encoding(s); | ||
67 | break; | ||
68 | } | ||
46 | -- | 69 | -- |
47 | 2.20.1 | 70 | 2.20.1 |
48 | 71 | ||
49 | 72 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB watchdog device over to using its Clock input; | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the wdogclk_frq property is now ignored. | ||
3 | 2 | ||
3 | This is the 64-bit BFCVT and the 32-bit VCVT{B,T}.BF16.F32. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210525225817.400336-4-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-21-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-21-peter.maydell@linaro.org | ||
10 | --- | 9 | --- |
11 | hw/watchdog/cmsdk-apb-watchdog.c | 18 ++++++++++++++---- | 10 | target/arm/helper.h | 1 + |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 11 | target/arm/vfp.decode | 2 ++ |
12 | target/arm/translate-a64.c | 19 +++++++++++++++++++ | ||
13 | target/arm/translate-vfp.c | 24 ++++++++++++++++++++++++ | ||
14 | target/arm/vfp_helper.c | 5 +++++ | ||
15 | 5 files changed, 51 insertions(+) | ||
13 | 16 | ||
14 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | 17 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 19 | --- a/target/arm/helper.h |
17 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 20 | +++ b/target/arm/helper.h |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_reset(DeviceState *dev) | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_cmped, void, f64, f64, env) |
19 | ptimer_transaction_commit(s->timer); | 22 | |
23 | DEF_HELPER_2(vfp_fcvtds, f64, f32, env) | ||
24 | DEF_HELPER_2(vfp_fcvtsd, f32, f64, env) | ||
25 | +DEF_HELPER_FLAGS_2(bfcvt, TCG_CALL_NO_RWG, i32, f32, ptr) | ||
26 | |||
27 | DEF_HELPER_2(vfp_uitoh, f16, i32, ptr) | ||
28 | DEF_HELPER_2(vfp_uitos, f32, i32, ptr) | ||
29 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/vfp.decode | ||
32 | +++ b/target/arm/vfp.decode | ||
33 | @@ -XXX,XX +XXX,XX @@ VCVT_f64_f16 ---- 1110 1.11 0010 .... 1011 t:1 1.0 .... \ | ||
34 | |||
35 | # VCVTB and VCVTT to f16: Vd format is always vd_sp; | ||
36 | # Vm format depends on size bit | ||
37 | +VCVT_b16_f32 ---- 1110 1.11 0011 .... 1001 t:1 1.0 .... \ | ||
38 | + vd=%vd_sp vm=%vm_sp | ||
39 | VCVT_f16_f32 ---- 1110 1.11 0011 .... 1010 t:1 1.0 .... \ | ||
40 | vd=%vd_sp vm=%vm_sp | ||
41 | VCVT_f16_f64 ---- 1110 1.11 0011 .... 1011 t:1 1.0 .... \ | ||
42 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/translate-a64.c | ||
45 | +++ b/target/arm/translate-a64.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static void handle_fp_1src_single(DisasContext *s, int opcode, int rd, int rn) | ||
47 | case 0x3: /* FSQRT */ | ||
48 | gen_helper_vfp_sqrts(tcg_res, tcg_op, cpu_env); | ||
49 | goto done; | ||
50 | + case 0x6: /* BFCVT */ | ||
51 | + gen_fpst = gen_helper_bfcvt; | ||
52 | + break; | ||
53 | case 0x8: /* FRINTN */ | ||
54 | case 0x9: /* FRINTP */ | ||
55 | case 0xa: /* FRINTM */ | ||
56 | @@ -XXX,XX +XXX,XX @@ static void disas_fp_1src(DisasContext *s, uint32_t insn) | ||
57 | } | ||
58 | break; | ||
59 | |||
60 | + case 0x6: | ||
61 | + switch (type) { | ||
62 | + case 1: /* BFCVT */ | ||
63 | + if (!dc_isar_feature(aa64_bf16, s)) { | ||
64 | + goto do_unallocated; | ||
65 | + } | ||
66 | + if (!fp_access_check(s)) { | ||
67 | + return; | ||
68 | + } | ||
69 | + handle_fp_1src_single(s, opcode, rd, rn); | ||
70 | + break; | ||
71 | + default: | ||
72 | + goto do_unallocated; | ||
73 | + } | ||
74 | + break; | ||
75 | + | ||
76 | default: | ||
77 | do_unallocated: | ||
78 | unallocated_encoding(s); | ||
79 | diff --git a/target/arm/translate-vfp.c b/target/arm/translate-vfp.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/arm/translate-vfp.c | ||
82 | +++ b/target/arm/translate-vfp.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f64_f16(DisasContext *s, arg_VCVT_f64_f16 *a) | ||
84 | return true; | ||
20 | } | 85 | } |
21 | 86 | ||
22 | +static void cmsdk_apb_watchdog_clk_update(void *opaque) | 87 | +static bool trans_VCVT_b16_f32(DisasContext *s, arg_VCVT_b16_f32 *a) |
23 | +{ | 88 | +{ |
24 | + CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(opaque); | 89 | + TCGv_ptr fpst; |
90 | + TCGv_i32 tmp; | ||
25 | + | 91 | + |
26 | + ptimer_transaction_begin(s->timer); | 92 | + if (!dc_isar_feature(aa32_bf16, s)) { |
27 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | 93 | + return false; |
28 | + ptimer_transaction_commit(s->timer); | 94 | + } |
95 | + | ||
96 | + if (!vfp_access_check(s)) { | ||
97 | + return true; | ||
98 | + } | ||
99 | + | ||
100 | + fpst = fpstatus_ptr(FPST_FPCR); | ||
101 | + tmp = tcg_temp_new_i32(); | ||
102 | + | ||
103 | + vfp_load_reg32(tmp, a->vm); | ||
104 | + gen_helper_bfcvt(tmp, tmp, fpst); | ||
105 | + tcg_gen_st16_i32(tmp, cpu_env, vfp_f16_offset(a->vd, a->t)); | ||
106 | + tcg_temp_free_ptr(fpst); | ||
107 | + tcg_temp_free_i32(tmp); | ||
108 | + return true; | ||
29 | +} | 109 | +} |
30 | + | 110 | + |
31 | static void cmsdk_apb_watchdog_init(Object *obj) | 111 | static bool trans_VCVT_f16_f32(DisasContext *s, arg_VCVT_f16_f32 *a) |
32 | { | 112 | { |
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 113 | TCGv_ptr fpst; |
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | 114 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c |
35 | s, "cmsdk-apb-watchdog", 0x1000); | 115 | index XXXXXXX..XXXXXXX 100644 |
36 | sysbus_init_mmio(sbd, &s->iomem); | 116 | --- a/target/arm/vfp_helper.c |
37 | sysbus_init_irq(sbd, &s->wdogint); | 117 | +++ b/target/arm/vfp_helper.c |
38 | - s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | 118 | @@ -XXX,XX +XXX,XX @@ float32 VFP_HELPER(fcvts, d)(float64 x, CPUARMState *env) |
39 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", | 119 | return float64_to_float32(x, &env->vfp.fp_status); |
40 | + cmsdk_apb_watchdog_clk_update, s); | ||
41 | |||
42 | s->is_luminary = false; | ||
43 | s->id = cmsdk_apb_watchdog_id; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
45 | { | ||
46 | CMSDKAPBWatchdog *s = CMSDK_APB_WATCHDOG(dev); | ||
47 | |||
48 | - if (s->wdogclk_frq == 0) { | ||
49 | + if (!clock_has_source(s->wdogclk)) { | ||
50 | error_setg(errp, | ||
51 | - "CMSDK APB watchdog: wdogclk-frq property must be set"); | ||
52 | + "CMSDK APB watchdog: WDOGCLK clock must be connected"); | ||
53 | return; | ||
54 | } | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | ||
57 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
58 | |||
59 | ptimer_transaction_begin(s->timer); | ||
60 | - ptimer_set_freq(s->timer, s->wdogclk_frq); | ||
61 | + ptimer_set_period_from_clock(s->timer, s->wdogclk, 1); | ||
62 | ptimer_transaction_commit(s->timer); | ||
63 | } | 120 | } |
64 | 121 | ||
122 | +uint32_t HELPER(bfcvt)(float32 x, void *status) | ||
123 | +{ | ||
124 | + return float32_to_bfloat16(x, status); | ||
125 | +} | ||
126 | + | ||
127 | /* | ||
128 | * VFP3 fixed point conversion. The AArch32 versions of fix-to-float | ||
129 | * must always round-to-nearest; the AArch64 ones honour the FPSCR | ||
65 | -- | 130 | -- |
66 | 2.20.1 | 131 | 2.20.1 |
67 | 132 | ||
68 | 133 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add objc to the Meson cross file as well as detection of Darwin. | 3 | This is BFCVT{N,T} for both AArch64 AdvSIMD and SVE, |
4 | and VCVT.BF16.F32 for AArch32 NEON. | ||
4 | 5 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Message-id: 20210525225817.400336-5-richard.henderson@linaro.org |
8 | Message-id: 20210126012457.39046-8-j@getutm.app | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | configure | 4 ++++ | 11 | target/arm/helper-sve.h | 4 ++++ |
12 | 1 file changed, 4 insertions(+) | 12 | target/arm/helper.h | 1 + |
13 | 13 | target/arm/neon-dp.decode | 1 + | |
14 | diff --git a/configure b/configure | 14 | target/arm/sve.decode | 2 ++ |
15 | index XXXXXXX..XXXXXXX 100755 | 15 | target/arm/sve_helper.c | 2 ++ |
16 | --- a/configure | 16 | target/arm/translate-a64.c | 17 ++++++++++++++ |
17 | +++ b/configure | 17 | target/arm/translate-neon.c | 45 +++++++++++++++++++++++++++++++++++++ |
18 | @@ -XXX,XX +XXX,XX @@ echo "cpp_link_args = [${LDFLAGS:+$(meson_quote $LDFLAGS)}]" >> $cross | 18 | target/arm/translate-sve.c | 16 +++++++++++++ |
19 | echo "[binaries]" >> $cross | 19 | target/arm/vfp_helper.c | 7 ++++++ |
20 | echo "c = [$(meson_quote $cc)]" >> $cross | 20 | 9 files changed, 95 insertions(+) |
21 | test -n "$cxx" && echo "cpp = [$(meson_quote $cxx)]" >> $cross | 21 | |
22 | +test -n "$objcc" && echo "objc = [$(meson_quote $objcc)]" >> $cross | 22 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h |
23 | echo "ar = [$(meson_quote $ar)]" >> $cross | 23 | index XXXXXXX..XXXXXXX 100644 |
24 | echo "nm = [$(meson_quote $nm)]" >> $cross | 24 | --- a/target/arm/helper-sve.h |
25 | echo "pkgconfig = [$(meson_quote $pkg_config_exe)]" >> $cross | 25 | +++ b/target/arm/helper-sve.h |
26 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | 26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve_fcvt_hd, TCG_CALL_NO_RWG, |
27 | if test "$linux" = "yes" ; then | 27 | void, ptr, ptr, ptr, ptr, i32) |
28 | echo "system = 'linux'" >> $cross | 28 | DEF_HELPER_FLAGS_5(sve_fcvt_sd, TCG_CALL_NO_RWG, |
29 | fi | 29 | void, ptr, ptr, ptr, ptr, i32) |
30 | + if test "$darwin" = "yes" ; then | 30 | +DEF_HELPER_FLAGS_5(sve_bfcvt, TCG_CALL_NO_RWG, |
31 | + echo "system = 'darwin'" >> $cross | 31 | + void, ptr, ptr, ptr, ptr, i32) |
32 | + fi | 32 | |
33 | case "$ARCH" in | 33 | DEF_HELPER_FLAGS_5(sve_fcvtzs_hh, TCG_CALL_NO_RWG, |
34 | i386|x86_64) | 34 | void, ptr, ptr, ptr, ptr, i32) |
35 | echo "cpu_family = 'x86'" >> $cross | 35 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(sve2_fcvtnt_sh, TCG_CALL_NO_RWG, |
36 | void, ptr, ptr, ptr, ptr, i32) | ||
37 | DEF_HELPER_FLAGS_5(sve2_fcvtnt_ds, TCG_CALL_NO_RWG, | ||
38 | void, ptr, ptr, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_5(sve_bfcvtnt, TCG_CALL_NO_RWG, | ||
40 | + void, ptr, ptr, ptr, ptr, i32) | ||
41 | |||
42 | DEF_HELPER_FLAGS_5(sve2_fcvtlt_hs, TCG_CALL_NO_RWG, | ||
43 | void, ptr, ptr, ptr, ptr, i32) | ||
44 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/helper.h | ||
47 | +++ b/target/arm/helper.h | ||
48 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_cmped, void, f64, f64, env) | ||
49 | DEF_HELPER_2(vfp_fcvtds, f64, f32, env) | ||
50 | DEF_HELPER_2(vfp_fcvtsd, f32, f64, env) | ||
51 | DEF_HELPER_FLAGS_2(bfcvt, TCG_CALL_NO_RWG, i32, f32, ptr) | ||
52 | +DEF_HELPER_FLAGS_2(bfcvt_pair, TCG_CALL_NO_RWG, i32, i64, ptr) | ||
53 | |||
54 | DEF_HELPER_2(vfp_uitoh, f16, i32, ptr) | ||
55 | DEF_HELPER_2(vfp_uitos, f32, i32, ptr) | ||
56 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/neon-dp.decode | ||
59 | +++ b/target/arm/neon-dp.decode | ||
60 | @@ -XXX,XX +XXX,XX @@ Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
61 | VRINTZ 1111 001 11 . 11 .. 10 .... 0 1011 . . 0 .... @2misc | ||
62 | |||
63 | VCVT_F16_F32 1111 001 11 . 11 .. 10 .... 0 1100 0 . 0 .... @2misc_q0 | ||
64 | + VCVT_B16_F32 1111 001 11 . 11 .. 10 .... 0 1100 1 . 0 .... @2misc_q0 | ||
65 | |||
66 | VRINTM 1111 001 11 . 11 .. 10 .... 0 1101 . . 0 .... @2misc | ||
67 | |||
68 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/sve.decode | ||
71 | +++ b/target/arm/sve.decode | ||
72 | @@ -XXX,XX +XXX,XX @@ FNMLS_zpzzz 01100101 .. 1 ..... 111 ... ..... ..... @rdn_pg_rm_ra | ||
73 | # SVE floating-point convert precision | ||
74 | FCVT_sh 01100101 10 0010 00 101 ... ..... ..... @rd_pg_rn_e0 | ||
75 | FCVT_hs 01100101 10 0010 01 101 ... ..... ..... @rd_pg_rn_e0 | ||
76 | +BFCVT 01100101 10 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
77 | FCVT_dh 01100101 11 0010 00 101 ... ..... ..... @rd_pg_rn_e0 | ||
78 | FCVT_hd 01100101 11 0010 01 101 ... ..... ..... @rd_pg_rn_e0 | ||
79 | FCVT_ds 01100101 11 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
80 | @@ -XXX,XX +XXX,XX @@ RAX1 01000101 00 1 ..... 11110 1 ..... ..... @rd_rn_rm_e0 | ||
81 | FCVTXNT_ds 01100100 00 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
82 | FCVTX_ds 01100101 00 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
83 | FCVTNT_sh 01100100 10 0010 00 101 ... ..... ..... @rd_pg_rn_e0 | ||
84 | +BFCVTNT 01100100 10 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
85 | FCVTLT_hs 01100100 10 0010 01 101 ... ..... ..... @rd_pg_rn_e0 | ||
86 | FCVTNT_ds 01100100 11 0010 10 101 ... ..... ..... @rd_pg_rn_e0 | ||
87 | FCVTLT_sd 01100100 11 0010 11 101 ... ..... ..... @rd_pg_rn_e0 | ||
88 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/sve_helper.c | ||
91 | +++ b/target/arm/sve_helper.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t vfp_float64_to_uint64_rtz(float64 f, float_status *s) | ||
93 | |||
94 | DO_ZPZ_FP(sve_fcvt_sh, uint32_t, H1_4, sve_f32_to_f16) | ||
95 | DO_ZPZ_FP(sve_fcvt_hs, uint32_t, H1_4, sve_f16_to_f32) | ||
96 | +DO_ZPZ_FP(sve_bfcvt, uint32_t, H1_4, float32_to_bfloat16) | ||
97 | DO_ZPZ_FP(sve_fcvt_dh, uint64_t, , sve_f64_to_f16) | ||
98 | DO_ZPZ_FP(sve_fcvt_hd, uint64_t, , sve_f16_to_f64) | ||
99 | DO_ZPZ_FP(sve_fcvt_ds, uint64_t, , float64_to_float32) | ||
100 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vg, void *status, uint32_t desc) \ | ||
101 | } while (i != 0); \ | ||
102 | } | ||
103 | |||
104 | +DO_FCVTNT(sve_bfcvtnt, uint32_t, uint16_t, H1_4, H1_2, float32_to_bfloat16) | ||
105 | DO_FCVTNT(sve2_fcvtnt_sh, uint32_t, uint16_t, H1_4, H1_2, sve_f32_to_f16) | ||
106 | DO_FCVTNT(sve2_fcvtnt_ds, uint64_t, uint32_t, , H1_4, float64_to_float32) | ||
107 | |||
108 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/target/arm/translate-a64.c | ||
111 | +++ b/target/arm/translate-a64.c | ||
112 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_narrow(DisasContext *s, bool scalar, | ||
113 | tcg_temp_free_i32(ahp); | ||
114 | } | ||
115 | break; | ||
116 | + case 0x36: /* BFCVTN, BFCVTN2 */ | ||
117 | + { | ||
118 | + TCGv_ptr fpst = fpstatus_ptr(FPST_FPCR); | ||
119 | + gen_helper_bfcvt_pair(tcg_res[pass], tcg_op, fpst); | ||
120 | + tcg_temp_free_ptr(fpst); | ||
121 | + } | ||
122 | + break; | ||
123 | case 0x56: /* FCVTXN, FCVTXN2 */ | ||
124 | /* 64 bit to 32 bit float conversion | ||
125 | * with von Neumann rounding (round to odd) | ||
126 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
127 | } | ||
128 | handle_2misc_narrow(s, false, opcode, 0, is_q, size - 1, rn, rd); | ||
129 | return; | ||
130 | + case 0x36: /* BFCVTN, BFCVTN2 */ | ||
131 | + if (!dc_isar_feature(aa64_bf16, s) || size != 2) { | ||
132 | + unallocated_encoding(s); | ||
133 | + return; | ||
134 | + } | ||
135 | + if (!fp_access_check(s)) { | ||
136 | + return; | ||
137 | + } | ||
138 | + handle_2misc_narrow(s, false, opcode, 0, is_q, size - 1, rn, rd); | ||
139 | + return; | ||
140 | case 0x17: /* FCVTL, FCVTL2 */ | ||
141 | if (!fp_access_check(s)) { | ||
142 | return; | ||
143 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/target/arm/translate-neon.c | ||
146 | +++ b/target/arm/translate-neon.c | ||
147 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL(DisasContext *s, arg_2misc *a) | ||
148 | return true; | ||
149 | } | ||
150 | |||
151 | +static bool trans_VCVT_B16_F32(DisasContext *s, arg_2misc *a) | ||
152 | +{ | ||
153 | + TCGv_ptr fpst; | ||
154 | + TCGv_i64 tmp; | ||
155 | + TCGv_i32 dst0, dst1; | ||
156 | + | ||
157 | + if (!dc_isar_feature(aa32_bf16, s)) { | ||
158 | + return false; | ||
159 | + } | ||
160 | + | ||
161 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
162 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
163 | + ((a->vd | a->vm) & 0x10)) { | ||
164 | + return false; | ||
165 | + } | ||
166 | + | ||
167 | + if ((a->vm & 1) || (a->size != 1)) { | ||
168 | + return false; | ||
169 | + } | ||
170 | + | ||
171 | + if (!vfp_access_check(s)) { | ||
172 | + return true; | ||
173 | + } | ||
174 | + | ||
175 | + fpst = fpstatus_ptr(FPST_STD); | ||
176 | + tmp = tcg_temp_new_i64(); | ||
177 | + dst0 = tcg_temp_new_i32(); | ||
178 | + dst1 = tcg_temp_new_i32(); | ||
179 | + | ||
180 | + read_neon_element64(tmp, a->vm, 0, MO_64); | ||
181 | + gen_helper_bfcvt_pair(dst0, tmp, fpst); | ||
182 | + | ||
183 | + read_neon_element64(tmp, a->vm, 1, MO_64); | ||
184 | + gen_helper_bfcvt_pair(dst1, tmp, fpst); | ||
185 | + | ||
186 | + write_neon_element32(dst0, a->vd, 0, MO_32); | ||
187 | + write_neon_element32(dst1, a->vd, 1, MO_32); | ||
188 | + | ||
189 | + tcg_temp_free_i64(tmp); | ||
190 | + tcg_temp_free_i32(dst0); | ||
191 | + tcg_temp_free_i32(dst1); | ||
192 | + tcg_temp_free_ptr(fpst); | ||
193 | + return true; | ||
194 | +} | ||
195 | + | ||
196 | static bool trans_VCVT_F16_F32(DisasContext *s, arg_2misc *a) | ||
197 | { | ||
198 | TCGv_ptr fpst; | ||
199 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/target/arm/translate-sve.c | ||
202 | +++ b/target/arm/translate-sve.c | ||
203 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVT_hs(DisasContext *s, arg_rpr_esz *a) | ||
204 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_hs); | ||
205 | } | ||
206 | |||
207 | +static bool trans_BFCVT(DisasContext *s, arg_rpr_esz *a) | ||
208 | +{ | ||
209 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | ||
210 | + return false; | ||
211 | + } | ||
212 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_bfcvt); | ||
213 | +} | ||
214 | + | ||
215 | static bool trans_FCVT_dh(DisasContext *s, arg_rpr_esz *a) | ||
216 | { | ||
217 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_fcvt_dh); | ||
218 | @@ -XXX,XX +XXX,XX @@ static bool trans_FCVTNT_sh(DisasContext *s, arg_rpr_esz *a) | ||
219 | return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve2_fcvtnt_sh); | ||
220 | } | ||
221 | |||
222 | +static bool trans_BFCVTNT(DisasContext *s, arg_rpr_esz *a) | ||
223 | +{ | ||
224 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | ||
225 | + return false; | ||
226 | + } | ||
227 | + return do_zpz_ptr(s, a->rd, a->rn, a->pg, false, gen_helper_sve_bfcvtnt); | ||
228 | +} | ||
229 | + | ||
230 | static bool trans_FCVTNT_ds(DisasContext *s, arg_rpr_esz *a) | ||
231 | { | ||
232 | if (!dc_isar_feature(aa64_sve2, s)) { | ||
233 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
234 | index XXXXXXX..XXXXXXX 100644 | ||
235 | --- a/target/arm/vfp_helper.c | ||
236 | +++ b/target/arm/vfp_helper.c | ||
237 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(bfcvt)(float32 x, void *status) | ||
238 | return float32_to_bfloat16(x, status); | ||
239 | } | ||
240 | |||
241 | +uint32_t HELPER(bfcvt_pair)(uint64_t pair, void *status) | ||
242 | +{ | ||
243 | + bfloat16 lo = float32_to_bfloat16(extract64(pair, 0, 32), status); | ||
244 | + bfloat16 hi = float32_to_bfloat16(extract64(pair, 32, 32), status); | ||
245 | + return deposit32(lo, 16, 16, hi); | ||
246 | +} | ||
247 | + | ||
248 | /* | ||
249 | * VFP3 fixed point conversion. The AArch32 versions of fix-to-float | ||
250 | * must always round-to-nearest; the AArch64 ones honour the FPSCR | ||
36 | -- | 251 | -- |
37 | 2.20.1 | 252 | 2.20.1 |
38 | 253 | ||
39 | 254 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | On iOS there is no CoreAudio, so we should not assume Darwin always | 3 | For Arm BFDOT and BFMMLA, we need a version of round-to-odd |
4 | has it. | 4 | that overflows to infinity, instead of the max normal number. |
5 | 5 | ||
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 6 | Cc: Alex Bennée <alex.bennee@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210126012457.39046-11-j@getutm.app | 8 | Message-id: 20210525225817.400336-6-richard.henderson@linaro.org |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | configure | 35 +++++++++++++++++++++++++++++++++-- | 12 | include/fpu/softfloat-types.h | 4 +++- |
12 | 1 file changed, 33 insertions(+), 2 deletions(-) | 13 | fpu/softfloat-parts.c.inc | 6 ++++-- |
14 | 2 files changed, 7 insertions(+), 3 deletions(-) | ||
13 | 15 | ||
14 | diff --git a/configure b/configure | 16 | diff --git a/include/fpu/softfloat-types.h b/include/fpu/softfloat-types.h |
15 | index XXXXXXX..XXXXXXX 100755 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/configure | 18 | --- a/include/fpu/softfloat-types.h |
17 | +++ b/configure | 19 | +++ b/include/fpu/softfloat-types.h |
18 | @@ -XXX,XX +XXX,XX @@ fdt="auto" | 20 | @@ -XXX,XX +XXX,XX @@ typedef enum __attribute__((__packed__)) { |
19 | netmap="no" | 21 | float_round_up = 2, |
20 | sdl="auto" | 22 | float_round_to_zero = 3, |
21 | sdl_image="auto" | 23 | float_round_ties_away = 4, |
22 | +coreaudio="auto" | 24 | - /* Not an IEEE rounding mode: round to the closest odd mantissa value */ |
23 | virtiofsd="auto" | 25 | + /* Not an IEEE rounding mode: round to closest odd, overflow to max */ |
24 | virtfs="auto" | 26 | float_round_to_odd = 5, |
25 | libudev="auto" | 27 | + /* Not an IEEE rounding mode: round to closest odd, overflow to inf */ |
26 | @@ -XXX,XX +XXX,XX @@ Darwin) | 28 | + float_round_to_odd_inf = 6, |
27 | QEMU_CFLAGS="-arch x86_64 $QEMU_CFLAGS" | 29 | } FloatRoundMode; |
28 | QEMU_LDFLAGS="-arch x86_64 $QEMU_LDFLAGS" | 30 | |
29 | fi | 31 | /* |
30 | - audio_drv_list="coreaudio try-sdl" | 32 | diff --git a/fpu/softfloat-parts.c.inc b/fpu/softfloat-parts.c.inc |
31 | + audio_drv_list="try-coreaudio try-sdl" | 33 | index XXXXXXX..XXXXXXX 100644 |
32 | audio_possible_drivers="coreaudio sdl" | 34 | --- a/fpu/softfloat-parts.c.inc |
33 | # Disable attempts to use ObjectiveC features in os/object.h since they | 35 | +++ b/fpu/softfloat-parts.c.inc |
34 | # won't work when we're compiling with gcc as a C compiler. | 36 | @@ -XXX,XX +XXX,XX @@ static void partsN(uncanon)(FloatPartsN *p, float_status *s, |
35 | @@ -XXX,XX +XXX,XX @@ EOF | 37 | g_assert_not_reached(); |
36 | fi | 38 | } |
37 | fi | 39 | |
38 | 40 | + overflow_norm = false; | |
39 | +########################################## | 41 | switch (s->float_rounding_mode) { |
40 | +# detect CoreAudio | 42 | case float_round_nearest_even: |
41 | +if test "$coreaudio" != "no" ; then | 43 | - overflow_norm = false; |
42 | + coreaudio_libs="-framework CoreAudio" | 44 | inc = ((p->frac_lo & roundeven_mask) != frac_lsbm1 ? frac_lsbm1 : 0); |
43 | + cat > $TMPC << EOF | 45 | break; |
44 | +#include <CoreAudio/CoreAudio.h> | 46 | case float_round_ties_away: |
45 | +int main(void) | 47 | - overflow_norm = false; |
46 | +{ | 48 | inc = frac_lsbm1; |
47 | + return (int)AudioGetCurrentHostTime(); | 49 | break; |
48 | +} | 50 | case float_round_to_zero: |
49 | +EOF | 51 | @@ -XXX,XX +XXX,XX @@ static void partsN(uncanon)(FloatPartsN *p, float_status *s, |
50 | + if compile_prog "" "$coreaudio_libs" ; then | 52 | break; |
51 | + coreaudio=yes | 53 | case float_round_to_odd: |
52 | + else | 54 | overflow_norm = true; |
53 | + coreaudio=no | 55 | + /* fall through */ |
54 | + fi | 56 | + case float_round_to_odd_inf: |
55 | +fi | 57 | inc = p->frac_lo & frac_lsb ? 0 : round_mask; |
56 | + | 58 | break; |
57 | ########################################## | 59 | default: |
58 | # Sound support libraries probe | 60 | @@ -XXX,XX +XXX,XX @@ static void partsN(uncanon)(FloatPartsN *p, float_status *s, |
59 | 61 | ? frac_lsbm1 : 0); | |
60 | @@ -XXX,XX +XXX,XX @@ for drv in $audio_drv_list; do | 62 | break; |
61 | fi | 63 | case float_round_to_odd: |
62 | ;; | 64 | + case float_round_to_odd_inf: |
63 | 65 | inc = p->frac_lo & frac_lsb ? 0 : round_mask; | |
64 | - coreaudio) | 66 | break; |
65 | + coreaudio | try-coreaudio) | 67 | default: |
66 | + if test "$coreaudio" = "no"; then | ||
67 | + if test "$drv" = "try-coreaudio"; then | ||
68 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio//') | ||
69 | + else | ||
70 | + error_exit "$drv check failed" \ | ||
71 | + "Make sure to have the $drv is available." | ||
72 | + fi | ||
73 | + else | ||
74 | coreaudio_libs="-framework CoreAudio" | ||
75 | + if test "$drv" = "try-coreaudio"; then | ||
76 | + audio_drv_list=$(echo "$audio_drv_list" | sed -e 's/try-coreaudio/coreaudio/') | ||
77 | + fi | ||
78 | + fi | ||
79 | ;; | ||
80 | |||
81 | dsound) | ||
82 | -- | 68 | -- |
83 | 2.20.1 | 69 | 2.20.1 |
84 | 70 | ||
85 | 71 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK dual timer, since we're about to do | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | some refactoring of how it is clocked. | ||
3 | 2 | ||
3 | This is BFDOT for both AArch64 AdvSIMD and SVE, | ||
4 | and VDOT.BF16 for AArch32 NEON. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210525225817.400336-7-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Message-id: 20210128114145.20536-6-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-6-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | tests/qtest/cmsdk-apb-dualtimer-test.c | 130 +++++++++++++++++++++++++ | 11 | target/arm/helper.h | 3 +++ |
12 | MAINTAINERS | 1 + | 12 | target/arm/neon-shared.decode | 2 ++ |
13 | tests/qtest/meson.build | 1 + | 13 | target/arm/sve.decode | 3 +++ |
14 | 3 files changed, 132 insertions(+) | 14 | target/arm/translate-a64.c | 20 ++++++++++++++++++ |
15 | create mode 100644 tests/qtest/cmsdk-apb-dualtimer-test.c | 15 | target/arm/translate-neon.c | 9 ++++++++ |
16 | target/arm/translate-sve.c | 12 +++++++++++ | ||
17 | target/arm/vec_helper.c | 40 +++++++++++++++++++++++++++++++++++ | ||
18 | 7 files changed, 89 insertions(+) | ||
16 | 19 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-dualtimer-test.c b/tests/qtest/cmsdk-apb-dualtimer-test.c | 20 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
18 | new file mode 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | index XXXXXXX..XXXXXXX | 22 | --- a/target/arm/helper.h |
20 | --- /dev/null | 23 | +++ b/target/arm/helper.h |
21 | +++ b/tests/qtest/cmsdk-apb-dualtimer-test.c | 24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_ummla_b, TCG_CALL_NO_RWG, |
22 | @@ -XXX,XX +XXX,XX @@ | 25 | DEF_HELPER_FLAGS_5(gvec_usmmla_b, TCG_CALL_NO_RWG, |
26 | void, ptr, ptr, ptr, ptr, i32) | ||
27 | |||
28 | +DEF_HELPER_FLAGS_5(gvec_bfdot, TCG_CALL_NO_RWG, | ||
29 | + void, ptr, ptr, ptr, ptr, i32) | ||
30 | + | ||
31 | #ifdef TARGET_AARCH64 | ||
32 | #include "helper-a64.h" | ||
33 | #include "helper-sve.h" | ||
34 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/neon-shared.decode | ||
37 | +++ b/target/arm/neon-shared.decode | ||
38 | @@ -XXX,XX +XXX,XX @@ VUDOT 1111 110 00 . 10 .... .... 1101 . q:1 . 1 .... \ | ||
39 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
40 | VUSDOT 1111 110 01 . 10 .... .... 1101 . q:1 . 0 .... \ | ||
41 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
42 | +VDOT_b16 1111 110 00 . 00 .... .... 1101 . q:1 . 0 .... \ | ||
43 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
44 | |||
45 | # VFM[AS]L | ||
46 | VFML 1111 110 0 s:1 . 10 .... .... 1000 . 0 . 1 .... \ | ||
47 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/sve.decode | ||
50 | +++ b/target/arm/sve.decode | ||
51 | @@ -XXX,XX +XXX,XX @@ FMLALT_zzzw 01100100 10 1 ..... 10 0 00 1 ..... ..... @rda_rn_rm_e0 | ||
52 | FMLSLB_zzzw 01100100 10 1 ..... 10 1 00 0 ..... ..... @rda_rn_rm_e0 | ||
53 | FMLSLT_zzzw 01100100 10 1 ..... 10 1 00 1 ..... ..... @rda_rn_rm_e0 | ||
54 | |||
55 | +### SVE2 floating-point bfloat16 dot-product | ||
56 | +BFDOT_zzzz 01100100 01 1 ..... 10 0 00 0 ..... ..... @rda_rn_rm_e0 | ||
57 | + | ||
58 | ### SVE2 floating-point multiply-add long (indexed) | ||
59 | FMLALB_zzxw 01100100 10 1 ..... 0100.0 ..... ..... @rrxr_3a esz=2 | ||
60 | FMLALT_zzxw 01100100 10 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 | ||
61 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/translate-a64.c | ||
64 | +++ b/target/arm/translate-a64.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
66 | } | ||
67 | feature = dc_isar_feature(aa64_fcma, s); | ||
68 | break; | ||
69 | + case 0x1f: /* BFDOT */ | ||
70 | + switch (size) { | ||
71 | + case 1: | ||
72 | + feature = dc_isar_feature(aa64_bf16, s); | ||
73 | + break; | ||
74 | + default: | ||
75 | + unallocated_encoding(s); | ||
76 | + return; | ||
77 | + } | ||
78 | + break; | ||
79 | default: | ||
80 | unallocated_encoding(s); | ||
81 | return; | ||
82 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
83 | } | ||
84 | return; | ||
85 | |||
86 | + case 0xf: /* BFDOT */ | ||
87 | + switch (size) { | ||
88 | + case 1: | ||
89 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, 0, gen_helper_gvec_bfdot); | ||
90 | + break; | ||
91 | + default: | ||
92 | + g_assert_not_reached(); | ||
93 | + } | ||
94 | + return; | ||
95 | + | ||
96 | default: | ||
97 | g_assert_not_reached(); | ||
98 | } | ||
99 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/translate-neon.c | ||
102 | +++ b/target/arm/translate-neon.c | ||
103 | @@ -XXX,XX +XXX,XX @@ static bool trans_VUSDOT(DisasContext *s, arg_VUSDOT *a) | ||
104 | gen_helper_gvec_usdot_b); | ||
105 | } | ||
106 | |||
107 | +static bool trans_VDOT_b16(DisasContext *s, arg_VDOT_b16 *a) | ||
108 | +{ | ||
109 | + if (!dc_isar_feature(aa32_bf16, s)) { | ||
110 | + return false; | ||
111 | + } | ||
112 | + return do_neon_ddda(s, a->q * 7, a->vd, a->vn, a->vm, 0, | ||
113 | + gen_helper_gvec_bfdot); | ||
114 | +} | ||
115 | + | ||
116 | static bool trans_VFML(DisasContext *s, arg_VFML *a) | ||
117 | { | ||
118 | int opr_sz; | ||
119 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/target/arm/translate-sve.c | ||
122 | +++ b/target/arm/translate-sve.c | ||
123 | @@ -XXX,XX +XXX,XX @@ static bool trans_UMMLA(DisasContext *s, arg_rrrr_esz *a) | ||
124 | { | ||
125 | return do_i8mm_zzzz_ool(s, a, gen_helper_gvec_ummla_b, 0); | ||
126 | } | ||
127 | + | ||
128 | +static bool trans_BFDOT_zzzz(DisasContext *s, arg_rrrr_esz *a) | ||
129 | +{ | ||
130 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | ||
131 | + return false; | ||
132 | + } | ||
133 | + if (sve_access_check(s)) { | ||
134 | + gen_gvec_ool_zzzz(s, gen_helper_gvec_bfdot, | ||
135 | + a->rd, a->rn, a->rm, a->ra, 0); | ||
136 | + } | ||
137 | + return true; | ||
138 | +} | ||
139 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/target/arm/vec_helper.c | ||
142 | +++ b/target/arm/vec_helper.c | ||
143 | @@ -XXX,XX +XXX,XX @@ static void do_mmla_b(void *vd, void *vn, void *vm, void *va, uint32_t desc, | ||
144 | DO_MMLA_B(gvec_smmla_b, do_smmla_b) | ||
145 | DO_MMLA_B(gvec_ummla_b, do_ummla_b) | ||
146 | DO_MMLA_B(gvec_usmmla_b, do_usmmla_b) | ||
147 | + | ||
23 | +/* | 148 | +/* |
24 | + * QTest testcase for the CMSDK APB dualtimer device | 149 | + * BFloat16 Dot Product |
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | 150 | + */ |
38 | + | 151 | + |
39 | +#include "qemu/osdep.h" | 152 | +static float32 bfdotadd(float32 sum, uint32_t e1, uint32_t e2) |
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE dualtimer; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40002000 | ||
44 | + | ||
45 | +#define TIMER1LOAD 0 | ||
46 | +#define TIMER1VALUE 4 | ||
47 | +#define TIMER1CONTROL 8 | ||
48 | +#define TIMER1INTCLR 0xc | ||
49 | +#define TIMER1RIS 0x10 | ||
50 | +#define TIMER1MIS 0x14 | ||
51 | +#define TIMER1BGLOAD 0x18 | ||
52 | + | ||
53 | +#define TIMER2LOAD 0x20 | ||
54 | +#define TIMER2VALUE 0x24 | ||
55 | +#define TIMER2CONTROL 0x28 | ||
56 | +#define TIMER2INTCLR 0x2c | ||
57 | +#define TIMER2RIS 0x30 | ||
58 | +#define TIMER2MIS 0x34 | ||
59 | +#define TIMER2BGLOAD 0x38 | ||
60 | + | ||
61 | +#define CTRL_ENABLE (1 << 7) | ||
62 | +#define CTRL_PERIODIC (1 << 6) | ||
63 | +#define CTRL_INTEN (1 << 5) | ||
64 | +#define CTRL_PRESCALE_1 (0 << 2) | ||
65 | +#define CTRL_PRESCALE_16 (1 << 2) | ||
66 | +#define CTRL_PRESCALE_256 (2 << 2) | ||
67 | +#define CTRL_32BIT (1 << 1) | ||
68 | +#define CTRL_ONESHOT (1 << 0) | ||
69 | + | ||
70 | +static void test_dualtimer(void) | ||
71 | +{ | 153 | +{ |
72 | + g_assert_true(readl(TIMER_BASE + TIMER1RIS) == 0); | 154 | + /* FPCR is ignored for BFDOT and BFMMLA. */ |
73 | + | 155 | + float_status bf_status = { |
74 | + /* Start timer: will fire after 40000 ns */ | 156 | + .tininess_before_rounding = float_tininess_before_rounding, |
75 | + writel(TIMER_BASE + TIMER1LOAD, 1000); | 157 | + .float_rounding_mode = float_round_to_odd_inf, |
76 | + /* enable in free-running, wrapping, interrupt mode */ | 158 | + .flush_to_zero = true, |
77 | + writel(TIMER_BASE + TIMER1CONTROL, CTRL_ENABLE | CTRL_INTEN); | 159 | + .flush_inputs_to_zero = true, |
78 | + | 160 | + .default_nan_mode = true, |
79 | + /* Step to just past the 500th tick and check VALUE */ | 161 | + }; |
80 | + clock_step(500 * 40 + 1); | 162 | + float32 t1, t2; |
81 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
82 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 500); | ||
83 | + | ||
84 | + /* Just past the 1000th tick: timer should have fired */ | ||
85 | + clock_step(500 * 40); | ||
86 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 1); | ||
87 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0); | ||
88 | + | 163 | + |
89 | + /* | 164 | + /* |
90 | + * We are in free-running wrapping 16-bit mode, so on the following | 165 | + * Extract each BFloat16 from the element pair, and shift |
91 | + * tick VALUE should have wrapped round to 0xffff. | 166 | + * them such that they become float32. |
92 | + */ | 167 | + */ |
93 | + clock_step(40); | 168 | + t1 = float32_mul(e1 << 16, e2 << 16, &bf_status); |
94 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1VALUE), ==, 0xffff); | 169 | + t2 = float32_mul(e1 & 0xffff0000u, e2 & 0xffff0000u, &bf_status); |
170 | + t1 = float32_add(t1, t2, &bf_status); | ||
171 | + t1 = float32_add(sum, t1, &bf_status); | ||
95 | + | 172 | + |
96 | + /* Check that any write to INTCLR clears interrupt */ | 173 | + return t1; |
97 | + writel(TIMER_BASE + TIMER1INTCLR, 1); | ||
98 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER1RIS), ==, 0); | ||
99 | + | ||
100 | + /* Turn off the timer */ | ||
101 | + writel(TIMER_BASE + TIMER1CONTROL, 0); | ||
102 | +} | 174 | +} |
103 | + | 175 | + |
104 | +static void test_prescale(void) | 176 | +void HELPER(gvec_bfdot)(void *vd, void *vn, void *vm, void *va, uint32_t desc) |
105 | +{ | 177 | +{ |
106 | + g_assert_true(readl(TIMER_BASE + TIMER2RIS) == 0); | 178 | + intptr_t i, opr_sz = simd_oprsz(desc); |
179 | + float32 *d = vd, *a = va; | ||
180 | + uint32_t *n = vn, *m = vm; | ||
107 | + | 181 | + |
108 | + /* Start timer: will fire after 40 * 256 * 1000 == 1024000 ns */ | 182 | + for (i = 0; i < opr_sz / 4; ++i) { |
109 | + writel(TIMER_BASE + TIMER2LOAD, 1000); | 183 | + d[i] = bfdotadd(a[i], n[i], m[i]); |
110 | + /* enable in periodic, wrapping, interrupt mode, prescale 256 */ | 184 | + } |
111 | + writel(TIMER_BASE + TIMER2CONTROL, | 185 | + clear_tail(d, opr_sz, simd_maxsz(desc)); |
112 | + CTRL_ENABLE | CTRL_INTEN | CTRL_PERIODIC | CTRL_PRESCALE_256); | ||
113 | + | ||
114 | + /* Step to just past the 500th tick and check VALUE */ | ||
115 | + clock_step(40 * 256 * 501); | ||
116 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
117 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 500); | ||
118 | + | ||
119 | + /* Just past the 1000th tick: timer should have fired */ | ||
120 | + clock_step(40 * 256 * 500); | ||
121 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 1); | ||
122 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 0); | ||
123 | + | ||
124 | + /* In periodic mode the tick VALUE now reloads */ | ||
125 | + clock_step(40 * 256); | ||
126 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2VALUE), ==, 1000); | ||
127 | + | ||
128 | + /* Check that any write to INTCLR clears interrupt */ | ||
129 | + writel(TIMER_BASE + TIMER2INTCLR, 1); | ||
130 | + g_assert_cmpuint(readl(TIMER_BASE + TIMER2RIS), ==, 0); | ||
131 | + | ||
132 | + /* Turn off the timer */ | ||
133 | + writel(TIMER_BASE + TIMER2CONTROL, 0); | ||
134 | +} | 186 | +} |
135 | + | ||
136 | +int main(int argc, char **argv) | ||
137 | +{ | ||
138 | + int r; | ||
139 | + | ||
140 | + g_test_init(&argc, &argv, NULL); | ||
141 | + | ||
142 | + qtest_start("-machine mps2-an385"); | ||
143 | + | ||
144 | + qtest_add_func("/cmsdk-apb-dualtimer/dualtimer", test_dualtimer); | ||
145 | + qtest_add_func("/cmsdk-apb-dualtimer/prescale", test_prescale); | ||
146 | + | ||
147 | + r = g_test_run(); | ||
148 | + | ||
149 | + qtest_end(); | ||
150 | + | ||
151 | + return r; | ||
152 | +} | ||
153 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
154 | index XXXXXXX..XXXXXXX 100644 | ||
155 | --- a/MAINTAINERS | ||
156 | +++ b/MAINTAINERS | ||
157 | @@ -XXX,XX +XXX,XX @@ F: include/hw/timer/cmsdk-apb-timer.h | ||
158 | F: tests/qtest/cmsdk-apb-timer-test.c | ||
159 | F: hw/timer/cmsdk-apb-dualtimer.c | ||
160 | F: include/hw/timer/cmsdk-apb-dualtimer.h | ||
161 | +F: tests/qtest/cmsdk-apb-dualtimer-test.c | ||
162 | F: hw/char/cmsdk-apb-uart.c | ||
163 | F: include/hw/char/cmsdk-apb-uart.h | ||
164 | F: hw/watchdog/cmsdk-apb-watchdog.c | ||
165 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
166 | index XXXXXXX..XXXXXXX 100644 | ||
167 | --- a/tests/qtest/meson.build | ||
168 | +++ b/tests/qtest/meson.build | ||
169 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
170 | 'npcm7xx_timer-test', | ||
171 | 'npcm7xx_watchdog_timer-test'] | ||
172 | qtests_arm = \ | ||
173 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_DUALTIMER') ? ['cmsdk-apb-dualtimer-test'] : []) + \ | ||
174 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
175 | (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | ||
176 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
177 | -- | 187 | -- |
178 | 2.20.1 | 188 | 2.20.1 |
179 | 189 | ||
180 | 190 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Implement gpio-pwr driver to allow reboot and poweroff machine. | 3 | This is BFDOT for both AArch64 AdvSIMD and SVE, |
4 | This is simple driver with just 2 gpios lines. Current use case | 4 | and VDOT.BF16 for AArch32 NEON. |
5 | is to reboot and poweroff virt machine in secure mode. Secure | ||
6 | pl066 gpio chip is needed for that. | ||
7 | 5 | ||
8 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | 7 | Message-id: 20210525225817.400336-8-richard.henderson@linaro.org |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | hw/gpio/gpio_pwr.c | 70 +++++++++++++++++++++++++++++++++++++++++++++ | 11 | target/arm/helper.h | 2 ++ |
14 | hw/gpio/Kconfig | 3 ++ | 12 | target/arm/neon-shared.decode | 2 ++ |
15 | hw/gpio/meson.build | 1 + | 13 | target/arm/sve.decode | 3 +++ |
16 | 3 files changed, 74 insertions(+) | 14 | target/arm/translate-a64.c | 41 +++++++++++++++++++++++++++-------- |
17 | create mode 100644 hw/gpio/gpio_pwr.c | 15 | target/arm/translate-neon.c | 9 ++++++++ |
16 | target/arm/translate-sve.c | 12 ++++++++++ | ||
17 | target/arm/vec_helper.c | 20 +++++++++++++++++ | ||
18 | 7 files changed, 80 insertions(+), 9 deletions(-) | ||
18 | 19 | ||
19 | diff --git a/hw/gpio/gpio_pwr.c b/hw/gpio/gpio_pwr.c | 20 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
20 | new file mode 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
21 | index XXXXXXX..XXXXXXX | 22 | --- a/target/arm/helper.h |
22 | --- /dev/null | 23 | +++ b/target/arm/helper.h |
23 | +++ b/hw/gpio/gpio_pwr.c | 24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_usmmla_b, TCG_CALL_NO_RWG, |
24 | @@ -XXX,XX +XXX,XX @@ | 25 | |
25 | +/* | 26 | DEF_HELPER_FLAGS_5(gvec_bfdot, TCG_CALL_NO_RWG, |
26 | + * GPIO qemu power controller | 27 | void, ptr, ptr, ptr, ptr, i32) |
27 | + * | 28 | +DEF_HELPER_FLAGS_5(gvec_bfdot_idx, TCG_CALL_NO_RWG, |
28 | + * Copyright (c) 2020 Linaro Limited | 29 | + void, ptr, ptr, ptr, ptr, i32) |
29 | + * | 30 | |
30 | + * Author: Maxim Uvarov <maxim.uvarov@linaro.org> | 31 | #ifdef TARGET_AARCH64 |
31 | + * | 32 | #include "helper-a64.h" |
32 | + * Virtual gpio driver which can be used on top of pl061 | 33 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
33 | + * to reboot and shutdown qemu virtual machine. One of use | 34 | index XXXXXXX..XXXXXXX 100644 |
34 | + * case is gpio driver for secure world application (ARM | 35 | --- a/target/arm/neon-shared.decode |
35 | + * Trusted Firmware.). | 36 | +++ b/target/arm/neon-shared.decode |
36 | + * | 37 | @@ -XXX,XX +XXX,XX @@ VUSDOT_scalar 1111 1110 1 . 00 .... .... 1101 . q:1 index:1 0 vm:4 \ |
37 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 38 | vn=%vn_dp vd=%vd_dp |
38 | + * See the COPYING file in the top-level directory. | 39 | VSUDOT_scalar 1111 1110 1 . 00 .... .... 1101 . q:1 index:1 1 vm:4 \ |
39 | + * SPDX-License-Identifier: GPL-2.0-or-later | 40 | vn=%vn_dp vd=%vd_dp |
40 | + */ | 41 | +VDOT_b16_scal 1111 1110 0 . 00 .... .... 1101 . q:1 index:1 0 vm:4 \ |
42 | + vn=%vn_dp vd=%vd_dp | ||
43 | |||
44 | %vfml_scalar_q0_rm 0:3 5:1 | ||
45 | %vfml_scalar_q1_index 5:1 3:1 | ||
46 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/sve.decode | ||
49 | +++ b/target/arm/sve.decode | ||
50 | @@ -XXX,XX +XXX,XX @@ FMLALB_zzxw 01100100 10 1 ..... 0100.0 ..... ..... @rrxr_3a esz=2 | ||
51 | FMLALT_zzxw 01100100 10 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 | ||
52 | FMLSLB_zzxw 01100100 10 1 ..... 0110.0 ..... ..... @rrxr_3a esz=2 | ||
53 | FMLSLT_zzxw 01100100 10 1 ..... 0110.1 ..... ..... @rrxr_3a esz=2 | ||
41 | + | 54 | + |
42 | +/* | 55 | +### SVE2 floating-point bfloat16 dot-product (indexed) |
43 | + * QEMU interface: | 56 | +BFDOT_zzxz 01100100 01 1 ..... 010000 ..... ..... @rrxr_2 esz=2 |
44 | + * two named input GPIO lines: | 57 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
45 | + * 'reset' : when asserted, trigger system reset | 58 | index XXXXXXX..XXXXXXX 100644 |
46 | + * 'shutdown' : when asserted, trigger system shutdown | 59 | --- a/target/arm/translate-a64.c |
47 | + */ | 60 | +++ b/target/arm/translate-a64.c |
48 | + | 61 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) |
49 | +#include "qemu/osdep.h" | 62 | return; |
50 | +#include "hw/sysbus.h" | 63 | } |
51 | +#include "sysemu/runstate.h" | 64 | break; |
52 | + | 65 | - case 0x0f: /* SUDOT, USDOT */ |
53 | +#define TYPE_GPIOPWR "gpio-pwr" | 66 | - if (is_scalar || (size & 1) || !dc_isar_feature(aa64_i8mm, s)) { |
54 | +OBJECT_DECLARE_SIMPLE_TYPE(GPIO_PWR_State, GPIOPWR) | 67 | + case 0x0f: |
55 | + | 68 | + switch (size) { |
56 | +struct GPIO_PWR_State { | 69 | + case 0: /* SUDOT */ |
57 | + SysBusDevice parent_obj; | 70 | + case 2: /* USDOT */ |
58 | +}; | 71 | + if (is_scalar || !dc_isar_feature(aa64_i8mm, s)) { |
59 | + | 72 | + unallocated_encoding(s); |
60 | +static void gpio_pwr_reset(void *opaque, int n, int level) | 73 | + return; |
74 | + } | ||
75 | + break; | ||
76 | + case 1: /* BFDOT */ | ||
77 | + if (is_scalar || !dc_isar_feature(aa64_bf16, s)) { | ||
78 | + unallocated_encoding(s); | ||
79 | + return; | ||
80 | + } | ||
81 | + break; | ||
82 | + default: | ||
83 | unallocated_encoding(s); | ||
84 | return; | ||
85 | } | ||
86 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
87 | u ? gen_helper_gvec_udot_idx_b | ||
88 | : gen_helper_gvec_sdot_idx_b); | ||
89 | return; | ||
90 | - case 0x0f: /* SUDOT, USDOT */ | ||
91 | - gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | ||
92 | - extract32(insn, 23, 1) | ||
93 | - ? gen_helper_gvec_usdot_idx_b | ||
94 | - : gen_helper_gvec_sudot_idx_b); | ||
95 | - return; | ||
96 | - | ||
97 | + case 0x0f: | ||
98 | + switch (extract32(insn, 22, 2)) { | ||
99 | + case 0: /* SUDOT */ | ||
100 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | ||
101 | + gen_helper_gvec_sudot_idx_b); | ||
102 | + return; | ||
103 | + case 1: /* BFDOT */ | ||
104 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | ||
105 | + gen_helper_gvec_bfdot_idx); | ||
106 | + return; | ||
107 | + case 2: /* USDOT */ | ||
108 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | ||
109 | + gen_helper_gvec_usdot_idx_b); | ||
110 | + return; | ||
111 | + } | ||
112 | + g_assert_not_reached(); | ||
113 | case 0x11: /* FCMLA #0 */ | ||
114 | case 0x13: /* FCMLA #90 */ | ||
115 | case 0x15: /* FCMLA #180 */ | ||
116 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/target/arm/translate-neon.c | ||
119 | +++ b/target/arm/translate-neon.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSUDOT_scalar(DisasContext *s, arg_VSUDOT_scalar *a) | ||
121 | gen_helper_gvec_sudot_idx_b); | ||
122 | } | ||
123 | |||
124 | +static bool trans_VDOT_b16_scal(DisasContext *s, arg_VDOT_b16_scal *a) | ||
61 | +{ | 125 | +{ |
62 | + if (level) { | 126 | + if (!dc_isar_feature(aa32_bf16, s)) { |
63 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | 127 | + return false; |
64 | + } | 128 | + } |
129 | + return do_neon_ddda(s, a->q * 6, a->vd, a->vn, a->vm, a->index, | ||
130 | + gen_helper_gvec_bfdot_idx); | ||
65 | +} | 131 | +} |
66 | + | 132 | + |
67 | +static void gpio_pwr_shutdown(void *opaque, int n, int level) | 133 | static bool trans_VFML_scalar(DisasContext *s, arg_VFML_scalar *a) |
134 | { | ||
135 | int opr_sz; | ||
136 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
137 | index XXXXXXX..XXXXXXX 100644 | ||
138 | --- a/target/arm/translate-sve.c | ||
139 | +++ b/target/arm/translate-sve.c | ||
140 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFDOT_zzzz(DisasContext *s, arg_rrrr_esz *a) | ||
141 | } | ||
142 | return true; | ||
143 | } | ||
144 | + | ||
145 | +static bool trans_BFDOT_zzxz(DisasContext *s, arg_rrxr_esz *a) | ||
68 | +{ | 146 | +{ |
69 | + if (level) { | 147 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { |
70 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | 148 | + return false; |
71 | + } | 149 | + } |
150 | + if (sve_access_check(s)) { | ||
151 | + gen_gvec_ool_zzzz(s, gen_helper_gvec_bfdot_idx, | ||
152 | + a->rd, a->rn, a->rm, a->ra, a->index); | ||
153 | + } | ||
154 | + return true; | ||
72 | +} | 155 | +} |
156 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
157 | index XXXXXXX..XXXXXXX 100644 | ||
158 | --- a/target/arm/vec_helper.c | ||
159 | +++ b/target/arm/vec_helper.c | ||
160 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfdot)(void *vd, void *vn, void *vm, void *va, uint32_t desc) | ||
161 | } | ||
162 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
163 | } | ||
73 | + | 164 | + |
74 | +static void gpio_pwr_init(Object *obj) | 165 | +void HELPER(gvec_bfdot_idx)(void *vd, void *vn, void *vm, |
166 | + void *va, uint32_t desc) | ||
75 | +{ | 167 | +{ |
76 | + DeviceState *dev = DEVICE(obj); | 168 | + intptr_t i, j, opr_sz = simd_oprsz(desc); |
169 | + intptr_t index = simd_data(desc); | ||
170 | + intptr_t elements = opr_sz / 4; | ||
171 | + intptr_t eltspersegment = MIN(16 / 4, elements); | ||
172 | + float32 *d = vd, *a = va; | ||
173 | + uint32_t *n = vn, *m = vm; | ||
77 | + | 174 | + |
78 | + qdev_init_gpio_in_named(dev, gpio_pwr_reset, "reset", 1); | 175 | + for (i = 0; i < elements; i += eltspersegment) { |
79 | + qdev_init_gpio_in_named(dev, gpio_pwr_shutdown, "shutdown", 1); | 176 | + uint32_t m_idx = m[i + H4(index)]; |
177 | + | ||
178 | + for (j = i; j < i + eltspersegment; j++) { | ||
179 | + d[j] = bfdotadd(a[j], n[j], m_idx); | ||
180 | + } | ||
181 | + } | ||
182 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
80 | +} | 183 | +} |
81 | + | ||
82 | +static const TypeInfo gpio_pwr_info = { | ||
83 | + .name = TYPE_GPIOPWR, | ||
84 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
85 | + .instance_size = sizeof(GPIO_PWR_State), | ||
86 | + .instance_init = gpio_pwr_init, | ||
87 | +}; | ||
88 | + | ||
89 | +static void gpio_pwr_register_types(void) | ||
90 | +{ | ||
91 | + type_register_static(&gpio_pwr_info); | ||
92 | +} | ||
93 | + | ||
94 | +type_init(gpio_pwr_register_types) | ||
95 | diff --git a/hw/gpio/Kconfig b/hw/gpio/Kconfig | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/hw/gpio/Kconfig | ||
98 | +++ b/hw/gpio/Kconfig | ||
99 | @@ -XXX,XX +XXX,XX @@ config PL061 | ||
100 | config GPIO_KEY | ||
101 | bool | ||
102 | |||
103 | +config GPIO_PWR | ||
104 | + bool | ||
105 | + | ||
106 | config SIFIVE_GPIO | ||
107 | bool | ||
108 | diff --git a/hw/gpio/meson.build b/hw/gpio/meson.build | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/hw/gpio/meson.build | ||
111 | +++ b/hw/gpio/meson.build | ||
112 | @@ -XXX,XX +XXX,XX @@ | ||
113 | softmmu_ss.add(when: 'CONFIG_E500', if_true: files('mpc8xxx.c')) | ||
114 | softmmu_ss.add(when: 'CONFIG_GPIO_KEY', if_true: files('gpio_key.c')) | ||
115 | +softmmu_ss.add(when: 'CONFIG_GPIO_PWR', if_true: files('gpio_pwr.c')) | ||
116 | softmmu_ss.add(when: 'CONFIG_MAX7310', if_true: files('max7310.c')) | ||
117 | softmmu_ss.add(when: 'CONFIG_PL061', if_true: files('pl061.c')) | ||
118 | softmmu_ss.add(when: 'CONFIG_PUV3', if_true: files('puv3_gpio.c')) | ||
119 | -- | 184 | -- |
120 | 2.20.1 | 185 | 2.20.1 |
121 | 186 | ||
122 | 187 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Meson will find CoreFoundation, IOKit, and Cocoa as needed. | 3 | This is BFMMLA for both AArch64 AdvSIMD and SVE, |
4 | and VMMLA.BF16 for AArch32 NEON. | ||
4 | 5 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20210126012457.39046-7-j@getutm.app | 8 | Message-id: 20210525225817.400336-9-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | configure | 1 - | 11 | target/arm/helper.h | 3 +++ |
11 | 1 file changed, 1 deletion(-) | 12 | target/arm/neon-shared.decode | 2 ++ |
13 | target/arm/sve.decode | 6 +++-- | ||
14 | target/arm/translate-a64.c | 10 +++++++++ | ||
15 | target/arm/translate-neon.c | 9 ++++++++ | ||
16 | target/arm/translate-sve.c | 12 ++++++++++ | ||
17 | target/arm/vec_helper.c | 42 ++++++++++++++++++++++++++++++++++- | ||
18 | 7 files changed, 81 insertions(+), 3 deletions(-) | ||
12 | 19 | ||
13 | diff --git a/configure b/configure | 20 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
14 | index XXXXXXX..XXXXXXX 100755 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/configure | 22 | --- a/target/arm/helper.h |
16 | +++ b/configure | 23 | +++ b/target/arm/helper.h |
17 | @@ -XXX,XX +XXX,XX @@ Darwin) | 24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_bfdot, TCG_CALL_NO_RWG, |
18 | fi | 25 | DEF_HELPER_FLAGS_5(gvec_bfdot_idx, TCG_CALL_NO_RWG, |
19 | audio_drv_list="coreaudio try-sdl" | 26 | void, ptr, ptr, ptr, ptr, i32) |
20 | audio_possible_drivers="coreaudio sdl" | 27 | |
21 | - QEMU_LDFLAGS="-framework CoreFoundation -framework IOKit $QEMU_LDFLAGS" | 28 | +DEF_HELPER_FLAGS_5(gvec_bfmmla, TCG_CALL_NO_RWG, |
22 | # Disable attempts to use ObjectiveC features in os/object.h since they | 29 | + void, ptr, ptr, ptr, ptr, i32) |
23 | # won't work when we're compiling with gcc as a C compiler. | 30 | + |
24 | QEMU_CFLAGS="-DOS_OBJECT_USE_OBJC=0 $QEMU_CFLAGS" | 31 | #ifdef TARGET_AARCH64 |
32 | #include "helper-a64.h" | ||
33 | #include "helper-sve.h" | ||
34 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/neon-shared.decode | ||
37 | +++ b/target/arm/neon-shared.decode | ||
38 | @@ -XXX,XX +XXX,XX @@ VUMMLA 1111 1100 0.10 .... .... 1100 .1.1 .... \ | ||
39 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
40 | VUSMMLA 1111 1100 1.10 .... .... 1100 .1.0 .... \ | ||
41 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
42 | +VMMLA_b16 1111 1100 0.00 .... .... 1100 .1.0 .... \ | ||
43 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
44 | |||
45 | VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | ||
46 | vn=%vn_dp vd=%vd_dp size=1 | ||
47 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/sve.decode | ||
50 | +++ b/target/arm/sve.decode | ||
51 | @@ -XXX,XX +XXX,XX @@ SQRDCMLAH_zzzz 01000100 esz:2 0 rm:5 0011 rot:2 rn:5 rd:5 ra=%reg_movprfx | ||
52 | USDOT_zzzz 01000100 .. 0 ..... 011 110 ..... ..... @rda_rn_rm | ||
53 | |||
54 | ### SVE2 floating point matrix multiply accumulate | ||
55 | - | ||
56 | -FMMLA 01100100 .. 1 ..... 111001 ..... ..... @rda_rn_rm | ||
57 | +{ | ||
58 | + BFMMLA 01100100 01 1 ..... 111 001 ..... ..... @rda_rn_rm_e0 | ||
59 | + FMMLA 01100100 .. 1 ..... 111 001 ..... ..... @rda_rn_rm | ||
60 | +} | ||
61 | |||
62 | ### SVE2 Memory Gather Load Group | ||
63 | |||
64 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate-a64.c | ||
67 | +++ b/target/arm/translate-a64.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
69 | } | ||
70 | feature = dc_isar_feature(aa64_fcma, s); | ||
71 | break; | ||
72 | + case 0x1d: /* BFMMLA */ | ||
73 | + if (size != MO_16 || !is_q) { | ||
74 | + unallocated_encoding(s); | ||
75 | + return; | ||
76 | + } | ||
77 | + feature = dc_isar_feature(aa64_bf16, s); | ||
78 | + break; | ||
79 | case 0x1f: /* BFDOT */ | ||
80 | switch (size) { | ||
81 | case 1: | ||
82 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
83 | } | ||
84 | return; | ||
85 | |||
86 | + case 0xd: /* BFMMLA */ | ||
87 | + gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, 0, gen_helper_gvec_bfmmla); | ||
88 | + return; | ||
89 | case 0xf: /* BFDOT */ | ||
90 | switch (size) { | ||
91 | case 1: | ||
92 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/translate-neon.c | ||
95 | +++ b/target/arm/translate-neon.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static bool trans_VUSMMLA(DisasContext *s, arg_VUSMMLA *a) | ||
97 | return do_neon_ddda(s, 7, a->vd, a->vn, a->vm, 0, | ||
98 | gen_helper_gvec_usmmla_b); | ||
99 | } | ||
100 | + | ||
101 | +static bool trans_VMMLA_b16(DisasContext *s, arg_VMMLA_b16 *a) | ||
102 | +{ | ||
103 | + if (!dc_isar_feature(aa32_bf16, s)) { | ||
104 | + return false; | ||
105 | + } | ||
106 | + return do_neon_ddda(s, 7, a->vd, a->vn, a->vm, 0, | ||
107 | + gen_helper_gvec_bfmmla); | ||
108 | +} | ||
109 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/target/arm/translate-sve.c | ||
112 | +++ b/target/arm/translate-sve.c | ||
113 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFDOT_zzxz(DisasContext *s, arg_rrxr_esz *a) | ||
114 | } | ||
115 | return true; | ||
116 | } | ||
117 | + | ||
118 | +static bool trans_BFMMLA(DisasContext *s, arg_rrrr_esz *a) | ||
119 | +{ | ||
120 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { | ||
121 | + return false; | ||
122 | + } | ||
123 | + if (sve_access_check(s)) { | ||
124 | + gen_gvec_ool_zzzz(s, gen_helper_gvec_bfmmla, | ||
125 | + a->rd, a->rn, a->rm, a->ra, 0); | ||
126 | + } | ||
127 | + return true; | ||
128 | +} | ||
129 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/target/arm/vec_helper.c | ||
132 | +++ b/target/arm/vec_helper.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static void do_mmla_b(void *vd, void *vn, void *vm, void *va, uint32_t desc, | ||
134 | * Process the entire segment at once, writing back the | ||
135 | * results only after we've consumed all of the inputs. | ||
136 | * | ||
137 | - * Key to indicies by column: | ||
138 | + * Key to indices by column: | ||
139 | * i j i j | ||
140 | */ | ||
141 | sum0 = a[H4(0 + 0)]; | ||
142 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfdot_idx)(void *vd, void *vn, void *vm, | ||
143 | } | ||
144 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
145 | } | ||
146 | + | ||
147 | +void HELPER(gvec_bfmmla)(void *vd, void *vn, void *vm, void *va, uint32_t desc) | ||
148 | +{ | ||
149 | + intptr_t s, opr_sz = simd_oprsz(desc); | ||
150 | + float32 *d = vd, *a = va; | ||
151 | + uint32_t *n = vn, *m = vm; | ||
152 | + | ||
153 | + for (s = 0; s < opr_sz / 4; s += 4) { | ||
154 | + float32 sum00, sum01, sum10, sum11; | ||
155 | + | ||
156 | + /* | ||
157 | + * Process the entire segment at once, writing back the | ||
158 | + * results only after we've consumed all of the inputs. | ||
159 | + * | ||
160 | + * Key to indicies by column: | ||
161 | + * i j i k j k | ||
162 | + */ | ||
163 | + sum00 = a[s + H4(0 + 0)]; | ||
164 | + sum00 = bfdotadd(sum00, n[s + H4(0 + 0)], m[s + H4(0 + 0)]); | ||
165 | + sum00 = bfdotadd(sum00, n[s + H4(0 + 1)], m[s + H4(0 + 1)]); | ||
166 | + | ||
167 | + sum01 = a[s + H4(0 + 1)]; | ||
168 | + sum01 = bfdotadd(sum01, n[s + H4(0 + 0)], m[s + H4(2 + 0)]); | ||
169 | + sum01 = bfdotadd(sum01, n[s + H4(0 + 1)], m[s + H4(2 + 1)]); | ||
170 | + | ||
171 | + sum10 = a[s + H4(2 + 0)]; | ||
172 | + sum10 = bfdotadd(sum10, n[s + H4(2 + 0)], m[s + H4(0 + 0)]); | ||
173 | + sum10 = bfdotadd(sum10, n[s + H4(2 + 1)], m[s + H4(0 + 1)]); | ||
174 | + | ||
175 | + sum11 = a[s + H4(2 + 1)]; | ||
176 | + sum11 = bfdotadd(sum11, n[s + H4(2 + 0)], m[s + H4(2 + 0)]); | ||
177 | + sum11 = bfdotadd(sum11, n[s + H4(2 + 1)], m[s + H4(2 + 1)]); | ||
178 | + | ||
179 | + d[s + H4(0 + 0)] = sum00; | ||
180 | + d[s + H4(0 + 1)] = sum01; | ||
181 | + d[s + H4(2 + 0)] = sum10; | ||
182 | + d[s + H4(2 + 1)] = sum11; | ||
183 | + } | ||
184 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
185 | +} | ||
25 | -- | 186 | -- |
26 | 2.20.1 | 187 | 2.20.1 |
27 | 188 | ||
28 | 189 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB dualtimer device over to using its Clock input; | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the pclk-frq property is now ignored. | ||
3 | 2 | ||
3 | This is BFMLAL{B,T} for both AArch64 AdvSIMD and SVE, | ||
4 | and VFMA{B,T}.BF16 for AArch32 NEON. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210525225817.400336-10-richard.henderson@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-20-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-20-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | 10 | --- |
12 | hw/timer/cmsdk-apb-dualtimer.c | 42 ++++++++++++++++++++++++++++++---- | 11 | target/arm/helper.h | 3 +++ |
13 | 1 file changed, 37 insertions(+), 5 deletions(-) | 12 | target/arm/neon-shared.decode | 3 +++ |
13 | target/arm/sve.decode | 3 +++ | ||
14 | target/arm/translate-a64.c | 13 +++++++++---- | ||
15 | target/arm/translate-neon.c | 9 +++++++++ | ||
16 | target/arm/translate-sve.c | 30 ++++++++++++++++++++++++++++++ | ||
17 | target/arm/vec_helper.c | 16 ++++++++++++++++ | ||
18 | 7 files changed, 73 insertions(+), 4 deletions(-) | ||
14 | 19 | ||
15 | diff --git a/hw/timer/cmsdk-apb-dualtimer.c b/hw/timer/cmsdk-apb-dualtimer.c | 20 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
16 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/timer/cmsdk-apb-dualtimer.c | 22 | --- a/target/arm/helper.h |
18 | +++ b/hw/timer/cmsdk-apb-dualtimer.c | 23 | +++ b/target/arm/helper.h |
19 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_update(CMSDKAPBDualTimer *s) | 24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_bfdot_idx, TCG_CALL_NO_RWG, |
20 | qemu_set_irq(s->timerintc, timintc); | 25 | DEF_HELPER_FLAGS_5(gvec_bfmmla, TCG_CALL_NO_RWG, |
21 | } | 26 | void, ptr, ptr, ptr, ptr, i32) |
22 | 27 | ||
23 | +static int cmsdk_dualtimermod_divisor(CMSDKAPBDualTimerModule *m) | 28 | +DEF_HELPER_FLAGS_6(gvec_bfmlal, TCG_CALL_NO_RWG, |
24 | +{ | 29 | + void, ptr, ptr, ptr, ptr, ptr, i32) |
25 | + /* Return the divisor set by the current CONTROL.PRESCALE value */ | ||
26 | + switch (FIELD_EX32(m->control, CONTROL, PRESCALE)) { | ||
27 | + case 0: | ||
28 | + return 1; | ||
29 | + case 1: | ||
30 | + return 16; | ||
31 | + case 2: | ||
32 | + case 3: /* UNDEFINED, we treat like 2 (and complained when it was set) */ | ||
33 | + return 256; | ||
34 | + default: | ||
35 | + g_assert_not_reached(); | ||
36 | + } | ||
37 | +} | ||
38 | + | 30 | + |
39 | static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | 31 | #ifdef TARGET_AARCH64 |
40 | uint32_t newctrl) | 32 | #include "helper-a64.h" |
41 | { | 33 | #include "helper-sve.h" |
42 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_write_control(CMSDKAPBDualTimerModule *m, | 34 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/neon-shared.decode | ||
37 | +++ b/target/arm/neon-shared.decode | ||
38 | @@ -XXX,XX +XXX,XX @@ VUSMMLA 1111 1100 1.10 .... .... 1100 .1.0 .... \ | ||
39 | VMMLA_b16 1111 1100 0.00 .... .... 1100 .1.0 .... \ | ||
40 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
41 | |||
42 | +VFMA_b16 1111 110 0 0.11 .... .... 1000 . q:1 . 1 .... \ | ||
43 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
44 | + | ||
45 | VCMLA_scalar 1111 1110 0 . rot:2 .... .... 1000 . q:1 index:1 0 vm:4 \ | ||
46 | vn=%vn_dp vd=%vd_dp size=1 | ||
47 | VCMLA_scalar 1111 1110 1 . rot:2 .... .... 1000 . q:1 . 0 .... \ | ||
48 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/sve.decode | ||
51 | +++ b/target/arm/sve.decode | ||
52 | @@ -XXX,XX +XXX,XX @@ FMLALT_zzzw 01100100 10 1 ..... 10 0 00 1 ..... ..... @rda_rn_rm_e0 | ||
53 | FMLSLB_zzzw 01100100 10 1 ..... 10 1 00 0 ..... ..... @rda_rn_rm_e0 | ||
54 | FMLSLT_zzzw 01100100 10 1 ..... 10 1 00 1 ..... ..... @rda_rn_rm_e0 | ||
55 | |||
56 | +BFMLALB_zzzw 01100100 11 1 ..... 10 0 00 0 ..... ..... @rda_rn_rm_e0 | ||
57 | +BFMLALT_zzzw 01100100 11 1 ..... 10 0 00 1 ..... ..... @rda_rn_rm_e0 | ||
58 | + | ||
59 | ### SVE2 floating-point bfloat16 dot-product | ||
60 | BFDOT_zzzz 01100100 01 1 ..... 10 0 00 0 ..... ..... @rda_rn_rm_e0 | ||
61 | |||
62 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/target/arm/translate-a64.c | ||
65 | +++ b/target/arm/translate-a64.c | ||
66 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
67 | } | ||
68 | feature = dc_isar_feature(aa64_bf16, s); | ||
69 | break; | ||
70 | - case 0x1f: /* BFDOT */ | ||
71 | + case 0x1f: | ||
72 | switch (size) { | ||
73 | - case 1: | ||
74 | + case 1: /* BFDOT */ | ||
75 | + case 3: /* BFMLAL{B,T} */ | ||
76 | feature = dc_isar_feature(aa64_bf16, s); | ||
77 | break; | ||
78 | default: | ||
79 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
80 | case 0xd: /* BFMMLA */ | ||
81 | gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, 0, gen_helper_gvec_bfmmla); | ||
82 | return; | ||
83 | - case 0xf: /* BFDOT */ | ||
84 | + case 0xf: | ||
85 | switch (size) { | ||
86 | - case 1: | ||
87 | + case 1: /* BFDOT */ | ||
88 | gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, 0, gen_helper_gvec_bfdot); | ||
89 | break; | ||
90 | + case 3: /* BFMLAL{B,T} */ | ||
91 | + gen_gvec_op4_fpst(s, 1, rd, rn, rm, rd, false, is_q, | ||
92 | + gen_helper_gvec_bfmlal); | ||
93 | + break; | ||
43 | default: | 94 | default: |
44 | g_assert_not_reached(); | 95 | g_assert_not_reached(); |
45 | } | 96 | } |
46 | - ptimer_set_freq(m->timer, m->parent->pclk_frq / divisor); | 97 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c |
47 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, divisor); | 98 | index XXXXXXX..XXXXXXX 100644 |
99 | --- a/target/arm/translate-neon.c | ||
100 | +++ b/target/arm/translate-neon.c | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMMLA_b16(DisasContext *s, arg_VMMLA_b16 *a) | ||
102 | return do_neon_ddda(s, 7, a->vd, a->vn, a->vm, 0, | ||
103 | gen_helper_gvec_bfmmla); | ||
104 | } | ||
105 | + | ||
106 | +static bool trans_VFMA_b16(DisasContext *s, arg_VFMA_b16 *a) | ||
107 | +{ | ||
108 | + if (!dc_isar_feature(aa32_bf16, s)) { | ||
109 | + return false; | ||
110 | + } | ||
111 | + return do_neon_ddda_fpst(s, 7, a->vd, a->vn, a->vm, a->q, FPST_STD, | ||
112 | + gen_helper_gvec_bfmlal); | ||
113 | +} | ||
114 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/target/arm/translate-sve.c | ||
117 | +++ b/target/arm/translate-sve.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFMMLA(DisasContext *s, arg_rrrr_esz *a) | ||
48 | } | 119 | } |
49 | 120 | return true; | |
50 | if (changed & R_CONTROL_MODE_MASK) { | ||
51 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_dualtimermod_reset(CMSDKAPBDualTimerModule *m) | ||
52 | * limit must both be set to 0xffff, so we wrap at 16 bits. | ||
53 | */ | ||
54 | ptimer_set_limit(m->timer, 0xffff, 1); | ||
55 | - ptimer_set_freq(m->timer, m->parent->pclk_frq); | ||
56 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | ||
57 | + cmsdk_dualtimermod_divisor(m)); | ||
58 | ptimer_transaction_commit(m->timer); | ||
59 | } | 121 | } |
60 | 122 | + | |
61 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_reset(DeviceState *dev) | 123 | +static bool do_BFMLAL_zzzw(DisasContext *s, arg_rrrr_esz *a, bool sel) |
62 | s->timeritop = 0; | ||
63 | } | ||
64 | |||
65 | +static void cmsdk_apb_dualtimer_clk_update(void *opaque) | ||
66 | +{ | 124 | +{ |
67 | + CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(opaque); | 125 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { |
68 | + int i; | 126 | + return false; |
127 | + } | ||
128 | + if (sve_access_check(s)) { | ||
129 | + TCGv_ptr status = fpstatus_ptr(FPST_FPCR); | ||
130 | + unsigned vsz = vec_full_reg_size(s); | ||
69 | + | 131 | + |
70 | + for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | 132 | + tcg_gen_gvec_4_ptr(vec_full_reg_offset(s, a->rd), |
71 | + CMSDKAPBDualTimerModule *m = &s->timermod[i]; | 133 | + vec_full_reg_offset(s, a->rn), |
72 | + ptimer_transaction_begin(m->timer); | 134 | + vec_full_reg_offset(s, a->rm), |
73 | + ptimer_set_period_from_clock(m->timer, m->parent->timclk, | 135 | + vec_full_reg_offset(s, a->ra), |
74 | + cmsdk_dualtimermod_divisor(m)); | 136 | + status, vsz, vsz, sel, |
75 | + ptimer_transaction_commit(m->timer); | 137 | + gen_helper_gvec_bfmlal); |
138 | + tcg_temp_free_ptr(status); | ||
76 | + } | 139 | + } |
140 | + return true; | ||
77 | +} | 141 | +} |
78 | + | 142 | + |
79 | static void cmsdk_apb_dualtimer_init(Object *obj) | 143 | +static bool trans_BFMLALB_zzzw(DisasContext *s, arg_rrrr_esz *a) |
80 | { | 144 | +{ |
81 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 145 | + return do_BFMLAL_zzzw(s, a, false); |
82 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_init(Object *obj) | 146 | +} |
83 | for (i = 0; i < ARRAY_SIZE(s->timermod); i++) { | 147 | + |
84 | sysbus_init_irq(sbd, &s->timermod[i].timerint); | 148 | +static bool trans_BFMLALT_zzzw(DisasContext *s, arg_rrrr_esz *a) |
149 | +{ | ||
150 | + return do_BFMLAL_zzzw(s, a, true); | ||
151 | +} | ||
152 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/vec_helper.c | ||
155 | +++ b/target/arm/vec_helper.c | ||
156 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfmmla)(void *vd, void *vn, void *vm, void *va, uint32_t desc) | ||
85 | } | 157 | } |
86 | - s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", NULL, NULL); | 158 | clear_tail(d, opr_sz, simd_maxsz(desc)); |
87 | + s->timclk = qdev_init_clock_in(DEVICE(s), "TIMCLK", | ||
88 | + cmsdk_apb_dualtimer_clk_update, s); | ||
89 | } | 159 | } |
90 | 160 | + | |
91 | static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | 161 | +void HELPER(gvec_bfmlal)(void *vd, void *vn, void *vm, void *va, |
92 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_dualtimer_realize(DeviceState *dev, Error **errp) | 162 | + void *stat, uint32_t desc) |
93 | CMSDKAPBDualTimer *s = CMSDK_APB_DUALTIMER(dev); | 163 | +{ |
94 | int i; | 164 | + intptr_t i, opr_sz = simd_oprsz(desc); |
95 | 165 | + intptr_t sel = simd_data(desc); | |
96 | - if (s->pclk_frq == 0) { | 166 | + float32 *d = vd, *a = va; |
97 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | 167 | + bfloat16 *n = vn, *m = vm; |
98 | + if (!clock_has_source(s->timclk)) { | 168 | + |
99 | + error_setg(errp, "CMSDK APB dualtimer: TIMCLK clock must be connected"); | 169 | + for (i = 0; i < opr_sz / 4; ++i) { |
100 | return; | 170 | + float32 nn = n[H2(i * 2 + sel)] << 16; |
101 | } | 171 | + float32 mm = m[H2(i * 2 + sel)] << 16; |
102 | 172 | + d[H4(i)] = float32_muladd(nn, mm, a[H4(i)], 0, stat); | |
173 | + } | ||
174 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
175 | +} | ||
103 | -- | 176 | -- |
104 | 2.20.1 | 177 | 2.20.1 |
105 | 178 | ||
106 | 179 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add a test case for pvpanic-pci device. The scenario is the same as pvpanic | 3 | This is BFMLAL{B,T} for both AArch64 AdvSIMD and SVE, |
4 | ISA device, but is using the PCI bus. | 4 | and VFMA{B,T}.BF16 for AArch32 NEON. |
5 | 5 | ||
6 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
7 | Acked-by: Thomas Huth <thuth@redhat.com> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20210525225817.400336-11-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | tests/qtest/pvpanic-pci-test.c | 94 ++++++++++++++++++++++++++++++++++ | 11 | target/arm/helper.h | 2 ++ |
13 | tests/qtest/meson.build | 1 + | 12 | target/arm/neon-shared.decode | 2 ++ |
14 | 2 files changed, 95 insertions(+) | 13 | target/arm/sve.decode | 2 ++ |
15 | create mode 100644 tests/qtest/pvpanic-pci-test.c | 14 | target/arm/translate-a64.c | 15 ++++++++++++++- |
15 | target/arm/translate-neon.c | 10 ++++++++++ | ||
16 | target/arm/translate-sve.c | 30 ++++++++++++++++++++++++++++++ | ||
17 | target/arm/vec_helper.c | 22 ++++++++++++++++++++++ | ||
18 | 7 files changed, 82 insertions(+), 1 deletion(-) | ||
16 | 19 | ||
17 | diff --git a/tests/qtest/pvpanic-pci-test.c b/tests/qtest/pvpanic-pci-test.c | 20 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
18 | new file mode 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | index XXXXXXX..XXXXXXX | 22 | --- a/target/arm/helper.h |
20 | --- /dev/null | 23 | +++ b/target/arm/helper.h |
21 | +++ b/tests/qtest/pvpanic-pci-test.c | 24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_bfmmla, TCG_CALL_NO_RWG, |
22 | @@ -XXX,XX +XXX,XX @@ | 25 | |
23 | +/* | 26 | DEF_HELPER_FLAGS_6(gvec_bfmlal, TCG_CALL_NO_RWG, |
24 | + * QTest testcase for PV Panic PCI device | 27 | void, ptr, ptr, ptr, ptr, ptr, i32) |
25 | + * | 28 | +DEF_HELPER_FLAGS_6(gvec_bfmlal_idx, TCG_CALL_NO_RWG, |
26 | + * Copyright (C) 2020 Oracle | 29 | + void, ptr, ptr, ptr, ptr, ptr, i32) |
27 | + * | 30 | |
28 | + * Authors: | 31 | #ifdef TARGET_AARCH64 |
29 | + * Mihai Carabas <mihai.carabas@oracle.com> | 32 | #include "helper-a64.h" |
30 | + * | 33 | diff --git a/target/arm/neon-shared.decode b/target/arm/neon-shared.decode |
31 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 34 | index XXXXXXX..XXXXXXX 100644 |
32 | + * See the COPYING file in the top-level directory. | 35 | --- a/target/arm/neon-shared.decode |
33 | + * | 36 | +++ b/target/arm/neon-shared.decode |
34 | + */ | 37 | @@ -XXX,XX +XXX,XX @@ VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 0 . 1 index:1 ... \ |
38 | rm=%vfml_scalar_q0_rm vn=%vn_sp vd=%vd_dp q=0 | ||
39 | VFML_scalar 1111 1110 0 . 0 s:1 .... .... 1000 . 1 . 1 . rm:3 \ | ||
40 | index=%vfml_scalar_q1_index vn=%vn_dp vd=%vd_dp q=1 | ||
41 | +VFMA_b16_scal 1111 1110 0.11 .... .... 1000 . q:1 . 1 . vm:3 \ | ||
42 | + index=%vfml_scalar_q1_index vn=%vn_dp vd=%vd_dp | ||
43 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/sve.decode | ||
46 | +++ b/target/arm/sve.decode | ||
47 | @@ -XXX,XX +XXX,XX @@ FMLALB_zzxw 01100100 10 1 ..... 0100.0 ..... ..... @rrxr_3a esz=2 | ||
48 | FMLALT_zzxw 01100100 10 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 | ||
49 | FMLSLB_zzxw 01100100 10 1 ..... 0110.0 ..... ..... @rrxr_3a esz=2 | ||
50 | FMLSLT_zzxw 01100100 10 1 ..... 0110.1 ..... ..... @rrxr_3a esz=2 | ||
51 | +BFMLALB_zzxw 01100100 11 1 ..... 0100.0 ..... ..... @rrxr_3a esz=2 | ||
52 | +BFMLALT_zzxw 01100100 11 1 ..... 0100.1 ..... ..... @rrxr_3a esz=2 | ||
53 | |||
54 | ### SVE2 floating-point bfloat16 dot-product (indexed) | ||
55 | BFDOT_zzxz 01100100 01 1 ..... 010000 ..... ..... @rrxr_2 esz=2 | ||
56 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/translate-a64.c | ||
59 | +++ b/target/arm/translate-a64.c | ||
60 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
61 | unallocated_encoding(s); | ||
62 | return; | ||
63 | } | ||
64 | + size = MO_32; | ||
65 | break; | ||
66 | case 1: /* BFDOT */ | ||
67 | if (is_scalar || !dc_isar_feature(aa64_bf16, s)) { | ||
68 | unallocated_encoding(s); | ||
69 | return; | ||
70 | } | ||
71 | + size = MO_32; | ||
72 | + break; | ||
73 | + case 3: /* BFMLAL{B,T} */ | ||
74 | + if (is_scalar || !dc_isar_feature(aa64_bf16, s)) { | ||
75 | + unallocated_encoding(s); | ||
76 | + return; | ||
77 | + } | ||
78 | + /* can't set is_fp without other incorrect size checks */ | ||
79 | + size = MO_16; | ||
80 | break; | ||
81 | default: | ||
82 | unallocated_encoding(s); | ||
83 | return; | ||
84 | } | ||
85 | - size = MO_32; | ||
86 | break; | ||
87 | case 0x11: /* FCMLA #0 */ | ||
88 | case 0x13: /* FCMLA #90 */ | ||
89 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | ||
90 | gen_gvec_op4_ool(s, is_q, rd, rn, rm, rd, index, | ||
91 | gen_helper_gvec_usdot_idx_b); | ||
92 | return; | ||
93 | + case 3: /* BFMLAL{B,T} */ | ||
94 | + gen_gvec_op4_fpst(s, 1, rd, rn, rm, rd, 0, (index << 1) | is_q, | ||
95 | + gen_helper_gvec_bfmlal_idx); | ||
96 | + return; | ||
97 | } | ||
98 | g_assert_not_reached(); | ||
99 | case 0x11: /* FCMLA #0 */ | ||
100 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/target/arm/translate-neon.c | ||
103 | +++ b/target/arm/translate-neon.c | ||
104 | @@ -XXX,XX +XXX,XX @@ static bool trans_VFMA_b16(DisasContext *s, arg_VFMA_b16 *a) | ||
105 | return do_neon_ddda_fpst(s, 7, a->vd, a->vn, a->vm, a->q, FPST_STD, | ||
106 | gen_helper_gvec_bfmlal); | ||
107 | } | ||
35 | + | 108 | + |
36 | +#include "qemu/osdep.h" | 109 | +static bool trans_VFMA_b16_scal(DisasContext *s, arg_VFMA_b16_scal *a) |
37 | +#include "libqos/libqtest.h" | 110 | +{ |
38 | +#include "qapi/qmp/qdict.h" | 111 | + if (!dc_isar_feature(aa32_bf16, s)) { |
39 | +#include "libqos/pci.h" | 112 | + return false; |
40 | +#include "libqos/pci-pc.h" | 113 | + } |
41 | +#include "hw/pci/pci_regs.h" | 114 | + return do_neon_ddda_fpst(s, 6, a->vd, a->vn, a->vm, |
115 | + (a->index << 1) | a->q, FPST_STD, | ||
116 | + gen_helper_gvec_bfmlal_idx); | ||
117 | +} | ||
118 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | --- a/target/arm/translate-sve.c | ||
121 | +++ b/target/arm/translate-sve.c | ||
122 | @@ -XXX,XX +XXX,XX @@ static bool trans_BFMLALT_zzzw(DisasContext *s, arg_rrrr_esz *a) | ||
123 | { | ||
124 | return do_BFMLAL_zzzw(s, a, true); | ||
125 | } | ||
42 | + | 126 | + |
43 | +static void test_panic_nopause(void) | 127 | +static bool do_BFMLAL_zzxw(DisasContext *s, arg_rrxr_esz *a, bool sel) |
44 | +{ | 128 | +{ |
45 | + uint8_t val; | 129 | + if (!dc_isar_feature(aa64_sve_bf16, s)) { |
46 | + QDict *response, *data; | 130 | + return false; |
47 | + QTestState *qts; | 131 | + } |
48 | + QPCIBus *pcibus; | 132 | + if (sve_access_check(s)) { |
49 | + QPCIDevice *dev; | 133 | + TCGv_ptr status = fpstatus_ptr(FPST_FPCR); |
50 | + QPCIBar bar; | 134 | + unsigned vsz = vec_full_reg_size(s); |
51 | + | 135 | + |
52 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=none"); | 136 | + tcg_gen_gvec_4_ptr(vec_full_reg_offset(s, a->rd), |
53 | + pcibus = qpci_new_pc(qts, NULL); | 137 | + vec_full_reg_offset(s, a->rn), |
54 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | 138 | + vec_full_reg_offset(s, a->rm), |
55 | + qpci_device_enable(dev); | 139 | + vec_full_reg_offset(s, a->ra), |
56 | + bar = qpci_iomap(dev, 0, NULL); | 140 | + status, vsz, vsz, (a->index << 1) | sel, |
57 | + | 141 | + gen_helper_gvec_bfmlal_idx); |
58 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | 142 | + tcg_temp_free_ptr(status); |
59 | + g_assert_cmpuint(val, ==, 3); | 143 | + } |
60 | + | 144 | + return true; |
61 | + val = 1; | ||
62 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
63 | + | ||
64 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
65 | + g_assert(qdict_haskey(response, "data")); | ||
66 | + data = qdict_get_qdict(response, "data"); | ||
67 | + g_assert(qdict_haskey(data, "action")); | ||
68 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "run"); | ||
69 | + qobject_unref(response); | ||
70 | + | ||
71 | + qtest_quit(qts); | ||
72 | +} | 145 | +} |
73 | + | 146 | + |
74 | +static void test_panic(void) | 147 | +static bool trans_BFMLALB_zzxw(DisasContext *s, arg_rrxr_esz *a) |
75 | +{ | 148 | +{ |
76 | + uint8_t val; | 149 | + return do_BFMLAL_zzxw(s, a, false); |
77 | + QDict *response, *data; | ||
78 | + QTestState *qts; | ||
79 | + QPCIBus *pcibus; | ||
80 | + QPCIDevice *dev; | ||
81 | + QPCIBar bar; | ||
82 | + | ||
83 | + qts = qtest_init("-device pvpanic-pci,addr=04.0 -action panic=pause"); | ||
84 | + pcibus = qpci_new_pc(qts, NULL); | ||
85 | + dev = qpci_device_find(pcibus, QPCI_DEVFN(0x4, 0x0)); | ||
86 | + qpci_device_enable(dev); | ||
87 | + bar = qpci_iomap(dev, 0, NULL); | ||
88 | + | ||
89 | + qpci_memread(dev, bar, 0, &val, sizeof(val)); | ||
90 | + g_assert_cmpuint(val, ==, 3); | ||
91 | + | ||
92 | + val = 1; | ||
93 | + qpci_memwrite(dev, bar, 0, &val, sizeof(val)); | ||
94 | + | ||
95 | + response = qtest_qmp_eventwait_ref(qts, "GUEST_PANICKED"); | ||
96 | + g_assert(qdict_haskey(response, "data")); | ||
97 | + data = qdict_get_qdict(response, "data"); | ||
98 | + g_assert(qdict_haskey(data, "action")); | ||
99 | + g_assert_cmpstr(qdict_get_str(data, "action"), ==, "pause"); | ||
100 | + qobject_unref(response); | ||
101 | + | ||
102 | + qtest_quit(qts); | ||
103 | +} | 150 | +} |
104 | + | 151 | + |
105 | +int main(int argc, char **argv) | 152 | +static bool trans_BFMLALT_zzxw(DisasContext *s, arg_rrxr_esz *a) |
106 | +{ | 153 | +{ |
107 | + int ret; | 154 | + return do_BFMLAL_zzxw(s, a, true); |
155 | +} | ||
156 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
157 | index XXXXXXX..XXXXXXX 100644 | ||
158 | --- a/target/arm/vec_helper.c | ||
159 | +++ b/target/arm/vec_helper.c | ||
160 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_bfmlal)(void *vd, void *vn, void *vm, void *va, | ||
161 | } | ||
162 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
163 | } | ||
108 | + | 164 | + |
109 | + g_test_init(&argc, &argv, NULL); | 165 | +void HELPER(gvec_bfmlal_idx)(void *vd, void *vn, void *vm, |
110 | + qtest_add_func("/pvpanic-pci/panic", test_panic); | 166 | + void *va, void *stat, uint32_t desc) |
111 | + qtest_add_func("/pvpanic-pci/panic-nopause", test_panic_nopause); | 167 | +{ |
168 | + intptr_t i, j, opr_sz = simd_oprsz(desc); | ||
169 | + intptr_t sel = extract32(desc, SIMD_DATA_SHIFT, 1); | ||
170 | + intptr_t index = extract32(desc, SIMD_DATA_SHIFT + 1, 3); | ||
171 | + intptr_t elements = opr_sz / 4; | ||
172 | + intptr_t eltspersegment = MIN(16 / 4, elements); | ||
173 | + float32 *d = vd, *a = va; | ||
174 | + bfloat16 *n = vn, *m = vm; | ||
112 | + | 175 | + |
113 | + ret = g_test_run(); | 176 | + for (i = 0; i < elements; i += eltspersegment) { |
177 | + float32 m_idx = m[H2(2 * i + index)] << 16; | ||
114 | + | 178 | + |
115 | + return ret; | 179 | + for (j = i; j < i + eltspersegment; j++) { |
180 | + float32 n_j = n[H2(2 * j + sel)] << 16; | ||
181 | + d[H4(j)] = float32_muladd(n_j, m_idx, a[H4(j)], 0, stat); | ||
182 | + } | ||
183 | + } | ||
184 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
116 | +} | 185 | +} |
117 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/tests/qtest/meson.build | ||
120 | +++ b/tests/qtest/meson.build | ||
121 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | ||
122 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | ||
123 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | ||
124 | (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | ||
125 | + (config_all_devices.has_key('CONFIG_PVPANIC_PCI') ? ['pvpanic-pci-test'] : []) + \ | ||
126 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | ||
127 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | ||
128 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | ||
129 | -- | 186 | -- |
130 | 2.20.1 | 187 | 2.20.1 |
131 | 188 | ||
132 | 189 | diff view generated by jsdifflib |
1 | From: Hao Wu <wuhaotsh@google.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Fix potential overflow problem when calculating pwm_duty. | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | 1. Ensure p->cmr and p->cnr to be from [0,65535], according to the | 4 | Message-id: 20210525225817.400336-12-richard.henderson@linaro.org |
5 | hardware specification. | ||
6 | 2. Changed duty to uint32_t. However, since MAX_DUTY * (p->cmr+1) | ||
7 | can excceed UINT32_MAX, we convert them to uint64_t in computation | ||
8 | and converted them back to uint32_t. | ||
9 | (duty is guaranteed to be <= MAX_DUTY so it won't overflow.) | ||
10 | |||
11 | Fixes: CID 1442342 | ||
12 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Doug Evans <dje@google.com> | ||
14 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
15 | Message-id: 20210127011142.2122790-1-wuhaotsh@google.com | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 7 | --- |
19 | hw/misc/npcm7xx_pwm.c | 23 +++++++++++++++++++---- | 8 | linux-user/elfload.c | 2 ++ |
20 | tests/qtest/npcm7xx_pwm-test.c | 4 ++-- | 9 | 1 file changed, 2 insertions(+) |
21 | 2 files changed, 21 insertions(+), 6 deletions(-) | ||
22 | 10 | ||
23 | diff --git a/hw/misc/npcm7xx_pwm.c b/hw/misc/npcm7xx_pwm.c | 11 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
24 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/misc/npcm7xx_pwm.c | 13 | --- a/linux-user/elfload.c |
26 | +++ b/hw/misc/npcm7xx_pwm.c | 14 | +++ b/linux-user/elfload.c |
27 | @@ -XXX,XX +XXX,XX @@ REG32(NPCM7XX_PWM_PWDR3, 0x50); | 15 | @@ -XXX,XX +XXX,XX @@ static uint32_t get_elf_hwcap2(void) |
28 | #define NPCM7XX_CH_INV BIT(2) | 16 | GET_FEATURE_ID(aa64_sve_i8mm, ARM_HWCAP2_A64_SVEI8MM); |
29 | #define NPCM7XX_CH_MOD BIT(3) | 17 | GET_FEATURE_ID(aa64_sve_f32mm, ARM_HWCAP2_A64_SVEF32MM); |
30 | 18 | GET_FEATURE_ID(aa64_sve_f64mm, ARM_HWCAP2_A64_SVEF64MM); | |
31 | +#define NPCM7XX_MAX_CMR 65535 | 19 | + GET_FEATURE_ID(aa64_sve_bf16, ARM_HWCAP2_A64_SVEBF16); |
32 | +#define NPCM7XX_MAX_CNR 65535 | 20 | GET_FEATURE_ID(aa64_i8mm, ARM_HWCAP2_A64_I8MM); |
33 | + | 21 | + GET_FEATURE_ID(aa64_bf16, ARM_HWCAP2_A64_BF16); |
34 | /* Offset of each PWM channel's prescaler in the PPR register. */ | 22 | GET_FEATURE_ID(aa64_rndr, ARM_HWCAP2_A64_RNG); |
35 | static const int npcm7xx_ppr_base[] = { 0, 0, 8, 8 }; | 23 | GET_FEATURE_ID(aa64_bti, ARM_HWCAP2_A64_BTI); |
36 | /* Offset of each PWM channel's clock selector in the CSR register. */ | 24 | GET_FEATURE_ID(aa64_mte, ARM_HWCAP2_A64_MTE); |
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_freq(NPCM7xxPWM *p) | ||
38 | |||
39 | static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
40 | { | ||
41 | - uint64_t duty; | ||
42 | + uint32_t duty; | ||
43 | |||
44 | if (p->running) { | ||
45 | if (p->cnr == 0) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t npcm7xx_pwm_calculate_duty(NPCM7xxPWM *p) | ||
47 | } else if (p->cmr >= p->cnr) { | ||
48 | duty = NPCM7XX_PWM_MAX_DUTY; | ||
49 | } else { | ||
50 | - duty = NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
51 | + duty = (uint64_t)NPCM7XX_PWM_MAX_DUTY * (p->cmr + 1) / (p->cnr + 1); | ||
52 | } | ||
53 | } else { | ||
54 | duty = 0; | ||
55 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
56 | case A_NPCM7XX_PWM_CNR2: | ||
57 | case A_NPCM7XX_PWM_CNR3: | ||
58 | p = &s->pwm[npcm7xx_cnr_index(offset)]; | ||
59 | - p->cnr = value; | ||
60 | + if (value > NPCM7XX_MAX_CNR) { | ||
61 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
62 | + "%s: invalid cnr value: %u", __func__, value); | ||
63 | + p->cnr = NPCM7XX_MAX_CNR; | ||
64 | + } else { | ||
65 | + p->cnr = value; | ||
66 | + } | ||
67 | npcm7xx_pwm_update_output(p); | ||
68 | break; | ||
69 | |||
70 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_pwm_write(void *opaque, hwaddr offset, | ||
71 | case A_NPCM7XX_PWM_CMR2: | ||
72 | case A_NPCM7XX_PWM_CMR3: | ||
73 | p = &s->pwm[npcm7xx_cmr_index(offset)]; | ||
74 | - p->cmr = value; | ||
75 | + if (value > NPCM7XX_MAX_CMR) { | ||
76 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
77 | + "%s: invalid cmr value: %u", __func__, value); | ||
78 | + p->cmr = NPCM7XX_MAX_CMR; | ||
79 | + } else { | ||
80 | + p->cmr = value; | ||
81 | + } | ||
82 | npcm7xx_pwm_update_output(p); | ||
83 | break; | ||
84 | |||
85 | diff --git a/tests/qtest/npcm7xx_pwm-test.c b/tests/qtest/npcm7xx_pwm-test.c | ||
86 | index XXXXXXX..XXXXXXX 100644 | ||
87 | --- a/tests/qtest/npcm7xx_pwm-test.c | ||
88 | +++ b/tests/qtest/npcm7xx_pwm-test.c | ||
89 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_freq(QTestState *qts, uint32_t ppr, uint32_t csr, | ||
90 | |||
91 | static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
92 | { | ||
93 | - uint64_t duty; | ||
94 | + uint32_t duty; | ||
95 | |||
96 | if (cnr == 0) { | ||
97 | /* PWM is stopped. */ | ||
98 | @@ -XXX,XX +XXX,XX @@ static uint64_t pwm_compute_duty(uint32_t cnr, uint32_t cmr, bool inverted) | ||
99 | } else if (cmr >= cnr) { | ||
100 | duty = MAX_DUTY; | ||
101 | } else { | ||
102 | - duty = MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
103 | + duty = (uint64_t)MAX_DUTY * (cmr + 1) / (cnr + 1); | ||
104 | } | ||
105 | |||
106 | if (inverted) { | ||
107 | -- | 25 | -- |
108 | 2.20.1 | 26 | 2.20.1 |
109 | 27 | ||
110 | 28 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Only define the register if it exists for the cpu. | 3 | Disable BF16 again for !have_neon and !have_vfp during realize. |
4 | 4 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20210120031656.737646-1-richard.henderson@linaro.org | 6 | Message-id: 20210525225817.400336-13-richard.henderson@linaro.org |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 9 | --- |
10 | target/arm/helper.c | 21 +++++++++++++++------ | 10 | target/arm/cpu.c | 3 +++ |
11 | 1 file changed, 15 insertions(+), 6 deletions(-) | 11 | target/arm/cpu64.c | 3 +++ |
12 | target/arm/cpu_tcg.c | 1 + | ||
13 | 3 files changed, 7 insertions(+) | ||
12 | 14 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 17 | --- a/target/arm/cpu.c |
16 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/cpu.c |
17 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | 19 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
18 | */ | 20 | |
19 | int i; | 21 | u = cpu->isar.id_isar6; |
20 | int wrps, brps, ctx_cmps; | 22 | u = FIELD_DP32(u, ID_ISAR6, JSCVT, 0); |
21 | - ARMCPRegInfo dbgdidr = { | 23 | + u = FIELD_DP32(u, ID_ISAR6, BF16, 0); |
22 | - .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | 24 | cpu->isar.id_isar6 = u; |
23 | - .access = PL0_R, .accessfn = access_tda, | 25 | |
24 | - .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | 26 | u = cpu->isar.mvfr0; |
25 | - }; | 27 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
26 | + | 28 | |
27 | + /* | 29 | t = cpu->isar.id_aa64isar1; |
28 | + * The Arm ARM says DBGDIDR is optional and deprecated if EL1 cannot | 30 | t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 0); |
29 | + * use AArch32. Given that bit 15 is RES1, if the value is 0 then | 31 | + t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 0); |
30 | + * the register must not exist for this cpu. | 32 | t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 0); |
31 | + */ | 33 | cpu->isar.id_aa64isar1 = t; |
32 | + if (cpu->isar.dbgdidr != 0) { | 34 | |
33 | + ARMCPRegInfo dbgdidr = { | 35 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
34 | + .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, | 36 | u = cpu->isar.id_isar6; |
35 | + .opc1 = 0, .opc2 = 0, | 37 | u = FIELD_DP32(u, ID_ISAR6, DP, 0); |
36 | + .access = PL0_R, .accessfn = access_tda, | 38 | u = FIELD_DP32(u, ID_ISAR6, FHM, 0); |
37 | + .type = ARM_CP_CONST, .resetvalue = cpu->isar.dbgdidr, | 39 | + u = FIELD_DP32(u, ID_ISAR6, BF16, 0); |
38 | + }; | 40 | u = FIELD_DP32(u, ID_ISAR6, I8MM, 0); |
39 | + define_one_arm_cp_reg(cpu, &dbgdidr); | 41 | cpu->isar.id_isar6 = u; |
40 | + } | 42 | |
41 | 43 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | |
42 | /* Note that all these register fields hold "number of Xs minus 1". */ | 44 | index XXXXXXX..XXXXXXX 100644 |
43 | brps = arm_num_brps(cpu); | 45 | --- a/target/arm/cpu64.c |
44 | @@ -XXX,XX +XXX,XX @@ static void define_debug_regs(ARMCPU *cpu) | 46 | +++ b/target/arm/cpu64.c |
45 | 47 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | |
46 | assert(ctx_cmps <= brps); | 48 | t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1); |
47 | 49 | t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1); | |
48 | - define_one_arm_cp_reg(cpu, &dbgdidr); | 50 | t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1); |
49 | define_arm_cp_regs(cpu, debug_cp_reginfo); | 51 | + t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1); |
50 | 52 | t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1); | |
51 | if (arm_feature(&cpu->env, ARM_FEATURE_LPAE)) { | 53 | t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2); /* ARMv8.4-RCPC */ |
54 | t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
56 | t = FIELD_DP64(t, ID_AA64ZFR0, SVEVER, 1); | ||
57 | t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2); /* PMULL */ | ||
58 | t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1); | ||
59 | + t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1); | ||
60 | t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1); | ||
61 | t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1); | ||
62 | t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1); | ||
63 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
64 | u = FIELD_DP32(u, ID_ISAR6, FHM, 1); | ||
65 | u = FIELD_DP32(u, ID_ISAR6, SB, 1); | ||
66 | u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1); | ||
67 | + u = FIELD_DP32(u, ID_ISAR6, BF16, 1); | ||
68 | u = FIELD_DP32(u, ID_ISAR6, I8MM, 1); | ||
69 | cpu->isar.id_isar6 = u; | ||
70 | |||
71 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/cpu_tcg.c | ||
74 | +++ b/target/arm/cpu_tcg.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
76 | t = FIELD_DP32(t, ID_ISAR6, FHM, 1); | ||
77 | t = FIELD_DP32(t, ID_ISAR6, SB, 1); | ||
78 | t = FIELD_DP32(t, ID_ISAR6, SPECRES, 1); | ||
79 | + t = FIELD_DP32(t, ID_ISAR6, BF16, 1); | ||
80 | t = FIELD_DP32(t, ID_ISAR6, I8MM, 1); | ||
81 | cpu->isar.id_isar6 = t; | ||
82 | |||
52 | -- | 83 | -- |
53 | 2.20.1 | 84 | 2.20.1 |
54 | 85 | ||
55 | 86 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | To ease the PCI device addition in next patches, split the code as follows: | 3 | Until now, Hypervisor.framework has only been available on x86_64 systems. |
4 | - generic code (read/write/setup) is being kept in pvpanic.c | 4 | With Apple Silicon shipping now, it extends its reach to aarch64. To |
5 | - ISA dependent code moved to pvpanic-isa.c | 5 | prepare for support for multiple architectures, let's start moving common |
6 | 6 | code out into its own accel directory. | |
7 | Also, rename: | 7 | |
8 | - ISA_PVPANIC_DEVICE -> PVPANIC_ISA_DEVICE. | 8 | This patch moves assert_hvf_ok() and introduces generic build infrastructure. |
9 | - TYPE_PVPANIC -> TYPE_PVPANIC_ISA. | 9 | |
10 | - MemoryRegion io -> mr. | 10 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
11 | - pvpanic_ioport_* in pvpanic_*. | 11 | Reviewed-by: Sergio Lopez <slp@redhat.com> |
12 | 12 | Message-id: 20210519202253.76782-2-agraf@csgraf.de | |
13 | Update the build system with the new files and config structure. | ||
14 | |||
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 15 | --- |
19 | include/hw/misc/pvpanic.h | 23 +++++++++- | 16 | include/sysemu/hvf_int.h | 18 +++++++++++++++ |
20 | hw/misc/pvpanic-isa.c | 94 +++++++++++++++++++++++++++++++++++++++ | 17 | accel/hvf/hvf-all.c | 47 ++++++++++++++++++++++++++++++++++++++++ |
21 | hw/misc/pvpanic.c | 85 +++-------------------------------- | 18 | target/i386/hvf/hvf.c | 33 +--------------------------- |
22 | hw/i386/Kconfig | 2 +- | 19 | MAINTAINERS | 8 +++++++ |
23 | hw/misc/Kconfig | 6 ++- | 20 | accel/hvf/meson.build | 6 +++++ |
24 | hw/misc/meson.build | 3 +- | 21 | accel/meson.build | 1 + |
25 | tests/qtest/meson.build | 2 +- | 22 | 6 files changed, 81 insertions(+), 32 deletions(-) |
26 | 7 files changed, 130 insertions(+), 85 deletions(-) | 23 | create mode 100644 include/sysemu/hvf_int.h |
27 | create mode 100644 hw/misc/pvpanic-isa.c | 24 | create mode 100644 accel/hvf/hvf-all.c |
28 | 25 | create mode 100644 accel/hvf/meson.build | |
29 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 26 | |
30 | index XXXXXXX..XXXXXXX 100644 | 27 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h |
31 | --- a/include/hw/misc/pvpanic.h | ||
32 | +++ b/include/hw/misc/pvpanic.h | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | |||
35 | #include "qom/object.h" | ||
36 | |||
37 | -#define TYPE_PVPANIC "pvpanic" | ||
38 | +#define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | ||
39 | |||
40 | #define PVPANIC_IOPORT_PROP "ioport" | ||
41 | |||
42 | +/* The bit of supported pv event, TODO: include uapi header and remove this */ | ||
43 | +#define PVPANIC_F_PANICKED 0 | ||
44 | +#define PVPANIC_F_CRASHLOADED 1 | ||
45 | + | ||
46 | +/* The pv event value */ | ||
47 | +#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | ||
48 | +#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | ||
49 | + | ||
50 | +/* | ||
51 | + * PVPanicState for any device type | ||
52 | + */ | ||
53 | +typedef struct PVPanicState PVPanicState; | ||
54 | +struct PVPanicState { | ||
55 | + MemoryRegion mr; | ||
56 | + uint8_t events; | ||
57 | +}; | ||
58 | + | ||
59 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size); | ||
60 | + | ||
61 | static inline uint16_t pvpanic_port(void) | ||
62 | { | ||
63 | - Object *o = object_resolve_path_type("", TYPE_PVPANIC, NULL); | ||
64 | + Object *o = object_resolve_path_type("", TYPE_PVPANIC_ISA_DEVICE, NULL); | ||
65 | if (!o) { | ||
66 | return 0; | ||
67 | } | ||
68 | diff --git a/hw/misc/pvpanic-isa.c b/hw/misc/pvpanic-isa.c | ||
69 | new file mode 100644 | 28 | new file mode 100644 |
70 | index XXXXXXX..XXXXXXX | 29 | index XXXXXXX..XXXXXXX |
71 | --- /dev/null | 30 | --- /dev/null |
72 | +++ b/hw/misc/pvpanic-isa.c | 31 | +++ b/include/sysemu/hvf_int.h |
73 | @@ -XXX,XX +XXX,XX @@ | 32 | @@ -XXX,XX +XXX,XX @@ |
74 | +/* | 33 | +/* |
75 | + * QEMU simulated pvpanic device. | 34 | + * QEMU Hypervisor.framework (HVF) support |
76 | + * | ||
77 | + * Copyright Fujitsu, Corp. 2013 | ||
78 | + * | ||
79 | + * Authors: | ||
80 | + * Wen Congyang <wency@cn.fujitsu.com> | ||
81 | + * Hu Tao <hutao@cn.fujitsu.com> | ||
82 | + * | 35 | + * |
83 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 36 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. |
84 | + * See the COPYING file in the top-level directory. | 37 | + * See the COPYING file in the top-level directory. |
85 | + * | 38 | + * |
86 | + */ | 39 | + */ |
87 | + | 40 | + |
41 | +/* header to be included in HVF-specific code */ | ||
42 | + | ||
43 | +#ifndef HVF_INT_H | ||
44 | +#define HVF_INT_H | ||
45 | + | ||
46 | +#include <Hypervisor/hv.h> | ||
47 | + | ||
48 | +void assert_hvf_ok(hv_return_t ret); | ||
49 | + | ||
50 | +#endif | ||
51 | diff --git a/accel/hvf/hvf-all.c b/accel/hvf/hvf-all.c | ||
52 | new file mode 100644 | ||
53 | index XXXXXXX..XXXXXXX | ||
54 | --- /dev/null | ||
55 | +++ b/accel/hvf/hvf-all.c | ||
56 | @@ -XXX,XX +XXX,XX @@ | ||
57 | +/* | ||
58 | + * QEMU Hypervisor.framework support | ||
59 | + * | ||
60 | + * This work is licensed under the terms of the GNU GPL, version 2. See | ||
61 | + * the COPYING file in the top-level directory. | ||
62 | + * | ||
63 | + * Contributions after 2012-01-13 are licensed under the terms of the | ||
64 | + * GNU GPL, version 2 or (at your option) any later version. | ||
65 | + */ | ||
66 | + | ||
88 | +#include "qemu/osdep.h" | 67 | +#include "qemu/osdep.h" |
89 | +#include "qemu/log.h" | 68 | +#include "qemu-common.h" |
90 | +#include "qemu/module.h" | 69 | +#include "qemu/error-report.h" |
91 | +#include "sysemu/runstate.h" | 70 | +#include "sysemu/hvf.h" |
92 | + | 71 | +#include "sysemu/hvf_int.h" |
93 | +#include "hw/nvram/fw_cfg.h" | 72 | + |
94 | +#include "hw/qdev-properties.h" | 73 | +void assert_hvf_ok(hv_return_t ret) |
95 | +#include "hw/misc/pvpanic.h" | ||
96 | +#include "qom/object.h" | ||
97 | +#include "hw/isa/isa.h" | ||
98 | + | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicISAState, PVPANIC_ISA_DEVICE) | ||
100 | + | ||
101 | +/* | ||
102 | + * PVPanicISAState for ISA device and | ||
103 | + * use ioport. | ||
104 | + */ | ||
105 | +struct PVPanicISAState { | ||
106 | + ISADevice parent_obj; | ||
107 | + | ||
108 | + uint16_t ioport; | ||
109 | + PVPanicState pvpanic; | ||
110 | +}; | ||
111 | + | ||
112 | +static void pvpanic_isa_initfn(Object *obj) | ||
113 | +{ | 74 | +{ |
114 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(obj); | 75 | + if (ret == HV_SUCCESS) { |
115 | + | ||
116 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 1); | ||
117 | +} | ||
118 | + | ||
119 | +static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
120 | +{ | ||
121 | + ISADevice *d = ISA_DEVICE(dev); | ||
122 | + PVPanicISAState *s = PVPANIC_ISA_DEVICE(dev); | ||
123 | + PVPanicState *ps = &s->pvpanic; | ||
124 | + FWCfgState *fw_cfg = fw_cfg_find(); | ||
125 | + uint16_t *pvpanic_port; | ||
126 | + | ||
127 | + if (!fw_cfg) { | ||
128 | + return; | 76 | + return; |
129 | + } | 77 | + } |
130 | + | 78 | + |
131 | + pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | 79 | + switch (ret) { |
132 | + *pvpanic_port = cpu_to_le16(s->ioport); | 80 | + case HV_ERROR: |
133 | + fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | 81 | + error_report("Error: HV_ERROR"); |
134 | + sizeof(*pvpanic_port)); | 82 | + break; |
135 | + | 83 | + case HV_BUSY: |
136 | + isa_register_ioport(d, &ps->mr, s->ioport); | 84 | + error_report("Error: HV_BUSY"); |
85 | + break; | ||
86 | + case HV_BAD_ARGUMENT: | ||
87 | + error_report("Error: HV_BAD_ARGUMENT"); | ||
88 | + break; | ||
89 | + case HV_NO_RESOURCES: | ||
90 | + error_report("Error: HV_NO_RESOURCES"); | ||
91 | + break; | ||
92 | + case HV_NO_DEVICE: | ||
93 | + error_report("Error: HV_NO_DEVICE"); | ||
94 | + break; | ||
95 | + case HV_UNSUPPORTED: | ||
96 | + error_report("Error: HV_UNSUPPORTED"); | ||
97 | + break; | ||
98 | + default: | ||
99 | + error_report("Unknown Error"); | ||
100 | + } | ||
101 | + | ||
102 | + abort(); | ||
137 | +} | 103 | +} |
138 | + | 104 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c |
139 | +static Property pvpanic_isa_properties[] = { | ||
140 | + DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicISAState, ioport, 0x505), | ||
141 | + DEFINE_PROP_UINT8("events", PVPanicISAState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | ||
142 | + DEFINE_PROP_END_OF_LIST(), | ||
143 | +}; | ||
144 | + | ||
145 | +static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
146 | +{ | ||
147 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
148 | + | ||
149 | + dc->realize = pvpanic_isa_realizefn; | ||
150 | + device_class_set_props(dc, pvpanic_isa_properties); | ||
151 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
152 | +} | ||
153 | + | ||
154 | +static TypeInfo pvpanic_isa_info = { | ||
155 | + .name = TYPE_PVPANIC_ISA_DEVICE, | ||
156 | + .parent = TYPE_ISA_DEVICE, | ||
157 | + .instance_size = sizeof(PVPanicISAState), | ||
158 | + .instance_init = pvpanic_isa_initfn, | ||
159 | + .class_init = pvpanic_isa_class_init, | ||
160 | +}; | ||
161 | + | ||
162 | +static void pvpanic_register_types(void) | ||
163 | +{ | ||
164 | + type_register_static(&pvpanic_isa_info); | ||
165 | +} | ||
166 | + | ||
167 | +type_init(pvpanic_register_types) | ||
168 | diff --git a/hw/misc/pvpanic.c b/hw/misc/pvpanic.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | 105 | index XXXXXXX..XXXXXXX 100644 |
170 | --- a/hw/misc/pvpanic.c | 106 | --- a/target/i386/hvf/hvf.c |
171 | +++ b/hw/misc/pvpanic.c | 107 | +++ b/target/i386/hvf/hvf.c |
172 | @@ -XXX,XX +XXX,XX @@ | 108 | @@ -XXX,XX +XXX,XX @@ |
173 | #include "hw/misc/pvpanic.h" | 109 | #include "qemu/error-report.h" |
174 | #include "qom/object.h" | 110 | |
175 | 111 | #include "sysemu/hvf.h" | |
176 | -/* The bit of supported pv event, TODO: include uapi header and remove this */ | 112 | +#include "sysemu/hvf_int.h" |
177 | -#define PVPANIC_F_PANICKED 0 | 113 | #include "sysemu/runstate.h" |
178 | -#define PVPANIC_F_CRASHLOADED 1 | 114 | #include "hvf-i386.h" |
179 | - | 115 | #include "vmcs.h" |
180 | -/* The pv event value */ | 116 | @@ -XXX,XX +XXX,XX @@ |
181 | -#define PVPANIC_PANICKED (1 << PVPANIC_F_PANICKED) | 117 | |
182 | -#define PVPANIC_CRASHLOADED (1 << PVPANIC_F_CRASHLOADED) | 118 | HVFState *hvf_state; |
183 | - | 119 | |
184 | -typedef struct PVPanicState PVPanicState; | 120 | -static void assert_hvf_ok(hv_return_t ret) |
185 | -DECLARE_INSTANCE_CHECKER(PVPanicState, ISA_PVPANIC_DEVICE, | ||
186 | - TYPE_PVPANIC) | ||
187 | - | ||
188 | static void handle_event(int event) | ||
189 | { | ||
190 | static bool logged; | ||
191 | @@ -XXX,XX +XXX,XX @@ static void handle_event(int event) | ||
192 | } | ||
193 | } | ||
194 | |||
195 | -#include "hw/isa/isa.h" | ||
196 | - | ||
197 | -struct PVPanicState { | ||
198 | - ISADevice parent_obj; | ||
199 | - | ||
200 | - MemoryRegion io; | ||
201 | - uint16_t ioport; | ||
202 | - uint8_t events; | ||
203 | -}; | ||
204 | - | ||
205 | /* return supported events on read */ | ||
206 | -static uint64_t pvpanic_ioport_read(void *opaque, hwaddr addr, unsigned size) | ||
207 | +static uint64_t pvpanic_read(void *opaque, hwaddr addr, unsigned size) | ||
208 | { | ||
209 | PVPanicState *pvp = opaque; | ||
210 | return pvp->events; | ||
211 | } | ||
212 | |||
213 | -static void pvpanic_ioport_write(void *opaque, hwaddr addr, uint64_t val, | ||
214 | +static void pvpanic_write(void *opaque, hwaddr addr, uint64_t val, | ||
215 | unsigned size) | ||
216 | { | ||
217 | handle_event(val); | ||
218 | } | ||
219 | |||
220 | static const MemoryRegionOps pvpanic_ops = { | ||
221 | - .read = pvpanic_ioport_read, | ||
222 | - .write = pvpanic_ioport_write, | ||
223 | + .read = pvpanic_read, | ||
224 | + .write = pvpanic_write, | ||
225 | .impl = { | ||
226 | .min_access_size = 1, | ||
227 | .max_access_size = 1, | ||
228 | }, | ||
229 | }; | ||
230 | |||
231 | -static void pvpanic_isa_initfn(Object *obj) | ||
232 | +void pvpanic_setup_io(PVPanicState *s, DeviceState *dev, unsigned size) | ||
233 | { | ||
234 | - PVPanicState *s = ISA_PVPANIC_DEVICE(obj); | ||
235 | - | ||
236 | - memory_region_init_io(&s->io, OBJECT(s), &pvpanic_ops, s, "pvpanic", 1); | ||
237 | + memory_region_init_io(&s->mr, OBJECT(dev), &pvpanic_ops, s, "pvpanic", size); | ||
238 | } | ||
239 | - | ||
240 | -static void pvpanic_isa_realizefn(DeviceState *dev, Error **errp) | ||
241 | -{ | 121 | -{ |
242 | - ISADevice *d = ISA_DEVICE(dev); | 122 | - if (ret == HV_SUCCESS) { |
243 | - PVPanicState *s = ISA_PVPANIC_DEVICE(dev); | ||
244 | - FWCfgState *fw_cfg = fw_cfg_find(); | ||
245 | - uint16_t *pvpanic_port; | ||
246 | - | ||
247 | - if (!fw_cfg) { | ||
248 | - return; | 123 | - return; |
249 | - } | 124 | - } |
250 | - | 125 | - |
251 | - pvpanic_port = g_malloc(sizeof(*pvpanic_port)); | 126 | - switch (ret) { |
252 | - *pvpanic_port = cpu_to_le16(s->ioport); | 127 | - case HV_ERROR: |
253 | - fw_cfg_add_file(fw_cfg, "etc/pvpanic-port", pvpanic_port, | 128 | - error_report("Error: HV_ERROR"); |
254 | - sizeof(*pvpanic_port)); | 129 | - break; |
130 | - case HV_BUSY: | ||
131 | - error_report("Error: HV_BUSY"); | ||
132 | - break; | ||
133 | - case HV_BAD_ARGUMENT: | ||
134 | - error_report("Error: HV_BAD_ARGUMENT"); | ||
135 | - break; | ||
136 | - case HV_NO_RESOURCES: | ||
137 | - error_report("Error: HV_NO_RESOURCES"); | ||
138 | - break; | ||
139 | - case HV_NO_DEVICE: | ||
140 | - error_report("Error: HV_NO_DEVICE"); | ||
141 | - break; | ||
142 | - case HV_UNSUPPORTED: | ||
143 | - error_report("Error: HV_UNSUPPORTED"); | ||
144 | - break; | ||
145 | - default: | ||
146 | - error_report("Unknown Error"); | ||
147 | - } | ||
255 | - | 148 | - |
256 | - isa_register_ioport(d, &s->io, s->ioport); | 149 | - abort(); |
257 | -} | 150 | -} |
258 | - | 151 | - |
259 | -static Property pvpanic_isa_properties[] = { | 152 | /* Memory slots */ |
260 | - DEFINE_PROP_UINT16(PVPANIC_IOPORT_PROP, PVPanicState, ioport, 0x505), | 153 | hvf_slot *hvf_find_overlap_slot(uint64_t start, uint64_t size) |
261 | - DEFINE_PROP_UINT8("events", PVPanicState, events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | 154 | { |
262 | - DEFINE_PROP_END_OF_LIST(), | 155 | diff --git a/MAINTAINERS b/MAINTAINERS |
263 | -}; | ||
264 | - | ||
265 | -static void pvpanic_isa_class_init(ObjectClass *klass, void *data) | ||
266 | -{ | ||
267 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
268 | - | ||
269 | - dc->realize = pvpanic_isa_realizefn; | ||
270 | - device_class_set_props(dc, pvpanic_isa_properties); | ||
271 | - set_bit(DEVICE_CATEGORY_MISC, dc->categories); | ||
272 | -} | ||
273 | - | ||
274 | -static TypeInfo pvpanic_isa_info = { | ||
275 | - .name = TYPE_PVPANIC, | ||
276 | - .parent = TYPE_ISA_DEVICE, | ||
277 | - .instance_size = sizeof(PVPanicState), | ||
278 | - .instance_init = pvpanic_isa_initfn, | ||
279 | - .class_init = pvpanic_isa_class_init, | ||
280 | -}; | ||
281 | - | ||
282 | -static void pvpanic_register_types(void) | ||
283 | -{ | ||
284 | - type_register_static(&pvpanic_isa_info); | ||
285 | -} | ||
286 | - | ||
287 | -type_init(pvpanic_register_types) | ||
288 | diff --git a/hw/i386/Kconfig b/hw/i386/Kconfig | ||
289 | index XXXXXXX..XXXXXXX 100644 | 156 | index XXXXXXX..XXXXXXX 100644 |
290 | --- a/hw/i386/Kconfig | 157 | --- a/MAINTAINERS |
291 | +++ b/hw/i386/Kconfig | 158 | +++ b/MAINTAINERS |
292 | @@ -XXX,XX +XXX,XX @@ config PC | 159 | @@ -XXX,XX +XXX,XX @@ M: Roman Bolshakov <r.bolshakov@yadro.com> |
293 | imply ISA_DEBUG | 160 | W: https://wiki.qemu.org/Features/HVF |
294 | imply PARALLEL | 161 | S: Maintained |
295 | imply PCI_DEVICES | 162 | F: target/i386/hvf/ |
296 | - imply PVPANIC | 163 | + |
297 | + imply PVPANIC_ISA | 164 | +HVF |
298 | imply QXL | 165 | +M: Cameron Esfahani <dirty@apple.com> |
299 | imply SEV | 166 | +M: Roman Bolshakov <r.bolshakov@yadro.com> |
300 | imply SGA | 167 | +W: https://wiki.qemu.org/Features/HVF |
301 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | 168 | +S: Maintained |
169 | +F: accel/hvf/ | ||
170 | F: include/sysemu/hvf.h | ||
171 | +F: include/sysemu/hvf_int.h | ||
172 | |||
173 | WHPX CPUs | ||
174 | M: Sunil Muthuswamy <sunilmut@microsoft.com> | ||
175 | diff --git a/accel/hvf/meson.build b/accel/hvf/meson.build | ||
176 | new file mode 100644 | ||
177 | index XXXXXXX..XXXXXXX | ||
178 | --- /dev/null | ||
179 | +++ b/accel/hvf/meson.build | ||
180 | @@ -XXX,XX +XXX,XX @@ | ||
181 | +hvf_ss = ss.source_set() | ||
182 | +hvf_ss.add(files( | ||
183 | + 'hvf-all.c', | ||
184 | +)) | ||
185 | + | ||
186 | +specific_ss.add_all(when: 'CONFIG_HVF', if_true: hvf_ss) | ||
187 | diff --git a/accel/meson.build b/accel/meson.build | ||
302 | index XXXXXXX..XXXXXXX 100644 | 188 | index XXXXXXX..XXXXXXX 100644 |
303 | --- a/hw/misc/Kconfig | 189 | --- a/accel/meson.build |
304 | +++ b/hw/misc/Kconfig | 190 | +++ b/accel/meson.build |
305 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSCTL | 191 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(files('accel-common.c')) |
306 | config IOTKIT_SYSINFO | 192 | softmmu_ss.add(files('accel-softmmu.c')) |
307 | bool | 193 | user_ss.add(files('accel-user.c')) |
308 | 194 | ||
309 | -config PVPANIC | 195 | +subdir('hvf') |
310 | +config PVPANIC_COMMON | 196 | subdir('qtest') |
311 | + bool | 197 | subdir('kvm') |
312 | + | 198 | subdir('tcg') |
313 | +config PVPANIC_ISA | ||
314 | bool | ||
315 | depends on ISA_BUS | ||
316 | + select PVPANIC_COMMON | ||
317 | |||
318 | config AUX | ||
319 | bool | ||
320 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
321 | index XXXXXXX..XXXXXXX 100644 | ||
322 | --- a/hw/misc/meson.build | ||
323 | +++ b/hw/misc/meson.build | ||
324 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_EMC141X', if_true: files('emc141x.c')) | ||
325 | softmmu_ss.add(when: 'CONFIG_UNIMP', if_true: files('unimp.c')) | ||
326 | softmmu_ss.add(when: 'CONFIG_EMPTY_SLOT', if_true: files('empty_slot.c')) | ||
327 | softmmu_ss.add(when: 'CONFIG_LED', if_true: files('led.c')) | ||
328 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_COMMON', if_true: files('pvpanic.c')) | ||
329 | |||
330 | # ARM devices | ||
331 | softmmu_ss.add(when: 'CONFIG_PL310', if_true: files('arm_l2x0.c')) | ||
332 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c') | ||
333 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
334 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | ||
335 | |||
336 | -softmmu_ss.add(when: 'CONFIG_PVPANIC', if_true: files('pvpanic.c')) | ||
337 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | ||
338 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | ||
339 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | ||
340 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | ||
341 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
342 | index XXXXXXX..XXXXXXX 100644 | ||
343 | --- a/tests/qtest/meson.build | ||
344 | +++ b/tests/qtest/meson.build | ||
345 | @@ -XXX,XX +XXX,XX @@ qtests_i386 = \ | ||
346 | (config_host.has_key('CONFIG_LINUX') and \ | ||
347 | config_all_devices.has_key('CONFIG_ISA_IPMI_BT') ? ['ipmi-bt-test'] : []) + \ | ||
348 | (config_all_devices.has_key('CONFIG_WDT_IB700') ? ['wdt_ib700-test'] : []) + \ | ||
349 | - (config_all_devices.has_key('CONFIG_PVPANIC') ? ['pvpanic-test'] : []) + \ | ||
350 | + (config_all_devices.has_key('CONFIG_PVPANIC_ISA') ? ['pvpanic-test'] : []) + \ | ||
351 | (config_all_devices.has_key('CONFIG_HDA') ? ['intel-hda-test'] : []) + \ | ||
352 | (config_all_devices.has_key('CONFIG_I82801B11') ? ['i82801b11-test'] : []) + \ | ||
353 | (config_all_devices.has_key('CONFIG_IOH3420') ? ['ioh3420-test'] : []) + \ | ||
354 | -- | 199 | -- |
355 | 2.20.1 | 200 | 2.20.1 |
356 | 201 | ||
357 | 202 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | The iOS toolchain does not use the host prefix naming convention. So we | 3 | Until now, Hypervisor.framework has only been available on x86_64 systems. |
4 | need to enable cross-compile options while allowing the PREFIX to be | 4 | With Apple Silicon shipping now, it extends its reach to aarch64. To |
5 | blank. | 5 | prepare for support for multiple architectures, let's start moving common |
6 | code out into its own accel directory. | ||
6 | 7 | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | This patch moves the vCPU thread loop over. |
8 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 9 | |
9 | Message-id: 20210126012457.39046-3-j@getutm.app | 10 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
11 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
12 | Message-id: 20210519202253.76782-3-agraf@csgraf.de | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 15 | --- |
12 | configure | 6 ++++-- | 16 | {target/i386 => accel}/hvf/hvf-accel-ops.h | 0 |
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | 17 | {target/i386 => accel}/hvf/hvf-accel-ops.c | 0 |
18 | target/i386/hvf/x86hvf.c | 2 +- | ||
19 | accel/hvf/meson.build | 1 + | ||
20 | target/i386/hvf/meson.build | 1 - | ||
21 | 5 files changed, 2 insertions(+), 2 deletions(-) | ||
22 | rename {target/i386 => accel}/hvf/hvf-accel-ops.h (100%) | ||
23 | rename {target/i386 => accel}/hvf/hvf-accel-ops.c (100%) | ||
14 | 24 | ||
15 | diff --git a/configure b/configure | 25 | diff --git a/target/i386/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h |
16 | index XXXXXXX..XXXXXXX 100755 | 26 | similarity index 100% |
17 | --- a/configure | 27 | rename from target/i386/hvf/hvf-accel-ops.h |
18 | +++ b/configure | 28 | rename to accel/hvf/hvf-accel-ops.h |
19 | @@ -XXX,XX +XXX,XX @@ cpu="" | 29 | diff --git a/target/i386/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c |
20 | iasl="iasl" | 30 | similarity index 100% |
21 | interp_prefix="/usr/gnemul/qemu-%M" | 31 | rename from target/i386/hvf/hvf-accel-ops.c |
22 | static="no" | 32 | rename to accel/hvf/hvf-accel-ops.c |
23 | +cross_compile="no" | 33 | diff --git a/target/i386/hvf/x86hvf.c b/target/i386/hvf/x86hvf.c |
24 | cross_prefix="" | 34 | index XXXXXXX..XXXXXXX 100644 |
25 | audio_drv_list="" | 35 | --- a/target/i386/hvf/x86hvf.c |
26 | block_drv_rw_whitelist="" | 36 | +++ b/target/i386/hvf/x86hvf.c |
27 | @@ -XXX,XX +XXX,XX @@ for opt do | 37 | @@ -XXX,XX +XXX,XX @@ |
28 | optarg=$(expr "x$opt" : 'x[^=]*=\(.*\)') | 38 | #include <Hypervisor/hv.h> |
29 | case "$opt" in | 39 | #include <Hypervisor/hv_vmx.h> |
30 | --cross-prefix=*) cross_prefix="$optarg" | 40 | |
31 | + cross_compile="yes" | 41 | -#include "hvf-accel-ops.h" |
32 | ;; | 42 | +#include "accel/hvf/hvf-accel-ops.h" |
33 | --cc=*) CC="$optarg" | 43 | |
34 | ;; | 44 | void hvf_set_segment(struct CPUState *cpu, struct vmx_segment *vmx_seg, |
35 | @@ -XXX,XX +XXX,XX @@ $(echo Deprecated targets: $deprecated_targets_list | \ | 45 | SegmentCache *qseg, bool is_tr) |
36 | --target-list-exclude=LIST exclude a set of targets from the default target-list | 46 | diff --git a/accel/hvf/meson.build b/accel/hvf/meson.build |
37 | 47 | index XXXXXXX..XXXXXXX 100644 | |
38 | Advanced options (experts only): | 48 | --- a/accel/hvf/meson.build |
39 | - --cross-prefix=PREFIX use PREFIX for compile tools [$cross_prefix] | 49 | +++ b/accel/hvf/meson.build |
40 | + --cross-prefix=PREFIX use PREFIX for compile tools, PREFIX can be blank [$cross_prefix] | 50 | @@ -XXX,XX +XXX,XX @@ |
41 | --cc=CC use C compiler CC [$cc] | 51 | hvf_ss = ss.source_set() |
42 | --iasl=IASL use ACPI compiler IASL [$iasl] | 52 | hvf_ss.add(files( |
43 | --host-cc=CC use C compiler CC [$host_cc] for code run at | 53 | 'hvf-all.c', |
44 | @@ -XXX,XX +XXX,XX @@ if has $sdl2_config; then | 54 | + 'hvf-accel-ops.c', |
45 | fi | 55 | )) |
46 | echo "strip = [$(meson_quote $strip)]" >> $cross | 56 | |
47 | echo "windres = [$(meson_quote $windres)]" >> $cross | 57 | specific_ss.add_all(when: 'CONFIG_HVF', if_true: hvf_ss) |
48 | -if test -n "$cross_prefix"; then | 58 | diff --git a/target/i386/hvf/meson.build b/target/i386/hvf/meson.build |
49 | +if test "$cross_compile" = "yes"; then | 59 | index XXXXXXX..XXXXXXX 100644 |
50 | cross_arg="--cross-file config-meson.cross" | 60 | --- a/target/i386/hvf/meson.build |
51 | echo "[host_machine]" >> $cross | 61 | +++ b/target/i386/hvf/meson.build |
52 | if test "$mingw32" = "yes" ; then | 62 | @@ -XXX,XX +XXX,XX @@ |
63 | i386_softmmu_ss.add(when: [hvf, 'CONFIG_HVF'], if_true: files( | ||
64 | 'hvf.c', | ||
65 | - 'hvf-accel-ops.c', | ||
66 | 'x86.c', | ||
67 | 'x86_cpuid.c', | ||
68 | 'x86_decode.c', | ||
53 | -- | 69 | -- |
54 | 2.20.1 | 70 | 2.20.1 |
55 | 71 | ||
56 | 72 | diff view generated by jsdifflib |
1 | From: Mihai Carabas <mihai.carabas@oracle.com> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | Add PCI interface support for PVPANIC device. Create a new file pvpanic-pci.c | 3 | Until now, Hypervisor.framework has only been available on x86_64 systems. |
4 | where the PCI specific routines reside and update the build system with the new | 4 | With Apple Silicon shipping now, it extends its reach to aarch64. To |
5 | files and config structure. | 5 | prepare for support for multiple architectures, let's start moving common |
6 | code out into its own accel directory. | ||
6 | 7 | ||
7 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | 8 | This patch moves CPU and memory operations over. While at it, make sure |
8 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | 9 | the code is consumable on non-i386 systems. |
10 | |||
11 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
12 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
13 | Message-id: 20210519202253.76782-4-agraf@csgraf.de | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 16 | --- |
13 | docs/specs/pci-ids.txt | 1 + | 17 | include/sysemu/hvf_int.h | 4 + |
14 | include/hw/misc/pvpanic.h | 1 + | 18 | target/i386/hvf/hvf-i386.h | 2 - |
15 | include/hw/pci/pci.h | 1 + | 19 | target/i386/hvf/x86hvf.h | 2 - |
16 | hw/misc/pvpanic-pci.c | 94 +++++++++++++++++++++++++++++++++++++++ | 20 | accel/hvf/hvf-accel-ops.c | 308 ++++++++++++++++++++++++++++++++++++- |
17 | hw/misc/Kconfig | 6 +++ | 21 | target/i386/hvf/hvf.c | 302 ------------------------------------ |
18 | hw/misc/meson.build | 1 + | 22 | 5 files changed, 311 insertions(+), 307 deletions(-) |
19 | 6 files changed, 104 insertions(+) | ||
20 | create mode 100644 hw/misc/pvpanic-pci.c | ||
21 | 23 | ||
22 | diff --git a/docs/specs/pci-ids.txt b/docs/specs/pci-ids.txt | 24 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h |
23 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/docs/specs/pci-ids.txt | 26 | --- a/include/sysemu/hvf_int.h |
25 | +++ b/docs/specs/pci-ids.txt | 27 | +++ b/include/sysemu/hvf_int.h |
26 | @@ -XXX,XX +XXX,XX @@ PCI devices (other than virtio): | 28 | @@ -XXX,XX +XXX,XX @@ |
27 | 1b36:000d PCI xhci usb host adapter | 29 | |
28 | 1b36:000f mdpy (mdev sample device), linux/samples/vfio-mdev/mdpy.c | 30 | #include <Hypervisor/hv.h> |
29 | 1b36:0010 PCIe NVMe device (-device nvme) | 31 | |
30 | +1b36:0011 PCI PVPanic device (-device pvpanic-pci) | 32 | +void hvf_set_phys_mem(MemoryRegionSection *, bool); |
31 | 33 | void assert_hvf_ok(hv_return_t ret); | |
32 | All these devices are documented in docs/specs. | 34 | +hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); |
33 | 35 | +int hvf_put_registers(CPUState *); | |
34 | diff --git a/include/hw/misc/pvpanic.h b/include/hw/misc/pvpanic.h | 36 | +int hvf_get_registers(CPUState *); |
37 | |||
38 | #endif | ||
39 | diff --git a/target/i386/hvf/hvf-i386.h b/target/i386/hvf/hvf-i386.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/include/hw/misc/pvpanic.h | 41 | --- a/target/i386/hvf/hvf-i386.h |
37 | +++ b/include/hw/misc/pvpanic.h | 42 | +++ b/target/i386/hvf/hvf-i386.h |
43 | @@ -XXX,XX +XXX,XX @@ struct HVFState { | ||
44 | }; | ||
45 | extern HVFState *hvf_state; | ||
46 | |||
47 | -void hvf_set_phys_mem(MemoryRegionSection *, bool); | ||
48 | void hvf_handle_io(CPUArchState *, uint16_t, void *, int, int, int); | ||
49 | -hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); | ||
50 | |||
51 | #ifdef NEED_CPU_H | ||
52 | /* Functions exported to host specific mode */ | ||
53 | diff --git a/target/i386/hvf/x86hvf.h b/target/i386/hvf/x86hvf.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/i386/hvf/x86hvf.h | ||
56 | +++ b/target/i386/hvf/x86hvf.h | ||
38 | @@ -XXX,XX +XXX,XX @@ | 57 | @@ -XXX,XX +XXX,XX @@ |
39 | #include "qom/object.h" | 58 | #include "x86_descr.h" |
40 | 59 | ||
41 | #define TYPE_PVPANIC_ISA_DEVICE "pvpanic" | 60 | int hvf_process_events(CPUState *); |
42 | +#define TYPE_PVPANIC_PCI_DEVICE "pvpanic-pci" | 61 | -int hvf_put_registers(CPUState *); |
43 | 62 | -int hvf_get_registers(CPUState *); | |
44 | #define PVPANIC_IOPORT_PROP "ioport" | 63 | bool hvf_inject_interrupts(CPUState *); |
45 | 64 | void hvf_set_segment(struct CPUState *cpu, struct vmx_segment *vmx_seg, | |
46 | diff --git a/include/hw/pci/pci.h b/include/hw/pci/pci.h | 65 | SegmentCache *qseg, bool is_tr); |
66 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | 67 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/include/hw/pci/pci.h | 68 | --- a/accel/hvf/hvf-accel-ops.c |
49 | +++ b/include/hw/pci/pci.h | 69 | +++ b/accel/hvf/hvf-accel-ops.c |
50 | @@ -XXX,XX +XXX,XX @@ extern bool pci_available; | ||
51 | #define PCI_DEVICE_ID_REDHAT_PCIE_BRIDGE 0x000e | ||
52 | #define PCI_DEVICE_ID_REDHAT_MDPY 0x000f | ||
53 | #define PCI_DEVICE_ID_REDHAT_NVME 0x0010 | ||
54 | +#define PCI_DEVICE_ID_REDHAT_PVPANIC 0x0011 | ||
55 | #define PCI_DEVICE_ID_REDHAT_QXL 0x0100 | ||
56 | |||
57 | #define FMT_PCIBUS PRIx64 | ||
58 | diff --git a/hw/misc/pvpanic-pci.c b/hw/misc/pvpanic-pci.c | ||
59 | new file mode 100644 | ||
60 | index XXXXXXX..XXXXXXX | ||
61 | --- /dev/null | ||
62 | +++ b/hw/misc/pvpanic-pci.c | ||
63 | @@ -XXX,XX +XXX,XX @@ | 70 | @@ -XXX,XX +XXX,XX @@ |
64 | +/* | 71 | #include "qemu/osdep.h" |
65 | + * QEMU simulated PCI pvpanic device. | 72 | #include "qemu/error-report.h" |
66 | + * | 73 | #include "qemu/main-loop.h" |
67 | + * Copyright (C) 2020 Oracle | 74 | +#include "exec/address-spaces.h" |
68 | + * | 75 | +#include "exec/exec-all.h" |
69 | + * Authors: | 76 | +#include "sysemu/cpus.h" |
70 | + * Mihai Carabas <mihai.carabas@oracle.com> | 77 | #include "sysemu/hvf.h" |
71 | + * | 78 | +#include "sysemu/hvf_int.h" |
72 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 79 | #include "sysemu/runstate.h" |
73 | + * See the COPYING file in the top-level directory. | 80 | -#include "target/i386/cpu.h" |
74 | + * | 81 | #include "qemu/guest-random.h" |
75 | + */ | 82 | |
76 | + | 83 | #include "hvf-accel-ops.h" |
77 | +#include "qemu/osdep.h" | 84 | |
78 | +#include "qemu/log.h" | 85 | +HVFState *hvf_state; |
79 | +#include "qemu/module.h" | 86 | + |
80 | +#include "sysemu/runstate.h" | 87 | +/* Memory slots */ |
81 | + | 88 | + |
82 | +#include "hw/nvram/fw_cfg.h" | 89 | +hvf_slot *hvf_find_overlap_slot(uint64_t start, uint64_t size) |
83 | +#include "hw/qdev-properties.h" | 90 | +{ |
84 | +#include "migration/vmstate.h" | 91 | + hvf_slot *slot; |
85 | +#include "hw/misc/pvpanic.h" | 92 | + int x; |
86 | +#include "qom/object.h" | 93 | + for (x = 0; x < hvf_state->num_slots; ++x) { |
87 | +#include "hw/pci/pci.h" | 94 | + slot = &hvf_state->slots[x]; |
88 | + | 95 | + if (slot->size && start < (slot->start + slot->size) && |
89 | +OBJECT_DECLARE_SIMPLE_TYPE(PVPanicPCIState, PVPANIC_PCI_DEVICE) | 96 | + (start + size) > slot->start) { |
90 | + | 97 | + return slot; |
91 | +/* | 98 | + } |
92 | + * PVPanicPCIState for PCI device | 99 | + } |
93 | + */ | 100 | + return NULL; |
94 | +typedef struct PVPanicPCIState { | 101 | +} |
95 | + PCIDevice dev; | 102 | + |
96 | + PVPanicState pvpanic; | 103 | +struct mac_slot { |
97 | +} PVPanicPCIState; | 104 | + int present; |
98 | + | 105 | + uint64_t size; |
99 | +static const VMStateDescription vmstate_pvpanic_pci = { | 106 | + uint64_t gpa_start; |
100 | + .name = "pvpanic-pci", | 107 | + uint64_t gva; |
101 | + .version_id = 1, | ||
102 | + .minimum_version_id = 1, | ||
103 | + .fields = (VMStateField[]) { | ||
104 | + VMSTATE_PCI_DEVICE(dev, PVPanicPCIState), | ||
105 | + VMSTATE_END_OF_LIST() | ||
106 | + } | ||
107 | +}; | 108 | +}; |
108 | + | 109 | + |
109 | +static void pvpanic_pci_realizefn(PCIDevice *dev, Error **errp) | 110 | +struct mac_slot mac_slots[32]; |
110 | +{ | 111 | + |
111 | + PVPanicPCIState *s = PVPANIC_PCI_DEVICE(dev); | 112 | +static int do_hvf_set_memory(hvf_slot *slot, hv_memory_flags_t flags) |
112 | + PVPanicState *ps = &s->pvpanic; | 113 | +{ |
113 | + | 114 | + struct mac_slot *macslot; |
114 | + pvpanic_setup_io(&s->pvpanic, DEVICE(s), 2); | 115 | + hv_return_t ret; |
115 | + | 116 | + |
116 | + pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &ps->mr); | 117 | + macslot = &mac_slots[slot->slot_id]; |
117 | +} | 118 | + |
118 | + | 119 | + if (macslot->present) { |
119 | +static Property pvpanic_pci_properties[] = { | 120 | + if (macslot->size != slot->size) { |
120 | + DEFINE_PROP_UINT8("events", PVPanicPCIState, pvpanic.events, PVPANIC_PANICKED | PVPANIC_CRASHLOADED), | 121 | + macslot->present = 0; |
121 | + DEFINE_PROP_END_OF_LIST(), | 122 | + ret = hv_vm_unmap(macslot->gpa_start, macslot->size); |
123 | + assert_hvf_ok(ret); | ||
124 | + } | ||
125 | + } | ||
126 | + | ||
127 | + if (!slot->size) { | ||
128 | + return 0; | ||
129 | + } | ||
130 | + | ||
131 | + macslot->present = 1; | ||
132 | + macslot->gpa_start = slot->start; | ||
133 | + macslot->size = slot->size; | ||
134 | + ret = hv_vm_map((hv_uvaddr_t)slot->mem, slot->start, slot->size, flags); | ||
135 | + assert_hvf_ok(ret); | ||
136 | + return 0; | ||
137 | +} | ||
138 | + | ||
139 | +void hvf_set_phys_mem(MemoryRegionSection *section, bool add) | ||
140 | +{ | ||
141 | + hvf_slot *mem; | ||
142 | + MemoryRegion *area = section->mr; | ||
143 | + bool writeable = !area->readonly && !area->rom_device; | ||
144 | + hv_memory_flags_t flags; | ||
145 | + | ||
146 | + if (!memory_region_is_ram(area)) { | ||
147 | + if (writeable) { | ||
148 | + return; | ||
149 | + } else if (!memory_region_is_romd(area)) { | ||
150 | + /* | ||
151 | + * If the memory device is not in romd_mode, then we actually want | ||
152 | + * to remove the hvf memory slot so all accesses will trap. | ||
153 | + */ | ||
154 | + add = false; | ||
155 | + } | ||
156 | + } | ||
157 | + | ||
158 | + mem = hvf_find_overlap_slot( | ||
159 | + section->offset_within_address_space, | ||
160 | + int128_get64(section->size)); | ||
161 | + | ||
162 | + if (mem && add) { | ||
163 | + if (mem->size == int128_get64(section->size) && | ||
164 | + mem->start == section->offset_within_address_space && | ||
165 | + mem->mem == (memory_region_get_ram_ptr(area) + | ||
166 | + section->offset_within_region)) { | ||
167 | + return; /* Same region was attempted to register, go away. */ | ||
168 | + } | ||
169 | + } | ||
170 | + | ||
171 | + /* Region needs to be reset. set the size to 0 and remap it. */ | ||
172 | + if (mem) { | ||
173 | + mem->size = 0; | ||
174 | + if (do_hvf_set_memory(mem, 0)) { | ||
175 | + error_report("Failed to reset overlapping slot"); | ||
176 | + abort(); | ||
177 | + } | ||
178 | + } | ||
179 | + | ||
180 | + if (!add) { | ||
181 | + return; | ||
182 | + } | ||
183 | + | ||
184 | + if (area->readonly || | ||
185 | + (!memory_region_is_ram(area) && memory_region_is_romd(area))) { | ||
186 | + flags = HV_MEMORY_READ | HV_MEMORY_EXEC; | ||
187 | + } else { | ||
188 | + flags = HV_MEMORY_READ | HV_MEMORY_WRITE | HV_MEMORY_EXEC; | ||
189 | + } | ||
190 | + | ||
191 | + /* Now make a new slot. */ | ||
192 | + int x; | ||
193 | + | ||
194 | + for (x = 0; x < hvf_state->num_slots; ++x) { | ||
195 | + mem = &hvf_state->slots[x]; | ||
196 | + if (!mem->size) { | ||
197 | + break; | ||
198 | + } | ||
199 | + } | ||
200 | + | ||
201 | + if (x == hvf_state->num_slots) { | ||
202 | + error_report("No free slots"); | ||
203 | + abort(); | ||
204 | + } | ||
205 | + | ||
206 | + mem->size = int128_get64(section->size); | ||
207 | + mem->mem = memory_region_get_ram_ptr(area) + section->offset_within_region; | ||
208 | + mem->start = section->offset_within_address_space; | ||
209 | + mem->region = area; | ||
210 | + | ||
211 | + if (do_hvf_set_memory(mem, flags)) { | ||
212 | + error_report("Error registering new memory slot"); | ||
213 | + abort(); | ||
214 | + } | ||
215 | +} | ||
216 | + | ||
217 | +static void do_hvf_cpu_synchronize_state(CPUState *cpu, run_on_cpu_data arg) | ||
218 | +{ | ||
219 | + if (!cpu->vcpu_dirty) { | ||
220 | + hvf_get_registers(cpu); | ||
221 | + cpu->vcpu_dirty = true; | ||
222 | + } | ||
223 | +} | ||
224 | + | ||
225 | +void hvf_cpu_synchronize_state(CPUState *cpu) | ||
226 | +{ | ||
227 | + if (!cpu->vcpu_dirty) { | ||
228 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_state, RUN_ON_CPU_NULL); | ||
229 | + } | ||
230 | +} | ||
231 | + | ||
232 | +static void do_hvf_cpu_synchronize_post_reset(CPUState *cpu, | ||
233 | + run_on_cpu_data arg) | ||
234 | +{ | ||
235 | + hvf_put_registers(cpu); | ||
236 | + cpu->vcpu_dirty = false; | ||
237 | +} | ||
238 | + | ||
239 | +void hvf_cpu_synchronize_post_reset(CPUState *cpu) | ||
240 | +{ | ||
241 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_post_reset, RUN_ON_CPU_NULL); | ||
242 | +} | ||
243 | + | ||
244 | +static void do_hvf_cpu_synchronize_post_init(CPUState *cpu, | ||
245 | + run_on_cpu_data arg) | ||
246 | +{ | ||
247 | + hvf_put_registers(cpu); | ||
248 | + cpu->vcpu_dirty = false; | ||
249 | +} | ||
250 | + | ||
251 | +void hvf_cpu_synchronize_post_init(CPUState *cpu) | ||
252 | +{ | ||
253 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_post_init, RUN_ON_CPU_NULL); | ||
254 | +} | ||
255 | + | ||
256 | +static void do_hvf_cpu_synchronize_pre_loadvm(CPUState *cpu, | ||
257 | + run_on_cpu_data arg) | ||
258 | +{ | ||
259 | + cpu->vcpu_dirty = true; | ||
260 | +} | ||
261 | + | ||
262 | +void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | ||
263 | +{ | ||
264 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_pre_loadvm, RUN_ON_CPU_NULL); | ||
265 | +} | ||
266 | + | ||
267 | +static void hvf_set_dirty_tracking(MemoryRegionSection *section, bool on) | ||
268 | +{ | ||
269 | + hvf_slot *slot; | ||
270 | + | ||
271 | + slot = hvf_find_overlap_slot( | ||
272 | + section->offset_within_address_space, | ||
273 | + int128_get64(section->size)); | ||
274 | + | ||
275 | + /* protect region against writes; begin tracking it */ | ||
276 | + if (on) { | ||
277 | + slot->flags |= HVF_SLOT_LOG; | ||
278 | + hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
279 | + HV_MEMORY_READ); | ||
280 | + /* stop tracking region*/ | ||
281 | + } else { | ||
282 | + slot->flags &= ~HVF_SLOT_LOG; | ||
283 | + hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
284 | + HV_MEMORY_READ | HV_MEMORY_WRITE); | ||
285 | + } | ||
286 | +} | ||
287 | + | ||
288 | +static void hvf_log_start(MemoryListener *listener, | ||
289 | + MemoryRegionSection *section, int old, int new) | ||
290 | +{ | ||
291 | + if (old != 0) { | ||
292 | + return; | ||
293 | + } | ||
294 | + | ||
295 | + hvf_set_dirty_tracking(section, 1); | ||
296 | +} | ||
297 | + | ||
298 | +static void hvf_log_stop(MemoryListener *listener, | ||
299 | + MemoryRegionSection *section, int old, int new) | ||
300 | +{ | ||
301 | + if (new != 0) { | ||
302 | + return; | ||
303 | + } | ||
304 | + | ||
305 | + hvf_set_dirty_tracking(section, 0); | ||
306 | +} | ||
307 | + | ||
308 | +static void hvf_log_sync(MemoryListener *listener, | ||
309 | + MemoryRegionSection *section) | ||
310 | +{ | ||
311 | + /* | ||
312 | + * sync of dirty pages is handled elsewhere; just make sure we keep | ||
313 | + * tracking the region. | ||
314 | + */ | ||
315 | + hvf_set_dirty_tracking(section, 1); | ||
316 | +} | ||
317 | + | ||
318 | +static void hvf_region_add(MemoryListener *listener, | ||
319 | + MemoryRegionSection *section) | ||
320 | +{ | ||
321 | + hvf_set_phys_mem(section, true); | ||
322 | +} | ||
323 | + | ||
324 | +static void hvf_region_del(MemoryListener *listener, | ||
325 | + MemoryRegionSection *section) | ||
326 | +{ | ||
327 | + hvf_set_phys_mem(section, false); | ||
328 | +} | ||
329 | + | ||
330 | +static MemoryListener hvf_memory_listener = { | ||
331 | + .priority = 10, | ||
332 | + .region_add = hvf_region_add, | ||
333 | + .region_del = hvf_region_del, | ||
334 | + .log_start = hvf_log_start, | ||
335 | + .log_stop = hvf_log_stop, | ||
336 | + .log_sync = hvf_log_sync, | ||
122 | +}; | 337 | +}; |
123 | + | 338 | + |
124 | +static void pvpanic_pci_class_init(ObjectClass *klass, void *data) | 339 | +static void dummy_signal(int sig) |
125 | +{ | 340 | +{ |
126 | + DeviceClass *dc = DEVICE_CLASS(klass); | 341 | +} |
127 | + PCIDeviceClass *pc = PCI_DEVICE_CLASS(klass); | 342 | + |
128 | + | 343 | +bool hvf_allowed; |
129 | + device_class_set_props(dc, pvpanic_pci_properties); | 344 | + |
130 | + | 345 | +static int hvf_accel_init(MachineState *ms) |
131 | + pc->realize = pvpanic_pci_realizefn; | 346 | +{ |
132 | + pc->vendor_id = PCI_VENDOR_ID_REDHAT; | 347 | + int x; |
133 | + pc->device_id = PCI_DEVICE_ID_REDHAT_PVPANIC; | 348 | + hv_return_t ret; |
134 | + pc->revision = 1; | 349 | + HVFState *s; |
135 | + pc->class_id = PCI_CLASS_SYSTEM_OTHER; | 350 | + |
136 | + dc->vmsd = &vmstate_pvpanic_pci; | 351 | + ret = hv_vm_create(HV_VM_DEFAULT); |
137 | + | 352 | + assert_hvf_ok(ret); |
138 | + set_bit(DEVICE_CATEGORY_MISC, dc->categories); | 353 | + |
139 | +} | 354 | + s = g_new0(HVFState, 1); |
140 | + | 355 | + |
141 | +static TypeInfo pvpanic_pci_info = { | 356 | + s->num_slots = 32; |
142 | + .name = TYPE_PVPANIC_PCI_DEVICE, | 357 | + for (x = 0; x < s->num_slots; ++x) { |
143 | + .parent = TYPE_PCI_DEVICE, | 358 | + s->slots[x].size = 0; |
144 | + .instance_size = sizeof(PVPanicPCIState), | 359 | + s->slots[x].slot_id = x; |
145 | + .class_init = pvpanic_pci_class_init, | 360 | + } |
146 | + .interfaces = (InterfaceInfo[]) { | 361 | + |
147 | + { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | 362 | + hvf_state = s; |
148 | + { } | 363 | + memory_listener_register(&hvf_memory_listener, &address_space_memory); |
149 | + } | 364 | + return 0; |
365 | +} | ||
366 | + | ||
367 | +static void hvf_accel_class_init(ObjectClass *oc, void *data) | ||
368 | +{ | ||
369 | + AccelClass *ac = ACCEL_CLASS(oc); | ||
370 | + ac->name = "HVF"; | ||
371 | + ac->init_machine = hvf_accel_init; | ||
372 | + ac->allowed = &hvf_allowed; | ||
373 | +} | ||
374 | + | ||
375 | +static const TypeInfo hvf_accel_type = { | ||
376 | + .name = TYPE_HVF_ACCEL, | ||
377 | + .parent = TYPE_ACCEL, | ||
378 | + .class_init = hvf_accel_class_init, | ||
150 | +}; | 379 | +}; |
151 | + | 380 | + |
152 | +static void pvpanic_register_types(void) | 381 | +static void hvf_type_init(void) |
153 | +{ | 382 | +{ |
154 | + type_register_static(&pvpanic_pci_info); | 383 | + type_register_static(&hvf_accel_type); |
155 | +} | 384 | +} |
156 | + | 385 | + |
157 | +type_init(pvpanic_register_types); | 386 | +type_init(hvf_type_init); |
158 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | 387 | + |
388 | /* | ||
389 | * The HVF-specific vCPU thread function. This one should only run when the host | ||
390 | * CPU supports the VMX "unrestricted guest" feature. | ||
391 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c | ||
159 | index XXXXXXX..XXXXXXX 100644 | 392 | index XXXXXXX..XXXXXXX 100644 |
160 | --- a/hw/misc/Kconfig | 393 | --- a/target/i386/hvf/hvf.c |
161 | +++ b/hw/misc/Kconfig | 394 | +++ b/target/i386/hvf/hvf.c |
162 | @@ -XXX,XX +XXX,XX @@ config IOTKIT_SYSINFO | 395 | @@ -XXX,XX +XXX,XX @@ |
163 | config PVPANIC_COMMON | 396 | |
164 | bool | 397 | #include "hvf-accel-ops.h" |
165 | 398 | ||
166 | +config PVPANIC_PCI | 399 | -HVFState *hvf_state; |
167 | + bool | 400 | - |
168 | + default y if PCI_DEVICES | 401 | -/* Memory slots */ |
169 | + depends on PCI | 402 | -hvf_slot *hvf_find_overlap_slot(uint64_t start, uint64_t size) |
170 | + select PVPANIC_COMMON | 403 | -{ |
171 | + | 404 | - hvf_slot *slot; |
172 | config PVPANIC_ISA | 405 | - int x; |
173 | bool | 406 | - for (x = 0; x < hvf_state->num_slots; ++x) { |
174 | depends on ISA_BUS | 407 | - slot = &hvf_state->slots[x]; |
175 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | 408 | - if (slot->size && start < (slot->start + slot->size) && |
176 | index XXXXXXX..XXXXXXX 100644 | 409 | - (start + size) > slot->start) { |
177 | --- a/hw/misc/meson.build | 410 | - return slot; |
178 | +++ b/hw/misc/meson.build | 411 | - } |
179 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | 412 | - } |
180 | softmmu_ss.add(when: 'CONFIG_ARMSSE_MHU', if_true: files('armsse-mhu.c')) | 413 | - return NULL; |
181 | 414 | -} | |
182 | softmmu_ss.add(when: 'CONFIG_PVPANIC_ISA', if_true: files('pvpanic-isa.c')) | 415 | - |
183 | +softmmu_ss.add(when: 'CONFIG_PVPANIC_PCI', if_true: files('pvpanic-pci.c')) | 416 | -struct mac_slot { |
184 | softmmu_ss.add(when: 'CONFIG_AUX', if_true: files('auxbus.c')) | 417 | - int present; |
185 | softmmu_ss.add(when: 'CONFIG_ASPEED_SOC', if_true: files('aspeed_scu.c', 'aspeed_sdmc.c', 'aspeed_xdma.c')) | 418 | - uint64_t size; |
186 | softmmu_ss.add(when: 'CONFIG_MSF2', if_true: files('msf2-sysreg.c')) | 419 | - uint64_t gpa_start; |
420 | - uint64_t gva; | ||
421 | -}; | ||
422 | - | ||
423 | -struct mac_slot mac_slots[32]; | ||
424 | - | ||
425 | -static int do_hvf_set_memory(hvf_slot *slot, hv_memory_flags_t flags) | ||
426 | -{ | ||
427 | - struct mac_slot *macslot; | ||
428 | - hv_return_t ret; | ||
429 | - | ||
430 | - macslot = &mac_slots[slot->slot_id]; | ||
431 | - | ||
432 | - if (macslot->present) { | ||
433 | - if (macslot->size != slot->size) { | ||
434 | - macslot->present = 0; | ||
435 | - ret = hv_vm_unmap(macslot->gpa_start, macslot->size); | ||
436 | - assert_hvf_ok(ret); | ||
437 | - } | ||
438 | - } | ||
439 | - | ||
440 | - if (!slot->size) { | ||
441 | - return 0; | ||
442 | - } | ||
443 | - | ||
444 | - macslot->present = 1; | ||
445 | - macslot->gpa_start = slot->start; | ||
446 | - macslot->size = slot->size; | ||
447 | - ret = hv_vm_map((hv_uvaddr_t)slot->mem, slot->start, slot->size, flags); | ||
448 | - assert_hvf_ok(ret); | ||
449 | - return 0; | ||
450 | -} | ||
451 | - | ||
452 | -void hvf_set_phys_mem(MemoryRegionSection *section, bool add) | ||
453 | -{ | ||
454 | - hvf_slot *mem; | ||
455 | - MemoryRegion *area = section->mr; | ||
456 | - bool writeable = !area->readonly && !area->rom_device; | ||
457 | - hv_memory_flags_t flags; | ||
458 | - | ||
459 | - if (!memory_region_is_ram(area)) { | ||
460 | - if (writeable) { | ||
461 | - return; | ||
462 | - } else if (!memory_region_is_romd(area)) { | ||
463 | - /* | ||
464 | - * If the memory device is not in romd_mode, then we actually want | ||
465 | - * to remove the hvf memory slot so all accesses will trap. | ||
466 | - */ | ||
467 | - add = false; | ||
468 | - } | ||
469 | - } | ||
470 | - | ||
471 | - mem = hvf_find_overlap_slot( | ||
472 | - section->offset_within_address_space, | ||
473 | - int128_get64(section->size)); | ||
474 | - | ||
475 | - if (mem && add) { | ||
476 | - if (mem->size == int128_get64(section->size) && | ||
477 | - mem->start == section->offset_within_address_space && | ||
478 | - mem->mem == (memory_region_get_ram_ptr(area) + | ||
479 | - section->offset_within_region)) { | ||
480 | - return; /* Same region was attempted to register, go away. */ | ||
481 | - } | ||
482 | - } | ||
483 | - | ||
484 | - /* Region needs to be reset. set the size to 0 and remap it. */ | ||
485 | - if (mem) { | ||
486 | - mem->size = 0; | ||
487 | - if (do_hvf_set_memory(mem, 0)) { | ||
488 | - error_report("Failed to reset overlapping slot"); | ||
489 | - abort(); | ||
490 | - } | ||
491 | - } | ||
492 | - | ||
493 | - if (!add) { | ||
494 | - return; | ||
495 | - } | ||
496 | - | ||
497 | - if (area->readonly || | ||
498 | - (!memory_region_is_ram(area) && memory_region_is_romd(area))) { | ||
499 | - flags = HV_MEMORY_READ | HV_MEMORY_EXEC; | ||
500 | - } else { | ||
501 | - flags = HV_MEMORY_READ | HV_MEMORY_WRITE | HV_MEMORY_EXEC; | ||
502 | - } | ||
503 | - | ||
504 | - /* Now make a new slot. */ | ||
505 | - int x; | ||
506 | - | ||
507 | - for (x = 0; x < hvf_state->num_slots; ++x) { | ||
508 | - mem = &hvf_state->slots[x]; | ||
509 | - if (!mem->size) { | ||
510 | - break; | ||
511 | - } | ||
512 | - } | ||
513 | - | ||
514 | - if (x == hvf_state->num_slots) { | ||
515 | - error_report("No free slots"); | ||
516 | - abort(); | ||
517 | - } | ||
518 | - | ||
519 | - mem->size = int128_get64(section->size); | ||
520 | - mem->mem = memory_region_get_ram_ptr(area) + section->offset_within_region; | ||
521 | - mem->start = section->offset_within_address_space; | ||
522 | - mem->region = area; | ||
523 | - | ||
524 | - if (do_hvf_set_memory(mem, flags)) { | ||
525 | - error_report("Error registering new memory slot"); | ||
526 | - abort(); | ||
527 | - } | ||
528 | -} | ||
529 | - | ||
530 | void vmx_update_tpr(CPUState *cpu) | ||
531 | { | ||
532 | /* TODO: need integrate APIC handling */ | ||
533 | @@ -XXX,XX +XXX,XX @@ void hvf_handle_io(CPUArchState *env, uint16_t port, void *buffer, | ||
534 | } | ||
535 | } | ||
536 | |||
537 | -static void do_hvf_cpu_synchronize_state(CPUState *cpu, run_on_cpu_data arg) | ||
538 | -{ | ||
539 | - if (!cpu->vcpu_dirty) { | ||
540 | - hvf_get_registers(cpu); | ||
541 | - cpu->vcpu_dirty = true; | ||
542 | - } | ||
543 | -} | ||
544 | - | ||
545 | -void hvf_cpu_synchronize_state(CPUState *cpu) | ||
546 | -{ | ||
547 | - if (!cpu->vcpu_dirty) { | ||
548 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_state, RUN_ON_CPU_NULL); | ||
549 | - } | ||
550 | -} | ||
551 | - | ||
552 | -static void do_hvf_cpu_synchronize_post_reset(CPUState *cpu, | ||
553 | - run_on_cpu_data arg) | ||
554 | -{ | ||
555 | - hvf_put_registers(cpu); | ||
556 | - cpu->vcpu_dirty = false; | ||
557 | -} | ||
558 | - | ||
559 | -void hvf_cpu_synchronize_post_reset(CPUState *cpu) | ||
560 | -{ | ||
561 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_post_reset, RUN_ON_CPU_NULL); | ||
562 | -} | ||
563 | - | ||
564 | -static void do_hvf_cpu_synchronize_post_init(CPUState *cpu, | ||
565 | - run_on_cpu_data arg) | ||
566 | -{ | ||
567 | - hvf_put_registers(cpu); | ||
568 | - cpu->vcpu_dirty = false; | ||
569 | -} | ||
570 | - | ||
571 | -void hvf_cpu_synchronize_post_init(CPUState *cpu) | ||
572 | -{ | ||
573 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_post_init, RUN_ON_CPU_NULL); | ||
574 | -} | ||
575 | - | ||
576 | -static void do_hvf_cpu_synchronize_pre_loadvm(CPUState *cpu, | ||
577 | - run_on_cpu_data arg) | ||
578 | -{ | ||
579 | - cpu->vcpu_dirty = true; | ||
580 | -} | ||
581 | - | ||
582 | -void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | ||
583 | -{ | ||
584 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_pre_loadvm, RUN_ON_CPU_NULL); | ||
585 | -} | ||
586 | - | ||
587 | static bool ept_emulation_fault(hvf_slot *slot, uint64_t gpa, uint64_t ept_qual) | ||
588 | { | ||
589 | int read, write; | ||
590 | @@ -XXX,XX +XXX,XX @@ static bool ept_emulation_fault(hvf_slot *slot, uint64_t gpa, uint64_t ept_qual) | ||
591 | return false; | ||
592 | } | ||
593 | |||
594 | -static void hvf_set_dirty_tracking(MemoryRegionSection *section, bool on) | ||
595 | -{ | ||
596 | - hvf_slot *slot; | ||
597 | - | ||
598 | - slot = hvf_find_overlap_slot( | ||
599 | - section->offset_within_address_space, | ||
600 | - int128_get64(section->size)); | ||
601 | - | ||
602 | - /* protect region against writes; begin tracking it */ | ||
603 | - if (on) { | ||
604 | - slot->flags |= HVF_SLOT_LOG; | ||
605 | - hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
606 | - HV_MEMORY_READ); | ||
607 | - /* stop tracking region*/ | ||
608 | - } else { | ||
609 | - slot->flags &= ~HVF_SLOT_LOG; | ||
610 | - hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
611 | - HV_MEMORY_READ | HV_MEMORY_WRITE); | ||
612 | - } | ||
613 | -} | ||
614 | - | ||
615 | -static void hvf_log_start(MemoryListener *listener, | ||
616 | - MemoryRegionSection *section, int old, int new) | ||
617 | -{ | ||
618 | - if (old != 0) { | ||
619 | - return; | ||
620 | - } | ||
621 | - | ||
622 | - hvf_set_dirty_tracking(section, 1); | ||
623 | -} | ||
624 | - | ||
625 | -static void hvf_log_stop(MemoryListener *listener, | ||
626 | - MemoryRegionSection *section, int old, int new) | ||
627 | -{ | ||
628 | - if (new != 0) { | ||
629 | - return; | ||
630 | - } | ||
631 | - | ||
632 | - hvf_set_dirty_tracking(section, 0); | ||
633 | -} | ||
634 | - | ||
635 | -static void hvf_log_sync(MemoryListener *listener, | ||
636 | - MemoryRegionSection *section) | ||
637 | -{ | ||
638 | - /* | ||
639 | - * sync of dirty pages is handled elsewhere; just make sure we keep | ||
640 | - * tracking the region. | ||
641 | - */ | ||
642 | - hvf_set_dirty_tracking(section, 1); | ||
643 | -} | ||
644 | - | ||
645 | -static void hvf_region_add(MemoryListener *listener, | ||
646 | - MemoryRegionSection *section) | ||
647 | -{ | ||
648 | - hvf_set_phys_mem(section, true); | ||
649 | -} | ||
650 | - | ||
651 | -static void hvf_region_del(MemoryListener *listener, | ||
652 | - MemoryRegionSection *section) | ||
653 | -{ | ||
654 | - hvf_set_phys_mem(section, false); | ||
655 | -} | ||
656 | - | ||
657 | -static MemoryListener hvf_memory_listener = { | ||
658 | - .priority = 10, | ||
659 | - .region_add = hvf_region_add, | ||
660 | - .region_del = hvf_region_del, | ||
661 | - .log_start = hvf_log_start, | ||
662 | - .log_stop = hvf_log_stop, | ||
663 | - .log_sync = hvf_log_sync, | ||
664 | -}; | ||
665 | - | ||
666 | void hvf_vcpu_destroy(CPUState *cpu) | ||
667 | { | ||
668 | X86CPU *x86_cpu = X86_CPU(cpu); | ||
669 | @@ -XXX,XX +XXX,XX @@ void hvf_vcpu_destroy(CPUState *cpu) | ||
670 | assert_hvf_ok(ret); | ||
671 | } | ||
672 | |||
673 | -static void dummy_signal(int sig) | ||
674 | -{ | ||
675 | -} | ||
676 | - | ||
677 | static void init_tsc_freq(CPUX86State *env) | ||
678 | { | ||
679 | size_t length; | ||
680 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
681 | |||
682 | return ret; | ||
683 | } | ||
684 | - | ||
685 | -bool hvf_allowed; | ||
686 | - | ||
687 | -static int hvf_accel_init(MachineState *ms) | ||
688 | -{ | ||
689 | - int x; | ||
690 | - hv_return_t ret; | ||
691 | - HVFState *s; | ||
692 | - | ||
693 | - ret = hv_vm_create(HV_VM_DEFAULT); | ||
694 | - assert_hvf_ok(ret); | ||
695 | - | ||
696 | - s = g_new0(HVFState, 1); | ||
697 | - | ||
698 | - s->num_slots = 32; | ||
699 | - for (x = 0; x < s->num_slots; ++x) { | ||
700 | - s->slots[x].size = 0; | ||
701 | - s->slots[x].slot_id = x; | ||
702 | - } | ||
703 | - | ||
704 | - hvf_state = s; | ||
705 | - memory_listener_register(&hvf_memory_listener, &address_space_memory); | ||
706 | - return 0; | ||
707 | -} | ||
708 | - | ||
709 | -static void hvf_accel_class_init(ObjectClass *oc, void *data) | ||
710 | -{ | ||
711 | - AccelClass *ac = ACCEL_CLASS(oc); | ||
712 | - ac->name = "HVF"; | ||
713 | - ac->init_machine = hvf_accel_init; | ||
714 | - ac->allowed = &hvf_allowed; | ||
715 | -} | ||
716 | - | ||
717 | -static const TypeInfo hvf_accel_type = { | ||
718 | - .name = TYPE_HVF_ACCEL, | ||
719 | - .parent = TYPE_ACCEL, | ||
720 | - .class_init = hvf_accel_class_init, | ||
721 | -}; | ||
722 | - | ||
723 | -static void hvf_type_init(void) | ||
724 | -{ | ||
725 | - type_register_static(&hvf_accel_type); | ||
726 | -} | ||
727 | - | ||
728 | -type_init(hvf_type_init); | ||
187 | -- | 729 | -- |
188 | 2.20.1 | 730 | 2.20.1 |
189 | 731 | ||
190 | 732 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_TIMER device to the | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the | ||
4 | wdogclk-frq property to using the Clock once all the users of this | ||
5 | device have been converted to wire up the Clock. | ||
6 | 2 | ||
7 | This is a migration compatibility break for machines mps2-an385, | 3 | Until now, Hypervisor.framework has only been available on x86_64 systems. |
8 | mps2-an386, mps2-an500, mps2-an511, mps2-an505, mps2-an521, musca-a, | 4 | With Apple Silicon shipping now, it extends its reach to aarch64. To |
9 | musca-b1, lm3s811evb, lm3s6965evb. | 5 | prepare for support for multiple architectures, let's start moving common |
6 | code out into its own accel directory. | ||
10 | 7 | ||
8 | This patch moves a few internal struct and constant defines over. | ||
9 | |||
10 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
11 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
12 | Message-id: 20210519202253.76782-5-agraf@csgraf.de | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20210128114145.20536-10-peter.maydell@linaro.org | ||
16 | Message-id: 20210121190622.22000-10-peter.maydell@linaro.org | ||
17 | --- | 15 | --- |
18 | include/hw/watchdog/cmsdk-apb-watchdog.h | 3 +++ | 16 | include/sysemu/hvf_int.h | 30 ++++++++++++++++++++++++++++++ |
19 | hw/watchdog/cmsdk-apb-watchdog.c | 7 +++++-- | 17 | target/i386/hvf/hvf-i386.h | 31 +------------------------------ |
20 | 2 files changed, 8 insertions(+), 2 deletions(-) | 18 | 2 files changed, 31 insertions(+), 30 deletions(-) |
21 | 19 | ||
22 | diff --git a/include/hw/watchdog/cmsdk-apb-watchdog.h b/include/hw/watchdog/cmsdk-apb-watchdog.h | 20 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h |
23 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/include/hw/watchdog/cmsdk-apb-watchdog.h | 22 | --- a/include/sysemu/hvf_int.h |
25 | +++ b/include/hw/watchdog/cmsdk-apb-watchdog.h | 23 | +++ b/include/sysemu/hvf_int.h |
26 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
27 | * | 25 | |
28 | * QEMU interface: | 26 | #include <Hypervisor/hv.h> |
29 | * + QOM property "wdogclk-frq": frequency at which the watchdog is clocked | 27 | |
30 | + * + Clock input "WDOGCLK": clock for the watchdog's timer | 28 | +/* hvf_slot flags */ |
31 | * + sysbus MMIO region 0: the register bank | 29 | +#define HVF_SLOT_LOG (1 << 0) |
32 | * + sysbus IRQ 0: watchdog interrupt | 30 | + |
33 | * | 31 | +typedef struct hvf_slot { |
32 | + uint64_t start; | ||
33 | + uint64_t size; | ||
34 | + uint8_t *mem; | ||
35 | + int slot_id; | ||
36 | + uint32_t flags; | ||
37 | + MemoryRegion *region; | ||
38 | +} hvf_slot; | ||
39 | + | ||
40 | +typedef struct hvf_vcpu_caps { | ||
41 | + uint64_t vmx_cap_pinbased; | ||
42 | + uint64_t vmx_cap_procbased; | ||
43 | + uint64_t vmx_cap_procbased2; | ||
44 | + uint64_t vmx_cap_entry; | ||
45 | + uint64_t vmx_cap_exit; | ||
46 | + uint64_t vmx_cap_preemption_timer; | ||
47 | +} hvf_vcpu_caps; | ||
48 | + | ||
49 | +struct HVFState { | ||
50 | + AccelState parent; | ||
51 | + hvf_slot slots[32]; | ||
52 | + int num_slots; | ||
53 | + | ||
54 | + hvf_vcpu_caps *hvf_caps; | ||
55 | +}; | ||
56 | +extern HVFState *hvf_state; | ||
57 | + | ||
58 | void hvf_set_phys_mem(MemoryRegionSection *, bool); | ||
59 | void assert_hvf_ok(hv_return_t ret); | ||
60 | hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); | ||
61 | diff --git a/target/i386/hvf/hvf-i386.h b/target/i386/hvf/hvf-i386.h | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/i386/hvf/hvf-i386.h | ||
64 | +++ b/target/i386/hvf/hvf-i386.h | ||
34 | @@ -XXX,XX +XXX,XX @@ | 65 | @@ -XXX,XX +XXX,XX @@ |
35 | 66 | ||
36 | #include "hw/sysbus.h" | 67 | #include "qemu/accel.h" |
37 | #include "hw/ptimer.h" | 68 | #include "sysemu/hvf.h" |
38 | +#include "hw/clock.h" | 69 | +#include "sysemu/hvf_int.h" |
39 | #include "qom/object.h" | 70 | #include "cpu.h" |
40 | 71 | #include "x86.h" | |
41 | #define TYPE_CMSDK_APB_WATCHDOG "cmsdk-apb-watchdog" | 72 | |
42 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBWatchdog { | 73 | -/* hvf_slot flags */ |
43 | uint32_t wdogclk_frq; | 74 | -#define HVF_SLOT_LOG (1 << 0) |
44 | bool is_luminary; | 75 | - |
45 | struct ptimer_state *timer; | 76 | -typedef struct hvf_slot { |
46 | + Clock *wdogclk; | 77 | - uint64_t start; |
47 | 78 | - uint64_t size; | |
48 | uint32_t control; | 79 | - uint8_t *mem; |
49 | uint32_t intstatus; | 80 | - int slot_id; |
50 | diff --git a/hw/watchdog/cmsdk-apb-watchdog.c b/hw/watchdog/cmsdk-apb-watchdog.c | 81 | - uint32_t flags; |
51 | index XXXXXXX..XXXXXXX 100644 | 82 | - MemoryRegion *region; |
52 | --- a/hw/watchdog/cmsdk-apb-watchdog.c | 83 | -} hvf_slot; |
53 | +++ b/hw/watchdog/cmsdk-apb-watchdog.c | 84 | - |
54 | @@ -XXX,XX +XXX,XX @@ | 85 | -typedef struct hvf_vcpu_caps { |
55 | #include "hw/irq.h" | 86 | - uint64_t vmx_cap_pinbased; |
56 | #include "hw/qdev-properties.h" | 87 | - uint64_t vmx_cap_procbased; |
57 | #include "hw/registerfields.h" | 88 | - uint64_t vmx_cap_procbased2; |
58 | +#include "hw/qdev-clock.h" | 89 | - uint64_t vmx_cap_entry; |
59 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | 90 | - uint64_t vmx_cap_exit; |
60 | #include "migration/vmstate.h" | 91 | - uint64_t vmx_cap_preemption_timer; |
61 | 92 | -} hvf_vcpu_caps; | |
62 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_init(Object *obj) | 93 | - |
63 | s, "cmsdk-apb-watchdog", 0x1000); | 94 | -struct HVFState { |
64 | sysbus_init_mmio(sbd, &s->iomem); | 95 | - AccelState parent; |
65 | sysbus_init_irq(sbd, &s->wdogint); | 96 | - hvf_slot slots[32]; |
66 | + s->wdogclk = qdev_init_clock_in(DEVICE(s), "WDOGCLK", NULL, NULL); | 97 | - int num_slots; |
67 | 98 | - | |
68 | s->is_luminary = false; | 99 | - hvf_vcpu_caps *hvf_caps; |
69 | s->id = cmsdk_apb_watchdog_id; | 100 | -}; |
70 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_watchdog_realize(DeviceState *dev, Error **errp) | 101 | -extern HVFState *hvf_state; |
71 | 102 | - | |
72 | static const VMStateDescription cmsdk_apb_watchdog_vmstate = { | 103 | void hvf_handle_io(CPUArchState *, uint16_t, void *, int, int, int); |
73 | .name = "cmsdk-apb-watchdog", | 104 | |
74 | - .version_id = 1, | 105 | #ifdef NEED_CPU_H |
75 | - .minimum_version_id = 1, | ||
76 | + .version_id = 2, | ||
77 | + .minimum_version_id = 2, | ||
78 | .fields = (VMStateField[]) { | ||
79 | + VMSTATE_CLOCK(wdogclk, CMSDKAPBWatchdog), | ||
80 | VMSTATE_PTIMER(timer, CMSDKAPBWatchdog), | ||
81 | VMSTATE_UINT32(control, CMSDKAPBWatchdog), | ||
82 | VMSTATE_UINT32(intstatus, CMSDKAPBWatchdog), | ||
83 | -- | 106 | -- |
84 | 2.20.1 | 107 | 2.20.1 |
85 | 108 | ||
86 | 109 | diff view generated by jsdifflib |
1 | Convert the SSYS code in the Stellaris boards (which encapsulates the | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | system registers) to a proper QOM device. This will provide us with | ||
3 | somewhere to put the output Clock whose frequency depends on the | ||
4 | setting of the PLL configuration registers. | ||
5 | 2 | ||
6 | This is a migration compatibility break for lm3s811evb, lm3s6965evb. | 3 | The hvf_set_phys_mem() function is only called within the same file. |
4 | Make it static. | ||
7 | 5 | ||
8 | We use 3-phase reset here because the Clock will need to propagate | 6 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
9 | its value in the hold phase. | 7 | Reviewed-by: Sergio Lopez <slp@redhat.com> |
8 | Message-id: 20210519202253.76782-6-agraf@csgraf.de | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/sysemu/hvf_int.h | 1 - | ||
13 | accel/hvf/hvf-accel-ops.c | 2 +- | ||
14 | 2 files changed, 1 insertion(+), 2 deletions(-) | ||
10 | 15 | ||
11 | For the moment we reset the device during the board creation so that | 16 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h |
12 | the system_clock_scale global gets set; this will be removed in a | ||
13 | subsequent commit. | ||
14 | |||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
17 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | Message-id: 20210128114145.20536-17-peter.maydell@linaro.org | ||
20 | Message-id: 20210121190622.22000-17-peter.maydell@linaro.org | ||
21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
22 | --- | ||
23 | hw/arm/stellaris.c | 132 ++++++++++++++++++++++++++++++++++++--------- | ||
24 | 1 file changed, 107 insertions(+), 25 deletions(-) | ||
25 | |||
26 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/arm/stellaris.c | 18 | --- a/include/sysemu/hvf_int.h |
29 | +++ b/hw/arm/stellaris.c | 19 | +++ b/include/sysemu/hvf_int.h |
30 | @@ -XXX,XX +XXX,XX @@ static void stellaris_gptm_realize(DeviceState *dev, Error **errp) | 20 | @@ -XXX,XX +XXX,XX @@ struct HVFState { |
31 | |||
32 | /* System controller. */ | ||
33 | |||
34 | -typedef struct { | ||
35 | +#define TYPE_STELLARIS_SYS "stellaris-sys" | ||
36 | +OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) | ||
37 | + | ||
38 | +struct ssys_state { | ||
39 | + SysBusDevice parent_obj; | ||
40 | + | ||
41 | MemoryRegion iomem; | ||
42 | uint32_t pborctl; | ||
43 | uint32_t ldopctl; | ||
44 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
45 | uint32_t dcgc[3]; | ||
46 | uint32_t clkvclr; | ||
47 | uint32_t ldoarst; | ||
48 | + qemu_irq irq; | ||
49 | + /* Properties (all read-only registers) */ | ||
50 | uint32_t user0; | ||
51 | uint32_t user1; | ||
52 | - qemu_irq irq; | ||
53 | - stellaris_board_info *board; | ||
54 | -} ssys_state; | ||
55 | + uint32_t did0; | ||
56 | + uint32_t did1; | ||
57 | + uint32_t dc0; | ||
58 | + uint32_t dc1; | ||
59 | + uint32_t dc2; | ||
60 | + uint32_t dc3; | ||
61 | + uint32_t dc4; | ||
62 | +}; | ||
63 | |||
64 | static void ssys_update(ssys_state *s) | ||
65 | { | ||
66 | @@ -XXX,XX +XXX,XX @@ static uint32_t pllcfg_fury[16] = { | ||
67 | |||
68 | static int ssys_board_class(const ssys_state *s) | ||
69 | { | ||
70 | - uint32_t did0 = s->board->did0; | ||
71 | + uint32_t did0 = s->did0; | ||
72 | switch (did0 & DID0_VER_MASK) { | ||
73 | case DID0_VER_0: | ||
74 | return DID0_CLASS_SANDSTORM; | ||
75 | @@ -XXX,XX +XXX,XX @@ static uint64_t ssys_read(void *opaque, hwaddr offset, | ||
76 | |||
77 | switch (offset) { | ||
78 | case 0x000: /* DID0 */ | ||
79 | - return s->board->did0; | ||
80 | + return s->did0; | ||
81 | case 0x004: /* DID1 */ | ||
82 | - return s->board->did1; | ||
83 | + return s->did1; | ||
84 | case 0x008: /* DC0 */ | ||
85 | - return s->board->dc0; | ||
86 | + return s->dc0; | ||
87 | case 0x010: /* DC1 */ | ||
88 | - return s->board->dc1; | ||
89 | + return s->dc1; | ||
90 | case 0x014: /* DC2 */ | ||
91 | - return s->board->dc2; | ||
92 | + return s->dc2; | ||
93 | case 0x018: /* DC3 */ | ||
94 | - return s->board->dc3; | ||
95 | + return s->dc3; | ||
96 | case 0x01c: /* DC4 */ | ||
97 | - return s->board->dc4; | ||
98 | + return s->dc4; | ||
99 | case 0x030: /* PBORCTL */ | ||
100 | return s->pborctl; | ||
101 | case 0x034: /* LDOPCTL */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps ssys_ops = { | ||
103 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
104 | }; | 21 | }; |
105 | 22 | extern HVFState *hvf_state; | |
106 | -static void ssys_reset(void *opaque) | 23 | |
107 | +static void stellaris_sys_reset_enter(Object *obj, ResetType type) | 24 | -void hvf_set_phys_mem(MemoryRegionSection *, bool); |
108 | { | 25 | void assert_hvf_ok(hv_return_t ret); |
109 | - ssys_state *s = (ssys_state *)opaque; | 26 | hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); |
110 | + ssys_state *s = STELLARIS_SYS(obj); | 27 | int hvf_put_registers(CPUState *); |
111 | 28 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | |
112 | s->pborctl = 0x7ffd; | 29 | index XXXXXXX..XXXXXXX 100644 |
113 | s->rcc = 0x078e3ac0; | 30 | --- a/accel/hvf/hvf-accel-ops.c |
114 | @@ -XXX,XX +XXX,XX @@ static void ssys_reset(void *opaque) | 31 | +++ b/accel/hvf/hvf-accel-ops.c |
115 | s->rcgc[0] = 1; | 32 | @@ -XXX,XX +XXX,XX @@ static int do_hvf_set_memory(hvf_slot *slot, hv_memory_flags_t flags) |
116 | s->scgc[0] = 1; | ||
117 | s->dcgc[0] = 1; | ||
118 | +} | ||
119 | + | ||
120 | +static void stellaris_sys_reset_hold(Object *obj) | ||
121 | +{ | ||
122 | + ssys_state *s = STELLARIS_SYS(obj); | ||
123 | + | ||
124 | ssys_calculate_system_clock(s); | ||
125 | } | ||
126 | |||
127 | +static void stellaris_sys_reset_exit(Object *obj) | ||
128 | +{ | ||
129 | +} | ||
130 | + | ||
131 | static int stellaris_sys_post_load(void *opaque, int version_id) | ||
132 | { | ||
133 | ssys_state *s = opaque; | ||
134 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | ||
135 | } | ||
136 | }; | ||
137 | |||
138 | +static Property stellaris_sys_properties[] = { | ||
139 | + DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), | ||
140 | + DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), | ||
141 | + DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), | ||
142 | + DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), | ||
143 | + DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), | ||
144 | + DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), | ||
145 | + DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), | ||
146 | + DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), | ||
147 | + DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), | ||
148 | + DEFINE_PROP_END_OF_LIST() | ||
149 | +}; | ||
150 | + | ||
151 | +static void stellaris_sys_instance_init(Object *obj) | ||
152 | +{ | ||
153 | + ssys_state *s = STELLARIS_SYS(obj); | ||
154 | + SysBusDevice *sbd = SYS_BUS_DEVICE(s); | ||
155 | + | ||
156 | + memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
157 | + sysbus_init_mmio(sbd, &s->iomem); | ||
158 | + sysbus_init_irq(sbd, &s->irq); | ||
159 | +} | ||
160 | + | ||
161 | static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
162 | stellaris_board_info * board, | ||
163 | uint8_t *macaddr) | ||
164 | { | ||
165 | - ssys_state *s; | ||
166 | + DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
167 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
168 | |||
169 | - s = g_new0(ssys_state, 1); | ||
170 | - s->irq = irq; | ||
171 | - s->board = board; | ||
172 | /* Most devices come preprogrammed with a MAC address in the user data. */ | ||
173 | - s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16); | ||
174 | - s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16); | ||
175 | + qdev_prop_set_uint32(dev, "user0", | ||
176 | + macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16)); | ||
177 | + qdev_prop_set_uint32(dev, "user1", | ||
178 | + macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16)); | ||
179 | + qdev_prop_set_uint32(dev, "did0", board->did0); | ||
180 | + qdev_prop_set_uint32(dev, "did1", board->did1); | ||
181 | + qdev_prop_set_uint32(dev, "dc0", board->dc0); | ||
182 | + qdev_prop_set_uint32(dev, "dc1", board->dc1); | ||
183 | + qdev_prop_set_uint32(dev, "dc2", board->dc2); | ||
184 | + qdev_prop_set_uint32(dev, "dc3", board->dc3); | ||
185 | + qdev_prop_set_uint32(dev, "dc4", board->dc4); | ||
186 | + | ||
187 | + sysbus_realize_and_unref(sbd, &error_fatal); | ||
188 | + sysbus_mmio_map(sbd, 0, base); | ||
189 | + sysbus_connect_irq(sbd, 0, irq); | ||
190 | + | ||
191 | + /* | ||
192 | + * Normally we should not be resetting devices like this during | ||
193 | + * board creation. For the moment we need to do so, because | ||
194 | + * system_clock_scale will only get set when the STELLARIS_SYS | ||
195 | + * device is reset, and we need its initial value to pass to | ||
196 | + * the watchdog device. This hack can be removed once the | ||
197 | + * watchdog has been converted to use a Clock input instead. | ||
198 | + */ | ||
199 | + device_cold_reset(dev); | ||
200 | |||
201 | - memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000); | ||
202 | - memory_region_add_subregion(get_system_memory(), base, &s->iomem); | ||
203 | - ssys_reset(s); | ||
204 | - vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s); | ||
205 | return 0; | 33 | return 0; |
206 | } | 34 | } |
207 | 35 | ||
208 | - | 36 | -void hvf_set_phys_mem(MemoryRegionSection *section, bool add) |
209 | /* I2C controller. */ | 37 | +static void hvf_set_phys_mem(MemoryRegionSection *section, bool add) |
210 | |||
211 | #define TYPE_STELLARIS_I2C "stellaris-i2c" | ||
212 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_adc_info = { | ||
213 | .class_init = stellaris_adc_class_init, | ||
214 | }; | ||
215 | |||
216 | +static void stellaris_sys_class_init(ObjectClass *klass, void *data) | ||
217 | +{ | ||
218 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
219 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
220 | + | ||
221 | + dc->vmsd = &vmstate_stellaris_sys; | ||
222 | + rc->phases.enter = stellaris_sys_reset_enter; | ||
223 | + rc->phases.hold = stellaris_sys_reset_hold; | ||
224 | + rc->phases.exit = stellaris_sys_reset_exit; | ||
225 | + device_class_set_props(dc, stellaris_sys_properties); | ||
226 | +} | ||
227 | + | ||
228 | +static const TypeInfo stellaris_sys_info = { | ||
229 | + .name = TYPE_STELLARIS_SYS, | ||
230 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
231 | + .instance_size = sizeof(ssys_state), | ||
232 | + .instance_init = stellaris_sys_instance_init, | ||
233 | + .class_init = stellaris_sys_class_init, | ||
234 | +}; | ||
235 | + | ||
236 | static void stellaris_register_types(void) | ||
237 | { | 38 | { |
238 | type_register_static(&stellaris_i2c_info); | 39 | hvf_slot *mem; |
239 | type_register_static(&stellaris_gptm_info); | 40 | MemoryRegion *area = section->mr; |
240 | type_register_static(&stellaris_adc_info); | ||
241 | + type_register_static(&stellaris_sys_info); | ||
242 | } | ||
243 | |||
244 | type_init(stellaris_register_types) | ||
245 | -- | 41 | -- |
246 | 2.20.1 | 42 | 2.20.1 |
247 | 43 | ||
248 | 44 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | cpu_get_phys_page_debug() uses 'DATA LOAD' MMU access type. | 3 | The ARM version of Hypervisor.framework no longer defines these two |
4 | types, so let's just revert to standard ones. | ||
4 | 5 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
6 | Message-id: 20210127232822.3530782-1-f4bug@amsat.org | 7 | Reviewed-by: Sergio Lopez <slp@redhat.com> |
8 | Message-id: 20210519202253.76782-7-agraf@csgraf.de | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 11 | --- |
10 | target/arm/helper.c | 2 +- | 12 | accel/hvf/hvf-accel-ops.c | 6 +++--- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 13 | 1 file changed, 3 insertions(+), 3 deletions(-) |
12 | 14 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 17 | --- a/accel/hvf/hvf-accel-ops.c |
16 | +++ b/target/arm/helper.c | 18 | +++ b/accel/hvf/hvf-accel-ops.c |
17 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | 19 | @@ -XXX,XX +XXX,XX @@ static int do_hvf_set_memory(hvf_slot *slot, hv_memory_flags_t flags) |
18 | 20 | macslot->present = 1; | |
19 | *attrs = (MemTxAttrs) {}; | 21 | macslot->gpa_start = slot->start; |
20 | 22 | macslot->size = slot->size; | |
21 | - ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | 23 | - ret = hv_vm_map((hv_uvaddr_t)slot->mem, slot->start, slot->size, flags); |
22 | + ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr, | 24 | + ret = hv_vm_map(slot->mem, slot->start, slot->size, flags); |
23 | attrs, &prot, &page_size, &fi, &cacheattrs); | 25 | assert_hvf_ok(ret); |
24 | 26 | return 0; | |
25 | if (ret) { | 27 | } |
28 | @@ -XXX,XX +XXX,XX @@ static void hvf_set_dirty_tracking(MemoryRegionSection *section, bool on) | ||
29 | /* protect region against writes; begin tracking it */ | ||
30 | if (on) { | ||
31 | slot->flags |= HVF_SLOT_LOG; | ||
32 | - hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
33 | + hv_vm_protect((uintptr_t)slot->start, (size_t)slot->size, | ||
34 | HV_MEMORY_READ); | ||
35 | /* stop tracking region*/ | ||
36 | } else { | ||
37 | slot->flags &= ~HVF_SLOT_LOG; | ||
38 | - hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, | ||
39 | + hv_vm_protect((uintptr_t)slot->start, (size_t)slot->size, | ||
40 | HV_MEMORY_READ | HV_MEMORY_WRITE); | ||
41 | } | ||
42 | } | ||
26 | -- | 43 | -- |
27 | 2.20.1 | 44 | 2.20.1 |
28 | 45 | ||
29 | 46 | diff view generated by jsdifflib |
1 | Create and connect the Clock input for the watchdog device on the | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | Stellaris boards. Because the Stellaris boards model the ability to | ||
3 | change the clock rate by programming PLL registers, we have to create | ||
4 | an output Clock on the ssys_state device and wire it up to the | ||
5 | watchdog. | ||
6 | 2 | ||
7 | Note that the old comment on ssys_calculate_system_clock() got the | 3 | Until now, Hypervisor.framework has only been available on x86_64 systems. |
8 | units wrong -- system_clock_scale is in nanoseconds, not | 4 | With Apple Silicon shipping now, it extends its reach to aarch64. To |
9 | milliseconds. Improve the commentary to clarify how we are | 5 | prepare for support for multiple architectures, let's start moving common |
10 | calculating the period. | 6 | code out into its own accel directory. |
11 | 7 | ||
8 | This patch splits the vcpu init and destroy functions into a generic and | ||
9 | an architecture specific portion. This also allows us to move the generic | ||
10 | functions into the generic hvf code, removing exported functions. | ||
11 | |||
12 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
13 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
14 | Message-id: 20210519202253.76782-8-agraf@csgraf.de | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
14 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Message-id: 20210128114145.20536-18-peter.maydell@linaro.org | ||
17 | Message-id: 20210121190622.22000-18-peter.maydell@linaro.org | ||
18 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
19 | --- | 17 | --- |
20 | hw/arm/stellaris.c | 43 +++++++++++++++++++++++++++++++------------ | 18 | accel/hvf/hvf-accel-ops.h | 2 -- |
21 | 1 file changed, 31 insertions(+), 12 deletions(-) | 19 | include/sysemu/hvf_int.h | 2 ++ |
20 | accel/hvf/hvf-accel-ops.c | 30 ++++++++++++++++++++++++++++++ | ||
21 | target/i386/hvf/hvf.c | 23 ++--------------------- | ||
22 | 4 files changed, 34 insertions(+), 23 deletions(-) | ||
22 | 23 | ||
23 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | 24 | diff --git a/accel/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h |
24 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/arm/stellaris.c | 26 | --- a/accel/hvf/hvf-accel-ops.h |
26 | +++ b/hw/arm/stellaris.c | 27 | +++ b/accel/hvf/hvf-accel-ops.h |
27 | @@ -XXX,XX +XXX,XX @@ | 28 | @@ -XXX,XX +XXX,XX @@ |
28 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | 29 | |
29 | #include "migration/vmstate.h" | 30 | #include "sysemu/cpus.h" |
30 | #include "hw/misc/unimp.h" | 31 | |
31 | +#include "hw/qdev-clock.h" | 32 | -int hvf_init_vcpu(CPUState *); |
32 | #include "cpu.h" | 33 | int hvf_vcpu_exec(CPUState *); |
33 | #include "qom/object.h" | 34 | void hvf_cpu_synchronize_state(CPUState *); |
34 | 35 | void hvf_cpu_synchronize_post_reset(CPUState *); | |
35 | @@ -XXX,XX +XXX,XX @@ struct ssys_state { | 36 | void hvf_cpu_synchronize_post_init(CPUState *); |
36 | uint32_t clkvclr; | 37 | void hvf_cpu_synchronize_pre_loadvm(CPUState *); |
37 | uint32_t ldoarst; | 38 | -void hvf_vcpu_destroy(CPUState *); |
38 | qemu_irq irq; | 39 | |
39 | + Clock *sysclk; | 40 | #endif /* HVF_CPUS_H */ |
40 | /* Properties (all read-only registers) */ | 41 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h |
41 | uint32_t user0; | 42 | index XXXXXXX..XXXXXXX 100644 |
42 | uint32_t user1; | 43 | --- a/include/sysemu/hvf_int.h |
43 | @@ -XXX,XX +XXX,XX @@ static bool ssys_use_rcc2(ssys_state *s) | 44 | +++ b/include/sysemu/hvf_int.h |
45 | @@ -XXX,XX +XXX,XX @@ struct HVFState { | ||
46 | extern HVFState *hvf_state; | ||
47 | |||
48 | void assert_hvf_ok(hv_return_t ret); | ||
49 | +int hvf_arch_init_vcpu(CPUState *cpu); | ||
50 | +void hvf_arch_vcpu_destroy(CPUState *cpu); | ||
51 | hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); | ||
52 | int hvf_put_registers(CPUState *); | ||
53 | int hvf_get_registers(CPUState *); | ||
54 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/accel/hvf/hvf-accel-ops.c | ||
57 | +++ b/accel/hvf/hvf-accel-ops.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static void hvf_type_init(void) | ||
59 | |||
60 | type_init(hvf_type_init); | ||
61 | |||
62 | +static void hvf_vcpu_destroy(CPUState *cpu) | ||
63 | +{ | ||
64 | + hv_return_t ret = hv_vcpu_destroy(cpu->hvf_fd); | ||
65 | + assert_hvf_ok(ret); | ||
66 | + | ||
67 | + hvf_arch_vcpu_destroy(cpu); | ||
68 | +} | ||
69 | + | ||
70 | +static int hvf_init_vcpu(CPUState *cpu) | ||
71 | +{ | ||
72 | + int r; | ||
73 | + | ||
74 | + /* init cpu signals */ | ||
75 | + sigset_t set; | ||
76 | + struct sigaction sigact; | ||
77 | + | ||
78 | + memset(&sigact, 0, sizeof(sigact)); | ||
79 | + sigact.sa_handler = dummy_signal; | ||
80 | + sigaction(SIG_IPI, &sigact, NULL); | ||
81 | + | ||
82 | + pthread_sigmask(SIG_BLOCK, NULL, &set); | ||
83 | + sigdelset(&set, SIG_IPI); | ||
84 | + | ||
85 | + r = hv_vcpu_create((hv_vcpuid_t *)&cpu->hvf_fd, HV_VCPU_DEFAULT); | ||
86 | + cpu->vcpu_dirty = 1; | ||
87 | + assert_hvf_ok(r); | ||
88 | + | ||
89 | + return hvf_arch_init_vcpu(cpu); | ||
90 | +} | ||
91 | + | ||
92 | /* | ||
93 | * The HVF-specific vCPU thread function. This one should only run when the host | ||
94 | * CPU supports the VMX "unrestricted guest" feature. | ||
95 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/target/i386/hvf/hvf.c | ||
98 | +++ b/target/i386/hvf/hvf.c | ||
99 | @@ -XXX,XX +XXX,XX @@ static bool ept_emulation_fault(hvf_slot *slot, uint64_t gpa, uint64_t ept_qual) | ||
100 | return false; | ||
44 | } | 101 | } |
45 | 102 | ||
46 | /* | 103 | -void hvf_vcpu_destroy(CPUState *cpu) |
47 | - * Caculate the sys. clock period in ms. | 104 | +void hvf_arch_vcpu_destroy(CPUState *cpu) |
48 | + * Calculate the system clock period. We only want to propagate | ||
49 | + * this change to the rest of the system if we're not being called | ||
50 | + * from migration post-load. | ||
51 | */ | ||
52 | -static void ssys_calculate_system_clock(ssys_state *s) | ||
53 | +static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock) | ||
54 | { | 105 | { |
55 | + /* | 106 | X86CPU *x86_cpu = X86_CPU(cpu); |
56 | + * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input | 107 | CPUX86State *env = &x86_cpu->env; |
57 | + * clock is 200MHz, which is a period of 5 ns. Dividing the clock | 108 | |
58 | + * frequency by X is the same as multiplying the period by X. | 109 | - hv_return_t ret = hv_vcpu_destroy((hv_vcpuid_t)cpu->hvf_fd); |
59 | + */ | 110 | g_free(env->hvf_mmio_buf); |
60 | if (ssys_use_rcc2(s)) { | 111 | - assert_hvf_ok(ret); |
61 | system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); | ||
62 | } else { | ||
63 | system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); | ||
64 | } | ||
65 | + clock_set_ns(s->sysclk, system_clock_scale); | ||
66 | + if (propagate_clock) { | ||
67 | + clock_propagate(s->sysclk); | ||
68 | + } | ||
69 | } | 112 | } |
70 | 113 | ||
71 | static void ssys_write(void *opaque, hwaddr offset, | 114 | static void init_tsc_freq(CPUX86State *env) |
72 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | 115 | @@ -XXX,XX +XXX,XX @@ static inline bool apic_bus_freq_is_known(CPUX86State *env) |
73 | s->int_status |= (1 << 6); | 116 | return env->apic_bus_freq != 0; |
74 | } | 117 | } |
75 | s->rcc = value; | 118 | |
76 | - ssys_calculate_system_clock(s); | 119 | -int hvf_init_vcpu(CPUState *cpu) |
77 | + ssys_calculate_system_clock(s, true); | 120 | +int hvf_arch_init_vcpu(CPUState *cpu) |
78 | break; | ||
79 | case 0x070: /* RCC2 */ | ||
80 | if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { | ||
81 | @@ -XXX,XX +XXX,XX @@ static void ssys_write(void *opaque, hwaddr offset, | ||
82 | s->int_status |= (1 << 6); | ||
83 | } | ||
84 | s->rcc2 = value; | ||
85 | - ssys_calculate_system_clock(s); | ||
86 | + ssys_calculate_system_clock(s, true); | ||
87 | break; | ||
88 | case 0x100: /* RCGC0 */ | ||
89 | s->rcgc[0] = value; | ||
90 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_reset_hold(Object *obj) | ||
91 | { | 121 | { |
92 | ssys_state *s = STELLARIS_SYS(obj); | 122 | - |
93 | 123 | X86CPU *x86cpu = X86_CPU(cpu); | |
94 | - ssys_calculate_system_clock(s); | 124 | CPUX86State *env = &x86cpu->env; |
95 | + /* OK to propagate clocks from the hold phase */ | 125 | - int r; |
96 | + ssys_calculate_system_clock(s, true); | 126 | - |
97 | } | 127 | - /* init cpu signals */ |
98 | 128 | - sigset_t set; | |
99 | static void stellaris_sys_reset_exit(Object *obj) | 129 | - struct sigaction sigact; |
100 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_post_load(void *opaque, int version_id) | 130 | - |
101 | { | 131 | - memset(&sigact, 0, sizeof(sigact)); |
102 | ssys_state *s = opaque; | 132 | - sigact.sa_handler = dummy_signal; |
103 | 133 | - sigaction(SIG_IPI, &sigact, NULL); | |
104 | - ssys_calculate_system_clock(s); | 134 | - |
105 | + ssys_calculate_system_clock(s, false); | 135 | - pthread_sigmask(SIG_BLOCK, NULL, &set); |
106 | 136 | - sigdelset(&set, SIG_IPI); | |
107 | return 0; | 137 | |
108 | } | 138 | init_emu(); |
109 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_sys = { | 139 | init_decoder(); |
110 | VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), | 140 | @@ -XXX,XX +XXX,XX @@ int hvf_init_vcpu(CPUState *cpu) |
111 | VMSTATE_UINT32(clkvclr, ssys_state), | ||
112 | VMSTATE_UINT32(ldoarst, ssys_state), | ||
113 | + /* No field for sysclk -- handled in post-load instead */ | ||
114 | VMSTATE_END_OF_LIST() | ||
115 | } | ||
116 | }; | ||
117 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) | ||
118 | memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); | ||
119 | sysbus_init_mmio(sbd, &s->iomem); | ||
120 | sysbus_init_irq(sbd, &s->irq); | ||
121 | + s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); | ||
122 | } | ||
123 | |||
124 | -static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
125 | - stellaris_board_info * board, | ||
126 | - uint8_t *macaddr) | ||
127 | +static DeviceState *stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
128 | + stellaris_board_info *board, | ||
129 | + uint8_t *macaddr) | ||
130 | { | ||
131 | DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); | ||
132 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
133 | @@ -XXX,XX +XXX,XX @@ static int stellaris_sys_init(uint32_t base, qemu_irq irq, | ||
134 | */ | ||
135 | device_cold_reset(dev); | ||
136 | |||
137 | - return 0; | ||
138 | + return dev; | ||
139 | } | ||
140 | |||
141 | /* I2C controller. */ | ||
142 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
143 | int flash_size; | ||
144 | I2CBus *i2c; | ||
145 | DeviceState *dev; | ||
146 | + DeviceState *ssys_dev; | ||
147 | int i; | ||
148 | int j; | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
151 | } | 141 | } |
152 | } | 142 | } |
153 | 143 | ||
154 | - stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | 144 | - r = hv_vcpu_create((hv_vcpuid_t *)&cpu->hvf_fd, HV_VCPU_DEFAULT); |
155 | - board, nd_table[0].macaddr.a); | 145 | - cpu->vcpu_dirty = 1; |
156 | + ssys_dev = stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), | 146 | - assert_hvf_ok(r); |
157 | + board, nd_table[0].macaddr.a); | 147 | - |
158 | 148 | if (hv_vmx_read_capability(HV_VMX_CAP_PINBASED, | |
159 | 149 | &hvf_state->hvf_caps->vmx_cap_pinbased)) { | |
160 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | 150 | abort(); |
161 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
162 | /* system_clock_scale is valid now */ | ||
163 | uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; | ||
164 | qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); | ||
165 | + qdev_connect_clock_in(dev, "WDOGCLK", | ||
166 | + qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
167 | |||
168 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
169 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), | ||
170 | -- | 151 | -- |
171 | 2.20.1 | 152 | 2.20.1 |
172 | 153 | ||
173 | 154 | diff view generated by jsdifflib |
1 | From: Maxim Uvarov <maxim.uvarov@linaro.org> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | No functional change. Just refactor code to better | 3 | There is no reason to call the hvf specific hvf_cpu_synchronize_state() |
4 | support secure and normal world gpios. | 4 | when we can just use the generic cpu_synchronize_state() instead. This |
5 | allows us to have less dependency on internal function definitions and | ||
6 | allows us to make hvf_cpu_synchronize_state() static. | ||
5 | 7 | ||
6 | Signed-off-by: Maxim Uvarov <maxim.uvarov@linaro.org> | 8 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 9 | Reviewed-by: Sergio Lopez <slp@redhat.com> |
10 | Message-id: 20210519202253.76782-9-agraf@csgraf.de | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | hw/arm/virt.c | 57 ++++++++++++++++++++++++++++++++------------------- | 14 | accel/hvf/hvf-accel-ops.h | 1 - |
11 | 1 file changed, 36 insertions(+), 21 deletions(-) | 15 | accel/hvf/hvf-accel-ops.c | 2 +- |
16 | target/i386/hvf/x86hvf.c | 9 ++++----- | ||
17 | 3 files changed, 5 insertions(+), 7 deletions(-) | ||
12 | 18 | ||
13 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 19 | diff --git a/accel/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h |
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/virt.c | 21 | --- a/accel/hvf/hvf-accel-ops.h |
16 | +++ b/hw/arm/virt.c | 22 | +++ b/accel/hvf/hvf-accel-ops.h |
17 | @@ -XXX,XX +XXX,XX @@ static void virt_powerdown_req(Notifier *n, void *opaque) | 23 | @@ -XXX,XX +XXX,XX @@ |
24 | #include "sysemu/cpus.h" | ||
25 | |||
26 | int hvf_vcpu_exec(CPUState *); | ||
27 | -void hvf_cpu_synchronize_state(CPUState *); | ||
28 | void hvf_cpu_synchronize_post_reset(CPUState *); | ||
29 | void hvf_cpu_synchronize_post_init(CPUState *); | ||
30 | void hvf_cpu_synchronize_pre_loadvm(CPUState *); | ||
31 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/accel/hvf/hvf-accel-ops.c | ||
34 | +++ b/accel/hvf/hvf-accel-ops.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static void do_hvf_cpu_synchronize_state(CPUState *cpu, run_on_cpu_data arg) | ||
18 | } | 36 | } |
19 | } | 37 | } |
20 | 38 | ||
21 | -static void create_gpio(const VirtMachineState *vms) | 39 | -void hvf_cpu_synchronize_state(CPUState *cpu) |
22 | +static void create_gpio_keys(const VirtMachineState *vms, | 40 | +static void hvf_cpu_synchronize_state(CPUState *cpu) |
23 | + DeviceState *pl061_dev, | ||
24 | + uint32_t phandle) | ||
25 | +{ | ||
26 | + gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
27 | + qdev_get_gpio_in(pl061_dev, 3)); | ||
28 | + | ||
29 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
30 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
31 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
32 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
33 | + | ||
34 | + qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | ||
35 | + qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | ||
36 | + "label", "GPIO Key Poweroff"); | ||
37 | + qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | ||
38 | + KEY_POWER); | ||
39 | + qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | ||
40 | + "gpios", phandle, 3, 0); | ||
41 | +} | ||
42 | + | ||
43 | +static void create_gpio_devices(const VirtMachineState *vms, int gpio, | ||
44 | + MemoryRegion *mem) | ||
45 | { | 41 | { |
46 | char *nodename; | 42 | if (!cpu->vcpu_dirty) { |
47 | DeviceState *pl061_dev; | 43 | run_on_cpu(cpu, do_hvf_cpu_synchronize_state, RUN_ON_CPU_NULL); |
48 | - hwaddr base = vms->memmap[VIRT_GPIO].base; | 44 | diff --git a/target/i386/hvf/x86hvf.c b/target/i386/hvf/x86hvf.c |
49 | - hwaddr size = vms->memmap[VIRT_GPIO].size; | 45 | index XXXXXXX..XXXXXXX 100644 |
50 | - int irq = vms->irqmap[VIRT_GPIO]; | 46 | --- a/target/i386/hvf/x86hvf.c |
51 | + hwaddr base = vms->memmap[gpio].base; | 47 | +++ b/target/i386/hvf/x86hvf.c |
52 | + hwaddr size = vms->memmap[gpio].size; | 48 | @@ -XXX,XX +XXX,XX @@ |
53 | + int irq = vms->irqmap[gpio]; | 49 | #include "cpu.h" |
54 | const char compat[] = "arm,pl061\0arm,primecell"; | 50 | #include "x86_descr.h" |
55 | + SysBusDevice *s; | 51 | #include "x86_decode.h" |
56 | 52 | +#include "sysemu/hw_accel.h" | |
57 | - pl061_dev = sysbus_create_simple("pl061", base, | 53 | |
58 | - qdev_get_gpio_in(vms->gic, irq)); | 54 | #include "hw/i386/apic_internal.h" |
59 | + pl061_dev = qdev_new("pl061"); | 55 | |
60 | + s = SYS_BUS_DEVICE(pl061_dev); | 56 | #include <Hypervisor/hv.h> |
61 | + sysbus_realize_and_unref(s, &error_fatal); | 57 | #include <Hypervisor/hv_vmx.h> |
62 | + memory_region_add_subregion(mem, base, sysbus_mmio_get_region(s, 0)); | 58 | |
63 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(vms->gic, irq)); | 59 | -#include "accel/hvf/hvf-accel-ops.h" |
64 | |||
65 | uint32_t phandle = qemu_fdt_alloc_phandle(vms->fdt); | ||
66 | nodename = g_strdup_printf("/pl061@%" PRIx64, base); | ||
67 | @@ -XXX,XX +XXX,XX @@ static void create_gpio(const VirtMachineState *vms) | ||
68 | qemu_fdt_setprop_string(vms->fdt, nodename, "clock-names", "apb_pclk"); | ||
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "phandle", phandle); | ||
70 | |||
71 | - gpio_key_dev = sysbus_create_simple("gpio-key", -1, | ||
72 | - qdev_get_gpio_in(pl061_dev, 3)); | ||
73 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys"); | ||
74 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys", "compatible", "gpio-keys"); | ||
75 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#size-cells", 0); | ||
76 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys", "#address-cells", 1); | ||
77 | - | 60 | - |
78 | - qemu_fdt_add_subnode(vms->fdt, "/gpio-keys/poweroff"); | 61 | void hvf_set_segment(struct CPUState *cpu, struct vmx_segment *vmx_seg, |
79 | - qemu_fdt_setprop_string(vms->fdt, "/gpio-keys/poweroff", | 62 | SegmentCache *qseg, bool is_tr) |
80 | - "label", "GPIO Key Poweroff"); | 63 | { |
81 | - qemu_fdt_setprop_cell(vms->fdt, "/gpio-keys/poweroff", "linux,code", | 64 | @@ -XXX,XX +XXX,XX @@ int hvf_process_events(CPUState *cpu_state) |
82 | - KEY_POWER); | 65 | env->eflags = rreg(cpu_state->hvf_fd, HV_X86_RFLAGS); |
83 | - qemu_fdt_setprop_cells(vms->fdt, "/gpio-keys/poweroff", | 66 | |
84 | - "gpios", phandle, 3, 0); | 67 | if (cpu_state->interrupt_request & CPU_INTERRUPT_INIT) { |
85 | g_free(nodename); | 68 | - hvf_cpu_synchronize_state(cpu_state); |
86 | + | 69 | + cpu_synchronize_state(cpu_state); |
87 | + /* Child gpio devices */ | 70 | do_cpu_init(cpu); |
88 | + create_gpio_keys(vms, pl061_dev, phandle); | ||
89 | } | ||
90 | |||
91 | static void create_virtio_devices(const VirtMachineState *vms) | ||
92 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
93 | if (has_ged && aarch64 && firmware_loaded && virt_is_acpi_enabled(vms)) { | ||
94 | vms->acpi_dev = create_acpi_ged(vms); | ||
95 | } else { | ||
96 | - create_gpio(vms); | ||
97 | + create_gpio_devices(vms, VIRT_GPIO, sysmem); | ||
98 | } | 71 | } |
99 | 72 | ||
100 | /* connect powerdown request */ | 73 | @@ -XXX,XX +XXX,XX @@ int hvf_process_events(CPUState *cpu_state) |
74 | cpu_state->halted = 0; | ||
75 | } | ||
76 | if (cpu_state->interrupt_request & CPU_INTERRUPT_SIPI) { | ||
77 | - hvf_cpu_synchronize_state(cpu_state); | ||
78 | + cpu_synchronize_state(cpu_state); | ||
79 | do_cpu_sipi(cpu); | ||
80 | } | ||
81 | if (cpu_state->interrupt_request & CPU_INTERRUPT_TPR) { | ||
82 | cpu_state->interrupt_request &= ~CPU_INTERRUPT_TPR; | ||
83 | - hvf_cpu_synchronize_state(cpu_state); | ||
84 | + cpu_synchronize_state(cpu_state); | ||
85 | apic_handle_tpr_access_report(cpu->apic_state, env->eip, | ||
86 | env->tpr_access_type); | ||
87 | } | ||
101 | -- | 88 | -- |
102 | 2.20.1 | 89 | 2.20.1 |
103 | 90 | ||
104 | 91 | diff view generated by jsdifflib |
1 | As the first step in converting the CMSDK_APB_TIMER device to the | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | Clock framework, add a Clock input. For the moment we do nothing | ||
3 | with this clock; we will change the behaviour from using the pclk-frq | ||
4 | property to using the Clock once all the users of this device have | ||
5 | been converted to wire up the Clock. | ||
6 | 2 | ||
7 | Since the device doesn't already have a doc comment for its "QEMU | 3 | The hvf accel synchronize functions are only used as input for local |
8 | interface", we add one including the new Clock. | 4 | callback functions, so we can make them static. |
9 | 5 | ||
10 | This is a migration compatibility break for machines mps2-an505, | 6 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
11 | mps2-an521, musca-a, musca-b1. | 7 | Reviewed-by: Sergio Lopez <slp@redhat.com> |
8 | Message-id: 20210519202253.76782-10-agraf@csgraf.de | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | accel/hvf/hvf-accel-ops.h | 3 --- | ||
13 | accel/hvf/hvf-accel-ops.c | 6 +++--- | ||
14 | 2 files changed, 3 insertions(+), 6 deletions(-) | ||
12 | 15 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | diff --git a/accel/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h |
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
16 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20210128114145.20536-8-peter.maydell@linaro.org | ||
18 | Message-id: 20210121190622.22000-8-peter.maydell@linaro.org | ||
19 | --- | ||
20 | include/hw/timer/cmsdk-apb-timer.h | 9 +++++++++ | ||
21 | hw/timer/cmsdk-apb-timer.c | 7 +++++-- | ||
22 | 2 files changed, 14 insertions(+), 2 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/timer/cmsdk-apb-timer.h b/include/hw/timer/cmsdk-apb-timer.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/timer/cmsdk-apb-timer.h | 18 | --- a/accel/hvf/hvf-accel-ops.h |
27 | +++ b/include/hw/timer/cmsdk-apb-timer.h | 19 | +++ b/accel/hvf/hvf-accel-ops.h |
28 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
29 | #include "hw/qdev-properties.h" | 21 | #include "sysemu/cpus.h" |
30 | #include "hw/sysbus.h" | 22 | |
31 | #include "hw/ptimer.h" | 23 | int hvf_vcpu_exec(CPUState *); |
32 | +#include "hw/clock.h" | 24 | -void hvf_cpu_synchronize_post_reset(CPUState *); |
33 | #include "qom/object.h" | 25 | -void hvf_cpu_synchronize_post_init(CPUState *); |
34 | 26 | -void hvf_cpu_synchronize_pre_loadvm(CPUState *); | |
35 | #define TYPE_CMSDK_APB_TIMER "cmsdk-apb-timer" | 27 | |
36 | OBJECT_DECLARE_SIMPLE_TYPE(CMSDKAPBTimer, CMSDK_APB_TIMER) | 28 | #endif /* HVF_CPUS_H */ |
37 | 29 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | |
38 | +/* | ||
39 | + * QEMU interface: | ||
40 | + * + QOM property "pclk-frq": frequency at which the timer is clocked | ||
41 | + * + Clock input "pclk": clock for the timer | ||
42 | + * + sysbus MMIO region 0: the register bank | ||
43 | + * + sysbus IRQ 0: timer interrupt TIMERINT | ||
44 | + */ | ||
45 | struct CMSDKAPBTimer { | ||
46 | /*< private >*/ | ||
47 | SysBusDevice parent_obj; | ||
48 | @@ -XXX,XX +XXX,XX @@ struct CMSDKAPBTimer { | ||
49 | qemu_irq timerint; | ||
50 | uint32_t pclk_frq; | ||
51 | struct ptimer_state *timer; | ||
52 | + Clock *pclk; | ||
53 | |||
54 | uint32_t ctrl; | ||
55 | uint32_t value; | ||
56 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
58 | --- a/hw/timer/cmsdk-apb-timer.c | 31 | --- a/accel/hvf/hvf-accel-ops.c |
59 | +++ b/hw/timer/cmsdk-apb-timer.c | 32 | +++ b/accel/hvf/hvf-accel-ops.c |
60 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ static void do_hvf_cpu_synchronize_post_reset(CPUState *cpu, |
61 | #include "hw/sysbus.h" | 34 | cpu->vcpu_dirty = false; |
62 | #include "hw/irq.h" | ||
63 | #include "hw/registerfields.h" | ||
64 | +#include "hw/qdev-clock.h" | ||
65 | #include "hw/timer/cmsdk-apb-timer.h" | ||
66 | #include "migration/vmstate.h" | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | ||
69 | s, "cmsdk-apb-timer", 0x1000); | ||
70 | sysbus_init_mmio(sbd, &s->iomem); | ||
71 | sysbus_init_irq(sbd, &s->timerint); | ||
72 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | ||
73 | } | 35 | } |
74 | 36 | ||
75 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 37 | -void hvf_cpu_synchronize_post_reset(CPUState *cpu) |
76 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 38 | +static void hvf_cpu_synchronize_post_reset(CPUState *cpu) |
77 | 39 | { | |
78 | static const VMStateDescription cmsdk_apb_timer_vmstate = { | 40 | run_on_cpu(cpu, do_hvf_cpu_synchronize_post_reset, RUN_ON_CPU_NULL); |
79 | .name = "cmsdk-apb-timer", | 41 | } |
80 | - .version_id = 1, | 42 | @@ -XXX,XX +XXX,XX @@ static void do_hvf_cpu_synchronize_post_init(CPUState *cpu, |
81 | - .minimum_version_id = 1, | 43 | cpu->vcpu_dirty = false; |
82 | + .version_id = 2, | 44 | } |
83 | + .minimum_version_id = 2, | 45 | |
84 | .fields = (VMStateField[]) { | 46 | -void hvf_cpu_synchronize_post_init(CPUState *cpu) |
85 | VMSTATE_PTIMER(timer, CMSDKAPBTimer), | 47 | +static void hvf_cpu_synchronize_post_init(CPUState *cpu) |
86 | + VMSTATE_CLOCK(pclk, CMSDKAPBTimer), | 48 | { |
87 | VMSTATE_UINT32(ctrl, CMSDKAPBTimer), | 49 | run_on_cpu(cpu, do_hvf_cpu_synchronize_post_init, RUN_ON_CPU_NULL); |
88 | VMSTATE_UINT32(value, CMSDKAPBTimer), | 50 | } |
89 | VMSTATE_UINT32(reload, CMSDKAPBTimer), | 51 | @@ -XXX,XX +XXX,XX @@ static void do_hvf_cpu_synchronize_pre_loadvm(CPUState *cpu, |
52 | cpu->vcpu_dirty = true; | ||
53 | } | ||
54 | |||
55 | -void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | ||
56 | +static void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | ||
57 | { | ||
58 | run_on_cpu(cpu, do_hvf_cpu_synchronize_pre_loadvm, RUN_ON_CPU_NULL); | ||
59 | } | ||
90 | -- | 60 | -- |
91 | 2.20.1 | 61 | 2.20.1 |
92 | 62 | ||
93 | 63 | diff view generated by jsdifflib |
1 | From: Paolo Bonzini <pbonzini@redhat.com> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | The properties to attach a CANBUS object to the xlnx-zcu102 machine have | 3 | We can move the definition of hvf_vcpu_exec() into our internal |
4 | a period in them. We want to use periods in properties for compound QAPI types, | 4 | hvf header, obsoleting the need for hvf-accel-ops.h. |
5 | and besides the "xlnx-zcu102." prefix is both unnecessary and different | ||
6 | from any other machine property name. Remove it. | ||
7 | 5 | ||
8 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | 6 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
9 | Message-id: 20210118162537.779542-1-pbonzini@redhat.com | 7 | Reviewed-by: Sergio Lopez <slp@redhat.com> |
10 | Reviewed-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 8 | Message-id: 20210519202253.76782-11-agraf@csgraf.de |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | hw/arm/xlnx-zcu102.c | 4 ++-- | 12 | accel/hvf/hvf-accel-ops.h | 17 ----------------- |
14 | tests/qtest/xlnx-can-test.c | 30 +++++++++++++++--------------- | 13 | include/sysemu/hvf_int.h | 1 + |
15 | 2 files changed, 17 insertions(+), 17 deletions(-) | 14 | accel/hvf/hvf-accel-ops.c | 2 -- |
15 | target/i386/hvf/hvf.c | 2 -- | ||
16 | 4 files changed, 1 insertion(+), 21 deletions(-) | ||
17 | delete mode 100644 accel/hvf/hvf-accel-ops.h | ||
16 | 18 | ||
17 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | 19 | diff --git a/accel/hvf/hvf-accel-ops.h b/accel/hvf/hvf-accel-ops.h |
20 | deleted file mode 100644 | ||
21 | index XXXXXXX..XXXXXXX | ||
22 | --- a/accel/hvf/hvf-accel-ops.h | ||
23 | +++ /dev/null | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | -/* | ||
26 | - * Accelerator CPUS Interface | ||
27 | - * | ||
28 | - * Copyright 2020 SUSE LLC | ||
29 | - * | ||
30 | - * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
31 | - * See the COPYING file in the top-level directory. | ||
32 | - */ | ||
33 | - | ||
34 | -#ifndef HVF_CPUS_H | ||
35 | -#define HVF_CPUS_H | ||
36 | - | ||
37 | -#include "sysemu/cpus.h" | ||
38 | - | ||
39 | -int hvf_vcpu_exec(CPUState *); | ||
40 | - | ||
41 | -#endif /* HVF_CPUS_H */ | ||
42 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/xlnx-zcu102.c | 44 | --- a/include/sysemu/hvf_int.h |
20 | +++ b/hw/arm/xlnx-zcu102.c | 45 | +++ b/include/sysemu/hvf_int.h |
21 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | 46 | @@ -XXX,XX +XXX,XX @@ extern HVFState *hvf_state; |
22 | s->secure = false; | 47 | void assert_hvf_ok(hv_return_t ret); |
23 | /* Default to virt (EL2) being disabled */ | 48 | int hvf_arch_init_vcpu(CPUState *cpu); |
24 | s->virt = false; | 49 | void hvf_arch_vcpu_destroy(CPUState *cpu); |
25 | - object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | 50 | +int hvf_vcpu_exec(CPUState *); |
26 | + object_property_add_link(obj, "canbus0", TYPE_CAN_BUS, | 51 | hvf_slot *hvf_find_overlap_slot(uint64_t, uint64_t); |
27 | (Object **)&s->canbus[0], | 52 | int hvf_put_registers(CPUState *); |
28 | object_property_allow_set_link, | 53 | int hvf_get_registers(CPUState *); |
29 | 0); | 54 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c |
30 | |||
31 | - object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | ||
32 | + object_property_add_link(obj, "canbus1", TYPE_CAN_BUS, | ||
33 | (Object **)&s->canbus[1], | ||
34 | object_property_allow_set_link, | ||
35 | 0); | ||
36 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | 55 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/tests/qtest/xlnx-can-test.c | 56 | --- a/accel/hvf/hvf-accel-ops.c |
39 | +++ b/tests/qtest/xlnx-can-test.c | 57 | +++ b/accel/hvf/hvf-accel-ops.c |
40 | @@ -XXX,XX +XXX,XX @@ static void test_can_bus(void) | 58 | @@ -XXX,XX +XXX,XX @@ |
41 | uint8_t can_timestamp = 1; | 59 | #include "sysemu/runstate.h" |
42 | 60 | #include "qemu/guest-random.h" | |
43 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | 61 | |
44 | - " -object can-bus,id=canbus0" | 62 | -#include "hvf-accel-ops.h" |
45 | - " -machine xlnx-zcu102.canbus0=canbus0" | 63 | - |
46 | - " -machine xlnx-zcu102.canbus1=canbus0" | 64 | HVFState *hvf_state; |
47 | + " -object can-bus,id=canbus" | 65 | |
48 | + " -machine canbus0=canbus" | 66 | /* Memory slots */ |
49 | + " -machine canbus1=canbus" | 67 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c |
50 | ); | 68 | index XXXXXXX..XXXXXXX 100644 |
51 | 69 | --- a/target/i386/hvf/hvf.c | |
52 | /* Configure the CAN0 and CAN1. */ | 70 | +++ b/target/i386/hvf/hvf.c |
53 | @@ -XXX,XX +XXX,XX @@ static void test_can_loopback(void) | 71 | @@ -XXX,XX +XXX,XX @@ |
54 | uint32_t status = 0; | 72 | #include "qemu/accel.h" |
55 | 73 | #include "target/i386/cpu.h" | |
56 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | 74 | |
57 | - " -object can-bus,id=canbus0" | 75 | -#include "hvf-accel-ops.h" |
58 | - " -machine xlnx-zcu102.canbus0=canbus0" | 76 | - |
59 | - " -machine xlnx-zcu102.canbus1=canbus0" | 77 | void vmx_update_tpr(CPUState *cpu) |
60 | + " -object can-bus,id=canbus" | 78 | { |
61 | + " -machine canbus0=canbus" | 79 | /* TODO: need integrate APIC handling */ |
62 | + " -machine canbus1=canbus" | ||
63 | ); | ||
64 | |||
65 | /* Configure the CAN0 in loopback mode. */ | ||
66 | @@ -XXX,XX +XXX,XX @@ static void test_can_filter(void) | ||
67 | uint8_t can_timestamp = 1; | ||
68 | |||
69 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
70 | - " -object can-bus,id=canbus0" | ||
71 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
72 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
73 | + " -object can-bus,id=canbus" | ||
74 | + " -machine canbus0=canbus" | ||
75 | + " -machine canbus1=canbus" | ||
76 | ); | ||
77 | |||
78 | /* Configure the CAN0 and CAN1. */ | ||
79 | @@ -XXX,XX +XXX,XX @@ static void test_can_sleepmode(void) | ||
80 | uint8_t can_timestamp = 1; | ||
81 | |||
82 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
83 | - " -object can-bus,id=canbus0" | ||
84 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
85 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
86 | + " -object can-bus,id=canbus" | ||
87 | + " -machine canbus0=canbus" | ||
88 | + " -machine canbus1=canbus" | ||
89 | ); | ||
90 | |||
91 | /* Configure the CAN0. */ | ||
92 | @@ -XXX,XX +XXX,XX @@ static void test_can_snoopmode(void) | ||
93 | uint8_t can_timestamp = 1; | ||
94 | |||
95 | QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
96 | - " -object can-bus,id=canbus0" | ||
97 | - " -machine xlnx-zcu102.canbus0=canbus0" | ||
98 | - " -machine xlnx-zcu102.canbus1=canbus0" | ||
99 | + " -object can-bus,id=canbus" | ||
100 | + " -machine canbus0=canbus" | ||
101 | + " -machine canbus1=canbus" | ||
102 | ); | ||
103 | |||
104 | /* Configure the CAN0. */ | ||
105 | -- | 80 | -- |
106 | 2.20.1 | 81 | 2.20.1 |
107 | 82 | ||
108 | 83 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Move the preadv availability check to meson.build. This is what we | ||
2 | want to be doing for host-OS-feature-checks anyway, but it also fixes | ||
3 | a problem with building for macOS with the most recent XCode SDK on a | ||
4 | Catalina host. | ||
5 | 1 | ||
6 | On that configuration, 'preadv()' is provided as a weak symbol, so | ||
7 | that programs can be built with optional support for it and make a | ||
8 | runtime availability check to see whether the preadv() they have is a | ||
9 | working one or one which they must not call because it will | ||
10 | runtime-assert. QEMU's configure test passes (unless you're building | ||
11 | with --enable-werror) because the test program using preadv() | ||
12 | compiles, but then QEMU crashes at runtime when preadv() is called, | ||
13 | with errors like: | ||
14 | |||
15 | dyld: lazy symbol binding failed: Symbol not found: _preadv | ||
16 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
17 | Expected in: /usr/lib/libSystem.B.dylib | ||
18 | |||
19 | dyld: Symbol not found: _preadv | ||
20 | Referenced from: /Users/pm215/src/qemu/./build/x86/tests/test-replication | ||
21 | Expected in: /usr/lib/libSystem.B.dylib | ||
22 | |||
23 | Meson's own function availability check has a special case for macOS | ||
24 | which adds '-Wl,-no_weak_imports' to the compiler flags, which forces | ||
25 | the test to require the real function, not the macOS-version-too-old | ||
26 | stub. | ||
27 | |||
28 | So this commit fixes the bug where macOS builds on Catalina currently | ||
29 | require --disable-werror. | ||
30 | |||
31 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
32 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
34 | Message-id: 20210126155846.17109-1-peter.maydell@linaro.org | ||
35 | --- | ||
36 | configure | 16 ---------------- | ||
37 | meson.build | 4 +++- | ||
38 | 2 files changed, 3 insertions(+), 17 deletions(-) | ||
39 | |||
40 | diff --git a/configure b/configure | ||
41 | index XXXXXXX..XXXXXXX 100755 | ||
42 | --- a/configure | ||
43 | +++ b/configure | ||
44 | @@ -XXX,XX +XXX,XX @@ if compile_prog "" "" ; then | ||
45 | iovec=yes | ||
46 | fi | ||
47 | |||
48 | -########################################## | ||
49 | -# preadv probe | ||
50 | -cat > $TMPC <<EOF | ||
51 | -#include <sys/types.h> | ||
52 | -#include <sys/uio.h> | ||
53 | -#include <unistd.h> | ||
54 | -int main(void) { return preadv(0, 0, 0, 0); } | ||
55 | -EOF | ||
56 | -preadv=no | ||
57 | -if compile_prog "" "" ; then | ||
58 | - preadv=yes | ||
59 | -fi | ||
60 | - | ||
61 | ########################################## | ||
62 | # fdt probe | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ fi | ||
65 | if test "$iovec" = "yes" ; then | ||
66 | echo "CONFIG_IOVEC=y" >> $config_host_mak | ||
67 | fi | ||
68 | -if test "$preadv" = "yes" ; then | ||
69 | - echo "CONFIG_PREADV=y" >> $config_host_mak | ||
70 | -fi | ||
71 | if test "$membarrier" = "yes" ; then | ||
72 | echo "CONFIG_MEMBARRIER=y" >> $config_host_mak | ||
73 | fi | ||
74 | diff --git a/meson.build b/meson.build | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/meson.build | ||
77 | +++ b/meson.build | ||
78 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('HAVE_PTY_H', cc.has_header('pty.h')) | ||
79 | config_host_data.set('HAVE_SYS_IOCCOM_H', cc.has_header('sys/ioccom.h')) | ||
80 | config_host_data.set('HAVE_SYS_KCOV_H', cc.has_header('sys/kcov.h')) | ||
81 | |||
82 | +config_host_data.set('CONFIG_PREADV', cc.has_function('preadv', prefix: '#include <sys/uio.h>')) | ||
83 | + | ||
84 | ignored = ['CONFIG_QEMU_INTERP_PREFIX'] # actually per-target | ||
85 | arrays = ['CONFIG_AUDIO_DRIVERS', 'CONFIG_BDRV_RW_WHITELIST', 'CONFIG_BDRV_RO_WHITELIST'] | ||
86 | strings = ['HOST_DSOSUF', 'CONFIG_IASL'] | ||
87 | @@ -XXX,XX +XXX,XX @@ summary_info += {'PIE': get_option('b_pie')} | ||
88 | summary_info += {'static build': config_host.has_key('CONFIG_STATIC')} | ||
89 | summary_info += {'malloc trim support': has_malloc_trim} | ||
90 | summary_info += {'membarrier': config_host.has_key('CONFIG_MEMBARRIER')} | ||
91 | -summary_info += {'preadv support': config_host.has_key('CONFIG_PREADV')} | ||
92 | +summary_info += {'preadv support': config_host_data.get('CONFIG_PREADV')} | ||
93 | summary_info += {'fdatasync': config_host.has_key('CONFIG_FDATASYNC')} | ||
94 | summary_info += {'madvise': config_host.has_key('CONFIG_MADVISE')} | ||
95 | summary_info += {'posix_madvise': config_host.has_key('CONFIG_POSIX_MADVISE')} | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@csgraf.de> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | In macOS 11, QEMU only gets access to Hypervisor.framework if it has the | 3 | We will need more than a single field for hvf going forward. To keep |
4 | respective entitlement. Add an entitlement template and automatically self | 4 | the global vcpu struct uncluttered, let's allocate a special hvf vcpu |
5 | sign and apply the entitlement in the build. | 5 | struct, similar to how hax does it. |
6 | 6 | ||
7 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | 7 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
8 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | 8 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> |
9 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | 9 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
12 | Message-id: 20210519202253.76782-12-agraf@csgraf.de | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 15 | --- |
12 | meson.build | 29 +++++++++++++++++++++++++---- | 16 | include/hw/core/cpu.h | 3 +- |
13 | accel/hvf/entitlements.plist | 8 ++++++++ | 17 | include/sysemu/hvf_int.h | 4 + |
14 | scripts/entitlement.sh | 13 +++++++++++++ | 18 | target/i386/hvf/vmx.h | 24 +++-- |
15 | 3 files changed, 46 insertions(+), 4 deletions(-) | 19 | accel/hvf/hvf-accel-ops.c | 8 +- |
16 | create mode 100644 accel/hvf/entitlements.plist | 20 | target/i386/hvf/hvf.c | 104 +++++++++--------- |
17 | create mode 100755 scripts/entitlement.sh | 21 | target/i386/hvf/x86.c | 28 ++--- |
22 | target/i386/hvf/x86_descr.c | 26 ++--- | ||
23 | target/i386/hvf/x86_emu.c | 62 +++++------ | ||
24 | target/i386/hvf/x86_mmu.c | 4 +- | ||
25 | target/i386/hvf/x86_task.c | 12 +-- | ||
26 | target/i386/hvf/x86hvf.c | 210 ++++++++++++++++++------------------ | ||
27 | 11 files changed, 248 insertions(+), 237 deletions(-) | ||
18 | 28 | ||
19 | diff --git a/meson.build b/meson.build | 29 | diff --git a/include/hw/core/cpu.h b/include/hw/core/cpu.h |
20 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/meson.build | 31 | --- a/include/hw/core/cpu.h |
22 | +++ b/meson.build | 32 | +++ b/include/hw/core/cpu.h |
23 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | 33 | @@ -XXX,XX +XXX,XX @@ struct KVMState; |
24 | }] | 34 | struct kvm_run; |
25 | endif | 35 | |
26 | foreach exe: execs | 36 | struct hax_vcpu_state; |
27 | - emulators += {exe['name']: | 37 | +struct hvf_vcpu_state; |
28 | - executable(exe['name'], exe['sources'], | 38 | |
29 | - install: true, | 39 | #define TB_JMP_CACHE_BITS 12 |
30 | + exe_name = exe['name'] | 40 | #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS) |
31 | + exe_sign = 'CONFIG_HVF' in config_target | 41 | @@ -XXX,XX +XXX,XX @@ struct CPUState { |
32 | + if exe_sign | 42 | |
33 | + exe_name += '-unsigned' | 43 | struct hax_vcpu_state *hax_vcpu; |
34 | + endif | 44 | |
45 | - int hvf_fd; | ||
46 | + struct hvf_vcpu_state *hvf; | ||
47 | |||
48 | /* track IOMMUs whose translations we've cached in the TCG TLB */ | ||
49 | GArray *iommu_notifiers; | ||
50 | diff --git a/include/sysemu/hvf_int.h b/include/sysemu/hvf_int.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/sysemu/hvf_int.h | ||
53 | +++ b/include/sysemu/hvf_int.h | ||
54 | @@ -XXX,XX +XXX,XX @@ struct HVFState { | ||
55 | }; | ||
56 | extern HVFState *hvf_state; | ||
57 | |||
58 | +struct hvf_vcpu_state { | ||
59 | + int fd; | ||
60 | +}; | ||
35 | + | 61 | + |
36 | + emulator = executable(exe_name, exe['sources'], | 62 | void assert_hvf_ok(hv_return_t ret); |
37 | + install: not exe_sign, | 63 | int hvf_arch_init_vcpu(CPUState *cpu); |
38 | c_args: c_args, | 64 | void hvf_arch_vcpu_destroy(CPUState *cpu); |
39 | dependencies: arch_deps + deps + exe['dependencies'], | 65 | diff --git a/target/i386/hvf/vmx.h b/target/i386/hvf/vmx.h |
40 | objects: lib.extract_all_objects(recursive: true), | 66 | index XXXXXXX..XXXXXXX 100644 |
41 | @@ -XXX,XX +XXX,XX @@ foreach target : target_dirs | 67 | --- a/target/i386/hvf/vmx.h |
42 | link_depends: [block_syms, qemu_syms] + exe.get('link_depends', []), | 68 | +++ b/target/i386/hvf/vmx.h |
43 | link_args: link_args, | 69 | @@ -XXX,XX +XXX,XX @@ |
44 | gui_app: exe['gui']) | 70 | #include "vmcs.h" |
45 | - } | 71 | #include "cpu.h" |
72 | #include "x86.h" | ||
73 | +#include "sysemu/hvf.h" | ||
74 | +#include "sysemu/hvf_int.h" | ||
75 | |||
76 | #include "exec/address-spaces.h" | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ static inline void macvm_set_rip(CPUState *cpu, uint64_t rip) | ||
79 | uint64_t val; | ||
80 | |||
81 | /* BUG, should take considering overlap.. */ | ||
82 | - wreg(cpu->hvf_fd, HV_X86_RIP, rip); | ||
83 | + wreg(cpu->hvf->fd, HV_X86_RIP, rip); | ||
84 | env->eip = rip; | ||
85 | |||
86 | /* after moving forward in rip, we need to clean INTERRUPTABILITY */ | ||
87 | - val = rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
88 | + val = rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
89 | if (val & (VMCS_INTERRUPTIBILITY_STI_BLOCKING | | ||
90 | VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)) { | ||
91 | env->hflags &= ~HF_INHIBIT_IRQ_MASK; | ||
92 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY, | ||
93 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY, | ||
94 | val & ~(VMCS_INTERRUPTIBILITY_STI_BLOCKING | | ||
95 | VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)); | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static inline void vmx_clear_nmi_blocking(CPUState *cpu) | ||
98 | CPUX86State *env = &x86_cpu->env; | ||
99 | |||
100 | env->hflags2 &= ~HF2_NMI_MASK; | ||
101 | - uint32_t gi = (uint32_t) rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
102 | + uint32_t gi = (uint32_t) rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
103 | gi &= ~VMCS_INTERRUPTIBILITY_NMI_BLOCKING; | ||
104 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY, gi); | ||
105 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY, gi); | ||
106 | } | ||
107 | |||
108 | static inline void vmx_set_nmi_blocking(CPUState *cpu) | ||
109 | @@ -XXX,XX +XXX,XX @@ static inline void vmx_set_nmi_blocking(CPUState *cpu) | ||
110 | CPUX86State *env = &x86_cpu->env; | ||
111 | |||
112 | env->hflags2 |= HF2_NMI_MASK; | ||
113 | - uint32_t gi = (uint32_t)rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
114 | + uint32_t gi = (uint32_t)rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY); | ||
115 | gi |= VMCS_INTERRUPTIBILITY_NMI_BLOCKING; | ||
116 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY, gi); | ||
117 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY, gi); | ||
118 | } | ||
119 | |||
120 | static inline void vmx_set_nmi_window_exiting(CPUState *cpu) | ||
121 | { | ||
122 | uint64_t val; | ||
123 | - val = rvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS); | ||
124 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, val | | ||
125 | + val = rvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS); | ||
126 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, val | | ||
127 | VMCS_PRI_PROC_BASED_CTLS_NMI_WINDOW_EXITING); | ||
128 | |||
129 | } | ||
130 | @@ -XXX,XX +XXX,XX @@ static inline void vmx_clear_nmi_window_exiting(CPUState *cpu) | ||
131 | { | ||
132 | |||
133 | uint64_t val; | ||
134 | - val = rvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS); | ||
135 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, val & | ||
136 | + val = rvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS); | ||
137 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, val & | ||
138 | ~VMCS_PRI_PROC_BASED_CTLS_NMI_WINDOW_EXITING); | ||
139 | } | ||
140 | |||
141 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/accel/hvf/hvf-accel-ops.c | ||
144 | +++ b/accel/hvf/hvf-accel-ops.c | ||
145 | @@ -XXX,XX +XXX,XX @@ type_init(hvf_type_init); | ||
146 | |||
147 | static void hvf_vcpu_destroy(CPUState *cpu) | ||
148 | { | ||
149 | - hv_return_t ret = hv_vcpu_destroy(cpu->hvf_fd); | ||
150 | + hv_return_t ret = hv_vcpu_destroy(cpu->hvf->fd); | ||
151 | assert_hvf_ok(ret); | ||
152 | |||
153 | hvf_arch_vcpu_destroy(cpu); | ||
154 | + g_free(cpu->hvf); | ||
155 | + cpu->hvf = NULL; | ||
156 | } | ||
157 | |||
158 | static int hvf_init_vcpu(CPUState *cpu) | ||
159 | { | ||
160 | int r; | ||
161 | |||
162 | + cpu->hvf = g_malloc0(sizeof(*cpu->hvf)); | ||
46 | + | 163 | + |
47 | + if exe_sign | 164 | /* init cpu signals */ |
48 | + emulators += {exe['name'] : custom_target(exe['name'], | 165 | sigset_t set; |
49 | + install: true, | 166 | struct sigaction sigact; |
50 | + install_dir: get_option('bindir'), | 167 | @@ -XXX,XX +XXX,XX @@ static int hvf_init_vcpu(CPUState *cpu) |
51 | + depends: emulator, | 168 | pthread_sigmask(SIG_BLOCK, NULL, &set); |
52 | + output: exe['name'], | 169 | sigdelset(&set, SIG_IPI); |
53 | + command: [ | 170 | |
54 | + meson.current_source_dir() / 'scripts/entitlement.sh', | 171 | - r = hv_vcpu_create((hv_vcpuid_t *)&cpu->hvf_fd, HV_VCPU_DEFAULT); |
55 | + meson.current_build_dir() / exe_name, | 172 | + r = hv_vcpu_create((hv_vcpuid_t *)&cpu->hvf->fd, HV_VCPU_DEFAULT); |
56 | + meson.current_build_dir() / exe['name'], | 173 | cpu->vcpu_dirty = 1; |
57 | + meson.current_source_dir() / 'accel/hvf/entitlements.plist' | 174 | assert_hvf_ok(r); |
58 | + ]) | 175 | |
59 | + } | 176 | diff --git a/target/i386/hvf/hvf.c b/target/i386/hvf/hvf.c |
60 | + else | 177 | index XXXXXXX..XXXXXXX 100644 |
61 | + emulators += {exe['name']: emulator} | 178 | --- a/target/i386/hvf/hvf.c |
62 | + endif | 179 | +++ b/target/i386/hvf/hvf.c |
63 | 180 | @@ -XXX,XX +XXX,XX @@ void vmx_update_tpr(CPUState *cpu) | |
64 | if 'CONFIG_TRACE_SYSTEMTAP' in config_host | 181 | int tpr = cpu_get_apic_tpr(x86_cpu->apic_state) << 4; |
65 | foreach stp: [ | 182 | int irr = apic_get_highest_priority_irr(x86_cpu->apic_state); |
66 | diff --git a/accel/hvf/entitlements.plist b/accel/hvf/entitlements.plist | 183 | |
67 | new file mode 100644 | 184 | - wreg(cpu->hvf_fd, HV_X86_TPR, tpr); |
68 | index XXXXXXX..XXXXXXX | 185 | + wreg(cpu->hvf->fd, HV_X86_TPR, tpr); |
69 | --- /dev/null | 186 | if (irr == -1) { |
70 | +++ b/accel/hvf/entitlements.plist | 187 | - wvmcs(cpu->hvf_fd, VMCS_TPR_THRESHOLD, 0); |
71 | @@ -XXX,XX +XXX,XX @@ | 188 | + wvmcs(cpu->hvf->fd, VMCS_TPR_THRESHOLD, 0); |
72 | +<?xml version="1.0" encoding="UTF-8"?> | 189 | } else { |
73 | +<!DOCTYPE plist PUBLIC "-//Apple//DTD PLIST 1.0//EN" "http://www.apple.com/DTDs/PropertyList-1.0.dtd"> | 190 | - wvmcs(cpu->hvf_fd, VMCS_TPR_THRESHOLD, (irr > tpr) ? tpr >> 4 : |
74 | +<plist version="1.0"> | 191 | + wvmcs(cpu->hvf->fd, VMCS_TPR_THRESHOLD, (irr > tpr) ? tpr >> 4 : |
75 | +<dict> | 192 | irr >> 4); |
76 | + <key>com.apple.security.hypervisor</key> | 193 | } |
77 | + <true/> | 194 | } |
78 | +</dict> | 195 | @@ -XXX,XX +XXX,XX @@ void vmx_update_tpr(CPUState *cpu) |
79 | +</plist> | 196 | static void update_apic_tpr(CPUState *cpu) |
80 | diff --git a/scripts/entitlement.sh b/scripts/entitlement.sh | 197 | { |
81 | new file mode 100755 | 198 | X86CPU *x86_cpu = X86_CPU(cpu); |
82 | index XXXXXXX..XXXXXXX | 199 | - int tpr = rreg(cpu->hvf_fd, HV_X86_TPR) >> 4; |
83 | --- /dev/null | 200 | + int tpr = rreg(cpu->hvf->fd, HV_X86_TPR) >> 4; |
84 | +++ b/scripts/entitlement.sh | 201 | cpu_set_apic_tpr(x86_cpu->apic_state, tpr); |
85 | @@ -XXX,XX +XXX,XX @@ | 202 | } |
86 | +#!/bin/sh -e | 203 | |
87 | +# | 204 | @@ -XXX,XX +XXX,XX @@ int hvf_arch_init_vcpu(CPUState *cpu) |
88 | +# Helper script for the build process to apply entitlements | 205 | } |
89 | + | 206 | |
90 | +SRC="$1" | 207 | /* set VMCS control fields */ |
91 | +DST="$2" | 208 | - wvmcs(cpu->hvf_fd, VMCS_PIN_BASED_CTLS, |
92 | +ENTITLEMENT="$3" | 209 | + wvmcs(cpu->hvf->fd, VMCS_PIN_BASED_CTLS, |
93 | + | 210 | cap2ctrl(hvf_state->hvf_caps->vmx_cap_pinbased, |
94 | +trap 'rm "$DST.tmp"' exit | 211 | VMCS_PIN_BASED_CTLS_EXTINT | |
95 | +cp -af "$SRC" "$DST.tmp" | 212 | VMCS_PIN_BASED_CTLS_NMI | |
96 | +codesign --entitlements "$ENTITLEMENT" --force -s - "$DST.tmp" | 213 | VMCS_PIN_BASED_CTLS_VNMI)); |
97 | +mv "$DST.tmp" "$DST" | 214 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, |
98 | +trap '' exit | 215 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, |
216 | cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased, | ||
217 | VMCS_PRI_PROC_BASED_CTLS_HLT | | ||
218 | VMCS_PRI_PROC_BASED_CTLS_MWAIT | | ||
219 | VMCS_PRI_PROC_BASED_CTLS_TSC_OFFSET | | ||
220 | VMCS_PRI_PROC_BASED_CTLS_TPR_SHADOW) | | ||
221 | VMCS_PRI_PROC_BASED_CTLS_SEC_CONTROL); | ||
222 | - wvmcs(cpu->hvf_fd, VMCS_SEC_PROC_BASED_CTLS, | ||
223 | + wvmcs(cpu->hvf->fd, VMCS_SEC_PROC_BASED_CTLS, | ||
224 | cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased2, | ||
225 | VMCS_PRI_PROC_BASED2_CTLS_APIC_ACCESSES)); | ||
226 | |||
227 | - wvmcs(cpu->hvf_fd, VMCS_ENTRY_CTLS, cap2ctrl(hvf_state->hvf_caps->vmx_cap_entry, | ||
228 | + wvmcs(cpu->hvf->fd, VMCS_ENTRY_CTLS, cap2ctrl(hvf_state->hvf_caps->vmx_cap_entry, | ||
229 | 0)); | ||
230 | - wvmcs(cpu->hvf_fd, VMCS_EXCEPTION_BITMAP, 0); /* Double fault */ | ||
231 | + wvmcs(cpu->hvf->fd, VMCS_EXCEPTION_BITMAP, 0); /* Double fault */ | ||
232 | |||
233 | - wvmcs(cpu->hvf_fd, VMCS_TPR_THRESHOLD, 0); | ||
234 | + wvmcs(cpu->hvf->fd, VMCS_TPR_THRESHOLD, 0); | ||
235 | |||
236 | x86cpu = X86_CPU(cpu); | ||
237 | x86cpu->env.xsave_buf = qemu_memalign(4096, 4096); | ||
238 | |||
239 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_STAR, 1); | ||
240 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_LSTAR, 1); | ||
241 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_CSTAR, 1); | ||
242 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_FMASK, 1); | ||
243 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_FSBASE, 1); | ||
244 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_GSBASE, 1); | ||
245 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_KERNELGSBASE, 1); | ||
246 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_TSC_AUX, 1); | ||
247 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_TSC, 1); | ||
248 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_SYSENTER_CS, 1); | ||
249 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_SYSENTER_EIP, 1); | ||
250 | - hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_SYSENTER_ESP, 1); | ||
251 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_STAR, 1); | ||
252 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_LSTAR, 1); | ||
253 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_CSTAR, 1); | ||
254 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_FMASK, 1); | ||
255 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_FSBASE, 1); | ||
256 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_GSBASE, 1); | ||
257 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_KERNELGSBASE, 1); | ||
258 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_TSC_AUX, 1); | ||
259 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_IA32_TSC, 1); | ||
260 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_IA32_SYSENTER_CS, 1); | ||
261 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_IA32_SYSENTER_EIP, 1); | ||
262 | + hv_vcpu_enable_native_msr(cpu->hvf->fd, MSR_IA32_SYSENTER_ESP, 1); | ||
263 | |||
264 | return 0; | ||
265 | } | ||
266 | @@ -XXX,XX +XXX,XX @@ static void hvf_store_events(CPUState *cpu, uint32_t ins_len, uint64_t idtvec_in | ||
267 | } | ||
268 | if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) { | ||
269 | env->has_error_code = true; | ||
270 | - env->error_code = rvmcs(cpu->hvf_fd, VMCS_IDT_VECTORING_ERROR); | ||
271 | + env->error_code = rvmcs(cpu->hvf->fd, VMCS_IDT_VECTORING_ERROR); | ||
272 | } | ||
273 | } | ||
274 | - if ((rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY) & | ||
275 | + if ((rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY) & | ||
276 | VMCS_INTERRUPTIBILITY_NMI_BLOCKING)) { | ||
277 | env->hflags2 |= HF2_NMI_MASK; | ||
278 | } else { | ||
279 | env->hflags2 &= ~HF2_NMI_MASK; | ||
280 | } | ||
281 | - if (rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY) & | ||
282 | + if (rvmcs(cpu->hvf->fd, VMCS_GUEST_INTERRUPTIBILITY) & | ||
283 | (VMCS_INTERRUPTIBILITY_STI_BLOCKING | | ||
284 | VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)) { | ||
285 | env->hflags |= HF_INHIBIT_IRQ_MASK; | ||
286 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
287 | return EXCP_HLT; | ||
288 | } | ||
289 | |||
290 | - hv_return_t r = hv_vcpu_run(cpu->hvf_fd); | ||
291 | + hv_return_t r = hv_vcpu_run(cpu->hvf->fd); | ||
292 | assert_hvf_ok(r); | ||
293 | |||
294 | /* handle VMEXIT */ | ||
295 | - uint64_t exit_reason = rvmcs(cpu->hvf_fd, VMCS_EXIT_REASON); | ||
296 | - uint64_t exit_qual = rvmcs(cpu->hvf_fd, VMCS_EXIT_QUALIFICATION); | ||
297 | - uint32_t ins_len = (uint32_t)rvmcs(cpu->hvf_fd, | ||
298 | + uint64_t exit_reason = rvmcs(cpu->hvf->fd, VMCS_EXIT_REASON); | ||
299 | + uint64_t exit_qual = rvmcs(cpu->hvf->fd, VMCS_EXIT_QUALIFICATION); | ||
300 | + uint32_t ins_len = (uint32_t)rvmcs(cpu->hvf->fd, | ||
301 | VMCS_EXIT_INSTRUCTION_LENGTH); | ||
302 | |||
303 | - uint64_t idtvec_info = rvmcs(cpu->hvf_fd, VMCS_IDT_VECTORING_INFO); | ||
304 | + uint64_t idtvec_info = rvmcs(cpu->hvf->fd, VMCS_IDT_VECTORING_INFO); | ||
305 | |||
306 | hvf_store_events(cpu, ins_len, idtvec_info); | ||
307 | - rip = rreg(cpu->hvf_fd, HV_X86_RIP); | ||
308 | - env->eflags = rreg(cpu->hvf_fd, HV_X86_RFLAGS); | ||
309 | + rip = rreg(cpu->hvf->fd, HV_X86_RIP); | ||
310 | + env->eflags = rreg(cpu->hvf->fd, HV_X86_RFLAGS); | ||
311 | |||
312 | qemu_mutex_lock_iothread(); | ||
313 | |||
314 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
315 | case EXIT_REASON_EPT_FAULT: | ||
316 | { | ||
317 | hvf_slot *slot; | ||
318 | - uint64_t gpa = rvmcs(cpu->hvf_fd, VMCS_GUEST_PHYSICAL_ADDRESS); | ||
319 | + uint64_t gpa = rvmcs(cpu->hvf->fd, VMCS_GUEST_PHYSICAL_ADDRESS); | ||
320 | |||
321 | if (((idtvec_info & VMCS_IDT_VEC_VALID) == 0) && | ||
322 | ((exit_qual & EXIT_QUAL_NMIUDTI) != 0)) { | ||
323 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
324 | store_regs(cpu); | ||
325 | break; | ||
326 | } else if (!string && !in) { | ||
327 | - RAX(env) = rreg(cpu->hvf_fd, HV_X86_RAX); | ||
328 | + RAX(env) = rreg(cpu->hvf->fd, HV_X86_RAX); | ||
329 | hvf_handle_io(env, port, &RAX(env), 1, size, 1); | ||
330 | macvm_set_rip(cpu, rip + ins_len); | ||
331 | break; | ||
332 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
333 | break; | ||
334 | } | ||
335 | case EXIT_REASON_CPUID: { | ||
336 | - uint32_t rax = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RAX); | ||
337 | - uint32_t rbx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RBX); | ||
338 | - uint32_t rcx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RCX); | ||
339 | - uint32_t rdx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RDX); | ||
340 | + uint32_t rax = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RAX); | ||
341 | + uint32_t rbx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RBX); | ||
342 | + uint32_t rcx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RCX); | ||
343 | + uint32_t rdx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RDX); | ||
344 | |||
345 | if (rax == 1) { | ||
346 | /* CPUID1.ecx.OSXSAVE needs to know CR4 */ | ||
347 | - env->cr[4] = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR4); | ||
348 | + env->cr[4] = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR4); | ||
349 | } | ||
350 | hvf_cpu_x86_cpuid(env, rax, rcx, &rax, &rbx, &rcx, &rdx); | ||
351 | |||
352 | - wreg(cpu->hvf_fd, HV_X86_RAX, rax); | ||
353 | - wreg(cpu->hvf_fd, HV_X86_RBX, rbx); | ||
354 | - wreg(cpu->hvf_fd, HV_X86_RCX, rcx); | ||
355 | - wreg(cpu->hvf_fd, HV_X86_RDX, rdx); | ||
356 | + wreg(cpu->hvf->fd, HV_X86_RAX, rax); | ||
357 | + wreg(cpu->hvf->fd, HV_X86_RBX, rbx); | ||
358 | + wreg(cpu->hvf->fd, HV_X86_RCX, rcx); | ||
359 | + wreg(cpu->hvf->fd, HV_X86_RDX, rdx); | ||
360 | |||
361 | macvm_set_rip(cpu, rip + ins_len); | ||
362 | break; | ||
363 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
364 | case EXIT_REASON_XSETBV: { | ||
365 | X86CPU *x86_cpu = X86_CPU(cpu); | ||
366 | CPUX86State *env = &x86_cpu->env; | ||
367 | - uint32_t eax = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RAX); | ||
368 | - uint32_t ecx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RCX); | ||
369 | - uint32_t edx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RDX); | ||
370 | + uint32_t eax = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RAX); | ||
371 | + uint32_t ecx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RCX); | ||
372 | + uint32_t edx = (uint32_t)rreg(cpu->hvf->fd, HV_X86_RDX); | ||
373 | |||
374 | if (ecx) { | ||
375 | macvm_set_rip(cpu, rip + ins_len); | ||
376 | break; | ||
377 | } | ||
378 | env->xcr0 = ((uint64_t)edx << 32) | eax; | ||
379 | - wreg(cpu->hvf_fd, HV_X86_XCR0, env->xcr0 | 1); | ||
380 | + wreg(cpu->hvf->fd, HV_X86_XCR0, env->xcr0 | 1); | ||
381 | macvm_set_rip(cpu, rip + ins_len); | ||
382 | break; | ||
383 | } | ||
384 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
385 | |||
386 | switch (cr) { | ||
387 | case 0x0: { | ||
388 | - macvm_set_cr0(cpu->hvf_fd, RRX(env, reg)); | ||
389 | + macvm_set_cr0(cpu->hvf->fd, RRX(env, reg)); | ||
390 | break; | ||
391 | } | ||
392 | case 4: { | ||
393 | - macvm_set_cr4(cpu->hvf_fd, RRX(env, reg)); | ||
394 | + macvm_set_cr4(cpu->hvf->fd, RRX(env, reg)); | ||
395 | break; | ||
396 | } | ||
397 | case 8: { | ||
398 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
399 | break; | ||
400 | } | ||
401 | case EXIT_REASON_TASK_SWITCH: { | ||
402 | - uint64_t vinfo = rvmcs(cpu->hvf_fd, VMCS_IDT_VECTORING_INFO); | ||
403 | + uint64_t vinfo = rvmcs(cpu->hvf->fd, VMCS_IDT_VECTORING_INFO); | ||
404 | x68_segment_selector sel = {.sel = exit_qual & 0xffff}; | ||
405 | vmx_handle_task_switch(cpu, sel, (exit_qual >> 30) & 0x3, | ||
406 | vinfo & VMCS_INTR_VALID, vinfo & VECTORING_INFO_VECTOR_MASK, vinfo | ||
407 | @@ -XXX,XX +XXX,XX @@ int hvf_vcpu_exec(CPUState *cpu) | ||
408 | break; | ||
409 | } | ||
410 | case EXIT_REASON_RDPMC: | ||
411 | - wreg(cpu->hvf_fd, HV_X86_RAX, 0); | ||
412 | - wreg(cpu->hvf_fd, HV_X86_RDX, 0); | ||
413 | + wreg(cpu->hvf->fd, HV_X86_RAX, 0); | ||
414 | + wreg(cpu->hvf->fd, HV_X86_RDX, 0); | ||
415 | macvm_set_rip(cpu, rip + ins_len); | ||
416 | break; | ||
417 | case VMX_REASON_VMCALL: | ||
418 | diff --git a/target/i386/hvf/x86.c b/target/i386/hvf/x86.c | ||
419 | index XXXXXXX..XXXXXXX 100644 | ||
420 | --- a/target/i386/hvf/x86.c | ||
421 | +++ b/target/i386/hvf/x86.c | ||
422 | @@ -XXX,XX +XXX,XX @@ bool x86_read_segment_descriptor(struct CPUState *cpu, | ||
423 | } | ||
424 | |||
425 | if (GDT_SEL == sel.ti) { | ||
426 | - base = rvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_BASE); | ||
427 | - limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_LIMIT); | ||
428 | + base = rvmcs(cpu->hvf->fd, VMCS_GUEST_GDTR_BASE); | ||
429 | + limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_GDTR_LIMIT); | ||
430 | } else { | ||
431 | - base = rvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_BASE); | ||
432 | - limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_LIMIT); | ||
433 | + base = rvmcs(cpu->hvf->fd, VMCS_GUEST_LDTR_BASE); | ||
434 | + limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_LDTR_LIMIT); | ||
435 | } | ||
436 | |||
437 | if (sel.index * 8 >= limit) { | ||
438 | @@ -XXX,XX +XXX,XX @@ bool x86_write_segment_descriptor(struct CPUState *cpu, | ||
439 | uint32_t limit; | ||
440 | |||
441 | if (GDT_SEL == sel.ti) { | ||
442 | - base = rvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_BASE); | ||
443 | - limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_LIMIT); | ||
444 | + base = rvmcs(cpu->hvf->fd, VMCS_GUEST_GDTR_BASE); | ||
445 | + limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_GDTR_LIMIT); | ||
446 | } else { | ||
447 | - base = rvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_BASE); | ||
448 | - limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_LIMIT); | ||
449 | + base = rvmcs(cpu->hvf->fd, VMCS_GUEST_LDTR_BASE); | ||
450 | + limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_LDTR_LIMIT); | ||
451 | } | ||
452 | |||
453 | if (sel.index * 8 >= limit) { | ||
454 | @@ -XXX,XX +XXX,XX @@ bool x86_write_segment_descriptor(struct CPUState *cpu, | ||
455 | bool x86_read_call_gate(struct CPUState *cpu, struct x86_call_gate *idt_desc, | ||
456 | int gate) | ||
457 | { | ||
458 | - target_ulong base = rvmcs(cpu->hvf_fd, VMCS_GUEST_IDTR_BASE); | ||
459 | - uint32_t limit = rvmcs(cpu->hvf_fd, VMCS_GUEST_IDTR_LIMIT); | ||
460 | + target_ulong base = rvmcs(cpu->hvf->fd, VMCS_GUEST_IDTR_BASE); | ||
461 | + uint32_t limit = rvmcs(cpu->hvf->fd, VMCS_GUEST_IDTR_LIMIT); | ||
462 | |||
463 | memset(idt_desc, 0, sizeof(*idt_desc)); | ||
464 | if (gate * 8 >= limit) { | ||
465 | @@ -XXX,XX +XXX,XX @@ bool x86_read_call_gate(struct CPUState *cpu, struct x86_call_gate *idt_desc, | ||
466 | |||
467 | bool x86_is_protected(struct CPUState *cpu) | ||
468 | { | ||
469 | - uint64_t cr0 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR0); | ||
470 | + uint64_t cr0 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR0); | ||
471 | return cr0 & CR0_PE; | ||
472 | } | ||
473 | |||
474 | @@ -XXX,XX +XXX,XX @@ bool x86_is_v8086(struct CPUState *cpu) | ||
475 | |||
476 | bool x86_is_long_mode(struct CPUState *cpu) | ||
477 | { | ||
478 | - return rvmcs(cpu->hvf_fd, VMCS_GUEST_IA32_EFER) & MSR_EFER_LMA; | ||
479 | + return rvmcs(cpu->hvf->fd, VMCS_GUEST_IA32_EFER) & MSR_EFER_LMA; | ||
480 | } | ||
481 | |||
482 | bool x86_is_long64_mode(struct CPUState *cpu) | ||
483 | @@ -XXX,XX +XXX,XX @@ bool x86_is_long64_mode(struct CPUState *cpu) | ||
484 | |||
485 | bool x86_is_paging_mode(struct CPUState *cpu) | ||
486 | { | ||
487 | - uint64_t cr0 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR0); | ||
488 | + uint64_t cr0 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR0); | ||
489 | return cr0 & CR0_PG; | ||
490 | } | ||
491 | |||
492 | bool x86_is_pae_enabled(struct CPUState *cpu) | ||
493 | { | ||
494 | - uint64_t cr4 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR4); | ||
495 | + uint64_t cr4 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR4); | ||
496 | return cr4 & CR4_PAE; | ||
497 | } | ||
498 | |||
499 | diff --git a/target/i386/hvf/x86_descr.c b/target/i386/hvf/x86_descr.c | ||
500 | index XXXXXXX..XXXXXXX 100644 | ||
501 | --- a/target/i386/hvf/x86_descr.c | ||
502 | +++ b/target/i386/hvf/x86_descr.c | ||
503 | @@ -XXX,XX +XXX,XX @@ static const struct vmx_segment_field { | ||
504 | |||
505 | uint32_t vmx_read_segment_limit(CPUState *cpu, X86Seg seg) | ||
506 | { | ||
507 | - return (uint32_t)rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].limit); | ||
508 | + return (uint32_t)rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].limit); | ||
509 | } | ||
510 | |||
511 | uint32_t vmx_read_segment_ar(CPUState *cpu, X86Seg seg) | ||
512 | { | ||
513 | - return (uint32_t)rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].ar_bytes); | ||
514 | + return (uint32_t)rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].ar_bytes); | ||
515 | } | ||
516 | |||
517 | uint64_t vmx_read_segment_base(CPUState *cpu, X86Seg seg) | ||
518 | { | ||
519 | - return rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].base); | ||
520 | + return rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].base); | ||
521 | } | ||
522 | |||
523 | x68_segment_selector vmx_read_segment_selector(CPUState *cpu, X86Seg seg) | ||
524 | { | ||
525 | x68_segment_selector sel; | ||
526 | - sel.sel = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].selector); | ||
527 | + sel.sel = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].selector); | ||
528 | return sel; | ||
529 | } | ||
530 | |||
531 | void vmx_write_segment_selector(struct CPUState *cpu, x68_segment_selector selector, X86Seg seg) | ||
532 | { | ||
533 | - wvmcs(cpu->hvf_fd, vmx_segment_fields[seg].selector, selector.sel); | ||
534 | + wvmcs(cpu->hvf->fd, vmx_segment_fields[seg].selector, selector.sel); | ||
535 | } | ||
536 | |||
537 | void vmx_read_segment_descriptor(struct CPUState *cpu, struct vmx_segment *desc, X86Seg seg) | ||
538 | { | ||
539 | - desc->sel = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].selector); | ||
540 | - desc->base = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].base); | ||
541 | - desc->limit = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].limit); | ||
542 | - desc->ar = rvmcs(cpu->hvf_fd, vmx_segment_fields[seg].ar_bytes); | ||
543 | + desc->sel = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].selector); | ||
544 | + desc->base = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].base); | ||
545 | + desc->limit = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].limit); | ||
546 | + desc->ar = rvmcs(cpu->hvf->fd, vmx_segment_fields[seg].ar_bytes); | ||
547 | } | ||
548 | |||
549 | void vmx_write_segment_descriptor(CPUState *cpu, struct vmx_segment *desc, X86Seg seg) | ||
550 | { | ||
551 | const struct vmx_segment_field *sf = &vmx_segment_fields[seg]; | ||
552 | |||
553 | - wvmcs(cpu->hvf_fd, sf->base, desc->base); | ||
554 | - wvmcs(cpu->hvf_fd, sf->limit, desc->limit); | ||
555 | - wvmcs(cpu->hvf_fd, sf->selector, desc->sel); | ||
556 | - wvmcs(cpu->hvf_fd, sf->ar_bytes, desc->ar); | ||
557 | + wvmcs(cpu->hvf->fd, sf->base, desc->base); | ||
558 | + wvmcs(cpu->hvf->fd, sf->limit, desc->limit); | ||
559 | + wvmcs(cpu->hvf->fd, sf->selector, desc->sel); | ||
560 | + wvmcs(cpu->hvf->fd, sf->ar_bytes, desc->ar); | ||
561 | } | ||
562 | |||
563 | void x86_segment_descriptor_to_vmx(struct CPUState *cpu, x68_segment_selector selector, struct x86_segment_descriptor *desc, struct vmx_segment *vmx_desc) | ||
564 | diff --git a/target/i386/hvf/x86_emu.c b/target/i386/hvf/x86_emu.c | ||
565 | index XXXXXXX..XXXXXXX 100644 | ||
566 | --- a/target/i386/hvf/x86_emu.c | ||
567 | +++ b/target/i386/hvf/x86_emu.c | ||
568 | @@ -XXX,XX +XXX,XX @@ void simulate_rdmsr(struct CPUState *cpu) | ||
569 | |||
570 | switch (msr) { | ||
571 | case MSR_IA32_TSC: | ||
572 | - val = rdtscp() + rvmcs(cpu->hvf_fd, VMCS_TSC_OFFSET); | ||
573 | + val = rdtscp() + rvmcs(cpu->hvf->fd, VMCS_TSC_OFFSET); | ||
574 | break; | ||
575 | case MSR_IA32_APICBASE: | ||
576 | val = cpu_get_apic_base(X86_CPU(cpu)->apic_state); | ||
577 | @@ -XXX,XX +XXX,XX @@ void simulate_rdmsr(struct CPUState *cpu) | ||
578 | val = x86_cpu->ucode_rev; | ||
579 | break; | ||
580 | case MSR_EFER: | ||
581 | - val = rvmcs(cpu->hvf_fd, VMCS_GUEST_IA32_EFER); | ||
582 | + val = rvmcs(cpu->hvf->fd, VMCS_GUEST_IA32_EFER); | ||
583 | break; | ||
584 | case MSR_FSBASE: | ||
585 | - val = rvmcs(cpu->hvf_fd, VMCS_GUEST_FS_BASE); | ||
586 | + val = rvmcs(cpu->hvf->fd, VMCS_GUEST_FS_BASE); | ||
587 | break; | ||
588 | case MSR_GSBASE: | ||
589 | - val = rvmcs(cpu->hvf_fd, VMCS_GUEST_GS_BASE); | ||
590 | + val = rvmcs(cpu->hvf->fd, VMCS_GUEST_GS_BASE); | ||
591 | break; | ||
592 | case MSR_KERNELGSBASE: | ||
593 | - val = rvmcs(cpu->hvf_fd, VMCS_HOST_FS_BASE); | ||
594 | + val = rvmcs(cpu->hvf->fd, VMCS_HOST_FS_BASE); | ||
595 | break; | ||
596 | case MSR_STAR: | ||
597 | abort(); | ||
598 | @@ -XXX,XX +XXX,XX @@ void simulate_wrmsr(struct CPUState *cpu) | ||
599 | cpu_set_apic_base(X86_CPU(cpu)->apic_state, data); | ||
600 | break; | ||
601 | case MSR_FSBASE: | ||
602 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_FS_BASE, data); | ||
603 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_FS_BASE, data); | ||
604 | break; | ||
605 | case MSR_GSBASE: | ||
606 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_GS_BASE, data); | ||
607 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_GS_BASE, data); | ||
608 | break; | ||
609 | case MSR_KERNELGSBASE: | ||
610 | - wvmcs(cpu->hvf_fd, VMCS_HOST_FS_BASE, data); | ||
611 | + wvmcs(cpu->hvf->fd, VMCS_HOST_FS_BASE, data); | ||
612 | break; | ||
613 | case MSR_STAR: | ||
614 | abort(); | ||
615 | @@ -XXX,XX +XXX,XX @@ void simulate_wrmsr(struct CPUState *cpu) | ||
616 | break; | ||
617 | case MSR_EFER: | ||
618 | /*printf("new efer %llx\n", EFER(cpu));*/ | ||
619 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_IA32_EFER, data); | ||
620 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_IA32_EFER, data); | ||
621 | if (data & MSR_EFER_NXE) { | ||
622 | - hv_vcpu_invalidate_tlb(cpu->hvf_fd); | ||
623 | + hv_vcpu_invalidate_tlb(cpu->hvf->fd); | ||
624 | } | ||
625 | break; | ||
626 | case MSR_MTRRphysBase(0): | ||
627 | @@ -XXX,XX +XXX,XX @@ void load_regs(struct CPUState *cpu) | ||
628 | CPUX86State *env = &x86_cpu->env; | ||
629 | |||
630 | int i = 0; | ||
631 | - RRX(env, R_EAX) = rreg(cpu->hvf_fd, HV_X86_RAX); | ||
632 | - RRX(env, R_EBX) = rreg(cpu->hvf_fd, HV_X86_RBX); | ||
633 | - RRX(env, R_ECX) = rreg(cpu->hvf_fd, HV_X86_RCX); | ||
634 | - RRX(env, R_EDX) = rreg(cpu->hvf_fd, HV_X86_RDX); | ||
635 | - RRX(env, R_ESI) = rreg(cpu->hvf_fd, HV_X86_RSI); | ||
636 | - RRX(env, R_EDI) = rreg(cpu->hvf_fd, HV_X86_RDI); | ||
637 | - RRX(env, R_ESP) = rreg(cpu->hvf_fd, HV_X86_RSP); | ||
638 | - RRX(env, R_EBP) = rreg(cpu->hvf_fd, HV_X86_RBP); | ||
639 | + RRX(env, R_EAX) = rreg(cpu->hvf->fd, HV_X86_RAX); | ||
640 | + RRX(env, R_EBX) = rreg(cpu->hvf->fd, HV_X86_RBX); | ||
641 | + RRX(env, R_ECX) = rreg(cpu->hvf->fd, HV_X86_RCX); | ||
642 | + RRX(env, R_EDX) = rreg(cpu->hvf->fd, HV_X86_RDX); | ||
643 | + RRX(env, R_ESI) = rreg(cpu->hvf->fd, HV_X86_RSI); | ||
644 | + RRX(env, R_EDI) = rreg(cpu->hvf->fd, HV_X86_RDI); | ||
645 | + RRX(env, R_ESP) = rreg(cpu->hvf->fd, HV_X86_RSP); | ||
646 | + RRX(env, R_EBP) = rreg(cpu->hvf->fd, HV_X86_RBP); | ||
647 | for (i = 8; i < 16; i++) { | ||
648 | - RRX(env, i) = rreg(cpu->hvf_fd, HV_X86_RAX + i); | ||
649 | + RRX(env, i) = rreg(cpu->hvf->fd, HV_X86_RAX + i); | ||
650 | } | ||
651 | |||
652 | - env->eflags = rreg(cpu->hvf_fd, HV_X86_RFLAGS); | ||
653 | + env->eflags = rreg(cpu->hvf->fd, HV_X86_RFLAGS); | ||
654 | rflags_to_lflags(env); | ||
655 | - env->eip = rreg(cpu->hvf_fd, HV_X86_RIP); | ||
656 | + env->eip = rreg(cpu->hvf->fd, HV_X86_RIP); | ||
657 | } | ||
658 | |||
659 | void store_regs(struct CPUState *cpu) | ||
660 | @@ -XXX,XX +XXX,XX @@ void store_regs(struct CPUState *cpu) | ||
661 | CPUX86State *env = &x86_cpu->env; | ||
662 | |||
663 | int i = 0; | ||
664 | - wreg(cpu->hvf_fd, HV_X86_RAX, RAX(env)); | ||
665 | - wreg(cpu->hvf_fd, HV_X86_RBX, RBX(env)); | ||
666 | - wreg(cpu->hvf_fd, HV_X86_RCX, RCX(env)); | ||
667 | - wreg(cpu->hvf_fd, HV_X86_RDX, RDX(env)); | ||
668 | - wreg(cpu->hvf_fd, HV_X86_RSI, RSI(env)); | ||
669 | - wreg(cpu->hvf_fd, HV_X86_RDI, RDI(env)); | ||
670 | - wreg(cpu->hvf_fd, HV_X86_RBP, RBP(env)); | ||
671 | - wreg(cpu->hvf_fd, HV_X86_RSP, RSP(env)); | ||
672 | + wreg(cpu->hvf->fd, HV_X86_RAX, RAX(env)); | ||
673 | + wreg(cpu->hvf->fd, HV_X86_RBX, RBX(env)); | ||
674 | + wreg(cpu->hvf->fd, HV_X86_RCX, RCX(env)); | ||
675 | + wreg(cpu->hvf->fd, HV_X86_RDX, RDX(env)); | ||
676 | + wreg(cpu->hvf->fd, HV_X86_RSI, RSI(env)); | ||
677 | + wreg(cpu->hvf->fd, HV_X86_RDI, RDI(env)); | ||
678 | + wreg(cpu->hvf->fd, HV_X86_RBP, RBP(env)); | ||
679 | + wreg(cpu->hvf->fd, HV_X86_RSP, RSP(env)); | ||
680 | for (i = 8; i < 16; i++) { | ||
681 | - wreg(cpu->hvf_fd, HV_X86_RAX + i, RRX(env, i)); | ||
682 | + wreg(cpu->hvf->fd, HV_X86_RAX + i, RRX(env, i)); | ||
683 | } | ||
684 | |||
685 | lflags_to_rflags(env); | ||
686 | - wreg(cpu->hvf_fd, HV_X86_RFLAGS, env->eflags); | ||
687 | + wreg(cpu->hvf->fd, HV_X86_RFLAGS, env->eflags); | ||
688 | macvm_set_rip(cpu, env->eip); | ||
689 | } | ||
690 | |||
691 | diff --git a/target/i386/hvf/x86_mmu.c b/target/i386/hvf/x86_mmu.c | ||
692 | index XXXXXXX..XXXXXXX 100644 | ||
693 | --- a/target/i386/hvf/x86_mmu.c | ||
694 | +++ b/target/i386/hvf/x86_mmu.c | ||
695 | @@ -XXX,XX +XXX,XX @@ static bool test_pt_entry(struct CPUState *cpu, struct gpt_translation *pt, | ||
696 | pt->err_code |= MMU_PAGE_PT; | ||
697 | } | ||
698 | |||
699 | - uint32_t cr0 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR0); | ||
700 | + uint32_t cr0 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR0); | ||
701 | /* check protection */ | ||
702 | if (cr0 & CR0_WP) { | ||
703 | if (pt->write_access && !pte_write_access(pte)) { | ||
704 | @@ -XXX,XX +XXX,XX @@ static bool walk_gpt(struct CPUState *cpu, target_ulong addr, int err_code, | ||
705 | { | ||
706 | int top_level, level; | ||
707 | bool is_large = false; | ||
708 | - target_ulong cr3 = rvmcs(cpu->hvf_fd, VMCS_GUEST_CR3); | ||
709 | + target_ulong cr3 = rvmcs(cpu->hvf->fd, VMCS_GUEST_CR3); | ||
710 | uint64_t page_mask = pae ? PAE_PTE_PAGE_MASK : LEGACY_PTE_PAGE_MASK; | ||
711 | |||
712 | memset(pt, 0, sizeof(*pt)); | ||
713 | diff --git a/target/i386/hvf/x86_task.c b/target/i386/hvf/x86_task.c | ||
714 | index XXXXXXX..XXXXXXX 100644 | ||
715 | --- a/target/i386/hvf/x86_task.c | ||
716 | +++ b/target/i386/hvf/x86_task.c | ||
717 | @@ -XXX,XX +XXX,XX @@ static void load_state_from_tss32(CPUState *cpu, struct x86_tss_segment32 *tss) | ||
718 | X86CPU *x86_cpu = X86_CPU(cpu); | ||
719 | CPUX86State *env = &x86_cpu->env; | ||
720 | |||
721 | - wvmcs(cpu->hvf_fd, VMCS_GUEST_CR3, tss->cr3); | ||
722 | + wvmcs(cpu->hvf->fd, VMCS_GUEST_CR3, tss->cr3); | ||
723 | |||
724 | env->eip = tss->eip; | ||
725 | env->eflags = tss->eflags | 2; | ||
726 | @@ -XXX,XX +XXX,XX @@ static int task_switch_32(CPUState *cpu, x68_segment_selector tss_sel, x68_segme | ||
727 | |||
728 | void vmx_handle_task_switch(CPUState *cpu, x68_segment_selector tss_sel, int reason, bool gate_valid, uint8_t gate, uint64_t gate_type) | ||
729 | { | ||
730 | - uint64_t rip = rreg(cpu->hvf_fd, HV_X86_RIP); | ||
731 | + uint64_t rip = rreg(cpu->hvf->fd, HV_X86_RIP); | ||
732 | if (!gate_valid || (gate_type != VMCS_INTR_T_HWEXCEPTION && | ||
733 | gate_type != VMCS_INTR_T_HWINTR && | ||
734 | gate_type != VMCS_INTR_T_NMI)) { | ||
735 | - int ins_len = rvmcs(cpu->hvf_fd, VMCS_EXIT_INSTRUCTION_LENGTH); | ||
736 | + int ins_len = rvmcs(cpu->hvf->fd, VMCS_EXIT_INSTRUCTION_LENGTH); | ||
737 | macvm_set_rip(cpu, rip + ins_len); | ||
738 | return; | ||
739 | } | ||
740 | @@ -XXX,XX +XXX,XX @@ void vmx_handle_task_switch(CPUState *cpu, x68_segment_selector tss_sel, int rea | ||
741 | //ret = task_switch_16(cpu, tss_sel, old_tss_sel, old_tss_base, &next_tss_desc); | ||
742 | VM_PANIC("task_switch_16"); | ||
743 | |||
744 | - macvm_set_cr0(cpu->hvf_fd, rvmcs(cpu->hvf_fd, VMCS_GUEST_CR0) | CR0_TS); | ||
745 | + macvm_set_cr0(cpu->hvf->fd, rvmcs(cpu->hvf->fd, VMCS_GUEST_CR0) | CR0_TS); | ||
746 | x86_segment_descriptor_to_vmx(cpu, tss_sel, &next_tss_desc, &vmx_seg); | ||
747 | vmx_write_segment_descriptor(cpu, &vmx_seg, R_TR); | ||
748 | |||
749 | store_regs(cpu); | ||
750 | |||
751 | - hv_vcpu_invalidate_tlb(cpu->hvf_fd); | ||
752 | - hv_vcpu_flush(cpu->hvf_fd); | ||
753 | + hv_vcpu_invalidate_tlb(cpu->hvf->fd); | ||
754 | + hv_vcpu_flush(cpu->hvf->fd); | ||
755 | } | ||
756 | diff --git a/target/i386/hvf/x86hvf.c b/target/i386/hvf/x86hvf.c | ||
757 | index XXXXXXX..XXXXXXX 100644 | ||
758 | --- a/target/i386/hvf/x86hvf.c | ||
759 | +++ b/target/i386/hvf/x86hvf.c | ||
760 | @@ -XXX,XX +XXX,XX @@ void hvf_put_xsave(CPUState *cpu_state) | ||
761 | |||
762 | x86_cpu_xsave_all_areas(X86_CPU(cpu_state), xsave); | ||
763 | |||
764 | - if (hv_vcpu_write_fpstate(cpu_state->hvf_fd, (void*)xsave, 4096)) { | ||
765 | + if (hv_vcpu_write_fpstate(cpu_state->hvf->fd, (void*)xsave, 4096)) { | ||
766 | abort(); | ||
767 | } | ||
768 | } | ||
769 | @@ -XXX,XX +XXX,XX @@ void hvf_put_segments(CPUState *cpu_state) | ||
770 | CPUX86State *env = &X86_CPU(cpu_state)->env; | ||
771 | struct vmx_segment seg; | ||
772 | |||
773 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_IDTR_LIMIT, env->idt.limit); | ||
774 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_IDTR_BASE, env->idt.base); | ||
775 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_IDTR_LIMIT, env->idt.limit); | ||
776 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_IDTR_BASE, env->idt.base); | ||
777 | |||
778 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_GDTR_LIMIT, env->gdt.limit); | ||
779 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_GDTR_BASE, env->gdt.base); | ||
780 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_GDTR_LIMIT, env->gdt.limit); | ||
781 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_GDTR_BASE, env->gdt.base); | ||
782 | |||
783 | - /* wvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR2, env->cr[2]); */ | ||
784 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR3, env->cr[3]); | ||
785 | + /* wvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR2, env->cr[2]); */ | ||
786 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR3, env->cr[3]); | ||
787 | vmx_update_tpr(cpu_state); | ||
788 | - wvmcs(cpu_state->hvf_fd, VMCS_GUEST_IA32_EFER, env->efer); | ||
789 | + wvmcs(cpu_state->hvf->fd, VMCS_GUEST_IA32_EFER, env->efer); | ||
790 | |||
791 | - macvm_set_cr4(cpu_state->hvf_fd, env->cr[4]); | ||
792 | - macvm_set_cr0(cpu_state->hvf_fd, env->cr[0]); | ||
793 | + macvm_set_cr4(cpu_state->hvf->fd, env->cr[4]); | ||
794 | + macvm_set_cr0(cpu_state->hvf->fd, env->cr[0]); | ||
795 | |||
796 | hvf_set_segment(cpu_state, &seg, &env->segs[R_CS], false); | ||
797 | vmx_write_segment_descriptor(cpu_state, &seg, R_CS); | ||
798 | @@ -XXX,XX +XXX,XX @@ void hvf_put_segments(CPUState *cpu_state) | ||
799 | hvf_set_segment(cpu_state, &seg, &env->ldt, false); | ||
800 | vmx_write_segment_descriptor(cpu_state, &seg, R_LDTR); | ||
801 | |||
802 | - hv_vcpu_flush(cpu_state->hvf_fd); | ||
803 | + hv_vcpu_flush(cpu_state->hvf->fd); | ||
804 | } | ||
805 | |||
806 | void hvf_put_msrs(CPUState *cpu_state) | ||
807 | { | ||
808 | CPUX86State *env = &X86_CPU(cpu_state)->env; | ||
809 | |||
810 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_CS, | ||
811 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_CS, | ||
812 | env->sysenter_cs); | ||
813 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_ESP, | ||
814 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_ESP, | ||
815 | env->sysenter_esp); | ||
816 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_EIP, | ||
817 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_EIP, | ||
818 | env->sysenter_eip); | ||
819 | |||
820 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_STAR, env->star); | ||
821 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_STAR, env->star); | ||
822 | |||
823 | #ifdef TARGET_X86_64 | ||
824 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_CSTAR, env->cstar); | ||
825 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_KERNELGSBASE, env->kernelgsbase); | ||
826 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_FMASK, env->fmask); | ||
827 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_LSTAR, env->lstar); | ||
828 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_CSTAR, env->cstar); | ||
829 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_KERNELGSBASE, env->kernelgsbase); | ||
830 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_FMASK, env->fmask); | ||
831 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_LSTAR, env->lstar); | ||
832 | #endif | ||
833 | |||
834 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_GSBASE, env->segs[R_GS].base); | ||
835 | - hv_vcpu_write_msr(cpu_state->hvf_fd, MSR_FSBASE, env->segs[R_FS].base); | ||
836 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_GSBASE, env->segs[R_GS].base); | ||
837 | + hv_vcpu_write_msr(cpu_state->hvf->fd, MSR_FSBASE, env->segs[R_FS].base); | ||
838 | } | ||
839 | |||
840 | |||
841 | @@ -XXX,XX +XXX,XX @@ void hvf_get_xsave(CPUState *cpu_state) | ||
842 | |||
843 | xsave = X86_CPU(cpu_state)->env.xsave_buf; | ||
844 | |||
845 | - if (hv_vcpu_read_fpstate(cpu_state->hvf_fd, (void*)xsave, 4096)) { | ||
846 | + if (hv_vcpu_read_fpstate(cpu_state->hvf->fd, (void*)xsave, 4096)) { | ||
847 | abort(); | ||
848 | } | ||
849 | |||
850 | @@ -XXX,XX +XXX,XX @@ void hvf_get_segments(CPUState *cpu_state) | ||
851 | vmx_read_segment_descriptor(cpu_state, &seg, R_LDTR); | ||
852 | hvf_get_segment(&env->ldt, &seg); | ||
853 | |||
854 | - env->idt.limit = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_IDTR_LIMIT); | ||
855 | - env->idt.base = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_IDTR_BASE); | ||
856 | - env->gdt.limit = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_GDTR_LIMIT); | ||
857 | - env->gdt.base = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_GDTR_BASE); | ||
858 | + env->idt.limit = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_IDTR_LIMIT); | ||
859 | + env->idt.base = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_IDTR_BASE); | ||
860 | + env->gdt.limit = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_GDTR_LIMIT); | ||
861 | + env->gdt.base = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_GDTR_BASE); | ||
862 | |||
863 | - env->cr[0] = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR0); | ||
864 | + env->cr[0] = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR0); | ||
865 | env->cr[2] = 0; | ||
866 | - env->cr[3] = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR3); | ||
867 | - env->cr[4] = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_CR4); | ||
868 | + env->cr[3] = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR3); | ||
869 | + env->cr[4] = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_CR4); | ||
870 | |||
871 | - env->efer = rvmcs(cpu_state->hvf_fd, VMCS_GUEST_IA32_EFER); | ||
872 | + env->efer = rvmcs(cpu_state->hvf->fd, VMCS_GUEST_IA32_EFER); | ||
873 | } | ||
874 | |||
875 | void hvf_get_msrs(CPUState *cpu_state) | ||
876 | @@ -XXX,XX +XXX,XX @@ void hvf_get_msrs(CPUState *cpu_state) | ||
877 | CPUX86State *env = &X86_CPU(cpu_state)->env; | ||
878 | uint64_t tmp; | ||
879 | |||
880 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_CS, &tmp); | ||
881 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_CS, &tmp); | ||
882 | env->sysenter_cs = tmp; | ||
883 | |||
884 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_ESP, &tmp); | ||
885 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_ESP, &tmp); | ||
886 | env->sysenter_esp = tmp; | ||
887 | |||
888 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_IA32_SYSENTER_EIP, &tmp); | ||
889 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_IA32_SYSENTER_EIP, &tmp); | ||
890 | env->sysenter_eip = tmp; | ||
891 | |||
892 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_STAR, &env->star); | ||
893 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_STAR, &env->star); | ||
894 | |||
895 | #ifdef TARGET_X86_64 | ||
896 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_CSTAR, &env->cstar); | ||
897 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_KERNELGSBASE, &env->kernelgsbase); | ||
898 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_FMASK, &env->fmask); | ||
899 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_LSTAR, &env->lstar); | ||
900 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_CSTAR, &env->cstar); | ||
901 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_KERNELGSBASE, &env->kernelgsbase); | ||
902 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_FMASK, &env->fmask); | ||
903 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_LSTAR, &env->lstar); | ||
904 | #endif | ||
905 | |||
906 | - hv_vcpu_read_msr(cpu_state->hvf_fd, MSR_IA32_APICBASE, &tmp); | ||
907 | + hv_vcpu_read_msr(cpu_state->hvf->fd, MSR_IA32_APICBASE, &tmp); | ||
908 | |||
909 | - env->tsc = rdtscp() + rvmcs(cpu_state->hvf_fd, VMCS_TSC_OFFSET); | ||
910 | + env->tsc = rdtscp() + rvmcs(cpu_state->hvf->fd, VMCS_TSC_OFFSET); | ||
911 | } | ||
912 | |||
913 | int hvf_put_registers(CPUState *cpu_state) | ||
914 | @@ -XXX,XX +XXX,XX @@ int hvf_put_registers(CPUState *cpu_state) | ||
915 | X86CPU *x86cpu = X86_CPU(cpu_state); | ||
916 | CPUX86State *env = &x86cpu->env; | ||
917 | |||
918 | - wreg(cpu_state->hvf_fd, HV_X86_RAX, env->regs[R_EAX]); | ||
919 | - wreg(cpu_state->hvf_fd, HV_X86_RBX, env->regs[R_EBX]); | ||
920 | - wreg(cpu_state->hvf_fd, HV_X86_RCX, env->regs[R_ECX]); | ||
921 | - wreg(cpu_state->hvf_fd, HV_X86_RDX, env->regs[R_EDX]); | ||
922 | - wreg(cpu_state->hvf_fd, HV_X86_RBP, env->regs[R_EBP]); | ||
923 | - wreg(cpu_state->hvf_fd, HV_X86_RSP, env->regs[R_ESP]); | ||
924 | - wreg(cpu_state->hvf_fd, HV_X86_RSI, env->regs[R_ESI]); | ||
925 | - wreg(cpu_state->hvf_fd, HV_X86_RDI, env->regs[R_EDI]); | ||
926 | - wreg(cpu_state->hvf_fd, HV_X86_R8, env->regs[8]); | ||
927 | - wreg(cpu_state->hvf_fd, HV_X86_R9, env->regs[9]); | ||
928 | - wreg(cpu_state->hvf_fd, HV_X86_R10, env->regs[10]); | ||
929 | - wreg(cpu_state->hvf_fd, HV_X86_R11, env->regs[11]); | ||
930 | - wreg(cpu_state->hvf_fd, HV_X86_R12, env->regs[12]); | ||
931 | - wreg(cpu_state->hvf_fd, HV_X86_R13, env->regs[13]); | ||
932 | - wreg(cpu_state->hvf_fd, HV_X86_R14, env->regs[14]); | ||
933 | - wreg(cpu_state->hvf_fd, HV_X86_R15, env->regs[15]); | ||
934 | - wreg(cpu_state->hvf_fd, HV_X86_RFLAGS, env->eflags); | ||
935 | - wreg(cpu_state->hvf_fd, HV_X86_RIP, env->eip); | ||
936 | + wreg(cpu_state->hvf->fd, HV_X86_RAX, env->regs[R_EAX]); | ||
937 | + wreg(cpu_state->hvf->fd, HV_X86_RBX, env->regs[R_EBX]); | ||
938 | + wreg(cpu_state->hvf->fd, HV_X86_RCX, env->regs[R_ECX]); | ||
939 | + wreg(cpu_state->hvf->fd, HV_X86_RDX, env->regs[R_EDX]); | ||
940 | + wreg(cpu_state->hvf->fd, HV_X86_RBP, env->regs[R_EBP]); | ||
941 | + wreg(cpu_state->hvf->fd, HV_X86_RSP, env->regs[R_ESP]); | ||
942 | + wreg(cpu_state->hvf->fd, HV_X86_RSI, env->regs[R_ESI]); | ||
943 | + wreg(cpu_state->hvf->fd, HV_X86_RDI, env->regs[R_EDI]); | ||
944 | + wreg(cpu_state->hvf->fd, HV_X86_R8, env->regs[8]); | ||
945 | + wreg(cpu_state->hvf->fd, HV_X86_R9, env->regs[9]); | ||
946 | + wreg(cpu_state->hvf->fd, HV_X86_R10, env->regs[10]); | ||
947 | + wreg(cpu_state->hvf->fd, HV_X86_R11, env->regs[11]); | ||
948 | + wreg(cpu_state->hvf->fd, HV_X86_R12, env->regs[12]); | ||
949 | + wreg(cpu_state->hvf->fd, HV_X86_R13, env->regs[13]); | ||
950 | + wreg(cpu_state->hvf->fd, HV_X86_R14, env->regs[14]); | ||
951 | + wreg(cpu_state->hvf->fd, HV_X86_R15, env->regs[15]); | ||
952 | + wreg(cpu_state->hvf->fd, HV_X86_RFLAGS, env->eflags); | ||
953 | + wreg(cpu_state->hvf->fd, HV_X86_RIP, env->eip); | ||
954 | |||
955 | - wreg(cpu_state->hvf_fd, HV_X86_XCR0, env->xcr0); | ||
956 | + wreg(cpu_state->hvf->fd, HV_X86_XCR0, env->xcr0); | ||
957 | |||
958 | hvf_put_xsave(cpu_state); | ||
959 | |||
960 | @@ -XXX,XX +XXX,XX @@ int hvf_put_registers(CPUState *cpu_state) | ||
961 | |||
962 | hvf_put_msrs(cpu_state); | ||
963 | |||
964 | - wreg(cpu_state->hvf_fd, HV_X86_DR0, env->dr[0]); | ||
965 | - wreg(cpu_state->hvf_fd, HV_X86_DR1, env->dr[1]); | ||
966 | - wreg(cpu_state->hvf_fd, HV_X86_DR2, env->dr[2]); | ||
967 | - wreg(cpu_state->hvf_fd, HV_X86_DR3, env->dr[3]); | ||
968 | - wreg(cpu_state->hvf_fd, HV_X86_DR4, env->dr[4]); | ||
969 | - wreg(cpu_state->hvf_fd, HV_X86_DR5, env->dr[5]); | ||
970 | - wreg(cpu_state->hvf_fd, HV_X86_DR6, env->dr[6]); | ||
971 | - wreg(cpu_state->hvf_fd, HV_X86_DR7, env->dr[7]); | ||
972 | + wreg(cpu_state->hvf->fd, HV_X86_DR0, env->dr[0]); | ||
973 | + wreg(cpu_state->hvf->fd, HV_X86_DR1, env->dr[1]); | ||
974 | + wreg(cpu_state->hvf->fd, HV_X86_DR2, env->dr[2]); | ||
975 | + wreg(cpu_state->hvf->fd, HV_X86_DR3, env->dr[3]); | ||
976 | + wreg(cpu_state->hvf->fd, HV_X86_DR4, env->dr[4]); | ||
977 | + wreg(cpu_state->hvf->fd, HV_X86_DR5, env->dr[5]); | ||
978 | + wreg(cpu_state->hvf->fd, HV_X86_DR6, env->dr[6]); | ||
979 | + wreg(cpu_state->hvf->fd, HV_X86_DR7, env->dr[7]); | ||
980 | |||
981 | return 0; | ||
982 | } | ||
983 | @@ -XXX,XX +XXX,XX @@ int hvf_get_registers(CPUState *cpu_state) | ||
984 | X86CPU *x86cpu = X86_CPU(cpu_state); | ||
985 | CPUX86State *env = &x86cpu->env; | ||
986 | |||
987 | - env->regs[R_EAX] = rreg(cpu_state->hvf_fd, HV_X86_RAX); | ||
988 | - env->regs[R_EBX] = rreg(cpu_state->hvf_fd, HV_X86_RBX); | ||
989 | - env->regs[R_ECX] = rreg(cpu_state->hvf_fd, HV_X86_RCX); | ||
990 | - env->regs[R_EDX] = rreg(cpu_state->hvf_fd, HV_X86_RDX); | ||
991 | - env->regs[R_EBP] = rreg(cpu_state->hvf_fd, HV_X86_RBP); | ||
992 | - env->regs[R_ESP] = rreg(cpu_state->hvf_fd, HV_X86_RSP); | ||
993 | - env->regs[R_ESI] = rreg(cpu_state->hvf_fd, HV_X86_RSI); | ||
994 | - env->regs[R_EDI] = rreg(cpu_state->hvf_fd, HV_X86_RDI); | ||
995 | - env->regs[8] = rreg(cpu_state->hvf_fd, HV_X86_R8); | ||
996 | - env->regs[9] = rreg(cpu_state->hvf_fd, HV_X86_R9); | ||
997 | - env->regs[10] = rreg(cpu_state->hvf_fd, HV_X86_R10); | ||
998 | - env->regs[11] = rreg(cpu_state->hvf_fd, HV_X86_R11); | ||
999 | - env->regs[12] = rreg(cpu_state->hvf_fd, HV_X86_R12); | ||
1000 | - env->regs[13] = rreg(cpu_state->hvf_fd, HV_X86_R13); | ||
1001 | - env->regs[14] = rreg(cpu_state->hvf_fd, HV_X86_R14); | ||
1002 | - env->regs[15] = rreg(cpu_state->hvf_fd, HV_X86_R15); | ||
1003 | + env->regs[R_EAX] = rreg(cpu_state->hvf->fd, HV_X86_RAX); | ||
1004 | + env->regs[R_EBX] = rreg(cpu_state->hvf->fd, HV_X86_RBX); | ||
1005 | + env->regs[R_ECX] = rreg(cpu_state->hvf->fd, HV_X86_RCX); | ||
1006 | + env->regs[R_EDX] = rreg(cpu_state->hvf->fd, HV_X86_RDX); | ||
1007 | + env->regs[R_EBP] = rreg(cpu_state->hvf->fd, HV_X86_RBP); | ||
1008 | + env->regs[R_ESP] = rreg(cpu_state->hvf->fd, HV_X86_RSP); | ||
1009 | + env->regs[R_ESI] = rreg(cpu_state->hvf->fd, HV_X86_RSI); | ||
1010 | + env->regs[R_EDI] = rreg(cpu_state->hvf->fd, HV_X86_RDI); | ||
1011 | + env->regs[8] = rreg(cpu_state->hvf->fd, HV_X86_R8); | ||
1012 | + env->regs[9] = rreg(cpu_state->hvf->fd, HV_X86_R9); | ||
1013 | + env->regs[10] = rreg(cpu_state->hvf->fd, HV_X86_R10); | ||
1014 | + env->regs[11] = rreg(cpu_state->hvf->fd, HV_X86_R11); | ||
1015 | + env->regs[12] = rreg(cpu_state->hvf->fd, HV_X86_R12); | ||
1016 | + env->regs[13] = rreg(cpu_state->hvf->fd, HV_X86_R13); | ||
1017 | + env->regs[14] = rreg(cpu_state->hvf->fd, HV_X86_R14); | ||
1018 | + env->regs[15] = rreg(cpu_state->hvf->fd, HV_X86_R15); | ||
1019 | |||
1020 | - env->eflags = rreg(cpu_state->hvf_fd, HV_X86_RFLAGS); | ||
1021 | - env->eip = rreg(cpu_state->hvf_fd, HV_X86_RIP); | ||
1022 | + env->eflags = rreg(cpu_state->hvf->fd, HV_X86_RFLAGS); | ||
1023 | + env->eip = rreg(cpu_state->hvf->fd, HV_X86_RIP); | ||
1024 | |||
1025 | hvf_get_xsave(cpu_state); | ||
1026 | - env->xcr0 = rreg(cpu_state->hvf_fd, HV_X86_XCR0); | ||
1027 | + env->xcr0 = rreg(cpu_state->hvf->fd, HV_X86_XCR0); | ||
1028 | |||
1029 | hvf_get_segments(cpu_state); | ||
1030 | hvf_get_msrs(cpu_state); | ||
1031 | |||
1032 | - env->dr[0] = rreg(cpu_state->hvf_fd, HV_X86_DR0); | ||
1033 | - env->dr[1] = rreg(cpu_state->hvf_fd, HV_X86_DR1); | ||
1034 | - env->dr[2] = rreg(cpu_state->hvf_fd, HV_X86_DR2); | ||
1035 | - env->dr[3] = rreg(cpu_state->hvf_fd, HV_X86_DR3); | ||
1036 | - env->dr[4] = rreg(cpu_state->hvf_fd, HV_X86_DR4); | ||
1037 | - env->dr[5] = rreg(cpu_state->hvf_fd, HV_X86_DR5); | ||
1038 | - env->dr[6] = rreg(cpu_state->hvf_fd, HV_X86_DR6); | ||
1039 | - env->dr[7] = rreg(cpu_state->hvf_fd, HV_X86_DR7); | ||
1040 | + env->dr[0] = rreg(cpu_state->hvf->fd, HV_X86_DR0); | ||
1041 | + env->dr[1] = rreg(cpu_state->hvf->fd, HV_X86_DR1); | ||
1042 | + env->dr[2] = rreg(cpu_state->hvf->fd, HV_X86_DR2); | ||
1043 | + env->dr[3] = rreg(cpu_state->hvf->fd, HV_X86_DR3); | ||
1044 | + env->dr[4] = rreg(cpu_state->hvf->fd, HV_X86_DR4); | ||
1045 | + env->dr[5] = rreg(cpu_state->hvf->fd, HV_X86_DR5); | ||
1046 | + env->dr[6] = rreg(cpu_state->hvf->fd, HV_X86_DR6); | ||
1047 | + env->dr[7] = rreg(cpu_state->hvf->fd, HV_X86_DR7); | ||
1048 | |||
1049 | x86_update_hflags(env); | ||
1050 | return 0; | ||
1051 | @@ -XXX,XX +XXX,XX @@ int hvf_get_registers(CPUState *cpu_state) | ||
1052 | static void vmx_set_int_window_exiting(CPUState *cpu) | ||
1053 | { | ||
1054 | uint64_t val; | ||
1055 | - val = rvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS); | ||
1056 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, val | | ||
1057 | + val = rvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS); | ||
1058 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, val | | ||
1059 | VMCS_PRI_PROC_BASED_CTLS_INT_WINDOW_EXITING); | ||
1060 | } | ||
1061 | |||
1062 | void vmx_clear_int_window_exiting(CPUState *cpu) | ||
1063 | { | ||
1064 | uint64_t val; | ||
1065 | - val = rvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS); | ||
1066 | - wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, val & | ||
1067 | + val = rvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS); | ||
1068 | + wvmcs(cpu->hvf->fd, VMCS_PRI_PROC_BASED_CTLS, val & | ||
1069 | ~VMCS_PRI_PROC_BASED_CTLS_INT_WINDOW_EXITING); | ||
1070 | } | ||
1071 | |||
1072 | @@ -XXX,XX +XXX,XX @@ bool hvf_inject_interrupts(CPUState *cpu_state) | ||
1073 | uint64_t info = 0; | ||
1074 | if (have_event) { | ||
1075 | info = vector | intr_type | VMCS_INTR_VALID; | ||
1076 | - uint64_t reason = rvmcs(cpu_state->hvf_fd, VMCS_EXIT_REASON); | ||
1077 | + uint64_t reason = rvmcs(cpu_state->hvf->fd, VMCS_EXIT_REASON); | ||
1078 | if (env->nmi_injected && reason != EXIT_REASON_TASK_SWITCH) { | ||
1079 | vmx_clear_nmi_blocking(cpu_state); | ||
1080 | } | ||
1081 | @@ -XXX,XX +XXX,XX @@ bool hvf_inject_interrupts(CPUState *cpu_state) | ||
1082 | info &= ~(1 << 12); /* clear undefined bit */ | ||
1083 | if (intr_type == VMCS_INTR_T_SWINTR || | ||
1084 | intr_type == VMCS_INTR_T_SWEXCEPTION) { | ||
1085 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_INST_LENGTH, env->ins_len); | ||
1086 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_INST_LENGTH, env->ins_len); | ||
1087 | } | ||
1088 | |||
1089 | if (env->has_error_code) { | ||
1090 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_EXCEPTION_ERROR, | ||
1091 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_EXCEPTION_ERROR, | ||
1092 | env->error_code); | ||
1093 | /* Indicate that VMCS_ENTRY_EXCEPTION_ERROR is valid */ | ||
1094 | info |= VMCS_INTR_DEL_ERRCODE; | ||
1095 | } | ||
1096 | /*printf("reinject %lx err %d\n", info, err);*/ | ||
1097 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_INTR_INFO, info); | ||
1098 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_INTR_INFO, info); | ||
1099 | }; | ||
1100 | } | ||
1101 | |||
1102 | @@ -XXX,XX +XXX,XX @@ bool hvf_inject_interrupts(CPUState *cpu_state) | ||
1103 | if (!(env->hflags2 & HF2_NMI_MASK) && !(info & VMCS_INTR_VALID)) { | ||
1104 | cpu_state->interrupt_request &= ~CPU_INTERRUPT_NMI; | ||
1105 | info = VMCS_INTR_VALID | VMCS_INTR_T_NMI | EXCP02_NMI; | ||
1106 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_INTR_INFO, info); | ||
1107 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_INTR_INFO, info); | ||
1108 | } else { | ||
1109 | vmx_set_nmi_window_exiting(cpu_state); | ||
1110 | } | ||
1111 | @@ -XXX,XX +XXX,XX @@ bool hvf_inject_interrupts(CPUState *cpu_state) | ||
1112 | int line = cpu_get_pic_interrupt(&x86cpu->env); | ||
1113 | cpu_state->interrupt_request &= ~CPU_INTERRUPT_HARD; | ||
1114 | if (line >= 0) { | ||
1115 | - wvmcs(cpu_state->hvf_fd, VMCS_ENTRY_INTR_INFO, line | | ||
1116 | + wvmcs(cpu_state->hvf->fd, VMCS_ENTRY_INTR_INFO, line | | ||
1117 | VMCS_INTR_VALID | VMCS_INTR_T_HWINTR); | ||
1118 | } | ||
1119 | } | ||
1120 | @@ -XXX,XX +XXX,XX @@ int hvf_process_events(CPUState *cpu_state) | ||
1121 | X86CPU *cpu = X86_CPU(cpu_state); | ||
1122 | CPUX86State *env = &cpu->env; | ||
1123 | |||
1124 | - env->eflags = rreg(cpu_state->hvf_fd, HV_X86_RFLAGS); | ||
1125 | + env->eflags = rreg(cpu_state->hvf->fd, HV_X86_RFLAGS); | ||
1126 | |||
1127 | if (cpu_state->interrupt_request & CPU_INTERRUPT_INIT) { | ||
1128 | cpu_synchronize_state(cpu_state); | ||
99 | -- | 1129 | -- |
100 | 2.20.1 | 1130 | 2.20.1 |
101 | 1131 | ||
102 | 1132 | diff view generated by jsdifflib |
1 | Switch the CMSDK APB timer device over to using its Clock input; the | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | pclk-frq property is now ignored. | ||
3 | 2 | ||
3 | The hooks we have that call us after reset, init and loadvm really all | ||
4 | just want to say "The reference of all register state is in the QEMU | ||
5 | vcpu struct, please push it". | ||
6 | |||
7 | We already have a working pushing mechanism though called cpu->vcpu_dirty, | ||
8 | so we can just reuse that for all of the above, syncing state properly the | ||
9 | next time we actually execute a vCPU. | ||
10 | |||
11 | This fixes PSCI resets on ARM, as they modify CPU state even after the | ||
12 | post init call has completed, but before we execute the vCPU again. | ||
13 | |||
14 | To also make the scheme work for x86, we have to make sure we don't | ||
15 | move stale eflags into our env when the vcpu state is dirty. | ||
16 | |||
17 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
18 | Reviewed-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
19 | Tested-by: Roman Bolshakov <r.bolshakov@yadro.com> | ||
20 | Reviewed-by: Sergio Lopez <slp@redhat.com> | ||
21 | Message-id: 20210519202253.76782-13-agraf@csgraf.de | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-19-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-19-peter.maydell@linaro.org | ||
10 | --- | 23 | --- |
11 | hw/timer/cmsdk-apb-timer.c | 18 ++++++++++++++---- | 24 | accel/hvf/hvf-accel-ops.c | 27 +++++++-------------------- |
12 | 1 file changed, 14 insertions(+), 4 deletions(-) | 25 | target/i386/hvf/x86hvf.c | 5 ++++- |
26 | 2 files changed, 11 insertions(+), 21 deletions(-) | ||
13 | 27 | ||
14 | diff --git a/hw/timer/cmsdk-apb-timer.c b/hw/timer/cmsdk-apb-timer.c | 28 | diff --git a/accel/hvf/hvf-accel-ops.c b/accel/hvf/hvf-accel-ops.c |
15 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/timer/cmsdk-apb-timer.c | 30 | --- a/accel/hvf/hvf-accel-ops.c |
17 | +++ b/hw/timer/cmsdk-apb-timer.c | 31 | +++ b/accel/hvf/hvf-accel-ops.c |
18 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_reset(DeviceState *dev) | 32 | @@ -XXX,XX +XXX,XX @@ static void hvf_cpu_synchronize_state(CPUState *cpu) |
19 | ptimer_transaction_commit(s->timer); | 33 | } |
20 | } | 34 | } |
21 | 35 | ||
22 | +static void cmsdk_apb_timer_clk_update(void *opaque) | 36 | -static void do_hvf_cpu_synchronize_post_reset(CPUState *cpu, |
23 | +{ | 37 | - run_on_cpu_data arg) |
24 | + CMSDKAPBTimer *s = CMSDK_APB_TIMER(opaque); | 38 | +static void do_hvf_cpu_synchronize_set_dirty(CPUState *cpu, |
25 | + | 39 | + run_on_cpu_data arg) |
26 | + ptimer_transaction_begin(s->timer); | ||
27 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | ||
28 | + ptimer_transaction_commit(s->timer); | ||
29 | +} | ||
30 | + | ||
31 | static void cmsdk_apb_timer_init(Object *obj) | ||
32 | { | 40 | { |
33 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 41 | - hvf_put_registers(cpu); |
34 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_init(Object *obj) | 42 | - cpu->vcpu_dirty = false; |
35 | s, "cmsdk-apb-timer", 0x1000); | 43 | + /* QEMU state is the reference, push it to HVF now and on next entry */ |
36 | sysbus_init_mmio(sbd, &s->iomem); | 44 | + cpu->vcpu_dirty = true; |
37 | sysbus_init_irq(sbd, &s->timerint); | ||
38 | - s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", NULL, NULL); | ||
39 | + s->pclk = qdev_init_clock_in(DEVICE(s), "pclk", | ||
40 | + cmsdk_apb_timer_clk_update, s); | ||
41 | } | 45 | } |
42 | 46 | ||
43 | static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | 47 | static void hvf_cpu_synchronize_post_reset(CPUState *cpu) |
44 | { | 48 | { |
45 | CMSDKAPBTimer *s = CMSDK_APB_TIMER(dev); | 49 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_post_reset, RUN_ON_CPU_NULL); |
46 | 50 | -} | |
47 | - if (s->pclk_frq == 0) { | 51 | - |
48 | - error_setg(errp, "CMSDK APB timer: pclk-frq property must be set"); | 52 | -static void do_hvf_cpu_synchronize_post_init(CPUState *cpu, |
49 | + if (!clock_has_source(s->pclk)) { | 53 | - run_on_cpu_data arg) |
50 | + error_setg(errp, "CMSDK APB timer: pclk clock must be connected"); | 54 | -{ |
51 | return; | 55 | - hvf_put_registers(cpu); |
52 | } | 56 | - cpu->vcpu_dirty = false; |
53 | 57 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_set_dirty, RUN_ON_CPU_NULL); | |
54 | @@ -XXX,XX +XXX,XX @@ static void cmsdk_apb_timer_realize(DeviceState *dev, Error **errp) | ||
55 | PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
56 | |||
57 | ptimer_transaction_begin(s->timer); | ||
58 | - ptimer_set_freq(s->timer, s->pclk_frq); | ||
59 | + ptimer_set_period_from_clock(s->timer, s->pclk, 1); | ||
60 | ptimer_transaction_commit(s->timer); | ||
61 | } | 58 | } |
62 | 59 | ||
60 | static void hvf_cpu_synchronize_post_init(CPUState *cpu) | ||
61 | { | ||
62 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_post_init, RUN_ON_CPU_NULL); | ||
63 | -} | ||
64 | - | ||
65 | -static void do_hvf_cpu_synchronize_pre_loadvm(CPUState *cpu, | ||
66 | - run_on_cpu_data arg) | ||
67 | -{ | ||
68 | - cpu->vcpu_dirty = true; | ||
69 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_set_dirty, RUN_ON_CPU_NULL); | ||
70 | } | ||
71 | |||
72 | static void hvf_cpu_synchronize_pre_loadvm(CPUState *cpu) | ||
73 | { | ||
74 | - run_on_cpu(cpu, do_hvf_cpu_synchronize_pre_loadvm, RUN_ON_CPU_NULL); | ||
75 | + run_on_cpu(cpu, do_hvf_cpu_synchronize_set_dirty, RUN_ON_CPU_NULL); | ||
76 | } | ||
77 | |||
78 | static void hvf_set_dirty_tracking(MemoryRegionSection *section, bool on) | ||
79 | diff --git a/target/i386/hvf/x86hvf.c b/target/i386/hvf/x86hvf.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/i386/hvf/x86hvf.c | ||
82 | +++ b/target/i386/hvf/x86hvf.c | ||
83 | @@ -XXX,XX +XXX,XX @@ int hvf_process_events(CPUState *cpu_state) | ||
84 | X86CPU *cpu = X86_CPU(cpu_state); | ||
85 | CPUX86State *env = &cpu->env; | ||
86 | |||
87 | - env->eflags = rreg(cpu_state->hvf->fd, HV_X86_RFLAGS); | ||
88 | + if (!cpu_state->vcpu_dirty) { | ||
89 | + /* light weight sync for CPU_INTERRUPT_HARD and IF_MASK */ | ||
90 | + env->eflags = rreg(cpu_state->hvf->fd, HV_X86_RFLAGS); | ||
91 | + } | ||
92 | |||
93 | if (cpu_state->interrupt_request & CPU_INTERRUPT_INIT) { | ||
94 | cpu_synchronize_state(cpu_state); | ||
63 | -- | 95 | -- |
64 | 2.20.1 | 96 | 2.20.1 |
65 | 97 | ||
66 | 98 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK watchdog, since we're about to do some | 1 | Coverity notes that we don't check for dup2() failing. Add some |
---|---|---|---|
2 | refactoring of how it is clocked. | 2 | assertions so that if it does ever happen we get some indication. |
3 | (This is similar to how we handle other "don't expect this syscall to | ||
4 | fail" checks in this test code.) | ||
3 | 5 | ||
6 | Fixes: Coverity CID 1432346 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 8 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> |
6 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20210525134458.6675-2-peter.maydell@linaro.org |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-5-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-5-peter.maydell@linaro.org | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | --- | 10 | --- |
12 | tests/qtest/cmsdk-apb-watchdog-test.c | 79 +++++++++++++++++++++++++++ | 11 | tests/qtest/bios-tables-test.c | 8 ++++++-- |
13 | MAINTAINERS | 1 + | 12 | 1 file changed, 6 insertions(+), 2 deletions(-) |
14 | tests/qtest/meson.build | 1 + | ||
15 | 3 files changed, 81 insertions(+) | ||
16 | create mode 100644 tests/qtest/cmsdk-apb-watchdog-test.c | ||
17 | 13 | ||
18 | diff --git a/tests/qtest/cmsdk-apb-watchdog-test.c b/tests/qtest/cmsdk-apb-watchdog-test.c | 14 | diff --git a/tests/qtest/bios-tables-test.c b/tests/qtest/bios-tables-test.c |
19 | new file mode 100644 | ||
20 | index XXXXXXX..XXXXXXX | ||
21 | --- /dev/null | ||
22 | +++ b/tests/qtest/cmsdk-apb-watchdog-test.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | +/* | ||
25 | + * QTest testcase for the CMSDK APB watchdog device | ||
26 | + * | ||
27 | + * Copyright (c) 2021 Linaro Limited | ||
28 | + * | ||
29 | + * This program is free software; you can redistribute it and/or modify it | ||
30 | + * under the terms of the GNU General Public License as published by the | ||
31 | + * Free Software Foundation; either version 2 of the License, or | ||
32 | + * (at your option) any later version. | ||
33 | + * | ||
34 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
35 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
36 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
37 | + * for more details. | ||
38 | + */ | ||
39 | + | ||
40 | +#include "qemu/osdep.h" | ||
41 | +#include "libqtest-single.h" | ||
42 | + | ||
43 | +/* | ||
44 | + * lm3s811evb watchdog; at board startup this runs at 200MHz / 16 == 12.5MHz, | ||
45 | + * which is 80ns per tick. | ||
46 | + */ | ||
47 | +#define WDOG_BASE 0x40000000 | ||
48 | + | ||
49 | +#define WDOGLOAD 0 | ||
50 | +#define WDOGVALUE 4 | ||
51 | +#define WDOGCONTROL 8 | ||
52 | +#define WDOGINTCLR 0xc | ||
53 | +#define WDOGRIS 0x10 | ||
54 | +#define WDOGMIS 0x14 | ||
55 | +#define WDOGLOCK 0xc00 | ||
56 | + | ||
57 | +static void test_watchdog(void) | ||
58 | +{ | ||
59 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
60 | + | ||
61 | + writel(WDOG_BASE + WDOGCONTROL, 1); | ||
62 | + writel(WDOG_BASE + WDOGLOAD, 1000); | ||
63 | + | ||
64 | + /* Step to just past the 500th tick */ | ||
65 | + clock_step(500 * 80 + 1); | ||
66 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
67 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
68 | + | ||
69 | + /* Just past the 1000th tick: timer should have fired */ | ||
70 | + clock_step(500 * 80); | ||
71 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
72 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 0); | ||
73 | + | ||
74 | + /* VALUE reloads at following tick */ | ||
75 | + clock_step(80); | ||
76 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
77 | + | ||
78 | + /* Writing any value to WDOGINTCLR clears the interrupt and reloads */ | ||
79 | + clock_step(500 * 80); | ||
80 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 500); | ||
81 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 1); | ||
82 | + writel(WDOG_BASE + WDOGINTCLR, 0); | ||
83 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGVALUE), ==, 1000); | ||
84 | + g_assert_cmpuint(readl(WDOG_BASE + WDOGRIS), ==, 0); | ||
85 | +} | ||
86 | + | ||
87 | +int main(int argc, char **argv) | ||
88 | +{ | ||
89 | + int r; | ||
90 | + | ||
91 | + g_test_init(&argc, &argv, NULL); | ||
92 | + | ||
93 | + qtest_start("-machine lm3s811evb"); | ||
94 | + | ||
95 | + qtest_add_func("/cmsdk-apb-watchdog/watchdog", test_watchdog); | ||
96 | + | ||
97 | + r = g_test_run(); | ||
98 | + | ||
99 | + qtest_end(); | ||
100 | + | ||
101 | + return r; | ||
102 | +} | ||
103 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
104 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
105 | --- a/MAINTAINERS | 16 | --- a/tests/qtest/bios-tables-test.c |
106 | +++ b/MAINTAINERS | 17 | +++ b/tests/qtest/bios-tables-test.c |
107 | @@ -XXX,XX +XXX,XX @@ F: hw/char/cmsdk-apb-uart.c | 18 | @@ -XXX,XX +XXX,XX @@ static void test_acpi_asl(test_data *data) |
108 | F: include/hw/char/cmsdk-apb-uart.h | 19 | exp_sdt->asl_file, sdt->asl_file); |
109 | F: hw/watchdog/cmsdk-apb-watchdog.c | 20 | int out = dup(STDOUT_FILENO); |
110 | F: include/hw/watchdog/cmsdk-apb-watchdog.h | 21 | int ret G_GNUC_UNUSED; |
111 | +F: tests/qtest/cmsdk-apb-watchdog-test.c | 22 | + int dupret; |
112 | F: hw/misc/tz-ppc.c | 23 | |
113 | F: include/hw/misc/tz-ppc.h | 24 | - dup2(STDERR_FILENO, STDOUT_FILENO); |
114 | F: hw/misc/tz-mpc.c | 25 | + g_assert(out >= 0); |
115 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 26 | + dupret = dup2(STDERR_FILENO, STDOUT_FILENO); |
116 | index XXXXXXX..XXXXXXX 100644 | 27 | + g_assert(dupret >= 0); |
117 | --- a/tests/qtest/meson.build | 28 | ret = system(diff) ; |
118 | +++ b/tests/qtest/meson.build | 29 | - dup2(out, STDOUT_FILENO); |
119 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | 30 | + dupret = dup2(out, STDOUT_FILENO); |
120 | 'npcm7xx_watchdog_timer-test'] | 31 | + g_assert(dupret >= 0); |
121 | qtests_arm = \ | 32 | close(out); |
122 | (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | 33 | g_free(diff); |
123 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_WATCHDOG') ? ['cmsdk-apb-watchdog-test'] : []) + \ | 34 | } |
124 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
125 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
126 | ['arm-cpu-features', | ||
127 | -- | 35 | -- |
128 | 2.20.1 | 36 | 2.20.1 |
129 | 37 | ||
130 | 38 | diff view generated by jsdifflib |
1 | Add a simple test of the CMSDK APB timer, since we're about to do | 1 | The e1000e_send_verify() test calls qemu_recv() but doesn't |
---|---|---|---|
2 | some refactoring of how it is clocked. | 2 | check that the call succeeded, which annoys Coverity. Add |
3 | an explicit test check for the length of the data. | ||
3 | 4 | ||
5 | (This is a test check, not a "we assume this syscall always | ||
6 | succeeds", so we use g_assert_cmpint() rather than g_assert().) | ||
7 | |||
8 | Fixes: Coverity CID 1432324 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 11 | Message-id: 20210525134458.6675-3-peter.maydell@linaro.org |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210128114145.20536-4-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-4-peter.maydell@linaro.org | ||
10 | --- | 12 | --- |
11 | tests/qtest/cmsdk-apb-timer-test.c | 75 ++++++++++++++++++++++++++++++ | 13 | tests/qtest/e1000e-test.c | 3 ++- |
12 | MAINTAINERS | 1 + | 14 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | tests/qtest/meson.build | 1 + | ||
14 | 3 files changed, 77 insertions(+) | ||
15 | create mode 100644 tests/qtest/cmsdk-apb-timer-test.c | ||
16 | 15 | ||
17 | diff --git a/tests/qtest/cmsdk-apb-timer-test.c b/tests/qtest/cmsdk-apb-timer-test.c | 16 | diff --git a/tests/qtest/e1000e-test.c b/tests/qtest/e1000e-test.c |
18 | new file mode 100644 | ||
19 | index XXXXXXX..XXXXXXX | ||
20 | --- /dev/null | ||
21 | +++ b/tests/qtest/cmsdk-apb-timer-test.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | +/* | ||
24 | + * QTest testcase for the CMSDK APB timer device | ||
25 | + * | ||
26 | + * Copyright (c) 2021 Linaro Limited | ||
27 | + * | ||
28 | + * This program is free software; you can redistribute it and/or modify it | ||
29 | + * under the terms of the GNU General Public License as published by the | ||
30 | + * Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
34 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
35 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
36 | + * for more details. | ||
37 | + */ | ||
38 | + | ||
39 | +#include "qemu/osdep.h" | ||
40 | +#include "libqtest-single.h" | ||
41 | + | ||
42 | +/* IoTKit/ARMSSE-200 timer0; driven at 25MHz in mps2-an385, so 40ns per tick */ | ||
43 | +#define TIMER_BASE 0x40000000 | ||
44 | + | ||
45 | +#define CTRL 0 | ||
46 | +#define VALUE 4 | ||
47 | +#define RELOAD 8 | ||
48 | +#define INTSTATUS 0xc | ||
49 | + | ||
50 | +static void test_timer(void) | ||
51 | +{ | ||
52 | + g_assert_true(readl(TIMER_BASE + INTSTATUS) == 0); | ||
53 | + | ||
54 | + /* Start timer: will fire after 40 * 1000 == 40000 ns */ | ||
55 | + writel(TIMER_BASE + RELOAD, 1000); | ||
56 | + writel(TIMER_BASE + CTRL, 9); | ||
57 | + | ||
58 | + /* Step to just past the 500th tick and check VALUE */ | ||
59 | + clock_step(40 * 500 + 1); | ||
60 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
61 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 500); | ||
62 | + | ||
63 | + /* Just past the 1000th tick: timer should have fired */ | ||
64 | + clock_step(40 * 500); | ||
65 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
66 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 0); | ||
67 | + | ||
68 | + /* VALUE reloads at the following tick */ | ||
69 | + clock_step(40); | ||
70 | + g_assert_cmpuint(readl(TIMER_BASE + VALUE), ==, 1000); | ||
71 | + | ||
72 | + /* Check write-1-to-clear behaviour of INTSTATUS */ | ||
73 | + writel(TIMER_BASE + INTSTATUS, 0); | ||
74 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 1); | ||
75 | + writel(TIMER_BASE + INTSTATUS, 1); | ||
76 | + g_assert_cmpuint(readl(TIMER_BASE + INTSTATUS), ==, 0); | ||
77 | + | ||
78 | + /* Turn off the timer */ | ||
79 | + writel(TIMER_BASE + CTRL, 0); | ||
80 | +} | ||
81 | + | ||
82 | +int main(int argc, char **argv) | ||
83 | +{ | ||
84 | + int r; | ||
85 | + | ||
86 | + g_test_init(&argc, &argv, NULL); | ||
87 | + | ||
88 | + qtest_start("-machine mps2-an385"); | ||
89 | + | ||
90 | + qtest_add_func("/cmsdk-apb-timer/timer", test_timer); | ||
91 | + | ||
92 | + r = g_test_run(); | ||
93 | + | ||
94 | + qtest_end(); | ||
95 | + | ||
96 | + return r; | ||
97 | +} | ||
98 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
99 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
100 | --- a/MAINTAINERS | 18 | --- a/tests/qtest/e1000e-test.c |
101 | +++ b/MAINTAINERS | 19 | +++ b/tests/qtest/e1000e-test.c |
102 | @@ -XXX,XX +XXX,XX @@ F: include/hw/rtc/pl031.h | 20 | @@ -XXX,XX +XXX,XX @@ static void e1000e_send_verify(QE1000E *d, int *test_sockets, QGuestAllocator *a |
103 | F: include/hw/arm/primecell.h | 21 | /* Check data sent to the backend */ |
104 | F: hw/timer/cmsdk-apb-timer.c | 22 | ret = qemu_recv(test_sockets[0], &recv_len, sizeof(recv_len), 0); |
105 | F: include/hw/timer/cmsdk-apb-timer.h | 23 | g_assert_cmpint(ret, == , sizeof(recv_len)); |
106 | +F: tests/qtest/cmsdk-apb-timer-test.c | 24 | - qemu_recv(test_sockets[0], buffer, 64, 0); |
107 | F: hw/timer/cmsdk-apb-dualtimer.c | 25 | + ret = qemu_recv(test_sockets[0], buffer, 64, 0); |
108 | F: include/hw/timer/cmsdk-apb-dualtimer.h | 26 | + g_assert_cmpint(ret, >=, 5); |
109 | F: hw/char/cmsdk-apb-uart.c | 27 | g_assert_cmpstr(buffer, == , "TEST"); |
110 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 28 | |
111 | index XXXXXXX..XXXXXXX 100644 | 29 | /* Free test data buffer */ |
112 | --- a/tests/qtest/meson.build | ||
113 | +++ b/tests/qtest/meson.build | ||
114 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
115 | 'npcm7xx_timer-test', | ||
116 | 'npcm7xx_watchdog_timer-test'] | ||
117 | qtests_arm = \ | ||
118 | + (config_all_devices.has_key('CONFIG_CMSDK_APB_TIMER') ? ['cmsdk-apb-timer-test'] : []) + \ | ||
119 | (config_all_devices.has_key('CONFIG_PFLASH_CFI02') ? ['pflash-cfi02-test'] : []) + \ | ||
120 | (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ | ||
121 | ['arm-cpu-features', | ||
122 | -- | 30 | -- |
123 | 2.20.1 | 31 | 2.20.1 |
124 | 32 | ||
125 | 33 | diff view generated by jsdifflib |
1 | Create a fixed-frequency Clock object to be the SYSCLK, and wire it | 1 | Coverity notices that the checks against mkstemp() failing in |
---|---|---|---|
2 | up to the devices that require it. | 2 | create_qcow2_with_mbr() are wrong: mkstemp returns -1 on failure but |
3 | the check is just "g_assert(fd)". Fix to use "g_assert(fd >= 0)", | ||
4 | matching the correct check in create_test_img(). | ||
3 | 5 | ||
6 | Fixes: Coverity CID 1432274 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 9 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> |
7 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Message-id: 20210525134458.6675-4-peter.maydell@linaro.org |
8 | Message-id: 20210128114145.20536-14-peter.maydell@linaro.org | ||
9 | Message-id: 20210121190622.22000-14-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | hw/arm/mps2.c | 9 +++++++++ | 12 | tests/qtest/hd-geo-test.c | 4 ++-- |
12 | 1 file changed, 9 insertions(+) | 13 | 1 file changed, 2 insertions(+), 2 deletions(-) |
13 | 14 | ||
14 | diff --git a/hw/arm/mps2.c b/hw/arm/mps2.c | 15 | diff --git a/tests/qtest/hd-geo-test.c b/tests/qtest/hd-geo-test.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/mps2.c | 17 | --- a/tests/qtest/hd-geo-test.c |
17 | +++ b/hw/arm/mps2.c | 18 | +++ b/tests/qtest/hd-geo-test.c |
18 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ static char *create_qcow2_with_mbr(MBRpartitions mbr, uint64_t sectors) |
19 | #include "hw/net/lan9118.h" | ||
20 | #include "net/net.h" | ||
21 | #include "hw/watchdog/cmsdk-apb-watchdog.h" | ||
22 | +#include "hw/qdev-clock.h" | ||
23 | #include "qom/object.h" | ||
24 | |||
25 | typedef enum MPS2FPGAType { | ||
26 | @@ -XXX,XX +XXX,XX @@ struct MPS2MachineState { | ||
27 | CMSDKAPBDualTimer dualtimer; | ||
28 | CMSDKAPBWatchdog watchdog; | ||
29 | CMSDKAPBTimer timer[2]; | ||
30 | + Clock *sysclk; | ||
31 | }; | ||
32 | |||
33 | #define TYPE_MPS2_MACHINE "mps2" | ||
34 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
35 | exit(EXIT_FAILURE); | ||
36 | } | 20 | } |
37 | 21 | ||
38 | + /* This clock doesn't need migration because it is fixed-frequency */ | 22 | fd = mkstemp(raw_path); |
39 | + mms->sysclk = clock_new(OBJECT(machine), "SYSCLK"); | 23 | - g_assert(fd); |
40 | + clock_set_hz(mms->sysclk, SYSCLK_FRQ); | 24 | + g_assert(fd >= 0); |
41 | + | 25 | close(fd); |
42 | /* The FPGA images have an odd combination of different RAMs, | 26 | |
43 | * because in hardware they are different implementations and | 27 | fd = open(raw_path, O_WRONLY); |
44 | * connected to different buses, giving varying performance/size | 28 | @@ -XXX,XX +XXX,XX @@ static char *create_qcow2_with_mbr(MBRpartitions mbr, uint64_t sectors) |
45 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | 29 | close(fd); |
46 | TYPE_CMSDK_APB_TIMER); | 30 | |
47 | sbd = SYS_BUS_DEVICE(&mms->timer[i]); | 31 | fd = mkstemp(qcow2_path); |
48 | qdev_prop_set_uint32(DEVICE(&mms->timer[i]), "pclk-frq", SYSCLK_FRQ); | 32 | - g_assert(fd); |
49 | + qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk); | 33 | + g_assert(fd >= 0); |
50 | sysbus_realize_and_unref(sbd, &error_fatal); | 34 | close(fd); |
51 | sysbus_mmio_map(sbd, 0, base); | 35 | |
52 | sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno)); | 36 | qemu_img_path = getenv("QTEST_QEMU_IMG"); |
53 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
54 | object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, | ||
55 | TYPE_CMSDK_APB_DUALTIMER); | ||
56 | qdev_prop_set_uint32(DEVICE(&mms->dualtimer), "pclk-frq", SYSCLK_FRQ); | ||
57 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk); | ||
58 | sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); | ||
59 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | ||
60 | qdev_get_gpio_in(armv7m, 10)); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mps2_common_init(MachineState *machine) | ||
62 | object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, | ||
63 | TYPE_CMSDK_APB_WATCHDOG); | ||
64 | qdev_prop_set_uint32(DEVICE(&mms->watchdog), "wdogclk-frq", SYSCLK_FRQ); | ||
65 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk); | ||
66 | sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); | ||
67 | sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, | ||
68 | qdev_get_gpio_in_named(armv7m, "NMI", 0)); | ||
69 | -- | 37 | -- |
70 | 2.20.1 | 38 | 2.20.1 |
71 | 39 | ||
72 | 40 | diff view generated by jsdifflib |
1 | Create two input clocks on the ARMSSE devices, one for the normal | 1 | Coverity points out that we calculate a 64-bit value using 32-bit |
---|---|---|---|
2 | MAINCLK, and one for the 32KHz S32KCLK, and wire these up to the | 2 | arithmetic; add the cast to force the multiply to be done as 64-bits. |
3 | appropriate devices. The old property-based clock frequency setting | 3 | (The overflow will never happen with the current test data.) |
4 | will remain in place until conversion is complete. | ||
5 | 4 | ||
6 | This is a migration compatibility break for machines mps2-an505, | 5 | Fixes: Coverity CID 1432320 |
7 | mps2-an521, musca-a, musca-b1. | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> | ||
9 | Message-id: 20210525134458.6675-5-peter.maydell@linaro.org | ||
10 | --- | ||
11 | tests/qtest/pflash-cfi02-test.c | 2 +- | ||
12 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
8 | 13 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | diff --git a/tests/qtest/pflash-cfi02-test.c b/tests/qtest/pflash-cfi02-test.c |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
12 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Message-id: 20210128114145.20536-12-peter.maydell@linaro.org | ||
14 | Message-id: 20210121190622.22000-12-peter.maydell@linaro.org | ||
15 | --- | ||
16 | include/hw/arm/armsse.h | 6 ++++++ | ||
17 | hw/arm/armsse.c | 17 +++++++++++++++-- | ||
18 | 2 files changed, 21 insertions(+), 2 deletions(-) | ||
19 | |||
20 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/include/hw/arm/armsse.h | 16 | --- a/tests/qtest/pflash-cfi02-test.c |
23 | +++ b/include/hw/arm/armsse.h | 17 | +++ b/tests/qtest/pflash-cfi02-test.c |
24 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ static void test_geometry(const void *opaque) |
25 | * per-CPU identity and control register blocks | 19 | |
26 | * | 20 | for (int region = 0; region < nb_erase_regions; ++region) { |
27 | * QEMU interface: | 21 | for (uint32_t i = 0; i < c->nb_blocs[region]; ++i) { |
28 | + * + Clock input "MAINCLK": clock for CPUs and most peripherals | 22 | - uint64_t byte_addr = i * c->sector_len[region]; |
29 | + * + Clock input "S32KCLK": slow 32KHz clock used for a few peripherals | 23 | + uint64_t byte_addr = (uint64_t)i * c->sector_len[region]; |
30 | * + QOM property "memory" is a MemoryRegion containing the devices provided | 24 | g_assert_cmphex(flash_read(c, byte_addr), ==, bank_mask(c)); |
31 | * by the board model. | 25 | } |
32 | * + QOM property "MAINCLK_FRQ" is the frequency of the main system clock | ||
33 | @@ -XXX,XX +XXX,XX @@ | ||
34 | #include "hw/misc/armsse-mhu.h" | ||
35 | #include "hw/misc/unimp.h" | ||
36 | #include "hw/or-irq.h" | ||
37 | +#include "hw/clock.h" | ||
38 | #include "hw/core/split-irq.h" | ||
39 | #include "hw/cpu/cluster.h" | ||
40 | #include "qom/object.h" | ||
41 | @@ -XXX,XX +XXX,XX @@ struct ARMSSE { | ||
42 | |||
43 | uint32_t nsccfg; | ||
44 | |||
45 | + Clock *mainclk; | ||
46 | + Clock *s32kclk; | ||
47 | + | ||
48 | /* Properties */ | ||
49 | MemoryRegion *board_memory; | ||
50 | uint32_t exp_numirq; | ||
51 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/armsse.c | ||
54 | +++ b/hw/arm/armsse.c | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | #include "hw/arm/armsse.h" | ||
57 | #include "hw/arm/boot.h" | ||
58 | #include "hw/irq.h" | ||
59 | +#include "hw/qdev-clock.h" | ||
60 | |||
61 | /* Format of the System Information block SYS_CONFIG register */ | ||
62 | typedef enum SysConfigFormat { | ||
63 | @@ -XXX,XX +XXX,XX @@ static void armsse_init(Object *obj) | ||
64 | assert(info->sram_banks <= MAX_SRAM_BANKS); | ||
65 | assert(info->num_cpus <= SSE_MAX_CPUS); | ||
66 | |||
67 | + s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); | ||
68 | + s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); | ||
69 | + | ||
70 | memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); | ||
71 | |||
72 | for (i = 0; i < info->num_cpus; i++) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
74 | * map its upstream ends to the right place in the container. | ||
75 | */ | ||
76 | qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); | ||
77 | + qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); | ||
78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { | ||
79 | return; | ||
80 | } | ||
81 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
82 | &error_abort); | ||
83 | |||
84 | qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); | ||
85 | + qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); | ||
86 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { | ||
87 | return; | ||
88 | } | ||
89 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
90 | &error_abort); | ||
91 | |||
92 | qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); | ||
93 | + qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); | ||
94 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { | ||
95 | return; | ||
96 | } | ||
97 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
98 | * 0x4002f000: S32K timer | ||
99 | */ | ||
100 | qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); | ||
101 | + qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); | ||
102 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { | ||
103 | return; | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
106 | qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); | ||
107 | |||
108 | qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); | ||
109 | + qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); | ||
110 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { | ||
111 | return; | ||
112 | } | ||
113 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
114 | /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ | ||
115 | |||
116 | qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); | ||
117 | + qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); | ||
118 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { | ||
119 | return; | ||
120 | } | ||
121 | @@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp) | ||
122 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); | ||
123 | |||
124 | qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); | ||
125 | + qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); | ||
126 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { | ||
127 | return; | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ static void armsse_idau_check(IDAUInterface *ii, uint32_t address, | ||
130 | |||
131 | static const VMStateDescription armsse_vmstate = { | ||
132 | .name = "iotkit", | ||
133 | - .version_id = 1, | ||
134 | - .minimum_version_id = 1, | ||
135 | + .version_id = 2, | ||
136 | + .minimum_version_id = 2, | ||
137 | .fields = (VMStateField[]) { | ||
138 | + VMSTATE_CLOCK(mainclk, ARMSSE), | ||
139 | + VMSTATE_CLOCK(s32kclk, ARMSSE), | ||
140 | VMSTATE_UINT32(nsccfg, ARMSSE), | ||
141 | VMSTATE_END_OF_LIST() | ||
142 | } | 26 | } |
143 | -- | 27 | -- |
144 | 2.20.1 | 28 | 2.20.1 |
145 | 29 | ||
146 | 30 | diff view generated by jsdifflib |
1 | Add a function for checking whether a clock has a source. This is | 1 | Coverity points out that in tpm_test_swtpm_migration_test() we |
---|---|---|---|
2 | useful for devices which have input clocks that must be wired up by | 2 | assume that src_tpm_addr and dst_tpm_addr are non-NULL (we |
3 | the board as it allows them to fail in realize rather than ploughing | 3 | pass them to tpm_util_migration_start_qemu() which will |
4 | on with a zero-period clock. | 4 | unconditionally dereference them) but then later explicitly |
5 | check them for NULL. Remove the pointless checks. | ||
6 | |||
7 | Fixes: Coverity CID 1432367, 1432359 | ||
5 | 8 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> |
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Message-id: 20210525134458.6675-6-peter.maydell@linaro.org |
10 | Message-id: 20210128114145.20536-3-peter.maydell@linaro.org | ||
11 | Message-id: 20210121190622.22000-3-peter.maydell@linaro.org | ||
12 | --- | 13 | --- |
13 | docs/devel/clocks.rst | 16 ++++++++++++++++ | 14 | tests/qtest/tpm-tests.c | 12 ++++-------- |
14 | include/hw/clock.h | 15 +++++++++++++++ | 15 | 1 file changed, 4 insertions(+), 8 deletions(-) |
15 | 2 files changed, 31 insertions(+) | ||
16 | 16 | ||
17 | diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst | 17 | diff --git a/tests/qtest/tpm-tests.c b/tests/qtest/tpm-tests.c |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/docs/devel/clocks.rst | 19 | --- a/tests/qtest/tpm-tests.c |
20 | +++ b/docs/devel/clocks.rst | 20 | +++ b/tests/qtest/tpm-tests.c |
21 | @@ -XXX,XX +XXX,XX @@ object during device instance init. For example: | 21 | @@ -XXX,XX +XXX,XX @@ void tpm_test_swtpm_migration_test(const char *src_tpm_path, |
22 | /* set initial value to 10ns / 100MHz */ | 22 | qtest_quit(src_qemu); |
23 | clock_set_ns(clk, 10); | 23 | |
24 | 24 | tpm_util_swtpm_kill(dst_tpm_pid); | |
25 | +To enforce that the clock is wired up by the board code, you can | 25 | - if (dst_tpm_addr) { |
26 | +call ``clock_has_source()`` in your device's realize method: | 26 | - g_unlink(dst_tpm_addr->u.q_unix.path); |
27 | + | 27 | - qapi_free_SocketAddress(dst_tpm_addr); |
28 | +.. code-block:: c | 28 | - } |
29 | + | 29 | + g_unlink(dst_tpm_addr->u.q_unix.path); |
30 | + if (!clock_has_source(s->clk)) { | 30 | + qapi_free_SocketAddress(dst_tpm_addr); |
31 | + error_setg(errp, "MyDevice: clk input must be connected"); | 31 | |
32 | + return; | 32 | tpm_util_swtpm_kill(src_tpm_pid); |
33 | + } | 33 | - if (src_tpm_addr) { |
34 | + | 34 | - g_unlink(src_tpm_addr->u.q_unix.path); |
35 | +Note that this only checks that the clock has been wired up; it is | 35 | - qapi_free_SocketAddress(src_tpm_addr); |
36 | +still possible that the output clock connected to it is disabled | 36 | - } |
37 | +or has not yet been configured, in which case the period will be | 37 | + g_unlink(src_tpm_addr->u.q_unix.path); |
38 | +zero. You should use the clock callback to find out when the clock | 38 | + qapi_free_SocketAddress(src_tpm_addr); |
39 | +period changes. | 39 | } |
40 | + | ||
41 | Fetching clock frequency/period | ||
42 | ------------------------------- | ||
43 | |||
44 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/include/hw/clock.h | ||
47 | +++ b/include/hw/clock.h | ||
48 | @@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk); | ||
49 | */ | ||
50 | void clock_set_source(Clock *clk, Clock *src); | ||
51 | |||
52 | +/** | ||
53 | + * clock_has_source: | ||
54 | + * @clk: the clock | ||
55 | + * | ||
56 | + * Returns true if the clock has a source clock connected to it. | ||
57 | + * This is useful for devices which have input clocks which must | ||
58 | + * be connected by the board/SoC code which creates them. The | ||
59 | + * device code can use this to check in its realize method that | ||
60 | + * the clock has been connected. | ||
61 | + */ | ||
62 | +static inline bool clock_has_source(const Clock *clk) | ||
63 | +{ | ||
64 | + return clk->source != NULL; | ||
65 | +} | ||
66 | + | ||
67 | /** | ||
68 | * clock_set: | ||
69 | * @clk: the clock to initialize. | ||
70 | -- | 40 | -- |
71 | 2.20.1 | 41 | 2.20.1 |
72 | 42 | ||
73 | 43 | diff view generated by jsdifflib |
1 | From: Joelle van Dyne <j@getutm.app> | 1 | Coverity complains that we don't check for failures from dup() |
---|---|---|---|
2 | and mkstemp(); add asserts that these syscalls succeeded. | ||
2 | 3 | ||
4 | Fixes: Coverity CID 1432516, 1432574 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Stefan Berger <stefanb@linux.ibm.com> | ||
3 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
4 | Signed-off-by: Joelle van Dyne <j@getutm.app> | 8 | Message-id: 20210525134458.6675-7-peter.maydell@linaro.org |
5 | Message-id: 20210126012457.39046-9-j@getutm.app | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | 9 | --- |
8 | configure | 5 ++++- | 10 | tests/unit/test-vmstate.c | 5 ++++- |
9 | 1 file changed, 4 insertions(+), 1 deletion(-) | 11 | 1 file changed, 4 insertions(+), 1 deletion(-) |
10 | 12 | ||
11 | diff --git a/configure b/configure | 13 | diff --git a/tests/unit/test-vmstate.c b/tests/unit/test-vmstate.c |
12 | index XXXXXXX..XXXXXXX 100755 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/configure | 15 | --- a/tests/unit/test-vmstate.c |
14 | +++ b/configure | 16 | +++ b/tests/unit/test-vmstate.c |
15 | @@ -XXX,XX +XXX,XX @@ if test "$cross_compile" = "yes"; then | 17 | @@ -XXX,XX +XXX,XX @@ static int temp_fd; |
16 | echo "system = 'darwin'" >> $cross | 18 | /* Duplicate temp_fd and seek to the beginning of the file */ |
17 | fi | 19 | static QEMUFile *open_test_file(bool write) |
18 | case "$ARCH" in | 20 | { |
19 | - i386|x86_64) | 21 | - int fd = dup(temp_fd); |
20 | + i386) | 22 | + int fd; |
21 | echo "cpu_family = 'x86'" >> $cross | 23 | QIOChannel *ioc; |
22 | ;; | 24 | QEMUFile *f; |
23 | + x86_64) | 25 | |
24 | + echo "cpu_family = 'x86_64'" >> $cross | 26 | + fd = dup(temp_fd); |
25 | + ;; | 27 | + g_assert(fd >= 0); |
26 | ppc64le) | 28 | lseek(fd, 0, SEEK_SET); |
27 | echo "cpu_family = 'ppc64'" >> $cross | 29 | if (write) { |
28 | ;; | 30 | g_assert_cmpint(ftruncate(fd, 0), ==, 0); |
31 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | ||
32 | g_autofree char *temp_file = g_strdup_printf("%s/vmst.test.XXXXXX", | ||
33 | g_get_tmp_dir()); | ||
34 | temp_fd = mkstemp(temp_file); | ||
35 | + g_assert(temp_fd >= 0); | ||
36 | |||
37 | module_call_init(MODULE_INIT_QOM); | ||
38 | |||
29 | -- | 39 | -- |
30 | 2.20.1 | 40 | 2.20.1 |
31 | 41 | ||
32 | 42 | diff view generated by jsdifflib |