1 | Nothing too exciting, but does include the last bits of v8.1M support work. | 1 | Hi; this pullreq contains mainly a chunk of RTH's refactoring |
---|---|---|---|
2 | of the Arm pagetable walk code, plus a series from me fixing | ||
3 | configure checkpatch warnings, and some old patches to various | ||
4 | files all over the tree getting rid of dynamic stack allocation. | ||
2 | 5 | ||
6 | thanks | ||
3 | -- PMM | 7 | -- PMM |
4 | 8 | ||
5 | The following changes since commit e79de63ab1bd1f6550e7b915e433bec1ad1a870a: | 9 | The following changes since commit 6338c30111d596d955e6bc933a82184a0b910c43: |
6 | 10 | ||
7 | Merge remote-tracking branch 'remotes/rth-gitlab/tags/pull-tcg-20210107' into staging (2021-01-07 20:34:05 +0000) | 11 | Merge tag 'm68k-for-7.2-pull-request' of https://github.com/vivier/qemu-m68k into staging (2022-09-21 13:12:36 -0400) |
8 | 12 | ||
9 | are available in the Git repository at: | 13 | are available in the Git repository at: |
10 | 14 | ||
11 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210108 | 15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220922 |
12 | 16 | ||
13 | for you to fetch changes up to c9f8511ea8d2b80723af0fea1f716d752c1b5208: | 17 | for you to fetch changes up to b3b5472db0ab7a53499441c1fe1dedec05b1e285: |
14 | 18 | ||
15 | docs/system: arm: Add sabrelite board description (2021-01-08 15:13:39 +0000) | 19 | configure: Avoid use of 'local' as it is non-POSIX (2022-09-22 16:38:29 +0100) |
16 | 20 | ||
17 | ---------------------------------------------------------------- | 21 | ---------------------------------------------------------------- |
18 | target-arm queue: | 22 | target-arm queue: |
19 | * intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs | 23 | * hw/net/can: fix Xilinx ZynqMP CAN RX FIFO logic |
20 | * target/arm: Fix MTE0_ACTIVE | 24 | * Fix alignment for Neon VLD4.32 |
21 | * target/arm: Implement v8.1M and Cortex-M55 model | 25 | * Refactoring of page-table-walk code |
22 | * hw/arm/highbank: Drop dead KVM support code | 26 | * hw/acpi: Add ospm_status hook implementation for acpi-ged |
23 | * util/qemu-timer: Make timer_free() imply timer_del() | 27 | * hw/net/lan9118: Signal TSFL_INT flag when TX FIFO reaches specified level |
24 | * various devices: Use ptimer_free() in finalize function | 28 | * chardev/baum: avoid variable-length arrays |
25 | * docs/system: arm: Add sabrelite board description | 29 | * io/channel-websock: avoid variable-length arrays |
26 | * sabrelite: Minor fixes to allow booting U-Boot | 30 | * hw/net/e1000e_core: Use definition to avoid dynamic stack allocation |
31 | * hw/ppc/pnv: Avoid dynamic stack allocation | ||
32 | * hw/intc/xics: Avoid dynamic stack allocation | ||
33 | * hw/i386/multiboot: Avoid dynamic stack allocation | ||
34 | * hw/usb/hcd-ohci: Use definition to avoid dynamic stack allocation | ||
35 | * ui/curses: Avoid dynamic stack allocation | ||
36 | * tests/unit/test-vmstate: Avoid dynamic stack allocation | ||
37 | * configure: fix various shellcheck-spotted issues and nits | ||
27 | 38 | ||
28 | ---------------------------------------------------------------- | 39 | ---------------------------------------------------------------- |
29 | Andrew Jones (1): | 40 | Anton Kochkov (1): |
30 | hw/arm/virt: Remove virt machine state 'smp_cpus' | 41 | hw/net/can: fix Xilinx ZynqMP CAN RX FIFO logic |
31 | 42 | ||
32 | Bin Meng (4): | 43 | Clément Chigot (1): |
33 | hw/misc: imx6_ccm: Update PMU_MISC0 reset value | 44 | target/arm: Fix alignment for VLD4.32 |
34 | hw/msic: imx6_ccm: Correct register value for silicon type | ||
35 | hw/arm: sabrelite: Connect the Ethernet PHY at address 6 | ||
36 | docs/system: arm: Add sabrelite board description | ||
37 | 45 | ||
38 | Edgar E. Iglesias (1): | 46 | Keqian Zhu (1): |
39 | intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs | 47 | hw/acpi: Add ospm_status hook implementation for acpi-ged |
40 | 48 | ||
41 | Gan Qixin (7): | 49 | Lucas Dietrich (1): |
42 | digic-timer: Use ptimer_free() in the finalize function to avoid memleaks | 50 | hw/net/lan9118: Signal TSFL_INT flag when TX FIFO reaches specified level |
43 | allwinner-a10-pit: Use ptimer_free() in the finalize function to avoid memleaks | ||
44 | exynos4210_rtc: Use ptimer_free() in the finalize function to avoid memleaks | ||
45 | exynos4210_pwm: Use ptimer_free() in the finalize function to avoid memleaks | ||
46 | mss-timer: Use ptimer_free() in the finalize function to avoid memleaks | ||
47 | musicpal: Use ptimer_free() in the finalize function to avoid memleaks | ||
48 | exynos4210_mct: Use ptimer_free() in the finalize function to avoid memleaks | ||
49 | 51 | ||
50 | Peter Maydell (9): | 52 | Peter Maydell (7): |
51 | hw/intc/armv7m_nvic: Correct handling of CCR.BFHFNMIGN | 53 | configure: Remove unused python_version variable |
52 | target/arm: Correct store of FPSCR value via FPCXT_S | 54 | configure: Remove unused meson_args variable |
53 | target/arm: Implement FPCXT_NS fp system register | 55 | configure: Add missing quoting for some easy cases |
54 | target/arm: Implement Cortex-M55 model | 56 | configure: Add './' on front of glob of */config-devices.mak.d |
55 | hw/arm/highbank: Drop dead KVM support code | 57 | configure: Remove use of backtick `...` syntax |
56 | util/qemu-timer: Make timer_free() imply timer_del() | 58 | configure: Check mkdir result directly, not via $? |
57 | scripts/coccinelle: New script to remove unnecessary timer_del() calls | 59 | configure: Avoid use of 'local' as it is non-POSIX |
58 | Remove superfluous timer_del() calls | ||
59 | target/arm: Remove timer_del()/timer_deinit() before timer_free() | ||
60 | 60 | ||
61 | Richard Henderson (1): | 61 | Philippe Mathieu-Daudé (11): |
62 | target/arm: Fix MTE0_ACTIVE | 62 | chardev/baum: Replace magic values by X_MAX / Y_MAX definitions |
63 | chardev/baum: Use definitions to avoid dynamic stack allocation | ||
64 | chardev/baum: Avoid dynamic stack allocation | ||
65 | io/channel-websock: Replace strlen(const_str) by sizeof(const_str) - 1 | ||
66 | hw/net/e1000e_core: Use definition to avoid dynamic stack allocation | ||
67 | hw/ppc/pnv: Avoid dynamic stack allocation | ||
68 | hw/intc/xics: Avoid dynamic stack allocation | ||
69 | hw/i386/multiboot: Avoid dynamic stack allocation | ||
70 | hw/usb/hcd-ohci: Use definition to avoid dynamic stack allocation | ||
71 | ui/curses: Avoid dynamic stack allocation | ||
72 | tests/unit/test-vmstate: Avoid dynamic stack allocation | ||
63 | 73 | ||
64 | docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++ | 74 | Richard Henderson (17): |
65 | docs/system/target-arm.rst | 1 + | 75 | target/arm: Create GetPhysAddrResult |
66 | scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++ | 76 | target/arm: Use GetPhysAddrResult in get_phys_addr_lpae |
67 | include/hw/arm/virt.h | 3 +- | 77 | target/arm: Use GetPhysAddrResult in get_phys_addr_v6 |
68 | include/qemu/timer.h | 24 +++--- | 78 | target/arm: Use GetPhysAddrResult in get_phys_addr_v5 |
69 | block/iscsi.c | 2 - | 79 | target/arm: Use GetPhysAddrResult in get_phys_addr_pmsav5 |
70 | block/nbd.c | 1 - | 80 | target/arm: Use GetPhysAddrResult in get_phys_addr_pmsav7 |
71 | block/qcow2.c | 1 - | 81 | target/arm: Use GetPhysAddrResult in get_phys_addr_pmsav8 |
72 | hw/arm/highbank.c | 14 +-- | 82 | target/arm: Use GetPhysAddrResult in pmsav8_mpu_lookup |
73 | hw/arm/musicpal.c | 12 +++ | 83 | target/arm: Remove is_subpage argument to pmsav8_mpu_lookup |
74 | hw/arm/sabrelite.c | 4 + | 84 | target/arm: Add is_secure parameter to v8m_security_lookup |
75 | hw/arm/virt-acpi-build.c | 9 +- | 85 | target/arm: Add secure parameter to pmsav8_mpu_lookup |
76 | hw/arm/virt.c | 21 +++-- | 86 | target/arm: Add is_secure parameter to get_phys_addr_v5 |
77 | hw/block/nvme.c | 2 - | 87 | target/arm: Add is_secure parameter to get_phys_addr_v6 |
78 | hw/char/serial.c | 2 - | 88 | target/arm: Add secure parameter to get_phys_addr_pmsav8 |
79 | hw/char/virtio-serial-bus.c | 2 - | 89 | target/arm: Add is_secure parameter to pmsav7_use_background_region |
80 | hw/ide/core.c | 1 - | 90 | target/arm: Add secure parameter to get_phys_addr_pmsav7 |
81 | hw/input/hid.c | 1 - | 91 | target/arm: Add is_secure parameter to get_phys_addr_pmsav5 |
82 | hw/intc/apic.c | 1 - | ||
83 | hw/intc/arm_gic.c | 4 +- | ||
84 | hw/intc/armv7m_nvic.c | 15 ++++ | ||
85 | hw/intc/ioapic.c | 1 - | ||
86 | hw/ipmi/ipmi_bmc_extern.c | 1 - | ||
87 | hw/misc/imx6_ccm.c | 4 +- | ||
88 | hw/net/e1000.c | 3 - | ||
89 | hw/net/e1000e_core.c | 8 -- | ||
90 | hw/net/pcnet-pci.c | 1 - | ||
91 | hw/net/rtl8139.c | 1 - | ||
92 | hw/net/spapr_llan.c | 1 - | ||
93 | hw/net/virtio-net.c | 2 - | ||
94 | hw/rtc/exynos4210_rtc.c | 9 ++ | ||
95 | hw/s390x/s390-pci-inst.c | 1 - | ||
96 | hw/sd/sd.c | 1 - | ||
97 | hw/sd/sdhci.c | 2 - | ||
98 | hw/timer/allwinner-a10-pit.c | 11 +++ | ||
99 | hw/timer/digic-timer.c | 8 ++ | ||
100 | hw/timer/exynos4210_mct.c | 14 +++ | ||
101 | hw/timer/exynos4210_pwm.c | 11 +++ | ||
102 | hw/timer/mss-timer.c | 13 +++ | ||
103 | hw/usb/dev-hub.c | 1 - | ||
104 | hw/usb/hcd-ehci.c | 1 - | ||
105 | hw/usb/hcd-ohci-pci.c | 1 - | ||
106 | hw/usb/hcd-uhci.c | 1 - | ||
107 | hw/usb/hcd-xhci.c | 1 - | ||
108 | hw/usb/redirect.c | 1 - | ||
109 | hw/vfio/display.c | 1 - | ||
110 | hw/virtio/vhost-vsock-common.c | 1 - | ||
111 | hw/virtio/virtio-balloon.c | 1 - | ||
112 | hw/virtio/virtio-rng.c | 1 - | ||
113 | hw/watchdog/wdt_diag288.c | 1 - | ||
114 | hw/watchdog/wdt_i6300esb.c | 1 - | ||
115 | migration/colo.c | 1 - | ||
116 | monitor/hmp-cmds.c | 1 - | ||
117 | net/announce.c | 1 - | ||
118 | net/colo-compare.c | 1 - | ||
119 | net/slirp.c | 1 - | ||
120 | replay/replay-debugging.c | 1 - | ||
121 | target/arm/cpu.c | 2 - | ||
122 | target/arm/cpu_tcg.c | 42 +++++++++ | ||
123 | target/arm/helper.c | 2 +- | ||
124 | target/s390x/cpu.c | 2 - | ||
125 | ui/console.c | 1 - | ||
126 | ui/spice-core.c | 1 - | ||
127 | util/throttle.c | 1 - | ||
128 | target/arm/translate-vfp.c.inc | 114 ++++++++++++++++++++++-- | ||
129 | 65 files changed, 421 insertions(+), 111 deletions(-) | ||
130 | create mode 100644 docs/system/arm/sabrelite.rst | ||
131 | create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci | ||
132 | 92 | ||
93 | configure | 82 +++++----- | ||
94 | target/arm/internals.h | 26 +-- | ||
95 | chardev/baum.c | 22 ++- | ||
96 | hw/acpi/generic_event_device.c | 8 + | ||
97 | hw/i386/multiboot.c | 5 +- | ||
98 | hw/intc/xics.c | 2 +- | ||
99 | hw/net/can/xlnx-zynqmp-can.c | 32 ++-- | ||
100 | hw/net/e1000e_core.c | 7 +- | ||
101 | hw/net/lan9118.c | 8 + | ||
102 | hw/ppc/pnv.c | 4 +- | ||
103 | hw/ppc/spapr.c | 8 +- | ||
104 | hw/ppc/spapr_pci_nvlink2.c | 2 +- | ||
105 | hw/usb/hcd-ohci.c | 7 +- | ||
106 | io/channel-websock.c | 2 +- | ||
107 | target/arm/helper.c | 27 ++- | ||
108 | target/arm/m_helper.c | 78 ++++----- | ||
109 | target/arm/ptw.c | 364 +++++++++++++++++++---------------------- | ||
110 | target/arm/tlb_helper.c | 22 +-- | ||
111 | target/arm/translate-neon.c | 6 +- | ||
112 | tests/unit/test-vmstate.c | 7 +- | ||
113 | ui/curses.c | 2 +- | ||
114 | 21 files changed, 347 insertions(+), 374 deletions(-) | ||
115 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Anton Kochkov <anton.kochkov@proton.me> | ||
1 | 2 | ||
3 | For consistency, function "update_rx_fifo()" should use the RX FIFO | ||
4 | register field names, not the TX FIFO ones, even if they refer to the | ||
5 | same bit positions in the register. | ||
6 | |||
7 | Signed-off-by: Anton Kochkov <anton.kochkov@proton.me> | ||
8 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
9 | Message-id: 20220817141754.2105981-1-anton.kochkov@proton.me | ||
10 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1123 | ||
11 | [PMM: tweaked commit message] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/net/can/xlnx-zynqmp-can.c | 32 ++++++++++++++++---------------- | ||
15 | 1 file changed, 16 insertions(+), 16 deletions(-) | ||
16 | |||
17 | diff --git a/hw/net/can/xlnx-zynqmp-can.c b/hw/net/can/xlnx-zynqmp-can.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/net/can/xlnx-zynqmp-can.c | ||
20 | +++ b/hw/net/can/xlnx-zynqmp-can.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void update_rx_fifo(XlnxZynqMPCANState *s, const qemu_can_frame *frame) | ||
22 | timestamp)); | ||
23 | |||
24 | /* First 32 bit of the data. */ | ||
25 | - fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA1_DB3_SHIFT, | ||
26 | - R_TXFIFO_DATA1_DB3_LENGTH, | ||
27 | + fifo32_push(&s->rx_fifo, deposit32(0, R_RXFIFO_DATA1_DB3_SHIFT, | ||
28 | + R_RXFIFO_DATA1_DB3_LENGTH, | ||
29 | frame->data[0]) | | ||
30 | - deposit32(0, R_TXFIFO_DATA1_DB2_SHIFT, | ||
31 | - R_TXFIFO_DATA1_DB2_LENGTH, | ||
32 | + deposit32(0, R_RXFIFO_DATA1_DB2_SHIFT, | ||
33 | + R_RXFIFO_DATA1_DB2_LENGTH, | ||
34 | frame->data[1]) | | ||
35 | - deposit32(0, R_TXFIFO_DATA1_DB1_SHIFT, | ||
36 | - R_TXFIFO_DATA1_DB1_LENGTH, | ||
37 | + deposit32(0, R_RXFIFO_DATA1_DB1_SHIFT, | ||
38 | + R_RXFIFO_DATA1_DB1_LENGTH, | ||
39 | frame->data[2]) | | ||
40 | - deposit32(0, R_TXFIFO_DATA1_DB0_SHIFT, | ||
41 | - R_TXFIFO_DATA1_DB0_LENGTH, | ||
42 | + deposit32(0, R_RXFIFO_DATA1_DB0_SHIFT, | ||
43 | + R_RXFIFO_DATA1_DB0_LENGTH, | ||
44 | frame->data[3])); | ||
45 | /* Last 32 bit of the data. */ | ||
46 | - fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA2_DB7_SHIFT, | ||
47 | - R_TXFIFO_DATA2_DB7_LENGTH, | ||
48 | + fifo32_push(&s->rx_fifo, deposit32(0, R_RXFIFO_DATA2_DB7_SHIFT, | ||
49 | + R_RXFIFO_DATA2_DB7_LENGTH, | ||
50 | frame->data[4]) | | ||
51 | - deposit32(0, R_TXFIFO_DATA2_DB6_SHIFT, | ||
52 | - R_TXFIFO_DATA2_DB6_LENGTH, | ||
53 | + deposit32(0, R_RXFIFO_DATA2_DB6_SHIFT, | ||
54 | + R_RXFIFO_DATA2_DB6_LENGTH, | ||
55 | frame->data[5]) | | ||
56 | - deposit32(0, R_TXFIFO_DATA2_DB5_SHIFT, | ||
57 | - R_TXFIFO_DATA2_DB5_LENGTH, | ||
58 | + deposit32(0, R_RXFIFO_DATA2_DB5_SHIFT, | ||
59 | + R_RXFIFO_DATA2_DB5_LENGTH, | ||
60 | frame->data[6]) | | ||
61 | - deposit32(0, R_TXFIFO_DATA2_DB4_SHIFT, | ||
62 | - R_TXFIFO_DATA2_DB4_LENGTH, | ||
63 | + deposit32(0, R_RXFIFO_DATA2_DB4_SHIFT, | ||
64 | + R_RXFIFO_DATA2_DB4_LENGTH, | ||
65 | frame->data[7])); | ||
66 | |||
67 | ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); | ||
68 | -- | ||
69 | 2.25.1 | diff view generated by jsdifflib |
1 | The Arm CPU finalize function uses a sequence of timer_del(), timer_deinit(), | 1 | From: Clément Chigot <chigot@adacore.com> |
---|---|---|---|
2 | timer_free() to free the timer. The timer_deinit() step in this was always | ||
3 | unnecessary, and now the timer_del() is implied by timer_free(), so we can | ||
4 | collapse this down to simply calling timer_free(). | ||
5 | 2 | ||
3 | When requested, the alignment for VLD4.32 is 8 and not 16. | ||
4 | |||
5 | See ARM documentation about VLD4 encoding: | ||
6 | ebytes = 1 << UInt(size); | ||
7 | if size == '10' then | ||
8 | alignment = if a == '0' then 1 else 8; | ||
9 | else | ||
10 | alignment = if a == '0' then 1 else 4*ebytes; | ||
11 | |||
12 | Signed-off-by: Clément Chigot <chigot@adacore.com> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20220914105058.2787404-1-chigot@adacore.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201215154107.3255-5-peter.maydell@linaro.org | ||
10 | --- | 16 | --- |
11 | target/arm/cpu.c | 2 -- | 17 | target/arm/translate-neon.c | 6 +++++- |
12 | 1 file changed, 2 deletions(-) | 18 | 1 file changed, 5 insertions(+), 1 deletion(-) |
13 | 19 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 20 | diff --git a/target/arm/translate-neon.c b/target/arm/translate-neon.c |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 22 | --- a/target/arm/translate-neon.c |
17 | +++ b/target/arm/cpu.c | 23 | +++ b/target/arm/translate-neon.c |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_finalizefn(Object *obj) | 24 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) |
19 | } | 25 | case 3: |
20 | #ifndef CONFIG_USER_ONLY | 26 | return false; |
21 | if (cpu->pmu_timer) { | 27 | case 4: |
22 | - timer_del(cpu->pmu_timer); | 28 | - align = pow2_align(size + 2); |
23 | - timer_deinit(cpu->pmu_timer); | 29 | + if (size == 2) { |
24 | timer_free(cpu->pmu_timer); | 30 | + align = pow2_align(3); |
25 | } | 31 | + } else { |
26 | #endif | 32 | + align = pow2_align(size + 2); |
33 | + } | ||
34 | break; | ||
35 | default: | ||
36 | g_assert_not_reached(); | ||
27 | -- | 37 | -- |
28 | 2.20.1 | 38 | 2.25.1 |
29 | 39 | ||
30 | 40 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In 50244cc76abc we updated mte_check_fail to match the ARM | 3 | Combine 5 output pointer arguments from get_phys_addr |
4 | pseudocode, using the correct EL to select the TCF field. | 4 | into a single struct. Adjust all callers. |
5 | But we failed to update MTE0_ACTIVE the same way, which led | ||
6 | to g_assert_not_reached(). | ||
7 | 5 | ||
8 | Cc: qemu-stable@nongnu.org | ||
9 | Buglink: https://bugs.launchpad.net/bugs/1907137 | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20201221204426.88514-1-richard.henderson@linaro.org | 7 | Message-id: 20220822152741.1617527-2-richard.henderson@linaro.org |
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | target/arm/helper.c | 2 +- | 11 | target/arm/internals.h | 13 ++++- |
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | target/arm/helper.c | 27 ++++----- |
13 | target/arm/m_helper.c | 52 ++++++----------- | ||
14 | target/arm/ptw.c | 120 +++++++++++++++++++++------------------- | ||
15 | target/arm/tlb_helper.c | 22 +++----- | ||
16 | 5 files changed, 109 insertions(+), 125 deletions(-) | ||
17 | 17 | ||
18 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/internals.h | ||
21 | +++ b/target/arm/internals.h | ||
22 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMCacheAttrs { | ||
23 | bool is_s2_format:1; | ||
24 | } ARMCacheAttrs; | ||
25 | |||
26 | +/* Fields that are valid upon success. */ | ||
27 | +typedef struct GetPhysAddrResult { | ||
28 | + hwaddr phys; | ||
29 | + target_ulong page_size; | ||
30 | + int prot; | ||
31 | + MemTxAttrs attrs; | ||
32 | + ARMCacheAttrs cacheattrs; | ||
33 | +} GetPhysAddrResult; | ||
34 | + | ||
35 | bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
36 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
37 | - hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
38 | - target_ulong *page_size, | ||
39 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
40 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
41 | __attribute__((nonnull)); | ||
42 | |||
43 | void arm_log_exception(CPUState *cs); | ||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 44 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
19 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.c | 46 | --- a/target/arm/helper.c |
21 | +++ b/target/arm/helper.c | 47 | +++ b/target/arm/helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 48 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri, |
23 | if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) | 49 | static uint64_t do_ats_write(CPUARMState *env, uint64_t value, |
24 | && tbid | 50 | MMUAccessType access_type, ARMMMUIdx mmu_idx) |
25 | && !(env->pstate & PSTATE_TCO) | 51 | { |
26 | - && (sctlr & SCTLR_TCF0) | 52 | - hwaddr phys_addr; |
27 | + && (sctlr & SCTLR_TCF) | 53 | - target_ulong page_size; |
28 | && allocation_tag_access_enabled(env, 0, sctlr)) { | 54 | - int prot; |
29 | flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); | 55 | bool ret; |
30 | } | 56 | uint64_t par64; |
57 | bool format64 = false; | ||
58 | - MemTxAttrs attrs = {}; | ||
59 | ARMMMUFaultInfo fi = {}; | ||
60 | - ARMCacheAttrs cacheattrs = {}; | ||
61 | + GetPhysAddrResult res = {}; | ||
62 | |||
63 | - ret = get_phys_addr(env, value, access_type, mmu_idx, &phys_addr, &attrs, | ||
64 | - &prot, &page_size, &fi, &cacheattrs); | ||
65 | + ret = get_phys_addr(env, value, access_type, mmu_idx, &res, &fi); | ||
66 | |||
67 | /* | ||
68 | * ATS operations only do S1 or S1+S2 translations, so we never | ||
69 | * have to deal with the ARMCacheAttrs format for S2 only. | ||
70 | */ | ||
71 | - assert(!cacheattrs.is_s2_format); | ||
72 | + assert(!res.cacheattrs.is_s2_format); | ||
73 | |||
74 | if (ret) { | ||
75 | /* | ||
76 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
77 | /* Create a 64-bit PAR */ | ||
78 | par64 = (1 << 11); /* LPAE bit always set */ | ||
79 | if (!ret) { | ||
80 | - par64 |= phys_addr & ~0xfffULL; | ||
81 | - if (!attrs.secure) { | ||
82 | + par64 |= res.phys & ~0xfffULL; | ||
83 | + if (!res.attrs.secure) { | ||
84 | par64 |= (1 << 9); /* NS */ | ||
85 | } | ||
86 | - par64 |= (uint64_t)cacheattrs.attrs << 56; /* ATTR */ | ||
87 | - par64 |= cacheattrs.shareability << 7; /* SH */ | ||
88 | + par64 |= (uint64_t)res.cacheattrs.attrs << 56; /* ATTR */ | ||
89 | + par64 |= res.cacheattrs.shareability << 7; /* SH */ | ||
90 | } else { | ||
91 | uint32_t fsr = arm_fi_to_lfsc(&fi); | ||
92 | |||
93 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
94 | */ | ||
95 | if (!ret) { | ||
96 | /* We do not set any attribute bits in the PAR */ | ||
97 | - if (page_size == (1 << 24) | ||
98 | + if (res.page_size == (1 << 24) | ||
99 | && arm_feature(env, ARM_FEATURE_V7)) { | ||
100 | - par64 = (phys_addr & 0xff000000) | (1 << 1); | ||
101 | + par64 = (res.phys & 0xff000000) | (1 << 1); | ||
102 | } else { | ||
103 | - par64 = phys_addr & 0xfffff000; | ||
104 | + par64 = res.phys & 0xfffff000; | ||
105 | } | ||
106 | - if (!attrs.secure) { | ||
107 | + if (!res.attrs.secure) { | ||
108 | par64 |= (1 << 9); /* NS */ | ||
109 | } | ||
110 | } else { | ||
111 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/target/arm/m_helper.c | ||
114 | +++ b/target/arm/m_helper.c | ||
115 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
116 | { | ||
117 | CPUState *cs = CPU(cpu); | ||
118 | CPUARMState *env = &cpu->env; | ||
119 | - MemTxAttrs attrs = {}; | ||
120 | MemTxResult txres; | ||
121 | - target_ulong page_size; | ||
122 | - hwaddr physaddr; | ||
123 | - int prot; | ||
124 | + GetPhysAddrResult res = {}; | ||
125 | ARMMMUFaultInfo fi = {}; | ||
126 | - ARMCacheAttrs cacheattrs = {}; | ||
127 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
128 | int exc; | ||
129 | bool exc_secure; | ||
130 | |||
131 | - if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &physaddr, | ||
132 | - &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
133 | + if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &res, &fi)) { | ||
134 | /* MPU/SAU lookup failed */ | ||
135 | if (fi.type == ARMFault_QEMU_SFault) { | ||
136 | if (mode == STACK_LAZYFP) { | ||
137 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
138 | } | ||
139 | goto pend_fault; | ||
140 | } | ||
141 | - address_space_stl_le(arm_addressspace(cs, attrs), physaddr, value, | ||
142 | - attrs, &txres); | ||
143 | + address_space_stl_le(arm_addressspace(cs, res.attrs), res.phys, value, | ||
144 | + res.attrs, &txres); | ||
145 | if (txres != MEMTX_OK) { | ||
146 | /* BusFault trying to write the data */ | ||
147 | if (mode == STACK_LAZYFP) { | ||
148 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | ||
149 | { | ||
150 | CPUState *cs = CPU(cpu); | ||
151 | CPUARMState *env = &cpu->env; | ||
152 | - MemTxAttrs attrs = {}; | ||
153 | MemTxResult txres; | ||
154 | - target_ulong page_size; | ||
155 | - hwaddr physaddr; | ||
156 | - int prot; | ||
157 | + GetPhysAddrResult res = {}; | ||
158 | ARMMMUFaultInfo fi = {}; | ||
159 | - ARMCacheAttrs cacheattrs = {}; | ||
160 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
161 | int exc; | ||
162 | bool exc_secure; | ||
163 | uint32_t value; | ||
164 | |||
165 | - if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
166 | - &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
167 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &res, &fi)) { | ||
168 | /* MPU/SAU lookup failed */ | ||
169 | if (fi.type == ARMFault_QEMU_SFault) { | ||
170 | qemu_log_mask(CPU_LOG_INT, | ||
171 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | ||
172 | goto pend_fault; | ||
173 | } | ||
174 | |||
175 | - value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, | ||
176 | - attrs, &txres); | ||
177 | + value = address_space_ldl(arm_addressspace(cs, res.attrs), res.phys, | ||
178 | + res.attrs, &txres); | ||
179 | if (txres != MEMTX_OK) { | ||
180 | /* BusFault trying to read the data */ | ||
181 | qemu_log_mask(CPU_LOG_INT, "...BusFault with BFSR.UNSTKERR\n"); | ||
182 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
183 | CPUState *cs = CPU(cpu); | ||
184 | CPUARMState *env = &cpu->env; | ||
185 | V8M_SAttributes sattrs = {}; | ||
186 | - MemTxAttrs attrs = {}; | ||
187 | + GetPhysAddrResult res = {}; | ||
188 | ARMMMUFaultInfo fi = {}; | ||
189 | - ARMCacheAttrs cacheattrs = {}; | ||
190 | MemTxResult txres; | ||
191 | - target_ulong page_size; | ||
192 | - hwaddr physaddr; | ||
193 | - int prot; | ||
194 | |||
195 | v8m_security_lookup(env, addr, MMU_INST_FETCH, mmu_idx, &sattrs); | ||
196 | if (!sattrs.nsc || sattrs.ns) { | ||
197 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
198 | "...really SecureFault with SFSR.INVEP\n"); | ||
199 | return false; | ||
200 | } | ||
201 | - if (get_phys_addr(env, addr, MMU_INST_FETCH, mmu_idx, &physaddr, | ||
202 | - &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
203 | + if (get_phys_addr(env, addr, MMU_INST_FETCH, mmu_idx, &res, &fi)) { | ||
204 | /* the MPU lookup failed */ | ||
205 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_IACCVIOL_MASK; | ||
206 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, env->v7m.secure); | ||
207 | qemu_log_mask(CPU_LOG_INT, "...really MemManage with CFSR.IACCVIOL\n"); | ||
208 | return false; | ||
209 | } | ||
210 | - *insn = address_space_lduw_le(arm_addressspace(cs, attrs), physaddr, | ||
211 | - attrs, &txres); | ||
212 | + *insn = address_space_lduw_le(arm_addressspace(cs, res.attrs), res.phys, | ||
213 | + res.attrs, &txres); | ||
214 | if (txres != MEMTX_OK) { | ||
215 | env->v7m.cfsr[M_REG_NS] |= R_V7M_CFSR_IBUSERR_MASK; | ||
216 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | ||
217 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_sg_stack_word(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
218 | */ | ||
219 | CPUState *cs = CPU(cpu); | ||
220 | CPUARMState *env = &cpu->env; | ||
221 | - MemTxAttrs attrs = {}; | ||
222 | MemTxResult txres; | ||
223 | - target_ulong page_size; | ||
224 | - hwaddr physaddr; | ||
225 | - int prot; | ||
226 | + GetPhysAddrResult res = {}; | ||
227 | ARMMMUFaultInfo fi = {}; | ||
228 | - ARMCacheAttrs cacheattrs = {}; | ||
229 | uint32_t value; | ||
230 | |||
231 | - if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
232 | - &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
233 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &res, &fi)) { | ||
234 | /* MPU/SAU lookup failed */ | ||
235 | if (fi.type == ARMFault_QEMU_SFault) { | ||
236 | qemu_log_mask(CPU_LOG_INT, | ||
237 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_sg_stack_word(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
238 | } | ||
239 | return false; | ||
240 | } | ||
241 | - value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, | ||
242 | - attrs, &txres); | ||
243 | + value = address_space_ldl(arm_addressspace(cs, res.attrs), res.phys, | ||
244 | + res.attrs, &txres); | ||
245 | if (txres != MEMTX_OK) { | ||
246 | /* BusFault trying to read the data */ | ||
247 | qemu_log_mask(CPU_LOG_INT, | ||
248 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
249 | index XXXXXXX..XXXXXXX 100644 | ||
250 | --- a/target/arm/ptw.c | ||
251 | +++ b/target/arm/ptw.c | ||
252 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(CPUARMState *env, | ||
253 | * @address: virtual address to get physical address for | ||
254 | * @access_type: 0 for read, 1 for write, 2 for execute | ||
255 | * @mmu_idx: MMU index indicating required translation regime | ||
256 | - * @phys_ptr: set to the physical address corresponding to the virtual address | ||
257 | - * @attrs: set to the memory transaction attributes to use | ||
258 | - * @prot: set to the permissions for the page containing phys_ptr | ||
259 | - * @page_size: set to the size of the page containing phys_ptr | ||
260 | + * @result: set on translation success. | ||
261 | * @fi: set to fault info if the translation fails | ||
262 | - * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes | ||
263 | */ | ||
264 | bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
265 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
266 | - hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
267 | - target_ulong *page_size, | ||
268 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
269 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
270 | { | ||
271 | ARMMMUIdx s1_mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
272 | |||
273 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
274 | */ | ||
275 | if (arm_feature(env, ARM_FEATURE_EL2)) { | ||
276 | hwaddr ipa; | ||
277 | - int s2_prot; | ||
278 | + int s1_prot; | ||
279 | int ret; | ||
280 | bool ipa_secure; | ||
281 | - ARMCacheAttrs cacheattrs2 = {}; | ||
282 | + ARMCacheAttrs cacheattrs1; | ||
283 | ARMMMUIdx s2_mmu_idx; | ||
284 | bool is_el0; | ||
285 | |||
286 | - ret = get_phys_addr(env, address, access_type, s1_mmu_idx, &ipa, | ||
287 | - attrs, prot, page_size, fi, cacheattrs); | ||
288 | + ret = get_phys_addr(env, address, access_type, s1_mmu_idx, | ||
289 | + result, fi); | ||
290 | |||
291 | /* If S1 fails or S2 is disabled, return early. */ | ||
292 | if (ret || regime_translation_disabled(env, ARMMMUIdx_Stage2)) { | ||
293 | - *phys_ptr = ipa; | ||
294 | return ret; | ||
295 | } | ||
296 | |||
297 | - ipa_secure = attrs->secure; | ||
298 | + ipa = result->phys; | ||
299 | + ipa_secure = result->attrs.secure; | ||
300 | if (arm_is_secure_below_el3(env)) { | ||
301 | if (ipa_secure) { | ||
302 | - attrs->secure = !(env->cp15.vstcr_el2 & VSTCR_SW); | ||
303 | + result->attrs.secure = !(env->cp15.vstcr_el2 & VSTCR_SW); | ||
304 | } else { | ||
305 | - attrs->secure = !(env->cp15.vtcr_el2 & VTCR_NSW); | ||
306 | + result->attrs.secure = !(env->cp15.vtcr_el2 & VTCR_NSW); | ||
307 | } | ||
308 | } else { | ||
309 | assert(!ipa_secure); | ||
310 | } | ||
311 | |||
312 | - s2_mmu_idx = attrs->secure ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2; | ||
313 | + s2_mmu_idx = (result->attrs.secure | ||
314 | + ? ARMMMUIdx_Stage2_S : ARMMMUIdx_Stage2); | ||
315 | is_el0 = mmu_idx == ARMMMUIdx_E10_0 || mmu_idx == ARMMMUIdx_SE10_0; | ||
316 | |||
317 | - /* S1 is done. Now do S2 translation. */ | ||
318 | + /* | ||
319 | + * S1 is done, now do S2 translation. | ||
320 | + * Save the stage1 results so that we may merge | ||
321 | + * prot and cacheattrs later. | ||
322 | + */ | ||
323 | + s1_prot = result->prot; | ||
324 | + cacheattrs1 = result->cacheattrs; | ||
325 | + memset(result, 0, sizeof(*result)); | ||
326 | + | ||
327 | ret = get_phys_addr_lpae(env, ipa, access_type, s2_mmu_idx, is_el0, | ||
328 | - phys_ptr, attrs, &s2_prot, | ||
329 | - page_size, fi, &cacheattrs2); | ||
330 | + &result->phys, &result->attrs, | ||
331 | + &result->prot, &result->page_size, | ||
332 | + fi, &result->cacheattrs); | ||
333 | fi->s2addr = ipa; | ||
334 | + | ||
335 | /* Combine the S1 and S2 perms. */ | ||
336 | - *prot &= s2_prot; | ||
337 | + result->prot &= s1_prot; | ||
338 | |||
339 | /* If S2 fails, return early. */ | ||
340 | if (ret) { | ||
341 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
342 | * Outer Write-Back Read-Allocate Write-Allocate. | ||
343 | * Do not overwrite Tagged within attrs. | ||
344 | */ | ||
345 | - if (cacheattrs->attrs != 0xf0) { | ||
346 | - cacheattrs->attrs = 0xff; | ||
347 | + if (cacheattrs1.attrs != 0xf0) { | ||
348 | + cacheattrs1.attrs = 0xff; | ||
349 | } | ||
350 | - cacheattrs->shareability = 0; | ||
351 | + cacheattrs1.shareability = 0; | ||
352 | } | ||
353 | - *cacheattrs = combine_cacheattrs(env, *cacheattrs, cacheattrs2); | ||
354 | + result->cacheattrs = combine_cacheattrs(env, cacheattrs1, | ||
355 | + result->cacheattrs); | ||
356 | |||
357 | /* Check if IPA translates to secure or non-secure PA space. */ | ||
358 | if (arm_is_secure_below_el3(env)) { | ||
359 | if (ipa_secure) { | ||
360 | - attrs->secure = | ||
361 | + result->attrs.secure = | ||
362 | !(env->cp15.vstcr_el2 & (VSTCR_SA | VSTCR_SW)); | ||
363 | } else { | ||
364 | - attrs->secure = | ||
365 | + result->attrs.secure = | ||
366 | !((env->cp15.vtcr_el2 & (VTCR_NSA | VTCR_NSW)) | ||
367 | || (env->cp15.vstcr_el2 & (VSTCR_SA | VSTCR_SW))); | ||
368 | } | ||
369 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
370 | * cannot upgrade an non-secure translation regime's attributes | ||
371 | * to secure. | ||
372 | */ | ||
373 | - attrs->secure = regime_is_secure(env, mmu_idx); | ||
374 | - attrs->user = regime_is_user(env, mmu_idx); | ||
375 | + result->attrs.secure = regime_is_secure(env, mmu_idx); | ||
376 | + result->attrs.user = regime_is_user(env, mmu_idx); | ||
377 | |||
378 | /* | ||
379 | * Fast Context Switch Extension. This doesn't exist at all in v8. | ||
380 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
381 | |||
382 | if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
383 | bool ret; | ||
384 | - *page_size = TARGET_PAGE_SIZE; | ||
385 | + result->page_size = TARGET_PAGE_SIZE; | ||
386 | |||
387 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
388 | /* PMSAv8 */ | ||
389 | ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx, | ||
390 | - phys_ptr, attrs, prot, page_size, fi); | ||
391 | + &result->phys, &result->attrs, | ||
392 | + &result->prot, &result->page_size, fi); | ||
393 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
394 | /* PMSAv7 */ | ||
395 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
396 | - phys_ptr, prot, page_size, fi); | ||
397 | + &result->phys, &result->prot, | ||
398 | + &result->page_size, fi); | ||
399 | } else { | ||
400 | /* Pre-v7 MPU */ | ||
401 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, | ||
402 | - phys_ptr, prot, fi); | ||
403 | + &result->phys, &result->prot, fi); | ||
404 | } | ||
405 | qemu_log_mask(CPU_LOG_MMU, "PMSA MPU lookup for %s at 0x%08" PRIx32 | ||
406 | " mmu_idx %u -> %s (prot %c%c%c)\n", | ||
407 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
408 | (access_type == MMU_DATA_STORE ? "writing" : "execute"), | ||
409 | (uint32_t)address, mmu_idx, | ||
410 | ret ? "Miss" : "Hit", | ||
411 | - *prot & PAGE_READ ? 'r' : '-', | ||
412 | - *prot & PAGE_WRITE ? 'w' : '-', | ||
413 | - *prot & PAGE_EXEC ? 'x' : '-'); | ||
414 | + result->prot & PAGE_READ ? 'r' : '-', | ||
415 | + result->prot & PAGE_WRITE ? 'w' : '-', | ||
416 | + result->prot & PAGE_EXEC ? 'x' : '-'); | ||
417 | |||
418 | return ret; | ||
419 | } | ||
420 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
421 | address = extract64(address, 0, 52); | ||
422 | } | ||
423 | } | ||
424 | - *phys_ptr = address; | ||
425 | - *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
426 | - *page_size = TARGET_PAGE_SIZE; | ||
427 | + result->phys = address; | ||
428 | + result->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
429 | + result->page_size = TARGET_PAGE_SIZE; | ||
430 | |||
431 | /* Fill in cacheattr a-la AArch64.TranslateAddressS1Off. */ | ||
432 | hcr = arm_hcr_el2_eff(env); | ||
433 | - cacheattrs->shareability = 0; | ||
434 | - cacheattrs->is_s2_format = false; | ||
435 | + result->cacheattrs.shareability = 0; | ||
436 | + result->cacheattrs.is_s2_format = false; | ||
437 | if (hcr & HCR_DC) { | ||
438 | if (hcr & HCR_DCT) { | ||
439 | memattr = 0xf0; /* Tagged, Normal, WB, RWA */ | ||
440 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
441 | } else { | ||
442 | memattr = 0x44; /* Normal, NC, No */ | ||
443 | } | ||
444 | - cacheattrs->shareability = 2; /* outer sharable */ | ||
445 | + result->cacheattrs.shareability = 2; /* outer sharable */ | ||
446 | } else { | ||
447 | memattr = 0x00; /* Device, nGnRnE */ | ||
448 | } | ||
449 | - cacheattrs->attrs = memattr; | ||
450 | + result->cacheattrs.attrs = memattr; | ||
451 | return 0; | ||
452 | } | ||
453 | |||
454 | if (regime_using_lpae_format(env, mmu_idx)) { | ||
455 | return get_phys_addr_lpae(env, address, access_type, mmu_idx, false, | ||
456 | - phys_ptr, attrs, prot, page_size, | ||
457 | - fi, cacheattrs); | ||
458 | + &result->phys, &result->attrs, | ||
459 | + &result->prot, &result->page_size, | ||
460 | + fi, &result->cacheattrs); | ||
461 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
462 | return get_phys_addr_v6(env, address, access_type, mmu_idx, | ||
463 | - phys_ptr, attrs, prot, page_size, fi); | ||
464 | + &result->phys, &result->attrs, | ||
465 | + &result->prot, &result->page_size, fi); | ||
466 | } else { | ||
467 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
468 | - phys_ptr, prot, page_size, fi); | ||
469 | + &result->phys, &result->prot, | ||
470 | + &result->page_size, fi); | ||
471 | } | ||
472 | } | ||
473 | |||
474 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
475 | { | ||
476 | ARMCPU *cpu = ARM_CPU(cs); | ||
477 | CPUARMState *env = &cpu->env; | ||
478 | - hwaddr phys_addr; | ||
479 | - target_ulong page_size; | ||
480 | - int prot; | ||
481 | - bool ret; | ||
482 | + GetPhysAddrResult res = {}; | ||
483 | ARMMMUFaultInfo fi = {}; | ||
484 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
485 | - ARMCacheAttrs cacheattrs = {}; | ||
486 | + bool ret; | ||
487 | |||
488 | - *attrs = (MemTxAttrs) {}; | ||
489 | - | ||
490 | - ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &phys_addr, | ||
491 | - attrs, &prot, &page_size, &fi, &cacheattrs); | ||
492 | + ret = get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &res, &fi); | ||
493 | + *attrs = res.attrs; | ||
494 | |||
495 | if (ret) { | ||
496 | return -1; | ||
497 | } | ||
498 | - return phys_addr; | ||
499 | + return res.phys; | ||
500 | } | ||
501 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
502 | index XXXXXXX..XXXXXXX 100644 | ||
503 | --- a/target/arm/tlb_helper.c | ||
504 | +++ b/target/arm/tlb_helper.c | ||
505 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
506 | { | ||
507 | ARMCPU *cpu = ARM_CPU(cs); | ||
508 | ARMMMUFaultInfo fi = {}; | ||
509 | - hwaddr phys_addr; | ||
510 | - target_ulong page_size; | ||
511 | - int prot, ret; | ||
512 | - MemTxAttrs attrs = {}; | ||
513 | - ARMCacheAttrs cacheattrs = {}; | ||
514 | + GetPhysAddrResult res = {}; | ||
515 | + int ret; | ||
516 | |||
517 | /* | ||
518 | * Walk the page table and (if the mapping exists) add the page | ||
519 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
520 | */ | ||
521 | ret = get_phys_addr(&cpu->env, address, access_type, | ||
522 | core_to_arm_mmu_idx(&cpu->env, mmu_idx), | ||
523 | - &phys_addr, &attrs, &prot, &page_size, | ||
524 | - &fi, &cacheattrs); | ||
525 | + &res, &fi); | ||
526 | if (likely(!ret)) { | ||
527 | /* | ||
528 | * Map a single [sub]page. Regions smaller than our declared | ||
529 | * target page size are handled specially, so for those we | ||
530 | * pass in the exact addresses. | ||
531 | */ | ||
532 | - if (page_size >= TARGET_PAGE_SIZE) { | ||
533 | - phys_addr &= TARGET_PAGE_MASK; | ||
534 | + if (res.page_size >= TARGET_PAGE_SIZE) { | ||
535 | + res.phys &= TARGET_PAGE_MASK; | ||
536 | address &= TARGET_PAGE_MASK; | ||
537 | } | ||
538 | /* Notice and record tagged memory. */ | ||
539 | - if (cpu_isar_feature(aa64_mte, cpu) && cacheattrs.attrs == 0xf0) { | ||
540 | - arm_tlb_mte_tagged(&attrs) = true; | ||
541 | + if (cpu_isar_feature(aa64_mte, cpu) && res.cacheattrs.attrs == 0xf0) { | ||
542 | + arm_tlb_mte_tagged(&res.attrs) = true; | ||
543 | } | ||
544 | |||
545 | - tlb_set_page_with_attrs(cs, address, phys_addr, attrs, | ||
546 | - prot, mmu_idx, page_size); | ||
547 | + tlb_set_page_with_attrs(cs, address, res.phys, res.attrs, | ||
548 | + res.prot, mmu_idx, res.page_size); | ||
549 | return true; | ||
550 | } else if (probe) { | ||
551 | return false; | ||
31 | -- | 552 | -- |
32 | 2.20.1 | 553 | 2.25.1 |
33 | |||
34 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Correct the indexing into s->cpu_ctlr for vCPUs. | 3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
4 | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | Message-id: 20220822152741.1617527-4-richard.henderson@linaro.org |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | ||
8 | Message-id: 20201214222154.3480243-2-edgar.iglesias@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 8 | --- |
11 | hw/intc/arm_gic.c | 4 +++- | 9 | target/arm/ptw.c | 69 ++++++++++++++++++------------------------------ |
12 | 1 file changed, 3 insertions(+), 1 deletion(-) | 10 | 1 file changed, 26 insertions(+), 43 deletions(-) |
13 | 11 | ||
14 | diff --git a/hw/intc/arm_gic.c b/hw/intc/arm_gic.c | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
15 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/arm_gic.c | 14 | --- a/target/arm/ptw.c |
17 | +++ b/hw/intc/arm_gic.c | 15 | +++ b/target/arm/ptw.c |
18 | @@ -XXX,XX +XXX,XX @@ static inline void gic_get_best_virq(GICState *s, int cpu, | 16 | @@ -XXX,XX +XXX,XX @@ |
19 | static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt, | 17 | |
20 | int group_mask) | 18 | static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, |
19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
20 | - bool s1_is_el0, hwaddr *phys_ptr, | ||
21 | - MemTxAttrs *txattrs, int *prot, | ||
22 | - target_ulong *page_size_ptr, | ||
23 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
24 | + bool s1_is_el0, GetPhysAddrResult *result, | ||
25 | + ARMMMUFaultInfo *fi) | ||
26 | __attribute__((nonnull)); | ||
27 | |||
28 | /* This mapping is common between ID_AA64MMFR0.PARANGE and TCR_ELx.{I}PS. */ | ||
29 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
21 | { | 30 | { |
22 | + int cpu_iface = virt ? (cpu + GIC_NCPU) : cpu; | 31 | if (arm_mmu_idx_is_stage1_of_2(mmu_idx) && |
23 | + | 32 | !regime_translation_disabled(env, ARMMMUIdx_Stage2)) { |
24 | if (!virt && !(s->ctlr & group_mask)) { | 33 | - target_ulong s2size; |
25 | return false; | 34 | - hwaddr s2pa; |
35 | - int s2prot; | ||
36 | - int ret; | ||
37 | ARMMMUIdx s2_mmu_idx = *is_secure ? ARMMMUIdx_Stage2_S | ||
38 | : ARMMMUIdx_Stage2; | ||
39 | - ARMCacheAttrs cacheattrs = {}; | ||
40 | - MemTxAttrs txattrs = {}; | ||
41 | + GetPhysAddrResult s2 = {}; | ||
42 | + int ret; | ||
43 | |||
44 | ret = get_phys_addr_lpae(env, addr, MMU_DATA_LOAD, s2_mmu_idx, false, | ||
45 | - &s2pa, &txattrs, &s2prot, &s2size, fi, | ||
46 | - &cacheattrs); | ||
47 | + &s2, fi); | ||
48 | if (ret) { | ||
49 | assert(fi->type != ARMFault_None); | ||
50 | fi->s2addr = addr; | ||
51 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
52 | return ~0; | ||
53 | } | ||
54 | if ((arm_hcr_el2_eff(env) & HCR_PTW) && | ||
55 | - ptw_attrs_are_device(env, cacheattrs)) { | ||
56 | + ptw_attrs_are_device(env, s2.cacheattrs)) { | ||
57 | /* | ||
58 | * PTW set and S1 walk touched S2 Device memory: | ||
59 | * generate Permission fault. | ||
60 | @@ -XXX,XX +XXX,XX @@ static hwaddr S1_ptw_translate(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
61 | assert(!*is_secure); | ||
62 | } | ||
63 | |||
64 | - addr = s2pa; | ||
65 | + addr = s2.phys; | ||
26 | } | 66 | } |
27 | @@ -XXX,XX +XXX,XX @@ static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt, | 67 | return addr; |
28 | return false; | 68 | } |
69 | @@ -XXX,XX +XXX,XX @@ static bool check_s2_mmu_setup(ARMCPU *cpu, bool is_aa64, int level, | ||
70 | * table walk), must be true if this is stage 2 of a stage 1+2 | ||
71 | * walk for an EL0 access. If @mmu_idx is anything else, | ||
72 | * @s1_is_el0 is ignored. | ||
73 | - * @phys_ptr: set to the physical address corresponding to the virtual address | ||
74 | - * @attrs: set to the memory transaction attributes to use | ||
75 | - * @prot: set to the permissions for the page containing phys_ptr | ||
76 | - * @page_size_ptr: set to the size of the page containing phys_ptr | ||
77 | + * @result: set on translation success, | ||
78 | * @fi: set to fault info if the translation fails | ||
79 | - * @cacheattrs: (if non-NULL) set to the cacheability/shareability attributes | ||
80 | */ | ||
81 | static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
82 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
83 | - bool s1_is_el0, hwaddr *phys_ptr, | ||
84 | - MemTxAttrs *txattrs, int *prot, | ||
85 | - target_ulong *page_size_ptr, | ||
86 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
87 | + bool s1_is_el0, GetPhysAddrResult *result, | ||
88 | + ARMMMUFaultInfo *fi) | ||
89 | { | ||
90 | ARMCPU *cpu = env_archcpu(env); | ||
91 | /* Read an LPAE long-descriptor translation table. */ | ||
92 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
93 | if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) { | ||
94 | ns = mmu_idx == ARMMMUIdx_Stage2; | ||
95 | xn = extract32(attrs, 11, 2); | ||
96 | - *prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
97 | + result->prot = get_S2prot(env, ap, xn, s1_is_el0); | ||
98 | } else { | ||
99 | ns = extract32(attrs, 3, 1); | ||
100 | xn = extract32(attrs, 12, 1); | ||
101 | pxn = extract32(attrs, 11, 1); | ||
102 | - *prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | ||
103 | + result->prot = get_S1prot(env, mmu_idx, aarch64, ap, ns, xn, pxn); | ||
29 | } | 104 | } |
30 | 105 | ||
31 | - if (!(s->cpu_ctlr[cpu] & group_mask)) { | 106 | fault_type = ARMFault_Permission; |
32 | + if (!(s->cpu_ctlr[cpu_iface] & group_mask)) { | 107 | - if (!(*prot & (1 << access_type))) { |
33 | return false; | 108 | + if (!(result->prot & (1 << access_type))) { |
109 | goto do_fault; | ||
34 | } | 110 | } |
35 | 111 | ||
112 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
113 | * the CPU doesn't support TZ or this is a non-secure translation | ||
114 | * regime, because the attribute will already be non-secure. | ||
115 | */ | ||
116 | - txattrs->secure = false; | ||
117 | + result->attrs.secure = false; | ||
118 | } | ||
119 | /* When in aarch64 mode, and BTI is enabled, remember GP in the IOTLB. */ | ||
120 | if (aarch64 && guarded && cpu_isar_feature(aa64_bti, cpu)) { | ||
121 | - arm_tlb_bti_gp(txattrs) = true; | ||
122 | + arm_tlb_bti_gp(&result->attrs) = true; | ||
123 | } | ||
124 | |||
125 | if (mmu_idx == ARMMMUIdx_Stage2 || mmu_idx == ARMMMUIdx_Stage2_S) { | ||
126 | - cacheattrs->is_s2_format = true; | ||
127 | - cacheattrs->attrs = extract32(attrs, 0, 4); | ||
128 | + result->cacheattrs.is_s2_format = true; | ||
129 | + result->cacheattrs.attrs = extract32(attrs, 0, 4); | ||
130 | } else { | ||
131 | /* Index into MAIR registers for cache attributes */ | ||
132 | uint8_t attrindx = extract32(attrs, 0, 3); | ||
133 | uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
134 | assert(attrindx <= 7); | ||
135 | - cacheattrs->is_s2_format = false; | ||
136 | - cacheattrs->attrs = extract64(mair, attrindx * 8, 8); | ||
137 | + result->cacheattrs.is_s2_format = false; | ||
138 | + result->cacheattrs.attrs = extract64(mair, attrindx * 8, 8); | ||
139 | } | ||
140 | |||
141 | /* | ||
142 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
143 | * that case comes from TCR_ELx, which we extracted earlier. | ||
144 | */ | ||
145 | if (param.ds) { | ||
146 | - cacheattrs->shareability = param.sh; | ||
147 | + result->cacheattrs.shareability = param.sh; | ||
148 | } else { | ||
149 | - cacheattrs->shareability = extract32(attrs, 6, 2); | ||
150 | + result->cacheattrs.shareability = extract32(attrs, 6, 2); | ||
151 | } | ||
152 | |||
153 | - *phys_ptr = descaddr; | ||
154 | - *page_size_ptr = page_size; | ||
155 | + result->phys = descaddr; | ||
156 | + result->page_size = page_size; | ||
157 | return false; | ||
158 | |||
159 | do_fault: | ||
160 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
161 | cacheattrs1 = result->cacheattrs; | ||
162 | memset(result, 0, sizeof(*result)); | ||
163 | |||
164 | - ret = get_phys_addr_lpae(env, ipa, access_type, s2_mmu_idx, is_el0, | ||
165 | - &result->phys, &result->attrs, | ||
166 | - &result->prot, &result->page_size, | ||
167 | - fi, &result->cacheattrs); | ||
168 | + ret = get_phys_addr_lpae(env, ipa, access_type, s2_mmu_idx, | ||
169 | + is_el0, result, fi); | ||
170 | fi->s2addr = ipa; | ||
171 | |||
172 | /* Combine the S1 and S2 perms. */ | ||
173 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
174 | |||
175 | if (regime_using_lpae_format(env, mmu_idx)) { | ||
176 | return get_phys_addr_lpae(env, address, access_type, mmu_idx, false, | ||
177 | - &result->phys, &result->attrs, | ||
178 | - &result->prot, &result->page_size, | ||
179 | - fi, &result->cacheattrs); | ||
180 | + result, fi); | ||
181 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
182 | return get_phys_addr_v6(env, address, access_type, mmu_idx, | ||
183 | &result->phys, &result->attrs, | ||
36 | -- | 184 | -- |
37 | 2.20.1 | 185 | 2.25.1 |
38 | 186 | ||
39 | 187 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20220822152741.1617527-5-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/ptw.c | 30 ++++++++++++++---------------- | ||
10 | 1 file changed, 14 insertions(+), 16 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/ptw.c | ||
15 | +++ b/target/arm/ptw.c | ||
16 | @@ -XXX,XX +XXX,XX @@ do_fault: | ||
17 | |||
18 | static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
20 | - hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
21 | - target_ulong *page_size, ARMMMUFaultInfo *fi) | ||
22 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
23 | { | ||
24 | ARMCPU *cpu = env_archcpu(env); | ||
25 | int level = 1; | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
27 | phys_addr = (desc & 0xff000000) | (address & 0x00ffffff); | ||
28 | phys_addr |= (uint64_t)extract32(desc, 20, 4) << 32; | ||
29 | phys_addr |= (uint64_t)extract32(desc, 5, 4) << 36; | ||
30 | - *page_size = 0x1000000; | ||
31 | + result->page_size = 0x1000000; | ||
32 | } else { | ||
33 | /* Section. */ | ||
34 | phys_addr = (desc & 0xfff00000) | (address & 0x000fffff); | ||
35 | - *page_size = 0x100000; | ||
36 | + result->page_size = 0x100000; | ||
37 | } | ||
38 | ap = ((desc >> 10) & 3) | ((desc >> 13) & 4); | ||
39 | xn = desc & (1 << 4); | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
41 | case 1: /* 64k page. */ | ||
42 | phys_addr = (desc & 0xffff0000) | (address & 0xffff); | ||
43 | xn = desc & (1 << 15); | ||
44 | - *page_size = 0x10000; | ||
45 | + result->page_size = 0x10000; | ||
46 | break; | ||
47 | case 2: case 3: /* 4k page. */ | ||
48 | phys_addr = (desc & 0xfffff000) | (address & 0xfff); | ||
49 | xn = desc & 1; | ||
50 | - *page_size = 0x1000; | ||
51 | + result->page_size = 0x1000; | ||
52 | break; | ||
53 | default: | ||
54 | /* Never happens, but compiler isn't smart enough to tell. */ | ||
55 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
56 | } | ||
57 | } | ||
58 | if (domain_prot == 3) { | ||
59 | - *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
60 | + result->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
61 | } else { | ||
62 | if (pxn && !regime_is_user(env, mmu_idx)) { | ||
63 | xn = 1; | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
65 | fi->type = ARMFault_AccessFlag; | ||
66 | goto do_fault; | ||
67 | } | ||
68 | - *prot = simple_ap_to_rw_prot(env, mmu_idx, ap >> 1); | ||
69 | + result->prot = simple_ap_to_rw_prot(env, mmu_idx, ap >> 1); | ||
70 | } else { | ||
71 | - *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | ||
72 | + result->prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | ||
73 | } | ||
74 | - if (*prot && !xn) { | ||
75 | - *prot |= PAGE_EXEC; | ||
76 | + if (result->prot && !xn) { | ||
77 | + result->prot |= PAGE_EXEC; | ||
78 | } | ||
79 | - if (!(*prot & (1 << access_type))) { | ||
80 | + if (!(result->prot & (1 << access_type))) { | ||
81 | /* Access permission fault. */ | ||
82 | fi->type = ARMFault_Permission; | ||
83 | goto do_fault; | ||
84 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
85 | * the CPU doesn't support TZ or this is a non-secure translation | ||
86 | * regime, because the attribute will already be non-secure. | ||
87 | */ | ||
88 | - attrs->secure = false; | ||
89 | + result->attrs.secure = false; | ||
90 | } | ||
91 | - *phys_ptr = phys_addr; | ||
92 | + result->phys = phys_addr; | ||
93 | return false; | ||
94 | do_fault: | ||
95 | fi->domain = domain; | ||
96 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
97 | result, fi); | ||
98 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
99 | return get_phys_addr_v6(env, address, access_type, mmu_idx, | ||
100 | - &result->phys, &result->attrs, | ||
101 | - &result->prot, &result->page_size, fi); | ||
102 | + result, fi); | ||
103 | } else { | ||
104 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
105 | &result->phys, &result->prot, | ||
106 | -- | ||
107 | 2.25.1 | ||
108 | |||
109 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | U-Boot expects PMU_MISC0 register bit 7 is set (see init_bandgap() | ||
4 | in arch/arm/mach-imx/mx6/soc.c) during boot. This bit indicates the | ||
5 | bandgap has stabilized. | ||
6 | |||
7 | With this change, the latest upstream U-Boot (v2021.01-rc3) for imx6 | ||
8 | sabrelite board (mx6qsabrelite_defconfig), with a slight change made | ||
9 | by switching CONFIG_OF_SEPARATE to CONFIG_OF_EMBED, boots to U-Boot | ||
10 | shell on QEMU with the following command: | ||
11 | |||
12 | $ qemu-system-arm -M sabrelite -smp 4 -m 1G -kernel u-boot \ | ||
13 | -display none -serial null -serial stdio | ||
14 | |||
15 | Boot log below: | ||
16 | |||
17 | U-Boot 2021.01-rc3 (Dec 12 2020 - 17:40:02 +0800) | ||
18 | |||
19 | CPU: Freescale i.MX?? rev1.0 at 792 MHz | ||
20 | Reset cause: POR | ||
21 | Model: Freescale i.MX6 Quad SABRE Lite Board | ||
22 | Board: SABRE Lite | ||
23 | I2C: ready | ||
24 | DRAM: 1 GiB | ||
25 | force_idle_bus: sda=0 scl=0 sda.gp=0x5c scl.gp=0x55 | ||
26 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
27 | force_idle_bus: sda=0 scl=0 sda.gp=0x6d scl.gp=0x6c | ||
28 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
29 | force_idle_bus: sda=0 scl=0 sda.gp=0xcb scl.gp=0x5 | ||
30 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
31 | MMC: FSL_SDHC: 0, FSL_SDHC: 1 | ||
32 | Loading Environment from MMC... *** Warning - No block device, using default environment | ||
33 | |||
34 | In: serial | ||
35 | Out: serial | ||
36 | Err: serial | ||
37 | Net: Board Net Initialization Failed | ||
38 | No ethernet found. | ||
39 | starting USB... | ||
40 | Bus usb@2184000: usb dr_mode not found | ||
41 | USB EHCI 1.00 | ||
42 | Bus usb@2184200: USB EHCI 1.00 | ||
43 | scanning bus usb@2184000 for devices... 1 USB Device(s) found | ||
44 | scanning bus usb@2184200 for devices... 1 USB Device(s) found | ||
45 | scanning usb for storage devices... 0 Storage Device(s) found | ||
46 | scanning usb for ethernet devices... 0 Ethernet Device(s) found | ||
47 | Hit any key to stop autoboot: 0 | ||
48 | => | ||
49 | |||
50 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
51 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
52 | Message-id: 20210106063504.10841-2-bmeng.cn@gmail.com | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20220822152741.1617527-6-richard.henderson@linaro.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
53 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
54 | --- | 8 | --- |
55 | hw/misc/imx6_ccm.c | 2 +- | 9 | target/arm/ptw.c | 25 +++++++++++-------------- |
56 | 1 file changed, 1 insertion(+), 1 deletion(-) | 10 | 1 file changed, 11 insertions(+), 14 deletions(-) |
57 | 11 | ||
58 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
59 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
60 | --- a/hw/misc/imx6_ccm.c | 14 | --- a/target/arm/ptw.c |
61 | +++ b/hw/misc/imx6_ccm.c | 15 | +++ b/target/arm/ptw.c |
62 | @@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev) | 16 | @@ -XXX,XX +XXX,XX @@ static int simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap) |
63 | s->analog[PMU_REG_3P0] = 0x00000F74; | 17 | |
64 | s->analog[PMU_REG_2P5] = 0x00005071; | 18 | static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, |
65 | s->analog[PMU_REG_CORE] = 0x00402010; | 19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
66 | - s->analog[PMU_MISC0] = 0x04000000; | 20 | - hwaddr *phys_ptr, int *prot, |
67 | + s->analog[PMU_MISC0] = 0x04000080; | 21 | - target_ulong *page_size, |
68 | s->analog[PMU_MISC1] = 0x00000000; | 22 | - ARMMMUFaultInfo *fi) |
69 | s->analog[PMU_MISC2] = 0x00272727; | 23 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi) |
24 | { | ||
25 | int level = 1; | ||
26 | uint32_t table; | ||
27 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
28 | /* 1Mb section. */ | ||
29 | phys_addr = (desc & 0xfff00000) | (address & 0x000fffff); | ||
30 | ap = (desc >> 10) & 3; | ||
31 | - *page_size = 1024 * 1024; | ||
32 | + result->page_size = 1024 * 1024; | ||
33 | } else { | ||
34 | /* Lookup l2 entry. */ | ||
35 | if (type == 1) { | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
37 | case 1: /* 64k page. */ | ||
38 | phys_addr = (desc & 0xffff0000) | (address & 0xffff); | ||
39 | ap = (desc >> (4 + ((address >> 13) & 6))) & 3; | ||
40 | - *page_size = 0x10000; | ||
41 | + result->page_size = 0x10000; | ||
42 | break; | ||
43 | case 2: /* 4k page. */ | ||
44 | phys_addr = (desc & 0xfffff000) | (address & 0xfff); | ||
45 | ap = (desc >> (4 + ((address >> 9) & 6))) & 3; | ||
46 | - *page_size = 0x1000; | ||
47 | + result->page_size = 0x1000; | ||
48 | break; | ||
49 | case 3: /* 1k page, or ARMv6/XScale "extended small (4k) page" */ | ||
50 | if (type == 1) { | ||
51 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
52 | if (arm_feature(env, ARM_FEATURE_XSCALE) | ||
53 | || arm_feature(env, ARM_FEATURE_V6)) { | ||
54 | phys_addr = (desc & 0xfffff000) | (address & 0xfff); | ||
55 | - *page_size = 0x1000; | ||
56 | + result->page_size = 0x1000; | ||
57 | } else { | ||
58 | /* | ||
59 | * UNPREDICTABLE in ARMv5; we choose to take a | ||
60 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
61 | } | ||
62 | } else { | ||
63 | phys_addr = (desc & 0xfffffc00) | (address & 0x3ff); | ||
64 | - *page_size = 0x400; | ||
65 | + result->page_size = 0x400; | ||
66 | } | ||
67 | ap = (desc >> 4) & 3; | ||
68 | break; | ||
69 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
70 | g_assert_not_reached(); | ||
71 | } | ||
72 | } | ||
73 | - *prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | ||
74 | - *prot |= *prot ? PAGE_EXEC : 0; | ||
75 | - if (!(*prot & (1 << access_type))) { | ||
76 | + result->prot = ap_to_rw_prot(env, mmu_idx, ap, domain_prot); | ||
77 | + result->prot |= result->prot ? PAGE_EXEC : 0; | ||
78 | + if (!(result->prot & (1 << access_type))) { | ||
79 | /* Access permission fault. */ | ||
80 | fi->type = ARMFault_Permission; | ||
81 | goto do_fault; | ||
82 | } | ||
83 | - *phys_ptr = phys_addr; | ||
84 | + result->phys = phys_addr; | ||
85 | return false; | ||
86 | do_fault: | ||
87 | fi->domain = domain; | ||
88 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
89 | result, fi); | ||
90 | } else { | ||
91 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
92 | - &result->phys, &result->prot, | ||
93 | - &result->page_size, fi); | ||
94 | + result, fi); | ||
95 | } | ||
96 | } | ||
70 | 97 | ||
71 | -- | 98 | -- |
72 | 2.20.1 | 99 | 2.25.1 |
73 | 100 | ||
74 | 101 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
4 | exynos4210_mct_init function, so use ptimer_free() in the finalize function to | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | avoid it. | 5 | Message-id: 20220822152741.1617527-7-richard.henderson@linaro.org |
6 | |||
7 | ASAN shows memory leak stack: | ||
8 | |||
9 | Indirect leak of 96 byte(s) in 1 object(s) allocated from: | ||
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf56b01a0 in exynos4210_mct_init /qemu/hw/timer/exynos4210_mct.c:1505 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
16 | #6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
17 | #7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
18 | #8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
19 | #9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
20 | #10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164 | ||
21 | #11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381 | ||
22 | #12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 8 | --- |
29 | hw/timer/exynos4210_mct.c | 14 ++++++++++++++ | 9 | target/arm/ptw.c | 24 ++++++++++++------------ |
30 | 1 file changed, 14 insertions(+) | 10 | 1 file changed, 12 insertions(+), 12 deletions(-) |
31 | 11 | ||
32 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
33 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/exynos4210_mct.c | 14 | --- a/target/arm/ptw.c |
35 | +++ b/hw/timer/exynos4210_mct.c | 15 | +++ b/target/arm/ptw.c |
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) | 16 | @@ -XXX,XX +XXX,XX @@ do_fault: |
37 | sysbus_init_mmio(dev, &s->iomem); | 17 | |
18 | static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
20 | - hwaddr *phys_ptr, int *prot, | ||
21 | + GetPhysAddrResult *result, | ||
22 | ARMMMUFaultInfo *fi) | ||
23 | { | ||
24 | int n; | ||
25 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
26 | |||
27 | if (regime_translation_disabled(env, mmu_idx)) { | ||
28 | /* MPU disabled. */ | ||
29 | - *phys_ptr = address; | ||
30 | - *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
31 | + result->phys = address; | ||
32 | + result->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
33 | return false; | ||
34 | } | ||
35 | |||
36 | - *phys_ptr = address; | ||
37 | + result->phys = address; | ||
38 | for (n = 7; n >= 0; n--) { | ||
39 | base = env->cp15.c6_region[n]; | ||
40 | if ((base & 1) == 0) { | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
42 | fi->level = 1; | ||
43 | return true; | ||
44 | } | ||
45 | - *prot = PAGE_READ | PAGE_WRITE; | ||
46 | + result->prot = PAGE_READ | PAGE_WRITE; | ||
47 | break; | ||
48 | case 2: | ||
49 | - *prot = PAGE_READ; | ||
50 | + result->prot = PAGE_READ; | ||
51 | if (!is_user) { | ||
52 | - *prot |= PAGE_WRITE; | ||
53 | + result->prot |= PAGE_WRITE; | ||
54 | } | ||
55 | break; | ||
56 | case 3: | ||
57 | - *prot = PAGE_READ | PAGE_WRITE; | ||
58 | + result->prot = PAGE_READ | PAGE_WRITE; | ||
59 | break; | ||
60 | case 5: | ||
61 | if (is_user) { | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
63 | fi->level = 1; | ||
64 | return true; | ||
65 | } | ||
66 | - *prot = PAGE_READ; | ||
67 | + result->prot = PAGE_READ; | ||
68 | break; | ||
69 | case 6: | ||
70 | - *prot = PAGE_READ; | ||
71 | + result->prot = PAGE_READ; | ||
72 | break; | ||
73 | default: | ||
74 | /* Bad permission. */ | ||
75 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, | ||
76 | fi->level = 1; | ||
77 | return true; | ||
78 | } | ||
79 | - *prot |= PAGE_EXEC; | ||
80 | + result->prot |= PAGE_EXEC; | ||
81 | return false; | ||
38 | } | 82 | } |
39 | 83 | ||
40 | +static void exynos4210_mct_finalize(Object *obj) | 84 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
41 | +{ | 85 | } else { |
42 | + int i; | 86 | /* Pre-v7 MPU */ |
43 | + Exynos4210MCTState *s = EXYNOS4210_MCT(obj); | 87 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, |
44 | + | 88 | - &result->phys, &result->prot, fi); |
45 | + ptimer_free(s->g_timer.ptimer_frc); | 89 | + result, fi); |
46 | + | 90 | } |
47 | + for (i = 0; i < 2; i++) { | 91 | qemu_log_mask(CPU_LOG_MMU, "PMSA MPU lookup for %s at 0x%08" PRIx32 |
48 | + ptimer_free(s->l_timer[i].tick_timer.ptimer_tick); | 92 | " mmu_idx %u -> %s (prot %c%c%c)\n", |
49 | + ptimer_free(s->l_timer[i].ptimer_frc); | ||
50 | + } | ||
51 | +} | ||
52 | + | ||
53 | static void exynos4210_mct_class_init(ObjectClass *klass, void *data) | ||
54 | { | ||
55 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
56 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_mct_info = { | ||
57 | .parent = TYPE_SYS_BUS_DEVICE, | ||
58 | .instance_size = sizeof(Exynos4210MCTState), | ||
59 | .instance_init = exynos4210_mct_init, | ||
60 | + .instance_finalize = exynos4210_mct_finalize, | ||
61 | .class_init = exynos4210_mct_class_init, | ||
62 | }; | ||
63 | |||
64 | -- | 93 | -- |
65 | 2.20.1 | 94 | 2.25.1 |
66 | 95 | ||
67 | 96 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
4 | mv88w8618_pit_init function, so use ptimer_free() in the finalize function to | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | avoid it. | 5 | Message-id: 20220822152741.1617527-8-richard.henderson@linaro.org |
6 | |||
7 | ASAN shows memory leak stack: | ||
8 | |||
9 | Indirect leak of 192 byte(s) in 4 object(s) allocated from: | ||
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
13 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
14 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
15 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
16 | #6 0xaaabf5bb2290 in mv88w8618_timer_init /qemu/hw/arm/musicpal.c:862 | ||
17 | #7 0xaaabf5bb2290 in mv88w8618_pit_init /qemu/hw/arm/musicpal.c:954 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf5a95540 in qdev_device_help /qemu/softmmu/qdev-monitor.c:283 | ||
22 | #12 0xaaabf5a96940 in qmp_device_add /qemu/softmmu/qdev-monitor.c:801 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 8 | --- |
29 | hw/arm/musicpal.c | 12 ++++++++++++ | 9 | target/arm/ptw.c | 36 +++++++++++++++++------------------- |
30 | 1 file changed, 12 insertions(+) | 10 | 1 file changed, 17 insertions(+), 19 deletions(-) |
31 | 11 | ||
32 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
33 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/arm/musicpal.c | 14 | --- a/target/arm/ptw.c |
35 | +++ b/hw/arm/musicpal.c | 15 | +++ b/target/arm/ptw.c |
36 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_init(Object *obj) | 16 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
37 | sysbus_init_mmio(dev, &s->iomem); | 17 | |
18 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
20 | - hwaddr *phys_ptr, int *prot, | ||
21 | - target_ulong *page_size, | ||
22 | + GetPhysAddrResult *result, | ||
23 | ARMMMUFaultInfo *fi) | ||
24 | { | ||
25 | ARMCPU *cpu = env_archcpu(env); | ||
26 | int n; | ||
27 | bool is_user = regime_is_user(env, mmu_idx); | ||
28 | |||
29 | - *phys_ptr = address; | ||
30 | - *page_size = TARGET_PAGE_SIZE; | ||
31 | - *prot = 0; | ||
32 | + result->phys = address; | ||
33 | + result->page_size = TARGET_PAGE_SIZE; | ||
34 | + result->prot = 0; | ||
35 | |||
36 | if (regime_translation_disabled(env, mmu_idx) || | ||
37 | m_is_ppb_region(env, address)) { | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
39 | * which always does a direct read using address_space_ldl(), rather | ||
40 | * than going via this function, so we don't need to check that here. | ||
41 | */ | ||
42 | - get_phys_addr_pmsav7_default(env, mmu_idx, address, prot); | ||
43 | + get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->prot); | ||
44 | } else { /* MPU enabled */ | ||
45 | for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) { | ||
46 | /* region search */ | ||
47 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
48 | if (ranges_overlap(base, rmask, | ||
49 | address & TARGET_PAGE_MASK, | ||
50 | TARGET_PAGE_SIZE)) { | ||
51 | - *page_size = 1; | ||
52 | + result->page_size = 1; | ||
53 | } | ||
54 | continue; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
57 | continue; | ||
58 | } | ||
59 | if (rsize < TARGET_PAGE_BITS) { | ||
60 | - *page_size = 1 << rsize; | ||
61 | + result->page_size = 1 << rsize; | ||
62 | } | ||
63 | break; | ||
64 | } | ||
65 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
66 | fi->type = ARMFault_Background; | ||
67 | return true; | ||
68 | } | ||
69 | - get_phys_addr_pmsav7_default(env, mmu_idx, address, prot); | ||
70 | + get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->prot); | ||
71 | } else { /* a MPU hit! */ | ||
72 | uint32_t ap = extract32(env->pmsav7.dracr[n], 8, 3); | ||
73 | uint32_t xn = extract32(env->pmsav7.dracr[n], 12, 1); | ||
74 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
75 | case 5: | ||
76 | break; /* no access */ | ||
77 | case 3: | ||
78 | - *prot |= PAGE_WRITE; | ||
79 | + result->prot |= PAGE_WRITE; | ||
80 | /* fall through */ | ||
81 | case 2: | ||
82 | case 6: | ||
83 | - *prot |= PAGE_READ | PAGE_EXEC; | ||
84 | + result->prot |= PAGE_READ | PAGE_EXEC; | ||
85 | break; | ||
86 | case 7: | ||
87 | /* for v7M, same as 6; for R profile a reserved value */ | ||
88 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
89 | - *prot |= PAGE_READ | PAGE_EXEC; | ||
90 | + result->prot |= PAGE_READ | PAGE_EXEC; | ||
91 | break; | ||
92 | } | ||
93 | /* fall through */ | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
95 | case 1: | ||
96 | case 2: | ||
97 | case 3: | ||
98 | - *prot |= PAGE_WRITE; | ||
99 | + result->prot |= PAGE_WRITE; | ||
100 | /* fall through */ | ||
101 | case 5: | ||
102 | case 6: | ||
103 | - *prot |= PAGE_READ | PAGE_EXEC; | ||
104 | + result->prot |= PAGE_READ | PAGE_EXEC; | ||
105 | break; | ||
106 | case 7: | ||
107 | /* for v7M, same as 6; for R profile a reserved value */ | ||
108 | if (arm_feature(env, ARM_FEATURE_M)) { | ||
109 | - *prot |= PAGE_READ | PAGE_EXEC; | ||
110 | + result->prot |= PAGE_READ | PAGE_EXEC; | ||
111 | break; | ||
112 | } | ||
113 | /* fall through */ | ||
114 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
115 | |||
116 | /* execute never */ | ||
117 | if (xn) { | ||
118 | - *prot &= ~PAGE_EXEC; | ||
119 | + result->prot &= ~PAGE_EXEC; | ||
120 | } | ||
121 | } | ||
122 | } | ||
123 | |||
124 | fi->type = ARMFault_Permission; | ||
125 | fi->level = 1; | ||
126 | - return !(*prot & (1 << access_type)); | ||
127 | + return !(result->prot & (1 << access_type)); | ||
38 | } | 128 | } |
39 | 129 | ||
40 | +static void mv88w8618_pit_finalize(Object *obj) | 130 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
41 | +{ | 131 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
42 | + SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 132 | } else if (arm_feature(env, ARM_FEATURE_V7)) { |
43 | + mv88w8618_pit_state *s = MV88W8618_PIT(dev); | 133 | /* PMSAv7 */ |
44 | + int i; | 134 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, |
45 | + | 135 | - &result->phys, &result->prot, |
46 | + for (i = 0; i < 4; i++) { | 136 | - &result->page_size, fi); |
47 | + ptimer_free(s->timer[i].ptimer); | 137 | + result, fi); |
48 | + } | 138 | } else { |
49 | +} | 139 | /* Pre-v7 MPU */ |
50 | + | 140 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, |
51 | static const VMStateDescription mv88w8618_timer_vmsd = { | ||
52 | .name = "timer", | ||
53 | .version_id = 1, | ||
54 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mv88w8618_pit_info = { | ||
55 | .parent = TYPE_SYS_BUS_DEVICE, | ||
56 | .instance_size = sizeof(mv88w8618_pit_state), | ||
57 | .instance_init = mv88w8618_pit_init, | ||
58 | + .instance_finalize = mv88w8618_pit_finalize, | ||
59 | .class_init = mv88w8618_pit_class_init, | ||
60 | }; | ||
61 | |||
62 | -- | 141 | -- |
63 | 2.20.1 | 142 | 2.25.1 |
64 | 143 | ||
65 | 144 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
4 | mss_timer_init function, so use ptimer_free() in the finalize function to avoid | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | it. | 5 | Message-id: 20220822152741.1617527-9-richard.henderson@linaro.org |
6 | |||
7 | ASAN shows memory leak stack: | ||
8 | |||
9 | Indirect leak of 192 byte(s) in 2 object(s) allocated from: | ||
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf58a0010 in mss_timer_init /qemu/hw/timer/mss-timer.c:235 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
16 | #6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
17 | #7 0xaaabf5b8316c in m2sxxx_soc_initfn /qemu/hw/arm/msf2-soc.c:70 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
22 | #12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 8 | --- |
29 | hw/timer/mss-timer.c | 13 +++++++++++++ | 9 | target/arm/ptw.c | 28 ++++++++++++++-------------- |
30 | 1 file changed, 13 insertions(+) | 10 | 1 file changed, 14 insertions(+), 14 deletions(-) |
31 | 11 | ||
32 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c | 12 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
33 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/mss-timer.c | 14 | --- a/target/arm/ptw.c |
35 | +++ b/hw/timer/mss-timer.c | 15 | +++ b/target/arm/ptw.c |
36 | @@ -XXX,XX +XXX,XX @@ static void mss_timer_init(Object *obj) | 16 | @@ -XXX,XX +XXX,XX @@ void v8m_security_lookup(CPUARMState *env, uint32_t address, |
37 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &t->mmio); | 17 | |
18 | static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
20 | - hwaddr *phys_ptr, MemTxAttrs *txattrs, | ||
21 | - int *prot, target_ulong *page_size, | ||
22 | + GetPhysAddrResult *result, | ||
23 | ARMMMUFaultInfo *fi) | ||
24 | { | ||
25 | uint32_t secure = regime_is_secure(env, mmu_idx); | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
27 | } else { | ||
28 | fi->type = ARMFault_QEMU_SFault; | ||
29 | } | ||
30 | - *page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE; | ||
31 | - *phys_ptr = address; | ||
32 | - *prot = 0; | ||
33 | + result->page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE; | ||
34 | + result->phys = address; | ||
35 | + result->prot = 0; | ||
36 | return true; | ||
37 | } | ||
38 | } else { | ||
39 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
40 | * might downgrade a secure access to nonsecure. | ||
41 | */ | ||
42 | if (sattrs.ns) { | ||
43 | - txattrs->secure = false; | ||
44 | + result->attrs.secure = false; | ||
45 | } else if (!secure) { | ||
46 | /* | ||
47 | * NS access to S memory must fault. | ||
48 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
49 | * for M_FAKE_FSR_SFAULT in arm_v7m_cpu_do_interrupt(). | ||
50 | */ | ||
51 | fi->type = ARMFault_QEMU_SFault; | ||
52 | - *page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE; | ||
53 | - *phys_ptr = address; | ||
54 | - *prot = 0; | ||
55 | + result->page_size = sattrs.subpage ? 1 : TARGET_PAGE_SIZE; | ||
56 | + result->phys = address; | ||
57 | + result->prot = 0; | ||
58 | return true; | ||
59 | } | ||
60 | } | ||
61 | } | ||
62 | |||
63 | - ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, phys_ptr, | ||
64 | - txattrs, prot, &mpu_is_subpage, fi, NULL); | ||
65 | - *page_size = sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE; | ||
66 | + ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, | ||
67 | + &result->phys, &result->attrs, &result->prot, | ||
68 | + &mpu_is_subpage, fi, NULL); | ||
69 | + result->page_size = | ||
70 | + sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE; | ||
71 | return ret; | ||
38 | } | 72 | } |
39 | 73 | ||
40 | +static void mss_timer_finalize(Object *obj) | 74 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
41 | +{ | 75 | if (arm_feature(env, ARM_FEATURE_V8)) { |
42 | + MSSTimerState *t = MSS_TIMER(obj); | 76 | /* PMSAv8 */ |
43 | + int i; | 77 | ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx, |
44 | + | 78 | - &result->phys, &result->attrs, |
45 | + for (i = 0; i < NUM_TIMERS; i++) { | 79 | - &result->prot, &result->page_size, fi); |
46 | + struct Msf2Timer *st = &t->timers[i]; | 80 | + result, fi); |
47 | + | 81 | } else if (arm_feature(env, ARM_FEATURE_V7)) { |
48 | + ptimer_free(st->ptimer); | 82 | /* PMSAv7 */ |
49 | + } | 83 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, |
50 | +} | ||
51 | + | ||
52 | static const VMStateDescription vmstate_timers = { | ||
53 | .name = "mss-timer-block", | ||
54 | .version_id = 1, | ||
55 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mss_timer_info = { | ||
56 | .parent = TYPE_SYS_BUS_DEVICE, | ||
57 | .instance_size = sizeof(MSSTimerState), | ||
58 | .instance_init = mss_timer_init, | ||
59 | + .instance_finalize = mss_timer_finalize, | ||
60 | .class_init = mss_timer_class_init, | ||
61 | }; | ||
62 | |||
63 | -- | 84 | -- |
64 | 2.20.1 | 85 | 2.25.1 |
65 | 86 | ||
66 | 87 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
4 | exynos4210_rtc_init function, so use ptimer_free() in the finalize function to | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | avoid it. | 5 | Message-id: 20220822152741.1617527-10-richard.henderson@linaro.org |
6 | |||
7 | ASAN shows memory leak stack: | ||
8 | |||
9 | Indirect leak of 96 byte(s) in 1 object(s) allocated from: | ||
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf57b3934 in exynos4210_rtc_init /qemu/hw/rtc/exynos4210_rtc.c:567 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
16 | #6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
17 | #7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
18 | #8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
19 | #9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
20 | #10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164 | ||
21 | #11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381 | ||
22 | #12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 8 | --- |
29 | hw/rtc/exynos4210_rtc.c | 9 +++++++++ | 9 | target/arm/internals.h | 11 +++++------ |
30 | 1 file changed, 9 insertions(+) | 10 | target/arm/m_helper.c | 16 +++++++--------- |
11 | target/arm/ptw.c | 20 +++++++++----------- | ||
12 | 3 files changed, 21 insertions(+), 26 deletions(-) | ||
31 | 13 | ||
32 | diff --git a/hw/rtc/exynos4210_rtc.c b/hw/rtc/exynos4210_rtc.c | 14 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
33 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/rtc/exynos4210_rtc.c | 16 | --- a/target/arm/internals.h |
35 | +++ b/hw/rtc/exynos4210_rtc.c | 17 | +++ b/target/arm/internals.h |
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ void v8m_security_lookup(CPUARMState *env, uint32_t address, |
37 | sysbus_init_mmio(dev, &s->iomem); | 19 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
20 | V8M_SAttributes *sattrs); | ||
21 | |||
22 | -bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
23 | - MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
24 | - hwaddr *phys_ptr, MemTxAttrs *txattrs, | ||
25 | - int *prot, bool *is_subpage, | ||
26 | - ARMMMUFaultInfo *fi, uint32_t *mregion); | ||
27 | - | ||
28 | /* Cacheability and shareability attributes for a memory access */ | ||
29 | typedef struct ARMCacheAttrs { | ||
30 | /* | ||
31 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
32 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
33 | __attribute__((nonnull)); | ||
34 | |||
35 | +bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
36 | + MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
37 | + GetPhysAddrResult *result, bool *is_subpage, | ||
38 | + ARMMMUFaultInfo *fi, uint32_t *mregion); | ||
39 | + | ||
40 | void arm_log_exception(CPUState *cs); | ||
41 | |||
42 | #endif /* !CONFIG_USER_ONLY */ | ||
43 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/m_helper.c | ||
46 | +++ b/target/arm/m_helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
48 | V8M_SAttributes sattrs = {}; | ||
49 | uint32_t tt_resp; | ||
50 | bool r, rw, nsr, nsrw, mrvalid; | ||
51 | - int prot; | ||
52 | - ARMMMUFaultInfo fi = {}; | ||
53 | - MemTxAttrs attrs = {}; | ||
54 | - hwaddr phys_addr; | ||
55 | ARMMMUIdx mmu_idx; | ||
56 | uint32_t mregion; | ||
57 | bool targetpriv; | ||
58 | bool targetsec = env->v7m.secure; | ||
59 | - bool is_subpage; | ||
60 | |||
61 | /* | ||
62 | * Work out what the security state and privilege level we're | ||
63 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
64 | * inspecting the other MPU state. | ||
65 | */ | ||
66 | if (arm_current_el(env) != 0 || alt) { | ||
67 | + GetPhysAddrResult res = {}; | ||
68 | + ARMMMUFaultInfo fi = {}; | ||
69 | + bool is_subpage; | ||
70 | + | ||
71 | /* We can ignore the return value as prot is always set */ | ||
72 | pmsav8_mpu_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, | ||
73 | - &phys_addr, &attrs, &prot, &is_subpage, | ||
74 | - &fi, &mregion); | ||
75 | + &res, &is_subpage, &fi, &mregion); | ||
76 | if (mregion == -1) { | ||
77 | mrvalid = false; | ||
78 | mregion = 0; | ||
79 | } else { | ||
80 | mrvalid = true; | ||
81 | } | ||
82 | - r = prot & PAGE_READ; | ||
83 | - rw = prot & PAGE_WRITE; | ||
84 | + r = res.prot & PAGE_READ; | ||
85 | + rw = res.prot & PAGE_WRITE; | ||
86 | } else { | ||
87 | r = false; | ||
88 | rw = false; | ||
89 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/ptw.c | ||
92 | +++ b/target/arm/ptw.c | ||
93 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
94 | |||
95 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
96 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
97 | - hwaddr *phys_ptr, MemTxAttrs *txattrs, | ||
98 | - int *prot, bool *is_subpage, | ||
99 | + GetPhysAddrResult *result, bool *is_subpage, | ||
100 | ARMMMUFaultInfo *fi, uint32_t *mregion) | ||
101 | { | ||
102 | /* | ||
103 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
104 | uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1); | ||
105 | |||
106 | *is_subpage = false; | ||
107 | - *phys_ptr = address; | ||
108 | - *prot = 0; | ||
109 | + result->phys = address; | ||
110 | + result->prot = 0; | ||
111 | if (mregion) { | ||
112 | *mregion = -1; | ||
113 | } | ||
114 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
115 | |||
116 | if (matchregion == -1) { | ||
117 | /* hit using the background region */ | ||
118 | - get_phys_addr_pmsav7_default(env, mmu_idx, address, prot); | ||
119 | + get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->prot); | ||
120 | } else { | ||
121 | uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); | ||
122 | uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); | ||
123 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
124 | xn = 1; | ||
125 | } | ||
126 | |||
127 | - *prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
128 | - if (*prot && !xn && !(pxn && !is_user)) { | ||
129 | - *prot |= PAGE_EXEC; | ||
130 | + result->prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
131 | + if (result->prot && !xn && !(pxn && !is_user)) { | ||
132 | + result->prot |= PAGE_EXEC; | ||
133 | } | ||
134 | /* | ||
135 | * We don't need to look the attribute up in the MAIR0/MAIR1 | ||
136 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
137 | |||
138 | fi->type = ARMFault_Permission; | ||
139 | fi->level = 1; | ||
140 | - return !(*prot & (1 << access_type)); | ||
141 | + return !(result->prot & (1 << access_type)); | ||
38 | } | 142 | } |
39 | 143 | ||
40 | +static void exynos4210_rtc_finalize(Object *obj) | 144 | static bool v8m_is_sau_exempt(CPUARMState *env, |
41 | +{ | 145 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
42 | + Exynos4210RTCState *s = EXYNOS4210_RTC(obj); | 146 | } |
43 | + | 147 | |
44 | + ptimer_free(s->ptimer); | 148 | ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, |
45 | + ptimer_free(s->ptimer_1Hz); | 149 | - &result->phys, &result->attrs, &result->prot, |
46 | +} | 150 | - &mpu_is_subpage, fi, NULL); |
47 | + | 151 | + result, &mpu_is_subpage, fi, NULL); |
48 | static void exynos4210_rtc_class_init(ObjectClass *klass, void *data) | 152 | result->page_size = |
49 | { | 153 | sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE; |
50 | DeviceClass *dc = DEVICE_CLASS(klass); | 154 | return ret; |
51 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_rtc_info = { | ||
52 | .parent = TYPE_SYS_BUS_DEVICE, | ||
53 | .instance_size = sizeof(Exynos4210RTCState), | ||
54 | .instance_init = exynos4210_rtc_init, | ||
55 | + .instance_finalize = exynos4210_rtc_finalize, | ||
56 | .class_init = exynos4210_rtc_class_init, | ||
57 | }; | ||
58 | |||
59 | -- | 155 | -- |
60 | 2.20.1 | 156 | 2.25.1 |
61 | 157 | ||
62 | 158 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This can be made redundant with result->page_size, by moving the basic | ||
4 | set of page_size from get_phys_addr_pmsav8. We still need to overwrite | ||
5 | page_size when v8m_security_lookup signals a subpage. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220822152741.1617527-11-richard.henderson@linaro.org | ||
9 | [PMM: Update a comment that used to refer to is_subpage] | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | target/arm/internals.h | 4 ++-- | ||
14 | target/arm/m_helper.c | 3 +-- | ||
15 | target/arm/ptw.c | 23 ++++++++++++----------- | ||
16 | 3 files changed, 15 insertions(+), 15 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/internals.h | ||
21 | +++ b/target/arm/internals.h | ||
22 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
23 | |||
24 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
25 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
26 | - GetPhysAddrResult *result, bool *is_subpage, | ||
27 | - ARMMMUFaultInfo *fi, uint32_t *mregion); | ||
28 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi, | ||
29 | + uint32_t *mregion); | ||
30 | |||
31 | void arm_log_exception(CPUState *cs); | ||
32 | |||
33 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/m_helper.c | ||
36 | +++ b/target/arm/m_helper.c | ||
37 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
38 | if (arm_current_el(env) != 0 || alt) { | ||
39 | GetPhysAddrResult res = {}; | ||
40 | ARMMMUFaultInfo fi = {}; | ||
41 | - bool is_subpage; | ||
42 | |||
43 | /* We can ignore the return value as prot is always set */ | ||
44 | pmsav8_mpu_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, | ||
45 | - &res, &is_subpage, &fi, &mregion); | ||
46 | + &res, &fi, &mregion); | ||
47 | if (mregion == -1) { | ||
48 | mrvalid = false; | ||
49 | mregion = 0; | ||
50 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/ptw.c | ||
53 | +++ b/target/arm/ptw.c | ||
54 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
55 | |||
56 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
57 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
58 | - GetPhysAddrResult *result, bool *is_subpage, | ||
59 | - ARMMMUFaultInfo *fi, uint32_t *mregion) | ||
60 | + GetPhysAddrResult *result, ARMMMUFaultInfo *fi, | ||
61 | + uint32_t *mregion) | ||
62 | { | ||
63 | /* | ||
64 | * Perform a PMSAv8 MPU lookup (without also doing the SAU check | ||
65 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
66 | * mregion is (if not NULL) set to the region number which matched, | ||
67 | * or -1 if no region number is returned (MPU off, address did not | ||
68 | * hit a region, address hit in multiple regions). | ||
69 | - * We set is_subpage to true if the region hit doesn't cover the | ||
70 | - * entire TARGET_PAGE the address is within. | ||
71 | + * If the region hit doesn't cover the entire TARGET_PAGE the address | ||
72 | + * is within, then we set the result page_size to 1 to force the | ||
73 | + * memory system to use a subpage. | ||
74 | */ | ||
75 | ARMCPU *cpu = env_archcpu(env); | ||
76 | bool is_user = regime_is_user(env, mmu_idx); | ||
77 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
78 | uint32_t addr_page_base = address & TARGET_PAGE_MASK; | ||
79 | uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1); | ||
80 | |||
81 | - *is_subpage = false; | ||
82 | + result->page_size = TARGET_PAGE_SIZE; | ||
83 | result->phys = address; | ||
84 | result->prot = 0; | ||
85 | if (mregion) { | ||
86 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
87 | ranges_overlap(base, limit - base + 1, | ||
88 | addr_page_base, | ||
89 | TARGET_PAGE_SIZE)) { | ||
90 | - *is_subpage = true; | ||
91 | + result->page_size = 1; | ||
92 | } | ||
93 | continue; | ||
94 | } | ||
95 | |||
96 | if (base > addr_page_base || limit < addr_page_limit) { | ||
97 | - *is_subpage = true; | ||
98 | + result->page_size = 1; | ||
99 | } | ||
100 | |||
101 | if (matchregion != -1) { | ||
102 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
103 | uint32_t secure = regime_is_secure(env, mmu_idx); | ||
104 | V8M_SAttributes sattrs = {}; | ||
105 | bool ret; | ||
106 | - bool mpu_is_subpage; | ||
107 | |||
108 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
109 | v8m_security_lookup(env, address, access_type, mmu_idx, &sattrs); | ||
110 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
111 | } | ||
112 | |||
113 | ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, | ||
114 | - result, &mpu_is_subpage, fi, NULL); | ||
115 | - result->page_size = | ||
116 | - sattrs.subpage || mpu_is_subpage ? 1 : TARGET_PAGE_SIZE; | ||
117 | + result, fi, NULL); | ||
118 | + if (sattrs.subpage) { | ||
119 | + result->page_size = 1; | ||
120 | + } | ||
121 | return ret; | ||
122 | } | ||
123 | |||
124 | -- | ||
125 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | virt machine's 'smp_cpus' and machine->smp.cpus must always have the | 3 | Remove the use of regime_is_secure from v8m_security_lookup, |
4 | same value. And, anywhere we have virt machine state we have machine | 4 | passing the new parameter to the lookup instead. |
5 | state. So let's remove the redundancy. Also, to make it easier to see | ||
6 | that machine->smp is the true source for "smp_cpus" and "max_cpus", | ||
7 | avoid passing them in function parameters, preferring instead to get | ||
8 | them from the state. | ||
9 | 5 | ||
10 | No functional change intended. | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
11 | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
12 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 8 | Message-id: 20220822152741.1617527-12-richard.henderson@linaro.org |
13 | Reviewed-by: David Edmondson <david.edmondson@oracle.com> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Ying Fang <fangying1@huawei.com> | ||
15 | Message-id: 20201215174815.51520-1-drjones@redhat.com | ||
16 | [PMM: minor formatting tweak to smp_cpus variable declaration] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 11 | --- |
19 | include/hw/arm/virt.h | 3 +-- | 12 | target/arm/internals.h | 2 +- |
20 | hw/arm/virt-acpi-build.c | 9 +++++---- | 13 | target/arm/m_helper.c | 9 ++++++--- |
21 | hw/arm/virt.c | 21 ++++++++++----------- | 14 | target/arm/ptw.c | 9 +++++---- |
22 | 3 files changed, 16 insertions(+), 17 deletions(-) | 15 | 3 files changed, 12 insertions(+), 8 deletions(-) |
23 | 16 | ||
24 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 17 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
25 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/arm/virt.h | 19 | --- a/target/arm/internals.h |
27 | +++ b/include/hw/arm/virt.h | 20 | +++ b/target/arm/internals.h |
28 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | 21 | @@ -XXX,XX +XXX,XX @@ typedef struct V8M_SAttributes { |
29 | MemMapEntry *memmap; | 22 | |
30 | char *pciehb_nodename; | 23 | void v8m_security_lookup(CPUARMState *env, uint32_t address, |
31 | const int *irqmap; | 24 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
32 | - int smp_cpus; | 25 | - V8M_SAttributes *sattrs); |
33 | void *fdt; | 26 | + bool secure, V8M_SAttributes *sattrs); |
34 | int fdt_size; | 27 | |
35 | uint32_t clock_phandle; | 28 | /* Cacheability and shareability attributes for a memory access */ |
36 | @@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms) | 29 | typedef struct ARMCacheAttrs { |
37 | 30 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | |
38 | assert(vms->gic_version == VIRT_GIC_VERSION_3); | 31 | index XXXXXXX..XXXXXXX 100644 |
39 | 32 | --- a/target/arm/m_helper.c | |
40 | - return vms->smp_cpus > redist0_capacity ? 2 : 1; | 33 | +++ b/target/arm/m_helper.c |
41 | + return MACHINE(vms)->smp.cpus > redist0_capacity ? 2 : 1; | 34 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, |
35 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
36 | V8M_SAttributes sattrs = {}; | ||
37 | |||
38 | - v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs); | ||
39 | + v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, | ||
40 | + targets_secure, &sattrs); | ||
41 | if (sattrs.ns) { | ||
42 | attrs.secure = false; | ||
43 | } else if (!targets_secure) { | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
45 | ARMMMUFaultInfo fi = {}; | ||
46 | MemTxResult txres; | ||
47 | |||
48 | - v8m_security_lookup(env, addr, MMU_INST_FETCH, mmu_idx, &sattrs); | ||
49 | + v8m_security_lookup(env, addr, MMU_INST_FETCH, mmu_idx, | ||
50 | + regime_is_secure(env, mmu_idx), &sattrs); | ||
51 | if (!sattrs.nsc || sattrs.ns) { | ||
52 | /* | ||
53 | * This must be the second half of the insn, and it straddles a | ||
54 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
55 | } | ||
56 | |||
57 | if (env->v7m.secure) { | ||
58 | - v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, &sattrs); | ||
59 | + v8m_security_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, | ||
60 | + targetsec, &sattrs); | ||
61 | nsr = sattrs.ns && r; | ||
62 | nsrw = sattrs.ns && rw; | ||
63 | } else { | ||
64 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/ptw.c | ||
67 | +++ b/target/arm/ptw.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static bool v8m_is_sau_exempt(CPUARMState *env, | ||
42 | } | 69 | } |
43 | 70 | ||
44 | #endif /* QEMU_ARM_VIRT_H */ | 71 | void v8m_security_lookup(CPUARMState *env, uint32_t address, |
45 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 72 | - MMUAccessType access_type, ARMMMUIdx mmu_idx, |
46 | index XXXXXXX..XXXXXXX 100644 | 73 | - V8M_SAttributes *sattrs) |
47 | --- a/hw/arm/virt-acpi-build.c | 74 | + MMUAccessType access_type, ARMMMUIdx mmu_idx, |
48 | +++ b/hw/arm/virt-acpi-build.c | 75 | + bool is_secure, V8M_SAttributes *sattrs) |
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | |||
51 | #define ACPI_BUILD_TABLE_SIZE 0x20000 | ||
52 | |||
53 | -static void acpi_dsdt_add_cpus(Aml *scope, int smp_cpus) | ||
54 | +static void acpi_dsdt_add_cpus(Aml *scope, VirtMachineState *vms) | ||
55 | { | 76 | { |
56 | + MachineState *ms = MACHINE(vms); | 77 | /* |
57 | uint16_t i; | 78 | * Look up the security attributes for this address. Compare the |
58 | 79 | @@ -XXX,XX +XXX,XX @@ void v8m_security_lookup(CPUARMState *env, uint32_t address, | |
59 | - for (i = 0; i < smp_cpus; i++) { | ||
60 | + for (i = 0; i < ms->smp.cpus; i++) { | ||
61 | Aml *dev = aml_device("C%.03X", i); | ||
62 | aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0007"))); | ||
63 | aml_append(dev, aml_name_decl("_UID", aml_int(i))); | ||
64 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
65 | gicd->base_address = cpu_to_le64(memmap[VIRT_GIC_DIST].base); | ||
66 | gicd->version = vms->gic_version; | ||
67 | |||
68 | - for (i = 0; i < vms->smp_cpus; i++) { | ||
69 | + for (i = 0; i < MACHINE(vms)->smp.cpus; i++) { | ||
70 | AcpiMadtGenericCpuInterface *gicc = acpi_data_push(table_data, | ||
71 | sizeof(*gicc)); | ||
72 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i)); | ||
73 | @@ -XXX,XX +XXX,XX @@ build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
74 | * the RTC ACPI device at all when using UEFI. | ||
75 | */ | ||
76 | scope = aml_scope("\\_SB"); | ||
77 | - acpi_dsdt_add_cpus(scope, vms->smp_cpus); | ||
78 | + acpi_dsdt_add_cpus(scope, vms); | ||
79 | acpi_dsdt_add_uart(scope, &memmap[VIRT_UART], | ||
80 | (irqmap[VIRT_UART] + ARM_SPI_BASE)); | ||
81 | if (vmc->acpi_expose_flash) { | ||
82 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/hw/arm/virt.c | ||
85 | +++ b/hw/arm/virt.c | ||
86 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
87 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
88 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | ||
89 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | ||
90 | - (1 << vms->smp_cpus) - 1); | ||
91 | + (1 << MACHINE(vms)->smp.cpus) - 1); | ||
92 | } | 80 | } |
93 | 81 | ||
94 | qemu_fdt_add_subnode(vms->fdt, "/timer"); | 82 | if (idau_exempt || v8m_is_sau_exempt(env, address, access_type)) { |
95 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | 83 | - sattrs->ns = !regime_is_secure(env, mmu_idx); |
96 | int cpu; | 84 | + sattrs->ns = !is_secure; |
97 | int addr_cells = 1; | 85 | return; |
98 | const MachineState *ms = MACHINE(vms); | ||
99 | + int smp_cpus = ms->smp.cpus; | ||
100 | |||
101 | /* | ||
102 | * From Documentation/devicetree/bindings/arm/cpus.txt | ||
103 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
104 | * The simplest way to go is to examine affinity IDs of all our CPUs. If | ||
105 | * at least one of them has Aff3 populated, we set #address-cells to 2. | ||
106 | */ | ||
107 | - for (cpu = 0; cpu < vms->smp_cpus; cpu++) { | ||
108 | + for (cpu = 0; cpu < smp_cpus; cpu++) { | ||
109 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | ||
110 | |||
111 | if (armcpu->mp_affinity & ARM_AFF3_MASK) { | ||
112 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
113 | qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#address-cells", addr_cells); | ||
114 | qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#size-cells", 0x0); | ||
115 | |||
116 | - for (cpu = vms->smp_cpus - 1; cpu >= 0; cpu--) { | ||
117 | + for (cpu = smp_cpus - 1; cpu >= 0; cpu--) { | ||
118 | char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); | ||
119 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | ||
120 | CPUState *cs = CPU(armcpu); | ||
121 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
122 | qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | ||
123 | armcpu->dtb_compatible); | ||
124 | |||
125 | - if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED | ||
126 | - && vms->smp_cpus > 1) { | ||
127 | + if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED && smp_cpus > 1) { | ||
128 | qemu_fdt_setprop_string(vms->fdt, nodename, | ||
129 | "enable-method", "psci"); | ||
130 | } | ||
131 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) | ||
132 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
133 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | ||
134 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | ||
135 | - (1 << vms->smp_cpus) - 1); | ||
136 | + (1 << MACHINE(vms)->smp.cpus) - 1); | ||
137 | } | 86 | } |
138 | 87 | ||
139 | qemu_fdt_add_subnode(vms->fdt, "/pmu"); | 88 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, |
140 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) | 89 | bool ret; |
141 | * virt_cpu_post_init() must be called after the CPUs have | 90 | |
142 | * been realized and the GIC has been created. | 91 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
143 | */ | 92 | - v8m_security_lookup(env, address, access_type, mmu_idx, &sattrs); |
144 | -static void virt_cpu_post_init(VirtMachineState *vms, int max_cpus, | 93 | + v8m_security_lookup(env, address, access_type, mmu_idx, |
145 | - MemoryRegion *sysmem) | 94 | + secure, &sattrs); |
146 | +static void virt_cpu_post_init(VirtMachineState *vms, MemoryRegion *sysmem) | 95 | if (access_type == MMU_INST_FETCH) { |
147 | { | 96 | /* |
148 | + int max_cpus = MACHINE(vms)->smp.max_cpus; | 97 | * Instruction fetches always use the MMU bank and the |
149 | bool aarch64, pmu, steal_time; | ||
150 | CPUState *cpu; | ||
151 | |||
152 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
153 | exit(1); | ||
154 | } | ||
155 | |||
156 | - vms->smp_cpus = smp_cpus; | ||
157 | - | ||
158 | if (vms->virt && kvm_enabled()) { | ||
159 | error_report("mach-virt: KVM does not support providing " | ||
160 | "Virtualization extensions to the guest CPU"); | ||
161 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
162 | create_fdt(vms); | ||
163 | |||
164 | possible_cpus = mc->possible_cpu_arch_ids(machine); | ||
165 | + assert(possible_cpus->len == max_cpus); | ||
166 | for (n = 0; n < possible_cpus->len; n++) { | ||
167 | Object *cpuobj; | ||
168 | CPUState *cs; | ||
169 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
170 | |||
171 | create_gic(vms); | ||
172 | |||
173 | - virt_cpu_post_init(vms, possible_cpus->len, sysmem); | ||
174 | + virt_cpu_post_init(vms, sysmem); | ||
175 | |||
176 | fdt_add_pmu_nodes(vms); | ||
177 | |||
178 | -- | 98 | -- |
179 | 2.20.1 | 99 | 2.25.1 |
180 | 100 | ||
181 | 101 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Remove the use of regime_is_secure from pmsav8_mpu_lookup, | ||
4 | passing the new parameter to the lookup instead. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220822152741.1617527-13-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/internals.h | 4 ++-- | ||
13 | target/arm/m_helper.c | 2 +- | ||
14 | target/arm/ptw.c | 7 +++---- | ||
15 | 3 files changed, 6 insertions(+), 7 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/internals.h | ||
20 | +++ b/target/arm/internals.h | ||
21 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
22 | |||
23 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
24 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
25 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi, | ||
26 | - uint32_t *mregion); | ||
27 | + bool is_secure, GetPhysAddrResult *result, | ||
28 | + ARMMMUFaultInfo *fi, uint32_t *mregion); | ||
29 | |||
30 | void arm_log_exception(CPUState *cs); | ||
31 | |||
32 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/m_helper.c | ||
35 | +++ b/target/arm/m_helper.c | ||
36 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(v7m_tt)(CPUARMState *env, uint32_t addr, uint32_t op) | ||
37 | ARMMMUFaultInfo fi = {}; | ||
38 | |||
39 | /* We can ignore the return value as prot is always set */ | ||
40 | - pmsav8_mpu_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, | ||
41 | + pmsav8_mpu_lookup(env, addr, MMU_DATA_LOAD, mmu_idx, targetsec, | ||
42 | &res, &fi, &mregion); | ||
43 | if (mregion == -1) { | ||
44 | mrvalid = false; | ||
45 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/ptw.c | ||
48 | +++ b/target/arm/ptw.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
50 | |||
51 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
52 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
53 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi, | ||
54 | - uint32_t *mregion) | ||
55 | + bool secure, GetPhysAddrResult *result, | ||
56 | + ARMMMUFaultInfo *fi, uint32_t *mregion) | ||
57 | { | ||
58 | /* | ||
59 | * Perform a PMSAv8 MPU lookup (without also doing the SAU check | ||
60 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
61 | */ | ||
62 | ARMCPU *cpu = env_archcpu(env); | ||
63 | bool is_user = regime_is_user(env, mmu_idx); | ||
64 | - uint32_t secure = regime_is_secure(env, mmu_idx); | ||
65 | int n; | ||
66 | int matchregion = -1; | ||
67 | bool hit = false; | ||
68 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
69 | } | ||
70 | } | ||
71 | |||
72 | - ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, | ||
73 | + ret = pmsav8_mpu_lookup(env, address, access_type, mmu_idx, secure, | ||
74 | result, fi, NULL); | ||
75 | if (sattrs.subpage) { | ||
76 | result->page_size = 1; | ||
77 | -- | ||
78 | 2.25.1 | ||
79 | |||
80 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the a10_pit_init | 3 | Remove the use of regime_is_secure from get_phys_addr_v5, |
4 | function, so use ptimer_free() in the finalize function to avoid it. | 4 | passing the new parameter to the lookup instead. |
5 | 5 | ||
6 | ASAN shows memory leak stack: | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
7 | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
8 | Indirect leak of 288 byte(s) in 6 object(s) allocated from: | 8 | [PMM: Folded in definition of local is_secure in get_phys_addr(), |
9 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 9 | since I dropped the earlier patch that would have provided it] |
10 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | 10 | Message-id: 20220822152741.1617527-14-richard.henderson@linaro.org |
11 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
12 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
13 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
14 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
15 | #6 0xaaabf57415e8 in a10_pit_init /qemu/hw/timer/allwinner-a10-pit.c:278 | ||
16 | #7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
17 | #8 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
18 | #9 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
19 | #10 0xaaabf5b94680 in aw_a10_init /qemu/hw/arm/allwinner-a10.c:49 | ||
20 | #11 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
21 | #12 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
22 | |||
23 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
24 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 13 | --- |
28 | hw/timer/allwinner-a10-pit.c | 11 +++++++++++ | 14 | target/arm/ptw.c | 14 +++++++------- |
29 | 1 file changed, 11 insertions(+) | 15 | 1 file changed, 7 insertions(+), 7 deletions(-) |
30 | 16 | ||
31 | diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c | 17 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
32 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/hw/timer/allwinner-a10-pit.c | 19 | --- a/target/arm/ptw.c |
34 | +++ b/hw/timer/allwinner-a10-pit.c | 20 | +++ b/target/arm/ptw.c |
35 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj) | 21 | @@ -XXX,XX +XXX,XX @@ static int simple_ap_to_rw_prot(CPUARMState *env, ARMMMUIdx mmu_idx, int ap) |
22 | |||
23 | static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
24 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
25 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
26 | + bool is_secure, GetPhysAddrResult *result, | ||
27 | + ARMMMUFaultInfo *fi) | ||
28 | { | ||
29 | int level = 1; | ||
30 | uint32_t table; | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
32 | fi->type = ARMFault_Translation; | ||
33 | goto do_fault; | ||
34 | } | ||
35 | - desc = arm_ldl_ptw(env, table, regime_is_secure(env, mmu_idx), | ||
36 | - mmu_idx, fi); | ||
37 | + desc = arm_ldl_ptw(env, table, is_secure, mmu_idx, fi); | ||
38 | if (fi->type != ARMFault_None) { | ||
39 | goto do_fault; | ||
40 | } | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v5(CPUARMState *env, uint32_t address, | ||
42 | /* Fine pagetable. */ | ||
43 | table = (desc & 0xfffff000) | ((address >> 8) & 0xffc); | ||
44 | } | ||
45 | - desc = arm_ldl_ptw(env, table, regime_is_secure(env, mmu_idx), | ||
46 | - mmu_idx, fi); | ||
47 | + desc = arm_ldl_ptw(env, table, is_secure, mmu_idx, fi); | ||
48 | if (fi->type != ARMFault_None) { | ||
49 | goto do_fault; | ||
50 | } | ||
51 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
52 | GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
53 | { | ||
54 | ARMMMUIdx s1_mmu_idx = stage_1_mmu_idx(mmu_idx); | ||
55 | + bool is_secure = regime_is_secure(env, mmu_idx); | ||
56 | |||
57 | if (mmu_idx != s1_mmu_idx) { | ||
58 | /* | ||
59 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
60 | * cannot upgrade an non-secure translation regime's attributes | ||
61 | * to secure. | ||
62 | */ | ||
63 | - result->attrs.secure = regime_is_secure(env, mmu_idx); | ||
64 | + result->attrs.secure = is_secure; | ||
65 | result->attrs.user = regime_is_user(env, mmu_idx); | ||
66 | |||
67 | /* | ||
68 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
69 | result, fi); | ||
70 | } else { | ||
71 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
72 | - result, fi); | ||
73 | + is_secure, result, fi); | ||
36 | } | 74 | } |
37 | } | 75 | } |
38 | 76 | ||
39 | +static void a10_pit_finalize(Object *obj) | ||
40 | +{ | ||
41 | + AwA10PITState *s = AW_A10_PIT(obj); | ||
42 | + int i; | ||
43 | + | ||
44 | + for (i = 0; i < AW_A10_PIT_TIMER_NR; i++) { | ||
45 | + ptimer_free(s->timer[i]); | ||
46 | + } | ||
47 | +} | ||
48 | + | ||
49 | static void a10_pit_class_init(ObjectClass *klass, void *data) | ||
50 | { | ||
51 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
52 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo a10_pit_info = { | ||
53 | .parent = TYPE_SYS_BUS_DEVICE, | ||
54 | .instance_size = sizeof(AwA10PITState), | ||
55 | .instance_init = a10_pit_init, | ||
56 | + .instance_finalize = a10_pit_finalize, | ||
57 | .class_init = a10_pit_class_init, | ||
58 | }; | ||
59 | |||
60 | -- | 77 | -- |
61 | 2.20.1 | 78 | 2.25.1 |
62 | 79 | ||
63 | 80 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Remove the use of regime_is_secure from get_phys_addr_v6, | ||
4 | passing the new parameter to the lookup instead. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220822152741.1617527-15-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/ptw.c | 11 +++++------ | ||
13 | 1 file changed, 5 insertions(+), 6 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/ptw.c | ||
18 | +++ b/target/arm/ptw.c | ||
19 | @@ -XXX,XX +XXX,XX @@ do_fault: | ||
20 | |||
21 | static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
22 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
23 | - GetPhysAddrResult *result, ARMMMUFaultInfo *fi) | ||
24 | + bool is_secure, GetPhysAddrResult *result, | ||
25 | + ARMMMUFaultInfo *fi) | ||
26 | { | ||
27 | ARMCPU *cpu = env_archcpu(env); | ||
28 | int level = 1; | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
30 | fi->type = ARMFault_Translation; | ||
31 | goto do_fault; | ||
32 | } | ||
33 | - desc = arm_ldl_ptw(env, table, regime_is_secure(env, mmu_idx), | ||
34 | - mmu_idx, fi); | ||
35 | + desc = arm_ldl_ptw(env, table, is_secure, mmu_idx, fi); | ||
36 | if (fi->type != ARMFault_None) { | ||
37 | goto do_fault; | ||
38 | } | ||
39 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_v6(CPUARMState *env, uint32_t address, | ||
40 | ns = extract32(desc, 3, 1); | ||
41 | /* Lookup l2 entry. */ | ||
42 | table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc); | ||
43 | - desc = arm_ldl_ptw(env, table, regime_is_secure(env, mmu_idx), | ||
44 | - mmu_idx, fi); | ||
45 | + desc = arm_ldl_ptw(env, table, is_secure, mmu_idx, fi); | ||
46 | if (fi->type != ARMFault_None) { | ||
47 | goto do_fault; | ||
48 | } | ||
49 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
50 | result, fi); | ||
51 | } else if (regime_sctlr(env, mmu_idx) & SCTLR_XP) { | ||
52 | return get_phys_addr_v6(env, address, access_type, mmu_idx, | ||
53 | - result, fi); | ||
54 | + is_secure, result, fi); | ||
55 | } else { | ||
56 | return get_phys_addr_v5(env, address, access_type, mmu_idx, | ||
57 | is_secure, result, fi); | ||
58 | -- | ||
59 | 2.25.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Remove the use of regime_is_secure from get_phys_addr_pmsav8. | ||
4 | Since we already had a local variable named secure, use that. | ||
5 | |||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20220822152741.1617527-16-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/ptw.c | 5 ++--- | ||
13 | 1 file changed, 2 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/ptw.c | ||
18 | +++ b/target/arm/ptw.c | ||
19 | @@ -XXX,XX +XXX,XX @@ void v8m_security_lookup(CPUARMState *env, uint32_t address, | ||
20 | |||
21 | static bool get_phys_addr_pmsav8(CPUARMState *env, uint32_t address, | ||
22 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
23 | - GetPhysAddrResult *result, | ||
24 | + bool secure, GetPhysAddrResult *result, | ||
25 | ARMMMUFaultInfo *fi) | ||
26 | { | ||
27 | - uint32_t secure = regime_is_secure(env, mmu_idx); | ||
28 | V8M_SAttributes sattrs = {}; | ||
29 | bool ret; | ||
30 | |||
31 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
32 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
33 | /* PMSAv8 */ | ||
34 | ret = get_phys_addr_pmsav8(env, address, access_type, mmu_idx, | ||
35 | - result, fi); | ||
36 | + is_secure, result, fi); | ||
37 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
38 | /* PMSAv7 */ | ||
39 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
40 | -- | ||
41 | 2.25.1 | ||
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Remove the use of regime_is_secure from pmsav7_use_background_region, |
4 | exynos4210_pwm_init function, so use ptimer_free() in the finalize function to | 4 | using the new parameter instead. |
5 | avoid it. | ||
6 | 5 | ||
7 | ASAN shows memory leak stack: | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
9 | Indirect leak of 240 byte(s) in 5 object(s) allocated from: | 8 | Message-id: 20220822152741.1617527-17-richard.henderson@linaro.org |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
13 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
14 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
15 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
16 | #6 0xaaabf56a36cc in exynos4210_pwm_init /qemu/hw/timer/exynos4210_pwm.c:401 | ||
17 | #7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
18 | #8 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
19 | #9 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
20 | #10 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
21 | #11 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
22 | #12 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 11 | --- |
29 | hw/timer/exynos4210_pwm.c | 11 +++++++++++ | 12 | target/arm/ptw.c | 10 +++++----- |
30 | 1 file changed, 11 insertions(+) | 13 | 1 file changed, 5 insertions(+), 5 deletions(-) |
31 | 14 | ||
32 | diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
33 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/exynos4210_pwm.c | 17 | --- a/target/arm/ptw.c |
35 | +++ b/hw/timer/exynos4210_pwm.c | 18 | +++ b/target/arm/ptw.c |
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_init(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ static bool m_is_system_region(CPUARMState *env, uint32_t address) |
37 | sysbus_init_mmio(dev, &s->iomem); | ||
38 | } | 20 | } |
39 | 21 | ||
40 | +static void exynos4210_pwm_finalize(Object *obj) | 22 | static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
41 | +{ | 23 | - bool is_user) |
42 | + Exynos4210PWMState *s = EXYNOS4210_PWM(obj); | 24 | + bool is_secure, bool is_user) |
43 | + int i; | ||
44 | + | ||
45 | + for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) { | ||
46 | + ptimer_free(s->timer[i].ptimer); | ||
47 | + } | ||
48 | +} | ||
49 | + | ||
50 | static void exynos4210_pwm_class_init(ObjectClass *klass, void *data) | ||
51 | { | 25 | { |
52 | DeviceClass *dc = DEVICE_CLASS(klass); | 26 | /* |
53 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_pwm_info = { | 27 | * Return true if we should use the default memory map as a |
54 | .parent = TYPE_SYS_BUS_DEVICE, | 28 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
55 | .instance_size = sizeof(Exynos4210PWMState), | 29 | } |
56 | .instance_init = exynos4210_pwm_init, | 30 | |
57 | + .instance_finalize = exynos4210_pwm_finalize, | 31 | if (arm_feature(env, ARM_FEATURE_M)) { |
58 | .class_init = exynos4210_pwm_class_init, | 32 | - return env->v7m.mpu_ctrl[regime_is_secure(env, mmu_idx)] |
59 | }; | 33 | - & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; |
34 | + return env->v7m.mpu_ctrl[is_secure] & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; | ||
35 | } else { | ||
36 | return regime_sctlr(env, mmu_idx) & SCTLR_BR; | ||
37 | } | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
39 | { | ||
40 | ARMCPU *cpu = env_archcpu(env); | ||
41 | int n; | ||
42 | + bool secure = regime_is_secure(env, mmu_idx); | ||
43 | bool is_user = regime_is_user(env, mmu_idx); | ||
44 | |||
45 | result->phys = address; | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, | ||
47 | } | ||
48 | |||
49 | if (n == -1) { /* no hits */ | ||
50 | - if (!pmsav7_use_background_region(cpu, mmu_idx, is_user)) { | ||
51 | + if (!pmsav7_use_background_region(cpu, mmu_idx, secure, is_user)) { | ||
52 | /* background fault */ | ||
53 | fi->type = ARMFault_Background; | ||
54 | return true; | ||
55 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
56 | } else if (m_is_ppb_region(env, address)) { | ||
57 | hit = true; | ||
58 | } else { | ||
59 | - if (pmsav7_use_background_region(cpu, mmu_idx, is_user)) { | ||
60 | + if (pmsav7_use_background_region(cpu, mmu_idx, secure, is_user)) { | ||
61 | hit = true; | ||
62 | } | ||
60 | 63 | ||
61 | -- | 64 | -- |
62 | 2.20.1 | 65 | 2.25.1 |
63 | 66 | ||
64 | 67 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This adds the target guide for SABRE Lite board, and documents how | 3 | Remove the use of regime_is_secure from get_phys_addr_pmsav7, |
4 | to boot a Linux kernel and U-Boot bootloader. | 4 | using the new parameter instead. |
5 | 5 | ||
6 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | Message-id: 20210106063504.10841-5-bmeng.cn@gmail.com | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20220822152741.1617527-19-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++++++++++ | 12 | target/arm/ptw.c | 5 ++--- |
12 | docs/system/target-arm.rst | 1 + | 13 | 1 file changed, 2 insertions(+), 3 deletions(-) |
13 | 2 files changed, 120 insertions(+) | ||
14 | create mode 100644 docs/system/arm/sabrelite.rst | ||
15 | 14 | ||
16 | diff --git a/docs/system/arm/sabrelite.rst b/docs/system/arm/sabrelite.rst | 15 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
17 | new file mode 100644 | ||
18 | index XXXXXXX..XXXXXXX | ||
19 | --- /dev/null | ||
20 | +++ b/docs/system/arm/sabrelite.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ | ||
22 | +Boundary Devices SABRE Lite (``sabrelite``) | ||
23 | +=========================================== | ||
24 | + | ||
25 | +Boundary Devices SABRE Lite i.MX6 Development Board is a low-cost development | ||
26 | +platform featuring the powerful Freescale / NXP Semiconductor's i.MX 6 Quad | ||
27 | +Applications Processor. | ||
28 | + | ||
29 | +Supported devices | ||
30 | +----------------- | ||
31 | + | ||
32 | +The SABRE Lite machine supports the following devices: | ||
33 | + | ||
34 | + * Up to 4 Cortex A9 cores | ||
35 | + * Generic Interrupt Controller | ||
36 | + * 1 Clock Controller Module | ||
37 | + * 1 System Reset Controller | ||
38 | + * 5 UARTs | ||
39 | + * 2 EPIC timers | ||
40 | + * 1 GPT timer | ||
41 | + * 2 Watchdog timers | ||
42 | + * 1 FEC Ethernet controller | ||
43 | + * 3 I2C controllers | ||
44 | + * 7 GPIO controllers | ||
45 | + * 4 SDHC storage controllers | ||
46 | + * 4 USB 2.0 host controllers | ||
47 | + * 5 ECSPI controllers | ||
48 | + * 1 SST 25VF016B flash | ||
49 | + | ||
50 | +Please note above list is a complete superset the QEMU SABRE Lite machine can | ||
51 | +support. For a normal use case, a device tree blob that represents a real world | ||
52 | +SABRE Lite board, only exposes a subset of devices to the guest software. | ||
53 | + | ||
54 | +Boot options | ||
55 | +------------ | ||
56 | + | ||
57 | +The SABRE Lite machine can start using the standard -kernel functionality | ||
58 | +for loading a Linux kernel, U-Boot bootloader or ELF executable. | ||
59 | + | ||
60 | +Running Linux kernel | ||
61 | +-------------------- | ||
62 | + | ||
63 | +Linux mainline v5.10 release is tested at the time of writing. To build a Linux | ||
64 | +mainline kernel that can be booted by the SABRE Lite machine, simply configure | ||
65 | +the kernel using the imx_v6_v7_defconfig configuration: | ||
66 | + | ||
67 | +.. code-block:: bash | ||
68 | + | ||
69 | + $ export ARCH=arm | ||
70 | + $ export CROSS_COMPILE=arm-linux-gnueabihf- | ||
71 | + $ make imx_v6_v7_defconfig | ||
72 | + $ make | ||
73 | + | ||
74 | +To boot the newly built Linux kernel in QEMU with the SABRE Lite machine, use: | ||
75 | + | ||
76 | +.. code-block:: bash | ||
77 | + | ||
78 | + $ qemu-system-arm -M sabrelite -smp 4 -m 1G \ | ||
79 | + -display none -serial null -serial stdio \ | ||
80 | + -kernel arch/arm/boot/zImage \ | ||
81 | + -dtb arch/arm/boot/dts/imx6q-sabrelite.dtb \ | ||
82 | + -initrd /path/to/rootfs.ext4 \ | ||
83 | + -append "root=/dev/ram" | ||
84 | + | ||
85 | +Running U-Boot | ||
86 | +-------------- | ||
87 | + | ||
88 | +U-Boot mainline v2020.10 release is tested at the time of writing. To build a | ||
89 | +U-Boot mainline bootloader that can be booted by the SABRE Lite machine, use | ||
90 | +the mx6qsabrelite_defconfig with similar commands as described above for Linux: | ||
91 | + | ||
92 | +.. code-block:: bash | ||
93 | + | ||
94 | + $ export CROSS_COMPILE=arm-linux-gnueabihf- | ||
95 | + $ make mx6qsabrelite_defconfig | ||
96 | + | ||
97 | +Note we need to adjust settings by: | ||
98 | + | ||
99 | +.. code-block:: bash | ||
100 | + | ||
101 | + $ make menuconfig | ||
102 | + | ||
103 | +then manually select the following configuration in U-Boot: | ||
104 | + | ||
105 | + Device Tree Control > Provider of DTB for DT Control > Embedded DTB | ||
106 | + | ||
107 | +To start U-Boot using the SABRE Lite machine, provide the u-boot binary to | ||
108 | +the -kernel argument, along with an SD card image with rootfs: | ||
109 | + | ||
110 | +.. code-block:: bash | ||
111 | + | ||
112 | + $ qemu-system-arm -M sabrelite -smp 4 -m 1G \ | ||
113 | + -display none -serial null -serial stdio \ | ||
114 | + -kernel u-boot | ||
115 | + | ||
116 | +The following example shows booting Linux kernel from dhcp, and uses the | ||
117 | +rootfs on an SD card. This requires some additional command line parameters | ||
118 | +for QEMU: | ||
119 | + | ||
120 | +.. code-block:: none | ||
121 | + | ||
122 | + -nic user,tftp=/path/to/kernel/zImage \ | ||
123 | + -drive file=sdcard.img,id=rootfs -device sd-card,drive=rootfs | ||
124 | + | ||
125 | +The directory for the built-in TFTP server should also contain the device tree | ||
126 | +blob of the SABRE Lite board. The sample SD card image was populated with the | ||
127 | +root file system with one single partition. You may adjust the kernel "root=" | ||
128 | +boot parameter accordingly. | ||
129 | + | ||
130 | +After U-Boot boots, type the following commands in the U-Boot command shell to | ||
131 | +boot the Linux kernel: | ||
132 | + | ||
133 | +.. code-block:: none | ||
134 | + | ||
135 | + => setenv ethaddr 00:11:22:33:44:55 | ||
136 | + => setenv bootfile zImage | ||
137 | + => dhcp | ||
138 | + => tftpboot 14000000 imx6q-sabrelite.dtb | ||
139 | + => setenv bootargs root=/dev/mmcblk3p1 | ||
140 | + => bootz 12000000 - 14000000 | ||
141 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
142 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
143 | --- a/docs/system/target-arm.rst | 17 | --- a/target/arm/ptw.c |
144 | +++ b/docs/system/target-arm.rst | 18 | +++ b/target/arm/ptw.c |
145 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | 19 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
146 | arm/versatile | 20 | |
147 | arm/vexpress | 21 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
148 | arm/aspeed | 22 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
149 | + arm/sabrelite | 23 | - GetPhysAddrResult *result, |
150 | arm/digic | 24 | + bool secure, GetPhysAddrResult *result, |
151 | arm/musicpal | 25 | ARMMMUFaultInfo *fi) |
152 | arm/gumstix | 26 | { |
27 | ARMCPU *cpu = env_archcpu(env); | ||
28 | int n; | ||
29 | - bool secure = regime_is_secure(env, mmu_idx); | ||
30 | bool is_user = regime_is_user(env, mmu_idx); | ||
31 | |||
32 | result->phys = address; | ||
33 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
34 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
35 | /* PMSAv7 */ | ||
36 | ret = get_phys_addr_pmsav7(env, address, access_type, mmu_idx, | ||
37 | - result, fi); | ||
38 | + is_secure, result, fi); | ||
39 | } else { | ||
40 | /* Pre-v7 MPU */ | ||
41 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, | ||
153 | -- | 42 | -- |
154 | 2.20.1 | 43 | 2.25.1 |
155 | 44 | ||
156 | 45 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | At present, when booting U-Boot on QEMU sabrelite, we see: | 3 | Remove the use of regime_is_secure from get_phys_addr_pmsav5. |
4 | 4 | ||
5 | Net: Board Net Initialization Failed | ||
6 | No ethernet found. | ||
7 | |||
8 | U-Boot scans PHY at address 4/5/6/7 (see board_eth_init() in the | ||
9 | U-Boot source: board/boundary/nitrogen6x/nitrogen6x.c). On the real | ||
10 | board, the Ethernet PHY is at address 6. Adjust this by updating the | ||
11 | "fec-phy-num" property of the fsl_imx6 SoC object. | ||
12 | |||
13 | With this change, U-Boot sees the PHY but complains MAC address: | ||
14 | |||
15 | Net: using phy at 6 | ||
16 | FEC [PRIME] | ||
17 | Error: FEC address not set. | ||
18 | |||
19 | This is due to U-Boot tries to read the MAC address from the fuse, | ||
20 | which QEMU does not have any valid content filled in. However this | ||
21 | does not prevent the Ethernet from working in QEMU. We just need to | ||
22 | set up the MAC address later in the U-Boot command shell, by: | ||
23 | |||
24 | => setenv ethaddr 00:11:22:33:44:55 | ||
25 | |||
26 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
27 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
28 | Message-id: 20210106063504.10841-4-bmeng.cn@gmail.com | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20220822152741.1617527-21-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
30 | --- | 10 | --- |
31 | hw/arm/sabrelite.c | 4 ++++ | 11 | target/arm/ptw.c | 4 ++-- |
32 | 1 file changed, 4 insertions(+) | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
33 | 13 | ||
34 | diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c | 14 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
35 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/arm/sabrelite.c | 16 | --- a/target/arm/ptw.c |
37 | +++ b/hw/arm/sabrelite.c | 17 | +++ b/target/arm/ptw.c |
38 | @@ -XXX,XX +XXX,XX @@ static void sabrelite_init(MachineState *machine) | 18 | @@ -XXX,XX +XXX,XX @@ do_fault: |
39 | 19 | ||
40 | s = FSL_IMX6(object_new(TYPE_FSL_IMX6)); | 20 | static bool get_phys_addr_pmsav5(CPUARMState *env, uint32_t address, |
41 | object_property_add_child(OBJECT(machine), "soc", OBJECT(s)); | 21 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
42 | + | 22 | - GetPhysAddrResult *result, |
43 | + /* Ethernet PHY address is 6 */ | 23 | + bool is_secure, GetPhysAddrResult *result, |
44 | + object_property_set_int(OBJECT(s), "fec-phy-num", 6, &error_fatal); | 24 | ARMMMUFaultInfo *fi) |
45 | + | 25 | { |
46 | qdev_realize(DEVICE(s), NULL, &error_fatal); | 26 | int n; |
47 | 27 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | |
48 | memory_region_add_subregion(get_system_memory(), FSL_IMX6_MMDC_ADDR, | 28 | } else { |
29 | /* Pre-v7 MPU */ | ||
30 | ret = get_phys_addr_pmsav5(env, address, access_type, mmu_idx, | ||
31 | - result, fi); | ||
32 | + is_secure, result, fi); | ||
33 | } | ||
34 | qemu_log_mask(CPU_LOG_MMU, "PMSA MPU lookup for %s at 0x%08" PRIx32 | ||
35 | " mmu_idx %u -> %s (prot %c%c%c)\n", | ||
49 | -- | 36 | -- |
50 | 2.20.1 | 37 | 2.25.1 |
51 | 38 | ||
52 | 39 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Keqian Zhu <zhukeqian1@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Setup an ARM virtual machine of machine virt and execute qmp "query-acpi-ospm-status" |
4 | digic_timer_init function, so use ptimer_free() in the finalize function to | 4 | causes segmentation fault with following dumpstack: |
5 | avoid it. | 5 | #1 0x0000aaaaab64235c in qmp_query_acpi_ospm_status (errp=errp@entry=0xfffffffff030) at ../monitor/qmp-cmds.c:312 |
6 | #2 0x0000aaaaabfc4e20 in qmp_marshal_query_acpi_ospm_status (args=<optimized out>, ret=0xffffea4ffe90, errp=0xffffea4ffe88) at qapi/qapi-commands-acpi.c:63 | ||
7 | #3 0x0000aaaaabff8ba0 in do_qmp_dispatch_bh (opaque=0xffffea4ffe98) at ../qapi/qmp-dispatch.c:128 | ||
8 | #4 0x0000aaaaac02e594 in aio_bh_call (bh=0xffffe0004d80) at ../util/async.c:150 | ||
9 | #5 aio_bh_poll (ctx=ctx@entry=0xaaaaad0f6040) at ../util/async.c:178 | ||
10 | #6 0x0000aaaaac00bd40 in aio_dispatch (ctx=ctx@entry=0xaaaaad0f6040) at ../util/aio-posix.c:421 | ||
11 | #7 0x0000aaaaac02e010 in aio_ctx_dispatch (source=0xaaaaad0f6040, callback=<optimized out>, user_data=<optimized out>) at ../util/async.c:320 | ||
12 | #8 0x0000fffff76f6884 in g_main_context_dispatch () at /usr/lib64/libglib-2.0.so.0 | ||
13 | #9 0x0000aaaaac0452d4 in glib_pollfds_poll () at ../util/main-loop.c:297 | ||
14 | #10 os_host_main_loop_wait (timeout=0) at ../util/main-loop.c:320 | ||
15 | #11 main_loop_wait (nonblocking=nonblocking@entry=0) at ../util/main-loop.c:596 | ||
16 | #12 0x0000aaaaab5c9e50 in qemu_main_loop () at ../softmmu/runstate.c:734 | ||
17 | #13 0x0000aaaaab185370 in qemu_main (argc=argc@entry=47, argv=argv@entry=0xfffffffff518, envp=envp@entry=0x0) at ../softmmu/main.c:38 | ||
18 | #14 0x0000aaaaab16f99c in main (argc=47, argv=0xfffffffff518) at ../softmmu/main.c:47 | ||
6 | 19 | ||
7 | ASAN shows memory leak stack: | 20 | Fixes: ebb62075021a ("hw/acpi: Add ACPI Generic Event Device Support") |
8 | 21 | Signed-off-by: Keqian Zhu <zhukeqian1@huawei.com> | |
9 | Indirect leak of 288 byte(s) in 3 object(s) allocated from: | 22 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 23 | Message-id: 20220816094957.31700-1-zhukeqian1@huawei.com |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf5b04084 in digic_timer_init /qemu/hw/timer/digic-timer.c:142 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
16 | #6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
17 | #7 0xaaabf5b40e84 in digic_init /qemu/hw/arm/digic.c:46 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
22 | #12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 25 | --- |
29 | hw/timer/digic-timer.c | 8 ++++++++ | 26 | hw/acpi/generic_event_device.c | 8 ++++++++ |
30 | 1 file changed, 8 insertions(+) | 27 | 1 file changed, 8 insertions(+) |
31 | 28 | ||
32 | diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c | 29 | diff --git a/hw/acpi/generic_event_device.c b/hw/acpi/generic_event_device.c |
33 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/digic-timer.c | 31 | --- a/hw/acpi/generic_event_device.c |
35 | +++ b/hw/timer/digic-timer.c | 32 | +++ b/hw/acpi/generic_event_device.c |
36 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_init(Object *obj) | 33 | @@ -XXX,XX +XXX,XX @@ static void acpi_ged_unplug_cb(HotplugHandler *hotplug_dev, |
37 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | 34 | } |
38 | } | 35 | } |
39 | 36 | ||
40 | +static void digic_timer_finalize(Object *obj) | 37 | +static void acpi_ged_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list) |
41 | +{ | 38 | +{ |
42 | + DigicTimerState *s = DIGIC_TIMER(obj); | 39 | + AcpiGedState *s = ACPI_GED(adev); |
43 | + | 40 | + |
44 | + ptimer_free(s->ptimer); | 41 | + acpi_memory_ospm_status(&s->memhp_state, list); |
45 | +} | 42 | +} |
46 | + | 43 | + |
47 | static void digic_timer_class_init(ObjectClass *klass, void *class_data) | 44 | static void acpi_ged_send_event(AcpiDeviceIf *adev, AcpiEventStatusBits ev) |
48 | { | 45 | { |
49 | DeviceClass *dc = DEVICE_CLASS(klass); | 46 | AcpiGedState *s = ACPI_GED(adev); |
50 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo digic_timer_info = { | 47 | @@ -XXX,XX +XXX,XX @@ static void acpi_ged_class_init(ObjectClass *class, void *data) |
51 | .parent = TYPE_SYS_BUS_DEVICE, | 48 | hc->unplug_request = acpi_ged_unplug_request_cb; |
52 | .instance_size = sizeof(DigicTimerState), | 49 | hc->unplug = acpi_ged_unplug_cb; |
53 | .instance_init = digic_timer_init, | 50 | |
54 | + .instance_finalize = digic_timer_finalize, | 51 | + adevc->ospm_status = acpi_ged_ospm_status; |
55 | .class_init = digic_timer_class_init, | 52 | adevc->send_event = acpi_ged_send_event; |
56 | }; | 53 | } |
57 | 54 | ||
58 | -- | 55 | -- |
59 | 2.20.1 | 56 | 2.25.1 |
60 | |||
61 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Lucas Dietrich <ld.adecy@gmail.com> | ||
1 | 2 | ||
3 | The LAN9118 allows the guest to specify a level for both the TX and | ||
4 | RX FIFOs at which an interrupt will be generated. We implement the | ||
5 | RSFL_INT interrupt for the RX FIFO but are missing the handling of | ||
6 | the equivalent TSFL_INT for the TX FIFO. Add the missing test to set | ||
7 | the interrupt if the TX FIFO has exceeded the guest-specified level. | ||
8 | |||
9 | This flag is required for Micrium lan911x ethernet driver to work. | ||
10 | |||
11 | Signed-off-by: Lucas Dietrich <ld.adecy@gmail.com> | ||
12 | [PMM: Tweaked commit message and comment] | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/net/lan9118.c | 8 ++++++++ | ||
17 | 1 file changed, 8 insertions(+) | ||
18 | |||
19 | diff --git a/hw/net/lan9118.c b/hw/net/lan9118.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/net/lan9118.c | ||
22 | +++ b/hw/net/lan9118.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void do_tx_packet(lan9118_state *s) | ||
24 | n = (s->tx_status_fifo_head + s->tx_status_fifo_used) & 511; | ||
25 | s->tx_status_fifo[n] = status; | ||
26 | s->tx_status_fifo_used++; | ||
27 | + | ||
28 | + /* | ||
29 | + * Generate TSFL interrupt if TX FIFO level exceeds the level | ||
30 | + * specified in the FIFO_INT TX Status Level field. | ||
31 | + */ | ||
32 | + if (s->tx_status_fifo_used > ((s->fifo_int >> 16) & 0xff)) { | ||
33 | + s->int_sts |= TSFL_INT; | ||
34 | + } | ||
35 | if (s->tx_status_fifo_used == 512) { | ||
36 | s->int_sts |= TSFF_INT; | ||
37 | /* TODO: Stop transmission. */ | ||
38 | -- | ||
39 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Replace '84' magic value by the X_MAX definition, and '1' by Y_MAX. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> | ||
7 | Reviewed-by: Samuel Thibault <samuel.thibault@ens-lyon.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220819153931.3147384-2-peter.maydell@linaro.org | ||
10 | --- | ||
11 | chardev/baum.c | 11 +++++++---- | ||
12 | 1 file changed, 7 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/chardev/baum.c b/chardev/baum.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/chardev/baum.c | ||
17 | +++ b/chardev/baum.c | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | |||
20 | #define BUF_SIZE 256 | ||
21 | |||
22 | +#define X_MAX 84 | ||
23 | +#define Y_MAX 1 | ||
24 | + | ||
25 | struct BaumChardev { | ||
26 | Chardev parent; | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ static int baum_deferred_init(BaumChardev *baum) | ||
29 | brlapi_perror("baum: brlapi__getDisplaySize"); | ||
30 | return 0; | ||
31 | } | ||
32 | - if (baum->y > 1) { | ||
33 | - baum->y = 1; | ||
34 | + if (baum->y > Y_MAX) { | ||
35 | + baum->y = Y_MAX; | ||
36 | } | ||
37 | - if (baum->x > 84) { | ||
38 | - baum->x = 84; | ||
39 | + if (baum->x > X_MAX) { | ||
40 | + baum->x = X_MAX; | ||
41 | } | ||
42 | |||
43 | con = qemu_console_lookup_by_index(0); | ||
44 | -- | ||
45 | 2.25.1 | ||
46 | |||
47 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | We know 'x * y' will be at most 'X_MAX * Y_MAX' (which is not | ||
4 | a big value, it is actually 84). Instead of having the compiler | ||
5 | use variable-length array, declare an array able to hold the | ||
6 | maximum 'x * y'. | ||
7 | |||
8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> | ||
10 | Reviewed-by: Samuel Thibault <samuel.thibault@ens-lyon.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Message-id: 20220819153931.3147384-3-peter.maydell@linaro.org | ||
13 | --- | ||
14 | chardev/baum.c | 8 ++++---- | ||
15 | 1 file changed, 4 insertions(+), 4 deletions(-) | ||
16 | |||
17 | diff --git a/chardev/baum.c b/chardev/baum.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/chardev/baum.c | ||
20 | +++ b/chardev/baum.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static int baum_eat_packet(BaumChardev *baum, const uint8_t *buf, int len) | ||
22 | switch (req) { | ||
23 | case BAUM_REQ_DisplayData: | ||
24 | { | ||
25 | - uint8_t cells[baum->x * baum->y], c; | ||
26 | - uint8_t text[baum->x * baum->y]; | ||
27 | - uint8_t zero[baum->x * baum->y]; | ||
28 | + uint8_t cells[X_MAX * Y_MAX], c; | ||
29 | + uint8_t text[X_MAX * Y_MAX]; | ||
30 | + uint8_t zero[X_MAX * Y_MAX]; | ||
31 | int cursor = BRLAPI_CURSOR_OFF; | ||
32 | int i; | ||
33 | |||
34 | @@ -XXX,XX +XXX,XX @@ static int baum_eat_packet(BaumChardev *baum, const uint8_t *buf, int len) | ||
35 | } | ||
36 | timer_del(baum->cellCount_timer); | ||
37 | |||
38 | - memset(zero, 0, sizeof(zero)); | ||
39 | + memset(zero, 0, baum->x * baum->y); | ||
40 | |||
41 | brlapi_writeArguments_t wa = { | ||
42 | .displayNumber = BRLAPI_DISPLAY_DEFAULT, | ||
43 | -- | ||
44 | 2.25.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Use autofree heap allocation instead of variable-length | ||
4 | array on the stack. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> | ||
8 | Reviewed-by: Samuel Thibault <samuel.thibault@ens-lyon.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20220819153931.3147384-4-peter.maydell@linaro.org | ||
11 | --- | ||
12 | chardev/baum.c | 3 ++- | ||
13 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/chardev/baum.c b/chardev/baum.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/chardev/baum.c | ||
18 | +++ b/chardev/baum.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void baum_chr_accept_input(struct Chardev *chr) | ||
20 | static void baum_write_packet(BaumChardev *baum, const uint8_t *buf, int len) | ||
21 | { | ||
22 | Chardev *chr = CHARDEV(baum); | ||
23 | - uint8_t io_buf[1 + 2 * len], *cur = io_buf; | ||
24 | + g_autofree uint8_t *io_buf = g_malloc(1 + 2 * len); | ||
25 | + uint8_t *cur = io_buf; | ||
26 | int room; | ||
27 | *cur++ = ESC; | ||
28 | while (len--) | ||
29 | -- | ||
30 | 2.25.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | The combined_key[... QIO_CHANNEL_WEBSOCK_GUID_LEN ...] array in | ||
4 | qio_channel_websock_handshake_send_res_ok() expands to a call | ||
5 | to strlen(QIO_CHANNEL_WEBSOCK_GUID), and the compiler doesn't | ||
6 | realize the string is const, so consider combined_key[] being | ||
7 | a variable-length array. | ||
8 | |||
9 | To remove the variable-length array, we provide it a hint to | ||
10 | the compiler by using sizeof() - 1 instead of strlen(). | ||
11 | |||
12 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Message-id: 20220819153931.3147384-5-peter.maydell@linaro.org | ||
16 | --- | ||
17 | io/channel-websock.c | 2 +- | ||
18 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
19 | |||
20 | diff --git a/io/channel-websock.c b/io/channel-websock.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/io/channel-websock.c | ||
23 | +++ b/io/channel-websock.c | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | |||
26 | #define QIO_CHANNEL_WEBSOCK_CLIENT_KEY_LEN 24 | ||
27 | #define QIO_CHANNEL_WEBSOCK_GUID "258EAFA5-E914-47DA-95CA-C5AB0DC85B11" | ||
28 | -#define QIO_CHANNEL_WEBSOCK_GUID_LEN strlen(QIO_CHANNEL_WEBSOCK_GUID) | ||
29 | +#define QIO_CHANNEL_WEBSOCK_GUID_LEN (sizeof(QIO_CHANNEL_WEBSOCK_GUID) - 1) | ||
30 | |||
31 | #define QIO_CHANNEL_WEBSOCK_HEADER_PROTOCOL "sec-websocket-protocol" | ||
32 | #define QIO_CHANNEL_WEBSOCK_HEADER_VERSION "sec-websocket-version" | ||
33 | -- | ||
34 | 2.25.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
1 | This commit is the result of running the timer-del-timer-free.cocci | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | script on the whole source tree. | ||
3 | 2 | ||
3 | The compiler isn't clever enough to figure 'min_buf_size' | ||
4 | is a constant, so help it by using a definitions instead. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Acked-by: Jason Wang <jasowang@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Acked-by: Corey Minyard <cminyard@mvista.com> | 10 | Message-id: 20220819153931.3147384-6-peter.maydell@linaro.org |
6 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201215154107.3255-4-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | block/iscsi.c | 2 -- | 12 | hw/net/e1000e_core.c | 7 ++++--- |
12 | block/nbd.c | 1 - | 13 | 1 file changed, 4 insertions(+), 3 deletions(-) |
13 | block/qcow2.c | 1 - | ||
14 | hw/block/nvme.c | 2 -- | ||
15 | hw/char/serial.c | 2 -- | ||
16 | hw/char/virtio-serial-bus.c | 2 -- | ||
17 | hw/ide/core.c | 1 - | ||
18 | hw/input/hid.c | 1 - | ||
19 | hw/intc/apic.c | 1 - | ||
20 | hw/intc/ioapic.c | 1 - | ||
21 | hw/ipmi/ipmi_bmc_extern.c | 1 - | ||
22 | hw/net/e1000.c | 3 --- | ||
23 | hw/net/e1000e_core.c | 8 -------- | ||
24 | hw/net/pcnet-pci.c | 1 - | ||
25 | hw/net/rtl8139.c | 1 - | ||
26 | hw/net/spapr_llan.c | 1 - | ||
27 | hw/net/virtio-net.c | 2 -- | ||
28 | hw/s390x/s390-pci-inst.c | 1 - | ||
29 | hw/sd/sd.c | 1 - | ||
30 | hw/sd/sdhci.c | 2 -- | ||
31 | hw/usb/dev-hub.c | 1 - | ||
32 | hw/usb/hcd-ehci.c | 1 - | ||
33 | hw/usb/hcd-ohci-pci.c | 1 - | ||
34 | hw/usb/hcd-uhci.c | 1 - | ||
35 | hw/usb/hcd-xhci.c | 1 - | ||
36 | hw/usb/redirect.c | 1 - | ||
37 | hw/vfio/display.c | 1 - | ||
38 | hw/virtio/vhost-vsock-common.c | 1 - | ||
39 | hw/virtio/virtio-balloon.c | 1 - | ||
40 | hw/virtio/virtio-rng.c | 1 - | ||
41 | hw/watchdog/wdt_diag288.c | 1 - | ||
42 | hw/watchdog/wdt_i6300esb.c | 1 - | ||
43 | migration/colo.c | 1 - | ||
44 | monitor/hmp-cmds.c | 1 - | ||
45 | net/announce.c | 1 - | ||
46 | net/colo-compare.c | 1 - | ||
47 | net/slirp.c | 1 - | ||
48 | replay/replay-debugging.c | 1 - | ||
49 | target/s390x/cpu.c | 2 -- | ||
50 | ui/console.c | 1 - | ||
51 | ui/spice-core.c | 1 - | ||
52 | util/throttle.c | 1 - | ||
53 | 42 files changed, 58 deletions(-) | ||
54 | 14 | ||
55 | diff --git a/block/iscsi.c b/block/iscsi.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/block/iscsi.c | ||
58 | +++ b/block/iscsi.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static void iscsi_detach_aio_context(BlockDriverState *bs) | ||
60 | iscsilun->events = 0; | ||
61 | |||
62 | if (iscsilun->nop_timer) { | ||
63 | - timer_del(iscsilun->nop_timer); | ||
64 | timer_free(iscsilun->nop_timer); | ||
65 | iscsilun->nop_timer = NULL; | ||
66 | } | ||
67 | if (iscsilun->event_timer) { | ||
68 | - timer_del(iscsilun->event_timer); | ||
69 | timer_free(iscsilun->event_timer); | ||
70 | iscsilun->event_timer = NULL; | ||
71 | } | ||
72 | diff --git a/block/nbd.c b/block/nbd.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/block/nbd.c | ||
75 | +++ b/block/nbd.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static void nbd_recv_coroutines_wake_all(BDRVNBDState *s) | ||
77 | static void reconnect_delay_timer_del(BDRVNBDState *s) | ||
78 | { | ||
79 | if (s->reconnect_delay_timer) { | ||
80 | - timer_del(s->reconnect_delay_timer); | ||
81 | timer_free(s->reconnect_delay_timer); | ||
82 | s->reconnect_delay_timer = NULL; | ||
83 | } | ||
84 | diff --git a/block/qcow2.c b/block/qcow2.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/block/qcow2.c | ||
87 | +++ b/block/qcow2.c | ||
88 | @@ -XXX,XX +XXX,XX @@ static void cache_clean_timer_del(BlockDriverState *bs) | ||
89 | { | ||
90 | BDRVQcow2State *s = bs->opaque; | ||
91 | if (s->cache_clean_timer) { | ||
92 | - timer_del(s->cache_clean_timer); | ||
93 | timer_free(s->cache_clean_timer); | ||
94 | s->cache_clean_timer = NULL; | ||
95 | } | ||
96 | diff --git a/hw/block/nvme.c b/hw/block/nvme.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/hw/block/nvme.c | ||
99 | +++ b/hw/block/nvme.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static uint16_t nvme_io_cmd(NvmeCtrl *n, NvmeRequest *req) | ||
101 | static void nvme_free_sq(NvmeSQueue *sq, NvmeCtrl *n) | ||
102 | { | ||
103 | n->sq[sq->sqid] = NULL; | ||
104 | - timer_del(sq->timer); | ||
105 | timer_free(sq->timer); | ||
106 | g_free(sq->io_req); | ||
107 | if (sq->sqid) { | ||
108 | @@ -XXX,XX +XXX,XX @@ static uint16_t nvme_get_log(NvmeCtrl *n, NvmeRequest *req) | ||
109 | static void nvme_free_cq(NvmeCQueue *cq, NvmeCtrl *n) | ||
110 | { | ||
111 | n->cq[cq->cqid] = NULL; | ||
112 | - timer_del(cq->timer); | ||
113 | timer_free(cq->timer); | ||
114 | msix_vector_unuse(&n->parent_obj, cq->vector); | ||
115 | if (cq->cqid) { | ||
116 | diff --git a/hw/char/serial.c b/hw/char/serial.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/hw/char/serial.c | ||
119 | +++ b/hw/char/serial.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static void serial_unrealize(DeviceState *dev) | ||
121 | |||
122 | qemu_chr_fe_deinit(&s->chr, false); | ||
123 | |||
124 | - timer_del(s->modem_status_poll); | ||
125 | timer_free(s->modem_status_poll); | ||
126 | |||
127 | - timer_del(s->fifo_timeout_timer); | ||
128 | timer_free(s->fifo_timeout_timer); | ||
129 | |||
130 | fifo8_destroy(&s->recv_fifo); | ||
131 | diff --git a/hw/char/virtio-serial-bus.c b/hw/char/virtio-serial-bus.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/char/virtio-serial-bus.c | ||
134 | +++ b/hw/char/virtio-serial-bus.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void virtio_serial_post_load_timer_cb(void *opaque) | ||
136 | } | ||
137 | } | ||
138 | g_free(s->post_load->connected); | ||
139 | - timer_del(s->post_load->timer); | ||
140 | timer_free(s->post_load->timer); | ||
141 | g_free(s->post_load); | ||
142 | s->post_load = NULL; | ||
143 | @@ -XXX,XX +XXX,XX @@ static void virtio_serial_device_unrealize(DeviceState *dev) | ||
144 | g_free(vser->ports_map); | ||
145 | if (vser->post_load) { | ||
146 | g_free(vser->post_load->connected); | ||
147 | - timer_del(vser->post_load->timer); | ||
148 | timer_free(vser->post_load->timer); | ||
149 | g_free(vser->post_load); | ||
150 | } | ||
151 | diff --git a/hw/ide/core.c b/hw/ide/core.c | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/hw/ide/core.c | ||
154 | +++ b/hw/ide/core.c | ||
155 | @@ -XXX,XX +XXX,XX @@ void ide_init2(IDEBus *bus, qemu_irq irq) | ||
156 | |||
157 | void ide_exit(IDEState *s) | ||
158 | { | ||
159 | - timer_del(s->sector_write_timer); | ||
160 | timer_free(s->sector_write_timer); | ||
161 | qemu_vfree(s->smart_selftest_data); | ||
162 | qemu_vfree(s->io_buffer); | ||
163 | diff --git a/hw/input/hid.c b/hw/input/hid.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/hw/input/hid.c | ||
166 | +++ b/hw/input/hid.c | ||
167 | @@ -XXX,XX +XXX,XX @@ static void hid_idle_timer(void *opaque) | ||
168 | static void hid_del_idle_timer(HIDState *hs) | ||
169 | { | ||
170 | if (hs->idle_timer) { | ||
171 | - timer_del(hs->idle_timer); | ||
172 | timer_free(hs->idle_timer); | ||
173 | hs->idle_timer = NULL; | ||
174 | } | ||
175 | diff --git a/hw/intc/apic.c b/hw/intc/apic.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/intc/apic.c | ||
178 | +++ b/hw/intc/apic.c | ||
179 | @@ -XXX,XX +XXX,XX @@ static void apic_unrealize(DeviceState *dev) | ||
180 | { | ||
181 | APICCommonState *s = APIC(dev); | ||
182 | |||
183 | - timer_del(s->timer); | ||
184 | timer_free(s->timer); | ||
185 | local_apics[s->id] = NULL; | ||
186 | } | ||
187 | diff --git a/hw/intc/ioapic.c b/hw/intc/ioapic.c | ||
188 | index XXXXXXX..XXXXXXX 100644 | ||
189 | --- a/hw/intc/ioapic.c | ||
190 | +++ b/hw/intc/ioapic.c | ||
191 | @@ -XXX,XX +XXX,XX @@ static void ioapic_unrealize(DeviceState *dev) | ||
192 | { | ||
193 | IOAPICCommonState *s = IOAPIC_COMMON(dev); | ||
194 | |||
195 | - timer_del(s->delayed_ioapic_service_timer); | ||
196 | timer_free(s->delayed_ioapic_service_timer); | ||
197 | } | ||
198 | |||
199 | diff --git a/hw/ipmi/ipmi_bmc_extern.c b/hw/ipmi/ipmi_bmc_extern.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/ipmi/ipmi_bmc_extern.c | ||
202 | +++ b/hw/ipmi/ipmi_bmc_extern.c | ||
203 | @@ -XXX,XX +XXX,XX @@ static void ipmi_bmc_extern_finalize(Object *obj) | ||
204 | { | ||
205 | IPMIBmcExtern *ibe = IPMI_BMC_EXTERN(obj); | ||
206 | |||
207 | - timer_del(ibe->extern_timer); | ||
208 | timer_free(ibe->extern_timer); | ||
209 | } | ||
210 | |||
211 | diff --git a/hw/net/e1000.c b/hw/net/e1000.c | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/hw/net/e1000.c | ||
214 | +++ b/hw/net/e1000.c | ||
215 | @@ -XXX,XX +XXX,XX @@ pci_e1000_uninit(PCIDevice *dev) | ||
216 | { | ||
217 | E1000State *d = E1000(dev); | ||
218 | |||
219 | - timer_del(d->autoneg_timer); | ||
220 | timer_free(d->autoneg_timer); | ||
221 | - timer_del(d->mit_timer); | ||
222 | timer_free(d->mit_timer); | ||
223 | - timer_del(d->flush_queue_timer); | ||
224 | timer_free(d->flush_queue_timer); | ||
225 | qemu_del_nic(d->nic); | ||
226 | } | ||
227 | diff --git a/hw/net/e1000e_core.c b/hw/net/e1000e_core.c | 15 | diff --git a/hw/net/e1000e_core.c b/hw/net/e1000e_core.c |
228 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
229 | --- a/hw/net/e1000e_core.c | 17 | --- a/hw/net/e1000e_core.c |
230 | +++ b/hw/net/e1000e_core.c | 18 | +++ b/hw/net/e1000e_core.c |
231 | @@ -XXX,XX +XXX,XX @@ e1000e_intrmgr_pci_unint(E1000ECore *core) | 19 | @@ -XXX,XX +XXX,XX @@ e1000e_rx_fix_l4_csum(E1000ECore *core, struct NetRxPkt *pkt) |
232 | { | ||
233 | int i; | ||
234 | |||
235 | - timer_del(core->radv.timer); | ||
236 | timer_free(core->radv.timer); | ||
237 | - timer_del(core->rdtr.timer); | ||
238 | timer_free(core->rdtr.timer); | ||
239 | - timer_del(core->raid.timer); | ||
240 | timer_free(core->raid.timer); | ||
241 | |||
242 | - timer_del(core->tadv.timer); | ||
243 | timer_free(core->tadv.timer); | ||
244 | - timer_del(core->tidv.timer); | ||
245 | timer_free(core->tidv.timer); | ||
246 | |||
247 | - timer_del(core->itr.timer); | ||
248 | timer_free(core->itr.timer); | ||
249 | |||
250 | for (i = 0; i < E1000E_MSIX_VEC_NUM; i++) { | ||
251 | - timer_del(core->eitr[i].timer); | ||
252 | timer_free(core->eitr[i].timer); | ||
253 | } | 20 | } |
254 | } | 21 | } |
255 | @@ -XXX,XX +XXX,XX @@ e1000e_core_pci_uninit(E1000ECore *core) | 22 | |
23 | +/* Min. octets in an ethernet frame sans FCS */ | ||
24 | +#define MIN_BUF_SIZE 60 | ||
25 | + | ||
26 | ssize_t | ||
27 | e1000e_receive_iov(E1000ECore *core, const struct iovec *iov, int iovcnt) | ||
256 | { | 28 | { |
257 | int i; | 29 | static const int maximum_ethernet_hdr_len = (14 + 4); |
258 | 30 | - /* Min. octets in an ethernet frame sans FCS */ | |
259 | - timer_del(core->autoneg_timer); | 31 | - static const int min_buf_size = 60; |
260 | timer_free(core->autoneg_timer); | 32 | |
261 | 33 | uint32_t n = 0; | |
262 | e1000e_intrmgr_pci_unint(core); | 34 | - uint8_t min_buf[min_buf_size]; |
263 | diff --git a/hw/net/pcnet-pci.c b/hw/net/pcnet-pci.c | 35 | + uint8_t min_buf[MIN_BUF_SIZE]; |
264 | index XXXXXXX..XXXXXXX 100644 | 36 | struct iovec min_iov; |
265 | --- a/hw/net/pcnet-pci.c | 37 | uint8_t *filter_buf; |
266 | +++ b/hw/net/pcnet-pci.c | 38 | size_t size, orig_size; |
267 | @@ -XXX,XX +XXX,XX @@ static void pci_pcnet_uninit(PCIDevice *dev) | ||
268 | PCIPCNetState *d = PCI_PCNET(dev); | ||
269 | |||
270 | qemu_free_irq(d->state.irq); | ||
271 | - timer_del(d->state.poll_timer); | ||
272 | timer_free(d->state.poll_timer); | ||
273 | qemu_del_nic(d->state.nic); | ||
274 | } | ||
275 | diff --git a/hw/net/rtl8139.c b/hw/net/rtl8139.c | ||
276 | index XXXXXXX..XXXXXXX 100644 | ||
277 | --- a/hw/net/rtl8139.c | ||
278 | +++ b/hw/net/rtl8139.c | ||
279 | @@ -XXX,XX +XXX,XX @@ static void pci_rtl8139_uninit(PCIDevice *dev) | ||
280 | |||
281 | g_free(s->cplus_txbuffer); | ||
282 | s->cplus_txbuffer = NULL; | ||
283 | - timer_del(s->timer); | ||
284 | timer_free(s->timer); | ||
285 | qemu_del_nic(s->nic); | ||
286 | } | ||
287 | diff --git a/hw/net/spapr_llan.c b/hw/net/spapr_llan.c | ||
288 | index XXXXXXX..XXXXXXX 100644 | ||
289 | --- a/hw/net/spapr_llan.c | ||
290 | +++ b/hw/net/spapr_llan.c | ||
291 | @@ -XXX,XX +XXX,XX @@ static void spapr_vlan_instance_finalize(Object *obj) | ||
292 | } | ||
293 | |||
294 | if (dev->rxp_timer) { | ||
295 | - timer_del(dev->rxp_timer); | ||
296 | timer_free(dev->rxp_timer); | ||
297 | } | ||
298 | } | ||
299 | diff --git a/hw/net/virtio-net.c b/hw/net/virtio-net.c | ||
300 | index XXXXXXX..XXXXXXX 100644 | ||
301 | --- a/hw/net/virtio-net.c | ||
302 | +++ b/hw/net/virtio-net.c | ||
303 | @@ -XXX,XX +XXX,XX @@ static void virtio_net_rsc_cleanup(VirtIONet *n) | ||
304 | g_free(seg); | ||
305 | } | ||
306 | |||
307 | - timer_del(chain->drain_timer); | ||
308 | timer_free(chain->drain_timer); | ||
309 | QTAILQ_REMOVE(&n->rsc_chains, chain, next); | ||
310 | g_free(chain); | ||
311 | @@ -XXX,XX +XXX,XX @@ static void virtio_net_del_queue(VirtIONet *n, int index) | ||
312 | |||
313 | virtio_del_queue(vdev, index * 2); | ||
314 | if (q->tx_timer) { | ||
315 | - timer_del(q->tx_timer); | ||
316 | timer_free(q->tx_timer); | ||
317 | q->tx_timer = NULL; | ||
318 | } else { | ||
319 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c | ||
320 | index XXXXXXX..XXXXXXX 100644 | ||
321 | --- a/hw/s390x/s390-pci-inst.c | ||
322 | +++ b/hw/s390x/s390-pci-inst.c | ||
323 | @@ -XXX,XX +XXX,XX @@ void pci_dereg_ioat(S390PCIIOMMU *iommu) | ||
324 | void fmb_timer_free(S390PCIBusDevice *pbdev) | ||
325 | { | ||
326 | if (pbdev->fmb_timer) { | ||
327 | - timer_del(pbdev->fmb_timer); | ||
328 | timer_free(pbdev->fmb_timer); | ||
329 | pbdev->fmb_timer = NULL; | ||
330 | } | ||
331 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
332 | index XXXXXXX..XXXXXXX 100644 | ||
333 | --- a/hw/sd/sd.c | ||
334 | +++ b/hw/sd/sd.c | ||
335 | @@ -XXX,XX +XXX,XX @@ static void sd_instance_finalize(Object *obj) | ||
336 | { | ||
337 | SDState *sd = SD_CARD(obj); | ||
338 | |||
339 | - timer_del(sd->ocr_power_timer); | ||
340 | timer_free(sd->ocr_power_timer); | ||
341 | } | ||
342 | |||
343 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | ||
344 | index XXXXXXX..XXXXXXX 100644 | ||
345 | --- a/hw/sd/sdhci.c | ||
346 | +++ b/hw/sd/sdhci.c | ||
347 | @@ -XXX,XX +XXX,XX @@ void sdhci_initfn(SDHCIState *s) | ||
348 | |||
349 | void sdhci_uninitfn(SDHCIState *s) | ||
350 | { | ||
351 | - timer_del(s->insert_timer); | ||
352 | timer_free(s->insert_timer); | ||
353 | - timer_del(s->transfer_timer); | ||
354 | timer_free(s->transfer_timer); | ||
355 | |||
356 | g_free(s->fifo_buffer); | ||
357 | diff --git a/hw/usb/dev-hub.c b/hw/usb/dev-hub.c | ||
358 | index XXXXXXX..XXXXXXX 100644 | ||
359 | --- a/hw/usb/dev-hub.c | ||
360 | +++ b/hw/usb/dev-hub.c | ||
361 | @@ -XXX,XX +XXX,XX @@ static void usb_hub_unrealize(USBDevice *dev) | ||
362 | &s->ports[i].port); | ||
363 | } | ||
364 | |||
365 | - timer_del(s->port_timer); | ||
366 | timer_free(s->port_timer); | ||
367 | } | ||
368 | |||
369 | diff --git a/hw/usb/hcd-ehci.c b/hw/usb/hcd-ehci.c | ||
370 | index XXXXXXX..XXXXXXX 100644 | ||
371 | --- a/hw/usb/hcd-ehci.c | ||
372 | +++ b/hw/usb/hcd-ehci.c | ||
373 | @@ -XXX,XX +XXX,XX @@ void usb_ehci_unrealize(EHCIState *s, DeviceState *dev) | ||
374 | trace_usb_ehci_unrealize(); | ||
375 | |||
376 | if (s->frame_timer) { | ||
377 | - timer_del(s->frame_timer); | ||
378 | timer_free(s->frame_timer); | ||
379 | s->frame_timer = NULL; | ||
380 | } | ||
381 | diff --git a/hw/usb/hcd-ohci-pci.c b/hw/usb/hcd-ohci-pci.c | ||
382 | index XXXXXXX..XXXXXXX 100644 | ||
383 | --- a/hw/usb/hcd-ohci-pci.c | ||
384 | +++ b/hw/usb/hcd-ohci-pci.c | ||
385 | @@ -XXX,XX +XXX,XX @@ static void usb_ohci_exit(PCIDevice *dev) | ||
386 | usb_bus_release(&s->bus); | ||
387 | } | ||
388 | |||
389 | - timer_del(s->eof_timer); | ||
390 | timer_free(s->eof_timer); | ||
391 | } | ||
392 | |||
393 | diff --git a/hw/usb/hcd-uhci.c b/hw/usb/hcd-uhci.c | ||
394 | index XXXXXXX..XXXXXXX 100644 | ||
395 | --- a/hw/usb/hcd-uhci.c | ||
396 | +++ b/hw/usb/hcd-uhci.c | ||
397 | @@ -XXX,XX +XXX,XX @@ static void usb_uhci_exit(PCIDevice *dev) | ||
398 | trace_usb_uhci_exit(); | ||
399 | |||
400 | if (s->frame_timer) { | ||
401 | - timer_del(s->frame_timer); | ||
402 | timer_free(s->frame_timer); | ||
403 | s->frame_timer = NULL; | ||
404 | } | ||
405 | diff --git a/hw/usb/hcd-xhci.c b/hw/usb/hcd-xhci.c | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/usb/hcd-xhci.c | ||
408 | +++ b/hw/usb/hcd-xhci.c | ||
409 | @@ -XXX,XX +XXX,XX @@ static void usb_xhci_unrealize(DeviceState *dev) | ||
410 | } | ||
411 | |||
412 | if (xhci->mfwrap_timer) { | ||
413 | - timer_del(xhci->mfwrap_timer); | ||
414 | timer_free(xhci->mfwrap_timer); | ||
415 | xhci->mfwrap_timer = NULL; | ||
416 | } | ||
417 | diff --git a/hw/usb/redirect.c b/hw/usb/redirect.c | ||
418 | index XXXXXXX..XXXXXXX 100644 | ||
419 | --- a/hw/usb/redirect.c | ||
420 | +++ b/hw/usb/redirect.c | ||
421 | @@ -XXX,XX +XXX,XX @@ static void usbredir_unrealize(USBDevice *udev) | ||
422 | qemu_bh_delete(dev->chardev_close_bh); | ||
423 | qemu_bh_delete(dev->device_reject_bh); | ||
424 | |||
425 | - timer_del(dev->attach_timer); | ||
426 | timer_free(dev->attach_timer); | ||
427 | |||
428 | usbredir_cleanup_device_queues(dev); | ||
429 | diff --git a/hw/vfio/display.c b/hw/vfio/display.c | ||
430 | index XXXXXXX..XXXXXXX 100644 | ||
431 | --- a/hw/vfio/display.c | ||
432 | +++ b/hw/vfio/display.c | ||
433 | @@ -XXX,XX +XXX,XX @@ static void vfio_display_edid_exit(VFIODisplay *dpy) | ||
434 | |||
435 | g_free(dpy->edid_regs); | ||
436 | g_free(dpy->edid_blob); | ||
437 | - timer_del(dpy->edid_link_timer); | ||
438 | timer_free(dpy->edid_link_timer); | ||
439 | } | ||
440 | |||
441 | diff --git a/hw/virtio/vhost-vsock-common.c b/hw/virtio/vhost-vsock-common.c | ||
442 | index XXXXXXX..XXXXXXX 100644 | ||
443 | --- a/hw/virtio/vhost-vsock-common.c | ||
444 | +++ b/hw/virtio/vhost-vsock-common.c | ||
445 | @@ -XXX,XX +XXX,XX @@ static void vhost_vsock_common_post_load_timer_cleanup(VHostVSockCommon *vvc) | ||
446 | return; | ||
447 | } | ||
448 | |||
449 | - timer_del(vvc->post_load_timer); | ||
450 | timer_free(vvc->post_load_timer); | ||
451 | vvc->post_load_timer = NULL; | ||
452 | } | ||
453 | diff --git a/hw/virtio/virtio-balloon.c b/hw/virtio/virtio-balloon.c | ||
454 | index XXXXXXX..XXXXXXX 100644 | ||
455 | --- a/hw/virtio/virtio-balloon.c | ||
456 | +++ b/hw/virtio/virtio-balloon.c | ||
457 | @@ -XXX,XX +XXX,XX @@ static bool balloon_stats_enabled(const VirtIOBalloon *s) | ||
458 | static void balloon_stats_destroy_timer(VirtIOBalloon *s) | ||
459 | { | ||
460 | if (balloon_stats_enabled(s)) { | ||
461 | - timer_del(s->stats_timer); | ||
462 | timer_free(s->stats_timer); | ||
463 | s->stats_timer = NULL; | ||
464 | s->stats_poll_interval = 0; | ||
465 | diff --git a/hw/virtio/virtio-rng.c b/hw/virtio/virtio-rng.c | ||
466 | index XXXXXXX..XXXXXXX 100644 | ||
467 | --- a/hw/virtio/virtio-rng.c | ||
468 | +++ b/hw/virtio/virtio-rng.c | ||
469 | @@ -XXX,XX +XXX,XX @@ static void virtio_rng_device_unrealize(DeviceState *dev) | ||
470 | VirtIORNG *vrng = VIRTIO_RNG(dev); | ||
471 | |||
472 | qemu_del_vm_change_state_handler(vrng->vmstate); | ||
473 | - timer_del(vrng->rate_limit_timer); | ||
474 | timer_free(vrng->rate_limit_timer); | ||
475 | virtio_del_queue(vdev, 0); | ||
476 | virtio_cleanup(vdev); | ||
477 | diff --git a/hw/watchdog/wdt_diag288.c b/hw/watchdog/wdt_diag288.c | ||
478 | index XXXXXXX..XXXXXXX 100644 | ||
479 | --- a/hw/watchdog/wdt_diag288.c | ||
480 | +++ b/hw/watchdog/wdt_diag288.c | ||
481 | @@ -XXX,XX +XXX,XX @@ static void wdt_diag288_unrealize(DeviceState *dev) | ||
482 | { | ||
483 | DIAG288State *diag288 = DIAG288(dev); | ||
484 | |||
485 | - timer_del(diag288->timer); | ||
486 | timer_free(diag288->timer); | ||
487 | } | ||
488 | |||
489 | diff --git a/hw/watchdog/wdt_i6300esb.c b/hw/watchdog/wdt_i6300esb.c | ||
490 | index XXXXXXX..XXXXXXX 100644 | ||
491 | --- a/hw/watchdog/wdt_i6300esb.c | ||
492 | +++ b/hw/watchdog/wdt_i6300esb.c | ||
493 | @@ -XXX,XX +XXX,XX @@ static void i6300esb_exit(PCIDevice *dev) | ||
494 | { | ||
495 | I6300State *d = WATCHDOG_I6300ESB_DEVICE(dev); | ||
496 | |||
497 | - timer_del(d->timer); | ||
498 | timer_free(d->timer); | ||
499 | } | ||
500 | |||
501 | diff --git a/migration/colo.c b/migration/colo.c | ||
502 | index XXXXXXX..XXXXXXX 100644 | ||
503 | --- a/migration/colo.c | ||
504 | +++ b/migration/colo.c | ||
505 | @@ -XXX,XX +XXX,XX @@ out: | ||
506 | * error. | ||
507 | */ | ||
508 | colo_compare_unregister_notifier(&packets_compare_notifier); | ||
509 | - timer_del(s->colo_delay_timer); | ||
510 | timer_free(s->colo_delay_timer); | ||
511 | qemu_event_destroy(&s->colo_checkpoint_event); | ||
512 | |||
513 | diff --git a/monitor/hmp-cmds.c b/monitor/hmp-cmds.c | ||
514 | index XXXXXXX..XXXXXXX 100644 | ||
515 | --- a/monitor/hmp-cmds.c | ||
516 | +++ b/monitor/hmp-cmds.c | ||
517 | @@ -XXX,XX +XXX,XX @@ static void hmp_migrate_status_cb(void *opaque) | ||
518 | error_report("%s", info->error_desc); | ||
519 | } | ||
520 | monitor_resume(status->mon); | ||
521 | - timer_del(status->timer); | ||
522 | timer_free(status->timer); | ||
523 | g_free(status); | ||
524 | } | ||
525 | diff --git a/net/announce.c b/net/announce.c | ||
526 | index XXXXXXX..XXXXXXX 100644 | ||
527 | --- a/net/announce.c | ||
528 | +++ b/net/announce.c | ||
529 | @@ -XXX,XX +XXX,XX @@ void qemu_announce_timer_del(AnnounceTimer *timer, bool free_named) | ||
530 | { | ||
531 | bool free_timer = false; | ||
532 | if (timer->tm) { | ||
533 | - timer_del(timer->tm); | ||
534 | timer_free(timer->tm); | ||
535 | timer->tm = NULL; | ||
536 | } | ||
537 | diff --git a/net/colo-compare.c b/net/colo-compare.c | ||
538 | index XXXXXXX..XXXXXXX 100644 | ||
539 | --- a/net/colo-compare.c | ||
540 | +++ b/net/colo-compare.c | ||
541 | @@ -XXX,XX +XXX,XX @@ static void colo_compare_timer_init(CompareState *s) | ||
542 | static void colo_compare_timer_del(CompareState *s) | ||
543 | { | ||
544 | if (s->packet_check_timer) { | ||
545 | - timer_del(s->packet_check_timer); | ||
546 | timer_free(s->packet_check_timer); | ||
547 | s->packet_check_timer = NULL; | ||
548 | } | ||
549 | diff --git a/net/slirp.c b/net/slirp.c | ||
550 | index XXXXXXX..XXXXXXX 100644 | ||
551 | --- a/net/slirp.c | ||
552 | +++ b/net/slirp.c | ||
553 | @@ -XXX,XX +XXX,XX @@ static void *net_slirp_timer_new(SlirpTimerCb cb, | ||
554 | |||
555 | static void net_slirp_timer_free(void *timer, void *opaque) | ||
556 | { | ||
557 | - timer_del(timer); | ||
558 | timer_free(timer); | ||
559 | } | ||
560 | |||
561 | diff --git a/replay/replay-debugging.c b/replay/replay-debugging.c | ||
562 | index XXXXXXX..XXXXXXX 100644 | ||
563 | --- a/replay/replay-debugging.c | ||
564 | +++ b/replay/replay-debugging.c | ||
565 | @@ -XXX,XX +XXX,XX @@ static void replay_delete_break(void) | ||
566 | assert(replay_mutex_locked()); | ||
567 | |||
568 | if (replay_break_timer) { | ||
569 | - timer_del(replay_break_timer); | ||
570 | timer_free(replay_break_timer); | ||
571 | replay_break_timer = NULL; | ||
572 | } | ||
573 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
574 | index XXXXXXX..XXXXXXX 100644 | ||
575 | --- a/target/s390x/cpu.c | ||
576 | +++ b/target/s390x/cpu.c | ||
577 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_finalize(Object *obj) | ||
578 | #if !defined(CONFIG_USER_ONLY) | ||
579 | S390CPU *cpu = S390_CPU(obj); | ||
580 | |||
581 | - timer_del(cpu->env.tod_timer); | ||
582 | timer_free(cpu->env.tod_timer); | ||
583 | - timer_del(cpu->env.cpu_timer); | ||
584 | timer_free(cpu->env.cpu_timer); | ||
585 | |||
586 | qemu_unregister_reset(s390_cpu_machine_reset_cb, cpu); | ||
587 | diff --git a/ui/console.c b/ui/console.c | ||
588 | index XXXXXXX..XXXXXXX 100644 | ||
589 | --- a/ui/console.c | ||
590 | +++ b/ui/console.c | ||
591 | @@ -XXX,XX +XXX,XX @@ static void gui_setup_refresh(DisplayState *ds) | ||
592 | timer_mod(ds->gui_timer, qemu_clock_get_ms(QEMU_CLOCK_REALTIME)); | ||
593 | } | ||
594 | if (!need_timer && ds->gui_timer != NULL) { | ||
595 | - timer_del(ds->gui_timer); | ||
596 | timer_free(ds->gui_timer); | ||
597 | ds->gui_timer = NULL; | ||
598 | } | ||
599 | diff --git a/ui/spice-core.c b/ui/spice-core.c | ||
600 | index XXXXXXX..XXXXXXX 100644 | ||
601 | --- a/ui/spice-core.c | ||
602 | +++ b/ui/spice-core.c | ||
603 | @@ -XXX,XX +XXX,XX @@ static void timer_cancel(SpiceTimer *timer) | ||
604 | |||
605 | static void timer_remove(SpiceTimer *timer) | ||
606 | { | ||
607 | - timer_del(timer->timer); | ||
608 | timer_free(timer->timer); | ||
609 | g_free(timer); | ||
610 | } | ||
611 | diff --git a/util/throttle.c b/util/throttle.c | ||
612 | index XXXXXXX..XXXXXXX 100644 | ||
613 | --- a/util/throttle.c | ||
614 | +++ b/util/throttle.c | ||
615 | @@ -XXX,XX +XXX,XX @@ static void throttle_timer_destroy(QEMUTimer **timer) | ||
616 | { | ||
617 | assert(*timer != NULL); | ||
618 | |||
619 | - timer_del(*timer); | ||
620 | timer_free(*timer); | ||
621 | *timer = NULL; | ||
622 | } | ||
623 | -- | 39 | -- |
624 | 2.20.1 | 40 | 2.25.1 |
625 | 41 | ||
626 | 42 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Use autofree heap allocation instead of variable-length | ||
4 | array on the stack. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Daniel Henrique Barboza <danielhb413@gmail.com> | ||
11 | Message-id: 20220819153931.3147384-7-peter.maydell@linaro.org | ||
12 | --- | ||
13 | hw/ppc/pnv.c | 4 ++-- | ||
14 | hw/ppc/spapr.c | 8 ++++---- | ||
15 | hw/ppc/spapr_pci_nvlink2.c | 2 +- | ||
16 | 3 files changed, 7 insertions(+), 7 deletions(-) | ||
17 | |||
18 | diff --git a/hw/ppc/pnv.c b/hw/ppc/pnv.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/hw/ppc/pnv.c | ||
21 | +++ b/hw/ppc/pnv.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static void pnv_dt_core(PnvChip *chip, PnvCore *pc, void *fdt) | ||
23 | int smt_threads = CPU_CORE(pc)->nr_threads; | ||
24 | CPUPPCState *env = &cpu->env; | ||
25 | PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs); | ||
26 | - uint32_t servers_prop[smt_threads]; | ||
27 | + g_autofree uint32_t *servers_prop = g_new(uint32_t, smt_threads); | ||
28 | int i; | ||
29 | uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40), | ||
30 | 0xffffffff, 0xffffffff}; | ||
31 | @@ -XXX,XX +XXX,XX @@ static void pnv_dt_core(PnvChip *chip, PnvCore *pc, void *fdt) | ||
32 | servers_prop[i] = cpu_to_be32(pc->pir + i); | ||
33 | } | ||
34 | _FDT((fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s", | ||
35 | - servers_prop, sizeof(servers_prop)))); | ||
36 | + servers_prop, sizeof(*servers_prop) * smt_threads))); | ||
37 | } | ||
38 | |||
39 | static void pnv_dt_icp(PnvChip *chip, void *fdt, uint32_t pir, | ||
40 | diff --git a/hw/ppc/spapr.c b/hw/ppc/spapr.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/ppc/spapr.c | ||
43 | +++ b/hw/ppc/spapr.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu, | ||
45 | int smt_threads) | ||
46 | { | ||
47 | int i, ret = 0; | ||
48 | - uint32_t servers_prop[smt_threads]; | ||
49 | - uint32_t gservers_prop[smt_threads * 2]; | ||
50 | + g_autofree uint32_t *servers_prop = g_new(uint32_t, smt_threads); | ||
51 | + g_autofree uint32_t *gservers_prop = g_new(uint32_t, smt_threads * 2); | ||
52 | int index = spapr_get_vcpu_id(cpu); | ||
53 | |||
54 | if (cpu->compat_pvr) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu, | ||
56 | gservers_prop[i*2 + 1] = 0; | ||
57 | } | ||
58 | ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s", | ||
59 | - servers_prop, sizeof(servers_prop)); | ||
60 | + servers_prop, sizeof(*servers_prop) * smt_threads); | ||
61 | if (ret < 0) { | ||
62 | return ret; | ||
63 | } | ||
64 | ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s", | ||
65 | - gservers_prop, sizeof(gservers_prop)); | ||
66 | + gservers_prop, sizeof(*gservers_prop) * smt_threads * 2); | ||
67 | |||
68 | return ret; | ||
69 | } | ||
70 | diff --git a/hw/ppc/spapr_pci_nvlink2.c b/hw/ppc/spapr_pci_nvlink2.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/ppc/spapr_pci_nvlink2.c | ||
73 | +++ b/hw/ppc/spapr_pci_nvlink2.c | ||
74 | @@ -XXX,XX +XXX,XX @@ void spapr_phb_nvgpu_populate_pcidev_dt(PCIDevice *dev, void *fdt, int offset, | ||
75 | continue; | ||
76 | } | ||
77 | if (dev == nvslot->gpdev) { | ||
78 | - uint32_t npus[nvslot->linknum]; | ||
79 | + g_autofree uint32_t *npus = g_new(uint32_t, nvslot->linknum); | ||
80 | |||
81 | for (j = 0; j < nvslot->linknum; ++j) { | ||
82 | PCIDevice *npdev = nvslot->links[j].npdev; | ||
83 | -- | ||
84 | 2.25.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Use autofree heap allocation instead of variable-length | ||
4 | array on the stack. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Acked-by: David Gibson <david@gibson.dropbear.id.au> | ||
8 | Reviewed-by: Greg Kurz <groug@kaod.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20220819153931.3147384-8-peter.maydell@linaro.org | ||
11 | --- | ||
12 | hw/intc/xics.c | 2 +- | ||
13 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/intc/xics.c b/hw/intc/xics.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/intc/xics.c | ||
18 | +++ b/hw/intc/xics.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void ics_reset_irq(ICSIRQState *irq) | ||
20 | static void ics_reset(DeviceState *dev) | ||
21 | { | ||
22 | ICSState *ics = ICS(dev); | ||
23 | + g_autofree uint8_t *flags = g_malloc(ics->nr_irqs); | ||
24 | int i; | ||
25 | - uint8_t flags[ics->nr_irqs]; | ||
26 | |||
27 | for (i = 0; i < ics->nr_irqs; i++) { | ||
28 | flags[i] = ics->irqs[i].flags; | ||
29 | -- | ||
30 | 2.25.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Use autofree heap allocation instead of variable-length array on | ||
4 | the stack. Replace the snprintf() call by g_strdup_printf(). | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220819153931.3147384-9-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/i386/multiboot.c | 5 ++--- | ||
12 | 1 file changed, 2 insertions(+), 3 deletions(-) | ||
13 | |||
14 | diff --git a/hw/i386/multiboot.c b/hw/i386/multiboot.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/i386/multiboot.c | ||
17 | +++ b/hw/i386/multiboot.c | ||
18 | @@ -XXX,XX +XXX,XX @@ int load_multiboot(X86MachineState *x86ms, | ||
19 | uint8_t *mb_bootinfo_data; | ||
20 | uint32_t cmdline_len; | ||
21 | GList *mods = NULL; | ||
22 | + g_autofree char *kcmdline = NULL; | ||
23 | |||
24 | /* Ok, let's see if it is a multiboot image. | ||
25 | The header is 12x32bit long, so the latest entry may be 8192 - 48. */ | ||
26 | @@ -XXX,XX +XXX,XX @@ int load_multiboot(X86MachineState *x86ms, | ||
27 | } | ||
28 | |||
29 | /* Commandline support */ | ||
30 | - char kcmdline[strlen(kernel_filename) + strlen(kernel_cmdline) + 2]; | ||
31 | - snprintf(kcmdline, sizeof(kcmdline), "%s %s", | ||
32 | - kernel_filename, kernel_cmdline); | ||
33 | + kcmdline = g_strdup_printf("%s %s", kernel_filename, kernel_cmdline); | ||
34 | stl_p(bootinfo + MBI_CMDLINE, mb_add_cmdline(&mbs, kcmdline)); | ||
35 | |||
36 | stl_p(bootinfo + MBI_BOOTLOADER, mb_add_bootloader(&mbs, bootloader_name)); | ||
37 | -- | ||
38 | 2.25.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
1 | Now that we have implemented all the features needed by the v8.1M | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | architecture, we can add the model of the Cortex-M55. This is the | ||
3 | configuration without MVE support; we'll add MVE later. | ||
4 | 2 | ||
3 | The compiler isn't clever enough to figure 'width' is a constant, | ||
4 | so help it by using a definitions instead. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20220819153931.3147384-10-peter.maydell@linaro.org |
7 | Message-id: 20201210201433.26262-5-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++ | 11 | hw/usb/hcd-ohci.c | 7 ++++--- |
10 | 1 file changed, 42 insertions(+) | 12 | 1 file changed, 4 insertions(+), 3 deletions(-) |
11 | 13 | ||
12 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 14 | diff --git a/hw/usb/hcd-ohci.c b/hw/usb/hcd-ohci.c |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu_tcg.c | 16 | --- a/hw/usb/hcd-ohci.c |
15 | +++ b/target/arm/cpu_tcg.c | 17 | +++ b/hw/usb/hcd-ohci.c |
16 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ static int ohci_service_iso_td(OHCIState *ohci, struct ohci_ed *ed) |
17 | cpu->ctr = 0x8000c000; | 19 | return 1; |
18 | } | 20 | } |
19 | 21 | ||
20 | +static void cortex_m55_initfn(Object *obj) | 22 | +#define HEX_CHAR_PER_LINE 16 |
21 | +{ | ||
22 | + ARMCPU *cpu = ARM_CPU(obj); | ||
23 | + | 23 | + |
24 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 24 | static void ohci_td_pkt(const char *msg, const uint8_t *buf, size_t len) |
25 | + set_feature(&cpu->env, ARM_FEATURE_V8_1M); | 25 | { |
26 | + set_feature(&cpu->env, ARM_FEATURE_M); | 26 | bool print16; |
27 | + set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | 27 | bool printall; |
28 | + set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | 28 | - const int width = 16; |
29 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | 29 | int i; |
30 | + cpu->midr = 0x410fd221; /* r0p1 */ | 30 | - char tmp[3 * width + 1]; |
31 | + cpu->revidr = 0; | 31 | + char tmp[3 * HEX_CHAR_PER_LINE + 1]; |
32 | + cpu->pmsav7_dregion = 16; | 32 | char *p = tmp; |
33 | + cpu->sau_sregion = 8; | 33 | |
34 | + /* | 34 | print16 = !!trace_event_get_state_backends(TRACE_USB_OHCI_TD_PKT_SHORT); |
35 | + * These are the MVFR* values for the FPU, no MVE configuration; | 35 | @@ -XXX,XX +XXX,XX @@ static void ohci_td_pkt(const char *msg, const uint8_t *buf, size_t len) |
36 | + * we will update them later when we implement MVE | 36 | } |
37 | + */ | 37 | |
38 | + cpu->isar.mvfr0 = 0x10110221; | 38 | for (i = 0; ; i++) { |
39 | + cpu->isar.mvfr1 = 0x12100011; | 39 | - if (i && (!(i % width) || (i == len))) { |
40 | + cpu->isar.mvfr2 = 0x00000040; | 40 | + if (i && (!(i % HEX_CHAR_PER_LINE) || (i == len))) { |
41 | + cpu->isar.id_pfr0 = 0x20000030; | 41 | if (!printall) { |
42 | + cpu->isar.id_pfr1 = 0x00000230; | 42 | trace_usb_ohci_td_pkt_short(msg, tmp); |
43 | + cpu->isar.id_dfr0 = 0x10200000; | 43 | break; |
44 | + cpu->id_afr0 = 0x00000000; | ||
45 | + cpu->isar.id_mmfr0 = 0x00111040; | ||
46 | + cpu->isar.id_mmfr1 = 0x00000000; | ||
47 | + cpu->isar.id_mmfr2 = 0x01000000; | ||
48 | + cpu->isar.id_mmfr3 = 0x00000011; | ||
49 | + cpu->isar.id_isar0 = 0x01103110; | ||
50 | + cpu->isar.id_isar1 = 0x02212000; | ||
51 | + cpu->isar.id_isar2 = 0x20232232; | ||
52 | + cpu->isar.id_isar3 = 0x01111131; | ||
53 | + cpu->isar.id_isar4 = 0x01310132; | ||
54 | + cpu->isar.id_isar5 = 0x00000000; | ||
55 | + cpu->isar.id_isar6 = 0x00000000; | ||
56 | + cpu->clidr = 0x00000000; /* caches not implemented */ | ||
57 | + cpu->ctr = 0x8303c003; | ||
58 | +} | ||
59 | + | ||
60 | static const ARMCPRegInfo cortexr5_cp_reginfo[] = { | ||
61 | /* Dummy the TCM region regs for the moment */ | ||
62 | { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, | ||
63 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | ||
64 | .class_init = arm_v7m_class_init }, | ||
65 | { .name = "cortex-m33", .initfn = cortex_m33_initfn, | ||
66 | .class_init = arm_v7m_class_init }, | ||
67 | + { .name = "cortex-m55", .initfn = cortex_m55_initfn, | ||
68 | + .class_init = arm_v7m_class_init }, | ||
69 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | ||
70 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, | ||
71 | { .name = "ti925t", .initfn = ti925t_initfn }, | ||
72 | -- | 44 | -- |
73 | 2.20.1 | 45 | 2.25.1 |
74 | 46 | ||
75 | 47 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Currently when U-Boot boots, it prints "??" for i.MX processor: | 3 | Use autofree heap allocation instead of variable-length |
4 | array on the stack. | ||
4 | 5 | ||
5 | CPU: Freescale i.MX?? rev1.0 at 792 MHz | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
6 | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | |
7 | The register that was used to determine the silicon type is | ||
8 | undocumented in the latest IMX6DQRM (Rev. 6, 05/2020), but we | ||
9 | can refer to get_cpu_rev() in arch/arm/mach-imx/mx6/soc.c in | ||
10 | the U-Boot source codes that USB_ANALOG_DIGPROG is used. | ||
11 | |||
12 | Update its reset value to indicate i.MX6Q. | ||
13 | |||
14 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
15 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
16 | Message-id: 20210106063504.10841-3-bmeng.cn@gmail.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20220819153931.3147384-11-peter.maydell@linaro.org | ||
18 | --- | 10 | --- |
19 | hw/misc/imx6_ccm.c | 2 +- | 11 | ui/curses.c | 2 +- |
20 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
21 | 13 | ||
22 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c | 14 | diff --git a/ui/curses.c b/ui/curses.c |
23 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/misc/imx6_ccm.c | 16 | --- a/ui/curses.c |
25 | +++ b/hw/misc/imx6_ccm.c | 17 | +++ b/ui/curses.c |
26 | @@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev) | 18 | @@ -XXX,XX +XXX,XX @@ static void curses_update(DisplayChangeListener *dcl, |
27 | s->analog[USB_ANALOG_USB2_VBUS_DETECT] = 0x00000004; | 19 | int x, int y, int w, int h) |
28 | s->analog[USB_ANALOG_USB2_CHRG_DETECT] = 0x00000000; | 20 | { |
29 | s->analog[USB_ANALOG_USB2_MISC] = 0x00000002; | 21 | console_ch_t *line; |
30 | - s->analog[USB_ANALOG_DIGPROG] = 0x00000000; | 22 | - cchar_t curses_line[width]; |
31 | + s->analog[USB_ANALOG_DIGPROG] = 0x00630000; | 23 | + g_autofree cchar_t *curses_line = g_new(cchar_t, width); |
32 | 24 | wchar_t wch[CCHARW_MAX]; | |
33 | /* all PLLs need to be locked */ | 25 | attr_t attrs; |
34 | s->analog[CCM_ANALOG_PLL_ARM] |= CCM_ANALOG_PLL_LOCK; | 26 | short colors; |
35 | -- | 27 | -- |
36 | 2.20.1 | 28 | 2.25.1 |
37 | 29 | ||
38 | 30 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
1 | 2 | ||
3 | Use autofree heap allocation instead of variable-length | ||
4 | array on the stack. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20220819153931.3147384-12-peter.maydell@linaro.org | ||
10 | --- | ||
11 | tests/unit/test-vmstate.c | 7 +++---- | ||
12 | 1 file changed, 3 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/tests/unit/test-vmstate.c b/tests/unit/test-vmstate.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/tests/unit/test-vmstate.c | ||
17 | +++ b/tests/unit/test-vmstate.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void save_buffer(const uint8_t *buf, size_t buf_size) | ||
19 | static void compare_vmstate(const uint8_t *wire, size_t size) | ||
20 | { | ||
21 | QEMUFile *f = open_test_file(false); | ||
22 | - uint8_t result[size]; | ||
23 | + g_autofree uint8_t *result = g_malloc(size); | ||
24 | |||
25 | /* read back as binary */ | ||
26 | |||
27 | - g_assert_cmpint(qemu_get_buffer(f, result, sizeof(result)), ==, | ||
28 | - sizeof(result)); | ||
29 | + g_assert_cmpint(qemu_get_buffer(f, result, size), ==, size); | ||
30 | g_assert(!qemu_file_get_error(f)); | ||
31 | |||
32 | /* Compare that what is on the file is the same that what we | ||
33 | expected to be there */ | ||
34 | - SUCCESS(memcmp(result, wire, sizeof(result))); | ||
35 | + SUCCESS(memcmp(result, wire, size)); | ||
36 | |||
37 | /* Must reach EOF */ | ||
38 | qemu_get_byte(f); | ||
39 | -- | ||
40 | 2.25.1 | ||
41 | |||
42 | diff view generated by jsdifflib |
1 | Implement the v8.1M FPCXT_NS floating-point system register. This is | 1 | Shellcheck correctly reports that we set python_version and never use |
---|---|---|---|
2 | a little more complicated than FPCXT_S, because it has specific | 2 | it. This is a leftover from commit f9332757898a7: we used to use |
3 | handling for "current FP state is inactive", and it only wants to do | 3 | python_version purely to as part of the summary information printed |
4 | PreserveFPState(), not the full set of actions done by | 4 | at the end of a configure run, and that commit changed to printing |
5 | ExecuteFPCheck() which vfp_access_check() implements. | 5 | the information from meson (which looks up the python version |
6 | itself). Remove the unused variable. | ||
6 | 7 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
9 | Message-id: 20201210201433.26262-4-peter.maydell@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Message-id: 20220825150703.4074125-2-peter.maydell@linaro.org | ||
10 | --- | 12 | --- |
11 | target/arm/translate-vfp.c.inc | 102 ++++++++++++++++++++++++++++++++- | 13 | configure | 3 --- |
12 | 1 file changed, 99 insertions(+), 3 deletions(-) | 14 | 1 file changed, 3 deletions(-) |
13 | 15 | ||
14 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 16 | diff --git a/configure b/configure |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100755 |
16 | --- a/target/arm/translate-vfp.c.inc | 18 | --- a/configure |
17 | +++ b/target/arm/translate-vfp.c.inc | 19 | +++ b/configure |
18 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | 20 | @@ -XXX,XX +XXX,XX @@ if ! $python -c 'import sys; sys.exit(sys.version_info < (3,6))'; then |
19 | } | 21 | "Use --python=/path/to/python to specify a supported Python." |
20 | break; | 22 | fi |
21 | case ARM_VFP_FPCXT_S: | 23 | |
22 | + case ARM_VFP_FPCXT_NS: | 24 | -# Preserve python version since some functionality is dependent on it |
23 | if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | 25 | -python_version=$($python -c 'import sys; print("%d.%d.%d" % (sys.version_info[0], sys.version_info[1], sys.version_info[2]))' 2>/dev/null) |
24 | return false; | ||
25 | } | ||
26 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
27 | return FPSysRegCheckFailed; | ||
28 | } | ||
29 | |||
30 | - if (!vfp_access_check(s)) { | ||
31 | + /* | ||
32 | + * FPCXT_NS is a special case: it has specific handling for | ||
33 | + * "current FP state is inactive", and must do the PreserveFPState() | ||
34 | + * but not the usual full set of actions done by ExecuteFPCheck(). | ||
35 | + * So we don't call vfp_access_check() and the callers must handle this. | ||
36 | + */ | ||
37 | + if (regno != ARM_VFP_FPCXT_NS && !vfp_access_check(s)) { | ||
38 | return FPSysRegCheckDone; | ||
39 | } | ||
40 | - | 26 | - |
41 | return FPSysRegCheckContinue; | 27 | # Suppress writing compiled files |
42 | } | 28 | python="$python -B" |
43 | |||
44 | +static void gen_branch_fpInactive(DisasContext *s, TCGCond cond, | ||
45 | + TCGLabel *label) | ||
46 | +{ | ||
47 | + /* | ||
48 | + * FPCXT_NS is a special case: it has specific handling for | ||
49 | + * "current FP state is inactive", and must do the PreserveFPState() | ||
50 | + * but not the usual full set of actions done by ExecuteFPCheck(). | ||
51 | + * We don't have a TB flag that matches the fpInactive check, so we | ||
52 | + * do it at runtime as we don't expect FPCXT_NS accesses to be frequent. | ||
53 | + * | ||
54 | + * Emit code that checks fpInactive and does a conditional | ||
55 | + * branch to label based on it: | ||
56 | + * if cond is TCG_COND_NE then branch if fpInactive != 0 (ie if inactive) | ||
57 | + * if cond is TCG_COND_EQ then branch if fpInactive == 0 (ie if active) | ||
58 | + */ | ||
59 | + assert(cond == TCG_COND_EQ || cond == TCG_COND_NE); | ||
60 | + | ||
61 | + /* fpInactive = FPCCR_NS.ASPEN == 1 && CONTROL.FPCA == 0 */ | ||
62 | + TCGv_i32 aspen, fpca; | ||
63 | + aspen = load_cpu_field(v7m.fpccr[M_REG_NS]); | ||
64 | + fpca = load_cpu_field(v7m.control[M_REG_S]); | ||
65 | + tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
66 | + tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
67 | + tcg_gen_andi_i32(fpca, fpca, R_V7M_CONTROL_FPCA_MASK); | ||
68 | + tcg_gen_or_i32(fpca, fpca, aspen); | ||
69 | + tcg_gen_brcondi_i32(tcg_invert_cond(cond), fpca, 0, label); | ||
70 | + tcg_temp_free_i32(aspen); | ||
71 | + tcg_temp_free_i32(fpca); | ||
72 | +} | ||
73 | + | ||
74 | static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
75 | |||
76 | fp_sysreg_loadfn *loadfn, | ||
77 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
78 | { | ||
79 | /* Do a write to an M-profile floating point system register */ | ||
80 | TCGv_i32 tmp; | ||
81 | + TCGLabel *lab_end = NULL; | ||
82 | |||
83 | switch (fp_sysreg_checks(s, regno)) { | ||
84 | case FPSysRegCheckFailed: | ||
85 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
86 | tcg_temp_free_i32(tmp); | ||
87 | break; | ||
88 | } | ||
89 | + case ARM_VFP_FPCXT_NS: | ||
90 | + lab_end = gen_new_label(); | ||
91 | + /* fpInactive case: write is a NOP, so branch to end */ | ||
92 | + gen_branch_fpInactive(s, TCG_COND_NE, lab_end); | ||
93 | + /* !fpInactive: PreserveFPState(), and reads same as FPCXT_S */ | ||
94 | + gen_preserve_fp_state(s); | ||
95 | + /* fall through */ | ||
96 | case ARM_VFP_FPCXT_S: | ||
97 | { | ||
98 | TCGv_i32 sfpa, control; | ||
99 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
100 | default: | ||
101 | g_assert_not_reached(); | ||
102 | } | ||
103 | + if (lab_end) { | ||
104 | + gen_set_label(lab_end); | ||
105 | + } | ||
106 | return true; | ||
107 | } | ||
108 | |||
109 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
110 | { | ||
111 | /* Do a read from an M-profile floating point system register */ | ||
112 | TCGv_i32 tmp; | ||
113 | + TCGLabel *lab_end = NULL; | ||
114 | + bool lookup_tb = false; | ||
115 | |||
116 | switch (fp_sysreg_checks(s, regno)) { | ||
117 | case FPSysRegCheckFailed: | ||
118 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
119 | fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
120 | gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
121 | tcg_temp_free_i32(fpscr); | ||
122 | - gen_lookup_tb(s); | ||
123 | + lookup_tb = true; | ||
124 | + break; | ||
125 | + } | ||
126 | + case ARM_VFP_FPCXT_NS: | ||
127 | + { | ||
128 | + TCGv_i32 control, sfpa, fpscr, fpdscr, zero; | ||
129 | + TCGLabel *lab_active = gen_new_label(); | ||
130 | + | ||
131 | + lookup_tb = true; | ||
132 | + | ||
133 | + gen_branch_fpInactive(s, TCG_COND_EQ, lab_active); | ||
134 | + /* fpInactive case: reads as FPDSCR_NS */ | ||
135 | + TCGv_i32 tmp = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
136 | + storefn(s, opaque, tmp); | ||
137 | + lab_end = gen_new_label(); | ||
138 | + tcg_gen_br(lab_end); | ||
139 | + | ||
140 | + gen_set_label(lab_active); | ||
141 | + /* !fpInactive: Reads the same as FPCXT_S, but side effects differ */ | ||
142 | + gen_preserve_fp_state(s); | ||
143 | + tmp = tcg_temp_new_i32(); | ||
144 | + sfpa = tcg_temp_new_i32(); | ||
145 | + fpscr = tcg_temp_new_i32(); | ||
146 | + gen_helper_vfp_get_fpscr(fpscr, cpu_env); | ||
147 | + tcg_gen_andi_i32(tmp, fpscr, ~FPCR_NZCV_MASK); | ||
148 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
149 | + tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
150 | + tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
151 | + tcg_gen_or_i32(tmp, tmp, sfpa); | ||
152 | + tcg_temp_free_i32(control); | ||
153 | + /* Store result before updating FPSCR, in case it faults */ | ||
154 | + storefn(s, opaque, tmp); | ||
155 | + /* If SFPA is zero then set FPSCR from FPDSCR_NS */ | ||
156 | + fpdscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
157 | + zero = tcg_const_i32(0); | ||
158 | + tcg_gen_movcond_i32(TCG_COND_EQ, fpscr, sfpa, zero, fpdscr, fpscr); | ||
159 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
160 | + tcg_temp_free_i32(zero); | ||
161 | + tcg_temp_free_i32(sfpa); | ||
162 | + tcg_temp_free_i32(fpdscr); | ||
163 | + tcg_temp_free_i32(fpscr); | ||
164 | break; | ||
165 | } | ||
166 | default: | ||
167 | g_assert_not_reached(); | ||
168 | } | ||
169 | + | ||
170 | + if (lab_end) { | ||
171 | + gen_set_label(lab_end); | ||
172 | + } | ||
173 | + if (lookup_tb) { | ||
174 | + gen_lookup_tb(s); | ||
175 | + } | ||
176 | return true; | ||
177 | } | ||
178 | 29 | ||
179 | -- | 30 | -- |
180 | 2.20.1 | 31 | 2.25.1 |
181 | 32 | ||
182 | 33 | diff view generated by jsdifflib |
1 | Now that timer_free() implicitly calls timer_del(), sequences | 1 | The meson_args variable was added in commit 3b4da13293482134b, but |
---|---|---|---|
2 | timer_del(mytimer); | 2 | was not used in that commit and isn't used today. Delete the |
3 | timer_free(mytimer); | 3 | unnecessary assignment. |
4 | |||
5 | can be simplified to just | ||
6 | timer_free(mytimer); | ||
7 | |||
8 | Add a Coccinelle script to do this transformation. | ||
9 | 4 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | 6 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20220825150703.4074125-3-peter.maydell@linaro.org |
14 | Message-id: 20201215154107.3255-3-peter.maydell@linaro.org | ||
15 | --- | 9 | --- |
16 | scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++++++++++++++++ | 10 | configure | 1 - |
17 | 1 file changed, 18 insertions(+) | 11 | 1 file changed, 1 deletion(-) |
18 | create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci | ||
19 | 12 | ||
20 | diff --git a/scripts/coccinelle/timer-del-timer-free.cocci b/scripts/coccinelle/timer-del-timer-free.cocci | 13 | diff --git a/configure b/configure |
21 | new file mode 100644 | 14 | index XXXXXXX..XXXXXXX 100755 |
22 | index XXXXXXX..XXXXXXX | 15 | --- a/configure |
23 | --- /dev/null | 16 | +++ b/configure |
24 | +++ b/scripts/coccinelle/timer-del-timer-free.cocci | 17 | @@ -XXX,XX +XXX,XX @@ pie="" |
25 | @@ -XXX,XX +XXX,XX @@ | 18 | coroutine="" |
26 | +// Remove superfluous timer_del() calls | 19 | plugins="$default_feature" |
27 | +// | 20 | meson="" |
28 | +// Copyright Linaro Limited 2020 | 21 | -meson_args="" |
29 | +// This work is licensed under the terms of the GNU GPLv2 or later. | 22 | ninja="" |
30 | +// | 23 | bindir="bin" |
31 | +// spatch --macro-file scripts/cocci-macro-file.h \ | 24 | skip_meson=no |
32 | +// --sp-file scripts/coccinelle/timer-del-timer-free.cocci \ | ||
33 | +// --in-place --dir . | ||
34 | +// | ||
35 | +// The timer_free() function now implicitly calls timer_del() | ||
36 | +// for you, so calls to timer_del() immediately before the | ||
37 | +// timer_free() of the same timer can be deleted. | ||
38 | + | ||
39 | +@@ | ||
40 | +expression T; | ||
41 | +@@ | ||
42 | +-timer_del(T); | ||
43 | + timer_free(T); | ||
44 | -- | 25 | -- |
45 | 2.20.1 | 26 | 2.25.1 |
46 | 27 | ||
47 | 28 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | This commit adds quotes in some places which: | |
2 | * are spotted by shellcheck | ||
3 | * are obviously incorrect | ||
4 | * are easy to fix just by adding the quotes | ||
5 | |||
6 | It doesn't attempt fix all of the places shellcheck finds errors, | ||
7 | or even all the ones which are easy to fix. It's just a random | ||
8 | sampling which is hopefully easy to review and which cuts | ||
9 | down the size of the problem for next time somebody wants to | ||
10 | try to look at shellcheck errors. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20220825150703.4074125-4-peter.maydell@linaro.org | ||
16 | --- | ||
17 | configure | 64 +++++++++++++++++++++++++++---------------------------- | ||
18 | 1 file changed, 32 insertions(+), 32 deletions(-) | ||
19 | |||
20 | diff --git a/configure b/configure | ||
21 | index XXXXXXX..XXXXXXX 100755 | ||
22 | --- a/configure | ||
23 | +++ b/configure | ||
24 | @@ -XXX,XX +XXX,XX @@ GNUmakefile: ; | ||
25 | |||
26 | EOF | ||
27 | cd build | ||
28 | - exec $source_path/configure "$@" | ||
29 | + exec "$source_path/configure" "$@" | ||
30 | fi | ||
31 | |||
32 | # Temporary directory used for files created while | ||
33 | @@ -XXX,XX +XXX,XX @@ meson_option_build_array() { | ||
34 | printf ']\n' | ||
35 | } | ||
36 | |||
37 | -. $source_path/scripts/meson-buildoptions.sh | ||
38 | +. "$source_path/scripts/meson-buildoptions.sh" | ||
39 | |||
40 | meson_options= | ||
41 | meson_option_add() { | ||
42 | @@ -XXX,XX +XXX,XX @@ for opt do | ||
43 | case "$opt" in | ||
44 | --help|-h) show_help=yes | ||
45 | ;; | ||
46 | - --version|-V) exec cat $source_path/VERSION | ||
47 | + --version|-V) exec cat "$source_path/VERSION" | ||
48 | ;; | ||
49 | --prefix=*) prefix="$optarg" | ||
50 | ;; | ||
51 | @@ -XXX,XX +XXX,XX @@ default_target_list="" | ||
52 | mak_wilds="" | ||
53 | |||
54 | if [ "$linux_user" != no ]; then | ||
55 | - if [ "$targetos" = linux ] && [ -d $source_path/linux-user/include/host/$cpu ]; then | ||
56 | + if [ "$targetos" = linux ] && [ -d "$source_path/linux-user/include/host/$cpu" ]; then | ||
57 | linux_user=yes | ||
58 | elif [ "$linux_user" = yes ]; then | ||
59 | error_exit "linux-user not supported on this architecture" | ||
60 | @@ -XXX,XX +XXX,XX @@ if [ "$bsd_user" != no ]; then | ||
61 | if [ "$bsd_user" = "" ]; then | ||
62 | test $targetos = freebsd && bsd_user=yes | ||
63 | fi | ||
64 | - if [ "$bsd_user" = yes ] && ! [ -d $source_path/bsd-user/$targetos ]; then | ||
65 | + if [ "$bsd_user" = yes ] && ! [ -d "$source_path/bsd-user/$targetos" ]; then | ||
66 | error_exit "bsd-user not supported on this host OS" | ||
67 | fi | ||
68 | fi | ||
69 | @@ -XXX,XX +XXX,XX @@ python="$python -B" | ||
70 | if test -z "$meson"; then | ||
71 | if test "$explicit_python" = no && has meson && version_ge "$(meson --version)" 0.59.3; then | ||
72 | meson=meson | ||
73 | - elif test $git_submodules_action != 'ignore' ; then | ||
74 | + elif test "$git_submodules_action" != 'ignore' ; then | ||
75 | meson=git | ||
76 | elif test -e "${source_path}/meson/meson.py" ; then | ||
77 | meson=internal | ||
78 | @@ -XXX,XX +XXX,XX @@ esac | ||
79 | container="no" | ||
80 | if test $use_containers = "yes"; then | ||
81 | if has "docker" || has "podman"; then | ||
82 | - container=$($python $source_path/tests/docker/docker.py probe) | ||
83 | + container=$($python "$source_path"/tests/docker/docker.py probe) | ||
84 | fi | ||
85 | fi | ||
86 | |||
87 | @@ -XXX,XX +XXX,XX @@ if test "$QEMU_GA_DISTRO" = ""; then | ||
88 | QEMU_GA_DISTRO=Linux | ||
89 | fi | ||
90 | if test "$QEMU_GA_VERSION" = ""; then | ||
91 | - QEMU_GA_VERSION=$(cat $source_path/VERSION) | ||
92 | + QEMU_GA_VERSION=$(cat "$source_path"/VERSION) | ||
93 | fi | ||
94 | |||
95 | |||
96 | @@ -XXX,XX +XXX,XX @@ fi | ||
97 | for target in $target_list; do | ||
98 | target_dir="$target" | ||
99 | target_name=$(echo $target | cut -d '-' -f 1)$EXESUF | ||
100 | - mkdir -p $target_dir | ||
101 | + mkdir -p "$target_dir" | ||
102 | case $target in | ||
103 | *-user) symlink "../qemu-$target_name" "$target_dir/qemu-$target_name" ;; | ||
104 | *) symlink "../qemu-system-$target_name" "$target_dir/qemu-system-$target_name" ;; | ||
105 | @@ -XXX,XX +XXX,XX @@ for target in $target_list; do | ||
106 | config_target_mak=tests/tcg/config-$target.mak | ||
107 | |||
108 | echo "# Automatically generated by configure - do not modify" > $config_target_mak | ||
109 | - echo "TARGET_NAME=$arch" >> $config_target_mak | ||
110 | + echo "TARGET_NAME=$arch" >> "$config_target_mak" | ||
111 | case $target in | ||
112 | xtensa*-linux-user) | ||
113 | # the toolchain is not complete with headers, only build softmmu tests | ||
114 | continue | ||
115 | ;; | ||
116 | *-softmmu) | ||
117 | - test -f $source_path/tests/tcg/$arch/Makefile.softmmu-target || continue | ||
118 | + test -f "$source_path/tests/tcg/$arch/Makefile.softmmu-target" || continue | ||
119 | qemu="qemu-system-$arch" | ||
120 | ;; | ||
121 | *-linux-user|*-bsd-user) | ||
122 | @@ -XXX,XX +XXX,XX @@ for target in $target_list; do | ||
123 | # compilers is a requirememt for adding a new test that needs a | ||
124 | # compiler feature. | ||
125 | |||
126 | - echo "BUILD_STATIC=$build_static" >> $config_target_mak | ||
127 | - write_target_makefile >> $config_target_mak | ||
128 | + echo "BUILD_STATIC=$build_static" >> "$config_target_mak" | ||
129 | + write_target_makefile >> "$config_target_mak" | ||
130 | case $target in | ||
131 | aarch64-*) | ||
132 | if do_compiler "$target_cc" $target_cflags \ | ||
133 | -march=armv8.1-a+sve -o $TMPE $TMPC; then | ||
134 | - echo "CROSS_CC_HAS_SVE=y" >> $config_target_mak | ||
135 | + echo "CROSS_CC_HAS_SVE=y" >> "$config_target_mak" | ||
136 | fi | ||
137 | if do_compiler "$target_cc" $target_cflags \ | ||
138 | -march=armv8.1-a+sve2 -o $TMPE $TMPC; then | ||
139 | - echo "CROSS_CC_HAS_SVE2=y" >> $config_target_mak | ||
140 | + echo "CROSS_CC_HAS_SVE2=y" >> "$config_target_mak" | ||
141 | fi | ||
142 | if do_compiler "$target_cc" $target_cflags \ | ||
143 | -march=armv8.3-a -o $TMPE $TMPC; then | ||
144 | - echo "CROSS_CC_HAS_ARMV8_3=y" >> $config_target_mak | ||
145 | + echo "CROSS_CC_HAS_ARMV8_3=y" >> "$config_target_mak" | ||
146 | fi | ||
147 | if do_compiler "$target_cc" $target_cflags \ | ||
148 | -mbranch-protection=standard -o $TMPE $TMPC; then | ||
149 | - echo "CROSS_CC_HAS_ARMV8_BTI=y" >> $config_target_mak | ||
150 | + echo "CROSS_CC_HAS_ARMV8_BTI=y" >> "$config_target_mak" | ||
151 | fi | ||
152 | if do_compiler "$target_cc" $target_cflags \ | ||
153 | -march=armv8.5-a+memtag -o $TMPE $TMPC; then | ||
154 | - echo "CROSS_CC_HAS_ARMV8_MTE=y" >> $config_target_mak | ||
155 | + echo "CROSS_CC_HAS_ARMV8_MTE=y" >> "$config_target_mak" | ||
156 | fi | ||
157 | ;; | ||
158 | ppc*) | ||
159 | if do_compiler "$target_cc" $target_cflags \ | ||
160 | -mpower8-vector -o $TMPE $TMPC; then | ||
161 | - echo "CROSS_CC_HAS_POWER8_VECTOR=y" >> $config_target_mak | ||
162 | + echo "CROSS_CC_HAS_POWER8_VECTOR=y" >> "$config_target_mak" | ||
163 | fi | ||
164 | if do_compiler "$target_cc" $target_cflags \ | ||
165 | -mpower10 -o $TMPE $TMPC; then | ||
166 | - echo "CROSS_CC_HAS_POWER10=y" >> $config_target_mak | ||
167 | + echo "CROSS_CC_HAS_POWER10=y" >> "$config_target_mak" | ||
168 | fi | ||
169 | ;; | ||
170 | i386-linux-user) | ||
171 | if do_compiler "$target_cc" $target_cflags \ | ||
172 | -Werror -fno-pie -o $TMPE $TMPC; then | ||
173 | - echo "CROSS_CC_HAS_I386_NOPIE=y" >> $config_target_mak | ||
174 | + echo "CROSS_CC_HAS_I386_NOPIE=y" >> "$config_target_mak" | ||
175 | fi | ||
176 | ;; | ||
177 | esac | ||
178 | elif test -n "$container_image"; then | ||
179 | echo "build-tcg-tests-$target: docker-image-$container_image" >> $makefile | ||
180 | - echo "BUILD_STATIC=y" >> $config_target_mak | ||
181 | - write_container_target_makefile >> $config_target_mak | ||
182 | + echo "BUILD_STATIC=y" >> "$config_target_mak" | ||
183 | + write_container_target_makefile >> "$config_target_mak" | ||
184 | case $target in | ||
185 | aarch64-*) | ||
186 | - echo "CROSS_CC_HAS_SVE=y" >> $config_target_mak | ||
187 | - echo "CROSS_CC_HAS_SVE2=y" >> $config_target_mak | ||
188 | - echo "CROSS_CC_HAS_ARMV8_3=y" >> $config_target_mak | ||
189 | - echo "CROSS_CC_HAS_ARMV8_BTI=y" >> $config_target_mak | ||
190 | - echo "CROSS_CC_HAS_ARMV8_MTE=y" >> $config_target_mak | ||
191 | + echo "CROSS_CC_HAS_SVE=y" >> "$config_target_mak" | ||
192 | + echo "CROSS_CC_HAS_SVE2=y" >> "$config_target_mak" | ||
193 | + echo "CROSS_CC_HAS_ARMV8_3=y" >> "$config_target_mak" | ||
194 | + echo "CROSS_CC_HAS_ARMV8_BTI=y" >> "$config_target_mak" | ||
195 | + echo "CROSS_CC_HAS_ARMV8_MTE=y" >> "$config_target_mak" | ||
196 | ;; | ||
197 | ppc*) | ||
198 | - echo "CROSS_CC_HAS_POWER8_VECTOR=y" >> $config_target_mak | ||
199 | - echo "CROSS_CC_HAS_POWER10=y" >> $config_target_mak | ||
200 | + echo "CROSS_CC_HAS_POWER8_VECTOR=y" >> "$config_target_mak" | ||
201 | + echo "CROSS_CC_HAS_POWER10=y" >> "$config_target_mak" | ||
202 | ;; | ||
203 | i386-linux-user) | ||
204 | - echo "CROSS_CC_HAS_I386_NOPIE=y" >> $config_target_mak | ||
205 | + echo "CROSS_CC_HAS_I386_NOPIE=y" >> "$config_target_mak" | ||
206 | ;; | ||
207 | esac | ||
208 | got_cross_cc=yes | ||
209 | fi | ||
210 | if test $got_cross_cc = yes; then | ||
211 | mkdir -p tests/tcg/$target | ||
212 | - echo "QEMU=$PWD/$qemu" >> $config_target_mak | ||
213 | + echo "QEMU=$PWD/$qemu" >> "$config_target_mak" | ||
214 | echo "run-tcg-tests-$target: $qemu\$(EXESUF)" >> $makefile | ||
215 | tcg_tests_targets="$tcg_tests_targets $target" | ||
216 | fi | ||
217 | -- | ||
218 | 2.25.1 | ||
219 | |||
220 | diff view generated by jsdifflib |
1 | Currently timer_free() is a simple wrapper for g_free(). This means | 1 | Shellcheck warns that in |
---|---|---|---|
2 | that the timer being freed must not be currently active, as otherwise | 2 | rm -f */config-devices.mak.d |
3 | QEMU might crash later when the active list is processed and still | 3 | the glob might expand to something with a '-' in it, which would |
4 | has a pointer to freed memory on it. As a result almost all calls to | 4 | then be misinterpreted as an option to rm. Fix this by adding './'. |
5 | timer_free() are preceded by a timer_del() call, as can be seen in | ||
6 | the output of | ||
7 | git grep -B1 '\<timer_free\>' | ||
8 | |||
9 | This is unfortunate API design as it makes it easy to accidentally | ||
10 | misuse (by forgetting the timer_del()), and the correct use is | ||
11 | annoyingly verbose. | ||
12 | |||
13 | Make timer_free() imply a timer_del(). | ||
14 | 5 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
18 | Message-id: 20201215154107.3255-2-peter.maydell@linaro.org | 9 | Message-id: 20220825150703.4074125-5-peter.maydell@linaro.org |
19 | --- | 10 | --- |
20 | include/qemu/timer.h | 24 +++++++++++++----------- | 11 | configure | 2 +- |
21 | 1 file changed, 13 insertions(+), 11 deletions(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
22 | 13 | ||
23 | diff --git a/include/qemu/timer.h b/include/qemu/timer.h | 14 | diff --git a/configure b/configure |
24 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100755 |
25 | --- a/include/qemu/timer.h | 16 | --- a/configure |
26 | +++ b/include/qemu/timer.h | 17 | +++ b/configure |
27 | @@ -XXX,XX +XXX,XX @@ static inline QEMUTimer *timer_new_ms(QEMUClockType type, QEMUTimerCB *cb, | 18 | @@ -XXX,XX +XXX,XX @@ exit 0 |
28 | */ | 19 | fi |
29 | void timer_deinit(QEMUTimer *ts); | 20 | |
30 | 21 | # Remove old dependency files to make sure that they get properly regenerated | |
31 | -/** | 22 | -rm -f */config-devices.mak.d |
32 | - * timer_free: | 23 | +rm -f ./*/config-devices.mak.d |
33 | - * @ts: the timer | 24 | |
34 | - * | 25 | if test -z "$python" |
35 | - * Free a timer (it must not be on the active list) | 26 | then |
36 | - */ | ||
37 | -static inline void timer_free(QEMUTimer *ts) | ||
38 | -{ | ||
39 | - g_free(ts); | ||
40 | -} | ||
41 | - | ||
42 | /** | ||
43 | * timer_del: | ||
44 | * @ts: the timer | ||
45 | @@ -XXX,XX +XXX,XX @@ static inline void timer_free(QEMUTimer *ts) | ||
46 | */ | ||
47 | void timer_del(QEMUTimer *ts); | ||
48 | |||
49 | +/** | ||
50 | + * timer_free: | ||
51 | + * @ts: the timer | ||
52 | + * | ||
53 | + * Free a timer. This will call timer_del() for you to remove | ||
54 | + * the timer from the active list if it was still active. | ||
55 | + */ | ||
56 | +static inline void timer_free(QEMUTimer *ts) | ||
57 | +{ | ||
58 | + timer_del(ts); | ||
59 | + g_free(ts); | ||
60 | +} | ||
61 | + | ||
62 | /** | ||
63 | * timer_mod_ns: | ||
64 | * @ts: the timer | ||
65 | -- | 27 | -- |
66 | 2.20.1 | 28 | 2.25.1 |
67 | 29 | ||
68 | 30 | diff view generated by jsdifflib |
1 | Support for running KVM on 32-bit Arm hosts was removed in commit | 1 | There's only one place in configure where we use `...` to execute a |
---|---|---|---|
2 | 82bf7ae84ce739e. You can still run a 32-bit guest on a 64-bit Arm | 2 | command and capture the result. Switch to $() to match the rest of |
3 | host CPU, but because Arm KVM requires the host and guest CPU types | 3 | the script. This silences a shellcheck warning. |
4 | to match, it is not possible to run a guest that requires a Cortex-A9 | ||
5 | or Cortex-A15 CPU there. That means that the code in the | ||
6 | highbank/midway board models to support KVM is no longer used, and we | ||
7 | can delete it. | ||
8 | 4 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
12 | Message-id: 20201215144215.28482-1-peter.maydell@linaro.org | 8 | Message-id: 20220825150703.4074125-6-peter.maydell@linaro.org |
13 | --- | 9 | --- |
14 | hw/arm/highbank.c | 14 ++++---------- | 10 | configure | 2 +- |
15 | 1 file changed, 4 insertions(+), 10 deletions(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
16 | 12 | ||
17 | diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c | 13 | diff --git a/configure b/configure |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100755 |
19 | --- a/hw/arm/highbank.c | 15 | --- a/configure |
20 | +++ b/hw/arm/highbank.c | 16 | +++ b/configure |
21 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ LINKS="$LINKS python" |
22 | #include "hw/arm/boot.h" | 18 | LINKS="$LINKS contrib/plugins/Makefile " |
23 | #include "hw/loader.h" | 19 | for f in $LINKS ; do |
24 | #include "net/net.h" | 20 | if [ -e "$source_path/$f" ]; then |
25 | -#include "sysemu/kvm.h" | 21 | - mkdir -p `dirname ./$f` |
26 | #include "sysemu/runstate.h" | 22 | + mkdir -p "$(dirname ./"$f")" |
27 | #include "sysemu/sysemu.h" | 23 | symlink "$source_path/$f" "$f" |
28 | #include "hw/boards.h" | 24 | fi |
29 | @@ -XXX,XX +XXX,XX @@ | 25 | done |
30 | #include "hw/cpu/a15mpcore.h" | ||
31 | #include "qemu/log.h" | ||
32 | #include "qom/object.h" | ||
33 | +#include "cpu.h" | ||
34 | |||
35 | #define SMP_BOOT_ADDR 0x100 | ||
36 | #define SMP_BOOT_REG 0x40 | ||
37 | @@ -XXX,XX +XXX,XX @@ static void calxeda_init(MachineState *machine, enum cxmachines machine_id) | ||
38 | highbank_binfo.loader_start = 0; | ||
39 | highbank_binfo.write_secondary_boot = hb_write_secondary; | ||
40 | highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary; | ||
41 | - if (!kvm_enabled()) { | ||
42 | - highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; | ||
43 | - highbank_binfo.write_board_setup = hb_write_board_setup; | ||
44 | - highbank_binfo.secure_board_setup = true; | ||
45 | - } else { | ||
46 | - warn_report("cannot load built-in Monitor support " | ||
47 | - "if KVM is enabled. Some guests (such as Linux) " | ||
48 | - "may not boot."); | ||
49 | - } | ||
50 | + highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; | ||
51 | + highbank_binfo.write_board_setup = hb_write_board_setup; | ||
52 | + highbank_binfo.secure_board_setup = true; | ||
53 | |||
54 | arm_load_kernel(ARM_CPU(first_cpu), machine, &highbank_binfo); | ||
55 | } | ||
56 | -- | 26 | -- |
57 | 2.20.1 | 27 | 2.25.1 |
58 | 28 | ||
59 | 29 | diff view generated by jsdifflib |
1 | In commit 64f863baeedc8659 we implemented the v8.1M FPCXT_S register, | 1 | Shellcheck warns that we have one place where we run a command and |
---|---|---|---|
2 | but we got the write behaviour wrong. On read, this register reads | 2 | then check if it failed using $?; this is better written to simply |
3 | bits [27:0] of FPSCR plus the CONTROL.SFPA bit. On write, it doesn't | 3 | check the command in the 'if' statement directly. |
4 | just write back those bits -- it writes a value to the whole FPSCR, | ||
5 | whose upper 4 bits are zeroes. | ||
6 | |||
7 | We also incorrectly implemented the write-to-FPSCR as a simple store | ||
8 | to vfp.xregs; this skips the "update the softfloat flags" part of | ||
9 | the vfp_set_fpscr helper so the value would read back correctly but | ||
10 | not actually take effect. | ||
11 | |||
12 | Fix both of these things by doing a complete write to the FPSCR | ||
13 | using the helper function. | ||
14 | 4 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
17 | Message-id: 20201210201433.26262-3-peter.maydell@linaro.org | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20220825150703.4074125-7-peter.maydell@linaro.org | ||
18 | --- | 9 | --- |
19 | target/arm/translate-vfp.c.inc | 12 ++++++------ | 10 | configure | 3 +-- |
20 | 1 file changed, 6 insertions(+), 6 deletions(-) | 11 | 1 file changed, 1 insertion(+), 2 deletions(-) |
21 | 12 | ||
22 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 13 | diff --git a/configure b/configure |
23 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100755 |
24 | --- a/target/arm/translate-vfp.c.inc | 15 | --- a/configure |
25 | +++ b/target/arm/translate-vfp.c.inc | 16 | +++ b/configure |
26 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | 17 | @@ -XXX,XX +XXX,XX @@ fi |
27 | } | 18 | # it when configure exits.) |
28 | case ARM_VFP_FPCXT_S: | 19 | TMPDIR1="config-temp" |
29 | { | 20 | rm -rf "${TMPDIR1}" |
30 | - TCGv_i32 sfpa, control, fpscr; | 21 | -mkdir -p "${TMPDIR1}" |
31 | - /* Set FPSCR[27:0] and CONTROL.SFPA from value */ | 22 | -if [ $? -ne 0 ]; then |
32 | + TCGv_i32 sfpa, control; | 23 | +if ! mkdir -p "${TMPDIR1}"; then |
33 | + /* | 24 | echo "ERROR: failed to create temporary directory" |
34 | + * Set FPSCR and CONTROL.SFPA from value; the new FPSCR takes | 25 | exit 1 |
35 | + * bits [27:0] from value and zeroes bits [31:28]. | 26 | fi |
36 | + */ | ||
37 | tmp = loadfn(s, opaque); | ||
38 | sfpa = tcg_temp_new_i32(); | ||
39 | tcg_gen_shri_i32(sfpa, tmp, 31); | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
41 | tcg_gen_deposit_i32(control, control, sfpa, | ||
42 | R_V7M_CONTROL_SFPA_SHIFT, 1); | ||
43 | store_cpu_field(control, v7m.control[M_REG_S]); | ||
44 | - fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
45 | - tcg_gen_andi_i32(fpscr, fpscr, FPCR_NZCV_MASK); | ||
46 | tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
47 | - tcg_gen_or_i32(fpscr, fpscr, tmp); | ||
48 | - store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); | ||
49 | + gen_helper_vfp_set_fpscr(cpu_env, tmp); | ||
50 | tcg_temp_free_i32(tmp); | ||
51 | tcg_temp_free_i32(sfpa); | ||
52 | break; | ||
53 | -- | 27 | -- |
54 | 2.20.1 | 28 | 2.25.1 |
55 | 29 | ||
56 | 30 | diff view generated by jsdifflib |
1 | The CCR is a register most of whose bits are banked between security | 1 | We use the non-POSIX 'local' keyword in just two places in configure; |
---|---|---|---|
2 | states but where BFHFNMIGN is not, and we keep it in the non-secure | 2 | rewrite to avoid it. |
3 | entry of the v7m.ccr[] array. The logic which tries to handle this | 3 | |
4 | bit fails to implement the "RAZ/WI from Nonsecure if AIRCR.BFHFNMINS | 4 | In do_compiler(), just drop the 'local' keyword. The variable |
5 | is zero" requirement; correct the omission. | 5 | 'compiler' is only used elsewhere in the do_compiler_werror() |
6 | function, which already uses the variable as a normal non-local one. | ||
7 | |||
8 | In probe_target_compiler(), $try and $t are both local; make them | ||
9 | normal variables and use a more obviously distinct variable name | ||
10 | for $t. | ||
6 | 11 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Marc-André Lureau <marcandre.lureau@redhat.com> |
9 | Message-id: 20201210201433.26262-2-peter.maydell@linaro.org | 14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | Message-id: 20220825150703.4074125-8-peter.maydell@linaro.org | ||
10 | --- | 16 | --- |
11 | hw/intc/armv7m_nvic.c | 15 +++++++++++++++ | 17 | configure | 7 +++---- |
12 | 1 file changed, 15 insertions(+) | 18 | 1 file changed, 3 insertions(+), 4 deletions(-) |
13 | 19 | ||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 20 | diff --git a/configure b/configure |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100755 |
16 | --- a/hw/intc/armv7m_nvic.c | 22 | --- a/configure |
17 | +++ b/hw/intc/armv7m_nvic.c | 23 | +++ b/configure |
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 24 | @@ -XXX,XX +XXX,XX @@ error_exit() { |
19 | */ | 25 | do_compiler() { |
20 | val = cpu->env.v7m.ccr[attrs.secure]; | 26 | # Run the compiler, capturing its output to the log. First argument |
21 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | 27 | # is compiler binary to execute. |
22 | + /* BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0 */ | 28 | - local compiler="$1" |
23 | + if (!attrs.secure) { | 29 | + compiler="$1" |
24 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | 30 | shift |
25 | + val &= ~R_V7M_CCR_BFHFNMIGN_MASK; | 31 | if test -n "$BASH_VERSION"; then eval ' |
26 | + } | 32 | echo >>config.log " |
27 | + } | 33 | @@ -XXX,XX +XXX,XX @@ probe_target_compiler() { |
28 | return val; | 34 | : ${container_cross_strip:=${container_cross_prefix}strip} |
29 | case 0xd24: /* System Handler Control and State (SHCSR) */ | 35 | done |
30 | if (!arm_feature(&cpu->env, ARM_FEATURE_V7)) { | 36 | |
31 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 37 | - local t try |
32 | (cpu->env.v7m.ccr[M_REG_NS] & ~R_V7M_CCR_BFHFNMIGN_MASK) | 38 | try=cross |
33 | | (value & R_V7M_CCR_BFHFNMIGN_MASK); | 39 | case "$target_arch:$cpu" in |
34 | value &= ~R_V7M_CCR_BFHFNMIGN_MASK; | 40 | aarch64_be:aarch64 | \ |
35 | + } else { | 41 | @@ -XXX,XX +XXX,XX @@ probe_target_compiler() { |
36 | + /* | 42 | try='native cross' ;; |
37 | + * BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0, so | 43 | esac |
38 | + * preserve the state currently in the NS element of the array | 44 | eval "target_cflags=\${cross_cc_cflags_$target_arch}" |
39 | + */ | 45 | - for t in $try; do |
40 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | 46 | - case $t in |
41 | + value &= ~R_V7M_CCR_BFHFNMIGN_MASK; | 47 | + for thistry in $try; do |
42 | + value |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | 48 | + case $thistry in |
43 | + } | 49 | native) |
44 | } | 50 | target_cc=$cc |
45 | 51 | target_ccas=$ccas | |
46 | cpu->env.v7m.ccr[attrs.secure] = value; | ||
47 | -- | 52 | -- |
48 | 2.20.1 | 53 | 2.25.1 |
49 | 54 | ||
50 | 55 | diff view generated by jsdifflib |