1 | Nothing too exciting, but does include the last bits of v8.1M support work. | 1 | Nothing too exciting in this lot :-) |
---|---|---|---|
2 | 2 | ||
3 | -- PMM | 3 | The following changes since commit ba0fa56bc06e563de68d2a2bf3ddb0cfea1be4f9: |
4 | 4 | ||
5 | The following changes since commit e79de63ab1bd1f6550e7b915e433bec1ad1a870a: | 5 | Merge remote-tracking branch 'remotes/vivier/tags/q800-for-6.2-pull-request' into staging (2021-09-29 21:20:49 +0100) |
6 | |||
7 | Merge remote-tracking branch 'remotes/rth-gitlab/tags/pull-tcg-20210107' into staging (2021-01-07 20:34:05 +0000) | ||
8 | 6 | ||
9 | are available in the Git repository at: | 7 | are available in the Git repository at: |
10 | 8 | ||
11 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210108 | 9 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210930 |
12 | 10 | ||
13 | for you to fetch changes up to c9f8511ea8d2b80723af0fea1f716d752c1b5208: | 11 | for you to fetch changes up to 1f4b2ec701b9d73d3fa7bb90c8b4376bc7d3c42b: |
14 | 12 | ||
15 | docs/system: arm: Add sabrelite board description (2021-01-08 15:13:39 +0000) | 13 | hw/arm: sabrelite: Connect SPI flash CS line to GPIO3_19 (2021-09-30 13:44:13 +0100) |
16 | 14 | ||
17 | ---------------------------------------------------------------- | 15 | ---------------------------------------------------------------- |
18 | target-arm queue: | 16 | target-arm queue: |
19 | * intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs | 17 | * allwinner-h3: Switch to SMC as PSCI conduit |
20 | * target/arm: Fix MTE0_ACTIVE | 18 | * arm: tcg: Adhere to SMCCC 1.3 section 5.2 |
21 | * target/arm: Implement v8.1M and Cortex-M55 model | 19 | * xlnx-zcu102, xlnx-versal-virt: Support BBRAM and eFUSE devices |
22 | * hw/arm/highbank: Drop dead KVM support code | 20 | * gdbstub related code cleanups |
23 | * util/qemu-timer: Make timer_free() imply timer_del() | 21 | * Don't put FPEXC and FPSID in org.gnu.gdb.arm.vfp XML |
24 | * various devices: Use ptimer_free() in finalize function | 22 | * Use _init vs _new convention in bus creation function names |
25 | * docs/system: arm: Add sabrelite board description | 23 | * sabrelite: Connect SPI flash CS line to GPIO3_19 |
26 | * sabrelite: Minor fixes to allow booting U-Boot | ||
27 | 24 | ||
28 | ---------------------------------------------------------------- | 25 | ---------------------------------------------------------------- |
29 | Andrew Jones (1): | 26 | Alexander Graf (2): |
30 | hw/arm/virt: Remove virt machine state 'smp_cpus' | 27 | allwinner-h3: Switch to SMC as PSCI conduit |
28 | arm: tcg: Adhere to SMCCC 1.3 section 5.2 | ||
31 | 29 | ||
32 | Bin Meng (4): | 30 | Peter Maydell (10): |
33 | hw/misc: imx6_ccm: Update PMU_MISC0 reset value | 31 | configs: Don't include 32-bit-only GDB XML in aarch64 linux configs |
34 | hw/msic: imx6_ccm: Correct register value for silicon type | 32 | target/arm: Fix coding style issues in gdbstub code in helper.c |
35 | hw/arm: sabrelite: Connect the Ethernet PHY at address 6 | 33 | target/arm: Move gdbstub related code out of helper.c |
36 | docs/system: arm: Add sabrelite board description | 34 | target/arm: Don't put FPEXC and FPSID in org.gnu.gdb.arm.vfp XML |
35 | scsi: Replace scsi_bus_new() with scsi_bus_init(), scsi_bus_init_named() | ||
36 | ipack: Rename ipack_bus_new_inplace() to ipack_bus_init() | ||
37 | pci: Rename pci_root_bus_new_inplace() to pci_root_bus_init() | ||
38 | qbus: Rename qbus_create_inplace() to qbus_init() | ||
39 | qbus: Rename qbus_create() to qbus_new() | ||
40 | ide: Rename ide_bus_new() to ide_bus_init() | ||
37 | 41 | ||
38 | Edgar E. Iglesias (1): | 42 | Tong Ho (9): |
39 | intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs | 43 | hw/nvram: Introduce Xilinx eFuse QOM |
44 | hw/nvram: Introduce Xilinx Versal eFuse device | ||
45 | hw/nvram: Introduce Xilinx ZynqMP eFuse device | ||
46 | hw/nvram: Introduce Xilinx battery-backed ram | ||
47 | hw/arm: xlnx-versal-virt: Add Xilinx BBRAM device | ||
48 | hw/arm: xlnx-versal-virt: Add Xilinx eFUSE device | ||
49 | hw/arm: xlnx-zcu102: Add Xilinx BBRAM device | ||
50 | hw/arm: xlnx-zcu102: Add Xilinx eFUSE device | ||
51 | docs/system/arm: xlnx-versal-virt: BBRAM and eFUSE Usage | ||
40 | 52 | ||
41 | Gan Qixin (7): | 53 | Xuzhou Cheng (1): |
42 | digic-timer: Use ptimer_free() in the finalize function to avoid memleaks | 54 | hw/arm: sabrelite: Connect SPI flash CS line to GPIO3_19 |
43 | allwinner-a10-pit: Use ptimer_free() in the finalize function to avoid memleaks | ||
44 | exynos4210_rtc: Use ptimer_free() in the finalize function to avoid memleaks | ||
45 | exynos4210_pwm: Use ptimer_free() in the finalize function to avoid memleaks | ||
46 | mss-timer: Use ptimer_free() in the finalize function to avoid memleaks | ||
47 | musicpal: Use ptimer_free() in the finalize function to avoid memleaks | ||
48 | exynos4210_mct: Use ptimer_free() in the finalize function to avoid memleaks | ||
49 | 55 | ||
50 | Peter Maydell (9): | 56 | docs/system/arm/xlnx-versal-virt.rst | 49 ++ |
51 | hw/intc/armv7m_nvic: Correct handling of CCR.BFHFNMIGN | 57 | configs/targets/aarch64-linux-user.mak | 2 +- |
52 | target/arm: Correct store of FPSCR value via FPCXT_S | 58 | configs/targets/aarch64-softmmu.mak | 2 +- |
53 | target/arm: Implement FPCXT_NS fp system register | 59 | configs/targets/aarch64_be-linux-user.mak | 2 +- |
54 | target/arm: Implement Cortex-M55 model | 60 | configs/targets/arm-linux-user.mak | 2 +- |
55 | hw/arm/highbank: Drop dead KVM support code | 61 | configs/targets/arm-softmmu.mak | 2 +- |
56 | util/qemu-timer: Make timer_free() imply timer_del() | 62 | configs/targets/armeb-linux-user.mak | 2 +- |
57 | scripts/coccinelle: New script to remove unnecessary timer_del() calls | 63 | include/hw/arm/xlnx-versal.h | 15 + |
58 | Remove superfluous timer_del() calls | 64 | include/hw/arm/xlnx-zynqmp.h | 5 + |
59 | target/arm: Remove timer_del()/timer_deinit() before timer_free() | 65 | include/hw/ide/internal.h | 4 +- |
66 | include/hw/ipack/ipack.h | 8 +- | ||
67 | include/hw/nvram/xlnx-bbram.h | 54 ++ | ||
68 | include/hw/nvram/xlnx-efuse.h | 132 +++++ | ||
69 | include/hw/nvram/xlnx-versal-efuse.h | 68 +++ | ||
70 | include/hw/nvram/xlnx-zynqmp-efuse.h | 44 ++ | ||
71 | include/hw/pci/pci.h | 10 +- | ||
72 | include/hw/qdev-core.h | 6 +- | ||
73 | include/hw/scsi/scsi.h | 30 +- | ||
74 | target/arm/internals.h | 7 + | ||
75 | hw/arm/allwinner-h3.c | 2 +- | ||
76 | hw/arm/sabrelite.c | 2 +- | ||
77 | hw/arm/xlnx-versal-virt.c | 88 +++ | ||
78 | hw/arm/xlnx-versal.c | 57 ++ | ||
79 | hw/arm/xlnx-zcu102.c | 30 ++ | ||
80 | hw/arm/xlnx-zynqmp.c | 49 ++ | ||
81 | hw/audio/intel-hda.c | 2 +- | ||
82 | hw/block/fdc.c | 2 +- | ||
83 | hw/block/swim.c | 3 +- | ||
84 | hw/char/virtio-serial-bus.c | 4 +- | ||
85 | hw/core/bus.c | 13 +- | ||
86 | hw/core/sysbus.c | 10 +- | ||
87 | hw/gpio/bcm2835_gpio.c | 3 +- | ||
88 | hw/hyperv/vmbus.c | 2 +- | ||
89 | hw/i2c/core.c | 2 +- | ||
90 | hw/ide/ahci.c | 2 +- | ||
91 | hw/ide/cmd646.c | 2 +- | ||
92 | hw/ide/isa.c | 2 +- | ||
93 | hw/ide/macio.c | 2 +- | ||
94 | hw/ide/microdrive.c | 2 +- | ||
95 | hw/ide/mmio.c | 2 +- | ||
96 | hw/ide/piix.c | 2 +- | ||
97 | hw/ide/qdev.c | 4 +- | ||
98 | hw/ide/sii3112.c | 2 +- | ||
99 | hw/ide/via.c | 2 +- | ||
100 | hw/ipack/ipack.c | 10 +- | ||
101 | hw/ipack/tpci200.c | 4 +- | ||
102 | hw/isa/isa-bus.c | 2 +- | ||
103 | hw/misc/auxbus.c | 2 +- | ||
104 | hw/misc/mac_via.c | 4 +- | ||
105 | hw/misc/macio/cuda.c | 4 +- | ||
106 | hw/misc/macio/macio.c | 4 +- | ||
107 | hw/misc/macio/pmu.c | 4 +- | ||
108 | hw/nubus/nubus-bridge.c | 2 +- | ||
109 | hw/nvme/ctrl.c | 4 +- | ||
110 | hw/nvme/subsys.c | 3 +- | ||
111 | hw/nvram/xlnx-bbram.c | 545 +++++++++++++++++++ | ||
112 | hw/nvram/xlnx-efuse-crc.c | 119 +++++ | ||
113 | hw/nvram/xlnx-efuse.c | 280 ++++++++++ | ||
114 | hw/nvram/xlnx-versal-efuse-cache.c | 114 ++++ | ||
115 | hw/nvram/xlnx-versal-efuse-ctrl.c | 783 +++++++++++++++++++++++++++ | ||
116 | hw/nvram/xlnx-zynqmp-efuse.c | 855 ++++++++++++++++++++++++++++++ | ||
117 | hw/pci-host/raven.c | 4 +- | ||
118 | hw/pci-host/versatile.c | 6 +- | ||
119 | hw/pci/pci.c | 30 +- | ||
120 | hw/pci/pci_bridge.c | 4 +- | ||
121 | hw/ppc/spapr_vio.c | 2 +- | ||
122 | hw/s390x/ap-bridge.c | 2 +- | ||
123 | hw/s390x/css-bridge.c | 2 +- | ||
124 | hw/s390x/event-facility.c | 4 +- | ||
125 | hw/s390x/s390-pci-bus.c | 2 +- | ||
126 | hw/s390x/virtio-ccw.c | 3 +- | ||
127 | hw/scsi/esp-pci.c | 2 +- | ||
128 | hw/scsi/esp.c | 2 +- | ||
129 | hw/scsi/lsi53c895a.c | 2 +- | ||
130 | hw/scsi/megasas.c | 3 +- | ||
131 | hw/scsi/mptsas.c | 2 +- | ||
132 | hw/scsi/scsi-bus.c | 6 +- | ||
133 | hw/scsi/spapr_vscsi.c | 3 +- | ||
134 | hw/scsi/virtio-scsi.c | 4 +- | ||
135 | hw/scsi/vmw_pvscsi.c | 3 +- | ||
136 | hw/sd/allwinner-sdhost.c | 4 +- | ||
137 | hw/sd/bcm2835_sdhost.c | 4 +- | ||
138 | hw/sd/pl181.c | 3 +- | ||
139 | hw/sd/pxa2xx_mmci.c | 4 +- | ||
140 | hw/sd/sdhci.c | 3 +- | ||
141 | hw/sd/ssi-sd.c | 3 +- | ||
142 | hw/ssi/ssi.c | 2 +- | ||
143 | hw/usb/bus.c | 2 +- | ||
144 | hw/usb/dev-smartcard-reader.c | 3 +- | ||
145 | hw/usb/dev-storage-bot.c | 3 +- | ||
146 | hw/usb/dev-storage-classic.c | 4 +- | ||
147 | hw/usb/dev-uas.c | 3 +- | ||
148 | hw/virtio/virtio-mmio.c | 3 +- | ||
149 | hw/virtio/virtio-pci.c | 3 +- | ||
150 | hw/xen/xen-bus.c | 2 +- | ||
151 | hw/xen/xen-legacy-backend.c | 2 +- | ||
152 | target/arm/gdbstub.c | 154 ++++++ | ||
153 | target/arm/gdbstub64.c | 140 +++++ | ||
154 | target/arm/helper.c | 262 --------- | ||
155 | target/arm/psci.c | 35 +- | ||
156 | gdb-xml/arm-neon.xml | 2 - | ||
157 | gdb-xml/arm-vfp-sysregs.xml | 17 + | ||
158 | gdb-xml/arm-vfp.xml | 2 - | ||
159 | gdb-xml/arm-vfp3.xml | 2 - | ||
160 | hw/Kconfig | 2 + | ||
161 | hw/arm/Kconfig | 2 + | ||
162 | hw/nvram/Kconfig | 19 + | ||
163 | hw/nvram/meson.build | 8 + | ||
164 | 108 files changed, 3806 insertions(+), 447 deletions(-) | ||
165 | create mode 100644 include/hw/nvram/xlnx-bbram.h | ||
166 | create mode 100644 include/hw/nvram/xlnx-efuse.h | ||
167 | create mode 100644 include/hw/nvram/xlnx-versal-efuse.h | ||
168 | create mode 100644 include/hw/nvram/xlnx-zynqmp-efuse.h | ||
169 | create mode 100644 hw/nvram/xlnx-bbram.c | ||
170 | create mode 100644 hw/nvram/xlnx-efuse-crc.c | ||
171 | create mode 100644 hw/nvram/xlnx-efuse.c | ||
172 | create mode 100644 hw/nvram/xlnx-versal-efuse-cache.c | ||
173 | create mode 100644 hw/nvram/xlnx-versal-efuse-ctrl.c | ||
174 | create mode 100644 hw/nvram/xlnx-zynqmp-efuse.c | ||
175 | create mode 100644 gdb-xml/arm-vfp-sysregs.xml | ||
60 | 176 | ||
61 | Richard Henderson (1): | ||
62 | target/arm: Fix MTE0_ACTIVE | ||
63 | |||
64 | docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++ | ||
65 | docs/system/target-arm.rst | 1 + | ||
66 | scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++ | ||
67 | include/hw/arm/virt.h | 3 +- | ||
68 | include/qemu/timer.h | 24 +++--- | ||
69 | block/iscsi.c | 2 - | ||
70 | block/nbd.c | 1 - | ||
71 | block/qcow2.c | 1 - | ||
72 | hw/arm/highbank.c | 14 +-- | ||
73 | hw/arm/musicpal.c | 12 +++ | ||
74 | hw/arm/sabrelite.c | 4 + | ||
75 | hw/arm/virt-acpi-build.c | 9 +- | ||
76 | hw/arm/virt.c | 21 +++-- | ||
77 | hw/block/nvme.c | 2 - | ||
78 | hw/char/serial.c | 2 - | ||
79 | hw/char/virtio-serial-bus.c | 2 - | ||
80 | hw/ide/core.c | 1 - | ||
81 | hw/input/hid.c | 1 - | ||
82 | hw/intc/apic.c | 1 - | ||
83 | hw/intc/arm_gic.c | 4 +- | ||
84 | hw/intc/armv7m_nvic.c | 15 ++++ | ||
85 | hw/intc/ioapic.c | 1 - | ||
86 | hw/ipmi/ipmi_bmc_extern.c | 1 - | ||
87 | hw/misc/imx6_ccm.c | 4 +- | ||
88 | hw/net/e1000.c | 3 - | ||
89 | hw/net/e1000e_core.c | 8 -- | ||
90 | hw/net/pcnet-pci.c | 1 - | ||
91 | hw/net/rtl8139.c | 1 - | ||
92 | hw/net/spapr_llan.c | 1 - | ||
93 | hw/net/virtio-net.c | 2 - | ||
94 | hw/rtc/exynos4210_rtc.c | 9 ++ | ||
95 | hw/s390x/s390-pci-inst.c | 1 - | ||
96 | hw/sd/sd.c | 1 - | ||
97 | hw/sd/sdhci.c | 2 - | ||
98 | hw/timer/allwinner-a10-pit.c | 11 +++ | ||
99 | hw/timer/digic-timer.c | 8 ++ | ||
100 | hw/timer/exynos4210_mct.c | 14 +++ | ||
101 | hw/timer/exynos4210_pwm.c | 11 +++ | ||
102 | hw/timer/mss-timer.c | 13 +++ | ||
103 | hw/usb/dev-hub.c | 1 - | ||
104 | hw/usb/hcd-ehci.c | 1 - | ||
105 | hw/usb/hcd-ohci-pci.c | 1 - | ||
106 | hw/usb/hcd-uhci.c | 1 - | ||
107 | hw/usb/hcd-xhci.c | 1 - | ||
108 | hw/usb/redirect.c | 1 - | ||
109 | hw/vfio/display.c | 1 - | ||
110 | hw/virtio/vhost-vsock-common.c | 1 - | ||
111 | hw/virtio/virtio-balloon.c | 1 - | ||
112 | hw/virtio/virtio-rng.c | 1 - | ||
113 | hw/watchdog/wdt_diag288.c | 1 - | ||
114 | hw/watchdog/wdt_i6300esb.c | 1 - | ||
115 | migration/colo.c | 1 - | ||
116 | monitor/hmp-cmds.c | 1 - | ||
117 | net/announce.c | 1 - | ||
118 | net/colo-compare.c | 1 - | ||
119 | net/slirp.c | 1 - | ||
120 | replay/replay-debugging.c | 1 - | ||
121 | target/arm/cpu.c | 2 - | ||
122 | target/arm/cpu_tcg.c | 42 +++++++++ | ||
123 | target/arm/helper.c | 2 +- | ||
124 | target/s390x/cpu.c | 2 - | ||
125 | ui/console.c | 1 - | ||
126 | ui/spice-core.c | 1 - | ||
127 | util/throttle.c | 1 - | ||
128 | target/arm/translate-vfp.c.inc | 114 ++++++++++++++++++++++-- | ||
129 | 65 files changed, 421 insertions(+), 111 deletions(-) | ||
130 | create mode 100644 docs/system/arm/sabrelite.rst | ||
131 | create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci | ||
132 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | Currently when U-Boot boots, it prints "??" for i.MX processor: | 3 | The Allwinner H3 SoC uses Cortex-A7 cores which support virtualization. |
4 | However, today we are configuring QEMU to use HVC as PSCI conduit. | ||
4 | 5 | ||
5 | CPU: Freescale i.MX?? rev1.0 at 792 MHz | 6 | That means HVC calls get trapped into QEMU instead of the guest's own |
7 | emulated CPU and thus break the guest's ability to execute virtualization. | ||
6 | 8 | ||
7 | The register that was used to determine the silicon type is | 9 | Fix this by moving to SMC as conduit, freeing up HYP completely to the VM. |
8 | undocumented in the latest IMX6DQRM (Rev. 6, 05/2020), but we | ||
9 | can refer to get_cpu_rev() in arch/arm/mach-imx/mx6/soc.c in | ||
10 | the U-Boot source codes that USB_ANALOG_DIGPROG is used. | ||
11 | 10 | ||
12 | Update its reset value to indicate i.MX6Q. | 11 | Signed-off-by: Alexander Graf <agraf@csgraf.de> |
13 | 12 | Message-id: 20210920203931.66527-1-agraf@csgraf.de | |
14 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | 13 | Fixes: 740dafc0ba0 ("hw/arm: add Allwinner H3 System-on-Chip") |
15 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 14 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
16 | Message-id: 20210106063504.10841-3-bmeng.cn@gmail.com | 15 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 19 | --- |
19 | hw/misc/imx6_ccm.c | 2 +- | 20 | hw/arm/allwinner-h3.c | 2 +- |
20 | 1 file changed, 1 insertion(+), 1 deletion(-) | 21 | 1 file changed, 1 insertion(+), 1 deletion(-) |
21 | 22 | ||
22 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c | 23 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
23 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/misc/imx6_ccm.c | 25 | --- a/hw/arm/allwinner-h3.c |
25 | +++ b/hw/misc/imx6_ccm.c | 26 | +++ b/hw/arm/allwinner-h3.c |
26 | @@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev) | 27 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) |
27 | s->analog[USB_ANALOG_USB2_VBUS_DETECT] = 0x00000004; | 28 | |
28 | s->analog[USB_ANALOG_USB2_CHRG_DETECT] = 0x00000000; | 29 | /* Provide Power State Coordination Interface */ |
29 | s->analog[USB_ANALOG_USB2_MISC] = 0x00000002; | 30 | qdev_prop_set_int32(DEVICE(&s->cpus[i]), "psci-conduit", |
30 | - s->analog[USB_ANALOG_DIGPROG] = 0x00000000; | 31 | - QEMU_PSCI_CONDUIT_HVC); |
31 | + s->analog[USB_ANALOG_DIGPROG] = 0x00630000; | 32 | + QEMU_PSCI_CONDUIT_SMC); |
32 | 33 | ||
33 | /* all PLLs need to be locked */ | 34 | /* Disable secondary CPUs */ |
34 | s->analog[CCM_ANALOG_PLL_ARM] |= CCM_ANALOG_PLL_LOCK; | 35 | qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", |
35 | -- | 36 | -- |
36 | 2.20.1 | 37 | 2.20.1 |
37 | 38 | ||
38 | 39 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Alexander Graf <agraf@csgraf.de> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | The SMCCC 1.3 spec section 5.2 says |
4 | exynos4210_mct_init function, so use ptimer_free() in the finalize function to | ||
5 | avoid it. | ||
6 | 4 | ||
7 | ASAN shows memory leak stack: | 5 | The Unknown SMC Function Identifier is a sign-extended value of (-1) |
6 | that is returned in the R0, W0 or X0 registers. An implementation must | ||
7 | return this error code when it receives: | ||
8 | 8 | ||
9 | Indirect leak of 96 byte(s) in 1 object(s) allocated from: | 9 | * An SMC or HVC call with an unknown Function Identifier |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 10 | * An SMC or HVC call for a removed Function Identifier |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | 11 | * An SMC64/HVC64 call from AArch32 state |
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf56b01a0 in exynos4210_mct_init /qemu/hw/timer/exynos4210_mct.c:1505 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
16 | #6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
17 | #7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
18 | #8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
19 | #9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
20 | #10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164 | ||
21 | #11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381 | ||
22 | #12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306 | ||
23 | 12 | ||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | 13 | To comply with these statements, let's always return -1 when we encounter |
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | 14 | an unknown HVC or SMC call. |
15 | |||
16 | Signed-off-by: Alexander Graf <agraf@csgraf.de> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 19 | --- |
29 | hw/timer/exynos4210_mct.c | 14 ++++++++++++++ | 20 | target/arm/psci.c | 35 ++++++----------------------------- |
30 | 1 file changed, 14 insertions(+) | 21 | 1 file changed, 6 insertions(+), 29 deletions(-) |
31 | 22 | ||
32 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 23 | diff --git a/target/arm/psci.c b/target/arm/psci.c |
33 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/exynos4210_mct.c | 25 | --- a/target/arm/psci.c |
35 | +++ b/hw/timer/exynos4210_mct.c | 26 | +++ b/target/arm/psci.c |
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) | 27 | @@ -XXX,XX +XXX,XX @@ |
37 | sysbus_init_mmio(dev, &s->iomem); | 28 | |
29 | bool arm_is_psci_call(ARMCPU *cpu, int excp_type) | ||
30 | { | ||
31 | - /* Return true if the r0/x0 value indicates a PSCI call and | ||
32 | - * the exception type matches the configured PSCI conduit. This is | ||
33 | - * called before the SMC/HVC instruction is executed, to decide whether | ||
34 | - * we should treat it as a PSCI call or with the architecturally | ||
35 | + /* | ||
36 | + * Return true if the exception type matches the configured PSCI conduit. | ||
37 | + * This is called before the SMC/HVC instruction is executed, to decide | ||
38 | + * whether we should treat it as a PSCI call or with the architecturally | ||
39 | * defined behaviour for an SMC or HVC (which might be UNDEF or trap | ||
40 | * to EL2 or to EL3). | ||
41 | */ | ||
42 | - CPUARMState *env = &cpu->env; | ||
43 | - uint64_t param = is_a64(env) ? env->xregs[0] : env->regs[0]; | ||
44 | |||
45 | switch (excp_type) { | ||
46 | case EXCP_HVC: | ||
47 | @@ -XXX,XX +XXX,XX @@ bool arm_is_psci_call(ARMCPU *cpu, int excp_type) | ||
48 | return false; | ||
49 | } | ||
50 | |||
51 | - switch (param) { | ||
52 | - case QEMU_PSCI_0_2_FN_PSCI_VERSION: | ||
53 | - case QEMU_PSCI_0_2_FN_MIGRATE_INFO_TYPE: | ||
54 | - case QEMU_PSCI_0_2_FN_AFFINITY_INFO: | ||
55 | - case QEMU_PSCI_0_2_FN64_AFFINITY_INFO: | ||
56 | - case QEMU_PSCI_0_2_FN_SYSTEM_RESET: | ||
57 | - case QEMU_PSCI_0_2_FN_SYSTEM_OFF: | ||
58 | - case QEMU_PSCI_0_1_FN_CPU_ON: | ||
59 | - case QEMU_PSCI_0_2_FN_CPU_ON: | ||
60 | - case QEMU_PSCI_0_2_FN64_CPU_ON: | ||
61 | - case QEMU_PSCI_0_1_FN_CPU_OFF: | ||
62 | - case QEMU_PSCI_0_2_FN_CPU_OFF: | ||
63 | - case QEMU_PSCI_0_1_FN_CPU_SUSPEND: | ||
64 | - case QEMU_PSCI_0_2_FN_CPU_SUSPEND: | ||
65 | - case QEMU_PSCI_0_2_FN64_CPU_SUSPEND: | ||
66 | - case QEMU_PSCI_0_1_FN_MIGRATE: | ||
67 | - case QEMU_PSCI_0_2_FN_MIGRATE: | ||
68 | - return true; | ||
69 | - default: | ||
70 | - return false; | ||
71 | - } | ||
72 | + return true; | ||
38 | } | 73 | } |
39 | 74 | ||
40 | +static void exynos4210_mct_finalize(Object *obj) | 75 | void arm_handle_psci_call(ARMCPU *cpu) |
41 | +{ | 76 | @@ -XXX,XX +XXX,XX @@ void arm_handle_psci_call(ARMCPU *cpu) |
42 | + int i; | 77 | break; |
43 | + Exynos4210MCTState *s = EXYNOS4210_MCT(obj); | 78 | case QEMU_PSCI_0_1_FN_MIGRATE: |
44 | + | 79 | case QEMU_PSCI_0_2_FN_MIGRATE: |
45 | + ptimer_free(s->g_timer.ptimer_frc); | 80 | + default: |
46 | + | 81 | ret = QEMU_PSCI_RET_NOT_SUPPORTED; |
47 | + for (i = 0; i < 2; i++) { | 82 | break; |
48 | + ptimer_free(s->l_timer[i].tick_timer.ptimer_tick); | 83 | - default: |
49 | + ptimer_free(s->l_timer[i].ptimer_frc); | 84 | - g_assert_not_reached(); |
50 | + } | 85 | } |
51 | +} | 86 | |
52 | + | 87 | err: |
53 | static void exynos4210_mct_class_init(ObjectClass *klass, void *data) | ||
54 | { | ||
55 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
56 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_mct_info = { | ||
57 | .parent = TYPE_SYS_BUS_DEVICE, | ||
58 | .instance_size = sizeof(Exynos4210MCTState), | ||
59 | .instance_init = exynos4210_mct_init, | ||
60 | + .instance_finalize = exynos4210_mct_finalize, | ||
61 | .class_init = exynos4210_mct_class_init, | ||
62 | }; | ||
63 | |||
64 | -- | 88 | -- |
65 | 2.20.1 | 89 | 2.20.1 |
66 | 90 | ||
67 | 91 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Tong Ho <tong.ho@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | U-Boot expects PMU_MISC0 register bit 7 is set (see init_bandgap() | 3 | This introduces the QOM for Xilinx eFuse, an one-time |
4 | in arch/arm/mach-imx/mx6/soc.c) during boot. This bit indicates the | 4 | field-programmable storage bit array. |
5 | bandgap has stabilized. | ||
6 | 5 | ||
7 | With this change, the latest upstream U-Boot (v2021.01-rc3) for imx6 | 6 | The actual mmio interface to the array varies by device |
8 | sabrelite board (mx6qsabrelite_defconfig), with a slight change made | 7 | families and will be provided in different change-sets. |
9 | by switching CONFIG_OF_SEPARATE to CONFIG_OF_EMBED, boots to U-Boot | ||
10 | shell on QEMU with the following command: | ||
11 | 8 | ||
12 | $ qemu-system-arm -M sabrelite -smp 4 -m 1G -kernel u-boot \ | 9 | Co-authored-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
13 | -display none -serial null -serial stdio | 10 | Co-authored-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
14 | 11 | ||
15 | Boot log below: | 12 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
16 | 13 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | |
17 | U-Boot 2021.01-rc3 (Dec 12 2020 - 17:40:02 +0800) | 14 | Signed-off-by: Tong Ho <tong.ho@xilinx.com> |
18 | 15 | Message-id: 20210917052400.1249094-2-tong.ho@xilinx.com | |
19 | CPU: Freescale i.MX?? rev1.0 at 792 MHz | 16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reset cause: POR | ||
21 | Model: Freescale i.MX6 Quad SABRE Lite Board | ||
22 | Board: SABRE Lite | ||
23 | I2C: ready | ||
24 | DRAM: 1 GiB | ||
25 | force_idle_bus: sda=0 scl=0 sda.gp=0x5c scl.gp=0x55 | ||
26 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
27 | force_idle_bus: sda=0 scl=0 sda.gp=0x6d scl.gp=0x6c | ||
28 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
29 | force_idle_bus: sda=0 scl=0 sda.gp=0xcb scl.gp=0x5 | ||
30 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
31 | MMC: FSL_SDHC: 0, FSL_SDHC: 1 | ||
32 | Loading Environment from MMC... *** Warning - No block device, using default environment | ||
33 | |||
34 | In: serial | ||
35 | Out: serial | ||
36 | Err: serial | ||
37 | Net: Board Net Initialization Failed | ||
38 | No ethernet found. | ||
39 | starting USB... | ||
40 | Bus usb@2184000: usb dr_mode not found | ||
41 | USB EHCI 1.00 | ||
42 | Bus usb@2184200: USB EHCI 1.00 | ||
43 | scanning bus usb@2184000 for devices... 1 USB Device(s) found | ||
44 | scanning bus usb@2184200 for devices... 1 USB Device(s) found | ||
45 | scanning usb for storage devices... 0 Storage Device(s) found | ||
46 | scanning usb for ethernet devices... 0 Ethernet Device(s) found | ||
47 | Hit any key to stop autoboot: 0 | ||
48 | => | ||
49 | |||
50 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
51 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
52 | Message-id: 20210106063504.10841-2-bmeng.cn@gmail.com | ||
53 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
54 | --- | 18 | --- |
55 | hw/misc/imx6_ccm.c | 2 +- | 19 | include/hw/nvram/xlnx-efuse.h | 132 ++++++++++++++++ |
56 | 1 file changed, 1 insertion(+), 1 deletion(-) | 20 | hw/nvram/xlnx-efuse-crc.c | 119 +++++++++++++++ |
21 | hw/nvram/xlnx-efuse.c | 280 ++++++++++++++++++++++++++++++++++ | ||
22 | hw/nvram/Kconfig | 7 + | ||
23 | hw/nvram/meson.build | 2 + | ||
24 | 5 files changed, 540 insertions(+) | ||
25 | create mode 100644 include/hw/nvram/xlnx-efuse.h | ||
26 | create mode 100644 hw/nvram/xlnx-efuse-crc.c | ||
27 | create mode 100644 hw/nvram/xlnx-efuse.c | ||
57 | 28 | ||
58 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c | 29 | diff --git a/include/hw/nvram/xlnx-efuse.h b/include/hw/nvram/xlnx-efuse.h |
30 | new file mode 100644 | ||
31 | index XXXXXXX..XXXXXXX | ||
32 | --- /dev/null | ||
33 | +++ b/include/hw/nvram/xlnx-efuse.h | ||
34 | @@ -XXX,XX +XXX,XX @@ | ||
35 | +/* | ||
36 | + * QEMU model of the Xilinx eFuse core | ||
37 | + * | ||
38 | + * Copyright (c) 2015 Xilinx Inc. | ||
39 | + * | ||
40 | + * Written by Edgar E. Iglesias <edgari@xilinx.com> | ||
41 | + * | ||
42 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
43 | + * of this software and associated documentation files (the "Software"), to deal | ||
44 | + * in the Software without restriction, including without limitation the rights | ||
45 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
46 | + * copies of the Software, and to permit persons to whom the Software is | ||
47 | + * furnished to do so, subject to the following conditions: | ||
48 | + * | ||
49 | + * The above copyright notice and this permission notice shall be included in | ||
50 | + * all copies or substantial portions of the Software. | ||
51 | + * | ||
52 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
53 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
54 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
55 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
56 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
57 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
58 | + * THE SOFTWARE. | ||
59 | + */ | ||
60 | + | ||
61 | +#ifndef XLNX_EFUSE_H | ||
62 | +#define XLNX_EFUSE_H | ||
63 | + | ||
64 | +#include "sysemu/block-backend.h" | ||
65 | +#include "hw/qdev-core.h" | ||
66 | + | ||
67 | +#define TYPE_XLNX_EFUSE "xlnx,efuse" | ||
68 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxEFuse, XLNX_EFUSE); | ||
69 | + | ||
70 | +struct XlnxEFuse { | ||
71 | + DeviceState parent_obj; | ||
72 | + BlockBackend *blk; | ||
73 | + bool blk_ro; | ||
74 | + uint32_t *fuse32; | ||
75 | + | ||
76 | + DeviceState *dev; | ||
77 | + | ||
78 | + bool init_tbits; | ||
79 | + | ||
80 | + uint8_t efuse_nr; | ||
81 | + uint32_t efuse_size; | ||
82 | + | ||
83 | + uint32_t *ro_bits; | ||
84 | + uint32_t ro_bits_cnt; | ||
85 | +}; | ||
86 | + | ||
87 | +/** | ||
88 | + * xlnx_efuse_calc_crc: | ||
89 | + * @data: an array of 32-bit words for which the CRC should be computed | ||
90 | + * @u32_cnt: the array size in number of 32-bit words | ||
91 | + * @zpads: the number of 32-bit zeros prepended to @data before computation | ||
92 | + * | ||
93 | + * This function is used to compute the CRC for an array of 32-bit words, | ||
94 | + * using a Xilinx-specific data padding. | ||
95 | + * | ||
96 | + * Returns: the computed 32-bit CRC | ||
97 | + */ | ||
98 | +uint32_t xlnx_efuse_calc_crc(const uint32_t *data, unsigned u32_cnt, | ||
99 | + unsigned zpads); | ||
100 | + | ||
101 | +/** | ||
102 | + * xlnx_efuse_get_bit: | ||
103 | + * @s: the efuse object | ||
104 | + * @bit: the efuse bit-address to read the data | ||
105 | + * | ||
106 | + * Returns: the bit, 0 or 1, at @bit of object @s | ||
107 | + */ | ||
108 | +bool xlnx_efuse_get_bit(XlnxEFuse *s, unsigned int bit); | ||
109 | + | ||
110 | +/** | ||
111 | + * xlnx_efuse_set_bit: | ||
112 | + * @s: the efuse object | ||
113 | + * @bit: the efuse bit-address to be written a value of 1 | ||
114 | + * | ||
115 | + * Returns: true on success, false on failure | ||
116 | + */ | ||
117 | +bool xlnx_efuse_set_bit(XlnxEFuse *s, unsigned int bit); | ||
118 | + | ||
119 | +/** | ||
120 | + * xlnx_efuse_k256_check: | ||
121 | + * @s: the efuse object | ||
122 | + * @crc: the 32-bit CRC to be compared with | ||
123 | + * @start: the efuse bit-address (which must be multiple of 32) of the | ||
124 | + * start of a 256-bit array | ||
125 | + * | ||
126 | + * This function computes the CRC of a 256-bit array starting at @start | ||
127 | + * then compares to the given @crc | ||
128 | + * | ||
129 | + * Returns: true of @crc == computed, false otherwise | ||
130 | + */ | ||
131 | +bool xlnx_efuse_k256_check(XlnxEFuse *s, uint32_t crc, unsigned start); | ||
132 | + | ||
133 | +/** | ||
134 | + * xlnx_efuse_tbits_check: | ||
135 | + * @s: the efuse object | ||
136 | + * | ||
137 | + * This function inspects a number of efuse bits at specific addresses | ||
138 | + * to see if they match a validation pattern. Each pattern is a group | ||
139 | + * of 4 bits, and there are 3 groups. | ||
140 | + * | ||
141 | + * Returns: a 3-bit mask, where a bit of '1' means the corresponding | ||
142 | + * group has a valid pattern. | ||
143 | + */ | ||
144 | +uint32_t xlnx_efuse_tbits_check(XlnxEFuse *s); | ||
145 | + | ||
146 | +/** | ||
147 | + * xlnx_efuse_get_row: | ||
148 | + * @s: the efuse object | ||
149 | + * @bit: the efuse bit address for which a 32-bit value is read | ||
150 | + * | ||
151 | + * Returns: the entire 32 bits of the efuse, starting at a bit | ||
152 | + * address that is multiple of 32 and contains the bit at @bit | ||
153 | + */ | ||
154 | +static inline uint32_t xlnx_efuse_get_row(XlnxEFuse *s, unsigned int bit) | ||
155 | +{ | ||
156 | + if (!(s->fuse32)) { | ||
157 | + return 0; | ||
158 | + } else { | ||
159 | + unsigned int row_idx = bit / 32; | ||
160 | + | ||
161 | + assert(row_idx < (s->efuse_size * s->efuse_nr / 32)); | ||
162 | + return s->fuse32[row_idx]; | ||
163 | + } | ||
164 | +} | ||
165 | + | ||
166 | +#endif | ||
167 | diff --git a/hw/nvram/xlnx-efuse-crc.c b/hw/nvram/xlnx-efuse-crc.c | ||
168 | new file mode 100644 | ||
169 | index XXXXXXX..XXXXXXX | ||
170 | --- /dev/null | ||
171 | +++ b/hw/nvram/xlnx-efuse-crc.c | ||
172 | @@ -XXX,XX +XXX,XX @@ | ||
173 | +/* | ||
174 | + * Xilinx eFuse/bbram CRC calculator | ||
175 | + * | ||
176 | + * Copyright (c) 2021 Xilinx Inc. | ||
177 | + * | ||
178 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
179 | + * of this software and associated documentation files (the "Software"), to deal | ||
180 | + * in the Software without restriction, including without limitation the rights | ||
181 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
182 | + * copies of the Software, and to permit persons to whom the Software is | ||
183 | + * furnished to do so, subject to the following conditions: | ||
184 | + * | ||
185 | + * The above copyright notice and this permission notice shall be included in | ||
186 | + * all copies or substantial portions of the Software. | ||
187 | + * | ||
188 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
189 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
190 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
191 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
192 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
193 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
194 | + * THE SOFTWARE. | ||
195 | + */ | ||
196 | +#include "qemu/osdep.h" | ||
197 | +#include "hw/nvram/xlnx-efuse.h" | ||
198 | + | ||
199 | +static uint32_t xlnx_efuse_u37_crc(uint32_t prev_crc, uint32_t data, | ||
200 | + uint32_t addr) | ||
201 | +{ | ||
202 | + /* A table for 7-bit slicing */ | ||
203 | + static const uint32_t crc_tab[128] = { | ||
204 | + 0x00000000, 0xe13b70f7, 0xc79a971f, 0x26a1e7e8, | ||
205 | + 0x8ad958cf, 0x6be22838, 0x4d43cfd0, 0xac78bf27, | ||
206 | + 0x105ec76f, 0xf165b798, 0xd7c45070, 0x36ff2087, | ||
207 | + 0x9a879fa0, 0x7bbcef57, 0x5d1d08bf, 0xbc267848, | ||
208 | + 0x20bd8ede, 0xc186fe29, 0xe72719c1, 0x061c6936, | ||
209 | + 0xaa64d611, 0x4b5fa6e6, 0x6dfe410e, 0x8cc531f9, | ||
210 | + 0x30e349b1, 0xd1d83946, 0xf779deae, 0x1642ae59, | ||
211 | + 0xba3a117e, 0x5b016189, 0x7da08661, 0x9c9bf696, | ||
212 | + 0x417b1dbc, 0xa0406d4b, 0x86e18aa3, 0x67dafa54, | ||
213 | + 0xcba24573, 0x2a993584, 0x0c38d26c, 0xed03a29b, | ||
214 | + 0x5125dad3, 0xb01eaa24, 0x96bf4dcc, 0x77843d3b, | ||
215 | + 0xdbfc821c, 0x3ac7f2eb, 0x1c661503, 0xfd5d65f4, | ||
216 | + 0x61c69362, 0x80fde395, 0xa65c047d, 0x4767748a, | ||
217 | + 0xeb1fcbad, 0x0a24bb5a, 0x2c855cb2, 0xcdbe2c45, | ||
218 | + 0x7198540d, 0x90a324fa, 0xb602c312, 0x5739b3e5, | ||
219 | + 0xfb410cc2, 0x1a7a7c35, 0x3cdb9bdd, 0xdde0eb2a, | ||
220 | + 0x82f63b78, 0x63cd4b8f, 0x456cac67, 0xa457dc90, | ||
221 | + 0x082f63b7, 0xe9141340, 0xcfb5f4a8, 0x2e8e845f, | ||
222 | + 0x92a8fc17, 0x73938ce0, 0x55326b08, 0xb4091bff, | ||
223 | + 0x1871a4d8, 0xf94ad42f, 0xdfeb33c7, 0x3ed04330, | ||
224 | + 0xa24bb5a6, 0x4370c551, 0x65d122b9, 0x84ea524e, | ||
225 | + 0x2892ed69, 0xc9a99d9e, 0xef087a76, 0x0e330a81, | ||
226 | + 0xb21572c9, 0x532e023e, 0x758fe5d6, 0x94b49521, | ||
227 | + 0x38cc2a06, 0xd9f75af1, 0xff56bd19, 0x1e6dcdee, | ||
228 | + 0xc38d26c4, 0x22b65633, 0x0417b1db, 0xe52cc12c, | ||
229 | + 0x49547e0b, 0xa86f0efc, 0x8ecee914, 0x6ff599e3, | ||
230 | + 0xd3d3e1ab, 0x32e8915c, 0x144976b4, 0xf5720643, | ||
231 | + 0x590ab964, 0xb831c993, 0x9e902e7b, 0x7fab5e8c, | ||
232 | + 0xe330a81a, 0x020bd8ed, 0x24aa3f05, 0xc5914ff2, | ||
233 | + 0x69e9f0d5, 0x88d28022, 0xae7367ca, 0x4f48173d, | ||
234 | + 0xf36e6f75, 0x12551f82, 0x34f4f86a, 0xd5cf889d, | ||
235 | + 0x79b737ba, 0x988c474d, 0xbe2da0a5, 0x5f16d052 | ||
236 | + }; | ||
237 | + | ||
238 | + /* | ||
239 | + * eFuse calculation is shown here: | ||
240 | + * https://github.com/Xilinx/embeddedsw/blob/release-2019.2/lib/sw_services/xilskey/src/xilskey_utils.c#L1496 | ||
241 | + * | ||
242 | + * Each u32 word is appended a 5-bit value, for a total of 37 bits; see: | ||
243 | + * https://github.com/Xilinx/embeddedsw/blob/release-2019.2/lib/sw_services/xilskey/src/xilskey_utils.c#L1356 | ||
244 | + */ | ||
245 | + uint32_t crc = prev_crc; | ||
246 | + const unsigned rshf = 7; | ||
247 | + const uint32_t im = (1 << rshf) - 1; | ||
248 | + const uint32_t rm = (1 << (32 - rshf)) - 1; | ||
249 | + const uint32_t i2 = (1 << 2) - 1; | ||
250 | + const uint32_t r2 = (1 << 30) - 1; | ||
251 | + | ||
252 | + unsigned j; | ||
253 | + uint32_t i, r; | ||
254 | + uint64_t w; | ||
255 | + | ||
256 | + w = (uint64_t)(addr) << 32; | ||
257 | + w |= data; | ||
258 | + | ||
259 | + /* Feed 35 bits, in 5 rounds, each a slice of 7 bits */ | ||
260 | + for (j = 0; j < 5; j++) { | ||
261 | + r = rm & (crc >> rshf); | ||
262 | + i = im & (crc ^ w); | ||
263 | + crc = crc_tab[i] ^ r; | ||
264 | + | ||
265 | + w >>= rshf; | ||
266 | + } | ||
267 | + | ||
268 | + /* Feed the remaining 2 bits */ | ||
269 | + r = r2 & (crc >> 2); | ||
270 | + i = i2 & (crc ^ w); | ||
271 | + crc = crc_tab[i << (rshf - 2)] ^ r; | ||
272 | + | ||
273 | + return crc; | ||
274 | +} | ||
275 | + | ||
276 | +uint32_t xlnx_efuse_calc_crc(const uint32_t *data, unsigned u32_cnt, | ||
277 | + unsigned zpads) | ||
278 | +{ | ||
279 | + uint32_t crc = 0; | ||
280 | + unsigned index; | ||
281 | + | ||
282 | + for (index = zpads; index; index--) { | ||
283 | + crc = xlnx_efuse_u37_crc(crc, 0, (index + u32_cnt)); | ||
284 | + } | ||
285 | + | ||
286 | + for (index = u32_cnt; index; index--) { | ||
287 | + crc = xlnx_efuse_u37_crc(crc, data[index - 1], index); | ||
288 | + } | ||
289 | + | ||
290 | + return crc; | ||
291 | +} | ||
292 | diff --git a/hw/nvram/xlnx-efuse.c b/hw/nvram/xlnx-efuse.c | ||
293 | new file mode 100644 | ||
294 | index XXXXXXX..XXXXXXX | ||
295 | --- /dev/null | ||
296 | +++ b/hw/nvram/xlnx-efuse.c | ||
297 | @@ -XXX,XX +XXX,XX @@ | ||
298 | +/* | ||
299 | + * QEMU model of the EFUSE eFuse | ||
300 | + * | ||
301 | + * Copyright (c) 2015 Xilinx Inc. | ||
302 | + * | ||
303 | + * Written by Edgar E. Iglesias <edgari@xilinx.com> | ||
304 | + * | ||
305 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
306 | + * of this software and associated documentation files (the "Software"), to deal | ||
307 | + * in the Software without restriction, including without limitation the rights | ||
308 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
309 | + * copies of the Software, and to permit persons to whom the Software is | ||
310 | + * furnished to do so, subject to the following conditions: | ||
311 | + * | ||
312 | + * The above copyright notice and this permission notice shall be included in | ||
313 | + * all copies or substantial portions of the Software. | ||
314 | + * | ||
315 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
316 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
317 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
318 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
319 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
320 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
321 | + * THE SOFTWARE. | ||
322 | + */ | ||
323 | + | ||
324 | +#include "qemu/osdep.h" | ||
325 | +#include "hw/nvram/xlnx-efuse.h" | ||
326 | + | ||
327 | +#include "qemu/error-report.h" | ||
328 | +#include "qemu/log.h" | ||
329 | +#include "qapi/error.h" | ||
330 | +#include "sysemu/blockdev.h" | ||
331 | +#include "hw/qdev-properties.h" | ||
332 | +#include "hw/qdev-properties-system.h" | ||
333 | + | ||
334 | +#define TBIT0_OFFSET 28 | ||
335 | +#define TBIT1_OFFSET 29 | ||
336 | +#define TBIT2_OFFSET 30 | ||
337 | +#define TBIT3_OFFSET 31 | ||
338 | +#define TBITS_PATTERN (0x0AU << TBIT0_OFFSET) | ||
339 | +#define TBITS_MASK (0x0FU << TBIT0_OFFSET) | ||
340 | + | ||
341 | +bool xlnx_efuse_get_bit(XlnxEFuse *s, unsigned int bit) | ||
342 | +{ | ||
343 | + bool b = s->fuse32[bit / 32] & (1 << (bit % 32)); | ||
344 | + return b; | ||
345 | +} | ||
346 | + | ||
347 | +static int efuse_bytes(XlnxEFuse *s) | ||
348 | +{ | ||
349 | + return ROUND_UP((s->efuse_nr * s->efuse_size) / 8, 4); | ||
350 | +} | ||
351 | + | ||
352 | +static int efuse_bdrv_read(XlnxEFuse *s, Error **errp) | ||
353 | +{ | ||
354 | + uint32_t *ram = s->fuse32; | ||
355 | + int nr = efuse_bytes(s); | ||
356 | + | ||
357 | + if (!s->blk) { | ||
358 | + return 0; | ||
359 | + } | ||
360 | + | ||
361 | + s->blk_ro = !blk_supports_write_perm(s->blk); | ||
362 | + if (!s->blk_ro) { | ||
363 | + int rc; | ||
364 | + | ||
365 | + rc = blk_set_perm(s->blk, | ||
366 | + (BLK_PERM_CONSISTENT_READ | BLK_PERM_WRITE), | ||
367 | + BLK_PERM_ALL, NULL); | ||
368 | + if (rc) { | ||
369 | + s->blk_ro = true; | ||
370 | + } | ||
371 | + } | ||
372 | + if (s->blk_ro) { | ||
373 | + warn_report("%s: Skip saving updates to read-only eFUSE backstore.", | ||
374 | + blk_name(s->blk)); | ||
375 | + } | ||
376 | + | ||
377 | + if (blk_pread(s->blk, 0, ram, nr) < 0) { | ||
378 | + error_setg(errp, "%s: Failed to read %u bytes from eFUSE backstore.", | ||
379 | + blk_name(s->blk), nr); | ||
380 | + return -1; | ||
381 | + } | ||
382 | + | ||
383 | + /* Convert from little-endian backstore for each 32-bit row */ | ||
384 | + nr /= 4; | ||
385 | + while (nr--) { | ||
386 | + ram[nr] = le32_to_cpu(ram[nr]); | ||
387 | + } | ||
388 | + | ||
389 | + return 0; | ||
390 | +} | ||
391 | + | ||
392 | +static void efuse_bdrv_sync(XlnxEFuse *s, unsigned int bit) | ||
393 | +{ | ||
394 | + unsigned int row_offset; | ||
395 | + uint32_t le32; | ||
396 | + | ||
397 | + if (!s->blk || s->blk_ro) { | ||
398 | + return; /* Silent on read-only backend to avoid message flood */ | ||
399 | + } | ||
400 | + | ||
401 | + /* Backstore is always in little-endian */ | ||
402 | + le32 = cpu_to_le32(xlnx_efuse_get_row(s, bit)); | ||
403 | + | ||
404 | + row_offset = (bit / 32) * 4; | ||
405 | + if (blk_pwrite(s->blk, row_offset, &le32, 4, 0) < 0) { | ||
406 | + error_report("%s: Failed to write offset %u of eFUSE backstore.", | ||
407 | + blk_name(s->blk), row_offset); | ||
408 | + } | ||
409 | +} | ||
410 | + | ||
411 | +static int efuse_ro_bits_cmp(const void *a, const void *b) | ||
412 | +{ | ||
413 | + uint32_t i = *(const uint32_t *)a; | ||
414 | + uint32_t j = *(const uint32_t *)b; | ||
415 | + | ||
416 | + return (i > j) - (i < j); | ||
417 | +} | ||
418 | + | ||
419 | +static void efuse_ro_bits_sort(XlnxEFuse *s) | ||
420 | +{ | ||
421 | + uint32_t *ary = s->ro_bits; | ||
422 | + const uint32_t cnt = s->ro_bits_cnt; | ||
423 | + | ||
424 | + if (ary && cnt > 1) { | ||
425 | + qsort(ary, cnt, sizeof(ary[0]), efuse_ro_bits_cmp); | ||
426 | + } | ||
427 | +} | ||
428 | + | ||
429 | +static bool efuse_ro_bits_find(XlnxEFuse *s, uint32_t k) | ||
430 | +{ | ||
431 | + const uint32_t *ary = s->ro_bits; | ||
432 | + const uint32_t cnt = s->ro_bits_cnt; | ||
433 | + | ||
434 | + if (!ary || !cnt) { | ||
435 | + return false; | ||
436 | + } | ||
437 | + | ||
438 | + return bsearch(&k, ary, cnt, sizeof(ary[0]), efuse_ro_bits_cmp) != NULL; | ||
439 | +} | ||
440 | + | ||
441 | +bool xlnx_efuse_set_bit(XlnxEFuse *s, unsigned int bit) | ||
442 | +{ | ||
443 | + if (efuse_ro_bits_find(s, bit)) { | ||
444 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: WARN: " | ||
445 | + "Ignored setting of readonly efuse bit<%u,%u>!\n", | ||
446 | + object_get_canonical_path(OBJECT(s)), | ||
447 | + (bit / 32), (bit % 32)); | ||
448 | + return false; | ||
449 | + } | ||
450 | + | ||
451 | + s->fuse32[bit / 32] |= 1 << (bit % 32); | ||
452 | + efuse_bdrv_sync(s, bit); | ||
453 | + return true; | ||
454 | +} | ||
455 | + | ||
456 | +bool xlnx_efuse_k256_check(XlnxEFuse *s, uint32_t crc, unsigned start) | ||
457 | +{ | ||
458 | + uint32_t calc; | ||
459 | + | ||
460 | + /* A key always occupies multiple of whole rows */ | ||
461 | + assert((start % 32) == 0); | ||
462 | + | ||
463 | + calc = xlnx_efuse_calc_crc(&s->fuse32[start / 32], (256 / 32), 0); | ||
464 | + return calc == crc; | ||
465 | +} | ||
466 | + | ||
467 | +uint32_t xlnx_efuse_tbits_check(XlnxEFuse *s) | ||
468 | +{ | ||
469 | + int nr; | ||
470 | + uint32_t check = 0; | ||
471 | + | ||
472 | + for (nr = s->efuse_nr; nr-- > 0; ) { | ||
473 | + int efuse_start_row_num = (s->efuse_size * nr) / 32; | ||
474 | + uint32_t data = s->fuse32[efuse_start_row_num]; | ||
475 | + | ||
476 | + /* | ||
477 | + * If the option is on, auto-init blank T-bits. | ||
478 | + * (non-blank will still be reported as '0' in the check, e.g., | ||
479 | + * for error-injection tests) | ||
480 | + */ | ||
481 | + if ((data & TBITS_MASK) == 0 && s->init_tbits) { | ||
482 | + data |= TBITS_PATTERN; | ||
483 | + | ||
484 | + s->fuse32[efuse_start_row_num] = data; | ||
485 | + efuse_bdrv_sync(s, (efuse_start_row_num * 32 + TBIT0_OFFSET)); | ||
486 | + } | ||
487 | + | ||
488 | + check = (check << 1) | ((data & TBITS_MASK) == TBITS_PATTERN); | ||
489 | + } | ||
490 | + | ||
491 | + return check; | ||
492 | +} | ||
493 | + | ||
494 | +static void efuse_realize(DeviceState *dev, Error **errp) | ||
495 | +{ | ||
496 | + XlnxEFuse *s = XLNX_EFUSE(dev); | ||
497 | + | ||
498 | + /* Sort readonly-list for bsearch lookup */ | ||
499 | + efuse_ro_bits_sort(s); | ||
500 | + | ||
501 | + if ((s->efuse_size % 32) != 0) { | ||
502 | + error_setg(errp, | ||
503 | + "%s.efuse-size: %u: property value not multiple of 32.", | ||
504 | + object_get_canonical_path(OBJECT(dev)), s->efuse_size); | ||
505 | + return; | ||
506 | + } | ||
507 | + | ||
508 | + s->fuse32 = g_malloc0(efuse_bytes(s)); | ||
509 | + if (efuse_bdrv_read(s, errp)) { | ||
510 | + g_free(s->fuse32); | ||
511 | + } | ||
512 | +} | ||
513 | + | ||
514 | +static void efuse_prop_set_drive(Object *obj, Visitor *v, const char *name, | ||
515 | + void *opaque, Error **errp) | ||
516 | +{ | ||
517 | + DeviceState *dev = DEVICE(obj); | ||
518 | + | ||
519 | + qdev_prop_drive.set(obj, v, name, opaque, errp); | ||
520 | + | ||
521 | + /* Fill initial data if backend is attached after realized */ | ||
522 | + if (dev->realized) { | ||
523 | + efuse_bdrv_read(XLNX_EFUSE(obj), errp); | ||
524 | + } | ||
525 | +} | ||
526 | + | ||
527 | +static void efuse_prop_get_drive(Object *obj, Visitor *v, const char *name, | ||
528 | + void *opaque, Error **errp) | ||
529 | +{ | ||
530 | + qdev_prop_drive.get(obj, v, name, opaque, errp); | ||
531 | +} | ||
532 | + | ||
533 | +static void efuse_prop_release_drive(Object *obj, const char *name, | ||
534 | + void *opaque) | ||
535 | +{ | ||
536 | + qdev_prop_drive.release(obj, name, opaque); | ||
537 | +} | ||
538 | + | ||
539 | +static const PropertyInfo efuse_prop_drive = { | ||
540 | + .name = "str", | ||
541 | + .description = "Node name or ID of a block device to use as eFUSE backend", | ||
542 | + .realized_set_allowed = true, | ||
543 | + .get = efuse_prop_get_drive, | ||
544 | + .set = efuse_prop_set_drive, | ||
545 | + .release = efuse_prop_release_drive, | ||
546 | +}; | ||
547 | + | ||
548 | +static Property efuse_properties[] = { | ||
549 | + DEFINE_PROP("drive", XlnxEFuse, blk, efuse_prop_drive, BlockBackend *), | ||
550 | + DEFINE_PROP_UINT8("efuse-nr", XlnxEFuse, efuse_nr, 3), | ||
551 | + DEFINE_PROP_UINT32("efuse-size", XlnxEFuse, efuse_size, 64 * 32), | ||
552 | + DEFINE_PROP_BOOL("init-factory-tbits", XlnxEFuse, init_tbits, true), | ||
553 | + DEFINE_PROP_ARRAY("read-only", XlnxEFuse, ro_bits_cnt, ro_bits, | ||
554 | + qdev_prop_uint32, uint32_t), | ||
555 | + DEFINE_PROP_END_OF_LIST(), | ||
556 | +}; | ||
557 | + | ||
558 | +static void efuse_class_init(ObjectClass *klass, void *data) | ||
559 | +{ | ||
560 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
561 | + | ||
562 | + dc->realize = efuse_realize; | ||
563 | + device_class_set_props(dc, efuse_properties); | ||
564 | +} | ||
565 | + | ||
566 | +static const TypeInfo efuse_info = { | ||
567 | + .name = TYPE_XLNX_EFUSE, | ||
568 | + .parent = TYPE_DEVICE, | ||
569 | + .instance_size = sizeof(XlnxEFuse), | ||
570 | + .class_init = efuse_class_init, | ||
571 | +}; | ||
572 | + | ||
573 | +static void efuse_register_types(void) | ||
574 | +{ | ||
575 | + type_register_static(&efuse_info); | ||
576 | +} | ||
577 | +type_init(efuse_register_types) | ||
578 | diff --git a/hw/nvram/Kconfig b/hw/nvram/Kconfig | ||
59 | index XXXXXXX..XXXXXXX 100644 | 579 | index XXXXXXX..XXXXXXX 100644 |
60 | --- a/hw/misc/imx6_ccm.c | 580 | --- a/hw/nvram/Kconfig |
61 | +++ b/hw/misc/imx6_ccm.c | 581 | +++ b/hw/nvram/Kconfig |
62 | @@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev) | 582 | @@ -XXX,XX +XXX,XX @@ config NMC93XX_EEPROM |
63 | s->analog[PMU_REG_3P0] = 0x00000F74; | 583 | |
64 | s->analog[PMU_REG_2P5] = 0x00005071; | 584 | config CHRP_NVRAM |
65 | s->analog[PMU_REG_CORE] = 0x00402010; | 585 | bool |
66 | - s->analog[PMU_MISC0] = 0x04000000; | 586 | + |
67 | + s->analog[PMU_MISC0] = 0x04000080; | 587 | +config XLNX_EFUSE_CRC |
68 | s->analog[PMU_MISC1] = 0x00000000; | 588 | + bool |
69 | s->analog[PMU_MISC2] = 0x00272727; | 589 | + |
70 | 590 | +config XLNX_EFUSE | |
591 | + bool | ||
592 | + select XLNX_EFUSE_CRC | ||
593 | diff --git a/hw/nvram/meson.build b/hw/nvram/meson.build | ||
594 | index XXXXXXX..XXXXXXX 100644 | ||
595 | --- a/hw/nvram/meson.build | ||
596 | +++ b/hw/nvram/meson.build | ||
597 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_AT24C', if_true: files('eeprom_at24c.c')) | ||
598 | softmmu_ss.add(when: 'CONFIG_MAC_NVRAM', if_true: files('mac_nvram.c')) | ||
599 | softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_otp.c')) | ||
600 | softmmu_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('nrf51_nvm.c')) | ||
601 | +softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE_CRC', if_true: files('xlnx-efuse-crc.c')) | ||
602 | +softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE', if_true: files('xlnx-efuse.c')) | ||
603 | |||
604 | specific_ss.add(when: 'CONFIG_PSERIES', if_true: files('spapr_nvram.c')) | ||
71 | -- | 605 | -- |
72 | 2.20.1 | 606 | 2.20.1 |
73 | 607 | ||
74 | 608 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Tong Ho <tong.ho@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | This implements the Xilinx Versal eFuse, an one-time |
4 | exynos4210_rtc_init function, so use ptimer_free() in the finalize function to | 4 | field-programmable non-volatile storage device. There is |
5 | avoid it. | 5 | only one such device in the Xilinx Versal product family. |
6 | 6 | ||
7 | ASAN shows memory leak stack: | 7 | This device has two separate mmio interfaces, a controller |
8 | and a flatten readback. | ||
8 | 9 | ||
9 | Indirect leak of 96 byte(s) in 1 object(s) allocated from: | 10 | The controller provides interfaces for field-programming, |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 11 | configuration, control, and status. |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf57b3934 in exynos4210_rtc_init /qemu/hw/rtc/exynos4210_rtc.c:567 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
16 | #6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
17 | #7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
18 | #8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
19 | #9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
20 | #10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164 | ||
21 | #11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381 | ||
22 | #12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306 | ||
23 | 12 | ||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | 13 | The flatten readback is a cache to provide a byte-accessible |
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | 14 | read-only interface to efficiently read efuse array. |
15 | |||
16 | Co-authored-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
17 | Co-authored-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | ||
18 | |||
19 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
20 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | ||
21 | Signed-off-by: Tong Ho <tong.ho@xilinx.com> | ||
22 | Message-id: 20210917052400.1249094-3-tong.ho@xilinx.com | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 25 | --- |
29 | hw/rtc/exynos4210_rtc.c | 9 +++++++++ | 26 | include/hw/nvram/xlnx-versal-efuse.h | 68 +++ |
30 | 1 file changed, 9 insertions(+) | 27 | hw/nvram/xlnx-versal-efuse-cache.c | 114 ++++ |
28 | hw/nvram/xlnx-versal-efuse-ctrl.c | 783 +++++++++++++++++++++++++++ | ||
29 | hw/nvram/Kconfig | 4 + | ||
30 | hw/nvram/meson.build | 3 + | ||
31 | 5 files changed, 972 insertions(+) | ||
32 | create mode 100644 include/hw/nvram/xlnx-versal-efuse.h | ||
33 | create mode 100644 hw/nvram/xlnx-versal-efuse-cache.c | ||
34 | create mode 100644 hw/nvram/xlnx-versal-efuse-ctrl.c | ||
31 | 35 | ||
32 | diff --git a/hw/rtc/exynos4210_rtc.c b/hw/rtc/exynos4210_rtc.c | 36 | diff --git a/include/hw/nvram/xlnx-versal-efuse.h b/include/hw/nvram/xlnx-versal-efuse.h |
37 | new file mode 100644 | ||
38 | index XXXXXXX..XXXXXXX | ||
39 | --- /dev/null | ||
40 | +++ b/include/hw/nvram/xlnx-versal-efuse.h | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | +/* | ||
43 | + * Copyright (c) 2020 Xilinx Inc. | ||
44 | + * | ||
45 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
46 | + * of this software and associated documentation files (the "Software"), to deal | ||
47 | + * in the Software without restriction, including without limitation the rights | ||
48 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
49 | + * copies of the Software, and to permit persons to whom the Software is | ||
50 | + * furnished to do so, subject to the following conditions: | ||
51 | + * | ||
52 | + * The above copyright notice and this permission notice shall be included in | ||
53 | + * all copies or substantial portions of the Software. | ||
54 | + * | ||
55 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
56 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
57 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
58 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
59 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
60 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
61 | + * THE SOFTWARE. | ||
62 | + */ | ||
63 | +#ifndef XLNX_VERSAL_EFUSE_H | ||
64 | +#define XLNX_VERSAL_EFUSE_H | ||
65 | + | ||
66 | +#include "hw/irq.h" | ||
67 | +#include "hw/sysbus.h" | ||
68 | +#include "hw/register.h" | ||
69 | +#include "hw/nvram/xlnx-efuse.h" | ||
70 | + | ||
71 | +#define XLNX_VERSAL_EFUSE_CTRL_R_MAX ((0x100 / 4) + 1) | ||
72 | + | ||
73 | +#define TYPE_XLNX_VERSAL_EFUSE_CTRL "xlnx,versal-efuse" | ||
74 | +#define TYPE_XLNX_VERSAL_EFUSE_CACHE "xlnx,pmc-efuse-cache" | ||
75 | + | ||
76 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalEFuseCtrl, XLNX_VERSAL_EFUSE_CTRL); | ||
77 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxVersalEFuseCache, XLNX_VERSAL_EFUSE_CACHE); | ||
78 | + | ||
79 | +struct XlnxVersalEFuseCtrl { | ||
80 | + SysBusDevice parent_obj; | ||
81 | + qemu_irq irq_efuse_imr; | ||
82 | + | ||
83 | + XlnxEFuse *efuse; | ||
84 | + | ||
85 | + void *extra_pg0_lock_spec; /* Opaque property */ | ||
86 | + uint32_t extra_pg0_lock_n16; | ||
87 | + | ||
88 | + uint32_t regs[XLNX_VERSAL_EFUSE_CTRL_R_MAX]; | ||
89 | + RegisterInfo regs_info[XLNX_VERSAL_EFUSE_CTRL_R_MAX]; | ||
90 | +}; | ||
91 | + | ||
92 | +struct XlnxVersalEFuseCache { | ||
93 | + SysBusDevice parent_obj; | ||
94 | + MemoryRegion iomem; | ||
95 | + | ||
96 | + XlnxEFuse *efuse; | ||
97 | +}; | ||
98 | + | ||
99 | +/** | ||
100 | + * xlnx_versal_efuse_read_row: | ||
101 | + * @s: the efuse object | ||
102 | + * @bit: the bit-address within the 32-bit row to be read | ||
103 | + * @denied: if non-NULL, to receive true if the row is write-only | ||
104 | + * | ||
105 | + * Returns: the 32-bit word containing address @bit; 0 if @denies is true | ||
106 | + */ | ||
107 | +uint32_t xlnx_versal_efuse_read_row(XlnxEFuse *s, uint32_t bit, bool *denied); | ||
108 | + | ||
109 | +#endif | ||
110 | diff --git a/hw/nvram/xlnx-versal-efuse-cache.c b/hw/nvram/xlnx-versal-efuse-cache.c | ||
111 | new file mode 100644 | ||
112 | index XXXXXXX..XXXXXXX | ||
113 | --- /dev/null | ||
114 | +++ b/hw/nvram/xlnx-versal-efuse-cache.c | ||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | +/* | ||
117 | + * QEMU model of the EFuse_Cache | ||
118 | + * | ||
119 | + * Copyright (c) 2017 Xilinx Inc. | ||
120 | + * | ||
121 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
122 | + * of this software and associated documentation files (the "Software"), to deal | ||
123 | + * in the Software without restriction, including without limitation the rights | ||
124 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
125 | + * copies of the Software, and to permit persons to whom the Software is | ||
126 | + * furnished to do so, subject to the following conditions: | ||
127 | + * | ||
128 | + * The above copyright notice and this permission notice shall be included in | ||
129 | + * all copies or substantial portions of the Software. | ||
130 | + * | ||
131 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
132 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
133 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
134 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
135 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
136 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
137 | + * THE SOFTWARE. | ||
138 | + */ | ||
139 | + | ||
140 | +#include "qemu/osdep.h" | ||
141 | +#include "hw/nvram/xlnx-versal-efuse.h" | ||
142 | + | ||
143 | +#include "qemu/log.h" | ||
144 | +#include "hw/qdev-properties.h" | ||
145 | + | ||
146 | +#define MR_SIZE 0xC00 | ||
147 | + | ||
148 | +static uint64_t efuse_cache_read(void *opaque, hwaddr addr, unsigned size) | ||
149 | +{ | ||
150 | + XlnxVersalEFuseCache *s = XLNX_VERSAL_EFUSE_CACHE(opaque); | ||
151 | + unsigned int w0 = QEMU_ALIGN_DOWN(addr * 8, 32); | ||
152 | + unsigned int w1 = QEMU_ALIGN_DOWN((addr + size - 1) * 8, 32); | ||
153 | + | ||
154 | + uint64_t ret; | ||
155 | + | ||
156 | + assert(w0 == w1 || (w0 + 32) == w1); | ||
157 | + | ||
158 | + ret = xlnx_versal_efuse_read_row(s->efuse, w1, NULL); | ||
159 | + if (w0 < w1) { | ||
160 | + ret <<= 32; | ||
161 | + ret |= xlnx_versal_efuse_read_row(s->efuse, w0, NULL); | ||
162 | + } | ||
163 | + | ||
164 | + /* If 'addr' unaligned, the guest is always assumed to be little-endian. */ | ||
165 | + addr &= 3; | ||
166 | + if (addr) { | ||
167 | + ret >>= 8 * addr; | ||
168 | + } | ||
169 | + | ||
170 | + return ret; | ||
171 | +} | ||
172 | + | ||
173 | +static void efuse_cache_write(void *opaque, hwaddr addr, uint64_t value, | ||
174 | + unsigned size) | ||
175 | +{ | ||
176 | + /* No Register Writes allowed */ | ||
177 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: efuse cache registers are read-only", | ||
178 | + __func__); | ||
179 | +} | ||
180 | + | ||
181 | +static const MemoryRegionOps efuse_cache_ops = { | ||
182 | + .read = efuse_cache_read, | ||
183 | + .write = efuse_cache_write, | ||
184 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
185 | + .valid = { | ||
186 | + .min_access_size = 1, | ||
187 | + .max_access_size = 4, | ||
188 | + }, | ||
189 | +}; | ||
190 | + | ||
191 | +static void efuse_cache_init(Object *obj) | ||
192 | +{ | ||
193 | + XlnxVersalEFuseCache *s = XLNX_VERSAL_EFUSE_CACHE(obj); | ||
194 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
195 | + | ||
196 | + memory_region_init_io(&s->iomem, obj, &efuse_cache_ops, s, | ||
197 | + TYPE_XLNX_VERSAL_EFUSE_CACHE, MR_SIZE); | ||
198 | + sysbus_init_mmio(sbd, &s->iomem); | ||
199 | +} | ||
200 | + | ||
201 | +static Property efuse_cache_props[] = { | ||
202 | + DEFINE_PROP_LINK("efuse", | ||
203 | + XlnxVersalEFuseCache, efuse, | ||
204 | + TYPE_XLNX_EFUSE, XlnxEFuse *), | ||
205 | + | ||
206 | + DEFINE_PROP_END_OF_LIST(), | ||
207 | +}; | ||
208 | + | ||
209 | +static void efuse_cache_class_init(ObjectClass *klass, void *data) | ||
210 | +{ | ||
211 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
212 | + | ||
213 | + device_class_set_props(dc, efuse_cache_props); | ||
214 | +} | ||
215 | + | ||
216 | +static const TypeInfo efuse_cache_info = { | ||
217 | + .name = TYPE_XLNX_VERSAL_EFUSE_CACHE, | ||
218 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
219 | + .instance_size = sizeof(XlnxVersalEFuseCache), | ||
220 | + .class_init = efuse_cache_class_init, | ||
221 | + .instance_init = efuse_cache_init, | ||
222 | +}; | ||
223 | + | ||
224 | +static void efuse_cache_register_types(void) | ||
225 | +{ | ||
226 | + type_register_static(&efuse_cache_info); | ||
227 | +} | ||
228 | + | ||
229 | +type_init(efuse_cache_register_types) | ||
230 | diff --git a/hw/nvram/xlnx-versal-efuse-ctrl.c b/hw/nvram/xlnx-versal-efuse-ctrl.c | ||
231 | new file mode 100644 | ||
232 | index XXXXXXX..XXXXXXX | ||
233 | --- /dev/null | ||
234 | +++ b/hw/nvram/xlnx-versal-efuse-ctrl.c | ||
235 | @@ -XXX,XX +XXX,XX @@ | ||
236 | +/* | ||
237 | + * QEMU model of the Versal eFuse controller | ||
238 | + * | ||
239 | + * Copyright (c) 2020 Xilinx Inc. | ||
240 | + * | ||
241 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
242 | + * of this software and associated documentation files (the "Software"), to deal | ||
243 | + * in the Software without restriction, including without limitation the rights | ||
244 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
245 | + * copies of the Software, and to permit persons to whom the Software is | ||
246 | + * furnished to do so, subject to the following conditions: | ||
247 | + * | ||
248 | + * The above copyright notice and this permission notice shall be included in | ||
249 | + * all copies or substantial portions of the Software. | ||
250 | + * | ||
251 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
252 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
253 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
254 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
255 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
256 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
257 | + * THE SOFTWARE. | ||
258 | + */ | ||
259 | + | ||
260 | +#include "qemu/osdep.h" | ||
261 | +#include "hw/nvram/xlnx-versal-efuse.h" | ||
262 | + | ||
263 | +#include "qemu/log.h" | ||
264 | +#include "qapi/error.h" | ||
265 | +#include "migration/vmstate.h" | ||
266 | +#include "hw/qdev-properties.h" | ||
267 | + | ||
268 | +#ifndef XLNX_VERSAL_EFUSE_CTRL_ERR_DEBUG | ||
269 | +#define XLNX_VERSAL_EFUSE_CTRL_ERR_DEBUG 0 | ||
270 | +#endif | ||
271 | + | ||
272 | +REG32(WR_LOCK, 0x0) | ||
273 | + FIELD(WR_LOCK, LOCK, 0, 16) | ||
274 | +REG32(CFG, 0x4) | ||
275 | + FIELD(CFG, SLVERR_ENABLE, 5, 1) | ||
276 | + FIELD(CFG, MARGIN_RD, 2, 1) | ||
277 | + FIELD(CFG, PGM_EN, 1, 1) | ||
278 | +REG32(STATUS, 0x8) | ||
279 | + FIELD(STATUS, AES_USER_KEY_1_CRC_PASS, 11, 1) | ||
280 | + FIELD(STATUS, AES_USER_KEY_1_CRC_DONE, 10, 1) | ||
281 | + FIELD(STATUS, AES_USER_KEY_0_CRC_PASS, 9, 1) | ||
282 | + FIELD(STATUS, AES_USER_KEY_0_CRC_DONE, 8, 1) | ||
283 | + FIELD(STATUS, AES_CRC_PASS, 7, 1) | ||
284 | + FIELD(STATUS, AES_CRC_DONE, 6, 1) | ||
285 | + FIELD(STATUS, CACHE_DONE, 5, 1) | ||
286 | + FIELD(STATUS, CACHE_LOAD, 4, 1) | ||
287 | + FIELD(STATUS, EFUSE_2_TBIT, 2, 1) | ||
288 | + FIELD(STATUS, EFUSE_1_TBIT, 1, 1) | ||
289 | + FIELD(STATUS, EFUSE_0_TBIT, 0, 1) | ||
290 | +REG32(EFUSE_PGM_ADDR, 0xc) | ||
291 | + FIELD(EFUSE_PGM_ADDR, PAGE, 13, 4) | ||
292 | + FIELD(EFUSE_PGM_ADDR, ROW, 5, 8) | ||
293 | + FIELD(EFUSE_PGM_ADDR, COLUMN, 0, 5) | ||
294 | +REG32(EFUSE_RD_ADDR, 0x10) | ||
295 | + FIELD(EFUSE_RD_ADDR, PAGE, 13, 4) | ||
296 | + FIELD(EFUSE_RD_ADDR, ROW, 5, 8) | ||
297 | +REG32(EFUSE_RD_DATA, 0x14) | ||
298 | +REG32(TPGM, 0x18) | ||
299 | + FIELD(TPGM, VALUE, 0, 16) | ||
300 | +REG32(TRD, 0x1c) | ||
301 | + FIELD(TRD, VALUE, 0, 8) | ||
302 | +REG32(TSU_H_PS, 0x20) | ||
303 | + FIELD(TSU_H_PS, VALUE, 0, 8) | ||
304 | +REG32(TSU_H_PS_CS, 0x24) | ||
305 | + FIELD(TSU_H_PS_CS, VALUE, 0, 8) | ||
306 | +REG32(TRDM, 0x28) | ||
307 | + FIELD(TRDM, VALUE, 0, 8) | ||
308 | +REG32(TSU_H_CS, 0x2c) | ||
309 | + FIELD(TSU_H_CS, VALUE, 0, 8) | ||
310 | +REG32(EFUSE_ISR, 0x30) | ||
311 | + FIELD(EFUSE_ISR, APB_SLVERR, 31, 1) | ||
312 | + FIELD(EFUSE_ISR, CACHE_PARITY_E2, 14, 1) | ||
313 | + FIELD(EFUSE_ISR, CACHE_PARITY_E1, 13, 1) | ||
314 | + FIELD(EFUSE_ISR, CACHE_PARITY_E0S, 12, 1) | ||
315 | + FIELD(EFUSE_ISR, CACHE_PARITY_E0R, 11, 1) | ||
316 | + FIELD(EFUSE_ISR, CACHE_APB_SLVERR, 10, 1) | ||
317 | + FIELD(EFUSE_ISR, CACHE_REQ_ERROR, 9, 1) | ||
318 | + FIELD(EFUSE_ISR, MAIN_REQ_ERROR, 8, 1) | ||
319 | + FIELD(EFUSE_ISR, READ_ON_CACHE_LD, 7, 1) | ||
320 | + FIELD(EFUSE_ISR, CACHE_FSM_ERROR, 6, 1) | ||
321 | + FIELD(EFUSE_ISR, MAIN_FSM_ERROR, 5, 1) | ||
322 | + FIELD(EFUSE_ISR, CACHE_ERROR, 4, 1) | ||
323 | + FIELD(EFUSE_ISR, RD_ERROR, 3, 1) | ||
324 | + FIELD(EFUSE_ISR, RD_DONE, 2, 1) | ||
325 | + FIELD(EFUSE_ISR, PGM_ERROR, 1, 1) | ||
326 | + FIELD(EFUSE_ISR, PGM_DONE, 0, 1) | ||
327 | +REG32(EFUSE_IMR, 0x34) | ||
328 | + FIELD(EFUSE_IMR, APB_SLVERR, 31, 1) | ||
329 | + FIELD(EFUSE_IMR, CACHE_PARITY_E2, 14, 1) | ||
330 | + FIELD(EFUSE_IMR, CACHE_PARITY_E1, 13, 1) | ||
331 | + FIELD(EFUSE_IMR, CACHE_PARITY_E0S, 12, 1) | ||
332 | + FIELD(EFUSE_IMR, CACHE_PARITY_E0R, 11, 1) | ||
333 | + FIELD(EFUSE_IMR, CACHE_APB_SLVERR, 10, 1) | ||
334 | + FIELD(EFUSE_IMR, CACHE_REQ_ERROR, 9, 1) | ||
335 | + FIELD(EFUSE_IMR, MAIN_REQ_ERROR, 8, 1) | ||
336 | + FIELD(EFUSE_IMR, READ_ON_CACHE_LD, 7, 1) | ||
337 | + FIELD(EFUSE_IMR, CACHE_FSM_ERROR, 6, 1) | ||
338 | + FIELD(EFUSE_IMR, MAIN_FSM_ERROR, 5, 1) | ||
339 | + FIELD(EFUSE_IMR, CACHE_ERROR, 4, 1) | ||
340 | + FIELD(EFUSE_IMR, RD_ERROR, 3, 1) | ||
341 | + FIELD(EFUSE_IMR, RD_DONE, 2, 1) | ||
342 | + FIELD(EFUSE_IMR, PGM_ERROR, 1, 1) | ||
343 | + FIELD(EFUSE_IMR, PGM_DONE, 0, 1) | ||
344 | +REG32(EFUSE_IER, 0x38) | ||
345 | + FIELD(EFUSE_IER, APB_SLVERR, 31, 1) | ||
346 | + FIELD(EFUSE_IER, CACHE_PARITY_E2, 14, 1) | ||
347 | + FIELD(EFUSE_IER, CACHE_PARITY_E1, 13, 1) | ||
348 | + FIELD(EFUSE_IER, CACHE_PARITY_E0S, 12, 1) | ||
349 | + FIELD(EFUSE_IER, CACHE_PARITY_E0R, 11, 1) | ||
350 | + FIELD(EFUSE_IER, CACHE_APB_SLVERR, 10, 1) | ||
351 | + FIELD(EFUSE_IER, CACHE_REQ_ERROR, 9, 1) | ||
352 | + FIELD(EFUSE_IER, MAIN_REQ_ERROR, 8, 1) | ||
353 | + FIELD(EFUSE_IER, READ_ON_CACHE_LD, 7, 1) | ||
354 | + FIELD(EFUSE_IER, CACHE_FSM_ERROR, 6, 1) | ||
355 | + FIELD(EFUSE_IER, MAIN_FSM_ERROR, 5, 1) | ||
356 | + FIELD(EFUSE_IER, CACHE_ERROR, 4, 1) | ||
357 | + FIELD(EFUSE_IER, RD_ERROR, 3, 1) | ||
358 | + FIELD(EFUSE_IER, RD_DONE, 2, 1) | ||
359 | + FIELD(EFUSE_IER, PGM_ERROR, 1, 1) | ||
360 | + FIELD(EFUSE_IER, PGM_DONE, 0, 1) | ||
361 | +REG32(EFUSE_IDR, 0x3c) | ||
362 | + FIELD(EFUSE_IDR, APB_SLVERR, 31, 1) | ||
363 | + FIELD(EFUSE_IDR, CACHE_PARITY_E2, 14, 1) | ||
364 | + FIELD(EFUSE_IDR, CACHE_PARITY_E1, 13, 1) | ||
365 | + FIELD(EFUSE_IDR, CACHE_PARITY_E0S, 12, 1) | ||
366 | + FIELD(EFUSE_IDR, CACHE_PARITY_E0R, 11, 1) | ||
367 | + FIELD(EFUSE_IDR, CACHE_APB_SLVERR, 10, 1) | ||
368 | + FIELD(EFUSE_IDR, CACHE_REQ_ERROR, 9, 1) | ||
369 | + FIELD(EFUSE_IDR, MAIN_REQ_ERROR, 8, 1) | ||
370 | + FIELD(EFUSE_IDR, READ_ON_CACHE_LD, 7, 1) | ||
371 | + FIELD(EFUSE_IDR, CACHE_FSM_ERROR, 6, 1) | ||
372 | + FIELD(EFUSE_IDR, MAIN_FSM_ERROR, 5, 1) | ||
373 | + FIELD(EFUSE_IDR, CACHE_ERROR, 4, 1) | ||
374 | + FIELD(EFUSE_IDR, RD_ERROR, 3, 1) | ||
375 | + FIELD(EFUSE_IDR, RD_DONE, 2, 1) | ||
376 | + FIELD(EFUSE_IDR, PGM_ERROR, 1, 1) | ||
377 | + FIELD(EFUSE_IDR, PGM_DONE, 0, 1) | ||
378 | +REG32(EFUSE_CACHE_LOAD, 0x40) | ||
379 | + FIELD(EFUSE_CACHE_LOAD, LOAD, 0, 1) | ||
380 | +REG32(EFUSE_PGM_LOCK, 0x44) | ||
381 | + FIELD(EFUSE_PGM_LOCK, SPK_ID_LOCK, 0, 1) | ||
382 | +REG32(EFUSE_AES_CRC, 0x48) | ||
383 | +REG32(EFUSE_AES_USR_KEY0_CRC, 0x4c) | ||
384 | +REG32(EFUSE_AES_USR_KEY1_CRC, 0x50) | ||
385 | +REG32(EFUSE_PD, 0x54) | ||
386 | +REG32(EFUSE_ANLG_OSC_SW_1LP, 0x60) | ||
387 | +REG32(EFUSE_TEST_CTRL, 0x100) | ||
388 | + | ||
389 | +#define R_MAX (R_EFUSE_TEST_CTRL + 1) | ||
390 | + | ||
391 | +#define R_WR_LOCK_UNLOCK_PASSCODE (0xDF0D) | ||
392 | + | ||
393 | +/* | ||
394 | + * eFuse layout references: | ||
395 | + * https://github.com/Xilinx/embeddedsw/blob/release-2019.2/lib/sw_services/xilnvm/src/xnvm_efuse_hw.h | ||
396 | + */ | ||
397 | +#define BIT_POS_OF(A_) \ | ||
398 | + ((uint32_t)((A_) & (R_EFUSE_PGM_ADDR_ROW_MASK | \ | ||
399 | + R_EFUSE_PGM_ADDR_COLUMN_MASK))) | ||
400 | + | ||
401 | +#define BIT_POS(R_, C_) \ | ||
402 | + ((uint32_t)((R_EFUSE_PGM_ADDR_ROW_MASK \ | ||
403 | + & ((R_) << R_EFUSE_PGM_ADDR_ROW_SHIFT)) \ | ||
404 | + | \ | ||
405 | + (R_EFUSE_PGM_ADDR_COLUMN_MASK \ | ||
406 | + & ((C_) << R_EFUSE_PGM_ADDR_COLUMN_SHIFT)))) | ||
407 | + | ||
408 | +#define EFUSE_TBIT_POS(A_) (BIT_POS_OF(A_) >= BIT_POS(0, 28)) | ||
409 | + | ||
410 | +#define EFUSE_ANCHOR_ROW (0) | ||
411 | +#define EFUSE_ANCHOR_3_COL (27) | ||
412 | +#define EFUSE_ANCHOR_1_COL (1) | ||
413 | + | ||
414 | +#define EFUSE_AES_KEY_START BIT_POS(12, 0) | ||
415 | +#define EFUSE_AES_KEY_END BIT_POS(19, 31) | ||
416 | +#define EFUSE_USER_KEY_0_START BIT_POS(20, 0) | ||
417 | +#define EFUSE_USER_KEY_0_END BIT_POS(27, 31) | ||
418 | +#define EFUSE_USER_KEY_1_START BIT_POS(28, 0) | ||
419 | +#define EFUSE_USER_KEY_1_END BIT_POS(35, 31) | ||
420 | + | ||
421 | +#define EFUSE_RD_BLOCKED_START EFUSE_AES_KEY_START | ||
422 | +#define EFUSE_RD_BLOCKED_END EFUSE_USER_KEY_1_END | ||
423 | + | ||
424 | +#define EFUSE_GLITCH_DET_WR_LK BIT_POS(4, 31) | ||
425 | +#define EFUSE_PPK0_WR_LK BIT_POS(43, 6) | ||
426 | +#define EFUSE_PPK1_WR_LK BIT_POS(43, 7) | ||
427 | +#define EFUSE_PPK2_WR_LK BIT_POS(43, 8) | ||
428 | +#define EFUSE_AES_WR_LK BIT_POS(43, 11) | ||
429 | +#define EFUSE_USER_KEY_0_WR_LK BIT_POS(43, 13) | ||
430 | +#define EFUSE_USER_KEY_1_WR_LK BIT_POS(43, 15) | ||
431 | +#define EFUSE_PUF_SYN_LK BIT_POS(43, 16) | ||
432 | +#define EFUSE_DNA_WR_LK BIT_POS(43, 27) | ||
433 | +#define EFUSE_BOOT_ENV_WR_LK BIT_POS(43, 28) | ||
434 | + | ||
435 | +#define EFUSE_PGM_LOCKED_START BIT_POS(44, 0) | ||
436 | +#define EFUSE_PGM_LOCKED_END BIT_POS(51, 31) | ||
437 | + | ||
438 | +#define EFUSE_PUF_PAGE (2) | ||
439 | +#define EFUSE_PUF_SYN_START BIT_POS(129, 0) | ||
440 | +#define EFUSE_PUF_SYN_END BIT_POS(255, 27) | ||
441 | + | ||
442 | +#define EFUSE_KEY_CRC_LK_ROW (43) | ||
443 | +#define EFUSE_AES_KEY_CRC_LK_MASK ((1U << 9) | (1U << 10)) | ||
444 | +#define EFUSE_USER_KEY_0_CRC_LK_MASK (1U << 12) | ||
445 | +#define EFUSE_USER_KEY_1_CRC_LK_MASK (1U << 14) | ||
446 | + | ||
447 | +/* | ||
448 | + * A handy macro to return value of an array element, | ||
449 | + * or a specific default if given index is out of bound. | ||
450 | + */ | ||
451 | +#define ARRAY_GET(A_, I_, D_) \ | ||
452 | + ((unsigned int)(I_) < ARRAY_SIZE(A_) ? (A_)[I_] : (D_)) | ||
453 | + | ||
454 | +QEMU_BUILD_BUG_ON(R_MAX != ARRAY_SIZE(((XlnxVersalEFuseCtrl *)0)->regs)); | ||
455 | + | ||
456 | +typedef struct XlnxEFuseLkSpec { | ||
457 | + uint16_t row; | ||
458 | + uint16_t lk_bit; | ||
459 | +} XlnxEFuseLkSpec; | ||
460 | + | ||
461 | +static void efuse_imr_update_irq(XlnxVersalEFuseCtrl *s) | ||
462 | +{ | ||
463 | + bool pending = s->regs[R_EFUSE_ISR] & ~s->regs[R_EFUSE_IMR]; | ||
464 | + qemu_set_irq(s->irq_efuse_imr, pending); | ||
465 | +} | ||
466 | + | ||
467 | +static void efuse_isr_postw(RegisterInfo *reg, uint64_t val64) | ||
468 | +{ | ||
469 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(reg->opaque); | ||
470 | + efuse_imr_update_irq(s); | ||
471 | +} | ||
472 | + | ||
473 | +static uint64_t efuse_ier_prew(RegisterInfo *reg, uint64_t val64) | ||
474 | +{ | ||
475 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(reg->opaque); | ||
476 | + uint32_t val = val64; | ||
477 | + | ||
478 | + s->regs[R_EFUSE_IMR] &= ~val; | ||
479 | + efuse_imr_update_irq(s); | ||
480 | + return 0; | ||
481 | +} | ||
482 | + | ||
483 | +static uint64_t efuse_idr_prew(RegisterInfo *reg, uint64_t val64) | ||
484 | +{ | ||
485 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(reg->opaque); | ||
486 | + uint32_t val = val64; | ||
487 | + | ||
488 | + s->regs[R_EFUSE_IMR] |= val; | ||
489 | + efuse_imr_update_irq(s); | ||
490 | + return 0; | ||
491 | +} | ||
492 | + | ||
493 | +static void efuse_status_tbits_sync(XlnxVersalEFuseCtrl *s) | ||
494 | +{ | ||
495 | + uint32_t check = xlnx_efuse_tbits_check(s->efuse); | ||
496 | + uint32_t val = s->regs[R_STATUS]; | ||
497 | + | ||
498 | + val = FIELD_DP32(val, STATUS, EFUSE_0_TBIT, !!(check & (1 << 0))); | ||
499 | + val = FIELD_DP32(val, STATUS, EFUSE_1_TBIT, !!(check & (1 << 1))); | ||
500 | + val = FIELD_DP32(val, STATUS, EFUSE_2_TBIT, !!(check & (1 << 2))); | ||
501 | + | ||
502 | + s->regs[R_STATUS] = val; | ||
503 | +} | ||
504 | + | ||
505 | +static void efuse_anchor_bits_check(XlnxVersalEFuseCtrl *s) | ||
506 | +{ | ||
507 | + unsigned page; | ||
508 | + | ||
509 | + if (!s->efuse || !s->efuse->init_tbits) { | ||
510 | + return; | ||
511 | + } | ||
512 | + | ||
513 | + for (page = 0; page < s->efuse->efuse_nr; page++) { | ||
514 | + uint32_t row = 0, bit; | ||
515 | + | ||
516 | + row = FIELD_DP32(row, EFUSE_PGM_ADDR, PAGE, page); | ||
517 | + row = FIELD_DP32(row, EFUSE_PGM_ADDR, ROW, EFUSE_ANCHOR_ROW); | ||
518 | + | ||
519 | + bit = FIELD_DP32(row, EFUSE_PGM_ADDR, COLUMN, EFUSE_ANCHOR_3_COL); | ||
520 | + if (!xlnx_efuse_get_bit(s->efuse, bit)) { | ||
521 | + xlnx_efuse_set_bit(s->efuse, bit); | ||
522 | + } | ||
523 | + | ||
524 | + bit = FIELD_DP32(row, EFUSE_PGM_ADDR, COLUMN, EFUSE_ANCHOR_1_COL); | ||
525 | + if (!xlnx_efuse_get_bit(s->efuse, bit)) { | ||
526 | + xlnx_efuse_set_bit(s->efuse, bit); | ||
527 | + } | ||
528 | + } | ||
529 | +} | ||
530 | + | ||
531 | +static void efuse_key_crc_check(RegisterInfo *reg, uint32_t crc, | ||
532 | + uint32_t pass_mask, uint32_t done_mask, | ||
533 | + unsigned first, uint32_t lk_mask) | ||
534 | +{ | ||
535 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(reg->opaque); | ||
536 | + uint32_t r, lk_bits; | ||
537 | + | ||
538 | + /* | ||
539 | + * To start, assume both DONE and PASS, and clear PASS by xor | ||
540 | + * if CRC-check fails or CRC-check disabled by lock fuse. | ||
541 | + */ | ||
542 | + r = s->regs[R_STATUS] | done_mask | pass_mask; | ||
543 | + | ||
544 | + lk_bits = xlnx_efuse_get_row(s->efuse, EFUSE_KEY_CRC_LK_ROW) & lk_mask; | ||
545 | + if (lk_bits == 0 && xlnx_efuse_k256_check(s->efuse, crc, first)) { | ||
546 | + pass_mask = 0; | ||
547 | + } | ||
548 | + | ||
549 | + s->regs[R_STATUS] = r ^ pass_mask; | ||
550 | +} | ||
551 | + | ||
552 | +static void efuse_data_sync(XlnxVersalEFuseCtrl *s) | ||
553 | +{ | ||
554 | + efuse_status_tbits_sync(s); | ||
555 | +} | ||
556 | + | ||
557 | +static int efuse_lk_spec_cmp(const void *a, const void *b) | ||
558 | +{ | ||
559 | + uint16_t r1 = ((const XlnxEFuseLkSpec *)a)->row; | ||
560 | + uint16_t r2 = ((const XlnxEFuseLkSpec *)b)->row; | ||
561 | + | ||
562 | + return (r1 > r2) - (r1 < r2); | ||
563 | +} | ||
564 | + | ||
565 | +static void efuse_lk_spec_sort(XlnxVersalEFuseCtrl *s) | ||
566 | +{ | ||
567 | + XlnxEFuseLkSpec *ary = s->extra_pg0_lock_spec; | ||
568 | + const uint32_t n8 = s->extra_pg0_lock_n16 * 2; | ||
569 | + const uint32_t sz = sizeof(ary[0]); | ||
570 | + const uint32_t cnt = n8 / sz; | ||
571 | + | ||
572 | + if (ary && cnt) { | ||
573 | + qsort(ary, cnt, sz, efuse_lk_spec_cmp); | ||
574 | + } | ||
575 | +} | ||
576 | + | ||
577 | +static uint32_t efuse_lk_spec_find(XlnxVersalEFuseCtrl *s, uint32_t row) | ||
578 | +{ | ||
579 | + const XlnxEFuseLkSpec *ary = s->extra_pg0_lock_spec; | ||
580 | + const uint32_t n8 = s->extra_pg0_lock_n16 * 2; | ||
581 | + const uint32_t sz = sizeof(ary[0]); | ||
582 | + const uint32_t cnt = n8 / sz; | ||
583 | + const XlnxEFuseLkSpec *item = NULL; | ||
584 | + | ||
585 | + if (ary && cnt) { | ||
586 | + XlnxEFuseLkSpec k = { .row = row, }; | ||
587 | + | ||
588 | + item = bsearch(&k, ary, cnt, sz, efuse_lk_spec_cmp); | ||
589 | + } | ||
590 | + | ||
591 | + return item ? item->lk_bit : 0; | ||
592 | +} | ||
593 | + | ||
594 | +static uint32_t efuse_bit_locked(XlnxVersalEFuseCtrl *s, uint32_t bit) | ||
595 | +{ | ||
596 | + /* Hard-coded locks */ | ||
597 | + static const uint16_t pg0_hard_lock[] = { | ||
598 | + [4] = EFUSE_GLITCH_DET_WR_LK, | ||
599 | + [37] = EFUSE_BOOT_ENV_WR_LK, | ||
600 | + | ||
601 | + [8 ... 11] = EFUSE_DNA_WR_LK, | ||
602 | + [12 ... 19] = EFUSE_AES_WR_LK, | ||
603 | + [20 ... 27] = EFUSE_USER_KEY_0_WR_LK, | ||
604 | + [28 ... 35] = EFUSE_USER_KEY_1_WR_LK, | ||
605 | + [64 ... 71] = EFUSE_PPK0_WR_LK, | ||
606 | + [72 ... 79] = EFUSE_PPK1_WR_LK, | ||
607 | + [80 ... 87] = EFUSE_PPK2_WR_LK, | ||
608 | + }; | ||
609 | + | ||
610 | + uint32_t row = FIELD_EX32(bit, EFUSE_PGM_ADDR, ROW); | ||
611 | + uint32_t lk_bit = ARRAY_GET(pg0_hard_lock, row, 0); | ||
612 | + | ||
613 | + return lk_bit ? lk_bit : efuse_lk_spec_find(s, row); | ||
614 | +} | ||
615 | + | ||
616 | +static bool efuse_pgm_locked(XlnxVersalEFuseCtrl *s, unsigned int bit) | ||
617 | +{ | ||
618 | + | ||
619 | + unsigned int lock = 1; | ||
620 | + | ||
621 | + /* Global lock */ | ||
622 | + if (!ARRAY_FIELD_EX32(s->regs, CFG, PGM_EN)) { | ||
623 | + goto ret_lock; | ||
624 | + } | ||
625 | + | ||
626 | + /* Row lock */ | ||
627 | + switch (FIELD_EX32(bit, EFUSE_PGM_ADDR, PAGE)) { | ||
628 | + case 0: | ||
629 | + if (ARRAY_FIELD_EX32(s->regs, EFUSE_PGM_LOCK, SPK_ID_LOCK) && | ||
630 | + bit >= EFUSE_PGM_LOCKED_START && bit <= EFUSE_PGM_LOCKED_END) { | ||
631 | + goto ret_lock; | ||
632 | + } | ||
633 | + | ||
634 | + lock = efuse_bit_locked(s, bit); | ||
635 | + break; | ||
636 | + case EFUSE_PUF_PAGE: | ||
637 | + if (bit < EFUSE_PUF_SYN_START || bit > EFUSE_PUF_SYN_END) { | ||
638 | + lock = 0; | ||
639 | + goto ret_lock; | ||
640 | + } | ||
641 | + | ||
642 | + lock = EFUSE_PUF_SYN_LK; | ||
643 | + break; | ||
644 | + default: | ||
645 | + lock = 0; | ||
646 | + goto ret_lock; | ||
647 | + } | ||
648 | + | ||
649 | + /* Row lock by an efuse bit */ | ||
650 | + if (lock) { | ||
651 | + lock = xlnx_efuse_get_bit(s->efuse, lock); | ||
652 | + } | ||
653 | + | ||
654 | + ret_lock: | ||
655 | + return lock != 0; | ||
656 | +} | ||
657 | + | ||
658 | +static void efuse_pgm_addr_postw(RegisterInfo *reg, uint64_t val64) | ||
659 | +{ | ||
660 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(reg->opaque); | ||
661 | + unsigned bit = val64; | ||
662 | + bool ok = false; | ||
663 | + | ||
664 | + /* Always zero out PGM_ADDR because it is write-only */ | ||
665 | + s->regs[R_EFUSE_PGM_ADDR] = 0; | ||
666 | + | ||
667 | + /* | ||
668 | + * Indicate error if bit is write-protected (or read-only | ||
669 | + * as guarded by efuse_set_bit()). | ||
670 | + * | ||
671 | + * Keep it simple by not modeling program timing. | ||
672 | + * | ||
673 | + * Note: model must NEVER clear the PGM_ERROR bit; it is | ||
674 | + * up to guest to do so (or by reset). | ||
675 | + */ | ||
676 | + if (efuse_pgm_locked(s, bit)) { | ||
677 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
678 | + "%s: Denied setting of efuse<%u, %u, %u>\n", | ||
679 | + object_get_canonical_path(OBJECT(s)), | ||
680 | + FIELD_EX32(bit, EFUSE_PGM_ADDR, PAGE), | ||
681 | + FIELD_EX32(bit, EFUSE_PGM_ADDR, ROW), | ||
682 | + FIELD_EX32(bit, EFUSE_PGM_ADDR, COLUMN)); | ||
683 | + } else if (xlnx_efuse_set_bit(s->efuse, bit)) { | ||
684 | + ok = true; | ||
685 | + if (EFUSE_TBIT_POS(bit)) { | ||
686 | + efuse_status_tbits_sync(s); | ||
687 | + } | ||
688 | + } | ||
689 | + | ||
690 | + if (!ok) { | ||
691 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, PGM_ERROR, 1); | ||
692 | + } | ||
693 | + | ||
694 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, PGM_DONE, 1); | ||
695 | + efuse_imr_update_irq(s); | ||
696 | +} | ||
697 | + | ||
698 | +static void efuse_rd_addr_postw(RegisterInfo *reg, uint64_t val64) | ||
699 | +{ | ||
700 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(reg->opaque); | ||
701 | + unsigned bit = val64; | ||
702 | + bool denied; | ||
703 | + | ||
704 | + /* Always zero out RD_ADDR because it is write-only */ | ||
705 | + s->regs[R_EFUSE_RD_ADDR] = 0; | ||
706 | + | ||
707 | + /* | ||
708 | + * Indicate error if row is read-blocked. | ||
709 | + * | ||
710 | + * Note: model must NEVER clear the RD_ERROR bit; it is | ||
711 | + * up to guest to do so (or by reset). | ||
712 | + */ | ||
713 | + s->regs[R_EFUSE_RD_DATA] = xlnx_versal_efuse_read_row(s->efuse, | ||
714 | + bit, &denied); | ||
715 | + if (denied) { | ||
716 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
717 | + "%s: Denied reading of efuse<%u, %u>\n", | ||
718 | + object_get_canonical_path(OBJECT(s)), | ||
719 | + FIELD_EX32(bit, EFUSE_RD_ADDR, PAGE), | ||
720 | + FIELD_EX32(bit, EFUSE_RD_ADDR, ROW)); | ||
721 | + | ||
722 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, RD_ERROR, 1); | ||
723 | + } | ||
724 | + | ||
725 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, RD_DONE, 1); | ||
726 | + efuse_imr_update_irq(s); | ||
727 | + return; | ||
728 | +} | ||
729 | + | ||
730 | +static uint64_t efuse_cache_load_prew(RegisterInfo *reg, uint64_t val64) | ||
731 | +{ | ||
732 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(reg->opaque); | ||
733 | + | ||
734 | + if (val64 & R_EFUSE_CACHE_LOAD_LOAD_MASK) { | ||
735 | + efuse_data_sync(s); | ||
736 | + | ||
737 | + ARRAY_FIELD_DP32(s->regs, STATUS, CACHE_DONE, 1); | ||
738 | + efuse_imr_update_irq(s); | ||
739 | + } | ||
740 | + | ||
741 | + return 0; | ||
742 | +} | ||
743 | + | ||
744 | +static uint64_t efuse_pgm_lock_prew(RegisterInfo *reg, uint64_t val64) | ||
745 | +{ | ||
746 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(reg->opaque); | ||
747 | + | ||
748 | + /* Ignore all other bits */ | ||
749 | + val64 = FIELD_EX32(val64, EFUSE_PGM_LOCK, SPK_ID_LOCK); | ||
750 | + | ||
751 | + /* Once the bit is written 1, only reset will clear it to 0 */ | ||
752 | + val64 |= ARRAY_FIELD_EX32(s->regs, EFUSE_PGM_LOCK, SPK_ID_LOCK); | ||
753 | + | ||
754 | + return val64; | ||
755 | +} | ||
756 | + | ||
757 | +static void efuse_aes_crc_postw(RegisterInfo *reg, uint64_t val64) | ||
758 | +{ | ||
759 | + efuse_key_crc_check(reg, val64, | ||
760 | + R_STATUS_AES_CRC_PASS_MASK, | ||
761 | + R_STATUS_AES_CRC_DONE_MASK, | ||
762 | + EFUSE_AES_KEY_START, | ||
763 | + EFUSE_AES_KEY_CRC_LK_MASK); | ||
764 | +} | ||
765 | + | ||
766 | +static void efuse_aes_u0_crc_postw(RegisterInfo *reg, uint64_t val64) | ||
767 | +{ | ||
768 | + efuse_key_crc_check(reg, val64, | ||
769 | + R_STATUS_AES_USER_KEY_0_CRC_PASS_MASK, | ||
770 | + R_STATUS_AES_USER_KEY_0_CRC_DONE_MASK, | ||
771 | + EFUSE_USER_KEY_0_START, | ||
772 | + EFUSE_USER_KEY_0_CRC_LK_MASK); | ||
773 | +} | ||
774 | + | ||
775 | +static void efuse_aes_u1_crc_postw(RegisterInfo *reg, uint64_t val64) | ||
776 | +{ | ||
777 | + efuse_key_crc_check(reg, val64, | ||
778 | + R_STATUS_AES_USER_KEY_1_CRC_PASS_MASK, | ||
779 | + R_STATUS_AES_USER_KEY_1_CRC_DONE_MASK, | ||
780 | + EFUSE_USER_KEY_1_START, | ||
781 | + EFUSE_USER_KEY_1_CRC_LK_MASK); | ||
782 | +} | ||
783 | + | ||
784 | +static uint64_t efuse_wr_lock_prew(RegisterInfo *reg, uint64_t val) | ||
785 | +{ | ||
786 | + return val != R_WR_LOCK_UNLOCK_PASSCODE; | ||
787 | +} | ||
788 | + | ||
789 | +static const RegisterAccessInfo efuse_ctrl_regs_info[] = { | ||
790 | + { .name = "WR_LOCK", .addr = A_WR_LOCK, | ||
791 | + .reset = 0x1, | ||
792 | + .pre_write = efuse_wr_lock_prew, | ||
793 | + },{ .name = "CFG", .addr = A_CFG, | ||
794 | + .rsvd = 0x9, | ||
795 | + },{ .name = "STATUS", .addr = A_STATUS, | ||
796 | + .rsvd = 0x8, | ||
797 | + .ro = 0xfff, | ||
798 | + },{ .name = "EFUSE_PGM_ADDR", .addr = A_EFUSE_PGM_ADDR, | ||
799 | + .post_write = efuse_pgm_addr_postw, | ||
800 | + },{ .name = "EFUSE_RD_ADDR", .addr = A_EFUSE_RD_ADDR, | ||
801 | + .rsvd = 0x1f, | ||
802 | + .post_write = efuse_rd_addr_postw, | ||
803 | + },{ .name = "EFUSE_RD_DATA", .addr = A_EFUSE_RD_DATA, | ||
804 | + .ro = 0xffffffff, | ||
805 | + },{ .name = "TPGM", .addr = A_TPGM, | ||
806 | + },{ .name = "TRD", .addr = A_TRD, | ||
807 | + .reset = 0x19, | ||
808 | + },{ .name = "TSU_H_PS", .addr = A_TSU_H_PS, | ||
809 | + .reset = 0xff, | ||
810 | + },{ .name = "TSU_H_PS_CS", .addr = A_TSU_H_PS_CS, | ||
811 | + .reset = 0x11, | ||
812 | + },{ .name = "TRDM", .addr = A_TRDM, | ||
813 | + .reset = 0x3a, | ||
814 | + },{ .name = "TSU_H_CS", .addr = A_TSU_H_CS, | ||
815 | + .reset = 0x16, | ||
816 | + },{ .name = "EFUSE_ISR", .addr = A_EFUSE_ISR, | ||
817 | + .rsvd = 0x7fff8000, | ||
818 | + .w1c = 0x80007fff, | ||
819 | + .post_write = efuse_isr_postw, | ||
820 | + },{ .name = "EFUSE_IMR", .addr = A_EFUSE_IMR, | ||
821 | + .reset = 0x80007fff, | ||
822 | + .rsvd = 0x7fff8000, | ||
823 | + .ro = 0xffffffff, | ||
824 | + },{ .name = "EFUSE_IER", .addr = A_EFUSE_IER, | ||
825 | + .rsvd = 0x7fff8000, | ||
826 | + .pre_write = efuse_ier_prew, | ||
827 | + },{ .name = "EFUSE_IDR", .addr = A_EFUSE_IDR, | ||
828 | + .rsvd = 0x7fff8000, | ||
829 | + .pre_write = efuse_idr_prew, | ||
830 | + },{ .name = "EFUSE_CACHE_LOAD", .addr = A_EFUSE_CACHE_LOAD, | ||
831 | + .pre_write = efuse_cache_load_prew, | ||
832 | + },{ .name = "EFUSE_PGM_LOCK", .addr = A_EFUSE_PGM_LOCK, | ||
833 | + .pre_write = efuse_pgm_lock_prew, | ||
834 | + },{ .name = "EFUSE_AES_CRC", .addr = A_EFUSE_AES_CRC, | ||
835 | + .post_write = efuse_aes_crc_postw, | ||
836 | + },{ .name = "EFUSE_AES_USR_KEY0_CRC", .addr = A_EFUSE_AES_USR_KEY0_CRC, | ||
837 | + .post_write = efuse_aes_u0_crc_postw, | ||
838 | + },{ .name = "EFUSE_AES_USR_KEY1_CRC", .addr = A_EFUSE_AES_USR_KEY1_CRC, | ||
839 | + .post_write = efuse_aes_u1_crc_postw, | ||
840 | + },{ .name = "EFUSE_PD", .addr = A_EFUSE_PD, | ||
841 | + .ro = 0xfffffffe, | ||
842 | + },{ .name = "EFUSE_ANLG_OSC_SW_1LP", .addr = A_EFUSE_ANLG_OSC_SW_1LP, | ||
843 | + },{ .name = "EFUSE_TEST_CTRL", .addr = A_EFUSE_TEST_CTRL, | ||
844 | + .reset = 0x8, | ||
845 | + } | ||
846 | +}; | ||
847 | + | ||
848 | +static void efuse_ctrl_reg_write(void *opaque, hwaddr addr, | ||
849 | + uint64_t data, unsigned size) | ||
850 | +{ | ||
851 | + RegisterInfoArray *reg_array = opaque; | ||
852 | + XlnxVersalEFuseCtrl *s; | ||
853 | + Object *dev; | ||
854 | + | ||
855 | + assert(reg_array != NULL); | ||
856 | + | ||
857 | + dev = reg_array->mem.owner; | ||
858 | + assert(dev); | ||
859 | + | ||
860 | + s = XLNX_VERSAL_EFUSE_CTRL(dev); | ||
861 | + | ||
862 | + if (addr != A_WR_LOCK && s->regs[R_WR_LOCK]) { | ||
863 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
864 | + "%s[reg_0x%02lx]: Attempt to write locked register.\n", | ||
865 | + object_get_canonical_path(OBJECT(s)), (long)addr); | ||
866 | + } else { | ||
867 | + register_write_memory(opaque, addr, data, size); | ||
868 | + } | ||
869 | +} | ||
870 | + | ||
871 | +static void efuse_ctrl_register_reset(RegisterInfo *reg) | ||
872 | +{ | ||
873 | + if (!reg->data || !reg->access) { | ||
874 | + return; | ||
875 | + } | ||
876 | + | ||
877 | + /* Reset must not trigger some registers' writers */ | ||
878 | + switch (reg->access->addr) { | ||
879 | + case A_EFUSE_AES_CRC: | ||
880 | + case A_EFUSE_AES_USR_KEY0_CRC: | ||
881 | + case A_EFUSE_AES_USR_KEY1_CRC: | ||
882 | + *(uint32_t *)reg->data = reg->access->reset; | ||
883 | + return; | ||
884 | + } | ||
885 | + | ||
886 | + register_reset(reg); | ||
887 | +} | ||
888 | + | ||
889 | +static void efuse_ctrl_reset(DeviceState *dev) | ||
890 | +{ | ||
891 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(dev); | ||
892 | + unsigned int i; | ||
893 | + | ||
894 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
895 | + efuse_ctrl_register_reset(&s->regs_info[i]); | ||
896 | + } | ||
897 | + | ||
898 | + efuse_anchor_bits_check(s); | ||
899 | + efuse_data_sync(s); | ||
900 | + efuse_imr_update_irq(s); | ||
901 | +} | ||
902 | + | ||
903 | +static const MemoryRegionOps efuse_ctrl_ops = { | ||
904 | + .read = register_read_memory, | ||
905 | + .write = efuse_ctrl_reg_write, | ||
906 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
907 | + .valid = { | ||
908 | + .min_access_size = 4, | ||
909 | + .max_access_size = 4, | ||
910 | + }, | ||
911 | +}; | ||
912 | + | ||
913 | +static void efuse_ctrl_realize(DeviceState *dev, Error **errp) | ||
914 | +{ | ||
915 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(dev); | ||
916 | + const uint32_t lks_sz = sizeof(XlnxEFuseLkSpec) / 2; | ||
917 | + | ||
918 | + if (!s->efuse) { | ||
919 | + error_setg(errp, "%s.efuse: link property not connected to XLNX-EFUSE", | ||
920 | + object_get_canonical_path(OBJECT(dev))); | ||
921 | + return; | ||
922 | + } | ||
923 | + | ||
924 | + /* Sort property-defined pgm-locks for bsearch lookup */ | ||
925 | + if ((s->extra_pg0_lock_n16 % lks_sz) != 0) { | ||
926 | + error_setg(errp, | ||
927 | + "%s.pg0-lock: array property item-count not multiple of %u", | ||
928 | + object_get_canonical_path(OBJECT(dev)), lks_sz); | ||
929 | + return; | ||
930 | + } | ||
931 | + | ||
932 | + efuse_lk_spec_sort(s); | ||
933 | +} | ||
934 | + | ||
935 | +static void efuse_ctrl_init(Object *obj) | ||
936 | +{ | ||
937 | + XlnxVersalEFuseCtrl *s = XLNX_VERSAL_EFUSE_CTRL(obj); | ||
938 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
939 | + RegisterInfoArray *reg_array; | ||
940 | + | ||
941 | + reg_array = | ||
942 | + register_init_block32(DEVICE(obj), efuse_ctrl_regs_info, | ||
943 | + ARRAY_SIZE(efuse_ctrl_regs_info), | ||
944 | + s->regs_info, s->regs, | ||
945 | + &efuse_ctrl_ops, | ||
946 | + XLNX_VERSAL_EFUSE_CTRL_ERR_DEBUG, | ||
947 | + R_MAX * 4); | ||
948 | + | ||
949 | + sysbus_init_mmio(sbd, ®_array->mem); | ||
950 | + sysbus_init_irq(sbd, &s->irq_efuse_imr); | ||
951 | +} | ||
952 | + | ||
953 | +static const VMStateDescription vmstate_efuse_ctrl = { | ||
954 | + .name = TYPE_XLNX_VERSAL_EFUSE_CTRL, | ||
955 | + .version_id = 1, | ||
956 | + .minimum_version_id = 1, | ||
957 | + .fields = (VMStateField[]) { | ||
958 | + VMSTATE_UINT32_ARRAY(regs, XlnxVersalEFuseCtrl, R_MAX), | ||
959 | + VMSTATE_END_OF_LIST(), | ||
960 | + } | ||
961 | +}; | ||
962 | + | ||
963 | +static Property efuse_ctrl_props[] = { | ||
964 | + DEFINE_PROP_LINK("efuse", | ||
965 | + XlnxVersalEFuseCtrl, efuse, | ||
966 | + TYPE_XLNX_EFUSE, XlnxEFuse *), | ||
967 | + DEFINE_PROP_ARRAY("pg0-lock", | ||
968 | + XlnxVersalEFuseCtrl, extra_pg0_lock_n16, | ||
969 | + extra_pg0_lock_spec, qdev_prop_uint16, uint16_t), | ||
970 | + | ||
971 | + DEFINE_PROP_END_OF_LIST(), | ||
972 | +}; | ||
973 | + | ||
974 | +static void efuse_ctrl_class_init(ObjectClass *klass, void *data) | ||
975 | +{ | ||
976 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
977 | + | ||
978 | + dc->reset = efuse_ctrl_reset; | ||
979 | + dc->realize = efuse_ctrl_realize; | ||
980 | + dc->vmsd = &vmstate_efuse_ctrl; | ||
981 | + device_class_set_props(dc, efuse_ctrl_props); | ||
982 | +} | ||
983 | + | ||
984 | +static const TypeInfo efuse_ctrl_info = { | ||
985 | + .name = TYPE_XLNX_VERSAL_EFUSE_CTRL, | ||
986 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
987 | + .instance_size = sizeof(XlnxVersalEFuseCtrl), | ||
988 | + .class_init = efuse_ctrl_class_init, | ||
989 | + .instance_init = efuse_ctrl_init, | ||
990 | +}; | ||
991 | + | ||
992 | +static void efuse_ctrl_register_types(void) | ||
993 | +{ | ||
994 | + type_register_static(&efuse_ctrl_info); | ||
995 | +} | ||
996 | + | ||
997 | +type_init(efuse_ctrl_register_types) | ||
998 | + | ||
999 | +/* | ||
1000 | + * Retrieve a row, with unreadable bits returned as 0. | ||
1001 | + */ | ||
1002 | +uint32_t xlnx_versal_efuse_read_row(XlnxEFuse *efuse, | ||
1003 | + uint32_t bit, bool *denied) | ||
1004 | +{ | ||
1005 | + bool dummy; | ||
1006 | + | ||
1007 | + if (!denied) { | ||
1008 | + denied = &dummy; | ||
1009 | + } | ||
1010 | + | ||
1011 | + if (bit >= EFUSE_RD_BLOCKED_START && bit <= EFUSE_RD_BLOCKED_END) { | ||
1012 | + *denied = true; | ||
1013 | + return 0; | ||
1014 | + } | ||
1015 | + | ||
1016 | + *denied = false; | ||
1017 | + return xlnx_efuse_get_row(efuse, bit); | ||
1018 | +} | ||
1019 | diff --git a/hw/nvram/Kconfig b/hw/nvram/Kconfig | ||
33 | index XXXXXXX..XXXXXXX 100644 | 1020 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/rtc/exynos4210_rtc.c | 1021 | --- a/hw/nvram/Kconfig |
35 | +++ b/hw/rtc/exynos4210_rtc.c | 1022 | +++ b/hw/nvram/Kconfig |
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj) | 1023 | @@ -XXX,XX +XXX,XX @@ config XLNX_EFUSE_CRC |
37 | sysbus_init_mmio(dev, &s->iomem); | 1024 | config XLNX_EFUSE |
38 | } | 1025 | bool |
39 | 1026 | select XLNX_EFUSE_CRC | |
40 | +static void exynos4210_rtc_finalize(Object *obj) | 1027 | + |
41 | +{ | 1028 | +config XLNX_EFUSE_VERSAL |
42 | + Exynos4210RTCState *s = EXYNOS4210_RTC(obj); | 1029 | + bool |
43 | + | 1030 | + select XLNX_EFUSE |
44 | + ptimer_free(s->ptimer); | 1031 | diff --git a/hw/nvram/meson.build b/hw/nvram/meson.build |
45 | + ptimer_free(s->ptimer_1Hz); | 1032 | index XXXXXXX..XXXXXXX 100644 |
46 | +} | 1033 | --- a/hw/nvram/meson.build |
47 | + | 1034 | +++ b/hw/nvram/meson.build |
48 | static void exynos4210_rtc_class_init(ObjectClass *klass, void *data) | 1035 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_otp.c')) |
49 | { | 1036 | softmmu_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('nrf51_nvm.c')) |
50 | DeviceClass *dc = DEVICE_CLASS(klass); | 1037 | softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE_CRC', if_true: files('xlnx-efuse-crc.c')) |
51 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_rtc_info = { | 1038 | softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE', if_true: files('xlnx-efuse.c')) |
52 | .parent = TYPE_SYS_BUS_DEVICE, | 1039 | +softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE_VERSAL', if_true: files( |
53 | .instance_size = sizeof(Exynos4210RTCState), | 1040 | + 'xlnx-versal-efuse-cache.c', |
54 | .instance_init = exynos4210_rtc_init, | 1041 | + 'xlnx-versal-efuse-ctrl.c')) |
55 | + .instance_finalize = exynos4210_rtc_finalize, | 1042 | |
56 | .class_init = exynos4210_rtc_class_init, | 1043 | specific_ss.add(when: 'CONFIG_PSERIES', if_true: files('spapr_nvram.c')) |
57 | }; | ||
58 | |||
59 | -- | 1044 | -- |
60 | 2.20.1 | 1045 | 2.20.1 |
61 | 1046 | ||
62 | 1047 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Tong Ho <tong.ho@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Correct the indexing into s->cpu_ctlr for vCPUs. | 3 | This implements the Xilinx ZynqMP eFuse, an one-time |
4 | field-programmable non-volatile storage device. There is | ||
5 | only one such device in the Xilinx ZynqMP product family. | ||
6 | |||
7 | Co-authored-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
8 | Co-authored-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | ||
4 | 9 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 10 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 12 | Signed-off-by: Tong Ho <tong.ho@xilinx.com> |
8 | Message-id: 20201214222154.3480243-2-edgar.iglesias@gmail.com | 13 | Message-id: 20210917052400.1249094-4-tong.ho@xilinx.com |
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 16 | --- |
11 | hw/intc/arm_gic.c | 4 +++- | 17 | include/hw/nvram/xlnx-zynqmp-efuse.h | 44 ++ |
12 | 1 file changed, 3 insertions(+), 1 deletion(-) | 18 | hw/nvram/xlnx-zynqmp-efuse.c | 855 +++++++++++++++++++++++++++ |
19 | hw/nvram/Kconfig | 4 + | ||
20 | hw/nvram/meson.build | 2 + | ||
21 | 4 files changed, 905 insertions(+) | ||
22 | create mode 100644 include/hw/nvram/xlnx-zynqmp-efuse.h | ||
23 | create mode 100644 hw/nvram/xlnx-zynqmp-efuse.c | ||
13 | 24 | ||
14 | diff --git a/hw/intc/arm_gic.c b/hw/intc/arm_gic.c | 25 | diff --git a/include/hw/nvram/xlnx-zynqmp-efuse.h b/include/hw/nvram/xlnx-zynqmp-efuse.h |
26 | new file mode 100644 | ||
27 | index XXXXXXX..XXXXXXX | ||
28 | --- /dev/null | ||
29 | +++ b/include/hw/nvram/xlnx-zynqmp-efuse.h | ||
30 | @@ -XXX,XX +XXX,XX @@ | ||
31 | +/* | ||
32 | + * Copyright (c) 2021 Xilinx Inc. | ||
33 | + * | ||
34 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
35 | + * of this software and associated documentation files (the "Software"), to deal | ||
36 | + * in the Software without restriction, including without limitation the rights | ||
37 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
38 | + * copies of the Software, and to permit persons to whom the Software is | ||
39 | + * furnished to do so, subject to the following conditions: | ||
40 | + * | ||
41 | + * The above copyright notice and this permission notice shall be included in | ||
42 | + * all copies or substantial portions of the Software. | ||
43 | + * | ||
44 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
45 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
46 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
47 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
48 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
49 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
50 | + * THE SOFTWARE. | ||
51 | + */ | ||
52 | +#ifndef XLNX_ZYNQMP_EFUSE_H | ||
53 | +#define XLNX_ZYNQMP_EFUSE_H | ||
54 | + | ||
55 | +#include "hw/irq.h" | ||
56 | +#include "hw/sysbus.h" | ||
57 | +#include "hw/register.h" | ||
58 | +#include "hw/nvram/xlnx-efuse.h" | ||
59 | + | ||
60 | +#define XLNX_ZYNQMP_EFUSE_R_MAX ((0x10fc / 4) + 1) | ||
61 | + | ||
62 | +#define TYPE_XLNX_ZYNQMP_EFUSE "xlnx,zynqmp-efuse" | ||
63 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPEFuse, XLNX_ZYNQMP_EFUSE); | ||
64 | + | ||
65 | +struct XlnxZynqMPEFuse { | ||
66 | + SysBusDevice parent_obj; | ||
67 | + qemu_irq irq; | ||
68 | + | ||
69 | + XlnxEFuse *efuse; | ||
70 | + uint32_t regs[XLNX_ZYNQMP_EFUSE_R_MAX]; | ||
71 | + RegisterInfo regs_info[XLNX_ZYNQMP_EFUSE_R_MAX]; | ||
72 | +}; | ||
73 | + | ||
74 | +#endif | ||
75 | diff --git a/hw/nvram/xlnx-zynqmp-efuse.c b/hw/nvram/xlnx-zynqmp-efuse.c | ||
76 | new file mode 100644 | ||
77 | index XXXXXXX..XXXXXXX | ||
78 | --- /dev/null | ||
79 | +++ b/hw/nvram/xlnx-zynqmp-efuse.c | ||
80 | @@ -XXX,XX +XXX,XX @@ | ||
81 | +/* | ||
82 | + * QEMU model of the ZynqMP eFuse | ||
83 | + * | ||
84 | + * Copyright (c) 2015 Xilinx Inc. | ||
85 | + * | ||
86 | + * Written by Edgar E. Iglesias <edgari@xilinx.com> | ||
87 | + * | ||
88 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
89 | + * of this software and associated documentation files (the "Software"), to deal | ||
90 | + * in the Software without restriction, including without limitation the rights | ||
91 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
92 | + * copies of the Software, and to permit persons to whom the Software is | ||
93 | + * furnished to do so, subject to the following conditions: | ||
94 | + * | ||
95 | + * The above copyright notice and this permission notice shall be included in | ||
96 | + * all copies or substantial portions of the Software. | ||
97 | + * | ||
98 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
99 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
100 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
101 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
102 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
103 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
104 | + * THE SOFTWARE. | ||
105 | + */ | ||
106 | + | ||
107 | +#include "qemu/osdep.h" | ||
108 | +#include "hw/nvram/xlnx-zynqmp-efuse.h" | ||
109 | + | ||
110 | +#include "qemu/log.h" | ||
111 | +#include "qapi/error.h" | ||
112 | +#include "migration/vmstate.h" | ||
113 | +#include "hw/qdev-properties.h" | ||
114 | + | ||
115 | +#ifndef ZYNQMP_EFUSE_ERR_DEBUG | ||
116 | +#define ZYNQMP_EFUSE_ERR_DEBUG 0 | ||
117 | +#endif | ||
118 | + | ||
119 | +REG32(WR_LOCK, 0x0) | ||
120 | + FIELD(WR_LOCK, LOCK, 0, 16) | ||
121 | +REG32(CFG, 0x4) | ||
122 | + FIELD(CFG, SLVERR_ENABLE, 5, 1) | ||
123 | + FIELD(CFG, MARGIN_RD, 2, 2) | ||
124 | + FIELD(CFG, PGM_EN, 1, 1) | ||
125 | + FIELD(CFG, EFUSE_CLK_SEL, 0, 1) | ||
126 | +REG32(STATUS, 0x8) | ||
127 | + FIELD(STATUS, AES_CRC_PASS, 7, 1) | ||
128 | + FIELD(STATUS, AES_CRC_DONE, 6, 1) | ||
129 | + FIELD(STATUS, CACHE_DONE, 5, 1) | ||
130 | + FIELD(STATUS, CACHE_LOAD, 4, 1) | ||
131 | + FIELD(STATUS, EFUSE_3_TBIT, 2, 1) | ||
132 | + FIELD(STATUS, EFUSE_2_TBIT, 1, 1) | ||
133 | + FIELD(STATUS, EFUSE_0_TBIT, 0, 1) | ||
134 | +REG32(EFUSE_PGM_ADDR, 0xc) | ||
135 | + FIELD(EFUSE_PGM_ADDR, EFUSE, 11, 2) | ||
136 | + FIELD(EFUSE_PGM_ADDR, ROW, 5, 6) | ||
137 | + FIELD(EFUSE_PGM_ADDR, COLUMN, 0, 5) | ||
138 | +REG32(EFUSE_RD_ADDR, 0x10) | ||
139 | + FIELD(EFUSE_RD_ADDR, EFUSE, 11, 2) | ||
140 | + FIELD(EFUSE_RD_ADDR, ROW, 5, 6) | ||
141 | +REG32(EFUSE_RD_DATA, 0x14) | ||
142 | +REG32(TPGM, 0x18) | ||
143 | + FIELD(TPGM, VALUE, 0, 16) | ||
144 | +REG32(TRD, 0x1c) | ||
145 | + FIELD(TRD, VALUE, 0, 8) | ||
146 | +REG32(TSU_H_PS, 0x20) | ||
147 | + FIELD(TSU_H_PS, VALUE, 0, 8) | ||
148 | +REG32(TSU_H_PS_CS, 0x24) | ||
149 | + FIELD(TSU_H_PS_CS, VALUE, 0, 8) | ||
150 | +REG32(TSU_H_CS, 0x2c) | ||
151 | + FIELD(TSU_H_CS, VALUE, 0, 4) | ||
152 | +REG32(EFUSE_ISR, 0x30) | ||
153 | + FIELD(EFUSE_ISR, APB_SLVERR, 31, 1) | ||
154 | + FIELD(EFUSE_ISR, CACHE_ERROR, 4, 1) | ||
155 | + FIELD(EFUSE_ISR, RD_ERROR, 3, 1) | ||
156 | + FIELD(EFUSE_ISR, RD_DONE, 2, 1) | ||
157 | + FIELD(EFUSE_ISR, PGM_ERROR, 1, 1) | ||
158 | + FIELD(EFUSE_ISR, PGM_DONE, 0, 1) | ||
159 | +REG32(EFUSE_IMR, 0x34) | ||
160 | + FIELD(EFUSE_IMR, APB_SLVERR, 31, 1) | ||
161 | + FIELD(EFUSE_IMR, CACHE_ERROR, 4, 1) | ||
162 | + FIELD(EFUSE_IMR, RD_ERROR, 3, 1) | ||
163 | + FIELD(EFUSE_IMR, RD_DONE, 2, 1) | ||
164 | + FIELD(EFUSE_IMR, PGM_ERROR, 1, 1) | ||
165 | + FIELD(EFUSE_IMR, PGM_DONE, 0, 1) | ||
166 | +REG32(EFUSE_IER, 0x38) | ||
167 | + FIELD(EFUSE_IER, APB_SLVERR, 31, 1) | ||
168 | + FIELD(EFUSE_IER, CACHE_ERROR, 4, 1) | ||
169 | + FIELD(EFUSE_IER, RD_ERROR, 3, 1) | ||
170 | + FIELD(EFUSE_IER, RD_DONE, 2, 1) | ||
171 | + FIELD(EFUSE_IER, PGM_ERROR, 1, 1) | ||
172 | + FIELD(EFUSE_IER, PGM_DONE, 0, 1) | ||
173 | +REG32(EFUSE_IDR, 0x3c) | ||
174 | + FIELD(EFUSE_IDR, APB_SLVERR, 31, 1) | ||
175 | + FIELD(EFUSE_IDR, CACHE_ERROR, 4, 1) | ||
176 | + FIELD(EFUSE_IDR, RD_ERROR, 3, 1) | ||
177 | + FIELD(EFUSE_IDR, RD_DONE, 2, 1) | ||
178 | + FIELD(EFUSE_IDR, PGM_ERROR, 1, 1) | ||
179 | + FIELD(EFUSE_IDR, PGM_DONE, 0, 1) | ||
180 | +REG32(EFUSE_CACHE_LOAD, 0x40) | ||
181 | + FIELD(EFUSE_CACHE_LOAD, LOAD, 0, 1) | ||
182 | +REG32(EFUSE_PGM_LOCK, 0x44) | ||
183 | + FIELD(EFUSE_PGM_LOCK, SPK_ID_LOCK, 0, 1) | ||
184 | +REG32(EFUSE_AES_CRC, 0x48) | ||
185 | +REG32(EFUSE_TBITS_PRGRMG_EN, 0x100) | ||
186 | + FIELD(EFUSE_TBITS_PRGRMG_EN, TBITS_PRGRMG_EN, 3, 1) | ||
187 | +REG32(DNA_0, 0x100c) | ||
188 | +REG32(DNA_1, 0x1010) | ||
189 | +REG32(DNA_2, 0x1014) | ||
190 | +REG32(IPDISABLE, 0x1018) | ||
191 | + FIELD(IPDISABLE, VCU_DIS, 8, 1) | ||
192 | + FIELD(IPDISABLE, GPU_DIS, 5, 1) | ||
193 | + FIELD(IPDISABLE, APU3_DIS, 3, 1) | ||
194 | + FIELD(IPDISABLE, APU2_DIS, 2, 1) | ||
195 | + FIELD(IPDISABLE, APU1_DIS, 1, 1) | ||
196 | + FIELD(IPDISABLE, APU0_DIS, 0, 1) | ||
197 | +REG32(SYSOSC_CTRL, 0x101c) | ||
198 | + FIELD(SYSOSC_CTRL, SYSOSC_EN, 0, 1) | ||
199 | +REG32(USER_0, 0x1020) | ||
200 | +REG32(USER_1, 0x1024) | ||
201 | +REG32(USER_2, 0x1028) | ||
202 | +REG32(USER_3, 0x102c) | ||
203 | +REG32(USER_4, 0x1030) | ||
204 | +REG32(USER_5, 0x1034) | ||
205 | +REG32(USER_6, 0x1038) | ||
206 | +REG32(USER_7, 0x103c) | ||
207 | +REG32(MISC_USER_CTRL, 0x1040) | ||
208 | + FIELD(MISC_USER_CTRL, FPD_SC_EN_0, 14, 1) | ||
209 | + FIELD(MISC_USER_CTRL, LPD_SC_EN_0, 11, 1) | ||
210 | + FIELD(MISC_USER_CTRL, LBIST_EN, 10, 1) | ||
211 | + FIELD(MISC_USER_CTRL, USR_WRLK_7, 7, 1) | ||
212 | + FIELD(MISC_USER_CTRL, USR_WRLK_6, 6, 1) | ||
213 | + FIELD(MISC_USER_CTRL, USR_WRLK_5, 5, 1) | ||
214 | + FIELD(MISC_USER_CTRL, USR_WRLK_4, 4, 1) | ||
215 | + FIELD(MISC_USER_CTRL, USR_WRLK_3, 3, 1) | ||
216 | + FIELD(MISC_USER_CTRL, USR_WRLK_2, 2, 1) | ||
217 | + FIELD(MISC_USER_CTRL, USR_WRLK_1, 1, 1) | ||
218 | + FIELD(MISC_USER_CTRL, USR_WRLK_0, 0, 1) | ||
219 | +REG32(ROM_RSVD, 0x1044) | ||
220 | + FIELD(ROM_RSVD, PBR_BOOT_ERROR, 0, 3) | ||
221 | +REG32(PUF_CHASH, 0x1050) | ||
222 | +REG32(PUF_MISC, 0x1054) | ||
223 | + FIELD(PUF_MISC, REGISTER_DIS, 31, 1) | ||
224 | + FIELD(PUF_MISC, SYN_WRLK, 30, 1) | ||
225 | + FIELD(PUF_MISC, SYN_INVLD, 29, 1) | ||
226 | + FIELD(PUF_MISC, TEST2_DIS, 28, 1) | ||
227 | + FIELD(PUF_MISC, UNUSED27, 27, 1) | ||
228 | + FIELD(PUF_MISC, UNUSED26, 26, 1) | ||
229 | + FIELD(PUF_MISC, UNUSED25, 25, 1) | ||
230 | + FIELD(PUF_MISC, UNUSED24, 24, 1) | ||
231 | + FIELD(PUF_MISC, AUX, 0, 24) | ||
232 | +REG32(SEC_CTRL, 0x1058) | ||
233 | + FIELD(SEC_CTRL, PPK1_INVLD, 30, 2) | ||
234 | + FIELD(SEC_CTRL, PPK1_WRLK, 29, 1) | ||
235 | + FIELD(SEC_CTRL, PPK0_INVLD, 27, 2) | ||
236 | + FIELD(SEC_CTRL, PPK0_WRLK, 26, 1) | ||
237 | + FIELD(SEC_CTRL, RSA_EN, 11, 15) | ||
238 | + FIELD(SEC_CTRL, SEC_LOCK, 10, 1) | ||
239 | + FIELD(SEC_CTRL, PROG_GATE_2, 9, 1) | ||
240 | + FIELD(SEC_CTRL, PROG_GATE_1, 8, 1) | ||
241 | + FIELD(SEC_CTRL, PROG_GATE_0, 7, 1) | ||
242 | + FIELD(SEC_CTRL, DFT_DIS, 6, 1) | ||
243 | + FIELD(SEC_CTRL, JTAG_DIS, 5, 1) | ||
244 | + FIELD(SEC_CTRL, ERROR_DIS, 4, 1) | ||
245 | + FIELD(SEC_CTRL, BBRAM_DIS, 3, 1) | ||
246 | + FIELD(SEC_CTRL, ENC_ONLY, 2, 1) | ||
247 | + FIELD(SEC_CTRL, AES_WRLK, 1, 1) | ||
248 | + FIELD(SEC_CTRL, AES_RDLK, 0, 1) | ||
249 | +REG32(SPK_ID, 0x105c) | ||
250 | +REG32(PPK0_0, 0x10a0) | ||
251 | +REG32(PPK0_1, 0x10a4) | ||
252 | +REG32(PPK0_2, 0x10a8) | ||
253 | +REG32(PPK0_3, 0x10ac) | ||
254 | +REG32(PPK0_4, 0x10b0) | ||
255 | +REG32(PPK0_5, 0x10b4) | ||
256 | +REG32(PPK0_6, 0x10b8) | ||
257 | +REG32(PPK0_7, 0x10bc) | ||
258 | +REG32(PPK0_8, 0x10c0) | ||
259 | +REG32(PPK0_9, 0x10c4) | ||
260 | +REG32(PPK0_10, 0x10c8) | ||
261 | +REG32(PPK0_11, 0x10cc) | ||
262 | +REG32(PPK1_0, 0x10d0) | ||
263 | +REG32(PPK1_1, 0x10d4) | ||
264 | +REG32(PPK1_2, 0x10d8) | ||
265 | +REG32(PPK1_3, 0x10dc) | ||
266 | +REG32(PPK1_4, 0x10e0) | ||
267 | +REG32(PPK1_5, 0x10e4) | ||
268 | +REG32(PPK1_6, 0x10e8) | ||
269 | +REG32(PPK1_7, 0x10ec) | ||
270 | +REG32(PPK1_8, 0x10f0) | ||
271 | +REG32(PPK1_9, 0x10f4) | ||
272 | +REG32(PPK1_10, 0x10f8) | ||
273 | +REG32(PPK1_11, 0x10fc) | ||
274 | + | ||
275 | +#define BIT_POS(ROW, COLUMN) (ROW * 32 + COLUMN) | ||
276 | +#define R_MAX (R_PPK1_11 + 1) | ||
277 | + | ||
278 | +/* #define EFUSE_XOSC 26 */ | ||
279 | + | ||
280 | +/* | ||
281 | + * eFUSE layout references: | ||
282 | + * ZynqMP: UG1085 (v2.1) August 21, 2019, p.277, Table 12-13 | ||
283 | + */ | ||
284 | +#define EFUSE_AES_RDLK BIT_POS(22, 0) | ||
285 | +#define EFUSE_AES_WRLK BIT_POS(22, 1) | ||
286 | +#define EFUSE_ENC_ONLY BIT_POS(22, 2) | ||
287 | +#define EFUSE_BBRAM_DIS BIT_POS(22, 3) | ||
288 | +#define EFUSE_ERROR_DIS BIT_POS(22, 4) | ||
289 | +#define EFUSE_JTAG_DIS BIT_POS(22, 5) | ||
290 | +#define EFUSE_DFT_DIS BIT_POS(22, 6) | ||
291 | +#define EFUSE_PROG_GATE_0 BIT_POS(22, 7) | ||
292 | +#define EFUSE_PROG_GATE_1 BIT_POS(22, 7) | ||
293 | +#define EFUSE_PROG_GATE_2 BIT_POS(22, 9) | ||
294 | +#define EFUSE_SEC_LOCK BIT_POS(22, 10) | ||
295 | +#define EFUSE_RSA_EN BIT_POS(22, 11) | ||
296 | +#define EFUSE_RSA_EN14 BIT_POS(22, 25) | ||
297 | +#define EFUSE_PPK0_WRLK BIT_POS(22, 26) | ||
298 | +#define EFUSE_PPK0_INVLD BIT_POS(22, 27) | ||
299 | +#define EFUSE_PPK0_INVLD_1 BIT_POS(22, 28) | ||
300 | +#define EFUSE_PPK1_WRLK BIT_POS(22, 29) | ||
301 | +#define EFUSE_PPK1_INVLD BIT_POS(22, 30) | ||
302 | +#define EFUSE_PPK1_INVLD_1 BIT_POS(22, 31) | ||
303 | + | ||
304 | +/* Areas. */ | ||
305 | +#define EFUSE_TRIM_START BIT_POS(1, 0) | ||
306 | +#define EFUSE_TRIM_END BIT_POS(1, 30) | ||
307 | +#define EFUSE_DNA_START BIT_POS(3, 0) | ||
308 | +#define EFUSE_DNA_END BIT_POS(5, 31) | ||
309 | +#define EFUSE_AES_START BIT_POS(24, 0) | ||
310 | +#define EFUSE_AES_END BIT_POS(31, 31) | ||
311 | +#define EFUSE_ROM_START BIT_POS(17, 0) | ||
312 | +#define EFUSE_ROM_END BIT_POS(17, 31) | ||
313 | +#define EFUSE_IPDIS_START BIT_POS(6, 0) | ||
314 | +#define EFUSE_IPDIS_END BIT_POS(6, 31) | ||
315 | +#define EFUSE_USER_START BIT_POS(8, 0) | ||
316 | +#define EFUSE_USER_END BIT_POS(15, 31) | ||
317 | +#define EFUSE_BISR_START BIT_POS(32, 0) | ||
318 | +#define EFUSE_BISR_END BIT_POS(39, 31) | ||
319 | + | ||
320 | +#define EFUSE_USER_CTRL_START BIT_POS(16, 0) | ||
321 | +#define EFUSE_USER_CTRL_END BIT_POS(16, 16) | ||
322 | +#define EFUSE_USER_CTRL_MASK ((uint32_t)MAKE_64BIT_MASK(0, 17)) | ||
323 | + | ||
324 | +#define EFUSE_PUF_CHASH_START BIT_POS(20, 0) | ||
325 | +#define EFUSE_PUF_CHASH_END BIT_POS(20, 31) | ||
326 | +#define EFUSE_PUF_MISC_START BIT_POS(21, 0) | ||
327 | +#define EFUSE_PUF_MISC_END BIT_POS(21, 31) | ||
328 | +#define EFUSE_PUF_SYN_WRLK BIT_POS(21, 30) | ||
329 | + | ||
330 | +#define EFUSE_SPK_START BIT_POS(23, 0) | ||
331 | +#define EFUSE_SPK_END BIT_POS(23, 31) | ||
332 | + | ||
333 | +#define EFUSE_PPK0_START BIT_POS(40, 0) | ||
334 | +#define EFUSE_PPK0_END BIT_POS(51, 31) | ||
335 | +#define EFUSE_PPK1_START BIT_POS(52, 0) | ||
336 | +#define EFUSE_PPK1_END BIT_POS(63, 31) | ||
337 | + | ||
338 | +#define EFUSE_CACHE_FLD(s, reg, field) \ | ||
339 | + ARRAY_FIELD_DP32((s)->regs, reg, field, \ | ||
340 | + (xlnx_efuse_get_row((s->efuse), EFUSE_ ## field) \ | ||
341 | + >> (EFUSE_ ## field % 32))) | ||
342 | + | ||
343 | +#define EFUSE_CACHE_BIT(s, reg, field) \ | ||
344 | + ARRAY_FIELD_DP32((s)->regs, reg, field, xlnx_efuse_get_bit((s->efuse), \ | ||
345 | + EFUSE_ ## field)) | ||
346 | + | ||
347 | +#define FBIT_UNKNOWN (~0) | ||
348 | + | ||
349 | +QEMU_BUILD_BUG_ON(R_MAX != ARRAY_SIZE(((XlnxZynqMPEFuse *)0)->regs)); | ||
350 | + | ||
351 | +static void update_tbit_status(XlnxZynqMPEFuse *s) | ||
352 | +{ | ||
353 | + unsigned int check = xlnx_efuse_tbits_check(s->efuse); | ||
354 | + uint32_t val = s->regs[R_STATUS]; | ||
355 | + | ||
356 | + val = FIELD_DP32(val, STATUS, EFUSE_0_TBIT, !!(check & (1 << 0))); | ||
357 | + val = FIELD_DP32(val, STATUS, EFUSE_2_TBIT, !!(check & (1 << 1))); | ||
358 | + val = FIELD_DP32(val, STATUS, EFUSE_3_TBIT, !!(check & (1 << 2))); | ||
359 | + | ||
360 | + s->regs[R_STATUS] = val; | ||
361 | +} | ||
362 | + | ||
363 | +/* Update the u32 array from efuse bits. Slow but simple approach. */ | ||
364 | +static void cache_sync_u32(XlnxZynqMPEFuse *s, unsigned int r_start, | ||
365 | + unsigned int f_start, unsigned int f_end, | ||
366 | + unsigned int f_written) | ||
367 | +{ | ||
368 | + uint32_t *u32 = &s->regs[r_start]; | ||
369 | + unsigned int fbit, wbits = 0, u32_off = 0; | ||
370 | + | ||
371 | + /* Avoid working on bits that are not relevant. */ | ||
372 | + if (f_written != FBIT_UNKNOWN | ||
373 | + && (f_written < f_start || f_written > f_end)) { | ||
374 | + return; | ||
375 | + } | ||
376 | + | ||
377 | + for (fbit = f_start; fbit <= f_end; fbit++, wbits++) { | ||
378 | + if (wbits == 32) { | ||
379 | + /* Update the key offset. */ | ||
380 | + u32_off += 1; | ||
381 | + wbits = 0; | ||
382 | + } | ||
383 | + u32[u32_off] |= xlnx_efuse_get_bit(s->efuse, fbit) << wbits; | ||
384 | + } | ||
385 | +} | ||
386 | + | ||
387 | +/* | ||
388 | + * Keep the syncs in bit order so we can bail out for the | ||
389 | + * slower ones. | ||
390 | + */ | ||
391 | +static void zynqmp_efuse_sync_cache(XlnxZynqMPEFuse *s, unsigned int bit) | ||
392 | +{ | ||
393 | + EFUSE_CACHE_BIT(s, SEC_CTRL, AES_RDLK); | ||
394 | + EFUSE_CACHE_BIT(s, SEC_CTRL, AES_WRLK); | ||
395 | + EFUSE_CACHE_BIT(s, SEC_CTRL, ENC_ONLY); | ||
396 | + EFUSE_CACHE_BIT(s, SEC_CTRL, BBRAM_DIS); | ||
397 | + EFUSE_CACHE_BIT(s, SEC_CTRL, ERROR_DIS); | ||
398 | + EFUSE_CACHE_BIT(s, SEC_CTRL, JTAG_DIS); | ||
399 | + EFUSE_CACHE_BIT(s, SEC_CTRL, DFT_DIS); | ||
400 | + EFUSE_CACHE_BIT(s, SEC_CTRL, PROG_GATE_0); | ||
401 | + EFUSE_CACHE_BIT(s, SEC_CTRL, PROG_GATE_1); | ||
402 | + EFUSE_CACHE_BIT(s, SEC_CTRL, PROG_GATE_2); | ||
403 | + EFUSE_CACHE_BIT(s, SEC_CTRL, SEC_LOCK); | ||
404 | + EFUSE_CACHE_BIT(s, SEC_CTRL, PPK0_WRLK); | ||
405 | + EFUSE_CACHE_BIT(s, SEC_CTRL, PPK1_WRLK); | ||
406 | + | ||
407 | + EFUSE_CACHE_FLD(s, SEC_CTRL, RSA_EN); | ||
408 | + EFUSE_CACHE_FLD(s, SEC_CTRL, PPK0_INVLD); | ||
409 | + EFUSE_CACHE_FLD(s, SEC_CTRL, PPK1_INVLD); | ||
410 | + | ||
411 | + /* Update the tbits. */ | ||
412 | + update_tbit_status(s); | ||
413 | + | ||
414 | + /* Sync the various areas. */ | ||
415 | + s->regs[R_MISC_USER_CTRL] = xlnx_efuse_get_row(s->efuse, | ||
416 | + EFUSE_USER_CTRL_START) | ||
417 | + & EFUSE_USER_CTRL_MASK; | ||
418 | + s->regs[R_PUF_CHASH] = xlnx_efuse_get_row(s->efuse, EFUSE_PUF_CHASH_START); | ||
419 | + s->regs[R_PUF_MISC] = xlnx_efuse_get_row(s->efuse, EFUSE_PUF_MISC_START); | ||
420 | + | ||
421 | + cache_sync_u32(s, R_DNA_0, EFUSE_DNA_START, EFUSE_DNA_END, bit); | ||
422 | + | ||
423 | + if (bit < EFUSE_AES_START) { | ||
424 | + return; | ||
425 | + } | ||
426 | + | ||
427 | + cache_sync_u32(s, R_ROM_RSVD, EFUSE_ROM_START, EFUSE_ROM_END, bit); | ||
428 | + cache_sync_u32(s, R_IPDISABLE, EFUSE_IPDIS_START, EFUSE_IPDIS_END, bit); | ||
429 | + cache_sync_u32(s, R_USER_0, EFUSE_USER_START, EFUSE_USER_END, bit); | ||
430 | + cache_sync_u32(s, R_SPK_ID, EFUSE_SPK_START, EFUSE_SPK_END, bit); | ||
431 | + cache_sync_u32(s, R_PPK0_0, EFUSE_PPK0_START, EFUSE_PPK0_END, bit); | ||
432 | + cache_sync_u32(s, R_PPK1_0, EFUSE_PPK1_START, EFUSE_PPK1_END, bit); | ||
433 | +} | ||
434 | + | ||
435 | +static void zynqmp_efuse_update_irq(XlnxZynqMPEFuse *s) | ||
436 | +{ | ||
437 | + bool pending = s->regs[R_EFUSE_ISR] & s->regs[R_EFUSE_IMR]; | ||
438 | + qemu_set_irq(s->irq, pending); | ||
439 | +} | ||
440 | + | ||
441 | +static void zynqmp_efuse_isr_postw(RegisterInfo *reg, uint64_t val64) | ||
442 | +{ | ||
443 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(reg->opaque); | ||
444 | + zynqmp_efuse_update_irq(s); | ||
445 | +} | ||
446 | + | ||
447 | +static uint64_t zynqmp_efuse_ier_prew(RegisterInfo *reg, uint64_t val64) | ||
448 | +{ | ||
449 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(reg->opaque); | ||
450 | + uint32_t val = val64; | ||
451 | + | ||
452 | + s->regs[R_EFUSE_IMR] |= val; | ||
453 | + zynqmp_efuse_update_irq(s); | ||
454 | + return 0; | ||
455 | +} | ||
456 | + | ||
457 | +static uint64_t zynqmp_efuse_idr_prew(RegisterInfo *reg, uint64_t val64) | ||
458 | +{ | ||
459 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(reg->opaque); | ||
460 | + uint32_t val = val64; | ||
461 | + | ||
462 | + s->regs[R_EFUSE_IMR] &= ~val; | ||
463 | + zynqmp_efuse_update_irq(s); | ||
464 | + return 0; | ||
465 | +} | ||
466 | + | ||
467 | +static void zynqmp_efuse_pgm_addr_postw(RegisterInfo *reg, uint64_t val64) | ||
468 | +{ | ||
469 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(reg->opaque); | ||
470 | + unsigned bit = val64; | ||
471 | + unsigned page = FIELD_EX32(bit, EFUSE_PGM_ADDR, EFUSE); | ||
472 | + bool puf_prot = false; | ||
473 | + const char *errmsg = NULL; | ||
474 | + | ||
475 | + /* Allow only valid array, and adjust for skipped array 1 */ | ||
476 | + switch (page) { | ||
477 | + case 0: | ||
478 | + break; | ||
479 | + case 2 ... 3: | ||
480 | + bit = FIELD_DP32(bit, EFUSE_PGM_ADDR, EFUSE, page - 1); | ||
481 | + puf_prot = xlnx_efuse_get_bit(s->efuse, EFUSE_PUF_SYN_WRLK); | ||
482 | + break; | ||
483 | + default: | ||
484 | + errmsg = "Invalid address"; | ||
485 | + goto pgm_done; | ||
486 | + } | ||
487 | + | ||
488 | + if (ARRAY_FIELD_EX32(s->regs, WR_LOCK, LOCK)) { | ||
489 | + errmsg = "Array write-locked"; | ||
490 | + goto pgm_done; | ||
491 | + } | ||
492 | + | ||
493 | + if (!ARRAY_FIELD_EX32(s->regs, CFG, PGM_EN)) { | ||
494 | + errmsg = "Array pgm-disabled"; | ||
495 | + goto pgm_done; | ||
496 | + } | ||
497 | + | ||
498 | + if (puf_prot) { | ||
499 | + errmsg = "PUF_HD-store write-locked"; | ||
500 | + goto pgm_done; | ||
501 | + } | ||
502 | + | ||
503 | + if (ARRAY_FIELD_EX32(s->regs, SEC_CTRL, AES_WRLK) | ||
504 | + && bit >= EFUSE_AES_START && bit <= EFUSE_AES_END) { | ||
505 | + errmsg = "AES key-store Write-locked"; | ||
506 | + goto pgm_done; | ||
507 | + } | ||
508 | + | ||
509 | + if (!xlnx_efuse_set_bit(s->efuse, bit)) { | ||
510 | + errmsg = "Write failed"; | ||
511 | + } | ||
512 | + | ||
513 | + pgm_done: | ||
514 | + if (!errmsg) { | ||
515 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, PGM_ERROR, 0); | ||
516 | + } else { | ||
517 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, PGM_ERROR, 1); | ||
518 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
519 | + "%s - eFuse write error: %s; addr=0x%x\n", | ||
520 | + object_get_canonical_path(OBJECT(s)), | ||
521 | + errmsg, (unsigned)val64); | ||
522 | + } | ||
523 | + | ||
524 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, PGM_DONE, 1); | ||
525 | + zynqmp_efuse_update_irq(s); | ||
526 | +} | ||
527 | + | ||
528 | +static void zynqmp_efuse_rd_addr_postw(RegisterInfo *reg, uint64_t val64) | ||
529 | +{ | ||
530 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(reg->opaque); | ||
531 | + | ||
532 | + /* | ||
533 | + * Grant reads only to allowed bits; reference sources: | ||
534 | + * 1/ XilSKey - XilSKey_ZynqMp_EfusePs_ReadRow() | ||
535 | + * 2/ UG1085, v2.0, table 12-13 | ||
536 | + * (note: enumerates the masks as <first, last> per described in | ||
537 | + * references to avoid mental translation). | ||
538 | + */ | ||
539 | +#define COL_MASK(L_, H_) \ | ||
540 | + ((uint32_t)MAKE_64BIT_MASK((L_), (1 + (H_) - (L_)))) | ||
541 | + | ||
542 | + static const uint32_t ary0_col_mask[] = { | ||
543 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_TBITS_ROW */ | ||
544 | + [0] = COL_MASK(28, 31), | ||
545 | + | ||
546 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_USR{0:7}_FUSE_ROW */ | ||
547 | + [8] = COL_MASK(0, 31), [9] = COL_MASK(0, 31), | ||
548 | + [10] = COL_MASK(0, 31), [11] = COL_MASK(0, 31), | ||
549 | + [12] = COL_MASK(0, 31), [13] = COL_MASK(0, 31), | ||
550 | + [14] = COL_MASK(0, 31), [15] = COL_MASK(0, 31), | ||
551 | + | ||
552 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_MISC_USR_CTRL_ROW */ | ||
553 | + [16] = COL_MASK(0, 7) | COL_MASK(10, 16), | ||
554 | + | ||
555 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_PBR_BOOT_ERR_ROW */ | ||
556 | + [17] = COL_MASK(0, 2), | ||
557 | + | ||
558 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_PUF_CHASH_ROW */ | ||
559 | + [20] = COL_MASK(0, 31), | ||
560 | + | ||
561 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_PUF_AUX_ROW */ | ||
562 | + [21] = COL_MASK(0, 23) | COL_MASK(29, 31), | ||
563 | + | ||
564 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_SEC_CTRL_ROW */ | ||
565 | + [22] = COL_MASK(0, 31), | ||
566 | + | ||
567 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_SPK_ID_ROW */ | ||
568 | + [23] = COL_MASK(0, 31), | ||
569 | + | ||
570 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_PPK0_START_ROW */ | ||
571 | + [40] = COL_MASK(0, 31), [41] = COL_MASK(0, 31), | ||
572 | + [42] = COL_MASK(0, 31), [43] = COL_MASK(0, 31), | ||
573 | + [44] = COL_MASK(0, 31), [45] = COL_MASK(0, 31), | ||
574 | + [46] = COL_MASK(0, 31), [47] = COL_MASK(0, 31), | ||
575 | + [48] = COL_MASK(0, 31), [49] = COL_MASK(0, 31), | ||
576 | + [50] = COL_MASK(0, 31), [51] = COL_MASK(0, 31), | ||
577 | + | ||
578 | + /* XilSKey - XSK_ZYNQMP_EFUSEPS_PPK1_START_ROW */ | ||
579 | + [52] = COL_MASK(0, 31), [53] = COL_MASK(0, 31), | ||
580 | + [54] = COL_MASK(0, 31), [55] = COL_MASK(0, 31), | ||
581 | + [56] = COL_MASK(0, 31), [57] = COL_MASK(0, 31), | ||
582 | + [58] = COL_MASK(0, 31), [59] = COL_MASK(0, 31), | ||
583 | + [60] = COL_MASK(0, 31), [61] = COL_MASK(0, 31), | ||
584 | + [62] = COL_MASK(0, 31), [63] = COL_MASK(0, 31), | ||
585 | + }; | ||
586 | + | ||
587 | + uint32_t col_mask = COL_MASK(0, 31); | ||
588 | +#undef COL_MASK | ||
589 | + | ||
590 | + uint32_t efuse_idx = s->regs[R_EFUSE_RD_ADDR]; | ||
591 | + uint32_t efuse_ary = FIELD_EX32(efuse_idx, EFUSE_RD_ADDR, EFUSE); | ||
592 | + uint32_t efuse_row = FIELD_EX32(efuse_idx, EFUSE_RD_ADDR, ROW); | ||
593 | + | ||
594 | + switch (efuse_ary) { | ||
595 | + case 0: /* Various */ | ||
596 | + if (efuse_row >= ARRAY_SIZE(ary0_col_mask)) { | ||
597 | + goto denied; | ||
598 | + } | ||
599 | + | ||
600 | + col_mask = ary0_col_mask[efuse_row]; | ||
601 | + if (!col_mask) { | ||
602 | + goto denied; | ||
603 | + } | ||
604 | + break; | ||
605 | + case 2: /* PUF helper data, adjust for skipped array 1 */ | ||
606 | + case 3: | ||
607 | + val64 = FIELD_DP32(efuse_idx, EFUSE_RD_ADDR, EFUSE, efuse_ary - 1); | ||
608 | + break; | ||
609 | + default: | ||
610 | + goto denied; | ||
611 | + } | ||
612 | + | ||
613 | + s->regs[R_EFUSE_RD_DATA] = xlnx_efuse_get_row(s->efuse, val64) & col_mask; | ||
614 | + | ||
615 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, RD_ERROR, 0); | ||
616 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, RD_DONE, 1); | ||
617 | + zynqmp_efuse_update_irq(s); | ||
618 | + return; | ||
619 | + | ||
620 | + denied: | ||
621 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
622 | + "%s: Denied efuse read from array %u, row %u\n", | ||
623 | + object_get_canonical_path(OBJECT(s)), | ||
624 | + efuse_ary, efuse_row); | ||
625 | + | ||
626 | + s->regs[R_EFUSE_RD_DATA] = 0; | ||
627 | + | ||
628 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, RD_ERROR, 1); | ||
629 | + ARRAY_FIELD_DP32(s->regs, EFUSE_ISR, RD_DONE, 0); | ||
630 | + zynqmp_efuse_update_irq(s); | ||
631 | +} | ||
632 | + | ||
633 | +static void zynqmp_efuse_aes_crc_postw(RegisterInfo *reg, uint64_t val64) | ||
634 | +{ | ||
635 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(reg->opaque); | ||
636 | + bool ok; | ||
637 | + | ||
638 | + ok = xlnx_efuse_k256_check(s->efuse, (uint32_t)val64, EFUSE_AES_START); | ||
639 | + | ||
640 | + ARRAY_FIELD_DP32(s->regs, STATUS, AES_CRC_PASS, (ok ? 1 : 0)); | ||
641 | + ARRAY_FIELD_DP32(s->regs, STATUS, AES_CRC_DONE, 1); | ||
642 | + | ||
643 | + s->regs[R_EFUSE_AES_CRC] = 0; /* crc value is write-only */ | ||
644 | +} | ||
645 | + | ||
646 | +static uint64_t zynqmp_efuse_cache_load_prew(RegisterInfo *reg, | ||
647 | + uint64_t valu64) | ||
648 | +{ | ||
649 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(reg->opaque); | ||
650 | + | ||
651 | + if (valu64 & R_EFUSE_CACHE_LOAD_LOAD_MASK) { | ||
652 | + zynqmp_efuse_sync_cache(s, FBIT_UNKNOWN); | ||
653 | + ARRAY_FIELD_DP32(s->regs, STATUS, CACHE_DONE, 1); | ||
654 | + zynqmp_efuse_update_irq(s); | ||
655 | + } | ||
656 | + | ||
657 | + return 0; | ||
658 | +} | ||
659 | + | ||
660 | +static uint64_t zynqmp_efuse_wr_lock_prew(RegisterInfo *reg, uint64_t val) | ||
661 | +{ | ||
662 | + return val == 0xDF0D ? 0 : 1; | ||
663 | +} | ||
664 | + | ||
665 | +static RegisterAccessInfo zynqmp_efuse_regs_info[] = { | ||
666 | + { .name = "WR_LOCK", .addr = A_WR_LOCK, | ||
667 | + .reset = 0x1, | ||
668 | + .pre_write = zynqmp_efuse_wr_lock_prew, | ||
669 | + },{ .name = "CFG", .addr = A_CFG, | ||
670 | + },{ .name = "STATUS", .addr = A_STATUS, | ||
671 | + .rsvd = 0x8, | ||
672 | + .ro = 0xff, | ||
673 | + },{ .name = "EFUSE_PGM_ADDR", .addr = A_EFUSE_PGM_ADDR, | ||
674 | + .post_write = zynqmp_efuse_pgm_addr_postw | ||
675 | + },{ .name = "EFUSE_RD_ADDR", .addr = A_EFUSE_RD_ADDR, | ||
676 | + .rsvd = 0x1f, | ||
677 | + .post_write = zynqmp_efuse_rd_addr_postw, | ||
678 | + },{ .name = "EFUSE_RD_DATA", .addr = A_EFUSE_RD_DATA, | ||
679 | + .ro = 0xffffffff, | ||
680 | + },{ .name = "TPGM", .addr = A_TPGM, | ||
681 | + },{ .name = "TRD", .addr = A_TRD, | ||
682 | + .reset = 0x1b, | ||
683 | + },{ .name = "TSU_H_PS", .addr = A_TSU_H_PS, | ||
684 | + .reset = 0xff, | ||
685 | + },{ .name = "TSU_H_PS_CS", .addr = A_TSU_H_PS_CS, | ||
686 | + .reset = 0xb, | ||
687 | + },{ .name = "TSU_H_CS", .addr = A_TSU_H_CS, | ||
688 | + .reset = 0x7, | ||
689 | + },{ .name = "EFUSE_ISR", .addr = A_EFUSE_ISR, | ||
690 | + .rsvd = 0x7fffffe0, | ||
691 | + .w1c = 0x8000001f, | ||
692 | + .post_write = zynqmp_efuse_isr_postw, | ||
693 | + },{ .name = "EFUSE_IMR", .addr = A_EFUSE_IMR, | ||
694 | + .reset = 0x8000001f, | ||
695 | + .rsvd = 0x7fffffe0, | ||
696 | + .ro = 0xffffffff, | ||
697 | + },{ .name = "EFUSE_IER", .addr = A_EFUSE_IER, | ||
698 | + .rsvd = 0x7fffffe0, | ||
699 | + .pre_write = zynqmp_efuse_ier_prew, | ||
700 | + },{ .name = "EFUSE_IDR", .addr = A_EFUSE_IDR, | ||
701 | + .rsvd = 0x7fffffe0, | ||
702 | + .pre_write = zynqmp_efuse_idr_prew, | ||
703 | + },{ .name = "EFUSE_CACHE_LOAD", .addr = A_EFUSE_CACHE_LOAD, | ||
704 | + .pre_write = zynqmp_efuse_cache_load_prew, | ||
705 | + },{ .name = "EFUSE_PGM_LOCK", .addr = A_EFUSE_PGM_LOCK, | ||
706 | + },{ .name = "EFUSE_AES_CRC", .addr = A_EFUSE_AES_CRC, | ||
707 | + .post_write = zynqmp_efuse_aes_crc_postw, | ||
708 | + },{ .name = "EFUSE_TBITS_PRGRMG_EN", .addr = A_EFUSE_TBITS_PRGRMG_EN, | ||
709 | + .reset = R_EFUSE_TBITS_PRGRMG_EN_TBITS_PRGRMG_EN_MASK, | ||
710 | + },{ .name = "DNA_0", .addr = A_DNA_0, | ||
711 | + .ro = 0xffffffff, | ||
712 | + },{ .name = "DNA_1", .addr = A_DNA_1, | ||
713 | + .ro = 0xffffffff, | ||
714 | + },{ .name = "DNA_2", .addr = A_DNA_2, | ||
715 | + .ro = 0xffffffff, | ||
716 | + },{ .name = "IPDISABLE", .addr = A_IPDISABLE, | ||
717 | + .ro = 0xffffffff, | ||
718 | + },{ .name = "SYSOSC_CTRL", .addr = A_SYSOSC_CTRL, | ||
719 | + .ro = 0xffffffff, | ||
720 | + },{ .name = "USER_0", .addr = A_USER_0, | ||
721 | + .ro = 0xffffffff, | ||
722 | + },{ .name = "USER_1", .addr = A_USER_1, | ||
723 | + .ro = 0xffffffff, | ||
724 | + },{ .name = "USER_2", .addr = A_USER_2, | ||
725 | + .ro = 0xffffffff, | ||
726 | + },{ .name = "USER_3", .addr = A_USER_3, | ||
727 | + .ro = 0xffffffff, | ||
728 | + },{ .name = "USER_4", .addr = A_USER_4, | ||
729 | + .ro = 0xffffffff, | ||
730 | + },{ .name = "USER_5", .addr = A_USER_5, | ||
731 | + .ro = 0xffffffff, | ||
732 | + },{ .name = "USER_6", .addr = A_USER_6, | ||
733 | + .ro = 0xffffffff, | ||
734 | + },{ .name = "USER_7", .addr = A_USER_7, | ||
735 | + .ro = 0xffffffff, | ||
736 | + },{ .name = "MISC_USER_CTRL", .addr = A_MISC_USER_CTRL, | ||
737 | + .ro = 0xffffffff, | ||
738 | + },{ .name = "ROM_RSVD", .addr = A_ROM_RSVD, | ||
739 | + .ro = 0xffffffff, | ||
740 | + },{ .name = "PUF_CHASH", .addr = A_PUF_CHASH, | ||
741 | + .ro = 0xffffffff, | ||
742 | + },{ .name = "PUF_MISC", .addr = A_PUF_MISC, | ||
743 | + .ro = 0xffffffff, | ||
744 | + },{ .name = "SEC_CTRL", .addr = A_SEC_CTRL, | ||
745 | + .ro = 0xffffffff, | ||
746 | + },{ .name = "SPK_ID", .addr = A_SPK_ID, | ||
747 | + .ro = 0xffffffff, | ||
748 | + },{ .name = "PPK0_0", .addr = A_PPK0_0, | ||
749 | + .ro = 0xffffffff, | ||
750 | + },{ .name = "PPK0_1", .addr = A_PPK0_1, | ||
751 | + .ro = 0xffffffff, | ||
752 | + },{ .name = "PPK0_2", .addr = A_PPK0_2, | ||
753 | + .ro = 0xffffffff, | ||
754 | + },{ .name = "PPK0_3", .addr = A_PPK0_3, | ||
755 | + .ro = 0xffffffff, | ||
756 | + },{ .name = "PPK0_4", .addr = A_PPK0_4, | ||
757 | + .ro = 0xffffffff, | ||
758 | + },{ .name = "PPK0_5", .addr = A_PPK0_5, | ||
759 | + .ro = 0xffffffff, | ||
760 | + },{ .name = "PPK0_6", .addr = A_PPK0_6, | ||
761 | + .ro = 0xffffffff, | ||
762 | + },{ .name = "PPK0_7", .addr = A_PPK0_7, | ||
763 | + .ro = 0xffffffff, | ||
764 | + },{ .name = "PPK0_8", .addr = A_PPK0_8, | ||
765 | + .ro = 0xffffffff, | ||
766 | + },{ .name = "PPK0_9", .addr = A_PPK0_9, | ||
767 | + .ro = 0xffffffff, | ||
768 | + },{ .name = "PPK0_10", .addr = A_PPK0_10, | ||
769 | + .ro = 0xffffffff, | ||
770 | + },{ .name = "PPK0_11", .addr = A_PPK0_11, | ||
771 | + .ro = 0xffffffff, | ||
772 | + },{ .name = "PPK1_0", .addr = A_PPK1_0, | ||
773 | + .ro = 0xffffffff, | ||
774 | + },{ .name = "PPK1_1", .addr = A_PPK1_1, | ||
775 | + .ro = 0xffffffff, | ||
776 | + },{ .name = "PPK1_2", .addr = A_PPK1_2, | ||
777 | + .ro = 0xffffffff, | ||
778 | + },{ .name = "PPK1_3", .addr = A_PPK1_3, | ||
779 | + .ro = 0xffffffff, | ||
780 | + },{ .name = "PPK1_4", .addr = A_PPK1_4, | ||
781 | + .ro = 0xffffffff, | ||
782 | + },{ .name = "PPK1_5", .addr = A_PPK1_5, | ||
783 | + .ro = 0xffffffff, | ||
784 | + },{ .name = "PPK1_6", .addr = A_PPK1_6, | ||
785 | + .ro = 0xffffffff, | ||
786 | + },{ .name = "PPK1_7", .addr = A_PPK1_7, | ||
787 | + .ro = 0xffffffff, | ||
788 | + },{ .name = "PPK1_8", .addr = A_PPK1_8, | ||
789 | + .ro = 0xffffffff, | ||
790 | + },{ .name = "PPK1_9", .addr = A_PPK1_9, | ||
791 | + .ro = 0xffffffff, | ||
792 | + },{ .name = "PPK1_10", .addr = A_PPK1_10, | ||
793 | + .ro = 0xffffffff, | ||
794 | + },{ .name = "PPK1_11", .addr = A_PPK1_11, | ||
795 | + .ro = 0xffffffff, | ||
796 | + } | ||
797 | +}; | ||
798 | + | ||
799 | +static void zynqmp_efuse_reg_write(void *opaque, hwaddr addr, | ||
800 | + uint64_t data, unsigned size) | ||
801 | +{ | ||
802 | + RegisterInfoArray *reg_array = opaque; | ||
803 | + XlnxZynqMPEFuse *s; | ||
804 | + Object *dev; | ||
805 | + | ||
806 | + assert(reg_array != NULL); | ||
807 | + | ||
808 | + dev = reg_array->mem.owner; | ||
809 | + assert(dev); | ||
810 | + | ||
811 | + s = XLNX_ZYNQMP_EFUSE(dev); | ||
812 | + | ||
813 | + if (addr != A_WR_LOCK && s->regs[R_WR_LOCK]) { | ||
814 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
815 | + "%s[reg_0x%02lx]: Attempt to write locked register.\n", | ||
816 | + object_get_canonical_path(OBJECT(s)), (long)addr); | ||
817 | + } else { | ||
818 | + register_write_memory(opaque, addr, data, size); | ||
819 | + } | ||
820 | +} | ||
821 | + | ||
822 | +static const MemoryRegionOps zynqmp_efuse_ops = { | ||
823 | + .read = register_read_memory, | ||
824 | + .write = zynqmp_efuse_reg_write, | ||
825 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
826 | + .valid = { | ||
827 | + .min_access_size = 4, | ||
828 | + .max_access_size = 4, | ||
829 | + }, | ||
830 | +}; | ||
831 | + | ||
832 | +static void zynqmp_efuse_register_reset(RegisterInfo *reg) | ||
833 | +{ | ||
834 | + if (!reg->data || !reg->access) { | ||
835 | + return; | ||
836 | + } | ||
837 | + | ||
838 | + /* Reset must not trigger some registers' writers */ | ||
839 | + switch (reg->access->addr) { | ||
840 | + case A_EFUSE_AES_CRC: | ||
841 | + *(uint32_t *)reg->data = reg->access->reset; | ||
842 | + return; | ||
843 | + } | ||
844 | + | ||
845 | + register_reset(reg); | ||
846 | +} | ||
847 | + | ||
848 | +static void zynqmp_efuse_reset(DeviceState *dev) | ||
849 | +{ | ||
850 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(dev); | ||
851 | + unsigned int i; | ||
852 | + | ||
853 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
854 | + zynqmp_efuse_register_reset(&s->regs_info[i]); | ||
855 | + } | ||
856 | + | ||
857 | + zynqmp_efuse_sync_cache(s, FBIT_UNKNOWN); | ||
858 | + ARRAY_FIELD_DP32(s->regs, STATUS, CACHE_DONE, 1); | ||
859 | + zynqmp_efuse_update_irq(s); | ||
860 | +} | ||
861 | + | ||
862 | +static void zynqmp_efuse_realize(DeviceState *dev, Error **errp) | ||
863 | +{ | ||
864 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(dev); | ||
865 | + | ||
866 | + if (!s->efuse) { | ||
867 | + error_setg(errp, "%s.efuse: link property not connected to XLNX-EFUSE", | ||
868 | + object_get_canonical_path(OBJECT(dev))); | ||
869 | + return; | ||
870 | + } | ||
871 | + | ||
872 | + s->efuse->dev = dev; | ||
873 | +} | ||
874 | + | ||
875 | +static void zynqmp_efuse_init(Object *obj) | ||
876 | +{ | ||
877 | + XlnxZynqMPEFuse *s = XLNX_ZYNQMP_EFUSE(obj); | ||
878 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
879 | + RegisterInfoArray *reg_array; | ||
880 | + | ||
881 | + reg_array = | ||
882 | + register_init_block32(DEVICE(obj), zynqmp_efuse_regs_info, | ||
883 | + ARRAY_SIZE(zynqmp_efuse_regs_info), | ||
884 | + s->regs_info, s->regs, | ||
885 | + &zynqmp_efuse_ops, | ||
886 | + ZYNQMP_EFUSE_ERR_DEBUG, | ||
887 | + R_MAX * 4); | ||
888 | + | ||
889 | + sysbus_init_mmio(sbd, ®_array->mem); | ||
890 | + sysbus_init_irq(sbd, &s->irq); | ||
891 | +} | ||
892 | + | ||
893 | +static const VMStateDescription vmstate_efuse = { | ||
894 | + .name = TYPE_XLNX_ZYNQMP_EFUSE, | ||
895 | + .version_id = 1, | ||
896 | + .minimum_version_id = 1, | ||
897 | + .fields = (VMStateField[]) { | ||
898 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPEFuse, R_MAX), | ||
899 | + VMSTATE_END_OF_LIST(), | ||
900 | + } | ||
901 | +}; | ||
902 | + | ||
903 | +static Property zynqmp_efuse_props[] = { | ||
904 | + DEFINE_PROP_LINK("efuse", | ||
905 | + XlnxZynqMPEFuse, efuse, | ||
906 | + TYPE_XLNX_EFUSE, XlnxEFuse *), | ||
907 | + | ||
908 | + DEFINE_PROP_END_OF_LIST(), | ||
909 | +}; | ||
910 | + | ||
911 | +static void zynqmp_efuse_class_init(ObjectClass *klass, void *data) | ||
912 | +{ | ||
913 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
914 | + | ||
915 | + dc->reset = zynqmp_efuse_reset; | ||
916 | + dc->realize = zynqmp_efuse_realize; | ||
917 | + dc->vmsd = &vmstate_efuse; | ||
918 | + device_class_set_props(dc, zynqmp_efuse_props); | ||
919 | +} | ||
920 | + | ||
921 | + | ||
922 | +static const TypeInfo efuse_info = { | ||
923 | + .name = TYPE_XLNX_ZYNQMP_EFUSE, | ||
924 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
925 | + .instance_size = sizeof(XlnxZynqMPEFuse), | ||
926 | + .class_init = zynqmp_efuse_class_init, | ||
927 | + .instance_init = zynqmp_efuse_init, | ||
928 | +}; | ||
929 | + | ||
930 | +static void efuse_register_types(void) | ||
931 | +{ | ||
932 | + type_register_static(&efuse_info); | ||
933 | +} | ||
934 | + | ||
935 | +type_init(efuse_register_types) | ||
936 | diff --git a/hw/nvram/Kconfig b/hw/nvram/Kconfig | ||
15 | index XXXXXXX..XXXXXXX 100644 | 937 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/arm_gic.c | 938 | --- a/hw/nvram/Kconfig |
17 | +++ b/hw/intc/arm_gic.c | 939 | +++ b/hw/nvram/Kconfig |
18 | @@ -XXX,XX +XXX,XX @@ static inline void gic_get_best_virq(GICState *s, int cpu, | 940 | @@ -XXX,XX +XXX,XX @@ config XLNX_EFUSE |
19 | static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt, | 941 | config XLNX_EFUSE_VERSAL |
20 | int group_mask) | 942 | bool |
21 | { | 943 | select XLNX_EFUSE |
22 | + int cpu_iface = virt ? (cpu + GIC_NCPU) : cpu; | 944 | + |
23 | + | 945 | +config XLNX_EFUSE_ZYNQMP |
24 | if (!virt && !(s->ctlr & group_mask)) { | 946 | + bool |
25 | return false; | 947 | + select XLNX_EFUSE |
26 | } | 948 | diff --git a/hw/nvram/meson.build b/hw/nvram/meson.build |
27 | @@ -XXX,XX +XXX,XX @@ static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt, | 949 | index XXXXXXX..XXXXXXX 100644 |
28 | return false; | 950 | --- a/hw/nvram/meson.build |
29 | } | 951 | +++ b/hw/nvram/meson.build |
30 | 952 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE', if_true: files('xlnx-efuse.c')) | |
31 | - if (!(s->cpu_ctlr[cpu] & group_mask)) { | 953 | softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE_VERSAL', if_true: files( |
32 | + if (!(s->cpu_ctlr[cpu_iface] & group_mask)) { | 954 | 'xlnx-versal-efuse-cache.c', |
33 | return false; | 955 | 'xlnx-versal-efuse-ctrl.c')) |
34 | } | 956 | +softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE_ZYNQMP', if_true: files( |
35 | 957 | + 'xlnx-zynqmp-efuse.c')) | |
958 | |||
959 | specific_ss.add(when: 'CONFIG_PSERIES', if_true: files('spapr_nvram.c')) | ||
36 | -- | 960 | -- |
37 | 2.20.1 | 961 | 2.20.1 |
38 | 962 | ||
39 | 963 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Tong Ho <tong.ho@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | This device is present in Versal and ZynqMP product |
4 | digic_timer_init function, so use ptimer_free() in the finalize function to | 4 | families to store a 256-bit encryption key. |
5 | avoid it. | ||
6 | 5 | ||
7 | ASAN shows memory leak stack: | 6 | Co-authored-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | Co-authored-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | ||
8 | 8 | ||
9 | Indirect leak of 288 byte(s) in 3 object(s) allocated from: | 9 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 10 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | 11 | Signed-off-by: Tong Ho <tong.ho@xilinx.com> |
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | 12 | Message-id: 20210917052400.1249094-5-tong.ho@xilinx.com |
13 | #3 0xaaabf5b04084 in digic_timer_init /qemu/hw/timer/digic-timer.c:142 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
16 | #6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
17 | #7 0xaaabf5b40e84 in digic_init /qemu/hw/arm/digic.c:46 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
22 | #12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 15 | --- |
29 | hw/timer/digic-timer.c | 8 ++++++++ | 16 | include/hw/nvram/xlnx-bbram.h | 54 ++++ |
30 | 1 file changed, 8 insertions(+) | 17 | hw/nvram/xlnx-bbram.c | 545 ++++++++++++++++++++++++++++++++++ |
18 | hw/nvram/Kconfig | 4 + | ||
19 | hw/nvram/meson.build | 1 + | ||
20 | 4 files changed, 604 insertions(+) | ||
21 | create mode 100644 include/hw/nvram/xlnx-bbram.h | ||
22 | create mode 100644 hw/nvram/xlnx-bbram.c | ||
31 | 23 | ||
32 | diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c | 24 | diff --git a/include/hw/nvram/xlnx-bbram.h b/include/hw/nvram/xlnx-bbram.h |
25 | new file mode 100644 | ||
26 | index XXXXXXX..XXXXXXX | ||
27 | --- /dev/null | ||
28 | +++ b/include/hw/nvram/xlnx-bbram.h | ||
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | +/* | ||
31 | + * QEMU model of the Xilinx BBRAM Battery Backed RAM | ||
32 | + * | ||
33 | + * Copyright (c) 2015-2021 Xilinx Inc. | ||
34 | + * | ||
35 | + * Written by Edgar E. Iglesias <edgari@xilinx.com> | ||
36 | + * | ||
37 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
38 | + * of this software and associated documentation files (the "Software"), to deal | ||
39 | + * in the Software without restriction, including without limitation the rights | ||
40 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
41 | + * copies of the Software, and to permit persons to whom the Software is | ||
42 | + * furnished to do so, subject to the following conditions: | ||
43 | + * | ||
44 | + * The above copyright notice and this permission notice shall be included in | ||
45 | + * all copies or substantial portions of the Software. | ||
46 | + * | ||
47 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
48 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
49 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
50 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
51 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
52 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
53 | + * THE SOFTWARE. | ||
54 | + */ | ||
55 | +#ifndef XLNX_BBRAM_H | ||
56 | +#define XLNX_BBRAM_H | ||
57 | + | ||
58 | +#include "sysemu/block-backend.h" | ||
59 | +#include "hw/qdev-core.h" | ||
60 | +#include "hw/irq.h" | ||
61 | +#include "hw/sysbus.h" | ||
62 | +#include "hw/register.h" | ||
63 | + | ||
64 | +#define RMAX_XLNX_BBRAM ((0x4c / 4) + 1) | ||
65 | + | ||
66 | +#define TYPE_XLNX_BBRAM "xlnx,bbram-ctrl" | ||
67 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxBBRam, XLNX_BBRAM); | ||
68 | + | ||
69 | +struct XlnxBBRam { | ||
70 | + SysBusDevice parent_obj; | ||
71 | + qemu_irq irq_bbram; | ||
72 | + | ||
73 | + BlockBackend *blk; | ||
74 | + | ||
75 | + uint32_t crc_zpads; | ||
76 | + bool bbram8_wo; | ||
77 | + bool blk_ro; | ||
78 | + | ||
79 | + uint32_t regs[RMAX_XLNX_BBRAM]; | ||
80 | + RegisterInfo regs_info[RMAX_XLNX_BBRAM]; | ||
81 | +}; | ||
82 | + | ||
83 | +#endif | ||
84 | diff --git a/hw/nvram/xlnx-bbram.c b/hw/nvram/xlnx-bbram.c | ||
85 | new file mode 100644 | ||
86 | index XXXXXXX..XXXXXXX | ||
87 | --- /dev/null | ||
88 | +++ b/hw/nvram/xlnx-bbram.c | ||
89 | @@ -XXX,XX +XXX,XX @@ | ||
90 | +/* | ||
91 | + * QEMU model of the Xilinx BBRAM Battery Backed RAM | ||
92 | + * | ||
93 | + * Copyright (c) 2014-2021 Xilinx Inc. | ||
94 | + * | ||
95 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
96 | + * of this software and associated documentation files (the "Software"), to deal | ||
97 | + * in the Software without restriction, including without limitation the rights | ||
98 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
99 | + * copies of the Software, and to permit persons to whom the Software is | ||
100 | + * furnished to do so, subject to the following conditions: | ||
101 | + * | ||
102 | + * The above copyright notice and this permission notice shall be included in | ||
103 | + * all copies or substantial portions of the Software. | ||
104 | + * | ||
105 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
106 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
107 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
108 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
109 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
110 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
111 | + * THE SOFTWARE. | ||
112 | + */ | ||
113 | + | ||
114 | +#include "qemu/osdep.h" | ||
115 | +#include "hw/nvram/xlnx-bbram.h" | ||
116 | + | ||
117 | +#include "qemu/error-report.h" | ||
118 | +#include "qemu/log.h" | ||
119 | +#include "qapi/error.h" | ||
120 | +#include "sysemu/blockdev.h" | ||
121 | +#include "migration/vmstate.h" | ||
122 | +#include "hw/qdev-properties.h" | ||
123 | +#include "hw/qdev-properties-system.h" | ||
124 | +#include "hw/nvram/xlnx-efuse.h" | ||
125 | + | ||
126 | +#ifndef XLNX_BBRAM_ERR_DEBUG | ||
127 | +#define XLNX_BBRAM_ERR_DEBUG 0 | ||
128 | +#endif | ||
129 | + | ||
130 | +REG32(BBRAM_STATUS, 0x0) | ||
131 | + FIELD(BBRAM_STATUS, AES_CRC_PASS, 9, 1) | ||
132 | + FIELD(BBRAM_STATUS, AES_CRC_DONE, 8, 1) | ||
133 | + FIELD(BBRAM_STATUS, BBRAM_ZEROIZED, 4, 1) | ||
134 | + FIELD(BBRAM_STATUS, PGM_MODE, 0, 1) | ||
135 | +REG32(BBRAM_CTRL, 0x4) | ||
136 | + FIELD(BBRAM_CTRL, ZEROIZE, 0, 1) | ||
137 | +REG32(PGM_MODE, 0x8) | ||
138 | +REG32(BBRAM_AES_CRC, 0xc) | ||
139 | +REG32(BBRAM_0, 0x10) | ||
140 | +REG32(BBRAM_1, 0x14) | ||
141 | +REG32(BBRAM_2, 0x18) | ||
142 | +REG32(BBRAM_3, 0x1c) | ||
143 | +REG32(BBRAM_4, 0x20) | ||
144 | +REG32(BBRAM_5, 0x24) | ||
145 | +REG32(BBRAM_6, 0x28) | ||
146 | +REG32(BBRAM_7, 0x2c) | ||
147 | +REG32(BBRAM_8, 0x30) | ||
148 | +REG32(BBRAM_SLVERR, 0x34) | ||
149 | + FIELD(BBRAM_SLVERR, ENABLE, 0, 1) | ||
150 | +REG32(BBRAM_ISR, 0x38) | ||
151 | + FIELD(BBRAM_ISR, APB_SLVERR, 0, 1) | ||
152 | +REG32(BBRAM_IMR, 0x3c) | ||
153 | + FIELD(BBRAM_IMR, APB_SLVERR, 0, 1) | ||
154 | +REG32(BBRAM_IER, 0x40) | ||
155 | + FIELD(BBRAM_IER, APB_SLVERR, 0, 1) | ||
156 | +REG32(BBRAM_IDR, 0x44) | ||
157 | + FIELD(BBRAM_IDR, APB_SLVERR, 0, 1) | ||
158 | +REG32(BBRAM_MSW_LOCK, 0x4c) | ||
159 | + FIELD(BBRAM_MSW_LOCK, VAL, 0, 1) | ||
160 | + | ||
161 | +#define R_MAX (R_BBRAM_MSW_LOCK + 1) | ||
162 | + | ||
163 | +#define RAM_MAX (A_BBRAM_8 + 4 - A_BBRAM_0) | ||
164 | + | ||
165 | +#define BBRAM_PGM_MAGIC 0x757bdf0d | ||
166 | + | ||
167 | +QEMU_BUILD_BUG_ON(R_MAX != ARRAY_SIZE(((XlnxBBRam *)0)->regs)); | ||
168 | + | ||
169 | +static bool bbram_msw_locked(XlnxBBRam *s) | ||
170 | +{ | ||
171 | + return ARRAY_FIELD_EX32(s->regs, BBRAM_MSW_LOCK, VAL) != 0; | ||
172 | +} | ||
173 | + | ||
174 | +static bool bbram_pgm_enabled(XlnxBBRam *s) | ||
175 | +{ | ||
176 | + return ARRAY_FIELD_EX32(s->regs, BBRAM_STATUS, PGM_MODE) != 0; | ||
177 | +} | ||
178 | + | ||
179 | +static void bbram_bdrv_error(XlnxBBRam *s, int rc, gchar *detail) | ||
180 | +{ | ||
181 | + Error *errp; | ||
182 | + | ||
183 | + error_setg_errno(&errp, -rc, "%s: BBRAM backstore %s failed.", | ||
184 | + blk_name(s->blk), detail); | ||
185 | + error_report("%s", error_get_pretty(errp)); | ||
186 | + error_free(errp); | ||
187 | + | ||
188 | + g_free(detail); | ||
189 | +} | ||
190 | + | ||
191 | +static void bbram_bdrv_read(XlnxBBRam *s, Error **errp) | ||
192 | +{ | ||
193 | + uint32_t *ram = &s->regs[R_BBRAM_0]; | ||
194 | + int nr = RAM_MAX; | ||
195 | + | ||
196 | + if (!s->blk) { | ||
197 | + return; | ||
198 | + } | ||
199 | + | ||
200 | + s->blk_ro = !blk_supports_write_perm(s->blk); | ||
201 | + if (!s->blk_ro) { | ||
202 | + int rc; | ||
203 | + | ||
204 | + rc = blk_set_perm(s->blk, | ||
205 | + (BLK_PERM_CONSISTENT_READ | BLK_PERM_WRITE), | ||
206 | + BLK_PERM_ALL, NULL); | ||
207 | + if (rc) { | ||
208 | + s->blk_ro = true; | ||
209 | + } | ||
210 | + } | ||
211 | + if (s->blk_ro) { | ||
212 | + warn_report("%s: Skip saving updates to read-only BBRAM backstore.", | ||
213 | + blk_name(s->blk)); | ||
214 | + } | ||
215 | + | ||
216 | + if (blk_pread(s->blk, 0, ram, nr) < 0) { | ||
217 | + error_setg(errp, | ||
218 | + "%s: Failed to read %u bytes from BBRAM backstore.", | ||
219 | + blk_name(s->blk), nr); | ||
220 | + return; | ||
221 | + } | ||
222 | + | ||
223 | + /* Convert from little-endian backstore for each 32-bit word */ | ||
224 | + nr /= 4; | ||
225 | + while (nr--) { | ||
226 | + ram[nr] = le32_to_cpu(ram[nr]); | ||
227 | + } | ||
228 | +} | ||
229 | + | ||
230 | +static void bbram_bdrv_sync(XlnxBBRam *s, uint64_t hwaddr) | ||
231 | +{ | ||
232 | + uint32_t le32; | ||
233 | + unsigned offset; | ||
234 | + int rc; | ||
235 | + | ||
236 | + assert(A_BBRAM_0 <= hwaddr && hwaddr <= A_BBRAM_8); | ||
237 | + | ||
238 | + /* Backstore is always in little-endian */ | ||
239 | + le32 = cpu_to_le32(s->regs[hwaddr / 4]); | ||
240 | + | ||
241 | + /* Update zeroized flag */ | ||
242 | + if (le32 && (hwaddr != A_BBRAM_8 || s->bbram8_wo)) { | ||
243 | + ARRAY_FIELD_DP32(s->regs, BBRAM_STATUS, BBRAM_ZEROIZED, 0); | ||
244 | + } | ||
245 | + | ||
246 | + if (!s->blk || s->blk_ro) { | ||
247 | + return; | ||
248 | + } | ||
249 | + | ||
250 | + offset = hwaddr - A_BBRAM_0; | ||
251 | + rc = blk_pwrite(s->blk, offset, &le32, 4, 0); | ||
252 | + if (rc < 0) { | ||
253 | + bbram_bdrv_error(s, rc, g_strdup_printf("write to offset %u", offset)); | ||
254 | + } | ||
255 | +} | ||
256 | + | ||
257 | +static void bbram_bdrv_zero(XlnxBBRam *s) | ||
258 | +{ | ||
259 | + int rc; | ||
260 | + | ||
261 | + ARRAY_FIELD_DP32(s->regs, BBRAM_STATUS, BBRAM_ZEROIZED, 1); | ||
262 | + | ||
263 | + if (!s->blk || s->blk_ro) { | ||
264 | + return; | ||
265 | + } | ||
266 | + | ||
267 | + rc = blk_make_zero(s->blk, 0); | ||
268 | + if (rc < 0) { | ||
269 | + bbram_bdrv_error(s, rc, g_strdup("zeroizing")); | ||
270 | + } | ||
271 | + | ||
272 | + /* Restore bbram8 if it is non-zero */ | ||
273 | + if (s->regs[R_BBRAM_8]) { | ||
274 | + bbram_bdrv_sync(s, A_BBRAM_8); | ||
275 | + } | ||
276 | +} | ||
277 | + | ||
278 | +static void bbram_zeroize(XlnxBBRam *s) | ||
279 | +{ | ||
280 | + int nr = RAM_MAX - (s->bbram8_wo ? 0 : 4); /* only wo bbram8 is cleared */ | ||
281 | + | ||
282 | + memset(&s->regs[R_BBRAM_0], 0, nr); | ||
283 | + bbram_bdrv_zero(s); | ||
284 | +} | ||
285 | + | ||
286 | +static void bbram_update_irq(XlnxBBRam *s) | ||
287 | +{ | ||
288 | + bool pending = s->regs[R_BBRAM_ISR] & ~s->regs[R_BBRAM_IMR]; | ||
289 | + | ||
290 | + qemu_set_irq(s->irq_bbram, pending); | ||
291 | +} | ||
292 | + | ||
293 | +static void bbram_ctrl_postw(RegisterInfo *reg, uint64_t val64) | ||
294 | +{ | ||
295 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
296 | + uint32_t val = val64; | ||
297 | + | ||
298 | + if (val & R_BBRAM_CTRL_ZEROIZE_MASK) { | ||
299 | + bbram_zeroize(s); | ||
300 | + /* The bit is self clearing */ | ||
301 | + s->regs[R_BBRAM_CTRL] &= ~R_BBRAM_CTRL_ZEROIZE_MASK; | ||
302 | + } | ||
303 | +} | ||
304 | + | ||
305 | +static void bbram_pgm_mode_postw(RegisterInfo *reg, uint64_t val64) | ||
306 | +{ | ||
307 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
308 | + uint32_t val = val64; | ||
309 | + | ||
310 | + if (val == BBRAM_PGM_MAGIC) { | ||
311 | + bbram_zeroize(s); | ||
312 | + | ||
313 | + /* The status bit is cleared only by POR */ | ||
314 | + ARRAY_FIELD_DP32(s->regs, BBRAM_STATUS, PGM_MODE, 1); | ||
315 | + } | ||
316 | +} | ||
317 | + | ||
318 | +static void bbram_aes_crc_postw(RegisterInfo *reg, uint64_t val64) | ||
319 | +{ | ||
320 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
321 | + uint32_t calc_crc; | ||
322 | + | ||
323 | + if (!bbram_pgm_enabled(s)) { | ||
324 | + /* We are not in programming mode, don't do anything */ | ||
325 | + return; | ||
326 | + } | ||
327 | + | ||
328 | + /* Perform the AES integrity check */ | ||
329 | + s->regs[R_BBRAM_STATUS] |= R_BBRAM_STATUS_AES_CRC_DONE_MASK; | ||
330 | + | ||
331 | + /* | ||
332 | + * Set check status. | ||
333 | + * | ||
334 | + * ZynqMP BBRAM check has a zero-u32 prepended; see: | ||
335 | + * https://github.com/Xilinx/embeddedsw/blob/release-2019.2/lib/sw_services/xilskey/src/xilskey_bbramps_zynqmp.c#L311 | ||
336 | + */ | ||
337 | + calc_crc = xlnx_efuse_calc_crc(&s->regs[R_BBRAM_0], | ||
338 | + (R_BBRAM_8 - R_BBRAM_0), s->crc_zpads); | ||
339 | + | ||
340 | + ARRAY_FIELD_DP32(s->regs, BBRAM_STATUS, AES_CRC_PASS, | ||
341 | + (s->regs[R_BBRAM_AES_CRC] == calc_crc)); | ||
342 | +} | ||
343 | + | ||
344 | +static uint64_t bbram_key_prew(RegisterInfo *reg, uint64_t val64) | ||
345 | +{ | ||
346 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
347 | + uint32_t original_data = *(uint32_t *) reg->data; | ||
348 | + | ||
349 | + if (bbram_pgm_enabled(s)) { | ||
350 | + return val64; | ||
351 | + } else { | ||
352 | + /* We are not in programming mode, don't do anything */ | ||
353 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
354 | + "Not in programming mode, dropping the write\n"); | ||
355 | + return original_data; | ||
356 | + } | ||
357 | +} | ||
358 | + | ||
359 | +static void bbram_key_postw(RegisterInfo *reg, uint64_t val64) | ||
360 | +{ | ||
361 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
362 | + | ||
363 | + bbram_bdrv_sync(s, reg->access->addr); | ||
364 | +} | ||
365 | + | ||
366 | +static uint64_t bbram_wo_postr(RegisterInfo *reg, uint64_t val) | ||
367 | +{ | ||
368 | + return 0; | ||
369 | +} | ||
370 | + | ||
371 | +static uint64_t bbram_r8_postr(RegisterInfo *reg, uint64_t val) | ||
372 | +{ | ||
373 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
374 | + | ||
375 | + return s->bbram8_wo ? bbram_wo_postr(reg, val) : val; | ||
376 | +} | ||
377 | + | ||
378 | +static bool bbram_r8_readonly(XlnxBBRam *s) | ||
379 | +{ | ||
380 | + return !bbram_pgm_enabled(s) || bbram_msw_locked(s); | ||
381 | +} | ||
382 | + | ||
383 | +static uint64_t bbram_r8_prew(RegisterInfo *reg, uint64_t val64) | ||
384 | +{ | ||
385 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
386 | + | ||
387 | + if (bbram_r8_readonly(s)) { | ||
388 | + val64 = *(uint32_t *)reg->data; | ||
389 | + } | ||
390 | + | ||
391 | + return val64; | ||
392 | +} | ||
393 | + | ||
394 | +static void bbram_r8_postw(RegisterInfo *reg, uint64_t val64) | ||
395 | +{ | ||
396 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
397 | + | ||
398 | + if (!bbram_r8_readonly(s)) { | ||
399 | + bbram_bdrv_sync(s, A_BBRAM_8); | ||
400 | + } | ||
401 | +} | ||
402 | + | ||
403 | +static uint64_t bbram_msw_lock_prew(RegisterInfo *reg, uint64_t val64) | ||
404 | +{ | ||
405 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
406 | + | ||
407 | + /* Never lock if bbram8 is wo; and, only POR can clear the lock */ | ||
408 | + if (s->bbram8_wo) { | ||
409 | + val64 = 0; | ||
410 | + } else { | ||
411 | + val64 |= s->regs[R_BBRAM_MSW_LOCK]; | ||
412 | + } | ||
413 | + | ||
414 | + return val64; | ||
415 | +} | ||
416 | + | ||
417 | +static void bbram_isr_postw(RegisterInfo *reg, uint64_t val64) | ||
418 | +{ | ||
419 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
420 | + | ||
421 | + bbram_update_irq(s); | ||
422 | +} | ||
423 | + | ||
424 | +static uint64_t bbram_ier_prew(RegisterInfo *reg, uint64_t val64) | ||
425 | +{ | ||
426 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
427 | + uint32_t val = val64; | ||
428 | + | ||
429 | + s->regs[R_BBRAM_IMR] &= ~val; | ||
430 | + bbram_update_irq(s); | ||
431 | + return 0; | ||
432 | +} | ||
433 | + | ||
434 | +static uint64_t bbram_idr_prew(RegisterInfo *reg, uint64_t val64) | ||
435 | +{ | ||
436 | + XlnxBBRam *s = XLNX_BBRAM(reg->opaque); | ||
437 | + uint32_t val = val64; | ||
438 | + | ||
439 | + s->regs[R_BBRAM_IMR] |= val; | ||
440 | + bbram_update_irq(s); | ||
441 | + return 0; | ||
442 | +} | ||
443 | + | ||
444 | +static RegisterAccessInfo bbram_ctrl_regs_info[] = { | ||
445 | + { .name = "BBRAM_STATUS", .addr = A_BBRAM_STATUS, | ||
446 | + .rsvd = 0xee, | ||
447 | + .ro = 0x3ff, | ||
448 | + },{ .name = "BBRAM_CTRL", .addr = A_BBRAM_CTRL, | ||
449 | + .post_write = bbram_ctrl_postw, | ||
450 | + },{ .name = "PGM_MODE", .addr = A_PGM_MODE, | ||
451 | + .post_write = bbram_pgm_mode_postw, | ||
452 | + },{ .name = "BBRAM_AES_CRC", .addr = A_BBRAM_AES_CRC, | ||
453 | + .post_write = bbram_aes_crc_postw, | ||
454 | + .post_read = bbram_wo_postr, | ||
455 | + },{ .name = "BBRAM_0", .addr = A_BBRAM_0, | ||
456 | + .pre_write = bbram_key_prew, | ||
457 | + .post_write = bbram_key_postw, | ||
458 | + .post_read = bbram_wo_postr, | ||
459 | + },{ .name = "BBRAM_1", .addr = A_BBRAM_1, | ||
460 | + .pre_write = bbram_key_prew, | ||
461 | + .post_write = bbram_key_postw, | ||
462 | + .post_read = bbram_wo_postr, | ||
463 | + },{ .name = "BBRAM_2", .addr = A_BBRAM_2, | ||
464 | + .pre_write = bbram_key_prew, | ||
465 | + .post_write = bbram_key_postw, | ||
466 | + .post_read = bbram_wo_postr, | ||
467 | + },{ .name = "BBRAM_3", .addr = A_BBRAM_3, | ||
468 | + .pre_write = bbram_key_prew, | ||
469 | + .post_write = bbram_key_postw, | ||
470 | + .post_read = bbram_wo_postr, | ||
471 | + },{ .name = "BBRAM_4", .addr = A_BBRAM_4, | ||
472 | + .pre_write = bbram_key_prew, | ||
473 | + .post_write = bbram_key_postw, | ||
474 | + .post_read = bbram_wo_postr, | ||
475 | + },{ .name = "BBRAM_5", .addr = A_BBRAM_5, | ||
476 | + .pre_write = bbram_key_prew, | ||
477 | + .post_write = bbram_key_postw, | ||
478 | + .post_read = bbram_wo_postr, | ||
479 | + },{ .name = "BBRAM_6", .addr = A_BBRAM_6, | ||
480 | + .pre_write = bbram_key_prew, | ||
481 | + .post_write = bbram_key_postw, | ||
482 | + .post_read = bbram_wo_postr, | ||
483 | + },{ .name = "BBRAM_7", .addr = A_BBRAM_7, | ||
484 | + .pre_write = bbram_key_prew, | ||
485 | + .post_write = bbram_key_postw, | ||
486 | + .post_read = bbram_wo_postr, | ||
487 | + },{ .name = "BBRAM_8", .addr = A_BBRAM_8, | ||
488 | + .pre_write = bbram_r8_prew, | ||
489 | + .post_write = bbram_r8_postw, | ||
490 | + .post_read = bbram_r8_postr, | ||
491 | + },{ .name = "BBRAM_SLVERR", .addr = A_BBRAM_SLVERR, | ||
492 | + .rsvd = ~1, | ||
493 | + },{ .name = "BBRAM_ISR", .addr = A_BBRAM_ISR, | ||
494 | + .w1c = 0x1, | ||
495 | + .post_write = bbram_isr_postw, | ||
496 | + },{ .name = "BBRAM_IMR", .addr = A_BBRAM_IMR, | ||
497 | + .ro = 0x1, | ||
498 | + },{ .name = "BBRAM_IER", .addr = A_BBRAM_IER, | ||
499 | + .pre_write = bbram_ier_prew, | ||
500 | + },{ .name = "BBRAM_IDR", .addr = A_BBRAM_IDR, | ||
501 | + .pre_write = bbram_idr_prew, | ||
502 | + },{ .name = "BBRAM_MSW_LOCK", .addr = A_BBRAM_MSW_LOCK, | ||
503 | + .pre_write = bbram_msw_lock_prew, | ||
504 | + .ro = ~R_BBRAM_MSW_LOCK_VAL_MASK, | ||
505 | + } | ||
506 | +}; | ||
507 | + | ||
508 | +static void bbram_ctrl_reset(DeviceState *dev) | ||
509 | +{ | ||
510 | + XlnxBBRam *s = XLNX_BBRAM(dev); | ||
511 | + unsigned int i; | ||
512 | + | ||
513 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
514 | + if (i < R_BBRAM_0 || i > R_BBRAM_8) { | ||
515 | + register_reset(&s->regs_info[i]); | ||
516 | + } | ||
517 | + } | ||
518 | + | ||
519 | + bbram_update_irq(s); | ||
520 | +} | ||
521 | + | ||
522 | +static const MemoryRegionOps bbram_ctrl_ops = { | ||
523 | + .read = register_read_memory, | ||
524 | + .write = register_write_memory, | ||
525 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
526 | + .valid = { | ||
527 | + .min_access_size = 4, | ||
528 | + .max_access_size = 4, | ||
529 | + }, | ||
530 | +}; | ||
531 | + | ||
532 | +static void bbram_ctrl_realize(DeviceState *dev, Error **errp) | ||
533 | +{ | ||
534 | + XlnxBBRam *s = XLNX_BBRAM(dev); | ||
535 | + | ||
536 | + if (s->crc_zpads) { | ||
537 | + s->bbram8_wo = true; | ||
538 | + } | ||
539 | + | ||
540 | + bbram_bdrv_read(s, errp); | ||
541 | +} | ||
542 | + | ||
543 | +static void bbram_ctrl_init(Object *obj) | ||
544 | +{ | ||
545 | + XlnxBBRam *s = XLNX_BBRAM(obj); | ||
546 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
547 | + RegisterInfoArray *reg_array; | ||
548 | + | ||
549 | + reg_array = | ||
550 | + register_init_block32(DEVICE(obj), bbram_ctrl_regs_info, | ||
551 | + ARRAY_SIZE(bbram_ctrl_regs_info), | ||
552 | + s->regs_info, s->regs, | ||
553 | + &bbram_ctrl_ops, | ||
554 | + XLNX_BBRAM_ERR_DEBUG, | ||
555 | + R_MAX * 4); | ||
556 | + | ||
557 | + sysbus_init_mmio(sbd, ®_array->mem); | ||
558 | + sysbus_init_irq(sbd, &s->irq_bbram); | ||
559 | +} | ||
560 | + | ||
561 | +static void bbram_prop_set_drive(Object *obj, Visitor *v, const char *name, | ||
562 | + void *opaque, Error **errp) | ||
563 | +{ | ||
564 | + DeviceState *dev = DEVICE(obj); | ||
565 | + | ||
566 | + qdev_prop_drive.set(obj, v, name, opaque, errp); | ||
567 | + | ||
568 | + /* Fill initial data if backend is attached after realized */ | ||
569 | + if (dev->realized) { | ||
570 | + bbram_bdrv_read(XLNX_BBRAM(obj), errp); | ||
571 | + } | ||
572 | +} | ||
573 | + | ||
574 | +static void bbram_prop_get_drive(Object *obj, Visitor *v, const char *name, | ||
575 | + void *opaque, Error **errp) | ||
576 | +{ | ||
577 | + qdev_prop_drive.get(obj, v, name, opaque, errp); | ||
578 | +} | ||
579 | + | ||
580 | +static void bbram_prop_release_drive(Object *obj, const char *name, | ||
581 | + void *opaque) | ||
582 | +{ | ||
583 | + qdev_prop_drive.release(obj, name, opaque); | ||
584 | +} | ||
585 | + | ||
586 | +static const PropertyInfo bbram_prop_drive = { | ||
587 | + .name = "str", | ||
588 | + .description = "Node name or ID of a block device to use as BBRAM backend", | ||
589 | + .realized_set_allowed = true, | ||
590 | + .get = bbram_prop_get_drive, | ||
591 | + .set = bbram_prop_set_drive, | ||
592 | + .release = bbram_prop_release_drive, | ||
593 | +}; | ||
594 | + | ||
595 | +static const VMStateDescription vmstate_bbram_ctrl = { | ||
596 | + .name = TYPE_XLNX_BBRAM, | ||
597 | + .version_id = 1, | ||
598 | + .minimum_version_id = 1, | ||
599 | + .fields = (VMStateField[]) { | ||
600 | + VMSTATE_UINT32_ARRAY(regs, XlnxBBRam, R_MAX), | ||
601 | + VMSTATE_END_OF_LIST(), | ||
602 | + } | ||
603 | +}; | ||
604 | + | ||
605 | +static Property bbram_ctrl_props[] = { | ||
606 | + DEFINE_PROP("drive", XlnxBBRam, blk, bbram_prop_drive, BlockBackend *), | ||
607 | + DEFINE_PROP_UINT32("crc-zpads", XlnxBBRam, crc_zpads, 1), | ||
608 | + DEFINE_PROP_END_OF_LIST(), | ||
609 | +}; | ||
610 | + | ||
611 | +static void bbram_ctrl_class_init(ObjectClass *klass, void *data) | ||
612 | +{ | ||
613 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
614 | + | ||
615 | + dc->reset = bbram_ctrl_reset; | ||
616 | + dc->realize = bbram_ctrl_realize; | ||
617 | + dc->vmsd = &vmstate_bbram_ctrl; | ||
618 | + device_class_set_props(dc, bbram_ctrl_props); | ||
619 | +} | ||
620 | + | ||
621 | +static const TypeInfo bbram_ctrl_info = { | ||
622 | + .name = TYPE_XLNX_BBRAM, | ||
623 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
624 | + .instance_size = sizeof(XlnxBBRam), | ||
625 | + .class_init = bbram_ctrl_class_init, | ||
626 | + .instance_init = bbram_ctrl_init, | ||
627 | +}; | ||
628 | + | ||
629 | +static void bbram_ctrl_register_types(void) | ||
630 | +{ | ||
631 | + type_register_static(&bbram_ctrl_info); | ||
632 | +} | ||
633 | + | ||
634 | +type_init(bbram_ctrl_register_types) | ||
635 | diff --git a/hw/nvram/Kconfig b/hw/nvram/Kconfig | ||
33 | index XXXXXXX..XXXXXXX 100644 | 636 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/digic-timer.c | 637 | --- a/hw/nvram/Kconfig |
35 | +++ b/hw/timer/digic-timer.c | 638 | +++ b/hw/nvram/Kconfig |
36 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_init(Object *obj) | 639 | @@ -XXX,XX +XXX,XX @@ config XLNX_EFUSE_VERSAL |
37 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | 640 | config XLNX_EFUSE_ZYNQMP |
38 | } | 641 | bool |
39 | 642 | select XLNX_EFUSE | |
40 | +static void digic_timer_finalize(Object *obj) | 643 | + |
41 | +{ | 644 | +config XLNX_BBRAM |
42 | + DigicTimerState *s = DIGIC_TIMER(obj); | 645 | + bool |
43 | + | 646 | + select XLNX_EFUSE_CRC |
44 | + ptimer_free(s->ptimer); | 647 | diff --git a/hw/nvram/meson.build b/hw/nvram/meson.build |
45 | +} | 648 | index XXXXXXX..XXXXXXX 100644 |
46 | + | 649 | --- a/hw/nvram/meson.build |
47 | static void digic_timer_class_init(ObjectClass *klass, void *class_data) | 650 | +++ b/hw/nvram/meson.build |
48 | { | 651 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE_VERSAL', if_true: files( |
49 | DeviceClass *dc = DEVICE_CLASS(klass); | 652 | 'xlnx-versal-efuse-ctrl.c')) |
50 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo digic_timer_info = { | 653 | softmmu_ss.add(when: 'CONFIG_XLNX_EFUSE_ZYNQMP', if_true: files( |
51 | .parent = TYPE_SYS_BUS_DEVICE, | 654 | 'xlnx-zynqmp-efuse.c')) |
52 | .instance_size = sizeof(DigicTimerState), | 655 | +softmmu_ss.add(when: 'CONFIG_XLNX_BBRAM', if_true: files('xlnx-bbram.c')) |
53 | .instance_init = digic_timer_init, | 656 | |
54 | + .instance_finalize = digic_timer_finalize, | 657 | specific_ss.add(when: 'CONFIG_PSERIES', if_true: files('spapr_nvram.c')) |
55 | .class_init = digic_timer_class_init, | ||
56 | }; | ||
57 | |||
58 | -- | 658 | -- |
59 | 2.20.1 | 659 | 2.20.1 |
60 | 660 | ||
61 | 661 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Tong Ho <tong.ho@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Connect the support for Versal Battery-Backed RAM (BBRAM) |
4 | mv88w8618_pit_init function, so use ptimer_free() in the finalize function to | ||
5 | avoid it. | ||
6 | 4 | ||
7 | ASAN shows memory leak stack: | 5 | The command argument: |
6 | -drive if=pflash,index=0,... | ||
7 | Can be used to optionally connect the bbram to a backend | ||
8 | storage, such that field-programmed values in one | ||
9 | invocation can be made available to next invocation. | ||
8 | 10 | ||
9 | Indirect leak of 192 byte(s) in 4 object(s) allocated from: | 11 | The backend storage must be a seekable binary file, and |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 12 | its size must be 36 bytes or larger. A file with all |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | 13 | binary 0's is a 'blank'. |
12 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
13 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
14 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
15 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
16 | #6 0xaaabf5bb2290 in mv88w8618_timer_init /qemu/hw/arm/musicpal.c:862 | ||
17 | #7 0xaaabf5bb2290 in mv88w8618_pit_init /qemu/hw/arm/musicpal.c:954 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf5a95540 in qdev_device_help /qemu/softmmu/qdev-monitor.c:283 | ||
22 | #12 0xaaabf5a96940 in qmp_device_add /qemu/softmmu/qdev-monitor.c:801 | ||
23 | 14 | ||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | 15 | Signed-off-by: Tong Ho <tong.ho@xilinx.com> |
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | 16 | Message-id: 20210917052400.1249094-6-tong.ho@xilinx.com |
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 19 | --- |
29 | hw/arm/musicpal.c | 12 ++++++++++++ | 20 | include/hw/arm/xlnx-versal.h | 5 +++++ |
30 | 1 file changed, 12 insertions(+) | 21 | hw/arm/xlnx-versal-virt.c | 36 ++++++++++++++++++++++++++++++++++++ |
22 | hw/arm/xlnx-versal.c | 18 ++++++++++++++++++ | ||
23 | hw/arm/Kconfig | 1 + | ||
24 | 4 files changed, 60 insertions(+) | ||
31 | 25 | ||
32 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 26 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
33 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/arm/musicpal.c | 28 | --- a/include/hw/arm/xlnx-versal.h |
35 | +++ b/hw/arm/musicpal.c | 29 | +++ b/include/hw/arm/xlnx-versal.h |
36 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_init(Object *obj) | 30 | @@ -XXX,XX +XXX,XX @@ |
37 | sysbus_init_mmio(dev, &s->iomem); | 31 | #include "qom/object.h" |
32 | #include "hw/usb/xlnx-usb-subsystem.h" | ||
33 | #include "hw/misc/xlnx-versal-xramc.h" | ||
34 | +#include "hw/nvram/xlnx-bbram.h" | ||
35 | |||
36 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
37 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) | ||
38 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
39 | } iou; | ||
40 | |||
41 | XlnxZynqMPRTC rtc; | ||
42 | + XlnxBBRam bbram; | ||
43 | } pmc; | ||
44 | |||
45 | struct { | ||
46 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
47 | #define VERSAL_GEM1_WAKE_IRQ_0 59 | ||
48 | #define VERSAL_ADMA_IRQ_0 60 | ||
49 | #define VERSAL_XRAM_IRQ_0 79 | ||
50 | +#define VERSAL_BBRAM_APB_IRQ_0 121 | ||
51 | #define VERSAL_RTC_APB_ERR_IRQ 121 | ||
52 | #define VERSAL_SD0_IRQ_0 126 | ||
53 | #define VERSAL_RTC_ALARM_IRQ 142 | ||
54 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
55 | |||
56 | #define MM_PMC_SD0 0xf1040000U | ||
57 | #define MM_PMC_SD0_SIZE 0x10000 | ||
58 | +#define MM_PMC_BBRAM_CTRL 0xf11f0000 | ||
59 | +#define MM_PMC_BBRAM_CTRL_SIZE 0x00050 | ||
60 | #define MM_PMC_CRP 0xf1260000U | ||
61 | #define MM_PMC_CRP_SIZE 0x10000 | ||
62 | #define MM_PMC_RTC 0xf12a0000 | ||
63 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/arm/xlnx-versal-virt.c | ||
66 | +++ b/hw/arm/xlnx-versal-virt.c | ||
67 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_rtc_node(VersalVirt *s) | ||
68 | g_free(name); | ||
38 | } | 69 | } |
39 | 70 | ||
40 | +static void mv88w8618_pit_finalize(Object *obj) | 71 | +static void fdt_add_bbram_node(VersalVirt *s) |
41 | +{ | 72 | +{ |
42 | + SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 73 | + const char compat[] = TYPE_XLNX_BBRAM; |
43 | + mv88w8618_pit_state *s = MV88W8618_PIT(dev); | 74 | + const char interrupt_names[] = "bbram-error"; |
44 | + int i; | 75 | + char *name = g_strdup_printf("/bbram@%x", MM_PMC_BBRAM_CTRL); |
45 | + | 76 | + |
46 | + for (i = 0; i < 4; i++) { | 77 | + qemu_fdt_add_subnode(s->fdt, name); |
47 | + ptimer_free(s->timer[i].ptimer); | 78 | + |
79 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
80 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_BBRAM_APB_IRQ_0, | ||
81 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
82 | + qemu_fdt_setprop(s->fdt, name, "interrupt-names", | ||
83 | + interrupt_names, sizeof(interrupt_names)); | ||
84 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
85 | + 2, MM_PMC_BBRAM_CTRL, | ||
86 | + 2, MM_PMC_BBRAM_CTRL_SIZE); | ||
87 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | ||
88 | + g_free(name); | ||
89 | +} | ||
90 | + | ||
91 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) | ||
92 | { | ||
93 | Error *err = NULL; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_regions(VersalVirt *s) | ||
95 | } | ||
96 | } | ||
97 | |||
98 | +static void bbram_attach_drive(XlnxBBRam *dev) | ||
99 | +{ | ||
100 | + DriveInfo *dinfo; | ||
101 | + BlockBackend *blk; | ||
102 | + | ||
103 | + dinfo = drive_get_by_index(IF_PFLASH, 0); | ||
104 | + blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; | ||
105 | + if (blk) { | ||
106 | + qdev_prop_set_drive(DEVICE(dev), "drive", blk); | ||
48 | + } | 107 | + } |
49 | +} | 108 | +} |
50 | + | 109 | + |
51 | static const VMStateDescription mv88w8618_timer_vmsd = { | 110 | static void sd_plugin_card(SDHCIState *sd, DriveInfo *di) |
52 | .name = "timer", | 111 | { |
53 | .version_id = 1, | 112 | BlockBackend *blk = di ? blk_by_legacy_dinfo(di) : NULL; |
54 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mv88w8618_pit_info = { | 113 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
55 | .parent = TYPE_SYS_BUS_DEVICE, | 114 | fdt_add_usb_xhci_nodes(s); |
56 | .instance_size = sizeof(mv88w8618_pit_state), | 115 | fdt_add_sd_nodes(s); |
57 | .instance_init = mv88w8618_pit_init, | 116 | fdt_add_rtc_node(s); |
58 | + .instance_finalize = mv88w8618_pit_finalize, | 117 | + fdt_add_bbram_node(s); |
59 | .class_init = mv88w8618_pit_class_init, | 118 | fdt_add_cpu_nodes(s, psci_conduit); |
60 | }; | 119 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); |
61 | 120 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | |
121 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
122 | memory_region_add_subregion_overlap(get_system_memory(), | ||
123 | 0, &s->soc.fpd.apu.mr, 0); | ||
124 | |||
125 | + /* Attach bbram backend, if given */ | ||
126 | + bbram_attach_drive(&s->soc.pmc.bbram); | ||
127 | + | ||
128 | /* Plugin SD cards. */ | ||
129 | for (i = 0; i < ARRAY_SIZE(s->soc.pmc.iou.sd); i++) { | ||
130 | sd_plugin_card(&s->soc.pmc.iou.sd[i], drive_get_next(IF_SD)); | ||
131 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/arm/xlnx-versal.c | ||
134 | +++ b/hw/arm/xlnx-versal.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void versal_create_xrams(Versal *s, qemu_irq *pic) | ||
136 | } | ||
137 | } | ||
138 | |||
139 | +static void versal_create_bbram(Versal *s, qemu_irq *pic) | ||
140 | +{ | ||
141 | + SysBusDevice *sbd; | ||
142 | + | ||
143 | + object_initialize_child_with_props(OBJECT(s), "bbram", &s->pmc.bbram, | ||
144 | + sizeof(s->pmc.bbram), TYPE_XLNX_BBRAM, | ||
145 | + &error_fatal, | ||
146 | + "crc-zpads", "0", | ||
147 | + NULL); | ||
148 | + sbd = SYS_BUS_DEVICE(&s->pmc.bbram); | ||
149 | + | ||
150 | + sysbus_realize(sbd, &error_fatal); | ||
151 | + memory_region_add_subregion(&s->mr_ps, MM_PMC_BBRAM_CTRL, | ||
152 | + sysbus_mmio_get_region(sbd, 0)); | ||
153 | + sysbus_connect_irq(sbd, 0, pic[VERSAL_BBRAM_APB_IRQ_0]); | ||
154 | +} | ||
155 | + | ||
156 | /* This takes the board allocated linear DDR memory and creates aliases | ||
157 | * for each split DDR range/aperture on the Versal address map. | ||
158 | */ | ||
159 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
160 | versal_create_sds(s, pic); | ||
161 | versal_create_rtc(s, pic); | ||
162 | versal_create_xrams(s, pic); | ||
163 | + versal_create_bbram(s, pic); | ||
164 | versal_map_ddr(s); | ||
165 | versal_unimp(s); | ||
166 | |||
167 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
168 | index XXXXXXX..XXXXXXX 100644 | ||
169 | --- a/hw/arm/Kconfig | ||
170 | +++ b/hw/arm/Kconfig | ||
171 | @@ -XXX,XX +XXX,XX @@ config XLNX_VERSAL | ||
172 | select XLNX_ZDMA | ||
173 | select XLNX_ZYNQMP | ||
174 | select OR_IRQ | ||
175 | + select XLNX_BBRAM | ||
176 | |||
177 | config NPCM7XX | ||
178 | bool | ||
62 | -- | 179 | -- |
63 | 2.20.1 | 180 | 2.20.1 |
64 | 181 | ||
65 | 182 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Tong Ho <tong.ho@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Connect the support for Versal eFUSE one-time field-programmable |
4 | mss_timer_init function, so use ptimer_free() in the finalize function to avoid | 4 | bit array. |
5 | it. | 5 | |
6 | 6 | The command argument: | |
7 | ASAN shows memory leak stack: | 7 | -drive if=pflash,index=1,... |
8 | 8 | Can be used to optionally connect the bit array to a | |
9 | Indirect leak of 192 byte(s) in 2 object(s) allocated from: | 9 | backend storage, such that field-programmed values |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 10 | in one invocation can be made available to next |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | 11 | invocation. |
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | 12 | |
13 | #3 0xaaabf58a0010 in mss_timer_init /qemu/hw/timer/mss-timer.c:235 | 13 | The backend storage must be a seekable binary file, and |
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | 14 | its size must be 3072 bytes or larger. A file with all |
15 | #5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | 15 | binary 0's is a 'blank'. |
16 | #6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | 16 | |
17 | #7 0xaaabf5b8316c in m2sxxx_soc_initfn /qemu/hw/arm/msf2-soc.c:70 | 17 | Signed-off-by: Tong Ho <tong.ho@xilinx.com> |
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | 18 | Message-id: 20210917052400.1249094-7-tong.ho@xilinx.com |
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
22 | #12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 21 | --- |
29 | hw/timer/mss-timer.c | 13 +++++++++++++ | 22 | include/hw/arm/xlnx-versal.h | 10 +++++++ |
30 | 1 file changed, 13 insertions(+) | 23 | hw/arm/xlnx-versal-virt.c | 52 ++++++++++++++++++++++++++++++++++++ |
31 | 24 | hw/arm/xlnx-versal.c | 39 +++++++++++++++++++++++++++ | |
32 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c | 25 | hw/arm/Kconfig | 1 + |
33 | index XXXXXXX..XXXXXXX 100644 | 26 | 4 files changed, 102 insertions(+) |
34 | --- a/hw/timer/mss-timer.c | 27 | |
35 | +++ b/hw/timer/mss-timer.c | 28 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h |
36 | @@ -XXX,XX +XXX,XX @@ static void mss_timer_init(Object *obj) | 29 | index XXXXXXX..XXXXXXX 100644 |
37 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &t->mmio); | 30 | --- a/include/hw/arm/xlnx-versal.h |
31 | +++ b/include/hw/arm/xlnx-versal.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #include "hw/usb/xlnx-usb-subsystem.h" | ||
34 | #include "hw/misc/xlnx-versal-xramc.h" | ||
35 | #include "hw/nvram/xlnx-bbram.h" | ||
36 | +#include "hw/nvram/xlnx-versal-efuse.h" | ||
37 | |||
38 | #define TYPE_XLNX_VERSAL "xlnx-versal" | ||
39 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) | ||
40 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
41 | |||
42 | XlnxZynqMPRTC rtc; | ||
43 | XlnxBBRam bbram; | ||
44 | + XlnxEFuse efuse; | ||
45 | + XlnxVersalEFuseCtrl efuse_ctrl; | ||
46 | + XlnxVersalEFuseCache efuse_cache; | ||
47 | } pmc; | ||
48 | |||
49 | struct { | ||
50 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
51 | #define VERSAL_BBRAM_APB_IRQ_0 121 | ||
52 | #define VERSAL_RTC_APB_ERR_IRQ 121 | ||
53 | #define VERSAL_SD0_IRQ_0 126 | ||
54 | +#define VERSAL_EFUSE_IRQ 139 | ||
55 | #define VERSAL_RTC_ALARM_IRQ 142 | ||
56 | #define VERSAL_RTC_SECONDS_IRQ 143 | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
59 | #define MM_PMC_SD0_SIZE 0x10000 | ||
60 | #define MM_PMC_BBRAM_CTRL 0xf11f0000 | ||
61 | #define MM_PMC_BBRAM_CTRL_SIZE 0x00050 | ||
62 | +#define MM_PMC_EFUSE_CTRL 0xf1240000 | ||
63 | +#define MM_PMC_EFUSE_CTRL_SIZE 0x00104 | ||
64 | +#define MM_PMC_EFUSE_CACHE 0xf1250000 | ||
65 | +#define MM_PMC_EFUSE_CACHE_SIZE 0x00C00 | ||
66 | + | ||
67 | #define MM_PMC_CRP 0xf1260000U | ||
68 | #define MM_PMC_CRP_SIZE 0x10000 | ||
69 | #define MM_PMC_RTC 0xf12a0000 | ||
70 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/xlnx-versal-virt.c | ||
73 | +++ b/hw/arm/xlnx-versal-virt.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_bbram_node(VersalVirt *s) | ||
75 | g_free(name); | ||
38 | } | 76 | } |
39 | 77 | ||
40 | +static void mss_timer_finalize(Object *obj) | 78 | +static void fdt_add_efuse_ctrl_node(VersalVirt *s) |
41 | +{ | 79 | +{ |
42 | + MSSTimerState *t = MSS_TIMER(obj); | 80 | + const char compat[] = TYPE_XLNX_VERSAL_EFUSE_CTRL; |
43 | + int i; | 81 | + const char interrupt_names[] = "pmc_efuse"; |
44 | + | 82 | + char *name = g_strdup_printf("/pmc_efuse@%x", MM_PMC_EFUSE_CTRL); |
45 | + for (i = 0; i < NUM_TIMERS; i++) { | 83 | + |
46 | + struct Msf2Timer *st = &t->timers[i]; | 84 | + qemu_fdt_add_subnode(s->fdt, name); |
47 | + | 85 | + |
48 | + ptimer_free(st->ptimer); | 86 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", |
87 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_EFUSE_IRQ, | ||
88 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
89 | + qemu_fdt_setprop(s->fdt, name, "interrupt-names", | ||
90 | + interrupt_names, sizeof(interrupt_names)); | ||
91 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
92 | + 2, MM_PMC_EFUSE_CTRL, | ||
93 | + 2, MM_PMC_EFUSE_CTRL_SIZE); | ||
94 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | ||
95 | + g_free(name); | ||
96 | +} | ||
97 | + | ||
98 | +static void fdt_add_efuse_cache_node(VersalVirt *s) | ||
99 | +{ | ||
100 | + const char compat[] = TYPE_XLNX_VERSAL_EFUSE_CACHE; | ||
101 | + char *name = g_strdup_printf("/xlnx_pmc_efuse_cache@%x", | ||
102 | + MM_PMC_EFUSE_CACHE); | ||
103 | + | ||
104 | + qemu_fdt_add_subnode(s->fdt, name); | ||
105 | + | ||
106 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
107 | + 2, MM_PMC_EFUSE_CACHE, | ||
108 | + 2, MM_PMC_EFUSE_CACHE_SIZE); | ||
109 | + qemu_fdt_setprop(s->fdt, name, "compatible", compat, sizeof(compat)); | ||
110 | + g_free(name); | ||
111 | +} | ||
112 | + | ||
113 | static void fdt_nop_memory_nodes(void *fdt, Error **errp) | ||
114 | { | ||
115 | Error *err = NULL; | ||
116 | @@ -XXX,XX +XXX,XX @@ static void bbram_attach_drive(XlnxBBRam *dev) | ||
117 | } | ||
118 | } | ||
119 | |||
120 | +static void efuse_attach_drive(XlnxEFuse *dev) | ||
121 | +{ | ||
122 | + DriveInfo *dinfo; | ||
123 | + BlockBackend *blk; | ||
124 | + | ||
125 | + dinfo = drive_get_by_index(IF_PFLASH, 1); | ||
126 | + blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; | ||
127 | + if (blk) { | ||
128 | + qdev_prop_set_drive(DEVICE(dev), "drive", blk); | ||
49 | + } | 129 | + } |
50 | +} | 130 | +} |
51 | + | 131 | + |
52 | static const VMStateDescription vmstate_timers = { | 132 | static void sd_plugin_card(SDHCIState *sd, DriveInfo *di) |
53 | .name = "mss-timer-block", | 133 | { |
54 | .version_id = 1, | 134 | BlockBackend *blk = di ? blk_by_legacy_dinfo(di) : NULL; |
55 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mss_timer_info = { | 135 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) |
56 | .parent = TYPE_SYS_BUS_DEVICE, | 136 | fdt_add_sd_nodes(s); |
57 | .instance_size = sizeof(MSSTimerState), | 137 | fdt_add_rtc_node(s); |
58 | .instance_init = mss_timer_init, | 138 | fdt_add_bbram_node(s); |
59 | + .instance_finalize = mss_timer_finalize, | 139 | + fdt_add_efuse_ctrl_node(s); |
60 | .class_init = mss_timer_class_init, | 140 | + fdt_add_efuse_cache_node(s); |
61 | }; | 141 | fdt_add_cpu_nodes(s, psci_conduit); |
62 | 142 | fdt_add_clk_node(s, "/clk125", 125000000, s->phandle.clk_125Mhz); | |
143 | fdt_add_clk_node(s, "/clk25", 25000000, s->phandle.clk_25Mhz); | ||
144 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | ||
145 | /* Attach bbram backend, if given */ | ||
146 | bbram_attach_drive(&s->soc.pmc.bbram); | ||
147 | |||
148 | + /* Attach efuse backend, if given */ | ||
149 | + efuse_attach_drive(&s->soc.pmc.efuse); | ||
150 | + | ||
151 | /* Plugin SD cards. */ | ||
152 | for (i = 0; i < ARRAY_SIZE(s->soc.pmc.iou.sd); i++) { | ||
153 | sd_plugin_card(&s->soc.pmc.iou.sd[i], drive_get_next(IF_SD)); | ||
154 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | ||
155 | index XXXXXXX..XXXXXXX 100644 | ||
156 | --- a/hw/arm/xlnx-versal.c | ||
157 | +++ b/hw/arm/xlnx-versal.c | ||
158 | @@ -XXX,XX +XXX,XX @@ static void versal_create_bbram(Versal *s, qemu_irq *pic) | ||
159 | sysbus_connect_irq(sbd, 0, pic[VERSAL_BBRAM_APB_IRQ_0]); | ||
160 | } | ||
161 | |||
162 | +static void versal_realize_efuse_part(Versal *s, Object *dev, hwaddr base) | ||
163 | +{ | ||
164 | + SysBusDevice *part = SYS_BUS_DEVICE(dev); | ||
165 | + | ||
166 | + object_property_set_link(OBJECT(part), "efuse", | ||
167 | + OBJECT(&s->pmc.efuse), &error_abort); | ||
168 | + | ||
169 | + sysbus_realize(part, &error_abort); | ||
170 | + memory_region_add_subregion(&s->mr_ps, base, | ||
171 | + sysbus_mmio_get_region(part, 0)); | ||
172 | +} | ||
173 | + | ||
174 | +static void versal_create_efuse(Versal *s, qemu_irq *pic) | ||
175 | +{ | ||
176 | + Object *bits = OBJECT(&s->pmc.efuse); | ||
177 | + Object *ctrl = OBJECT(&s->pmc.efuse_ctrl); | ||
178 | + Object *cache = OBJECT(&s->pmc.efuse_cache); | ||
179 | + | ||
180 | + object_initialize_child(OBJECT(s), "efuse-ctrl", &s->pmc.efuse_ctrl, | ||
181 | + TYPE_XLNX_VERSAL_EFUSE_CTRL); | ||
182 | + | ||
183 | + object_initialize_child(OBJECT(s), "efuse-cache", &s->pmc.efuse_cache, | ||
184 | + TYPE_XLNX_VERSAL_EFUSE_CACHE); | ||
185 | + | ||
186 | + object_initialize_child_with_props(ctrl, "xlnx-efuse@0", bits, | ||
187 | + sizeof(s->pmc.efuse), | ||
188 | + TYPE_XLNX_EFUSE, &error_abort, | ||
189 | + "efuse-nr", "3", | ||
190 | + "efuse-size", "8192", | ||
191 | + NULL); | ||
192 | + | ||
193 | + qdev_realize(DEVICE(bits), NULL, &error_abort); | ||
194 | + versal_realize_efuse_part(s, ctrl, MM_PMC_EFUSE_CTRL); | ||
195 | + versal_realize_efuse_part(s, cache, MM_PMC_EFUSE_CACHE); | ||
196 | + | ||
197 | + sysbus_connect_irq(SYS_BUS_DEVICE(ctrl), 0, pic[VERSAL_EFUSE_IRQ]); | ||
198 | +} | ||
199 | + | ||
200 | /* This takes the board allocated linear DDR memory and creates aliases | ||
201 | * for each split DDR range/aperture on the Versal address map. | ||
202 | */ | ||
203 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | ||
204 | versal_create_rtc(s, pic); | ||
205 | versal_create_xrams(s, pic); | ||
206 | versal_create_bbram(s, pic); | ||
207 | + versal_create_efuse(s, pic); | ||
208 | versal_map_ddr(s); | ||
209 | versal_unimp(s); | ||
210 | |||
211 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/hw/arm/Kconfig | ||
214 | +++ b/hw/arm/Kconfig | ||
215 | @@ -XXX,XX +XXX,XX @@ config XLNX_VERSAL | ||
216 | select XLNX_ZYNQMP | ||
217 | select OR_IRQ | ||
218 | select XLNX_BBRAM | ||
219 | + select XLNX_EFUSE_VERSAL | ||
220 | |||
221 | config NPCM7XX | ||
222 | bool | ||
63 | -- | 223 | -- |
64 | 2.20.1 | 224 | 2.20.1 |
65 | 225 | ||
66 | 226 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Tong Ho <tong.ho@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Connect the support for Xilinx ZynqMP Battery-Backed RAM (BBRAM) |
4 | exynos4210_pwm_init function, so use ptimer_free() in the finalize function to | ||
5 | avoid it. | ||
6 | 4 | ||
7 | ASAN shows memory leak stack: | 5 | The command argument: |
6 | -drive if=pflash,index=2,... | ||
7 | Can be used to optionally connect the bbram to a backend | ||
8 | storage, such that field-programmed values in one | ||
9 | invocation can be made available to next invocation. | ||
8 | 10 | ||
9 | Indirect leak of 240 byte(s) in 5 object(s) allocated from: | 11 | The backend storage must be a seekable binary file, and |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 12 | its size must be 36 bytes or larger. A file with all |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | 13 | binary 0's is a 'blank'. |
12 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
13 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
14 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
15 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
16 | #6 0xaaabf56a36cc in exynos4210_pwm_init /qemu/hw/timer/exynos4210_pwm.c:401 | ||
17 | #7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
18 | #8 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
19 | #9 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
20 | #10 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
21 | #11 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
22 | #12 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
23 | 14 | ||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | 15 | Signed-off-by: Tong Ho <tong.ho@xilinx.com> |
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | 16 | Message-id: 20210917052400.1249094-8-tong.ho@xilinx.com |
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 19 | --- |
29 | hw/timer/exynos4210_pwm.c | 11 +++++++++++ | 20 | include/hw/arm/xlnx-zynqmp.h | 2 ++ |
30 | 1 file changed, 11 insertions(+) | 21 | hw/arm/xlnx-zcu102.c | 15 +++++++++++++++ |
22 | hw/arm/xlnx-zynqmp.c | 20 ++++++++++++++++++++ | ||
23 | hw/Kconfig | 1 + | ||
24 | 4 files changed, 38 insertions(+) | ||
31 | 25 | ||
32 | diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c | 26 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
33 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/exynos4210_pwm.c | 28 | --- a/include/hw/arm/xlnx-zynqmp.h |
35 | +++ b/hw/timer/exynos4210_pwm.c | 29 | +++ b/include/hw/arm/xlnx-zynqmp.h |
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_init(Object *obj) | 30 | @@ -XXX,XX +XXX,XX @@ |
37 | sysbus_init_mmio(dev, &s->iomem); | 31 | #include "qom/object.h" |
32 | #include "net/can_emu.h" | ||
33 | #include "hw/dma/xlnx_csu_dma.h" | ||
34 | +#include "hw/nvram/xlnx-bbram.h" | ||
35 | |||
36 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" | ||
37 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
38 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
39 | |||
40 | MemoryRegion *ddr_ram; | ||
41 | MemoryRegion ddr_ram_low, ddr_ram_high; | ||
42 | + XlnxBBRam bbram; | ||
43 | |||
44 | MemoryRegion mr_unimp[XLNX_ZYNQMP_NUM_UNIMP_AREAS]; | ||
45 | |||
46 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/xlnx-zcu102.c | ||
49 | +++ b/hw/arm/xlnx-zcu102.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static void zcu102_modify_dtb(const struct arm_boot_info *binfo, void *fdt) | ||
51 | } | ||
38 | } | 52 | } |
39 | 53 | ||
40 | +static void exynos4210_pwm_finalize(Object *obj) | 54 | +static void bbram_attach_drive(XlnxBBRam *dev) |
41 | +{ | 55 | +{ |
42 | + Exynos4210PWMState *s = EXYNOS4210_PWM(obj); | 56 | + DriveInfo *dinfo; |
43 | + int i; | 57 | + BlockBackend *blk; |
44 | + | 58 | + |
45 | + for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) { | 59 | + dinfo = drive_get_by_index(IF_PFLASH, 2); |
46 | + ptimer_free(s->timer[i].ptimer); | 60 | + blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; |
61 | + if (blk) { | ||
62 | + qdev_prop_set_drive(DEVICE(dev), "drive", blk); | ||
47 | + } | 63 | + } |
48 | +} | 64 | +} |
49 | + | 65 | + |
50 | static void exynos4210_pwm_class_init(ObjectClass *klass, void *data) | 66 | static void xlnx_zcu102_init(MachineState *machine) |
51 | { | 67 | { |
52 | DeviceClass *dc = DEVICE_CLASS(klass); | 68 | XlnxZCU102 *s = ZCU102_MACHINE(machine); |
53 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_pwm_info = { | 69 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_init(MachineState *machine) |
54 | .parent = TYPE_SYS_BUS_DEVICE, | 70 | |
55 | .instance_size = sizeof(Exynos4210PWMState), | 71 | qdev_realize(DEVICE(&s->soc), NULL, &error_fatal); |
56 | .instance_init = exynos4210_pwm_init, | 72 | |
57 | + .instance_finalize = exynos4210_pwm_finalize, | 73 | + /* Attach bbram backend, if given */ |
58 | .class_init = exynos4210_pwm_class_init, | 74 | + bbram_attach_drive(&s->soc.bbram); |
59 | }; | 75 | + |
60 | 76 | /* Create and plug in the SD cards */ | |
77 | for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { | ||
78 | BusState *bus; | ||
79 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/arm/xlnx-zynqmp.c | ||
82 | +++ b/hw/arm/xlnx-zynqmp.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | #define RTC_ADDR 0xffa60000 | ||
85 | #define RTC_IRQ 26 | ||
86 | |||
87 | +#define BBRAM_ADDR 0xffcd0000 | ||
88 | +#define BBRAM_IRQ 11 | ||
89 | + | ||
90 | #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ | ||
91 | |||
92 | static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { | ||
93 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_rpu(MachineState *ms, XlnxZynqMPState *s, | ||
94 | qdev_realize(DEVICE(&s->rpu_cluster), NULL, &error_fatal); | ||
95 | } | ||
96 | |||
97 | +static void xlnx_zynqmp_create_bbram(XlnxZynqMPState *s, qemu_irq *gic) | ||
98 | +{ | ||
99 | + SysBusDevice *sbd; | ||
100 | + | ||
101 | + object_initialize_child_with_props(OBJECT(s), "bbram", &s->bbram, | ||
102 | + sizeof(s->bbram), TYPE_XLNX_BBRAM, | ||
103 | + &error_fatal, | ||
104 | + "crc-zpads", "1", | ||
105 | + NULL); | ||
106 | + sbd = SYS_BUS_DEVICE(&s->bbram); | ||
107 | + | ||
108 | + sysbus_realize(sbd, &error_fatal); | ||
109 | + sysbus_mmio_map(sbd, 0, BBRAM_ADDR); | ||
110 | + sysbus_connect_irq(sbd, 0, gic[BBRAM_IRQ]); | ||
111 | +} | ||
112 | + | ||
113 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) | ||
114 | { | ||
115 | static const struct UnimpInfo { | ||
116 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | ||
117 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, RTC_ADDR); | ||
118 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); | ||
119 | |||
120 | + xlnx_zynqmp_create_bbram(s, gic_spi); | ||
121 | xlnx_zynqmp_create_unimp_mmio(s); | ||
122 | |||
123 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { | ||
124 | diff --git a/hw/Kconfig b/hw/Kconfig | ||
125 | index XXXXXXX..XXXXXXX 100644 | ||
126 | --- a/hw/Kconfig | ||
127 | +++ b/hw/Kconfig | ||
128 | @@ -XXX,XX +XXX,XX @@ config XLNX_ZYNQMP | ||
129 | select REGISTER | ||
130 | select CAN_BUS | ||
131 | select PTIMER | ||
132 | + select XLNX_BBRAM | ||
61 | -- | 133 | -- |
62 | 2.20.1 | 134 | 2.20.1 |
63 | 135 | ||
64 | 136 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Tong Ho <tong.ho@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the a10_pit_init | 3 | Connect the support for ZynqMP eFUSE one-time field-programmable |
4 | function, so use ptimer_free() in the finalize function to avoid it. | 4 | bit array. |
5 | 5 | ||
6 | ASAN shows memory leak stack: | 6 | The command argument: |
7 | -drive if=pflash,index=3,... | ||
8 | Can be used to optionally connect the bit array to a | ||
9 | backend storage, such that field-programmed values | ||
10 | in one invocation can be made available to next | ||
11 | invocation. | ||
7 | 12 | ||
8 | Indirect leak of 288 byte(s) in 6 object(s) allocated from: | 13 | The backend storage must be a seekable binary file, and |
9 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 14 | its size must be 768 bytes or larger. A file with all |
10 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | 15 | binary 0's is a 'blank'. |
11 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
12 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
13 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
14 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
15 | #6 0xaaabf57415e8 in a10_pit_init /qemu/hw/timer/allwinner-a10-pit.c:278 | ||
16 | #7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
17 | #8 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
18 | #9 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
19 | #10 0xaaabf5b94680 in aw_a10_init /qemu/hw/arm/allwinner-a10.c:49 | ||
20 | #11 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
21 | #12 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
22 | 16 | ||
23 | Reported-by: Euler Robot <euler.robot@huawei.com> | 17 | Signed-off-by: Tong Ho <tong.ho@xilinx.com> |
24 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | 18 | Message-id: 20210917052400.1249094-9-tong.ho@xilinx.com |
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 21 | --- |
28 | hw/timer/allwinner-a10-pit.c | 11 +++++++++++ | 22 | include/hw/arm/xlnx-zynqmp.h | 3 +++ |
29 | 1 file changed, 11 insertions(+) | 23 | hw/arm/xlnx-zcu102.c | 15 +++++++++++++++ |
24 | hw/arm/xlnx-zynqmp.c | 29 +++++++++++++++++++++++++++++ | ||
25 | hw/Kconfig | 1 + | ||
26 | 4 files changed, 48 insertions(+) | ||
30 | 27 | ||
31 | diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c | 28 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
32 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/hw/timer/allwinner-a10-pit.c | 30 | --- a/include/hw/arm/xlnx-zynqmp.h |
34 | +++ b/hw/timer/allwinner-a10-pit.c | 31 | +++ b/include/hw/arm/xlnx-zynqmp.h |
35 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj) | 32 | @@ -XXX,XX +XXX,XX @@ |
33 | #include "net/can_emu.h" | ||
34 | #include "hw/dma/xlnx_csu_dma.h" | ||
35 | #include "hw/nvram/xlnx-bbram.h" | ||
36 | +#include "hw/nvram/xlnx-zynqmp-efuse.h" | ||
37 | |||
38 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" | ||
39 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
40 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
41 | MemoryRegion *ddr_ram; | ||
42 | MemoryRegion ddr_ram_low, ddr_ram_high; | ||
43 | XlnxBBRam bbram; | ||
44 | + XlnxEFuse efuse; | ||
45 | + XlnxZynqMPEFuse efuse_ctrl; | ||
46 | |||
47 | MemoryRegion mr_unimp[XLNX_ZYNQMP_NUM_UNIMP_AREAS]; | ||
48 | |||
49 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/hw/arm/xlnx-zcu102.c | ||
52 | +++ b/hw/arm/xlnx-zcu102.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static void bbram_attach_drive(XlnxBBRam *dev) | ||
36 | } | 54 | } |
37 | } | 55 | } |
38 | 56 | ||
39 | +static void a10_pit_finalize(Object *obj) | 57 | +static void efuse_attach_drive(XlnxEFuse *dev) |
40 | +{ | 58 | +{ |
41 | + AwA10PITState *s = AW_A10_PIT(obj); | 59 | + DriveInfo *dinfo; |
42 | + int i; | 60 | + BlockBackend *blk; |
43 | + | 61 | + |
44 | + for (i = 0; i < AW_A10_PIT_TIMER_NR; i++) { | 62 | + dinfo = drive_get_by_index(IF_PFLASH, 3); |
45 | + ptimer_free(s->timer[i]); | 63 | + blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; |
64 | + if (blk) { | ||
65 | + qdev_prop_set_drive(DEVICE(dev), "drive", blk); | ||
46 | + } | 66 | + } |
47 | +} | 67 | +} |
48 | + | 68 | + |
49 | static void a10_pit_class_init(ObjectClass *klass, void *data) | 69 | static void xlnx_zcu102_init(MachineState *machine) |
50 | { | 70 | { |
51 | DeviceClass *dc = DEVICE_CLASS(klass); | 71 | XlnxZCU102 *s = ZCU102_MACHINE(machine); |
52 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo a10_pit_info = { | 72 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_init(MachineState *machine) |
53 | .parent = TYPE_SYS_BUS_DEVICE, | 73 | /* Attach bbram backend, if given */ |
54 | .instance_size = sizeof(AwA10PITState), | 74 | bbram_attach_drive(&s->soc.bbram); |
55 | .instance_init = a10_pit_init, | 75 | |
56 | + .instance_finalize = a10_pit_finalize, | 76 | + /* Attach efuse backend, if given */ |
57 | .class_init = a10_pit_class_init, | 77 | + efuse_attach_drive(&s->soc.efuse); |
58 | }; | 78 | + |
59 | 79 | /* Create and plug in the SD cards */ | |
80 | for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { | ||
81 | BusState *bus; | ||
82 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/hw/arm/xlnx-zynqmp.c | ||
85 | +++ b/hw/arm/xlnx-zynqmp.c | ||
86 | @@ -XXX,XX +XXX,XX @@ | ||
87 | #define BBRAM_ADDR 0xffcd0000 | ||
88 | #define BBRAM_IRQ 11 | ||
89 | |||
90 | +#define EFUSE_ADDR 0xffcc0000 | ||
91 | +#define EFUSE_IRQ 87 | ||
92 | + | ||
93 | #define SDHCI_CAPABILITIES 0x280737ec6481 /* Datasheet: UG1085 (v1.7) */ | ||
94 | |||
95 | static const uint64_t gem_addr[XLNX_ZYNQMP_NUM_GEMS] = { | ||
96 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_bbram(XlnxZynqMPState *s, qemu_irq *gic) | ||
97 | sysbus_connect_irq(sbd, 0, gic[BBRAM_IRQ]); | ||
98 | } | ||
99 | |||
100 | +static void xlnx_zynqmp_create_efuse(XlnxZynqMPState *s, qemu_irq *gic) | ||
101 | +{ | ||
102 | + Object *bits = OBJECT(&s->efuse); | ||
103 | + Object *ctrl = OBJECT(&s->efuse_ctrl); | ||
104 | + SysBusDevice *sbd; | ||
105 | + | ||
106 | + object_initialize_child(OBJECT(s), "efuse-ctrl", &s->efuse_ctrl, | ||
107 | + TYPE_XLNX_ZYNQMP_EFUSE); | ||
108 | + | ||
109 | + object_initialize_child_with_props(ctrl, "xlnx-efuse@0", bits, | ||
110 | + sizeof(s->efuse), | ||
111 | + TYPE_XLNX_EFUSE, &error_abort, | ||
112 | + "efuse-nr", "3", | ||
113 | + "efuse-size", "2048", | ||
114 | + NULL); | ||
115 | + | ||
116 | + qdev_realize(DEVICE(bits), NULL, &error_abort); | ||
117 | + object_property_set_link(ctrl, "efuse", bits, &error_abort); | ||
118 | + | ||
119 | + sbd = SYS_BUS_DEVICE(ctrl); | ||
120 | + sysbus_realize(sbd, &error_abort); | ||
121 | + sysbus_mmio_map(sbd, 0, EFUSE_ADDR); | ||
122 | + sysbus_connect_irq(sbd, 0, gic[EFUSE_IRQ]); | ||
123 | +} | ||
124 | + | ||
125 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) | ||
126 | { | ||
127 | static const struct UnimpInfo { | ||
128 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | ||
129 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, gic_spi[RTC_IRQ]); | ||
130 | |||
131 | xlnx_zynqmp_create_bbram(s, gic_spi); | ||
132 | + xlnx_zynqmp_create_efuse(s, gic_spi); | ||
133 | xlnx_zynqmp_create_unimp_mmio(s); | ||
134 | |||
135 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { | ||
136 | diff --git a/hw/Kconfig b/hw/Kconfig | ||
137 | index XXXXXXX..XXXXXXX 100644 | ||
138 | --- a/hw/Kconfig | ||
139 | +++ b/hw/Kconfig | ||
140 | @@ -XXX,XX +XXX,XX @@ config XLNX_ZYNQMP | ||
141 | select CAN_BUS | ||
142 | select PTIMER | ||
143 | select XLNX_BBRAM | ||
144 | + select XLNX_EFUSE_ZYNQMP | ||
60 | -- | 145 | -- |
61 | 2.20.1 | 146 | 2.20.1 |
62 | 147 | ||
63 | 148 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Tong Ho <tong.ho@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | This adds the target guide for SABRE Lite board, and documents how | 3 | Add BBRAM and eFUSE usage to the Xilinx Versal Virt board |
4 | to boot a Linux kernel and U-Boot bootloader. | 4 | document. |
5 | 5 | ||
6 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | 6 | Signed-off-by: Tong Ho <tong.ho@xilinx.com> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Message-id: 20210917052400.1249094-10-tong.ho@xilinx.com |
8 | Message-id: 20210106063504.10841-5-bmeng.cn@gmail.com | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++++++++++ | 11 | docs/system/arm/xlnx-versal-virt.rst | 49 ++++++++++++++++++++++++++++ |
12 | docs/system/target-arm.rst | 1 + | 12 | 1 file changed, 49 insertions(+) |
13 | 2 files changed, 120 insertions(+) | ||
14 | create mode 100644 docs/system/arm/sabrelite.rst | ||
15 | 13 | ||
16 | diff --git a/docs/system/arm/sabrelite.rst b/docs/system/arm/sabrelite.rst | 14 | diff --git a/docs/system/arm/xlnx-versal-virt.rst b/docs/system/arm/xlnx-versal-virt.rst |
17 | new file mode 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | index XXXXXXX..XXXXXXX | 16 | --- a/docs/system/arm/xlnx-versal-virt.rst |
19 | --- /dev/null | 17 | +++ b/docs/system/arm/xlnx-versal-virt.rst |
20 | +++ b/docs/system/arm/sabrelite.rst | 18 | @@ -XXX,XX +XXX,XX @@ Implemented devices: |
21 | @@ -XXX,XX +XXX,XX @@ | 19 | - OCM (256KB of On Chip Memory) |
22 | +Boundary Devices SABRE Lite (``sabrelite``) | 20 | - XRAM (4MB of on chip Accelerator RAM) |
23 | +=========================================== | 21 | - DDR memory |
22 | +- BBRAM (36 bytes of Battery-backed RAM) | ||
23 | +- eFUSE (3072 bytes of one-time field-programmable bit array) | ||
24 | |||
25 | QEMU does not yet model any other devices, including the PL and the AI Engine. | ||
26 | |||
27 | @@ -XXX,XX +XXX,XX @@ Run the following at the U-Boot prompt: | ||
28 | fdt set /chosen/dom0 reg <0x00000000 0x40000000 0x0 0x03100000> | ||
29 | booti 30000000 - 20000000 | ||
30 | |||
31 | +BBRAM File Backend | ||
32 | +"""""""""""""""""" | ||
33 | +BBRAM can have an optional file backend, which must be a seekable | ||
34 | +binary file with a size of 36 bytes or larger. A file with all | ||
35 | +binary 0s is a 'blank'. | ||
24 | + | 36 | + |
25 | +Boundary Devices SABRE Lite i.MX6 Development Board is a low-cost development | 37 | +To add a file-backend for the BBRAM: |
26 | +platform featuring the powerful Freescale / NXP Semiconductor's i.MX 6 Quad | ||
27 | +Applications Processor. | ||
28 | + | ||
29 | +Supported devices | ||
30 | +----------------- | ||
31 | + | ||
32 | +The SABRE Lite machine supports the following devices: | ||
33 | + | ||
34 | + * Up to 4 Cortex A9 cores | ||
35 | + * Generic Interrupt Controller | ||
36 | + * 1 Clock Controller Module | ||
37 | + * 1 System Reset Controller | ||
38 | + * 5 UARTs | ||
39 | + * 2 EPIC timers | ||
40 | + * 1 GPT timer | ||
41 | + * 2 Watchdog timers | ||
42 | + * 1 FEC Ethernet controller | ||
43 | + * 3 I2C controllers | ||
44 | + * 7 GPIO controllers | ||
45 | + * 4 SDHC storage controllers | ||
46 | + * 4 USB 2.0 host controllers | ||
47 | + * 5 ECSPI controllers | ||
48 | + * 1 SST 25VF016B flash | ||
49 | + | ||
50 | +Please note above list is a complete superset the QEMU SABRE Lite machine can | ||
51 | +support. For a normal use case, a device tree blob that represents a real world | ||
52 | +SABRE Lite board, only exposes a subset of devices to the guest software. | ||
53 | + | ||
54 | +Boot options | ||
55 | +------------ | ||
56 | + | ||
57 | +The SABRE Lite machine can start using the standard -kernel functionality | ||
58 | +for loading a Linux kernel, U-Boot bootloader or ELF executable. | ||
59 | + | ||
60 | +Running Linux kernel | ||
61 | +-------------------- | ||
62 | + | ||
63 | +Linux mainline v5.10 release is tested at the time of writing. To build a Linux | ||
64 | +mainline kernel that can be booted by the SABRE Lite machine, simply configure | ||
65 | +the kernel using the imx_v6_v7_defconfig configuration: | ||
66 | + | 38 | + |
67 | +.. code-block:: bash | 39 | +.. code-block:: bash |
68 | + | 40 | + |
69 | + $ export ARCH=arm | 41 | + -drive if=pflash,index=0,file=versal-bbram.bin,format=raw |
70 | + $ export CROSS_COMPILE=arm-linux-gnueabihf- | ||
71 | + $ make imx_v6_v7_defconfig | ||
72 | + $ make | ||
73 | + | 42 | + |
74 | +To boot the newly built Linux kernel in QEMU with the SABRE Lite machine, use: | 43 | +To use a different index value, N, from default of 0, add: |
75 | + | 44 | + |
76 | +.. code-block:: bash | 45 | +.. code-block:: bash |
77 | + | 46 | + |
78 | + $ qemu-system-arm -M sabrelite -smp 4 -m 1G \ | 47 | + -global xlnx,bbram-ctrl.drive-index=N |
79 | + -display none -serial null -serial stdio \ | ||
80 | + -kernel arch/arm/boot/zImage \ | ||
81 | + -dtb arch/arm/boot/dts/imx6q-sabrelite.dtb \ | ||
82 | + -initrd /path/to/rootfs.ext4 \ | ||
83 | + -append "root=/dev/ram" | ||
84 | + | 48 | + |
85 | +Running U-Boot | 49 | +eFUSE File Backend |
86 | +-------------- | 50 | +"""""""""""""""""" |
51 | +eFUSE can have an optional file backend, which must be a seekable | ||
52 | +binary file with a size of 3072 bytes or larger. A file with all | ||
53 | +binary 0s is a 'blank'. | ||
87 | + | 54 | + |
88 | +U-Boot mainline v2020.10 release is tested at the time of writing. To build a | 55 | +To add a file-backend for the eFUSE: |
89 | +U-Boot mainline bootloader that can be booted by the SABRE Lite machine, use | ||
90 | +the mx6qsabrelite_defconfig with similar commands as described above for Linux: | ||
91 | + | 56 | + |
92 | +.. code-block:: bash | 57 | +.. code-block:: bash |
93 | + | 58 | + |
94 | + $ export CROSS_COMPILE=arm-linux-gnueabihf- | 59 | + -drive if=pflash,index=1,file=versal-efuse.bin,format=raw |
95 | + $ make mx6qsabrelite_defconfig | ||
96 | + | 60 | + |
97 | +Note we need to adjust settings by: | 61 | +To use a different index value, N, from default of 1, add: |
98 | + | 62 | + |
99 | +.. code-block:: bash | 63 | +.. code-block:: bash |
100 | + | 64 | + |
101 | + $ make menuconfig | 65 | + -global xlnx,efuse.drive-index=N |
102 | + | 66 | + |
103 | +then manually select the following configuration in U-Boot: | 67 | +.. warning:: |
68 | + In actual physical Versal, BBRAM and eFUSE contain sensitive data. | ||
69 | + The QEMU device models do **not** encrypt nor obfuscate any data | ||
70 | + when holding them in models' memory or when writing them to their | ||
71 | + file backends. | ||
104 | + | 72 | + |
105 | + Device Tree Control > Provider of DTB for DT Control > Embedded DTB | 73 | + Thus, a file backend should be used with caution, and 'format=luks' |
74 | + is highly recommended (albeit with usage complexity). | ||
106 | + | 75 | + |
107 | +To start U-Boot using the SABRE Lite machine, provide the u-boot binary to | 76 | + Better yet, do not use actual product data when running guest image |
108 | +the -kernel argument, along with an SD card image with rootfs: | 77 | + on this Xilinx Versal Virt board. |
109 | + | ||
110 | +.. code-block:: bash | ||
111 | + | ||
112 | + $ qemu-system-arm -M sabrelite -smp 4 -m 1G \ | ||
113 | + -display none -serial null -serial stdio \ | ||
114 | + -kernel u-boot | ||
115 | + | ||
116 | +The following example shows booting Linux kernel from dhcp, and uses the | ||
117 | +rootfs on an SD card. This requires some additional command line parameters | ||
118 | +for QEMU: | ||
119 | + | ||
120 | +.. code-block:: none | ||
121 | + | ||
122 | + -nic user,tftp=/path/to/kernel/zImage \ | ||
123 | + -drive file=sdcard.img,id=rootfs -device sd-card,drive=rootfs | ||
124 | + | ||
125 | +The directory for the built-in TFTP server should also contain the device tree | ||
126 | +blob of the SABRE Lite board. The sample SD card image was populated with the | ||
127 | +root file system with one single partition. You may adjust the kernel "root=" | ||
128 | +boot parameter accordingly. | ||
129 | + | ||
130 | +After U-Boot boots, type the following commands in the U-Boot command shell to | ||
131 | +boot the Linux kernel: | ||
132 | + | ||
133 | +.. code-block:: none | ||
134 | + | ||
135 | + => setenv ethaddr 00:11:22:33:44:55 | ||
136 | + => setenv bootfile zImage | ||
137 | + => dhcp | ||
138 | + => tftpboot 14000000 imx6q-sabrelite.dtb | ||
139 | + => setenv bootargs root=/dev/mmcblk3p1 | ||
140 | + => bootz 12000000 - 14000000 | ||
141 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/docs/system/target-arm.rst | ||
144 | +++ b/docs/system/target-arm.rst | ||
145 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
146 | arm/versatile | ||
147 | arm/vexpress | ||
148 | arm/aspeed | ||
149 | + arm/sabrelite | ||
150 | arm/digic | ||
151 | arm/musicpal | ||
152 | arm/gumstix | ||
153 | -- | 78 | -- |
154 | 2.20.1 | 79 | 2.20.1 |
155 | 80 | ||
156 | 81 | diff view generated by jsdifflib |
1 | Support for running KVM on 32-bit Arm hosts was removed in commit | 1 | The aarch64-linux QEMU usermode binaries can never run 32-bit |
---|---|---|---|
2 | 82bf7ae84ce739e. You can still run a 32-bit guest on a 64-bit Arm | 2 | code, so they do not need to include the GDB XML for it. |
3 | host CPU, but because Arm KVM requires the host and guest CPU types | 3 | (arm_cpu_register_gdb_regs_for_features() will not use these |
4 | to match, it is not possible to run a guest that requires a Cortex-A9 | 4 | XML files if the CPU has ARM_FEATURE_AARCH64, so we will not |
5 | or Cortex-A15 CPU there. That means that the code in the | 5 | advertise to gdb that we have them.) |
6 | highbank/midway board models to support KVM is no longer used, and we | ||
7 | can delete it. | ||
8 | 6 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20210921162901.17508-2-peter.maydell@linaro.org |
12 | Message-id: 20201215144215.28482-1-peter.maydell@linaro.org | ||
13 | --- | 10 | --- |
14 | hw/arm/highbank.c | 14 ++++---------- | 11 | configs/targets/aarch64-linux-user.mak | 2 +- |
15 | 1 file changed, 4 insertions(+), 10 deletions(-) | 12 | configs/targets/aarch64_be-linux-user.mak | 2 +- |
13 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
16 | 14 | ||
17 | diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c | 15 | diff --git a/configs/targets/aarch64-linux-user.mak b/configs/targets/aarch64-linux-user.mak |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/highbank.c | 17 | --- a/configs/targets/aarch64-linux-user.mak |
20 | +++ b/hw/arm/highbank.c | 18 | +++ b/configs/targets/aarch64-linux-user.mak |
21 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
22 | #include "hw/arm/boot.h" | 20 | TARGET_ARCH=aarch64 |
23 | #include "hw/loader.h" | 21 | TARGET_BASE_ARCH=arm |
24 | #include "net/net.h" | 22 | -TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml |
25 | -#include "sysemu/kvm.h" | 23 | +TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml |
26 | #include "sysemu/runstate.h" | 24 | TARGET_HAS_BFLT=y |
27 | #include "sysemu/sysemu.h" | 25 | CONFIG_ARM_COMPATIBLE_SEMIHOSTING=y |
28 | #include "hw/boards.h" | 26 | diff --git a/configs/targets/aarch64_be-linux-user.mak b/configs/targets/aarch64_be-linux-user.mak |
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/configs/targets/aarch64_be-linux-user.mak | ||
29 | +++ b/configs/targets/aarch64_be-linux-user.mak | ||
29 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ |
30 | #include "hw/cpu/a15mpcore.h" | 31 | TARGET_ARCH=aarch64 |
31 | #include "qemu/log.h" | 32 | TARGET_BASE_ARCH=arm |
32 | #include "qom/object.h" | 33 | TARGET_WORDS_BIGENDIAN=y |
33 | +#include "cpu.h" | 34 | -TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml |
34 | 35 | +TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml | |
35 | #define SMP_BOOT_ADDR 0x100 | 36 | TARGET_HAS_BFLT=y |
36 | #define SMP_BOOT_REG 0x40 | 37 | CONFIG_ARM_COMPATIBLE_SEMIHOSTING=y |
37 | @@ -XXX,XX +XXX,XX @@ static void calxeda_init(MachineState *machine, enum cxmachines machine_id) | ||
38 | highbank_binfo.loader_start = 0; | ||
39 | highbank_binfo.write_secondary_boot = hb_write_secondary; | ||
40 | highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary; | ||
41 | - if (!kvm_enabled()) { | ||
42 | - highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; | ||
43 | - highbank_binfo.write_board_setup = hb_write_board_setup; | ||
44 | - highbank_binfo.secure_board_setup = true; | ||
45 | - } else { | ||
46 | - warn_report("cannot load built-in Monitor support " | ||
47 | - "if KVM is enabled. Some guests (such as Linux) " | ||
48 | - "may not boot."); | ||
49 | - } | ||
50 | + highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; | ||
51 | + highbank_binfo.write_board_setup = hb_write_board_setup; | ||
52 | + highbank_binfo.secure_board_setup = true; | ||
53 | |||
54 | arm_load_kernel(ARM_CPU(first_cpu), machine, &highbank_binfo); | ||
55 | } | ||
56 | -- | 38 | -- |
57 | 2.20.1 | 39 | 2.20.1 |
58 | 40 | ||
59 | 41 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | We're going to move this code to a different file; fix the coding |
---|---|---|---|
2 | style first so checkpatch doesn't complain. This includes deleting | ||
3 | the spurious 'break' statements after returns in the | ||
4 | vfp_gdb_get_reg() function. | ||
2 | 5 | ||
3 | In 50244cc76abc we updated mte_check_fail to match the ARM | ||
4 | pseudocode, using the correct EL to select the TCF field. | ||
5 | But we failed to update MTE0_ACTIVE the same way, which led | ||
6 | to g_assert_not_reached(). | ||
7 | |||
8 | Cc: qemu-stable@nongnu.org | ||
9 | Buglink: https://bugs.launchpad.net/bugs/1907137 | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20201221204426.88514-1-richard.henderson@linaro.org | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210921162901.17508-3-peter.maydell@linaro.org | ||
14 | --- | 10 | --- |
15 | target/arm/helper.c | 2 +- | 11 | target/arm/helper.c | 23 ++++++++++++++++------- |
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | 12 | 1 file changed, 16 insertions(+), 7 deletions(-) |
17 | 13 | ||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
21 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
22 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 18 | @@ -XXX,XX +XXX,XX @@ static int vfp_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg) |
23 | if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) | ||
24 | && tbid | ||
25 | && !(env->pstate & PSTATE_TCO) | ||
26 | - && (sctlr & SCTLR_TCF0) | ||
27 | + && (sctlr & SCTLR_TCF) | ||
28 | && allocation_tag_access_enabled(env, 0, sctlr)) { | ||
29 | flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); | ||
30 | } | 19 | } |
20 | } | ||
21 | switch (reg - nregs) { | ||
22 | - case 0: return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPSID]); break; | ||
23 | - case 1: return gdb_get_reg32(buf, vfp_get_fpscr(env)); break; | ||
24 | - case 2: return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPEXC]); break; | ||
25 | + case 0: | ||
26 | + return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPSID]); | ||
27 | + case 1: | ||
28 | + return gdb_get_reg32(buf, vfp_get_fpscr(env)); | ||
29 | + case 2: | ||
30 | + return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPEXC]); | ||
31 | } | ||
32 | return 0; | ||
33 | } | ||
34 | @@ -XXX,XX +XXX,XX @@ static int vfp_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg) | ||
35 | } | ||
36 | } | ||
37 | switch (reg - nregs) { | ||
38 | - case 0: env->vfp.xregs[ARM_VFP_FPSID] = ldl_p(buf); return 4; | ||
39 | - case 1: vfp_set_fpscr(env, ldl_p(buf)); return 4; | ||
40 | - case 2: env->vfp.xregs[ARM_VFP_FPEXC] = ldl_p(buf) & (1 << 30); return 4; | ||
41 | + case 0: | ||
42 | + env->vfp.xregs[ARM_VFP_FPSID] = ldl_p(buf); | ||
43 | + return 4; | ||
44 | + case 1: | ||
45 | + vfp_set_fpscr(env, ldl_p(buf)); | ||
46 | + return 4; | ||
47 | + case 2: | ||
48 | + env->vfp.xregs[ARM_VFP_FPEXC] = ldl_p(buf) & (1 << 30); | ||
49 | + return 4; | ||
50 | } | ||
51 | return 0; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ static int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg) | ||
54 | return gdb_get_reg32(buf, vfp_get_fpsr(env)); | ||
55 | case 33: | ||
56 | /* FPCR */ | ||
57 | - return gdb_get_reg32(buf,vfp_get_fpcr(env)); | ||
58 | + return gdb_get_reg32(buf, vfp_get_fpcr(env)); | ||
59 | default: | ||
60 | return 0; | ||
61 | } | ||
31 | -- | 62 | -- |
32 | 2.20.1 | 63 | 2.20.1 |
33 | 64 | ||
34 | 65 | diff view generated by jsdifflib |
1 | In commit 64f863baeedc8659 we implemented the v8.1M FPCXT_S register, | 1 | Currently helper.c includes some code which is part of the arm |
---|---|---|---|
2 | but we got the write behaviour wrong. On read, this register reads | 2 | target's gdbstub support. This code has a better home: in gdbstub.c |
3 | bits [27:0] of FPSCR plus the CONTROL.SFPA bit. On write, it doesn't | 3 | and gdbstub64.c. Move it there. |
4 | just write back those bits -- it writes a value to the whole FPSCR, | ||
5 | whose upper 4 bits are zeroes. | ||
6 | 4 | ||
7 | We also incorrectly implemented the write-to-FPSCR as a simple store | 5 | Because aarch64_fpu_gdb_get_reg() and aarch64_fpu_gdb_set_reg() move |
8 | to vfp.xregs; this skips the "update the softfloat flags" part of | 6 | into gdbstub64.c, this means that they're now compiled only for |
9 | the vfp_set_fpscr helper so the value would read back correctly but | 7 | TARGET_AARCH64 rather than always. That is the only case when they |
10 | not actually take effect. | 8 | would ever be used, but it does mean that the ifdef in |
11 | 9 | arm_cpu_register_gdb_regs_for_features() needs to be adjusted to | |
12 | Fix both of these things by doing a complete write to the FPSCR | 10 | match. |
13 | using the helper function. | ||
14 | 11 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
17 | Message-id: 20201210201433.26262-3-peter.maydell@linaro.org | 15 | Message-id: 20210921162901.17508-4-peter.maydell@linaro.org |
18 | --- | 16 | --- |
19 | target/arm/translate-vfp.c.inc | 12 ++++++------ | 17 | target/arm/internals.h | 7 ++ |
20 | 1 file changed, 6 insertions(+), 6 deletions(-) | 18 | target/arm/gdbstub.c | 130 ++++++++++++++++++++ |
19 | target/arm/gdbstub64.c | 140 +++++++++++++++++++++ | ||
20 | target/arm/helper.c | 271 ----------------------------------------- | ||
21 | 4 files changed, 277 insertions(+), 271 deletions(-) | ||
21 | 22 | ||
22 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 23 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
23 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/translate-vfp.c.inc | 25 | --- a/target/arm/internals.h |
25 | +++ b/target/arm/translate-vfp.c.inc | 26 | +++ b/target/arm/internals.h |
26 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | 27 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t pmu_counter_mask(CPUARMState *env) |
28 | return (1 << 31) | ((1 << pmu_num_counters(env)) - 1); | ||
29 | } | ||
30 | |||
31 | +#ifdef TARGET_AARCH64 | ||
32 | +int arm_gdb_get_svereg(CPUARMState *env, GByteArray *buf, int reg); | ||
33 | +int arm_gdb_set_svereg(CPUARMState *env, uint8_t *buf, int reg); | ||
34 | +int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg); | ||
35 | +int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg); | ||
36 | +#endif | ||
37 | + | ||
38 | #endif | ||
39 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/gdbstub.c | ||
42 | +++ b/target/arm/gdbstub.c | ||
43 | @@ -XXX,XX +XXX,XX @@ | ||
44 | */ | ||
45 | #include "qemu/osdep.h" | ||
46 | #include "cpu.h" | ||
47 | +#include "internals.h" | ||
48 | #include "exec/gdbstub.h" | ||
49 | |||
50 | typedef struct RegisterSysregXmlParam { | ||
51 | @@ -XXX,XX +XXX,XX @@ int arm_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n) | ||
52 | return 0; | ||
53 | } | ||
54 | |||
55 | +static int vfp_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg) | ||
56 | +{ | ||
57 | + ARMCPU *cpu = env_archcpu(env); | ||
58 | + int nregs = cpu_isar_feature(aa32_simd_r32, cpu) ? 32 : 16; | ||
59 | + | ||
60 | + /* VFP data registers are always little-endian. */ | ||
61 | + if (reg < nregs) { | ||
62 | + return gdb_get_reg64(buf, *aa32_vfp_dreg(env, reg)); | ||
63 | + } | ||
64 | + if (arm_feature(env, ARM_FEATURE_NEON)) { | ||
65 | + /* Aliases for Q regs. */ | ||
66 | + nregs += 16; | ||
67 | + if (reg < nregs) { | ||
68 | + uint64_t *q = aa32_vfp_qreg(env, reg - 32); | ||
69 | + return gdb_get_reg128(buf, q[0], q[1]); | ||
70 | + } | ||
71 | + } | ||
72 | + switch (reg - nregs) { | ||
73 | + case 0: | ||
74 | + return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPSID]); | ||
75 | + case 1: | ||
76 | + return gdb_get_reg32(buf, vfp_get_fpscr(env)); | ||
77 | + case 2: | ||
78 | + return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPEXC]); | ||
79 | + } | ||
80 | + return 0; | ||
81 | +} | ||
82 | + | ||
83 | +static int vfp_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg) | ||
84 | +{ | ||
85 | + ARMCPU *cpu = env_archcpu(env); | ||
86 | + int nregs = cpu_isar_feature(aa32_simd_r32, cpu) ? 32 : 16; | ||
87 | + | ||
88 | + if (reg < nregs) { | ||
89 | + *aa32_vfp_dreg(env, reg) = ldq_le_p(buf); | ||
90 | + return 8; | ||
91 | + } | ||
92 | + if (arm_feature(env, ARM_FEATURE_NEON)) { | ||
93 | + nregs += 16; | ||
94 | + if (reg < nregs) { | ||
95 | + uint64_t *q = aa32_vfp_qreg(env, reg - 32); | ||
96 | + q[0] = ldq_le_p(buf); | ||
97 | + q[1] = ldq_le_p(buf + 8); | ||
98 | + return 16; | ||
99 | + } | ||
100 | + } | ||
101 | + switch (reg - nregs) { | ||
102 | + case 0: | ||
103 | + env->vfp.xregs[ARM_VFP_FPSID] = ldl_p(buf); | ||
104 | + return 4; | ||
105 | + case 1: | ||
106 | + vfp_set_fpscr(env, ldl_p(buf)); | ||
107 | + return 4; | ||
108 | + case 2: | ||
109 | + env->vfp.xregs[ARM_VFP_FPEXC] = ldl_p(buf) & (1 << 30); | ||
110 | + return 4; | ||
111 | + } | ||
112 | + return 0; | ||
113 | +} | ||
114 | + | ||
115 | +/** | ||
116 | + * arm_get/set_gdb_*: get/set a gdb register | ||
117 | + * @env: the CPU state | ||
118 | + * @buf: a buffer to copy to/from | ||
119 | + * @reg: register number (offset from start of group) | ||
120 | + * | ||
121 | + * We return the number of bytes copied | ||
122 | + */ | ||
123 | + | ||
124 | +static int arm_gdb_get_sysreg(CPUARMState *env, GByteArray *buf, int reg) | ||
125 | +{ | ||
126 | + ARMCPU *cpu = env_archcpu(env); | ||
127 | + const ARMCPRegInfo *ri; | ||
128 | + uint32_t key; | ||
129 | + | ||
130 | + key = cpu->dyn_sysreg_xml.data.cpregs.keys[reg]; | ||
131 | + ri = get_arm_cp_reginfo(cpu->cp_regs, key); | ||
132 | + if (ri) { | ||
133 | + if (cpreg_field_is_64bit(ri)) { | ||
134 | + return gdb_get_reg64(buf, (uint64_t)read_raw_cp_reg(env, ri)); | ||
135 | + } else { | ||
136 | + return gdb_get_reg32(buf, (uint32_t)read_raw_cp_reg(env, ri)); | ||
137 | + } | ||
138 | + } | ||
139 | + return 0; | ||
140 | +} | ||
141 | + | ||
142 | +static int arm_gdb_set_sysreg(CPUARMState *env, uint8_t *buf, int reg) | ||
143 | +{ | ||
144 | + return 0; | ||
145 | +} | ||
146 | + | ||
147 | static void arm_gen_one_xml_sysreg_tag(GString *s, DynamicGDBXMLInfo *dyn_xml, | ||
148 | ARMCPRegInfo *ri, uint32_t ri_key, | ||
149 | int bitsize, int regnum) | ||
150 | @@ -XXX,XX +XXX,XX @@ const char *arm_gdb_get_dynamic_xml(CPUState *cs, const char *xmlname) | ||
27 | } | 151 | } |
28 | case ARM_VFP_FPCXT_S: | 152 | return NULL; |
29 | { | 153 | } |
30 | - TCGv_i32 sfpa, control, fpscr; | 154 | + |
31 | - /* Set FPSCR[27:0] and CONTROL.SFPA from value */ | 155 | +void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) |
32 | + TCGv_i32 sfpa, control; | 156 | +{ |
157 | + CPUState *cs = CPU(cpu); | ||
158 | + CPUARMState *env = &cpu->env; | ||
159 | + | ||
160 | + if (arm_feature(env, ARM_FEATURE_AARCH64)) { | ||
33 | + /* | 161 | + /* |
34 | + * Set FPSCR and CONTROL.SFPA from value; the new FPSCR takes | 162 | + * The lower part of each SVE register aliases to the FPU |
35 | + * bits [27:0] from value and zeroes bits [31:28]. | 163 | + * registers so we don't need to include both. |
36 | + */ | 164 | + */ |
37 | tmp = loadfn(s, opaque); | 165 | +#ifdef TARGET_AARCH64 |
38 | sfpa = tcg_temp_new_i32(); | 166 | + if (isar_feature_aa64_sve(&cpu->isar)) { |
39 | tcg_gen_shri_i32(sfpa, tmp, 31); | 167 | + gdb_register_coprocessor(cs, arm_gdb_get_svereg, arm_gdb_set_svereg, |
40 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | 168 | + arm_gen_dynamic_svereg_xml(cs, cs->gdb_num_regs), |
41 | tcg_gen_deposit_i32(control, control, sfpa, | 169 | + "sve-registers.xml", 0); |
42 | R_V7M_CONTROL_SFPA_SHIFT, 1); | 170 | + } else { |
43 | store_cpu_field(control, v7m.control[M_REG_S]); | 171 | + gdb_register_coprocessor(cs, aarch64_fpu_gdb_get_reg, |
44 | - fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | 172 | + aarch64_fpu_gdb_set_reg, |
45 | - tcg_gen_andi_i32(fpscr, fpscr, FPCR_NZCV_MASK); | 173 | + 34, "aarch64-fpu.xml", 0); |
46 | tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | 174 | + } |
47 | - tcg_gen_or_i32(fpscr, fpscr, tmp); | 175 | +#endif |
48 | - store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); | 176 | + } else if (arm_feature(env, ARM_FEATURE_NEON)) { |
49 | + gen_helper_vfp_set_fpscr(cpu_env, tmp); | 177 | + gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, |
50 | tcg_temp_free_i32(tmp); | 178 | + 51, "arm-neon.xml", 0); |
51 | tcg_temp_free_i32(sfpa); | 179 | + } else if (cpu_isar_feature(aa32_simd_r32, cpu)) { |
52 | break; | 180 | + gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, |
181 | + 35, "arm-vfp3.xml", 0); | ||
182 | + } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
183 | + gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
184 | + 19, "arm-vfp.xml", 0); | ||
185 | + } | ||
186 | + gdb_register_coprocessor(cs, arm_gdb_get_sysreg, arm_gdb_set_sysreg, | ||
187 | + arm_gen_dynamic_sysreg_xml(cs, cs->gdb_num_regs), | ||
188 | + "system-registers.xml", 0); | ||
189 | + | ||
190 | +} | ||
191 | diff --git a/target/arm/gdbstub64.c b/target/arm/gdbstub64.c | ||
192 | index XXXXXXX..XXXXXXX 100644 | ||
193 | --- a/target/arm/gdbstub64.c | ||
194 | +++ b/target/arm/gdbstub64.c | ||
195 | @@ -XXX,XX +XXX,XX @@ | ||
196 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
197 | */ | ||
198 | #include "qemu/osdep.h" | ||
199 | +#include "qemu/log.h" | ||
200 | #include "cpu.h" | ||
201 | +#include "internals.h" | ||
202 | #include "exec/gdbstub.h" | ||
203 | |||
204 | int aarch64_cpu_gdb_read_register(CPUState *cs, GByteArray *mem_buf, int n) | ||
205 | @@ -XXX,XX +XXX,XX @@ int aarch64_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n) | ||
206 | /* Unknown register. */ | ||
207 | return 0; | ||
208 | } | ||
209 | + | ||
210 | +int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg) | ||
211 | +{ | ||
212 | + switch (reg) { | ||
213 | + case 0 ... 31: | ||
214 | + { | ||
215 | + /* 128 bit FP register - quads are in LE order */ | ||
216 | + uint64_t *q = aa64_vfp_qreg(env, reg); | ||
217 | + return gdb_get_reg128(buf, q[1], q[0]); | ||
218 | + } | ||
219 | + case 32: | ||
220 | + /* FPSR */ | ||
221 | + return gdb_get_reg32(buf, vfp_get_fpsr(env)); | ||
222 | + case 33: | ||
223 | + /* FPCR */ | ||
224 | + return gdb_get_reg32(buf, vfp_get_fpcr(env)); | ||
225 | + default: | ||
226 | + return 0; | ||
227 | + } | ||
228 | +} | ||
229 | + | ||
230 | +int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg) | ||
231 | +{ | ||
232 | + switch (reg) { | ||
233 | + case 0 ... 31: | ||
234 | + /* 128 bit FP register */ | ||
235 | + { | ||
236 | + uint64_t *q = aa64_vfp_qreg(env, reg); | ||
237 | + q[0] = ldq_le_p(buf); | ||
238 | + q[1] = ldq_le_p(buf + 8); | ||
239 | + return 16; | ||
240 | + } | ||
241 | + case 32: | ||
242 | + /* FPSR */ | ||
243 | + vfp_set_fpsr(env, ldl_p(buf)); | ||
244 | + return 4; | ||
245 | + case 33: | ||
246 | + /* FPCR */ | ||
247 | + vfp_set_fpcr(env, ldl_p(buf)); | ||
248 | + return 4; | ||
249 | + default: | ||
250 | + return 0; | ||
251 | + } | ||
252 | +} | ||
253 | + | ||
254 | +int arm_gdb_get_svereg(CPUARMState *env, GByteArray *buf, int reg) | ||
255 | +{ | ||
256 | + ARMCPU *cpu = env_archcpu(env); | ||
257 | + | ||
258 | + switch (reg) { | ||
259 | + /* The first 32 registers are the zregs */ | ||
260 | + case 0 ... 31: | ||
261 | + { | ||
262 | + int vq, len = 0; | ||
263 | + for (vq = 0; vq < cpu->sve_max_vq; vq++) { | ||
264 | + len += gdb_get_reg128(buf, | ||
265 | + env->vfp.zregs[reg].d[vq * 2 + 1], | ||
266 | + env->vfp.zregs[reg].d[vq * 2]); | ||
267 | + } | ||
268 | + return len; | ||
269 | + } | ||
270 | + case 32: | ||
271 | + return gdb_get_reg32(buf, vfp_get_fpsr(env)); | ||
272 | + case 33: | ||
273 | + return gdb_get_reg32(buf, vfp_get_fpcr(env)); | ||
274 | + /* then 16 predicates and the ffr */ | ||
275 | + case 34 ... 50: | ||
276 | + { | ||
277 | + int preg = reg - 34; | ||
278 | + int vq, len = 0; | ||
279 | + for (vq = 0; vq < cpu->sve_max_vq; vq = vq + 4) { | ||
280 | + len += gdb_get_reg64(buf, env->vfp.pregs[preg].p[vq / 4]); | ||
281 | + } | ||
282 | + return len; | ||
283 | + } | ||
284 | + case 51: | ||
285 | + { | ||
286 | + /* | ||
287 | + * We report in Vector Granules (VG) which is 64bit in a Z reg | ||
288 | + * while the ZCR works in Vector Quads (VQ) which is 128bit chunks. | ||
289 | + */ | ||
290 | + int vq = sve_zcr_len_for_el(env, arm_current_el(env)) + 1; | ||
291 | + return gdb_get_reg64(buf, vq * 2); | ||
292 | + } | ||
293 | + default: | ||
294 | + /* gdbstub asked for something out our range */ | ||
295 | + qemu_log_mask(LOG_UNIMP, "%s: out of range register %d", __func__, reg); | ||
296 | + break; | ||
297 | + } | ||
298 | + | ||
299 | + return 0; | ||
300 | +} | ||
301 | + | ||
302 | +int arm_gdb_set_svereg(CPUARMState *env, uint8_t *buf, int reg) | ||
303 | +{ | ||
304 | + ARMCPU *cpu = env_archcpu(env); | ||
305 | + | ||
306 | + /* The first 32 registers are the zregs */ | ||
307 | + switch (reg) { | ||
308 | + /* The first 32 registers are the zregs */ | ||
309 | + case 0 ... 31: | ||
310 | + { | ||
311 | + int vq, len = 0; | ||
312 | + uint64_t *p = (uint64_t *) buf; | ||
313 | + for (vq = 0; vq < cpu->sve_max_vq; vq++) { | ||
314 | + env->vfp.zregs[reg].d[vq * 2 + 1] = *p++; | ||
315 | + env->vfp.zregs[reg].d[vq * 2] = *p++; | ||
316 | + len += 16; | ||
317 | + } | ||
318 | + return len; | ||
319 | + } | ||
320 | + case 32: | ||
321 | + vfp_set_fpsr(env, *(uint32_t *)buf); | ||
322 | + return 4; | ||
323 | + case 33: | ||
324 | + vfp_set_fpcr(env, *(uint32_t *)buf); | ||
325 | + return 4; | ||
326 | + case 34 ... 50: | ||
327 | + { | ||
328 | + int preg = reg - 34; | ||
329 | + int vq, len = 0; | ||
330 | + uint64_t *p = (uint64_t *) buf; | ||
331 | + for (vq = 0; vq < cpu->sve_max_vq; vq = vq + 4) { | ||
332 | + env->vfp.pregs[preg].p[vq / 4] = *p++; | ||
333 | + len += 8; | ||
334 | + } | ||
335 | + return len; | ||
336 | + } | ||
337 | + case 51: | ||
338 | + /* cannot set vg via gdbstub */ | ||
339 | + return 0; | ||
340 | + default: | ||
341 | + /* gdbstub asked for something out our range */ | ||
342 | + break; | ||
343 | + } | ||
344 | + | ||
345 | + return 0; | ||
346 | +} | ||
347 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
348 | index XXXXXXX..XXXXXXX 100644 | ||
349 | --- a/target/arm/helper.c | ||
350 | +++ b/target/arm/helper.c | ||
351 | @@ -XXX,XX +XXX,XX @@ | ||
352 | #include "trace.h" | ||
353 | #include "cpu.h" | ||
354 | #include "internals.h" | ||
355 | -#include "exec/gdbstub.h" | ||
356 | #include "exec/helper-proto.h" | ||
357 | #include "qemu/host-utils.h" | ||
358 | #include "qemu/main-loop.h" | ||
359 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, | ||
360 | static void switch_mode(CPUARMState *env, int mode); | ||
361 | static int aa64_va_parameter_tbi(uint64_t tcr, ARMMMUIdx mmu_idx); | ||
362 | |||
363 | -static int vfp_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg) | ||
364 | -{ | ||
365 | - ARMCPU *cpu = env_archcpu(env); | ||
366 | - int nregs = cpu_isar_feature(aa32_simd_r32, cpu) ? 32 : 16; | ||
367 | - | ||
368 | - /* VFP data registers are always little-endian. */ | ||
369 | - if (reg < nregs) { | ||
370 | - return gdb_get_reg64(buf, *aa32_vfp_dreg(env, reg)); | ||
371 | - } | ||
372 | - if (arm_feature(env, ARM_FEATURE_NEON)) { | ||
373 | - /* Aliases for Q regs. */ | ||
374 | - nregs += 16; | ||
375 | - if (reg < nregs) { | ||
376 | - uint64_t *q = aa32_vfp_qreg(env, reg - 32); | ||
377 | - return gdb_get_reg128(buf, q[0], q[1]); | ||
378 | - } | ||
379 | - } | ||
380 | - switch (reg - nregs) { | ||
381 | - case 0: | ||
382 | - return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPSID]); | ||
383 | - case 1: | ||
384 | - return gdb_get_reg32(buf, vfp_get_fpscr(env)); | ||
385 | - case 2: | ||
386 | - return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPEXC]); | ||
387 | - } | ||
388 | - return 0; | ||
389 | -} | ||
390 | - | ||
391 | -static int vfp_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg) | ||
392 | -{ | ||
393 | - ARMCPU *cpu = env_archcpu(env); | ||
394 | - int nregs = cpu_isar_feature(aa32_simd_r32, cpu) ? 32 : 16; | ||
395 | - | ||
396 | - if (reg < nregs) { | ||
397 | - *aa32_vfp_dreg(env, reg) = ldq_le_p(buf); | ||
398 | - return 8; | ||
399 | - } | ||
400 | - if (arm_feature(env, ARM_FEATURE_NEON)) { | ||
401 | - nregs += 16; | ||
402 | - if (reg < nregs) { | ||
403 | - uint64_t *q = aa32_vfp_qreg(env, reg - 32); | ||
404 | - q[0] = ldq_le_p(buf); | ||
405 | - q[1] = ldq_le_p(buf + 8); | ||
406 | - return 16; | ||
407 | - } | ||
408 | - } | ||
409 | - switch (reg - nregs) { | ||
410 | - case 0: | ||
411 | - env->vfp.xregs[ARM_VFP_FPSID] = ldl_p(buf); | ||
412 | - return 4; | ||
413 | - case 1: | ||
414 | - vfp_set_fpscr(env, ldl_p(buf)); | ||
415 | - return 4; | ||
416 | - case 2: | ||
417 | - env->vfp.xregs[ARM_VFP_FPEXC] = ldl_p(buf) & (1 << 30); | ||
418 | - return 4; | ||
419 | - } | ||
420 | - return 0; | ||
421 | -} | ||
422 | - | ||
423 | -static int aarch64_fpu_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg) | ||
424 | -{ | ||
425 | - switch (reg) { | ||
426 | - case 0 ... 31: | ||
427 | - { | ||
428 | - /* 128 bit FP register - quads are in LE order */ | ||
429 | - uint64_t *q = aa64_vfp_qreg(env, reg); | ||
430 | - return gdb_get_reg128(buf, q[1], q[0]); | ||
431 | - } | ||
432 | - case 32: | ||
433 | - /* FPSR */ | ||
434 | - return gdb_get_reg32(buf, vfp_get_fpsr(env)); | ||
435 | - case 33: | ||
436 | - /* FPCR */ | ||
437 | - return gdb_get_reg32(buf, vfp_get_fpcr(env)); | ||
438 | - default: | ||
439 | - return 0; | ||
440 | - } | ||
441 | -} | ||
442 | - | ||
443 | -static int aarch64_fpu_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg) | ||
444 | -{ | ||
445 | - switch (reg) { | ||
446 | - case 0 ... 31: | ||
447 | - /* 128 bit FP register */ | ||
448 | - { | ||
449 | - uint64_t *q = aa64_vfp_qreg(env, reg); | ||
450 | - q[0] = ldq_le_p(buf); | ||
451 | - q[1] = ldq_le_p(buf + 8); | ||
452 | - return 16; | ||
453 | - } | ||
454 | - case 32: | ||
455 | - /* FPSR */ | ||
456 | - vfp_set_fpsr(env, ldl_p(buf)); | ||
457 | - return 4; | ||
458 | - case 33: | ||
459 | - /* FPCR */ | ||
460 | - vfp_set_fpcr(env, ldl_p(buf)); | ||
461 | - return 4; | ||
462 | - default: | ||
463 | - return 0; | ||
464 | - } | ||
465 | -} | ||
466 | - | ||
467 | static uint64_t raw_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
468 | { | ||
469 | assert(ri->fieldoffset); | ||
470 | @@ -XXX,XX +XXX,XX @@ static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, | ||
471 | } | ||
472 | } | ||
473 | |||
474 | -/** | ||
475 | - * arm_get/set_gdb_*: get/set a gdb register | ||
476 | - * @env: the CPU state | ||
477 | - * @buf: a buffer to copy to/from | ||
478 | - * @reg: register number (offset from start of group) | ||
479 | - * | ||
480 | - * We return the number of bytes copied | ||
481 | - */ | ||
482 | - | ||
483 | -static int arm_gdb_get_sysreg(CPUARMState *env, GByteArray *buf, int reg) | ||
484 | -{ | ||
485 | - ARMCPU *cpu = env_archcpu(env); | ||
486 | - const ARMCPRegInfo *ri; | ||
487 | - uint32_t key; | ||
488 | - | ||
489 | - key = cpu->dyn_sysreg_xml.data.cpregs.keys[reg]; | ||
490 | - ri = get_arm_cp_reginfo(cpu->cp_regs, key); | ||
491 | - if (ri) { | ||
492 | - if (cpreg_field_is_64bit(ri)) { | ||
493 | - return gdb_get_reg64(buf, (uint64_t)read_raw_cp_reg(env, ri)); | ||
494 | - } else { | ||
495 | - return gdb_get_reg32(buf, (uint32_t)read_raw_cp_reg(env, ri)); | ||
496 | - } | ||
497 | - } | ||
498 | - return 0; | ||
499 | -} | ||
500 | - | ||
501 | -static int arm_gdb_set_sysreg(CPUARMState *env, uint8_t *buf, int reg) | ||
502 | -{ | ||
503 | - return 0; | ||
504 | -} | ||
505 | - | ||
506 | -#ifdef TARGET_AARCH64 | ||
507 | -static int arm_gdb_get_svereg(CPUARMState *env, GByteArray *buf, int reg) | ||
508 | -{ | ||
509 | - ARMCPU *cpu = env_archcpu(env); | ||
510 | - | ||
511 | - switch (reg) { | ||
512 | - /* The first 32 registers are the zregs */ | ||
513 | - case 0 ... 31: | ||
514 | - { | ||
515 | - int vq, len = 0; | ||
516 | - for (vq = 0; vq < cpu->sve_max_vq; vq++) { | ||
517 | - len += gdb_get_reg128(buf, | ||
518 | - env->vfp.zregs[reg].d[vq * 2 + 1], | ||
519 | - env->vfp.zregs[reg].d[vq * 2]); | ||
520 | - } | ||
521 | - return len; | ||
522 | - } | ||
523 | - case 32: | ||
524 | - return gdb_get_reg32(buf, vfp_get_fpsr(env)); | ||
525 | - case 33: | ||
526 | - return gdb_get_reg32(buf, vfp_get_fpcr(env)); | ||
527 | - /* then 16 predicates and the ffr */ | ||
528 | - case 34 ... 50: | ||
529 | - { | ||
530 | - int preg = reg - 34; | ||
531 | - int vq, len = 0; | ||
532 | - for (vq = 0; vq < cpu->sve_max_vq; vq = vq + 4) { | ||
533 | - len += gdb_get_reg64(buf, env->vfp.pregs[preg].p[vq / 4]); | ||
534 | - } | ||
535 | - return len; | ||
536 | - } | ||
537 | - case 51: | ||
538 | - { | ||
539 | - /* | ||
540 | - * We report in Vector Granules (VG) which is 64bit in a Z reg | ||
541 | - * while the ZCR works in Vector Quads (VQ) which is 128bit chunks. | ||
542 | - */ | ||
543 | - int vq = sve_zcr_len_for_el(env, arm_current_el(env)) + 1; | ||
544 | - return gdb_get_reg64(buf, vq * 2); | ||
545 | - } | ||
546 | - default: | ||
547 | - /* gdbstub asked for something out our range */ | ||
548 | - qemu_log_mask(LOG_UNIMP, "%s: out of range register %d", __func__, reg); | ||
549 | - break; | ||
550 | - } | ||
551 | - | ||
552 | - return 0; | ||
553 | -} | ||
554 | - | ||
555 | -static int arm_gdb_set_svereg(CPUARMState *env, uint8_t *buf, int reg) | ||
556 | -{ | ||
557 | - ARMCPU *cpu = env_archcpu(env); | ||
558 | - | ||
559 | - /* The first 32 registers are the zregs */ | ||
560 | - switch (reg) { | ||
561 | - /* The first 32 registers are the zregs */ | ||
562 | - case 0 ... 31: | ||
563 | - { | ||
564 | - int vq, len = 0; | ||
565 | - uint64_t *p = (uint64_t *) buf; | ||
566 | - for (vq = 0; vq < cpu->sve_max_vq; vq++) { | ||
567 | - env->vfp.zregs[reg].d[vq * 2 + 1] = *p++; | ||
568 | - env->vfp.zregs[reg].d[vq * 2] = *p++; | ||
569 | - len += 16; | ||
570 | - } | ||
571 | - return len; | ||
572 | - } | ||
573 | - case 32: | ||
574 | - vfp_set_fpsr(env, *(uint32_t *)buf); | ||
575 | - return 4; | ||
576 | - case 33: | ||
577 | - vfp_set_fpcr(env, *(uint32_t *)buf); | ||
578 | - return 4; | ||
579 | - case 34 ... 50: | ||
580 | - { | ||
581 | - int preg = reg - 34; | ||
582 | - int vq, len = 0; | ||
583 | - uint64_t *p = (uint64_t *) buf; | ||
584 | - for (vq = 0; vq < cpu->sve_max_vq; vq = vq + 4) { | ||
585 | - env->vfp.pregs[preg].p[vq / 4] = *p++; | ||
586 | - len += 8; | ||
587 | - } | ||
588 | - return len; | ||
589 | - } | ||
590 | - case 51: | ||
591 | - /* cannot set vg via gdbstub */ | ||
592 | - return 0; | ||
593 | - default: | ||
594 | - /* gdbstub asked for something out our range */ | ||
595 | - break; | ||
596 | - } | ||
597 | - | ||
598 | - return 0; | ||
599 | -} | ||
600 | -#endif /* TARGET_AARCH64 */ | ||
601 | - | ||
602 | static bool raw_accessors_invalid(const ARMCPRegInfo *ri) | ||
603 | { | ||
604 | /* Return true if the regdef would cause an assertion if you called | ||
605 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
606 | #endif | ||
607 | } | ||
608 | |||
609 | -void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | ||
610 | -{ | ||
611 | - CPUState *cs = CPU(cpu); | ||
612 | - CPUARMState *env = &cpu->env; | ||
613 | - | ||
614 | - if (arm_feature(env, ARM_FEATURE_AARCH64)) { | ||
615 | - /* | ||
616 | - * The lower part of each SVE register aliases to the FPU | ||
617 | - * registers so we don't need to include both. | ||
618 | - */ | ||
619 | -#ifdef TARGET_AARCH64 | ||
620 | - if (isar_feature_aa64_sve(&cpu->isar)) { | ||
621 | - gdb_register_coprocessor(cs, arm_gdb_get_svereg, arm_gdb_set_svereg, | ||
622 | - arm_gen_dynamic_svereg_xml(cs, cs->gdb_num_regs), | ||
623 | - "sve-registers.xml", 0); | ||
624 | - } else | ||
625 | -#endif | ||
626 | - { | ||
627 | - gdb_register_coprocessor(cs, aarch64_fpu_gdb_get_reg, | ||
628 | - aarch64_fpu_gdb_set_reg, | ||
629 | - 34, "aarch64-fpu.xml", 0); | ||
630 | - } | ||
631 | - } else if (arm_feature(env, ARM_FEATURE_NEON)) { | ||
632 | - gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
633 | - 51, "arm-neon.xml", 0); | ||
634 | - } else if (cpu_isar_feature(aa32_simd_r32, cpu)) { | ||
635 | - gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
636 | - 35, "arm-vfp3.xml", 0); | ||
637 | - } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
638 | - gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
639 | - 19, "arm-vfp.xml", 0); | ||
640 | - } | ||
641 | - gdb_register_coprocessor(cs, arm_gdb_get_sysreg, arm_gdb_set_sysreg, | ||
642 | - arm_gen_dynamic_sysreg_xml(cs, cs->gdb_num_regs), | ||
643 | - "system-registers.xml", 0); | ||
644 | - | ||
645 | -} | ||
646 | - | ||
647 | /* Sort alphabetically by type name, except for "any". */ | ||
648 | static gint arm_cpu_list_compare(gconstpointer a, gconstpointer b) | ||
649 | { | ||
53 | -- | 650 | -- |
54 | 2.20.1 | 651 | 2.20.1 |
55 | 652 | ||
56 | 653 | diff view generated by jsdifflib |
1 | Now that timer_free() implicitly calls timer_del(), sequences | 1 | Currently we send VFP XML which includes D0..D15 or D0..D31, plus |
---|---|---|---|
2 | timer_del(mytimer); | 2 | FPSID, FPSCR and FPEXC. The upstream GDB tolerates this, but its |
3 | timer_free(mytimer); | 3 | definition of this XML feature does not include FPSID or FPEXC. In |
4 | 4 | particular, for M-profile cores there are no FPSID or FPEXC | |
5 | can be simplified to just | 5 | registers, so advertising those is wrong. |
6 | timer_free(mytimer); | 6 | |
7 | 7 | Move FPSID and FPEXC into their own bit of XML which we only send for | |
8 | Add a Coccinelle script to do this transformation. | 8 | A and R profile cores. This brings our definition of the XML |
9 | org.gnu.gdb.arm.vfp feature into line with GDB's own (at least for | ||
10 | non-Neon cores...) and means we don't claim to have FPSID and FPEXC | ||
11 | on M-profile. | ||
12 | |||
13 | (It seems unlikely to me that any gdbstub users really care about | ||
14 | being able to look at FPEXC and FPSID; but we've supplied them to gdb | ||
15 | for a decade and it's not hard to keep doing so.) | ||
9 | 16 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20201215154107.3255-3-peter.maydell@linaro.org | 19 | Message-id: 20210921162901.17508-5-peter.maydell@linaro.org |
15 | --- | 20 | --- |
16 | scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++++++++++++++++ | 21 | configs/targets/aarch64-softmmu.mak | 2 +- |
17 | 1 file changed, 18 insertions(+) | 22 | configs/targets/arm-linux-user.mak | 2 +- |
18 | create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci | 23 | configs/targets/arm-softmmu.mak | 2 +- |
19 | 24 | configs/targets/armeb-linux-user.mak | 2 +- | |
20 | diff --git a/scripts/coccinelle/timer-del-timer-free.cocci b/scripts/coccinelle/timer-del-timer-free.cocci | 25 | target/arm/gdbstub.c | 56 ++++++++++++++++++++-------- |
26 | gdb-xml/arm-neon.xml | 2 - | ||
27 | gdb-xml/arm-vfp-sysregs.xml | 17 +++++++++ | ||
28 | gdb-xml/arm-vfp.xml | 2 - | ||
29 | gdb-xml/arm-vfp3.xml | 2 - | ||
30 | 9 files changed, 61 insertions(+), 26 deletions(-) | ||
31 | create mode 100644 gdb-xml/arm-vfp-sysregs.xml | ||
32 | |||
33 | diff --git a/configs/targets/aarch64-softmmu.mak b/configs/targets/aarch64-softmmu.mak | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/configs/targets/aarch64-softmmu.mak | ||
36 | +++ b/configs/targets/aarch64-softmmu.mak | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | TARGET_ARCH=aarch64 | ||
39 | TARGET_BASE_ARCH=arm | ||
40 | TARGET_SUPPORTS_MTTCG=y | ||
41 | -TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml | ||
42 | +TARGET_XML_FILES= gdb-xml/aarch64-core.xml gdb-xml/aarch64-fpu.xml gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-vfp-sysregs.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml | ||
43 | TARGET_NEED_FDT=y | ||
44 | diff --git a/configs/targets/arm-linux-user.mak b/configs/targets/arm-linux-user.mak | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/configs/targets/arm-linux-user.mak | ||
47 | +++ b/configs/targets/arm-linux-user.mak | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | TARGET_ARCH=arm | ||
50 | TARGET_SYSTBL_ABI=common,oabi | ||
51 | TARGET_SYSTBL=syscall.tbl | ||
52 | -TARGET_XML_FILES= gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml | ||
53 | +TARGET_XML_FILES= gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-vfp-sysregs.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml | ||
54 | TARGET_HAS_BFLT=y | ||
55 | CONFIG_ARM_COMPATIBLE_SEMIHOSTING=y | ||
56 | diff --git a/configs/targets/arm-softmmu.mak b/configs/targets/arm-softmmu.mak | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/configs/targets/arm-softmmu.mak | ||
59 | +++ b/configs/targets/arm-softmmu.mak | ||
60 | @@ -XXX,XX +XXX,XX @@ | ||
61 | TARGET_ARCH=arm | ||
62 | TARGET_SUPPORTS_MTTCG=y | ||
63 | -TARGET_XML_FILES= gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml | ||
64 | +TARGET_XML_FILES= gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-vfp-sysregs.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml | ||
65 | TARGET_NEED_FDT=y | ||
66 | diff --git a/configs/targets/armeb-linux-user.mak b/configs/targets/armeb-linux-user.mak | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/configs/targets/armeb-linux-user.mak | ||
69 | +++ b/configs/targets/armeb-linux-user.mak | ||
70 | @@ -XXX,XX +XXX,XX @@ TARGET_ARCH=arm | ||
71 | TARGET_SYSTBL_ABI=common,oabi | ||
72 | TARGET_SYSTBL=syscall.tbl | ||
73 | TARGET_WORDS_BIGENDIAN=y | ||
74 | -TARGET_XML_FILES= gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml | ||
75 | +TARGET_XML_FILES= gdb-xml/arm-core.xml gdb-xml/arm-vfp.xml gdb-xml/arm-vfp3.xml gdb-xml/arm-vfp-sysregs.xml gdb-xml/arm-neon.xml gdb-xml/arm-m-profile.xml | ||
76 | TARGET_HAS_BFLT=y | ||
77 | CONFIG_ARM_COMPATIBLE_SEMIHOSTING=y | ||
78 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/target/arm/gdbstub.c | ||
81 | +++ b/target/arm/gdbstub.c | ||
82 | @@ -XXX,XX +XXX,XX @@ static int vfp_gdb_get_reg(CPUARMState *env, GByteArray *buf, int reg) | ||
83 | } | ||
84 | switch (reg - nregs) { | ||
85 | case 0: | ||
86 | - return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPSID]); | ||
87 | - case 1: | ||
88 | return gdb_get_reg32(buf, vfp_get_fpscr(env)); | ||
89 | - case 2: | ||
90 | - return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPEXC]); | ||
91 | } | ||
92 | return 0; | ||
93 | } | ||
94 | @@ -XXX,XX +XXX,XX @@ static int vfp_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg) | ||
95 | } | ||
96 | } | ||
97 | switch (reg - nregs) { | ||
98 | + case 0: | ||
99 | + vfp_set_fpscr(env, ldl_p(buf)); | ||
100 | + return 4; | ||
101 | + } | ||
102 | + return 0; | ||
103 | +} | ||
104 | + | ||
105 | +static int vfp_gdb_get_sysreg(CPUARMState *env, GByteArray *buf, int reg) | ||
106 | +{ | ||
107 | + switch (reg) { | ||
108 | + case 0: | ||
109 | + return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPSID]); | ||
110 | + case 1: | ||
111 | + return gdb_get_reg32(buf, env->vfp.xregs[ARM_VFP_FPEXC]); | ||
112 | + } | ||
113 | + return 0; | ||
114 | +} | ||
115 | + | ||
116 | +static int vfp_gdb_set_sysreg(CPUARMState *env, uint8_t *buf, int reg) | ||
117 | +{ | ||
118 | + switch (reg) { | ||
119 | case 0: | ||
120 | env->vfp.xregs[ARM_VFP_FPSID] = ldl_p(buf); | ||
121 | return 4; | ||
122 | case 1: | ||
123 | - vfp_set_fpscr(env, ldl_p(buf)); | ||
124 | - return 4; | ||
125 | - case 2: | ||
126 | env->vfp.xregs[ARM_VFP_FPEXC] = ldl_p(buf) & (1 << 30); | ||
127 | return 4; | ||
128 | } | ||
129 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_register_gdb_regs_for_features(ARMCPU *cpu) | ||
130 | 34, "aarch64-fpu.xml", 0); | ||
131 | } | ||
132 | #endif | ||
133 | - } else if (arm_feature(env, ARM_FEATURE_NEON)) { | ||
134 | - gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
135 | - 51, "arm-neon.xml", 0); | ||
136 | - } else if (cpu_isar_feature(aa32_simd_r32, cpu)) { | ||
137 | - gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
138 | - 35, "arm-vfp3.xml", 0); | ||
139 | - } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
140 | - gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
141 | - 19, "arm-vfp.xml", 0); | ||
142 | + } else { | ||
143 | + if (arm_feature(env, ARM_FEATURE_NEON)) { | ||
144 | + gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
145 | + 49, "arm-neon.xml", 0); | ||
146 | + } else if (cpu_isar_feature(aa32_simd_r32, cpu)) { | ||
147 | + gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
148 | + 33, "arm-vfp3.xml", 0); | ||
149 | + } else if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
150 | + gdb_register_coprocessor(cs, vfp_gdb_get_reg, vfp_gdb_set_reg, | ||
151 | + 17, "arm-vfp.xml", 0); | ||
152 | + } | ||
153 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
154 | + /* | ||
155 | + * A and R profile have FP sysregs FPEXC and FPSID that we | ||
156 | + * expose to gdb. | ||
157 | + */ | ||
158 | + gdb_register_coprocessor(cs, vfp_gdb_get_sysreg, vfp_gdb_set_sysreg, | ||
159 | + 2, "arm-vfp-sysregs.xml", 0); | ||
160 | + } | ||
161 | } | ||
162 | gdb_register_coprocessor(cs, arm_gdb_get_sysreg, arm_gdb_set_sysreg, | ||
163 | arm_gen_dynamic_sysreg_xml(cs, cs->gdb_num_regs), | ||
164 | diff --git a/gdb-xml/arm-neon.xml b/gdb-xml/arm-neon.xml | ||
165 | index XXXXXXX..XXXXXXX 100644 | ||
166 | --- a/gdb-xml/arm-neon.xml | ||
167 | +++ b/gdb-xml/arm-neon.xml | ||
168 | @@ -XXX,XX +XXX,XX @@ | ||
169 | <reg name="q14" bitsize="128" type="neon_q"/> | ||
170 | <reg name="q15" bitsize="128" type="neon_q"/> | ||
171 | |||
172 | - <reg name="fpsid" bitsize="32" type="int" group="float"/> | ||
173 | <reg name="fpscr" bitsize="32" type="int" group="float"/> | ||
174 | - <reg name="fpexc" bitsize="32" type="int" group="float"/> | ||
175 | </feature> | ||
176 | diff --git a/gdb-xml/arm-vfp-sysregs.xml b/gdb-xml/arm-vfp-sysregs.xml | ||
21 | new file mode 100644 | 177 | new file mode 100644 |
22 | index XXXXXXX..XXXXXXX | 178 | index XXXXXXX..XXXXXXX |
23 | --- /dev/null | 179 | --- /dev/null |
24 | +++ b/scripts/coccinelle/timer-del-timer-free.cocci | 180 | +++ b/gdb-xml/arm-vfp-sysregs.xml |
25 | @@ -XXX,XX +XXX,XX @@ | 181 | @@ -XXX,XX +XXX,XX @@ |
26 | +// Remove superfluous timer_del() calls | 182 | +<?xml version="1.0"?> |
27 | +// | 183 | +<!-- Copyright (C) 2021 Linaro Ltd. |
28 | +// Copyright Linaro Limited 2020 | 184 | + |
29 | +// This work is licensed under the terms of the GNU GPLv2 or later. | 185 | + Copying and distribution of this file, with or without modification, |
30 | +// | 186 | + are permitted in any medium without royalty provided the copyright |
31 | +// spatch --macro-file scripts/cocci-macro-file.h \ | 187 | + notice and this notice are preserved. |
32 | +// --sp-file scripts/coccinelle/timer-del-timer-free.cocci \ | 188 | + |
33 | +// --in-place --dir . | 189 | + These are A/R profile VFP system registers. Debugger users probably |
34 | +// | 190 | + don't really care about these, but because we used to (incorrectly) |
35 | +// The timer_free() function now implicitly calls timer_del() | 191 | + provide them to gdb in the org.gnu.gdb.arm.vfp XML we continue |
36 | +// for you, so calls to timer_del() immediately before the | 192 | + to do so via this separate XML. |
37 | +// timer_free() of the same timer can be deleted. | 193 | + --> |
38 | + | 194 | +<!DOCTYPE feature SYSTEM "gdb-target.dtd"> |
39 | +@@ | 195 | +<feature name="org.qemu.gdb.arm.vfp-sysregs"> |
40 | +expression T; | 196 | + <reg name="fpsid" bitsize="32" type="int" group="float"/> |
41 | +@@ | 197 | + <reg name="fpexc" bitsize="32" type="int" group="float"/> |
42 | +-timer_del(T); | 198 | +</feature> |
43 | + timer_free(T); | 199 | diff --git a/gdb-xml/arm-vfp.xml b/gdb-xml/arm-vfp.xml |
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/gdb-xml/arm-vfp.xml | ||
202 | +++ b/gdb-xml/arm-vfp.xml | ||
203 | @@ -XXX,XX +XXX,XX @@ | ||
204 | <reg name="d14" bitsize="64" type="float"/> | ||
205 | <reg name="d15" bitsize="64" type="float"/> | ||
206 | |||
207 | - <reg name="fpsid" bitsize="32" type="int" group="float"/> | ||
208 | <reg name="fpscr" bitsize="32" type="int" group="float"/> | ||
209 | - <reg name="fpexc" bitsize="32" type="int" group="float"/> | ||
210 | </feature> | ||
211 | diff --git a/gdb-xml/arm-vfp3.xml b/gdb-xml/arm-vfp3.xml | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/gdb-xml/arm-vfp3.xml | ||
214 | +++ b/gdb-xml/arm-vfp3.xml | ||
215 | @@ -XXX,XX +XXX,XX @@ | ||
216 | <reg name="d30" bitsize="64" type="float"/> | ||
217 | <reg name="d31" bitsize="64" type="float"/> | ||
218 | |||
219 | - <reg name="fpsid" bitsize="32" type="int" group="float"/> | ||
220 | <reg name="fpscr" bitsize="32" type="int" group="float"/> | ||
221 | - <reg name="fpexc" bitsize="32" type="int" group="float"/> | ||
222 | </feature> | ||
44 | -- | 223 | -- |
45 | 2.20.1 | 224 | 2.20.1 |
46 | 225 | ||
47 | 226 | diff view generated by jsdifflib |
1 | Currently timer_free() is a simple wrapper for g_free(). This means | 1 | The function scsi_bus_new() creates a new SCSI bus; callers can |
---|---|---|---|
2 | that the timer being freed must not be currently active, as otherwise | 2 | either pass in a name argument to specify the name of the new bus, or |
3 | QEMU might crash later when the active list is processed and still | 3 | they can pass in NULL to allow the bus to be given an automatically |
4 | has a pointer to freed memory on it. As a result almost all calls to | 4 | generated unique name. Almost all callers want to use the |
5 | timer_free() are preceded by a timer_del() call, as can be seen in | 5 | autogenerated name; the only exception is the virtio-scsi device. |
6 | the output of | 6 | |
7 | git grep -B1 '\<timer_free\>' | 7 | Taking a name argument that should almost always be NULL is an |
8 | 8 | easy-to-misuse API design -- it encourages callers to think perhaps | |
9 | This is unfortunate API design as it makes it easy to accidentally | 9 | they should pass in some standard name like "scsi" or "scsi-bus". We |
10 | misuse (by forgetting the timer_del()), and the correct use is | 10 | don't do this anywhere for SCSI, but we do (incorrectly) do it for |
11 | annoyingly verbose. | 11 | other bus types such as i2c. |
12 | 12 | ||
13 | Make timer_free() imply a timer_del(). | 13 | The function name also implies that it will return a newly allocated |
14 | object, when it in fact does in-place allocation. We more commonly | ||
15 | name such functions foo_init(), with foo_new() being the | ||
16 | allocate-and-return variant. | ||
17 | |||
18 | Replace all the scsi_bus_new() callsites with either: | ||
19 | * scsi_bus_init() for the usual case where the caller wants | ||
20 | an autogenerated bus name | ||
21 | * scsi_bus_init_named() for the rare case where the caller | ||
22 | needs to specify the bus name | ||
23 | |||
24 | and document that for the _named() version it's then the caller's | ||
25 | responsibility to think about uniqueness of bus names. | ||
14 | 26 | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 28 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 29 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
18 | Message-id: 20201215154107.3255-2-peter.maydell@linaro.org | 30 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> |
31 | Message-id: 20210923121153.23754-2-peter.maydell@linaro.org | ||
19 | --- | 32 | --- |
20 | include/qemu/timer.h | 24 +++++++++++++----------- | 33 | include/hw/scsi/scsi.h | 30 ++++++++++++++++++++++++++++-- |
21 | 1 file changed, 13 insertions(+), 11 deletions(-) | 34 | hw/scsi/esp-pci.c | 2 +- |
22 | 35 | hw/scsi/esp.c | 2 +- | |
23 | diff --git a/include/qemu/timer.h b/include/qemu/timer.h | 36 | hw/scsi/lsi53c895a.c | 2 +- |
24 | index XXXXXXX..XXXXXXX 100644 | 37 | hw/scsi/megasas.c | 3 +-- |
25 | --- a/include/qemu/timer.h | 38 | hw/scsi/mptsas.c | 2 +- |
26 | +++ b/include/qemu/timer.h | 39 | hw/scsi/scsi-bus.c | 4 ++-- |
27 | @@ -XXX,XX +XXX,XX @@ static inline QEMUTimer *timer_new_ms(QEMUClockType type, QEMUTimerCB *cb, | 40 | hw/scsi/spapr_vscsi.c | 3 +-- |
28 | */ | 41 | hw/scsi/virtio-scsi.c | 4 ++-- |
29 | void timer_deinit(QEMUTimer *ts); | 42 | hw/scsi/vmw_pvscsi.c | 3 +-- |
30 | 43 | hw/usb/dev-storage-bot.c | 3 +-- | |
31 | -/** | 44 | hw/usb/dev-storage-classic.c | 4 ++-- |
32 | - * timer_free: | 45 | hw/usb/dev-uas.c | 3 +-- |
33 | - * @ts: the timer | 46 | 13 files changed, 43 insertions(+), 22 deletions(-) |
34 | - * | 47 | |
35 | - * Free a timer (it must not be on the active list) | 48 | diff --git a/include/hw/scsi/scsi.h b/include/hw/scsi/scsi.h |
36 | - */ | 49 | index XXXXXXX..XXXXXXX 100644 |
37 | -static inline void timer_free(QEMUTimer *ts) | 50 | --- a/include/hw/scsi/scsi.h |
38 | -{ | 51 | +++ b/include/hw/scsi/scsi.h |
39 | - g_free(ts); | 52 | @@ -XXX,XX +XXX,XX @@ struct SCSIBus { |
40 | -} | 53 | const SCSIBusInfo *info; |
41 | - | 54 | }; |
42 | /** | 55 | |
43 | * timer_del: | 56 | -void scsi_bus_new(SCSIBus *bus, size_t bus_size, DeviceState *host, |
44 | * @ts: the timer | 57 | - const SCSIBusInfo *info, const char *bus_name); |
45 | @@ -XXX,XX +XXX,XX @@ static inline void timer_free(QEMUTimer *ts) | ||
46 | */ | ||
47 | void timer_del(QEMUTimer *ts); | ||
48 | |||
49 | +/** | 58 | +/** |
50 | + * timer_free: | 59 | + * scsi_bus_init_named: Initialize a SCSI bus with the specified name |
51 | + * @ts: the timer | 60 | + * @bus: SCSIBus object to initialize |
61 | + * @bus_size: size of @bus object | ||
62 | + * @host: Device which owns the bus (generally the SCSI controller) | ||
63 | + * @info: structure defining callbacks etc for the controller | ||
64 | + * @bus_name: Name to use for this bus | ||
52 | + * | 65 | + * |
53 | + * Free a timer. This will call timer_del() for you to remove | 66 | + * This in-place initializes @bus as a new SCSI bus with a name |
54 | + * the timer from the active list if it was still active. | 67 | + * provided by the caller. It is the caller's responsibility to make |
68 | + * sure that name does not clash with the name of any other bus in the | ||
69 | + * system. Unless you need the new bus to have a specific name, you | ||
70 | + * should use scsi_bus_new() instead. | ||
55 | + */ | 71 | + */ |
56 | +static inline void timer_free(QEMUTimer *ts) | 72 | +void scsi_bus_init_named(SCSIBus *bus, size_t bus_size, DeviceState *host, |
73 | + const SCSIBusInfo *info, const char *bus_name); | ||
74 | + | ||
75 | +/** | ||
76 | + * scsi_bus_init: Initialize a SCSI bus | ||
77 | + * | ||
78 | + * This in-place-initializes @bus as a new SCSI bus and gives it | ||
79 | + * an automatically generated unique name. | ||
80 | + */ | ||
81 | +static inline void scsi_bus_init(SCSIBus *bus, size_t bus_size, | ||
82 | + DeviceState *host, const SCSIBusInfo *info) | ||
57 | +{ | 83 | +{ |
58 | + timer_del(ts); | 84 | + scsi_bus_init_named(bus, bus_size, host, info, NULL); |
59 | + g_free(ts); | ||
60 | +} | 85 | +} |
61 | + | 86 | |
62 | /** | 87 | static inline SCSIBus *scsi_bus_from_device(SCSIDevice *d) |
63 | * timer_mod_ns: | 88 | { |
64 | * @ts: the timer | 89 | diff --git a/hw/scsi/esp-pci.c b/hw/scsi/esp-pci.c |
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/hw/scsi/esp-pci.c | ||
92 | +++ b/hw/scsi/esp-pci.c | ||
93 | @@ -XXX,XX +XXX,XX @@ static void esp_pci_scsi_realize(PCIDevice *dev, Error **errp) | ||
94 | pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &pci->io); | ||
95 | s->irq = pci_allocate_irq(dev); | ||
96 | |||
97 | - scsi_bus_new(&s->bus, sizeof(s->bus), d, &esp_pci_scsi_info, NULL); | ||
98 | + scsi_bus_init(&s->bus, sizeof(s->bus), d, &esp_pci_scsi_info); | ||
99 | } | ||
100 | |||
101 | static void esp_pci_scsi_exit(PCIDevice *d) | ||
102 | diff --git a/hw/scsi/esp.c b/hw/scsi/esp.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/scsi/esp.c | ||
105 | +++ b/hw/scsi/esp.c | ||
106 | @@ -XXX,XX +XXX,XX @@ static void sysbus_esp_realize(DeviceState *dev, Error **errp) | ||
107 | |||
108 | qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); | ||
109 | |||
110 | - scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); | ||
111 | + scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); | ||
112 | } | ||
113 | |||
114 | static void sysbus_esp_hard_reset(DeviceState *dev) | ||
115 | diff --git a/hw/scsi/lsi53c895a.c b/hw/scsi/lsi53c895a.c | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/hw/scsi/lsi53c895a.c | ||
118 | +++ b/hw/scsi/lsi53c895a.c | ||
119 | @@ -XXX,XX +XXX,XX @@ static void lsi_scsi_realize(PCIDevice *dev, Error **errp) | ||
120 | pci_register_bar(dev, 2, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->ram_io); | ||
121 | QTAILQ_INIT(&s->queue); | ||
122 | |||
123 | - scsi_bus_new(&s->bus, sizeof(s->bus), d, &lsi_scsi_info, NULL); | ||
124 | + scsi_bus_init(&s->bus, sizeof(s->bus), d, &lsi_scsi_info); | ||
125 | } | ||
126 | |||
127 | static void lsi_scsi_exit(PCIDevice *dev) | ||
128 | diff --git a/hw/scsi/megasas.c b/hw/scsi/megasas.c | ||
129 | index XXXXXXX..XXXXXXX 100644 | ||
130 | --- a/hw/scsi/megasas.c | ||
131 | +++ b/hw/scsi/megasas.c | ||
132 | @@ -XXX,XX +XXX,XX @@ static void megasas_scsi_realize(PCIDevice *dev, Error **errp) | ||
133 | s->frames[i].state = s; | ||
134 | } | ||
135 | |||
136 | - scsi_bus_new(&s->bus, sizeof(s->bus), DEVICE(dev), | ||
137 | - &megasas_scsi_info, NULL); | ||
138 | + scsi_bus_init(&s->bus, sizeof(s->bus), DEVICE(dev), &megasas_scsi_info); | ||
139 | } | ||
140 | |||
141 | static Property megasas_properties_gen1[] = { | ||
142 | diff --git a/hw/scsi/mptsas.c b/hw/scsi/mptsas.c | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/hw/scsi/mptsas.c | ||
145 | +++ b/hw/scsi/mptsas.c | ||
146 | @@ -XXX,XX +XXX,XX @@ static void mptsas_scsi_realize(PCIDevice *dev, Error **errp) | ||
147 | |||
148 | s->request_bh = qemu_bh_new(mptsas_fetch_requests, s); | ||
149 | |||
150 | - scsi_bus_new(&s->bus, sizeof(s->bus), &dev->qdev, &mptsas_scsi_info, NULL); | ||
151 | + scsi_bus_init(&s->bus, sizeof(s->bus), &dev->qdev, &mptsas_scsi_info); | ||
152 | } | ||
153 | |||
154 | static void mptsas_scsi_uninit(PCIDevice *dev) | ||
155 | diff --git a/hw/scsi/scsi-bus.c b/hw/scsi/scsi-bus.c | ||
156 | index XXXXXXX..XXXXXXX 100644 | ||
157 | --- a/hw/scsi/scsi-bus.c | ||
158 | +++ b/hw/scsi/scsi-bus.c | ||
159 | @@ -XXX,XX +XXX,XX @@ void scsi_device_unit_attention_reported(SCSIDevice *s) | ||
160 | } | ||
161 | |||
162 | /* Create a scsi bus, and attach devices to it. */ | ||
163 | -void scsi_bus_new(SCSIBus *bus, size_t bus_size, DeviceState *host, | ||
164 | - const SCSIBusInfo *info, const char *bus_name) | ||
165 | +void scsi_bus_init_named(SCSIBus *bus, size_t bus_size, DeviceState *host, | ||
166 | + const SCSIBusInfo *info, const char *bus_name) | ||
167 | { | ||
168 | qbus_create_inplace(bus, bus_size, TYPE_SCSI_BUS, host, bus_name); | ||
169 | bus->busnr = next_scsi_bus++; | ||
170 | diff --git a/hw/scsi/spapr_vscsi.c b/hw/scsi/spapr_vscsi.c | ||
171 | index XXXXXXX..XXXXXXX 100644 | ||
172 | --- a/hw/scsi/spapr_vscsi.c | ||
173 | +++ b/hw/scsi/spapr_vscsi.c | ||
174 | @@ -XXX,XX +XXX,XX @@ static void spapr_vscsi_realize(SpaprVioDevice *dev, Error **errp) | ||
175 | |||
176 | dev->crq.SendFunc = vscsi_do_crq; | ||
177 | |||
178 | - scsi_bus_new(&s->bus, sizeof(s->bus), DEVICE(dev), | ||
179 | - &vscsi_scsi_info, NULL); | ||
180 | + scsi_bus_init(&s->bus, sizeof(s->bus), DEVICE(dev), &vscsi_scsi_info); | ||
181 | |||
182 | /* ibmvscsi SCSI bus does not allow hotplug. */ | ||
183 | qbus_set_hotplug_handler(BUS(&s->bus), NULL); | ||
184 | diff --git a/hw/scsi/virtio-scsi.c b/hw/scsi/virtio-scsi.c | ||
185 | index XXXXXXX..XXXXXXX 100644 | ||
186 | --- a/hw/scsi/virtio-scsi.c | ||
187 | +++ b/hw/scsi/virtio-scsi.c | ||
188 | @@ -XXX,XX +XXX,XX @@ static void virtio_scsi_device_realize(DeviceState *dev, Error **errp) | ||
189 | return; | ||
190 | } | ||
191 | |||
192 | - scsi_bus_new(&s->bus, sizeof(s->bus), dev, | ||
193 | - &virtio_scsi_scsi_info, vdev->bus_name); | ||
194 | + scsi_bus_init_named(&s->bus, sizeof(s->bus), dev, | ||
195 | + &virtio_scsi_scsi_info, vdev->bus_name); | ||
196 | /* override default SCSI bus hotplug-handler, with virtio-scsi's one */ | ||
197 | qbus_set_hotplug_handler(BUS(&s->bus), OBJECT(dev)); | ||
198 | |||
199 | diff --git a/hw/scsi/vmw_pvscsi.c b/hw/scsi/vmw_pvscsi.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/scsi/vmw_pvscsi.c | ||
202 | +++ b/hw/scsi/vmw_pvscsi.c | ||
203 | @@ -XXX,XX +XXX,XX @@ pvscsi_realizefn(PCIDevice *pci_dev, Error **errp) | ||
204 | |||
205 | s->completion_worker = qemu_bh_new(pvscsi_process_completion_queue, s); | ||
206 | |||
207 | - scsi_bus_new(&s->bus, sizeof(s->bus), DEVICE(pci_dev), | ||
208 | - &pvscsi_scsi_info, NULL); | ||
209 | + scsi_bus_init(&s->bus, sizeof(s->bus), DEVICE(pci_dev), &pvscsi_scsi_info); | ||
210 | /* override default SCSI bus hotplug-handler, with pvscsi's one */ | ||
211 | qbus_set_hotplug_handler(BUS(&s->bus), OBJECT(s)); | ||
212 | pvscsi_reset_state(s); | ||
213 | diff --git a/hw/usb/dev-storage-bot.c b/hw/usb/dev-storage-bot.c | ||
214 | index XXXXXXX..XXXXXXX 100644 | ||
215 | --- a/hw/usb/dev-storage-bot.c | ||
216 | +++ b/hw/usb/dev-storage-bot.c | ||
217 | @@ -XXX,XX +XXX,XX @@ static void usb_msd_bot_realize(USBDevice *dev, Error **errp) | ||
218 | s->dev.auto_attach = 0; | ||
219 | } | ||
220 | |||
221 | - scsi_bus_new(&s->bus, sizeof(s->bus), DEVICE(dev), | ||
222 | - &usb_msd_scsi_info_bot, NULL); | ||
223 | + scsi_bus_init(&s->bus, sizeof(s->bus), DEVICE(dev), &usb_msd_scsi_info_bot); | ||
224 | usb_msd_handle_reset(dev); | ||
225 | } | ||
226 | |||
227 | diff --git a/hw/usb/dev-storage-classic.c b/hw/usb/dev-storage-classic.c | ||
228 | index XXXXXXX..XXXXXXX 100644 | ||
229 | --- a/hw/usb/dev-storage-classic.c | ||
230 | +++ b/hw/usb/dev-storage-classic.c | ||
231 | @@ -XXX,XX +XXX,XX @@ static void usb_msd_storage_realize(USBDevice *dev, Error **errp) | ||
232 | usb_desc_create_serial(dev); | ||
233 | usb_desc_init(dev); | ||
234 | dev->flags |= (1 << USB_DEV_FLAG_IS_SCSI_STORAGE); | ||
235 | - scsi_bus_new(&s->bus, sizeof(s->bus), DEVICE(dev), | ||
236 | - &usb_msd_scsi_info_storage, NULL); | ||
237 | + scsi_bus_init(&s->bus, sizeof(s->bus), DEVICE(dev), | ||
238 | + &usb_msd_scsi_info_storage); | ||
239 | scsi_dev = scsi_bus_legacy_add_drive(&s->bus, blk, 0, !!s->removable, | ||
240 | s->conf.bootindex, s->conf.share_rw, | ||
241 | s->conf.rerror, s->conf.werror, | ||
242 | diff --git a/hw/usb/dev-uas.c b/hw/usb/dev-uas.c | ||
243 | index XXXXXXX..XXXXXXX 100644 | ||
244 | --- a/hw/usb/dev-uas.c | ||
245 | +++ b/hw/usb/dev-uas.c | ||
246 | @@ -XXX,XX +XXX,XX @@ static void usb_uas_realize(USBDevice *dev, Error **errp) | ||
247 | uas->status_bh = qemu_bh_new(usb_uas_send_status_bh, uas); | ||
248 | |||
249 | dev->flags |= (1 << USB_DEV_FLAG_IS_SCSI_STORAGE); | ||
250 | - scsi_bus_new(&uas->bus, sizeof(uas->bus), DEVICE(dev), | ||
251 | - &usb_uas_scsi_info, NULL); | ||
252 | + scsi_bus_init(&uas->bus, sizeof(uas->bus), DEVICE(dev), &usb_uas_scsi_info); | ||
253 | } | ||
254 | |||
255 | static const VMStateDescription vmstate_usb_uas = { | ||
65 | -- | 256 | -- |
66 | 2.20.1 | 257 | 2.20.1 |
67 | 258 | ||
68 | 259 | diff view generated by jsdifflib |
1 | The Arm CPU finalize function uses a sequence of timer_del(), timer_deinit(), | 1 | Rename ipack_bus_new_inplace() to ipack_bus_init(), to bring it in to |
---|---|---|---|
2 | timer_free() to free the timer. The timer_deinit() step in this was always | 2 | line with a "_init for in-place init, _new for allocate-and-return" |
3 | unnecessary, and now the timer_del() is implied by timer_free(), so we can | 3 | convention. Drop the 'name' argument, because the only caller does |
4 | collapse this down to simply calling timer_free(). | 4 | not pass in a name. If a future caller does need to specify the bus |
5 | name, we should create an ipack_bus_init_named() function at that | ||
6 | point. | ||
5 | 7 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
9 | Message-id: 20201215154107.3255-5-peter.maydell@linaro.org | 11 | Message-id: 20210923121153.23754-3-peter.maydell@linaro.org |
10 | --- | 12 | --- |
11 | target/arm/cpu.c | 2 -- | 13 | include/hw/ipack/ipack.h | 8 ++++---- |
12 | 1 file changed, 2 deletions(-) | 14 | hw/ipack/ipack.c | 10 +++++----- |
15 | hw/ipack/tpci200.c | 4 ++-- | ||
16 | 3 files changed, 11 insertions(+), 11 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 18 | diff --git a/include/hw/ipack/ipack.h b/include/hw/ipack/ipack.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 20 | --- a/include/hw/ipack/ipack.h |
17 | +++ b/target/arm/cpu.c | 21 | +++ b/include/hw/ipack/ipack.h |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_finalizefn(Object *obj) | 22 | @@ -XXX,XX +XXX,XX @@ extern const VMStateDescription vmstate_ipack_device; |
19 | } | 23 | VMSTATE_STRUCT(_field, _state, 1, vmstate_ipack_device, IPackDevice) |
20 | #ifndef CONFIG_USER_ONLY | 24 | |
21 | if (cpu->pmu_timer) { | 25 | IPackDevice *ipack_device_find(IPackBus *bus, int32_t slot); |
22 | - timer_del(cpu->pmu_timer); | 26 | -void ipack_bus_new_inplace(IPackBus *bus, size_t bus_size, |
23 | - timer_deinit(cpu->pmu_timer); | 27 | - DeviceState *parent, |
24 | timer_free(cpu->pmu_timer); | 28 | - const char *name, uint8_t n_slots, |
25 | } | 29 | - qemu_irq_handler handler); |
30 | +void ipack_bus_init(IPackBus *bus, size_t bus_size, | ||
31 | + DeviceState *parent, | ||
32 | + uint8_t n_slots, | ||
33 | + qemu_irq_handler handler); | ||
34 | |||
26 | #endif | 35 | #endif |
36 | diff --git a/hw/ipack/ipack.c b/hw/ipack/ipack.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/ipack/ipack.c | ||
39 | +++ b/hw/ipack/ipack.c | ||
40 | @@ -XXX,XX +XXX,XX @@ IPackDevice *ipack_device_find(IPackBus *bus, int32_t slot) | ||
41 | return NULL; | ||
42 | } | ||
43 | |||
44 | -void ipack_bus_new_inplace(IPackBus *bus, size_t bus_size, | ||
45 | - DeviceState *parent, | ||
46 | - const char *name, uint8_t n_slots, | ||
47 | - qemu_irq_handler handler) | ||
48 | +void ipack_bus_init(IPackBus *bus, size_t bus_size, | ||
49 | + DeviceState *parent, | ||
50 | + uint8_t n_slots, | ||
51 | + qemu_irq_handler handler) | ||
52 | { | ||
53 | - qbus_create_inplace(bus, bus_size, TYPE_IPACK_BUS, parent, name); | ||
54 | + qbus_create_inplace(bus, bus_size, TYPE_IPACK_BUS, parent, NULL); | ||
55 | bus->n_slots = n_slots; | ||
56 | bus->set_irq = handler; | ||
57 | } | ||
58 | diff --git a/hw/ipack/tpci200.c b/hw/ipack/tpci200.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/hw/ipack/tpci200.c | ||
61 | +++ b/hw/ipack/tpci200.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static void tpci200_realize(PCIDevice *pci_dev, Error **errp) | ||
63 | pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->las2); | ||
64 | pci_register_bar(&s->dev, 5, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->las3); | ||
65 | |||
66 | - ipack_bus_new_inplace(&s->bus, sizeof(s->bus), DEVICE(pci_dev), NULL, | ||
67 | - N_MODULES, tpci200_set_irq); | ||
68 | + ipack_bus_init(&s->bus, sizeof(s->bus), DEVICE(pci_dev), | ||
69 | + N_MODULES, tpci200_set_irq); | ||
70 | } | ||
71 | |||
72 | static const VMStateDescription vmstate_tpci200 = { | ||
27 | -- | 73 | -- |
28 | 2.20.1 | 74 | 2.20.1 |
29 | 75 | ||
30 | 76 | diff view generated by jsdifflib |
1 | Implement the v8.1M FPCXT_NS floating-point system register. This is | 1 | Rename the pci_root_bus_new_inplace() function to |
---|---|---|---|
2 | a little more complicated than FPCXT_S, because it has specific | 2 | pci_root_bus_init(); this brings the bus type in to line with a |
3 | handling for "current FP state is inactive", and it only wants to do | 3 | "_init for in-place init, _new for allocate-and-return" convention. |
4 | PreserveFPState(), not the full set of actions done by | 4 | To do this we need to rename the implementation-internal function |
5 | ExecuteFPCheck() which vfp_access_check() implements. | 5 | that was using the pci_root_bus_init() name to |
6 | pci_root_bus_internal_init(). | ||
6 | 7 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | Message-id: 20201210201433.26262-4-peter.maydell@linaro.org | 10 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
11 | Message-id: 20210923121153.23754-4-peter.maydell@linaro.org | ||
10 | --- | 12 | --- |
11 | target/arm/translate-vfp.c.inc | 102 ++++++++++++++++++++++++++++++++- | 13 | include/hw/pci/pci.h | 10 +++++----- |
12 | 1 file changed, 99 insertions(+), 3 deletions(-) | 14 | hw/pci-host/raven.c | 4 ++-- |
15 | hw/pci-host/versatile.c | 6 +++--- | ||
16 | hw/pci/pci.c | 26 +++++++++++++------------- | ||
17 | 4 files changed, 23 insertions(+), 23 deletions(-) | ||
13 | 18 | ||
14 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 19 | diff --git a/include/hw/pci/pci.h b/include/hw/pci/pci.h |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-vfp.c.inc | 21 | --- a/include/hw/pci/pci.h |
17 | +++ b/target/arm/translate-vfp.c.inc | 22 | +++ b/include/hw/pci/pci.h |
18 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | 23 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_TYPE(PCIBus, PCIBusClass, PCI_BUS) |
19 | } | 24 | |
20 | break; | 25 | bool pci_bus_is_express(PCIBus *bus); |
21 | case ARM_VFP_FPCXT_S: | 26 | |
22 | + case ARM_VFP_FPCXT_NS: | 27 | -void pci_root_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent, |
23 | if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | 28 | - const char *name, |
24 | return false; | 29 | - MemoryRegion *address_space_mem, |
25 | } | 30 | - MemoryRegion *address_space_io, |
26 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | 31 | - uint8_t devfn_min, const char *typename); |
27 | return FPSysRegCheckFailed; | 32 | +void pci_root_bus_init(PCIBus *bus, size_t bus_size, DeviceState *parent, |
28 | } | 33 | + const char *name, |
29 | 34 | + MemoryRegion *address_space_mem, | |
30 | - if (!vfp_access_check(s)) { | 35 | + MemoryRegion *address_space_io, |
31 | + /* | 36 | + uint8_t devfn_min, const char *typename); |
32 | + * FPCXT_NS is a special case: it has specific handling for | 37 | PCIBus *pci_root_bus_new(DeviceState *parent, const char *name, |
33 | + * "current FP state is inactive", and must do the PreserveFPState() | 38 | MemoryRegion *address_space_mem, |
34 | + * but not the usual full set of actions done by ExecuteFPCheck(). | 39 | MemoryRegion *address_space_io, |
35 | + * So we don't call vfp_access_check() and the callers must handle this. | 40 | diff --git a/hw/pci-host/raven.c b/hw/pci-host/raven.c |
36 | + */ | 41 | index XXXXXXX..XXXXXXX 100644 |
37 | + if (regno != ARM_VFP_FPCXT_NS && !vfp_access_check(s)) { | 42 | --- a/hw/pci-host/raven.c |
38 | return FPSysRegCheckDone; | 43 | +++ b/hw/pci-host/raven.c |
39 | } | 44 | @@ -XXX,XX +XXX,XX @@ static void raven_pcihost_initfn(Object *obj) |
40 | - | 45 | memory_region_add_subregion_overlap(address_space_mem, PCI_IO_BASE_ADDR, |
41 | return FPSysRegCheckContinue; | 46 | &s->pci_io_non_contiguous, 1); |
47 | memory_region_add_subregion(address_space_mem, 0xc0000000, &s->pci_memory); | ||
48 | - pci_root_bus_new_inplace(&s->pci_bus, sizeof(s->pci_bus), DEVICE(obj), NULL, | ||
49 | - &s->pci_memory, &s->pci_io, 0, TYPE_PCI_BUS); | ||
50 | + pci_root_bus_init(&s->pci_bus, sizeof(s->pci_bus), DEVICE(obj), NULL, | ||
51 | + &s->pci_memory, &s->pci_io, 0, TYPE_PCI_BUS); | ||
52 | |||
53 | /* Bus master address space */ | ||
54 | memory_region_init(&s->bm, obj, "bm-raven", 4 * GiB); | ||
55 | diff --git a/hw/pci-host/versatile.c b/hw/pci-host/versatile.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/pci-host/versatile.c | ||
58 | +++ b/hw/pci-host/versatile.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static void pci_vpb_realize(DeviceState *dev, Error **errp) | ||
60 | memory_region_init(&s->pci_io_space, OBJECT(s), "pci_io", 4 * GiB); | ||
61 | memory_region_init(&s->pci_mem_space, OBJECT(s), "pci_mem", 4 * GiB); | ||
62 | |||
63 | - pci_root_bus_new_inplace(&s->pci_bus, sizeof(s->pci_bus), dev, "pci", | ||
64 | - &s->pci_mem_space, &s->pci_io_space, | ||
65 | - PCI_DEVFN(11, 0), TYPE_PCI_BUS); | ||
66 | + pci_root_bus_init(&s->pci_bus, sizeof(s->pci_bus), dev, "pci", | ||
67 | + &s->pci_mem_space, &s->pci_io_space, | ||
68 | + PCI_DEVFN(11, 0), TYPE_PCI_BUS); | ||
69 | h->bus = &s->pci_bus; | ||
70 | |||
71 | object_initialize(&s->pci_dev, sizeof(s->pci_dev), TYPE_VERSATILE_PCI_HOST); | ||
72 | diff --git a/hw/pci/pci.c b/hw/pci/pci.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/hw/pci/pci.c | ||
75 | +++ b/hw/pci/pci.c | ||
76 | @@ -XXX,XX +XXX,XX @@ bool pci_bus_bypass_iommu(PCIBus *bus) | ||
77 | return host_bridge->bypass_iommu; | ||
42 | } | 78 | } |
43 | 79 | ||
44 | +static void gen_branch_fpInactive(DisasContext *s, TCGCond cond, | 80 | -static void pci_root_bus_init(PCIBus *bus, DeviceState *parent, |
45 | + TCGLabel *label) | 81 | - MemoryRegion *address_space_mem, |
46 | +{ | 82 | - MemoryRegion *address_space_io, |
47 | + /* | 83 | - uint8_t devfn_min) |
48 | + * FPCXT_NS is a special case: it has specific handling for | 84 | +static void pci_root_bus_internal_init(PCIBus *bus, DeviceState *parent, |
49 | + * "current FP state is inactive", and must do the PreserveFPState() | 85 | + MemoryRegion *address_space_mem, |
50 | + * but not the usual full set of actions done by ExecuteFPCheck(). | 86 | + MemoryRegion *address_space_io, |
51 | + * We don't have a TB flag that matches the fpInactive check, so we | 87 | + uint8_t devfn_min) |
52 | + * do it at runtime as we don't expect FPCXT_NS accesses to be frequent. | ||
53 | + * | ||
54 | + * Emit code that checks fpInactive and does a conditional | ||
55 | + * branch to label based on it: | ||
56 | + * if cond is TCG_COND_NE then branch if fpInactive != 0 (ie if inactive) | ||
57 | + * if cond is TCG_COND_EQ then branch if fpInactive == 0 (ie if active) | ||
58 | + */ | ||
59 | + assert(cond == TCG_COND_EQ || cond == TCG_COND_NE); | ||
60 | + | ||
61 | + /* fpInactive = FPCCR_NS.ASPEN == 1 && CONTROL.FPCA == 0 */ | ||
62 | + TCGv_i32 aspen, fpca; | ||
63 | + aspen = load_cpu_field(v7m.fpccr[M_REG_NS]); | ||
64 | + fpca = load_cpu_field(v7m.control[M_REG_S]); | ||
65 | + tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
66 | + tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
67 | + tcg_gen_andi_i32(fpca, fpca, R_V7M_CONTROL_FPCA_MASK); | ||
68 | + tcg_gen_or_i32(fpca, fpca, aspen); | ||
69 | + tcg_gen_brcondi_i32(tcg_invert_cond(cond), fpca, 0, label); | ||
70 | + tcg_temp_free_i32(aspen); | ||
71 | + tcg_temp_free_i32(fpca); | ||
72 | +} | ||
73 | + | ||
74 | static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
75 | |||
76 | fp_sysreg_loadfn *loadfn, | ||
77 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
78 | { | 88 | { |
79 | /* Do a write to an M-profile floating point system register */ | 89 | assert(PCI_FUNC(devfn_min) == 0); |
80 | TCGv_i32 tmp; | 90 | bus->devfn_min = devfn_min; |
81 | + TCGLabel *lab_end = NULL; | 91 | @@ -XXX,XX +XXX,XX @@ bool pci_bus_is_express(PCIBus *bus) |
82 | 92 | return object_dynamic_cast(OBJECT(bus), TYPE_PCIE_BUS); | |
83 | switch (fp_sysreg_checks(s, regno)) { | ||
84 | case FPSysRegCheckFailed: | ||
85 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
86 | tcg_temp_free_i32(tmp); | ||
87 | break; | ||
88 | } | ||
89 | + case ARM_VFP_FPCXT_NS: | ||
90 | + lab_end = gen_new_label(); | ||
91 | + /* fpInactive case: write is a NOP, so branch to end */ | ||
92 | + gen_branch_fpInactive(s, TCG_COND_NE, lab_end); | ||
93 | + /* !fpInactive: PreserveFPState(), and reads same as FPCXT_S */ | ||
94 | + gen_preserve_fp_state(s); | ||
95 | + /* fall through */ | ||
96 | case ARM_VFP_FPCXT_S: | ||
97 | { | ||
98 | TCGv_i32 sfpa, control; | ||
99 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
100 | default: | ||
101 | g_assert_not_reached(); | ||
102 | } | ||
103 | + if (lab_end) { | ||
104 | + gen_set_label(lab_end); | ||
105 | + } | ||
106 | return true; | ||
107 | } | 93 | } |
108 | 94 | ||
109 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | 95 | -void pci_root_bus_new_inplace(PCIBus *bus, size_t bus_size, DeviceState *parent, |
96 | - const char *name, | ||
97 | - MemoryRegion *address_space_mem, | ||
98 | - MemoryRegion *address_space_io, | ||
99 | - uint8_t devfn_min, const char *typename) | ||
100 | +void pci_root_bus_init(PCIBus *bus, size_t bus_size, DeviceState *parent, | ||
101 | + const char *name, | ||
102 | + MemoryRegion *address_space_mem, | ||
103 | + MemoryRegion *address_space_io, | ||
104 | + uint8_t devfn_min, const char *typename) | ||
110 | { | 105 | { |
111 | /* Do a read from an M-profile floating point system register */ | 106 | qbus_create_inplace(bus, bus_size, typename, parent, name); |
112 | TCGv_i32 tmp; | 107 | - pci_root_bus_init(bus, parent, address_space_mem, address_space_io, |
113 | + TCGLabel *lab_end = NULL; | 108 | - devfn_min); |
114 | + bool lookup_tb = false; | 109 | + pci_root_bus_internal_init(bus, parent, address_space_mem, |
115 | 110 | + address_space_io, devfn_min); | |
116 | switch (fp_sysreg_checks(s, regno)) { | ||
117 | case FPSysRegCheckFailed: | ||
118 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
119 | fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
120 | gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
121 | tcg_temp_free_i32(fpscr); | ||
122 | - gen_lookup_tb(s); | ||
123 | + lookup_tb = true; | ||
124 | + break; | ||
125 | + } | ||
126 | + case ARM_VFP_FPCXT_NS: | ||
127 | + { | ||
128 | + TCGv_i32 control, sfpa, fpscr, fpdscr, zero; | ||
129 | + TCGLabel *lab_active = gen_new_label(); | ||
130 | + | ||
131 | + lookup_tb = true; | ||
132 | + | ||
133 | + gen_branch_fpInactive(s, TCG_COND_EQ, lab_active); | ||
134 | + /* fpInactive case: reads as FPDSCR_NS */ | ||
135 | + TCGv_i32 tmp = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
136 | + storefn(s, opaque, tmp); | ||
137 | + lab_end = gen_new_label(); | ||
138 | + tcg_gen_br(lab_end); | ||
139 | + | ||
140 | + gen_set_label(lab_active); | ||
141 | + /* !fpInactive: Reads the same as FPCXT_S, but side effects differ */ | ||
142 | + gen_preserve_fp_state(s); | ||
143 | + tmp = tcg_temp_new_i32(); | ||
144 | + sfpa = tcg_temp_new_i32(); | ||
145 | + fpscr = tcg_temp_new_i32(); | ||
146 | + gen_helper_vfp_get_fpscr(fpscr, cpu_env); | ||
147 | + tcg_gen_andi_i32(tmp, fpscr, ~FPCR_NZCV_MASK); | ||
148 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
149 | + tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
150 | + tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
151 | + tcg_gen_or_i32(tmp, tmp, sfpa); | ||
152 | + tcg_temp_free_i32(control); | ||
153 | + /* Store result before updating FPSCR, in case it faults */ | ||
154 | + storefn(s, opaque, tmp); | ||
155 | + /* If SFPA is zero then set FPSCR from FPDSCR_NS */ | ||
156 | + fpdscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
157 | + zero = tcg_const_i32(0); | ||
158 | + tcg_gen_movcond_i32(TCG_COND_EQ, fpscr, sfpa, zero, fpdscr, fpscr); | ||
159 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
160 | + tcg_temp_free_i32(zero); | ||
161 | + tcg_temp_free_i32(sfpa); | ||
162 | + tcg_temp_free_i32(fpdscr); | ||
163 | + tcg_temp_free_i32(fpscr); | ||
164 | break; | ||
165 | } | ||
166 | default: | ||
167 | g_assert_not_reached(); | ||
168 | } | ||
169 | + | ||
170 | + if (lab_end) { | ||
171 | + gen_set_label(lab_end); | ||
172 | + } | ||
173 | + if (lookup_tb) { | ||
174 | + gen_lookup_tb(s); | ||
175 | + } | ||
176 | return true; | ||
177 | } | 111 | } |
112 | |||
113 | PCIBus *pci_root_bus_new(DeviceState *parent, const char *name, | ||
114 | @@ -XXX,XX +XXX,XX @@ PCIBus *pci_root_bus_new(DeviceState *parent, const char *name, | ||
115 | PCIBus *bus; | ||
116 | |||
117 | bus = PCI_BUS(qbus_create(typename, parent, name)); | ||
118 | - pci_root_bus_init(bus, parent, address_space_mem, address_space_io, | ||
119 | - devfn_min); | ||
120 | + pci_root_bus_internal_init(bus, parent, address_space_mem, | ||
121 | + address_space_io, devfn_min); | ||
122 | return bus; | ||
123 | } | ||
178 | 124 | ||
179 | -- | 125 | -- |
180 | 2.20.1 | 126 | 2.20.1 |
181 | 127 | ||
182 | 128 | diff view generated by jsdifflib |
1 | This commit is the result of running the timer-del-timer-free.cocci | 1 | Rename qbus_create_inplace() to qbus_init(); this is more in line |
---|---|---|---|
2 | script on the whole source tree. | 2 | with our usual naming convention for functions that in-place |
3 | initialize objects. | ||
3 | 4 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Acked-by: Corey Minyard <cminyard@mvista.com> | ||
6 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
9 | Message-id: 20201215154107.3255-4-peter.maydell@linaro.org | 8 | Message-id: 20210923121153.23754-5-peter.maydell@linaro.org |
10 | --- | 9 | --- |
11 | block/iscsi.c | 2 -- | 10 | include/hw/qdev-core.h | 4 ++-- |
12 | block/nbd.c | 1 - | 11 | hw/audio/intel-hda.c | 2 +- |
13 | block/qcow2.c | 1 - | 12 | hw/block/fdc.c | 2 +- |
14 | hw/block/nvme.c | 2 -- | 13 | hw/block/swim.c | 3 +-- |
15 | hw/char/serial.c | 2 -- | 14 | hw/char/virtio-serial-bus.c | 4 ++-- |
16 | hw/char/virtio-serial-bus.c | 2 -- | 15 | hw/core/bus.c | 11 ++++++----- |
17 | hw/ide/core.c | 1 - | 16 | hw/core/sysbus.c | 10 ++++++---- |
18 | hw/input/hid.c | 1 - | 17 | hw/gpio/bcm2835_gpio.c | 3 +-- |
19 | hw/intc/apic.c | 1 - | 18 | hw/ide/qdev.c | 2 +- |
20 | hw/intc/ioapic.c | 1 - | 19 | hw/ipack/ipack.c | 2 +- |
21 | hw/ipmi/ipmi_bmc_extern.c | 1 - | 20 | hw/misc/mac_via.c | 4 ++-- |
22 | hw/net/e1000.c | 3 --- | 21 | hw/misc/macio/cuda.c | 4 ++-- |
23 | hw/net/e1000e_core.c | 8 -------- | 22 | hw/misc/macio/macio.c | 4 ++-- |
24 | hw/net/pcnet-pci.c | 1 - | 23 | hw/misc/macio/pmu.c | 4 ++-- |
25 | hw/net/rtl8139.c | 1 - | 24 | hw/nubus/nubus-bridge.c | 2 +- |
26 | hw/net/spapr_llan.c | 1 - | 25 | hw/nvme/ctrl.c | 4 ++-- |
27 | hw/net/virtio-net.c | 2 -- | 26 | hw/nvme/subsys.c | 3 +-- |
28 | hw/s390x/s390-pci-inst.c | 1 - | 27 | hw/pci/pci.c | 2 +- |
29 | hw/sd/sd.c | 1 - | 28 | hw/pci/pci_bridge.c | 4 ++-- |
30 | hw/sd/sdhci.c | 2 -- | 29 | hw/s390x/event-facility.c | 4 ++-- |
31 | hw/usb/dev-hub.c | 1 - | 30 | hw/s390x/virtio-ccw.c | 3 +-- |
32 | hw/usb/hcd-ehci.c | 1 - | 31 | hw/scsi/scsi-bus.c | 2 +- |
33 | hw/usb/hcd-ohci-pci.c | 1 - | 32 | hw/sd/allwinner-sdhost.c | 4 ++-- |
34 | hw/usb/hcd-uhci.c | 1 - | 33 | hw/sd/bcm2835_sdhost.c | 4 ++-- |
35 | hw/usb/hcd-xhci.c | 1 - | 34 | hw/sd/pl181.c | 3 +-- |
36 | hw/usb/redirect.c | 1 - | 35 | hw/sd/pxa2xx_mmci.c | 4 ++-- |
37 | hw/vfio/display.c | 1 - | 36 | hw/sd/sdhci.c | 3 +-- |
38 | hw/virtio/vhost-vsock-common.c | 1 - | 37 | hw/sd/ssi-sd.c | 3 +-- |
39 | hw/virtio/virtio-balloon.c | 1 - | 38 | hw/usb/bus.c | 2 +- |
40 | hw/virtio/virtio-rng.c | 1 - | 39 | hw/usb/dev-smartcard-reader.c | 3 +-- |
41 | hw/watchdog/wdt_diag288.c | 1 - | 40 | hw/virtio/virtio-mmio.c | 3 +-- |
42 | hw/watchdog/wdt_i6300esb.c | 1 - | 41 | hw/virtio/virtio-pci.c | 3 +-- |
43 | migration/colo.c | 1 - | 42 | 32 files changed, 54 insertions(+), 61 deletions(-) |
44 | monitor/hmp-cmds.c | 1 - | ||
45 | net/announce.c | 1 - | ||
46 | net/colo-compare.c | 1 - | ||
47 | net/slirp.c | 1 - | ||
48 | replay/replay-debugging.c | 1 - | ||
49 | target/s390x/cpu.c | 2 -- | ||
50 | ui/console.c | 1 - | ||
51 | ui/spice-core.c | 1 - | ||
52 | util/throttle.c | 1 - | ||
53 | 42 files changed, 58 deletions(-) | ||
54 | 43 | ||
55 | diff --git a/block/iscsi.c b/block/iscsi.c | 44 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h |
56 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/block/iscsi.c | 46 | --- a/include/hw/qdev-core.h |
58 | +++ b/block/iscsi.c | 47 | +++ b/include/hw/qdev-core.h |
59 | @@ -XXX,XX +XXX,XX @@ static void iscsi_detach_aio_context(BlockDriverState *bs) | 48 | @@ -XXX,XX +XXX,XX @@ DeviceState *qdev_find_recursive(BusState *bus, const char *id); |
60 | iscsilun->events = 0; | 49 | typedef int (qbus_walkerfn)(BusState *bus, void *opaque); |
61 | 50 | typedef int (qdev_walkerfn)(DeviceState *dev, void *opaque); | |
62 | if (iscsilun->nop_timer) { | 51 | |
63 | - timer_del(iscsilun->nop_timer); | 52 | -void qbus_create_inplace(void *bus, size_t size, const char *typename, |
64 | timer_free(iscsilun->nop_timer); | 53 | - DeviceState *parent, const char *name); |
65 | iscsilun->nop_timer = NULL; | 54 | +void qbus_init(void *bus, size_t size, const char *typename, |
66 | } | 55 | + DeviceState *parent, const char *name); |
67 | if (iscsilun->event_timer) { | 56 | BusState *qbus_create(const char *typename, DeviceState *parent, const char *name); |
68 | - timer_del(iscsilun->event_timer); | 57 | bool qbus_realize(BusState *bus, Error **errp); |
69 | timer_free(iscsilun->event_timer); | 58 | void qbus_unrealize(BusState *bus); |
70 | iscsilun->event_timer = NULL; | 59 | diff --git a/hw/audio/intel-hda.c b/hw/audio/intel-hda.c |
71 | } | 60 | index XXXXXXX..XXXXXXX 100644 |
72 | diff --git a/block/nbd.c b/block/nbd.c | 61 | --- a/hw/audio/intel-hda.c |
73 | index XXXXXXX..XXXXXXX 100644 | 62 | +++ b/hw/audio/intel-hda.c |
74 | --- a/block/nbd.c | 63 | @@ -XXX,XX +XXX,XX @@ void hda_codec_bus_init(DeviceState *dev, HDACodecBus *bus, size_t bus_size, |
75 | +++ b/block/nbd.c | 64 | hda_codec_response_func response, |
76 | @@ -XXX,XX +XXX,XX @@ static void nbd_recv_coroutines_wake_all(BDRVNBDState *s) | 65 | hda_codec_xfer_func xfer) |
77 | static void reconnect_delay_timer_del(BDRVNBDState *s) | 66 | { |
78 | { | 67 | - qbus_create_inplace(bus, bus_size, TYPE_HDA_BUS, dev, NULL); |
79 | if (s->reconnect_delay_timer) { | 68 | + qbus_init(bus, bus_size, TYPE_HDA_BUS, dev, NULL); |
80 | - timer_del(s->reconnect_delay_timer); | 69 | bus->response = response; |
81 | timer_free(s->reconnect_delay_timer); | 70 | bus->xfer = xfer; |
82 | s->reconnect_delay_timer = NULL; | 71 | } |
83 | } | 72 | diff --git a/hw/block/fdc.c b/hw/block/fdc.c |
84 | diff --git a/block/qcow2.c b/block/qcow2.c | 73 | index XXXXXXX..XXXXXXX 100644 |
85 | index XXXXXXX..XXXXXXX 100644 | 74 | --- a/hw/block/fdc.c |
86 | --- a/block/qcow2.c | 75 | +++ b/hw/block/fdc.c |
87 | +++ b/block/qcow2.c | 76 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo floppy_bus_info = { |
88 | @@ -XXX,XX +XXX,XX @@ static void cache_clean_timer_del(BlockDriverState *bs) | 77 | |
89 | { | 78 | static void floppy_bus_create(FDCtrl *fdc, FloppyBus *bus, DeviceState *dev) |
90 | BDRVQcow2State *s = bs->opaque; | 79 | { |
91 | if (s->cache_clean_timer) { | 80 | - qbus_create_inplace(bus, sizeof(FloppyBus), TYPE_FLOPPY_BUS, dev, NULL); |
92 | - timer_del(s->cache_clean_timer); | 81 | + qbus_init(bus, sizeof(FloppyBus), TYPE_FLOPPY_BUS, dev, NULL); |
93 | timer_free(s->cache_clean_timer); | 82 | bus->fdc = fdc; |
94 | s->cache_clean_timer = NULL; | 83 | } |
95 | } | 84 | |
96 | diff --git a/hw/block/nvme.c b/hw/block/nvme.c | 85 | diff --git a/hw/block/swim.c b/hw/block/swim.c |
97 | index XXXXXXX..XXXXXXX 100644 | 86 | index XXXXXXX..XXXXXXX 100644 |
98 | --- a/hw/block/nvme.c | 87 | --- a/hw/block/swim.c |
99 | +++ b/hw/block/nvme.c | 88 | +++ b/hw/block/swim.c |
100 | @@ -XXX,XX +XXX,XX @@ static uint16_t nvme_io_cmd(NvmeCtrl *n, NvmeRequest *req) | 89 | @@ -XXX,XX +XXX,XX @@ static void sysbus_swim_realize(DeviceState *dev, Error **errp) |
101 | static void nvme_free_sq(NvmeSQueue *sq, NvmeCtrl *n) | 90 | Swim *sys = SWIM(dev); |
102 | { | 91 | SWIMCtrl *swimctrl = &sys->ctrl; |
103 | n->sq[sq->sqid] = NULL; | 92 | |
104 | - timer_del(sq->timer); | 93 | - qbus_create_inplace(&swimctrl->bus, sizeof(SWIMBus), TYPE_SWIM_BUS, dev, |
105 | timer_free(sq->timer); | 94 | - NULL); |
106 | g_free(sq->io_req); | 95 | + qbus_init(&swimctrl->bus, sizeof(SWIMBus), TYPE_SWIM_BUS, dev, NULL); |
107 | if (sq->sqid) { | 96 | swimctrl->bus.ctrl = swimctrl; |
108 | @@ -XXX,XX +XXX,XX @@ static uint16_t nvme_get_log(NvmeCtrl *n, NvmeRequest *req) | 97 | } |
109 | static void nvme_free_cq(NvmeCQueue *cq, NvmeCtrl *n) | 98 | |
110 | { | ||
111 | n->cq[cq->cqid] = NULL; | ||
112 | - timer_del(cq->timer); | ||
113 | timer_free(cq->timer); | ||
114 | msix_vector_unuse(&n->parent_obj, cq->vector); | ||
115 | if (cq->cqid) { | ||
116 | diff --git a/hw/char/serial.c b/hw/char/serial.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/hw/char/serial.c | ||
119 | +++ b/hw/char/serial.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static void serial_unrealize(DeviceState *dev) | ||
121 | |||
122 | qemu_chr_fe_deinit(&s->chr, false); | ||
123 | |||
124 | - timer_del(s->modem_status_poll); | ||
125 | timer_free(s->modem_status_poll); | ||
126 | |||
127 | - timer_del(s->fifo_timeout_timer); | ||
128 | timer_free(s->fifo_timeout_timer); | ||
129 | |||
130 | fifo8_destroy(&s->recv_fifo); | ||
131 | diff --git a/hw/char/virtio-serial-bus.c b/hw/char/virtio-serial-bus.c | 99 | diff --git a/hw/char/virtio-serial-bus.c b/hw/char/virtio-serial-bus.c |
132 | index XXXXXXX..XXXXXXX 100644 | 100 | index XXXXXXX..XXXXXXX 100644 |
133 | --- a/hw/char/virtio-serial-bus.c | 101 | --- a/hw/char/virtio-serial-bus.c |
134 | +++ b/hw/char/virtio-serial-bus.c | 102 | +++ b/hw/char/virtio-serial-bus.c |
135 | @@ -XXX,XX +XXX,XX @@ static void virtio_serial_post_load_timer_cb(void *opaque) | 103 | @@ -XXX,XX +XXX,XX @@ static void virtio_serial_device_realize(DeviceState *dev, Error **errp) |
136 | } | 104 | config_size); |
105 | |||
106 | /* Spawn a new virtio-serial bus on which the ports will ride as devices */ | ||
107 | - qbus_create_inplace(&vser->bus, sizeof(vser->bus), TYPE_VIRTIO_SERIAL_BUS, | ||
108 | - dev, vdev->bus_name); | ||
109 | + qbus_init(&vser->bus, sizeof(vser->bus), TYPE_VIRTIO_SERIAL_BUS, | ||
110 | + dev, vdev->bus_name); | ||
111 | qbus_set_hotplug_handler(BUS(&vser->bus), OBJECT(vser)); | ||
112 | vser->bus.vser = vser; | ||
113 | QTAILQ_INIT(&vser->ports); | ||
114 | diff --git a/hw/core/bus.c b/hw/core/bus.c | ||
115 | index XXXXXXX..XXXXXXX 100644 | ||
116 | --- a/hw/core/bus.c | ||
117 | +++ b/hw/core/bus.c | ||
118 | @@ -XXX,XX +XXX,XX @@ static void bus_reset_child_foreach(Object *obj, ResettableChildCallback cb, | ||
137 | } | 119 | } |
138 | g_free(s->post_load->connected); | 120 | } |
139 | - timer_del(s->post_load->timer); | 121 | |
140 | timer_free(s->post_load->timer); | 122 | -static void qbus_init(BusState *bus, DeviceState *parent, const char *name) |
141 | g_free(s->post_load); | 123 | +static void qbus_init_internal(BusState *bus, DeviceState *parent, |
142 | s->post_load = NULL; | 124 | + const char *name) |
143 | @@ -XXX,XX +XXX,XX @@ static void virtio_serial_device_unrealize(DeviceState *dev) | 125 | { |
144 | g_free(vser->ports_map); | 126 | const char *typename = object_get_typename(OBJECT(bus)); |
145 | if (vser->post_load) { | 127 | BusClass *bc; |
146 | g_free(vser->post_load->connected); | 128 | @@ -XXX,XX +XXX,XX @@ static void bus_unparent(Object *obj) |
147 | - timer_del(vser->post_load->timer); | 129 | bus->parent = NULL; |
148 | timer_free(vser->post_load->timer); | 130 | } |
149 | g_free(vser->post_load); | 131 | |
132 | -void qbus_create_inplace(void *bus, size_t size, const char *typename, | ||
133 | - DeviceState *parent, const char *name) | ||
134 | +void qbus_init(void *bus, size_t size, const char *typename, | ||
135 | + DeviceState *parent, const char *name) | ||
136 | { | ||
137 | object_initialize(bus, size, typename); | ||
138 | - qbus_init(bus, parent, name); | ||
139 | + qbus_init_internal(bus, parent, name); | ||
140 | } | ||
141 | |||
142 | BusState *qbus_create(const char *typename, DeviceState *parent, const char *name) | ||
143 | @@ -XXX,XX +XXX,XX @@ BusState *qbus_create(const char *typename, DeviceState *parent, const char *nam | ||
144 | BusState *bus; | ||
145 | |||
146 | bus = BUS(object_new(typename)); | ||
147 | - qbus_init(bus, parent, name); | ||
148 | + qbus_init_internal(bus, parent, name); | ||
149 | |||
150 | return bus; | ||
151 | } | ||
152 | diff --git a/hw/core/sysbus.c b/hw/core/sysbus.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/hw/core/sysbus.c | ||
155 | +++ b/hw/core/sysbus.c | ||
156 | @@ -XXX,XX +XXX,XX @@ static BusState *main_system_bus; | ||
157 | |||
158 | static void main_system_bus_create(void) | ||
159 | { | ||
160 | - /* assign main_system_bus before qbus_create_inplace() | ||
161 | - * in order to make "if (bus != sysbus_get_default())" work */ | ||
162 | + /* | ||
163 | + * assign main_system_bus before qbus_init() | ||
164 | + * in order to make "if (bus != sysbus_get_default())" work | ||
165 | + */ | ||
166 | main_system_bus = g_malloc0(system_bus_info.instance_size); | ||
167 | - qbus_create_inplace(main_system_bus, system_bus_info.instance_size, | ||
168 | - TYPE_SYSTEM_BUS, NULL, "main-system-bus"); | ||
169 | + qbus_init(main_system_bus, system_bus_info.instance_size, | ||
170 | + TYPE_SYSTEM_BUS, NULL, "main-system-bus"); | ||
171 | OBJECT(main_system_bus)->free = g_free; | ||
172 | } | ||
173 | |||
174 | diff --git a/hw/gpio/bcm2835_gpio.c b/hw/gpio/bcm2835_gpio.c | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/hw/gpio/bcm2835_gpio.c | ||
177 | +++ b/hw/gpio/bcm2835_gpio.c | ||
178 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_gpio_init(Object *obj) | ||
179 | DeviceState *dev = DEVICE(obj); | ||
180 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
181 | |||
182 | - qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | ||
183 | - TYPE_SD_BUS, DEVICE(s), "sd-bus"); | ||
184 | + qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SD_BUS, DEVICE(s), "sd-bus"); | ||
185 | |||
186 | memory_region_init_io(&s->iomem, obj, | ||
187 | &bcm2835_gpio_ops, s, "bcm2835_gpio", 0x1000); | ||
188 | diff --git a/hw/ide/qdev.c b/hw/ide/qdev.c | ||
189 | index XXXXXXX..XXXXXXX 100644 | ||
190 | --- a/hw/ide/qdev.c | ||
191 | +++ b/hw/ide/qdev.c | ||
192 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ide_bus_info = { | ||
193 | void ide_bus_new(IDEBus *idebus, size_t idebus_size, DeviceState *dev, | ||
194 | int bus_id, int max_units) | ||
195 | { | ||
196 | - qbus_create_inplace(idebus, idebus_size, TYPE_IDE_BUS, dev, NULL); | ||
197 | + qbus_init(idebus, idebus_size, TYPE_IDE_BUS, dev, NULL); | ||
198 | idebus->bus_id = bus_id; | ||
199 | idebus->max_units = max_units; | ||
200 | } | ||
201 | diff --git a/hw/ipack/ipack.c b/hw/ipack/ipack.c | ||
202 | index XXXXXXX..XXXXXXX 100644 | ||
203 | --- a/hw/ipack/ipack.c | ||
204 | +++ b/hw/ipack/ipack.c | ||
205 | @@ -XXX,XX +XXX,XX @@ void ipack_bus_init(IPackBus *bus, size_t bus_size, | ||
206 | uint8_t n_slots, | ||
207 | qemu_irq_handler handler) | ||
208 | { | ||
209 | - qbus_create_inplace(bus, bus_size, TYPE_IPACK_BUS, parent, NULL); | ||
210 | + qbus_init(bus, bus_size, TYPE_IPACK_BUS, parent, NULL); | ||
211 | bus->n_slots = n_slots; | ||
212 | bus->set_irq = handler; | ||
213 | } | ||
214 | diff --git a/hw/misc/mac_via.c b/hw/misc/mac_via.c | ||
215 | index XXXXXXX..XXXXXXX 100644 | ||
216 | --- a/hw/misc/mac_via.c | ||
217 | +++ b/hw/misc/mac_via.c | ||
218 | @@ -XXX,XX +XXX,XX @@ static void mos6522_q800_via1_init(Object *obj) | ||
219 | sysbus_init_mmio(sbd, &v1s->via_mem); | ||
220 | |||
221 | /* ADB */ | ||
222 | - qbus_create_inplace((BusState *)&v1s->adb_bus, sizeof(v1s->adb_bus), | ||
223 | - TYPE_ADB_BUS, DEVICE(v1s), "adb.0"); | ||
224 | + qbus_init((BusState *)&v1s->adb_bus, sizeof(v1s->adb_bus), | ||
225 | + TYPE_ADB_BUS, DEVICE(v1s), "adb.0"); | ||
226 | |||
227 | qdev_init_gpio_in(DEVICE(obj), via1_irq_request, VIA1_IRQ_NB); | ||
228 | } | ||
229 | diff --git a/hw/misc/macio/cuda.c b/hw/misc/macio/cuda.c | ||
230 | index XXXXXXX..XXXXXXX 100644 | ||
231 | --- a/hw/misc/macio/cuda.c | ||
232 | +++ b/hw/misc/macio/cuda.c | ||
233 | @@ -XXX,XX +XXX,XX @@ static void cuda_init(Object *obj) | ||
234 | memory_region_init_io(&s->mem, obj, &mos6522_cuda_ops, s, "cuda", 0x2000); | ||
235 | sysbus_init_mmio(sbd, &s->mem); | ||
236 | |||
237 | - qbus_create_inplace(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS, | ||
238 | - DEVICE(obj), "adb.0"); | ||
239 | + qbus_init(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS, | ||
240 | + DEVICE(obj), "adb.0"); | ||
241 | } | ||
242 | |||
243 | static Property cuda_properties[] = { | ||
244 | diff --git a/hw/misc/macio/macio.c b/hw/misc/macio/macio.c | ||
245 | index XXXXXXX..XXXXXXX 100644 | ||
246 | --- a/hw/misc/macio/macio.c | ||
247 | +++ b/hw/misc/macio/macio.c | ||
248 | @@ -XXX,XX +XXX,XX @@ static void macio_instance_init(Object *obj) | ||
249 | |||
250 | memory_region_init(&s->bar, obj, "macio", 0x80000); | ||
251 | |||
252 | - qbus_create_inplace(&s->macio_bus, sizeof(s->macio_bus), TYPE_MACIO_BUS, | ||
253 | - DEVICE(obj), "macio.0"); | ||
254 | + qbus_init(&s->macio_bus, sizeof(s->macio_bus), TYPE_MACIO_BUS, | ||
255 | + DEVICE(obj), "macio.0"); | ||
256 | |||
257 | object_initialize_child(OBJECT(s), "dbdma", &s->dbdma, TYPE_MAC_DBDMA); | ||
258 | |||
259 | diff --git a/hw/misc/macio/pmu.c b/hw/misc/macio/pmu.c | ||
260 | index XXXXXXX..XXXXXXX 100644 | ||
261 | --- a/hw/misc/macio/pmu.c | ||
262 | +++ b/hw/misc/macio/pmu.c | ||
263 | @@ -XXX,XX +XXX,XX @@ static void pmu_realize(DeviceState *dev, Error **errp) | ||
264 | timer_mod(s->one_sec_timer, s->one_sec_target); | ||
265 | |||
266 | if (s->has_adb) { | ||
267 | - qbus_create_inplace(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS, | ||
268 | - dev, "adb.0"); | ||
269 | + qbus_init(&s->adb_bus, sizeof(s->adb_bus), TYPE_ADB_BUS, | ||
270 | + dev, "adb.0"); | ||
271 | adb_register_autopoll_callback(adb_bus, pmu_adb_poll, s); | ||
150 | } | 272 | } |
151 | diff --git a/hw/ide/core.c b/hw/ide/core.c | 273 | } |
152 | index XXXXXXX..XXXXXXX 100644 | 274 | diff --git a/hw/nubus/nubus-bridge.c b/hw/nubus/nubus-bridge.c |
153 | --- a/hw/ide/core.c | 275 | index XXXXXXX..XXXXXXX 100644 |
154 | +++ b/hw/ide/core.c | 276 | --- a/hw/nubus/nubus-bridge.c |
155 | @@ -XXX,XX +XXX,XX @@ void ide_init2(IDEBus *bus, qemu_irq irq) | 277 | +++ b/hw/nubus/nubus-bridge.c |
156 | 278 | @@ -XXX,XX +XXX,XX @@ static void nubus_bridge_init(Object *obj) | |
157 | void ide_exit(IDEState *s) | 279 | NubusBridge *s = NUBUS_BRIDGE(obj); |
158 | { | 280 | NubusBus *bus = &s->bus; |
159 | - timer_del(s->sector_write_timer); | 281 | |
160 | timer_free(s->sector_write_timer); | 282 | - qbus_create_inplace(bus, sizeof(s->bus), TYPE_NUBUS_BUS, DEVICE(s), NULL); |
161 | qemu_vfree(s->smart_selftest_data); | 283 | + qbus_init(bus, sizeof(s->bus), TYPE_NUBUS_BUS, DEVICE(s), NULL); |
162 | qemu_vfree(s->io_buffer); | 284 | |
163 | diff --git a/hw/input/hid.c b/hw/input/hid.c | 285 | qdev_init_gpio_out(DEVICE(s), bus->irqs, NUBUS_IRQS); |
164 | index XXXXXXX..XXXXXXX 100644 | 286 | } |
165 | --- a/hw/input/hid.c | 287 | diff --git a/hw/nvme/ctrl.c b/hw/nvme/ctrl.c |
166 | +++ b/hw/input/hid.c | 288 | index XXXXXXX..XXXXXXX 100644 |
167 | @@ -XXX,XX +XXX,XX @@ static void hid_idle_timer(void *opaque) | 289 | --- a/hw/nvme/ctrl.c |
168 | static void hid_del_idle_timer(HIDState *hs) | 290 | +++ b/hw/nvme/ctrl.c |
169 | { | 291 | @@ -XXX,XX +XXX,XX @@ static void nvme_realize(PCIDevice *pci_dev, Error **errp) |
170 | if (hs->idle_timer) { | 292 | return; |
171 | - timer_del(hs->idle_timer); | ||
172 | timer_free(hs->idle_timer); | ||
173 | hs->idle_timer = NULL; | ||
174 | } | 293 | } |
175 | diff --git a/hw/intc/apic.c b/hw/intc/apic.c | 294 | |
176 | index XXXXXXX..XXXXXXX 100644 | 295 | - qbus_create_inplace(&n->bus, sizeof(NvmeBus), TYPE_NVME_BUS, |
177 | --- a/hw/intc/apic.c | 296 | - &pci_dev->qdev, n->parent_obj.qdev.id); |
178 | +++ b/hw/intc/apic.c | 297 | + qbus_init(&n->bus, sizeof(NvmeBus), TYPE_NVME_BUS, |
179 | @@ -XXX,XX +XXX,XX @@ static void apic_unrealize(DeviceState *dev) | 298 | + &pci_dev->qdev, n->parent_obj.qdev.id); |
180 | { | 299 | |
181 | APICCommonState *s = APIC(dev); | 300 | nvme_init_state(n); |
182 | 301 | if (nvme_init_pci(n, pci_dev, errp)) { | |
183 | - timer_del(s->timer); | 302 | diff --git a/hw/nvme/subsys.c b/hw/nvme/subsys.c |
184 | timer_free(s->timer); | 303 | index XXXXXXX..XXXXXXX 100644 |
185 | local_apics[s->id] = NULL; | 304 | --- a/hw/nvme/subsys.c |
186 | } | 305 | +++ b/hw/nvme/subsys.c |
187 | diff --git a/hw/intc/ioapic.c b/hw/intc/ioapic.c | 306 | @@ -XXX,XX +XXX,XX @@ static void nvme_subsys_realize(DeviceState *dev, Error **errp) |
188 | index XXXXXXX..XXXXXXX 100644 | 307 | { |
189 | --- a/hw/intc/ioapic.c | 308 | NvmeSubsystem *subsys = NVME_SUBSYS(dev); |
190 | +++ b/hw/intc/ioapic.c | 309 | |
191 | @@ -XXX,XX +XXX,XX @@ static void ioapic_unrealize(DeviceState *dev) | 310 | - qbus_create_inplace(&subsys->bus, sizeof(NvmeBus), TYPE_NVME_BUS, dev, |
192 | { | 311 | - dev->id); |
193 | IOAPICCommonState *s = IOAPIC_COMMON(dev); | 312 | + qbus_init(&subsys->bus, sizeof(NvmeBus), TYPE_NVME_BUS, dev, dev->id); |
194 | 313 | ||
195 | - timer_del(s->delayed_ioapic_service_timer); | 314 | nvme_subsys_setup(subsys); |
196 | timer_free(s->delayed_ioapic_service_timer); | 315 | } |
197 | } | 316 | diff --git a/hw/pci/pci.c b/hw/pci/pci.c |
198 | 317 | index XXXXXXX..XXXXXXX 100644 | |
199 | diff --git a/hw/ipmi/ipmi_bmc_extern.c b/hw/ipmi/ipmi_bmc_extern.c | 318 | --- a/hw/pci/pci.c |
200 | index XXXXXXX..XXXXXXX 100644 | 319 | +++ b/hw/pci/pci.c |
201 | --- a/hw/ipmi/ipmi_bmc_extern.c | 320 | @@ -XXX,XX +XXX,XX @@ void pci_root_bus_init(PCIBus *bus, size_t bus_size, DeviceState *parent, |
202 | +++ b/hw/ipmi/ipmi_bmc_extern.c | 321 | MemoryRegion *address_space_io, |
203 | @@ -XXX,XX +XXX,XX @@ static void ipmi_bmc_extern_finalize(Object *obj) | 322 | uint8_t devfn_min, const char *typename) |
204 | { | 323 | { |
205 | IPMIBmcExtern *ibe = IPMI_BMC_EXTERN(obj); | 324 | - qbus_create_inplace(bus, bus_size, typename, parent, name); |
206 | 325 | + qbus_init(bus, bus_size, typename, parent, name); | |
207 | - timer_del(ibe->extern_timer); | 326 | pci_root_bus_internal_init(bus, parent, address_space_mem, |
208 | timer_free(ibe->extern_timer); | 327 | address_space_io, devfn_min); |
209 | } | 328 | } |
210 | 329 | diff --git a/hw/pci/pci_bridge.c b/hw/pci/pci_bridge.c | |
211 | diff --git a/hw/net/e1000.c b/hw/net/e1000.c | 330 | index XXXXXXX..XXXXXXX 100644 |
212 | index XXXXXXX..XXXXXXX 100644 | 331 | --- a/hw/pci/pci_bridge.c |
213 | --- a/hw/net/e1000.c | 332 | +++ b/hw/pci/pci_bridge.c |
214 | +++ b/hw/net/e1000.c | 333 | @@ -XXX,XX +XXX,XX @@ void pci_bridge_initfn(PCIDevice *dev, const char *typename) |
215 | @@ -XXX,XX +XXX,XX @@ pci_e1000_uninit(PCIDevice *dev) | 334 | br->bus_name = dev->qdev.id; |
216 | { | ||
217 | E1000State *d = E1000(dev); | ||
218 | |||
219 | - timer_del(d->autoneg_timer); | ||
220 | timer_free(d->autoneg_timer); | ||
221 | - timer_del(d->mit_timer); | ||
222 | timer_free(d->mit_timer); | ||
223 | - timer_del(d->flush_queue_timer); | ||
224 | timer_free(d->flush_queue_timer); | ||
225 | qemu_del_nic(d->nic); | ||
226 | } | ||
227 | diff --git a/hw/net/e1000e_core.c b/hw/net/e1000e_core.c | ||
228 | index XXXXXXX..XXXXXXX 100644 | ||
229 | --- a/hw/net/e1000e_core.c | ||
230 | +++ b/hw/net/e1000e_core.c | ||
231 | @@ -XXX,XX +XXX,XX @@ e1000e_intrmgr_pci_unint(E1000ECore *core) | ||
232 | { | ||
233 | int i; | ||
234 | |||
235 | - timer_del(core->radv.timer); | ||
236 | timer_free(core->radv.timer); | ||
237 | - timer_del(core->rdtr.timer); | ||
238 | timer_free(core->rdtr.timer); | ||
239 | - timer_del(core->raid.timer); | ||
240 | timer_free(core->raid.timer); | ||
241 | |||
242 | - timer_del(core->tadv.timer); | ||
243 | timer_free(core->tadv.timer); | ||
244 | - timer_del(core->tidv.timer); | ||
245 | timer_free(core->tidv.timer); | ||
246 | |||
247 | - timer_del(core->itr.timer); | ||
248 | timer_free(core->itr.timer); | ||
249 | |||
250 | for (i = 0; i < E1000E_MSIX_VEC_NUM; i++) { | ||
251 | - timer_del(core->eitr[i].timer); | ||
252 | timer_free(core->eitr[i].timer); | ||
253 | } | 335 | } |
254 | } | 336 | |
255 | @@ -XXX,XX +XXX,XX @@ e1000e_core_pci_uninit(E1000ECore *core) | 337 | - qbus_create_inplace(sec_bus, sizeof(br->sec_bus), typename, DEVICE(dev), |
256 | { | 338 | - br->bus_name); |
257 | int i; | 339 | + qbus_init(sec_bus, sizeof(br->sec_bus), typename, DEVICE(dev), |
258 | 340 | + br->bus_name); | |
259 | - timer_del(core->autoneg_timer); | 341 | sec_bus->parent_dev = dev; |
260 | timer_free(core->autoneg_timer); | 342 | sec_bus->map_irq = br->map_irq ? br->map_irq : pci_swizzle_map_irq_fn; |
261 | 343 | sec_bus->address_space_mem = &br->address_space_mem; | |
262 | e1000e_intrmgr_pci_unint(core); | 344 | diff --git a/hw/s390x/event-facility.c b/hw/s390x/event-facility.c |
263 | diff --git a/hw/net/pcnet-pci.c b/hw/net/pcnet-pci.c | 345 | index XXXXXXX..XXXXXXX 100644 |
264 | index XXXXXXX..XXXXXXX 100644 | 346 | --- a/hw/s390x/event-facility.c |
265 | --- a/hw/net/pcnet-pci.c | 347 | +++ b/hw/s390x/event-facility.c |
266 | +++ b/hw/net/pcnet-pci.c | 348 | @@ -XXX,XX +XXX,XX @@ static void init_event_facility(Object *obj) |
267 | @@ -XXX,XX +XXX,XX @@ static void pci_pcnet_uninit(PCIDevice *dev) | 349 | sclp_event_set_allow_all_mask_sizes); |
268 | PCIPCNetState *d = PCI_PCNET(dev); | 350 | |
269 | 351 | /* Spawn a new bus for SCLP events */ | |
270 | qemu_free_irq(d->state.irq); | 352 | - qbus_create_inplace(&event_facility->sbus, sizeof(event_facility->sbus), |
271 | - timer_del(d->state.poll_timer); | 353 | - TYPE_SCLP_EVENTS_BUS, sdev, NULL); |
272 | timer_free(d->state.poll_timer); | 354 | + qbus_init(&event_facility->sbus, sizeof(event_facility->sbus), |
273 | qemu_del_nic(d->state.nic); | 355 | + TYPE_SCLP_EVENTS_BUS, sdev, NULL); |
274 | } | 356 | |
275 | diff --git a/hw/net/rtl8139.c b/hw/net/rtl8139.c | 357 | object_initialize_child(obj, TYPE_SCLP_QUIESCE, |
276 | index XXXXXXX..XXXXXXX 100644 | 358 | &event_facility->quiesce, |
277 | --- a/hw/net/rtl8139.c | 359 | diff --git a/hw/s390x/virtio-ccw.c b/hw/s390x/virtio-ccw.c |
278 | +++ b/hw/net/rtl8139.c | 360 | index XXXXXXX..XXXXXXX 100644 |
279 | @@ -XXX,XX +XXX,XX @@ static void pci_rtl8139_uninit(PCIDevice *dev) | 361 | --- a/hw/s390x/virtio-ccw.c |
280 | 362 | +++ b/hw/s390x/virtio-ccw.c | |
281 | g_free(s->cplus_txbuffer); | 363 | @@ -XXX,XX +XXX,XX @@ static void virtio_ccw_bus_new(VirtioBusState *bus, size_t bus_size, |
282 | s->cplus_txbuffer = NULL; | 364 | DeviceState *qdev = DEVICE(dev); |
283 | - timer_del(s->timer); | 365 | char virtio_bus_name[] = "virtio-bus"; |
284 | timer_free(s->timer); | 366 | |
285 | qemu_del_nic(s->nic); | 367 | - qbus_create_inplace(bus, bus_size, TYPE_VIRTIO_CCW_BUS, |
286 | } | 368 | - qdev, virtio_bus_name); |
287 | diff --git a/hw/net/spapr_llan.c b/hw/net/spapr_llan.c | 369 | + qbus_init(bus, bus_size, TYPE_VIRTIO_CCW_BUS, qdev, virtio_bus_name); |
288 | index XXXXXXX..XXXXXXX 100644 | 370 | } |
289 | --- a/hw/net/spapr_llan.c | 371 | |
290 | +++ b/hw/net/spapr_llan.c | 372 | static void virtio_ccw_bus_class_init(ObjectClass *klass, void *data) |
291 | @@ -XXX,XX +XXX,XX @@ static void spapr_vlan_instance_finalize(Object *obj) | 373 | diff --git a/hw/scsi/scsi-bus.c b/hw/scsi/scsi-bus.c |
292 | } | 374 | index XXXXXXX..XXXXXXX 100644 |
293 | 375 | --- a/hw/scsi/scsi-bus.c | |
294 | if (dev->rxp_timer) { | 376 | +++ b/hw/scsi/scsi-bus.c |
295 | - timer_del(dev->rxp_timer); | 377 | @@ -XXX,XX +XXX,XX @@ void scsi_device_unit_attention_reported(SCSIDevice *s) |
296 | timer_free(dev->rxp_timer); | 378 | void scsi_bus_init_named(SCSIBus *bus, size_t bus_size, DeviceState *host, |
297 | } | 379 | const SCSIBusInfo *info, const char *bus_name) |
298 | } | 380 | { |
299 | diff --git a/hw/net/virtio-net.c b/hw/net/virtio-net.c | 381 | - qbus_create_inplace(bus, bus_size, TYPE_SCSI_BUS, host, bus_name); |
300 | index XXXXXXX..XXXXXXX 100644 | 382 | + qbus_init(bus, bus_size, TYPE_SCSI_BUS, host, bus_name); |
301 | --- a/hw/net/virtio-net.c | 383 | bus->busnr = next_scsi_bus++; |
302 | +++ b/hw/net/virtio-net.c | 384 | bus->info = info; |
303 | @@ -XXX,XX +XXX,XX @@ static void virtio_net_rsc_cleanup(VirtIONet *n) | 385 | qbus_set_bus_hotplug_handler(BUS(bus)); |
304 | g_free(seg); | 386 | diff --git a/hw/sd/allwinner-sdhost.c b/hw/sd/allwinner-sdhost.c |
305 | } | 387 | index XXXXXXX..XXXXXXX 100644 |
306 | 388 | --- a/hw/sd/allwinner-sdhost.c | |
307 | - timer_del(chain->drain_timer); | 389 | +++ b/hw/sd/allwinner-sdhost.c |
308 | timer_free(chain->drain_timer); | 390 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_init(Object *obj) |
309 | QTAILQ_REMOVE(&n->rsc_chains, chain, next); | 391 | { |
310 | g_free(chain); | 392 | AwSdHostState *s = AW_SDHOST(obj); |
311 | @@ -XXX,XX +XXX,XX @@ static void virtio_net_del_queue(VirtIONet *n, int index) | 393 | |
312 | 394 | - qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | |
313 | virtio_del_queue(vdev, index * 2); | 395 | - TYPE_AW_SDHOST_BUS, DEVICE(s), "sd-bus"); |
314 | if (q->tx_timer) { | 396 | + qbus_init(&s->sdbus, sizeof(s->sdbus), |
315 | - timer_del(q->tx_timer); | 397 | + TYPE_AW_SDHOST_BUS, DEVICE(s), "sd-bus"); |
316 | timer_free(q->tx_timer); | 398 | |
317 | q->tx_timer = NULL; | 399 | memory_region_init_io(&s->iomem, obj, &allwinner_sdhost_ops, s, |
318 | } else { | 400 | TYPE_AW_SDHOST, 4 * KiB); |
319 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c | 401 | diff --git a/hw/sd/bcm2835_sdhost.c b/hw/sd/bcm2835_sdhost.c |
320 | index XXXXXXX..XXXXXXX 100644 | 402 | index XXXXXXX..XXXXXXX 100644 |
321 | --- a/hw/s390x/s390-pci-inst.c | 403 | --- a/hw/sd/bcm2835_sdhost.c |
322 | +++ b/hw/s390x/s390-pci-inst.c | 404 | +++ b/hw/sd/bcm2835_sdhost.c |
323 | @@ -XXX,XX +XXX,XX @@ void pci_dereg_ioat(S390PCIIOMMU *iommu) | 405 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_sdhost_init(Object *obj) |
324 | void fmb_timer_free(S390PCIBusDevice *pbdev) | 406 | { |
325 | { | 407 | BCM2835SDHostState *s = BCM2835_SDHOST(obj); |
326 | if (pbdev->fmb_timer) { | 408 | |
327 | - timer_del(pbdev->fmb_timer); | 409 | - qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), |
328 | timer_free(pbdev->fmb_timer); | 410 | - TYPE_BCM2835_SDHOST_BUS, DEVICE(s), "sd-bus"); |
329 | pbdev->fmb_timer = NULL; | 411 | + qbus_init(&s->sdbus, sizeof(s->sdbus), |
330 | } | 412 | + TYPE_BCM2835_SDHOST_BUS, DEVICE(s), "sd-bus"); |
331 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | 413 | |
332 | index XXXXXXX..XXXXXXX 100644 | 414 | memory_region_init_io(&s->iomem, obj, &bcm2835_sdhost_ops, s, |
333 | --- a/hw/sd/sd.c | 415 | TYPE_BCM2835_SDHOST, 0x1000); |
334 | +++ b/hw/sd/sd.c | 416 | diff --git a/hw/sd/pl181.c b/hw/sd/pl181.c |
335 | @@ -XXX,XX +XXX,XX @@ static void sd_instance_finalize(Object *obj) | 417 | index XXXXXXX..XXXXXXX 100644 |
336 | { | 418 | --- a/hw/sd/pl181.c |
337 | SDState *sd = SD_CARD(obj); | 419 | +++ b/hw/sd/pl181.c |
338 | 420 | @@ -XXX,XX +XXX,XX @@ static void pl181_init(Object *obj) | |
339 | - timer_del(sd->ocr_power_timer); | 421 | qdev_init_gpio_out_named(dev, &s->card_readonly, "card-read-only", 1); |
340 | timer_free(sd->ocr_power_timer); | 422 | qdev_init_gpio_out_named(dev, &s->card_inserted, "card-inserted", 1); |
341 | } | 423 | |
342 | 424 | - qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | |
425 | - TYPE_PL181_BUS, dev, "sd-bus"); | ||
426 | + qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_PL181_BUS, dev, "sd-bus"); | ||
427 | } | ||
428 | |||
429 | static void pl181_class_init(ObjectClass *klass, void *data) | ||
430 | diff --git a/hw/sd/pxa2xx_mmci.c b/hw/sd/pxa2xx_mmci.c | ||
431 | index XXXXXXX..XXXXXXX 100644 | ||
432 | --- a/hw/sd/pxa2xx_mmci.c | ||
433 | +++ b/hw/sd/pxa2xx_mmci.c | ||
434 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_mmci_instance_init(Object *obj) | ||
435 | qdev_init_gpio_out_named(dev, &s->rx_dma, "rx-dma", 1); | ||
436 | qdev_init_gpio_out_named(dev, &s->tx_dma, "tx-dma", 1); | ||
437 | |||
438 | - qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | ||
439 | - TYPE_PXA2XX_MMCI_BUS, DEVICE(obj), "sd-bus"); | ||
440 | + qbus_init(&s->sdbus, sizeof(s->sdbus), | ||
441 | + TYPE_PXA2XX_MMCI_BUS, DEVICE(obj), "sd-bus"); | ||
442 | } | ||
443 | |||
444 | static void pxa2xx_mmci_class_init(ObjectClass *klass, void *data) | ||
343 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | 445 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c |
344 | index XXXXXXX..XXXXXXX 100644 | 446 | index XXXXXXX..XXXXXXX 100644 |
345 | --- a/hw/sd/sdhci.c | 447 | --- a/hw/sd/sdhci.c |
346 | +++ b/hw/sd/sdhci.c | 448 | +++ b/hw/sd/sdhci.c |
347 | @@ -XXX,XX +XXX,XX @@ void sdhci_initfn(SDHCIState *s) | 449 | @@ -XXX,XX +XXX,XX @@ static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) |
348 | 450 | ||
349 | void sdhci_uninitfn(SDHCIState *s) | 451 | void sdhci_initfn(SDHCIState *s) |
350 | { | 452 | { |
351 | - timer_del(s->insert_timer); | 453 | - qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), |
352 | timer_free(s->insert_timer); | 454 | - TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); |
353 | - timer_del(s->transfer_timer); | 455 | + qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); |
354 | timer_free(s->transfer_timer); | 456 | |
355 | 457 | s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); | |
356 | g_free(s->fifo_buffer); | 458 | s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); |
357 | diff --git a/hw/usb/dev-hub.c b/hw/usb/dev-hub.c | 459 | diff --git a/hw/sd/ssi-sd.c b/hw/sd/ssi-sd.c |
358 | index XXXXXXX..XXXXXXX 100644 | 460 | index XXXXXXX..XXXXXXX 100644 |
359 | --- a/hw/usb/dev-hub.c | 461 | --- a/hw/sd/ssi-sd.c |
360 | +++ b/hw/usb/dev-hub.c | 462 | +++ b/hw/sd/ssi-sd.c |
361 | @@ -XXX,XX +XXX,XX @@ static void usb_hub_unrealize(USBDevice *dev) | 463 | @@ -XXX,XX +XXX,XX @@ static void ssi_sd_realize(SSIPeripheral *d, Error **errp) |
362 | &s->ports[i].port); | 464 | DeviceState *carddev; |
363 | } | 465 | DriveInfo *dinfo; |
364 | 466 | ||
365 | - timer_del(s->port_timer); | 467 | - qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), TYPE_SD_BUS, |
366 | timer_free(s->port_timer); | 468 | - DEVICE(d), "sd-bus"); |
367 | } | 469 | + qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SD_BUS, DEVICE(d), "sd-bus"); |
368 | 470 | ||
369 | diff --git a/hw/usb/hcd-ehci.c b/hw/usb/hcd-ehci.c | 471 | /* Create and plug in the sd card */ |
370 | index XXXXXXX..XXXXXXX 100644 | 472 | /* FIXME use a qdev drive property instead of drive_get_next() */ |
371 | --- a/hw/usb/hcd-ehci.c | 473 | diff --git a/hw/usb/bus.c b/hw/usb/bus.c |
372 | +++ b/hw/usb/hcd-ehci.c | 474 | index XXXXXXX..XXXXXXX 100644 |
373 | @@ -XXX,XX +XXX,XX @@ void usb_ehci_unrealize(EHCIState *s, DeviceState *dev) | 475 | --- a/hw/usb/bus.c |
374 | trace_usb_ehci_unrealize(); | 476 | +++ b/hw/usb/bus.c |
375 | 477 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_usb_device = { | |
376 | if (s->frame_timer) { | 478 | void usb_bus_new(USBBus *bus, size_t bus_size, |
377 | - timer_del(s->frame_timer); | 479 | USBBusOps *ops, DeviceState *host) |
378 | timer_free(s->frame_timer); | 480 | { |
379 | s->frame_timer = NULL; | 481 | - qbus_create_inplace(bus, bus_size, TYPE_USB_BUS, host, NULL); |
380 | } | 482 | + qbus_init(bus, bus_size, TYPE_USB_BUS, host, NULL); |
381 | diff --git a/hw/usb/hcd-ohci-pci.c b/hw/usb/hcd-ohci-pci.c | 483 | qbus_set_bus_hotplug_handler(BUS(bus)); |
382 | index XXXXXXX..XXXXXXX 100644 | 484 | bus->ops = ops; |
383 | --- a/hw/usb/hcd-ohci-pci.c | 485 | bus->busnr = next_usb_bus++; |
384 | +++ b/hw/usb/hcd-ohci-pci.c | 486 | diff --git a/hw/usb/dev-smartcard-reader.c b/hw/usb/dev-smartcard-reader.c |
385 | @@ -XXX,XX +XXX,XX @@ static void usb_ohci_exit(PCIDevice *dev) | 487 | index XXXXXXX..XXXXXXX 100644 |
386 | usb_bus_release(&s->bus); | 488 | --- a/hw/usb/dev-smartcard-reader.c |
387 | } | 489 | +++ b/hw/usb/dev-smartcard-reader.c |
388 | 490 | @@ -XXX,XX +XXX,XX @@ static void ccid_realize(USBDevice *dev, Error **errp) | |
389 | - timer_del(s->eof_timer); | 491 | |
390 | timer_free(s->eof_timer); | 492 | usb_desc_create_serial(dev); |
391 | } | 493 | usb_desc_init(dev); |
392 | 494 | - qbus_create_inplace(&s->bus, sizeof(s->bus), TYPE_CCID_BUS, DEVICE(dev), | |
393 | diff --git a/hw/usb/hcd-uhci.c b/hw/usb/hcd-uhci.c | 495 | - NULL); |
394 | index XXXXXXX..XXXXXXX 100644 | 496 | + qbus_init(&s->bus, sizeof(s->bus), TYPE_CCID_BUS, DEVICE(dev), NULL); |
395 | --- a/hw/usb/hcd-uhci.c | 497 | qbus_set_hotplug_handler(BUS(&s->bus), OBJECT(dev)); |
396 | +++ b/hw/usb/hcd-uhci.c | 498 | s->intr = usb_ep_get(dev, USB_TOKEN_IN, CCID_INT_IN_EP); |
397 | @@ -XXX,XX +XXX,XX @@ static void usb_uhci_exit(PCIDevice *dev) | 499 | s->bulk = usb_ep_get(dev, USB_TOKEN_IN, CCID_BULK_IN_EP); |
398 | trace_usb_uhci_exit(); | 500 | diff --git a/hw/virtio/virtio-mmio.c b/hw/virtio/virtio-mmio.c |
399 | 501 | index XXXXXXX..XXXXXXX 100644 | |
400 | if (s->frame_timer) { | 502 | --- a/hw/virtio/virtio-mmio.c |
401 | - timer_del(s->frame_timer); | 503 | +++ b/hw/virtio/virtio-mmio.c |
402 | timer_free(s->frame_timer); | 504 | @@ -XXX,XX +XXX,XX @@ static void virtio_mmio_realizefn(DeviceState *d, Error **errp) |
403 | s->frame_timer = NULL; | 505 | VirtIOMMIOProxy *proxy = VIRTIO_MMIO(d); |
404 | } | 506 | SysBusDevice *sbd = SYS_BUS_DEVICE(d); |
405 | diff --git a/hw/usb/hcd-xhci.c b/hw/usb/hcd-xhci.c | 507 | |
406 | index XXXXXXX..XXXXXXX 100644 | 508 | - qbus_create_inplace(&proxy->bus, sizeof(proxy->bus), TYPE_VIRTIO_MMIO_BUS, |
407 | --- a/hw/usb/hcd-xhci.c | 509 | - d, NULL); |
408 | +++ b/hw/usb/hcd-xhci.c | 510 | + qbus_init(&proxy->bus, sizeof(proxy->bus), TYPE_VIRTIO_MMIO_BUS, d, NULL); |
409 | @@ -XXX,XX +XXX,XX @@ static void usb_xhci_unrealize(DeviceState *dev) | 511 | sysbus_init_irq(sbd, &proxy->irq); |
410 | } | 512 | |
411 | 513 | if (!kvm_eventfds_enabled()) { | |
412 | if (xhci->mfwrap_timer) { | 514 | diff --git a/hw/virtio/virtio-pci.c b/hw/virtio/virtio-pci.c |
413 | - timer_del(xhci->mfwrap_timer); | 515 | index XXXXXXX..XXXXXXX 100644 |
414 | timer_free(xhci->mfwrap_timer); | 516 | --- a/hw/virtio/virtio-pci.c |
415 | xhci->mfwrap_timer = NULL; | 517 | +++ b/hw/virtio/virtio-pci.c |
416 | } | 518 | @@ -XXX,XX +XXX,XX @@ static void virtio_pci_bus_new(VirtioBusState *bus, size_t bus_size, |
417 | diff --git a/hw/usb/redirect.c b/hw/usb/redirect.c | 519 | DeviceState *qdev = DEVICE(dev); |
418 | index XXXXXXX..XXXXXXX 100644 | 520 | char virtio_bus_name[] = "virtio-bus"; |
419 | --- a/hw/usb/redirect.c | 521 | |
420 | +++ b/hw/usb/redirect.c | 522 | - qbus_create_inplace(bus, bus_size, TYPE_VIRTIO_PCI_BUS, qdev, |
421 | @@ -XXX,XX +XXX,XX @@ static void usbredir_unrealize(USBDevice *udev) | 523 | - virtio_bus_name); |
422 | qemu_bh_delete(dev->chardev_close_bh); | 524 | + qbus_init(bus, bus_size, TYPE_VIRTIO_PCI_BUS, qdev, virtio_bus_name); |
423 | qemu_bh_delete(dev->device_reject_bh); | 525 | } |
424 | 526 | ||
425 | - timer_del(dev->attach_timer); | 527 | static void virtio_pci_bus_class_init(ObjectClass *klass, void *data) |
426 | timer_free(dev->attach_timer); | ||
427 | |||
428 | usbredir_cleanup_device_queues(dev); | ||
429 | diff --git a/hw/vfio/display.c b/hw/vfio/display.c | ||
430 | index XXXXXXX..XXXXXXX 100644 | ||
431 | --- a/hw/vfio/display.c | ||
432 | +++ b/hw/vfio/display.c | ||
433 | @@ -XXX,XX +XXX,XX @@ static void vfio_display_edid_exit(VFIODisplay *dpy) | ||
434 | |||
435 | g_free(dpy->edid_regs); | ||
436 | g_free(dpy->edid_blob); | ||
437 | - timer_del(dpy->edid_link_timer); | ||
438 | timer_free(dpy->edid_link_timer); | ||
439 | } | ||
440 | |||
441 | diff --git a/hw/virtio/vhost-vsock-common.c b/hw/virtio/vhost-vsock-common.c | ||
442 | index XXXXXXX..XXXXXXX 100644 | ||
443 | --- a/hw/virtio/vhost-vsock-common.c | ||
444 | +++ b/hw/virtio/vhost-vsock-common.c | ||
445 | @@ -XXX,XX +XXX,XX @@ static void vhost_vsock_common_post_load_timer_cleanup(VHostVSockCommon *vvc) | ||
446 | return; | ||
447 | } | ||
448 | |||
449 | - timer_del(vvc->post_load_timer); | ||
450 | timer_free(vvc->post_load_timer); | ||
451 | vvc->post_load_timer = NULL; | ||
452 | } | ||
453 | diff --git a/hw/virtio/virtio-balloon.c b/hw/virtio/virtio-balloon.c | ||
454 | index XXXXXXX..XXXXXXX 100644 | ||
455 | --- a/hw/virtio/virtio-balloon.c | ||
456 | +++ b/hw/virtio/virtio-balloon.c | ||
457 | @@ -XXX,XX +XXX,XX @@ static bool balloon_stats_enabled(const VirtIOBalloon *s) | ||
458 | static void balloon_stats_destroy_timer(VirtIOBalloon *s) | ||
459 | { | ||
460 | if (balloon_stats_enabled(s)) { | ||
461 | - timer_del(s->stats_timer); | ||
462 | timer_free(s->stats_timer); | ||
463 | s->stats_timer = NULL; | ||
464 | s->stats_poll_interval = 0; | ||
465 | diff --git a/hw/virtio/virtio-rng.c b/hw/virtio/virtio-rng.c | ||
466 | index XXXXXXX..XXXXXXX 100644 | ||
467 | --- a/hw/virtio/virtio-rng.c | ||
468 | +++ b/hw/virtio/virtio-rng.c | ||
469 | @@ -XXX,XX +XXX,XX @@ static void virtio_rng_device_unrealize(DeviceState *dev) | ||
470 | VirtIORNG *vrng = VIRTIO_RNG(dev); | ||
471 | |||
472 | qemu_del_vm_change_state_handler(vrng->vmstate); | ||
473 | - timer_del(vrng->rate_limit_timer); | ||
474 | timer_free(vrng->rate_limit_timer); | ||
475 | virtio_del_queue(vdev, 0); | ||
476 | virtio_cleanup(vdev); | ||
477 | diff --git a/hw/watchdog/wdt_diag288.c b/hw/watchdog/wdt_diag288.c | ||
478 | index XXXXXXX..XXXXXXX 100644 | ||
479 | --- a/hw/watchdog/wdt_diag288.c | ||
480 | +++ b/hw/watchdog/wdt_diag288.c | ||
481 | @@ -XXX,XX +XXX,XX @@ static void wdt_diag288_unrealize(DeviceState *dev) | ||
482 | { | ||
483 | DIAG288State *diag288 = DIAG288(dev); | ||
484 | |||
485 | - timer_del(diag288->timer); | ||
486 | timer_free(diag288->timer); | ||
487 | } | ||
488 | |||
489 | diff --git a/hw/watchdog/wdt_i6300esb.c b/hw/watchdog/wdt_i6300esb.c | ||
490 | index XXXXXXX..XXXXXXX 100644 | ||
491 | --- a/hw/watchdog/wdt_i6300esb.c | ||
492 | +++ b/hw/watchdog/wdt_i6300esb.c | ||
493 | @@ -XXX,XX +XXX,XX @@ static void i6300esb_exit(PCIDevice *dev) | ||
494 | { | ||
495 | I6300State *d = WATCHDOG_I6300ESB_DEVICE(dev); | ||
496 | |||
497 | - timer_del(d->timer); | ||
498 | timer_free(d->timer); | ||
499 | } | ||
500 | |||
501 | diff --git a/migration/colo.c b/migration/colo.c | ||
502 | index XXXXXXX..XXXXXXX 100644 | ||
503 | --- a/migration/colo.c | ||
504 | +++ b/migration/colo.c | ||
505 | @@ -XXX,XX +XXX,XX @@ out: | ||
506 | * error. | ||
507 | */ | ||
508 | colo_compare_unregister_notifier(&packets_compare_notifier); | ||
509 | - timer_del(s->colo_delay_timer); | ||
510 | timer_free(s->colo_delay_timer); | ||
511 | qemu_event_destroy(&s->colo_checkpoint_event); | ||
512 | |||
513 | diff --git a/monitor/hmp-cmds.c b/monitor/hmp-cmds.c | ||
514 | index XXXXXXX..XXXXXXX 100644 | ||
515 | --- a/monitor/hmp-cmds.c | ||
516 | +++ b/monitor/hmp-cmds.c | ||
517 | @@ -XXX,XX +XXX,XX @@ static void hmp_migrate_status_cb(void *opaque) | ||
518 | error_report("%s", info->error_desc); | ||
519 | } | ||
520 | monitor_resume(status->mon); | ||
521 | - timer_del(status->timer); | ||
522 | timer_free(status->timer); | ||
523 | g_free(status); | ||
524 | } | ||
525 | diff --git a/net/announce.c b/net/announce.c | ||
526 | index XXXXXXX..XXXXXXX 100644 | ||
527 | --- a/net/announce.c | ||
528 | +++ b/net/announce.c | ||
529 | @@ -XXX,XX +XXX,XX @@ void qemu_announce_timer_del(AnnounceTimer *timer, bool free_named) | ||
530 | { | ||
531 | bool free_timer = false; | ||
532 | if (timer->tm) { | ||
533 | - timer_del(timer->tm); | ||
534 | timer_free(timer->tm); | ||
535 | timer->tm = NULL; | ||
536 | } | ||
537 | diff --git a/net/colo-compare.c b/net/colo-compare.c | ||
538 | index XXXXXXX..XXXXXXX 100644 | ||
539 | --- a/net/colo-compare.c | ||
540 | +++ b/net/colo-compare.c | ||
541 | @@ -XXX,XX +XXX,XX @@ static void colo_compare_timer_init(CompareState *s) | ||
542 | static void colo_compare_timer_del(CompareState *s) | ||
543 | { | ||
544 | if (s->packet_check_timer) { | ||
545 | - timer_del(s->packet_check_timer); | ||
546 | timer_free(s->packet_check_timer); | ||
547 | s->packet_check_timer = NULL; | ||
548 | } | ||
549 | diff --git a/net/slirp.c b/net/slirp.c | ||
550 | index XXXXXXX..XXXXXXX 100644 | ||
551 | --- a/net/slirp.c | ||
552 | +++ b/net/slirp.c | ||
553 | @@ -XXX,XX +XXX,XX @@ static void *net_slirp_timer_new(SlirpTimerCb cb, | ||
554 | |||
555 | static void net_slirp_timer_free(void *timer, void *opaque) | ||
556 | { | ||
557 | - timer_del(timer); | ||
558 | timer_free(timer); | ||
559 | } | ||
560 | |||
561 | diff --git a/replay/replay-debugging.c b/replay/replay-debugging.c | ||
562 | index XXXXXXX..XXXXXXX 100644 | ||
563 | --- a/replay/replay-debugging.c | ||
564 | +++ b/replay/replay-debugging.c | ||
565 | @@ -XXX,XX +XXX,XX @@ static void replay_delete_break(void) | ||
566 | assert(replay_mutex_locked()); | ||
567 | |||
568 | if (replay_break_timer) { | ||
569 | - timer_del(replay_break_timer); | ||
570 | timer_free(replay_break_timer); | ||
571 | replay_break_timer = NULL; | ||
572 | } | ||
573 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
574 | index XXXXXXX..XXXXXXX 100644 | ||
575 | --- a/target/s390x/cpu.c | ||
576 | +++ b/target/s390x/cpu.c | ||
577 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_finalize(Object *obj) | ||
578 | #if !defined(CONFIG_USER_ONLY) | ||
579 | S390CPU *cpu = S390_CPU(obj); | ||
580 | |||
581 | - timer_del(cpu->env.tod_timer); | ||
582 | timer_free(cpu->env.tod_timer); | ||
583 | - timer_del(cpu->env.cpu_timer); | ||
584 | timer_free(cpu->env.cpu_timer); | ||
585 | |||
586 | qemu_unregister_reset(s390_cpu_machine_reset_cb, cpu); | ||
587 | diff --git a/ui/console.c b/ui/console.c | ||
588 | index XXXXXXX..XXXXXXX 100644 | ||
589 | --- a/ui/console.c | ||
590 | +++ b/ui/console.c | ||
591 | @@ -XXX,XX +XXX,XX @@ static void gui_setup_refresh(DisplayState *ds) | ||
592 | timer_mod(ds->gui_timer, qemu_clock_get_ms(QEMU_CLOCK_REALTIME)); | ||
593 | } | ||
594 | if (!need_timer && ds->gui_timer != NULL) { | ||
595 | - timer_del(ds->gui_timer); | ||
596 | timer_free(ds->gui_timer); | ||
597 | ds->gui_timer = NULL; | ||
598 | } | ||
599 | diff --git a/ui/spice-core.c b/ui/spice-core.c | ||
600 | index XXXXXXX..XXXXXXX 100644 | ||
601 | --- a/ui/spice-core.c | ||
602 | +++ b/ui/spice-core.c | ||
603 | @@ -XXX,XX +XXX,XX @@ static void timer_cancel(SpiceTimer *timer) | ||
604 | |||
605 | static void timer_remove(SpiceTimer *timer) | ||
606 | { | ||
607 | - timer_del(timer->timer); | ||
608 | timer_free(timer->timer); | ||
609 | g_free(timer); | ||
610 | } | ||
611 | diff --git a/util/throttle.c b/util/throttle.c | ||
612 | index XXXXXXX..XXXXXXX 100644 | ||
613 | --- a/util/throttle.c | ||
614 | +++ b/util/throttle.c | ||
615 | @@ -XXX,XX +XXX,XX @@ static void throttle_timer_destroy(QEMUTimer **timer) | ||
616 | { | ||
617 | assert(*timer != NULL); | ||
618 | |||
619 | - timer_del(*timer); | ||
620 | timer_free(*timer); | ||
621 | *timer = NULL; | ||
622 | } | ||
623 | -- | 528 | -- |
624 | 2.20.1 | 529 | 2.20.1 |
625 | 530 | ||
626 | 531 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | Rename the "allocate and return" qbus creation function to |
---|---|---|---|
2 | 2 | qbus_new(), to bring it into line with our _init vs _new convention. | |
3 | virt machine's 'smp_cpus' and machine->smp.cpus must always have the | 3 | |
4 | same value. And, anywhere we have virt machine state we have machine | ||
5 | state. So let's remove the redundancy. Also, to make it easier to see | ||
6 | that machine->smp is the true source for "smp_cpus" and "max_cpus", | ||
7 | avoid passing them in function parameters, preferring instead to get | ||
8 | them from the state. | ||
9 | |||
10 | No functional change intended. | ||
11 | |||
12 | Signed-off-by: Andrew Jones <drjones@redhat.com> | ||
13 | Reviewed-by: David Edmondson <david.edmondson@oracle.com> | ||
14 | Reviewed-by: Ying Fang <fangying1@huawei.com> | ||
15 | Message-id: 20201215174815.51520-1-drjones@redhat.com | ||
16 | [PMM: minor formatting tweak to smp_cpus variable declaration] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
7 | Reviewed-by: Corey Minyard <cminyard@mvista.com> | ||
8 | Message-id: 20210923121153.23754-6-peter.maydell@linaro.org | ||
18 | --- | 9 | --- |
19 | include/hw/arm/virt.h | 3 +-- | 10 | include/hw/qdev-core.h | 2 +- |
20 | hw/arm/virt-acpi-build.c | 9 +++++---- | 11 | hw/core/bus.c | 2 +- |
21 | hw/arm/virt.c | 21 ++++++++++----------- | 12 | hw/hyperv/vmbus.c | 2 +- |
22 | 3 files changed, 16 insertions(+), 17 deletions(-) | 13 | hw/i2c/core.c | 2 +- |
23 | 14 | hw/isa/isa-bus.c | 2 +- | |
24 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 15 | hw/misc/auxbus.c | 2 +- |
25 | index XXXXXXX..XXXXXXX 100644 | 16 | hw/pci/pci.c | 2 +- |
26 | --- a/include/hw/arm/virt.h | 17 | hw/ppc/spapr_vio.c | 2 +- |
27 | +++ b/include/hw/arm/virt.h | 18 | hw/s390x/ap-bridge.c | 2 +- |
28 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | 19 | hw/s390x/css-bridge.c | 2 +- |
29 | MemMapEntry *memmap; | 20 | hw/s390x/s390-pci-bus.c | 2 +- |
30 | char *pciehb_nodename; | 21 | hw/ssi/ssi.c | 2 +- |
31 | const int *irqmap; | 22 | hw/xen/xen-bus.c | 2 +- |
32 | - int smp_cpus; | 23 | hw/xen/xen-legacy-backend.c | 2 +- |
33 | void *fdt; | 24 | 14 files changed, 14 insertions(+), 14 deletions(-) |
34 | int fdt_size; | 25 | |
35 | uint32_t clock_phandle; | 26 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h |
36 | @@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms) | 27 | index XXXXXXX..XXXXXXX 100644 |
37 | 28 | --- a/include/hw/qdev-core.h | |
38 | assert(vms->gic_version == VIRT_GIC_VERSION_3); | 29 | +++ b/include/hw/qdev-core.h |
39 | 30 | @@ -XXX,XX +XXX,XX @@ typedef int (qdev_walkerfn)(DeviceState *dev, void *opaque); | |
40 | - return vms->smp_cpus > redist0_capacity ? 2 : 1; | 31 | |
41 | + return MACHINE(vms)->smp.cpus > redist0_capacity ? 2 : 1; | 32 | void qbus_init(void *bus, size_t size, const char *typename, |
33 | DeviceState *parent, const char *name); | ||
34 | -BusState *qbus_create(const char *typename, DeviceState *parent, const char *name); | ||
35 | +BusState *qbus_new(const char *typename, DeviceState *parent, const char *name); | ||
36 | bool qbus_realize(BusState *bus, Error **errp); | ||
37 | void qbus_unrealize(BusState *bus); | ||
38 | |||
39 | diff --git a/hw/core/bus.c b/hw/core/bus.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/core/bus.c | ||
42 | +++ b/hw/core/bus.c | ||
43 | @@ -XXX,XX +XXX,XX @@ void qbus_init(void *bus, size_t size, const char *typename, | ||
44 | qbus_init_internal(bus, parent, name); | ||
42 | } | 45 | } |
43 | 46 | ||
44 | #endif /* QEMU_ARM_VIRT_H */ | 47 | -BusState *qbus_create(const char *typename, DeviceState *parent, const char *name) |
45 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 48 | +BusState *qbus_new(const char *typename, DeviceState *parent, const char *name) |
46 | index XXXXXXX..XXXXXXX 100644 | 49 | { |
47 | --- a/hw/arm/virt-acpi-build.c | 50 | BusState *bus; |
48 | +++ b/hw/arm/virt-acpi-build.c | 51 | |
49 | @@ -XXX,XX +XXX,XX @@ | 52 | diff --git a/hw/hyperv/vmbus.c b/hw/hyperv/vmbus.c |
50 | 53 | index XXXXXXX..XXXXXXX 100644 | |
51 | #define ACPI_BUILD_TABLE_SIZE 0x20000 | 54 | --- a/hw/hyperv/vmbus.c |
52 | 55 | +++ b/hw/hyperv/vmbus.c | |
53 | -static void acpi_dsdt_add_cpus(Aml *scope, int smp_cpus) | 56 | @@ -XXX,XX +XXX,XX @@ static void vmbus_bridge_realize(DeviceState *dev, Error **errp) |
54 | +static void acpi_dsdt_add_cpus(Aml *scope, VirtMachineState *vms) | 57 | return; |
55 | { | ||
56 | + MachineState *ms = MACHINE(vms); | ||
57 | uint16_t i; | ||
58 | |||
59 | - for (i = 0; i < smp_cpus; i++) { | ||
60 | + for (i = 0; i < ms->smp.cpus; i++) { | ||
61 | Aml *dev = aml_device("C%.03X", i); | ||
62 | aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0007"))); | ||
63 | aml_append(dev, aml_name_decl("_UID", aml_int(i))); | ||
64 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
65 | gicd->base_address = cpu_to_le64(memmap[VIRT_GIC_DIST].base); | ||
66 | gicd->version = vms->gic_version; | ||
67 | |||
68 | - for (i = 0; i < vms->smp_cpus; i++) { | ||
69 | + for (i = 0; i < MACHINE(vms)->smp.cpus; i++) { | ||
70 | AcpiMadtGenericCpuInterface *gicc = acpi_data_push(table_data, | ||
71 | sizeof(*gicc)); | ||
72 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i)); | ||
73 | @@ -XXX,XX +XXX,XX @@ build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
74 | * the RTC ACPI device at all when using UEFI. | ||
75 | */ | ||
76 | scope = aml_scope("\\_SB"); | ||
77 | - acpi_dsdt_add_cpus(scope, vms->smp_cpus); | ||
78 | + acpi_dsdt_add_cpus(scope, vms); | ||
79 | acpi_dsdt_add_uart(scope, &memmap[VIRT_UART], | ||
80 | (irqmap[VIRT_UART] + ARM_SPI_BASE)); | ||
81 | if (vmc->acpi_expose_flash) { | ||
82 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/hw/arm/virt.c | ||
85 | +++ b/hw/arm/virt.c | ||
86 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
87 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
88 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | ||
89 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | ||
90 | - (1 << vms->smp_cpus) - 1); | ||
91 | + (1 << MACHINE(vms)->smp.cpus) - 1); | ||
92 | } | 58 | } |
93 | 59 | ||
94 | qemu_fdt_add_subnode(vms->fdt, "/timer"); | 60 | - bridge->bus = VMBUS(qbus_create(TYPE_VMBUS, dev, "vmbus")); |
95 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | 61 | + bridge->bus = VMBUS(qbus_new(TYPE_VMBUS, dev, "vmbus")); |
96 | int cpu; | 62 | } |
97 | int addr_cells = 1; | 63 | |
98 | const MachineState *ms = MACHINE(vms); | 64 | static char *vmbus_bridge_ofw_unit_address(const SysBusDevice *dev) |
99 | + int smp_cpus = ms->smp.cpus; | 65 | diff --git a/hw/i2c/core.c b/hw/i2c/core.c |
100 | 66 | index XXXXXXX..XXXXXXX 100644 | |
101 | /* | 67 | --- a/hw/i2c/core.c |
102 | * From Documentation/devicetree/bindings/arm/cpus.txt | 68 | +++ b/hw/i2c/core.c |
103 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | 69 | @@ -XXX,XX +XXX,XX @@ I2CBus *i2c_init_bus(DeviceState *parent, const char *name) |
104 | * The simplest way to go is to examine affinity IDs of all our CPUs. If | 70 | { |
105 | * at least one of them has Aff3 populated, we set #address-cells to 2. | 71 | I2CBus *bus; |
106 | */ | 72 | |
107 | - for (cpu = 0; cpu < vms->smp_cpus; cpu++) { | 73 | - bus = I2C_BUS(qbus_create(TYPE_I2C_BUS, parent, name)); |
108 | + for (cpu = 0; cpu < smp_cpus; cpu++) { | 74 | + bus = I2C_BUS(qbus_new(TYPE_I2C_BUS, parent, name)); |
109 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | 75 | QLIST_INIT(&bus->current_devs); |
110 | 76 | vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_i2c_bus, bus); | |
111 | if (armcpu->mp_affinity & ARM_AFF3_MASK) { | 77 | return bus; |
112 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | 78 | diff --git a/hw/isa/isa-bus.c b/hw/isa/isa-bus.c |
113 | qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#address-cells", addr_cells); | 79 | index XXXXXXX..XXXXXXX 100644 |
114 | qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#size-cells", 0x0); | 80 | --- a/hw/isa/isa-bus.c |
115 | 81 | +++ b/hw/isa/isa-bus.c | |
116 | - for (cpu = vms->smp_cpus - 1; cpu >= 0; cpu--) { | 82 | @@ -XXX,XX +XXX,XX @@ ISABus *isa_bus_new(DeviceState *dev, MemoryRegion* address_space, |
117 | + for (cpu = smp_cpus - 1; cpu >= 0; cpu--) { | 83 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
118 | char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); | ||
119 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | ||
120 | CPUState *cs = CPU(armcpu); | ||
121 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
122 | qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | ||
123 | armcpu->dtb_compatible); | ||
124 | |||
125 | - if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED | ||
126 | - && vms->smp_cpus > 1) { | ||
127 | + if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED && smp_cpus > 1) { | ||
128 | qemu_fdt_setprop_string(vms->fdt, nodename, | ||
129 | "enable-method", "psci"); | ||
130 | } | ||
131 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) | ||
132 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
133 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | ||
134 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | ||
135 | - (1 << vms->smp_cpus) - 1); | ||
136 | + (1 << MACHINE(vms)->smp.cpus) - 1); | ||
137 | } | 84 | } |
138 | 85 | ||
139 | qemu_fdt_add_subnode(vms->fdt, "/pmu"); | 86 | - isabus = ISA_BUS(qbus_create(TYPE_ISA_BUS, dev, NULL)); |
140 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) | 87 | + isabus = ISA_BUS(qbus_new(TYPE_ISA_BUS, dev, NULL)); |
141 | * virt_cpu_post_init() must be called after the CPUs have | 88 | isabus->address_space = address_space; |
142 | * been realized and the GIC has been created. | 89 | isabus->address_space_io = address_space_io; |
143 | */ | 90 | return isabus; |
144 | -static void virt_cpu_post_init(VirtMachineState *vms, int max_cpus, | 91 | diff --git a/hw/misc/auxbus.c b/hw/misc/auxbus.c |
145 | - MemoryRegion *sysmem) | 92 | index XXXXXXX..XXXXXXX 100644 |
146 | +static void virt_cpu_post_init(VirtMachineState *vms, MemoryRegion *sysmem) | 93 | --- a/hw/misc/auxbus.c |
147 | { | 94 | +++ b/hw/misc/auxbus.c |
148 | + int max_cpus = MACHINE(vms)->smp.max_cpus; | 95 | @@ -XXX,XX +XXX,XX @@ AUXBus *aux_bus_init(DeviceState *parent, const char *name) |
149 | bool aarch64, pmu, steal_time; | 96 | AUXBus *bus; |
150 | CPUState *cpu; | 97 | Object *auxtoi2c; |
151 | 98 | ||
152 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 99 | - bus = AUX_BUS(qbus_create(TYPE_AUX_BUS, parent, name)); |
153 | exit(1); | 100 | + bus = AUX_BUS(qbus_new(TYPE_AUX_BUS, parent, name)); |
154 | } | 101 | auxtoi2c = object_new_with_props(TYPE_AUXTOI2C, OBJECT(bus), "i2c", |
155 | 102 | &error_abort, NULL); | |
156 | - vms->smp_cpus = smp_cpus; | 103 | |
157 | - | 104 | diff --git a/hw/pci/pci.c b/hw/pci/pci.c |
158 | if (vms->virt && kvm_enabled()) { | 105 | index XXXXXXX..XXXXXXX 100644 |
159 | error_report("mach-virt: KVM does not support providing " | 106 | --- a/hw/pci/pci.c |
160 | "Virtualization extensions to the guest CPU"); | 107 | +++ b/hw/pci/pci.c |
161 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 108 | @@ -XXX,XX +XXX,XX @@ PCIBus *pci_root_bus_new(DeviceState *parent, const char *name, |
162 | create_fdt(vms); | 109 | { |
163 | 110 | PCIBus *bus; | |
164 | possible_cpus = mc->possible_cpu_arch_ids(machine); | 111 | |
165 | + assert(possible_cpus->len == max_cpus); | 112 | - bus = PCI_BUS(qbus_create(typename, parent, name)); |
166 | for (n = 0; n < possible_cpus->len; n++) { | 113 | + bus = PCI_BUS(qbus_new(typename, parent, name)); |
167 | Object *cpuobj; | 114 | pci_root_bus_internal_init(bus, parent, address_space_mem, |
168 | CPUState *cs; | 115 | address_space_io, devfn_min); |
169 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 116 | return bus; |
170 | 117 | diff --git a/hw/ppc/spapr_vio.c b/hw/ppc/spapr_vio.c | |
171 | create_gic(vms); | 118 | index XXXXXXX..XXXXXXX 100644 |
172 | 119 | --- a/hw/ppc/spapr_vio.c | |
173 | - virt_cpu_post_init(vms, possible_cpus->len, sysmem); | 120 | +++ b/hw/ppc/spapr_vio.c |
174 | + virt_cpu_post_init(vms, sysmem); | 121 | @@ -XXX,XX +XXX,XX @@ SpaprVioBus *spapr_vio_bus_init(void) |
175 | 122 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | |
176 | fdt_add_pmu_nodes(vms); | 123 | |
177 | 124 | /* Create bus on bridge device */ | |
125 | - qbus = qbus_create(TYPE_SPAPR_VIO_BUS, dev, "spapr-vio"); | ||
126 | + qbus = qbus_new(TYPE_SPAPR_VIO_BUS, dev, "spapr-vio"); | ||
127 | bus = SPAPR_VIO_BUS(qbus); | ||
128 | bus->next_reg = SPAPR_VIO_REG_BASE; | ||
129 | |||
130 | diff --git a/hw/s390x/ap-bridge.c b/hw/s390x/ap-bridge.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/hw/s390x/ap-bridge.c | ||
133 | +++ b/hw/s390x/ap-bridge.c | ||
134 | @@ -XXX,XX +XXX,XX @@ void s390_init_ap(void) | ||
135 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
136 | |||
137 | /* Create bus on bridge device */ | ||
138 | - bus = qbus_create(TYPE_AP_BUS, dev, TYPE_AP_BUS); | ||
139 | + bus = qbus_new(TYPE_AP_BUS, dev, TYPE_AP_BUS); | ||
140 | |||
141 | /* Enable hotplugging */ | ||
142 | qbus_set_hotplug_handler(bus, OBJECT(dev)); | ||
143 | diff --git a/hw/s390x/css-bridge.c b/hw/s390x/css-bridge.c | ||
144 | index XXXXXXX..XXXXXXX 100644 | ||
145 | --- a/hw/s390x/css-bridge.c | ||
146 | +++ b/hw/s390x/css-bridge.c | ||
147 | @@ -XXX,XX +XXX,XX @@ VirtualCssBus *virtual_css_bus_init(void) | ||
148 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
149 | |||
150 | /* Create bus on bridge device */ | ||
151 | - bus = qbus_create(TYPE_VIRTUAL_CSS_BUS, dev, "virtual-css"); | ||
152 | + bus = qbus_new(TYPE_VIRTUAL_CSS_BUS, dev, "virtual-css"); | ||
153 | cbus = VIRTUAL_CSS_BUS(bus); | ||
154 | |||
155 | /* Enable hotplugging */ | ||
156 | diff --git a/hw/s390x/s390-pci-bus.c b/hw/s390x/s390-pci-bus.c | ||
157 | index XXXXXXX..XXXXXXX 100644 | ||
158 | --- a/hw/s390x/s390-pci-bus.c | ||
159 | +++ b/hw/s390x/s390-pci-bus.c | ||
160 | @@ -XXX,XX +XXX,XX @@ static void s390_pcihost_realize(DeviceState *dev, Error **errp) | ||
161 | qbus_set_hotplug_handler(bus, OBJECT(dev)); | ||
162 | phb->bus = b; | ||
163 | |||
164 | - s->bus = S390_PCI_BUS(qbus_create(TYPE_S390_PCI_BUS, dev, NULL)); | ||
165 | + s->bus = S390_PCI_BUS(qbus_new(TYPE_S390_PCI_BUS, dev, NULL)); | ||
166 | qbus_set_hotplug_handler(BUS(s->bus), OBJECT(dev)); | ||
167 | |||
168 | s->iommu_table = g_hash_table_new_full(g_int64_hash, g_int64_equal, | ||
169 | diff --git a/hw/ssi/ssi.c b/hw/ssi/ssi.c | ||
170 | index XXXXXXX..XXXXXXX 100644 | ||
171 | --- a/hw/ssi/ssi.c | ||
172 | +++ b/hw/ssi/ssi.c | ||
173 | @@ -XXX,XX +XXX,XX @@ DeviceState *ssi_create_peripheral(SSIBus *bus, const char *name) | ||
174 | SSIBus *ssi_create_bus(DeviceState *parent, const char *name) | ||
175 | { | ||
176 | BusState *bus; | ||
177 | - bus = qbus_create(TYPE_SSI_BUS, parent, name); | ||
178 | + bus = qbus_new(TYPE_SSI_BUS, parent, name); | ||
179 | return SSI_BUS(bus); | ||
180 | } | ||
181 | |||
182 | diff --git a/hw/xen/xen-bus.c b/hw/xen/xen-bus.c | ||
183 | index XXXXXXX..XXXXXXX 100644 | ||
184 | --- a/hw/xen/xen-bus.c | ||
185 | +++ b/hw/xen/xen-bus.c | ||
186 | @@ -XXX,XX +XXX,XX @@ type_init(xen_register_types) | ||
187 | void xen_bus_init(void) | ||
188 | { | ||
189 | DeviceState *dev = qdev_new(TYPE_XEN_BRIDGE); | ||
190 | - BusState *bus = qbus_create(TYPE_XEN_BUS, dev, NULL); | ||
191 | + BusState *bus = qbus_new(TYPE_XEN_BUS, dev, NULL); | ||
192 | |||
193 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
194 | qbus_set_bus_hotplug_handler(bus); | ||
195 | diff --git a/hw/xen/xen-legacy-backend.c b/hw/xen/xen-legacy-backend.c | ||
196 | index XXXXXXX..XXXXXXX 100644 | ||
197 | --- a/hw/xen/xen-legacy-backend.c | ||
198 | +++ b/hw/xen/xen-legacy-backend.c | ||
199 | @@ -XXX,XX +XXX,XX @@ int xen_be_init(void) | ||
200 | |||
201 | xen_sysdev = qdev_new(TYPE_XENSYSDEV); | ||
202 | sysbus_realize_and_unref(SYS_BUS_DEVICE(xen_sysdev), &error_fatal); | ||
203 | - xen_sysbus = qbus_create(TYPE_XENSYSBUS, xen_sysdev, "xen-sysbus"); | ||
204 | + xen_sysbus = qbus_new(TYPE_XENSYSBUS, xen_sysdev, "xen-sysbus"); | ||
205 | qbus_set_bus_hotplug_handler(xen_sysbus); | ||
206 | |||
207 | return 0; | ||
178 | -- | 208 | -- |
179 | 2.20.1 | 209 | 2.20.1 |
180 | 210 | ||
181 | 211 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The CCR is a register most of whose bits are banked between security | ||
2 | states but where BFHFNMIGN is not, and we keep it in the non-secure | ||
3 | entry of the v7m.ccr[] array. The logic which tries to handle this | ||
4 | bit fails to implement the "RAZ/WI from Nonsecure if AIRCR.BFHFNMINS | ||
5 | is zero" requirement; correct the omission. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201210201433.26262-2-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/intc/armv7m_nvic.c | 15 +++++++++++++++ | ||
12 | 1 file changed, 15 insertions(+) | ||
13 | |||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/intc/armv7m_nvic.c | ||
17 | +++ b/hw/intc/armv7m_nvic.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
19 | */ | ||
20 | val = cpu->env.v7m.ccr[attrs.secure]; | ||
21 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | ||
22 | + /* BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0 */ | ||
23 | + if (!attrs.secure) { | ||
24 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
25 | + val &= ~R_V7M_CCR_BFHFNMIGN_MASK; | ||
26 | + } | ||
27 | + } | ||
28 | return val; | ||
29 | case 0xd24: /* System Handler Control and State (SHCSR) */ | ||
30 | if (!arm_feature(&cpu->env, ARM_FEATURE_V7)) { | ||
31 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
32 | (cpu->env.v7m.ccr[M_REG_NS] & ~R_V7M_CCR_BFHFNMIGN_MASK) | ||
33 | | (value & R_V7M_CCR_BFHFNMIGN_MASK); | ||
34 | value &= ~R_V7M_CCR_BFHFNMIGN_MASK; | ||
35 | + } else { | ||
36 | + /* | ||
37 | + * BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0, so | ||
38 | + * preserve the state currently in the NS element of the array | ||
39 | + */ | ||
40 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
41 | + value &= ~R_V7M_CCR_BFHFNMIGN_MASK; | ||
42 | + value |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | ||
43 | + } | ||
44 | } | ||
45 | |||
46 | cpu->env.v7m.ccr[attrs.secure] = value; | ||
47 | -- | ||
48 | 2.20.1 | ||
49 | |||
50 | diff view generated by jsdifflib |
1 | Now that we have implemented all the features needed by the v8.1M | 1 | The function ide_bus_new() does an in-place initialization. Rename |
---|---|---|---|
2 | architecture, we can add the model of the Cortex-M55. This is the | 2 | it to ide_bus_init() to follow our _init vs _new convention. |
3 | configuration without MVE support; we'll add MVE later. | ||
4 | 3 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
7 | Message-id: 20201210201433.26262-5-peter.maydell@linaro.org | 6 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
7 | Reviewed-by: Corey Minyard <cminyard@mvista.com> | ||
8 | Reviewed-by: John Snow <jsnow@redhat.com> | ||
9 | Acked-by: John Snow <jsnow@redhat.com> (Feel free to merge.) | ||
10 | Message-id: 20210923121153.23754-7-peter.maydell@linaro.org | ||
8 | --- | 11 | --- |
9 | target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++ | 12 | include/hw/ide/internal.h | 4 ++-- |
10 | 1 file changed, 42 insertions(+) | 13 | hw/ide/ahci.c | 2 +- |
14 | hw/ide/cmd646.c | 2 +- | ||
15 | hw/ide/isa.c | 2 +- | ||
16 | hw/ide/macio.c | 2 +- | ||
17 | hw/ide/microdrive.c | 2 +- | ||
18 | hw/ide/mmio.c | 2 +- | ||
19 | hw/ide/piix.c | 2 +- | ||
20 | hw/ide/qdev.c | 2 +- | ||
21 | hw/ide/sii3112.c | 2 +- | ||
22 | hw/ide/via.c | 2 +- | ||
23 | 11 files changed, 12 insertions(+), 12 deletions(-) | ||
11 | 24 | ||
12 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 25 | diff --git a/include/hw/ide/internal.h b/include/hw/ide/internal.h |
13 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu_tcg.c | 27 | --- a/include/hw/ide/internal.h |
15 | +++ b/target/arm/cpu_tcg.c | 28 | +++ b/include/hw/ide/internal.h |
16 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | 29 | @@ -XXX,XX +XXX,XX @@ void ide_atapi_cmd(IDEState *s); |
17 | cpu->ctr = 0x8000c000; | 30 | void ide_atapi_cmd_reply_end(IDEState *s); |
31 | |||
32 | /* hw/ide/qdev.c */ | ||
33 | -void ide_bus_new(IDEBus *idebus, size_t idebus_size, DeviceState *dev, | ||
34 | - int bus_id, int max_units); | ||
35 | +void ide_bus_init(IDEBus *idebus, size_t idebus_size, DeviceState *dev, | ||
36 | + int bus_id, int max_units); | ||
37 | IDEDevice *ide_create_drive(IDEBus *bus, int unit, DriveInfo *drive); | ||
38 | |||
39 | int ide_handle_rw_error(IDEState *s, int error, int op); | ||
40 | diff --git a/hw/ide/ahci.c b/hw/ide/ahci.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/ide/ahci.c | ||
43 | +++ b/hw/ide/ahci.c | ||
44 | @@ -XXX,XX +XXX,XX @@ void ahci_realize(AHCIState *s, DeviceState *qdev, AddressSpace *as, int ports) | ||
45 | for (i = 0; i < s->ports; i++) { | ||
46 | AHCIDevice *ad = &s->dev[i]; | ||
47 | |||
48 | - ide_bus_new(&ad->port, sizeof(ad->port), qdev, i, 1); | ||
49 | + ide_bus_init(&ad->port, sizeof(ad->port), qdev, i, 1); | ||
50 | ide_init2(&ad->port, irqs[i]); | ||
51 | |||
52 | ad->hba = s; | ||
53 | diff --git a/hw/ide/cmd646.c b/hw/ide/cmd646.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/hw/ide/cmd646.c | ||
56 | +++ b/hw/ide/cmd646.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static void pci_cmd646_ide_realize(PCIDevice *dev, Error **errp) | ||
58 | |||
59 | qdev_init_gpio_in(ds, cmd646_set_irq, 2); | ||
60 | for (i = 0; i < 2; i++) { | ||
61 | - ide_bus_new(&d->bus[i], sizeof(d->bus[i]), ds, i, 2); | ||
62 | + ide_bus_init(&d->bus[i], sizeof(d->bus[i]), ds, i, 2); | ||
63 | ide_init2(&d->bus[i], qdev_get_gpio_in(ds, i)); | ||
64 | |||
65 | bmdma_init(&d->bus[i], &d->bmdma[i], d); | ||
66 | diff --git a/hw/ide/isa.c b/hw/ide/isa.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/ide/isa.c | ||
69 | +++ b/hw/ide/isa.c | ||
70 | @@ -XXX,XX +XXX,XX @@ static void isa_ide_realizefn(DeviceState *dev, Error **errp) | ||
71 | ISADevice *isadev = ISA_DEVICE(dev); | ||
72 | ISAIDEState *s = ISA_IDE(dev); | ||
73 | |||
74 | - ide_bus_new(&s->bus, sizeof(s->bus), dev, 0, 2); | ||
75 | + ide_bus_init(&s->bus, sizeof(s->bus), dev, 0, 2); | ||
76 | ide_init_ioport(&s->bus, isadev, s->iobase, s->iobase2); | ||
77 | isa_init_irq(isadev, &s->irq, s->isairq); | ||
78 | ide_init2(&s->bus, s->irq); | ||
79 | diff --git a/hw/ide/macio.c b/hw/ide/macio.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/ide/macio.c | ||
82 | +++ b/hw/ide/macio.c | ||
83 | @@ -XXX,XX +XXX,XX @@ static void macio_ide_initfn(Object *obj) | ||
84 | SysBusDevice *d = SYS_BUS_DEVICE(obj); | ||
85 | MACIOIDEState *s = MACIO_IDE(obj); | ||
86 | |||
87 | - ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2); | ||
88 | + ide_bus_init(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2); | ||
89 | memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000); | ||
90 | sysbus_init_mmio(d, &s->mem); | ||
91 | sysbus_init_irq(d, &s->real_ide_irq); | ||
92 | diff --git a/hw/ide/microdrive.c b/hw/ide/microdrive.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/hw/ide/microdrive.c | ||
95 | +++ b/hw/ide/microdrive.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static void microdrive_init(Object *obj) | ||
97 | { | ||
98 | MicroDriveState *md = MICRODRIVE(obj); | ||
99 | |||
100 | - ide_bus_new(&md->bus, sizeof(md->bus), DEVICE(obj), 0, 1); | ||
101 | + ide_bus_init(&md->bus, sizeof(md->bus), DEVICE(obj), 0, 1); | ||
18 | } | 102 | } |
19 | 103 | ||
20 | +static void cortex_m55_initfn(Object *obj) | 104 | static void microdrive_class_init(ObjectClass *oc, void *data) |
21 | +{ | 105 | diff --git a/hw/ide/mmio.c b/hw/ide/mmio.c |
22 | + ARMCPU *cpu = ARM_CPU(obj); | 106 | index XXXXXXX..XXXXXXX 100644 |
23 | + | 107 | --- a/hw/ide/mmio.c |
24 | + set_feature(&cpu->env, ARM_FEATURE_V8); | 108 | +++ b/hw/ide/mmio.c |
25 | + set_feature(&cpu->env, ARM_FEATURE_V8_1M); | 109 | @@ -XXX,XX +XXX,XX @@ static void mmio_ide_initfn(Object *obj) |
26 | + set_feature(&cpu->env, ARM_FEATURE_M); | 110 | SysBusDevice *d = SYS_BUS_DEVICE(obj); |
27 | + set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | 111 | MMIOState *s = MMIO_IDE(obj); |
28 | + set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | 112 | |
29 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | 113 | - ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2); |
30 | + cpu->midr = 0x410fd221; /* r0p1 */ | 114 | + ide_bus_init(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2); |
31 | + cpu->revidr = 0; | 115 | sysbus_init_irq(d, &s->irq); |
32 | + cpu->pmsav7_dregion = 16; | 116 | } |
33 | + cpu->sau_sregion = 8; | 117 | |
34 | + /* | 118 | diff --git a/hw/ide/piix.c b/hw/ide/piix.c |
35 | + * These are the MVFR* values for the FPU, no MVE configuration; | 119 | index XXXXXXX..XXXXXXX 100644 |
36 | + * we will update them later when we implement MVE | 120 | --- a/hw/ide/piix.c |
37 | + */ | 121 | +++ b/hw/ide/piix.c |
38 | + cpu->isar.mvfr0 = 0x10110221; | 122 | @@ -XXX,XX +XXX,XX @@ static int pci_piix_init_ports(PCIIDEState *d) |
39 | + cpu->isar.mvfr1 = 0x12100011; | 123 | int i, ret; |
40 | + cpu->isar.mvfr2 = 0x00000040; | 124 | |
41 | + cpu->isar.id_pfr0 = 0x20000030; | 125 | for (i = 0; i < 2; i++) { |
42 | + cpu->isar.id_pfr1 = 0x00000230; | 126 | - ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2); |
43 | + cpu->isar.id_dfr0 = 0x10200000; | 127 | + ide_bus_init(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2); |
44 | + cpu->id_afr0 = 0x00000000; | 128 | ret = ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase, |
45 | + cpu->isar.id_mmfr0 = 0x00111040; | 129 | port_info[i].iobase2); |
46 | + cpu->isar.id_mmfr1 = 0x00000000; | 130 | if (ret) { |
47 | + cpu->isar.id_mmfr2 = 0x01000000; | 131 | diff --git a/hw/ide/qdev.c b/hw/ide/qdev.c |
48 | + cpu->isar.id_mmfr3 = 0x00000011; | 132 | index XXXXXXX..XXXXXXX 100644 |
49 | + cpu->isar.id_isar0 = 0x01103110; | 133 | --- a/hw/ide/qdev.c |
50 | + cpu->isar.id_isar1 = 0x02212000; | 134 | +++ b/hw/ide/qdev.c |
51 | + cpu->isar.id_isar2 = 0x20232232; | 135 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ide_bus_info = { |
52 | + cpu->isar.id_isar3 = 0x01111131; | 136 | .class_init = ide_bus_class_init, |
53 | + cpu->isar.id_isar4 = 0x01310132; | 137 | }; |
54 | + cpu->isar.id_isar5 = 0x00000000; | 138 | |
55 | + cpu->isar.id_isar6 = 0x00000000; | 139 | -void ide_bus_new(IDEBus *idebus, size_t idebus_size, DeviceState *dev, |
56 | + cpu->clidr = 0x00000000; /* caches not implemented */ | 140 | +void ide_bus_init(IDEBus *idebus, size_t idebus_size, DeviceState *dev, |
57 | + cpu->ctr = 0x8303c003; | 141 | int bus_id, int max_units) |
58 | +} | 142 | { |
59 | + | 143 | qbus_init(idebus, idebus_size, TYPE_IDE_BUS, dev, NULL); |
60 | static const ARMCPRegInfo cortexr5_cp_reginfo[] = { | 144 | diff --git a/hw/ide/sii3112.c b/hw/ide/sii3112.c |
61 | /* Dummy the TCM region regs for the moment */ | 145 | index XXXXXXX..XXXXXXX 100644 |
62 | { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, | 146 | --- a/hw/ide/sii3112.c |
63 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | 147 | +++ b/hw/ide/sii3112.c |
64 | .class_init = arm_v7m_class_init }, | 148 | @@ -XXX,XX +XXX,XX @@ static void sii3112_pci_realize(PCIDevice *dev, Error **errp) |
65 | { .name = "cortex-m33", .initfn = cortex_m33_initfn, | 149 | |
66 | .class_init = arm_v7m_class_init }, | 150 | qdev_init_gpio_in(ds, sii3112_set_irq, 2); |
67 | + { .name = "cortex-m55", .initfn = cortex_m55_initfn, | 151 | for (i = 0; i < 2; i++) { |
68 | + .class_init = arm_v7m_class_init }, | 152 | - ide_bus_new(&s->bus[i], sizeof(s->bus[i]), ds, i, 1); |
69 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | 153 | + ide_bus_init(&s->bus[i], sizeof(s->bus[i]), ds, i, 1); |
70 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, | 154 | ide_init2(&s->bus[i], qdev_get_gpio_in(ds, i)); |
71 | { .name = "ti925t", .initfn = ti925t_initfn }, | 155 | |
156 | bmdma_init(&s->bus[i], &s->bmdma[i], s); | ||
157 | diff --git a/hw/ide/via.c b/hw/ide/via.c | ||
158 | index XXXXXXX..XXXXXXX 100644 | ||
159 | --- a/hw/ide/via.c | ||
160 | +++ b/hw/ide/via.c | ||
161 | @@ -XXX,XX +XXX,XX @@ static void via_ide_realize(PCIDevice *dev, Error **errp) | ||
162 | |||
163 | qdev_init_gpio_in(ds, via_ide_set_irq, 2); | ||
164 | for (i = 0; i < 2; i++) { | ||
165 | - ide_bus_new(&d->bus[i], sizeof(d->bus[i]), ds, i, 2); | ||
166 | + ide_bus_init(&d->bus[i], sizeof(d->bus[i]), ds, i, 2); | ||
167 | ide_init2(&d->bus[i], qdev_get_gpio_in(ds, i)); | ||
168 | |||
169 | bmdma_init(&d->bus[i], &d->bmdma[i], d); | ||
72 | -- | 170 | -- |
73 | 2.20.1 | 171 | 2.20.1 |
74 | 172 | ||
75 | 173 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Xuzhou Cheng <xuzhou.cheng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | At present, when booting U-Boot on QEMU sabrelite, we see: | 3 | The Linux spi-imx driver does not work on QEMU. The reason is that the |
4 | state of m25p80 loops in STATE_READING_DATA state after receiving | ||
5 | RDSR command, the new command is ignored. Before sending a new command, | ||
6 | CS line should be pulled high to make the state of m25p80 back to IDLE. | ||
4 | 7 | ||
5 | Net: Board Net Initialization Failed | 8 | Currently the SPI flash CS line is connected to the SPI controller, but |
6 | No ethernet found. | 9 | on the real board, it's connected to GPIO3_19. This matches the ecspi1 |
10 | device node in the board dts. | ||
7 | 11 | ||
8 | U-Boot scans PHY at address 4/5/6/7 (see board_eth_init() in the | 12 | ecspi1 node in imx6qdl-sabrelite.dtsi: |
9 | U-Boot source: board/boundary/nitrogen6x/nitrogen6x.c). On the real | 13 | &ecspi1 { |
10 | board, the Ethernet PHY is at address 6. Adjust this by updating the | 14 | cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>; |
11 | "fec-phy-num" property of the fsl_imx6 SoC object. | 15 | pinctrl-names = "default"; |
16 | pinctrl-0 = <&pinctrl_ecspi1>; | ||
17 | status = "okay"; | ||
12 | 18 | ||
13 | With this change, U-Boot sees the PHY but complains MAC address: | 19 | flash: m25p80@0 { |
20 | compatible = "sst,sst25vf016b", "jedec,spi-nor"; | ||
21 | spi-max-frequency = <20000000>; | ||
22 | reg = <0>; | ||
23 | }; | ||
24 | }; | ||
14 | 25 | ||
15 | Net: using phy at 6 | 26 | Should connect the SSI_GPIO_CS to GPIO3_19 when adding a spi-nor to |
16 | FEC [PRIME] | 27 | spi1 on sabrelite machine. |
17 | Error: FEC address not set. | ||
18 | 28 | ||
19 | This is due to U-Boot tries to read the MAC address from the fuse, | 29 | Verified this patch on Linux v5.14. |
20 | which QEMU does not have any valid content filled in. However this | ||
21 | does not prevent the Ethernet from working in QEMU. We just need to | ||
22 | set up the MAC address later in the U-Boot command shell, by: | ||
23 | 30 | ||
24 | => setenv ethaddr 00:11:22:33:44:55 | 31 | Logs: |
32 | # echo "01234567899876543210" > test | ||
33 | # mtd_debug erase /dev/mtd0 0x0 0x1000 | ||
34 | Erased 4096 bytes from address 0x00000000 in flash | ||
35 | # mtd_debug write /dev/mtdblock0 0x0 20 test | ||
36 | Copied 20 bytes from test to address 0x00000000 in flash | ||
37 | # mtd_debug read /dev/mtdblock0 0x0 20 test_out | ||
38 | Copied 20 bytes from address 0x00000000 in flash to test_out | ||
39 | # cat test_out | ||
40 | 01234567899876543210# | ||
25 | 41 | ||
26 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | 42 | Signed-off-by: Xuzhou Cheng <xuzhou.cheng@windriver.com> |
27 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 43 | Reported-by: Guenter Roeck <linux@roeck-us.net> |
28 | Message-id: 20210106063504.10841-4-bmeng.cn@gmail.com | 44 | Reviewed-by: Bin Meng <bin.meng@windriver.com> |
45 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
46 | Message-id: 20210927142825.491-1-xchengl.cn@gmail.com | ||
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 47 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
30 | --- | 48 | --- |
31 | hw/arm/sabrelite.c | 4 ++++ | 49 | hw/arm/sabrelite.c | 2 +- |
32 | 1 file changed, 4 insertions(+) | 50 | 1 file changed, 1 insertion(+), 1 deletion(-) |
33 | 51 | ||
34 | diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c | 52 | diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c |
35 | index XXXXXXX..XXXXXXX 100644 | 53 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/arm/sabrelite.c | 54 | --- a/hw/arm/sabrelite.c |
37 | +++ b/hw/arm/sabrelite.c | 55 | +++ b/hw/arm/sabrelite.c |
38 | @@ -XXX,XX +XXX,XX @@ static void sabrelite_init(MachineState *machine) | 56 | @@ -XXX,XX +XXX,XX @@ static void sabrelite_init(MachineState *machine) |
39 | 57 | qdev_realize_and_unref(flash_dev, BUS(spi_bus), &error_fatal); | |
40 | s = FSL_IMX6(object_new(TYPE_FSL_IMX6)); | 58 | |
41 | object_property_add_child(OBJECT(machine), "soc", OBJECT(s)); | 59 | cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0); |
42 | + | 60 | - sysbus_connect_irq(SYS_BUS_DEVICE(spi_dev), 1, cs_line); |
43 | + /* Ethernet PHY address is 6 */ | 61 | + qdev_connect_gpio_out(DEVICE(&s->gpio[2]), 19, cs_line); |
44 | + object_property_set_int(OBJECT(s), "fec-phy-num", 6, &error_fatal); | 62 | } |
45 | + | 63 | } |
46 | qdev_realize(DEVICE(s), NULL, &error_fatal); | 64 | } |
47 | |||
48 | memory_region_add_subregion(get_system_memory(), FSL_IMX6_MMDC_ADDR, | ||
49 | -- | 65 | -- |
50 | 2.20.1 | 66 | 2.20.1 |
51 | 67 | ||
52 | 68 | diff view generated by jsdifflib |