1 | Nothing too exciting, but does include the last bits of v8.1M support work. | 1 | Mostly just bug fixes. The important one here is |
---|---|---|---|
2 | hw/intc/arm_gic: Fix interrupt ID in GICD_SGIR register | ||
3 | which fixes a buffer overrun that's a security issue if you're running | ||
4 | KVM on Arm with kernel-irqchip=off (which hopefully nobody is doing in | ||
5 | a security context, because kernel-irqchip=on is the default and the | ||
6 | sensible choice for performance). | ||
2 | 7 | ||
3 | -- PMM | 8 | -- PMM |
4 | 9 | ||
5 | The following changes since commit e79de63ab1bd1f6550e7b915e433bec1ad1a870a: | 10 | The following changes since commit cf7ca7d5b9faca13f1f8e3ea92cfb2f741eb0c0e: |
6 | 11 | ||
7 | Merge remote-tracking branch 'remotes/rth-gitlab/tags/pull-tcg-20210107' into staging (2021-01-07 20:34:05 +0000) | 12 | Merge remote-tracking branch 'remotes/stefanha-gitlab/tags/tracing-pull-request' into staging (2021-02-01 16:28:00 +0000) |
8 | 13 | ||
9 | are available in the Git repository at: | 14 | are available in the Git repository at: |
10 | 15 | ||
11 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210108 | 16 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210202-1 |
12 | 17 | ||
13 | for you to fetch changes up to c9f8511ea8d2b80723af0fea1f716d752c1b5208: | 18 | for you to fetch changes up to 14657850c9cc10948551fbb884c30eb5a3a7370a: |
14 | 19 | ||
15 | docs/system: arm: Add sabrelite board description (2021-01-08 15:13:39 +0000) | 20 | hw/arm: Display CPU type in machine description (2021-02-02 17:53:44 +0000) |
16 | 21 | ||
17 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
18 | target-arm queue: | 23 | target-arm queue: |
19 | * intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs | 24 | * hw/intc/arm_gic: Allow to use QTest without crashing |
20 | * target/arm: Fix MTE0_ACTIVE | 25 | * hw/char/exynos4210_uart: Fix buffer size reporting with FIFO disabled |
21 | * target/arm: Implement v8.1M and Cortex-M55 model | 26 | * hw/char/exynos4210_uart: Fix missing call to report ready for input |
22 | * hw/arm/highbank: Drop dead KVM support code | 27 | * hw/arm/smmuv3: Fix addr_mask for range-based invalidation |
23 | * util/qemu-timer: Make timer_free() imply timer_del() | 28 | * hw/ssi/imx_spi: Fix various minor bugs |
24 | * various devices: Use ptimer_free() in finalize function | 29 | * hw/intc/arm_gic: Fix interrupt ID in GICD_SGIR register |
25 | * docs/system: arm: Add sabrelite board description | 30 | * hw/arm: Add missing Kconfig dependencies |
26 | * sabrelite: Minor fixes to allow booting U-Boot | 31 | * hw/arm: Display CPU type in machine description |
27 | 32 | ||
28 | ---------------------------------------------------------------- | 33 | ---------------------------------------------------------------- |
29 | Andrew Jones (1): | 34 | Bin Meng (5): |
30 | hw/arm/virt: Remove virt machine state 'smp_cpus' | 35 | hw/ssi: imx_spi: Use a macro for number of chip selects supported |
36 | hw/ssi: imx_spi: Remove imx_spi_update_irq() in imx_spi_reset() | ||
37 | hw/ssi: imx_spi: Round up the burst length to be multiple of 8 | ||
38 | hw/ssi: imx_spi: Correct the burst length > 32 bit transfer logic | ||
39 | hw/ssi: imx_spi: Correct tx and rx fifo endianness | ||
31 | 40 | ||
32 | Bin Meng (4): | 41 | Iris Johnson (2): |
33 | hw/misc: imx6_ccm: Update PMU_MISC0 reset value | 42 | hw/char/exynos4210_uart: Fix buffer size reporting with FIFO disabled |
34 | hw/msic: imx6_ccm: Correct register value for silicon type | 43 | hw/char/exynos4210_uart: Fix missing call to report ready for input |
35 | hw/arm: sabrelite: Connect the Ethernet PHY at address 6 | ||
36 | docs/system: arm: Add sabrelite board description | ||
37 | 44 | ||
38 | Edgar E. Iglesias (1): | 45 | Philippe Mathieu-Daudé (12): |
39 | intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs | 46 | hw/intc/arm_gic: Allow to use QTest without crashing |
47 | hw/ssi: imx_spi: Remove pointless variable initialization | ||
48 | hw/ssi: imx_spi: Rework imx_spi_reset() to keep CONREG register value | ||
49 | hw/ssi: imx_spi: Rework imx_spi_read() to handle block disabled | ||
50 | hw/ssi: imx_spi: Rework imx_spi_write() to handle block disabled | ||
51 | hw/intc/arm_gic: Fix interrupt ID in GICD_SGIR register | ||
52 | hw/arm/stm32f405_soc: Add missing dependency on OR_IRQ | ||
53 | hw/arm/exynos4210: Add missing dependency on OR_IRQ | ||
54 | hw/arm/xlnx-versal: Versal SoC requires ZDMA | ||
55 | hw/arm/xlnx-versal: Versal SoC requires ZynqMP peripherals | ||
56 | hw/net/can: ZynqMP CAN device requires PTIMER | ||
57 | hw/arm: Display CPU type in machine description | ||
40 | 58 | ||
41 | Gan Qixin (7): | 59 | Xuzhou Cheng (1): |
42 | digic-timer: Use ptimer_free() in the finalize function to avoid memleaks | 60 | hw/ssi: imx_spi: Disable chip selects when controller is disabled |
43 | allwinner-a10-pit: Use ptimer_free() in the finalize function to avoid memleaks | ||
44 | exynos4210_rtc: Use ptimer_free() in the finalize function to avoid memleaks | ||
45 | exynos4210_pwm: Use ptimer_free() in the finalize function to avoid memleaks | ||
46 | mss-timer: Use ptimer_free() in the finalize function to avoid memleaks | ||
47 | musicpal: Use ptimer_free() in the finalize function to avoid memleaks | ||
48 | exynos4210_mct: Use ptimer_free() in the finalize function to avoid memleaks | ||
49 | 61 | ||
50 | Peter Maydell (9): | 62 | Zenghui Yu (1): |
51 | hw/intc/armv7m_nvic: Correct handling of CCR.BFHFNMIGN | 63 | hw/arm/smmuv3: Fix addr_mask for range-based invalidation |
52 | target/arm: Correct store of FPSCR value via FPCXT_S | ||
53 | target/arm: Implement FPCXT_NS fp system register | ||
54 | target/arm: Implement Cortex-M55 model | ||
55 | hw/arm/highbank: Drop dead KVM support code | ||
56 | util/qemu-timer: Make timer_free() imply timer_del() | ||
57 | scripts/coccinelle: New script to remove unnecessary timer_del() calls | ||
58 | Remove superfluous timer_del() calls | ||
59 | target/arm: Remove timer_del()/timer_deinit() before timer_free() | ||
60 | 64 | ||
61 | Richard Henderson (1): | 65 | include/hw/ssi/imx_spi.h | 5 +- |
62 | target/arm: Fix MTE0_ACTIVE | 66 | hw/arm/digic_boards.c | 2 +- |
67 | hw/arm/microbit.c | 2 +- | ||
68 | hw/arm/netduino2.c | 2 +- | ||
69 | hw/arm/netduinoplus2.c | 2 +- | ||
70 | hw/arm/orangepi.c | 2 +- | ||
71 | hw/arm/smmuv3.c | 4 +- | ||
72 | hw/arm/stellaris.c | 4 +- | ||
73 | hw/char/exynos4210_uart.c | 7 ++- | ||
74 | hw/intc/arm_gic.c | 5 +- | ||
75 | hw/ssi/imx_spi.c | 153 +++++++++++++++++++++++++++++----------------- | ||
76 | hw/Kconfig | 1 + | ||
77 | hw/arm/Kconfig | 5 ++ | ||
78 | hw/dma/Kconfig | 3 + | ||
79 | hw/dma/meson.build | 2 +- | ||
80 | 15 files changed, 130 insertions(+), 69 deletions(-) | ||
63 | 81 | ||
64 | docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++ | ||
65 | docs/system/target-arm.rst | 1 + | ||
66 | scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++ | ||
67 | include/hw/arm/virt.h | 3 +- | ||
68 | include/qemu/timer.h | 24 +++--- | ||
69 | block/iscsi.c | 2 - | ||
70 | block/nbd.c | 1 - | ||
71 | block/qcow2.c | 1 - | ||
72 | hw/arm/highbank.c | 14 +-- | ||
73 | hw/arm/musicpal.c | 12 +++ | ||
74 | hw/arm/sabrelite.c | 4 + | ||
75 | hw/arm/virt-acpi-build.c | 9 +- | ||
76 | hw/arm/virt.c | 21 +++-- | ||
77 | hw/block/nvme.c | 2 - | ||
78 | hw/char/serial.c | 2 - | ||
79 | hw/char/virtio-serial-bus.c | 2 - | ||
80 | hw/ide/core.c | 1 - | ||
81 | hw/input/hid.c | 1 - | ||
82 | hw/intc/apic.c | 1 - | ||
83 | hw/intc/arm_gic.c | 4 +- | ||
84 | hw/intc/armv7m_nvic.c | 15 ++++ | ||
85 | hw/intc/ioapic.c | 1 - | ||
86 | hw/ipmi/ipmi_bmc_extern.c | 1 - | ||
87 | hw/misc/imx6_ccm.c | 4 +- | ||
88 | hw/net/e1000.c | 3 - | ||
89 | hw/net/e1000e_core.c | 8 -- | ||
90 | hw/net/pcnet-pci.c | 1 - | ||
91 | hw/net/rtl8139.c | 1 - | ||
92 | hw/net/spapr_llan.c | 1 - | ||
93 | hw/net/virtio-net.c | 2 - | ||
94 | hw/rtc/exynos4210_rtc.c | 9 ++ | ||
95 | hw/s390x/s390-pci-inst.c | 1 - | ||
96 | hw/sd/sd.c | 1 - | ||
97 | hw/sd/sdhci.c | 2 - | ||
98 | hw/timer/allwinner-a10-pit.c | 11 +++ | ||
99 | hw/timer/digic-timer.c | 8 ++ | ||
100 | hw/timer/exynos4210_mct.c | 14 +++ | ||
101 | hw/timer/exynos4210_pwm.c | 11 +++ | ||
102 | hw/timer/mss-timer.c | 13 +++ | ||
103 | hw/usb/dev-hub.c | 1 - | ||
104 | hw/usb/hcd-ehci.c | 1 - | ||
105 | hw/usb/hcd-ohci-pci.c | 1 - | ||
106 | hw/usb/hcd-uhci.c | 1 - | ||
107 | hw/usb/hcd-xhci.c | 1 - | ||
108 | hw/usb/redirect.c | 1 - | ||
109 | hw/vfio/display.c | 1 - | ||
110 | hw/virtio/vhost-vsock-common.c | 1 - | ||
111 | hw/virtio/virtio-balloon.c | 1 - | ||
112 | hw/virtio/virtio-rng.c | 1 - | ||
113 | hw/watchdog/wdt_diag288.c | 1 - | ||
114 | hw/watchdog/wdt_i6300esb.c | 1 - | ||
115 | migration/colo.c | 1 - | ||
116 | monitor/hmp-cmds.c | 1 - | ||
117 | net/announce.c | 1 - | ||
118 | net/colo-compare.c | 1 - | ||
119 | net/slirp.c | 1 - | ||
120 | replay/replay-debugging.c | 1 - | ||
121 | target/arm/cpu.c | 2 - | ||
122 | target/arm/cpu_tcg.c | 42 +++++++++ | ||
123 | target/arm/helper.c | 2 +- | ||
124 | target/s390x/cpu.c | 2 - | ||
125 | ui/console.c | 1 - | ||
126 | ui/spice-core.c | 1 - | ||
127 | util/throttle.c | 1 - | ||
128 | target/arm/translate-vfp.c.inc | 114 ++++++++++++++++++++++-- | ||
129 | 65 files changed, 421 insertions(+), 111 deletions(-) | ||
130 | create mode 100644 docs/system/arm/sabrelite.rst | ||
131 | create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci | ||
132 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Correct the indexing into s->cpu_ctlr for vCPUs. | 3 | Alexander reported an issue in gic_get_current_cpu() using the |
4 | fuzzer. Yet another "deref current_cpu with QTest" bug, reproducible | ||
5 | doing: | ||
4 | 6 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | $ echo readb 0xf03ff000 | qemu-system-arm -M npcm750-evb,accel=qtest -qtest stdio |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | [I 1611849440.651452] OPENED |
7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 9 | [R +0.242498] readb 0xf03ff000 |
8 | Message-id: 20201214222154.3480243-2-edgar.iglesias@gmail.com | 10 | hw/intc/arm_gic.c:63:29: runtime error: member access within null pointer of type 'CPUState' (aka 'struct CPUState') |
11 | SUMMARY: UndefinedBehaviorSanitizer: undefined-behavior hw/intc/arm_gic.c:63:29 in | ||
12 | AddressSanitizer:DEADLYSIGNAL | ||
13 | ================================================================= | ||
14 | ==3719691==ERROR: AddressSanitizer: SEGV on unknown address 0x0000000082a0 (pc 0x5618790ac882 bp 0x7ffca946f4f0 sp 0x7ffca946f4a0 T0) | ||
15 | ==3719691==The signal is caused by a READ memory access. | ||
16 | #0 0x5618790ac882 in gic_get_current_cpu hw/intc/arm_gic.c:63:29 | ||
17 | #1 0x5618790a8901 in gic_dist_readb hw/intc/arm_gic.c:955:11 | ||
18 | #2 0x5618790a7489 in gic_dist_read hw/intc/arm_gic.c:1158:17 | ||
19 | #3 0x56187adc573b in memory_region_read_with_attrs_accessor softmmu/memory.c:464:9 | ||
20 | #4 0x56187ad7903a in access_with_adjusted_size softmmu/memory.c:552:18 | ||
21 | #5 0x56187ad766d6 in memory_region_dispatch_read1 softmmu/memory.c:1426:16 | ||
22 | #6 0x56187ad758a8 in memory_region_dispatch_read softmmu/memory.c:1449:9 | ||
23 | #7 0x56187b09e84c in flatview_read_continue softmmu/physmem.c:2822:23 | ||
24 | #8 0x56187b0a0115 in flatview_read softmmu/physmem.c:2862:12 | ||
25 | #9 0x56187b09fc9e in address_space_read_full softmmu/physmem.c:2875:18 | ||
26 | #10 0x56187aa88633 in address_space_read include/exec/memory.h:2489:18 | ||
27 | #11 0x56187aa88633 in qtest_process_command softmmu/qtest.c:558:13 | ||
28 | #12 0x56187aa81881 in qtest_process_inbuf softmmu/qtest.c:797:9 | ||
29 | #13 0x56187aa80e02 in qtest_read softmmu/qtest.c:809:5 | ||
30 | |||
31 | current_cpu is NULL because QTest accelerator does not use CPU. | ||
32 | |||
33 | Fix by skipping the check and returning the first CPU index when | ||
34 | QTest accelerator is used, similarly to commit c781a2cc423 | ||
35 | ("hw/i386/vmport: Allow QTest use without crashing"). | ||
36 | |||
37 | Reported-by: Alexander Bulekov <alxndr@bu.edu> | ||
38 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
39 | Reviewed-by: Darren Kenny <darren.kenny@oracle.com> | ||
40 | Reviewed-by: Alexander Bulekov <alxndr@bu.edu> | ||
41 | Message-id: 20210128161417.3726358-1-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 42 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 43 | --- |
11 | hw/intc/arm_gic.c | 4 +++- | 44 | hw/intc/arm_gic.c | 3 ++- |
12 | 1 file changed, 3 insertions(+), 1 deletion(-) | 45 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | 46 | ||
14 | diff --git a/hw/intc/arm_gic.c b/hw/intc/arm_gic.c | 47 | diff --git a/hw/intc/arm_gic.c b/hw/intc/arm_gic.c |
15 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/intc/arm_gic.c | 49 | --- a/hw/intc/arm_gic.c |
17 | +++ b/hw/intc/arm_gic.c | 50 | +++ b/hw/intc/arm_gic.c |
18 | @@ -XXX,XX +XXX,XX @@ static inline void gic_get_best_virq(GICState *s, int cpu, | 51 | @@ -XXX,XX +XXX,XX @@ |
19 | static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt, | 52 | #include "qemu/module.h" |
20 | int group_mask) | 53 | #include "trace.h" |
54 | #include "sysemu/kvm.h" | ||
55 | +#include "sysemu/qtest.h" | ||
56 | |||
57 | /* #define DEBUG_GIC */ | ||
58 | |||
59 | @@ -XXX,XX +XXX,XX @@ static const uint8_t gic_id_gicv2[] = { | ||
60 | |||
61 | static inline int gic_get_current_cpu(GICState *s) | ||
21 | { | 62 | { |
22 | + int cpu_iface = virt ? (cpu + GIC_NCPU) : cpu; | 63 | - if (s->num_cpu > 1) { |
23 | + | 64 | + if (!qtest_enabled() && s->num_cpu > 1) { |
24 | if (!virt && !(s->ctlr & group_mask)) { | 65 | return current_cpu->cpu_index; |
25 | return false; | ||
26 | } | 66 | } |
27 | @@ -XXX,XX +XXX,XX @@ static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt, | 67 | return 0; |
28 | return false; | ||
29 | } | ||
30 | |||
31 | - if (!(s->cpu_ctlr[cpu] & group_mask)) { | ||
32 | + if (!(s->cpu_ctlr[cpu_iface] & group_mask)) { | ||
33 | return false; | ||
34 | } | ||
35 | |||
36 | -- | 68 | -- |
37 | 2.20.1 | 69 | 2.20.1 |
38 | 70 | ||
39 | 71 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Iris Johnson <iris@modwiz.com> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Currently the Exynos 4210 UART code always reports available FIFO space |
4 | exynos4210_mct_init function, so use ptimer_free() in the finalize function to | 4 | when the backend checks for buffer space. When the FIFO is disabled this |
5 | avoid it. | 5 | is behavior causes the backend chardev code to replace the data before the |
6 | guest can read it. | ||
6 | 7 | ||
7 | ASAN shows memory leak stack: | 8 | This patch changes adds the logic to report the capacity properly when the |
9 | FIFO is not being used. | ||
8 | 10 | ||
9 | Indirect leak of 96 byte(s) in 1 object(s) allocated from: | 11 | Buglink: https://bugs.launchpad.net/qemu/+bug/1913344 |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 12 | Signed-off-by: Iris Johnson <iris@modwiz.com> |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | 13 | Message-id: 20210128033655.1029577-1-iris@modwiz.com |
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf56b01a0 in exynos4210_mct_init /qemu/hw/timer/exynos4210_mct.c:1505 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
16 | #6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
17 | #7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
18 | #8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
19 | #9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
20 | #10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164 | ||
21 | #11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381 | ||
22 | #12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 16 | --- |
29 | hw/timer/exynos4210_mct.c | 14 ++++++++++++++ | 17 | hw/char/exynos4210_uart.c | 6 +++++- |
30 | 1 file changed, 14 insertions(+) | 18 | 1 file changed, 5 insertions(+), 1 deletion(-) |
31 | 19 | ||
32 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 20 | diff --git a/hw/char/exynos4210_uart.c b/hw/char/exynos4210_uart.c |
33 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/exynos4210_mct.c | 22 | --- a/hw/char/exynos4210_uart.c |
35 | +++ b/hw/timer/exynos4210_mct.c | 23 | +++ b/hw/char/exynos4210_uart.c |
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) | 24 | @@ -XXX,XX +XXX,XX @@ static int exynos4210_uart_can_receive(void *opaque) |
37 | sysbus_init_mmio(dev, &s->iomem); | 25 | { |
26 | Exynos4210UartState *s = (Exynos4210UartState *)opaque; | ||
27 | |||
28 | - return fifo_empty_elements_number(&s->rx); | ||
29 | + if (s->reg[I_(UFCON)] & UFCON_FIFO_ENABLE) { | ||
30 | + return fifo_empty_elements_number(&s->rx); | ||
31 | + } else { | ||
32 | + return !(s->reg[I_(UTRSTAT)] & UTRSTAT_Rx_BUFFER_DATA_READY); | ||
33 | + } | ||
38 | } | 34 | } |
39 | 35 | ||
40 | +static void exynos4210_mct_finalize(Object *obj) | 36 | static void exynos4210_uart_receive(void *opaque, const uint8_t *buf, int size) |
41 | +{ | ||
42 | + int i; | ||
43 | + Exynos4210MCTState *s = EXYNOS4210_MCT(obj); | ||
44 | + | ||
45 | + ptimer_free(s->g_timer.ptimer_frc); | ||
46 | + | ||
47 | + for (i = 0; i < 2; i++) { | ||
48 | + ptimer_free(s->l_timer[i].tick_timer.ptimer_tick); | ||
49 | + ptimer_free(s->l_timer[i].ptimer_frc); | ||
50 | + } | ||
51 | +} | ||
52 | + | ||
53 | static void exynos4210_mct_class_init(ObjectClass *klass, void *data) | ||
54 | { | ||
55 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
56 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_mct_info = { | ||
57 | .parent = TYPE_SYS_BUS_DEVICE, | ||
58 | .instance_size = sizeof(Exynos4210MCTState), | ||
59 | .instance_init = exynos4210_mct_init, | ||
60 | + .instance_finalize = exynos4210_mct_finalize, | ||
61 | .class_init = exynos4210_mct_class_init, | ||
62 | }; | ||
63 | |||
64 | -- | 37 | -- |
65 | 2.20.1 | 38 | 2.20.1 |
66 | 39 | ||
67 | 40 | diff view generated by jsdifflib |
1 | The Arm CPU finalize function uses a sequence of timer_del(), timer_deinit(), | 1 | From: Iris Johnson <iris@modwiz.com> |
---|---|---|---|
2 | timer_free() to free the timer. The timer_deinit() step in this was always | ||
3 | unnecessary, and now the timer_del() is implied by timer_free(), so we can | ||
4 | collapse this down to simply calling timer_free(). | ||
5 | 2 | ||
3 | When the frontend device has no space for a read the fd is removed | ||
4 | from polling to allow time for the guest to read and clear the buffer. | ||
5 | Without the call to qemu_chr_fe_accept_input(), the poll will not be | ||
6 | broken out of when the guest has cleared the buffer causing significant | ||
7 | IO delays that get worse with smaller buffers. | ||
8 | |||
9 | Buglink: https://bugs.launchpad.net/qemu/+bug/1913341 | ||
10 | Signed-off-by: Iris Johnson <iris@modwiz.com> | ||
11 | Message-id: 20210130184016.1787097-1-iris@modwiz.com | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201215154107.3255-5-peter.maydell@linaro.org | ||
10 | --- | 14 | --- |
11 | target/arm/cpu.c | 2 -- | 15 | hw/char/exynos4210_uart.c | 1 + |
12 | 1 file changed, 2 deletions(-) | 16 | 1 file changed, 1 insertion(+) |
13 | 17 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 18 | diff --git a/hw/char/exynos4210_uart.c b/hw/char/exynos4210_uart.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 20 | --- a/hw/char/exynos4210_uart.c |
17 | +++ b/target/arm/cpu.c | 21 | +++ b/hw/char/exynos4210_uart.c |
18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_finalizefn(Object *obj) | 22 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_uart_read(void *opaque, hwaddr offset, |
19 | } | 23 | s->reg[I_(UTRSTAT)] &= ~UTRSTAT_Rx_BUFFER_DATA_READY; |
20 | #ifndef CONFIG_USER_ONLY | 24 | res = s->reg[I_(URXH)]; |
21 | if (cpu->pmu_timer) { | 25 | } |
22 | - timer_del(cpu->pmu_timer); | 26 | + qemu_chr_fe_accept_input(&s->chr); |
23 | - timer_deinit(cpu->pmu_timer); | 27 | exynos4210_uart_update_dmabusy(s); |
24 | timer_free(cpu->pmu_timer); | 28 | trace_exynos_uart_read(s->channel, offset, |
25 | } | 29 | exynos4210_uart_regname(offset), res); |
26 | #endif | ||
27 | -- | 30 | -- |
28 | 2.20.1 | 31 | 2.20.1 |
29 | 32 | ||
30 | 33 | diff view generated by jsdifflib |
1 | From: Andrew Jones <drjones@redhat.com> | 1 | From: Zenghui Yu <yuzenghui@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | virt machine's 'smp_cpus' and machine->smp.cpus must always have the | 3 | When handling guest range-based IOTLB invalidation, we should decode the TG |
4 | same value. And, anywhere we have virt machine state we have machine | 4 | field into the corresponding translation granule size so that we can pass |
5 | state. So let's remove the redundancy. Also, to make it easier to see | 5 | the correct invalidation range to backend. Set @granule to (tg * 2 + 10) to |
6 | that machine->smp is the true source for "smp_cpus" and "max_cpus", | 6 | properly emulate the architecture. |
7 | avoid passing them in function parameters, preferring instead to get | ||
8 | them from the state. | ||
9 | 7 | ||
10 | No functional change intended. | 8 | Fixes: d52915616c05 ("hw/arm/smmuv3: Get prepared for range invalidation") |
11 | 9 | Signed-off-by: Zenghui Yu <yuzenghui@huawei.com> | |
12 | Signed-off-by: Andrew Jones <drjones@redhat.com> | 10 | Acked-by: Eric Auger <eric.auger@redhat.com> |
13 | Reviewed-by: David Edmondson <david.edmondson@oracle.com> | 11 | Message-id: 20210130043220.1345-1-yuzenghui@huawei.com |
14 | Reviewed-by: Ying Fang <fangying1@huawei.com> | ||
15 | Message-id: 20201215174815.51520-1-drjones@redhat.com | ||
16 | [PMM: minor formatting tweak to smp_cpus variable declaration] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 13 | --- |
19 | include/hw/arm/virt.h | 3 +-- | 14 | hw/arm/smmuv3.c | 4 +++- |
20 | hw/arm/virt-acpi-build.c | 9 +++++---- | 15 | 1 file changed, 3 insertions(+), 1 deletion(-) |
21 | hw/arm/virt.c | 21 ++++++++++----------- | ||
22 | 3 files changed, 16 insertions(+), 17 deletions(-) | ||
23 | 16 | ||
24 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 17 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
25 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/arm/virt.h | 19 | --- a/hw/arm/smmuv3.c |
27 | +++ b/include/hw/arm/virt.h | 20 | +++ b/hw/arm/smmuv3.c |
28 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | 21 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, |
29 | MemMapEntry *memmap; | ||
30 | char *pciehb_nodename; | ||
31 | const int *irqmap; | ||
32 | - int smp_cpus; | ||
33 | void *fdt; | ||
34 | int fdt_size; | ||
35 | uint32_t clock_phandle; | ||
36 | @@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms) | ||
37 | |||
38 | assert(vms->gic_version == VIRT_GIC_VERSION_3); | ||
39 | |||
40 | - return vms->smp_cpus > redist0_capacity ? 2 : 1; | ||
41 | + return MACHINE(vms)->smp.cpus > redist0_capacity ? 2 : 1; | ||
42 | } | ||
43 | |||
44 | #endif /* QEMU_ARM_VIRT_H */ | ||
45 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/virt-acpi-build.c | ||
48 | +++ b/hw/arm/virt-acpi-build.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | |||
51 | #define ACPI_BUILD_TABLE_SIZE 0x20000 | ||
52 | |||
53 | -static void acpi_dsdt_add_cpus(Aml *scope, int smp_cpus) | ||
54 | +static void acpi_dsdt_add_cpus(Aml *scope, VirtMachineState *vms) | ||
55 | { | 22 | { |
56 | + MachineState *ms = MACHINE(vms); | 23 | SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); |
57 | uint16_t i; | 24 | IOMMUTLBEvent event; |
58 | 25 | - uint8_t granule = tg; | |
59 | - for (i = 0; i < smp_cpus; i++) { | 26 | + uint8_t granule; |
60 | + for (i = 0; i < ms->smp.cpus; i++) { | 27 | |
61 | Aml *dev = aml_device("C%.03X", i); | 28 | if (!tg) { |
62 | aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0007"))); | 29 | SMMUEventInfo event = {.inval_ste_allowed = true}; |
63 | aml_append(dev, aml_name_decl("_UID", aml_int(i))); | 30 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, |
64 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | 31 | return; |
65 | gicd->base_address = cpu_to_le64(memmap[VIRT_GIC_DIST].base); | 32 | } |
66 | gicd->version = vms->gic_version; | 33 | granule = tt->granule_sz; |
67 | 34 | + } else { | |
68 | - for (i = 0; i < vms->smp_cpus; i++) { | 35 | + granule = tg * 2 + 10; |
69 | + for (i = 0; i < MACHINE(vms)->smp.cpus; i++) { | ||
70 | AcpiMadtGenericCpuInterface *gicc = acpi_data_push(table_data, | ||
71 | sizeof(*gicc)); | ||
72 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i)); | ||
73 | @@ -XXX,XX +XXX,XX @@ build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
74 | * the RTC ACPI device at all when using UEFI. | ||
75 | */ | ||
76 | scope = aml_scope("\\_SB"); | ||
77 | - acpi_dsdt_add_cpus(scope, vms->smp_cpus); | ||
78 | + acpi_dsdt_add_cpus(scope, vms); | ||
79 | acpi_dsdt_add_uart(scope, &memmap[VIRT_UART], | ||
80 | (irqmap[VIRT_UART] + ARM_SPI_BASE)); | ||
81 | if (vmc->acpi_expose_flash) { | ||
82 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/hw/arm/virt.c | ||
85 | +++ b/hw/arm/virt.c | ||
86 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
87 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
88 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | ||
89 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | ||
90 | - (1 << vms->smp_cpus) - 1); | ||
91 | + (1 << MACHINE(vms)->smp.cpus) - 1); | ||
92 | } | 36 | } |
93 | 37 | ||
94 | qemu_fdt_add_subnode(vms->fdt, "/timer"); | 38 | event.type = IOMMU_NOTIFIER_UNMAP; |
95 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
96 | int cpu; | ||
97 | int addr_cells = 1; | ||
98 | const MachineState *ms = MACHINE(vms); | ||
99 | + int smp_cpus = ms->smp.cpus; | ||
100 | |||
101 | /* | ||
102 | * From Documentation/devicetree/bindings/arm/cpus.txt | ||
103 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
104 | * The simplest way to go is to examine affinity IDs of all our CPUs. If | ||
105 | * at least one of them has Aff3 populated, we set #address-cells to 2. | ||
106 | */ | ||
107 | - for (cpu = 0; cpu < vms->smp_cpus; cpu++) { | ||
108 | + for (cpu = 0; cpu < smp_cpus; cpu++) { | ||
109 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | ||
110 | |||
111 | if (armcpu->mp_affinity & ARM_AFF3_MASK) { | ||
112 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
113 | qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#address-cells", addr_cells); | ||
114 | qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#size-cells", 0x0); | ||
115 | |||
116 | - for (cpu = vms->smp_cpus - 1; cpu >= 0; cpu--) { | ||
117 | + for (cpu = smp_cpus - 1; cpu >= 0; cpu--) { | ||
118 | char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); | ||
119 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | ||
120 | CPUState *cs = CPU(armcpu); | ||
121 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
122 | qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | ||
123 | armcpu->dtb_compatible); | ||
124 | |||
125 | - if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED | ||
126 | - && vms->smp_cpus > 1) { | ||
127 | + if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED && smp_cpus > 1) { | ||
128 | qemu_fdt_setprop_string(vms->fdt, nodename, | ||
129 | "enable-method", "psci"); | ||
130 | } | ||
131 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) | ||
132 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
133 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | ||
134 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | ||
135 | - (1 << vms->smp_cpus) - 1); | ||
136 | + (1 << MACHINE(vms)->smp.cpus) - 1); | ||
137 | } | ||
138 | |||
139 | qemu_fdt_add_subnode(vms->fdt, "/pmu"); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) | ||
141 | * virt_cpu_post_init() must be called after the CPUs have | ||
142 | * been realized and the GIC has been created. | ||
143 | */ | ||
144 | -static void virt_cpu_post_init(VirtMachineState *vms, int max_cpus, | ||
145 | - MemoryRegion *sysmem) | ||
146 | +static void virt_cpu_post_init(VirtMachineState *vms, MemoryRegion *sysmem) | ||
147 | { | ||
148 | + int max_cpus = MACHINE(vms)->smp.max_cpus; | ||
149 | bool aarch64, pmu, steal_time; | ||
150 | CPUState *cpu; | ||
151 | |||
152 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
153 | exit(1); | ||
154 | } | ||
155 | |||
156 | - vms->smp_cpus = smp_cpus; | ||
157 | - | ||
158 | if (vms->virt && kvm_enabled()) { | ||
159 | error_report("mach-virt: KVM does not support providing " | ||
160 | "Virtualization extensions to the guest CPU"); | ||
161 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
162 | create_fdt(vms); | ||
163 | |||
164 | possible_cpus = mc->possible_cpu_arch_ids(machine); | ||
165 | + assert(possible_cpus->len == max_cpus); | ||
166 | for (n = 0; n < possible_cpus->len; n++) { | ||
167 | Object *cpuobj; | ||
168 | CPUState *cs; | ||
169 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
170 | |||
171 | create_gic(vms); | ||
172 | |||
173 | - virt_cpu_post_init(vms, possible_cpus->len, sysmem); | ||
174 | + virt_cpu_post_init(vms, sysmem); | ||
175 | |||
176 | fdt_add_pmu_nodes(vms); | ||
177 | |||
178 | -- | 39 | -- |
179 | 2.20.1 | 40 | 2.20.1 |
180 | 41 | ||
181 | 42 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Bin Meng <bin.meng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | This adds the target guide for SABRE Lite board, and documents how | 3 | Avoid using a magic number (4) everywhere for the number of chip |
4 | to boot a Linux kernel and U-Boot bootloader. | 4 | selects supported. |
5 | 5 | ||
6 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | 6 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
8 | Message-id: 20210106063504.10841-5-bmeng.cn@gmail.com | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Reviewed-by: Juan Quintela <quintela@redhat.com> | ||
10 | Message-id: 20210129132323.30946-2-bmeng.cn@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++++++++++ | 13 | include/hw/ssi/imx_spi.h | 5 ++++- |
12 | docs/system/target-arm.rst | 1 + | 14 | hw/ssi/imx_spi.c | 4 ++-- |
13 | 2 files changed, 120 insertions(+) | 15 | 2 files changed, 6 insertions(+), 3 deletions(-) |
14 | create mode 100644 docs/system/arm/sabrelite.rst | ||
15 | 16 | ||
16 | diff --git a/docs/system/arm/sabrelite.rst b/docs/system/arm/sabrelite.rst | 17 | diff --git a/include/hw/ssi/imx_spi.h b/include/hw/ssi/imx_spi.h |
17 | new file mode 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | index XXXXXXX..XXXXXXX | 19 | --- a/include/hw/ssi/imx_spi.h |
19 | --- /dev/null | 20 | +++ b/include/hw/ssi/imx_spi.h |
20 | +++ b/docs/system/arm/sabrelite.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
22 | +Boundary Devices SABRE Lite (``sabrelite``) | 22 | |
23 | +=========================================== | 23 | #define EXTRACT(value, name) extract32(value, name##_SHIFT, name##_LENGTH) |
24 | |||
25 | +/* number of chip selects supported */ | ||
26 | +#define ECSPI_NUM_CS 4 | ||
24 | + | 27 | + |
25 | +Boundary Devices SABRE Lite i.MX6 Development Board is a low-cost development | 28 | #define TYPE_IMX_SPI "imx.spi" |
26 | +platform featuring the powerful Freescale / NXP Semiconductor's i.MX 6 Quad | 29 | OBJECT_DECLARE_SIMPLE_TYPE(IMXSPIState, IMX_SPI) |
27 | +Applications Processor. | 30 | |
28 | + | 31 | @@ -XXX,XX +XXX,XX @@ struct IMXSPIState { |
29 | +Supported devices | 32 | |
30 | +----------------- | 33 | qemu_irq irq; |
31 | + | 34 | |
32 | +The SABRE Lite machine supports the following devices: | 35 | - qemu_irq cs_lines[4]; |
33 | + | 36 | + qemu_irq cs_lines[ECSPI_NUM_CS]; |
34 | + * Up to 4 Cortex A9 cores | 37 | |
35 | + * Generic Interrupt Controller | 38 | SSIBus *bus; |
36 | + * 1 Clock Controller Module | 39 | |
37 | + * 1 System Reset Controller | 40 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
38 | + * 5 UARTs | ||
39 | + * 2 EPIC timers | ||
40 | + * 1 GPT timer | ||
41 | + * 2 Watchdog timers | ||
42 | + * 1 FEC Ethernet controller | ||
43 | + * 3 I2C controllers | ||
44 | + * 7 GPIO controllers | ||
45 | + * 4 SDHC storage controllers | ||
46 | + * 4 USB 2.0 host controllers | ||
47 | + * 5 ECSPI controllers | ||
48 | + * 1 SST 25VF016B flash | ||
49 | + | ||
50 | +Please note above list is a complete superset the QEMU SABRE Lite machine can | ||
51 | +support. For a normal use case, a device tree blob that represents a real world | ||
52 | +SABRE Lite board, only exposes a subset of devices to the guest software. | ||
53 | + | ||
54 | +Boot options | ||
55 | +------------ | ||
56 | + | ||
57 | +The SABRE Lite machine can start using the standard -kernel functionality | ||
58 | +for loading a Linux kernel, U-Boot bootloader or ELF executable. | ||
59 | + | ||
60 | +Running Linux kernel | ||
61 | +-------------------- | ||
62 | + | ||
63 | +Linux mainline v5.10 release is tested at the time of writing. To build a Linux | ||
64 | +mainline kernel that can be booted by the SABRE Lite machine, simply configure | ||
65 | +the kernel using the imx_v6_v7_defconfig configuration: | ||
66 | + | ||
67 | +.. code-block:: bash | ||
68 | + | ||
69 | + $ export ARCH=arm | ||
70 | + $ export CROSS_COMPILE=arm-linux-gnueabihf- | ||
71 | + $ make imx_v6_v7_defconfig | ||
72 | + $ make | ||
73 | + | ||
74 | +To boot the newly built Linux kernel in QEMU with the SABRE Lite machine, use: | ||
75 | + | ||
76 | +.. code-block:: bash | ||
77 | + | ||
78 | + $ qemu-system-arm -M sabrelite -smp 4 -m 1G \ | ||
79 | + -display none -serial null -serial stdio \ | ||
80 | + -kernel arch/arm/boot/zImage \ | ||
81 | + -dtb arch/arm/boot/dts/imx6q-sabrelite.dtb \ | ||
82 | + -initrd /path/to/rootfs.ext4 \ | ||
83 | + -append "root=/dev/ram" | ||
84 | + | ||
85 | +Running U-Boot | ||
86 | +-------------- | ||
87 | + | ||
88 | +U-Boot mainline v2020.10 release is tested at the time of writing. To build a | ||
89 | +U-Boot mainline bootloader that can be booted by the SABRE Lite machine, use | ||
90 | +the mx6qsabrelite_defconfig with similar commands as described above for Linux: | ||
91 | + | ||
92 | +.. code-block:: bash | ||
93 | + | ||
94 | + $ export CROSS_COMPILE=arm-linux-gnueabihf- | ||
95 | + $ make mx6qsabrelite_defconfig | ||
96 | + | ||
97 | +Note we need to adjust settings by: | ||
98 | + | ||
99 | +.. code-block:: bash | ||
100 | + | ||
101 | + $ make menuconfig | ||
102 | + | ||
103 | +then manually select the following configuration in U-Boot: | ||
104 | + | ||
105 | + Device Tree Control > Provider of DTB for DT Control > Embedded DTB | ||
106 | + | ||
107 | +To start U-Boot using the SABRE Lite machine, provide the u-boot binary to | ||
108 | +the -kernel argument, along with an SD card image with rootfs: | ||
109 | + | ||
110 | +.. code-block:: bash | ||
111 | + | ||
112 | + $ qemu-system-arm -M sabrelite -smp 4 -m 1G \ | ||
113 | + -display none -serial null -serial stdio \ | ||
114 | + -kernel u-boot | ||
115 | + | ||
116 | +The following example shows booting Linux kernel from dhcp, and uses the | ||
117 | +rootfs on an SD card. This requires some additional command line parameters | ||
118 | +for QEMU: | ||
119 | + | ||
120 | +.. code-block:: none | ||
121 | + | ||
122 | + -nic user,tftp=/path/to/kernel/zImage \ | ||
123 | + -drive file=sdcard.img,id=rootfs -device sd-card,drive=rootfs | ||
124 | + | ||
125 | +The directory for the built-in TFTP server should also contain the device tree | ||
126 | +blob of the SABRE Lite board. The sample SD card image was populated with the | ||
127 | +root file system with one single partition. You may adjust the kernel "root=" | ||
128 | +boot parameter accordingly. | ||
129 | + | ||
130 | +After U-Boot boots, type the following commands in the U-Boot command shell to | ||
131 | +boot the Linux kernel: | ||
132 | + | ||
133 | +.. code-block:: none | ||
134 | + | ||
135 | + => setenv ethaddr 00:11:22:33:44:55 | ||
136 | + => setenv bootfile zImage | ||
137 | + => dhcp | ||
138 | + => tftpboot 14000000 imx6q-sabrelite.dtb | ||
139 | + => setenv bootargs root=/dev/mmcblk3p1 | ||
140 | + => bootz 12000000 - 14000000 | ||
141 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
142 | index XXXXXXX..XXXXXXX 100644 | 41 | index XXXXXXX..XXXXXXX 100644 |
143 | --- a/docs/system/target-arm.rst | 42 | --- a/hw/ssi/imx_spi.c |
144 | +++ b/docs/system/target-arm.rst | 43 | +++ b/hw/ssi/imx_spi.c |
145 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | 44 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_write(void *opaque, hwaddr offset, uint64_t value, |
146 | arm/versatile | 45 | |
147 | arm/vexpress | 46 | /* We are in master mode */ |
148 | arm/aspeed | 47 | |
149 | + arm/sabrelite | 48 | - for (i = 0; i < 4; i++) { |
150 | arm/digic | 49 | + for (i = 0; i < ECSPI_NUM_CS; i++) { |
151 | arm/musicpal | 50 | qemu_set_irq(s->cs_lines[i], |
152 | arm/gumstix | 51 | i == imx_spi_selected_channel(s) ? 0 : 1); |
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_realize(DeviceState *dev, Error **errp) | ||
54 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
55 | sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); | ||
56 | |||
57 | - for (i = 0; i < 4; ++i) { | ||
58 | + for (i = 0; i < ECSPI_NUM_CS; ++i) { | ||
59 | sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->cs_lines[i]); | ||
60 | } | ||
61 | |||
153 | -- | 62 | -- |
154 | 2.20.1 | 63 | 2.20.1 |
155 | 64 | ||
156 | 65 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Bin Meng <bin.meng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Usually the approach is that the device on the other end of the line |
4 | mv88w8618_pit_init function, so use ptimer_free() in the finalize function to | 4 | is going to reset its state anyway, so there's no need to actively |
5 | avoid it. | 5 | signal an irq line change during the reset hook. |
6 | 6 | ||
7 | ASAN shows memory leak stack: | 7 | Move imx_spi_update_irq() out of imx_spi_reset(), to a new function |
8 | imx_spi_soft_reset() that is called when the controller is disabled. | ||
8 | 9 | ||
9 | Indirect leak of 192 byte(s) in 4 object(s) allocated from: | 10 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
13 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
14 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
15 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
16 | #6 0xaaabf5bb2290 in mv88w8618_timer_init /qemu/hw/arm/musicpal.c:862 | ||
17 | #7 0xaaabf5bb2290 in mv88w8618_pit_init /qemu/hw/arm/musicpal.c:954 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf5a95540 in qdev_device_help /qemu/softmmu/qdev-monitor.c:283 | ||
22 | #12 0xaaabf5a96940 in qmp_device_add /qemu/softmmu/qdev-monitor.c:801 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Message-id: 20210129132323.30946-3-bmeng.cn@gmail.com | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 14 | --- |
29 | hw/arm/musicpal.c | 12 ++++++++++++ | 15 | hw/ssi/imx_spi.c | 14 ++++++++++---- |
30 | 1 file changed, 12 insertions(+) | 16 | 1 file changed, 10 insertions(+), 4 deletions(-) |
31 | 17 | ||
32 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | 18 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
33 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/arm/musicpal.c | 20 | --- a/hw/ssi/imx_spi.c |
35 | +++ b/hw/arm/musicpal.c | 21 | +++ b/hw/ssi/imx_spi.c |
36 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_init(Object *obj) | 22 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_reset(DeviceState *dev) |
37 | sysbus_init_mmio(dev, &s->iomem); | 23 | imx_spi_rxfifo_reset(s); |
24 | imx_spi_txfifo_reset(s); | ||
25 | |||
26 | - imx_spi_update_irq(s); | ||
27 | - | ||
28 | s->burst_length = 0; | ||
38 | } | 29 | } |
39 | 30 | ||
40 | +static void mv88w8618_pit_finalize(Object *obj) | 31 | +static void imx_spi_soft_reset(IMXSPIState *s) |
41 | +{ | 32 | +{ |
42 | + SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 33 | + imx_spi_reset(DEVICE(s)); |
43 | + mv88w8618_pit_state *s = MV88W8618_PIT(dev); | ||
44 | + int i; | ||
45 | + | 34 | + |
46 | + for (i = 0; i < 4; i++) { | 35 | + imx_spi_update_irq(s); |
47 | + ptimer_free(s->timer[i].ptimer); | ||
48 | + } | ||
49 | +} | 36 | +} |
50 | + | 37 | + |
51 | static const VMStateDescription mv88w8618_timer_vmsd = { | 38 | static uint64_t imx_spi_read(void *opaque, hwaddr offset, unsigned size) |
52 | .name = "timer", | 39 | { |
53 | .version_id = 1, | 40 | uint32_t value = 0; |
54 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mv88w8618_pit_info = { | 41 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_write(void *opaque, hwaddr offset, uint64_t value, |
55 | .parent = TYPE_SYS_BUS_DEVICE, | 42 | s->regs[ECSPI_CONREG] = value; |
56 | .instance_size = sizeof(mv88w8618_pit_state), | 43 | |
57 | .instance_init = mv88w8618_pit_init, | 44 | if (!imx_spi_is_enabled(s)) { |
58 | + .instance_finalize = mv88w8618_pit_finalize, | 45 | - /* device is disabled, so this is a reset */ |
59 | .class_init = mv88w8618_pit_class_init, | 46 | - imx_spi_reset(DEVICE(s)); |
60 | }; | 47 | + /* device is disabled, so this is a soft reset */ |
48 | + imx_spi_soft_reset(s); | ||
49 | + | ||
50 | return; | ||
51 | } | ||
61 | 52 | ||
62 | -- | 53 | -- |
63 | 2.20.1 | 54 | 2.20.1 |
64 | 55 | ||
65 | 56 | diff view generated by jsdifflib |
1 | This commit is the result of running the timer-del-timer-free.cocci | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | script on the whole source tree. | ||
3 | 2 | ||
3 | 'burst_length' is cleared in imx_spi_reset(), which is called | ||
4 | after imx_spi_realize(). Remove the initialization to simplify. | ||
5 | |||
6 | Reviewed-by: Juan Quintela <quintela@redhat.com> | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Reviewed-by: Bin Meng <bin.meng@windriver.com> | ||
9 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
10 | Message-id: 20210129132323.30946-4-bmeng.cn@gmail.com | ||
11 | Message-Id: <20210115153049.3353008-3-f4bug@amsat.org> | ||
12 | Reviewed-by: Bin Meng <bin.meng@windriver.com> | ||
13 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Acked-by: Corey Minyard <cminyard@mvista.com> | ||
6 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201215154107.3255-4-peter.maydell@linaro.org | ||
10 | --- | 15 | --- |
11 | block/iscsi.c | 2 -- | 16 | hw/ssi/imx_spi.c | 2 -- |
12 | block/nbd.c | 1 - | 17 | 1 file changed, 2 deletions(-) |
13 | block/qcow2.c | 1 - | ||
14 | hw/block/nvme.c | 2 -- | ||
15 | hw/char/serial.c | 2 -- | ||
16 | hw/char/virtio-serial-bus.c | 2 -- | ||
17 | hw/ide/core.c | 1 - | ||
18 | hw/input/hid.c | 1 - | ||
19 | hw/intc/apic.c | 1 - | ||
20 | hw/intc/ioapic.c | 1 - | ||
21 | hw/ipmi/ipmi_bmc_extern.c | 1 - | ||
22 | hw/net/e1000.c | 3 --- | ||
23 | hw/net/e1000e_core.c | 8 -------- | ||
24 | hw/net/pcnet-pci.c | 1 - | ||
25 | hw/net/rtl8139.c | 1 - | ||
26 | hw/net/spapr_llan.c | 1 - | ||
27 | hw/net/virtio-net.c | 2 -- | ||
28 | hw/s390x/s390-pci-inst.c | 1 - | ||
29 | hw/sd/sd.c | 1 - | ||
30 | hw/sd/sdhci.c | 2 -- | ||
31 | hw/usb/dev-hub.c | 1 - | ||
32 | hw/usb/hcd-ehci.c | 1 - | ||
33 | hw/usb/hcd-ohci-pci.c | 1 - | ||
34 | hw/usb/hcd-uhci.c | 1 - | ||
35 | hw/usb/hcd-xhci.c | 1 - | ||
36 | hw/usb/redirect.c | 1 - | ||
37 | hw/vfio/display.c | 1 - | ||
38 | hw/virtio/vhost-vsock-common.c | 1 - | ||
39 | hw/virtio/virtio-balloon.c | 1 - | ||
40 | hw/virtio/virtio-rng.c | 1 - | ||
41 | hw/watchdog/wdt_diag288.c | 1 - | ||
42 | hw/watchdog/wdt_i6300esb.c | 1 - | ||
43 | migration/colo.c | 1 - | ||
44 | monitor/hmp-cmds.c | 1 - | ||
45 | net/announce.c | 1 - | ||
46 | net/colo-compare.c | 1 - | ||
47 | net/slirp.c | 1 - | ||
48 | replay/replay-debugging.c | 1 - | ||
49 | target/s390x/cpu.c | 2 -- | ||
50 | ui/console.c | 1 - | ||
51 | ui/spice-core.c | 1 - | ||
52 | util/throttle.c | 1 - | ||
53 | 42 files changed, 58 deletions(-) | ||
54 | 18 | ||
55 | diff --git a/block/iscsi.c b/block/iscsi.c | 19 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
56 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/block/iscsi.c | 21 | --- a/hw/ssi/imx_spi.c |
58 | +++ b/block/iscsi.c | 22 | +++ b/hw/ssi/imx_spi.c |
59 | @@ -XXX,XX +XXX,XX @@ static void iscsi_detach_aio_context(BlockDriverState *bs) | 23 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_realize(DeviceState *dev, Error **errp) |
60 | iscsilun->events = 0; | 24 | sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->cs_lines[i]); |
61 | |||
62 | if (iscsilun->nop_timer) { | ||
63 | - timer_del(iscsilun->nop_timer); | ||
64 | timer_free(iscsilun->nop_timer); | ||
65 | iscsilun->nop_timer = NULL; | ||
66 | } | 25 | } |
67 | if (iscsilun->event_timer) { | 26 | |
68 | - timer_del(iscsilun->event_timer); | 27 | - s->burst_length = 0; |
69 | timer_free(iscsilun->event_timer); | 28 | - |
70 | iscsilun->event_timer = NULL; | 29 | fifo32_create(&s->tx_fifo, ECSPI_FIFO_SIZE); |
71 | } | 30 | fifo32_create(&s->rx_fifo, ECSPI_FIFO_SIZE); |
72 | diff --git a/block/nbd.c b/block/nbd.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/block/nbd.c | ||
75 | +++ b/block/nbd.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static void nbd_recv_coroutines_wake_all(BDRVNBDState *s) | ||
77 | static void reconnect_delay_timer_del(BDRVNBDState *s) | ||
78 | { | ||
79 | if (s->reconnect_delay_timer) { | ||
80 | - timer_del(s->reconnect_delay_timer); | ||
81 | timer_free(s->reconnect_delay_timer); | ||
82 | s->reconnect_delay_timer = NULL; | ||
83 | } | ||
84 | diff --git a/block/qcow2.c b/block/qcow2.c | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/block/qcow2.c | ||
87 | +++ b/block/qcow2.c | ||
88 | @@ -XXX,XX +XXX,XX @@ static void cache_clean_timer_del(BlockDriverState *bs) | ||
89 | { | ||
90 | BDRVQcow2State *s = bs->opaque; | ||
91 | if (s->cache_clean_timer) { | ||
92 | - timer_del(s->cache_clean_timer); | ||
93 | timer_free(s->cache_clean_timer); | ||
94 | s->cache_clean_timer = NULL; | ||
95 | } | ||
96 | diff --git a/hw/block/nvme.c b/hw/block/nvme.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/hw/block/nvme.c | ||
99 | +++ b/hw/block/nvme.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static uint16_t nvme_io_cmd(NvmeCtrl *n, NvmeRequest *req) | ||
101 | static void nvme_free_sq(NvmeSQueue *sq, NvmeCtrl *n) | ||
102 | { | ||
103 | n->sq[sq->sqid] = NULL; | ||
104 | - timer_del(sq->timer); | ||
105 | timer_free(sq->timer); | ||
106 | g_free(sq->io_req); | ||
107 | if (sq->sqid) { | ||
108 | @@ -XXX,XX +XXX,XX @@ static uint16_t nvme_get_log(NvmeCtrl *n, NvmeRequest *req) | ||
109 | static void nvme_free_cq(NvmeCQueue *cq, NvmeCtrl *n) | ||
110 | { | ||
111 | n->cq[cq->cqid] = NULL; | ||
112 | - timer_del(cq->timer); | ||
113 | timer_free(cq->timer); | ||
114 | msix_vector_unuse(&n->parent_obj, cq->vector); | ||
115 | if (cq->cqid) { | ||
116 | diff --git a/hw/char/serial.c b/hw/char/serial.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/hw/char/serial.c | ||
119 | +++ b/hw/char/serial.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static void serial_unrealize(DeviceState *dev) | ||
121 | |||
122 | qemu_chr_fe_deinit(&s->chr, false); | ||
123 | |||
124 | - timer_del(s->modem_status_poll); | ||
125 | timer_free(s->modem_status_poll); | ||
126 | |||
127 | - timer_del(s->fifo_timeout_timer); | ||
128 | timer_free(s->fifo_timeout_timer); | ||
129 | |||
130 | fifo8_destroy(&s->recv_fifo); | ||
131 | diff --git a/hw/char/virtio-serial-bus.c b/hw/char/virtio-serial-bus.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/char/virtio-serial-bus.c | ||
134 | +++ b/hw/char/virtio-serial-bus.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void virtio_serial_post_load_timer_cb(void *opaque) | ||
136 | } | ||
137 | } | ||
138 | g_free(s->post_load->connected); | ||
139 | - timer_del(s->post_load->timer); | ||
140 | timer_free(s->post_load->timer); | ||
141 | g_free(s->post_load); | ||
142 | s->post_load = NULL; | ||
143 | @@ -XXX,XX +XXX,XX @@ static void virtio_serial_device_unrealize(DeviceState *dev) | ||
144 | g_free(vser->ports_map); | ||
145 | if (vser->post_load) { | ||
146 | g_free(vser->post_load->connected); | ||
147 | - timer_del(vser->post_load->timer); | ||
148 | timer_free(vser->post_load->timer); | ||
149 | g_free(vser->post_load); | ||
150 | } | ||
151 | diff --git a/hw/ide/core.c b/hw/ide/core.c | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/hw/ide/core.c | ||
154 | +++ b/hw/ide/core.c | ||
155 | @@ -XXX,XX +XXX,XX @@ void ide_init2(IDEBus *bus, qemu_irq irq) | ||
156 | |||
157 | void ide_exit(IDEState *s) | ||
158 | { | ||
159 | - timer_del(s->sector_write_timer); | ||
160 | timer_free(s->sector_write_timer); | ||
161 | qemu_vfree(s->smart_selftest_data); | ||
162 | qemu_vfree(s->io_buffer); | ||
163 | diff --git a/hw/input/hid.c b/hw/input/hid.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/hw/input/hid.c | ||
166 | +++ b/hw/input/hid.c | ||
167 | @@ -XXX,XX +XXX,XX @@ static void hid_idle_timer(void *opaque) | ||
168 | static void hid_del_idle_timer(HIDState *hs) | ||
169 | { | ||
170 | if (hs->idle_timer) { | ||
171 | - timer_del(hs->idle_timer); | ||
172 | timer_free(hs->idle_timer); | ||
173 | hs->idle_timer = NULL; | ||
174 | } | ||
175 | diff --git a/hw/intc/apic.c b/hw/intc/apic.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/intc/apic.c | ||
178 | +++ b/hw/intc/apic.c | ||
179 | @@ -XXX,XX +XXX,XX @@ static void apic_unrealize(DeviceState *dev) | ||
180 | { | ||
181 | APICCommonState *s = APIC(dev); | ||
182 | |||
183 | - timer_del(s->timer); | ||
184 | timer_free(s->timer); | ||
185 | local_apics[s->id] = NULL; | ||
186 | } | ||
187 | diff --git a/hw/intc/ioapic.c b/hw/intc/ioapic.c | ||
188 | index XXXXXXX..XXXXXXX 100644 | ||
189 | --- a/hw/intc/ioapic.c | ||
190 | +++ b/hw/intc/ioapic.c | ||
191 | @@ -XXX,XX +XXX,XX @@ static void ioapic_unrealize(DeviceState *dev) | ||
192 | { | ||
193 | IOAPICCommonState *s = IOAPIC_COMMON(dev); | ||
194 | |||
195 | - timer_del(s->delayed_ioapic_service_timer); | ||
196 | timer_free(s->delayed_ioapic_service_timer); | ||
197 | } | ||
198 | |||
199 | diff --git a/hw/ipmi/ipmi_bmc_extern.c b/hw/ipmi/ipmi_bmc_extern.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/ipmi/ipmi_bmc_extern.c | ||
202 | +++ b/hw/ipmi/ipmi_bmc_extern.c | ||
203 | @@ -XXX,XX +XXX,XX @@ static void ipmi_bmc_extern_finalize(Object *obj) | ||
204 | { | ||
205 | IPMIBmcExtern *ibe = IPMI_BMC_EXTERN(obj); | ||
206 | |||
207 | - timer_del(ibe->extern_timer); | ||
208 | timer_free(ibe->extern_timer); | ||
209 | } | ||
210 | |||
211 | diff --git a/hw/net/e1000.c b/hw/net/e1000.c | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/hw/net/e1000.c | ||
214 | +++ b/hw/net/e1000.c | ||
215 | @@ -XXX,XX +XXX,XX @@ pci_e1000_uninit(PCIDevice *dev) | ||
216 | { | ||
217 | E1000State *d = E1000(dev); | ||
218 | |||
219 | - timer_del(d->autoneg_timer); | ||
220 | timer_free(d->autoneg_timer); | ||
221 | - timer_del(d->mit_timer); | ||
222 | timer_free(d->mit_timer); | ||
223 | - timer_del(d->flush_queue_timer); | ||
224 | timer_free(d->flush_queue_timer); | ||
225 | qemu_del_nic(d->nic); | ||
226 | } | ||
227 | diff --git a/hw/net/e1000e_core.c b/hw/net/e1000e_core.c | ||
228 | index XXXXXXX..XXXXXXX 100644 | ||
229 | --- a/hw/net/e1000e_core.c | ||
230 | +++ b/hw/net/e1000e_core.c | ||
231 | @@ -XXX,XX +XXX,XX @@ e1000e_intrmgr_pci_unint(E1000ECore *core) | ||
232 | { | ||
233 | int i; | ||
234 | |||
235 | - timer_del(core->radv.timer); | ||
236 | timer_free(core->radv.timer); | ||
237 | - timer_del(core->rdtr.timer); | ||
238 | timer_free(core->rdtr.timer); | ||
239 | - timer_del(core->raid.timer); | ||
240 | timer_free(core->raid.timer); | ||
241 | |||
242 | - timer_del(core->tadv.timer); | ||
243 | timer_free(core->tadv.timer); | ||
244 | - timer_del(core->tidv.timer); | ||
245 | timer_free(core->tidv.timer); | ||
246 | |||
247 | - timer_del(core->itr.timer); | ||
248 | timer_free(core->itr.timer); | ||
249 | |||
250 | for (i = 0; i < E1000E_MSIX_VEC_NUM; i++) { | ||
251 | - timer_del(core->eitr[i].timer); | ||
252 | timer_free(core->eitr[i].timer); | ||
253 | } | ||
254 | } | ||
255 | @@ -XXX,XX +XXX,XX @@ e1000e_core_pci_uninit(E1000ECore *core) | ||
256 | { | ||
257 | int i; | ||
258 | |||
259 | - timer_del(core->autoneg_timer); | ||
260 | timer_free(core->autoneg_timer); | ||
261 | |||
262 | e1000e_intrmgr_pci_unint(core); | ||
263 | diff --git a/hw/net/pcnet-pci.c b/hw/net/pcnet-pci.c | ||
264 | index XXXXXXX..XXXXXXX 100644 | ||
265 | --- a/hw/net/pcnet-pci.c | ||
266 | +++ b/hw/net/pcnet-pci.c | ||
267 | @@ -XXX,XX +XXX,XX @@ static void pci_pcnet_uninit(PCIDevice *dev) | ||
268 | PCIPCNetState *d = PCI_PCNET(dev); | ||
269 | |||
270 | qemu_free_irq(d->state.irq); | ||
271 | - timer_del(d->state.poll_timer); | ||
272 | timer_free(d->state.poll_timer); | ||
273 | qemu_del_nic(d->state.nic); | ||
274 | } | ||
275 | diff --git a/hw/net/rtl8139.c b/hw/net/rtl8139.c | ||
276 | index XXXXXXX..XXXXXXX 100644 | ||
277 | --- a/hw/net/rtl8139.c | ||
278 | +++ b/hw/net/rtl8139.c | ||
279 | @@ -XXX,XX +XXX,XX @@ static void pci_rtl8139_uninit(PCIDevice *dev) | ||
280 | |||
281 | g_free(s->cplus_txbuffer); | ||
282 | s->cplus_txbuffer = NULL; | ||
283 | - timer_del(s->timer); | ||
284 | timer_free(s->timer); | ||
285 | qemu_del_nic(s->nic); | ||
286 | } | ||
287 | diff --git a/hw/net/spapr_llan.c b/hw/net/spapr_llan.c | ||
288 | index XXXXXXX..XXXXXXX 100644 | ||
289 | --- a/hw/net/spapr_llan.c | ||
290 | +++ b/hw/net/spapr_llan.c | ||
291 | @@ -XXX,XX +XXX,XX @@ static void spapr_vlan_instance_finalize(Object *obj) | ||
292 | } | ||
293 | |||
294 | if (dev->rxp_timer) { | ||
295 | - timer_del(dev->rxp_timer); | ||
296 | timer_free(dev->rxp_timer); | ||
297 | } | ||
298 | } | ||
299 | diff --git a/hw/net/virtio-net.c b/hw/net/virtio-net.c | ||
300 | index XXXXXXX..XXXXXXX 100644 | ||
301 | --- a/hw/net/virtio-net.c | ||
302 | +++ b/hw/net/virtio-net.c | ||
303 | @@ -XXX,XX +XXX,XX @@ static void virtio_net_rsc_cleanup(VirtIONet *n) | ||
304 | g_free(seg); | ||
305 | } | ||
306 | |||
307 | - timer_del(chain->drain_timer); | ||
308 | timer_free(chain->drain_timer); | ||
309 | QTAILQ_REMOVE(&n->rsc_chains, chain, next); | ||
310 | g_free(chain); | ||
311 | @@ -XXX,XX +XXX,XX @@ static void virtio_net_del_queue(VirtIONet *n, int index) | ||
312 | |||
313 | virtio_del_queue(vdev, index * 2); | ||
314 | if (q->tx_timer) { | ||
315 | - timer_del(q->tx_timer); | ||
316 | timer_free(q->tx_timer); | ||
317 | q->tx_timer = NULL; | ||
318 | } else { | ||
319 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c | ||
320 | index XXXXXXX..XXXXXXX 100644 | ||
321 | --- a/hw/s390x/s390-pci-inst.c | ||
322 | +++ b/hw/s390x/s390-pci-inst.c | ||
323 | @@ -XXX,XX +XXX,XX @@ void pci_dereg_ioat(S390PCIIOMMU *iommu) | ||
324 | void fmb_timer_free(S390PCIBusDevice *pbdev) | ||
325 | { | ||
326 | if (pbdev->fmb_timer) { | ||
327 | - timer_del(pbdev->fmb_timer); | ||
328 | timer_free(pbdev->fmb_timer); | ||
329 | pbdev->fmb_timer = NULL; | ||
330 | } | ||
331 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
332 | index XXXXXXX..XXXXXXX 100644 | ||
333 | --- a/hw/sd/sd.c | ||
334 | +++ b/hw/sd/sd.c | ||
335 | @@ -XXX,XX +XXX,XX @@ static void sd_instance_finalize(Object *obj) | ||
336 | { | ||
337 | SDState *sd = SD_CARD(obj); | ||
338 | |||
339 | - timer_del(sd->ocr_power_timer); | ||
340 | timer_free(sd->ocr_power_timer); | ||
341 | } | ||
342 | |||
343 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | ||
344 | index XXXXXXX..XXXXXXX 100644 | ||
345 | --- a/hw/sd/sdhci.c | ||
346 | +++ b/hw/sd/sdhci.c | ||
347 | @@ -XXX,XX +XXX,XX @@ void sdhci_initfn(SDHCIState *s) | ||
348 | |||
349 | void sdhci_uninitfn(SDHCIState *s) | ||
350 | { | ||
351 | - timer_del(s->insert_timer); | ||
352 | timer_free(s->insert_timer); | ||
353 | - timer_del(s->transfer_timer); | ||
354 | timer_free(s->transfer_timer); | ||
355 | |||
356 | g_free(s->fifo_buffer); | ||
357 | diff --git a/hw/usb/dev-hub.c b/hw/usb/dev-hub.c | ||
358 | index XXXXXXX..XXXXXXX 100644 | ||
359 | --- a/hw/usb/dev-hub.c | ||
360 | +++ b/hw/usb/dev-hub.c | ||
361 | @@ -XXX,XX +XXX,XX @@ static void usb_hub_unrealize(USBDevice *dev) | ||
362 | &s->ports[i].port); | ||
363 | } | ||
364 | |||
365 | - timer_del(s->port_timer); | ||
366 | timer_free(s->port_timer); | ||
367 | } | ||
368 | |||
369 | diff --git a/hw/usb/hcd-ehci.c b/hw/usb/hcd-ehci.c | ||
370 | index XXXXXXX..XXXXXXX 100644 | ||
371 | --- a/hw/usb/hcd-ehci.c | ||
372 | +++ b/hw/usb/hcd-ehci.c | ||
373 | @@ -XXX,XX +XXX,XX @@ void usb_ehci_unrealize(EHCIState *s, DeviceState *dev) | ||
374 | trace_usb_ehci_unrealize(); | ||
375 | |||
376 | if (s->frame_timer) { | ||
377 | - timer_del(s->frame_timer); | ||
378 | timer_free(s->frame_timer); | ||
379 | s->frame_timer = NULL; | ||
380 | } | ||
381 | diff --git a/hw/usb/hcd-ohci-pci.c b/hw/usb/hcd-ohci-pci.c | ||
382 | index XXXXXXX..XXXXXXX 100644 | ||
383 | --- a/hw/usb/hcd-ohci-pci.c | ||
384 | +++ b/hw/usb/hcd-ohci-pci.c | ||
385 | @@ -XXX,XX +XXX,XX @@ static void usb_ohci_exit(PCIDevice *dev) | ||
386 | usb_bus_release(&s->bus); | ||
387 | } | ||
388 | |||
389 | - timer_del(s->eof_timer); | ||
390 | timer_free(s->eof_timer); | ||
391 | } | ||
392 | |||
393 | diff --git a/hw/usb/hcd-uhci.c b/hw/usb/hcd-uhci.c | ||
394 | index XXXXXXX..XXXXXXX 100644 | ||
395 | --- a/hw/usb/hcd-uhci.c | ||
396 | +++ b/hw/usb/hcd-uhci.c | ||
397 | @@ -XXX,XX +XXX,XX @@ static void usb_uhci_exit(PCIDevice *dev) | ||
398 | trace_usb_uhci_exit(); | ||
399 | |||
400 | if (s->frame_timer) { | ||
401 | - timer_del(s->frame_timer); | ||
402 | timer_free(s->frame_timer); | ||
403 | s->frame_timer = NULL; | ||
404 | } | ||
405 | diff --git a/hw/usb/hcd-xhci.c b/hw/usb/hcd-xhci.c | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/usb/hcd-xhci.c | ||
408 | +++ b/hw/usb/hcd-xhci.c | ||
409 | @@ -XXX,XX +XXX,XX @@ static void usb_xhci_unrealize(DeviceState *dev) | ||
410 | } | ||
411 | |||
412 | if (xhci->mfwrap_timer) { | ||
413 | - timer_del(xhci->mfwrap_timer); | ||
414 | timer_free(xhci->mfwrap_timer); | ||
415 | xhci->mfwrap_timer = NULL; | ||
416 | } | ||
417 | diff --git a/hw/usb/redirect.c b/hw/usb/redirect.c | ||
418 | index XXXXXXX..XXXXXXX 100644 | ||
419 | --- a/hw/usb/redirect.c | ||
420 | +++ b/hw/usb/redirect.c | ||
421 | @@ -XXX,XX +XXX,XX @@ static void usbredir_unrealize(USBDevice *udev) | ||
422 | qemu_bh_delete(dev->chardev_close_bh); | ||
423 | qemu_bh_delete(dev->device_reject_bh); | ||
424 | |||
425 | - timer_del(dev->attach_timer); | ||
426 | timer_free(dev->attach_timer); | ||
427 | |||
428 | usbredir_cleanup_device_queues(dev); | ||
429 | diff --git a/hw/vfio/display.c b/hw/vfio/display.c | ||
430 | index XXXXXXX..XXXXXXX 100644 | ||
431 | --- a/hw/vfio/display.c | ||
432 | +++ b/hw/vfio/display.c | ||
433 | @@ -XXX,XX +XXX,XX @@ static void vfio_display_edid_exit(VFIODisplay *dpy) | ||
434 | |||
435 | g_free(dpy->edid_regs); | ||
436 | g_free(dpy->edid_blob); | ||
437 | - timer_del(dpy->edid_link_timer); | ||
438 | timer_free(dpy->edid_link_timer); | ||
439 | } | ||
440 | |||
441 | diff --git a/hw/virtio/vhost-vsock-common.c b/hw/virtio/vhost-vsock-common.c | ||
442 | index XXXXXXX..XXXXXXX 100644 | ||
443 | --- a/hw/virtio/vhost-vsock-common.c | ||
444 | +++ b/hw/virtio/vhost-vsock-common.c | ||
445 | @@ -XXX,XX +XXX,XX @@ static void vhost_vsock_common_post_load_timer_cleanup(VHostVSockCommon *vvc) | ||
446 | return; | ||
447 | } | ||
448 | |||
449 | - timer_del(vvc->post_load_timer); | ||
450 | timer_free(vvc->post_load_timer); | ||
451 | vvc->post_load_timer = NULL; | ||
452 | } | ||
453 | diff --git a/hw/virtio/virtio-balloon.c b/hw/virtio/virtio-balloon.c | ||
454 | index XXXXXXX..XXXXXXX 100644 | ||
455 | --- a/hw/virtio/virtio-balloon.c | ||
456 | +++ b/hw/virtio/virtio-balloon.c | ||
457 | @@ -XXX,XX +XXX,XX @@ static bool balloon_stats_enabled(const VirtIOBalloon *s) | ||
458 | static void balloon_stats_destroy_timer(VirtIOBalloon *s) | ||
459 | { | ||
460 | if (balloon_stats_enabled(s)) { | ||
461 | - timer_del(s->stats_timer); | ||
462 | timer_free(s->stats_timer); | ||
463 | s->stats_timer = NULL; | ||
464 | s->stats_poll_interval = 0; | ||
465 | diff --git a/hw/virtio/virtio-rng.c b/hw/virtio/virtio-rng.c | ||
466 | index XXXXXXX..XXXXXXX 100644 | ||
467 | --- a/hw/virtio/virtio-rng.c | ||
468 | +++ b/hw/virtio/virtio-rng.c | ||
469 | @@ -XXX,XX +XXX,XX @@ static void virtio_rng_device_unrealize(DeviceState *dev) | ||
470 | VirtIORNG *vrng = VIRTIO_RNG(dev); | ||
471 | |||
472 | qemu_del_vm_change_state_handler(vrng->vmstate); | ||
473 | - timer_del(vrng->rate_limit_timer); | ||
474 | timer_free(vrng->rate_limit_timer); | ||
475 | virtio_del_queue(vdev, 0); | ||
476 | virtio_cleanup(vdev); | ||
477 | diff --git a/hw/watchdog/wdt_diag288.c b/hw/watchdog/wdt_diag288.c | ||
478 | index XXXXXXX..XXXXXXX 100644 | ||
479 | --- a/hw/watchdog/wdt_diag288.c | ||
480 | +++ b/hw/watchdog/wdt_diag288.c | ||
481 | @@ -XXX,XX +XXX,XX @@ static void wdt_diag288_unrealize(DeviceState *dev) | ||
482 | { | ||
483 | DIAG288State *diag288 = DIAG288(dev); | ||
484 | |||
485 | - timer_del(diag288->timer); | ||
486 | timer_free(diag288->timer); | ||
487 | } | ||
488 | |||
489 | diff --git a/hw/watchdog/wdt_i6300esb.c b/hw/watchdog/wdt_i6300esb.c | ||
490 | index XXXXXXX..XXXXXXX 100644 | ||
491 | --- a/hw/watchdog/wdt_i6300esb.c | ||
492 | +++ b/hw/watchdog/wdt_i6300esb.c | ||
493 | @@ -XXX,XX +XXX,XX @@ static void i6300esb_exit(PCIDevice *dev) | ||
494 | { | ||
495 | I6300State *d = WATCHDOG_I6300ESB_DEVICE(dev); | ||
496 | |||
497 | - timer_del(d->timer); | ||
498 | timer_free(d->timer); | ||
499 | } | ||
500 | |||
501 | diff --git a/migration/colo.c b/migration/colo.c | ||
502 | index XXXXXXX..XXXXXXX 100644 | ||
503 | --- a/migration/colo.c | ||
504 | +++ b/migration/colo.c | ||
505 | @@ -XXX,XX +XXX,XX @@ out: | ||
506 | * error. | ||
507 | */ | ||
508 | colo_compare_unregister_notifier(&packets_compare_notifier); | ||
509 | - timer_del(s->colo_delay_timer); | ||
510 | timer_free(s->colo_delay_timer); | ||
511 | qemu_event_destroy(&s->colo_checkpoint_event); | ||
512 | |||
513 | diff --git a/monitor/hmp-cmds.c b/monitor/hmp-cmds.c | ||
514 | index XXXXXXX..XXXXXXX 100644 | ||
515 | --- a/monitor/hmp-cmds.c | ||
516 | +++ b/monitor/hmp-cmds.c | ||
517 | @@ -XXX,XX +XXX,XX @@ static void hmp_migrate_status_cb(void *opaque) | ||
518 | error_report("%s", info->error_desc); | ||
519 | } | ||
520 | monitor_resume(status->mon); | ||
521 | - timer_del(status->timer); | ||
522 | timer_free(status->timer); | ||
523 | g_free(status); | ||
524 | } | ||
525 | diff --git a/net/announce.c b/net/announce.c | ||
526 | index XXXXXXX..XXXXXXX 100644 | ||
527 | --- a/net/announce.c | ||
528 | +++ b/net/announce.c | ||
529 | @@ -XXX,XX +XXX,XX @@ void qemu_announce_timer_del(AnnounceTimer *timer, bool free_named) | ||
530 | { | ||
531 | bool free_timer = false; | ||
532 | if (timer->tm) { | ||
533 | - timer_del(timer->tm); | ||
534 | timer_free(timer->tm); | ||
535 | timer->tm = NULL; | ||
536 | } | ||
537 | diff --git a/net/colo-compare.c b/net/colo-compare.c | ||
538 | index XXXXXXX..XXXXXXX 100644 | ||
539 | --- a/net/colo-compare.c | ||
540 | +++ b/net/colo-compare.c | ||
541 | @@ -XXX,XX +XXX,XX @@ static void colo_compare_timer_init(CompareState *s) | ||
542 | static void colo_compare_timer_del(CompareState *s) | ||
543 | { | ||
544 | if (s->packet_check_timer) { | ||
545 | - timer_del(s->packet_check_timer); | ||
546 | timer_free(s->packet_check_timer); | ||
547 | s->packet_check_timer = NULL; | ||
548 | } | ||
549 | diff --git a/net/slirp.c b/net/slirp.c | ||
550 | index XXXXXXX..XXXXXXX 100644 | ||
551 | --- a/net/slirp.c | ||
552 | +++ b/net/slirp.c | ||
553 | @@ -XXX,XX +XXX,XX @@ static void *net_slirp_timer_new(SlirpTimerCb cb, | ||
554 | |||
555 | static void net_slirp_timer_free(void *timer, void *opaque) | ||
556 | { | ||
557 | - timer_del(timer); | ||
558 | timer_free(timer); | ||
559 | } | ||
560 | |||
561 | diff --git a/replay/replay-debugging.c b/replay/replay-debugging.c | ||
562 | index XXXXXXX..XXXXXXX 100644 | ||
563 | --- a/replay/replay-debugging.c | ||
564 | +++ b/replay/replay-debugging.c | ||
565 | @@ -XXX,XX +XXX,XX @@ static void replay_delete_break(void) | ||
566 | assert(replay_mutex_locked()); | ||
567 | |||
568 | if (replay_break_timer) { | ||
569 | - timer_del(replay_break_timer); | ||
570 | timer_free(replay_break_timer); | ||
571 | replay_break_timer = NULL; | ||
572 | } | ||
573 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
574 | index XXXXXXX..XXXXXXX 100644 | ||
575 | --- a/target/s390x/cpu.c | ||
576 | +++ b/target/s390x/cpu.c | ||
577 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_finalize(Object *obj) | ||
578 | #if !defined(CONFIG_USER_ONLY) | ||
579 | S390CPU *cpu = S390_CPU(obj); | ||
580 | |||
581 | - timer_del(cpu->env.tod_timer); | ||
582 | timer_free(cpu->env.tod_timer); | ||
583 | - timer_del(cpu->env.cpu_timer); | ||
584 | timer_free(cpu->env.cpu_timer); | ||
585 | |||
586 | qemu_unregister_reset(s390_cpu_machine_reset_cb, cpu); | ||
587 | diff --git a/ui/console.c b/ui/console.c | ||
588 | index XXXXXXX..XXXXXXX 100644 | ||
589 | --- a/ui/console.c | ||
590 | +++ b/ui/console.c | ||
591 | @@ -XXX,XX +XXX,XX @@ static void gui_setup_refresh(DisplayState *ds) | ||
592 | timer_mod(ds->gui_timer, qemu_clock_get_ms(QEMU_CLOCK_REALTIME)); | ||
593 | } | ||
594 | if (!need_timer && ds->gui_timer != NULL) { | ||
595 | - timer_del(ds->gui_timer); | ||
596 | timer_free(ds->gui_timer); | ||
597 | ds->gui_timer = NULL; | ||
598 | } | ||
599 | diff --git a/ui/spice-core.c b/ui/spice-core.c | ||
600 | index XXXXXXX..XXXXXXX 100644 | ||
601 | --- a/ui/spice-core.c | ||
602 | +++ b/ui/spice-core.c | ||
603 | @@ -XXX,XX +XXX,XX @@ static void timer_cancel(SpiceTimer *timer) | ||
604 | |||
605 | static void timer_remove(SpiceTimer *timer) | ||
606 | { | ||
607 | - timer_del(timer->timer); | ||
608 | timer_free(timer->timer); | ||
609 | g_free(timer); | ||
610 | } | ||
611 | diff --git a/util/throttle.c b/util/throttle.c | ||
612 | index XXXXXXX..XXXXXXX 100644 | ||
613 | --- a/util/throttle.c | ||
614 | +++ b/util/throttle.c | ||
615 | @@ -XXX,XX +XXX,XX @@ static void throttle_timer_destroy(QEMUTimer **timer) | ||
616 | { | ||
617 | assert(*timer != NULL); | ||
618 | |||
619 | - timer_del(*timer); | ||
620 | timer_free(*timer); | ||
621 | *timer = NULL; | ||
622 | } | 31 | } |
623 | -- | 32 | -- |
624 | 2.20.1 | 33 | 2.20.1 |
625 | 34 | ||
626 | 35 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the a10_pit_init | 3 | When the block is disabled, all registers are reset with the |
4 | function, so use ptimer_free() in the finalize function to avoid it. | 4 | exception of the ECSPI_CONREG. It is initialized to zero |
5 | when the instance is created. | ||
5 | 6 | ||
6 | ASAN shows memory leak stack: | 7 | Ref: i.MX 6DQ Applications Processor Reference Manual (IMX6DQRM), |
8 | chapter 21.7.3: Control Register (ECSPIx_CONREG) | ||
7 | 9 | ||
8 | Indirect leak of 288 byte(s) in 6 object(s) allocated from: | 10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 11 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
10 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | 12 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | 13 | Message-id: 20210129132323.30946-5-bmeng.cn@gmail.com |
12 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | 14 | [bmeng: add a 'common_reset' function that does most of reset operation] |
13 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | 15 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
14 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
15 | #6 0xaaabf57415e8 in a10_pit_init /qemu/hw/timer/allwinner-a10-pit.c:278 | ||
16 | #7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
17 | #8 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
18 | #9 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
19 | #10 0xaaabf5b94680 in aw_a10_init /qemu/hw/arm/allwinner-a10.c:49 | ||
20 | #11 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
21 | #12 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
22 | |||
23 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
24 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 17 | --- |
28 | hw/timer/allwinner-a10-pit.c | 11 +++++++++++ | 18 | hw/ssi/imx_spi.c | 32 ++++++++++++++++++++++++-------- |
29 | 1 file changed, 11 insertions(+) | 19 | 1 file changed, 24 insertions(+), 8 deletions(-) |
30 | 20 | ||
31 | diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c | 21 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
32 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/hw/timer/allwinner-a10-pit.c | 23 | --- a/hw/ssi/imx_spi.c |
34 | +++ b/hw/timer/allwinner-a10-pit.c | 24 | +++ b/hw/ssi/imx_spi.c |
35 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj) | 25 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_flush_txfifo(IMXSPIState *s) |
36 | } | 26 | fifo32_num_used(&s->tx_fifo), fifo32_num_used(&s->rx_fifo)); |
37 | } | 27 | } |
38 | 28 | ||
39 | +static void a10_pit_finalize(Object *obj) | 29 | -static void imx_spi_reset(DeviceState *dev) |
30 | +static void imx_spi_common_reset(IMXSPIState *s) | ||
31 | { | ||
32 | - IMXSPIState *s = IMX_SPI(dev); | ||
33 | + int i; | ||
34 | |||
35 | - DPRINTF("\n"); | ||
36 | - | ||
37 | - memset(s->regs, 0, sizeof(s->regs)); | ||
38 | - | ||
39 | - s->regs[ECSPI_STATREG] = 0x00000003; | ||
40 | + for (i = 0; i < ARRAY_SIZE(s->regs); i++) { | ||
41 | + switch (i) { | ||
42 | + case ECSPI_CONREG: | ||
43 | + /* CONREG is not updated on soft reset */ | ||
44 | + break; | ||
45 | + case ECSPI_STATREG: | ||
46 | + s->regs[i] = 0x00000003; | ||
47 | + break; | ||
48 | + default: | ||
49 | + s->regs[i] = 0; | ||
50 | + break; | ||
51 | + } | ||
52 | + } | ||
53 | |||
54 | imx_spi_rxfifo_reset(s); | ||
55 | imx_spi_txfifo_reset(s); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_reset(DeviceState *dev) | ||
57 | |||
58 | static void imx_spi_soft_reset(IMXSPIState *s) | ||
59 | { | ||
60 | - imx_spi_reset(DEVICE(s)); | ||
61 | + imx_spi_common_reset(s); | ||
62 | |||
63 | imx_spi_update_irq(s); | ||
64 | } | ||
65 | |||
66 | +static void imx_spi_reset(DeviceState *dev) | ||
40 | +{ | 67 | +{ |
41 | + AwA10PITState *s = AW_A10_PIT(obj); | 68 | + IMXSPIState *s = IMX_SPI(dev); |
42 | + int i; | ||
43 | + | 69 | + |
44 | + for (i = 0; i < AW_A10_PIT_TIMER_NR; i++) { | 70 | + imx_spi_common_reset(s); |
45 | + ptimer_free(s->timer[i]); | 71 | + s->regs[ECSPI_CONREG] = 0; |
46 | + } | ||
47 | +} | 72 | +} |
48 | + | 73 | + |
49 | static void a10_pit_class_init(ObjectClass *klass, void *data) | 74 | static uint64_t imx_spi_read(void *opaque, hwaddr offset, unsigned size) |
50 | { | 75 | { |
51 | DeviceClass *dc = DEVICE_CLASS(klass); | 76 | uint32_t value = 0; |
52 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo a10_pit_info = { | ||
53 | .parent = TYPE_SYS_BUS_DEVICE, | ||
54 | .instance_size = sizeof(AwA10PITState), | ||
55 | .instance_init = a10_pit_init, | ||
56 | + .instance_finalize = a10_pit_finalize, | ||
57 | .class_init = a10_pit_class_init, | ||
58 | }; | ||
59 | |||
60 | -- | 77 | -- |
61 | 2.20.1 | 78 | 2.20.1 |
62 | 79 | ||
63 | 80 | diff view generated by jsdifflib |
1 | Implement the v8.1M FPCXT_NS floating-point system register. This is | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | a little more complicated than FPCXT_S, because it has specific | ||
3 | handling for "current FP state is inactive", and it only wants to do | ||
4 | PreserveFPState(), not the full set of actions done by | ||
5 | ExecuteFPCheck() which vfp_access_check() implements. | ||
6 | 2 | ||
3 | When the block is disabled, it stay it is 'internal reset logic' | ||
4 | (internal clocks are gated off). Reading any register returns | ||
5 | its reset value. Only update this value if the device is enabled. | ||
6 | |||
7 | Ref: i.MX 6DQ Applications Processor Reference Manual (IMX6DQRM), | ||
8 | chapter 21.7.3: Control Register (ECSPIx_CONREG) | ||
9 | |||
10 | Reviewed-by: Juan Quintela <quintela@redhat.com> | ||
11 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Reviewed-by: Bin Meng <bin.meng@windriver.com> | ||
13 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
14 | Message-id: 20210129132323.30946-6-bmeng.cn@gmail.com | ||
15 | Message-Id: <20210115153049.3353008-5-f4bug@amsat.org> | ||
16 | Reviewed-by: Bin Meng <bin.meng@windriver.com> | ||
17 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201210201433.26262-4-peter.maydell@linaro.org | ||
10 | --- | 19 | --- |
11 | target/arm/translate-vfp.c.inc | 102 ++++++++++++++++++++++++++++++++- | 20 | hw/ssi/imx_spi.c | 60 +++++++++++++++++++++++------------------------- |
12 | 1 file changed, 99 insertions(+), 3 deletions(-) | 21 | 1 file changed, 29 insertions(+), 31 deletions(-) |
13 | 22 | ||
14 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 23 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
15 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-vfp.c.inc | 25 | --- a/hw/ssi/imx_spi.c |
17 | +++ b/target/arm/translate-vfp.c.inc | 26 | +++ b/hw/ssi/imx_spi.c |
18 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | 27 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_spi_read(void *opaque, hwaddr offset, unsigned size) |
28 | return 0; | ||
29 | } | ||
30 | |||
31 | - switch (index) { | ||
32 | - case ECSPI_RXDATA: | ||
33 | - if (!imx_spi_is_enabled(s)) { | ||
34 | - value = 0; | ||
35 | - } else if (fifo32_is_empty(&s->rx_fifo)) { | ||
36 | - /* value is undefined */ | ||
37 | - value = 0xdeadbeef; | ||
38 | - } else { | ||
39 | - /* read from the RX FIFO */ | ||
40 | - value = fifo32_pop(&s->rx_fifo); | ||
41 | + value = s->regs[index]; | ||
42 | + | ||
43 | + if (imx_spi_is_enabled(s)) { | ||
44 | + switch (index) { | ||
45 | + case ECSPI_RXDATA: | ||
46 | + if (fifo32_is_empty(&s->rx_fifo)) { | ||
47 | + /* value is undefined */ | ||
48 | + value = 0xdeadbeef; | ||
49 | + } else { | ||
50 | + /* read from the RX FIFO */ | ||
51 | + value = fifo32_pop(&s->rx_fifo); | ||
52 | + } | ||
53 | + break; | ||
54 | + case ECSPI_TXDATA: | ||
55 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
56 | + "[%s]%s: Trying to read from TX FIFO\n", | ||
57 | + TYPE_IMX_SPI, __func__); | ||
58 | + | ||
59 | + /* Reading from TXDATA gives 0 */ | ||
60 | + break; | ||
61 | + case ECSPI_MSGDATA: | ||
62 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
63 | + "[%s]%s: Trying to read from MSG FIFO\n", | ||
64 | + TYPE_IMX_SPI, __func__); | ||
65 | + /* Reading from MSGDATA gives 0 */ | ||
66 | + break; | ||
67 | + default: | ||
68 | + break; | ||
19 | } | 69 | } |
20 | break; | 70 | |
21 | case ARM_VFP_FPCXT_S: | 71 | - break; |
22 | + case ARM_VFP_FPCXT_NS: | 72 | - case ECSPI_TXDATA: |
23 | if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | 73 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Trying to read from TX FIFO\n", |
24 | return false; | 74 | - TYPE_IMX_SPI, __func__); |
25 | } | 75 | - |
26 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | 76 | - /* Reading from TXDATA gives 0 */ |
27 | return FPSysRegCheckFailed; | 77 | - |
28 | } | 78 | - break; |
29 | 79 | - case ECSPI_MSGDATA: | |
30 | - if (!vfp_access_check(s)) { | 80 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Trying to read from MSG FIFO\n", |
31 | + /* | 81 | - TYPE_IMX_SPI, __func__); |
32 | + * FPCXT_NS is a special case: it has specific handling for | 82 | - |
33 | + * "current FP state is inactive", and must do the PreserveFPState() | 83 | - /* Reading from MSGDATA gives 0 */ |
34 | + * but not the usual full set of actions done by ExecuteFPCheck(). | 84 | - |
35 | + * So we don't call vfp_access_check() and the callers must handle this. | 85 | - break; |
36 | + */ | 86 | - default: |
37 | + if (regno != ARM_VFP_FPCXT_NS && !vfp_access_check(s)) { | 87 | - value = s->regs[index]; |
38 | return FPSysRegCheckDone; | 88 | - break; |
89 | + imx_spi_update_irq(s); | ||
39 | } | 90 | } |
40 | - | 91 | - |
41 | return FPSysRegCheckContinue; | 92 | DPRINTF("reg[%s] => 0x%" PRIx32 "\n", imx_spi_reg_name(index), value); |
93 | |||
94 | - imx_spi_update_irq(s); | ||
95 | - | ||
96 | return (uint64_t)value; | ||
42 | } | 97 | } |
43 | |||
44 | +static void gen_branch_fpInactive(DisasContext *s, TCGCond cond, | ||
45 | + TCGLabel *label) | ||
46 | +{ | ||
47 | + /* | ||
48 | + * FPCXT_NS is a special case: it has specific handling for | ||
49 | + * "current FP state is inactive", and must do the PreserveFPState() | ||
50 | + * but not the usual full set of actions done by ExecuteFPCheck(). | ||
51 | + * We don't have a TB flag that matches the fpInactive check, so we | ||
52 | + * do it at runtime as we don't expect FPCXT_NS accesses to be frequent. | ||
53 | + * | ||
54 | + * Emit code that checks fpInactive and does a conditional | ||
55 | + * branch to label based on it: | ||
56 | + * if cond is TCG_COND_NE then branch if fpInactive != 0 (ie if inactive) | ||
57 | + * if cond is TCG_COND_EQ then branch if fpInactive == 0 (ie if active) | ||
58 | + */ | ||
59 | + assert(cond == TCG_COND_EQ || cond == TCG_COND_NE); | ||
60 | + | ||
61 | + /* fpInactive = FPCCR_NS.ASPEN == 1 && CONTROL.FPCA == 0 */ | ||
62 | + TCGv_i32 aspen, fpca; | ||
63 | + aspen = load_cpu_field(v7m.fpccr[M_REG_NS]); | ||
64 | + fpca = load_cpu_field(v7m.control[M_REG_S]); | ||
65 | + tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
66 | + tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
67 | + tcg_gen_andi_i32(fpca, fpca, R_V7M_CONTROL_FPCA_MASK); | ||
68 | + tcg_gen_or_i32(fpca, fpca, aspen); | ||
69 | + tcg_gen_brcondi_i32(tcg_invert_cond(cond), fpca, 0, label); | ||
70 | + tcg_temp_free_i32(aspen); | ||
71 | + tcg_temp_free_i32(fpca); | ||
72 | +} | ||
73 | + | ||
74 | static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
75 | |||
76 | fp_sysreg_loadfn *loadfn, | ||
77 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
78 | { | ||
79 | /* Do a write to an M-profile floating point system register */ | ||
80 | TCGv_i32 tmp; | ||
81 | + TCGLabel *lab_end = NULL; | ||
82 | |||
83 | switch (fp_sysreg_checks(s, regno)) { | ||
84 | case FPSysRegCheckFailed: | ||
85 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
86 | tcg_temp_free_i32(tmp); | ||
87 | break; | ||
88 | } | ||
89 | + case ARM_VFP_FPCXT_NS: | ||
90 | + lab_end = gen_new_label(); | ||
91 | + /* fpInactive case: write is a NOP, so branch to end */ | ||
92 | + gen_branch_fpInactive(s, TCG_COND_NE, lab_end); | ||
93 | + /* !fpInactive: PreserveFPState(), and reads same as FPCXT_S */ | ||
94 | + gen_preserve_fp_state(s); | ||
95 | + /* fall through */ | ||
96 | case ARM_VFP_FPCXT_S: | ||
97 | { | ||
98 | TCGv_i32 sfpa, control; | ||
99 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
100 | default: | ||
101 | g_assert_not_reached(); | ||
102 | } | ||
103 | + if (lab_end) { | ||
104 | + gen_set_label(lab_end); | ||
105 | + } | ||
106 | return true; | ||
107 | } | ||
108 | |||
109 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
110 | { | ||
111 | /* Do a read from an M-profile floating point system register */ | ||
112 | TCGv_i32 tmp; | ||
113 | + TCGLabel *lab_end = NULL; | ||
114 | + bool lookup_tb = false; | ||
115 | |||
116 | switch (fp_sysreg_checks(s, regno)) { | ||
117 | case FPSysRegCheckFailed: | ||
118 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
119 | fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
120 | gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
121 | tcg_temp_free_i32(fpscr); | ||
122 | - gen_lookup_tb(s); | ||
123 | + lookup_tb = true; | ||
124 | + break; | ||
125 | + } | ||
126 | + case ARM_VFP_FPCXT_NS: | ||
127 | + { | ||
128 | + TCGv_i32 control, sfpa, fpscr, fpdscr, zero; | ||
129 | + TCGLabel *lab_active = gen_new_label(); | ||
130 | + | ||
131 | + lookup_tb = true; | ||
132 | + | ||
133 | + gen_branch_fpInactive(s, TCG_COND_EQ, lab_active); | ||
134 | + /* fpInactive case: reads as FPDSCR_NS */ | ||
135 | + TCGv_i32 tmp = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
136 | + storefn(s, opaque, tmp); | ||
137 | + lab_end = gen_new_label(); | ||
138 | + tcg_gen_br(lab_end); | ||
139 | + | ||
140 | + gen_set_label(lab_active); | ||
141 | + /* !fpInactive: Reads the same as FPCXT_S, but side effects differ */ | ||
142 | + gen_preserve_fp_state(s); | ||
143 | + tmp = tcg_temp_new_i32(); | ||
144 | + sfpa = tcg_temp_new_i32(); | ||
145 | + fpscr = tcg_temp_new_i32(); | ||
146 | + gen_helper_vfp_get_fpscr(fpscr, cpu_env); | ||
147 | + tcg_gen_andi_i32(tmp, fpscr, ~FPCR_NZCV_MASK); | ||
148 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
149 | + tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
150 | + tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
151 | + tcg_gen_or_i32(tmp, tmp, sfpa); | ||
152 | + tcg_temp_free_i32(control); | ||
153 | + /* Store result before updating FPSCR, in case it faults */ | ||
154 | + storefn(s, opaque, tmp); | ||
155 | + /* If SFPA is zero then set FPSCR from FPDSCR_NS */ | ||
156 | + fpdscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
157 | + zero = tcg_const_i32(0); | ||
158 | + tcg_gen_movcond_i32(TCG_COND_EQ, fpscr, sfpa, zero, fpdscr, fpscr); | ||
159 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
160 | + tcg_temp_free_i32(zero); | ||
161 | + tcg_temp_free_i32(sfpa); | ||
162 | + tcg_temp_free_i32(fpdscr); | ||
163 | + tcg_temp_free_i32(fpscr); | ||
164 | break; | ||
165 | } | ||
166 | default: | ||
167 | g_assert_not_reached(); | ||
168 | } | ||
169 | + | ||
170 | + if (lab_end) { | ||
171 | + gen_set_label(lab_end); | ||
172 | + } | ||
173 | + if (lookup_tb) { | ||
174 | + gen_lookup_tb(s); | ||
175 | + } | ||
176 | return true; | ||
177 | } | ||
178 | 98 | ||
179 | -- | 99 | -- |
180 | 2.20.1 | 100 | 2.20.1 |
181 | 101 | ||
182 | 102 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | When the block is disabled, only the ECSPI_CONREG register can |
4 | mss_timer_init function, so use ptimer_free() in the finalize function to avoid | 4 | be modified. Setting the EN bit enabled the device, clearing it |
5 | it. | 5 | "disables the block and resets the internal logic with the |
6 | exception of the ECSPI_CONREG" register. | ||
6 | 7 | ||
7 | ASAN shows memory leak stack: | 8 | Ignore all other registers write except ECSPI_CONREG when the |
9 | block is disabled. | ||
8 | 10 | ||
9 | Indirect leak of 192 byte(s) in 2 object(s) allocated from: | 11 | Ref: i.MX 6DQ Applications Processor Reference Manual (IMX6DQRM), |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 12 | chapter 21.7.3: Control Register (ECSPIx_CONREG) |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf58a0010 in mss_timer_init /qemu/hw/timer/mss-timer.c:235 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
16 | #6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
17 | #7 0xaaabf5b8316c in m2sxxx_soc_initfn /qemu/hw/arm/msf2-soc.c:70 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
22 | #12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
23 | 13 | ||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | 14 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | 15 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Message-id: 20210129132323.30946-7-bmeng.cn@gmail.com | ||
18 | Message-Id: <20210115153049.3353008-6-f4bug@amsat.org> | ||
19 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 22 | --- |
29 | hw/timer/mss-timer.c | 13 +++++++++++++ | 23 | hw/ssi/imx_spi.c | 13 +++++++++---- |
30 | 1 file changed, 13 insertions(+) | 24 | 1 file changed, 9 insertions(+), 4 deletions(-) |
31 | 25 | ||
32 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c | 26 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
33 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/mss-timer.c | 28 | --- a/hw/ssi/imx_spi.c |
35 | +++ b/hw/timer/mss-timer.c | 29 | +++ b/hw/ssi/imx_spi.c |
36 | @@ -XXX,XX +XXX,XX @@ static void mss_timer_init(Object *obj) | 30 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_write(void *opaque, hwaddr offset, uint64_t value, |
37 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &t->mmio); | 31 | DPRINTF("reg[%s] <= 0x%" PRIx32 "\n", imx_spi_reg_name(index), |
38 | } | 32 | (uint32_t)value); |
39 | 33 | ||
40 | +static void mss_timer_finalize(Object *obj) | 34 | + if (!imx_spi_is_enabled(s)) { |
41 | +{ | 35 | + /* Block is disabled */ |
42 | + MSSTimerState *t = MSS_TIMER(obj); | 36 | + if (index != ECSPI_CONREG) { |
43 | + int i; | 37 | + /* Ignore access */ |
38 | + return; | ||
39 | + } | ||
40 | + } | ||
44 | + | 41 | + |
45 | + for (i = 0; i < NUM_TIMERS; i++) { | 42 | change_mask = s->regs[index] ^ value; |
46 | + struct Msf2Timer *st = &t->timers[i]; | 43 | |
47 | + | 44 | switch (index) { |
48 | + ptimer_free(st->ptimer); | 45 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_write(void *opaque, hwaddr offset, uint64_t value, |
49 | + } | 46 | TYPE_IMX_SPI, __func__); |
50 | +} | 47 | break; |
51 | + | 48 | case ECSPI_TXDATA: |
52 | static const VMStateDescription vmstate_timers = { | 49 | - if (!imx_spi_is_enabled(s)) { |
53 | .name = "mss-timer-block", | 50 | - /* Ignore writes if device is disabled */ |
54 | .version_id = 1, | 51 | - break; |
55 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mss_timer_info = { | 52 | - } else if (fifo32_is_full(&s->tx_fifo)) { |
56 | .parent = TYPE_SYS_BUS_DEVICE, | 53 | + if (fifo32_is_full(&s->tx_fifo)) { |
57 | .instance_size = sizeof(MSSTimerState), | 54 | /* Ignore writes if queue is full */ |
58 | .instance_init = mss_timer_init, | 55 | break; |
59 | + .instance_finalize = mss_timer_finalize, | 56 | } |
60 | .class_init = mss_timer_class_init, | ||
61 | }; | ||
62 | |||
63 | -- | 57 | -- |
64 | 2.20.1 | 58 | 2.20.1 |
65 | 59 | ||
66 | 60 | diff view generated by jsdifflib |
1 | Now that we have implemented all the features needed by the v8.1M | 1 | From: Xuzhou Cheng <xuzhou.cheng@windriver.com> |
---|---|---|---|
2 | architecture, we can add the model of the Cortex-M55. This is the | ||
3 | configuration without MVE support; we'll add MVE later. | ||
4 | 2 | ||
3 | When a write to ECSPI_CONREG register to disable the SPI controller, | ||
4 | imx_spi_soft_reset() is called to reset the controller, but chip | ||
5 | select lines should have been disabled, otherwise the state machine | ||
6 | of any devices (e.g.: SPI flashes) connected to the SPI master is | ||
7 | stuck to its last state and responds incorrectly to any follow-up | ||
8 | commands. | ||
9 | |||
10 | Fixes: c906a3a01582 ("i.MX: Add the Freescale SPI Controller") | ||
11 | Signed-off-by: Xuzhou Cheng <xuzhou.cheng@windriver.com> | ||
12 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Message-id: 20210129132323.30946-8-bmeng.cn@gmail.com | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201210201433.26262-5-peter.maydell@linaro.org | ||
8 | --- | 16 | --- |
9 | target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++ | 17 | hw/ssi/imx_spi.c | 6 ++++++ |
10 | 1 file changed, 42 insertions(+) | 18 | 1 file changed, 6 insertions(+) |
11 | 19 | ||
12 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | 20 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
13 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu_tcg.c | 22 | --- a/hw/ssi/imx_spi.c |
15 | +++ b/target/arm/cpu_tcg.c | 23 | +++ b/hw/ssi/imx_spi.c |
16 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) | 24 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_common_reset(IMXSPIState *s) |
17 | cpu->ctr = 0x8000c000; | 25 | |
26 | static void imx_spi_soft_reset(IMXSPIState *s) | ||
27 | { | ||
28 | + int i; | ||
29 | + | ||
30 | imx_spi_common_reset(s); | ||
31 | |||
32 | imx_spi_update_irq(s); | ||
33 | + | ||
34 | + for (i = 0; i < ECSPI_NUM_CS; i++) { | ||
35 | + qemu_set_irq(s->cs_lines[i], 1); | ||
36 | + } | ||
18 | } | 37 | } |
19 | 38 | ||
20 | +static void cortex_m55_initfn(Object *obj) | 39 | static void imx_spi_reset(DeviceState *dev) |
21 | +{ | ||
22 | + ARMCPU *cpu = ARM_CPU(obj); | ||
23 | + | ||
24 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
25 | + set_feature(&cpu->env, ARM_FEATURE_V8_1M); | ||
26 | + set_feature(&cpu->env, ARM_FEATURE_M); | ||
27 | + set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
28 | + set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
29 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
30 | + cpu->midr = 0x410fd221; /* r0p1 */ | ||
31 | + cpu->revidr = 0; | ||
32 | + cpu->pmsav7_dregion = 16; | ||
33 | + cpu->sau_sregion = 8; | ||
34 | + /* | ||
35 | + * These are the MVFR* values for the FPU, no MVE configuration; | ||
36 | + * we will update them later when we implement MVE | ||
37 | + */ | ||
38 | + cpu->isar.mvfr0 = 0x10110221; | ||
39 | + cpu->isar.mvfr1 = 0x12100011; | ||
40 | + cpu->isar.mvfr2 = 0x00000040; | ||
41 | + cpu->isar.id_pfr0 = 0x20000030; | ||
42 | + cpu->isar.id_pfr1 = 0x00000230; | ||
43 | + cpu->isar.id_dfr0 = 0x10200000; | ||
44 | + cpu->id_afr0 = 0x00000000; | ||
45 | + cpu->isar.id_mmfr0 = 0x00111040; | ||
46 | + cpu->isar.id_mmfr1 = 0x00000000; | ||
47 | + cpu->isar.id_mmfr2 = 0x01000000; | ||
48 | + cpu->isar.id_mmfr3 = 0x00000011; | ||
49 | + cpu->isar.id_isar0 = 0x01103110; | ||
50 | + cpu->isar.id_isar1 = 0x02212000; | ||
51 | + cpu->isar.id_isar2 = 0x20232232; | ||
52 | + cpu->isar.id_isar3 = 0x01111131; | ||
53 | + cpu->isar.id_isar4 = 0x01310132; | ||
54 | + cpu->isar.id_isar5 = 0x00000000; | ||
55 | + cpu->isar.id_isar6 = 0x00000000; | ||
56 | + cpu->clidr = 0x00000000; /* caches not implemented */ | ||
57 | + cpu->ctr = 0x8303c003; | ||
58 | +} | ||
59 | + | ||
60 | static const ARMCPRegInfo cortexr5_cp_reginfo[] = { | ||
61 | /* Dummy the TCM region regs for the moment */ | ||
62 | { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, | ||
63 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | ||
64 | .class_init = arm_v7m_class_init }, | ||
65 | { .name = "cortex-m33", .initfn = cortex_m33_initfn, | ||
66 | .class_init = arm_v7m_class_init }, | ||
67 | + { .name = "cortex-m55", .initfn = cortex_m55_initfn, | ||
68 | + .class_init = arm_v7m_class_init }, | ||
69 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | ||
70 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, | ||
71 | { .name = "ti925t", .initfn = ti925t_initfn }, | ||
72 | -- | 40 | -- |
73 | 2.20.1 | 41 | 2.20.1 |
74 | 42 | ||
75 | 43 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Bin Meng <bin.meng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | At present, when booting U-Boot on QEMU sabrelite, we see: | 3 | Current implementation of the imx spi controller expects the burst |
4 | length to be multiple of 8, which is the most common use case. | ||
4 | 5 | ||
5 | Net: Board Net Initialization Failed | 6 | In case the burst length is not what we expect, log it to give user |
6 | No ethernet found. | 7 | a chance to notice it, and round it up to be multiple of 8. |
7 | |||
8 | U-Boot scans PHY at address 4/5/6/7 (see board_eth_init() in the | ||
9 | U-Boot source: board/boundary/nitrogen6x/nitrogen6x.c). On the real | ||
10 | board, the Ethernet PHY is at address 6. Adjust this by updating the | ||
11 | "fec-phy-num" property of the fsl_imx6 SoC object. | ||
12 | |||
13 | With this change, U-Boot sees the PHY but complains MAC address: | ||
14 | |||
15 | Net: using phy at 6 | ||
16 | FEC [PRIME] | ||
17 | Error: FEC address not set. | ||
18 | |||
19 | This is due to U-Boot tries to read the MAC address from the fuse, | ||
20 | which QEMU does not have any valid content filled in. However this | ||
21 | does not prevent the Ethernet from working in QEMU. We just need to | ||
22 | set up the MAC address later in the U-Boot command shell, by: | ||
23 | |||
24 | => setenv ethaddr 00:11:22:33:44:55 | ||
25 | 8 | ||
26 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | 9 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
27 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 10 | Message-id: 20210129132323.30946-9-bmeng.cn@gmail.com |
28 | Message-id: 20210106063504.10841-4-bmeng.cn@gmail.com | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
30 | --- | 13 | --- |
31 | hw/arm/sabrelite.c | 4 ++++ | 14 | hw/ssi/imx_spi.c | 17 ++++++++++++++++- |
32 | 1 file changed, 4 insertions(+) | 15 | 1 file changed, 16 insertions(+), 1 deletion(-) |
33 | 16 | ||
34 | diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c | 17 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
35 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/arm/sabrelite.c | 19 | --- a/hw/ssi/imx_spi.c |
37 | +++ b/hw/arm/sabrelite.c | 20 | +++ b/hw/ssi/imx_spi.c |
38 | @@ -XXX,XX +XXX,XX @@ static void sabrelite_init(MachineState *machine) | 21 | @@ -XXX,XX +XXX,XX @@ static uint8_t imx_spi_selected_channel(IMXSPIState *s) |
39 | 22 | ||
40 | s = FSL_IMX6(object_new(TYPE_FSL_IMX6)); | 23 | static uint32_t imx_spi_burst_length(IMXSPIState *s) |
41 | object_property_add_child(OBJECT(machine), "soc", OBJECT(s)); | 24 | { |
25 | - return EXTRACT(s->regs[ECSPI_CONREG], ECSPI_CONREG_BURST_LENGTH) + 1; | ||
26 | + uint32_t burst; | ||
42 | + | 27 | + |
43 | + /* Ethernet PHY address is 6 */ | 28 | + burst = EXTRACT(s->regs[ECSPI_CONREG], ECSPI_CONREG_BURST_LENGTH) + 1; |
44 | + object_property_set_int(OBJECT(s), "fec-phy-num", 6, &error_fatal); | 29 | + if (burst % 8) { |
30 | + burst = ROUND_UP(burst, 8); | ||
31 | + } | ||
45 | + | 32 | + |
46 | qdev_realize(DEVICE(s), NULL, &error_fatal); | 33 | + return burst; |
47 | 34 | } | |
48 | memory_region_add_subregion(get_system_memory(), FSL_IMX6_MMDC_ADDR, | 35 | |
36 | static bool imx_spi_is_enabled(IMXSPIState *s) | ||
37 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_write(void *opaque, hwaddr offset, uint64_t value, | ||
38 | IMXSPIState *s = opaque; | ||
39 | uint32_t index = offset >> 2; | ||
40 | uint32_t change_mask; | ||
41 | + uint32_t burst; | ||
42 | |||
43 | if (index >= ECSPI_MAX) { | ||
44 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
45 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_write(void *opaque, hwaddr offset, uint64_t value, | ||
46 | case ECSPI_CONREG: | ||
47 | s->regs[ECSPI_CONREG] = value; | ||
48 | |||
49 | + burst = EXTRACT(s->regs[ECSPI_CONREG], ECSPI_CONREG_BURST_LENGTH) + 1; | ||
50 | + if (burst % 8) { | ||
51 | + qemu_log_mask(LOG_UNIMP, | ||
52 | + "[%s]%s: burst length %d not supported: rounding up to next multiple of 8\n", | ||
53 | + TYPE_IMX_SPI, __func__, burst); | ||
54 | + } | ||
55 | + | ||
56 | if (!imx_spi_is_enabled(s)) { | ||
57 | /* device is disabled, so this is a soft reset */ | ||
58 | imx_spi_soft_reset(s); | ||
49 | -- | 59 | -- |
50 | 2.20.1 | 60 | 2.20.1 |
51 | 61 | ||
52 | 62 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Bin Meng <bin.meng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | U-Boot expects PMU_MISC0 register bit 7 is set (see init_bandgap() | 3 | For the ECSPIx_CONREG register BURST_LENGTH field, the manual says: |
4 | in arch/arm/mach-imx/mx6/soc.c) during boot. This bit indicates the | ||
5 | bandgap has stabilized. | ||
6 | 4 | ||
7 | With this change, the latest upstream U-Boot (v2021.01-rc3) for imx6 | 5 | 0x020 A SPI burst contains the 1 LSB in first word and all 32 bits in second word. |
8 | sabrelite board (mx6qsabrelite_defconfig), with a slight change made | 6 | 0x021 A SPI burst contains the 2 LSB in first word and all 32 bits in second word. |
9 | by switching CONFIG_OF_SEPARATE to CONFIG_OF_EMBED, boots to U-Boot | ||
10 | shell on QEMU with the following command: | ||
11 | 7 | ||
12 | $ qemu-system-arm -M sabrelite -smp 4 -m 1G -kernel u-boot \ | 8 | Current logic uses either s->burst_length or 32, whichever smaller, |
13 | -display none -serial null -serial stdio | 9 | to determine how many bits it should read from the tx fifo each time. |
10 | For example, for a 48 bit burst length, current logic transfers the | ||
11 | first 32 bit from the first word in the tx fifo, followed by a 16 | ||
12 | bit from the second word in the tx fifo, which is wrong. The correct | ||
13 | logic should be: transfer the first 16 bit from the first word in | ||
14 | the tx fifo, followed by a 32 bit from the second word in the tx fifo. | ||
14 | 15 | ||
15 | Boot log below: | 16 | With this change, SPI flash can be successfully probed by U-Boot on |
17 | imx6 sabrelite board. | ||
16 | 18 | ||
17 | U-Boot 2021.01-rc3 (Dec 12 2020 - 17:40:02 +0800) | 19 | => sf probe |
20 | SF: Detected sst25vf016b with page size 256 Bytes, erase size 4 KiB, total 2 MiB | ||
18 | 21 | ||
19 | CPU: Freescale i.MX?? rev1.0 at 792 MHz | 22 | Fixes: c906a3a01582 ("i.MX: Add the Freescale SPI Controller") |
20 | Reset cause: POR | ||
21 | Model: Freescale i.MX6 Quad SABRE Lite Board | ||
22 | Board: SABRE Lite | ||
23 | I2C: ready | ||
24 | DRAM: 1 GiB | ||
25 | force_idle_bus: sda=0 scl=0 sda.gp=0x5c scl.gp=0x55 | ||
26 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
27 | force_idle_bus: sda=0 scl=0 sda.gp=0x6d scl.gp=0x6c | ||
28 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
29 | force_idle_bus: sda=0 scl=0 sda.gp=0xcb scl.gp=0x5 | ||
30 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
31 | MMC: FSL_SDHC: 0, FSL_SDHC: 1 | ||
32 | Loading Environment from MMC... *** Warning - No block device, using default environment | ||
33 | |||
34 | In: serial | ||
35 | Out: serial | ||
36 | Err: serial | ||
37 | Net: Board Net Initialization Failed | ||
38 | No ethernet found. | ||
39 | starting USB... | ||
40 | Bus usb@2184000: usb dr_mode not found | ||
41 | USB EHCI 1.00 | ||
42 | Bus usb@2184200: USB EHCI 1.00 | ||
43 | scanning bus usb@2184000 for devices... 1 USB Device(s) found | ||
44 | scanning bus usb@2184200 for devices... 1 USB Device(s) found | ||
45 | scanning usb for storage devices... 0 Storage Device(s) found | ||
46 | scanning usb for ethernet devices... 0 Ethernet Device(s) found | ||
47 | Hit any key to stop autoboot: 0 | ||
48 | => | ||
49 | |||
50 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | 23 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
51 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 24 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
52 | Message-id: 20210106063504.10841-2-bmeng.cn@gmail.com | 25 | Message-id: 20210129132323.30946-10-bmeng.cn@gmail.com |
53 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
54 | --- | 27 | --- |
55 | hw/misc/imx6_ccm.c | 2 +- | 28 | hw/ssi/imx_spi.c | 2 +- |
56 | 1 file changed, 1 insertion(+), 1 deletion(-) | 29 | 1 file changed, 1 insertion(+), 1 deletion(-) |
57 | 30 | ||
58 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c | 31 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
59 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
60 | --- a/hw/misc/imx6_ccm.c | 33 | --- a/hw/ssi/imx_spi.c |
61 | +++ b/hw/misc/imx6_ccm.c | 34 | +++ b/hw/ssi/imx_spi.c |
62 | @@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev) | 35 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_flush_txfifo(IMXSPIState *s) |
63 | s->analog[PMU_REG_3P0] = 0x00000F74; | 36 | |
64 | s->analog[PMU_REG_2P5] = 0x00005071; | 37 | DPRINTF("data tx:0x%08x\n", tx); |
65 | s->analog[PMU_REG_CORE] = 0x00402010; | 38 | |
66 | - s->analog[PMU_MISC0] = 0x04000000; | 39 | - tx_burst = MIN(s->burst_length, 32); |
67 | + s->analog[PMU_MISC0] = 0x04000080; | 40 | + tx_burst = (s->burst_length % 32) ? : 32; |
68 | s->analog[PMU_MISC1] = 0x00000000; | 41 | |
69 | s->analog[PMU_MISC2] = 0x00272727; | 42 | rx = 0; |
70 | 43 | ||
71 | -- | 44 | -- |
72 | 2.20.1 | 45 | 2.20.1 |
73 | 46 | ||
74 | 47 | diff view generated by jsdifflib |
1 | From: Bin Meng <bin.meng@windriver.com> | 1 | From: Bin Meng <bin.meng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | Currently when U-Boot boots, it prints "??" for i.MX processor: | 3 | The endianness of data exchange between tx and rx fifo is incorrect. |
4 | Earlier bytes are supposed to show up on MSB and later bytes on LSB, | ||
5 | ie: in big endian. The manual does not explicitly say this, but the | ||
6 | U-Boot and Linux driver codes have a swap on the data transferred | ||
7 | to tx fifo and from rx fifo. | ||
4 | 8 | ||
5 | CPU: Freescale i.MX?? rev1.0 at 792 MHz | 9 | With this change, U-Boot read from / write to SPI flash tests pass. |
6 | 10 | ||
7 | The register that was used to determine the silicon type is | 11 | => sf test 1ff000 1000 |
8 | undocumented in the latest IMX6DQRM (Rev. 6, 05/2020), but we | 12 | SPI flash test: |
9 | can refer to get_cpu_rev() in arch/arm/mach-imx/mx6/soc.c in | 13 | 0 erase: 0 ticks, 4096000 KiB/s 32768.000 Mbps |
10 | the U-Boot source codes that USB_ANALOG_DIGPROG is used. | 14 | 1 check: 3 ticks, 1333 KiB/s 10.664 Mbps |
15 | 2 write: 235 ticks, 17 KiB/s 0.136 Mbps | ||
16 | 3 read: 2 ticks, 2000 KiB/s 16.000 Mbps | ||
17 | Test passed | ||
18 | 0 erase: 0 ticks, 4096000 KiB/s 32768.000 Mbps | ||
19 | 1 check: 3 ticks, 1333 KiB/s 10.664 Mbps | ||
20 | 2 write: 235 ticks, 17 KiB/s 0.136 Mbps | ||
21 | 3 read: 2 ticks, 2000 KiB/s 16.000 Mbps | ||
11 | 22 | ||
12 | Update its reset value to indicate i.MX6Q. | 23 | Fixes: c906a3a01582 ("i.MX: Add the Freescale SPI Controller") |
13 | |||
14 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | 24 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
15 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Message-id: 20210106063504.10841-3-bmeng.cn@gmail.com | 26 | Message-id: 20210129132323.30946-11-bmeng.cn@gmail.com |
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 28 | --- |
19 | hw/misc/imx6_ccm.c | 2 +- | 29 | hw/ssi/imx_spi.c | 7 ++----- |
20 | 1 file changed, 1 insertion(+), 1 deletion(-) | 30 | 1 file changed, 2 insertions(+), 5 deletions(-) |
21 | 31 | ||
22 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c | 32 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c |
23 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/misc/imx6_ccm.c | 34 | --- a/hw/ssi/imx_spi.c |
25 | +++ b/hw/misc/imx6_ccm.c | 35 | +++ b/hw/ssi/imx_spi.c |
26 | @@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev) | 36 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_flush_txfifo(IMXSPIState *s) |
27 | s->analog[USB_ANALOG_USB2_VBUS_DETECT] = 0x00000004; | 37 | |
28 | s->analog[USB_ANALOG_USB2_CHRG_DETECT] = 0x00000000; | 38 | while (!fifo32_is_empty(&s->tx_fifo)) { |
29 | s->analog[USB_ANALOG_USB2_MISC] = 0x00000002; | 39 | int tx_burst = 0; |
30 | - s->analog[USB_ANALOG_DIGPROG] = 0x00000000; | 40 | - int index = 0; |
31 | + s->analog[USB_ANALOG_DIGPROG] = 0x00630000; | 41 | |
32 | 42 | if (s->burst_length <= 0) { | |
33 | /* all PLLs need to be locked */ | 43 | s->burst_length = imx_spi_burst_length(s); |
34 | s->analog[CCM_ANALOG_PLL_ARM] |= CCM_ANALOG_PLL_LOCK; | 44 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_flush_txfifo(IMXSPIState *s) |
45 | rx = 0; | ||
46 | |||
47 | while (tx_burst > 0) { | ||
48 | - uint8_t byte = tx & 0xff; | ||
49 | + uint8_t byte = tx >> (tx_burst - 8); | ||
50 | |||
51 | DPRINTF("writing 0x%02x\n", (uint32_t)byte); | ||
52 | |||
53 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_flush_txfifo(IMXSPIState *s) | ||
54 | |||
55 | DPRINTF("0x%02x read\n", (uint32_t)byte); | ||
56 | |||
57 | - tx = tx >> 8; | ||
58 | - rx |= (byte << (index * 8)); | ||
59 | + rx = (rx << 8) | byte; | ||
60 | |||
61 | /* Remove 8 bits from the actual burst */ | ||
62 | tx_burst -= 8; | ||
63 | s->burst_length -= 8; | ||
64 | - index++; | ||
65 | } | ||
66 | |||
67 | DPRINTF("data rx:0x%08x\n", rx); | ||
35 | -- | 68 | -- |
36 | 2.20.1 | 69 | 2.20.1 |
37 | 70 | ||
38 | 71 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | In 50244cc76abc we updated mte_check_fail to match the ARM | 3 | Per the ARM Generic Interrupt Controller Architecture specification |
4 | pseudocode, using the correct EL to select the TCF field. | 4 | (document "ARM IHI 0048B.b (ID072613)"), the SGIINTID field is 4 bit, |
5 | But we failed to update MTE0_ACTIVE the same way, which led | 5 | not 10: |
6 | to g_assert_not_reached(). | 6 | |
7 | - 4.3 Distributor register descriptions | ||
8 | - 4.3.15 Software Generated Interrupt Register, GICD_SG | ||
9 | |||
10 | - Table 4-21 GICD_SGIR bit assignments | ||
11 | |||
12 | The Interrupt ID of the SGI to forward to the specified CPU | ||
13 | interfaces. The value of this field is the Interrupt ID, in | ||
14 | the range 0-15, for example a value of 0b0011 specifies | ||
15 | Interrupt ID 3. | ||
16 | |||
17 | Correct the irq mask to fix an undefined behavior (which eventually | ||
18 | lead to a heap-buffer-overflow, see [Buglink]): | ||
19 | |||
20 | $ echo 'writel 0x8000f00 0xff4affb0' | qemu-system-aarch64 -M virt,accel=qtest -qtest stdio | ||
21 | [I 1612088147.116987] OPENED | ||
22 | [R +0.278293] writel 0x8000f00 0xff4affb0 | ||
23 | ../hw/intc/arm_gic.c:1498:13: runtime error: index 944 out of bounds for type 'uint8_t [16][8]' | ||
24 | SUMMARY: UndefinedBehaviorSanitizer: undefined-behavior ../hw/intc/arm_gic.c:1498:13 | ||
25 | |||
26 | This fixes a security issue when running with KVM on Arm with | ||
27 | kernel-irqchip=off. (The default is kernel-irqchip=on, which is | ||
28 | unaffected, and which is also the correct choice for performance.) | ||
7 | 29 | ||
8 | Cc: qemu-stable@nongnu.org | 30 | Cc: qemu-stable@nongnu.org |
9 | Buglink: https://bugs.launchpad.net/bugs/1907137 | 31 | Fixes: 9ee6e8bb853 ("ARMv7 support.") |
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 32 | Buglink: https://bugs.launchpad.net/qemu/+bug/1913916 |
11 | Message-id: 20201221204426.88514-1-richard.henderson@linaro.org | 33 | Buglink: https://bugs.launchpad.net/qemu/+bug/1913917 |
34 | Reported-by: Alexander Bulekov <alxndr@bu.edu> | ||
35 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
36 | Message-id: 20210131103401.217160-1-f4bug@amsat.org | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 37 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 39 | --- |
15 | target/arm/helper.c | 2 +- | 40 | hw/intc/arm_gic.c | 2 +- |
16 | 1 file changed, 1 insertion(+), 1 deletion(-) | 41 | 1 file changed, 1 insertion(+), 1 deletion(-) |
17 | 42 | ||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 43 | diff --git a/hw/intc/arm_gic.c b/hw/intc/arm_gic.c |
19 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.c | 45 | --- a/hw/intc/arm_gic.c |
21 | +++ b/target/arm/helper.c | 46 | +++ b/hw/intc/arm_gic.c |
22 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, | 47 | @@ -XXX,XX +XXX,XX @@ static void gic_dist_writel(void *opaque, hwaddr offset, |
23 | if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) | 48 | int target_cpu; |
24 | && tbid | 49 | |
25 | && !(env->pstate & PSTATE_TCO) | 50 | cpu = gic_get_current_cpu(s); |
26 | - && (sctlr & SCTLR_TCF0) | 51 | - irq = value & 0x3ff; |
27 | + && (sctlr & SCTLR_TCF) | 52 | + irq = value & 0xf; |
28 | && allocation_tag_access_enabled(env, 0, sctlr)) { | 53 | switch ((value >> 24) & 3) { |
29 | flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); | 54 | case 0: |
30 | } | 55 | mask = (value >> 16) & ALL_CPU_MASK; |
31 | -- | 56 | -- |
32 | 2.20.1 | 57 | 2.20.1 |
33 | 58 | ||
34 | 59 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The CCR is a register most of whose bits are banked between security | ||
2 | states but where BFHFNMIGN is not, and we keep it in the non-secure | ||
3 | entry of the v7m.ccr[] array. The logic which tries to handle this | ||
4 | bit fails to implement the "RAZ/WI from Nonsecure if AIRCR.BFHFNMINS | ||
5 | is zero" requirement; correct the omission. | ||
6 | 1 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201210201433.26262-2-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/intc/armv7m_nvic.c | 15 +++++++++++++++ | ||
12 | 1 file changed, 15 insertions(+) | ||
13 | |||
14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/intc/armv7m_nvic.c | ||
17 | +++ b/hw/intc/armv7m_nvic.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
19 | */ | ||
20 | val = cpu->env.v7m.ccr[attrs.secure]; | ||
21 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | ||
22 | + /* BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0 */ | ||
23 | + if (!attrs.secure) { | ||
24 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
25 | + val &= ~R_V7M_CCR_BFHFNMIGN_MASK; | ||
26 | + } | ||
27 | + } | ||
28 | return val; | ||
29 | case 0xd24: /* System Handler Control and State (SHCSR) */ | ||
30 | if (!arm_feature(&cpu->env, ARM_FEATURE_V7)) { | ||
31 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
32 | (cpu->env.v7m.ccr[M_REG_NS] & ~R_V7M_CCR_BFHFNMIGN_MASK) | ||
33 | | (value & R_V7M_CCR_BFHFNMIGN_MASK); | ||
34 | value &= ~R_V7M_CCR_BFHFNMIGN_MASK; | ||
35 | + } else { | ||
36 | + /* | ||
37 | + * BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0, so | ||
38 | + * preserve the state currently in the NS element of the array | ||
39 | + */ | ||
40 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
41 | + value &= ~R_V7M_CCR_BFHFNMIGN_MASK; | ||
42 | + value |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | ||
43 | + } | ||
44 | } | ||
45 | |||
46 | cpu->env.v7m.ccr[attrs.secure] = value; | ||
47 | -- | ||
48 | 2.20.1 | ||
49 | |||
50 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In commit 64f863baeedc8659 we implemented the v8.1M FPCXT_S register, | ||
2 | but we got the write behaviour wrong. On read, this register reads | ||
3 | bits [27:0] of FPSCR plus the CONTROL.SFPA bit. On write, it doesn't | ||
4 | just write back those bits -- it writes a value to the whole FPSCR, | ||
5 | whose upper 4 bits are zeroes. | ||
6 | 1 | ||
7 | We also incorrectly implemented the write-to-FPSCR as a simple store | ||
8 | to vfp.xregs; this skips the "update the softfloat flags" part of | ||
9 | the vfp_set_fpscr helper so the value would read back correctly but | ||
10 | not actually take effect. | ||
11 | |||
12 | Fix both of these things by doing a complete write to the FPSCR | ||
13 | using the helper function. | ||
14 | |||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20201210201433.26262-3-peter.maydell@linaro.org | ||
18 | --- | ||
19 | target/arm/translate-vfp.c.inc | 12 ++++++------ | ||
20 | 1 file changed, 6 insertions(+), 6 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/translate-vfp.c.inc | ||
25 | +++ b/target/arm/translate-vfp.c.inc | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
27 | } | ||
28 | case ARM_VFP_FPCXT_S: | ||
29 | { | ||
30 | - TCGv_i32 sfpa, control, fpscr; | ||
31 | - /* Set FPSCR[27:0] and CONTROL.SFPA from value */ | ||
32 | + TCGv_i32 sfpa, control; | ||
33 | + /* | ||
34 | + * Set FPSCR and CONTROL.SFPA from value; the new FPSCR takes | ||
35 | + * bits [27:0] from value and zeroes bits [31:28]. | ||
36 | + */ | ||
37 | tmp = loadfn(s, opaque); | ||
38 | sfpa = tcg_temp_new_i32(); | ||
39 | tcg_gen_shri_i32(sfpa, tmp, 31); | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
41 | tcg_gen_deposit_i32(control, control, sfpa, | ||
42 | R_V7M_CONTROL_SFPA_SHIFT, 1); | ||
43 | store_cpu_field(control, v7m.control[M_REG_S]); | ||
44 | - fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
45 | - tcg_gen_andi_i32(fpscr, fpscr, FPCR_NZCV_MASK); | ||
46 | tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
47 | - tcg_gen_or_i32(fpscr, fpscr, tmp); | ||
48 | - store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); | ||
49 | + gen_helper_vfp_set_fpscr(cpu_env, tmp); | ||
50 | tcg_temp_free_i32(tmp); | ||
51 | tcg_temp_free_i32(sfpa); | ||
52 | break; | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | The STM32F405 SoC uses an OR gate on its ADC IRQs. |
4 | exynos4210_pwm_init function, so use ptimer_free() in the finalize function to | ||
5 | avoid it. | ||
6 | 4 | ||
7 | ASAN shows memory leak stack: | 5 | Fixes: 529fc5fd3e1 ("hw/arm: Add the STM32F4xx SoC") |
8 | 6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | |
9 | Indirect leak of 240 byte(s) in 5 object(s) allocated from: | 7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 8 | Message-id: 20210131184449.382425-2-f4bug@amsat.org |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
13 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
14 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
15 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
16 | #6 0xaaabf56a36cc in exynos4210_pwm_init /qemu/hw/timer/exynos4210_pwm.c:401 | ||
17 | #7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
18 | #8 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
19 | #9 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
20 | #10 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
21 | #11 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
22 | #12 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 10 | --- |
29 | hw/timer/exynos4210_pwm.c | 11 +++++++++++ | 11 | hw/arm/Kconfig | 1 + |
30 | 1 file changed, 11 insertions(+) | 12 | 1 file changed, 1 insertion(+) |
31 | 13 | ||
32 | diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c | 14 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
33 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/exynos4210_pwm.c | 16 | --- a/hw/arm/Kconfig |
35 | +++ b/hw/timer/exynos4210_pwm.c | 17 | +++ b/hw/arm/Kconfig |
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_init(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ config STM32F205_SOC |
37 | sysbus_init_mmio(dev, &s->iomem); | 19 | config STM32F405_SOC |
38 | } | 20 | bool |
39 | 21 | select ARM_V7M | |
40 | +static void exynos4210_pwm_finalize(Object *obj) | 22 | + select OR_IRQ |
41 | +{ | 23 | select STM32F4XX_SYSCFG |
42 | + Exynos4210PWMState *s = EXYNOS4210_PWM(obj); | 24 | select STM32F4XX_EXTI |
43 | + int i; | ||
44 | + | ||
45 | + for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) { | ||
46 | + ptimer_free(s->timer[i].ptimer); | ||
47 | + } | ||
48 | +} | ||
49 | + | ||
50 | static void exynos4210_pwm_class_init(ObjectClass *klass, void *data) | ||
51 | { | ||
52 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
53 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_pwm_info = { | ||
54 | .parent = TYPE_SYS_BUS_DEVICE, | ||
55 | .instance_size = sizeof(Exynos4210PWMState), | ||
56 | .instance_init = exynos4210_pwm_init, | ||
57 | + .instance_finalize = exynos4210_pwm_finalize, | ||
58 | .class_init = exynos4210_pwm_class_init, | ||
59 | }; | ||
60 | 25 | ||
61 | -- | 26 | -- |
62 | 2.20.1 | 27 | 2.20.1 |
63 | 28 | ||
64 | 29 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | The Exynos4210 SoC uses an OR gate on the PL330 IRQ lines. |
4 | exynos4210_rtc_init function, so use ptimer_free() in the finalize function to | ||
5 | avoid it. | ||
6 | 4 | ||
7 | ASAN shows memory leak stack: | 5 | Fixes: dab15fbe2ab ("hw/arm/exynos4210: Fix DMA initialization") |
8 | 6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | |
9 | Indirect leak of 96 byte(s) in 1 object(s) allocated from: | 7 | Message-id: 20210131184449.382425-3-f4bug@amsat.org |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf57b3934 in exynos4210_rtc_init /qemu/hw/rtc/exynos4210_rtc.c:567 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
16 | #6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
17 | #7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
18 | #8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
19 | #9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
20 | #10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164 | ||
21 | #11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381 | ||
22 | #12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 10 | --- |
29 | hw/rtc/exynos4210_rtc.c | 9 +++++++++ | 11 | hw/arm/Kconfig | 1 + |
30 | 1 file changed, 9 insertions(+) | 12 | 1 file changed, 1 insertion(+) |
31 | 13 | ||
32 | diff --git a/hw/rtc/exynos4210_rtc.c b/hw/rtc/exynos4210_rtc.c | 14 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
33 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/rtc/exynos4210_rtc.c | 16 | --- a/hw/arm/Kconfig |
35 | +++ b/hw/rtc/exynos4210_rtc.c | 17 | +++ b/hw/arm/Kconfig |
36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ config EXYNOS4 |
37 | sysbus_init_mmio(dev, &s->iomem); | 19 | select PTIMER |
38 | } | 20 | select SDHCI |
39 | 21 | select USB_EHCI_SYSBUS | |
40 | +static void exynos4210_rtc_finalize(Object *obj) | 22 | + select OR_IRQ |
41 | +{ | 23 | |
42 | + Exynos4210RTCState *s = EXYNOS4210_RTC(obj); | 24 | config HIGHBANK |
43 | + | 25 | bool |
44 | + ptimer_free(s->ptimer); | ||
45 | + ptimer_free(s->ptimer_1Hz); | ||
46 | +} | ||
47 | + | ||
48 | static void exynos4210_rtc_class_init(ObjectClass *klass, void *data) | ||
49 | { | ||
50 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
51 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_rtc_info = { | ||
52 | .parent = TYPE_SYS_BUS_DEVICE, | ||
53 | .instance_size = sizeof(Exynos4210RTCState), | ||
54 | .instance_init = exynos4210_rtc_init, | ||
55 | + .instance_finalize = exynos4210_rtc_finalize, | ||
56 | .class_init = exynos4210_rtc_class_init, | ||
57 | }; | ||
58 | |||
59 | -- | 26 | -- |
60 | 2.20.1 | 27 | 2.20.1 |
61 | 28 | ||
62 | 29 | diff view generated by jsdifflib |
1 | Now that timer_free() implicitly calls timer_del(), sequences | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | timer_del(mytimer); | ||
3 | timer_free(mytimer); | ||
4 | 2 | ||
5 | can be simplified to just | 3 | The Versal SoC instantiates the TYPE_XLNX_ZDMA object in |
6 | timer_free(mytimer); | 4 | versal_create_admas(). Introduce the XLNX_ZDMA configuration |
5 | and select it to fix: | ||
7 | 6 | ||
8 | Add a Coccinelle script to do this transformation. | 7 | $ qemu-system-aarch64 -M xlnx-versal-virt ... |
8 | qemu-system-aarch64: missing object type 'xlnx.zdma' | ||
9 | 9 | ||
10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
12 | Message-id: 20210131184449.382425-4-f4bug@amsat.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20201215154107.3255-3-peter.maydell@linaro.org | ||
15 | --- | 14 | --- |
16 | scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++++++++++++++++ | 15 | hw/arm/Kconfig | 2 ++ |
17 | 1 file changed, 18 insertions(+) | 16 | hw/dma/Kconfig | 3 +++ |
18 | create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci | 17 | hw/dma/meson.build | 2 +- |
18 | 3 files changed, 6 insertions(+), 1 deletion(-) | ||
19 | 19 | ||
20 | diff --git a/scripts/coccinelle/timer-del-timer-free.cocci b/scripts/coccinelle/timer-del-timer-free.cocci | 20 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
21 | new file mode 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
22 | index XXXXXXX..XXXXXXX | 22 | --- a/hw/arm/Kconfig |
23 | --- /dev/null | 23 | +++ b/hw/arm/Kconfig |
24 | +++ b/scripts/coccinelle/timer-del-timer-free.cocci | 24 | @@ -XXX,XX +XXX,XX @@ config XLNX_ZYNQMP_ARM |
25 | @@ -XXX,XX +XXX,XX @@ | 25 | select XILINX_AXI |
26 | +// Remove superfluous timer_del() calls | 26 | select XILINX_SPIPS |
27 | +// | 27 | select XLNX_ZYNQMP |
28 | +// Copyright Linaro Limited 2020 | 28 | + select XLNX_ZDMA |
29 | +// This work is licensed under the terms of the GNU GPLv2 or later. | 29 | |
30 | +// | 30 | config XLNX_VERSAL |
31 | +// spatch --macro-file scripts/cocci-macro-file.h \ | 31 | bool |
32 | +// --sp-file scripts/coccinelle/timer-del-timer-free.cocci \ | 32 | @@ -XXX,XX +XXX,XX @@ config XLNX_VERSAL |
33 | +// --in-place --dir . | 33 | select CADENCE |
34 | +// | 34 | select VIRTIO_MMIO |
35 | +// The timer_free() function now implicitly calls timer_del() | 35 | select UNIMP |
36 | +// for you, so calls to timer_del() immediately before the | 36 | + select XLNX_ZDMA |
37 | +// timer_free() of the same timer can be deleted. | 37 | |
38 | config NPCM7XX | ||
39 | bool | ||
40 | diff --git a/hw/dma/Kconfig b/hw/dma/Kconfig | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/dma/Kconfig | ||
43 | +++ b/hw/dma/Kconfig | ||
44 | @@ -XXX,XX +XXX,XX @@ config ZYNQ_DEVCFG | ||
45 | bool | ||
46 | select REGISTER | ||
47 | |||
48 | +config XLNX_ZDMA | ||
49 | + bool | ||
38 | + | 50 | + |
39 | +@@ | 51 | config STP2000 |
40 | +expression T; | 52 | bool |
41 | +@@ | 53 | |
42 | +-timer_del(T); | 54 | diff --git a/hw/dma/meson.build b/hw/dma/meson.build |
43 | + timer_free(T); | 55 | index XXXXXXX..XXXXXXX 100644 |
56 | --- a/hw/dma/meson.build | ||
57 | +++ b/hw/dma/meson.build | ||
58 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ZYNQ_DEVCFG', if_true: files('xlnx-zynq-devcfg.c')) | ||
59 | softmmu_ss.add(when: 'CONFIG_ETRAXFS', if_true: files('etraxfs_dma.c')) | ||
60 | softmmu_ss.add(when: 'CONFIG_STP2000', if_true: files('sparc32_dma.c')) | ||
61 | softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx_dpdma.c')) | ||
62 | -softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zdma.c')) | ||
63 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZDMA', if_true: files('xlnx-zdma.c')) | ||
64 | softmmu_ss.add(when: 'CONFIG_OMAP', if_true: files('omap_dma.c', 'soc_dma.c')) | ||
65 | softmmu_ss.add(when: 'CONFIG_PXA2XX', if_true: files('pxa2xx_dma.c')) | ||
66 | softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files('bcm2835_dma.c')) | ||
44 | -- | 67 | -- |
45 | 2.20.1 | 68 | 2.20.1 |
46 | 69 | ||
47 | 70 | diff view generated by jsdifflib |
1 | Support for running KVM on 32-bit Arm hosts was removed in commit | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 82bf7ae84ce739e. You can still run a 32-bit guest on a 64-bit Arm | ||
3 | host CPU, but because Arm KVM requires the host and guest CPU types | ||
4 | to match, it is not possible to run a guest that requires a Cortex-A9 | ||
5 | or Cortex-A15 CPU there. That means that the code in the | ||
6 | highbank/midway board models to support KVM is no longer used, and we | ||
7 | can delete it. | ||
8 | 2 | ||
3 | The Versal SoC instantiates the TYPE_XLNX_ZYNQMP_RTC object in | ||
4 | versal_create_rtc()(). Select CONFIG_XLNX_ZYNQMP to fix: | ||
5 | |||
6 | $ make check-qtest-aarch64 | ||
7 | ... | ||
8 | Running test qtest-aarch64/qom-test | ||
9 | qemu-system-aarch64: missing object type 'xlnx-zynmp.rtc' | ||
10 | Broken pipe | ||
11 | |||
12 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
14 | Message-id: 20210131184449.382425-5-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 20201215144215.28482-1-peter.maydell@linaro.org | ||
13 | --- | 16 | --- |
14 | hw/arm/highbank.c | 14 ++++---------- | 17 | hw/arm/Kconfig | 1 + |
15 | 1 file changed, 4 insertions(+), 10 deletions(-) | 18 | 1 file changed, 1 insertion(+) |
16 | 19 | ||
17 | diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c | 20 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/highbank.c | 22 | --- a/hw/arm/Kconfig |
20 | +++ b/hw/arm/highbank.c | 23 | +++ b/hw/arm/Kconfig |
21 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ config XLNX_VERSAL |
22 | #include "hw/arm/boot.h" | 25 | select VIRTIO_MMIO |
23 | #include "hw/loader.h" | 26 | select UNIMP |
24 | #include "net/net.h" | 27 | select XLNX_ZDMA |
25 | -#include "sysemu/kvm.h" | 28 | + select XLNX_ZYNQMP |
26 | #include "sysemu/runstate.h" | 29 | |
27 | #include "sysemu/sysemu.h" | 30 | config NPCM7XX |
28 | #include "hw/boards.h" | 31 | bool |
29 | @@ -XXX,XX +XXX,XX @@ | ||
30 | #include "hw/cpu/a15mpcore.h" | ||
31 | #include "qemu/log.h" | ||
32 | #include "qom/object.h" | ||
33 | +#include "cpu.h" | ||
34 | |||
35 | #define SMP_BOOT_ADDR 0x100 | ||
36 | #define SMP_BOOT_REG 0x40 | ||
37 | @@ -XXX,XX +XXX,XX @@ static void calxeda_init(MachineState *machine, enum cxmachines machine_id) | ||
38 | highbank_binfo.loader_start = 0; | ||
39 | highbank_binfo.write_secondary_boot = hb_write_secondary; | ||
40 | highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary; | ||
41 | - if (!kvm_enabled()) { | ||
42 | - highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; | ||
43 | - highbank_binfo.write_board_setup = hb_write_board_setup; | ||
44 | - highbank_binfo.secure_board_setup = true; | ||
45 | - } else { | ||
46 | - warn_report("cannot load built-in Monitor support " | ||
47 | - "if KVM is enabled. Some guests (such as Linux) " | ||
48 | - "may not boot."); | ||
49 | - } | ||
50 | + highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; | ||
51 | + highbank_binfo.write_board_setup = hb_write_board_setup; | ||
52 | + highbank_binfo.secure_board_setup = true; | ||
53 | |||
54 | arm_load_kernel(ARM_CPU(first_cpu), machine, &highbank_binfo); | ||
55 | } | ||
56 | -- | 32 | -- |
57 | 2.20.1 | 33 | 2.20.1 |
58 | 34 | ||
59 | 35 | diff view generated by jsdifflib |
1 | Currently timer_free() is a simple wrapper for g_free(). This means | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | that the timer being freed must not be currently active, as otherwise | ||
3 | QEMU might crash later when the active list is processed and still | ||
4 | has a pointer to freed memory on it. As a result almost all calls to | ||
5 | timer_free() are preceded by a timer_del() call, as can be seen in | ||
6 | the output of | ||
7 | git grep -B1 '\<timer_free\>' | ||
8 | 2 | ||
9 | This is unfortunate API design as it makes it easy to accidentally | 3 | Add a dependency XLNX_ZYNQMP -> PTIMER to fix: |
10 | misuse (by forgetting the timer_del()), and the correct use is | ||
11 | annoyingly verbose. | ||
12 | 4 | ||
13 | Make timer_free() imply a timer_del(). | 5 | /usr/bin/ld: |
6 | libcommon.fa.p/hw_net_can_xlnx-zynqmp-can.c.o: in function `xlnx_zynqmp_can_realize': | ||
7 | hw/net/can/xlnx-zynqmp-can.c:1082: undefined reference to `ptimer_init' | ||
8 | hw/net/can/xlnx-zynqmp-can.c:1085: undefined reference to `ptimer_transaction_begin' | ||
9 | hw/net/can/xlnx-zynqmp-can.c:1087: undefined reference to `ptimer_set_freq' | ||
10 | hw/net/can/xlnx-zynqmp-can.c:1088: undefined reference to `ptimer_set_limit' | ||
11 | hw/net/can/xlnx-zynqmp-can.c:1089: undefined reference to `ptimer_run' | ||
12 | hw/net/can/xlnx-zynqmp-can.c:1090: undefined reference to `ptimer_transaction_commit' | ||
13 | libcommon.fa.p/hw_net_can_xlnx-zynqmp-can.c.o:(.data.rel+0x2c8): undefined reference to `vmstate_ptimer' | ||
14 | 14 | ||
15 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
16 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
17 | Message-id: 20210131184449.382425-6-f4bug@amsat.org | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20201215154107.3255-2-peter.maydell@linaro.org | ||
19 | --- | 19 | --- |
20 | include/qemu/timer.h | 24 +++++++++++++----------- | 20 | hw/Kconfig | 1 + |
21 | 1 file changed, 13 insertions(+), 11 deletions(-) | 21 | 1 file changed, 1 insertion(+) |
22 | 22 | ||
23 | diff --git a/include/qemu/timer.h b/include/qemu/timer.h | 23 | diff --git a/hw/Kconfig b/hw/Kconfig |
24 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/qemu/timer.h | 25 | --- a/hw/Kconfig |
26 | +++ b/include/qemu/timer.h | 26 | +++ b/hw/Kconfig |
27 | @@ -XXX,XX +XXX,XX @@ static inline QEMUTimer *timer_new_ms(QEMUClockType type, QEMUTimerCB *cb, | 27 | @@ -XXX,XX +XXX,XX @@ config XLNX_ZYNQMP |
28 | */ | 28 | bool |
29 | void timer_deinit(QEMUTimer *ts); | 29 | select REGISTER |
30 | 30 | select CAN_BUS | |
31 | -/** | 31 | + select PTIMER |
32 | - * timer_free: | ||
33 | - * @ts: the timer | ||
34 | - * | ||
35 | - * Free a timer (it must not be on the active list) | ||
36 | - */ | ||
37 | -static inline void timer_free(QEMUTimer *ts) | ||
38 | -{ | ||
39 | - g_free(ts); | ||
40 | -} | ||
41 | - | ||
42 | /** | ||
43 | * timer_del: | ||
44 | * @ts: the timer | ||
45 | @@ -XXX,XX +XXX,XX @@ static inline void timer_free(QEMUTimer *ts) | ||
46 | */ | ||
47 | void timer_del(QEMUTimer *ts); | ||
48 | |||
49 | +/** | ||
50 | + * timer_free: | ||
51 | + * @ts: the timer | ||
52 | + * | ||
53 | + * Free a timer. This will call timer_del() for you to remove | ||
54 | + * the timer from the active list if it was still active. | ||
55 | + */ | ||
56 | +static inline void timer_free(QEMUTimer *ts) | ||
57 | +{ | ||
58 | + timer_del(ts); | ||
59 | + g_free(ts); | ||
60 | +} | ||
61 | + | ||
62 | /** | ||
63 | * timer_mod_ns: | ||
64 | * @ts: the timer | ||
65 | -- | 32 | -- |
66 | 2.20.1 | 33 | 2.20.1 |
67 | 34 | ||
68 | 35 | diff view generated by jsdifflib |
1 | From: Gan Qixin <ganqixin@huawei.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | When running device-introspect-test, a memory leak occurred in the | 3 | Most of ARM machines display their CPU when QEMU list the available |
4 | digic_timer_init function, so use ptimer_free() in the finalize function to | 4 | machines (-M help). Some machines do not. Fix to unify the help |
5 | avoid it. | 5 | output. |
6 | 6 | ||
7 | ASAN shows memory leak stack: | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | 8 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | |
9 | Indirect leak of 288 byte(s) in 3 object(s) allocated from: | 9 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | 10 | Message-id: 20210131184449.382425-7-f4bug@amsat.org |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf5b04084 in digic_timer_init /qemu/hw/timer/digic-timer.c:142 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
16 | #6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
17 | #7 0xaaabf5b40e84 in digic_init /qemu/hw/arm/digic.c:46 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
22 | #12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | --- | 13 | --- |
29 | hw/timer/digic-timer.c | 8 ++++++++ | 14 | hw/arm/digic_boards.c | 2 +- |
30 | 1 file changed, 8 insertions(+) | 15 | hw/arm/microbit.c | 2 +- |
16 | hw/arm/netduino2.c | 2 +- | ||
17 | hw/arm/netduinoplus2.c | 2 +- | ||
18 | hw/arm/orangepi.c | 2 +- | ||
19 | hw/arm/stellaris.c | 4 ++-- | ||
20 | 6 files changed, 7 insertions(+), 7 deletions(-) | ||
31 | 21 | ||
32 | diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c | 22 | diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c |
33 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/timer/digic-timer.c | 24 | --- a/hw/arm/digic_boards.c |
35 | +++ b/hw/timer/digic-timer.c | 25 | +++ b/hw/arm/digic_boards.c |
36 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_init(Object *obj) | 26 | @@ -XXX,XX +XXX,XX @@ static void canon_a1100_init(MachineState *machine) |
37 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | 27 | |
28 | static void canon_a1100_machine_init(MachineClass *mc) | ||
29 | { | ||
30 | - mc->desc = "Canon PowerShot A1100 IS"; | ||
31 | + mc->desc = "Canon PowerShot A1100 IS (ARM946)"; | ||
32 | mc->init = &canon_a1100_init; | ||
33 | mc->ignore_memory_transaction_failures = true; | ||
34 | mc->default_ram_size = 64 * MiB; | ||
35 | diff --git a/hw/arm/microbit.c b/hw/arm/microbit.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/arm/microbit.c | ||
38 | +++ b/hw/arm/microbit.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static void microbit_machine_class_init(ObjectClass *oc, void *data) | ||
40 | { | ||
41 | MachineClass *mc = MACHINE_CLASS(oc); | ||
42 | |||
43 | - mc->desc = "BBC micro:bit"; | ||
44 | + mc->desc = "BBC micro:bit (Cortex-M0)"; | ||
45 | mc->init = microbit_init; | ||
46 | mc->max_cpus = 1; | ||
38 | } | 47 | } |
39 | 48 | diff --git a/hw/arm/netduino2.c b/hw/arm/netduino2.c | |
40 | +static void digic_timer_finalize(Object *obj) | 49 | index XXXXXXX..XXXXXXX 100644 |
41 | +{ | 50 | --- a/hw/arm/netduino2.c |
42 | + DigicTimerState *s = DIGIC_TIMER(obj); | 51 | +++ b/hw/arm/netduino2.c |
43 | + | 52 | @@ -XXX,XX +XXX,XX @@ static void netduino2_init(MachineState *machine) |
44 | + ptimer_free(s->ptimer); | 53 | |
45 | +} | 54 | static void netduino2_machine_init(MachineClass *mc) |
46 | + | ||
47 | static void digic_timer_class_init(ObjectClass *klass, void *class_data) | ||
48 | { | 55 | { |
49 | DeviceClass *dc = DEVICE_CLASS(klass); | 56 | - mc->desc = "Netduino 2 Machine"; |
50 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo digic_timer_info = { | 57 | + mc->desc = "Netduino 2 Machine (Cortex-M3)"; |
51 | .parent = TYPE_SYS_BUS_DEVICE, | 58 | mc->init = netduino2_init; |
52 | .instance_size = sizeof(DigicTimerState), | 59 | mc->ignore_memory_transaction_failures = true; |
53 | .instance_init = digic_timer_init, | 60 | } |
54 | + .instance_finalize = digic_timer_finalize, | 61 | diff --git a/hw/arm/netduinoplus2.c b/hw/arm/netduinoplus2.c |
55 | .class_init = digic_timer_class_init, | 62 | index XXXXXXX..XXXXXXX 100644 |
56 | }; | 63 | --- a/hw/arm/netduinoplus2.c |
57 | 64 | +++ b/hw/arm/netduinoplus2.c | |
65 | @@ -XXX,XX +XXX,XX @@ static void netduinoplus2_init(MachineState *machine) | ||
66 | |||
67 | static void netduinoplus2_machine_init(MachineClass *mc) | ||
68 | { | ||
69 | - mc->desc = "Netduino Plus 2 Machine"; | ||
70 | + mc->desc = "Netduino Plus 2 Machine (Cortex-M4)"; | ||
71 | mc->init = netduinoplus2_init; | ||
72 | } | ||
73 | |||
74 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/hw/arm/orangepi.c | ||
77 | +++ b/hw/arm/orangepi.c | ||
78 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
79 | |||
80 | static void orangepi_machine_init(MachineClass *mc) | ||
81 | { | ||
82 | - mc->desc = "Orange Pi PC"; | ||
83 | + mc->desc = "Orange Pi PC (Cortex-A7)"; | ||
84 | mc->init = orangepi_init; | ||
85 | mc->block_default_type = IF_SD; | ||
86 | mc->units_per_default_bus = 1; | ||
87 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/hw/arm/stellaris.c | ||
90 | +++ b/hw/arm/stellaris.c | ||
91 | @@ -XXX,XX +XXX,XX @@ static void lm3s811evb_class_init(ObjectClass *oc, void *data) | ||
92 | { | ||
93 | MachineClass *mc = MACHINE_CLASS(oc); | ||
94 | |||
95 | - mc->desc = "Stellaris LM3S811EVB"; | ||
96 | + mc->desc = "Stellaris LM3S811EVB (Cortex-M3)"; | ||
97 | mc->init = lm3s811evb_init; | ||
98 | mc->ignore_memory_transaction_failures = true; | ||
99 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); | ||
100 | @@ -XXX,XX +XXX,XX @@ static void lm3s6965evb_class_init(ObjectClass *oc, void *data) | ||
101 | { | ||
102 | MachineClass *mc = MACHINE_CLASS(oc); | ||
103 | |||
104 | - mc->desc = "Stellaris LM3S6965EVB"; | ||
105 | + mc->desc = "Stellaris LM3S6965EVB (Cortex-M3)"; | ||
106 | mc->init = lm3s6965evb_init; | ||
107 | mc->ignore_memory_transaction_failures = true; | ||
108 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); | ||
58 | -- | 109 | -- |
59 | 2.20.1 | 110 | 2.20.1 |
60 | 111 | ||
61 | 112 | diff view generated by jsdifflib |