1 | A grab-bag of minor stuff for the end of the year. My to-review | 1 | The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd: |
---|---|---|---|
2 | queue is not empty, but it it at least in single figures... | ||
3 | 2 | ||
4 | -- PMM | 3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000) |
5 | |||
6 | The following changes since commit 5bfbd8170ce7acb98a1834ff49ed7340b0837144: | ||
7 | |||
8 | Merge remote-tracking branch 'remotes/vivier2/tags/trivial-branch-for-6.0-pull-request' into staging (2020-12-14 20:32:38 +0000) | ||
9 | 4 | ||
10 | are available in the Git repository at: | 5 | are available in the Git repository at: |
11 | 6 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201215 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113 |
13 | 8 | ||
14 | for you to fetch changes up to 23af268566069183285bebbdf95b1b37cb7c0942: | 9 | for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31: |
15 | 10 | ||
16 | hw/block/m25p80: Fix Numonyx fast read dummy cycle count (2020-12-15 13:39:30 +0000) | 11 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000) |
17 | 12 | ||
18 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
19 | target-arm queue: | 14 | target-arm queue: |
20 | * gdbstub: Correct misparsing of vCont C/S requests | 15 | hw/arm/stm32f405: correctly describe the memory layout |
21 | * openrisc: Move pic_cpu code into CPU object proper | 16 | hw/arm: Add Olimex H405 board |
22 | * nios2: Move IIC code into CPU object proper | 17 | cubieboard: Support booting from an SD card image with u-boot on it |
23 | * Improve reporting of ROM overlap errors | 18 | target/arm: Fix sve_probe_page |
24 | * xlnx-versal: Add USB support | 19 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
25 | * hw/misc/zynq_slcr: Avoid #DIV/0! error | 20 | various code cleanups |
26 | * Numonyx: Fix dummy cycles and check for SPI mode on cmds | ||
27 | 21 | ||
28 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
29 | Joe Komlodi (4): | 23 | Evgeny Iakovlev (1): |
30 | hw/block/m25p80: Make Numonyx config field names more accurate | 24 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
31 | hw/block/m25p80: Fix when VCFG XIP bit is set for Numonyx | ||
32 | hw/block/m25p80: Check SPI mode before running some Numonyx commands | ||
33 | hw/block/m25p80: Fix Numonyx fast read dummy cycle count | ||
34 | 25 | ||
35 | Peter Maydell (11): | 26 | Felipe Balbi (2): |
36 | gdbstub: Correct misparsing of vCont C/S requests | 27 | hw/arm/stm32f405: correctly describe the memory layout |
37 | hw/openrisc/openrisc_sim: Use IRQ splitter when connecting IRQ to multiple CPUs | 28 | hw/arm: Add Olimex H405 |
38 | hw/openrisc/openrisc_sim: Abstract out "get IRQ x of CPU y" | ||
39 | target/openrisc: Move pic_cpu code into CPU object proper | ||
40 | target/nios2: Move IIC code into CPU object proper | ||
41 | target/nios2: Move nios2_check_interrupts() into target/nios2 | ||
42 | target/nios2: Use deposit32() to update ipending register | ||
43 | hw/core/loader.c: Track last-seen ROM in rom_check_and_register_reset() | ||
44 | hw/core/loader.c: Improve reporting of ROM overlap errors | ||
45 | elf_ops.h: Don't truncate name of the ROM blobs we create | ||
46 | elf_ops.h: Be more verbose with ROM blob names | ||
47 | 29 | ||
48 | Philippe Mathieu-Daudé (1): | 30 | Philippe Mathieu-Daudé (27): |
49 | hw/misc/zynq_slcr: Avoid #DIV/0! error | 31 | hw/arm/pxa2xx: Simplify pxa255_init() |
32 | hw/arm/pxa2xx: Simplify pxa270_init() | ||
33 | hw/arm/collie: Use the IEC binary prefix definitions | ||
34 | hw/arm/collie: Simplify flash creation using for() loop | ||
35 | hw/arm/gumstix: Improve documentation | ||
36 | hw/arm/gumstix: Use the IEC binary prefix definitions | ||
37 | hw/arm/mainstone: Use the IEC binary prefix definitions | ||
38 | hw/arm/musicpal: Use the IEC binary prefix definitions | ||
39 | hw/arm/omap_sx1: Remove unused 'total_ram' definitions | ||
40 | hw/arm/omap_sx1: Use the IEC binary prefix definitions | ||
41 | hw/arm/z2: Use the IEC binary prefix definitions | ||
42 | hw/arm/vexpress: Remove dead code in vexpress_common_init() | ||
43 | hw/arm: Remove unreachable code calling pflash_cfi01_register() | ||
44 | hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState | ||
45 | hw/gpio/omap_gpio: Add local variable to avoid embedded cast | ||
46 | hw/arm/omap: Drop useless casts from void * to pointer | ||
47 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name | ||
48 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name | ||
49 | hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name | ||
50 | hw/arm/stellaris: Drop useless casts from void * to pointer | ||
51 | hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name | ||
52 | hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE() | ||
53 | hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
54 | hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC | ||
55 | hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
56 | hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic' | ||
57 | hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock' | ||
50 | 58 | ||
51 | Sai Pavan Boddu (2): | 59 | Richard Henderson (1): |
52 | usb: Add versal-usb2-ctrl-regs module | 60 | target/arm: Fix sve_probe_page |
53 | usb: xlnx-usb-subsystem: Add xilinx usb subsystem | ||
54 | 61 | ||
55 | Vikram Garhwal (2): | 62 | Strahinja Jankovic (7): |
56 | usb: Add DWC3 model | 63 | hw/misc: Allwinner-A10 Clock Controller Module Emulation |
57 | arm: xlnx-versal: Connect usb to virt-versal | 64 | hw/misc: Allwinner A10 DRAM Controller Emulation |
65 | {hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation | ||
66 | hw/misc: AXP209 PMU Emulation | ||
67 | hw/arm: Add AXP209 to Cubieboard | ||
68 | hw/arm: Allwinner A10 enable SPL load from MMC | ||
69 | tests/avocado: Add SD boot test to Cubieboard | ||
58 | 70 | ||
59 | include/hw/arm/xlnx-versal.h | 9 + | 71 | docs/system/arm/cubieboard.rst | 1 + |
60 | include/hw/elf_ops.h | 5 +- | 72 | docs/system/arm/orangepi.rst | 1 + |
61 | include/hw/usb/hcd-dwc3.h | 55 +++ | 73 | docs/system/arm/stm32.rst | 1 + |
62 | include/hw/usb/xlnx-usb-subsystem.h | 45 ++ | 74 | configs/devices/arm-softmmu/default.mak | 1 + |
63 | include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | 45 ++ | 75 | include/hw/adc/npcm7xx_adc.h | 7 +- |
64 | target/nios2/cpu.h | 3 - | 76 | include/hw/arm/allwinner-a10.h | 27 ++ |
65 | target/openrisc/cpu.h | 1 - | 77 | include/hw/arm/allwinner-h3.h | 3 + |
66 | gdbstub.c | 2 +- | 78 | include/hw/arm/npcm7xx.h | 18 +- |
67 | hw/arm/xlnx-versal-virt.c | 55 +++ | 79 | include/hw/arm/omap.h | 24 +- |
68 | hw/arm/xlnx-versal.c | 26 ++ | 80 | include/hw/arm/pxa.h | 11 +- |
69 | hw/block/m25p80.c | 158 +++++-- | 81 | include/hw/arm/stm32f405_soc.h | 5 +- |
70 | hw/core/loader.c | 67 ++- | 82 | include/hw/i2c/allwinner-i2c.h | 55 ++++ |
71 | hw/intc/nios2_iic.c | 95 ---- | 83 | include/hw/i2c/npcm7xx_smbus.h | 7 +- |
72 | hw/misc/zynq_slcr.c | 5 + | 84 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++ |
73 | hw/nios2/10m50_devboard.c | 13 +- | 85 | include/hw/misc/allwinner-a10-dramc.h | 68 +++++ |
74 | hw/nios2/cpu_pic.c | 67 --- | 86 | include/hw/misc/npcm7xx_clk.h | 2 +- |
75 | hw/openrisc/openrisc_sim.c | 46 +- | 87 | include/hw/misc/npcm7xx_gcr.h | 6 +- |
76 | hw/openrisc/pic_cpu.c | 61 --- | 88 | include/hw/misc/npcm7xx_mft.h | 7 +- |
77 | hw/usb/hcd-dwc3.c | 689 ++++++++++++++++++++++++++++ | 89 | include/hw/misc/npcm7xx_pwm.h | 3 +- |
78 | hw/usb/xlnx-usb-subsystem.c | 94 ++++ | 90 | include/hw/misc/npcm7xx_rng.h | 6 +- |
79 | hw/usb/xlnx-versal-usb2-ctrl-regs.c | 229 +++++++++ | 91 | include/hw/net/npcm7xx_emc.h | 5 +- |
80 | softmmu/vl.c | 1 - | 92 | include/hw/sd/npcm7xx_sdhci.h | 4 +- |
81 | target/nios2/cpu.c | 29 ++ | 93 | hw/arm/allwinner-a10.c | 40 +++ |
82 | target/nios2/op_helper.c | 9 + | 94 | hw/arm/allwinner-h3.c | 11 +- |
83 | target/openrisc/cpu.c | 32 ++ | 95 | hw/arm/bcm2836.c | 9 +- |
84 | MAINTAINERS | 1 - | 96 | hw/arm/collie.c | 25 +- |
85 | hw/intc/meson.build | 1 - | 97 | hw/arm/cubieboard.c | 11 + |
86 | hw/nios2/meson.build | 2 +- | 98 | hw/arm/gumstix.c | 45 ++-- |
87 | hw/openrisc/Kconfig | 1 + | 99 | hw/arm/mainstone.c | 37 ++- |
88 | hw/openrisc/meson.build | 2 +- | 100 | hw/arm/musicpal.c | 9 +- |
89 | hw/usb/Kconfig | 10 + | 101 | hw/arm/olimex-stm32-h405.c | 69 +++++ |
90 | hw/usb/meson.build | 3 + | 102 | hw/arm/omap1.c | 115 ++++---- |
91 | 32 files changed, 1557 insertions(+), 304 deletions(-) | 103 | hw/arm/omap2.c | 40 ++- |
92 | create mode 100644 include/hw/usb/hcd-dwc3.h | 104 | hw/arm/omap_sx1.c | 53 ++-- |
93 | create mode 100644 include/hw/usb/xlnx-usb-subsystem.h | 105 | hw/arm/palm.c | 2 +- |
94 | create mode 100644 include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | 106 | hw/arm/pxa2xx.c | 8 +- |
95 | delete mode 100644 hw/intc/nios2_iic.c | 107 | hw/arm/spitz.c | 6 +- |
96 | delete mode 100644 hw/nios2/cpu_pic.c | 108 | hw/arm/stellaris.c | 73 +++-- |
97 | delete mode 100644 hw/openrisc/pic_cpu.c | 109 | hw/arm/stm32f405_soc.c | 8 + |
98 | create mode 100644 hw/usb/hcd-dwc3.c | 110 | hw/arm/tosa.c | 2 +- |
99 | create mode 100644 hw/usb/xlnx-usb-subsystem.c | 111 | hw/arm/versatilepb.c | 6 +- |
100 | create mode 100644 hw/usb/xlnx-versal-usb2-ctrl-regs.c | 112 | hw/arm/vexpress.c | 10 +- |
113 | hw/arm/z2.c | 16 +- | ||
114 | hw/char/omap_uart.c | 7 +- | ||
115 | hw/display/omap_dss.c | 15 +- | ||
116 | hw/display/omap_lcdc.c | 9 +- | ||
117 | hw/dma/omap_dma.c | 15 +- | ||
118 | hw/gpio/omap_gpio.c | 48 ++-- | ||
119 | hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++ | ||
120 | hw/intc/omap_intc.c | 38 +-- | ||
121 | hw/intc/xilinx_intc.c | 28 +- | ||
122 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++ | ||
123 | hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++ | ||
124 | hw/misc/axp209.c | 238 +++++++++++++++++ | ||
125 | hw/misc/omap_gpmc.c | 12 +- | ||
126 | hw/misc/omap_l4.c | 7 +- | ||
127 | hw/misc/omap_sdrc.c | 7 +- | ||
128 | hw/misc/omap_tap.c | 5 +- | ||
129 | hw/misc/sbsa_ec.c | 12 +- | ||
130 | hw/sd/omap_mmc.c | 9 +- | ||
131 | hw/ssi/omap_spi.c | 7 +- | ||
132 | hw/timer/omap_gptimer.c | 22 +- | ||
133 | hw/timer/omap_synctimer.c | 4 +- | ||
134 | hw/timer/xilinx_timer.c | 27 +- | ||
135 | target/arm/helper.c | 3 + | ||
136 | target/arm/sve_helper.c | 14 +- | ||
137 | MAINTAINERS | 8 + | ||
138 | hw/arm/Kconfig | 9 + | ||
139 | hw/arm/meson.build | 1 + | ||
140 | hw/i2c/Kconfig | 4 + | ||
141 | hw/i2c/meson.build | 1 + | ||
142 | hw/i2c/trace-events | 5 + | ||
143 | hw/misc/Kconfig | 10 + | ||
144 | hw/misc/meson.build | 3 + | ||
145 | hw/misc/trace-events | 5 + | ||
146 | tests/avocado/boot_linux_console.py | 47 ++++ | ||
147 | 76 files changed, 1951 insertions(+), 455 deletions(-) | ||
148 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
149 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
150 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
151 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
152 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
153 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
154 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
155 | create mode 100644 hw/misc/axp209.c | ||
101 | 156 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Felipe Balbi <balbi@kernel.org> | ||
1 | 2 | ||
3 | STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled | ||
4 | Memory) at a different base address. Correctly describe the memory | ||
5 | layout to give existing FW images a chance to run unmodified. | ||
6 | |||
7 | Reviewed-by: Alistair Francis <alistair@alistair23.me> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
10 | Message-id: 20221230145733.200496-2-balbi@kernel.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/stm32f405_soc.h | 5 ++++- | ||
14 | hw/arm/stm32f405_soc.c | 8 ++++++++ | ||
15 | 2 files changed, 12 insertions(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/stm32f405_soc.h | ||
20 | +++ b/include/hw/arm/stm32f405_soc.h | ||
21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC) | ||
22 | #define FLASH_BASE_ADDRESS 0x08000000 | ||
23 | #define FLASH_SIZE (1024 * 1024) | ||
24 | #define SRAM_BASE_ADDRESS 0x20000000 | ||
25 | -#define SRAM_SIZE (192 * 1024) | ||
26 | +#define SRAM_SIZE (128 * 1024) | ||
27 | +#define CCM_BASE_ADDRESS 0x10000000 | ||
28 | +#define CCM_SIZE (64 * 1024) | ||
29 | |||
30 | struct STM32F405State { | ||
31 | /*< private >*/ | ||
32 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
33 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
34 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
35 | |||
36 | + MemoryRegion ccm; | ||
37 | MemoryRegion sram; | ||
38 | MemoryRegion flash; | ||
39 | MemoryRegion flash_alias; | ||
40 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/stm32f405_soc.c | ||
43 | +++ b/hw/arm/stm32f405_soc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
45 | } | ||
46 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); | ||
47 | |||
48 | + memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE, | ||
49 | + &err); | ||
50 | + if (err != NULL) { | ||
51 | + error_propagate(errp, err); | ||
52 | + return; | ||
53 | + } | ||
54 | + memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm); | ||
55 | + | ||
56 | armv7m = DEVICE(&s->armv7m); | ||
57 | qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
58 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
59 | -- | ||
60 | 2.34.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
1 | From: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | 1 | From: Felipe Balbi <balbi@kernel.org> |
---|---|---|---|
2 | 2 | ||
3 | This model is a top level integration wrapper for hcd-dwc3 and | 3 | Olimex makes a series of low-cost STM32 boards. This commit introduces |
4 | versal-usb2-ctrl-regs modules, this is used by xilinx versal soc's and | 4 | the minimum setup to support SMT32-H405. See [1] for details |
5 | future xilinx usb subsystems would also be part of it. | ||
6 | 5 | ||
7 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | 6 | [1] https://www.olimex.com/Products/ARM/ST/STM32-H405/ |
8 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Felipe Balbi <balbi@kernel.org> |
10 | Message-id: 1607023357-5096-4-git-send-email-sai.pavan.boddu@xilinx.com | 9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20221230145733.200496-3-balbi@kernel.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 13 | --- |
13 | include/hw/usb/xlnx-usb-subsystem.h | 45 ++++++++++++++ | 14 | docs/system/arm/stm32.rst | 1 + |
14 | hw/usb/xlnx-usb-subsystem.c | 94 +++++++++++++++++++++++++++++ | 15 | configs/devices/arm-softmmu/default.mak | 1 + |
15 | hw/usb/Kconfig | 5 ++ | 16 | hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++ |
16 | hw/usb/meson.build | 1 + | 17 | MAINTAINERS | 6 +++ |
17 | 4 files changed, 145 insertions(+) | 18 | hw/arm/Kconfig | 4 ++ |
18 | create mode 100644 include/hw/usb/xlnx-usb-subsystem.h | 19 | hw/arm/meson.build | 1 + |
19 | create mode 100644 hw/usb/xlnx-usb-subsystem.c | 20 | 6 files changed, 82 insertions(+) |
21 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
20 | 22 | ||
21 | diff --git a/include/hw/usb/xlnx-usb-subsystem.h b/include/hw/usb/xlnx-usb-subsystem.h | 23 | diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst |
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/docs/system/arm/stm32.rst | ||
26 | +++ b/docs/system/arm/stm32.rst | ||
27 | @@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin | ||
28 | compatible with STM32F2 series. The following machines are based on this chip : | ||
29 | |||
30 | - ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller | ||
31 | +- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller | ||
32 | |||
33 | There are many other STM32 series that are currently not supported by QEMU. | ||
34 | |||
35 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/configs/devices/arm-softmmu/default.mak | ||
38 | +++ b/configs/devices/arm-softmmu/default.mak | ||
39 | @@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y | ||
40 | CONFIG_ASPEED_SOC=y | ||
41 | CONFIG_NETDUINO2=y | ||
42 | CONFIG_NETDUINOPLUS2=y | ||
43 | +CONFIG_OLIMEX_STM32_H405=y | ||
44 | CONFIG_MPS2=y | ||
45 | CONFIG_RASPI=y | ||
46 | CONFIG_DIGIC=y | ||
47 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c | ||
22 | new file mode 100644 | 48 | new file mode 100644 |
23 | index XXXXXXX..XXXXXXX | 49 | index XXXXXXX..XXXXXXX |
24 | --- /dev/null | 50 | --- /dev/null |
25 | +++ b/include/hw/usb/xlnx-usb-subsystem.h | 51 | +++ b/hw/arm/olimex-stm32-h405.c |
26 | @@ -XXX,XX +XXX,XX @@ | 52 | @@ -XXX,XX +XXX,XX @@ |
27 | +/* | 53 | +/* |
28 | + * QEMU model of the Xilinx usb subsystem | 54 | + * ST STM32VLDISCOVERY machine |
55 | + * Olimex STM32-H405 machine | ||
29 | + * | 56 | + * |
30 | + * Copyright (c) 2020 Xilinx Inc. Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | 57 | + * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org> |
31 | + * | ||
32 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
33 | + * of this software and associated documentation files (the "Software"), to deal | ||
34 | + * in the Software without restriction, including without limitation the rights | ||
35 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
36 | + * copies of the Software, and to permit persons to whom the Software is | ||
37 | + * furnished to do so, subject to the following conditions: | ||
38 | + * | ||
39 | + * The above copyright notice and this permission notice shall be included in | ||
40 | + * all copies or substantial portions of the Software. | ||
41 | + * | ||
42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
45 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
47 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
48 | + * THE SOFTWARE. | ||
49 | + */ | ||
50 | + | ||
51 | +#ifndef _XLNX_VERSAL_USB_SUBSYSTEM_H_ | ||
52 | +#define _XLNX_VERSAL_USB_SUBSYSTEM_H_ | ||
53 | + | ||
54 | +#include "hw/usb/xlnx-versal-usb2-ctrl-regs.h" | ||
55 | +#include "hw/usb/hcd-dwc3.h" | ||
56 | + | ||
57 | +#define TYPE_XILINX_VERSAL_USB2 "xlnx.versal-usb2" | ||
58 | + | ||
59 | +#define VERSAL_USB2(obj) \ | ||
60 | + OBJECT_CHECK(VersalUsb2, (obj), TYPE_XILINX_VERSAL_USB2) | ||
61 | + | ||
62 | +typedef struct VersalUsb2 { | ||
63 | + SysBusDevice parent_obj; | ||
64 | + MemoryRegion dwc3_mr; | ||
65 | + MemoryRegion usb2Ctrl_mr; | ||
66 | + | ||
67 | + VersalUsb2CtrlRegs usb2Ctrl; | ||
68 | + USBDWC3 dwc3; | ||
69 | +} VersalUsb2; | ||
70 | + | ||
71 | +#endif | ||
72 | diff --git a/hw/usb/xlnx-usb-subsystem.c b/hw/usb/xlnx-usb-subsystem.c | ||
73 | new file mode 100644 | ||
74 | index XXXXXXX..XXXXXXX | ||
75 | --- /dev/null | ||
76 | +++ b/hw/usb/xlnx-usb-subsystem.c | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | +/* | ||
79 | + * QEMU model of the Xilinx usb subsystem | ||
80 | + * | ||
81 | + * Copyright (c) 2020 Xilinx Inc. Sai Pavan Boddu <sai.pava.boddu@xilinx.com> | ||
82 | + * | 58 | + * |
83 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 59 | + * Permission is hereby granted, free of charge, to any person obtaining a copy |
84 | + * of this software and associated documentation files (the "Software"), to deal | 60 | + * of this software and associated documentation files (the "Software"), to deal |
85 | + * in the Software without restriction, including without limitation the rights | 61 | + * in the Software without restriction, including without limitation the rights |
86 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 62 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
... | ... | ||
98 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 74 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
99 | + * THE SOFTWARE. | 75 | + * THE SOFTWARE. |
100 | + */ | 76 | + */ |
101 | + | 77 | + |
102 | +#include "qemu/osdep.h" | 78 | +#include "qemu/osdep.h" |
103 | +#include "hw/sysbus.h" | ||
104 | +#include "hw/irq.h" | ||
105 | +#include "hw/register.h" | ||
106 | +#include "qemu/bitops.h" | ||
107 | +#include "qemu/log.h" | ||
108 | +#include "qom/object.h" | ||
109 | +#include "qapi/error.h" | 79 | +#include "qapi/error.h" |
80 | +#include "hw/boards.h" | ||
110 | +#include "hw/qdev-properties.h" | 81 | +#include "hw/qdev-properties.h" |
111 | +#include "hw/usb/xlnx-usb-subsystem.h" | 82 | +#include "hw/qdev-clock.h" |
83 | +#include "qemu/error-report.h" | ||
84 | +#include "hw/arm/stm32f405_soc.h" | ||
85 | +#include "hw/arm/boot.h" | ||
112 | + | 86 | + |
113 | +static void versal_usb2_realize(DeviceState *dev, Error **errp) | 87 | +/* olimex-stm32-h405 implementation is derived from netduinoplus2 */ |
88 | + | ||
89 | +/* Main SYSCLK frequency in Hz (168MHz) */ | ||
90 | +#define SYSCLK_FRQ 168000000ULL | ||
91 | + | ||
92 | +static void olimex_stm32_h405_init(MachineState *machine) | ||
114 | +{ | 93 | +{ |
115 | + VersalUsb2 *s = VERSAL_USB2(dev); | 94 | + DeviceState *dev; |
116 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 95 | + Clock *sysclk; |
117 | + Error *err = NULL; | ||
118 | + | 96 | + |
119 | + sysbus_realize(SYS_BUS_DEVICE(&s->dwc3), &err); | 97 | + /* This clock doesn't need migration because it is fixed-frequency */ |
120 | + if (err) { | 98 | + sysclk = clock_new(OBJECT(machine), "SYSCLK"); |
121 | + error_propagate(errp, err); | 99 | + clock_set_hz(sysclk, SYSCLK_FRQ); |
122 | + return; | 100 | + |
123 | + } | 101 | + dev = qdev_new(TYPE_STM32F405_SOC); |
124 | + sysbus_realize(SYS_BUS_DEVICE(&s->usb2Ctrl), &err); | 102 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); |
125 | + if (err) { | 103 | + qdev_connect_clock_in(dev, "sysclk", sysclk); |
126 | + error_propagate(errp, err); | 104 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
127 | + return; | 105 | + |
128 | + } | 106 | + armv7m_load_kernel(ARM_CPU(first_cpu), |
129 | + sysbus_init_mmio(sbd, &s->dwc3_mr); | 107 | + machine->kernel_filename, |
130 | + sysbus_init_mmio(sbd, &s->usb2Ctrl_mr); | 108 | + 0, FLASH_SIZE); |
131 | + qdev_pass_gpios(DEVICE(&s->dwc3.sysbus_xhci), dev, SYSBUS_DEVICE_GPIO_IRQ); | ||
132 | +} | 109 | +} |
133 | + | 110 | + |
134 | +static void versal_usb2_init(Object *obj) | 111 | +static void olimex_stm32_h405_machine_init(MachineClass *mc) |
135 | +{ | 112 | +{ |
136 | + VersalUsb2 *s = VERSAL_USB2(obj); | 113 | + mc->desc = "Olimex STM32-H405 (Cortex-M4)"; |
114 | + mc->init = olimex_stm32_h405_init; | ||
115 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); | ||
137 | + | 116 | + |
138 | + object_initialize_child(obj, "versal.dwc3", &s->dwc3, | 117 | + /* SRAM pre-allocated as part of the SoC instantiation */ |
139 | + TYPE_USB_DWC3); | 118 | + mc->default_ram_size = 0; |
140 | + object_initialize_child(obj, "versal.usb2-ctrl", &s->usb2Ctrl, | ||
141 | + TYPE_XILINX_VERSAL_USB2_CTRL_REGS); | ||
142 | + memory_region_init_alias(&s->dwc3_mr, obj, "versal.dwc3_alias", | ||
143 | + &s->dwc3.iomem, 0, DWC3_SIZE); | ||
144 | + memory_region_init_alias(&s->usb2Ctrl_mr, obj, "versal.usb2Ctrl_alias", | ||
145 | + &s->usb2Ctrl.iomem, 0, USB2_REGS_R_MAX * 4); | ||
146 | + qdev_alias_all_properties(DEVICE(&s->dwc3), obj); | ||
147 | + qdev_alias_all_properties(DEVICE(&s->dwc3.sysbus_xhci), obj); | ||
148 | + object_property_add_alias(obj, "dma", OBJECT(&s->dwc3.sysbus_xhci), "dma"); | ||
149 | +} | 119 | +} |
150 | + | 120 | + |
151 | +static void versal_usb2_class_init(ObjectClass *klass, void *data) | 121 | +DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init) |
152 | +{ | 122 | diff --git a/MAINTAINERS b/MAINTAINERS |
153 | + DeviceClass *dc = DEVICE_CLASS(klass); | 123 | index XXXXXXX..XXXXXXX 100644 |
124 | --- a/MAINTAINERS | ||
125 | +++ b/MAINTAINERS | ||
126 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | ||
127 | S: Maintained | ||
128 | F: hw/arm/netduinoplus2.c | ||
129 | |||
130 | +Olimex STM32 H405 | ||
131 | +M: Felipe Balbi <balbi@kernel.org> | ||
132 | +L: qemu-arm@nongnu.org | ||
133 | +S: Maintained | ||
134 | +F: hw/arm/olimex-stm32-h405.c | ||
154 | + | 135 | + |
155 | + dc->realize = versal_usb2_realize; | 136 | SmartFusion2 |
156 | +} | 137 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> |
138 | M: Peter Maydell <peter.maydell@linaro.org> | ||
139 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/hw/arm/Kconfig | ||
142 | +++ b/hw/arm/Kconfig | ||
143 | @@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2 | ||
144 | bool | ||
145 | select STM32F405_SOC | ||
146 | |||
147 | +config OLIMEX_STM32_H405 | ||
148 | + bool | ||
149 | + select STM32F405_SOC | ||
157 | + | 150 | + |
158 | +static const TypeInfo versal_usb2_info = { | 151 | config NSERIES |
159 | + .name = TYPE_XILINX_VERSAL_USB2, | 152 | bool |
160 | + .parent = TYPE_SYS_BUS_DEVICE, | 153 | select OMAP |
161 | + .instance_size = sizeof(VersalUsb2), | 154 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build |
162 | + .class_init = versal_usb2_class_init, | ||
163 | + .instance_init = versal_usb2_init, | ||
164 | +}; | ||
165 | + | ||
166 | +static void versal_usb_types(void) | ||
167 | +{ | ||
168 | + type_register_static(&versal_usb2_info); | ||
169 | +} | ||
170 | + | ||
171 | +type_init(versal_usb_types) | ||
172 | diff --git a/hw/usb/Kconfig b/hw/usb/Kconfig | ||
173 | index XXXXXXX..XXXXXXX 100644 | 155 | index XXXXXXX..XXXXXXX 100644 |
174 | --- a/hw/usb/Kconfig | 156 | --- a/hw/arm/meson.build |
175 | +++ b/hw/usb/Kconfig | 157 | +++ b/hw/arm/meson.build |
176 | @@ -XXX,XX +XXX,XX @@ config USB_DWC3 | 158 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) |
177 | bool | 159 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) |
178 | select USB_XHCI_SYSBUS | 160 | arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c')) |
179 | select REGISTER | 161 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) |
180 | + | 162 | +arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) |
181 | +config XLNX_USB_SUBSYS | 163 | arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c')) |
182 | + bool | 164 | arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c')) |
183 | + default y if XLNX_VERSAL | 165 | arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c')) |
184 | + select USB_DWC3 | ||
185 | diff --git a/hw/usb/meson.build b/hw/usb/meson.build | ||
186 | index XXXXXXX..XXXXXXX 100644 | ||
187 | --- a/hw/usb/meson.build | ||
188 | +++ b/hw/usb/meson.build | ||
189 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_TUSB6010', if_true: files('tusb6010.c')) | ||
190 | softmmu_ss.add(when: 'CONFIG_IMX', if_true: files('chipidea.c')) | ||
191 | softmmu_ss.add(when: 'CONFIG_IMX_USBPHY', if_true: files('imx-usb-phy.c')) | ||
192 | specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-usb2-ctrl-regs.c')) | ||
193 | +specific_ss.add(when: 'CONFIG_XLNX_USB_SUBSYS', if_true: files('xlnx-usb-subsystem.c')) | ||
194 | |||
195 | # emulated usb devices | ||
196 | softmmu_ss.add(when: 'CONFIG_USB', if_true: files('dev-hub.c')) | ||
197 | -- | 166 | -- |
198 | 2.20.1 | 167 | 2.34.1 |
199 | 168 | ||
200 | 169 | diff view generated by jsdifflib |
1 | From: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This module emulates control registers of versal usb2 controller, this is added | 3 | During SPL boot several Clock Controller Module (CCM) registers are |
4 | just to make guest happy. In general this module would control the phy-reset | 4 | read, most important are PLL and Tuning, as well as divisor registers. |
5 | signal from usb controller, data coherency of the transactions, signals | ||
6 | the host system errors received from controller. | ||
7 | 5 | ||
8 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | 6 | This patch adds these registers and initializes reset values from user's |
9 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 7 | guide. |
10 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
12 | Message-id: 1607023357-5096-2-git-send-email-sai.pavan.boddu@xilinx.com | 10 | |
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 14 | --- |
15 | include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | 45 ++++ | 15 | include/hw/arm/allwinner-a10.h | 2 + |
16 | hw/usb/xlnx-versal-usb2-ctrl-regs.c | 229 ++++++++++++++++++++ | 16 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++ |
17 | hw/usb/meson.build | 1 + | 17 | hw/arm/allwinner-a10.c | 7 + |
18 | 3 files changed, 275 insertions(+) | 18 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++ |
19 | create mode 100644 include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | 19 | hw/arm/Kconfig | 1 + |
20 | create mode 100644 hw/usb/xlnx-versal-usb2-ctrl-regs.c | 20 | hw/misc/Kconfig | 3 + |
21 | hw/misc/meson.build | 1 + | ||
22 | 7 files changed, 305 insertions(+) | ||
23 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
24 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
21 | 25 | ||
22 | diff --git a/include/hw/usb/xlnx-versal-usb2-ctrl-regs.h b/include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | 26 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h |
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/include/hw/arm/allwinner-a10.h | ||
29 | +++ b/include/hw/arm/allwinner-a10.h | ||
30 | @@ -XXX,XX +XXX,XX @@ | ||
31 | #include "hw/usb/hcd-ohci.h" | ||
32 | #include "hw/usb/hcd-ehci.h" | ||
33 | #include "hw/rtc/allwinner-rtc.h" | ||
34 | +#include "hw/misc/allwinner-a10-ccm.h" | ||
35 | |||
36 | #include "target/arm/cpu.h" | ||
37 | #include "qom/object.h" | ||
38 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
39 | /*< public >*/ | ||
40 | |||
41 | ARMCPU cpu; | ||
42 | + AwA10ClockCtlState ccm; | ||
43 | AwA10PITState timer; | ||
44 | AwA10PICState intc; | ||
45 | AwEmacState emac; | ||
46 | diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h | ||
23 | new file mode 100644 | 47 | new file mode 100644 |
24 | index XXXXXXX..XXXXXXX | 48 | index XXXXXXX..XXXXXXX |
25 | --- /dev/null | 49 | --- /dev/null |
26 | +++ b/include/hw/usb/xlnx-versal-usb2-ctrl-regs.h | 50 | +++ b/include/hw/misc/allwinner-a10-ccm.h |
27 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ |
28 | +/* | 52 | +/* |
29 | + * QEMU model of the VersalUsb2CtrlRegs Register control/Status block for | 53 | + * Allwinner A10 Clock Control Module emulation |
30 | + * USB2.0 controller | 54 | + * |
31 | + * | 55 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
32 | + * Copyright (c) 2020 Xilinx Inc. Vikram Garhwal <fnu.vikram@xilinx.com> | 56 | + * |
33 | + * | 57 | + * This file is derived from Allwinner H3 CCU, |
34 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 58 | + * by Niek Linnenbank. |
35 | + * of this software and associated documentation files (the "Software"), to deal | 59 | + * |
36 | + * in the Software without restriction, including without limitation the rights | 60 | + * This program is free software: you can redistribute it and/or modify |
37 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 61 | + * it under the terms of the GNU General Public License as published by |
38 | + * copies of the Software, and to permit persons to whom the Software is | 62 | + * the Free Software Foundation, either version 2 of the License, or |
39 | + * furnished to do so, subject to the following conditions: | 63 | + * (at your option) any later version. |
40 | + * | 64 | + * |
41 | + * The above copyright notice and this permission notice shall be included in | 65 | + * This program is distributed in the hope that it will be useful, |
42 | + * all copies or substantial portions of the Software. | 66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
43 | + * | 67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
44 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 68 | + * GNU General Public License for more details. |
45 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 69 | + * |
46 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 70 | + * You should have received a copy of the GNU General Public License |
47 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 71 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
48 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
49 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
50 | + * THE SOFTWARE. | ||
51 | + */ | 72 | + */ |
52 | + | 73 | + |
53 | +#ifndef _XLNX_USB2_REGS_H_ | 74 | +#ifndef HW_MISC_ALLWINNER_A10_CCM_H |
54 | +#define _XLNX_USB2_REGS_H_ | 75 | +#define HW_MISC_ALLWINNER_A10_CCM_H |
55 | + | 76 | + |
56 | +#define TYPE_XILINX_VERSAL_USB2_CTRL_REGS "xlnx.versal-usb2-ctrl-regs" | 77 | +#include "qom/object.h" |
57 | + | 78 | +#include "hw/sysbus.h" |
58 | +#define XILINX_VERSAL_USB2_CTRL_REGS(obj) \ | 79 | + |
59 | + OBJECT_CHECK(VersalUsb2CtrlRegs, (obj), TYPE_XILINX_VERSAL_USB2_CTRL_REGS) | 80 | +/** |
60 | + | 81 | + * @name Constants |
61 | +#define USB2_REGS_R_MAX ((0x78 / 4) + 1) | 82 | + * @{ |
62 | + | 83 | + */ |
63 | +typedef struct VersalUsb2CtrlRegs { | 84 | + |
85 | +/** Size of register I/O address space used by CCM device */ | ||
86 | +#define AW_A10_CCM_IOSIZE (0x400) | ||
87 | + | ||
88 | +/** Total number of known registers */ | ||
89 | +#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t)) | ||
90 | + | ||
91 | +/** @} */ | ||
92 | + | ||
93 | +/** | ||
94 | + * @name Object model | ||
95 | + * @{ | ||
96 | + */ | ||
97 | + | ||
98 | +#define TYPE_AW_A10_CCM "allwinner-a10-ccm" | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM) | ||
100 | + | ||
101 | +/** @} */ | ||
102 | + | ||
103 | +/** | ||
104 | + * Allwinner A10 CCM object instance state. | ||
105 | + */ | ||
106 | +struct AwA10ClockCtlState { | ||
107 | + /*< private >*/ | ||
64 | + SysBusDevice parent_obj; | 108 | + SysBusDevice parent_obj; |
109 | + /*< public >*/ | ||
110 | + | ||
111 | + /** Maps I/O registers in physical memory */ | ||
65 | + MemoryRegion iomem; | 112 | + MemoryRegion iomem; |
66 | + qemu_irq irq_ir; | 113 | + |
67 | + | 114 | + /** Array of hardware registers */ |
68 | + uint32_t regs[USB2_REGS_R_MAX]; | 115 | + uint32_t regs[AW_A10_CCM_REGS_NUM]; |
69 | + RegisterInfo regs_info[USB2_REGS_R_MAX]; | 116 | +}; |
70 | +} VersalUsb2CtrlRegs; | 117 | + |
71 | + | 118 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ |
72 | +#endif | 119 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
73 | diff --git a/hw/usb/xlnx-versal-usb2-ctrl-regs.c b/hw/usb/xlnx-versal-usb2-ctrl-regs.c | 120 | index XXXXXXX..XXXXXXX 100644 |
121 | --- a/hw/arm/allwinner-a10.c | ||
122 | +++ b/hw/arm/allwinner-a10.c | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | #include "hw/usb/hcd-ohci.h" | ||
125 | |||
126 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
127 | +#define AW_A10_CCM_BASE 0x01c20000 | ||
128 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
129 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
130 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
131 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
132 | |||
133 | object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); | ||
134 | |||
135 | + object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
136 | + | ||
137 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
138 | |||
139 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
141 | memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); | ||
142 | create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); | ||
143 | |||
144 | + /* Clock Control Module */ | ||
145 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
146 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
147 | + | ||
148 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
149 | if (nd_table[0].used) { | ||
150 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
151 | diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c | ||
74 | new file mode 100644 | 152 | new file mode 100644 |
75 | index XXXXXXX..XXXXXXX | 153 | index XXXXXXX..XXXXXXX |
76 | --- /dev/null | 154 | --- /dev/null |
77 | +++ b/hw/usb/xlnx-versal-usb2-ctrl-regs.c | 155 | +++ b/hw/misc/allwinner-a10-ccm.c |
78 | @@ -XXX,XX +XXX,XX @@ | 156 | @@ -XXX,XX +XXX,XX @@ |
79 | +/* | 157 | +/* |
80 | + * QEMU model of the VersalUsb2CtrlRegs Register control/Status block for | 158 | + * Allwinner A10 Clock Control Module emulation |
81 | + * USB2.0 controller | 159 | + * |
82 | + * | 160 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
83 | + * This module should control phy_reset, permanent device plugs, frame length | 161 | + * |
84 | + * time adjust & setting of coherency paths. None of which are emulated in | 162 | + * This file is derived from Allwinner H3 CCU, |
85 | + * present model. | 163 | + * by Niek Linnenbank. |
86 | + * | 164 | + * |
87 | + * Copyright (c) 2020 Xilinx Inc. Vikram Garhwal <fnu.vikram@xilinx.com> | 165 | + * This program is free software: you can redistribute it and/or modify |
88 | + * | 166 | + * it under the terms of the GNU General Public License as published by |
89 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 167 | + * the Free Software Foundation, either version 2 of the License, or |
90 | + * of this software and associated documentation files (the "Software"), to deal | 168 | + * (at your option) any later version. |
91 | + * in the Software without restriction, including without limitation the rights | 169 | + * |
92 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 170 | + * This program is distributed in the hope that it will be useful, |
93 | + * copies of the Software, and to permit persons to whom the Software is | 171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
94 | + * furnished to do so, subject to the following conditions: | 172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
95 | + * | 173 | + * GNU General Public License for more details. |
96 | + * The above copyright notice and this permission notice shall be included in | 174 | + * |
97 | + * all copies or substantial portions of the Software. | 175 | + * You should have received a copy of the GNU General Public License |
98 | + * | 176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
99 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
100 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
101 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
102 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
103 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
104 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
105 | + * THE SOFTWARE. | ||
106 | + */ | 177 | + */ |
107 | + | 178 | + |
108 | +#include "qemu/osdep.h" | 179 | +#include "qemu/osdep.h" |
180 | +#include "qemu/units.h" | ||
109 | +#include "hw/sysbus.h" | 181 | +#include "hw/sysbus.h" |
110 | +#include "hw/irq.h" | 182 | +#include "migration/vmstate.h" |
111 | +#include "hw/register.h" | ||
112 | +#include "qemu/bitops.h" | ||
113 | +#include "qemu/log.h" | 183 | +#include "qemu/log.h" |
114 | +#include "qom/object.h" | 184 | +#include "qemu/module.h" |
115 | +#include "migration/vmstate.h" | 185 | +#include "hw/misc/allwinner-a10-ccm.h" |
116 | +#include "hw/usb/xlnx-versal-usb2-ctrl-regs.h" | 186 | + |
117 | + | 187 | +/* CCM register offsets */ |
118 | +#ifndef XILINX_VERSAL_USB2_CTRL_REGS_ERR_DEBUG | 188 | +enum { |
119 | +#define XILINX_VERSAL_USB2_CTRL_REGS_ERR_DEBUG 0 | 189 | + REG_PLL1_CFG = 0x0000, /* PLL1 Control */ |
120 | +#endif | 190 | + REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */ |
121 | + | 191 | + REG_PLL2_CFG = 0x0008, /* PLL2 Control */ |
122 | +REG32(BUS_FILTER, 0x30) | 192 | + REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */ |
123 | + FIELD(BUS_FILTER, BYPASS, 0, 4) | 193 | + REG_PLL3_CFG = 0x0010, /* PLL3 Control */ |
124 | +REG32(PORT, 0x34) | 194 | + REG_PLL4_CFG = 0x0018, /* PLL4 Control */ |
125 | + FIELD(PORT, HOST_SMI_BAR_WR, 4, 1) | 195 | + REG_PLL5_CFG = 0x0020, /* PLL5 Control */ |
126 | + FIELD(PORT, HOST_SMI_PCI_CMD_REG_WR, 3, 1) | 196 | + REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */ |
127 | + FIELD(PORT, HOST_MSI_ENABLE, 2, 1) | 197 | + REG_PLL6_CFG = 0x0028, /* PLL6 Control */ |
128 | + FIELD(PORT, PWR_CTRL_PRSNT, 1, 1) | 198 | + REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */ |
129 | + FIELD(PORT, HUB_PERM_ATTACH, 0, 1) | 199 | + REG_PLL7_CFG = 0x0030, /* PLL7 Control */ |
130 | +REG32(JITTER_ADJUST, 0x38) | 200 | + REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */ |
131 | + FIELD(JITTER_ADJUST, FLADJ, 0, 6) | 201 | + REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */ |
132 | +REG32(BIGENDIAN, 0x40) | 202 | + REG_PLL8_CFG = 0x0040, /* PLL8 Control */ |
133 | + FIELD(BIGENDIAN, ENDIAN_GS, 0, 1) | 203 | + REG_OSC24M_CFG = 0x0050, /* OSC24M Control */ |
134 | +REG32(COHERENCY, 0x44) | 204 | + REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */ |
135 | + FIELD(COHERENCY, USB_COHERENCY, 0, 1) | 205 | +}; |
136 | +REG32(XHC_BME, 0x48) | 206 | + |
137 | + FIELD(XHC_BME, XHC_BME, 0, 1) | 207 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
138 | +REG32(REG_CTRL, 0x60) | 208 | + |
139 | + FIELD(REG_CTRL, SLVERR_ENABLE, 0, 1) | 209 | +/* CCM register reset values */ |
140 | +REG32(IR_STATUS, 0x64) | 210 | +enum { |
141 | + FIELD(IR_STATUS, HOST_SYS_ERR, 1, 1) | 211 | + REG_PLL1_CFG_RST = 0x21005000, |
142 | + FIELD(IR_STATUS, ADDR_DEC_ERR, 0, 1) | 212 | + REG_PLL1_TUN_RST = 0x0A101000, |
143 | +REG32(IR_MASK, 0x68) | 213 | + REG_PLL2_CFG_RST = 0x08100010, |
144 | + FIELD(IR_MASK, HOST_SYS_ERR, 1, 1) | 214 | + REG_PLL2_TUN_RST = 0x00000000, |
145 | + FIELD(IR_MASK, ADDR_DEC_ERR, 0, 1) | 215 | + REG_PLL3_CFG_RST = 0x0010D063, |
146 | +REG32(IR_ENABLE, 0x6c) | 216 | + REG_PLL4_CFG_RST = 0x21009911, |
147 | + FIELD(IR_ENABLE, HOST_SYS_ERR, 1, 1) | 217 | + REG_PLL5_CFG_RST = 0x11049280, |
148 | + FIELD(IR_ENABLE, ADDR_DEC_ERR, 0, 1) | 218 | + REG_PLL5_TUN_RST = 0x14888000, |
149 | +REG32(IR_DISABLE, 0x70) | 219 | + REG_PLL6_CFG_RST = 0x21009911, |
150 | + FIELD(IR_DISABLE, HOST_SYS_ERR, 1, 1) | 220 | + REG_PLL6_TUN_RST = 0x00000000, |
151 | + FIELD(IR_DISABLE, ADDR_DEC_ERR, 0, 1) | 221 | + REG_PLL7_CFG_RST = 0x0010D063, |
152 | +REG32(USB3, 0x78) | 222 | + REG_PLL1_TUN2_RST = 0x00000000, |
153 | + | 223 | + REG_PLL5_TUN2_RST = 0x00000000, |
154 | +static void ir_update_irq(VersalUsb2CtrlRegs *s) | 224 | + REG_PLL8_CFG_RST = 0x21009911, |
155 | +{ | 225 | + REG_OSC24M_CFG_RST = 0x00138013, |
156 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; | 226 | + REG_CPU_AHB_APB0_CFG_RST = 0x00010010, |
157 | + qemu_set_irq(s->irq_ir, pending); | 227 | +}; |
158 | +} | 228 | + |
159 | + | 229 | +static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset, |
160 | +static void ir_status_postw(RegisterInfo *reg, uint64_t val64) | 230 | + unsigned size) |
161 | +{ | 231 | +{ |
162 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(reg->opaque); | 232 | + const AwA10ClockCtlState *s = AW_A10_CCM(opaque); |
163 | + /* | 233 | + const uint32_t idx = REG_INDEX(offset); |
164 | + * TODO: This should also clear USBSTS.HSE field in USB XHCI register. | 234 | + |
165 | + * May be combine both the modules. | 235 | + switch (offset) { |
166 | + */ | 236 | + case REG_PLL1_CFG: |
167 | + ir_update_irq(s); | 237 | + case REG_PLL1_TUN: |
168 | +} | 238 | + case REG_PLL2_CFG: |
169 | + | 239 | + case REG_PLL2_TUN: |
170 | +static uint64_t ir_enable_prew(RegisterInfo *reg, uint64_t val64) | 240 | + case REG_PLL3_CFG: |
171 | +{ | 241 | + case REG_PLL4_CFG: |
172 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(reg->opaque); | 242 | + case REG_PLL5_CFG: |
173 | + uint32_t val = val64; | 243 | + case REG_PLL5_TUN: |
174 | + | 244 | + case REG_PLL6_CFG: |
175 | + s->regs[R_IR_MASK] &= ~val; | 245 | + case REG_PLL6_TUN: |
176 | + ir_update_irq(s); | 246 | + case REG_PLL7_CFG: |
177 | + return 0; | 247 | + case REG_PLL1_TUN2: |
178 | +} | 248 | + case REG_PLL5_TUN2: |
179 | + | 249 | + case REG_PLL8_CFG: |
180 | +static uint64_t ir_disable_prew(RegisterInfo *reg, uint64_t val64) | 250 | + case REG_OSC24M_CFG: |
181 | +{ | 251 | + case REG_CPU_AHB_APB0_CFG: |
182 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(reg->opaque); | 252 | + break; |
183 | + uint32_t val = val64; | 253 | + case 0x158 ... AW_A10_CCM_IOSIZE: |
184 | + | 254 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
185 | + s->regs[R_IR_MASK] |= val; | 255 | + __func__, (uint32_t)offset); |
186 | + ir_update_irq(s); | 256 | + return 0; |
187 | + return 0; | 257 | + default: |
188 | +} | 258 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", |
189 | + | 259 | + __func__, (uint32_t)offset); |
190 | +static const RegisterAccessInfo usb2_ctrl_regs_regs_info[] = { | 260 | + return 0; |
191 | + { .name = "BUS_FILTER", .addr = A_BUS_FILTER, | ||
192 | + .rsvd = 0xfffffff0, | ||
193 | + },{ .name = "PORT", .addr = A_PORT, | ||
194 | + .rsvd = 0xffffffe0, | ||
195 | + },{ .name = "JITTER_ADJUST", .addr = A_JITTER_ADJUST, | ||
196 | + .reset = 0x20, | ||
197 | + .rsvd = 0xffffffc0, | ||
198 | + },{ .name = "BIGENDIAN", .addr = A_BIGENDIAN, | ||
199 | + .rsvd = 0xfffffffe, | ||
200 | + },{ .name = "COHERENCY", .addr = A_COHERENCY, | ||
201 | + .rsvd = 0xfffffffe, | ||
202 | + },{ .name = "XHC_BME", .addr = A_XHC_BME, | ||
203 | + .reset = 0x1, | ||
204 | + .rsvd = 0xfffffffe, | ||
205 | + },{ .name = "REG_CTRL", .addr = A_REG_CTRL, | ||
206 | + .rsvd = 0xfffffffe, | ||
207 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, | ||
208 | + .rsvd = 0xfffffffc, | ||
209 | + .w1c = 0x3, | ||
210 | + .post_write = ir_status_postw, | ||
211 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, | ||
212 | + .reset = 0x3, | ||
213 | + .rsvd = 0xfffffffc, | ||
214 | + .ro = 0x3, | ||
215 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, | ||
216 | + .rsvd = 0xfffffffc, | ||
217 | + .pre_write = ir_enable_prew, | ||
218 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, | ||
219 | + .rsvd = 0xfffffffc, | ||
220 | + .pre_write = ir_disable_prew, | ||
221 | + },{ .name = "USB3", .addr = A_USB3, | ||
222 | + } | 261 | + } |
223 | +}; | 262 | + |
224 | + | 263 | + return s->regs[idx]; |
225 | +static void usb2_ctrl_regs_reset_init(Object *obj, ResetType type) | 264 | +} |
226 | +{ | 265 | + |
227 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(obj); | 266 | +static void allwinner_a10_ccm_write(void *opaque, hwaddr offset, |
228 | + unsigned int i; | 267 | + uint64_t val, unsigned size) |
229 | + | 268 | +{ |
230 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | 269 | + AwA10ClockCtlState *s = AW_A10_CCM(opaque); |
231 | + register_reset(&s->regs_info[i]); | 270 | + const uint32_t idx = REG_INDEX(offset); |
271 | + | ||
272 | + switch (offset) { | ||
273 | + case REG_PLL1_CFG: | ||
274 | + case REG_PLL1_TUN: | ||
275 | + case REG_PLL2_CFG: | ||
276 | + case REG_PLL2_TUN: | ||
277 | + case REG_PLL3_CFG: | ||
278 | + case REG_PLL4_CFG: | ||
279 | + case REG_PLL5_CFG: | ||
280 | + case REG_PLL5_TUN: | ||
281 | + case REG_PLL6_CFG: | ||
282 | + case REG_PLL6_TUN: | ||
283 | + case REG_PLL7_CFG: | ||
284 | + case REG_PLL1_TUN2: | ||
285 | + case REG_PLL5_TUN2: | ||
286 | + case REG_PLL8_CFG: | ||
287 | + case REG_OSC24M_CFG: | ||
288 | + case REG_CPU_AHB_APB0_CFG: | ||
289 | + break; | ||
290 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
292 | + __func__, (uint32_t)offset); | ||
293 | + break; | ||
294 | + default: | ||
295 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
296 | + __func__, (uint32_t)offset); | ||
297 | + break; | ||
232 | + } | 298 | + } |
233 | +} | 299 | + |
234 | + | 300 | + s->regs[idx] = (uint32_t) val; |
235 | +static void usb2_ctrl_regs_reset_hold(Object *obj) | 301 | +} |
236 | +{ | 302 | + |
237 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(obj); | 303 | +static const MemoryRegionOps allwinner_a10_ccm_ops = { |
238 | + | 304 | + .read = allwinner_a10_ccm_read, |
239 | + ir_update_irq(s); | 305 | + .write = allwinner_a10_ccm_write, |
240 | +} | 306 | + .endianness = DEVICE_NATIVE_ENDIAN, |
241 | + | ||
242 | +static const MemoryRegionOps usb2_ctrl_regs_ops = { | ||
243 | + .read = register_read_memory, | ||
244 | + .write = register_write_memory, | ||
245 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
246 | + .valid = { | 307 | + .valid = { |
247 | + .min_access_size = 4, | 308 | + .min_access_size = 4, |
248 | + .max_access_size = 4, | 309 | + .max_access_size = 4, |
249 | + }, | 310 | + }, |
250 | +}; | 311 | + .impl.min_access_size = 4, |
251 | + | 312 | +}; |
252 | +static void usb2_ctrl_regs_init(Object *obj) | 313 | + |
253 | +{ | 314 | +static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type) |
254 | + VersalUsb2CtrlRegs *s = XILINX_VERSAL_USB2_CTRL_REGS(obj); | 315 | +{ |
316 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
317 | + | ||
318 | + /* Set default values for registers */ | ||
319 | + s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST; | ||
320 | + s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST; | ||
321 | + s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST; | ||
322 | + s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST; | ||
323 | + s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST; | ||
324 | + s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST; | ||
325 | + s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST; | ||
326 | + s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST; | ||
327 | + s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST; | ||
328 | + s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST; | ||
329 | + s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST; | ||
330 | + s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST; | ||
331 | + s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST; | ||
332 | + s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST; | ||
333 | + s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST; | ||
334 | + s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST; | ||
335 | +} | ||
336 | + | ||
337 | +static void allwinner_a10_ccm_init(Object *obj) | ||
338 | +{ | ||
255 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 339 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
256 | + RegisterInfoArray *reg_array; | 340 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); |
257 | + | 341 | + |
258 | + memory_region_init(&s->iomem, obj, TYPE_XILINX_VERSAL_USB2_CTRL_REGS, | 342 | + /* Memory mapping */ |
259 | + USB2_REGS_R_MAX * 4); | 343 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s, |
260 | + reg_array = | 344 | + TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE); |
261 | + register_init_block32(DEVICE(obj), usb2_ctrl_regs_regs_info, | ||
262 | + ARRAY_SIZE(usb2_ctrl_regs_regs_info), | ||
263 | + s->regs_info, s->regs, | ||
264 | + &usb2_ctrl_regs_ops, | ||
265 | + XILINX_VERSAL_USB2_CTRL_REGS_ERR_DEBUG, | ||
266 | + USB2_REGS_R_MAX * 4); | ||
267 | + memory_region_add_subregion(&s->iomem, | ||
268 | + 0x0, | ||
269 | + ®_array->mem); | ||
270 | + sysbus_init_mmio(sbd, &s->iomem); | 345 | + sysbus_init_mmio(sbd, &s->iomem); |
271 | + sysbus_init_irq(sbd, &s->irq_ir); | 346 | +} |
272 | +} | 347 | + |
273 | + | 348 | +static const VMStateDescription allwinner_a10_ccm_vmstate = { |
274 | +static const VMStateDescription vmstate_usb2_ctrl_regs = { | 349 | + .name = "allwinner-a10-ccm", |
275 | + .name = TYPE_XILINX_VERSAL_USB2_CTRL_REGS, | ||
276 | + .version_id = 1, | 350 | + .version_id = 1, |
277 | + .minimum_version_id = 1, | 351 | + .minimum_version_id = 1, |
278 | + .fields = (VMStateField[]) { | 352 | + .fields = (VMStateField[]) { |
279 | + VMSTATE_UINT32_ARRAY(regs, VersalUsb2CtrlRegs, USB2_REGS_R_MAX), | 353 | + VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM), |
280 | + VMSTATE_END_OF_LIST(), | 354 | + VMSTATE_END_OF_LIST() |
281 | + } | 355 | + } |
282 | +}; | 356 | +}; |
283 | + | 357 | + |
284 | +static void usb2_ctrl_regs_class_init(ObjectClass *klass, void *data) | 358 | +static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data) |
285 | +{ | 359 | +{ |
286 | + DeviceClass *dc = DEVICE_CLASS(klass); | 360 | + DeviceClass *dc = DEVICE_CLASS(klass); |
287 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 361 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
288 | + | 362 | + |
289 | + rc->phases.enter = usb2_ctrl_regs_reset_init; | 363 | + rc->phases.enter = allwinner_a10_ccm_reset_enter; |
290 | + rc->phases.hold = usb2_ctrl_regs_reset_hold; | 364 | + dc->vmsd = &allwinner_a10_ccm_vmstate; |
291 | + dc->vmsd = &vmstate_usb2_ctrl_regs; | 365 | +} |
292 | +} | 366 | + |
293 | + | 367 | +static const TypeInfo allwinner_a10_ccm_info = { |
294 | +static const TypeInfo usb2_ctrl_regs_info = { | 368 | + .name = TYPE_AW_A10_CCM, |
295 | + .name = TYPE_XILINX_VERSAL_USB2_CTRL_REGS, | ||
296 | + .parent = TYPE_SYS_BUS_DEVICE, | 369 | + .parent = TYPE_SYS_BUS_DEVICE, |
297 | + .instance_size = sizeof(VersalUsb2CtrlRegs), | 370 | + .instance_init = allwinner_a10_ccm_init, |
298 | + .class_init = usb2_ctrl_regs_class_init, | 371 | + .instance_size = sizeof(AwA10ClockCtlState), |
299 | + .instance_init = usb2_ctrl_regs_init, | 372 | + .class_init = allwinner_a10_ccm_class_init, |
300 | +}; | 373 | +}; |
301 | + | 374 | + |
302 | +static void usb2_ctrl_regs_register_types(void) | 375 | +static void allwinner_a10_ccm_register(void) |
303 | +{ | 376 | +{ |
304 | + type_register_static(&usb2_ctrl_regs_info); | 377 | + type_register_static(&allwinner_a10_ccm_info); |
305 | +} | 378 | +} |
306 | + | 379 | + |
307 | +type_init(usb2_ctrl_regs_register_types) | 380 | +type_init(allwinner_a10_ccm_register) |
308 | diff --git a/hw/usb/meson.build b/hw/usb/meson.build | 381 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
309 | index XXXXXXX..XXXXXXX 100644 | 382 | index XXXXXXX..XXXXXXX 100644 |
310 | --- a/hw/usb/meson.build | 383 | --- a/hw/arm/Kconfig |
311 | +++ b/hw/usb/meson.build | 384 | +++ b/hw/arm/Kconfig |
312 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_USB_DWC2', if_true: files('hcd-dwc2.c')) | 385 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
313 | softmmu_ss.add(when: 'CONFIG_TUSB6010', if_true: files('tusb6010.c')) | 386 | select AHCI |
314 | softmmu_ss.add(when: 'CONFIG_IMX', if_true: files('chipidea.c')) | 387 | select ALLWINNER_A10_PIT |
315 | softmmu_ss.add(when: 'CONFIG_IMX_USBPHY', if_true: files('imx-usb-phy.c')) | 388 | select ALLWINNER_A10_PIC |
316 | +specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-usb2-ctrl-regs.c')) | 389 | + select ALLWINNER_A10_CCM |
317 | 390 | select ALLWINNER_EMAC | |
318 | # emulated usb devices | 391 | select SERIAL |
319 | softmmu_ss.add(when: 'CONFIG_USB', if_true: files('dev-hub.c')) | 392 | select UNIMP |
393 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
394 | index XXXXXXX..XXXXXXX 100644 | ||
395 | --- a/hw/misc/Kconfig | ||
396 | +++ b/hw/misc/Kconfig | ||
397 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL | ||
398 | config LASI | ||
399 | bool | ||
400 | |||
401 | +config ALLWINNER_A10_CCM | ||
402 | + bool | ||
403 | + | ||
404 | source macio/Kconfig | ||
405 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/misc/meson.build | ||
408 | +++ b/hw/misc/meson.build | ||
409 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
410 | |||
411 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
412 | |||
413 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
414 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
415 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
416 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
320 | -- | 417 | -- |
321 | 2.20.1 | 418 | 2.34.1 |
322 | |||
323 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch adds skeleton model of dwc3 usb controller attached to | 3 | During SPL boot several DRAM Controller registers are used. Most |
4 | xhci-sysbus device. It defines global register space of DWC3 controller, | 4 | important registers are those related to DRAM initialization and |
5 | global registers control the AXI/AHB interfaces properties, external FIFO | 5 | calibration, where SPL initiates process and waits until certain bit is |
6 | support and event count support. All of which are unimplemented at | 6 | set/cleared. |
7 | present,we are only supporting core reset and read of ID register. | 7 | |
8 | 8 | This patch adds these registers, initializes reset values from user's | |
9 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 9 | guide and updates state of registers as SPL expects it. |
10 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | 10 | |
11 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 11 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
12 | Message-id: 1607023357-5096-3-git-send-email-sai.pavan.boddu@xilinx.com | 12 | |
13 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 16 | --- |
15 | include/hw/usb/hcd-dwc3.h | 55 +++ | 17 | include/hw/arm/allwinner-a10.h | 2 + |
16 | hw/usb/hcd-dwc3.c | 689 ++++++++++++++++++++++++++++++++++++++ | 18 | include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++ |
17 | hw/usb/Kconfig | 5 + | 19 | hw/arm/allwinner-a10.c | 7 + |
18 | hw/usb/meson.build | 1 + | 20 | hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++ |
19 | 4 files changed, 750 insertions(+) | 21 | hw/arm/Kconfig | 1 + |
20 | create mode 100644 include/hw/usb/hcd-dwc3.h | 22 | hw/misc/Kconfig | 3 + |
21 | create mode 100644 hw/usb/hcd-dwc3.c | 23 | hw/misc/meson.build | 1 + |
22 | 24 | 7 files changed, 261 insertions(+) | |
23 | diff --git a/include/hw/usb/hcd-dwc3.h b/include/hw/usb/hcd-dwc3.h | 25 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h |
26 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
27 | |||
28 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/include/hw/arm/allwinner-a10.h | ||
31 | +++ b/include/hw/arm/allwinner-a10.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #include "hw/usb/hcd-ehci.h" | ||
34 | #include "hw/rtc/allwinner-rtc.h" | ||
35 | #include "hw/misc/allwinner-a10-ccm.h" | ||
36 | +#include "hw/misc/allwinner-a10-dramc.h" | ||
37 | |||
38 | #include "target/arm/cpu.h" | ||
39 | #include "qom/object.h" | ||
40 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
41 | |||
42 | ARMCPU cpu; | ||
43 | AwA10ClockCtlState ccm; | ||
44 | + AwA10DramControllerState dramc; | ||
45 | AwA10PITState timer; | ||
46 | AwA10PICState intc; | ||
47 | AwEmacState emac; | ||
48 | diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h | ||
24 | new file mode 100644 | 49 | new file mode 100644 |
25 | index XXXXXXX..XXXXXXX | 50 | index XXXXXXX..XXXXXXX |
26 | --- /dev/null | 51 | --- /dev/null |
27 | +++ b/include/hw/usb/hcd-dwc3.h | 52 | +++ b/include/hw/misc/allwinner-a10-dramc.h |
28 | @@ -XXX,XX +XXX,XX @@ | 53 | @@ -XXX,XX +XXX,XX @@ |
29 | +/* | 54 | +/* |
30 | + * QEMU model of the USB DWC3 host controller emulation. | 55 | + * Allwinner A10 DRAM Controller emulation |
31 | + * | 56 | + * |
32 | + * Copyright (c) 2020 Xilinx Inc. | 57 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
33 | + * | 58 | + * |
34 | + * Written by Vikram Garhwal<fnu.vikram@xilinx.com> | 59 | + * This file is derived from Allwinner H3 DRAMC, |
35 | + * | 60 | + * by Niek Linnenbank. |
36 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 61 | + * |
37 | + * of this software and associated documentation files (the "Software"), to deal | 62 | + * This program is free software: you can redistribute it and/or modify |
38 | + * in the Software without restriction, including without limitation the rights | 63 | + * it under the terms of the GNU General Public License as published by |
39 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 64 | + * the Free Software Foundation, either version 2 of the License, or |
40 | + * copies of the Software, and to permit persons to whom the Software is | 65 | + * (at your option) any later version. |
41 | + * furnished to do so, subject to the following conditions: | 66 | + * |
42 | + * | 67 | + * This program is distributed in the hope that it will be useful, |
43 | + * The above copyright notice and this permission notice shall be included in | 68 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
44 | + * all copies or substantial portions of the Software. | 69 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
45 | + * | 70 | + * GNU General Public License for more details. |
46 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 71 | + * |
47 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 72 | + * You should have received a copy of the GNU General Public License |
48 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 73 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
49 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 74 | + */ |
50 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 75 | + |
51 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 76 | +#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H |
52 | + * THE SOFTWARE. | 77 | +#define HW_MISC_ALLWINNER_A10_DRAMC_H |
53 | + */ | 78 | + |
54 | +#ifndef HCD_DWC3_H | 79 | +#include "qom/object.h" |
55 | +#define HCD_DWC3_H | 80 | +#include "hw/sysbus.h" |
56 | + | 81 | +#include "hw/register.h" |
57 | +#include "hw/usb/hcd-xhci.h" | 82 | + |
58 | +#include "hw/usb/hcd-xhci-sysbus.h" | 83 | +/** |
59 | + | 84 | + * @name Constants |
60 | +#define TYPE_USB_DWC3 "usb_dwc3" | 85 | + * @{ |
61 | + | 86 | + */ |
62 | +#define USB_DWC3(obj) \ | 87 | + |
63 | + OBJECT_CHECK(USBDWC3, (obj), TYPE_USB_DWC3) | 88 | +/** Size of register I/O address space used by DRAMC device */ |
64 | + | 89 | +#define AW_A10_DRAMC_IOSIZE (0x1000) |
65 | +#define USB_DWC3_R_MAX ((0x530 / 4) + 1) | 90 | + |
66 | +#define DWC3_SIZE 0x10000 | 91 | +/** Total number of known registers */ |
67 | + | 92 | +#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t)) |
68 | +typedef struct USBDWC3 { | 93 | + |
94 | +/** @} */ | ||
95 | + | ||
96 | +/** | ||
97 | + * @name Object model | ||
98 | + * @{ | ||
99 | + */ | ||
100 | + | ||
101 | +#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc" | ||
102 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC) | ||
103 | + | ||
104 | +/** @} */ | ||
105 | + | ||
106 | +/** | ||
107 | + * Allwinner A10 DRAMC object instance state. | ||
108 | + */ | ||
109 | +struct AwA10DramControllerState { | ||
110 | + /*< private >*/ | ||
69 | + SysBusDevice parent_obj; | 111 | + SysBusDevice parent_obj; |
112 | + /*< public >*/ | ||
113 | + | ||
114 | + /** Maps I/O registers in physical memory */ | ||
70 | + MemoryRegion iomem; | 115 | + MemoryRegion iomem; |
71 | + XHCISysbusState sysbus_xhci; | 116 | + |
72 | + | 117 | + /** Array of hardware registers */ |
73 | + uint32_t regs[USB_DWC3_R_MAX]; | 118 | + uint32_t regs[AW_A10_DRAMC_REGS_NUM]; |
74 | + RegisterInfo regs_info[USB_DWC3_R_MAX]; | 119 | +}; |
75 | + | 120 | + |
76 | + struct { | 121 | +#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */ |
77 | + uint8_t mode; | 122 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c |
78 | + uint32_t dwc_usb3_user; | 123 | index XXXXXXX..XXXXXXX 100644 |
79 | + } cfg; | 124 | --- a/hw/arm/allwinner-a10.c |
80 | + | 125 | +++ b/hw/arm/allwinner-a10.c |
81 | +} USBDWC3; | 126 | @@ -XXX,XX +XXX,XX @@ |
82 | + | 127 | #include "hw/boards.h" |
83 | +#endif | 128 | #include "hw/usb/hcd-ohci.h" |
84 | diff --git a/hw/usb/hcd-dwc3.c b/hw/usb/hcd-dwc3.c | 129 | |
130 | +#define AW_A10_DRAMC_BASE 0x01c01000 | ||
131 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
132 | #define AW_A10_CCM_BASE 0x01c20000 | ||
133 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
134 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
135 | |||
136 | object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
137 | |||
138 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); | ||
139 | + | ||
140 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
141 | |||
142 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
144 | sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
145 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
146 | |||
147 | + /* DRAM Control Module */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); | ||
150 | + | ||
151 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
152 | if (nd_table[0].used) { | ||
153 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
154 | diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c | ||
85 | new file mode 100644 | 155 | new file mode 100644 |
86 | index XXXXXXX..XXXXXXX | 156 | index XXXXXXX..XXXXXXX |
87 | --- /dev/null | 157 | --- /dev/null |
88 | +++ b/hw/usb/hcd-dwc3.c | 158 | +++ b/hw/misc/allwinner-a10-dramc.c |
89 | @@ -XXX,XX +XXX,XX @@ | 159 | @@ -XXX,XX +XXX,XX @@ |
90 | +/* | 160 | +/* |
91 | + * QEMU model of the USB DWC3 host controller emulation. | 161 | + * Allwinner A10 DRAM Controller emulation |
92 | + * | 162 | + * |
93 | + * This model defines global register space of DWC3 controller. Global | 163 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
94 | + * registers control the AXI/AHB interfaces properties, external FIFO support | 164 | + * |
95 | + * and event count support. All of which are unimplemented at present. We are | 165 | + * This file is derived from Allwinner H3 DRAMC, |
96 | + * only supporting core reset and read of ID register. | 166 | + * by Niek Linnenbank. |
97 | + * | 167 | + * |
98 | + * Copyright (c) 2020 Xilinx Inc. Vikram Garhwal<fnu.vikram@xilinx.com> | 168 | + * This program is free software: you can redistribute it and/or modify |
99 | + * | 169 | + * it under the terms of the GNU General Public License as published by |
100 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 170 | + * the Free Software Foundation, either version 2 of the License, or |
101 | + * of this software and associated documentation files (the "Software"), to deal | 171 | + * (at your option) any later version. |
102 | + * in the Software without restriction, including without limitation the rights | 172 | + * |
103 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 173 | + * This program is distributed in the hope that it will be useful, |
104 | + * copies of the Software, and to permit persons to whom the Software is | 174 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
105 | + * furnished to do so, subject to the following conditions: | 175 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
106 | + * | 176 | + * GNU General Public License for more details. |
107 | + * The above copyright notice and this permission notice shall be included in | 177 | + * |
108 | + * all copies or substantial portions of the Software. | 178 | + * You should have received a copy of the GNU General Public License |
109 | + * | 179 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. |
110 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
111 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
112 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
113 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
114 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
115 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
116 | + * THE SOFTWARE. | ||
117 | + */ | 180 | + */ |
118 | + | 181 | + |
119 | +#include "qemu/osdep.h" | 182 | +#include "qemu/osdep.h" |
183 | +#include "qemu/units.h" | ||
120 | +#include "hw/sysbus.h" | 184 | +#include "hw/sysbus.h" |
121 | +#include "hw/register.h" | 185 | +#include "migration/vmstate.h" |
122 | +#include "qemu/bitops.h" | ||
123 | +#include "qemu/log.h" | 186 | +#include "qemu/log.h" |
124 | +#include "qom/object.h" | 187 | +#include "qemu/module.h" |
125 | +#include "migration/vmstate.h" | 188 | +#include "hw/misc/allwinner-a10-dramc.h" |
126 | +#include "hw/qdev-properties.h" | 189 | + |
127 | +#include "hw/usb/hcd-dwc3.h" | 190 | +/* DRAMC register offsets */ |
128 | +#include "qapi/error.h" | 191 | +enum { |
129 | + | 192 | + REG_SDR_CCR = 0x0000, |
130 | +#ifndef USB_DWC3_ERR_DEBUG | 193 | + REG_SDR_ZQCR0 = 0x00a8, |
131 | +#define USB_DWC3_ERR_DEBUG 0 | 194 | + REG_SDR_ZQSR = 0x00b0 |
132 | +#endif | 195 | +}; |
133 | + | 196 | + |
134 | +#define HOST_MODE 1 | 197 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) |
135 | +#define FIFO_LEN 0x1000 | 198 | + |
136 | + | 199 | +/* DRAMC register flags */ |
137 | +REG32(GSBUSCFG0, 0x00) | 200 | +enum { |
138 | + FIELD(GSBUSCFG0, DATRDREQINFO, 28, 4) | 201 | + REG_SDR_CCR_DATA_TRAINING = (1 << 30), |
139 | + FIELD(GSBUSCFG0, DESRDREQINFO, 24, 4) | 202 | + REG_SDR_CCR_DRAM_INIT = (1 << 31), |
140 | + FIELD(GSBUSCFG0, DATWRREQINFO, 20, 4) | 203 | +}; |
141 | + FIELD(GSBUSCFG0, DESWRREQINFO, 16, 4) | 204 | +enum { |
142 | + FIELD(GSBUSCFG0, RESERVED_15_12, 12, 4) | 205 | + REG_SDR_ZQSR_ZCAL = (1 << 31), |
143 | + FIELD(GSBUSCFG0, DATBIGEND, 11, 1) | 206 | +}; |
144 | + FIELD(GSBUSCFG0, DESBIGEND, 10, 1) | 207 | + |
145 | + FIELD(GSBUSCFG0, RESERVED_9_8, 8, 2) | 208 | +/* DRAMC register reset values */ |
146 | + FIELD(GSBUSCFG0, INCR256BRSTENA, 7, 1) | 209 | +enum { |
147 | + FIELD(GSBUSCFG0, INCR128BRSTENA, 6, 1) | 210 | + REG_SDR_CCR_RESET = 0x80020000, |
148 | + FIELD(GSBUSCFG0, INCR64BRSTENA, 5, 1) | 211 | + REG_SDR_ZQCR0_RESET = 0x07b00000, |
149 | + FIELD(GSBUSCFG0, INCR32BRSTENA, 4, 1) | 212 | + REG_SDR_ZQSR_RESET = 0x80000000 |
150 | + FIELD(GSBUSCFG0, INCR16BRSTENA, 3, 1) | 213 | +}; |
151 | + FIELD(GSBUSCFG0, INCR8BRSTENA, 2, 1) | 214 | + |
152 | + FIELD(GSBUSCFG0, INCR4BRSTENA, 1, 1) | 215 | +static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset, |
153 | + FIELD(GSBUSCFG0, INCRBRSTENA, 0, 1) | 216 | + unsigned size) |
154 | +REG32(GSBUSCFG1, 0x04) | 217 | +{ |
155 | + FIELD(GSBUSCFG1, RESERVED_31_13, 13, 19) | 218 | + const AwA10DramControllerState *s = AW_A10_DRAMC(opaque); |
156 | + FIELD(GSBUSCFG1, EN1KPAGE, 12, 1) | 219 | + const uint32_t idx = REG_INDEX(offset); |
157 | + FIELD(GSBUSCFG1, PIPETRANSLIMIT, 8, 4) | 220 | + |
158 | + FIELD(GSBUSCFG1, RESERVED_7_0, 0, 8) | 221 | + switch (offset) { |
159 | +REG32(GTXTHRCFG, 0x08) | 222 | + case REG_SDR_CCR: |
160 | + FIELD(GTXTHRCFG, RESERVED_31, 31, 1) | 223 | + case REG_SDR_ZQCR0: |
161 | + FIELD(GTXTHRCFG, RESERVED_30, 30, 1) | 224 | + case REG_SDR_ZQSR: |
162 | + FIELD(GTXTHRCFG, USBTXPKTCNTSEL, 29, 1) | 225 | + break; |
163 | + FIELD(GTXTHRCFG, RESERVED_28, 28, 1) | 226 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: |
164 | + FIELD(GTXTHRCFG, USBTXPKTCNT, 24, 4) | 227 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", |
165 | + FIELD(GTXTHRCFG, USBMAXTXBURSTSIZE, 16, 8) | 228 | + __func__, (uint32_t)offset); |
166 | + FIELD(GTXTHRCFG, RESERVED_15, 15, 1) | 229 | + return 0; |
167 | + FIELD(GTXTHRCFG, RESERVED_14, 14, 1) | 230 | + default: |
168 | + FIELD(GTXTHRCFG, RESERVED_13_11, 11, 3) | 231 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", |
169 | + FIELD(GTXTHRCFG, RESERVED_10_0, 0, 11) | 232 | + __func__, (uint32_t)offset); |
170 | +REG32(GRXTHRCFG, 0x0c) | 233 | + return 0; |
171 | + FIELD(GRXTHRCFG, RESERVED_31_30, 30, 2) | 234 | + } |
172 | + FIELD(GRXTHRCFG, USBRXPKTCNTSEL, 29, 1) | 235 | + |
173 | + FIELD(GRXTHRCFG, RESERVED_28, 28, 1) | 236 | + return s->regs[idx]; |
174 | + FIELD(GRXTHRCFG, USBRXPKTCNT, 24, 4) | 237 | +} |
175 | + FIELD(GRXTHRCFG, USBMAXRXBURSTSIZE, 19, 5) | 238 | + |
176 | + FIELD(GRXTHRCFG, RESERVED_18_16, 16, 3) | 239 | +static void allwinner_a10_dramc_write(void *opaque, hwaddr offset, |
177 | + FIELD(GRXTHRCFG, RESERVED_15, 15, 1) | 240 | + uint64_t val, unsigned size) |
178 | + FIELD(GRXTHRCFG, RESERVED_14_13, 13, 2) | 241 | +{ |
179 | + FIELD(GRXTHRCFG, RESVISOCOUTSPC, 0, 13) | 242 | + AwA10DramControllerState *s = AW_A10_DRAMC(opaque); |
180 | +REG32(GCTL, 0x10) | 243 | + const uint32_t idx = REG_INDEX(offset); |
181 | + FIELD(GCTL, PWRDNSCALE, 19, 13) | 244 | + |
182 | + FIELD(GCTL, MASTERFILTBYPASS, 18, 1) | 245 | + switch (offset) { |
183 | + FIELD(GCTL, BYPSSETADDR, 17, 1) | 246 | + case REG_SDR_CCR: |
184 | + FIELD(GCTL, U2RSTECN, 16, 1) | 247 | + if (val & REG_SDR_CCR_DRAM_INIT) { |
185 | + FIELD(GCTL, FRMSCLDWN, 14, 2) | 248 | + /* Clear DRAM_INIT to indicate process is done. */ |
186 | + FIELD(GCTL, PRTCAPDIR, 12, 2) | 249 | + val &= ~REG_SDR_CCR_DRAM_INIT; |
187 | + FIELD(GCTL, CORESOFTRESET, 11, 1) | ||
188 | + FIELD(GCTL, U1U2TIMERSCALE, 9, 1) | ||
189 | + FIELD(GCTL, DEBUGATTACH, 8, 1) | ||
190 | + FIELD(GCTL, RAMCLKSEL, 6, 2) | ||
191 | + FIELD(GCTL, SCALEDOWN, 4, 2) | ||
192 | + FIELD(GCTL, DISSCRAMBLE, 3, 1) | ||
193 | + FIELD(GCTL, U2EXIT_LFPS, 2, 1) | ||
194 | + FIELD(GCTL, GBLHIBERNATIONEN, 1, 1) | ||
195 | + FIELD(GCTL, DSBLCLKGTNG, 0, 1) | ||
196 | +REG32(GPMSTS, 0x14) | ||
197 | +REG32(GSTS, 0x18) | ||
198 | + FIELD(GSTS, CBELT, 20, 12) | ||
199 | + FIELD(GSTS, RESERVED_19_12, 12, 8) | ||
200 | + FIELD(GSTS, SSIC_IP, 11, 1) | ||
201 | + FIELD(GSTS, OTG_IP, 10, 1) | ||
202 | + FIELD(GSTS, BC_IP, 9, 1) | ||
203 | + FIELD(GSTS, ADP_IP, 8, 1) | ||
204 | + FIELD(GSTS, HOST_IP, 7, 1) | ||
205 | + FIELD(GSTS, DEVICE_IP, 6, 1) | ||
206 | + FIELD(GSTS, CSRTIMEOUT, 5, 1) | ||
207 | + FIELD(GSTS, BUSERRADDRVLD, 4, 1) | ||
208 | + FIELD(GSTS, RESERVED_3_2, 2, 2) | ||
209 | + FIELD(GSTS, CURMOD, 0, 2) | ||
210 | +REG32(GUCTL1, 0x1c) | ||
211 | + FIELD(GUCTL1, RESUME_OPMODE_HS_HOST, 10, 1) | ||
212 | +REG32(GSNPSID, 0x20) | ||
213 | +REG32(GGPIO, 0x24) | ||
214 | + FIELD(GGPIO, GPO, 16, 16) | ||
215 | + FIELD(GGPIO, GPI, 0, 16) | ||
216 | +REG32(GUID, 0x28) | ||
217 | +REG32(GUCTL, 0x2c) | ||
218 | + FIELD(GUCTL, REFCLKPER, 22, 10) | ||
219 | + FIELD(GUCTL, NOEXTRDL, 21, 1) | ||
220 | + FIELD(GUCTL, RESERVED_20_18, 18, 3) | ||
221 | + FIELD(GUCTL, SPRSCTRLTRANSEN, 17, 1) | ||
222 | + FIELD(GUCTL, RESBWHSEPS, 16, 1) | ||
223 | + FIELD(GUCTL, RESERVED_15, 15, 1) | ||
224 | + FIELD(GUCTL, USBHSTINAUTORETRYEN, 14, 1) | ||
225 | + FIELD(GUCTL, ENOVERLAPCHK, 13, 1) | ||
226 | + FIELD(GUCTL, EXTCAPSUPPTEN, 12, 1) | ||
227 | + FIELD(GUCTL, INSRTEXTRFSBODI, 11, 1) | ||
228 | + FIELD(GUCTL, DTCT, 9, 2) | ||
229 | + FIELD(GUCTL, DTFT, 0, 9) | ||
230 | +REG32(GBUSERRADDRLO, 0x30) | ||
231 | +REG32(GBUSERRADDRHI, 0x34) | ||
232 | +REG32(GHWPARAMS0, 0x40) | ||
233 | + FIELD(GHWPARAMS0, GHWPARAMS0_31_24, 24, 8) | ||
234 | + FIELD(GHWPARAMS0, GHWPARAMS0_23_16, 16, 8) | ||
235 | + FIELD(GHWPARAMS0, GHWPARAMS0_15_8, 8, 8) | ||
236 | + FIELD(GHWPARAMS0, GHWPARAMS0_7_6, 6, 2) | ||
237 | + FIELD(GHWPARAMS0, GHWPARAMS0_5_3, 3, 3) | ||
238 | + FIELD(GHWPARAMS0, GHWPARAMS0_2_0, 0, 3) | ||
239 | +REG32(GHWPARAMS1, 0x44) | ||
240 | + FIELD(GHWPARAMS1, GHWPARAMS1_31, 31, 1) | ||
241 | + FIELD(GHWPARAMS1, GHWPARAMS1_30, 30, 1) | ||
242 | + FIELD(GHWPARAMS1, GHWPARAMS1_29, 29, 1) | ||
243 | + FIELD(GHWPARAMS1, GHWPARAMS1_28, 28, 1) | ||
244 | + FIELD(GHWPARAMS1, GHWPARAMS1_27, 27, 1) | ||
245 | + FIELD(GHWPARAMS1, GHWPARAMS1_26, 26, 1) | ||
246 | + FIELD(GHWPARAMS1, GHWPARAMS1_25_24, 24, 2) | ||
247 | + FIELD(GHWPARAMS1, GHWPARAMS1_23, 23, 1) | ||
248 | + FIELD(GHWPARAMS1, GHWPARAMS1_22_21, 21, 2) | ||
249 | + FIELD(GHWPARAMS1, GHWPARAMS1_20_15, 15, 6) | ||
250 | + FIELD(GHWPARAMS1, GHWPARAMS1_14_12, 12, 3) | ||
251 | + FIELD(GHWPARAMS1, GHWPARAMS1_11_9, 9, 3) | ||
252 | + FIELD(GHWPARAMS1, GHWPARAMS1_8_6, 6, 3) | ||
253 | + FIELD(GHWPARAMS1, GHWPARAMS1_5_3, 3, 3) | ||
254 | + FIELD(GHWPARAMS1, GHWPARAMS1_2_0, 0, 3) | ||
255 | +REG32(GHWPARAMS2, 0x48) | ||
256 | +REG32(GHWPARAMS3, 0x4c) | ||
257 | + FIELD(GHWPARAMS3, GHWPARAMS3_31, 31, 1) | ||
258 | + FIELD(GHWPARAMS3, GHWPARAMS3_30_23, 23, 8) | ||
259 | + FIELD(GHWPARAMS3, GHWPARAMS3_22_18, 18, 5) | ||
260 | + FIELD(GHWPARAMS3, GHWPARAMS3_17_12, 12, 6) | ||
261 | + FIELD(GHWPARAMS3, GHWPARAMS3_11, 11, 1) | ||
262 | + FIELD(GHWPARAMS3, GHWPARAMS3_10, 10, 1) | ||
263 | + FIELD(GHWPARAMS3, GHWPARAMS3_9_8, 8, 2) | ||
264 | + FIELD(GHWPARAMS3, GHWPARAMS3_7_6, 6, 2) | ||
265 | + FIELD(GHWPARAMS3, GHWPARAMS3_5_4, 4, 2) | ||
266 | + FIELD(GHWPARAMS3, GHWPARAMS3_3_2, 2, 2) | ||
267 | + FIELD(GHWPARAMS3, GHWPARAMS3_1_0, 0, 2) | ||
268 | +REG32(GHWPARAMS4, 0x50) | ||
269 | + FIELD(GHWPARAMS4, GHWPARAMS4_31_28, 28, 4) | ||
270 | + FIELD(GHWPARAMS4, GHWPARAMS4_27_24, 24, 4) | ||
271 | + FIELD(GHWPARAMS4, GHWPARAMS4_23, 23, 1) | ||
272 | + FIELD(GHWPARAMS4, GHWPARAMS4_22, 22, 1) | ||
273 | + FIELD(GHWPARAMS4, GHWPARAMS4_21, 21, 1) | ||
274 | + FIELD(GHWPARAMS4, GHWPARAMS4_20_17, 17, 4) | ||
275 | + FIELD(GHWPARAMS4, GHWPARAMS4_16_13, 13, 4) | ||
276 | + FIELD(GHWPARAMS4, GHWPARAMS4_12, 12, 1) | ||
277 | + FIELD(GHWPARAMS4, GHWPARAMS4_11, 11, 1) | ||
278 | + FIELD(GHWPARAMS4, GHWPARAMS4_10_9, 9, 2) | ||
279 | + FIELD(GHWPARAMS4, GHWPARAMS4_8_7, 7, 2) | ||
280 | + FIELD(GHWPARAMS4, GHWPARAMS4_6, 6, 1) | ||
281 | + FIELD(GHWPARAMS4, GHWPARAMS4_5_0, 0, 6) | ||
282 | +REG32(GHWPARAMS5, 0x54) | ||
283 | + FIELD(GHWPARAMS5, GHWPARAMS5_31_28, 28, 4) | ||
284 | + FIELD(GHWPARAMS5, GHWPARAMS5_27_22, 22, 6) | ||
285 | + FIELD(GHWPARAMS5, GHWPARAMS5_21_16, 16, 6) | ||
286 | + FIELD(GHWPARAMS5, GHWPARAMS5_15_10, 10, 6) | ||
287 | + FIELD(GHWPARAMS5, GHWPARAMS5_9_4, 4, 6) | ||
288 | + FIELD(GHWPARAMS5, GHWPARAMS5_3_0, 0, 4) | ||
289 | +REG32(GHWPARAMS6, 0x58) | ||
290 | + FIELD(GHWPARAMS6, GHWPARAMS6_31_16, 16, 16) | ||
291 | + FIELD(GHWPARAMS6, BUSFLTRSSUPPORT, 15, 1) | ||
292 | + FIELD(GHWPARAMS6, BCSUPPORT, 14, 1) | ||
293 | + FIELD(GHWPARAMS6, OTG_SS_SUPPORT, 13, 1) | ||
294 | + FIELD(GHWPARAMS6, ADPSUPPORT, 12, 1) | ||
295 | + FIELD(GHWPARAMS6, HNPSUPPORT, 11, 1) | ||
296 | + FIELD(GHWPARAMS6, SRPSUPPORT, 10, 1) | ||
297 | + FIELD(GHWPARAMS6, GHWPARAMS6_9_8, 8, 2) | ||
298 | + FIELD(GHWPARAMS6, GHWPARAMS6_7, 7, 1) | ||
299 | + FIELD(GHWPARAMS6, GHWPARAMS6_6, 6, 1) | ||
300 | + FIELD(GHWPARAMS6, GHWPARAMS6_5_0, 0, 6) | ||
301 | +REG32(GHWPARAMS7, 0x5c) | ||
302 | + FIELD(GHWPARAMS7, GHWPARAMS7_31_16, 16, 16) | ||
303 | + FIELD(GHWPARAMS7, GHWPARAMS7_15_0, 0, 16) | ||
304 | +REG32(GDBGFIFOSPACE, 0x60) | ||
305 | + FIELD(GDBGFIFOSPACE, SPACE_AVAILABLE, 16, 16) | ||
306 | + FIELD(GDBGFIFOSPACE, RESERVED_15_9, 9, 7) | ||
307 | + FIELD(GDBGFIFOSPACE, FIFO_QUEUE_SELECT, 0, 9) | ||
308 | +REG32(GUCTL2, 0x9c) | ||
309 | + FIELD(GUCTL2, RESERVED_31_26, 26, 6) | ||
310 | + FIELD(GUCTL2, EN_HP_PM_TIMER, 19, 7) | ||
311 | + FIELD(GUCTL2, NOLOWPWRDUR, 15, 4) | ||
312 | + FIELD(GUCTL2, RST_ACTBITLATER, 14, 1) | ||
313 | + FIELD(GUCTL2, RESERVED_13, 13, 1) | ||
314 | + FIELD(GUCTL2, DISABLECFC, 11, 1) | ||
315 | +REG32(GUSB2PHYCFG, 0x100) | ||
316 | + FIELD(GUSB2PHYCFG, U2_FREECLK_EXISTS, 30, 1) | ||
317 | + FIELD(GUSB2PHYCFG, ULPI_LPM_WITH_OPMODE_CHK, 29, 1) | ||
318 | + FIELD(GUSB2PHYCFG, RESERVED_25, 25, 1) | ||
319 | + FIELD(GUSB2PHYCFG, LSTRD, 22, 3) | ||
320 | + FIELD(GUSB2PHYCFG, LSIPD, 19, 3) | ||
321 | + FIELD(GUSB2PHYCFG, ULPIEXTVBUSINDIACTOR, 18, 1) | ||
322 | + FIELD(GUSB2PHYCFG, ULPIEXTVBUSDRV, 17, 1) | ||
323 | + FIELD(GUSB2PHYCFG, RESERVED_16, 16, 1) | ||
324 | + FIELD(GUSB2PHYCFG, ULPIAUTORES, 15, 1) | ||
325 | + FIELD(GUSB2PHYCFG, RESERVED_14, 14, 1) | ||
326 | + FIELD(GUSB2PHYCFG, USBTRDTIM, 10, 4) | ||
327 | + FIELD(GUSB2PHYCFG, XCVRDLY, 9, 1) | ||
328 | + FIELD(GUSB2PHYCFG, ENBLSLPM, 8, 1) | ||
329 | + FIELD(GUSB2PHYCFG, PHYSEL, 7, 1) | ||
330 | + FIELD(GUSB2PHYCFG, SUSPENDUSB20, 6, 1) | ||
331 | + FIELD(GUSB2PHYCFG, FSINTF, 5, 1) | ||
332 | + FIELD(GUSB2PHYCFG, ULPI_UTMI_SEL, 4, 1) | ||
333 | + FIELD(GUSB2PHYCFG, PHYIF, 3, 1) | ||
334 | + FIELD(GUSB2PHYCFG, TOUTCAL, 0, 3) | ||
335 | +REG32(GUSB2I2CCTL, 0x140) | ||
336 | +REG32(GUSB2PHYACC_ULPI, 0x180) | ||
337 | + FIELD(GUSB2PHYACC_ULPI, RESERVED_31_27, 27, 5) | ||
338 | + FIELD(GUSB2PHYACC_ULPI, DISUIPIDRVR, 26, 1) | ||
339 | + FIELD(GUSB2PHYACC_ULPI, NEWREGREQ, 25, 1) | ||
340 | + FIELD(GUSB2PHYACC_ULPI, VSTSDONE, 24, 1) | ||
341 | + FIELD(GUSB2PHYACC_ULPI, VSTSBSY, 23, 1) | ||
342 | + FIELD(GUSB2PHYACC_ULPI, REGWR, 22, 1) | ||
343 | + FIELD(GUSB2PHYACC_ULPI, REGADDR, 16, 6) | ||
344 | + FIELD(GUSB2PHYACC_ULPI, EXTREGADDR, 8, 8) | ||
345 | + FIELD(GUSB2PHYACC_ULPI, REGDATA, 0, 8) | ||
346 | +REG32(GTXFIFOSIZ0, 0x200) | ||
347 | + FIELD(GTXFIFOSIZ0, TXFSTADDR_N, 16, 16) | ||
348 | + FIELD(GTXFIFOSIZ0, TXFDEP_N, 0, 16) | ||
349 | +REG32(GTXFIFOSIZ1, 0x204) | ||
350 | + FIELD(GTXFIFOSIZ1, TXFSTADDR_N, 16, 16) | ||
351 | + FIELD(GTXFIFOSIZ1, TXFDEP_N, 0, 16) | ||
352 | +REG32(GTXFIFOSIZ2, 0x208) | ||
353 | + FIELD(GTXFIFOSIZ2, TXFSTADDR_N, 16, 16) | ||
354 | + FIELD(GTXFIFOSIZ2, TXFDEP_N, 0, 16) | ||
355 | +REG32(GTXFIFOSIZ3, 0x20c) | ||
356 | + FIELD(GTXFIFOSIZ3, TXFSTADDR_N, 16, 16) | ||
357 | + FIELD(GTXFIFOSIZ3, TXFDEP_N, 0, 16) | ||
358 | +REG32(GTXFIFOSIZ4, 0x210) | ||
359 | + FIELD(GTXFIFOSIZ4, TXFSTADDR_N, 16, 16) | ||
360 | + FIELD(GTXFIFOSIZ4, TXFDEP_N, 0, 16) | ||
361 | +REG32(GTXFIFOSIZ5, 0x214) | ||
362 | + FIELD(GTXFIFOSIZ5, TXFSTADDR_N, 16, 16) | ||
363 | + FIELD(GTXFIFOSIZ5, TXFDEP_N, 0, 16) | ||
364 | +REG32(GRXFIFOSIZ0, 0x280) | ||
365 | + FIELD(GRXFIFOSIZ0, RXFSTADDR_N, 16, 16) | ||
366 | + FIELD(GRXFIFOSIZ0, RXFDEP_N, 0, 16) | ||
367 | +REG32(GRXFIFOSIZ1, 0x284) | ||
368 | + FIELD(GRXFIFOSIZ1, RXFSTADDR_N, 16, 16) | ||
369 | + FIELD(GRXFIFOSIZ1, RXFDEP_N, 0, 16) | ||
370 | +REG32(GRXFIFOSIZ2, 0x288) | ||
371 | + FIELD(GRXFIFOSIZ2, RXFSTADDR_N, 16, 16) | ||
372 | + FIELD(GRXFIFOSIZ2, RXFDEP_N, 0, 16) | ||
373 | +REG32(GEVNTADRLO_0, 0x300) | ||
374 | +REG32(GEVNTADRHI_0, 0x304) | ||
375 | +REG32(GEVNTSIZ_0, 0x308) | ||
376 | + FIELD(GEVNTSIZ_0, EVNTINTRPTMASK, 31, 1) | ||
377 | + FIELD(GEVNTSIZ_0, RESERVED_30_16, 16, 15) | ||
378 | + FIELD(GEVNTSIZ_0, EVENTSIZ, 0, 16) | ||
379 | +REG32(GEVNTCOUNT_0, 0x30c) | ||
380 | + FIELD(GEVNTCOUNT_0, EVNT_HANDLER_BUSY, 31, 1) | ||
381 | + FIELD(GEVNTCOUNT_0, RESERVED_30_16, 16, 15) | ||
382 | + FIELD(GEVNTCOUNT_0, EVNTCOUNT, 0, 16) | ||
383 | +REG32(GEVNTADRLO_1, 0x310) | ||
384 | +REG32(GEVNTADRHI_1, 0x314) | ||
385 | +REG32(GEVNTSIZ_1, 0x318) | ||
386 | + FIELD(GEVNTSIZ_1, EVNTINTRPTMASK, 31, 1) | ||
387 | + FIELD(GEVNTSIZ_1, RESERVED_30_16, 16, 15) | ||
388 | + FIELD(GEVNTSIZ_1, EVENTSIZ, 0, 16) | ||
389 | +REG32(GEVNTCOUNT_1, 0x31c) | ||
390 | + FIELD(GEVNTCOUNT_1, EVNT_HANDLER_BUSY, 31, 1) | ||
391 | + FIELD(GEVNTCOUNT_1, RESERVED_30_16, 16, 15) | ||
392 | + FIELD(GEVNTCOUNT_1, EVNTCOUNT, 0, 16) | ||
393 | +REG32(GEVNTADRLO_2, 0x320) | ||
394 | +REG32(GEVNTADRHI_2, 0x324) | ||
395 | +REG32(GEVNTSIZ_2, 0x328) | ||
396 | + FIELD(GEVNTSIZ_2, EVNTINTRPTMASK, 31, 1) | ||
397 | + FIELD(GEVNTSIZ_2, RESERVED_30_16, 16, 15) | ||
398 | + FIELD(GEVNTSIZ_2, EVENTSIZ, 0, 16) | ||
399 | +REG32(GEVNTCOUNT_2, 0x32c) | ||
400 | + FIELD(GEVNTCOUNT_2, EVNT_HANDLER_BUSY, 31, 1) | ||
401 | + FIELD(GEVNTCOUNT_2, RESERVED_30_16, 16, 15) | ||
402 | + FIELD(GEVNTCOUNT_2, EVNTCOUNT, 0, 16) | ||
403 | +REG32(GEVNTADRLO_3, 0x330) | ||
404 | +REG32(GEVNTADRHI_3, 0x334) | ||
405 | +REG32(GEVNTSIZ_3, 0x338) | ||
406 | + FIELD(GEVNTSIZ_3, EVNTINTRPTMASK, 31, 1) | ||
407 | + FIELD(GEVNTSIZ_3, RESERVED_30_16, 16, 15) | ||
408 | + FIELD(GEVNTSIZ_3, EVENTSIZ, 0, 16) | ||
409 | +REG32(GEVNTCOUNT_3, 0x33c) | ||
410 | + FIELD(GEVNTCOUNT_3, EVNT_HANDLER_BUSY, 31, 1) | ||
411 | + FIELD(GEVNTCOUNT_3, RESERVED_30_16, 16, 15) | ||
412 | + FIELD(GEVNTCOUNT_3, EVNTCOUNT, 0, 16) | ||
413 | +REG32(GHWPARAMS8, 0x500) | ||
414 | +REG32(GTXFIFOPRIDEV, 0x510) | ||
415 | + FIELD(GTXFIFOPRIDEV, RESERVED_31_N, 6, 26) | ||
416 | + FIELD(GTXFIFOPRIDEV, GTXFIFOPRIDEV, 0, 6) | ||
417 | +REG32(GTXFIFOPRIHST, 0x518) | ||
418 | + FIELD(GTXFIFOPRIHST, RESERVED_31_16, 3, 29) | ||
419 | + FIELD(GTXFIFOPRIHST, GTXFIFOPRIHST, 0, 3) | ||
420 | +REG32(GRXFIFOPRIHST, 0x51c) | ||
421 | + FIELD(GRXFIFOPRIHST, RESERVED_31_16, 3, 29) | ||
422 | + FIELD(GRXFIFOPRIHST, GRXFIFOPRIHST, 0, 3) | ||
423 | +REG32(GDMAHLRATIO, 0x524) | ||
424 | + FIELD(GDMAHLRATIO, RESERVED_31_13, 13, 19) | ||
425 | + FIELD(GDMAHLRATIO, HSTRXFIFO, 8, 5) | ||
426 | + FIELD(GDMAHLRATIO, RESERVED_7_5, 5, 3) | ||
427 | + FIELD(GDMAHLRATIO, HSTTXFIFO, 0, 5) | ||
428 | +REG32(GFLADJ, 0x530) | ||
429 | + FIELD(GFLADJ, GFLADJ_REFCLK_240MHZDECR_PLS1, 31, 1) | ||
430 | + FIELD(GFLADJ, GFLADJ_REFCLK_240MHZ_DECR, 24, 7) | ||
431 | + FIELD(GFLADJ, GFLADJ_REFCLK_LPM_SEL, 23, 1) | ||
432 | + FIELD(GFLADJ, RESERVED_22, 22, 1) | ||
433 | + FIELD(GFLADJ, GFLADJ_REFCLK_FLADJ, 8, 14) | ||
434 | + FIELD(GFLADJ, GFLADJ_30MHZ_SDBND_SEL, 7, 1) | ||
435 | + FIELD(GFLADJ, GFLADJ_30MHZ, 0, 6) | ||
436 | + | ||
437 | +#define DWC3_GLOBAL_OFFSET 0xC100 | ||
438 | +static void reset_csr(USBDWC3 * s) | ||
439 | +{ | ||
440 | + int i = 0; | ||
441 | + /* | ||
442 | + * We reset all CSR regs except GCTL, GUCTL, GSTS, GSNPSID, GGPIO, GUID, | ||
443 | + * GUSB2PHYCFGn registers and GUSB3PIPECTLn registers. We will skip PHY | ||
444 | + * register as we don't implement them. | ||
445 | + */ | ||
446 | + for (i = 0; i < USB_DWC3_R_MAX; i++) { | ||
447 | + switch (i) { | ||
448 | + case R_GCTL: | ||
449 | + break; | ||
450 | + case R_GSTS: | ||
451 | + break; | ||
452 | + case R_GSNPSID: | ||
453 | + break; | ||
454 | + case R_GGPIO: | ||
455 | + break; | ||
456 | + case R_GUID: | ||
457 | + break; | ||
458 | + case R_GUCTL: | ||
459 | + break; | ||
460 | + case R_GHWPARAMS0...R_GHWPARAMS7: | ||
461 | + break; | ||
462 | + case R_GHWPARAMS8: | ||
463 | + break; | ||
464 | + default: | ||
465 | + register_reset(&s->regs_info[i]); | ||
466 | + break; | ||
467 | + } | 250 | + } |
251 | + if (val & REG_SDR_CCR_DATA_TRAINING) { | ||
252 | + /* Clear DATA_TRAINING to indicate process is done. */ | ||
253 | + val &= ~REG_SDR_CCR_DATA_TRAINING; | ||
254 | + } | ||
255 | + break; | ||
256 | + case REG_SDR_ZQCR0: | ||
257 | + /* Set ZCAL in ZQSR to indicate calibration is done. */ | ||
258 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL; | ||
259 | + break; | ||
260 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
261 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
262 | + __func__, (uint32_t)offset); | ||
263 | + break; | ||
264 | + default: | ||
265 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
266 | + __func__, (uint32_t)offset); | ||
267 | + break; | ||
468 | + } | 268 | + } |
469 | + | 269 | + |
470 | + xhci_sysbus_reset(DEVICE(&s->sysbus_xhci)); | 270 | + s->regs[idx] = (uint32_t) val; |
471 | +} | 271 | +} |
472 | + | 272 | + |
473 | +static void usb_dwc3_gctl_postw(RegisterInfo *reg, uint64_t val64) | 273 | +static const MemoryRegionOps allwinner_a10_dramc_ops = { |
474 | +{ | 274 | + .read = allwinner_a10_dramc_read, |
475 | + USBDWC3 *s = USB_DWC3(reg->opaque); | 275 | + .write = allwinner_a10_dramc_write, |
476 | + | 276 | + .endianness = DEVICE_NATIVE_ENDIAN, |
477 | + if (ARRAY_FIELD_EX32(s->regs, GCTL, CORESOFTRESET)) { | ||
478 | + reset_csr(s); | ||
479 | + } | ||
480 | +} | ||
481 | + | ||
482 | +static void usb_dwc3_guid_postw(RegisterInfo *reg, uint64_t val64) | ||
483 | +{ | ||
484 | + USBDWC3 *s = USB_DWC3(reg->opaque); | ||
485 | + | ||
486 | + s->regs[R_GUID] = s->cfg.dwc_usb3_user; | ||
487 | +} | ||
488 | + | ||
489 | +static const RegisterAccessInfo usb_dwc3_regs_info[] = { | ||
490 | + { .name = "GSBUSCFG0", .addr = A_GSBUSCFG0, | ||
491 | + .ro = 0xf300, | ||
492 | + .unimp = 0xffffffff, | ||
493 | + },{ .name = "GSBUSCFG1", .addr = A_GSBUSCFG1, | ||
494 | + .reset = 0x300, | ||
495 | + .ro = 0xffffe0ff, | ||
496 | + .unimp = 0xffffffff, | ||
497 | + },{ .name = "GTXTHRCFG", .addr = A_GTXTHRCFG, | ||
498 | + .ro = 0xd000ffff, | ||
499 | + .unimp = 0xffffffff, | ||
500 | + },{ .name = "GRXTHRCFG", .addr = A_GRXTHRCFG, | ||
501 | + .ro = 0xd007e000, | ||
502 | + .unimp = 0xffffffff, | ||
503 | + },{ .name = "GCTL", .addr = A_GCTL, | ||
504 | + .reset = 0x30c13004, .post_write = usb_dwc3_gctl_postw, | ||
505 | + },{ .name = "GPMSTS", .addr = A_GPMSTS, | ||
506 | + .ro = 0xfffffff, | ||
507 | + .unimp = 0xffffffff, | ||
508 | + },{ .name = "GSTS", .addr = A_GSTS, | ||
509 | + .reset = 0x7e800000, | ||
510 | + .ro = 0xffffffcf, | ||
511 | + .w1c = 0x30, | ||
512 | + .unimp = 0xffffffff, | ||
513 | + },{ .name = "GUCTL1", .addr = A_GUCTL1, | ||
514 | + .reset = 0x198a, | ||
515 | + .ro = 0x7800, | ||
516 | + .unimp = 0xffffffff, | ||
517 | + },{ .name = "GSNPSID", .addr = A_GSNPSID, | ||
518 | + .reset = 0x5533330a, | ||
519 | + .ro = 0xffffffff, | ||
520 | + },{ .name = "GGPIO", .addr = A_GGPIO, | ||
521 | + .ro = 0xffff, | ||
522 | + .unimp = 0xffffffff, | ||
523 | + },{ .name = "GUID", .addr = A_GUID, | ||
524 | + .reset = 0x12345678, .post_write = usb_dwc3_guid_postw, | ||
525 | + },{ .name = "GUCTL", .addr = A_GUCTL, | ||
526 | + .reset = 0x0c808010, | ||
527 | + .ro = 0x1c8000, | ||
528 | + .unimp = 0xffffffff, | ||
529 | + },{ .name = "GBUSERRADDRLO", .addr = A_GBUSERRADDRLO, | ||
530 | + .ro = 0xffffffff, | ||
531 | + },{ .name = "GBUSERRADDRHI", .addr = A_GBUSERRADDRHI, | ||
532 | + .ro = 0xffffffff, | ||
533 | + },{ .name = "GHWPARAMS0", .addr = A_GHWPARAMS0, | ||
534 | + .ro = 0xffffffff, | ||
535 | + },{ .name = "GHWPARAMS1", .addr = A_GHWPARAMS1, | ||
536 | + .ro = 0xffffffff, | ||
537 | + },{ .name = "GHWPARAMS2", .addr = A_GHWPARAMS2, | ||
538 | + .ro = 0xffffffff, | ||
539 | + },{ .name = "GHWPARAMS3", .addr = A_GHWPARAMS3, | ||
540 | + .ro = 0xffffffff, | ||
541 | + },{ .name = "GHWPARAMS4", .addr = A_GHWPARAMS4, | ||
542 | + .ro = 0xffffffff, | ||
543 | + },{ .name = "GHWPARAMS5", .addr = A_GHWPARAMS5, | ||
544 | + .ro = 0xffffffff, | ||
545 | + },{ .name = "GHWPARAMS6", .addr = A_GHWPARAMS6, | ||
546 | + .ro = 0xffffffff, | ||
547 | + },{ .name = "GHWPARAMS7", .addr = A_GHWPARAMS7, | ||
548 | + .ro = 0xffffffff, | ||
549 | + },{ .name = "GDBGFIFOSPACE", .addr = A_GDBGFIFOSPACE, | ||
550 | + .reset = 0xa0000, | ||
551 | + .ro = 0xfffffe00, | ||
552 | + .unimp = 0xffffffff, | ||
553 | + },{ .name = "GUCTL2", .addr = A_GUCTL2, | ||
554 | + .reset = 0x40d, | ||
555 | + .ro = 0x2000, | ||
556 | + .unimp = 0xffffffff, | ||
557 | + },{ .name = "GUSB2PHYCFG", .addr = A_GUSB2PHYCFG, | ||
558 | + .reset = 0x40102410, | ||
559 | + .ro = 0x1e014030, | ||
560 | + .unimp = 0xffffffff, | ||
561 | + },{ .name = "GUSB2I2CCTL", .addr = A_GUSB2I2CCTL, | ||
562 | + .ro = 0xffffffff, | ||
563 | + .unimp = 0xffffffff, | ||
564 | + },{ .name = "GUSB2PHYACC_ULPI", .addr = A_GUSB2PHYACC_ULPI, | ||
565 | + .ro = 0xfd000000, | ||
566 | + .unimp = 0xffffffff, | ||
567 | + },{ .name = "GTXFIFOSIZ0", .addr = A_GTXFIFOSIZ0, | ||
568 | + .reset = 0x2c7000a, | ||
569 | + .unimp = 0xffffffff, | ||
570 | + },{ .name = "GTXFIFOSIZ1", .addr = A_GTXFIFOSIZ1, | ||
571 | + .reset = 0x2d10103, | ||
572 | + .unimp = 0xffffffff, | ||
573 | + },{ .name = "GTXFIFOSIZ2", .addr = A_GTXFIFOSIZ2, | ||
574 | + .reset = 0x3d40103, | ||
575 | + .unimp = 0xffffffff, | ||
576 | + },{ .name = "GTXFIFOSIZ3", .addr = A_GTXFIFOSIZ3, | ||
577 | + .reset = 0x4d70083, | ||
578 | + .unimp = 0xffffffff, | ||
579 | + },{ .name = "GTXFIFOSIZ4", .addr = A_GTXFIFOSIZ4, | ||
580 | + .reset = 0x55a0083, | ||
581 | + .unimp = 0xffffffff, | ||
582 | + },{ .name = "GTXFIFOSIZ5", .addr = A_GTXFIFOSIZ5, | ||
583 | + .reset = 0x5dd0083, | ||
584 | + .unimp = 0xffffffff, | ||
585 | + },{ .name = "GRXFIFOSIZ0", .addr = A_GRXFIFOSIZ0, | ||
586 | + .reset = 0x1c20105, | ||
587 | + .unimp = 0xffffffff, | ||
588 | + },{ .name = "GRXFIFOSIZ1", .addr = A_GRXFIFOSIZ1, | ||
589 | + .reset = 0x2c70000, | ||
590 | + .unimp = 0xffffffff, | ||
591 | + },{ .name = "GRXFIFOSIZ2", .addr = A_GRXFIFOSIZ2, | ||
592 | + .reset = 0x2c70000, | ||
593 | + .unimp = 0xffffffff, | ||
594 | + },{ .name = "GEVNTADRLO_0", .addr = A_GEVNTADRLO_0, | ||
595 | + .unimp = 0xffffffff, | ||
596 | + },{ .name = "GEVNTADRHI_0", .addr = A_GEVNTADRHI_0, | ||
597 | + .unimp = 0xffffffff, | ||
598 | + },{ .name = "GEVNTSIZ_0", .addr = A_GEVNTSIZ_0, | ||
599 | + .ro = 0x7fff0000, | ||
600 | + .unimp = 0xffffffff, | ||
601 | + },{ .name = "GEVNTCOUNT_0", .addr = A_GEVNTCOUNT_0, | ||
602 | + .ro = 0x7fff0000, | ||
603 | + .unimp = 0xffffffff, | ||
604 | + },{ .name = "GEVNTADRLO_1", .addr = A_GEVNTADRLO_1, | ||
605 | + .unimp = 0xffffffff, | ||
606 | + },{ .name = "GEVNTADRHI_1", .addr = A_GEVNTADRHI_1, | ||
607 | + .unimp = 0xffffffff, | ||
608 | + },{ .name = "GEVNTSIZ_1", .addr = A_GEVNTSIZ_1, | ||
609 | + .ro = 0x7fff0000, | ||
610 | + .unimp = 0xffffffff, | ||
611 | + },{ .name = "GEVNTCOUNT_1", .addr = A_GEVNTCOUNT_1, | ||
612 | + .ro = 0x7fff0000, | ||
613 | + .unimp = 0xffffffff, | ||
614 | + },{ .name = "GEVNTADRLO_2", .addr = A_GEVNTADRLO_2, | ||
615 | + .unimp = 0xffffffff, | ||
616 | + },{ .name = "GEVNTADRHI_2", .addr = A_GEVNTADRHI_2, | ||
617 | + .unimp = 0xffffffff, | ||
618 | + },{ .name = "GEVNTSIZ_2", .addr = A_GEVNTSIZ_2, | ||
619 | + .ro = 0x7fff0000, | ||
620 | + .unimp = 0xffffffff, | ||
621 | + },{ .name = "GEVNTCOUNT_2", .addr = A_GEVNTCOUNT_2, | ||
622 | + .ro = 0x7fff0000, | ||
623 | + .unimp = 0xffffffff, | ||
624 | + },{ .name = "GEVNTADRLO_3", .addr = A_GEVNTADRLO_3, | ||
625 | + .unimp = 0xffffffff, | ||
626 | + },{ .name = "GEVNTADRHI_3", .addr = A_GEVNTADRHI_3, | ||
627 | + .unimp = 0xffffffff, | ||
628 | + },{ .name = "GEVNTSIZ_3", .addr = A_GEVNTSIZ_3, | ||
629 | + .ro = 0x7fff0000, | ||
630 | + .unimp = 0xffffffff, | ||
631 | + },{ .name = "GEVNTCOUNT_3", .addr = A_GEVNTCOUNT_3, | ||
632 | + .ro = 0x7fff0000, | ||
633 | + .unimp = 0xffffffff, | ||
634 | + },{ .name = "GHWPARAMS8", .addr = A_GHWPARAMS8, | ||
635 | + .ro = 0xffffffff, | ||
636 | + },{ .name = "GTXFIFOPRIDEV", .addr = A_GTXFIFOPRIDEV, | ||
637 | + .ro = 0xffffffc0, | ||
638 | + .unimp = 0xffffffff, | ||
639 | + },{ .name = "GTXFIFOPRIHST", .addr = A_GTXFIFOPRIHST, | ||
640 | + .ro = 0xfffffff8, | ||
641 | + .unimp = 0xffffffff, | ||
642 | + },{ .name = "GRXFIFOPRIHST", .addr = A_GRXFIFOPRIHST, | ||
643 | + .ro = 0xfffffff8, | ||
644 | + .unimp = 0xffffffff, | ||
645 | + },{ .name = "GDMAHLRATIO", .addr = A_GDMAHLRATIO, | ||
646 | + .ro = 0xffffe0e0, | ||
647 | + .unimp = 0xffffffff, | ||
648 | + },{ .name = "GFLADJ", .addr = A_GFLADJ, | ||
649 | + .reset = 0xc83f020, | ||
650 | + .rsvd = 0x40, | ||
651 | + .ro = 0x400040, | ||
652 | + .unimp = 0xffffffff, | ||
653 | + } | ||
654 | +}; | ||
655 | + | ||
656 | +static void usb_dwc3_reset(DeviceState *dev) | ||
657 | +{ | ||
658 | + USBDWC3 *s = USB_DWC3(dev); | ||
659 | + unsigned int i; | ||
660 | + | ||
661 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { | ||
662 | + switch (i) { | ||
663 | + case R_GHWPARAMS0...R_GHWPARAMS7: | ||
664 | + break; | ||
665 | + case R_GHWPARAMS8: | ||
666 | + break; | ||
667 | + default: | ||
668 | + register_reset(&s->regs_info[i]); | ||
669 | + }; | ||
670 | + } | ||
671 | + | ||
672 | + xhci_sysbus_reset(DEVICE(&s->sysbus_xhci)); | ||
673 | +} | ||
674 | + | ||
675 | +static const MemoryRegionOps usb_dwc3_ops = { | ||
676 | + .read = register_read_memory, | ||
677 | + .write = register_write_memory, | ||
678 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
679 | + .valid = { | 277 | + .valid = { |
680 | + .min_access_size = 4, | 278 | + .min_access_size = 4, |
681 | + .max_access_size = 4, | 279 | + .max_access_size = 4, |
682 | + }, | 280 | + }, |
683 | +}; | 281 | + .impl.min_access_size = 4, |
684 | + | 282 | +}; |
685 | +static void usb_dwc3_realize(DeviceState *dev, Error **errp) | 283 | + |
686 | +{ | 284 | +static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type) |
687 | + USBDWC3 *s = USB_DWC3(dev); | 285 | +{ |
688 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 286 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); |
689 | + Error *err = NULL; | 287 | + |
690 | + | 288 | + /* Set default values for registers */ |
691 | + sysbus_realize(SYS_BUS_DEVICE(&s->sysbus_xhci), &err); | 289 | + s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET; |
692 | + if (err) { | 290 | + s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET; |
693 | + error_propagate(errp, err); | 291 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET; |
694 | + return; | 292 | +} |
695 | + } | 293 | + |
696 | + | 294 | +static void allwinner_a10_dramc_init(Object *obj) |
697 | + memory_region_add_subregion(&s->iomem, 0, | 295 | +{ |
698 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sysbus_xhci), 0)); | 296 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
297 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
298 | + | ||
299 | + /* Memory mapping */ | ||
300 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s, | ||
301 | + TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE); | ||
699 | + sysbus_init_mmio(sbd, &s->iomem); | 302 | + sysbus_init_mmio(sbd, &s->iomem); |
700 | + | 303 | +} |
701 | + /* | 304 | + |
702 | + * Device Configuration | 305 | +static const VMStateDescription allwinner_a10_dramc_vmstate = { |
703 | + */ | 306 | + .name = "allwinner-a10-dramc", |
704 | + s->regs[R_GHWPARAMS0] = 0x40204048 | s->cfg.mode; | ||
705 | + s->regs[R_GHWPARAMS1] = 0x222493b; | ||
706 | + s->regs[R_GHWPARAMS2] = 0x12345678; | ||
707 | + s->regs[R_GHWPARAMS3] = 0x618c088; | ||
708 | + s->regs[R_GHWPARAMS4] = 0x47822004; | ||
709 | + s->regs[R_GHWPARAMS5] = 0x4202088; | ||
710 | + s->regs[R_GHWPARAMS6] = 0x7850c20; | ||
711 | + s->regs[R_GHWPARAMS7] = 0x0; | ||
712 | + s->regs[R_GHWPARAMS8] = 0x478; | ||
713 | +} | ||
714 | + | ||
715 | +static void usb_dwc3_init(Object *obj) | ||
716 | +{ | ||
717 | + USBDWC3 *s = USB_DWC3(obj); | ||
718 | + RegisterInfoArray *reg_array; | ||
719 | + | ||
720 | + memory_region_init(&s->iomem, obj, TYPE_USB_DWC3, DWC3_SIZE); | ||
721 | + reg_array = | ||
722 | + register_init_block32(DEVICE(obj), usb_dwc3_regs_info, | ||
723 | + ARRAY_SIZE(usb_dwc3_regs_info), | ||
724 | + s->regs_info, s->regs, | ||
725 | + &usb_dwc3_ops, | ||
726 | + USB_DWC3_ERR_DEBUG, | ||
727 | + USB_DWC3_R_MAX * 4); | ||
728 | + memory_region_add_subregion(&s->iomem, | ||
729 | + DWC3_GLOBAL_OFFSET, | ||
730 | + ®_array->mem); | ||
731 | + object_initialize_child(obj, "dwc3-xhci", &s->sysbus_xhci, | ||
732 | + TYPE_XHCI_SYSBUS); | ||
733 | + qdev_alias_all_properties(DEVICE(&s->sysbus_xhci), obj); | ||
734 | + | ||
735 | + s->cfg.mode = HOST_MODE; | ||
736 | +} | ||
737 | + | ||
738 | +static const VMStateDescription vmstate_usb_dwc3 = { | ||
739 | + .name = "usb-dwc3", | ||
740 | + .version_id = 1, | 307 | + .version_id = 1, |
308 | + .minimum_version_id = 1, | ||
741 | + .fields = (VMStateField[]) { | 309 | + .fields = (VMStateField[]) { |
742 | + VMSTATE_UINT32_ARRAY(regs, USBDWC3, USB_DWC3_R_MAX), | 310 | + VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState, |
743 | + VMSTATE_UINT8(cfg.mode, USBDWC3), | 311 | + AW_A10_DRAMC_REGS_NUM), |
744 | + VMSTATE_UINT32(cfg.dwc_usb3_user, USBDWC3), | ||
745 | + VMSTATE_END_OF_LIST() | 312 | + VMSTATE_END_OF_LIST() |
746 | + } | 313 | + } |
747 | +}; | 314 | +}; |
748 | + | 315 | + |
749 | +static Property usb_dwc3_properties[] = { | 316 | +static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data) |
750 | + DEFINE_PROP_UINT32("DWC_USB3_USERID", USBDWC3, cfg.dwc_usb3_user, | ||
751 | + 0x12345678), | ||
752 | + DEFINE_PROP_END_OF_LIST(), | ||
753 | +}; | ||
754 | + | ||
755 | +static void usb_dwc3_class_init(ObjectClass *klass, void *data) | ||
756 | +{ | 317 | +{ |
757 | + DeviceClass *dc = DEVICE_CLASS(klass); | 318 | + DeviceClass *dc = DEVICE_CLASS(klass); |
758 | + | 319 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
759 | + dc->reset = usb_dwc3_reset; | 320 | + |
760 | + dc->realize = usb_dwc3_realize; | 321 | + rc->phases.enter = allwinner_a10_dramc_reset_enter; |
761 | + dc->vmsd = &vmstate_usb_dwc3; | 322 | + dc->vmsd = &allwinner_a10_dramc_vmstate; |
762 | + device_class_set_props(dc, usb_dwc3_properties); | 323 | +} |
763 | +} | 324 | + |
764 | + | 325 | +static const TypeInfo allwinner_a10_dramc_info = { |
765 | +static const TypeInfo usb_dwc3_info = { | 326 | + .name = TYPE_AW_A10_DRAMC, |
766 | + .name = TYPE_USB_DWC3, | ||
767 | + .parent = TYPE_SYS_BUS_DEVICE, | 327 | + .parent = TYPE_SYS_BUS_DEVICE, |
768 | + .instance_size = sizeof(USBDWC3), | 328 | + .instance_init = allwinner_a10_dramc_init, |
769 | + .class_init = usb_dwc3_class_init, | 329 | + .instance_size = sizeof(AwA10DramControllerState), |
770 | + .instance_init = usb_dwc3_init, | 330 | + .class_init = allwinner_a10_dramc_class_init, |
771 | +}; | 331 | +}; |
772 | + | 332 | + |
773 | +static void usb_dwc3_register_types(void) | 333 | +static void allwinner_a10_dramc_register(void) |
774 | +{ | 334 | +{ |
775 | + type_register_static(&usb_dwc3_info); | 335 | + type_register_static(&allwinner_a10_dramc_info); |
776 | +} | 336 | +} |
777 | + | 337 | + |
778 | +type_init(usb_dwc3_register_types) | 338 | +type_init(allwinner_a10_dramc_register) |
779 | diff --git a/hw/usb/Kconfig b/hw/usb/Kconfig | 339 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
780 | index XXXXXXX..XXXXXXX 100644 | 340 | index XXXXXXX..XXXXXXX 100644 |
781 | --- a/hw/usb/Kconfig | 341 | --- a/hw/arm/Kconfig |
782 | +++ b/hw/usb/Kconfig | 342 | +++ b/hw/arm/Kconfig |
783 | @@ -XXX,XX +XXX,XX @@ config IMX_USBPHY | 343 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
344 | select ALLWINNER_A10_PIT | ||
345 | select ALLWINNER_A10_PIC | ||
346 | select ALLWINNER_A10_CCM | ||
347 | + select ALLWINNER_A10_DRAMC | ||
348 | select ALLWINNER_EMAC | ||
349 | select SERIAL | ||
350 | select UNIMP | ||
351 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
352 | index XXXXXXX..XXXXXXX 100644 | ||
353 | --- a/hw/misc/Kconfig | ||
354 | +++ b/hw/misc/Kconfig | ||
355 | @@ -XXX,XX +XXX,XX @@ config LASI | ||
356 | config ALLWINNER_A10_CCM | ||
784 | bool | 357 | bool |
785 | default y | 358 | |
786 | depends on USB | 359 | +config ALLWINNER_A10_DRAMC |
787 | + | ||
788 | +config USB_DWC3 | ||
789 | + bool | 360 | + bool |
790 | + select USB_XHCI_SYSBUS | 361 | + |
791 | + select REGISTER | 362 | source macio/Kconfig |
792 | diff --git a/hw/usb/meson.build b/hw/usb/meson.build | 363 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
793 | index XXXXXXX..XXXXXXX 100644 | 364 | index XXXXXXX..XXXXXXX 100644 |
794 | --- a/hw/usb/meson.build | 365 | --- a/hw/misc/meson.build |
795 | +++ b/hw/usb/meson.build | 366 | +++ b/hw/misc/meson.build |
796 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_USB_XHCI_SYSBUS', if_true: files('hcd-xhci-sysbus.c | 367 | @@ -XXX,XX +XXX,XX @@ subdir('macio') |
797 | softmmu_ss.add(when: 'CONFIG_USB_XHCI_NEC', if_true: files('hcd-xhci-nec.c')) | 368 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) |
798 | softmmu_ss.add(when: 'CONFIG_USB_MUSB', if_true: files('hcd-musb.c')) | 369 | |
799 | softmmu_ss.add(when: 'CONFIG_USB_DWC2', if_true: files('hcd-dwc2.c')) | 370 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) |
800 | +softmmu_ss.add(when: 'CONFIG_USB_DWC3', if_true: files('hcd-dwc3.c')) | 371 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) |
801 | 372 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | |
802 | softmmu_ss.add(when: 'CONFIG_TUSB6010', if_true: files('tusb6010.c')) | 373 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) |
803 | softmmu_ss.add(when: 'CONFIG_IMX', if_true: files('chipidea.c')) | 374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) |
804 | -- | 375 | -- |
805 | 2.20.1 | 376 | 2.34.1 |
806 | |||
807 | diff view generated by jsdifflib |
1 | From: Joe Komlodi <joe.komlodi@xilinx.com> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Some Numonyx flash commands cannot be executed in DIO and QIO mode, such as | 3 | This patch implements Allwinner TWI/I2C controller emulation. Only |
4 | trying to do DPP or DOR when in QIO mode. | 4 | master-mode functionality is implemented. |
5 | 5 | ||
6 | Signed-off-by: Joe Komlodi <komlodi@xilinx.com> | 6 | The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is |
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | 7 | first part enabling the TWI/I2C bus operation. |
8 | Message-id: 1605568264-26376-4-git-send-email-komlodi@xilinx.com | 8 | |
9 | Since both Allwinner A10 and H3 use the same module, it is added for | ||
10 | both boards. | ||
11 | |||
12 | Docs are also updated for Cubieboard and Orangepi-PC board to indicate | ||
13 | I2C availability. | ||
14 | |||
15 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
16 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
17 | Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 19 | --- |
11 | hw/block/m25p80.c | 114 ++++++++++++++++++++++++++++++++++++++-------- | 20 | docs/system/arm/cubieboard.rst | 1 + |
12 | 1 file changed, 95 insertions(+), 19 deletions(-) | 21 | docs/system/arm/orangepi.rst | 1 + |
22 | include/hw/arm/allwinner-a10.h | 2 + | ||
23 | include/hw/arm/allwinner-h3.h | 3 + | ||
24 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
25 | hw/arm/allwinner-a10.c | 8 + | ||
26 | hw/arm/allwinner-h3.c | 11 +- | ||
27 | hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++ | ||
28 | hw/arm/Kconfig | 2 + | ||
29 | hw/i2c/Kconfig | 4 + | ||
30 | hw/i2c/meson.build | 1 + | ||
31 | hw/i2c/trace-events | 5 + | ||
32 | 12 files changed, 551 insertions(+), 1 deletion(-) | ||
33 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
34 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
13 | 35 | ||
14 | diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c | 36 | diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/block/m25p80.c | 38 | --- a/docs/system/arm/cubieboard.rst |
17 | +++ b/hw/block/m25p80.c | 39 | +++ b/docs/system/arm/cubieboard.rst |
18 | @@ -XXX,XX +XXX,XX @@ typedef enum { | 40 | @@ -XXX,XX +XXX,XX @@ Emulated devices: |
19 | MAN_GENERIC, | 41 | - SDHCI |
20 | } Manufacturer; | 42 | - USB controller |
21 | 43 | - SATA controller | |
22 | +typedef enum { | 44 | +- TWI (I2C) controller |
23 | + MODE_STD = 0, | 45 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst |
24 | + MODE_DIO = 1, | 46 | index XXXXXXX..XXXXXXX 100644 |
25 | + MODE_QIO = 2 | 47 | --- a/docs/system/arm/orangepi.rst |
26 | +} SPIMode; | 48 | +++ b/docs/system/arm/orangepi.rst |
27 | + | 49 | @@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices: |
28 | #define M25P80_INTERNAL_DATA_BUFFER_SZ 16 | 50 | * Clock Control Unit |
29 | 51 | * System Control module | |
30 | struct Flash { | 52 | * Security Identifier device |
31 | @@ -XXX,XX +XXX,XX @@ static void reset_memory(Flash *s) | 53 | + * TWI (I2C) |
32 | trace_m25p80_reset_done(s); | 54 | |
55 | Limitations | ||
56 | """"""""""" | ||
57 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/arm/allwinner-a10.h | ||
60 | +++ b/include/hw/arm/allwinner-a10.h | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | #include "hw/rtc/allwinner-rtc.h" | ||
63 | #include "hw/misc/allwinner-a10-ccm.h" | ||
64 | #include "hw/misc/allwinner-a10-dramc.h" | ||
65 | +#include "hw/i2c/allwinner-i2c.h" | ||
66 | |||
67 | #include "target/arm/cpu.h" | ||
68 | #include "qom/object.h" | ||
69 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
70 | AwEmacState emac; | ||
71 | AllwinnerAHCIState sata; | ||
72 | AwSdHostState mmc0; | ||
73 | + AWI2CState i2c0; | ||
74 | AwRtcState rtc; | ||
75 | MemoryRegion sram_a; | ||
76 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
77 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/include/hw/arm/allwinner-h3.h | ||
80 | +++ b/include/hw/arm/allwinner-h3.h | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "hw/sd/allwinner-sdhost.h" | ||
83 | #include "hw/net/allwinner-sun8i-emac.h" | ||
84 | #include "hw/rtc/allwinner-rtc.h" | ||
85 | +#include "hw/i2c/allwinner-i2c.h" | ||
86 | #include "target/arm/cpu.h" | ||
87 | #include "sysemu/block-backend.h" | ||
88 | |||
89 | @@ -XXX,XX +XXX,XX @@ enum { | ||
90 | AW_H3_DEV_UART2, | ||
91 | AW_H3_DEV_UART3, | ||
92 | AW_H3_DEV_EMAC, | ||
93 | + AW_H3_DEV_TWI0, | ||
94 | AW_H3_DEV_DRAMCOM, | ||
95 | AW_H3_DEV_DRAMCTL, | ||
96 | AW_H3_DEV_DRAMPHY, | ||
97 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { | ||
98 | AwH3SysCtrlState sysctrl; | ||
99 | AwSidState sid; | ||
100 | AwSdHostState mmc0; | ||
101 | + AWI2CState i2c0; | ||
102 | AwSun8iEmacState emac; | ||
103 | AwRtcState rtc; | ||
104 | GICState gic; | ||
105 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h | ||
106 | new file mode 100644 | ||
107 | index XXXXXXX..XXXXXXX | ||
108 | --- /dev/null | ||
109 | +++ b/include/hw/i2c/allwinner-i2c.h | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | +/* | ||
112 | + * Allwinner I2C Bus Serial Interface registers definition | ||
113 | + * | ||
114 | + * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com> | ||
115 | + * | ||
116 | + * This file is derived from IMX I2C controller, | ||
117 | + * by Jean-Christophe DUBOIS . | ||
118 | + * | ||
119 | + * This program is free software; you can redistribute it and/or modify it | ||
120 | + * under the terms of the GNU General Public License as published by the | ||
121 | + * Free Software Foundation; either version 2 of the License, or | ||
122 | + * (at your option) any later version. | ||
123 | + * | ||
124 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
125 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
126 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
127 | + * for more details. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + * | ||
132 | + */ | ||
133 | + | ||
134 | +#ifndef ALLWINNER_I2C_H | ||
135 | +#define ALLWINNER_I2C_H | ||
136 | + | ||
137 | +#include "hw/sysbus.h" | ||
138 | +#include "qom/object.h" | ||
139 | + | ||
140 | +#define TYPE_AW_I2C "allwinner.i2c" | ||
141 | +OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) | ||
142 | + | ||
143 | +#define AW_I2C_MEM_SIZE 0x24 | ||
144 | + | ||
145 | +struct AWI2CState { | ||
146 | + /*< private >*/ | ||
147 | + SysBusDevice parent_obj; | ||
148 | + | ||
149 | + /*< public >*/ | ||
150 | + MemoryRegion iomem; | ||
151 | + I2CBus *bus; | ||
152 | + qemu_irq irq; | ||
153 | + | ||
154 | + uint8_t addr; | ||
155 | + uint8_t xaddr; | ||
156 | + uint8_t data; | ||
157 | + uint8_t cntr; | ||
158 | + uint8_t stat; | ||
159 | + uint8_t ccr; | ||
160 | + uint8_t srst; | ||
161 | + uint8_t efr; | ||
162 | + uint8_t lcr; | ||
163 | +}; | ||
164 | + | ||
165 | +#endif /* ALLWINNER_I2C_H */ | ||
166 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/arm/allwinner-a10.c | ||
169 | +++ b/hw/arm/allwinner-a10.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
172 | #define AW_A10_SATA_BASE 0x01c18000 | ||
173 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
174 | +#define AW_A10_I2C0_BASE 0x01c2ac00 | ||
175 | |||
176 | static void aw_a10_init(Object *obj) | ||
177 | { | ||
178 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
179 | |||
180 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
181 | |||
182 | + object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); | ||
183 | + | ||
184 | if (machine_usb(current_machine)) { | ||
185 | int i; | ||
186 | |||
187 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
188 | /* RTC */ | ||
189 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
190 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
191 | + | ||
192 | + /* I2C */ | ||
193 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
194 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); | ||
195 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); | ||
33 | } | 196 | } |
34 | 197 | ||
35 | +static uint8_t numonyx_mode(Flash *s) | 198 | static void aw_a10_class_init(ObjectClass *oc, void *data) |
36 | +{ | 199 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c |
37 | + if (!(s->enh_volatile_cfg & EVCFG_QUAD_IO_DISABLED)) { | 200 | index XXXXXXX..XXXXXXX 100644 |
38 | + return MODE_QIO; | 201 | --- a/hw/arm/allwinner-h3.c |
39 | + } else if (!(s->enh_volatile_cfg & EVCFG_DUAL_IO_DISABLED)) { | 202 | +++ b/hw/arm/allwinner-h3.c |
40 | + return MODE_DIO; | 203 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { |
41 | + } else { | 204 | [AW_H3_DEV_UART1] = 0x01c28400, |
42 | + return MODE_STD; | 205 | [AW_H3_DEV_UART2] = 0x01c28800, |
206 | [AW_H3_DEV_UART3] = 0x01c28c00, | ||
207 | + [AW_H3_DEV_TWI0] = 0x01c2ac00, | ||
208 | [AW_H3_DEV_EMAC] = 0x01c30000, | ||
209 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, | ||
210 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, | ||
211 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
212 | { "uart1", 0x01c28400, 1 * KiB }, | ||
213 | { "uart2", 0x01c28800, 1 * KiB }, | ||
214 | { "uart3", 0x01c28c00, 1 * KiB }, | ||
215 | - { "twi0", 0x01c2ac00, 1 * KiB }, | ||
216 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
217 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
218 | { "scr", 0x01c2c400, 1 * KiB }, | ||
219 | @@ -XXX,XX +XXX,XX @@ enum { | ||
220 | AW_H3_GIC_SPI_UART1 = 1, | ||
221 | AW_H3_GIC_SPI_UART2 = 2, | ||
222 | AW_H3_GIC_SPI_UART3 = 3, | ||
223 | + AW_H3_GIC_SPI_TWI0 = 6, | ||
224 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
225 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
226 | AW_H3_GIC_SPI_MMC0 = 60, | ||
227 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
228 | "ram-size"); | ||
229 | |||
230 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); | ||
231 | + | ||
232 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | ||
233 | } | ||
234 | |||
235 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
236 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
237 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
238 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); | ||
239 | |||
240 | + /* I2C */ | ||
241 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
242 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); | ||
243 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); | ||
245 | + | ||
246 | /* Unimplemented devices */ | ||
247 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
248 | create_unimplemented_device(unimplemented[i].device_name, | ||
249 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c | ||
250 | new file mode 100644 | ||
251 | index XXXXXXX..XXXXXXX | ||
252 | --- /dev/null | ||
253 | +++ b/hw/i2c/allwinner-i2c.c | ||
254 | @@ -XXX,XX +XXX,XX @@ | ||
255 | +/* | ||
256 | + * Allwinner I2C Bus Serial Interface Emulation | ||
257 | + * | ||
258 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
259 | + * | ||
260 | + * This file is derived from IMX I2C controller, | ||
261 | + * by Jean-Christophe DUBOIS . | ||
262 | + * | ||
263 | + * This program is free software; you can redistribute it and/or modify it | ||
264 | + * under the terms of the GNU General Public License as published by the | ||
265 | + * Free Software Foundation; either version 2 of the License, or | ||
266 | + * (at your option) any later version. | ||
267 | + * | ||
268 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
269 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
270 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
271 | + * for more details. | ||
272 | + * | ||
273 | + * You should have received a copy of the GNU General Public License along | ||
274 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
275 | + * | ||
276 | + * SPDX-License-Identifier: MIT | ||
277 | + */ | ||
278 | + | ||
279 | +#include "qemu/osdep.h" | ||
280 | +#include "hw/i2c/allwinner-i2c.h" | ||
281 | +#include "hw/irq.h" | ||
282 | +#include "migration/vmstate.h" | ||
283 | +#include "hw/i2c/i2c.h" | ||
284 | +#include "qemu/log.h" | ||
285 | +#include "trace.h" | ||
286 | +#include "qemu/module.h" | ||
287 | + | ||
288 | +/* Allwinner I2C memory map */ | ||
289 | +#define TWI_ADDR_REG 0x00 /* slave address register */ | ||
290 | +#define TWI_XADDR_REG 0x04 /* extended slave address register */ | ||
291 | +#define TWI_DATA_REG 0x08 /* data register */ | ||
292 | +#define TWI_CNTR_REG 0x0c /* control register */ | ||
293 | +#define TWI_STAT_REG 0x10 /* status register */ | ||
294 | +#define TWI_CCR_REG 0x14 /* clock control register */ | ||
295 | +#define TWI_SRST_REG 0x18 /* software reset register */ | ||
296 | +#define TWI_EFR_REG 0x1c /* enhance feature register */ | ||
297 | +#define TWI_LCR_REG 0x20 /* line control register */ | ||
298 | + | ||
299 | +/* Used only in slave mode, do not set */ | ||
300 | +#define TWI_ADDR_RESET 0 | ||
301 | +#define TWI_XADDR_RESET 0 | ||
302 | + | ||
303 | +/* Data register */ | ||
304 | +#define TWI_DATA_MASK 0xFF | ||
305 | +#define TWI_DATA_RESET 0 | ||
306 | + | ||
307 | +/* Control register */ | ||
308 | +#define TWI_CNTR_INT_EN (1 << 7) | ||
309 | +#define TWI_CNTR_BUS_EN (1 << 6) | ||
310 | +#define TWI_CNTR_M_STA (1 << 5) | ||
311 | +#define TWI_CNTR_M_STP (1 << 4) | ||
312 | +#define TWI_CNTR_INT_FLAG (1 << 3) | ||
313 | +#define TWI_CNTR_A_ACK (1 << 2) | ||
314 | +#define TWI_CNTR_MASK 0xFC | ||
315 | +#define TWI_CNTR_RESET 0 | ||
316 | + | ||
317 | +/* Status register */ | ||
318 | +#define TWI_STAT_MASK 0xF8 | ||
319 | +#define TWI_STAT_RESET 0xF8 | ||
320 | + | ||
321 | +/* Clock register */ | ||
322 | +#define TWI_CCR_CLK_M_MASK 0x78 | ||
323 | +#define TWI_CCR_CLK_N_MASK 0x07 | ||
324 | +#define TWI_CCR_MASK 0x7F | ||
325 | +#define TWI_CCR_RESET 0 | ||
326 | + | ||
327 | +/* Soft reset */ | ||
328 | +#define TWI_SRST_MASK 0x01 | ||
329 | +#define TWI_SRST_RESET 0 | ||
330 | + | ||
331 | +/* Enhance feature */ | ||
332 | +#define TWI_EFR_MASK 0x03 | ||
333 | +#define TWI_EFR_RESET 0 | ||
334 | + | ||
335 | +/* Line control */ | ||
336 | +#define TWI_LCR_SCL_STATE (1 << 5) | ||
337 | +#define TWI_LCR_SDA_STATE (1 << 4) | ||
338 | +#define TWI_LCR_SCL_CTL (1 << 3) | ||
339 | +#define TWI_LCR_SCL_CTL_EN (1 << 2) | ||
340 | +#define TWI_LCR_SDA_CTL (1 << 1) | ||
341 | +#define TWI_LCR_SDA_CTL_EN (1 << 0) | ||
342 | +#define TWI_LCR_MASK 0x3F | ||
343 | +#define TWI_LCR_RESET 0x3A | ||
344 | + | ||
345 | +/* Status value in STAT register is shifted by 3 bits */ | ||
346 | +#define TWI_STAT_SHIFT 3 | ||
347 | +#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT) | ||
348 | +#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT) | ||
349 | + | ||
350 | +enum { | ||
351 | + STAT_BUS_ERROR = 0, | ||
352 | + /* Master mode */ | ||
353 | + STAT_M_STA_TX, | ||
354 | + STAT_M_RSTA_TX, | ||
355 | + STAT_M_ADDR_WR_ACK, | ||
356 | + STAT_M_ADDR_WR_NACK, | ||
357 | + STAT_M_DATA_TX_ACK, | ||
358 | + STAT_M_DATA_TX_NACK, | ||
359 | + STAT_M_ARB_LOST, | ||
360 | + STAT_M_ADDR_RD_ACK, | ||
361 | + STAT_M_ADDR_RD_NACK, | ||
362 | + STAT_M_DATA_RX_ACK, | ||
363 | + STAT_M_DATA_RX_NACK, | ||
364 | + /* Slave mode */ | ||
365 | + STAT_S_ADDR_WR_ACK, | ||
366 | + STAT_S_ARB_LOST_AW_ACK, | ||
367 | + STAT_S_GCA_ACK, | ||
368 | + STAT_S_ARB_LOST_GCA_ACK, | ||
369 | + STAT_S_DATA_RX_SA_ACK, | ||
370 | + STAT_S_DATA_RX_SA_NACK, | ||
371 | + STAT_S_DATA_RX_GCA_ACK, | ||
372 | + STAT_S_DATA_RX_GCA_NACK, | ||
373 | + STAT_S_STP_RSTA, | ||
374 | + STAT_S_ADDR_RD_ACK, | ||
375 | + STAT_S_ARB_LOST_AR_ACK, | ||
376 | + STAT_S_DATA_TX_ACK, | ||
377 | + STAT_S_DATA_TX_NACK, | ||
378 | + STAT_S_LB_TX_ACK, | ||
379 | + /* Master mode, 10-bit */ | ||
380 | + STAT_M_2ND_ADDR_WR_ACK, | ||
381 | + STAT_M_2ND_ADDR_WR_NACK, | ||
382 | + /* Idle */ | ||
383 | + STAT_IDLE = 0x1f | ||
384 | +} TWI_STAT_STA; | ||
385 | + | ||
386 | +static const char *allwinner_i2c_get_regname(unsigned offset) | ||
387 | +{ | ||
388 | + switch (offset) { | ||
389 | + case TWI_ADDR_REG: | ||
390 | + return "ADDR"; | ||
391 | + case TWI_XADDR_REG: | ||
392 | + return "XADDR"; | ||
393 | + case TWI_DATA_REG: | ||
394 | + return "DATA"; | ||
395 | + case TWI_CNTR_REG: | ||
396 | + return "CNTR"; | ||
397 | + case TWI_STAT_REG: | ||
398 | + return "STAT"; | ||
399 | + case TWI_CCR_REG: | ||
400 | + return "CCR"; | ||
401 | + case TWI_SRST_REG: | ||
402 | + return "SRST"; | ||
403 | + case TWI_EFR_REG: | ||
404 | + return "EFR"; | ||
405 | + case TWI_LCR_REG: | ||
406 | + return "LCR"; | ||
407 | + default: | ||
408 | + return "[?]"; | ||
43 | + } | 409 | + } |
44 | +} | 410 | +} |
45 | + | 411 | + |
46 | static void decode_fast_read_cmd(Flash *s) | 412 | +static inline bool allwinner_i2c_is_reset(AWI2CState *s) |
47 | { | 413 | +{ |
48 | s->needed_bytes = get_addr_length(s); | 414 | + return s->srst & TWI_SRST_MASK; |
49 | @@ -XXX,XX +XXX,XX @@ static void decode_new_cmd(Flash *s, uint32_t value) | 415 | +} |
50 | case ERASE4_32K: | 416 | + |
51 | case ERASE_SECTOR: | 417 | +static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s) |
52 | case ERASE4_SECTOR: | 418 | +{ |
53 | - case READ: | 419 | + return s->cntr & TWI_CNTR_BUS_EN; |
54 | - case READ4: | 420 | +} |
55 | - case DPP: | 421 | + |
56 | - case QPP: | 422 | +static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s) |
57 | - case QPP_4: | 423 | +{ |
58 | case PP: | 424 | + return s->cntr & TWI_CNTR_INT_EN; |
59 | case PP4: | 425 | +} |
60 | - case PP4_4: | 426 | + |
61 | case DIE_ERASE: | 427 | +static void allwinner_i2c_reset_hold(Object *obj) |
62 | case RDID_90: | 428 | +{ |
63 | case RDID_AB: | 429 | + AWI2CState *s = AW_I2C(obj); |
64 | @@ -XXX,XX +XXX,XX @@ static void decode_new_cmd(Flash *s, uint32_t value) | 430 | + |
65 | s->len = 0; | 431 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { |
66 | s->state = STATE_COLLECTING_DATA; | 432 | + i2c_end_transfer(s->bus); |
67 | break; | 433 | + } |
68 | + case READ: | 434 | + |
69 | + case READ4: | 435 | + s->addr = TWI_ADDR_RESET; |
70 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) == MODE_STD) { | 436 | + s->xaddr = TWI_XADDR_RESET; |
71 | + s->needed_bytes = get_addr_length(s); | 437 | + s->data = TWI_DATA_RESET; |
72 | + s->pos = 0; | 438 | + s->cntr = TWI_CNTR_RESET; |
73 | + s->len = 0; | 439 | + s->stat = TWI_STAT_RESET; |
74 | + s->state = STATE_COLLECTING_DATA; | 440 | + s->ccr = TWI_CCR_RESET; |
75 | + } else { | 441 | + s->srst = TWI_SRST_RESET; |
76 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " | 442 | + s->efr = TWI_EFR_RESET; |
77 | + "DIO or QIO mode\n", s->cmd_in_progress); | 443 | + s->lcr = TWI_LCR_RESET; |
444 | +} | ||
445 | + | ||
446 | +static inline void allwinner_i2c_raise_interrupt(AWI2CState *s) | ||
447 | +{ | ||
448 | + /* | ||
449 | + * Raise an interrupt if the device is not reset and it is configured | ||
450 | + * to generate some interrupts. | ||
451 | + */ | ||
452 | + if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) { | ||
453 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
454 | + s->cntr |= TWI_CNTR_INT_FLAG; | ||
455 | + if (allwinner_i2c_interrupt_is_enabled(s)) { | ||
456 | + qemu_irq_raise(s->irq); | ||
457 | + } | ||
78 | + } | 458 | + } |
79 | + break; | 459 | + } |
80 | + case DPP: | 460 | +} |
81 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_QIO) { | 461 | + |
82 | + s->needed_bytes = get_addr_length(s); | 462 | +static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset, |
83 | + s->pos = 0; | 463 | + unsigned size) |
84 | + s->len = 0; | 464 | +{ |
85 | + s->state = STATE_COLLECTING_DATA; | 465 | + uint16_t value; |
86 | + } else { | 466 | + AWI2CState *s = AW_I2C(opaque); |
87 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " | 467 | + |
88 | + "QIO mode\n", s->cmd_in_progress); | 468 | + switch (offset) { |
469 | + case TWI_ADDR_REG: | ||
470 | + value = s->addr; | ||
471 | + break; | ||
472 | + case TWI_XADDR_REG: | ||
473 | + value = s->xaddr; | ||
474 | + break; | ||
475 | + case TWI_DATA_REG: | ||
476 | + if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) || | ||
477 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) || | ||
478 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) { | ||
479 | + /* Get the next byte */ | ||
480 | + s->data = i2c_recv(s->bus); | ||
481 | + | ||
482 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
483 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
484 | + } else { | ||
485 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
486 | + } | ||
487 | + allwinner_i2c_raise_interrupt(s); | ||
89 | + } | 488 | + } |
90 | + break; | 489 | + value = s->data; |
91 | + case QPP: | 490 | + break; |
92 | + case QPP_4: | 491 | + case TWI_CNTR_REG: |
93 | + case PP4_4: | 492 | + value = s->cntr; |
94 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_DIO) { | 493 | + break; |
95 | + s->needed_bytes = get_addr_length(s); | 494 | + case TWI_STAT_REG: |
96 | + s->pos = 0; | 495 | + value = s->stat; |
97 | + s->len = 0; | 496 | + /* |
98 | + s->state = STATE_COLLECTING_DATA; | 497 | + * If polling when reading then change state to indicate data |
99 | + } else { | 498 | + * is available |
100 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " | 499 | + */ |
101 | + "DIO mode\n", s->cmd_in_progress); | 500 | + if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) { |
501 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
502 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
503 | + } else { | ||
504 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
505 | + } | ||
506 | + allwinner_i2c_raise_interrupt(s); | ||
102 | + } | 507 | + } |
103 | + break; | 508 | + break; |
104 | 509 | + case TWI_CCR_REG: | |
105 | case FAST_READ: | 510 | + value = s->ccr; |
106 | case FAST_READ4: | 511 | + break; |
107 | + decode_fast_read_cmd(s); | 512 | + case TWI_SRST_REG: |
108 | + break; | 513 | + value = s->srst; |
109 | case DOR: | 514 | + break; |
110 | case DOR4: | 515 | + case TWI_EFR_REG: |
111 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_QIO) { | 516 | + value = s->efr; |
112 | + decode_fast_read_cmd(s); | 517 | + break; |
113 | + } else { | 518 | + case TWI_LCR_REG: |
114 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " | 519 | + value = s->lcr; |
115 | + "QIO mode\n", s->cmd_in_progress); | 520 | + break; |
521 | + default: | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
523 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
524 | + value = 0; | ||
525 | + break; | ||
526 | + } | ||
527 | + | ||
528 | + trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value); | ||
529 | + | ||
530 | + return (uint64_t)value; | ||
531 | +} | ||
532 | + | ||
533 | +static void allwinner_i2c_write(void *opaque, hwaddr offset, | ||
534 | + uint64_t value, unsigned size) | ||
535 | +{ | ||
536 | + AWI2CState *s = AW_I2C(opaque); | ||
537 | + | ||
538 | + value &= 0xff; | ||
539 | + | ||
540 | + trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value); | ||
541 | + | ||
542 | + switch (offset) { | ||
543 | + case TWI_ADDR_REG: | ||
544 | + s->addr = (uint8_t)value; | ||
545 | + break; | ||
546 | + case TWI_XADDR_REG: | ||
547 | + s->xaddr = (uint8_t)value; | ||
548 | + break; | ||
549 | + case TWI_DATA_REG: | ||
550 | + /* If the device is in reset or not enabled, nothing to do */ | ||
551 | + if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) { | ||
552 | + break; | ||
116 | + } | 553 | + } |
117 | + break; | 554 | + |
118 | case QOR: | 555 | + s->data = value & TWI_DATA_MASK; |
119 | case QOR4: | 556 | + |
120 | - decode_fast_read_cmd(s); | 557 | + switch (STAT_TO_STA(s->stat)) { |
121 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_DIO) { | 558 | + case STAT_M_STA_TX: |
122 | + decode_fast_read_cmd(s); | 559 | + case STAT_M_RSTA_TX: |
123 | + } else { | 560 | + /* Send address */ |
124 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " | 561 | + if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7), |
125 | + "DIO mode\n", s->cmd_in_progress); | 562 | + extract32(s->data, 0, 1))) { |
563 | + /* If non zero is returned, the address is not valid */ | ||
564 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK); | ||
565 | + } else { | ||
566 | + /* Determine if read of write */ | ||
567 | + if (extract32(s->data, 0, 1)) { | ||
568 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK); | ||
569 | + } else { | ||
570 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK); | ||
571 | + } | ||
572 | + allwinner_i2c_raise_interrupt(s); | ||
573 | + } | ||
574 | + break; | ||
575 | + case STAT_M_ADDR_WR_ACK: | ||
576 | + case STAT_M_DATA_TX_ACK: | ||
577 | + if (i2c_send(s->bus, s->data)) { | ||
578 | + /* If the target return non zero then end the transfer */ | ||
579 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK); | ||
580 | + i2c_end_transfer(s->bus); | ||
581 | + } else { | ||
582 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK); | ||
583 | + allwinner_i2c_raise_interrupt(s); | ||
584 | + } | ||
585 | + break; | ||
586 | + default: | ||
587 | + break; | ||
126 | + } | 588 | + } |
127 | break; | 589 | + break; |
128 | 590 | + case TWI_CNTR_REG: | |
129 | case DIOR: | 591 | + if (!allwinner_i2c_is_reset(s)) { |
130 | case DIOR4: | 592 | + /* Do something only if not in software reset */ |
131 | - decode_dio_read_cmd(s); | 593 | + s->cntr = value & TWI_CNTR_MASK; |
132 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_QIO) { | 594 | + |
133 | + decode_dio_read_cmd(s); | 595 | + /* Check if start condition should be sent */ |
134 | + } else { | 596 | + if (s->cntr & TWI_CNTR_M_STA) { |
135 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " | 597 | + /* Update status */ |
136 | + "QIO mode\n", s->cmd_in_progress); | 598 | + if (STAT_TO_STA(s->stat) == STAT_IDLE) { |
599 | + /* Send start condition */ | ||
600 | + s->stat = STAT_FROM_STA(STAT_M_STA_TX); | ||
601 | + } else { | ||
602 | + /* Send repeated start condition */ | ||
603 | + s->stat = STAT_FROM_STA(STAT_M_RSTA_TX); | ||
604 | + } | ||
605 | + /* Clear start condition */ | ||
606 | + s->cntr &= ~TWI_CNTR_M_STA; | ||
607 | + } | ||
608 | + if (s->cntr & TWI_CNTR_M_STP) { | ||
609 | + /* Update status */ | ||
610 | + i2c_end_transfer(s->bus); | ||
611 | + s->stat = STAT_FROM_STA(STAT_IDLE); | ||
612 | + s->cntr &= ~TWI_CNTR_M_STP; | ||
613 | + } | ||
614 | + if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | ||
615 | + /* Interrupt flag cleared */ | ||
616 | + qemu_irq_lower(s->irq); | ||
617 | + } | ||
618 | + if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
619 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
620 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
621 | + } | ||
622 | + } else { | ||
623 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) { | ||
624 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
625 | + } | ||
626 | + } | ||
627 | + allwinner_i2c_raise_interrupt(s); | ||
628 | + | ||
137 | + } | 629 | + } |
138 | break; | 630 | + break; |
139 | 631 | + case TWI_CCR_REG: | |
140 | case QIOR: | 632 | + s->ccr = value & TWI_CCR_MASK; |
141 | case QIOR4: | 633 | + break; |
142 | - decode_qio_read_cmd(s); | 634 | + case TWI_SRST_REG: |
143 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) != MODE_DIO) { | 635 | + if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) { |
144 | + decode_qio_read_cmd(s); | 636 | + /* Perform reset */ |
145 | + } else { | 637 | + allwinner_i2c_reset_hold(OBJECT(s)); |
146 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute cmd %x in " | ||
147 | + "DIO mode\n", s->cmd_in_progress); | ||
148 | + } | 638 | + } |
149 | break; | 639 | + s->srst = value & TWI_SRST_MASK; |
150 | 640 | + break; | |
151 | case WRSR: | 641 | + case TWI_EFR_REG: |
152 | @@ -XXX,XX +XXX,XX @@ static void decode_new_cmd(Flash *s, uint32_t value) | 642 | + s->efr = value & TWI_EFR_MASK; |
153 | break; | 643 | + break; |
154 | 644 | + case TWI_LCR_REG: | |
155 | case JEDEC_READ: | 645 | + s->lcr = value & TWI_LCR_MASK; |
156 | - trace_m25p80_populated_jedec(s); | 646 | + break; |
157 | - for (i = 0; i < s->pi->id_len; i++) { | 647 | + default: |
158 | - s->data[i] = s->pi->id[i]; | 648 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" |
159 | - } | 649 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); |
160 | - for (; i < SPI_NOR_MAX_ID_LEN; i++) { | 650 | + break; |
161 | - s->data[i] = 0; | 651 | + } |
162 | - } | 652 | +} |
163 | + if (get_man(s) != MAN_NUMONYX || numonyx_mode(s) == MODE_STD) { | 653 | + |
164 | + trace_m25p80_populated_jedec(s); | 654 | +static const MemoryRegionOps allwinner_i2c_ops = { |
165 | + for (i = 0; i < s->pi->id_len; i++) { | 655 | + .read = allwinner_i2c_read, |
166 | + s->data[i] = s->pi->id[i]; | 656 | + .write = allwinner_i2c_write, |
167 | + } | 657 | + .valid.min_access_size = 1, |
168 | + for (; i < SPI_NOR_MAX_ID_LEN; i++) { | 658 | + .valid.max_access_size = 4, |
169 | + s->data[i] = 0; | 659 | + .endianness = DEVICE_NATIVE_ENDIAN, |
170 | + } | 660 | +}; |
171 | 661 | + | |
172 | - s->len = SPI_NOR_MAX_ID_LEN; | 662 | +static const VMStateDescription allwinner_i2c_vmstate = { |
173 | - s->pos = 0; | 663 | + .name = TYPE_AW_I2C, |
174 | - s->state = STATE_READING_DATA; | 664 | + .version_id = 1, |
175 | + s->len = SPI_NOR_MAX_ID_LEN; | 665 | + .minimum_version_id = 1, |
176 | + s->pos = 0; | 666 | + .fields = (VMStateField[]) { |
177 | + s->state = STATE_READING_DATA; | 667 | + VMSTATE_UINT8(addr, AWI2CState), |
178 | + } else { | 668 | + VMSTATE_UINT8(xaddr, AWI2CState), |
179 | + qemu_log_mask(LOG_GUEST_ERROR, "M25P80: Cannot execute JEDEC read " | 669 | + VMSTATE_UINT8(data, AWI2CState), |
180 | + "in DIO or QIO mode\n"); | 670 | + VMSTATE_UINT8(cntr, AWI2CState), |
181 | + } | 671 | + VMSTATE_UINT8(ccr, AWI2CState), |
182 | break; | 672 | + VMSTATE_UINT8(srst, AWI2CState), |
183 | 673 | + VMSTATE_UINT8(efr, AWI2CState), | |
184 | case RDCR: | 674 | + VMSTATE_UINT8(lcr, AWI2CState), |
675 | + VMSTATE_END_OF_LIST() | ||
676 | + } | ||
677 | +}; | ||
678 | + | ||
679 | +static void allwinner_i2c_realize(DeviceState *dev, Error **errp) | ||
680 | +{ | ||
681 | + AWI2CState *s = AW_I2C(dev); | ||
682 | + | ||
683 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s, | ||
684 | + TYPE_AW_I2C, AW_I2C_MEM_SIZE); | ||
685 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); | ||
686 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); | ||
687 | + s->bus = i2c_init_bus(dev, "i2c"); | ||
688 | +} | ||
689 | + | ||
690 | +static void allwinner_i2c_class_init(ObjectClass *klass, void *data) | ||
691 | +{ | ||
692 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
693 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
694 | + | ||
695 | + rc->phases.hold = allwinner_i2c_reset_hold; | ||
696 | + dc->vmsd = &allwinner_i2c_vmstate; | ||
697 | + dc->realize = allwinner_i2c_realize; | ||
698 | + dc->desc = "Allwinner I2C Controller"; | ||
699 | +} | ||
700 | + | ||
701 | +static const TypeInfo allwinner_i2c_type_info = { | ||
702 | + .name = TYPE_AW_I2C, | ||
703 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
704 | + .instance_size = sizeof(AWI2CState), | ||
705 | + .class_init = allwinner_i2c_class_init, | ||
706 | +}; | ||
707 | + | ||
708 | +static void allwinner_i2c_register_types(void) | ||
709 | +{ | ||
710 | + type_register_static(&allwinner_i2c_type_info); | ||
711 | +} | ||
712 | + | ||
713 | +type_init(allwinner_i2c_register_types) | ||
714 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
715 | index XXXXXXX..XXXXXXX 100644 | ||
716 | --- a/hw/arm/Kconfig | ||
717 | +++ b/hw/arm/Kconfig | ||
718 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
719 | select ALLWINNER_A10_CCM | ||
720 | select ALLWINNER_A10_DRAMC | ||
721 | select ALLWINNER_EMAC | ||
722 | + select ALLWINNER_I2C | ||
723 | select SERIAL | ||
724 | select UNIMP | ||
725 | |||
726 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
727 | bool | ||
728 | select ALLWINNER_A10_PIT | ||
729 | select ALLWINNER_SUN8I_EMAC | ||
730 | + select ALLWINNER_I2C | ||
731 | select SERIAL | ||
732 | select ARM_TIMER | ||
733 | select ARM_GIC | ||
734 | diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig | ||
735 | index XXXXXXX..XXXXXXX 100644 | ||
736 | --- a/hw/i2c/Kconfig | ||
737 | +++ b/hw/i2c/Kconfig | ||
738 | @@ -XXX,XX +XXX,XX @@ config MPC_I2C | ||
739 | bool | ||
740 | select I2C | ||
741 | |||
742 | +config ALLWINNER_I2C | ||
743 | + bool | ||
744 | + select I2C | ||
745 | + | ||
746 | config PCA954X | ||
747 | bool | ||
748 | select I2C | ||
749 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/hw/i2c/meson.build | ||
752 | +++ b/hw/i2c/meson.build | ||
753 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c')) | ||
754 | i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
755 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
756 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
757 | +i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c')) | ||
758 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
759 | i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
760 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
761 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
762 | index XXXXXXX..XXXXXXX 100644 | ||
763 | --- a/hw/i2c/trace-events | ||
764 | +++ b/hw/i2c/trace-events | ||
765 | @@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0 | ||
766 | i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
767 | i2c_ack(void) "" | ||
768 | |||
769 | +# allwinner_i2c.c | ||
770 | + | ||
771 | +allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64 | ||
772 | +allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64 | ||
773 | + | ||
774 | # aspeed_i2c.c | ||
775 | |||
776 | aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x" | ||
185 | -- | 777 | -- |
186 | 2.20.1 | 778 | 2.34.1 |
187 | |||
188 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | This patch adds minimal support for AXP-209 PMU. | ||
4 | Most important is chip ID since U-Boot SPL expects version 0x1. Besides | ||
5 | the chip ID register, reset values for two more registers used by A10 | ||
6 | U-Boot SPL are covered. | ||
7 | |||
8 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
9 | Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++ | ||
14 | MAINTAINERS | 2 + | ||
15 | hw/misc/Kconfig | 4 + | ||
16 | hw/misc/meson.build | 1 + | ||
17 | hw/misc/trace-events | 5 + | ||
18 | 5 files changed, 250 insertions(+) | ||
19 | create mode 100644 hw/misc/axp209.c | ||
20 | |||
21 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c | ||
22 | new file mode 100644 | ||
23 | index XXXXXXX..XXXXXXX | ||
24 | --- /dev/null | ||
25 | +++ b/hw/misc/axp209.c | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | +/* | ||
28 | + * AXP-209 PMU Emulation | ||
29 | + * | ||
30 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
31 | + * | ||
32 | + * Permission is hereby granted, free of charge, to any person obtaining a | ||
33 | + * copy of this software and associated documentation files (the "Software"), | ||
34 | + * to deal in the Software without restriction, including without limitation | ||
35 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, | ||
36 | + * and/or sell copies of the Software, and to permit persons to whom the | ||
37 | + * Software is furnished to do so, subject to the following conditions: | ||
38 | + * | ||
39 | + * The above copyright notice and this permission notice shall be included in | ||
40 | + * all copies or substantial portions of the Software. | ||
41 | + * | ||
42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE | ||
45 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | ||
47 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | ||
48 | + * DEALINGS IN THE SOFTWARE. | ||
49 | + * | ||
50 | + * SPDX-License-Identifier: MIT | ||
51 | + */ | ||
52 | + | ||
53 | +#include "qemu/osdep.h" | ||
54 | +#include "qemu/log.h" | ||
55 | +#include "trace.h" | ||
56 | +#include "hw/i2c/i2c.h" | ||
57 | +#include "migration/vmstate.h" | ||
58 | + | ||
59 | +#define TYPE_AXP209_PMU "axp209_pmu" | ||
60 | + | ||
61 | +#define AXP209(obj) \ | ||
62 | + OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) | ||
63 | + | ||
64 | +/* registers */ | ||
65 | +enum { | ||
66 | + REG_POWER_STATUS = 0x0u, | ||
67 | + REG_OPERATING_MODE, | ||
68 | + REG_OTG_VBUS_STATUS, | ||
69 | + REG_CHIP_VERSION, | ||
70 | + REG_DATA_CACHE_0, | ||
71 | + REG_DATA_CACHE_1, | ||
72 | + REG_DATA_CACHE_2, | ||
73 | + REG_DATA_CACHE_3, | ||
74 | + REG_DATA_CACHE_4, | ||
75 | + REG_DATA_CACHE_5, | ||
76 | + REG_DATA_CACHE_6, | ||
77 | + REG_DATA_CACHE_7, | ||
78 | + REG_DATA_CACHE_8, | ||
79 | + REG_DATA_CACHE_9, | ||
80 | + REG_DATA_CACHE_A, | ||
81 | + REG_DATA_CACHE_B, | ||
82 | + REG_POWER_OUTPUT_CTRL = 0x12u, | ||
83 | + REG_DC_DC2_OUT_V_CTRL = 0x23u, | ||
84 | + REG_DC_DC2_DVS_CTRL = 0x25u, | ||
85 | + REG_DC_DC3_OUT_V_CTRL = 0x27u, | ||
86 | + REG_LDO2_4_OUT_V_CTRL, | ||
87 | + REG_LDO3_OUT_V_CTRL, | ||
88 | + REG_VBUS_CH_MGMT = 0x30u, | ||
89 | + REG_SHUTDOWN_V_CTRL, | ||
90 | + REG_SHUTDOWN_CTRL, | ||
91 | + REG_CHARGE_CTRL_1, | ||
92 | + REG_CHARGE_CTRL_2, | ||
93 | + REG_SPARE_CHARGE_CTRL, | ||
94 | + REG_PEK_KEY_CTRL, | ||
95 | + REG_DC_DC_FREQ_SET, | ||
96 | + REG_CHR_TEMP_TH_SET, | ||
97 | + REG_CHR_HIGH_TEMP_TH_CTRL, | ||
98 | + REG_IPSOUT_WARN_L1, | ||
99 | + REG_IPSOUT_WARN_L2, | ||
100 | + REG_DISCHR_TEMP_TH_SET, | ||
101 | + REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
102 | + REG_IRQ_BANK_1_CTRL = 0x40u, | ||
103 | + REG_IRQ_BANK_2_CTRL, | ||
104 | + REG_IRQ_BANK_3_CTRL, | ||
105 | + REG_IRQ_BANK_4_CTRL, | ||
106 | + REG_IRQ_BANK_5_CTRL, | ||
107 | + REG_IRQ_BANK_1_STAT = 0x48u, | ||
108 | + REG_IRQ_BANK_2_STAT, | ||
109 | + REG_IRQ_BANK_3_STAT, | ||
110 | + REG_IRQ_BANK_4_STAT, | ||
111 | + REG_IRQ_BANK_5_STAT, | ||
112 | + REG_ADC_ACIN_V_H = 0x56u, | ||
113 | + REG_ADC_ACIN_V_L, | ||
114 | + REG_ADC_ACIN_CURR_H, | ||
115 | + REG_ADC_ACIN_CURR_L, | ||
116 | + REG_ADC_VBUS_V_H, | ||
117 | + REG_ADC_VBUS_V_L, | ||
118 | + REG_ADC_VBUS_CURR_H, | ||
119 | + REG_ADC_VBUS_CURR_L, | ||
120 | + REG_ADC_INT_TEMP_H, | ||
121 | + REG_ADC_INT_TEMP_L, | ||
122 | + REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
123 | + REG_ADC_TEMP_SENS_V_L, | ||
124 | + REG_ADC_BAT_V_H = 0x78u, | ||
125 | + REG_ADC_BAT_V_L, | ||
126 | + REG_ADC_BAT_DISCHR_CURR_H, | ||
127 | + REG_ADC_BAT_DISCHR_CURR_L, | ||
128 | + REG_ADC_BAT_CHR_CURR_H, | ||
129 | + REG_ADC_BAT_CHR_CURR_L, | ||
130 | + REG_ADC_IPSOUT_V_H, | ||
131 | + REG_ADC_IPSOUT_V_L, | ||
132 | + REG_DC_DC_MOD_SEL = 0x80u, | ||
133 | + REG_ADC_EN_1, | ||
134 | + REG_ADC_EN_2, | ||
135 | + REG_ADC_SR_CTRL, | ||
136 | + REG_ADC_IN_RANGE, | ||
137 | + REG_GPIO1_ADC_IRQ_RISING_TH, | ||
138 | + REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
139 | + REG_TIMER_CTRL = 0x8au, | ||
140 | + REG_VBUS_CTRL_MON_SRP, | ||
141 | + REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
142 | + REG_GPIO0_FEAT_SET, | ||
143 | + REG_GPIO_OUT_HIGH_SET, | ||
144 | + REG_GPIO1_FEAT_SET, | ||
145 | + REG_GPIO2_FEAT_SET, | ||
146 | + REG_GPIO_SIG_STATE_SET_MON, | ||
147 | + REG_GPIO3_SET, | ||
148 | + REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
149 | + REG_POWER_MEAS_RES, | ||
150 | + NR_REGS | ||
151 | +}; | ||
152 | + | ||
153 | +#define AXP209_CHIP_VERSION_ID (0x01) | ||
154 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) | ||
155 | +#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) | ||
156 | + | ||
157 | +/* A simple I2C slave which returns values of ID or CNT register. */ | ||
158 | +typedef struct AXP209I2CState { | ||
159 | + /*< private >*/ | ||
160 | + I2CSlave i2c; | ||
161 | + /*< public >*/ | ||
162 | + uint8_t regs[NR_REGS]; /* peripheral registers */ | ||
163 | + uint8_t ptr; /* current register index */ | ||
164 | + uint8_t count; /* counter used for tx/rx */ | ||
165 | +} AXP209I2CState; | ||
166 | + | ||
167 | +/* Reset all counters and load ID register */ | ||
168 | +static void axp209_reset_enter(Object *obj, ResetType type) | ||
169 | +{ | ||
170 | + AXP209I2CState *s = AXP209(obj); | ||
171 | + | ||
172 | + memset(s->regs, 0, NR_REGS); | ||
173 | + s->ptr = 0; | ||
174 | + s->count = 0; | ||
175 | + s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; | ||
176 | + s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; | ||
177 | + s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; | ||
178 | +} | ||
179 | + | ||
180 | +/* Handle events from master. */ | ||
181 | +static int axp209_event(I2CSlave *i2c, enum i2c_event event) | ||
182 | +{ | ||
183 | + AXP209I2CState *s = AXP209(i2c); | ||
184 | + | ||
185 | + s->count = 0; | ||
186 | + | ||
187 | + return 0; | ||
188 | +} | ||
189 | + | ||
190 | +/* Called when master requests read */ | ||
191 | +static uint8_t axp209_rx(I2CSlave *i2c) | ||
192 | +{ | ||
193 | + AXP209I2CState *s = AXP209(i2c); | ||
194 | + uint8_t ret = 0xff; | ||
195 | + | ||
196 | + if (s->ptr < NR_REGS) { | ||
197 | + ret = s->regs[s->ptr++]; | ||
198 | + } | ||
199 | + | ||
200 | + trace_axp209_rx(s->ptr - 1, ret); | ||
201 | + | ||
202 | + return ret; | ||
203 | +} | ||
204 | + | ||
205 | +/* | ||
206 | + * Called when master sends write. | ||
207 | + * Update ptr with byte 0, then perform write with second byte. | ||
208 | + */ | ||
209 | +static int axp209_tx(I2CSlave *i2c, uint8_t data) | ||
210 | +{ | ||
211 | + AXP209I2CState *s = AXP209(i2c); | ||
212 | + | ||
213 | + if (s->count == 0) { | ||
214 | + /* Store register address */ | ||
215 | + s->ptr = data; | ||
216 | + s->count++; | ||
217 | + trace_axp209_select(data); | ||
218 | + } else { | ||
219 | + trace_axp209_tx(s->ptr, data); | ||
220 | + if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { | ||
221 | + s->regs[s->ptr++] = data; | ||
222 | + } | ||
223 | + } | ||
224 | + | ||
225 | + return 0; | ||
226 | +} | ||
227 | + | ||
228 | +static const VMStateDescription vmstate_axp209 = { | ||
229 | + .name = TYPE_AXP209_PMU, | ||
230 | + .version_id = 1, | ||
231 | + .fields = (VMStateField[]) { | ||
232 | + VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), | ||
233 | + VMSTATE_UINT8(count, AXP209I2CState), | ||
234 | + VMSTATE_UINT8(ptr, AXP209I2CState), | ||
235 | + VMSTATE_END_OF_LIST() | ||
236 | + } | ||
237 | +}; | ||
238 | + | ||
239 | +static void axp209_class_init(ObjectClass *oc, void *data) | ||
240 | +{ | ||
241 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
242 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); | ||
243 | + ResettableClass *rc = RESETTABLE_CLASS(oc); | ||
244 | + | ||
245 | + rc->phases.enter = axp209_reset_enter; | ||
246 | + dc->vmsd = &vmstate_axp209; | ||
247 | + isc->event = axp209_event; | ||
248 | + isc->recv = axp209_rx; | ||
249 | + isc->send = axp209_tx; | ||
250 | +} | ||
251 | + | ||
252 | +static const TypeInfo axp209_info = { | ||
253 | + .name = TYPE_AXP209_PMU, | ||
254 | + .parent = TYPE_I2C_SLAVE, | ||
255 | + .instance_size = sizeof(AXP209I2CState), | ||
256 | + .class_init = axp209_class_init | ||
257 | +}; | ||
258 | + | ||
259 | +static void axp209_register_devices(void) | ||
260 | +{ | ||
261 | + type_register_static(&axp209_info); | ||
262 | +} | ||
263 | + | ||
264 | +type_init(axp209_register_devices); | ||
265 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
266 | index XXXXXXX..XXXXXXX 100644 | ||
267 | --- a/MAINTAINERS | ||
268 | +++ b/MAINTAINERS | ||
269 | @@ -XXX,XX +XXX,XX @@ ARM Machines | ||
270 | Allwinner-a10 | ||
271 | M: Beniamino Galvani <b.galvani@gmail.com> | ||
272 | M: Peter Maydell <peter.maydell@linaro.org> | ||
273 | +R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
274 | L: qemu-arm@nongnu.org | ||
275 | S: Odd Fixes | ||
276 | F: hw/*/allwinner* | ||
277 | F: include/hw/*/allwinner* | ||
278 | F: hw/arm/cubieboard.c | ||
279 | F: docs/system/arm/cubieboard.rst | ||
280 | +F: hw/misc/axp209.c | ||
281 | |||
282 | Allwinner-h3 | ||
283 | M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
284 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/hw/misc/Kconfig | ||
287 | +++ b/hw/misc/Kconfig | ||
288 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM | ||
289 | config ALLWINNER_A10_DRAMC | ||
290 | bool | ||
291 | |||
292 | +config AXP209_PMU | ||
293 | + bool | ||
294 | + depends on I2C | ||
295 | + | ||
296 | source macio/Kconfig | ||
297 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
298 | index XXXXXXX..XXXXXXX 100644 | ||
299 | --- a/hw/misc/meson.build | ||
300 | +++ b/hw/misc/meson.build | ||
301 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' | ||
302 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
303 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
304 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
305 | +softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
306 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
307 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
308 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) | ||
309 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
310 | index XXXXXXX..XXXXXXX 100644 | ||
311 | --- a/hw/misc/trace-events | ||
312 | +++ b/hw/misc/trace-events | ||
313 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" | ||
314 | avr_power_read(uint8_t value) "power_reduc read value:%u" | ||
315 | avr_power_write(uint8_t value) "power_reduc write value:%u" | ||
316 | |||
317 | +# axp209.c | ||
318 | +axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
319 | +axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 | ||
320 | +axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
321 | + | ||
322 | # eccmemctl.c | ||
323 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
324 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
325 | -- | ||
326 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus. | ||
4 | |||
5 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
6 | |||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/arm/cubieboard.c | 6 ++++++ | ||
12 | hw/arm/Kconfig | 1 + | ||
13 | 2 files changed, 7 insertions(+) | ||
14 | |||
15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/cubieboard.c | ||
18 | +++ b/hw/arm/cubieboard.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "hw/boards.h" | ||
21 | #include "hw/qdev-properties.h" | ||
22 | #include "hw/arm/allwinner-a10.h" | ||
23 | +#include "hw/i2c/i2c.h" | ||
24 | |||
25 | static struct arm_boot_info cubieboard_binfo = { | ||
26 | .loader_start = AW_A10_SDRAM_BASE, | ||
27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
28 | BlockBackend *blk; | ||
29 | BusState *bus; | ||
30 | DeviceState *carddev; | ||
31 | + I2CBus *i2c; | ||
32 | |||
33 | /* BIOS is not supported by this board */ | ||
34 | if (machine->firmware) { | ||
35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
36 | exit(1); | ||
37 | } | ||
38 | |||
39 | + /* Connect AXP 209 */ | ||
40 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c")); | ||
41 | + i2c_slave_create_simple(i2c, "axp209_pmu", 0x34); | ||
42 | + | ||
43 | /* Retrieve SD bus */ | ||
44 | di = drive_get(IF_SD, 0, 0); | ||
45 | blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
46 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/hw/arm/Kconfig | ||
49 | +++ b/hw/arm/Kconfig | ||
50 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
51 | select ALLWINNER_A10_DRAMC | ||
52 | select ALLWINNER_EMAC | ||
53 | select ALLWINNER_I2C | ||
54 | + select AXP209_PMU | ||
55 | select SERIAL | ||
56 | select UNIMP | ||
57 | |||
58 | -- | ||
59 | 2.34.1 | ||
60 | |||
61 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | This patch enables copying of SPL from MMC if `-kernel` parameter is not | ||
4 | passed when starting QEMU. SPL is copied to SRAM_A. | ||
5 | |||
6 | The approach is reused from Allwinner H3 implementation. | ||
7 | |||
8 | Tested with Armbian and custom Yocto image. | ||
9 | |||
10 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
11 | |||
12 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++ | ||
17 | hw/arm/allwinner-a10.c | 18 ++++++++++++++++++ | ||
18 | hw/arm/cubieboard.c | 5 +++++ | ||
19 | 3 files changed, 44 insertions(+) | ||
20 | |||
21 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/include/hw/arm/allwinner-a10.h | ||
24 | +++ b/include/hw/arm/allwinner-a10.h | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | #include "hw/misc/allwinner-a10-ccm.h" | ||
27 | #include "hw/misc/allwinner-a10-dramc.h" | ||
28 | #include "hw/i2c/allwinner-i2c.h" | ||
29 | +#include "sysemu/block-backend.h" | ||
30 | |||
31 | #include "target/arm/cpu.h" | ||
32 | #include "qom/object.h" | ||
33 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
34 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
35 | }; | ||
36 | |||
37 | +/** | ||
38 | + * Emulate Boot ROM firmware setup functionality. | ||
39 | + * | ||
40 | + * A real Allwinner A10 SoC contains a Boot ROM | ||
41 | + * which is the first code that runs right after | ||
42 | + * the SoC is powered on. The Boot ROM is responsible | ||
43 | + * for loading user code (e.g. a bootloader) from any | ||
44 | + * of the supported external devices and writing the | ||
45 | + * downloaded code to internal SRAM. After loading the SoC | ||
46 | + * begins executing the code written to SRAM. | ||
47 | + * | ||
48 | + * This function emulates the Boot ROM by copying 32 KiB | ||
49 | + * of data at offset 8 KiB from the given block device and writes it to | ||
50 | + * the start of the first internal SRAM memory. | ||
51 | + * | ||
52 | + * @s: Allwinner A10 state object pointer | ||
53 | + * @blk: Block backend device object pointer | ||
54 | + */ | ||
55 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk); | ||
56 | + | ||
57 | #endif | ||
58 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/hw/arm/allwinner-a10.c | ||
61 | +++ b/hw/arm/allwinner-a10.c | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | #include "sysemu/sysemu.h" | ||
64 | #include "hw/boards.h" | ||
65 | #include "hw/usb/hcd-ohci.h" | ||
66 | +#include "hw/loader.h" | ||
67 | |||
68 | +#define AW_A10_SRAM_A_BASE 0x00000000 | ||
69 | #define AW_A10_DRAMC_BASE 0x01c01000 | ||
70 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
71 | #define AW_A10_CCM_BASE 0x01c20000 | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
74 | #define AW_A10_I2C0_BASE 0x01c2ac00 | ||
75 | |||
76 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) | ||
77 | +{ | ||
78 | + const int64_t rom_size = 32 * KiB; | ||
79 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | ||
80 | + | ||
81 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { | ||
82 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", | ||
83 | + __func__); | ||
84 | + return; | ||
85 | + } | ||
86 | + | ||
87 | + rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, | ||
88 | + rom_size, AW_A10_SRAM_A_BASE, | ||
89 | + NULL, NULL, NULL, NULL, false); | ||
90 | +} | ||
91 | + | ||
92 | static void aw_a10_init(Object *obj) | ||
93 | { | ||
94 | AwA10State *s = AW_A10(obj); | ||
95 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/hw/arm/cubieboard.c | ||
98 | +++ b/hw/arm/cubieboard.c | ||
99 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
100 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | ||
101 | machine->ram); | ||
102 | |||
103 | + /* Load target kernel or start using BootROM */ | ||
104 | + if (!machine->kernel_filename && blk && blk_is_available(blk)) { | ||
105 | + /* Use Boot ROM to copy data from SD card to SRAM */ | ||
106 | + allwinner_a10_bootrom_setup(a10, blk); | ||
107 | + } | ||
108 | /* TODO create and connect IDE devices for ide_drive_get() */ | ||
109 | |||
110 | cubieboard_binfo.ram_size = machine->ram_size; | ||
111 | -- | ||
112 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | Cubieboard now can boot directly from SD card, without the need to pass | ||
4 | `-kernel` parameter. Update Avocado tests to cover this functionality. | ||
5 | |||
6 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
8 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++ | ||
13 | 1 file changed, 47 insertions(+) | ||
14 | |||
15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/tests/avocado/boot_linux_console.py | ||
18 | +++ b/tests/avocado/boot_linux_console.py | ||
19 | @@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self): | ||
20 | 'sda') | ||
21 | # cubieboard's reboot is not functioning; omit reboot test. | ||
22 | |||
23 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | ||
24 | + def test_arm_cubieboard_openwrt_22_03_2(self): | ||
25 | + """ | ||
26 | + :avocado: tags=arch:arm | ||
27 | + :avocado: tags=machine:cubieboard | ||
28 | + :avocado: tags=device:sd | ||
29 | + """ | ||
30 | + | ||
31 | + # This test download a 7.5 MiB compressed image and expand it | ||
32 | + # to 126 MiB. | ||
33 | + image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/' | ||
34 | + 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-' | ||
35 | + 'cubietech_a10-cubieboard-ext4-sdcard.img.gz') | ||
36 | + image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa' | ||
37 | + '2ac5dc2d08733d6705af9f144f39f554') | ||
38 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, | ||
39 | + algorithm='sha256') | ||
40 | + image_path = archive.extract(image_path_gz, self.workdir) | ||
41 | + image_pow2ceil_expand(image_path) | ||
42 | + | ||
43 | + self.vm.set_console() | ||
44 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | ||
45 | + '-nic', 'user', | ||
46 | + '-no-reboot') | ||
47 | + self.vm.launch() | ||
48 | + | ||
49 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
50 | + 'usbcore.nousb ' | ||
51 | + 'noreboot') | ||
52 | + | ||
53 | + self.wait_for_console_pattern('U-Boot SPL') | ||
54 | + | ||
55 | + interrupt_interactive_console_until_pattern( | ||
56 | + self, 'Hit any key to stop autoboot:', '=>') | ||
57 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
58 | + kernel_command_line + "'", '=>') | ||
59 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
60 | + | ||
61 | + self.wait_for_console_pattern( | ||
62 | + 'Please press Enter to activate this console.') | ||
63 | + | ||
64 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
65 | + | ||
66 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
67 | + 'Allwinner sun4i/sun5i') | ||
68 | + # cubieboard's reboot is not functioning; omit reboot test. | ||
69 | + | ||
70 | @skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout') | ||
71 | def test_arm_quanta_gsj(self): | ||
72 | """ | ||
73 | -- | ||
74 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Don't dereference CPUTLBEntryFull until we verify that | ||
4 | the page is valid. Move the other user-only info field | ||
5 | updates after the valid check to match. | ||
6 | |||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412 | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20230104190056.305143-1-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/sve_helper.c | 14 +++++++++----- | ||
15 | 1 file changed, 9 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/sve_helper.c | ||
20 | +++ b/target/arm/sve_helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
22 | #ifdef CONFIG_USER_ONLY | ||
23 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, | ||
24 | &info->host, retaddr); | ||
25 | - memset(&info->attrs, 0, sizeof(info->attrs)); | ||
26 | - /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
27 | - info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
28 | #else | ||
29 | CPUTLBEntryFull *full; | ||
30 | flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, | ||
31 | &info->host, &full, retaddr); | ||
32 | - info->attrs = full->attrs; | ||
33 | - info->tagged = full->pte_attrs == 0xf0; | ||
34 | #endif | ||
35 | info->flags = flags; | ||
36 | |||
37 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, | ||
38 | return false; | ||
39 | } | ||
40 | |||
41 | +#ifdef CONFIG_USER_ONLY | ||
42 | + memset(&info->attrs, 0, sizeof(info->attrs)); | ||
43 | + /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
44 | + info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
45 | +#else | ||
46 | + info->attrs = full->attrs; | ||
47 | + info->tagged = full->pte_attrs == 0xf0; | ||
48 | +#endif | ||
49 | + | ||
50 | /* Ensure that info->host[] is relative to addr, not addr + mem_off. */ | ||
51 | info->host -= mem_off; | ||
52 | return true; | ||
53 | -- | ||
54 | 2.34.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Since pxa255_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 2 +- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/pxa2xx.c | 4 +++- | ||
14 | hw/arm/tosa.c | 2 +- | ||
15 | 4 files changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/pxa.h | ||
20 | +++ b/include/hw/arm/pxa.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
22 | |||
23 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
24 | const char *revision); | ||
25 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size); | ||
26 | +PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
27 | |||
28 | #endif /* PXA_H */ | ||
29 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/gumstix.c | ||
32 | +++ b/hw/arm/gumstix.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | { | ||
35 | PXA2xxState *cpu; | ||
36 | DriveInfo *dinfo; | ||
37 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
38 | |||
39 | uint32_t connex_rom = 0x01000000; | ||
40 | uint32_t connex_ram = 0x04000000; | ||
41 | |||
42 | - cpu = pxa255_init(address_space_mem, connex_ram); | ||
43 | + cpu = pxa255_init(connex_ram); | ||
44 | |||
45 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
46 | if (!dinfo && !qtest_enabled()) { | ||
47 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/pxa2xx.c | ||
50 | +++ b/hw/arm/pxa2xx.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | #include "qemu/error-report.h" | ||
53 | #include "qemu/module.h" | ||
54 | #include "qapi/error.h" | ||
55 | +#include "exec/address-spaces.h" | ||
56 | #include "cpu.h" | ||
57 | #include "hw/sysbus.h" | ||
58 | #include "migration/vmstate.h" | ||
59 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
60 | } | ||
61 | |||
62 | /* Initialise a PXA255 integrated chip (ARM based core). */ | ||
63 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) | ||
64 | +PXA2xxState *pxa255_init(unsigned int sdram_size) | ||
65 | { | ||
66 | + MemoryRegion *address_space = get_system_memory(); | ||
67 | PXA2xxState *s; | ||
68 | int i; | ||
69 | DriveInfo *dinfo; | ||
70 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/tosa.c | ||
73 | +++ b/hw/arm/tosa.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine) | ||
75 | TC6393xbState *tmio; | ||
76 | DeviceState *scp0, *scp1; | ||
77 | |||
78 | - mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size); | ||
79 | + mpu = pxa255_init(tosa_binfo.ram_size); | ||
80 | |||
81 | memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal); | ||
82 | memory_region_add_subregion(address_space_mem, 0, rom); | ||
83 | -- | ||
84 | 2.34.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Since pxa270_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-3-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 3 +-- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/mainstone.c | 10 ++++------ | ||
14 | hw/arm/pxa2xx.c | 4 ++-- | ||
15 | hw/arm/spitz.c | 6 ++---- | ||
16 | hw/arm/z2.c | 3 +-- | ||
17 | 6 files changed, 11 insertions(+), 18 deletions(-) | ||
18 | |||
19 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/include/hw/arm/pxa.h | ||
22 | +++ b/include/hw/arm/pxa.h | ||
23 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
24 | |||
25 | # define PA_FMT "0x%08lx" | ||
26 | |||
27 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
28 | - const char *revision); | ||
29 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision); | ||
30 | PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
31 | |||
32 | #endif /* PXA_H */ | ||
33 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/arm/gumstix.c | ||
36 | +++ b/hw/arm/gumstix.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
38 | { | ||
39 | PXA2xxState *cpu; | ||
40 | DriveInfo *dinfo; | ||
41 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
42 | |||
43 | uint32_t verdex_rom = 0x02000000; | ||
44 | uint32_t verdex_ram = 0x10000000; | ||
45 | |||
46 | - cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type); | ||
47 | + cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
50 | if (!dinfo && !qtest_enabled()) { | ||
51 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/mainstone.c | ||
54 | +++ b/hw/arm/mainstone.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = { | ||
56 | .ram_size = 0x04000000, | ||
57 | }; | ||
58 | |||
59 | -static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
60 | - MachineState *machine, | ||
61 | +static void mainstone_common_init(MachineState *machine, | ||
62 | enum mainstone_model_e model, int arm_id) | ||
63 | { | ||
64 | uint32_t sector_len = 256 * 1024; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
66 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
67 | |||
68 | /* Setup CPU & memory */ | ||
69 | - mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, | ||
70 | - machine->cpu_type); | ||
71 | + mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
72 | memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
73 | &error_fatal); | ||
74 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
75 | + memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
76 | |||
77 | /* There are two 32MiB flash devices on the board */ | ||
78 | for (i = 0; i < 2; i ++) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
80 | |||
81 | static void mainstone_init(MachineState *machine) | ||
82 | { | ||
83 | - mainstone_common_init(get_system_memory(), machine, mainstone, 0x196); | ||
84 | + mainstone_common_init(machine, mainstone, 0x196); | ||
85 | } | ||
86 | |||
87 | static void mainstone2_machine_init(MachineClass *mc) | ||
88 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/hw/arm/pxa2xx.c | ||
91 | +++ b/hw/arm/pxa2xx.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level) | ||
93 | } | ||
94 | |||
95 | /* Initialise a PXA270 integrated chip (ARM based core). */ | ||
96 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
97 | - unsigned int sdram_size, const char *cpu_type) | ||
98 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type) | ||
99 | { | ||
100 | + MemoryRegion *address_space = get_system_memory(); | ||
101 | PXA2xxState *s; | ||
102 | int i; | ||
103 | DriveInfo *dinfo; | ||
104 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/arm/spitz.c | ||
107 | +++ b/hw/arm/spitz.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
109 | SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
110 | enum spitz_model_e model = smc->model; | ||
111 | PXA2xxState *mpu; | ||
112 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
113 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
114 | |||
115 | /* Setup CPU & memory */ | ||
116 | - mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
117 | - machine->cpu_type); | ||
118 | + mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type); | ||
119 | sms->mpu = mpu; | ||
120 | |||
121 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
122 | |||
123 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); | ||
124 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
125 | + memory_region_add_subregion(get_system_memory(), 0, rom); | ||
126 | |||
127 | /* Setup peripherals */ | ||
128 | spitz_keyboard_register(mpu); | ||
129 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/z2.c | ||
132 | +++ b/hw/arm/z2.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
134 | |||
135 | static void z2_init(MachineState *machine) | ||
136 | { | ||
137 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
138 | uint32_t sector_len = 0x10000; | ||
139 | PXA2xxState *mpu; | ||
140 | DriveInfo *dinfo; | ||
141 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
142 | DeviceState *wm; | ||
143 | |||
144 | /* Setup CPU & memory */ | ||
145 | - mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); | ||
146 | + mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | -- | ||
151 | 2.34.1 | ||
152 | |||
153 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add definitions for RAM / Flash / Flash blocksize. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-4-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/collie.c | 16 ++++++++++------ | ||
13 | 1 file changed, 10 insertions(+), 6 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/collie.c | ||
18 | +++ b/hw/arm/collie.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "cpu.h" | ||
21 | #include "qom/object.h" | ||
22 | |||
23 | +#define RAM_SIZE (512 * MiB) | ||
24 | +#define FLASH_SIZE (32 * MiB) | ||
25 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
26 | + | ||
27 | struct CollieMachineState { | ||
28 | MachineState parent; | ||
29 | |||
30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE) | ||
31 | |||
32 | static struct arm_boot_info collie_binfo = { | ||
33 | .loader_start = SA_SDCS0, | ||
34 | - .ram_size = 0x20000000, | ||
35 | + .ram_size = RAM_SIZE, | ||
36 | }; | ||
37 | |||
38 | static void collie_init(MachineState *machine) | ||
39 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
40 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | ||
41 | |||
42 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
43 | - pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, | ||
44 | + pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
45 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
46 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
47 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 1); | ||
50 | - pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000, | ||
51 | + pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
52 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
54 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
55 | |||
56 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data) | ||
59 | mc->init = collie_init; | ||
60 | mc->ignore_memory_transaction_failures = true; | ||
61 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110"); | ||
62 | - mc->default_ram_size = 0x20000000; | ||
63 | + mc->default_ram_size = RAM_SIZE; | ||
64 | mc->default_ram_id = "strongarm.sdram"; | ||
65 | } | ||
66 | |||
67 | -- | ||
68 | 2.34.1 | ||
69 | |||
70 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109115316.2235-5-philmd@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | hw/arm/collie.c | 17 +++++++---------- | ||
9 | 1 file changed, 7 insertions(+), 10 deletions(-) | ||
10 | |||
11 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/hw/arm/collie.c | ||
14 | +++ b/hw/arm/collie.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { | ||
16 | |||
17 | static void collie_init(MachineState *machine) | ||
18 | { | ||
19 | - DriveInfo *dinfo; | ||
20 | MachineClass *mc = MACHINE_GET_CLASS(machine); | ||
21 | CollieMachineState *cms = COLLIE_MACHINE(machine); | ||
22 | |||
23 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
24 | |||
25 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | ||
26 | |||
27 | - dinfo = drive_get(IF_PFLASH, 0, 0); | ||
28 | - pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
29 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
30 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
31 | - | ||
32 | - dinfo = drive_get(IF_PFLASH, 0, 1); | ||
33 | - pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
34 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
35 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
36 | + for (unsigned i = 0; i < 2; i++) { | ||
37 | + DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i); | ||
38 | + pflash_cfi01_register(i ? SA_CS1 : SA_CS0, | ||
39 | + i ? "collie.fl2" : "collie.fl1", FLASH_SIZE, | ||
40 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
41 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
42 | + } | ||
43 | |||
44 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
45 | |||
46 | -- | ||
47 | 2.34.1 | ||
48 | |||
49 | diff view generated by jsdifflib |
1 | In rom_check_and_register_reset() we report to the user if there is | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | a "ROM region overlap". This has a couple of problems: | ||
3 | * the reported information is not very easy to intepret | ||
4 | * the function just prints the overlap to stderr (and relies on | ||
5 | its single callsite in vl.c to do an error_report() and exit) | ||
6 | * only the first overlap encountered is diagnosed | ||
7 | 2 | ||
8 | Make this function use error_report() and error_printf() and | 3 | Add a comment describing the Connex uses a Numonyx RC28F128J3F75 |
9 | report a more user-friendly report with all the overlaps | 4 | flash, and the Verdex uses a Micron RC28F256P30TFA. |
10 | diagnosed. | ||
11 | 5 | ||
12 | Sample old output: | 6 | Correct the Verdex machine description (we model the 'Pro' board). |
13 | 7 | ||
14 | rom: requested regions overlap (rom dtb. free=0x0000000000008000, addr=0x0000000000000000) | 8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | qemu-system-aarch64: rom check and register reset failed | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20230109115316.2235-6-philmd@linaro.org | ||
11 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/gumstix.c | 6 ++++-- | ||
15 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
16 | 16 | ||
17 | Sample new output: | 17 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
18 | |||
19 | qemu-system-aarch64: Some ROM regions are overlapping | ||
20 | These ROM regions might have been loaded by direct user request or by default. | ||
21 | They could be BIOS/firmware images, a guest kernel, initrd or some other file loaded into guest memory. | ||
22 | Check whether you intended to load all this guest code, and whether it has been built to load to the correct addresses. | ||
23 | |||
24 | The following two regions overlap (in the cpu-memory-0 address space): | ||
25 | phdr #0: /home/petmay01/linaro/qemu-misc-tests/ldmia-fault.axf (addresses 0x0000000000000000 - 0x0000000000008000) | ||
26 | dtb (addresses 0x0000000000000000 - 0x0000000000100000) | ||
27 | |||
28 | The following two regions overlap (in the cpu-memory-0 address space): | ||
29 | phdr #1: /home/petmay01/linaro/qemu-misc-tests/bad-psci-call.axf (addresses 0x0000000040000000 - 0x0000000040000010) | ||
30 | phdr #0: /home/petmay01/linaro/qemu-misc-tests/bp-test.elf (addresses 0x0000000040000000 - 0x0000000040000020) | ||
31 | |||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
33 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
34 | Message-id: 20201129203923.10622-3-peter.maydell@linaro.org | ||
35 | --- | ||
36 | hw/core/loader.c | 48 ++++++++++++++++++++++++++++++++++++++++++------ | ||
37 | softmmu/vl.c | 1 - | ||
38 | 2 files changed, 42 insertions(+), 7 deletions(-) | ||
39 | |||
40 | diff --git a/hw/core/loader.c b/hw/core/loader.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/hw/core/loader.c | 19 | --- a/hw/arm/gumstix.c |
43 | +++ b/hw/core/loader.c | 20 | +++ b/hw/arm/gumstix.c |
44 | @@ -XXX,XX +XXX,XX @@ static bool roms_overlap(Rom *last_rom, Rom *this_rom) | 21 | @@ -XXX,XX +XXX,XX @@ |
45 | last_rom->addr + last_rom->romsize > this_rom->addr; | 22 | * Contributions after 2012-01-13 are licensed under the terms of the |
46 | } | 23 | * GNU GPL, version 2 or (at your option) any later version. |
47 | 24 | */ | |
48 | +static const char *rom_as_name(Rom *rom) | 25 | - |
49 | +{ | ||
50 | + const char *name = rom->as ? rom->as->name : NULL; | ||
51 | + return name ?: "anonymous"; | ||
52 | +} | ||
53 | + | 26 | + |
54 | +static void rom_print_overlap_error_header(void) | 27 | /* |
55 | +{ | 28 | * Example usage: |
56 | + error_report("Some ROM regions are overlapping"); | 29 | * |
57 | + error_printf( | 30 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
58 | + "These ROM regions might have been loaded by " | ||
59 | + "direct user request or by default.\n" | ||
60 | + "They could be BIOS/firmware images, a guest kernel, " | ||
61 | + "initrd or some other file loaded into guest memory.\n" | ||
62 | + "Check whether you intended to load all this guest code, and " | ||
63 | + "whether it has been built to load to the correct addresses.\n"); | ||
64 | +} | ||
65 | + | ||
66 | +static void rom_print_one_overlap_error(Rom *last_rom, Rom *rom) | ||
67 | +{ | ||
68 | + error_printf( | ||
69 | + "\nThe following two regions overlap (in the %s address space):\n", | ||
70 | + rom_as_name(rom)); | ||
71 | + error_printf( | ||
72 | + " %s (addresses 0x" TARGET_FMT_plx " - 0x" TARGET_FMT_plx ")\n", | ||
73 | + last_rom->name, last_rom->addr, last_rom->addr + last_rom->romsize); | ||
74 | + error_printf( | ||
75 | + " %s (addresses 0x" TARGET_FMT_plx " - 0x" TARGET_FMT_plx ")\n", | ||
76 | + rom->name, rom->addr, rom->addr + rom->romsize); | ||
77 | +} | ||
78 | + | ||
79 | int rom_check_and_register_reset(void) | ||
80 | { | ||
81 | MemoryRegionSection section; | ||
82 | Rom *rom, *last_rom = NULL; | ||
83 | + bool found_overlap = false; | ||
84 | |||
85 | QTAILQ_FOREACH(rom, &roms, next) { | ||
86 | if (rom->fw_file) { | ||
87 | @@ -XXX,XX +XXX,XX @@ int rom_check_and_register_reset(void) | ||
88 | } | ||
89 | if (!rom->mr) { | ||
90 | if (roms_overlap(last_rom, rom)) { | ||
91 | - fprintf(stderr, "rom: requested regions overlap " | ||
92 | - "(rom %s. free=0x" TARGET_FMT_plx | ||
93 | - ", addr=0x" TARGET_FMT_plx ")\n", | ||
94 | - rom->name, last_rom->addr + last_rom->romsize, | ||
95 | - rom->addr); | ||
96 | - return -1; | ||
97 | + if (!found_overlap) { | ||
98 | + found_overlap = true; | ||
99 | + rom_print_overlap_error_header(); | ||
100 | + } | ||
101 | + rom_print_one_overlap_error(last_rom, rom); | ||
102 | + /* Keep going through the list so we report all overlaps */ | ||
103 | } | ||
104 | last_rom = rom; | ||
105 | } | ||
106 | @@ -XXX,XX +XXX,XX @@ int rom_check_and_register_reset(void) | ||
107 | rom->isrom = int128_nz(section.size) && memory_region_is_rom(section.mr); | ||
108 | memory_region_unref(section.mr); | ||
109 | } | ||
110 | + if (found_overlap) { | ||
111 | + return -1; | ||
112 | + } | ||
113 | + | ||
114 | qemu_register_reset(rom_reset, NULL); | ||
115 | roms_loaded = 1; | ||
116 | return 0; | ||
117 | diff --git a/softmmu/vl.c b/softmmu/vl.c | ||
118 | index XXXXXXX..XXXXXXX 100644 | ||
119 | --- a/softmmu/vl.c | ||
120 | +++ b/softmmu/vl.c | ||
121 | @@ -XXX,XX +XXX,XX @@ static void qemu_machine_creation_done(void) | ||
122 | qemu_run_machine_init_done_notifiers(); | ||
123 | |||
124 | if (rom_check_and_register_reset() != 0) { | ||
125 | - error_report("rom check and register reset failed"); | ||
126 | exit(1); | 31 | exit(1); |
127 | } | 32 | } |
128 | 33 | ||
34 | + /* Numonyx RC28F128J3F75 */ | ||
35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, | ||
36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
37 | sector_len, 2, 0, 0, 0, 0, 0)) { | ||
38 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
39 | exit(1); | ||
40 | } | ||
41 | |||
42 | + /* Micron RC28F256P30TFA */ | ||
43 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
44 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
45 | sector_len, 2, 0, 0, 0, 0, 0)) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) | ||
47 | { | ||
48 | MachineClass *mc = MACHINE_CLASS(oc); | ||
49 | |||
50 | - mc->desc = "Gumstix Verdex (PXA270)"; | ||
51 | + mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)"; | ||
52 | mc->init = verdex_init; | ||
53 | mc->ignore_memory_transaction_failures = true; | ||
54 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | ||
129 | -- | 55 | -- |
130 | 2.20.1 | 56 | 2.34.1 |
131 | 57 | ||
132 | 58 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Malicious user can set the feedback divisor for the PLLs | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | to zero, triggering a floating-point exception (SIGFPE). | ||
5 | 4 | ||
6 | As the datasheet [*] is not clear how hardware behaves | 5 | Add definitions for RAM / Flash / Flash blocksize. |
7 | when these bits are zeroes, use the maximum divisor | ||
8 | possible (128) to avoid the software FPE. | ||
9 | 6 | ||
10 | [*] Zynq-7000 TRM, UG585 (v1.12.2) | ||
11 | B.28 System Level Control Registers (slcr) | ||
12 | -> "Register (slcr) ARM_PLL_CTRL" | ||
13 | 25.10.4 PLLs | ||
14 | -> "Software-Controlled PLL Update" | ||
15 | |||
16 | Fixes: 38867cb7ec9 ("hw/misc/zynq_slcr: add clock generation for uarts") | ||
17 | Reported-by: Gaoning Pan <pgn@zju.edu.cn> | ||
18 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
19 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 9 | Message-id: 20230109115316.2235-7-philmd@linaro.org |
21 | Reviewed-by: Damien Hedde <damien.hedde@greensocs.com> | 10 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> |
22 | Message-id: 20201210141610.884600-1-f4bug@amsat.org | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | --- | 12 | --- |
25 | hw/misc/zynq_slcr.c | 5 +++++ | 13 | hw/arm/gumstix.c | 27 ++++++++++++++------------- |
26 | 1 file changed, 5 insertions(+) | 14 | 1 file changed, 14 insertions(+), 13 deletions(-) |
27 | 15 | ||
28 | diff --git a/hw/misc/zynq_slcr.c b/hw/misc/zynq_slcr.c | 16 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
29 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/misc/zynq_slcr.c | 18 | --- a/hw/arm/gumstix.c |
31 | +++ b/hw/misc/zynq_slcr.c | 19 | +++ b/hw/arm/gumstix.c |
32 | @@ -XXX,XX +XXX,XX @@ static uint64_t zynq_slcr_compute_pll(uint64_t input, uint32_t ctrl_reg) | 20 | @@ -XXX,XX +XXX,XX @@ |
33 | return 0; | 21 | */ |
22 | |||
23 | #include "qemu/osdep.h" | ||
24 | +#include "qemu/units.h" | ||
25 | #include "qemu/error-report.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | #include "net/net.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "sysemu/qtest.h" | ||
30 | #include "cpu.h" | ||
31 | |||
32 | -static const int sector_len = 128 * 1024; | ||
33 | +#define CONNEX_FLASH_SIZE (16 * MiB) | ||
34 | +#define CONNEX_RAM_SIZE (64 * MiB) | ||
35 | + | ||
36 | +#define VERDEX_FLASH_SIZE (32 * MiB) | ||
37 | +#define VERDEX_RAM_SIZE (256 * MiB) | ||
38 | + | ||
39 | +#define FLASH_SECTOR_SIZE (128 * KiB) | ||
40 | |||
41 | static void connex_init(MachineState *machine) | ||
42 | { | ||
43 | PXA2xxState *cpu; | ||
44 | DriveInfo *dinfo; | ||
45 | |||
46 | - uint32_t connex_rom = 0x01000000; | ||
47 | - uint32_t connex_ram = 0x04000000; | ||
48 | - | ||
49 | - cpu = pxa255_init(connex_ram); | ||
50 | + cpu = pxa255_init(CONNEX_RAM_SIZE); | ||
51 | |||
52 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
53 | if (!dinfo && !qtest_enabled()) { | ||
54 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | } | 55 | } |
35 | 56 | ||
36 | + /* Consider zero feedback as maximum divide ratio possible */ | 57 | /* Numonyx RC28F128J3F75 */ |
37 | + if (!mult) { | 58 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, |
38 | + mult = 1 << R_xxx_PLL_CTRL_PLL_FPDIV_LENGTH; | 59 | + if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
39 | + } | 60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
40 | + | 61 | - sector_len, 2, 0, 0, 0, 0, 0)) { |
41 | /* frequency multiplier -> period division */ | 62 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
42 | return input / mult; | 63 | error_report("Error registering flash memory"); |
43 | } | 64 | exit(1); |
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
67 | PXA2xxState *cpu; | ||
68 | DriveInfo *dinfo; | ||
69 | |||
70 | - uint32_t verdex_rom = 0x02000000; | ||
71 | - uint32_t verdex_ram = 0x10000000; | ||
72 | - | ||
73 | - cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
74 | + cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type); | ||
75 | |||
76 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
77 | if (!dinfo && !qtest_enabled()) { | ||
78 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
79 | } | ||
80 | |||
81 | /* Micron RC28F256P30TFA */ | ||
82 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
83 | + if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
84 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
85 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
86 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
87 | error_report("Error registering flash memory"); | ||
88 | exit(1); | ||
89 | } | ||
44 | -- | 90 | -- |
45 | 2.20.1 | 91 | 2.34.1 |
46 | 92 | ||
47 | 93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-8-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/mainstone.c | 18 ++++++++++-------- | ||
13 | 1 file changed, 10 insertions(+), 8 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/mainstone.c | ||
18 | +++ b/hw/arm/mainstone.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | * GNU GPL, version 2 or (at your option) any later version. | ||
21 | */ | ||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qemu/error-report.h" | ||
25 | #include "qapi/error.h" | ||
26 | #include "hw/arm/pxa.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = { | ||
28 | |||
29 | enum mainstone_model_e { mainstone }; | ||
30 | |||
31 | -#define MAINSTONE_RAM 0x04000000 | ||
32 | -#define MAINSTONE_ROM 0x00800000 | ||
33 | -#define MAINSTONE_FLASH 0x02000000 | ||
34 | +#define MAINSTONE_RAM_SIZE (64 * MiB) | ||
35 | +#define MAINSTONE_ROM_SIZE (8 * MiB) | ||
36 | +#define MAINSTONE_FLASH_SIZE (32 * MiB) | ||
37 | |||
38 | static struct arm_boot_info mainstone_binfo = { | ||
39 | .loader_start = PXA2XX_SDRAM_BASE, | ||
40 | - .ram_size = 0x04000000, | ||
41 | + .ram_size = MAINSTONE_RAM_SIZE, | ||
42 | }; | ||
43 | |||
44 | +#define FLASH_SECTOR_SIZE (256 * KiB) | ||
45 | + | ||
46 | static void mainstone_common_init(MachineState *machine, | ||
47 | enum mainstone_model_e model, int arm_id) | ||
48 | { | ||
49 | - uint32_t sector_len = 256 * 1024; | ||
50 | hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 }; | ||
51 | PXA2xxState *mpu; | ||
52 | DeviceState *mst_irq; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
54 | |||
55 | /* Setup CPU & memory */ | ||
56 | mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
57 | - memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
58 | + memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE, | ||
59 | &error_fatal); | ||
60 | memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
63 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
64 | if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
65 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
66 | - MAINSTONE_FLASH, | ||
67 | + MAINSTONE_FLASH_SIZE, | ||
68 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
70 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | error_report("Error registering flash memory"); | ||
72 | exit(1); | ||
73 | } | ||
74 | -- | ||
75 | 2.34.1 | ||
76 | |||
77 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-9-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/musicpal.c | 9 ++++++--- | ||
13 | 1 file changed, 6 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/musicpal.c | ||
18 | +++ b/hw/arm/musicpal.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | */ | ||
21 | |||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qapi/error.h" | ||
25 | #include "cpu.h" | ||
26 | #include "hw/sysbus.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = { | ||
28 | .class_init = musicpal_key_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static struct arm_boot_info musicpal_binfo = { | ||
34 | .loader_start = 0x0, | ||
35 | .board_id = 0x20e, | ||
36 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
37 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); | ||
38 | |||
39 | flash_size = blk_getlength(blk); | ||
40 | - if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && | ||
41 | - flash_size != 32*1024*1024) { | ||
42 | + if (flash_size != 8 * MiB && flash_size != 16 * MiB && | ||
43 | + flash_size != 32 * MiB) { | ||
44 | error_report("Invalid flash image size"); | ||
45 | exit(1); | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | ||
48 | */ | ||
49 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, | ||
50 | "musicpal.flash", flash_size, | ||
51 | - blk, 0x10000, | ||
52 | + blk, FLASH_SECTOR_SIZE, | ||
53 | MP_FLASH_SIZE_MAX / flash_size, | ||
54 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | ||
55 | 0x5555, 0x2AAA, 0); | ||
56 | -- | ||
57 | 2.34.1 | ||
58 | |||
59 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | The total_ram_v1/total_ram_v2 definitions were never used. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-10-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | hw/arm/omap_sx1.c | 2 -- | ||
11 | 1 file changed, 2 deletions(-) | ||
12 | |||
13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/arm/omap_sx1.c | ||
16 | +++ b/hw/arm/omap_sx1.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { | ||
18 | #define flash0_size (16 * 1024 * 1024) | ||
19 | #define flash1_size ( 8 * 1024 * 1024) | ||
20 | #define flash2_size (32 * 1024 * 1024) | ||
21 | -#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | ||
22 | -#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | ||
23 | |||
24 | static struct arm_boot_info sx1_binfo = { | ||
25 | .loader_start = OMAP_EMIFF_BASE, | ||
26 | -- | ||
27 | 2.34.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
1 | The function nios2_check_interrupts)() looks only at CPU-internal | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | state; it belongs in target/nios2, not hw/nios2. Move it into the | ||
3 | same file as its only caller, so it can just be local to that file. | ||
4 | 2 | ||
5 | This removes the only remaining code from cpu_pic.c, so we can delete | 3 | IEC binary prefixes ease code review: the unit is explicit. |
6 | that file entirely. | ||
7 | 4 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109115316.2235-11-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20201129174022.26530-3-peter.maydell@linaro.org | ||
11 | Reviewed-by: Wentong Wu <wentong.wu@intel.com> | ||
12 | Tested-by: Wentong Wu <wentong.wu@intel.com> | ||
13 | --- | 9 | --- |
14 | target/nios2/cpu.h | 2 -- | 10 | hw/arm/omap_sx1.c | 33 +++++++++++++++++---------------- |
15 | hw/nios2/cpu_pic.c | 36 ------------------------------------ | 11 | 1 file changed, 17 insertions(+), 16 deletions(-) |
16 | target/nios2/op_helper.c | 9 +++++++++ | ||
17 | hw/nios2/meson.build | 2 +- | ||
18 | 4 files changed, 10 insertions(+), 39 deletions(-) | ||
19 | delete mode 100644 hw/nios2/cpu_pic.c | ||
20 | 12 | ||
21 | diff --git a/target/nios2/cpu.h b/target/nios2/cpu.h | 13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
22 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/nios2/cpu.h | 15 | --- a/hw/arm/omap_sx1.c |
24 | +++ b/target/nios2/cpu.h | 16 | +++ b/hw/arm/omap_sx1.c |
25 | @@ -XXX,XX +XXX,XX @@ void nios2_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, | ||
26 | MMUAccessType access_type, | ||
27 | int mmu_idx, uintptr_t retaddr); | ||
28 | |||
29 | -void nios2_check_interrupts(CPUNios2State *env); | ||
30 | - | ||
31 | void do_nios2_semihosting(CPUNios2State *env); | ||
32 | |||
33 | #define CPU_RESOLVING_TYPE TYPE_NIOS2_CPU | ||
34 | diff --git a/hw/nios2/cpu_pic.c b/hw/nios2/cpu_pic.c | ||
35 | deleted file mode 100644 | ||
36 | index XXXXXXX..XXXXXXX | ||
37 | --- a/hw/nios2/cpu_pic.c | ||
38 | +++ /dev/null | ||
39 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
40 | -/* | 18 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
41 | - * Altera Nios2 CPU PIC | 19 | */ |
42 | - * | 20 | #include "qemu/osdep.h" |
43 | - * Copyright (c) 2016 Marek Vasut <marek.vasut@gmail.com> | 21 | +#include "qemu/units.h" |
44 | - * | 22 | #include "qapi/error.h" |
45 | - * This library is free software; you can redistribute it and/or | 23 | #include "ui/console.h" |
46 | - * modify it under the terms of the GNU Lesser General Public | 24 | #include "hw/arm/omap.h" |
47 | - * License as published by the Free Software Foundation; either | 25 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { |
48 | - * version 2.1 of the License, or (at your option) any later version. | 26 | .endianness = DEVICE_NATIVE_ENDIAN, |
49 | - * | 27 | }; |
50 | - * This library is distributed in the hope that it will be useful, | 28 | |
51 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of | 29 | -#define sdram_size 0x02000000 |
52 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | 30 | -#define sector_size (128 * 1024) |
53 | - * Lesser General Public License for more details. | 31 | -#define flash0_size (16 * 1024 * 1024) |
54 | - * | 32 | -#define flash1_size ( 8 * 1024 * 1024) |
55 | - * You should have received a copy of the GNU Lesser General Public | 33 | -#define flash2_size (32 * 1024 * 1024) |
56 | - * License along with this library; if not, see | 34 | +#define SDRAM_SIZE (32 * MiB) |
57 | - * <http://www.gnu.org/licenses/lgpl-2.1.html> | 35 | +#define SECTOR_SIZE (128 * KiB) |
58 | - */ | 36 | +#define FLASH0_SIZE (16 * MiB) |
59 | - | 37 | +#define FLASH1_SIZE (8 * MiB) |
60 | -#include "qemu/osdep.h" | 38 | +#define FLASH2_SIZE (32 * MiB) |
61 | -#include "cpu.h" | 39 | |
62 | -#include "hw/irq.h" | 40 | static struct arm_boot_info sx1_binfo = { |
63 | - | 41 | .loader_start = OMAP_EMIFF_BASE, |
64 | -#include "qemu/config-file.h" | 42 | - .ram_size = sdram_size, |
65 | - | 43 | + .ram_size = SDRAM_SIZE, |
66 | -#include "boot.h" | 44 | .board_id = 0x265, |
67 | - | 45 | }; |
68 | -void nios2_check_interrupts(CPUNios2State *env) | 46 | |
69 | -{ | 47 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
70 | - if (env->irq_pending && | 48 | static uint32_t cs3val = 0x00001139; |
71 | - (env->regs[CR_STATUS] & CR_STATUS_PIE)) { | 49 | DriveInfo *dinfo; |
72 | - env->irq_pending = 0; | 50 | int fl_idx; |
73 | - cpu_interrupt(env_cpu(env), CPU_INTERRUPT_HARD); | 51 | - uint32_t flash_size = flash0_size; |
74 | - } | 52 | + uint32_t flash_size = FLASH0_SIZE; |
75 | -} | 53 | |
76 | diff --git a/target/nios2/op_helper.c b/target/nios2/op_helper.c | 54 | if (machine->ram_size != mc->default_ram_size) { |
77 | index XXXXXXX..XXXXXXX 100644 | 55 | char *sz = size_to_str(mc->default_ram_size); |
78 | --- a/target/nios2/op_helper.c | 56 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
79 | +++ b/target/nios2/op_helper.c | 57 | } |
80 | @@ -XXX,XX +XXX,XX @@ void helper_mmu_write(CPUNios2State *env, uint32_t rn, uint32_t v) | 58 | |
81 | mmu_write(env, rn, v); | 59 | if (version == 2) { |
60 | - flash_size = flash2_size; | ||
61 | + flash_size = FLASH2_SIZE; | ||
62 | } | ||
63 | |||
64 | memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram); | ||
65 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
66 | if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
67 | "omap_sx1.flash0-1", flash_size, | ||
68 | blk_by_legacy_dinfo(dinfo), | ||
69 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
70 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
72 | fl_idx); | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
75 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
76 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); | ||
77 | memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0", | ||
78 | - flash1_size, &error_fatal); | ||
79 | + FLASH1_SIZE, &error_fatal); | ||
80 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); | ||
81 | |||
82 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
83 | - "sx1.cs1", OMAP_CS1_SIZE - flash1_size); | ||
84 | + "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE); | ||
85 | memory_region_add_subregion(address_space, | ||
86 | - OMAP_CS1_BASE + flash1_size, &cs[1]); | ||
87 | + OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
88 | |||
89 | if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
90 | - "omap_sx1.flash1-1", flash1_size, | ||
91 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
92 | blk_by_legacy_dinfo(dinfo), | ||
93 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
94 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
95 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
96 | fl_idx); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) | ||
99 | mc->init = sx1_init_v2; | ||
100 | mc->ignore_memory_transaction_failures = true; | ||
101 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
102 | - mc->default_ram_size = sdram_size; | ||
103 | + mc->default_ram_size = SDRAM_SIZE; | ||
104 | mc->default_ram_id = "omap1.dram"; | ||
82 | } | 105 | } |
83 | 106 | ||
84 | +static void nios2_check_interrupts(CPUNios2State *env) | 107 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) |
85 | +{ | 108 | mc->init = sx1_init_v1; |
86 | + if (env->irq_pending && | 109 | mc->ignore_memory_transaction_failures = true; |
87 | + (env->regs[CR_STATUS] & CR_STATUS_PIE)) { | 110 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); |
88 | + env->irq_pending = 0; | 111 | - mc->default_ram_size = sdram_size; |
89 | + cpu_interrupt(env_cpu(env), CPU_INTERRUPT_HARD); | 112 | + mc->default_ram_size = SDRAM_SIZE; |
90 | + } | 113 | mc->default_ram_id = "omap1.dram"; |
91 | +} | 114 | } |
92 | + | ||
93 | void helper_check_interrupts(CPUNios2State *env) | ||
94 | { | ||
95 | qemu_mutex_lock_iothread(); | ||
96 | diff --git a/hw/nios2/meson.build b/hw/nios2/meson.build | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/hw/nios2/meson.build | ||
99 | +++ b/hw/nios2/meson.build | ||
100 | @@ -XXX,XX +XXX,XX @@ | ||
101 | nios2_ss = ss.source_set() | ||
102 | -nios2_ss.add(files('boot.c', 'cpu_pic.c')) | ||
103 | +nios2_ss.add(files('boot.c')) | ||
104 | nios2_ss.add(when: 'CONFIG_NIOS2_10M50', if_true: files('10m50_devboard.c')) | ||
105 | nios2_ss.add(when: 'CONFIG_NIOS2_GENERIC_NOMMU', if_true: files('generic_nommu.c')) | ||
106 | 115 | ||
107 | -- | 116 | -- |
108 | 2.20.1 | 117 | 2.34.1 |
109 | 118 | ||
110 | 119 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-12-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/z2.c | 6 ++++-- | ||
13 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/z2.c | ||
18 | +++ b/hw/arm/z2.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | */ | ||
21 | |||
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "hw/arm/pxa.h" | ||
25 | #include "hw/arm/boot.h" | ||
26 | #include "hw/i2c/i2c.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
28 | .class_init = aer915_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
32 | + | ||
33 | static void z2_init(MachineState *machine) | ||
34 | { | ||
35 | - uint32_t sector_len = 0x10000; | ||
36 | PXA2xxState *mpu; | ||
37 | DriveInfo *dinfo; | ||
38 | void *z2_lcd; | ||
39 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
40 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
41 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
42 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
43 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
44 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
45 | error_report("Error registering flash memory"); | ||
46 | exit(1); | ||
47 | } | ||
48 | -- | ||
49 | 2.34.1 | ||
50 | |||
51 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Upon introduction in commit b8433303fb ("Set proper device-width | ||
4 | for vexpress flash"), ve_pflash_cfi01_register() was calling | ||
5 | qdev_init_nofail() which can not fail. This call was later | ||
6 | converted with a script to use &error_fatal, still unable to | ||
7 | fail. Remove the unreachable code. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-13-philmd@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/vexpress.c | 10 +--------- | ||
15 | 1 file changed, 1 insertion(+), 9 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/arm/vexpress.c | ||
20 | +++ b/hw/arm/vexpress.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
22 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
23 | pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", | ||
24 | dinfo); | ||
25 | - if (!pflash0) { | ||
26 | - error_report("vexpress: error registering flash 0"); | ||
27 | - exit(1); | ||
28 | - } | ||
29 | |||
30 | if (map[VE_NORFLASHALIAS] != -1) { | ||
31 | /* Map flash 0 as an alias into low memory */ | ||
32 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) | ||
33 | } | ||
34 | |||
35 | dinfo = drive_get(IF_PFLASH, 0, 1); | ||
36 | - if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", | ||
37 | - dinfo)) { | ||
38 | - error_report("vexpress: error registering flash 1"); | ||
39 | - exit(1); | ||
40 | - } | ||
41 | + ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); | ||
42 | |||
43 | sram_size = 0x2000000; | ||
44 | memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, | ||
45 | -- | ||
46 | 2.34.1 | ||
47 | |||
48 | diff view generated by jsdifflib |
1 | From: Joe Komlodi <joe.komlodi@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | VCFG XIP is set (disabled) when the NVCFG XIP bits are all set (disabled). | 3 | Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x: |
4 | QOMified") the pflash_cfi01_register() function does not fail. | ||
4 | 5 | ||
5 | Signed-off-by: Joe Komlodi <komlodi@xilinx.com> | 6 | This call was later converted with a script to use &error_fatal, |
6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | 7 | still unable to fail. Remove the unreachable code. |
7 | Message-id: 1605568264-26376-3-git-send-email-komlodi@xilinx.com | 8 | |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-14-philmd@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | hw/block/m25p80.c | 2 +- | 14 | hw/arm/gumstix.c | 18 ++++++------------ |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 15 | hw/arm/mainstone.c | 13 +++++-------- |
16 | hw/arm/omap_sx1.c | 22 ++++++++-------------- | ||
17 | hw/arm/versatilepb.c | 6 ++---- | ||
18 | hw/arm/z2.c | 9 +++------ | ||
19 | 5 files changed, 24 insertions(+), 44 deletions(-) | ||
12 | 20 | ||
13 | diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c | 21 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
14 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/block/m25p80.c | 23 | --- a/hw/arm/gumstix.c |
16 | +++ b/hw/block/m25p80.c | 24 | +++ b/hw/arm/gumstix.c |
17 | @@ -XXX,XX +XXX,XX @@ static void reset_memory(Flash *s) | 25 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
18 | s->volatile_cfg |= VCFG_DUMMY; | 26 | } |
19 | s->volatile_cfg |= VCFG_WRAP_SEQUENTIAL; | 27 | |
20 | if ((s->nonvolatile_cfg & NVCFG_XIP_MODE_MASK) | 28 | /* Numonyx RC28F128J3F75 */ |
21 | - != NVCFG_XIP_MODE_DISABLED) { | 29 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, |
22 | + == NVCFG_XIP_MODE_DISABLED) { | 30 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
23 | s->volatile_cfg |= VCFG_XIP_MODE_DISABLED; | 31 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
24 | } | 32 | - error_report("Error registering flash memory"); |
25 | s->volatile_cfg |= deposit32(s->volatile_cfg, | 33 | - exit(1); |
34 | - } | ||
35 | + pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | ||
36 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
37 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
38 | |||
39 | /* Interrupt line of NIC is connected to GPIO line 36 */ | ||
40 | smc91c111_init(&nd_table[0], 0x04000300, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
42 | } | ||
43 | |||
44 | /* Micron RC28F256P30TFA */ | ||
45 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
46 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
47 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
48 | - error_report("Error registering flash memory"); | ||
49 | - exit(1); | ||
50 | - } | ||
51 | + pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
52 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
54 | |||
55 | /* Interrupt line of NIC is connected to GPIO line 99 */ | ||
56 | smc91c111_init(&nd_table[0], 0x04000300, | ||
57 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/mainstone.c | ||
60 | +++ b/hw/arm/mainstone.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
62 | /* There are two 32MiB flash devices on the board */ | ||
63 | for (i = 0; i < 2; i ++) { | ||
64 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
65 | - if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
66 | - i ? "mainstone.flash1" : "mainstone.flash0", | ||
67 | - MAINSTONE_FLASH_SIZE, | ||
68 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
70 | - error_report("Error registering flash memory"); | ||
71 | - exit(1); | ||
72 | - } | ||
73 | + pflash_cfi01_register(mainstone_flash_base[i], | ||
74 | + i ? "mainstone.flash1" : "mainstone.flash0", | ||
75 | + MAINSTONE_FLASH_SIZE, | ||
76 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
77 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
78 | } | ||
79 | |||
80 | mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS, | ||
81 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/omap_sx1.c | ||
84 | +++ b/hw/arm/omap_sx1.c | ||
85 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
86 | |||
87 | fl_idx = 0; | ||
88 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
89 | - if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
90 | - "omap_sx1.flash0-1", flash_size, | ||
91 | - blk_by_legacy_dinfo(dinfo), | ||
92 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
93 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
94 | - fl_idx); | ||
95 | - } | ||
96 | + pflash_cfi01_register(OMAP_CS0_BASE, | ||
97 | + "omap_sx1.flash0-1", flash_size, | ||
98 | + blk_by_legacy_dinfo(dinfo), | ||
99 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
100 | fl_idx++; | ||
101 | } | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
104 | memory_region_add_subregion(address_space, | ||
105 | OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
106 | |||
107 | - if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
108 | - "omap_sx1.flash1-1", FLASH1_SIZE, | ||
109 | - blk_by_legacy_dinfo(dinfo), | ||
110 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
111 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
112 | - fl_idx); | ||
113 | - } | ||
114 | + pflash_cfi01_register(OMAP_CS1_BASE, | ||
115 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
116 | + blk_by_legacy_dinfo(dinfo), | ||
117 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
118 | fl_idx++; | ||
119 | } else { | ||
120 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
121 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/arm/versatilepb.c | ||
124 | +++ b/hw/arm/versatilepb.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) | ||
126 | /* 0x34000000 NOR Flash */ | ||
127 | |||
128 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
129 | - if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
130 | + pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
131 | VERSATILE_FLASH_SIZE, | ||
132 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
133 | VERSATILE_FLASH_SECT_SIZE, | ||
134 | - 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { | ||
135 | - fprintf(stderr, "qemu: Error registering flash memory.\n"); | ||
136 | - } | ||
137 | + 4, 0x0089, 0x0018, 0x0000, 0x0, 0); | ||
138 | |||
139 | versatile_binfo.ram_size = machine->ram_size; | ||
140 | versatile_binfo.board_id = board_id; | ||
141 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/hw/arm/z2.c | ||
144 | +++ b/hw/arm/z2.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
146 | mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | - if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
151 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
152 | - error_report("Error registering flash memory"); | ||
153 | - exit(1); | ||
154 | - } | ||
155 | + pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
156 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
157 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
158 | |||
159 | /* setup keypad */ | ||
160 | pxa27x_register_keypad(mpu->kp, map, 0x100); | ||
26 | -- | 161 | -- |
27 | 2.20.1 | 162 | 2.34.1 |
28 | 163 | ||
29 | 164 | diff view generated by jsdifflib |
1 | From: Joe Komlodi <joe.komlodi@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The previous naming of the configuration registers made it sound like that if | 3 | To avoid forward-declaring PXA2xxI2CState, declare |
4 | the bits were set the settings would be enabled, while the opposite is true. | 4 | PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype. |
5 | 5 | ||
6 | Signed-off-by: Joe Komlodi <komlodi@xilinx.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1605568264-26376-2-git-send-email-komlodi@xilinx.com | 8 | Message-id: 20230109140306.23161-2-philmd@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/block/m25p80.c | 12 ++++++------ | 11 | include/hw/arm/pxa.h | 6 +++--- |
12 | 1 file changed, 6 insertions(+), 6 deletions(-) | 12 | 1 file changed, 3 insertions(+), 3 deletions(-) |
13 | 13 | ||
14 | diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c | 14 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/block/m25p80.c | 16 | --- a/include/hw/arm/pxa.h |
17 | +++ b/hw/block/m25p80.c | 17 | +++ b/include/hw/arm/pxa.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct FlashPartInfo { | 18 | @@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp, |
19 | #define VCFG_WRAP_SEQUENTIAL 0x2 | 19 | const struct keymap *map, int size); |
20 | #define NVCFG_XIP_MODE_DISABLED (7 << 9) | 20 | |
21 | #define NVCFG_XIP_MODE_MASK (7 << 9) | 21 | /* pxa2xx.c */ |
22 | -#define VCFG_XIP_MODE_ENABLED (1 << 3) | 22 | -typedef struct PXA2xxI2CState PXA2xxI2CState; |
23 | +#define VCFG_XIP_MODE_DISABLED (1 << 3) | 23 | +#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
24 | #define CFG_DUMMY_CLK_LEN 4 | 24 | +OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
25 | #define NVCFG_DUMMY_CLK_POS 12 | 25 | + |
26 | #define VCFG_DUMMY_CLK_POS 4 | 26 | PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base, |
27 | @@ -XXX,XX +XXX,XX @@ typedef struct FlashPartInfo { | 27 | qemu_irq irq, uint32_t page_size); |
28 | #define EVCFG_VPP_ACCELERATOR (1 << 3) | 28 | I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s); |
29 | #define EVCFG_RESET_HOLD_ENABLED (1 << 4) | 29 | |
30 | #define NVCFG_DUAL_IO_MASK (1 << 2) | 30 | -#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
31 | -#define EVCFG_DUAL_IO_ENABLED (1 << 6) | 31 | typedef struct PXA2xxI2SState PXA2xxI2SState; |
32 | +#define EVCFG_DUAL_IO_DISABLED (1 << 6) | 32 | -OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
33 | #define NVCFG_QUAD_IO_MASK (1 << 3) | 33 | |
34 | -#define EVCFG_QUAD_IO_ENABLED (1 << 7) | 34 | #define TYPE_PXA2XX_FIR "pxa2xx-fir" |
35 | +#define EVCFG_QUAD_IO_DISABLED (1 << 7) | 35 | OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR) |
36 | #define NVCFG_4BYTE_ADDR_MASK (1 << 0) | ||
37 | #define NVCFG_LOWER_SEGMENT_MASK (1 << 1) | ||
38 | |||
39 | @@ -XXX,XX +XXX,XX @@ static void reset_memory(Flash *s) | ||
40 | s->volatile_cfg |= VCFG_WRAP_SEQUENTIAL; | ||
41 | if ((s->nonvolatile_cfg & NVCFG_XIP_MODE_MASK) | ||
42 | != NVCFG_XIP_MODE_DISABLED) { | ||
43 | - s->volatile_cfg |= VCFG_XIP_MODE_ENABLED; | ||
44 | + s->volatile_cfg |= VCFG_XIP_MODE_DISABLED; | ||
45 | } | ||
46 | s->volatile_cfg |= deposit32(s->volatile_cfg, | ||
47 | VCFG_DUMMY_CLK_POS, | ||
48 | @@ -XXX,XX +XXX,XX @@ static void reset_memory(Flash *s) | ||
49 | s->enh_volatile_cfg |= EVCFG_VPP_ACCELERATOR; | ||
50 | s->enh_volatile_cfg |= EVCFG_RESET_HOLD_ENABLED; | ||
51 | if (s->nonvolatile_cfg & NVCFG_DUAL_IO_MASK) { | ||
52 | - s->enh_volatile_cfg |= EVCFG_DUAL_IO_ENABLED; | ||
53 | + s->enh_volatile_cfg |= EVCFG_DUAL_IO_DISABLED; | ||
54 | } | ||
55 | if (s->nonvolatile_cfg & NVCFG_QUAD_IO_MASK) { | ||
56 | - s->enh_volatile_cfg |= EVCFG_QUAD_IO_ENABLED; | ||
57 | + s->enh_volatile_cfg |= EVCFG_QUAD_IO_DISABLED; | ||
58 | } | ||
59 | if (!(s->nonvolatile_cfg & NVCFG_4BYTE_ADDR_MASK)) { | ||
60 | s->four_bytes_address_mode = true; | ||
61 | -- | 36 | -- |
62 | 2.20.1 | 37 | 2.34.1 |
63 | 38 | ||
64 | 39 | diff view generated by jsdifflib |
1 | Instead of making the ROM blob name something like: | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | phdr #0: /home/petmay01/linaro/qemu-misc-tests/ldmia-fault.axf | ||
3 | make it a little more self-explanatory for people who don't know | ||
4 | ELF format details: | ||
5 | /home/petmay01/linaro/qemu-misc-tests/ldmia-fault.axf ELF program header segment 0 | ||
6 | 2 | ||
3 | Add a local 'struct omap_gpif_s *' variable to improve readability. | ||
4 | (This also eases next commit conversion). | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-3-philmd@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201129203923.10622-5-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | include/hw/elf_ops.h | 3 ++- | 11 | hw/gpio/omap_gpio.c | 3 ++- |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
13 | 13 | ||
14 | diff --git a/include/hw/elf_ops.h b/include/hw/elf_ops.h | 14 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/elf_ops.h | 16 | --- a/hw/gpio/omap_gpio.c |
17 | +++ b/include/hw/elf_ops.h | 17 | +++ b/hw/gpio/omap_gpio.c |
18 | @@ -XXX,XX +XXX,XX @@ static int glue(load_elf, SZ)(const char *name, int fd, | 18 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
19 | if (mem_size != 0) { | 19 | /* General-Purpose I/O of OMAP1 */ |
20 | if (load_rom) { | 20 | static void omap_gpio_set(void *opaque, int line, int level) |
21 | g_autofree char *label = | 21 | { |
22 | - g_strdup_printf("phdr #%d: %s", i, name); | 22 | - struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1; |
23 | + g_strdup_printf("%s ELF program header segment %d", | 23 | + struct omap_gpif_s *p = opaque; |
24 | + name, i); | 24 | + struct omap_gpio_s *s = &p->omap1; |
25 | 25 | uint16_t prev = s->inputs; | |
26 | /* | 26 | |
27 | * rom_add_elf_program() takes its own reference to | 27 | if (level) |
28 | -- | 28 | -- |
29 | 2.20.1 | 29 | 2.34.1 |
30 | 30 | ||
31 | 31 | diff view generated by jsdifflib |
1 | From: Joe Komlodi <joe.komlodi@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Numonyx chips determine the number of cycles to wait based on bits 7:4 | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | in the volatile configuration register. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Message-id: 20230109140306.23161-4-philmd@linaro.org | |
6 | However, if these bits are 0x0 or 0xF, the number of dummy cycles to | ||
7 | wait is 10 for QIOR and QIOR4 commands or when in QIO mode, and otherwise 8 for | ||
8 | the currently supported fast read commands. [1] | ||
9 | |||
10 | [1] | ||
11 | https://www.micron.com/-/media/client/global/documents/products/data-sheet/nor-flash/serial-nor/mt25q/die-rev-b/mt25q_qlkt_u_02g_cbb_0.pdf?rev=9b167fbf2b3645efba6385949a72e453 | ||
12 | |||
13 | Signed-off-by: Joe Komlodi <komlodi@xilinx.com> | ||
14 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | ||
15 | Message-id: 1605568264-26376-5-git-send-email-komlodi@xilinx.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 7 | --- |
18 | hw/block/m25p80.c | 30 +++++++++++++++++++++++++++--- | 8 | hw/arm/omap1.c | 115 ++++++++++++++++++-------------------- |
19 | 1 file changed, 27 insertions(+), 3 deletions(-) | 9 | hw/arm/omap2.c | 40 ++++++------- |
10 | hw/arm/omap_sx1.c | 2 +- | ||
11 | hw/arm/palm.c | 2 +- | ||
12 | hw/char/omap_uart.c | 7 +-- | ||
13 | hw/display/omap_dss.c | 15 +++-- | ||
14 | hw/display/omap_lcdc.c | 9 ++- | ||
15 | hw/dma/omap_dma.c | 15 +++-- | ||
16 | hw/gpio/omap_gpio.c | 15 +++-- | ||
17 | hw/intc/omap_intc.c | 12 ++-- | ||
18 | hw/misc/omap_gpmc.c | 12 ++-- | ||
19 | hw/misc/omap_l4.c | 7 +-- | ||
20 | hw/misc/omap_sdrc.c | 7 +-- | ||
21 | hw/misc/omap_tap.c | 5 +- | ||
22 | hw/sd/omap_mmc.c | 9 ++- | ||
23 | hw/ssi/omap_spi.c | 7 +-- | ||
24 | hw/timer/omap_gptimer.c | 22 ++++---- | ||
25 | hw/timer/omap_synctimer.c | 4 +- | ||
26 | 18 files changed, 142 insertions(+), 163 deletions(-) | ||
20 | 27 | ||
21 | diff --git a/hw/block/m25p80.c b/hw/block/m25p80.c | 28 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c |
22 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/block/m25p80.c | 30 | --- a/hw/arm/omap1.c |
24 | +++ b/hw/block/m25p80.c | 31 | +++ b/hw/arm/omap1.c |
25 | @@ -XXX,XX +XXX,XX @@ static uint8_t numonyx_mode(Flash *s) | 32 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque) |
33 | |||
34 | static void omap_timer_tick(void *opaque) | ||
35 | { | ||
36 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
37 | + struct omap_mpu_timer_s *timer = opaque; | ||
38 | |||
39 | omap_timer_sync(timer); | ||
40 | omap_timer_fire(timer); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque) | ||
42 | |||
43 | static void omap_timer_clk_update(void *opaque, int line, int on) | ||
44 | { | ||
45 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
46 | + struct omap_mpu_timer_s *timer = opaque; | ||
47 | |||
48 | omap_timer_sync(timer); | ||
49 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
50 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer) | ||
51 | static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
52 | unsigned size) | ||
53 | { | ||
54 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
55 | + struct omap_mpu_timer_s *s = opaque; | ||
56 | |||
57 | if (size != 4) { | ||
58 | return omap_badwidth_read32(opaque, addr); | ||
59 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
60 | static void omap_mpu_timer_write(void *opaque, hwaddr addr, | ||
61 | uint64_t value, unsigned size) | ||
62 | { | ||
63 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
64 | + struct omap_mpu_timer_s *s = opaque; | ||
65 | |||
66 | if (size != 4) { | ||
67 | omap_badwidth_write32(opaque, addr, value); | ||
68 | @@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s { | ||
69 | static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
70 | unsigned size) | ||
71 | { | ||
72 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
73 | + struct omap_watchdog_timer_s *s = opaque; | ||
74 | |||
75 | if (size != 2) { | ||
76 | return omap_badwidth_read16(opaque, addr); | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
78 | static void omap_wd_timer_write(void *opaque, hwaddr addr, | ||
79 | uint64_t value, unsigned size) | ||
80 | { | ||
81 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
82 | + struct omap_watchdog_timer_s *s = opaque; | ||
83 | |||
84 | if (size != 2) { | ||
85 | omap_badwidth_write16(opaque, addr, value); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s { | ||
87 | static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
88 | unsigned size) | ||
89 | { | ||
90 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
91 | + struct omap_32khz_timer_s *s = opaque; | ||
92 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
93 | |||
94 | if (size != 4) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
96 | static void omap_os_timer_write(void *opaque, hwaddr addr, | ||
97 | uint64_t value, unsigned size) | ||
98 | { | ||
99 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
100 | + struct omap_32khz_timer_s *s = opaque; | ||
101 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
102 | |||
103 | if (size != 4) { | ||
104 | @@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory, | ||
105 | static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr, | ||
106 | unsigned size) | ||
107 | { | ||
108 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
109 | + struct omap_mpu_state_s *s = opaque; | ||
110 | uint16_t ret; | ||
111 | |||
112 | if (size != 2) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s, | ||
114 | static void omap_ulpd_pm_write(void *opaque, hwaddr addr, | ||
115 | uint64_t value, unsigned size) | ||
116 | { | ||
117 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
118 | + struct omap_mpu_state_s *s = opaque; | ||
119 | int64_t now, ticks; | ||
120 | int div, mult; | ||
121 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
122 | @@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory, | ||
123 | static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr, | ||
124 | unsigned size) | ||
125 | { | ||
126 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
127 | + struct omap_mpu_state_s *s = opaque; | ||
128 | |||
129 | if (size != 4) { | ||
130 | return omap_badwidth_read32(opaque, addr); | ||
131 | @@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s, | ||
132 | static void omap_pin_cfg_write(void *opaque, hwaddr addr, | ||
133 | uint64_t value, unsigned size) | ||
134 | { | ||
135 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
136 | + struct omap_mpu_state_s *s = opaque; | ||
137 | uint32_t diff; | ||
138 | |||
139 | if (size != 4) { | ||
140 | @@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory, | ||
141 | static uint64_t omap_id_read(void *opaque, hwaddr addr, | ||
142 | unsigned size) | ||
143 | { | ||
144 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
145 | + struct omap_mpu_state_s *s = opaque; | ||
146 | |||
147 | if (size != 4) { | ||
148 | return omap_badwidth_read32(opaque, addr); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu) | ||
150 | static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
151 | unsigned size) | ||
152 | { | ||
153 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
154 | + struct omap_mpu_state_s *s = opaque; | ||
155 | |||
156 | if (size != 4) { | ||
157 | return omap_badwidth_read32(opaque, addr); | ||
158 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
159 | static void omap_mpui_write(void *opaque, hwaddr addr, | ||
160 | uint64_t value, unsigned size) | ||
161 | { | ||
162 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
163 | + struct omap_mpu_state_s *s = opaque; | ||
164 | |||
165 | if (size != 4) { | ||
166 | omap_badwidth_write32(opaque, addr, value); | ||
167 | @@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s { | ||
168 | static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
169 | unsigned size) | ||
170 | { | ||
171 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
172 | + struct omap_tipb_bridge_s *s = opaque; | ||
173 | |||
174 | if (size < 2) { | ||
175 | return omap_badwidth_read16(opaque, addr); | ||
176 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
177 | static void omap_tipb_bridge_write(void *opaque, hwaddr addr, | ||
178 | uint64_t value, unsigned size) | ||
179 | { | ||
180 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
181 | + struct omap_tipb_bridge_s *s = opaque; | ||
182 | |||
183 | if (size < 2) { | ||
184 | omap_badwidth_write16(opaque, addr, value); | ||
185 | @@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init( | ||
186 | static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
187 | unsigned size) | ||
188 | { | ||
189 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
190 | + struct omap_mpu_state_s *s = opaque; | ||
191 | uint32_t ret; | ||
192 | |||
193 | if (size != 4) { | ||
194 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
195 | static void omap_tcmi_write(void *opaque, hwaddr addr, | ||
196 | uint64_t value, unsigned size) | ||
197 | { | ||
198 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
199 | + struct omap_mpu_state_s *s = opaque; | ||
200 | |||
201 | if (size != 4) { | ||
202 | omap_badwidth_write32(opaque, addr, value); | ||
203 | @@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s { | ||
204 | static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
205 | unsigned size) | ||
206 | { | ||
207 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
208 | + struct dpll_ctl_s *s = opaque; | ||
209 | |||
210 | if (size != 2) { | ||
211 | return omap_badwidth_read16(opaque, addr); | ||
212 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
213 | static void omap_dpll_write(void *opaque, hwaddr addr, | ||
214 | uint64_t value, unsigned size) | ||
215 | { | ||
216 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
217 | + struct dpll_ctl_s *s = opaque; | ||
218 | uint16_t diff; | ||
219 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
220 | int div, mult; | ||
221 | @@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory, | ||
222 | static uint64_t omap_clkm_read(void *opaque, hwaddr addr, | ||
223 | unsigned size) | ||
224 | { | ||
225 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
226 | + struct omap_mpu_state_s *s = opaque; | ||
227 | |||
228 | if (size != 2) { | ||
229 | return omap_badwidth_read16(opaque, addr); | ||
230 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s, | ||
231 | static void omap_clkm_write(void *opaque, hwaddr addr, | ||
232 | uint64_t value, unsigned size) | ||
233 | { | ||
234 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
235 | + struct omap_mpu_state_s *s = opaque; | ||
236 | uint16_t diff; | ||
237 | omap_clk clk; | ||
238 | static const char *clkschemename[8] = { | ||
239 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = { | ||
240 | static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr, | ||
241 | unsigned size) | ||
242 | { | ||
243 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
244 | + struct omap_mpu_state_s *s = opaque; | ||
245 | CPUState *cpu = CPU(s->cpu); | ||
246 | |||
247 | if (size != 2) { | ||
248 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s, | ||
249 | static void omap_clkdsp_write(void *opaque, hwaddr addr, | ||
250 | uint64_t value, unsigned size) | ||
251 | { | ||
252 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
253 | + struct omap_mpu_state_s *s = opaque; | ||
254 | uint16_t diff; | ||
255 | |||
256 | if (size != 2) { | ||
257 | @@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s { | ||
258 | |||
259 | static void omap_mpuio_set(void *opaque, int line, int level) | ||
260 | { | ||
261 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
262 | + struct omap_mpuio_s *s = opaque; | ||
263 | uint16_t prev = s->inputs; | ||
264 | |||
265 | if (level) | ||
266 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s) | ||
267 | static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
268 | unsigned size) | ||
269 | { | ||
270 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
271 | + struct omap_mpuio_s *s = opaque; | ||
272 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
273 | uint16_t ret; | ||
274 | |||
275 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
276 | static void omap_mpuio_write(void *opaque, hwaddr addr, | ||
277 | uint64_t value, unsigned size) | ||
278 | { | ||
279 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
280 | + struct omap_mpuio_s *s = opaque; | ||
281 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
282 | uint16_t diff; | ||
283 | int ln; | ||
284 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s) | ||
285 | |||
286 | static void omap_mpuio_onoff(void *opaque, int line, int on) | ||
287 | { | ||
288 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
289 | + struct omap_mpuio_s *s = opaque; | ||
290 | |||
291 | s->clk = on; | ||
292 | if (on) | ||
293 | @@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s) | ||
26 | } | 294 | } |
27 | } | 295 | } |
28 | 296 | ||
29 | +static uint8_t numonyx_extract_cfg_num_dummies(Flash *s) | 297 | -static uint64_t omap_uwire_read(void *opaque, hwaddr addr, |
30 | +{ | 298 | - unsigned size) |
31 | + uint8_t num_dummies; | 299 | +static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size) |
32 | + uint8_t mode; | 300 | { |
33 | + assert(get_man(s) == MAN_NUMONYX); | 301 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; |
34 | + | 302 | + struct omap_uwire_s *s = opaque; |
35 | + mode = numonyx_mode(s); | 303 | int offset = addr & OMAP_MPUI_REG_MASK; |
36 | + num_dummies = extract32(s->volatile_cfg, 4, 4); | 304 | |
37 | + | 305 | if (size != 2) { |
38 | + if (num_dummies == 0x0 || num_dummies == 0xf) { | 306 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr, |
39 | + switch (s->cmd_in_progress) { | 307 | static void omap_uwire_write(void *opaque, hwaddr addr, |
40 | + case QIOR: | 308 | uint64_t value, unsigned size) |
41 | + case QIOR4: | 309 | { |
42 | + num_dummies = 10; | 310 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; |
43 | + break; | 311 | + struct omap_uwire_s *s = opaque; |
44 | + default: | 312 | int offset = addr & OMAP_MPUI_REG_MASK; |
45 | + num_dummies = (mode == MODE_QIO) ? 10 : 8; | 313 | |
46 | + break; | 314 | if (size != 2) { |
47 | + } | 315 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s) |
48 | + } | 316 | } |
49 | + | 317 | } |
50 | + return num_dummies; | 318 | |
51 | +} | 319 | -static uint64_t omap_pwl_read(void *opaque, hwaddr addr, |
52 | + | 320 | - unsigned size) |
53 | static void decode_fast_read_cmd(Flash *s) | 321 | +static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size) |
54 | { | 322 | { |
55 | s->needed_bytes = get_addr_length(s); | 323 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; |
56 | @@ -XXX,XX +XXX,XX @@ static void decode_fast_read_cmd(Flash *s) | 324 | + struct omap_pwl_s *s = opaque; |
57 | s->needed_bytes += 8; | 325 | int offset = addr & OMAP_MPUI_REG_MASK; |
58 | break; | 326 | |
59 | case MAN_NUMONYX: | 327 | if (size != 1) { |
60 | - s->needed_bytes += extract32(s->volatile_cfg, 4, 4); | 328 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr, |
61 | + s->needed_bytes += numonyx_extract_cfg_num_dummies(s); | 329 | static void omap_pwl_write(void *opaque, hwaddr addr, |
62 | break; | 330 | uint64_t value, unsigned size) |
63 | case MAN_MACRONIX: | 331 | { |
64 | if (extract32(s->volatile_cfg, 6, 2) == 1) { | 332 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; |
65 | @@ -XXX,XX +XXX,XX @@ static void decode_dio_read_cmd(Flash *s) | 333 | + struct omap_pwl_s *s = opaque; |
66 | ); | 334 | int offset = addr & OMAP_MPUI_REG_MASK; |
67 | break; | 335 | |
68 | case MAN_NUMONYX: | 336 | if (size != 1) { |
69 | - s->needed_bytes += extract32(s->volatile_cfg, 4, 4); | 337 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s) |
70 | + s->needed_bytes += numonyx_extract_cfg_num_dummies(s); | 338 | |
71 | break; | 339 | static void omap_pwl_clk_update(void *opaque, int line, int on) |
72 | case MAN_MACRONIX: | 340 | { |
73 | switch (extract32(s->volatile_cfg, 6, 2)) { | 341 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; |
74 | @@ -XXX,XX +XXX,XX @@ static void decode_qio_read_cmd(Flash *s) | 342 | + struct omap_pwl_s *s = opaque; |
75 | ); | 343 | |
76 | break; | 344 | s->clk = on; |
77 | case MAN_NUMONYX: | 345 | omap_pwl_update(s); |
78 | - s->needed_bytes += extract32(s->volatile_cfg, 4, 4); | 346 | @@ -XXX,XX +XXX,XX @@ struct omap_pwt_s { |
79 | + s->needed_bytes += numonyx_extract_cfg_num_dummies(s); | 347 | omap_clk clk; |
80 | break; | 348 | }; |
81 | case MAN_MACRONIX: | 349 | |
82 | switch (extract32(s->volatile_cfg, 6, 2)) { | 350 | -static uint64_t omap_pwt_read(void *opaque, hwaddr addr, |
351 | - unsigned size) | ||
352 | +static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size) | ||
353 | { | ||
354 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
355 | + struct omap_pwt_s *s = opaque; | ||
356 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
357 | |||
358 | if (size != 1) { | ||
359 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
360 | static void omap_pwt_write(void *opaque, hwaddr addr, | ||
361 | uint64_t value, unsigned size) | ||
362 | { | ||
363 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
364 | + struct omap_pwt_s *s = opaque; | ||
365 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
366 | |||
367 | if (size != 1) { | ||
368 | @@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s) | ||
369 | printf("%s: conversion failed\n", __func__); | ||
370 | } | ||
371 | |||
372 | -static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
373 | - unsigned size) | ||
374 | +static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size) | ||
375 | { | ||
376 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
377 | + struct omap_rtc_s *s = opaque; | ||
378 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
379 | uint8_t i; | ||
380 | |||
381 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
382 | static void omap_rtc_write(void *opaque, hwaddr addr, | ||
383 | uint64_t value, unsigned size) | ||
384 | { | ||
385 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
386 | + struct omap_rtc_s *s = opaque; | ||
387 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
388 | struct tm new_tm; | ||
389 | time_t ti[2]; | ||
390 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s) | ||
391 | |||
392 | static void omap_mcbsp_source_tick(void *opaque) | ||
393 | { | ||
394 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
395 | + struct omap_mcbsp_s *s = opaque; | ||
396 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
397 | |||
398 | if (!s->rx_rate) | ||
399 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s) | ||
400 | |||
401 | static void omap_mcbsp_sink_tick(void *opaque) | ||
402 | { | ||
403 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
404 | + struct omap_mcbsp_s *s = opaque; | ||
405 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
406 | |||
407 | if (!s->tx_rate) | ||
408 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s) | ||
409 | static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
410 | unsigned size) | ||
411 | { | ||
412 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
413 | + struct omap_mcbsp_s *s = opaque; | ||
414 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
415 | uint16_t ret; | ||
416 | |||
417 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
418 | static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
419 | uint32_t value) | ||
420 | { | ||
421 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
422 | + struct omap_mcbsp_s *s = opaque; | ||
423 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
424 | |||
425 | switch (offset) { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
427 | static void omap_mcbsp_writew(void *opaque, hwaddr addr, | ||
428 | uint32_t value) | ||
429 | { | ||
430 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
431 | + struct omap_mcbsp_s *s = opaque; | ||
432 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
433 | |||
434 | if (offset == 0x04) { /* DXR */ | ||
435 | @@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory, | ||
436 | |||
437 | static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
438 | { | ||
439 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
440 | + struct omap_mcbsp_s *s = opaque; | ||
441 | |||
442 | if (s->rx_rate) { | ||
443 | s->rx_req = s->codec->in.len; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
445 | |||
446 | static void omap_mcbsp_i2s_start(void *opaque, int line, int level) | ||
447 | { | ||
448 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
449 | + struct omap_mcbsp_s *s = opaque; | ||
450 | |||
451 | if (s->tx_rate) { | ||
452 | s->tx_req = s->codec->out.size; | ||
453 | @@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s) | ||
454 | omap_lpg_update(s); | ||
455 | } | ||
456 | |||
457 | -static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
458 | - unsigned size) | ||
459 | +static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size) | ||
460 | { | ||
461 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
462 | + struct omap_lpg_s *s = opaque; | ||
463 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
464 | |||
465 | if (size != 1) { | ||
466 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
467 | static void omap_lpg_write(void *opaque, hwaddr addr, | ||
468 | uint64_t value, unsigned size) | ||
469 | { | ||
470 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
471 | + struct omap_lpg_s *s = opaque; | ||
472 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
473 | |||
474 | if (size != 1) { | ||
475 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = { | ||
476 | |||
477 | static void omap_lpg_clk_update(void *opaque, int line, int on) | ||
478 | { | ||
479 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
480 | + struct omap_lpg_s *s = opaque; | ||
481 | |||
482 | s->clk = on; | ||
483 | omap_lpg_update(s); | ||
484 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory, | ||
485 | /* General chip reset */ | ||
486 | static void omap1_mpu_reset(void *opaque) | ||
487 | { | ||
488 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
489 | + struct omap_mpu_state_s *mpu = opaque; | ||
490 | |||
491 | omap_dma_reset(mpu->dma); | ||
492 | omap_mpu_timer_reset(mpu->timer[0]); | ||
493 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory, | ||
494 | |||
495 | void omap_mpu_wakeup(void *opaque, int irq, int req) | ||
496 | { | ||
497 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
498 | + struct omap_mpu_state_s *mpu = opaque; | ||
499 | CPUState *cpu = CPU(mpu->cpu); | ||
500 | |||
501 | if (cpu->halted) { | ||
502 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
503 | index XXXXXXX..XXXXXXX 100644 | ||
504 | --- a/hw/arm/omap2.c | ||
505 | +++ b/hw/arm/omap2.c | ||
506 | @@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s) | ||
507 | |||
508 | static void omap_eac_in_cb(void *opaque, int avail_b) | ||
509 | { | ||
510 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
511 | + struct omap_eac_s *s = opaque; | ||
512 | |||
513 | s->codec.rxavail = avail_b >> 2; | ||
514 | omap_eac_in_refill(s); | ||
515 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b) | ||
516 | |||
517 | static void omap_eac_out_cb(void *opaque, int free_b) | ||
518 | { | ||
519 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
520 | + struct omap_eac_s *s = opaque; | ||
521 | |||
522 | s->codec.txavail = free_b >> 2; | ||
523 | if (s->codec.txlen) | ||
524 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s) | ||
525 | omap_eac_interrupt_update(s); | ||
526 | } | ||
527 | |||
528 | -static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
529 | - unsigned size) | ||
530 | +static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size) | ||
531 | { | ||
532 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
533 | + struct omap_eac_s *s = opaque; | ||
534 | uint32_t ret; | ||
535 | |||
536 | if (size != 2) { | ||
537 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
538 | static void omap_eac_write(void *opaque, hwaddr addr, | ||
539 | uint64_t value, unsigned size) | ||
540 | { | ||
541 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
542 | + struct omap_eac_s *s = opaque; | ||
543 | |||
544 | if (size != 2) { | ||
545 | omap_badwidth_write16(opaque, addr, value); | ||
546 | @@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s) | ||
547 | static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
548 | unsigned size) | ||
549 | { | ||
550 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
551 | + struct omap_sti_s *s = opaque; | ||
552 | |||
553 | if (size != 4) { | ||
554 | return omap_badwidth_read32(opaque, addr); | ||
555 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
556 | static void omap_sti_write(void *opaque, hwaddr addr, | ||
557 | uint64_t value, unsigned size) | ||
558 | { | ||
559 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
560 | + struct omap_sti_s *s = opaque; | ||
561 | |||
562 | if (size != 4) { | ||
563 | omap_badwidth_write32(opaque, addr, value); | ||
564 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = { | ||
565 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
566 | }; | ||
567 | |||
568 | -static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
569 | - unsigned size) | ||
570 | +static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size) | ||
571 | { | ||
572 | OMAP_BAD_REG(addr); | ||
573 | return 0; | ||
574 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
575 | static void omap_sti_fifo_write(void *opaque, hwaddr addr, | ||
576 | uint64_t value, unsigned size) | ||
577 | { | ||
578 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
579 | + struct omap_sti_s *s = opaque; | ||
580 | int ch = addr >> 6; | ||
581 | uint8_t byte = value; | ||
582 | |||
583 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom) | ||
584 | static uint64_t omap_prcm_read(void *opaque, hwaddr addr, | ||
585 | unsigned size) | ||
586 | { | ||
587 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
588 | + struct omap_prcm_s *s = opaque; | ||
589 | uint32_t ret; | ||
590 | |||
591 | if (size != 4) { | ||
592 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s) | ||
593 | static void omap_prcm_write(void *opaque, hwaddr addr, | ||
594 | uint64_t value, unsigned size) | ||
595 | { | ||
596 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
597 | + struct omap_prcm_s *s = opaque; | ||
598 | |||
599 | if (size != 4) { | ||
600 | omap_badwidth_write32(opaque, addr, value); | ||
601 | @@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s { | ||
602 | static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
603 | { | ||
604 | |||
605 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
606 | + struct omap_sysctl_s *s = opaque; | ||
607 | int pad_offset, byte_offset; | ||
608 | int value; | ||
609 | |||
610 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
611 | |||
612 | static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
613 | { | ||
614 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
615 | + struct omap_sysctl_s *s = opaque; | ||
616 | |||
617 | switch (addr) { | ||
618 | case 0x000: /* CONTROL_REVISION */ | ||
619 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
620 | return 0; | ||
621 | } | ||
622 | |||
623 | -static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
624 | - uint32_t value) | ||
625 | +static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value) | ||
626 | { | ||
627 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
628 | + struct omap_sysctl_s *s = opaque; | ||
629 | int pad_offset, byte_offset; | ||
630 | int prev_value; | ||
631 | |||
632 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
633 | } | ||
634 | } | ||
635 | |||
636 | -static void omap_sysctl_write(void *opaque, hwaddr addr, | ||
637 | - uint32_t value) | ||
638 | +static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value) | ||
639 | { | ||
640 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
641 | + struct omap_sysctl_s *s = opaque; | ||
642 | |||
643 | switch (addr) { | ||
644 | case 0x000: /* CONTROL_REVISION */ | ||
645 | @@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta, | ||
646 | /* General chip reset */ | ||
647 | static void omap2_mpu_reset(void *opaque) | ||
648 | { | ||
649 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
650 | + struct omap_mpu_state_s *mpu = opaque; | ||
651 | |||
652 | omap_dma_reset(mpu->dma); | ||
653 | omap_prcm_reset(mpu->prcm); | ||
654 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
655 | index XXXXXXX..XXXXXXX 100644 | ||
656 | --- a/hw/arm/omap_sx1.c | ||
657 | +++ b/hw/arm/omap_sx1.c | ||
658 | @@ -XXX,XX +XXX,XX @@ | ||
659 | static uint64_t static_read(void *opaque, hwaddr offset, | ||
660 | unsigned size) | ||
661 | { | ||
662 | - uint32_t *val = (uint32_t *) opaque; | ||
663 | + uint32_t *val = opaque; | ||
664 | uint32_t mask = (4 / size) - 1; | ||
665 | |||
666 | return *val >> ((offset & mask) << 3); | ||
667 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c | ||
668 | index XXXXXXX..XXXXXXX 100644 | ||
669 | --- a/hw/arm/palm.c | ||
670 | +++ b/hw/arm/palm.c | ||
671 | @@ -XXX,XX +XXX,XX @@ static struct { | ||
672 | |||
673 | static void palmte_button_event(void *opaque, int keycode) | ||
674 | { | ||
675 | - struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque; | ||
676 | + struct omap_mpu_state_s *cpu = opaque; | ||
677 | |||
678 | if (palmte_keymap[keycode & 0x7f].row != -1) | ||
679 | omap_mpuio_key(cpu->mpuio, | ||
680 | diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c | ||
681 | index XXXXXXX..XXXXXXX 100644 | ||
682 | --- a/hw/char/omap_uart.c | ||
683 | +++ b/hw/char/omap_uart.c | ||
684 | @@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base, | ||
685 | return s; | ||
686 | } | ||
687 | |||
688 | -static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
689 | - unsigned size) | ||
690 | +static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size) | ||
691 | { | ||
692 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
693 | + struct omap_uart_s *s = opaque; | ||
694 | |||
695 | if (size == 4) { | ||
696 | return omap_badwidth_read8(opaque, addr); | ||
697 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
698 | static void omap_uart_write(void *opaque, hwaddr addr, | ||
699 | uint64_t value, unsigned size) | ||
700 | { | ||
701 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
702 | + struct omap_uart_s *s = opaque; | ||
703 | |||
704 | if (size == 4) { | ||
705 | omap_badwidth_write8(opaque, addr, value); | ||
706 | diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c | ||
707 | index XXXXXXX..XXXXXXX 100644 | ||
708 | --- a/hw/display/omap_dss.c | ||
709 | +++ b/hw/display/omap_dss.c | ||
710 | @@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s) | ||
711 | static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
712 | unsigned size) | ||
713 | { | ||
714 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
715 | + struct omap_dss_s *s = opaque; | ||
716 | |||
717 | if (size != 4) { | ||
718 | return omap_badwidth_read32(opaque, addr); | ||
719 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
720 | static void omap_diss_write(void *opaque, hwaddr addr, | ||
721 | uint64_t value, unsigned size) | ||
722 | { | ||
723 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
724 | + struct omap_dss_s *s = opaque; | ||
725 | |||
726 | if (size != 4) { | ||
727 | omap_badwidth_write32(opaque, addr, value); | ||
728 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = { | ||
729 | static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
730 | unsigned size) | ||
731 | { | ||
732 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
733 | + struct omap_dss_s *s = opaque; | ||
734 | |||
735 | if (size != 4) { | ||
736 | return omap_badwidth_read32(opaque, addr); | ||
737 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
738 | static void omap_disc_write(void *opaque, hwaddr addr, | ||
739 | uint64_t value, unsigned size) | ||
740 | { | ||
741 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
742 | + struct omap_dss_s *s = opaque; | ||
743 | |||
744 | if (size != 4) { | ||
745 | omap_badwidth_write32(opaque, addr, value); | ||
746 | @@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s) | ||
747 | omap_dispc_interrupt_update(s); | ||
748 | } | ||
749 | |||
750 | -static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
751 | - unsigned size) | ||
752 | +static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size) | ||
753 | { | ||
754 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
755 | + struct omap_dss_s *s = opaque; | ||
756 | |||
757 | if (size != 4) { | ||
758 | return omap_badwidth_read32(opaque, addr); | ||
759 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
760 | static void omap_rfbi_write(void *opaque, hwaddr addr, | ||
761 | uint64_t value, unsigned size) | ||
762 | { | ||
763 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
764 | + struct omap_dss_s *s = opaque; | ||
765 | |||
766 | if (size != 4) { | ||
767 | omap_badwidth_write32(opaque, addr, value); | ||
768 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
769 | index XXXXXXX..XXXXXXX 100644 | ||
770 | --- a/hw/display/omap_lcdc.c | ||
771 | +++ b/hw/display/omap_lcdc.c | ||
772 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
773 | |||
774 | static void omap_update_display(void *opaque) | ||
775 | { | ||
776 | - struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
777 | + struct omap_lcd_panel_s *omap_lcd = opaque; | ||
778 | DisplaySurface *surface; | ||
779 | drawfn draw_line; | ||
780 | int size, height, first, last; | ||
781 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) { | ||
782 | } | ||
783 | } | ||
784 | |||
785 | -static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
786 | - unsigned size) | ||
787 | +static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size) | ||
788 | { | ||
789 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
790 | + struct omap_lcd_panel_s *s = opaque; | ||
791 | |||
792 | switch (addr) { | ||
793 | case 0x00: /* LCD_CONTROL */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
795 | static void omap_lcdc_write(void *opaque, hwaddr addr, | ||
796 | uint64_t value, unsigned size) | ||
797 | { | ||
798 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
799 | + struct omap_lcd_panel_s *s = opaque; | ||
800 | |||
801 | switch (addr) { | ||
802 | case 0x00: /* LCD_CONTROL */ | ||
803 | diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c | ||
804 | index XXXXXXX..XXXXXXX 100644 | ||
805 | --- a/hw/dma/omap_dma.c | ||
806 | +++ b/hw/dma/omap_dma.c | ||
807 | @@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset, | ||
808 | return 0; | ||
809 | } | ||
810 | |||
811 | -static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
812 | - unsigned size) | ||
813 | +static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size) | ||
814 | { | ||
815 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
816 | + struct omap_dma_s *s = opaque; | ||
817 | int reg, ch; | ||
818 | uint16_t ret; | ||
819 | |||
820 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
821 | static void omap_dma_write(void *opaque, hwaddr addr, | ||
822 | uint64_t value, unsigned size) | ||
823 | { | ||
824 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
825 | + struct omap_dma_s *s = opaque; | ||
826 | int reg, ch; | ||
827 | |||
828 | if (size != 2) { | ||
829 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = { | ||
830 | |||
831 | static void omap_dma_request(void *opaque, int drq, int req) | ||
832 | { | ||
833 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
834 | + struct omap_dma_s *s = opaque; | ||
835 | /* The request pins are level triggered in QEMU. */ | ||
836 | if (req) { | ||
837 | if (~s->dma->drqbmp & (1ULL << drq)) { | ||
838 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req) | ||
839 | /* XXX: this won't be needed once soc_dma knows about clocks. */ | ||
840 | static void omap_dma_clk_update(void *opaque, int line, int on) | ||
841 | { | ||
842 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
843 | + struct omap_dma_s *s = opaque; | ||
844 | int i; | ||
845 | |||
846 | s->dma->freq = omap_clk_getrate(s->clk); | ||
847 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s) | ||
848 | static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
849 | unsigned size) | ||
850 | { | ||
851 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
852 | + struct omap_dma_s *s = opaque; | ||
853 | int irqn = 0, chnum; | ||
854 | struct omap_dma_channel_s *ch; | ||
855 | |||
856 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
857 | static void omap_dma4_write(void *opaque, hwaddr addr, | ||
858 | uint64_t value, unsigned size) | ||
859 | { | ||
860 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
861 | + struct omap_dma_s *s = opaque; | ||
862 | int chnum, irqn = 0; | ||
863 | struct omap_dma_channel_s *ch; | ||
864 | |||
865 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
866 | index XXXXXXX..XXXXXXX 100644 | ||
867 | --- a/hw/gpio/omap_gpio.c | ||
868 | +++ b/hw/gpio/omap_gpio.c | ||
869 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level) | ||
870 | static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
871 | unsigned size) | ||
872 | { | ||
873 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
874 | + struct omap_gpio_s *s = opaque; | ||
875 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
876 | |||
877 | if (size != 2) { | ||
878 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
879 | static void omap_gpio_write(void *opaque, hwaddr addr, | ||
880 | uint64_t value, unsigned size) | ||
881 | { | ||
882 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
883 | + struct omap_gpio_s *s = opaque; | ||
884 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
885 | uint16_t diff; | ||
886 | int ln; | ||
887 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s) | ||
888 | |||
889 | static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
890 | { | ||
891 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
892 | + struct omap2_gpio_s *s = opaque; | ||
893 | |||
894 | switch (addr) { | ||
895 | case 0x00: /* GPIO_REVISION */ | ||
896 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
897 | static void omap2_gpio_module_write(void *opaque, hwaddr addr, | ||
898 | uint32_t value) | ||
899 | { | ||
900 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
901 | + struct omap2_gpio_s *s = opaque; | ||
902 | uint32_t diff; | ||
903 | int ln; | ||
904 | |||
905 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
906 | s->gpo = 0; | ||
907 | } | ||
908 | |||
909 | -static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
910 | - unsigned size) | ||
911 | +static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
912 | { | ||
913 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
914 | + struct omap2_gpif_s *s = opaque; | ||
915 | |||
916 | switch (addr) { | ||
917 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
918 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
919 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
920 | uint64_t value, unsigned size) | ||
921 | { | ||
922 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
923 | + struct omap2_gpif_s *s = opaque; | ||
924 | |||
925 | switch (addr) { | ||
926 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
927 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
928 | index XXXXXXX..XXXXXXX 100644 | ||
929 | --- a/hw/intc/omap_intc.c | ||
930 | +++ b/hw/intc/omap_intc.c | ||
931 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
932 | |||
933 | static void omap_set_intr(void *opaque, int irq, int req) | ||
934 | { | ||
935 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
936 | + struct omap_intr_handler_s *ih = opaque; | ||
937 | uint32_t rise; | ||
938 | |||
939 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
940 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
941 | /* Simplified version with no edge detection */ | ||
942 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
943 | { | ||
944 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
945 | + struct omap_intr_handler_s *ih = opaque; | ||
946 | uint32_t rise; | ||
947 | |||
948 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
949 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
950 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
951 | unsigned size) | ||
952 | { | ||
953 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
954 | + struct omap_intr_handler_s *s = opaque; | ||
955 | int i, offset = addr; | ||
956 | int bank_no = offset >> 8; | ||
957 | int line_no; | ||
958 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
959 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
960 | uint64_t value, unsigned size) | ||
961 | { | ||
962 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
963 | + struct omap_intr_handler_s *s = opaque; | ||
964 | int i, offset = addr; | ||
965 | int bank_no = offset >> 8; | ||
966 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
967 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
968 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
969 | unsigned size) | ||
970 | { | ||
971 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
972 | + struct omap_intr_handler_s *s = opaque; | ||
973 | int offset = addr; | ||
974 | int bank_no, line_no; | ||
975 | struct omap_intr_handler_bank_s *bank = NULL; | ||
976 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
977 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
978 | uint64_t value, unsigned size) | ||
979 | { | ||
980 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
981 | + struct omap_intr_handler_s *s = opaque; | ||
982 | int offset = addr; | ||
983 | int bank_no, line_no; | ||
984 | struct omap_intr_handler_bank_s *bank = NULL; | ||
985 | diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c | ||
986 | index XXXXXXX..XXXXXXX 100644 | ||
987 | --- a/hw/misc/omap_gpmc.c | ||
988 | +++ b/hw/misc/omap_gpmc.c | ||
989 | @@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value) | ||
990 | static uint64_t omap_nand_read(void *opaque, hwaddr addr, | ||
991 | unsigned size) | ||
992 | { | ||
993 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
994 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
995 | uint64_t v; | ||
996 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
997 | switch (omap_gpmc_devsize(f)) { | ||
998 | @@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value, | ||
999 | static void omap_nand_write(void *opaque, hwaddr addr, | ||
1000 | uint64_t value, unsigned size) | ||
1001 | { | ||
1002 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
1003 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
1004 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
1005 | omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size); | ||
1006 | } | ||
1007 | @@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s) | ||
1008 | static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1009 | unsigned size) | ||
1010 | { | ||
1011 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1012 | + struct omap_gpmc_s *s = opaque; | ||
1013 | uint32_t data; | ||
1014 | if (s->prefetch.config1 & 1) { | ||
1015 | /* The TRM doesn't define the behaviour if you read from the | ||
1016 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1017 | static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr, | ||
1018 | uint64_t value, unsigned size) | ||
1019 | { | ||
1020 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1021 | + struct omap_gpmc_s *s = opaque; | ||
1022 | int cs = prefetch_cs(s->prefetch.config1); | ||
1023 | if ((s->prefetch.config1 & 1) == 0) { | ||
1024 | /* The TRM doesn't define the behaviour of writing to the | ||
1025 | @@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr) | ||
1026 | static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1027 | unsigned size) | ||
1028 | { | ||
1029 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1030 | + struct omap_gpmc_s *s = opaque; | ||
1031 | int cs; | ||
1032 | struct omap_gpmc_cs_file_s *f; | ||
1033 | |||
1034 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1035 | static void omap_gpmc_write(void *opaque, hwaddr addr, | ||
1036 | uint64_t value, unsigned size) | ||
1037 | { | ||
1038 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1039 | + struct omap_gpmc_s *s = opaque; | ||
1040 | int cs; | ||
1041 | struct omap_gpmc_cs_file_s *f; | ||
1042 | |||
1043 | diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c | ||
1044 | index XXXXXXX..XXXXXXX 100644 | ||
1045 | --- a/hw/misc/omap_l4.c | ||
1046 | +++ b/hw/misc/omap_l4.c | ||
1047 | @@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta, | ||
1048 | return ta->start[region].size; | ||
1049 | } | ||
1050 | |||
1051 | -static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1052 | - unsigned size) | ||
1053 | +static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size) | ||
1054 | { | ||
1055 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1056 | + struct omap_target_agent_s *s = opaque; | ||
1057 | |||
1058 | if (size != 2) { | ||
1059 | return omap_badwidth_read16(opaque, addr); | ||
1060 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1061 | static void omap_l4ta_write(void *opaque, hwaddr addr, | ||
1062 | uint64_t value, unsigned size) | ||
1063 | { | ||
1064 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1065 | + struct omap_target_agent_s *s = opaque; | ||
1066 | |||
1067 | if (size != 4) { | ||
1068 | omap_badwidth_write32(opaque, addr, value); | ||
1069 | diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c | ||
1070 | index XXXXXXX..XXXXXXX 100644 | ||
1071 | --- a/hw/misc/omap_sdrc.c | ||
1072 | +++ b/hw/misc/omap_sdrc.c | ||
1073 | @@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s) | ||
1074 | s->config = 0x10; | ||
1075 | } | ||
1076 | |||
1077 | -static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1078 | - unsigned size) | ||
1079 | +static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size) | ||
1080 | { | ||
1081 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1082 | + struct omap_sdrc_s *s = opaque; | ||
1083 | |||
1084 | if (size != 4) { | ||
1085 | return omap_badwidth_read32(opaque, addr); | ||
1086 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1087 | static void omap_sdrc_write(void *opaque, hwaddr addr, | ||
1088 | uint64_t value, unsigned size) | ||
1089 | { | ||
1090 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1091 | + struct omap_sdrc_s *s = opaque; | ||
1092 | |||
1093 | if (size != 4) { | ||
1094 | omap_badwidth_write32(opaque, addr, value); | ||
1095 | diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c | ||
1096 | index XXXXXXX..XXXXXXX 100644 | ||
1097 | --- a/hw/misc/omap_tap.c | ||
1098 | +++ b/hw/misc/omap_tap.c | ||
1099 | @@ -XXX,XX +XXX,XX @@ | ||
1100 | #include "hw/arm/omap.h" | ||
1101 | |||
1102 | /* TEST-Chip-level TAP */ | ||
1103 | -static uint64_t omap_tap_read(void *opaque, hwaddr addr, | ||
1104 | - unsigned size) | ||
1105 | +static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size) | ||
1106 | { | ||
1107 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
1108 | + struct omap_mpu_state_s *s = opaque; | ||
1109 | |||
1110 | if (size != 4) { | ||
1111 | return omap_badwidth_read32(opaque, addr); | ||
1112 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
1113 | index XXXXXXX..XXXXXXX 100644 | ||
1114 | --- a/hw/sd/omap_mmc.c | ||
1115 | +++ b/hw/sd/omap_mmc.c | ||
1116 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
1117 | device_cold_reset(DEVICE(host->card)); | ||
1118 | } | ||
1119 | |||
1120 | -static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
1121 | - unsigned size) | ||
1122 | +static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size) | ||
1123 | { | ||
1124 | uint16_t i; | ||
1125 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1126 | + struct omap_mmc_s *s = opaque; | ||
1127 | |||
1128 | if (size != 2) { | ||
1129 | return omap_badwidth_read16(opaque, offset); | ||
1130 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset, | ||
1131 | uint64_t value, unsigned size) | ||
1132 | { | ||
1133 | int i; | ||
1134 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1135 | + struct omap_mmc_s *s = opaque; | ||
1136 | |||
1137 | if (size != 2) { | ||
1138 | omap_badwidth_write16(opaque, offset, value); | ||
1139 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = { | ||
1140 | |||
1141 | static void omap_mmc_cover_cb(void *opaque, int line, int level) | ||
1142 | { | ||
1143 | - struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; | ||
1144 | + struct omap_mmc_s *host = opaque; | ||
1145 | |||
1146 | if (!host->cdet_state && level) { | ||
1147 | host->status |= 0x0002; | ||
1148 | diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c | ||
1149 | index XXXXXXX..XXXXXXX 100644 | ||
1150 | --- a/hw/ssi/omap_spi.c | ||
1151 | +++ b/hw/ssi/omap_spi.c | ||
1152 | @@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s) | ||
1153 | omap_mcspi_interrupt_update(s); | ||
1154 | } | ||
1155 | |||
1156 | -static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1157 | - unsigned size) | ||
1158 | +static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size) | ||
1159 | { | ||
1160 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1161 | + struct omap_mcspi_s *s = opaque; | ||
1162 | int ch = 0; | ||
1163 | uint32_t ret; | ||
1164 | |||
1165 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1166 | static void omap_mcspi_write(void *opaque, hwaddr addr, | ||
1167 | uint64_t value, unsigned size) | ||
1168 | { | ||
1169 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1170 | + struct omap_mcspi_s *s = opaque; | ||
1171 | int ch = 0; | ||
1172 | |||
1173 | if (size != 4) { | ||
1174 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | ||
1175 | index XXXXXXX..XXXXXXX 100644 | ||
1176 | --- a/hw/timer/omap_gptimer.c | ||
1177 | +++ b/hw/timer/omap_gptimer.c | ||
1178 | @@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer) | ||
1179 | |||
1180 | static void omap_gp_timer_tick(void *opaque) | ||
1181 | { | ||
1182 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1183 | + struct omap_gp_timer_s *timer = opaque; | ||
1184 | |||
1185 | if (!timer->ar) { | ||
1186 | timer->st = 0; | ||
1187 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque) | ||
1188 | |||
1189 | static void omap_gp_timer_match(void *opaque) | ||
1190 | { | ||
1191 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1192 | + struct omap_gp_timer_s *timer = opaque; | ||
1193 | |||
1194 | if (timer->trigger == gpt_trigger_both) | ||
1195 | omap_gp_timer_trigger(timer); | ||
1196 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque) | ||
1197 | |||
1198 | static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1199 | { | ||
1200 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1201 | + struct omap_gp_timer_s *s = opaque; | ||
1202 | int trigger; | ||
1203 | |||
1204 | switch (s->capture) { | ||
1205 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1206 | |||
1207 | static void omap_gp_timer_clk_update(void *opaque, int line, int on) | ||
1208 | { | ||
1209 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1210 | + struct omap_gp_timer_s *timer = opaque; | ||
1211 | |||
1212 | omap_gp_timer_sync(timer); | ||
1213 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
1214 | @@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s) | ||
1215 | |||
1216 | static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1217 | { | ||
1218 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1219 | + struct omap_gp_timer_s *s = opaque; | ||
1220 | |||
1221 | switch (addr) { | ||
1222 | case 0x00: /* TIDR */ | ||
1223 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1224 | |||
1225 | static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1226 | { | ||
1227 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1228 | + struct omap_gp_timer_s *s = opaque; | ||
1229 | uint32_t ret; | ||
1230 | |||
1231 | if (addr & 2) | ||
1232 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1233 | } | ||
1234 | } | ||
1235 | |||
1236 | -static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1237 | - uint32_t value) | ||
1238 | +static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value) | ||
1239 | { | ||
1240 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1241 | + struct omap_gp_timer_s *s = opaque; | ||
1242 | |||
1243 | switch (addr) { | ||
1244 | case 0x00: /* TIDR */ | ||
1245 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
1246 | } | ||
1247 | } | ||
1248 | |||
1249 | -static void omap_gp_timer_writeh(void *opaque, hwaddr addr, | ||
1250 | - uint32_t value) | ||
1251 | +static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value) | ||
1252 | { | ||
1253 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1254 | + struct omap_gp_timer_s *s = opaque; | ||
1255 | |||
1256 | if (addr & 2) | ||
1257 | omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh); | ||
1258 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c | ||
1259 | index XXXXXXX..XXXXXXX 100644 | ||
1260 | --- a/hw/timer/omap_synctimer.c | ||
1261 | +++ b/hw/timer/omap_synctimer.c | ||
1262 | @@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s) | ||
1263 | |||
1264 | static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1265 | { | ||
1266 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1267 | + struct omap_synctimer_s *s = opaque; | ||
1268 | |||
1269 | switch (addr) { | ||
1270 | case 0x00: /* 32KSYNCNT_REV */ | ||
1271 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) | ||
1272 | |||
1273 | static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) | ||
1274 | { | ||
1275 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; | ||
1276 | + struct omap_synctimer_s *s = opaque; | ||
1277 | uint32_t ret; | ||
1278 | |||
1279 | if (addr & 2) | ||
83 | -- | 1280 | -- |
84 | 2.20.1 | 1281 | 2.34.1 |
85 | 1282 | ||
86 | 1283 | diff view generated by jsdifflib |
1 | In rom_check_and_register_reset() we detect overlaps by looking at | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | whether the ROM blob we're currently examining is in the same address | ||
3 | space and starts before the previous ROM blob ends. (This works | ||
4 | because the ROM list is kept sorted in order by AddressSpace and then | ||
5 | by address.) | ||
6 | 2 | ||
7 | Instead of keeping the AddressSpace and last address of the previous ROM | 3 | Following docs/devel/style.rst guidelines, rename omap_gpif_s -> |
8 | blob in local variables, just keep a pointer to it. | 4 | Omap1GpioState. This also remove a use of 'struct' in the |
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
9 | 6 | ||
10 | This will allow us to print more useful information when we do detect | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | an overlap. | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20230109140306.23161-5-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/omap.h | 6 +++--- | ||
13 | hw/gpio/omap_gpio.c | 16 ++++++++-------- | ||
14 | 2 files changed, 11 insertions(+), 11 deletions(-) | ||
12 | 15 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20201129203923.10622-2-peter.maydell@linaro.org | ||
16 | --- | ||
17 | hw/core/loader.c | 23 +++++++++++++++-------- | ||
18 | 1 file changed, 15 insertions(+), 8 deletions(-) | ||
19 | |||
20 | diff --git a/hw/core/loader.c b/hw/core/loader.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/core/loader.c | 18 | --- a/include/hw/arm/omap.h |
23 | +++ b/hw/core/loader.c | 19 | +++ b/include/hw/arm/omap.h |
24 | @@ -XXX,XX +XXX,XX @@ static void rom_reset(void *unused) | 20 | @@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk); |
21 | |||
22 | /* omap_gpio.c */ | ||
23 | #define TYPE_OMAP1_GPIO "omap-gpio" | ||
24 | -DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO, | ||
25 | +typedef struct Omap1GpioState Omap1GpioState; | ||
26 | +DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, | ||
27 | TYPE_OMAP1_GPIO) | ||
28 | |||
29 | #define TYPE_OMAP2_GPIO "omap2-gpio" | ||
30 | DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | ||
31 | TYPE_OMAP2_GPIO) | ||
32 | |||
33 | -typedef struct omap_gpif_s omap_gpif; | ||
34 | typedef struct omap2_gpif_s omap2_gpif; | ||
35 | |||
36 | /* TODO: clock framework (see above) */ | ||
37 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk); | ||
38 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
39 | |||
40 | void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
41 | void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
42 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/gpio/omap_gpio.c | ||
45 | +++ b/hw/gpio/omap_gpio.c | ||
46 | @@ -XXX,XX +XXX,XX @@ struct omap_gpio_s { | ||
47 | uint16_t pins; | ||
48 | }; | ||
49 | |||
50 | -struct omap_gpif_s { | ||
51 | +struct Omap1GpioState { | ||
52 | SysBusDevice parent_obj; | ||
53 | |||
54 | MemoryRegion iomem; | ||
55 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { | ||
56 | /* General-Purpose I/O of OMAP1 */ | ||
57 | static void omap_gpio_set(void *opaque, int line, int level) | ||
58 | { | ||
59 | - struct omap_gpif_s *p = opaque; | ||
60 | + Omap1GpioState *p = opaque; | ||
61 | struct omap_gpio_s *s = &p->omap1; | ||
62 | uint16_t prev = s->inputs; | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = { | ||
65 | |||
66 | static void omap_gpif_reset(DeviceState *dev) | ||
67 | { | ||
68 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
69 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
70 | |||
71 | omap_gpio_reset(&s->omap1); | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = { | ||
74 | static void omap_gpio_init(Object *obj) | ||
75 | { | ||
76 | DeviceState *dev = DEVICE(obj); | ||
77 | - struct omap_gpif_s *s = OMAP1_GPIO(obj); | ||
78 | + Omap1GpioState *s = OMAP1_GPIO(obj); | ||
79 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
80 | |||
81 | qdev_init_gpio_in(dev, omap_gpio_set, 16); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj) | ||
83 | |||
84 | static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
87 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
88 | |||
89 | if (!s->clk) { | ||
90 | error_setg(errp, "omap-gpio: clk not connected"); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
25 | } | 92 | } |
26 | } | 93 | } |
27 | 94 | ||
28 | +/* Return true if two consecutive ROMs in the ROM list overlap */ | 95 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk) |
29 | +static bool roms_overlap(Rom *last_rom, Rom *this_rom) | 96 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk) |
30 | +{ | ||
31 | + if (!last_rom) { | ||
32 | + return false; | ||
33 | + } | ||
34 | + return last_rom->as == this_rom->as && | ||
35 | + last_rom->addr + last_rom->romsize > this_rom->addr; | ||
36 | +} | ||
37 | + | ||
38 | int rom_check_and_register_reset(void) | ||
39 | { | 97 | { |
40 | - hwaddr addr = 0; | 98 | gpio->clk = clk; |
41 | MemoryRegionSection section; | 99 | } |
42 | - Rom *rom; | 100 | |
43 | - AddressSpace *as = NULL; | 101 | static Property omap_gpio_properties[] = { |
44 | + Rom *rom, *last_rom = NULL; | 102 | - DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0), |
45 | 103 | + DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0), | |
46 | QTAILQ_FOREACH(rom, &roms, next) { | 104 | DEFINE_PROP_END_OF_LIST(), |
47 | if (rom->fw_file) { | 105 | }; |
48 | continue; | 106 | |
49 | } | 107 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data) |
50 | if (!rom->mr) { | 108 | static const TypeInfo omap_gpio_info = { |
51 | - if ((addr > rom->addr) && (as == rom->as)) { | 109 | .name = TYPE_OMAP1_GPIO, |
52 | + if (roms_overlap(last_rom, rom)) { | 110 | .parent = TYPE_SYS_BUS_DEVICE, |
53 | fprintf(stderr, "rom: requested regions overlap " | 111 | - .instance_size = sizeof(struct omap_gpif_s), |
54 | "(rom %s. free=0x" TARGET_FMT_plx | 112 | + .instance_size = sizeof(Omap1GpioState), |
55 | ", addr=0x" TARGET_FMT_plx ")\n", | 113 | .instance_init = omap_gpio_init, |
56 | - rom->name, addr, rom->addr); | 114 | .class_init = omap_gpio_class_init, |
57 | + rom->name, last_rom->addr + last_rom->romsize, | 115 | }; |
58 | + rom->addr); | ||
59 | return -1; | ||
60 | } | ||
61 | - addr = rom->addr; | ||
62 | - addr += rom->romsize; | ||
63 | - as = rom->as; | ||
64 | + last_rom = rom; | ||
65 | } | ||
66 | section = memory_region_find(rom->mr ? rom->mr : get_system_memory(), | ||
67 | rom->addr, 1); | ||
68 | -- | 116 | -- |
69 | 2.20.1 | 117 | 2.34.1 |
70 | 118 | ||
71 | 119 | diff view generated by jsdifflib |
1 | We're about to refactor the OpenRISC pic_cpu code in a way that means | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | that just grabbing the whole qemu_irq[] array of inbound IRQs for a | ||
3 | CPU won't be possible any more. Abstract out a function for "return | ||
4 | the qemu_irq for IRQ x input of CPU y" so we can more easily replace | ||
5 | the implementation. | ||
6 | 2 | ||
3 | Following docs/devel/style.rst guidelines, rename omap2_gpif_s -> | ||
4 | Omap2GpioState. This also remove a use of 'struct' in the | ||
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-6-philmd@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Stafford Horne <shorne@gmail.com> | ||
9 | Message-id: 20201127225127.14770-3-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | hw/openrisc/openrisc_sim.c | 38 +++++++++++++++++++++----------------- | 12 | include/hw/arm/omap.h | 9 ++++----- |
12 | 1 file changed, 21 insertions(+), 17 deletions(-) | 13 | hw/gpio/omap_gpio.c | 20 ++++++++++---------- |
14 | 2 files changed, 14 insertions(+), 15 deletions(-) | ||
13 | 15 | ||
14 | diff --git a/hw/openrisc/openrisc_sim.c b/hw/openrisc/openrisc_sim.c | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/openrisc/openrisc_sim.c | 18 | --- a/include/hw/arm/omap.h |
17 | +++ b/hw/openrisc/openrisc_sim.c | 19 | +++ b/include/hw/arm/omap.h |
18 | @@ -XXX,XX +XXX,XX @@ static void main_cpu_reset(void *opaque) | 20 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, |
19 | cpu_set_pc(cs, boot_info.bootstrap_pc); | 21 | TYPE_OMAP1_GPIO) |
22 | |||
23 | #define TYPE_OMAP2_GPIO "omap2-gpio" | ||
24 | -DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, | ||
25 | +typedef struct Omap2GpioState Omap2GpioState; | ||
26 | +DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO, | ||
27 | TYPE_OMAP2_GPIO) | ||
28 | |||
29 | -typedef struct omap2_gpif_s omap2_gpif; | ||
30 | - | ||
31 | /* TODO: clock framework (see above) */ | ||
32 | void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
33 | |||
34 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
35 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
36 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk); | ||
37 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk); | ||
38 | |||
39 | /* OMAP2 l4 Interconnect */ | ||
40 | struct omap_l4_s; | ||
41 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/gpio/omap_gpio.c | ||
44 | +++ b/hw/gpio/omap_gpio.c | ||
45 | @@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s { | ||
46 | uint8_t delay; | ||
47 | }; | ||
48 | |||
49 | -struct omap2_gpif_s { | ||
50 | +struct Omap2GpioState { | ||
51 | SysBusDevice parent_obj; | ||
52 | |||
53 | MemoryRegion iomem; | ||
54 | @@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line) | ||
55 | |||
56 | static void omap2_gpio_set(void *opaque, int line, int level) | ||
57 | { | ||
58 | - struct omap2_gpif_s *p = opaque; | ||
59 | + Omap2GpioState *p = opaque; | ||
60 | struct omap2_gpio_s *s = &p->modules[line >> 5]; | ||
61 | |||
62 | line &= 31; | ||
63 | @@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev) | ||
64 | |||
65 | static void omap2_gpif_reset(DeviceState *dev) | ||
66 | { | ||
67 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
68 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
69 | int i; | ||
70 | |||
71 | for (i = 0; i < s->modulecount; i++) { | ||
72 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
73 | |||
74 | static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
75 | { | ||
76 | - struct omap2_gpif_s *s = opaque; | ||
77 | + Omap2GpioState *s = opaque; | ||
78 | |||
79 | switch (addr) { | ||
80 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
81 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
82 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
83 | uint64_t value, unsigned size) | ||
84 | { | ||
85 | - struct omap2_gpif_s *s = opaque; | ||
86 | + Omap2GpioState *s = opaque; | ||
87 | |||
88 | switch (addr) { | ||
89 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
93 | { | ||
94 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
95 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
96 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
97 | int i; | ||
98 | |||
99 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = { | ||
100 | .class_init = omap_gpio_class_init, | ||
101 | }; | ||
102 | |||
103 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk) | ||
104 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk) | ||
105 | { | ||
106 | gpio->iclk = clk; | ||
20 | } | 107 | } |
21 | 108 | ||
22 | +static qemu_irq get_cpu_irq(OpenRISCCPU *cpus[], int cpunum, int irq_pin) | 109 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk) |
23 | +{ | 110 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk) |
24 | + return cpus[cpunum]->env.irq[irq_pin]; | ||
25 | +} | ||
26 | + | ||
27 | static void openrisc_sim_net_init(hwaddr base, hwaddr descriptors, | ||
28 | - int num_cpus, qemu_irq **cpu_irqs, | ||
29 | + int num_cpus, OpenRISCCPU *cpus[], | ||
30 | int irq_pin, NICInfo *nd) | ||
31 | { | 111 | { |
32 | DeviceState *dev; | 112 | assert(i <= 5); |
33 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_net_init(hwaddr base, hwaddr descriptors, | 113 | gpio->fclk[i] = clk; |
34 | qdev_prop_set_uint32(splitter, "num-lines", num_cpus); | ||
35 | qdev_realize_and_unref(splitter, NULL, &error_fatal); | ||
36 | for (i = 0; i < num_cpus; i++) { | ||
37 | - qdev_connect_gpio_out(splitter, i, cpu_irqs[i][irq_pin]); | ||
38 | + qdev_connect_gpio_out(splitter, i, get_cpu_irq(cpus, i, irq_pin)); | ||
39 | } | ||
40 | sysbus_connect_irq(s, 0, qdev_get_gpio_in(splitter, 0)); | ||
41 | } else { | ||
42 | - sysbus_connect_irq(s, 0, cpu_irqs[0][irq_pin]); | ||
43 | + sysbus_connect_irq(s, 0, get_cpu_irq(cpus, 0, irq_pin)); | ||
44 | } | ||
45 | sysbus_mmio_map(s, 0, base); | ||
46 | sysbus_mmio_map(s, 1, descriptors); | ||
47 | } | 114 | } |
48 | 115 | ||
49 | static void openrisc_sim_ompic_init(hwaddr base, int num_cpus, | 116 | static Property omap2_gpio_properties[] = { |
50 | - qemu_irq **cpu_irqs, int irq_pin) | 117 | - DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0), |
51 | + OpenRISCCPU *cpus[], int irq_pin) | 118 | + DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0), |
52 | { | 119 | DEFINE_PROP_END_OF_LIST(), |
53 | DeviceState *dev; | 120 | }; |
54 | SysBusDevice *s; | 121 | |
55 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_ompic_init(hwaddr base, int num_cpus, | 122 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data) |
56 | s = SYS_BUS_DEVICE(dev); | 123 | static const TypeInfo omap2_gpio_info = { |
57 | sysbus_realize_and_unref(s, &error_fatal); | 124 | .name = TYPE_OMAP2_GPIO, |
58 | for (i = 0; i < num_cpus; i++) { | 125 | .parent = TYPE_SYS_BUS_DEVICE, |
59 | - sysbus_connect_irq(s, i, cpu_irqs[i][irq_pin]); | 126 | - .instance_size = sizeof(struct omap2_gpif_s), |
60 | + sysbus_connect_irq(s, i, get_cpu_irq(cpus, i, irq_pin)); | 127 | + .instance_size = sizeof(Omap2GpioState), |
61 | } | 128 | .class_init = omap2_gpio_class_init, |
62 | sysbus_mmio_map(s, 0, base); | 129 | }; |
63 | } | 130 | |
64 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_init(MachineState *machine) | ||
65 | { | ||
66 | ram_addr_t ram_size = machine->ram_size; | ||
67 | const char *kernel_filename = machine->kernel_filename; | ||
68 | - OpenRISCCPU *cpu = NULL; | ||
69 | + OpenRISCCPU *cpus[2] = {}; | ||
70 | MemoryRegion *ram; | ||
71 | - qemu_irq *cpu_irqs[2]; | ||
72 | qemu_irq serial_irq; | ||
73 | int n; | ||
74 | unsigned int smp_cpus = machine->smp.cpus; | ||
75 | |||
76 | assert(smp_cpus >= 1 && smp_cpus <= 2); | ||
77 | for (n = 0; n < smp_cpus; n++) { | ||
78 | - cpu = OPENRISC_CPU(cpu_create(machine->cpu_type)); | ||
79 | - if (cpu == NULL) { | ||
80 | + cpus[n] = OPENRISC_CPU(cpu_create(machine->cpu_type)); | ||
81 | + if (cpus[n] == NULL) { | ||
82 | fprintf(stderr, "Unable to find CPU definition!\n"); | ||
83 | exit(1); | ||
84 | } | ||
85 | - cpu_openrisc_pic_init(cpu); | ||
86 | - cpu_irqs[n] = (qemu_irq *) cpu->env.irq; | ||
87 | + cpu_openrisc_pic_init(cpus[n]); | ||
88 | |||
89 | - cpu_openrisc_clock_init(cpu); | ||
90 | + cpu_openrisc_clock_init(cpus[n]); | ||
91 | |||
92 | - qemu_register_reset(main_cpu_reset, cpu); | ||
93 | + qemu_register_reset(main_cpu_reset, cpus[n]); | ||
94 | } | ||
95 | |||
96 | ram = g_malloc(sizeof(*ram)); | ||
97 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_init(MachineState *machine) | ||
98 | |||
99 | if (nd_table[0].used) { | ||
100 | openrisc_sim_net_init(0x92000000, 0x92000400, smp_cpus, | ||
101 | - cpu_irqs, 4, nd_table); | ||
102 | + cpus, 4, nd_table); | ||
103 | } | ||
104 | |||
105 | if (smp_cpus > 1) { | ||
106 | - openrisc_sim_ompic_init(0x98000000, smp_cpus, cpu_irqs, 1); | ||
107 | + openrisc_sim_ompic_init(0x98000000, smp_cpus, cpus, 1); | ||
108 | |||
109 | - serial_irq = qemu_irq_split(cpu_irqs[0][2], cpu_irqs[1][2]); | ||
110 | + serial_irq = qemu_irq_split(get_cpu_irq(cpus, 0, 2), | ||
111 | + get_cpu_irq(cpus, 1, 2)); | ||
112 | } else { | ||
113 | - serial_irq = cpu_irqs[0][2]; | ||
114 | + serial_irq = get_cpu_irq(cpus, 0, 2); | ||
115 | } | ||
116 | |||
117 | serial_mm_init(get_system_memory(), 0x90000000, 0, serial_irq, | ||
118 | -- | 131 | -- |
119 | 2.20.1 | 132 | 2.34.1 |
120 | 133 | ||
121 | 134 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | |
2 | |||
3 | Following docs/devel/style.rst guidelines, rename | ||
4 | omap_intr_handler_s -> OMAPIntcState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-7-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/omap.h | 9 ++++----- | ||
13 | hw/intc/omap_intc.c | 38 +++++++++++++++++++------------------- | ||
14 | 2 files changed, 23 insertions(+), 24 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/omap.h | ||
19 | +++ b/include/hw/arm/omap.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent); | ||
21 | |||
22 | /* omap_intc.c */ | ||
23 | #define TYPE_OMAP_INTC "common-omap-intc" | ||
24 | -typedef struct omap_intr_handler_s omap_intr_handler; | ||
25 | -DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
26 | - TYPE_OMAP_INTC) | ||
27 | +typedef struct OMAPIntcState OMAPIntcState; | ||
28 | +DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC) | ||
29 | |||
30 | |||
31 | /* | ||
32 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
33 | * (ie the struct omap_mpu_state_s*) to do the clockname to pointer | ||
34 | * translation.) | ||
35 | */ | ||
36 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk); | ||
37 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk); | ||
38 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk); | ||
39 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk); | ||
40 | |||
41 | /* omap_i2c.c */ | ||
42 | #define TYPE_OMAP_I2C "omap_i2c" | ||
43 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/omap_intc.c | ||
46 | +++ b/hw/intc/omap_intc.c | ||
47 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s { | ||
48 | unsigned char priority[32]; | ||
49 | }; | ||
50 | |||
51 | -struct omap_intr_handler_s { | ||
52 | +struct OMAPIntcState { | ||
53 | SysBusDevice parent_obj; | ||
54 | |||
55 | qemu_irq *pins; | ||
56 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s { | ||
57 | struct omap_intr_handler_bank_s bank[3]; | ||
58 | }; | ||
59 | |||
60 | -static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
61 | +static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq) | ||
62 | { | ||
63 | int i, j, sir_intr, p_intr, p; | ||
64 | uint32_t level; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
66 | s->sir_intr[is_fiq] = sir_intr; | ||
67 | } | ||
68 | |||
69 | -static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
70 | +static inline void omap_inth_update(OMAPIntcState *s, int is_fiq) | ||
71 | { | ||
72 | int i; | ||
73 | uint32_t has_intr = 0; | ||
74 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
75 | |||
76 | static void omap_set_intr(void *opaque, int irq, int req) | ||
77 | { | ||
78 | - struct omap_intr_handler_s *ih = opaque; | ||
79 | + OMAPIntcState *ih = opaque; | ||
80 | uint32_t rise; | ||
81 | |||
82 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
83 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
84 | /* Simplified version with no edge detection */ | ||
85 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
86 | { | ||
87 | - struct omap_intr_handler_s *ih = opaque; | ||
88 | + OMAPIntcState *ih = opaque; | ||
89 | uint32_t rise; | ||
90 | |||
91 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
92 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
93 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
94 | unsigned size) | ||
95 | { | ||
96 | - struct omap_intr_handler_s *s = opaque; | ||
97 | + OMAPIntcState *s = opaque; | ||
98 | int i, offset = addr; | ||
99 | int bank_no = offset >> 8; | ||
100 | int line_no; | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
102 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
103 | uint64_t value, unsigned size) | ||
104 | { | ||
105 | - struct omap_intr_handler_s *s = opaque; | ||
106 | + OMAPIntcState *s = opaque; | ||
107 | int i, offset = addr; | ||
108 | int bank_no = offset >> 8; | ||
109 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
110 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = { | ||
111 | |||
112 | static void omap_inth_reset(DeviceState *dev) | ||
113 | { | ||
114 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
115 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
116 | int i; | ||
117 | |||
118 | for (i = 0; i < s->nbanks; ++i){ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev) | ||
120 | static void omap_intc_init(Object *obj) | ||
121 | { | ||
122 | DeviceState *dev = DEVICE(obj); | ||
123 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
124 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
125 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
126 | |||
127 | s->nbanks = 1; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj) | ||
129 | |||
130 | static void omap_intc_realize(DeviceState *dev, Error **errp) | ||
131 | { | ||
132 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
133 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
134 | |||
135 | if (!s->iclk) { | ||
136 | error_setg(errp, "omap-intc: clk not connected"); | ||
137 | } | ||
138 | } | ||
139 | |||
140 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk) | ||
141 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk) | ||
142 | { | ||
143 | intc->iclk = clk; | ||
144 | } | ||
145 | |||
146 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk) | ||
147 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk) | ||
148 | { | ||
149 | intc->fclk = clk; | ||
150 | } | ||
151 | |||
152 | static Property omap_intc_properties[] = { | ||
153 | - DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100), | ||
154 | + DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100), | ||
155 | DEFINE_PROP_END_OF_LIST(), | ||
156 | }; | ||
157 | |||
158 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
159 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
160 | unsigned size) | ||
161 | { | ||
162 | - struct omap_intr_handler_s *s = opaque; | ||
163 | + OMAPIntcState *s = opaque; | ||
164 | int offset = addr; | ||
165 | int bank_no, line_no; | ||
166 | struct omap_intr_handler_bank_s *bank = NULL; | ||
167 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
168 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
169 | uint64_t value, unsigned size) | ||
170 | { | ||
171 | - struct omap_intr_handler_s *s = opaque; | ||
172 | + OMAPIntcState *s = opaque; | ||
173 | int offset = addr; | ||
174 | int bank_no, line_no; | ||
175 | struct omap_intr_handler_bank_s *bank = NULL; | ||
176 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = { | ||
177 | static void omap2_intc_init(Object *obj) | ||
178 | { | ||
179 | DeviceState *dev = DEVICE(obj); | ||
180 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
181 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
182 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
183 | |||
184 | s->level_only = 1; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj) | ||
186 | |||
187 | static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
188 | { | ||
189 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
190 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
191 | |||
192 | if (!s->iclk) { | ||
193 | error_setg(errp, "omap2-intc: iclk not connected"); | ||
194 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
195 | } | ||
196 | |||
197 | static Property omap2_intc_properties[] = { | ||
198 | - DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s, | ||
199 | + DEFINE_PROP_UINT8("revision", OMAPIntcState, | ||
200 | revision, 0x21), | ||
201 | DEFINE_PROP_END_OF_LIST(), | ||
202 | }; | ||
203 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = { | ||
204 | static const TypeInfo omap_intc_type_info = { | ||
205 | .name = TYPE_OMAP_INTC, | ||
206 | .parent = TYPE_SYS_BUS_DEVICE, | ||
207 | - .instance_size = sizeof(omap_intr_handler), | ||
208 | + .instance_size = sizeof(OMAPIntcState), | ||
209 | .abstract = true, | ||
210 | }; | ||
211 | |||
212 | -- | ||
213 | 2.34.1 | ||
214 | |||
215 | diff view generated by jsdifflib |
1 | Currently the load_elf code assembles the ROM blob name into a | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | local 128 byte fixed-size array. Use g_strdup_printf() instead so | ||
3 | that we don't truncate the pathname if it happens to be long. | ||
4 | (This matters mostly for monitor 'info roms' output and for the | ||
5 | error messages if ROM blobs overlap.) | ||
6 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109140306.23161-8-philmd@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201129203923.10622-4-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | include/hw/elf_ops.h | 4 ++-- | 8 | hw/arm/stellaris.c | 6 +++--- |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 9 | 1 file changed, 3 insertions(+), 3 deletions(-) |
13 | 10 | ||
14 | diff --git a/include/hw/elf_ops.h b/include/hw/elf_ops.h | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/elf_ops.h | 13 | --- a/hw/arm/stellaris.c |
17 | +++ b/include/hw/elf_ops.h | 14 | +++ b/hw/arm/stellaris.c |
18 | @@ -XXX,XX +XXX,XX @@ static int glue(load_elf, SZ)(const char *name, int fd, | 15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
19 | uint64_t addr, low = (uint64_t)-1, high = 0; | 16 | |
20 | GMappedFile *mapped_file = NULL; | 17 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
21 | uint8_t *data = NULL; | 18 | { |
22 | - char label[128]; | 19 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
23 | int ret = ELF_LOAD_FAILED; | 20 | + stellaris_adc_state *s = opaque; |
24 | 21 | int n; | |
25 | if (read(fd, &ehdr, sizeof(ehdr)) != sizeof(ehdr)) | 22 | |
26 | @@ -XXX,XX +XXX,XX @@ static int glue(load_elf, SZ)(const char *name, int fd, | 23 | for (n = 0; n < 4; n++) { |
27 | */ | 24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
28 | if (mem_size != 0) { | 25 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
29 | if (load_rom) { | 26 | unsigned size) |
30 | - snprintf(label, sizeof(label), "phdr #%d: %s", i, name); | 27 | { |
31 | + g_autofree char *label = | 28 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
32 | + g_strdup_printf("phdr #%d: %s", i, name); | 29 | + stellaris_adc_state *s = opaque; |
33 | 30 | ||
34 | /* | 31 | /* TODO: Implement this. */ |
35 | * rom_add_elf_program() takes its own reference to | 32 | if (offset >= 0x40 && offset < 0xc0) { |
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
34 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
35 | uint64_t value, unsigned size) | ||
36 | { | ||
37 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
38 | + stellaris_adc_state *s = opaque; | ||
39 | |||
40 | /* TODO: Implement this. */ | ||
41 | if (offset >= 0x40 && offset < 0xc0) { | ||
36 | -- | 42 | -- |
37 | 2.20.1 | 43 | 2.34.1 |
38 | 44 | ||
39 | 45 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Connect VersalUsb2 subsystem to xlnx-versal SOC, its placed | 3 | Following docs/devel/style.rst guidelines, rename |
4 | in iou of lpd domain and configure it as dual port host controller. | 4 | stellaris_adc_state -> StellarisADCState. This also remove a |
5 | Add the respective guest dts nodes for "xlnx-versal-virt" machine. | 5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. |
6 | 6 | ||
7 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Signed-off-by: Sai Pavan Boddu <sai.pavan.boddu@xilinx.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 9 | Message-id: 20230109140306.23161-9-philmd@linaro.org |
10 | Message-id: 1607023357-5096-5-git-send-email-sai.pavan.boddu@xilinx.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 11 | --- |
13 | include/hw/arm/xlnx-versal.h | 9 ++++++ | 12 | hw/arm/stellaris.c | 73 +++++++++++++++++++++++----------------------- |
14 | hw/arm/xlnx-versal-virt.c | 55 ++++++++++++++++++++++++++++++++++++ | 13 | 1 file changed, 36 insertions(+), 37 deletions(-) |
15 | hw/arm/xlnx-versal.c | 26 +++++++++++++++++ | ||
16 | 3 files changed, 90 insertions(+) | ||
17 | 14 | ||
18 | diff --git a/include/hw/arm/xlnx-versal.h b/include/hw/arm/xlnx-versal.h | 15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/xlnx-versal.h | 17 | --- a/hw/arm/stellaris.c |
21 | +++ b/include/hw/arm/xlnx-versal.h | 18 | +++ b/hw/arm/stellaris.c |
22 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
23 | #include "hw/net/cadence_gem.h" | 20 | #define STELLARIS_ADC_FIFO_FULL 0x1000 |
24 | #include "hw/rtc/xlnx-zynqmp-rtc.h" | 21 | |
25 | #include "qom/object.h" | 22 | #define TYPE_STELLARIS_ADC "stellaris-adc" |
26 | +#include "hw/usb/xlnx-usb-subsystem.h" | 23 | -typedef struct StellarisADCState stellaris_adc_state; |
27 | 24 | -DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, | |
28 | #define TYPE_XLNX_VERSAL "xlnx-versal" | 25 | - TYPE_STELLARIS_ADC) |
29 | OBJECT_DECLARE_SIMPLE_TYPE(Versal, XLNX_VERSAL) | 26 | +typedef struct StellarisADCState StellarisADCState; |
30 | @@ -XXX,XX +XXX,XX @@ struct Versal { | 27 | +DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) |
31 | PL011State uart[XLNX_VERSAL_NR_UARTS]; | 28 | |
32 | CadenceGEMState gem[XLNX_VERSAL_NR_GEMS]; | 29 | struct StellarisADCState { |
33 | XlnxZDMA adma[XLNX_VERSAL_NR_ADMAS]; | 30 | SysBusDevice parent_obj; |
34 | + VersalUsb2 usb; | 31 | @@ -XXX,XX +XXX,XX @@ struct StellarisADCState { |
35 | } iou; | 32 | qemu_irq irq[4]; |
36 | } lpd; | 33 | }; |
37 | 34 | ||
38 | @@ -XXX,XX +XXX,XX @@ struct Versal { | 35 | -static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) |
39 | 36 | +static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) | |
40 | #define VERSAL_UART0_IRQ_0 18 | 37 | { |
41 | #define VERSAL_UART1_IRQ_0 19 | 38 | int tail; |
42 | +#define VERSAL_USB0_IRQ_0 22 | 39 | |
43 | #define VERSAL_GEM0_IRQ_0 56 | 40 | @@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) |
44 | #define VERSAL_GEM0_WAKE_IRQ_0 57 | 41 | return s->fifo[n].data[tail]; |
45 | #define VERSAL_GEM1_IRQ_0 58 | ||
46 | @@ -XXX,XX +XXX,XX @@ struct Versal { | ||
47 | #define MM_OCM 0xfffc0000U | ||
48 | #define MM_OCM_SIZE 0x40000 | ||
49 | |||
50 | +#define MM_USB2_CTRL_REGS 0xFF9D0000 | ||
51 | +#define MM_USB2_CTRL_REGS_SIZE 0x10000 | ||
52 | + | ||
53 | +#define MM_USB_0 0xFE200000 | ||
54 | +#define MM_USB_0_SIZE 0x10000 | ||
55 | + | ||
56 | #define MM_TOP_DDR 0x0 | ||
57 | #define MM_TOP_DDR_SIZE 0x80000000U | ||
58 | #define MM_TOP_DDR_2 0x800000000ULL | ||
59 | diff --git a/hw/arm/xlnx-versal-virt.c b/hw/arm/xlnx-versal-virt.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/hw/arm/xlnx-versal-virt.c | ||
62 | +++ b/hw/arm/xlnx-versal-virt.c | ||
63 | @@ -XXX,XX +XXX,XX @@ struct VersalVirt { | ||
64 | uint32_t ethernet_phy[2]; | ||
65 | uint32_t clk_125Mhz; | ||
66 | uint32_t clk_25Mhz; | ||
67 | + uint32_t usb; | ||
68 | + uint32_t dwc; | ||
69 | } phandle; | ||
70 | struct arm_boot_info binfo; | ||
71 | |||
72 | @@ -XXX,XX +XXX,XX @@ static void fdt_create(VersalVirt *s) | ||
73 | s->phandle.clk_25Mhz = qemu_fdt_alloc_phandle(s->fdt); | ||
74 | s->phandle.clk_125Mhz = qemu_fdt_alloc_phandle(s->fdt); | ||
75 | |||
76 | + s->phandle.usb = qemu_fdt_alloc_phandle(s->fdt); | ||
77 | + s->phandle.dwc = qemu_fdt_alloc_phandle(s->fdt); | ||
78 | /* Create /chosen node for load_dtb. */ | ||
79 | qemu_fdt_add_subnode(s->fdt, "/chosen"); | ||
80 | |||
81 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(VersalVirt *s) | ||
82 | compat, sizeof(compat)); | ||
83 | } | 42 | } |
84 | 43 | ||
85 | +static void fdt_add_usb_xhci_nodes(VersalVirt *s) | 44 | -static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
86 | +{ | 45 | +static void stellaris_adc_fifo_write(StellarisADCState *s, int n, |
87 | + const char clocknames[] = "bus_clk\0ref_clk"; | 46 | uint32_t value) |
88 | + const char irq_name[] = "dwc_usb3"; | ||
89 | + const char compatVersalDWC3[] = "xlnx,versal-dwc3"; | ||
90 | + const char compatDWC3[] = "snps,dwc3"; | ||
91 | + char *name = g_strdup_printf("/usb@%" PRIx32, MM_USB2_CTRL_REGS); | ||
92 | + | ||
93 | + qemu_fdt_add_subnode(s->fdt, name); | ||
94 | + qemu_fdt_setprop(s->fdt, name, "compatible", | ||
95 | + compatVersalDWC3, sizeof(compatVersalDWC3)); | ||
96 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
97 | + 2, MM_USB2_CTRL_REGS, | ||
98 | + 2, MM_USB2_CTRL_REGS_SIZE); | ||
99 | + qemu_fdt_setprop(s->fdt, name, "clock-names", | ||
100 | + clocknames, sizeof(clocknames)); | ||
101 | + qemu_fdt_setprop_cells(s->fdt, name, "clocks", | ||
102 | + s->phandle.clk_25Mhz, s->phandle.clk_125Mhz); | ||
103 | + qemu_fdt_setprop(s->fdt, name, "ranges", NULL, 0); | ||
104 | + qemu_fdt_setprop_cell(s->fdt, name, "#address-cells", 2); | ||
105 | + qemu_fdt_setprop_cell(s->fdt, name, "#size-cells", 2); | ||
106 | + qemu_fdt_setprop_cell(s->fdt, name, "phandle", s->phandle.usb); | ||
107 | + g_free(name); | ||
108 | + | ||
109 | + name = g_strdup_printf("/usb@%" PRIx32 "/dwc3@%" PRIx32, | ||
110 | + MM_USB2_CTRL_REGS, MM_USB_0); | ||
111 | + qemu_fdt_add_subnode(s->fdt, name); | ||
112 | + qemu_fdt_setprop(s->fdt, name, "compatible", | ||
113 | + compatDWC3, sizeof(compatDWC3)); | ||
114 | + qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", | ||
115 | + 2, MM_USB_0, 2, MM_USB_0_SIZE); | ||
116 | + qemu_fdt_setprop(s->fdt, name, "interrupt-names", | ||
117 | + irq_name, sizeof(irq_name)); | ||
118 | + qemu_fdt_setprop_cells(s->fdt, name, "interrupts", | ||
119 | + GIC_FDT_IRQ_TYPE_SPI, VERSAL_USB0_IRQ_0, | ||
120 | + GIC_FDT_IRQ_FLAGS_LEVEL_HI); | ||
121 | + qemu_fdt_setprop_cell(s->fdt, name, | ||
122 | + "snps,quirk-frame-length-adjustment", 0x20); | ||
123 | + qemu_fdt_setprop_cells(s->fdt, name, "#stream-id-cells", 1); | ||
124 | + qemu_fdt_setprop_string(s->fdt, name, "dr_mode", "host"); | ||
125 | + qemu_fdt_setprop_string(s->fdt, name, "phy-names", "usb3-phy"); | ||
126 | + qemu_fdt_setprop(s->fdt, name, "snps,dis_u2_susphy_quirk", NULL, 0); | ||
127 | + qemu_fdt_setprop(s->fdt, name, "snps,dis_u3_susphy_quirk", NULL, 0); | ||
128 | + qemu_fdt_setprop(s->fdt, name, "snps,refclk_fladj", NULL, 0); | ||
129 | + qemu_fdt_setprop(s->fdt, name, "snps,mask_phy_reset", NULL, 0); | ||
130 | + qemu_fdt_setprop_cell(s->fdt, name, "phandle", s->phandle.dwc); | ||
131 | + qemu_fdt_setprop_string(s->fdt, name, "maximum-speed", "high-speed"); | ||
132 | + g_free(name); | ||
133 | +} | ||
134 | + | ||
135 | static void fdt_add_uart_nodes(VersalVirt *s) | ||
136 | { | 47 | { |
137 | uint64_t addrs[] = { MM_UART1, MM_UART0 }; | 48 | int head; |
138 | @@ -XXX,XX +XXX,XX @@ static void versal_virt_init(MachineState *machine) | 49 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
139 | fdt_add_gic_nodes(s); | 50 | s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; |
140 | fdt_add_timer_nodes(s); | 51 | } |
141 | fdt_add_zdma_nodes(s); | 52 | |
142 | + fdt_add_usb_xhci_nodes(s); | 53 | -static void stellaris_adc_update(stellaris_adc_state *s) |
143 | fdt_add_sd_nodes(s); | 54 | +static void stellaris_adc_update(StellarisADCState *s) |
144 | fdt_add_rtc_node(s); | 55 | { |
145 | fdt_add_cpu_nodes(s, psci_conduit); | 56 | int level; |
146 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 57 | int n; |
147 | index XXXXXXX..XXXXXXX 100644 | 58 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
148 | --- a/hw/arm/xlnx-versal.c | 59 | |
149 | +++ b/hw/arm/xlnx-versal.c | 60 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
150 | @@ -XXX,XX +XXX,XX @@ static void versal_create_uarts(Versal *s, qemu_irq *pic) | 61 | { |
62 | - stellaris_adc_state *s = opaque; | ||
63 | + StellarisADCState *s = opaque; | ||
64 | int n; | ||
65 | |||
66 | for (n = 0; n < 4; n++) { | ||
67 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
151 | } | 68 | } |
152 | } | 69 | } |
153 | 70 | ||
154 | +static void versal_create_usbs(Versal *s, qemu_irq *pic) | 71 | -static void stellaris_adc_reset(stellaris_adc_state *s) |
155 | +{ | 72 | +static void stellaris_adc_reset(StellarisADCState *s) |
156 | + DeviceState *dev; | ||
157 | + MemoryRegion *mr; | ||
158 | + | ||
159 | + object_initialize_child(OBJECT(s), "usb2", &s->lpd.iou.usb, | ||
160 | + TYPE_XILINX_VERSAL_USB2); | ||
161 | + dev = DEVICE(&s->lpd.iou.usb); | ||
162 | + | ||
163 | + object_property_set_link(OBJECT(dev), "dma", OBJECT(&s->mr_ps), | ||
164 | + &error_abort); | ||
165 | + qdev_prop_set_uint32(dev, "intrs", 1); | ||
166 | + qdev_prop_set_uint32(dev, "slots", 2); | ||
167 | + | ||
168 | + sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal); | ||
169 | + | ||
170 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); | ||
171 | + memory_region_add_subregion(&s->mr_ps, MM_USB_0, mr); | ||
172 | + | ||
173 | + sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[VERSAL_USB0_IRQ_0]); | ||
174 | + | ||
175 | + mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); | ||
176 | + memory_region_add_subregion(&s->mr_ps, MM_USB2_CTRL_REGS, mr); | ||
177 | +} | ||
178 | + | ||
179 | static void versal_create_gems(Versal *s, qemu_irq *pic) | ||
180 | { | 73 | { |
181 | int i; | 74 | int n; |
182 | @@ -XXX,XX +XXX,XX @@ static void versal_realize(DeviceState *dev, Error **errp) | 75 | |
183 | versal_create_apu_cpus(s); | 76 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
184 | versal_create_apu_gic(s, pic); | 77 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
185 | versal_create_uarts(s, pic); | 78 | unsigned size) |
186 | + versal_create_usbs(s, pic); | 79 | { |
187 | versal_create_gems(s, pic); | 80 | - stellaris_adc_state *s = opaque; |
188 | versal_create_admas(s, pic); | 81 | + StellarisADCState *s = opaque; |
189 | versal_create_sds(s, pic); | 82 | |
83 | /* TODO: Implement this. */ | ||
84 | if (offset >= 0x40 && offset < 0xc0) { | ||
85 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
86 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
87 | uint64_t value, unsigned size) | ||
88 | { | ||
89 | - stellaris_adc_state *s = opaque; | ||
90 | + StellarisADCState *s = opaque; | ||
91 | |||
92 | /* TODO: Implement this. */ | ||
93 | if (offset >= 0x40 && offset < 0xc0) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
95 | .version_id = 1, | ||
96 | .minimum_version_id = 1, | ||
97 | .fields = (VMStateField[]) { | ||
98 | - VMSTATE_UINT32(actss, stellaris_adc_state), | ||
99 | - VMSTATE_UINT32(ris, stellaris_adc_state), | ||
100 | - VMSTATE_UINT32(im, stellaris_adc_state), | ||
101 | - VMSTATE_UINT32(emux, stellaris_adc_state), | ||
102 | - VMSTATE_UINT32(ostat, stellaris_adc_state), | ||
103 | - VMSTATE_UINT32(ustat, stellaris_adc_state), | ||
104 | - VMSTATE_UINT32(sspri, stellaris_adc_state), | ||
105 | - VMSTATE_UINT32(sac, stellaris_adc_state), | ||
106 | - VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), | ||
107 | - VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), | ||
108 | - VMSTATE_UINT32(ssmux[0], stellaris_adc_state), | ||
109 | - VMSTATE_UINT32(ssctl[0], stellaris_adc_state), | ||
110 | - VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), | ||
111 | - VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), | ||
112 | - VMSTATE_UINT32(ssmux[1], stellaris_adc_state), | ||
113 | - VMSTATE_UINT32(ssctl[1], stellaris_adc_state), | ||
114 | - VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), | ||
115 | - VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), | ||
116 | - VMSTATE_UINT32(ssmux[2], stellaris_adc_state), | ||
117 | - VMSTATE_UINT32(ssctl[2], stellaris_adc_state), | ||
118 | - VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), | ||
119 | - VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), | ||
120 | - VMSTATE_UINT32(ssmux[3], stellaris_adc_state), | ||
121 | - VMSTATE_UINT32(ssctl[3], stellaris_adc_state), | ||
122 | - VMSTATE_UINT32(noise, stellaris_adc_state), | ||
123 | + VMSTATE_UINT32(actss, StellarisADCState), | ||
124 | + VMSTATE_UINT32(ris, StellarisADCState), | ||
125 | + VMSTATE_UINT32(im, StellarisADCState), | ||
126 | + VMSTATE_UINT32(emux, StellarisADCState), | ||
127 | + VMSTATE_UINT32(ostat, StellarisADCState), | ||
128 | + VMSTATE_UINT32(ustat, StellarisADCState), | ||
129 | + VMSTATE_UINT32(sspri, StellarisADCState), | ||
130 | + VMSTATE_UINT32(sac, StellarisADCState), | ||
131 | + VMSTATE_UINT32(fifo[0].state, StellarisADCState), | ||
132 | + VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), | ||
133 | + VMSTATE_UINT32(ssmux[0], StellarisADCState), | ||
134 | + VMSTATE_UINT32(ssctl[0], StellarisADCState), | ||
135 | + VMSTATE_UINT32(fifo[1].state, StellarisADCState), | ||
136 | + VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), | ||
137 | + VMSTATE_UINT32(ssmux[1], StellarisADCState), | ||
138 | + VMSTATE_UINT32(ssctl[1], StellarisADCState), | ||
139 | + VMSTATE_UINT32(fifo[2].state, StellarisADCState), | ||
140 | + VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), | ||
141 | + VMSTATE_UINT32(ssmux[2], StellarisADCState), | ||
142 | + VMSTATE_UINT32(ssctl[2], StellarisADCState), | ||
143 | + VMSTATE_UINT32(fifo[3].state, StellarisADCState), | ||
144 | + VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), | ||
145 | + VMSTATE_UINT32(ssmux[3], StellarisADCState), | ||
146 | + VMSTATE_UINT32(ssctl[3], StellarisADCState), | ||
147 | + VMSTATE_UINT32(noise, StellarisADCState), | ||
148 | VMSTATE_END_OF_LIST() | ||
149 | } | ||
150 | }; | ||
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
152 | static void stellaris_adc_init(Object *obj) | ||
153 | { | ||
154 | DeviceState *dev = DEVICE(obj); | ||
155 | - stellaris_adc_state *s = STELLARIS_ADC(obj); | ||
156 | + StellarisADCState *s = STELLARIS_ADC(obj); | ||
157 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
158 | int n; | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
161 | static const TypeInfo stellaris_adc_info = { | ||
162 | .name = TYPE_STELLARIS_ADC, | ||
163 | .parent = TYPE_SYS_BUS_DEVICE, | ||
164 | - .instance_size = sizeof(stellaris_adc_state), | ||
165 | + .instance_size = sizeof(StellarisADCState), | ||
166 | .instance_init = stellaris_adc_init, | ||
167 | .class_init = stellaris_adc_class_init, | ||
168 | }; | ||
190 | -- | 169 | -- |
191 | 2.20.1 | 170 | 2.34.1 |
192 | 171 | ||
193 | 172 | diff view generated by jsdifflib |
1 | In the vCont packet, two of the command actions (C and S) take an | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | argument specifying the signal to be sent to the process/thread, which is | ||
3 | sent as an ASCII string of two hex digits which immediately follow the | ||
4 | 'C' or 'S' character. | ||
5 | 2 | ||
6 | Our code for parsing this packet accidentally skipped the first of the | 3 | The typedef and definitions are generated by the OBJECT_DECLARE_TYPE |
7 | two bytes of the signal value, because it started parsing the hex string | 4 | macro in "hw/arm/bcm2836.h": |
8 | at 'p + 1' when the preceding code had already moved past the 'C' or | ||
9 | 'S' with "cur_action = *p++". | ||
10 | 5 | ||
11 | This meant that we would only do the right thing for signals below | 6 | 20 #define TYPE_BCM283X "bcm283x" |
12 | 10, and would misinterpret the rest. For instance, when the debugger | 7 | 21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) |
13 | wants to send the process a SIGPROF (27 on x86-64) we mangle this into | ||
14 | a SIGSEGV (11). | ||
15 | 8 | ||
16 | Remove the accidental double increment. | 9 | The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when |
10 | possible") missed them because they are declared in a different | ||
11 | file unit. Remove them. | ||
17 | 12 | ||
18 | Fixes: https://bugs.launchpad.net/qemu/+bug/1773743 | 13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230109140306.23161-10-philmd@linaro.org | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
21 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
22 | Message-id: 20201121210342.10089-1-peter.maydell@linaro.org | ||
23 | --- | 17 | --- |
24 | gdbstub.c | 2 +- | 18 | hw/arm/bcm2836.c | 9 ++------- |
25 | 1 file changed, 1 insertion(+), 1 deletion(-) | 19 | 1 file changed, 2 insertions(+), 7 deletions(-) |
26 | 20 | ||
27 | diff --git a/gdbstub.c b/gdbstub.c | 21 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
28 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/gdbstub.c | 23 | --- a/hw/arm/bcm2836.c |
30 | +++ b/gdbstub.c | 24 | +++ b/hw/arm/bcm2836.c |
31 | @@ -XXX,XX +XXX,XX @@ static int gdb_handle_vcont(const char *p) | 25 | @@ -XXX,XX +XXX,XX @@ |
32 | cur_action = *p++; | 26 | #include "hw/arm/raspi_platform.h" |
33 | if (cur_action == 'C' || cur_action == 'S') { | 27 | #include "hw/sysbus.h" |
34 | cur_action = qemu_tolower(cur_action); | 28 | |
35 | - res = qemu_strtoul(p + 1, &p, 16, &tmp); | 29 | -typedef struct BCM283XClass { |
36 | + res = qemu_strtoul(p, &p, 16, &tmp); | 30 | +struct BCM283XClass { |
37 | if (res) { | 31 | /*< private >*/ |
38 | goto out; | 32 | DeviceClass parent_class; |
39 | } | 33 | /*< public >*/ |
34 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { | ||
35 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ | ||
36 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ | ||
37 | int clusterid; | ||
38 | -} BCM283XClass; | ||
39 | - | ||
40 | -#define BCM283X_CLASS(klass) \ | ||
41 | - OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) | ||
42 | -#define BCM283X_GET_CLASS(obj) \ | ||
43 | - OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) | ||
44 | +}; | ||
45 | |||
46 | static Property bcm2836_enabled_cores_property = | ||
47 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); | ||
40 | -- | 48 | -- |
41 | 2.20.1 | 49 | 2.34.1 |
42 | 50 | ||
43 | 51 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | |
2 | |||
3 | NPCM7XX models have been commited after the conversion from | ||
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). | ||
5 | Manually convert them. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-11-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/adc/npcm7xx_adc.h | 7 +++---- | ||
13 | include/hw/arm/npcm7xx.h | 18 ++++++------------ | ||
14 | include/hw/i2c/npcm7xx_smbus.h | 7 +++---- | ||
15 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
16 | include/hw/misc/npcm7xx_gcr.h | 6 +++--- | ||
17 | include/hw/misc/npcm7xx_mft.h | 7 +++---- | ||
18 | include/hw/misc/npcm7xx_pwm.h | 3 +-- | ||
19 | include/hw/misc/npcm7xx_rng.h | 6 +++--- | ||
20 | include/hw/net/npcm7xx_emc.h | 5 +---- | ||
21 | include/hw/sd/npcm7xx_sdhci.h | 4 ++-- | ||
22 | 10 files changed, 26 insertions(+), 39 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/adc/npcm7xx_adc.h | ||
27 | +++ b/include/hw/adc/npcm7xx_adc.h | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | * @iref: The internal reference voltage, initialized at launch time. | ||
30 | * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. | ||
31 | */ | ||
32 | -typedef struct { | ||
33 | +struct NPCM7xxADCState { | ||
34 | SysBusDevice parent; | ||
35 | |||
36 | MemoryRegion iomem; | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
38 | uint32_t iref; | ||
39 | |||
40 | uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; | ||
41 | -} NPCM7xxADCState; | ||
42 | +}; | ||
43 | |||
44 | #define TYPE_NPCM7XX_ADC "npcm7xx-adc" | ||
45 | -#define NPCM7XX_ADC(obj) \ | ||
46 | - OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) | ||
47 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC) | ||
48 | |||
49 | #endif /* NPCM7XX_ADC_H */ | ||
50 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/hw/arm/npcm7xx.h | ||
53 | +++ b/include/hw/arm/npcm7xx.h | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | |||
56 | #define NPCM7XX_NR_PWM_MODULES 2 | ||
57 | |||
58 | -typedef struct NPCM7xxMachine { | ||
59 | +struct NPCM7xxMachine { | ||
60 | MachineState parent; | ||
61 | /* | ||
62 | * PWM fan splitter. each splitter connects to one PWM output and | ||
63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine { | ||
64 | */ | ||
65 | SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES * | ||
66 | NPCM7XX_PWM_PER_MODULE]; | ||
67 | -} NPCM7xxMachine; | ||
68 | +}; | ||
69 | |||
70 | #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") | ||
71 | -#define NPCM7XX_MACHINE(obj) \ | ||
72 | - OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) | ||
73 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE) | ||
74 | |||
75 | typedef struct NPCM7xxMachineClass { | ||
76 | MachineClass parent; | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass { | ||
78 | #define NPCM7XX_MACHINE_GET_CLASS(obj) \ | ||
79 | OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) | ||
80 | |||
81 | -typedef struct NPCM7xxState { | ||
82 | +struct NPCM7xxState { | ||
83 | DeviceState parent; | ||
84 | |||
85 | ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
87 | NPCM7xxFIUState fiu[2]; | ||
88 | NPCM7xxEMCState emc[2]; | ||
89 | NPCM7xxSDHCIState mmc; | ||
90 | -} NPCM7xxState; | ||
91 | +}; | ||
92 | |||
93 | #define TYPE_NPCM7XX "npcm7xx" | ||
94 | -#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) | ||
95 | +OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX) | ||
96 | |||
97 | #define TYPE_NPCM730 "npcm730" | ||
98 | #define TYPE_NPCM750 "npcm750" | ||
99 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass { | ||
100 | uint32_t num_cpus; | ||
101 | } NPCM7xxClass; | ||
102 | |||
103 | -#define NPCM7XX_CLASS(klass) \ | ||
104 | - OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) | ||
105 | -#define NPCM7XX_GET_CLASS(obj) \ | ||
106 | - OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) | ||
107 | - | ||
108 | /** | ||
109 | * npcm7xx_load_kernel - Loads memory with everything needed to boot | ||
110 | * @machine - The machine containing the SoC to be booted. | ||
111 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/include/hw/i2c/npcm7xx_smbus.h | ||
114 | +++ b/include/hw/i2c/npcm7xx_smbus.h | ||
115 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | ||
116 | * @rx_cur: The current position of rx_fifo. | ||
117 | * @status: The current status of the SMBus. | ||
118 | */ | ||
119 | -typedef struct NPCM7xxSMBusState { | ||
120 | +struct NPCM7xxSMBusState { | ||
121 | SysBusDevice parent; | ||
122 | |||
123 | MemoryRegion iomem; | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | ||
125 | uint8_t rx_cur; | ||
126 | |||
127 | NPCM7xxSMBusStatus status; | ||
128 | -} NPCM7xxSMBusState; | ||
129 | +}; | ||
130 | |||
131 | #define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | ||
132 | -#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | ||
133 | - TYPE_NPCM7XX_SMBUS) | ||
134 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS) | ||
135 | |||
136 | #endif /* NPCM7XX_SMBUS_H */ | ||
137 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/misc/npcm7xx_clk.h | ||
140 | +++ b/include/hw/misc/npcm7xx_clk.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState { | ||
142 | }; | ||
143 | |||
144 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" | ||
145 | -#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) | ||
146 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK) | ||
147 | |||
148 | #endif /* NPCM7XX_CLK_H */ | ||
149 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/include/hw/misc/npcm7xx_gcr.h | ||
152 | +++ b/include/hw/misc/npcm7xx_gcr.h | ||
153 | @@ -XXX,XX +XXX,XX @@ | ||
154 | */ | ||
155 | #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) | ||
156 | |||
157 | -typedef struct NPCM7xxGCRState { | ||
158 | +struct NPCM7xxGCRState { | ||
159 | SysBusDevice parent; | ||
160 | |||
161 | MemoryRegion iomem; | ||
162 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState { | ||
163 | uint32_t reset_pwron; | ||
164 | uint32_t reset_mdlr; | ||
165 | uint32_t reset_intcr3; | ||
166 | -} NPCM7xxGCRState; | ||
167 | +}; | ||
168 | |||
169 | #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" | ||
170 | -#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR) | ||
171 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR) | ||
172 | |||
173 | #endif /* NPCM7XX_GCR_H */ | ||
174 | diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/include/hw/misc/npcm7xx_mft.h | ||
177 | +++ b/include/hw/misc/npcm7xx_mft.h | ||
178 | @@ -XXX,XX +XXX,XX @@ | ||
179 | * @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1. | ||
180 | * @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY. | ||
181 | */ | ||
182 | -typedef struct NPCM7xxMFTState { | ||
183 | +struct NPCM7xxMFTState { | ||
184 | SysBusDevice parent; | ||
185 | |||
186 | MemoryRegion iomem; | ||
187 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState { | ||
188 | |||
189 | uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT]; | ||
190 | uint32_t duty[NPCM7XX_MFT_FANIN_COUNT]; | ||
191 | -} NPCM7xxMFTState; | ||
192 | +}; | ||
193 | |||
194 | #define TYPE_NPCM7XX_MFT "npcm7xx-mft" | ||
195 | -#define NPCM7XX_MFT(obj) \ | ||
196 | - OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT) | ||
197 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT) | ||
198 | |||
199 | #endif /* NPCM7XX_MFT_H */ | ||
200 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h | ||
201 | index XXXXXXX..XXXXXXX 100644 | ||
202 | --- a/include/hw/misc/npcm7xx_pwm.h | ||
203 | +++ b/include/hw/misc/npcm7xx_pwm.h | ||
204 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState { | ||
205 | }; | ||
206 | |||
207 | #define TYPE_NPCM7XX_PWM "npcm7xx-pwm" | ||
208 | -#define NPCM7XX_PWM(obj) \ | ||
209 | - OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) | ||
210 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM) | ||
211 | |||
212 | #endif /* NPCM7XX_PWM_H */ | ||
213 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h | ||
214 | index XXXXXXX..XXXXXXX 100644 | ||
215 | --- a/include/hw/misc/npcm7xx_rng.h | ||
216 | +++ b/include/hw/misc/npcm7xx_rng.h | ||
217 | @@ -XXX,XX +XXX,XX @@ | ||
218 | |||
219 | #include "hw/sysbus.h" | ||
220 | |||
221 | -typedef struct NPCM7xxRNGState { | ||
222 | +struct NPCM7xxRNGState { | ||
223 | SysBusDevice parent; | ||
224 | |||
225 | MemoryRegion iomem; | ||
226 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState { | ||
227 | uint8_t rngcs; | ||
228 | uint8_t rngd; | ||
229 | uint8_t rngmode; | ||
230 | -} NPCM7xxRNGState; | ||
231 | +}; | ||
232 | |||
233 | #define TYPE_NPCM7XX_RNG "npcm7xx-rng" | ||
234 | -#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) | ||
235 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG) | ||
236 | |||
237 | #endif /* NPCM7XX_RNG_H */ | ||
238 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | ||
239 | index XXXXXXX..XXXXXXX 100644 | ||
240 | --- a/include/hw/net/npcm7xx_emc.h | ||
241 | +++ b/include/hw/net/npcm7xx_emc.h | ||
242 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState { | ||
243 | bool rx_active; | ||
244 | }; | ||
245 | |||
246 | -typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
247 | - | ||
248 | #define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
249 | -#define NPCM7XX_EMC(obj) \ | ||
250 | - OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
251 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC) | ||
252 | |||
253 | #endif /* NPCM7XX_EMC_H */ | ||
254 | diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/include/hw/sd/npcm7xx_sdhci.h | ||
257 | +++ b/include/hw/sd/npcm7xx_sdhci.h | ||
258 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs { | ||
259 | uint32_t boottoctrl; | ||
260 | } NPCM7xxRegisters; | ||
261 | |||
262 | -typedef struct NPCM7xxSDHCIState { | ||
263 | +struct NPCM7xxSDHCIState { | ||
264 | SysBusDevice parent; | ||
265 | |||
266 | MemoryRegion container; | ||
267 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState { | ||
268 | NPCM7xxRegisters regs; | ||
269 | |||
270 | SDHCIState sdhci; | ||
271 | -} NPCM7xxSDHCIState; | ||
272 | +}; | ||
273 | |||
274 | #endif /* NPCM7XX_SDHCI_H */ | ||
275 | -- | ||
276 | 2.34.1 | ||
277 | |||
278 | diff view generated by jsdifflib |
1 | openrisc_sim_net_init() attempts to connect the IRQ line from the | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | ethernet device to both CPUs in an SMP configuration by simply caling | ||
3 | sysbus_connect_irq() for it twice. This doesn't work, because the | ||
4 | second connection simply overrides the first. | ||
5 | 2 | ||
6 | Fix this by creating a TYPE_SPLIT_IRQ to split the IRQ in the SMP | 3 | The structure is named SECUREECState. Rename the type accordingly. |
7 | case. | ||
8 | 4 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20230109140306.23161-12-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Stafford Horne <shorne@gmail.com> | ||
11 | Message-id: 20201127225127.14770-2-peter.maydell@linaro.org | ||
12 | --- | 9 | --- |
13 | hw/openrisc/openrisc_sim.c | 13 +++++++++++-- | 10 | hw/misc/sbsa_ec.c | 13 +++++++------ |
14 | hw/openrisc/Kconfig | 1 + | 11 | 1 file changed, 7 insertions(+), 6 deletions(-) |
15 | 2 files changed, 12 insertions(+), 2 deletions(-) | ||
16 | 12 | ||
17 | diff --git a/hw/openrisc/openrisc_sim.c b/hw/openrisc/openrisc_sim.c | 13 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/openrisc/openrisc_sim.c | 15 | --- a/hw/misc/sbsa_ec.c |
20 | +++ b/hw/openrisc/openrisc_sim.c | 16 | +++ b/hw/misc/sbsa_ec.c |
21 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
22 | #include "hw/sysbus.h" | 18 | #include "hw/sysbus.h" |
23 | #include "sysemu/qtest.h" | 19 | #include "sysemu/runstate.h" |
24 | #include "sysemu/reset.h" | 20 | |
25 | +#include "hw/core/split-irq.h" | 21 | -typedef struct { |
26 | 22 | +typedef struct SECUREECState { | |
27 | #define KERNEL_LOAD_ADDR 0x100 | 23 | SysBusDevice parent_obj; |
28 | 24 | MemoryRegion iomem; | |
29 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_net_init(hwaddr base, hwaddr descriptors, | 25 | } SECUREECState; |
30 | 26 | ||
31 | s = SYS_BUS_DEVICE(dev); | 27 | -#define TYPE_SBSA_EC "sbsa-ec" |
32 | sysbus_realize_and_unref(s, &error_fatal); | 28 | -#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) |
33 | - for (i = 0; i < num_cpus; i++) { | 29 | +#define TYPE_SBSA_SECURE_EC "sbsa-ec" |
34 | - sysbus_connect_irq(s, 0, cpu_irqs[i][irq_pin]); | 30 | +#define SBSA_SECURE_EC(obj) \ |
35 | + if (num_cpus > 1) { | 31 | + OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) |
36 | + DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); | 32 | |
37 | + qdev_prop_set_uint32(splitter, "num-lines", num_cpus); | 33 | enum sbsa_ec_powerstates { |
38 | + qdev_realize_and_unref(splitter, NULL, &error_fatal); | 34 | SBSA_EC_CMD_POWEROFF = 0x01, |
39 | + for (i = 0; i < num_cpus; i++) { | 35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) |
40 | + qdev_connect_gpio_out(splitter, i, cpu_irqs[i][irq_pin]); | 36 | } |
41 | + } | 37 | |
42 | + sysbus_connect_irq(s, 0, qdev_get_gpio_in(splitter, 0)); | 38 | static void sbsa_ec_write(void *opaque, hwaddr offset, |
43 | + } else { | 39 | - uint64_t value, unsigned size) |
44 | + sysbus_connect_irq(s, 0, cpu_irqs[0][irq_pin]); | 40 | + uint64_t value, unsigned size) |
45 | } | 41 | { |
46 | sysbus_mmio_map(s, 0, base); | 42 | if (offset == 0) { /* PSCI machine power command register */ |
47 | sysbus_mmio_map(s, 1, descriptors); | 43 | switch (value) { |
48 | diff --git a/hw/openrisc/Kconfig b/hw/openrisc/Kconfig | 44 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = { |
49 | index XXXXXXX..XXXXXXX 100644 | 45 | |
50 | --- a/hw/openrisc/Kconfig | 46 | static void sbsa_ec_init(Object *obj) |
51 | +++ b/hw/openrisc/Kconfig | 47 | { |
52 | @@ -XXX,XX +XXX,XX @@ config OR1K_SIM | 48 | - SECUREECState *s = SECURE_EC(obj); |
53 | select SERIAL | 49 | + SECUREECState *s = SBSA_SECURE_EC(obj); |
54 | select OPENCORES_ETH | 50 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
55 | select OMPIC | 51 | |
56 | + select SPLIT_IRQ | 52 | memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", |
53 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data) | ||
54 | } | ||
55 | |||
56 | static const TypeInfo sbsa_ec_info = { | ||
57 | - .name = TYPE_SBSA_EC, | ||
58 | + .name = TYPE_SBSA_SECURE_EC, | ||
59 | .parent = TYPE_SYS_BUS_DEVICE, | ||
60 | .instance_size = sizeof(SECUREECState), | ||
61 | .instance_init = sbsa_ec_init, | ||
57 | -- | 62 | -- |
58 | 2.20.1 | 63 | 2.34.1 |
59 | 64 | ||
60 | 65 | diff view generated by jsdifflib |
1 | In nios2_cpu_set_irq(), use deposit32() rather than raw shift-and-mask | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | operations to set the appropriate bit in the ipending register. | ||
3 | 2 | ||
3 | This model was merged few days before the QOM cleanup from | ||
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible") | ||
5 | was pulled and merged. Manually adapt. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-13-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Message-id: 20201129174022.26530-4-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | target/nios2/cpu.c | 3 +-- | 12 | hw/misc/sbsa_ec.c | 3 +-- |
9 | 1 file changed, 1 insertion(+), 2 deletions(-) | 13 | 1 file changed, 1 insertion(+), 2 deletions(-) |
10 | 14 | ||
11 | diff --git a/target/nios2/cpu.c b/target/nios2/cpu.c | 15 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
12 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/nios2/cpu.c | 17 | --- a/hw/misc/sbsa_ec.c |
14 | +++ b/target/nios2/cpu.c | 18 | +++ b/hw/misc/sbsa_ec.c |
15 | @@ -XXX,XX +XXX,XX @@ static void nios2_cpu_set_irq(void *opaque, int irq, int level) | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState { |
16 | CPUNios2State *env = &cpu->env; | 20 | } SECUREECState; |
17 | CPUState *cs = CPU(cpu); | 21 | |
18 | 22 | #define TYPE_SBSA_SECURE_EC "sbsa-ec" | |
19 | - env->regs[CR_IPENDING] &= ~(1 << irq); | 23 | -#define SBSA_SECURE_EC(obj) \ |
20 | - env->regs[CR_IPENDING] |= !!level << irq; | 24 | - OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) |
21 | + env->regs[CR_IPENDING] = deposit32(env->regs[CR_IPENDING], irq, 1, !!level); | 25 | +OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC) |
22 | 26 | ||
23 | env->irq_pending = env->regs[CR_IPENDING] & env->regs[CR_IENABLE]; | 27 | enum sbsa_ec_powerstates { |
24 | 28 | SBSA_EC_CMD_POWEROFF = 0x01, | |
25 | -- | 29 | -- |
26 | 2.20.1 | 30 | 2.34.1 |
27 | 31 | ||
28 | 32 | diff view generated by jsdifflib |
1 | The openrisc code uses an old style of interrupt handling, where a | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | separate standalone set of qemu_irqs invoke a function | ||
3 | openrisc_pic_cpu_handler() which signals the interrupt to the CPU | ||
4 | proper by directly calling cpu_interrupt() and cpu_reset_interrupt(). | ||
5 | Because CPU objects now inherit (indirectly) from TYPE_DEVICE, they | ||
6 | can have GPIO input lines themselves, and the neater modern way to | ||
7 | implement this is to simply have the CPU object itself provide the | ||
8 | input IRQ lines. | ||
9 | 2 | ||
10 | Create GPIO inputs to the OpenRISC CPU object, and make the only user | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
11 | of cpu_openrisc_pic_init() wire up directly to those instead. | 4 | macro call, to avoid after a QOM refactor: |
12 | 5 | ||
13 | This allows us to delete the hw/openrisc/pic_cpu.c file entirely. | 6 | hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition |
7 | DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | ||
8 | ^ | ||
14 | 9 | ||
15 | This fixes a trivial memory leak reported by Coverity of the IRQs | 10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
16 | allocated in cpu_openrisc_pic_init(). | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-14-philmd@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/intc/xilinx_intc.c | 28 +++++++++++++--------------- | ||
17 | 1 file changed, 13 insertions(+), 15 deletions(-) | ||
17 | 18 | ||
18 | Fixes: Coverity CID 1421934 | 19 | diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c |
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Reviewed-by: Stafford Horne <shorne@gmail.com> | ||
21 | Message-id: 20201127225127.14770-4-peter.maydell@linaro.org | ||
22 | --- | ||
23 | target/openrisc/cpu.h | 1 - | ||
24 | hw/openrisc/openrisc_sim.c | 3 +- | ||
25 | hw/openrisc/pic_cpu.c | 61 -------------------------------------- | ||
26 | target/openrisc/cpu.c | 32 ++++++++++++++++++++ | ||
27 | hw/openrisc/meson.build | 2 +- | ||
28 | 5 files changed, 34 insertions(+), 65 deletions(-) | ||
29 | delete mode 100644 hw/openrisc/pic_cpu.c | ||
30 | |||
31 | diff --git a/target/openrisc/cpu.h b/target/openrisc/cpu.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/openrisc/cpu.h | 21 | --- a/hw/intc/xilinx_intc.c |
34 | +++ b/target/openrisc/cpu.h | 22 | +++ b/hw/intc/xilinx_intc.c |
35 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUOpenRISCState { | 23 | @@ -XXX,XX +XXX,XX @@ |
36 | uint32_t picmr; /* Interrupt mask register */ | 24 | #define R_MAX 8 |
37 | uint32_t picsr; /* Interrupt contrl register*/ | 25 | |
38 | #endif | 26 | #define TYPE_XILINX_INTC "xlnx.xps-intc" |
39 | - void *irq[32]; /* Interrupt irq input */ | 27 | -DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, |
40 | } CPUOpenRISCState; | 28 | - TYPE_XILINX_INTC) |
41 | 29 | +typedef struct XpsIntc XpsIntc; | |
42 | /** | 30 | +DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) |
43 | diff --git a/hw/openrisc/openrisc_sim.c b/hw/openrisc/openrisc_sim.c | 31 | |
44 | index XXXXXXX..XXXXXXX 100644 | 32 | -struct xlx_pic |
45 | --- a/hw/openrisc/openrisc_sim.c | 33 | +struct XpsIntc |
46 | +++ b/hw/openrisc/openrisc_sim.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static void main_cpu_reset(void *opaque) | ||
48 | |||
49 | static qemu_irq get_cpu_irq(OpenRISCCPU *cpus[], int cpunum, int irq_pin) | ||
50 | { | 34 | { |
51 | - return cpus[cpunum]->env.irq[irq_pin]; | 35 | SysBusDevice parent_obj; |
52 | + return qdev_get_gpio_in_named(DEVICE(cpus[cpunum]), "IRQ", irq_pin); | 36 | |
37 | @@ -XXX,XX +XXX,XX @@ struct xlx_pic | ||
38 | uint32_t irq_pin_state; | ||
39 | }; | ||
40 | |||
41 | -static void update_irq(struct xlx_pic *p) | ||
42 | +static void update_irq(XpsIntc *p) | ||
43 | { | ||
44 | uint32_t i; | ||
45 | |||
46 | @@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p) | ||
47 | qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); | ||
53 | } | 48 | } |
54 | 49 | ||
55 | static void openrisc_sim_net_init(hwaddr base, hwaddr descriptors, | 50 | -static uint64_t |
56 | @@ -XXX,XX +XXX,XX @@ static void openrisc_sim_init(MachineState *machine) | 51 | -pic_read(void *opaque, hwaddr addr, unsigned int size) |
57 | fprintf(stderr, "Unable to find CPU definition!\n"); | 52 | +static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) |
58 | exit(1); | 53 | { |
59 | } | 54 | - struct xlx_pic *p = opaque; |
60 | - cpu_openrisc_pic_init(cpus[n]); | 55 | + XpsIntc *p = opaque; |
61 | 56 | uint32_t r = 0; | |
62 | cpu_openrisc_clock_init(cpus[n]); | 57 | |
63 | 58 | addr >>= 2; | |
64 | diff --git a/hw/openrisc/pic_cpu.c b/hw/openrisc/pic_cpu.c | 59 | @@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size) |
65 | deleted file mode 100644 | 60 | return r; |
66 | index XXXXXXX..XXXXXXX | ||
67 | --- a/hw/openrisc/pic_cpu.c | ||
68 | +++ /dev/null | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | -/* | ||
71 | - * OpenRISC Programmable Interrupt Controller support. | ||
72 | - * | ||
73 | - * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com> | ||
74 | - * Feng Gao <gf91597@gmail.com> | ||
75 | - * | ||
76 | - * This library is free software; you can redistribute it and/or | ||
77 | - * modify it under the terms of the GNU Lesser General Public | ||
78 | - * License as published by the Free Software Foundation; either | ||
79 | - * version 2.1 of the License, or (at your option) any later version. | ||
80 | - * | ||
81 | - * This library is distributed in the hope that it will be useful, | ||
82 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
83 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
84 | - * Lesser General Public License for more details. | ||
85 | - * | ||
86 | - * You should have received a copy of the GNU Lesser General Public | ||
87 | - * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
88 | - */ | ||
89 | - | ||
90 | -#include "qemu/osdep.h" | ||
91 | -#include "hw/irq.h" | ||
92 | -#include "cpu.h" | ||
93 | - | ||
94 | -/* OpenRISC pic handler */ | ||
95 | -static void openrisc_pic_cpu_handler(void *opaque, int irq, int level) | ||
96 | -{ | ||
97 | - OpenRISCCPU *cpu = (OpenRISCCPU *)opaque; | ||
98 | - CPUState *cs = CPU(cpu); | ||
99 | - uint32_t irq_bit; | ||
100 | - | ||
101 | - if (irq > 31 || irq < 0) { | ||
102 | - return; | ||
103 | - } | ||
104 | - | ||
105 | - irq_bit = 1U << irq; | ||
106 | - | ||
107 | - if (level) { | ||
108 | - cpu->env.picsr |= irq_bit; | ||
109 | - } else { | ||
110 | - cpu->env.picsr &= ~irq_bit; | ||
111 | - } | ||
112 | - | ||
113 | - if (cpu->env.picsr & cpu->env.picmr) { | ||
114 | - cpu_interrupt(cs, CPU_INTERRUPT_HARD); | ||
115 | - } else { | ||
116 | - cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); | ||
117 | - cpu->env.picsr = 0; | ||
118 | - } | ||
119 | -} | ||
120 | - | ||
121 | -void cpu_openrisc_pic_init(OpenRISCCPU *cpu) | ||
122 | -{ | ||
123 | - int i; | ||
124 | - qemu_irq *qi; | ||
125 | - qi = qemu_allocate_irqs(openrisc_pic_cpu_handler, cpu, NR_IRQS); | ||
126 | - | ||
127 | - for (i = 0; i < NR_IRQS; i++) { | ||
128 | - cpu->env.irq[i] = qi[i]; | ||
129 | - } | ||
130 | -} | ||
131 | diff --git a/target/openrisc/cpu.c b/target/openrisc/cpu.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/target/openrisc/cpu.c | ||
134 | +++ b/target/openrisc/cpu.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void openrisc_cpu_reset(DeviceState *dev) | ||
136 | #endif | ||
137 | } | 61 | } |
138 | 62 | ||
139 | +#ifndef CONFIG_USER_ONLY | 63 | -static void |
140 | +static void openrisc_cpu_set_irq(void *opaque, int irq, int level) | 64 | -pic_write(void *opaque, hwaddr addr, |
141 | +{ | 65 | - uint64_t val64, unsigned int size) |
142 | + OpenRISCCPU *cpu = (OpenRISCCPU *)opaque; | 66 | +static void pic_write(void *opaque, hwaddr addr, |
143 | + CPUState *cs = CPU(cpu); | 67 | + uint64_t val64, unsigned int size) |
144 | + uint32_t irq_bit; | ||
145 | + | ||
146 | + if (irq > 31 || irq < 0) { | ||
147 | + return; | ||
148 | + } | ||
149 | + | ||
150 | + irq_bit = 1U << irq; | ||
151 | + | ||
152 | + if (level) { | ||
153 | + cpu->env.picsr |= irq_bit; | ||
154 | + } else { | ||
155 | + cpu->env.picsr &= ~irq_bit; | ||
156 | + } | ||
157 | + | ||
158 | + if (cpu->env.picsr & cpu->env.picmr) { | ||
159 | + cpu_interrupt(cs, CPU_INTERRUPT_HARD); | ||
160 | + } else { | ||
161 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); | ||
162 | + cpu->env.picsr = 0; | ||
163 | + } | ||
164 | +} | ||
165 | +#endif | ||
166 | + | ||
167 | static void openrisc_cpu_realizefn(DeviceState *dev, Error **errp) | ||
168 | { | 68 | { |
169 | CPUState *cs = CPU(dev); | 69 | - struct xlx_pic *p = opaque; |
170 | @@ -XXX,XX +XXX,XX @@ static void openrisc_cpu_initfn(Object *obj) | 70 | + XpsIntc *p = opaque; |
171 | OpenRISCCPU *cpu = OPENRISC_CPU(obj); | 71 | uint32_t value = val64; |
172 | 72 | ||
173 | cpu_set_cpustate_pointers(cpu); | 73 | addr >>= 2; |
174 | + | 74 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = { |
175 | +#ifndef CONFIG_USER_ONLY | 75 | |
176 | + qdev_init_gpio_in_named(DEVICE(cpu), openrisc_cpu_set_irq, "IRQ", NR_IRQS); | 76 | static void irq_handler(void *opaque, int irq, int level) |
177 | +#endif | 77 | { |
78 | - struct xlx_pic *p = opaque; | ||
79 | + XpsIntc *p = opaque; | ||
80 | |||
81 | /* edge triggered interrupt */ | ||
82 | if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { | ||
83 | @@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level) | ||
84 | |||
85 | static void xilinx_intc_init(Object *obj) | ||
86 | { | ||
87 | - struct xlx_pic *p = XILINX_INTC(obj); | ||
88 | + XpsIntc *p = XILINX_INTC(obj); | ||
89 | |||
90 | qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); | ||
91 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj) | ||
178 | } | 93 | } |
179 | 94 | ||
180 | /* CPU models */ | 95 | static Property xilinx_intc_properties[] = { |
181 | diff --git a/hw/openrisc/meson.build b/hw/openrisc/meson.build | 96 | - DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0), |
182 | index XXXXXXX..XXXXXXX 100644 | 97 | + DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), |
183 | --- a/hw/openrisc/meson.build | 98 | DEFINE_PROP_END_OF_LIST(), |
184 | +++ b/hw/openrisc/meson.build | 99 | }; |
185 | @@ -XXX,XX +XXX,XX @@ | 100 | |
186 | openrisc_ss = ss.source_set() | 101 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data) |
187 | -openrisc_ss.add(files('pic_cpu.c', 'cputimer.c')) | 102 | static const TypeInfo xilinx_intc_info = { |
188 | +openrisc_ss.add(files('cputimer.c')) | 103 | .name = TYPE_XILINX_INTC, |
189 | openrisc_ss.add(when: 'CONFIG_OR1K_SIM', if_true: files('openrisc_sim.c')) | 104 | .parent = TYPE_SYS_BUS_DEVICE, |
190 | 105 | - .instance_size = sizeof(struct xlx_pic), | |
191 | hw_arch += {'openrisc': openrisc_ss} | 106 | + .instance_size = sizeof(XpsIntc), |
107 | .instance_init = xilinx_intc_init, | ||
108 | .class_init = xilinx_intc_class_init, | ||
109 | }; | ||
192 | -- | 110 | -- |
193 | 2.20.1 | 111 | 2.34.1 |
194 | 112 | ||
195 | 113 | diff view generated by jsdifflib |
1 | The Nios2 architecture supports two different interrupt controller | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | options: | ||
3 | 2 | ||
4 | * The IIC (Internal Interrupt Controller) is part of the CPU itself; | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
5 | it has 32 IRQ input lines and no NMI support. Interrupt status is | 4 | macro call, to avoid after a QOM refactor: |
6 | queried and controlled via the CPU's ipending and istatus | ||
7 | registers. | ||
8 | 5 | ||
9 | * The EIC (External Interrupt Controller) interface allows the CPU | 6 | hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition |
10 | to connect to an external interrupt controller. The interface | 7 | DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, |
11 | allows the interrupt controller to present a packet of information | 8 | ^ |
12 | containing: | ||
13 | - handler address | ||
14 | - interrupt level | ||
15 | - register set | ||
16 | - NMI mode | ||
17 | 9 | ||
18 | QEMU does not model an EIC currently. We do model the IIC, but its | 10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
19 | implementation is split across code in hw/nios2/cpu_pic.c and | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
20 | hw/intc/nios2_iic.c. The code in those two files has no state of its | 12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> |
21 | own -- the IIC state is in the Nios2CPU state struct. | 13 | Message-id: 20230109140306.23161-15-philmd@linaro.org |
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/timer/xilinx_timer.c | 27 +++++++++++++-------------- | ||
17 | 1 file changed, 13 insertions(+), 14 deletions(-) | ||
22 | 18 | ||
23 | Because CPU objects now inherit (indirectly) from TYPE_DEVICE, they | 19 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c |
24 | can have GPIO input lines themselves, so we can implement the IIC | ||
25 | directly in the CPU object the same way that real hardware does. | ||
26 | |||
27 | Create named "IRQ" GPIO inputs to the Nios2 CPU object, and make the | ||
28 | only user of the IIC wire up directly to those instead. | ||
29 | |||
30 | Note that the old code had an "NMI" concept which was entirely unused | ||
31 | and also as far as I can see not architecturally correct, since only | ||
32 | the EIC has a concept of an NMI. | ||
33 | |||
34 | This fixes a Coverity-reported trivial memory leak of the IRQ array | ||
35 | allocated in nios2_cpu_pic_init(). | ||
36 | |||
37 | Fixes: Coverity CID 1421916 | ||
38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
39 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
40 | Message-id: 20201129174022.26530-2-peter.maydell@linaro.org | ||
41 | Reviewed-by: Wentong Wu <wentong.wu@intel.com> | ||
42 | Tested-by: Wentong Wu <wentong.wu@intel.com> | ||
43 | --- | ||
44 | target/nios2/cpu.h | 1 - | ||
45 | hw/intc/nios2_iic.c | 95 --------------------------------------- | ||
46 | hw/nios2/10m50_devboard.c | 13 +----- | ||
47 | hw/nios2/cpu_pic.c | 31 ------------- | ||
48 | target/nios2/cpu.c | 30 +++++++++++++ | ||
49 | MAINTAINERS | 1 - | ||
50 | hw/intc/meson.build | 1 - | ||
51 | 7 files changed, 32 insertions(+), 140 deletions(-) | ||
52 | delete mode 100644 hw/intc/nios2_iic.c | ||
53 | |||
54 | diff --git a/target/nios2/cpu.h b/target/nios2/cpu.h | ||
55 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
56 | --- a/target/nios2/cpu.h | 21 | --- a/hw/timer/xilinx_timer.c |
57 | +++ b/target/nios2/cpu.h | 22 | +++ b/hw/timer/xilinx_timer.c |
58 | @@ -XXX,XX +XXX,XX @@ void nios2_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, | 23 | @@ -XXX,XX +XXX,XX @@ struct xlx_timer |
59 | MMUAccessType access_type, | 24 | }; |
60 | int mmu_idx, uintptr_t retaddr); | 25 | |
61 | 26 | #define TYPE_XILINX_TIMER "xlnx.xps-timer" | |
62 | -qemu_irq *nios2_cpu_pic_init(Nios2CPU *cpu); | 27 | -DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, |
63 | void nios2_check_interrupts(CPUNios2State *env); | 28 | - TYPE_XILINX_TIMER) |
64 | 29 | +typedef struct XpsTimerState XpsTimerState; | |
65 | void do_nios2_semihosting(CPUNios2State *env); | 30 | +DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) |
66 | diff --git a/hw/intc/nios2_iic.c b/hw/intc/nios2_iic.c | 31 | |
67 | deleted file mode 100644 | 32 | -struct timerblock |
68 | index XXXXXXX..XXXXXXX | 33 | +struct XpsTimerState |
69 | --- a/hw/intc/nios2_iic.c | ||
70 | +++ /dev/null | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | -/* | ||
73 | - * QEMU Altera Internal Interrupt Controller. | ||
74 | - * | ||
75 | - * Copyright (c) 2012 Chris Wulff <crwulff@gmail.com> | ||
76 | - * | ||
77 | - * This library is free software; you can redistribute it and/or | ||
78 | - * modify it under the terms of the GNU Lesser General Public | ||
79 | - * License as published by the Free Software Foundation; either | ||
80 | - * version 2.1 of the License, or (at your option) any later version. | ||
81 | - * | ||
82 | - * This library is distributed in the hope that it will be useful, | ||
83 | - * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
84 | - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
85 | - * Lesser General Public License for more details. | ||
86 | - * | ||
87 | - * You should have received a copy of the GNU Lesser General Public | ||
88 | - * License along with this library; if not, see | ||
89 | - * <http://www.gnu.org/licenses/lgpl-2.1.html> | ||
90 | - */ | ||
91 | - | ||
92 | -#include "qemu/osdep.h" | ||
93 | -#include "qemu/module.h" | ||
94 | -#include "qapi/error.h" | ||
95 | - | ||
96 | -#include "hw/irq.h" | ||
97 | -#include "hw/sysbus.h" | ||
98 | -#include "cpu.h" | ||
99 | -#include "qom/object.h" | ||
100 | - | ||
101 | -#define TYPE_ALTERA_IIC "altera,iic" | ||
102 | -OBJECT_DECLARE_SIMPLE_TYPE(AlteraIIC, ALTERA_IIC) | ||
103 | - | ||
104 | -struct AlteraIIC { | ||
105 | - SysBusDevice parent_obj; | ||
106 | - void *cpu; | ||
107 | - qemu_irq parent_irq; | ||
108 | -}; | ||
109 | - | ||
110 | -static void update_irq(AlteraIIC *pv) | ||
111 | -{ | ||
112 | - CPUNios2State *env = &((Nios2CPU *)(pv->cpu))->env; | ||
113 | - | ||
114 | - qemu_set_irq(pv->parent_irq, | ||
115 | - env->regs[CR_IPENDING] & env->regs[CR_IENABLE]); | ||
116 | -} | ||
117 | - | ||
118 | -static void irq_handler(void *opaque, int irq, int level) | ||
119 | -{ | ||
120 | - AlteraIIC *pv = opaque; | ||
121 | - CPUNios2State *env = &((Nios2CPU *)(pv->cpu))->env; | ||
122 | - | ||
123 | - env->regs[CR_IPENDING] &= ~(1 << irq); | ||
124 | - env->regs[CR_IPENDING] |= !!level << irq; | ||
125 | - | ||
126 | - update_irq(pv); | ||
127 | -} | ||
128 | - | ||
129 | -static void altera_iic_init(Object *obj) | ||
130 | -{ | ||
131 | - AlteraIIC *pv = ALTERA_IIC(obj); | ||
132 | - | ||
133 | - qdev_init_gpio_in(DEVICE(pv), irq_handler, 32); | ||
134 | - sysbus_init_irq(SYS_BUS_DEVICE(obj), &pv->parent_irq); | ||
135 | -} | ||
136 | - | ||
137 | -static void altera_iic_realize(DeviceState *dev, Error **errp) | ||
138 | -{ | ||
139 | - struct AlteraIIC *pv = ALTERA_IIC(dev); | ||
140 | - | ||
141 | - pv->cpu = object_property_get_link(OBJECT(dev), "cpu", &error_abort); | ||
142 | -} | ||
143 | - | ||
144 | -static void altera_iic_class_init(ObjectClass *klass, void *data) | ||
145 | -{ | ||
146 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
147 | - | ||
148 | - /* Reason: needs to be wired up, e.g. by nios2_10m50_ghrd_init() */ | ||
149 | - dc->user_creatable = false; | ||
150 | - dc->realize = altera_iic_realize; | ||
151 | -} | ||
152 | - | ||
153 | -static TypeInfo altera_iic_info = { | ||
154 | - .name = TYPE_ALTERA_IIC, | ||
155 | - .parent = TYPE_SYS_BUS_DEVICE, | ||
156 | - .instance_size = sizeof(AlteraIIC), | ||
157 | - .instance_init = altera_iic_init, | ||
158 | - .class_init = altera_iic_class_init, | ||
159 | -}; | ||
160 | - | ||
161 | -static void altera_iic_register(void) | ||
162 | -{ | ||
163 | - type_register_static(&altera_iic_info); | ||
164 | -} | ||
165 | - | ||
166 | -type_init(altera_iic_register) | ||
167 | diff --git a/hw/nios2/10m50_devboard.c b/hw/nios2/10m50_devboard.c | ||
168 | index XXXXXXX..XXXXXXX 100644 | ||
169 | --- a/hw/nios2/10m50_devboard.c | ||
170 | +++ b/hw/nios2/10m50_devboard.c | ||
171 | @@ -XXX,XX +XXX,XX @@ static void nios2_10m50_ghrd_init(MachineState *machine) | ||
172 | ram_addr_t tcm_size = 0x1000; /* 1 kiB, but QEMU limit is 4 kiB */ | ||
173 | ram_addr_t ram_base = 0x08000000; | ||
174 | ram_addr_t ram_size = 0x08000000; | ||
175 | - qemu_irq *cpu_irq, irq[32]; | ||
176 | + qemu_irq irq[32]; | ||
177 | int i; | ||
178 | |||
179 | /* Physical TCM (tb_ram_1k) with alias at 0xc0000000 */ | ||
180 | @@ -XXX,XX +XXX,XX @@ static void nios2_10m50_ghrd_init(MachineState *machine) | ||
181 | |||
182 | /* Create CPU -- FIXME */ | ||
183 | cpu = NIOS2_CPU(cpu_create(TYPE_NIOS2_CPU)); | ||
184 | - | ||
185 | - /* Register: CPU interrupt controller (PIC) */ | ||
186 | - cpu_irq = nios2_cpu_pic_init(cpu); | ||
187 | - | ||
188 | - /* Register: Internal Interrupt Controller (IIC) */ | ||
189 | - dev = qdev_new("altera,iic"); | ||
190 | - object_property_add_const_link(OBJECT(dev), "cpu", OBJECT(cpu)); | ||
191 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | ||
192 | - sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, cpu_irq[0]); | ||
193 | for (i = 0; i < 32; i++) { | ||
194 | - irq[i] = qdev_get_gpio_in(dev, i); | ||
195 | + irq[i] = qdev_get_gpio_in_named(DEVICE(cpu), "IRQ", i); | ||
196 | } | ||
197 | |||
198 | /* Register: Altera 16550 UART */ | ||
199 | diff --git a/hw/nios2/cpu_pic.c b/hw/nios2/cpu_pic.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/nios2/cpu_pic.c | ||
202 | +++ b/hw/nios2/cpu_pic.c | ||
203 | @@ -XXX,XX +XXX,XX @@ | ||
204 | |||
205 | #include "boot.h" | ||
206 | |||
207 | -static void nios2_pic_cpu_handler(void *opaque, int irq, int level) | ||
208 | -{ | ||
209 | - Nios2CPU *cpu = opaque; | ||
210 | - CPUNios2State *env = &cpu->env; | ||
211 | - CPUState *cs = CPU(cpu); | ||
212 | - int type = irq ? CPU_INTERRUPT_NMI : CPU_INTERRUPT_HARD; | ||
213 | - | ||
214 | - if (type == CPU_INTERRUPT_HARD) { | ||
215 | - env->irq_pending = level; | ||
216 | - | ||
217 | - if (level && (env->regs[CR_STATUS] & CR_STATUS_PIE)) { | ||
218 | - env->irq_pending = 0; | ||
219 | - cpu_interrupt(cs, type); | ||
220 | - } else if (!level) { | ||
221 | - env->irq_pending = 0; | ||
222 | - cpu_reset_interrupt(cs, type); | ||
223 | - } | ||
224 | - } else { | ||
225 | - if (level) { | ||
226 | - cpu_interrupt(cs, type); | ||
227 | - } else { | ||
228 | - cpu_reset_interrupt(cs, type); | ||
229 | - } | ||
230 | - } | ||
231 | -} | ||
232 | - | ||
233 | void nios2_check_interrupts(CPUNios2State *env) | ||
234 | { | 34 | { |
235 | if (env->irq_pending && | 35 | SysBusDevice parent_obj; |
236 | @@ -XXX,XX +XXX,XX @@ void nios2_check_interrupts(CPUNios2State *env) | 36 | |
237 | cpu_interrupt(env_cpu(env), CPU_INTERRUPT_HARD); | 37 | @@ -XXX,XX +XXX,XX @@ struct timerblock |
238 | } | 38 | struct xlx_timer *timers; |
39 | }; | ||
40 | |||
41 | -static inline unsigned int num_timers(struct timerblock *t) | ||
42 | +static inline unsigned int num_timers(XpsTimerState *t) | ||
43 | { | ||
44 | return 2 - t->one_timer_only; | ||
239 | } | 45 | } |
240 | - | 46 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr) |
241 | -qemu_irq *nios2_cpu_pic_init(Nios2CPU *cpu) | 47 | return addr >> 2; |
242 | -{ | ||
243 | - return qemu_allocate_irqs(nios2_pic_cpu_handler, cpu, 2); | ||
244 | -} | ||
245 | diff --git a/target/nios2/cpu.c b/target/nios2/cpu.c | ||
246 | index XXXXXXX..XXXXXXX 100644 | ||
247 | --- a/target/nios2/cpu.c | ||
248 | +++ b/target/nios2/cpu.c | ||
249 | @@ -XXX,XX +XXX,XX @@ static void nios2_cpu_reset(DeviceState *dev) | ||
250 | #endif | ||
251 | } | 48 | } |
252 | 49 | ||
253 | +#ifndef CONFIG_USER_ONLY | 50 | -static void timer_update_irq(struct timerblock *t) |
254 | +static void nios2_cpu_set_irq(void *opaque, int irq, int level) | 51 | +static void timer_update_irq(XpsTimerState *t) |
255 | +{ | ||
256 | + Nios2CPU *cpu = opaque; | ||
257 | + CPUNios2State *env = &cpu->env; | ||
258 | + CPUState *cs = CPU(cpu); | ||
259 | + | ||
260 | + env->regs[CR_IPENDING] &= ~(1 << irq); | ||
261 | + env->regs[CR_IPENDING] |= !!level << irq; | ||
262 | + | ||
263 | + env->irq_pending = env->regs[CR_IPENDING] & env->regs[CR_IENABLE]; | ||
264 | + | ||
265 | + if (env->irq_pending && (env->regs[CR_STATUS] & CR_STATUS_PIE)) { | ||
266 | + env->irq_pending = 0; | ||
267 | + cpu_interrupt(cs, CPU_INTERRUPT_HARD); | ||
268 | + } else if (!env->irq_pending) { | ||
269 | + cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); | ||
270 | + } | ||
271 | +} | ||
272 | +#endif | ||
273 | + | ||
274 | static void nios2_cpu_initfn(Object *obj) | ||
275 | { | 52 | { |
276 | Nios2CPU *cpu = NIOS2_CPU(obj); | 53 | unsigned int i, irq = 0; |
277 | @@ -XXX,XX +XXX,XX @@ static void nios2_cpu_initfn(Object *obj) | 54 | uint32_t csr; |
278 | 55 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t) | |
279 | #if !defined(CONFIG_USER_ONLY) | 56 | static uint64_t |
280 | mmu_init(&cpu->env); | 57 | timer_read(void *opaque, hwaddr addr, unsigned int size) |
281 | + | 58 | { |
282 | + /* | 59 | - struct timerblock *t = opaque; |
283 | + * These interrupt lines model the IIC (internal interrupt | 60 | + XpsTimerState *t = opaque; |
284 | + * controller). QEMU does not currently support the EIC | 61 | struct xlx_timer *xt; |
285 | + * (external interrupt controller) -- if we did it would be | 62 | uint32_t r = 0; |
286 | + * a separate device in hw/intc with a custom interface to | 63 | unsigned int timer; |
287 | + * the CPU, and boards using it would not wire up these IRQ lines. | 64 | @@ -XXX,XX +XXX,XX @@ static void |
288 | + */ | 65 | timer_write(void *opaque, hwaddr addr, |
289 | + qdev_init_gpio_in_named(DEVICE(cpu), nios2_cpu_set_irq, "IRQ", 32); | 66 | uint64_t val64, unsigned int size) |
290 | #endif | 67 | { |
68 | - struct timerblock *t = opaque; | ||
69 | + XpsTimerState *t = opaque; | ||
70 | struct xlx_timer *xt; | ||
71 | unsigned int timer; | ||
72 | uint32_t value = val64; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = { | ||
74 | static void timer_hit(void *opaque) | ||
75 | { | ||
76 | struct xlx_timer *xt = opaque; | ||
77 | - struct timerblock *t = xt->parent; | ||
78 | + XpsTimerState *t = xt->parent; | ||
79 | D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); | ||
80 | xt->regs[R_TCSR] |= TCSR_TINT; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque) | ||
83 | |||
84 | static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct timerblock *t = XILINX_TIMER(dev); | ||
87 | + XpsTimerState *t = XILINX_TIMER(dev); | ||
88 | unsigned int i; | ||
89 | |||
90 | /* Init all the ptimers. */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
92 | |||
93 | static void xilinx_timer_init(Object *obj) | ||
94 | { | ||
95 | - struct timerblock *t = XILINX_TIMER(obj); | ||
96 | + XpsTimerState *t = XILINX_TIMER(obj); | ||
97 | |||
98 | /* All timers share a single irq line. */ | ||
99 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); | ||
291 | } | 100 | } |
292 | 101 | ||
293 | diff --git a/MAINTAINERS b/MAINTAINERS | 102 | static Property xilinx_timer_properties[] = { |
294 | index XXXXXXX..XXXXXXX 100644 | 103 | - DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz, |
295 | --- a/MAINTAINERS | 104 | - 62 * 1000000), |
296 | +++ b/MAINTAINERS | 105 | - DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0), |
297 | @@ -XXX,XX +XXX,XX @@ M: Marek Vasut <marex@denx.de> | 106 | + DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), |
298 | S: Maintained | 107 | + DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), |
299 | F: target/nios2/ | 108 | DEFINE_PROP_END_OF_LIST(), |
300 | F: hw/nios2/ | 109 | }; |
301 | -F: hw/intc/nios2_iic.c | 110 | |
302 | F: disas/nios2.c | 111 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data) |
303 | F: default-configs/nios2-softmmu.mak | 112 | static const TypeInfo xilinx_timer_info = { |
304 | 113 | .name = TYPE_XILINX_TIMER, | |
305 | diff --git a/hw/intc/meson.build b/hw/intc/meson.build | 114 | .parent = TYPE_SYS_BUS_DEVICE, |
306 | index XXXXXXX..XXXXXXX 100644 | 115 | - .instance_size = sizeof(struct timerblock), |
307 | --- a/hw/intc/meson.build | 116 | + .instance_size = sizeof(XpsTimerState), |
308 | +++ b/hw/intc/meson.build | 117 | .instance_init = xilinx_timer_init, |
309 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_IBEX', if_true: files('ibex_plic.c')) | 118 | .class_init = xilinx_timer_class_init, |
310 | specific_ss.add(when: 'CONFIG_IOAPIC', if_true: files('ioapic.c')) | 119 | }; |
311 | specific_ss.add(when: 'CONFIG_LOONGSON_LIOINTC', if_true: files('loongson_liointc.c')) | ||
312 | specific_ss.add(when: 'CONFIG_MIPS_CPS', if_true: files('mips_gic.c')) | ||
313 | -specific_ss.add(when: 'CONFIG_NIOS2', if_true: files('nios2_iic.c')) | ||
314 | specific_ss.add(when: 'CONFIG_OMAP', if_true: files('omap_intc.c')) | ||
315 | specific_ss.add(when: 'CONFIG_OMPIC', if_true: files('ompic.c')) | ||
316 | specific_ss.add(when: 'CONFIG_OPENPIC_KVM', if_true: files('openpic_kvm.c')) | ||
317 | -- | 120 | -- |
318 | 2.20.1 | 121 | 2.34.1 |
319 | 122 | ||
320 | 123 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
1 | 2 | ||
3 | ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit | ||
4 | to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu | ||
5 | uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3 | ||
6 | write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is | ||
7 | enabled and exposed to the guest. As a result EL3 writes of that bit are | ||
8 | ignored. | ||
9 | |||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
12 | Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | target/arm/helper.c | 3 +++ | ||
17 | 1 file changed, 3 insertions(+) | ||
18 | |||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper.c | ||
22 | +++ b/target/arm/helper.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
24 | if (cpu_isar_feature(aa64_sme, cpu)) { | ||
25 | valid_mask |= SCR_ENTP2; | ||
26 | } | ||
27 | + if (cpu_isar_feature(aa64_hcx, cpu)) { | ||
28 | + valid_mask |= SCR_HXEN; | ||
29 | + } | ||
30 | } else { | ||
31 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
32 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
33 | -- | ||
34 | 2.34.1 | diff view generated by jsdifflib |