1 | First pullreq for 6.0: mostly my v8.1M work, plus some other | 1 | Mostly straightforward bugfixes. The new Xilinx devices are |
---|---|---|---|
2 | bits and pieces. (I still have a lot of stuff in my to-review | 2 | arguably 'new feature', but they're fixing a regression where |
3 | folder, which I may or may not get to before the Christmas break...) | 3 | our changes to PSCI in commit 3f37979bf mean that EL3 guest |
4 | code now needs to talk to a proper emulated power-controller | ||
5 | device to turn on secondary CPUs; and it's not yet rc1 and | ||
6 | they only affect the Xilinx board, so it seems OK to me. | ||
4 | 7 | ||
5 | thanks | 8 | thanks |
6 | -- PMM | 9 | -- PMM |
7 | 10 | ||
8 | The following changes since commit 5e7b204dbfae9a562fc73684986f936b97f63877: | 11 | The following changes since commit 1d60bb4b14601e38ed17384277aa4c30c57925d3: |
9 | 12 | ||
10 | Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging (2020-12-09 20:08:54 +0000) | 13 | Merge tag 'pull-request-2022-03-15v2' of https://gitlab.com/thuth/qemu into staging (2022-03-16 10:43:58 +0000) |
11 | 14 | ||
12 | are available in the Git repository at: | 15 | are available in the Git repository at: |
13 | 16 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201210 | 17 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20220318 |
15 | 18 | ||
16 | for you to fetch changes up to 71f916be1c7e9ede0e37d9cabc781b5a9e8638ff: | 19 | for you to fetch changes up to 79d54c9eac04c554e3c081589542f801ace71797: |
17 | 20 | ||
18 | hw/arm/armv7m: Correct typo in QOM object name (2020-12-10 11:44:56 +0000) | 21 | util/osdep: Remove some early cruft (2022-03-18 11:32:13 +0000) |
19 | 22 | ||
20 | ---------------------------------------------------------------- | 23 | ---------------------------------------------------------------- |
21 | target-arm queue: | 24 | target-arm queue: |
22 | * hw/arm/smmuv3: Fix up L1STD_SPAN decoding | 25 | * Fix sve2 ldnt1 and stnt1 |
23 | * xlnx-zynqmp: Support Xilinx ZynqMP CAN controllers | 26 | * Fix pauth_check_trap vs SEL2 |
24 | * sbsa-ref: allow to use Cortex-A53/57/72 cpus | 27 | * Fix handling of LPAE block descriptors |
25 | * Various minor code cleanups | 28 | * hw/dma/xlnx_csu_dma: Set TYPE_XLNX_CSU_DMA class_size |
26 | * hw/intc/armv7m_nvic: Make all of system PPB range be RAZWI/BusFault | 29 | * hw/misc/npcm7xx_clk: Don't leak string in npcm7xx_clk_sel_init() |
27 | * Implement more pieces of ARMv8.1M support | 30 | * nsis installer: List emulators in alphabetical order |
31 | * nsis installer: Suppress "ANSI targets are deprecated" warning | ||
32 | * nsis installer: Fix mouse-over descriptions for emulators | ||
33 | * hw/arm/virt: Fix gic-version=max when CONFIG_ARM_GICV3_TCG is unset | ||
34 | * Improve M-profile vector table access logging | ||
35 | * Xilinx ZynqMP: model CRF and APU control | ||
36 | * Fix compile issues on modern Solaris | ||
28 | 37 | ||
29 | ---------------------------------------------------------------- | 38 | ---------------------------------------------------------------- |
30 | Alex Chen (4): | 39 | Andrew Deason (3): |
31 | i.MX25: Fix bad printf format specifiers | 40 | util/osdep: Avoid madvise proto on modern Solaris |
32 | i.MX31: Fix bad printf format specifiers | 41 | hw/i386/acpi-build: Avoid 'sun' identifier |
33 | i.MX6: Fix bad printf format specifiers | 42 | util/osdep: Remove some early cruft |
34 | i.MX6ul: Fix bad printf format specifiers | ||
35 | 43 | ||
36 | Havard Skinnemoen (1): | 44 | Edgar E. Iglesias (6): |
37 | tests/qtest/npcm7xx_rng-test: dump random data on failure | 45 | hw/arm/xlnx-zynqmp: Add an unimplemented SERDES area |
46 | target/arm: Make rvbar settable after realize | ||
47 | hw/misc: Add a model of the Xilinx ZynqMP CRF | ||
48 | hw/arm/xlnx-zynqmp: Connect the ZynqMP CRF | ||
49 | hw/misc: Add a model of the Xilinx ZynqMP APU Control | ||
50 | hw/arm/xlnx-zynqmp: Connect the ZynqMP APU Control | ||
38 | 51 | ||
39 | Kunkun Jiang (1): | 52 | Eric Auger (2): |
40 | hw/arm/smmuv3: Fix up L1STD_SPAN decoding | 53 | hw/intc: Rename CONFIG_ARM_GIC_TCG into CONFIG_ARM_GICV3_TCG |
54 | hw/arm/virt: Fix gic-version=max when CONFIG_ARM_GICV3_TCG is unset | ||
41 | 55 | ||
42 | Marcin Juszkiewicz (1): | 56 | Peter Maydell (8): |
43 | sbsa-ref: allow to use Cortex-A53/57/72 cpus | 57 | target/arm: Fix handling of LPAE block descriptors |
58 | hw/dma/xlnx_csu_dma: Set TYPE_XLNX_CSU_DMA class_size | ||
59 | hw/misc/npcm7xx_clk: Don't leak string in npcm7xx_clk_sel_init() | ||
60 | nsis installer: List emulators in alphabetical order | ||
61 | nsis installer: Suppress "ANSI targets are deprecated" warning | ||
62 | nsis installer: Fix mouse-over descriptions for emulators | ||
63 | target/arm: Log M-profile vector table accesses | ||
64 | target/arm: Log fault address for M-profile faults | ||
44 | 65 | ||
45 | Peter Maydell (25): | 66 | Richard Henderson (2): |
46 | hw/intc/armv7m_nvic: Make all of system PPB range be RAZWI/BusFault | 67 | target/arm: Fix sve2 ldnt1 and stnt1 |
47 | target/arm: Implement v8.1M PXN extension | 68 | target/arm: Fix pauth_check_trap vs SEL2 |
48 | target/arm: Don't clobber ID_PFR1.Security on M-profile cores | ||
49 | target/arm: Implement VSCCLRM insn | ||
50 | target/arm: Implement CLRM instruction | ||
51 | target/arm: Enforce M-profile VMRS/VMSR register restrictions | ||
52 | target/arm: Refactor M-profile VMSR/VMRS handling | ||
53 | target/arm: Move general-use constant expanders up in translate.c | ||
54 | target/arm: Implement VLDR/VSTR system register | ||
55 | target/arm: Implement M-profile FPSCR_nzcvqc | ||
56 | target/arm: Use new FPCR_NZCV_MASK constant | ||
57 | target/arm: Factor out preserve-fp-state from full_vfp_access_check() | ||
58 | target/arm: Implement FPCXT_S fp system register | ||
59 | hw/intc/armv7m_nvic: Update FPDSCR masking for v8.1M | ||
60 | target/arm: For v8.1M, always clear R0-R3, R12, APSR, EPSR on exception entry | ||
61 | target/arm: In v8.1M, don't set HFSR.FORCED on vector table fetch failures | ||
62 | target/arm: Implement v8.1M REVIDR register | ||
63 | target/arm: Implement new v8.1M NOCP check for exception return | ||
64 | target/arm: Implement new v8.1M VLLDM and VLSTM encodings | ||
65 | hw/intc/armv7m_nvic: Support v8.1M CCR.TRD bit | ||
66 | target/arm: Implement CCR_S.TRD behaviour for SG insns | ||
67 | hw/intc/armv7m_nvic: Fix "return from inactive handler" check | ||
68 | target/arm: Implement M-profile "minimal RAS implementation" | ||
69 | hw/intc/armv7m_nvic: Implement read/write for RAS register block | ||
70 | hw/arm/armv7m: Correct typo in QOM object name | ||
71 | 69 | ||
72 | Vikram Garhwal (4): | 70 | meson.build | 23 ++- |
73 | hw/net/can: Introduce Xilinx ZynqMP CAN controller | 71 | include/hw/arm/xlnx-zynqmp.h | 4 + |
74 | xlnx-zynqmp: Connect Xilinx ZynqMP CAN controllers | 72 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 93 ++++++++++++ |
75 | tests/qtest: Introduce tests for Xilinx ZynqMP CAN controller | 73 | include/hw/misc/xlnx-zynqmp-crf.h | 211 ++++++++++++++++++++++++++ |
76 | MAINTAINERS: Add maintainer entry for Xilinx ZynqMP CAN controller | 74 | include/qemu/osdep.h | 8 + |
77 | 75 | target/arm/cpu.h | 3 +- | |
78 | meson.build | 1 + | 76 | target/arm/sve.decode | 5 +- |
79 | hw/arm/smmuv3-internal.h | 2 +- | 77 | hw/arm/virt.c | 7 +- |
80 | hw/net/can/trace.h | 1 + | 78 | hw/arm/xlnx-zynqmp.c | 46 +++++- |
81 | include/hw/arm/xlnx-zynqmp.h | 8 + | 79 | hw/dma/xlnx_csu_dma.c | 1 + |
82 | include/hw/intc/armv7m_nvic.h | 2 + | 80 | hw/i386/acpi-build.c | 4 +- |
83 | include/hw/net/xlnx-zynqmp-can.h | 78 +++ | 81 | hw/misc/npcm7xx_clk.c | 4 +- |
84 | target/arm/cpu.h | 46 ++ | 82 | hw/misc/xlnx-zynqmp-apu-ctrl.c | 253 +++++++++++++++++++++++++++++++ |
85 | target/arm/m-nocp.decode | 10 +- | 83 | hw/misc/xlnx-zynqmp-crf.c | 266 +++++++++++++++++++++++++++++++++ |
86 | target/arm/t32.decode | 10 +- | 84 | target/arm/cpu.c | 17 ++- |
87 | target/arm/vfp.decode | 14 + | 85 | target/arm/helper.c | 20 ++- |
88 | hw/arm/armv7m.c | 4 +- | 86 | target/arm/m_helper.c | 11 ++ |
89 | hw/arm/sbsa-ref.c | 23 +- | 87 | target/arm/pauth_helper.c | 2 +- |
90 | hw/arm/xlnx-zcu102.c | 20 + | 88 | target/arm/translate-sve.c | 51 ++++++- |
91 | hw/arm/xlnx-zynqmp.c | 34 ++ | 89 | tests/tcg/aarch64/test-826.c | 50 +++++++ |
92 | hw/intc/armv7m_nvic.c | 246 ++++++-- | 90 | util/osdep.c | 10 -- |
93 | hw/misc/imx25_ccm.c | 12 +- | 91 | hw/intc/Kconfig | 2 +- |
94 | hw/misc/imx31_ccm.c | 14 +- | 92 | hw/intc/meson.build | 4 +- |
95 | hw/misc/imx6_ccm.c | 20 +- | 93 | hw/misc/meson.build | 2 + |
96 | hw/misc/imx6_src.c | 2 +- | 94 | qemu.nsi | 8 +- |
97 | hw/misc/imx6ul_ccm.c | 4 +- | 95 | scripts/nsis.py | 17 ++- |
98 | hw/misc/imx_ccm.c | 4 +- | 96 | tests/tcg/aarch64/Makefile.target | 4 + |
99 | hw/net/can/xlnx-zynqmp-can.c | 1161 ++++++++++++++++++++++++++++++++++++++ | 97 | tests/tcg/configure.sh | 4 + |
100 | target/arm/cpu.c | 5 +- | 98 | 28 files changed, 1084 insertions(+), 46 deletions(-) |
101 | target/arm/helper.c | 7 +- | 99 | create mode 100644 include/hw/misc/xlnx-zynqmp-apu-ctrl.h |
102 | target/arm/m_helper.c | 130 ++++- | 100 | create mode 100644 include/hw/misc/xlnx-zynqmp-crf.h |
103 | target/arm/translate.c | 105 +++- | 101 | create mode 100644 hw/misc/xlnx-zynqmp-apu-ctrl.c |
104 | tests/qtest/npcm7xx_rng-test.c | 12 + | 102 | create mode 100644 hw/misc/xlnx-zynqmp-crf.c |
105 | tests/qtest/xlnx-can-test.c | 360 ++++++++++++ | 103 | create mode 100644 tests/tcg/aarch64/test-826.c |
106 | MAINTAINERS | 8 + | ||
107 | hw/Kconfig | 1 + | ||
108 | hw/net/can/meson.build | 1 + | ||
109 | hw/net/can/trace-events | 9 + | ||
110 | target/arm/translate-vfp.c.inc | 511 ++++++++++++++++- | ||
111 | tests/qtest/meson.build | 1 + | ||
112 | 34 files changed, 2713 insertions(+), 153 deletions(-) | ||
113 | create mode 100644 hw/net/can/trace.h | ||
114 | create mode 100644 include/hw/net/xlnx-zynqmp-can.h | ||
115 | create mode 100644 hw/net/can/xlnx-zynqmp-can.c | ||
116 | create mode 100644 tests/qtest/xlnx-can-test.c | ||
117 | create mode 100644 hw/net/can/trace-events | ||
118 | diff view generated by jsdifflib |
1 | Currently M-profile borrows the A-profile code for VMSR and VMRS | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | (access to the FP system registers), because all it needs to support | 2 | |
3 | is the FPSCR. In v8.1M things become significantly more complicated | 3 | For both ldnt1 and stnt1, the meaning of the Rn and Rm are different |
4 | in two ways: | 4 | from ld1 and st1: the vector and integer registers are reversed, and |
5 | 5 | the integer register 31 refers to XZR instead of SP. | |
6 | * there are several new FP system registers; some have side effects | 6 | |
7 | on read, and one (FPCXT_NS) needs to avoid the usual | 7 | Secondly, the 64-bit version of ldnt1 was being interpreted as |
8 | vfp_access_check() and the "only if FPU implemented" check | 8 | 32-bit unpacked unscaled offset instead of 64-bit unscaled offset, |
9 | 9 | which discarded the upper 32 bits of the address coming from | |
10 | * all sysregs are now accessible both by VMRS/VMSR (which | 10 | the vector argument. |
11 | reads/writes a general purpose register) and also by VLDR/VSTR | 11 | |
12 | (which reads/writes them directly to memory) | 12 | Thirdly, validate that the memory element size is in range for the |
13 | 13 | vector element size for ldnt1. For ld1, we do this via independent | |
14 | Refactor the structure of how we handle VMSR/VMRS to cope with this: | 14 | decode patterns, but for ldnt1 we need to do it manually. |
15 | 15 | ||
16 | * keep the M-profile code entirely separate from the A-profile code | 16 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/826 |
17 | 17 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
18 | * abstract out the "read or write the general purpose register" part | 18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | of the code into a loadfn or storefn function pointer, so we can | 19 | Message-id: 20220308031655.240710-1-richard.henderson@linaro.org |
20 | reuse it for VLDR/VSTR. | ||
21 | |||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20201119215617.29887-8-peter.maydell@linaro.org | ||
25 | --- | 21 | --- |
26 | target/arm/cpu.h | 3 + | 22 | target/arm/sve.decode | 5 ++- |
27 | target/arm/translate-vfp.c.inc | 182 ++++++++++++++++++++++++++++++--- | 23 | target/arm/translate-sve.c | 51 +++++++++++++++++++++++++++++-- |
28 | 2 files changed, 171 insertions(+), 14 deletions(-) | 24 | tests/tcg/aarch64/test-826.c | 50 ++++++++++++++++++++++++++++++ |
29 | 25 | tests/tcg/aarch64/Makefile.target | 4 +++ | |
30 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 26 | tests/tcg/configure.sh | 4 +++ |
27 | 5 files changed, 109 insertions(+), 5 deletions(-) | ||
28 | create mode 100644 tests/tcg/aarch64/test-826.c | ||
29 | |||
30 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | ||
31 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/cpu.h | 32 | --- a/target/arm/sve.decode |
33 | +++ b/target/arm/cpu.h | 33 | +++ b/target/arm/sve.decode |
34 | @@ -XXX,XX +XXX,XX @@ enum arm_cpu_mode { | 34 | @@ -XXX,XX +XXX,XX @@ USDOT_zzzz 01000100 .. 0 ..... 011 110 ..... ..... @rda_rn_rm |
35 | #define ARM_VFP_FPINST 9 | 35 | |
36 | #define ARM_VFP_FPINST2 10 | 36 | ### SVE2 Memory Gather Load Group |
37 | 37 | ||
38 | +/* QEMU-internal value meaning "FPSCR, but we care only about NZCV" */ | 38 | -# SVE2 64-bit gather non-temporal load |
39 | +#define QEMU_VFP_FPSCR_NZCV 0xffff | 39 | -# (scalar plus unpacked 32-bit unscaled offsets) |
40 | + | 40 | +# SVE2 64-bit gather non-temporal load (scalar plus 64-bit unscaled offsets) |
41 | /* iwMMXt coprocessor control registers. */ | 41 | LDNT1_zprz 1100010 msz:2 00 rm:5 1 u:1 0 pg:3 rn:5 rd:5 \ |
42 | #define ARM_IWMMXT_wCID 0 | 42 | - &rprr_gather_load xs=0 esz=3 scale=0 ff=0 |
43 | #define ARM_IWMMXT_wCon 1 | 43 | + &rprr_gather_load xs=2 esz=3 scale=0 ff=0 |
44 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 44 | |
45 | # SVE2 32-bit gather non-temporal load (scalar plus 32-bit unscaled offsets) | ||
46 | LDNT1_zprz 1000010 msz:2 00 rm:5 10 u:1 pg:3 rn:5 rd:5 \ | ||
47 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/target/arm/translate-vfp.c.inc | 49 | --- a/target/arm/translate-sve.c |
47 | +++ b/target/arm/translate-vfp.c.inc | 50 | +++ b/target/arm/translate-sve.c |
48 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP(DisasContext *s, arg_VDUP *a) | 51 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) |
49 | return true; | 52 | |
53 | static bool trans_LDNT1_zprz(DisasContext *s, arg_LD1_zprz *a) | ||
54 | { | ||
55 | + gen_helper_gvec_mem_scatter *fn = NULL; | ||
56 | + bool be = s->be_data == MO_BE; | ||
57 | + bool mte = s->mte_active[0]; | ||
58 | + | ||
59 | + if (a->esz < a->msz + !a->u) { | ||
60 | + return false; | ||
61 | + } | ||
62 | if (!dc_isar_feature(aa64_sve2, s)) { | ||
63 | return false; | ||
64 | } | ||
65 | - return trans_LD1_zprz(s, a); | ||
66 | + if (!sve_access_check(s)) { | ||
67 | + return true; | ||
68 | + } | ||
69 | + | ||
70 | + switch (a->esz) { | ||
71 | + case MO_32: | ||
72 | + fn = gather_load_fn32[mte][be][0][0][a->u][a->msz]; | ||
73 | + break; | ||
74 | + case MO_64: | ||
75 | + fn = gather_load_fn64[mte][be][0][2][a->u][a->msz]; | ||
76 | + break; | ||
77 | + } | ||
78 | + assert(fn != NULL); | ||
79 | + | ||
80 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, | ||
81 | + cpu_reg(s, a->rm), a->msz, false, fn); | ||
82 | + return true; | ||
50 | } | 83 | } |
51 | 84 | ||
52 | +/* | 85 | /* Indexed by [mte][be][xs][msz]. */ |
53 | + * M-profile provides two different sets of instructions that can | 86 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) |
54 | + * access floating point system registers: VMSR/VMRS (which move | 87 | |
55 | + * to/from a general purpose register) and VLDR/VSTR sysreg (which | 88 | static bool trans_STNT1_zprz(DisasContext *s, arg_ST1_zprz *a) |
56 | + * move directly to/from memory). In some cases there are also side | 89 | { |
57 | + * effects which must happen after any write to memory (which could | 90 | + gen_helper_gvec_mem_scatter *fn; |
58 | + * cause an exception). So we implement the common logic for the | 91 | + bool be = s->be_data == MO_BE; |
59 | + * sysreg access in gen_M_fp_sysreg_write() and gen_M_fp_sysreg_read(), | 92 | + bool mte = s->mte_active[0]; |
60 | + * which take pointers to callback functions which will perform the | 93 | + |
61 | + * actual "read/write general purpose register" and "read/write | 94 | + if (a->esz < a->msz) { |
62 | + * memory" operations. | ||
63 | + */ | ||
64 | + | ||
65 | +/* | ||
66 | + * Emit code to store the sysreg to its final destination; frees the | ||
67 | + * TCG temp 'value' it is passed. | ||
68 | + */ | ||
69 | +typedef void fp_sysreg_storefn(DisasContext *s, void *opaque, TCGv_i32 value); | ||
70 | +/* | ||
71 | + * Emit code to load the value to be copied to the sysreg; returns | ||
72 | + * a new TCG temporary | ||
73 | + */ | ||
74 | +typedef TCGv_i32 fp_sysreg_loadfn(DisasContext *s, void *opaque); | ||
75 | + | ||
76 | +/* Common decode/access checks for fp sysreg read/write */ | ||
77 | +typedef enum FPSysRegCheckResult { | ||
78 | + FPSysRegCheckFailed, /* caller should return false */ | ||
79 | + FPSysRegCheckDone, /* caller should return true */ | ||
80 | + FPSysRegCheckContinue, /* caller should continue generating code */ | ||
81 | +} FPSysRegCheckResult; | ||
82 | + | ||
83 | +static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
84 | +{ | ||
85 | + if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
86 | + return FPSysRegCheckFailed; | ||
87 | + } | ||
88 | + | ||
89 | + switch (regno) { | ||
90 | + case ARM_VFP_FPSCR: | ||
91 | + case QEMU_VFP_FPSCR_NZCV: | ||
92 | + break; | ||
93 | + default: | ||
94 | + return FPSysRegCheckFailed; | ||
95 | + } | ||
96 | + | ||
97 | + if (!vfp_access_check(s)) { | ||
98 | + return FPSysRegCheckDone; | ||
99 | + } | ||
100 | + | ||
101 | + return FPSysRegCheckContinue; | ||
102 | +} | ||
103 | + | ||
104 | +static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
105 | + | ||
106 | + fp_sysreg_loadfn *loadfn, | ||
107 | + void *opaque) | ||
108 | +{ | ||
109 | + /* Do a write to an M-profile floating point system register */ | ||
110 | + TCGv_i32 tmp; | ||
111 | + | ||
112 | + switch (fp_sysreg_checks(s, regno)) { | ||
113 | + case FPSysRegCheckFailed: | ||
114 | + return false; | 95 | + return false; |
115 | + case FPSysRegCheckDone: | 96 | + } |
97 | if (!dc_isar_feature(aa64_sve2, s)) { | ||
98 | return false; | ||
99 | } | ||
100 | - return trans_ST1_zprz(s, a); | ||
101 | + if (!sve_access_check(s)) { | ||
116 | + return true; | 102 | + return true; |
117 | + case FPSysRegCheckContinue: | 103 | + } |
118 | + break; | 104 | + |
119 | + } | 105 | + switch (a->esz) { |
120 | + | 106 | + case MO_32: |
121 | + switch (regno) { | 107 | + fn = scatter_store_fn32[mte][be][0][a->msz]; |
122 | + case ARM_VFP_FPSCR: | 108 | + break; |
123 | + tmp = loadfn(s, opaque); | 109 | + case MO_64: |
124 | + gen_helper_vfp_set_fpscr(cpu_env, tmp); | 110 | + fn = scatter_store_fn64[mte][be][2][a->msz]; |
125 | + tcg_temp_free_i32(tmp); | ||
126 | + gen_lookup_tb(s); | ||
127 | + break; | 111 | + break; |
128 | + default: | 112 | + default: |
129 | + g_assert_not_reached(); | 113 | + g_assert_not_reached(); |
130 | + } | 114 | + } |
115 | + | ||
116 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, | ||
117 | + cpu_reg(s, a->rm), a->msz, true, fn); | ||
131 | + return true; | 118 | + return true; |
119 | } | ||
120 | |||
121 | /* | ||
122 | diff --git a/tests/tcg/aarch64/test-826.c b/tests/tcg/aarch64/test-826.c | ||
123 | new file mode 100644 | ||
124 | index XXXXXXX..XXXXXXX | ||
125 | --- /dev/null | ||
126 | +++ b/tests/tcg/aarch64/test-826.c | ||
127 | @@ -XXX,XX +XXX,XX @@ | ||
128 | +#include <sys/mman.h> | ||
129 | +#include <unistd.h> | ||
130 | +#include <signal.h> | ||
131 | +#include <stdlib.h> | ||
132 | +#include <stdio.h> | ||
133 | +#include <assert.h> | ||
134 | + | ||
135 | +static void *expected; | ||
136 | + | ||
137 | +void sigsegv(int sig, siginfo_t *info, void *vuc) | ||
138 | +{ | ||
139 | + ucontext_t *uc = vuc; | ||
140 | + | ||
141 | + assert(info->si_addr == expected); | ||
142 | + uc->uc_mcontext.pc += 4; | ||
132 | +} | 143 | +} |
133 | + | 144 | + |
134 | +static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | 145 | +int main() |
135 | + fp_sysreg_storefn *storefn, | ||
136 | + void *opaque) | ||
137 | +{ | 146 | +{ |
138 | + /* Do a read from an M-profile floating point system register */ | 147 | + struct sigaction sa = { |
139 | + TCGv_i32 tmp; | 148 | + .sa_sigaction = sigsegv, |
140 | + | 149 | + .sa_flags = SA_SIGINFO |
141 | + switch (fp_sysreg_checks(s, regno)) { | 150 | + }; |
142 | + case FPSysRegCheckFailed: | 151 | + |
143 | + return false; | 152 | + void *page; |
144 | + case FPSysRegCheckDone: | 153 | + long ofs; |
145 | + return true; | 154 | + |
146 | + case FPSysRegCheckContinue: | 155 | + if (sigaction(SIGSEGV, &sa, NULL) < 0) { |
147 | + break; | 156 | + perror("sigaction"); |
148 | + } | 157 | + return EXIT_FAILURE; |
149 | + | 158 | + } |
150 | + switch (regno) { | 159 | + |
151 | + case ARM_VFP_FPSCR: | 160 | + page = mmap(0, getpagesize(), PROT_NONE, MAP_PRIVATE | MAP_ANON, -1, 0); |
152 | + tmp = tcg_temp_new_i32(); | 161 | + if (page == MAP_FAILED) { |
153 | + gen_helper_vfp_get_fpscr(tmp, cpu_env); | 162 | + perror("mmap"); |
154 | + storefn(s, opaque, tmp); | 163 | + return EXIT_FAILURE; |
155 | + break; | 164 | + } |
156 | + case QEMU_VFP_FPSCR_NZCV: | 165 | + |
157 | + /* | 166 | + ofs = 0x124; |
158 | + * Read just NZCV; this is a special case to avoid the | 167 | + expected = page + ofs; |
159 | + * helper call for the "VMRS to CPSR.NZCV" insn. | 168 | + |
160 | + */ | 169 | + asm("ptrue p0.d, vl1\n\t" |
161 | + tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | 170 | + "dup z0.d, %0\n\t" |
162 | + tcg_gen_andi_i32(tmp, tmp, 0xf0000000); | 171 | + "ldnt1h {z1.d}, p0/z, [z0.d, %1]\n\t" |
163 | + storefn(s, opaque, tmp); | 172 | + "dup z1.d, %1\n\t" |
164 | + break; | 173 | + "ldnt1h {z0.d}, p0/z, [z1.d, %0]" |
165 | + default: | 174 | + : : "r"(page), "r"(ofs) : "v0", "v1"); |
166 | + g_assert_not_reached(); | 175 | + |
167 | + } | 176 | + return EXIT_SUCCESS; |
168 | + return true; | ||
169 | +} | 177 | +} |
170 | + | 178 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target |
171 | +static void fp_sysreg_to_gpr(DisasContext *s, void *opaque, TCGv_i32 value) | 179 | index XXXXXXX..XXXXXXX 100644 |
172 | +{ | 180 | --- a/tests/tcg/aarch64/Makefile.target |
173 | + arg_VMSR_VMRS *a = opaque; | 181 | +++ b/tests/tcg/aarch64/Makefile.target |
174 | + | 182 | @@ -XXX,XX +XXX,XX @@ run-gdbstub-sve-ioctls: sve-ioctls |
175 | + if (a->rt == 15) { | 183 | |
176 | + /* Set the 4 flag bits in the CPSR */ | 184 | EXTRA_RUNS += run-gdbstub-sysregs run-gdbstub-sve-ioctls |
177 | + gen_set_nzcv(value); | 185 | endif |
178 | + tcg_temp_free_i32(value); | 186 | +endif |
179 | + } else { | 187 | |
180 | + store_reg(s, a->rt, value); | 188 | +ifneq ($(DOCKER_IMAGE)$(CROSS_CC_HAS_SVE2),) |
181 | + } | 189 | +AARCH64_TESTS += test-826 |
182 | +} | 190 | +test-826: CFLAGS+=-march=armv8.1-a+sve2 |
183 | + | 191 | endif |
184 | +static TCGv_i32 gpr_to_fp_sysreg(DisasContext *s, void *opaque) | 192 | |
185 | +{ | 193 | TESTS += $(AARCH64_TESTS) |
186 | + arg_VMSR_VMRS *a = opaque; | 194 | diff --git a/tests/tcg/configure.sh b/tests/tcg/configure.sh |
187 | + | 195 | index XXXXXXX..XXXXXXX 100755 |
188 | + return load_reg(s, a->rt); | 196 | --- a/tests/tcg/configure.sh |
189 | +} | 197 | +++ b/tests/tcg/configure.sh |
190 | + | 198 | @@ -XXX,XX +XXX,XX @@ for target in $target_list; do |
191 | +static bool gen_M_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | 199 | -march=armv8.1-a+sve -o $TMPE $TMPC; then |
192 | +{ | 200 | echo "CROSS_CC_HAS_SVE=y" >> $config_target_mak |
193 | + /* | 201 | fi |
194 | + * Accesses to R15 are UNPREDICTABLE; we choose to undef. | 202 | + if do_compiler "$target_compiler" $target_compiler_cflags \ |
195 | + * FPSCR -> r15 is a special case which writes to the PSR flags; | 203 | + -march=armv8.1-a+sve2 -o $TMPE $TMPC; then |
196 | + * set a->reg to a special value to tell gen_M_fp_sysreg_read() | 204 | + echo "CROSS_CC_HAS_SVE2=y" >> $config_target_mak |
197 | + * we only care about the top 4 bits of FPSCR there. | 205 | + fi |
198 | + */ | 206 | if do_compiler "$target_compiler" $target_compiler_cflags \ |
199 | + if (a->rt == 15) { | 207 | -march=armv8.3-a -o $TMPE $TMPC; then |
200 | + if (a->l && a->reg == ARM_VFP_FPSCR) { | 208 | echo "CROSS_CC_HAS_ARMV8_3=y" >> $config_target_mak |
201 | + a->reg = QEMU_VFP_FPSCR_NZCV; | ||
202 | + } else { | ||
203 | + return false; | ||
204 | + } | ||
205 | + } | ||
206 | + | ||
207 | + if (a->l) { | ||
208 | + /* VMRS, move FP system register to gp register */ | ||
209 | + return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_gpr, a); | ||
210 | + } else { | ||
211 | + /* VMSR, move gp register to FP system register */ | ||
212 | + return gen_M_fp_sysreg_write(s, a->reg, gpr_to_fp_sysreg, a); | ||
213 | + } | ||
214 | +} | ||
215 | + | ||
216 | static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
217 | { | ||
218 | TCGv_i32 tmp; | ||
219 | bool ignore_vfp_enabled = false; | ||
220 | |||
221 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
222 | - return false; | ||
223 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
224 | + return gen_M_VMSR_VMRS(s, a); | ||
225 | } | ||
226 | |||
227 | - if (arm_dc_feature(s, ARM_FEATURE_M)) { | ||
228 | - /* | ||
229 | - * The only M-profile VFP vmrs/vmsr sysreg is FPSCR. | ||
230 | - * Accesses to R15 are UNPREDICTABLE; we choose to undef. | ||
231 | - * (FPSCR -> r15 is a special case which writes to the PSR flags.) | ||
232 | - */ | ||
233 | - if (a->reg != ARM_VFP_FPSCR) { | ||
234 | - return false; | ||
235 | - } | ||
236 | - if (a->rt == 15 && !a->l) { | ||
237 | - return false; | ||
238 | - } | ||
239 | + if (!dc_isar_feature(aa32_fpsp_v2, s)) { | ||
240 | + return false; | ||
241 | } | ||
242 | |||
243 | switch (a->reg) { | ||
244 | -- | 209 | -- |
245 | 2.20.1 | 210 | 2.25.1 |
246 | |||
247 | diff view generated by jsdifflib |
1 | From: Kunkun Jiang <jiangkunkun@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Accroding to the SMMUv3 spec, the SPAN field of Level1 Stream Table | 3 | When arm_is_el2_enabled was introduced, we missed |
4 | Descriptor is 5 bits([4:0]). | 4 | updating pauth_check_trap. |
5 | 5 | ||
6 | Fixes: 9bde7f0674f(hw/arm/smmuv3: Implement translate callback) | 6 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/788 |
7 | Signed-off-by: Kunkun Jiang <jiangkunkun@huawei.com> | 7 | Fixes: e6ef0169264b ("target/arm: use arm_is_el2_enabled() where applicable") |
8 | Message-id: 20201124023711.1184-1-jiangkunkun@huawei.com | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Acked-by: Eric Auger <eric.auger@redhat.com> | 10 | Message-id: 20220315021205.342768-1-richard.henderson@linaro.org |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 12 | --- |
13 | hw/arm/smmuv3-internal.h | 2 +- | 13 | target/arm/pauth_helper.c | 2 +- |
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
15 | 15 | ||
16 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h | 16 | diff --git a/target/arm/pauth_helper.c b/target/arm/pauth_helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/smmuv3-internal.h | 18 | --- a/target/arm/pauth_helper.c |
19 | +++ b/hw/arm/smmuv3-internal.h | 19 | +++ b/target/arm/pauth_helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t l1std_l2ptr(STEDesc *desc) | 20 | @@ -XXX,XX +XXX,XX @@ static void QEMU_NORETURN pauth_trap(CPUARMState *env, int target_el, |
21 | return hi << 32 | lo; | 21 | |
22 | } | 22 | static void pauth_check_trap(CPUARMState *env, int el, uintptr_t ra) |
23 | 23 | { | |
24 | -#define L1STD_SPAN(stm) (extract32((stm)->word[0], 0, 4)) | 24 | - if (el < 2 && arm_feature(env, ARM_FEATURE_EL2)) { |
25 | +#define L1STD_SPAN(stm) (extract32((stm)->word[0], 0, 5)) | 25 | + if (el < 2 && arm_is_el2_enabled(env)) { |
26 | 26 | uint64_t hcr = arm_hcr_el2_eff(env); | |
27 | #endif | 27 | bool trap = !(hcr & HCR_API); |
28 | if (el == 0) { | ||
28 | -- | 29 | -- |
29 | 2.20.1 | 30 | 2.25.1 |
30 | 31 | ||
31 | 32 | diff view generated by jsdifflib |
1 | In v8.1M the PXN architecture extension adds a new PXN bit to the | 1 | LPAE descriptors come in three forms: |
---|---|---|---|
2 | MPU_RLAR registers, which forbids execution of code in the region | ||
3 | from a privileged mode. | ||
4 | 2 | ||
5 | This is another feature which is just in the generic "in v8.1M" set | 3 | * table descriptors, giving the address of the next level page table |
6 | and has no ID register field indicating its presence. | 4 | * page descriptors, which occur only at level 3 and describe the |
5 | mapping of one page (which might be 4K, 16K or 64K) | ||
6 | * block descriptors, which occur at higher page table levels, and | ||
7 | describe the mapping of huge pages | ||
7 | 8 | ||
9 | QEMU's page-table-walk code treats block and page entries | ||
10 | identically, simply ORing in a number of bits from the input virtual | ||
11 | address that depends on the level of the page table that we stopped | ||
12 | at; we depend on the previous masking of descaddr with descaddrmask | ||
13 | to have already cleared out the low bits of the descriptor word. | ||
14 | |||
15 | This is not quite right: the address field in a block descriptor is | ||
16 | smaller, and so there are bits which are valid address bits in a page | ||
17 | descriptor or a table descriptor but which are not supposed to be | ||
18 | part of the address in a block descriptor, and descaddrmask does not | ||
19 | clear them. We previously mostly got away with this because those | ||
20 | descriptor bits are RES0; however with FEAT_BBM (part of Armv8.4) | ||
21 | block descriptor bit 16 is defined to be the nT bit. No emulated | ||
22 | QEMU CPU has FEAT_BBM yet, but if the host CPU has it then we might | ||
23 | see it when using KVM or hvf. | ||
24 | |||
25 | Explicitly zero out all the descaddr bits we're about to OR vaddr | ||
26 | bits into. | ||
27 | |||
28 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/790 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 30 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20201119215617.29887-3-peter.maydell@linaro.org | 31 | Message-id: 20220304165628.2345765-1-peter.maydell@linaro.org |
11 | --- | 32 | --- |
12 | target/arm/helper.c | 7 ++++++- | 33 | target/arm/helper.c | 10 ++++++++-- |
13 | 1 file changed, 6 insertions(+), 1 deletion(-) | 34 | 1 file changed, 8 insertions(+), 2 deletions(-) |
14 | 35 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 36 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 38 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/helper.c | 39 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | 40 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, uint64_t address, |
20 | } else { | 41 | indexmask = indexmask_grainsize; |
21 | uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); | 42 | continue; |
22 | uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); | ||
23 | + bool pxn = false; | ||
24 | + | ||
25 | + if (arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
26 | + pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1); | ||
27 | + } | ||
28 | |||
29 | if (m_is_system_region(env, address)) { | ||
30 | /* System space is always execute never */ | ||
31 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
32 | } | 43 | } |
33 | 44 | - /* Block entry at level 1 or 2, or page entry at level 3. | |
34 | *prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | 45 | + /* |
35 | - if (*prot && !xn) { | 46 | + * Block entry at level 1 or 2, or page entry at level 3. |
36 | + if (*prot && !xn && !(pxn && !is_user)) { | 47 | * These are basically the same thing, although the number |
37 | *prot |= PAGE_EXEC; | 48 | - * of bits we pull in from the vaddr varies. |
38 | } | 49 | + * of bits we pull in from the vaddr varies. Note that although |
39 | /* We don't need to look the attribute up in the MAIR0/MAIR1 | 50 | + * descaddrmask masks enough of the low bits of the descriptor |
51 | + * to give a correct page or table address, the address field | ||
52 | + * in a block descriptor is smaller; so we need to explicitly | ||
53 | + * clear the lower bits here before ORing in the low vaddr bits. | ||
54 | */ | ||
55 | page_size = (1ULL << ((stride * (4 - level)) + 3)); | ||
56 | + descaddr &= ~(page_size - 1); | ||
57 | descaddr |= (address & (page_size - 1)); | ||
58 | /* Extract attributes from the descriptor */ | ||
59 | attrs = extract64(descriptor, 2, 10) | ||
40 | -- | 60 | -- |
41 | 2.20.1 | 61 | 2.25.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | In commit 00f05c02f9e7342f we gave the TYPE_XLNX_CSU_DMA object its |
---|---|---|---|
2 | own class struct, but forgot to update the TypeInfo::class_size | ||
3 | accordingly. This meant that not enough memory was allocated for the | ||
4 | class struct, and the initialization of xcdc->read in the class init | ||
5 | function wrote off the end of the memory. Add the missing line. | ||
2 | 6 | ||
7 | Found by running 'check-qtest-aarch64' with a clang | ||
8 | address-sanitizer build, which complains: | ||
9 | |||
10 | ==2542634==ERROR: AddressSanitizer: heap-buffer-overflow on address 0x61000000ab00 at pc 0x559a20aebc29 bp 0x7fff97df74d0 sp 0x7fff97df74c8 | ||
11 | WRITE of size 8 at 0x61000000ab00 thread T0 | ||
12 | #0 0x559a20aebc28 in xlnx_csu_dma_class_init /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../hw/dma/xlnx_csu_dma.c:722:16 | ||
13 | #1 0x559a21bf297c in type_initialize /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:365:9 | ||
14 | #2 0x559a21bf3442 in object_class_foreach_tramp /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:1070:5 | ||
15 | #3 0x7f09bcb641b7 in g_hash_table_foreach (/usr/lib/x86_64-linux-gnu/libglib-2.0.so.0+0x401b7) | ||
16 | #4 0x559a21bf3c27 in object_class_foreach /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:1092:5 | ||
17 | #5 0x559a21bf3c27 in object_class_get_list /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:1149:5 | ||
18 | #6 0x559a2081a2fd in select_machine /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../softmmu/vl.c:1661:24 | ||
19 | #7 0x559a2081a2fd in qemu_create_machine /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../softmmu/vl.c:2146:35 | ||
20 | #8 0x559a2081a2fd in qemu_init /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../softmmu/vl.c:3706:5 | ||
21 | #9 0x559a20720ed5 in main /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../softmmu/main.c:49:5 | ||
22 | #10 0x7f09baec00b2 in __libc_start_main /build/glibc-sMfBJT/glibc-2.31/csu/../csu/libc-start.c:308:16 | ||
23 | #11 0x559a2067673d in _start (/mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/qemu-system-aarch64+0xf4b73d) | ||
24 | |||
25 | 0x61000000ab00 is located 0 bytes to the right of 192-byte region [0x61000000aa40,0x61000000ab00) | ||
26 | allocated by thread T0 here: | ||
27 | #0 0x559a206eeff2 in calloc (/mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/qemu-system-aarch64+0xfc3ff2) | ||
28 | #1 0x7f09bcb7bef0 in g_malloc0 (/usr/lib/x86_64-linux-gnu/libglib-2.0.so.0+0x57ef0) | ||
29 | #2 0x559a21bf3442 in object_class_foreach_tramp /mnt/nvmedisk/linaro/qemu-from-laptop/qemu/build/san/../../qom/object.c:1070:5 | ||
30 | |||
31 | Fixes: 00f05c02f9e7342f ("hw/dma/xlnx_csu_dma: Support starting a read transfer through a class method") | ||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | 33 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
4 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 34 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
5 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 35 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
6 | Message-id: 1605728926-352690-5-git-send-email-fnu.vikram@xilinx.com | 36 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 37 | Message-id: 20220308150207.2546272-1-peter.maydell@linaro.org |
8 | --- | 38 | --- |
9 | MAINTAINERS | 8 ++++++++ | 39 | hw/dma/xlnx_csu_dma.c | 1 + |
10 | 1 file changed, 8 insertions(+) | 40 | 1 file changed, 1 insertion(+) |
11 | 41 | ||
12 | diff --git a/MAINTAINERS b/MAINTAINERS | 42 | diff --git a/hw/dma/xlnx_csu_dma.c b/hw/dma/xlnx_csu_dma.c |
13 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/MAINTAINERS | 44 | --- a/hw/dma/xlnx_csu_dma.c |
15 | +++ b/MAINTAINERS | 45 | +++ b/hw/dma/xlnx_csu_dma.c |
16 | @@ -XXX,XX +XXX,XX @@ F: hw/net/opencores_eth.c | 46 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo xlnx_csu_dma_info = { |
17 | 47 | .parent = TYPE_SYS_BUS_DEVICE, | |
18 | Devices | 48 | .instance_size = sizeof(XlnxCSUDMA), |
19 | ------- | 49 | .class_init = xlnx_csu_dma_class_init, |
20 | +Xilinx CAN | 50 | + .class_size = sizeof(XlnxCSUDMAClass), |
21 | +M: Vikram Garhwal <fnu.vikram@xilinx.com> | 51 | .instance_init = xlnx_csu_dma_init, |
22 | +M: Francisco Iglesias <francisco.iglesias@xilinx.com> | 52 | .interfaces = (InterfaceInfo[]) { |
23 | +S: Maintained | 53 | { TYPE_STREAM_SINK }, |
24 | +F: hw/net/can/xlnx-* | ||
25 | +F: include/hw/net/xlnx-* | ||
26 | +F: tests/qtest/xlnx-can-test* | ||
27 | + | ||
28 | EDU | ||
29 | M: Jiri Slaby <jslaby@suse.cz> | ||
30 | S: Maintained | ||
31 | -- | 54 | -- |
32 | 2.20.1 | 55 | 2.25.1 |
33 | 56 | ||
34 | 57 | diff view generated by jsdifflib |
1 | Factor out the code which handles M-profile lazy FP state preservation | 1 | In npcm7xx_clk_sel_init() we allocate a string with g_strdup_printf(). |
---|---|---|---|
2 | from full_vfp_access_check(); accesses to the FPCXT_NS register are | 2 | Use g_autofree so we free it rather than leaking it. |
3 | a special case which need to do just this part (corresponding in the | 3 | |
4 | pseudocode to the PreserveFPState() function), and not the full | 4 | (Detected with the clang leak sanitizer.) |
5 | set of actions matching the pseudocode ExecuteFPCheck() which | ||
6 | normal FP instructions need to do. | ||
7 | 5 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Message-id: 20201119215617.29887-13-peter.maydell@linaro.org | 9 | Message-id: 20220308170302.2582820-1-peter.maydell@linaro.org |
12 | --- | 10 | --- |
13 | target/arm/translate-vfp.c.inc | 45 ++++++++++++++++++++-------------- | 11 | hw/misc/npcm7xx_clk.c | 4 ++-- |
14 | 1 file changed, 27 insertions(+), 18 deletions(-) | 12 | 1 file changed, 2 insertions(+), 2 deletions(-) |
15 | 13 | ||
16 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 14 | diff --git a/hw/misc/npcm7xx_clk.c b/hw/misc/npcm7xx_clk.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-vfp.c.inc | 16 | --- a/hw/misc/npcm7xx_clk.c |
19 | +++ b/target/arm/translate-vfp.c.inc | 17 | +++ b/hw/misc/npcm7xx_clk.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline long vfp_f16_offset(unsigned reg, bool top) | 18 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_clk_sel_init(Object *obj) |
21 | return offs; | 19 | NPCM7xxClockSELState *sel = NPCM7XX_CLOCK_SEL(obj); |
22 | } | 20 | |
23 | 21 | for (i = 0; i < NPCM7XX_CLK_SEL_MAX_INPUT; ++i) { | |
24 | +/* | 22 | - sel->clock_in[i] = qdev_init_clock_in(DEVICE(sel), |
25 | + * Generate code for M-profile lazy FP state preservation if needed; | 23 | - g_strdup_printf("clock-in[%d]", i), |
26 | + * this corresponds to the pseudocode PreserveFPState() function. | 24 | + g_autofree char *s = g_strdup_printf("clock-in[%d]", i); |
27 | + */ | 25 | + sel->clock_in[i] = qdev_init_clock_in(DEVICE(sel), s, |
28 | +static void gen_preserve_fp_state(DisasContext *s) | 26 | npcm7xx_clk_update_sel_cb, sel, ClockUpdate); |
29 | +{ | 27 | } |
30 | + if (s->v7m_lspact) { | 28 | sel->clock_out = qdev_init_clock_out(DEVICE(sel), "clock-out"); |
31 | + /* | ||
32 | + * Lazy state saving affects external memory and also the NVIC, | ||
33 | + * so we must mark it as an IO operation for icount (and cause | ||
34 | + * this to be the last insn in the TB). | ||
35 | + */ | ||
36 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
37 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
38 | + gen_io_start(); | ||
39 | + } | ||
40 | + gen_helper_v7m_preserve_fp_state(cpu_env); | ||
41 | + /* | ||
42 | + * If the preserve_fp_state helper doesn't throw an exception | ||
43 | + * then it will clear LSPACT; we don't need to repeat this for | ||
44 | + * any further FP insns in this TB. | ||
45 | + */ | ||
46 | + s->v7m_lspact = false; | ||
47 | + } | ||
48 | +} | ||
49 | + | ||
50 | /* | ||
51 | * Check that VFP access is enabled. If it is, do the necessary | ||
52 | * M-profile lazy-FP handling and then return true. | ||
53 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) | ||
54 | /* Handle M-profile lazy FP state mechanics */ | ||
55 | |||
56 | /* Trigger lazy-state preservation if necessary */ | ||
57 | - if (s->v7m_lspact) { | ||
58 | - /* | ||
59 | - * Lazy state saving affects external memory and also the NVIC, | ||
60 | - * so we must mark it as an IO operation for icount (and cause | ||
61 | - * this to be the last insn in the TB). | ||
62 | - */ | ||
63 | - if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
64 | - s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
65 | - gen_io_start(); | ||
66 | - } | ||
67 | - gen_helper_v7m_preserve_fp_state(cpu_env); | ||
68 | - /* | ||
69 | - * If the preserve_fp_state helper doesn't throw an exception | ||
70 | - * then it will clear LSPACT; we don't need to repeat this for | ||
71 | - * any further FP insns in this TB. | ||
72 | - */ | ||
73 | - s->v7m_lspact = false; | ||
74 | - } | ||
75 | + gen_preserve_fp_state(s); | ||
76 | |||
77 | /* Update ownership of FP context: set FPCCR.S to match current state */ | ||
78 | if (s->v8m_fpccr_s_wrong) { | ||
79 | -- | 29 | -- |
80 | 2.20.1 | 30 | 2.25.1 |
81 | 31 | ||
82 | 32 | diff view generated by jsdifflib |
1 | We defined a constant name for the mask of NZCV bits in the FPCR/FPSCR | 1 | We currently list the emulators in the Windows installer's dialog |
---|---|---|---|
2 | in the previous commit; use it in a couple of places in existing code, | 2 | in an essentially random order (it's whatever glob.glob() returns |
3 | where we're masking out everything except NZCV for the "load to Rt=15 | 3 | them to, which is filesystem-implementation-dependent). Add a |
4 | sets CPSR.NZCV" special case. | 4 | call to sorted() so they appear in alphabetical order. |
5 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 20201119215617.29887-12-peter.maydell@linaro.org | 8 | Reviewed-by: Stefan Weil <sw@weilnetz.de> |
9 | Reviewed-by: John Snow <jsnow@redhat.com> | ||
10 | Message-id: 20220305105743.2384766-2-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | target/arm/translate-vfp.c.inc | 4 ++-- | 12 | scripts/nsis.py | 4 ++-- |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 13 | 1 file changed, 2 insertions(+), 2 deletions(-) |
12 | 14 | ||
13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 15 | diff --git a/scripts/nsis.py b/scripts/nsis.py |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-vfp.c.inc | 17 | --- a/scripts/nsis.py |
16 | +++ b/target/arm/translate-vfp.c.inc | 18 | +++ b/scripts/nsis.py |
17 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | 19 | @@ -XXX,XX +XXX,XX @@ def main(): |
18 | * helper call for the "VMRS to CPSR.NZCV" insn. | 20 | with open( |
19 | */ | 21 | os.path.join(destdir + args.prefix, "system-emulations.nsh"), "w" |
20 | tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | 22 | ) as nsh: |
21 | - tcg_gen_andi_i32(tmp, tmp, 0xf0000000); | 23 | - for exe in glob.glob( |
22 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | 24 | + for exe in sorted(glob.glob( |
23 | storefn(s, opaque, tmp); | 25 | os.path.join(destdir + args.prefix, "qemu-system-*.exe") |
24 | break; | 26 | - ): |
25 | default: | 27 | + )): |
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | 28 | exe = os.path.basename(exe) |
27 | case ARM_VFP_FPSCR: | 29 | arch = exe[12:-4] |
28 | if (a->rt == 15) { | 30 | nsh.write( |
29 | tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
30 | - tcg_gen_andi_i32(tmp, tmp, 0xf0000000); | ||
31 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
32 | } else { | ||
33 | tmp = tcg_temp_new_i32(); | ||
34 | gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
35 | -- | 31 | -- |
36 | 2.20.1 | 32 | 2.25.1 |
37 | 33 | ||
38 | 34 | diff view generated by jsdifflib |
1 | Correct a typo in the name we give the NVIC object. | 1 | When we build our Windows installer, it emits the warning: |
---|---|---|---|
2 | |||
3 | warning 7998: ANSI targets are deprecated | ||
4 | |||
5 | Fix this by making our installer a Unicode installer instead. These | ||
6 | won't work on Win95/98/ME, but we already do not support those. | ||
7 | |||
8 | See | ||
9 | https://nsis.sourceforge.io/Docs/Chapter4.html#aunicodetarget | ||
10 | for the documentation of the Unicode directive. | ||
2 | 11 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 14 | Reviewed-by: Stefan Weil <sw@weilnetz.de> |
6 | Message-id: 20201119215617.29887-28-peter.maydell@linaro.org | 15 | Message-id: 20220305105743.2384766-3-peter.maydell@linaro.org |
7 | --- | 16 | --- |
8 | hw/arm/armv7m.c | 2 +- | 17 | qemu.nsi | 3 +++ |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 18 | 1 file changed, 3 insertions(+) |
10 | 19 | ||
11 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 20 | diff --git a/qemu.nsi b/qemu.nsi |
12 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/armv7m.c | 22 | --- a/qemu.nsi |
14 | +++ b/hw/arm/armv7m.c | 23 | +++ b/qemu.nsi |
15 | @@ -XXX,XX +XXX,XX @@ static void armv7m_instance_init(Object *obj) | 24 | @@ -XXX,XX +XXX,XX @@ |
16 | 25 | !define OUTFILE "qemu-setup.exe" | |
17 | memory_region_init(&s->container, obj, "armv7m-container", UINT64_MAX); | 26 | !endif |
18 | 27 | ||
19 | - object_initialize_child(obj, "nvnic", &s->nvic, TYPE_NVIC); | 28 | +; Build a unicode installer |
20 | + object_initialize_child(obj, "nvic", &s->nvic, TYPE_NVIC); | 29 | +Unicode true |
21 | object_property_add_alias(obj, "num-irq", | 30 | + |
22 | OBJECT(&s->nvic), "num-irq"); | 31 | ; Use maximum compression. |
32 | SetCompressor /SOLID lzma | ||
23 | 33 | ||
24 | -- | 34 | -- |
25 | 2.20.1 | 35 | 2.25.1 |
26 | 36 | ||
27 | 37 | diff view generated by jsdifflib |
1 | The RAS feature has a block of memory-mapped registers at offset | 1 | We use the nsis.py script to write out an installer script Section |
---|---|---|---|
2 | 0x5000 within the PPB. For a "minimal RAS" implementation we provide | 2 | for each emulator executable, so the exact set of Sections depends on |
3 | no error records and so the only registers that exist in the block | 3 | which executables were built. However the part of qemu.nsi which |
4 | are ERRIIDR and ERRDEVID. | 4 | specifies mouse-over descriptions for each Section still has a |
5 | hard-coded and very outdated list (with just i386 and alpha). This | ||
6 | causes two problems. Firstly, if you build the installer for a | ||
7 | configuration where you didn't build the i386 binaries you get | ||
8 | warnings like this: | ||
9 | warning 6000: unknown variable/constant "{Section_i386}" detected, ignoring (macro:_==:1) | ||
10 | warning 6000: unknown variable/constant "{Section_i386w}" detected, ignoring (macro:_==:1) | ||
11 | (this happens in our gitlab CI jobs, for instance). | ||
12 | Secondly, most of the emulators in the generated installer don't have | ||
13 | any mouseover text. | ||
5 | 14 | ||
6 | The "RAZ/WI for privileged, BusFault for nonprivileged" behaviour | 15 | Make nsis.py generate a second output file which has the necessary |
7 | of the "nvic-default" region is actually valid for minimal-RAS, | 16 | MUI_DESCRIPTION_TEXT lines for each Section it creates, so we can |
8 | so the main benefit of providing an explicit implementation of | 17 | include that at the right point in qemu.nsi to set the mouse-over |
9 | the register block is more accurate LOG_UNIMP messages, and a | 18 | text. |
10 | framework for where we could add a real RAS implementation later | ||
11 | if necessary. | ||
12 | 19 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 21 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
15 | Message-id: 20201119215617.29887-27-peter.maydell@linaro.org | 22 | Reviewed-by: John Snow <jsnow@redhat.com> |
23 | Message-id: 20220305105743.2384766-4-peter.maydell@linaro.org | ||
16 | --- | 24 | --- |
17 | include/hw/intc/armv7m_nvic.h | 1 + | 25 | qemu.nsi | 5 +---- |
18 | hw/intc/armv7m_nvic.c | 56 +++++++++++++++++++++++++++++++++++ | 26 | scripts/nsis.py | 13 ++++++++++++- |
19 | 2 files changed, 57 insertions(+) | 27 | 2 files changed, 13 insertions(+), 5 deletions(-) |
20 | 28 | ||
21 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 29 | diff --git a/qemu.nsi b/qemu.nsi |
22 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/intc/armv7m_nvic.h | 31 | --- a/qemu.nsi |
24 | +++ b/include/hw/intc/armv7m_nvic.h | 32 | +++ b/qemu.nsi |
25 | @@ -XXX,XX +XXX,XX @@ struct NVICState { | 33 | @@ -XXX,XX +XXX,XX @@ SectionEnd |
26 | MemoryRegion sysreg_ns_mem; | 34 | ; Descriptions (mouse-over). |
27 | MemoryRegion systickmem; | 35 | !insertmacro MUI_FUNCTION_DESCRIPTION_BEGIN |
28 | MemoryRegion systick_ns_mem; | 36 | !insertmacro MUI_DESCRIPTION_TEXT ${SectionSystem} "System emulation." |
29 | + MemoryRegion ras_mem; | 37 | - !insertmacro MUI_DESCRIPTION_TEXT ${Section_alpha} "Alpha system emulation." |
30 | MemoryRegion container; | 38 | - !insertmacro MUI_DESCRIPTION_TEXT ${Section_alphaw} "Alpha system emulation (GUI)." |
31 | MemoryRegion defaultmem; | 39 | - !insertmacro MUI_DESCRIPTION_TEXT ${Section_i386} "PC i386 system emulation." |
32 | 40 | - !insertmacro MUI_DESCRIPTION_TEXT ${Section_i386w} "PC i386 system emulation (GUI)." | |
33 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 41 | +!include "${BINDIR}\system-mui-text.nsh" |
42 | !insertmacro MUI_DESCRIPTION_TEXT ${SectionTools} "Tools." | ||
43 | !ifdef DLLDIR | ||
44 | !insertmacro MUI_DESCRIPTION_TEXT ${SectionDll} "Runtime Libraries (DLL)." | ||
45 | diff --git a/scripts/nsis.py b/scripts/nsis.py | ||
34 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/hw/intc/armv7m_nvic.c | 47 | --- a/scripts/nsis.py |
36 | +++ b/hw/intc/armv7m_nvic.c | 48 | +++ b/scripts/nsis.py |
37 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps nvic_systick_ops = { | 49 | @@ -XXX,XX +XXX,XX @@ def main(): |
38 | .endianness = DEVICE_NATIVE_ENDIAN, | 50 | subprocess.run(["make", "install", "DESTDIR=" + destdir + os.path.sep]) |
39 | }; | 51 | with open( |
40 | 52 | os.path.join(destdir + args.prefix, "system-emulations.nsh"), "w" | |
53 | - ) as nsh: | ||
54 | + ) as nsh, open( | ||
55 | + os.path.join(destdir + args.prefix, "system-mui-text.nsh"), "w" | ||
56 | + ) as muinsh: | ||
57 | for exe in sorted(glob.glob( | ||
58 | os.path.join(destdir + args.prefix, "qemu-system-*.exe") | ||
59 | )): | ||
60 | @@ -XXX,XX +XXX,XX @@ def main(): | ||
61 | arch, exe | ||
62 | ) | ||
63 | ) | ||
64 | + if arch.endswith('w'): | ||
65 | + desc = arch[:-1] + " emulation (GUI)." | ||
66 | + else: | ||
67 | + desc = arch + " emulation." | ||
41 | + | 68 | + |
42 | +static MemTxResult ras_read(void *opaque, hwaddr addr, | 69 | + muinsh.write( |
43 | + uint64_t *data, unsigned size, | 70 | + """ |
44 | + MemTxAttrs attrs) | 71 | + !insertmacro MUI_DESCRIPTION_TEXT ${{Section_{0}}} "{1}" |
45 | +{ | 72 | + """.format(arch, desc)) |
46 | + if (attrs.user) { | 73 | |
47 | + return MEMTX_ERROR; | 74 | for exe in glob.glob(os.path.join(destdir + args.prefix, "*.exe")): |
48 | + } | 75 | signcode(exe) |
49 | + | ||
50 | + switch (addr) { | ||
51 | + case 0xe10: /* ERRIIDR */ | ||
52 | + /* architect field = Arm; product/variant/revision 0 */ | ||
53 | + *data = 0x43b; | ||
54 | + break; | ||
55 | + case 0xfc8: /* ERRDEVID */ | ||
56 | + /* Minimal RAS: we implement 0 error record indexes */ | ||
57 | + *data = 0; | ||
58 | + break; | ||
59 | + default: | ||
60 | + qemu_log_mask(LOG_UNIMP, "Read RAS register offset 0x%x\n", | ||
61 | + (uint32_t)addr); | ||
62 | + *data = 0; | ||
63 | + break; | ||
64 | + } | ||
65 | + return MEMTX_OK; | ||
66 | +} | ||
67 | + | ||
68 | +static MemTxResult ras_write(void *opaque, hwaddr addr, | ||
69 | + uint64_t value, unsigned size, | ||
70 | + MemTxAttrs attrs) | ||
71 | +{ | ||
72 | + if (attrs.user) { | ||
73 | + return MEMTX_ERROR; | ||
74 | + } | ||
75 | + | ||
76 | + switch (addr) { | ||
77 | + default: | ||
78 | + qemu_log_mask(LOG_UNIMP, "Write to RAS register offset 0x%x\n", | ||
79 | + (uint32_t)addr); | ||
80 | + break; | ||
81 | + } | ||
82 | + return MEMTX_OK; | ||
83 | +} | ||
84 | + | ||
85 | +static const MemoryRegionOps ras_ops = { | ||
86 | + .read_with_attrs = ras_read, | ||
87 | + .write_with_attrs = ras_write, | ||
88 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
89 | +}; | ||
90 | + | ||
91 | /* | ||
92 | * Unassigned portions of the PPB space are RAZ/WI for privileged | ||
93 | * accesses, and fault for non-privileged accesses. | ||
94 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
95 | &s->systick_ns_mem, 1); | ||
96 | } | ||
97 | |||
98 | + if (cpu_isar_feature(aa32_ras, s->cpu)) { | ||
99 | + memory_region_init_io(&s->ras_mem, OBJECT(s), | ||
100 | + &ras_ops, s, "nvic_ras", 0x1000); | ||
101 | + memory_region_add_subregion(&s->container, 0x5000, &s->ras_mem); | ||
102 | + } | ||
103 | + | ||
104 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->container); | ||
105 | } | ||
106 | |||
107 | -- | 76 | -- |
108 | 2.20.1 | 77 | 2.25.1 |
109 | 78 | ||
110 | 79 | diff view generated by jsdifflib |
1 | From: Alex Chen <alex.chen@huawei.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | We should use printf format specifier "%u" instead of "%d" for | 3 | CONFIG_ARM_GIC_TCG actually guards the compilation of TCG GICv3 |
4 | argument of type "unsigned int". | 4 | specific files. So let's rename it into CONFIG_ARM_GICV3_TCG |
5 | 5 | ||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | 6 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | 7 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
8 | Message-id: 20201126111109.112238-4-alex.chen@huawei.com | 8 | Message-id: 20220308182452.223473-2-eric.auger@redhat.com |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/misc/imx6_ccm.c | 20 ++++++++++---------- | 12 | hw/intc/Kconfig | 2 +- |
13 | hw/misc/imx6_src.c | 2 +- | 13 | hw/intc/meson.build | 4 ++-- |
14 | 2 files changed, 11 insertions(+), 11 deletions(-) | 14 | 2 files changed, 3 insertions(+), 3 deletions(-) |
15 | 15 | ||
16 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c | 16 | diff --git a/hw/intc/Kconfig b/hw/intc/Kconfig |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/misc/imx6_ccm.c | 18 | --- a/hw/intc/Kconfig |
19 | +++ b/hw/misc/imx6_ccm.c | 19 | +++ b/hw/intc/Kconfig |
20 | @@ -XXX,XX +XXX,XX @@ static const char *imx6_ccm_reg_name(uint32_t reg) | 20 | @@ -XXX,XX +XXX,XX @@ config APIC |
21 | case CCM_CMEOR: | 21 | select MSI_NONBROKEN |
22 | return "CMEOR"; | 22 | select I8259 |
23 | default: | 23 | |
24 | - sprintf(unknown, "%d ?", reg); | 24 | -config ARM_GIC_TCG |
25 | + sprintf(unknown, "%u ?", reg); | 25 | +config ARM_GICV3_TCG |
26 | return unknown; | 26 | bool |
27 | } | 27 | default y |
28 | } | 28 | depends on ARM_GIC && TCG |
29 | @@ -XXX,XX +XXX,XX @@ static const char *imx6_analog_reg_name(uint32_t reg) | 29 | diff --git a/hw/intc/meson.build b/hw/intc/meson.build |
30 | case USB_ANALOG_DIGPROG: | ||
31 | return "USB_ANALOG_DIGPROG"; | ||
32 | default: | ||
33 | - sprintf(unknown, "%d ?", reg); | ||
34 | + sprintf(unknown, "%u ?", reg); | ||
35 | return unknown; | ||
36 | } | ||
37 | } | ||
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_pll2_clk(IMX6CCMState *dev) | ||
39 | freq *= 20; | ||
40 | } | ||
41 | |||
42 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
43 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
44 | |||
45 | return freq; | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_pll2_pfd0_clk(IMX6CCMState *dev) | ||
48 | freq = imx6_analog_get_pll2_clk(dev) * 18 | ||
49 | / EXTRACT(dev->analog[CCM_ANALOG_PFD_528], PFD0_FRAC); | ||
50 | |||
51 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
52 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
53 | |||
54 | return freq; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_pll2_pfd2_clk(IMX6CCMState *dev) | ||
57 | freq = imx6_analog_get_pll2_clk(dev) * 18 | ||
58 | / EXTRACT(dev->analog[CCM_ANALOG_PFD_528], PFD2_FRAC); | ||
59 | |||
60 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
61 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
62 | |||
63 | return freq; | ||
64 | } | ||
65 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_periph_clk(IMX6CCMState *dev) | ||
66 | break; | ||
67 | } | ||
68 | |||
69 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
70 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
71 | |||
72 | return freq; | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_ccm_get_ahb_clk(IMX6CCMState *dev) | ||
75 | freq = imx6_analog_get_periph_clk(dev) | ||
76 | / (1 + EXTRACT(dev->ccm[CCM_CBCDR], AHB_PODF)); | ||
77 | |||
78 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
79 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
80 | |||
81 | return freq; | ||
82 | } | ||
83 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_ccm_get_ipg_clk(IMX6CCMState *dev) | ||
84 | freq = imx6_ccm_get_ahb_clk(dev) | ||
85 | / (1 + EXTRACT(dev->ccm[CCM_CBCDR], IPG_PODF)); | ||
86 | |||
87 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
88 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
89 | |||
90 | return freq; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_ccm_get_per_clk(IMX6CCMState *dev) | ||
93 | freq = imx6_ccm_get_ipg_clk(dev) | ||
94 | / (1 + EXTRACT(dev->ccm[CCM_CSCMR1], PERCLK_PODF)); | ||
95 | |||
96 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
97 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
98 | |||
99 | return freq; | ||
100 | } | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx6_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
102 | break; | ||
103 | } | ||
104 | |||
105 | - DPRINTF("Clock = %d) = %d\n", clock, freq); | ||
106 | + DPRINTF("Clock = %d) = %u\n", clock, freq); | ||
107 | |||
108 | return freq; | ||
109 | } | ||
110 | diff --git a/hw/misc/imx6_src.c b/hw/misc/imx6_src.c | ||
111 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
112 | --- a/hw/misc/imx6_src.c | 31 | --- a/hw/intc/meson.build |
113 | +++ b/hw/misc/imx6_src.c | 32 | +++ b/hw/intc/meson.build |
114 | @@ -XXX,XX +XXX,XX @@ static const char *imx6_src_reg_name(uint32_t reg) | 33 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARM_GIC', if_true: files( |
115 | case SRC_GPR10: | 34 | 'arm_gicv3_common.c', |
116 | return "SRC_GPR10"; | 35 | 'arm_gicv3_its_common.c', |
117 | default: | 36 | )) |
118 | - sprintf(unknown, "%d ?", reg); | 37 | -softmmu_ss.add(when: 'CONFIG_ARM_GIC_TCG', if_true: files( |
119 | + sprintf(unknown, "%u ?", reg); | 38 | +softmmu_ss.add(when: 'CONFIG_ARM_GICV3_TCG', if_true: files( |
120 | return unknown; | 39 | 'arm_gicv3.c', |
121 | } | 40 | 'arm_gicv3_dist.c', |
122 | } | 41 | 'arm_gicv3_its.c', |
42 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_PMU', if_true: files('xlnx-pmu-iomod-in | ||
43 | specific_ss.add(when: 'CONFIG_ALLWINNER_A10_PIC', if_true: files('allwinner-a10-pic.c')) | ||
44 | specific_ss.add(when: 'CONFIG_APIC', if_true: files('apic.c', 'apic_common.c')) | ||
45 | specific_ss.add(when: 'CONFIG_ARM_GIC', if_true: files('arm_gicv3_cpuif_common.c')) | ||
46 | -specific_ss.add(when: 'CONFIG_ARM_GIC_TCG', if_true: files('arm_gicv3_cpuif.c')) | ||
47 | +specific_ss.add(when: 'CONFIG_ARM_GICV3_TCG', if_true: files('arm_gicv3_cpuif.c')) | ||
48 | specific_ss.add(when: 'CONFIG_ARM_GIC_KVM', if_true: files('arm_gic_kvm.c')) | ||
49 | specific_ss.add(when: ['CONFIG_ARM_GIC_KVM', 'TARGET_AARCH64'], if_true: files('arm_gicv3_kvm.c', 'arm_gicv3_its_kvm.c')) | ||
50 | specific_ss.add(when: 'CONFIG_ARM_V7M', if_true: files('armv7m_nvic.c')) | ||
123 | -- | 51 | -- |
124 | 2.20.1 | 52 | 2.25.1 |
125 | |||
126 | diff view generated by jsdifflib |
1 | From: Alex Chen <alex.chen@huawei.com> | 1 | From: Eric Auger <eric.auger@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | We should use printf format specifier "%u" instead of "%d" for | 3 | In TCG mode, if gic-version=max we always select GICv3 even if |
4 | argument of type "unsigned int". | 4 | CONFIG_ARM_GICV3_TCG is unset. We shall rather select GICv2. |
5 | This also brings the benefit of fixing qos tests errors for tests | ||
6 | using gic-version=max with CONFIG_ARM_GICV3_TCG unset. | ||
5 | 7 | ||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | 8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> |
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | 9 | Reviewed-by: Andrew Jones <drjones@redhat.com> |
8 | Message-id: 20201126111109.112238-3-alex.chen@huawei.com | 10 | Message-id: 20220308182452.223473-3-eric.auger@redhat.com |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | hw/misc/imx31_ccm.c | 14 +++++++------- | 14 | hw/arm/virt.c | 7 ++++++- |
13 | hw/misc/imx_ccm.c | 4 ++-- | 15 | 1 file changed, 6 insertions(+), 1 deletion(-) |
14 | 2 files changed, 9 insertions(+), 9 deletions(-) | ||
15 | 16 | ||
16 | diff --git a/hw/misc/imx31_ccm.c b/hw/misc/imx31_ccm.c | 17 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/misc/imx31_ccm.c | 19 | --- a/hw/arm/virt.c |
19 | +++ b/hw/misc/imx31_ccm.c | 20 | +++ b/hw/arm/virt.c |
20 | @@ -XXX,XX +XXX,XX @@ static const char *imx31_ccm_reg_name(uint32_t reg) | 21 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) |
21 | case IMX31_CCM_PDR2_REG: | 22 | vms->gic_version = VIRT_GIC_VERSION_2; |
22 | return "PDR2"; | ||
23 | default: | ||
24 | - sprintf(unknown, "[%d ?]", reg); | ||
25 | + sprintf(unknown, "[%u ?]", reg); | ||
26 | return unknown; | ||
27 | } | ||
28 | } | ||
29 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_pll_ref_clk(IMXCCMState *dev) | ||
30 | freq = CKIH_FREQ; | ||
31 | } | ||
32 | |||
33 | - DPRINTF("freq = %d\n", freq); | ||
34 | + DPRINTF("freq = %u\n", freq); | ||
35 | |||
36 | return freq; | ||
37 | } | ||
38 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_mpll_clk(IMXCCMState *dev) | ||
39 | freq = imx_ccm_calc_pll(s->reg[IMX31_CCM_MPCTL_REG], | ||
40 | imx31_ccm_get_pll_ref_clk(dev)); | ||
41 | |||
42 | - DPRINTF("freq = %d\n", freq); | ||
43 | + DPRINTF("freq = %u\n", freq); | ||
44 | |||
45 | return freq; | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_mcu_main_clk(IMXCCMState *dev) | ||
48 | freq = imx31_ccm_get_mpll_clk(dev); | ||
49 | } | ||
50 | |||
51 | - DPRINTF("freq = %d\n", freq); | ||
52 | + DPRINTF("freq = %u\n", freq); | ||
53 | |||
54 | return freq; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_hclk_clk(IMXCCMState *dev) | ||
57 | freq = imx31_ccm_get_mcu_main_clk(dev) | ||
58 | / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], MAX)); | ||
59 | |||
60 | - DPRINTF("freq = %d\n", freq); | ||
61 | + DPRINTF("freq = %u\n", freq); | ||
62 | |||
63 | return freq; | ||
64 | } | ||
65 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_ipg_clk(IMXCCMState *dev) | ||
66 | freq = imx31_ccm_get_hclk_clk(dev) | ||
67 | / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], IPG)); | ||
68 | |||
69 | - DPRINTF("freq = %d\n", freq); | ||
70 | + DPRINTF("freq = %u\n", freq); | ||
71 | |||
72 | return freq; | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
75 | break; | 23 | break; |
76 | } | 24 | case VIRT_GIC_VERSION_MAX: |
77 | 25 | - vms->gic_version = VIRT_GIC_VERSION_3; | |
78 | - DPRINTF("Clock = %d) = %d\n", clock, freq); | 26 | + if (module_object_class_by_name("arm-gicv3")) { |
79 | + DPRINTF("Clock = %d) = %u\n", clock, freq); | 27 | + /* CONFIG_ARM_GICV3_TCG was set */ |
80 | 28 | + vms->gic_version = VIRT_GIC_VERSION_3; | |
81 | return freq; | 29 | + } else { |
82 | } | 30 | + vms->gic_version = VIRT_GIC_VERSION_2; |
83 | diff --git a/hw/misc/imx_ccm.c b/hw/misc/imx_ccm.c | 31 | + } |
84 | index XXXXXXX..XXXXXXX 100644 | 32 | break; |
85 | --- a/hw/misc/imx_ccm.c | 33 | case VIRT_GIC_VERSION_HOST: |
86 | +++ b/hw/misc/imx_ccm.c | 34 | error_report("gic-version=host requires KVM"); |
87 | @@ -XXX,XX +XXX,XX @@ uint32_t imx_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
88 | freq = klass->get_clock_frequency(dev, clock); | ||
89 | } | ||
90 | |||
91 | - DPRINTF("(clock = %d) = %d\n", clock, freq); | ||
92 | + DPRINTF("(clock = %d) = %u\n", clock, freq); | ||
93 | |||
94 | return freq; | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ uint32_t imx_ccm_calc_pll(uint32_t pllreg, uint32_t base_freq) | ||
97 | freq = ((2 * (base_freq >> 10) * (mfi * mfd + mfn)) / | ||
98 | (mfd * pd)) << 10; | ||
99 | |||
100 | - DPRINTF("(pllreg = 0x%08x, base_freq = %d) = %d\n", pllreg, base_freq, | ||
101 | + DPRINTF("(pllreg = 0x%08x, base_freq = %u) = %d\n", pllreg, base_freq, | ||
102 | freq); | ||
103 | |||
104 | return freq; | ||
105 | -- | 35 | -- |
106 | 2.20.1 | 36 | 2.25.1 |
107 | |||
108 | diff view generated by jsdifflib |
1 | In arm_cpu_realizefn() we check whether the board code disabled EL3 | 1 | Currently the CPU_LOG_INT logging misses some useful information |
---|---|---|---|
2 | via the has_el3 CPU object property, which we create if the CPU | 2 | about loads from the vector table. Add logging where we load vector |
3 | starts with the ARM_FEATURE_EL3 feature bit. If it is disabled, then | 3 | table entries. This is particularly helpful for cases where the user |
4 | we turn off ARM_FEATURE_EL3 and also zero out the relevant fields in | 4 | has accidentally not put a vector table in their image at all, which |
5 | the ID_PFR1 and ID_AA64PFR0 registers. | 5 | can result in confusing guest crashes at startup. |
6 | 6 | ||
7 | This codepath was incorrectly being taken for M-profile CPUs, which | 7 | Here's an example of the new logging for a case where |
8 | do not have an EL3 and don't set ARM_FEATURE_EL3, but which may have | 8 | the vector table contains garbage: |
9 | the M-profile Security extension and so should have non-zero values | ||
10 | in the ID_PFR1.Security field. | ||
11 | 9 | ||
12 | Restrict the handling of the feature flag to A/R-profile cores. | 10 | Loaded reset SP 0x0 PC 0x0 from vector table |
11 | Loaded reset SP 0xd008f8df PC 0xf000bf00 from vector table | ||
12 | Taking exception 3 [Prefetch Abort] on CPU 0 | ||
13 | ...with CFSR.IACCVIOL | ||
14 | ...BusFault with BFSR.STKERR | ||
15 | ...taking pending nonsecure exception 3 | ||
16 | ...loading from element 3 of non-secure vector table at 0xc | ||
17 | ...loaded new PC 0x20000558 | ||
18 | ---------------- | ||
19 | IN: | ||
20 | 0x20000558: 08000079 stmdaeq r0, {r0, r3, r4, r5, r6} | ||
21 | |||
22 | (The double reset logging is the result of our long-standing | ||
23 | "CPUs all get reset twice" weirdness; it looks a bit ugly | ||
24 | but it'll go away if we ever fix that :-)) | ||
13 | 25 | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 28 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
16 | Message-id: 20201119215617.29887-4-peter.maydell@linaro.org | 29 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
30 | Message-id: 20220315204306.2797684-2-peter.maydell@linaro.org | ||
17 | --- | 31 | --- |
18 | target/arm/cpu.c | 2 +- | 32 | target/arm/cpu.c | 5 +++++ |
19 | 1 file changed, 1 insertion(+), 1 deletion(-) | 33 | target/arm/m_helper.c | 5 +++++ |
34 | 2 files changed, 10 insertions(+) | ||
20 | 35 | ||
21 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 36 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
22 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.c | 38 | --- a/target/arm/cpu.c |
24 | +++ b/target/arm/cpu.c | 39 | +++ b/target/arm/cpu.c |
25 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 40 | @@ -XXX,XX +XXX,XX @@ |
41 | #include "qemu/osdep.h" | ||
42 | #include "qemu/qemu-print.h" | ||
43 | #include "qemu/timer.h" | ||
44 | +#include "qemu/log.h" | ||
45 | #include "qemu-common.h" | ||
46 | #include "target/arm/idau.h" | ||
47 | #include "qemu/module.h" | ||
48 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | ||
49 | initial_pc = ldl_phys(s->as, vecbase + 4); | ||
26 | } | 50 | } |
51 | |||
52 | + qemu_log_mask(CPU_LOG_INT, | ||
53 | + "Loaded reset SP 0x%x PC 0x%x from vector table\n", | ||
54 | + initial_msp, initial_pc); | ||
55 | + | ||
56 | env->regs[13] = initial_msp & 0xFFFFFFFC; | ||
57 | env->regs[15] = initial_pc & ~1; | ||
58 | env->thumb = initial_pc & 1; | ||
59 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/m_helper.c | ||
62 | +++ b/target/arm/m_helper.c | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
64 | ARMMMUIdx mmu_idx; | ||
65 | bool exc_secure; | ||
66 | |||
67 | + qemu_log_mask(CPU_LOG_INT, | ||
68 | + "...loading from element %d of %s vector table at 0x%x\n", | ||
69 | + exc, targets_secure ? "secure" : "non-secure", addr); | ||
70 | + | ||
71 | mmu_idx = arm_v7m_mmu_idx_for_secstate_and_priv(env, targets_secure, true); | ||
72 | |||
73 | /* | ||
74 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_load_vector(ARMCPU *cpu, int exc, bool targets_secure, | ||
75 | goto load_fail; | ||
27 | } | 76 | } |
28 | 77 | *pvec = vector_entry; | |
29 | - if (!cpu->has_el3) { | 78 | + qemu_log_mask(CPU_LOG_INT, "...loaded new PC 0x%x\n", *pvec); |
30 | + if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { | 79 | return true; |
31 | /* If the has_el3 CPU property is disabled then we need to disable the | 80 | |
32 | * feature. | 81 | load_fail: |
33 | */ | ||
34 | -- | 82 | -- |
35 | 2.20.1 | 83 | 2.25.1 |
36 | 84 | ||
37 | 85 | diff view generated by jsdifflib |
1 | v8.1M introduces a new TRD flag in the CCR register, which enables | 1 | For M-profile, the fault address is not always exposed to the guest |
---|---|---|---|
2 | checking for stack frame integrity signatures on SG instructions. | 2 | in a fault register (for instance the BFAR bus fault address register |
3 | Add the code in the SG insn implementation for the new behaviour. | 3 | is only updated for bus faults on data accesses, not instruction |
4 | accesses). Currently we log the address only if we're putting it | ||
5 | into a particular guest-visible register. Since we always have it, | ||
6 | log it generically, to make logs of i-side faults a bit clearer. | ||
4 | 7 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20201119215617.29887-24-peter.maydell@linaro.org | 11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
12 | Message-id: 20220315204306.2797684-3-peter.maydell@linaro.org | ||
8 | --- | 13 | --- |
9 | target/arm/m_helper.c | 86 +++++++++++++++++++++++++++++++++++++++++++ | 14 | target/arm/m_helper.c | 6 ++++++ |
10 | 1 file changed, 86 insertions(+) | 15 | 1 file changed, 6 insertions(+) |
11 | 16 | ||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 17 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/m_helper.c | 19 | --- a/target/arm/m_helper.c |
15 | +++ b/target/arm/m_helper.c | 20 | +++ b/target/arm/m_helper.c |
16 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | 21 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) |
17 | return true; | 22 | * Note that for M profile we don't have a guest facing FSR, but |
18 | } | 23 | * the env->exception.fsr will be populated by the code that |
19 | 24 | * raises the fault, in the A profile short-descriptor format. | |
20 | +static bool v7m_read_sg_stack_word(ARMCPU *cpu, ARMMMUIdx mmu_idx, | 25 | + * |
21 | + uint32_t addr, uint32_t *spdata) | 26 | + * Log the exception.vaddress now regardless of subtype, because |
22 | +{ | 27 | + * logging below only logs it when it goes into a guest visible |
23 | + /* | 28 | + * register. |
24 | + * Read a word of data from the stack for the SG instruction, | 29 | */ |
25 | + * writing the value into *spdata. If the load succeeds, return | 30 | + qemu_log_mask(CPU_LOG_INT, "...at fault address 0x%x\n", |
26 | + * true; otherwise pend an appropriate exception and return false. | 31 | + (uint32_t)env->exception.vaddress); |
27 | + * (We can't use data load helpers here that throw an exception | 32 | switch (env->exception.fsr & 0xf) { |
28 | + * because of the context we're called in, which is halfway through | 33 | case M_FAKE_FSR_NSC_EXEC: |
29 | + * arm_v7m_cpu_do_interrupt().) | 34 | /* |
30 | + */ | ||
31 | + CPUState *cs = CPU(cpu); | ||
32 | + CPUARMState *env = &cpu->env; | ||
33 | + MemTxAttrs attrs = {}; | ||
34 | + MemTxResult txres; | ||
35 | + target_ulong page_size; | ||
36 | + hwaddr physaddr; | ||
37 | + int prot; | ||
38 | + ARMMMUFaultInfo fi = {}; | ||
39 | + ARMCacheAttrs cacheattrs = {}; | ||
40 | + uint32_t value; | ||
41 | + | ||
42 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
43 | + &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
44 | + /* MPU/SAU lookup failed */ | ||
45 | + if (fi.type == ARMFault_QEMU_SFault) { | ||
46 | + qemu_log_mask(CPU_LOG_INT, | ||
47 | + "...SecureFault during stack word read\n"); | ||
48 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
49 | + env->v7m.sfar = addr; | ||
50 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
51 | + } else { | ||
52 | + qemu_log_mask(CPU_LOG_INT, | ||
53 | + "...MemManageFault during stack word read\n"); | ||
54 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_DACCVIOL_MASK | | ||
55 | + R_V7M_CFSR_MMARVALID_MASK; | ||
56 | + env->v7m.mmfar[M_REG_S] = addr; | ||
57 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, false); | ||
58 | + } | ||
59 | + return false; | ||
60 | + } | ||
61 | + value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, | ||
62 | + attrs, &txres); | ||
63 | + if (txres != MEMTX_OK) { | ||
64 | + /* BusFault trying to read the data */ | ||
65 | + qemu_log_mask(CPU_LOG_INT, | ||
66 | + "...BusFault during stack word read\n"); | ||
67 | + env->v7m.cfsr[M_REG_NS] |= | ||
68 | + (R_V7M_CFSR_PRECISERR_MASK | R_V7M_CFSR_BFARVALID_MASK); | ||
69 | + env->v7m.bfar = addr; | ||
70 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | ||
71 | + return false; | ||
72 | + } | ||
73 | + | ||
74 | + *spdata = value; | ||
75 | + return true; | ||
76 | +} | ||
77 | + | ||
78 | static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
79 | { | ||
80 | /* | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
82 | */ | ||
83 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | ||
84 | ", executing it\n", env->regs[15]); | ||
85 | + | ||
86 | + if (cpu_isar_feature(aa32_m_sec_state, cpu) && | ||
87 | + !arm_v7m_is_handler_mode(env)) { | ||
88 | + /* | ||
89 | + * v8.1M exception stack frame integrity check. Note that we | ||
90 | + * must perform the memory access even if CCR_S.TRD is zero | ||
91 | + * and we aren't going to check what the data loaded is. | ||
92 | + */ | ||
93 | + uint32_t spdata, sp; | ||
94 | + | ||
95 | + /* | ||
96 | + * We know we are currently NS, so the S stack pointers must be | ||
97 | + * in other_ss_{psp,msp}, not in regs[13]/other_sp. | ||
98 | + */ | ||
99 | + sp = v7m_using_psp(env) ? env->v7m.other_ss_psp : env->v7m.other_ss_msp; | ||
100 | + if (!v7m_read_sg_stack_word(cpu, mmu_idx, sp, &spdata)) { | ||
101 | + /* Stack access failed and an exception has been pended */ | ||
102 | + return false; | ||
103 | + } | ||
104 | + | ||
105 | + if (env->v7m.ccr[M_REG_S] & R_V7M_CCR_TRD_MASK) { | ||
106 | + if (((spdata & ~1) == 0xfefa125a) || | ||
107 | + !(env->v7m.control[M_REG_S] & 1)) { | ||
108 | + goto gen_invep; | ||
109 | + } | ||
110 | + } | ||
111 | + } | ||
112 | + | ||
113 | env->regs[14] &= ~1; | ||
114 | env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
115 | switch_v7m_security_state(env, true); | ||
116 | -- | 35 | -- |
117 | 2.20.1 | 36 | 2.25.1 |
118 | 37 | ||
119 | 38 | diff view generated by jsdifflib |
1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Trusted Firmware now supports A72 on sbsa-ref by default [1] so enable | 3 | Add an unimplemented SERDES (Serializer/Deserializer) area. |
4 | it for QEMU as well. A53 was already enabled there. | ||
5 | 4 | ||
6 | 1. https://review.trustedfirmware.org/c/TF-A/trusted-firmware-a/+/7117 | 5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | 6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | |
8 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | 7 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Message-id: 20220316164645.2303510-2-edgar.iglesias@gmail.com |
10 | Message-id: 20201120141705.246690-1-marcin.juszkiewicz@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 10 | --- |
14 | hw/arm/sbsa-ref.c | 23 ++++++++++++++++++++--- | 11 | include/hw/arm/xlnx-zynqmp.h | 2 +- |
15 | 1 file changed, 20 insertions(+), 3 deletions(-) | 12 | hw/arm/xlnx-zynqmp.c | 5 +++++ |
13 | 2 files changed, 6 insertions(+), 1 deletion(-) | ||
16 | 14 | ||
17 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 15 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/sbsa-ref.c | 17 | --- a/include/hw/arm/xlnx-zynqmp.h |
20 | +++ b/hw/arm/sbsa-ref.c | 18 | +++ b/include/hw/arm/xlnx-zynqmp.h |
21 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | 19 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) |
22 | [SBSA_GWDT] = 16, | 20 | /* |
23 | }; | 21 | * Unimplemented mmio regions needed to boot some images. |
24 | 22 | */ | |
25 | +static const char * const valid_cpus[] = { | 23 | -#define XLNX_ZYNQMP_NUM_UNIMP_AREAS 1 |
26 | + ARM_CPU_TYPE_NAME("cortex-a53"), | 24 | +#define XLNX_ZYNQMP_NUM_UNIMP_AREAS 2 |
27 | + ARM_CPU_TYPE_NAME("cortex-a57"), | 25 | |
28 | + ARM_CPU_TYPE_NAME("cortex-a72"), | 26 | struct XlnxZynqMPState { |
29 | +}; | 27 | /*< private >*/ |
28 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/hw/arm/xlnx-zynqmp.c | ||
31 | +++ b/hw/arm/xlnx-zynqmp.c | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #define QSPI_DMA_ADDR 0xff0f0800 | ||
34 | #define NUM_QSPI_IRQ_LINES 2 | ||
35 | |||
36 | +/* Serializer/Deserializer. */ | ||
37 | +#define SERDES_ADDR 0xfd400000 | ||
38 | +#define SERDES_SIZE 0x20000 | ||
30 | + | 39 | + |
31 | +static bool cpu_type_valid(const char *cpu) | 40 | #define DP_ADDR 0xfd4a0000 |
32 | +{ | 41 | #define DP_IRQ 113 |
33 | + int i; | 42 | |
34 | + | 43 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) |
35 | + for (i = 0; i < ARRAY_SIZE(valid_cpus); i++) { | 44 | hwaddr size; |
36 | + if (strcmp(cpu, valid_cpus[i]) == 0) { | 45 | } unimp_areas[ARRAY_SIZE(s->mr_unimp)] = { |
37 | + return true; | 46 | { .name = "apu", APU_ADDR, APU_SIZE }, |
38 | + } | 47 | + { .name = "serdes", SERDES_ADDR, SERDES_SIZE }, |
39 | + } | 48 | }; |
40 | + return false; | 49 | unsigned int nr; |
41 | +} | ||
42 | + | ||
43 | static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) | ||
44 | { | ||
45 | uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; | ||
46 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) | ||
47 | const CPUArchIdList *possible_cpus; | ||
48 | int n, sbsa_max_cpus; | ||
49 | |||
50 | - if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a57"))) { | ||
51 | - error_report("sbsa-ref: CPU type other than the built-in " | ||
52 | - "cortex-a57 not supported"); | ||
53 | + if (!cpu_type_valid(machine->cpu_type)) { | ||
54 | + error_report("mach-virt: CPU type %s not supported", machine->cpu_type); | ||
55 | exit(1); | ||
56 | } | ||
57 | 50 | ||
58 | -- | 51 | -- |
59 | 2.20.1 | 52 | 2.25.1 |
60 | 53 | ||
61 | 54 | diff view generated by jsdifflib |
1 | The FPDSCR register has a similar layout to the FPSCR. In v8.1M it | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | gains new fields FZ16 (if half-precision floating point is supported) | ||
3 | and LTPSIZE (always reads as 4). Update the reset value and the code | ||
4 | that handles writes to this register accordingly. | ||
5 | 2 | ||
3 | Make the rvbar property settable after realize. This is done | ||
4 | in preparation to model the ZynqMP's runtime configurable rvbar. | ||
5 | |||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Message-id: 20220316164645.2303510-3-edgar.iglesias@gmail.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-16-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/cpu.h | 5 +++++ | 11 | target/arm/cpu.h | 3 ++- |
11 | hw/intc/armv7m_nvic.c | 9 ++++++++- | 12 | target/arm/cpu.c | 12 +++++++----- |
12 | target/arm/cpu.c | 3 +++ | 13 | target/arm/helper.c | 10 +++++++--- |
13 | 3 files changed, 16 insertions(+), 1 deletion(-) | 14 | 3 files changed, 16 insertions(+), 9 deletions(-) |
14 | 15 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 18 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/cpu.h | 19 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); | 20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
20 | #define FPCR_IXE (1 << 12) /* Inexact exception trap enable */ | 21 | uint64_t vbar_el[4]; |
21 | #define FPCR_IDE (1 << 15) /* Input Denormal exception trap enable */ | 22 | }; |
22 | #define FPCR_FZ16 (1 << 19) /* ARMv8.2+, FP16 flush-to-zero */ | 23 | uint32_t mvbar; /* (monitor) vector base address register */ |
23 | +#define FPCR_RMODE_MASK (3 << 22) /* Rounding mode */ | 24 | + uint64_t rvbar; /* rvbar sampled from rvbar property at reset */ |
24 | #define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ | 25 | struct { /* FCSE PID. */ |
25 | #define FPCR_DN (1 << 25) /* Default NaN enable bit */ | 26 | uint32_t fcseidr_ns; |
26 | +#define FPCR_AHP (1 << 26) /* Alternative half-precision */ | 27 | uint32_t fcseidr_s; |
27 | #define FPCR_QC (1 << 27) /* Cumulative saturation bit */ | 28 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { |
28 | #define FPCR_V (1 << 28) /* FP overflow flag */ | 29 | |
29 | #define FPCR_C (1 << 29) /* FP carry flag */ | 30 | /* DCZ blocksize, in log_2(words), ie low 4 bits of DCZID_EL0 */ |
30 | #define FPCR_Z (1 << 30) /* FP zero flag */ | 31 | uint32_t dcz_blocksize; |
31 | #define FPCR_N (1 << 31) /* FP negative flag */ | 32 | - uint64_t rvbar; |
32 | 33 | + uint64_t rvbar_prop; /* Property/input signals. */ | |
33 | +#define FPCR_LTPSIZE_SHIFT 16 /* LTPSIZE, M-profile only */ | 34 | |
34 | +#define FPCR_LTPSIZE_MASK (7 << FPCR_LTPSIZE_SHIFT) | 35 | /* Configurable aspects of GIC cpu interface (which is part of the CPU) */ |
35 | + | 36 | int gic_num_lrs; /* number of list registers */ |
36 | #define FPCR_NZCV_MASK (FPCR_N | FPCR_Z | FPCR_C | FPCR_V) | ||
37 | #define FPCR_NZCVQC_MASK (FPCR_NZCV_MASK | FPCR_QC) | ||
38 | |||
39 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/intc/armv7m_nvic.c | ||
42 | +++ b/hw/intc/armv7m_nvic.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
44 | break; | ||
45 | case 0xf3c: /* FPDSCR */ | ||
46 | if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
47 | - value &= 0x07c00000; | ||
48 | + uint32_t mask = FPCR_AHP | FPCR_DN | FPCR_FZ | FPCR_RMODE_MASK; | ||
49 | + if (cpu_isar_feature(any_fp16, cpu)) { | ||
50 | + mask |= FPCR_FZ16; | ||
51 | + } | ||
52 | + value &= mask; | ||
53 | + if (cpu_isar_feature(aa32_lob, cpu)) { | ||
54 | + value |= 4 << FPCR_LTPSIZE_SHIFT; | ||
55 | + } | ||
56 | cpu->env.v7m.fpdscr[attrs.secure] = value; | ||
57 | } | ||
58 | break; | ||
59 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 37 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
60 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
61 | --- a/target/arm/cpu.c | 39 | --- a/target/arm/cpu.c |
62 | +++ b/target/arm/cpu.c | 40 | +++ b/target/arm/cpu.c |
63 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | 41 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
64 | * always reset to 4. | 42 | } else { |
65 | */ | 43 | env->pstate = PSTATE_MODE_EL1h; |
66 | env->v7m.ltpsize = 4; | ||
67 | + /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ | ||
68 | + env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; | ||
69 | + env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; | ||
70 | } | 44 | } |
71 | 45 | - env->pc = cpu->rvbar; | |
72 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 46 | + |
47 | + /* Sample rvbar at reset. */ | ||
48 | + env->cp15.rvbar = cpu->rvbar_prop; | ||
49 | + env->pc = env->cp15.rvbar; | ||
50 | #endif | ||
51 | } else { | ||
52 | #if defined(CONFIG_USER_ONLY) | ||
53 | @@ -XXX,XX +XXX,XX @@ static Property arm_cpu_reset_cbar_property = | ||
54 | static Property arm_cpu_reset_hivecs_property = | ||
55 | DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); | ||
56 | |||
57 | -static Property arm_cpu_rvbar_property = | ||
58 | - DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); | ||
59 | - | ||
60 | #ifndef CONFIG_USER_ONLY | ||
61 | static Property arm_cpu_has_el2_property = | ||
62 | DEFINE_PROP_BOOL("has_el2", ARMCPU, has_el2, true); | ||
63 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | ||
64 | } | ||
65 | |||
66 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | ||
67 | - qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property); | ||
68 | + object_property_add_uint64_ptr(obj, "rvbar", | ||
69 | + &cpu->rvbar_prop, | ||
70 | + OBJ_PROP_FLAG_READWRITE); | ||
71 | } | ||
72 | |||
73 | #ifndef CONFIG_USER_ONLY | ||
74 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
75 | index XXXXXXX..XXXXXXX 100644 | ||
76 | --- a/target/arm/helper.c | ||
77 | +++ b/target/arm/helper.c | ||
78 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
79 | ARMCPRegInfo rvbar = { | ||
80 | .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64, | ||
81 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, | ||
82 | - .type = ARM_CP_CONST, .access = PL1_R, .resetvalue = cpu->rvbar | ||
83 | + .access = PL1_R, | ||
84 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
85 | }; | ||
86 | define_one_arm_cp_reg(cpu, &rvbar); | ||
87 | } | ||
88 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
89 | ARMCPRegInfo rvbar = { | ||
90 | .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, | ||
91 | .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, | ||
92 | - .type = ARM_CP_CONST, .access = PL2_R, .resetvalue = cpu->rvbar | ||
93 | + .access = PL2_R, | ||
94 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
95 | }; | ||
96 | define_one_arm_cp_reg(cpu, &rvbar); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
99 | ARMCPRegInfo el3_regs[] = { | ||
100 | { .name = "RVBAR_EL3", .state = ARM_CP_STATE_AA64, | ||
101 | .opc0 = 3, .opc1 = 6, .crn = 12, .crm = 0, .opc2 = 1, | ||
102 | - .type = ARM_CP_CONST, .access = PL3_R, .resetvalue = cpu->rvbar }, | ||
103 | + .access = PL3_R, | ||
104 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | ||
105 | + }, | ||
106 | { .name = "SCTLR_EL3", .state = ARM_CP_STATE_AA64, | ||
107 | .opc0 = 3, .opc1 = 6, .crn = 1, .crm = 0, .opc2 = 0, | ||
108 | .access = PL3_RW, | ||
73 | -- | 109 | -- |
74 | 2.20.1 | 110 | 2.25.1 |
75 | |||
76 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | The Xilinx ZynqMP CAN controller is developed based on SocketCAN, QEMU CAN bus | 3 | Add a model of the Xilinx ZynqMP CRF. At the moment this |
4 | implementation. Bus connection and socketCAN connection for each CAN module | 4 | is mostly a stub model. |
5 | can be set through command lines. | ||
6 | 5 | ||
7 | Example for using single CAN: | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | -object can-bus,id=canbus0 \ | ||
9 | -machine xlnx-zcu102.canbus0=canbus0 \ | ||
10 | -object can-host-socketcan,id=socketcan0,if=vcan0,canbus=canbus0 | ||
11 | |||
12 | Example for connecting both CAN to same virtual CAN on host machine: | ||
13 | -object can-bus,id=canbus0 -object can-bus,id=canbus1 \ | ||
14 | -machine xlnx-zcu102.canbus0=canbus0 \ | ||
15 | -machine xlnx-zcu102.canbus1=canbus1 \ | ||
16 | -object can-host-socketcan,id=socketcan0,if=vcan0,canbus=canbus0 \ | ||
17 | -object can-host-socketcan,id=socketcan1,if=vcan0,canbus=canbus1 | ||
18 | |||
19 | To create virtual CAN on the host machine, please check the QEMU CAN docs: | ||
20 | https://github.com/qemu/qemu/blob/master/docs/can.txt | ||
21 | |||
22 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | ||
23 | Message-id: 1605728926-352690-2-git-send-email-fnu.vikram@xilinx.com | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
9 | Message-id: 20220316164645.2303510-4-edgar.iglesias@gmail.com | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | --- | 11 | --- |
27 | meson.build | 1 + | 12 | include/hw/misc/xlnx-zynqmp-crf.h | 211 ++++++++++++++++++++++++ |
28 | hw/net/can/trace.h | 1 + | 13 | hw/misc/xlnx-zynqmp-crf.c | 266 ++++++++++++++++++++++++++++++ |
29 | include/hw/net/xlnx-zynqmp-can.h | 78 ++ | 14 | hw/misc/meson.build | 1 + |
30 | hw/net/can/xlnx-zynqmp-can.c | 1161 ++++++++++++++++++++++++++++++ | 15 | 3 files changed, 478 insertions(+) |
31 | hw/Kconfig | 1 + | 16 | create mode 100644 include/hw/misc/xlnx-zynqmp-crf.h |
32 | hw/net/can/meson.build | 1 + | 17 | create mode 100644 hw/misc/xlnx-zynqmp-crf.c |
33 | hw/net/can/trace-events | 9 + | ||
34 | 7 files changed, 1252 insertions(+) | ||
35 | create mode 100644 hw/net/can/trace.h | ||
36 | create mode 100644 include/hw/net/xlnx-zynqmp-can.h | ||
37 | create mode 100644 hw/net/can/xlnx-zynqmp-can.c | ||
38 | create mode 100644 hw/net/can/trace-events | ||
39 | 18 | ||
40 | diff --git a/meson.build b/meson.build | 19 | diff --git a/include/hw/misc/xlnx-zynqmp-crf.h b/include/hw/misc/xlnx-zynqmp-crf.h |
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/meson.build | ||
43 | +++ b/meson.build | ||
44 | @@ -XXX,XX +XXX,XX @@ if have_system | ||
45 | 'hw/misc', | ||
46 | 'hw/misc/macio', | ||
47 | 'hw/net', | ||
48 | + 'hw/net/can', | ||
49 | 'hw/nvram', | ||
50 | 'hw/pci', | ||
51 | 'hw/pci-host', | ||
52 | diff --git a/hw/net/can/trace.h b/hw/net/can/trace.h | ||
53 | new file mode 100644 | 20 | new file mode 100644 |
54 | index XXXXXXX..XXXXXXX | 21 | index XXXXXXX..XXXXXXX |
55 | --- /dev/null | 22 | --- /dev/null |
56 | +++ b/hw/net/can/trace.h | 23 | +++ b/include/hw/misc/xlnx-zynqmp-crf.h |
57 | @@ -0,0 +1 @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
58 | +#include "trace/trace-hw_net_can.h" | 25 | +/* |
59 | diff --git a/include/hw/net/xlnx-zynqmp-can.h b/include/hw/net/xlnx-zynqmp-can.h | 26 | + * QEMU model of the CRF - Clock Reset FPD. |
27 | + * | ||
28 | + * Copyright (c) 2022 Xilinx Inc. | ||
29 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
30 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
31 | + */ | ||
32 | +#ifndef HW_MISC_XLNX_ZYNQMP_CRF_H | ||
33 | +#define HW_MISC_XLNX_ZYNQMP_CRF_H | ||
34 | + | ||
35 | +#include "hw/sysbus.h" | ||
36 | +#include "hw/register.h" | ||
37 | + | ||
38 | +#define TYPE_XLNX_ZYNQMP_CRF "xlnx.zynqmp_crf" | ||
39 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPCRF, XLNX_ZYNQMP_CRF) | ||
40 | + | ||
41 | +REG32(ERR_CTRL, 0x0) | ||
42 | + FIELD(ERR_CTRL, SLVERR_ENABLE, 0, 1) | ||
43 | +REG32(IR_STATUS, 0x4) | ||
44 | + FIELD(IR_STATUS, ADDR_DECODE_ERR, 0, 1) | ||
45 | +REG32(IR_MASK, 0x8) | ||
46 | + FIELD(IR_MASK, ADDR_DECODE_ERR, 0, 1) | ||
47 | +REG32(IR_ENABLE, 0xc) | ||
48 | + FIELD(IR_ENABLE, ADDR_DECODE_ERR, 0, 1) | ||
49 | +REG32(IR_DISABLE, 0x10) | ||
50 | + FIELD(IR_DISABLE, ADDR_DECODE_ERR, 0, 1) | ||
51 | +REG32(CRF_WPROT, 0x1c) | ||
52 | + FIELD(CRF_WPROT, ACTIVE, 0, 1) | ||
53 | +REG32(APLL_CTRL, 0x20) | ||
54 | + FIELD(APLL_CTRL, POST_SRC, 24, 3) | ||
55 | + FIELD(APLL_CTRL, PRE_SRC, 20, 3) | ||
56 | + FIELD(APLL_CTRL, CLKOUTDIV, 17, 1) | ||
57 | + FIELD(APLL_CTRL, DIV2, 16, 1) | ||
58 | + FIELD(APLL_CTRL, FBDIV, 8, 7) | ||
59 | + FIELD(APLL_CTRL, BYPASS, 3, 1) | ||
60 | + FIELD(APLL_CTRL, RESET, 0, 1) | ||
61 | +REG32(APLL_CFG, 0x24) | ||
62 | + FIELD(APLL_CFG, LOCK_DLY, 25, 7) | ||
63 | + FIELD(APLL_CFG, LOCK_CNT, 13, 10) | ||
64 | + FIELD(APLL_CFG, LFHF, 10, 2) | ||
65 | + FIELD(APLL_CFG, CP, 5, 4) | ||
66 | + FIELD(APLL_CFG, RES, 0, 4) | ||
67 | +REG32(APLL_FRAC_CFG, 0x28) | ||
68 | + FIELD(APLL_FRAC_CFG, ENABLED, 31, 1) | ||
69 | + FIELD(APLL_FRAC_CFG, SEED, 22, 3) | ||
70 | + FIELD(APLL_FRAC_CFG, ALGRTHM, 19, 1) | ||
71 | + FIELD(APLL_FRAC_CFG, ORDER, 18, 1) | ||
72 | + FIELD(APLL_FRAC_CFG, DATA, 0, 16) | ||
73 | +REG32(DPLL_CTRL, 0x2c) | ||
74 | + FIELD(DPLL_CTRL, POST_SRC, 24, 3) | ||
75 | + FIELD(DPLL_CTRL, PRE_SRC, 20, 3) | ||
76 | + FIELD(DPLL_CTRL, CLKOUTDIV, 17, 1) | ||
77 | + FIELD(DPLL_CTRL, DIV2, 16, 1) | ||
78 | + FIELD(DPLL_CTRL, FBDIV, 8, 7) | ||
79 | + FIELD(DPLL_CTRL, BYPASS, 3, 1) | ||
80 | + FIELD(DPLL_CTRL, RESET, 0, 1) | ||
81 | +REG32(DPLL_CFG, 0x30) | ||
82 | + FIELD(DPLL_CFG, LOCK_DLY, 25, 7) | ||
83 | + FIELD(DPLL_CFG, LOCK_CNT, 13, 10) | ||
84 | + FIELD(DPLL_CFG, LFHF, 10, 2) | ||
85 | + FIELD(DPLL_CFG, CP, 5, 4) | ||
86 | + FIELD(DPLL_CFG, RES, 0, 4) | ||
87 | +REG32(DPLL_FRAC_CFG, 0x34) | ||
88 | + FIELD(DPLL_FRAC_CFG, ENABLED, 31, 1) | ||
89 | + FIELD(DPLL_FRAC_CFG, SEED, 22, 3) | ||
90 | + FIELD(DPLL_FRAC_CFG, ALGRTHM, 19, 1) | ||
91 | + FIELD(DPLL_FRAC_CFG, ORDER, 18, 1) | ||
92 | + FIELD(DPLL_FRAC_CFG, DATA, 0, 16) | ||
93 | +REG32(VPLL_CTRL, 0x38) | ||
94 | + FIELD(VPLL_CTRL, POST_SRC, 24, 3) | ||
95 | + FIELD(VPLL_CTRL, PRE_SRC, 20, 3) | ||
96 | + FIELD(VPLL_CTRL, CLKOUTDIV, 17, 1) | ||
97 | + FIELD(VPLL_CTRL, DIV2, 16, 1) | ||
98 | + FIELD(VPLL_CTRL, FBDIV, 8, 7) | ||
99 | + FIELD(VPLL_CTRL, BYPASS, 3, 1) | ||
100 | + FIELD(VPLL_CTRL, RESET, 0, 1) | ||
101 | +REG32(VPLL_CFG, 0x3c) | ||
102 | + FIELD(VPLL_CFG, LOCK_DLY, 25, 7) | ||
103 | + FIELD(VPLL_CFG, LOCK_CNT, 13, 10) | ||
104 | + FIELD(VPLL_CFG, LFHF, 10, 2) | ||
105 | + FIELD(VPLL_CFG, CP, 5, 4) | ||
106 | + FIELD(VPLL_CFG, RES, 0, 4) | ||
107 | +REG32(VPLL_FRAC_CFG, 0x40) | ||
108 | + FIELD(VPLL_FRAC_CFG, ENABLED, 31, 1) | ||
109 | + FIELD(VPLL_FRAC_CFG, SEED, 22, 3) | ||
110 | + FIELD(VPLL_FRAC_CFG, ALGRTHM, 19, 1) | ||
111 | + FIELD(VPLL_FRAC_CFG, ORDER, 18, 1) | ||
112 | + FIELD(VPLL_FRAC_CFG, DATA, 0, 16) | ||
113 | +REG32(PLL_STATUS, 0x44) | ||
114 | + FIELD(PLL_STATUS, VPLL_STABLE, 5, 1) | ||
115 | + FIELD(PLL_STATUS, DPLL_STABLE, 4, 1) | ||
116 | + FIELD(PLL_STATUS, APLL_STABLE, 3, 1) | ||
117 | + FIELD(PLL_STATUS, VPLL_LOCK, 2, 1) | ||
118 | + FIELD(PLL_STATUS, DPLL_LOCK, 1, 1) | ||
119 | + FIELD(PLL_STATUS, APLL_LOCK, 0, 1) | ||
120 | +REG32(APLL_TO_LPD_CTRL, 0x48) | ||
121 | + FIELD(APLL_TO_LPD_CTRL, DIVISOR0, 8, 6) | ||
122 | +REG32(DPLL_TO_LPD_CTRL, 0x4c) | ||
123 | + FIELD(DPLL_TO_LPD_CTRL, DIVISOR0, 8, 6) | ||
124 | +REG32(VPLL_TO_LPD_CTRL, 0x50) | ||
125 | + FIELD(VPLL_TO_LPD_CTRL, DIVISOR0, 8, 6) | ||
126 | +REG32(ACPU_CTRL, 0x60) | ||
127 | + FIELD(ACPU_CTRL, CLKACT_HALF, 25, 1) | ||
128 | + FIELD(ACPU_CTRL, CLKACT_FULL, 24, 1) | ||
129 | + FIELD(ACPU_CTRL, DIVISOR0, 8, 6) | ||
130 | + FIELD(ACPU_CTRL, SRCSEL, 0, 3) | ||
131 | +REG32(DBG_TRACE_CTRL, 0x64) | ||
132 | + FIELD(DBG_TRACE_CTRL, CLKACT, 24, 1) | ||
133 | + FIELD(DBG_TRACE_CTRL, DIVISOR0, 8, 6) | ||
134 | + FIELD(DBG_TRACE_CTRL, SRCSEL, 0, 3) | ||
135 | +REG32(DBG_FPD_CTRL, 0x68) | ||
136 | + FIELD(DBG_FPD_CTRL, CLKACT, 24, 1) | ||
137 | + FIELD(DBG_FPD_CTRL, DIVISOR0, 8, 6) | ||
138 | + FIELD(DBG_FPD_CTRL, SRCSEL, 0, 3) | ||
139 | +REG32(DP_VIDEO_REF_CTRL, 0x70) | ||
140 | + FIELD(DP_VIDEO_REF_CTRL, CLKACT, 24, 1) | ||
141 | + FIELD(DP_VIDEO_REF_CTRL, DIVISOR1, 16, 6) | ||
142 | + FIELD(DP_VIDEO_REF_CTRL, DIVISOR0, 8, 6) | ||
143 | + FIELD(DP_VIDEO_REF_CTRL, SRCSEL, 0, 3) | ||
144 | +REG32(DP_AUDIO_REF_CTRL, 0x74) | ||
145 | + FIELD(DP_AUDIO_REF_CTRL, CLKACT, 24, 1) | ||
146 | + FIELD(DP_AUDIO_REF_CTRL, DIVISOR1, 16, 6) | ||
147 | + FIELD(DP_AUDIO_REF_CTRL, DIVISOR0, 8, 6) | ||
148 | + FIELD(DP_AUDIO_REF_CTRL, SRCSEL, 0, 3) | ||
149 | +REG32(DP_STC_REF_CTRL, 0x7c) | ||
150 | + FIELD(DP_STC_REF_CTRL, CLKACT, 24, 1) | ||
151 | + FIELD(DP_STC_REF_CTRL, DIVISOR1, 16, 6) | ||
152 | + FIELD(DP_STC_REF_CTRL, DIVISOR0, 8, 6) | ||
153 | + FIELD(DP_STC_REF_CTRL, SRCSEL, 0, 3) | ||
154 | +REG32(DDR_CTRL, 0x80) | ||
155 | + FIELD(DDR_CTRL, CLKACT, 24, 1) | ||
156 | + FIELD(DDR_CTRL, DIVISOR0, 8, 6) | ||
157 | + FIELD(DDR_CTRL, SRCSEL, 0, 3) | ||
158 | +REG32(GPU_REF_CTRL, 0x84) | ||
159 | + FIELD(GPU_REF_CTRL, PP1_CLKACT, 26, 1) | ||
160 | + FIELD(GPU_REF_CTRL, PP0_CLKACT, 25, 1) | ||
161 | + FIELD(GPU_REF_CTRL, CLKACT, 24, 1) | ||
162 | + FIELD(GPU_REF_CTRL, DIVISOR0, 8, 6) | ||
163 | + FIELD(GPU_REF_CTRL, SRCSEL, 0, 3) | ||
164 | +REG32(SATA_REF_CTRL, 0xa0) | ||
165 | + FIELD(SATA_REF_CTRL, CLKACT, 24, 1) | ||
166 | + FIELD(SATA_REF_CTRL, DIVISOR0, 8, 6) | ||
167 | + FIELD(SATA_REF_CTRL, SRCSEL, 0, 3) | ||
168 | +REG32(PCIE_REF_CTRL, 0xb4) | ||
169 | + FIELD(PCIE_REF_CTRL, CLKACT, 24, 1) | ||
170 | + FIELD(PCIE_REF_CTRL, DIVISOR0, 8, 6) | ||
171 | + FIELD(PCIE_REF_CTRL, SRCSEL, 0, 3) | ||
172 | +REG32(GDMA_REF_CTRL, 0xb8) | ||
173 | + FIELD(GDMA_REF_CTRL, CLKACT, 24, 1) | ||
174 | + FIELD(GDMA_REF_CTRL, DIVISOR0, 8, 6) | ||
175 | + FIELD(GDMA_REF_CTRL, SRCSEL, 0, 3) | ||
176 | +REG32(DPDMA_REF_CTRL, 0xbc) | ||
177 | + FIELD(DPDMA_REF_CTRL, CLKACT, 24, 1) | ||
178 | + FIELD(DPDMA_REF_CTRL, DIVISOR0, 8, 6) | ||
179 | + FIELD(DPDMA_REF_CTRL, SRCSEL, 0, 3) | ||
180 | +REG32(TOPSW_MAIN_CTRL, 0xc0) | ||
181 | + FIELD(TOPSW_MAIN_CTRL, CLKACT, 24, 1) | ||
182 | + FIELD(TOPSW_MAIN_CTRL, DIVISOR0, 8, 6) | ||
183 | + FIELD(TOPSW_MAIN_CTRL, SRCSEL, 0, 3) | ||
184 | +REG32(TOPSW_LSBUS_CTRL, 0xc4) | ||
185 | + FIELD(TOPSW_LSBUS_CTRL, CLKACT, 24, 1) | ||
186 | + FIELD(TOPSW_LSBUS_CTRL, DIVISOR0, 8, 6) | ||
187 | + FIELD(TOPSW_LSBUS_CTRL, SRCSEL, 0, 3) | ||
188 | +REG32(DBG_TSTMP_CTRL, 0xf8) | ||
189 | + FIELD(DBG_TSTMP_CTRL, DIVISOR0, 8, 6) | ||
190 | + FIELD(DBG_TSTMP_CTRL, SRCSEL, 0, 3) | ||
191 | +REG32(RST_FPD_TOP, 0x100) | ||
192 | + FIELD(RST_FPD_TOP, PCIE_CFG_RESET, 19, 1) | ||
193 | + FIELD(RST_FPD_TOP, PCIE_BRIDGE_RESET, 18, 1) | ||
194 | + FIELD(RST_FPD_TOP, PCIE_CTRL_RESET, 17, 1) | ||
195 | + FIELD(RST_FPD_TOP, DP_RESET, 16, 1) | ||
196 | + FIELD(RST_FPD_TOP, SWDT_RESET, 15, 1) | ||
197 | + FIELD(RST_FPD_TOP, AFI_FM5_RESET, 12, 1) | ||
198 | + FIELD(RST_FPD_TOP, AFI_FM4_RESET, 11, 1) | ||
199 | + FIELD(RST_FPD_TOP, AFI_FM3_RESET, 10, 1) | ||
200 | + FIELD(RST_FPD_TOP, AFI_FM2_RESET, 9, 1) | ||
201 | + FIELD(RST_FPD_TOP, AFI_FM1_RESET, 8, 1) | ||
202 | + FIELD(RST_FPD_TOP, AFI_FM0_RESET, 7, 1) | ||
203 | + FIELD(RST_FPD_TOP, GDMA_RESET, 6, 1) | ||
204 | + FIELD(RST_FPD_TOP, GPU_PP1_RESET, 5, 1) | ||
205 | + FIELD(RST_FPD_TOP, GPU_PP0_RESET, 4, 1) | ||
206 | + FIELD(RST_FPD_TOP, GPU_RESET, 3, 1) | ||
207 | + FIELD(RST_FPD_TOP, GT_RESET, 2, 1) | ||
208 | + FIELD(RST_FPD_TOP, SATA_RESET, 1, 1) | ||
209 | +REG32(RST_FPD_APU, 0x104) | ||
210 | + FIELD(RST_FPD_APU, ACPU3_PWRON_RESET, 13, 1) | ||
211 | + FIELD(RST_FPD_APU, ACPU2_PWRON_RESET, 12, 1) | ||
212 | + FIELD(RST_FPD_APU, ACPU1_PWRON_RESET, 11, 1) | ||
213 | + FIELD(RST_FPD_APU, ACPU0_PWRON_RESET, 10, 1) | ||
214 | + FIELD(RST_FPD_APU, APU_L2_RESET, 8, 1) | ||
215 | + FIELD(RST_FPD_APU, ACPU3_RESET, 3, 1) | ||
216 | + FIELD(RST_FPD_APU, ACPU2_RESET, 2, 1) | ||
217 | + FIELD(RST_FPD_APU, ACPU1_RESET, 1, 1) | ||
218 | + FIELD(RST_FPD_APU, ACPU0_RESET, 0, 1) | ||
219 | +REG32(RST_DDR_SS, 0x108) | ||
220 | + FIELD(RST_DDR_SS, DDR_RESET, 3, 1) | ||
221 | + FIELD(RST_DDR_SS, APM_RESET, 2, 1) | ||
222 | + | ||
223 | +#define CRF_R_MAX (R_RST_DDR_SS + 1) | ||
224 | + | ||
225 | +struct XlnxZynqMPCRF { | ||
226 | + SysBusDevice parent_obj; | ||
227 | + MemoryRegion iomem; | ||
228 | + qemu_irq irq_ir; | ||
229 | + | ||
230 | + RegisterInfoArray *reg_array; | ||
231 | + uint32_t regs[CRF_R_MAX]; | ||
232 | + RegisterInfo regs_info[CRF_R_MAX]; | ||
233 | +}; | ||
234 | + | ||
235 | +#endif | ||
236 | diff --git a/hw/misc/xlnx-zynqmp-crf.c b/hw/misc/xlnx-zynqmp-crf.c | ||
60 | new file mode 100644 | 237 | new file mode 100644 |
61 | index XXXXXXX..XXXXXXX | 238 | index XXXXXXX..XXXXXXX |
62 | --- /dev/null | 239 | --- /dev/null |
63 | +++ b/include/hw/net/xlnx-zynqmp-can.h | 240 | +++ b/hw/misc/xlnx-zynqmp-crf.c |
64 | @@ -XXX,XX +XXX,XX @@ | 241 | @@ -XXX,XX +XXX,XX @@ |
65 | +/* | 242 | +/* |
66 | + * QEMU model of the Xilinx ZynqMP CAN controller. | 243 | + * QEMU model of the CRF - Clock Reset FPD. |
67 | + * | 244 | + * |
68 | + * Copyright (c) 2020 Xilinx Inc. | 245 | + * Copyright (c) 2022 Xilinx Inc. |
69 | + * | 246 | + * SPDX-License-Identifier: GPL-2.0-or-later |
70 | + * Written-by: Vikram Garhwal<fnu.vikram@xilinx.com> | 247 | + * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
71 | + * | ||
72 | + * Based on QEMU CAN Device emulation implemented by Jin Yang, Deniz Eren and | ||
73 | + * Pavel Pisa. | ||
74 | + * | ||
75 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
76 | + * of this software and associated documentation files (the "Software"), to deal | ||
77 | + * in the Software without restriction, including without limitation the rights | ||
78 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
79 | + * copies of the Software, and to permit persons to whom the Software is | ||
80 | + * furnished to do so, subject to the following conditions: | ||
81 | + * | ||
82 | + * The above copyright notice and this permission notice shall be included in | ||
83 | + * all copies or substantial portions of the Software. | ||
84 | + * | ||
85 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
86 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
87 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
88 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
89 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
90 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
91 | + * THE SOFTWARE. | ||
92 | + */ | ||
93 | + | ||
94 | +#ifndef XLNX_ZYNQMP_CAN_H | ||
95 | +#define XLNX_ZYNQMP_CAN_H | ||
96 | + | ||
97 | +#include "hw/register.h" | ||
98 | +#include "net/can_emu.h" | ||
99 | +#include "net/can_host.h" | ||
100 | +#include "qemu/fifo32.h" | ||
101 | +#include "hw/ptimer.h" | ||
102 | +#include "hw/qdev-clock.h" | ||
103 | + | ||
104 | +#define TYPE_XLNX_ZYNQMP_CAN "xlnx.zynqmp-can" | ||
105 | + | ||
106 | +#define XLNX_ZYNQMP_CAN(obj) \ | ||
107 | + OBJECT_CHECK(XlnxZynqMPCANState, (obj), TYPE_XLNX_ZYNQMP_CAN) | ||
108 | + | ||
109 | +#define MAX_CAN_CTRLS 2 | ||
110 | +#define XLNX_ZYNQMP_CAN_R_MAX (0x84 / 4) | ||
111 | +#define MAILBOX_CAPACITY 64 | ||
112 | +#define CAN_TIMER_MAX 0XFFFFUL | ||
113 | +#define CAN_DEFAULT_CLOCK (24 * 1000 * 1000) | ||
114 | + | ||
115 | +/* Each CAN_FRAME will have 4 * 32bit size. */ | ||
116 | +#define CAN_FRAME_SIZE 4 | ||
117 | +#define RXFIFO_SIZE (MAILBOX_CAPACITY * CAN_FRAME_SIZE) | ||
118 | + | ||
119 | +typedef struct XlnxZynqMPCANState { | ||
120 | + SysBusDevice parent_obj; | ||
121 | + MemoryRegion iomem; | ||
122 | + | ||
123 | + qemu_irq irq; | ||
124 | + | ||
125 | + CanBusClientState bus_client; | ||
126 | + CanBusState *canbus; | ||
127 | + | ||
128 | + struct { | ||
129 | + uint32_t ext_clk_freq; | ||
130 | + } cfg; | ||
131 | + | ||
132 | + RegisterInfo reg_info[XLNX_ZYNQMP_CAN_R_MAX]; | ||
133 | + uint32_t regs[XLNX_ZYNQMP_CAN_R_MAX]; | ||
134 | + | ||
135 | + Fifo32 rx_fifo; | ||
136 | + Fifo32 tx_fifo; | ||
137 | + Fifo32 txhpb_fifo; | ||
138 | + | ||
139 | + ptimer_state *can_timer; | ||
140 | +} XlnxZynqMPCANState; | ||
141 | + | ||
142 | +#endif | ||
143 | diff --git a/hw/net/can/xlnx-zynqmp-can.c b/hw/net/can/xlnx-zynqmp-can.c | ||
144 | new file mode 100644 | ||
145 | index XXXXXXX..XXXXXXX | ||
146 | --- /dev/null | ||
147 | +++ b/hw/net/can/xlnx-zynqmp-can.c | ||
148 | @@ -XXX,XX +XXX,XX @@ | ||
149 | +/* | ||
150 | + * QEMU model of the Xilinx ZynqMP CAN controller. | ||
151 | + * This implementation is based on the following datasheet: | ||
152 | + * https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | ||
153 | + * | ||
154 | + * Copyright (c) 2020 Xilinx Inc. | ||
155 | + * | ||
156 | + * Written-by: Vikram Garhwal<fnu.vikram@xilinx.com> | ||
157 | + * | ||
158 | + * Based on QEMU CAN Device emulation implemented by Jin Yang, Deniz Eren and | ||
159 | + * Pavel Pisa | ||
160 | + * | ||
161 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
162 | + * of this software and associated documentation files (the "Software"), to deal | ||
163 | + * in the Software without restriction, including without limitation the rights | ||
164 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
165 | + * copies of the Software, and to permit persons to whom the Software is | ||
166 | + * furnished to do so, subject to the following conditions: | ||
167 | + * | ||
168 | + * The above copyright notice and this permission notice shall be included in | ||
169 | + * all copies or substantial portions of the Software. | ||
170 | + * | ||
171 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
172 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
173 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
174 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
175 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
176 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
177 | + * THE SOFTWARE. | ||
178 | + */ | 248 | + */ |
179 | + | 249 | + |
180 | +#include "qemu/osdep.h" | 250 | +#include "qemu/osdep.h" |
181 | +#include "hw/sysbus.h" | 251 | +#include "hw/sysbus.h" |
182 | +#include "hw/register.h" | 252 | +#include "hw/register.h" |
183 | +#include "hw/irq.h" | ||
184 | +#include "qapi/error.h" | ||
185 | +#include "qemu/bitops.h" | 253 | +#include "qemu/bitops.h" |
186 | +#include "qemu/log.h" | 254 | +#include "qemu/log.h" |
187 | +#include "qemu/cutils.h" | ||
188 | +#include "sysemu/sysemu.h" | ||
189 | +#include "migration/vmstate.h" | 255 | +#include "migration/vmstate.h" |
190 | +#include "hw/qdev-properties.h" | 256 | +#include "hw/irq.h" |
191 | +#include "net/can_emu.h" | 257 | +#include "hw/misc/xlnx-zynqmp-crf.h" |
192 | +#include "net/can_host.h" | 258 | +#include "target/arm/arm-powerctl.h" |
193 | +#include "qemu/event_notifier.h" | 259 | + |
194 | +#include "qom/object_interfaces.h" | 260 | +#ifndef XLNX_ZYNQMP_CRF_ERR_DEBUG |
195 | +#include "hw/net/xlnx-zynqmp-can.h" | 261 | +#define XLNX_ZYNQMP_CRF_ERR_DEBUG 0 |
196 | +#include "trace.h" | ||
197 | + | ||
198 | +#ifndef XLNX_ZYNQMP_CAN_ERR_DEBUG | ||
199 | +#define XLNX_ZYNQMP_CAN_ERR_DEBUG 0 | ||
200 | +#endif | 262 | +#endif |
201 | + | 263 | + |
202 | +#define MAX_DLC 8 | 264 | +#define CRF_MAX_CPU 4 |
203 | +#undef ERROR | 265 | + |
204 | + | 266 | +static void ir_update_irq(XlnxZynqMPCRF *s) |
205 | +REG32(SOFTWARE_RESET_REGISTER, 0x0) | 267 | +{ |
206 | + FIELD(SOFTWARE_RESET_REGISTER, CEN, 1, 1) | 268 | + bool pending = s->regs[R_IR_STATUS] & ~s->regs[R_IR_MASK]; |
207 | + FIELD(SOFTWARE_RESET_REGISTER, SRST, 0, 1) | 269 | + qemu_set_irq(s->irq_ir, pending); |
208 | +REG32(MODE_SELECT_REGISTER, 0x4) | 270 | +} |
209 | + FIELD(MODE_SELECT_REGISTER, SNOOP, 2, 1) | 271 | + |
210 | + FIELD(MODE_SELECT_REGISTER, LBACK, 1, 1) | 272 | +static void ir_status_postw(RegisterInfo *reg, uint64_t val64) |
211 | + FIELD(MODE_SELECT_REGISTER, SLEEP, 0, 1) | 273 | +{ |
212 | +REG32(ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, 0x8) | 274 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(reg->opaque); |
213 | + FIELD(ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, BRP, 0, 8) | 275 | + ir_update_irq(s); |
214 | +REG32(ARBITRATION_PHASE_BIT_TIMING_REGISTER, 0xc) | 276 | +} |
215 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, SJW, 7, 2) | 277 | + |
216 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, TS2, 4, 3) | 278 | +static uint64_t ir_enable_prew(RegisterInfo *reg, uint64_t val64) |
217 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, TS1, 0, 4) | 279 | +{ |
218 | +REG32(ERROR_COUNTER_REGISTER, 0x10) | 280 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(reg->opaque); |
219 | + FIELD(ERROR_COUNTER_REGISTER, REC, 8, 8) | 281 | + uint32_t val = val64; |
220 | + FIELD(ERROR_COUNTER_REGISTER, TEC, 0, 8) | 282 | + |
221 | +REG32(ERROR_STATUS_REGISTER, 0x14) | 283 | + s->regs[R_IR_MASK] &= ~val; |
222 | + FIELD(ERROR_STATUS_REGISTER, ACKER, 4, 1) | 284 | + ir_update_irq(s); |
223 | + FIELD(ERROR_STATUS_REGISTER, BERR, 3, 1) | ||
224 | + FIELD(ERROR_STATUS_REGISTER, STER, 2, 1) | ||
225 | + FIELD(ERROR_STATUS_REGISTER, FMER, 1, 1) | ||
226 | + FIELD(ERROR_STATUS_REGISTER, CRCER, 0, 1) | ||
227 | +REG32(STATUS_REGISTER, 0x18) | ||
228 | + FIELD(STATUS_REGISTER, SNOOP, 12, 1) | ||
229 | + FIELD(STATUS_REGISTER, ACFBSY, 11, 1) | ||
230 | + FIELD(STATUS_REGISTER, TXFLL, 10, 1) | ||
231 | + FIELD(STATUS_REGISTER, TXBFLL, 9, 1) | ||
232 | + FIELD(STATUS_REGISTER, ESTAT, 7, 2) | ||
233 | + FIELD(STATUS_REGISTER, ERRWRN, 6, 1) | ||
234 | + FIELD(STATUS_REGISTER, BBSY, 5, 1) | ||
235 | + FIELD(STATUS_REGISTER, BIDLE, 4, 1) | ||
236 | + FIELD(STATUS_REGISTER, NORMAL, 3, 1) | ||
237 | + FIELD(STATUS_REGISTER, SLEEP, 2, 1) | ||
238 | + FIELD(STATUS_REGISTER, LBACK, 1, 1) | ||
239 | + FIELD(STATUS_REGISTER, CONFIG, 0, 1) | ||
240 | +REG32(INTERRUPT_STATUS_REGISTER, 0x1c) | ||
241 | + FIELD(INTERRUPT_STATUS_REGISTER, TXFEMP, 14, 1) | ||
242 | + FIELD(INTERRUPT_STATUS_REGISTER, TXFWMEMP, 13, 1) | ||
243 | + FIELD(INTERRUPT_STATUS_REGISTER, RXFWMFLL, 12, 1) | ||
244 | + FIELD(INTERRUPT_STATUS_REGISTER, WKUP, 11, 1) | ||
245 | + FIELD(INTERRUPT_STATUS_REGISTER, SLP, 10, 1) | ||
246 | + FIELD(INTERRUPT_STATUS_REGISTER, BSOFF, 9, 1) | ||
247 | + FIELD(INTERRUPT_STATUS_REGISTER, ERROR, 8, 1) | ||
248 | + FIELD(INTERRUPT_STATUS_REGISTER, RXNEMP, 7, 1) | ||
249 | + FIELD(INTERRUPT_STATUS_REGISTER, RXOFLW, 6, 1) | ||
250 | + FIELD(INTERRUPT_STATUS_REGISTER, RXUFLW, 5, 1) | ||
251 | + FIELD(INTERRUPT_STATUS_REGISTER, RXOK, 4, 1) | ||
252 | + FIELD(INTERRUPT_STATUS_REGISTER, TXBFLL, 3, 1) | ||
253 | + FIELD(INTERRUPT_STATUS_REGISTER, TXFLL, 2, 1) | ||
254 | + FIELD(INTERRUPT_STATUS_REGISTER, TXOK, 1, 1) | ||
255 | + FIELD(INTERRUPT_STATUS_REGISTER, ARBLST, 0, 1) | ||
256 | +REG32(INTERRUPT_ENABLE_REGISTER, 0x20) | ||
257 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXFEMP, 14, 1) | ||
258 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXFWMEMP, 13, 1) | ||
259 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXFWMFLL, 12, 1) | ||
260 | + FIELD(INTERRUPT_ENABLE_REGISTER, EWKUP, 11, 1) | ||
261 | + FIELD(INTERRUPT_ENABLE_REGISTER, ESLP, 10, 1) | ||
262 | + FIELD(INTERRUPT_ENABLE_REGISTER, EBSOFF, 9, 1) | ||
263 | + FIELD(INTERRUPT_ENABLE_REGISTER, EERROR, 8, 1) | ||
264 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXNEMP, 7, 1) | ||
265 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXOFLW, 6, 1) | ||
266 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXUFLW, 5, 1) | ||
267 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXOK, 4, 1) | ||
268 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXBFLL, 3, 1) | ||
269 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXFLL, 2, 1) | ||
270 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXOK, 1, 1) | ||
271 | + FIELD(INTERRUPT_ENABLE_REGISTER, EARBLST, 0, 1) | ||
272 | +REG32(INTERRUPT_CLEAR_REGISTER, 0x24) | ||
273 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXFEMP, 14, 1) | ||
274 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXFWMEMP, 13, 1) | ||
275 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXFWMFLL, 12, 1) | ||
276 | + FIELD(INTERRUPT_CLEAR_REGISTER, CWKUP, 11, 1) | ||
277 | + FIELD(INTERRUPT_CLEAR_REGISTER, CSLP, 10, 1) | ||
278 | + FIELD(INTERRUPT_CLEAR_REGISTER, CBSOFF, 9, 1) | ||
279 | + FIELD(INTERRUPT_CLEAR_REGISTER, CERROR, 8, 1) | ||
280 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXNEMP, 7, 1) | ||
281 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXOFLW, 6, 1) | ||
282 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXUFLW, 5, 1) | ||
283 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXOK, 4, 1) | ||
284 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXBFLL, 3, 1) | ||
285 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXFLL, 2, 1) | ||
286 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXOK, 1, 1) | ||
287 | + FIELD(INTERRUPT_CLEAR_REGISTER, CARBLST, 0, 1) | ||
288 | +REG32(TIMESTAMP_REGISTER, 0x28) | ||
289 | + FIELD(TIMESTAMP_REGISTER, CTS, 0, 1) | ||
290 | +REG32(WIR, 0x2c) | ||
291 | + FIELD(WIR, EW, 8, 8) | ||
292 | + FIELD(WIR, FW, 0, 8) | ||
293 | +REG32(TXFIFO_ID, 0x30) | ||
294 | + FIELD(TXFIFO_ID, IDH, 21, 11) | ||
295 | + FIELD(TXFIFO_ID, SRRRTR, 20, 1) | ||
296 | + FIELD(TXFIFO_ID, IDE, 19, 1) | ||
297 | + FIELD(TXFIFO_ID, IDL, 1, 18) | ||
298 | + FIELD(TXFIFO_ID, RTR, 0, 1) | ||
299 | +REG32(TXFIFO_DLC, 0x34) | ||
300 | + FIELD(TXFIFO_DLC, DLC, 28, 4) | ||
301 | +REG32(TXFIFO_DATA1, 0x38) | ||
302 | + FIELD(TXFIFO_DATA1, DB0, 24, 8) | ||
303 | + FIELD(TXFIFO_DATA1, DB1, 16, 8) | ||
304 | + FIELD(TXFIFO_DATA1, DB2, 8, 8) | ||
305 | + FIELD(TXFIFO_DATA1, DB3, 0, 8) | ||
306 | +REG32(TXFIFO_DATA2, 0x3c) | ||
307 | + FIELD(TXFIFO_DATA2, DB4, 24, 8) | ||
308 | + FIELD(TXFIFO_DATA2, DB5, 16, 8) | ||
309 | + FIELD(TXFIFO_DATA2, DB6, 8, 8) | ||
310 | + FIELD(TXFIFO_DATA2, DB7, 0, 8) | ||
311 | +REG32(TXHPB_ID, 0x40) | ||
312 | + FIELD(TXHPB_ID, IDH, 21, 11) | ||
313 | + FIELD(TXHPB_ID, SRRRTR, 20, 1) | ||
314 | + FIELD(TXHPB_ID, IDE, 19, 1) | ||
315 | + FIELD(TXHPB_ID, IDL, 1, 18) | ||
316 | + FIELD(TXHPB_ID, RTR, 0, 1) | ||
317 | +REG32(TXHPB_DLC, 0x44) | ||
318 | + FIELD(TXHPB_DLC, DLC, 28, 4) | ||
319 | +REG32(TXHPB_DATA1, 0x48) | ||
320 | + FIELD(TXHPB_DATA1, DB0, 24, 8) | ||
321 | + FIELD(TXHPB_DATA1, DB1, 16, 8) | ||
322 | + FIELD(TXHPB_DATA1, DB2, 8, 8) | ||
323 | + FIELD(TXHPB_DATA1, DB3, 0, 8) | ||
324 | +REG32(TXHPB_DATA2, 0x4c) | ||
325 | + FIELD(TXHPB_DATA2, DB4, 24, 8) | ||
326 | + FIELD(TXHPB_DATA2, DB5, 16, 8) | ||
327 | + FIELD(TXHPB_DATA2, DB6, 8, 8) | ||
328 | + FIELD(TXHPB_DATA2, DB7, 0, 8) | ||
329 | +REG32(RXFIFO_ID, 0x50) | ||
330 | + FIELD(RXFIFO_ID, IDH, 21, 11) | ||
331 | + FIELD(RXFIFO_ID, SRRRTR, 20, 1) | ||
332 | + FIELD(RXFIFO_ID, IDE, 19, 1) | ||
333 | + FIELD(RXFIFO_ID, IDL, 1, 18) | ||
334 | + FIELD(RXFIFO_ID, RTR, 0, 1) | ||
335 | +REG32(RXFIFO_DLC, 0x54) | ||
336 | + FIELD(RXFIFO_DLC, DLC, 28, 4) | ||
337 | + FIELD(RXFIFO_DLC, RXT, 0, 16) | ||
338 | +REG32(RXFIFO_DATA1, 0x58) | ||
339 | + FIELD(RXFIFO_DATA1, DB0, 24, 8) | ||
340 | + FIELD(RXFIFO_DATA1, DB1, 16, 8) | ||
341 | + FIELD(RXFIFO_DATA1, DB2, 8, 8) | ||
342 | + FIELD(RXFIFO_DATA1, DB3, 0, 8) | ||
343 | +REG32(RXFIFO_DATA2, 0x5c) | ||
344 | + FIELD(RXFIFO_DATA2, DB4, 24, 8) | ||
345 | + FIELD(RXFIFO_DATA2, DB5, 16, 8) | ||
346 | + FIELD(RXFIFO_DATA2, DB6, 8, 8) | ||
347 | + FIELD(RXFIFO_DATA2, DB7, 0, 8) | ||
348 | +REG32(AFR, 0x60) | ||
349 | + FIELD(AFR, UAF4, 3, 1) | ||
350 | + FIELD(AFR, UAF3, 2, 1) | ||
351 | + FIELD(AFR, UAF2, 1, 1) | ||
352 | + FIELD(AFR, UAF1, 0, 1) | ||
353 | +REG32(AFMR1, 0x64) | ||
354 | + FIELD(AFMR1, AMIDH, 21, 11) | ||
355 | + FIELD(AFMR1, AMSRR, 20, 1) | ||
356 | + FIELD(AFMR1, AMIDE, 19, 1) | ||
357 | + FIELD(AFMR1, AMIDL, 1, 18) | ||
358 | + FIELD(AFMR1, AMRTR, 0, 1) | ||
359 | +REG32(AFIR1, 0x68) | ||
360 | + FIELD(AFIR1, AIIDH, 21, 11) | ||
361 | + FIELD(AFIR1, AISRR, 20, 1) | ||
362 | + FIELD(AFIR1, AIIDE, 19, 1) | ||
363 | + FIELD(AFIR1, AIIDL, 1, 18) | ||
364 | + FIELD(AFIR1, AIRTR, 0, 1) | ||
365 | +REG32(AFMR2, 0x6c) | ||
366 | + FIELD(AFMR2, AMIDH, 21, 11) | ||
367 | + FIELD(AFMR2, AMSRR, 20, 1) | ||
368 | + FIELD(AFMR2, AMIDE, 19, 1) | ||
369 | + FIELD(AFMR2, AMIDL, 1, 18) | ||
370 | + FIELD(AFMR2, AMRTR, 0, 1) | ||
371 | +REG32(AFIR2, 0x70) | ||
372 | + FIELD(AFIR2, AIIDH, 21, 11) | ||
373 | + FIELD(AFIR2, AISRR, 20, 1) | ||
374 | + FIELD(AFIR2, AIIDE, 19, 1) | ||
375 | + FIELD(AFIR2, AIIDL, 1, 18) | ||
376 | + FIELD(AFIR2, AIRTR, 0, 1) | ||
377 | +REG32(AFMR3, 0x74) | ||
378 | + FIELD(AFMR3, AMIDH, 21, 11) | ||
379 | + FIELD(AFMR3, AMSRR, 20, 1) | ||
380 | + FIELD(AFMR3, AMIDE, 19, 1) | ||
381 | + FIELD(AFMR3, AMIDL, 1, 18) | ||
382 | + FIELD(AFMR3, AMRTR, 0, 1) | ||
383 | +REG32(AFIR3, 0x78) | ||
384 | + FIELD(AFIR3, AIIDH, 21, 11) | ||
385 | + FIELD(AFIR3, AISRR, 20, 1) | ||
386 | + FIELD(AFIR3, AIIDE, 19, 1) | ||
387 | + FIELD(AFIR3, AIIDL, 1, 18) | ||
388 | + FIELD(AFIR3, AIRTR, 0, 1) | ||
389 | +REG32(AFMR4, 0x7c) | ||
390 | + FIELD(AFMR4, AMIDH, 21, 11) | ||
391 | + FIELD(AFMR4, AMSRR, 20, 1) | ||
392 | + FIELD(AFMR4, AMIDE, 19, 1) | ||
393 | + FIELD(AFMR4, AMIDL, 1, 18) | ||
394 | + FIELD(AFMR4, AMRTR, 0, 1) | ||
395 | +REG32(AFIR4, 0x80) | ||
396 | + FIELD(AFIR4, AIIDH, 21, 11) | ||
397 | + FIELD(AFIR4, AISRR, 20, 1) | ||
398 | + FIELD(AFIR4, AIIDE, 19, 1) | ||
399 | + FIELD(AFIR4, AIIDL, 1, 18) | ||
400 | + FIELD(AFIR4, AIRTR, 0, 1) | ||
401 | + | ||
402 | +static void can_update_irq(XlnxZynqMPCANState *s) | ||
403 | +{ | ||
404 | + uint32_t irq; | ||
405 | + | ||
406 | + /* Watermark register interrupts. */ | ||
407 | + if ((fifo32_num_free(&s->tx_fifo) / CAN_FRAME_SIZE) > | ||
408 | + ARRAY_FIELD_EX32(s->regs, WIR, EW)) { | ||
409 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXFWMEMP, 1); | ||
410 | + } | ||
411 | + | ||
412 | + if ((fifo32_num_used(&s->rx_fifo) / CAN_FRAME_SIZE) > | ||
413 | + ARRAY_FIELD_EX32(s->regs, WIR, FW)) { | ||
414 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXFWMFLL, 1); | ||
415 | + } | ||
416 | + | ||
417 | + /* RX Interrupts. */ | ||
418 | + if (fifo32_num_used(&s->rx_fifo) >= CAN_FRAME_SIZE) { | ||
419 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXNEMP, 1); | ||
420 | + } | ||
421 | + | ||
422 | + /* TX interrupts. */ | ||
423 | + if (fifo32_is_empty(&s->tx_fifo)) { | ||
424 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXFEMP, 1); | ||
425 | + } | ||
426 | + | ||
427 | + if (fifo32_is_full(&s->tx_fifo)) { | ||
428 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXFLL, 1); | ||
429 | + } | ||
430 | + | ||
431 | + if (fifo32_is_full(&s->txhpb_fifo)) { | ||
432 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXBFLL, 1); | ||
433 | + } | ||
434 | + | ||
435 | + irq = s->regs[R_INTERRUPT_STATUS_REGISTER]; | ||
436 | + irq &= s->regs[R_INTERRUPT_ENABLE_REGISTER]; | ||
437 | + | ||
438 | + trace_xlnx_can_update_irq(s->regs[R_INTERRUPT_STATUS_REGISTER], | ||
439 | + s->regs[R_INTERRUPT_ENABLE_REGISTER], irq); | ||
440 | + qemu_set_irq(s->irq, irq); | ||
441 | +} | ||
442 | + | ||
443 | +static void can_ier_post_write(RegisterInfo *reg, uint64_t val) | ||
444 | +{ | ||
445 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
446 | + | ||
447 | + can_update_irq(s); | ||
448 | +} | ||
449 | + | ||
450 | +static uint64_t can_icr_pre_write(RegisterInfo *reg, uint64_t val) | ||
451 | +{ | ||
452 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
453 | + | ||
454 | + s->regs[R_INTERRUPT_STATUS_REGISTER] &= ~val; | ||
455 | + can_update_irq(s); | ||
456 | + | ||
457 | + return 0; | 285 | + return 0; |
458 | +} | 286 | +} |
459 | + | 287 | + |
460 | +static void can_config_reset(XlnxZynqMPCANState *s) | 288 | +static uint64_t ir_disable_prew(RegisterInfo *reg, uint64_t val64) |
461 | +{ | 289 | +{ |
462 | + /* Reset all the configuration registers. */ | 290 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(reg->opaque); |
463 | + register_reset(&s->reg_info[R_SOFTWARE_RESET_REGISTER]); | 291 | + uint32_t val = val64; |
464 | + register_reset(&s->reg_info[R_MODE_SELECT_REGISTER]); | 292 | + |
465 | + register_reset( | 293 | + s->regs[R_IR_MASK] |= val; |
466 | + &s->reg_info[R_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER]); | 294 | + ir_update_irq(s); |
467 | + register_reset(&s->reg_info[R_ARBITRATION_PHASE_BIT_TIMING_REGISTER]); | 295 | + return 0; |
468 | + register_reset(&s->reg_info[R_STATUS_REGISTER]); | 296 | +} |
469 | + register_reset(&s->reg_info[R_INTERRUPT_STATUS_REGISTER]); | 297 | + |
470 | + register_reset(&s->reg_info[R_INTERRUPT_ENABLE_REGISTER]); | 298 | +static uint64_t rst_fpd_apu_prew(RegisterInfo *reg, uint64_t val64) |
471 | + register_reset(&s->reg_info[R_INTERRUPT_CLEAR_REGISTER]); | 299 | +{ |
472 | + register_reset(&s->reg_info[R_WIR]); | 300 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(reg->opaque); |
473 | +} | 301 | + uint32_t val = val64; |
474 | + | 302 | + uint32_t val_old = s->regs[R_RST_FPD_APU]; |
475 | +static void can_config_mode(XlnxZynqMPCANState *s) | 303 | + unsigned int i; |
476 | +{ | 304 | + |
477 | + register_reset(&s->reg_info[R_ERROR_COUNTER_REGISTER]); | 305 | + for (i = 0; i < CRF_MAX_CPU; i++) { |
478 | + register_reset(&s->reg_info[R_ERROR_STATUS_REGISTER]); | 306 | + uint32_t mask = (1 << (R_RST_FPD_APU_ACPU0_RESET_SHIFT + i)); |
479 | + | 307 | + |
480 | + /* Put XlnxZynqMPCAN in configuration mode. */ | 308 | + if ((val ^ val_old) & mask) { |
481 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, CONFIG, 1); | 309 | + if (val & mask) { |
482 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, WKUP, 0); | 310 | + arm_set_cpu_off(i); |
483 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, SLP, 0); | ||
484 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, BSOFF, 0); | ||
485 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, ERROR, 0); | ||
486 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOFLW, 0); | ||
487 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 0); | ||
488 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXOK, 0); | ||
489 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, ARBLST, 0); | ||
490 | + | ||
491 | + can_update_irq(s); | ||
492 | +} | ||
493 | + | ||
494 | +static void update_status_register_mode_bits(XlnxZynqMPCANState *s) | ||
495 | +{ | ||
496 | + bool sleep_status = ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP); | ||
497 | + bool sleep_mode = ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SLEEP); | ||
498 | + /* Wake up interrupt bit. */ | ||
499 | + bool wakeup_irq_val = sleep_status && (sleep_mode == 0); | ||
500 | + /* Sleep interrupt bit. */ | ||
501 | + bool sleep_irq_val = sleep_mode && (sleep_status == 0); | ||
502 | + | ||
503 | + /* Clear previous core mode status bits. */ | ||
504 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, LBACK, 0); | ||
505 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SLEEP, 0); | ||
506 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SNOOP, 0); | ||
507 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, NORMAL, 0); | ||
508 | + | ||
509 | + /* set current mode bit and generate irqs accordingly. */ | ||
510 | + if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, LBACK)) { | ||
511 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, LBACK, 1); | ||
512 | + } else if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SLEEP)) { | ||
513 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SLEEP, 1); | ||
514 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, SLP, | ||
515 | + sleep_irq_val); | ||
516 | + } else if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SNOOP)) { | ||
517 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SNOOP, 1); | ||
518 | + } else { | ||
519 | + /* | ||
520 | + * If all bits are zero then XlnxZynqMPCAN is set in normal mode. | ||
521 | + */ | ||
522 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, NORMAL, 1); | ||
523 | + /* Set wakeup interrupt bit. */ | ||
524 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, WKUP, | ||
525 | + wakeup_irq_val); | ||
526 | + } | ||
527 | + | ||
528 | + can_update_irq(s); | ||
529 | +} | ||
530 | + | ||
531 | +static void can_exit_sleep_mode(XlnxZynqMPCANState *s) | ||
532 | +{ | ||
533 | + ARRAY_FIELD_DP32(s->regs, MODE_SELECT_REGISTER, SLEEP, 0); | ||
534 | + update_status_register_mode_bits(s); | ||
535 | +} | ||
536 | + | ||
537 | +static void generate_frame(qemu_can_frame *frame, uint32_t *data) | ||
538 | +{ | ||
539 | + frame->can_id = data[0]; | ||
540 | + frame->can_dlc = FIELD_EX32(data[1], TXFIFO_DLC, DLC); | ||
541 | + | ||
542 | + frame->data[0] = FIELD_EX32(data[2], TXFIFO_DATA1, DB3); | ||
543 | + frame->data[1] = FIELD_EX32(data[2], TXFIFO_DATA1, DB2); | ||
544 | + frame->data[2] = FIELD_EX32(data[2], TXFIFO_DATA1, DB1); | ||
545 | + frame->data[3] = FIELD_EX32(data[2], TXFIFO_DATA1, DB0); | ||
546 | + | ||
547 | + frame->data[4] = FIELD_EX32(data[3], TXFIFO_DATA2, DB7); | ||
548 | + frame->data[5] = FIELD_EX32(data[3], TXFIFO_DATA2, DB6); | ||
549 | + frame->data[6] = FIELD_EX32(data[3], TXFIFO_DATA2, DB5); | ||
550 | + frame->data[7] = FIELD_EX32(data[3], TXFIFO_DATA2, DB4); | ||
551 | +} | ||
552 | + | ||
553 | +static bool tx_ready_check(XlnxZynqMPCANState *s) | ||
554 | +{ | ||
555 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, SRST)) { | ||
556 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
557 | + | ||
558 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer data while" | ||
559 | + " data while controller is in reset mode.\n", | ||
560 | + path); | ||
561 | + return false; | ||
562 | + } | ||
563 | + | ||
564 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
565 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
566 | + | ||
567 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer" | ||
568 | + " data while controller is in configuration mode. Reset" | ||
569 | + " the core so operations can start fresh.\n", | ||
570 | + path); | ||
571 | + return false; | ||
572 | + } | ||
573 | + | ||
574 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SNOOP)) { | ||
575 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
576 | + | ||
577 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer" | ||
578 | + " data while controller is in SNOOP MODE.\n", | ||
579 | + path); | ||
580 | + return false; | ||
581 | + } | ||
582 | + | ||
583 | + return true; | ||
584 | +} | ||
585 | + | ||
586 | +static void transfer_fifo(XlnxZynqMPCANState *s, Fifo32 *fifo) | ||
587 | +{ | ||
588 | + qemu_can_frame frame; | ||
589 | + uint32_t data[CAN_FRAME_SIZE]; | ||
590 | + int i; | ||
591 | + bool can_tx = tx_ready_check(s); | ||
592 | + | ||
593 | + if (!can_tx) { | ||
594 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
595 | + | ||
596 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is not enabled for data" | ||
597 | + " transfer.\n", path); | ||
598 | + can_update_irq(s); | ||
599 | + return; | ||
600 | + } | ||
601 | + | ||
602 | + while (!fifo32_is_empty(fifo)) { | ||
603 | + for (i = 0; i < CAN_FRAME_SIZE; i++) { | ||
604 | + data[i] = fifo32_pop(fifo); | ||
605 | + } | ||
606 | + | ||
607 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, LBACK)) { | ||
608 | + /* | ||
609 | + * Controller is in loopback. In Loopback mode, the CAN core | ||
610 | + * transmits a recessive bitstream on to the XlnxZynqMPCAN Bus. | ||
611 | + * Any message transmitted is looped back to the RX line and | ||
612 | + * acknowledged. The XlnxZynqMPCAN core receives any message | ||
613 | + * that it transmits. | ||
614 | + */ | ||
615 | + if (fifo32_is_full(&s->rx_fifo)) { | ||
616 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOFLW, 1); | ||
617 | + } else { | 311 | + } else { |
618 | + for (i = 0; i < CAN_FRAME_SIZE; i++) { | 312 | + arm_set_cpu_on_and_reset(i); |
619 | + fifo32_push(&s->rx_fifo, data[i]); | ||
620 | + } | ||
621 | + | ||
622 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); | ||
623 | + } | 313 | + } |
624 | + } else { | ||
625 | + /* Normal mode Tx. */ | ||
626 | + generate_frame(&frame, data); | ||
627 | + | ||
628 | + trace_xlnx_can_tx_data(frame.can_id, frame.can_dlc, | ||
629 | + frame.data[0], frame.data[1], | ||
630 | + frame.data[2], frame.data[3], | ||
631 | + frame.data[4], frame.data[5], | ||
632 | + frame.data[6], frame.data[7]); | ||
633 | + can_bus_client_send(&s->bus_client, &frame, 1); | ||
634 | + } | 314 | + } |
635 | + } | 315 | + } |
636 | + | 316 | + return val64; |
637 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXOK, 1); | 317 | +} |
638 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, TXBFLL, 0); | 318 | + |
639 | + | 319 | +static const RegisterAccessInfo crf_regs_info[] = { |
640 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP)) { | 320 | + { .name = "ERR_CTRL", .addr = A_ERR_CTRL, |
641 | + can_exit_sleep_mode(s); | 321 | + },{ .name = "IR_STATUS", .addr = A_IR_STATUS, |
642 | + } | 322 | + .w1c = 0x1, |
643 | + | 323 | + .post_write = ir_status_postw, |
644 | + can_update_irq(s); | 324 | + },{ .name = "IR_MASK", .addr = A_IR_MASK, |
645 | +} | ||
646 | + | ||
647 | +static uint64_t can_srr_pre_write(RegisterInfo *reg, uint64_t val) | ||
648 | +{ | ||
649 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
650 | + | ||
651 | + ARRAY_FIELD_DP32(s->regs, SOFTWARE_RESET_REGISTER, CEN, | ||
652 | + FIELD_EX32(val, SOFTWARE_RESET_REGISTER, CEN)); | ||
653 | + | ||
654 | + if (FIELD_EX32(val, SOFTWARE_RESET_REGISTER, SRST)) { | ||
655 | + trace_xlnx_can_reset(val); | ||
656 | + | ||
657 | + /* First, core will do software reset then will enter in config mode. */ | ||
658 | + can_config_reset(s); | ||
659 | + } | ||
660 | + | ||
661 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
662 | + can_config_mode(s); | ||
663 | + } else { | ||
664 | + /* | ||
665 | + * Leave config mode. Now XlnxZynqMPCAN core will enter normal, | ||
666 | + * sleep, snoop or loopback mode depending upon LBACK, SLEEP, SNOOP | ||
667 | + * register states. | ||
668 | + */ | ||
669 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, CONFIG, 0); | ||
670 | + | ||
671 | + ptimer_transaction_begin(s->can_timer); | ||
672 | + ptimer_set_count(s->can_timer, 0); | ||
673 | + ptimer_transaction_commit(s->can_timer); | ||
674 | + | ||
675 | + /* XlnxZynqMPCAN is out of config mode. It will send pending data. */ | ||
676 | + transfer_fifo(s, &s->txhpb_fifo); | ||
677 | + transfer_fifo(s, &s->tx_fifo); | ||
678 | + } | ||
679 | + | ||
680 | + update_status_register_mode_bits(s); | ||
681 | + | ||
682 | + return s->regs[R_SOFTWARE_RESET_REGISTER]; | ||
683 | +} | ||
684 | + | ||
685 | +static uint64_t can_msr_pre_write(RegisterInfo *reg, uint64_t val) | ||
686 | +{ | ||
687 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
688 | + uint8_t multi_mode; | ||
689 | + | ||
690 | + /* | ||
691 | + * Multiple mode set check. This is done to make sure user doesn't set | ||
692 | + * multiple modes. | ||
693 | + */ | ||
694 | + multi_mode = FIELD_EX32(val, MODE_SELECT_REGISTER, LBACK) + | ||
695 | + FIELD_EX32(val, MODE_SELECT_REGISTER, SLEEP) + | ||
696 | + FIELD_EX32(val, MODE_SELECT_REGISTER, SNOOP); | ||
697 | + | ||
698 | + if (multi_mode > 1) { | ||
699 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
700 | + | ||
701 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to config" | ||
702 | + " several modes simultaneously. One mode will be selected" | ||
703 | + " according to their priority: LBACK > SLEEP > SNOOP.\n", | ||
704 | + path); | ||
705 | + } | ||
706 | + | ||
707 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
708 | + /* We are in configuration mode, any mode can be selected. */ | ||
709 | + s->regs[R_MODE_SELECT_REGISTER] = val; | ||
710 | + } else { | ||
711 | + bool sleep_mode_bit = FIELD_EX32(val, MODE_SELECT_REGISTER, SLEEP); | ||
712 | + | ||
713 | + ARRAY_FIELD_DP32(s->regs, MODE_SELECT_REGISTER, SLEEP, sleep_mode_bit); | ||
714 | + | ||
715 | + if (FIELD_EX32(val, MODE_SELECT_REGISTER, LBACK)) { | ||
716 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
717 | + | ||
718 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to set" | ||
719 | + " LBACK mode without setting CEN bit as 0.\n", | ||
720 | + path); | ||
721 | + } else if (FIELD_EX32(val, MODE_SELECT_REGISTER, SNOOP)) { | ||
722 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
723 | + | ||
724 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to set" | ||
725 | + " SNOOP mode without setting CEN bit as 0.\n", | ||
726 | + path); | ||
727 | + } | ||
728 | + | ||
729 | + update_status_register_mode_bits(s); | ||
730 | + } | ||
731 | + | ||
732 | + return s->regs[R_MODE_SELECT_REGISTER]; | ||
733 | +} | ||
734 | + | ||
735 | +static uint64_t can_brpr_pre_write(RegisterInfo *reg, uint64_t val) | ||
736 | +{ | ||
737 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
738 | + | ||
739 | + /* Only allow writes when in config mode. */ | ||
740 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) { | ||
741 | + return s->regs[R_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER]; | ||
742 | + } | ||
743 | + | ||
744 | + return val; | ||
745 | +} | ||
746 | + | ||
747 | +static uint64_t can_btr_pre_write(RegisterInfo *reg, uint64_t val) | ||
748 | +{ | ||
749 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
750 | + | ||
751 | + /* Only allow writes when in config mode. */ | ||
752 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) { | ||
753 | + return s->regs[R_ARBITRATION_PHASE_BIT_TIMING_REGISTER]; | ||
754 | + } | ||
755 | + | ||
756 | + return val; | ||
757 | +} | ||
758 | + | ||
759 | +static uint64_t can_tcr_pre_write(RegisterInfo *reg, uint64_t val) | ||
760 | +{ | ||
761 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
762 | + | ||
763 | + if (FIELD_EX32(val, TIMESTAMP_REGISTER, CTS)) { | ||
764 | + ptimer_transaction_begin(s->can_timer); | ||
765 | + ptimer_set_count(s->can_timer, 0); | ||
766 | + ptimer_transaction_commit(s->can_timer); | ||
767 | + } | ||
768 | + | ||
769 | + return 0; | ||
770 | +} | ||
771 | + | ||
772 | +static void update_rx_fifo(XlnxZynqMPCANState *s, const qemu_can_frame *frame) | ||
773 | +{ | ||
774 | + bool filter_pass = false; | ||
775 | + uint16_t timestamp = 0; | ||
776 | + | ||
777 | + /* If no filter is enabled. Message will be stored in FIFO. */ | ||
778 | + if (!((ARRAY_FIELD_EX32(s->regs, AFR, UAF1)) | | ||
779 | + (ARRAY_FIELD_EX32(s->regs, AFR, UAF2)) | | ||
780 | + (ARRAY_FIELD_EX32(s->regs, AFR, UAF3)) | | ||
781 | + (ARRAY_FIELD_EX32(s->regs, AFR, UAF4)))) { | ||
782 | + filter_pass = true; | ||
783 | + } | ||
784 | + | ||
785 | + /* | ||
786 | + * Messages that pass any of the acceptance filters will be stored in | ||
787 | + * the RX FIFO. | ||
788 | + */ | ||
789 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF1)) { | ||
790 | + uint32_t id_masked = s->regs[R_AFMR1] & frame->can_id; | ||
791 | + uint32_t filter_id_masked = s->regs[R_AFMR1] & s->regs[R_AFIR1]; | ||
792 | + | ||
793 | + if (filter_id_masked == id_masked) { | ||
794 | + filter_pass = true; | ||
795 | + } | ||
796 | + } | ||
797 | + | ||
798 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF2)) { | ||
799 | + uint32_t id_masked = s->regs[R_AFMR2] & frame->can_id; | ||
800 | + uint32_t filter_id_masked = s->regs[R_AFMR2] & s->regs[R_AFIR2]; | ||
801 | + | ||
802 | + if (filter_id_masked == id_masked) { | ||
803 | + filter_pass = true; | ||
804 | + } | ||
805 | + } | ||
806 | + | ||
807 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF3)) { | ||
808 | + uint32_t id_masked = s->regs[R_AFMR3] & frame->can_id; | ||
809 | + uint32_t filter_id_masked = s->regs[R_AFMR3] & s->regs[R_AFIR3]; | ||
810 | + | ||
811 | + if (filter_id_masked == id_masked) { | ||
812 | + filter_pass = true; | ||
813 | + } | ||
814 | + } | ||
815 | + | ||
816 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF4)) { | ||
817 | + uint32_t id_masked = s->regs[R_AFMR4] & frame->can_id; | ||
818 | + uint32_t filter_id_masked = s->regs[R_AFMR4] & s->regs[R_AFIR4]; | ||
819 | + | ||
820 | + if (filter_id_masked == id_masked) { | ||
821 | + filter_pass = true; | ||
822 | + } | ||
823 | + } | ||
824 | + | ||
825 | + if (!filter_pass) { | ||
826 | + trace_xlnx_can_rx_fifo_filter_reject(frame->can_id, frame->can_dlc); | ||
827 | + return; | ||
828 | + } | ||
829 | + | ||
830 | + /* Store the message in fifo if it passed through any of the filters. */ | ||
831 | + if (filter_pass && frame->can_dlc <= MAX_DLC) { | ||
832 | + | ||
833 | + if (fifo32_is_full(&s->rx_fifo)) { | ||
834 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOFLW, 1); | ||
835 | + } else { | ||
836 | + timestamp = CAN_TIMER_MAX - ptimer_get_count(s->can_timer); | ||
837 | + | ||
838 | + fifo32_push(&s->rx_fifo, frame->can_id); | ||
839 | + | ||
840 | + fifo32_push(&s->rx_fifo, deposit32(0, R_RXFIFO_DLC_DLC_SHIFT, | ||
841 | + R_RXFIFO_DLC_DLC_LENGTH, | ||
842 | + frame->can_dlc) | | ||
843 | + deposit32(0, R_RXFIFO_DLC_RXT_SHIFT, | ||
844 | + R_RXFIFO_DLC_RXT_LENGTH, | ||
845 | + timestamp)); | ||
846 | + | ||
847 | + /* First 32 bit of the data. */ | ||
848 | + fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA1_DB3_SHIFT, | ||
849 | + R_TXFIFO_DATA1_DB3_LENGTH, | ||
850 | + frame->data[0]) | | ||
851 | + deposit32(0, R_TXFIFO_DATA1_DB2_SHIFT, | ||
852 | + R_TXFIFO_DATA1_DB2_LENGTH, | ||
853 | + frame->data[1]) | | ||
854 | + deposit32(0, R_TXFIFO_DATA1_DB1_SHIFT, | ||
855 | + R_TXFIFO_DATA1_DB1_LENGTH, | ||
856 | + frame->data[2]) | | ||
857 | + deposit32(0, R_TXFIFO_DATA1_DB0_SHIFT, | ||
858 | + R_TXFIFO_DATA1_DB0_LENGTH, | ||
859 | + frame->data[3])); | ||
860 | + /* Last 32 bit of the data. */ | ||
861 | + fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA2_DB7_SHIFT, | ||
862 | + R_TXFIFO_DATA2_DB7_LENGTH, | ||
863 | + frame->data[4]) | | ||
864 | + deposit32(0, R_TXFIFO_DATA2_DB6_SHIFT, | ||
865 | + R_TXFIFO_DATA2_DB6_LENGTH, | ||
866 | + frame->data[5]) | | ||
867 | + deposit32(0, R_TXFIFO_DATA2_DB5_SHIFT, | ||
868 | + R_TXFIFO_DATA2_DB5_LENGTH, | ||
869 | + frame->data[6]) | | ||
870 | + deposit32(0, R_TXFIFO_DATA2_DB4_SHIFT, | ||
871 | + R_TXFIFO_DATA2_DB4_LENGTH, | ||
872 | + frame->data[7])); | ||
873 | + | ||
874 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); | ||
875 | + trace_xlnx_can_rx_data(frame->can_id, frame->can_dlc, | ||
876 | + frame->data[0], frame->data[1], | ||
877 | + frame->data[2], frame->data[3], | ||
878 | + frame->data[4], frame->data[5], | ||
879 | + frame->data[6], frame->data[7]); | ||
880 | + } | ||
881 | + | ||
882 | + can_update_irq(s); | ||
883 | + } | ||
884 | +} | ||
885 | + | ||
886 | +static uint64_t can_rxfifo_pre_read(RegisterInfo *reg, uint64_t val) | ||
887 | +{ | ||
888 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
889 | + | ||
890 | + if (!fifo32_is_empty(&s->rx_fifo)) { | ||
891 | + val = fifo32_pop(&s->rx_fifo); | ||
892 | + } else { | ||
893 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXUFLW, 1); | ||
894 | + } | ||
895 | + | ||
896 | + can_update_irq(s); | ||
897 | + return val; | ||
898 | +} | ||
899 | + | ||
900 | +static void can_filter_enable_post_write(RegisterInfo *reg, uint64_t val) | ||
901 | +{ | ||
902 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
903 | + | ||
904 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF1) && | ||
905 | + ARRAY_FIELD_EX32(s->regs, AFR, UAF2) && | ||
906 | + ARRAY_FIELD_EX32(s->regs, AFR, UAF3) && | ||
907 | + ARRAY_FIELD_EX32(s->regs, AFR, UAF4)) { | ||
908 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, ACFBSY, 1); | ||
909 | + } else { | ||
910 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, ACFBSY, 0); | ||
911 | + } | ||
912 | +} | ||
913 | + | ||
914 | +static uint64_t can_filter_mask_pre_write(RegisterInfo *reg, uint64_t val) | ||
915 | +{ | ||
916 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
917 | + uint32_t reg_idx = (reg->access->addr) / 4; | ||
918 | + uint32_t filter_number = (reg_idx - R_AFMR1) / 2; | ||
919 | + | ||
920 | + /* modify an acceptance filter, the corresponding UAF bit should be '0'. */ | ||
921 | + if (!(s->regs[R_AFR] & (1 << filter_number))) { | ||
922 | + s->regs[reg_idx] = val; | ||
923 | + | ||
924 | + trace_xlnx_can_filter_mask_pre_write(filter_number, s->regs[reg_idx]); | ||
925 | + } else { | ||
926 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
927 | + | ||
928 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Acceptance filter %d" | ||
929 | + " mask is not set as corresponding UAF bit is not 0.\n", | ||
930 | + path, filter_number + 1); | ||
931 | + } | ||
932 | + | ||
933 | + return s->regs[reg_idx]; | ||
934 | +} | ||
935 | + | ||
936 | +static uint64_t can_filter_id_pre_write(RegisterInfo *reg, uint64_t val) | ||
937 | +{ | ||
938 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
939 | + uint32_t reg_idx = (reg->access->addr) / 4; | ||
940 | + uint32_t filter_number = (reg_idx - R_AFIR1) / 2; | ||
941 | + | ||
942 | + if (!(s->regs[R_AFR] & (1 << filter_number))) { | ||
943 | + s->regs[reg_idx] = val; | ||
944 | + | ||
945 | + trace_xlnx_can_filter_id_pre_write(filter_number, s->regs[reg_idx]); | ||
946 | + } else { | ||
947 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
948 | + | ||
949 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Acceptance filter %d" | ||
950 | + " id is not set as corresponding UAF bit is not 0.\n", | ||
951 | + path, filter_number + 1); | ||
952 | + } | ||
953 | + | ||
954 | + return s->regs[reg_idx]; | ||
955 | +} | ||
956 | + | ||
957 | +static void can_tx_post_write(RegisterInfo *reg, uint64_t val) | ||
958 | +{ | ||
959 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
960 | + | ||
961 | + bool is_txhpb = reg->access->addr > A_TXFIFO_DATA2; | ||
962 | + | ||
963 | + bool initiate_transfer = (reg->access->addr == A_TXFIFO_DATA2) || | ||
964 | + (reg->access->addr == A_TXHPB_DATA2); | ||
965 | + | ||
966 | + Fifo32 *f = is_txhpb ? &s->txhpb_fifo : &s->tx_fifo; | ||
967 | + | ||
968 | + if (!fifo32_is_full(f)) { | ||
969 | + fifo32_push(f, val); | ||
970 | + } else { | ||
971 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
972 | + | ||
973 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: TX FIFO is full.\n", path); | ||
974 | + } | ||
975 | + | ||
976 | + /* Initiate the message send if TX register is written. */ | ||
977 | + if (initiate_transfer && | ||
978 | + ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) { | ||
979 | + transfer_fifo(s, f); | ||
980 | + } | ||
981 | + | ||
982 | + can_update_irq(s); | ||
983 | +} | ||
984 | + | ||
985 | +static const RegisterAccessInfo can_regs_info[] = { | ||
986 | + { .name = "SOFTWARE_RESET_REGISTER", | ||
987 | + .addr = A_SOFTWARE_RESET_REGISTER, | ||
988 | + .rsvd = 0xfffffffc, | ||
989 | + .pre_write = can_srr_pre_write, | ||
990 | + },{ .name = "MODE_SELECT_REGISTER", | ||
991 | + .addr = A_MODE_SELECT_REGISTER, | ||
992 | + .rsvd = 0xfffffff8, | ||
993 | + .pre_write = can_msr_pre_write, | ||
994 | + },{ .name = "ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER", | ||
995 | + .addr = A_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, | ||
996 | + .rsvd = 0xffffff00, | ||
997 | + .pre_write = can_brpr_pre_write, | ||
998 | + },{ .name = "ARBITRATION_PHASE_BIT_TIMING_REGISTER", | ||
999 | + .addr = A_ARBITRATION_PHASE_BIT_TIMING_REGISTER, | ||
1000 | + .rsvd = 0xfffffe00, | ||
1001 | + .pre_write = can_btr_pre_write, | ||
1002 | + },{ .name = "ERROR_COUNTER_REGISTER", | ||
1003 | + .addr = A_ERROR_COUNTER_REGISTER, | ||
1004 | + .rsvd = 0xffff0000, | ||
1005 | + .ro = 0xffffffff, | ||
1006 | + },{ .name = "ERROR_STATUS_REGISTER", | ||
1007 | + .addr = A_ERROR_STATUS_REGISTER, | ||
1008 | + .rsvd = 0xffffffe0, | ||
1009 | + .w1c = 0x1f, | ||
1010 | + },{ .name = "STATUS_REGISTER", .addr = A_STATUS_REGISTER, | ||
1011 | + .reset = 0x1, | 325 | + .reset = 0x1, |
1012 | + .rsvd = 0xffffe000, | 326 | + .ro = 0x1, |
1013 | + .ro = 0x1fff, | 327 | + },{ .name = "IR_ENABLE", .addr = A_IR_ENABLE, |
1014 | + },{ .name = "INTERRUPT_STATUS_REGISTER", | 328 | + .pre_write = ir_enable_prew, |
1015 | + .addr = A_INTERRUPT_STATUS_REGISTER, | 329 | + },{ .name = "IR_DISABLE", .addr = A_IR_DISABLE, |
1016 | + .reset = 0x6000, | 330 | + .pre_write = ir_disable_prew, |
1017 | + .rsvd = 0xffff8000, | 331 | + },{ .name = "CRF_WPROT", .addr = A_CRF_WPROT, |
1018 | + .ro = 0x7fff, | 332 | + },{ .name = "APLL_CTRL", .addr = A_APLL_CTRL, |
1019 | + },{ .name = "INTERRUPT_ENABLE_REGISTER", | 333 | + .reset = 0x12c09, |
1020 | + .addr = A_INTERRUPT_ENABLE_REGISTER, | 334 | + .rsvd = 0xf88c80f6, |
1021 | + .rsvd = 0xffff8000, | 335 | + },{ .name = "APLL_CFG", .addr = A_APLL_CFG, |
1022 | + .post_write = can_ier_post_write, | 336 | + .rsvd = 0x1801210, |
1023 | + },{ .name = "INTERRUPT_CLEAR_REGISTER", | 337 | + },{ .name = "APLL_FRAC_CFG", .addr = A_APLL_FRAC_CFG, |
1024 | + .addr = A_INTERRUPT_CLEAR_REGISTER, | 338 | + .rsvd = 0x7e330000, |
1025 | + .rsvd = 0xffff8000, | 339 | + },{ .name = "DPLL_CTRL", .addr = A_DPLL_CTRL, |
1026 | + .pre_write = can_icr_pre_write, | 340 | + .reset = 0x2c09, |
1027 | + },{ .name = "TIMESTAMP_REGISTER", | 341 | + .rsvd = 0xf88c80f6, |
1028 | + .addr = A_TIMESTAMP_REGISTER, | 342 | + },{ .name = "DPLL_CFG", .addr = A_DPLL_CFG, |
1029 | + .rsvd = 0xfffffffe, | 343 | + .rsvd = 0x1801210, |
1030 | + .pre_write = can_tcr_pre_write, | 344 | + },{ .name = "DPLL_FRAC_CFG", .addr = A_DPLL_FRAC_CFG, |
1031 | + },{ .name = "WIR", .addr = A_WIR, | 345 | + .rsvd = 0x7e330000, |
1032 | + .reset = 0x3f3f, | 346 | + },{ .name = "VPLL_CTRL", .addr = A_VPLL_CTRL, |
1033 | + .rsvd = 0xffff0000, | 347 | + .reset = 0x12809, |
1034 | + },{ .name = "TXFIFO_ID", .addr = A_TXFIFO_ID, | 348 | + .rsvd = 0xf88c80f6, |
1035 | + .post_write = can_tx_post_write, | 349 | + },{ .name = "VPLL_CFG", .addr = A_VPLL_CFG, |
1036 | + },{ .name = "TXFIFO_DLC", .addr = A_TXFIFO_DLC, | 350 | + .rsvd = 0x1801210, |
1037 | + .rsvd = 0xfffffff, | 351 | + },{ .name = "VPLL_FRAC_CFG", .addr = A_VPLL_FRAC_CFG, |
1038 | + .post_write = can_tx_post_write, | 352 | + .rsvd = 0x7e330000, |
1039 | + },{ .name = "TXFIFO_DATA1", .addr = A_TXFIFO_DATA1, | 353 | + },{ .name = "PLL_STATUS", .addr = A_PLL_STATUS, |
1040 | + .post_write = can_tx_post_write, | 354 | + .reset = 0x3f, |
1041 | + },{ .name = "TXFIFO_DATA2", .addr = A_TXFIFO_DATA2, | 355 | + .rsvd = 0xc0, |
1042 | + .post_write = can_tx_post_write, | 356 | + .ro = 0x3f, |
1043 | + },{ .name = "TXHPB_ID", .addr = A_TXHPB_ID, | 357 | + },{ .name = "APLL_TO_LPD_CTRL", .addr = A_APLL_TO_LPD_CTRL, |
1044 | + .post_write = can_tx_post_write, | 358 | + .reset = 0x400, |
1045 | + },{ .name = "TXHPB_DLC", .addr = A_TXHPB_DLC, | 359 | + .rsvd = 0xc0ff, |
1046 | + .rsvd = 0xfffffff, | 360 | + },{ .name = "DPLL_TO_LPD_CTRL", .addr = A_DPLL_TO_LPD_CTRL, |
1047 | + .post_write = can_tx_post_write, | 361 | + .reset = 0x400, |
1048 | + },{ .name = "TXHPB_DATA1", .addr = A_TXHPB_DATA1, | 362 | + .rsvd = 0xc0ff, |
1049 | + .post_write = can_tx_post_write, | 363 | + },{ .name = "VPLL_TO_LPD_CTRL", .addr = A_VPLL_TO_LPD_CTRL, |
1050 | + },{ .name = "TXHPB_DATA2", .addr = A_TXHPB_DATA2, | 364 | + .reset = 0x400, |
1051 | + .post_write = can_tx_post_write, | 365 | + .rsvd = 0xc0ff, |
1052 | + },{ .name = "RXFIFO_ID", .addr = A_RXFIFO_ID, | 366 | + },{ .name = "ACPU_CTRL", .addr = A_ACPU_CTRL, |
1053 | + .ro = 0xffffffff, | 367 | + .reset = 0x3000400, |
1054 | + .post_read = can_rxfifo_pre_read, | 368 | + .rsvd = 0xfcffc0f8, |
1055 | + },{ .name = "RXFIFO_DLC", .addr = A_RXFIFO_DLC, | 369 | + },{ .name = "DBG_TRACE_CTRL", .addr = A_DBG_TRACE_CTRL, |
1056 | + .rsvd = 0xfff0000, | 370 | + .reset = 0x2500, |
1057 | + .post_read = can_rxfifo_pre_read, | 371 | + .rsvd = 0xfeffc0f8, |
1058 | + },{ .name = "RXFIFO_DATA1", .addr = A_RXFIFO_DATA1, | 372 | + },{ .name = "DBG_FPD_CTRL", .addr = A_DBG_FPD_CTRL, |
1059 | + .post_read = can_rxfifo_pre_read, | 373 | + .reset = 0x1002500, |
1060 | + },{ .name = "RXFIFO_DATA2", .addr = A_RXFIFO_DATA2, | 374 | + .rsvd = 0xfeffc0f8, |
1061 | + .post_read = can_rxfifo_pre_read, | 375 | + },{ .name = "DP_VIDEO_REF_CTRL", .addr = A_DP_VIDEO_REF_CTRL, |
1062 | + },{ .name = "AFR", .addr = A_AFR, | 376 | + .reset = 0x1002300, |
1063 | + .rsvd = 0xfffffff0, | 377 | + .rsvd = 0xfec0c0f8, |
1064 | + .post_write = can_filter_enable_post_write, | 378 | + },{ .name = "DP_AUDIO_REF_CTRL", .addr = A_DP_AUDIO_REF_CTRL, |
1065 | + },{ .name = "AFMR1", .addr = A_AFMR1, | 379 | + .reset = 0x1032300, |
1066 | + .pre_write = can_filter_mask_pre_write, | 380 | + .rsvd = 0xfec0c0f8, |
1067 | + },{ .name = "AFIR1", .addr = A_AFIR1, | 381 | + },{ .name = "DP_STC_REF_CTRL", .addr = A_DP_STC_REF_CTRL, |
1068 | + .pre_write = can_filter_id_pre_write, | 382 | + .reset = 0x1203200, |
1069 | + },{ .name = "AFMR2", .addr = A_AFMR2, | 383 | + .rsvd = 0xfec0c0f8, |
1070 | + .pre_write = can_filter_mask_pre_write, | 384 | + },{ .name = "DDR_CTRL", .addr = A_DDR_CTRL, |
1071 | + },{ .name = "AFIR2", .addr = A_AFIR2, | 385 | + .reset = 0x1000500, |
1072 | + .pre_write = can_filter_id_pre_write, | 386 | + .rsvd = 0xfeffc0f8, |
1073 | + },{ .name = "AFMR3", .addr = A_AFMR3, | 387 | + },{ .name = "GPU_REF_CTRL", .addr = A_GPU_REF_CTRL, |
1074 | + .pre_write = can_filter_mask_pre_write, | 388 | + .reset = 0x1500, |
1075 | + },{ .name = "AFIR3", .addr = A_AFIR3, | 389 | + .rsvd = 0xf8ffc0f8, |
1076 | + .pre_write = can_filter_id_pre_write, | 390 | + },{ .name = "SATA_REF_CTRL", .addr = A_SATA_REF_CTRL, |
1077 | + },{ .name = "AFMR4", .addr = A_AFMR4, | 391 | + .reset = 0x1001600, |
1078 | + .pre_write = can_filter_mask_pre_write, | 392 | + .rsvd = 0xfeffc0f8, |
1079 | + },{ .name = "AFIR4", .addr = A_AFIR4, | 393 | + },{ .name = "PCIE_REF_CTRL", .addr = A_PCIE_REF_CTRL, |
1080 | + .pre_write = can_filter_id_pre_write, | 394 | + .reset = 0x1500, |
395 | + .rsvd = 0xfeffc0f8, | ||
396 | + },{ .name = "GDMA_REF_CTRL", .addr = A_GDMA_REF_CTRL, | ||
397 | + .reset = 0x1000500, | ||
398 | + .rsvd = 0xfeffc0f8, | ||
399 | + },{ .name = "DPDMA_REF_CTRL", .addr = A_DPDMA_REF_CTRL, | ||
400 | + .reset = 0x1000500, | ||
401 | + .rsvd = 0xfeffc0f8, | ||
402 | + },{ .name = "TOPSW_MAIN_CTRL", .addr = A_TOPSW_MAIN_CTRL, | ||
403 | + .reset = 0x1000400, | ||
404 | + .rsvd = 0xfeffc0f8, | ||
405 | + },{ .name = "TOPSW_LSBUS_CTRL", .addr = A_TOPSW_LSBUS_CTRL, | ||
406 | + .reset = 0x1000800, | ||
407 | + .rsvd = 0xfeffc0f8, | ||
408 | + },{ .name = "DBG_TSTMP_CTRL", .addr = A_DBG_TSTMP_CTRL, | ||
409 | + .reset = 0xa00, | ||
410 | + .rsvd = 0xffffc0f8, | ||
411 | + }, | ||
412 | + { .name = "RST_FPD_TOP", .addr = A_RST_FPD_TOP, | ||
413 | + .reset = 0xf9ffe, | ||
414 | + .rsvd = 0xf06001, | ||
415 | + },{ .name = "RST_FPD_APU", .addr = A_RST_FPD_APU, | ||
416 | + .reset = 0x3d0f, | ||
417 | + .rsvd = 0xc2f0, | ||
418 | + .pre_write = rst_fpd_apu_prew, | ||
419 | + },{ .name = "RST_DDR_SS", .addr = A_RST_DDR_SS, | ||
420 | + .reset = 0xf, | ||
421 | + .rsvd = 0xf3, | ||
1081 | + } | 422 | + } |
1082 | +}; | 423 | +}; |
1083 | + | 424 | + |
1084 | +static void xlnx_zynqmp_can_ptimer_cb(void *opaque) | 425 | +static void crf_reset_enter(Object *obj, ResetType type) |
1085 | +{ | 426 | +{ |
1086 | + /* No action required on the timer rollover. */ | 427 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(obj); |
1087 | +} | 428 | + unsigned int i; |
1088 | + | 429 | + |
1089 | +static const MemoryRegionOps can_ops = { | 430 | + for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) { |
431 | + register_reset(&s->regs_info[i]); | ||
432 | + } | ||
433 | +} | ||
434 | + | ||
435 | +static void crf_reset_hold(Object *obj) | ||
436 | +{ | ||
437 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(obj); | ||
438 | + ir_update_irq(s); | ||
439 | +} | ||
440 | + | ||
441 | +static const MemoryRegionOps crf_ops = { | ||
1090 | + .read = register_read_memory, | 442 | + .read = register_read_memory, |
1091 | + .write = register_write_memory, | 443 | + .write = register_write_memory, |
1092 | + .endianness = DEVICE_LITTLE_ENDIAN, | 444 | + .endianness = DEVICE_LITTLE_ENDIAN, |
1093 | + .valid = { | 445 | + .valid = { |
1094 | + .min_access_size = 4, | 446 | + .min_access_size = 4, |
1095 | + .max_access_size = 4, | 447 | + .max_access_size = 4, |
1096 | + }, | 448 | + }, |
1097 | +}; | 449 | +}; |
1098 | + | 450 | + |
1099 | +static void xlnx_zynqmp_can_reset_init(Object *obj, ResetType type) | 451 | +static void crf_init(Object *obj) |
1100 | +{ | 452 | +{ |
1101 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(obj); | 453 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(obj); |
1102 | + unsigned int i; | ||
1103 | + | ||
1104 | + for (i = R_RXFIFO_ID; i < ARRAY_SIZE(s->reg_info); ++i) { | ||
1105 | + register_reset(&s->reg_info[i]); | ||
1106 | + } | ||
1107 | + | ||
1108 | + ptimer_transaction_begin(s->can_timer); | ||
1109 | + ptimer_set_count(s->can_timer, 0); | ||
1110 | + ptimer_transaction_commit(s->can_timer); | ||
1111 | +} | ||
1112 | + | ||
1113 | +static void xlnx_zynqmp_can_reset_hold(Object *obj) | ||
1114 | +{ | ||
1115 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(obj); | ||
1116 | + unsigned int i; | ||
1117 | + | ||
1118 | + for (i = 0; i < R_RXFIFO_ID; ++i) { | ||
1119 | + register_reset(&s->reg_info[i]); | ||
1120 | + } | ||
1121 | + | ||
1122 | + /* | ||
1123 | + * Reset FIFOs when CAN model is reset. This will clear the fifo writes | ||
1124 | + * done by post_write which gets called from register_reset function, | ||
1125 | + * post_write handle will not be able to trigger tx because CAN will be | ||
1126 | + * disabled when software_reset_register is cleared first. | ||
1127 | + */ | ||
1128 | + fifo32_reset(&s->rx_fifo); | ||
1129 | + fifo32_reset(&s->tx_fifo); | ||
1130 | + fifo32_reset(&s->txhpb_fifo); | ||
1131 | +} | ||
1132 | + | ||
1133 | +static bool xlnx_zynqmp_can_can_receive(CanBusClientState *client) | ||
1134 | +{ | ||
1135 | + XlnxZynqMPCANState *s = container_of(client, XlnxZynqMPCANState, | ||
1136 | + bus_client); | ||
1137 | + | ||
1138 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, SRST)) { | ||
1139 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1140 | + | ||
1141 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is in reset state.\n", | ||
1142 | + path); | ||
1143 | + return false; | ||
1144 | + } | ||
1145 | + | ||
1146 | + if ((ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) == 0) { | ||
1147 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1148 | + | ||
1149 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is disabled. Incoming" | ||
1150 | + " messages will be discarded.\n", path); | ||
1151 | + return false; | ||
1152 | + } | ||
1153 | + | ||
1154 | + return true; | ||
1155 | +} | ||
1156 | + | ||
1157 | +static ssize_t xlnx_zynqmp_can_receive(CanBusClientState *client, | ||
1158 | + const qemu_can_frame *buf, size_t buf_size) { | ||
1159 | + XlnxZynqMPCANState *s = container_of(client, XlnxZynqMPCANState, | ||
1160 | + bus_client); | ||
1161 | + const qemu_can_frame *frame = buf; | ||
1162 | + | ||
1163 | + if (buf_size <= 0) { | ||
1164 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1165 | + | ||
1166 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Error in the data received.\n", | ||
1167 | + path); | ||
1168 | + return 0; | ||
1169 | + } | ||
1170 | + | ||
1171 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SNOOP)) { | ||
1172 | + /* Snoop Mode: Just keep the data. no response back. */ | ||
1173 | + update_rx_fifo(s, frame); | ||
1174 | + } else if ((ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP))) { | ||
1175 | + /* | ||
1176 | + * XlnxZynqMPCAN is in sleep mode. Any data on bus will bring it to wake | ||
1177 | + * up state. | ||
1178 | + */ | ||
1179 | + can_exit_sleep_mode(s); | ||
1180 | + update_rx_fifo(s, frame); | ||
1181 | + } else if ((ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP)) == 0) { | ||
1182 | + update_rx_fifo(s, frame); | ||
1183 | + } else { | ||
1184 | + /* | ||
1185 | + * XlnxZynqMPCAN will not participate in normal bus communication | ||
1186 | + * and will not receive any messages transmitted by other CAN nodes. | ||
1187 | + */ | ||
1188 | + trace_xlnx_can_rx_discard(s->regs[R_STATUS_REGISTER]); | ||
1189 | + } | ||
1190 | + | ||
1191 | + return 1; | ||
1192 | +} | ||
1193 | + | ||
1194 | +static CanBusClientInfo can_xilinx_bus_client_info = { | ||
1195 | + .can_receive = xlnx_zynqmp_can_can_receive, | ||
1196 | + .receive = xlnx_zynqmp_can_receive, | ||
1197 | +}; | ||
1198 | + | ||
1199 | +static int xlnx_zynqmp_can_connect_to_bus(XlnxZynqMPCANState *s, | ||
1200 | + CanBusState *bus) | ||
1201 | +{ | ||
1202 | + s->bus_client.info = &can_xilinx_bus_client_info; | ||
1203 | + | ||
1204 | + if (can_bus_insert_client(bus, &s->bus_client) < 0) { | ||
1205 | + return -1; | ||
1206 | + } | ||
1207 | + return 0; | ||
1208 | +} | ||
1209 | + | ||
1210 | +static void xlnx_zynqmp_can_realize(DeviceState *dev, Error **errp) | ||
1211 | +{ | ||
1212 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(dev); | ||
1213 | + | ||
1214 | + if (s->canbus) { | ||
1215 | + if (xlnx_zynqmp_can_connect_to_bus(s, s->canbus) < 0) { | ||
1216 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1217 | + | ||
1218 | + error_setg(errp, "%s: xlnx_zynqmp_can_connect_to_bus" | ||
1219 | + " failed.", path); | ||
1220 | + return; | ||
1221 | + } | ||
1222 | + } | ||
1223 | + | ||
1224 | + /* Create RX FIFO, TXFIFO, TXHPB storage. */ | ||
1225 | + fifo32_create(&s->rx_fifo, RXFIFO_SIZE); | ||
1226 | + fifo32_create(&s->tx_fifo, RXFIFO_SIZE); | ||
1227 | + fifo32_create(&s->txhpb_fifo, CAN_FRAME_SIZE); | ||
1228 | + | ||
1229 | + /* Allocate a new timer. */ | ||
1230 | + s->can_timer = ptimer_init(xlnx_zynqmp_can_ptimer_cb, s, | ||
1231 | + PTIMER_POLICY_DEFAULT); | ||
1232 | + | ||
1233 | + ptimer_transaction_begin(s->can_timer); | ||
1234 | + | ||
1235 | + ptimer_set_freq(s->can_timer, s->cfg.ext_clk_freq); | ||
1236 | + ptimer_set_limit(s->can_timer, CAN_TIMER_MAX, 1); | ||
1237 | + ptimer_run(s->can_timer, 0); | ||
1238 | + ptimer_transaction_commit(s->can_timer); | ||
1239 | +} | ||
1240 | + | ||
1241 | +static void xlnx_zynqmp_can_init(Object *obj) | ||
1242 | +{ | ||
1243 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(obj); | ||
1244 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 454 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
1245 | + | 455 | + |
1246 | + RegisterInfoArray *reg_array; | 456 | + s->reg_array = |
1247 | + | 457 | + register_init_block32(DEVICE(obj), crf_regs_info, |
1248 | + memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_CAN, | 458 | + ARRAY_SIZE(crf_regs_info), |
1249 | + XLNX_ZYNQMP_CAN_R_MAX * 4); | 459 | + s->regs_info, s->regs, |
1250 | + reg_array = register_init_block32(DEVICE(obj), can_regs_info, | 460 | + &crf_ops, |
1251 | + ARRAY_SIZE(can_regs_info), | 461 | + XLNX_ZYNQMP_CRF_ERR_DEBUG, |
1252 | + s->reg_info, s->regs, | 462 | + CRF_R_MAX * 4); |
1253 | + &can_ops, | 463 | + sysbus_init_mmio(sbd, &s->reg_array->mem); |
1254 | + XLNX_ZYNQMP_CAN_ERR_DEBUG, | 464 | + sysbus_init_irq(sbd, &s->irq_ir); |
1255 | + XLNX_ZYNQMP_CAN_R_MAX * 4); | 465 | +} |
1256 | + | 466 | + |
1257 | + memory_region_add_subregion(&s->iomem, 0x00, ®_array->mem); | 467 | +static void crf_finalize(Object *obj) |
1258 | + sysbus_init_mmio(sbd, &s->iomem); | 468 | +{ |
1259 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); | 469 | + XlnxZynqMPCRF *s = XLNX_ZYNQMP_CRF(obj); |
1260 | +} | 470 | + register_finalize_block(s->reg_array); |
1261 | + | 471 | +} |
1262 | +static const VMStateDescription vmstate_can = { | 472 | + |
1263 | + .name = TYPE_XLNX_ZYNQMP_CAN, | 473 | +static const VMStateDescription vmstate_crf = { |
474 | + .name = TYPE_XLNX_ZYNQMP_CRF, | ||
1264 | + .version_id = 1, | 475 | + .version_id = 1, |
1265 | + .minimum_version_id = 1, | 476 | + .minimum_version_id = 1, |
1266 | + .fields = (VMStateField[]) { | 477 | + .fields = (VMStateField[]) { |
1267 | + VMSTATE_FIFO32(rx_fifo, XlnxZynqMPCANState), | 478 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPCRF, CRF_R_MAX), |
1268 | + VMSTATE_FIFO32(tx_fifo, XlnxZynqMPCANState), | ||
1269 | + VMSTATE_FIFO32(txhpb_fifo, XlnxZynqMPCANState), | ||
1270 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPCANState, XLNX_ZYNQMP_CAN_R_MAX), | ||
1271 | + VMSTATE_PTIMER(can_timer, XlnxZynqMPCANState), | ||
1272 | + VMSTATE_END_OF_LIST(), | 479 | + VMSTATE_END_OF_LIST(), |
1273 | + } | 480 | + } |
1274 | +}; | 481 | +}; |
1275 | + | 482 | + |
1276 | +static Property xlnx_zynqmp_can_properties[] = { | 483 | +static void crf_class_init(ObjectClass *klass, void *data) |
1277 | + DEFINE_PROP_UINT32("ext_clk_freq", XlnxZynqMPCANState, cfg.ext_clk_freq, | 484 | +{ |
1278 | + CAN_DEFAULT_CLOCK), | 485 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
1279 | + DEFINE_PROP_LINK("canbus", XlnxZynqMPCANState, canbus, TYPE_CAN_BUS, | 486 | + DeviceClass *dc = DEVICE_CLASS(klass); |
1280 | + CanBusState *), | 487 | + |
1281 | + DEFINE_PROP_END_OF_LIST(), | 488 | + dc->vmsd = &vmstate_crf; |
489 | + rc->phases.enter = crf_reset_enter; | ||
490 | + rc->phases.hold = crf_reset_hold; | ||
491 | +} | ||
492 | + | ||
493 | +static const TypeInfo crf_info = { | ||
494 | + .name = TYPE_XLNX_ZYNQMP_CRF, | ||
495 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
496 | + .instance_size = sizeof(XlnxZynqMPCRF), | ||
497 | + .class_init = crf_class_init, | ||
498 | + .instance_init = crf_init, | ||
499 | + .instance_finalize = crf_finalize, | ||
1282 | +}; | 500 | +}; |
1283 | + | 501 | + |
1284 | +static void xlnx_zynqmp_can_class_init(ObjectClass *klass, void *data) | 502 | +static void crf_register_types(void) |
1285 | +{ | 503 | +{ |
1286 | + DeviceClass *dc = DEVICE_CLASS(klass); | 504 | + type_register_static(&crf_info); |
1287 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 505 | +} |
1288 | + | 506 | + |
1289 | + rc->phases.enter = xlnx_zynqmp_can_reset_init; | 507 | +type_init(crf_register_types) |
1290 | + rc->phases.hold = xlnx_zynqmp_can_reset_hold; | 508 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
1291 | + dc->realize = xlnx_zynqmp_can_realize; | ||
1292 | + device_class_set_props(dc, xlnx_zynqmp_can_properties); | ||
1293 | + dc->vmsd = &vmstate_can; | ||
1294 | +} | ||
1295 | + | ||
1296 | +static const TypeInfo can_info = { | ||
1297 | + .name = TYPE_XLNX_ZYNQMP_CAN, | ||
1298 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1299 | + .instance_size = sizeof(XlnxZynqMPCANState), | ||
1300 | + .class_init = xlnx_zynqmp_can_class_init, | ||
1301 | + .instance_init = xlnx_zynqmp_can_init, | ||
1302 | +}; | ||
1303 | + | ||
1304 | +static void can_register_types(void) | ||
1305 | +{ | ||
1306 | + type_register_static(&can_info); | ||
1307 | +} | ||
1308 | + | ||
1309 | +type_init(can_register_types) | ||
1310 | diff --git a/hw/Kconfig b/hw/Kconfig | ||
1311 | index XXXXXXX..XXXXXXX 100644 | 509 | index XXXXXXX..XXXXXXX 100644 |
1312 | --- a/hw/Kconfig | 510 | --- a/hw/misc/meson.build |
1313 | +++ b/hw/Kconfig | 511 | +++ b/hw/misc/meson.build |
1314 | @@ -XXX,XX +XXX,XX @@ config XILINX_AXI | 512 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( |
1315 | config XLNX_ZYNQMP | 513 | )) |
1316 | bool | 514 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) |
1317 | select REGISTER | 515 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) |
1318 | + select CAN_BUS | 516 | +specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) |
1319 | diff --git a/hw/net/can/meson.build b/hw/net/can/meson.build | 517 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( |
1320 | index XXXXXXX..XXXXXXX 100644 | 518 | 'xlnx-versal-xramc.c', |
1321 | --- a/hw/net/can/meson.build | 519 | 'xlnx-versal-pmc-iou-slcr.c', |
1322 | +++ b/hw/net/can/meson.build | ||
1323 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_CAN_PCI', if_true: files('can_pcm3680_pci.c')) | ||
1324 | softmmu_ss.add(when: 'CONFIG_CAN_PCI', if_true: files('can_mioe3680_pci.c')) | ||
1325 | softmmu_ss.add(when: 'CONFIG_CAN_CTUCANFD', if_true: files('ctucan_core.c')) | ||
1326 | softmmu_ss.add(when: 'CONFIG_CAN_CTUCANFD_PCI', if_true: files('ctucan_pci.c')) | ||
1327 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP', if_true: files('xlnx-zynqmp-can.c')) | ||
1328 | diff --git a/hw/net/can/trace-events b/hw/net/can/trace-events | ||
1329 | new file mode 100644 | ||
1330 | index XXXXXXX..XXXXXXX | ||
1331 | --- /dev/null | ||
1332 | +++ b/hw/net/can/trace-events | ||
1333 | @@ -XXX,XX +XXX,XX @@ | ||
1334 | +# xlnx-zynqmp-can.c | ||
1335 | +xlnx_can_update_irq(uint32_t isr, uint32_t ier, uint32_t irq) "ISR: 0x%08x IER: 0x%08x IRQ: 0x%08x" | ||
1336 | +xlnx_can_reset(uint32_t val) "Resetting controller with value = 0x%08x" | ||
1337 | +xlnx_can_rx_fifo_filter_reject(uint32_t id, uint8_t dlc) "Frame: ID: 0x%08x DLC: 0x%02x" | ||
1338 | +xlnx_can_filter_id_pre_write(uint8_t filter_num, uint32_t value) "Filter%d ID: 0x%08x" | ||
1339 | +xlnx_can_filter_mask_pre_write(uint8_t filter_num, uint32_t value) "Filter%d MASK: 0x%08x" | ||
1340 | +xlnx_can_tx_data(uint32_t id, uint8_t dlc, uint8_t db0, uint8_t db1, uint8_t db2, uint8_t db3, uint8_t db4, uint8_t db5, uint8_t db6, uint8_t db7) "Frame: ID: 0x%08x DLC: 0x%02x DATA: 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x" | ||
1341 | +xlnx_can_rx_data(uint32_t id, uint32_t dlc, uint8_t db0, uint8_t db1, uint8_t db2, uint8_t db3, uint8_t db4, uint8_t db5, uint8_t db6, uint8_t db7) "Frame: ID: 0x%08x DLC: 0x%02x DATA: 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x" | ||
1342 | +xlnx_can_rx_discard(uint32_t status) "Controller is not enabled for bus communication. Status Register: 0x%08x" | ||
1343 | -- | 520 | -- |
1344 | 2.20.1 | 521 | 2.25.1 |
1345 | 522 | ||
1346 | 523 | diff view generated by jsdifflib |
1 | For v8.1M the architecture mandates that CPUs must provide at | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | least the "minimal RAS implementation" from the Reliability, | ||
3 | Availability and Serviceability extension. This consists of: | ||
4 | * an ESB instruction which is a NOP | ||
5 | -- since it is in the HINT space we need only add a comment | ||
6 | * an RFSR register which will RAZ/WI | ||
7 | * a RAZ/WI AIRCR.IESB bit | ||
8 | -- the code which handles writes to AIRCR does not allow setting | ||
9 | of RES0 bits, so we already treat this as RAZ/WI; add a comment | ||
10 | noting that this is deliberate | ||
11 | * minimal implementation of the RAS register block at 0xe0005000 | ||
12 | -- this will be in a subsequent commit | ||
13 | * setting the ID_PFR0.RAS field to 0b0010 | ||
14 | -- we will do this when we add the Cortex-M55 CPU model | ||
15 | 2 | ||
3 | Connect the ZynqMP CRF - Clock Reset FPD device. | ||
4 | |||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | ||
7 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
9 | Message-id: 20220316164645.2303510-5-edgar.iglesias@gmail.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20201119215617.29887-26-peter.maydell@linaro.org | ||
19 | --- | 11 | --- |
20 | target/arm/cpu.h | 14 ++++++++++++++ | 12 | include/hw/arm/xlnx-zynqmp.h | 2 ++ |
21 | target/arm/t32.decode | 4 ++++ | 13 | hw/arm/xlnx-zynqmp.c | 16 ++++++++++++++++ |
22 | hw/intc/armv7m_nvic.c | 13 +++++++++++++ | 14 | 2 files changed, 18 insertions(+) |
23 | 3 files changed, 31 insertions(+) | ||
24 | 15 | ||
25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
26 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/cpu.h | 18 | --- a/include/hw/arm/xlnx-zynqmp.h |
28 | +++ b/target/arm/cpu.h | 19 | +++ b/include/hw/arm/xlnx-zynqmp.h |
29 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_MMFR4, LSM, 20, 4) | 20 | @@ -XXX,XX +XXX,XX @@ |
30 | FIELD(ID_MMFR4, CCIDX, 24, 4) | 21 | #include "hw/nvram/xlnx-bbram.h" |
31 | FIELD(ID_MMFR4, EVT, 28, 4) | 22 | #include "hw/nvram/xlnx-zynqmp-efuse.h" |
32 | 23 | #include "hw/or-irq.h" | |
33 | +FIELD(ID_PFR0, STATE0, 0, 4) | 24 | +#include "hw/misc/xlnx-zynqmp-crf.h" |
34 | +FIELD(ID_PFR0, STATE1, 4, 4) | 25 | |
35 | +FIELD(ID_PFR0, STATE2, 8, 4) | 26 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" |
36 | +FIELD(ID_PFR0, STATE3, 12, 4) | 27 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) |
37 | +FIELD(ID_PFR0, CSV2, 16, 4) | 28 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { |
38 | +FIELD(ID_PFR0, AMU, 20, 4) | 29 | XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH]; |
39 | +FIELD(ID_PFR0, DIT, 24, 4) | 30 | XlnxCSUDMA qspi_dma; |
40 | +FIELD(ID_PFR0, RAS, 28, 4) | 31 | qemu_or_irq qspi_irq_orgate; |
32 | + XlnxZynqMPCRF crf; | ||
33 | |||
34 | char *boot_cpu; | ||
35 | ARMCPU *boot_cpu_ptr; | ||
36 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/arm/xlnx-zynqmp.c | ||
39 | +++ b/hw/arm/xlnx-zynqmp.c | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #define QSPI_DMA_ADDR 0xff0f0800 | ||
42 | #define NUM_QSPI_IRQ_LINES 2 | ||
43 | |||
44 | +#define CRF_ADDR 0xfd1a0000 | ||
45 | +#define CRF_IRQ 120 | ||
41 | + | 46 | + |
42 | FIELD(ID_PFR1, PROGMOD, 0, 4) | 47 | /* Serializer/Deserializer. */ |
43 | FIELD(ID_PFR1, SECURITY, 4, 4) | 48 | #define SERDES_ADDR 0xfd400000 |
44 | FIELD(ID_PFR1, MPROGMOD, 8, 4) | 49 | #define SERDES_SIZE 0x20000 |
45 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id) | 50 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_efuse(XlnxZynqMPState *s, qemu_irq *gic) |
46 | return FIELD_EX32(id->id_isar6, ID_ISAR6, SPECRES) != 0; | 51 | sysbus_connect_irq(sbd, 0, gic[EFUSE_IRQ]); |
47 | } | 52 | } |
48 | 53 | ||
49 | +static inline bool isar_feature_aa32_ras(const ARMISARegisters *id) | 54 | +static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) |
50 | +{ | 55 | +{ |
51 | + return FIELD_EX32(id->id_pfr0, ID_PFR0, RAS) != 0; | 56 | + SysBusDevice *sbd; |
57 | + | ||
58 | + object_initialize_child(OBJECT(s), "crf", &s->crf, TYPE_XLNX_ZYNQMP_CRF); | ||
59 | + sbd = SYS_BUS_DEVICE(&s->crf); | ||
60 | + | ||
61 | + sysbus_realize(sbd, &error_fatal); | ||
62 | + sysbus_mmio_map(sbd, 0, CRF_ADDR); | ||
63 | + sysbus_connect_irq(sbd, 0, gic[CRF_IRQ]); | ||
52 | +} | 64 | +} |
53 | + | 65 | + |
54 | static inline bool isar_feature_aa32_mprofile(const ARMISARegisters *id) | 66 | static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) |
55 | { | 67 | { |
56 | return FIELD_EX32(id->id_pfr1, ID_PFR1, MPROGMOD) != 0; | 68 | static const struct UnimpInfo { |
57 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | 69 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) |
58 | index XXXXXXX..XXXXXXX 100644 | 70 | |
59 | --- a/target/arm/t32.decode | 71 | xlnx_zynqmp_create_bbram(s, gic_spi); |
60 | +++ b/target/arm/t32.decode | 72 | xlnx_zynqmp_create_efuse(s, gic_spi); |
61 | @@ -XXX,XX +XXX,XX @@ CLZ 1111 1010 1011 ---- 1111 .... 1000 .... @rdm | 73 | + xlnx_zynqmp_create_crf(s, gic_spi); |
62 | # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | 74 | xlnx_zynqmp_create_unimp_mmio(s); |
63 | # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | 75 | |
64 | 76 | for (i = 0; i < XLNX_ZYNQMP_NUM_GDMA_CH; i++) { | |
65 | + # For M-profile minimal-RAS ESB can be a NOP, which is the | ||
66 | + # default behaviour since it is in the hint space. | ||
67 | + # ESB 1111 0011 1010 1111 1000 0000 0001 0000 | ||
68 | + | ||
69 | # The canonical nop ends in 0000 0000, but the whole rest | ||
70 | # of the space is "reserved hint, behaves as nop". | ||
71 | NOP 1111 0011 1010 1111 1000 0000 ---- ---- | ||
72 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
73 | index XXXXXXX..XXXXXXX 100644 | ||
74 | --- a/hw/intc/armv7m_nvic.c | ||
75 | +++ b/hw/intc/armv7m_nvic.c | ||
76 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
77 | return 0; | ||
78 | } | ||
79 | return cpu->env.v7m.sfar; | ||
80 | + case 0xf04: /* RFSR */ | ||
81 | + if (!cpu_isar_feature(aa32_ras, cpu)) { | ||
82 | + goto bad_offset; | ||
83 | + } | ||
84 | + /* We provide minimal-RAS only: RFSR is RAZ/WI */ | ||
85 | + return 0; | ||
86 | case 0xf34: /* FPCCR */ | ||
87 | if (!cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
88 | return 0; | ||
89 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
90 | R_V7M_AIRCR_PRIGROUP_SHIFT, | ||
91 | R_V7M_AIRCR_PRIGROUP_LENGTH); | ||
92 | } | ||
93 | + /* AIRCR.IESB is RAZ/WI because we implement only minimal RAS */ | ||
94 | if (attrs.secure) { | ||
95 | /* These bits are only writable by secure */ | ||
96 | cpu->env.v7m.aircr = value & | ||
97 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
98 | } | ||
99 | break; | ||
100 | } | ||
101 | + case 0xf04: /* RFSR */ | ||
102 | + if (!cpu_isar_feature(aa32_ras, cpu)) { | ||
103 | + goto bad_offset; | ||
104 | + } | ||
105 | + /* We provide minimal-RAS only: RFSR is RAZ/WI */ | ||
106 | + break; | ||
107 | case 0xf34: /* FPCCR */ | ||
108 | if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
109 | /* Not all bits here are banked. */ | ||
110 | -- | 77 | -- |
111 | 2.20.1 | 78 | 2.25.1 |
112 | 79 | ||
113 | 80 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | The QTests perform five tests on the Xilinx ZynqMP CAN controller: | 3 | Add a model of the Xilinx ZynqMP APU Control. |
4 | Tests the CAN controller in loopback, sleep and snoop mode. | ||
5 | Tests filtering of incoming CAN messages. | ||
6 | 4 | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
8 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | 6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
9 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 7 | Message-id: 20220316164645.2303510-6-edgar.iglesias@gmail.com |
10 | Message-id: 1605728926-352690-4-git-send-email-fnu.vikram@xilinx.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 9 | --- |
13 | tests/qtest/xlnx-can-test.c | 360 ++++++++++++++++++++++++++++++++++++ | 10 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 93 +++++++++ |
14 | tests/qtest/meson.build | 1 + | 11 | hw/misc/xlnx-zynqmp-apu-ctrl.c | 253 +++++++++++++++++++++++++ |
15 | 2 files changed, 361 insertions(+) | 12 | hw/misc/meson.build | 1 + |
16 | create mode 100644 tests/qtest/xlnx-can-test.c | 13 | 3 files changed, 347 insertions(+) |
14 | create mode 100644 include/hw/misc/xlnx-zynqmp-apu-ctrl.h | ||
15 | create mode 100644 hw/misc/xlnx-zynqmp-apu-ctrl.c | ||
17 | 16 | ||
18 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | 17 | diff --git a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h |
19 | new file mode 100644 | 18 | new file mode 100644 |
20 | index XXXXXXX..XXXXXXX | 19 | index XXXXXXX..XXXXXXX |
21 | --- /dev/null | 20 | --- /dev/null |
22 | +++ b/tests/qtest/xlnx-can-test.c | 21 | +++ b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h |
23 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
24 | +/* | 23 | +/* |
25 | + * QTests for the Xilinx ZynqMP CAN controller. | 24 | + * QEMU model of ZynqMP APU Control. |
26 | + * | 25 | + * |
27 | + * Copyright (c) 2020 Xilinx Inc. | 26 | + * Copyright (c) 2013-2022 Xilinx Inc |
28 | + * | 27 | + * SPDX-License-Identifier: GPL-2.0-or-later |
29 | + * Written-by: Vikram Garhwal<fnu.vikram@xilinx.com> | 28 | + * |
30 | + * | 29 | + * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> and |
31 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 30 | + * Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
32 | + * of this software and associated documentation files (the "Software"), to deal | 31 | + * |
33 | + * in the Software without restriction, including without limitation the rights | ||
34 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
35 | + * copies of the Software, and to permit persons to whom the Software is | ||
36 | + * furnished to do so, subject to the following conditions: | ||
37 | + * | ||
38 | + * The above copyright notice and this permission notice shall be included in | ||
39 | + * all copies or substantial portions of the Software. | ||
40 | + * | ||
41 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
42 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
43 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
44 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
45 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
46 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
47 | + * THE SOFTWARE. | ||
48 | + */ | 32 | + */ |
33 | +#ifndef HW_MISC_XLNX_ZYNQMP_APU_CTRL_H | ||
34 | +#define HW_MISC_XLNX_ZYNQMP_APU_CTRL_H | ||
35 | + | ||
36 | +#include "hw/sysbus.h" | ||
37 | +#include "hw/register.h" | ||
38 | +#include "target/arm/cpu.h" | ||
39 | + | ||
40 | +#define TYPE_XLNX_ZYNQMP_APU_CTRL "xlnx.apu-ctrl" | ||
41 | +OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPAPUCtrl, XLNX_ZYNQMP_APU_CTRL) | ||
42 | + | ||
43 | +REG32(APU_ERR_CTRL, 0x0) | ||
44 | + FIELD(APU_ERR_CTRL, PSLVERR, 0, 1) | ||
45 | +REG32(ISR, 0x10) | ||
46 | + FIELD(ISR, INV_APB, 0, 1) | ||
47 | +REG32(IMR, 0x14) | ||
48 | + FIELD(IMR, INV_APB, 0, 1) | ||
49 | +REG32(IEN, 0x18) | ||
50 | + FIELD(IEN, INV_APB, 0, 1) | ||
51 | +REG32(IDS, 0x1c) | ||
52 | + FIELD(IDS, INV_APB, 0, 1) | ||
53 | +REG32(CONFIG_0, 0x20) | ||
54 | + FIELD(CONFIG_0, CFGTE, 24, 4) | ||
55 | + FIELD(CONFIG_0, CFGEND, 16, 4) | ||
56 | + FIELD(CONFIG_0, VINITHI, 8, 4) | ||
57 | + FIELD(CONFIG_0, AA64NAA32, 0, 4) | ||
58 | +REG32(CONFIG_1, 0x24) | ||
59 | + FIELD(CONFIG_1, L2RSTDISABLE, 29, 1) | ||
60 | + FIELD(CONFIG_1, L1RSTDISABLE, 28, 1) | ||
61 | + FIELD(CONFIG_1, CP15DISABLE, 0, 4) | ||
62 | +REG32(RVBARADDR0L, 0x40) | ||
63 | + FIELD(RVBARADDR0L, ADDR, 2, 30) | ||
64 | +REG32(RVBARADDR0H, 0x44) | ||
65 | + FIELD(RVBARADDR0H, ADDR, 0, 8) | ||
66 | +REG32(RVBARADDR1L, 0x48) | ||
67 | + FIELD(RVBARADDR1L, ADDR, 2, 30) | ||
68 | +REG32(RVBARADDR1H, 0x4c) | ||
69 | + FIELD(RVBARADDR1H, ADDR, 0, 8) | ||
70 | +REG32(RVBARADDR2L, 0x50) | ||
71 | + FIELD(RVBARADDR2L, ADDR, 2, 30) | ||
72 | +REG32(RVBARADDR2H, 0x54) | ||
73 | + FIELD(RVBARADDR2H, ADDR, 0, 8) | ||
74 | +REG32(RVBARADDR3L, 0x58) | ||
75 | + FIELD(RVBARADDR3L, ADDR, 2, 30) | ||
76 | +REG32(RVBARADDR3H, 0x5c) | ||
77 | + FIELD(RVBARADDR3H, ADDR, 0, 8) | ||
78 | +REG32(ACE_CTRL, 0x60) | ||
79 | + FIELD(ACE_CTRL, AWQOS, 16, 4) | ||
80 | + FIELD(ACE_CTRL, ARQOS, 0, 4) | ||
81 | +REG32(SNOOP_CTRL, 0x80) | ||
82 | + FIELD(SNOOP_CTRL, ACE_INACT, 4, 1) | ||
83 | + FIELD(SNOOP_CTRL, ACP_INACT, 0, 1) | ||
84 | +REG32(PWRCTL, 0x90) | ||
85 | + FIELD(PWRCTL, CLREXMONREQ, 17, 1) | ||
86 | + FIELD(PWRCTL, L2FLUSHREQ, 16, 1) | ||
87 | + FIELD(PWRCTL, CPUPWRDWNREQ, 0, 4) | ||
88 | +REG32(PWRSTAT, 0x94) | ||
89 | + FIELD(PWRSTAT, CLREXMONACK, 17, 1) | ||
90 | + FIELD(PWRSTAT, L2FLUSHDONE, 16, 1) | ||
91 | + FIELD(PWRSTAT, DBGNOPWRDWN, 0, 4) | ||
92 | + | ||
93 | +#define APU_R_MAX ((R_PWRSTAT) + 1) | ||
94 | + | ||
95 | +#define APU_MAX_CPU 4 | ||
96 | + | ||
97 | +struct XlnxZynqMPAPUCtrl { | ||
98 | + SysBusDevice busdev; | ||
99 | + | ||
100 | + ARMCPU *cpus[APU_MAX_CPU]; | ||
101 | + /* WFIs towards PMU. */ | ||
102 | + qemu_irq wfi_out[4]; | ||
103 | + /* CPU Power status towards INTC Redirect. */ | ||
104 | + qemu_irq cpu_power_status[4]; | ||
105 | + qemu_irq irq_imr; | ||
106 | + | ||
107 | + uint8_t cpu_pwrdwn_req; | ||
108 | + uint8_t cpu_in_wfi; | ||
109 | + | ||
110 | + RegisterInfoArray *reg_array; | ||
111 | + uint32_t regs[APU_R_MAX]; | ||
112 | + RegisterInfo regs_info[APU_R_MAX]; | ||
113 | +}; | ||
114 | + | ||
115 | +#endif | ||
116 | diff --git a/hw/misc/xlnx-zynqmp-apu-ctrl.c b/hw/misc/xlnx-zynqmp-apu-ctrl.c | ||
117 | new file mode 100644 | ||
118 | index XXXXXXX..XXXXXXX | ||
119 | --- /dev/null | ||
120 | +++ b/hw/misc/xlnx-zynqmp-apu-ctrl.c | ||
121 | @@ -XXX,XX +XXX,XX @@ | ||
122 | +/* | ||
123 | + * QEMU model of the ZynqMP APU Control. | ||
124 | + * | ||
125 | + * Copyright (c) 2013-2022 Xilinx Inc | ||
126 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
127 | + * | ||
128 | + * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com> and | ||
129 | + * Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
130 | + */ | ||
49 | + | 131 | + |
50 | +#include "qemu/osdep.h" | 132 | +#include "qemu/osdep.h" |
51 | +#include "libqos/libqtest.h" | 133 | +#include "qapi/error.h" |
52 | + | 134 | +#include "qemu/log.h" |
53 | +/* Base address. */ | 135 | +#include "migration/vmstate.h" |
54 | +#define CAN0_BASE_ADDR 0xFF060000 | 136 | +#include "hw/qdev-properties.h" |
55 | +#define CAN1_BASE_ADDR 0xFF070000 | 137 | +#include "hw/sysbus.h" |
56 | + | 138 | +#include "hw/irq.h" |
57 | +/* Register addresses. */ | 139 | +#include "hw/register.h" |
58 | +#define R_SRR_OFFSET 0x00 | 140 | + |
59 | +#define R_MSR_OFFSET 0x04 | 141 | +#include "qemu/bitops.h" |
60 | +#define R_SR_OFFSET 0x18 | 142 | +#include "qapi/qmp/qerror.h" |
61 | +#define R_ISR_OFFSET 0x1C | 143 | + |
62 | +#define R_ICR_OFFSET 0x24 | 144 | +#include "hw/misc/xlnx-zynqmp-apu-ctrl.h" |
63 | +#define R_TXID_OFFSET 0x30 | 145 | + |
64 | +#define R_TXDLC_OFFSET 0x34 | 146 | +#ifndef XILINX_ZYNQMP_APU_ERR_DEBUG |
65 | +#define R_TXDATA1_OFFSET 0x38 | 147 | +#define XILINX_ZYNQMP_APU_ERR_DEBUG 0 |
66 | +#define R_TXDATA2_OFFSET 0x3C | 148 | +#endif |
67 | +#define R_RXID_OFFSET 0x50 | 149 | + |
68 | +#define R_RXDLC_OFFSET 0x54 | 150 | +static void update_wfi_out(void *opaque) |
69 | +#define R_RXDATA1_OFFSET 0x58 | 151 | +{ |
70 | +#define R_RXDATA2_OFFSET 0x5C | 152 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(opaque); |
71 | +#define R_AFR 0x60 | 153 | + unsigned int i, wfi_pending; |
72 | +#define R_AFMR1 0x64 | 154 | + |
73 | +#define R_AFIR1 0x68 | 155 | + wfi_pending = s->cpu_pwrdwn_req & s->cpu_in_wfi; |
74 | +#define R_AFMR2 0x6C | 156 | + for (i = 0; i < APU_MAX_CPU; i++) { |
75 | +#define R_AFIR2 0x70 | 157 | + qemu_set_irq(s->wfi_out[i], !!(wfi_pending & (1 << i))); |
76 | +#define R_AFMR3 0x74 | 158 | + } |
77 | +#define R_AFIR3 0x78 | 159 | +} |
78 | +#define R_AFMR4 0x7C | 160 | + |
79 | +#define R_AFIR4 0x80 | 161 | +static void zynqmp_apu_rvbar_post_write(RegisterInfo *reg, uint64_t val) |
80 | + | 162 | +{ |
81 | +/* CAN modes. */ | 163 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); |
82 | +#define CONFIG_MODE 0x00 | 164 | + int i; |
83 | +#define NORMAL_MODE 0x00 | 165 | + |
84 | +#define LOOPBACK_MODE 0x02 | 166 | + for (i = 0; i < APU_MAX_CPU; ++i) { |
85 | +#define SNOOP_MODE 0x04 | 167 | + uint64_t rvbar = s->regs[R_RVBARADDR0L + 2 * i] + |
86 | +#define SLEEP_MODE 0x01 | 168 | + ((uint64_t)s->regs[R_RVBARADDR0H + 2 * i] << 32); |
87 | +#define ENABLE_CAN (1 << 1) | 169 | + if (s->cpus[i]) { |
88 | +#define STATUS_NORMAL_MODE (1 << 3) | 170 | + object_property_set_int(OBJECT(s->cpus[i]), "rvbar", rvbar, |
89 | +#define STATUS_LOOPBACK_MODE (1 << 1) | 171 | + &error_abort); |
90 | +#define STATUS_SNOOP_MODE (1 << 12) | ||
91 | +#define STATUS_SLEEP_MODE (1 << 2) | ||
92 | +#define ISR_TXOK (1 << 1) | ||
93 | +#define ISR_RXOK (1 << 4) | ||
94 | + | ||
95 | +static void match_rx_tx_data(const uint32_t *buf_tx, const uint32_t *buf_rx, | ||
96 | + uint8_t can_timestamp) | ||
97 | +{ | ||
98 | + uint16_t size = 0; | ||
99 | + uint8_t len = 4; | ||
100 | + | ||
101 | + while (size < len) { | ||
102 | + if (R_RXID_OFFSET + 4 * size == R_RXDLC_OFFSET) { | ||
103 | + g_assert_cmpint(buf_rx[size], ==, buf_tx[size] + can_timestamp); | ||
104 | + } else { | ||
105 | + g_assert_cmpint(buf_rx[size], ==, buf_tx[size]); | ||
106 | + } | 172 | + } |
107 | + | 173 | + } |
108 | + size++; | 174 | +} |
109 | + } | 175 | + |
110 | +} | 176 | +static void zynqmp_apu_pwrctl_post_write(RegisterInfo *reg, uint64_t val) |
111 | + | 177 | +{ |
112 | +static void read_data(QTestState *qts, uint64_t can_base_addr, uint32_t *buf_rx) | 178 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); |
113 | +{ | 179 | + unsigned int i, new; |
114 | + uint32_t int_status; | 180 | + |
115 | + | 181 | + for (i = 0; i < APU_MAX_CPU; i++) { |
116 | + /* Read the interrupt on CAN rx. */ | 182 | + new = val & (1 << i); |
117 | + int_status = qtest_readl(qts, can_base_addr + R_ISR_OFFSET) & ISR_RXOK; | 183 | + /* Check if CPU's CPUPWRDNREQ has changed. If yes, update GPIOs. */ |
118 | + | 184 | + if (new != (s->cpu_pwrdwn_req & (1 << i))) { |
119 | + g_assert_cmpint(int_status, ==, ISR_RXOK); | 185 | + qemu_set_irq(s->cpu_power_status[i], !!new); |
120 | + | 186 | + } |
121 | + /* Read the RX register data for CAN. */ | 187 | + s->cpu_pwrdwn_req &= ~(1 << i); |
122 | + buf_rx[0] = qtest_readl(qts, can_base_addr + R_RXID_OFFSET); | 188 | + s->cpu_pwrdwn_req |= new; |
123 | + buf_rx[1] = qtest_readl(qts, can_base_addr + R_RXDLC_OFFSET); | 189 | + } |
124 | + buf_rx[2] = qtest_readl(qts, can_base_addr + R_RXDATA1_OFFSET); | 190 | + update_wfi_out(s); |
125 | + buf_rx[3] = qtest_readl(qts, can_base_addr + R_RXDATA2_OFFSET); | 191 | +} |
126 | + | 192 | + |
127 | + /* Clear the RX interrupt. */ | 193 | +static void imr_update_irq(XlnxZynqMPAPUCtrl *s) |
128 | + qtest_writel(qts, CAN1_BASE_ADDR + R_ICR_OFFSET, ISR_RXOK); | 194 | +{ |
129 | +} | 195 | + bool pending = s->regs[R_ISR] & ~s->regs[R_IMR]; |
130 | + | 196 | + qemu_set_irq(s->irq_imr, pending); |
131 | +static void send_data(QTestState *qts, uint64_t can_base_addr, | 197 | +} |
132 | + const uint32_t *buf_tx) | 198 | + |
133 | +{ | 199 | +static void isr_postw(RegisterInfo *reg, uint64_t val64) |
134 | + uint32_t int_status; | 200 | +{ |
135 | + | 201 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); |
136 | + /* Write the TX register data for CAN. */ | 202 | + imr_update_irq(s); |
137 | + qtest_writel(qts, can_base_addr + R_TXID_OFFSET, buf_tx[0]); | 203 | +} |
138 | + qtest_writel(qts, can_base_addr + R_TXDLC_OFFSET, buf_tx[1]); | 204 | + |
139 | + qtest_writel(qts, can_base_addr + R_TXDATA1_OFFSET, buf_tx[2]); | 205 | +static uint64_t ien_prew(RegisterInfo *reg, uint64_t val64) |
140 | + qtest_writel(qts, can_base_addr + R_TXDATA2_OFFSET, buf_tx[3]); | 206 | +{ |
141 | + | 207 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); |
142 | + /* Read the interrupt on CAN for tx. */ | 208 | + uint32_t val = val64; |
143 | + int_status = qtest_readl(qts, can_base_addr + R_ISR_OFFSET) & ISR_TXOK; | 209 | + |
144 | + | 210 | + s->regs[R_IMR] &= ~val; |
145 | + g_assert_cmpint(int_status, ==, ISR_TXOK); | 211 | + imr_update_irq(s); |
146 | + | 212 | + return 0; |
147 | + /* Clear the interrupt for tx. */ | 213 | +} |
148 | + qtest_writel(qts, CAN0_BASE_ADDR + R_ICR_OFFSET, ISR_TXOK); | 214 | + |
149 | +} | 215 | +static uint64_t ids_prew(RegisterInfo *reg, uint64_t val64) |
150 | + | 216 | +{ |
151 | +/* | 217 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(reg->opaque); |
152 | + * This test will be transferring data from CAN0 and CAN1 through canbus. CAN0 | 218 | + uint32_t val = val64; |
153 | + * initiate the data transfer to can-bus, CAN1 receives the data. Test compares | 219 | + |
154 | + * the data sent from CAN0 with received on CAN1. | 220 | + s->regs[R_IMR] |= val; |
155 | + */ | 221 | + imr_update_irq(s); |
156 | +static void test_can_bus(void) | 222 | + return 0; |
157 | +{ | 223 | +} |
158 | + const uint32_t buf_tx[4] = { 0xFF, 0x80000000, 0x12345678, 0x87654321 }; | 224 | + |
159 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | 225 | +static const RegisterAccessInfo zynqmp_apu_regs_info[] = { |
160 | + uint32_t status = 0; | 226 | +#define RVBAR_REGDEF(n) \ |
161 | + uint8_t can_timestamp = 1; | 227 | + { .name = "RVBAR CPU " #n " Low", .addr = A_RVBARADDR ## n ## L, \ |
162 | + | 228 | + .reset = 0xffff0000ul, \ |
163 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | 229 | + .post_write = zynqmp_apu_rvbar_post_write, \ |
164 | + " -object can-bus,id=canbus0" | 230 | + },{ .name = "RVBAR CPU " #n " High", .addr = A_RVBARADDR ## n ## H, \ |
165 | + " -machine xlnx-zcu102.canbus0=canbus0" | 231 | + .post_write = zynqmp_apu_rvbar_post_write, \ |
166 | + " -machine xlnx-zcu102.canbus1=canbus0" | 232 | + } |
167 | + ); | 233 | + { .name = "ERR_CTRL", .addr = A_APU_ERR_CTRL, |
168 | + | 234 | + },{ .name = "ISR", .addr = A_ISR, |
169 | + /* Configure the CAN0 and CAN1. */ | 235 | + .w1c = 0x1, |
170 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 236 | + .post_write = isr_postw, |
171 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | 237 | + },{ .name = "IMR", .addr = A_IMR, |
172 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 238 | + .reset = 0x1, |
173 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | 239 | + .ro = 0x1, |
174 | + | 240 | + },{ .name = "IEN", .addr = A_IEN, |
175 | + /* Check here if CAN0 and CAN1 are in normal mode. */ | 241 | + .pre_write = ien_prew, |
176 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | 242 | + },{ .name = "IDS", .addr = A_IDS, |
177 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | 243 | + .pre_write = ids_prew, |
178 | + | 244 | + },{ .name = "CONFIG_0", .addr = A_CONFIG_0, |
179 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | 245 | + .reset = 0xf0f, |
180 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | 246 | + },{ .name = "CONFIG_1", .addr = A_CONFIG_1, |
181 | + | 247 | + }, |
182 | + send_data(qts, CAN0_BASE_ADDR, buf_tx); | 248 | + RVBAR_REGDEF(0), |
183 | + | 249 | + RVBAR_REGDEF(1), |
184 | + read_data(qts, CAN1_BASE_ADDR, buf_rx); | 250 | + RVBAR_REGDEF(2), |
185 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | 251 | + RVBAR_REGDEF(3), |
186 | + | 252 | + { .name = "ACE_CTRL", .addr = A_ACE_CTRL, |
187 | + qtest_quit(qts); | 253 | + .reset = 0xf000f, |
188 | +} | 254 | + },{ .name = "SNOOP_CTRL", .addr = A_SNOOP_CTRL, |
189 | + | 255 | + },{ .name = "PWRCTL", .addr = A_PWRCTL, |
190 | +/* | 256 | + .post_write = zynqmp_apu_pwrctl_post_write, |
191 | + * This test is performing loopback mode on CAN0 and CAN1. Data sent from TX of | 257 | + },{ .name = "PWRSTAT", .addr = A_PWRSTAT, |
192 | + * each CAN0 and CAN1 are compared with RX register data for respective CAN. | 258 | + .ro = 0x3000f, |
193 | + */ | 259 | + } |
194 | +static void test_can_loopback(void) | 260 | +}; |
195 | +{ | 261 | + |
196 | + uint32_t buf_tx[4] = { 0xFF, 0x80000000, 0x12345678, 0x87654321 }; | 262 | +static void zynqmp_apu_reset_enter(Object *obj, ResetType type) |
197 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | 263 | +{ |
198 | + uint32_t status = 0; | 264 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj); |
199 | + | 265 | + int i; |
200 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | 266 | + |
201 | + " -object can-bus,id=canbus0" | 267 | + for (i = 0; i < APU_R_MAX; ++i) { |
202 | + " -machine xlnx-zcu102.canbus0=canbus0" | 268 | + register_reset(&s->regs_info[i]); |
203 | + " -machine xlnx-zcu102.canbus1=canbus0" | 269 | + } |
204 | + ); | 270 | + |
205 | + | 271 | + s->cpu_pwrdwn_req = 0; |
206 | + /* Configure the CAN0 in loopback mode. */ | 272 | + s->cpu_in_wfi = 0; |
207 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | 273 | +} |
208 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, LOOPBACK_MODE); | 274 | + |
209 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 275 | +static void zynqmp_apu_reset_hold(Object *obj) |
210 | + | 276 | +{ |
211 | + /* Check here if CAN0 is set in loopback mode. */ | 277 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj); |
212 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | 278 | + |
213 | + | 279 | + update_wfi_out(s); |
214 | + g_assert_cmpint(status, ==, STATUS_LOOPBACK_MODE); | 280 | + imr_update_irq(s); |
215 | + | 281 | +} |
216 | + send_data(qts, CAN0_BASE_ADDR, buf_tx); | 282 | + |
217 | + read_data(qts, CAN0_BASE_ADDR, buf_rx); | 283 | +static const MemoryRegionOps zynqmp_apu_ops = { |
218 | + match_rx_tx_data(buf_tx, buf_rx, 0); | 284 | + .read = register_read_memory, |
219 | + | 285 | + .write = register_write_memory, |
220 | + /* Configure the CAN1 in loopback mode. */ | 286 | + .endianness = DEVICE_LITTLE_ENDIAN, |
221 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | 287 | + .valid = { |
222 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, LOOPBACK_MODE); | 288 | + .min_access_size = 4, |
223 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 289 | + .max_access_size = 4, |
224 | + | 290 | + } |
225 | + /* Check here if CAN1 is set in loopback mode. */ | 291 | +}; |
226 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | 292 | + |
227 | + | 293 | +static void zynqmp_apu_handle_wfi(void *opaque, int irq, int level) |
228 | + g_assert_cmpint(status, ==, STATUS_LOOPBACK_MODE); | 294 | +{ |
229 | + | 295 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(opaque); |
230 | + send_data(qts, CAN1_BASE_ADDR, buf_tx); | 296 | + |
231 | + read_data(qts, CAN1_BASE_ADDR, buf_rx); | 297 | + s->cpu_in_wfi = deposit32(s->cpu_in_wfi, irq, 1, level); |
232 | + match_rx_tx_data(buf_tx, buf_rx, 0); | 298 | + update_wfi_out(s); |
233 | + | 299 | +} |
234 | + qtest_quit(qts); | 300 | + |
235 | +} | 301 | +static void zynqmp_apu_init(Object *obj) |
236 | + | 302 | +{ |
237 | +/* | 303 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj); |
238 | + * Enable filters for CAN1. This will filter incoming messages with ID. In this | 304 | + int i; |
239 | + * test message will pass through filter 2. | 305 | + |
240 | + */ | 306 | + s->reg_array = |
241 | +static void test_can_filter(void) | 307 | + register_init_block32(DEVICE(obj), zynqmp_apu_regs_info, |
242 | +{ | 308 | + ARRAY_SIZE(zynqmp_apu_regs_info), |
243 | + uint32_t buf_tx[4] = { 0x14, 0x80000000, 0x12345678, 0x87654321 }; | 309 | + s->regs_info, s->regs, |
244 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | 310 | + &zynqmp_apu_ops, |
245 | + uint32_t status = 0; | 311 | + XILINX_ZYNQMP_APU_ERR_DEBUG, |
246 | + uint8_t can_timestamp = 1; | 312 | + APU_R_MAX * 4); |
247 | + | 313 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->reg_array->mem); |
248 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | 314 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq_imr); |
249 | + " -object can-bus,id=canbus0" | 315 | + |
250 | + " -machine xlnx-zcu102.canbus0=canbus0" | 316 | + for (i = 0; i < APU_MAX_CPU; ++i) { |
251 | + " -machine xlnx-zcu102.canbus1=canbus0" | 317 | + g_autofree gchar *prop_name = g_strdup_printf("cpu%d", i); |
252 | + ); | 318 | + object_property_add_link(obj, prop_name, TYPE_ARM_CPU, |
253 | + | 319 | + (Object **)&s->cpus[i], |
254 | + /* Configure the CAN0 and CAN1. */ | 320 | + qdev_prop_allow_set_link_before_realize, |
255 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 321 | + OBJ_PROP_LINK_STRONG); |
256 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | 322 | + } |
257 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 323 | + |
258 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | 324 | + /* wfi_out is used to connect to PMU GPIs. */ |
259 | + | 325 | + qdev_init_gpio_out_named(DEVICE(obj), s->wfi_out, "wfi_out", 4); |
260 | + /* Check here if CAN0 and CAN1 are in normal mode. */ | 326 | + /* CPU_POWER_STATUS is used to connect to INTC redirect. */ |
261 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | 327 | + qdev_init_gpio_out_named(DEVICE(obj), s->cpu_power_status, |
262 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | 328 | + "CPU_POWER_STATUS", 4); |
263 | + | 329 | + /* wfi_in is used as input from CPUs as wfi request. */ |
264 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | 330 | + qdev_init_gpio_in_named(DEVICE(obj), zynqmp_apu_handle_wfi, "wfi_in", 4); |
265 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | 331 | +} |
266 | + | 332 | + |
267 | + /* Set filter for CAN1 for incoming messages. */ | 333 | +static void zynqmp_apu_finalize(Object *obj) |
268 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFR, 0x0); | 334 | +{ |
269 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR1, 0xF7); | 335 | + XlnxZynqMPAPUCtrl *s = XLNX_ZYNQMP_APU_CTRL(obj); |
270 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR1, 0x121F); | 336 | + register_finalize_block(s->reg_array); |
271 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR2, 0x5431); | 337 | +} |
272 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR2, 0x14); | 338 | + |
273 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR3, 0x1234); | 339 | +static const VMStateDescription vmstate_zynqmp_apu = { |
274 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR3, 0x5431); | 340 | + .name = TYPE_XLNX_ZYNQMP_APU_CTRL, |
275 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR4, 0xFFF); | 341 | + .version_id = 1, |
276 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR4, 0x1234); | 342 | + .minimum_version_id = 1, |
277 | + | 343 | + .fields = (VMStateField[]) { |
278 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFR, 0xF); | 344 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPAPUCtrl, APU_R_MAX), |
279 | + | 345 | + VMSTATE_END_OF_LIST(), |
280 | + send_data(qts, CAN0_BASE_ADDR, buf_tx); | 346 | + } |
281 | + | 347 | +}; |
282 | + read_data(qts, CAN1_BASE_ADDR, buf_rx); | 348 | + |
283 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | 349 | +static void zynqmp_apu_class_init(ObjectClass *klass, void *data) |
284 | + | 350 | +{ |
285 | + qtest_quit(qts); | 351 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
286 | +} | 352 | + DeviceClass *dc = DEVICE_CLASS(klass); |
287 | + | 353 | + |
288 | +/* Testing sleep mode on CAN0 while CAN1 is in normal mode. */ | 354 | + dc->vmsd = &vmstate_zynqmp_apu; |
289 | +static void test_can_sleepmode(void) | 355 | + |
290 | +{ | 356 | + rc->phases.enter = zynqmp_apu_reset_enter; |
291 | + uint32_t buf_tx[4] = { 0x14, 0x80000000, 0x12345678, 0x87654321 }; | 357 | + rc->phases.hold = zynqmp_apu_reset_hold; |
292 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | 358 | +} |
293 | + uint32_t status = 0; | 359 | + |
294 | + uint8_t can_timestamp = 1; | 360 | +static const TypeInfo zynqmp_apu_info = { |
295 | + | 361 | + .name = TYPE_XLNX_ZYNQMP_APU_CTRL, |
296 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | 362 | + .parent = TYPE_SYS_BUS_DEVICE, |
297 | + " -object can-bus,id=canbus0" | 363 | + .instance_size = sizeof(XlnxZynqMPAPUCtrl), |
298 | + " -machine xlnx-zcu102.canbus0=canbus0" | 364 | + .class_init = zynqmp_apu_class_init, |
299 | + " -machine xlnx-zcu102.canbus1=canbus0" | 365 | + .instance_init = zynqmp_apu_init, |
300 | + ); | 366 | + .instance_finalize = zynqmp_apu_finalize, |
301 | + | 367 | +}; |
302 | + /* Configure the CAN0. */ | 368 | + |
303 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | 369 | +static void zynqmp_apu_register_types(void) |
304 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, SLEEP_MODE); | 370 | +{ |
305 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 371 | + type_register_static(&zynqmp_apu_info); |
306 | + | 372 | +} |
307 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 373 | + |
308 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | 374 | +type_init(zynqmp_apu_register_types) |
309 | + | 375 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build |
310 | + /* Check here if CAN0 is in SLEEP mode and CAN1 in normal mode. */ | ||
311 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
312 | + g_assert_cmpint(status, ==, STATUS_SLEEP_MODE); | ||
313 | + | ||
314 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
315 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
316 | + | ||
317 | + send_data(qts, CAN1_BASE_ADDR, buf_tx); | ||
318 | + | ||
319 | + /* | ||
320 | + * Once CAN1 sends data on can-bus. CAN0 should exit sleep mode. | ||
321 | + * Check the CAN0 status now. It should exit the sleep mode and receive the | ||
322 | + * incoming data. | ||
323 | + */ | ||
324 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
325 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
326 | + | ||
327 | + read_data(qts, CAN0_BASE_ADDR, buf_rx); | ||
328 | + | ||
329 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
330 | + | ||
331 | + qtest_quit(qts); | ||
332 | +} | ||
333 | + | ||
334 | +/* Testing Snoop mode on CAN0 while CAN1 is in normal mode. */ | ||
335 | +static void test_can_snoopmode(void) | ||
336 | +{ | ||
337 | + uint32_t buf_tx[4] = { 0x14, 0x80000000, 0x12345678, 0x87654321 }; | ||
338 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | ||
339 | + uint32_t status = 0; | ||
340 | + uint8_t can_timestamp = 1; | ||
341 | + | ||
342 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
343 | + " -object can-bus,id=canbus0" | ||
344 | + " -machine xlnx-zcu102.canbus0=canbus0" | ||
345 | + " -machine xlnx-zcu102.canbus1=canbus0" | ||
346 | + ); | ||
347 | + | ||
348 | + /* Configure the CAN0. */ | ||
349 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | ||
350 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, SNOOP_MODE); | ||
351 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
352 | + | ||
353 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
354 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
355 | + | ||
356 | + /* Check here if CAN0 is in SNOOP mode and CAN1 in normal mode. */ | ||
357 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
358 | + g_assert_cmpint(status, ==, STATUS_SNOOP_MODE); | ||
359 | + | ||
360 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
361 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
362 | + | ||
363 | + send_data(qts, CAN1_BASE_ADDR, buf_tx); | ||
364 | + | ||
365 | + read_data(qts, CAN0_BASE_ADDR, buf_rx); | ||
366 | + | ||
367 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
368 | + | ||
369 | + qtest_quit(qts); | ||
370 | +} | ||
371 | + | ||
372 | +int main(int argc, char **argv) | ||
373 | +{ | ||
374 | + g_test_init(&argc, &argv, NULL); | ||
375 | + | ||
376 | + qtest_add_func("/net/can/can_bus", test_can_bus); | ||
377 | + qtest_add_func("/net/can/can_loopback", test_can_loopback); | ||
378 | + qtest_add_func("/net/can/can_filter", test_can_filter); | ||
379 | + qtest_add_func("/net/can/can_test_snoopmode", test_can_snoopmode); | ||
380 | + qtest_add_func("/net/can/can_test_sleepmode", test_can_sleepmode); | ||
381 | + | ||
382 | + return g_test_run(); | ||
383 | +} | ||
384 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
385 | index XXXXXXX..XXXXXXX 100644 | 376 | index XXXXXXX..XXXXXXX 100644 |
386 | --- a/tests/qtest/meson.build | 377 | --- a/hw/misc/meson.build |
387 | +++ b/tests/qtest/meson.build | 378 | +++ b/hw/misc/meson.build |
388 | @@ -XXX,XX +XXX,XX @@ qtests_aarch64 = \ | 379 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( |
389 | ['arm-cpu-features', | 380 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) |
390 | 'numa-test', | 381 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) |
391 | 'boot-serial-test', | 382 | specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) |
392 | + 'xlnx-can-test', | 383 | +specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) |
393 | 'migration-test'] | 384 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( |
394 | 385 | 'xlnx-versal-xramc.c', | |
395 | qtests_s390x = \ | 386 | 'xlnx-versal-pmc-iou-slcr.c', |
396 | -- | 387 | -- |
397 | 2.20.1 | 388 | 2.25.1 |
398 | |||
399 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Connect CAN0 and CAN1 on the ZynqMP. | 3 | Connect the ZynqMP APU Control device. |
4 | 4 | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | 6 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> |
6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | Reviewed-by: Luc Michel <luc@lmichel.fr> |
7 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
8 | Message-id: 1605728926-352690-3-git-send-email-fnu.vikram@xilinx.com | 9 | Message-id: 20220316164645.2303510-7-edgar.iglesias@gmail.com |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | include/hw/arm/xlnx-zynqmp.h | 8 ++++++++ | 12 | include/hw/arm/xlnx-zynqmp.h | 4 +++- |
12 | hw/arm/xlnx-zcu102.c | 20 ++++++++++++++++++++ | 13 | hw/arm/xlnx-zynqmp.c | 25 +++++++++++++++++++++++-- |
13 | hw/arm/xlnx-zynqmp.c | 34 ++++++++++++++++++++++++++++++++++ | 14 | 2 files changed, 26 insertions(+), 3 deletions(-) |
14 | 3 files changed, 62 insertions(+) | ||
15 | 15 | ||
16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-zynqmp.h | 18 | --- a/include/hw/arm/xlnx-zynqmp.h |
19 | +++ b/include/hw/arm/xlnx-zynqmp.h | 19 | +++ b/include/hw/arm/xlnx-zynqmp.h |
20 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | #include "hw/intc/arm_gic.h" | 21 | #include "hw/nvram/xlnx-bbram.h" |
22 | #include "hw/net/cadence_gem.h" | 22 | #include "hw/nvram/xlnx-zynqmp-efuse.h" |
23 | #include "hw/char/cadence_uart.h" | 23 | #include "hw/or-irq.h" |
24 | +#include "hw/net/xlnx-zynqmp-can.h" | 24 | +#include "hw/misc/xlnx-zynqmp-apu-ctrl.h" |
25 | #include "hw/ide/ahci.h" | 25 | #include "hw/misc/xlnx-zynqmp-crf.h" |
26 | #include "hw/sd/sdhci.h" | 26 | |
27 | #include "hw/ssi/xilinx_spips.h" | 27 | #define TYPE_XLNX_ZYNQMP "xlnx-zynqmp" |
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "hw/cpu/cluster.h" | ||
30 | #include "target/arm/cpu.h" | ||
31 | #include "qom/object.h" | ||
32 | +#include "net/can_emu.h" | ||
33 | |||
34 | #define TYPE_XLNX_ZYNQMP "xlnx,zynqmp" | ||
35 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
36 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | 28 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) |
37 | #define XLNX_ZYNQMP_NUM_RPU_CPUS 2 | 29 | /* |
38 | #define XLNX_ZYNQMP_NUM_GEMS 4 | 30 | * Unimplemented mmio regions needed to boot some images. |
39 | #define XLNX_ZYNQMP_NUM_UARTS 2 | 31 | */ |
40 | +#define XLNX_ZYNQMP_NUM_CAN 2 | 32 | -#define XLNX_ZYNQMP_NUM_UNIMP_AREAS 2 |
41 | +#define XLNX_ZYNQMP_CAN_REF_CLK (24 * 1000 * 1000) | 33 | +#define XLNX_ZYNQMP_NUM_UNIMP_AREAS 1 |
42 | #define XLNX_ZYNQMP_NUM_SDHCI 2 | 34 | |
43 | #define XLNX_ZYNQMP_NUM_SPIS 2 | 35 | struct XlnxZynqMPState { |
44 | #define XLNX_ZYNQMP_NUM_GDMA_CH 8 | 36 | /*< private >*/ |
45 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | 37 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { |
46 | 38 | XlnxZDMA adma[XLNX_ZYNQMP_NUM_ADMA_CH]; | |
47 | CadenceGEMState gem[XLNX_ZYNQMP_NUM_GEMS]; | 39 | XlnxCSUDMA qspi_dma; |
48 | CadenceUARTState uart[XLNX_ZYNQMP_NUM_UARTS]; | 40 | qemu_or_irq qspi_irq_orgate; |
49 | + XlnxZynqMPCANState can[XLNX_ZYNQMP_NUM_CAN]; | 41 | + XlnxZynqMPAPUCtrl apu_ctrl; |
50 | SysbusAHCIState sata; | 42 | XlnxZynqMPCRF crf; |
51 | SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI]; | 43 | |
52 | XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS]; | 44 | char *boot_cpu; |
53 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
54 | bool virt; | ||
55 | /* Has the RPU subsystem? */ | ||
56 | bool has_rpu; | ||
57 | + | ||
58 | + /* CAN bus. */ | ||
59 | + CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | ||
60 | }; | ||
61 | |||
62 | #endif | ||
63 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/hw/arm/xlnx-zcu102.c | ||
66 | +++ b/hw/arm/xlnx-zcu102.c | ||
67 | @@ -XXX,XX +XXX,XX @@ | ||
68 | #include "sysemu/qtest.h" | ||
69 | #include "sysemu/device_tree.h" | ||
70 | #include "qom/object.h" | ||
71 | +#include "net/can_emu.h" | ||
72 | |||
73 | struct XlnxZCU102 { | ||
74 | MachineState parent_obj; | ||
75 | @@ -XXX,XX +XXX,XX @@ struct XlnxZCU102 { | ||
76 | bool secure; | ||
77 | bool virt; | ||
78 | |||
79 | + CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | ||
80 | + | ||
81 | struct arm_boot_info binfo; | ||
82 | }; | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_init(MachineState *machine) | ||
85 | object_property_set_bool(OBJECT(&s->soc), "virtualization", s->virt, | ||
86 | &error_fatal); | ||
87 | |||
88 | + for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { | ||
89 | + gchar *bus_name = g_strdup_printf("canbus%d", i); | ||
90 | + | ||
91 | + object_property_set_link(OBJECT(&s->soc), bus_name, | ||
92 | + OBJECT(s->canbus[i]), &error_fatal); | ||
93 | + g_free(bus_name); | ||
94 | + } | ||
95 | + | ||
96 | qdev_realize(DEVICE(&s->soc), NULL, &error_fatal); | ||
97 | |||
98 | /* Create and plug in the SD cards */ | ||
99 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
100 | s->secure = false; | ||
101 | /* Default to virt (EL2) being disabled */ | ||
102 | s->virt = false; | ||
103 | + object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | ||
104 | + (Object **)&s->canbus[0], | ||
105 | + object_property_allow_set_link, | ||
106 | + 0); | ||
107 | + | ||
108 | + object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | ||
109 | + (Object **)&s->canbus[1], | ||
110 | + object_property_allow_set_link, | ||
111 | + 0); | ||
112 | } | ||
113 | |||
114 | static void xlnx_zcu102_machine_class_init(ObjectClass *oc, void *data) | ||
115 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | 45 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c |
116 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
117 | --- a/hw/arm/xlnx-zynqmp.c | 47 | --- a/hw/arm/xlnx-zynqmp.c |
118 | +++ b/hw/arm/xlnx-zynqmp.c | 48 | +++ b/hw/arm/xlnx-zynqmp.c |
119 | @@ -XXX,XX +XXX,XX @@ static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { | 49 | @@ -XXX,XX +XXX,XX @@ |
120 | 21, 22, | 50 | #define DPDMA_IRQ 116 |
121 | }; | 51 | |
122 | 52 | #define APU_ADDR 0xfd5c0000 | |
123 | +static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = { | 53 | -#define APU_SIZE 0x100 |
124 | + 0xFF060000, 0xFF070000, | 54 | +#define APU_IRQ 153 |
125 | +}; | 55 | |
56 | #define IPI_ADDR 0xFF300000 | ||
57 | #define IPI_IRQ 64 | ||
58 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_efuse(XlnxZynqMPState *s, qemu_irq *gic) | ||
59 | sysbus_connect_irq(sbd, 0, gic[EFUSE_IRQ]); | ||
60 | } | ||
61 | |||
62 | +static void xlnx_zynqmp_create_apu_ctrl(XlnxZynqMPState *s, qemu_irq *gic) | ||
63 | +{ | ||
64 | + SysBusDevice *sbd; | ||
65 | + int i; | ||
126 | + | 66 | + |
127 | +static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = { | 67 | + object_initialize_child(OBJECT(s), "apu-ctrl", &s->apu_ctrl, |
128 | + 23, 24, | 68 | + TYPE_XLNX_ZYNQMP_APU_CTRL); |
129 | +}; | 69 | + sbd = SYS_BUS_DEVICE(&s->apu_ctrl); |
130 | + | 70 | + |
131 | static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { | 71 | + for (i = 0; i < XLNX_ZYNQMP_NUM_APU_CPUS; i++) { |
132 | 0xFF160000, 0xFF170000, | 72 | + g_autofree gchar *name = g_strdup_printf("cpu%d", i); |
133 | }; | 73 | + |
134 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(Object *obj) | 74 | + object_property_set_link(OBJECT(&s->apu_ctrl), name, |
135 | TYPE_CADENCE_UART); | 75 | + OBJECT(&s->apu_cpu[i]), &error_abort); |
136 | } | ||
137 | |||
138 | + for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { | ||
139 | + object_initialize_child(obj, "can[*]", &s->can[i], | ||
140 | + TYPE_XLNX_ZYNQMP_CAN); | ||
141 | + } | 76 | + } |
142 | + | 77 | + |
143 | object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI); | 78 | + sysbus_realize(sbd, &error_fatal); |
144 | 79 | + sysbus_mmio_map(sbd, 0, APU_ADDR); | |
145 | for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { | 80 | + sysbus_connect_irq(sbd, 0, gic[APU_IRQ]); |
81 | +} | ||
82 | + | ||
83 | static void xlnx_zynqmp_create_crf(XlnxZynqMPState *s, qemu_irq *gic) | ||
84 | { | ||
85 | SysBusDevice *sbd; | ||
86 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_create_unimp_mmio(XlnxZynqMPState *s) | ||
87 | hwaddr base; | ||
88 | hwaddr size; | ||
89 | } unimp_areas[ARRAY_SIZE(s->mr_unimp)] = { | ||
90 | - { .name = "apu", APU_ADDR, APU_SIZE }, | ||
91 | { .name = "serdes", SERDES_ADDR, SERDES_SIZE }, | ||
92 | }; | ||
93 | unsigned int nr; | ||
146 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | 94 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) |
147 | gic_spi[uart_intr[i]]); | 95 | |
148 | } | 96 | xlnx_zynqmp_create_bbram(s, gic_spi); |
149 | 97 | xlnx_zynqmp_create_efuse(s, gic_spi); | |
150 | + for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { | 98 | + xlnx_zynqmp_create_apu_ctrl(s, gic_spi); |
151 | + object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq", | 99 | xlnx_zynqmp_create_crf(s, gic_spi); |
152 | + XLNX_ZYNQMP_CAN_REF_CLK, &error_abort); | 100 | xlnx_zynqmp_create_unimp_mmio(s); |
153 | + | ||
154 | + object_property_set_link(OBJECT(&s->can[i]), "canbus", | ||
155 | + OBJECT(s->canbus[i]), &error_fatal); | ||
156 | + | ||
157 | + sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err); | ||
158 | + if (err) { | ||
159 | + error_propagate(errp, err); | ||
160 | + return; | ||
161 | + } | ||
162 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]); | ||
163 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0, | ||
164 | + gic_spi[can_intr[i]]); | ||
165 | + } | ||
166 | + | ||
167 | object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS, | ||
168 | &error_abort); | ||
169 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) { | ||
170 | @@ -XXX,XX +XXX,XX @@ static Property xlnx_zynqmp_props[] = { | ||
171 | DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), | ||
172 | DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, | ||
173 | MemoryRegion *), | ||
174 | + DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, | ||
175 | + CanBusState *), | ||
176 | + DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS, | ||
177 | + CanBusState *), | ||
178 | DEFINE_PROP_END_OF_LIST() | ||
179 | }; | ||
180 | 101 | ||
181 | -- | 102 | -- |
182 | 2.20.1 | 103 | 2.25.1 |
183 | 104 | ||
184 | 105 | diff view generated by jsdifflib |
1 | From: Havard Skinnemoen <hskinnemoen@google.com> | 1 | From: Andrew Deason <adeason@sinenomine.net> |
---|---|---|---|
2 | 2 | ||
3 | Dump the collected random data after a randomness test failure. | 3 | On older Solaris releases (before Solaris 11), we didn't get a |
4 | prototype for madvise, and so util/osdep.c provides its own prototype. | ||
5 | Some time between the public Solaris 11.4 release and Solaris 11.4.42 | ||
6 | CBE, we started getting an madvise prototype that looks like this: | ||
4 | 7 | ||
5 | Note that this relies on the test having called | 8 | extern int madvise(void *, size_t, int); |
6 | g_test_set_nonfatal_assertions() so we don't abort immediately on the | ||
7 | assertion failure. | ||
8 | 9 | ||
9 | Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com> | 10 | which conflicts with the prototype in util/osdeps.c. Instead of always |
11 | declaring this prototype, check if we're missing the madvise() | ||
12 | prototype, and only declare it ourselves if the prototype is missing. | ||
13 | Move the prototype to include/qemu/osdep.h, the normal place to handle | ||
14 | platform-specific header quirks. | ||
15 | |||
16 | The 'missing_madvise_proto' meson check contains an obviously wrong | ||
17 | prototype for madvise. So if that code compiles and links, we must be | ||
18 | missing the actual prototype for madvise. | ||
19 | |||
20 | Signed-off-by: Andrew Deason <adeason@sinenomine.net> | ||
21 | Message-id: 20220316035227.3702-2-adeason@sinenomine.net | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | [PMM: minor commit message tweak] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 24 | --- |
14 | tests/qtest/npcm7xx_rng-test.c | 12 ++++++++++++ | 25 | meson.build | 23 +++++++++++++++++++++-- |
15 | 1 file changed, 12 insertions(+) | 26 | include/qemu/osdep.h | 8 ++++++++ |
27 | util/osdep.c | 3 --- | ||
28 | 3 files changed, 29 insertions(+), 5 deletions(-) | ||
16 | 29 | ||
17 | diff --git a/tests/qtest/npcm7xx_rng-test.c b/tests/qtest/npcm7xx_rng-test.c | 30 | diff --git a/meson.build b/meson.build |
18 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/tests/qtest/npcm7xx_rng-test.c | 32 | --- a/meson.build |
20 | +++ b/tests/qtest/npcm7xx_rng-test.c | 33 | +++ b/meson.build |
34 | @@ -XXX,XX +XXX,XX @@ config_host_data.set('CONFIG_FDATASYNC', cc.links(gnu_source_prefix + ''' | ||
35 | #error Not supported | ||
36 | #endif | ||
37 | }''')) | ||
38 | -config_host_data.set('CONFIG_MADVISE', cc.links(gnu_source_prefix + ''' | ||
39 | + | ||
40 | +has_madvise = cc.links(gnu_source_prefix + ''' | ||
41 | #include <sys/types.h> | ||
42 | #include <sys/mman.h> | ||
43 | #include <stddef.h> | ||
44 | - int main(void) { return madvise(NULL, 0, MADV_DONTNEED); }''')) | ||
45 | + int main(void) { return madvise(NULL, 0, MADV_DONTNEED); }''') | ||
46 | +missing_madvise_proto = false | ||
47 | +if has_madvise | ||
48 | + # Some platforms (illumos and Solaris before Solaris 11) provide madvise() | ||
49 | + # but forget to prototype it. In this case, has_madvise will be true (the | ||
50 | + # test program links despite a compile warning). To detect the | ||
51 | + # missing-prototype case, we try again with a definitely-bogus prototype. | ||
52 | + # This will only compile if the system headers don't provide the prototype; | ||
53 | + # otherwise the conflicting prototypes will cause a compiler error. | ||
54 | + missing_madvise_proto = cc.links(gnu_source_prefix + ''' | ||
55 | + #include <sys/types.h> | ||
56 | + #include <sys/mman.h> | ||
57 | + #include <stddef.h> | ||
58 | + extern int madvise(int); | ||
59 | + int main(void) { return madvise(0); }''') | ||
60 | +endif | ||
61 | +config_host_data.set('CONFIG_MADVISE', has_madvise) | ||
62 | +config_host_data.set('HAVE_MADVISE_WITHOUT_PROTOTYPE', missing_madvise_proto) | ||
63 | + | ||
64 | config_host_data.set('CONFIG_MEMFD', cc.links(gnu_source_prefix + ''' | ||
65 | #include <sys/mman.h> | ||
66 | int main(void) { return memfd_create("foo", MFD_ALLOW_SEALING); }''')) | ||
67 | diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/include/qemu/osdep.h | ||
70 | +++ b/include/qemu/osdep.h | ||
71 | @@ -XXX,XX +XXX,XX @@ void qemu_anon_ram_free(void *ptr, size_t size); | ||
72 | #define SIGIO SIGPOLL | ||
73 | #endif | ||
74 | |||
75 | +#ifdef HAVE_MADVISE_WITHOUT_PROTOTYPE | ||
76 | +/* | ||
77 | + * See MySQL bug #7156 (http://bugs.mysql.com/bug.php?id=7156) for discussion | ||
78 | + * about Solaris missing the madvise() prototype. | ||
79 | + */ | ||
80 | +extern int madvise(char *, size_t, int); | ||
81 | +#endif | ||
82 | + | ||
83 | #if defined(CONFIG_LINUX) | ||
84 | #ifndef BUS_MCEERR_AR | ||
85 | #define BUS_MCEERR_AR 4 | ||
86 | diff --git a/util/osdep.c b/util/osdep.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/util/osdep.c | ||
89 | +++ b/util/osdep.c | ||
21 | @@ -XXX,XX +XXX,XX @@ | 90 | @@ -XXX,XX +XXX,XX @@ |
22 | 91 | ||
23 | #include "libqtest-single.h" | 92 | #ifdef CONFIG_SOLARIS |
24 | #include "qemu/bitops.h" | 93 | #include <sys/statvfs.h> |
25 | +#include "qemu-common.h" | 94 | -/* See MySQL bug #7156 (http://bugs.mysql.com/bug.php?id=7156) for |
26 | 95 | - discussion about Solaris header problems */ | |
27 | #define RNG_BASE_ADDR 0xf000b000 | 96 | -extern int madvise(char *, size_t, int); |
28 | 97 | #endif | |
29 | @@ -XXX,XX +XXX,XX @@ | 98 | |
30 | /* Number of bits to collect for randomness tests. */ | 99 | #include "qemu-common.h" |
31 | #define TEST_INPUT_BITS (128) | ||
32 | |||
33 | +static void dump_buf_if_failed(const uint8_t *buf, size_t size) | ||
34 | +{ | ||
35 | + if (g_test_failed()) { | ||
36 | + qemu_hexdump(stderr, "", buf, size); | ||
37 | + } | ||
38 | +} | ||
39 | + | ||
40 | static void rng_writeb(unsigned int offset, uint8_t value) | ||
41 | { | ||
42 | writeb(RNG_BASE_ADDR + offset, value); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void test_continuous_monobit(void) | ||
44 | } | ||
45 | |||
46 | g_assert_cmpfloat(calc_monobit_p(buf, sizeof(buf)), >, 0.01); | ||
47 | + dump_buf_if_failed(buf, sizeof(buf)); | ||
48 | } | ||
49 | |||
50 | /* | ||
51 | @@ -XXX,XX +XXX,XX @@ static void test_continuous_runs(void) | ||
52 | } | ||
53 | |||
54 | g_assert_cmpfloat(calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE), >, 0.01); | ||
55 | + dump_buf_if_failed(buf.c, sizeof(buf)); | ||
56 | } | ||
57 | |||
58 | /* | ||
59 | @@ -XXX,XX +XXX,XX @@ static void test_first_byte_monobit(void) | ||
60 | } | ||
61 | |||
62 | g_assert_cmpfloat(calc_monobit_p(buf, sizeof(buf)), >, 0.01); | ||
63 | + dump_buf_if_failed(buf, sizeof(buf)); | ||
64 | } | ||
65 | |||
66 | /* | ||
67 | @@ -XXX,XX +XXX,XX @@ static void test_first_byte_runs(void) | ||
68 | } | ||
69 | |||
70 | g_assert_cmpfloat(calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE), >, 0.01); | ||
71 | + dump_buf_if_failed(buf.c, sizeof(buf)); | ||
72 | } | ||
73 | |||
74 | int main(int argc, char **argv) | ||
75 | -- | 100 | -- |
76 | 2.20.1 | 101 | 2.25.1 |
77 | |||
78 | diff view generated by jsdifflib |
1 | From: Alex Chen <alex.chen@huawei.com> | 1 | From: Andrew Deason <adeason@sinenomine.net> |
---|---|---|---|
2 | 2 | ||
3 | We should use printf format specifier "%u" instead of "%d" for | 3 | On Solaris, 'sun' is #define'd to 1, which causes errors if a variable |
4 | argument of type "unsigned int". | 4 | is named 'sun'. Slightly change the name of the var for the Slot User |
5 | Number so we can build on Solaris. | ||
5 | 6 | ||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | 7 | Reviewed-by: Ani Sinha <ani@anisinha.ca> |
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | 8 | Signed-off-by: Andrew Deason <adeason@sinenomine.net> |
8 | Message-id: 20201126111109.112238-5-alex.chen@huawei.com | 9 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Message-id: 20220316035227.3702-3-adeason@sinenomine.net |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | hw/misc/imx6ul_ccm.c | 4 ++-- | 13 | hw/i386/acpi-build.c | 4 ++-- |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 14 | 1 file changed, 2 insertions(+), 2 deletions(-) |
14 | 15 | ||
15 | diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c | 16 | diff --git a/hw/i386/acpi-build.c b/hw/i386/acpi-build.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/misc/imx6ul_ccm.c | 18 | --- a/hw/i386/acpi-build.c |
18 | +++ b/hw/misc/imx6ul_ccm.c | 19 | +++ b/hw/i386/acpi-build.c |
19 | @@ -XXX,XX +XXX,XX @@ static const char *imx6ul_ccm_reg_name(uint32_t reg) | 20 | @@ -XXX,XX +XXX,XX @@ Aml *aml_pci_device_dsm(void) |
20 | case CCM_CMEOR: | 21 | Aml *bnum = aml_arg(4); |
21 | return "CMEOR"; | 22 | Aml *func = aml_arg(2); |
22 | default: | 23 | Aml *rev = aml_arg(1); |
23 | - sprintf(unknown, "%d ?", reg); | 24 | - Aml *sun = aml_arg(5); |
24 | + sprintf(unknown, "%u ?", reg); | 25 | + Aml *sunum = aml_arg(5); |
25 | return unknown; | 26 | |
26 | } | 27 | method = aml_method("PDSM", 6, AML_SERIALIZED); |
27 | } | 28 | |
28 | @@ -XXX,XX +XXX,XX @@ static const char *imx6ul_analog_reg_name(uint32_t reg) | 29 | @@ -XXX,XX +XXX,XX @@ Aml *aml_pci_device_dsm(void) |
29 | case USB_ANALOG_DIGPROG: | 30 | UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D"); |
30 | return "USB_ANALOG_DIGPROG"; | 31 | ifctx = aml_if(aml_equal(aml_arg(0), UUID)); |
31 | default: | 32 | { |
32 | - sprintf(unknown, "%d ?", reg); | 33 | - aml_append(ifctx, aml_store(aml_call2("AIDX", bnum, sun), acpi_index)); |
33 | + sprintf(unknown, "%u ?", reg); | 34 | + aml_append(ifctx, aml_store(aml_call2("AIDX", bnum, sunum), acpi_index)); |
34 | return unknown; | 35 | ifctx1 = aml_if(aml_equal(func, zero)); |
35 | } | 36 | { |
36 | } | 37 | uint8_t byte_list[1]; |
37 | -- | 38 | -- |
38 | 2.20.1 | 39 | 2.25.1 |
39 | |||
40 | diff view generated by jsdifflib |
1 | From: Alex Chen <alex.chen@huawei.com> | 1 | From: Andrew Deason <adeason@sinenomine.net> |
---|---|---|---|
2 | 2 | ||
3 | We should use printf format specifier "%u" instead of "%d" for | 3 | The include for statvfs.h has not been needed since all statvfs calls |
4 | argument of type "unsigned int". | 4 | were removed in commit 4a1418e07bdc ("Unbreak large mem support by |
5 | removing kqemu"). | ||
5 | 6 | ||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | 7 | The comment mentioning CONFIG_BSD hasn't made sense since an include |
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | 8 | for config-host.h was removed in commit aafd75841001 ("util: Clean up |
8 | Message-id: 20201126111109.112238-2-alex.chen@huawei.com | 9 | includes"). |
10 | |||
11 | Remove this cruft. | ||
12 | |||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Signed-off-by: Andrew Deason <adeason@sinenomine.net> | ||
15 | Message-id: 20220316035227.3702-4-adeason@sinenomine.net | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 17 | --- |
12 | hw/misc/imx25_ccm.c | 12 ++++++------ | 18 | util/osdep.c | 7 ------- |
13 | 1 file changed, 6 insertions(+), 6 deletions(-) | 19 | 1 file changed, 7 deletions(-) |
14 | 20 | ||
15 | diff --git a/hw/misc/imx25_ccm.c b/hw/misc/imx25_ccm.c | 21 | diff --git a/util/osdep.c b/util/osdep.c |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/misc/imx25_ccm.c | 23 | --- a/util/osdep.c |
18 | +++ b/hw/misc/imx25_ccm.c | 24 | +++ b/util/osdep.c |
19 | @@ -XXX,XX +XXX,XX @@ static const char *imx25_ccm_reg_name(uint32_t reg) | 25 | @@ -XXX,XX +XXX,XX @@ |
20 | case IMX25_CCM_LPIMR1_REG: | 26 | */ |
21 | return "lpimr1"; | 27 | #include "qemu/osdep.h" |
22 | default: | 28 | #include "qapi/error.h" |
23 | - sprintf(unknown, "[%d ?]", reg); | 29 | - |
24 | + sprintf(unknown, "[%u ?]", reg); | 30 | -/* Needed early for CONFIG_BSD etc. */ |
25 | return unknown; | 31 | - |
26 | } | 32 | -#ifdef CONFIG_SOLARIS |
27 | } | 33 | -#include <sys/statvfs.h> |
28 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_mpll_clk(IMXCCMState *dev) | 34 | -#endif |
29 | freq = imx_ccm_calc_pll(s->reg[IMX25_CCM_MPCTL_REG], CKIH_FREQ); | 35 | - |
30 | } | 36 | #include "qemu-common.h" |
31 | 37 | #include "qemu/cutils.h" | |
32 | - DPRINTF("freq = %d\n", freq); | 38 | #include "qemu/sockets.h" |
33 | + DPRINTF("freq = %u\n", freq); | ||
34 | |||
35 | return freq; | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_mcu_clk(IMXCCMState *dev) | ||
38 | |||
39 | freq = freq / (1 + EXTRACT(s->reg[IMX25_CCM_CCTL_REG], ARM_CLK_DIV)); | ||
40 | |||
41 | - DPRINTF("freq = %d\n", freq); | ||
42 | + DPRINTF("freq = %u\n", freq); | ||
43 | |||
44 | return freq; | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_ahb_clk(IMXCCMState *dev) | ||
47 | freq = imx25_ccm_get_mcu_clk(dev) | ||
48 | / (1 + EXTRACT(s->reg[IMX25_CCM_CCTL_REG], AHB_CLK_DIV)); | ||
49 | |||
50 | - DPRINTF("freq = %d\n", freq); | ||
51 | + DPRINTF("freq = %u\n", freq); | ||
52 | |||
53 | return freq; | ||
54 | } | ||
55 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_ipg_clk(IMXCCMState *dev) | ||
56 | |||
57 | freq = imx25_ccm_get_ahb_clk(dev) / 2; | ||
58 | |||
59 | - DPRINTF("freq = %d\n", freq); | ||
60 | + DPRINTF("freq = %u\n", freq); | ||
61 | |||
62 | return freq; | ||
63 | } | ||
64 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
65 | break; | ||
66 | } | ||
67 | |||
68 | - DPRINTF("Clock = %d) = %d\n", clock, freq); | ||
69 | + DPRINTF("Clock = %d) = %u\n", clock, freq); | ||
70 | |||
71 | return freq; | ||
72 | } | ||
73 | -- | 39 | -- |
74 | 2.20.1 | 40 | 2.25.1 |
75 | |||
76 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For M-profile CPUs, the range from 0xe0000000 to 0xe00fffff is the | ||
2 | Private Peripheral Bus range, which includes all of the memory mapped | ||
3 | devices and registers that are part of the CPU itself, including the | ||
4 | NVIC, systick timer, and debug and trace components like the Data | ||
5 | Watchpoint and Trace unit (DWT). Within this large region, the range | ||
6 | 0xe000e000 to 0xe000efff is the System Control Space (NVIC, system | ||
7 | registers, systick) and 0xe002e000 to 0exe002efff is its Non-secure | ||
8 | alias. | ||
9 | 1 | ||
10 | The architecture is clear that within the SCS unimplemented registers | ||
11 | should be RES0 for privileged accesses and generate BusFault for | ||
12 | unprivileged accesses, and we currently implement this. | ||
13 | |||
14 | It is less clear about how to handle accesses to unimplemented | ||
15 | regions of the wider PPB. Unprivileged accesses should definitely | ||
16 | cause BusFaults (R_DQQS), but the behaviour of privileged accesses is | ||
17 | not given as a general rule. However, the register definitions of | ||
18 | individual registers for components like the DWT all state that they | ||
19 | are RES0 if the relevant component is not implemented, so the | ||
20 | simplest way to provide that is to provide RAZ/WI for the whole range | ||
21 | for privileged accesses. (The v7M Arm ARM does say that reserved | ||
22 | registers should be UNK/SBZP.) | ||
23 | |||
24 | Expand the container MemoryRegion that the NVIC exposes so that | ||
25 | it covers the whole PPB space. This means: | ||
26 | * moving the address that the ARMV7M device maps it to down by | ||
27 | 0xe000 bytes | ||
28 | * moving the off and the offsets within the container of all the | ||
29 | subregions forward by 0xe000 bytes | ||
30 | * adding a new default MemoryRegion that covers the whole container | ||
31 | at a lower priority than anything else and which provides the | ||
32 | RAZWI/BusFault behaviour | ||
33 | |||
34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
35 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
36 | Message-id: 20201119215617.29887-2-peter.maydell@linaro.org | ||
37 | --- | ||
38 | include/hw/intc/armv7m_nvic.h | 1 + | ||
39 | hw/arm/armv7m.c | 2 +- | ||
40 | hw/intc/armv7m_nvic.c | 78 ++++++++++++++++++++++++++++++----- | ||
41 | 3 files changed, 69 insertions(+), 12 deletions(-) | ||
42 | |||
43 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/include/hw/intc/armv7m_nvic.h | ||
46 | +++ b/include/hw/intc/armv7m_nvic.h | ||
47 | @@ -XXX,XX +XXX,XX @@ struct NVICState { | ||
48 | MemoryRegion systickmem; | ||
49 | MemoryRegion systick_ns_mem; | ||
50 | MemoryRegion container; | ||
51 | + MemoryRegion defaultmem; | ||
52 | |||
53 | uint32_t num_irq; | ||
54 | qemu_irq excpout; | ||
55 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/arm/armv7m.c | ||
58 | +++ b/hw/arm/armv7m.c | ||
59 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
60 | sysbus_connect_irq(sbd, 0, | ||
61 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ)); | ||
62 | |||
63 | - memory_region_add_subregion(&s->container, 0xe000e000, | ||
64 | + memory_region_add_subregion(&s->container, 0xe0000000, | ||
65 | sysbus_mmio_get_region(sbd, 0)); | ||
66 | |||
67 | for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | ||
68 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/intc/armv7m_nvic.c | ||
71 | +++ b/hw/intc/armv7m_nvic.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps nvic_systick_ops = { | ||
73 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
74 | }; | ||
75 | |||
76 | +/* | ||
77 | + * Unassigned portions of the PPB space are RAZ/WI for privileged | ||
78 | + * accesses, and fault for non-privileged accesses. | ||
79 | + */ | ||
80 | +static MemTxResult ppb_default_read(void *opaque, hwaddr addr, | ||
81 | + uint64_t *data, unsigned size, | ||
82 | + MemTxAttrs attrs) | ||
83 | +{ | ||
84 | + qemu_log_mask(LOG_UNIMP, "Read of unassigned area of PPB: offset 0x%x\n", | ||
85 | + (uint32_t)addr); | ||
86 | + if (attrs.user) { | ||
87 | + return MEMTX_ERROR; | ||
88 | + } | ||
89 | + *data = 0; | ||
90 | + return MEMTX_OK; | ||
91 | +} | ||
92 | + | ||
93 | +static MemTxResult ppb_default_write(void *opaque, hwaddr addr, | ||
94 | + uint64_t value, unsigned size, | ||
95 | + MemTxAttrs attrs) | ||
96 | +{ | ||
97 | + qemu_log_mask(LOG_UNIMP, "Write of unassigned area of PPB: offset 0x%x\n", | ||
98 | + (uint32_t)addr); | ||
99 | + if (attrs.user) { | ||
100 | + return MEMTX_ERROR; | ||
101 | + } | ||
102 | + return MEMTX_OK; | ||
103 | +} | ||
104 | + | ||
105 | +static const MemoryRegionOps ppb_default_ops = { | ||
106 | + .read_with_attrs = ppb_default_read, | ||
107 | + .write_with_attrs = ppb_default_write, | ||
108 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
109 | + .valid.min_access_size = 1, | ||
110 | + .valid.max_access_size = 8, | ||
111 | +}; | ||
112 | + | ||
113 | static int nvic_post_load(void *opaque, int version_id) | ||
114 | { | ||
115 | NVICState *s = opaque; | ||
116 | @@ -XXX,XX +XXX,XX @@ static void nvic_systick_trigger(void *opaque, int n, int level) | ||
117 | static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
118 | { | ||
119 | NVICState *s = NVIC(dev); | ||
120 | - int regionlen; | ||
121 | |||
122 | /* The armv7m container object will have set our CPU pointer */ | ||
123 | if (!s->cpu || !arm_feature(&s->cpu->env, ARM_FEATURE_M)) { | ||
124 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
125 | M_REG_S)); | ||
126 | } | ||
127 | |||
128 | - /* The NVIC and System Control Space (SCS) starts at 0xe000e000 | ||
129 | + /* | ||
130 | + * This device provides a single sysbus memory region which | ||
131 | + * represents the whole of the "System PPB" space. This is the | ||
132 | + * range from 0xe0000000 to 0xe00fffff and includes the NVIC, | ||
133 | + * the System Control Space (system registers), the systick timer, | ||
134 | + * and for CPUs with the Security extension an NS banked version | ||
135 | + * of all of these. | ||
136 | + * | ||
137 | + * The default behaviour for unimplemented registers/ranges | ||
138 | + * (for instance the Data Watchpoint and Trace unit at 0xe0001000) | ||
139 | + * is to RAZ/WI for privileged access and BusFault for non-privileged | ||
140 | + * access. | ||
141 | + * | ||
142 | + * The NVIC and System Control Space (SCS) starts at 0xe000e000 | ||
143 | * and looks like this: | ||
144 | * 0x004 - ICTR | ||
145 | * 0x010 - 0xff - systick | ||
146 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
147 | * generally code determining which banked register to use should | ||
148 | * use attrs.secure; code determining actual behaviour of the system | ||
149 | * should use env->v7m.secure. | ||
150 | + * | ||
151 | + * The container covers the whole PPB space. Within it the priority | ||
152 | + * of overlapping regions is: | ||
153 | + * - default region (for RAZ/WI and BusFault) : -1 | ||
154 | + * - system register regions : 0 | ||
155 | + * - systick : 1 | ||
156 | + * This is because the systick device is a small block of registers | ||
157 | + * in the middle of the other system control registers. | ||
158 | */ | ||
159 | - regionlen = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? 0x21000 : 0x1000; | ||
160 | - memory_region_init(&s->container, OBJECT(s), "nvic", regionlen); | ||
161 | - /* The system register region goes at the bottom of the priority | ||
162 | - * stack as it covers the whole page. | ||
163 | - */ | ||
164 | + memory_region_init(&s->container, OBJECT(s), "nvic", 0x100000); | ||
165 | + memory_region_init_io(&s->defaultmem, OBJECT(s), &ppb_default_ops, s, | ||
166 | + "nvic-default", 0x100000); | ||
167 | + memory_region_add_subregion_overlap(&s->container, 0, &s->defaultmem, -1); | ||
168 | memory_region_init_io(&s->sysregmem, OBJECT(s), &nvic_sysreg_ops, s, | ||
169 | "nvic_sysregs", 0x1000); | ||
170 | - memory_region_add_subregion(&s->container, 0, &s->sysregmem); | ||
171 | + memory_region_add_subregion(&s->container, 0xe000, &s->sysregmem); | ||
172 | |||
173 | memory_region_init_io(&s->systickmem, OBJECT(s), | ||
174 | &nvic_systick_ops, s, | ||
175 | "nvic_systick", 0xe0); | ||
176 | |||
177 | - memory_region_add_subregion_overlap(&s->container, 0x10, | ||
178 | + memory_region_add_subregion_overlap(&s->container, 0xe010, | ||
179 | &s->systickmem, 1); | ||
180 | |||
181 | if (arm_feature(&s->cpu->env, ARM_FEATURE_V8)) { | ||
182 | memory_region_init_io(&s->sysreg_ns_mem, OBJECT(s), | ||
183 | &nvic_sysreg_ns_ops, &s->sysregmem, | ||
184 | "nvic_sysregs_ns", 0x1000); | ||
185 | - memory_region_add_subregion(&s->container, 0x20000, &s->sysreg_ns_mem); | ||
186 | + memory_region_add_subregion(&s->container, 0x2e000, &s->sysreg_ns_mem); | ||
187 | memory_region_init_io(&s->systick_ns_mem, OBJECT(s), | ||
188 | &nvic_sysreg_ns_ops, &s->systickmem, | ||
189 | "nvic_systick_ns", 0xe0); | ||
190 | - memory_region_add_subregion_overlap(&s->container, 0x20010, | ||
191 | + memory_region_add_subregion_overlap(&s->container, 0x2e010, | ||
192 | &s->systick_ns_mem, 1); | ||
193 | } | ||
194 | |||
195 | -- | ||
196 | 2.20.1 | ||
197 | |||
198 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implement the v8.1M VSCCLRM insn, which zeros floating point | ||
2 | registers if there is an active floating point context. | ||
3 | This requires support in write_neon_element32() for the MO_32 | ||
4 | element size, so add it. | ||
5 | 1 | ||
6 | Because we want to use arm_gen_condlabel(), we need to move | ||
7 | the definition of that function up in translate.c so it is | ||
8 | before the #include of translate-vfp.c.inc. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20201119215617.29887-5-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/cpu.h | 9 ++++ | ||
15 | target/arm/m-nocp.decode | 8 +++- | ||
16 | target/arm/translate.c | 21 +++++---- | ||
17 | target/arm/translate-vfp.c.inc | 84 ++++++++++++++++++++++++++++++++++ | ||
18 | 4 files changed, 111 insertions(+), 11 deletions(-) | ||
19 | |||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/cpu.h | ||
23 | +++ b/target/arm/cpu.h | ||
24 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_mprofile(const ARMISARegisters *id) | ||
25 | return FIELD_EX32(id->id_pfr1, ID_PFR1, MPROGMOD) != 0; | ||
26 | } | ||
27 | |||
28 | +static inline bool isar_feature_aa32_m_sec_state(const ARMISARegisters *id) | ||
29 | +{ | ||
30 | + /* | ||
31 | + * Return true if M-profile state handling insns | ||
32 | + * (VSCCLRM, CLRM, FPCTX access insns) are implemented | ||
33 | + */ | ||
34 | + return FIELD_EX32(id->id_pfr1, ID_PFR1, SECURITY) >= 3; | ||
35 | +} | ||
36 | + | ||
37 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | ||
38 | { | ||
39 | /* Sadly this is encoded differently for A-profile and M-profile */ | ||
40 | diff --git a/target/arm/m-nocp.decode b/target/arm/m-nocp.decode | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/m-nocp.decode | ||
43 | +++ b/target/arm/m-nocp.decode | ||
44 | @@ -XXX,XX +XXX,XX @@ | ||
45 | # If the coprocessor is not present or disabled then we will generate | ||
46 | # the NOCP exception; otherwise we let the insn through to the main decode. | ||
47 | |||
48 | +%vd_dp 22:1 12:4 | ||
49 | +%vd_sp 12:4 22:1 | ||
50 | + | ||
51 | &nocp cp | ||
52 | |||
53 | { | ||
54 | # Special cases which do not take an early NOCP: VLLDM and VLSTM | ||
55 | VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 0000 0000 | ||
56 | - # TODO: VSCCLRM (new in v8.1M) is similar: | ||
57 | - #VSCCLRM 1110 1100 1-01 1111 ---- 1011 ---- ---0 | ||
58 | + # VSCCLRM (new in v8.1M) is similar: | ||
59 | + VSCCLRM 1110 1100 1.01 1111 .... 1011 imm:7 0 vd=%vd_dp size=3 | ||
60 | + VSCCLRM 1110 1100 1.01 1111 .... 1010 imm:8 vd=%vd_sp size=2 | ||
61 | |||
62 | NOCP 111- 1110 ---- ---- ---- cp:4 ---- ---- &nocp | ||
63 | NOCP 111- 110- ---- ---- ---- cp:4 ---- ---- &nocp | ||
64 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate.c | ||
67 | +++ b/target/arm/translate.c | ||
68 | @@ -XXX,XX +XXX,XX @@ void arm_translate_init(void) | ||
69 | a64_translate_init(); | ||
70 | } | ||
71 | |||
72 | +/* Generate a label used for skipping this instruction */ | ||
73 | +static void arm_gen_condlabel(DisasContext *s) | ||
74 | +{ | ||
75 | + if (!s->condjmp) { | ||
76 | + s->condlabel = gen_new_label(); | ||
77 | + s->condjmp = 1; | ||
78 | + } | ||
79 | +} | ||
80 | + | ||
81 | /* Flags for the disas_set_da_iss info argument: | ||
82 | * lower bits hold the Rt register number, higher bits are flags. | ||
83 | */ | ||
84 | @@ -XXX,XX +XXX,XX @@ static void write_neon_element64(TCGv_i64 src, int reg, int ele, MemOp memop) | ||
85 | long off = neon_element_offset(reg, ele, memop); | ||
86 | |||
87 | switch (memop) { | ||
88 | + case MO_32: | ||
89 | + tcg_gen_st32_i64(src, cpu_env, off); | ||
90 | + break; | ||
91 | case MO_64: | ||
92 | tcg_gen_st_i64(src, cpu_env, off); | ||
93 | break; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
95 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
96 | } | ||
97 | |||
98 | -/* Generate a label used for skipping this instruction */ | ||
99 | -static void arm_gen_condlabel(DisasContext *s) | ||
100 | -{ | ||
101 | - if (!s->condjmp) { | ||
102 | - s->condlabel = gen_new_label(); | ||
103 | - s->condjmp = 1; | ||
104 | - } | ||
105 | -} | ||
106 | - | ||
107 | /* Skip this instruction if the ARM condition is false */ | ||
108 | static void arm_skip_unless(DisasContext *s, uint32_t cond) | ||
109 | { | ||
110 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/target/arm/translate-vfp.c.inc | ||
113 | +++ b/target/arm/translate-vfp.c.inc | ||
114 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLLDM_VLSTM(DisasContext *s, arg_VLLDM_VLSTM *a) | ||
115 | return true; | ||
116 | } | ||
117 | |||
118 | +static bool trans_VSCCLRM(DisasContext *s, arg_VSCCLRM *a) | ||
119 | +{ | ||
120 | + int btmreg, topreg; | ||
121 | + TCGv_i64 zero; | ||
122 | + TCGv_i32 aspen, sfpa; | ||
123 | + | ||
124 | + if (!dc_isar_feature(aa32_m_sec_state, s)) { | ||
125 | + /* Before v8.1M, fall through in decode to NOCP check */ | ||
126 | + return false; | ||
127 | + } | ||
128 | + | ||
129 | + /* Explicitly UNDEF because this takes precedence over NOCP */ | ||
130 | + if (!arm_dc_feature(s, ARM_FEATURE_M_MAIN) || !s->v8m_secure) { | ||
131 | + unallocated_encoding(s); | ||
132 | + return true; | ||
133 | + } | ||
134 | + | ||
135 | + if (!dc_isar_feature(aa32_vfp_simd, s)) { | ||
136 | + /* NOP if we have neither FP nor MVE */ | ||
137 | + return true; | ||
138 | + } | ||
139 | + | ||
140 | + /* | ||
141 | + * If FPCCR.ASPEN != 0 && CONTROL_S.SFPA == 0 then there is no | ||
142 | + * active floating point context so we must NOP (without doing | ||
143 | + * any lazy state preservation or the NOCP check). | ||
144 | + */ | ||
145 | + aspen = load_cpu_field(v7m.fpccr[M_REG_S]); | ||
146 | + sfpa = load_cpu_field(v7m.control[M_REG_S]); | ||
147 | + tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
148 | + tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
149 | + tcg_gen_andi_i32(sfpa, sfpa, R_V7M_CONTROL_SFPA_MASK); | ||
150 | + tcg_gen_or_i32(sfpa, sfpa, aspen); | ||
151 | + arm_gen_condlabel(s); | ||
152 | + tcg_gen_brcondi_i32(TCG_COND_EQ, sfpa, 0, s->condlabel); | ||
153 | + | ||
154 | + if (s->fp_excp_el != 0) { | ||
155 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
156 | + syn_uncategorized(), s->fp_excp_el); | ||
157 | + return true; | ||
158 | + } | ||
159 | + | ||
160 | + topreg = a->vd + a->imm - 1; | ||
161 | + btmreg = a->vd; | ||
162 | + | ||
163 | + /* Convert to Sreg numbers if the insn specified in Dregs */ | ||
164 | + if (a->size == 3) { | ||
165 | + topreg = topreg * 2 + 1; | ||
166 | + btmreg *= 2; | ||
167 | + } | ||
168 | + | ||
169 | + if (topreg > 63 || (topreg > 31 && !(topreg & 1))) { | ||
170 | + /* UNPREDICTABLE: we choose to undef */ | ||
171 | + unallocated_encoding(s); | ||
172 | + return true; | ||
173 | + } | ||
174 | + | ||
175 | + /* Silently ignore requests to clear D16-D31 if they don't exist */ | ||
176 | + if (topreg > 31 && !dc_isar_feature(aa32_simd_r32, s)) { | ||
177 | + topreg = 31; | ||
178 | + } | ||
179 | + | ||
180 | + if (!vfp_access_check(s)) { | ||
181 | + return true; | ||
182 | + } | ||
183 | + | ||
184 | + /* Zero the Sregs from btmreg to topreg inclusive. */ | ||
185 | + zero = tcg_const_i64(0); | ||
186 | + if (btmreg & 1) { | ||
187 | + write_neon_element64(zero, btmreg >> 1, 1, MO_32); | ||
188 | + btmreg++; | ||
189 | + } | ||
190 | + for (; btmreg + 1 <= topreg; btmreg += 2) { | ||
191 | + write_neon_element64(zero, btmreg >> 1, 0, MO_64); | ||
192 | + } | ||
193 | + if (btmreg == topreg) { | ||
194 | + write_neon_element64(zero, btmreg >> 1, 0, MO_32); | ||
195 | + btmreg++; | ||
196 | + } | ||
197 | + assert(btmreg == topreg + 1); | ||
198 | + /* TODO: when MVE is implemented, zero VPR here */ | ||
199 | + return true; | ||
200 | +} | ||
201 | + | ||
202 | static bool trans_NOCP(DisasContext *s, arg_nocp *a) | ||
203 | { | ||
204 | /* | ||
205 | -- | ||
206 | 2.20.1 | ||
207 | |||
208 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In v8.1M the new CLRM instruction allows zeroing an arbitrary set of | ||
2 | the general-purpose registers and APSR. Implement this. | ||
3 | 1 | ||
4 | The encoding is a subset of the LDMIA T2 encoding, using what would | ||
5 | be Rn=0b1111 (which UNDEFs for LDMIA). | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201119215617.29887-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/t32.decode | 6 +++++- | ||
12 | target/arm/translate.c | 38 ++++++++++++++++++++++++++++++++++++++ | ||
13 | 2 files changed, 43 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/t32.decode | ||
18 | +++ b/target/arm/t32.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ UXTAB 1111 1010 0101 .... 1111 .... 10.. .... @rrr_rot | ||
20 | |||
21 | STM_t32 1110 1000 10.0 .... ................ @ldstm i=1 b=0 | ||
22 | STM_t32 1110 1001 00.0 .... ................ @ldstm i=0 b=1 | ||
23 | -LDM_t32 1110 1000 10.1 .... ................ @ldstm i=1 b=0 | ||
24 | +{ | ||
25 | + # Rn=15 UNDEFs for LDM; M-profile CLRM uses that encoding | ||
26 | + CLRM 1110 1000 1001 1111 list:16 | ||
27 | + LDM_t32 1110 1000 10.1 .... ................ @ldstm i=1 b=0 | ||
28 | +} | ||
29 | LDM_t32 1110 1001 00.1 .... ................ @ldstm i=0 b=1 | ||
30 | |||
31 | &rfe !extern rn w pu | ||
32 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate.c | ||
35 | +++ b/target/arm/translate.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDM_t16(DisasContext *s, arg_ldst_block *a) | ||
37 | return do_ldm(s, a, 1); | ||
38 | } | ||
39 | |||
40 | +static bool trans_CLRM(DisasContext *s, arg_CLRM *a) | ||
41 | +{ | ||
42 | + int i; | ||
43 | + TCGv_i32 zero; | ||
44 | + | ||
45 | + if (!dc_isar_feature(aa32_m_sec_state, s)) { | ||
46 | + return false; | ||
47 | + } | ||
48 | + | ||
49 | + if (extract32(a->list, 13, 1)) { | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + if (!a->list) { | ||
54 | + /* UNPREDICTABLE; we choose to UNDEF */ | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + zero = tcg_const_i32(0); | ||
59 | + for (i = 0; i < 15; i++) { | ||
60 | + if (extract32(a->list, i, 1)) { | ||
61 | + /* Clear R[i] */ | ||
62 | + tcg_gen_mov_i32(cpu_R[i], zero); | ||
63 | + } | ||
64 | + } | ||
65 | + if (extract32(a->list, 15, 1)) { | ||
66 | + /* | ||
67 | + * Clear APSR (by calling the MSR helper with the same argument | ||
68 | + * as for "MSR APSR_nzcvqg, Rn": mask = 0b1100, SYSM=0) | ||
69 | + */ | ||
70 | + TCGv_i32 maskreg = tcg_const_i32(0xc << 8); | ||
71 | + gen_helper_v7m_msr(cpu_env, maskreg, zero); | ||
72 | + tcg_temp_free_i32(maskreg); | ||
73 | + } | ||
74 | + tcg_temp_free_i32(zero); | ||
75 | + return true; | ||
76 | +} | ||
77 | + | ||
78 | /* | ||
79 | * Branch, branch with link | ||
80 | */ | ||
81 | -- | ||
82 | 2.20.1 | ||
83 | |||
84 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | For M-profile before v8.1M, the only valid register for VMSR/VMRS is | ||
2 | the FPSCR. We have a comment that states this, but the actual logic | ||
3 | to forbid accesses for any other register value is missing, so we | ||
4 | would end up with A-profile style behaviour. Add the missing check. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-7-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate-vfp.c.inc | 5 ++++- | ||
11 | 1 file changed, 4 insertions(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-vfp.c.inc | ||
16 | +++ b/target/arm/translate-vfp.c.inc | ||
17 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
18 | * Accesses to R15 are UNPREDICTABLE; we choose to undef. | ||
19 | * (FPSCR -> r15 is a special case which writes to the PSR flags.) | ||
20 | */ | ||
21 | - if (a->rt == 15 && (!a->l || a->reg != ARM_VFP_FPSCR)) { | ||
22 | + if (a->reg != ARM_VFP_FPSCR) { | ||
23 | + return false; | ||
24 | + } | ||
25 | + if (a->rt == 15 && !a->l) { | ||
26 | return false; | ||
27 | } | ||
28 | } | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The constant-expander functions like negate, plus_2, etc, are | ||
2 | generally useful; move them up in translate.c so we can use them in | ||
3 | the VFP/Neon decoders as well as in the A32/T32/T16 decoders. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201119215617.29887-9-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/translate.c | 46 +++++++++++++++++++++++------------------- | ||
10 | 1 file changed, 25 insertions(+), 21 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/translate.c | ||
15 | +++ b/target/arm/translate.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static void arm_gen_condlabel(DisasContext *s) | ||
17 | } | ||
18 | } | ||
19 | |||
20 | +/* | ||
21 | + * Constant expanders for the decoders. | ||
22 | + */ | ||
23 | + | ||
24 | +static int negate(DisasContext *s, int x) | ||
25 | +{ | ||
26 | + return -x; | ||
27 | +} | ||
28 | + | ||
29 | +static int plus_2(DisasContext *s, int x) | ||
30 | +{ | ||
31 | + return x + 2; | ||
32 | +} | ||
33 | + | ||
34 | +static int times_2(DisasContext *s, int x) | ||
35 | +{ | ||
36 | + return x * 2; | ||
37 | +} | ||
38 | + | ||
39 | +static int times_4(DisasContext *s, int x) | ||
40 | +{ | ||
41 | + return x * 4; | ||
42 | +} | ||
43 | + | ||
44 | /* Flags for the disas_set_da_iss info argument: | ||
45 | * lower bits hold the Rt register number, higher bits are flags. | ||
46 | */ | ||
47 | @@ -XXX,XX +XXX,XX @@ static void arm_skip_unless(DisasContext *s, uint32_t cond) | ||
48 | |||
49 | |||
50 | /* | ||
51 | - * Constant expanders for the decoders. | ||
52 | + * Constant expanders used by T16/T32 decode | ||
53 | */ | ||
54 | |||
55 | -static int negate(DisasContext *s, int x) | ||
56 | -{ | ||
57 | - return -x; | ||
58 | -} | ||
59 | - | ||
60 | -static int plus_2(DisasContext *s, int x) | ||
61 | -{ | ||
62 | - return x + 2; | ||
63 | -} | ||
64 | - | ||
65 | -static int times_2(DisasContext *s, int x) | ||
66 | -{ | ||
67 | - return x * 2; | ||
68 | -} | ||
69 | - | ||
70 | -static int times_4(DisasContext *s, int x) | ||
71 | -{ | ||
72 | - return x * 4; | ||
73 | -} | ||
74 | - | ||
75 | /* Return only the rotation part of T32ExpandImm. */ | ||
76 | static int t32_expandimm_rot(DisasContext *s, int x) | ||
77 | { | ||
78 | -- | ||
79 | 2.20.1 | ||
80 | |||
81 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implement the new-in-v8.1M VLDR/VSTR variants which directly | ||
2 | read or write FP system registers to memory. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20201119215617.29887-10-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/vfp.decode | 14 ++++++ | ||
9 | target/arm/translate-vfp.c.inc | 91 ++++++++++++++++++++++++++++++++++ | ||
10 | 2 files changed, 105 insertions(+) | ||
11 | |||
12 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/vfp.decode | ||
15 | +++ b/target/arm/vfp.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR_hp ---- 1101 u:1 .0 l:1 rn:4 .... 1001 imm:8 vd=%vd_sp | ||
17 | VLDR_VSTR_sp ---- 1101 u:1 .0 l:1 rn:4 .... 1010 imm:8 vd=%vd_sp | ||
18 | VLDR_VSTR_dp ---- 1101 u:1 .0 l:1 rn:4 .... 1011 imm:8 vd=%vd_dp | ||
19 | |||
20 | +# M-profile VLDR/VSTR to sysreg | ||
21 | +%vldr_sysreg 22:1 13:3 | ||
22 | +%imm7_0x4 0:7 !function=times_4 | ||
23 | + | ||
24 | +&vldr_sysreg rn reg imm a w p | ||
25 | +@vldr_sysreg .... ... . a:1 . . . rn:4 ... . ... .. ....... \ | ||
26 | + reg=%vldr_sysreg imm=%imm7_0x4 &vldr_sysreg | ||
27 | + | ||
28 | +# P=0 W=0 is SEE "Related encodings", so split into two patterns | ||
29 | +VLDR_sysreg ---- 110 1 . . w:1 1 .... ... 0 111 11 ....... @vldr_sysreg p=1 | ||
30 | +VLDR_sysreg ---- 110 0 . . 1 1 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | ||
31 | +VSTR_sysreg ---- 110 1 . . w:1 0 .... ... 0 111 11 ....... @vldr_sysreg p=1 | ||
32 | +VSTR_sysreg ---- 110 0 . . 1 0 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | ||
33 | + | ||
34 | # We split the load/store multiple up into two patterns to avoid | ||
35 | # overlap with other insns in the "Advanced SIMD load/store and 64-bit move" | ||
36 | # grouping: | ||
37 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/target/arm/translate-vfp.c.inc | ||
40 | +++ b/target/arm/translate-vfp.c.inc | ||
41 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | ||
42 | return true; | ||
43 | } | ||
44 | |||
45 | +static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) | ||
46 | +{ | ||
47 | + arg_vldr_sysreg *a = opaque; | ||
48 | + uint32_t offset = a->imm; | ||
49 | + TCGv_i32 addr; | ||
50 | + | ||
51 | + if (!a->a) { | ||
52 | + offset = - offset; | ||
53 | + } | ||
54 | + | ||
55 | + addr = load_reg(s, a->rn); | ||
56 | + if (a->p) { | ||
57 | + tcg_gen_addi_i32(addr, addr, offset); | ||
58 | + } | ||
59 | + | ||
60 | + if (s->v8m_stackcheck && a->rn == 13 && a->w) { | ||
61 | + gen_helper_v8m_stackcheck(cpu_env, addr); | ||
62 | + } | ||
63 | + | ||
64 | + gen_aa32_st_i32(s, value, addr, get_mem_index(s), | ||
65 | + MO_UL | MO_ALIGN | s->be_data); | ||
66 | + tcg_temp_free_i32(value); | ||
67 | + | ||
68 | + if (a->w) { | ||
69 | + /* writeback */ | ||
70 | + if (!a->p) { | ||
71 | + tcg_gen_addi_i32(addr, addr, offset); | ||
72 | + } | ||
73 | + store_reg(s, a->rn, addr); | ||
74 | + } else { | ||
75 | + tcg_temp_free_i32(addr); | ||
76 | + } | ||
77 | +} | ||
78 | + | ||
79 | +static TCGv_i32 memory_to_fp_sysreg(DisasContext *s, void *opaque) | ||
80 | +{ | ||
81 | + arg_vldr_sysreg *a = opaque; | ||
82 | + uint32_t offset = a->imm; | ||
83 | + TCGv_i32 addr; | ||
84 | + TCGv_i32 value = tcg_temp_new_i32(); | ||
85 | + | ||
86 | + if (!a->a) { | ||
87 | + offset = - offset; | ||
88 | + } | ||
89 | + | ||
90 | + addr = load_reg(s, a->rn); | ||
91 | + if (a->p) { | ||
92 | + tcg_gen_addi_i32(addr, addr, offset); | ||
93 | + } | ||
94 | + | ||
95 | + if (s->v8m_stackcheck && a->rn == 13 && a->w) { | ||
96 | + gen_helper_v8m_stackcheck(cpu_env, addr); | ||
97 | + } | ||
98 | + | ||
99 | + gen_aa32_ld_i32(s, value, addr, get_mem_index(s), | ||
100 | + MO_UL | MO_ALIGN | s->be_data); | ||
101 | + | ||
102 | + if (a->w) { | ||
103 | + /* writeback */ | ||
104 | + if (!a->p) { | ||
105 | + tcg_gen_addi_i32(addr, addr, offset); | ||
106 | + } | ||
107 | + store_reg(s, a->rn, addr); | ||
108 | + } else { | ||
109 | + tcg_temp_free_i32(addr); | ||
110 | + } | ||
111 | + return value; | ||
112 | +} | ||
113 | + | ||
114 | +static bool trans_VLDR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | ||
115 | +{ | ||
116 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
117 | + return false; | ||
118 | + } | ||
119 | + if (a->rn == 15) { | ||
120 | + return false; | ||
121 | + } | ||
122 | + return gen_M_fp_sysreg_write(s, a->reg, memory_to_fp_sysreg, a); | ||
123 | +} | ||
124 | + | ||
125 | +static bool trans_VSTR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | ||
126 | +{ | ||
127 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
128 | + return false; | ||
129 | + } | ||
130 | + if (a->rn == 15) { | ||
131 | + return false; | ||
132 | + } | ||
133 | + return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_memory, a); | ||
134 | +} | ||
135 | + | ||
136 | static bool trans_VMOV_half(DisasContext *s, arg_VMOV_single *a) | ||
137 | { | ||
138 | TCGv_i32 tmp; | ||
139 | -- | ||
140 | 2.20.1 | ||
141 | |||
142 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | v8.1M defines a new FP system register FPSCR_nzcvqc; this behaves | ||
2 | like the existing FPSCR, except that it reads and writes only bits | ||
3 | [31:27] of the FPSCR (the N, Z, C, V and QC flag bits). (Unlike the | ||
4 | FPSCR, the special case for Rt=15 of writing the CPSR.NZCV is not | ||
5 | permitted.) | ||
6 | 1 | ||
7 | Implement the register. Since we don't yet implement MVE, we handle | ||
8 | the QC bit as RES0, with todo comments for where we will need to add | ||
9 | support later. | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20201119215617.29887-11-peter.maydell@linaro.org | ||
14 | --- | ||
15 | target/arm/cpu.h | 13 +++++++++++++ | ||
16 | target/arm/translate-vfp.c.inc | 27 +++++++++++++++++++++++++++ | ||
17 | 2 files changed, 40 insertions(+) | ||
18 | |||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.h | ||
22 | +++ b/target/arm/cpu.h | ||
23 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); | ||
24 | #define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ | ||
25 | #define FPCR_DN (1 << 25) /* Default NaN enable bit */ | ||
26 | #define FPCR_QC (1 << 27) /* Cumulative saturation bit */ | ||
27 | +#define FPCR_V (1 << 28) /* FP overflow flag */ | ||
28 | +#define FPCR_C (1 << 29) /* FP carry flag */ | ||
29 | +#define FPCR_Z (1 << 30) /* FP zero flag */ | ||
30 | +#define FPCR_N (1 << 31) /* FP negative flag */ | ||
31 | + | ||
32 | +#define FPCR_NZCV_MASK (FPCR_N | FPCR_Z | FPCR_C | FPCR_V) | ||
33 | +#define FPCR_NZCVQC_MASK (FPCR_NZCV_MASK | FPCR_QC) | ||
34 | |||
35 | static inline uint32_t vfp_get_fpsr(CPUARMState *env) | ||
36 | { | ||
37 | @@ -XXX,XX +XXX,XX @@ enum arm_cpu_mode { | ||
38 | #define ARM_VFP_FPEXC 8 | ||
39 | #define ARM_VFP_FPINST 9 | ||
40 | #define ARM_VFP_FPINST2 10 | ||
41 | +/* These ones are M-profile only */ | ||
42 | +#define ARM_VFP_FPSCR_NZCVQC 2 | ||
43 | +#define ARM_VFP_VPR 12 | ||
44 | +#define ARM_VFP_P0 13 | ||
45 | +#define ARM_VFP_FPCXT_NS 14 | ||
46 | +#define ARM_VFP_FPCXT_S 15 | ||
47 | |||
48 | /* QEMU-internal value meaning "FPSCR, but we care only about NZCV" */ | ||
49 | #define QEMU_VFP_FPSCR_NZCV 0xffff | ||
50 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/translate-vfp.c.inc | ||
53 | +++ b/target/arm/translate-vfp.c.inc | ||
54 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
55 | case ARM_VFP_FPSCR: | ||
56 | case QEMU_VFP_FPSCR_NZCV: | ||
57 | break; | ||
58 | + case ARM_VFP_FPSCR_NZCVQC: | ||
59 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
60 | + return false; | ||
61 | + } | ||
62 | + break; | ||
63 | default: | ||
64 | return FPSysRegCheckFailed; | ||
65 | } | ||
66 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
67 | tcg_temp_free_i32(tmp); | ||
68 | gen_lookup_tb(s); | ||
69 | break; | ||
70 | + case ARM_VFP_FPSCR_NZCVQC: | ||
71 | + { | ||
72 | + TCGv_i32 fpscr; | ||
73 | + tmp = loadfn(s, opaque); | ||
74 | + /* | ||
75 | + * TODO: when we implement MVE, write the QC bit. | ||
76 | + * For non-MVE, QC is RES0. | ||
77 | + */ | ||
78 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
79 | + fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
80 | + tcg_gen_andi_i32(fpscr, fpscr, ~FPCR_NZCV_MASK); | ||
81 | + tcg_gen_or_i32(fpscr, fpscr, tmp); | ||
82 | + store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); | ||
83 | + tcg_temp_free_i32(tmp); | ||
84 | + break; | ||
85 | + } | ||
86 | default: | ||
87 | g_assert_not_reached(); | ||
88 | } | ||
89 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
90 | gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
91 | storefn(s, opaque, tmp); | ||
92 | break; | ||
93 | + case ARM_VFP_FPSCR_NZCVQC: | ||
94 | + /* | ||
95 | + * TODO: MVE has a QC bit, which we probably won't store | ||
96 | + * in the xregs[] field. For non-MVE, where QC is RES0, | ||
97 | + * we can just fall through to the FPSCR_NZCV case. | ||
98 | + */ | ||
99 | case QEMU_VFP_FPSCR_NZCV: | ||
100 | /* | ||
101 | * Read just NZCV; this is a special case to avoid the | ||
102 | -- | ||
103 | 2.20.1 | ||
104 | |||
105 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implement the new-in-v8.1M FPCXT_S floating point system register. | ||
2 | This is for saving and restoring the secure floating point context, | ||
3 | and it reads and writes bits [27:0] from the FPSCR and the | ||
4 | CONTROL.SFPA bit in bit [31]. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-14-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate-vfp.c.inc | 58 ++++++++++++++++++++++++++++++++++ | ||
11 | 1 file changed, 58 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-vfp.c.inc | ||
16 | +++ b/target/arm/translate-vfp.c.inc | ||
17 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
18 | return false; | ||
19 | } | ||
20 | break; | ||
21 | + case ARM_VFP_FPCXT_S: | ||
22 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
23 | + return false; | ||
24 | + } | ||
25 | + if (!s->v8m_secure) { | ||
26 | + return false; | ||
27 | + } | ||
28 | + break; | ||
29 | default: | ||
30 | return FPSysRegCheckFailed; | ||
31 | } | ||
32 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
33 | tcg_temp_free_i32(tmp); | ||
34 | break; | ||
35 | } | ||
36 | + case ARM_VFP_FPCXT_S: | ||
37 | + { | ||
38 | + TCGv_i32 sfpa, control, fpscr; | ||
39 | + /* Set FPSCR[27:0] and CONTROL.SFPA from value */ | ||
40 | + tmp = loadfn(s, opaque); | ||
41 | + sfpa = tcg_temp_new_i32(); | ||
42 | + tcg_gen_shri_i32(sfpa, tmp, 31); | ||
43 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
44 | + tcg_gen_deposit_i32(control, control, sfpa, | ||
45 | + R_V7M_CONTROL_SFPA_SHIFT, 1); | ||
46 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
47 | + fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
48 | + tcg_gen_andi_i32(fpscr, fpscr, FPCR_NZCV_MASK); | ||
49 | + tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
50 | + tcg_gen_or_i32(fpscr, fpscr, tmp); | ||
51 | + store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); | ||
52 | + tcg_temp_free_i32(tmp); | ||
53 | + tcg_temp_free_i32(sfpa); | ||
54 | + break; | ||
55 | + } | ||
56 | default: | ||
57 | g_assert_not_reached(); | ||
58 | } | ||
59 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
60 | tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
61 | storefn(s, opaque, tmp); | ||
62 | break; | ||
63 | + case ARM_VFP_FPCXT_S: | ||
64 | + { | ||
65 | + TCGv_i32 control, sfpa, fpscr; | ||
66 | + /* Bits [27:0] from FPSCR, bit [31] from CONTROL.SFPA */ | ||
67 | + tmp = tcg_temp_new_i32(); | ||
68 | + sfpa = tcg_temp_new_i32(); | ||
69 | + gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
70 | + tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
71 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
72 | + tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
73 | + tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
74 | + tcg_gen_or_i32(tmp, tmp, sfpa); | ||
75 | + tcg_temp_free_i32(sfpa); | ||
76 | + /* | ||
77 | + * Store result before updating FPSCR etc, in case | ||
78 | + * it is a memory write which causes an exception. | ||
79 | + */ | ||
80 | + storefn(s, opaque, tmp); | ||
81 | + /* | ||
82 | + * Now we must reset FPSCR from FPDSCR_NS, and clear | ||
83 | + * CONTROL.SFPA; so we'll end the TB here. | ||
84 | + */ | ||
85 | + tcg_gen_andi_i32(control, control, ~R_V7M_CONTROL_SFPA_MASK); | ||
86 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
87 | + fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
88 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
89 | + tcg_temp_free_i32(fpscr); | ||
90 | + gen_lookup_tb(s); | ||
91 | + break; | ||
92 | + } | ||
93 | default: | ||
94 | g_assert_not_reached(); | ||
95 | } | ||
96 | -- | ||
97 | 2.20.1 | ||
98 | |||
99 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In v8.0M, on exception entry the registers R0-R3, R12, APSR and EPSR | ||
2 | are zeroed for an exception taken to Non-secure state; for an | ||
3 | exception taken to Secure state they become UNKNOWN, and we chose to | ||
4 | leave them at their previous values. | ||
5 | 1 | ||
6 | In v8.1M the behaviour is specified more tightly and these registers | ||
7 | are always zeroed regardless of the security state that the exception | ||
8 | targets (see rule R_KPZV). Implement this. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20201119215617.29887-17-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/m_helper.c | 16 ++++++++++++---- | ||
15 | 1 file changed, 12 insertions(+), 4 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/m_helper.c | ||
20 | +++ b/target/arm/m_helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
22 | * Clear registers if necessary to prevent non-secure exception | ||
23 | * code being able to see register values from secure code. | ||
24 | * Where register values become architecturally UNKNOWN we leave | ||
25 | - * them with their previous values. | ||
26 | + * them with their previous values. v8.1M is tighter than v8.0M | ||
27 | + * here and always zeroes the caller-saved registers regardless | ||
28 | + * of the security state the exception is targeting. | ||
29 | */ | ||
30 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
31 | - if (!targets_secure) { | ||
32 | + if (!targets_secure || arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
33 | /* | ||
34 | * Always clear the caller-saved registers (they have been | ||
35 | * pushed to the stack earlier in v7m_push_stack()). | ||
36 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | ||
37 | * v7m_push_callee_stack()). | ||
38 | */ | ||
39 | int i; | ||
40 | + /* | ||
41 | + * r4..r11 are callee-saves, zero only if background | ||
42 | + * state was Secure (EXCRET.S == 1) and exception | ||
43 | + * targets Non-secure state | ||
44 | + */ | ||
45 | + bool zero_callee_saves = !targets_secure && | ||
46 | + (lr & R_V7M_EXCRET_S_MASK); | ||
47 | |||
48 | for (i = 0; i < 13; i++) { | ||
49 | - /* r4..r11 are callee-saves, zero only if EXCRET.S == 1 */ | ||
50 | - if (i < 4 || i > 11 || (lr & R_V7M_EXCRET_S_MASK)) { | ||
51 | + if (i < 4 || i > 11 || zero_callee_saves) { | ||
52 | env->regs[i] = 0; | ||
53 | } | ||
54 | } | ||
55 | -- | ||
56 | 2.20.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In v8.1M, vector table fetch failures don't set HFSR.FORCED (see rule | ||
2 | R_LLRP). (In previous versions of the architecture this was either | ||
3 | required or IMPDEF.) | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201119215617.29887-18-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/m_helper.c | 6 +++++- | ||
10 | 1 file changed, 5 insertions(+), 1 deletion(-) | ||
11 | |||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/m_helper.c | ||
15 | +++ b/target/arm/m_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ load_fail: | ||
17 | * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are | ||
18 | * secure); otherwise it targets the same security state as the | ||
19 | * underlying exception. | ||
20 | + * In v8.1M HardFaults from vector table fetch fails don't set FORCED. | ||
21 | */ | ||
22 | if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | ||
23 | exc_secure = true; | ||
24 | } | ||
25 | - env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | ||
26 | + env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK; | ||
27 | + if (!arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
28 | + env->v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
29 | + } | ||
30 | armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | ||
31 | return false; | ||
32 | } | ||
33 | -- | ||
34 | 2.20.1 | ||
35 | |||
36 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In v8.1M a REVIDR register is defined, which is at address 0xe00ecfc | ||
2 | and is a read-only IMPDEF register providing implementation specific | ||
3 | minor revision information, like the v8A REVIDR_EL1. Implement this. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201119215617.29887-19-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/intc/armv7m_nvic.c | 5 +++++ | ||
10 | 1 file changed, 5 insertions(+) | ||
11 | |||
12 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/hw/intc/armv7m_nvic.c | ||
15 | +++ b/hw/intc/armv7m_nvic.c | ||
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
17 | } | ||
18 | return val; | ||
19 | } | ||
20 | + case 0xcfc: | ||
21 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8_1M)) { | ||
22 | + goto bad_offset; | ||
23 | + } | ||
24 | + return cpu->revidr; | ||
25 | case 0xd00: /* CPUID Base. */ | ||
26 | return cpu->midr; | ||
27 | case 0xd04: /* Interrupt Control State (ICSR) */ | ||
28 | -- | ||
29 | 2.20.1 | ||
30 | |||
31 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In v8.1M a new exception return check is added which may cause a NOCP | ||
2 | UsageFault (see rule R_XLTP): before we clear s0..s15 and the FPSCR | ||
3 | we must check whether access to CP10 from the Security state of the | ||
4 | returning exception is disabled; if it is then we must take a fault. | ||
5 | 1 | ||
6 | (Note that for our implementation CPPWR is always RAZ/WI and so can | ||
7 | never cause CP10 accesses to fail.) | ||
8 | |||
9 | The other v8.1M change to this register-clearing code is that if MVE | ||
10 | is implemented VPR must also be cleared, so add a TODO comment to | ||
11 | that effect. | ||
12 | |||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20201119215617.29887-20-peter.maydell@linaro.org | ||
16 | --- | ||
17 | target/arm/m_helper.c | 22 +++++++++++++++++++++- | ||
18 | 1 file changed, 21 insertions(+), 1 deletion(-) | ||
19 | |||
20 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/m_helper.c | ||
23 | +++ b/target/arm/m_helper.c | ||
24 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
25 | v7m_exception_taken(cpu, excret, true, false); | ||
26 | return; | ||
27 | } else { | ||
28 | - /* Clear s0..s15 and FPSCR */ | ||
29 | + if (arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
30 | + /* v8.1M adds this NOCP check */ | ||
31 | + bool nsacr_pass = exc_secure || | ||
32 | + extract32(env->v7m.nsacr, 10, 1); | ||
33 | + bool cpacr_pass = v7m_cpacr_pass(env, exc_secure, true); | ||
34 | + if (!nsacr_pass) { | ||
35 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true); | ||
36 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | ||
37 | + qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
38 | + "stackframe: NSACR prevents clearing FPU registers\n"); | ||
39 | + v7m_exception_taken(cpu, excret, true, false); | ||
40 | + } else if (!cpacr_pass) { | ||
41 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
42 | + exc_secure); | ||
43 | + env->v7m.cfsr[exc_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
44 | + qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
45 | + "stackframe: CPACR prevents clearing FPU registers\n"); | ||
46 | + v7m_exception_taken(cpu, excret, true, false); | ||
47 | + } | ||
48 | + } | ||
49 | + /* Clear s0..s15 and FPSCR; TODO also VPR when MVE is implemented */ | ||
50 | int i; | ||
51 | |||
52 | for (i = 0; i < 16; i += 2) { | ||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | v8.1M adds new encodings of VLLDM and VLSTM (where bit 7 is set). | ||
2 | The only difference is that: | ||
3 | * the old T1 encodings UNDEF if the implementation implements 32 | ||
4 | Dregs (this is currently architecturally impossible for M-profile) | ||
5 | * the new T2 encodings have the implementation-defined option to | ||
6 | read from memory (discarding the data) or write UNKNOWN values to | ||
7 | memory for the stack slots that would be D16-D31 | ||
8 | 1 | ||
9 | We choose not to make those accesses, so for us the two | ||
10 | instructions behave identically assuming they don't UNDEF. | ||
11 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20201119215617.29887-21-peter.maydell@linaro.org | ||
15 | --- | ||
16 | target/arm/m-nocp.decode | 2 +- | ||
17 | target/arm/translate-vfp.c.inc | 25 +++++++++++++++++++++++++ | ||
18 | 2 files changed, 26 insertions(+), 1 deletion(-) | ||
19 | |||
20 | diff --git a/target/arm/m-nocp.decode b/target/arm/m-nocp.decode | ||
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/target/arm/m-nocp.decode | ||
23 | +++ b/target/arm/m-nocp.decode | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | |||
26 | { | ||
27 | # Special cases which do not take an early NOCP: VLLDM and VLSTM | ||
28 | - VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 0000 0000 | ||
29 | + VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 op:1 000 0000 | ||
30 | # VSCCLRM (new in v8.1M) is similar: | ||
31 | VSCCLRM 1110 1100 1.01 1111 .... 1011 imm:7 0 vd=%vd_dp size=3 | ||
32 | VSCCLRM 1110 1100 1.01 1111 .... 1010 imm:8 vd=%vd_sp size=2 | ||
33 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/translate-vfp.c.inc | ||
36 | +++ b/target/arm/translate-vfp.c.inc | ||
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLLDM_VLSTM(DisasContext *s, arg_VLLDM_VLSTM *a) | ||
38 | !arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
39 | return false; | ||
40 | } | ||
41 | + | ||
42 | + if (a->op) { | ||
43 | + /* | ||
44 | + * T2 encoding ({D0-D31} reglist): v8.1M and up. We choose not | ||
45 | + * to take the IMPDEF option to make memory accesses to the stack | ||
46 | + * slots that correspond to the D16-D31 registers (discarding | ||
47 | + * read data and writing UNKNOWN values), so for us the T2 | ||
48 | + * encoding behaves identically to the T1 encoding. | ||
49 | + */ | ||
50 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
51 | + return false; | ||
52 | + } | ||
53 | + } else { | ||
54 | + /* | ||
55 | + * T1 encoding ({D0-D15} reglist); undef if we have 32 Dregs. | ||
56 | + * This is currently architecturally impossible, but we add the | ||
57 | + * check to stay in line with the pseudocode. Note that we must | ||
58 | + * emit code for the UNDEF so it takes precedence over the NOCP. | ||
59 | + */ | ||
60 | + if (dc_isar_feature(aa32_simd_r32, s)) { | ||
61 | + unallocated_encoding(s); | ||
62 | + return true; | ||
63 | + } | ||
64 | + } | ||
65 | + | ||
66 | /* | ||
67 | * If not secure, UNDEF. We must emit code for this | ||
68 | * rather than returning false so that this takes | ||
69 | -- | ||
70 | 2.20.1 | ||
71 | |||
72 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | v8.1M introduces a new TRD flag in the CCR register, which enables | ||
2 | checking for stack frame integrity signatures on SG instructions. | ||
3 | This bit is not banked, and is always RAZ/WI to Non-secure code. | ||
4 | Adjust the code for handling CCR reads and writes to handle this. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-23-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/cpu.h | 2 ++ | ||
11 | hw/intc/armv7m_nvic.c | 26 ++++++++++++++++++-------- | ||
12 | 2 files changed, 20 insertions(+), 8 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/cpu.h | ||
17 | +++ b/target/arm/cpu.h | ||
18 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CCR, STKOFHFNMIGN, 10, 1) | ||
19 | FIELD(V7M_CCR, DC, 16, 1) | ||
20 | FIELD(V7M_CCR, IC, 17, 1) | ||
21 | FIELD(V7M_CCR, BP, 18, 1) | ||
22 | +FIELD(V7M_CCR, LOB, 19, 1) | ||
23 | +FIELD(V7M_CCR, TRD, 20, 1) | ||
24 | |||
25 | /* V7M SCR bits */ | ||
26 | FIELD(V7M_SCR, SLEEPONEXIT, 1, 1) | ||
27 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/hw/intc/armv7m_nvic.c | ||
30 | +++ b/hw/intc/armv7m_nvic.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
32 | } | ||
33 | return cpu->env.v7m.scr[attrs.secure]; | ||
34 | case 0xd14: /* Configuration Control. */ | ||
35 | - /* The BFHFNMIGN bit is the only non-banked bit; we | ||
36 | - * keep it in the non-secure copy of the register. | ||
37 | + /* | ||
38 | + * Non-banked bits: BFHFNMIGN (stored in the NS copy of the register) | ||
39 | + * and TRD (stored in the S copy of the register) | ||
40 | */ | ||
41 | val = cpu->env.v7m.ccr[attrs.secure]; | ||
42 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
44 | cpu->env.v7m.scr[attrs.secure] = value; | ||
45 | break; | ||
46 | case 0xd14: /* Configuration Control. */ | ||
47 | + { | ||
48 | + uint32_t mask; | ||
49 | + | ||
50 | if (!arm_feature(&cpu->env, ARM_FEATURE_M_MAIN)) { | ||
51 | goto bad_offset; | ||
52 | } | ||
53 | |||
54 | /* Enforce RAZ/WI on reserved and must-RAZ/WI bits */ | ||
55 | - value &= (R_V7M_CCR_STKALIGN_MASK | | ||
56 | - R_V7M_CCR_BFHFNMIGN_MASK | | ||
57 | - R_V7M_CCR_DIV_0_TRP_MASK | | ||
58 | - R_V7M_CCR_UNALIGN_TRP_MASK | | ||
59 | - R_V7M_CCR_USERSETMPEND_MASK | | ||
60 | - R_V7M_CCR_NONBASETHRDENA_MASK); | ||
61 | + mask = R_V7M_CCR_STKALIGN_MASK | | ||
62 | + R_V7M_CCR_BFHFNMIGN_MASK | | ||
63 | + R_V7M_CCR_DIV_0_TRP_MASK | | ||
64 | + R_V7M_CCR_UNALIGN_TRP_MASK | | ||
65 | + R_V7M_CCR_USERSETMPEND_MASK | | ||
66 | + R_V7M_CCR_NONBASETHRDENA_MASK; | ||
67 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8_1M) && attrs.secure) { | ||
68 | + /* TRD is always RAZ/WI from NS */ | ||
69 | + mask |= R_V7M_CCR_TRD_MASK; | ||
70 | + } | ||
71 | + value &= mask; | ||
72 | |||
73 | if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
74 | /* v8M makes NONBASETHRDENA and STKALIGN be RES1 */ | ||
75 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
76 | |||
77 | cpu->env.v7m.ccr[attrs.secure] = value; | ||
78 | break; | ||
79 | + } | ||
80 | case 0xd24: /* System Handler Control and State (SHCSR) */ | ||
81 | if (!arm_feature(&cpu->env, ARM_FEATURE_V7)) { | ||
82 | goto bad_offset; | ||
83 | -- | ||
84 | 2.20.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In commit 077d7449100d824a4 we added code to handle the v8M | ||
2 | requirement that returns from NMI or HardFault forcibly deactivate | ||
3 | those exceptions regardless of what interrupt the guest is trying to | ||
4 | deactivate. Unfortunately this broke the handling of the "illegal | ||
5 | exception return because the returning exception number is not | ||
6 | active" check for those cases. In the pseudocode this test is done | ||
7 | on the exception the guest asks to return from, but because our | ||
8 | implementation was doing this in armv7m_nvic_complete_irq() after the | ||
9 | new "deactivate NMI/HardFault regardless" code we ended up doing the | ||
10 | test on the VecInfo for that exception instead, which usually meant | ||
11 | failing to raise the illegal exception return fault. | ||
12 | 1 | ||
13 | In the case for "configurable exception targeting the opposite | ||
14 | security state" we detected the illegal-return case but went ahead | ||
15 | and deactivated the VecInfo anyway, which is wrong because that is | ||
16 | the VecInfo for the other security state. | ||
17 | |||
18 | Rearrange the code so that we first identify the illegal return | ||
19 | cases, then see if we really need to deactivate NMI or HardFault | ||
20 | instead, and finally do the deactivation. | ||
21 | |||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20201119215617.29887-25-peter.maydell@linaro.org | ||
25 | --- | ||
26 | hw/intc/armv7m_nvic.c | 59 +++++++++++++++++++++++-------------------- | ||
27 | 1 file changed, 32 insertions(+), 27 deletions(-) | ||
28 | |||
29 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/intc/armv7m_nvic.c | ||
32 | +++ b/hw/intc/armv7m_nvic.c | ||
33 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
34 | { | ||
35 | NVICState *s = (NVICState *)opaque; | ||
36 | VecInfo *vec = NULL; | ||
37 | - int ret; | ||
38 | + int ret = 0; | ||
39 | |||
40 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | ||
41 | |||
42 | + trace_nvic_complete_irq(irq, secure); | ||
43 | + | ||
44 | + if (secure && exc_is_banked(irq)) { | ||
45 | + vec = &s->sec_vectors[irq]; | ||
46 | + } else { | ||
47 | + vec = &s->vectors[irq]; | ||
48 | + } | ||
49 | + | ||
50 | + /* | ||
51 | + * Identify illegal exception return cases. We can't immediately | ||
52 | + * return at this point because we still need to deactivate | ||
53 | + * (either this exception or NMI/HardFault) first. | ||
54 | + */ | ||
55 | + if (!exc_is_banked(irq) && exc_targets_secure(s, irq) != secure) { | ||
56 | + /* | ||
57 | + * Return from a configurable exception targeting the opposite | ||
58 | + * security state from the one we're trying to complete it for. | ||
59 | + * Clear vec because it's not really the VecInfo for this | ||
60 | + * (irq, secstate) so we mustn't deactivate it. | ||
61 | + */ | ||
62 | + ret = -1; | ||
63 | + vec = NULL; | ||
64 | + } else if (!vec->active) { | ||
65 | + /* Return from an inactive interrupt */ | ||
66 | + ret = -1; | ||
67 | + } else { | ||
68 | + /* Legal return, we will return the RETTOBASE bit value to the caller */ | ||
69 | + ret = nvic_rettobase(s); | ||
70 | + } | ||
71 | + | ||
72 | /* | ||
73 | * For negative priorities, v8M will forcibly deactivate the appropriate | ||
74 | * NMI or HardFault regardless of what interrupt we're being asked to | ||
75 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | ||
76 | } | ||
77 | |||
78 | if (!vec) { | ||
79 | - if (secure && exc_is_banked(irq)) { | ||
80 | - vec = &s->sec_vectors[irq]; | ||
81 | - } else { | ||
82 | - vec = &s->vectors[irq]; | ||
83 | - } | ||
84 | - } | ||
85 | - | ||
86 | - trace_nvic_complete_irq(irq, secure); | ||
87 | - | ||
88 | - if (!vec->active) { | ||
89 | - /* Tell the caller this was an illegal exception return */ | ||
90 | - return -1; | ||
91 | - } | ||
92 | - | ||
93 | - /* | ||
94 | - * If this is a configurable exception and it is currently | ||
95 | - * targeting the opposite security state from the one we're trying | ||
96 | - * to complete it for, this counts as an illegal exception return. | ||
97 | - * We still need to deactivate whatever vector the logic above has | ||
98 | - * selected, though, as it might not be the same as the one for the | ||
99 | - * requested exception number. | ||
100 | - */ | ||
101 | - if (!exc_is_banked(irq) && exc_targets_secure(s, irq) != secure) { | ||
102 | - ret = -1; | ||
103 | - } else { | ||
104 | - ret = nvic_rettobase(s); | ||
105 | + return ret; | ||
106 | } | ||
107 | |||
108 | vec->active = 0; | ||
109 | -- | ||
110 | 2.20.1 | ||
111 | |||
112 | diff view generated by jsdifflib |