1 | First pullreq for 6.0: mostly my v8.1M work, plus some other | 1 | Another go at the v8.5-MemTag linux-user support, plus a |
---|---|---|---|
2 | bits and pieces. (I still have a lot of stuff in my to-review | 2 | couple more npcm7xx devices. |
3 | folder, which I may or may not get to before the Christmas break...) | ||
4 | 3 | ||
5 | thanks | ||
6 | -- PMM | 4 | -- PMM |
7 | 5 | ||
8 | The following changes since commit 5e7b204dbfae9a562fc73684986f936b97f63877: | 6 | The following changes since commit 8ba4bca570ace1e60614a0808631a517cf5df67a: |
9 | 7 | ||
10 | Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging (2020-12-09 20:08:54 +0000) | 8 | Merge remote-tracking branch 'remotes/kevin/tags/for-upstream' into staging (2021-02-15 17:13:57 +0000) |
11 | 9 | ||
12 | are available in the Git repository at: | 10 | are available in the Git repository at: |
13 | 11 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201210 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210216 |
15 | 13 | ||
16 | for you to fetch changes up to 71f916be1c7e9ede0e37d9cabc781b5a9e8638ff: | 14 | for you to fetch changes up to 64fd5bddf3b71d1b92b55382ab39768bd87ecfbd: |
17 | 15 | ||
18 | hw/arm/armv7m: Correct typo in QOM object name (2020-12-10 11:44:56 +0000) | 16 | tests/qtests: Add npcm7xx emc model test (2021-02-16 14:27:05 +0000) |
19 | 17 | ||
20 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
21 | target-arm queue: | 19 | target-arm queue: |
22 | * hw/arm/smmuv3: Fix up L1STD_SPAN decoding | 20 | * Support ARMv8.5-MemTag for linux-user |
23 | * xlnx-zynqmp: Support Xilinx ZynqMP CAN controllers | 21 | * ncpm7xx: Support SMBus, EMC ethernet devices |
24 | * sbsa-ref: allow to use Cortex-A53/57/72 cpus | 22 | * MAINTAINERS: add section for Clock framework |
25 | * Various minor code cleanups | ||
26 | * hw/intc/armv7m_nvic: Make all of system PPB range be RAZWI/BusFault | ||
27 | * Implement more pieces of ARMv8.1M support | ||
28 | 23 | ||
29 | ---------------------------------------------------------------- | 24 | ---------------------------------------------------------------- |
30 | Alex Chen (4): | 25 | Doug Evans (3): |
31 | i.MX25: Fix bad printf format specifiers | 26 | hw/net: Add npcm7xx emc model |
32 | i.MX31: Fix bad printf format specifiers | 27 | hw/arm: Add npcm7xx emc model |
33 | i.MX6: Fix bad printf format specifiers | 28 | tests/qtests: Add npcm7xx emc model test |
34 | i.MX6ul: Fix bad printf format specifiers | ||
35 | 29 | ||
36 | Havard Skinnemoen (1): | 30 | Hao Wu (5): |
37 | tests/qtest/npcm7xx_rng-test: dump random data on failure | 31 | hw/i2c: Implement NPCM7XX SMBus Module Single Mode |
32 | hw/arm: Add I2C sensors for NPCM750 eval board | ||
33 | hw/arm: Add I2C sensors and EEPROM for GSJ machine | ||
34 | hw/i2c: Add a QTest for NPCM7XX SMBus Device | ||
35 | hw/i2c: Implement NPCM7XX SMBus Module FIFO Mode | ||
38 | 36 | ||
39 | Kunkun Jiang (1): | 37 | Luc Michel (1): |
40 | hw/arm/smmuv3: Fix up L1STD_SPAN decoding | 38 | MAINTAINERS: add myself maintainer for the clock framework |
41 | 39 | ||
42 | Marcin Juszkiewicz (1): | 40 | Richard Henderson (31): |
43 | sbsa-ref: allow to use Cortex-A53/57/72 cpus | 41 | tcg: Introduce target-specific page data for user-only |
42 | linux-user: Introduce PAGE_ANON | ||
43 | exec: Use uintptr_t for guest_base | ||
44 | exec: Use uintptr_t in cpu_ldst.h | ||
45 | exec: Improve types for guest_addr_valid | ||
46 | linux-user: Check for overflow in access_ok | ||
47 | linux-user: Tidy VERIFY_READ/VERIFY_WRITE | ||
48 | bsd-user: Tidy VERIFY_READ/VERIFY_WRITE | ||
49 | linux-user: Do not use guest_addr_valid for h2g_valid | ||
50 | linux-user: Fix guest_addr_valid vs reserved_va | ||
51 | exec: Introduce cpu_untagged_addr | ||
52 | exec: Use cpu_untagged_addr in g2h; split out g2h_untagged | ||
53 | linux-user: Explicitly untag memory management syscalls | ||
54 | linux-user: Use guest_range_valid in access_ok | ||
55 | exec: Rename guest_{addr,range}_valid to *_untagged | ||
56 | linux-user: Use cpu_untagged_addr in access_ok; split out *_untagged | ||
57 | linux-user: Move lock_user et al out of line | ||
58 | linux-user: Fix types in uaccess.c | ||
59 | linux-user: Handle tags in lock_user/unlock_user | ||
60 | linux-user/aarch64: Implement PR_TAGGED_ADDR_ENABLE | ||
61 | target/arm: Improve gen_top_byte_ignore | ||
62 | target/arm: Use the proper TBI settings for linux-user | ||
63 | linux-user/aarch64: Implement PR_MTE_TCF and PR_MTE_TAG | ||
64 | linux-user/aarch64: Implement PROT_MTE | ||
65 | target/arm: Split out syndrome.h from internals.h | ||
66 | linux-user/aarch64: Pass syndrome to EXC_*_ABORT | ||
67 | linux-user/aarch64: Signal SEGV_MTESERR for sync tag check fault | ||
68 | linux-user/aarch64: Signal SEGV_MTEAERR for async tag check error | ||
69 | target/arm: Add allocation tag storage for user mode | ||
70 | target/arm: Enable MTE for user-only | ||
71 | tests/tcg/aarch64: Add mte smoke tests | ||
44 | 72 | ||
45 | Peter Maydell (25): | 73 | docs/system/arm/nuvoton.rst | 5 +- |
46 | hw/intc/armv7m_nvic: Make all of system PPB range be RAZWI/BusFault | 74 | bsd-user/qemu.h | 17 +- |
47 | target/arm: Implement v8.1M PXN extension | 75 | include/exec/cpu-all.h | 47 +- |
48 | target/arm: Don't clobber ID_PFR1.Security on M-profile cores | 76 | include/exec/cpu_ldst.h | 39 +- |
49 | target/arm: Implement VSCCLRM insn | 77 | include/exec/exec-all.h | 2 +- |
50 | target/arm: Implement CLRM instruction | 78 | include/hw/arm/npcm7xx.h | 4 + |
51 | target/arm: Enforce M-profile VMRS/VMSR register restrictions | 79 | include/hw/i2c/npcm7xx_smbus.h | 113 ++++ |
52 | target/arm: Refactor M-profile VMSR/VMRS handling | 80 | include/hw/net/npcm7xx_emc.h | 286 +++++++++ |
53 | target/arm: Move general-use constant expanders up in translate.c | 81 | linux-user/aarch64/target_signal.h | 3 + |
54 | target/arm: Implement VLDR/VSTR system register | 82 | linux-user/aarch64/target_syscall.h | 13 + |
55 | target/arm: Implement M-profile FPSCR_nzcvqc | 83 | linux-user/qemu.h | 76 +-- |
56 | target/arm: Use new FPCR_NZCV_MASK constant | 84 | linux-user/syscall_defs.h | 1 + |
57 | target/arm: Factor out preserve-fp-state from full_vfp_access_check() | 85 | target/arm/cpu-param.h | 3 + |
58 | target/arm: Implement FPCXT_S fp system register | 86 | target/arm/cpu.h | 32 + |
59 | hw/intc/armv7m_nvic: Update FPDSCR masking for v8.1M | 87 | target/arm/internals.h | 249 +------- |
60 | target/arm: For v8.1M, always clear R0-R3, R12, APSR, EPSR on exception entry | 88 | target/arm/syndrome.h | 273 +++++++++ |
61 | target/arm: In v8.1M, don't set HFSR.FORCED on vector table fetch failures | 89 | tests/tcg/aarch64/mte.h | 60 ++ |
62 | target/arm: Implement v8.1M REVIDR register | 90 | accel/tcg/translate-all.c | 32 +- |
63 | target/arm: Implement new v8.1M NOCP check for exception return | 91 | accel/tcg/user-exec.c | 51 +- |
64 | target/arm: Implement new v8.1M VLLDM and VLSTM encodings | 92 | bsd-user/elfload.c | 2 +- |
65 | hw/intc/armv7m_nvic: Support v8.1M CCR.TRD bit | 93 | bsd-user/main.c | 8 +- |
66 | target/arm: Implement CCR_S.TRD behaviour for SG insns | 94 | bsd-user/mmap.c | 23 +- |
67 | hw/intc/armv7m_nvic: Fix "return from inactive handler" check | 95 | hw/arm/npcm7xx.c | 118 +++- |
68 | target/arm: Implement M-profile "minimal RAS implementation" | 96 | hw/arm/npcm7xx_boards.c | 46 ++ |
69 | hw/intc/armv7m_nvic: Implement read/write for RAS register block | 97 | hw/i2c/npcm7xx_smbus.c | 1099 +++++++++++++++++++++++++++++++++++ |
70 | hw/arm/armv7m: Correct typo in QOM object name | 98 | hw/net/npcm7xx_emc.c | 857 +++++++++++++++++++++++++++ |
99 | linux-user/aarch64/cpu_loop.c | 38 +- | ||
100 | linux-user/elfload.c | 18 +- | ||
101 | linux-user/flatload.c | 2 +- | ||
102 | linux-user/hppa/cpu_loop.c | 39 +- | ||
103 | linux-user/i386/cpu_loop.c | 6 +- | ||
104 | linux-user/i386/signal.c | 5 +- | ||
105 | linux-user/main.c | 4 +- | ||
106 | linux-user/mmap.c | 88 +-- | ||
107 | linux-user/ppc/signal.c | 4 +- | ||
108 | linux-user/syscall.c | 165 ++++-- | ||
109 | linux-user/uaccess.c | 82 ++- | ||
110 | target/arm/cpu.c | 25 +- | ||
111 | target/arm/helper-a64.c | 4 +- | ||
112 | target/arm/mte_helper.c | 39 +- | ||
113 | target/arm/tlb_helper.c | 15 +- | ||
114 | target/arm/translate-a64.c | 25 +- | ||
115 | target/hppa/op_helper.c | 2 +- | ||
116 | target/i386/tcg/mem_helper.c | 2 +- | ||
117 | target/s390x/mem_helper.c | 4 +- | ||
118 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++ | ||
119 | tests/qtest/npcm7xx_smbus-test.c | 495 ++++++++++++++++ | ||
120 | tests/tcg/aarch64/mte-1.c | 28 + | ||
121 | tests/tcg/aarch64/mte-2.c | 45 ++ | ||
122 | tests/tcg/aarch64/mte-3.c | 51 ++ | ||
123 | tests/tcg/aarch64/mte-4.c | 45 ++ | ||
124 | tests/tcg/aarch64/pauth-2.c | 1 - | ||
125 | MAINTAINERS | 11 + | ||
126 | hw/arm/Kconfig | 1 + | ||
127 | hw/i2c/meson.build | 1 + | ||
128 | hw/i2c/trace-events | 12 + | ||
129 | hw/net/meson.build | 1 + | ||
130 | hw/net/trace-events | 17 + | ||
131 | tests/qtest/meson.build | 2 + | ||
132 | tests/tcg/aarch64/Makefile.target | 6 + | ||
133 | tests/tcg/configure.sh | 4 + | ||
134 | 61 files changed, 5052 insertions(+), 556 deletions(-) | ||
135 | create mode 100644 include/hw/i2c/npcm7xx_smbus.h | ||
136 | create mode 100644 include/hw/net/npcm7xx_emc.h | ||
137 | create mode 100644 target/arm/syndrome.h | ||
138 | create mode 100644 tests/tcg/aarch64/mte.h | ||
139 | create mode 100644 hw/i2c/npcm7xx_smbus.c | ||
140 | create mode 100644 hw/net/npcm7xx_emc.c | ||
141 | create mode 100644 tests/qtest/npcm7xx_emc-test.c | ||
142 | create mode 100644 tests/qtest/npcm7xx_smbus-test.c | ||
143 | create mode 100644 tests/tcg/aarch64/mte-1.c | ||
144 | create mode 100644 tests/tcg/aarch64/mte-2.c | ||
145 | create mode 100644 tests/tcg/aarch64/mte-3.c | ||
146 | create mode 100644 tests/tcg/aarch64/mte-4.c | ||
71 | 147 | ||
72 | Vikram Garhwal (4): | ||
73 | hw/net/can: Introduce Xilinx ZynqMP CAN controller | ||
74 | xlnx-zynqmp: Connect Xilinx ZynqMP CAN controllers | ||
75 | tests/qtest: Introduce tests for Xilinx ZynqMP CAN controller | ||
76 | MAINTAINERS: Add maintainer entry for Xilinx ZynqMP CAN controller | ||
77 | |||
78 | meson.build | 1 + | ||
79 | hw/arm/smmuv3-internal.h | 2 +- | ||
80 | hw/net/can/trace.h | 1 + | ||
81 | include/hw/arm/xlnx-zynqmp.h | 8 + | ||
82 | include/hw/intc/armv7m_nvic.h | 2 + | ||
83 | include/hw/net/xlnx-zynqmp-can.h | 78 +++ | ||
84 | target/arm/cpu.h | 46 ++ | ||
85 | target/arm/m-nocp.decode | 10 +- | ||
86 | target/arm/t32.decode | 10 +- | ||
87 | target/arm/vfp.decode | 14 + | ||
88 | hw/arm/armv7m.c | 4 +- | ||
89 | hw/arm/sbsa-ref.c | 23 +- | ||
90 | hw/arm/xlnx-zcu102.c | 20 + | ||
91 | hw/arm/xlnx-zynqmp.c | 34 ++ | ||
92 | hw/intc/armv7m_nvic.c | 246 ++++++-- | ||
93 | hw/misc/imx25_ccm.c | 12 +- | ||
94 | hw/misc/imx31_ccm.c | 14 +- | ||
95 | hw/misc/imx6_ccm.c | 20 +- | ||
96 | hw/misc/imx6_src.c | 2 +- | ||
97 | hw/misc/imx6ul_ccm.c | 4 +- | ||
98 | hw/misc/imx_ccm.c | 4 +- | ||
99 | hw/net/can/xlnx-zynqmp-can.c | 1161 ++++++++++++++++++++++++++++++++++++++ | ||
100 | target/arm/cpu.c | 5 +- | ||
101 | target/arm/helper.c | 7 +- | ||
102 | target/arm/m_helper.c | 130 ++++- | ||
103 | target/arm/translate.c | 105 +++- | ||
104 | tests/qtest/npcm7xx_rng-test.c | 12 + | ||
105 | tests/qtest/xlnx-can-test.c | 360 ++++++++++++ | ||
106 | MAINTAINERS | 8 + | ||
107 | hw/Kconfig | 1 + | ||
108 | hw/net/can/meson.build | 1 + | ||
109 | hw/net/can/trace-events | 9 + | ||
110 | target/arm/translate-vfp.c.inc | 511 ++++++++++++++++- | ||
111 | tests/qtest/meson.build | 1 + | ||
112 | 34 files changed, 2713 insertions(+), 153 deletions(-) | ||
113 | create mode 100644 hw/net/can/trace.h | ||
114 | create mode 100644 include/hw/net/xlnx-zynqmp-can.h | ||
115 | create mode 100644 hw/net/can/xlnx-zynqmp-can.c | ||
116 | create mode 100644 tests/qtest/xlnx-can-test.c | ||
117 | create mode 100644 hw/net/can/trace-events | ||
118 | diff view generated by jsdifflib |
1 | The constant-expander functions like negate, plus_2, etc, are | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | generally useful; move them up in translate.c so we can use them in | ||
3 | the VFP/Neon decoders as well as in the A32/T32/T16 decoders. | ||
4 | 2 | ||
3 | This data can be allocated by page_alloc_target_data() and | ||
4 | released by page_set_flags(start, end, prot | PAGE_RESET). | ||
5 | |||
6 | This data will be used to hold tag memory for AArch64 MTE. | ||
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20210212184902.1251044-2-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201119215617.29887-9-peter.maydell@linaro.org | ||
8 | --- | 12 | --- |
9 | target/arm/translate.c | 46 +++++++++++++++++++++++------------------- | 13 | include/exec/cpu-all.h | 42 +++++++++++++++++++++++++++++++++------ |
10 | 1 file changed, 25 insertions(+), 21 deletions(-) | 14 | accel/tcg/translate-all.c | 28 ++++++++++++++++++++++++++ |
15 | linux-user/mmap.c | 4 +++- | ||
16 | linux-user/syscall.c | 4 ++-- | ||
17 | 4 files changed, 69 insertions(+), 9 deletions(-) | ||
11 | 18 | ||
12 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 19 | diff --git a/include/exec/cpu-all.h b/include/exec/cpu-all.h |
13 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/translate.c | 21 | --- a/include/exec/cpu-all.h |
15 | +++ b/target/arm/translate.c | 22 | +++ b/include/exec/cpu-all.h |
16 | @@ -XXX,XX +XXX,XX @@ static void arm_gen_condlabel(DisasContext *s) | 23 | @@ -XXX,XX +XXX,XX @@ extern intptr_t qemu_host_page_mask; |
24 | #define PAGE_EXEC 0x0004 | ||
25 | #define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC) | ||
26 | #define PAGE_VALID 0x0008 | ||
27 | -/* original state of the write flag (used when tracking self-modifying | ||
28 | - code */ | ||
29 | +/* | ||
30 | + * Original state of the write flag (used when tracking self-modifying code) | ||
31 | + */ | ||
32 | #define PAGE_WRITE_ORG 0x0010 | ||
33 | -/* Invalidate the TLB entry immediately, helpful for s390x | ||
34 | - * Low-Address-Protection. Used with PAGE_WRITE in tlb_set_page_with_attrs() */ | ||
35 | -#define PAGE_WRITE_INV 0x0040 | ||
36 | +/* | ||
37 | + * Invalidate the TLB entry immediately, helpful for s390x | ||
38 | + * Low-Address-Protection. Used with PAGE_WRITE in tlb_set_page_with_attrs() | ||
39 | + */ | ||
40 | +#define PAGE_WRITE_INV 0x0020 | ||
41 | +/* For use with page_set_flags: page is being replaced; target_data cleared. */ | ||
42 | +#define PAGE_RESET 0x0040 | ||
43 | + | ||
44 | #if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY) | ||
45 | /* FIXME: Code that sets/uses this is broken and needs to go away. */ | ||
46 | -#define PAGE_RESERVED 0x0020 | ||
47 | +#define PAGE_RESERVED 0x0100 | ||
48 | #endif | ||
49 | /* Target-specific bits that will be used via page_get_flags(). */ | ||
50 | #define PAGE_TARGET_1 0x0080 | ||
51 | @@ -XXX,XX +XXX,XX @@ int walk_memory_regions(void *, walk_memory_regions_fn); | ||
52 | int page_get_flags(target_ulong address); | ||
53 | void page_set_flags(target_ulong start, target_ulong end, int flags); | ||
54 | int page_check_range(target_ulong start, target_ulong len, int flags); | ||
55 | + | ||
56 | +/** | ||
57 | + * page_alloc_target_data(address, size) | ||
58 | + * @address: guest virtual address | ||
59 | + * @size: size of data to allocate | ||
60 | + * | ||
61 | + * Allocate @size bytes of out-of-band data to associate with the | ||
62 | + * guest page at @address. If the page is not mapped, NULL will | ||
63 | + * be returned. If there is existing data associated with @address, | ||
64 | + * no new memory will be allocated. | ||
65 | + * | ||
66 | + * The memory will be freed when the guest page is deallocated, | ||
67 | + * e.g. with the munmap system call. | ||
68 | + */ | ||
69 | +void *page_alloc_target_data(target_ulong address, size_t size); | ||
70 | + | ||
71 | +/** | ||
72 | + * page_get_target_data(address) | ||
73 | + * @address: guest virtual address | ||
74 | + * | ||
75 | + * Return any out-of-bound memory assocated with the guest page | ||
76 | + * at @address, as per page_alloc_target_data. | ||
77 | + */ | ||
78 | +void *page_get_target_data(target_ulong address); | ||
79 | #endif | ||
80 | |||
81 | CPUArchState *cpu_copy(CPUArchState *env); | ||
82 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/accel/tcg/translate-all.c | ||
85 | +++ b/accel/tcg/translate-all.c | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct PageDesc { | ||
87 | unsigned int code_write_count; | ||
88 | #else | ||
89 | unsigned long flags; | ||
90 | + void *target_data; | ||
91 | #endif | ||
92 | #ifndef CONFIG_USER_ONLY | ||
93 | QemuSpin lock; | ||
94 | @@ -XXX,XX +XXX,XX @@ int page_get_flags(target_ulong address) | ||
95 | void page_set_flags(target_ulong start, target_ulong end, int flags) | ||
96 | { | ||
97 | target_ulong addr, len; | ||
98 | + bool reset_target_data; | ||
99 | |||
100 | /* This function should never be called with addresses outside the | ||
101 | guest address space. If this assert fires, it probably indicates | ||
102 | @@ -XXX,XX +XXX,XX @@ void page_set_flags(target_ulong start, target_ulong end, int flags) | ||
103 | if (flags & PAGE_WRITE) { | ||
104 | flags |= PAGE_WRITE_ORG; | ||
105 | } | ||
106 | + reset_target_data = !(flags & PAGE_VALID) || (flags & PAGE_RESET); | ||
107 | + flags &= ~PAGE_RESET; | ||
108 | |||
109 | for (addr = start, len = end - start; | ||
110 | len != 0; | ||
111 | @@ -XXX,XX +XXX,XX @@ void page_set_flags(target_ulong start, target_ulong end, int flags) | ||
112 | p->first_tb) { | ||
113 | tb_invalidate_phys_page(addr, 0); | ||
114 | } | ||
115 | + if (reset_target_data && p->target_data) { | ||
116 | + g_free(p->target_data); | ||
117 | + p->target_data = NULL; | ||
118 | + } | ||
119 | p->flags = flags; | ||
17 | } | 120 | } |
18 | } | 121 | } |
19 | 122 | ||
20 | +/* | 123 | +void *page_get_target_data(target_ulong address) |
21 | + * Constant expanders for the decoders. | ||
22 | + */ | ||
23 | + | ||
24 | +static int negate(DisasContext *s, int x) | ||
25 | +{ | 124 | +{ |
26 | + return -x; | 125 | + PageDesc *p = page_find(address >> TARGET_PAGE_BITS); |
126 | + return p ? p->target_data : NULL; | ||
27 | +} | 127 | +} |
28 | + | 128 | + |
29 | +static int plus_2(DisasContext *s, int x) | 129 | +void *page_alloc_target_data(target_ulong address, size_t size) |
30 | +{ | 130 | +{ |
31 | + return x + 2; | 131 | + PageDesc *p = page_find(address >> TARGET_PAGE_BITS); |
132 | + void *ret = NULL; | ||
133 | + | ||
134 | + if (p->flags & PAGE_VALID) { | ||
135 | + ret = p->target_data; | ||
136 | + if (!ret) { | ||
137 | + p->target_data = ret = g_malloc0(size); | ||
138 | + } | ||
139 | + } | ||
140 | + return ret; | ||
32 | +} | 141 | +} |
33 | + | 142 | + |
34 | +static int times_2(DisasContext *s, int x) | 143 | int page_check_range(target_ulong start, target_ulong len, int flags) |
35 | +{ | ||
36 | + return x * 2; | ||
37 | +} | ||
38 | + | ||
39 | +static int times_4(DisasContext *s, int x) | ||
40 | +{ | ||
41 | + return x * 4; | ||
42 | +} | ||
43 | + | ||
44 | /* Flags for the disas_set_da_iss info argument: | ||
45 | * lower bits hold the Rt register number, higher bits are flags. | ||
46 | */ | ||
47 | @@ -XXX,XX +XXX,XX @@ static void arm_skip_unless(DisasContext *s, uint32_t cond) | ||
48 | |||
49 | |||
50 | /* | ||
51 | - * Constant expanders for the decoders. | ||
52 | + * Constant expanders used by T16/T32 decode | ||
53 | */ | ||
54 | |||
55 | -static int negate(DisasContext *s, int x) | ||
56 | -{ | ||
57 | - return -x; | ||
58 | -} | ||
59 | - | ||
60 | -static int plus_2(DisasContext *s, int x) | ||
61 | -{ | ||
62 | - return x + 2; | ||
63 | -} | ||
64 | - | ||
65 | -static int times_2(DisasContext *s, int x) | ||
66 | -{ | ||
67 | - return x * 2; | ||
68 | -} | ||
69 | - | ||
70 | -static int times_4(DisasContext *s, int x) | ||
71 | -{ | ||
72 | - return x * 4; | ||
73 | -} | ||
74 | - | ||
75 | /* Return only the rotation part of T32ExpandImm. */ | ||
76 | static int t32_expandimm_rot(DisasContext *s, int x) | ||
77 | { | 144 | { |
145 | PageDesc *p; | ||
146 | diff --git a/linux-user/mmap.c b/linux-user/mmap.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/linux-user/mmap.c | ||
149 | +++ b/linux-user/mmap.c | ||
150 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int target_prot, | ||
151 | } | ||
152 | } | ||
153 | the_end1: | ||
154 | + page_flags |= PAGE_RESET; | ||
155 | page_set_flags(start, start + len, page_flags); | ||
156 | the_end: | ||
157 | trace_target_mmap_complete(start); | ||
158 | @@ -XXX,XX +XXX,XX @@ abi_long target_mremap(abi_ulong old_addr, abi_ulong old_size, | ||
159 | new_addr = h2g(host_addr); | ||
160 | prot = page_get_flags(old_addr); | ||
161 | page_set_flags(old_addr, old_addr + old_size, 0); | ||
162 | - page_set_flags(new_addr, new_addr + new_size, prot | PAGE_VALID); | ||
163 | + page_set_flags(new_addr, new_addr + new_size, | ||
164 | + prot | PAGE_VALID | PAGE_RESET); | ||
165 | } | ||
166 | tb_invalidate_phys_range(new_addr, new_addr + new_size); | ||
167 | mmap_unlock(); | ||
168 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
169 | index XXXXXXX..XXXXXXX 100644 | ||
170 | --- a/linux-user/syscall.c | ||
171 | +++ b/linux-user/syscall.c | ||
172 | @@ -XXX,XX +XXX,XX @@ static inline abi_ulong do_shmat(CPUArchState *cpu_env, | ||
173 | raddr=h2g((unsigned long)host_raddr); | ||
174 | |||
175 | page_set_flags(raddr, raddr + shm_info.shm_segsz, | ||
176 | - PAGE_VALID | PAGE_READ | | ||
177 | - ((shmflg & SHM_RDONLY)? 0 : PAGE_WRITE)); | ||
178 | + PAGE_VALID | PAGE_RESET | PAGE_READ | | ||
179 | + (shmflg & SHM_RDONLY ? 0 : PAGE_WRITE)); | ||
180 | |||
181 | for (i = 0; i < N_SHM_REGIONS; i++) { | ||
182 | if (!shm_regions[i].in_use) { | ||
78 | -- | 183 | -- |
79 | 2.20.1 | 184 | 2.20.1 |
80 | 185 | ||
81 | 186 | diff view generated by jsdifflib |
1 | In v8.1M, vector table fetch failures don't set HFSR.FORCED (see rule | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | R_LLRP). (In previous versions of the architecture this was either | ||
3 | required or IMPDEF.) | ||
4 | 2 | ||
3 | Record whether the backing page is anonymous, or if it has file | ||
4 | backing. This will allow us to get close to the Linux AArch64 | ||
5 | ABI for MTE, which allows tag memory only on ram-backed VMAs. | ||
6 | |||
7 | The real ABI allows tag memory on files, when those files are | ||
8 | on ram-backed filesystems, such as tmpfs. We will not be able | ||
9 | to implement that in QEMU linux-user. | ||
10 | |||
11 | Thankfully, anonymous memory for malloc arenas is the primary | ||
12 | consumer of this feature, so this restricted version should | ||
13 | still be of use. | ||
14 | |||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20210212184902.1251044-3-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201119215617.29887-18-peter.maydell@linaro.org | ||
8 | --- | 19 | --- |
9 | target/arm/m_helper.c | 6 +++++- | 20 | include/exec/cpu-all.h | 2 ++ |
10 | 1 file changed, 5 insertions(+), 1 deletion(-) | 21 | linux-user/mmap.c | 3 +++ |
22 | 2 files changed, 5 insertions(+) | ||
11 | 23 | ||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 24 | diff --git a/include/exec/cpu-all.h b/include/exec/cpu-all.h |
13 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/m_helper.c | 26 | --- a/include/exec/cpu-all.h |
15 | +++ b/target/arm/m_helper.c | 27 | +++ b/include/exec/cpu-all.h |
16 | @@ -XXX,XX +XXX,XX @@ load_fail: | 28 | @@ -XXX,XX +XXX,XX @@ extern intptr_t qemu_host_page_mask; |
17 | * The HardFault is Secure if BFHFNMINS is 0 (meaning that all HFs are | 29 | #define PAGE_WRITE_INV 0x0020 |
18 | * secure); otherwise it targets the same security state as the | 30 | /* For use with page_set_flags: page is being replaced; target_data cleared. */ |
19 | * underlying exception. | 31 | #define PAGE_RESET 0x0040 |
20 | + * In v8.1M HardFaults from vector table fetch fails don't set FORCED. | 32 | +/* For linux-user, indicates that the page is MAP_ANON. */ |
21 | */ | 33 | +#define PAGE_ANON 0x0080 |
22 | if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { | 34 | |
23 | exc_secure = true; | 35 | #if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY) |
36 | /* FIXME: Code that sets/uses this is broken and needs to go away. */ | ||
37 | diff --git a/linux-user/mmap.c b/linux-user/mmap.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/linux-user/mmap.c | ||
40 | +++ b/linux-user/mmap.c | ||
41 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int target_prot, | ||
42 | } | ||
24 | } | 43 | } |
25 | - env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK | R_V7M_HFSR_FORCED_MASK; | 44 | the_end1: |
26 | + env->v7m.hfsr |= R_V7M_HFSR_VECTTBL_MASK; | 45 | + if (flags & MAP_ANONYMOUS) { |
27 | + if (!arm_feature(env, ARM_FEATURE_V8_1M)) { | 46 | + page_flags |= PAGE_ANON; |
28 | + env->v7m.hfsr |= R_V7M_HFSR_FORCED_MASK; | ||
29 | + } | 47 | + } |
30 | armv7m_nvic_set_pending_derived(env->nvic, ARMV7M_EXCP_HARD, exc_secure); | 48 | page_flags |= PAGE_RESET; |
31 | return false; | 49 | page_set_flags(start, start + len, page_flags); |
32 | } | 50 | the_end: |
33 | -- | 51 | -- |
34 | 2.20.1 | 52 | 2.20.1 |
35 | 53 | ||
36 | 54 | diff view generated by jsdifflib |
1 | In commit 077d7449100d824a4 we added code to handle the v8M | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | requirement that returns from NMI or HardFault forcibly deactivate | ||
3 | those exceptions regardless of what interrupt the guest is trying to | ||
4 | deactivate. Unfortunately this broke the handling of the "illegal | ||
5 | exception return because the returning exception number is not | ||
6 | active" check for those cases. In the pseudocode this test is done | ||
7 | on the exception the guest asks to return from, but because our | ||
8 | implementation was doing this in armv7m_nvic_complete_irq() after the | ||
9 | new "deactivate NMI/HardFault regardless" code we ended up doing the | ||
10 | test on the VecInfo for that exception instead, which usually meant | ||
11 | failing to raise the illegal exception return fault. | ||
12 | 2 | ||
13 | In the case for "configurable exception targeting the opposite | 3 | This is more descriptive than 'unsigned long'. |
14 | security state" we detected the illegal-return case but went ahead | 4 | No functional change, since these match on all linux+bsd hosts. |
15 | and deactivated the VecInfo anyway, which is wrong because that is | ||
16 | the VecInfo for the other security state. | ||
17 | 5 | ||
18 | Rearrange the code so that we first identify the illegal return | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
19 | cases, then see if we really need to deactivate NMI or HardFault | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
20 | instead, and finally do the deactivation. | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Message-id: 20210212184902.1251044-4-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/exec/cpu-all.h | 2 +- | ||
13 | bsd-user/main.c | 4 ++-- | ||
14 | linux-user/elfload.c | 4 ++-- | ||
15 | linux-user/main.c | 4 ++-- | ||
16 | 4 files changed, 7 insertions(+), 7 deletions(-) | ||
21 | 17 | ||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | diff --git a/include/exec/cpu-all.h b/include/exec/cpu-all.h |
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20201119215617.29887-25-peter.maydell@linaro.org | ||
25 | --- | ||
26 | hw/intc/armv7m_nvic.c | 59 +++++++++++++++++++++++-------------------- | ||
27 | 1 file changed, 32 insertions(+), 27 deletions(-) | ||
28 | |||
29 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/hw/intc/armv7m_nvic.c | 20 | --- a/include/exec/cpu-all.h |
32 | +++ b/hw/intc/armv7m_nvic.c | 21 | +++ b/include/exec/cpu-all.h |
33 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | 22 | @@ -XXX,XX +XXX,XX @@ static inline void tswap64s(uint64_t *s) |
34 | { | 23 | /* On some host systems the guest address space is reserved on the host. |
35 | NVICState *s = (NVICState *)opaque; | 24 | * This allows the guest address space to be offset to a convenient location. |
36 | VecInfo *vec = NULL; | 25 | */ |
37 | - int ret; | 26 | -extern unsigned long guest_base; |
38 | + int ret = 0; | 27 | +extern uintptr_t guest_base; |
39 | 28 | extern bool have_guest_base; | |
40 | assert(irq > ARMV7M_EXCP_RESET && irq < s->num_irq); | 29 | extern unsigned long reserved_va; |
41 | 30 | ||
42 | + trace_nvic_complete_irq(irq, secure); | 31 | diff --git a/bsd-user/main.c b/bsd-user/main.c |
43 | + | 32 | index XXXXXXX..XXXXXXX 100644 |
44 | + if (secure && exc_is_banked(irq)) { | 33 | --- a/bsd-user/main.c |
45 | + vec = &s->sec_vectors[irq]; | 34 | +++ b/bsd-user/main.c |
46 | + } else { | 35 | @@ -XXX,XX +XXX,XX @@ |
47 | + vec = &s->vectors[irq]; | 36 | |
48 | + } | 37 | int singlestep; |
49 | + | 38 | unsigned long mmap_min_addr; |
50 | + /* | 39 | -unsigned long guest_base; |
51 | + * Identify illegal exception return cases. We can't immediately | 40 | +uintptr_t guest_base; |
52 | + * return at this point because we still need to deactivate | 41 | bool have_guest_base; |
53 | + * (either this exception or NMI/HardFault) first. | 42 | unsigned long reserved_va; |
54 | + */ | 43 | |
55 | + if (!exc_is_banked(irq) && exc_targets_secure(s, irq) != secure) { | 44 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) |
56 | + /* | 45 | g_free(target_environ); |
57 | + * Return from a configurable exception targeting the opposite | 46 | |
58 | + * security state from the one we're trying to complete it for. | 47 | if (qemu_loglevel_mask(CPU_LOG_PAGE)) { |
59 | + * Clear vec because it's not really the VecInfo for this | 48 | - qemu_log("guest_base 0x%lx\n", guest_base); |
60 | + * (irq, secstate) so we mustn't deactivate it. | 49 | + qemu_log("guest_base %p\n", (void *)guest_base); |
61 | + */ | 50 | log_page_dump("binary load"); |
62 | + ret = -1; | 51 | |
63 | + vec = NULL; | 52 | qemu_log("start_brk 0x" TARGET_ABI_FMT_lx "\n", info->start_brk); |
64 | + } else if (!vec->active) { | 53 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c |
65 | + /* Return from an inactive interrupt */ | 54 | index XXXXXXX..XXXXXXX 100644 |
66 | + ret = -1; | 55 | --- a/linux-user/elfload.c |
67 | + } else { | 56 | +++ b/linux-user/elfload.c |
68 | + /* Legal return, we will return the RETTOBASE bit value to the caller */ | 57 | @@ -XXX,XX +XXX,XX @@ static void pgb_have_guest_base(const char *image_name, abi_ulong guest_loaddr, |
69 | + ret = nvic_rettobase(s); | 58 | void *addr, *test; |
70 | + } | 59 | |
71 | + | 60 | if (!QEMU_IS_ALIGNED(guest_base, align)) { |
72 | /* | 61 | - fprintf(stderr, "Requested guest base 0x%lx does not satisfy " |
73 | * For negative priorities, v8M will forcibly deactivate the appropriate | 62 | + fprintf(stderr, "Requested guest base %p does not satisfy " |
74 | * NMI or HardFault regardless of what interrupt we're being asked to | 63 | "host minimum alignment (0x%lx)\n", |
75 | @@ -XXX,XX +XXX,XX @@ int armv7m_nvic_complete_irq(void *opaque, int irq, bool secure) | 64 | - guest_base, align); |
65 | + (void *)guest_base, align); | ||
66 | exit(EXIT_FAILURE); | ||
76 | } | 67 | } |
77 | 68 | ||
78 | if (!vec) { | 69 | diff --git a/linux-user/main.c b/linux-user/main.c |
79 | - if (secure && exc_is_banked(irq)) { | 70 | index XXXXXXX..XXXXXXX 100644 |
80 | - vec = &s->sec_vectors[irq]; | 71 | --- a/linux-user/main.c |
81 | - } else { | 72 | +++ b/linux-user/main.c |
82 | - vec = &s->vectors[irq]; | 73 | @@ -XXX,XX +XXX,XX @@ static const char *cpu_model; |
83 | - } | 74 | static const char *cpu_type; |
84 | - } | 75 | static const char *seed_optarg; |
85 | - | 76 | unsigned long mmap_min_addr; |
86 | - trace_nvic_complete_irq(irq, secure); | 77 | -unsigned long guest_base; |
87 | - | 78 | +uintptr_t guest_base; |
88 | - if (!vec->active) { | 79 | bool have_guest_base; |
89 | - /* Tell the caller this was an illegal exception return */ | 80 | |
90 | - return -1; | 81 | /* |
91 | - } | 82 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv, char **envp) |
92 | - | 83 | g_free(target_environ); |
93 | - /* | 84 | |
94 | - * If this is a configurable exception and it is currently | 85 | if (qemu_loglevel_mask(CPU_LOG_PAGE)) { |
95 | - * targeting the opposite security state from the one we're trying | 86 | - qemu_log("guest_base 0x%lx\n", guest_base); |
96 | - * to complete it for, this counts as an illegal exception return. | 87 | + qemu_log("guest_base %p\n", (void *)guest_base); |
97 | - * We still need to deactivate whatever vector the logic above has | 88 | log_page_dump("binary load"); |
98 | - * selected, though, as it might not be the same as the one for the | 89 | |
99 | - * requested exception number. | 90 | qemu_log("start_brk 0x" TARGET_ABI_FMT_lx "\n", info->start_brk); |
100 | - */ | ||
101 | - if (!exc_is_banked(irq) && exc_targets_secure(s, irq) != secure) { | ||
102 | - ret = -1; | ||
103 | - } else { | ||
104 | - ret = nvic_rettobase(s); | ||
105 | + return ret; | ||
106 | } | ||
107 | |||
108 | vec->active = 0; | ||
109 | -- | 91 | -- |
110 | 2.20.1 | 92 | 2.20.1 |
111 | 93 | ||
112 | 94 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Connect CAN0 and CAN1 on the ZynqMP. | 3 | This is more descriptive than 'unsigned long'. |
4 | No functional change, since these match on all linux+bsd hosts. | ||
4 | 5 | ||
5 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Message-id: 1605728926-352690-3-git-send-email-fnu.vikram@xilinx.com | 9 | Message-id: 20210212184902.1251044-5-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | include/hw/arm/xlnx-zynqmp.h | 8 ++++++++ | 12 | include/exec/cpu_ldst.h | 6 +++--- |
12 | hw/arm/xlnx-zcu102.c | 20 ++++++++++++++++++++ | 13 | 1 file changed, 3 insertions(+), 3 deletions(-) |
13 | hw/arm/xlnx-zynqmp.c | 34 ++++++++++++++++++++++++++++++++++ | ||
14 | 3 files changed, 62 insertions(+) | ||
15 | 14 | ||
16 | diff --git a/include/hw/arm/xlnx-zynqmp.h b/include/hw/arm/xlnx-zynqmp.h | 15 | diff --git a/include/exec/cpu_ldst.h b/include/exec/cpu_ldst.h |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/xlnx-zynqmp.h | 17 | --- a/include/exec/cpu_ldst.h |
19 | +++ b/include/hw/arm/xlnx-zynqmp.h | 18 | +++ b/include/exec/cpu_ldst.h |
20 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ typedef uint64_t abi_ptr; |
21 | #include "hw/intc/arm_gic.h" | ||
22 | #include "hw/net/cadence_gem.h" | ||
23 | #include "hw/char/cadence_uart.h" | ||
24 | +#include "hw/net/xlnx-zynqmp-can.h" | ||
25 | #include "hw/ide/ahci.h" | ||
26 | #include "hw/sd/sdhci.h" | ||
27 | #include "hw/ssi/xilinx_spips.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | #include "hw/cpu/cluster.h" | ||
30 | #include "target/arm/cpu.h" | ||
31 | #include "qom/object.h" | ||
32 | +#include "net/can_emu.h" | ||
33 | |||
34 | #define TYPE_XLNX_ZYNQMP "xlnx,zynqmp" | ||
35 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
36 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPState, XLNX_ZYNQMP) | ||
37 | #define XLNX_ZYNQMP_NUM_RPU_CPUS 2 | ||
38 | #define XLNX_ZYNQMP_NUM_GEMS 4 | ||
39 | #define XLNX_ZYNQMP_NUM_UARTS 2 | ||
40 | +#define XLNX_ZYNQMP_NUM_CAN 2 | ||
41 | +#define XLNX_ZYNQMP_CAN_REF_CLK (24 * 1000 * 1000) | ||
42 | #define XLNX_ZYNQMP_NUM_SDHCI 2 | ||
43 | #define XLNX_ZYNQMP_NUM_SPIS 2 | ||
44 | #define XLNX_ZYNQMP_NUM_GDMA_CH 8 | ||
45 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
46 | |||
47 | CadenceGEMState gem[XLNX_ZYNQMP_NUM_GEMS]; | ||
48 | CadenceUARTState uart[XLNX_ZYNQMP_NUM_UARTS]; | ||
49 | + XlnxZynqMPCANState can[XLNX_ZYNQMP_NUM_CAN]; | ||
50 | SysbusAHCIState sata; | ||
51 | SDHCIState sdhci[XLNX_ZYNQMP_NUM_SDHCI]; | ||
52 | XilinxSPIPS spi[XLNX_ZYNQMP_NUM_SPIS]; | ||
53 | @@ -XXX,XX +XXX,XX @@ struct XlnxZynqMPState { | ||
54 | bool virt; | ||
55 | /* Has the RPU subsystem? */ | ||
56 | bool has_rpu; | ||
57 | + | ||
58 | + /* CAN bus. */ | ||
59 | + CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | ||
60 | }; | ||
61 | |||
62 | #endif | 20 | #endif |
63 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | 21 | |
64 | index XXXXXXX..XXXXXXX 100644 | 22 | /* All direct uses of g2h and h2g need to go away for usermode softmmu. */ |
65 | --- a/hw/arm/xlnx-zcu102.c | 23 | -#define g2h(x) ((void *)((unsigned long)(abi_ptr)(x) + guest_base)) |
66 | +++ b/hw/arm/xlnx-zcu102.c | 24 | +#define g2h(x) ((void *)((uintptr_t)(abi_ptr)(x) + guest_base)) |
67 | @@ -XXX,XX +XXX,XX @@ | 25 | |
68 | #include "sysemu/qtest.h" | 26 | #if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS |
69 | #include "sysemu/device_tree.h" | 27 | #define guest_addr_valid(x) (1) |
70 | #include "qom/object.h" | 28 | #else |
71 | +#include "net/can_emu.h" | 29 | #define guest_addr_valid(x) ((x) <= GUEST_ADDR_MAX) |
72 | 30 | #endif | |
73 | struct XlnxZCU102 { | 31 | -#define h2g_valid(x) guest_addr_valid((unsigned long)(x) - guest_base) |
74 | MachineState parent_obj; | 32 | +#define h2g_valid(x) guest_addr_valid((uintptr_t)(x) - guest_base) |
75 | @@ -XXX,XX +XXX,XX @@ struct XlnxZCU102 { | 33 | |
76 | bool secure; | 34 | static inline int guest_range_valid(unsigned long start, unsigned long len) |
77 | bool virt; | 35 | { |
78 | 36 | @@ -XXX,XX +XXX,XX @@ static inline int guest_range_valid(unsigned long start, unsigned long len) | |
79 | + CanBusState *canbus[XLNX_ZYNQMP_NUM_CAN]; | ||
80 | + | ||
81 | struct arm_boot_info binfo; | ||
82 | }; | ||
83 | |||
84 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_init(MachineState *machine) | ||
85 | object_property_set_bool(OBJECT(&s->soc), "virtualization", s->virt, | ||
86 | &error_fatal); | ||
87 | |||
88 | + for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { | ||
89 | + gchar *bus_name = g_strdup_printf("canbus%d", i); | ||
90 | + | ||
91 | + object_property_set_link(OBJECT(&s->soc), bus_name, | ||
92 | + OBJECT(s->canbus[i]), &error_fatal); | ||
93 | + g_free(bus_name); | ||
94 | + } | ||
95 | + | ||
96 | qdev_realize(DEVICE(&s->soc), NULL, &error_fatal); | ||
97 | |||
98 | /* Create and plug in the SD cards */ | ||
99 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
100 | s->secure = false; | ||
101 | /* Default to virt (EL2) being disabled */ | ||
102 | s->virt = false; | ||
103 | + object_property_add_link(obj, "xlnx-zcu102.canbus0", TYPE_CAN_BUS, | ||
104 | + (Object **)&s->canbus[0], | ||
105 | + object_property_allow_set_link, | ||
106 | + 0); | ||
107 | + | ||
108 | + object_property_add_link(obj, "xlnx-zcu102.canbus1", TYPE_CAN_BUS, | ||
109 | + (Object **)&s->canbus[1], | ||
110 | + object_property_allow_set_link, | ||
111 | + 0); | ||
112 | } | 37 | } |
113 | 38 | ||
114 | static void xlnx_zcu102_machine_class_init(ObjectClass *oc, void *data) | 39 | #define h2g_nocheck(x) ({ \ |
115 | diff --git a/hw/arm/xlnx-zynqmp.c b/hw/arm/xlnx-zynqmp.c | 40 | - unsigned long __ret = (unsigned long)(x) - guest_base; \ |
116 | index XXXXXXX..XXXXXXX 100644 | 41 | + uintptr_t __ret = (uintptr_t)(x) - guest_base; \ |
117 | --- a/hw/arm/xlnx-zynqmp.c | 42 | (abi_ptr)__ret; \ |
118 | +++ b/hw/arm/xlnx-zynqmp.c | 43 | }) |
119 | @@ -XXX,XX +XXX,XX @@ static const int uart_intr[XLNX_ZYNQMP_NUM_UARTS] = { | ||
120 | 21, 22, | ||
121 | }; | ||
122 | |||
123 | +static const uint64_t can_addr[XLNX_ZYNQMP_NUM_CAN] = { | ||
124 | + 0xFF060000, 0xFF070000, | ||
125 | +}; | ||
126 | + | ||
127 | +static const int can_intr[XLNX_ZYNQMP_NUM_CAN] = { | ||
128 | + 23, 24, | ||
129 | +}; | ||
130 | + | ||
131 | static const uint64_t sdhci_addr[XLNX_ZYNQMP_NUM_SDHCI] = { | ||
132 | 0xFF160000, 0xFF170000, | ||
133 | }; | ||
134 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_init(Object *obj) | ||
135 | TYPE_CADENCE_UART); | ||
136 | } | ||
137 | |||
138 | + for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { | ||
139 | + object_initialize_child(obj, "can[*]", &s->can[i], | ||
140 | + TYPE_XLNX_ZYNQMP_CAN); | ||
141 | + } | ||
142 | + | ||
143 | object_initialize_child(obj, "sata", &s->sata, TYPE_SYSBUS_AHCI); | ||
144 | |||
145 | for (i = 0; i < XLNX_ZYNQMP_NUM_SDHCI; i++) { | ||
146 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zynqmp_realize(DeviceState *dev, Error **errp) | ||
147 | gic_spi[uart_intr[i]]); | ||
148 | } | ||
149 | |||
150 | + for (i = 0; i < XLNX_ZYNQMP_NUM_CAN; i++) { | ||
151 | + object_property_set_int(OBJECT(&s->can[i]), "ext_clk_freq", | ||
152 | + XLNX_ZYNQMP_CAN_REF_CLK, &error_abort); | ||
153 | + | ||
154 | + object_property_set_link(OBJECT(&s->can[i]), "canbus", | ||
155 | + OBJECT(s->canbus[i]), &error_fatal); | ||
156 | + | ||
157 | + sysbus_realize(SYS_BUS_DEVICE(&s->can[i]), &err); | ||
158 | + if (err) { | ||
159 | + error_propagate(errp, err); | ||
160 | + return; | ||
161 | + } | ||
162 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->can[i]), 0, can_addr[i]); | ||
163 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->can[i]), 0, | ||
164 | + gic_spi[can_intr[i]]); | ||
165 | + } | ||
166 | + | ||
167 | object_property_set_int(OBJECT(&s->sata), "num-ports", SATA_NUM_PORTS, | ||
168 | &error_abort); | ||
169 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) { | ||
170 | @@ -XXX,XX +XXX,XX @@ static Property xlnx_zynqmp_props[] = { | ||
171 | DEFINE_PROP_BOOL("has_rpu", XlnxZynqMPState, has_rpu, false), | ||
172 | DEFINE_PROP_LINK("ddr-ram", XlnxZynqMPState, ddr_ram, TYPE_MEMORY_REGION, | ||
173 | MemoryRegion *), | ||
174 | + DEFINE_PROP_LINK("canbus0", XlnxZynqMPState, canbus[0], TYPE_CAN_BUS, | ||
175 | + CanBusState *), | ||
176 | + DEFINE_PROP_LINK("canbus1", XlnxZynqMPState, canbus[1], TYPE_CAN_BUS, | ||
177 | + CanBusState *), | ||
178 | DEFINE_PROP_END_OF_LIST() | ||
179 | }; | ||
180 | 44 | ||
181 | -- | 45 | -- |
182 | 2.20.1 | 46 | 2.20.1 |
183 | 47 | ||
184 | 48 | diff view generated by jsdifflib |
1 | From: Alex Chen <alex.chen@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We should use printf format specifier "%u" instead of "%d" for | 3 | Return bool not int; pass abi_ulong not 'unsigned long'. |
4 | argument of type "unsigned int". | 4 | All callers use abi_ulong already, so the change in type |
5 | has no effect. | ||
5 | 6 | ||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | ||
8 | Message-id: 20201126111109.112238-5-alex.chen@huawei.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210212184902.1251044-6-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 12 | --- |
12 | hw/misc/imx6ul_ccm.c | 4 ++-- | 13 | include/exec/cpu_ldst.h | 2 +- |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 15 | ||
15 | diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c | 16 | diff --git a/include/exec/cpu_ldst.h b/include/exec/cpu_ldst.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/misc/imx6ul_ccm.c | 18 | --- a/include/exec/cpu_ldst.h |
18 | +++ b/hw/misc/imx6ul_ccm.c | 19 | +++ b/include/exec/cpu_ldst.h |
19 | @@ -XXX,XX +XXX,XX @@ static const char *imx6ul_ccm_reg_name(uint32_t reg) | 20 | @@ -XXX,XX +XXX,XX @@ typedef uint64_t abi_ptr; |
20 | case CCM_CMEOR: | 21 | #endif |
21 | return "CMEOR"; | 22 | #define h2g_valid(x) guest_addr_valid((uintptr_t)(x) - guest_base) |
22 | default: | 23 | |
23 | - sprintf(unknown, "%d ?", reg); | 24 | -static inline int guest_range_valid(unsigned long start, unsigned long len) |
24 | + sprintf(unknown, "%u ?", reg); | 25 | +static inline bool guest_range_valid(abi_ulong start, abi_ulong len) |
25 | return unknown; | 26 | { |
26 | } | 27 | return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1; |
27 | } | ||
28 | @@ -XXX,XX +XXX,XX @@ static const char *imx6ul_analog_reg_name(uint32_t reg) | ||
29 | case USB_ANALOG_DIGPROG: | ||
30 | return "USB_ANALOG_DIGPROG"; | ||
31 | default: | ||
32 | - sprintf(unknown, "%d ?", reg); | ||
33 | + sprintf(unknown, "%u ?", reg); | ||
34 | return unknown; | ||
35 | } | ||
36 | } | 28 | } |
37 | -- | 29 | -- |
38 | 2.20.1 | 30 | 2.20.1 |
39 | 31 | ||
40 | 32 | diff view generated by jsdifflib |
1 | v8.1M introduces a new TRD flag in the CCR register, which enables | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | checking for stack frame integrity signatures on SG instructions. | ||
3 | Add the code in the SG insn implementation for the new behaviour. | ||
4 | 2 | ||
3 | Verify that addr + size - 1 does not wrap around. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210212184902.1251044-7-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201119215617.29887-24-peter.maydell@linaro.org | ||
8 | --- | 9 | --- |
9 | target/arm/m_helper.c | 86 +++++++++++++++++++++++++++++++++++++++++++ | 10 | linux-user/qemu.h | 17 ++++++++++++----- |
10 | 1 file changed, 86 insertions(+) | 11 | 1 file changed, 12 insertions(+), 5 deletions(-) |
11 | 12 | ||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 13 | diff --git a/linux-user/qemu.h b/linux-user/qemu.h |
13 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/m_helper.c | 15 | --- a/linux-user/qemu.h |
15 | +++ b/target/arm/m_helper.c | 16 | +++ b/linux-user/qemu.h |
16 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | 17 | @@ -XXX,XX +XXX,XX @@ extern unsigned long guest_stack_size; |
17 | return true; | 18 | #define VERIFY_READ 0 |
18 | } | 19 | #define VERIFY_WRITE 1 /* implies read access */ |
19 | 20 | ||
20 | +static bool v7m_read_sg_stack_word(ARMCPU *cpu, ARMMMUIdx mmu_idx, | 21 | -static inline int access_ok(int type, abi_ulong addr, abi_ulong size) |
21 | + uint32_t addr, uint32_t *spdata) | 22 | +static inline bool access_ok(int type, abi_ulong addr, abi_ulong size) |
22 | +{ | 23 | { |
23 | + /* | 24 | - return guest_addr_valid(addr) && |
24 | + * Read a word of data from the stack for the SG instruction, | 25 | - (size == 0 || guest_addr_valid(addr + size - 1)) && |
25 | + * writing the value into *spdata. If the load succeeds, return | 26 | - page_check_range((target_ulong)addr, size, |
26 | + * true; otherwise pend an appropriate exception and return false. | 27 | - (type == VERIFY_READ) ? PAGE_READ : (PAGE_READ | PAGE_WRITE)) == 0; |
27 | + * (We can't use data load helpers here that throw an exception | 28 | + if (!guest_addr_valid(addr)) { |
28 | + * because of the context we're called in, which is halfway through | ||
29 | + * arm_v7m_cpu_do_interrupt().) | ||
30 | + */ | ||
31 | + CPUState *cs = CPU(cpu); | ||
32 | + CPUARMState *env = &cpu->env; | ||
33 | + MemTxAttrs attrs = {}; | ||
34 | + MemTxResult txres; | ||
35 | + target_ulong page_size; | ||
36 | + hwaddr physaddr; | ||
37 | + int prot; | ||
38 | + ARMMMUFaultInfo fi = {}; | ||
39 | + ARMCacheAttrs cacheattrs = {}; | ||
40 | + uint32_t value; | ||
41 | + | ||
42 | + if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
43 | + &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
44 | + /* MPU/SAU lookup failed */ | ||
45 | + if (fi.type == ARMFault_QEMU_SFault) { | ||
46 | + qemu_log_mask(CPU_LOG_INT, | ||
47 | + "...SecureFault during stack word read\n"); | ||
48 | + env->v7m.sfsr |= R_V7M_SFSR_AUVIOL_MASK | R_V7M_SFSR_SFARVALID_MASK; | ||
49 | + env->v7m.sfar = addr; | ||
50 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SECURE, false); | ||
51 | + } else { | ||
52 | + qemu_log_mask(CPU_LOG_INT, | ||
53 | + "...MemManageFault during stack word read\n"); | ||
54 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_DACCVIOL_MASK | | ||
55 | + R_V7M_CFSR_MMARVALID_MASK; | ||
56 | + env->v7m.mmfar[M_REG_S] = addr; | ||
57 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, false); | ||
58 | + } | ||
59 | + return false; | 29 | + return false; |
60 | + } | 30 | + } |
61 | + value = address_space_ldl(arm_addressspace(cs, attrs), physaddr, | 31 | + if (size != 0 && |
62 | + attrs, &txres); | 32 | + (addr + size - 1 < addr || |
63 | + if (txres != MEMTX_OK) { | 33 | + !guest_addr_valid(addr + size - 1))) { |
64 | + /* BusFault trying to read the data */ | ||
65 | + qemu_log_mask(CPU_LOG_INT, | ||
66 | + "...BusFault during stack word read\n"); | ||
67 | + env->v7m.cfsr[M_REG_NS] |= | ||
68 | + (R_V7M_CFSR_PRECISERR_MASK | R_V7M_CFSR_BFARVALID_MASK); | ||
69 | + env->v7m.bfar = addr; | ||
70 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | ||
71 | + return false; | 34 | + return false; |
72 | + } | 35 | + } |
73 | + | 36 | + return page_check_range((target_ulong)addr, size, |
74 | + *spdata = value; | 37 | + (type == VERIFY_READ) ? PAGE_READ : |
75 | + return true; | 38 | + (PAGE_READ | PAGE_WRITE)) == 0; |
76 | +} | 39 | } |
77 | + | 40 | |
78 | static bool v7m_handle_execute_nsc(ARMCPU *cpu) | 41 | /* NOTE __get_user and __put_user use host pointers and don't check access. |
79 | { | ||
80 | /* | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool v7m_handle_execute_nsc(ARMCPU *cpu) | ||
82 | */ | ||
83 | qemu_log_mask(CPU_LOG_INT, "...really an SG instruction at 0x%08" PRIx32 | ||
84 | ", executing it\n", env->regs[15]); | ||
85 | + | ||
86 | + if (cpu_isar_feature(aa32_m_sec_state, cpu) && | ||
87 | + !arm_v7m_is_handler_mode(env)) { | ||
88 | + /* | ||
89 | + * v8.1M exception stack frame integrity check. Note that we | ||
90 | + * must perform the memory access even if CCR_S.TRD is zero | ||
91 | + * and we aren't going to check what the data loaded is. | ||
92 | + */ | ||
93 | + uint32_t spdata, sp; | ||
94 | + | ||
95 | + /* | ||
96 | + * We know we are currently NS, so the S stack pointers must be | ||
97 | + * in other_ss_{psp,msp}, not in regs[13]/other_sp. | ||
98 | + */ | ||
99 | + sp = v7m_using_psp(env) ? env->v7m.other_ss_psp : env->v7m.other_ss_msp; | ||
100 | + if (!v7m_read_sg_stack_word(cpu, mmu_idx, sp, &spdata)) { | ||
101 | + /* Stack access failed and an exception has been pended */ | ||
102 | + return false; | ||
103 | + } | ||
104 | + | ||
105 | + if (env->v7m.ccr[M_REG_S] & R_V7M_CCR_TRD_MASK) { | ||
106 | + if (((spdata & ~1) == 0xfefa125a) || | ||
107 | + !(env->v7m.control[M_REG_S] & 1)) { | ||
108 | + goto gen_invep; | ||
109 | + } | ||
110 | + } | ||
111 | + } | ||
112 | + | ||
113 | env->regs[14] &= ~1; | ||
114 | env->v7m.control[M_REG_S] &= ~R_V7M_CONTROL_SFPA_MASK; | ||
115 | switch_v7m_security_state(env, true); | ||
116 | -- | 42 | -- |
117 | 2.20.1 | 43 | 2.20.1 |
118 | 44 | ||
119 | 45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | These constants are only ever used with access_ok, and friends. | ||
4 | Rather than translating them to PAGE_* bits, let them equal | ||
5 | the PAGE_* bits to begin. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210212184902.1251044-8-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | linux-user/qemu.h | 8 +++----- | ||
13 | 1 file changed, 3 insertions(+), 5 deletions(-) | ||
14 | |||
15 | diff --git a/linux-user/qemu.h b/linux-user/qemu.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/linux-user/qemu.h | ||
18 | +++ b/linux-user/qemu.h | ||
19 | @@ -XXX,XX +XXX,XX @@ extern unsigned long guest_stack_size; | ||
20 | |||
21 | /* user access */ | ||
22 | |||
23 | -#define VERIFY_READ 0 | ||
24 | -#define VERIFY_WRITE 1 /* implies read access */ | ||
25 | +#define VERIFY_READ PAGE_READ | ||
26 | +#define VERIFY_WRITE (PAGE_READ | PAGE_WRITE) | ||
27 | |||
28 | static inline bool access_ok(int type, abi_ulong addr, abi_ulong size) | ||
29 | { | ||
30 | @@ -XXX,XX +XXX,XX @@ static inline bool access_ok(int type, abi_ulong addr, abi_ulong size) | ||
31 | !guest_addr_valid(addr + size - 1))) { | ||
32 | return false; | ||
33 | } | ||
34 | - return page_check_range((target_ulong)addr, size, | ||
35 | - (type == VERIFY_READ) ? PAGE_READ : | ||
36 | - (PAGE_READ | PAGE_WRITE)) == 0; | ||
37 | + return page_check_range((target_ulong)addr, size, type) == 0; | ||
38 | } | ||
39 | |||
40 | /* NOTE __get_user and __put_user use host pointers and don't check access. | ||
41 | -- | ||
42 | 2.20.1 | ||
43 | |||
44 | diff view generated by jsdifflib |
1 | From: Kunkun Jiang <jiangkunkun@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Accroding to the SMMUv3 spec, the SPAN field of Level1 Stream Table | 3 | These constants are only ever used with access_ok, and friends. |
4 | Descriptor is 5 bits([4:0]). | 4 | Rather than translating them to PAGE_* bits, let them equal |
5 | the PAGE_* bits to begin. | ||
5 | 6 | ||
6 | Fixes: 9bde7f0674f(hw/arm/smmuv3: Implement translate callback) | 7 | Reviewed-by: Warner Losh <imp@bsdimp.com> |
7 | Signed-off-by: Kunkun Jiang <jiangkunkun@huawei.com> | ||
8 | Message-id: 20201124023711.1184-1-jiangkunkun@huawei.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Acked-by: Eric Auger <eric.auger@redhat.com> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Message-id: 20210212184902.1251044-9-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 12 | --- |
13 | hw/arm/smmuv3-internal.h | 2 +- | 13 | bsd-user/qemu.h | 9 ++++----- |
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | 14 | 1 file changed, 4 insertions(+), 5 deletions(-) |
15 | 15 | ||
16 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h | 16 | diff --git a/bsd-user/qemu.h b/bsd-user/qemu.h |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/smmuv3-internal.h | 18 | --- a/bsd-user/qemu.h |
19 | +++ b/hw/arm/smmuv3-internal.h | 19 | +++ b/bsd-user/qemu.h |
20 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t l1std_l2ptr(STEDesc *desc) | 20 | @@ -XXX,XX +XXX,XX @@ extern unsigned long x86_stack_size; |
21 | return hi << 32 | lo; | 21 | |
22 | /* user access */ | ||
23 | |||
24 | -#define VERIFY_READ 0 | ||
25 | -#define VERIFY_WRITE 1 /* implies read access */ | ||
26 | +#define VERIFY_READ PAGE_READ | ||
27 | +#define VERIFY_WRITE (PAGE_READ | PAGE_WRITE) | ||
28 | |||
29 | -static inline int access_ok(int type, abi_ulong addr, abi_ulong size) | ||
30 | +static inline bool access_ok(int type, abi_ulong addr, abi_ulong size) | ||
31 | { | ||
32 | - return page_check_range((target_ulong)addr, size, | ||
33 | - (type == VERIFY_READ) ? PAGE_READ : (PAGE_READ | PAGE_WRITE)) == 0; | ||
34 | + return page_check_range((target_ulong)addr, size, type) == 0; | ||
22 | } | 35 | } |
23 | 36 | ||
24 | -#define L1STD_SPAN(stm) (extract32((stm)->word[0], 0, 4)) | 37 | /* NOTE __get_user and __put_user use host pointers and don't check access. */ |
25 | +#define L1STD_SPAN(stm) (extract32((stm)->word[0], 0, 5)) | ||
26 | |||
27 | #endif | ||
28 | -- | 38 | -- |
29 | 2.20.1 | 39 | 2.20.1 |
30 | 40 | ||
31 | 41 | diff view generated by jsdifflib |
1 | For M-profile before v8.1M, the only valid register for VMSR/VMRS is | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the FPSCR. We have a comment that states this, but the actual logic | ||
3 | to forbid accesses for any other register value is missing, so we | ||
4 | would end up with A-profile style behaviour. Add the missing check. | ||
5 | 2 | ||
3 | This is the only use of guest_addr_valid that does not begin | ||
4 | with a guest address, but a host address being transformed to | ||
5 | a guest address. | ||
6 | |||
7 | We will shortly adjust guest_addr_valid to handle guest memory | ||
8 | tags, and the host address should not be subjected to that. | ||
9 | |||
10 | Move h2g_valid adjacent to the other h2g macros. | ||
11 | |||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20210212184902.1251044-10-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-7-peter.maydell@linaro.org | ||
9 | --- | 16 | --- |
10 | target/arm/translate-vfp.c.inc | 5 ++++- | 17 | include/exec/cpu_ldst.h | 5 ++++- |
11 | 1 file changed, 4 insertions(+), 1 deletion(-) | 18 | 1 file changed, 4 insertions(+), 1 deletion(-) |
12 | 19 | ||
13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 20 | diff --git a/include/exec/cpu_ldst.h b/include/exec/cpu_ldst.h |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-vfp.c.inc | 22 | --- a/include/exec/cpu_ldst.h |
16 | +++ b/target/arm/translate-vfp.c.inc | 23 | +++ b/include/exec/cpu_ldst.h |
17 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | 24 | @@ -XXX,XX +XXX,XX @@ typedef uint64_t abi_ptr; |
18 | * Accesses to R15 are UNPREDICTABLE; we choose to undef. | 25 | #else |
19 | * (FPSCR -> r15 is a special case which writes to the PSR flags.) | 26 | #define guest_addr_valid(x) ((x) <= GUEST_ADDR_MAX) |
20 | */ | 27 | #endif |
21 | - if (a->rt == 15 && (!a->l || a->reg != ARM_VFP_FPSCR)) { | 28 | -#define h2g_valid(x) guest_addr_valid((uintptr_t)(x) - guest_base) |
22 | + if (a->reg != ARM_VFP_FPSCR) { | 29 | |
23 | + return false; | 30 | static inline bool guest_range_valid(abi_ulong start, abi_ulong len) |
24 | + } | 31 | { |
25 | + if (a->rt == 15 && !a->l) { | 32 | return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1; |
26 | return false; | 33 | } |
27 | } | 34 | |
28 | } | 35 | +#define h2g_valid(x) \ |
36 | + (HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS || \ | ||
37 | + (uintptr_t)(x) - guest_base <= GUEST_ADDR_MAX) | ||
38 | + | ||
39 | #define h2g_nocheck(x) ({ \ | ||
40 | uintptr_t __ret = (uintptr_t)(x) - guest_base; \ | ||
41 | (abi_ptr)__ret; \ | ||
29 | -- | 42 | -- |
30 | 2.20.1 | 43 | 2.20.1 |
31 | 44 | ||
32 | 45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We must always use GUEST_ADDR_MAX, because even 32-bit hosts can | ||
4 | use -R <reserved_va> to restrict the memory address of the guest. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210212184902.1251044-11-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/exec/cpu_ldst.h | 9 ++++----- | ||
12 | 1 file changed, 4 insertions(+), 5 deletions(-) | ||
13 | |||
14 | diff --git a/include/exec/cpu_ldst.h b/include/exec/cpu_ldst.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/exec/cpu_ldst.h | ||
17 | +++ b/include/exec/cpu_ldst.h | ||
18 | @@ -XXX,XX +XXX,XX @@ typedef uint64_t abi_ptr; | ||
19 | /* All direct uses of g2h and h2g need to go away for usermode softmmu. */ | ||
20 | #define g2h(x) ((void *)((uintptr_t)(abi_ptr)(x) + guest_base)) | ||
21 | |||
22 | -#if HOST_LONG_BITS <= TARGET_VIRT_ADDR_SPACE_BITS | ||
23 | -#define guest_addr_valid(x) (1) | ||
24 | -#else | ||
25 | -#define guest_addr_valid(x) ((x) <= GUEST_ADDR_MAX) | ||
26 | -#endif | ||
27 | +static inline bool guest_addr_valid(abi_ulong x) | ||
28 | +{ | ||
29 | + return x <= GUEST_ADDR_MAX; | ||
30 | +} | ||
31 | |||
32 | static inline bool guest_range_valid(abi_ulong start, abi_ulong len) | ||
33 | { | ||
34 | -- | ||
35 | 2.20.1 | ||
36 | |||
37 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Provide an identity fallback for target that do not | ||
4 | use tagged addresses. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210212184902.1251044-12-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/exec/cpu_ldst.h | 7 +++++++ | ||
12 | 1 file changed, 7 insertions(+) | ||
13 | |||
14 | diff --git a/include/exec/cpu_ldst.h b/include/exec/cpu_ldst.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/include/exec/cpu_ldst.h | ||
17 | +++ b/include/exec/cpu_ldst.h | ||
18 | @@ -XXX,XX +XXX,XX @@ typedef uint64_t abi_ptr; | ||
19 | #define TARGET_ABI_FMT_ptr "%"PRIx64 | ||
20 | #endif | ||
21 | |||
22 | +#ifndef TARGET_TAGGED_ADDRESSES | ||
23 | +static inline abi_ptr cpu_untagged_addr(CPUState *cs, abi_ptr x) | ||
24 | +{ | ||
25 | + return x; | ||
26 | +} | ||
27 | +#endif | ||
28 | + | ||
29 | /* All direct uses of g2h and h2g need to go away for usermode softmmu. */ | ||
30 | #define g2h(x) ((void *)((uintptr_t)(abi_ptr)(x) + guest_base)) | ||
31 | |||
32 | -- | ||
33 | 2.20.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
1 | For v8.1M the architecture mandates that CPUs must provide at | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | least the "minimal RAS implementation" from the Reliability, | ||
3 | Availability and Serviceability extension. This consists of: | ||
4 | * an ESB instruction which is a NOP | ||
5 | -- since it is in the HINT space we need only add a comment | ||
6 | * an RFSR register which will RAZ/WI | ||
7 | * a RAZ/WI AIRCR.IESB bit | ||
8 | -- the code which handles writes to AIRCR does not allow setting | ||
9 | of RES0 bits, so we already treat this as RAZ/WI; add a comment | ||
10 | noting that this is deliberate | ||
11 | * minimal implementation of the RAS register block at 0xe0005000 | ||
12 | -- this will be in a subsequent commit | ||
13 | * setting the ID_PFR0.RAS field to 0b0010 | ||
14 | -- we will do this when we add the Cortex-M55 CPU model | ||
15 | 2 | ||
3 | Use g2h_untagged in contexts that have no cpu, e.g. the binary | ||
4 | loaders that operate before the primary cpu is created. As a | ||
5 | colollary, target_mmap and friends must use untagged addresses, | ||
6 | since they are used by the loaders. | ||
7 | |||
8 | Use g2h_untagged on values returned from target_mmap, as the | ||
9 | kernel never applies a tag itself. | ||
10 | |||
11 | Use g2h_untagged on all pc values. The only current user of | ||
12 | tags, aarch64, removes tags from code addresses upon branch, | ||
13 | so "pc" is always untagged. | ||
14 | |||
15 | Use g2h with the cpu context on hand wherever possible. | ||
16 | |||
17 | Use g2h_untagged in lock_user, which will be updated soon. | ||
18 | |||
19 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Message-id: 20210212184902.1251044-13-richard.henderson@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20201119215617.29887-26-peter.maydell@linaro.org | ||
19 | --- | 23 | --- |
20 | target/arm/cpu.h | 14 ++++++++++++++ | 24 | bsd-user/qemu.h | 8 ++-- |
21 | target/arm/t32.decode | 4 ++++ | 25 | include/exec/cpu_ldst.h | 12 +++++- |
22 | hw/intc/armv7m_nvic.c | 13 +++++++++++++ | 26 | include/exec/exec-all.h | 2 +- |
23 | 3 files changed, 31 insertions(+) | 27 | linux-user/qemu.h | 6 +-- |
28 | accel/tcg/translate-all.c | 4 +- | ||
29 | accel/tcg/user-exec.c | 48 ++++++++++++------------ | ||
30 | bsd-user/elfload.c | 2 +- | ||
31 | bsd-user/main.c | 4 +- | ||
32 | bsd-user/mmap.c | 23 ++++++------ | ||
33 | linux-user/elfload.c | 12 +++--- | ||
34 | linux-user/flatload.c | 2 +- | ||
35 | linux-user/hppa/cpu_loop.c | 31 ++++++++-------- | ||
36 | linux-user/i386/cpu_loop.c | 4 +- | ||
37 | linux-user/mmap.c | 45 +++++++++++----------- | ||
38 | linux-user/ppc/signal.c | 4 +- | ||
39 | linux-user/syscall.c | 72 +++++++++++++++++++----------------- | ||
40 | target/arm/helper-a64.c | 4 +- | ||
41 | target/hppa/op_helper.c | 2 +- | ||
42 | target/i386/tcg/mem_helper.c | 2 +- | ||
43 | target/s390x/mem_helper.c | 4 +- | ||
44 | 20 files changed, 154 insertions(+), 137 deletions(-) | ||
24 | 45 | ||
25 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 46 | diff --git a/bsd-user/qemu.h b/bsd-user/qemu.h |
26 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/target/arm/cpu.h | 48 | --- a/bsd-user/qemu.h |
28 | +++ b/target/arm/cpu.h | 49 | +++ b/bsd-user/qemu.h |
29 | @@ -XXX,XX +XXX,XX @@ FIELD(ID_MMFR4, LSM, 20, 4) | 50 | @@ -XXX,XX +XXX,XX @@ static inline void *lock_user(int type, abi_ulong guest_addr, long len, int copy |
30 | FIELD(ID_MMFR4, CCIDX, 24, 4) | 51 | void *addr; |
31 | FIELD(ID_MMFR4, EVT, 28, 4) | 52 | addr = g_malloc(len); |
32 | 53 | if (copy) | |
33 | +FIELD(ID_PFR0, STATE0, 0, 4) | 54 | - memcpy(addr, g2h(guest_addr), len); |
34 | +FIELD(ID_PFR0, STATE1, 4, 4) | 55 | + memcpy(addr, g2h_untagged(guest_addr), len); |
35 | +FIELD(ID_PFR0, STATE2, 8, 4) | 56 | else |
36 | +FIELD(ID_PFR0, STATE3, 12, 4) | 57 | memset(addr, 0, len); |
37 | +FIELD(ID_PFR0, CSV2, 16, 4) | 58 | return addr; |
38 | +FIELD(ID_PFR0, AMU, 20, 4) | 59 | } |
39 | +FIELD(ID_PFR0, DIT, 24, 4) | 60 | #else |
40 | +FIELD(ID_PFR0, RAS, 28, 4) | 61 | - return g2h(guest_addr); |
41 | + | 62 | + return g2h_untagged(guest_addr); |
42 | FIELD(ID_PFR1, PROGMOD, 0, 4) | 63 | #endif |
43 | FIELD(ID_PFR1, SECURITY, 4, 4) | 64 | } |
44 | FIELD(ID_PFR1, MPROGMOD, 8, 4) | 65 | |
45 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id) | 66 | @@ -XXX,XX +XXX,XX @@ static inline void unlock_user(void *host_ptr, abi_ulong guest_addr, |
46 | return FIELD_EX32(id->id_isar6, ID_ISAR6, SPECRES) != 0; | 67 | #ifdef DEBUG_REMAP |
47 | } | 68 | if (!host_ptr) |
48 | 69 | return; | |
49 | +static inline bool isar_feature_aa32_ras(const ARMISARegisters *id) | 70 | - if (host_ptr == g2h(guest_addr)) |
71 | + if (host_ptr == g2h_untagged(guest_addr)) | ||
72 | return; | ||
73 | if (len > 0) | ||
74 | - memcpy(g2h(guest_addr), host_ptr, len); | ||
75 | + memcpy(g2h_untagged(guest_addr), host_ptr, len); | ||
76 | g_free(host_ptr); | ||
77 | #endif | ||
78 | } | ||
79 | diff --git a/include/exec/cpu_ldst.h b/include/exec/cpu_ldst.h | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/include/exec/cpu_ldst.h | ||
82 | +++ b/include/exec/cpu_ldst.h | ||
83 | @@ -XXX,XX +XXX,XX @@ static inline abi_ptr cpu_untagged_addr(CPUState *cs, abi_ptr x) | ||
84 | #endif | ||
85 | |||
86 | /* All direct uses of g2h and h2g need to go away for usermode softmmu. */ | ||
87 | -#define g2h(x) ((void *)((uintptr_t)(abi_ptr)(x) + guest_base)) | ||
88 | +static inline void *g2h_untagged(abi_ptr x) | ||
50 | +{ | 89 | +{ |
51 | + return FIELD_EX32(id->id_pfr0, ID_PFR0, RAS) != 0; | 90 | + return (void *)((uintptr_t)(x) + guest_base); |
52 | +} | 91 | +} |
53 | + | 92 | + |
54 | static inline bool isar_feature_aa32_mprofile(const ARMISARegisters *id) | 93 | +static inline void *g2h(CPUState *cs, abi_ptr x) |
94 | +{ | ||
95 | + return g2h_untagged(cpu_untagged_addr(cs, x)); | ||
96 | +} | ||
97 | |||
98 | static inline bool guest_addr_valid(abi_ulong x) | ||
55 | { | 99 | { |
56 | return FIELD_EX32(id->id_pfr1, ID_PFR1, MPROGMOD) != 0; | 100 | @@ -XXX,XX +XXX,XX @@ static inline int cpu_ldsw_code(CPUArchState *env, abi_ptr addr) |
57 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | 101 | static inline void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, |
58 | index XXXXXXX..XXXXXXX 100644 | 102 | MMUAccessType access_type, int mmu_idx) |
59 | --- a/target/arm/t32.decode | 103 | { |
60 | +++ b/target/arm/t32.decode | 104 | - return g2h(addr); |
61 | @@ -XXX,XX +XXX,XX @@ CLZ 1111 1010 1011 ---- 1111 .... 1000 .... @rdm | 105 | + return g2h(env_cpu(env), addr); |
62 | # SEV 1111 0011 1010 1111 1000 0000 0000 0100 | 106 | } |
63 | # SEVL 1111 0011 1010 1111 1000 0000 0000 0101 | 107 | #else |
64 | 108 | void *tlb_vaddr_to_host(CPUArchState *env, abi_ptr addr, | |
65 | + # For M-profile minimal-RAS ESB can be a NOP, which is the | 109 | diff --git a/include/exec/exec-all.h b/include/exec/exec-all.h |
66 | + # default behaviour since it is in the hint space. | 110 | index XXXXXXX..XXXXXXX 100644 |
67 | + # ESB 1111 0011 1010 1111 1000 0000 0001 0000 | 111 | --- a/include/exec/exec-all.h |
68 | + | 112 | +++ b/include/exec/exec-all.h |
69 | # The canonical nop ends in 0000 0000, but the whole rest | 113 | @@ -XXX,XX +XXX,XX @@ static inline tb_page_addr_t get_page_addr_code_hostp(CPUArchState *env, |
70 | # of the space is "reserved hint, behaves as nop". | 114 | void **hostp) |
71 | NOP 1111 0011 1010 1111 1000 0000 ---- ---- | 115 | { |
72 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 116 | if (hostp) { |
73 | index XXXXXXX..XXXXXXX 100644 | 117 | - *hostp = g2h(addr); |
74 | --- a/hw/intc/armv7m_nvic.c | 118 | + *hostp = g2h_untagged(addr); |
75 | +++ b/hw/intc/armv7m_nvic.c | 119 | } |
76 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 120 | return addr; |
77 | return 0; | 121 | } |
78 | } | 122 | diff --git a/linux-user/qemu.h b/linux-user/qemu.h |
79 | return cpu->env.v7m.sfar; | 123 | index XXXXXXX..XXXXXXX 100644 |
80 | + case 0xf04: /* RFSR */ | 124 | --- a/linux-user/qemu.h |
81 | + if (!cpu_isar_feature(aa32_ras, cpu)) { | 125 | +++ b/linux-user/qemu.h |
82 | + goto bad_offset; | 126 | @@ -XXX,XX +XXX,XX @@ static inline void *lock_user(int type, abi_ulong guest_addr, long len, int copy |
83 | + } | 127 | return addr; |
84 | + /* We provide minimal-RAS only: RFSR is RAZ/WI */ | 128 | } |
85 | + return 0; | 129 | #else |
86 | case 0xf34: /* FPCCR */ | 130 | - return g2h(guest_addr); |
87 | if (!cpu_isar_feature(aa32_vfp_simd, cpu)) { | 131 | + return g2h_untagged(guest_addr); |
88 | return 0; | 132 | #endif |
89 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 133 | } |
90 | R_V7M_AIRCR_PRIGROUP_SHIFT, | 134 | |
91 | R_V7M_AIRCR_PRIGROUP_LENGTH); | 135 | @@ -XXX,XX +XXX,XX @@ static inline void unlock_user(void *host_ptr, abi_ulong guest_addr, |
136 | #ifdef DEBUG_REMAP | ||
137 | if (!host_ptr) | ||
138 | return; | ||
139 | - if (host_ptr == g2h(guest_addr)) | ||
140 | + if (host_ptr == g2h_untagged(guest_addr)) | ||
141 | return; | ||
142 | if (len > 0) | ||
143 | - memcpy(g2h(guest_addr), host_ptr, len); | ||
144 | + memcpy(g2h_untagged(guest_addr), host_ptr, len); | ||
145 | g_free(host_ptr); | ||
146 | #endif | ||
147 | } | ||
148 | diff --git a/accel/tcg/translate-all.c b/accel/tcg/translate-all.c | ||
149 | index XXXXXXX..XXXXXXX 100644 | ||
150 | --- a/accel/tcg/translate-all.c | ||
151 | +++ b/accel/tcg/translate-all.c | ||
152 | @@ -XXX,XX +XXX,XX @@ static inline void tb_page_add(PageDesc *p, TranslationBlock *tb, | ||
153 | prot |= p2->flags; | ||
154 | p2->flags &= ~PAGE_WRITE; | ||
155 | } | ||
156 | - mprotect(g2h(page_addr), qemu_host_page_size, | ||
157 | + mprotect(g2h_untagged(page_addr), qemu_host_page_size, | ||
158 | (prot & PAGE_BITS) & ~PAGE_WRITE); | ||
159 | if (DEBUG_TB_INVALIDATE_GATE) { | ||
160 | printf("protecting code page: 0x" TB_PAGE_ADDR_FMT "\n", page_addr); | ||
161 | @@ -XXX,XX +XXX,XX @@ int page_unprotect(target_ulong address, uintptr_t pc) | ||
162 | } | ||
163 | #endif | ||
92 | } | 164 | } |
93 | + /* AIRCR.IESB is RAZ/WI because we implement only minimal RAS */ | 165 | - mprotect((void *)g2h(host_start), qemu_host_page_size, |
94 | if (attrs.secure) { | 166 | + mprotect((void *)g2h_untagged(host_start), qemu_host_page_size, |
95 | /* These bits are only writable by secure */ | 167 | prot & PAGE_BITS); |
96 | cpu->env.v7m.aircr = value & | 168 | } |
97 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | 169 | mmap_unlock(); |
98 | } | 170 | diff --git a/accel/tcg/user-exec.c b/accel/tcg/user-exec.c |
171 | index XXXXXXX..XXXXXXX 100644 | ||
172 | --- a/accel/tcg/user-exec.c | ||
173 | +++ b/accel/tcg/user-exec.c | ||
174 | @@ -XXX,XX +XXX,XX @@ int probe_access_flags(CPUArchState *env, target_ulong addr, | ||
175 | int flags; | ||
176 | |||
177 | flags = probe_access_internal(env, addr, 0, access_type, nonfault, ra); | ||
178 | - *phost = flags ? NULL : g2h(addr); | ||
179 | + *phost = flags ? NULL : g2h(env_cpu(env), addr); | ||
180 | return flags; | ||
181 | } | ||
182 | |||
183 | @@ -XXX,XX +XXX,XX @@ void *probe_access(CPUArchState *env, target_ulong addr, int size, | ||
184 | flags = probe_access_internal(env, addr, size, access_type, false, ra); | ||
185 | g_assert(flags == 0); | ||
186 | |||
187 | - return size ? g2h(addr) : NULL; | ||
188 | + return size ? g2h(env_cpu(env), addr) : NULL; | ||
189 | } | ||
190 | |||
191 | #if defined(__i386__) | ||
192 | @@ -XXX,XX +XXX,XX @@ uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr) | ||
193 | uint16_t meminfo = trace_mem_get_info(MO_UB, MMU_USER_IDX, false); | ||
194 | |||
195 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
196 | - ret = ldub_p(g2h(ptr)); | ||
197 | + ret = ldub_p(g2h(env_cpu(env), ptr)); | ||
198 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
199 | return ret; | ||
200 | } | ||
201 | @@ -XXX,XX +XXX,XX @@ int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr) | ||
202 | uint16_t meminfo = trace_mem_get_info(MO_SB, MMU_USER_IDX, false); | ||
203 | |||
204 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
205 | - ret = ldsb_p(g2h(ptr)); | ||
206 | + ret = ldsb_p(g2h(env_cpu(env), ptr)); | ||
207 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
208 | return ret; | ||
209 | } | ||
210 | @@ -XXX,XX +XXX,XX @@ uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr) | ||
211 | uint16_t meminfo = trace_mem_get_info(MO_BEUW, MMU_USER_IDX, false); | ||
212 | |||
213 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
214 | - ret = lduw_be_p(g2h(ptr)); | ||
215 | + ret = lduw_be_p(g2h(env_cpu(env), ptr)); | ||
216 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
217 | return ret; | ||
218 | } | ||
219 | @@ -XXX,XX +XXX,XX @@ int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr) | ||
220 | uint16_t meminfo = trace_mem_get_info(MO_BESW, MMU_USER_IDX, false); | ||
221 | |||
222 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
223 | - ret = ldsw_be_p(g2h(ptr)); | ||
224 | + ret = ldsw_be_p(g2h(env_cpu(env), ptr)); | ||
225 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
226 | return ret; | ||
227 | } | ||
228 | @@ -XXX,XX +XXX,XX @@ uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr) | ||
229 | uint16_t meminfo = trace_mem_get_info(MO_BEUL, MMU_USER_IDX, false); | ||
230 | |||
231 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
232 | - ret = ldl_be_p(g2h(ptr)); | ||
233 | + ret = ldl_be_p(g2h(env_cpu(env), ptr)); | ||
234 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
235 | return ret; | ||
236 | } | ||
237 | @@ -XXX,XX +XXX,XX @@ uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr) | ||
238 | uint16_t meminfo = trace_mem_get_info(MO_BEQ, MMU_USER_IDX, false); | ||
239 | |||
240 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
241 | - ret = ldq_be_p(g2h(ptr)); | ||
242 | + ret = ldq_be_p(g2h(env_cpu(env), ptr)); | ||
243 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
244 | return ret; | ||
245 | } | ||
246 | @@ -XXX,XX +XXX,XX @@ uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr) | ||
247 | uint16_t meminfo = trace_mem_get_info(MO_LEUW, MMU_USER_IDX, false); | ||
248 | |||
249 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
250 | - ret = lduw_le_p(g2h(ptr)); | ||
251 | + ret = lduw_le_p(g2h(env_cpu(env), ptr)); | ||
252 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
253 | return ret; | ||
254 | } | ||
255 | @@ -XXX,XX +XXX,XX @@ int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr) | ||
256 | uint16_t meminfo = trace_mem_get_info(MO_LESW, MMU_USER_IDX, false); | ||
257 | |||
258 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
259 | - ret = ldsw_le_p(g2h(ptr)); | ||
260 | + ret = ldsw_le_p(g2h(env_cpu(env), ptr)); | ||
261 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
262 | return ret; | ||
263 | } | ||
264 | @@ -XXX,XX +XXX,XX @@ uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr) | ||
265 | uint16_t meminfo = trace_mem_get_info(MO_LEUL, MMU_USER_IDX, false); | ||
266 | |||
267 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
268 | - ret = ldl_le_p(g2h(ptr)); | ||
269 | + ret = ldl_le_p(g2h(env_cpu(env), ptr)); | ||
270 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
271 | return ret; | ||
272 | } | ||
273 | @@ -XXX,XX +XXX,XX @@ uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr) | ||
274 | uint16_t meminfo = trace_mem_get_info(MO_LEQ, MMU_USER_IDX, false); | ||
275 | |||
276 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
277 | - ret = ldq_le_p(g2h(ptr)); | ||
278 | + ret = ldq_le_p(g2h(env_cpu(env), ptr)); | ||
279 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
280 | return ret; | ||
281 | } | ||
282 | @@ -XXX,XX +XXX,XX @@ void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val) | ||
283 | uint16_t meminfo = trace_mem_get_info(MO_UB, MMU_USER_IDX, true); | ||
284 | |||
285 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
286 | - stb_p(g2h(ptr), val); | ||
287 | + stb_p(g2h(env_cpu(env), ptr), val); | ||
288 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
289 | } | ||
290 | |||
291 | @@ -XXX,XX +XXX,XX @@ void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val) | ||
292 | uint16_t meminfo = trace_mem_get_info(MO_BEUW, MMU_USER_IDX, true); | ||
293 | |||
294 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
295 | - stw_be_p(g2h(ptr), val); | ||
296 | + stw_be_p(g2h(env_cpu(env), ptr), val); | ||
297 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
298 | } | ||
299 | |||
300 | @@ -XXX,XX +XXX,XX @@ void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val) | ||
301 | uint16_t meminfo = trace_mem_get_info(MO_BEUL, MMU_USER_IDX, true); | ||
302 | |||
303 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
304 | - stl_be_p(g2h(ptr), val); | ||
305 | + stl_be_p(g2h(env_cpu(env), ptr), val); | ||
306 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
307 | } | ||
308 | |||
309 | @@ -XXX,XX +XXX,XX @@ void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val) | ||
310 | uint16_t meminfo = trace_mem_get_info(MO_BEQ, MMU_USER_IDX, true); | ||
311 | |||
312 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
313 | - stq_be_p(g2h(ptr), val); | ||
314 | + stq_be_p(g2h(env_cpu(env), ptr), val); | ||
315 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
316 | } | ||
317 | |||
318 | @@ -XXX,XX +XXX,XX @@ void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val) | ||
319 | uint16_t meminfo = trace_mem_get_info(MO_LEUW, MMU_USER_IDX, true); | ||
320 | |||
321 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
322 | - stw_le_p(g2h(ptr), val); | ||
323 | + stw_le_p(g2h(env_cpu(env), ptr), val); | ||
324 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
325 | } | ||
326 | |||
327 | @@ -XXX,XX +XXX,XX @@ void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val) | ||
328 | uint16_t meminfo = trace_mem_get_info(MO_LEUL, MMU_USER_IDX, true); | ||
329 | |||
330 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
331 | - stl_le_p(g2h(ptr), val); | ||
332 | + stl_le_p(g2h(env_cpu(env), ptr), val); | ||
333 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
334 | } | ||
335 | |||
336 | @@ -XXX,XX +XXX,XX @@ void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val) | ||
337 | uint16_t meminfo = trace_mem_get_info(MO_LEQ, MMU_USER_IDX, true); | ||
338 | |||
339 | trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo); | ||
340 | - stq_le_p(g2h(ptr), val); | ||
341 | + stq_le_p(g2h(env_cpu(env), ptr), val); | ||
342 | qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo); | ||
343 | } | ||
344 | |||
345 | @@ -XXX,XX +XXX,XX @@ uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr ptr) | ||
346 | uint32_t ret; | ||
347 | |||
348 | set_helper_retaddr(1); | ||
349 | - ret = ldub_p(g2h(ptr)); | ||
350 | + ret = ldub_p(g2h_untagged(ptr)); | ||
351 | clear_helper_retaddr(); | ||
352 | return ret; | ||
353 | } | ||
354 | @@ -XXX,XX +XXX,XX @@ uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr ptr) | ||
355 | uint32_t ret; | ||
356 | |||
357 | set_helper_retaddr(1); | ||
358 | - ret = lduw_p(g2h(ptr)); | ||
359 | + ret = lduw_p(g2h_untagged(ptr)); | ||
360 | clear_helper_retaddr(); | ||
361 | return ret; | ||
362 | } | ||
363 | @@ -XXX,XX +XXX,XX @@ uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr ptr) | ||
364 | uint32_t ret; | ||
365 | |||
366 | set_helper_retaddr(1); | ||
367 | - ret = ldl_p(g2h(ptr)); | ||
368 | + ret = ldl_p(g2h_untagged(ptr)); | ||
369 | clear_helper_retaddr(); | ||
370 | return ret; | ||
371 | } | ||
372 | @@ -XXX,XX +XXX,XX @@ uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr ptr) | ||
373 | uint64_t ret; | ||
374 | |||
375 | set_helper_retaddr(1); | ||
376 | - ret = ldq_p(g2h(ptr)); | ||
377 | + ret = ldq_p(g2h_untagged(ptr)); | ||
378 | clear_helper_retaddr(); | ||
379 | return ret; | ||
380 | } | ||
381 | @@ -XXX,XX +XXX,XX @@ static void *atomic_mmu_lookup(CPUArchState *env, target_ulong addr, | ||
382 | if (unlikely(addr & (size - 1))) { | ||
383 | cpu_loop_exit_atomic(env_cpu(env), retaddr); | ||
384 | } | ||
385 | - void *ret = g2h(addr); | ||
386 | + void *ret = g2h(env_cpu(env), addr); | ||
387 | set_helper_retaddr(retaddr); | ||
388 | return ret; | ||
389 | } | ||
390 | diff --git a/bsd-user/elfload.c b/bsd-user/elfload.c | ||
391 | index XXXXXXX..XXXXXXX 100644 | ||
392 | --- a/bsd-user/elfload.c | ||
393 | +++ b/bsd-user/elfload.c | ||
394 | @@ -XXX,XX +XXX,XX @@ static void padzero(abi_ulong elf_bss, abi_ulong last_bss) | ||
395 | end_addr1 = REAL_HOST_PAGE_ALIGN(elf_bss); | ||
396 | end_addr = HOST_PAGE_ALIGN(elf_bss); | ||
397 | if (end_addr1 < end_addr) { | ||
398 | - mmap((void *)g2h(end_addr1), end_addr - end_addr1, | ||
399 | + mmap((void *)g2h_untagged(end_addr1), end_addr - end_addr1, | ||
400 | PROT_READ|PROT_WRITE|PROT_EXEC, | ||
401 | MAP_FIXED|MAP_PRIVATE|MAP_ANON, -1, 0); | ||
402 | } | ||
403 | diff --git a/bsd-user/main.c b/bsd-user/main.c | ||
404 | index XXXXXXX..XXXXXXX 100644 | ||
405 | --- a/bsd-user/main.c | ||
406 | +++ b/bsd-user/main.c | ||
407 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | ||
408 | env->idt.base = target_mmap(0, sizeof(uint64_t) * (env->idt.limit + 1), | ||
409 | PROT_READ|PROT_WRITE, | ||
410 | MAP_ANONYMOUS|MAP_PRIVATE, -1, 0); | ||
411 | - idt_table = g2h(env->idt.base); | ||
412 | + idt_table = g2h_untagged(env->idt.base); | ||
413 | set_idt(0, 0); | ||
414 | set_idt(1, 0); | ||
415 | set_idt(2, 0); | ||
416 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | ||
417 | PROT_READ|PROT_WRITE, | ||
418 | MAP_ANONYMOUS|MAP_PRIVATE, -1, 0); | ||
419 | env->gdt.limit = sizeof(uint64_t) * TARGET_GDT_ENTRIES - 1; | ||
420 | - gdt_table = g2h(env->gdt.base); | ||
421 | + gdt_table = g2h_untagged(env->gdt.base); | ||
422 | #ifdef TARGET_ABI32 | ||
423 | write_dt(&gdt_table[__USER_CS >> 3], 0, 0xfffff, | ||
424 | DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK | | ||
425 | diff --git a/bsd-user/mmap.c b/bsd-user/mmap.c | ||
426 | index XXXXXXX..XXXXXXX 100644 | ||
427 | --- a/bsd-user/mmap.c | ||
428 | +++ b/bsd-user/mmap.c | ||
429 | @@ -XXX,XX +XXX,XX @@ int target_mprotect(abi_ulong start, abi_ulong len, int prot) | ||
430 | } | ||
431 | end = host_end; | ||
432 | } | ||
433 | - ret = mprotect(g2h(host_start), qemu_host_page_size, prot1 & PAGE_BITS); | ||
434 | + ret = mprotect(g2h_untagged(host_start), | ||
435 | + qemu_host_page_size, prot1 & PAGE_BITS); | ||
436 | if (ret != 0) | ||
437 | goto error; | ||
438 | host_start += qemu_host_page_size; | ||
439 | @@ -XXX,XX +XXX,XX @@ int target_mprotect(abi_ulong start, abi_ulong len, int prot) | ||
440 | for(addr = end; addr < host_end; addr += TARGET_PAGE_SIZE) { | ||
441 | prot1 |= page_get_flags(addr); | ||
442 | } | ||
443 | - ret = mprotect(g2h(host_end - qemu_host_page_size), qemu_host_page_size, | ||
444 | - prot1 & PAGE_BITS); | ||
445 | + ret = mprotect(g2h_untagged(host_end - qemu_host_page_size), | ||
446 | + qemu_host_page_size, prot1 & PAGE_BITS); | ||
447 | if (ret != 0) | ||
448 | goto error; | ||
449 | host_end -= qemu_host_page_size; | ||
450 | @@ -XXX,XX +XXX,XX @@ int target_mprotect(abi_ulong start, abi_ulong len, int prot) | ||
451 | |||
452 | /* handle the pages in the middle */ | ||
453 | if (host_start < host_end) { | ||
454 | - ret = mprotect(g2h(host_start), host_end - host_start, prot); | ||
455 | + ret = mprotect(g2h_untagged(host_start), host_end - host_start, prot); | ||
456 | if (ret != 0) | ||
457 | goto error; | ||
458 | } | ||
459 | @@ -XXX,XX +XXX,XX @@ static int mmap_frag(abi_ulong real_start, | ||
460 | int prot1, prot_new; | ||
461 | |||
462 | real_end = real_start + qemu_host_page_size; | ||
463 | - host_start = g2h(real_start); | ||
464 | + host_start = g2h_untagged(real_start); | ||
465 | |||
466 | /* get the protection of the target pages outside the mapping */ | ||
467 | prot1 = 0; | ||
468 | @@ -XXX,XX +XXX,XX @@ static int mmap_frag(abi_ulong real_start, | ||
469 | mprotect(host_start, qemu_host_page_size, prot1 | PROT_WRITE); | ||
470 | |||
471 | /* read the corresponding file data */ | ||
472 | - pread(fd, g2h(start), end - start, offset); | ||
473 | + pread(fd, g2h_untagged(start), end - start, offset); | ||
474 | |||
475 | /* put final protection */ | ||
476 | if (prot_new != (prot1 | PROT_WRITE)) | ||
477 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int prot, | ||
478 | /* Note: we prefer to control the mapping address. It is | ||
479 | especially important if qemu_host_page_size > | ||
480 | qemu_real_host_page_size */ | ||
481 | - p = mmap(g2h(mmap_start), | ||
482 | + p = mmap(g2h_untagged(mmap_start), | ||
483 | host_len, prot, flags | MAP_FIXED, fd, host_offset); | ||
484 | if (p == MAP_FAILED) | ||
485 | goto fail; | ||
486 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int prot, | ||
487 | -1, 0); | ||
488 | if (retaddr == -1) | ||
489 | goto fail; | ||
490 | - pread(fd, g2h(start), len, offset); | ||
491 | + pread(fd, g2h_untagged(start), len, offset); | ||
492 | if (!(prot & PROT_WRITE)) { | ||
493 | ret = target_mprotect(start, len, prot); | ||
494 | if (ret != 0) { | ||
495 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int prot, | ||
496 | offset1 = 0; | ||
497 | else | ||
498 | offset1 = offset + real_start - start; | ||
499 | - p = mmap(g2h(real_start), real_end - real_start, | ||
500 | + p = mmap(g2h_untagged(real_start), real_end - real_start, | ||
501 | prot, flags, fd, offset1); | ||
502 | if (p == MAP_FAILED) | ||
503 | goto fail; | ||
504 | @@ -XXX,XX +XXX,XX @@ int target_munmap(abi_ulong start, abi_ulong len) | ||
505 | ret = 0; | ||
506 | /* unmap what we can */ | ||
507 | if (real_start < real_end) { | ||
508 | - ret = munmap(g2h(real_start), real_end - real_start); | ||
509 | + ret = munmap(g2h_untagged(real_start), real_end - real_start); | ||
510 | } | ||
511 | |||
512 | if (ret == 0) | ||
513 | @@ -XXX,XX +XXX,XX @@ int target_msync(abi_ulong start, abi_ulong len, int flags) | ||
514 | return 0; | ||
515 | |||
516 | start &= qemu_host_page_mask; | ||
517 | - return msync(g2h(start), end - start, flags); | ||
518 | + return msync(g2h_untagged(start), end - start, flags); | ||
519 | } | ||
520 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
521 | index XXXXXXX..XXXXXXX 100644 | ||
522 | --- a/linux-user/elfload.c | ||
523 | +++ b/linux-user/elfload.c | ||
524 | @@ -XXX,XX +XXX,XX @@ enum { | ||
525 | |||
526 | static bool init_guest_commpage(void) | ||
527 | { | ||
528 | - void *want = g2h(ARM_COMMPAGE & -qemu_host_page_size); | ||
529 | + void *want = g2h_untagged(ARM_COMMPAGE & -qemu_host_page_size); | ||
530 | void *addr = mmap(want, qemu_host_page_size, PROT_READ | PROT_WRITE, | ||
531 | MAP_ANONYMOUS | MAP_PRIVATE | MAP_FIXED, -1, 0); | ||
532 | |||
533 | @@ -XXX,XX +XXX,XX @@ static bool init_guest_commpage(void) | ||
534 | } | ||
535 | |||
536 | /* Set kernel helper versions; rest of page is 0. */ | ||
537 | - __put_user(5, (uint32_t *)g2h(0xffff0ffcu)); | ||
538 | + __put_user(5, (uint32_t *)g2h_untagged(0xffff0ffcu)); | ||
539 | |||
540 | if (mprotect(addr, qemu_host_page_size, PROT_READ)) { | ||
541 | perror("Protecting guest commpage"); | ||
542 | @@ -XXX,XX +XXX,XX @@ static void zero_bss(abi_ulong elf_bss, abi_ulong last_bss, int prot) | ||
543 | here is still actually needed. For now, continue with it, | ||
544 | but merge it with the "normal" mmap that would allocate the bss. */ | ||
545 | |||
546 | - host_start = (uintptr_t) g2h(elf_bss); | ||
547 | - host_end = (uintptr_t) g2h(last_bss); | ||
548 | + host_start = (uintptr_t) g2h_untagged(elf_bss); | ||
549 | + host_end = (uintptr_t) g2h_untagged(last_bss); | ||
550 | host_map_start = REAL_HOST_PAGE_ALIGN(host_start); | ||
551 | |||
552 | if (host_map_start < host_end) { | ||
553 | @@ -XXX,XX +XXX,XX @@ static void pgb_have_guest_base(const char *image_name, abi_ulong guest_loaddr, | ||
554 | } | ||
555 | |||
556 | /* Reserve the address space for the binary, or reserved_va. */ | ||
557 | - test = g2h(guest_loaddr); | ||
558 | + test = g2h_untagged(guest_loaddr); | ||
559 | addr = mmap(test, guest_hiaddr - guest_loaddr, PROT_NONE, flags, -1, 0); | ||
560 | if (test != addr) { | ||
561 | pgb_fail_in_use(image_name); | ||
562 | @@ -XXX,XX +XXX,XX @@ static void pgb_reserved_va(const char *image_name, abi_ulong guest_loaddr, | ||
563 | |||
564 | /* Reserve the memory on the host. */ | ||
565 | assert(guest_base != 0); | ||
566 | - test = g2h(0); | ||
567 | + test = g2h_untagged(0); | ||
568 | addr = mmap(test, reserved_va, PROT_NONE, flags, -1, 0); | ||
569 | if (addr == MAP_FAILED || addr != test) { | ||
570 | error_report("Unable to reserve 0x%lx bytes of virtual address " | ||
571 | diff --git a/linux-user/flatload.c b/linux-user/flatload.c | ||
572 | index XXXXXXX..XXXXXXX 100644 | ||
573 | --- a/linux-user/flatload.c | ||
574 | +++ b/linux-user/flatload.c | ||
575 | @@ -XXX,XX +XXX,XX @@ static int load_flat_file(struct linux_binprm * bprm, | ||
576 | } | ||
577 | |||
578 | /* zero the BSS. */ | ||
579 | - memset(g2h(datapos + data_len), 0, bss_len); | ||
580 | + memset(g2h_untagged(datapos + data_len), 0, bss_len); | ||
581 | |||
582 | return 0; | ||
583 | } | ||
584 | diff --git a/linux-user/hppa/cpu_loop.c b/linux-user/hppa/cpu_loop.c | ||
585 | index XXXXXXX..XXXXXXX 100644 | ||
586 | --- a/linux-user/hppa/cpu_loop.c | ||
587 | +++ b/linux-user/hppa/cpu_loop.c | ||
588 | @@ -XXX,XX +XXX,XX @@ | ||
589 | |||
590 | static abi_ulong hppa_lws(CPUHPPAState *env) | ||
591 | { | ||
592 | + CPUState *cs = env_cpu(env); | ||
593 | uint32_t which = env->gr[20]; | ||
594 | abi_ulong addr = env->gr[26]; | ||
595 | abi_ulong old = env->gr[25]; | ||
596 | @@ -XXX,XX +XXX,XX @@ static abi_ulong hppa_lws(CPUHPPAState *env) | ||
597 | } | ||
598 | old = tswap32(old); | ||
599 | new = tswap32(new); | ||
600 | - ret = qatomic_cmpxchg((uint32_t *)g2h(addr), old, new); | ||
601 | + ret = qatomic_cmpxchg((uint32_t *)g2h(cs, addr), old, new); | ||
602 | ret = tswap32(ret); | ||
99 | break; | 603 | break; |
100 | } | 604 | |
101 | + case 0xf04: /* RFSR */ | 605 | @@ -XXX,XX +XXX,XX @@ static abi_ulong hppa_lws(CPUHPPAState *env) |
102 | + if (!cpu_isar_feature(aa32_ras, cpu)) { | 606 | can be host-endian as well. */ |
103 | + goto bad_offset; | 607 | switch (size) { |
104 | + } | 608 | case 0: |
105 | + /* We provide minimal-RAS only: RFSR is RAZ/WI */ | 609 | - old = *(uint8_t *)g2h(old); |
106 | + break; | 610 | - new = *(uint8_t *)g2h(new); |
107 | case 0xf34: /* FPCCR */ | 611 | - ret = qatomic_cmpxchg((uint8_t *)g2h(addr), old, new); |
108 | if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | 612 | + old = *(uint8_t *)g2h(cs, old); |
109 | /* Not all bits here are banked. */ | 613 | + new = *(uint8_t *)g2h(cs, new); |
614 | + ret = qatomic_cmpxchg((uint8_t *)g2h(cs, addr), old, new); | ||
615 | ret = ret != old; | ||
616 | break; | ||
617 | case 1: | ||
618 | - old = *(uint16_t *)g2h(old); | ||
619 | - new = *(uint16_t *)g2h(new); | ||
620 | - ret = qatomic_cmpxchg((uint16_t *)g2h(addr), old, new); | ||
621 | + old = *(uint16_t *)g2h(cs, old); | ||
622 | + new = *(uint16_t *)g2h(cs, new); | ||
623 | + ret = qatomic_cmpxchg((uint16_t *)g2h(cs, addr), old, new); | ||
624 | ret = ret != old; | ||
625 | break; | ||
626 | case 2: | ||
627 | - old = *(uint32_t *)g2h(old); | ||
628 | - new = *(uint32_t *)g2h(new); | ||
629 | - ret = qatomic_cmpxchg((uint32_t *)g2h(addr), old, new); | ||
630 | + old = *(uint32_t *)g2h(cs, old); | ||
631 | + new = *(uint32_t *)g2h(cs, new); | ||
632 | + ret = qatomic_cmpxchg((uint32_t *)g2h(cs, addr), old, new); | ||
633 | ret = ret != old; | ||
634 | break; | ||
635 | case 3: | ||
636 | { | ||
637 | uint64_t o64, n64, r64; | ||
638 | - o64 = *(uint64_t *)g2h(old); | ||
639 | - n64 = *(uint64_t *)g2h(new); | ||
640 | + o64 = *(uint64_t *)g2h(cs, old); | ||
641 | + n64 = *(uint64_t *)g2h(cs, new); | ||
642 | #ifdef CONFIG_ATOMIC64 | ||
643 | - r64 = qatomic_cmpxchg__nocheck((uint64_t *)g2h(addr), | ||
644 | + r64 = qatomic_cmpxchg__nocheck((uint64_t *)g2h(cs, addr), | ||
645 | o64, n64); | ||
646 | ret = r64 != o64; | ||
647 | #else | ||
648 | start_exclusive(); | ||
649 | - r64 = *(uint64_t *)g2h(addr); | ||
650 | + r64 = *(uint64_t *)g2h(cs, addr); | ||
651 | ret = 1; | ||
652 | if (r64 == o64) { | ||
653 | - *(uint64_t *)g2h(addr) = n64; | ||
654 | + *(uint64_t *)g2h(cs, addr) = n64; | ||
655 | ret = 0; | ||
656 | } | ||
657 | end_exclusive(); | ||
658 | diff --git a/linux-user/i386/cpu_loop.c b/linux-user/i386/cpu_loop.c | ||
659 | index XXXXXXX..XXXXXXX 100644 | ||
660 | --- a/linux-user/i386/cpu_loop.c | ||
661 | +++ b/linux-user/i386/cpu_loop.c | ||
662 | @@ -XXX,XX +XXX,XX @@ void target_cpu_copy_regs(CPUArchState *env, struct target_pt_regs *regs) | ||
663 | env->idt.base = target_mmap(0, sizeof(uint64_t) * (env->idt.limit + 1), | ||
664 | PROT_READ|PROT_WRITE, | ||
665 | MAP_ANONYMOUS|MAP_PRIVATE, -1, 0); | ||
666 | - idt_table = g2h(env->idt.base); | ||
667 | + idt_table = g2h_untagged(env->idt.base); | ||
668 | set_idt(0, 0); | ||
669 | set_idt(1, 0); | ||
670 | set_idt(2, 0); | ||
671 | @@ -XXX,XX +XXX,XX @@ void target_cpu_copy_regs(CPUArchState *env, struct target_pt_regs *regs) | ||
672 | PROT_READ|PROT_WRITE, | ||
673 | MAP_ANONYMOUS|MAP_PRIVATE, -1, 0); | ||
674 | env->gdt.limit = sizeof(uint64_t) * TARGET_GDT_ENTRIES - 1; | ||
675 | - gdt_table = g2h(env->gdt.base); | ||
676 | + gdt_table = g2h_untagged(env->gdt.base); | ||
677 | #ifdef TARGET_ABI32 | ||
678 | write_dt(&gdt_table[__USER_CS >> 3], 0, 0xfffff, | ||
679 | DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK | | ||
680 | diff --git a/linux-user/mmap.c b/linux-user/mmap.c | ||
681 | index XXXXXXX..XXXXXXX 100644 | ||
682 | --- a/linux-user/mmap.c | ||
683 | +++ b/linux-user/mmap.c | ||
684 | @@ -XXX,XX +XXX,XX @@ int target_mprotect(abi_ulong start, abi_ulong len, int target_prot) | ||
685 | } | ||
686 | end = host_end; | ||
687 | } | ||
688 | - ret = mprotect(g2h(host_start), qemu_host_page_size, | ||
689 | + ret = mprotect(g2h_untagged(host_start), qemu_host_page_size, | ||
690 | prot1 & PAGE_BITS); | ||
691 | if (ret != 0) { | ||
692 | goto error; | ||
693 | @@ -XXX,XX +XXX,XX @@ int target_mprotect(abi_ulong start, abi_ulong len, int target_prot) | ||
694 | for (addr = end; addr < host_end; addr += TARGET_PAGE_SIZE) { | ||
695 | prot1 |= page_get_flags(addr); | ||
696 | } | ||
697 | - ret = mprotect(g2h(host_end - qemu_host_page_size), | ||
698 | + ret = mprotect(g2h_untagged(host_end - qemu_host_page_size), | ||
699 | qemu_host_page_size, prot1 & PAGE_BITS); | ||
700 | if (ret != 0) { | ||
701 | goto error; | ||
702 | @@ -XXX,XX +XXX,XX @@ int target_mprotect(abi_ulong start, abi_ulong len, int target_prot) | ||
703 | |||
704 | /* handle the pages in the middle */ | ||
705 | if (host_start < host_end) { | ||
706 | - ret = mprotect(g2h(host_start), host_end - host_start, host_prot); | ||
707 | + ret = mprotect(g2h_untagged(host_start), | ||
708 | + host_end - host_start, host_prot); | ||
709 | if (ret != 0) { | ||
710 | goto error; | ||
711 | } | ||
712 | @@ -XXX,XX +XXX,XX @@ static int mmap_frag(abi_ulong real_start, | ||
713 | int prot1, prot_new; | ||
714 | |||
715 | real_end = real_start + qemu_host_page_size; | ||
716 | - host_start = g2h(real_start); | ||
717 | + host_start = g2h_untagged(real_start); | ||
718 | |||
719 | /* get the protection of the target pages outside the mapping */ | ||
720 | prot1 = 0; | ||
721 | @@ -XXX,XX +XXX,XX @@ static int mmap_frag(abi_ulong real_start, | ||
722 | mprotect(host_start, qemu_host_page_size, prot1 | PROT_WRITE); | ||
723 | |||
724 | /* read the corresponding file data */ | ||
725 | - if (pread(fd, g2h(start), end - start, offset) == -1) | ||
726 | + if (pread(fd, g2h_untagged(start), end - start, offset) == -1) | ||
727 | return -1; | ||
728 | |||
729 | /* put final protection */ | ||
730 | @@ -XXX,XX +XXX,XX @@ static int mmap_frag(abi_ulong real_start, | ||
731 | mprotect(host_start, qemu_host_page_size, prot_new); | ||
732 | } | ||
733 | if (prot_new & PROT_WRITE) { | ||
734 | - memset(g2h(start), 0, end - start); | ||
735 | + memset(g2h_untagged(start), 0, end - start); | ||
736 | } | ||
737 | } | ||
738 | return 0; | ||
739 | @@ -XXX,XX +XXX,XX @@ abi_ulong mmap_find_vma(abi_ulong start, abi_ulong size, abi_ulong align) | ||
740 | * - mremap() with MREMAP_FIXED flag | ||
741 | * - shmat() with SHM_REMAP flag | ||
742 | */ | ||
743 | - ptr = mmap(g2h(addr), size, PROT_NONE, | ||
744 | + ptr = mmap(g2h_untagged(addr), size, PROT_NONE, | ||
745 | MAP_ANONYMOUS|MAP_PRIVATE|MAP_NORESERVE, -1, 0); | ||
746 | |||
747 | /* ENOMEM, if host address space has no memory */ | ||
748 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int target_prot, | ||
749 | /* Note: we prefer to control the mapping address. It is | ||
750 | especially important if qemu_host_page_size > | ||
751 | qemu_real_host_page_size */ | ||
752 | - p = mmap(g2h(start), host_len, host_prot, | ||
753 | + p = mmap(g2h_untagged(start), host_len, host_prot, | ||
754 | flags | MAP_FIXED | MAP_ANONYMOUS, -1, 0); | ||
755 | if (p == MAP_FAILED) { | ||
756 | goto fail; | ||
757 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int target_prot, | ||
758 | /* update start so that it points to the file position at 'offset' */ | ||
759 | host_start = (unsigned long)p; | ||
760 | if (!(flags & MAP_ANONYMOUS)) { | ||
761 | - p = mmap(g2h(start), len, host_prot, | ||
762 | + p = mmap(g2h_untagged(start), len, host_prot, | ||
763 | flags | MAP_FIXED, fd, host_offset); | ||
764 | if (p == MAP_FAILED) { | ||
765 | - munmap(g2h(start), host_len); | ||
766 | + munmap(g2h_untagged(start), host_len); | ||
767 | goto fail; | ||
768 | } | ||
769 | host_start += offset - host_offset; | ||
770 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int target_prot, | ||
771 | -1, 0); | ||
772 | if (retaddr == -1) | ||
773 | goto fail; | ||
774 | - if (pread(fd, g2h(start), len, offset) == -1) | ||
775 | + if (pread(fd, g2h_untagged(start), len, offset) == -1) | ||
776 | goto fail; | ||
777 | if (!(host_prot & PROT_WRITE)) { | ||
778 | ret = target_mprotect(start, len, target_prot); | ||
779 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int target_prot, | ||
780 | offset1 = 0; | ||
781 | else | ||
782 | offset1 = offset + real_start - start; | ||
783 | - p = mmap(g2h(real_start), real_end - real_start, | ||
784 | + p = mmap(g2h_untagged(real_start), real_end - real_start, | ||
785 | host_prot, flags, fd, offset1); | ||
786 | if (p == MAP_FAILED) | ||
787 | goto fail; | ||
788 | @@ -XXX,XX +XXX,XX @@ static void mmap_reserve(abi_ulong start, abi_ulong size) | ||
789 | real_end -= qemu_host_page_size; | ||
790 | } | ||
791 | if (real_start != real_end) { | ||
792 | - mmap(g2h(real_start), real_end - real_start, PROT_NONE, | ||
793 | + mmap(g2h_untagged(real_start), real_end - real_start, PROT_NONE, | ||
794 | MAP_FIXED | MAP_ANONYMOUS | MAP_PRIVATE | MAP_NORESERVE, | ||
795 | -1, 0); | ||
796 | } | ||
797 | @@ -XXX,XX +XXX,XX @@ int target_munmap(abi_ulong start, abi_ulong len) | ||
798 | if (reserved_va) { | ||
799 | mmap_reserve(real_start, real_end - real_start); | ||
800 | } else { | ||
801 | - ret = munmap(g2h(real_start), real_end - real_start); | ||
802 | + ret = munmap(g2h_untagged(real_start), real_end - real_start); | ||
803 | } | ||
804 | } | ||
805 | |||
806 | @@ -XXX,XX +XXX,XX @@ abi_long target_mremap(abi_ulong old_addr, abi_ulong old_size, | ||
807 | mmap_lock(); | ||
808 | |||
809 | if (flags & MREMAP_FIXED) { | ||
810 | - host_addr = mremap(g2h(old_addr), old_size, new_size, | ||
811 | - flags, g2h(new_addr)); | ||
812 | + host_addr = mremap(g2h_untagged(old_addr), old_size, new_size, | ||
813 | + flags, g2h_untagged(new_addr)); | ||
814 | |||
815 | if (reserved_va && host_addr != MAP_FAILED) { | ||
816 | /* If new and old addresses overlap then the above mremap will | ||
817 | @@ -XXX,XX +XXX,XX @@ abi_long target_mremap(abi_ulong old_addr, abi_ulong old_size, | ||
818 | errno = ENOMEM; | ||
819 | host_addr = MAP_FAILED; | ||
820 | } else { | ||
821 | - host_addr = mremap(g2h(old_addr), old_size, new_size, | ||
822 | - flags | MREMAP_FIXED, g2h(mmap_start)); | ||
823 | + host_addr = mremap(g2h_untagged(old_addr), old_size, new_size, | ||
824 | + flags | MREMAP_FIXED, | ||
825 | + g2h_untagged(mmap_start)); | ||
826 | if (reserved_va) { | ||
827 | mmap_reserve(old_addr, old_size); | ||
828 | } | ||
829 | @@ -XXX,XX +XXX,XX @@ abi_long target_mremap(abi_ulong old_addr, abi_ulong old_size, | ||
830 | } | ||
831 | } | ||
832 | if (prot == 0) { | ||
833 | - host_addr = mremap(g2h(old_addr), old_size, new_size, flags); | ||
834 | + host_addr = mremap(g2h_untagged(old_addr), | ||
835 | + old_size, new_size, flags); | ||
836 | |||
837 | if (host_addr != MAP_FAILED) { | ||
838 | /* Check if address fits target address space */ | ||
839 | if (!guest_range_valid(h2g(host_addr), new_size)) { | ||
840 | /* Revert mremap() changes */ | ||
841 | - host_addr = mremap(g2h(old_addr), new_size, old_size, | ||
842 | - flags); | ||
843 | + host_addr = mremap(g2h_untagged(old_addr), | ||
844 | + new_size, old_size, flags); | ||
845 | errno = ENOMEM; | ||
846 | host_addr = MAP_FAILED; | ||
847 | } else if (reserved_va && old_size > new_size) { | ||
848 | diff --git a/linux-user/ppc/signal.c b/linux-user/ppc/signal.c | ||
849 | index XXXXXXX..XXXXXXX 100644 | ||
850 | --- a/linux-user/ppc/signal.c | ||
851 | +++ b/linux-user/ppc/signal.c | ||
852 | @@ -XXX,XX +XXX,XX @@ static void restore_user_regs(CPUPPCState *env, | ||
853 | uint64_t v_addr; | ||
854 | /* 64-bit needs to recover the pointer to the vectors from the frame */ | ||
855 | __get_user(v_addr, &frame->v_regs); | ||
856 | - v_regs = g2h(v_addr); | ||
857 | + v_regs = g2h(env_cpu(env), v_addr); | ||
858 | #else | ||
859 | v_regs = (ppc_avr_t *)frame->mc_vregs.altivec; | ||
860 | #endif | ||
861 | @@ -XXX,XX +XXX,XX @@ void setup_rt_frame(int sig, struct target_sigaction *ka, | ||
862 | if (get_ppc64_abi(image) < 2) { | ||
863 | /* ELFv1 PPC64 function pointers are pointers to OPD entries. */ | ||
864 | struct target_func_ptr *handler = | ||
865 | - (struct target_func_ptr *)g2h(ka->_sa_handler); | ||
866 | + (struct target_func_ptr *)g2h(env_cpu(env), ka->_sa_handler); | ||
867 | env->nip = tswapl(handler->entry); | ||
868 | env->gpr[2] = tswapl(handler->toc); | ||
869 | } else { | ||
870 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
871 | index XXXXXXX..XXXXXXX 100644 | ||
872 | --- a/linux-user/syscall.c | ||
873 | +++ b/linux-user/syscall.c | ||
874 | @@ -XXX,XX +XXX,XX @@ abi_long do_brk(abi_ulong new_brk) | ||
875 | /* Heap contents are initialized to zero, as for anonymous | ||
876 | * mapped pages. */ | ||
877 | if (new_brk > target_brk) { | ||
878 | - memset(g2h(target_brk), 0, new_brk - target_brk); | ||
879 | + memset(g2h_untagged(target_brk), 0, new_brk - target_brk); | ||
880 | } | ||
881 | target_brk = new_brk; | ||
882 | DEBUGF_BRK(TARGET_ABI_FMT_lx " (new_brk <= brk_page)\n", target_brk); | ||
883 | @@ -XXX,XX +XXX,XX @@ abi_long do_brk(abi_ulong new_brk) | ||
884 | * come from the remaining part of the previous page: it may | ||
885 | * contains garbage data due to a previous heap usage (grown | ||
886 | * then shrunken). */ | ||
887 | - memset(g2h(target_brk), 0, brk_page - target_brk); | ||
888 | + memset(g2h_untagged(target_brk), 0, brk_page - target_brk); | ||
889 | |||
890 | target_brk = new_brk; | ||
891 | brk_page = HOST_PAGE_ALIGN(target_brk); | ||
892 | @@ -XXX,XX +XXX,XX @@ static inline abi_ulong do_shmat(CPUArchState *cpu_env, | ||
893 | mmap_lock(); | ||
894 | |||
895 | if (shmaddr) | ||
896 | - host_raddr = shmat(shmid, (void *)g2h(shmaddr), shmflg); | ||
897 | + host_raddr = shmat(shmid, (void *)g2h_untagged(shmaddr), shmflg); | ||
898 | else { | ||
899 | abi_ulong mmap_start; | ||
900 | |||
901 | @@ -XXX,XX +XXX,XX @@ static inline abi_ulong do_shmat(CPUArchState *cpu_env, | ||
902 | errno = ENOMEM; | ||
903 | host_raddr = (void *)-1; | ||
904 | } else | ||
905 | - host_raddr = shmat(shmid, g2h(mmap_start), shmflg | SHM_REMAP); | ||
906 | + host_raddr = shmat(shmid, g2h_untagged(mmap_start), | ||
907 | + shmflg | SHM_REMAP); | ||
908 | } | ||
909 | |||
910 | if (host_raddr == (void *)-1) { | ||
911 | @@ -XXX,XX +XXX,XX @@ static inline abi_long do_shmdt(abi_ulong shmaddr) | ||
912 | break; | ||
913 | } | ||
914 | } | ||
915 | - rv = get_errno(shmdt(g2h(shmaddr))); | ||
916 | + rv = get_errno(shmdt(g2h_untagged(shmaddr))); | ||
917 | |||
918 | mmap_unlock(); | ||
919 | |||
920 | @@ -XXX,XX +XXX,XX @@ static abi_long write_ldt(CPUX86State *env, | ||
921 | MAP_ANONYMOUS|MAP_PRIVATE, -1, 0); | ||
922 | if (env->ldt.base == -1) | ||
923 | return -TARGET_ENOMEM; | ||
924 | - memset(g2h(env->ldt.base), 0, | ||
925 | + memset(g2h_untagged(env->ldt.base), 0, | ||
926 | TARGET_LDT_ENTRIES * TARGET_LDT_ENTRY_SIZE); | ||
927 | env->ldt.limit = 0xffff; | ||
928 | - ldt_table = g2h(env->ldt.base); | ||
929 | + ldt_table = g2h_untagged(env->ldt.base); | ||
930 | } | ||
931 | |||
932 | /* NOTE: same code as Linux kernel */ | ||
933 | @@ -XXX,XX +XXX,XX @@ static abi_long do_modify_ldt(CPUX86State *env, int func, abi_ulong ptr, | ||
934 | #if defined(TARGET_ABI32) | ||
935 | abi_long do_set_thread_area(CPUX86State *env, abi_ulong ptr) | ||
936 | { | ||
937 | - uint64_t *gdt_table = g2h(env->gdt.base); | ||
938 | + uint64_t *gdt_table = g2h_untagged(env->gdt.base); | ||
939 | struct target_modify_ldt_ldt_s ldt_info; | ||
940 | struct target_modify_ldt_ldt_s *target_ldt_info; | ||
941 | int seg_32bit, contents, read_exec_only, limit_in_pages; | ||
942 | @@ -XXX,XX +XXX,XX @@ install: | ||
943 | static abi_long do_get_thread_area(CPUX86State *env, abi_ulong ptr) | ||
944 | { | ||
945 | struct target_modify_ldt_ldt_s *target_ldt_info; | ||
946 | - uint64_t *gdt_table = g2h(env->gdt.base); | ||
947 | + uint64_t *gdt_table = g2h_untagged(env->gdt.base); | ||
948 | uint32_t base_addr, limit, flags; | ||
949 | int seg_32bit, contents, read_exec_only, limit_in_pages, idx; | ||
950 | int seg_not_present, useable, lm; | ||
951 | @@ -XXX,XX +XXX,XX @@ static int do_safe_futex(int *uaddr, int op, int val, | ||
952 | tricky. However they're probably useless because guest atomic | ||
953 | operations won't work either. */ | ||
954 | #if defined(TARGET_NR_futex) | ||
955 | -static int do_futex(target_ulong uaddr, int op, int val, target_ulong timeout, | ||
956 | - target_ulong uaddr2, int val3) | ||
957 | +static int do_futex(CPUState *cpu, target_ulong uaddr, int op, int val, | ||
958 | + target_ulong timeout, target_ulong uaddr2, int val3) | ||
959 | { | ||
960 | struct timespec ts, *pts; | ||
961 | int base_op; | ||
962 | @@ -XXX,XX +XXX,XX @@ static int do_futex(target_ulong uaddr, int op, int val, target_ulong timeout, | ||
963 | } else { | ||
964 | pts = NULL; | ||
965 | } | ||
966 | - return do_safe_futex(g2h(uaddr), op, tswap32(val), pts, NULL, val3); | ||
967 | + return do_safe_futex(g2h(cpu, uaddr), | ||
968 | + op, tswap32(val), pts, NULL, val3); | ||
969 | case FUTEX_WAKE: | ||
970 | - return do_safe_futex(g2h(uaddr), op, val, NULL, NULL, 0); | ||
971 | + return do_safe_futex(g2h(cpu, uaddr), | ||
972 | + op, val, NULL, NULL, 0); | ||
973 | case FUTEX_FD: | ||
974 | - return do_safe_futex(g2h(uaddr), op, val, NULL, NULL, 0); | ||
975 | + return do_safe_futex(g2h(cpu, uaddr), | ||
976 | + op, val, NULL, NULL, 0); | ||
977 | case FUTEX_REQUEUE: | ||
978 | case FUTEX_CMP_REQUEUE: | ||
979 | case FUTEX_WAKE_OP: | ||
980 | @@ -XXX,XX +XXX,XX @@ static int do_futex(target_ulong uaddr, int op, int val, target_ulong timeout, | ||
981 | to satisfy the compiler. We do not need to tswap TIMEOUT | ||
982 | since it's not compared to guest memory. */ | ||
983 | pts = (struct timespec *)(uintptr_t) timeout; | ||
984 | - return do_safe_futex(g2h(uaddr), op, val, pts, g2h(uaddr2), | ||
985 | + return do_safe_futex(g2h(cpu, uaddr), op, val, pts, g2h(cpu, uaddr2), | ||
986 | (base_op == FUTEX_CMP_REQUEUE | ||
987 | - ? tswap32(val3) | ||
988 | - : val3)); | ||
989 | + ? tswap32(val3) : val3)); | ||
990 | default: | ||
991 | return -TARGET_ENOSYS; | ||
992 | } | ||
993 | @@ -XXX,XX +XXX,XX @@ static int do_futex(target_ulong uaddr, int op, int val, target_ulong timeout, | ||
994 | #endif | ||
995 | |||
996 | #if defined(TARGET_NR_futex_time64) | ||
997 | -static int do_futex_time64(target_ulong uaddr, int op, int val, target_ulong timeout, | ||
998 | +static int do_futex_time64(CPUState *cpu, target_ulong uaddr, int op, | ||
999 | + int val, target_ulong timeout, | ||
1000 | target_ulong uaddr2, int val3) | ||
1001 | { | ||
1002 | struct timespec ts, *pts; | ||
1003 | @@ -XXX,XX +XXX,XX @@ static int do_futex_time64(target_ulong uaddr, int op, int val, target_ulong tim | ||
1004 | } else { | ||
1005 | pts = NULL; | ||
1006 | } | ||
1007 | - return do_safe_futex(g2h(uaddr), op, tswap32(val), pts, NULL, val3); | ||
1008 | + return do_safe_futex(g2h(cpu, uaddr), op, | ||
1009 | + tswap32(val), pts, NULL, val3); | ||
1010 | case FUTEX_WAKE: | ||
1011 | - return do_safe_futex(g2h(uaddr), op, val, NULL, NULL, 0); | ||
1012 | + return do_safe_futex(g2h(cpu, uaddr), op, val, NULL, NULL, 0); | ||
1013 | case FUTEX_FD: | ||
1014 | - return do_safe_futex(g2h(uaddr), op, val, NULL, NULL, 0); | ||
1015 | + return do_safe_futex(g2h(cpu, uaddr), op, val, NULL, NULL, 0); | ||
1016 | case FUTEX_REQUEUE: | ||
1017 | case FUTEX_CMP_REQUEUE: | ||
1018 | case FUTEX_WAKE_OP: | ||
1019 | @@ -XXX,XX +XXX,XX @@ static int do_futex_time64(target_ulong uaddr, int op, int val, target_ulong tim | ||
1020 | to satisfy the compiler. We do not need to tswap TIMEOUT | ||
1021 | since it's not compared to guest memory. */ | ||
1022 | pts = (struct timespec *)(uintptr_t) timeout; | ||
1023 | - return do_safe_futex(g2h(uaddr), op, val, pts, g2h(uaddr2), | ||
1024 | + return do_safe_futex(g2h(cpu, uaddr), op, val, pts, g2h(cpu, uaddr2), | ||
1025 | (base_op == FUTEX_CMP_REQUEUE | ||
1026 | - ? tswap32(val3) | ||
1027 | - : val3)); | ||
1028 | + ? tswap32(val3) : val3)); | ||
1029 | default: | ||
1030 | return -TARGET_ENOSYS; | ||
1031 | } | ||
1032 | @@ -XXX,XX +XXX,XX @@ static int open_self_maps(void *cpu_env, int fd) | ||
1033 | const char *path; | ||
1034 | |||
1035 | max = h2g_valid(max - 1) ? | ||
1036 | - max : (uintptr_t) g2h(GUEST_ADDR_MAX) + 1; | ||
1037 | + max : (uintptr_t) g2h_untagged(GUEST_ADDR_MAX) + 1; | ||
1038 | |||
1039 | if (page_check_range(h2g(min), max - min, flags) == -1) { | ||
1040 | continue; | ||
1041 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
1042 | |||
1043 | if (ts->child_tidptr) { | ||
1044 | put_user_u32(0, ts->child_tidptr); | ||
1045 | - do_sys_futex(g2h(ts->child_tidptr), FUTEX_WAKE, INT_MAX, | ||
1046 | - NULL, NULL, 0); | ||
1047 | + do_sys_futex(g2h(cpu, ts->child_tidptr), | ||
1048 | + FUTEX_WAKE, INT_MAX, NULL, NULL, 0); | ||
1049 | } | ||
1050 | thread_cpu = NULL; | ||
1051 | g_free(ts); | ||
1052 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
1053 | if (!arg5) { | ||
1054 | ret = mount(p, p2, p3, (unsigned long)arg4, NULL); | ||
1055 | } else { | ||
1056 | - ret = mount(p, p2, p3, (unsigned long)arg4, g2h(arg5)); | ||
1057 | + ret = mount(p, p2, p3, (unsigned long)arg4, g2h(cpu, arg5)); | ||
1058 | } | ||
1059 | ret = get_errno(ret); | ||
1060 | |||
1061 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
1062 | /* ??? msync/mlock/munlock are broken for softmmu. */ | ||
1063 | #ifdef TARGET_NR_msync | ||
1064 | case TARGET_NR_msync: | ||
1065 | - return get_errno(msync(g2h(arg1), arg2, arg3)); | ||
1066 | + return get_errno(msync(g2h(cpu, arg1), arg2, arg3)); | ||
1067 | #endif | ||
1068 | #ifdef TARGET_NR_mlock | ||
1069 | case TARGET_NR_mlock: | ||
1070 | - return get_errno(mlock(g2h(arg1), arg2)); | ||
1071 | + return get_errno(mlock(g2h(cpu, arg1), arg2)); | ||
1072 | #endif | ||
1073 | #ifdef TARGET_NR_munlock | ||
1074 | case TARGET_NR_munlock: | ||
1075 | - return get_errno(munlock(g2h(arg1), arg2)); | ||
1076 | + return get_errno(munlock(g2h(cpu, arg1), arg2)); | ||
1077 | #endif | ||
1078 | #ifdef TARGET_NR_mlockall | ||
1079 | case TARGET_NR_mlockall: | ||
1080 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
1081 | |||
1082 | #if defined(TARGET_NR_set_tid_address) && defined(__NR_set_tid_address) | ||
1083 | case TARGET_NR_set_tid_address: | ||
1084 | - return get_errno(set_tid_address((int *)g2h(arg1))); | ||
1085 | + return get_errno(set_tid_address((int *)g2h(cpu, arg1))); | ||
1086 | #endif | ||
1087 | |||
1088 | case TARGET_NR_tkill: | ||
1089 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
1090 | #endif | ||
1091 | #ifdef TARGET_NR_futex | ||
1092 | case TARGET_NR_futex: | ||
1093 | - return do_futex(arg1, arg2, arg3, arg4, arg5, arg6); | ||
1094 | + return do_futex(cpu, arg1, arg2, arg3, arg4, arg5, arg6); | ||
1095 | #endif | ||
1096 | #ifdef TARGET_NR_futex_time64 | ||
1097 | case TARGET_NR_futex_time64: | ||
1098 | - return do_futex_time64(arg1, arg2, arg3, arg4, arg5, arg6); | ||
1099 | + return do_futex_time64(cpu, arg1, arg2, arg3, arg4, arg5, arg6); | ||
1100 | #endif | ||
1101 | #if defined(TARGET_NR_inotify_init) && defined(__NR_inotify_init) | ||
1102 | case TARGET_NR_inotify_init: | ||
1103 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
1104 | index XXXXXXX..XXXXXXX 100644 | ||
1105 | --- a/target/arm/helper-a64.c | ||
1106 | +++ b/target/arm/helper-a64.c | ||
1107 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(paired_cmpxchg64_le)(CPUARMState *env, uint64_t addr, | ||
1108 | |||
1109 | #ifdef CONFIG_USER_ONLY | ||
1110 | /* ??? Enforce alignment. */ | ||
1111 | - uint64_t *haddr = g2h(addr); | ||
1112 | + uint64_t *haddr = g2h(env_cpu(env), addr); | ||
1113 | |||
1114 | set_helper_retaddr(ra); | ||
1115 | o0 = ldq_le_p(haddr + 0); | ||
1116 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(paired_cmpxchg64_be)(CPUARMState *env, uint64_t addr, | ||
1117 | |||
1118 | #ifdef CONFIG_USER_ONLY | ||
1119 | /* ??? Enforce alignment. */ | ||
1120 | - uint64_t *haddr = g2h(addr); | ||
1121 | + uint64_t *haddr = g2h(env_cpu(env), addr); | ||
1122 | |||
1123 | set_helper_retaddr(ra); | ||
1124 | o1 = ldq_be_p(haddr + 0); | ||
1125 | diff --git a/target/hppa/op_helper.c b/target/hppa/op_helper.c | ||
1126 | index XXXXXXX..XXXXXXX 100644 | ||
1127 | --- a/target/hppa/op_helper.c | ||
1128 | +++ b/target/hppa/op_helper.c | ||
1129 | @@ -XXX,XX +XXX,XX @@ static void atomic_store_3(CPUHPPAState *env, target_ulong addr, uint32_t val, | ||
1130 | #ifdef CONFIG_USER_ONLY | ||
1131 | uint32_t old, new, cmp; | ||
1132 | |||
1133 | - uint32_t *haddr = g2h(addr - 1); | ||
1134 | + uint32_t *haddr = g2h(env_cpu(env), addr - 1); | ||
1135 | old = *haddr; | ||
1136 | while (1) { | ||
1137 | new = (old & ~mask) | (val & mask); | ||
1138 | diff --git a/target/i386/tcg/mem_helper.c b/target/i386/tcg/mem_helper.c | ||
1139 | index XXXXXXX..XXXXXXX 100644 | ||
1140 | --- a/target/i386/tcg/mem_helper.c | ||
1141 | +++ b/target/i386/tcg/mem_helper.c | ||
1142 | @@ -XXX,XX +XXX,XX @@ void helper_cmpxchg8b(CPUX86State *env, target_ulong a0) | ||
1143 | |||
1144 | #ifdef CONFIG_USER_ONLY | ||
1145 | { | ||
1146 | - uint64_t *haddr = g2h(a0); | ||
1147 | + uint64_t *haddr = g2h(env_cpu(env), a0); | ||
1148 | cmpv = cpu_to_le64(cmpv); | ||
1149 | newv = cpu_to_le64(newv); | ||
1150 | oldv = qatomic_cmpxchg__nocheck(haddr, cmpv, newv); | ||
1151 | diff --git a/target/s390x/mem_helper.c b/target/s390x/mem_helper.c | ||
1152 | index XXXXXXX..XXXXXXX 100644 | ||
1153 | --- a/target/s390x/mem_helper.c | ||
1154 | +++ b/target/s390x/mem_helper.c | ||
1155 | @@ -XXX,XX +XXX,XX @@ static uint32_t do_csst(CPUS390XState *env, uint32_t r3, uint64_t a1, | ||
1156 | |||
1157 | if (parallel) { | ||
1158 | #ifdef CONFIG_USER_ONLY | ||
1159 | - uint32_t *haddr = g2h(a1); | ||
1160 | + uint32_t *haddr = g2h(env_cpu(env), a1); | ||
1161 | ov = qatomic_cmpxchg__nocheck(haddr, cv, nv); | ||
1162 | #else | ||
1163 | TCGMemOpIdx oi = make_memop_idx(MO_TEUL | MO_ALIGN, mem_idx); | ||
1164 | @@ -XXX,XX +XXX,XX @@ static uint32_t do_csst(CPUS390XState *env, uint32_t r3, uint64_t a1, | ||
1165 | if (parallel) { | ||
1166 | #ifdef CONFIG_ATOMIC64 | ||
1167 | # ifdef CONFIG_USER_ONLY | ||
1168 | - uint64_t *haddr = g2h(a1); | ||
1169 | + uint64_t *haddr = g2h(env_cpu(env), a1); | ||
1170 | ov = qatomic_cmpxchg__nocheck(haddr, cv, nv); | ||
1171 | # else | ||
1172 | TCGMemOpIdx oi = make_memop_idx(MO_TEQ | MO_ALIGN, mem_idx); | ||
110 | -- | 1173 | -- |
111 | 2.20.1 | 1174 | 2.20.1 |
112 | 1175 | ||
113 | 1176 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We define target_mmap et al as untagged, so that they can be | ||
4 | used from the binary loaders. Explicitly call cpu_untagged_addr | ||
5 | for munmap, mprotect, mremap syscall entry points. | ||
6 | |||
7 | Add a few comments for the syscalls that are exempted by the | ||
8 | kernel's tagged-address-abi.rst. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210212184902.1251044-14-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | linux-user/syscall.c | 11 +++++++++++ | ||
16 | 1 file changed, 11 insertions(+) | ||
17 | |||
18 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/linux-user/syscall.c | ||
21 | +++ b/linux-user/syscall.c | ||
22 | @@ -XXX,XX +XXX,XX @@ abi_long do_brk(abi_ulong new_brk) | ||
23 | abi_long mapped_addr; | ||
24 | abi_ulong new_alloc_size; | ||
25 | |||
26 | + /* brk pointers are always untagged */ | ||
27 | + | ||
28 | DEBUGF_BRK("do_brk(" TARGET_ABI_FMT_lx ") -> ", new_brk); | ||
29 | |||
30 | if (!new_brk) { | ||
31 | @@ -XXX,XX +XXX,XX @@ static inline abi_ulong do_shmat(CPUArchState *cpu_env, | ||
32 | int i,ret; | ||
33 | abi_ulong shmlba; | ||
34 | |||
35 | + /* shmat pointers are always untagged */ | ||
36 | + | ||
37 | /* find out the length of the shared memory segment */ | ||
38 | ret = get_errno(shmctl(shmid, IPC_STAT, &shm_info)); | ||
39 | if (is_error(ret)) { | ||
40 | @@ -XXX,XX +XXX,XX @@ static inline abi_long do_shmdt(abi_ulong shmaddr) | ||
41 | int i; | ||
42 | abi_long rv; | ||
43 | |||
44 | + /* shmdt pointers are always untagged */ | ||
45 | + | ||
46 | mmap_lock(); | ||
47 | |||
48 | for (i = 0; i < N_SHM_REGIONS; ++i) { | ||
49 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
50 | v5, v6)); | ||
51 | } | ||
52 | #else | ||
53 | + /* mmap pointers are always untagged */ | ||
54 | ret = get_errno(target_mmap(arg1, arg2, arg3, | ||
55 | target_to_host_bitmask(arg4, mmap_flags_tbl), | ||
56 | arg5, | ||
57 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
58 | return get_errno(ret); | ||
59 | #endif | ||
60 | case TARGET_NR_munmap: | ||
61 | + arg1 = cpu_untagged_addr(cpu, arg1); | ||
62 | return get_errno(target_munmap(arg1, arg2)); | ||
63 | case TARGET_NR_mprotect: | ||
64 | + arg1 = cpu_untagged_addr(cpu, arg1); | ||
65 | { | ||
66 | TaskState *ts = cpu->opaque; | ||
67 | /* Special hack to detect libc making the stack executable. */ | ||
68 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
69 | return get_errno(target_mprotect(arg1, arg2, arg3)); | ||
70 | #ifdef TARGET_NR_mremap | ||
71 | case TARGET_NR_mremap: | ||
72 | + arg1 = cpu_untagged_addr(cpu, arg1); | ||
73 | + /* mremap new_addr (arg5) is always untagged */ | ||
74 | return get_errno(target_mremap(arg1, arg2, arg3, arg4, arg5)); | ||
75 | #endif | ||
76 | /* ??? msync/mlock/munlock are broken for softmmu. */ | ||
77 | -- | ||
78 | 2.20.1 | ||
79 | |||
80 | diff view generated by jsdifflib |
1 | In v8.1M a new exception return check is added which may cause a NOCP | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | UsageFault (see rule R_XLTP): before we clear s0..s15 and the FPSCR | ||
3 | we must check whether access to CP10 from the Security state of the | ||
4 | returning exception is disabled; if it is then we must take a fault. | ||
5 | 2 | ||
6 | (Note that for our implementation CPPWR is always RAZ/WI and so can | 3 | We're currently open-coding the range check in access_ok; |
7 | never cause CP10 accesses to fail.) | 4 | use guest_range_valid when size != 0. |
8 | 5 | ||
9 | The other v8.1M change to this register-clearing code is that if MVE | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | is implemented VPR must also be cleared, so add a TODO comment to | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | that effect. | 8 | Message-id: 20210212184902.1251044-15-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | linux-user/qemu.h | 9 +++------ | ||
12 | 1 file changed, 3 insertions(+), 6 deletions(-) | ||
12 | 13 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | diff --git a/linux-user/qemu.h b/linux-user/qemu.h |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20201119215617.29887-20-peter.maydell@linaro.org | ||
16 | --- | ||
17 | target/arm/m_helper.c | 22 +++++++++++++++++++++- | ||
18 | 1 file changed, 21 insertions(+), 1 deletion(-) | ||
19 | |||
20 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
21 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/m_helper.c | 16 | --- a/linux-user/qemu.h |
23 | +++ b/target/arm/m_helper.c | 17 | +++ b/linux-user/qemu.h |
24 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | 18 | @@ -XXX,XX +XXX,XX @@ extern unsigned long guest_stack_size; |
25 | v7m_exception_taken(cpu, excret, true, false); | 19 | |
26 | return; | 20 | static inline bool access_ok(int type, abi_ulong addr, abi_ulong size) |
27 | } else { | 21 | { |
28 | - /* Clear s0..s15 and FPSCR */ | 22 | - if (!guest_addr_valid(addr)) { |
29 | + if (arm_feature(env, ARM_FEATURE_V8_1M)) { | 23 | - return false; |
30 | + /* v8.1M adds this NOCP check */ | 24 | - } |
31 | + bool nsacr_pass = exc_secure || | 25 | - if (size != 0 && |
32 | + extract32(env->v7m.nsacr, 10, 1); | 26 | - (addr + size - 1 < addr || |
33 | + bool cpacr_pass = v7m_cpacr_pass(env, exc_secure, true); | 27 | - !guest_addr_valid(addr + size - 1))) { |
34 | + if (!nsacr_pass) { | 28 | + if (size == 0 |
35 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, true); | 29 | + ? !guest_addr_valid(addr) |
36 | + env->v7m.cfsr[M_REG_S] |= R_V7M_CFSR_NOCP_MASK; | 30 | + : !guest_range_valid(addr, size)) { |
37 | + qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | 31 | return false; |
38 | + "stackframe: NSACR prevents clearing FPU registers\n"); | 32 | } |
39 | + v7m_exception_taken(cpu, excret, true, false); | 33 | return page_check_range((target_ulong)addr, size, type) == 0; |
40 | + } else if (!cpacr_pass) { | ||
41 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
42 | + exc_secure); | ||
43 | + env->v7m.cfsr[exc_secure] |= R_V7M_CFSR_NOCP_MASK; | ||
44 | + qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
45 | + "stackframe: CPACR prevents clearing FPU registers\n"); | ||
46 | + v7m_exception_taken(cpu, excret, true, false); | ||
47 | + } | ||
48 | + } | ||
49 | + /* Clear s0..s15 and FPSCR; TODO also VPR when MVE is implemented */ | ||
50 | int i; | ||
51 | |||
52 | for (i = 0; i < 16; i += 2) { | ||
53 | -- | 34 | -- |
54 | 2.20.1 | 35 | 2.20.1 |
55 | 36 | ||
56 | 37 | diff view generated by jsdifflib |
1 | Implement the new-in-v8.1M FPCXT_S floating point system register. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | This is for saving and restoring the secure floating point context, | ||
3 | and it reads and writes bits [27:0] from the FPSCR and the | ||
4 | CONTROL.SFPA bit in bit [31]. | ||
5 | 2 | ||
3 | The places that use these are better off using untagged | ||
4 | addresses, so do not provide a tagged versions. Rename | ||
5 | to make it clear about the address type. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210212184902.1251044-16-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-14-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | target/arm/translate-vfp.c.inc | 58 ++++++++++++++++++++++++++++++++++ | 12 | include/exec/cpu_ldst.h | 4 ++-- |
11 | 1 file changed, 58 insertions(+) | 13 | linux-user/qemu.h | 4 ++-- |
14 | accel/tcg/user-exec.c | 3 ++- | ||
15 | linux-user/mmap.c | 14 +++++++------- | ||
16 | linux-user/syscall.c | 2 +- | ||
17 | 5 files changed, 14 insertions(+), 13 deletions(-) | ||
12 | 18 | ||
13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 19 | diff --git a/include/exec/cpu_ldst.h b/include/exec/cpu_ldst.h |
14 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-vfp.c.inc | 21 | --- a/include/exec/cpu_ldst.h |
16 | +++ b/target/arm/translate-vfp.c.inc | 22 | +++ b/include/exec/cpu_ldst.h |
17 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | 23 | @@ -XXX,XX +XXX,XX @@ static inline void *g2h(CPUState *cs, abi_ptr x) |
18 | return false; | 24 | return g2h_untagged(cpu_untagged_addr(cs, x)); |
19 | } | 25 | } |
20 | break; | 26 | |
21 | + case ARM_VFP_FPCXT_S: | 27 | -static inline bool guest_addr_valid(abi_ulong x) |
22 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | 28 | +static inline bool guest_addr_valid_untagged(abi_ulong x) |
23 | + return false; | 29 | { |
24 | + } | 30 | return x <= GUEST_ADDR_MAX; |
25 | + if (!s->v8m_secure) { | 31 | } |
26 | + return false; | 32 | |
27 | + } | 33 | -static inline bool guest_range_valid(abi_ulong start, abi_ulong len) |
28 | + break; | 34 | +static inline bool guest_range_valid_untagged(abi_ulong start, abi_ulong len) |
29 | default: | 35 | { |
30 | return FPSysRegCheckFailed; | 36 | return len - 1 <= GUEST_ADDR_MAX && start <= GUEST_ADDR_MAX - len + 1; |
37 | } | ||
38 | diff --git a/linux-user/qemu.h b/linux-user/qemu.h | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/linux-user/qemu.h | ||
41 | +++ b/linux-user/qemu.h | ||
42 | @@ -XXX,XX +XXX,XX @@ extern unsigned long guest_stack_size; | ||
43 | static inline bool access_ok(int type, abi_ulong addr, abi_ulong size) | ||
44 | { | ||
45 | if (size == 0 | ||
46 | - ? !guest_addr_valid(addr) | ||
47 | - : !guest_range_valid(addr, size)) { | ||
48 | + ? !guest_addr_valid_untagged(addr) | ||
49 | + : !guest_range_valid_untagged(addr, size)) { | ||
50 | return false; | ||
31 | } | 51 | } |
32 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | 52 | return page_check_range((target_ulong)addr, size, type) == 0; |
33 | tcg_temp_free_i32(tmp); | 53 | diff --git a/accel/tcg/user-exec.c b/accel/tcg/user-exec.c |
34 | break; | 54 | index XXXXXXX..XXXXXXX 100644 |
35 | } | 55 | --- a/accel/tcg/user-exec.c |
36 | + case ARM_VFP_FPCXT_S: | 56 | +++ b/accel/tcg/user-exec.c |
37 | + { | 57 | @@ -XXX,XX +XXX,XX @@ static int probe_access_internal(CPUArchState *env, target_ulong addr, |
38 | + TCGv_i32 sfpa, control, fpscr; | ||
39 | + /* Set FPSCR[27:0] and CONTROL.SFPA from value */ | ||
40 | + tmp = loadfn(s, opaque); | ||
41 | + sfpa = tcg_temp_new_i32(); | ||
42 | + tcg_gen_shri_i32(sfpa, tmp, 31); | ||
43 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
44 | + tcg_gen_deposit_i32(control, control, sfpa, | ||
45 | + R_V7M_CONTROL_SFPA_SHIFT, 1); | ||
46 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
47 | + fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
48 | + tcg_gen_andi_i32(fpscr, fpscr, FPCR_NZCV_MASK); | ||
49 | + tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | ||
50 | + tcg_gen_or_i32(fpscr, fpscr, tmp); | ||
51 | + store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); | ||
52 | + tcg_temp_free_i32(tmp); | ||
53 | + tcg_temp_free_i32(sfpa); | ||
54 | + break; | ||
55 | + } | ||
56 | default: | ||
57 | g_assert_not_reached(); | 58 | g_assert_not_reached(); |
58 | } | 59 | } |
59 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | 60 | |
60 | tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | 61 | - if (!guest_addr_valid(addr) || page_check_range(addr, 1, flags) < 0) { |
61 | storefn(s, opaque, tmp); | 62 | + if (!guest_addr_valid_untagged(addr) || |
62 | break; | 63 | + page_check_range(addr, 1, flags) < 0) { |
63 | + case ARM_VFP_FPCXT_S: | 64 | if (nonfault) { |
64 | + { | 65 | return TLB_INVALID_MASK; |
65 | + TCGv_i32 control, sfpa, fpscr; | 66 | } else { |
66 | + /* Bits [27:0] from FPSCR, bit [31] from CONTROL.SFPA */ | 67 | diff --git a/linux-user/mmap.c b/linux-user/mmap.c |
67 | + tmp = tcg_temp_new_i32(); | 68 | index XXXXXXX..XXXXXXX 100644 |
68 | + sfpa = tcg_temp_new_i32(); | 69 | --- a/linux-user/mmap.c |
69 | + gen_helper_vfp_get_fpscr(tmp, cpu_env); | 70 | +++ b/linux-user/mmap.c |
70 | + tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); | 71 | @@ -XXX,XX +XXX,XX @@ int target_mprotect(abi_ulong start, abi_ulong len, int target_prot) |
71 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
72 | + tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
73 | + tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
74 | + tcg_gen_or_i32(tmp, tmp, sfpa); | ||
75 | + tcg_temp_free_i32(sfpa); | ||
76 | + /* | ||
77 | + * Store result before updating FPSCR etc, in case | ||
78 | + * it is a memory write which causes an exception. | ||
79 | + */ | ||
80 | + storefn(s, opaque, tmp); | ||
81 | + /* | ||
82 | + * Now we must reset FPSCR from FPDSCR_NS, and clear | ||
83 | + * CONTROL.SFPA; so we'll end the TB here. | ||
84 | + */ | ||
85 | + tcg_gen_andi_i32(control, control, ~R_V7M_CONTROL_SFPA_MASK); | ||
86 | + store_cpu_field(control, v7m.control[M_REG_S]); | ||
87 | + fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
88 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
89 | + tcg_temp_free_i32(fpscr); | ||
90 | + gen_lookup_tb(s); | ||
91 | + break; | ||
92 | + } | ||
93 | default: | ||
94 | g_assert_not_reached(); | ||
95 | } | 72 | } |
73 | len = TARGET_PAGE_ALIGN(len); | ||
74 | end = start + len; | ||
75 | - if (!guest_range_valid(start, len)) { | ||
76 | + if (!guest_range_valid_untagged(start, len)) { | ||
77 | return -TARGET_ENOMEM; | ||
78 | } | ||
79 | if (len == 0) { | ||
80 | @@ -XXX,XX +XXX,XX @@ abi_long target_mmap(abi_ulong start, abi_ulong len, int target_prot, | ||
81 | * It can fail only on 64-bit host with 32-bit target. | ||
82 | * On any other target/host host mmap() handles this error correctly. | ||
83 | */ | ||
84 | - if (end < start || !guest_range_valid(start, len)) { | ||
85 | + if (end < start || !guest_range_valid_untagged(start, len)) { | ||
86 | errno = ENOMEM; | ||
87 | goto fail; | ||
88 | } | ||
89 | @@ -XXX,XX +XXX,XX @@ int target_munmap(abi_ulong start, abi_ulong len) | ||
90 | if (start & ~TARGET_PAGE_MASK) | ||
91 | return -TARGET_EINVAL; | ||
92 | len = TARGET_PAGE_ALIGN(len); | ||
93 | - if (len == 0 || !guest_range_valid(start, len)) { | ||
94 | + if (len == 0 || !guest_range_valid_untagged(start, len)) { | ||
95 | return -TARGET_EINVAL; | ||
96 | } | ||
97 | |||
98 | @@ -XXX,XX +XXX,XX @@ abi_long target_mremap(abi_ulong old_addr, abi_ulong old_size, | ||
99 | int prot; | ||
100 | void *host_addr; | ||
101 | |||
102 | - if (!guest_range_valid(old_addr, old_size) || | ||
103 | + if (!guest_range_valid_untagged(old_addr, old_size) || | ||
104 | ((flags & MREMAP_FIXED) && | ||
105 | - !guest_range_valid(new_addr, new_size)) || | ||
106 | + !guest_range_valid_untagged(new_addr, new_size)) || | ||
107 | ((flags & MREMAP_MAYMOVE) == 0 && | ||
108 | - !guest_range_valid(old_addr, new_size))) { | ||
109 | + !guest_range_valid_untagged(old_addr, new_size))) { | ||
110 | errno = ENOMEM; | ||
111 | return -1; | ||
112 | } | ||
113 | @@ -XXX,XX +XXX,XX @@ abi_long target_mremap(abi_ulong old_addr, abi_ulong old_size, | ||
114 | |||
115 | if (host_addr != MAP_FAILED) { | ||
116 | /* Check if address fits target address space */ | ||
117 | - if (!guest_range_valid(h2g(host_addr), new_size)) { | ||
118 | + if (!guest_range_valid_untagged(h2g(host_addr), new_size)) { | ||
119 | /* Revert mremap() changes */ | ||
120 | host_addr = mremap(g2h_untagged(old_addr), | ||
121 | new_size, old_size, flags); | ||
122 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/linux-user/syscall.c | ||
125 | +++ b/linux-user/syscall.c | ||
126 | @@ -XXX,XX +XXX,XX @@ static inline abi_ulong do_shmat(CPUArchState *cpu_env, | ||
127 | return -TARGET_EINVAL; | ||
128 | } | ||
129 | } | ||
130 | - if (!guest_range_valid(shmaddr, shm_info.shm_segsz)) { | ||
131 | + if (!guest_range_valid_untagged(shmaddr, shm_info.shm_segsz)) { | ||
132 | return -TARGET_EINVAL; | ||
133 | } | ||
134 | |||
96 | -- | 135 | -- |
97 | 2.20.1 | 136 | 2.20.1 |
98 | 137 | ||
99 | 138 | diff view generated by jsdifflib |
1 | From: Havard Skinnemoen <hskinnemoen@google.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Dump the collected random data after a randomness test failure. | 3 | Provide both tagged and untagged versions of access_ok. |
4 | In a few places use thread_cpu, as the user is several | ||
5 | callees removed from do_syscall1. | ||
4 | 6 | ||
5 | Note that this relies on the test having called | ||
6 | g_test_set_nonfatal_assertions() so we don't abort immediately on the | ||
7 | assertion failure. | ||
8 | |||
9 | Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | [PMM: minor commit message tweak] | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20210212184902.1251044-17-richard.henderson@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | tests/qtest/npcm7xx_rng-test.c | 12 ++++++++++++ | 12 | linux-user/qemu.h | 11 +++++++++-- |
15 | 1 file changed, 12 insertions(+) | 13 | linux-user/elfload.c | 2 +- |
14 | linux-user/hppa/cpu_loop.c | 8 ++++---- | ||
15 | linux-user/i386/cpu_loop.c | 2 +- | ||
16 | linux-user/i386/signal.c | 5 +++-- | ||
17 | linux-user/syscall.c | 9 ++++++--- | ||
18 | 6 files changed, 24 insertions(+), 13 deletions(-) | ||
16 | 19 | ||
17 | diff --git a/tests/qtest/npcm7xx_rng-test.c b/tests/qtest/npcm7xx_rng-test.c | 20 | diff --git a/linux-user/qemu.h b/linux-user/qemu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/tests/qtest/npcm7xx_rng-test.c | 22 | --- a/linux-user/qemu.h |
20 | +++ b/tests/qtest/npcm7xx_rng-test.c | 23 | +++ b/linux-user/qemu.h |
21 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ extern unsigned long guest_stack_size; |
22 | 25 | #define VERIFY_READ PAGE_READ | |
23 | #include "libqtest-single.h" | 26 | #define VERIFY_WRITE (PAGE_READ | PAGE_WRITE) |
24 | #include "qemu/bitops.h" | 27 | |
25 | +#include "qemu-common.h" | 28 | -static inline bool access_ok(int type, abi_ulong addr, abi_ulong size) |
26 | 29 | +static inline bool access_ok_untagged(int type, abi_ulong addr, abi_ulong size) | |
27 | #define RNG_BASE_ADDR 0xf000b000 | 30 | { |
28 | 31 | if (size == 0 | |
29 | @@ -XXX,XX +XXX,XX @@ | 32 | ? !guest_addr_valid_untagged(addr) |
30 | /* Number of bits to collect for randomness tests. */ | 33 | @@ -XXX,XX +XXX,XX @@ static inline bool access_ok(int type, abi_ulong addr, abi_ulong size) |
31 | #define TEST_INPUT_BITS (128) | 34 | return page_check_range((target_ulong)addr, size, type) == 0; |
32 | 35 | } | |
33 | +static void dump_buf_if_failed(const uint8_t *buf, size_t size) | 36 | |
37 | +static inline bool access_ok(CPUState *cpu, int type, | ||
38 | + abi_ulong addr, abi_ulong size) | ||
34 | +{ | 39 | +{ |
35 | + if (g_test_failed()) { | 40 | + return access_ok_untagged(type, cpu_untagged_addr(cpu, addr), size); |
36 | + qemu_hexdump(stderr, "", buf, size); | ||
37 | + } | ||
38 | +} | 41 | +} |
39 | + | 42 | + |
40 | static void rng_writeb(unsigned int offset, uint8_t value) | 43 | /* NOTE __get_user and __put_user use host pointers and don't check access. |
44 | These are usually used to access struct data members once the struct has | ||
45 | been locked - usually with lock_user_struct. */ | ||
46 | @@ -XXX,XX +XXX,XX @@ abi_long copy_to_user(abi_ulong gaddr, void *hptr, size_t len); | ||
47 | host area will have the same contents as the guest. */ | ||
48 | static inline void *lock_user(int type, abi_ulong guest_addr, long len, int copy) | ||
41 | { | 49 | { |
42 | writeb(RNG_BASE_ADDR + offset, value); | 50 | - if (!access_ok(type, guest_addr, len)) |
43 | @@ -XXX,XX +XXX,XX @@ static void test_continuous_monobit(void) | 51 | + if (!access_ok_untagged(type, guest_addr, len)) { |
52 | return NULL; | ||
53 | + } | ||
54 | #ifdef DEBUG_REMAP | ||
55 | { | ||
56 | void *addr; | ||
57 | diff --git a/linux-user/elfload.c b/linux-user/elfload.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/linux-user/elfload.c | ||
60 | +++ b/linux-user/elfload.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static int vma_get_mapping_count(const struct mm_struct *mm) | ||
62 | static abi_ulong vma_dump_size(const struct vm_area_struct *vma) | ||
63 | { | ||
64 | /* if we cannot even read the first page, skip it */ | ||
65 | - if (!access_ok(VERIFY_READ, vma->vma_start, TARGET_PAGE_SIZE)) | ||
66 | + if (!access_ok_untagged(VERIFY_READ, vma->vma_start, TARGET_PAGE_SIZE)) | ||
67 | return (0); | ||
68 | |||
69 | /* | ||
70 | diff --git a/linux-user/hppa/cpu_loop.c b/linux-user/hppa/cpu_loop.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/linux-user/hppa/cpu_loop.c | ||
73 | +++ b/linux-user/hppa/cpu_loop.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static abi_ulong hppa_lws(CPUHPPAState *env) | ||
75 | return -TARGET_ENOSYS; | ||
76 | |||
77 | case 0: /* elf32 atomic 32bit cmpxchg */ | ||
78 | - if ((addr & 3) || !access_ok(VERIFY_WRITE, addr, 4)) { | ||
79 | + if ((addr & 3) || !access_ok(cs, VERIFY_WRITE, addr, 4)) { | ||
80 | return -TARGET_EFAULT; | ||
81 | } | ||
82 | old = tswap32(old); | ||
83 | @@ -XXX,XX +XXX,XX @@ static abi_ulong hppa_lws(CPUHPPAState *env) | ||
84 | return -TARGET_ENOSYS; | ||
85 | } | ||
86 | if (((addr | old | new) & ((1 << size) - 1)) | ||
87 | - || !access_ok(VERIFY_WRITE, addr, 1 << size) | ||
88 | - || !access_ok(VERIFY_READ, old, 1 << size) | ||
89 | - || !access_ok(VERIFY_READ, new, 1 << size)) { | ||
90 | + || !access_ok(cs, VERIFY_WRITE, addr, 1 << size) | ||
91 | + || !access_ok(cs, VERIFY_READ, old, 1 << size) | ||
92 | + || !access_ok(cs, VERIFY_READ, new, 1 << size)) { | ||
93 | return -TARGET_EFAULT; | ||
94 | } | ||
95 | /* Note that below we use host-endian loads so that the cmpxchg | ||
96 | diff --git a/linux-user/i386/cpu_loop.c b/linux-user/i386/cpu_loop.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/linux-user/i386/cpu_loop.c | ||
99 | +++ b/linux-user/i386/cpu_loop.c | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool write_ok_or_segv(CPUX86State *env, abi_ptr addr, size_t len) | ||
101 | * For all the vsyscalls, NULL means "don't write anything" not | ||
102 | * "write it at address 0". | ||
103 | */ | ||
104 | - if (addr == 0 || access_ok(VERIFY_WRITE, addr, len)) { | ||
105 | + if (addr == 0 || access_ok(env_cpu(env), VERIFY_WRITE, addr, len)) { | ||
106 | return true; | ||
44 | } | 107 | } |
45 | 108 | ||
46 | g_assert_cmpfloat(calc_monobit_p(buf, sizeof(buf)), >, 0.01); | 109 | diff --git a/linux-user/i386/signal.c b/linux-user/i386/signal.c |
47 | + dump_buf_if_failed(buf, sizeof(buf)); | 110 | index XXXXXXX..XXXXXXX 100644 |
48 | } | 111 | --- a/linux-user/i386/signal.c |
49 | 112 | +++ b/linux-user/i386/signal.c | |
50 | /* | 113 | @@ -XXX,XX +XXX,XX @@ restore_sigcontext(CPUX86State *env, struct target_sigcontext *sc) |
51 | @@ -XXX,XX +XXX,XX @@ static void test_continuous_runs(void) | 114 | |
115 | fpstate_addr = tswapl(sc->fpstate); | ||
116 | if (fpstate_addr != 0) { | ||
117 | - if (!access_ok(VERIFY_READ, fpstate_addr, | ||
118 | - sizeof(struct target_fpstate))) | ||
119 | + if (!access_ok(env_cpu(env), VERIFY_READ, fpstate_addr, | ||
120 | + sizeof(struct target_fpstate))) { | ||
121 | goto badframe; | ||
122 | + } | ||
123 | #ifndef TARGET_X86_64 | ||
124 | cpu_x86_frstor(env, fpstate_addr, 1); | ||
125 | #else | ||
126 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
127 | index XXXXXXX..XXXXXXX 100644 | ||
128 | --- a/linux-user/syscall.c | ||
129 | +++ b/linux-user/syscall.c | ||
130 | @@ -XXX,XX +XXX,XX @@ static abi_long do_accept4(int fd, abi_ulong target_addr, | ||
131 | return -TARGET_EINVAL; | ||
52 | } | 132 | } |
53 | 133 | ||
54 | g_assert_cmpfloat(calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE), >, 0.01); | 134 | - if (!access_ok(VERIFY_WRITE, target_addr, addrlen)) |
55 | + dump_buf_if_failed(buf.c, sizeof(buf)); | 135 | + if (!access_ok(thread_cpu, VERIFY_WRITE, target_addr, addrlen)) { |
56 | } | 136 | return -TARGET_EFAULT; |
57 | 137 | + } | |
58 | /* | 138 | |
59 | @@ -XXX,XX +XXX,XX @@ static void test_first_byte_monobit(void) | 139 | addr = alloca(addrlen); |
140 | |||
141 | @@ -XXX,XX +XXX,XX @@ static abi_long do_getpeername(int fd, abi_ulong target_addr, | ||
142 | return -TARGET_EINVAL; | ||
60 | } | 143 | } |
61 | 144 | ||
62 | g_assert_cmpfloat(calc_monobit_p(buf, sizeof(buf)), >, 0.01); | 145 | - if (!access_ok(VERIFY_WRITE, target_addr, addrlen)) |
63 | + dump_buf_if_failed(buf, sizeof(buf)); | 146 | + if (!access_ok(thread_cpu, VERIFY_WRITE, target_addr, addrlen)) { |
64 | } | 147 | return -TARGET_EFAULT; |
65 | 148 | + } | |
66 | /* | 149 | |
67 | @@ -XXX,XX +XXX,XX @@ static void test_first_byte_runs(void) | 150 | addr = alloca(addrlen); |
151 | |||
152 | @@ -XXX,XX +XXX,XX @@ static abi_long do_getsockname(int fd, abi_ulong target_addr, | ||
153 | return -TARGET_EINVAL; | ||
68 | } | 154 | } |
69 | 155 | ||
70 | g_assert_cmpfloat(calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE), >, 0.01); | 156 | - if (!access_ok(VERIFY_WRITE, target_addr, addrlen)) |
71 | + dump_buf_if_failed(buf.c, sizeof(buf)); | 157 | + if (!access_ok(thread_cpu, VERIFY_WRITE, target_addr, addrlen)) { |
72 | } | 158 | return -TARGET_EFAULT; |
73 | 159 | + } | |
74 | int main(int argc, char **argv) | 160 | |
161 | addr = alloca(addrlen); | ||
162 | |||
75 | -- | 163 | -- |
76 | 2.20.1 | 164 | 2.20.1 |
77 | 165 | ||
78 | 166 | diff view generated by jsdifflib |
1 | Implement the new-in-v8.1M VLDR/VSTR variants which directly | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | read or write FP system registers to memory. | ||
3 | 2 | ||
3 | These functions are not small, except for unlock_user | ||
4 | without debugging enabled. Move them out of line, and | ||
5 | add missing braces on the way. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20210212184902.1251044-18-richard.henderson@linaro.org | ||
11 | [PMM: fixed the sense of an ifdef test in qemu.h] | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20201119215617.29887-10-peter.maydell@linaro.org | ||
7 | --- | 13 | --- |
8 | target/arm/vfp.decode | 14 ++++++ | 14 | linux-user/qemu.h | 47 +++++++------------------------------------- |
9 | target/arm/translate-vfp.c.inc | 91 ++++++++++++++++++++++++++++++++++ | 15 | linux-user/uaccess.c | 46 +++++++++++++++++++++++++++++++++++++++++++ |
10 | 2 files changed, 105 insertions(+) | 16 | 2 files changed, 53 insertions(+), 40 deletions(-) |
11 | 17 | ||
12 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | 18 | diff --git a/linux-user/qemu.h b/linux-user/qemu.h |
13 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/vfp.decode | 20 | --- a/linux-user/qemu.h |
15 | +++ b/target/arm/vfp.decode | 21 | +++ b/linux-user/qemu.h |
16 | @@ -XXX,XX +XXX,XX @@ VLDR_VSTR_hp ---- 1101 u:1 .0 l:1 rn:4 .... 1001 imm:8 vd=%vd_sp | 22 | @@ -XXX,XX +XXX,XX @@ abi_long copy_to_user(abi_ulong gaddr, void *hptr, size_t len); |
17 | VLDR_VSTR_sp ---- 1101 u:1 .0 l:1 rn:4 .... 1010 imm:8 vd=%vd_sp | 23 | |
18 | VLDR_VSTR_dp ---- 1101 u:1 .0 l:1 rn:4 .... 1011 imm:8 vd=%vd_dp | 24 | /* Lock an area of guest memory into the host. If copy is true then the |
19 | 25 | host area will have the same contents as the guest. */ | |
20 | +# M-profile VLDR/VSTR to sysreg | 26 | -static inline void *lock_user(int type, abi_ulong guest_addr, long len, int copy) |
21 | +%vldr_sysreg 22:1 13:3 | 27 | -{ |
22 | +%imm7_0x4 0:7 !function=times_4 | 28 | - if (!access_ok_untagged(type, guest_addr, len)) { |
23 | + | 29 | - return NULL; |
24 | +&vldr_sysreg rn reg imm a w p | 30 | - } |
25 | +@vldr_sysreg .... ... . a:1 . . . rn:4 ... . ... .. ....... \ | 31 | -#ifdef DEBUG_REMAP |
26 | + reg=%vldr_sysreg imm=%imm7_0x4 &vldr_sysreg | 32 | - { |
27 | + | 33 | - void *addr; |
28 | +# P=0 W=0 is SEE "Related encodings", so split into two patterns | 34 | - addr = g_malloc(len); |
29 | +VLDR_sysreg ---- 110 1 . . w:1 1 .... ... 0 111 11 ....... @vldr_sysreg p=1 | 35 | - if (copy) |
30 | +VLDR_sysreg ---- 110 0 . . 1 1 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | 36 | - memcpy(addr, g2h(guest_addr), len); |
31 | +VSTR_sysreg ---- 110 1 . . w:1 0 .... ... 0 111 11 ....... @vldr_sysreg p=1 | 37 | - else |
32 | +VSTR_sysreg ---- 110 0 . . 1 0 .... ... 0 111 11 ....... @vldr_sysreg p=0 w=1 | 38 | - memset(addr, 0, len); |
33 | + | 39 | - return addr; |
34 | # We split the load/store multiple up into two patterns to avoid | 40 | - } |
35 | # overlap with other insns in the "Advanced SIMD load/store and 64-bit move" | 41 | -#else |
36 | # grouping: | 42 | - return g2h_untagged(guest_addr); |
37 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 43 | -#endif |
44 | -} | ||
45 | +void *lock_user(int type, abi_ulong guest_addr, long len, int copy); | ||
46 | |||
47 | /* Unlock an area of guest memory. The first LEN bytes must be | ||
48 | flushed back to guest memory. host_ptr = NULL is explicitly | ||
49 | allowed and does nothing. */ | ||
50 | -static inline void unlock_user(void *host_ptr, abi_ulong guest_addr, | ||
51 | - long len) | ||
52 | -{ | ||
53 | - | ||
54 | -#ifdef DEBUG_REMAP | ||
55 | - if (!host_ptr) | ||
56 | - return; | ||
57 | - if (host_ptr == g2h_untagged(guest_addr)) | ||
58 | - return; | ||
59 | - if (len > 0) | ||
60 | - memcpy(g2h_untagged(guest_addr), host_ptr, len); | ||
61 | - g_free(host_ptr); | ||
62 | +#ifndef DEBUG_REMAP | ||
63 | +static inline void unlock_user(void *host_ptr, abi_ulong guest_addr, long len) | ||
64 | +{ } | ||
65 | +#else | ||
66 | +void unlock_user(void *host_ptr, abi_ulong guest_addr, long len); | ||
67 | #endif | ||
68 | -} | ||
69 | |||
70 | /* Return the length of a string in target memory or -TARGET_EFAULT if | ||
71 | access error. */ | ||
72 | abi_long target_strlen(abi_ulong gaddr); | ||
73 | |||
74 | /* Like lock_user but for null terminated strings. */ | ||
75 | -static inline void *lock_user_string(abi_ulong guest_addr) | ||
76 | -{ | ||
77 | - abi_long len; | ||
78 | - len = target_strlen(guest_addr); | ||
79 | - if (len < 0) | ||
80 | - return NULL; | ||
81 | - return lock_user(VERIFY_READ, guest_addr, (long)(len + 1), 1); | ||
82 | -} | ||
83 | +void *lock_user_string(abi_ulong guest_addr); | ||
84 | |||
85 | /* Helper macros for locking/unlocking a target struct. */ | ||
86 | #define lock_user_struct(type, host_ptr, guest_addr, copy) \ | ||
87 | diff --git a/linux-user/uaccess.c b/linux-user/uaccess.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | 88 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/target/arm/translate-vfp.c.inc | 89 | --- a/linux-user/uaccess.c |
40 | +++ b/target/arm/translate-vfp.c.inc | 90 | +++ b/linux-user/uaccess.c |
41 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | 91 | @@ -XXX,XX +XXX,XX @@ |
42 | return true; | 92 | |
43 | } | 93 | #include "qemu.h" |
44 | 94 | ||
45 | +static void fp_sysreg_to_memory(DisasContext *s, void *opaque, TCGv_i32 value) | 95 | +void *lock_user(int type, abi_ulong guest_addr, long len, int copy) |
46 | +{ | 96 | +{ |
47 | + arg_vldr_sysreg *a = opaque; | 97 | + if (!access_ok_untagged(type, guest_addr, len)) { |
48 | + uint32_t offset = a->imm; | 98 | + return NULL; |
49 | + TCGv_i32 addr; | ||
50 | + | ||
51 | + if (!a->a) { | ||
52 | + offset = - offset; | ||
53 | + } | 99 | + } |
54 | + | 100 | +#ifdef DEBUG_REMAP |
55 | + addr = load_reg(s, a->rn); | 101 | + { |
56 | + if (a->p) { | 102 | + void *addr; |
57 | + tcg_gen_addi_i32(addr, addr, offset); | 103 | + addr = g_malloc(len); |
104 | + if (copy) { | ||
105 | + memcpy(addr, g2h(guest_addr), len); | ||
106 | + } else { | ||
107 | + memset(addr, 0, len); | ||
108 | + } | ||
109 | + return addr; | ||
58 | + } | 110 | + } |
59 | + | 111 | +#else |
60 | + if (s->v8m_stackcheck && a->rn == 13 && a->w) { | 112 | + return g2h_untagged(guest_addr); |
61 | + gen_helper_v8m_stackcheck(cpu_env, addr); | 113 | +#endif |
62 | + } | ||
63 | + | ||
64 | + gen_aa32_st_i32(s, value, addr, get_mem_index(s), | ||
65 | + MO_UL | MO_ALIGN | s->be_data); | ||
66 | + tcg_temp_free_i32(value); | ||
67 | + | ||
68 | + if (a->w) { | ||
69 | + /* writeback */ | ||
70 | + if (!a->p) { | ||
71 | + tcg_gen_addi_i32(addr, addr, offset); | ||
72 | + } | ||
73 | + store_reg(s, a->rn, addr); | ||
74 | + } else { | ||
75 | + tcg_temp_free_i32(addr); | ||
76 | + } | ||
77 | +} | 114 | +} |
78 | + | 115 | + |
79 | +static TCGv_i32 memory_to_fp_sysreg(DisasContext *s, void *opaque) | 116 | +#ifdef DEBUG_REMAP |
117 | +void unlock_user(void *host_ptr, abi_ulong guest_addr, long len); | ||
80 | +{ | 118 | +{ |
81 | + arg_vldr_sysreg *a = opaque; | 119 | + if (!host_ptr) { |
82 | + uint32_t offset = a->imm; | 120 | + return; |
83 | + TCGv_i32 addr; | 121 | + } |
84 | + TCGv_i32 value = tcg_temp_new_i32(); | 122 | + if (host_ptr == g2h_untagged(guest_addr)) { |
123 | + return; | ||
124 | + } | ||
125 | + if (len > 0) { | ||
126 | + memcpy(g2h_untagged(guest_addr), host_ptr, len); | ||
127 | + } | ||
128 | + g_free(host_ptr); | ||
129 | +} | ||
130 | +#endif | ||
85 | + | 131 | + |
86 | + if (!a->a) { | 132 | +void *lock_user_string(abi_ulong guest_addr) |
87 | + offset = - offset; | 133 | +{ |
134 | + abi_long len = target_strlen(guest_addr); | ||
135 | + if (len < 0) { | ||
136 | + return NULL; | ||
88 | + } | 137 | + } |
89 | + | 138 | + return lock_user(VERIFY_READ, guest_addr, (long)(len + 1), 1); |
90 | + addr = load_reg(s, a->rn); | ||
91 | + if (a->p) { | ||
92 | + tcg_gen_addi_i32(addr, addr, offset); | ||
93 | + } | ||
94 | + | ||
95 | + if (s->v8m_stackcheck && a->rn == 13 && a->w) { | ||
96 | + gen_helper_v8m_stackcheck(cpu_env, addr); | ||
97 | + } | ||
98 | + | ||
99 | + gen_aa32_ld_i32(s, value, addr, get_mem_index(s), | ||
100 | + MO_UL | MO_ALIGN | s->be_data); | ||
101 | + | ||
102 | + if (a->w) { | ||
103 | + /* writeback */ | ||
104 | + if (!a->p) { | ||
105 | + tcg_gen_addi_i32(addr, addr, offset); | ||
106 | + } | ||
107 | + store_reg(s, a->rn, addr); | ||
108 | + } else { | ||
109 | + tcg_temp_free_i32(addr); | ||
110 | + } | ||
111 | + return value; | ||
112 | +} | 139 | +} |
113 | + | 140 | + |
114 | +static bool trans_VLDR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | 141 | /* copy_from_user() and copy_to_user() are usually used to copy data |
115 | +{ | 142 | * buffers between the target and host. These internally perform |
116 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | 143 | * locking/unlocking of the memory. |
117 | + return false; | ||
118 | + } | ||
119 | + if (a->rn == 15) { | ||
120 | + return false; | ||
121 | + } | ||
122 | + return gen_M_fp_sysreg_write(s, a->reg, memory_to_fp_sysreg, a); | ||
123 | +} | ||
124 | + | ||
125 | +static bool trans_VSTR_sysreg(DisasContext *s, arg_vldr_sysreg *a) | ||
126 | +{ | ||
127 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
128 | + return false; | ||
129 | + } | ||
130 | + if (a->rn == 15) { | ||
131 | + return false; | ||
132 | + } | ||
133 | + return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_memory, a); | ||
134 | +} | ||
135 | + | ||
136 | static bool trans_VMOV_half(DisasContext *s, arg_VMOV_single *a) | ||
137 | { | ||
138 | TCGv_i32 tmp; | ||
139 | -- | 144 | -- |
140 | 2.20.1 | 145 | 2.20.1 |
141 | 146 | ||
142 | 147 | diff view generated by jsdifflib |
1 | Implement the v8.1M VSCCLRM insn, which zeros floating point | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | registers if there is an active floating point context. | ||
3 | This requires support in write_neon_element32() for the MO_32 | ||
4 | element size, so add it. | ||
5 | 2 | ||
6 | Because we want to use arm_gen_condlabel(), we need to move | 3 | For copy_*_user, only 0 and -TARGET_EFAULT are returned; no need |
7 | the definition of that function up in translate.c so it is | 4 | to involve abi_long. Use size_t for lengths. Use bool for the |
8 | before the #include of translate-vfp.c.inc. | 5 | lock_user copy argument. Use ssize_t for target_strlen, because |
6 | we can't overflow the host memory space. | ||
9 | 7 | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20210212184902.1251044-19-richard.henderson@linaro.org | ||
12 | [PMM: moved fix for ifdef error to previous commit] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20201119215617.29887-5-peter.maydell@linaro.org | ||
13 | --- | 14 | --- |
14 | target/arm/cpu.h | 9 ++++ | 15 | linux-user/qemu.h | 12 +++++------- |
15 | target/arm/m-nocp.decode | 8 +++- | 16 | linux-user/uaccess.c | 45 ++++++++++++++++++++++---------------------- |
16 | target/arm/translate.c | 21 +++++---- | 17 | 2 files changed, 28 insertions(+), 29 deletions(-) |
17 | target/arm/translate-vfp.c.inc | 84 ++++++++++++++++++++++++++++++++++ | ||
18 | 4 files changed, 111 insertions(+), 11 deletions(-) | ||
19 | 18 | ||
20 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 19 | diff --git a/linux-user/qemu.h b/linux-user/qemu.h |
21 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/cpu.h | 21 | --- a/linux-user/qemu.h |
23 | +++ b/target/arm/cpu.h | 22 | +++ b/linux-user/qemu.h |
24 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_mprofile(const ARMISARegisters *id) | 23 | @@ -XXX,XX +XXX,XX @@ |
25 | return FIELD_EX32(id->id_pfr1, ID_PFR1, MPROGMOD) != 0; | 24 | #include "exec/cpu_ldst.h" |
25 | |||
26 | #undef DEBUG_REMAP | ||
27 | -#ifdef DEBUG_REMAP | ||
28 | -#endif /* DEBUG_REMAP */ | ||
29 | |||
30 | #include "exec/user/abitypes.h" | ||
31 | |||
32 | @@ -XXX,XX +XXX,XX @@ static inline bool access_ok(CPUState *cpu, int type, | ||
33 | * buffers between the target and host. These internally perform | ||
34 | * locking/unlocking of the memory. | ||
35 | */ | ||
36 | -abi_long copy_from_user(void *hptr, abi_ulong gaddr, size_t len); | ||
37 | -abi_long copy_to_user(abi_ulong gaddr, void *hptr, size_t len); | ||
38 | +int copy_from_user(void *hptr, abi_ulong gaddr, size_t len); | ||
39 | +int copy_to_user(abi_ulong gaddr, void *hptr, size_t len); | ||
40 | |||
41 | /* Functions for accessing guest memory. The tget and tput functions | ||
42 | read/write single values, byteswapping as necessary. The lock_user function | ||
43 | @@ -XXX,XX +XXX,XX @@ abi_long copy_to_user(abi_ulong gaddr, void *hptr, size_t len); | ||
44 | |||
45 | /* Lock an area of guest memory into the host. If copy is true then the | ||
46 | host area will have the same contents as the guest. */ | ||
47 | -void *lock_user(int type, abi_ulong guest_addr, long len, int copy); | ||
48 | +void *lock_user(int type, abi_ulong guest_addr, size_t len, bool copy); | ||
49 | |||
50 | /* Unlock an area of guest memory. The first LEN bytes must be | ||
51 | flushed back to guest memory. host_ptr = NULL is explicitly | ||
52 | allowed and does nothing. */ | ||
53 | #ifndef DEBUG_REMAP | ||
54 | -static inline void unlock_user(void *host_ptr, abi_ulong guest_addr, long len) | ||
55 | +static inline void unlock_user(void *host_ptr, abi_ulong guest_addr, size_t len) | ||
56 | { } | ||
57 | #else | ||
58 | void unlock_user(void *host_ptr, abi_ulong guest_addr, long len); | ||
59 | @@ -XXX,XX +XXX,XX @@ void unlock_user(void *host_ptr, abi_ulong guest_addr, long len); | ||
60 | |||
61 | /* Return the length of a string in target memory or -TARGET_EFAULT if | ||
62 | access error. */ | ||
63 | -abi_long target_strlen(abi_ulong gaddr); | ||
64 | +ssize_t target_strlen(abi_ulong gaddr); | ||
65 | |||
66 | /* Like lock_user but for null terminated strings. */ | ||
67 | void *lock_user_string(abi_ulong guest_addr); | ||
68 | diff --git a/linux-user/uaccess.c b/linux-user/uaccess.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/linux-user/uaccess.c | ||
71 | +++ b/linux-user/uaccess.c | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | |||
74 | #include "qemu.h" | ||
75 | |||
76 | -void *lock_user(int type, abi_ulong guest_addr, long len, int copy) | ||
77 | +void *lock_user(int type, abi_ulong guest_addr, size_t len, bool copy) | ||
78 | { | ||
79 | if (!access_ok_untagged(type, guest_addr, len)) { | ||
80 | return NULL; | ||
81 | @@ -XXX,XX +XXX,XX @@ void *lock_user(int type, abi_ulong guest_addr, long len, int copy) | ||
26 | } | 82 | } |
27 | 83 | ||
28 | +static inline bool isar_feature_aa32_m_sec_state(const ARMISARegisters *id) | 84 | #ifdef DEBUG_REMAP |
29 | +{ | 85 | -void unlock_user(void *host_ptr, abi_ulong guest_addr, long len); |
30 | + /* | 86 | +void unlock_user(void *host_ptr, abi_ulong guest_addr, size_t len); |
31 | + * Return true if M-profile state handling insns | ||
32 | + * (VSCCLRM, CLRM, FPCTX access insns) are implemented | ||
33 | + */ | ||
34 | + return FIELD_EX32(id->id_pfr1, ID_PFR1, SECURITY) >= 3; | ||
35 | +} | ||
36 | + | ||
37 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | ||
38 | { | 87 | { |
39 | /* Sadly this is encoded differently for A-profile and M-profile */ | 88 | if (!host_ptr) { |
40 | diff --git a/target/arm/m-nocp.decode b/target/arm/m-nocp.decode | 89 | return; |
41 | index XXXXXXX..XXXXXXX 100644 | 90 | @@ -XXX,XX +XXX,XX @@ void unlock_user(void *host_ptr, abi_ulong guest_addr, long len); |
42 | --- a/target/arm/m-nocp.decode | 91 | if (host_ptr == g2h_untagged(guest_addr)) { |
43 | +++ b/target/arm/m-nocp.decode | 92 | return; |
44 | @@ -XXX,XX +XXX,XX @@ | 93 | } |
45 | # If the coprocessor is not present or disabled then we will generate | 94 | - if (len > 0) { |
46 | # the NOCP exception; otherwise we let the insn through to the main decode. | 95 | + if (len != 0) { |
47 | 96 | memcpy(g2h_untagged(guest_addr), host_ptr, len); | |
48 | +%vd_dp 22:1 12:4 | 97 | } |
49 | +%vd_sp 12:4 22:1 | 98 | g_free(host_ptr); |
50 | + | 99 | @@ -XXX,XX +XXX,XX @@ void unlock_user(void *host_ptr, abi_ulong guest_addr, long len); |
51 | &nocp cp | 100 | |
52 | 101 | void *lock_user_string(abi_ulong guest_addr) | |
53 | { | 102 | { |
54 | # Special cases which do not take an early NOCP: VLLDM and VLSTM | 103 | - abi_long len = target_strlen(guest_addr); |
55 | VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 0000 0000 | 104 | + ssize_t len = target_strlen(guest_addr); |
56 | - # TODO: VSCCLRM (new in v8.1M) is similar: | 105 | if (len < 0) { |
57 | - #VSCCLRM 1110 1100 1-01 1111 ---- 1011 ---- ---0 | 106 | return NULL; |
58 | + # VSCCLRM (new in v8.1M) is similar: | 107 | } |
59 | + VSCCLRM 1110 1100 1.01 1111 .... 1011 imm:7 0 vd=%vd_dp size=3 | 108 | - return lock_user(VERIFY_READ, guest_addr, (long)(len + 1), 1); |
60 | + VSCCLRM 1110 1100 1.01 1111 .... 1010 imm:8 vd=%vd_sp size=2 | 109 | + return lock_user(VERIFY_READ, guest_addr, (size_t)len + 1, 1); |
61 | |||
62 | NOCP 111- 1110 ---- ---- ---- cp:4 ---- ---- &nocp | ||
63 | NOCP 111- 110- ---- ---- ---- cp:4 ---- ---- &nocp | ||
64 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/translate.c | ||
67 | +++ b/target/arm/translate.c | ||
68 | @@ -XXX,XX +XXX,XX @@ void arm_translate_init(void) | ||
69 | a64_translate_init(); | ||
70 | } | 110 | } |
71 | 111 | ||
72 | +/* Generate a label used for skipping this instruction */ | 112 | /* copy_from_user() and copy_to_user() are usually used to copy data |
73 | +static void arm_gen_condlabel(DisasContext *s) | 113 | * buffers between the target and host. These internally perform |
74 | +{ | 114 | * locking/unlocking of the memory. |
75 | + if (!s->condjmp) { | 115 | */ |
76 | + s->condlabel = gen_new_label(); | 116 | -abi_long copy_from_user(void *hptr, abi_ulong gaddr, size_t len) |
77 | + s->condjmp = 1; | 117 | +int copy_from_user(void *hptr, abi_ulong gaddr, size_t len) |
118 | { | ||
119 | - abi_long ret = 0; | ||
120 | - void *ghptr; | ||
121 | + int ret = 0; | ||
122 | + void *ghptr = lock_user(VERIFY_READ, gaddr, len, 1); | ||
123 | |||
124 | - if ((ghptr = lock_user(VERIFY_READ, gaddr, len, 1))) { | ||
125 | + if (ghptr) { | ||
126 | memcpy(hptr, ghptr, len); | ||
127 | unlock_user(ghptr, gaddr, 0); | ||
128 | - } else | ||
129 | + } else { | ||
130 | ret = -TARGET_EFAULT; | ||
131 | - | ||
78 | + } | 132 | + } |
79 | +} | 133 | return ret; |
80 | + | ||
81 | /* Flags for the disas_set_da_iss info argument: | ||
82 | * lower bits hold the Rt register number, higher bits are flags. | ||
83 | */ | ||
84 | @@ -XXX,XX +XXX,XX @@ static void write_neon_element64(TCGv_i64 src, int reg, int ele, MemOp memop) | ||
85 | long off = neon_element_offset(reg, ele, memop); | ||
86 | |||
87 | switch (memop) { | ||
88 | + case MO_32: | ||
89 | + tcg_gen_st32_i64(src, cpu_env, off); | ||
90 | + break; | ||
91 | case MO_64: | ||
92 | tcg_gen_st_i64(src, cpu_env, off); | ||
93 | break; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
95 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
96 | } | 134 | } |
97 | 135 | ||
98 | -/* Generate a label used for skipping this instruction */ | ||
99 | -static void arm_gen_condlabel(DisasContext *s) | ||
100 | -{ | ||
101 | - if (!s->condjmp) { | ||
102 | - s->condlabel = gen_new_label(); | ||
103 | - s->condjmp = 1; | ||
104 | - } | ||
105 | -} | ||
106 | - | 136 | - |
107 | /* Skip this instruction if the ARM condition is false */ | 137 | -abi_long copy_to_user(abi_ulong gaddr, void *hptr, size_t len) |
108 | static void arm_skip_unless(DisasContext *s, uint32_t cond) | 138 | +int copy_to_user(abi_ulong gaddr, void *hptr, size_t len) |
109 | { | 139 | { |
110 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 140 | - abi_long ret = 0; |
111 | index XXXXXXX..XXXXXXX 100644 | 141 | - void *ghptr; |
112 | --- a/target/arm/translate-vfp.c.inc | 142 | + int ret = 0; |
113 | +++ b/target/arm/translate-vfp.c.inc | 143 | + void *ghptr = lock_user(VERIFY_WRITE, gaddr, len, 0); |
114 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLLDM_VLSTM(DisasContext *s, arg_VLLDM_VLSTM *a) | 144 | |
115 | return true; | 145 | - if ((ghptr = lock_user(VERIFY_WRITE, gaddr, len, 0))) { |
146 | + if (ghptr) { | ||
147 | memcpy(ghptr, hptr, len); | ||
148 | unlock_user(ghptr, gaddr, len); | ||
149 | - } else | ||
150 | + } else { | ||
151 | ret = -TARGET_EFAULT; | ||
152 | + } | ||
153 | |||
154 | return ret; | ||
116 | } | 155 | } |
117 | 156 | ||
118 | +static bool trans_VSCCLRM(DisasContext *s, arg_VSCCLRM *a) | 157 | /* Return the length of a string in target memory or -TARGET_EFAULT if |
119 | +{ | 158 | access error */ |
120 | + int btmreg, topreg; | 159 | -abi_long target_strlen(abi_ulong guest_addr1) |
121 | + TCGv_i64 zero; | 160 | +ssize_t target_strlen(abi_ulong guest_addr1) |
122 | + TCGv_i32 aspen, sfpa; | ||
123 | + | ||
124 | + if (!dc_isar_feature(aa32_m_sec_state, s)) { | ||
125 | + /* Before v8.1M, fall through in decode to NOCP check */ | ||
126 | + return false; | ||
127 | + } | ||
128 | + | ||
129 | + /* Explicitly UNDEF because this takes precedence over NOCP */ | ||
130 | + if (!arm_dc_feature(s, ARM_FEATURE_M_MAIN) || !s->v8m_secure) { | ||
131 | + unallocated_encoding(s); | ||
132 | + return true; | ||
133 | + } | ||
134 | + | ||
135 | + if (!dc_isar_feature(aa32_vfp_simd, s)) { | ||
136 | + /* NOP if we have neither FP nor MVE */ | ||
137 | + return true; | ||
138 | + } | ||
139 | + | ||
140 | + /* | ||
141 | + * If FPCCR.ASPEN != 0 && CONTROL_S.SFPA == 0 then there is no | ||
142 | + * active floating point context so we must NOP (without doing | ||
143 | + * any lazy state preservation or the NOCP check). | ||
144 | + */ | ||
145 | + aspen = load_cpu_field(v7m.fpccr[M_REG_S]); | ||
146 | + sfpa = load_cpu_field(v7m.control[M_REG_S]); | ||
147 | + tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
148 | + tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
149 | + tcg_gen_andi_i32(sfpa, sfpa, R_V7M_CONTROL_SFPA_MASK); | ||
150 | + tcg_gen_or_i32(sfpa, sfpa, aspen); | ||
151 | + arm_gen_condlabel(s); | ||
152 | + tcg_gen_brcondi_i32(TCG_COND_EQ, sfpa, 0, s->condlabel); | ||
153 | + | ||
154 | + if (s->fp_excp_el != 0) { | ||
155 | + gen_exception_insn(s, s->pc_curr, EXCP_NOCP, | ||
156 | + syn_uncategorized(), s->fp_excp_el); | ||
157 | + return true; | ||
158 | + } | ||
159 | + | ||
160 | + topreg = a->vd + a->imm - 1; | ||
161 | + btmreg = a->vd; | ||
162 | + | ||
163 | + /* Convert to Sreg numbers if the insn specified in Dregs */ | ||
164 | + if (a->size == 3) { | ||
165 | + topreg = topreg * 2 + 1; | ||
166 | + btmreg *= 2; | ||
167 | + } | ||
168 | + | ||
169 | + if (topreg > 63 || (topreg > 31 && !(topreg & 1))) { | ||
170 | + /* UNPREDICTABLE: we choose to undef */ | ||
171 | + unallocated_encoding(s); | ||
172 | + return true; | ||
173 | + } | ||
174 | + | ||
175 | + /* Silently ignore requests to clear D16-D31 if they don't exist */ | ||
176 | + if (topreg > 31 && !dc_isar_feature(aa32_simd_r32, s)) { | ||
177 | + topreg = 31; | ||
178 | + } | ||
179 | + | ||
180 | + if (!vfp_access_check(s)) { | ||
181 | + return true; | ||
182 | + } | ||
183 | + | ||
184 | + /* Zero the Sregs from btmreg to topreg inclusive. */ | ||
185 | + zero = tcg_const_i64(0); | ||
186 | + if (btmreg & 1) { | ||
187 | + write_neon_element64(zero, btmreg >> 1, 1, MO_32); | ||
188 | + btmreg++; | ||
189 | + } | ||
190 | + for (; btmreg + 1 <= topreg; btmreg += 2) { | ||
191 | + write_neon_element64(zero, btmreg >> 1, 0, MO_64); | ||
192 | + } | ||
193 | + if (btmreg == topreg) { | ||
194 | + write_neon_element64(zero, btmreg >> 1, 0, MO_32); | ||
195 | + btmreg++; | ||
196 | + } | ||
197 | + assert(btmreg == topreg + 1); | ||
198 | + /* TODO: when MVE is implemented, zero VPR here */ | ||
199 | + return true; | ||
200 | +} | ||
201 | + | ||
202 | static bool trans_NOCP(DisasContext *s, arg_nocp *a) | ||
203 | { | 161 | { |
204 | /* | 162 | uint8_t *ptr; |
163 | abi_ulong guest_addr; | ||
164 | - int max_len, len; | ||
165 | + size_t max_len, len; | ||
166 | |||
167 | guest_addr = guest_addr1; | ||
168 | for(;;) { | ||
169 | @@ -XXX,XX +XXX,XX @@ abi_long target_strlen(abi_ulong guest_addr1) | ||
170 | unlock_user(ptr, guest_addr, 0); | ||
171 | guest_addr += len; | ||
172 | /* we don't allow wrapping or integer overflow */ | ||
173 | - if (guest_addr == 0 || | ||
174 | - (guest_addr - guest_addr1) > 0x7fffffff) | ||
175 | + if (guest_addr == 0 || (guest_addr - guest_addr1) > 0x7fffffff) { | ||
176 | return -TARGET_EFAULT; | ||
177 | - if (len != max_len) | ||
178 | + } | ||
179 | + if (len != max_len) { | ||
180 | break; | ||
181 | + } | ||
182 | } | ||
183 | return guest_addr - guest_addr1; | ||
184 | } | ||
205 | -- | 185 | -- |
206 | 2.20.1 | 186 | 2.20.1 |
207 | 187 | ||
208 | 188 | diff view generated by jsdifflib |
1 | From: Alex Chen <alex.chen@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We should use printf format specifier "%u" instead of "%d" for | 3 | Resolve the untagged address once, using thread_cpu. |
4 | argument of type "unsigned int". | 4 | Tidy the DEBUG_REMAP code using glib routines. |
5 | 5 | ||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | ||
8 | Message-id: 20201126111109.112238-2-alex.chen@huawei.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210212184902.1251044-20-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/misc/imx25_ccm.c | 12 ++++++------ | 11 | linux-user/uaccess.c | 27 ++++++++++++++------------- |
13 | 1 file changed, 6 insertions(+), 6 deletions(-) | 12 | 1 file changed, 14 insertions(+), 13 deletions(-) |
14 | 13 | ||
15 | diff --git a/hw/misc/imx25_ccm.c b/hw/misc/imx25_ccm.c | 14 | diff --git a/linux-user/uaccess.c b/linux-user/uaccess.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/misc/imx25_ccm.c | 16 | --- a/linux-user/uaccess.c |
18 | +++ b/hw/misc/imx25_ccm.c | 17 | +++ b/linux-user/uaccess.c |
19 | @@ -XXX,XX +XXX,XX @@ static const char *imx25_ccm_reg_name(uint32_t reg) | 18 | @@ -XXX,XX +XXX,XX @@ |
20 | case IMX25_CCM_LPIMR1_REG: | 19 | |
21 | return "lpimr1"; | 20 | void *lock_user(int type, abi_ulong guest_addr, size_t len, bool copy) |
22 | default: | 21 | { |
23 | - sprintf(unknown, "[%d ?]", reg); | 22 | + void *host_addr; |
24 | + sprintf(unknown, "[%u ?]", reg); | 23 | + |
25 | return unknown; | 24 | + guest_addr = cpu_untagged_addr(thread_cpu, guest_addr); |
25 | if (!access_ok_untagged(type, guest_addr, len)) { | ||
26 | return NULL; | ||
26 | } | 27 | } |
28 | + host_addr = g2h_untagged(guest_addr); | ||
29 | #ifdef DEBUG_REMAP | ||
30 | - { | ||
31 | - void *addr; | ||
32 | - addr = g_malloc(len); | ||
33 | - if (copy) { | ||
34 | - memcpy(addr, g2h(guest_addr), len); | ||
35 | - } else { | ||
36 | - memset(addr, 0, len); | ||
37 | - } | ||
38 | - return addr; | ||
39 | + if (copy) { | ||
40 | + host_addr = g_memdup(host_addr, len); | ||
41 | + } else { | ||
42 | + host_addr = g_malloc0(len); | ||
43 | } | ||
44 | -#else | ||
45 | - return g2h_untagged(guest_addr); | ||
46 | #endif | ||
47 | + return host_addr; | ||
27 | } | 48 | } |
28 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_mpll_clk(IMXCCMState *dev) | 49 | |
29 | freq = imx_ccm_calc_pll(s->reg[IMX25_CCM_MPCTL_REG], CKIH_FREQ); | 50 | #ifdef DEBUG_REMAP |
51 | void unlock_user(void *host_ptr, abi_ulong guest_addr, size_t len); | ||
52 | { | ||
53 | + void *host_ptr_conv; | ||
54 | + | ||
55 | if (!host_ptr) { | ||
56 | return; | ||
30 | } | 57 | } |
31 | 58 | - if (host_ptr == g2h_untagged(guest_addr)) { | |
32 | - DPRINTF("freq = %d\n", freq); | 59 | + host_ptr_conv = g2h(thread_cpu, guest_addr); |
33 | + DPRINTF("freq = %u\n", freq); | 60 | + if (host_ptr == host_ptr_conv) { |
34 | 61 | return; | |
35 | return freq; | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_mcu_clk(IMXCCMState *dev) | ||
38 | |||
39 | freq = freq / (1 + EXTRACT(s->reg[IMX25_CCM_CCTL_REG], ARM_CLK_DIV)); | ||
40 | |||
41 | - DPRINTF("freq = %d\n", freq); | ||
42 | + DPRINTF("freq = %u\n", freq); | ||
43 | |||
44 | return freq; | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_ahb_clk(IMXCCMState *dev) | ||
47 | freq = imx25_ccm_get_mcu_clk(dev) | ||
48 | / (1 + EXTRACT(s->reg[IMX25_CCM_CCTL_REG], AHB_CLK_DIV)); | ||
49 | |||
50 | - DPRINTF("freq = %d\n", freq); | ||
51 | + DPRINTF("freq = %u\n", freq); | ||
52 | |||
53 | return freq; | ||
54 | } | ||
55 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_ipg_clk(IMXCCMState *dev) | ||
56 | |||
57 | freq = imx25_ccm_get_ahb_clk(dev) / 2; | ||
58 | |||
59 | - DPRINTF("freq = %d\n", freq); | ||
60 | + DPRINTF("freq = %u\n", freq); | ||
61 | |||
62 | return freq; | ||
63 | } | ||
64 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx25_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
65 | break; | ||
66 | } | 62 | } |
67 | 63 | if (len != 0) { | |
68 | - DPRINTF("Clock = %d) = %d\n", clock, freq); | 64 | - memcpy(g2h_untagged(guest_addr), host_ptr, len); |
69 | + DPRINTF("Clock = %d) = %u\n", clock, freq); | 65 | + memcpy(host_ptr_conv, host_ptr, len); |
70 | 66 | } | |
71 | return freq; | 67 | g_free(host_ptr); |
72 | } | 68 | } |
73 | -- | 69 | -- |
74 | 2.20.1 | 70 | 2.20.1 |
75 | 71 | ||
76 | 72 | diff view generated by jsdifflib |
1 | v8.1M introduces a new TRD flag in the CCR register, which enables | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | checking for stack frame integrity signatures on SG instructions. | ||
3 | This bit is not banked, and is always RAZ/WI to Non-secure code. | ||
4 | Adjust the code for handling CCR reads and writes to handle this. | ||
5 | 2 | ||
3 | This is the prctl bit that controls whether syscalls accept tagged | ||
4 | addresses. See Documentation/arm64/tagged-address-abi.rst in the | ||
5 | linux kernel. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20210212184902.1251044-21-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-23-peter.maydell@linaro.org | ||
9 | --- | 11 | --- |
10 | target/arm/cpu.h | 2 ++ | 12 | linux-user/aarch64/target_syscall.h | 4 ++++ |
11 | hw/intc/armv7m_nvic.c | 26 ++++++++++++++++++-------- | 13 | target/arm/cpu-param.h | 3 +++ |
12 | 2 files changed, 20 insertions(+), 8 deletions(-) | 14 | target/arm/cpu.h | 31 +++++++++++++++++++++++++++++ |
15 | linux-user/syscall.c | 24 ++++++++++++++++++++++ | ||
16 | 4 files changed, 62 insertions(+) | ||
13 | 17 | ||
18 | diff --git a/linux-user/aarch64/target_syscall.h b/linux-user/aarch64/target_syscall.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/linux-user/aarch64/target_syscall.h | ||
21 | +++ b/linux-user/aarch64/target_syscall.h | ||
22 | @@ -XXX,XX +XXX,XX @@ struct target_pt_regs { | ||
23 | # define TARGET_PR_PAC_APDBKEY (1 << 3) | ||
24 | # define TARGET_PR_PAC_APGAKEY (1 << 4) | ||
25 | |||
26 | +#define TARGET_PR_SET_TAGGED_ADDR_CTRL 55 | ||
27 | +#define TARGET_PR_GET_TAGGED_ADDR_CTRL 56 | ||
28 | +# define TARGET_PR_TAGGED_ADDR_ENABLE (1UL << 0) | ||
29 | + | ||
30 | #endif /* AARCH64_TARGET_SYSCALL_H */ | ||
31 | diff --git a/target/arm/cpu-param.h b/target/arm/cpu-param.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/cpu-param.h | ||
34 | +++ b/target/arm/cpu-param.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | |||
37 | #ifdef CONFIG_USER_ONLY | ||
38 | #define TARGET_PAGE_BITS 12 | ||
39 | +# ifdef TARGET_AARCH64 | ||
40 | +# define TARGET_TAGGED_ADDRESSES | ||
41 | +# endif | ||
42 | #else | ||
43 | /* | ||
44 | * ARMv7 and later CPUs have 4K pages minimum, but ARMv5 and v6 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 45 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 47 | --- a/target/arm/cpu.h |
17 | +++ b/target/arm/cpu.h | 48 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ FIELD(V7M_CCR, STKOFHFNMIGN, 10, 1) | 49 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { |
19 | FIELD(V7M_CCR, DC, 16, 1) | 50 | const struct arm_boot_info *boot_info; |
20 | FIELD(V7M_CCR, IC, 17, 1) | 51 | /* Store GICv3CPUState to access from this struct */ |
21 | FIELD(V7M_CCR, BP, 18, 1) | 52 | void *gicv3state; |
22 | +FIELD(V7M_CCR, LOB, 19, 1) | 53 | + |
23 | +FIELD(V7M_CCR, TRD, 20, 1) | 54 | +#ifdef TARGET_TAGGED_ADDRESSES |
24 | 55 | + /* Linux syscall tagged address support */ | |
25 | /* V7M SCR bits */ | 56 | + bool tagged_addr_enable; |
26 | FIELD(V7M_SCR, SLEEPONEXIT, 1, 1) | 57 | +#endif |
27 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 58 | } CPUARMState; |
59 | |||
60 | static inline void set_feature(CPUARMState *env, int feature) | ||
61 | @@ -XXX,XX +XXX,XX @@ static inline MemTxAttrs *typecheck_memtxattrs(MemTxAttrs *x) | ||
62 | */ | ||
63 | #define PAGE_BTI PAGE_TARGET_1 | ||
64 | |||
65 | +#ifdef TARGET_TAGGED_ADDRESSES | ||
66 | +/** | ||
67 | + * cpu_untagged_addr: | ||
68 | + * @cs: CPU context | ||
69 | + * @x: tagged address | ||
70 | + * | ||
71 | + * Remove any address tag from @x. This is explicitly related to the | ||
72 | + * linux syscall TIF_TAGGED_ADDR setting, not TBI in general. | ||
73 | + * | ||
74 | + * There should be a better place to put this, but we need this in | ||
75 | + * include/exec/cpu_ldst.h, and not some place linux-user specific. | ||
76 | + */ | ||
77 | +static inline target_ulong cpu_untagged_addr(CPUState *cs, target_ulong x) | ||
78 | +{ | ||
79 | + ARMCPU *cpu = ARM_CPU(cs); | ||
80 | + if (cpu->env.tagged_addr_enable) { | ||
81 | + /* | ||
82 | + * TBI is enabled for userspace but not kernelspace addresses. | ||
83 | + * Only clear the tag if bit 55 is clear. | ||
84 | + */ | ||
85 | + x &= sextract64(x, 0, 56); | ||
86 | + } | ||
87 | + return x; | ||
88 | +} | ||
89 | +#endif | ||
90 | + | ||
91 | /* | ||
92 | * Naming convention for isar_feature functions: | ||
93 | * Functions which test 32-bit ID registers should have _aa32_ in | ||
94 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 95 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/hw/intc/armv7m_nvic.c | 96 | --- a/linux-user/syscall.c |
30 | +++ b/hw/intc/armv7m_nvic.c | 97 | +++ b/linux-user/syscall.c |
31 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 98 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, |
32 | } | 99 | } |
33 | return cpu->env.v7m.scr[attrs.secure]; | 100 | } |
34 | case 0xd14: /* Configuration Control. */ | 101 | return -TARGET_EINVAL; |
35 | - /* The BFHFNMIGN bit is the only non-banked bit; we | 102 | + case TARGET_PR_SET_TAGGED_ADDR_CTRL: |
36 | - * keep it in the non-secure copy of the register. | 103 | + { |
37 | + /* | 104 | + abi_ulong valid_mask = TARGET_PR_TAGGED_ADDR_ENABLE; |
38 | + * Non-banked bits: BFHFNMIGN (stored in the NS copy of the register) | 105 | + CPUARMState *env = cpu_env; |
39 | + * and TRD (stored in the S copy of the register) | ||
40 | */ | ||
41 | val = cpu->env.v7m.ccr[attrs.secure]; | ||
42 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | ||
43 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
44 | cpu->env.v7m.scr[attrs.secure] = value; | ||
45 | break; | ||
46 | case 0xd14: /* Configuration Control. */ | ||
47 | + { | ||
48 | + uint32_t mask; | ||
49 | + | 106 | + |
50 | if (!arm_feature(&cpu->env, ARM_FEATURE_M_MAIN)) { | 107 | + if ((arg2 & ~valid_mask) || arg3 || arg4 || arg5) { |
51 | goto bad_offset; | 108 | + return -TARGET_EINVAL; |
52 | } | 109 | + } |
53 | 110 | + env->tagged_addr_enable = arg2 & TARGET_PR_TAGGED_ADDR_ENABLE; | |
54 | /* Enforce RAZ/WI on reserved and must-RAZ/WI bits */ | 111 | + return 0; |
55 | - value &= (R_V7M_CCR_STKALIGN_MASK | | 112 | + } |
56 | - R_V7M_CCR_BFHFNMIGN_MASK | | 113 | + case TARGET_PR_GET_TAGGED_ADDR_CTRL: |
57 | - R_V7M_CCR_DIV_0_TRP_MASK | | 114 | + { |
58 | - R_V7M_CCR_UNALIGN_TRP_MASK | | 115 | + abi_long ret = 0; |
59 | - R_V7M_CCR_USERSETMPEND_MASK | | 116 | + CPUARMState *env = cpu_env; |
60 | - R_V7M_CCR_NONBASETHRDENA_MASK); | 117 | + |
61 | + mask = R_V7M_CCR_STKALIGN_MASK | | 118 | + if (arg2 || arg3 || arg4 || arg5) { |
62 | + R_V7M_CCR_BFHFNMIGN_MASK | | 119 | + return -TARGET_EINVAL; |
63 | + R_V7M_CCR_DIV_0_TRP_MASK | | 120 | + } |
64 | + R_V7M_CCR_UNALIGN_TRP_MASK | | 121 | + if (env->tagged_addr_enable) { |
65 | + R_V7M_CCR_USERSETMPEND_MASK | | 122 | + ret |= TARGET_PR_TAGGED_ADDR_ENABLE; |
66 | + R_V7M_CCR_NONBASETHRDENA_MASK; | 123 | + } |
67 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8_1M) && attrs.secure) { | 124 | + return ret; |
68 | + /* TRD is always RAZ/WI from NS */ | 125 | + } |
69 | + mask |= R_V7M_CCR_TRD_MASK; | 126 | #endif /* AARCH64 */ |
70 | + } | 127 | case PR_GET_SECCOMP: |
71 | + value &= mask; | 128 | case PR_SET_SECCOMP: |
72 | |||
73 | if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | ||
74 | /* v8M makes NONBASETHRDENA and STKALIGN be RES1 */ | ||
75 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
76 | |||
77 | cpu->env.v7m.ccr[attrs.secure] = value; | ||
78 | break; | ||
79 | + } | ||
80 | case 0xd24: /* System Handler Control and State (SHCSR) */ | ||
81 | if (!arm_feature(&cpu->env, ARM_FEATURE_V7)) { | ||
82 | goto bad_offset; | ||
83 | -- | 129 | -- |
84 | 2.20.1 | 130 | 2.20.1 |
85 | 131 | ||
86 | 132 | diff view generated by jsdifflib |
1 | From: Alex Chen <alex.chen@huawei.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We should use printf format specifier "%u" instead of "%d" for | 3 | Use simple arithmetic instead of a conditional |
4 | argument of type "unsigned int". | 4 | move when tbi0 != tbi1. |
5 | 5 | ||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | ||
8 | Message-id: 20201126111109.112238-4-alex.chen@huawei.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210212184902.1251044-22-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/misc/imx6_ccm.c | 20 ++++++++++---------- | 11 | target/arm/translate-a64.c | 25 ++++++++++++++----------- |
13 | hw/misc/imx6_src.c | 2 +- | 12 | 1 file changed, 14 insertions(+), 11 deletions(-) |
14 | 2 files changed, 11 insertions(+), 11 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c | 14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/misc/imx6_ccm.c | 16 | --- a/target/arm/translate-a64.c |
19 | +++ b/hw/misc/imx6_ccm.c | 17 | +++ b/target/arm/translate-a64.c |
20 | @@ -XXX,XX +XXX,XX @@ static const char *imx6_ccm_reg_name(uint32_t reg) | 18 | @@ -XXX,XX +XXX,XX @@ static void gen_top_byte_ignore(DisasContext *s, TCGv_i64 dst, |
21 | case CCM_CMEOR: | 19 | /* Sign-extend from bit 55. */ |
22 | return "CMEOR"; | 20 | tcg_gen_sextract_i64(dst, src, 0, 56); |
23 | default: | 21 | |
24 | - sprintf(unknown, "%d ?", reg); | 22 | - if (tbi != 3) { |
25 | + sprintf(unknown, "%u ?", reg); | 23 | - TCGv_i64 tcg_zero = tcg_const_i64(0); |
26 | return unknown; | 24 | - |
27 | } | 25 | - /* |
28 | } | 26 | - * The two TBI bits differ. |
29 | @@ -XXX,XX +XXX,XX @@ static const char *imx6_analog_reg_name(uint32_t reg) | 27 | - * If tbi0, then !tbi1: only use the extension if positive. |
30 | case USB_ANALOG_DIGPROG: | 28 | - * if !tbi0, then tbi1: only use the extension if negative. |
31 | return "USB_ANALOG_DIGPROG"; | 29 | - */ |
32 | default: | 30 | - tcg_gen_movcond_i64(tbi == 1 ? TCG_COND_GE : TCG_COND_LT, |
33 | - sprintf(unknown, "%d ?", reg); | 31 | - dst, dst, tcg_zero, dst, src); |
34 | + sprintf(unknown, "%u ?", reg); | 32 | - tcg_temp_free_i64(tcg_zero); |
35 | return unknown; | 33 | + switch (tbi) { |
36 | } | 34 | + case 1: |
37 | } | 35 | + /* tbi0 but !tbi1: only use the extension if positive */ |
38 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_pll2_clk(IMX6CCMState *dev) | 36 | + tcg_gen_and_i64(dst, dst, src); |
39 | freq *= 20; | 37 | + break; |
40 | } | 38 | + case 2: |
41 | 39 | + /* !tbi0 but tbi1: only use the extension if negative */ | |
42 | - DPRINTF("freq = %d\n", (uint32_t)freq); | 40 | + tcg_gen_or_i64(dst, dst, src); |
43 | + DPRINTF("freq = %u\n", (uint32_t)freq); | 41 | + break; |
44 | 42 | + case 3: | |
45 | return freq; | 43 | + /* tbi0 and tbi1: always use the extension */ |
46 | } | 44 | + break; |
47 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_pll2_pfd0_clk(IMX6CCMState *dev) | 45 | + default: |
48 | freq = imx6_analog_get_pll2_clk(dev) * 18 | 46 | + g_assert_not_reached(); |
49 | / EXTRACT(dev->analog[CCM_ANALOG_PFD_528], PFD0_FRAC); | 47 | } |
50 | |||
51 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
52 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
53 | |||
54 | return freq; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_pll2_pfd2_clk(IMX6CCMState *dev) | ||
57 | freq = imx6_analog_get_pll2_clk(dev) * 18 | ||
58 | / EXTRACT(dev->analog[CCM_ANALOG_PFD_528], PFD2_FRAC); | ||
59 | |||
60 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
61 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
62 | |||
63 | return freq; | ||
64 | } | ||
65 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_analog_get_periph_clk(IMX6CCMState *dev) | ||
66 | break; | ||
67 | } | ||
68 | |||
69 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
70 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
71 | |||
72 | return freq; | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_ccm_get_ahb_clk(IMX6CCMState *dev) | ||
75 | freq = imx6_analog_get_periph_clk(dev) | ||
76 | / (1 + EXTRACT(dev->ccm[CCM_CBCDR], AHB_PODF)); | ||
77 | |||
78 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
79 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
80 | |||
81 | return freq; | ||
82 | } | ||
83 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_ccm_get_ipg_clk(IMX6CCMState *dev) | ||
84 | freq = imx6_ccm_get_ahb_clk(dev) | ||
85 | / (1 + EXTRACT(dev->ccm[CCM_CBCDR], IPG_PODF)); | ||
86 | |||
87 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
88 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
89 | |||
90 | return freq; | ||
91 | } | ||
92 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx6_ccm_get_per_clk(IMX6CCMState *dev) | ||
93 | freq = imx6_ccm_get_ipg_clk(dev) | ||
94 | / (1 + EXTRACT(dev->ccm[CCM_CSCMR1], PERCLK_PODF)); | ||
95 | |||
96 | - DPRINTF("freq = %d\n", (uint32_t)freq); | ||
97 | + DPRINTF("freq = %u\n", (uint32_t)freq); | ||
98 | |||
99 | return freq; | ||
100 | } | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx6_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
102 | break; | ||
103 | } | ||
104 | |||
105 | - DPRINTF("Clock = %d) = %d\n", clock, freq); | ||
106 | + DPRINTF("Clock = %d) = %u\n", clock, freq); | ||
107 | |||
108 | return freq; | ||
109 | } | ||
110 | diff --git a/hw/misc/imx6_src.c b/hw/misc/imx6_src.c | ||
111 | index XXXXXXX..XXXXXXX 100644 | ||
112 | --- a/hw/misc/imx6_src.c | ||
113 | +++ b/hw/misc/imx6_src.c | ||
114 | @@ -XXX,XX +XXX,XX @@ static const char *imx6_src_reg_name(uint32_t reg) | ||
115 | case SRC_GPR10: | ||
116 | return "SRC_GPR10"; | ||
117 | default: | ||
118 | - sprintf(unknown, "%d ?", reg); | ||
119 | + sprintf(unknown, "%u ?", reg); | ||
120 | return unknown; | ||
121 | } | 48 | } |
122 | } | 49 | } |
123 | -- | 50 | -- |
124 | 2.20.1 | 51 | 2.20.1 |
125 | 52 | ||
126 | 53 | diff view generated by jsdifflib |
1 | The FPDSCR register has a similar layout to the FPSCR. In v8.1M it | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | gains new fields FZ16 (if half-precision floating point is supported) | ||
3 | and LTPSIZE (always reads as 4). Update the reset value and the code | ||
4 | that handles writes to this register accordingly. | ||
5 | 2 | ||
3 | We were fudging TBI1 enabled to speed up the generated code. | ||
4 | Now that we've improved the code generation, remove this. | ||
5 | Also, tidy the comment to reflect the current code. | ||
6 | |||
7 | The pauth test was testing a kernel address (-1) and making | ||
8 | incorrect assumptions about TBI1; stick to userland addresses. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20210212184902.1251044-23-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-16-peter.maydell@linaro.org | ||
9 | --- | 14 | --- |
10 | target/arm/cpu.h | 5 +++++ | 15 | target/arm/internals.h | 4 ++-- |
11 | hw/intc/armv7m_nvic.c | 9 ++++++++- | 16 | target/arm/cpu.c | 10 +++------- |
12 | target/arm/cpu.c | 3 +++ | 17 | tests/tcg/aarch64/pauth-2.c | 1 - |
13 | 3 files changed, 16 insertions(+), 1 deletion(-) | 18 | 3 files changed, 5 insertions(+), 10 deletions(-) |
14 | 19 | ||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 20 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
16 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/cpu.h | 22 | --- a/target/arm/internals.h |
18 | +++ b/target/arm/cpu.h | 23 | +++ b/target/arm/internals.h |
19 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); | 24 | @@ -XXX,XX +XXX,XX @@ static inline bool tcma_check(uint32_t desc, int bit55, int ptr_tag) |
20 | #define FPCR_IXE (1 << 12) /* Inexact exception trap enable */ | 25 | */ |
21 | #define FPCR_IDE (1 << 15) /* Input Denormal exception trap enable */ | 26 | static inline uint64_t useronly_clean_ptr(uint64_t ptr) |
22 | #define FPCR_FZ16 (1 << 19) /* ARMv8.2+, FP16 flush-to-zero */ | 27 | { |
23 | +#define FPCR_RMODE_MASK (3 << 22) /* Rounding mode */ | 28 | - /* TBI is known to be enabled. */ |
24 | #define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ | 29 | #ifdef CONFIG_USER_ONLY |
25 | #define FPCR_DN (1 << 25) /* Default NaN enable bit */ | 30 | - ptr = sextract64(ptr, 0, 56); |
26 | +#define FPCR_AHP (1 << 26) /* Alternative half-precision */ | 31 | + /* TBI0 is known to be enabled, while TBI1 is disabled. */ |
27 | #define FPCR_QC (1 << 27) /* Cumulative saturation bit */ | 32 | + ptr &= sextract64(ptr, 0, 56); |
28 | #define FPCR_V (1 << 28) /* FP overflow flag */ | 33 | #endif |
29 | #define FPCR_C (1 << 29) /* FP carry flag */ | 34 | return ptr; |
30 | #define FPCR_Z (1 << 30) /* FP zero flag */ | 35 | } |
31 | #define FPCR_N (1 << 31) /* FP negative flag */ | ||
32 | |||
33 | +#define FPCR_LTPSIZE_SHIFT 16 /* LTPSIZE, M-profile only */ | ||
34 | +#define FPCR_LTPSIZE_MASK (7 << FPCR_LTPSIZE_SHIFT) | ||
35 | + | ||
36 | #define FPCR_NZCV_MASK (FPCR_N | FPCR_Z | FPCR_C | FPCR_V) | ||
37 | #define FPCR_NZCVQC_MASK (FPCR_NZCV_MASK | FPCR_QC) | ||
38 | |||
39 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/hw/intc/armv7m_nvic.c | ||
42 | +++ b/hw/intc/armv7m_nvic.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, | ||
44 | break; | ||
45 | case 0xf3c: /* FPDSCR */ | ||
46 | if (cpu_isar_feature(aa32_vfp_simd, cpu)) { | ||
47 | - value &= 0x07c00000; | ||
48 | + uint32_t mask = FPCR_AHP | FPCR_DN | FPCR_FZ | FPCR_RMODE_MASK; | ||
49 | + if (cpu_isar_feature(any_fp16, cpu)) { | ||
50 | + mask |= FPCR_FZ16; | ||
51 | + } | ||
52 | + value &= mask; | ||
53 | + if (cpu_isar_feature(aa32_lob, cpu)) { | ||
54 | + value |= 4 << FPCR_LTPSIZE_SHIFT; | ||
55 | + } | ||
56 | cpu->env.v7m.fpdscr[attrs.secure] = value; | ||
57 | } | ||
58 | break; | ||
59 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 36 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
60 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
61 | --- a/target/arm/cpu.c | 38 | --- a/target/arm/cpu.c |
62 | +++ b/target/arm/cpu.c | 39 | +++ b/target/arm/cpu.c |
63 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | 40 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
64 | * always reset to 4. | 41 | env->vfp.zcr_el[1] = MIN(cpu->sve_max_vq - 1, 3); |
65 | */ | ||
66 | env->v7m.ltpsize = 4; | ||
67 | + /* The LTPSIZE field in FPDSCR is constant and reads as 4. */ | ||
68 | + env->v7m.fpdscr[M_REG_NS] = 4 << FPCR_LTPSIZE_SHIFT; | ||
69 | + env->v7m.fpdscr[M_REG_S] = 4 << FPCR_LTPSIZE_SHIFT; | ||
70 | } | 42 | } |
71 | 43 | /* | |
72 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 44 | - * Enable TBI0 and TBI1. While the real kernel only enables TBI0, |
45 | - * turning on both here will produce smaller code and otherwise | ||
46 | - * make no difference to the user-level emulation. | ||
47 | - * | ||
48 | - * In sve_probe_page, we assume that this is set. | ||
49 | - * Do not modify this without other changes. | ||
50 | + * Enable TBI0 but not TBI1. | ||
51 | + * Note that this must match useronly_clean_ptr. | ||
52 | */ | ||
53 | - env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); | ||
54 | + env->cp15.tcr_el[1].raw_tcr = (1ULL << 37); | ||
55 | #else | ||
56 | /* Reset into the highest available EL */ | ||
57 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
58 | diff --git a/tests/tcg/aarch64/pauth-2.c b/tests/tcg/aarch64/pauth-2.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/tests/tcg/aarch64/pauth-2.c | ||
61 | +++ b/tests/tcg/aarch64/pauth-2.c | ||
62 | @@ -XXX,XX +XXX,XX @@ void do_test(uint64_t value) | ||
63 | int main() | ||
64 | { | ||
65 | do_test(0); | ||
66 | - do_test(-1); | ||
67 | do_test(0xda004acedeadbeefull); | ||
68 | return 0; | ||
69 | } | ||
73 | -- | 70 | -- |
74 | 2.20.1 | 71 | 2.20.1 |
75 | 72 | ||
76 | 73 | diff view generated by jsdifflib |
1 | In v8.1M a REVIDR register is defined, which is at address 0xe00ecfc | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | and is a read-only IMPDEF register providing implementation specific | ||
3 | minor revision information, like the v8A REVIDR_EL1. Implement this. | ||
4 | 2 | ||
3 | These prctl fields are required for the function of MTE. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20210212184902.1251044-24-richard.henderson@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201119215617.29887-19-peter.maydell@linaro.org | ||
8 | --- | 9 | --- |
9 | hw/intc/armv7m_nvic.c | 5 +++++ | 10 | linux-user/aarch64/target_syscall.h | 9 ++++++ |
10 | 1 file changed, 5 insertions(+) | 11 | linux-user/syscall.c | 43 +++++++++++++++++++++++++++++ |
12 | 2 files changed, 52 insertions(+) | ||
11 | 13 | ||
12 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | diff --git a/linux-user/aarch64/target_syscall.h b/linux-user/aarch64/target_syscall.h |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/hw/intc/armv7m_nvic.c | 16 | --- a/linux-user/aarch64/target_syscall.h |
15 | +++ b/hw/intc/armv7m_nvic.c | 17 | +++ b/linux-user/aarch64/target_syscall.h |
16 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | 18 | @@ -XXX,XX +XXX,XX @@ struct target_pt_regs { |
17 | } | 19 | #define TARGET_PR_SET_TAGGED_ADDR_CTRL 55 |
18 | return val; | 20 | #define TARGET_PR_GET_TAGGED_ADDR_CTRL 56 |
19 | } | 21 | # define TARGET_PR_TAGGED_ADDR_ENABLE (1UL << 0) |
20 | + case 0xcfc: | 22 | +/* MTE tag check fault modes */ |
21 | + if (!arm_feature(&cpu->env, ARM_FEATURE_V8_1M)) { | 23 | +# define TARGET_PR_MTE_TCF_SHIFT 1 |
22 | + goto bad_offset; | 24 | +# define TARGET_PR_MTE_TCF_NONE (0UL << TARGET_PR_MTE_TCF_SHIFT) |
23 | + } | 25 | +# define TARGET_PR_MTE_TCF_SYNC (1UL << TARGET_PR_MTE_TCF_SHIFT) |
24 | + return cpu->revidr; | 26 | +# define TARGET_PR_MTE_TCF_ASYNC (2UL << TARGET_PR_MTE_TCF_SHIFT) |
25 | case 0xd00: /* CPUID Base. */ | 27 | +# define TARGET_PR_MTE_TCF_MASK (3UL << TARGET_PR_MTE_TCF_SHIFT) |
26 | return cpu->midr; | 28 | +/* MTE tag inclusion mask */ |
27 | case 0xd04: /* Interrupt Control State (ICSR) */ | 29 | +# define TARGET_PR_MTE_TAG_SHIFT 3 |
30 | +# define TARGET_PR_MTE_TAG_MASK (0xffffUL << TARGET_PR_MTE_TAG_SHIFT) | ||
31 | |||
32 | #endif /* AARCH64_TARGET_SYSCALL_H */ | ||
33 | diff --git a/linux-user/syscall.c b/linux-user/syscall.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/linux-user/syscall.c | ||
36 | +++ b/linux-user/syscall.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
38 | { | ||
39 | abi_ulong valid_mask = TARGET_PR_TAGGED_ADDR_ENABLE; | ||
40 | CPUARMState *env = cpu_env; | ||
41 | + ARMCPU *cpu = env_archcpu(env); | ||
42 | + | ||
43 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
44 | + valid_mask |= TARGET_PR_MTE_TCF_MASK; | ||
45 | + valid_mask |= TARGET_PR_MTE_TAG_MASK; | ||
46 | + } | ||
47 | |||
48 | if ((arg2 & ~valid_mask) || arg3 || arg4 || arg5) { | ||
49 | return -TARGET_EINVAL; | ||
50 | } | ||
51 | env->tagged_addr_enable = arg2 & TARGET_PR_TAGGED_ADDR_ENABLE; | ||
52 | + | ||
53 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
54 | + switch (arg2 & TARGET_PR_MTE_TCF_MASK) { | ||
55 | + case TARGET_PR_MTE_TCF_NONE: | ||
56 | + case TARGET_PR_MTE_TCF_SYNC: | ||
57 | + case TARGET_PR_MTE_TCF_ASYNC: | ||
58 | + break; | ||
59 | + default: | ||
60 | + return -EINVAL; | ||
61 | + } | ||
62 | + | ||
63 | + /* | ||
64 | + * Write PR_MTE_TCF to SCTLR_EL1[TCF0]. | ||
65 | + * Note that the syscall values are consistent with hw. | ||
66 | + */ | ||
67 | + env->cp15.sctlr_el[1] = | ||
68 | + deposit64(env->cp15.sctlr_el[1], 38, 2, | ||
69 | + arg2 >> TARGET_PR_MTE_TCF_SHIFT); | ||
70 | + | ||
71 | + /* | ||
72 | + * Write PR_MTE_TAG to GCR_EL1[Exclude]. | ||
73 | + * Note that the syscall uses an include mask, | ||
74 | + * and hardware uses an exclude mask -- invert. | ||
75 | + */ | ||
76 | + env->cp15.gcr_el1 = | ||
77 | + deposit64(env->cp15.gcr_el1, 0, 16, | ||
78 | + ~arg2 >> TARGET_PR_MTE_TAG_SHIFT); | ||
79 | + arm_rebuild_hflags(env); | ||
80 | + } | ||
81 | return 0; | ||
82 | } | ||
83 | case TARGET_PR_GET_TAGGED_ADDR_CTRL: | ||
84 | { | ||
85 | abi_long ret = 0; | ||
86 | CPUARMState *env = cpu_env; | ||
87 | + ARMCPU *cpu = env_archcpu(env); | ||
88 | |||
89 | if (arg2 || arg3 || arg4 || arg5) { | ||
90 | return -TARGET_EINVAL; | ||
91 | @@ -XXX,XX +XXX,XX @@ static abi_long do_syscall1(void *cpu_env, int num, abi_long arg1, | ||
92 | if (env->tagged_addr_enable) { | ||
93 | ret |= TARGET_PR_TAGGED_ADDR_ENABLE; | ||
94 | } | ||
95 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
96 | + /* See above. */ | ||
97 | + ret |= (extract64(env->cp15.sctlr_el[1], 38, 2) | ||
98 | + << TARGET_PR_MTE_TCF_SHIFT); | ||
99 | + ret = deposit64(ret, TARGET_PR_MTE_TAG_SHIFT, 16, | ||
100 | + ~env->cp15.gcr_el1); | ||
101 | + } | ||
102 | return ret; | ||
103 | } | ||
104 | #endif /* AARCH64 */ | ||
28 | -- | 105 | -- |
29 | 2.20.1 | 106 | 2.20.1 |
30 | 107 | ||
31 | 108 | diff view generated by jsdifflib |
1 | v8.1M defines a new FP system register FPSCR_nzcvqc; this behaves | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | like the existing FPSCR, except that it reads and writes only bits | ||
3 | [31:27] of the FPSCR (the N, Z, C, V and QC flag bits). (Unlike the | ||
4 | FPSCR, the special case for Rt=15 of writing the CPSR.NZCV is not | ||
5 | permitted.) | ||
6 | 2 | ||
7 | Implement the register. Since we don't yet implement MVE, we handle | 3 | Remember the PROT_MTE bit as PAGE_MTE/PAGE_TARGET_2. |
8 | the QC bit as RES0, with todo comments for where we will need to add | 4 | Otherwise this does not yet have effect. |
9 | support later. | ||
10 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210212184902.1251044-25-richard.henderson@linaro.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20201119215617.29887-11-peter.maydell@linaro.org | ||
14 | --- | 10 | --- |
15 | target/arm/cpu.h | 13 +++++++++++++ | 11 | include/exec/cpu-all.h | 1 + |
16 | target/arm/translate-vfp.c.inc | 27 +++++++++++++++++++++++++++ | 12 | linux-user/syscall_defs.h | 1 + |
17 | 2 files changed, 40 insertions(+) | 13 | target/arm/cpu.h | 1 + |
14 | linux-user/mmap.c | 22 ++++++++++++++-------- | ||
15 | 4 files changed, 17 insertions(+), 8 deletions(-) | ||
18 | 16 | ||
17 | diff --git a/include/exec/cpu-all.h b/include/exec/cpu-all.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/exec/cpu-all.h | ||
20 | +++ b/include/exec/cpu-all.h | ||
21 | @@ -XXX,XX +XXX,XX @@ extern intptr_t qemu_host_page_mask; | ||
22 | #endif | ||
23 | /* Target-specific bits that will be used via page_get_flags(). */ | ||
24 | #define PAGE_TARGET_1 0x0080 | ||
25 | +#define PAGE_TARGET_2 0x0200 | ||
26 | |||
27 | #if defined(CONFIG_USER_ONLY) | ||
28 | void page_dump(FILE *f); | ||
29 | diff --git a/linux-user/syscall_defs.h b/linux-user/syscall_defs.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/linux-user/syscall_defs.h | ||
32 | +++ b/linux-user/syscall_defs.h | ||
33 | @@ -XXX,XX +XXX,XX @@ struct target_winsize { | ||
34 | |||
35 | #ifdef TARGET_AARCH64 | ||
36 | #define TARGET_PROT_BTI 0x10 | ||
37 | +#define TARGET_PROT_MTE 0x20 | ||
38 | #endif | ||
39 | |||
40 | /* Common */ | ||
19 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 41 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
20 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/cpu.h | 43 | --- a/target/arm/cpu.h |
22 | +++ b/target/arm/cpu.h | 44 | +++ b/target/arm/cpu.h |
23 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val); | 45 | @@ -XXX,XX +XXX,XX @@ static inline MemTxAttrs *typecheck_memtxattrs(MemTxAttrs *x) |
24 | #define FPCR_FZ (1 << 24) /* Flush-to-zero enable bit */ | 46 | * AArch64 usage of the PAGE_TARGET_* bits for linux-user. |
25 | #define FPCR_DN (1 << 25) /* Default NaN enable bit */ | 47 | */ |
26 | #define FPCR_QC (1 << 27) /* Cumulative saturation bit */ | 48 | #define PAGE_BTI PAGE_TARGET_1 |
27 | +#define FPCR_V (1 << 28) /* FP overflow flag */ | 49 | +#define PAGE_MTE PAGE_TARGET_2 |
28 | +#define FPCR_C (1 << 29) /* FP carry flag */ | 50 | |
29 | +#define FPCR_Z (1 << 30) /* FP zero flag */ | 51 | #ifdef TARGET_TAGGED_ADDRESSES |
30 | +#define FPCR_N (1 << 31) /* FP negative flag */ | 52 | /** |
53 | diff --git a/linux-user/mmap.c b/linux-user/mmap.c | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/linux-user/mmap.c | ||
56 | +++ b/linux-user/mmap.c | ||
57 | @@ -XXX,XX +XXX,XX @@ static int validate_prot_to_pageflags(int *host_prot, int prot) | ||
58 | | (prot & PROT_EXEC ? PROT_READ : 0); | ||
59 | |||
60 | #ifdef TARGET_AARCH64 | ||
61 | - /* | ||
62 | - * The PROT_BTI bit is only accepted if the cpu supports the feature. | ||
63 | - * Since this is the unusual case, don't bother checking unless | ||
64 | - * the bit has been requested. If set and valid, record the bit | ||
65 | - * within QEMU's page_flags. | ||
66 | - */ | ||
67 | - if (prot & TARGET_PROT_BTI) { | ||
68 | + { | ||
69 | ARMCPU *cpu = ARM_CPU(thread_cpu); | ||
70 | - if (cpu_isar_feature(aa64_bti, cpu)) { | ||
31 | + | 71 | + |
32 | +#define FPCR_NZCV_MASK (FPCR_N | FPCR_Z | FPCR_C | FPCR_V) | 72 | + /* |
33 | +#define FPCR_NZCVQC_MASK (FPCR_NZCV_MASK | FPCR_QC) | 73 | + * The PROT_BTI bit is only accepted if the cpu supports the feature. |
34 | 74 | + * Since this is the unusual case, don't bother checking unless | |
35 | static inline uint32_t vfp_get_fpsr(CPUARMState *env) | 75 | + * the bit has been requested. If set and valid, record the bit |
36 | { | 76 | + * within QEMU's page_flags. |
37 | @@ -XXX,XX +XXX,XX @@ enum arm_cpu_mode { | 77 | + */ |
38 | #define ARM_VFP_FPEXC 8 | 78 | + if ((prot & TARGET_PROT_BTI) && cpu_isar_feature(aa64_bti, cpu)) { |
39 | #define ARM_VFP_FPINST 9 | 79 | valid |= TARGET_PROT_BTI; |
40 | #define ARM_VFP_FPINST2 10 | 80 | page_flags |= PAGE_BTI; |
41 | +/* These ones are M-profile only */ | 81 | } |
42 | +#define ARM_VFP_FPSCR_NZCVQC 2 | 82 | + /* Similarly for the PROT_MTE bit. */ |
43 | +#define ARM_VFP_VPR 12 | 83 | + if ((prot & TARGET_PROT_MTE) && cpu_isar_feature(aa64_mte, cpu)) { |
44 | +#define ARM_VFP_P0 13 | 84 | + valid |= TARGET_PROT_MTE; |
45 | +#define ARM_VFP_FPCXT_NS 14 | 85 | + page_flags |= PAGE_MTE; |
46 | +#define ARM_VFP_FPCXT_S 15 | ||
47 | |||
48 | /* QEMU-internal value meaning "FPSCR, but we care only about NZCV" */ | ||
49 | #define QEMU_VFP_FPSCR_NZCV 0xffff | ||
50 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/translate-vfp.c.inc | ||
53 | +++ b/target/arm/translate-vfp.c.inc | ||
54 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
55 | case ARM_VFP_FPSCR: | ||
56 | case QEMU_VFP_FPSCR_NZCV: | ||
57 | break; | ||
58 | + case ARM_VFP_FPSCR_NZCVQC: | ||
59 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
60 | + return false; | ||
61 | + } | 86 | + } |
62 | + break; | ||
63 | default: | ||
64 | return FPSysRegCheckFailed; | ||
65 | } | 87 | } |
66 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | 88 | #endif |
67 | tcg_temp_free_i32(tmp); | 89 | |
68 | gen_lookup_tb(s); | ||
69 | break; | ||
70 | + case ARM_VFP_FPSCR_NZCVQC: | ||
71 | + { | ||
72 | + TCGv_i32 fpscr; | ||
73 | + tmp = loadfn(s, opaque); | ||
74 | + /* | ||
75 | + * TODO: when we implement MVE, write the QC bit. | ||
76 | + * For non-MVE, QC is RES0. | ||
77 | + */ | ||
78 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | ||
79 | + fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | ||
80 | + tcg_gen_andi_i32(fpscr, fpscr, ~FPCR_NZCV_MASK); | ||
81 | + tcg_gen_or_i32(fpscr, fpscr, tmp); | ||
82 | + store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); | ||
83 | + tcg_temp_free_i32(tmp); | ||
84 | + break; | ||
85 | + } | ||
86 | default: | ||
87 | g_assert_not_reached(); | ||
88 | } | ||
89 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
90 | gen_helper_vfp_get_fpscr(tmp, cpu_env); | ||
91 | storefn(s, opaque, tmp); | ||
92 | break; | ||
93 | + case ARM_VFP_FPSCR_NZCVQC: | ||
94 | + /* | ||
95 | + * TODO: MVE has a QC bit, which we probably won't store | ||
96 | + * in the xregs[] field. For non-MVE, where QC is RES0, | ||
97 | + * we can just fall through to the FPSCR_NZCV case. | ||
98 | + */ | ||
99 | case QEMU_VFP_FPSCR_NZCV: | ||
100 | /* | ||
101 | * Read just NZCV; this is a special case to avoid the | ||
102 | -- | 90 | -- |
103 | 2.20.1 | 91 | 2.20.1 |
104 | 92 | ||
105 | 93 | diff view generated by jsdifflib |
1 | Currently M-profile borrows the A-profile code for VMSR and VMRS | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | (access to the FP system registers), because all it needs to support | ||
3 | is the FPSCR. In v8.1M things become significantly more complicated | ||
4 | in two ways: | ||
5 | 2 | ||
6 | * there are several new FP system registers; some have side effects | 3 | Move everything related to syndromes to a new file, |
7 | on read, and one (FPCXT_NS) needs to avoid the usual | 4 | which can be shared with linux-user. |
8 | vfp_access_check() and the "only if FPU implemented" check | ||
9 | 5 | ||
10 | * all sysregs are now accessible both by VMRS/VMSR (which | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | reads/writes a general purpose register) and also by VLDR/VSTR | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | (which reads/writes them directly to memory) | 8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
9 | Message-id: 20210212184902.1251044-26-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/internals.h | 245 +----------------------------------- | ||
13 | target/arm/syndrome.h | 273 +++++++++++++++++++++++++++++++++++++++++ | ||
14 | 2 files changed, 274 insertions(+), 244 deletions(-) | ||
15 | create mode 100644 target/arm/syndrome.h | ||
13 | 16 | ||
14 | Refactor the structure of how we handle VMSR/VMRS to cope with this: | 17 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
15 | |||
16 | * keep the M-profile code entirely separate from the A-profile code | ||
17 | |||
18 | * abstract out the "read or write the general purpose register" part | ||
19 | of the code into a loadfn or storefn function pointer, so we can | ||
20 | reuse it for VLDR/VSTR. | ||
21 | |||
22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20201119215617.29887-8-peter.maydell@linaro.org | ||
25 | --- | ||
26 | target/arm/cpu.h | 3 + | ||
27 | target/arm/translate-vfp.c.inc | 182 ++++++++++++++++++++++++++++++--- | ||
28 | 2 files changed, 171 insertions(+), 14 deletions(-) | ||
29 | |||
30 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/target/arm/cpu.h | 19 | --- a/target/arm/internals.h |
33 | +++ b/target/arm/cpu.h | 20 | +++ b/target/arm/internals.h |
34 | @@ -XXX,XX +XXX,XX @@ enum arm_cpu_mode { | 21 | @@ -XXX,XX +XXX,XX @@ |
35 | #define ARM_VFP_FPINST 9 | 22 | #define TARGET_ARM_INTERNALS_H |
36 | #define ARM_VFP_FPINST2 10 | 23 | |
37 | 24 | #include "hw/registerfields.h" | |
38 | +/* QEMU-internal value meaning "FPSCR, but we care only about NZCV" */ | 25 | +#include "syndrome.h" |
39 | +#define QEMU_VFP_FPSCR_NZCV 0xffff | 26 | |
40 | + | 27 | /* register banks for CPU modes */ |
41 | /* iwMMXt coprocessor control registers. */ | 28 | #define BANK_USRSYS 0 |
42 | #define ARM_IWMMXT_wCID 0 | 29 | @@ -XXX,XX +XXX,XX @@ static inline bool extended_addresses_enabled(CPUARMState *env) |
43 | #define ARM_IWMMXT_wCon 1 | 30 | (arm_feature(env, ARM_FEATURE_LPAE) && (tcr->raw_tcr & TTBCR_EAE)); |
44 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/translate-vfp.c.inc | ||
47 | +++ b/target/arm/translate-vfp.c.inc | ||
48 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP(DisasContext *s, arg_VDUP *a) | ||
49 | return true; | ||
50 | } | 31 | } |
51 | 32 | ||
33 | -/* Valid Syndrome Register EC field values */ | ||
34 | -enum arm_exception_class { | ||
35 | - EC_UNCATEGORIZED = 0x00, | ||
36 | - EC_WFX_TRAP = 0x01, | ||
37 | - EC_CP15RTTRAP = 0x03, | ||
38 | - EC_CP15RRTTRAP = 0x04, | ||
39 | - EC_CP14RTTRAP = 0x05, | ||
40 | - EC_CP14DTTRAP = 0x06, | ||
41 | - EC_ADVSIMDFPACCESSTRAP = 0x07, | ||
42 | - EC_FPIDTRAP = 0x08, | ||
43 | - EC_PACTRAP = 0x09, | ||
44 | - EC_CP14RRTTRAP = 0x0c, | ||
45 | - EC_BTITRAP = 0x0d, | ||
46 | - EC_ILLEGALSTATE = 0x0e, | ||
47 | - EC_AA32_SVC = 0x11, | ||
48 | - EC_AA32_HVC = 0x12, | ||
49 | - EC_AA32_SMC = 0x13, | ||
50 | - EC_AA64_SVC = 0x15, | ||
51 | - EC_AA64_HVC = 0x16, | ||
52 | - EC_AA64_SMC = 0x17, | ||
53 | - EC_SYSTEMREGISTERTRAP = 0x18, | ||
54 | - EC_SVEACCESSTRAP = 0x19, | ||
55 | - EC_INSNABORT = 0x20, | ||
56 | - EC_INSNABORT_SAME_EL = 0x21, | ||
57 | - EC_PCALIGNMENT = 0x22, | ||
58 | - EC_DATAABORT = 0x24, | ||
59 | - EC_DATAABORT_SAME_EL = 0x25, | ||
60 | - EC_SPALIGNMENT = 0x26, | ||
61 | - EC_AA32_FPTRAP = 0x28, | ||
62 | - EC_AA64_FPTRAP = 0x2c, | ||
63 | - EC_SERROR = 0x2f, | ||
64 | - EC_BREAKPOINT = 0x30, | ||
65 | - EC_BREAKPOINT_SAME_EL = 0x31, | ||
66 | - EC_SOFTWARESTEP = 0x32, | ||
67 | - EC_SOFTWARESTEP_SAME_EL = 0x33, | ||
68 | - EC_WATCHPOINT = 0x34, | ||
69 | - EC_WATCHPOINT_SAME_EL = 0x35, | ||
70 | - EC_AA32_BKPT = 0x38, | ||
71 | - EC_VECTORCATCH = 0x3a, | ||
72 | - EC_AA64_BKPT = 0x3c, | ||
73 | -}; | ||
74 | - | ||
75 | -#define ARM_EL_EC_SHIFT 26 | ||
76 | -#define ARM_EL_IL_SHIFT 25 | ||
77 | -#define ARM_EL_ISV_SHIFT 24 | ||
78 | -#define ARM_EL_IL (1 << ARM_EL_IL_SHIFT) | ||
79 | -#define ARM_EL_ISV (1 << ARM_EL_ISV_SHIFT) | ||
80 | - | ||
81 | -static inline uint32_t syn_get_ec(uint32_t syn) | ||
82 | -{ | ||
83 | - return syn >> ARM_EL_EC_SHIFT; | ||
84 | -} | ||
85 | - | ||
86 | -/* Utility functions for constructing various kinds of syndrome value. | ||
87 | - * Note that in general we follow the AArch64 syndrome values; in a | ||
88 | - * few cases the value in HSR for exceptions taken to AArch32 Hyp | ||
89 | - * mode differs slightly, and we fix this up when populating HSR in | ||
90 | - * arm_cpu_do_interrupt_aarch32_hyp(). | ||
91 | - * The exception is FP/SIMD access traps -- these report extra information | ||
92 | - * when taking an exception to AArch32. For those we include the extra coproc | ||
93 | - * and TA fields, and mask them out when taking the exception to AArch64. | ||
94 | - */ | ||
95 | -static inline uint32_t syn_uncategorized(void) | ||
96 | -{ | ||
97 | - return (EC_UNCATEGORIZED << ARM_EL_EC_SHIFT) | ARM_EL_IL; | ||
98 | -} | ||
99 | - | ||
100 | -static inline uint32_t syn_aa64_svc(uint32_t imm16) | ||
101 | -{ | ||
102 | - return (EC_AA64_SVC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); | ||
103 | -} | ||
104 | - | ||
105 | -static inline uint32_t syn_aa64_hvc(uint32_t imm16) | ||
106 | -{ | ||
107 | - return (EC_AA64_HVC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); | ||
108 | -} | ||
109 | - | ||
110 | -static inline uint32_t syn_aa64_smc(uint32_t imm16) | ||
111 | -{ | ||
112 | - return (EC_AA64_SMC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); | ||
113 | -} | ||
114 | - | ||
115 | -static inline uint32_t syn_aa32_svc(uint32_t imm16, bool is_16bit) | ||
116 | -{ | ||
117 | - return (EC_AA32_SVC << ARM_EL_EC_SHIFT) | (imm16 & 0xffff) | ||
118 | - | (is_16bit ? 0 : ARM_EL_IL); | ||
119 | -} | ||
120 | - | ||
121 | -static inline uint32_t syn_aa32_hvc(uint32_t imm16) | ||
122 | -{ | ||
123 | - return (EC_AA32_HVC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); | ||
124 | -} | ||
125 | - | ||
126 | -static inline uint32_t syn_aa32_smc(void) | ||
127 | -{ | ||
128 | - return (EC_AA32_SMC << ARM_EL_EC_SHIFT) | ARM_EL_IL; | ||
129 | -} | ||
130 | - | ||
131 | -static inline uint32_t syn_aa64_bkpt(uint32_t imm16) | ||
132 | -{ | ||
133 | - return (EC_AA64_BKPT << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); | ||
134 | -} | ||
135 | - | ||
136 | -static inline uint32_t syn_aa32_bkpt(uint32_t imm16, bool is_16bit) | ||
137 | -{ | ||
138 | - return (EC_AA32_BKPT << ARM_EL_EC_SHIFT) | (imm16 & 0xffff) | ||
139 | - | (is_16bit ? 0 : ARM_EL_IL); | ||
140 | -} | ||
141 | - | ||
142 | -static inline uint32_t syn_aa64_sysregtrap(int op0, int op1, int op2, | ||
143 | - int crn, int crm, int rt, | ||
144 | - int isread) | ||
145 | -{ | ||
146 | - return (EC_SYSTEMREGISTERTRAP << ARM_EL_EC_SHIFT) | ARM_EL_IL | ||
147 | - | (op0 << 20) | (op2 << 17) | (op1 << 14) | (crn << 10) | (rt << 5) | ||
148 | - | (crm << 1) | isread; | ||
149 | -} | ||
150 | - | ||
151 | -static inline uint32_t syn_cp14_rt_trap(int cv, int cond, int opc1, int opc2, | ||
152 | - int crn, int crm, int rt, int isread, | ||
153 | - bool is_16bit) | ||
154 | -{ | ||
155 | - return (EC_CP14RTTRAP << ARM_EL_EC_SHIFT) | ||
156 | - | (is_16bit ? 0 : ARM_EL_IL) | ||
157 | - | (cv << 24) | (cond << 20) | (opc2 << 17) | (opc1 << 14) | ||
158 | - | (crn << 10) | (rt << 5) | (crm << 1) | isread; | ||
159 | -} | ||
160 | - | ||
161 | -static inline uint32_t syn_cp15_rt_trap(int cv, int cond, int opc1, int opc2, | ||
162 | - int crn, int crm, int rt, int isread, | ||
163 | - bool is_16bit) | ||
164 | -{ | ||
165 | - return (EC_CP15RTTRAP << ARM_EL_EC_SHIFT) | ||
166 | - | (is_16bit ? 0 : ARM_EL_IL) | ||
167 | - | (cv << 24) | (cond << 20) | (opc2 << 17) | (opc1 << 14) | ||
168 | - | (crn << 10) | (rt << 5) | (crm << 1) | isread; | ||
169 | -} | ||
170 | - | ||
171 | -static inline uint32_t syn_cp14_rrt_trap(int cv, int cond, int opc1, int crm, | ||
172 | - int rt, int rt2, int isread, | ||
173 | - bool is_16bit) | ||
174 | -{ | ||
175 | - return (EC_CP14RRTTRAP << ARM_EL_EC_SHIFT) | ||
176 | - | (is_16bit ? 0 : ARM_EL_IL) | ||
177 | - | (cv << 24) | (cond << 20) | (opc1 << 16) | ||
178 | - | (rt2 << 10) | (rt << 5) | (crm << 1) | isread; | ||
179 | -} | ||
180 | - | ||
181 | -static inline uint32_t syn_cp15_rrt_trap(int cv, int cond, int opc1, int crm, | ||
182 | - int rt, int rt2, int isread, | ||
183 | - bool is_16bit) | ||
184 | -{ | ||
185 | - return (EC_CP15RRTTRAP << ARM_EL_EC_SHIFT) | ||
186 | - | (is_16bit ? 0 : ARM_EL_IL) | ||
187 | - | (cv << 24) | (cond << 20) | (opc1 << 16) | ||
188 | - | (rt2 << 10) | (rt << 5) | (crm << 1) | isread; | ||
189 | -} | ||
190 | - | ||
191 | -static inline uint32_t syn_fp_access_trap(int cv, int cond, bool is_16bit) | ||
192 | -{ | ||
193 | - /* AArch32 FP trap or any AArch64 FP/SIMD trap: TA == 0 coproc == 0xa */ | ||
194 | - return (EC_ADVSIMDFPACCESSTRAP << ARM_EL_EC_SHIFT) | ||
195 | - | (is_16bit ? 0 : ARM_EL_IL) | ||
196 | - | (cv << 24) | (cond << 20) | 0xa; | ||
197 | -} | ||
198 | - | ||
199 | -static inline uint32_t syn_simd_access_trap(int cv, int cond, bool is_16bit) | ||
200 | -{ | ||
201 | - /* AArch32 SIMD trap: TA == 1 coproc == 0 */ | ||
202 | - return (EC_ADVSIMDFPACCESSTRAP << ARM_EL_EC_SHIFT) | ||
203 | - | (is_16bit ? 0 : ARM_EL_IL) | ||
204 | - | (cv << 24) | (cond << 20) | (1 << 5); | ||
205 | -} | ||
206 | - | ||
207 | -static inline uint32_t syn_sve_access_trap(void) | ||
208 | -{ | ||
209 | - return EC_SVEACCESSTRAP << ARM_EL_EC_SHIFT; | ||
210 | -} | ||
211 | - | ||
212 | -static inline uint32_t syn_pactrap(void) | ||
213 | -{ | ||
214 | - return EC_PACTRAP << ARM_EL_EC_SHIFT; | ||
215 | -} | ||
216 | - | ||
217 | -static inline uint32_t syn_btitrap(int btype) | ||
218 | -{ | ||
219 | - return (EC_BTITRAP << ARM_EL_EC_SHIFT) | btype; | ||
220 | -} | ||
221 | - | ||
222 | -static inline uint32_t syn_insn_abort(int same_el, int ea, int s1ptw, int fsc) | ||
223 | -{ | ||
224 | - return (EC_INSNABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) | ||
225 | - | ARM_EL_IL | (ea << 9) | (s1ptw << 7) | fsc; | ||
226 | -} | ||
227 | - | ||
228 | -static inline uint32_t syn_data_abort_no_iss(int same_el, int fnv, | ||
229 | - int ea, int cm, int s1ptw, | ||
230 | - int wnr, int fsc) | ||
231 | -{ | ||
232 | - return (EC_DATAABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) | ||
233 | - | ARM_EL_IL | ||
234 | - | (fnv << 10) | (ea << 9) | (cm << 8) | (s1ptw << 7) | ||
235 | - | (wnr << 6) | fsc; | ||
236 | -} | ||
237 | - | ||
238 | -static inline uint32_t syn_data_abort_with_iss(int same_el, | ||
239 | - int sas, int sse, int srt, | ||
240 | - int sf, int ar, | ||
241 | - int ea, int cm, int s1ptw, | ||
242 | - int wnr, int fsc, | ||
243 | - bool is_16bit) | ||
244 | -{ | ||
245 | - return (EC_DATAABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) | ||
246 | - | (is_16bit ? 0 : ARM_EL_IL) | ||
247 | - | ARM_EL_ISV | (sas << 22) | (sse << 21) | (srt << 16) | ||
248 | - | (sf << 15) | (ar << 14) | ||
249 | - | (ea << 9) | (cm << 8) | (s1ptw << 7) | (wnr << 6) | fsc; | ||
250 | -} | ||
251 | - | ||
252 | -static inline uint32_t syn_swstep(int same_el, int isv, int ex) | ||
253 | -{ | ||
254 | - return (EC_SOFTWARESTEP << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) | ||
255 | - | ARM_EL_IL | (isv << 24) | (ex << 6) | 0x22; | ||
256 | -} | ||
257 | - | ||
258 | -static inline uint32_t syn_watchpoint(int same_el, int cm, int wnr) | ||
259 | -{ | ||
260 | - return (EC_WATCHPOINT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) | ||
261 | - | ARM_EL_IL | (cm << 8) | (wnr << 6) | 0x22; | ||
262 | -} | ||
263 | - | ||
264 | -static inline uint32_t syn_breakpoint(int same_el) | ||
265 | -{ | ||
266 | - return (EC_BREAKPOINT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) | ||
267 | - | ARM_EL_IL | 0x22; | ||
268 | -} | ||
269 | - | ||
270 | -static inline uint32_t syn_wfx(int cv, int cond, int ti, bool is_16bit) | ||
271 | -{ | ||
272 | - return (EC_WFX_TRAP << ARM_EL_EC_SHIFT) | | ||
273 | - (is_16bit ? 0 : (1 << ARM_EL_IL_SHIFT)) | | ||
274 | - (cv << 24) | (cond << 20) | ti; | ||
275 | -} | ||
276 | - | ||
277 | /* Update a QEMU watchpoint based on the information the guest has set in the | ||
278 | * DBGWCR<n>_EL1 and DBGWVR<n>_EL1 registers. | ||
279 | */ | ||
280 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h | ||
281 | new file mode 100644 | ||
282 | index XXXXXXX..XXXXXXX | ||
283 | --- /dev/null | ||
284 | +++ b/target/arm/syndrome.h | ||
285 | @@ -XXX,XX +XXX,XX @@ | ||
52 | +/* | 286 | +/* |
53 | + * M-profile provides two different sets of instructions that can | 287 | + * QEMU ARM CPU -- syndrome functions and types |
54 | + * access floating point system registers: VMSR/VMRS (which move | 288 | + * |
55 | + * to/from a general purpose register) and VLDR/VSTR sysreg (which | 289 | + * Copyright (c) 2014 Linaro Ltd |
56 | + * move directly to/from memory). In some cases there are also side | 290 | + * |
57 | + * effects which must happen after any write to memory (which could | 291 | + * This program is free software; you can redistribute it and/or |
58 | + * cause an exception). So we implement the common logic for the | 292 | + * modify it under the terms of the GNU General Public License |
59 | + * sysreg access in gen_M_fp_sysreg_write() and gen_M_fp_sysreg_read(), | 293 | + * as published by the Free Software Foundation; either version 2 |
60 | + * which take pointers to callback functions which will perform the | 294 | + * of the License, or (at your option) any later version. |
61 | + * actual "read/write general purpose register" and "read/write | 295 | + * |
62 | + * memory" operations. | 296 | + * This program is distributed in the hope that it will be useful, |
297 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
298 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
299 | + * GNU General Public License for more details. | ||
300 | + * | ||
301 | + * You should have received a copy of the GNU General Public License | ||
302 | + * along with this program; if not, see | ||
303 | + * <http://www.gnu.org/licenses/gpl-2.0.html> | ||
304 | + * | ||
305 | + * This header defines functions, types, etc which need to be shared | ||
306 | + * between different source files within target/arm/ but which are | ||
307 | + * private to it and not required by the rest of QEMU. | ||
63 | + */ | 308 | + */ |
64 | + | 309 | + |
310 | +#ifndef TARGET_ARM_SYNDROME_H | ||
311 | +#define TARGET_ARM_SYNDROME_H | ||
312 | + | ||
313 | +/* Valid Syndrome Register EC field values */ | ||
314 | +enum arm_exception_class { | ||
315 | + EC_UNCATEGORIZED = 0x00, | ||
316 | + EC_WFX_TRAP = 0x01, | ||
317 | + EC_CP15RTTRAP = 0x03, | ||
318 | + EC_CP15RRTTRAP = 0x04, | ||
319 | + EC_CP14RTTRAP = 0x05, | ||
320 | + EC_CP14DTTRAP = 0x06, | ||
321 | + EC_ADVSIMDFPACCESSTRAP = 0x07, | ||
322 | + EC_FPIDTRAP = 0x08, | ||
323 | + EC_PACTRAP = 0x09, | ||
324 | + EC_CP14RRTTRAP = 0x0c, | ||
325 | + EC_BTITRAP = 0x0d, | ||
326 | + EC_ILLEGALSTATE = 0x0e, | ||
327 | + EC_AA32_SVC = 0x11, | ||
328 | + EC_AA32_HVC = 0x12, | ||
329 | + EC_AA32_SMC = 0x13, | ||
330 | + EC_AA64_SVC = 0x15, | ||
331 | + EC_AA64_HVC = 0x16, | ||
332 | + EC_AA64_SMC = 0x17, | ||
333 | + EC_SYSTEMREGISTERTRAP = 0x18, | ||
334 | + EC_SVEACCESSTRAP = 0x19, | ||
335 | + EC_INSNABORT = 0x20, | ||
336 | + EC_INSNABORT_SAME_EL = 0x21, | ||
337 | + EC_PCALIGNMENT = 0x22, | ||
338 | + EC_DATAABORT = 0x24, | ||
339 | + EC_DATAABORT_SAME_EL = 0x25, | ||
340 | + EC_SPALIGNMENT = 0x26, | ||
341 | + EC_AA32_FPTRAP = 0x28, | ||
342 | + EC_AA64_FPTRAP = 0x2c, | ||
343 | + EC_SERROR = 0x2f, | ||
344 | + EC_BREAKPOINT = 0x30, | ||
345 | + EC_BREAKPOINT_SAME_EL = 0x31, | ||
346 | + EC_SOFTWARESTEP = 0x32, | ||
347 | + EC_SOFTWARESTEP_SAME_EL = 0x33, | ||
348 | + EC_WATCHPOINT = 0x34, | ||
349 | + EC_WATCHPOINT_SAME_EL = 0x35, | ||
350 | + EC_AA32_BKPT = 0x38, | ||
351 | + EC_VECTORCATCH = 0x3a, | ||
352 | + EC_AA64_BKPT = 0x3c, | ||
353 | +}; | ||
354 | + | ||
355 | +#define ARM_EL_EC_SHIFT 26 | ||
356 | +#define ARM_EL_IL_SHIFT 25 | ||
357 | +#define ARM_EL_ISV_SHIFT 24 | ||
358 | +#define ARM_EL_IL (1 << ARM_EL_IL_SHIFT) | ||
359 | +#define ARM_EL_ISV (1 << ARM_EL_ISV_SHIFT) | ||
360 | + | ||
361 | +static inline uint32_t syn_get_ec(uint32_t syn) | ||
362 | +{ | ||
363 | + return syn >> ARM_EL_EC_SHIFT; | ||
364 | +} | ||
365 | + | ||
65 | +/* | 366 | +/* |
66 | + * Emit code to store the sysreg to its final destination; frees the | 367 | + * Utility functions for constructing various kinds of syndrome value. |
67 | + * TCG temp 'value' it is passed. | 368 | + * Note that in general we follow the AArch64 syndrome values; in a |
369 | + * few cases the value in HSR for exceptions taken to AArch32 Hyp | ||
370 | + * mode differs slightly, and we fix this up when populating HSR in | ||
371 | + * arm_cpu_do_interrupt_aarch32_hyp(). | ||
372 | + * The exception is FP/SIMD access traps -- these report extra information | ||
373 | + * when taking an exception to AArch32. For those we include the extra coproc | ||
374 | + * and TA fields, and mask them out when taking the exception to AArch64. | ||
68 | + */ | 375 | + */ |
69 | +typedef void fp_sysreg_storefn(DisasContext *s, void *opaque, TCGv_i32 value); | 376 | +static inline uint32_t syn_uncategorized(void) |
70 | +/* | 377 | +{ |
71 | + * Emit code to load the value to be copied to the sysreg; returns | 378 | + return (EC_UNCATEGORIZED << ARM_EL_EC_SHIFT) | ARM_EL_IL; |
72 | + * a new TCG temporary | 379 | +} |
73 | + */ | 380 | + |
74 | +typedef TCGv_i32 fp_sysreg_loadfn(DisasContext *s, void *opaque); | 381 | +static inline uint32_t syn_aa64_svc(uint32_t imm16) |
75 | + | 382 | +{ |
76 | +/* Common decode/access checks for fp sysreg read/write */ | 383 | + return (EC_AA64_SVC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); |
77 | +typedef enum FPSysRegCheckResult { | 384 | +} |
78 | + FPSysRegCheckFailed, /* caller should return false */ | 385 | + |
79 | + FPSysRegCheckDone, /* caller should return true */ | 386 | +static inline uint32_t syn_aa64_hvc(uint32_t imm16) |
80 | + FPSysRegCheckContinue, /* caller should continue generating code */ | 387 | +{ |
81 | +} FPSysRegCheckResult; | 388 | + return (EC_AA64_HVC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); |
82 | + | 389 | +} |
83 | +static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | 390 | + |
84 | +{ | 391 | +static inline uint32_t syn_aa64_smc(uint32_t imm16) |
85 | + if (!dc_isar_feature(aa32_fpsp_v2, s)) { | 392 | +{ |
86 | + return FPSysRegCheckFailed; | 393 | + return (EC_AA64_SMC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); |
87 | + } | 394 | +} |
88 | + | 395 | + |
89 | + switch (regno) { | 396 | +static inline uint32_t syn_aa32_svc(uint32_t imm16, bool is_16bit) |
90 | + case ARM_VFP_FPSCR: | 397 | +{ |
91 | + case QEMU_VFP_FPSCR_NZCV: | 398 | + return (EC_AA32_SVC << ARM_EL_EC_SHIFT) | (imm16 & 0xffff) |
92 | + break; | 399 | + | (is_16bit ? 0 : ARM_EL_IL); |
93 | + default: | 400 | +} |
94 | + return FPSysRegCheckFailed; | 401 | + |
95 | + } | 402 | +static inline uint32_t syn_aa32_hvc(uint32_t imm16) |
96 | + | 403 | +{ |
97 | + if (!vfp_access_check(s)) { | 404 | + return (EC_AA32_HVC << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); |
98 | + return FPSysRegCheckDone; | 405 | +} |
99 | + } | 406 | + |
100 | + | 407 | +static inline uint32_t syn_aa32_smc(void) |
101 | + return FPSysRegCheckContinue; | 408 | +{ |
102 | +} | 409 | + return (EC_AA32_SMC << ARM_EL_EC_SHIFT) | ARM_EL_IL; |
103 | + | 410 | +} |
104 | +static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | 411 | + |
105 | + | 412 | +static inline uint32_t syn_aa64_bkpt(uint32_t imm16) |
106 | + fp_sysreg_loadfn *loadfn, | 413 | +{ |
107 | + void *opaque) | 414 | + return (EC_AA64_BKPT << ARM_EL_EC_SHIFT) | ARM_EL_IL | (imm16 & 0xffff); |
108 | +{ | 415 | +} |
109 | + /* Do a write to an M-profile floating point system register */ | 416 | + |
110 | + TCGv_i32 tmp; | 417 | +static inline uint32_t syn_aa32_bkpt(uint32_t imm16, bool is_16bit) |
111 | + | 418 | +{ |
112 | + switch (fp_sysreg_checks(s, regno)) { | 419 | + return (EC_AA32_BKPT << ARM_EL_EC_SHIFT) | (imm16 & 0xffff) |
113 | + case FPSysRegCheckFailed: | 420 | + | (is_16bit ? 0 : ARM_EL_IL); |
114 | + return false; | 421 | +} |
115 | + case FPSysRegCheckDone: | 422 | + |
116 | + return true; | 423 | +static inline uint32_t syn_aa64_sysregtrap(int op0, int op1, int op2, |
117 | + case FPSysRegCheckContinue: | 424 | + int crn, int crm, int rt, |
118 | + break; | 425 | + int isread) |
119 | + } | 426 | +{ |
120 | + | 427 | + return (EC_SYSTEMREGISTERTRAP << ARM_EL_EC_SHIFT) | ARM_EL_IL |
121 | + switch (regno) { | 428 | + | (op0 << 20) | (op2 << 17) | (op1 << 14) | (crn << 10) | (rt << 5) |
122 | + case ARM_VFP_FPSCR: | 429 | + | (crm << 1) | isread; |
123 | + tmp = loadfn(s, opaque); | 430 | +} |
124 | + gen_helper_vfp_set_fpscr(cpu_env, tmp); | 431 | + |
125 | + tcg_temp_free_i32(tmp); | 432 | +static inline uint32_t syn_cp14_rt_trap(int cv, int cond, int opc1, int opc2, |
126 | + gen_lookup_tb(s); | 433 | + int crn, int crm, int rt, int isread, |
127 | + break; | 434 | + bool is_16bit) |
128 | + default: | 435 | +{ |
129 | + g_assert_not_reached(); | 436 | + return (EC_CP14RTTRAP << ARM_EL_EC_SHIFT) |
130 | + } | 437 | + | (is_16bit ? 0 : ARM_EL_IL) |
131 | + return true; | 438 | + | (cv << 24) | (cond << 20) | (opc2 << 17) | (opc1 << 14) |
132 | +} | 439 | + | (crn << 10) | (rt << 5) | (crm << 1) | isread; |
133 | + | 440 | +} |
134 | +static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | 441 | + |
135 | + fp_sysreg_storefn *storefn, | 442 | +static inline uint32_t syn_cp15_rt_trap(int cv, int cond, int opc1, int opc2, |
136 | + void *opaque) | 443 | + int crn, int crm, int rt, int isread, |
137 | +{ | 444 | + bool is_16bit) |
138 | + /* Do a read from an M-profile floating point system register */ | 445 | +{ |
139 | + TCGv_i32 tmp; | 446 | + return (EC_CP15RTTRAP << ARM_EL_EC_SHIFT) |
140 | + | 447 | + | (is_16bit ? 0 : ARM_EL_IL) |
141 | + switch (fp_sysreg_checks(s, regno)) { | 448 | + | (cv << 24) | (cond << 20) | (opc2 << 17) | (opc1 << 14) |
142 | + case FPSysRegCheckFailed: | 449 | + | (crn << 10) | (rt << 5) | (crm << 1) | isread; |
143 | + return false; | 450 | +} |
144 | + case FPSysRegCheckDone: | 451 | + |
145 | + return true; | 452 | +static inline uint32_t syn_cp14_rrt_trap(int cv, int cond, int opc1, int crm, |
146 | + case FPSysRegCheckContinue: | 453 | + int rt, int rt2, int isread, |
147 | + break; | 454 | + bool is_16bit) |
148 | + } | 455 | +{ |
149 | + | 456 | + return (EC_CP14RRTTRAP << ARM_EL_EC_SHIFT) |
150 | + switch (regno) { | 457 | + | (is_16bit ? 0 : ARM_EL_IL) |
151 | + case ARM_VFP_FPSCR: | 458 | + | (cv << 24) | (cond << 20) | (opc1 << 16) |
152 | + tmp = tcg_temp_new_i32(); | 459 | + | (rt2 << 10) | (rt << 5) | (crm << 1) | isread; |
153 | + gen_helper_vfp_get_fpscr(tmp, cpu_env); | 460 | +} |
154 | + storefn(s, opaque, tmp); | 461 | + |
155 | + break; | 462 | +static inline uint32_t syn_cp15_rrt_trap(int cv, int cond, int opc1, int crm, |
156 | + case QEMU_VFP_FPSCR_NZCV: | 463 | + int rt, int rt2, int isread, |
157 | + /* | 464 | + bool is_16bit) |
158 | + * Read just NZCV; this is a special case to avoid the | 465 | +{ |
159 | + * helper call for the "VMRS to CPSR.NZCV" insn. | 466 | + return (EC_CP15RRTTRAP << ARM_EL_EC_SHIFT) |
160 | + */ | 467 | + | (is_16bit ? 0 : ARM_EL_IL) |
161 | + tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | 468 | + | (cv << 24) | (cond << 20) | (opc1 << 16) |
162 | + tcg_gen_andi_i32(tmp, tmp, 0xf0000000); | 469 | + | (rt2 << 10) | (rt << 5) | (crm << 1) | isread; |
163 | + storefn(s, opaque, tmp); | 470 | +} |
164 | + break; | 471 | + |
165 | + default: | 472 | +static inline uint32_t syn_fp_access_trap(int cv, int cond, bool is_16bit) |
166 | + g_assert_not_reached(); | 473 | +{ |
167 | + } | 474 | + /* AArch32 FP trap or any AArch64 FP/SIMD trap: TA == 0 coproc == 0xa */ |
168 | + return true; | 475 | + return (EC_ADVSIMDFPACCESSTRAP << ARM_EL_EC_SHIFT) |
169 | +} | 476 | + | (is_16bit ? 0 : ARM_EL_IL) |
170 | + | 477 | + | (cv << 24) | (cond << 20) | 0xa; |
171 | +static void fp_sysreg_to_gpr(DisasContext *s, void *opaque, TCGv_i32 value) | 478 | +} |
172 | +{ | 479 | + |
173 | + arg_VMSR_VMRS *a = opaque; | 480 | +static inline uint32_t syn_simd_access_trap(int cv, int cond, bool is_16bit) |
174 | + | 481 | +{ |
175 | + if (a->rt == 15) { | 482 | + /* AArch32 SIMD trap: TA == 1 coproc == 0 */ |
176 | + /* Set the 4 flag bits in the CPSR */ | 483 | + return (EC_ADVSIMDFPACCESSTRAP << ARM_EL_EC_SHIFT) |
177 | + gen_set_nzcv(value); | 484 | + | (is_16bit ? 0 : ARM_EL_IL) |
178 | + tcg_temp_free_i32(value); | 485 | + | (cv << 24) | (cond << 20) | (1 << 5); |
179 | + } else { | 486 | +} |
180 | + store_reg(s, a->rt, value); | 487 | + |
181 | + } | 488 | +static inline uint32_t syn_sve_access_trap(void) |
182 | +} | 489 | +{ |
183 | + | 490 | + return EC_SVEACCESSTRAP << ARM_EL_EC_SHIFT; |
184 | +static TCGv_i32 gpr_to_fp_sysreg(DisasContext *s, void *opaque) | 491 | +} |
185 | +{ | 492 | + |
186 | + arg_VMSR_VMRS *a = opaque; | 493 | +static inline uint32_t syn_pactrap(void) |
187 | + | 494 | +{ |
188 | + return load_reg(s, a->rt); | 495 | + return EC_PACTRAP << ARM_EL_EC_SHIFT; |
189 | +} | 496 | +} |
190 | + | 497 | + |
191 | +static bool gen_M_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | 498 | +static inline uint32_t syn_btitrap(int btype) |
192 | +{ | 499 | +{ |
193 | + /* | 500 | + return (EC_BTITRAP << ARM_EL_EC_SHIFT) | btype; |
194 | + * Accesses to R15 are UNPREDICTABLE; we choose to undef. | 501 | +} |
195 | + * FPSCR -> r15 is a special case which writes to the PSR flags; | 502 | + |
196 | + * set a->reg to a special value to tell gen_M_fp_sysreg_read() | 503 | +static inline uint32_t syn_insn_abort(int same_el, int ea, int s1ptw, int fsc) |
197 | + * we only care about the top 4 bits of FPSCR there. | 504 | +{ |
198 | + */ | 505 | + return (EC_INSNABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) |
199 | + if (a->rt == 15) { | 506 | + | ARM_EL_IL | (ea << 9) | (s1ptw << 7) | fsc; |
200 | + if (a->l && a->reg == ARM_VFP_FPSCR) { | 507 | +} |
201 | + a->reg = QEMU_VFP_FPSCR_NZCV; | 508 | + |
202 | + } else { | 509 | +static inline uint32_t syn_data_abort_no_iss(int same_el, int fnv, |
203 | + return false; | 510 | + int ea, int cm, int s1ptw, |
204 | + } | 511 | + int wnr, int fsc) |
205 | + } | 512 | +{ |
206 | + | 513 | + return (EC_DATAABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) |
207 | + if (a->l) { | 514 | + | ARM_EL_IL |
208 | + /* VMRS, move FP system register to gp register */ | 515 | + | (fnv << 10) | (ea << 9) | (cm << 8) | (s1ptw << 7) |
209 | + return gen_M_fp_sysreg_read(s, a->reg, fp_sysreg_to_gpr, a); | 516 | + | (wnr << 6) | fsc; |
210 | + } else { | 517 | +} |
211 | + /* VMSR, move gp register to FP system register */ | 518 | + |
212 | + return gen_M_fp_sysreg_write(s, a->reg, gpr_to_fp_sysreg, a); | 519 | +static inline uint32_t syn_data_abort_with_iss(int same_el, |
213 | + } | 520 | + int sas, int sse, int srt, |
214 | +} | 521 | + int sf, int ar, |
215 | + | 522 | + int ea, int cm, int s1ptw, |
216 | static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | 523 | + int wnr, int fsc, |
217 | { | 524 | + bool is_16bit) |
218 | TCGv_i32 tmp; | 525 | +{ |
219 | bool ignore_vfp_enabled = false; | 526 | + return (EC_DATAABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) |
220 | 527 | + | (is_16bit ? 0 : ARM_EL_IL) | |
221 | - if (!dc_isar_feature(aa32_fpsp_v2, s)) { | 528 | + | ARM_EL_ISV | (sas << 22) | (sse << 21) | (srt << 16) |
222 | - return false; | 529 | + | (sf << 15) | (ar << 14) |
223 | + if (arm_dc_feature(s, ARM_FEATURE_M)) { | 530 | + | (ea << 9) | (cm << 8) | (s1ptw << 7) | (wnr << 6) | fsc; |
224 | + return gen_M_VMSR_VMRS(s, a); | 531 | +} |
225 | } | 532 | + |
226 | 533 | +static inline uint32_t syn_swstep(int same_el, int isv, int ex) | |
227 | - if (arm_dc_feature(s, ARM_FEATURE_M)) { | 534 | +{ |
228 | - /* | 535 | + return (EC_SOFTWARESTEP << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) |
229 | - * The only M-profile VFP vmrs/vmsr sysreg is FPSCR. | 536 | + | ARM_EL_IL | (isv << 24) | (ex << 6) | 0x22; |
230 | - * Accesses to R15 are UNPREDICTABLE; we choose to undef. | 537 | +} |
231 | - * (FPSCR -> r15 is a special case which writes to the PSR flags.) | 538 | + |
232 | - */ | 539 | +static inline uint32_t syn_watchpoint(int same_el, int cm, int wnr) |
233 | - if (a->reg != ARM_VFP_FPSCR) { | 540 | +{ |
234 | - return false; | 541 | + return (EC_WATCHPOINT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) |
235 | - } | 542 | + | ARM_EL_IL | (cm << 8) | (wnr << 6) | 0x22; |
236 | - if (a->rt == 15 && !a->l) { | 543 | +} |
237 | - return false; | 544 | + |
238 | - } | 545 | +static inline uint32_t syn_breakpoint(int same_el) |
239 | + if (!dc_isar_feature(aa32_fpsp_v2, s)) { | 546 | +{ |
240 | + return false; | 547 | + return (EC_BREAKPOINT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) |
241 | } | 548 | + | ARM_EL_IL | 0x22; |
242 | 549 | +} | |
243 | switch (a->reg) { | 550 | + |
551 | +static inline uint32_t syn_wfx(int cv, int cond, int ti, bool is_16bit) | ||
552 | +{ | ||
553 | + return (EC_WFX_TRAP << ARM_EL_EC_SHIFT) | | ||
554 | + (is_16bit ? 0 : (1 << ARM_EL_IL_SHIFT)) | | ||
555 | + (cv << 24) | (cond << 20) | ti; | ||
556 | +} | ||
557 | + | ||
558 | +#endif /* TARGET_ARM_SYNDROME_H */ | ||
244 | -- | 559 | -- |
245 | 2.20.1 | 560 | 2.20.1 |
246 | 561 | ||
247 | 562 | diff view generated by jsdifflib |
1 | In v8.0M, on exception entry the registers R0-R3, R12, APSR and EPSR | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | are zeroed for an exception taken to Non-secure state; for an | ||
3 | exception taken to Secure state they become UNKNOWN, and we chose to | ||
4 | leave them at their previous values. | ||
5 | 2 | ||
6 | In v8.1M the behaviour is specified more tightly and these registers | 3 | A proper syndrome is required to fill in the proper si_code. |
7 | are always zeroed regardless of the security state that the exception | 4 | Use page_get_flags to determine permission vs translation for user-only. |
8 | targets (see rule R_KPZV). Implement this. | ||
9 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210212184902.1251044-27-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20201119215617.29887-17-peter.maydell@linaro.org | ||
13 | --- | 10 | --- |
14 | target/arm/m_helper.c | 16 ++++++++++++---- | 11 | linux-user/aarch64/cpu_loop.c | 24 +++++++++++++++++++++--- |
15 | 1 file changed, 12 insertions(+), 4 deletions(-) | 12 | target/arm/tlb_helper.c | 15 +++++++++------ |
13 | 2 files changed, 30 insertions(+), 9 deletions(-) | ||
16 | 14 | ||
17 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 15 | diff --git a/linux-user/aarch64/cpu_loop.c b/linux-user/aarch64/cpu_loop.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/m_helper.c | 17 | --- a/linux-user/aarch64/cpu_loop.c |
20 | +++ b/target/arm/m_helper.c | 18 | +++ b/linux-user/aarch64/cpu_loop.c |
21 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 19 | @@ -XXX,XX +XXX,XX @@ |
22 | * Clear registers if necessary to prevent non-secure exception | 20 | #include "cpu_loop-common.h" |
23 | * code being able to see register values from secure code. | 21 | #include "qemu/guest-random.h" |
24 | * Where register values become architecturally UNKNOWN we leave | 22 | #include "hw/semihosting/common-semi.h" |
25 | - * them with their previous values. | 23 | +#include "target/arm/syndrome.h" |
26 | + * them with their previous values. v8.1M is tighter than v8.0M | 24 | |
27 | + * here and always zeroes the caller-saved registers regardless | 25 | #define get_user_code_u32(x, gaddr, env) \ |
28 | + * of the security state the exception is targeting. | 26 | ({ abi_long __r = get_user_u32((x), (gaddr)); \ |
29 | */ | 27 | @@ -XXX,XX +XXX,XX @@ |
30 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { | 28 | void cpu_loop(CPUARMState *env) |
31 | - if (!targets_secure) { | 29 | { |
32 | + if (!targets_secure || arm_feature(env, ARM_FEATURE_V8_1M)) { | 30 | CPUState *cs = env_cpu(env); |
33 | /* | 31 | - int trapnr; |
34 | * Always clear the caller-saved registers (they have been | 32 | + int trapnr, ec, fsc; |
35 | * pushed to the stack earlier in v7m_push_stack()). | 33 | abi_long ret; |
36 | @@ -XXX,XX +XXX,XX @@ static void v7m_exception_taken(ARMCPU *cpu, uint32_t lr, bool dotailchain, | 34 | target_siginfo_t info; |
37 | * v7m_push_callee_stack()). | 35 | |
38 | */ | 36 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) |
39 | int i; | 37 | case EXCP_DATA_ABORT: |
40 | + /* | 38 | info.si_signo = TARGET_SIGSEGV; |
41 | + * r4..r11 are callee-saves, zero only if background | 39 | info.si_errno = 0; |
42 | + * state was Secure (EXCRET.S == 1) and exception | 40 | - /* XXX: check env->error_code */ |
43 | + * targets Non-secure state | 41 | - info.si_code = TARGET_SEGV_MAPERR; |
44 | + */ | 42 | info._sifields._sigfault._addr = env->exception.vaddress; |
45 | + bool zero_callee_saves = !targets_secure && | 43 | + |
46 | + (lr & R_V7M_EXCRET_S_MASK); | 44 | + /* We should only arrive here with EC in {DATAABORT, INSNABORT}. */ |
47 | 45 | + ec = syn_get_ec(env->exception.syndrome); | |
48 | for (i = 0; i < 13; i++) { | 46 | + assert(ec == EC_DATAABORT || ec == EC_INSNABORT); |
49 | - /* r4..r11 are callee-saves, zero only if EXCRET.S == 1 */ | 47 | + |
50 | - if (i < 4 || i > 11 || (lr & R_V7M_EXCRET_S_MASK)) { | 48 | + /* Both EC have the same format for FSC, or close enough. */ |
51 | + if (i < 4 || i > 11 || zero_callee_saves) { | 49 | + fsc = extract32(env->exception.syndrome, 0, 6); |
52 | env->regs[i] = 0; | 50 | + switch (fsc) { |
53 | } | 51 | + case 0x04 ... 0x07: /* Translation fault, level {0-3} */ |
54 | } | 52 | + info.si_code = TARGET_SEGV_MAPERR; |
53 | + break; | ||
54 | + case 0x09 ... 0x0b: /* Access flag fault, level {1-3} */ | ||
55 | + case 0x0d ... 0x0f: /* Permission fault, level {1-3} */ | ||
56 | + info.si_code = TARGET_SEGV_ACCERR; | ||
57 | + break; | ||
58 | + default: | ||
59 | + g_assert_not_reached(); | ||
60 | + } | ||
61 | + | ||
62 | queue_signal(env, info.si_signo, QEMU_SI_FAULT, &info); | ||
63 | break; | ||
64 | case EXCP_DEBUG: | ||
65 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/tlb_helper.c | ||
68 | +++ b/target/arm/tlb_helper.c | ||
69 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
70 | bool probe, uintptr_t retaddr) | ||
71 | { | ||
72 | ARMCPU *cpu = ARM_CPU(cs); | ||
73 | + ARMMMUFaultInfo fi = {}; | ||
74 | |||
75 | #ifdef CONFIG_USER_ONLY | ||
76 | - cpu->env.exception.vaddress = address; | ||
77 | - if (access_type == MMU_INST_FETCH) { | ||
78 | - cs->exception_index = EXCP_PREFETCH_ABORT; | ||
79 | + int flags = page_get_flags(useronly_clean_ptr(address)); | ||
80 | + if (flags & PAGE_VALID) { | ||
81 | + fi.type = ARMFault_Permission; | ||
82 | } else { | ||
83 | - cs->exception_index = EXCP_DATA_ABORT; | ||
84 | + fi.type = ARMFault_Translation; | ||
85 | } | ||
86 | - cpu_loop_exit_restore(cs, retaddr); | ||
87 | + | ||
88 | + /* now we have a real cpu fault */ | ||
89 | + cpu_restore_state(cs, retaddr, true); | ||
90 | + arm_deliver_fault(cpu, address, access_type, mmu_idx, &fi); | ||
91 | #else | ||
92 | hwaddr phys_addr; | ||
93 | target_ulong page_size; | ||
94 | int prot, ret; | ||
95 | MemTxAttrs attrs = {}; | ||
96 | - ARMMMUFaultInfo fi = {}; | ||
97 | ARMCacheAttrs cacheattrs = {}; | ||
98 | |||
99 | /* | ||
55 | -- | 100 | -- |
56 | 2.20.1 | 101 | 2.20.1 |
57 | 102 | ||
58 | 103 | diff view generated by jsdifflib |
1 | We defined a constant name for the mask of NZCV bits in the FPCR/FPSCR | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | in the previous commit; use it in a couple of places in existing code, | ||
3 | where we're masking out everything except NZCV for the "load to Rt=15 | ||
4 | sets CPSR.NZCV" special case. | ||
5 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210212184902.1251044-28-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20201119215617.29887-12-peter.maydell@linaro.org | ||
9 | --- | 7 | --- |
10 | target/arm/translate-vfp.c.inc | 4 ++-- | 8 | linux-user/aarch64/target_signal.h | 2 ++ |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 9 | linux-user/aarch64/cpu_loop.c | 3 +++ |
10 | 2 files changed, 5 insertions(+) | ||
12 | 11 | ||
13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 12 | diff --git a/linux-user/aarch64/target_signal.h b/linux-user/aarch64/target_signal.h |
14 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-vfp.c.inc | 14 | --- a/linux-user/aarch64/target_signal.h |
16 | +++ b/target/arm/translate-vfp.c.inc | 15 | +++ b/linux-user/aarch64/target_signal.h |
17 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | 16 | @@ -XXX,XX +XXX,XX @@ typedef struct target_sigaltstack { |
18 | * helper call for the "VMRS to CPSR.NZCV" insn. | 17 | |
19 | */ | 18 | #include "../generic/signal.h" |
20 | tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | 19 | |
21 | - tcg_gen_andi_i32(tmp, tmp, 0xf0000000); | 20 | +#define TARGET_SEGV_MTESERR 9 /* Synchronous ARM MTE exception */ |
22 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | 21 | + |
23 | storefn(s, opaque, tmp); | 22 | #define TARGET_ARCH_HAS_SETUP_FRAME |
24 | break; | 23 | #endif /* AARCH64_TARGET_SIGNAL_H */ |
25 | default: | 24 | diff --git a/linux-user/aarch64/cpu_loop.c b/linux-user/aarch64/cpu_loop.c |
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | 25 | index XXXXXXX..XXXXXXX 100644 |
27 | case ARM_VFP_FPSCR: | 26 | --- a/linux-user/aarch64/cpu_loop.c |
28 | if (a->rt == 15) { | 27 | +++ b/linux-user/aarch64/cpu_loop.c |
29 | tmp = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); | 28 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) |
30 | - tcg_gen_andi_i32(tmp, tmp, 0xf0000000); | 29 | case 0x0d ... 0x0f: /* Permission fault, level {1-3} */ |
31 | + tcg_gen_andi_i32(tmp, tmp, FPCR_NZCV_MASK); | 30 | info.si_code = TARGET_SEGV_ACCERR; |
32 | } else { | 31 | break; |
33 | tmp = tcg_temp_new_i32(); | 32 | + case 0x11: /* Synchronous Tag Check Fault */ |
34 | gen_helper_vfp_get_fpscr(tmp, cpu_env); | 33 | + info.si_code = TARGET_SEGV_MTESERR; |
34 | + break; | ||
35 | default: | ||
36 | g_assert_not_reached(); | ||
37 | } | ||
35 | -- | 38 | -- |
36 | 2.20.1 | 39 | 2.20.1 |
37 | 40 | ||
38 | 41 | diff view generated by jsdifflib |
1 | In v8.1M the PXN architecture extension adds a new PXN bit to the | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | MPU_RLAR registers, which forbids execution of code in the region | ||
3 | from a privileged mode. | ||
4 | 2 | ||
5 | This is another feature which is just in the generic "in v8.1M" set | 3 | The real kernel collects _TIF_MTE_ASYNC_FAULT into the current thread's |
6 | and has no ID register field indicating its presence. | 4 | state on any kernel entry (interrupt, exception etc), and then delivers |
5 | the signal in advance of resuming the thread. | ||
7 | 6 | ||
7 | This means that while the signal won't be delivered immediately, it will | ||
8 | not be delayed forever -- at minimum it will be delivered after the next | ||
9 | clock interrupt. | ||
10 | |||
11 | We don't have a clock interrupt in linux-user, so we issue a cpu_kick | ||
12 | to signal a return to the main loop at the end of the current TB. | ||
13 | |||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 20210212184902.1251044-29-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20201119215617.29887-3-peter.maydell@linaro.org | ||
11 | --- | 18 | --- |
12 | target/arm/helper.c | 7 ++++++- | 19 | linux-user/aarch64/target_signal.h | 1 + |
13 | 1 file changed, 6 insertions(+), 1 deletion(-) | 20 | linux-user/aarch64/cpu_loop.c | 11 +++++++++++ |
21 | target/arm/mte_helper.c | 10 ++++++++++ | ||
22 | 3 files changed, 22 insertions(+) | ||
14 | 23 | ||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 24 | diff --git a/linux-user/aarch64/target_signal.h b/linux-user/aarch64/target_signal.h |
16 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.c | 26 | --- a/linux-user/aarch64/target_signal.h |
18 | +++ b/target/arm/helper.c | 27 | +++ b/linux-user/aarch64/target_signal.h |
19 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | 28 | @@ -XXX,XX +XXX,XX @@ typedef struct target_sigaltstack { |
20 | } else { | 29 | |
21 | uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); | 30 | #include "../generic/signal.h" |
22 | uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); | 31 | |
23 | + bool pxn = false; | 32 | +#define TARGET_SEGV_MTEAERR 8 /* Asynchronous ARM MTE error */ |
33 | #define TARGET_SEGV_MTESERR 9 /* Synchronous ARM MTE exception */ | ||
34 | |||
35 | #define TARGET_ARCH_HAS_SETUP_FRAME | ||
36 | diff --git a/linux-user/aarch64/cpu_loop.c b/linux-user/aarch64/cpu_loop.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/linux-user/aarch64/cpu_loop.c | ||
39 | +++ b/linux-user/aarch64/cpu_loop.c | ||
40 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | ||
41 | EXCP_DUMP(env, "qemu: unhandled CPU exception 0x%x - aborting\n", trapnr); | ||
42 | abort(); | ||
43 | } | ||
24 | + | 44 | + |
25 | + if (arm_feature(env, ARM_FEATURE_V8_1M)) { | 45 | + /* Check for MTE asynchronous faults */ |
26 | + pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1); | 46 | + if (unlikely(env->cp15.tfsr_el[0])) { |
47 | + env->cp15.tfsr_el[0] = 0; | ||
48 | + info.si_signo = TARGET_SIGSEGV; | ||
49 | + info.si_errno = 0; | ||
50 | + info._sifields._sigfault._addr = 0; | ||
51 | + info.si_code = TARGET_SEGV_MTEAERR; | ||
52 | + queue_signal(env, info.si_signo, QEMU_SI_FAULT, &info); | ||
27 | + } | 53 | + } |
28 | 54 | + | |
29 | if (m_is_system_region(env, address)) { | 55 | process_pending_signals(env); |
30 | /* System space is always execute never */ | 56 | /* Exception return on AArch64 always clears the exclusive monitor, |
31 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | 57 | * so any return to running guest code implies this. |
58 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/mte_helper.c | ||
61 | +++ b/target/arm/mte_helper.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
63 | select = 0; | ||
32 | } | 64 | } |
33 | 65 | env->cp15.tfsr_el[el] |= 1 << select; | |
34 | *prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | 66 | +#ifdef CONFIG_USER_ONLY |
35 | - if (*prot && !xn) { | 67 | + /* |
36 | + if (*prot && !xn && !(pxn && !is_user)) { | 68 | + * Stand in for a timer irq, setting _TIF_MTE_ASYNC_FAULT, |
37 | *prot |= PAGE_EXEC; | 69 | + * which then sends a SIGSEGV when the thread is next scheduled. |
38 | } | 70 | + * This cpu will return to the main loop at the end of the TB, |
39 | /* We don't need to look the attribute up in the MAIR0/MAIR1 | 71 | + * which is rather sooner than "normal". But the alternative |
72 | + * is waiting until the next syscall. | ||
73 | + */ | ||
74 | + qemu_cpu_kick(env_cpu(env)); | ||
75 | +#endif | ||
76 | break; | ||
77 | |||
78 | default: | ||
40 | -- | 79 | -- |
41 | 2.20.1 | 80 | 2.20.1 |
42 | 81 | ||
43 | 82 | diff view generated by jsdifflib |
1 | In v8.1M the new CLRM instruction allows zeroing an arbitrary set of | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the general-purpose registers and APSR. Implement this. | ||
3 | 2 | ||
4 | The encoding is a subset of the LDMIA T2 encoding, using what would | 3 | Use the now-saved PAGE_ANON and PAGE_MTE bits, |
5 | be Rn=0b1111 (which UNDEFs for LDMIA). | 4 | and the per-page saved data. |
6 | 5 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210212184902.1251044-30-richard.henderson@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201119215617.29887-6-peter.maydell@linaro.org | ||
10 | --- | 10 | --- |
11 | target/arm/t32.decode | 6 +++++- | 11 | target/arm/mte_helper.c | 29 +++++++++++++++++++++++++++-- |
12 | target/arm/translate.c | 38 ++++++++++++++++++++++++++++++++++++++ | 12 | 1 file changed, 27 insertions(+), 2 deletions(-) |
13 | 2 files changed, 43 insertions(+), 1 deletion(-) | ||
14 | 13 | ||
15 | diff --git a/target/arm/t32.decode b/target/arm/t32.decode | 14 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/t32.decode | 16 | --- a/target/arm/mte_helper.c |
18 | +++ b/target/arm/t32.decode | 17 | +++ b/target/arm/mte_helper.c |
19 | @@ -XXX,XX +XXX,XX @@ UXTAB 1111 1010 0101 .... 1111 .... 10.. .... @rrr_rot | 18 | @@ -XXX,XX +XXX,XX @@ static uint8_t *allocation_tag_mem(CPUARMState *env, int ptr_mmu_idx, |
20 | 19 | int tag_size, uintptr_t ra) | |
21 | STM_t32 1110 1000 10.0 .... ................ @ldstm i=1 b=0 | 20 | { |
22 | STM_t32 1110 1001 00.0 .... ................ @ldstm i=0 b=1 | 21 | #ifdef CONFIG_USER_ONLY |
23 | -LDM_t32 1110 1000 10.1 .... ................ @ldstm i=1 b=0 | 22 | - /* Tag storage not implemented. */ |
24 | +{ | 23 | - return NULL; |
25 | + # Rn=15 UNDEFs for LDM; M-profile CLRM uses that encoding | 24 | + uint64_t clean_ptr = useronly_clean_ptr(ptr); |
26 | + CLRM 1110 1000 1001 1111 list:16 | 25 | + int flags = page_get_flags(clean_ptr); |
27 | + LDM_t32 1110 1000 10.1 .... ................ @ldstm i=1 b=0 | 26 | + uint8_t *tags; |
28 | +} | 27 | + uintptr_t index; |
29 | LDM_t32 1110 1001 00.1 .... ................ @ldstm i=0 b=1 | ||
30 | |||
31 | &rfe !extern rn w pu | ||
32 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate.c | ||
35 | +++ b/target/arm/translate.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDM_t16(DisasContext *s, arg_ldst_block *a) | ||
37 | return do_ldm(s, a, 1); | ||
38 | } | ||
39 | |||
40 | +static bool trans_CLRM(DisasContext *s, arg_CLRM *a) | ||
41 | +{ | ||
42 | + int i; | ||
43 | + TCGv_i32 zero; | ||
44 | + | 28 | + |
45 | + if (!dc_isar_feature(aa32_m_sec_state, s)) { | 29 | + if (!(flags & (ptr_access == MMU_DATA_STORE ? PAGE_WRITE : PAGE_READ))) { |
46 | + return false; | 30 | + /* SIGSEGV */ |
31 | + arm_cpu_tlb_fill(env_cpu(env), ptr, ptr_size, ptr_access, | ||
32 | + ptr_mmu_idx, false, ra); | ||
33 | + g_assert_not_reached(); | ||
47 | + } | 34 | + } |
48 | + | 35 | + |
49 | + if (extract32(a->list, 13, 1)) { | 36 | + /* Require both MAP_ANON and PROT_MTE for the page. */ |
50 | + return false; | 37 | + if (!(flags & PAGE_ANON) || !(flags & PAGE_MTE)) { |
38 | + return NULL; | ||
51 | + } | 39 | + } |
52 | + | 40 | + |
53 | + if (!a->list) { | 41 | + tags = page_get_target_data(clean_ptr); |
54 | + /* UNPREDICTABLE; we choose to UNDEF */ | 42 | + if (tags == NULL) { |
55 | + return false; | 43 | + size_t alloc_size = TARGET_PAGE_SIZE >> (LOG2_TAG_GRANULE + 1); |
44 | + tags = page_alloc_target_data(clean_ptr, alloc_size); | ||
45 | + assert(tags != NULL); | ||
56 | + } | 46 | + } |
57 | + | 47 | + |
58 | + zero = tcg_const_i32(0); | 48 | + index = extract32(ptr, LOG2_TAG_GRANULE + 1, |
59 | + for (i = 0; i < 15; i++) { | 49 | + TARGET_PAGE_BITS - LOG2_TAG_GRANULE - 1); |
60 | + if (extract32(a->list, i, 1)) { | 50 | + return tags + index; |
61 | + /* Clear R[i] */ | 51 | #else |
62 | + tcg_gen_mov_i32(cpu_R[i], zero); | 52 | uintptr_t index; |
63 | + } | 53 | CPUIOTLBEntry *iotlbentry; |
64 | + } | ||
65 | + if (extract32(a->list, 15, 1)) { | ||
66 | + /* | ||
67 | + * Clear APSR (by calling the MSR helper with the same argument | ||
68 | + * as for "MSR APSR_nzcvqg, Rn": mask = 0b1100, SYSM=0) | ||
69 | + */ | ||
70 | + TCGv_i32 maskreg = tcg_const_i32(0xc << 8); | ||
71 | + gen_helper_v7m_msr(cpu_env, maskreg, zero); | ||
72 | + tcg_temp_free_i32(maskreg); | ||
73 | + } | ||
74 | + tcg_temp_free_i32(zero); | ||
75 | + return true; | ||
76 | +} | ||
77 | + | ||
78 | /* | ||
79 | * Branch, branch with link | ||
80 | */ | ||
81 | -- | 54 | -- |
82 | 2.20.1 | 55 | 2.20.1 |
83 | 56 | ||
84 | 57 | diff view generated by jsdifflib |
1 | In arm_cpu_realizefn() we check whether the board code disabled EL3 | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | via the has_el3 CPU object property, which we create if the CPU | ||
3 | starts with the ARM_FEATURE_EL3 feature bit. If it is disabled, then | ||
4 | we turn off ARM_FEATURE_EL3 and also zero out the relevant fields in | ||
5 | the ID_PFR1 and ID_AA64PFR0 registers. | ||
6 | 2 | ||
7 | This codepath was incorrectly being taken for M-profile CPUs, which | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | do not have an EL3 and don't set ARM_FEATURE_EL3, but which may have | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | the M-profile Security extension and so should have non-zero values | 5 | Message-id: 20210212184902.1251044-31-richard.henderson@linaro.org |
10 | in the ID_PFR1.Security field. | ||
11 | |||
12 | Restrict the handling of the feature flag to A/R-profile cores. | ||
13 | |||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Message-id: 20201119215617.29887-4-peter.maydell@linaro.org | ||
17 | --- | 7 | --- |
18 | target/arm/cpu.c | 2 +- | 8 | target/arm/cpu.c | 15 +++++++++++++++ |
19 | 1 file changed, 1 insertion(+), 1 deletion(-) | 9 | 1 file changed, 15 insertions(+) |
20 | 10 | ||
21 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 11 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
22 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/cpu.c | 13 | --- a/target/arm/cpu.c |
24 | +++ b/target/arm/cpu.c | 14 | +++ b/target/arm/cpu.c |
25 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | 15 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
26 | } | 16 | * Note that this must match useronly_clean_ptr. |
27 | } | ||
28 | |||
29 | - if (!cpu->has_el3) { | ||
30 | + if (!arm_feature(env, ARM_FEATURE_M) && !cpu->has_el3) { | ||
31 | /* If the has_el3 CPU property is disabled then we need to disable the | ||
32 | * feature. | ||
33 | */ | 17 | */ |
18 | env->cp15.tcr_el[1].raw_tcr = (1ULL << 37); | ||
19 | + | ||
20 | + /* Enable MTE */ | ||
21 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
22 | + /* Enable tag access, but leave TCF0 as No Effect (0). */ | ||
23 | + env->cp15.sctlr_el[1] |= SCTLR_ATA0; | ||
24 | + /* | ||
25 | + * Exclude all tags, so that tag 0 is always used. | ||
26 | + * This corresponds to Linux current->thread.gcr_incl = 0. | ||
27 | + * | ||
28 | + * Set RRND, so that helper_irg() will generate a seed later. | ||
29 | + * Here in cpu_reset(), the crypto subsystem has not yet been | ||
30 | + * initialized. | ||
31 | + */ | ||
32 | + env->cp15.gcr_el1 = 0x1ffff; | ||
33 | + } | ||
34 | #else | ||
35 | /* Reset into the highest available EL */ | ||
36 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
34 | -- | 37 | -- |
35 | 2.20.1 | 38 | 2.20.1 |
36 | 39 | ||
37 | 40 | diff view generated by jsdifflib |
1 | Correct a typo in the name we give the NVIC object. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20210212184902.1251044-32-richard.henderson@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20201119215617.29887-28-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | hw/arm/armv7m.c | 2 +- | 8 | tests/tcg/aarch64/mte.h | 60 +++++++++++++++++++++++++++++++ |
9 | 1 file changed, 1 insertion(+), 1 deletion(-) | 9 | tests/tcg/aarch64/mte-1.c | 28 +++++++++++++++ |
10 | tests/tcg/aarch64/mte-2.c | 45 +++++++++++++++++++++++ | ||
11 | tests/tcg/aarch64/mte-3.c | 51 ++++++++++++++++++++++++++ | ||
12 | tests/tcg/aarch64/mte-4.c | 45 +++++++++++++++++++++++ | ||
13 | tests/tcg/aarch64/Makefile.target | 6 ++++ | ||
14 | tests/tcg/configure.sh | 4 +++ | ||
15 | 7 files changed, 239 insertions(+) | ||
16 | create mode 100644 tests/tcg/aarch64/mte.h | ||
17 | create mode 100644 tests/tcg/aarch64/mte-1.c | ||
18 | create mode 100644 tests/tcg/aarch64/mte-2.c | ||
19 | create mode 100644 tests/tcg/aarch64/mte-3.c | ||
20 | create mode 100644 tests/tcg/aarch64/mte-4.c | ||
10 | 21 | ||
11 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 22 | diff --git a/tests/tcg/aarch64/mte.h b/tests/tcg/aarch64/mte.h |
23 | new file mode 100644 | ||
24 | index XXXXXXX..XXXXXXX | ||
25 | --- /dev/null | ||
26 | +++ b/tests/tcg/aarch64/mte.h | ||
27 | @@ -XXX,XX +XXX,XX @@ | ||
28 | +/* | ||
29 | + * Linux kernel fallback API definitions for MTE and test helpers. | ||
30 | + * | ||
31 | + * Copyright (c) 2021 Linaro Ltd | ||
32 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
33 | + */ | ||
34 | + | ||
35 | +#include <assert.h> | ||
36 | +#include <string.h> | ||
37 | +#include <stdlib.h> | ||
38 | +#include <stdio.h> | ||
39 | +#include <unistd.h> | ||
40 | +#include <signal.h> | ||
41 | +#include <sys/mman.h> | ||
42 | +#include <sys/prctl.h> | ||
43 | + | ||
44 | +#ifndef PR_SET_TAGGED_ADDR_CTRL | ||
45 | +# define PR_SET_TAGGED_ADDR_CTRL 55 | ||
46 | +#endif | ||
47 | +#ifndef PR_TAGGED_ADDR_ENABLE | ||
48 | +# define PR_TAGGED_ADDR_ENABLE (1UL << 0) | ||
49 | +#endif | ||
50 | +#ifndef PR_MTE_TCF_SHIFT | ||
51 | +# define PR_MTE_TCF_SHIFT 1 | ||
52 | +# define PR_MTE_TCF_NONE (0UL << PR_MTE_TCF_SHIFT) | ||
53 | +# define PR_MTE_TCF_SYNC (1UL << PR_MTE_TCF_SHIFT) | ||
54 | +# define PR_MTE_TCF_ASYNC (2UL << PR_MTE_TCF_SHIFT) | ||
55 | +# define PR_MTE_TAG_SHIFT 3 | ||
56 | +#endif | ||
57 | + | ||
58 | +#ifndef PROT_MTE | ||
59 | +# define PROT_MTE 0x20 | ||
60 | +#endif | ||
61 | + | ||
62 | +#ifndef SEGV_MTEAERR | ||
63 | +# define SEGV_MTEAERR 8 | ||
64 | +# define SEGV_MTESERR 9 | ||
65 | +#endif | ||
66 | + | ||
67 | +static void enable_mte(int tcf) | ||
68 | +{ | ||
69 | + int r = prctl(PR_SET_TAGGED_ADDR_CTRL, | ||
70 | + PR_TAGGED_ADDR_ENABLE | tcf | (0xfffe << PR_MTE_TAG_SHIFT), | ||
71 | + 0, 0, 0); | ||
72 | + if (r < 0) { | ||
73 | + perror("PR_SET_TAGGED_ADDR_CTRL"); | ||
74 | + exit(2); | ||
75 | + } | ||
76 | +} | ||
77 | + | ||
78 | +static void *alloc_mte_mem(size_t size) | ||
79 | +{ | ||
80 | + void *p = mmap(NULL, size, PROT_READ | PROT_WRITE | PROT_MTE, | ||
81 | + MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); | ||
82 | + if (p == MAP_FAILED) { | ||
83 | + perror("mmap PROT_MTE"); | ||
84 | + exit(2); | ||
85 | + } | ||
86 | + return p; | ||
87 | +} | ||
88 | diff --git a/tests/tcg/aarch64/mte-1.c b/tests/tcg/aarch64/mte-1.c | ||
89 | new file mode 100644 | ||
90 | index XXXXXXX..XXXXXXX | ||
91 | --- /dev/null | ||
92 | +++ b/tests/tcg/aarch64/mte-1.c | ||
93 | @@ -XXX,XX +XXX,XX @@ | ||
94 | +/* | ||
95 | + * Memory tagging, basic pass cases. | ||
96 | + * | ||
97 | + * Copyright (c) 2021 Linaro Ltd | ||
98 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
99 | + */ | ||
100 | + | ||
101 | +#include "mte.h" | ||
102 | + | ||
103 | +int main(int ac, char **av) | ||
104 | +{ | ||
105 | + int *p0, *p1, *p2; | ||
106 | + long c; | ||
107 | + | ||
108 | + enable_mte(PR_MTE_TCF_NONE); | ||
109 | + p0 = alloc_mte_mem(sizeof(*p0)); | ||
110 | + | ||
111 | + asm("irg %0,%1,%2" : "=r"(p1) : "r"(p0), "r"(1)); | ||
112 | + assert(p1 != p0); | ||
113 | + asm("subp %0,%1,%2" : "=r"(c) : "r"(p0), "r"(p1)); | ||
114 | + assert(c == 0); | ||
115 | + | ||
116 | + asm("stg %0, [%0]" : : "r"(p1)); | ||
117 | + asm("ldg %0, [%1]" : "=r"(p2) : "r"(p0), "0"(p0)); | ||
118 | + assert(p1 == p2); | ||
119 | + | ||
120 | + return 0; | ||
121 | +} | ||
122 | diff --git a/tests/tcg/aarch64/mte-2.c b/tests/tcg/aarch64/mte-2.c | ||
123 | new file mode 100644 | ||
124 | index XXXXXXX..XXXXXXX | ||
125 | --- /dev/null | ||
126 | +++ b/tests/tcg/aarch64/mte-2.c | ||
127 | @@ -XXX,XX +XXX,XX @@ | ||
128 | +/* | ||
129 | + * Memory tagging, basic fail cases, synchronous signals. | ||
130 | + * | ||
131 | + * Copyright (c) 2021 Linaro Ltd | ||
132 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
133 | + */ | ||
134 | + | ||
135 | +#include "mte.h" | ||
136 | + | ||
137 | +void pass(int sig, siginfo_t *info, void *uc) | ||
138 | +{ | ||
139 | + assert(info->si_code == SEGV_MTESERR); | ||
140 | + exit(0); | ||
141 | +} | ||
142 | + | ||
143 | +int main(int ac, char **av) | ||
144 | +{ | ||
145 | + struct sigaction sa; | ||
146 | + int *p0, *p1, *p2; | ||
147 | + long excl = 1; | ||
148 | + | ||
149 | + enable_mte(PR_MTE_TCF_SYNC); | ||
150 | + p0 = alloc_mte_mem(sizeof(*p0)); | ||
151 | + | ||
152 | + /* Create two differently tagged pointers. */ | ||
153 | + asm("irg %0,%1,%2" : "=r"(p1) : "r"(p0), "r"(excl)); | ||
154 | + asm("gmi %0,%1,%0" : "+r"(excl) : "r" (p1)); | ||
155 | + assert(excl != 1); | ||
156 | + asm("irg %0,%1,%2" : "=r"(p2) : "r"(p0), "r"(excl)); | ||
157 | + assert(p1 != p2); | ||
158 | + | ||
159 | + /* Store the tag from the first pointer. */ | ||
160 | + asm("stg %0, [%0]" : : "r"(p1)); | ||
161 | + | ||
162 | + *p1 = 0; | ||
163 | + | ||
164 | + memset(&sa, 0, sizeof(sa)); | ||
165 | + sa.sa_sigaction = pass; | ||
166 | + sa.sa_flags = SA_SIGINFO; | ||
167 | + sigaction(SIGSEGV, &sa, NULL); | ||
168 | + | ||
169 | + *p2 = 0; | ||
170 | + | ||
171 | + abort(); | ||
172 | +} | ||
173 | diff --git a/tests/tcg/aarch64/mte-3.c b/tests/tcg/aarch64/mte-3.c | ||
174 | new file mode 100644 | ||
175 | index XXXXXXX..XXXXXXX | ||
176 | --- /dev/null | ||
177 | +++ b/tests/tcg/aarch64/mte-3.c | ||
178 | @@ -XXX,XX +XXX,XX @@ | ||
179 | +/* | ||
180 | + * Memory tagging, basic fail cases, asynchronous signals. | ||
181 | + * | ||
182 | + * Copyright (c) 2021 Linaro Ltd | ||
183 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
184 | + */ | ||
185 | + | ||
186 | +#include "mte.h" | ||
187 | + | ||
188 | +void pass(int sig, siginfo_t *info, void *uc) | ||
189 | +{ | ||
190 | + assert(info->si_code == SEGV_MTEAERR); | ||
191 | + exit(0); | ||
192 | +} | ||
193 | + | ||
194 | +int main(int ac, char **av) | ||
195 | +{ | ||
196 | + struct sigaction sa; | ||
197 | + long *p0, *p1, *p2; | ||
198 | + long excl = 1; | ||
199 | + | ||
200 | + enable_mte(PR_MTE_TCF_ASYNC); | ||
201 | + p0 = alloc_mte_mem(sizeof(*p0)); | ||
202 | + | ||
203 | + /* Create two differently tagged pointers. */ | ||
204 | + asm("irg %0,%1,%2" : "=r"(p1) : "r"(p0), "r"(excl)); | ||
205 | + asm("gmi %0,%1,%0" : "+r"(excl) : "r" (p1)); | ||
206 | + assert(excl != 1); | ||
207 | + asm("irg %0,%1,%2" : "=r"(p2) : "r"(p0), "r"(excl)); | ||
208 | + assert(p1 != p2); | ||
209 | + | ||
210 | + /* Store the tag from the first pointer. */ | ||
211 | + asm("stg %0, [%0]" : : "r"(p1)); | ||
212 | + | ||
213 | + *p1 = 0; | ||
214 | + | ||
215 | + memset(&sa, 0, sizeof(sa)); | ||
216 | + sa.sa_sigaction = pass; | ||
217 | + sa.sa_flags = SA_SIGINFO; | ||
218 | + sigaction(SIGSEGV, &sa, NULL); | ||
219 | + | ||
220 | + /* | ||
221 | + * Signal for async error will happen eventually. | ||
222 | + * For a real kernel this should be after the next IRQ (e.g. timer). | ||
223 | + * For qemu linux-user, we kick the cpu and exit at the next TB. | ||
224 | + * In either case, loop until this happens (or killed by timeout). | ||
225 | + * For extra sauce, yield, producing EXCP_YIELD to cpu_loop(). | ||
226 | + */ | ||
227 | + asm("str %0, [%0]; yield" : : "r"(p2)); | ||
228 | + while (1); | ||
229 | +} | ||
230 | diff --git a/tests/tcg/aarch64/mte-4.c b/tests/tcg/aarch64/mte-4.c | ||
231 | new file mode 100644 | ||
232 | index XXXXXXX..XXXXXXX | ||
233 | --- /dev/null | ||
234 | +++ b/tests/tcg/aarch64/mte-4.c | ||
235 | @@ -XXX,XX +XXX,XX @@ | ||
236 | +/* | ||
237 | + * Memory tagging, re-reading tag checks. | ||
238 | + * | ||
239 | + * Copyright (c) 2021 Linaro Ltd | ||
240 | + * SPDX-License-Identifier: GPL-2.0-or-later | ||
241 | + */ | ||
242 | + | ||
243 | +#include "mte.h" | ||
244 | + | ||
245 | +void __attribute__((noinline)) tagset(void *p, size_t size) | ||
246 | +{ | ||
247 | + size_t i; | ||
248 | + for (i = 0; i < size; i += 16) { | ||
249 | + asm("stg %0, [%0]" : : "r"(p + i)); | ||
250 | + } | ||
251 | +} | ||
252 | + | ||
253 | +void __attribute__((noinline)) tagcheck(void *p, size_t size) | ||
254 | +{ | ||
255 | + size_t i; | ||
256 | + void *c; | ||
257 | + | ||
258 | + for (i = 0; i < size; i += 16) { | ||
259 | + asm("ldg %0, [%1]" : "=r"(c) : "r"(p + i), "0"(p)); | ||
260 | + assert(c == p); | ||
261 | + } | ||
262 | +} | ||
263 | + | ||
264 | +int main(int ac, char **av) | ||
265 | +{ | ||
266 | + size_t size = getpagesize() * 4; | ||
267 | + long excl = 1; | ||
268 | + int *p0, *p1; | ||
269 | + | ||
270 | + enable_mte(PR_MTE_TCF_ASYNC); | ||
271 | + p0 = alloc_mte_mem(size); | ||
272 | + | ||
273 | + /* Tag the pointer. */ | ||
274 | + asm("irg %0,%1,%2" : "=r"(p1) : "r"(p0), "r"(excl)); | ||
275 | + | ||
276 | + tagset(p1, size); | ||
277 | + tagcheck(p1, size); | ||
278 | + | ||
279 | + return 0; | ||
280 | +} | ||
281 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
12 | index XXXXXXX..XXXXXXX 100644 | 282 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/hw/arm/armv7m.c | 283 | --- a/tests/tcg/aarch64/Makefile.target |
14 | +++ b/hw/arm/armv7m.c | 284 | +++ b/tests/tcg/aarch64/Makefile.target |
15 | @@ -XXX,XX +XXX,XX @@ static void armv7m_instance_init(Object *obj) | 285 | @@ -XXX,XX +XXX,XX @@ endif |
16 | 286 | # bti-2 tests PROT_BTI, so no special compiler support required. | |
17 | memory_region_init(&s->container, obj, "armv7m-container", UINT64_MAX); | 287 | AARCH64_TESTS += bti-2 |
18 | 288 | ||
19 | - object_initialize_child(obj, "nvnic", &s->nvic, TYPE_NVIC); | 289 | +# MTE Tests |
20 | + object_initialize_child(obj, "nvic", &s->nvic, TYPE_NVIC); | 290 | +ifneq ($(DOCKER_IMAGE)$(CROSS_CC_HAS_ARMV8_MTE),) |
21 | object_property_add_alias(obj, "num-irq", | 291 | +AARCH64_TESTS += mte-1 mte-2 mte-3 mte-4 |
22 | OBJECT(&s->nvic), "num-irq"); | 292 | +mte-%: CFLAGS += -march=armv8.5-a+memtag |
293 | +endif | ||
294 | + | ||
295 | # Semihosting smoke test for linux-user | ||
296 | AARCH64_TESTS += semihosting | ||
297 | run-semihosting: semihosting | ||
298 | diff --git a/tests/tcg/configure.sh b/tests/tcg/configure.sh | ||
299 | index XXXXXXX..XXXXXXX 100755 | ||
300 | --- a/tests/tcg/configure.sh | ||
301 | +++ b/tests/tcg/configure.sh | ||
302 | @@ -XXX,XX +XXX,XX @@ for target in $target_list; do | ||
303 | -mbranch-protection=standard -o $TMPE $TMPC; then | ||
304 | echo "CROSS_CC_HAS_ARMV8_BTI=y" >> $config_target_mak | ||
305 | fi | ||
306 | + if do_compiler "$target_compiler" $target_compiler_cflags \ | ||
307 | + -march=armv8.5-a+memtag -o $TMPE $TMPC; then | ||
308 | + echo "CROSS_CC_HAS_ARMV8_MTE=y" >> $config_target_mak | ||
309 | + fi | ||
310 | ;; | ||
311 | esac | ||
23 | 312 | ||
24 | -- | 313 | -- |
25 | 2.20.1 | 314 | 2.20.1 |
26 | 315 | ||
27 | 316 | diff view generated by jsdifflib |
1 | For M-profile CPUs, the range from 0xe0000000 to 0xe00fffff is the | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | Private Peripheral Bus range, which includes all of the memory mapped | ||
3 | devices and registers that are part of the CPU itself, including the | ||
4 | NVIC, systick timer, and debug and trace components like the Data | ||
5 | Watchpoint and Trace unit (DWT). Within this large region, the range | ||
6 | 0xe000e000 to 0xe000efff is the System Control Space (NVIC, system | ||
7 | registers, systick) and 0xe002e000 to 0exe002efff is its Non-secure | ||
8 | alias. | ||
9 | 2 | ||
10 | The architecture is clear that within the SCS unimplemented registers | 3 | This commit implements the single-byte mode of the SMBus. |
11 | should be RES0 for privileged accesses and generate BusFault for | ||
12 | unprivileged accesses, and we currently implement this. | ||
13 | 4 | ||
14 | It is less clear about how to handle accesses to unimplemented | 5 | Each Nuvoton SoC has 16 System Management Bus (SMBus). These buses |
15 | regions of the wider PPB. Unprivileged accesses should definitely | 6 | compliant with SMBus and I2C protocol. |
16 | cause BusFaults (R_DQQS), but the behaviour of privileged accesses is | ||
17 | not given as a general rule. However, the register definitions of | ||
18 | individual registers for components like the DWT all state that they | ||
19 | are RES0 if the relevant component is not implemented, so the | ||
20 | simplest way to provide that is to provide RAZ/WI for the whole range | ||
21 | for privileged accesses. (The v7M Arm ARM does say that reserved | ||
22 | registers should be UNK/SBZP.) | ||
23 | 7 | ||
24 | Expand the container MemoryRegion that the NVIC exposes so that | 8 | This patch implements the single-byte mode of the SMBus. In this mode, |
25 | it covers the whole PPB space. This means: | 9 | the user sends or receives a byte each time. The SMBus device transmits |
26 | * moving the address that the ARMV7M device maps it to down by | 10 | it to the underlying i2c device and sends an interrupt back to the QEMU |
27 | 0xe000 bytes | 11 | guest. |
28 | * moving the off and the offsets within the container of all the | ||
29 | subregions forward by 0xe000 bytes | ||
30 | * adding a new default MemoryRegion that covers the whole container | ||
31 | at a lower priority than anything else and which provides the | ||
32 | RAZWI/BusFault behaviour | ||
33 | 12 | ||
13 | Reviewed-by: Doug Evans<dje@google.com> | ||
14 | Reviewed-by: Tyrong Ting<kfting@nuvoton.com> | ||
15 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
16 | Reviewed-by: Corey Minyard <cminyard@mvista.com> | ||
17 | Message-id: 20210210220426.3577804-2-wuhaotsh@google.com | ||
18 | Acked-by: Corey Minyard <cminyard@mvista.com> | ||
34 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
35 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
36 | Message-id: 20201119215617.29887-2-peter.maydell@linaro.org | ||
37 | --- | 20 | --- |
38 | include/hw/intc/armv7m_nvic.h | 1 + | 21 | docs/system/arm/nuvoton.rst | 2 +- |
39 | hw/arm/armv7m.c | 2 +- | 22 | include/hw/arm/npcm7xx.h | 2 + |
40 | hw/intc/armv7m_nvic.c | 78 ++++++++++++++++++++++++++++++----- | 23 | include/hw/i2c/npcm7xx_smbus.h | 88 ++++ |
41 | 3 files changed, 69 insertions(+), 12 deletions(-) | 24 | hw/arm/npcm7xx.c | 68 ++- |
25 | hw/i2c/npcm7xx_smbus.c | 783 +++++++++++++++++++++++++++++++++ | ||
26 | hw/i2c/meson.build | 1 + | ||
27 | hw/i2c/trace-events | 11 + | ||
28 | 7 files changed, 938 insertions(+), 17 deletions(-) | ||
29 | create mode 100644 include/hw/i2c/npcm7xx_smbus.h | ||
30 | create mode 100644 hw/i2c/npcm7xx_smbus.c | ||
42 | 31 | ||
43 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 32 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
44 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
45 | --- a/include/hw/intc/armv7m_nvic.h | 34 | --- a/docs/system/arm/nuvoton.rst |
46 | +++ b/include/hw/intc/armv7m_nvic.h | 35 | +++ b/docs/system/arm/nuvoton.rst |
47 | @@ -XXX,XX +XXX,XX @@ struct NVICState { | 36 | @@ -XXX,XX +XXX,XX @@ Supported devices |
48 | MemoryRegion systickmem; | 37 | * GPIO controller |
49 | MemoryRegion systick_ns_mem; | 38 | * Analog to Digital Converter (ADC) |
50 | MemoryRegion container; | 39 | * Pulse Width Modulation (PWM) |
51 | + MemoryRegion defaultmem; | 40 | + * SMBus controller (SMBF) |
52 | 41 | ||
53 | uint32_t num_irq; | 42 | Missing devices |
54 | qemu_irq excpout; | 43 | --------------- |
55 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 44 | @@ -XXX,XX +XXX,XX @@ Missing devices |
45 | |||
46 | * Ethernet controllers (GMAC and EMC) | ||
47 | * USB device (USBD) | ||
48 | - * SMBus controller (SMBF) | ||
49 | * Peripheral SPI controller (PSPI) | ||
50 | * SD/MMC host | ||
51 | * PECI interface | ||
52 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
56 | index XXXXXXX..XXXXXXX 100644 | 53 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/hw/arm/armv7m.c | 54 | --- a/include/hw/arm/npcm7xx.h |
58 | +++ b/hw/arm/armv7m.c | 55 | +++ b/include/hw/arm/npcm7xx.h |
59 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 56 | @@ -XXX,XX +XXX,XX @@ |
60 | sysbus_connect_irq(sbd, 0, | 57 | #include "hw/adc/npcm7xx_adc.h" |
61 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ)); | 58 | #include "hw/cpu/a9mpcore.h" |
62 | 59 | #include "hw/gpio/npcm7xx_gpio.h" | |
63 | - memory_region_add_subregion(&s->container, 0xe000e000, | 60 | +#include "hw/i2c/npcm7xx_smbus.h" |
64 | + memory_region_add_subregion(&s->container, 0xe0000000, | 61 | #include "hw/mem/npcm7xx_mc.h" |
65 | sysbus_mmio_get_region(sbd, 0)); | 62 | #include "hw/misc/npcm7xx_clk.h" |
66 | 63 | #include "hw/misc/npcm7xx_gcr.h" | |
67 | for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | 64 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { |
68 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 65 | NPCM7xxMCState mc; |
66 | NPCM7xxRNGState rng; | ||
67 | NPCM7xxGPIOState gpio[8]; | ||
68 | + NPCM7xxSMBusState smbus[16]; | ||
69 | EHCISysBusState ehci; | ||
70 | OHCISysBusState ohci; | ||
71 | NPCM7xxFIUState fiu[2]; | ||
72 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | ||
73 | new file mode 100644 | ||
74 | index XXXXXXX..XXXXXXX | ||
75 | --- /dev/null | ||
76 | +++ b/include/hw/i2c/npcm7xx_smbus.h | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | +/* | ||
79 | + * Nuvoton NPCM7xx SMBus Module. | ||
80 | + * | ||
81 | + * Copyright 2020 Google LLC | ||
82 | + * | ||
83 | + * This program is free software; you can redistribute it and/or modify it | ||
84 | + * under the terms of the GNU General Public License as published by the | ||
85 | + * Free Software Foundation; either version 2 of the License, or | ||
86 | + * (at your option) any later version. | ||
87 | + * | ||
88 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
89 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
90 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
91 | + * for more details. | ||
92 | + */ | ||
93 | +#ifndef NPCM7XX_SMBUS_H | ||
94 | +#define NPCM7XX_SMBUS_H | ||
95 | + | ||
96 | +#include "exec/memory.h" | ||
97 | +#include "hw/i2c/i2c.h" | ||
98 | +#include "hw/irq.h" | ||
99 | +#include "hw/sysbus.h" | ||
100 | + | ||
101 | +/* | ||
102 | + * Number of addresses this module contains. Do not change this without | ||
103 | + * incrementing the version_id in the vmstate. | ||
104 | + */ | ||
105 | +#define NPCM7XX_SMBUS_NR_ADDRS 10 | ||
106 | + | ||
107 | +typedef enum NPCM7xxSMBusStatus { | ||
108 | + NPCM7XX_SMBUS_STATUS_IDLE, | ||
109 | + NPCM7XX_SMBUS_STATUS_SENDING, | ||
110 | + NPCM7XX_SMBUS_STATUS_RECEIVING, | ||
111 | + NPCM7XX_SMBUS_STATUS_NEGACK, | ||
112 | + NPCM7XX_SMBUS_STATUS_STOPPING_LAST_RECEIVE, | ||
113 | + NPCM7XX_SMBUS_STATUS_STOPPING_NEGACK, | ||
114 | +} NPCM7xxSMBusStatus; | ||
115 | + | ||
116 | +/* | ||
117 | + * struct NPCM7xxSMBusState - System Management Bus device state. | ||
118 | + * @bus: The underlying I2C Bus. | ||
119 | + * @irq: GIC interrupt line to fire on events (if enabled). | ||
120 | + * @sda: The serial data register. | ||
121 | + * @st: The status register. | ||
122 | + * @cst: The control status register. | ||
123 | + * @cst2: The control status register 2. | ||
124 | + * @cst3: The control status register 3. | ||
125 | + * @ctl1: The control register 1. | ||
126 | + * @ctl2: The control register 2. | ||
127 | + * @ctl3: The control register 3. | ||
128 | + * @ctl4: The control register 4. | ||
129 | + * @ctl5: The control register 5. | ||
130 | + * @addr: The SMBus module's own addresses on the I2C bus. | ||
131 | + * @scllt: The SCL low time register. | ||
132 | + * @sclht: The SCL high time register. | ||
133 | + * @status: The current status of the SMBus. | ||
134 | + */ | ||
135 | +typedef struct NPCM7xxSMBusState { | ||
136 | + SysBusDevice parent; | ||
137 | + | ||
138 | + MemoryRegion iomem; | ||
139 | + | ||
140 | + I2CBus *bus; | ||
141 | + qemu_irq irq; | ||
142 | + | ||
143 | + uint8_t sda; | ||
144 | + uint8_t st; | ||
145 | + uint8_t cst; | ||
146 | + uint8_t cst2; | ||
147 | + uint8_t cst3; | ||
148 | + uint8_t ctl1; | ||
149 | + uint8_t ctl2; | ||
150 | + uint8_t ctl3; | ||
151 | + uint8_t ctl4; | ||
152 | + uint8_t ctl5; | ||
153 | + uint8_t addr[NPCM7XX_SMBUS_NR_ADDRS]; | ||
154 | + | ||
155 | + uint8_t scllt; | ||
156 | + uint8_t sclht; | ||
157 | + | ||
158 | + NPCM7xxSMBusStatus status; | ||
159 | +} NPCM7xxSMBusState; | ||
160 | + | ||
161 | +#define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | ||
162 | +#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | ||
163 | + TYPE_NPCM7XX_SMBUS) | ||
164 | + | ||
165 | +#endif /* NPCM7XX_SMBUS_H */ | ||
166 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | 167 | index XXXXXXX..XXXXXXX 100644 |
70 | --- a/hw/intc/armv7m_nvic.c | 168 | --- a/hw/arm/npcm7xx.c |
71 | +++ b/hw/intc/armv7m_nvic.c | 169 | +++ b/hw/arm/npcm7xx.c |
72 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps nvic_systick_ops = { | 170 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { |
73 | .endianness = DEVICE_NATIVE_ENDIAN, | 171 | NPCM7XX_WDG2_IRQ, /* Timer Module 2 Watchdog */ |
172 | NPCM7XX_EHCI_IRQ = 61, | ||
173 | NPCM7XX_OHCI_IRQ = 62, | ||
174 | + NPCM7XX_SMBUS0_IRQ = 64, | ||
175 | + NPCM7XX_SMBUS1_IRQ, | ||
176 | + NPCM7XX_SMBUS2_IRQ, | ||
177 | + NPCM7XX_SMBUS3_IRQ, | ||
178 | + NPCM7XX_SMBUS4_IRQ, | ||
179 | + NPCM7XX_SMBUS5_IRQ, | ||
180 | + NPCM7XX_SMBUS6_IRQ, | ||
181 | + NPCM7XX_SMBUS7_IRQ, | ||
182 | + NPCM7XX_SMBUS8_IRQ, | ||
183 | + NPCM7XX_SMBUS9_IRQ, | ||
184 | + NPCM7XX_SMBUS10_IRQ, | ||
185 | + NPCM7XX_SMBUS11_IRQ, | ||
186 | + NPCM7XX_SMBUS12_IRQ, | ||
187 | + NPCM7XX_SMBUS13_IRQ, | ||
188 | + NPCM7XX_SMBUS14_IRQ, | ||
189 | + NPCM7XX_SMBUS15_IRQ, | ||
190 | NPCM7XX_PWM0_IRQ = 93, /* PWM module 0 */ | ||
191 | NPCM7XX_PWM1_IRQ, /* PWM module 1 */ | ||
192 | NPCM7XX_GPIO0_IRQ = 116, | ||
193 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_pwm_addr[] = { | ||
194 | 0xf0104000, | ||
74 | }; | 195 | }; |
75 | 196 | ||
197 | +/* Direct memory-mapped access to each SMBus Module. */ | ||
198 | +static const hwaddr npcm7xx_smbus_addr[] = { | ||
199 | + 0xf0080000, | ||
200 | + 0xf0081000, | ||
201 | + 0xf0082000, | ||
202 | + 0xf0083000, | ||
203 | + 0xf0084000, | ||
204 | + 0xf0085000, | ||
205 | + 0xf0086000, | ||
206 | + 0xf0087000, | ||
207 | + 0xf0088000, | ||
208 | + 0xf0089000, | ||
209 | + 0xf008a000, | ||
210 | + 0xf008b000, | ||
211 | + 0xf008c000, | ||
212 | + 0xf008d000, | ||
213 | + 0xf008e000, | ||
214 | + 0xf008f000, | ||
215 | +}; | ||
216 | + | ||
217 | static const struct { | ||
218 | hwaddr regs_addr; | ||
219 | uint32_t unconnected_pins; | ||
220 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | ||
221 | object_initialize_child(obj, "gpio[*]", &s->gpio[i], TYPE_NPCM7XX_GPIO); | ||
222 | } | ||
223 | |||
224 | + for (i = 0; i < ARRAY_SIZE(s->smbus); i++) { | ||
225 | + object_initialize_child(obj, "smbus[*]", &s->smbus[i], | ||
226 | + TYPE_NPCM7XX_SMBUS); | ||
227 | + } | ||
228 | + | ||
229 | object_initialize_child(obj, "ehci", &s->ehci, TYPE_NPCM7XX_EHCI); | ||
230 | object_initialize_child(obj, "ohci", &s->ohci, TYPE_SYSBUS_OHCI); | ||
231 | |||
232 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
233 | npcm7xx_irq(s, NPCM7XX_GPIO0_IRQ + i)); | ||
234 | } | ||
235 | |||
236 | + /* SMBus modules. Cannot fail. */ | ||
237 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_smbus_addr) != ARRAY_SIZE(s->smbus)); | ||
238 | + for (i = 0; i < ARRAY_SIZE(s->smbus); i++) { | ||
239 | + Object *obj = OBJECT(&s->smbus[i]); | ||
240 | + | ||
241 | + sysbus_realize(SYS_BUS_DEVICE(obj), &error_abort); | ||
242 | + sysbus_mmio_map(SYS_BUS_DEVICE(obj), 0, npcm7xx_smbus_addr[i]); | ||
243 | + sysbus_connect_irq(SYS_BUS_DEVICE(obj), 0, | ||
244 | + npcm7xx_irq(s, NPCM7XX_SMBUS0_IRQ + i)); | ||
245 | + } | ||
246 | + | ||
247 | /* USB Host */ | ||
248 | object_property_set_bool(OBJECT(&s->ehci), "companion-enable", true, | ||
249 | &error_abort); | ||
250 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
251 | create_unimplemented_device("npcm7xx.pcierc", 0xe1000000, 64 * KiB); | ||
252 | create_unimplemented_device("npcm7xx.kcs", 0xf0007000, 4 * KiB); | ||
253 | create_unimplemented_device("npcm7xx.gfxi", 0xf000e000, 4 * KiB); | ||
254 | - create_unimplemented_device("npcm7xx.smbus[0]", 0xf0080000, 4 * KiB); | ||
255 | - create_unimplemented_device("npcm7xx.smbus[1]", 0xf0081000, 4 * KiB); | ||
256 | - create_unimplemented_device("npcm7xx.smbus[2]", 0xf0082000, 4 * KiB); | ||
257 | - create_unimplemented_device("npcm7xx.smbus[3]", 0xf0083000, 4 * KiB); | ||
258 | - create_unimplemented_device("npcm7xx.smbus[4]", 0xf0084000, 4 * KiB); | ||
259 | - create_unimplemented_device("npcm7xx.smbus[5]", 0xf0085000, 4 * KiB); | ||
260 | - create_unimplemented_device("npcm7xx.smbus[6]", 0xf0086000, 4 * KiB); | ||
261 | - create_unimplemented_device("npcm7xx.smbus[7]", 0xf0087000, 4 * KiB); | ||
262 | - create_unimplemented_device("npcm7xx.smbus[8]", 0xf0088000, 4 * KiB); | ||
263 | - create_unimplemented_device("npcm7xx.smbus[9]", 0xf0089000, 4 * KiB); | ||
264 | - create_unimplemented_device("npcm7xx.smbus[10]", 0xf008a000, 4 * KiB); | ||
265 | - create_unimplemented_device("npcm7xx.smbus[11]", 0xf008b000, 4 * KiB); | ||
266 | - create_unimplemented_device("npcm7xx.smbus[12]", 0xf008c000, 4 * KiB); | ||
267 | - create_unimplemented_device("npcm7xx.smbus[13]", 0xf008d000, 4 * KiB); | ||
268 | - create_unimplemented_device("npcm7xx.smbus[14]", 0xf008e000, 4 * KiB); | ||
269 | - create_unimplemented_device("npcm7xx.smbus[15]", 0xf008f000, 4 * KiB); | ||
270 | create_unimplemented_device("npcm7xx.espi", 0xf009f000, 4 * KiB); | ||
271 | create_unimplemented_device("npcm7xx.peci", 0xf0100000, 4 * KiB); | ||
272 | create_unimplemented_device("npcm7xx.siox[1]", 0xf0101000, 4 * KiB); | ||
273 | diff --git a/hw/i2c/npcm7xx_smbus.c b/hw/i2c/npcm7xx_smbus.c | ||
274 | new file mode 100644 | ||
275 | index XXXXXXX..XXXXXXX | ||
276 | --- /dev/null | ||
277 | +++ b/hw/i2c/npcm7xx_smbus.c | ||
278 | @@ -XXX,XX +XXX,XX @@ | ||
76 | +/* | 279 | +/* |
77 | + * Unassigned portions of the PPB space are RAZ/WI for privileged | 280 | + * Nuvoton NPCM7xx SMBus Module. |
78 | + * accesses, and fault for non-privileged accesses. | 281 | + * |
282 | + * Copyright 2020 Google LLC | ||
283 | + * | ||
284 | + * This program is free software; you can redistribute it and/or modify it | ||
285 | + * under the terms of the GNU General Public License as published by the | ||
286 | + * Free Software Foundation; either version 2 of the License, or | ||
287 | + * (at your option) any later version. | ||
288 | + * | ||
289 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
290 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
291 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
292 | + * for more details. | ||
79 | + */ | 293 | + */ |
80 | +static MemTxResult ppb_default_read(void *opaque, hwaddr addr, | 294 | + |
81 | + uint64_t *data, unsigned size, | 295 | +#include "qemu/osdep.h" |
82 | + MemTxAttrs attrs) | 296 | + |
83 | +{ | 297 | +#include "hw/i2c/npcm7xx_smbus.h" |
84 | + qemu_log_mask(LOG_UNIMP, "Read of unassigned area of PPB: offset 0x%x\n", | 298 | +#include "migration/vmstate.h" |
85 | + (uint32_t)addr); | 299 | +#include "qemu/bitops.h" |
86 | + if (attrs.user) { | 300 | +#include "qemu/guest-random.h" |
87 | + return MEMTX_ERROR; | 301 | +#include "qemu/log.h" |
88 | + } | 302 | +#include "qemu/module.h" |
89 | + *data = 0; | 303 | +#include "qemu/units.h" |
90 | + return MEMTX_OK; | 304 | + |
91 | +} | 305 | +#include "trace.h" |
92 | + | 306 | + |
93 | +static MemTxResult ppb_default_write(void *opaque, hwaddr addr, | 307 | +enum NPCM7xxSMBusCommonRegister { |
94 | + uint64_t value, unsigned size, | 308 | + NPCM7XX_SMB_SDA = 0x0, |
95 | + MemTxAttrs attrs) | 309 | + NPCM7XX_SMB_ST = 0x2, |
96 | +{ | 310 | + NPCM7XX_SMB_CST = 0x4, |
97 | + qemu_log_mask(LOG_UNIMP, "Write of unassigned area of PPB: offset 0x%x\n", | 311 | + NPCM7XX_SMB_CTL1 = 0x6, |
98 | + (uint32_t)addr); | 312 | + NPCM7XX_SMB_ADDR1 = 0x8, |
99 | + if (attrs.user) { | 313 | + NPCM7XX_SMB_CTL2 = 0xa, |
100 | + return MEMTX_ERROR; | 314 | + NPCM7XX_SMB_ADDR2 = 0xc, |
101 | + } | 315 | + NPCM7XX_SMB_CTL3 = 0xe, |
102 | + return MEMTX_OK; | 316 | + NPCM7XX_SMB_CST2 = 0x18, |
103 | +} | 317 | + NPCM7XX_SMB_CST3 = 0x19, |
104 | + | 318 | + NPCM7XX_SMB_VER = 0x1f, |
105 | +static const MemoryRegionOps ppb_default_ops = { | ||
106 | + .read_with_attrs = ppb_default_read, | ||
107 | + .write_with_attrs = ppb_default_write, | ||
108 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
109 | + .valid.min_access_size = 1, | ||
110 | + .valid.max_access_size = 8, | ||
111 | +}; | 319 | +}; |
112 | + | 320 | + |
113 | static int nvic_post_load(void *opaque, int version_id) | 321 | +enum NPCM7xxSMBusBank0Register { |
114 | { | 322 | + NPCM7XX_SMB_ADDR3 = 0x10, |
115 | NVICState *s = opaque; | 323 | + NPCM7XX_SMB_ADDR7 = 0x11, |
116 | @@ -XXX,XX +XXX,XX @@ static void nvic_systick_trigger(void *opaque, int n, int level) | 324 | + NPCM7XX_SMB_ADDR4 = 0x12, |
117 | static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | 325 | + NPCM7XX_SMB_ADDR8 = 0x13, |
118 | { | 326 | + NPCM7XX_SMB_ADDR5 = 0x14, |
119 | NVICState *s = NVIC(dev); | 327 | + NPCM7XX_SMB_ADDR9 = 0x15, |
120 | - int regionlen; | 328 | + NPCM7XX_SMB_ADDR6 = 0x16, |
121 | 329 | + NPCM7XX_SMB_ADDR10 = 0x17, | |
122 | /* The armv7m container object will have set our CPU pointer */ | 330 | + NPCM7XX_SMB_CTL4 = 0x1a, |
123 | if (!s->cpu || !arm_feature(&s->cpu->env, ARM_FEATURE_M)) { | 331 | + NPCM7XX_SMB_CTL5 = 0x1b, |
124 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | 332 | + NPCM7XX_SMB_SCLLT = 0x1c, |
125 | M_REG_S)); | 333 | + NPCM7XX_SMB_FIF_CTL = 0x1d, |
126 | } | 334 | + NPCM7XX_SMB_SCLHT = 0x1e, |
127 | 335 | +}; | |
128 | - /* The NVIC and System Control Space (SCS) starts at 0xe000e000 | 336 | + |
337 | +enum NPCM7xxSMBusBank1Register { | ||
338 | + NPCM7XX_SMB_FIF_CTS = 0x10, | ||
339 | + NPCM7XX_SMB_FAIR_PER = 0x11, | ||
340 | + NPCM7XX_SMB_TXF_CTL = 0x12, | ||
341 | + NPCM7XX_SMB_T_OUT = 0x14, | ||
342 | + NPCM7XX_SMB_TXF_STS = 0x1a, | ||
343 | + NPCM7XX_SMB_RXF_STS = 0x1c, | ||
344 | + NPCM7XX_SMB_RXF_CTL = 0x1e, | ||
345 | +}; | ||
346 | + | ||
347 | +/* ST fields */ | ||
348 | +#define NPCM7XX_SMBST_STP BIT(7) | ||
349 | +#define NPCM7XX_SMBST_SDAST BIT(6) | ||
350 | +#define NPCM7XX_SMBST_BER BIT(5) | ||
351 | +#define NPCM7XX_SMBST_NEGACK BIT(4) | ||
352 | +#define NPCM7XX_SMBST_STASTR BIT(3) | ||
353 | +#define NPCM7XX_SMBST_NMATCH BIT(2) | ||
354 | +#define NPCM7XX_SMBST_MODE BIT(1) | ||
355 | +#define NPCM7XX_SMBST_XMIT BIT(0) | ||
356 | + | ||
357 | +/* CST fields */ | ||
358 | +#define NPCM7XX_SMBCST_ARPMATCH BIT(7) | ||
359 | +#define NPCM7XX_SMBCST_MATCHAF BIT(6) | ||
360 | +#define NPCM7XX_SMBCST_TGSCL BIT(5) | ||
361 | +#define NPCM7XX_SMBCST_TSDA BIT(4) | ||
362 | +#define NPCM7XX_SMBCST_GCMATCH BIT(3) | ||
363 | +#define NPCM7XX_SMBCST_MATCH BIT(2) | ||
364 | +#define NPCM7XX_SMBCST_BB BIT(1) | ||
365 | +#define NPCM7XX_SMBCST_BUSY BIT(0) | ||
366 | + | ||
367 | +/* CST2 fields */ | ||
368 | +#define NPCM7XX_SMBCST2_INTSTS BIT(7) | ||
369 | +#define NPCM7XX_SMBCST2_MATCH7F BIT(6) | ||
370 | +#define NPCM7XX_SMBCST2_MATCH6F BIT(5) | ||
371 | +#define NPCM7XX_SMBCST2_MATCH5F BIT(4) | ||
372 | +#define NPCM7XX_SMBCST2_MATCH4F BIT(3) | ||
373 | +#define NPCM7XX_SMBCST2_MATCH3F BIT(2) | ||
374 | +#define NPCM7XX_SMBCST2_MATCH2F BIT(1) | ||
375 | +#define NPCM7XX_SMBCST2_MATCH1F BIT(0) | ||
376 | + | ||
377 | +/* CST3 fields */ | ||
378 | +#define NPCM7XX_SMBCST3_EO_BUSY BIT(7) | ||
379 | +#define NPCM7XX_SMBCST3_MATCH10F BIT(2) | ||
380 | +#define NPCM7XX_SMBCST3_MATCH9F BIT(1) | ||
381 | +#define NPCM7XX_SMBCST3_MATCH8F BIT(0) | ||
382 | + | ||
383 | +/* CTL1 fields */ | ||
384 | +#define NPCM7XX_SMBCTL1_STASTRE BIT(7) | ||
385 | +#define NPCM7XX_SMBCTL1_NMINTE BIT(6) | ||
386 | +#define NPCM7XX_SMBCTL1_GCMEN BIT(5) | ||
387 | +#define NPCM7XX_SMBCTL1_ACK BIT(4) | ||
388 | +#define NPCM7XX_SMBCTL1_EOBINTE BIT(3) | ||
389 | +#define NPCM7XX_SMBCTL1_INTEN BIT(2) | ||
390 | +#define NPCM7XX_SMBCTL1_STOP BIT(1) | ||
391 | +#define NPCM7XX_SMBCTL1_START BIT(0) | ||
392 | + | ||
393 | +/* CTL2 fields */ | ||
394 | +#define NPCM7XX_SMBCTL2_SCLFRQ(rv) extract8((rv), 1, 6) | ||
395 | +#define NPCM7XX_SMBCTL2_ENABLE BIT(0) | ||
396 | + | ||
397 | +/* CTL3 fields */ | ||
398 | +#define NPCM7XX_SMBCTL3_SCL_LVL BIT(7) | ||
399 | +#define NPCM7XX_SMBCTL3_SDA_LVL BIT(6) | ||
400 | +#define NPCM7XX_SMBCTL3_BNK_SEL BIT(5) | ||
401 | +#define NPCM7XX_SMBCTL3_400K_MODE BIT(4) | ||
402 | +#define NPCM7XX_SMBCTL3_IDL_START BIT(3) | ||
403 | +#define NPCM7XX_SMBCTL3_ARPMEN BIT(2) | ||
404 | +#define NPCM7XX_SMBCTL3_SCLFRQ(rv) extract8((rv), 0, 2) | ||
405 | + | ||
406 | +/* ADDR fields */ | ||
407 | +#define NPCM7XX_ADDR_EN BIT(7) | ||
408 | +#define NPCM7XX_ADDR_A(rv) extract8((rv), 0, 6) | ||
409 | + | ||
410 | +#define KEEP_OLD_BIT(o, n, b) (((n) & (~(b))) | ((o) & (b))) | ||
411 | +#define WRITE_ONE_CLEAR(o, n, b) ((n) & (b) ? (o) & (~(b)) : (o)) | ||
412 | + | ||
413 | +#define NPCM7XX_SMBUS_ENABLED(s) ((s)->ctl2 & NPCM7XX_SMBCTL2_ENABLE) | ||
414 | + | ||
415 | +/* VERSION fields values, read-only. */ | ||
416 | +#define NPCM7XX_SMBUS_VERSION_NUMBER 1 | ||
417 | +#define NPCM7XX_SMBUS_VERSION_FIFO_SUPPORTED 0 | ||
418 | + | ||
419 | +/* Reset values */ | ||
420 | +#define NPCM7XX_SMB_ST_INIT_VAL 0x00 | ||
421 | +#define NPCM7XX_SMB_CST_INIT_VAL 0x10 | ||
422 | +#define NPCM7XX_SMB_CST2_INIT_VAL 0x00 | ||
423 | +#define NPCM7XX_SMB_CST3_INIT_VAL 0x00 | ||
424 | +#define NPCM7XX_SMB_CTL1_INIT_VAL 0x00 | ||
425 | +#define NPCM7XX_SMB_CTL2_INIT_VAL 0x00 | ||
426 | +#define NPCM7XX_SMB_CTL3_INIT_VAL 0xc0 | ||
427 | +#define NPCM7XX_SMB_CTL4_INIT_VAL 0x07 | ||
428 | +#define NPCM7XX_SMB_CTL5_INIT_VAL 0x00 | ||
429 | +#define NPCM7XX_SMB_ADDR_INIT_VAL 0x00 | ||
430 | +#define NPCM7XX_SMB_SCLLT_INIT_VAL 0x00 | ||
431 | +#define NPCM7XX_SMB_SCLHT_INIT_VAL 0x00 | ||
432 | + | ||
433 | +static uint8_t npcm7xx_smbus_get_version(void) | ||
434 | +{ | ||
435 | + return NPCM7XX_SMBUS_VERSION_FIFO_SUPPORTED << 7 | | ||
436 | + NPCM7XX_SMBUS_VERSION_NUMBER; | ||
437 | +} | ||
438 | + | ||
439 | +static void npcm7xx_smbus_update_irq(NPCM7xxSMBusState *s) | ||
440 | +{ | ||
441 | + int level; | ||
442 | + | ||
443 | + if (s->ctl1 & NPCM7XX_SMBCTL1_INTEN) { | ||
444 | + level = !!((s->ctl1 & NPCM7XX_SMBCTL1_NMINTE && | ||
445 | + s->st & NPCM7XX_SMBST_NMATCH) || | ||
446 | + (s->st & NPCM7XX_SMBST_BER) || | ||
447 | + (s->st & NPCM7XX_SMBST_NEGACK) || | ||
448 | + (s->st & NPCM7XX_SMBST_SDAST) || | ||
449 | + (s->ctl1 & NPCM7XX_SMBCTL1_STASTRE && | ||
450 | + s->st & NPCM7XX_SMBST_SDAST) || | ||
451 | + (s->ctl1 & NPCM7XX_SMBCTL1_EOBINTE && | ||
452 | + s->cst3 & NPCM7XX_SMBCST3_EO_BUSY)); | ||
453 | + | ||
454 | + if (level) { | ||
455 | + s->cst2 |= NPCM7XX_SMBCST2_INTSTS; | ||
456 | + } else { | ||
457 | + s->cst2 &= ~NPCM7XX_SMBCST2_INTSTS; | ||
458 | + } | ||
459 | + qemu_set_irq(s->irq, level); | ||
460 | + } | ||
461 | +} | ||
462 | + | ||
463 | +static void npcm7xx_smbus_nack(NPCM7xxSMBusState *s) | ||
464 | +{ | ||
465 | + s->st &= ~NPCM7XX_SMBST_SDAST; | ||
466 | + s->st |= NPCM7XX_SMBST_NEGACK; | ||
467 | + s->status = NPCM7XX_SMBUS_STATUS_NEGACK; | ||
468 | +} | ||
469 | + | ||
470 | +static void npcm7xx_smbus_send_byte(NPCM7xxSMBusState *s, uint8_t value) | ||
471 | +{ | ||
472 | + int rv = i2c_send(s->bus, value); | ||
473 | + | ||
474 | + if (rv) { | ||
475 | + npcm7xx_smbus_nack(s); | ||
476 | + } else { | ||
477 | + s->st |= NPCM7XX_SMBST_SDAST; | ||
478 | + } | ||
479 | + trace_npcm7xx_smbus_send_byte((DEVICE(s)->canonical_path), value, !rv); | ||
480 | + npcm7xx_smbus_update_irq(s); | ||
481 | +} | ||
482 | + | ||
483 | +static void npcm7xx_smbus_recv_byte(NPCM7xxSMBusState *s) | ||
484 | +{ | ||
485 | + s->sda = i2c_recv(s->bus); | ||
486 | + s->st |= NPCM7XX_SMBST_SDAST; | ||
487 | + if (s->st & NPCM7XX_SMBCTL1_ACK) { | ||
488 | + trace_npcm7xx_smbus_nack(DEVICE(s)->canonical_path); | ||
489 | + i2c_nack(s->bus); | ||
490 | + s->st &= NPCM7XX_SMBCTL1_ACK; | ||
491 | + } | ||
492 | + trace_npcm7xx_smbus_recv_byte((DEVICE(s)->canonical_path), s->sda); | ||
493 | + npcm7xx_smbus_update_irq(s); | ||
494 | +} | ||
495 | + | ||
496 | +static void npcm7xx_smbus_start(NPCM7xxSMBusState *s) | ||
497 | +{ | ||
129 | + /* | 498 | + /* |
130 | + * This device provides a single sysbus memory region which | 499 | + * We can start the bus if one of these is true: |
131 | + * represents the whole of the "System PPB" space. This is the | 500 | + * 1. The bus is idle (so we can request it) |
132 | + * range from 0xe0000000 to 0xe00fffff and includes the NVIC, | 501 | + * 2. We are the occupier (it's a repeated start condition.) |
133 | + * the System Control Space (system registers), the systick timer, | 502 | + */ |
134 | + * and for CPUs with the Security extension an NS banked version | 503 | + int available = !i2c_bus_busy(s->bus) || |
135 | + * of all of these. | 504 | + s->status != NPCM7XX_SMBUS_STATUS_IDLE; |
136 | + * | 505 | + |
137 | + * The default behaviour for unimplemented registers/ranges | 506 | + if (available) { |
138 | + * (for instance the Data Watchpoint and Trace unit at 0xe0001000) | 507 | + s->st |= NPCM7XX_SMBST_MODE | NPCM7XX_SMBST_XMIT | NPCM7XX_SMBST_SDAST; |
139 | + * is to RAZ/WI for privileged access and BusFault for non-privileged | 508 | + s->cst |= NPCM7XX_SMBCST_BUSY; |
140 | + * access. | 509 | + } else { |
141 | + * | 510 | + s->st &= ~NPCM7XX_SMBST_MODE; |
142 | + * The NVIC and System Control Space (SCS) starts at 0xe000e000 | 511 | + s->cst &= ~NPCM7XX_SMBCST_BUSY; |
143 | * and looks like this: | 512 | + s->st |= NPCM7XX_SMBST_BER; |
144 | * 0x004 - ICTR | 513 | + } |
145 | * 0x010 - 0xff - systick | 514 | + |
146 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | 515 | + trace_npcm7xx_smbus_start(DEVICE(s)->canonical_path, available); |
147 | * generally code determining which banked register to use should | 516 | + s->cst |= NPCM7XX_SMBCST_BB; |
148 | * use attrs.secure; code determining actual behaviour of the system | 517 | + s->status = NPCM7XX_SMBUS_STATUS_IDLE; |
149 | * should use env->v7m.secure. | 518 | + npcm7xx_smbus_update_irq(s); |
150 | + * | 519 | +} |
151 | + * The container covers the whole PPB space. Within it the priority | 520 | + |
152 | + * of overlapping regions is: | 521 | +static void npcm7xx_smbus_send_address(NPCM7xxSMBusState *s, uint8_t value) |
153 | + * - default region (for RAZ/WI and BusFault) : -1 | 522 | +{ |
154 | + * - system register regions : 0 | 523 | + int recv; |
155 | + * - systick : 1 | 524 | + int rv; |
156 | + * This is because the systick device is a small block of registers | 525 | + |
157 | + * in the middle of the other system control registers. | 526 | + recv = value & BIT(0); |
158 | */ | 527 | + rv = i2c_start_transfer(s->bus, value >> 1, recv); |
159 | - regionlen = arm_feature(&s->cpu->env, ARM_FEATURE_V8) ? 0x21000 : 0x1000; | 528 | + trace_npcm7xx_smbus_send_address(DEVICE(s)->canonical_path, |
160 | - memory_region_init(&s->container, OBJECT(s), "nvic", regionlen); | 529 | + value >> 1, recv, !rv); |
161 | - /* The system register region goes at the bottom of the priority | 530 | + if (rv) { |
162 | - * stack as it covers the whole page. | 531 | + qemu_log_mask(LOG_GUEST_ERROR, |
163 | - */ | 532 | + "%s: requesting i2c bus for 0x%02x failed: %d\n", |
164 | + memory_region_init(&s->container, OBJECT(s), "nvic", 0x100000); | 533 | + DEVICE(s)->canonical_path, value, rv); |
165 | + memory_region_init_io(&s->defaultmem, OBJECT(s), &ppb_default_ops, s, | 534 | + /* Failed to start transfer. NACK to reject.*/ |
166 | + "nvic-default", 0x100000); | 535 | + if (recv) { |
167 | + memory_region_add_subregion_overlap(&s->container, 0, &s->defaultmem, -1); | 536 | + s->st &= ~NPCM7XX_SMBST_XMIT; |
168 | memory_region_init_io(&s->sysregmem, OBJECT(s), &nvic_sysreg_ops, s, | 537 | + } else { |
169 | "nvic_sysregs", 0x1000); | 538 | + s->st |= NPCM7XX_SMBST_XMIT; |
170 | - memory_region_add_subregion(&s->container, 0, &s->sysregmem); | 539 | + } |
171 | + memory_region_add_subregion(&s->container, 0xe000, &s->sysregmem); | 540 | + npcm7xx_smbus_nack(s); |
172 | 541 | + npcm7xx_smbus_update_irq(s); | |
173 | memory_region_init_io(&s->systickmem, OBJECT(s), | 542 | + return; |
174 | &nvic_systick_ops, s, | 543 | + } |
175 | "nvic_systick", 0xe0); | 544 | + |
176 | 545 | + s->st &= ~NPCM7XX_SMBST_NEGACK; | |
177 | - memory_region_add_subregion_overlap(&s->container, 0x10, | 546 | + if (recv) { |
178 | + memory_region_add_subregion_overlap(&s->container, 0xe010, | 547 | + s->status = NPCM7XX_SMBUS_STATUS_RECEIVING; |
179 | &s->systickmem, 1); | 548 | + s->st &= ~NPCM7XX_SMBST_XMIT; |
180 | 549 | + } else { | |
181 | if (arm_feature(&s->cpu->env, ARM_FEATURE_V8)) { | 550 | + s->status = NPCM7XX_SMBUS_STATUS_SENDING; |
182 | memory_region_init_io(&s->sysreg_ns_mem, OBJECT(s), | 551 | + s->st |= NPCM7XX_SMBST_XMIT; |
183 | &nvic_sysreg_ns_ops, &s->sysregmem, | 552 | + } |
184 | "nvic_sysregs_ns", 0x1000); | 553 | + |
185 | - memory_region_add_subregion(&s->container, 0x20000, &s->sysreg_ns_mem); | 554 | + if (s->ctl1 & NPCM7XX_SMBCTL1_STASTRE) { |
186 | + memory_region_add_subregion(&s->container, 0x2e000, &s->sysreg_ns_mem); | 555 | + s->st |= NPCM7XX_SMBST_STASTR; |
187 | memory_region_init_io(&s->systick_ns_mem, OBJECT(s), | 556 | + if (!recv) { |
188 | &nvic_sysreg_ns_ops, &s->systickmem, | 557 | + s->st |= NPCM7XX_SMBST_SDAST; |
189 | "nvic_systick_ns", 0xe0); | 558 | + } |
190 | - memory_region_add_subregion_overlap(&s->container, 0x20010, | 559 | + } else if (recv) { |
191 | + memory_region_add_subregion_overlap(&s->container, 0x2e010, | 560 | + npcm7xx_smbus_recv_byte(s); |
192 | &s->systick_ns_mem, 1); | 561 | + } |
193 | } | 562 | + npcm7xx_smbus_update_irq(s); |
194 | 563 | +} | |
564 | + | ||
565 | +static void npcm7xx_smbus_execute_stop(NPCM7xxSMBusState *s) | ||
566 | +{ | ||
567 | + i2c_end_transfer(s->bus); | ||
568 | + s->st = 0; | ||
569 | + s->cst = 0; | ||
570 | + s->status = NPCM7XX_SMBUS_STATUS_IDLE; | ||
571 | + s->cst3 |= NPCM7XX_SMBCST3_EO_BUSY; | ||
572 | + trace_npcm7xx_smbus_stop(DEVICE(s)->canonical_path); | ||
573 | + npcm7xx_smbus_update_irq(s); | ||
574 | +} | ||
575 | + | ||
576 | + | ||
577 | +static void npcm7xx_smbus_stop(NPCM7xxSMBusState *s) | ||
578 | +{ | ||
579 | + if (s->st & NPCM7XX_SMBST_MODE) { | ||
580 | + switch (s->status) { | ||
581 | + case NPCM7XX_SMBUS_STATUS_RECEIVING: | ||
582 | + case NPCM7XX_SMBUS_STATUS_STOPPING_LAST_RECEIVE: | ||
583 | + s->status = NPCM7XX_SMBUS_STATUS_STOPPING_LAST_RECEIVE; | ||
584 | + break; | ||
585 | + | ||
586 | + case NPCM7XX_SMBUS_STATUS_NEGACK: | ||
587 | + s->status = NPCM7XX_SMBUS_STATUS_STOPPING_NEGACK; | ||
588 | + break; | ||
589 | + | ||
590 | + default: | ||
591 | + npcm7xx_smbus_execute_stop(s); | ||
592 | + break; | ||
593 | + } | ||
594 | + } | ||
595 | +} | ||
596 | + | ||
597 | +static uint8_t npcm7xx_smbus_read_sda(NPCM7xxSMBusState *s) | ||
598 | +{ | ||
599 | + uint8_t value = s->sda; | ||
600 | + | ||
601 | + switch (s->status) { | ||
602 | + case NPCM7XX_SMBUS_STATUS_STOPPING_LAST_RECEIVE: | ||
603 | + npcm7xx_smbus_execute_stop(s); | ||
604 | + break; | ||
605 | + | ||
606 | + case NPCM7XX_SMBUS_STATUS_RECEIVING: | ||
607 | + npcm7xx_smbus_recv_byte(s); | ||
608 | + break; | ||
609 | + | ||
610 | + default: | ||
611 | + /* Do nothing */ | ||
612 | + break; | ||
613 | + } | ||
614 | + | ||
615 | + return value; | ||
616 | +} | ||
617 | + | ||
618 | +static void npcm7xx_smbus_write_sda(NPCM7xxSMBusState *s, uint8_t value) | ||
619 | +{ | ||
620 | + s->sda = value; | ||
621 | + if (s->st & NPCM7XX_SMBST_MODE) { | ||
622 | + switch (s->status) { | ||
623 | + case NPCM7XX_SMBUS_STATUS_IDLE: | ||
624 | + npcm7xx_smbus_send_address(s, value); | ||
625 | + break; | ||
626 | + case NPCM7XX_SMBUS_STATUS_SENDING: | ||
627 | + npcm7xx_smbus_send_byte(s, value); | ||
628 | + break; | ||
629 | + default: | ||
630 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
631 | + "%s: write to SDA in invalid status %d: %u\n", | ||
632 | + DEVICE(s)->canonical_path, s->status, value); | ||
633 | + break; | ||
634 | + } | ||
635 | + } | ||
636 | +} | ||
637 | + | ||
638 | +static void npcm7xx_smbus_write_st(NPCM7xxSMBusState *s, uint8_t value) | ||
639 | +{ | ||
640 | + s->st = WRITE_ONE_CLEAR(s->st, value, NPCM7XX_SMBST_STP); | ||
641 | + s->st = WRITE_ONE_CLEAR(s->st, value, NPCM7XX_SMBST_BER); | ||
642 | + s->st = WRITE_ONE_CLEAR(s->st, value, NPCM7XX_SMBST_STASTR); | ||
643 | + s->st = WRITE_ONE_CLEAR(s->st, value, NPCM7XX_SMBST_NMATCH); | ||
644 | + | ||
645 | + if (value & NPCM7XX_SMBST_NEGACK) { | ||
646 | + s->st &= ~NPCM7XX_SMBST_NEGACK; | ||
647 | + if (s->status == NPCM7XX_SMBUS_STATUS_STOPPING_NEGACK) { | ||
648 | + npcm7xx_smbus_execute_stop(s); | ||
649 | + } | ||
650 | + } | ||
651 | + | ||
652 | + if (value & NPCM7XX_SMBST_STASTR && | ||
653 | + s->status == NPCM7XX_SMBUS_STATUS_RECEIVING) { | ||
654 | + npcm7xx_smbus_recv_byte(s); | ||
655 | + } | ||
656 | + | ||
657 | + npcm7xx_smbus_update_irq(s); | ||
658 | +} | ||
659 | + | ||
660 | +static void npcm7xx_smbus_write_cst(NPCM7xxSMBusState *s, uint8_t value) | ||
661 | +{ | ||
662 | + uint8_t new_value = s->cst; | ||
663 | + | ||
664 | + s->cst = WRITE_ONE_CLEAR(new_value, value, NPCM7XX_SMBCST_BB); | ||
665 | + npcm7xx_smbus_update_irq(s); | ||
666 | +} | ||
667 | + | ||
668 | +static void npcm7xx_smbus_write_cst3(NPCM7xxSMBusState *s, uint8_t value) | ||
669 | +{ | ||
670 | + s->cst3 = WRITE_ONE_CLEAR(s->cst3, value, NPCM7XX_SMBCST3_EO_BUSY); | ||
671 | + npcm7xx_smbus_update_irq(s); | ||
672 | +} | ||
673 | + | ||
674 | +static void npcm7xx_smbus_write_ctl1(NPCM7xxSMBusState *s, uint8_t value) | ||
675 | +{ | ||
676 | + s->ctl1 = KEEP_OLD_BIT(s->ctl1, value, | ||
677 | + NPCM7XX_SMBCTL1_START | NPCM7XX_SMBCTL1_STOP | NPCM7XX_SMBCTL1_ACK); | ||
678 | + | ||
679 | + if (value & NPCM7XX_SMBCTL1_START) { | ||
680 | + npcm7xx_smbus_start(s); | ||
681 | + } | ||
682 | + | ||
683 | + if (value & NPCM7XX_SMBCTL1_STOP) { | ||
684 | + npcm7xx_smbus_stop(s); | ||
685 | + } | ||
686 | + | ||
687 | + npcm7xx_smbus_update_irq(s); | ||
688 | +} | ||
689 | + | ||
690 | +static void npcm7xx_smbus_write_ctl2(NPCM7xxSMBusState *s, uint8_t value) | ||
691 | +{ | ||
692 | + s->ctl2 = value; | ||
693 | + | ||
694 | + if (!NPCM7XX_SMBUS_ENABLED(s)) { | ||
695 | + /* Disable this SMBus module. */ | ||
696 | + s->ctl1 = 0; | ||
697 | + s->st = 0; | ||
698 | + s->cst3 = s->cst3 & (~NPCM7XX_SMBCST3_EO_BUSY); | ||
699 | + s->cst = 0; | ||
700 | + } | ||
701 | +} | ||
702 | + | ||
703 | +static void npcm7xx_smbus_write_ctl3(NPCM7xxSMBusState *s, uint8_t value) | ||
704 | +{ | ||
705 | + uint8_t old_ctl3 = s->ctl3; | ||
706 | + | ||
707 | + /* Write to SDA and SCL bits are ignored. */ | ||
708 | + s->ctl3 = KEEP_OLD_BIT(old_ctl3, value, | ||
709 | + NPCM7XX_SMBCTL3_SCL_LVL | NPCM7XX_SMBCTL3_SDA_LVL); | ||
710 | +} | ||
711 | + | ||
712 | +static uint64_t npcm7xx_smbus_read(void *opaque, hwaddr offset, unsigned size) | ||
713 | +{ | ||
714 | + NPCM7xxSMBusState *s = opaque; | ||
715 | + uint64_t value = 0; | ||
716 | + uint8_t bank = s->ctl3 & NPCM7XX_SMBCTL3_BNK_SEL; | ||
717 | + | ||
718 | + /* The order of the registers are their order in memory. */ | ||
719 | + switch (offset) { | ||
720 | + case NPCM7XX_SMB_SDA: | ||
721 | + value = npcm7xx_smbus_read_sda(s); | ||
722 | + break; | ||
723 | + | ||
724 | + case NPCM7XX_SMB_ST: | ||
725 | + value = s->st; | ||
726 | + break; | ||
727 | + | ||
728 | + case NPCM7XX_SMB_CST: | ||
729 | + value = s->cst; | ||
730 | + break; | ||
731 | + | ||
732 | + case NPCM7XX_SMB_CTL1: | ||
733 | + value = s->ctl1; | ||
734 | + break; | ||
735 | + | ||
736 | + case NPCM7XX_SMB_ADDR1: | ||
737 | + value = s->addr[0]; | ||
738 | + break; | ||
739 | + | ||
740 | + case NPCM7XX_SMB_CTL2: | ||
741 | + value = s->ctl2; | ||
742 | + break; | ||
743 | + | ||
744 | + case NPCM7XX_SMB_ADDR2: | ||
745 | + value = s->addr[1]; | ||
746 | + break; | ||
747 | + | ||
748 | + case NPCM7XX_SMB_CTL3: | ||
749 | + value = s->ctl3; | ||
750 | + break; | ||
751 | + | ||
752 | + case NPCM7XX_SMB_CST2: | ||
753 | + value = s->cst2; | ||
754 | + break; | ||
755 | + | ||
756 | + case NPCM7XX_SMB_CST3: | ||
757 | + value = s->cst3; | ||
758 | + break; | ||
759 | + | ||
760 | + case NPCM7XX_SMB_VER: | ||
761 | + value = npcm7xx_smbus_get_version(); | ||
762 | + break; | ||
763 | + | ||
764 | + /* This register is either invalid or banked at this point. */ | ||
765 | + default: | ||
766 | + if (bank) { | ||
767 | + /* Bank 1 */ | ||
768 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
769 | + "%s: read from invalid offset 0x%" HWADDR_PRIx "\n", | ||
770 | + DEVICE(s)->canonical_path, offset); | ||
771 | + } else { | ||
772 | + /* Bank 0 */ | ||
773 | + switch (offset) { | ||
774 | + case NPCM7XX_SMB_ADDR3: | ||
775 | + value = s->addr[2]; | ||
776 | + break; | ||
777 | + | ||
778 | + case NPCM7XX_SMB_ADDR7: | ||
779 | + value = s->addr[6]; | ||
780 | + break; | ||
781 | + | ||
782 | + case NPCM7XX_SMB_ADDR4: | ||
783 | + value = s->addr[3]; | ||
784 | + break; | ||
785 | + | ||
786 | + case NPCM7XX_SMB_ADDR8: | ||
787 | + value = s->addr[7]; | ||
788 | + break; | ||
789 | + | ||
790 | + case NPCM7XX_SMB_ADDR5: | ||
791 | + value = s->addr[4]; | ||
792 | + break; | ||
793 | + | ||
794 | + case NPCM7XX_SMB_ADDR9: | ||
795 | + value = s->addr[8]; | ||
796 | + break; | ||
797 | + | ||
798 | + case NPCM7XX_SMB_ADDR6: | ||
799 | + value = s->addr[5]; | ||
800 | + break; | ||
801 | + | ||
802 | + case NPCM7XX_SMB_ADDR10: | ||
803 | + value = s->addr[9]; | ||
804 | + break; | ||
805 | + | ||
806 | + case NPCM7XX_SMB_CTL4: | ||
807 | + value = s->ctl4; | ||
808 | + break; | ||
809 | + | ||
810 | + case NPCM7XX_SMB_CTL5: | ||
811 | + value = s->ctl5; | ||
812 | + break; | ||
813 | + | ||
814 | + case NPCM7XX_SMB_SCLLT: | ||
815 | + value = s->scllt; | ||
816 | + break; | ||
817 | + | ||
818 | + case NPCM7XX_SMB_SCLHT: | ||
819 | + value = s->sclht; | ||
820 | + break; | ||
821 | + | ||
822 | + default: | ||
823 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
824 | + "%s: read from invalid offset 0x%" HWADDR_PRIx "\n", | ||
825 | + DEVICE(s)->canonical_path, offset); | ||
826 | + break; | ||
827 | + } | ||
828 | + } | ||
829 | + break; | ||
830 | + } | ||
831 | + | ||
832 | + trace_npcm7xx_smbus_read(DEVICE(s)->canonical_path, offset, value, size); | ||
833 | + | ||
834 | + return value; | ||
835 | +} | ||
836 | + | ||
837 | +static void npcm7xx_smbus_write(void *opaque, hwaddr offset, uint64_t value, | ||
838 | + unsigned size) | ||
839 | +{ | ||
840 | + NPCM7xxSMBusState *s = opaque; | ||
841 | + uint8_t bank = s->ctl3 & NPCM7XX_SMBCTL3_BNK_SEL; | ||
842 | + | ||
843 | + trace_npcm7xx_smbus_write(DEVICE(s)->canonical_path, offset, value, size); | ||
844 | + | ||
845 | + /* The order of the registers are their order in memory. */ | ||
846 | + switch (offset) { | ||
847 | + case NPCM7XX_SMB_SDA: | ||
848 | + npcm7xx_smbus_write_sda(s, value); | ||
849 | + break; | ||
850 | + | ||
851 | + case NPCM7XX_SMB_ST: | ||
852 | + npcm7xx_smbus_write_st(s, value); | ||
853 | + break; | ||
854 | + | ||
855 | + case NPCM7XX_SMB_CST: | ||
856 | + npcm7xx_smbus_write_cst(s, value); | ||
857 | + break; | ||
858 | + | ||
859 | + case NPCM7XX_SMB_CTL1: | ||
860 | + npcm7xx_smbus_write_ctl1(s, value); | ||
861 | + break; | ||
862 | + | ||
863 | + case NPCM7XX_SMB_ADDR1: | ||
864 | + s->addr[0] = value; | ||
865 | + break; | ||
866 | + | ||
867 | + case NPCM7XX_SMB_CTL2: | ||
868 | + npcm7xx_smbus_write_ctl2(s, value); | ||
869 | + break; | ||
870 | + | ||
871 | + case NPCM7XX_SMB_ADDR2: | ||
872 | + s->addr[1] = value; | ||
873 | + break; | ||
874 | + | ||
875 | + case NPCM7XX_SMB_CTL3: | ||
876 | + npcm7xx_smbus_write_ctl3(s, value); | ||
877 | + break; | ||
878 | + | ||
879 | + case NPCM7XX_SMB_CST2: | ||
880 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
881 | + "%s: write to read-only reg: offset 0x%" HWADDR_PRIx "\n", | ||
882 | + DEVICE(s)->canonical_path, offset); | ||
883 | + break; | ||
884 | + | ||
885 | + case NPCM7XX_SMB_CST3: | ||
886 | + npcm7xx_smbus_write_cst3(s, value); | ||
887 | + break; | ||
888 | + | ||
889 | + case NPCM7XX_SMB_VER: | ||
890 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
891 | + "%s: write to read-only reg: offset 0x%" HWADDR_PRIx "\n", | ||
892 | + DEVICE(s)->canonical_path, offset); | ||
893 | + break; | ||
894 | + | ||
895 | + /* This register is either invalid or banked at this point. */ | ||
896 | + default: | ||
897 | + if (bank) { | ||
898 | + /* Bank 1 */ | ||
899 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
900 | + "%s: write to invalid offset 0x%" HWADDR_PRIx "\n", | ||
901 | + DEVICE(s)->canonical_path, offset); | ||
902 | + } else { | ||
903 | + /* Bank 0 */ | ||
904 | + switch (offset) { | ||
905 | + case NPCM7XX_SMB_ADDR3: | ||
906 | + s->addr[2] = value; | ||
907 | + break; | ||
908 | + | ||
909 | + case NPCM7XX_SMB_ADDR7: | ||
910 | + s->addr[6] = value; | ||
911 | + break; | ||
912 | + | ||
913 | + case NPCM7XX_SMB_ADDR4: | ||
914 | + s->addr[3] = value; | ||
915 | + break; | ||
916 | + | ||
917 | + case NPCM7XX_SMB_ADDR8: | ||
918 | + s->addr[7] = value; | ||
919 | + break; | ||
920 | + | ||
921 | + case NPCM7XX_SMB_ADDR5: | ||
922 | + s->addr[4] = value; | ||
923 | + break; | ||
924 | + | ||
925 | + case NPCM7XX_SMB_ADDR9: | ||
926 | + s->addr[8] = value; | ||
927 | + break; | ||
928 | + | ||
929 | + case NPCM7XX_SMB_ADDR6: | ||
930 | + s->addr[5] = value; | ||
931 | + break; | ||
932 | + | ||
933 | + case NPCM7XX_SMB_ADDR10: | ||
934 | + s->addr[9] = value; | ||
935 | + break; | ||
936 | + | ||
937 | + case NPCM7XX_SMB_CTL4: | ||
938 | + s->ctl4 = value; | ||
939 | + break; | ||
940 | + | ||
941 | + case NPCM7XX_SMB_CTL5: | ||
942 | + s->ctl5 = value; | ||
943 | + break; | ||
944 | + | ||
945 | + case NPCM7XX_SMB_SCLLT: | ||
946 | + s->scllt = value; | ||
947 | + break; | ||
948 | + | ||
949 | + case NPCM7XX_SMB_SCLHT: | ||
950 | + s->sclht = value; | ||
951 | + break; | ||
952 | + | ||
953 | + default: | ||
954 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
955 | + "%s: write to invalid offset 0x%" HWADDR_PRIx "\n", | ||
956 | + DEVICE(s)->canonical_path, offset); | ||
957 | + break; | ||
958 | + } | ||
959 | + } | ||
960 | + break; | ||
961 | + } | ||
962 | +} | ||
963 | + | ||
964 | +static const MemoryRegionOps npcm7xx_smbus_ops = { | ||
965 | + .read = npcm7xx_smbus_read, | ||
966 | + .write = npcm7xx_smbus_write, | ||
967 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
968 | + .valid = { | ||
969 | + .min_access_size = 1, | ||
970 | + .max_access_size = 1, | ||
971 | + .unaligned = false, | ||
972 | + }, | ||
973 | +}; | ||
974 | + | ||
975 | +static void npcm7xx_smbus_enter_reset(Object *obj, ResetType type) | ||
976 | +{ | ||
977 | + NPCM7xxSMBusState *s = NPCM7XX_SMBUS(obj); | ||
978 | + | ||
979 | + s->st = NPCM7XX_SMB_ST_INIT_VAL; | ||
980 | + s->cst = NPCM7XX_SMB_CST_INIT_VAL; | ||
981 | + s->cst2 = NPCM7XX_SMB_CST2_INIT_VAL; | ||
982 | + s->cst3 = NPCM7XX_SMB_CST3_INIT_VAL; | ||
983 | + s->ctl1 = NPCM7XX_SMB_CTL1_INIT_VAL; | ||
984 | + s->ctl2 = NPCM7XX_SMB_CTL2_INIT_VAL; | ||
985 | + s->ctl3 = NPCM7XX_SMB_CTL3_INIT_VAL; | ||
986 | + s->ctl4 = NPCM7XX_SMB_CTL4_INIT_VAL; | ||
987 | + s->ctl5 = NPCM7XX_SMB_CTL5_INIT_VAL; | ||
988 | + | ||
989 | + for (int i = 0; i < NPCM7XX_SMBUS_NR_ADDRS; ++i) { | ||
990 | + s->addr[i] = NPCM7XX_SMB_ADDR_INIT_VAL; | ||
991 | + } | ||
992 | + s->scllt = NPCM7XX_SMB_SCLLT_INIT_VAL; | ||
993 | + s->sclht = NPCM7XX_SMB_SCLHT_INIT_VAL; | ||
994 | + | ||
995 | + s->status = NPCM7XX_SMBUS_STATUS_IDLE; | ||
996 | +} | ||
997 | + | ||
998 | +static void npcm7xx_smbus_hold_reset(Object *obj) | ||
999 | +{ | ||
1000 | + NPCM7xxSMBusState *s = NPCM7XX_SMBUS(obj); | ||
1001 | + | ||
1002 | + qemu_irq_lower(s->irq); | ||
1003 | +} | ||
1004 | + | ||
1005 | +static void npcm7xx_smbus_init(Object *obj) | ||
1006 | +{ | ||
1007 | + NPCM7xxSMBusState *s = NPCM7XX_SMBUS(obj); | ||
1008 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
1009 | + | ||
1010 | + sysbus_init_irq(sbd, &s->irq); | ||
1011 | + memory_region_init_io(&s->iomem, obj, &npcm7xx_smbus_ops, s, | ||
1012 | + "regs", 4 * KiB); | ||
1013 | + sysbus_init_mmio(sbd, &s->iomem); | ||
1014 | + | ||
1015 | + s->bus = i2c_init_bus(DEVICE(s), "i2c-bus"); | ||
1016 | + s->status = NPCM7XX_SMBUS_STATUS_IDLE; | ||
1017 | +} | ||
1018 | + | ||
1019 | +static const VMStateDescription vmstate_npcm7xx_smbus = { | ||
1020 | + .name = "npcm7xx-smbus", | ||
1021 | + .version_id = 0, | ||
1022 | + .minimum_version_id = 0, | ||
1023 | + .fields = (VMStateField[]) { | ||
1024 | + VMSTATE_UINT8(sda, NPCM7xxSMBusState), | ||
1025 | + VMSTATE_UINT8(st, NPCM7xxSMBusState), | ||
1026 | + VMSTATE_UINT8(cst, NPCM7xxSMBusState), | ||
1027 | + VMSTATE_UINT8(cst2, NPCM7xxSMBusState), | ||
1028 | + VMSTATE_UINT8(cst3, NPCM7xxSMBusState), | ||
1029 | + VMSTATE_UINT8(ctl1, NPCM7xxSMBusState), | ||
1030 | + VMSTATE_UINT8(ctl2, NPCM7xxSMBusState), | ||
1031 | + VMSTATE_UINT8(ctl3, NPCM7xxSMBusState), | ||
1032 | + VMSTATE_UINT8(ctl4, NPCM7xxSMBusState), | ||
1033 | + VMSTATE_UINT8(ctl5, NPCM7xxSMBusState), | ||
1034 | + VMSTATE_UINT8_ARRAY(addr, NPCM7xxSMBusState, NPCM7XX_SMBUS_NR_ADDRS), | ||
1035 | + VMSTATE_UINT8(scllt, NPCM7xxSMBusState), | ||
1036 | + VMSTATE_UINT8(sclht, NPCM7xxSMBusState), | ||
1037 | + VMSTATE_END_OF_LIST(), | ||
1038 | + }, | ||
1039 | +}; | ||
1040 | + | ||
1041 | +static void npcm7xx_smbus_class_init(ObjectClass *klass, void *data) | ||
1042 | +{ | ||
1043 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
1044 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1045 | + | ||
1046 | + dc->desc = "NPCM7xx System Management Bus"; | ||
1047 | + dc->vmsd = &vmstate_npcm7xx_smbus; | ||
1048 | + rc->phases.enter = npcm7xx_smbus_enter_reset; | ||
1049 | + rc->phases.hold = npcm7xx_smbus_hold_reset; | ||
1050 | +} | ||
1051 | + | ||
1052 | +static const TypeInfo npcm7xx_smbus_types[] = { | ||
1053 | + { | ||
1054 | + .name = TYPE_NPCM7XX_SMBUS, | ||
1055 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1056 | + .instance_size = sizeof(NPCM7xxSMBusState), | ||
1057 | + .class_init = npcm7xx_smbus_class_init, | ||
1058 | + .instance_init = npcm7xx_smbus_init, | ||
1059 | + }, | ||
1060 | +}; | ||
1061 | +DEFINE_TYPES(npcm7xx_smbus_types); | ||
1062 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
1063 | index XXXXXXX..XXXXXXX 100644 | ||
1064 | --- a/hw/i2c/meson.build | ||
1065 | +++ b/hw/i2c/meson.build | ||
1066 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
1067 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
1068 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
1069 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
1070 | +i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
1071 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
1072 | i2c_ss.add(when: 'CONFIG_VERSATILE_I2C', if_true: files('versatile_i2c.c')) | ||
1073 | i2c_ss.add(when: 'CONFIG_OMAP', if_true: files('omap_i2c.c')) | ||
1074 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
1075 | index XXXXXXX..XXXXXXX 100644 | ||
1076 | --- a/hw/i2c/trace-events | ||
1077 | +++ b/hw/i2c/trace-events | ||
1078 | @@ -XXX,XX +XXX,XX @@ aspeed_i2c_bus_read(uint32_t busid, uint64_t offset, unsigned size, uint64_t val | ||
1079 | aspeed_i2c_bus_write(uint32_t busid, uint64_t offset, unsigned size, uint64_t value) "bus[%d]: To 0x%" PRIx64 " of size %u: 0x%" PRIx64 | ||
1080 | aspeed_i2c_bus_send(const char *mode, int i, int count, uint8_t byte) "%s send %d/%d 0x%02x" | ||
1081 | aspeed_i2c_bus_recv(const char *mode, int i, int count, uint8_t byte) "%s recv %d/%d 0x%02x" | ||
1082 | + | ||
1083 | +# npcm7xx_smbus.c | ||
1084 | + | ||
1085 | +npcm7xx_smbus_read(const char *id, uint64_t offset, uint64_t value, unsigned size) "%s offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u" | ||
1086 | +npcm7xx_smbus_write(const char *id, uint64_t offset, uint64_t value, unsigned size) "%s offset: 0x%04" PRIx64 " value: 0x%02" PRIx64 " size: %u" | ||
1087 | +npcm7xx_smbus_start(const char *id, int success) "%s starting, success: %d" | ||
1088 | +npcm7xx_smbus_send_address(const char *id, uint8_t addr, int recv, int success) "%s sending address: 0x%02x, recv: %d, success: %d" | ||
1089 | +npcm7xx_smbus_send_byte(const char *id, uint8_t value, int success) "%s send byte: 0x%02x, success: %d" | ||
1090 | +npcm7xx_smbus_recv_byte(const char *id, uint8_t value) "%s recv byte: 0x%02x" | ||
1091 | +npcm7xx_smbus_stop(const char *id) "%s stopping" | ||
1092 | +npcm7xx_smbus_nack(const char *id) "%s nacking" | ||
195 | -- | 1093 | -- |
196 | 2.20.1 | 1094 | 2.20.1 |
197 | 1095 | ||
198 | 1096 | diff view generated by jsdifflib |
1 | The RAS feature has a block of memory-mapped registers at offset | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 0x5000 within the PPB. For a "minimal RAS" implementation we provide | ||
3 | no error records and so the only registers that exist in the block | ||
4 | are ERRIIDR and ERRDEVID. | ||
5 | 2 | ||
6 | The "RAZ/WI for privileged, BusFault for nonprivileged" behaviour | 3 | Add I2C temperature sensors for NPCM750 eval board. |
7 | of the "nvic-default" region is actually valid for minimal-RAS, | ||
8 | so the main benefit of providing an explicit implementation of | ||
9 | the register block is more accurate LOG_UNIMP messages, and a | ||
10 | framework for where we could add a real RAS implementation later | ||
11 | if necessary. | ||
12 | 4 | ||
5 | Reviewed-by: Doug Evans<dje@google.com> | ||
6 | Reviewed-by: Tyrong Ting<kfting@nuvoton.com> | ||
7 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20210210220426.3577804-3-wuhaotsh@google.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20201119215617.29887-27-peter.maydell@linaro.org | ||
16 | --- | 11 | --- |
17 | include/hw/intc/armv7m_nvic.h | 1 + | 12 | hw/arm/npcm7xx_boards.c | 19 +++++++++++++++++++ |
18 | hw/intc/armv7m_nvic.c | 56 +++++++++++++++++++++++++++++++++++ | 13 | 1 file changed, 19 insertions(+) |
19 | 2 files changed, 57 insertions(+) | ||
20 | 14 | ||
21 | diff --git a/include/hw/intc/armv7m_nvic.h b/include/hw/intc/armv7m_nvic.h | 15 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c |
22 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/intc/armv7m_nvic.h | 17 | --- a/hw/arm/npcm7xx_boards.c |
24 | +++ b/include/hw/intc/armv7m_nvic.h | 18 | +++ b/hw/arm/npcm7xx_boards.c |
25 | @@ -XXX,XX +XXX,XX @@ struct NVICState { | 19 | @@ -XXX,XX +XXX,XX @@ static NPCM7xxState *npcm7xx_create_soc(MachineState *machine, |
26 | MemoryRegion sysreg_ns_mem; | 20 | return NPCM7XX(obj); |
27 | MemoryRegion systickmem; | 21 | } |
28 | MemoryRegion systick_ns_mem; | 22 | |
29 | + MemoryRegion ras_mem; | 23 | +static I2CBus *npcm7xx_i2c_get_bus(NPCM7xxState *soc, uint32_t num) |
30 | MemoryRegion container; | ||
31 | MemoryRegion defaultmem; | ||
32 | |||
33 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/hw/intc/armv7m_nvic.c | ||
36 | +++ b/hw/intc/armv7m_nvic.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps nvic_systick_ops = { | ||
38 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
39 | }; | ||
40 | |||
41 | + | ||
42 | +static MemTxResult ras_read(void *opaque, hwaddr addr, | ||
43 | + uint64_t *data, unsigned size, | ||
44 | + MemTxAttrs attrs) | ||
45 | +{ | 24 | +{ |
46 | + if (attrs.user) { | 25 | + g_assert(num < ARRAY_SIZE(soc->smbus)); |
47 | + return MEMTX_ERROR; | 26 | + return I2C_BUS(qdev_get_child_bus(DEVICE(&soc->smbus[num]), "i2c-bus")); |
48 | + } | ||
49 | + | ||
50 | + switch (addr) { | ||
51 | + case 0xe10: /* ERRIIDR */ | ||
52 | + /* architect field = Arm; product/variant/revision 0 */ | ||
53 | + *data = 0x43b; | ||
54 | + break; | ||
55 | + case 0xfc8: /* ERRDEVID */ | ||
56 | + /* Minimal RAS: we implement 0 error record indexes */ | ||
57 | + *data = 0; | ||
58 | + break; | ||
59 | + default: | ||
60 | + qemu_log_mask(LOG_UNIMP, "Read RAS register offset 0x%x\n", | ||
61 | + (uint32_t)addr); | ||
62 | + *data = 0; | ||
63 | + break; | ||
64 | + } | ||
65 | + return MEMTX_OK; | ||
66 | +} | 27 | +} |
67 | + | 28 | + |
68 | +static MemTxResult ras_write(void *opaque, hwaddr addr, | 29 | +static void npcm750_evb_i2c_init(NPCM7xxState *soc) |
69 | + uint64_t value, unsigned size, | ||
70 | + MemTxAttrs attrs) | ||
71 | +{ | 30 | +{ |
72 | + if (attrs.user) { | 31 | + /* lm75 temperature sensor on SVB, tmp105 is compatible */ |
73 | + return MEMTX_ERROR; | 32 | + i2c_slave_create_simple(npcm7xx_i2c_get_bus(soc, 0), "tmp105", 0x48); |
74 | + } | 33 | + /* lm75 temperature sensor on EB, tmp105 is compatible */ |
75 | + | 34 | + i2c_slave_create_simple(npcm7xx_i2c_get_bus(soc, 1), "tmp105", 0x48); |
76 | + switch (addr) { | 35 | + /* tmp100 temperature sensor on EB, tmp105 is compatible */ |
77 | + default: | 36 | + i2c_slave_create_simple(npcm7xx_i2c_get_bus(soc, 2), "tmp105", 0x48); |
78 | + qemu_log_mask(LOG_UNIMP, "Write to RAS register offset 0x%x\n", | 37 | + /* tmp100 temperature sensor on SVB, tmp105 is compatible */ |
79 | + (uint32_t)addr); | 38 | + i2c_slave_create_simple(npcm7xx_i2c_get_bus(soc, 6), "tmp105", 0x48); |
80 | + break; | ||
81 | + } | ||
82 | + return MEMTX_OK; | ||
83 | +} | 39 | +} |
84 | + | 40 | + |
85 | +static const MemoryRegionOps ras_ops = { | 41 | static void npcm750_evb_init(MachineState *machine) |
86 | + .read_with_attrs = ras_read, | 42 | { |
87 | + .write_with_attrs = ras_write, | 43 | NPCM7xxState *soc; |
88 | + .endianness = DEVICE_NATIVE_ENDIAN, | 44 | @@ -XXX,XX +XXX,XX @@ static void npcm750_evb_init(MachineState *machine) |
89 | +}; | 45 | |
90 | + | 46 | npcm7xx_load_bootrom(machine, soc); |
91 | /* | 47 | npcm7xx_connect_flash(&soc->fiu[0], 0, "w25q256", drive_get(IF_MTD, 0, 0)); |
92 | * Unassigned portions of the PPB space are RAZ/WI for privileged | 48 | + npcm750_evb_i2c_init(soc); |
93 | * accesses, and fault for non-privileged accesses. | 49 | npcm7xx_load_kernel(machine, soc); |
94 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
95 | &s->systick_ns_mem, 1); | ||
96 | } | ||
97 | |||
98 | + if (cpu_isar_feature(aa32_ras, s->cpu)) { | ||
99 | + memory_region_init_io(&s->ras_mem, OBJECT(s), | ||
100 | + &ras_ops, s, "nvic_ras", 0x1000); | ||
101 | + memory_region_add_subregion(&s->container, 0x5000, &s->ras_mem); | ||
102 | + } | ||
103 | + | ||
104 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->container); | ||
105 | } | 50 | } |
106 | 51 | ||
107 | -- | 52 | -- |
108 | 2.20.1 | 53 | 2.20.1 |
109 | 54 | ||
110 | 55 | diff view generated by jsdifflib |
1 | Factor out the code which handles M-profile lazy FP state preservation | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | from full_vfp_access_check(); accesses to the FPCXT_NS register are | ||
3 | a special case which need to do just this part (corresponding in the | ||
4 | pseudocode to the PreserveFPState() function), and not the full | ||
5 | set of actions matching the pseudocode ExecuteFPCheck() which | ||
6 | normal FP instructions need to do. | ||
7 | 2 | ||
3 | Add AT24 EEPROM and temperature sensors for GSJ machine. | ||
4 | |||
5 | Reviewed-by: Doug Evans<dje@google.com> | ||
6 | Reviewed-by: Tyrong Ting<kfting@nuvoton.com> | ||
7 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
8 | Message-id: 20210210220426.3577804-4-wuhaotsh@google.com | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20201119215617.29887-13-peter.maydell@linaro.org | ||
12 | --- | 11 | --- |
13 | target/arm/translate-vfp.c.inc | 45 ++++++++++++++++++++-------------- | 12 | hw/arm/npcm7xx_boards.c | 27 +++++++++++++++++++++++++++ |
14 | 1 file changed, 27 insertions(+), 18 deletions(-) | 13 | hw/arm/Kconfig | 1 + |
14 | 2 files changed, 28 insertions(+) | ||
15 | 15 | ||
16 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 16 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/translate-vfp.c.inc | 18 | --- a/hw/arm/npcm7xx_boards.c |
19 | +++ b/target/arm/translate-vfp.c.inc | 19 | +++ b/hw/arm/npcm7xx_boards.c |
20 | @@ -XXX,XX +XXX,XX @@ static inline long vfp_f16_offset(unsigned reg, bool top) | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | return offs; | 21 | #include "exec/address-spaces.h" |
22 | #include "hw/arm/npcm7xx.h" | ||
23 | #include "hw/core/cpu.h" | ||
24 | +#include "hw/i2c/smbus_eeprom.h" | ||
25 | #include "hw/loader.h" | ||
26 | #include "hw/qdev-properties.h" | ||
27 | #include "qapi/error.h" | ||
28 | @@ -XXX,XX +XXX,XX @@ static I2CBus *npcm7xx_i2c_get_bus(NPCM7xxState *soc, uint32_t num) | ||
29 | return I2C_BUS(qdev_get_child_bus(DEVICE(&soc->smbus[num]), "i2c-bus")); | ||
22 | } | 30 | } |
23 | 31 | ||
24 | +/* | 32 | +static void at24c_eeprom_init(NPCM7xxState *soc, int bus, uint8_t addr, |
25 | + * Generate code for M-profile lazy FP state preservation if needed; | 33 | + uint32_t rsize) |
26 | + * this corresponds to the pseudocode PreserveFPState() function. | ||
27 | + */ | ||
28 | +static void gen_preserve_fp_state(DisasContext *s) | ||
29 | +{ | 34 | +{ |
30 | + if (s->v7m_lspact) { | 35 | + I2CBus *i2c_bus = npcm7xx_i2c_get_bus(soc, bus); |
31 | + /* | 36 | + I2CSlave *i2c_dev = i2c_slave_new("at24c-eeprom", addr); |
32 | + * Lazy state saving affects external memory and also the NVIC, | 37 | + DeviceState *dev = DEVICE(i2c_dev); |
33 | + * so we must mark it as an IO operation for icount (and cause | 38 | + |
34 | + * this to be the last insn in the TB). | 39 | + qdev_prop_set_uint32(dev, "rom-size", rsize); |
35 | + */ | 40 | + i2c_slave_realize_and_unref(i2c_dev, i2c_bus, &error_abort); |
36 | + if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
37 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
38 | + gen_io_start(); | ||
39 | + } | ||
40 | + gen_helper_v7m_preserve_fp_state(cpu_env); | ||
41 | + /* | ||
42 | + * If the preserve_fp_state helper doesn't throw an exception | ||
43 | + * then it will clear LSPACT; we don't need to repeat this for | ||
44 | + * any further FP insns in this TB. | ||
45 | + */ | ||
46 | + s->v7m_lspact = false; | ||
47 | + } | ||
48 | +} | 41 | +} |
49 | + | 42 | + |
50 | /* | 43 | static void npcm750_evb_i2c_init(NPCM7xxState *soc) |
51 | * Check that VFP access is enabled. If it is, do the necessary | 44 | { |
52 | * M-profile lazy-FP handling and then return true. | 45 | /* lm75 temperature sensor on SVB, tmp105 is compatible */ |
53 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) | 46 | @@ -XXX,XX +XXX,XX @@ static void npcm750_evb_i2c_init(NPCM7xxState *soc) |
54 | /* Handle M-profile lazy FP state mechanics */ | 47 | i2c_slave_create_simple(npcm7xx_i2c_get_bus(soc, 6), "tmp105", 0x48); |
55 | 48 | } | |
56 | /* Trigger lazy-state preservation if necessary */ | 49 | |
57 | - if (s->v7m_lspact) { | 50 | +static void quanta_gsj_i2c_init(NPCM7xxState *soc) |
58 | - /* | 51 | +{ |
59 | - * Lazy state saving affects external memory and also the NVIC, | 52 | + /* GSJ machine have 4 max31725 temperature sensors, tmp105 is compatible. */ |
60 | - * so we must mark it as an IO operation for icount (and cause | 53 | + i2c_slave_create_simple(npcm7xx_i2c_get_bus(soc, 1), "tmp105", 0x5c); |
61 | - * this to be the last insn in the TB). | 54 | + i2c_slave_create_simple(npcm7xx_i2c_get_bus(soc, 2), "tmp105", 0x5c); |
62 | - */ | 55 | + i2c_slave_create_simple(npcm7xx_i2c_get_bus(soc, 3), "tmp105", 0x5c); |
63 | - if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | 56 | + i2c_slave_create_simple(npcm7xx_i2c_get_bus(soc, 4), "tmp105", 0x5c); |
64 | - s->base.is_jmp = DISAS_UPDATE_EXIT; | 57 | + |
65 | - gen_io_start(); | 58 | + at24c_eeprom_init(soc, 9, 0x55, 8192); |
66 | - } | 59 | + at24c_eeprom_init(soc, 10, 0x55, 8192); |
67 | - gen_helper_v7m_preserve_fp_state(cpu_env); | 60 | + |
68 | - /* | 61 | + /* TODO: Add additional i2c devices. */ |
69 | - * If the preserve_fp_state helper doesn't throw an exception | 62 | +} |
70 | - * then it will clear LSPACT; we don't need to repeat this for | 63 | + |
71 | - * any further FP insns in this TB. | 64 | static void npcm750_evb_init(MachineState *machine) |
72 | - */ | 65 | { |
73 | - s->v7m_lspact = false; | 66 | NPCM7xxState *soc; |
74 | - } | 67 | @@ -XXX,XX +XXX,XX @@ static void quanta_gsj_init(MachineState *machine) |
75 | + gen_preserve_fp_state(s); | 68 | npcm7xx_load_bootrom(machine, soc); |
76 | 69 | npcm7xx_connect_flash(&soc->fiu[0], 0, "mx25l25635e", | |
77 | /* Update ownership of FP context: set FPCCR.S to match current state */ | 70 | drive_get(IF_MTD, 0, 0)); |
78 | if (s->v8m_fpccr_s_wrong) { | 71 | + quanta_gsj_i2c_init(soc); |
72 | npcm7xx_load_kernel(machine, soc); | ||
73 | } | ||
74 | |||
75 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/hw/arm/Kconfig | ||
78 | +++ b/hw/arm/Kconfig | ||
79 | @@ -XXX,XX +XXX,XX @@ config NPCM7XX | ||
80 | bool | ||
81 | select A9MPCORE | ||
82 | select ARM_GIC | ||
83 | + select AT24C # EEPROM | ||
84 | select PL310 # cache controller | ||
85 | select SERIAL | ||
86 | select SSI | ||
79 | -- | 87 | -- |
80 | 2.20.1 | 88 | 2.20.1 |
81 | 89 | ||
82 | 90 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | The QTests perform five tests on the Xilinx ZynqMP CAN controller: | 3 | This patch adds a QTest for NPCM7XX SMBus's single byte mode. It sends a |
4 | Tests the CAN controller in loopback, sleep and snoop mode. | 4 | byte to a device in the evaluation board, and verify the retrieved value |
5 | Tests filtering of incoming CAN messages. | 5 | is equivalent to the sent value. |
6 | 6 | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Reviewed-by: Doug Evans<dje@google.com> |
8 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | 8 | Reviewed-by: Tyrong Ting<kfting@nuvoton.com> |
9 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 9 | Signed-off-by: Hao Wu <wuhaotsh@google.com> |
10 | Message-id: 1605728926-352690-4-git-send-email-fnu.vikram@xilinx.com | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20210210220426.3577804-5-wuhaotsh@google.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 13 | --- |
13 | tests/qtest/xlnx-can-test.c | 360 ++++++++++++++++++++++++++++++++++++ | 14 | tests/qtest/npcm7xx_smbus-test.c | 352 +++++++++++++++++++++++++++++++ |
14 | tests/qtest/meson.build | 1 + | 15 | tests/qtest/meson.build | 1 + |
15 | 2 files changed, 361 insertions(+) | 16 | 2 files changed, 353 insertions(+) |
16 | create mode 100644 tests/qtest/xlnx-can-test.c | 17 | create mode 100644 tests/qtest/npcm7xx_smbus-test.c |
17 | 18 | ||
18 | diff --git a/tests/qtest/xlnx-can-test.c b/tests/qtest/xlnx-can-test.c | 19 | diff --git a/tests/qtest/npcm7xx_smbus-test.c b/tests/qtest/npcm7xx_smbus-test.c |
19 | new file mode 100644 | 20 | new file mode 100644 |
20 | index XXXXXXX..XXXXXXX | 21 | index XXXXXXX..XXXXXXX |
21 | --- /dev/null | 22 | --- /dev/null |
22 | +++ b/tests/qtest/xlnx-can-test.c | 23 | +++ b/tests/qtest/npcm7xx_smbus-test.c |
23 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
24 | +/* | 25 | +/* |
25 | + * QTests for the Xilinx ZynqMP CAN controller. | 26 | + * QTests for Nuvoton NPCM7xx SMBus Modules. |
26 | + * | 27 | + * |
27 | + * Copyright (c) 2020 Xilinx Inc. | 28 | + * Copyright 2020 Google LLC |
28 | + * | 29 | + * |
29 | + * Written-by: Vikram Garhwal<fnu.vikram@xilinx.com> | 30 | + * This program is free software; you can redistribute it and/or modify it |
31 | + * under the terms of the GNU General Public License as published by the | ||
32 | + * Free Software Foundation; either version 2 of the License, or | ||
33 | + * (at your option) any later version. | ||
30 | + * | 34 | + * |
31 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 35 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
32 | + * of this software and associated documentation files (the "Software"), to deal | 36 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
33 | + * in the Software without restriction, including without limitation the rights | 37 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
34 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 38 | + * for more details. |
35 | + * copies of the Software, and to permit persons to whom the Software is | ||
36 | + * furnished to do so, subject to the following conditions: | ||
37 | + * | ||
38 | + * The above copyright notice and this permission notice shall be included in | ||
39 | + * all copies or substantial portions of the Software. | ||
40 | + * | ||
41 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
42 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
43 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
44 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
45 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
46 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
47 | + * THE SOFTWARE. | ||
48 | + */ | 39 | + */ |
49 | + | 40 | + |
50 | +#include "qemu/osdep.h" | 41 | +#include "qemu/osdep.h" |
42 | +#include "qemu/bitops.h" | ||
43 | +#include "libqos/i2c.h" | ||
51 | +#include "libqos/libqtest.h" | 44 | +#include "libqos/libqtest.h" |
52 | + | 45 | +#include "hw/misc/tmp105_regs.h" |
53 | +/* Base address. */ | 46 | + |
54 | +#define CAN0_BASE_ADDR 0xFF060000 | 47 | +#define NR_SMBUS_DEVICES 16 |
55 | +#define CAN1_BASE_ADDR 0xFF070000 | 48 | +#define SMBUS_ADDR(x) (0xf0080000 + 0x1000 * (x)) |
56 | + | 49 | +#define SMBUS_IRQ(x) (64 + (x)) |
57 | +/* Register addresses. */ | 50 | + |
58 | +#define R_SRR_OFFSET 0x00 | 51 | +#define EVB_DEVICE_ADDR 0x48 |
59 | +#define R_MSR_OFFSET 0x04 | 52 | +#define INVALID_DEVICE_ADDR 0x01 |
60 | +#define R_SR_OFFSET 0x18 | 53 | + |
61 | +#define R_ISR_OFFSET 0x1C | 54 | +const int evb_bus_list[] = {0, 1, 2, 6}; |
62 | +#define R_ICR_OFFSET 0x24 | 55 | + |
63 | +#define R_TXID_OFFSET 0x30 | 56 | +/* Offsets */ |
64 | +#define R_TXDLC_OFFSET 0x34 | 57 | +enum CommonRegister { |
65 | +#define R_TXDATA1_OFFSET 0x38 | 58 | + OFFSET_SDA = 0x0, |
66 | +#define R_TXDATA2_OFFSET 0x3C | 59 | + OFFSET_ST = 0x2, |
67 | +#define R_RXID_OFFSET 0x50 | 60 | + OFFSET_CST = 0x4, |
68 | +#define R_RXDLC_OFFSET 0x54 | 61 | + OFFSET_CTL1 = 0x6, |
69 | +#define R_RXDATA1_OFFSET 0x58 | 62 | + OFFSET_ADDR1 = 0x8, |
70 | +#define R_RXDATA2_OFFSET 0x5C | 63 | + OFFSET_CTL2 = 0xa, |
71 | +#define R_AFR 0x60 | 64 | + OFFSET_ADDR2 = 0xc, |
72 | +#define R_AFMR1 0x64 | 65 | + OFFSET_CTL3 = 0xe, |
73 | +#define R_AFIR1 0x68 | 66 | + OFFSET_CST2 = 0x18, |
74 | +#define R_AFMR2 0x6C | 67 | + OFFSET_CST3 = 0x19, |
75 | +#define R_AFIR2 0x70 | 68 | +}; |
76 | +#define R_AFMR3 0x74 | 69 | + |
77 | +#define R_AFIR3 0x78 | 70 | +enum NPCM7xxSMBusBank0Register { |
78 | +#define R_AFMR4 0x7C | 71 | + OFFSET_ADDR3 = 0x10, |
79 | +#define R_AFIR4 0x80 | 72 | + OFFSET_ADDR7 = 0x11, |
80 | + | 73 | + OFFSET_ADDR4 = 0x12, |
81 | +/* CAN modes. */ | 74 | + OFFSET_ADDR8 = 0x13, |
82 | +#define CONFIG_MODE 0x00 | 75 | + OFFSET_ADDR5 = 0x14, |
83 | +#define NORMAL_MODE 0x00 | 76 | + OFFSET_ADDR9 = 0x15, |
84 | +#define LOOPBACK_MODE 0x02 | 77 | + OFFSET_ADDR6 = 0x16, |
85 | +#define SNOOP_MODE 0x04 | 78 | + OFFSET_ADDR10 = 0x17, |
86 | +#define SLEEP_MODE 0x01 | 79 | + OFFSET_CTL4 = 0x1a, |
87 | +#define ENABLE_CAN (1 << 1) | 80 | + OFFSET_CTL5 = 0x1b, |
88 | +#define STATUS_NORMAL_MODE (1 << 3) | 81 | + OFFSET_SCLLT = 0x1c, |
89 | +#define STATUS_LOOPBACK_MODE (1 << 1) | 82 | + OFFSET_FIF_CTL = 0x1d, |
90 | +#define STATUS_SNOOP_MODE (1 << 12) | 83 | + OFFSET_SCLHT = 0x1e, |
91 | +#define STATUS_SLEEP_MODE (1 << 2) | 84 | +}; |
92 | +#define ISR_TXOK (1 << 1) | 85 | + |
93 | +#define ISR_RXOK (1 << 4) | 86 | +enum NPCM7xxSMBusBank1Register { |
94 | + | 87 | + OFFSET_FIF_CTS = 0x10, |
95 | +static void match_rx_tx_data(const uint32_t *buf_tx, const uint32_t *buf_rx, | 88 | + OFFSET_FAIR_PER = 0x11, |
96 | + uint8_t can_timestamp) | 89 | + OFFSET_TXF_CTL = 0x12, |
97 | +{ | 90 | + OFFSET_T_OUT = 0x14, |
98 | + uint16_t size = 0; | 91 | + OFFSET_TXF_STS = 0x1a, |
99 | + uint8_t len = 4; | 92 | + OFFSET_RXF_STS = 0x1c, |
100 | + | 93 | + OFFSET_RXF_CTL = 0x1e, |
101 | + while (size < len) { | 94 | +}; |
102 | + if (R_RXID_OFFSET + 4 * size == R_RXDLC_OFFSET) { | 95 | + |
103 | + g_assert_cmpint(buf_rx[size], ==, buf_tx[size] + can_timestamp); | 96 | +/* ST fields */ |
97 | +#define ST_STP BIT(7) | ||
98 | +#define ST_SDAST BIT(6) | ||
99 | +#define ST_BER BIT(5) | ||
100 | +#define ST_NEGACK BIT(4) | ||
101 | +#define ST_STASTR BIT(3) | ||
102 | +#define ST_NMATCH BIT(2) | ||
103 | +#define ST_MODE BIT(1) | ||
104 | +#define ST_XMIT BIT(0) | ||
105 | + | ||
106 | +/* CST fields */ | ||
107 | +#define CST_ARPMATCH BIT(7) | ||
108 | +#define CST_MATCHAF BIT(6) | ||
109 | +#define CST_TGSCL BIT(5) | ||
110 | +#define CST_TSDA BIT(4) | ||
111 | +#define CST_GCMATCH BIT(3) | ||
112 | +#define CST_MATCH BIT(2) | ||
113 | +#define CST_BB BIT(1) | ||
114 | +#define CST_BUSY BIT(0) | ||
115 | + | ||
116 | +/* CST2 fields */ | ||
117 | +#define CST2_INSTTS BIT(7) | ||
118 | +#define CST2_MATCH7F BIT(6) | ||
119 | +#define CST2_MATCH6F BIT(5) | ||
120 | +#define CST2_MATCH5F BIT(4) | ||
121 | +#define CST2_MATCH4F BIT(3) | ||
122 | +#define CST2_MATCH3F BIT(2) | ||
123 | +#define CST2_MATCH2F BIT(1) | ||
124 | +#define CST2_MATCH1F BIT(0) | ||
125 | + | ||
126 | +/* CST3 fields */ | ||
127 | +#define CST3_EO_BUSY BIT(7) | ||
128 | +#define CST3_MATCH10F BIT(2) | ||
129 | +#define CST3_MATCH9F BIT(1) | ||
130 | +#define CST3_MATCH8F BIT(0) | ||
131 | + | ||
132 | +/* CTL1 fields */ | ||
133 | +#define CTL1_STASTRE BIT(7) | ||
134 | +#define CTL1_NMINTE BIT(6) | ||
135 | +#define CTL1_GCMEN BIT(5) | ||
136 | +#define CTL1_ACK BIT(4) | ||
137 | +#define CTL1_EOBINTE BIT(3) | ||
138 | +#define CTL1_INTEN BIT(2) | ||
139 | +#define CTL1_STOP BIT(1) | ||
140 | +#define CTL1_START BIT(0) | ||
141 | + | ||
142 | +/* CTL2 fields */ | ||
143 | +#define CTL2_SCLFRQ(rv) extract8((rv), 1, 6) | ||
144 | +#define CTL2_ENABLE BIT(0) | ||
145 | + | ||
146 | +/* CTL3 fields */ | ||
147 | +#define CTL3_SCL_LVL BIT(7) | ||
148 | +#define CTL3_SDA_LVL BIT(6) | ||
149 | +#define CTL3_BNK_SEL BIT(5) | ||
150 | +#define CTL3_400K_MODE BIT(4) | ||
151 | +#define CTL3_IDL_START BIT(3) | ||
152 | +#define CTL3_ARPMEN BIT(2) | ||
153 | +#define CTL3_SCLFRQ(rv) extract8((rv), 0, 2) | ||
154 | + | ||
155 | +/* ADDR fields */ | ||
156 | +#define ADDR_EN BIT(7) | ||
157 | +#define ADDR_A(rv) extract8((rv), 0, 6) | ||
158 | + | ||
159 | + | ||
160 | +static void check_running(QTestState *qts, uint64_t base_addr) | ||
161 | +{ | ||
162 | + g_assert_true(qtest_readb(qts, base_addr + OFFSET_CST) & CST_BUSY); | ||
163 | + g_assert_true(qtest_readb(qts, base_addr + OFFSET_CST) & CST_BB); | ||
164 | +} | ||
165 | + | ||
166 | +static void check_stopped(QTestState *qts, uint64_t base_addr) | ||
167 | +{ | ||
168 | + uint8_t cst3; | ||
169 | + | ||
170 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_ST), ==, 0); | ||
171 | + g_assert_false(qtest_readb(qts, base_addr + OFFSET_CST) & CST_BUSY); | ||
172 | + g_assert_false(qtest_readb(qts, base_addr + OFFSET_CST) & CST_BB); | ||
173 | + | ||
174 | + cst3 = qtest_readb(qts, base_addr + OFFSET_CST3); | ||
175 | + g_assert_true(cst3 & CST3_EO_BUSY); | ||
176 | + qtest_writeb(qts, base_addr + OFFSET_CST3, cst3); | ||
177 | + cst3 = qtest_readb(qts, base_addr + OFFSET_CST3); | ||
178 | + g_assert_false(cst3 & CST3_EO_BUSY); | ||
179 | +} | ||
180 | + | ||
181 | +static void enable_bus(QTestState *qts, uint64_t base_addr) | ||
182 | +{ | ||
183 | + uint8_t ctl2 = qtest_readb(qts, base_addr + OFFSET_CTL2); | ||
184 | + | ||
185 | + ctl2 |= CTL2_ENABLE; | ||
186 | + qtest_writeb(qts, base_addr + OFFSET_CTL2, ctl2); | ||
187 | + g_assert_true(qtest_readb(qts, base_addr + OFFSET_CTL2) & CTL2_ENABLE); | ||
188 | +} | ||
189 | + | ||
190 | +static void disable_bus(QTestState *qts, uint64_t base_addr) | ||
191 | +{ | ||
192 | + uint8_t ctl2 = qtest_readb(qts, base_addr + OFFSET_CTL2); | ||
193 | + | ||
194 | + ctl2 &= ~CTL2_ENABLE; | ||
195 | + qtest_writeb(qts, base_addr + OFFSET_CTL2, ctl2); | ||
196 | + g_assert_false(qtest_readb(qts, base_addr + OFFSET_CTL2) & CTL2_ENABLE); | ||
197 | +} | ||
198 | + | ||
199 | +static void start_transfer(QTestState *qts, uint64_t base_addr) | ||
200 | +{ | ||
201 | + uint8_t ctl1; | ||
202 | + | ||
203 | + ctl1 = CTL1_START | CTL1_INTEN | CTL1_STASTRE; | ||
204 | + qtest_writeb(qts, base_addr + OFFSET_CTL1, ctl1); | ||
205 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_CTL1), ==, | ||
206 | + CTL1_INTEN | CTL1_STASTRE | CTL1_INTEN); | ||
207 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_ST), ==, | ||
208 | + ST_MODE | ST_XMIT | ST_SDAST); | ||
209 | + check_running(qts, base_addr); | ||
210 | +} | ||
211 | + | ||
212 | +static void stop_transfer(QTestState *qts, uint64_t base_addr) | ||
213 | +{ | ||
214 | + uint8_t ctl1 = qtest_readb(qts, base_addr + OFFSET_CTL1); | ||
215 | + | ||
216 | + ctl1 &= ~(CTL1_START | CTL1_ACK); | ||
217 | + ctl1 |= CTL1_STOP | CTL1_INTEN | CTL1_EOBINTE; | ||
218 | + qtest_writeb(qts, base_addr + OFFSET_CTL1, ctl1); | ||
219 | + ctl1 = qtest_readb(qts, base_addr + OFFSET_CTL1); | ||
220 | + g_assert_false(ctl1 & CTL1_STOP); | ||
221 | +} | ||
222 | + | ||
223 | +static void send_byte(QTestState *qts, uint64_t base_addr, uint8_t byte) | ||
224 | +{ | ||
225 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_ST), ==, | ||
226 | + ST_MODE | ST_XMIT | ST_SDAST); | ||
227 | + qtest_writeb(qts, base_addr + OFFSET_SDA, byte); | ||
228 | +} | ||
229 | + | ||
230 | +static uint8_t recv_byte(QTestState *qts, uint64_t base_addr) | ||
231 | +{ | ||
232 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_ST), ==, | ||
233 | + ST_MODE | ST_SDAST); | ||
234 | + return qtest_readb(qts, base_addr + OFFSET_SDA); | ||
235 | +} | ||
236 | + | ||
237 | +static void send_address(QTestState *qts, uint64_t base_addr, uint8_t addr, | ||
238 | + bool recv, bool valid) | ||
239 | +{ | ||
240 | + uint8_t encoded_addr = (addr << 1) | (recv ? 1 : 0); | ||
241 | + uint8_t st; | ||
242 | + | ||
243 | + qtest_writeb(qts, base_addr + OFFSET_SDA, encoded_addr); | ||
244 | + st = qtest_readb(qts, base_addr + OFFSET_ST); | ||
245 | + | ||
246 | + if (valid) { | ||
247 | + if (recv) { | ||
248 | + g_assert_cmphex(st, ==, ST_MODE | ST_SDAST | ST_STASTR); | ||
104 | + } else { | 249 | + } else { |
105 | + g_assert_cmpint(buf_rx[size], ==, buf_tx[size]); | 250 | + g_assert_cmphex(st, ==, ST_MODE | ST_XMIT | ST_SDAST | ST_STASTR); |
106 | + } | 251 | + } |
107 | + | 252 | + |
108 | + size++; | 253 | + qtest_writeb(qts, base_addr + OFFSET_ST, ST_STASTR); |
254 | + st = qtest_readb(qts, base_addr + OFFSET_ST); | ||
255 | + if (recv) { | ||
256 | + g_assert_cmphex(st, ==, ST_MODE | ST_SDAST); | ||
257 | + } else { | ||
258 | + g_assert_cmphex(st, ==, ST_MODE | ST_XMIT | ST_SDAST); | ||
259 | + } | ||
260 | + } else { | ||
261 | + if (recv) { | ||
262 | + g_assert_cmphex(st, ==, ST_MODE | ST_NEGACK); | ||
263 | + } else { | ||
264 | + g_assert_cmphex(st, ==, ST_MODE | ST_XMIT | ST_NEGACK); | ||
265 | + } | ||
109 | + } | 266 | + } |
110 | +} | 267 | +} |
111 | + | 268 | + |
112 | +static void read_data(QTestState *qts, uint64_t can_base_addr, uint32_t *buf_rx) | 269 | +static void send_nack(QTestState *qts, uint64_t base_addr) |
113 | +{ | 270 | +{ |
114 | + uint32_t int_status; | 271 | + uint8_t ctl1 = qtest_readb(qts, base_addr + OFFSET_CTL1); |
115 | + | 272 | + |
116 | + /* Read the interrupt on CAN rx. */ | 273 | + ctl1 &= ~(CTL1_START | CTL1_STOP); |
117 | + int_status = qtest_readl(qts, can_base_addr + R_ISR_OFFSET) & ISR_RXOK; | 274 | + ctl1 |= CTL1_ACK | CTL1_INTEN; |
118 | + | 275 | + qtest_writeb(qts, base_addr + OFFSET_CTL1, ctl1); |
119 | + g_assert_cmpint(int_status, ==, ISR_RXOK); | 276 | +} |
120 | + | 277 | + |
121 | + /* Read the RX register data for CAN. */ | 278 | +/* Check the SMBus's status is set correctly when disabled. */ |
122 | + buf_rx[0] = qtest_readl(qts, can_base_addr + R_RXID_OFFSET); | 279 | +static void test_disable_bus(gconstpointer data) |
123 | + buf_rx[1] = qtest_readl(qts, can_base_addr + R_RXDLC_OFFSET); | 280 | +{ |
124 | + buf_rx[2] = qtest_readl(qts, can_base_addr + R_RXDATA1_OFFSET); | 281 | + intptr_t index = (intptr_t)data; |
125 | + buf_rx[3] = qtest_readl(qts, can_base_addr + R_RXDATA2_OFFSET); | 282 | + uint64_t base_addr = SMBUS_ADDR(index); |
126 | + | 283 | + QTestState *qts = qtest_init("-machine npcm750-evb"); |
127 | + /* Clear the RX interrupt. */ | 284 | + |
128 | + qtest_writel(qts, CAN1_BASE_ADDR + R_ICR_OFFSET, ISR_RXOK); | 285 | + disable_bus(qts, base_addr); |
129 | +} | 286 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_CTL1), ==, 0); |
130 | + | 287 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_ST), ==, 0); |
131 | +static void send_data(QTestState *qts, uint64_t can_base_addr, | 288 | + g_assert_false(qtest_readb(qts, base_addr + OFFSET_CST3) & CST3_EO_BUSY); |
132 | + const uint32_t *buf_tx) | 289 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_CST), ==, 0); |
133 | +{ | ||
134 | + uint32_t int_status; | ||
135 | + | ||
136 | + /* Write the TX register data for CAN. */ | ||
137 | + qtest_writel(qts, can_base_addr + R_TXID_OFFSET, buf_tx[0]); | ||
138 | + qtest_writel(qts, can_base_addr + R_TXDLC_OFFSET, buf_tx[1]); | ||
139 | + qtest_writel(qts, can_base_addr + R_TXDATA1_OFFSET, buf_tx[2]); | ||
140 | + qtest_writel(qts, can_base_addr + R_TXDATA2_OFFSET, buf_tx[3]); | ||
141 | + | ||
142 | + /* Read the interrupt on CAN for tx. */ | ||
143 | + int_status = qtest_readl(qts, can_base_addr + R_ISR_OFFSET) & ISR_TXOK; | ||
144 | + | ||
145 | + g_assert_cmpint(int_status, ==, ISR_TXOK); | ||
146 | + | ||
147 | + /* Clear the interrupt for tx. */ | ||
148 | + qtest_writel(qts, CAN0_BASE_ADDR + R_ICR_OFFSET, ISR_TXOK); | ||
149 | +} | ||
150 | + | ||
151 | +/* | ||
152 | + * This test will be transferring data from CAN0 and CAN1 through canbus. CAN0 | ||
153 | + * initiate the data transfer to can-bus, CAN1 receives the data. Test compares | ||
154 | + * the data sent from CAN0 with received on CAN1. | ||
155 | + */ | ||
156 | +static void test_can_bus(void) | ||
157 | +{ | ||
158 | + const uint32_t buf_tx[4] = { 0xFF, 0x80000000, 0x12345678, 0x87654321 }; | ||
159 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | ||
160 | + uint32_t status = 0; | ||
161 | + uint8_t can_timestamp = 1; | ||
162 | + | ||
163 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
164 | + " -object can-bus,id=canbus0" | ||
165 | + " -machine xlnx-zcu102.canbus0=canbus0" | ||
166 | + " -machine xlnx-zcu102.canbus1=canbus0" | ||
167 | + ); | ||
168 | + | ||
169 | + /* Configure the CAN0 and CAN1. */ | ||
170 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
171 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
172 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
173 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
174 | + | ||
175 | + /* Check here if CAN0 and CAN1 are in normal mode. */ | ||
176 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
177 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
178 | + | ||
179 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
180 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
181 | + | ||
182 | + send_data(qts, CAN0_BASE_ADDR, buf_tx); | ||
183 | + | ||
184 | + read_data(qts, CAN1_BASE_ADDR, buf_rx); | ||
185 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
186 | + | ||
187 | + qtest_quit(qts); | 290 | + qtest_quit(qts); |
188 | +} | 291 | +} |
189 | + | 292 | + |
190 | +/* | 293 | +/* Check the SMBus returns a NACK for an invalid address. */ |
191 | + * This test is performing loopback mode on CAN0 and CAN1. Data sent from TX of | 294 | +static void test_invalid_addr(gconstpointer data) |
192 | + * each CAN0 and CAN1 are compared with RX register data for respective CAN. | 295 | +{ |
193 | + */ | 296 | + intptr_t index = (intptr_t)data; |
194 | +static void test_can_loopback(void) | 297 | + uint64_t base_addr = SMBUS_ADDR(index); |
195 | +{ | 298 | + int irq = SMBUS_IRQ(index); |
196 | + uint32_t buf_tx[4] = { 0xFF, 0x80000000, 0x12345678, 0x87654321 }; | 299 | + QTestState *qts = qtest_init("-machine npcm750-evb"); |
197 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | 300 | + |
198 | + uint32_t status = 0; | 301 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); |
199 | + | 302 | + enable_bus(qts, base_addr); |
200 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | 303 | + g_assert_false(qtest_get_irq(qts, irq)); |
201 | + " -object can-bus,id=canbus0" | 304 | + start_transfer(qts, base_addr); |
202 | + " -machine xlnx-zcu102.canbus0=canbus0" | 305 | + send_address(qts, base_addr, INVALID_DEVICE_ADDR, false, false); |
203 | + " -machine xlnx-zcu102.canbus1=canbus0" | 306 | + g_assert_true(qtest_get_irq(qts, irq)); |
204 | + ); | 307 | + stop_transfer(qts, base_addr); |
205 | + | 308 | + check_running(qts, base_addr); |
206 | + /* Configure the CAN0 in loopback mode. */ | 309 | + qtest_writeb(qts, base_addr + OFFSET_ST, ST_NEGACK); |
207 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | 310 | + g_assert_false(qtest_readb(qts, base_addr + OFFSET_ST) & ST_NEGACK); |
208 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, LOOPBACK_MODE); | 311 | + check_stopped(qts, base_addr); |
209 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
210 | + | ||
211 | + /* Check here if CAN0 is set in loopback mode. */ | ||
212 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
213 | + | ||
214 | + g_assert_cmpint(status, ==, STATUS_LOOPBACK_MODE); | ||
215 | + | ||
216 | + send_data(qts, CAN0_BASE_ADDR, buf_tx); | ||
217 | + read_data(qts, CAN0_BASE_ADDR, buf_rx); | ||
218 | + match_rx_tx_data(buf_tx, buf_rx, 0); | ||
219 | + | ||
220 | + /* Configure the CAN1 in loopback mode. */ | ||
221 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | ||
222 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, LOOPBACK_MODE); | ||
223 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
224 | + | ||
225 | + /* Check here if CAN1 is set in loopback mode. */ | ||
226 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
227 | + | ||
228 | + g_assert_cmpint(status, ==, STATUS_LOOPBACK_MODE); | ||
229 | + | ||
230 | + send_data(qts, CAN1_BASE_ADDR, buf_tx); | ||
231 | + read_data(qts, CAN1_BASE_ADDR, buf_rx); | ||
232 | + match_rx_tx_data(buf_tx, buf_rx, 0); | ||
233 | + | ||
234 | + qtest_quit(qts); | 312 | + qtest_quit(qts); |
235 | +} | 313 | +} |
236 | + | 314 | + |
237 | +/* | 315 | +/* Check the SMBus can send and receive bytes to a device in single mode. */ |
238 | + * Enable filters for CAN1. This will filter incoming messages with ID. In this | 316 | +static void test_single_mode(gconstpointer data) |
239 | + * test message will pass through filter 2. | 317 | +{ |
240 | + */ | 318 | + intptr_t index = (intptr_t)data; |
241 | +static void test_can_filter(void) | 319 | + uint64_t base_addr = SMBUS_ADDR(index); |
242 | +{ | 320 | + int irq = SMBUS_IRQ(index); |
243 | + uint32_t buf_tx[4] = { 0x14, 0x80000000, 0x12345678, 0x87654321 }; | 321 | + uint8_t value = 0x60; |
244 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | 322 | + QTestState *qts = qtest_init("-machine npcm750-evb"); |
245 | + uint32_t status = 0; | 323 | + |
246 | + uint8_t can_timestamp = 1; | 324 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); |
247 | + | 325 | + enable_bus(qts, base_addr); |
248 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | 326 | + |
249 | + " -object can-bus,id=canbus0" | 327 | + /* Sending */ |
250 | + " -machine xlnx-zcu102.canbus0=canbus0" | 328 | + g_assert_false(qtest_get_irq(qts, irq)); |
251 | + " -machine xlnx-zcu102.canbus1=canbus0" | 329 | + start_transfer(qts, base_addr); |
252 | + ); | 330 | + g_assert_true(qtest_get_irq(qts, irq)); |
253 | + | 331 | + send_address(qts, base_addr, EVB_DEVICE_ADDR, false, true); |
254 | + /* Configure the CAN0 and CAN1. */ | 332 | + send_byte(qts, base_addr, TMP105_REG_CONFIG); |
255 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 333 | + send_byte(qts, base_addr, value); |
256 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | 334 | + stop_transfer(qts, base_addr); |
257 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | 335 | + check_stopped(qts, base_addr); |
258 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | 336 | + |
259 | + | 337 | + /* Receiving */ |
260 | + /* Check here if CAN0 and CAN1 are in normal mode. */ | 338 | + start_transfer(qts, base_addr); |
261 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | 339 | + send_address(qts, base_addr, EVB_DEVICE_ADDR, false, true); |
262 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | 340 | + send_byte(qts, base_addr, TMP105_REG_CONFIG); |
263 | + | 341 | + start_transfer(qts, base_addr); |
264 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | 342 | + send_address(qts, base_addr, EVB_DEVICE_ADDR, true, true); |
265 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | 343 | + send_nack(qts, base_addr); |
266 | + | 344 | + stop_transfer(qts, base_addr); |
267 | + /* Set filter for CAN1 for incoming messages. */ | 345 | + check_running(qts, base_addr); |
268 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFR, 0x0); | 346 | + g_assert_cmphex(recv_byte(qts, base_addr), ==, value); |
269 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR1, 0xF7); | 347 | + check_stopped(qts, base_addr); |
270 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR1, 0x121F); | ||
271 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR2, 0x5431); | ||
272 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR2, 0x14); | ||
273 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR3, 0x1234); | ||
274 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR3, 0x5431); | ||
275 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFMR4, 0xFFF); | ||
276 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFIR4, 0x1234); | ||
277 | + | ||
278 | + qtest_writel(qts, CAN1_BASE_ADDR + R_AFR, 0xF); | ||
279 | + | ||
280 | + send_data(qts, CAN0_BASE_ADDR, buf_tx); | ||
281 | + | ||
282 | + read_data(qts, CAN1_BASE_ADDR, buf_rx); | ||
283 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
284 | + | ||
285 | + qtest_quit(qts); | 348 | + qtest_quit(qts); |
286 | +} | 349 | +} |
287 | + | 350 | + |
288 | +/* Testing sleep mode on CAN0 while CAN1 is in normal mode. */ | 351 | +static void smbus_add_test(const char *name, int index, GTestDataFunc fn) |
289 | +static void test_can_sleepmode(void) | 352 | +{ |
290 | +{ | 353 | + g_autofree char *full_name = g_strdup_printf( |
291 | + uint32_t buf_tx[4] = { 0x14, 0x80000000, 0x12345678, 0x87654321 }; | 354 | + "npcm7xx_smbus[%d]/%s", index, name); |
292 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | 355 | + qtest_add_data_func(full_name, (void *)(intptr_t)index, fn); |
293 | + uint32_t status = 0; | 356 | +} |
294 | + uint8_t can_timestamp = 1; | 357 | +#define add_test(name, td) smbus_add_test(#name, td, test_##name) |
295 | + | ||
296 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
297 | + " -object can-bus,id=canbus0" | ||
298 | + " -machine xlnx-zcu102.canbus0=canbus0" | ||
299 | + " -machine xlnx-zcu102.canbus1=canbus0" | ||
300 | + ); | ||
301 | + | ||
302 | + /* Configure the CAN0. */ | ||
303 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | ||
304 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, SLEEP_MODE); | ||
305 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
306 | + | ||
307 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
308 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
309 | + | ||
310 | + /* Check here if CAN0 is in SLEEP mode and CAN1 in normal mode. */ | ||
311 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
312 | + g_assert_cmpint(status, ==, STATUS_SLEEP_MODE); | ||
313 | + | ||
314 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
315 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
316 | + | ||
317 | + send_data(qts, CAN1_BASE_ADDR, buf_tx); | ||
318 | + | ||
319 | + /* | ||
320 | + * Once CAN1 sends data on can-bus. CAN0 should exit sleep mode. | ||
321 | + * Check the CAN0 status now. It should exit the sleep mode and receive the | ||
322 | + * incoming data. | ||
323 | + */ | ||
324 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
325 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
326 | + | ||
327 | + read_data(qts, CAN0_BASE_ADDR, buf_rx); | ||
328 | + | ||
329 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
330 | + | ||
331 | + qtest_quit(qts); | ||
332 | +} | ||
333 | + | ||
334 | +/* Testing Snoop mode on CAN0 while CAN1 is in normal mode. */ | ||
335 | +static void test_can_snoopmode(void) | ||
336 | +{ | ||
337 | + uint32_t buf_tx[4] = { 0x14, 0x80000000, 0x12345678, 0x87654321 }; | ||
338 | + uint32_t buf_rx[4] = { 0x00, 0x00, 0x00, 0x00 }; | ||
339 | + uint32_t status = 0; | ||
340 | + uint8_t can_timestamp = 1; | ||
341 | + | ||
342 | + QTestState *qts = qtest_init("-machine xlnx-zcu102" | ||
343 | + " -object can-bus,id=canbus0" | ||
344 | + " -machine xlnx-zcu102.canbus0=canbus0" | ||
345 | + " -machine xlnx-zcu102.canbus1=canbus0" | ||
346 | + ); | ||
347 | + | ||
348 | + /* Configure the CAN0. */ | ||
349 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, CONFIG_MODE); | ||
350 | + qtest_writel(qts, CAN0_BASE_ADDR + R_MSR_OFFSET, SNOOP_MODE); | ||
351 | + qtest_writel(qts, CAN0_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
352 | + | ||
353 | + qtest_writel(qts, CAN1_BASE_ADDR + R_SRR_OFFSET, ENABLE_CAN); | ||
354 | + qtest_writel(qts, CAN1_BASE_ADDR + R_MSR_OFFSET, NORMAL_MODE); | ||
355 | + | ||
356 | + /* Check here if CAN0 is in SNOOP mode and CAN1 in normal mode. */ | ||
357 | + status = qtest_readl(qts, CAN0_BASE_ADDR + R_SR_OFFSET); | ||
358 | + g_assert_cmpint(status, ==, STATUS_SNOOP_MODE); | ||
359 | + | ||
360 | + status = qtest_readl(qts, CAN1_BASE_ADDR + R_SR_OFFSET); | ||
361 | + g_assert_cmpint(status, ==, STATUS_NORMAL_MODE); | ||
362 | + | ||
363 | + send_data(qts, CAN1_BASE_ADDR, buf_tx); | ||
364 | + | ||
365 | + read_data(qts, CAN0_BASE_ADDR, buf_rx); | ||
366 | + | ||
367 | + match_rx_tx_data(buf_tx, buf_rx, can_timestamp); | ||
368 | + | ||
369 | + qtest_quit(qts); | ||
370 | +} | ||
371 | + | 358 | + |
372 | +int main(int argc, char **argv) | 359 | +int main(int argc, char **argv) |
373 | +{ | 360 | +{ |
361 | + int i; | ||
362 | + | ||
374 | + g_test_init(&argc, &argv, NULL); | 363 | + g_test_init(&argc, &argv, NULL); |
375 | + | 364 | + g_test_set_nonfatal_assertions(); |
376 | + qtest_add_func("/net/can/can_bus", test_can_bus); | 365 | + |
377 | + qtest_add_func("/net/can/can_loopback", test_can_loopback); | 366 | + for (i = 0; i < NR_SMBUS_DEVICES; ++i) { |
378 | + qtest_add_func("/net/can/can_filter", test_can_filter); | 367 | + add_test(disable_bus, i); |
379 | + qtest_add_func("/net/can/can_test_snoopmode", test_can_snoopmode); | 368 | + add_test(invalid_addr, i); |
380 | + qtest_add_func("/net/can/can_test_sleepmode", test_can_sleepmode); | 369 | + } |
370 | + | ||
371 | + for (i = 0; i < ARRAY_SIZE(evb_bus_list); ++i) { | ||
372 | + add_test(single_mode, evb_bus_list[i]); | ||
373 | + } | ||
381 | + | 374 | + |
382 | + return g_test_run(); | 375 | + return g_test_run(); |
383 | +} | 376 | +} |
384 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | 377 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
385 | index XXXXXXX..XXXXXXX 100644 | 378 | index XXXXXXX..XXXXXXX 100644 |
386 | --- a/tests/qtest/meson.build | 379 | --- a/tests/qtest/meson.build |
387 | +++ b/tests/qtest/meson.build | 380 | +++ b/tests/qtest/meson.build |
388 | @@ -XXX,XX +XXX,XX @@ qtests_aarch64 = \ | 381 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ |
389 | ['arm-cpu-features', | 382 | 'npcm7xx_gpio-test', |
390 | 'numa-test', | 383 | 'npcm7xx_pwm-test', |
391 | 'boot-serial-test', | 384 | 'npcm7xx_rng-test', |
392 | + 'xlnx-can-test', | 385 | + 'npcm7xx_smbus-test', |
393 | 'migration-test'] | 386 | 'npcm7xx_timer-test', |
394 | 387 | 'npcm7xx_watchdog_timer-test'] | |
395 | qtests_s390x = \ | 388 | qtests_arm = \ |
396 | -- | 389 | -- |
397 | 2.20.1 | 390 | 2.20.1 |
398 | 391 | ||
399 | 392 | diff view generated by jsdifflib |
1 | From: Alex Chen <alex.chen@huawei.com> | 1 | From: Hao Wu <wuhaotsh@google.com> |
---|---|---|---|
2 | 2 | ||
3 | We should use printf format specifier "%u" instead of "%d" for | 3 | This patch implements the FIFO mode of the SMBus module. In FIFO, the |
4 | argument of type "unsigned int". | 4 | user transmits or receives at most 16 bytes at a time. The FIFO mode |
5 | allows the module to transmit large amount of data faster than single | ||
6 | byte mode. | ||
5 | 7 | ||
6 | Reported-by: Euler Robot <euler.robot@huawei.com> | 8 | Since we only added the device in a patch that is only a few commits |
7 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | 9 | away in the same patch set. We do not increase the VMstate version |
8 | Message-id: 20201126111109.112238-3-alex.chen@huawei.com | 10 | number in this special case. |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | |
12 | Reviewed-by: Doug Evans<dje@google.com> | ||
13 | Reviewed-by: Tyrong Ting<kfting@nuvoton.com> | ||
14 | Signed-off-by: Hao Wu <wuhaotsh@google.com> | ||
15 | Reviewed-by: Corey Minyard <cminyard@mvista.com> | ||
16 | Message-id: 20210210220426.3577804-6-wuhaotsh@google.com | ||
17 | Acked-by: Corey Minyard <cminyard@mvista.com> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 19 | --- |
12 | hw/misc/imx31_ccm.c | 14 +++++++------- | 20 | include/hw/i2c/npcm7xx_smbus.h | 25 +++ |
13 | hw/misc/imx_ccm.c | 4 ++-- | 21 | hw/i2c/npcm7xx_smbus.c | 342 +++++++++++++++++++++++++++++-- |
14 | 2 files changed, 9 insertions(+), 9 deletions(-) | 22 | tests/qtest/npcm7xx_smbus-test.c | 149 +++++++++++++- |
23 | hw/i2c/trace-events | 1 + | ||
24 | 4 files changed, 501 insertions(+), 16 deletions(-) | ||
15 | 25 | ||
16 | diff --git a/hw/misc/imx31_ccm.c b/hw/misc/imx31_ccm.c | 26 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h |
17 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/misc/imx31_ccm.c | 28 | --- a/include/hw/i2c/npcm7xx_smbus.h |
19 | +++ b/hw/misc/imx31_ccm.c | 29 | +++ b/include/hw/i2c/npcm7xx_smbus.h |
20 | @@ -XXX,XX +XXX,XX @@ static const char *imx31_ccm_reg_name(uint32_t reg) | 30 | @@ -XXX,XX +XXX,XX @@ |
21 | case IMX31_CCM_PDR2_REG: | 31 | */ |
22 | return "PDR2"; | 32 | #define NPCM7XX_SMBUS_NR_ADDRS 10 |
33 | |||
34 | +/* Size of the FIFO buffer. */ | ||
35 | +#define NPCM7XX_SMBUS_FIFO_SIZE 16 | ||
36 | + | ||
37 | typedef enum NPCM7xxSMBusStatus { | ||
38 | NPCM7XX_SMBUS_STATUS_IDLE, | ||
39 | NPCM7XX_SMBUS_STATUS_SENDING, | ||
40 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | ||
41 | * @addr: The SMBus module's own addresses on the I2C bus. | ||
42 | * @scllt: The SCL low time register. | ||
43 | * @sclht: The SCL high time register. | ||
44 | + * @fif_ctl: The FIFO control register. | ||
45 | + * @fif_cts: The FIFO control status register. | ||
46 | + * @fair_per: The fair preriod register. | ||
47 | + * @txf_ctl: The transmit FIFO control register. | ||
48 | + * @t_out: The SMBus timeout register. | ||
49 | + * @txf_sts: The transmit FIFO status register. | ||
50 | + * @rxf_sts: The receive FIFO status register. | ||
51 | + * @rxf_ctl: The receive FIFO control register. | ||
52 | + * @rx_fifo: The FIFO buffer for receiving in FIFO mode. | ||
53 | + * @rx_cur: The current position of rx_fifo. | ||
54 | * @status: The current status of the SMBus. | ||
55 | */ | ||
56 | typedef struct NPCM7xxSMBusState { | ||
57 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | ||
58 | uint8_t scllt; | ||
59 | uint8_t sclht; | ||
60 | |||
61 | + uint8_t fif_ctl; | ||
62 | + uint8_t fif_cts; | ||
63 | + uint8_t fair_per; | ||
64 | + uint8_t txf_ctl; | ||
65 | + uint8_t t_out; | ||
66 | + uint8_t txf_sts; | ||
67 | + uint8_t rxf_sts; | ||
68 | + uint8_t rxf_ctl; | ||
69 | + | ||
70 | + uint8_t rx_fifo[NPCM7XX_SMBUS_FIFO_SIZE]; | ||
71 | + uint8_t rx_cur; | ||
72 | + | ||
73 | NPCM7xxSMBusStatus status; | ||
74 | } NPCM7xxSMBusState; | ||
75 | |||
76 | diff --git a/hw/i2c/npcm7xx_smbus.c b/hw/i2c/npcm7xx_smbus.c | ||
77 | index XXXXXXX..XXXXXXX 100644 | ||
78 | --- a/hw/i2c/npcm7xx_smbus.c | ||
79 | +++ b/hw/i2c/npcm7xx_smbus.c | ||
80 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxSMBusBank1Register { | ||
81 | #define NPCM7XX_ADDR_EN BIT(7) | ||
82 | #define NPCM7XX_ADDR_A(rv) extract8((rv), 0, 6) | ||
83 | |||
84 | +/* FIFO Mode Register Fields */ | ||
85 | +/* FIF_CTL fields */ | ||
86 | +#define NPCM7XX_SMBFIF_CTL_FIFO_EN BIT(4) | ||
87 | +#define NPCM7XX_SMBFIF_CTL_FAIR_RDY_IE BIT(2) | ||
88 | +#define NPCM7XX_SMBFIF_CTL_FAIR_RDY BIT(1) | ||
89 | +#define NPCM7XX_SMBFIF_CTL_FAIR_BUSY BIT(0) | ||
90 | +/* FIF_CTS fields */ | ||
91 | +#define NPCM7XX_SMBFIF_CTS_STR BIT(7) | ||
92 | +#define NPCM7XX_SMBFIF_CTS_CLR_FIFO BIT(6) | ||
93 | +#define NPCM7XX_SMBFIF_CTS_RFTE_IE BIT(3) | ||
94 | +#define NPCM7XX_SMBFIF_CTS_RXF_TXE BIT(1) | ||
95 | +/* TXF_CTL fields */ | ||
96 | +#define NPCM7XX_SMBTXF_CTL_THR_TXIE BIT(6) | ||
97 | +#define NPCM7XX_SMBTXF_CTL_TX_THR(rv) extract8((rv), 0, 5) | ||
98 | +/* T_OUT fields */ | ||
99 | +#define NPCM7XX_SMBT_OUT_ST BIT(7) | ||
100 | +#define NPCM7XX_SMBT_OUT_IE BIT(6) | ||
101 | +#define NPCM7XX_SMBT_OUT_CLKDIV(rv) extract8((rv), 0, 6) | ||
102 | +/* TXF_STS fields */ | ||
103 | +#define NPCM7XX_SMBTXF_STS_TX_THST BIT(6) | ||
104 | +#define NPCM7XX_SMBTXF_STS_TX_BYTES(rv) extract8((rv), 0, 5) | ||
105 | +/* RXF_STS fields */ | ||
106 | +#define NPCM7XX_SMBRXF_STS_RX_THST BIT(6) | ||
107 | +#define NPCM7XX_SMBRXF_STS_RX_BYTES(rv) extract8((rv), 0, 5) | ||
108 | +/* RXF_CTL fields */ | ||
109 | +#define NPCM7XX_SMBRXF_CTL_THR_RXIE BIT(6) | ||
110 | +#define NPCM7XX_SMBRXF_CTL_LAST BIT(5) | ||
111 | +#define NPCM7XX_SMBRXF_CTL_RX_THR(rv) extract8((rv), 0, 5) | ||
112 | + | ||
113 | #define KEEP_OLD_BIT(o, n, b) (((n) & (~(b))) | ((o) & (b))) | ||
114 | #define WRITE_ONE_CLEAR(o, n, b) ((n) & (b) ? (o) & (~(b)) : (o)) | ||
115 | |||
116 | #define NPCM7XX_SMBUS_ENABLED(s) ((s)->ctl2 & NPCM7XX_SMBCTL2_ENABLE) | ||
117 | +#define NPCM7XX_SMBUS_FIFO_ENABLED(s) ((s)->fif_ctl & \ | ||
118 | + NPCM7XX_SMBFIF_CTL_FIFO_EN) | ||
119 | |||
120 | /* VERSION fields values, read-only. */ | ||
121 | #define NPCM7XX_SMBUS_VERSION_NUMBER 1 | ||
122 | -#define NPCM7XX_SMBUS_VERSION_FIFO_SUPPORTED 0 | ||
123 | +#define NPCM7XX_SMBUS_VERSION_FIFO_SUPPORTED 1 | ||
124 | |||
125 | /* Reset values */ | ||
126 | #define NPCM7XX_SMB_ST_INIT_VAL 0x00 | ||
127 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxSMBusBank1Register { | ||
128 | #define NPCM7XX_SMB_ADDR_INIT_VAL 0x00 | ||
129 | #define NPCM7XX_SMB_SCLLT_INIT_VAL 0x00 | ||
130 | #define NPCM7XX_SMB_SCLHT_INIT_VAL 0x00 | ||
131 | +#define NPCM7XX_SMB_FIF_CTL_INIT_VAL 0x00 | ||
132 | +#define NPCM7XX_SMB_FIF_CTS_INIT_VAL 0x00 | ||
133 | +#define NPCM7XX_SMB_FAIR_PER_INIT_VAL 0x00 | ||
134 | +#define NPCM7XX_SMB_TXF_CTL_INIT_VAL 0x00 | ||
135 | +#define NPCM7XX_SMB_T_OUT_INIT_VAL 0x3f | ||
136 | +#define NPCM7XX_SMB_TXF_STS_INIT_VAL 0x00 | ||
137 | +#define NPCM7XX_SMB_RXF_STS_INIT_VAL 0x00 | ||
138 | +#define NPCM7XX_SMB_RXF_CTL_INIT_VAL 0x01 | ||
139 | |||
140 | static uint8_t npcm7xx_smbus_get_version(void) | ||
141 | { | ||
142 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_update_irq(NPCM7xxSMBusState *s) | ||
143 | (s->ctl1 & NPCM7XX_SMBCTL1_STASTRE && | ||
144 | s->st & NPCM7XX_SMBST_SDAST) || | ||
145 | (s->ctl1 & NPCM7XX_SMBCTL1_EOBINTE && | ||
146 | - s->cst3 & NPCM7XX_SMBCST3_EO_BUSY)); | ||
147 | + s->cst3 & NPCM7XX_SMBCST3_EO_BUSY) || | ||
148 | + (s->rxf_ctl & NPCM7XX_SMBRXF_CTL_THR_RXIE && | ||
149 | + s->rxf_sts & NPCM7XX_SMBRXF_STS_RX_THST) || | ||
150 | + (s->txf_ctl & NPCM7XX_SMBTXF_CTL_THR_TXIE && | ||
151 | + s->txf_sts & NPCM7XX_SMBTXF_STS_TX_THST) || | ||
152 | + (s->fif_cts & NPCM7XX_SMBFIF_CTS_RFTE_IE && | ||
153 | + s->fif_cts & NPCM7XX_SMBFIF_CTS_RXF_TXE)); | ||
154 | |||
155 | if (level) { | ||
156 | s->cst2 |= NPCM7XX_SMBCST2_INTSTS; | ||
157 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_nack(NPCM7xxSMBusState *s) | ||
158 | s->status = NPCM7XX_SMBUS_STATUS_NEGACK; | ||
159 | } | ||
160 | |||
161 | +static void npcm7xx_smbus_clear_buffer(NPCM7xxSMBusState *s) | ||
162 | +{ | ||
163 | + s->fif_cts &= ~NPCM7XX_SMBFIF_CTS_RXF_TXE; | ||
164 | + s->txf_sts = 0; | ||
165 | + s->rxf_sts = 0; | ||
166 | +} | ||
167 | + | ||
168 | static void npcm7xx_smbus_send_byte(NPCM7xxSMBusState *s, uint8_t value) | ||
169 | { | ||
170 | int rv = i2c_send(s->bus, value); | ||
171 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_send_byte(NPCM7xxSMBusState *s, uint8_t value) | ||
172 | npcm7xx_smbus_nack(s); | ||
173 | } else { | ||
174 | s->st |= NPCM7XX_SMBST_SDAST; | ||
175 | + if (NPCM7XX_SMBUS_FIFO_ENABLED(s)) { | ||
176 | + s->fif_cts |= NPCM7XX_SMBFIF_CTS_RXF_TXE; | ||
177 | + if (NPCM7XX_SMBTXF_STS_TX_BYTES(s->txf_sts) == | ||
178 | + NPCM7XX_SMBTXF_CTL_TX_THR(s->txf_ctl)) { | ||
179 | + s->txf_sts = NPCM7XX_SMBTXF_STS_TX_THST; | ||
180 | + } else { | ||
181 | + s->txf_sts = 0; | ||
182 | + } | ||
183 | + } | ||
184 | } | ||
185 | trace_npcm7xx_smbus_send_byte((DEVICE(s)->canonical_path), value, !rv); | ||
186 | npcm7xx_smbus_update_irq(s); | ||
187 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_recv_byte(NPCM7xxSMBusState *s) | ||
188 | npcm7xx_smbus_update_irq(s); | ||
189 | } | ||
190 | |||
191 | +static void npcm7xx_smbus_recv_fifo(NPCM7xxSMBusState *s) | ||
192 | +{ | ||
193 | + uint8_t expected_bytes = NPCM7XX_SMBRXF_CTL_RX_THR(s->rxf_ctl); | ||
194 | + uint8_t received_bytes = NPCM7XX_SMBRXF_STS_RX_BYTES(s->rxf_sts); | ||
195 | + uint8_t pos; | ||
196 | + | ||
197 | + if (received_bytes == expected_bytes) { | ||
198 | + return; | ||
199 | + } | ||
200 | + | ||
201 | + while (received_bytes < expected_bytes && | ||
202 | + received_bytes < NPCM7XX_SMBUS_FIFO_SIZE) { | ||
203 | + pos = (s->rx_cur + received_bytes) % NPCM7XX_SMBUS_FIFO_SIZE; | ||
204 | + s->rx_fifo[pos] = i2c_recv(s->bus); | ||
205 | + trace_npcm7xx_smbus_recv_byte((DEVICE(s)->canonical_path), | ||
206 | + s->rx_fifo[pos]); | ||
207 | + ++received_bytes; | ||
208 | + } | ||
209 | + | ||
210 | + trace_npcm7xx_smbus_recv_fifo((DEVICE(s)->canonical_path), | ||
211 | + received_bytes, expected_bytes); | ||
212 | + s->rxf_sts = received_bytes; | ||
213 | + if (unlikely(received_bytes < expected_bytes)) { | ||
214 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
215 | + "%s: invalid rx_thr value: 0x%02x\n", | ||
216 | + DEVICE(s)->canonical_path, expected_bytes); | ||
217 | + return; | ||
218 | + } | ||
219 | + | ||
220 | + s->rxf_sts |= NPCM7XX_SMBRXF_STS_RX_THST; | ||
221 | + if (s->rxf_ctl & NPCM7XX_SMBRXF_CTL_LAST) { | ||
222 | + trace_npcm7xx_smbus_nack(DEVICE(s)->canonical_path); | ||
223 | + i2c_nack(s->bus); | ||
224 | + s->rxf_ctl &= ~NPCM7XX_SMBRXF_CTL_LAST; | ||
225 | + } | ||
226 | + if (received_bytes == NPCM7XX_SMBUS_FIFO_SIZE) { | ||
227 | + s->st |= NPCM7XX_SMBST_SDAST; | ||
228 | + s->fif_cts |= NPCM7XX_SMBFIF_CTS_RXF_TXE; | ||
229 | + } else if (!(s->rxf_ctl & NPCM7XX_SMBRXF_CTL_THR_RXIE)) { | ||
230 | + s->st |= NPCM7XX_SMBST_SDAST; | ||
231 | + } else { | ||
232 | + s->st &= ~NPCM7XX_SMBST_SDAST; | ||
233 | + } | ||
234 | + npcm7xx_smbus_update_irq(s); | ||
235 | +} | ||
236 | + | ||
237 | +static void npcm7xx_smbus_read_byte_fifo(NPCM7xxSMBusState *s) | ||
238 | +{ | ||
239 | + uint8_t received_bytes = NPCM7XX_SMBRXF_STS_RX_BYTES(s->rxf_sts); | ||
240 | + | ||
241 | + if (received_bytes == 0) { | ||
242 | + npcm7xx_smbus_recv_fifo(s); | ||
243 | + return; | ||
244 | + } | ||
245 | + | ||
246 | + s->sda = s->rx_fifo[s->rx_cur]; | ||
247 | + s->rx_cur = (s->rx_cur + 1u) % NPCM7XX_SMBUS_FIFO_SIZE; | ||
248 | + --s->rxf_sts; | ||
249 | + npcm7xx_smbus_update_irq(s); | ||
250 | +} | ||
251 | + | ||
252 | static void npcm7xx_smbus_start(NPCM7xxSMBusState *s) | ||
253 | { | ||
254 | /* | ||
255 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_start(NPCM7xxSMBusState *s) | ||
256 | if (available) { | ||
257 | s->st |= NPCM7XX_SMBST_MODE | NPCM7XX_SMBST_XMIT | NPCM7XX_SMBST_SDAST; | ||
258 | s->cst |= NPCM7XX_SMBCST_BUSY; | ||
259 | + if (NPCM7XX_SMBUS_FIFO_ENABLED(s)) { | ||
260 | + s->fif_cts |= NPCM7XX_SMBFIF_CTS_RXF_TXE; | ||
261 | + } | ||
262 | } else { | ||
263 | s->st &= ~NPCM7XX_SMBST_MODE; | ||
264 | s->cst &= ~NPCM7XX_SMBCST_BUSY; | ||
265 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_send_address(NPCM7xxSMBusState *s, uint8_t value) | ||
266 | s->st |= NPCM7XX_SMBST_SDAST; | ||
267 | } | ||
268 | } else if (recv) { | ||
269 | - npcm7xx_smbus_recv_byte(s); | ||
270 | + s->st |= NPCM7XX_SMBST_SDAST; | ||
271 | + if (NPCM7XX_SMBUS_FIFO_ENABLED(s)) { | ||
272 | + npcm7xx_smbus_recv_fifo(s); | ||
273 | + } else { | ||
274 | + npcm7xx_smbus_recv_byte(s); | ||
275 | + } | ||
276 | + } else if (NPCM7XX_SMBUS_FIFO_ENABLED(s)) { | ||
277 | + s->st |= NPCM7XX_SMBST_SDAST; | ||
278 | + s->fif_cts |= NPCM7XX_SMBFIF_CTS_RXF_TXE; | ||
279 | } | ||
280 | npcm7xx_smbus_update_irq(s); | ||
281 | } | ||
282 | @@ -XXX,XX +XXX,XX @@ static uint8_t npcm7xx_smbus_read_sda(NPCM7xxSMBusState *s) | ||
283 | |||
284 | switch (s->status) { | ||
285 | case NPCM7XX_SMBUS_STATUS_STOPPING_LAST_RECEIVE: | ||
286 | - npcm7xx_smbus_execute_stop(s); | ||
287 | + if (NPCM7XX_SMBUS_FIFO_ENABLED(s)) { | ||
288 | + if (NPCM7XX_SMBRXF_STS_RX_BYTES(s->rxf_sts) <= 1) { | ||
289 | + npcm7xx_smbus_execute_stop(s); | ||
290 | + } | ||
291 | + if (NPCM7XX_SMBRXF_STS_RX_BYTES(s->rxf_sts) == 0) { | ||
292 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
293 | + "%s: read to SDA with an empty rx-fifo buffer, " | ||
294 | + "result undefined: %u\n", | ||
295 | + DEVICE(s)->canonical_path, s->sda); | ||
296 | + break; | ||
297 | + } | ||
298 | + npcm7xx_smbus_read_byte_fifo(s); | ||
299 | + value = s->sda; | ||
300 | + } else { | ||
301 | + npcm7xx_smbus_execute_stop(s); | ||
302 | + } | ||
303 | break; | ||
304 | |||
305 | case NPCM7XX_SMBUS_STATUS_RECEIVING: | ||
306 | - npcm7xx_smbus_recv_byte(s); | ||
307 | + if (NPCM7XX_SMBUS_FIFO_ENABLED(s)) { | ||
308 | + npcm7xx_smbus_read_byte_fifo(s); | ||
309 | + value = s->sda; | ||
310 | + } else { | ||
311 | + npcm7xx_smbus_recv_byte(s); | ||
312 | + } | ||
313 | break; | ||
314 | |||
23 | default: | 315 | default: |
24 | - sprintf(unknown, "[%d ?]", reg); | 316 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_write_st(NPCM7xxSMBusState *s, uint8_t value) |
25 | + sprintf(unknown, "[%u ?]", reg); | ||
26 | return unknown; | ||
27 | } | 317 | } |
28 | } | 318 | |
29 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_pll_ref_clk(IMXCCMState *dev) | 319 | if (value & NPCM7XX_SMBST_STASTR && |
30 | freq = CKIH_FREQ; | 320 | - s->status == NPCM7XX_SMBUS_STATUS_RECEIVING) { |
321 | - npcm7xx_smbus_recv_byte(s); | ||
322 | + s->status == NPCM7XX_SMBUS_STATUS_RECEIVING) { | ||
323 | + if (NPCM7XX_SMBUS_FIFO_ENABLED(s)) { | ||
324 | + npcm7xx_smbus_recv_fifo(s); | ||
325 | + } else { | ||
326 | + npcm7xx_smbus_recv_byte(s); | ||
327 | + } | ||
31 | } | 328 | } |
32 | 329 | ||
33 | - DPRINTF("freq = %d\n", freq); | 330 | npcm7xx_smbus_update_irq(s); |
34 | + DPRINTF("freq = %u\n", freq); | 331 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_write_ctl2(NPCM7xxSMBusState *s, uint8_t value) |
35 | 332 | s->st = 0; | |
36 | return freq; | 333 | s->cst3 = s->cst3 & (~NPCM7XX_SMBCST3_EO_BUSY); |
37 | } | 334 | s->cst = 0; |
38 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_mpll_clk(IMXCCMState *dev) | 335 | + npcm7xx_smbus_clear_buffer(s); |
39 | freq = imx_ccm_calc_pll(s->reg[IMX31_CCM_MPCTL_REG], | ||
40 | imx31_ccm_get_pll_ref_clk(dev)); | ||
41 | |||
42 | - DPRINTF("freq = %d\n", freq); | ||
43 | + DPRINTF("freq = %u\n", freq); | ||
44 | |||
45 | return freq; | ||
46 | } | ||
47 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_mcu_main_clk(IMXCCMState *dev) | ||
48 | freq = imx31_ccm_get_mpll_clk(dev); | ||
49 | } | 336 | } |
50 | 337 | } | |
51 | - DPRINTF("freq = %d\n", freq); | 338 | |
52 | + DPRINTF("freq = %u\n", freq); | 339 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_write_ctl3(NPCM7xxSMBusState *s, uint8_t value) |
53 | 340 | NPCM7XX_SMBCTL3_SCL_LVL | NPCM7XX_SMBCTL3_SDA_LVL); | |
54 | return freq; | 341 | } |
55 | } | 342 | |
56 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_hclk_clk(IMXCCMState *dev) | 343 | +static void npcm7xx_smbus_write_fif_ctl(NPCM7xxSMBusState *s, uint8_t value) |
57 | freq = imx31_ccm_get_mcu_main_clk(dev) | 344 | +{ |
58 | / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], MAX)); | 345 | + uint8_t new_ctl = value; |
59 | 346 | + | |
60 | - DPRINTF("freq = %d\n", freq); | 347 | + new_ctl = KEEP_OLD_BIT(s->fif_ctl, new_ctl, NPCM7XX_SMBFIF_CTL_FAIR_RDY); |
61 | + DPRINTF("freq = %u\n", freq); | 348 | + new_ctl = WRITE_ONE_CLEAR(new_ctl, value, NPCM7XX_SMBFIF_CTL_FAIR_RDY); |
62 | 349 | + new_ctl = KEEP_OLD_BIT(s->fif_ctl, new_ctl, NPCM7XX_SMBFIF_CTL_FAIR_BUSY); | |
63 | return freq; | 350 | + s->fif_ctl = new_ctl; |
64 | } | 351 | +} |
65 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_ipg_clk(IMXCCMState *dev) | 352 | + |
66 | freq = imx31_ccm_get_hclk_clk(dev) | 353 | +static void npcm7xx_smbus_write_fif_cts(NPCM7xxSMBusState *s, uint8_t value) |
67 | / (1 + EXTRACT(s->reg[IMX31_CCM_PDR0_REG], IPG)); | 354 | +{ |
68 | 355 | + s->fif_cts = WRITE_ONE_CLEAR(s->fif_cts, value, NPCM7XX_SMBFIF_CTS_STR); | |
69 | - DPRINTF("freq = %d\n", freq); | 356 | + s->fif_cts = WRITE_ONE_CLEAR(s->fif_cts, value, NPCM7XX_SMBFIF_CTS_RXF_TXE); |
70 | + DPRINTF("freq = %u\n", freq); | 357 | + s->fif_cts = KEEP_OLD_BIT(value, s->fif_cts, NPCM7XX_SMBFIF_CTS_RFTE_IE); |
71 | 358 | + | |
72 | return freq; | 359 | + if (value & NPCM7XX_SMBFIF_CTS_CLR_FIFO) { |
73 | } | 360 | + npcm7xx_smbus_clear_buffer(s); |
74 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx31_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | 361 | + } |
75 | break; | 362 | +} |
363 | + | ||
364 | +static void npcm7xx_smbus_write_txf_ctl(NPCM7xxSMBusState *s, uint8_t value) | ||
365 | +{ | ||
366 | + s->txf_ctl = value; | ||
367 | +} | ||
368 | + | ||
369 | +static void npcm7xx_smbus_write_t_out(NPCM7xxSMBusState *s, uint8_t value) | ||
370 | +{ | ||
371 | + uint8_t new_t_out = value; | ||
372 | + | ||
373 | + if ((value & NPCM7XX_SMBT_OUT_ST) || (!(s->t_out & NPCM7XX_SMBT_OUT_ST))) { | ||
374 | + new_t_out &= ~NPCM7XX_SMBT_OUT_ST; | ||
375 | + } else { | ||
376 | + new_t_out |= NPCM7XX_SMBT_OUT_ST; | ||
377 | + } | ||
378 | + | ||
379 | + s->t_out = new_t_out; | ||
380 | +} | ||
381 | + | ||
382 | +static void npcm7xx_smbus_write_txf_sts(NPCM7xxSMBusState *s, uint8_t value) | ||
383 | +{ | ||
384 | + s->txf_sts = WRITE_ONE_CLEAR(s->txf_sts, value, NPCM7XX_SMBTXF_STS_TX_THST); | ||
385 | +} | ||
386 | + | ||
387 | +static void npcm7xx_smbus_write_rxf_sts(NPCM7xxSMBusState *s, uint8_t value) | ||
388 | +{ | ||
389 | + if (value & NPCM7XX_SMBRXF_STS_RX_THST) { | ||
390 | + s->rxf_sts &= ~NPCM7XX_SMBRXF_STS_RX_THST; | ||
391 | + if (s->status == NPCM7XX_SMBUS_STATUS_RECEIVING) { | ||
392 | + npcm7xx_smbus_recv_fifo(s); | ||
393 | + } | ||
394 | + } | ||
395 | +} | ||
396 | + | ||
397 | +static void npcm7xx_smbus_write_rxf_ctl(NPCM7xxSMBusState *s, uint8_t value) | ||
398 | +{ | ||
399 | + uint8_t new_ctl = value; | ||
400 | + | ||
401 | + if (!(value & NPCM7XX_SMBRXF_CTL_LAST)) { | ||
402 | + new_ctl = KEEP_OLD_BIT(s->rxf_ctl, new_ctl, NPCM7XX_SMBRXF_CTL_LAST); | ||
403 | + } | ||
404 | + s->rxf_ctl = new_ctl; | ||
405 | +} | ||
406 | + | ||
407 | static uint64_t npcm7xx_smbus_read(void *opaque, hwaddr offset, unsigned size) | ||
408 | { | ||
409 | NPCM7xxSMBusState *s = opaque; | ||
410 | @@ -XXX,XX +XXX,XX @@ static uint64_t npcm7xx_smbus_read(void *opaque, hwaddr offset, unsigned size) | ||
411 | default: | ||
412 | if (bank) { | ||
413 | /* Bank 1 */ | ||
414 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
415 | - "%s: read from invalid offset 0x%" HWADDR_PRIx "\n", | ||
416 | - DEVICE(s)->canonical_path, offset); | ||
417 | + switch (offset) { | ||
418 | + case NPCM7XX_SMB_FIF_CTS: | ||
419 | + value = s->fif_cts; | ||
420 | + break; | ||
421 | + | ||
422 | + case NPCM7XX_SMB_FAIR_PER: | ||
423 | + value = s->fair_per; | ||
424 | + break; | ||
425 | + | ||
426 | + case NPCM7XX_SMB_TXF_CTL: | ||
427 | + value = s->txf_ctl; | ||
428 | + break; | ||
429 | + | ||
430 | + case NPCM7XX_SMB_T_OUT: | ||
431 | + value = s->t_out; | ||
432 | + break; | ||
433 | + | ||
434 | + case NPCM7XX_SMB_TXF_STS: | ||
435 | + value = s->txf_sts; | ||
436 | + break; | ||
437 | + | ||
438 | + case NPCM7XX_SMB_RXF_STS: | ||
439 | + value = s->rxf_sts; | ||
440 | + break; | ||
441 | + | ||
442 | + case NPCM7XX_SMB_RXF_CTL: | ||
443 | + value = s->rxf_ctl; | ||
444 | + break; | ||
445 | + | ||
446 | + default: | ||
447 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
448 | + "%s: read from invalid offset 0x%" HWADDR_PRIx "\n", | ||
449 | + DEVICE(s)->canonical_path, offset); | ||
450 | + break; | ||
451 | + } | ||
452 | } else { | ||
453 | /* Bank 0 */ | ||
454 | switch (offset) { | ||
455 | @@ -XXX,XX +XXX,XX @@ static uint64_t npcm7xx_smbus_read(void *opaque, hwaddr offset, unsigned size) | ||
456 | value = s->scllt; | ||
457 | break; | ||
458 | |||
459 | + case NPCM7XX_SMB_FIF_CTL: | ||
460 | + value = s->fif_ctl; | ||
461 | + break; | ||
462 | + | ||
463 | case NPCM7XX_SMB_SCLHT: | ||
464 | value = s->sclht; | ||
465 | break; | ||
466 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_write(void *opaque, hwaddr offset, uint64_t value, | ||
467 | default: | ||
468 | if (bank) { | ||
469 | /* Bank 1 */ | ||
470 | - qemu_log_mask(LOG_GUEST_ERROR, | ||
471 | - "%s: write to invalid offset 0x%" HWADDR_PRIx "\n", | ||
472 | - DEVICE(s)->canonical_path, offset); | ||
473 | + switch (offset) { | ||
474 | + case NPCM7XX_SMB_FIF_CTS: | ||
475 | + npcm7xx_smbus_write_fif_cts(s, value); | ||
476 | + break; | ||
477 | + | ||
478 | + case NPCM7XX_SMB_FAIR_PER: | ||
479 | + s->fair_per = value; | ||
480 | + break; | ||
481 | + | ||
482 | + case NPCM7XX_SMB_TXF_CTL: | ||
483 | + npcm7xx_smbus_write_txf_ctl(s, value); | ||
484 | + break; | ||
485 | + | ||
486 | + case NPCM7XX_SMB_T_OUT: | ||
487 | + npcm7xx_smbus_write_t_out(s, value); | ||
488 | + break; | ||
489 | + | ||
490 | + case NPCM7XX_SMB_TXF_STS: | ||
491 | + npcm7xx_smbus_write_txf_sts(s, value); | ||
492 | + break; | ||
493 | + | ||
494 | + case NPCM7XX_SMB_RXF_STS: | ||
495 | + npcm7xx_smbus_write_rxf_sts(s, value); | ||
496 | + break; | ||
497 | + | ||
498 | + case NPCM7XX_SMB_RXF_CTL: | ||
499 | + npcm7xx_smbus_write_rxf_ctl(s, value); | ||
500 | + break; | ||
501 | + | ||
502 | + default: | ||
503 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
504 | + "%s: write to invalid offset 0x%" HWADDR_PRIx "\n", | ||
505 | + DEVICE(s)->canonical_path, offset); | ||
506 | + break; | ||
507 | + } | ||
508 | } else { | ||
509 | /* Bank 0 */ | ||
510 | switch (offset) { | ||
511 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_write(void *opaque, hwaddr offset, uint64_t value, | ||
512 | s->scllt = value; | ||
513 | break; | ||
514 | |||
515 | + case NPCM7XX_SMB_FIF_CTL: | ||
516 | + npcm7xx_smbus_write_fif_ctl(s, value); | ||
517 | + break; | ||
518 | + | ||
519 | case NPCM7XX_SMB_SCLHT: | ||
520 | s->sclht = value; | ||
521 | break; | ||
522 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_smbus_enter_reset(Object *obj, ResetType type) | ||
523 | s->scllt = NPCM7XX_SMB_SCLLT_INIT_VAL; | ||
524 | s->sclht = NPCM7XX_SMB_SCLHT_INIT_VAL; | ||
525 | |||
526 | + s->fif_ctl = NPCM7XX_SMB_FIF_CTL_INIT_VAL; | ||
527 | + s->fif_cts = NPCM7XX_SMB_FIF_CTS_INIT_VAL; | ||
528 | + s->fair_per = NPCM7XX_SMB_FAIR_PER_INIT_VAL; | ||
529 | + s->txf_ctl = NPCM7XX_SMB_TXF_CTL_INIT_VAL; | ||
530 | + s->t_out = NPCM7XX_SMB_T_OUT_INIT_VAL; | ||
531 | + s->txf_sts = NPCM7XX_SMB_TXF_STS_INIT_VAL; | ||
532 | + s->rxf_sts = NPCM7XX_SMB_RXF_STS_INIT_VAL; | ||
533 | + s->rxf_ctl = NPCM7XX_SMB_RXF_CTL_INIT_VAL; | ||
534 | + | ||
535 | + npcm7xx_smbus_clear_buffer(s); | ||
536 | s->status = NPCM7XX_SMBUS_STATUS_IDLE; | ||
537 | + s->rx_cur = 0; | ||
538 | } | ||
539 | |||
540 | static void npcm7xx_smbus_hold_reset(Object *obj) | ||
541 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_npcm7xx_smbus = { | ||
542 | VMSTATE_UINT8_ARRAY(addr, NPCM7xxSMBusState, NPCM7XX_SMBUS_NR_ADDRS), | ||
543 | VMSTATE_UINT8(scllt, NPCM7xxSMBusState), | ||
544 | VMSTATE_UINT8(sclht, NPCM7xxSMBusState), | ||
545 | + VMSTATE_UINT8(fif_ctl, NPCM7xxSMBusState), | ||
546 | + VMSTATE_UINT8(fif_cts, NPCM7xxSMBusState), | ||
547 | + VMSTATE_UINT8(fair_per, NPCM7xxSMBusState), | ||
548 | + VMSTATE_UINT8(txf_ctl, NPCM7xxSMBusState), | ||
549 | + VMSTATE_UINT8(t_out, NPCM7xxSMBusState), | ||
550 | + VMSTATE_UINT8(txf_sts, NPCM7xxSMBusState), | ||
551 | + VMSTATE_UINT8(rxf_sts, NPCM7xxSMBusState), | ||
552 | + VMSTATE_UINT8(rxf_ctl, NPCM7xxSMBusState), | ||
553 | + VMSTATE_UINT8_ARRAY(rx_fifo, NPCM7xxSMBusState, | ||
554 | + NPCM7XX_SMBUS_FIFO_SIZE), | ||
555 | + VMSTATE_UINT8(rx_cur, NPCM7xxSMBusState), | ||
556 | VMSTATE_END_OF_LIST(), | ||
557 | }, | ||
558 | }; | ||
559 | diff --git a/tests/qtest/npcm7xx_smbus-test.c b/tests/qtest/npcm7xx_smbus-test.c | ||
560 | index XXXXXXX..XXXXXXX 100644 | ||
561 | --- a/tests/qtest/npcm7xx_smbus-test.c | ||
562 | +++ b/tests/qtest/npcm7xx_smbus-test.c | ||
563 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxSMBusBank1Register { | ||
564 | #define ADDR_EN BIT(7) | ||
565 | #define ADDR_A(rv) extract8((rv), 0, 6) | ||
566 | |||
567 | +/* FIF_CTL fields */ | ||
568 | +#define FIF_CTL_FIFO_EN BIT(4) | ||
569 | + | ||
570 | +/* FIF_CTS fields */ | ||
571 | +#define FIF_CTS_CLR_FIFO BIT(6) | ||
572 | +#define FIF_CTS_RFTE_IE BIT(3) | ||
573 | +#define FIF_CTS_RXF_TXE BIT(1) | ||
574 | + | ||
575 | +/* TXF_CTL fields */ | ||
576 | +#define TXF_CTL_THR_TXIE BIT(6) | ||
577 | +#define TXF_CTL_TX_THR(rv) extract8((rv), 0, 5) | ||
578 | + | ||
579 | +/* TXF_STS fields */ | ||
580 | +#define TXF_STS_TX_THST BIT(6) | ||
581 | +#define TXF_STS_TX_BYTES(rv) extract8((rv), 0, 5) | ||
582 | + | ||
583 | +/* RXF_CTL fields */ | ||
584 | +#define RXF_CTL_THR_RXIE BIT(6) | ||
585 | +#define RXF_CTL_LAST BIT(5) | ||
586 | +#define RXF_CTL_RX_THR(rv) extract8((rv), 0, 5) | ||
587 | + | ||
588 | +/* RXF_STS fields */ | ||
589 | +#define RXF_STS_RX_THST BIT(6) | ||
590 | +#define RXF_STS_RX_BYTES(rv) extract8((rv), 0, 5) | ||
591 | + | ||
592 | + | ||
593 | +static void choose_bank(QTestState *qts, uint64_t base_addr, uint8_t bank) | ||
594 | +{ | ||
595 | + uint8_t ctl3 = qtest_readb(qts, base_addr + OFFSET_CTL3); | ||
596 | + | ||
597 | + if (bank) { | ||
598 | + ctl3 |= CTL3_BNK_SEL; | ||
599 | + } else { | ||
600 | + ctl3 &= ~CTL3_BNK_SEL; | ||
601 | + } | ||
602 | + | ||
603 | + qtest_writeb(qts, base_addr + OFFSET_CTL3, ctl3); | ||
604 | +} | ||
605 | |||
606 | static void check_running(QTestState *qts, uint64_t base_addr) | ||
607 | { | ||
608 | @@ -XXX,XX +XXX,XX @@ static void send_byte(QTestState *qts, uint64_t base_addr, uint8_t byte) | ||
609 | qtest_writeb(qts, base_addr + OFFSET_SDA, byte); | ||
610 | } | ||
611 | |||
612 | +static bool check_recv(QTestState *qts, uint64_t base_addr) | ||
613 | +{ | ||
614 | + uint8_t st, fif_ctl, rxf_ctl, rxf_sts; | ||
615 | + bool fifo; | ||
616 | + | ||
617 | + st = qtest_readb(qts, base_addr + OFFSET_ST); | ||
618 | + choose_bank(qts, base_addr, 0); | ||
619 | + fif_ctl = qtest_readb(qts, base_addr + OFFSET_FIF_CTL); | ||
620 | + fifo = fif_ctl & FIF_CTL_FIFO_EN; | ||
621 | + if (!fifo) { | ||
622 | + return st == (ST_MODE | ST_SDAST); | ||
623 | + } | ||
624 | + | ||
625 | + choose_bank(qts, base_addr, 1); | ||
626 | + rxf_ctl = qtest_readb(qts, base_addr + OFFSET_RXF_CTL); | ||
627 | + rxf_sts = qtest_readb(qts, base_addr + OFFSET_RXF_STS); | ||
628 | + | ||
629 | + if ((rxf_ctl & RXF_CTL_THR_RXIE) && RXF_STS_RX_BYTES(rxf_sts) < 16) { | ||
630 | + return st == ST_MODE; | ||
631 | + } else { | ||
632 | + return st == (ST_MODE | ST_SDAST); | ||
633 | + } | ||
634 | +} | ||
635 | + | ||
636 | static uint8_t recv_byte(QTestState *qts, uint64_t base_addr) | ||
637 | { | ||
638 | - g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_ST), ==, | ||
639 | - ST_MODE | ST_SDAST); | ||
640 | + g_assert_true(check_recv(qts, base_addr)); | ||
641 | return qtest_readb(qts, base_addr + OFFSET_SDA); | ||
642 | } | ||
643 | |||
644 | @@ -XXX,XX +XXX,XX @@ static void send_address(QTestState *qts, uint64_t base_addr, uint8_t addr, | ||
645 | qtest_writeb(qts, base_addr + OFFSET_ST, ST_STASTR); | ||
646 | st = qtest_readb(qts, base_addr + OFFSET_ST); | ||
647 | if (recv) { | ||
648 | - g_assert_cmphex(st, ==, ST_MODE | ST_SDAST); | ||
649 | + g_assert_true(check_recv(qts, base_addr)); | ||
650 | } else { | ||
651 | g_assert_cmphex(st, ==, ST_MODE | ST_XMIT | ST_SDAST); | ||
652 | } | ||
653 | @@ -XXX,XX +XXX,XX @@ static void send_nack(QTestState *qts, uint64_t base_addr) | ||
654 | qtest_writeb(qts, base_addr + OFFSET_CTL1, ctl1); | ||
655 | } | ||
656 | |||
657 | +static void start_fifo_mode(QTestState *qts, uint64_t base_addr) | ||
658 | +{ | ||
659 | + choose_bank(qts, base_addr, 0); | ||
660 | + qtest_writeb(qts, base_addr + OFFSET_FIF_CTL, FIF_CTL_FIFO_EN); | ||
661 | + g_assert_true(qtest_readb(qts, base_addr + OFFSET_FIF_CTL) & | ||
662 | + FIF_CTL_FIFO_EN); | ||
663 | + choose_bank(qts, base_addr, 1); | ||
664 | + qtest_writeb(qts, base_addr + OFFSET_FIF_CTS, | ||
665 | + FIF_CTS_CLR_FIFO | FIF_CTS_RFTE_IE); | ||
666 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_FIF_CTS), ==, | ||
667 | + FIF_CTS_RFTE_IE); | ||
668 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_TXF_STS), ==, 0); | ||
669 | + g_assert_cmphex(qtest_readb(qts, base_addr + OFFSET_RXF_STS), ==, 0); | ||
670 | +} | ||
671 | + | ||
672 | +static void start_recv_fifo(QTestState *qts, uint64_t base_addr, uint8_t bytes) | ||
673 | +{ | ||
674 | + choose_bank(qts, base_addr, 1); | ||
675 | + qtest_writeb(qts, base_addr + OFFSET_TXF_CTL, 0); | ||
676 | + qtest_writeb(qts, base_addr + OFFSET_RXF_CTL, | ||
677 | + RXF_CTL_THR_RXIE | RXF_CTL_LAST | bytes); | ||
678 | +} | ||
679 | + | ||
680 | /* Check the SMBus's status is set correctly when disabled. */ | ||
681 | static void test_disable_bus(gconstpointer data) | ||
682 | { | ||
683 | @@ -XXX,XX +XXX,XX @@ static void test_single_mode(gconstpointer data) | ||
684 | qtest_quit(qts); | ||
685 | } | ||
686 | |||
687 | +/* Check the SMBus can send and receive bytes in FIFO mode. */ | ||
688 | +static void test_fifo_mode(gconstpointer data) | ||
689 | +{ | ||
690 | + intptr_t index = (intptr_t)data; | ||
691 | + uint64_t base_addr = SMBUS_ADDR(index); | ||
692 | + int irq = SMBUS_IRQ(index); | ||
693 | + uint8_t value = 0x60; | ||
694 | + QTestState *qts = qtest_init("-machine npcm750-evb"); | ||
695 | + | ||
696 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
697 | + enable_bus(qts, base_addr); | ||
698 | + start_fifo_mode(qts, base_addr); | ||
699 | + g_assert_false(qtest_get_irq(qts, irq)); | ||
700 | + | ||
701 | + /* Sending */ | ||
702 | + start_transfer(qts, base_addr); | ||
703 | + send_address(qts, base_addr, EVB_DEVICE_ADDR, false, true); | ||
704 | + choose_bank(qts, base_addr, 1); | ||
705 | + g_assert_true(qtest_readb(qts, base_addr + OFFSET_FIF_CTS) & | ||
706 | + FIF_CTS_RXF_TXE); | ||
707 | + qtest_writeb(qts, base_addr + OFFSET_TXF_CTL, TXF_CTL_THR_TXIE); | ||
708 | + send_byte(qts, base_addr, TMP105_REG_CONFIG); | ||
709 | + send_byte(qts, base_addr, value); | ||
710 | + g_assert_true(qtest_readb(qts, base_addr + OFFSET_FIF_CTS) & | ||
711 | + FIF_CTS_RXF_TXE); | ||
712 | + g_assert_true(qtest_readb(qts, base_addr + OFFSET_TXF_STS) & | ||
713 | + TXF_STS_TX_THST); | ||
714 | + g_assert_cmpuint(TXF_STS_TX_BYTES( | ||
715 | + qtest_readb(qts, base_addr + OFFSET_TXF_STS)), ==, 0); | ||
716 | + g_assert_true(qtest_get_irq(qts, irq)); | ||
717 | + stop_transfer(qts, base_addr); | ||
718 | + check_stopped(qts, base_addr); | ||
719 | + | ||
720 | + /* Receiving */ | ||
721 | + start_fifo_mode(qts, base_addr); | ||
722 | + start_transfer(qts, base_addr); | ||
723 | + send_address(qts, base_addr, EVB_DEVICE_ADDR, false, true); | ||
724 | + send_byte(qts, base_addr, TMP105_REG_CONFIG); | ||
725 | + start_transfer(qts, base_addr); | ||
726 | + qtest_writeb(qts, base_addr + OFFSET_FIF_CTS, FIF_CTS_RXF_TXE); | ||
727 | + start_recv_fifo(qts, base_addr, 1); | ||
728 | + send_address(qts, base_addr, EVB_DEVICE_ADDR, true, true); | ||
729 | + g_assert_false(qtest_readb(qts, base_addr + OFFSET_FIF_CTS) & | ||
730 | + FIF_CTS_RXF_TXE); | ||
731 | + g_assert_true(qtest_readb(qts, base_addr + OFFSET_RXF_STS) & | ||
732 | + RXF_STS_RX_THST); | ||
733 | + g_assert_cmpuint(RXF_STS_RX_BYTES( | ||
734 | + qtest_readb(qts, base_addr + OFFSET_RXF_STS)), ==, 1); | ||
735 | + send_nack(qts, base_addr); | ||
736 | + stop_transfer(qts, base_addr); | ||
737 | + check_running(qts, base_addr); | ||
738 | + g_assert_cmphex(recv_byte(qts, base_addr), ==, value); | ||
739 | + g_assert_cmpuint(RXF_STS_RX_BYTES( | ||
740 | + qtest_readb(qts, base_addr + OFFSET_RXF_STS)), ==, 0); | ||
741 | + check_stopped(qts, base_addr); | ||
742 | + qtest_quit(qts); | ||
743 | +} | ||
744 | + | ||
745 | static void smbus_add_test(const char *name, int index, GTestDataFunc fn) | ||
746 | { | ||
747 | g_autofree char *full_name = g_strdup_printf( | ||
748 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | ||
749 | |||
750 | for (i = 0; i < ARRAY_SIZE(evb_bus_list); ++i) { | ||
751 | add_test(single_mode, evb_bus_list[i]); | ||
752 | + add_test(fifo_mode, evb_bus_list[i]); | ||
76 | } | 753 | } |
77 | 754 | ||
78 | - DPRINTF("Clock = %d) = %d\n", clock, freq); | 755 | return g_test_run(); |
79 | + DPRINTF("Clock = %d) = %u\n", clock, freq); | 756 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events |
80 | |||
81 | return freq; | ||
82 | } | ||
83 | diff --git a/hw/misc/imx_ccm.c b/hw/misc/imx_ccm.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | 757 | index XXXXXXX..XXXXXXX 100644 |
85 | --- a/hw/misc/imx_ccm.c | 758 | --- a/hw/i2c/trace-events |
86 | +++ b/hw/misc/imx_ccm.c | 759 | +++ b/hw/i2c/trace-events |
87 | @@ -XXX,XX +XXX,XX @@ uint32_t imx_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | 760 | @@ -XXX,XX +XXX,XX @@ npcm7xx_smbus_send_byte(const char *id, uint8_t value, int success) "%s send byt |
88 | freq = klass->get_clock_frequency(dev, clock); | 761 | npcm7xx_smbus_recv_byte(const char *id, uint8_t value) "%s recv byte: 0x%02x" |
89 | } | 762 | npcm7xx_smbus_stop(const char *id) "%s stopping" |
90 | 763 | npcm7xx_smbus_nack(const char *id) "%s nacking" | |
91 | - DPRINTF("(clock = %d) = %d\n", clock, freq); | 764 | +npcm7xx_smbus_recv_fifo(const char *id, uint8_t received, uint8_t expected) "%s recv fifo: received %u, expected %u" |
92 | + DPRINTF("(clock = %d) = %u\n", clock, freq); | ||
93 | |||
94 | return freq; | ||
95 | } | ||
96 | @@ -XXX,XX +XXX,XX @@ uint32_t imx_ccm_calc_pll(uint32_t pllreg, uint32_t base_freq) | ||
97 | freq = ((2 * (base_freq >> 10) * (mfi * mfd + mfn)) / | ||
98 | (mfd * pd)) << 10; | ||
99 | |||
100 | - DPRINTF("(pllreg = 0x%08x, base_freq = %d) = %d\n", pllreg, base_freq, | ||
101 | + DPRINTF("(pllreg = 0x%08x, base_freq = %u) = %d\n", pllreg, base_freq, | ||
102 | freq); | ||
103 | |||
104 | return freq; | ||
105 | -- | 765 | -- |
106 | 2.20.1 | 766 | 2.20.1 |
107 | 767 | ||
108 | 768 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | From: Luc Michel <luc@lmichel.fr> |
---|---|---|---|
2 | 2 | ||
3 | Reviewed-by: Francisco Iglesias <francisco.iglesias@xilinx.com> | 3 | Also add Damien as a reviewer. |
4 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 4 | |
5 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | 5 | Signed-off-by: Luc Michel <luc@lmichel.fr> |
6 | Message-id: 1605728926-352690-5-git-send-email-fnu.vikram@xilinx.com | 6 | Acked-by: Damien Hedde <damien.hedde@greensocs.com> |
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20210211085318.2507-1-luc@lmichel.fr | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 10 | --- |
9 | MAINTAINERS | 8 ++++++++ | 11 | MAINTAINERS | 11 +++++++++++ |
10 | 1 file changed, 8 insertions(+) | 12 | 1 file changed, 11 insertions(+) |
11 | 13 | ||
12 | diff --git a/MAINTAINERS b/MAINTAINERS | 14 | diff --git a/MAINTAINERS b/MAINTAINERS |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/MAINTAINERS | 16 | --- a/MAINTAINERS |
15 | +++ b/MAINTAINERS | 17 | +++ b/MAINTAINERS |
16 | @@ -XXX,XX +XXX,XX @@ F: hw/net/opencores_eth.c | 18 | @@ -XXX,XX +XXX,XX @@ F: pc-bios/opensbi-* |
17 | 19 | F: .gitlab-ci.d/opensbi.yml | |
18 | Devices | 20 | F: .gitlab-ci.d/opensbi/ |
19 | ------- | 21 | |
20 | +Xilinx CAN | 22 | +Clock framework |
21 | +M: Vikram Garhwal <fnu.vikram@xilinx.com> | 23 | +M: Luc Michel <luc@lmichel.fr> |
22 | +M: Francisco Iglesias <francisco.iglesias@xilinx.com> | 24 | +R: Damien Hedde <damien.hedde@greensocs.com> |
23 | +S: Maintained | 25 | +S: Maintained |
24 | +F: hw/net/can/xlnx-* | 26 | +F: include/hw/clock.h |
25 | +F: include/hw/net/xlnx-* | 27 | +F: include/hw/qdev-clock.h |
26 | +F: tests/qtest/xlnx-can-test* | 28 | +F: hw/core/clock.c |
29 | +F: hw/core/clock-vmstate.c | ||
30 | +F: hw/core/qdev-clock.c | ||
31 | +F: docs/devel/clocks.rst | ||
27 | + | 32 | + |
28 | EDU | 33 | Usermode Emulation |
29 | M: Jiri Slaby <jslaby@suse.cz> | 34 | ------------------ |
30 | S: Maintained | 35 | Overall usermode emulation |
31 | -- | 36 | -- |
32 | 2.20.1 | 37 | 2.20.1 |
33 | 38 | ||
34 | 39 | diff view generated by jsdifflib |
1 | From: Vikram Garhwal <fnu.vikram@xilinx.com> | 1 | From: Doug Evans <dje@google.com> |
---|---|---|---|
2 | 2 | ||
3 | The Xilinx ZynqMP CAN controller is developed based on SocketCAN, QEMU CAN bus | 3 | This is a 10/100 ethernet device that has several features. |
4 | implementation. Bus connection and socketCAN connection for each CAN module | 4 | Only the ones needed by the Linux driver have been implemented. |
5 | can be set through command lines. | 5 | See npcm7xx_emc.c for a list of unimplemented features. |
6 | 6 | ||
7 | Example for using single CAN: | 7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> |
8 | -object can-bus,id=canbus0 \ | 8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> |
9 | -machine xlnx-zcu102.canbus0=canbus0 \ | ||
10 | -object can-host-socketcan,id=socketcan0,if=vcan0,canbus=canbus0 | ||
11 | |||
12 | Example for connecting both CAN to same virtual CAN on host machine: | ||
13 | -object can-bus,id=canbus0 -object can-bus,id=canbus1 \ | ||
14 | -machine xlnx-zcu102.canbus0=canbus0 \ | ||
15 | -machine xlnx-zcu102.canbus1=canbus1 \ | ||
16 | -object can-host-socketcan,id=socketcan0,if=vcan0,canbus=canbus0 \ | ||
17 | -object can-host-socketcan,id=socketcan1,if=vcan0,canbus=canbus1 | ||
18 | |||
19 | To create virtual CAN on the host machine, please check the QEMU CAN docs: | ||
20 | https://github.com/qemu/qemu/blob/master/docs/can.txt | ||
21 | |||
22 | Signed-off-by: Vikram Garhwal <fnu.vikram@xilinx.com> | ||
23 | Message-id: 1605728926-352690-2-git-send-email-fnu.vikram@xilinx.com | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Signed-off-by: Doug Evans <dje@google.com> | ||
11 | Message-id: 20210213002520.1374134-2-dje@google.com | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
26 | --- | 13 | --- |
27 | meson.build | 1 + | 14 | include/hw/net/npcm7xx_emc.h | 286 ++++++++++++ |
28 | hw/net/can/trace.h | 1 + | 15 | hw/net/npcm7xx_emc.c | 857 +++++++++++++++++++++++++++++++++++ |
29 | include/hw/net/xlnx-zynqmp-can.h | 78 ++ | 16 | hw/net/meson.build | 1 + |
30 | hw/net/can/xlnx-zynqmp-can.c | 1161 ++++++++++++++++++++++++++++++ | 17 | hw/net/trace-events | 17 + |
31 | hw/Kconfig | 1 + | 18 | 4 files changed, 1161 insertions(+) |
32 | hw/net/can/meson.build | 1 + | 19 | create mode 100644 include/hw/net/npcm7xx_emc.h |
33 | hw/net/can/trace-events | 9 + | 20 | create mode 100644 hw/net/npcm7xx_emc.c |
34 | 7 files changed, 1252 insertions(+) | ||
35 | create mode 100644 hw/net/can/trace.h | ||
36 | create mode 100644 include/hw/net/xlnx-zynqmp-can.h | ||
37 | create mode 100644 hw/net/can/xlnx-zynqmp-can.c | ||
38 | create mode 100644 hw/net/can/trace-events | ||
39 | 21 | ||
40 | diff --git a/meson.build b/meson.build | 22 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h |
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/meson.build | ||
43 | +++ b/meson.build | ||
44 | @@ -XXX,XX +XXX,XX @@ if have_system | ||
45 | 'hw/misc', | ||
46 | 'hw/misc/macio', | ||
47 | 'hw/net', | ||
48 | + 'hw/net/can', | ||
49 | 'hw/nvram', | ||
50 | 'hw/pci', | ||
51 | 'hw/pci-host', | ||
52 | diff --git a/hw/net/can/trace.h b/hw/net/can/trace.h | ||
53 | new file mode 100644 | 23 | new file mode 100644 |
54 | index XXXXXXX..XXXXXXX | 24 | index XXXXXXX..XXXXXXX |
55 | --- /dev/null | 25 | --- /dev/null |
56 | +++ b/hw/net/can/trace.h | 26 | +++ b/include/hw/net/npcm7xx_emc.h |
57 | @@ -0,0 +1 @@ | 27 | @@ -XXX,XX +XXX,XX @@ |
58 | +#include "trace/trace-hw_net_can.h" | 28 | +/* |
59 | diff --git a/include/hw/net/xlnx-zynqmp-can.h b/include/hw/net/xlnx-zynqmp-can.h | 29 | + * Nuvoton NPCM7xx EMC Module |
30 | + * | ||
31 | + * Copyright 2020 Google LLC | ||
32 | + * | ||
33 | + * This program is free software; you can redistribute it and/or modify it | ||
34 | + * under the terms of the GNU General Public License as published by the | ||
35 | + * Free Software Foundation; either version 2 of the License, or | ||
36 | + * (at your option) any later version. | ||
37 | + * | ||
38 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
39 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
40 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
41 | + * for more details. | ||
42 | + */ | ||
43 | + | ||
44 | +#ifndef NPCM7XX_EMC_H | ||
45 | +#define NPCM7XX_EMC_H | ||
46 | + | ||
47 | +#include "hw/irq.h" | ||
48 | +#include "hw/sysbus.h" | ||
49 | +#include "net/net.h" | ||
50 | + | ||
51 | +/* 32-bit register indices. */ | ||
52 | +enum NPCM7xxPWMRegister { | ||
53 | + /* Control registers. */ | ||
54 | + REG_CAMCMR, | ||
55 | + REG_CAMEN, | ||
56 | + | ||
57 | + /* There are 16 CAMn[ML] registers. */ | ||
58 | + REG_CAMM_BASE, | ||
59 | + REG_CAML_BASE, | ||
60 | + REG_CAMML_LAST = 0x21, | ||
61 | + | ||
62 | + REG_TXDLSA = 0x22, | ||
63 | + REG_RXDLSA, | ||
64 | + REG_MCMDR, | ||
65 | + REG_MIID, | ||
66 | + REG_MIIDA, | ||
67 | + REG_FFTCR, | ||
68 | + REG_TSDR, | ||
69 | + REG_RSDR, | ||
70 | + REG_DMARFC, | ||
71 | + REG_MIEN, | ||
72 | + | ||
73 | + /* Status registers. */ | ||
74 | + REG_MISTA, | ||
75 | + REG_MGSTA, | ||
76 | + REG_MPCNT, | ||
77 | + REG_MRPC, | ||
78 | + REG_MRPCC, | ||
79 | + REG_MREPC, | ||
80 | + REG_DMARFS, | ||
81 | + REG_CTXDSA, | ||
82 | + REG_CTXBSA, | ||
83 | + REG_CRXDSA, | ||
84 | + REG_CRXBSA, | ||
85 | + | ||
86 | + NPCM7XX_NUM_EMC_REGS, | ||
87 | +}; | ||
88 | + | ||
89 | +/* REG_CAMCMR fields */ | ||
90 | +/* Enable CAM Compare */ | ||
91 | +#define REG_CAMCMR_ECMP (1 << 4) | ||
92 | +/* Complement CAM Compare */ | ||
93 | +#define REG_CAMCMR_CCAM (1 << 3) | ||
94 | +/* Accept Broadcast Packet */ | ||
95 | +#define REG_CAMCMR_ABP (1 << 2) | ||
96 | +/* Accept Multicast Packet */ | ||
97 | +#define REG_CAMCMR_AMP (1 << 1) | ||
98 | +/* Accept Unicast Packet */ | ||
99 | +#define REG_CAMCMR_AUP (1 << 0) | ||
100 | + | ||
101 | +/* REG_MCMDR fields */ | ||
102 | +/* Software Reset */ | ||
103 | +#define REG_MCMDR_SWR (1 << 24) | ||
104 | +/* Internal Loopback Select */ | ||
105 | +#define REG_MCMDR_LBK (1 << 21) | ||
106 | +/* Operation Mode Select */ | ||
107 | +#define REG_MCMDR_OPMOD (1 << 20) | ||
108 | +/* Enable MDC Clock Generation */ | ||
109 | +#define REG_MCMDR_ENMDC (1 << 19) | ||
110 | +/* Full-Duplex Mode Select */ | ||
111 | +#define REG_MCMDR_FDUP (1 << 18) | ||
112 | +/* Enable SQE Checking */ | ||
113 | +#define REG_MCMDR_ENSEQ (1 << 17) | ||
114 | +/* Send PAUSE Frame */ | ||
115 | +#define REG_MCMDR_SDPZ (1 << 16) | ||
116 | +/* No Defer */ | ||
117 | +#define REG_MCMDR_NDEF (1 << 9) | ||
118 | +/* Frame Transmission On */ | ||
119 | +#define REG_MCMDR_TXON (1 << 8) | ||
120 | +/* Strip CRC Checksum */ | ||
121 | +#define REG_MCMDR_SPCRC (1 << 5) | ||
122 | +/* Accept CRC Error Packet */ | ||
123 | +#define REG_MCMDR_AEP (1 << 4) | ||
124 | +/* Accept Control Packet */ | ||
125 | +#define REG_MCMDR_ACP (1 << 3) | ||
126 | +/* Accept Runt Packet */ | ||
127 | +#define REG_MCMDR_ARP (1 << 2) | ||
128 | +/* Accept Long Packet */ | ||
129 | +#define REG_MCMDR_ALP (1 << 1) | ||
130 | +/* Frame Reception On */ | ||
131 | +#define REG_MCMDR_RXON (1 << 0) | ||
132 | + | ||
133 | +/* REG_MIEN fields */ | ||
134 | +/* Enable Transmit Descriptor Unavailable Interrupt */ | ||
135 | +#define REG_MIEN_ENTDU (1 << 23) | ||
136 | +/* Enable Transmit Completion Interrupt */ | ||
137 | +#define REG_MIEN_ENTXCP (1 << 18) | ||
138 | +/* Enable Transmit Interrupt */ | ||
139 | +#define REG_MIEN_ENTXINTR (1 << 16) | ||
140 | +/* Enable Receive Descriptor Unavailable Interrupt */ | ||
141 | +#define REG_MIEN_ENRDU (1 << 10) | ||
142 | +/* Enable Receive Good Interrupt */ | ||
143 | +#define REG_MIEN_ENRXGD (1 << 4) | ||
144 | +/* Enable Receive Interrupt */ | ||
145 | +#define REG_MIEN_ENRXINTR (1 << 0) | ||
146 | + | ||
147 | +/* REG_MISTA fields */ | ||
148 | +/* TODO: Add error fields and support simulated errors? */ | ||
149 | +/* Transmit Bus Error Interrupt */ | ||
150 | +#define REG_MISTA_TXBERR (1 << 24) | ||
151 | +/* Transmit Descriptor Unavailable Interrupt */ | ||
152 | +#define REG_MISTA_TDU (1 << 23) | ||
153 | +/* Transmit Completion Interrupt */ | ||
154 | +#define REG_MISTA_TXCP (1 << 18) | ||
155 | +/* Transmit Interrupt */ | ||
156 | +#define REG_MISTA_TXINTR (1 << 16) | ||
157 | +/* Receive Bus Error Interrupt */ | ||
158 | +#define REG_MISTA_RXBERR (1 << 11) | ||
159 | +/* Receive Descriptor Unavailable Interrupt */ | ||
160 | +#define REG_MISTA_RDU (1 << 10) | ||
161 | +/* DMA Early Notification Interrupt */ | ||
162 | +#define REG_MISTA_DENI (1 << 9) | ||
163 | +/* Maximum Frame Length Interrupt */ | ||
164 | +#define REG_MISTA_DFOI (1 << 8) | ||
165 | +/* Receive Good Interrupt */ | ||
166 | +#define REG_MISTA_RXGD (1 << 4) | ||
167 | +/* Packet Too Long Interrupt */ | ||
168 | +#define REG_MISTA_PTLE (1 << 3) | ||
169 | +/* Receive Interrupt */ | ||
170 | +#define REG_MISTA_RXINTR (1 << 0) | ||
171 | + | ||
172 | +/* REG_MGSTA fields */ | ||
173 | +/* Transmission Halted */ | ||
174 | +#define REG_MGSTA_TXHA (1 << 11) | ||
175 | +/* Receive Halted */ | ||
176 | +#define REG_MGSTA_RXHA (1 << 11) | ||
177 | + | ||
178 | +/* REG_DMARFC fields */ | ||
179 | +/* Maximum Receive Frame Length */ | ||
180 | +#define REG_DMARFC_RXMS(word) extract32((word), 0, 16) | ||
181 | + | ||
182 | +/* REG MIIDA fields */ | ||
183 | +/* Busy Bit */ | ||
184 | +#define REG_MIIDA_BUSY (1 << 17) | ||
185 | + | ||
186 | +/* Transmit and receive descriptors */ | ||
187 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; | ||
188 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; | ||
189 | + | ||
190 | +struct NPCM7xxEMCTxDesc { | ||
191 | + uint32_t flags; | ||
192 | + uint32_t txbsa; | ||
193 | + uint32_t status_and_length; | ||
194 | + uint32_t ntxdsa; | ||
195 | +}; | ||
196 | + | ||
197 | +struct NPCM7xxEMCRxDesc { | ||
198 | + uint32_t status_and_length; | ||
199 | + uint32_t rxbsa; | ||
200 | + uint32_t reserved; | ||
201 | + uint32_t nrxdsa; | ||
202 | +}; | ||
203 | + | ||
204 | +/* NPCM7xxEMCTxDesc.flags values */ | ||
205 | +/* Owner: 0 = cpu, 1 = emc */ | ||
206 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | ||
207 | +/* Transmit interrupt enable */ | ||
208 | +#define TX_DESC_FLAG_INTEN (1 << 2) | ||
209 | +/* CRC append */ | ||
210 | +#define TX_DESC_FLAG_CRCAPP (1 << 1) | ||
211 | +/* Padding enable */ | ||
212 | +#define TX_DESC_FLAG_PADEN (1 << 0) | ||
213 | + | ||
214 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | ||
215 | +/* Collision count */ | ||
216 | +#define TX_DESC_STATUS_CCNT_SHIFT 28 | ||
217 | +#define TX_DESC_STATUS_CCNT_BITSIZE 4 | ||
218 | +/* SQE error */ | ||
219 | +#define TX_DESC_STATUS_SQE (1 << 26) | ||
220 | +/* Transmission paused */ | ||
221 | +#define TX_DESC_STATUS_PAU (1 << 25) | ||
222 | +/* P transmission halted */ | ||
223 | +#define TX_DESC_STATUS_TXHA (1 << 24) | ||
224 | +/* Late collision */ | ||
225 | +#define TX_DESC_STATUS_LC (1 << 23) | ||
226 | +/* Transmission abort */ | ||
227 | +#define TX_DESC_STATUS_TXABT (1 << 22) | ||
228 | +/* No carrier sense */ | ||
229 | +#define TX_DESC_STATUS_NCS (1 << 21) | ||
230 | +/* Defer exceed */ | ||
231 | +#define TX_DESC_STATUS_EXDEF (1 << 20) | ||
232 | +/* Transmission complete */ | ||
233 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
234 | +/* Transmission deferred */ | ||
235 | +#define TX_DESC_STATUS_DEF (1 << 17) | ||
236 | +/* Transmit interrupt */ | ||
237 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
238 | + | ||
239 | +#define TX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
240 | + | ||
241 | +/* Transmit buffer start address */ | ||
242 | +#define TX_DESC_TXBSA(word) ((uint32_t) (word) & ~3u) | ||
243 | + | ||
244 | +/* Next transmit descriptor start address */ | ||
245 | +#define TX_DESC_NTXDSA(word) ((uint32_t) (word) & ~3u) | ||
246 | + | ||
247 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
248 | +/* Owner: 0b00 = cpu, 0b01 = undefined, 0b10 = emc, 0b11 = undefined */ | ||
249 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
250 | +#define RX_DESC_STATUS_OWNER_BITSIZE 2 | ||
251 | +#define RX_DESC_STATUS_OWNER_MASK (3 << RX_DESC_STATUS_OWNER_SHIFT) | ||
252 | +/* Runt packet */ | ||
253 | +#define RX_DESC_STATUS_RP (1 << 22) | ||
254 | +/* Alignment error */ | ||
255 | +#define RX_DESC_STATUS_ALIE (1 << 21) | ||
256 | +/* Frame reception complete */ | ||
257 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
258 | +/* Packet too long */ | ||
259 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
260 | +/* CRC error */ | ||
261 | +#define RX_DESC_STATUS_CRCE (1 << 17) | ||
262 | +/* Receive interrupt */ | ||
263 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
264 | + | ||
265 | +#define RX_DESC_PKT_LEN(word) extract32((word), 0, 16) | ||
266 | + | ||
267 | +/* Receive buffer start address */ | ||
268 | +#define RX_DESC_RXBSA(word) ((uint32_t) (word) & ~3u) | ||
269 | + | ||
270 | +/* Next receive descriptor start address */ | ||
271 | +#define RX_DESC_NRXDSA(word) ((uint32_t) (word) & ~3u) | ||
272 | + | ||
273 | +/* Minimum packet length, when TX_DESC_FLAG_PADEN is set. */ | ||
274 | +#define MIN_PACKET_LENGTH 64 | ||
275 | + | ||
276 | +struct NPCM7xxEMCState { | ||
277 | + /*< private >*/ | ||
278 | + SysBusDevice parent; | ||
279 | + /*< public >*/ | ||
280 | + | ||
281 | + MemoryRegion iomem; | ||
282 | + | ||
283 | + qemu_irq tx_irq; | ||
284 | + qemu_irq rx_irq; | ||
285 | + | ||
286 | + NICState *nic; | ||
287 | + NICConf conf; | ||
288 | + | ||
289 | + /* 0 or 1, for log messages */ | ||
290 | + uint8_t emc_num; | ||
291 | + | ||
292 | + uint32_t regs[NPCM7XX_NUM_EMC_REGS]; | ||
293 | + | ||
294 | + /* | ||
295 | + * tx is active. Set to true by TSDR and then switches off when out of | ||
296 | + * descriptors. If the TXON bit in REG_MCMDR is off then this is off. | ||
297 | + */ | ||
298 | + bool tx_active; | ||
299 | + | ||
300 | + /* | ||
301 | + * rx is active. Set to true by RSDR and then switches off when out of | ||
302 | + * descriptors. If the RXON bit in REG_MCMDR is off then this is off. | ||
303 | + */ | ||
304 | + bool rx_active; | ||
305 | +}; | ||
306 | + | ||
307 | +typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
308 | + | ||
309 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
310 | +#define NPCM7XX_EMC(obj) \ | ||
311 | + OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
312 | + | ||
313 | +#endif /* NPCM7XX_EMC_H */ | ||
314 | diff --git a/hw/net/npcm7xx_emc.c b/hw/net/npcm7xx_emc.c | ||
60 | new file mode 100644 | 315 | new file mode 100644 |
61 | index XXXXXXX..XXXXXXX | 316 | index XXXXXXX..XXXXXXX |
62 | --- /dev/null | 317 | --- /dev/null |
63 | +++ b/include/hw/net/xlnx-zynqmp-can.h | 318 | +++ b/hw/net/npcm7xx_emc.c |
64 | @@ -XXX,XX +XXX,XX @@ | 319 | @@ -XXX,XX +XXX,XX @@ |
65 | +/* | 320 | +/* |
66 | + * QEMU model of the Xilinx ZynqMP CAN controller. | 321 | + * Nuvoton NPCM7xx EMC Module |
67 | + * | 322 | + * |
68 | + * Copyright (c) 2020 Xilinx Inc. | 323 | + * Copyright 2020 Google LLC |
69 | + * | 324 | + * |
70 | + * Written-by: Vikram Garhwal<fnu.vikram@xilinx.com> | 325 | + * This program is free software; you can redistribute it and/or modify it |
326 | + * under the terms of the GNU General Public License as published by the | ||
327 | + * Free Software Foundation; either version 2 of the License, or | ||
328 | + * (at your option) any later version. | ||
71 | + * | 329 | + * |
72 | + * Based on QEMU CAN Device emulation implemented by Jin Yang, Deniz Eren and | 330 | + * This program is distributed in the hope that it will be useful, but WITHOUT |
73 | + * Pavel Pisa. | 331 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
332 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
333 | + * for more details. | ||
74 | + * | 334 | + * |
75 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | 335 | + * Unsupported/unimplemented features: |
76 | + * of this software and associated documentation files (the "Software"), to deal | 336 | + * - MCMDR.FDUP (full duplex) is ignored, half duplex is not supported |
77 | + * in the Software without restriction, including without limitation the rights | 337 | + * - Only CAM0 is supported, CAM[1-15] are not |
78 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 338 | + * - writes to CAMEN.[1-15] are ignored, these bits always read as zeroes |
79 | + * copies of the Software, and to permit persons to whom the Software is | 339 | + * - MII is not implemented, MIIDA.BUSY and MIID always return zero |
80 | + * furnished to do so, subject to the following conditions: | 340 | + * - MCMDR.LBK is not implemented |
81 | + * | 341 | + * - MCMDR.{OPMOD,ENSQE,AEP,ARP} are not supported |
82 | + * The above copyright notice and this permission notice shall be included in | 342 | + * - H/W FIFOs are not supported, MCMDR.FFTCR is ignored |
83 | + * all copies or substantial portions of the Software. | 343 | + * - MGSTA.SQE is not supported |
84 | + * | 344 | + * - pause and control frames are not implemented |
85 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 345 | + * - MGSTA.CCNT is not supported |
86 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 346 | + * - MPCNT, DMARFS are not implemented |
87 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
88 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
89 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
90 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
91 | + * THE SOFTWARE. | ||
92 | + */ | 347 | + */ |
93 | + | 348 | + |
94 | +#ifndef XLNX_ZYNQMP_CAN_H | 349 | +#include "qemu/osdep.h" |
95 | +#define XLNX_ZYNQMP_CAN_H | 350 | + |
96 | + | 351 | +/* For crc32 */ |
97 | +#include "hw/register.h" | 352 | +#include <zlib.h> |
98 | +#include "net/can_emu.h" | 353 | + |
99 | +#include "net/can_host.h" | 354 | +#include "qemu-common.h" |
100 | +#include "qemu/fifo32.h" | 355 | +#include "hw/irq.h" |
101 | +#include "hw/ptimer.h" | ||
102 | +#include "hw/qdev-clock.h" | 356 | +#include "hw/qdev-clock.h" |
103 | + | 357 | +#include "hw/qdev-properties.h" |
104 | +#define TYPE_XLNX_ZYNQMP_CAN "xlnx.zynqmp-can" | 358 | +#include "hw/net/npcm7xx_emc.h" |
105 | + | 359 | +#include "net/eth.h" |
106 | +#define XLNX_ZYNQMP_CAN(obj) \ | 360 | +#include "migration/vmstate.h" |
107 | + OBJECT_CHECK(XlnxZynqMPCANState, (obj), TYPE_XLNX_ZYNQMP_CAN) | 361 | +#include "qemu/bitops.h" |
108 | + | 362 | +#include "qemu/error-report.h" |
109 | +#define MAX_CAN_CTRLS 2 | 363 | +#include "qemu/log.h" |
110 | +#define XLNX_ZYNQMP_CAN_R_MAX (0x84 / 4) | 364 | +#include "qemu/module.h" |
111 | +#define MAILBOX_CAPACITY 64 | 365 | +#include "qemu/units.h" |
112 | +#define CAN_TIMER_MAX 0XFFFFUL | 366 | +#include "sysemu/dma.h" |
113 | +#define CAN_DEFAULT_CLOCK (24 * 1000 * 1000) | 367 | +#include "trace.h" |
114 | + | 368 | + |
115 | +/* Each CAN_FRAME will have 4 * 32bit size. */ | 369 | +#define CRC_LENGTH 4 |
116 | +#define CAN_FRAME_SIZE 4 | 370 | + |
117 | +#define RXFIFO_SIZE (MAILBOX_CAPACITY * CAN_FRAME_SIZE) | ||
118 | + | ||
119 | +typedef struct XlnxZynqMPCANState { | ||
120 | + SysBusDevice parent_obj; | ||
121 | + MemoryRegion iomem; | ||
122 | + | ||
123 | + qemu_irq irq; | ||
124 | + | ||
125 | + CanBusClientState bus_client; | ||
126 | + CanBusState *canbus; | ||
127 | + | ||
128 | + struct { | ||
129 | + uint32_t ext_clk_freq; | ||
130 | + } cfg; | ||
131 | + | ||
132 | + RegisterInfo reg_info[XLNX_ZYNQMP_CAN_R_MAX]; | ||
133 | + uint32_t regs[XLNX_ZYNQMP_CAN_R_MAX]; | ||
134 | + | ||
135 | + Fifo32 rx_fifo; | ||
136 | + Fifo32 tx_fifo; | ||
137 | + Fifo32 txhpb_fifo; | ||
138 | + | ||
139 | + ptimer_state *can_timer; | ||
140 | +} XlnxZynqMPCANState; | ||
141 | + | ||
142 | +#endif | ||
143 | diff --git a/hw/net/can/xlnx-zynqmp-can.c b/hw/net/can/xlnx-zynqmp-can.c | ||
144 | new file mode 100644 | ||
145 | index XXXXXXX..XXXXXXX | ||
146 | --- /dev/null | ||
147 | +++ b/hw/net/can/xlnx-zynqmp-can.c | ||
148 | @@ -XXX,XX +XXX,XX @@ | ||
149 | +/* | 371 | +/* |
150 | + * QEMU model of the Xilinx ZynqMP CAN controller. | 372 | + * The maximum size of a (layer 2) ethernet frame as defined by 802.3. |
151 | + * This implementation is based on the following datasheet: | 373 | + * 1518 = 6(dest macaddr) + 6(src macaddr) + 2(proto) + 4(crc) + 1500(payload) |
152 | + * https://www.xilinx.com/support/documentation/user_guides/ug1085-zynq-ultrascale-trm.pdf | 374 | + * This does not include an additional 4 for the vlan field (802.1q). |
153 | + * | ||
154 | + * Copyright (c) 2020 Xilinx Inc. | ||
155 | + * | ||
156 | + * Written-by: Vikram Garhwal<fnu.vikram@xilinx.com> | ||
157 | + * | ||
158 | + * Based on QEMU CAN Device emulation implemented by Jin Yang, Deniz Eren and | ||
159 | + * Pavel Pisa | ||
160 | + * | ||
161 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
162 | + * of this software and associated documentation files (the "Software"), to deal | ||
163 | + * in the Software without restriction, including without limitation the rights | ||
164 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
165 | + * copies of the Software, and to permit persons to whom the Software is | ||
166 | + * furnished to do so, subject to the following conditions: | ||
167 | + * | ||
168 | + * The above copyright notice and this permission notice shall be included in | ||
169 | + * all copies or substantial portions of the Software. | ||
170 | + * | ||
171 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
172 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
173 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
174 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
175 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
176 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
177 | + * THE SOFTWARE. | ||
178 | + */ | 375 | + */ |
179 | + | 376 | +#define MAX_ETH_FRAME_SIZE 1518 |
180 | +#include "qemu/osdep.h" | 377 | + |
181 | +#include "hw/sysbus.h" | 378 | +static const char *emc_reg_name(int regno) |
182 | +#include "hw/register.h" | 379 | +{ |
183 | +#include "hw/irq.h" | 380 | +#define REG(name) case REG_ ## name: return #name; |
184 | +#include "qapi/error.h" | 381 | + switch (regno) { |
185 | +#include "qemu/bitops.h" | 382 | + REG(CAMCMR) |
186 | +#include "qemu/log.h" | 383 | + REG(CAMEN) |
187 | +#include "qemu/cutils.h" | 384 | + REG(TXDLSA) |
188 | +#include "sysemu/sysemu.h" | 385 | + REG(RXDLSA) |
189 | +#include "migration/vmstate.h" | 386 | + REG(MCMDR) |
190 | +#include "hw/qdev-properties.h" | 387 | + REG(MIID) |
191 | +#include "net/can_emu.h" | 388 | + REG(MIIDA) |
192 | +#include "net/can_host.h" | 389 | + REG(FFTCR) |
193 | +#include "qemu/event_notifier.h" | 390 | + REG(TSDR) |
194 | +#include "qom/object_interfaces.h" | 391 | + REG(RSDR) |
195 | +#include "hw/net/xlnx-zynqmp-can.h" | 392 | + REG(DMARFC) |
196 | +#include "trace.h" | 393 | + REG(MIEN) |
197 | + | 394 | + REG(MISTA) |
198 | +#ifndef XLNX_ZYNQMP_CAN_ERR_DEBUG | 395 | + REG(MGSTA) |
199 | +#define XLNX_ZYNQMP_CAN_ERR_DEBUG 0 | 396 | + REG(MPCNT) |
200 | +#endif | 397 | + REG(MRPC) |
201 | + | 398 | + REG(MRPCC) |
202 | +#define MAX_DLC 8 | 399 | + REG(MREPC) |
203 | +#undef ERROR | 400 | + REG(DMARFS) |
204 | + | 401 | + REG(CTXDSA) |
205 | +REG32(SOFTWARE_RESET_REGISTER, 0x0) | 402 | + REG(CTXBSA) |
206 | + FIELD(SOFTWARE_RESET_REGISTER, CEN, 1, 1) | 403 | + REG(CRXDSA) |
207 | + FIELD(SOFTWARE_RESET_REGISTER, SRST, 0, 1) | 404 | + REG(CRXBSA) |
208 | +REG32(MODE_SELECT_REGISTER, 0x4) | 405 | + case REG_CAMM_BASE + 0: return "CAM0M"; |
209 | + FIELD(MODE_SELECT_REGISTER, SNOOP, 2, 1) | 406 | + case REG_CAML_BASE + 0: return "CAM0L"; |
210 | + FIELD(MODE_SELECT_REGISTER, LBACK, 1, 1) | 407 | + case REG_CAMM_BASE + 2 ... REG_CAMML_LAST: |
211 | + FIELD(MODE_SELECT_REGISTER, SLEEP, 0, 1) | 408 | + /* Only CAM0 is supported, fold the others into something simple. */ |
212 | +REG32(ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, 0x8) | 409 | + if (regno & 1) { |
213 | + FIELD(ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, BRP, 0, 8) | 410 | + return "CAM<n>L"; |
214 | +REG32(ARBITRATION_PHASE_BIT_TIMING_REGISTER, 0xc) | 411 | + } else { |
215 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, SJW, 7, 2) | 412 | + return "CAM<n>M"; |
216 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, TS2, 4, 3) | 413 | + } |
217 | + FIELD(ARBITRATION_PHASE_BIT_TIMING_REGISTER, TS1, 0, 4) | 414 | + default: return "UNKNOWN"; |
218 | +REG32(ERROR_COUNTER_REGISTER, 0x10) | 415 | + } |
219 | + FIELD(ERROR_COUNTER_REGISTER, REC, 8, 8) | 416 | +#undef REG |
220 | + FIELD(ERROR_COUNTER_REGISTER, TEC, 0, 8) | 417 | +} |
221 | +REG32(ERROR_STATUS_REGISTER, 0x14) | 418 | + |
222 | + FIELD(ERROR_STATUS_REGISTER, ACKER, 4, 1) | 419 | +static void emc_reset(NPCM7xxEMCState *emc) |
223 | + FIELD(ERROR_STATUS_REGISTER, BERR, 3, 1) | 420 | +{ |
224 | + FIELD(ERROR_STATUS_REGISTER, STER, 2, 1) | 421 | + trace_npcm7xx_emc_reset(emc->emc_num); |
225 | + FIELD(ERROR_STATUS_REGISTER, FMER, 1, 1) | 422 | + |
226 | + FIELD(ERROR_STATUS_REGISTER, CRCER, 0, 1) | 423 | + memset(&emc->regs[0], 0, sizeof(emc->regs)); |
227 | +REG32(STATUS_REGISTER, 0x18) | 424 | + |
228 | + FIELD(STATUS_REGISTER, SNOOP, 12, 1) | 425 | + /* These regs have non-zero reset values. */ |
229 | + FIELD(STATUS_REGISTER, ACFBSY, 11, 1) | 426 | + emc->regs[REG_TXDLSA] = 0xfffffffc; |
230 | + FIELD(STATUS_REGISTER, TXFLL, 10, 1) | 427 | + emc->regs[REG_RXDLSA] = 0xfffffffc; |
231 | + FIELD(STATUS_REGISTER, TXBFLL, 9, 1) | 428 | + emc->regs[REG_MIIDA] = 0x00900000; |
232 | + FIELD(STATUS_REGISTER, ESTAT, 7, 2) | 429 | + emc->regs[REG_FFTCR] = 0x0101; |
233 | + FIELD(STATUS_REGISTER, ERRWRN, 6, 1) | 430 | + emc->regs[REG_DMARFC] = 0x0800; |
234 | + FIELD(STATUS_REGISTER, BBSY, 5, 1) | 431 | + emc->regs[REG_MPCNT] = 0x7fff; |
235 | + FIELD(STATUS_REGISTER, BIDLE, 4, 1) | 432 | + |
236 | + FIELD(STATUS_REGISTER, NORMAL, 3, 1) | 433 | + emc->tx_active = false; |
237 | + FIELD(STATUS_REGISTER, SLEEP, 2, 1) | 434 | + emc->rx_active = false; |
238 | + FIELD(STATUS_REGISTER, LBACK, 1, 1) | 435 | +} |
239 | + FIELD(STATUS_REGISTER, CONFIG, 0, 1) | 436 | + |
240 | +REG32(INTERRUPT_STATUS_REGISTER, 0x1c) | 437 | +static void npcm7xx_emc_reset(DeviceState *dev) |
241 | + FIELD(INTERRUPT_STATUS_REGISTER, TXFEMP, 14, 1) | 438 | +{ |
242 | + FIELD(INTERRUPT_STATUS_REGISTER, TXFWMEMP, 13, 1) | 439 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); |
243 | + FIELD(INTERRUPT_STATUS_REGISTER, RXFWMFLL, 12, 1) | 440 | + emc_reset(emc); |
244 | + FIELD(INTERRUPT_STATUS_REGISTER, WKUP, 11, 1) | 441 | +} |
245 | + FIELD(INTERRUPT_STATUS_REGISTER, SLP, 10, 1) | 442 | + |
246 | + FIELD(INTERRUPT_STATUS_REGISTER, BSOFF, 9, 1) | 443 | +static void emc_soft_reset(NPCM7xxEMCState *emc) |
247 | + FIELD(INTERRUPT_STATUS_REGISTER, ERROR, 8, 1) | 444 | +{ |
248 | + FIELD(INTERRUPT_STATUS_REGISTER, RXNEMP, 7, 1) | 445 | + /* |
249 | + FIELD(INTERRUPT_STATUS_REGISTER, RXOFLW, 6, 1) | 446 | + * The docs say at least MCMDR.{LBK,OPMOD} bits are not changed during a |
250 | + FIELD(INTERRUPT_STATUS_REGISTER, RXUFLW, 5, 1) | 447 | + * soft reset, but does not go into further detail. For now, KISS. |
251 | + FIELD(INTERRUPT_STATUS_REGISTER, RXOK, 4, 1) | 448 | + */ |
252 | + FIELD(INTERRUPT_STATUS_REGISTER, TXBFLL, 3, 1) | 449 | + uint32_t mcmdr = emc->regs[REG_MCMDR]; |
253 | + FIELD(INTERRUPT_STATUS_REGISTER, TXFLL, 2, 1) | 450 | + emc_reset(emc); |
254 | + FIELD(INTERRUPT_STATUS_REGISTER, TXOK, 1, 1) | 451 | + emc->regs[REG_MCMDR] = mcmdr & (REG_MCMDR_LBK | REG_MCMDR_OPMOD); |
255 | + FIELD(INTERRUPT_STATUS_REGISTER, ARBLST, 0, 1) | 452 | + |
256 | +REG32(INTERRUPT_ENABLE_REGISTER, 0x20) | 453 | + qemu_set_irq(emc->tx_irq, 0); |
257 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXFEMP, 14, 1) | 454 | + qemu_set_irq(emc->rx_irq, 0); |
258 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXFWMEMP, 13, 1) | 455 | +} |
259 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXFWMFLL, 12, 1) | 456 | + |
260 | + FIELD(INTERRUPT_ENABLE_REGISTER, EWKUP, 11, 1) | 457 | +static void emc_set_link(NetClientState *nc) |
261 | + FIELD(INTERRUPT_ENABLE_REGISTER, ESLP, 10, 1) | 458 | +{ |
262 | + FIELD(INTERRUPT_ENABLE_REGISTER, EBSOFF, 9, 1) | 459 | + /* Nothing to do yet. */ |
263 | + FIELD(INTERRUPT_ENABLE_REGISTER, EERROR, 8, 1) | 460 | +} |
264 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXNEMP, 7, 1) | 461 | + |
265 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXOFLW, 6, 1) | 462 | +/* MISTA.TXINTR is the union of the individual bits with their enables. */ |
266 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXUFLW, 5, 1) | 463 | +static void emc_update_mista_txintr(NPCM7xxEMCState *emc) |
267 | + FIELD(INTERRUPT_ENABLE_REGISTER, ERXOK, 4, 1) | 464 | +{ |
268 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXBFLL, 3, 1) | 465 | + /* Only look at the bits we support. */ |
269 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXFLL, 2, 1) | 466 | + uint32_t mask = (REG_MISTA_TXBERR | |
270 | + FIELD(INTERRUPT_ENABLE_REGISTER, ETXOK, 1, 1) | 467 | + REG_MISTA_TDU | |
271 | + FIELD(INTERRUPT_ENABLE_REGISTER, EARBLST, 0, 1) | 468 | + REG_MISTA_TXCP); |
272 | +REG32(INTERRUPT_CLEAR_REGISTER, 0x24) | 469 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { |
273 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXFEMP, 14, 1) | 470 | + emc->regs[REG_MISTA] |= REG_MISTA_TXINTR; |
274 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXFWMEMP, 13, 1) | 471 | + } else { |
275 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXFWMFLL, 12, 1) | 472 | + emc->regs[REG_MISTA] &= ~REG_MISTA_TXINTR; |
276 | + FIELD(INTERRUPT_CLEAR_REGISTER, CWKUP, 11, 1) | 473 | + } |
277 | + FIELD(INTERRUPT_CLEAR_REGISTER, CSLP, 10, 1) | 474 | +} |
278 | + FIELD(INTERRUPT_CLEAR_REGISTER, CBSOFF, 9, 1) | 475 | + |
279 | + FIELD(INTERRUPT_CLEAR_REGISTER, CERROR, 8, 1) | 476 | +/* MISTA.RXINTR is the union of the individual bits with their enables. */ |
280 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXNEMP, 7, 1) | 477 | +static void emc_update_mista_rxintr(NPCM7xxEMCState *emc) |
281 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXOFLW, 6, 1) | 478 | +{ |
282 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXUFLW, 5, 1) | 479 | + /* Only look at the bits we support. */ |
283 | + FIELD(INTERRUPT_CLEAR_REGISTER, CRXOK, 4, 1) | 480 | + uint32_t mask = (REG_MISTA_RXBERR | |
284 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXBFLL, 3, 1) | 481 | + REG_MISTA_RDU | |
285 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXFLL, 2, 1) | 482 | + REG_MISTA_RXGD); |
286 | + FIELD(INTERRUPT_CLEAR_REGISTER, CTXOK, 1, 1) | 483 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & mask) { |
287 | + FIELD(INTERRUPT_CLEAR_REGISTER, CARBLST, 0, 1) | 484 | + emc->regs[REG_MISTA] |= REG_MISTA_RXINTR; |
288 | +REG32(TIMESTAMP_REGISTER, 0x28) | 485 | + } else { |
289 | + FIELD(TIMESTAMP_REGISTER, CTS, 0, 1) | 486 | + emc->regs[REG_MISTA] &= ~REG_MISTA_RXINTR; |
290 | +REG32(WIR, 0x2c) | 487 | + } |
291 | + FIELD(WIR, EW, 8, 8) | 488 | +} |
292 | + FIELD(WIR, FW, 0, 8) | 489 | + |
293 | +REG32(TXFIFO_ID, 0x30) | 490 | +/* N.B. emc_update_mista_txintr must have already been called. */ |
294 | + FIELD(TXFIFO_ID, IDH, 21, 11) | 491 | +static void emc_update_tx_irq(NPCM7xxEMCState *emc) |
295 | + FIELD(TXFIFO_ID, SRRRTR, 20, 1) | 492 | +{ |
296 | + FIELD(TXFIFO_ID, IDE, 19, 1) | 493 | + int level = !!(emc->regs[REG_MISTA] & |
297 | + FIELD(TXFIFO_ID, IDL, 1, 18) | 494 | + emc->regs[REG_MIEN] & |
298 | + FIELD(TXFIFO_ID, RTR, 0, 1) | 495 | + REG_MISTA_TXINTR); |
299 | +REG32(TXFIFO_DLC, 0x34) | 496 | + trace_npcm7xx_emc_update_tx_irq(level); |
300 | + FIELD(TXFIFO_DLC, DLC, 28, 4) | 497 | + qemu_set_irq(emc->tx_irq, level); |
301 | +REG32(TXFIFO_DATA1, 0x38) | 498 | +} |
302 | + FIELD(TXFIFO_DATA1, DB0, 24, 8) | 499 | + |
303 | + FIELD(TXFIFO_DATA1, DB1, 16, 8) | 500 | +/* N.B. emc_update_mista_rxintr must have already been called. */ |
304 | + FIELD(TXFIFO_DATA1, DB2, 8, 8) | 501 | +static void emc_update_rx_irq(NPCM7xxEMCState *emc) |
305 | + FIELD(TXFIFO_DATA1, DB3, 0, 8) | 502 | +{ |
306 | +REG32(TXFIFO_DATA2, 0x3c) | 503 | + int level = !!(emc->regs[REG_MISTA] & |
307 | + FIELD(TXFIFO_DATA2, DB4, 24, 8) | 504 | + emc->regs[REG_MIEN] & |
308 | + FIELD(TXFIFO_DATA2, DB5, 16, 8) | 505 | + REG_MISTA_RXINTR); |
309 | + FIELD(TXFIFO_DATA2, DB6, 8, 8) | 506 | + trace_npcm7xx_emc_update_rx_irq(level); |
310 | + FIELD(TXFIFO_DATA2, DB7, 0, 8) | 507 | + qemu_set_irq(emc->rx_irq, level); |
311 | +REG32(TXHPB_ID, 0x40) | 508 | +} |
312 | + FIELD(TXHPB_ID, IDH, 21, 11) | 509 | + |
313 | + FIELD(TXHPB_ID, SRRRTR, 20, 1) | 510 | +/* Update IRQ states due to changes in MIEN,MISTA. */ |
314 | + FIELD(TXHPB_ID, IDE, 19, 1) | 511 | +static void emc_update_irq_from_reg_change(NPCM7xxEMCState *emc) |
315 | + FIELD(TXHPB_ID, IDL, 1, 18) | 512 | +{ |
316 | + FIELD(TXHPB_ID, RTR, 0, 1) | 513 | + emc_update_mista_txintr(emc); |
317 | +REG32(TXHPB_DLC, 0x44) | 514 | + emc_update_tx_irq(emc); |
318 | + FIELD(TXHPB_DLC, DLC, 28, 4) | 515 | + |
319 | +REG32(TXHPB_DATA1, 0x48) | 516 | + emc_update_mista_rxintr(emc); |
320 | + FIELD(TXHPB_DATA1, DB0, 24, 8) | 517 | + emc_update_rx_irq(emc); |
321 | + FIELD(TXHPB_DATA1, DB1, 16, 8) | 518 | +} |
322 | + FIELD(TXHPB_DATA1, DB2, 8, 8) | 519 | + |
323 | + FIELD(TXHPB_DATA1, DB3, 0, 8) | 520 | +static int emc_read_tx_desc(dma_addr_t addr, NPCM7xxEMCTxDesc *desc) |
324 | +REG32(TXHPB_DATA2, 0x4c) | 521 | +{ |
325 | + FIELD(TXHPB_DATA2, DB4, 24, 8) | 522 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { |
326 | + FIELD(TXHPB_DATA2, DB5, 16, 8) | 523 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" |
327 | + FIELD(TXHPB_DATA2, DB6, 8, 8) | 524 | + HWADDR_PRIx "\n", __func__, addr); |
328 | + FIELD(TXHPB_DATA2, DB7, 0, 8) | 525 | + return -1; |
329 | +REG32(RXFIFO_ID, 0x50) | 526 | + } |
330 | + FIELD(RXFIFO_ID, IDH, 21, 11) | 527 | + desc->flags = le32_to_cpu(desc->flags); |
331 | + FIELD(RXFIFO_ID, SRRRTR, 20, 1) | 528 | + desc->txbsa = le32_to_cpu(desc->txbsa); |
332 | + FIELD(RXFIFO_ID, IDE, 19, 1) | 529 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); |
333 | + FIELD(RXFIFO_ID, IDL, 1, 18) | 530 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); |
334 | + FIELD(RXFIFO_ID, RTR, 0, 1) | ||
335 | +REG32(RXFIFO_DLC, 0x54) | ||
336 | + FIELD(RXFIFO_DLC, DLC, 28, 4) | ||
337 | + FIELD(RXFIFO_DLC, RXT, 0, 16) | ||
338 | +REG32(RXFIFO_DATA1, 0x58) | ||
339 | + FIELD(RXFIFO_DATA1, DB0, 24, 8) | ||
340 | + FIELD(RXFIFO_DATA1, DB1, 16, 8) | ||
341 | + FIELD(RXFIFO_DATA1, DB2, 8, 8) | ||
342 | + FIELD(RXFIFO_DATA1, DB3, 0, 8) | ||
343 | +REG32(RXFIFO_DATA2, 0x5c) | ||
344 | + FIELD(RXFIFO_DATA2, DB4, 24, 8) | ||
345 | + FIELD(RXFIFO_DATA2, DB5, 16, 8) | ||
346 | + FIELD(RXFIFO_DATA2, DB6, 8, 8) | ||
347 | + FIELD(RXFIFO_DATA2, DB7, 0, 8) | ||
348 | +REG32(AFR, 0x60) | ||
349 | + FIELD(AFR, UAF4, 3, 1) | ||
350 | + FIELD(AFR, UAF3, 2, 1) | ||
351 | + FIELD(AFR, UAF2, 1, 1) | ||
352 | + FIELD(AFR, UAF1, 0, 1) | ||
353 | +REG32(AFMR1, 0x64) | ||
354 | + FIELD(AFMR1, AMIDH, 21, 11) | ||
355 | + FIELD(AFMR1, AMSRR, 20, 1) | ||
356 | + FIELD(AFMR1, AMIDE, 19, 1) | ||
357 | + FIELD(AFMR1, AMIDL, 1, 18) | ||
358 | + FIELD(AFMR1, AMRTR, 0, 1) | ||
359 | +REG32(AFIR1, 0x68) | ||
360 | + FIELD(AFIR1, AIIDH, 21, 11) | ||
361 | + FIELD(AFIR1, AISRR, 20, 1) | ||
362 | + FIELD(AFIR1, AIIDE, 19, 1) | ||
363 | + FIELD(AFIR1, AIIDL, 1, 18) | ||
364 | + FIELD(AFIR1, AIRTR, 0, 1) | ||
365 | +REG32(AFMR2, 0x6c) | ||
366 | + FIELD(AFMR2, AMIDH, 21, 11) | ||
367 | + FIELD(AFMR2, AMSRR, 20, 1) | ||
368 | + FIELD(AFMR2, AMIDE, 19, 1) | ||
369 | + FIELD(AFMR2, AMIDL, 1, 18) | ||
370 | + FIELD(AFMR2, AMRTR, 0, 1) | ||
371 | +REG32(AFIR2, 0x70) | ||
372 | + FIELD(AFIR2, AIIDH, 21, 11) | ||
373 | + FIELD(AFIR2, AISRR, 20, 1) | ||
374 | + FIELD(AFIR2, AIIDE, 19, 1) | ||
375 | + FIELD(AFIR2, AIIDL, 1, 18) | ||
376 | + FIELD(AFIR2, AIRTR, 0, 1) | ||
377 | +REG32(AFMR3, 0x74) | ||
378 | + FIELD(AFMR3, AMIDH, 21, 11) | ||
379 | + FIELD(AFMR3, AMSRR, 20, 1) | ||
380 | + FIELD(AFMR3, AMIDE, 19, 1) | ||
381 | + FIELD(AFMR3, AMIDL, 1, 18) | ||
382 | + FIELD(AFMR3, AMRTR, 0, 1) | ||
383 | +REG32(AFIR3, 0x78) | ||
384 | + FIELD(AFIR3, AIIDH, 21, 11) | ||
385 | + FIELD(AFIR3, AISRR, 20, 1) | ||
386 | + FIELD(AFIR3, AIIDE, 19, 1) | ||
387 | + FIELD(AFIR3, AIIDL, 1, 18) | ||
388 | + FIELD(AFIR3, AIRTR, 0, 1) | ||
389 | +REG32(AFMR4, 0x7c) | ||
390 | + FIELD(AFMR4, AMIDH, 21, 11) | ||
391 | + FIELD(AFMR4, AMSRR, 20, 1) | ||
392 | + FIELD(AFMR4, AMIDE, 19, 1) | ||
393 | + FIELD(AFMR4, AMIDL, 1, 18) | ||
394 | + FIELD(AFMR4, AMRTR, 0, 1) | ||
395 | +REG32(AFIR4, 0x80) | ||
396 | + FIELD(AFIR4, AIIDH, 21, 11) | ||
397 | + FIELD(AFIR4, AISRR, 20, 1) | ||
398 | + FIELD(AFIR4, AIIDE, 19, 1) | ||
399 | + FIELD(AFIR4, AIIDL, 1, 18) | ||
400 | + FIELD(AFIR4, AIRTR, 0, 1) | ||
401 | + | ||
402 | +static void can_update_irq(XlnxZynqMPCANState *s) | ||
403 | +{ | ||
404 | + uint32_t irq; | ||
405 | + | ||
406 | + /* Watermark register interrupts. */ | ||
407 | + if ((fifo32_num_free(&s->tx_fifo) / CAN_FRAME_SIZE) > | ||
408 | + ARRAY_FIELD_EX32(s->regs, WIR, EW)) { | ||
409 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXFWMEMP, 1); | ||
410 | + } | ||
411 | + | ||
412 | + if ((fifo32_num_used(&s->rx_fifo) / CAN_FRAME_SIZE) > | ||
413 | + ARRAY_FIELD_EX32(s->regs, WIR, FW)) { | ||
414 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXFWMFLL, 1); | ||
415 | + } | ||
416 | + | ||
417 | + /* RX Interrupts. */ | ||
418 | + if (fifo32_num_used(&s->rx_fifo) >= CAN_FRAME_SIZE) { | ||
419 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXNEMP, 1); | ||
420 | + } | ||
421 | + | ||
422 | + /* TX interrupts. */ | ||
423 | + if (fifo32_is_empty(&s->tx_fifo)) { | ||
424 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXFEMP, 1); | ||
425 | + } | ||
426 | + | ||
427 | + if (fifo32_is_full(&s->tx_fifo)) { | ||
428 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXFLL, 1); | ||
429 | + } | ||
430 | + | ||
431 | + if (fifo32_is_full(&s->txhpb_fifo)) { | ||
432 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXBFLL, 1); | ||
433 | + } | ||
434 | + | ||
435 | + irq = s->regs[R_INTERRUPT_STATUS_REGISTER]; | ||
436 | + irq &= s->regs[R_INTERRUPT_ENABLE_REGISTER]; | ||
437 | + | ||
438 | + trace_xlnx_can_update_irq(s->regs[R_INTERRUPT_STATUS_REGISTER], | ||
439 | + s->regs[R_INTERRUPT_ENABLE_REGISTER], irq); | ||
440 | + qemu_set_irq(s->irq, irq); | ||
441 | +} | ||
442 | + | ||
443 | +static void can_ier_post_write(RegisterInfo *reg, uint64_t val) | ||
444 | +{ | ||
445 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
446 | + | ||
447 | + can_update_irq(s); | ||
448 | +} | ||
449 | + | ||
450 | +static uint64_t can_icr_pre_write(RegisterInfo *reg, uint64_t val) | ||
451 | +{ | ||
452 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
453 | + | ||
454 | + s->regs[R_INTERRUPT_STATUS_REGISTER] &= ~val; | ||
455 | + can_update_irq(s); | ||
456 | + | ||
457 | + return 0; | 531 | + return 0; |
458 | +} | 532 | +} |
459 | + | 533 | + |
460 | +static void can_config_reset(XlnxZynqMPCANState *s) | 534 | +static int emc_write_tx_desc(const NPCM7xxEMCTxDesc *desc, dma_addr_t addr) |
461 | +{ | 535 | +{ |
462 | + /* Reset all the configuration registers. */ | 536 | + NPCM7xxEMCTxDesc le_desc; |
463 | + register_reset(&s->reg_info[R_SOFTWARE_RESET_REGISTER]); | 537 | + |
464 | + register_reset(&s->reg_info[R_MODE_SELECT_REGISTER]); | 538 | + le_desc.flags = cpu_to_le32(desc->flags); |
465 | + register_reset( | 539 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); |
466 | + &s->reg_info[R_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER]); | 540 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); |
467 | + register_reset(&s->reg_info[R_ARBITRATION_PHASE_BIT_TIMING_REGISTER]); | 541 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); |
468 | + register_reset(&s->reg_info[R_STATUS_REGISTER]); | 542 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, |
469 | + register_reset(&s->reg_info[R_INTERRUPT_STATUS_REGISTER]); | 543 | + sizeof(le_desc))) { |
470 | + register_reset(&s->reg_info[R_INTERRUPT_ENABLE_REGISTER]); | 544 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" |
471 | + register_reset(&s->reg_info[R_INTERRUPT_CLEAR_REGISTER]); | 545 | + HWADDR_PRIx "\n", __func__, addr); |
472 | + register_reset(&s->reg_info[R_WIR]); | 546 | + return -1; |
473 | +} | 547 | + } |
474 | + | 548 | + return 0; |
475 | +static void can_config_mode(XlnxZynqMPCANState *s) | 549 | +} |
476 | +{ | 550 | + |
477 | + register_reset(&s->reg_info[R_ERROR_COUNTER_REGISTER]); | 551 | +static int emc_read_rx_desc(dma_addr_t addr, NPCM7xxEMCRxDesc *desc) |
478 | + register_reset(&s->reg_info[R_ERROR_STATUS_REGISTER]); | 552 | +{ |
479 | + | 553 | + if (dma_memory_read(&address_space_memory, addr, desc, sizeof(*desc))) { |
480 | + /* Put XlnxZynqMPCAN in configuration mode. */ | 554 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read descriptor @ 0x%" |
481 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, CONFIG, 1); | 555 | + HWADDR_PRIx "\n", __func__, addr); |
482 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, WKUP, 0); | 556 | + return -1; |
483 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, SLP, 0); | 557 | + } |
484 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, BSOFF, 0); | 558 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); |
485 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, ERROR, 0); | 559 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); |
486 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOFLW, 0); | 560 | + desc->reserved = le32_to_cpu(desc->reserved); |
487 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 0); | 561 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); |
488 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXOK, 0); | 562 | + return 0; |
489 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, ARBLST, 0); | 563 | +} |
490 | + | 564 | + |
491 | + can_update_irq(s); | 565 | +static int emc_write_rx_desc(const NPCM7xxEMCRxDesc *desc, dma_addr_t addr) |
492 | +} | 566 | +{ |
493 | + | 567 | + NPCM7xxEMCRxDesc le_desc; |
494 | +static void update_status_register_mode_bits(XlnxZynqMPCANState *s) | 568 | + |
495 | +{ | 569 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); |
496 | + bool sleep_status = ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP); | 570 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); |
497 | + bool sleep_mode = ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SLEEP); | 571 | + le_desc.reserved = cpu_to_le32(desc->reserved); |
498 | + /* Wake up interrupt bit. */ | 572 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); |
499 | + bool wakeup_irq_val = sleep_status && (sleep_mode == 0); | 573 | + if (dma_memory_write(&address_space_memory, addr, &le_desc, |
500 | + /* Sleep interrupt bit. */ | 574 | + sizeof(le_desc))) { |
501 | + bool sleep_irq_val = sleep_mode && (sleep_status == 0); | 575 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to write descriptor @ 0x%" |
502 | + | 576 | + HWADDR_PRIx "\n", __func__, addr); |
503 | + /* Clear previous core mode status bits. */ | 577 | + return -1; |
504 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, LBACK, 0); | 578 | + } |
505 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SLEEP, 0); | 579 | + return 0; |
506 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SNOOP, 0); | 580 | +} |
507 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, NORMAL, 0); | 581 | + |
508 | + | 582 | +static void emc_set_mista(NPCM7xxEMCState *emc, uint32_t flags) |
509 | + /* set current mode bit and generate irqs accordingly. */ | 583 | +{ |
510 | + if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, LBACK)) { | 584 | + trace_npcm7xx_emc_set_mista(flags); |
511 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, LBACK, 1); | 585 | + emc->regs[REG_MISTA] |= flags; |
512 | + } else if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SLEEP)) { | 586 | + if (extract32(flags, 16, 16)) { |
513 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SLEEP, 1); | 587 | + emc_update_mista_txintr(emc); |
514 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, SLP, | 588 | + } |
515 | + sleep_irq_val); | 589 | + if (extract32(flags, 0, 16)) { |
516 | + } else if (ARRAY_FIELD_EX32(s->regs, MODE_SELECT_REGISTER, SNOOP)) { | 590 | + emc_update_mista_rxintr(emc); |
517 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, SNOOP, 1); | 591 | + } |
518 | + } else { | 592 | +} |
593 | + | ||
594 | +static void emc_halt_tx(NPCM7xxEMCState *emc, uint32_t mista_flag) | ||
595 | +{ | ||
596 | + emc->tx_active = false; | ||
597 | + emc_set_mista(emc, mista_flag); | ||
598 | +} | ||
599 | + | ||
600 | +static void emc_halt_rx(NPCM7xxEMCState *emc, uint32_t mista_flag) | ||
601 | +{ | ||
602 | + emc->rx_active = false; | ||
603 | + emc_set_mista(emc, mista_flag); | ||
604 | +} | ||
605 | + | ||
606 | +static void emc_set_next_tx_descriptor(NPCM7xxEMCState *emc, | ||
607 | + const NPCM7xxEMCTxDesc *tx_desc, | ||
608 | + uint32_t desc_addr) | ||
609 | +{ | ||
610 | + /* Update the current descriptor, if only to reset the owner flag. */ | ||
611 | + if (emc_write_tx_desc(tx_desc, desc_addr)) { | ||
519 | + /* | 612 | + /* |
520 | + * If all bits are zero then XlnxZynqMPCAN is set in normal mode. | 613 | + * We just read it so this shouldn't generally happen. |
614 | + * Error already reported. | ||
521 | + */ | 615 | + */ |
522 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, NORMAL, 1); | 616 | + emc_set_mista(emc, REG_MISTA_TXBERR); |
523 | + /* Set wakeup interrupt bit. */ | 617 | + } |
524 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, WKUP, | 618 | + emc->regs[REG_CTXDSA] = TX_DESC_NTXDSA(tx_desc->ntxdsa); |
525 | + wakeup_irq_val); | 619 | +} |
526 | + } | 620 | + |
527 | + | 621 | +static void emc_set_next_rx_descriptor(NPCM7xxEMCState *emc, |
528 | + can_update_irq(s); | 622 | + const NPCM7xxEMCRxDesc *rx_desc, |
529 | +} | 623 | + uint32_t desc_addr) |
530 | + | 624 | +{ |
531 | +static void can_exit_sleep_mode(XlnxZynqMPCANState *s) | 625 | + /* Update the current descriptor, if only to reset the owner flag. */ |
532 | +{ | 626 | + if (emc_write_rx_desc(rx_desc, desc_addr)) { |
533 | + ARRAY_FIELD_DP32(s->regs, MODE_SELECT_REGISTER, SLEEP, 0); | 627 | + /* |
534 | + update_status_register_mode_bits(s); | 628 | + * We just read it so this shouldn't generally happen. |
535 | +} | 629 | + * Error already reported. |
536 | + | 630 | + */ |
537 | +static void generate_frame(qemu_can_frame *frame, uint32_t *data) | 631 | + emc_set_mista(emc, REG_MISTA_RXBERR); |
538 | +{ | 632 | + } |
539 | + frame->can_id = data[0]; | 633 | + emc->regs[REG_CRXDSA] = RX_DESC_NRXDSA(rx_desc->nrxdsa); |
540 | + frame->can_dlc = FIELD_EX32(data[1], TXFIFO_DLC, DLC); | 634 | +} |
541 | + | 635 | + |
542 | + frame->data[0] = FIELD_EX32(data[2], TXFIFO_DATA1, DB3); | 636 | +static void emc_try_send_next_packet(NPCM7xxEMCState *emc) |
543 | + frame->data[1] = FIELD_EX32(data[2], TXFIFO_DATA1, DB2); | 637 | +{ |
544 | + frame->data[2] = FIELD_EX32(data[2], TXFIFO_DATA1, DB1); | 638 | + /* Working buffer for sending out packets. Most packets fit in this. */ |
545 | + frame->data[3] = FIELD_EX32(data[2], TXFIFO_DATA1, DB0); | 639 | +#define TX_BUFFER_SIZE 2048 |
546 | + | 640 | + uint8_t tx_send_buffer[TX_BUFFER_SIZE]; |
547 | + frame->data[4] = FIELD_EX32(data[3], TXFIFO_DATA2, DB7); | 641 | + uint32_t desc_addr = TX_DESC_NTXDSA(emc->regs[REG_CTXDSA]); |
548 | + frame->data[5] = FIELD_EX32(data[3], TXFIFO_DATA2, DB6); | 642 | + NPCM7xxEMCTxDesc tx_desc; |
549 | + frame->data[6] = FIELD_EX32(data[3], TXFIFO_DATA2, DB5); | 643 | + uint32_t next_buf_addr, length; |
550 | + frame->data[7] = FIELD_EX32(data[3], TXFIFO_DATA2, DB4); | 644 | + uint8_t *buf; |
551 | +} | 645 | + g_autofree uint8_t *malloced_buf = NULL; |
552 | + | 646 | + |
553 | +static bool tx_ready_check(XlnxZynqMPCANState *s) | 647 | + if (emc_read_tx_desc(desc_addr, &tx_desc)) { |
554 | +{ | 648 | + /* Error reading descriptor, already reported. */ |
555 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, SRST)) { | 649 | + emc_halt_tx(emc, REG_MISTA_TXBERR); |
556 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | 650 | + emc_update_tx_irq(emc); |
557 | + | ||
558 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer data while" | ||
559 | + " data while controller is in reset mode.\n", | ||
560 | + path); | ||
561 | + return false; | ||
562 | + } | ||
563 | + | ||
564 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
565 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
566 | + | ||
567 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer" | ||
568 | + " data while controller is in configuration mode. Reset" | ||
569 | + " the core so operations can start fresh.\n", | ||
570 | + path); | ||
571 | + return false; | ||
572 | + } | ||
573 | + | ||
574 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SNOOP)) { | ||
575 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
576 | + | ||
577 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to transfer" | ||
578 | + " data while controller is in SNOOP MODE.\n", | ||
579 | + path); | ||
580 | + return false; | ||
581 | + } | ||
582 | + | ||
583 | + return true; | ||
584 | +} | ||
585 | + | ||
586 | +static void transfer_fifo(XlnxZynqMPCANState *s, Fifo32 *fifo) | ||
587 | +{ | ||
588 | + qemu_can_frame frame; | ||
589 | + uint32_t data[CAN_FRAME_SIZE]; | ||
590 | + int i; | ||
591 | + bool can_tx = tx_ready_check(s); | ||
592 | + | ||
593 | + if (!can_tx) { | ||
594 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
595 | + | ||
596 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is not enabled for data" | ||
597 | + " transfer.\n", path); | ||
598 | + can_update_irq(s); | ||
599 | + return; | 651 | + return; |
600 | + } | 652 | + } |
601 | + | 653 | + |
602 | + while (!fifo32_is_empty(fifo)) { | 654 | + /* Nothing we can do if we don't own the descriptor. */ |
603 | + for (i = 0; i < CAN_FRAME_SIZE; i++) { | 655 | + if (!(tx_desc.flags & TX_DESC_FLAG_OWNER_MASK)) { |
604 | + data[i] = fifo32_pop(fifo); | 656 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); |
605 | + } | 657 | + emc_halt_tx(emc, REG_MISTA_TDU); |
606 | + | 658 | + emc_update_tx_irq(emc); |
607 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, LBACK)) { | 659 | + return; |
660 | + } | ||
661 | + | ||
662 | + /* Give the descriptor back regardless of what happens. */ | ||
663 | + tx_desc.flags &= ~TX_DESC_FLAG_OWNER_MASK; | ||
664 | + tx_desc.status_and_length &= 0xffff; | ||
665 | + | ||
666 | + /* | ||
667 | + * Despite the h/w documentation saying the tx buffer is word aligned, | ||
668 | + * the linux driver does not word align the buffer. There is value in not | ||
669 | + * aligning the buffer: See the description of NET_IP_ALIGN in linux | ||
670 | + * kernel sources. | ||
671 | + */ | ||
672 | + next_buf_addr = tx_desc.txbsa; | ||
673 | + emc->regs[REG_CTXBSA] = next_buf_addr; | ||
674 | + length = TX_DESC_PKT_LEN(tx_desc.status_and_length); | ||
675 | + buf = &tx_send_buffer[0]; | ||
676 | + | ||
677 | + if (length > sizeof(tx_send_buffer)) { | ||
678 | + malloced_buf = g_malloc(length); | ||
679 | + buf = malloced_buf; | ||
680 | + } | ||
681 | + | ||
682 | + if (dma_memory_read(&address_space_memory, next_buf_addr, buf, length)) { | ||
683 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Failed to read packet @ 0x%x\n", | ||
684 | + __func__, next_buf_addr); | ||
685 | + emc_set_mista(emc, REG_MISTA_TXBERR); | ||
686 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | ||
687 | + emc_update_tx_irq(emc); | ||
688 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | ||
689 | + return; | ||
690 | + } | ||
691 | + | ||
692 | + if ((tx_desc.flags & TX_DESC_FLAG_PADEN) && (length < MIN_PACKET_LENGTH)) { | ||
693 | + memset(buf + length, 0, MIN_PACKET_LENGTH - length); | ||
694 | + length = MIN_PACKET_LENGTH; | ||
695 | + } | ||
696 | + | ||
697 | + /* N.B. emc_receive can get called here. */ | ||
698 | + qemu_send_packet(qemu_get_queue(emc->nic), buf, length); | ||
699 | + trace_npcm7xx_emc_sent_packet(length); | ||
700 | + | ||
701 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXCP; | ||
702 | + if (tx_desc.flags & TX_DESC_FLAG_INTEN) { | ||
703 | + emc_set_mista(emc, REG_MISTA_TXCP); | ||
704 | + } | ||
705 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_TXINTR) { | ||
706 | + tx_desc.status_and_length |= TX_DESC_STATUS_TXINTR; | ||
707 | + } | ||
708 | + | ||
709 | + emc_set_next_tx_descriptor(emc, &tx_desc, desc_addr); | ||
710 | + emc_update_tx_irq(emc); | ||
711 | + trace_npcm7xx_emc_tx_done(emc->regs[REG_CTXDSA]); | ||
712 | +} | ||
713 | + | ||
714 | +static bool emc_can_receive(NetClientState *nc) | ||
715 | +{ | ||
716 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | ||
717 | + | ||
718 | + bool can_receive = emc->rx_active; | ||
719 | + trace_npcm7xx_emc_can_receive(can_receive); | ||
720 | + return can_receive; | ||
721 | +} | ||
722 | + | ||
723 | +/* If result is false then *fail_reason contains the reason. */ | ||
724 | +static bool emc_receive_filter1(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
725 | + size_t len, const char **fail_reason) | ||
726 | +{ | ||
727 | + eth_pkt_types_e pkt_type = get_eth_packet_type(PKT_GET_ETH_HDR(buf)); | ||
728 | + | ||
729 | + switch (pkt_type) { | ||
730 | + case ETH_PKT_BCAST: | ||
731 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
732 | + return true; | ||
733 | + } else { | ||
734 | + *fail_reason = "Broadcast packet disabled"; | ||
735 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_ABP); | ||
736 | + } | ||
737 | + case ETH_PKT_MCAST: | ||
738 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
739 | + return true; | ||
740 | + } else { | ||
741 | + *fail_reason = "Multicast packet disabled"; | ||
742 | + return !!(emc->regs[REG_CAMCMR] & REG_CAMCMR_AMP); | ||
743 | + } | ||
744 | + case ETH_PKT_UCAST: { | ||
745 | + bool matches; | ||
746 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_AUP) { | ||
747 | + return true; | ||
748 | + } | ||
749 | + matches = ((emc->regs[REG_CAMCMR] & REG_CAMCMR_ECMP) && | ||
750 | + /* We only support one CAM register, CAM0. */ | ||
751 | + (emc->regs[REG_CAMEN] & (1 << 0)) && | ||
752 | + memcmp(buf, emc->conf.macaddr.a, ETH_ALEN) == 0); | ||
753 | + if (emc->regs[REG_CAMCMR] & REG_CAMCMR_CCAM) { | ||
754 | + *fail_reason = "MACADDR matched, comparison complemented"; | ||
755 | + return !matches; | ||
756 | + } else { | ||
757 | + *fail_reason = "MACADDR didn't match"; | ||
758 | + return matches; | ||
759 | + } | ||
760 | + } | ||
761 | + default: | ||
762 | + g_assert_not_reached(); | ||
763 | + } | ||
764 | +} | ||
765 | + | ||
766 | +static bool emc_receive_filter(NPCM7xxEMCState *emc, const uint8_t *buf, | ||
767 | + size_t len) | ||
768 | +{ | ||
769 | + const char *fail_reason = NULL; | ||
770 | + bool ok = emc_receive_filter1(emc, buf, len, &fail_reason); | ||
771 | + if (!ok) { | ||
772 | + trace_npcm7xx_emc_packet_filtered_out(fail_reason); | ||
773 | + } | ||
774 | + return ok; | ||
775 | +} | ||
776 | + | ||
777 | +static ssize_t emc_receive(NetClientState *nc, const uint8_t *buf, size_t len1) | ||
778 | +{ | ||
779 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(qemu_get_nic_opaque(nc)); | ||
780 | + const uint32_t len = len1; | ||
781 | + size_t max_frame_len; | ||
782 | + bool long_frame; | ||
783 | + uint32_t desc_addr; | ||
784 | + NPCM7xxEMCRxDesc rx_desc; | ||
785 | + uint32_t crc; | ||
786 | + uint8_t *crc_ptr; | ||
787 | + uint32_t buf_addr; | ||
788 | + | ||
789 | + trace_npcm7xx_emc_receiving_packet(len); | ||
790 | + | ||
791 | + if (!emc_can_receive(nc)) { | ||
792 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Unexpected packet\n", __func__); | ||
793 | + return -1; | ||
794 | + } | ||
795 | + | ||
796 | + if (len < ETH_HLEN || | ||
797 | + /* Defensive programming: drop unsupportable large packets. */ | ||
798 | + len > 0xffff - CRC_LENGTH) { | ||
799 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Dropped frame of %u bytes\n", | ||
800 | + __func__, len); | ||
801 | + return len; | ||
802 | + } | ||
803 | + | ||
804 | + /* | ||
805 | + * DENI is set if EMC received the Length/Type field of the incoming | ||
806 | + * packet, so it will be set regardless of what happens next. | ||
807 | + */ | ||
808 | + emc_set_mista(emc, REG_MISTA_DENI); | ||
809 | + | ||
810 | + if (!emc_receive_filter(emc, buf, len)) { | ||
811 | + emc_update_rx_irq(emc); | ||
812 | + return len; | ||
813 | + } | ||
814 | + | ||
815 | + /* Huge frames (> DMARFC) are dropped. */ | ||
816 | + max_frame_len = REG_DMARFC_RXMS(emc->regs[REG_DMARFC]); | ||
817 | + if (len + CRC_LENGTH > max_frame_len) { | ||
818 | + trace_npcm7xx_emc_packet_dropped(len); | ||
819 | + emc_set_mista(emc, REG_MISTA_DFOI); | ||
820 | + emc_update_rx_irq(emc); | ||
821 | + return len; | ||
822 | + } | ||
823 | + | ||
824 | + /* | ||
825 | + * Long Frames (> MAX_ETH_FRAME_SIZE) are also dropped, unless MCMDR.ALP | ||
826 | + * is set. | ||
827 | + */ | ||
828 | + long_frame = false; | ||
829 | + if (len + CRC_LENGTH > MAX_ETH_FRAME_SIZE) { | ||
830 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_ALP) { | ||
831 | + long_frame = true; | ||
832 | + } else { | ||
833 | + trace_npcm7xx_emc_packet_dropped(len); | ||
834 | + emc_set_mista(emc, REG_MISTA_PTLE); | ||
835 | + emc_update_rx_irq(emc); | ||
836 | + return len; | ||
837 | + } | ||
838 | + } | ||
839 | + | ||
840 | + desc_addr = RX_DESC_NRXDSA(emc->regs[REG_CRXDSA]); | ||
841 | + if (emc_read_rx_desc(desc_addr, &rx_desc)) { | ||
842 | + /* Error reading descriptor, already reported. */ | ||
843 | + emc_halt_rx(emc, REG_MISTA_RXBERR); | ||
844 | + emc_update_rx_irq(emc); | ||
845 | + return len; | ||
846 | + } | ||
847 | + | ||
848 | + /* Nothing we can do if we don't own the descriptor. */ | ||
849 | + if (!(rx_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK)) { | ||
850 | + trace_npcm7xx_emc_cpu_owned_desc(desc_addr); | ||
851 | + emc_halt_rx(emc, REG_MISTA_RDU); | ||
852 | + emc_update_rx_irq(emc); | ||
853 | + return len; | ||
854 | + } | ||
855 | + | ||
856 | + crc = 0; | ||
857 | + crc_ptr = (uint8_t *) &crc; | ||
858 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { | ||
859 | + crc = cpu_to_be32(crc32(~0, buf, len)); | ||
860 | + } | ||
861 | + | ||
862 | + /* Give the descriptor back regardless of what happens. */ | ||
863 | + rx_desc.status_and_length &= ~RX_DESC_STATUS_OWNER_MASK; | ||
864 | + | ||
865 | + buf_addr = rx_desc.rxbsa; | ||
866 | + emc->regs[REG_CRXBSA] = buf_addr; | ||
867 | + if (dma_memory_write(&address_space_memory, buf_addr, buf, len) || | ||
868 | + (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC) && | ||
869 | + dma_memory_write(&address_space_memory, buf_addr + len, crc_ptr, | ||
870 | + 4))) { | ||
871 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bus error writing packet\n", | ||
872 | + __func__); | ||
873 | + emc_set_mista(emc, REG_MISTA_RXBERR); | ||
874 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); | ||
875 | + emc_update_rx_irq(emc); | ||
876 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); | ||
877 | + return len; | ||
878 | + } | ||
879 | + | ||
880 | + trace_npcm7xx_emc_received_packet(len); | ||
881 | + | ||
882 | + /* Note: We've already verified len+4 <= 0xffff. */ | ||
883 | + rx_desc.status_and_length = len; | ||
884 | + if (!(emc->regs[REG_MCMDR] & REG_MCMDR_SPCRC)) { | ||
885 | + rx_desc.status_and_length += 4; | ||
886 | + } | ||
887 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXGD; | ||
888 | + emc_set_mista(emc, REG_MISTA_RXGD); | ||
889 | + | ||
890 | + if (emc->regs[REG_MISTA] & emc->regs[REG_MIEN] & REG_MISTA_RXINTR) { | ||
891 | + rx_desc.status_and_length |= RX_DESC_STATUS_RXINTR; | ||
892 | + } | ||
893 | + if (long_frame) { | ||
894 | + rx_desc.status_and_length |= RX_DESC_STATUS_PTLE; | ||
895 | + } | ||
896 | + | ||
897 | + emc_set_next_rx_descriptor(emc, &rx_desc, desc_addr); | ||
898 | + emc_update_rx_irq(emc); | ||
899 | + trace_npcm7xx_emc_rx_done(emc->regs[REG_CRXDSA]); | ||
900 | + return len; | ||
901 | +} | ||
902 | + | ||
903 | +static void emc_try_receive_next_packet(NPCM7xxEMCState *emc) | ||
904 | +{ | ||
905 | + if (emc_can_receive(qemu_get_queue(emc->nic))) { | ||
906 | + qemu_flush_queued_packets(qemu_get_queue(emc->nic)); | ||
907 | + } | ||
908 | +} | ||
909 | + | ||
910 | +static uint64_t npcm7xx_emc_read(void *opaque, hwaddr offset, unsigned size) | ||
911 | +{ | ||
912 | + NPCM7xxEMCState *emc = opaque; | ||
913 | + uint32_t reg = offset / sizeof(uint32_t); | ||
914 | + uint32_t result; | ||
915 | + | ||
916 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
917 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
918 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
919 | + __func__, offset); | ||
920 | + return 0; | ||
921 | + } | ||
922 | + | ||
923 | + switch (reg) { | ||
924 | + case REG_MIID: | ||
925 | + /* | ||
926 | + * We don't implement MII. For determinism, always return zero as | ||
927 | + * writes record the last value written for debugging purposes. | ||
928 | + */ | ||
929 | + qemu_log_mask(LOG_UNIMP, "%s: Read of MIID, returning 0\n", __func__); | ||
930 | + result = 0; | ||
931 | + break; | ||
932 | + case REG_TSDR: | ||
933 | + case REG_RSDR: | ||
934 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
935 | + "%s: Read of write-only reg, %s/%d\n", | ||
936 | + __func__, emc_reg_name(reg), reg); | ||
937 | + return 0; | ||
938 | + default: | ||
939 | + result = emc->regs[reg]; | ||
940 | + break; | ||
941 | + } | ||
942 | + | ||
943 | + trace_npcm7xx_emc_reg_read(emc->emc_num, result, emc_reg_name(reg), reg); | ||
944 | + return result; | ||
945 | +} | ||
946 | + | ||
947 | +static void npcm7xx_emc_write(void *opaque, hwaddr offset, | ||
948 | + uint64_t v, unsigned size) | ||
949 | +{ | ||
950 | + NPCM7xxEMCState *emc = opaque; | ||
951 | + uint32_t reg = offset / sizeof(uint32_t); | ||
952 | + uint32_t value = v; | ||
953 | + | ||
954 | + g_assert(size == sizeof(uint32_t)); | ||
955 | + | ||
956 | + if (reg >= NPCM7XX_NUM_EMC_REGS) { | ||
957 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
958 | + "%s: Invalid offset 0x%04" HWADDR_PRIx "\n", | ||
959 | + __func__, offset); | ||
960 | + return; | ||
961 | + } | ||
962 | + | ||
963 | + trace_npcm7xx_emc_reg_write(emc->emc_num, emc_reg_name(reg), reg, value); | ||
964 | + | ||
965 | + switch (reg) { | ||
966 | + case REG_CAMCMR: | ||
967 | + emc->regs[reg] = value; | ||
968 | + break; | ||
969 | + case REG_CAMEN: | ||
970 | + /* Only CAM0 is supported, don't pretend otherwise. */ | ||
971 | + if (value & ~1) { | ||
972 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
973 | + "%s: Only CAM0 is supported, cannot enable others" | ||
974 | + ": 0x%x\n", | ||
975 | + __func__, value); | ||
976 | + } | ||
977 | + emc->regs[reg] = value & 1; | ||
978 | + break; | ||
979 | + case REG_CAMM_BASE + 0: | ||
980 | + emc->regs[reg] = value; | ||
981 | + emc->conf.macaddr.a[0] = value >> 24; | ||
982 | + emc->conf.macaddr.a[1] = value >> 16; | ||
983 | + emc->conf.macaddr.a[2] = value >> 8; | ||
984 | + emc->conf.macaddr.a[3] = value >> 0; | ||
985 | + break; | ||
986 | + case REG_CAML_BASE + 0: | ||
987 | + emc->regs[reg] = value; | ||
988 | + emc->conf.macaddr.a[4] = value >> 24; | ||
989 | + emc->conf.macaddr.a[5] = value >> 16; | ||
990 | + break; | ||
991 | + case REG_MCMDR: { | ||
992 | + uint32_t prev; | ||
993 | + if (value & REG_MCMDR_SWR) { | ||
994 | + emc_soft_reset(emc); | ||
995 | + /* On h/w the reset happens over multiple cycles. For now KISS. */ | ||
996 | + break; | ||
997 | + } | ||
998 | + prev = emc->regs[reg]; | ||
999 | + emc->regs[reg] = value; | ||
1000 | + /* Update tx state. */ | ||
1001 | + if (!(prev & REG_MCMDR_TXON) && | ||
1002 | + (value & REG_MCMDR_TXON)) { | ||
1003 | + emc->regs[REG_CTXDSA] = emc->regs[REG_TXDLSA]; | ||
608 | + /* | 1004 | + /* |
609 | + * Controller is in loopback. In Loopback mode, the CAN core | 1005 | + * Linux kernel turns TX on with CPU still holding descriptor, |
610 | + * transmits a recessive bitstream on to the XlnxZynqMPCAN Bus. | 1006 | + * which suggests we should wait for a write to TSDR before trying |
611 | + * Any message transmitted is looped back to the RX line and | 1007 | + * to send a packet: so we don't send one here. |
612 | + * acknowledged. The XlnxZynqMPCAN core receives any message | ||
613 | + * that it transmits. | ||
614 | + */ | 1008 | + */ |
615 | + if (fifo32_is_full(&s->rx_fifo)) { | 1009 | + } else if ((prev & REG_MCMDR_TXON) && |
616 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOFLW, 1); | 1010 | + !(value & REG_MCMDR_TXON)) { |
617 | + } else { | 1011 | + emc->regs[REG_MGSTA] |= REG_MGSTA_TXHA; |
618 | + for (i = 0; i < CAN_FRAME_SIZE; i++) { | 1012 | + } |
619 | + fifo32_push(&s->rx_fifo, data[i]); | 1013 | + if (!(value & REG_MCMDR_TXON)) { |
620 | + } | 1014 | + emc_halt_tx(emc, 0); |
621 | + | 1015 | + } |
622 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); | 1016 | + /* Update rx state. */ |
1017 | + if (!(prev & REG_MCMDR_RXON) && | ||
1018 | + (value & REG_MCMDR_RXON)) { | ||
1019 | + emc->regs[REG_CRXDSA] = emc->regs[REG_RXDLSA]; | ||
1020 | + } else if ((prev & REG_MCMDR_RXON) && | ||
1021 | + !(value & REG_MCMDR_RXON)) { | ||
1022 | + emc->regs[REG_MGSTA] |= REG_MGSTA_RXHA; | ||
1023 | + } | ||
1024 | + if (!(value & REG_MCMDR_RXON)) { | ||
1025 | + emc_halt_rx(emc, 0); | ||
1026 | + } | ||
1027 | + break; | ||
1028 | + } | ||
1029 | + case REG_TXDLSA: | ||
1030 | + case REG_RXDLSA: | ||
1031 | + case REG_DMARFC: | ||
1032 | + case REG_MIID: | ||
1033 | + emc->regs[reg] = value; | ||
1034 | + break; | ||
1035 | + case REG_MIEN: | ||
1036 | + emc->regs[reg] = value; | ||
1037 | + emc_update_irq_from_reg_change(emc); | ||
1038 | + break; | ||
1039 | + case REG_MISTA: | ||
1040 | + /* Clear the bits that have 1 in "value". */ | ||
1041 | + emc->regs[reg] &= ~value; | ||
1042 | + emc_update_irq_from_reg_change(emc); | ||
1043 | + break; | ||
1044 | + case REG_MGSTA: | ||
1045 | + /* Clear the bits that have 1 in "value". */ | ||
1046 | + emc->regs[reg] &= ~value; | ||
1047 | + break; | ||
1048 | + case REG_TSDR: | ||
1049 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_TXON) { | ||
1050 | + emc->tx_active = true; | ||
1051 | + /* Keep trying to send packets until we run out. */ | ||
1052 | + while (emc->tx_active) { | ||
1053 | + emc_try_send_next_packet(emc); | ||
623 | + } | 1054 | + } |
624 | + } else { | 1055 | + } |
625 | + /* Normal mode Tx. */ | 1056 | + break; |
626 | + generate_frame(&frame, data); | 1057 | + case REG_RSDR: |
627 | + | 1058 | + if (emc->regs[REG_MCMDR] & REG_MCMDR_RXON) { |
628 | + trace_xlnx_can_tx_data(frame.can_id, frame.can_dlc, | 1059 | + emc->rx_active = true; |
629 | + frame.data[0], frame.data[1], | 1060 | + emc_try_receive_next_packet(emc); |
630 | + frame.data[2], frame.data[3], | 1061 | + } |
631 | + frame.data[4], frame.data[5], | 1062 | + break; |
632 | + frame.data[6], frame.data[7]); | 1063 | + case REG_MIIDA: |
633 | + can_bus_client_send(&s->bus_client, &frame, 1); | 1064 | + emc->regs[reg] = value & ~REG_MIIDA_BUSY; |
634 | + } | 1065 | + break; |
635 | + } | 1066 | + case REG_MRPC: |
636 | + | 1067 | + case REG_MRPCC: |
637 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, TXOK, 1); | 1068 | + case REG_MREPC: |
638 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, TXBFLL, 0); | 1069 | + case REG_CTXDSA: |
639 | + | 1070 | + case REG_CTXBSA: |
640 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP)) { | 1071 | + case REG_CRXDSA: |
641 | + can_exit_sleep_mode(s); | 1072 | + case REG_CRXBSA: |
642 | + } | 1073 | + qemu_log_mask(LOG_GUEST_ERROR, |
643 | + | 1074 | + "%s: Write to read-only reg %s/%d\n", |
644 | + can_update_irq(s); | 1075 | + __func__, emc_reg_name(reg), reg); |
645 | +} | 1076 | + break; |
646 | + | 1077 | + default: |
647 | +static uint64_t can_srr_pre_write(RegisterInfo *reg, uint64_t val) | 1078 | + qemu_log_mask(LOG_UNIMP, "%s: Write to unimplemented reg %s/%d\n", |
648 | +{ | 1079 | + __func__, emc_reg_name(reg), reg); |
649 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | 1080 | + break; |
650 | + | 1081 | + } |
651 | + ARRAY_FIELD_DP32(s->regs, SOFTWARE_RESET_REGISTER, CEN, | 1082 | +} |
652 | + FIELD_EX32(val, SOFTWARE_RESET_REGISTER, CEN)); | 1083 | + |
653 | + | 1084 | +static const struct MemoryRegionOps npcm7xx_emc_ops = { |
654 | + if (FIELD_EX32(val, SOFTWARE_RESET_REGISTER, SRST)) { | 1085 | + .read = npcm7xx_emc_read, |
655 | + trace_xlnx_can_reset(val); | 1086 | + .write = npcm7xx_emc_write, |
656 | + | ||
657 | + /* First, core will do software reset then will enter in config mode. */ | ||
658 | + can_config_reset(s); | ||
659 | + } | ||
660 | + | ||
661 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
662 | + can_config_mode(s); | ||
663 | + } else { | ||
664 | + /* | ||
665 | + * Leave config mode. Now XlnxZynqMPCAN core will enter normal, | ||
666 | + * sleep, snoop or loopback mode depending upon LBACK, SLEEP, SNOOP | ||
667 | + * register states. | ||
668 | + */ | ||
669 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, CONFIG, 0); | ||
670 | + | ||
671 | + ptimer_transaction_begin(s->can_timer); | ||
672 | + ptimer_set_count(s->can_timer, 0); | ||
673 | + ptimer_transaction_commit(s->can_timer); | ||
674 | + | ||
675 | + /* XlnxZynqMPCAN is out of config mode. It will send pending data. */ | ||
676 | + transfer_fifo(s, &s->txhpb_fifo); | ||
677 | + transfer_fifo(s, &s->tx_fifo); | ||
678 | + } | ||
679 | + | ||
680 | + update_status_register_mode_bits(s); | ||
681 | + | ||
682 | + return s->regs[R_SOFTWARE_RESET_REGISTER]; | ||
683 | +} | ||
684 | + | ||
685 | +static uint64_t can_msr_pre_write(RegisterInfo *reg, uint64_t val) | ||
686 | +{ | ||
687 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
688 | + uint8_t multi_mode; | ||
689 | + | ||
690 | + /* | ||
691 | + * Multiple mode set check. This is done to make sure user doesn't set | ||
692 | + * multiple modes. | ||
693 | + */ | ||
694 | + multi_mode = FIELD_EX32(val, MODE_SELECT_REGISTER, LBACK) + | ||
695 | + FIELD_EX32(val, MODE_SELECT_REGISTER, SLEEP) + | ||
696 | + FIELD_EX32(val, MODE_SELECT_REGISTER, SNOOP); | ||
697 | + | ||
698 | + if (multi_mode > 1) { | ||
699 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
700 | + | ||
701 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to config" | ||
702 | + " several modes simultaneously. One mode will be selected" | ||
703 | + " according to their priority: LBACK > SLEEP > SNOOP.\n", | ||
704 | + path); | ||
705 | + } | ||
706 | + | ||
707 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN) == 0) { | ||
708 | + /* We are in configuration mode, any mode can be selected. */ | ||
709 | + s->regs[R_MODE_SELECT_REGISTER] = val; | ||
710 | + } else { | ||
711 | + bool sleep_mode_bit = FIELD_EX32(val, MODE_SELECT_REGISTER, SLEEP); | ||
712 | + | ||
713 | + ARRAY_FIELD_DP32(s->regs, MODE_SELECT_REGISTER, SLEEP, sleep_mode_bit); | ||
714 | + | ||
715 | + if (FIELD_EX32(val, MODE_SELECT_REGISTER, LBACK)) { | ||
716 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
717 | + | ||
718 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to set" | ||
719 | + " LBACK mode without setting CEN bit as 0.\n", | ||
720 | + path); | ||
721 | + } else if (FIELD_EX32(val, MODE_SELECT_REGISTER, SNOOP)) { | ||
722 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
723 | + | ||
724 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Attempting to set" | ||
725 | + " SNOOP mode without setting CEN bit as 0.\n", | ||
726 | + path); | ||
727 | + } | ||
728 | + | ||
729 | + update_status_register_mode_bits(s); | ||
730 | + } | ||
731 | + | ||
732 | + return s->regs[R_MODE_SELECT_REGISTER]; | ||
733 | +} | ||
734 | + | ||
735 | +static uint64_t can_brpr_pre_write(RegisterInfo *reg, uint64_t val) | ||
736 | +{ | ||
737 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
738 | + | ||
739 | + /* Only allow writes when in config mode. */ | ||
740 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) { | ||
741 | + return s->regs[R_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER]; | ||
742 | + } | ||
743 | + | ||
744 | + return val; | ||
745 | +} | ||
746 | + | ||
747 | +static uint64_t can_btr_pre_write(RegisterInfo *reg, uint64_t val) | ||
748 | +{ | ||
749 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
750 | + | ||
751 | + /* Only allow writes when in config mode. */ | ||
752 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) { | ||
753 | + return s->regs[R_ARBITRATION_PHASE_BIT_TIMING_REGISTER]; | ||
754 | + } | ||
755 | + | ||
756 | + return val; | ||
757 | +} | ||
758 | + | ||
759 | +static uint64_t can_tcr_pre_write(RegisterInfo *reg, uint64_t val) | ||
760 | +{ | ||
761 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
762 | + | ||
763 | + if (FIELD_EX32(val, TIMESTAMP_REGISTER, CTS)) { | ||
764 | + ptimer_transaction_begin(s->can_timer); | ||
765 | + ptimer_set_count(s->can_timer, 0); | ||
766 | + ptimer_transaction_commit(s->can_timer); | ||
767 | + } | ||
768 | + | ||
769 | + return 0; | ||
770 | +} | ||
771 | + | ||
772 | +static void update_rx_fifo(XlnxZynqMPCANState *s, const qemu_can_frame *frame) | ||
773 | +{ | ||
774 | + bool filter_pass = false; | ||
775 | + uint16_t timestamp = 0; | ||
776 | + | ||
777 | + /* If no filter is enabled. Message will be stored in FIFO. */ | ||
778 | + if (!((ARRAY_FIELD_EX32(s->regs, AFR, UAF1)) | | ||
779 | + (ARRAY_FIELD_EX32(s->regs, AFR, UAF2)) | | ||
780 | + (ARRAY_FIELD_EX32(s->regs, AFR, UAF3)) | | ||
781 | + (ARRAY_FIELD_EX32(s->regs, AFR, UAF4)))) { | ||
782 | + filter_pass = true; | ||
783 | + } | ||
784 | + | ||
785 | + /* | ||
786 | + * Messages that pass any of the acceptance filters will be stored in | ||
787 | + * the RX FIFO. | ||
788 | + */ | ||
789 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF1)) { | ||
790 | + uint32_t id_masked = s->regs[R_AFMR1] & frame->can_id; | ||
791 | + uint32_t filter_id_masked = s->regs[R_AFMR1] & s->regs[R_AFIR1]; | ||
792 | + | ||
793 | + if (filter_id_masked == id_masked) { | ||
794 | + filter_pass = true; | ||
795 | + } | ||
796 | + } | ||
797 | + | ||
798 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF2)) { | ||
799 | + uint32_t id_masked = s->regs[R_AFMR2] & frame->can_id; | ||
800 | + uint32_t filter_id_masked = s->regs[R_AFMR2] & s->regs[R_AFIR2]; | ||
801 | + | ||
802 | + if (filter_id_masked == id_masked) { | ||
803 | + filter_pass = true; | ||
804 | + } | ||
805 | + } | ||
806 | + | ||
807 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF3)) { | ||
808 | + uint32_t id_masked = s->regs[R_AFMR3] & frame->can_id; | ||
809 | + uint32_t filter_id_masked = s->regs[R_AFMR3] & s->regs[R_AFIR3]; | ||
810 | + | ||
811 | + if (filter_id_masked == id_masked) { | ||
812 | + filter_pass = true; | ||
813 | + } | ||
814 | + } | ||
815 | + | ||
816 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF4)) { | ||
817 | + uint32_t id_masked = s->regs[R_AFMR4] & frame->can_id; | ||
818 | + uint32_t filter_id_masked = s->regs[R_AFMR4] & s->regs[R_AFIR4]; | ||
819 | + | ||
820 | + if (filter_id_masked == id_masked) { | ||
821 | + filter_pass = true; | ||
822 | + } | ||
823 | + } | ||
824 | + | ||
825 | + if (!filter_pass) { | ||
826 | + trace_xlnx_can_rx_fifo_filter_reject(frame->can_id, frame->can_dlc); | ||
827 | + return; | ||
828 | + } | ||
829 | + | ||
830 | + /* Store the message in fifo if it passed through any of the filters. */ | ||
831 | + if (filter_pass && frame->can_dlc <= MAX_DLC) { | ||
832 | + | ||
833 | + if (fifo32_is_full(&s->rx_fifo)) { | ||
834 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOFLW, 1); | ||
835 | + } else { | ||
836 | + timestamp = CAN_TIMER_MAX - ptimer_get_count(s->can_timer); | ||
837 | + | ||
838 | + fifo32_push(&s->rx_fifo, frame->can_id); | ||
839 | + | ||
840 | + fifo32_push(&s->rx_fifo, deposit32(0, R_RXFIFO_DLC_DLC_SHIFT, | ||
841 | + R_RXFIFO_DLC_DLC_LENGTH, | ||
842 | + frame->can_dlc) | | ||
843 | + deposit32(0, R_RXFIFO_DLC_RXT_SHIFT, | ||
844 | + R_RXFIFO_DLC_RXT_LENGTH, | ||
845 | + timestamp)); | ||
846 | + | ||
847 | + /* First 32 bit of the data. */ | ||
848 | + fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA1_DB3_SHIFT, | ||
849 | + R_TXFIFO_DATA1_DB3_LENGTH, | ||
850 | + frame->data[0]) | | ||
851 | + deposit32(0, R_TXFIFO_DATA1_DB2_SHIFT, | ||
852 | + R_TXFIFO_DATA1_DB2_LENGTH, | ||
853 | + frame->data[1]) | | ||
854 | + deposit32(0, R_TXFIFO_DATA1_DB1_SHIFT, | ||
855 | + R_TXFIFO_DATA1_DB1_LENGTH, | ||
856 | + frame->data[2]) | | ||
857 | + deposit32(0, R_TXFIFO_DATA1_DB0_SHIFT, | ||
858 | + R_TXFIFO_DATA1_DB0_LENGTH, | ||
859 | + frame->data[3])); | ||
860 | + /* Last 32 bit of the data. */ | ||
861 | + fifo32_push(&s->rx_fifo, deposit32(0, R_TXFIFO_DATA2_DB7_SHIFT, | ||
862 | + R_TXFIFO_DATA2_DB7_LENGTH, | ||
863 | + frame->data[4]) | | ||
864 | + deposit32(0, R_TXFIFO_DATA2_DB6_SHIFT, | ||
865 | + R_TXFIFO_DATA2_DB6_LENGTH, | ||
866 | + frame->data[5]) | | ||
867 | + deposit32(0, R_TXFIFO_DATA2_DB5_SHIFT, | ||
868 | + R_TXFIFO_DATA2_DB5_LENGTH, | ||
869 | + frame->data[6]) | | ||
870 | + deposit32(0, R_TXFIFO_DATA2_DB4_SHIFT, | ||
871 | + R_TXFIFO_DATA2_DB4_LENGTH, | ||
872 | + frame->data[7])); | ||
873 | + | ||
874 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXOK, 1); | ||
875 | + trace_xlnx_can_rx_data(frame->can_id, frame->can_dlc, | ||
876 | + frame->data[0], frame->data[1], | ||
877 | + frame->data[2], frame->data[3], | ||
878 | + frame->data[4], frame->data[5], | ||
879 | + frame->data[6], frame->data[7]); | ||
880 | + } | ||
881 | + | ||
882 | + can_update_irq(s); | ||
883 | + } | ||
884 | +} | ||
885 | + | ||
886 | +static uint64_t can_rxfifo_pre_read(RegisterInfo *reg, uint64_t val) | ||
887 | +{ | ||
888 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
889 | + | ||
890 | + if (!fifo32_is_empty(&s->rx_fifo)) { | ||
891 | + val = fifo32_pop(&s->rx_fifo); | ||
892 | + } else { | ||
893 | + ARRAY_FIELD_DP32(s->regs, INTERRUPT_STATUS_REGISTER, RXUFLW, 1); | ||
894 | + } | ||
895 | + | ||
896 | + can_update_irq(s); | ||
897 | + return val; | ||
898 | +} | ||
899 | + | ||
900 | +static void can_filter_enable_post_write(RegisterInfo *reg, uint64_t val) | ||
901 | +{ | ||
902 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
903 | + | ||
904 | + if (ARRAY_FIELD_EX32(s->regs, AFR, UAF1) && | ||
905 | + ARRAY_FIELD_EX32(s->regs, AFR, UAF2) && | ||
906 | + ARRAY_FIELD_EX32(s->regs, AFR, UAF3) && | ||
907 | + ARRAY_FIELD_EX32(s->regs, AFR, UAF4)) { | ||
908 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, ACFBSY, 1); | ||
909 | + } else { | ||
910 | + ARRAY_FIELD_DP32(s->regs, STATUS_REGISTER, ACFBSY, 0); | ||
911 | + } | ||
912 | +} | ||
913 | + | ||
914 | +static uint64_t can_filter_mask_pre_write(RegisterInfo *reg, uint64_t val) | ||
915 | +{ | ||
916 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
917 | + uint32_t reg_idx = (reg->access->addr) / 4; | ||
918 | + uint32_t filter_number = (reg_idx - R_AFMR1) / 2; | ||
919 | + | ||
920 | + /* modify an acceptance filter, the corresponding UAF bit should be '0'. */ | ||
921 | + if (!(s->regs[R_AFR] & (1 << filter_number))) { | ||
922 | + s->regs[reg_idx] = val; | ||
923 | + | ||
924 | + trace_xlnx_can_filter_mask_pre_write(filter_number, s->regs[reg_idx]); | ||
925 | + } else { | ||
926 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
927 | + | ||
928 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Acceptance filter %d" | ||
929 | + " mask is not set as corresponding UAF bit is not 0.\n", | ||
930 | + path, filter_number + 1); | ||
931 | + } | ||
932 | + | ||
933 | + return s->regs[reg_idx]; | ||
934 | +} | ||
935 | + | ||
936 | +static uint64_t can_filter_id_pre_write(RegisterInfo *reg, uint64_t val) | ||
937 | +{ | ||
938 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
939 | + uint32_t reg_idx = (reg->access->addr) / 4; | ||
940 | + uint32_t filter_number = (reg_idx - R_AFIR1) / 2; | ||
941 | + | ||
942 | + if (!(s->regs[R_AFR] & (1 << filter_number))) { | ||
943 | + s->regs[reg_idx] = val; | ||
944 | + | ||
945 | + trace_xlnx_can_filter_id_pre_write(filter_number, s->regs[reg_idx]); | ||
946 | + } else { | ||
947 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
948 | + | ||
949 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Acceptance filter %d" | ||
950 | + " id is not set as corresponding UAF bit is not 0.\n", | ||
951 | + path, filter_number + 1); | ||
952 | + } | ||
953 | + | ||
954 | + return s->regs[reg_idx]; | ||
955 | +} | ||
956 | + | ||
957 | +static void can_tx_post_write(RegisterInfo *reg, uint64_t val) | ||
958 | +{ | ||
959 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(reg->opaque); | ||
960 | + | ||
961 | + bool is_txhpb = reg->access->addr > A_TXFIFO_DATA2; | ||
962 | + | ||
963 | + bool initiate_transfer = (reg->access->addr == A_TXFIFO_DATA2) || | ||
964 | + (reg->access->addr == A_TXHPB_DATA2); | ||
965 | + | ||
966 | + Fifo32 *f = is_txhpb ? &s->txhpb_fifo : &s->tx_fifo; | ||
967 | + | ||
968 | + if (!fifo32_is_full(f)) { | ||
969 | + fifo32_push(f, val); | ||
970 | + } else { | ||
971 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
972 | + | ||
973 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: TX FIFO is full.\n", path); | ||
974 | + } | ||
975 | + | ||
976 | + /* Initiate the message send if TX register is written. */ | ||
977 | + if (initiate_transfer && | ||
978 | + ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) { | ||
979 | + transfer_fifo(s, f); | ||
980 | + } | ||
981 | + | ||
982 | + can_update_irq(s); | ||
983 | +} | ||
984 | + | ||
985 | +static const RegisterAccessInfo can_regs_info[] = { | ||
986 | + { .name = "SOFTWARE_RESET_REGISTER", | ||
987 | + .addr = A_SOFTWARE_RESET_REGISTER, | ||
988 | + .rsvd = 0xfffffffc, | ||
989 | + .pre_write = can_srr_pre_write, | ||
990 | + },{ .name = "MODE_SELECT_REGISTER", | ||
991 | + .addr = A_MODE_SELECT_REGISTER, | ||
992 | + .rsvd = 0xfffffff8, | ||
993 | + .pre_write = can_msr_pre_write, | ||
994 | + },{ .name = "ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER", | ||
995 | + .addr = A_ARBITRATION_PHASE_BAUD_RATE_PRESCALER_REGISTER, | ||
996 | + .rsvd = 0xffffff00, | ||
997 | + .pre_write = can_brpr_pre_write, | ||
998 | + },{ .name = "ARBITRATION_PHASE_BIT_TIMING_REGISTER", | ||
999 | + .addr = A_ARBITRATION_PHASE_BIT_TIMING_REGISTER, | ||
1000 | + .rsvd = 0xfffffe00, | ||
1001 | + .pre_write = can_btr_pre_write, | ||
1002 | + },{ .name = "ERROR_COUNTER_REGISTER", | ||
1003 | + .addr = A_ERROR_COUNTER_REGISTER, | ||
1004 | + .rsvd = 0xffff0000, | ||
1005 | + .ro = 0xffffffff, | ||
1006 | + },{ .name = "ERROR_STATUS_REGISTER", | ||
1007 | + .addr = A_ERROR_STATUS_REGISTER, | ||
1008 | + .rsvd = 0xffffffe0, | ||
1009 | + .w1c = 0x1f, | ||
1010 | + },{ .name = "STATUS_REGISTER", .addr = A_STATUS_REGISTER, | ||
1011 | + .reset = 0x1, | ||
1012 | + .rsvd = 0xffffe000, | ||
1013 | + .ro = 0x1fff, | ||
1014 | + },{ .name = "INTERRUPT_STATUS_REGISTER", | ||
1015 | + .addr = A_INTERRUPT_STATUS_REGISTER, | ||
1016 | + .reset = 0x6000, | ||
1017 | + .rsvd = 0xffff8000, | ||
1018 | + .ro = 0x7fff, | ||
1019 | + },{ .name = "INTERRUPT_ENABLE_REGISTER", | ||
1020 | + .addr = A_INTERRUPT_ENABLE_REGISTER, | ||
1021 | + .rsvd = 0xffff8000, | ||
1022 | + .post_write = can_ier_post_write, | ||
1023 | + },{ .name = "INTERRUPT_CLEAR_REGISTER", | ||
1024 | + .addr = A_INTERRUPT_CLEAR_REGISTER, | ||
1025 | + .rsvd = 0xffff8000, | ||
1026 | + .pre_write = can_icr_pre_write, | ||
1027 | + },{ .name = "TIMESTAMP_REGISTER", | ||
1028 | + .addr = A_TIMESTAMP_REGISTER, | ||
1029 | + .rsvd = 0xfffffffe, | ||
1030 | + .pre_write = can_tcr_pre_write, | ||
1031 | + },{ .name = "WIR", .addr = A_WIR, | ||
1032 | + .reset = 0x3f3f, | ||
1033 | + .rsvd = 0xffff0000, | ||
1034 | + },{ .name = "TXFIFO_ID", .addr = A_TXFIFO_ID, | ||
1035 | + .post_write = can_tx_post_write, | ||
1036 | + },{ .name = "TXFIFO_DLC", .addr = A_TXFIFO_DLC, | ||
1037 | + .rsvd = 0xfffffff, | ||
1038 | + .post_write = can_tx_post_write, | ||
1039 | + },{ .name = "TXFIFO_DATA1", .addr = A_TXFIFO_DATA1, | ||
1040 | + .post_write = can_tx_post_write, | ||
1041 | + },{ .name = "TXFIFO_DATA2", .addr = A_TXFIFO_DATA2, | ||
1042 | + .post_write = can_tx_post_write, | ||
1043 | + },{ .name = "TXHPB_ID", .addr = A_TXHPB_ID, | ||
1044 | + .post_write = can_tx_post_write, | ||
1045 | + },{ .name = "TXHPB_DLC", .addr = A_TXHPB_DLC, | ||
1046 | + .rsvd = 0xfffffff, | ||
1047 | + .post_write = can_tx_post_write, | ||
1048 | + },{ .name = "TXHPB_DATA1", .addr = A_TXHPB_DATA1, | ||
1049 | + .post_write = can_tx_post_write, | ||
1050 | + },{ .name = "TXHPB_DATA2", .addr = A_TXHPB_DATA2, | ||
1051 | + .post_write = can_tx_post_write, | ||
1052 | + },{ .name = "RXFIFO_ID", .addr = A_RXFIFO_ID, | ||
1053 | + .ro = 0xffffffff, | ||
1054 | + .post_read = can_rxfifo_pre_read, | ||
1055 | + },{ .name = "RXFIFO_DLC", .addr = A_RXFIFO_DLC, | ||
1056 | + .rsvd = 0xfff0000, | ||
1057 | + .post_read = can_rxfifo_pre_read, | ||
1058 | + },{ .name = "RXFIFO_DATA1", .addr = A_RXFIFO_DATA1, | ||
1059 | + .post_read = can_rxfifo_pre_read, | ||
1060 | + },{ .name = "RXFIFO_DATA2", .addr = A_RXFIFO_DATA2, | ||
1061 | + .post_read = can_rxfifo_pre_read, | ||
1062 | + },{ .name = "AFR", .addr = A_AFR, | ||
1063 | + .rsvd = 0xfffffff0, | ||
1064 | + .post_write = can_filter_enable_post_write, | ||
1065 | + },{ .name = "AFMR1", .addr = A_AFMR1, | ||
1066 | + .pre_write = can_filter_mask_pre_write, | ||
1067 | + },{ .name = "AFIR1", .addr = A_AFIR1, | ||
1068 | + .pre_write = can_filter_id_pre_write, | ||
1069 | + },{ .name = "AFMR2", .addr = A_AFMR2, | ||
1070 | + .pre_write = can_filter_mask_pre_write, | ||
1071 | + },{ .name = "AFIR2", .addr = A_AFIR2, | ||
1072 | + .pre_write = can_filter_id_pre_write, | ||
1073 | + },{ .name = "AFMR3", .addr = A_AFMR3, | ||
1074 | + .pre_write = can_filter_mask_pre_write, | ||
1075 | + },{ .name = "AFIR3", .addr = A_AFIR3, | ||
1076 | + .pre_write = can_filter_id_pre_write, | ||
1077 | + },{ .name = "AFMR4", .addr = A_AFMR4, | ||
1078 | + .pre_write = can_filter_mask_pre_write, | ||
1079 | + },{ .name = "AFIR4", .addr = A_AFIR4, | ||
1080 | + .pre_write = can_filter_id_pre_write, | ||
1081 | + } | ||
1082 | +}; | ||
1083 | + | ||
1084 | +static void xlnx_zynqmp_can_ptimer_cb(void *opaque) | ||
1085 | +{ | ||
1086 | + /* No action required on the timer rollover. */ | ||
1087 | +} | ||
1088 | + | ||
1089 | +static const MemoryRegionOps can_ops = { | ||
1090 | + .read = register_read_memory, | ||
1091 | + .write = register_write_memory, | ||
1092 | + .endianness = DEVICE_LITTLE_ENDIAN, | 1087 | + .endianness = DEVICE_LITTLE_ENDIAN, |
1093 | + .valid = { | 1088 | + .valid = { |
1094 | + .min_access_size = 4, | 1089 | + .min_access_size = 4, |
1095 | + .max_access_size = 4, | 1090 | + .max_access_size = 4, |
1091 | + .unaligned = false, | ||
1096 | + }, | 1092 | + }, |
1097 | +}; | 1093 | +}; |
1098 | + | 1094 | + |
1099 | +static void xlnx_zynqmp_can_reset_init(Object *obj, ResetType type) | 1095 | +static void emc_cleanup(NetClientState *nc) |
1100 | +{ | 1096 | +{ |
1101 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(obj); | 1097 | + /* Nothing to do yet. */ |
1102 | + unsigned int i; | 1098 | +} |
1103 | + | 1099 | + |
1104 | + for (i = R_RXFIFO_ID; i < ARRAY_SIZE(s->reg_info); ++i) { | 1100 | +static NetClientInfo net_npcm7xx_emc_info = { |
1105 | + register_reset(&s->reg_info[i]); | 1101 | + .type = NET_CLIENT_DRIVER_NIC, |
1106 | + } | 1102 | + .size = sizeof(NICState), |
1107 | + | 1103 | + .can_receive = emc_can_receive, |
1108 | + ptimer_transaction_begin(s->can_timer); | 1104 | + .receive = emc_receive, |
1109 | + ptimer_set_count(s->can_timer, 0); | 1105 | + .cleanup = emc_cleanup, |
1110 | + ptimer_transaction_commit(s->can_timer); | 1106 | + .link_status_changed = emc_set_link, |
1111 | +} | ||
1112 | + | ||
1113 | +static void xlnx_zynqmp_can_reset_hold(Object *obj) | ||
1114 | +{ | ||
1115 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(obj); | ||
1116 | + unsigned int i; | ||
1117 | + | ||
1118 | + for (i = 0; i < R_RXFIFO_ID; ++i) { | ||
1119 | + register_reset(&s->reg_info[i]); | ||
1120 | + } | ||
1121 | + | ||
1122 | + /* | ||
1123 | + * Reset FIFOs when CAN model is reset. This will clear the fifo writes | ||
1124 | + * done by post_write which gets called from register_reset function, | ||
1125 | + * post_write handle will not be able to trigger tx because CAN will be | ||
1126 | + * disabled when software_reset_register is cleared first. | ||
1127 | + */ | ||
1128 | + fifo32_reset(&s->rx_fifo); | ||
1129 | + fifo32_reset(&s->tx_fifo); | ||
1130 | + fifo32_reset(&s->txhpb_fifo); | ||
1131 | +} | ||
1132 | + | ||
1133 | +static bool xlnx_zynqmp_can_can_receive(CanBusClientState *client) | ||
1134 | +{ | ||
1135 | + XlnxZynqMPCANState *s = container_of(client, XlnxZynqMPCANState, | ||
1136 | + bus_client); | ||
1137 | + | ||
1138 | + if (ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, SRST)) { | ||
1139 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1140 | + | ||
1141 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is in reset state.\n", | ||
1142 | + path); | ||
1143 | + return false; | ||
1144 | + } | ||
1145 | + | ||
1146 | + if ((ARRAY_FIELD_EX32(s->regs, SOFTWARE_RESET_REGISTER, CEN)) == 0) { | ||
1147 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1148 | + | ||
1149 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Controller is disabled. Incoming" | ||
1150 | + " messages will be discarded.\n", path); | ||
1151 | + return false; | ||
1152 | + } | ||
1153 | + | ||
1154 | + return true; | ||
1155 | +} | ||
1156 | + | ||
1157 | +static ssize_t xlnx_zynqmp_can_receive(CanBusClientState *client, | ||
1158 | + const qemu_can_frame *buf, size_t buf_size) { | ||
1159 | + XlnxZynqMPCANState *s = container_of(client, XlnxZynqMPCANState, | ||
1160 | + bus_client); | ||
1161 | + const qemu_can_frame *frame = buf; | ||
1162 | + | ||
1163 | + if (buf_size <= 0) { | ||
1164 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | ||
1165 | + | ||
1166 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Error in the data received.\n", | ||
1167 | + path); | ||
1168 | + return 0; | ||
1169 | + } | ||
1170 | + | ||
1171 | + if (ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SNOOP)) { | ||
1172 | + /* Snoop Mode: Just keep the data. no response back. */ | ||
1173 | + update_rx_fifo(s, frame); | ||
1174 | + } else if ((ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP))) { | ||
1175 | + /* | ||
1176 | + * XlnxZynqMPCAN is in sleep mode. Any data on bus will bring it to wake | ||
1177 | + * up state. | ||
1178 | + */ | ||
1179 | + can_exit_sleep_mode(s); | ||
1180 | + update_rx_fifo(s, frame); | ||
1181 | + } else if ((ARRAY_FIELD_EX32(s->regs, STATUS_REGISTER, SLEEP)) == 0) { | ||
1182 | + update_rx_fifo(s, frame); | ||
1183 | + } else { | ||
1184 | + /* | ||
1185 | + * XlnxZynqMPCAN will not participate in normal bus communication | ||
1186 | + * and will not receive any messages transmitted by other CAN nodes. | ||
1187 | + */ | ||
1188 | + trace_xlnx_can_rx_discard(s->regs[R_STATUS_REGISTER]); | ||
1189 | + } | ||
1190 | + | ||
1191 | + return 1; | ||
1192 | +} | ||
1193 | + | ||
1194 | +static CanBusClientInfo can_xilinx_bus_client_info = { | ||
1195 | + .can_receive = xlnx_zynqmp_can_can_receive, | ||
1196 | + .receive = xlnx_zynqmp_can_receive, | ||
1197 | +}; | 1107 | +}; |
1198 | + | 1108 | + |
1199 | +static int xlnx_zynqmp_can_connect_to_bus(XlnxZynqMPCANState *s, | 1109 | +static void npcm7xx_emc_realize(DeviceState *dev, Error **errp) |
1200 | + CanBusState *bus) | 1110 | +{ |
1201 | +{ | 1111 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); |
1202 | + s->bus_client.info = &can_xilinx_bus_client_info; | 1112 | + SysBusDevice *sbd = SYS_BUS_DEVICE(emc); |
1203 | + | 1113 | + |
1204 | + if (can_bus_insert_client(bus, &s->bus_client) < 0) { | 1114 | + memory_region_init_io(&emc->iomem, OBJECT(emc), &npcm7xx_emc_ops, emc, |
1205 | + return -1; | 1115 | + TYPE_NPCM7XX_EMC, 4 * KiB); |
1206 | + } | 1116 | + sysbus_init_mmio(sbd, &emc->iomem); |
1207 | + return 0; | 1117 | + sysbus_init_irq(sbd, &emc->tx_irq); |
1208 | +} | 1118 | + sysbus_init_irq(sbd, &emc->rx_irq); |
1209 | + | 1119 | + |
1210 | +static void xlnx_zynqmp_can_realize(DeviceState *dev, Error **errp) | 1120 | + qemu_macaddr_default_if_unset(&emc->conf.macaddr); |
1211 | +{ | 1121 | + emc->nic = qemu_new_nic(&net_npcm7xx_emc_info, &emc->conf, |
1212 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(dev); | 1122 | + object_get_typename(OBJECT(dev)), dev->id, emc); |
1213 | + | 1123 | + qemu_format_nic_info_str(qemu_get_queue(emc->nic), emc->conf.macaddr.a); |
1214 | + if (s->canbus) { | 1124 | +} |
1215 | + if (xlnx_zynqmp_can_connect_to_bus(s, s->canbus) < 0) { | 1125 | + |
1216 | + g_autofree char *path = object_get_canonical_path(OBJECT(s)); | 1126 | +static void npcm7xx_emc_unrealize(DeviceState *dev) |
1217 | + | 1127 | +{ |
1218 | + error_setg(errp, "%s: xlnx_zynqmp_can_connect_to_bus" | 1128 | + NPCM7xxEMCState *emc = NPCM7XX_EMC(dev); |
1219 | + " failed.", path); | 1129 | + |
1220 | + return; | 1130 | + qemu_del_nic(emc->nic); |
1221 | + } | 1131 | +} |
1222 | + } | 1132 | + |
1223 | + | 1133 | +static const VMStateDescription vmstate_npcm7xx_emc = { |
1224 | + /* Create RX FIFO, TXFIFO, TXHPB storage. */ | 1134 | + .name = TYPE_NPCM7XX_EMC, |
1225 | + fifo32_create(&s->rx_fifo, RXFIFO_SIZE); | 1135 | + .version_id = 0, |
1226 | + fifo32_create(&s->tx_fifo, RXFIFO_SIZE); | 1136 | + .minimum_version_id = 0, |
1227 | + fifo32_create(&s->txhpb_fifo, CAN_FRAME_SIZE); | ||
1228 | + | ||
1229 | + /* Allocate a new timer. */ | ||
1230 | + s->can_timer = ptimer_init(xlnx_zynqmp_can_ptimer_cb, s, | ||
1231 | + PTIMER_POLICY_DEFAULT); | ||
1232 | + | ||
1233 | + ptimer_transaction_begin(s->can_timer); | ||
1234 | + | ||
1235 | + ptimer_set_freq(s->can_timer, s->cfg.ext_clk_freq); | ||
1236 | + ptimer_set_limit(s->can_timer, CAN_TIMER_MAX, 1); | ||
1237 | + ptimer_run(s->can_timer, 0); | ||
1238 | + ptimer_transaction_commit(s->can_timer); | ||
1239 | +} | ||
1240 | + | ||
1241 | +static void xlnx_zynqmp_can_init(Object *obj) | ||
1242 | +{ | ||
1243 | + XlnxZynqMPCANState *s = XLNX_ZYNQMP_CAN(obj); | ||
1244 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
1245 | + | ||
1246 | + RegisterInfoArray *reg_array; | ||
1247 | + | ||
1248 | + memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_CAN, | ||
1249 | + XLNX_ZYNQMP_CAN_R_MAX * 4); | ||
1250 | + reg_array = register_init_block32(DEVICE(obj), can_regs_info, | ||
1251 | + ARRAY_SIZE(can_regs_info), | ||
1252 | + s->reg_info, s->regs, | ||
1253 | + &can_ops, | ||
1254 | + XLNX_ZYNQMP_CAN_ERR_DEBUG, | ||
1255 | + XLNX_ZYNQMP_CAN_R_MAX * 4); | ||
1256 | + | ||
1257 | + memory_region_add_subregion(&s->iomem, 0x00, ®_array->mem); | ||
1258 | + sysbus_init_mmio(sbd, &s->iomem); | ||
1259 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); | ||
1260 | +} | ||
1261 | + | ||
1262 | +static const VMStateDescription vmstate_can = { | ||
1263 | + .name = TYPE_XLNX_ZYNQMP_CAN, | ||
1264 | + .version_id = 1, | ||
1265 | + .minimum_version_id = 1, | ||
1266 | + .fields = (VMStateField[]) { | 1137 | + .fields = (VMStateField[]) { |
1267 | + VMSTATE_FIFO32(rx_fifo, XlnxZynqMPCANState), | 1138 | + VMSTATE_UINT8(emc_num, NPCM7xxEMCState), |
1268 | + VMSTATE_FIFO32(tx_fifo, XlnxZynqMPCANState), | 1139 | + VMSTATE_UINT32_ARRAY(regs, NPCM7xxEMCState, NPCM7XX_NUM_EMC_REGS), |
1269 | + VMSTATE_FIFO32(txhpb_fifo, XlnxZynqMPCANState), | 1140 | + VMSTATE_BOOL(tx_active, NPCM7xxEMCState), |
1270 | + VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPCANState, XLNX_ZYNQMP_CAN_R_MAX), | 1141 | + VMSTATE_BOOL(rx_active, NPCM7xxEMCState), |
1271 | + VMSTATE_PTIMER(can_timer, XlnxZynqMPCANState), | ||
1272 | + VMSTATE_END_OF_LIST(), | 1142 | + VMSTATE_END_OF_LIST(), |
1273 | + } | 1143 | + }, |
1274 | +}; | 1144 | +}; |
1275 | + | 1145 | + |
1276 | +static Property xlnx_zynqmp_can_properties[] = { | 1146 | +static Property npcm7xx_emc_properties[] = { |
1277 | + DEFINE_PROP_UINT32("ext_clk_freq", XlnxZynqMPCANState, cfg.ext_clk_freq, | 1147 | + DEFINE_NIC_PROPERTIES(NPCM7xxEMCState, conf), |
1278 | + CAN_DEFAULT_CLOCK), | ||
1279 | + DEFINE_PROP_LINK("canbus", XlnxZynqMPCANState, canbus, TYPE_CAN_BUS, | ||
1280 | + CanBusState *), | ||
1281 | + DEFINE_PROP_END_OF_LIST(), | 1148 | + DEFINE_PROP_END_OF_LIST(), |
1282 | +}; | 1149 | +}; |
1283 | + | 1150 | + |
1284 | +static void xlnx_zynqmp_can_class_init(ObjectClass *klass, void *data) | 1151 | +static void npcm7xx_emc_class_init(ObjectClass *klass, void *data) |
1285 | +{ | 1152 | +{ |
1286 | + DeviceClass *dc = DEVICE_CLASS(klass); | 1153 | + DeviceClass *dc = DEVICE_CLASS(klass); |
1287 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 1154 | + |
1288 | + | 1155 | + set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); |
1289 | + rc->phases.enter = xlnx_zynqmp_can_reset_init; | 1156 | + dc->desc = "NPCM7xx EMC Controller"; |
1290 | + rc->phases.hold = xlnx_zynqmp_can_reset_hold; | 1157 | + dc->realize = npcm7xx_emc_realize; |
1291 | + dc->realize = xlnx_zynqmp_can_realize; | 1158 | + dc->unrealize = npcm7xx_emc_unrealize; |
1292 | + device_class_set_props(dc, xlnx_zynqmp_can_properties); | 1159 | + dc->reset = npcm7xx_emc_reset; |
1293 | + dc->vmsd = &vmstate_can; | 1160 | + dc->vmsd = &vmstate_npcm7xx_emc; |
1294 | +} | 1161 | + device_class_set_props(dc, npcm7xx_emc_properties); |
1295 | + | 1162 | +} |
1296 | +static const TypeInfo can_info = { | 1163 | + |
1297 | + .name = TYPE_XLNX_ZYNQMP_CAN, | 1164 | +static const TypeInfo npcm7xx_emc_info = { |
1298 | + .parent = TYPE_SYS_BUS_DEVICE, | 1165 | + .name = TYPE_NPCM7XX_EMC, |
1299 | + .instance_size = sizeof(XlnxZynqMPCANState), | 1166 | + .parent = TYPE_SYS_BUS_DEVICE, |
1300 | + .class_init = xlnx_zynqmp_can_class_init, | 1167 | + .instance_size = sizeof(NPCM7xxEMCState), |
1301 | + .instance_init = xlnx_zynqmp_can_init, | 1168 | + .class_init = npcm7xx_emc_class_init, |
1302 | +}; | 1169 | +}; |
1303 | + | 1170 | + |
1304 | +static void can_register_types(void) | 1171 | +static void npcm7xx_emc_register_type(void) |
1305 | +{ | 1172 | +{ |
1306 | + type_register_static(&can_info); | 1173 | + type_register_static(&npcm7xx_emc_info); |
1307 | +} | 1174 | +} |
1308 | + | 1175 | + |
1309 | +type_init(can_register_types) | 1176 | +type_init(npcm7xx_emc_register_type) |
1310 | diff --git a/hw/Kconfig b/hw/Kconfig | 1177 | diff --git a/hw/net/meson.build b/hw/net/meson.build |
1311 | index XXXXXXX..XXXXXXX 100644 | 1178 | index XXXXXXX..XXXXXXX 100644 |
1312 | --- a/hw/Kconfig | 1179 | --- a/hw/net/meson.build |
1313 | +++ b/hw/Kconfig | 1180 | +++ b/hw/net/meson.build |
1314 | @@ -XXX,XX +XXX,XX @@ config XILINX_AXI | 1181 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_I82596_COMMON', if_true: files('i82596.c')) |
1315 | config XLNX_ZYNQMP | 1182 | softmmu_ss.add(when: 'CONFIG_SUNHME', if_true: files('sunhme.c')) |
1316 | bool | 1183 | softmmu_ss.add(when: 'CONFIG_FTGMAC100', if_true: files('ftgmac100.c')) |
1317 | select REGISTER | 1184 | softmmu_ss.add(when: 'CONFIG_SUNGEM', if_true: files('sungem.c')) |
1318 | + select CAN_BUS | 1185 | +softmmu_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_emc.c')) |
1319 | diff --git a/hw/net/can/meson.build b/hw/net/can/meson.build | 1186 | |
1187 | softmmu_ss.add(when: 'CONFIG_ETRAXFS', if_true: files('etraxfs_eth.c')) | ||
1188 | softmmu_ss.add(when: 'CONFIG_COLDFIRE', if_true: files('mcf_fec.c')) | ||
1189 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
1320 | index XXXXXXX..XXXXXXX 100644 | 1190 | index XXXXXXX..XXXXXXX 100644 |
1321 | --- a/hw/net/can/meson.build | 1191 | --- a/hw/net/trace-events |
1322 | +++ b/hw/net/can/meson.build | 1192 | +++ b/hw/net/trace-events |
1323 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_CAN_PCI', if_true: files('can_pcm3680_pci.c')) | 1193 | @@ -XXX,XX +XXX,XX @@ imx_fec_receive_last(int last) "rx frame flags 0x%04x" |
1324 | softmmu_ss.add(when: 'CONFIG_CAN_PCI', if_true: files('can_mioe3680_pci.c')) | 1194 | imx_enet_receive(size_t size) "len %zu" |
1325 | softmmu_ss.add(when: 'CONFIG_CAN_CTUCANFD', if_true: files('ctucan_core.c')) | 1195 | imx_enet_receive_len(uint64_t addr, int len) "rx_bd 0x%"PRIx64" length %d" |
1326 | softmmu_ss.add(when: 'CONFIG_CAN_CTUCANFD_PCI', if_true: files('ctucan_pci.c')) | 1196 | imx_enet_receive_last(int last) "rx frame flags 0x%04x" |
1327 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP', if_true: files('xlnx-zynqmp-can.c')) | 1197 | + |
1328 | diff --git a/hw/net/can/trace-events b/hw/net/can/trace-events | 1198 | +# npcm7xx_emc.c |
1329 | new file mode 100644 | 1199 | +npcm7xx_emc_reset(int emc_num) "Resetting emc%d" |
1330 | index XXXXXXX..XXXXXXX | 1200 | +npcm7xx_emc_update_tx_irq(int level) "Setting tx irq to %d" |
1331 | --- /dev/null | 1201 | +npcm7xx_emc_update_rx_irq(int level) "Setting rx irq to %d" |
1332 | +++ b/hw/net/can/trace-events | 1202 | +npcm7xx_emc_set_mista(uint32_t flags) "ORing 0x%x into MISTA" |
1333 | @@ -XXX,XX +XXX,XX @@ | 1203 | +npcm7xx_emc_cpu_owned_desc(uint32_t addr) "Can't process cpu-owned descriptor @0x%x" |
1334 | +# xlnx-zynqmp-can.c | 1204 | +npcm7xx_emc_sent_packet(uint32_t len) "Sent %u byte packet" |
1335 | +xlnx_can_update_irq(uint32_t isr, uint32_t ier, uint32_t irq) "ISR: 0x%08x IER: 0x%08x IRQ: 0x%08x" | 1205 | +npcm7xx_emc_tx_done(uint32_t ctxdsa) "TX done, CTXDSA=0x%x" |
1336 | +xlnx_can_reset(uint32_t val) "Resetting controller with value = 0x%08x" | 1206 | +npcm7xx_emc_can_receive(int can_receive) "Can receive: %d" |
1337 | +xlnx_can_rx_fifo_filter_reject(uint32_t id, uint8_t dlc) "Frame: ID: 0x%08x DLC: 0x%02x" | 1207 | +npcm7xx_emc_packet_filtered_out(const char* fail_reason) "Packet filtered out: %s" |
1338 | +xlnx_can_filter_id_pre_write(uint8_t filter_num, uint32_t value) "Filter%d ID: 0x%08x" | 1208 | +npcm7xx_emc_packet_dropped(uint32_t len) "%u byte packet dropped" |
1339 | +xlnx_can_filter_mask_pre_write(uint8_t filter_num, uint32_t value) "Filter%d MASK: 0x%08x" | 1209 | +npcm7xx_emc_receiving_packet(uint32_t len) "Receiving %u byte packet" |
1340 | +xlnx_can_tx_data(uint32_t id, uint8_t dlc, uint8_t db0, uint8_t db1, uint8_t db2, uint8_t db3, uint8_t db4, uint8_t db5, uint8_t db6, uint8_t db7) "Frame: ID: 0x%08x DLC: 0x%02x DATA: 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x" | 1210 | +npcm7xx_emc_received_packet(uint32_t len) "Received %u byte packet" |
1341 | +xlnx_can_rx_data(uint32_t id, uint32_t dlc, uint8_t db0, uint8_t db1, uint8_t db2, uint8_t db3, uint8_t db4, uint8_t db5, uint8_t db6, uint8_t db7) "Frame: ID: 0x%08x DLC: 0x%02x DATA: 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x 0x%02x" | 1211 | +npcm7xx_emc_rx_done(uint32_t crxdsa) "RX done, CRXDSA=0x%x" |
1342 | +xlnx_can_rx_discard(uint32_t status) "Controller is not enabled for bus communication. Status Register: 0x%08x" | 1212 | +npcm7xx_emc_reg_read(int emc_num, uint32_t result, const char *name, int regno) "emc%d: 0x%x = reg[%s/%d]" |
1213 | +npcm7xx_emc_reg_write(int emc_num, const char *name, int regno, uint32_t value) "emc%d: reg[%s/%d] = 0x%x" | ||
1343 | -- | 1214 | -- |
1344 | 2.20.1 | 1215 | 2.20.1 |
1345 | 1216 | ||
1346 | 1217 | diff view generated by jsdifflib |
1 | v8.1M adds new encodings of VLLDM and VLSTM (where bit 7 is set). | 1 | From: Doug Evans <dje@google.com> |
---|---|---|---|
2 | The only difference is that: | ||
3 | * the old T1 encodings UNDEF if the implementation implements 32 | ||
4 | Dregs (this is currently architecturally impossible for M-profile) | ||
5 | * the new T2 encodings have the implementation-defined option to | ||
6 | read from memory (discarding the data) or write UNKNOWN values to | ||
7 | memory for the stack slots that would be D16-D31 | ||
8 | 2 | ||
9 | We choose not to make those accesses, so for us the two | 3 | This is a 10/100 ethernet device that has several features. |
10 | instructions behave identically assuming they don't UNDEF. | 4 | Only the ones needed by the Linux driver have been implemented. |
5 | See npcm7xx_emc.c for a list of unimplemented features. | ||
11 | 6 | ||
7 | Reviewed-by: Hao Wu <wuhaotsh@google.com> | ||
8 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Doug Evans <dje@google.com> | ||
11 | Message-id: 20210213002520.1374134-3-dje@google.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20201119215617.29887-21-peter.maydell@linaro.org | ||
15 | --- | 13 | --- |
16 | target/arm/m-nocp.decode | 2 +- | 14 | docs/system/arm/nuvoton.rst | 3 ++- |
17 | target/arm/translate-vfp.c.inc | 25 +++++++++++++++++++++++++ | 15 | include/hw/arm/npcm7xx.h | 2 ++ |
18 | 2 files changed, 26 insertions(+), 1 deletion(-) | 16 | hw/arm/npcm7xx.c | 50 +++++++++++++++++++++++++++++++++++-- |
17 | 3 files changed, 52 insertions(+), 3 deletions(-) | ||
19 | 18 | ||
20 | diff --git a/target/arm/m-nocp.decode b/target/arm/m-nocp.decode | 19 | diff --git a/docs/system/arm/nuvoton.rst b/docs/system/arm/nuvoton.rst |
21 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/m-nocp.decode | 21 | --- a/docs/system/arm/nuvoton.rst |
23 | +++ b/target/arm/m-nocp.decode | 22 | +++ b/docs/system/arm/nuvoton.rst |
23 | @@ -XXX,XX +XXX,XX @@ Supported devices | ||
24 | * Analog to Digital Converter (ADC) | ||
25 | * Pulse Width Modulation (PWM) | ||
26 | * SMBus controller (SMBF) | ||
27 | + * Ethernet controller (EMC) | ||
28 | |||
29 | Missing devices | ||
30 | --------------- | ||
31 | @@ -XXX,XX +XXX,XX @@ Missing devices | ||
32 | * Shared memory (SHM) | ||
33 | * eSPI slave interface | ||
34 | |||
35 | - * Ethernet controllers (GMAC and EMC) | ||
36 | + * Ethernet controller (GMAC) | ||
37 | * USB device (USBD) | ||
38 | * Peripheral SPI controller (PSPI) | ||
39 | * SD/MMC host | ||
40 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/include/hw/arm/npcm7xx.h | ||
43 | +++ b/include/hw/arm/npcm7xx.h | ||
24 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ |
25 | 45 | #include "hw/misc/npcm7xx_gcr.h" | |
26 | { | 46 | #include "hw/misc/npcm7xx_pwm.h" |
27 | # Special cases which do not take an early NOCP: VLLDM and VLSTM | 47 | #include "hw/misc/npcm7xx_rng.h" |
28 | - VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 0000 0000 | 48 | +#include "hw/net/npcm7xx_emc.h" |
29 | + VLLDM_VLSTM 1110 1100 001 l:1 rn:4 0000 1010 op:1 000 0000 | 49 | #include "hw/nvram/npcm7xx_otp.h" |
30 | # VSCCLRM (new in v8.1M) is similar: | 50 | #include "hw/timer/npcm7xx_timer.h" |
31 | VSCCLRM 1110 1100 1.01 1111 .... 1011 imm:7 0 vd=%vd_dp size=3 | 51 | #include "hw/ssi/npcm7xx_fiu.h" |
32 | VSCCLRM 1110 1100 1.01 1111 .... 1010 imm:8 vd=%vd_sp size=2 | 52 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { |
33 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 53 | EHCISysBusState ehci; |
54 | OHCISysBusState ohci; | ||
55 | NPCM7xxFIUState fiu[2]; | ||
56 | + NPCM7xxEMCState emc[2]; | ||
57 | } NPCM7xxState; | ||
58 | |||
59 | #define TYPE_NPCM7XX "npcm7xx" | ||
60 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | 61 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/translate-vfp.c.inc | 62 | --- a/hw/arm/npcm7xx.c |
36 | +++ b/target/arm/translate-vfp.c.inc | 63 | +++ b/hw/arm/npcm7xx.c |
37 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLLDM_VLSTM(DisasContext *s, arg_VLLDM_VLSTM *a) | 64 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { |
38 | !arm_dc_feature(s, ARM_FEATURE_V8)) { | 65 | NPCM7XX_UART1_IRQ, |
39 | return false; | 66 | NPCM7XX_UART2_IRQ, |
67 | NPCM7XX_UART3_IRQ, | ||
68 | + NPCM7XX_EMC1RX_IRQ = 15, | ||
69 | + NPCM7XX_EMC1TX_IRQ, | ||
70 | NPCM7XX_TIMER0_IRQ = 32, /* Timer Module 0 */ | ||
71 | NPCM7XX_TIMER1_IRQ, | ||
72 | NPCM7XX_TIMER2_IRQ, | ||
73 | @@ -XXX,XX +XXX,XX @@ enum NPCM7xxInterrupt { | ||
74 | NPCM7XX_SMBUS15_IRQ, | ||
75 | NPCM7XX_PWM0_IRQ = 93, /* PWM module 0 */ | ||
76 | NPCM7XX_PWM1_IRQ, /* PWM module 1 */ | ||
77 | + NPCM7XX_EMC2RX_IRQ = 114, | ||
78 | + NPCM7XX_EMC2TX_IRQ, | ||
79 | NPCM7XX_GPIO0_IRQ = 116, | ||
80 | NPCM7XX_GPIO1_IRQ, | ||
81 | NPCM7XX_GPIO2_IRQ, | ||
82 | @@ -XXX,XX +XXX,XX @@ static const hwaddr npcm7xx_smbus_addr[] = { | ||
83 | 0xf008f000, | ||
84 | }; | ||
85 | |||
86 | +/* Register base address for each EMC Module */ | ||
87 | +static const hwaddr npcm7xx_emc_addr[] = { | ||
88 | + 0xf0825000, | ||
89 | + 0xf0826000, | ||
90 | +}; | ||
91 | + | ||
92 | static const struct { | ||
93 | hwaddr regs_addr; | ||
94 | uint32_t unconnected_pins; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_init(Object *obj) | ||
96 | for (i = 0; i < ARRAY_SIZE(s->pwm); i++) { | ||
97 | object_initialize_child(obj, "pwm[*]", &s->pwm[i], TYPE_NPCM7XX_PWM); | ||
40 | } | 98 | } |
41 | + | 99 | + |
42 | + if (a->op) { | 100 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { |
101 | + object_initialize_child(obj, "emc[*]", &s->emc[i], TYPE_NPCM7XX_EMC); | ||
102 | + } | ||
103 | } | ||
104 | |||
105 | static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
106 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
107 | sysbus_connect_irq(sbd, i, npcm7xx_irq(s, NPCM7XX_PWM0_IRQ + i)); | ||
108 | } | ||
109 | |||
110 | + /* | ||
111 | + * EMC Modules. Cannot fail. | ||
112 | + * The mapping of the device to its netdev backend works as follows: | ||
113 | + * emc[i] = nd_table[i] | ||
114 | + * This works around the inability to specify the netdev property for the | ||
115 | + * emc device: it's not pluggable and thus the -device option can't be | ||
116 | + * used. | ||
117 | + */ | ||
118 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(npcm7xx_emc_addr) != ARRAY_SIZE(s->emc)); | ||
119 | + QEMU_BUILD_BUG_ON(ARRAY_SIZE(s->emc) != 2); | ||
120 | + for (i = 0; i < ARRAY_SIZE(s->emc); i++) { | ||
121 | + s->emc[i].emc_num = i; | ||
122 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->emc[i]); | ||
123 | + if (nd_table[i].used) { | ||
124 | + qemu_check_nic_model(&nd_table[i], TYPE_NPCM7XX_EMC); | ||
125 | + qdev_set_nic_properties(DEVICE(sbd), &nd_table[i]); | ||
126 | + } | ||
43 | + /* | 127 | + /* |
44 | + * T2 encoding ({D0-D31} reglist): v8.1M and up. We choose not | 128 | + * The device exists regardless of whether it's connected to a QEMU |
45 | + * to take the IMPDEF option to make memory accesses to the stack | 129 | + * netdev backend. So always instantiate it even if there is no |
46 | + * slots that correspond to the D16-D31 registers (discarding | 130 | + * backend. |
47 | + * read data and writing UNKNOWN values), so for us the T2 | ||
48 | + * encoding behaves identically to the T1 encoding. | ||
49 | + */ | 131 | + */ |
50 | + if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | 132 | + sysbus_realize(sbd, &error_abort); |
51 | + return false; | 133 | + sysbus_mmio_map(sbd, 0, npcm7xx_emc_addr[i]); |
52 | + } | 134 | + int tx_irq = i == 0 ? NPCM7XX_EMC1TX_IRQ : NPCM7XX_EMC2TX_IRQ; |
53 | + } else { | 135 | + int rx_irq = i == 0 ? NPCM7XX_EMC1RX_IRQ : NPCM7XX_EMC2RX_IRQ; |
54 | + /* | 136 | + /* |
55 | + * T1 encoding ({D0-D15} reglist); undef if we have 32 Dregs. | 137 | + * N.B. The values for the second argument sysbus_connect_irq are |
56 | + * This is currently architecturally impossible, but we add the | 138 | + * chosen to match the registration order in npcm7xx_emc_realize. |
57 | + * check to stay in line with the pseudocode. Note that we must | ||
58 | + * emit code for the UNDEF so it takes precedence over the NOCP. | ||
59 | + */ | 139 | + */ |
60 | + if (dc_isar_feature(aa32_simd_r32, s)) { | 140 | + sysbus_connect_irq(sbd, 0, npcm7xx_irq(s, tx_irq)); |
61 | + unallocated_encoding(s); | 141 | + sysbus_connect_irq(sbd, 1, npcm7xx_irq(s, rx_irq)); |
62 | + return true; | ||
63 | + } | ||
64 | + } | 142 | + } |
65 | + | 143 | + |
66 | /* | 144 | /* |
67 | * If not secure, UNDEF. We must emit code for this | 145 | * Flash Interface Unit (FIU). Can fail if incorrect number of chip selects |
68 | * rather than returning false so that this takes | 146 | * specified, but this is a programming error. |
147 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) | ||
148 | create_unimplemented_device("npcm7xx.vcd", 0xf0810000, 64 * KiB); | ||
149 | create_unimplemented_device("npcm7xx.ece", 0xf0820000, 8 * KiB); | ||
150 | create_unimplemented_device("npcm7xx.vdma", 0xf0822000, 8 * KiB); | ||
151 | - create_unimplemented_device("npcm7xx.emc1", 0xf0825000, 4 * KiB); | ||
152 | - create_unimplemented_device("npcm7xx.emc2", 0xf0826000, 4 * KiB); | ||
153 | create_unimplemented_device("npcm7xx.usbd[0]", 0xf0830000, 4 * KiB); | ||
154 | create_unimplemented_device("npcm7xx.usbd[1]", 0xf0831000, 4 * KiB); | ||
155 | create_unimplemented_device("npcm7xx.usbd[2]", 0xf0832000, 4 * KiB); | ||
69 | -- | 156 | -- |
70 | 2.20.1 | 157 | 2.20.1 |
71 | 158 | ||
72 | 159 | diff view generated by jsdifflib |
1 | From: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | 1 | From: Doug Evans <dje@google.com> |
---|---|---|---|
2 | 2 | ||
3 | Trusted Firmware now supports A72 on sbsa-ref by default [1] so enable | 3 | Reviewed-by: Hao Wu <wuhaotsh@google.com> |
4 | it for QEMU as well. A53 was already enabled there. | 4 | Reviewed-by: Avi Fishman <avi.fishman@nuvoton.com> |
5 | |||
6 | 1. https://review.trustedfirmware.org/c/TF-A/trusted-firmware-a/+/7117 | ||
7 | |||
8 | Signed-off-by: Marcin Juszkiewicz <marcin.juszkiewicz@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20201120141705.246690-1-marcin.juszkiewicz@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Doug Evans <dje@google.com> | ||
7 | Message-id: 20210213002520.1374134-4-dje@google.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 9 | --- |
14 | hw/arm/sbsa-ref.c | 23 ++++++++++++++++++++--- | 10 | tests/qtest/npcm7xx_emc-test.c | 862 +++++++++++++++++++++++++++++++++ |
15 | 1 file changed, 20 insertions(+), 3 deletions(-) | 11 | tests/qtest/meson.build | 1 + |
12 | 2 files changed, 863 insertions(+) | ||
13 | create mode 100644 tests/qtest/npcm7xx_emc-test.c | ||
16 | 14 | ||
17 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 15 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | new file mode 100644 |
19 | --- a/hw/arm/sbsa-ref.c | 17 | index XXXXXXX..XXXXXXX |
20 | +++ b/hw/arm/sbsa-ref.c | 18 | --- /dev/null |
21 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | 19 | +++ b/tests/qtest/npcm7xx_emc-test.c |
22 | [SBSA_GWDT] = 16, | 20 | @@ -XXX,XX +XXX,XX @@ |
23 | }; | 21 | +/* |
24 | 22 | + * QTests for Nuvoton NPCM7xx EMC Modules. | |
25 | +static const char * const valid_cpus[] = { | 23 | + * |
26 | + ARM_CPU_TYPE_NAME("cortex-a53"), | 24 | + * Copyright 2020 Google LLC |
27 | + ARM_CPU_TYPE_NAME("cortex-a57"), | 25 | + * |
28 | + ARM_CPU_TYPE_NAME("cortex-a72"), | 26 | + * This program is free software; you can redistribute it and/or modify it |
27 | + * under the terms of the GNU General Public License as published by the | ||
28 | + * Free Software Foundation; either version 2 of the License, or | ||
29 | + * (at your option) any later version. | ||
30 | + * | ||
31 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
32 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
33 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
34 | + * for more details. | ||
35 | + */ | ||
36 | + | ||
37 | +#include "qemu/osdep.h" | ||
38 | +#include "qemu-common.h" | ||
39 | +#include "libqos/libqos.h" | ||
40 | +#include "qapi/qmp/qdict.h" | ||
41 | +#include "qapi/qmp/qnum.h" | ||
42 | +#include "qemu/bitops.h" | ||
43 | +#include "qemu/iov.h" | ||
44 | + | ||
45 | +/* Name of the emc device. */ | ||
46 | +#define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
47 | + | ||
48 | +/* Timeout for various operations, in seconds. */ | ||
49 | +#define TIMEOUT_SECONDS 10 | ||
50 | + | ||
51 | +/* Address in memory of the descriptor. */ | ||
52 | +#define DESC_ADDR (1 << 20) /* 1 MiB */ | ||
53 | + | ||
54 | +/* Address in memory of the data packet. */ | ||
55 | +#define DATA_ADDR (DESC_ADDR + 4096) | ||
56 | + | ||
57 | +#define CRC_LENGTH 4 | ||
58 | + | ||
59 | +#define NUM_TX_DESCRIPTORS 3 | ||
60 | +#define NUM_RX_DESCRIPTORS 2 | ||
61 | + | ||
62 | +/* Size of tx,rx test buffers. */ | ||
63 | +#define TX_DATA_LEN 64 | ||
64 | +#define RX_DATA_LEN 64 | ||
65 | + | ||
66 | +#define TX_STEP_COUNT 10000 | ||
67 | +#define RX_STEP_COUNT 10000 | ||
68 | + | ||
69 | +/* 32-bit register indices. */ | ||
70 | +typedef enum NPCM7xxPWMRegister { | ||
71 | + /* Control registers. */ | ||
72 | + REG_CAMCMR, | ||
73 | + REG_CAMEN, | ||
74 | + | ||
75 | + /* There are 16 CAMn[ML] registers. */ | ||
76 | + REG_CAMM_BASE, | ||
77 | + REG_CAML_BASE, | ||
78 | + | ||
79 | + REG_TXDLSA = 0x22, | ||
80 | + REG_RXDLSA, | ||
81 | + REG_MCMDR, | ||
82 | + REG_MIID, | ||
83 | + REG_MIIDA, | ||
84 | + REG_FFTCR, | ||
85 | + REG_TSDR, | ||
86 | + REG_RSDR, | ||
87 | + REG_DMARFC, | ||
88 | + REG_MIEN, | ||
89 | + | ||
90 | + /* Status registers. */ | ||
91 | + REG_MISTA, | ||
92 | + REG_MGSTA, | ||
93 | + REG_MPCNT, | ||
94 | + REG_MRPC, | ||
95 | + REG_MRPCC, | ||
96 | + REG_MREPC, | ||
97 | + REG_DMARFS, | ||
98 | + REG_CTXDSA, | ||
99 | + REG_CTXBSA, | ||
100 | + REG_CRXDSA, | ||
101 | + REG_CRXBSA, | ||
102 | + | ||
103 | + NPCM7XX_NUM_EMC_REGS, | ||
104 | +} NPCM7xxPWMRegister; | ||
105 | + | ||
106 | +enum { NUM_CAMML_REGS = 16 }; | ||
107 | + | ||
108 | +/* REG_CAMCMR fields */ | ||
109 | +/* Enable CAM Compare */ | ||
110 | +#define REG_CAMCMR_ECMP (1 << 4) | ||
111 | +/* Accept Unicast Packet */ | ||
112 | +#define REG_CAMCMR_AUP (1 << 0) | ||
113 | + | ||
114 | +/* REG_MCMDR fields */ | ||
115 | +/* Software Reset */ | ||
116 | +#define REG_MCMDR_SWR (1 << 24) | ||
117 | +/* Frame Transmission On */ | ||
118 | +#define REG_MCMDR_TXON (1 << 8) | ||
119 | +/* Accept Long Packet */ | ||
120 | +#define REG_MCMDR_ALP (1 << 1) | ||
121 | +/* Frame Reception On */ | ||
122 | +#define REG_MCMDR_RXON (1 << 0) | ||
123 | + | ||
124 | +/* REG_MIEN fields */ | ||
125 | +/* Enable Transmit Completion Interrupt */ | ||
126 | +#define REG_MIEN_ENTXCP (1 << 18) | ||
127 | +/* Enable Transmit Interrupt */ | ||
128 | +#define REG_MIEN_ENTXINTR (1 << 16) | ||
129 | +/* Enable Receive Good Interrupt */ | ||
130 | +#define REG_MIEN_ENRXGD (1 << 4) | ||
131 | +/* ENable Receive Interrupt */ | ||
132 | +#define REG_MIEN_ENRXINTR (1 << 0) | ||
133 | + | ||
134 | +/* REG_MISTA fields */ | ||
135 | +/* Transmit Bus Error Interrupt */ | ||
136 | +#define REG_MISTA_TXBERR (1 << 24) | ||
137 | +/* Transmit Descriptor Unavailable Interrupt */ | ||
138 | +#define REG_MISTA_TDU (1 << 23) | ||
139 | +/* Transmit Completion Interrupt */ | ||
140 | +#define REG_MISTA_TXCP (1 << 18) | ||
141 | +/* Transmit Interrupt */ | ||
142 | +#define REG_MISTA_TXINTR (1 << 16) | ||
143 | +/* Receive Bus Error Interrupt */ | ||
144 | +#define REG_MISTA_RXBERR (1 << 11) | ||
145 | +/* Receive Descriptor Unavailable Interrupt */ | ||
146 | +#define REG_MISTA_RDU (1 << 10) | ||
147 | +/* DMA Early Notification Interrupt */ | ||
148 | +#define REG_MISTA_DENI (1 << 9) | ||
149 | +/* Maximum Frame Length Interrupt */ | ||
150 | +#define REG_MISTA_DFOI (1 << 8) | ||
151 | +/* Receive Good Interrupt */ | ||
152 | +#define REG_MISTA_RXGD (1 << 4) | ||
153 | +/* Packet Too Long Interrupt */ | ||
154 | +#define REG_MISTA_PTLE (1 << 3) | ||
155 | +/* Receive Interrupt */ | ||
156 | +#define REG_MISTA_RXINTR (1 << 0) | ||
157 | + | ||
158 | +typedef struct NPCM7xxEMCTxDesc NPCM7xxEMCTxDesc; | ||
159 | +typedef struct NPCM7xxEMCRxDesc NPCM7xxEMCRxDesc; | ||
160 | + | ||
161 | +struct NPCM7xxEMCTxDesc { | ||
162 | + uint32_t flags; | ||
163 | + uint32_t txbsa; | ||
164 | + uint32_t status_and_length; | ||
165 | + uint32_t ntxdsa; | ||
29 | +}; | 166 | +}; |
30 | + | 167 | + |
31 | +static bool cpu_type_valid(const char *cpu) | 168 | +struct NPCM7xxEMCRxDesc { |
32 | +{ | 169 | + uint32_t status_and_length; |
170 | + uint32_t rxbsa; | ||
171 | + uint32_t reserved; | ||
172 | + uint32_t nrxdsa; | ||
173 | +}; | ||
174 | + | ||
175 | +/* NPCM7xxEMCTxDesc.flags values */ | ||
176 | +/* Owner: 0 = cpu, 1 = emc */ | ||
177 | +#define TX_DESC_FLAG_OWNER_MASK (1 << 31) | ||
178 | +/* Transmit interrupt enable */ | ||
179 | +#define TX_DESC_FLAG_INTEN (1 << 2) | ||
180 | + | ||
181 | +/* NPCM7xxEMCTxDesc.status_and_length values */ | ||
182 | +/* Transmission complete */ | ||
183 | +#define TX_DESC_STATUS_TXCP (1 << 19) | ||
184 | +/* Transmit interrupt */ | ||
185 | +#define TX_DESC_STATUS_TXINTR (1 << 16) | ||
186 | + | ||
187 | +/* NPCM7xxEMCRxDesc.status_and_length values */ | ||
188 | +/* Owner: 0b00 = cpu, 0b10 = emc */ | ||
189 | +#define RX_DESC_STATUS_OWNER_SHIFT 30 | ||
190 | +#define RX_DESC_STATUS_OWNER_MASK 0xc0000000 | ||
191 | +/* Frame Reception Complete */ | ||
192 | +#define RX_DESC_STATUS_RXGD (1 << 20) | ||
193 | +/* Packet too long */ | ||
194 | +#define RX_DESC_STATUS_PTLE (1 << 19) | ||
195 | +/* Receive Interrupt */ | ||
196 | +#define RX_DESC_STATUS_RXINTR (1 << 16) | ||
197 | + | ||
198 | +#define RX_DESC_PKT_LEN(word) ((uint32_t) (word) & 0xffff) | ||
199 | + | ||
200 | +typedef struct EMCModule { | ||
201 | + int rx_irq; | ||
202 | + int tx_irq; | ||
203 | + uint64_t base_addr; | ||
204 | +} EMCModule; | ||
205 | + | ||
206 | +typedef struct TestData { | ||
207 | + const EMCModule *module; | ||
208 | +} TestData; | ||
209 | + | ||
210 | +static const EMCModule emc_module_list[] = { | ||
211 | + { | ||
212 | + .rx_irq = 15, | ||
213 | + .tx_irq = 16, | ||
214 | + .base_addr = 0xf0825000 | ||
215 | + }, | ||
216 | + { | ||
217 | + .rx_irq = 114, | ||
218 | + .tx_irq = 115, | ||
219 | + .base_addr = 0xf0826000 | ||
220 | + } | ||
221 | +}; | ||
222 | + | ||
223 | +/* Returns the index of the EMC module. */ | ||
224 | +static int emc_module_index(const EMCModule *mod) | ||
225 | +{ | ||
226 | + ptrdiff_t diff = mod - emc_module_list; | ||
227 | + | ||
228 | + g_assert_true(diff >= 0 && diff < ARRAY_SIZE(emc_module_list)); | ||
229 | + | ||
230 | + return diff; | ||
231 | +} | ||
232 | + | ||
233 | +static void packet_test_clear(void *sockets) | ||
234 | +{ | ||
235 | + int *test_sockets = sockets; | ||
236 | + | ||
237 | + close(test_sockets[0]); | ||
238 | + g_free(test_sockets); | ||
239 | +} | ||
240 | + | ||
241 | +static int *packet_test_init(int module_num, GString *cmd_line) | ||
242 | +{ | ||
243 | + int *test_sockets = g_new(int, 2); | ||
244 | + int ret = socketpair(PF_UNIX, SOCK_STREAM, 0, test_sockets); | ||
245 | + g_assert_cmpint(ret, != , -1); | ||
246 | + | ||
247 | + /* | ||
248 | + * KISS and use -nic. We specify two nics (both emc{0,1}) because there's | ||
249 | + * currently no way to specify only emc1: The driver implicitly relies on | ||
250 | + * emc[i] == nd_table[i]. | ||
251 | + */ | ||
252 | + if (module_num == 0) { | ||
253 | + g_string_append_printf(cmd_line, | ||
254 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " " | ||
255 | + " -nic user,model=" TYPE_NPCM7XX_EMC " ", | ||
256 | + test_sockets[1]); | ||
257 | + } else { | ||
258 | + g_string_append_printf(cmd_line, | ||
259 | + " -nic user,model=" TYPE_NPCM7XX_EMC " " | ||
260 | + " -nic socket,fd=%d,model=" TYPE_NPCM7XX_EMC " ", | ||
261 | + test_sockets[1]); | ||
262 | + } | ||
263 | + | ||
264 | + g_test_queue_destroy(packet_test_clear, test_sockets); | ||
265 | + return test_sockets; | ||
266 | +} | ||
267 | + | ||
268 | +static uint32_t emc_read(QTestState *qts, const EMCModule *mod, | ||
269 | + NPCM7xxPWMRegister regno) | ||
270 | +{ | ||
271 | + return qtest_readl(qts, mod->base_addr + regno * sizeof(uint32_t)); | ||
272 | +} | ||
273 | + | ||
274 | +static void emc_write(QTestState *qts, const EMCModule *mod, | ||
275 | + NPCM7xxPWMRegister regno, uint32_t value) | ||
276 | +{ | ||
277 | + qtest_writel(qts, mod->base_addr + regno * sizeof(uint32_t), value); | ||
278 | +} | ||
279 | + | ||
280 | +static void emc_read_tx_desc(QTestState *qts, uint32_t addr, | ||
281 | + NPCM7xxEMCTxDesc *desc) | ||
282 | +{ | ||
283 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | ||
284 | + desc->flags = le32_to_cpu(desc->flags); | ||
285 | + desc->txbsa = le32_to_cpu(desc->txbsa); | ||
286 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
287 | + desc->ntxdsa = le32_to_cpu(desc->ntxdsa); | ||
288 | +} | ||
289 | + | ||
290 | +static void emc_write_tx_desc(QTestState *qts, const NPCM7xxEMCTxDesc *desc, | ||
291 | + uint32_t addr) | ||
292 | +{ | ||
293 | + NPCM7xxEMCTxDesc le_desc; | ||
294 | + | ||
295 | + le_desc.flags = cpu_to_le32(desc->flags); | ||
296 | + le_desc.txbsa = cpu_to_le32(desc->txbsa); | ||
297 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
298 | + le_desc.ntxdsa = cpu_to_le32(desc->ntxdsa); | ||
299 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | ||
300 | +} | ||
301 | + | ||
302 | +static void emc_read_rx_desc(QTestState *qts, uint32_t addr, | ||
303 | + NPCM7xxEMCRxDesc *desc) | ||
304 | +{ | ||
305 | + qtest_memread(qts, addr, desc, sizeof(*desc)); | ||
306 | + desc->status_and_length = le32_to_cpu(desc->status_and_length); | ||
307 | + desc->rxbsa = le32_to_cpu(desc->rxbsa); | ||
308 | + desc->reserved = le32_to_cpu(desc->reserved); | ||
309 | + desc->nrxdsa = le32_to_cpu(desc->nrxdsa); | ||
310 | +} | ||
311 | + | ||
312 | +static void emc_write_rx_desc(QTestState *qts, const NPCM7xxEMCRxDesc *desc, | ||
313 | + uint32_t addr) | ||
314 | +{ | ||
315 | + NPCM7xxEMCRxDesc le_desc; | ||
316 | + | ||
317 | + le_desc.status_and_length = cpu_to_le32(desc->status_and_length); | ||
318 | + le_desc.rxbsa = cpu_to_le32(desc->rxbsa); | ||
319 | + le_desc.reserved = cpu_to_le32(desc->reserved); | ||
320 | + le_desc.nrxdsa = cpu_to_le32(desc->nrxdsa); | ||
321 | + qtest_memwrite(qts, addr, &le_desc, sizeof(le_desc)); | ||
322 | +} | ||
323 | + | ||
324 | +/* | ||
325 | + * Reset the EMC module. | ||
326 | + * The module must be reset before, e.g., TXDLSA,RXDLSA are changed. | ||
327 | + */ | ||
328 | +static bool emc_soft_reset(QTestState *qts, const EMCModule *mod) | ||
329 | +{ | ||
330 | + uint32_t val; | ||
331 | + uint64_t end_time; | ||
332 | + | ||
333 | + emc_write(qts, mod, REG_MCMDR, REG_MCMDR_SWR); | ||
334 | + | ||
335 | + /* | ||
336 | + * Wait for device to reset as the linux driver does. | ||
337 | + * During reset the AHB reads 0 for all registers. So first wait for | ||
338 | + * something that resets to non-zero, and then wait for SWR becoming 0. | ||
339 | + */ | ||
340 | + end_time = g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
341 | + | ||
342 | + do { | ||
343 | + qtest_clock_step(qts, 100); | ||
344 | + val = emc_read(qts, mod, REG_FFTCR); | ||
345 | + } while (val == 0 && g_get_monotonic_time() < end_time); | ||
346 | + if (val != 0) { | ||
347 | + do { | ||
348 | + qtest_clock_step(qts, 100); | ||
349 | + val = emc_read(qts, mod, REG_MCMDR); | ||
350 | + if ((val & REG_MCMDR_SWR) == 0) { | ||
351 | + /* | ||
352 | + * N.B. The CAMs have been reset here, so macaddr matching of | ||
353 | + * incoming packets will not work. | ||
354 | + */ | ||
355 | + return true; | ||
356 | + } | ||
357 | + } while (g_get_monotonic_time() < end_time); | ||
358 | + } | ||
359 | + | ||
360 | + g_message("%s: Timeout expired", __func__); | ||
361 | + return false; | ||
362 | +} | ||
363 | + | ||
364 | +/* Check emc registers are reset to default value. */ | ||
365 | +static void test_init(gconstpointer test_data) | ||
366 | +{ | ||
367 | + const TestData *td = test_data; | ||
368 | + const EMCModule *mod = td->module; | ||
369 | + QTestState *qts = qtest_init("-machine quanta-gsj"); | ||
33 | + int i; | 370 | + int i; |
34 | + | 371 | + |
35 | + for (i = 0; i < ARRAY_SIZE(valid_cpus); i++) { | 372 | +#define CHECK_REG(regno, value) \ |
36 | + if (strcmp(cpu, valid_cpus[i]) == 0) { | 373 | + do { \ |
374 | + g_assert_cmphex(emc_read(qts, mod, (regno)), ==, (value)); \ | ||
375 | + } while (0) | ||
376 | + | ||
377 | + CHECK_REG(REG_CAMCMR, 0); | ||
378 | + CHECK_REG(REG_CAMEN, 0); | ||
379 | + CHECK_REG(REG_TXDLSA, 0xfffffffc); | ||
380 | + CHECK_REG(REG_RXDLSA, 0xfffffffc); | ||
381 | + CHECK_REG(REG_MCMDR, 0); | ||
382 | + CHECK_REG(REG_MIID, 0); | ||
383 | + CHECK_REG(REG_MIIDA, 0x00900000); | ||
384 | + CHECK_REG(REG_FFTCR, 0x0101); | ||
385 | + CHECK_REG(REG_DMARFC, 0x0800); | ||
386 | + CHECK_REG(REG_MIEN, 0); | ||
387 | + CHECK_REG(REG_MISTA, 0); | ||
388 | + CHECK_REG(REG_MGSTA, 0); | ||
389 | + CHECK_REG(REG_MPCNT, 0x7fff); | ||
390 | + CHECK_REG(REG_MRPC, 0); | ||
391 | + CHECK_REG(REG_MRPCC, 0); | ||
392 | + CHECK_REG(REG_MREPC, 0); | ||
393 | + CHECK_REG(REG_DMARFS, 0); | ||
394 | + CHECK_REG(REG_CTXDSA, 0); | ||
395 | + CHECK_REG(REG_CTXBSA, 0); | ||
396 | + CHECK_REG(REG_CRXDSA, 0); | ||
397 | + CHECK_REG(REG_CRXBSA, 0); | ||
398 | + | ||
399 | +#undef CHECK_REG | ||
400 | + | ||
401 | + for (i = 0; i < NUM_CAMML_REGS; ++i) { | ||
402 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAMM_BASE + i * 2), ==, | ||
403 | + 0); | ||
404 | + g_assert_cmpuint(emc_read(qts, mod, REG_CAML_BASE + i * 2), ==, | ||
405 | + 0); | ||
406 | + } | ||
407 | + | ||
408 | + qtest_quit(qts); | ||
409 | +} | ||
410 | + | ||
411 | +static bool emc_wait_irq(QTestState *qts, const EMCModule *mod, int step, | ||
412 | + bool is_tx) | ||
413 | +{ | ||
414 | + uint64_t end_time = | ||
415 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; | ||
416 | + | ||
417 | + do { | ||
418 | + if (qtest_get_irq(qts, is_tx ? mod->tx_irq : mod->rx_irq)) { | ||
37 | + return true; | 419 | + return true; |
38 | + } | 420 | + } |
39 | + } | 421 | + qtest_clock_step(qts, step); |
422 | + } while (g_get_monotonic_time() < end_time); | ||
423 | + | ||
424 | + g_message("%s: Timeout expired", __func__); | ||
40 | + return false; | 425 | + return false; |
41 | +} | 426 | +} |
42 | + | 427 | + |
43 | static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) | 428 | +static bool emc_wait_mista(QTestState *qts, const EMCModule *mod, int step, |
44 | { | 429 | + uint32_t flag) |
45 | uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; | 430 | +{ |
46 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) | 431 | + uint64_t end_time = |
47 | const CPUArchIdList *possible_cpus; | 432 | + g_get_monotonic_time() + TIMEOUT_SECONDS * G_TIME_SPAN_SECOND; |
48 | int n, sbsa_max_cpus; | 433 | + |
49 | 434 | + do { | |
50 | - if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a57"))) { | 435 | + uint32_t mista = emc_read(qts, mod, REG_MISTA); |
51 | - error_report("sbsa-ref: CPU type other than the built-in " | 436 | + if (mista & flag) { |
52 | - "cortex-a57 not supported"); | 437 | + return true; |
53 | + if (!cpu_type_valid(machine->cpu_type)) { | 438 | + } |
54 | + error_report("mach-virt: CPU type %s not supported", machine->cpu_type); | 439 | + qtest_clock_step(qts, step); |
55 | exit(1); | 440 | + } while (g_get_monotonic_time() < end_time); |
56 | } | 441 | + |
57 | 442 | + g_message("%s: Timeout expired", __func__); | |
443 | + return false; | ||
444 | +} | ||
445 | + | ||
446 | +static bool wait_socket_readable(int fd) | ||
447 | +{ | ||
448 | + fd_set read_fds; | ||
449 | + struct timeval tv; | ||
450 | + int rv; | ||
451 | + | ||
452 | + FD_ZERO(&read_fds); | ||
453 | + FD_SET(fd, &read_fds); | ||
454 | + tv.tv_sec = TIMEOUT_SECONDS; | ||
455 | + tv.tv_usec = 0; | ||
456 | + rv = select(fd + 1, &read_fds, NULL, NULL, &tv); | ||
457 | + if (rv == -1) { | ||
458 | + perror("select"); | ||
459 | + } else if (rv == 0) { | ||
460 | + g_message("%s: Timeout expired", __func__); | ||
461 | + } | ||
462 | + return rv == 1; | ||
463 | +} | ||
464 | + | ||
465 | +/* Initialize *desc (in host endian format). */ | ||
466 | +static void init_tx_desc(NPCM7xxEMCTxDesc *desc, size_t count, | ||
467 | + uint32_t desc_addr) | ||
468 | +{ | ||
469 | + g_assert(count >= 2); | ||
470 | + memset(&desc[0], 0, sizeof(*desc) * count); | ||
471 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
472 | + for (size_t i = 0; i < count - 1; ++i) { | ||
473 | + desc[i].flags = | ||
474 | + (TX_DESC_FLAG_OWNER_MASK | /* owner = 1: emc */ | ||
475 | + TX_DESC_FLAG_INTEN | | ||
476 | + 0 | /* crc append = 0 */ | ||
477 | + 0 /* padding enable = 0 */); | ||
478 | + desc[i].status_and_length = | ||
479 | + (0 | /* collision count = 0 */ | ||
480 | + 0 | /* SQE = 0 */ | ||
481 | + 0 | /* PAU = 0 */ | ||
482 | + 0 | /* TXHA = 0 */ | ||
483 | + 0 | /* LC = 0 */ | ||
484 | + 0 | /* TXABT = 0 */ | ||
485 | + 0 | /* NCS = 0 */ | ||
486 | + 0 | /* EXDEF = 0 */ | ||
487 | + 0 | /* TXCP = 0 */ | ||
488 | + 0 | /* DEF = 0 */ | ||
489 | + 0 | /* TXINTR = 0 */ | ||
490 | + 0 /* length filled in later */); | ||
491 | + desc[i].ntxdsa = desc_addr + (i + 1) * sizeof(*desc); | ||
492 | + } | ||
493 | +} | ||
494 | + | ||
495 | +static void enable_tx(QTestState *qts, const EMCModule *mod, | ||
496 | + const NPCM7xxEMCTxDesc *desc, size_t count, | ||
497 | + uint32_t desc_addr, uint32_t mien_flags) | ||
498 | +{ | ||
499 | + /* Write the descriptors to guest memory. */ | ||
500 | + for (size_t i = 0; i < count; ++i) { | ||
501 | + emc_write_tx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
502 | + } | ||
503 | + | ||
504 | + /* Trigger sending the packet. */ | ||
505 | + /* The module must be reset before changing TXDLSA. */ | ||
506 | + g_assert(emc_soft_reset(qts, mod)); | ||
507 | + emc_write(qts, mod, REG_TXDLSA, desc_addr); | ||
508 | + emc_write(qts, mod, REG_CTXDSA, ~0); | ||
509 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENTXCP | mien_flags); | ||
510 | + { | ||
511 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); | ||
512 | + mcmdr |= REG_MCMDR_TXON; | ||
513 | + emc_write(qts, mod, REG_MCMDR, mcmdr); | ||
514 | + } | ||
515 | + | ||
516 | + /* Prod the device to send the packet. */ | ||
517 | + emc_write(qts, mod, REG_TSDR, 1); | ||
518 | +} | ||
519 | + | ||
520 | +static void emc_send_verify1(QTestState *qts, const EMCModule *mod, int fd, | ||
521 | + bool with_irq, uint32_t desc_addr, | ||
522 | + uint32_t next_desc_addr, | ||
523 | + const char *test_data, int test_size) | ||
524 | +{ | ||
525 | + NPCM7xxEMCTxDesc result_desc; | ||
526 | + uint32_t expected_mask, expected_value, recv_len; | ||
527 | + int ret; | ||
528 | + char buffer[TX_DATA_LEN]; | ||
529 | + | ||
530 | + g_assert(wait_socket_readable(fd)); | ||
531 | + | ||
532 | + /* Read the descriptor back. */ | ||
533 | + emc_read_tx_desc(qts, desc_addr, &result_desc); | ||
534 | + /* Descriptor should be owned by cpu now. */ | ||
535 | + g_assert((result_desc.flags & TX_DESC_FLAG_OWNER_MASK) == 0); | ||
536 | + /* Test the status bits, ignoring the length field. */ | ||
537 | + expected_mask = 0xffff << 16; | ||
538 | + expected_value = TX_DESC_STATUS_TXCP; | ||
539 | + if (with_irq) { | ||
540 | + expected_value |= TX_DESC_STATUS_TXINTR; | ||
541 | + } | ||
542 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
543 | + expected_value); | ||
544 | + | ||
545 | + /* Check data sent to the backend. */ | ||
546 | + recv_len = ~0; | ||
547 | + ret = qemu_recv(fd, &recv_len, sizeof(recv_len), MSG_DONTWAIT); | ||
548 | + g_assert_cmpint(ret, == , sizeof(recv_len)); | ||
549 | + | ||
550 | + g_assert(wait_socket_readable(fd)); | ||
551 | + memset(buffer, 0xff, sizeof(buffer)); | ||
552 | + ret = qemu_recv(fd, buffer, test_size, MSG_DONTWAIT); | ||
553 | + g_assert_cmpmem(buffer, ret, test_data, test_size); | ||
554 | +} | ||
555 | + | ||
556 | +static void emc_send_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
557 | + bool with_irq) | ||
558 | +{ | ||
559 | + NPCM7xxEMCTxDesc desc[NUM_TX_DESCRIPTORS]; | ||
560 | + uint32_t desc_addr = DESC_ADDR; | ||
561 | + static const char test1_data[] = "TEST1"; | ||
562 | + static const char test2_data[] = "Testing 1 2 3 ..."; | ||
563 | + uint32_t data1_addr = DATA_ADDR; | ||
564 | + uint32_t data2_addr = data1_addr + sizeof(test1_data); | ||
565 | + bool got_tdu; | ||
566 | + uint32_t end_desc_addr; | ||
567 | + | ||
568 | + /* Prepare test data buffer. */ | ||
569 | + qtest_memwrite(qts, data1_addr, test1_data, sizeof(test1_data)); | ||
570 | + qtest_memwrite(qts, data2_addr, test2_data, sizeof(test2_data)); | ||
571 | + | ||
572 | + init_tx_desc(&desc[0], NUM_TX_DESCRIPTORS, desc_addr); | ||
573 | + desc[0].txbsa = data1_addr; | ||
574 | + desc[0].status_and_length |= sizeof(test1_data); | ||
575 | + desc[1].txbsa = data2_addr; | ||
576 | + desc[1].status_and_length |= sizeof(test2_data); | ||
577 | + | ||
578 | + enable_tx(qts, mod, &desc[0], NUM_TX_DESCRIPTORS, desc_addr, | ||
579 | + with_irq ? REG_MIEN_ENTXINTR : 0); | ||
580 | + | ||
581 | + /* | ||
582 | + * It's problematic to observe the interrupt for each packet. | ||
583 | + * Instead just wait until all the packets go out. | ||
584 | + */ | ||
585 | + got_tdu = false; | ||
586 | + while (!got_tdu) { | ||
587 | + if (with_irq) { | ||
588 | + g_assert_true(emc_wait_irq(qts, mod, TX_STEP_COUNT, | ||
589 | + /*is_tx=*/true)); | ||
590 | + } else { | ||
591 | + g_assert_true(emc_wait_mista(qts, mod, TX_STEP_COUNT, | ||
592 | + REG_MISTA_TXINTR)); | ||
593 | + } | ||
594 | + got_tdu = !!(emc_read(qts, mod, REG_MISTA) & REG_MISTA_TDU); | ||
595 | + /* If we don't have TDU yet, reset the interrupt. */ | ||
596 | + if (!got_tdu) { | ||
597 | + emc_write(qts, mod, REG_MISTA, | ||
598 | + emc_read(qts, mod, REG_MISTA) & 0xffff0000); | ||
599 | + } | ||
600 | + } | ||
601 | + | ||
602 | + end_desc_addr = desc_addr + 2 * sizeof(desc[0]); | ||
603 | + g_assert_cmphex(emc_read(qts, mod, REG_CTXDSA), ==, end_desc_addr); | ||
604 | + g_assert_cmphex(emc_read(qts, mod, REG_MISTA), ==, | ||
605 | + REG_MISTA_TXCP | REG_MISTA_TXINTR | REG_MISTA_TDU); | ||
606 | + | ||
607 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
608 | + desc_addr, end_desc_addr, | ||
609 | + test1_data, sizeof(test1_data)); | ||
610 | + emc_send_verify1(qts, mod, fd, with_irq, | ||
611 | + desc_addr + sizeof(desc[0]), end_desc_addr, | ||
612 | + test2_data, sizeof(test2_data)); | ||
613 | +} | ||
614 | + | ||
615 | +/* Initialize *desc (in host endian format). */ | ||
616 | +static void init_rx_desc(NPCM7xxEMCRxDesc *desc, size_t count, | ||
617 | + uint32_t desc_addr, uint32_t data_addr) | ||
618 | +{ | ||
619 | + g_assert_true(count >= 2); | ||
620 | + memset(desc, 0, sizeof(*desc) * count); | ||
621 | + desc[0].rxbsa = data_addr; | ||
622 | + desc[0].status_and_length = | ||
623 | + (0b10 << RX_DESC_STATUS_OWNER_SHIFT | /* owner = 10: emc */ | ||
624 | + 0 | /* RP = 0 */ | ||
625 | + 0 | /* ALIE = 0 */ | ||
626 | + 0 | /* RXGD = 0 */ | ||
627 | + 0 | /* PTLE = 0 */ | ||
628 | + 0 | /* CRCE = 0 */ | ||
629 | + 0 | /* RXINTR = 0 */ | ||
630 | + 0 /* length (filled in later) */); | ||
631 | + /* Leave the last one alone, owned by the cpu -> stops transmission. */ | ||
632 | + desc[0].nrxdsa = desc_addr + sizeof(*desc); | ||
633 | +} | ||
634 | + | ||
635 | +static void enable_rx(QTestState *qts, const EMCModule *mod, | ||
636 | + const NPCM7xxEMCRxDesc *desc, size_t count, | ||
637 | + uint32_t desc_addr, uint32_t mien_flags, | ||
638 | + uint32_t mcmdr_flags) | ||
639 | +{ | ||
640 | + /* | ||
641 | + * Write the descriptor to guest memory. | ||
642 | + * FWIW, IWBN if the docs said the buffer needs to be at least DMARFC | ||
643 | + * bytes. | ||
644 | + */ | ||
645 | + for (size_t i = 0; i < count; ++i) { | ||
646 | + emc_write_rx_desc(qts, desc + i, desc_addr + i * sizeof(*desc)); | ||
647 | + } | ||
648 | + | ||
649 | + /* Trigger receiving the packet. */ | ||
650 | + /* The module must be reset before changing RXDLSA. */ | ||
651 | + g_assert(emc_soft_reset(qts, mod)); | ||
652 | + emc_write(qts, mod, REG_RXDLSA, desc_addr); | ||
653 | + emc_write(qts, mod, REG_MIEN, REG_MIEN_ENRXGD | mien_flags); | ||
654 | + | ||
655 | + /* | ||
656 | + * We don't know what the device's macaddr is, so just accept all | ||
657 | + * unicast packets (AUP). | ||
658 | + */ | ||
659 | + emc_write(qts, mod, REG_CAMCMR, REG_CAMCMR_AUP); | ||
660 | + emc_write(qts, mod, REG_CAMEN, 1 << 0); | ||
661 | + { | ||
662 | + uint32_t mcmdr = emc_read(qts, mod, REG_MCMDR); | ||
663 | + mcmdr |= REG_MCMDR_RXON | mcmdr_flags; | ||
664 | + emc_write(qts, mod, REG_MCMDR, mcmdr); | ||
665 | + } | ||
666 | + | ||
667 | + /* Prod the device to accept a packet. */ | ||
668 | + emc_write(qts, mod, REG_RSDR, 1); | ||
669 | +} | ||
670 | + | ||
671 | +static void emc_recv_verify(QTestState *qts, const EMCModule *mod, int fd, | ||
672 | + bool with_irq) | ||
673 | +{ | ||
674 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; | ||
675 | + uint32_t desc_addr = DESC_ADDR; | ||
676 | + uint32_t data_addr = DATA_ADDR; | ||
677 | + int ret; | ||
678 | + uint32_t expected_mask, expected_value; | ||
679 | + NPCM7xxEMCRxDesc result_desc; | ||
680 | + | ||
681 | + /* Prepare test data buffer. */ | ||
682 | + const char test[RX_DATA_LEN] = "TEST"; | ||
683 | + int len = htonl(sizeof(test)); | ||
684 | + const struct iovec iov[] = { | ||
685 | + { | ||
686 | + .iov_base = &len, | ||
687 | + .iov_len = sizeof(len), | ||
688 | + },{ | ||
689 | + .iov_base = (char *) test, | ||
690 | + .iov_len = sizeof(test), | ||
691 | + }, | ||
692 | + }; | ||
693 | + | ||
694 | + /* | ||
695 | + * Reset the device BEFORE sending a test packet, otherwise the packet | ||
696 | + * may get swallowed by an active device of an earlier test. | ||
697 | + */ | ||
698 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); | ||
699 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
700 | + with_irq ? REG_MIEN_ENRXINTR : 0, 0); | ||
701 | + | ||
702 | + /* Send test packet to device's socket. */ | ||
703 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test)); | ||
704 | + g_assert_cmpint(ret, == , sizeof(test) + sizeof(len)); | ||
705 | + | ||
706 | + /* Wait for RX interrupt. */ | ||
707 | + if (with_irq) { | ||
708 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); | ||
709 | + } else { | ||
710 | + g_assert_true(emc_wait_mista(qts, mod, RX_STEP_COUNT, REG_MISTA_RXGD)); | ||
711 | + } | ||
712 | + | ||
713 | + g_assert_cmphex(emc_read(qts, mod, REG_CRXDSA), ==, | ||
714 | + desc_addr + sizeof(desc[0])); | ||
715 | + | ||
716 | + expected_mask = 0xffff; | ||
717 | + expected_value = (REG_MISTA_DENI | | ||
718 | + REG_MISTA_RXGD | | ||
719 | + REG_MISTA_RXINTR); | ||
720 | + g_assert_cmphex((emc_read(qts, mod, REG_MISTA) & expected_mask), | ||
721 | + ==, expected_value); | ||
722 | + | ||
723 | + /* Read the descriptor back. */ | ||
724 | + emc_read_rx_desc(qts, desc_addr, &result_desc); | ||
725 | + /* Descriptor should be owned by cpu now. */ | ||
726 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); | ||
727 | + /* Test the status bits, ignoring the length field. */ | ||
728 | + expected_mask = 0xffff << 16; | ||
729 | + expected_value = RX_DESC_STATUS_RXGD; | ||
730 | + if (with_irq) { | ||
731 | + expected_value |= RX_DESC_STATUS_RXINTR; | ||
732 | + } | ||
733 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
734 | + expected_value); | ||
735 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, | ||
736 | + RX_DATA_LEN + CRC_LENGTH); | ||
737 | + | ||
738 | + { | ||
739 | + char buffer[RX_DATA_LEN]; | ||
740 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); | ||
741 | + g_assert_cmpstr(buffer, == , "TEST"); | ||
742 | + } | ||
743 | +} | ||
744 | + | ||
745 | +static void emc_test_ptle(QTestState *qts, const EMCModule *mod, int fd) | ||
746 | +{ | ||
747 | + NPCM7xxEMCRxDesc desc[NUM_RX_DESCRIPTORS]; | ||
748 | + uint32_t desc_addr = DESC_ADDR; | ||
749 | + uint32_t data_addr = DATA_ADDR; | ||
750 | + int ret; | ||
751 | + NPCM7xxEMCRxDesc result_desc; | ||
752 | + uint32_t expected_mask, expected_value; | ||
753 | + | ||
754 | + /* Prepare test data buffer. */ | ||
755 | +#define PTLE_DATA_LEN 1600 | ||
756 | + char test_data[PTLE_DATA_LEN]; | ||
757 | + int len = htonl(sizeof(test_data)); | ||
758 | + const struct iovec iov[] = { | ||
759 | + { | ||
760 | + .iov_base = &len, | ||
761 | + .iov_len = sizeof(len), | ||
762 | + },{ | ||
763 | + .iov_base = (char *) test_data, | ||
764 | + .iov_len = sizeof(test_data), | ||
765 | + }, | ||
766 | + }; | ||
767 | + memset(test_data, 42, sizeof(test_data)); | ||
768 | + | ||
769 | + /* | ||
770 | + * Reset the device BEFORE sending a test packet, otherwise the packet | ||
771 | + * may get swallowed by an active device of an earlier test. | ||
772 | + */ | ||
773 | + init_rx_desc(&desc[0], NUM_RX_DESCRIPTORS, desc_addr, data_addr); | ||
774 | + enable_rx(qts, mod, &desc[0], NUM_RX_DESCRIPTORS, desc_addr, | ||
775 | + REG_MIEN_ENRXINTR, REG_MCMDR_ALP); | ||
776 | + | ||
777 | + /* Send test packet to device's socket. */ | ||
778 | + ret = iov_send(fd, iov, 2, 0, sizeof(len) + sizeof(test_data)); | ||
779 | + g_assert_cmpint(ret, == , sizeof(test_data) + sizeof(len)); | ||
780 | + | ||
781 | + /* Wait for RX interrupt. */ | ||
782 | + g_assert_true(emc_wait_irq(qts, mod, RX_STEP_COUNT, /*is_tx=*/false)); | ||
783 | + | ||
784 | + /* Read the descriptor back. */ | ||
785 | + emc_read_rx_desc(qts, desc_addr, &result_desc); | ||
786 | + /* Descriptor should be owned by cpu now. */ | ||
787 | + g_assert((result_desc.status_and_length & RX_DESC_STATUS_OWNER_MASK) == 0); | ||
788 | + /* Test the status bits, ignoring the length field. */ | ||
789 | + expected_mask = 0xffff << 16; | ||
790 | + expected_value = (RX_DESC_STATUS_RXGD | | ||
791 | + RX_DESC_STATUS_PTLE | | ||
792 | + RX_DESC_STATUS_RXINTR); | ||
793 | + g_assert_cmphex((result_desc.status_and_length & expected_mask), ==, | ||
794 | + expected_value); | ||
795 | + g_assert_cmpint(RX_DESC_PKT_LEN(result_desc.status_and_length), ==, | ||
796 | + PTLE_DATA_LEN + CRC_LENGTH); | ||
797 | + | ||
798 | + { | ||
799 | + char buffer[PTLE_DATA_LEN]; | ||
800 | + qtest_memread(qts, data_addr, buffer, sizeof(buffer)); | ||
801 | + g_assert(memcmp(buffer, test_data, PTLE_DATA_LEN) == 0); | ||
802 | + } | ||
803 | +} | ||
804 | + | ||
805 | +static void test_tx(gconstpointer test_data) | ||
806 | +{ | ||
807 | + const TestData *td = test_data; | ||
808 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); | ||
809 | + int *test_sockets = packet_test_init(emc_module_index(td->module), | ||
810 | + cmd_line); | ||
811 | + QTestState *qts = qtest_init(cmd_line->str); | ||
812 | + | ||
813 | + /* | ||
814 | + * TODO: For pedantic correctness test_sockets[0] should be closed after | ||
815 | + * the fork and before the exec, but that will require some harness | ||
816 | + * improvements. | ||
817 | + */ | ||
818 | + close(test_sockets[1]); | ||
819 | + /* Defensive programming */ | ||
820 | + test_sockets[1] = -1; | ||
821 | + | ||
822 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
823 | + | ||
824 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | ||
825 | + emc_send_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | ||
826 | + | ||
827 | + qtest_quit(qts); | ||
828 | +} | ||
829 | + | ||
830 | +static void test_rx(gconstpointer test_data) | ||
831 | +{ | ||
832 | + const TestData *td = test_data; | ||
833 | + GString *cmd_line = g_string_new("-machine quanta-gsj"); | ||
834 | + int *test_sockets = packet_test_init(emc_module_index(td->module), | ||
835 | + cmd_line); | ||
836 | + QTestState *qts = qtest_init(cmd_line->str); | ||
837 | + | ||
838 | + /* | ||
839 | + * TODO: For pedantic correctness test_sockets[0] should be closed after | ||
840 | + * the fork and before the exec, but that will require some harness | ||
841 | + * improvements. | ||
842 | + */ | ||
843 | + close(test_sockets[1]); | ||
844 | + /* Defensive programming */ | ||
845 | + test_sockets[1] = -1; | ||
846 | + | ||
847 | + qtest_irq_intercept_in(qts, "/machine/soc/a9mpcore/gic"); | ||
848 | + | ||
849 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/false); | ||
850 | + emc_recv_verify(qts, td->module, test_sockets[0], /*with_irq=*/true); | ||
851 | + emc_test_ptle(qts, td->module, test_sockets[0]); | ||
852 | + | ||
853 | + qtest_quit(qts); | ||
854 | +} | ||
855 | + | ||
856 | +static void emc_add_test(const char *name, const TestData* td, | ||
857 | + GTestDataFunc fn) | ||
858 | +{ | ||
859 | + g_autofree char *full_name = g_strdup_printf( | ||
860 | + "npcm7xx_emc/emc[%d]/%s", emc_module_index(td->module), name); | ||
861 | + qtest_add_data_func(full_name, td, fn); | ||
862 | +} | ||
863 | +#define add_test(name, td) emc_add_test(#name, td, test_##name) | ||
864 | + | ||
865 | +int main(int argc, char **argv) | ||
866 | +{ | ||
867 | + TestData test_data_list[ARRAY_SIZE(emc_module_list)]; | ||
868 | + | ||
869 | + g_test_init(&argc, &argv, NULL); | ||
870 | + | ||
871 | + for (int i = 0; i < ARRAY_SIZE(emc_module_list); ++i) { | ||
872 | + TestData *td = &test_data_list[i]; | ||
873 | + | ||
874 | + td->module = &emc_module_list[i]; | ||
875 | + | ||
876 | + add_test(init, td); | ||
877 | + add_test(tx, td); | ||
878 | + add_test(rx, td); | ||
879 | + } | ||
880 | + | ||
881 | + return g_test_run(); | ||
882 | +} | ||
883 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build | ||
884 | index XXXXXXX..XXXXXXX 100644 | ||
885 | --- a/tests/qtest/meson.build | ||
886 | +++ b/tests/qtest/meson.build | ||
887 | @@ -XXX,XX +XXX,XX @@ qtests_sparc64 = \ | ||
888 | |||
889 | qtests_npcm7xx = \ | ||
890 | ['npcm7xx_adc-test', | ||
891 | + 'npcm7xx_emc-test', | ||
892 | 'npcm7xx_gpio-test', | ||
893 | 'npcm7xx_pwm-test', | ||
894 | 'npcm7xx_rng-test', | ||
58 | -- | 895 | -- |
59 | 2.20.1 | 896 | 2.20.1 |
60 | 897 | ||
61 | 898 | diff view generated by jsdifflib |