1 | Small pile of bug fixes for rc1. I've included my patches to get | 1 | First arm pullreq of the 8.0 series... |
---|---|---|---|
2 | our docs building with Sphinx 3, just for convenience... | ||
3 | 2 | ||
4 | -- PMM | 3 | The following changes since commit ae2b87341b5ddb0dcb1b3f2d4f586ef18de75873: |
5 | 4 | ||
6 | The following changes since commit b149dea55cce97cb226683d06af61984a1c11e96: | 5 | Merge tag 'pull-qapi-2022-12-14-v2' of https://repo.or.cz/qemu/armbru into staging (2022-12-14 22:42:14 +0000) |
7 | |||
8 | Merge remote-tracking branch 'remotes/cschoenebeck/tags/pull-9p-20201102' into staging (2020-11-02 10:57:48 +0000) | ||
9 | 6 | ||
10 | are available in the Git repository at: | 7 | are available in the Git repository at: |
11 | 8 | ||
12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201102 | 9 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20221215 |
13 | 10 | ||
14 | for you to fetch changes up to ffb4fbf90a2f63c9cb33e4bb9f854c79bf04ca4a: | 11 | for you to fetch changes up to 4f3ebdc33618e7c163f769047859d6f34373e3af: |
15 | 12 | ||
16 | tests/qtest/npcm7xx_rng-test: Disable randomness tests (2020-11-02 16:52:18 +0000) | 13 | target/arm: Restrict arm_cpu_exec_interrupt() to TCG accelerator (2022-12-15 11:18:20 +0000) |
17 | 14 | ||
18 | ---------------------------------------------------------------- | 15 | ---------------------------------------------------------------- |
19 | target-arm queue: | 16 | target-arm queue: |
20 | * target/arm: Fix Neon emulation bugs on big-endian hosts | 17 | * hw/arm/virt: Add properties to allow more granular |
21 | * target/arm: fix handling of HCR.FB | 18 | configuration of use of highmem space |
22 | * target/arm: fix LORID_EL1 access check | 19 | * target/arm: Add Cortex-A55 CPU |
23 | * disas/capstone: Fix monitor disassembly of >32 bytes | 20 | * hw/intc/arm_gicv3: Fix GICD_TYPER ITLinesNumber advertisement |
24 | * hw/arm/smmuv3: Fix potential integer overflow (CID 1432363) | 21 | * Implement FEAT_EVT |
25 | * hw/arm/boot: fix SVE for EL3 direct kernel boot | 22 | * Some 3-phase-reset conversions for Arm GIC, SMMU |
26 | * hw/display/omap_lcdc: Fix potential NULL pointer dereference | 23 | * hw/arm/boot: set initrd with #address-cells type in fdt |
27 | * hw/display/exynos4210_fimd: Fix potential NULL pointer dereference | 24 | * align user-mode exposed ID registers with Linux |
28 | * target/arm: Get correct MMU index for other-security-state | 25 | * hw/misc: Move some arm-related files from specific_ss into softmmu_ss |
29 | * configure: Test that gio libs from pkg-config work | 26 | * Restrict arm_cpu_exec_interrupt() to TCG accelerator |
30 | * hw/intc/arm_gicv3_cpuif: Make GIC maintenance interrupts work | ||
31 | * docs: Fix building with Sphinx 3 | ||
32 | * tests/qtest/npcm7xx_rng-test: Disable randomness tests | ||
33 | 27 | ||
34 | ---------------------------------------------------------------- | 28 | ---------------------------------------------------------------- |
35 | AlexChen (2): | 29 | Gavin Shan (7): |
36 | hw/display/omap_lcdc: Fix potential NULL pointer dereference | 30 | hw/arm/virt: Introduce virt_set_high_memmap() helper |
37 | hw/display/exynos4210_fimd: Fix potential NULL pointer dereference | 31 | hw/arm/virt: Rename variable size to region_size in virt_set_high_memmap() |
32 | hw/arm/virt: Introduce variable region_base in virt_set_high_memmap() | ||
33 | hw/arm/virt: Introduce virt_get_high_memmap_enabled() helper | ||
34 | hw/arm/virt: Improve high memory region address assignment | ||
35 | hw/arm/virt: Add 'compact-highmem' property | ||
36 | hw/arm/virt: Add properties to disable high memory regions | ||
38 | 37 | ||
39 | Peter Maydell (9): | 38 | Luke Starrett (1): |
40 | target/arm: Fix float16 pairwise Neon ops on big-endian hosts | 39 | hw/intc/arm_gicv3: Fix GICD_TYPER ITLinesNumber advertisement |
41 | target/arm: Fix VUDOT/VSDOT (scalar) on big-endian hosts | 40 | |
42 | disas/capstone: Fix monitor disassembly of >32 bytes | 41 | Mihai Carabas (1): |
43 | target/arm: Get correct MMU index for other-security-state | 42 | hw/arm/virt: build SMBIOS 19 table |
44 | configure: Test that gio libs from pkg-config work | 43 | |
45 | hw/intc/arm_gicv3_cpuif: Make GIC maintenance interrupts work | 44 | Peter Maydell (15): |
46 | scripts/kerneldoc: For Sphinx 3 use c:macro for macros with arguments | 45 | target/arm: Allow relevant HCR bits to be written for FEAT_EVT |
47 | qemu-option-trace.rst.inc: Don't use option:: markup | 46 | target/arm: Implement HCR_EL2.TTLBIS traps |
48 | tests/qtest/npcm7xx_rng-test: Disable randomness tests | 47 | target/arm: Implement HCR_EL2.TTLBOS traps |
48 | target/arm: Implement HCR_EL2.TICAB,TOCU traps | ||
49 | target/arm: Implement HCR_EL2.TID4 traps | ||
50 | target/arm: Report FEAT_EVT for TCG '-cpu max' | ||
51 | hw/arm: Convert TYPE_ARM_SMMU to 3-phase reset | ||
52 | hw/arm: Convert TYPE_ARM_SMMUV3 to 3-phase reset | ||
53 | hw/intc: Convert TYPE_ARM_GIC_COMMON to 3-phase reset | ||
54 | hw/intc: Convert TYPE_ARM_GIC_KVM to 3-phase reset | ||
55 | hw/intc: Convert TYPE_ARM_GICV3_COMMON to 3-phase reset | ||
56 | hw/intc: Convert TYPE_KVM_ARM_GICV3 to 3-phase reset | ||
57 | hw/intc: Convert TYPE_ARM_GICV3_ITS_COMMON to 3-phase reset | ||
58 | hw/intc: Convert TYPE_ARM_GICV3_ITS to 3-phase reset | ||
59 | hw/intc: Convert TYPE_KVM_ARM_ITS to 3-phase reset | ||
49 | 60 | ||
50 | Philippe Mathieu-Daudé (1): | 61 | Philippe Mathieu-Daudé (1): |
51 | hw/arm/smmuv3: Fix potential integer overflow (CID 1432363) | 62 | target/arm: Restrict arm_cpu_exec_interrupt() to TCG accelerator |
52 | 63 | ||
53 | Richard Henderson (11): | 64 | Schspa Shi (1): |
54 | target/arm: Introduce neon_full_reg_offset | 65 | hw/arm/boot: set initrd with #address-cells type in fdt |
55 | target/arm: Move neon_element_offset to translate.c | ||
56 | target/arm: Use neon_element_offset in neon_load/store_reg | ||
57 | target/arm: Use neon_element_offset in vfp_reg_offset | ||
58 | target/arm: Add read/write_neon_element32 | ||
59 | target/arm: Expand read/write_neon_element32 to all MemOp | ||
60 | target/arm: Rename neon_load_reg32 to vfp_load_reg32 | ||
61 | target/arm: Add read/write_neon_element64 | ||
62 | target/arm: Rename neon_load_reg64 to vfp_load_reg64 | ||
63 | target/arm: Simplify do_long_3d and do_2scalar_long | ||
64 | target/arm: Improve do_prewiden_3d | ||
65 | 66 | ||
66 | Rémi Denis-Courmont (3): | 67 | Thomas Huth (1): |
67 | target/arm: fix handling of HCR.FB | 68 | hw/misc: Move some arm-related files from specific_ss into softmmu_ss |
68 | target/arm: fix LORID_EL1 access check | ||
69 | hw/arm/boot: fix SVE for EL3 direct kernel boot | ||
70 | 69 | ||
71 | docs/qemu-option-trace.rst.inc | 6 +- | 70 | Timofey Kutergin (1): |
72 | configure | 10 +- | 71 | target/arm: Add Cortex-A55 CPU |
73 | include/hw/intc/arm_gicv3_common.h | 1 - | ||
74 | disas/capstone.c | 2 +- | ||
75 | hw/arm/boot.c | 3 + | ||
76 | hw/arm/smmuv3.c | 3 +- | ||
77 | hw/display/exynos4210_fimd.c | 4 +- | ||
78 | hw/display/omap_lcdc.c | 10 +- | ||
79 | hw/intc/arm_gicv3_cpuif.c | 5 +- | ||
80 | target/arm/helper.c | 24 +- | ||
81 | target/arm/m_helper.c | 3 +- | ||
82 | target/arm/translate.c | 153 +++++++++--- | ||
83 | target/arm/vec_helper.c | 12 +- | ||
84 | tests/qtest/npcm7xx_rng-test.c | 14 +- | ||
85 | scripts/kernel-doc | 18 +- | ||
86 | target/arm/translate-neon.c.inc | 472 ++++++++++++++++++++----------------- | ||
87 | target/arm/translate-vfp.c.inc | 341 +++++++++++---------------- | ||
88 | 17 files changed, 588 insertions(+), 493 deletions(-) | ||
89 | 72 | ||
73 | Zhuojia Shen (1): | ||
74 | target/arm: align exposed ID registers with Linux | ||
75 | |||
76 | docs/system/arm/emulation.rst | 1 + | ||
77 | docs/system/arm/virt.rst | 18 +++ | ||
78 | include/hw/arm/smmuv3.h | 2 +- | ||
79 | include/hw/arm/virt.h | 2 + | ||
80 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 2 +- | ||
81 | target/arm/cpu.h | 30 +++++ | ||
82 | target/arm/kvm-consts.h | 8 +- | ||
83 | hw/arm/boot.c | 10 +- | ||
84 | hw/arm/smmu-common.c | 7 +- | ||
85 | hw/arm/smmuv3.c | 12 +- | ||
86 | hw/arm/virt.c | 202 +++++++++++++++++++++++----- | ||
87 | hw/intc/arm_gic_common.c | 7 +- | ||
88 | hw/intc/arm_gic_kvm.c | 14 +- | ||
89 | hw/intc/arm_gicv3_common.c | 7 +- | ||
90 | hw/intc/arm_gicv3_dist.c | 4 +- | ||
91 | hw/intc/arm_gicv3_its.c | 14 +- | ||
92 | hw/intc/arm_gicv3_its_common.c | 7 +- | ||
93 | hw/intc/arm_gicv3_its_kvm.c | 14 +- | ||
94 | hw/intc/arm_gicv3_kvm.c | 14 +- | ||
95 | hw/misc/imx6_src.c | 2 +- | ||
96 | hw/misc/iotkit-sysctl.c | 1 - | ||
97 | target/arm/cpu.c | 5 +- | ||
98 | target/arm/cpu64.c | 70 ++++++++++ | ||
99 | target/arm/cpu_tcg.c | 1 + | ||
100 | target/arm/helper.c | 231 ++++++++++++++++++++++++--------- | ||
101 | hw/misc/meson.build | 11 +- | ||
102 | 26 files changed, 538 insertions(+), 158 deletions(-) | ||
103 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Gavin Shan <gshan@redhat.com> | ||
1 | 2 | ||
3 | This introduces virt_set_high_memmap() helper. The logic of high | ||
4 | memory region address assignment is moved to the helper. The intention | ||
5 | is to make the subsequent optimization for high memory region address | ||
6 | assignment easier. | ||
7 | |||
8 | No functional change intended. | ||
9 | |||
10 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
11 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
12 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
13 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
14 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
15 | Message-id: 20221029224307.138822-2-gshan@redhat.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/arm/virt.c | 74 ++++++++++++++++++++++++++++----------------------- | ||
19 | 1 file changed, 41 insertions(+), 33 deletions(-) | ||
20 | |||
21 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/arm/virt.c | ||
24 | +++ b/hw/arm/virt.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | ||
26 | return arm_cpu_mp_affinity(idx, clustersz); | ||
27 | } | ||
28 | |||
29 | +static void virt_set_high_memmap(VirtMachineState *vms, | ||
30 | + hwaddr base, int pa_bits) | ||
31 | +{ | ||
32 | + int i; | ||
33 | + | ||
34 | + for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | ||
35 | + hwaddr size = extended_memmap[i].size; | ||
36 | + bool fits; | ||
37 | + | ||
38 | + base = ROUND_UP(base, size); | ||
39 | + vms->memmap[i].base = base; | ||
40 | + vms->memmap[i].size = size; | ||
41 | + | ||
42 | + /* | ||
43 | + * Check each device to see if they fit in the PA space, | ||
44 | + * moving highest_gpa as we go. | ||
45 | + * | ||
46 | + * For each device that doesn't fit, disable it. | ||
47 | + */ | ||
48 | + fits = (base + size) <= BIT_ULL(pa_bits); | ||
49 | + if (fits) { | ||
50 | + vms->highest_gpa = base + size - 1; | ||
51 | + } | ||
52 | + | ||
53 | + switch (i) { | ||
54 | + case VIRT_HIGH_GIC_REDIST2: | ||
55 | + vms->highmem_redists &= fits; | ||
56 | + break; | ||
57 | + case VIRT_HIGH_PCIE_ECAM: | ||
58 | + vms->highmem_ecam &= fits; | ||
59 | + break; | ||
60 | + case VIRT_HIGH_PCIE_MMIO: | ||
61 | + vms->highmem_mmio &= fits; | ||
62 | + break; | ||
63 | + } | ||
64 | + | ||
65 | + base += size; | ||
66 | + } | ||
67 | +} | ||
68 | + | ||
69 | static void virt_set_memmap(VirtMachineState *vms, int pa_bits) | ||
70 | { | ||
71 | MachineState *ms = MACHINE(vms); | ||
72 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms, int pa_bits) | ||
73 | /* We know for sure that at least the memory fits in the PA space */ | ||
74 | vms->highest_gpa = memtop - 1; | ||
75 | |||
76 | - for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { | ||
77 | - hwaddr size = extended_memmap[i].size; | ||
78 | - bool fits; | ||
79 | - | ||
80 | - base = ROUND_UP(base, size); | ||
81 | - vms->memmap[i].base = base; | ||
82 | - vms->memmap[i].size = size; | ||
83 | - | ||
84 | - /* | ||
85 | - * Check each device to see if they fit in the PA space, | ||
86 | - * moving highest_gpa as we go. | ||
87 | - * | ||
88 | - * For each device that doesn't fit, disable it. | ||
89 | - */ | ||
90 | - fits = (base + size) <= BIT_ULL(pa_bits); | ||
91 | - if (fits) { | ||
92 | - vms->highest_gpa = base + size - 1; | ||
93 | - } | ||
94 | - | ||
95 | - switch (i) { | ||
96 | - case VIRT_HIGH_GIC_REDIST2: | ||
97 | - vms->highmem_redists &= fits; | ||
98 | - break; | ||
99 | - case VIRT_HIGH_PCIE_ECAM: | ||
100 | - vms->highmem_ecam &= fits; | ||
101 | - break; | ||
102 | - case VIRT_HIGH_PCIE_MMIO: | ||
103 | - vms->highmem_mmio &= fits; | ||
104 | - break; | ||
105 | - } | ||
106 | - | ||
107 | - base += size; | ||
108 | - } | ||
109 | + virt_set_high_memmap(vms, base, pa_bits); | ||
110 | |||
111 | if (device_memory_size > 0) { | ||
112 | ms->device_memory = g_malloc0(sizeof(*ms->device_memory)); | ||
113 | -- | ||
114 | 2.25.1 | diff view generated by jsdifflib |
1 | From: AlexChen <alex.chen@huawei.com> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | In exynos4210_fimd_update(), the pointer s is dereferinced before | 3 | This renames variable 'size' to 'region_size' in virt_set_high_memmap(). |
4 | being check if it is valid, which may lead to NULL pointer dereference. | 4 | Its counterpart ('region_base') will be introduced in next patch. |
5 | So move the assignment to global_width after checking that the s is valid. | ||
6 | 5 | ||
7 | Reported-by: Euler Robot <euler.robot@huawei.com> | 6 | No functional change intended. |
8 | Signed-off-by: Alex Chen <alex.chen@huawei.com> | 7 | |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Signed-off-by: Gavin Shan <gshan@redhat.com> |
10 | Message-id: 5F9F8D88.9030102@huawei.com | 9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
10 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
11 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
12 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
13 | Message-id: 20221029224307.138822-3-gshan@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 15 | --- |
13 | hw/display/exynos4210_fimd.c | 4 +++- | 16 | hw/arm/virt.c | 15 ++++++++------- |
14 | 1 file changed, 3 insertions(+), 1 deletion(-) | 17 | 1 file changed, 8 insertions(+), 7 deletions(-) |
15 | 18 | ||
16 | diff --git a/hw/display/exynos4210_fimd.c b/hw/display/exynos4210_fimd.c | 19 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
17 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/display/exynos4210_fimd.c | 21 | --- a/hw/arm/virt.c |
19 | +++ b/hw/display/exynos4210_fimd.c | 22 | +++ b/hw/arm/virt.c |
20 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_fimd_update(void *opaque) | 23 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) |
21 | bool blend = false; | 24 | static void virt_set_high_memmap(VirtMachineState *vms, |
22 | uint8_t *host_fb_addr; | 25 | hwaddr base, int pa_bits) |
23 | bool is_dirty = false; | 26 | { |
24 | - const int global_width = (s->vidtcon[2] & FIMD_VIDTCON2_SIZE_MASK) + 1; | 27 | + hwaddr region_size; |
25 | + int global_width; | 28 | + bool fits; |
26 | 29 | int i; | |
27 | if (!s || !s->console || !s->enabled || | 30 | |
28 | surface_bits_per_pixel(qemu_console_surface(s->console)) == 0) { | 31 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { |
29 | return; | 32 | - hwaddr size = extended_memmap[i].size; |
33 | - bool fits; | ||
34 | + region_size = extended_memmap[i].size; | ||
35 | |||
36 | - base = ROUND_UP(base, size); | ||
37 | + base = ROUND_UP(base, region_size); | ||
38 | vms->memmap[i].base = base; | ||
39 | - vms->memmap[i].size = size; | ||
40 | + vms->memmap[i].size = region_size; | ||
41 | |||
42 | /* | ||
43 | * Check each device to see if they fit in the PA space, | ||
44 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
45 | * | ||
46 | * For each device that doesn't fit, disable it. | ||
47 | */ | ||
48 | - fits = (base + size) <= BIT_ULL(pa_bits); | ||
49 | + fits = (base + region_size) <= BIT_ULL(pa_bits); | ||
50 | if (fits) { | ||
51 | - vms->highest_gpa = base + size - 1; | ||
52 | + vms->highest_gpa = base + region_size - 1; | ||
53 | } | ||
54 | |||
55 | switch (i) { | ||
56 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
57 | break; | ||
58 | } | ||
59 | |||
60 | - base += size; | ||
61 | + base += region_size; | ||
30 | } | 62 | } |
31 | + | 63 | } |
32 | + global_width = (s->vidtcon[2] & FIMD_VIDTCON2_SIZE_MASK) + 1; | ||
33 | exynos4210_update_resolution(s); | ||
34 | surface = qemu_console_surface(s->console); | ||
35 | 64 | ||
36 | -- | 65 | -- |
37 | 2.20.1 | 66 | 2.25.1 |
38 | |||
39 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This seems a bit more readable than using offsetof CPU_DoubleU. | 3 | This introduces variable 'region_base' for the base address of the |
4 | specific high memory region. It's the preparatory work to optimize | ||
5 | high memory region address assignment. | ||
4 | 6 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | No functional change intended. |
6 | Message-id: 20201030022618.785675-5-richard.henderson@linaro.org | 8 | |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Gavin Shan <gshan@redhat.com> |
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
13 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
14 | Message-id: 20221029224307.138822-4-gshan@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 16 | --- |
10 | target/arm/translate.c | 13 ++++--------- | 17 | hw/arm/virt.c | 12 ++++++------ |
11 | 1 file changed, 4 insertions(+), 9 deletions(-) | 18 | 1 file changed, 6 insertions(+), 6 deletions(-) |
12 | 19 | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 22 | --- a/hw/arm/virt.c |
16 | +++ b/target/arm/translate.c | 23 | +++ b/hw/arm/virt.c |
17 | @@ -XXX,XX +XXX,XX @@ static long neon_element_offset(int reg, int element, MemOp size) | 24 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) |
18 | return neon_full_reg_offset(reg) + ofs; | 25 | static void virt_set_high_memmap(VirtMachineState *vms, |
19 | } | 26 | hwaddr base, int pa_bits) |
20 | |||
21 | -static inline long vfp_reg_offset(bool dp, unsigned reg) | ||
22 | +/* Return the offset of a VFP Dreg (dp = true) or VFP Sreg (dp = false). */ | ||
23 | +static long vfp_reg_offset(bool dp, unsigned reg) | ||
24 | { | 27 | { |
25 | if (dp) { | 28 | - hwaddr region_size; |
26 | - return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]); | 29 | + hwaddr region_base, region_size; |
27 | + return neon_element_offset(reg, 0, MO_64); | 30 | bool fits; |
28 | } else { | 31 | int i; |
29 | - long ofs = offsetof(CPUARMState, vfp.zregs[reg >> 2].d[(reg >> 1) & 1]); | 32 | |
30 | - if (reg & 1) { | 33 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { |
31 | - ofs += offsetof(CPU_DoubleU, l.upper); | 34 | + region_base = ROUND_UP(base, extended_memmap[i].size); |
32 | - } else { | 35 | region_size = extended_memmap[i].size; |
33 | - ofs += offsetof(CPU_DoubleU, l.lower); | 36 | |
34 | - } | 37 | - base = ROUND_UP(base, region_size); |
35 | - return ofs; | 38 | - vms->memmap[i].base = base; |
36 | + return neon_element_offset(reg >> 1, reg & 1, MO_32); | 39 | + vms->memmap[i].base = region_base; |
40 | vms->memmap[i].size = region_size; | ||
41 | |||
42 | /* | ||
43 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
44 | * | ||
45 | * For each device that doesn't fit, disable it. | ||
46 | */ | ||
47 | - fits = (base + region_size) <= BIT_ULL(pa_bits); | ||
48 | + fits = (region_base + region_size) <= BIT_ULL(pa_bits); | ||
49 | if (fits) { | ||
50 | - vms->highest_gpa = base + region_size - 1; | ||
51 | + vms->highest_gpa = region_base + region_size - 1; | ||
52 | } | ||
53 | |||
54 | switch (i) { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, | ||
56 | break; | ||
57 | } | ||
58 | |||
59 | - base += region_size; | ||
60 | + base = region_base + region_size; | ||
37 | } | 61 | } |
38 | } | 62 | } |
39 | 63 | ||
40 | -- | 64 | -- |
41 | 2.20.1 | 65 | 2.25.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Model these off the aa64 read/write_vec_element functions. | 3 | This introduces virt_get_high_memmap_enabled() helper, which returns |
4 | Use it within translate-neon.c.inc. The new functions do | 4 | the pointer to vms->highmem_{redists, ecam, mmio}. The pointer will |
5 | not allocate or free temps, so this rearranges the calling | 5 | be used in the subsequent patches. |
6 | code a bit. | ||
7 | 6 | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | No functional change intended. |
9 | Message-id: 20201030022618.785675-6-richard.henderson@linaro.org | 8 | |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Gavin Shan <gshan@redhat.com> |
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
13 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
14 | Message-id: 20221029224307.138822-5-gshan@redhat.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 16 | --- |
13 | target/arm/translate.c | 26 ++++ | 17 | hw/arm/virt.c | 32 +++++++++++++++++++------------- |
14 | target/arm/translate-neon.c.inc | 256 ++++++++++++++++++++------------ | 18 | 1 file changed, 19 insertions(+), 13 deletions(-) |
15 | 2 files changed, 183 insertions(+), 99 deletions(-) | ||
16 | 19 | ||
17 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 20 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
18 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/translate.c | 22 | --- a/hw/arm/virt.c |
20 | +++ b/target/arm/translate.c | 23 | +++ b/hw/arm/virt.c |
21 | @@ -XXX,XX +XXX,XX @@ static inline void neon_store_reg32(TCGv_i32 var, int reg) | 24 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) |
22 | tcg_gen_st_i32(var, cpu_env, vfp_reg_offset(false, reg)); | 25 | return arm_cpu_mp_affinity(idx, clustersz); |
23 | } | 26 | } |
24 | 27 | ||
25 | +static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp size) | 28 | +static inline bool *virt_get_high_memmap_enabled(VirtMachineState *vms, |
29 | + int index) | ||
26 | +{ | 30 | +{ |
27 | + long off = neon_element_offset(reg, ele, size); | 31 | + bool *enabled_array[] = { |
32 | + &vms->highmem_redists, | ||
33 | + &vms->highmem_ecam, | ||
34 | + &vms->highmem_mmio, | ||
35 | + }; | ||
28 | + | 36 | + |
29 | + switch (size) { | 37 | + assert(ARRAY_SIZE(extended_memmap) - VIRT_LOWMEMMAP_LAST == |
30 | + case MO_32: | 38 | + ARRAY_SIZE(enabled_array)); |
31 | + tcg_gen_ld_i32(dest, cpu_env, off); | 39 | + assert(index - VIRT_LOWMEMMAP_LAST < ARRAY_SIZE(enabled_array)); |
32 | + break; | 40 | + |
33 | + default: | 41 | + return enabled_array[index - VIRT_LOWMEMMAP_LAST]; |
34 | + g_assert_not_reached(); | ||
35 | + } | ||
36 | +} | 42 | +} |
37 | + | 43 | + |
38 | +static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp size) | 44 | static void virt_set_high_memmap(VirtMachineState *vms, |
39 | +{ | 45 | hwaddr base, int pa_bits) |
40 | + long off = neon_element_offset(reg, ele, size); | ||
41 | + | ||
42 | + switch (size) { | ||
43 | + case MO_32: | ||
44 | + tcg_gen_st_i32(src, cpu_env, off); | ||
45 | + break; | ||
46 | + default: | ||
47 | + g_assert_not_reached(); | ||
48 | + } | ||
49 | +} | ||
50 | + | ||
51 | static TCGv_ptr vfp_reg_ptr(bool dp, int reg) | ||
52 | { | 46 | { |
53 | TCGv_ptr ret = tcg_temp_new_ptr(); | 47 | hwaddr region_base, region_size; |
54 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 48 | - bool fits; |
55 | index XXXXXXX..XXXXXXX 100644 | 49 | + bool *region_enabled, fits; |
56 | --- a/target/arm/translate-neon.c.inc | 50 | int i; |
57 | +++ b/target/arm/translate-neon.c.inc | 51 | |
58 | @@ -XXX,XX +XXX,XX @@ static bool do_3same_pair(DisasContext *s, arg_3same *a, NeonGenTwoOpFn *fn) | 52 | for (i = VIRT_LOWMEMMAP_LAST; i < ARRAY_SIZE(extended_memmap); i++) { |
59 | * early. Since Q is 0 there are always just two passes, so instead | 53 | + region_enabled = virt_get_high_memmap_enabled(vms, i); |
60 | * of a complicated loop over each pass we just unroll. | 54 | region_base = ROUND_UP(base, extended_memmap[i].size); |
61 | */ | 55 | region_size = extended_memmap[i].size; |
62 | - tmp = neon_load_reg(a->vn, 0); | 56 | |
63 | - tmp2 = neon_load_reg(a->vn, 1); | 57 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, |
64 | + tmp = tcg_temp_new_i32(); | 58 | vms->highest_gpa = region_base + region_size - 1; |
65 | + tmp2 = tcg_temp_new_i32(); | 59 | } |
66 | + tmp3 = tcg_temp_new_i32(); | 60 | |
67 | + | 61 | - switch (i) { |
68 | + read_neon_element32(tmp, a->vn, 0, MO_32); | 62 | - case VIRT_HIGH_GIC_REDIST2: |
69 | + read_neon_element32(tmp2, a->vn, 1, MO_32); | 63 | - vms->highmem_redists &= fits; |
70 | fn(tmp, tmp, tmp2); | 64 | - break; |
71 | - tcg_temp_free_i32(tmp2); | 65 | - case VIRT_HIGH_PCIE_ECAM: |
72 | 66 | - vms->highmem_ecam &= fits; | |
73 | - tmp3 = neon_load_reg(a->vm, 0); | 67 | - break; |
74 | - tmp2 = neon_load_reg(a->vm, 1); | 68 | - case VIRT_HIGH_PCIE_MMIO: |
75 | + read_neon_element32(tmp3, a->vm, 0, MO_32); | 69 | - vms->highmem_mmio &= fits; |
76 | + read_neon_element32(tmp2, a->vm, 1, MO_32); | 70 | - break; |
77 | fn(tmp3, tmp3, tmp2); | 71 | - } |
78 | - tcg_temp_free_i32(tmp2); | 72 | - |
79 | 73 | + *region_enabled &= fits; | |
80 | - neon_store_reg(a->vd, 0, tmp); | 74 | base = region_base + region_size; |
81 | - neon_store_reg(a->vd, 1, tmp3); | ||
82 | + write_neon_element32(tmp, a->vd, 0, MO_32); | ||
83 | + write_neon_element32(tmp3, a->vd, 1, MO_32); | ||
84 | + | ||
85 | + tcg_temp_free_i32(tmp); | ||
86 | + tcg_temp_free_i32(tmp2); | ||
87 | + tcg_temp_free_i32(tmp3); | ||
88 | return true; | ||
89 | } | ||
90 | |||
91 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_env_32(DisasContext *s, arg_2reg_shift *a, | ||
92 | * 2-reg-and-shift operations, size < 3 case, where the | ||
93 | * helper needs to be passed cpu_env. | ||
94 | */ | ||
95 | - TCGv_i32 constimm; | ||
96 | + TCGv_i32 constimm, tmp; | ||
97 | int pass; | ||
98 | |||
99 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
100 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_env_32(DisasContext *s, arg_2reg_shift *a, | ||
101 | * by immediate using the variable shift operations. | ||
102 | */ | ||
103 | constimm = tcg_const_i32(dup_const(a->size, a->shift)); | ||
104 | + tmp = tcg_temp_new_i32(); | ||
105 | |||
106 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
107 | - TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
108 | + read_neon_element32(tmp, a->vm, pass, MO_32); | ||
109 | fn(tmp, cpu_env, tmp, constimm); | ||
110 | - neon_store_reg(a->vd, pass, tmp); | ||
111 | + write_neon_element32(tmp, a->vd, pass, MO_32); | ||
112 | } | 75 | } |
113 | + tcg_temp_free_i32(tmp); | ||
114 | tcg_temp_free_i32(constimm); | ||
115 | return true; | ||
116 | } | ||
117 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_64(DisasContext *s, arg_2reg_shift *a, | ||
118 | constimm = tcg_const_i64(-a->shift); | ||
119 | rm1 = tcg_temp_new_i64(); | ||
120 | rm2 = tcg_temp_new_i64(); | ||
121 | + rd = tcg_temp_new_i32(); | ||
122 | |||
123 | /* Load both inputs first to avoid potential overwrite if rm == rd */ | ||
124 | neon_load_reg64(rm1, a->vm); | ||
125 | neon_load_reg64(rm2, a->vm + 1); | ||
126 | |||
127 | shiftfn(rm1, rm1, constimm); | ||
128 | - rd = tcg_temp_new_i32(); | ||
129 | narrowfn(rd, cpu_env, rm1); | ||
130 | - neon_store_reg(a->vd, 0, rd); | ||
131 | + write_neon_element32(rd, a->vd, 0, MO_32); | ||
132 | |||
133 | shiftfn(rm2, rm2, constimm); | ||
134 | - rd = tcg_temp_new_i32(); | ||
135 | narrowfn(rd, cpu_env, rm2); | ||
136 | - neon_store_reg(a->vd, 1, rd); | ||
137 | + write_neon_element32(rd, a->vd, 1, MO_32); | ||
138 | |||
139 | + tcg_temp_free_i32(rd); | ||
140 | tcg_temp_free_i64(rm1); | ||
141 | tcg_temp_free_i64(rm2); | ||
142 | tcg_temp_free_i64(constimm); | ||
143 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_32(DisasContext *s, arg_2reg_shift *a, | ||
144 | constimm = tcg_const_i32(imm); | ||
145 | |||
146 | /* Load all inputs first to avoid potential overwrite */ | ||
147 | - rm1 = neon_load_reg(a->vm, 0); | ||
148 | - rm2 = neon_load_reg(a->vm, 1); | ||
149 | - rm3 = neon_load_reg(a->vm + 1, 0); | ||
150 | - rm4 = neon_load_reg(a->vm + 1, 1); | ||
151 | + rm1 = tcg_temp_new_i32(); | ||
152 | + rm2 = tcg_temp_new_i32(); | ||
153 | + rm3 = tcg_temp_new_i32(); | ||
154 | + rm4 = tcg_temp_new_i32(); | ||
155 | + read_neon_element32(rm1, a->vm, 0, MO_32); | ||
156 | + read_neon_element32(rm2, a->vm, 1, MO_32); | ||
157 | + read_neon_element32(rm3, a->vm, 2, MO_32); | ||
158 | + read_neon_element32(rm4, a->vm, 3, MO_32); | ||
159 | rtmp = tcg_temp_new_i64(); | ||
160 | |||
161 | shiftfn(rm1, rm1, constimm); | ||
162 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_32(DisasContext *s, arg_2reg_shift *a, | ||
163 | tcg_temp_free_i32(rm2); | ||
164 | |||
165 | narrowfn(rm1, cpu_env, rtmp); | ||
166 | - neon_store_reg(a->vd, 0, rm1); | ||
167 | + write_neon_element32(rm1, a->vd, 0, MO_32); | ||
168 | + tcg_temp_free_i32(rm1); | ||
169 | |||
170 | shiftfn(rm3, rm3, constimm); | ||
171 | shiftfn(rm4, rm4, constimm); | ||
172 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_32(DisasContext *s, arg_2reg_shift *a, | ||
173 | |||
174 | narrowfn(rm3, cpu_env, rtmp); | ||
175 | tcg_temp_free_i64(rtmp); | ||
176 | - neon_store_reg(a->vd, 1, rm3); | ||
177 | + write_neon_element32(rm3, a->vd, 1, MO_32); | ||
178 | + tcg_temp_free_i32(rm3); | ||
179 | return true; | ||
180 | } | ||
181 | |||
182 | @@ -XXX,XX +XXX,XX @@ static bool do_vshll_2sh(DisasContext *s, arg_2reg_shift *a, | ||
183 | widen_mask = dup_const(a->size + 1, widen_mask); | ||
184 | } | ||
185 | |||
186 | - rm0 = neon_load_reg(a->vm, 0); | ||
187 | - rm1 = neon_load_reg(a->vm, 1); | ||
188 | + rm0 = tcg_temp_new_i32(); | ||
189 | + rm1 = tcg_temp_new_i32(); | ||
190 | + read_neon_element32(rm0, a->vm, 0, MO_32); | ||
191 | + read_neon_element32(rm1, a->vm, 1, MO_32); | ||
192 | tmp = tcg_temp_new_i64(); | ||
193 | |||
194 | widenfn(tmp, rm0); | ||
195 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
196 | if (src1_wide) { | ||
197 | neon_load_reg64(rn0_64, a->vn); | ||
198 | } else { | ||
199 | - TCGv_i32 tmp = neon_load_reg(a->vn, 0); | ||
200 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
201 | + read_neon_element32(tmp, a->vn, 0, MO_32); | ||
202 | widenfn(rn0_64, tmp); | ||
203 | tcg_temp_free_i32(tmp); | ||
204 | } | ||
205 | - rm = neon_load_reg(a->vm, 0); | ||
206 | + rm = tcg_temp_new_i32(); | ||
207 | + read_neon_element32(rm, a->vm, 0, MO_32); | ||
208 | |||
209 | widenfn(rm_64, rm); | ||
210 | tcg_temp_free_i32(rm); | ||
211 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
212 | if (src1_wide) { | ||
213 | neon_load_reg64(rn1_64, a->vn + 1); | ||
214 | } else { | ||
215 | - TCGv_i32 tmp = neon_load_reg(a->vn, 1); | ||
216 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
217 | + read_neon_element32(tmp, a->vn, 1, MO_32); | ||
218 | widenfn(rn1_64, tmp); | ||
219 | tcg_temp_free_i32(tmp); | ||
220 | } | ||
221 | - rm = neon_load_reg(a->vm, 1); | ||
222 | + rm = tcg_temp_new_i32(); | ||
223 | + read_neon_element32(rm, a->vm, 1, MO_32); | ||
224 | |||
225 | neon_store_reg64(rn0_64, a->vd); | ||
226 | |||
227 | @@ -XXX,XX +XXX,XX @@ static bool do_narrow_3d(DisasContext *s, arg_3diff *a, | ||
228 | |||
229 | narrowfn(rd1, rn_64); | ||
230 | |||
231 | - neon_store_reg(a->vd, 0, rd0); | ||
232 | - neon_store_reg(a->vd, 1, rd1); | ||
233 | + write_neon_element32(rd0, a->vd, 0, MO_32); | ||
234 | + write_neon_element32(rd1, a->vd, 1, MO_32); | ||
235 | |||
236 | + tcg_temp_free_i32(rd0); | ||
237 | + tcg_temp_free_i32(rd1); | ||
238 | tcg_temp_free_i64(rn_64); | ||
239 | tcg_temp_free_i64(rm_64); | ||
240 | |||
241 | @@ -XXX,XX +XXX,XX @@ static bool do_long_3d(DisasContext *s, arg_3diff *a, | ||
242 | rd0 = tcg_temp_new_i64(); | ||
243 | rd1 = tcg_temp_new_i64(); | ||
244 | |||
245 | - rn = neon_load_reg(a->vn, 0); | ||
246 | - rm = neon_load_reg(a->vm, 0); | ||
247 | + rn = tcg_temp_new_i32(); | ||
248 | + rm = tcg_temp_new_i32(); | ||
249 | + read_neon_element32(rn, a->vn, 0, MO_32); | ||
250 | + read_neon_element32(rm, a->vm, 0, MO_32); | ||
251 | opfn(rd0, rn, rm); | ||
252 | - tcg_temp_free_i32(rn); | ||
253 | - tcg_temp_free_i32(rm); | ||
254 | |||
255 | - rn = neon_load_reg(a->vn, 1); | ||
256 | - rm = neon_load_reg(a->vm, 1); | ||
257 | + read_neon_element32(rn, a->vn, 1, MO_32); | ||
258 | + read_neon_element32(rm, a->vm, 1, MO_32); | ||
259 | opfn(rd1, rn, rm); | ||
260 | tcg_temp_free_i32(rn); | ||
261 | tcg_temp_free_i32(rm); | ||
262 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_dup_high16(TCGv_i32 var) | ||
263 | |||
264 | static inline TCGv_i32 neon_get_scalar(int size, int reg) | ||
265 | { | ||
266 | - TCGv_i32 tmp; | ||
267 | - if (size == 1) { | ||
268 | - tmp = neon_load_reg(reg & 7, reg >> 4); | ||
269 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
270 | + if (size == MO_16) { | ||
271 | + read_neon_element32(tmp, reg & 7, reg >> 4, MO_32); | ||
272 | if (reg & 8) { | ||
273 | gen_neon_dup_high16(tmp); | ||
274 | } else { | ||
275 | gen_neon_dup_low16(tmp); | ||
276 | } | ||
277 | } else { | ||
278 | - tmp = neon_load_reg(reg & 15, reg >> 4); | ||
279 | + read_neon_element32(tmp, reg & 15, reg >> 4, MO_32); | ||
280 | } | ||
281 | return tmp; | ||
282 | } | ||
283 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar(DisasContext *s, arg_2scalar *a, | ||
284 | * perform an accumulation operation of that result into the | ||
285 | * destination. | ||
286 | */ | ||
287 | - TCGv_i32 scalar; | ||
288 | + TCGv_i32 scalar, tmp; | ||
289 | int pass; | ||
290 | |||
291 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
292 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar(DisasContext *s, arg_2scalar *a, | ||
293 | } | ||
294 | |||
295 | scalar = neon_get_scalar(a->size, a->vm); | ||
296 | + tmp = tcg_temp_new_i32(); | ||
297 | |||
298 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
299 | - TCGv_i32 tmp = neon_load_reg(a->vn, pass); | ||
300 | + read_neon_element32(tmp, a->vn, pass, MO_32); | ||
301 | opfn(tmp, tmp, scalar); | ||
302 | if (accfn) { | ||
303 | - TCGv_i32 rd = neon_load_reg(a->vd, pass); | ||
304 | + TCGv_i32 rd = tcg_temp_new_i32(); | ||
305 | + read_neon_element32(rd, a->vd, pass, MO_32); | ||
306 | accfn(tmp, rd, tmp); | ||
307 | tcg_temp_free_i32(rd); | ||
308 | } | ||
309 | - neon_store_reg(a->vd, pass, tmp); | ||
310 | + write_neon_element32(tmp, a->vd, pass, MO_32); | ||
311 | } | ||
312 | + tcg_temp_free_i32(tmp); | ||
313 | tcg_temp_free_i32(scalar); | ||
314 | return true; | ||
315 | } | ||
316 | @@ -XXX,XX +XXX,XX @@ static bool do_vqrdmlah_2sc(DisasContext *s, arg_2scalar *a, | ||
317 | * performs a kind of fused op-then-accumulate using a helper | ||
318 | * function that takes all of rd, rn and the scalar at once. | ||
319 | */ | ||
320 | - TCGv_i32 scalar; | ||
321 | + TCGv_i32 scalar, rn, rd; | ||
322 | int pass; | ||
323 | |||
324 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
325 | @@ -XXX,XX +XXX,XX @@ static bool do_vqrdmlah_2sc(DisasContext *s, arg_2scalar *a, | ||
326 | } | ||
327 | |||
328 | scalar = neon_get_scalar(a->size, a->vm); | ||
329 | + rn = tcg_temp_new_i32(); | ||
330 | + rd = tcg_temp_new_i32(); | ||
331 | |||
332 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
333 | - TCGv_i32 rn = neon_load_reg(a->vn, pass); | ||
334 | - TCGv_i32 rd = neon_load_reg(a->vd, pass); | ||
335 | + read_neon_element32(rn, a->vn, pass, MO_32); | ||
336 | + read_neon_element32(rd, a->vd, pass, MO_32); | ||
337 | opfn(rd, cpu_env, rn, scalar, rd); | ||
338 | - tcg_temp_free_i32(rn); | ||
339 | - neon_store_reg(a->vd, pass, rd); | ||
340 | + write_neon_element32(rd, a->vd, pass, MO_32); | ||
341 | } | ||
342 | + tcg_temp_free_i32(rn); | ||
343 | + tcg_temp_free_i32(rd); | ||
344 | tcg_temp_free_i32(scalar); | ||
345 | |||
346 | return true; | ||
347 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_long(DisasContext *s, arg_2scalar *a, | ||
348 | scalar = neon_get_scalar(a->size, a->vm); | ||
349 | |||
350 | /* Load all inputs before writing any outputs, in case of overlap */ | ||
351 | - rn = neon_load_reg(a->vn, 0); | ||
352 | + rn = tcg_temp_new_i32(); | ||
353 | + read_neon_element32(rn, a->vn, 0, MO_32); | ||
354 | rn0_64 = tcg_temp_new_i64(); | ||
355 | opfn(rn0_64, rn, scalar); | ||
356 | - tcg_temp_free_i32(rn); | ||
357 | |||
358 | - rn = neon_load_reg(a->vn, 1); | ||
359 | + read_neon_element32(rn, a->vn, 1, MO_32); | ||
360 | rn1_64 = tcg_temp_new_i64(); | ||
361 | opfn(rn1_64, rn, scalar); | ||
362 | tcg_temp_free_i32(rn); | ||
363 | @@ -XXX,XX +XXX,XX @@ static bool trans_VTBL(DisasContext *s, arg_VTBL *a) | ||
364 | return false; | ||
365 | } | ||
366 | n <<= 3; | ||
367 | + tmp = tcg_temp_new_i32(); | ||
368 | if (a->op) { | ||
369 | - tmp = neon_load_reg(a->vd, 0); | ||
370 | + read_neon_element32(tmp, a->vd, 0, MO_32); | ||
371 | } else { | ||
372 | - tmp = tcg_temp_new_i32(); | ||
373 | tcg_gen_movi_i32(tmp, 0); | ||
374 | } | ||
375 | - tmp2 = neon_load_reg(a->vm, 0); | ||
376 | + tmp2 = tcg_temp_new_i32(); | ||
377 | + read_neon_element32(tmp2, a->vm, 0, MO_32); | ||
378 | ptr1 = vfp_reg_ptr(true, a->vn); | ||
379 | tmp4 = tcg_const_i32(n); | ||
380 | gen_helper_neon_tbl(tmp2, tmp2, tmp, ptr1, tmp4); | ||
381 | - tcg_temp_free_i32(tmp); | ||
382 | + | ||
383 | if (a->op) { | ||
384 | - tmp = neon_load_reg(a->vd, 1); | ||
385 | + read_neon_element32(tmp, a->vd, 1, MO_32); | ||
386 | } else { | ||
387 | - tmp = tcg_temp_new_i32(); | ||
388 | tcg_gen_movi_i32(tmp, 0); | ||
389 | } | ||
390 | - tmp3 = neon_load_reg(a->vm, 1); | ||
391 | + tmp3 = tcg_temp_new_i32(); | ||
392 | + read_neon_element32(tmp3, a->vm, 1, MO_32); | ||
393 | gen_helper_neon_tbl(tmp3, tmp3, tmp, ptr1, tmp4); | ||
394 | + tcg_temp_free_i32(tmp); | ||
395 | tcg_temp_free_i32(tmp4); | ||
396 | tcg_temp_free_ptr(ptr1); | ||
397 | - neon_store_reg(a->vd, 0, tmp2); | ||
398 | - neon_store_reg(a->vd, 1, tmp3); | ||
399 | - tcg_temp_free_i32(tmp); | ||
400 | + | ||
401 | + write_neon_element32(tmp2, a->vd, 0, MO_32); | ||
402 | + write_neon_element32(tmp3, a->vd, 1, MO_32); | ||
403 | + tcg_temp_free_i32(tmp2); | ||
404 | + tcg_temp_free_i32(tmp3); | ||
405 | return true; | ||
406 | } | ||
407 | |||
408 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP_scalar(DisasContext *s, arg_VDUP_scalar *a) | ||
409 | static bool trans_VREV64(DisasContext *s, arg_VREV64 *a) | ||
410 | { | ||
411 | int pass, half; | ||
412 | + TCGv_i32 tmp[2]; | ||
413 | |||
414 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
415 | return false; | ||
416 | @@ -XXX,XX +XXX,XX @@ static bool trans_VREV64(DisasContext *s, arg_VREV64 *a) | ||
417 | return true; | ||
418 | } | ||
419 | |||
420 | - for (pass = 0; pass < (a->q ? 2 : 1); pass++) { | ||
421 | - TCGv_i32 tmp[2]; | ||
422 | + tmp[0] = tcg_temp_new_i32(); | ||
423 | + tmp[1] = tcg_temp_new_i32(); | ||
424 | |||
425 | + for (pass = 0; pass < (a->q ? 2 : 1); pass++) { | ||
426 | for (half = 0; half < 2; half++) { | ||
427 | - tmp[half] = neon_load_reg(a->vm, pass * 2 + half); | ||
428 | + read_neon_element32(tmp[half], a->vm, pass * 2 + half, MO_32); | ||
429 | switch (a->size) { | ||
430 | case 0: | ||
431 | tcg_gen_bswap32_i32(tmp[half], tmp[half]); | ||
432 | @@ -XXX,XX +XXX,XX @@ static bool trans_VREV64(DisasContext *s, arg_VREV64 *a) | ||
433 | g_assert_not_reached(); | ||
434 | } | ||
435 | } | ||
436 | - neon_store_reg(a->vd, pass * 2, tmp[1]); | ||
437 | - neon_store_reg(a->vd, pass * 2 + 1, tmp[0]); | ||
438 | + write_neon_element32(tmp[1], a->vd, pass * 2, MO_32); | ||
439 | + write_neon_element32(tmp[0], a->vd, pass * 2 + 1, MO_32); | ||
440 | } | ||
441 | + | ||
442 | + tcg_temp_free_i32(tmp[0]); | ||
443 | + tcg_temp_free_i32(tmp[1]); | ||
444 | return true; | ||
445 | } | ||
446 | |||
447 | @@ -XXX,XX +XXX,XX @@ static bool do_2misc_pairwise(DisasContext *s, arg_2misc *a, | ||
448 | rm0_64 = tcg_temp_new_i64(); | ||
449 | rm1_64 = tcg_temp_new_i64(); | ||
450 | rd_64 = tcg_temp_new_i64(); | ||
451 | - tmp = neon_load_reg(a->vm, pass * 2); | ||
452 | + | ||
453 | + tmp = tcg_temp_new_i32(); | ||
454 | + read_neon_element32(tmp, a->vm, pass * 2, MO_32); | ||
455 | widenfn(rm0_64, tmp); | ||
456 | - tcg_temp_free_i32(tmp); | ||
457 | - tmp = neon_load_reg(a->vm, pass * 2 + 1); | ||
458 | + read_neon_element32(tmp, a->vm, pass * 2 + 1, MO_32); | ||
459 | widenfn(rm1_64, tmp); | ||
460 | tcg_temp_free_i32(tmp); | ||
461 | + | ||
462 | opfn(rd_64, rm0_64, rm1_64); | ||
463 | tcg_temp_free_i64(rm0_64); | ||
464 | tcg_temp_free_i64(rm1_64); | ||
465 | @@ -XXX,XX +XXX,XX @@ static bool do_vmovn(DisasContext *s, arg_2misc *a, | ||
466 | narrowfn(rd0, cpu_env, rm); | ||
467 | neon_load_reg64(rm, a->vm + 1); | ||
468 | narrowfn(rd1, cpu_env, rm); | ||
469 | - neon_store_reg(a->vd, 0, rd0); | ||
470 | - neon_store_reg(a->vd, 1, rd1); | ||
471 | + write_neon_element32(rd0, a->vd, 0, MO_32); | ||
472 | + write_neon_element32(rd1, a->vd, 1, MO_32); | ||
473 | + tcg_temp_free_i32(rd0); | ||
474 | + tcg_temp_free_i32(rd1); | ||
475 | tcg_temp_free_i64(rm); | ||
476 | return true; | ||
477 | } | ||
478 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL(DisasContext *s, arg_2misc *a) | ||
479 | } | ||
480 | |||
481 | rd = tcg_temp_new_i64(); | ||
482 | + rm0 = tcg_temp_new_i32(); | ||
483 | + rm1 = tcg_temp_new_i32(); | ||
484 | |||
485 | - rm0 = neon_load_reg(a->vm, 0); | ||
486 | - rm1 = neon_load_reg(a->vm, 1); | ||
487 | + read_neon_element32(rm0, a->vm, 0, MO_32); | ||
488 | + read_neon_element32(rm1, a->vm, 1, MO_32); | ||
489 | |||
490 | widenfn(rd, rm0); | ||
491 | tcg_gen_shli_i64(rd, rd, 8 << a->size); | ||
492 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_F16_F32(DisasContext *s, arg_2misc *a) | ||
493 | |||
494 | fpst = fpstatus_ptr(FPST_STD); | ||
495 | ahp = get_ahp_flag(); | ||
496 | - tmp = neon_load_reg(a->vm, 0); | ||
497 | + tmp = tcg_temp_new_i32(); | ||
498 | + read_neon_element32(tmp, a->vm, 0, MO_32); | ||
499 | gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp); | ||
500 | - tmp2 = neon_load_reg(a->vm, 1); | ||
501 | + tmp2 = tcg_temp_new_i32(); | ||
502 | + read_neon_element32(tmp2, a->vm, 1, MO_32); | ||
503 | gen_helper_vfp_fcvt_f32_to_f16(tmp2, tmp2, fpst, ahp); | ||
504 | tcg_gen_shli_i32(tmp2, tmp2, 16); | ||
505 | tcg_gen_or_i32(tmp2, tmp2, tmp); | ||
506 | - tcg_temp_free_i32(tmp); | ||
507 | - tmp = neon_load_reg(a->vm, 2); | ||
508 | + read_neon_element32(tmp, a->vm, 2, MO_32); | ||
509 | gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp); | ||
510 | - tmp3 = neon_load_reg(a->vm, 3); | ||
511 | - neon_store_reg(a->vd, 0, tmp2); | ||
512 | + tmp3 = tcg_temp_new_i32(); | ||
513 | + read_neon_element32(tmp3, a->vm, 3, MO_32); | ||
514 | + write_neon_element32(tmp2, a->vd, 0, MO_32); | ||
515 | + tcg_temp_free_i32(tmp2); | ||
516 | gen_helper_vfp_fcvt_f32_to_f16(tmp3, tmp3, fpst, ahp); | ||
517 | tcg_gen_shli_i32(tmp3, tmp3, 16); | ||
518 | tcg_gen_or_i32(tmp3, tmp3, tmp); | ||
519 | - neon_store_reg(a->vd, 1, tmp3); | ||
520 | + write_neon_element32(tmp3, a->vd, 1, MO_32); | ||
521 | + tcg_temp_free_i32(tmp3); | ||
522 | tcg_temp_free_i32(tmp); | ||
523 | tcg_temp_free_i32(ahp); | ||
524 | tcg_temp_free_ptr(fpst); | ||
525 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_F32_F16(DisasContext *s, arg_2misc *a) | ||
526 | fpst = fpstatus_ptr(FPST_STD); | ||
527 | ahp = get_ahp_flag(); | ||
528 | tmp3 = tcg_temp_new_i32(); | ||
529 | - tmp = neon_load_reg(a->vm, 0); | ||
530 | - tmp2 = neon_load_reg(a->vm, 1); | ||
531 | + tmp2 = tcg_temp_new_i32(); | ||
532 | + tmp = tcg_temp_new_i32(); | ||
533 | + read_neon_element32(tmp, a->vm, 0, MO_32); | ||
534 | + read_neon_element32(tmp2, a->vm, 1, MO_32); | ||
535 | tcg_gen_ext16u_i32(tmp3, tmp); | ||
536 | gen_helper_vfp_fcvt_f16_to_f32(tmp3, tmp3, fpst, ahp); | ||
537 | - neon_store_reg(a->vd, 0, tmp3); | ||
538 | + write_neon_element32(tmp3, a->vd, 0, MO_32); | ||
539 | tcg_gen_shri_i32(tmp, tmp, 16); | ||
540 | gen_helper_vfp_fcvt_f16_to_f32(tmp, tmp, fpst, ahp); | ||
541 | - neon_store_reg(a->vd, 1, tmp); | ||
542 | - tmp3 = tcg_temp_new_i32(); | ||
543 | + write_neon_element32(tmp, a->vd, 1, MO_32); | ||
544 | + tcg_temp_free_i32(tmp); | ||
545 | tcg_gen_ext16u_i32(tmp3, tmp2); | ||
546 | gen_helper_vfp_fcvt_f16_to_f32(tmp3, tmp3, fpst, ahp); | ||
547 | - neon_store_reg(a->vd, 2, tmp3); | ||
548 | + write_neon_element32(tmp3, a->vd, 2, MO_32); | ||
549 | + tcg_temp_free_i32(tmp3); | ||
550 | tcg_gen_shri_i32(tmp2, tmp2, 16); | ||
551 | gen_helper_vfp_fcvt_f16_to_f32(tmp2, tmp2, fpst, ahp); | ||
552 | - neon_store_reg(a->vd, 3, tmp2); | ||
553 | + write_neon_element32(tmp2, a->vd, 3, MO_32); | ||
554 | + tcg_temp_free_i32(tmp2); | ||
555 | tcg_temp_free_i32(ahp); | ||
556 | tcg_temp_free_ptr(fpst); | ||
557 | |||
558 | @@ -XXX,XX +XXX,XX @@ DO_2M_CRYPTO(SHA256SU0, aa32_sha2, 2) | ||
559 | |||
560 | static bool do_2misc(DisasContext *s, arg_2misc *a, NeonGenOneOpFn *fn) | ||
561 | { | ||
562 | + TCGv_i32 tmp; | ||
563 | int pass; | ||
564 | |||
565 | /* Handle a 2-reg-misc operation by iterating 32 bits at a time */ | ||
566 | @@ -XXX,XX +XXX,XX @@ static bool do_2misc(DisasContext *s, arg_2misc *a, NeonGenOneOpFn *fn) | ||
567 | return true; | ||
568 | } | ||
569 | |||
570 | + tmp = tcg_temp_new_i32(); | ||
571 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
572 | - TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
573 | + read_neon_element32(tmp, a->vm, pass, MO_32); | ||
574 | fn(tmp, tmp); | ||
575 | - neon_store_reg(a->vd, pass, tmp); | ||
576 | + write_neon_element32(tmp, a->vd, pass, MO_32); | ||
577 | } | ||
578 | + tcg_temp_free_i32(tmp); | ||
579 | |||
580 | return true; | ||
581 | } | ||
582 | @@ -XXX,XX +XXX,XX @@ static bool trans_VTRN(DisasContext *s, arg_2misc *a) | ||
583 | return true; | ||
584 | } | ||
585 | |||
586 | - if (a->size == 2) { | ||
587 | + tmp = tcg_temp_new_i32(); | ||
588 | + tmp2 = tcg_temp_new_i32(); | ||
589 | + if (a->size == MO_32) { | ||
590 | for (pass = 0; pass < (a->q ? 4 : 2); pass += 2) { | ||
591 | - tmp = neon_load_reg(a->vm, pass); | ||
592 | - tmp2 = neon_load_reg(a->vd, pass + 1); | ||
593 | - neon_store_reg(a->vm, pass, tmp2); | ||
594 | - neon_store_reg(a->vd, pass + 1, tmp); | ||
595 | + read_neon_element32(tmp, a->vm, pass, MO_32); | ||
596 | + read_neon_element32(tmp2, a->vd, pass + 1, MO_32); | ||
597 | + write_neon_element32(tmp2, a->vm, pass, MO_32); | ||
598 | + write_neon_element32(tmp, a->vd, pass + 1, MO_32); | ||
599 | } | ||
600 | } else { | ||
601 | for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
602 | - tmp = neon_load_reg(a->vm, pass); | ||
603 | - tmp2 = neon_load_reg(a->vd, pass); | ||
604 | - if (a->size == 0) { | ||
605 | + read_neon_element32(tmp, a->vm, pass, MO_32); | ||
606 | + read_neon_element32(tmp2, a->vd, pass, MO_32); | ||
607 | + if (a->size == MO_8) { | ||
608 | gen_neon_trn_u8(tmp, tmp2); | ||
609 | } else { | ||
610 | gen_neon_trn_u16(tmp, tmp2); | ||
611 | } | ||
612 | - neon_store_reg(a->vm, pass, tmp2); | ||
613 | - neon_store_reg(a->vd, pass, tmp); | ||
614 | + write_neon_element32(tmp2, a->vm, pass, MO_32); | ||
615 | + write_neon_element32(tmp, a->vd, pass, MO_32); | ||
616 | } | ||
617 | } | ||
618 | + tcg_temp_free_i32(tmp); | ||
619 | + tcg_temp_free_i32(tmp2); | ||
620 | return true; | ||
621 | } | 76 | } |
622 | -- | 77 | -- |
623 | 2.20.1 | 78 | 2.25.1 |
624 | |||
625 | diff view generated by jsdifflib |
1 | The kerneldoc script currently emits Sphinx markup for a macro with | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | arguments that uses the c:function directive. This is correct for | ||
3 | Sphinx versions earlier than Sphinx 3, where c:macro doesn't allow | ||
4 | documentation of macros with arguments and c:function is not picky | ||
5 | about the syntax of what it is passed. However, in Sphinx 3 the | ||
6 | c:macro directive was enhanced to support macros with arguments, | ||
7 | and c:function was made more picky about what syntax it accepted. | ||
8 | 2 | ||
9 | When kerneldoc is told that it needs to produce output for Sphinx | 3 | There are three high memory regions, which are VIRT_HIGH_REDIST2, |
10 | 3 or later, make it emit c:function only for functions and c:macro | 4 | VIRT_HIGH_PCIE_ECAM and VIRT_HIGH_PCIE_MMIO. Their base addresses |
11 | for macros with arguments. We assume that anything with a return | 5 | are floating on highest RAM address. However, they can be disabled |
12 | type is a function and anything without is a macro. | 6 | in several cases. |
13 | 7 | ||
14 | This fixes the Sphinx error: | 8 | (1) One specific high memory region is likely to be disabled by |
9 | code by toggling vms->highmem_{redists, ecam, mmio}. | ||
15 | 10 | ||
16 | /home/petmay01/linaro/qemu-from-laptop/qemu/docs/../include/qom/object.h:155:Error in declarator | 11 | (2) VIRT_HIGH_PCIE_ECAM region is disabled on machine, which is |
17 | If declarator-id with parameters (e.g., 'void f(int arg)'): | 12 | 'virt-2.12' or ealier than it. |
18 | Invalid C declaration: Expected identifier in nested name. [error at 25] | ||
19 | DECLARE_INSTANCE_CHECKER ( InstanceType, OBJ_NAME, TYPENAME) | ||
20 | -------------------------^ | ||
21 | If parenthesis in noptr-declarator (e.g., 'void (*f(int arg))(double)'): | ||
22 | Error in declarator or parameters | ||
23 | Invalid C declaration: Expecting "(" in parameters. [error at 39] | ||
24 | DECLARE_INSTANCE_CHECKER ( InstanceType, OBJ_NAME, TYPENAME) | ||
25 | ---------------------------------------^ | ||
26 | 13 | ||
14 | (3) VIRT_HIGH_PCIE_ECAM region is disabled when firmware is loaded | ||
15 | on 32-bits system. | ||
16 | |||
17 | (4) One specific high memory region is disabled when it breaks the | ||
18 | PA space limit. | ||
19 | |||
20 | The current implementation of virt_set_{memmap, high_memmap}() isn't | ||
21 | optimized because the high memory region's PA space is always reserved, | ||
22 | regardless of whatever the actual state in the corresponding | ||
23 | vms->highmem_{redists, ecam, mmio} flag. In the code, 'base' and | ||
24 | 'vms->highest_gpa' are always increased for case (1), (2) and (3). | ||
25 | It's unnecessary since the assigned PA space for the disabled high | ||
26 | memory region won't be used afterwards. | ||
27 | |||
28 | Improve the address assignment for those three high memory region by | ||
29 | skipping the address assignment for one specific high memory region if | ||
30 | it has been disabled in case (1), (2) and (3). The memory layout may | ||
31 | be changed after the improvement is applied, which leads to potential | ||
32 | migration breakage. So 'vms->highmem_compact' is added to control if | ||
33 | the improvement should be applied. For now, 'vms->highmem_compact' is | ||
34 | set to false, meaning that we don't have memory layout change until it | ||
35 | becomes configurable through property 'compact-highmem' in next patch. | ||
36 | |||
37 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
38 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
39 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
40 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
41 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
42 | Message-id: 20221029224307.138822-6-gshan@redhat.com | ||
27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 43 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
28 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | ||
29 | Tested-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
30 | Message-id: 20201030174700.7204-2-peter.maydell@linaro.org | ||
31 | --- | 44 | --- |
32 | scripts/kernel-doc | 18 +++++++++++++++++- | 45 | include/hw/arm/virt.h | 1 + |
33 | 1 file changed, 17 insertions(+), 1 deletion(-) | 46 | hw/arm/virt.c | 15 ++++++++++----- |
47 | 2 files changed, 11 insertions(+), 5 deletions(-) | ||
34 | 48 | ||
35 | diff --git a/scripts/kernel-doc b/scripts/kernel-doc | 49 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
36 | index XXXXXXX..XXXXXXX 100755 | 50 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/scripts/kernel-doc | 51 | --- a/include/hw/arm/virt.h |
38 | +++ b/scripts/kernel-doc | 52 | +++ b/include/hw/arm/virt.h |
39 | @@ -XXX,XX +XXX,XX @@ sub output_function_rst(%) { | 53 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { |
40 | output_highlight_rst($args{'purpose'}); | 54 | PFlashCFI01 *flash[2]; |
41 | $start = "\n\n**Syntax**\n\n ``"; | 55 | bool secure; |
42 | } else { | 56 | bool highmem; |
43 | - print ".. c:function:: "; | 57 | + bool highmem_compact; |
44 | + if ((split(/\./, $sphinx_version))[0] >= 3) { | 58 | bool highmem_ecam; |
45 | + # Sphinx 3 and later distinguish macros and functions and | 59 | bool highmem_mmio; |
46 | + # complain if you use c:function with something that's not | 60 | bool highmem_redists; |
47 | + # syntactically valid as a function declaration. | 61 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
48 | + # We assume that anything with a return type is a function | 62 | index XXXXXXX..XXXXXXX 100644 |
49 | + # and anything without is a macro. | 63 | --- a/hw/arm/virt.c |
50 | + if ($args{'functiontype'} ne "") { | 64 | +++ b/hw/arm/virt.c |
51 | + print ".. c:function:: "; | 65 | @@ -XXX,XX +XXX,XX @@ static void virt_set_high_memmap(VirtMachineState *vms, |
52 | + } else { | 66 | vms->memmap[i].size = region_size; |
53 | + print ".. c:macro:: "; | 67 | |
54 | + } | 68 | /* |
55 | + } else { | 69 | - * Check each device to see if they fit in the PA space, |
56 | + # Older Sphinx don't support documenting macros that take | 70 | - * moving highest_gpa as we go. |
57 | + # arguments with c:macro, and don't complain about the use | 71 | + * Check each device to see if it fits in the PA space, |
58 | + # of c:function for this. | 72 | + * moving highest_gpa as we go. For compatibility, move |
59 | + print ".. c:function:: "; | 73 | + * highest_gpa for disabled fitting devices as well, if |
74 | + * the compact layout has been disabled. | ||
75 | * | ||
76 | * For each device that doesn't fit, disable it. | ||
77 | */ | ||
78 | fits = (region_base + region_size) <= BIT_ULL(pa_bits); | ||
79 | - if (fits) { | ||
80 | - vms->highest_gpa = region_base + region_size - 1; | ||
81 | + *region_enabled &= fits; | ||
82 | + if (vms->highmem_compact && !*region_enabled) { | ||
83 | + continue; | ||
84 | } | ||
85 | |||
86 | - *region_enabled &= fits; | ||
87 | base = region_base + region_size; | ||
88 | + if (fits) { | ||
89 | + vms->highest_gpa = base - 1; | ||
60 | + } | 90 | + } |
61 | } | 91 | } |
62 | if ($args{'functiontype'} ne "") { | 92 | } |
63 | $start .= $args{'functiontype'} . " " . $args{'function'} . " ("; | 93 | |
64 | -- | 94 | -- |
65 | 2.20.1 | 95 | 2.25.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | This function makes it clear that we're talking about the whole | 3 | After the improvement to high memory region address assignment is |
4 | register, and not the 32-bit piece at index 0. This fixes a bug | 4 | applied, the memory layout can be changed, introducing possible |
5 | when running on a big-endian host. | 5 | migration breakage. For example, VIRT_HIGH_PCIE_MMIO memory region |
6 | is disabled or enabled when the optimization is applied or not, with | ||
7 | the following configuration. The configuration is only achievable by | ||
8 | modifying the source code until more properties are added to allow | ||
9 | users selectively disable those high memory regions. | ||
6 | 10 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | pa_bits = 40; |
8 | Message-id: 20201030022618.785675-2-richard.henderson@linaro.org | 12 | vms->highmem_redists = false; |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | vms->highmem_ecam = false; |
14 | vms->highmem_mmio = true; | ||
15 | |||
16 | # qemu-system-aarch64 -accel kvm -cpu host \ | ||
17 | -machine virt-7.2,compact-highmem={on, off} \ | ||
18 | -m 4G,maxmem=511G -monitor stdio | ||
19 | |||
20 | Region compact-highmem=off compact-highmem=on | ||
21 | ---------------------------------------------------------------- | ||
22 | MEM [1GB 512GB] [1GB 512GB] | ||
23 | HIGH_GIC_REDISTS2 [512GB 512GB+64MB] [disabled] | ||
24 | HIGH_PCIE_ECAM [512GB+256MB 512GB+512MB] [disabled] | ||
25 | HIGH_PCIE_MMIO [disabled] [512GB 1TB] | ||
26 | |||
27 | In order to keep backwords compatibility, we need to disable the | ||
28 | optimization on machine, which is virt-7.1 or ealier than it. It | ||
29 | means the optimization is enabled by default from virt-7.2. Besides, | ||
30 | 'compact-highmem' property is added so that the optimization can be | ||
31 | explicitly enabled or disabled on all machine types by users. | ||
32 | |||
33 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
34 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
35 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
36 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
37 | Tested-by: Zhenyu Zhang <zhenyzha@redhat.com> | ||
38 | Message-id: 20221029224307.138822-7-gshan@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 39 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 40 | --- |
12 | target/arm/translate.c | 8 ++++++ | 41 | docs/system/arm/virt.rst | 4 ++++ |
13 | target/arm/translate-neon.c.inc | 44 ++++++++++++++++----------------- | 42 | include/hw/arm/virt.h | 1 + |
14 | target/arm/translate-vfp.c.inc | 2 +- | 43 | hw/arm/virt.c | 32 ++++++++++++++++++++++++++++++++ |
15 | 3 files changed, 31 insertions(+), 23 deletions(-) | 44 | 3 files changed, 37 insertions(+) |
16 | 45 | ||
17 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 46 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
18 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/translate.c | 48 | --- a/docs/system/arm/virt.rst |
20 | +++ b/target/arm/translate.c | 49 | +++ b/docs/system/arm/virt.rst |
21 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) | 50 | @@ -XXX,XX +XXX,XX @@ highmem |
22 | unallocated_encoding(s); | 51 | address space above 32 bits. The default is ``on`` for machine types |
52 | later than ``virt-2.12``. | ||
53 | |||
54 | +compact-highmem | ||
55 | + Set ``on``/``off`` to enable/disable the compact layout for high memory regions. | ||
56 | + The default is ``on`` for machine types later than ``virt-7.2``. | ||
57 | + | ||
58 | gic-version | ||
59 | Specify the version of the Generic Interrupt Controller (GIC) to provide. | ||
60 | Valid values are: | ||
61 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/include/hw/arm/virt.h | ||
64 | +++ b/include/hw/arm/virt.h | ||
65 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { | ||
66 | bool no_pmu; | ||
67 | bool claim_edge_triggered_timers; | ||
68 | bool smbios_old_sys_ver; | ||
69 | + bool no_highmem_compact; | ||
70 | bool no_highmem_ecam; | ||
71 | bool no_ged; /* Machines < 4.2 have no support for ACPI GED device */ | ||
72 | bool kvm_no_adjvtime; | ||
73 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/hw/arm/virt.c | ||
76 | +++ b/hw/arm/virt.c | ||
77 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry base_memmap[] = { | ||
78 | * Note the extended_memmap is sized so that it eventually also includes the | ||
79 | * base_memmap entries (VIRT_HIGH_GIC_REDIST2 index is greater than the last | ||
80 | * index of base_memmap). | ||
81 | + * | ||
82 | + * The memory map for these Highmem IO Regions can be in legacy or compact | ||
83 | + * layout, depending on 'compact-highmem' property. With legacy layout, the | ||
84 | + * PA space for one specific region is always reserved, even if the region | ||
85 | + * has been disabled or doesn't fit into the PA space. However, the PA space | ||
86 | + * for the region won't be reserved in these circumstances with compact layout. | ||
87 | */ | ||
88 | static MemMapEntry extended_memmap[] = { | ||
89 | /* Additional 64 MB redist region (can contain up to 512 redistributors) */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void virt_set_highmem(Object *obj, bool value, Error **errp) | ||
91 | vms->highmem = value; | ||
23 | } | 92 | } |
24 | 93 | ||
25 | +/* | 94 | +static bool virt_get_compact_highmem(Object *obj, Error **errp) |
26 | + * Return the offset of a "full" NEON Dreg. | ||
27 | + */ | ||
28 | +static long neon_full_reg_offset(unsigned reg) | ||
29 | +{ | 95 | +{ |
30 | + return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]); | 96 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
97 | + | ||
98 | + return vms->highmem_compact; | ||
31 | +} | 99 | +} |
32 | + | 100 | + |
33 | static inline long vfp_reg_offset(bool dp, unsigned reg) | 101 | +static void virt_set_compact_highmem(Object *obj, bool value, Error **errp) |
102 | +{ | ||
103 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
104 | + | ||
105 | + vms->highmem_compact = value; | ||
106 | +} | ||
107 | + | ||
108 | static bool virt_get_its(Object *obj, Error **errp) | ||
34 | { | 109 | { |
35 | if (dp) { | 110 | VirtMachineState *vms = VIRT_MACHINE(obj); |
36 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 111 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) |
37 | index XXXXXXX..XXXXXXX 100644 | 112 | "Set on/off to enable/disable using " |
38 | --- a/target/arm/translate-neon.c.inc | 113 | "physical address space above 32 bits"); |
39 | +++ b/target/arm/translate-neon.c.inc | 114 | |
40 | @@ -XXX,XX +XXX,XX @@ neon_element_offset(int reg, int element, MemOp size) | 115 | + object_class_property_add_bool(oc, "compact-highmem", |
41 | ofs ^= 8 - element_size; | 116 | + virt_get_compact_highmem, |
42 | } | 117 | + virt_set_compact_highmem); |
43 | #endif | 118 | + object_class_property_set_description(oc, "compact-highmem", |
44 | - return neon_reg_offset(reg, 0) + ofs; | 119 | + "Set on/off to enable/disable compact " |
45 | + return neon_full_reg_offset(reg) + ofs; | 120 | + "layout for high memory regions"); |
121 | + | ||
122 | object_class_property_add_str(oc, "gic-version", virt_get_gic_version, | ||
123 | virt_set_gic_version); | ||
124 | object_class_property_set_description(oc, "gic-version", | ||
125 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
126 | |||
127 | /* High memory is enabled by default */ | ||
128 | vms->highmem = true; | ||
129 | + vms->highmem_compact = !vmc->no_highmem_compact; | ||
130 | vms->gic_version = VIRT_GIC_VERSION_NOSEL; | ||
131 | |||
132 | vms->highmem_ecam = !vmc->no_highmem_ecam; | ||
133 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(7, 2) | ||
134 | |||
135 | static void virt_machine_7_1_options(MachineClass *mc) | ||
136 | { | ||
137 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
138 | + | ||
139 | virt_machine_7_2_options(mc); | ||
140 | compat_props_add(mc->compat_props, hw_compat_7_1, hw_compat_7_1_len); | ||
141 | + /* Compact layout for high memory regions was introduced with 7.2 */ | ||
142 | + vmc->no_highmem_compact = true; | ||
46 | } | 143 | } |
47 | 144 | DEFINE_VIRT_MACHINE(7, 1) | |
48 | static void neon_load_element(TCGv_i32 var, int reg, int ele, MemOp mop) | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLD_all_lanes(DisasContext *s, arg_VLD_all_lanes *a) | ||
50 | * We cannot write 16 bytes at once because the | ||
51 | * destination is unaligned. | ||
52 | */ | ||
53 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
54 | + tcg_gen_gvec_dup_i32(size, neon_full_reg_offset(vd), | ||
55 | 8, 8, tmp); | ||
56 | - tcg_gen_gvec_mov(0, neon_reg_offset(vd + 1, 0), | ||
57 | - neon_reg_offset(vd, 0), 8, 8); | ||
58 | + tcg_gen_gvec_mov(0, neon_full_reg_offset(vd + 1), | ||
59 | + neon_full_reg_offset(vd), 8, 8); | ||
60 | } else { | ||
61 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(vd, 0), | ||
62 | + tcg_gen_gvec_dup_i32(size, neon_full_reg_offset(vd), | ||
63 | vec_size, vec_size, tmp); | ||
64 | } | ||
65 | tcg_gen_addi_i32(addr, addr, 1 << size); | ||
66 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDST_single(DisasContext *s, arg_VLDST_single *a) | ||
67 | static bool do_3same(DisasContext *s, arg_3same *a, GVecGen3Fn fn) | ||
68 | { | ||
69 | int vec_size = a->q ? 16 : 8; | ||
70 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
71 | - int rn_ofs = neon_reg_offset(a->vn, 0); | ||
72 | - int rm_ofs = neon_reg_offset(a->vm, 0); | ||
73 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
74 | + int rn_ofs = neon_full_reg_offset(a->vn); | ||
75 | + int rm_ofs = neon_full_reg_offset(a->vm); | ||
76 | |||
77 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
78 | return false; | ||
79 | @@ -XXX,XX +XXX,XX @@ static bool do_vector_2sh(DisasContext *s, arg_2reg_shift *a, GVecGen2iFn *fn) | ||
80 | { | ||
81 | /* Handle a 2-reg-shift insn which can be vectorized. */ | ||
82 | int vec_size = a->q ? 16 : 8; | ||
83 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
84 | - int rm_ofs = neon_reg_offset(a->vm, 0); | ||
85 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
86 | + int rm_ofs = neon_full_reg_offset(a->vm); | ||
87 | |||
88 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
89 | return false; | ||
90 | @@ -XXX,XX +XXX,XX @@ static bool do_fp_2sh(DisasContext *s, arg_2reg_shift *a, | ||
91 | { | ||
92 | /* FP operations in 2-reg-and-shift group */ | ||
93 | int vec_size = a->q ? 16 : 8; | ||
94 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
95 | - int rm_ofs = neon_reg_offset(a->vm, 0); | ||
96 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
97 | + int rm_ofs = neon_full_reg_offset(a->vm); | ||
98 | TCGv_ptr fpst; | ||
99 | |||
100 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool do_1reg_imm(DisasContext *s, arg_1reg_imm *a, | ||
102 | return true; | ||
103 | } | ||
104 | |||
105 | - reg_ofs = neon_reg_offset(a->vd, 0); | ||
106 | + reg_ofs = neon_full_reg_offset(a->vd); | ||
107 | vec_size = a->q ? 16 : 8; | ||
108 | imm = asimd_imm_const(a->imm, a->cmode, a->op); | ||
109 | |||
110 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMULL_P_3d(DisasContext *s, arg_3diff *a) | ||
111 | return true; | ||
112 | } | ||
113 | |||
114 | - tcg_gen_gvec_3_ool(neon_reg_offset(a->vd, 0), | ||
115 | - neon_reg_offset(a->vn, 0), | ||
116 | - neon_reg_offset(a->vm, 0), | ||
117 | + tcg_gen_gvec_3_ool(neon_full_reg_offset(a->vd), | ||
118 | + neon_full_reg_offset(a->vn), | ||
119 | + neon_full_reg_offset(a->vm), | ||
120 | 16, 16, 0, fn_gvec); | ||
121 | return true; | ||
122 | } | ||
123 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_fp_vec(DisasContext *s, arg_2scalar *a, | ||
124 | { | ||
125 | /* Two registers and a scalar, using gvec */ | ||
126 | int vec_size = a->q ? 16 : 8; | ||
127 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
128 | - int rn_ofs = neon_reg_offset(a->vn, 0); | ||
129 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
130 | + int rn_ofs = neon_full_reg_offset(a->vn); | ||
131 | int rm_ofs; | ||
132 | int idx; | ||
133 | TCGv_ptr fpstatus; | ||
134 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_fp_vec(DisasContext *s, arg_2scalar *a, | ||
135 | /* a->vm is M:Vm, which encodes both register and index */ | ||
136 | idx = extract32(a->vm, a->size + 2, 2); | ||
137 | a->vm = extract32(a->vm, 0, a->size + 2); | ||
138 | - rm_ofs = neon_reg_offset(a->vm, 0); | ||
139 | + rm_ofs = neon_full_reg_offset(a->vm); | ||
140 | |||
141 | fpstatus = fpstatus_ptr(a->size == 1 ? FPST_STD_F16 : FPST_STD); | ||
142 | tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, fpstatus, | ||
143 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP_scalar(DisasContext *s, arg_VDUP_scalar *a) | ||
144 | return true; | ||
145 | } | ||
146 | |||
147 | - tcg_gen_gvec_dup_mem(a->size, neon_reg_offset(a->vd, 0), | ||
148 | + tcg_gen_gvec_dup_mem(a->size, neon_full_reg_offset(a->vd), | ||
149 | neon_element_offset(a->vm, a->index, a->size), | ||
150 | a->q ? 16 : 8, a->q ? 16 : 8); | ||
151 | return true; | ||
152 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_F32_F16(DisasContext *s, arg_2misc *a) | ||
153 | static bool do_2misc_vec(DisasContext *s, arg_2misc *a, GVecGen2Fn *fn) | ||
154 | { | ||
155 | int vec_size = a->q ? 16 : 8; | ||
156 | - int rd_ofs = neon_reg_offset(a->vd, 0); | ||
157 | - int rm_ofs = neon_reg_offset(a->vm, 0); | ||
158 | + int rd_ofs = neon_full_reg_offset(a->vd); | ||
159 | + int rm_ofs = neon_full_reg_offset(a->vm); | ||
160 | |||
161 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
162 | return false; | ||
163 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/target/arm/translate-vfp.c.inc | ||
166 | +++ b/target/arm/translate-vfp.c.inc | ||
167 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDUP(DisasContext *s, arg_VDUP *a) | ||
168 | } | ||
169 | |||
170 | tmp = load_reg(s, a->rt); | ||
171 | - tcg_gen_gvec_dup_i32(size, neon_reg_offset(a->vn, 0), | ||
172 | + tcg_gen_gvec_dup_i32(size, neon_full_reg_offset(a->vn), | ||
173 | vec_size, vec_size, tmp); | ||
174 | tcg_temp_free_i32(tmp); | ||
175 | 145 | ||
176 | -- | 146 | -- |
177 | 2.20.1 | 147 | 2.25.1 |
178 | |||
179 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Gavin Shan <gshan@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Replace all uses of neon_load/store_reg64 within translate-neon.c.inc. | 3 | The 3 high memory regions are usually enabled by default, but they may |
4 | be not used. For example, VIRT_HIGH_GIC_REDIST2 isn't needed by GICv2. | ||
5 | This leads to waste in the PA space. | ||
4 | 6 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Add properties ("highmem-redists", "highmem-ecam", "highmem-mmio") to |
6 | Message-id: 20201030022618.785675-9-richard.henderson@linaro.org | 8 | allow users selectively disable them if needed. After that, the high |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | memory region for GICv3 or GICv4 redistributor can be disabled by user, |
10 | the number of maximal supported CPUs needs to be calculated based on | ||
11 | 'vms->highmem_redists'. The follow-up error message is also improved | ||
12 | to indicate if the high memory region for GICv3 and GICv4 has been | ||
13 | enabled or not. | ||
14 | |||
15 | Suggested-by: Marc Zyngier <maz@kernel.org> | ||
16 | Signed-off-by: Gavin Shan <gshan@redhat.com> | ||
17 | Reviewed-by: Marc Zyngier <maz@kernel.org> | ||
18 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
19 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
20 | Message-id: 20221029224307.138822-8-gshan@redhat.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 22 | --- |
10 | target/arm/translate.c | 26 +++++++++ | 23 | docs/system/arm/virt.rst | 13 +++++++ |
11 | target/arm/translate-neon.c.inc | 94 ++++++++++++++++----------------- | 24 | hw/arm/virt.c | 75 ++++++++++++++++++++++++++++++++++++++-- |
12 | 2 files changed, 73 insertions(+), 47 deletions(-) | 25 | 2 files changed, 86 insertions(+), 2 deletions(-) |
13 | 26 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 27 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 29 | --- a/docs/system/arm/virt.rst |
17 | +++ b/target/arm/translate.c | 30 | +++ b/docs/system/arm/virt.rst |
18 | @@ -XXX,XX +XXX,XX @@ static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp memop) | 31 | @@ -XXX,XX +XXX,XX @@ compact-highmem |
32 | Set ``on``/``off`` to enable/disable the compact layout for high memory regions. | ||
33 | The default is ``on`` for machine types later than ``virt-7.2``. | ||
34 | |||
35 | +highmem-redists | ||
36 | + Set ``on``/``off`` to enable/disable the high memory region for GICv3 or | ||
37 | + GICv4 redistributor. The default is ``on``. Setting this to ``off`` will | ||
38 | + limit the maximum number of CPUs when GICv3 or GICv4 is used. | ||
39 | + | ||
40 | +highmem-ecam | ||
41 | + Set ``on``/``off`` to enable/disable the high memory region for PCI ECAM. | ||
42 | + The default is ``on`` for machine types later than ``virt-3.0``. | ||
43 | + | ||
44 | +highmem-mmio | ||
45 | + Set ``on``/``off`` to enable/disable the high memory region for PCI MMIO. | ||
46 | + The default is ``on``. | ||
47 | + | ||
48 | gic-version | ||
49 | Specify the version of the Generic Interrupt Controller (GIC) to provide. | ||
50 | Valid values are: | ||
51 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/virt.c | ||
54 | +++ b/hw/arm/virt.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
56 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
57 | virt_max_cpus = GIC_NCPU; | ||
58 | } else { | ||
59 | - virt_max_cpus = virt_redist_capacity(vms, VIRT_GIC_REDIST) + | ||
60 | - virt_redist_capacity(vms, VIRT_HIGH_GIC_REDIST2); | ||
61 | + virt_max_cpus = virt_redist_capacity(vms, VIRT_GIC_REDIST); | ||
62 | + if (vms->highmem_redists) { | ||
63 | + virt_max_cpus += virt_redist_capacity(vms, VIRT_HIGH_GIC_REDIST2); | ||
64 | + } | ||
19 | } | 65 | } |
66 | |||
67 | if (max_cpus > virt_max_cpus) { | ||
68 | error_report("Number of SMP CPUs requested (%d) exceeds max CPUs " | ||
69 | "supported by machine 'mach-virt' (%d)", | ||
70 | max_cpus, virt_max_cpus); | ||
71 | + if (vms->gic_version != VIRT_GIC_VERSION_2 && !vms->highmem_redists) { | ||
72 | + error_printf("Try 'highmem-redists=on' for more CPUs\n"); | ||
73 | + } | ||
74 | + | ||
75 | exit(1); | ||
76 | } | ||
77 | |||
78 | @@ -XXX,XX +XXX,XX @@ static void virt_set_compact_highmem(Object *obj, bool value, Error **errp) | ||
79 | vms->highmem_compact = value; | ||
20 | } | 80 | } |
21 | 81 | ||
22 | +static void read_neon_element64(TCGv_i64 dest, int reg, int ele, MemOp memop) | 82 | +static bool virt_get_highmem_redists(Object *obj, Error **errp) |
23 | +{ | 83 | +{ |
24 | + long off = neon_element_offset(reg, ele, memop); | 84 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
25 | + | 85 | + |
26 | + switch (memop) { | 86 | + return vms->highmem_redists; |
27 | + case MO_Q: | ||
28 | + tcg_gen_ld_i64(dest, cpu_env, off); | ||
29 | + break; | ||
30 | + default: | ||
31 | + g_assert_not_reached(); | ||
32 | + } | ||
33 | +} | 87 | +} |
34 | + | 88 | + |
35 | static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp memop) | 89 | +static void virt_set_highmem_redists(Object *obj, bool value, Error **errp) |
36 | { | ||
37 | long off = neon_element_offset(reg, ele, memop); | ||
38 | @@ -XXX,XX +XXX,XX @@ static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp memop) | ||
39 | } | ||
40 | } | ||
41 | |||
42 | +static void write_neon_element64(TCGv_i64 src, int reg, int ele, MemOp memop) | ||
43 | +{ | 90 | +{ |
44 | + long off = neon_element_offset(reg, ele, memop); | 91 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
45 | + | 92 | + |
46 | + switch (memop) { | 93 | + vms->highmem_redists = value; |
47 | + case MO_64: | ||
48 | + tcg_gen_st_i64(src, cpu_env, off); | ||
49 | + break; | ||
50 | + default: | ||
51 | + g_assert_not_reached(); | ||
52 | + } | ||
53 | +} | 94 | +} |
54 | + | 95 | + |
55 | static TCGv_ptr vfp_reg_ptr(bool dp, int reg) | 96 | +static bool virt_get_highmem_ecam(Object *obj, Error **errp) |
97 | +{ | ||
98 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
99 | + | ||
100 | + return vms->highmem_ecam; | ||
101 | +} | ||
102 | + | ||
103 | +static void virt_set_highmem_ecam(Object *obj, bool value, Error **errp) | ||
104 | +{ | ||
105 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
106 | + | ||
107 | + vms->highmem_ecam = value; | ||
108 | +} | ||
109 | + | ||
110 | +static bool virt_get_highmem_mmio(Object *obj, Error **errp) | ||
111 | +{ | ||
112 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
113 | + | ||
114 | + return vms->highmem_mmio; | ||
115 | +} | ||
116 | + | ||
117 | +static void virt_set_highmem_mmio(Object *obj, bool value, Error **errp) | ||
118 | +{ | ||
119 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
120 | + | ||
121 | + vms->highmem_mmio = value; | ||
122 | +} | ||
123 | + | ||
124 | + | ||
125 | static bool virt_get_its(Object *obj, Error **errp) | ||
56 | { | 126 | { |
57 | TCGv_ptr ret = tcg_temp_new_ptr(); | 127 | VirtMachineState *vms = VIRT_MACHINE(obj); |
58 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 128 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_class_init(ObjectClass *oc, void *data) |
59 | index XXXXXXX..XXXXXXX 100644 | 129 | "Set on/off to enable/disable compact " |
60 | --- a/target/arm/translate-neon.c.inc | 130 | "layout for high memory regions"); |
61 | +++ b/target/arm/translate-neon.c.inc | 131 | |
62 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_env_64(DisasContext *s, arg_2reg_shift *a, | 132 | + object_class_property_add_bool(oc, "highmem-redists", |
63 | for (pass = 0; pass < a->q + 1; pass++) { | 133 | + virt_get_highmem_redists, |
64 | TCGv_i64 tmp = tcg_temp_new_i64(); | 134 | + virt_set_highmem_redists); |
65 | 135 | + object_class_property_set_description(oc, "highmem-redists", | |
66 | - neon_load_reg64(tmp, a->vm + pass); | 136 | + "Set on/off to enable/disable high " |
67 | + read_neon_element64(tmp, a->vm, pass, MO_64); | 137 | + "memory region for GICv3 or GICv4 " |
68 | fn(tmp, cpu_env, tmp, constimm); | 138 | + "redistributor"); |
69 | - neon_store_reg64(tmp, a->vd + pass); | 139 | + |
70 | + write_neon_element64(tmp, a->vd, pass, MO_64); | 140 | + object_class_property_add_bool(oc, "highmem-ecam", |
71 | tcg_temp_free_i64(tmp); | 141 | + virt_get_highmem_ecam, |
72 | } | 142 | + virt_set_highmem_ecam); |
73 | tcg_temp_free_i64(constimm); | 143 | + object_class_property_set_description(oc, "highmem-ecam", |
74 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_narrow_64(DisasContext *s, arg_2reg_shift *a, | 144 | + "Set on/off to enable/disable high " |
75 | rd = tcg_temp_new_i32(); | 145 | + "memory region for PCI ECAM"); |
76 | 146 | + | |
77 | /* Load both inputs first to avoid potential overwrite if rm == rd */ | 147 | + object_class_property_add_bool(oc, "highmem-mmio", |
78 | - neon_load_reg64(rm1, a->vm); | 148 | + virt_get_highmem_mmio, |
79 | - neon_load_reg64(rm2, a->vm + 1); | 149 | + virt_set_highmem_mmio); |
80 | + read_neon_element64(rm1, a->vm, 0, MO_64); | 150 | + object_class_property_set_description(oc, "highmem-mmio", |
81 | + read_neon_element64(rm2, a->vm, 1, MO_64); | 151 | + "Set on/off to enable/disable high " |
82 | 152 | + "memory region for PCI MMIO"); | |
83 | shiftfn(rm1, rm1, constimm); | 153 | + |
84 | narrowfn(rd, cpu_env, rm1); | 154 | object_class_property_add_str(oc, "gic-version", virt_get_gic_version, |
85 | @@ -XXX,XX +XXX,XX @@ static bool do_vshll_2sh(DisasContext *s, arg_2reg_shift *a, | 155 | virt_set_gic_version); |
86 | tcg_gen_shli_i64(tmp, tmp, a->shift); | 156 | object_class_property_set_description(oc, "gic-version", |
87 | tcg_gen_andi_i64(tmp, tmp, ~widen_mask); | ||
88 | } | ||
89 | - neon_store_reg64(tmp, a->vd); | ||
90 | + write_neon_element64(tmp, a->vd, 0, MO_64); | ||
91 | |||
92 | widenfn(tmp, rm1); | ||
93 | tcg_temp_free_i32(rm1); | ||
94 | @@ -XXX,XX +XXX,XX @@ static bool do_vshll_2sh(DisasContext *s, arg_2reg_shift *a, | ||
95 | tcg_gen_shli_i64(tmp, tmp, a->shift); | ||
96 | tcg_gen_andi_i64(tmp, tmp, ~widen_mask); | ||
97 | } | ||
98 | - neon_store_reg64(tmp, a->vd + 1); | ||
99 | + write_neon_element64(tmp, a->vd, 1, MO_64); | ||
100 | tcg_temp_free_i64(tmp); | ||
101 | return true; | ||
102 | } | ||
103 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
104 | rm_64 = tcg_temp_new_i64(); | ||
105 | |||
106 | if (src1_wide) { | ||
107 | - neon_load_reg64(rn0_64, a->vn); | ||
108 | + read_neon_element64(rn0_64, a->vn, 0, MO_64); | ||
109 | } else { | ||
110 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
111 | read_neon_element32(tmp, a->vn, 0, MO_32); | ||
112 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
113 | * avoid incorrect results if a narrow input overlaps with the result. | ||
114 | */ | ||
115 | if (src1_wide) { | ||
116 | - neon_load_reg64(rn1_64, a->vn + 1); | ||
117 | + read_neon_element64(rn1_64, a->vn, 1, MO_64); | ||
118 | } else { | ||
119 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
120 | read_neon_element32(tmp, a->vn, 1, MO_32); | ||
121 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
122 | rm = tcg_temp_new_i32(); | ||
123 | read_neon_element32(rm, a->vm, 1, MO_32); | ||
124 | |||
125 | - neon_store_reg64(rn0_64, a->vd); | ||
126 | + write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
127 | |||
128 | widenfn(rm_64, rm); | ||
129 | tcg_temp_free_i32(rm); | ||
130 | opfn(rn1_64, rn1_64, rm_64); | ||
131 | - neon_store_reg64(rn1_64, a->vd + 1); | ||
132 | + write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
133 | |||
134 | tcg_temp_free_i64(rn0_64); | ||
135 | tcg_temp_free_i64(rn1_64); | ||
136 | @@ -XXX,XX +XXX,XX @@ static bool do_narrow_3d(DisasContext *s, arg_3diff *a, | ||
137 | rd0 = tcg_temp_new_i32(); | ||
138 | rd1 = tcg_temp_new_i32(); | ||
139 | |||
140 | - neon_load_reg64(rn_64, a->vn); | ||
141 | - neon_load_reg64(rm_64, a->vm); | ||
142 | + read_neon_element64(rn_64, a->vn, 0, MO_64); | ||
143 | + read_neon_element64(rm_64, a->vm, 0, MO_64); | ||
144 | |||
145 | opfn(rn_64, rn_64, rm_64); | ||
146 | |||
147 | narrowfn(rd0, rn_64); | ||
148 | |||
149 | - neon_load_reg64(rn_64, a->vn + 1); | ||
150 | - neon_load_reg64(rm_64, a->vm + 1); | ||
151 | + read_neon_element64(rn_64, a->vn, 1, MO_64); | ||
152 | + read_neon_element64(rm_64, a->vm, 1, MO_64); | ||
153 | |||
154 | opfn(rn_64, rn_64, rm_64); | ||
155 | |||
156 | @@ -XXX,XX +XXX,XX @@ static bool do_long_3d(DisasContext *s, arg_3diff *a, | ||
157 | /* Don't store results until after all loads: they might overlap */ | ||
158 | if (accfn) { | ||
159 | tmp = tcg_temp_new_i64(); | ||
160 | - neon_load_reg64(tmp, a->vd); | ||
161 | + read_neon_element64(tmp, a->vd, 0, MO_64); | ||
162 | accfn(tmp, tmp, rd0); | ||
163 | - neon_store_reg64(tmp, a->vd); | ||
164 | - neon_load_reg64(tmp, a->vd + 1); | ||
165 | + write_neon_element64(tmp, a->vd, 0, MO_64); | ||
166 | + read_neon_element64(tmp, a->vd, 1, MO_64); | ||
167 | accfn(tmp, tmp, rd1); | ||
168 | - neon_store_reg64(tmp, a->vd + 1); | ||
169 | + write_neon_element64(tmp, a->vd, 1, MO_64); | ||
170 | tcg_temp_free_i64(tmp); | ||
171 | } else { | ||
172 | - neon_store_reg64(rd0, a->vd); | ||
173 | - neon_store_reg64(rd1, a->vd + 1); | ||
174 | + write_neon_element64(rd0, a->vd, 0, MO_64); | ||
175 | + write_neon_element64(rd1, a->vd, 1, MO_64); | ||
176 | } | ||
177 | |||
178 | tcg_temp_free_i64(rd0); | ||
179 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_long(DisasContext *s, arg_2scalar *a, | ||
180 | |||
181 | if (accfn) { | ||
182 | TCGv_i64 t64 = tcg_temp_new_i64(); | ||
183 | - neon_load_reg64(t64, a->vd); | ||
184 | + read_neon_element64(t64, a->vd, 0, MO_64); | ||
185 | accfn(t64, t64, rn0_64); | ||
186 | - neon_store_reg64(t64, a->vd); | ||
187 | - neon_load_reg64(t64, a->vd + 1); | ||
188 | + write_neon_element64(t64, a->vd, 0, MO_64); | ||
189 | + read_neon_element64(t64, a->vd, 1, MO_64); | ||
190 | accfn(t64, t64, rn1_64); | ||
191 | - neon_store_reg64(t64, a->vd + 1); | ||
192 | + write_neon_element64(t64, a->vd, 1, MO_64); | ||
193 | tcg_temp_free_i64(t64); | ||
194 | } else { | ||
195 | - neon_store_reg64(rn0_64, a->vd); | ||
196 | - neon_store_reg64(rn1_64, a->vd + 1); | ||
197 | + write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
198 | + write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
199 | } | ||
200 | tcg_temp_free_i64(rn0_64); | ||
201 | tcg_temp_free_i64(rn1_64); | ||
202 | @@ -XXX,XX +XXX,XX @@ static bool trans_VEXT(DisasContext *s, arg_VEXT *a) | ||
203 | right = tcg_temp_new_i64(); | ||
204 | dest = tcg_temp_new_i64(); | ||
205 | |||
206 | - neon_load_reg64(right, a->vn); | ||
207 | - neon_load_reg64(left, a->vm); | ||
208 | + read_neon_element64(right, a->vn, 0, MO_64); | ||
209 | + read_neon_element64(left, a->vm, 0, MO_64); | ||
210 | tcg_gen_extract2_i64(dest, right, left, a->imm * 8); | ||
211 | - neon_store_reg64(dest, a->vd); | ||
212 | + write_neon_element64(dest, a->vd, 0, MO_64); | ||
213 | |||
214 | tcg_temp_free_i64(left); | ||
215 | tcg_temp_free_i64(right); | ||
216 | @@ -XXX,XX +XXX,XX @@ static bool trans_VEXT(DisasContext *s, arg_VEXT *a) | ||
217 | destright = tcg_temp_new_i64(); | ||
218 | |||
219 | if (a->imm < 8) { | ||
220 | - neon_load_reg64(right, a->vn); | ||
221 | - neon_load_reg64(middle, a->vn + 1); | ||
222 | + read_neon_element64(right, a->vn, 0, MO_64); | ||
223 | + read_neon_element64(middle, a->vn, 1, MO_64); | ||
224 | tcg_gen_extract2_i64(destright, right, middle, a->imm * 8); | ||
225 | - neon_load_reg64(left, a->vm); | ||
226 | + read_neon_element64(left, a->vm, 0, MO_64); | ||
227 | tcg_gen_extract2_i64(destleft, middle, left, a->imm * 8); | ||
228 | } else { | ||
229 | - neon_load_reg64(right, a->vn + 1); | ||
230 | - neon_load_reg64(middle, a->vm); | ||
231 | + read_neon_element64(right, a->vn, 1, MO_64); | ||
232 | + read_neon_element64(middle, a->vm, 0, MO_64); | ||
233 | tcg_gen_extract2_i64(destright, right, middle, (a->imm - 8) * 8); | ||
234 | - neon_load_reg64(left, a->vm + 1); | ||
235 | + read_neon_element64(left, a->vm, 1, MO_64); | ||
236 | tcg_gen_extract2_i64(destleft, middle, left, (a->imm - 8) * 8); | ||
237 | } | ||
238 | |||
239 | - neon_store_reg64(destright, a->vd); | ||
240 | - neon_store_reg64(destleft, a->vd + 1); | ||
241 | + write_neon_element64(destright, a->vd, 0, MO_64); | ||
242 | + write_neon_element64(destleft, a->vd, 1, MO_64); | ||
243 | |||
244 | tcg_temp_free_i64(destright); | ||
245 | tcg_temp_free_i64(destleft); | ||
246 | @@ -XXX,XX +XXX,XX @@ static bool do_2misc_pairwise(DisasContext *s, arg_2misc *a, | ||
247 | |||
248 | if (accfn) { | ||
249 | TCGv_i64 tmp64 = tcg_temp_new_i64(); | ||
250 | - neon_load_reg64(tmp64, a->vd + pass); | ||
251 | + read_neon_element64(tmp64, a->vd, pass, MO_64); | ||
252 | accfn(rd_64, tmp64, rd_64); | ||
253 | tcg_temp_free_i64(tmp64); | ||
254 | } | ||
255 | - neon_store_reg64(rd_64, a->vd + pass); | ||
256 | + write_neon_element64(rd_64, a->vd, pass, MO_64); | ||
257 | tcg_temp_free_i64(rd_64); | ||
258 | } | ||
259 | return true; | ||
260 | @@ -XXX,XX +XXX,XX @@ static bool do_vmovn(DisasContext *s, arg_2misc *a, | ||
261 | rd0 = tcg_temp_new_i32(); | ||
262 | rd1 = tcg_temp_new_i32(); | ||
263 | |||
264 | - neon_load_reg64(rm, a->vm); | ||
265 | + read_neon_element64(rm, a->vm, 0, MO_64); | ||
266 | narrowfn(rd0, cpu_env, rm); | ||
267 | - neon_load_reg64(rm, a->vm + 1); | ||
268 | + read_neon_element64(rm, a->vm, 1, MO_64); | ||
269 | narrowfn(rd1, cpu_env, rm); | ||
270 | write_neon_element32(rd0, a->vd, 0, MO_32); | ||
271 | write_neon_element32(rd1, a->vd, 1, MO_32); | ||
272 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL(DisasContext *s, arg_2misc *a) | ||
273 | |||
274 | widenfn(rd, rm0); | ||
275 | tcg_gen_shli_i64(rd, rd, 8 << a->size); | ||
276 | - neon_store_reg64(rd, a->vd); | ||
277 | + write_neon_element64(rd, a->vd, 0, MO_64); | ||
278 | widenfn(rd, rm1); | ||
279 | tcg_gen_shli_i64(rd, rd, 8 << a->size); | ||
280 | - neon_store_reg64(rd, a->vd + 1); | ||
281 | + write_neon_element64(rd, a->vd, 1, MO_64); | ||
282 | |||
283 | tcg_temp_free_i64(rd); | ||
284 | tcg_temp_free_i32(rm0); | ||
285 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSWP(DisasContext *s, arg_2misc *a) | ||
286 | rm = tcg_temp_new_i64(); | ||
287 | rd = tcg_temp_new_i64(); | ||
288 | for (pass = 0; pass < (a->q ? 2 : 1); pass++) { | ||
289 | - neon_load_reg64(rm, a->vm + pass); | ||
290 | - neon_load_reg64(rd, a->vd + pass); | ||
291 | - neon_store_reg64(rm, a->vd + pass); | ||
292 | - neon_store_reg64(rd, a->vm + pass); | ||
293 | + read_neon_element64(rm, a->vm, pass, MO_64); | ||
294 | + read_neon_element64(rd, a->vd, pass, MO_64); | ||
295 | + write_neon_element64(rm, a->vd, pass, MO_64); | ||
296 | + write_neon_element64(rd, a->vm, pass, MO_64); | ||
297 | } | ||
298 | tcg_temp_free_i64(rm); | ||
299 | tcg_temp_free_i64(rd); | ||
300 | -- | 157 | -- |
301 | 2.20.1 | 158 | 2.25.1 |
302 | |||
303 | diff view generated by jsdifflib |
1 | From: AlexChen <alex.chen@huawei.com> | 1 | From: Mihai Carabas <mihai.carabas@oracle.com> |
---|---|---|---|
2 | 2 | ||
3 | In omap_lcd_interrupts(), the pointer omap_lcd is dereferinced before | 3 | Use the base_memmap to build the SMBIOS 19 table which provides the address |
4 | being check if it is valid, which may lead to NULL pointer dereference. | 4 | mapping for a Physical Memory Array (from spec [1] chapter 7.20). |
5 | So move the assignment to surface after checking that the omap_lcd is valid | ||
6 | and move surface_bits_per_pixel(surface) to after the surface assignment. | ||
7 | 5 | ||
8 | Reported-by: Euler Robot <euler.robot@huawei.com> | 6 | This was present on i386 from commit c97294ec1b9e36887e119589d456557d72ab37b5 |
9 | Signed-off-by: AlexChen <alex.chen@huawei.com> | 7 | ("SMBIOS: Build aggregate smbios tables and entry point"). |
10 | Message-id: 5F9CDB8A.9000001@huawei.com | 8 | |
9 | [1] https://www.dmtf.org/sites/default/files/standards/documents/DSP0134_3.5.0.pdf | ||
10 | |||
11 | The absence of this table is a breach of the specs and is | ||
12 | detected by the FirmwareTestSuite (FWTS), but it doesn't | ||
13 | cause any known problems for guest OSes. | ||
14 | |||
15 | Signed-off-by: Mihai Carabas <mihai.carabas@oracle.com> | ||
16 | Message-id: 1668789029-5432-1-git-send-email-mihai.carabas@oracle.com | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 19 | --- |
14 | hw/display/omap_lcdc.c | 10 +++++++--- | 20 | hw/arm/virt.c | 8 +++++++- |
15 | 1 file changed, 7 insertions(+), 3 deletions(-) | 21 | 1 file changed, 7 insertions(+), 1 deletion(-) |
16 | 22 | ||
17 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | 23 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
18 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/display/omap_lcdc.c | 25 | --- a/hw/arm/virt.c |
20 | +++ b/hw/display/omap_lcdc.c | 26 | +++ b/hw/arm/virt.c |
21 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_interrupts(struct omap_lcd_panel_s *s) | 27 | @@ -XXX,XX +XXX,XX @@ static void *machvirt_dtb(const struct arm_boot_info *binfo, int *fdt_size) |
22 | static void omap_update_display(void *opaque) | 28 | static void virt_build_smbios(VirtMachineState *vms) |
23 | { | 29 | { |
24 | struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | 30 | MachineClass *mc = MACHINE_GET_CLASS(vms); |
25 | - DisplaySurface *surface = qemu_console_surface(omap_lcd->con); | 31 | + MachineState *ms = MACHINE(vms); |
26 | + DisplaySurface *surface; | 32 | VirtMachineClass *vmc = VIRT_MACHINE_GET_CLASS(vms); |
27 | draw_line_func draw_line; | 33 | uint8_t *smbios_tables, *smbios_anchor; |
28 | int size, height, first, last; | 34 | size_t smbios_tables_len, smbios_anchor_len; |
29 | int width, linesize, step, bpp, frame_offset; | 35 | + struct smbios_phys_mem_area mem_array; |
30 | hwaddr frame_base; | 36 | const char *product = "QEMU Virtual Machine"; |
31 | 37 | ||
32 | - if (!omap_lcd || omap_lcd->plm == 1 || !omap_lcd->enable || | 38 | if (kvm_enabled()) { |
33 | - !surface_bits_per_pixel(surface)) { | 39 | @@ -XXX,XX +XXX,XX @@ static void virt_build_smbios(VirtMachineState *vms) |
34 | + if (!omap_lcd || omap_lcd->plm == 1 || !omap_lcd->enable) { | 40 | vmc->smbios_old_sys_ver ? "1.0" : mc->name, false, |
35 | + return; | 41 | true, SMBIOS_ENTRY_POINT_TYPE_64); |
36 | + } | 42 | |
43 | - smbios_get_tables(MACHINE(vms), NULL, 0, | ||
44 | + /* build the array of physical mem area from base_memmap */ | ||
45 | + mem_array.address = vms->memmap[VIRT_MEM].base; | ||
46 | + mem_array.length = ms->ram_size; | ||
37 | + | 47 | + |
38 | + surface = qemu_console_surface(omap_lcd->con); | 48 | + smbios_get_tables(ms, &mem_array, 1, |
39 | + if (!surface_bits_per_pixel(surface)) { | 49 | &smbios_tables, &smbios_tables_len, |
40 | return; | 50 | &smbios_anchor, &smbios_anchor_len, |
41 | } | 51 | &error_fatal); |
42 | |||
43 | -- | 52 | -- |
44 | 2.20.1 | 53 | 2.25.1 |
45 | |||
46 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Timofey Kutergin <tkutergin@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This will shortly have users outside of translate-neon.c.inc. | 3 | The Cortex-A55 is one of the newer armv8.2+ CPUs; in particular |
4 | it supports the Privileged Access Never (PAN) feature. Add | ||
5 | a model of this CPU, so you can use a CPU type on the virt | ||
6 | board that models a specific real hardware CPU, rather than | ||
7 | having to use the QEMU-specific "max" CPU type. | ||
4 | 8 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Timofey Kutergin <tkutergin@gmail.com> |
6 | Message-id: 20201030022618.785675-3-richard.henderson@linaro.org | 10 | Message-id: 20221121150819.2782817-1-tkutergin@gmail.com |
11 | [PMM: tweaked commit message] | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 14 | --- |
10 | target/arm/translate.c | 20 ++++++++++++++++++++ | 15 | docs/system/arm/virt.rst | 1 + |
11 | target/arm/translate-neon.c.inc | 19 ------------------- | 16 | hw/arm/virt.c | 1 + |
12 | 2 files changed, 20 insertions(+), 19 deletions(-) | 17 | target/arm/cpu64.c | 69 ++++++++++++++++++++++++++++++++++++++++ |
18 | 3 files changed, 71 insertions(+) | ||
13 | 19 | ||
14 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 20 | diff --git a/docs/system/arm/virt.rst b/docs/system/arm/virt.rst |
15 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate.c | 22 | --- a/docs/system/arm/virt.rst |
17 | +++ b/target/arm/translate.c | 23 | +++ b/docs/system/arm/virt.rst |
18 | @@ -XXX,XX +XXX,XX @@ static long neon_full_reg_offset(unsigned reg) | 24 | @@ -XXX,XX +XXX,XX @@ Supported guest CPU types: |
19 | return offsetof(CPUARMState, vfp.zregs[reg >> 1].d[reg & 1]); | 25 | - ``cortex-a15`` (32-bit; the default) |
26 | - ``cortex-a35`` (64-bit) | ||
27 | - ``cortex-a53`` (64-bit) | ||
28 | +- ``cortex-a55`` (64-bit) | ||
29 | - ``cortex-a57`` (64-bit) | ||
30 | - ``cortex-a72`` (64-bit) | ||
31 | - ``cortex-a76`` (64-bit) | ||
32 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/arm/virt.c | ||
35 | +++ b/hw/arm/virt.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static const char *valid_cpus[] = { | ||
37 | ARM_CPU_TYPE_NAME("cortex-a15"), | ||
38 | ARM_CPU_TYPE_NAME("cortex-a35"), | ||
39 | ARM_CPU_TYPE_NAME("cortex-a53"), | ||
40 | + ARM_CPU_TYPE_NAME("cortex-a55"), | ||
41 | ARM_CPU_TYPE_NAME("cortex-a57"), | ||
42 | ARM_CPU_TYPE_NAME("cortex-a72"), | ||
43 | ARM_CPU_TYPE_NAME("cortex-a76"), | ||
44 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/target/arm/cpu64.c | ||
47 | +++ b/target/arm/cpu64.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void aarch64_a53_initfn(Object *obj) | ||
49 | define_cortex_a72_a57_a53_cp_reginfo(cpu); | ||
20 | } | 50 | } |
21 | 51 | ||
22 | +/* | 52 | +static void aarch64_a55_initfn(Object *obj) |
23 | + * Return the offset of a 2**SIZE piece of a NEON register, at index ELE, | ||
24 | + * where 0 is the least significant end of the register. | ||
25 | + */ | ||
26 | +static long neon_element_offset(int reg, int element, MemOp size) | ||
27 | +{ | 53 | +{ |
28 | + int element_size = 1 << size; | 54 | + ARMCPU *cpu = ARM_CPU(obj); |
29 | + int ofs = element * element_size; | 55 | + |
30 | +#ifdef HOST_WORDS_BIGENDIAN | 56 | + cpu->dtb_compatible = "arm,cortex-a55"; |
31 | + /* | 57 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
32 | + * Calculate the offset assuming fully little-endian, | 58 | + set_feature(&cpu->env, ARM_FEATURE_NEON); |
33 | + * then XOR to account for the order of the 8-byte units. | 59 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
34 | + */ | 60 | + set_feature(&cpu->env, ARM_FEATURE_AARCH64); |
35 | + if (element_size < 8) { | 61 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
36 | + ofs ^= 8 - element_size; | 62 | + set_feature(&cpu->env, ARM_FEATURE_EL2); |
37 | + } | 63 | + set_feature(&cpu->env, ARM_FEATURE_EL3); |
38 | +#endif | 64 | + set_feature(&cpu->env, ARM_FEATURE_PMU); |
39 | + return neon_full_reg_offset(reg) + ofs; | 65 | + |
66 | + /* Ordered by B2.4 AArch64 registers by functional group */ | ||
67 | + cpu->clidr = 0x82000023; | ||
68 | + cpu->ctr = 0x84448004; /* L1Ip = VIPT */ | ||
69 | + cpu->dcz_blocksize = 4; /* 64 bytes */ | ||
70 | + cpu->isar.id_aa64dfr0 = 0x0000000010305408ull; | ||
71 | + cpu->isar.id_aa64isar0 = 0x0000100010211120ull; | ||
72 | + cpu->isar.id_aa64isar1 = 0x0000000000100001ull; | ||
73 | + cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull; | ||
74 | + cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull; | ||
75 | + cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull; | ||
76 | + cpu->isar.id_aa64pfr0 = 0x0000000010112222ull; | ||
77 | + cpu->isar.id_aa64pfr1 = 0x0000000000000010ull; | ||
78 | + cpu->id_afr0 = 0x00000000; | ||
79 | + cpu->isar.id_dfr0 = 0x04010088; | ||
80 | + cpu->isar.id_isar0 = 0x02101110; | ||
81 | + cpu->isar.id_isar1 = 0x13112111; | ||
82 | + cpu->isar.id_isar2 = 0x21232042; | ||
83 | + cpu->isar.id_isar3 = 0x01112131; | ||
84 | + cpu->isar.id_isar4 = 0x00011142; | ||
85 | + cpu->isar.id_isar5 = 0x01011121; | ||
86 | + cpu->isar.id_isar6 = 0x00000010; | ||
87 | + cpu->isar.id_mmfr0 = 0x10201105; | ||
88 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
89 | + cpu->isar.id_mmfr2 = 0x01260000; | ||
90 | + cpu->isar.id_mmfr3 = 0x02122211; | ||
91 | + cpu->isar.id_mmfr4 = 0x00021110; | ||
92 | + cpu->isar.id_pfr0 = 0x10010131; | ||
93 | + cpu->isar.id_pfr1 = 0x00011011; | ||
94 | + cpu->isar.id_pfr2 = 0x00000011; | ||
95 | + cpu->midr = 0x412FD050; /* r2p0 */ | ||
96 | + cpu->revidr = 0; | ||
97 | + | ||
98 | + /* From B2.23 CCSIDR_EL1 */ | ||
99 | + cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ | ||
100 | + cpu->ccsidr[1] = 0x200fe01a; /* 32KB L1 icache */ | ||
101 | + cpu->ccsidr[2] = 0x703fe07a; /* 512KB L2 cache */ | ||
102 | + | ||
103 | + /* From B2.96 SCTLR_EL3 */ | ||
104 | + cpu->reset_sctlr = 0x30c50838; | ||
105 | + | ||
106 | + /* From B4.45 ICH_VTR_EL2 */ | ||
107 | + cpu->gic_num_lrs = 4; | ||
108 | + cpu->gic_vpribits = 5; | ||
109 | + cpu->gic_vprebits = 5; | ||
110 | + cpu->gic_pribits = 5; | ||
111 | + | ||
112 | + cpu->isar.mvfr0 = 0x10110222; | ||
113 | + cpu->isar.mvfr1 = 0x13211111; | ||
114 | + cpu->isar.mvfr2 = 0x00000043; | ||
115 | + | ||
116 | + /* From D5.4 AArch64 PMU register summary */ | ||
117 | + cpu->isar.reset_pmcr_el0 = 0x410b3000; | ||
40 | +} | 118 | +} |
41 | + | 119 | + |
42 | static inline long vfp_reg_offset(bool dp, unsigned reg) | 120 | static void aarch64_a72_initfn(Object *obj) |
43 | { | 121 | { |
44 | if (dp) { | 122 | ARMCPU *cpu = ARM_CPU(obj); |
45 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 123 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { |
46 | index XXXXXXX..XXXXXXX 100644 | 124 | { .name = "cortex-a35", .initfn = aarch64_a35_initfn }, |
47 | --- a/target/arm/translate-neon.c.inc | 125 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, |
48 | +++ b/target/arm/translate-neon.c.inc | 126 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, |
49 | @@ -XXX,XX +XXX,XX @@ static inline int neon_3same_fp_size(DisasContext *s, int x) | 127 | + { .name = "cortex-a55", .initfn = aarch64_a55_initfn }, |
50 | #include "decode-neon-ls.c.inc" | 128 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, |
51 | #include "decode-neon-shared.c.inc" | 129 | { .name = "cortex-a76", .initfn = aarch64_a76_initfn }, |
52 | 130 | { .name = "a64fx", .initfn = aarch64_a64fx_initfn }, | |
53 | -/* Return the offset of a 2**SIZE piece of a NEON register, at index ELE, | ||
54 | - * where 0 is the least significant end of the register. | ||
55 | - */ | ||
56 | -static inline long | ||
57 | -neon_element_offset(int reg, int element, MemOp size) | ||
58 | -{ | ||
59 | - int element_size = 1 << size; | ||
60 | - int ofs = element * element_size; | ||
61 | -#ifdef HOST_WORDS_BIGENDIAN | ||
62 | - /* Calculate the offset assuming fully little-endian, | ||
63 | - * then XOR to account for the order of the 8-byte units. | ||
64 | - */ | ||
65 | - if (element_size < 8) { | ||
66 | - ofs ^= 8 - element_size; | ||
67 | - } | ||
68 | -#endif | ||
69 | - return neon_full_reg_offset(reg) + ofs; | ||
70 | -} | ||
71 | - | ||
72 | static void neon_load_element(TCGv_i32 var, int reg, int ele, MemOp mop) | ||
73 | { | ||
74 | long offset = neon_element_offset(reg, ele, mop & MO_SIZE); | ||
75 | -- | 131 | -- |
76 | 2.20.1 | 132 | 2.25.1 |
77 | |||
78 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Luke Starrett <lukes@xsightlabs.com> |
---|---|---|---|
2 | 2 | ||
3 | In both cases, we can sink the write-back and perform | 3 | The ARM GICv3 TRM describes that the ITLinesNumber field of GICD_TYPER |
4 | the accumulate into the normal destination temps. | 4 | register: |
5 | 5 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | "indicates the maximum SPI INTID that the GIC implementation supports" |
7 | Message-id: 20201030022618.785675-11-richard.henderson@linaro.org | 7 | |
8 | As SPI #0 is absolute IRQ #32, the max SPI INTID should have accounted | ||
9 | for the internal 16x SGI's and 16x PPI's. However, the original GICv3 | ||
10 | model subtracted off the SGI/PPI. Cosmetically this can be seen at OS | ||
11 | boot (Linux) showing 32 shy of what should be there, i.e.: | ||
12 | |||
13 | [ 0.000000] GICv3: 224 SPIs implemented | ||
14 | |||
15 | Though in hw/arm/virt.c, the machine is configured for 256 SPI's. ARM | ||
16 | virt machine likely doesn't have a problem with this because the upper | ||
17 | 32 IRQ's don't actually have anything meaningful wired. But, this does | ||
18 | become a functional issue on a custom use case which wants to make use | ||
19 | of these IRQ's. Additionally, boot code (i.e. TF-A) will only init up | ||
20 | to the number (blocks of 32) that it believes to actually be there. | ||
21 | |||
22 | Signed-off-by: Luke Starrett <lukes@xsightlabs.com> | ||
23 | Message-id: AM9P193MB168473D99B761E204E032095D40D9@AM9P193MB1684.EURP193.PROD.OUTLOOK.COM | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 26 | --- |
11 | target/arm/translate-neon.c.inc | 23 +++++++++-------------- | 27 | hw/intc/arm_gicv3_dist.c | 4 ++-- |
12 | 1 file changed, 9 insertions(+), 14 deletions(-) | 28 | 1 file changed, 2 insertions(+), 2 deletions(-) |
13 | 29 | ||
14 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 30 | diff --git a/hw/intc/arm_gicv3_dist.c b/hw/intc/arm_gicv3_dist.c |
15 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-neon.c.inc | 32 | --- a/hw/intc/arm_gicv3_dist.c |
17 | +++ b/target/arm/translate-neon.c.inc | 33 | +++ b/hw/intc/arm_gicv3_dist.c |
18 | @@ -XXX,XX +XXX,XX @@ static bool do_long_3d(DisasContext *s, arg_3diff *a, | 34 | @@ -XXX,XX +XXX,XX @@ static bool gicd_readl(GICv3State *s, hwaddr offset, |
19 | if (accfn) { | 35 | * MBIS == 0 (message-based SPIs not supported) |
20 | tmp = tcg_temp_new_i64(); | 36 | * SecurityExtn == 1 if security extns supported |
21 | read_neon_element64(tmp, a->vd, 0, MO_64); | 37 | * CPUNumber == 0 since for us ARE is always 1 |
22 | - accfn(tmp, tmp, rd0); | 38 | - * ITLinesNumber == (num external irqs / 32) - 1 |
23 | - write_neon_element64(tmp, a->vd, 0, MO_64); | 39 | + * ITLinesNumber == (((max SPI IntID + 1) / 32) - 1) |
24 | + accfn(rd0, tmp, rd0); | 40 | */ |
25 | read_neon_element64(tmp, a->vd, 1, MO_64); | 41 | - int itlinesnumber = ((s->num_irq - GIC_INTERNAL) / 32) - 1; |
26 | - accfn(tmp, tmp, rd1); | 42 | + int itlinesnumber = (s->num_irq / 32) - 1; |
27 | - write_neon_element64(tmp, a->vd, 1, MO_64); | 43 | /* |
28 | + accfn(rd1, tmp, rd1); | 44 | * SecurityExtn must be RAZ if GICD_CTLR.DS == 1, and |
29 | tcg_temp_free_i64(tmp); | 45 | * "security extensions not supported" always implies DS == 1, |
30 | - } else { | ||
31 | - write_neon_element64(rd0, a->vd, 0, MO_64); | ||
32 | - write_neon_element64(rd1, a->vd, 1, MO_64); | ||
33 | } | ||
34 | |||
35 | + write_neon_element64(rd0, a->vd, 0, MO_64); | ||
36 | + write_neon_element64(rd1, a->vd, 1, MO_64); | ||
37 | tcg_temp_free_i64(rd0); | ||
38 | tcg_temp_free_i64(rd1); | ||
39 | |||
40 | @@ -XXX,XX +XXX,XX @@ static bool do_2scalar_long(DisasContext *s, arg_2scalar *a, | ||
41 | if (accfn) { | ||
42 | TCGv_i64 t64 = tcg_temp_new_i64(); | ||
43 | read_neon_element64(t64, a->vd, 0, MO_64); | ||
44 | - accfn(t64, t64, rn0_64); | ||
45 | - write_neon_element64(t64, a->vd, 0, MO_64); | ||
46 | + accfn(rn0_64, t64, rn0_64); | ||
47 | read_neon_element64(t64, a->vd, 1, MO_64); | ||
48 | - accfn(t64, t64, rn1_64); | ||
49 | - write_neon_element64(t64, a->vd, 1, MO_64); | ||
50 | + accfn(rn1_64, t64, rn1_64); | ||
51 | tcg_temp_free_i64(t64); | ||
52 | - } else { | ||
53 | - write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
54 | - write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
55 | } | ||
56 | + | ||
57 | + write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
58 | + write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
59 | tcg_temp_free_i64(rn0_64); | ||
60 | tcg_temp_free_i64(rn1_64); | ||
61 | return true; | ||
62 | -- | 46 | -- |
63 | 2.20.1 | 47 | 2.25.1 |
64 | |||
65 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | FEAT_EVT adds five new bits to the HCR_EL2 register: TTLBIS, TTLBOS, |
---|---|---|---|
2 | TICAB, TOCU and TID4. These allow the guest to enable trapping of | ||
3 | various EL1 instructions to EL2. In this commit, add the necessary | ||
4 | code to allow the guest to set these bits if the feature is present; | ||
5 | because the bit is always zero when the feature isn't present we | ||
6 | won't need to use explicit feature checks in the "trap on condition" | ||
7 | tests in the following commits. | ||
2 | 8 | ||
3 | The only uses of this function are for loading VFP | 9 | Note that although full implementation of the feature (mandatory from |
4 | double-precision values, and nothing to do with NEON. | 10 | Armv8.5 onward) requires all five trap bits, the ID registers permit |
11 | a value indicating that only TICAB, TOCU and TID4 are implemented, | ||
12 | which might be the case for CPUs between Armv8.2 and Armv8.5. | ||
5 | 13 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20201030022618.785675-10-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | --- | 16 | --- |
11 | target/arm/translate.c | 8 ++-- | 17 | target/arm/cpu.h | 30 ++++++++++++++++++++++++++++++ |
12 | target/arm/translate-vfp.c.inc | 84 +++++++++++++++++----------------- | 18 | target/arm/helper.c | 6 ++++++ |
13 | 2 files changed, 46 insertions(+), 46 deletions(-) | 19 | 2 files changed, 36 insertions(+) |
14 | 20 | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 23 | --- a/target/arm/cpu.h |
18 | +++ b/target/arm/translate.c | 24 | +++ b/target/arm/cpu.h |
19 | @@ -XXX,XX +XXX,XX @@ static long vfp_reg_offset(bool dp, unsigned reg) | 25 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_tts2uxn(const ARMISARegisters *id) |
20 | } | 26 | return FIELD_EX32(id->id_mmfr4, ID_MMFR4, XNX) != 0; |
21 | } | 27 | } |
22 | 28 | ||
23 | -static inline void neon_load_reg64(TCGv_i64 var, int reg) | 29 | +static inline bool isar_feature_aa32_half_evt(const ARMISARegisters *id) |
24 | +static inline void vfp_load_reg64(TCGv_i64 var, int reg) | 30 | +{ |
31 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, EVT) >= 1; | ||
32 | +} | ||
33 | + | ||
34 | +static inline bool isar_feature_aa32_evt(const ARMISARegisters *id) | ||
35 | +{ | ||
36 | + return FIELD_EX32(id->id_mmfr4, ID_MMFR4, EVT) >= 2; | ||
37 | +} | ||
38 | + | ||
39 | static inline bool isar_feature_aa32_dit(const ARMISARegisters *id) | ||
25 | { | 40 | { |
26 | - tcg_gen_ld_i64(var, cpu_env, vfp_reg_offset(1, reg)); | 41 | return FIELD_EX32(id->id_pfr0, ID_PFR0, DIT) != 0; |
27 | + tcg_gen_ld_i64(var, cpu_env, vfp_reg_offset(true, reg)); | 42 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_ids(const ARMISARegisters *id) |
43 | return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, IDS) != 0; | ||
28 | } | 44 | } |
29 | 45 | ||
30 | -static inline void neon_store_reg64(TCGv_i64 var, int reg) | 46 | +static inline bool isar_feature_aa64_half_evt(const ARMISARegisters *id) |
31 | +static inline void vfp_store_reg64(TCGv_i64 var, int reg) | 47 | +{ |
48 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, EVT) >= 1; | ||
49 | +} | ||
50 | + | ||
51 | +static inline bool isar_feature_aa64_evt(const ARMISARegisters *id) | ||
52 | +{ | ||
53 | + return FIELD_EX64(id->id_aa64mmfr2, ID_AA64MMFR2, EVT) >= 2; | ||
54 | +} | ||
55 | + | ||
56 | static inline bool isar_feature_aa64_bti(const ARMISARegisters *id) | ||
32 | { | 57 | { |
33 | - tcg_gen_st_i64(var, cpu_env, vfp_reg_offset(1, reg)); | 58 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, BT) != 0; |
34 | + tcg_gen_st_i64(var, cpu_env, vfp_reg_offset(true, reg)); | 59 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_any_ras(const ARMISARegisters *id) |
60 | return isar_feature_aa64_ras(id) || isar_feature_aa32_ras(id); | ||
35 | } | 61 | } |
36 | 62 | ||
37 | static inline void vfp_load_reg32(TCGv_i32 var, int reg) | 63 | +static inline bool isar_feature_any_half_evt(const ARMISARegisters *id) |
38 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 64 | +{ |
65 | + return isar_feature_aa64_half_evt(id) || isar_feature_aa32_half_evt(id); | ||
66 | +} | ||
67 | + | ||
68 | +static inline bool isar_feature_any_evt(const ARMISARegisters *id) | ||
69 | +{ | ||
70 | + return isar_feature_aa64_evt(id) || isar_feature_aa32_evt(id); | ||
71 | +} | ||
72 | + | ||
73 | /* | ||
74 | * Forward to the above feature tests given an ARMCPU pointer. | ||
75 | */ | ||
76 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 77 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/target/arm/translate-vfp.c.inc | 78 | --- a/target/arm/helper.c |
41 | +++ b/target/arm/translate-vfp.c.inc | 79 | +++ b/target/arm/helper.c |
42 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | 80 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) |
43 | tcg_gen_ext_i32_i64(nf, cpu_NF); | ||
44 | tcg_gen_ext_i32_i64(vf, cpu_VF); | ||
45 | |||
46 | - neon_load_reg64(frn, rn); | ||
47 | - neon_load_reg64(frm, rm); | ||
48 | + vfp_load_reg64(frn, rn); | ||
49 | + vfp_load_reg64(frm, rm); | ||
50 | switch (a->cc) { | ||
51 | case 0: /* eq: Z */ | ||
52 | tcg_gen_movcond_i64(TCG_COND_EQ, dest, zf, zero, | ||
53 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
54 | tcg_temp_free_i64(tmp); | ||
55 | break; | ||
56 | } | ||
57 | - neon_store_reg64(dest, rd); | ||
58 | + vfp_store_reg64(dest, rd); | ||
59 | tcg_temp_free_i64(frn); | ||
60 | tcg_temp_free_i64(frm); | ||
61 | tcg_temp_free_i64(dest); | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) | ||
63 | TCGv_i64 tcg_res; | ||
64 | tcg_op = tcg_temp_new_i64(); | ||
65 | tcg_res = tcg_temp_new_i64(); | ||
66 | - neon_load_reg64(tcg_op, rm); | ||
67 | + vfp_load_reg64(tcg_op, rm); | ||
68 | gen_helper_rintd(tcg_res, tcg_op, fpst); | ||
69 | - neon_store_reg64(tcg_res, rd); | ||
70 | + vfp_store_reg64(tcg_res, rd); | ||
71 | tcg_temp_free_i64(tcg_op); | ||
72 | tcg_temp_free_i64(tcg_res); | ||
73 | } else { | ||
74 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
75 | tcg_double = tcg_temp_new_i64(); | ||
76 | tcg_res = tcg_temp_new_i64(); | ||
77 | tcg_tmp = tcg_temp_new_i32(); | ||
78 | - neon_load_reg64(tcg_double, rm); | ||
79 | + vfp_load_reg64(tcg_double, rm); | ||
80 | if (is_signed) { | ||
81 | gen_helper_vfp_tosld(tcg_res, tcg_double, tcg_shift, fpst); | ||
82 | } else { | ||
83 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_dp(DisasContext *s, arg_VLDR_VSTR_dp *a) | ||
84 | tmp = tcg_temp_new_i64(); | ||
85 | if (a->l) { | ||
86 | gen_aa32_ld64(s, tmp, addr, get_mem_index(s)); | ||
87 | - neon_store_reg64(tmp, a->vd); | ||
88 | + vfp_store_reg64(tmp, a->vd); | ||
89 | } else { | ||
90 | - neon_load_reg64(tmp, a->vd); | ||
91 | + vfp_load_reg64(tmp, a->vd); | ||
92 | gen_aa32_st64(s, tmp, addr, get_mem_index(s)); | ||
93 | } | ||
94 | tcg_temp_free_i64(tmp); | ||
95 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_dp(DisasContext *s, arg_VLDM_VSTM_dp *a) | ||
96 | if (a->l) { | ||
97 | /* load */ | ||
98 | gen_aa32_ld64(s, tmp, addr, get_mem_index(s)); | ||
99 | - neon_store_reg64(tmp, a->vd + i); | ||
100 | + vfp_store_reg64(tmp, a->vd + i); | ||
101 | } else { | ||
102 | /* store */ | ||
103 | - neon_load_reg64(tmp, a->vd + i); | ||
104 | + vfp_load_reg64(tmp, a->vd + i); | ||
105 | gen_aa32_st64(s, tmp, addr, get_mem_index(s)); | ||
106 | } | ||
107 | tcg_gen_addi_i32(addr, addr, offset); | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_dp(DisasContext *s, VFPGen3OpDPFn *fn, | ||
109 | fd = tcg_temp_new_i64(); | ||
110 | fpst = fpstatus_ptr(FPST_FPCR); | ||
111 | |||
112 | - neon_load_reg64(f0, vn); | ||
113 | - neon_load_reg64(f1, vm); | ||
114 | + vfp_load_reg64(f0, vn); | ||
115 | + vfp_load_reg64(f1, vm); | ||
116 | |||
117 | for (;;) { | ||
118 | if (reads_vd) { | ||
119 | - neon_load_reg64(fd, vd); | ||
120 | + vfp_load_reg64(fd, vd); | ||
121 | } | ||
122 | fn(fd, f0, f1, fpst); | ||
123 | - neon_store_reg64(fd, vd); | ||
124 | + vfp_store_reg64(fd, vd); | ||
125 | |||
126 | if (veclen == 0) { | ||
127 | break; | ||
128 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_dp(DisasContext *s, VFPGen3OpDPFn *fn, | ||
129 | veclen--; | ||
130 | vd = vfp_advance_dreg(vd, delta_d); | ||
131 | vn = vfp_advance_dreg(vn, delta_d); | ||
132 | - neon_load_reg64(f0, vn); | ||
133 | + vfp_load_reg64(f0, vn); | ||
134 | if (delta_m) { | ||
135 | vm = vfp_advance_dreg(vm, delta_m); | ||
136 | - neon_load_reg64(f1, vm); | ||
137 | + vfp_load_reg64(f1, vm); | ||
138 | } | 81 | } |
139 | } | 82 | } |
140 | 83 | ||
141 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | 84 | + if (cpu_isar_feature(any_evt, cpu)) { |
142 | f0 = tcg_temp_new_i64(); | 85 | + valid_mask |= HCR_TTLBIS | HCR_TTLBOS | HCR_TICAB | HCR_TOCU | HCR_TID4; |
143 | fd = tcg_temp_new_i64(); | 86 | + } else if (cpu_isar_feature(any_half_evt, cpu)) { |
144 | 87 | + valid_mask |= HCR_TICAB | HCR_TOCU | HCR_TID4; | |
145 | - neon_load_reg64(f0, vm); | 88 | + } |
146 | + vfp_load_reg64(f0, vm); | 89 | + |
147 | 90 | /* Clear RES0 bits. */ | |
148 | for (;;) { | 91 | value &= valid_mask; |
149 | fn(fd, f0); | 92 | |
150 | - neon_store_reg64(fd, vd); | ||
151 | + vfp_store_reg64(fd, vd); | ||
152 | |||
153 | if (veclen == 0) { | ||
154 | break; | ||
155 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | ||
156 | /* single source one-many */ | ||
157 | while (veclen--) { | ||
158 | vd = vfp_advance_dreg(vd, delta_d); | ||
159 | - neon_store_reg64(fd, vd); | ||
160 | + vfp_store_reg64(fd, vd); | ||
161 | } | ||
162 | break; | ||
163 | } | ||
164 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | ||
165 | veclen--; | ||
166 | vd = vfp_advance_dreg(vd, delta_d); | ||
167 | vd = vfp_advance_dreg(vm, delta_m); | ||
168 | - neon_load_reg64(f0, vm); | ||
169 | + vfp_load_reg64(f0, vm); | ||
170 | } | ||
171 | |||
172 | tcg_temp_free_i64(f0); | ||
173 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) | ||
174 | vm = tcg_temp_new_i64(); | ||
175 | vd = tcg_temp_new_i64(); | ||
176 | |||
177 | - neon_load_reg64(vn, a->vn); | ||
178 | - neon_load_reg64(vm, a->vm); | ||
179 | + vfp_load_reg64(vn, a->vn); | ||
180 | + vfp_load_reg64(vm, a->vm); | ||
181 | if (neg_n) { | ||
182 | /* VFNMS, VFMS */ | ||
183 | gen_helper_vfp_negd(vn, vn); | ||
184 | } | ||
185 | - neon_load_reg64(vd, a->vd); | ||
186 | + vfp_load_reg64(vd, a->vd); | ||
187 | if (neg_d) { | ||
188 | /* VFNMA, VFNMS */ | ||
189 | gen_helper_vfp_negd(vd, vd); | ||
190 | } | ||
191 | fpst = fpstatus_ptr(FPST_FPCR); | ||
192 | gen_helper_vfp_muladdd(vd, vn, vm, vd, fpst); | ||
193 | - neon_store_reg64(vd, a->vd); | ||
194 | + vfp_store_reg64(vd, a->vd); | ||
195 | |||
196 | tcg_temp_free_ptr(fpst); | ||
197 | tcg_temp_free_i64(vn); | ||
198 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_dp(DisasContext *s, arg_VMOV_imm_dp *a) | ||
199 | fd = tcg_const_i64(vfp_expand_imm(MO_64, a->imm)); | ||
200 | |||
201 | for (;;) { | ||
202 | - neon_store_reg64(fd, vd); | ||
203 | + vfp_store_reg64(fd, vd); | ||
204 | |||
205 | if (veclen == 0) { | ||
206 | break; | ||
207 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMP_dp(DisasContext *s, arg_VCMP_dp *a) | ||
208 | vd = tcg_temp_new_i64(); | ||
209 | vm = tcg_temp_new_i64(); | ||
210 | |||
211 | - neon_load_reg64(vd, a->vd); | ||
212 | + vfp_load_reg64(vd, a->vd); | ||
213 | if (a->z) { | ||
214 | tcg_gen_movi_i64(vm, 0); | ||
215 | } else { | ||
216 | - neon_load_reg64(vm, a->vm); | ||
217 | + vfp_load_reg64(vm, a->vm); | ||
218 | } | ||
219 | |||
220 | if (a->e) { | ||
221 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f64_f16(DisasContext *s, arg_VCVT_f64_f16 *a) | ||
222 | tcg_gen_ld16u_i32(tmp, cpu_env, vfp_f16_offset(a->vm, a->t)); | ||
223 | vd = tcg_temp_new_i64(); | ||
224 | gen_helper_vfp_fcvt_f16_to_f64(vd, tmp, fpst, ahp_mode); | ||
225 | - neon_store_reg64(vd, a->vd); | ||
226 | + vfp_store_reg64(vd, a->vd); | ||
227 | tcg_temp_free_i32(ahp_mode); | ||
228 | tcg_temp_free_ptr(fpst); | ||
229 | tcg_temp_free_i32(tmp); | ||
230 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f16_f64(DisasContext *s, arg_VCVT_f16_f64 *a) | ||
231 | tmp = tcg_temp_new_i32(); | ||
232 | vm = tcg_temp_new_i64(); | ||
233 | |||
234 | - neon_load_reg64(vm, a->vm); | ||
235 | + vfp_load_reg64(vm, a->vm); | ||
236 | gen_helper_vfp_fcvt_f64_to_f16(tmp, vm, fpst, ahp_mode); | ||
237 | tcg_temp_free_i64(vm); | ||
238 | tcg_gen_st16_i32(tmp, cpu_env, vfp_f16_offset(a->vd, a->t)); | ||
239 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_dp(DisasContext *s, arg_VRINTR_dp *a) | ||
240 | } | ||
241 | |||
242 | tmp = tcg_temp_new_i64(); | ||
243 | - neon_load_reg64(tmp, a->vm); | ||
244 | + vfp_load_reg64(tmp, a->vm); | ||
245 | fpst = fpstatus_ptr(FPST_FPCR); | ||
246 | gen_helper_rintd(tmp, tmp, fpst); | ||
247 | - neon_store_reg64(tmp, a->vd); | ||
248 | + vfp_store_reg64(tmp, a->vd); | ||
249 | tcg_temp_free_ptr(fpst); | ||
250 | tcg_temp_free_i64(tmp); | ||
251 | return true; | ||
252 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_dp(DisasContext *s, arg_VRINTZ_dp *a) | ||
253 | } | ||
254 | |||
255 | tmp = tcg_temp_new_i64(); | ||
256 | - neon_load_reg64(tmp, a->vm); | ||
257 | + vfp_load_reg64(tmp, a->vm); | ||
258 | fpst = fpstatus_ptr(FPST_FPCR); | ||
259 | tcg_rmode = tcg_const_i32(float_round_to_zero); | ||
260 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
261 | gen_helper_rintd(tmp, tmp, fpst); | ||
262 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
263 | - neon_store_reg64(tmp, a->vd); | ||
264 | + vfp_store_reg64(tmp, a->vd); | ||
265 | tcg_temp_free_ptr(fpst); | ||
266 | tcg_temp_free_i64(tmp); | ||
267 | tcg_temp_free_i32(tcg_rmode); | ||
268 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX_dp(DisasContext *s, arg_VRINTX_dp *a) | ||
269 | } | ||
270 | |||
271 | tmp = tcg_temp_new_i64(); | ||
272 | - neon_load_reg64(tmp, a->vm); | ||
273 | + vfp_load_reg64(tmp, a->vm); | ||
274 | fpst = fpstatus_ptr(FPST_FPCR); | ||
275 | gen_helper_rintd_exact(tmp, tmp, fpst); | ||
276 | - neon_store_reg64(tmp, a->vd); | ||
277 | + vfp_store_reg64(tmp, a->vd); | ||
278 | tcg_temp_free_ptr(fpst); | ||
279 | tcg_temp_free_i64(tmp); | ||
280 | return true; | ||
281 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp(DisasContext *s, arg_VCVT_sp *a) | ||
282 | vd = tcg_temp_new_i64(); | ||
283 | vfp_load_reg32(vm, a->vm); | ||
284 | gen_helper_vfp_fcvtds(vd, vm, cpu_env); | ||
285 | - neon_store_reg64(vd, a->vd); | ||
286 | + vfp_store_reg64(vd, a->vd); | ||
287 | tcg_temp_free_i32(vm); | ||
288 | tcg_temp_free_i64(vd); | ||
289 | return true; | ||
290 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp(DisasContext *s, arg_VCVT_dp *a) | ||
291 | |||
292 | vd = tcg_temp_new_i32(); | ||
293 | vm = tcg_temp_new_i64(); | ||
294 | - neon_load_reg64(vm, a->vm); | ||
295 | + vfp_load_reg64(vm, a->vm); | ||
296 | gen_helper_vfp_fcvtsd(vd, vm, cpu_env); | ||
297 | vfp_store_reg32(vd, a->vd); | ||
298 | tcg_temp_free_i32(vd); | ||
299 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_dp(DisasContext *s, arg_VCVT_int_dp *a) | ||
300 | /* u32 -> f64 */ | ||
301 | gen_helper_vfp_uitod(vd, vm, fpst); | ||
302 | } | ||
303 | - neon_store_reg64(vd, a->vd); | ||
304 | + vfp_store_reg64(vd, a->vd); | ||
305 | tcg_temp_free_i32(vm); | ||
306 | tcg_temp_free_i64(vd); | ||
307 | tcg_temp_free_ptr(fpst); | ||
308 | @@ -XXX,XX +XXX,XX @@ static bool trans_VJCVT(DisasContext *s, arg_VJCVT *a) | ||
309 | |||
310 | vm = tcg_temp_new_i64(); | ||
311 | vd = tcg_temp_new_i32(); | ||
312 | - neon_load_reg64(vm, a->vm); | ||
313 | + vfp_load_reg64(vm, a->vm); | ||
314 | gen_helper_vjcvt(vd, vm, cpu_env); | ||
315 | vfp_store_reg32(vd, a->vd); | ||
316 | tcg_temp_free_i64(vm); | ||
317 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_dp(DisasContext *s, arg_VCVT_fix_dp *a) | ||
318 | frac_bits = (a->opc & 1) ? (32 - a->imm) : (16 - a->imm); | ||
319 | |||
320 | vd = tcg_temp_new_i64(); | ||
321 | - neon_load_reg64(vd, a->vd); | ||
322 | + vfp_load_reg64(vd, a->vd); | ||
323 | |||
324 | fpst = fpstatus_ptr(FPST_FPCR); | ||
325 | shift = tcg_const_i32(frac_bits); | ||
326 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_dp(DisasContext *s, arg_VCVT_fix_dp *a) | ||
327 | g_assert_not_reached(); | ||
328 | } | ||
329 | |||
330 | - neon_store_reg64(vd, a->vd); | ||
331 | + vfp_store_reg64(vd, a->vd); | ||
332 | tcg_temp_free_i64(vd); | ||
333 | tcg_temp_free_i32(shift); | ||
334 | tcg_temp_free_ptr(fpst); | ||
335 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp_int(DisasContext *s, arg_VCVT_dp_int *a) | ||
336 | fpst = fpstatus_ptr(FPST_FPCR); | ||
337 | vm = tcg_temp_new_i64(); | ||
338 | vd = tcg_temp_new_i32(); | ||
339 | - neon_load_reg64(vm, a->vm); | ||
340 | + vfp_load_reg64(vm, a->vm); | ||
341 | |||
342 | if (a->s) { | ||
343 | if (a->rz) { | ||
344 | -- | 93 | -- |
345 | 2.20.1 | 94 | 2.25.1 |
346 | |||
347 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | For FEAT_EVT, the HCR_EL2.TTLBIS bit allows trapping on EL1 use of | ||
2 | TLB maintenance instructions that operate on the inner shareable | ||
3 | domain: | ||
1 | 4 | ||
5 | AArch64: | ||
6 | TLBI VMALLE1IS, TLBI VAE1IS, TLBI ASIDE1IS, TLBI VAAE1IS, | ||
7 | TLBI VALE1IS, TLBI VAALE1IS, TLBI RVAE1IS, TLBI RVAAE1IS, | ||
8 | TLBI RVALE1IS, and TLBI RVAALE1IS. | ||
9 | |||
10 | AArch32: | ||
11 | TLBIALLIS, TLBIMVAIS, TLBIASIDIS, TLBIMVAAIS, TLBIMVALIS, | ||
12 | and TLBIMVAALIS. | ||
13 | |||
14 | Add the trapping support. | ||
15 | |||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | --- | ||
19 | target/arm/helper.c | 43 +++++++++++++++++++++++++++---------------- | ||
20 | 1 file changed, 27 insertions(+), 16 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/helper.c | ||
25 | +++ b/target/arm/helper.c | ||
26 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_ttlb(CPUARMState *env, const ARMCPRegInfo *ri, | ||
27 | return CP_ACCESS_OK; | ||
28 | } | ||
29 | |||
30 | +/* Check for traps from EL1 due to HCR_EL2.TTLB or TTLBIS. */ | ||
31 | +static CPAccessResult access_ttlbis(CPUARMState *env, const ARMCPRegInfo *ri, | ||
32 | + bool isread) | ||
33 | +{ | ||
34 | + if (arm_current_el(env) == 1 && | ||
35 | + (arm_hcr_el2_eff(env) & (HCR_TTLB | HCR_TTLBIS))) { | ||
36 | + return CP_ACCESS_TRAP_EL2; | ||
37 | + } | ||
38 | + return CP_ACCESS_OK; | ||
39 | +} | ||
40 | + | ||
41 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
42 | { | ||
43 | ARMCPU *cpu = env_archcpu(env); | ||
44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
45 | static const ARMCPRegInfo v7mp_cp_reginfo[] = { | ||
46 | /* 32 bit TLB invalidates, Inner Shareable */ | ||
47 | { .name = "TLBIALLIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | ||
48 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
49 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
50 | .writefn = tlbiall_is_write }, | ||
51 | { .name = "TLBIMVAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | ||
52 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
53 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
54 | .writefn = tlbimva_is_write }, | ||
55 | { .name = "TLBIASIDIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | ||
56 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
57 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
58 | .writefn = tlbiasid_is_write }, | ||
59 | { .name = "TLBIMVAAIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | ||
60 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
61 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
62 | .writefn = tlbimvaa_is_write }, | ||
63 | }; | ||
64 | |||
65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
66 | /* TLBI operations */ | ||
67 | { .name = "TLBI_VMALLE1IS", .state = ARM_CP_STATE_AA64, | ||
68 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 0, | ||
69 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
70 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
71 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
72 | { .name = "TLBI_VAE1IS", .state = ARM_CP_STATE_AA64, | ||
73 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 1, | ||
74 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
75 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
76 | .writefn = tlbi_aa64_vae1is_write }, | ||
77 | { .name = "TLBI_ASIDE1IS", .state = ARM_CP_STATE_AA64, | ||
78 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 2, | ||
79 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
80 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
81 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
82 | { .name = "TLBI_VAAE1IS", .state = ARM_CP_STATE_AA64, | ||
83 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 3, | ||
84 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
85 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
86 | .writefn = tlbi_aa64_vae1is_write }, | ||
87 | { .name = "TLBI_VALE1IS", .state = ARM_CP_STATE_AA64, | ||
88 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | ||
89 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
90 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
91 | .writefn = tlbi_aa64_vae1is_write }, | ||
92 | { .name = "TLBI_VAALE1IS", .state = ARM_CP_STATE_AA64, | ||
93 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | ||
94 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
95 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
96 | .writefn = tlbi_aa64_vae1is_write }, | ||
97 | { .name = "TLBI_VMALLE1", .state = ARM_CP_STATE_AA64, | ||
98 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 0, | ||
99 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
100 | #endif | ||
101 | /* TLB invalidate last level of translation table walk */ | ||
102 | { .name = "TLBIMVALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 5, | ||
103 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
104 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
105 | .writefn = tlbimva_is_write }, | ||
106 | { .name = "TLBIMVAALIS", .cp = 15, .opc1 = 0, .crn = 8, .crm = 3, .opc2 = 7, | ||
107 | - .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
108 | + .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlbis, | ||
109 | .writefn = tlbimvaa_is_write }, | ||
110 | { .name = "TLBIMVAL", .cp = 15, .opc1 = 0, .crn = 8, .crm = 7, .opc2 = 5, | ||
111 | .type = ARM_CP_NO_RAW, .access = PL1_W, .accessfn = access_ttlb, | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pauth_reginfo[] = { | ||
113 | static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
114 | { .name = "TLBI_RVAE1IS", .state = ARM_CP_STATE_AA64, | ||
115 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 1, | ||
116 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
117 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
118 | .writefn = tlbi_aa64_rvae1is_write }, | ||
119 | { .name = "TLBI_RVAAE1IS", .state = ARM_CP_STATE_AA64, | ||
120 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 3, | ||
121 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
122 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
123 | .writefn = tlbi_aa64_rvae1is_write }, | ||
124 | { .name = "TLBI_RVALE1IS", .state = ARM_CP_STATE_AA64, | ||
125 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 5, | ||
126 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
127 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
128 | .writefn = tlbi_aa64_rvae1is_write }, | ||
129 | { .name = "TLBI_RVAALE1IS", .state = ARM_CP_STATE_AA64, | ||
130 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 2, .opc2 = 7, | ||
131 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
132 | + .access = PL1_W, .accessfn = access_ttlbis, .type = ARM_CP_NO_RAW, | ||
133 | .writefn = tlbi_aa64_rvae1is_write }, | ||
134 | { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64, | ||
135 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, | ||
136 | -- | ||
137 | 2.25.1 | diff view generated by jsdifflib |
1 | Sphinx 3.2 is pickier than earlier versions about the option:: markup, | 1 | For FEAT_EVT, the HCR_EL2.TTLBOS bit allows trapping on EL1 |
---|---|---|---|
2 | and complains about our usage in qemu-option-trace.rst: | 2 | use of TLB maintenance instructions that operate on the |
3 | outer shareable domain: | ||
3 | 4 | ||
4 | ../../docs/qemu-option-trace.rst.inc:4:Malformed option description | 5 | TLBI VMALLE1OS, TLBI VAE1OS, TLBI ASIDE1OS,TLBI VAAE1OS, |
5 | '[enable=]PATTERN', should look like "opt", "-opt args", "--opt args", | 6 | TLBI VALE1OS, TLBI VAALE1OS, TLBI RVAE1OS, TLBI RVAAE1OS, |
6 | "/opt args" or "+opt args" | 7 | TLBI RVALE1OS, and TLBI RVAALE1OS. |
7 | 8 | ||
8 | In this file, we're really trying to document the different parts of | 9 | (There are no AArch32 outer-shareable TLB maintenance ops.) |
9 | the top-level --trace option, which qemu-nbd.rst and qemu-img.rst | ||
10 | have already introduced with an option:: markup. So it's not right | ||
11 | to use option:: here anyway. Switch to a different markup | ||
12 | (definition lists) which gives about the same formatted output. | ||
13 | 10 | ||
14 | (Unlike option::, this markup doesn't produce index entries; but | 11 | Implement the trapping. |
15 | at the moment we don't do anything much with indexes anyway, and | ||
16 | in any case I think it doesn't make much sense to have individual | ||
17 | index entries for the sub-parts of the --trace option.) | ||
18 | 12 | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> | 14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
21 | Tested-by: Stefan Hajnoczi <stefanha@redhat.com> | ||
22 | Message-id: 20201030174700.7204-3-peter.maydell@linaro.org | ||
23 | --- | 15 | --- |
24 | docs/qemu-option-trace.rst.inc | 6 +++--- | 16 | target/arm/helper.c | 33 +++++++++++++++++++++++---------- |
25 | 1 file changed, 3 insertions(+), 3 deletions(-) | 17 | 1 file changed, 23 insertions(+), 10 deletions(-) |
26 | 18 | ||
27 | diff --git a/docs/qemu-option-trace.rst.inc b/docs/qemu-option-trace.rst.inc | 19 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
28 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/docs/qemu-option-trace.rst.inc | 21 | --- a/target/arm/helper.c |
30 | +++ b/docs/qemu-option-trace.rst.inc | 22 | +++ b/target/arm/helper.c |
31 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_ttlbis(CPUARMState *env, const ARMCPRegInfo *ri, |
32 | 24 | return CP_ACCESS_OK; | |
33 | Specify tracing options. | 25 | } |
34 | 26 | ||
35 | -.. option:: [enable=]PATTERN | 27 | +#ifdef TARGET_AARCH64 |
36 | +``[enable=]PATTERN`` | 28 | +/* Check for traps from EL1 due to HCR_EL2.TTLB or TTLBOS. */ |
37 | 29 | +static CPAccessResult access_ttlbos(CPUARMState *env, const ARMCPRegInfo *ri, | |
38 | Immediately enable events matching *PATTERN* | 30 | + bool isread) |
39 | (either event name or a globbing pattern). This option is only | 31 | +{ |
40 | @@ -XXX,XX +XXX,XX @@ Specify tracing options. | 32 | + if (arm_current_el(env) == 1 && |
41 | 33 | + (arm_hcr_el2_eff(env) & (HCR_TTLB | HCR_TTLBOS))) { | |
42 | Use :option:`-trace help` to print a list of names of trace points. | 34 | + return CP_ACCESS_TRAP_EL2; |
43 | 35 | + } | |
44 | -.. option:: events=FILE | 36 | + return CP_ACCESS_OK; |
45 | +``events=FILE`` | 37 | +} |
46 | 38 | +#endif | |
47 | Immediately enable events listed in *FILE*. | 39 | + |
48 | The file must contain one event name (as listed in the ``trace-events-all`` | 40 | static void dacr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) |
49 | @@ -XXX,XX +XXX,XX @@ Specify tracing options. | 41 | { |
50 | available if QEMU has been compiled with the ``simple``, ``log`` or | 42 | ARMCPU *cpu = env_archcpu(env); |
51 | ``ftrace`` tracing backend. | 43 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { |
52 | 44 | .writefn = tlbi_aa64_rvae1is_write }, | |
53 | -.. option:: file=FILE | 45 | { .name = "TLBI_RVAE1OS", .state = ARM_CP_STATE_AA64, |
54 | +``file=FILE`` | 46 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 1, |
55 | 47 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | |
56 | Log output traces to *FILE*. | 48 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, |
57 | This option is only available if QEMU has been compiled with | 49 | .writefn = tlbi_aa64_rvae1is_write }, |
50 | { .name = "TLBI_RVAAE1OS", .state = ARM_CP_STATE_AA64, | ||
51 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 3, | ||
52 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
53 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
54 | .writefn = tlbi_aa64_rvae1is_write }, | ||
55 | { .name = "TLBI_RVALE1OS", .state = ARM_CP_STATE_AA64, | ||
56 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 5, | ||
57 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
58 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
59 | .writefn = tlbi_aa64_rvae1is_write }, | ||
60 | { .name = "TLBI_RVAALE1OS", .state = ARM_CP_STATE_AA64, | ||
61 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 5, .opc2 = 7, | ||
62 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
63 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
64 | .writefn = tlbi_aa64_rvae1is_write }, | ||
65 | { .name = "TLBI_RVAE1", .state = ARM_CP_STATE_AA64, | ||
66 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 6, .opc2 = 1, | ||
67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo tlbirange_reginfo[] = { | ||
68 | static const ARMCPRegInfo tlbios_reginfo[] = { | ||
69 | { .name = "TLBI_VMALLE1OS", .state = ARM_CP_STATE_AA64, | ||
70 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 0, | ||
71 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
72 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
73 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
74 | { .name = "TLBI_VAE1OS", .state = ARM_CP_STATE_AA64, | ||
75 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 1, | ||
76 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
77 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
78 | .writefn = tlbi_aa64_vae1is_write }, | ||
79 | { .name = "TLBI_ASIDE1OS", .state = ARM_CP_STATE_AA64, | ||
80 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 2, | ||
81 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
82 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
83 | .writefn = tlbi_aa64_vmalle1is_write }, | ||
84 | { .name = "TLBI_VAAE1OS", .state = ARM_CP_STATE_AA64, | ||
85 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 3, | ||
86 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
87 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
88 | .writefn = tlbi_aa64_vae1is_write }, | ||
89 | { .name = "TLBI_VALE1OS", .state = ARM_CP_STATE_AA64, | ||
90 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 5, | ||
91 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
92 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
93 | .writefn = tlbi_aa64_vae1is_write }, | ||
94 | { .name = "TLBI_VAALE1OS", .state = ARM_CP_STATE_AA64, | ||
95 | .opc0 = 1, .opc1 = 0, .crn = 8, .crm = 1, .opc2 = 7, | ||
96 | - .access = PL1_W, .accessfn = access_ttlb, .type = ARM_CP_NO_RAW, | ||
97 | + .access = PL1_W, .accessfn = access_ttlbos, .type = ARM_CP_NO_RAW, | ||
98 | .writefn = tlbi_aa64_vae1is_write }, | ||
99 | { .name = "TLBI_ALLE2OS", .state = ARM_CP_STATE_AA64, | ||
100 | .opc0 = 1, .opc1 = 4, .crn = 8, .crm = 1, .opc2 = 0, | ||
58 | -- | 101 | -- |
59 | 2.20.1 | 102 | 2.25.1 |
60 | |||
61 | diff view generated by jsdifflib |
1 | From: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | 1 | For FEAT_EVT, the HCR_EL2.TICAB bit allows trapping of the ICIALLUIS |
---|---|---|---|
2 | and IC IALLUIS cache maintenance instructions. | ||
2 | 3 | ||
3 | Secure mode is not exempted from checking SCR_EL3.TLOR, and in the | 4 | The HCR_EL2.TOCU bit traps all the other cache maintenance |
4 | future HCR_EL2.TLOR when S-EL2 is enabled. | 5 | instructions that operate to the point of unification: |
6 | AArch64 IC IVAU, IC IALLU, DC CVAU | ||
7 | AArch32 ICIMVAU, ICIALLU, DCCMVAU | ||
5 | 8 | ||
6 | Signed-off-by: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | 9 | The two trap bits between them cover all of the cache maintenance |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | instructions which must also check the HCR_TPU flag. Turn the old |
11 | aa64_cacheop_pou_access() function into a helper function which takes | ||
12 | the set of HCR_EL2 flags to check as an argument, and call it from | ||
13 | new access_ticab() and access_tocu() functions as appropriate for | ||
14 | each cache op. | ||
15 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | --- | 18 | --- |
10 | target/arm/helper.c | 19 +++++-------------- | 19 | target/arm/helper.c | 36 +++++++++++++++++++++++------------- |
11 | 1 file changed, 5 insertions(+), 14 deletions(-) | 20 | 1 file changed, 23 insertions(+), 13 deletions(-) |
12 | 21 | ||
13 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 22 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.c | 24 | --- a/target/arm/helper.c |
16 | +++ b/target/arm/helper.c | 25 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | 26 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_poc_access(CPUARMState *env, |
18 | #endif | ||
19 | |||
20 | /* Shared logic between LORID and the rest of the LOR* registers. | ||
21 | - * Secure state has already been delt with. | ||
22 | + * Secure state exclusion has already been dealt with. | ||
23 | */ | ||
24 | -static CPAccessResult access_lor_ns(CPUARMState *env) | ||
25 | +static CPAccessResult access_lor_ns(CPUARMState *env, | ||
26 | + const ARMCPRegInfo *ri, bool isread) | ||
27 | { | ||
28 | int el = arm_current_el(env); | ||
29 | |||
30 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_lor_ns(CPUARMState *env) | ||
31 | return CP_ACCESS_OK; | 27 | return CP_ACCESS_OK; |
32 | } | 28 | } |
33 | 29 | ||
34 | -static CPAccessResult access_lorid(CPUARMState *env, const ARMCPRegInfo *ri, | 30 | -static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, |
35 | - bool isread) | 31 | - const ARMCPRegInfo *ri, |
36 | -{ | 32 | - bool isread) |
37 | - if (arm_is_secure_below_el3(env)) { | 33 | +static CPAccessResult do_cacheop_pou_access(CPUARMState *env, uint64_t hcrflags) |
38 | - /* Access ok in secure mode. */ | ||
39 | - return CP_ACCESS_OK; | ||
40 | - } | ||
41 | - return access_lor_ns(env); | ||
42 | -} | ||
43 | - | ||
44 | static CPAccessResult access_lor_other(CPUARMState *env, | ||
45 | const ARMCPRegInfo *ri, bool isread) | ||
46 | { | 34 | { |
47 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_lor_other(CPUARMState *env, | 35 | /* Cache invalidate/clean to Point of Unification... */ |
48 | /* Access denied in secure mode. */ | 36 | switch (arm_current_el(env)) { |
49 | return CP_ACCESS_TRAP; | 37 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, |
50 | } | 38 | } |
51 | - return access_lor_ns(env); | 39 | /* fall through */ |
52 | + return access_lor_ns(env, ri, isread); | 40 | case 1: |
41 | - /* ... EL1 must trap to EL2 if HCR_EL2.TPU is set. */ | ||
42 | - if (arm_hcr_el2_eff(env) & HCR_TPU) { | ||
43 | + /* ... EL1 must trap to EL2 if relevant HCR_EL2 flags are set. */ | ||
44 | + if (arm_hcr_el2_eff(env) & hcrflags) { | ||
45 | return CP_ACCESS_TRAP_EL2; | ||
46 | } | ||
47 | break; | ||
48 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult aa64_cacheop_pou_access(CPUARMState *env, | ||
49 | return CP_ACCESS_OK; | ||
53 | } | 50 | } |
54 | 51 | ||
55 | /* | 52 | +static CPAccessResult access_ticab(CPUARMState *env, const ARMCPRegInfo *ri, |
56 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo lor_reginfo[] = { | 53 | + bool isread) |
57 | .type = ARM_CP_CONST, .resetvalue = 0 }, | 54 | +{ |
58 | { .name = "LORID_EL1", .state = ARM_CP_STATE_AA64, | 55 | + return do_cacheop_pou_access(env, HCR_TICAB | HCR_TPU); |
59 | .opc0 = 3, .opc1 = 0, .crn = 10, .crm = 4, .opc2 = 7, | 56 | +} |
60 | - .access = PL1_R, .accessfn = access_lorid, | 57 | + |
61 | + .access = PL1_R, .accessfn = access_lor_ns, | 58 | +static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri, |
62 | .type = ARM_CP_CONST, .resetvalue = 0 }, | 59 | + bool isread) |
63 | REGINFO_SENTINEL | 60 | +{ |
64 | }; | 61 | + return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU); |
62 | +} | ||
63 | + | ||
64 | /* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
65 | * Page D4-1736 (DDI0487A.b) | ||
66 | */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
68 | { .name = "IC_IALLUIS", .state = ARM_CP_STATE_AA64, | ||
69 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | ||
70 | .access = PL1_W, .type = ARM_CP_NOP, | ||
71 | - .accessfn = aa64_cacheop_pou_access }, | ||
72 | + .accessfn = access_ticab }, | ||
73 | { .name = "IC_IALLU", .state = ARM_CP_STATE_AA64, | ||
74 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, | ||
75 | .access = PL1_W, .type = ARM_CP_NOP, | ||
76 | - .accessfn = aa64_cacheop_pou_access }, | ||
77 | + .accessfn = access_tocu }, | ||
78 | { .name = "IC_IVAU", .state = ARM_CP_STATE_AA64, | ||
79 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 5, .opc2 = 1, | ||
80 | .access = PL0_W, .type = ARM_CP_NOP, | ||
81 | - .accessfn = aa64_cacheop_pou_access }, | ||
82 | + .accessfn = access_tocu }, | ||
83 | { .name = "DC_IVAC", .state = ARM_CP_STATE_AA64, | ||
84 | .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 1, | ||
85 | .access = PL1_W, .accessfn = aa64_cacheop_poc_access, | ||
86 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
87 | { .name = "DC_CVAU", .state = ARM_CP_STATE_AA64, | ||
88 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 11, .opc2 = 1, | ||
89 | .access = PL0_W, .type = ARM_CP_NOP, | ||
90 | - .accessfn = aa64_cacheop_pou_access }, | ||
91 | + .accessfn = access_tocu }, | ||
92 | { .name = "DC_CIVAC", .state = ARM_CP_STATE_AA64, | ||
93 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 1, | ||
94 | .access = PL0_W, .type = ARM_CP_NOP, | ||
95 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
96 | .writefn = tlbiipas2is_hyp_write }, | ||
97 | /* 32 bit cache operations */ | ||
98 | { .name = "ICIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 0, | ||
99 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
100 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_ticab }, | ||
101 | { .name = "BPIALLUIS", .cp = 15, .opc1 = 0, .crn = 7, .crm = 1, .opc2 = 6, | ||
102 | .type = ARM_CP_NOP, .access = PL1_W }, | ||
103 | { .name = "ICIALLU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 0, | ||
104 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
105 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | ||
106 | { .name = "ICIMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 1, | ||
107 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
108 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | ||
109 | { .name = "BPIALL", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 6, | ||
110 | .type = ARM_CP_NOP, .access = PL1_W }, | ||
111 | { .name = "BPIMVA", .cp = 15, .opc1 = 0, .crn = 7, .crm = 5, .opc2 = 7, | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
113 | { .name = "DCCSW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 2, | ||
114 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, | ||
115 | { .name = "DCCMVAU", .cp = 15, .opc1 = 0, .crn = 7, .crm = 11, .opc2 = 1, | ||
116 | - .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_pou_access }, | ||
117 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tocu }, | ||
118 | { .name = "DCCIMVAC", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 1, | ||
119 | .type = ARM_CP_NOP, .access = PL1_W, .accessfn = aa64_cacheop_poc_access }, | ||
120 | { .name = "DCCISW", .cp = 15, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 2, | ||
65 | -- | 121 | -- |
66 | 2.20.1 | 122 | 2.25.1 |
67 | |||
68 | diff view generated by jsdifflib |
1 | In the neon_padd/pmax/pmin helpers for float16, a cut-and-paste error | 1 | For FEAT_EVT, the HCR_EL2.TID4 trap allows trapping of the cache ID |
---|---|---|---|
2 | meant we were using the H4() address swizzler macro rather than the | 2 | registers CCSIDR_EL1, CCSIDR2_EL1, CLIDR_EL1 and CSSELR_EL1 (and |
3 | H2() which is required for 2-byte data. This had no effect on | 3 | their AArch32 equivalents). This is a subset of the registers |
4 | little-endian hosts but meant we put the result data into the | 4 | trapped by HCR_EL2.TID2, which includes all of these and also the |
5 | destination Dreg in the wrong order on big-endian hosts. | 5 | CTR_EL0 register. |
6 | |||
7 | Our implementation already uses a separate access function for | ||
8 | CTR_EL0 (ctr_el0_access()), so all of the registers currently using | ||
9 | access_aa64_tid2() should also be checking TID4. Make that function | ||
10 | check both TID2 and TID4, and rename it appropriately. | ||
6 | 11 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 20201028191712.4910-2-peter.maydell@linaro.org | ||
11 | --- | 14 | --- |
12 | target/arm/vec_helper.c | 8 ++++---- | 15 | target/arm/helper.c | 17 +++++++++-------- |
13 | 1 file changed, 4 insertions(+), 4 deletions(-) | 16 | 1 file changed, 9 insertions(+), 8 deletions(-) |
14 | 17 | ||
15 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 18 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/vec_helper.c | 20 | --- a/target/arm/helper.c |
18 | +++ b/target/arm/vec_helper.c | 21 | +++ b/target/arm/helper.c |
19 | @@ -XXX,XX +XXX,XX @@ DO_ABA(gvec_uaba_d, uint64_t) | 22 | @@ -XXX,XX +XXX,XX @@ static void scr_reset(CPUARMState *env, const ARMCPRegInfo *ri) |
20 | r2 = float16_##OP(m[H2(0)], m[H2(1)], fpst); \ | 23 | scr_write(env, ri, 0); |
21 | r3 = float16_##OP(m[H2(2)], m[H2(3)], fpst); \ | 24 | } |
22 | \ | 25 | |
23 | - d[H4(0)] = r0; \ | 26 | -static CPAccessResult access_aa64_tid2(CPUARMState *env, |
24 | - d[H4(1)] = r1; \ | 27 | - const ARMCPRegInfo *ri, |
25 | - d[H4(2)] = r2; \ | 28 | - bool isread) |
26 | - d[H4(3)] = r3; \ | 29 | +static CPAccessResult access_tid4(CPUARMState *env, |
27 | + d[H2(0)] = r0; \ | 30 | + const ARMCPRegInfo *ri, |
28 | + d[H2(1)] = r1; \ | 31 | + bool isread) |
29 | + d[H2(2)] = r2; \ | 32 | { |
30 | + d[H2(3)] = r3; \ | 33 | - if (arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_TID2)) { |
34 | + if (arm_current_el(env) == 1 && | ||
35 | + (arm_hcr_el2_eff(env) & (HCR_TID2 | HCR_TID4))) { | ||
36 | return CP_ACCESS_TRAP_EL2; | ||
31 | } | 37 | } |
32 | 38 | ||
33 | DO_NEON_PAIRWISE(neon_padd, add) | 39 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { |
40 | { .name = "CCSIDR", .state = ARM_CP_STATE_BOTH, | ||
41 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 0, | ||
42 | .access = PL1_R, | ||
43 | - .accessfn = access_aa64_tid2, | ||
44 | + .accessfn = access_tid4, | ||
45 | .readfn = ccsidr_read, .type = ARM_CP_NO_RAW }, | ||
46 | { .name = "CSSELR", .state = ARM_CP_STATE_BOTH, | ||
47 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 2, .opc2 = 0, | ||
48 | .access = PL1_RW, | ||
49 | - .accessfn = access_aa64_tid2, | ||
50 | + .accessfn = access_tid4, | ||
51 | .writefn = csselr_write, .resetvalue = 0, | ||
52 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), | ||
53 | offsetof(CPUARMState, cp15.csselr_ns) } }, | ||
54 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo ccsidr2_reginfo[] = { | ||
55 | { .name = "CCSIDR2", .state = ARM_CP_STATE_BOTH, | ||
56 | .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 2, | ||
57 | .access = PL1_R, | ||
58 | - .accessfn = access_aa64_tid2, | ||
59 | + .accessfn = access_tid4, | ||
60 | .readfn = ccsidr2_read, .type = ARM_CP_NO_RAW }, | ||
61 | }; | ||
62 | |||
63 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
64 | .name = "CLIDR", .state = ARM_CP_STATE_BOTH, | ||
65 | .opc0 = 3, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = 1, | ||
66 | .access = PL1_R, .type = ARM_CP_CONST, | ||
67 | - .accessfn = access_aa64_tid2, | ||
68 | + .accessfn = access_tid4, | ||
69 | .resetvalue = cpu->clidr | ||
70 | }; | ||
71 | define_one_arm_cp_reg(cpu, &clidr); | ||
34 | -- | 72 | -- |
35 | 2.20.1 | 73 | 2.25.1 |
36 | |||
37 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Update the ID registers for TCG's '-cpu max' to report the | ||
2 | FEAT_EVT Enhanced Virtualization Traps support. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | --- | ||
7 | docs/system/arm/emulation.rst | 1 + | ||
8 | target/arm/cpu64.c | 1 + | ||
9 | target/arm/cpu_tcg.c | 1 + | ||
10 | 3 files changed, 3 insertions(+) | ||
11 | |||
12 | diff --git a/docs/system/arm/emulation.rst b/docs/system/arm/emulation.rst | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/docs/system/arm/emulation.rst | ||
15 | +++ b/docs/system/arm/emulation.rst | ||
16 | @@ -XXX,XX +XXX,XX @@ the following architecture extensions: | ||
17 | - FEAT_DoubleFault (Double Fault Extension) | ||
18 | - FEAT_E0PD (Preventing EL0 access to halves of address maps) | ||
19 | - FEAT_ETS (Enhanced Translation Synchronization) | ||
20 | +- FEAT_EVT (Enhanced Virtualization Traps) | ||
21 | - FEAT_FCMA (Floating-point complex number instructions) | ||
22 | - FEAT_FHM (Floating-point half-precision multiplication instructions) | ||
23 | - FEAT_FP16 (Half-precision floating-point data processing) | ||
24 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/cpu64.c | ||
27 | +++ b/target/arm/cpu64.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
29 | t = FIELD_DP64(t, ID_AA64MMFR2, FWB, 1); /* FEAT_S2FWB */ | ||
30 | t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1); /* FEAT_TTL */ | ||
31 | t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2); /* FEAT_BBM at level 2 */ | ||
32 | + t = FIELD_DP64(t, ID_AA64MMFR2, EVT, 2); /* FEAT_EVT */ | ||
33 | t = FIELD_DP64(t, ID_AA64MMFR2, E0PD, 1); /* FEAT_E0PD */ | ||
34 | cpu->isar.id_aa64mmfr2 = t; | ||
35 | |||
36 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/cpu_tcg.c | ||
39 | +++ b/target/arm/cpu_tcg.c | ||
40 | @@ -XXX,XX +XXX,XX @@ void aa32_max_features(ARMCPU *cpu) | ||
41 | t = FIELD_DP32(t, ID_MMFR4, AC2, 1); /* ACTLR2, HACTLR2 */ | ||
42 | t = FIELD_DP32(t, ID_MMFR4, CNP, 1); /* FEAT_TTCNP */ | ||
43 | t = FIELD_DP32(t, ID_MMFR4, XNX, 1); /* FEAT_XNX */ | ||
44 | + t = FIELD_DP32(t, ID_MMFR4, EVT, 2); /* FEAT_EVT */ | ||
45 | cpu->isar.id_mmfr4 = t; | ||
46 | |||
47 | t = cpu->isar.id_mmfr5; | ||
48 | -- | ||
49 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the TYPE_ARM_SMMU device to 3-phase reset. The legacy method |
---|---|---|---|
2 | doesn't do anything that's invalid in the hold phase, so the | ||
3 | conversion is simple and not a behaviour change. | ||
2 | 4 | ||
3 | We can then use this to improve VMOV (scalar to gp) and | 5 | Note that we must convert this base class before we can convert the |
4 | VMOV (gp to scalar) so that we simply perform the memory | 6 | TYPE_ARM_SMMUV3 subclass -- transitional support in Resettable |
5 | operation that we wanted, rather than inserting or | 7 | handles "chain to parent class reset" when the base class is 3-phase |
6 | extracting from a 32-bit quantity. | 8 | and the subclass is still using legacy reset, but not the other way |
9 | around. | ||
7 | 10 | ||
8 | These were the last uses of neon_load/store_reg, so remove them. | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
15 | Message-id: 20221109161444.3397405-2-peter.maydell@linaro.org | ||
16 | --- | ||
17 | hw/arm/smmu-common.c | 7 ++++--- | ||
18 | 1 file changed, 4 insertions(+), 3 deletions(-) | ||
9 | 19 | ||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 20 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
11 | Message-id: 20201030022618.785675-7-richard.henderson@linaro.org | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/translate.c | 50 +++++++++++++----------- | ||
16 | target/arm/translate-vfp.c.inc | 71 +++++----------------------------- | ||
17 | 2 files changed, 37 insertions(+), 84 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/translate.c | 22 | --- a/hw/arm/smmu-common.c |
22 | +++ b/target/arm/translate.c | 23 | +++ b/hw/arm/smmu-common.c |
23 | @@ -XXX,XX +XXX,XX @@ static long neon_full_reg_offset(unsigned reg) | 24 | @@ -XXX,XX +XXX,XX @@ static void smmu_base_realize(DeviceState *dev, Error **errp) |
24 | * Return the offset of a 2**SIZE piece of a NEON register, at index ELE, | ||
25 | * where 0 is the least significant end of the register. | ||
26 | */ | ||
27 | -static long neon_element_offset(int reg, int element, MemOp size) | ||
28 | +static long neon_element_offset(int reg, int element, MemOp memop) | ||
29 | { | ||
30 | - int element_size = 1 << size; | ||
31 | + int element_size = 1 << (memop & MO_SIZE); | ||
32 | int ofs = element * element_size; | ||
33 | #ifdef HOST_WORDS_BIGENDIAN | ||
34 | /* | ||
35 | @@ -XXX,XX +XXX,XX @@ static long vfp_reg_offset(bool dp, unsigned reg) | ||
36 | } | 25 | } |
37 | } | 26 | } |
38 | 27 | ||
39 | -static TCGv_i32 neon_load_reg(int reg, int pass) | 28 | -static void smmu_base_reset(DeviceState *dev) |
40 | -{ | 29 | +static void smmu_base_reset_hold(Object *obj) |
41 | - TCGv_i32 tmp = tcg_temp_new_i32(); | ||
42 | - tcg_gen_ld_i32(tmp, cpu_env, neon_element_offset(reg, pass, MO_32)); | ||
43 | - return tmp; | ||
44 | -} | ||
45 | - | ||
46 | -static void neon_store_reg(int reg, int pass, TCGv_i32 var) | ||
47 | -{ | ||
48 | - tcg_gen_st_i32(var, cpu_env, neon_element_offset(reg, pass, MO_32)); | ||
49 | - tcg_temp_free_i32(var); | ||
50 | -} | ||
51 | - | ||
52 | static inline void neon_load_reg64(TCGv_i64 var, int reg) | ||
53 | { | 30 | { |
54 | tcg_gen_ld_i64(var, cpu_env, vfp_reg_offset(1, reg)); | 31 | - SMMUState *s = ARM_SMMU(dev); |
55 | @@ -XXX,XX +XXX,XX @@ static inline void neon_store_reg32(TCGv_i32 var, int reg) | 32 | + SMMUState *s = ARM_SMMU(obj); |
56 | tcg_gen_st_i32(var, cpu_env, vfp_reg_offset(false, reg)); | 33 | |
34 | g_hash_table_remove_all(s->configs); | ||
35 | g_hash_table_remove_all(s->iotlb); | ||
36 | @@ -XXX,XX +XXX,XX @@ static Property smmu_dev_properties[] = { | ||
37 | static void smmu_base_class_init(ObjectClass *klass, void *data) | ||
38 | { | ||
39 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
40 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
41 | SMMUBaseClass *sbc = ARM_SMMU_CLASS(klass); | ||
42 | |||
43 | device_class_set_props(dc, smmu_dev_properties); | ||
44 | device_class_set_parent_realize(dc, smmu_base_realize, | ||
45 | &sbc->parent_realize); | ||
46 | - dc->reset = smmu_base_reset; | ||
47 | + rc->phases.hold = smmu_base_reset_hold; | ||
57 | } | 48 | } |
58 | 49 | ||
59 | -static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp size) | 50 | static const TypeInfo smmu_base_info = { |
60 | +static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp memop) | ||
61 | { | ||
62 | - long off = neon_element_offset(reg, ele, size); | ||
63 | + long off = neon_element_offset(reg, ele, memop); | ||
64 | |||
65 | - switch (size) { | ||
66 | - case MO_32: | ||
67 | + switch (memop) { | ||
68 | + case MO_SB: | ||
69 | + tcg_gen_ld8s_i32(dest, cpu_env, off); | ||
70 | + break; | ||
71 | + case MO_UB: | ||
72 | + tcg_gen_ld8u_i32(dest, cpu_env, off); | ||
73 | + break; | ||
74 | + case MO_SW: | ||
75 | + tcg_gen_ld16s_i32(dest, cpu_env, off); | ||
76 | + break; | ||
77 | + case MO_UW: | ||
78 | + tcg_gen_ld16u_i32(dest, cpu_env, off); | ||
79 | + break; | ||
80 | + case MO_UL: | ||
81 | + case MO_SL: | ||
82 | tcg_gen_ld_i32(dest, cpu_env, off); | ||
83 | break; | ||
84 | default: | ||
85 | @@ -XXX,XX +XXX,XX @@ static void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp size) | ||
86 | } | ||
87 | } | ||
88 | |||
89 | -static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp size) | ||
90 | +static void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp memop) | ||
91 | { | ||
92 | - long off = neon_element_offset(reg, ele, size); | ||
93 | + long off = neon_element_offset(reg, ele, memop); | ||
94 | |||
95 | - switch (size) { | ||
96 | + switch (memop) { | ||
97 | + case MO_8: | ||
98 | + tcg_gen_st8_i32(src, cpu_env, off); | ||
99 | + break; | ||
100 | + case MO_16: | ||
101 | + tcg_gen_st16_i32(src, cpu_env, off); | ||
102 | + break; | ||
103 | case MO_32: | ||
104 | tcg_gen_st_i32(src, cpu_env, off); | ||
105 | break; | ||
106 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
107 | index XXXXXXX..XXXXXXX 100644 | ||
108 | --- a/target/arm/translate-vfp.c.inc | ||
109 | +++ b/target/arm/translate-vfp.c.inc | ||
110 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) | ||
111 | { | ||
112 | /* VMOV scalar to general purpose register */ | ||
113 | TCGv_i32 tmp; | ||
114 | - int pass; | ||
115 | - uint32_t offset; | ||
116 | |||
117 | - /* SIZE == 2 is a VFP instruction; otherwise NEON. */ | ||
118 | - if (a->size == 2 | ||
119 | + /* SIZE == MO_32 is a VFP instruction; otherwise NEON. */ | ||
120 | + if (a->size == MO_32 | ||
121 | ? !dc_isar_feature(aa32_fpsp_v2, s) | ||
122 | : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
123 | return false; | ||
124 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) | ||
125 | return false; | ||
126 | } | ||
127 | |||
128 | - offset = a->index << a->size; | ||
129 | - pass = extract32(offset, 2, 1); | ||
130 | - offset = extract32(offset, 0, 2) * 8; | ||
131 | - | ||
132 | if (!vfp_access_check(s)) { | ||
133 | return true; | ||
134 | } | ||
135 | |||
136 | - tmp = neon_load_reg(a->vn, pass); | ||
137 | - switch (a->size) { | ||
138 | - case 0: | ||
139 | - if (offset) { | ||
140 | - tcg_gen_shri_i32(tmp, tmp, offset); | ||
141 | - } | ||
142 | - if (a->u) { | ||
143 | - gen_uxtb(tmp); | ||
144 | - } else { | ||
145 | - gen_sxtb(tmp); | ||
146 | - } | ||
147 | - break; | ||
148 | - case 1: | ||
149 | - if (a->u) { | ||
150 | - if (offset) { | ||
151 | - tcg_gen_shri_i32(tmp, tmp, 16); | ||
152 | - } else { | ||
153 | - gen_uxth(tmp); | ||
154 | - } | ||
155 | - } else { | ||
156 | - if (offset) { | ||
157 | - tcg_gen_sari_i32(tmp, tmp, 16); | ||
158 | - } else { | ||
159 | - gen_sxth(tmp); | ||
160 | - } | ||
161 | - } | ||
162 | - break; | ||
163 | - case 2: | ||
164 | - break; | ||
165 | - } | ||
166 | + tmp = tcg_temp_new_i32(); | ||
167 | + read_neon_element32(tmp, a->vn, a->index, a->size | (a->u ? 0 : MO_SIGN)); | ||
168 | store_reg(s, a->rt, tmp); | ||
169 | |||
170 | return true; | ||
171 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_to_gp(DisasContext *s, arg_VMOV_to_gp *a) | ||
172 | static bool trans_VMOV_from_gp(DisasContext *s, arg_VMOV_from_gp *a) | ||
173 | { | ||
174 | /* VMOV general purpose register to scalar */ | ||
175 | - TCGv_i32 tmp, tmp2; | ||
176 | - int pass; | ||
177 | - uint32_t offset; | ||
178 | + TCGv_i32 tmp; | ||
179 | |||
180 | - /* SIZE == 2 is a VFP instruction; otherwise NEON. */ | ||
181 | - if (a->size == 2 | ||
182 | + /* SIZE == MO_32 is a VFP instruction; otherwise NEON. */ | ||
183 | + if (a->size == MO_32 | ||
184 | ? !dc_isar_feature(aa32_fpsp_v2, s) | ||
185 | : !arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
186 | return false; | ||
187 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_from_gp(DisasContext *s, arg_VMOV_from_gp *a) | ||
188 | return false; | ||
189 | } | ||
190 | |||
191 | - offset = a->index << a->size; | ||
192 | - pass = extract32(offset, 2, 1); | ||
193 | - offset = extract32(offset, 0, 2) * 8; | ||
194 | - | ||
195 | if (!vfp_access_check(s)) { | ||
196 | return true; | ||
197 | } | ||
198 | |||
199 | tmp = load_reg(s, a->rt); | ||
200 | - switch (a->size) { | ||
201 | - case 0: | ||
202 | - tmp2 = neon_load_reg(a->vn, pass); | ||
203 | - tcg_gen_deposit_i32(tmp, tmp2, tmp, offset, 8); | ||
204 | - tcg_temp_free_i32(tmp2); | ||
205 | - break; | ||
206 | - case 1: | ||
207 | - tmp2 = neon_load_reg(a->vn, pass); | ||
208 | - tcg_gen_deposit_i32(tmp, tmp2, tmp, offset, 16); | ||
209 | - tcg_temp_free_i32(tmp2); | ||
210 | - break; | ||
211 | - case 2: | ||
212 | - break; | ||
213 | - } | ||
214 | - neon_store_reg(a->vn, pass, tmp); | ||
215 | + write_neon_element32(tmp, a->vn, a->index, a->size); | ||
216 | + tcg_temp_free_i32(tmp); | ||
217 | |||
218 | return true; | ||
219 | } | ||
220 | -- | 51 | -- |
221 | 2.20.1 | 52 | 2.25.1 |
222 | 53 | ||
223 | 54 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | Convert the TYPE_ARM_SMMUV3 device to 3-phase reset. The legacy |
---|---|---|---|
2 | reset method doesn't do anything that's invalid in the hold phase, so | ||
3 | the conversion only requires changing it to a hold phase method, and | ||
4 | using the 3-phase versions of the "save the parent reset method and | ||
5 | chain to it" code. | ||
2 | 6 | ||
3 | Use the BIT_ULL() macro to ensure we use 64-bit arithmetic. | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | This fixes the following Coverity issue (OVERFLOW_BEFORE_WIDEN): | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20221109161444.3397405-3-peter.maydell@linaro.org | ||
12 | --- | ||
13 | include/hw/arm/smmuv3.h | 2 +- | ||
14 | hw/arm/smmuv3.c | 12 ++++++++---- | ||
15 | 2 files changed, 9 insertions(+), 5 deletions(-) | ||
5 | 16 | ||
6 | CID 1432363 (#1 of 1): Unintentional integer overflow: | 17 | diff --git a/include/hw/arm/smmuv3.h b/include/hw/arm/smmuv3.h |
7 | 18 | index XXXXXXX..XXXXXXX 100644 | |
8 | overflow_before_widen: | 19 | --- a/include/hw/arm/smmuv3.h |
9 | Potentially overflowing expression 1 << scale with type int | 20 | +++ b/include/hw/arm/smmuv3.h |
10 | (32 bits, signed) is evaluated using 32-bit arithmetic, and | 21 | @@ -XXX,XX +XXX,XX @@ struct SMMUv3Class { |
11 | then used in a context that expects an expression of type | 22 | /*< public >*/ |
12 | hwaddr (64 bits, unsigned). | 23 | |
13 | 24 | DeviceRealize parent_realize; | |
14 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 25 | - DeviceReset parent_reset; |
15 | Acked-by: Eric Auger <eric.auger@redhat.com> | 26 | + ResettablePhases parent_phases; |
16 | Message-id: 20201030144617.1535064-1-philmd@redhat.com | 27 | }; |
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 28 | |
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 29 | #define TYPE_ARM_SMMUV3 "arm-smmuv3" |
19 | --- | ||
20 | hw/arm/smmuv3.c | 3 ++- | ||
21 | 1 file changed, 2 insertions(+), 1 deletion(-) | ||
22 | |||
23 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | 30 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c |
24 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/hw/arm/smmuv3.c | 32 | --- a/hw/arm/smmuv3.c |
26 | +++ b/hw/arm/smmuv3.c | 33 | +++ b/hw/arm/smmuv3.c |
27 | @@ -XXX,XX +XXX,XX @@ | 34 | @@ -XXX,XX +XXX,XX @@ static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev) |
28 | */ | ||
29 | |||
30 | #include "qemu/osdep.h" | ||
31 | +#include "qemu/bitops.h" | ||
32 | #include "hw/irq.h" | ||
33 | #include "hw/sysbus.h" | ||
34 | #include "migration/vmstate.h" | ||
35 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) | ||
36 | scale = CMD_SCALE(cmd); | ||
37 | num = CMD_NUM(cmd); | ||
38 | ttl = CMD_TTL(cmd); | ||
39 | - num_pages = (num + 1) * (1 << (scale)); | ||
40 | + num_pages = (num + 1) * BIT_ULL(scale); | ||
41 | } | 35 | } |
42 | 36 | } | |
43 | if (type == SMMU_CMD_TLBI_NH_VA) { | 37 | |
38 | -static void smmu_reset(DeviceState *dev) | ||
39 | +static void smmu_reset_hold(Object *obj) | ||
40 | { | ||
41 | - SMMUv3State *s = ARM_SMMUV3(dev); | ||
42 | + SMMUv3State *s = ARM_SMMUV3(obj); | ||
43 | SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); | ||
44 | |||
45 | - c->parent_reset(dev); | ||
46 | + if (c->parent_phases.hold) { | ||
47 | + c->parent_phases.hold(obj); | ||
48 | + } | ||
49 | |||
50 | smmuv3_init_regs(s); | ||
51 | } | ||
52 | @@ -XXX,XX +XXX,XX @@ static void smmuv3_instance_init(Object *obj) | ||
53 | static void smmuv3_class_init(ObjectClass *klass, void *data) | ||
54 | { | ||
55 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
56 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
57 | SMMUv3Class *c = ARM_SMMUV3_CLASS(klass); | ||
58 | |||
59 | dc->vmsd = &vmstate_smmuv3; | ||
60 | - device_class_set_parent_reset(dc, smmu_reset, &c->parent_reset); | ||
61 | + resettable_class_set_parent_phases(rc, NULL, smmu_reset_hold, NULL, | ||
62 | + &c->parent_phases); | ||
63 | c->parent_realize = dc->realize; | ||
64 | dc->realize = smmu_realize; | ||
65 | } | ||
44 | -- | 66 | -- |
45 | 2.20.1 | 67 | 2.25.1 |
46 | 68 | ||
47 | 69 | diff view generated by jsdifflib |
1 | In gicv3_init_cpuif() we copy the ARMCPU gicv3_maintenance_interrupt | 1 | Convert the TYPE_ARM_GIC_COMMON device to 3-phase reset. This is a |
---|---|---|---|
2 | into the GICv3CPUState struct's maintenance_irq field. This will | 2 | simple no-behaviour-change conversion. |
3 | only work if the board happens to have already wired up the CPU | ||
4 | maintenance IRQ before the GIC was realized. Unfortunately this is | ||
5 | not the case for the 'virt' board, and so the value that gets copied | ||
6 | is NULL (since a qemu_irq is really a pointer to an IRQState struct | ||
7 | under the hood). The effect is that the CPU interface code never | ||
8 | actually raises the maintenance interrupt line. | ||
9 | 3 | ||
10 | Instead, since the GICv3CPUState has a pointer to the CPUState, make | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | the dereference at the point where we want to raise the interrupt, to | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | avoid an implicit requirement on board code to wire things up in a | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | particular order. | 7 | Message-id: 20221109161444.3397405-4-peter.maydell@linaro.org |
8 | --- | ||
9 | hw/intc/arm_gic_common.c | 7 ++++--- | ||
10 | 1 file changed, 4 insertions(+), 3 deletions(-) | ||
14 | 11 | ||
15 | Reported-by: Jose Martins <josemartins90@gmail.com> | 12 | diff --git a/hw/intc/arm_gic_common.c b/hw/intc/arm_gic_common.c |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Message-id: 20201009153904.28529-1-peter.maydell@linaro.org | ||
18 | Reviewed-by: Luc Michel <luc@lmichel.fr> | ||
19 | --- | ||
20 | include/hw/intc/arm_gicv3_common.h | 1 - | ||
21 | hw/intc/arm_gicv3_cpuif.c | 5 ++--- | ||
22 | 2 files changed, 2 insertions(+), 4 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/include/hw/intc/arm_gicv3_common.h | 14 | --- a/hw/intc/arm_gic_common.c |
27 | +++ b/include/hw/intc/arm_gicv3_common.h | 15 | +++ b/hw/intc/arm_gic_common.c |
28 | @@ -XXX,XX +XXX,XX @@ struct GICv3CPUState { | 16 | @@ -XXX,XX +XXX,XX @@ static inline void arm_gic_common_reset_irq_state(GICState *s, int first_cpu, |
29 | qemu_irq parent_fiq; | 17 | } |
30 | qemu_irq parent_virq; | ||
31 | qemu_irq parent_vfiq; | ||
32 | - qemu_irq maintenance_irq; | ||
33 | |||
34 | /* Redistributor */ | ||
35 | uint32_t level; /* Current IRQ level */ | ||
36 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
39 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static void gicv3_cpuif_virt_update(GICv3CPUState *cs) | ||
41 | int irqlevel = 0; | ||
42 | int fiqlevel = 0; | ||
43 | int maintlevel = 0; | ||
44 | + ARMCPU *cpu = ARM_CPU(cs->cpu); | ||
45 | |||
46 | idx = hppvi_index(cs); | ||
47 | trace_gicv3_cpuif_virt_update(gicv3_redist_affid(cs), idx); | ||
48 | @@ -XXX,XX +XXX,XX @@ static void gicv3_cpuif_virt_update(GICv3CPUState *cs) | ||
49 | |||
50 | qemu_set_irq(cs->parent_vfiq, fiqlevel); | ||
51 | qemu_set_irq(cs->parent_virq, irqlevel); | ||
52 | - qemu_set_irq(cs->maintenance_irq, maintlevel); | ||
53 | + qemu_set_irq(cpu->gicv3_maintenance_interrupt, maintlevel); | ||
54 | } | 18 | } |
55 | 19 | ||
56 | static uint64_t icv_ap_read(CPUARMState *env, const ARMCPRegInfo *ri) | 20 | -static void arm_gic_common_reset(DeviceState *dev) |
57 | @@ -XXX,XX +XXX,XX @@ void gicv3_init_cpuif(GICv3State *s) | 21 | +static void arm_gic_common_reset_hold(Object *obj) |
58 | && cpu->gic_num_lrs) { | 22 | { |
59 | int j; | 23 | - GICState *s = ARM_GIC_COMMON(dev); |
60 | 24 | + GICState *s = ARM_GIC_COMMON(obj); | |
61 | - cs->maintenance_irq = cpu->gicv3_maintenance_interrupt; | 25 | int i, j; |
62 | - | 26 | int resetprio; |
63 | cs->num_list_regs = cpu->gic_num_lrs; | 27 | |
64 | cs->vpribits = cpu->gic_vpribits; | 28 | @@ -XXX,XX +XXX,XX @@ static Property arm_gic_common_properties[] = { |
65 | cs->vprebits = cpu->gic_vprebits; | 29 | static void arm_gic_common_class_init(ObjectClass *klass, void *data) |
30 | { | ||
31 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
32 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
33 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass); | ||
34 | |||
35 | - dc->reset = arm_gic_common_reset; | ||
36 | + rc->phases.hold = arm_gic_common_reset_hold; | ||
37 | dc->realize = arm_gic_common_realize; | ||
38 | device_class_set_props(dc, arm_gic_common_properties); | ||
39 | dc->vmsd = &vmstate_gic; | ||
66 | -- | 40 | -- |
67 | 2.20.1 | 41 | 2.25.1 |
68 | 42 | ||
69 | 43 | diff view generated by jsdifflib |
1 | In arm_v7m_mmu_idx_for_secstate() we get the 'priv' level to pass to | 1 | Now we have converted TYPE_ARM_GIC_COMMON, we can convert the |
---|---|---|---|
2 | armv7m_mmu_idx_for_secstate_and_priv() by calling arm_current_el(). | 2 | TYPE_ARM_GIC_KVM subclass to 3-phase reset. |
3 | This is incorrect when the security state being queried is not the | ||
4 | current one, because arm_current_el() uses the current security state | ||
5 | to determine which of the banked CONTROL.nPRIV bits to look at. | ||
6 | The effect was that if (for instance) Secure state was in privileged | ||
7 | mode but Non-Secure was not then we would return the wrong MMU index. | ||
8 | |||
9 | The only places where we are using this function in a way that could | ||
10 | trigger this bug are for the stack loads during a v8M function-return | ||
11 | and for the instruction fetch of a v8M SG insn. | ||
12 | |||
13 | Fix the bug by expanding out the M-profile version of the | ||
14 | arm_current_el() logic inline so it can use the passed in secstate | ||
15 | rather than env->v7m.secure. | ||
16 | 3 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 20201022164408.13214-1-peter.maydell@linaro.org | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Message-id: 20221109161444.3397405-5-peter.maydell@linaro.org | ||
20 | --- | 8 | --- |
21 | target/arm/m_helper.c | 3 ++- | 9 | hw/intc/arm_gic_kvm.c | 14 +++++++++----- |
22 | 1 file changed, 2 insertions(+), 1 deletion(-) | 10 | 1 file changed, 9 insertions(+), 5 deletions(-) |
23 | 11 | ||
24 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | 12 | diff --git a/hw/intc/arm_gic_kvm.c b/hw/intc/arm_gic_kvm.c |
25 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/m_helper.c | 14 | --- a/hw/intc/arm_gic_kvm.c |
27 | +++ b/target/arm/m_helper.c | 15 | +++ b/hw/intc/arm_gic_kvm.c |
28 | @@ -XXX,XX +XXX,XX @@ ARMMMUIdx arm_v7m_mmu_idx_for_secstate_and_priv(CPUARMState *env, | 16 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICState, KVMARMGICClass, |
29 | /* Return the MMU index for a v7M CPU in the specified security state */ | 17 | struct KVMARMGICClass { |
30 | ARMMMUIdx arm_v7m_mmu_idx_for_secstate(CPUARMState *env, bool secstate) | 18 | ARMGICCommonClass parent_class; |
19 | DeviceRealize parent_realize; | ||
20 | - void (*parent_reset)(DeviceState *dev); | ||
21 | + ResettablePhases parent_phases; | ||
22 | }; | ||
23 | |||
24 | void kvm_arm_gic_set_irq(uint32_t num_irq, int irq, int level) | ||
25 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_get(GICState *s) | ||
26 | } | ||
27 | } | ||
28 | |||
29 | -static void kvm_arm_gic_reset(DeviceState *dev) | ||
30 | +static void kvm_arm_gic_reset_hold(Object *obj) | ||
31 | { | 31 | { |
32 | - bool priv = arm_current_el(env) != 0; | 32 | - GICState *s = ARM_GIC_COMMON(dev); |
33 | + bool priv = arm_v7m_is_handler_mode(env) || | 33 | + GICState *s = ARM_GIC_COMMON(obj); |
34 | + !(env->v7m.control[secstate] & 1); | 34 | KVMARMGICClass *kgc = KVM_ARM_GIC_GET_CLASS(s); |
35 | 35 | ||
36 | return arm_v7m_mmu_idx_for_secstate_and_priv(env, secstate, priv); | 36 | - kgc->parent_reset(dev); |
37 | + if (kgc->parent_phases.hold) { | ||
38 | + kgc->parent_phases.hold(obj); | ||
39 | + } | ||
40 | |||
41 | if (kvm_arm_gic_can_save_restore(s)) { | ||
42 | kvm_arm_gic_put(s); | ||
43 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_realize(DeviceState *dev, Error **errp) | ||
44 | static void kvm_arm_gic_class_init(ObjectClass *klass, void *data) | ||
45 | { | ||
46 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
47 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
48 | ARMGICCommonClass *agcc = ARM_GIC_COMMON_CLASS(klass); | ||
49 | KVMARMGICClass *kgc = KVM_ARM_GIC_CLASS(klass); | ||
50 | |||
51 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gic_class_init(ObjectClass *klass, void *data) | ||
52 | agcc->post_load = kvm_arm_gic_put; | ||
53 | device_class_set_parent_realize(dc, kvm_arm_gic_realize, | ||
54 | &kgc->parent_realize); | ||
55 | - device_class_set_parent_reset(dc, kvm_arm_gic_reset, &kgc->parent_reset); | ||
56 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_gic_reset_hold, NULL, | ||
57 | + &kgc->parent_phases); | ||
37 | } | 58 | } |
59 | |||
60 | static const TypeInfo kvm_arm_gic_info = { | ||
38 | -- | 61 | -- |
39 | 2.20.1 | 62 | 2.25.1 |
40 | 63 | ||
41 | 64 | diff view generated by jsdifflib |
1 | The helper functions for performing the udot/sdot operations against | 1 | Convert the TYPE_ARM_GICV3_COMMON parent class to 3-phase reset. |
---|---|---|---|
2 | a scalar were not using an address-swizzling macro when converting | ||
3 | the index of the scalar element into a pointer into the vm array. | ||
4 | This had no effect on little-endian hosts but meant we generated | ||
5 | incorrect results on big-endian hosts. | ||
6 | |||
7 | For these insns, the index is indexing over group of 4 8-bit values, | ||
8 | so 32 bits per indexed entity, and H4() is therefore what we want. | ||
9 | (For Neon the only possible input indexes are 0 and 1.) | ||
10 | 2 | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
14 | Message-id: 20201028191712.4910-3-peter.maydell@linaro.org | 6 | Message-id: 20221109161444.3397405-6-peter.maydell@linaro.org |
15 | --- | 7 | --- |
16 | target/arm/vec_helper.c | 4 ++-- | 8 | hw/intc/arm_gicv3_common.c | 7 ++++--- |
17 | 1 file changed, 2 insertions(+), 2 deletions(-) | 9 | 1 file changed, 4 insertions(+), 3 deletions(-) |
18 | 10 | ||
19 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 11 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c |
20 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/vec_helper.c | 13 | --- a/hw/intc/arm_gicv3_common.c |
22 | +++ b/target/arm/vec_helper.c | 14 | +++ b/hw/intc/arm_gicv3_common.c |
23 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_sdot_idx_b)(void *vd, void *vn, void *vm, uint32_t desc) | 15 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_finalize(Object *obj) |
24 | intptr_t index = simd_data(desc); | 16 | g_free(s->redist_region_count); |
25 | uint32_t *d = vd; | 17 | } |
26 | int8_t *n = vn; | 18 | |
27 | - int8_t *m_indexed = (int8_t *)vm + index * 4; | 19 | -static void arm_gicv3_common_reset(DeviceState *dev) |
28 | + int8_t *m_indexed = (int8_t *)vm + H4(index) * 4; | 20 | +static void arm_gicv3_common_reset_hold(Object *obj) |
29 | 21 | { | |
30 | /* Notice the special case of opr_sz == 8, from aa64/aa32 advsimd. | 22 | - GICv3State *s = ARM_GICV3_COMMON(dev); |
31 | * Otherwise opr_sz is a multiple of 16. | 23 | + GICv3State *s = ARM_GICV3_COMMON(obj); |
32 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_udot_idx_b)(void *vd, void *vn, void *vm, uint32_t desc) | 24 | int i; |
33 | intptr_t index = simd_data(desc); | 25 | |
34 | uint32_t *d = vd; | 26 | for (i = 0; i < s->num_cpu; i++) { |
35 | uint8_t *n = vn; | 27 | @@ -XXX,XX +XXX,XX @@ static Property arm_gicv3_common_properties[] = { |
36 | - uint8_t *m_indexed = (uint8_t *)vm + index * 4; | 28 | static void arm_gicv3_common_class_init(ObjectClass *klass, void *data) |
37 | + uint8_t *m_indexed = (uint8_t *)vm + H4(index) * 4; | 29 | { |
38 | 30 | DeviceClass *dc = DEVICE_CLASS(klass); | |
39 | /* Notice the special case of opr_sz == 8, from aa64/aa32 advsimd. | 31 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
40 | * Otherwise opr_sz is a multiple of 16. | 32 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass); |
33 | |||
34 | - dc->reset = arm_gicv3_common_reset; | ||
35 | + rc->phases.hold = arm_gicv3_common_reset_hold; | ||
36 | dc->realize = arm_gicv3_common_realize; | ||
37 | device_class_set_props(dc, arm_gicv3_common_properties); | ||
38 | dc->vmsd = &vmstate_gicv3; | ||
41 | -- | 39 | -- |
42 | 2.20.1 | 40 | 2.25.1 |
43 | 41 | ||
44 | 42 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the TYPE_KVM_ARM_GICV3 device to 3-phase reset. |
---|---|---|---|
2 | 2 | ||
3 | We can use proper widening loads to extend 32-bit inputs, | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | and skip the "widenfn" step. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-7-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/intc/arm_gicv3_kvm.c | 14 +++++++++----- | ||
9 | 1 file changed, 9 insertions(+), 5 deletions(-) | ||
5 | 10 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c |
7 | Message-id: 20201030022618.785675-12-richard.henderson@linaro.org | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/translate.c | 6 +++ | ||
12 | target/arm/translate-neon.c.inc | 66 ++++++++++++++++++--------------- | ||
13 | 2 files changed, 43 insertions(+), 29 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 13 | --- a/hw/intc/arm_gicv3_kvm.c |
18 | +++ b/target/arm/translate.c | 14 | +++ b/hw/intc/arm_gicv3_kvm.c |
19 | @@ -XXX,XX +XXX,XX @@ static void read_neon_element64(TCGv_i64 dest, int reg, int ele, MemOp memop) | 15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3State, KVMARMGICv3Class, |
20 | long off = neon_element_offset(reg, ele, memop); | 16 | struct KVMARMGICv3Class { |
21 | 17 | ARMGICv3CommonClass parent_class; | |
22 | switch (memop) { | 18 | DeviceRealize parent_realize; |
23 | + case MO_SL: | 19 | - void (*parent_reset)(DeviceState *dev); |
24 | + tcg_gen_ld32s_i64(dest, cpu_env, off); | 20 | + ResettablePhases parent_phases; |
25 | + break; | 21 | }; |
26 | + case MO_UL: | 22 | |
27 | + tcg_gen_ld32u_i64(dest, cpu_env, off); | 23 | static void kvm_arm_gicv3_set_irq(void *opaque, int irq, int level) |
28 | + break; | 24 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) |
29 | case MO_Q: | 25 | c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS]; |
30 | tcg_gen_ld_i64(dest, cpu_env, off); | 26 | } |
31 | break; | 27 | |
32 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 28 | -static void kvm_arm_gicv3_reset(DeviceState *dev) |
33 | index XXXXXXX..XXXXXXX 100644 | 29 | +static void kvm_arm_gicv3_reset_hold(Object *obj) |
34 | --- a/target/arm/translate-neon.c.inc | ||
35 | +++ b/target/arm/translate-neon.c.inc | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool trans_Vimm_1r(DisasContext *s, arg_1reg_imm *a) | ||
37 | static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
38 | NeonGenWidenFn *widenfn, | ||
39 | NeonGenTwo64OpFn *opfn, | ||
40 | - bool src1_wide) | ||
41 | + int src1_mop, int src2_mop) | ||
42 | { | 30 | { |
43 | /* 3-regs different lengths, prewidening case (VADDL/VSUBL/VAADW/VSUBW) */ | 31 | - GICv3State *s = ARM_GICV3_COMMON(dev); |
44 | TCGv_i64 rn0_64, rn1_64, rm_64; | 32 | + GICv3State *s = ARM_GICV3_COMMON(obj); |
45 | - TCGv_i32 rm; | 33 | KVMARMGICv3Class *kgc = KVM_ARM_GICV3_GET_CLASS(s); |
46 | 34 | ||
47 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 35 | DPRINTF("Reset\n"); |
48 | return false; | 36 | |
49 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | 37 | - kgc->parent_reset(dev); |
50 | return false; | 38 | + if (kgc->parent_phases.hold) { |
51 | } | 39 | + kgc->parent_phases.hold(obj); |
52 | |||
53 | - if (!widenfn || !opfn) { | ||
54 | + if (!opfn) { | ||
55 | /* size == 3 case, which is an entirely different insn group */ | ||
56 | return false; | ||
57 | } | ||
58 | |||
59 | - if ((a->vd & 1) || (src1_wide && (a->vn & 1))) { | ||
60 | + if ((a->vd & 1) || (src1_mop == MO_Q && (a->vn & 1))) { | ||
61 | return false; | ||
62 | } | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
65 | rn1_64 = tcg_temp_new_i64(); | ||
66 | rm_64 = tcg_temp_new_i64(); | ||
67 | |||
68 | - if (src1_wide) { | ||
69 | - read_neon_element64(rn0_64, a->vn, 0, MO_64); | ||
70 | + if (src1_mop >= 0) { | ||
71 | + read_neon_element64(rn0_64, a->vn, 0, src1_mop); | ||
72 | } else { | ||
73 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
74 | read_neon_element32(tmp, a->vn, 0, MO_32); | ||
75 | widenfn(rn0_64, tmp); | ||
76 | tcg_temp_free_i32(tmp); | ||
77 | } | ||
78 | - rm = tcg_temp_new_i32(); | ||
79 | - read_neon_element32(rm, a->vm, 0, MO_32); | ||
80 | + if (src2_mop >= 0) { | ||
81 | + read_neon_element64(rm_64, a->vm, 0, src2_mop); | ||
82 | + } else { | ||
83 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
84 | + read_neon_element32(tmp, a->vm, 0, MO_32); | ||
85 | + widenfn(rm_64, tmp); | ||
86 | + tcg_temp_free_i32(tmp); | ||
87 | + } | 40 | + } |
88 | 41 | ||
89 | - widenfn(rm_64, rm); | 42 | if (s->migration_blocker) { |
90 | - tcg_temp_free_i32(rm); | 43 | DPRINTF("Cannot put kernel gic state, no kernel interface\n"); |
91 | opfn(rn0_64, rn0_64, rm_64); | 44 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) |
92 | 45 | static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) | |
93 | /* | 46 | { |
94 | * Load second pass inputs before storing the first pass result, to | 47 | DeviceClass *dc = DEVICE_CLASS(klass); |
95 | * avoid incorrect results if a narrow input overlaps with the result. | 48 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
96 | */ | 49 | ARMGICv3CommonClass *agcc = ARM_GICV3_COMMON_CLASS(klass); |
97 | - if (src1_wide) { | 50 | KVMARMGICv3Class *kgc = KVM_ARM_GICV3_CLASS(klass); |
98 | - read_neon_element64(rn1_64, a->vn, 1, MO_64); | 51 | |
99 | + if (src1_mop >= 0) { | 52 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) |
100 | + read_neon_element64(rn1_64, a->vn, 1, src1_mop); | 53 | agcc->post_load = kvm_arm_gicv3_put; |
101 | } else { | 54 | device_class_set_parent_realize(dc, kvm_arm_gicv3_realize, |
102 | TCGv_i32 tmp = tcg_temp_new_i32(); | 55 | &kgc->parent_realize); |
103 | read_neon_element32(tmp, a->vn, 1, MO_32); | 56 | - device_class_set_parent_reset(dc, kvm_arm_gicv3_reset, &kgc->parent_reset); |
104 | widenfn(rn1_64, tmp); | 57 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_gicv3_reset_hold, NULL, |
105 | tcg_temp_free_i32(tmp); | 58 | + &kgc->parent_phases); |
106 | } | ||
107 | - rm = tcg_temp_new_i32(); | ||
108 | - read_neon_element32(rm, a->vm, 1, MO_32); | ||
109 | + if (src2_mop >= 0) { | ||
110 | + read_neon_element64(rm_64, a->vm, 1, src2_mop); | ||
111 | + } else { | ||
112 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
113 | + read_neon_element32(tmp, a->vm, 1, MO_32); | ||
114 | + widenfn(rm_64, tmp); | ||
115 | + tcg_temp_free_i32(tmp); | ||
116 | + } | ||
117 | |||
118 | write_neon_element64(rn0_64, a->vd, 0, MO_64); | ||
119 | |||
120 | - widenfn(rm_64, rm); | ||
121 | - tcg_temp_free_i32(rm); | ||
122 | opfn(rn1_64, rn1_64, rm_64); | ||
123 | write_neon_element64(rn1_64, a->vd, 1, MO_64); | ||
124 | |||
125 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
126 | return true; | ||
127 | } | 59 | } |
128 | 60 | ||
129 | -#define DO_PREWIDEN(INSN, S, EXT, OP, SRC1WIDE) \ | 61 | static const TypeInfo kvm_arm_gicv3_info = { |
130 | +#define DO_PREWIDEN(INSN, S, OP, SRC1WIDE, SIGN) \ | ||
131 | static bool trans_##INSN##_3d(DisasContext *s, arg_3diff *a) \ | ||
132 | { \ | ||
133 | static NeonGenWidenFn * const widenfn[] = { \ | ||
134 | gen_helper_neon_widen_##S##8, \ | ||
135 | gen_helper_neon_widen_##S##16, \ | ||
136 | - tcg_gen_##EXT##_i32_i64, \ | ||
137 | - NULL, \ | ||
138 | + NULL, NULL, \ | ||
139 | }; \ | ||
140 | static NeonGenTwo64OpFn * const addfn[] = { \ | ||
141 | gen_helper_neon_##OP##l_u16, \ | ||
142 | @@ -XXX,XX +XXX,XX @@ static bool do_prewiden_3d(DisasContext *s, arg_3diff *a, | ||
143 | tcg_gen_##OP##_i64, \ | ||
144 | NULL, \ | ||
145 | }; \ | ||
146 | - return do_prewiden_3d(s, a, widenfn[a->size], \ | ||
147 | - addfn[a->size], SRC1WIDE); \ | ||
148 | + int narrow_mop = a->size == MO_32 ? MO_32 | SIGN : -1; \ | ||
149 | + return do_prewiden_3d(s, a, widenfn[a->size], addfn[a->size], \ | ||
150 | + SRC1WIDE ? MO_Q : narrow_mop, \ | ||
151 | + narrow_mop); \ | ||
152 | } | ||
153 | |||
154 | -DO_PREWIDEN(VADDL_S, s, ext, add, false) | ||
155 | -DO_PREWIDEN(VADDL_U, u, extu, add, false) | ||
156 | -DO_PREWIDEN(VSUBL_S, s, ext, sub, false) | ||
157 | -DO_PREWIDEN(VSUBL_U, u, extu, sub, false) | ||
158 | -DO_PREWIDEN(VADDW_S, s, ext, add, true) | ||
159 | -DO_PREWIDEN(VADDW_U, u, extu, add, true) | ||
160 | -DO_PREWIDEN(VSUBW_S, s, ext, sub, true) | ||
161 | -DO_PREWIDEN(VSUBW_U, u, extu, sub, true) | ||
162 | +DO_PREWIDEN(VADDL_S, s, add, false, MO_SIGN) | ||
163 | +DO_PREWIDEN(VADDL_U, u, add, false, 0) | ||
164 | +DO_PREWIDEN(VSUBL_S, s, sub, false, MO_SIGN) | ||
165 | +DO_PREWIDEN(VSUBL_U, u, sub, false, 0) | ||
166 | +DO_PREWIDEN(VADDW_S, s, add, true, MO_SIGN) | ||
167 | +DO_PREWIDEN(VADDW_U, u, add, true, 0) | ||
168 | +DO_PREWIDEN(VSUBW_S, s, sub, true, MO_SIGN) | ||
169 | +DO_PREWIDEN(VSUBW_U, u, sub, true, 0) | ||
170 | |||
171 | static bool do_narrow_3d(DisasContext *s, arg_3diff *a, | ||
172 | NeonGenTwo64OpFn *opfn, NeonGenNarrowFn *narrowfn) | ||
173 | -- | 62 | -- |
174 | 2.20.1 | 63 | 2.25.1 |
175 | 64 | ||
176 | 65 | diff view generated by jsdifflib |
1 | On some hosts (eg Ubuntu Bionic) pkg-config returns a set of | 1 | Convert the TYPE_ARM_GICV3_ITS_COMMON parent class to 3-phase reset. |
---|---|---|---|
2 | libraries for gio-2.0 which don't actually work when compiling | ||
3 | statically. (Specifically, the returned library string includes | ||
4 | -lmount, but not -lblkid which -lmount depends upon, so linking | ||
5 | fails due to missing symbols.) | ||
6 | |||
7 | Check that the libraries work, and don't enable gio if they don't, | ||
8 | in the same way we do for gnutls. | ||
9 | 2 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Paolo Bonzini <pbonzini@redhat.com> | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Message-id: 20200928160402.7961-1-peter.maydell@linaro.org | 6 | Message-id: 20221109161444.3397405-8-peter.maydell@linaro.org |
14 | --- | 7 | --- |
15 | configure | 10 +++++++++- | 8 | hw/intc/arm_gicv3_its_common.c | 7 ++++--- |
16 | 1 file changed, 9 insertions(+), 1 deletion(-) | 9 | 1 file changed, 4 insertions(+), 3 deletions(-) |
17 | 10 | ||
18 | diff --git a/configure b/configure | 11 | diff --git a/hw/intc/arm_gicv3_its_common.c b/hw/intc/arm_gicv3_its_common.c |
19 | index XXXXXXX..XXXXXXX 100755 | 12 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/configure | 13 | --- a/hw/intc/arm_gicv3_its_common.c |
21 | +++ b/configure | 14 | +++ b/hw/intc/arm_gicv3_its_common.c |
22 | @@ -XXX,XX +XXX,XX @@ if test "$static" = yes && test "$mingw32" = yes; then | 15 | @@ -XXX,XX +XXX,XX @@ void gicv3_its_init_mmio(GICv3ITSState *s, const MemoryRegionOps *ops, |
23 | fi | 16 | msi_nonbroken = true; |
24 | 17 | } | |
25 | if $pkg_config --atleast-version=$glib_req_ver gio-2.0; then | 18 | |
26 | - gio=yes | 19 | -static void gicv3_its_common_reset(DeviceState *dev) |
27 | gio_cflags=$($pkg_config --cflags gio-2.0) | 20 | +static void gicv3_its_common_reset_hold(Object *obj) |
28 | gio_libs=$($pkg_config --libs gio-2.0) | 21 | { |
29 | gdbus_codegen=$($pkg_config --variable=gdbus_codegen gio-2.0) | 22 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); |
30 | if [ ! -x "$gdbus_codegen" ]; then | 23 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); |
31 | gdbus_codegen= | 24 | |
32 | fi | 25 | s->ctlr = 0; |
33 | + # Check that the libraries actually work -- Ubuntu 18.04 ships | 26 | s->cbaser = 0; |
34 | + # with pkg-config --static --libs data for gio-2.0 that is missing | 27 | @@ -XXX,XX +XXX,XX @@ static void gicv3_its_common_reset(DeviceState *dev) |
35 | + # -lblkid and will give a link error. | 28 | static void gicv3_its_common_class_init(ObjectClass *klass, void *data) |
36 | + write_c_skeleton | 29 | { |
37 | + if compile_prog "" "gio_libs" ; then | 30 | DeviceClass *dc = DEVICE_CLASS(klass); |
38 | + gio=yes | 31 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
39 | + else | 32 | |
40 | + gio=no | 33 | - dc->reset = gicv3_its_common_reset; |
41 | + fi | 34 | + rc->phases.hold = gicv3_its_common_reset_hold; |
42 | else | 35 | dc->vmsd = &vmstate_its; |
43 | gio=no | 36 | } |
44 | fi | 37 | |
45 | -- | 38 | -- |
46 | 2.20.1 | 39 | 2.25.1 |
47 | 40 | ||
48 | 41 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Convert the TYPE_ARM_GICV3_ITS device to 3-phase reset. |
---|---|---|---|
2 | 2 | ||
3 | These are the only users of neon_reg_offset, so remove that. | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20221109161444.3397405-9-peter.maydell@linaro.org | ||
7 | --- | ||
8 | hw/intc/arm_gicv3_its.c | 14 +++++++++----- | ||
9 | 1 file changed, 9 insertions(+), 5 deletions(-) | ||
4 | 10 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c |
6 | Message-id: 20201030022618.785675-4-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate.c | 14 ++------------ | ||
11 | 1 file changed, 2 insertions(+), 12 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 13 | --- a/hw/intc/arm_gicv3_its.c |
16 | +++ b/target/arm/translate.c | 14 | +++ b/hw/intc/arm_gicv3_its.c |
17 | @@ -XXX,XX +XXX,XX @@ static inline long vfp_reg_offset(bool dp, unsigned reg) | 15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3ITSState, GICv3ITSClass, |
16 | |||
17 | struct GICv3ITSClass { | ||
18 | GICv3ITSCommonClass parent_class; | ||
19 | - void (*parent_reset)(DeviceState *dev); | ||
20 | + ResettablePhases parent_phases; | ||
21 | }; | ||
22 | |||
23 | /* | ||
24 | @@ -XXX,XX +XXX,XX @@ static void gicv3_arm_its_realize(DeviceState *dev, Error **errp) | ||
18 | } | 25 | } |
19 | } | 26 | } |
20 | 27 | ||
21 | -/* Return the offset of a 32-bit piece of a NEON register. | 28 | -static void gicv3_its_reset(DeviceState *dev) |
22 | - zero is the least significant end of the register. */ | 29 | +static void gicv3_its_reset_hold(Object *obj) |
23 | -static inline long | ||
24 | -neon_reg_offset (int reg, int n) | ||
25 | -{ | ||
26 | - int sreg; | ||
27 | - sreg = reg * 2 + n; | ||
28 | - return vfp_reg_offset(0, sreg); | ||
29 | -} | ||
30 | - | ||
31 | static TCGv_i32 neon_load_reg(int reg, int pass) | ||
32 | { | 30 | { |
33 | TCGv_i32 tmp = tcg_temp_new_i32(); | 31 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); |
34 | - tcg_gen_ld_i32(tmp, cpu_env, neon_reg_offset(reg, pass)); | 32 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); |
35 | + tcg_gen_ld_i32(tmp, cpu_env, neon_element_offset(reg, pass, MO_32)); | 33 | GICv3ITSClass *c = ARM_GICV3_ITS_GET_CLASS(s); |
36 | return tmp; | 34 | |
35 | - c->parent_reset(dev); | ||
36 | + if (c->parent_phases.hold) { | ||
37 | + c->parent_phases.hold(obj); | ||
38 | + } | ||
39 | |||
40 | /* Quiescent bit reset to 1 */ | ||
41 | s->ctlr = FIELD_DP32(s->ctlr, GITS_CTLR, QUIESCENT, 1); | ||
42 | @@ -XXX,XX +XXX,XX @@ static Property gicv3_its_props[] = { | ||
43 | static void gicv3_its_class_init(ObjectClass *klass, void *data) | ||
44 | { | ||
45 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
46 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
47 | GICv3ITSClass *ic = ARM_GICV3_ITS_CLASS(klass); | ||
48 | GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); | ||
49 | |||
50 | dc->realize = gicv3_arm_its_realize; | ||
51 | device_class_set_props(dc, gicv3_its_props); | ||
52 | - device_class_set_parent_reset(dc, gicv3_its_reset, &ic->parent_reset); | ||
53 | + resettable_class_set_parent_phases(rc, NULL, gicv3_its_reset_hold, NULL, | ||
54 | + &ic->parent_phases); | ||
55 | icc->post_load = gicv3_its_post_load; | ||
37 | } | 56 | } |
38 | 57 | ||
39 | static void neon_store_reg(int reg, int pass, TCGv_i32 var) | ||
40 | { | ||
41 | - tcg_gen_st_i32(var, cpu_env, neon_reg_offset(reg, pass)); | ||
42 | + tcg_gen_st_i32(var, cpu_env, neon_element_offset(reg, pass, MO_32)); | ||
43 | tcg_temp_free_i32(var); | ||
44 | } | ||
45 | |||
46 | -- | 58 | -- |
47 | 2.20.1 | 59 | 2.25.1 |
48 | 60 | ||
49 | 61 | diff view generated by jsdifflib |
1 | The randomness tests in the NPCM7xx RNG test fail intermittently | 1 | Convert the TYPE_KVM_ARM_ITS device to 3-phase reset. |
---|---|---|---|
2 | but fairly frequently. On my machine running the test in a loop: | ||
3 | while QTEST_QEMU_BINARY=./qemu-system-aarch64 ./tests/qtest/npcm7xx_rng-test; do true; done | ||
4 | |||
5 | will fail in less than a minute with an error like: | ||
6 | ERROR:../../tests/qtest/npcm7xx_rng-test.c:256:test_first_byte_runs: | ||
7 | assertion failed (calc_runs_p(buf.l, sizeof(buf) * BITS_PER_BYTE) > 0.01): (0.00286205989 > 0.01) | ||
8 | |||
9 | (Failures have been observed on all 4 of the randomness tests, | ||
10 | not just first_byte_runs.) | ||
11 | |||
12 | It's not clear why these tests are failing like this, but intermittent | ||
13 | failures make CI and merge testing awkward, so disable running them | ||
14 | unless a developer specifically sets QEMU_TEST_FLAKY_RNG_TESTS when | ||
15 | running the test suite, until we work out the cause. | ||
16 | 2 | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Message-id: 20201102152454.8287-1-peter.maydell@linaro.org | 5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
20 | Reviewed-by: Havard Skinnemoen <hskinnemoen@google.com> | 6 | Message-id: 20221109161444.3397405-10-peter.maydell@linaro.org |
21 | --- | 7 | --- |
22 | tests/qtest/npcm7xx_rng-test.c | 14 ++++++++++---- | 8 | hw/intc/arm_gicv3_its_kvm.c | 14 +++++++++----- |
23 | 1 file changed, 10 insertions(+), 4 deletions(-) | 9 | 1 file changed, 9 insertions(+), 5 deletions(-) |
24 | 10 | ||
25 | diff --git a/tests/qtest/npcm7xx_rng-test.c b/tests/qtest/npcm7xx_rng-test.c | 11 | diff --git a/hw/intc/arm_gicv3_its_kvm.c b/hw/intc/arm_gicv3_its_kvm.c |
26 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/tests/qtest/npcm7xx_rng-test.c | 13 | --- a/hw/intc/arm_gicv3_its_kvm.c |
28 | +++ b/tests/qtest/npcm7xx_rng-test.c | 14 | +++ b/hw/intc/arm_gicv3_its_kvm.c |
29 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char **argv) | 15 | @@ -XXX,XX +XXX,XX @@ DECLARE_OBJ_CHECKERS(GICv3ITSState, KVMARMITSClass, |
30 | 16 | ||
31 | qtest_add_func("npcm7xx_rng/enable_disable", test_enable_disable); | 17 | struct KVMARMITSClass { |
32 | qtest_add_func("npcm7xx_rng/rosel", test_rosel); | 18 | GICv3ITSCommonClass parent_class; |
33 | - qtest_add_func("npcm7xx_rng/continuous/monobit", test_continuous_monobit); | 19 | - void (*parent_reset)(DeviceState *dev); |
34 | - qtest_add_func("npcm7xx_rng/continuous/runs", test_continuous_runs); | 20 | + ResettablePhases parent_phases; |
35 | - qtest_add_func("npcm7xx_rng/first_byte/monobit", test_first_byte_monobit); | 21 | }; |
36 | - qtest_add_func("npcm7xx_rng/first_byte/runs", test_first_byte_runs); | 22 | |
37 | + /* | 23 | |
38 | + * These tests fail intermittently; only run them on explicit | 24 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_its_post_load(GICv3ITSState *s) |
39 | + * request until we figure out why. | 25 | GITS_CTLR, &s->ctlr, true, &error_abort); |
40 | + */ | 26 | } |
41 | + if (getenv("QEMU_TEST_FLAKY_RNG_TESTS")) { | 27 | |
42 | + qtest_add_func("npcm7xx_rng/continuous/monobit", test_continuous_monobit); | 28 | -static void kvm_arm_its_reset(DeviceState *dev) |
43 | + qtest_add_func("npcm7xx_rng/continuous/runs", test_continuous_runs); | 29 | +static void kvm_arm_its_reset_hold(Object *obj) |
44 | + qtest_add_func("npcm7xx_rng/first_byte/monobit", test_first_byte_monobit); | 30 | { |
45 | + qtest_add_func("npcm7xx_rng/first_byte/runs", test_first_byte_runs); | 31 | - GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); |
32 | + GICv3ITSState *s = ARM_GICV3_ITS_COMMON(obj); | ||
33 | KVMARMITSClass *c = KVM_ARM_ITS_GET_CLASS(s); | ||
34 | int i; | ||
35 | |||
36 | - c->parent_reset(dev); | ||
37 | + if (c->parent_phases.hold) { | ||
38 | + c->parent_phases.hold(obj); | ||
46 | + } | 39 | + } |
47 | 40 | ||
48 | qtest_start("-machine npcm750-evb"); | 41 | if (kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CTRL, |
49 | ret = g_test_run(); | 42 | KVM_DEV_ARM_ITS_CTRL_RESET)) { |
43 | @@ -XXX,XX +XXX,XX @@ static Property kvm_arm_its_props[] = { | ||
44 | static void kvm_arm_its_class_init(ObjectClass *klass, void *data) | ||
45 | { | ||
46 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
47 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
48 | GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); | ||
49 | KVMARMITSClass *ic = KVM_ARM_ITS_CLASS(klass); | ||
50 | |||
51 | dc->realize = kvm_arm_its_realize; | ||
52 | device_class_set_props(dc, kvm_arm_its_props); | ||
53 | - device_class_set_parent_reset(dc, kvm_arm_its_reset, &ic->parent_reset); | ||
54 | + resettable_class_set_parent_phases(rc, NULL, kvm_arm_its_reset_hold, NULL, | ||
55 | + &ic->parent_phases); | ||
56 | icc->send_msi = kvm_its_send_msi; | ||
57 | icc->pre_save = kvm_arm_its_pre_save; | ||
58 | icc->post_load = kvm_arm_its_post_load; | ||
50 | -- | 59 | -- |
51 | 2.20.1 | 60 | 2.25.1 |
52 | 61 | ||
53 | 62 | diff view generated by jsdifflib |
1 | From: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | 1 | From: Schspa Shi <schspa@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | When booting a CPU with EL3 using the -kernel flag, set up CPTR_EL3 so | 3 | We use 32bit value for linux,initrd-[start/end], when we have |
4 | that SVE will not trap to EL3. | 4 | loader_start > 4GB, there will be a wrong initrd_start passed |
5 | to the kernel, and the kernel will report the following warning. | ||
5 | 6 | ||
6 | Signed-off-by: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | 7 | [ 0.000000] ------------[ cut here ]------------ |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | [ 0.000000] initrd not fully accessible via the linear mapping -- please check your bootloader ... |
8 | Message-id: 20201030151541.11976-1-remi@remlab.net | 9 | [ 0.000000] WARNING: CPU: 0 PID: 0 at arch/arm64/mm/init.c:355 arm64_memblock_init+0x158/0x244 |
10 | [ 0.000000] Modules linked in: | ||
11 | [ 0.000000] CPU: 0 PID: 0 Comm: swapper Tainted: G W 6.1.0-rc3-13250-g30a0b95b1335-dirty #28 | ||
12 | [ 0.000000] Hardware name: Horizon Sigi Virtual development board (DT) | ||
13 | [ 0.000000] pstate: 600000c5 (nZCv daIF -PAN -UAO -TCO -DIT -SSBS BTYPE=--) | ||
14 | [ 0.000000] pc : arm64_memblock_init+0x158/0x244 | ||
15 | [ 0.000000] lr : arm64_memblock_init+0x158/0x244 | ||
16 | [ 0.000000] sp : ffff800009273df0 | ||
17 | [ 0.000000] x29: ffff800009273df0 x28: 0000001000cc0010 x27: 0000800000000000 | ||
18 | [ 0.000000] x26: 000000000050a3e2 x25: ffff800008b46000 x24: ffff800008b46000 | ||
19 | [ 0.000000] x23: ffff800008a53000 x22: ffff800009420000 x21: ffff800008a53000 | ||
20 | [ 0.000000] x20: 0000000004000000 x19: 0000000004000000 x18: 00000000ffff1020 | ||
21 | [ 0.000000] x17: 6568632065736165 x16: 6c70202d2d20676e x15: 697070616d207261 | ||
22 | [ 0.000000] x14: 656e696c20656874 x13: 0a2e2e2e20726564 x12: 0000000000000000 | ||
23 | [ 0.000000] x11: 0000000000000000 x10: 00000000ffffffff x9 : 0000000000000000 | ||
24 | [ 0.000000] x8 : 0000000000000000 x7 : 796c6c756620746f x6 : 6e20647274696e69 | ||
25 | [ 0.000000] x5 : ffff8000093c7c47 x4 : ffff800008a2102f x3 : ffff800009273a88 | ||
26 | [ 0.000000] x2 : 80000000fffff038 x1 : 00000000000000c0 x0 : 0000000000000056 | ||
27 | [ 0.000000] Call trace: | ||
28 | [ 0.000000] arm64_memblock_init+0x158/0x244 | ||
29 | [ 0.000000] setup_arch+0x164/0x1cc | ||
30 | [ 0.000000] start_kernel+0x94/0x4ac | ||
31 | [ 0.000000] __primary_switched+0xb4/0xbc | ||
32 | [ 0.000000] ---[ end trace 0000000000000000 ]--- | ||
33 | [ 0.000000] Zone ranges: | ||
34 | [ 0.000000] DMA [mem 0x0000001000000000-0x0000001007ffffff] | ||
35 | |||
36 | This doesn't affect any machine types we currently support, because | ||
37 | for all of our machine types the RAM starts well below the 4GB | ||
38 | mark, but it does demonstrate that we're not currently writing | ||
39 | the device-tree properties quite as intended. | ||
40 | |||
41 | To fix it, we can change it to write these values to the dtb using a | ||
42 | type width matching #address-cells. This is the intended size for | ||
43 | these dtb properties, and is how u-boot, for instance, writes them, | ||
44 | although in practice the Linux kernel will cope with them being any | ||
45 | width as long as they're big enough to fit the value. | ||
46 | |||
47 | Signed-off-by: Schspa Shi <schspa@gmail.com> | ||
48 | Message-id: 20221129160724.75667-1-schspa@gmail.com | ||
49 | [PMM: tweaked commit message] | ||
50 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 51 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 52 | --- |
11 | hw/arm/boot.c | 3 +++ | 53 | hw/arm/boot.c | 10 ++++++---- |
12 | 1 file changed, 3 insertions(+) | 54 | 1 file changed, 6 insertions(+), 4 deletions(-) |
13 | 55 | ||
14 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c | 56 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c |
15 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/boot.c | 58 | --- a/hw/arm/boot.c |
17 | +++ b/hw/arm/boot.c | 59 | +++ b/hw/arm/boot.c |
18 | @@ -XXX,XX +XXX,XX @@ static void do_cpu_reset(void *opaque) | 60 | @@ -XXX,XX +XXX,XX @@ int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, |
19 | if (cpu_isar_feature(aa64_mte, cpu)) { | 61 | } |
20 | env->cp15.scr_el3 |= SCR_ATA; | 62 | |
21 | } | 63 | if (binfo->initrd_size) { |
22 | + if (cpu_isar_feature(aa64_sve, cpu)) { | 64 | - rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start", |
23 | + env->cp15.cptr_el[3] |= CPTR_EZ; | 65 | - binfo->initrd_start); |
24 | + } | 66 | + rc = qemu_fdt_setprop_sized_cells(fdt, "/chosen", "linux,initrd-start", |
25 | /* AArch64 kernels never boot in secure mode */ | 67 | + acells, binfo->initrd_start); |
26 | assert(!info->secure_boot); | 68 | if (rc < 0) { |
27 | /* This hook is only supported for AArch32 currently: | 69 | fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); |
70 | goto fail; | ||
71 | } | ||
72 | |||
73 | - rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", | ||
74 | - binfo->initrd_start + binfo->initrd_size); | ||
75 | + rc = qemu_fdt_setprop_sized_cells(fdt, "/chosen", "linux,initrd-end", | ||
76 | + acells, | ||
77 | + binfo->initrd_start + | ||
78 | + binfo->initrd_size); | ||
79 | if (rc < 0) { | ||
80 | fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); | ||
81 | goto fail; | ||
28 | -- | 82 | -- |
29 | 2.20.1 | 83 | 2.25.1 |
30 | |||
31 | diff view generated by jsdifflib |
1 | From: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | 1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> |
---|---|---|---|
2 | 2 | ||
3 | HCR should be applied when NS is set, not when it is cleared. | 3 | In CPUID registers exposed to userspace, some registers were missing |
4 | and some fields were not exposed. This patch aligns exposed ID | ||
5 | registers and their fields with what the upstream kernel currently | ||
6 | exposes. | ||
4 | 7 | ||
5 | Signed-off-by: Rémi Denis-Courmont <remi.denis.courmont@huawei.com> | 8 | Specifically, the following new ID registers/fields are exposed to |
9 | userspace: | ||
10 | |||
11 | ID_AA64PFR1_EL1.BT: bits 3-0 | ||
12 | ID_AA64PFR1_EL1.MTE: bits 11-8 | ||
13 | ID_AA64PFR1_EL1.SME: bits 27-24 | ||
14 | |||
15 | ID_AA64ZFR0_EL1.SVEver: bits 3-0 | ||
16 | ID_AA64ZFR0_EL1.AES: bits 7-4 | ||
17 | ID_AA64ZFR0_EL1.BitPerm: bits 19-16 | ||
18 | ID_AA64ZFR0_EL1.BF16: bits 23-20 | ||
19 | ID_AA64ZFR0_EL1.SHA3: bits 35-32 | ||
20 | ID_AA64ZFR0_EL1.SM4: bits 43-40 | ||
21 | ID_AA64ZFR0_EL1.I8MM: bits 47-44 | ||
22 | ID_AA64ZFR0_EL1.F32MM: bits 55-52 | ||
23 | ID_AA64ZFR0_EL1.F64MM: bits 59-56 | ||
24 | |||
25 | ID_AA64SMFR0_EL1.F32F32: bit 32 | ||
26 | ID_AA64SMFR0_EL1.B16F32: bit 34 | ||
27 | ID_AA64SMFR0_EL1.F16F32: bit 35 | ||
28 | ID_AA64SMFR0_EL1.I8I32: bits 39-36 | ||
29 | ID_AA64SMFR0_EL1.F64F64: bit 48 | ||
30 | ID_AA64SMFR0_EL1.I16I64: bits 55-52 | ||
31 | ID_AA64SMFR0_EL1.FA64: bit 63 | ||
32 | |||
33 | ID_AA64MMFR0_EL1.ECV: bits 63-60 | ||
34 | |||
35 | ID_AA64MMFR1_EL1.AFP: bits 47-44 | ||
36 | |||
37 | ID_AA64MMFR2_EL1.AT: bits 35-32 | ||
38 | |||
39 | ID_AA64ISAR0_EL1.RNDR: bits 63-60 | ||
40 | |||
41 | ID_AA64ISAR1_EL1.FRINTTS: bits 35-32 | ||
42 | ID_AA64ISAR1_EL1.BF16: bits 47-44 | ||
43 | ID_AA64ISAR1_EL1.DGH: bits 51-48 | ||
44 | ID_AA64ISAR1_EL1.I8MM: bits 55-52 | ||
45 | |||
46 | ID_AA64ISAR2_EL1.WFxT: bits 3-0 | ||
47 | ID_AA64ISAR2_EL1.RPRES: bits 7-4 | ||
48 | ID_AA64ISAR2_EL1.GPA3: bits 11-8 | ||
49 | ID_AA64ISAR2_EL1.APA3: bits 15-12 | ||
50 | |||
51 | The code is also refactored to use symbolic names for ID register fields | ||
52 | for better readability and maintainability. | ||
53 | |||
54 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | ||
55 | Message-id: DS7PR12MB6309BC9133877BCC6FC419FEAC0D9@DS7PR12MB6309.namprd12.prod.outlook.com | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 56 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 57 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 58 | --- |
9 | target/arm/helper.c | 5 ++--- | 59 | target/arm/helper.c | 96 +++++++++++++++++++++++++++++++++++++-------- |
10 | 1 file changed, 2 insertions(+), 3 deletions(-) | 60 | 1 file changed, 79 insertions(+), 17 deletions(-) |
11 | 61 | ||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 62 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 63 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/helper.c | 64 | --- a/target/arm/helper.c |
15 | +++ b/target/arm/helper.c | 65 | +++ b/target/arm/helper.c |
16 | @@ -XXX,XX +XXX,XX @@ static void tlbimvaa_is_write(CPUARMState *env, const ARMCPRegInfo *ri, | 66 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
17 | 67 | #ifdef CONFIG_USER_ONLY | |
18 | /* | 68 | static const ARMCPRegUserSpaceInfo v8_user_idregs[] = { |
19 | * Non-IS variants of TLB operations are upgraded to | 69 | { .name = "ID_AA64PFR0_EL1", |
20 | - * IS versions if we are at NS EL1 and HCR_EL2.FB is set to | 70 | - .exported_bits = 0x000f000f00ff0000, |
21 | + * IS versions if we are at EL1 and HCR_EL2.FB is effectively set to | 71 | - .fixed_bits = 0x0000000000000011 }, |
22 | * force broadcast of these operations. | 72 | + .exported_bits = R_ID_AA64PFR0_FP_MASK | |
23 | */ | 73 | + R_ID_AA64PFR0_ADVSIMD_MASK | |
24 | static bool tlb_force_broadcast(CPUARMState *env) | 74 | + R_ID_AA64PFR0_SVE_MASK | |
25 | { | 75 | + R_ID_AA64PFR0_DIT_MASK, |
26 | - return (env->cp15.hcr_el2 & HCR_FB) && | 76 | + .fixed_bits = (0x1 << R_ID_AA64PFR0_EL0_SHIFT) | |
27 | - arm_current_el(env) == 1 && arm_is_secure_below_el3(env); | 77 | + (0x1 << R_ID_AA64PFR0_EL1_SHIFT) }, |
28 | + return arm_current_el(env) == 1 && (arm_hcr_el2_eff(env) & HCR_FB); | 78 | { .name = "ID_AA64PFR1_EL1", |
29 | } | 79 | - .exported_bits = 0x00000000000000f0 }, |
30 | 80 | + .exported_bits = R_ID_AA64PFR1_BT_MASK | | |
31 | static void tlbiall_write(CPUARMState *env, const ARMCPRegInfo *ri, | 81 | + R_ID_AA64PFR1_SSBS_MASK | |
82 | + R_ID_AA64PFR1_MTE_MASK | | ||
83 | + R_ID_AA64PFR1_SME_MASK }, | ||
84 | { .name = "ID_AA64PFR*_EL1_RESERVED", | ||
85 | - .is_glob = true }, | ||
86 | - { .name = "ID_AA64ZFR0_EL1" }, | ||
87 | + .is_glob = true }, | ||
88 | + { .name = "ID_AA64ZFR0_EL1", | ||
89 | + .exported_bits = R_ID_AA64ZFR0_SVEVER_MASK | | ||
90 | + R_ID_AA64ZFR0_AES_MASK | | ||
91 | + R_ID_AA64ZFR0_BITPERM_MASK | | ||
92 | + R_ID_AA64ZFR0_BFLOAT16_MASK | | ||
93 | + R_ID_AA64ZFR0_SHA3_MASK | | ||
94 | + R_ID_AA64ZFR0_SM4_MASK | | ||
95 | + R_ID_AA64ZFR0_I8MM_MASK | | ||
96 | + R_ID_AA64ZFR0_F32MM_MASK | | ||
97 | + R_ID_AA64ZFR0_F64MM_MASK }, | ||
98 | + { .name = "ID_AA64SMFR0_EL1", | ||
99 | + .exported_bits = R_ID_AA64SMFR0_F32F32_MASK | | ||
100 | + R_ID_AA64SMFR0_B16F32_MASK | | ||
101 | + R_ID_AA64SMFR0_F16F32_MASK | | ||
102 | + R_ID_AA64SMFR0_I8I32_MASK | | ||
103 | + R_ID_AA64SMFR0_F64F64_MASK | | ||
104 | + R_ID_AA64SMFR0_I16I64_MASK | | ||
105 | + R_ID_AA64SMFR0_FA64_MASK }, | ||
106 | { .name = "ID_AA64MMFR0_EL1", | ||
107 | - .fixed_bits = 0x00000000ff000000 }, | ||
108 | - { .name = "ID_AA64MMFR1_EL1" }, | ||
109 | + .exported_bits = R_ID_AA64MMFR0_ECV_MASK, | ||
110 | + .fixed_bits = (0xf << R_ID_AA64MMFR0_TGRAN64_SHIFT) | | ||
111 | + (0xf << R_ID_AA64MMFR0_TGRAN4_SHIFT) }, | ||
112 | + { .name = "ID_AA64MMFR1_EL1", | ||
113 | + .exported_bits = R_ID_AA64MMFR1_AFP_MASK }, | ||
114 | + { .name = "ID_AA64MMFR2_EL1", | ||
115 | + .exported_bits = R_ID_AA64MMFR2_AT_MASK }, | ||
116 | { .name = "ID_AA64MMFR*_EL1_RESERVED", | ||
117 | - .is_glob = true }, | ||
118 | + .is_glob = true }, | ||
119 | { .name = "ID_AA64DFR0_EL1", | ||
120 | - .fixed_bits = 0x0000000000000006 }, | ||
121 | - { .name = "ID_AA64DFR1_EL1" }, | ||
122 | + .fixed_bits = (0x6 << R_ID_AA64DFR0_DEBUGVER_SHIFT) }, | ||
123 | + { .name = "ID_AA64DFR1_EL1" }, | ||
124 | { .name = "ID_AA64DFR*_EL1_RESERVED", | ||
125 | - .is_glob = true }, | ||
126 | + .is_glob = true }, | ||
127 | { .name = "ID_AA64AFR*", | ||
128 | - .is_glob = true }, | ||
129 | + .is_glob = true }, | ||
130 | { .name = "ID_AA64ISAR0_EL1", | ||
131 | - .exported_bits = 0x00fffffff0fffff0 }, | ||
132 | + .exported_bits = R_ID_AA64ISAR0_AES_MASK | | ||
133 | + R_ID_AA64ISAR0_SHA1_MASK | | ||
134 | + R_ID_AA64ISAR0_SHA2_MASK | | ||
135 | + R_ID_AA64ISAR0_CRC32_MASK | | ||
136 | + R_ID_AA64ISAR0_ATOMIC_MASK | | ||
137 | + R_ID_AA64ISAR0_RDM_MASK | | ||
138 | + R_ID_AA64ISAR0_SHA3_MASK | | ||
139 | + R_ID_AA64ISAR0_SM3_MASK | | ||
140 | + R_ID_AA64ISAR0_SM4_MASK | | ||
141 | + R_ID_AA64ISAR0_DP_MASK | | ||
142 | + R_ID_AA64ISAR0_FHM_MASK | | ||
143 | + R_ID_AA64ISAR0_TS_MASK | | ||
144 | + R_ID_AA64ISAR0_RNDR_MASK }, | ||
145 | { .name = "ID_AA64ISAR1_EL1", | ||
146 | - .exported_bits = 0x000000f0ffffffff }, | ||
147 | + .exported_bits = R_ID_AA64ISAR1_DPB_MASK | | ||
148 | + R_ID_AA64ISAR1_APA_MASK | | ||
149 | + R_ID_AA64ISAR1_API_MASK | | ||
150 | + R_ID_AA64ISAR1_JSCVT_MASK | | ||
151 | + R_ID_AA64ISAR1_FCMA_MASK | | ||
152 | + R_ID_AA64ISAR1_LRCPC_MASK | | ||
153 | + R_ID_AA64ISAR1_GPA_MASK | | ||
154 | + R_ID_AA64ISAR1_GPI_MASK | | ||
155 | + R_ID_AA64ISAR1_FRINTTS_MASK | | ||
156 | + R_ID_AA64ISAR1_SB_MASK | | ||
157 | + R_ID_AA64ISAR1_BF16_MASK | | ||
158 | + R_ID_AA64ISAR1_DGH_MASK | | ||
159 | + R_ID_AA64ISAR1_I8MM_MASK }, | ||
160 | + { .name = "ID_AA64ISAR2_EL1", | ||
161 | + .exported_bits = R_ID_AA64ISAR2_WFXT_MASK | | ||
162 | + R_ID_AA64ISAR2_RPRES_MASK | | ||
163 | + R_ID_AA64ISAR2_GPA3_MASK | | ||
164 | + R_ID_AA64ISAR2_APA3_MASK }, | ||
165 | { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
166 | - .is_glob = true }, | ||
167 | + .is_glob = true }, | ||
168 | }; | ||
169 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
170 | #endif | ||
171 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
172 | #ifdef CONFIG_USER_ONLY | ||
173 | static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
174 | { .name = "MIDR_EL1", | ||
175 | - .exported_bits = 0x00000000ffffffff }, | ||
176 | - { .name = "REVIDR_EL1" }, | ||
177 | + .exported_bits = R_MIDR_EL1_REVISION_MASK | | ||
178 | + R_MIDR_EL1_PARTNUM_MASK | | ||
179 | + R_MIDR_EL1_ARCHITECTURE_MASK | | ||
180 | + R_MIDR_EL1_VARIANT_MASK | | ||
181 | + R_MIDR_EL1_IMPLEMENTER_MASK }, | ||
182 | + { .name = "REVIDR_EL1" }, | ||
183 | }; | ||
184 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
185 | #endif | ||
32 | -- | 186 | -- |
33 | 2.20.1 | 187 | 2.25.1 |
34 | |||
35 | diff view generated by jsdifflib |
1 | If we're using the capstone disassembler, disassembly of a run of | 1 | From: Thomas Huth <thuth@redhat.com> |
---|---|---|---|
2 | instructions more than 32 bytes long disassembles the wrong data for | ||
3 | instructions beyond the 32 byte mark: | ||
4 | 2 | ||
5 | (qemu) xp /16x 0x100 | 3 | The header target/arm/kvm-consts.h checks CONFIG_KVM which is marked as |
6 | 0000000000000100: 0x00000005 0x54410001 0x00000001 0x00001000 | 4 | poisoned in common code, so the files that include this header have to |
7 | 0000000000000110: 0x00000000 0x00000004 0x54410002 0x3c000000 | 5 | be added to specific_ss and recompiled for each, qemu-system-arm and |
8 | 0000000000000120: 0x00000000 0x00000004 0x54410009 0x74736574 | 6 | qemu-system-aarch64. However, since the kvm headers are only optionally |
9 | 0000000000000130: 0x00000000 0x00000000 0x00000000 0x00000000 | 7 | used in kvm-constants.h for some sanity checks, we can additionally |
10 | (qemu) xp /16i 0x100 | 8 | check the NEED_CPU_H macro first to avoid the poisoned CONFIG_KVM macro, |
11 | 0x00000100: 00000005 andeq r0, r0, r5 | 9 | so kvm-constants.h can also be used from "common" files (without the |
12 | 0x00000104: 54410001 strbpl r0, [r1], #-1 | 10 | sanity checks - which should be OK since they are still done from other |
13 | 0x00000108: 00000001 andeq r0, r0, r1 | 11 | target-specific files instead). This way, and by adjusting some other |
14 | 0x0000010c: 00001000 andeq r1, r0, r0 | 12 | include statements in the related files here and there, we can move some |
15 | 0x00000110: 00000000 andeq r0, r0, r0 | 13 | files from specific_ss into softmmu_ss, so that they only need to be |
16 | 0x00000114: 00000004 andeq r0, r0, r4 | 14 | compiled once during the build process. |
17 | 0x00000118: 54410002 strbpl r0, [r1], #-2 | ||
18 | 0x0000011c: 3c000000 .byte 0x00, 0x00, 0x00, 0x3c | ||
19 | 0x00000120: 54410001 strbpl r0, [r1], #-1 | ||
20 | 0x00000124: 00000001 andeq r0, r0, r1 | ||
21 | 0x00000128: 00001000 andeq r1, r0, r0 | ||
22 | 0x0000012c: 00000000 andeq r0, r0, r0 | ||
23 | 0x00000130: 00000004 andeq r0, r0, r4 | ||
24 | 0x00000134: 54410002 strbpl r0, [r1], #-2 | ||
25 | 0x00000138: 3c000000 .byte 0x00, 0x00, 0x00, 0x3c | ||
26 | 0x0000013c: 00000000 andeq r0, r0, r0 | ||
27 | 15 | ||
28 | Here the disassembly of 0x120..0x13f is using the data that is in | 16 | Signed-off-by: Thomas Huth <thuth@redhat.com> |
29 | 0x104..0x123. | 17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
18 | Message-id: 20221202154023.293614-1-thuth@redhat.com | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | --- | ||
21 | include/hw/misc/xlnx-zynqmp-apu-ctrl.h | 2 +- | ||
22 | target/arm/kvm-consts.h | 8 ++++---- | ||
23 | hw/misc/imx6_src.c | 2 +- | ||
24 | hw/misc/iotkit-sysctl.c | 1 - | ||
25 | hw/misc/meson.build | 11 +++++------ | ||
26 | 5 files changed, 11 insertions(+), 13 deletions(-) | ||
30 | 27 | ||
31 | This is caused by passing the wrong value to the read_memory_func(). | 28 | diff --git a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h |
32 | The intention is that at this point in the loop the 'cap_buf' buffer | ||
33 | already contains 'csize' bytes of data for the instruction at guest | ||
34 | addr 'pc', and we want to read in an extra 'tsize' bytes. Those | ||
35 | extra bytes are therefore at 'pc + csize', not 'pc'. On the first | ||
36 | time through the loop 'csize' happens to be zero, so the initial read | ||
37 | of 32 bytes into cap_buf is correct and as long as the disassembly | ||
38 | never needs to read more data we return the correct information. | ||
39 | |||
40 | Use the correct guest address in the call to read_memory_func(). | ||
41 | |||
42 | Cc: qemu-stable@nongnu.org | ||
43 | Fixes: https://bugs.launchpad.net/qemu/+bug/1900779 | ||
44 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
45 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
46 | Message-id: 20201022132445.25039-1-peter.maydell@linaro.org | ||
47 | --- | ||
48 | disas/capstone.c | 2 +- | ||
49 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
50 | |||
51 | diff --git a/disas/capstone.c b/disas/capstone.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
53 | --- a/disas/capstone.c | 30 | --- a/include/hw/misc/xlnx-zynqmp-apu-ctrl.h |
54 | +++ b/disas/capstone.c | 31 | +++ b/include/hw/misc/xlnx-zynqmp-apu-ctrl.h |
55 | @@ -XXX,XX +XXX,XX @@ bool cap_disas_monitor(disassemble_info *info, uint64_t pc, int count) | 32 | @@ -XXX,XX +XXX,XX @@ |
56 | 33 | ||
57 | /* Make certain that we can make progress. */ | 34 | #include "hw/sysbus.h" |
58 | assert(tsize != 0); | 35 | #include "hw/register.h" |
59 | - info->read_memory_func(pc, cap_buf + csize, tsize, info); | 36 | -#include "target/arm/cpu.h" |
60 | + info->read_memory_func(pc + csize, cap_buf + csize, tsize, info); | 37 | +#include "target/arm/cpu-qom.h" |
61 | csize += tsize; | 38 | |
62 | 39 | #define TYPE_XLNX_ZYNQMP_APU_CTRL "xlnx.apu-ctrl" | |
63 | if (cs_disasm_iter(handle, &cbuf, &csize, &pc, insn)) { | 40 | OBJECT_DECLARE_SIMPLE_TYPE(XlnxZynqMPAPUCtrl, XLNX_ZYNQMP_APU_CTRL) |
41 | diff --git a/target/arm/kvm-consts.h b/target/arm/kvm-consts.h | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/kvm-consts.h | ||
44 | +++ b/target/arm/kvm-consts.h | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | #ifndef ARM_KVM_CONSTS_H | ||
47 | #define ARM_KVM_CONSTS_H | ||
48 | |||
49 | +#ifdef NEED_CPU_H | ||
50 | #ifdef CONFIG_KVM | ||
51 | #include <linux/kvm.h> | ||
52 | #include <linux/psci.h> | ||
53 | - | ||
54 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(X != Y) | ||
55 | +#endif | ||
56 | +#endif | ||
57 | |||
58 | -#else | ||
59 | - | ||
60 | +#ifndef MISMATCH_CHECK | ||
61 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(0) | ||
62 | - | ||
63 | #endif | ||
64 | |||
65 | #define CP_REG_SIZE_SHIFT 52 | ||
66 | diff --git a/hw/misc/imx6_src.c b/hw/misc/imx6_src.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | ||
68 | --- a/hw/misc/imx6_src.c | ||
69 | +++ b/hw/misc/imx6_src.c | ||
70 | @@ -XXX,XX +XXX,XX @@ | ||
71 | #include "qemu/log.h" | ||
72 | #include "qemu/main-loop.h" | ||
73 | #include "qemu/module.h" | ||
74 | -#include "arm-powerctl.h" | ||
75 | +#include "target/arm/arm-powerctl.h" | ||
76 | #include "hw/core/cpu.h" | ||
77 | |||
78 | #ifndef DEBUG_IMX6_SRC | ||
79 | diff --git a/hw/misc/iotkit-sysctl.c b/hw/misc/iotkit-sysctl.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/misc/iotkit-sysctl.c | ||
82 | +++ b/hw/misc/iotkit-sysctl.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | #include "hw/qdev-properties.h" | ||
85 | #include "hw/arm/armsse-version.h" | ||
86 | #include "target/arm/arm-powerctl.h" | ||
87 | -#include "target/arm/cpu.h" | ||
88 | |||
89 | REG32(SECDBGSTAT, 0x0) | ||
90 | REG32(SECDBGSET, 0x4) | ||
91 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
92 | index XXXXXXX..XXXXXXX 100644 | ||
93 | --- a/hw/misc/meson.build | ||
94 | +++ b/hw/misc/meson.build | ||
95 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_IMX', if_true: files( | ||
96 | 'imx25_ccm.c', | ||
97 | 'imx31_ccm.c', | ||
98 | 'imx6_ccm.c', | ||
99 | + 'imx6_src.c', | ||
100 | 'imx6ul_ccm.c', | ||
101 | 'imx7_ccm.c', | ||
102 | 'imx7_gpr.c', | ||
103 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_RASPI', if_true: files( | ||
104 | )) | ||
105 | softmmu_ss.add(when: 'CONFIG_SLAVIO', if_true: files('slavio_misc.c')) | ||
106 | softmmu_ss.add(when: 'CONFIG_ZYNQ', if_true: files('zynq_slcr.c')) | ||
107 | -specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
108 | -specific_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
109 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-crf.c')) | ||
110 | +softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_ARM', if_true: files('xlnx-zynqmp-apu-ctrl.c')) | ||
111 | specific_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files('xlnx-versal-crl.c')) | ||
112 | softmmu_ss.add(when: 'CONFIG_XLNX_VERSAL', if_true: files( | ||
113 | 'xlnx-versal-xramc.c', | ||
114 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_TZ_MPC', if_true: files('tz-mpc.c')) | ||
115 | softmmu_ss.add(when: 'CONFIG_TZ_MSC', if_true: files('tz-msc.c')) | ||
116 | softmmu_ss.add(when: 'CONFIG_TZ_PPC', if_true: files('tz-ppc.c')) | ||
117 | softmmu_ss.add(when: 'CONFIG_IOTKIT_SECCTL', if_true: files('iotkit-secctl.c')) | ||
118 | +softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSCTL', if_true: files('iotkit-sysctl.c')) | ||
119 | softmmu_ss.add(when: 'CONFIG_IOTKIT_SYSINFO', if_true: files('iotkit-sysinfo.c')) | ||
120 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPU_PWRCTRL', if_true: files('armsse-cpu-pwrctrl.c')) | ||
121 | softmmu_ss.add(when: 'CONFIG_ARMSSE_CPUID', if_true: files('armsse-cpuid.c')) | ||
122 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_GRLIB', if_true: files('grlib_ahb_apb_pnp.c')) | ||
123 | |||
124 | specific_ss.add(when: 'CONFIG_AVR_POWER', if_true: files('avr_power.c')) | ||
125 | |||
126 | -specific_ss.add(when: 'CONFIG_IMX', if_true: files('imx6_src.c')) | ||
127 | -specific_ss.add(when: 'CONFIG_IOTKIT_SYSCTL', if_true: files('iotkit-sysctl.c')) | ||
128 | - | ||
129 | specific_ss.add(when: 'CONFIG_MAC_VIA', if_true: files('mac_via.c')) | ||
130 | |||
131 | specific_ss.add(when: 'CONFIG_MIPS_CPS', if_true: files('mips_cmgcr.c', 'mips_cpc.c')) | ||
132 | specific_ss.add(when: 'CONFIG_MIPS_ITU', if_true: files('mips_itu.c')) | ||
133 | |||
134 | -specific_ss.add(when: 'CONFIG_SBSA_REF', if_true: files('sbsa_ec.c')) | ||
135 | +softmmu_ss.add(when: 'CONFIG_SBSA_REF', if_true: files('sbsa_ec.c')) | ||
136 | |||
137 | # HPPA devices | ||
138 | softmmu_ss.add(when: 'CONFIG_LASI', if_true: files('lasi.c')) | ||
64 | -- | 139 | -- |
65 | 2.20.1 | 140 | 2.25.1 |
66 | 141 | ||
67 | 142 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The only uses of this function are for loading VFP | 3 | When building with --disable-tcg on Darwin we get: |
4 | single-precision values, and nothing to do with NEON. | ||
5 | 4 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | target/arm/cpu.c:725:16: error: incomplete definition of type 'struct TCGCPUOps' |
7 | Message-id: 20201030022618.785675-8-richard.henderson@linaro.org | 6 | cc->tcg_ops->do_interrupt(cs); |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | ~~~~~~~~~~~^ |
8 | |||
9 | Commit 083afd18a9 ("target/arm: Restrict cpu_exec_interrupt() | ||
10 | handler to sysemu") limited this block to system emulation, | ||
11 | but neglected to also limit it to TCG. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Fabiano Rosas <farosas@suse.de> | ||
15 | Message-id: 20221209110823.59495-1-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 17 | --- |
11 | target/arm/translate.c | 4 +- | 18 | target/arm/cpu.c | 5 +++-- |
12 | target/arm/translate-vfp.c.inc | 184 ++++++++++++++++----------------- | 19 | 1 file changed, 3 insertions(+), 2 deletions(-) |
13 | 2 files changed, 94 insertions(+), 94 deletions(-) | ||
14 | 20 | ||
15 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 21 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
16 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate.c | 23 | --- a/target/arm/cpu.c |
18 | +++ b/target/arm/translate.c | 24 | +++ b/target/arm/cpu.c |
19 | @@ -XXX,XX +XXX,XX @@ static inline void neon_store_reg64(TCGv_i64 var, int reg) | 25 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
20 | tcg_gen_st_i64(var, cpu_env, vfp_reg_offset(1, reg)); | 26 | arm_rebuild_hflags(env); |
21 | } | 27 | } |
22 | 28 | ||
23 | -static inline void neon_load_reg32(TCGv_i32 var, int reg) | 29 | -#ifndef CONFIG_USER_ONLY |
24 | +static inline void vfp_load_reg32(TCGv_i32 var, int reg) | 30 | +#if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY) |
25 | { | 31 | |
26 | tcg_gen_ld_i32(var, cpu_env, vfp_reg_offset(false, reg)); | 32 | static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx, |
27 | } | 33 | unsigned int target_el, |
28 | 34 | @@ -XXX,XX +XXX,XX @@ static bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | |
29 | -static inline void neon_store_reg32(TCGv_i32 var, int reg) | 35 | cc->tcg_ops->do_interrupt(cs); |
30 | +static inline void vfp_store_reg32(TCGv_i32 var, int reg) | ||
31 | { | ||
32 | tcg_gen_st_i32(var, cpu_env, vfp_reg_offset(false, reg)); | ||
33 | } | ||
34 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-vfp.c.inc | ||
37 | +++ b/target/arm/translate-vfp.c.inc | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
39 | frn = tcg_temp_new_i32(); | ||
40 | frm = tcg_temp_new_i32(); | ||
41 | dest = tcg_temp_new_i32(); | ||
42 | - neon_load_reg32(frn, rn); | ||
43 | - neon_load_reg32(frm, rm); | ||
44 | + vfp_load_reg32(frn, rn); | ||
45 | + vfp_load_reg32(frm, rm); | ||
46 | switch (a->cc) { | ||
47 | case 0: /* eq: Z */ | ||
48 | tcg_gen_movcond_i32(TCG_COND_EQ, dest, cpu_ZF, zero, | ||
49 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
50 | if (sz == 1) { | ||
51 | tcg_gen_andi_i32(dest, dest, 0xffff); | ||
52 | } | ||
53 | - neon_store_reg32(dest, rd); | ||
54 | + vfp_store_reg32(dest, rd); | ||
55 | tcg_temp_free_i32(frn); | ||
56 | tcg_temp_free_i32(frm); | ||
57 | tcg_temp_free_i32(dest); | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) | ||
59 | TCGv_i32 tcg_res; | ||
60 | tcg_op = tcg_temp_new_i32(); | ||
61 | tcg_res = tcg_temp_new_i32(); | ||
62 | - neon_load_reg32(tcg_op, rm); | ||
63 | + vfp_load_reg32(tcg_op, rm); | ||
64 | if (sz == 1) { | ||
65 | gen_helper_rinth(tcg_res, tcg_op, fpst); | ||
66 | } else { | ||
67 | gen_helper_rints(tcg_res, tcg_op, fpst); | ||
68 | } | ||
69 | - neon_store_reg32(tcg_res, rd); | ||
70 | + vfp_store_reg32(tcg_res, rd); | ||
71 | tcg_temp_free_i32(tcg_op); | ||
72 | tcg_temp_free_i32(tcg_res); | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
75 | gen_helper_vfp_tould(tcg_res, tcg_double, tcg_shift, fpst); | ||
76 | } | ||
77 | tcg_gen_extrl_i64_i32(tcg_tmp, tcg_res); | ||
78 | - neon_store_reg32(tcg_tmp, rd); | ||
79 | + vfp_store_reg32(tcg_tmp, rd); | ||
80 | tcg_temp_free_i32(tcg_tmp); | ||
81 | tcg_temp_free_i64(tcg_res); | ||
82 | tcg_temp_free_i64(tcg_double); | ||
83 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
84 | TCGv_i32 tcg_single, tcg_res; | ||
85 | tcg_single = tcg_temp_new_i32(); | ||
86 | tcg_res = tcg_temp_new_i32(); | ||
87 | - neon_load_reg32(tcg_single, rm); | ||
88 | + vfp_load_reg32(tcg_single, rm); | ||
89 | if (sz == 1) { | ||
90 | if (is_signed) { | ||
91 | gen_helper_vfp_toslh(tcg_res, tcg_single, tcg_shift, fpst); | ||
92 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
93 | gen_helper_vfp_touls(tcg_res, tcg_single, tcg_shift, fpst); | ||
94 | } | ||
95 | } | ||
96 | - neon_store_reg32(tcg_res, rd); | ||
97 | + vfp_store_reg32(tcg_res, rd); | ||
98 | tcg_temp_free_i32(tcg_res); | ||
99 | tcg_temp_free_i32(tcg_single); | ||
100 | } | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_half(DisasContext *s, arg_VMOV_single *a) | ||
102 | if (a->l) { | ||
103 | /* VFP to general purpose register */ | ||
104 | tmp = tcg_temp_new_i32(); | ||
105 | - neon_load_reg32(tmp, a->vn); | ||
106 | + vfp_load_reg32(tmp, a->vn); | ||
107 | tcg_gen_andi_i32(tmp, tmp, 0xffff); | ||
108 | store_reg(s, a->rt, tmp); | ||
109 | } else { | ||
110 | /* general purpose register to VFP */ | ||
111 | tmp = load_reg(s, a->rt); | ||
112 | tcg_gen_andi_i32(tmp, tmp, 0xffff); | ||
113 | - neon_store_reg32(tmp, a->vn); | ||
114 | + vfp_store_reg32(tmp, a->vn); | ||
115 | tcg_temp_free_i32(tmp); | ||
116 | } | ||
117 | |||
118 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_single(DisasContext *s, arg_VMOV_single *a) | ||
119 | if (a->l) { | ||
120 | /* VFP to general purpose register */ | ||
121 | tmp = tcg_temp_new_i32(); | ||
122 | - neon_load_reg32(tmp, a->vn); | ||
123 | + vfp_load_reg32(tmp, a->vn); | ||
124 | if (a->rt == 15) { | ||
125 | /* Set the 4 flag bits in the CPSR. */ | ||
126 | gen_set_nzcv(tmp); | ||
127 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_single(DisasContext *s, arg_VMOV_single *a) | ||
128 | } else { | ||
129 | /* general purpose register to VFP */ | ||
130 | tmp = load_reg(s, a->rt); | ||
131 | - neon_store_reg32(tmp, a->vn); | ||
132 | + vfp_store_reg32(tmp, a->vn); | ||
133 | tcg_temp_free_i32(tmp); | ||
134 | } | ||
135 | |||
136 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_64_sp(DisasContext *s, arg_VMOV_64_sp *a) | ||
137 | if (a->op) { | ||
138 | /* fpreg to gpreg */ | ||
139 | tmp = tcg_temp_new_i32(); | ||
140 | - neon_load_reg32(tmp, a->vm); | ||
141 | + vfp_load_reg32(tmp, a->vm); | ||
142 | store_reg(s, a->rt, tmp); | ||
143 | tmp = tcg_temp_new_i32(); | ||
144 | - neon_load_reg32(tmp, a->vm + 1); | ||
145 | + vfp_load_reg32(tmp, a->vm + 1); | ||
146 | store_reg(s, a->rt2, tmp); | ||
147 | } else { | ||
148 | /* gpreg to fpreg */ | ||
149 | tmp = load_reg(s, a->rt); | ||
150 | - neon_store_reg32(tmp, a->vm); | ||
151 | + vfp_store_reg32(tmp, a->vm); | ||
152 | tcg_temp_free_i32(tmp); | ||
153 | tmp = load_reg(s, a->rt2); | ||
154 | - neon_store_reg32(tmp, a->vm + 1); | ||
155 | + vfp_store_reg32(tmp, a->vm + 1); | ||
156 | tcg_temp_free_i32(tmp); | ||
157 | } | ||
158 | |||
159 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_64_dp(DisasContext *s, arg_VMOV_64_dp *a) | ||
160 | if (a->op) { | ||
161 | /* fpreg to gpreg */ | ||
162 | tmp = tcg_temp_new_i32(); | ||
163 | - neon_load_reg32(tmp, a->vm * 2); | ||
164 | + vfp_load_reg32(tmp, a->vm * 2); | ||
165 | store_reg(s, a->rt, tmp); | ||
166 | tmp = tcg_temp_new_i32(); | ||
167 | - neon_load_reg32(tmp, a->vm * 2 + 1); | ||
168 | + vfp_load_reg32(tmp, a->vm * 2 + 1); | ||
169 | store_reg(s, a->rt2, tmp); | ||
170 | } else { | ||
171 | /* gpreg to fpreg */ | ||
172 | tmp = load_reg(s, a->rt); | ||
173 | - neon_store_reg32(tmp, a->vm * 2); | ||
174 | + vfp_store_reg32(tmp, a->vm * 2); | ||
175 | tcg_temp_free_i32(tmp); | ||
176 | tmp = load_reg(s, a->rt2); | ||
177 | - neon_store_reg32(tmp, a->vm * 2 + 1); | ||
178 | + vfp_store_reg32(tmp, a->vm * 2 + 1); | ||
179 | tcg_temp_free_i32(tmp); | ||
180 | } | ||
181 | |||
182 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_hp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
183 | tmp = tcg_temp_new_i32(); | ||
184 | if (a->l) { | ||
185 | gen_aa32_ld16u(s, tmp, addr, get_mem_index(s)); | ||
186 | - neon_store_reg32(tmp, a->vd); | ||
187 | + vfp_store_reg32(tmp, a->vd); | ||
188 | } else { | ||
189 | - neon_load_reg32(tmp, a->vd); | ||
190 | + vfp_load_reg32(tmp, a->vd); | ||
191 | gen_aa32_st16(s, tmp, addr, get_mem_index(s)); | ||
192 | } | ||
193 | tcg_temp_free_i32(tmp); | ||
194 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDR_VSTR_sp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
195 | tmp = tcg_temp_new_i32(); | ||
196 | if (a->l) { | ||
197 | gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | ||
198 | - neon_store_reg32(tmp, a->vd); | ||
199 | + vfp_store_reg32(tmp, a->vd); | ||
200 | } else { | ||
201 | - neon_load_reg32(tmp, a->vd); | ||
202 | + vfp_load_reg32(tmp, a->vd); | ||
203 | gen_aa32_st32(s, tmp, addr, get_mem_index(s)); | ||
204 | } | ||
205 | tcg_temp_free_i32(tmp); | ||
206 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLDM_VSTM_sp(DisasContext *s, arg_VLDM_VSTM_sp *a) | ||
207 | if (a->l) { | ||
208 | /* load */ | ||
209 | gen_aa32_ld32u(s, tmp, addr, get_mem_index(s)); | ||
210 | - neon_store_reg32(tmp, a->vd + i); | ||
211 | + vfp_store_reg32(tmp, a->vd + i); | ||
212 | } else { | ||
213 | /* store */ | ||
214 | - neon_load_reg32(tmp, a->vd + i); | ||
215 | + vfp_load_reg32(tmp, a->vd + i); | ||
216 | gen_aa32_st32(s, tmp, addr, get_mem_index(s)); | ||
217 | } | ||
218 | tcg_gen_addi_i32(addr, addr, offset); | ||
219 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_sp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
220 | fd = tcg_temp_new_i32(); | ||
221 | fpst = fpstatus_ptr(FPST_FPCR); | ||
222 | |||
223 | - neon_load_reg32(f0, vn); | ||
224 | - neon_load_reg32(f1, vm); | ||
225 | + vfp_load_reg32(f0, vn); | ||
226 | + vfp_load_reg32(f1, vm); | ||
227 | |||
228 | for (;;) { | ||
229 | if (reads_vd) { | ||
230 | - neon_load_reg32(fd, vd); | ||
231 | + vfp_load_reg32(fd, vd); | ||
232 | } | ||
233 | fn(fd, f0, f1, fpst); | ||
234 | - neon_store_reg32(fd, vd); | ||
235 | + vfp_store_reg32(fd, vd); | ||
236 | |||
237 | if (veclen == 0) { | ||
238 | break; | ||
239 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_sp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
240 | veclen--; | ||
241 | vd = vfp_advance_sreg(vd, delta_d); | ||
242 | vn = vfp_advance_sreg(vn, delta_d); | ||
243 | - neon_load_reg32(f0, vn); | ||
244 | + vfp_load_reg32(f0, vn); | ||
245 | if (delta_m) { | ||
246 | vm = vfp_advance_sreg(vm, delta_m); | ||
247 | - neon_load_reg32(f1, vm); | ||
248 | + vfp_load_reg32(f1, vm); | ||
249 | } | ||
250 | } | ||
251 | |||
252 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_hp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
253 | fd = tcg_temp_new_i32(); | ||
254 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
255 | |||
256 | - neon_load_reg32(f0, vn); | ||
257 | - neon_load_reg32(f1, vm); | ||
258 | + vfp_load_reg32(f0, vn); | ||
259 | + vfp_load_reg32(f1, vm); | ||
260 | |||
261 | if (reads_vd) { | ||
262 | - neon_load_reg32(fd, vd); | ||
263 | + vfp_load_reg32(fd, vd); | ||
264 | } | ||
265 | fn(fd, f0, f1, fpst); | ||
266 | - neon_store_reg32(fd, vd); | ||
267 | + vfp_store_reg32(fd, vd); | ||
268 | |||
269 | tcg_temp_free_i32(f0); | ||
270 | tcg_temp_free_i32(f1); | ||
271 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_sp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | ||
272 | f0 = tcg_temp_new_i32(); | ||
273 | fd = tcg_temp_new_i32(); | ||
274 | |||
275 | - neon_load_reg32(f0, vm); | ||
276 | + vfp_load_reg32(f0, vm); | ||
277 | |||
278 | for (;;) { | ||
279 | fn(fd, f0); | ||
280 | - neon_store_reg32(fd, vd); | ||
281 | + vfp_store_reg32(fd, vd); | ||
282 | |||
283 | if (veclen == 0) { | ||
284 | break; | ||
285 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_sp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | ||
286 | /* single source one-many */ | ||
287 | while (veclen--) { | ||
288 | vd = vfp_advance_sreg(vd, delta_d); | ||
289 | - neon_store_reg32(fd, vd); | ||
290 | + vfp_store_reg32(fd, vd); | ||
291 | } | ||
292 | break; | ||
293 | } | ||
294 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_sp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | ||
295 | veclen--; | ||
296 | vd = vfp_advance_sreg(vd, delta_d); | ||
297 | vm = vfp_advance_sreg(vm, delta_m); | ||
298 | - neon_load_reg32(f0, vm); | ||
299 | + vfp_load_reg32(f0, vm); | ||
300 | } | ||
301 | |||
302 | tcg_temp_free_i32(f0); | ||
303 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_hp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | ||
304 | } | ||
305 | |||
306 | f0 = tcg_temp_new_i32(); | ||
307 | - neon_load_reg32(f0, vm); | ||
308 | + vfp_load_reg32(f0, vm); | ||
309 | fn(f0, f0); | ||
310 | - neon_store_reg32(f0, vd); | ||
311 | + vfp_store_reg32(f0, vd); | ||
312 | tcg_temp_free_i32(f0); | ||
313 | |||
314 | return true; | ||
315 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_hp(DisasContext *s, arg_VFMA_sp *a, bool neg_n, bool neg_d) | ||
316 | vm = tcg_temp_new_i32(); | ||
317 | vd = tcg_temp_new_i32(); | ||
318 | |||
319 | - neon_load_reg32(vn, a->vn); | ||
320 | - neon_load_reg32(vm, a->vm); | ||
321 | + vfp_load_reg32(vn, a->vn); | ||
322 | + vfp_load_reg32(vm, a->vm); | ||
323 | if (neg_n) { | ||
324 | /* VFNMS, VFMS */ | ||
325 | gen_helper_vfp_negh(vn, vn); | ||
326 | } | ||
327 | - neon_load_reg32(vd, a->vd); | ||
328 | + vfp_load_reg32(vd, a->vd); | ||
329 | if (neg_d) { | ||
330 | /* VFNMA, VFNMS */ | ||
331 | gen_helper_vfp_negh(vd, vd); | ||
332 | } | ||
333 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
334 | gen_helper_vfp_muladdh(vd, vn, vm, vd, fpst); | ||
335 | - neon_store_reg32(vd, a->vd); | ||
336 | + vfp_store_reg32(vd, a->vd); | ||
337 | |||
338 | tcg_temp_free_ptr(fpst); | ||
339 | tcg_temp_free_i32(vn); | ||
340 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_sp(DisasContext *s, arg_VFMA_sp *a, bool neg_n, bool neg_d) | ||
341 | vm = tcg_temp_new_i32(); | ||
342 | vd = tcg_temp_new_i32(); | ||
343 | |||
344 | - neon_load_reg32(vn, a->vn); | ||
345 | - neon_load_reg32(vm, a->vm); | ||
346 | + vfp_load_reg32(vn, a->vn); | ||
347 | + vfp_load_reg32(vm, a->vm); | ||
348 | if (neg_n) { | ||
349 | /* VFNMS, VFMS */ | ||
350 | gen_helper_vfp_negs(vn, vn); | ||
351 | } | ||
352 | - neon_load_reg32(vd, a->vd); | ||
353 | + vfp_load_reg32(vd, a->vd); | ||
354 | if (neg_d) { | ||
355 | /* VFNMA, VFNMS */ | ||
356 | gen_helper_vfp_negs(vd, vd); | ||
357 | } | ||
358 | fpst = fpstatus_ptr(FPST_FPCR); | ||
359 | gen_helper_vfp_muladds(vd, vn, vm, vd, fpst); | ||
360 | - neon_store_reg32(vd, a->vd); | ||
361 | + vfp_store_reg32(vd, a->vd); | ||
362 | |||
363 | tcg_temp_free_ptr(fpst); | ||
364 | tcg_temp_free_i32(vn); | ||
365 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_hp(DisasContext *s, arg_VMOV_imm_sp *a) | ||
366 | } | ||
367 | |||
368 | fd = tcg_const_i32(vfp_expand_imm(MO_16, a->imm)); | ||
369 | - neon_store_reg32(fd, a->vd); | ||
370 | + vfp_store_reg32(fd, a->vd); | ||
371 | tcg_temp_free_i32(fd); | ||
372 | return true; | 36 | return true; |
373 | } | 37 | } |
374 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_sp(DisasContext *s, arg_VMOV_imm_sp *a) | 38 | -#endif /* !CONFIG_USER_ONLY */ |
375 | fd = tcg_const_i32(vfp_expand_imm(MO_32, a->imm)); | 39 | + |
376 | 40 | +#endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ | |
377 | for (;;) { | 41 | |
378 | - neon_store_reg32(fd, vd); | 42 | void arm_cpu_update_virq(ARMCPU *cpu) |
379 | + vfp_store_reg32(fd, vd); | 43 | { |
380 | |||
381 | if (veclen == 0) { | ||
382 | break; | ||
383 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMP_hp(DisasContext *s, arg_VCMP_sp *a) | ||
384 | vd = tcg_temp_new_i32(); | ||
385 | vm = tcg_temp_new_i32(); | ||
386 | |||
387 | - neon_load_reg32(vd, a->vd); | ||
388 | + vfp_load_reg32(vd, a->vd); | ||
389 | if (a->z) { | ||
390 | tcg_gen_movi_i32(vm, 0); | ||
391 | } else { | ||
392 | - neon_load_reg32(vm, a->vm); | ||
393 | + vfp_load_reg32(vm, a->vm); | ||
394 | } | ||
395 | |||
396 | if (a->e) { | ||
397 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCMP_sp(DisasContext *s, arg_VCMP_sp *a) | ||
398 | vd = tcg_temp_new_i32(); | ||
399 | vm = tcg_temp_new_i32(); | ||
400 | |||
401 | - neon_load_reg32(vd, a->vd); | ||
402 | + vfp_load_reg32(vd, a->vd); | ||
403 | if (a->z) { | ||
404 | tcg_gen_movi_i32(vm, 0); | ||
405 | } else { | ||
406 | - neon_load_reg32(vm, a->vm); | ||
407 | + vfp_load_reg32(vm, a->vm); | ||
408 | } | ||
409 | |||
410 | if (a->e) { | ||
411 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f32_f16(DisasContext *s, arg_VCVT_f32_f16 *a) | ||
412 | /* The T bit tells us if we want the low or high 16 bits of Vm */ | ||
413 | tcg_gen_ld16u_i32(tmp, cpu_env, vfp_f16_offset(a->vm, a->t)); | ||
414 | gen_helper_vfp_fcvt_f16_to_f32(tmp, tmp, fpst, ahp_mode); | ||
415 | - neon_store_reg32(tmp, a->vd); | ||
416 | + vfp_store_reg32(tmp, a->vd); | ||
417 | tcg_temp_free_i32(ahp_mode); | ||
418 | tcg_temp_free_ptr(fpst); | ||
419 | tcg_temp_free_i32(tmp); | ||
420 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f16_f32(DisasContext *s, arg_VCVT_f16_f32 *a) | ||
421 | ahp_mode = get_ahp_flag(); | ||
422 | tmp = tcg_temp_new_i32(); | ||
423 | |||
424 | - neon_load_reg32(tmp, a->vm); | ||
425 | + vfp_load_reg32(tmp, a->vm); | ||
426 | gen_helper_vfp_fcvt_f32_to_f16(tmp, tmp, fpst, ahp_mode); | ||
427 | tcg_gen_st16_i32(tmp, cpu_env, vfp_f16_offset(a->vd, a->t)); | ||
428 | tcg_temp_free_i32(ahp_mode); | ||
429 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_hp(DisasContext *s, arg_VRINTR_sp *a) | ||
430 | } | ||
431 | |||
432 | tmp = tcg_temp_new_i32(); | ||
433 | - neon_load_reg32(tmp, a->vm); | ||
434 | + vfp_load_reg32(tmp, a->vm); | ||
435 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
436 | gen_helper_rinth(tmp, tmp, fpst); | ||
437 | - neon_store_reg32(tmp, a->vd); | ||
438 | + vfp_store_reg32(tmp, a->vd); | ||
439 | tcg_temp_free_ptr(fpst); | ||
440 | tcg_temp_free_i32(tmp); | ||
441 | return true; | ||
442 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_sp(DisasContext *s, arg_VRINTR_sp *a) | ||
443 | } | ||
444 | |||
445 | tmp = tcg_temp_new_i32(); | ||
446 | - neon_load_reg32(tmp, a->vm); | ||
447 | + vfp_load_reg32(tmp, a->vm); | ||
448 | fpst = fpstatus_ptr(FPST_FPCR); | ||
449 | gen_helper_rints(tmp, tmp, fpst); | ||
450 | - neon_store_reg32(tmp, a->vd); | ||
451 | + vfp_store_reg32(tmp, a->vd); | ||
452 | tcg_temp_free_ptr(fpst); | ||
453 | tcg_temp_free_i32(tmp); | ||
454 | return true; | ||
455 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_hp(DisasContext *s, arg_VRINTZ_sp *a) | ||
456 | } | ||
457 | |||
458 | tmp = tcg_temp_new_i32(); | ||
459 | - neon_load_reg32(tmp, a->vm); | ||
460 | + vfp_load_reg32(tmp, a->vm); | ||
461 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
462 | tcg_rmode = tcg_const_i32(float_round_to_zero); | ||
463 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
464 | gen_helper_rinth(tmp, tmp, fpst); | ||
465 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
466 | - neon_store_reg32(tmp, a->vd); | ||
467 | + vfp_store_reg32(tmp, a->vd); | ||
468 | tcg_temp_free_ptr(fpst); | ||
469 | tcg_temp_free_i32(tcg_rmode); | ||
470 | tcg_temp_free_i32(tmp); | ||
471 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_sp(DisasContext *s, arg_VRINTZ_sp *a) | ||
472 | } | ||
473 | |||
474 | tmp = tcg_temp_new_i32(); | ||
475 | - neon_load_reg32(tmp, a->vm); | ||
476 | + vfp_load_reg32(tmp, a->vm); | ||
477 | fpst = fpstatus_ptr(FPST_FPCR); | ||
478 | tcg_rmode = tcg_const_i32(float_round_to_zero); | ||
479 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
480 | gen_helper_rints(tmp, tmp, fpst); | ||
481 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
482 | - neon_store_reg32(tmp, a->vd); | ||
483 | + vfp_store_reg32(tmp, a->vd); | ||
484 | tcg_temp_free_ptr(fpst); | ||
485 | tcg_temp_free_i32(tcg_rmode); | ||
486 | tcg_temp_free_i32(tmp); | ||
487 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX_hp(DisasContext *s, arg_VRINTX_sp *a) | ||
488 | } | ||
489 | |||
490 | tmp = tcg_temp_new_i32(); | ||
491 | - neon_load_reg32(tmp, a->vm); | ||
492 | + vfp_load_reg32(tmp, a->vm); | ||
493 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
494 | gen_helper_rinth_exact(tmp, tmp, fpst); | ||
495 | - neon_store_reg32(tmp, a->vd); | ||
496 | + vfp_store_reg32(tmp, a->vd); | ||
497 | tcg_temp_free_ptr(fpst); | ||
498 | tcg_temp_free_i32(tmp); | ||
499 | return true; | ||
500 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX_sp(DisasContext *s, arg_VRINTX_sp *a) | ||
501 | } | ||
502 | |||
503 | tmp = tcg_temp_new_i32(); | ||
504 | - neon_load_reg32(tmp, a->vm); | ||
505 | + vfp_load_reg32(tmp, a->vm); | ||
506 | fpst = fpstatus_ptr(FPST_FPCR); | ||
507 | gen_helper_rints_exact(tmp, tmp, fpst); | ||
508 | - neon_store_reg32(tmp, a->vd); | ||
509 | + vfp_store_reg32(tmp, a->vd); | ||
510 | tcg_temp_free_ptr(fpst); | ||
511 | tcg_temp_free_i32(tmp); | ||
512 | return true; | ||
513 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp(DisasContext *s, arg_VCVT_sp *a) | ||
514 | |||
515 | vm = tcg_temp_new_i32(); | ||
516 | vd = tcg_temp_new_i64(); | ||
517 | - neon_load_reg32(vm, a->vm); | ||
518 | + vfp_load_reg32(vm, a->vm); | ||
519 | gen_helper_vfp_fcvtds(vd, vm, cpu_env); | ||
520 | neon_store_reg64(vd, a->vd); | ||
521 | tcg_temp_free_i32(vm); | ||
522 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp(DisasContext *s, arg_VCVT_dp *a) | ||
523 | vm = tcg_temp_new_i64(); | ||
524 | neon_load_reg64(vm, a->vm); | ||
525 | gen_helper_vfp_fcvtsd(vd, vm, cpu_env); | ||
526 | - neon_store_reg32(vd, a->vd); | ||
527 | + vfp_store_reg32(vd, a->vd); | ||
528 | tcg_temp_free_i32(vd); | ||
529 | tcg_temp_free_i64(vm); | ||
530 | return true; | ||
531 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_hp(DisasContext *s, arg_VCVT_int_sp *a) | ||
532 | } | ||
533 | |||
534 | vm = tcg_temp_new_i32(); | ||
535 | - neon_load_reg32(vm, a->vm); | ||
536 | + vfp_load_reg32(vm, a->vm); | ||
537 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
538 | if (a->s) { | ||
539 | /* i32 -> f16 */ | ||
540 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_hp(DisasContext *s, arg_VCVT_int_sp *a) | ||
541 | /* u32 -> f16 */ | ||
542 | gen_helper_vfp_uitoh(vm, vm, fpst); | ||
543 | } | ||
544 | - neon_store_reg32(vm, a->vd); | ||
545 | + vfp_store_reg32(vm, a->vd); | ||
546 | tcg_temp_free_i32(vm); | ||
547 | tcg_temp_free_ptr(fpst); | ||
548 | return true; | ||
549 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_sp(DisasContext *s, arg_VCVT_int_sp *a) | ||
550 | } | ||
551 | |||
552 | vm = tcg_temp_new_i32(); | ||
553 | - neon_load_reg32(vm, a->vm); | ||
554 | + vfp_load_reg32(vm, a->vm); | ||
555 | fpst = fpstatus_ptr(FPST_FPCR); | ||
556 | if (a->s) { | ||
557 | /* i32 -> f32 */ | ||
558 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_sp(DisasContext *s, arg_VCVT_int_sp *a) | ||
559 | /* u32 -> f32 */ | ||
560 | gen_helper_vfp_uitos(vm, vm, fpst); | ||
561 | } | ||
562 | - neon_store_reg32(vm, a->vd); | ||
563 | + vfp_store_reg32(vm, a->vd); | ||
564 | tcg_temp_free_i32(vm); | ||
565 | tcg_temp_free_ptr(fpst); | ||
566 | return true; | ||
567 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_int_dp(DisasContext *s, arg_VCVT_int_dp *a) | ||
568 | |||
569 | vm = tcg_temp_new_i32(); | ||
570 | vd = tcg_temp_new_i64(); | ||
571 | - neon_load_reg32(vm, a->vm); | ||
572 | + vfp_load_reg32(vm, a->vm); | ||
573 | fpst = fpstatus_ptr(FPST_FPCR); | ||
574 | if (a->s) { | ||
575 | /* i32 -> f64 */ | ||
576 | @@ -XXX,XX +XXX,XX @@ static bool trans_VJCVT(DisasContext *s, arg_VJCVT *a) | ||
577 | vd = tcg_temp_new_i32(); | ||
578 | neon_load_reg64(vm, a->vm); | ||
579 | gen_helper_vjcvt(vd, vm, cpu_env); | ||
580 | - neon_store_reg32(vd, a->vd); | ||
581 | + vfp_store_reg32(vd, a->vd); | ||
582 | tcg_temp_free_i64(vm); | ||
583 | tcg_temp_free_i32(vd); | ||
584 | return true; | ||
585 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_hp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
586 | frac_bits = (a->opc & 1) ? (32 - a->imm) : (16 - a->imm); | ||
587 | |||
588 | vd = tcg_temp_new_i32(); | ||
589 | - neon_load_reg32(vd, a->vd); | ||
590 | + vfp_load_reg32(vd, a->vd); | ||
591 | |||
592 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
593 | shift = tcg_const_i32(frac_bits); | ||
594 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_hp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
595 | g_assert_not_reached(); | ||
596 | } | ||
597 | |||
598 | - neon_store_reg32(vd, a->vd); | ||
599 | + vfp_store_reg32(vd, a->vd); | ||
600 | tcg_temp_free_i32(vd); | ||
601 | tcg_temp_free_i32(shift); | ||
602 | tcg_temp_free_ptr(fpst); | ||
603 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_sp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
604 | frac_bits = (a->opc & 1) ? (32 - a->imm) : (16 - a->imm); | ||
605 | |||
606 | vd = tcg_temp_new_i32(); | ||
607 | - neon_load_reg32(vd, a->vd); | ||
608 | + vfp_load_reg32(vd, a->vd); | ||
609 | |||
610 | fpst = fpstatus_ptr(FPST_FPCR); | ||
611 | shift = tcg_const_i32(frac_bits); | ||
612 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_sp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
613 | g_assert_not_reached(); | ||
614 | } | ||
615 | |||
616 | - neon_store_reg32(vd, a->vd); | ||
617 | + vfp_store_reg32(vd, a->vd); | ||
618 | tcg_temp_free_i32(vd); | ||
619 | tcg_temp_free_i32(shift); | ||
620 | tcg_temp_free_ptr(fpst); | ||
621 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_hp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
622 | |||
623 | fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
624 | vm = tcg_temp_new_i32(); | ||
625 | - neon_load_reg32(vm, a->vm); | ||
626 | + vfp_load_reg32(vm, a->vm); | ||
627 | |||
628 | if (a->s) { | ||
629 | if (a->rz) { | ||
630 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_hp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
631 | gen_helper_vfp_touih(vm, vm, fpst); | ||
632 | } | ||
633 | } | ||
634 | - neon_store_reg32(vm, a->vd); | ||
635 | + vfp_store_reg32(vm, a->vd); | ||
636 | tcg_temp_free_i32(vm); | ||
637 | tcg_temp_free_ptr(fpst); | ||
638 | return true; | ||
639 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
640 | |||
641 | fpst = fpstatus_ptr(FPST_FPCR); | ||
642 | vm = tcg_temp_new_i32(); | ||
643 | - neon_load_reg32(vm, a->vm); | ||
644 | + vfp_load_reg32(vm, a->vm); | ||
645 | |||
646 | if (a->s) { | ||
647 | if (a->rz) { | ||
648 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_sp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
649 | gen_helper_vfp_touis(vm, vm, fpst); | ||
650 | } | ||
651 | } | ||
652 | - neon_store_reg32(vm, a->vd); | ||
653 | + vfp_store_reg32(vm, a->vd); | ||
654 | tcg_temp_free_i32(vm); | ||
655 | tcg_temp_free_ptr(fpst); | ||
656 | return true; | ||
657 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp_int(DisasContext *s, arg_VCVT_dp_int *a) | ||
658 | gen_helper_vfp_touid(vd, vm, fpst); | ||
659 | } | ||
660 | } | ||
661 | - neon_store_reg32(vd, a->vd); | ||
662 | + vfp_store_reg32(vd, a->vd); | ||
663 | tcg_temp_free_i32(vd); | ||
664 | tcg_temp_free_i64(vm); | ||
665 | tcg_temp_free_ptr(fpst); | ||
666 | @@ -XXX,XX +XXX,XX @@ static bool trans_VINS(DisasContext *s, arg_VINS *a) | ||
667 | /* Insert low half of Vm into high half of Vd */ | ||
668 | rm = tcg_temp_new_i32(); | ||
669 | rd = tcg_temp_new_i32(); | ||
670 | - neon_load_reg32(rm, a->vm); | ||
671 | - neon_load_reg32(rd, a->vd); | ||
672 | + vfp_load_reg32(rm, a->vm); | ||
673 | + vfp_load_reg32(rd, a->vd); | ||
674 | tcg_gen_deposit_i32(rd, rd, rm, 16, 16); | ||
675 | - neon_store_reg32(rd, a->vd); | ||
676 | + vfp_store_reg32(rd, a->vd); | ||
677 | tcg_temp_free_i32(rm); | ||
678 | tcg_temp_free_i32(rd); | ||
679 | return true; | ||
680 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOVX(DisasContext *s, arg_VINS *a) | ||
681 | |||
682 | /* Set Vd to high half of Vm */ | ||
683 | rm = tcg_temp_new_i32(); | ||
684 | - neon_load_reg32(rm, a->vm); | ||
685 | + vfp_load_reg32(rm, a->vm); | ||
686 | tcg_gen_shri_i32(rm, rm, 16); | ||
687 | - neon_store_reg32(rm, a->vd); | ||
688 | + vfp_store_reg32(rm, a->vd); | ||
689 | tcg_temp_free_i32(rm); | ||
690 | return true; | ||
691 | } | ||
692 | -- | 44 | -- |
693 | 2.20.1 | 45 | 2.25.1 |
694 | 46 | ||
695 | 47 | diff view generated by jsdifflib |