1 | Just my fp16 work, plus some small stuff for the sbsa-ref board; | 1 | Hi; here's the first target-arm pullreq for the 7.0 cycle. |
---|---|---|---|
2 | but my rule of thumb is to send a pullreq once I get over about | ||
3 | 30 patches... | ||
4 | 2 | ||
3 | thanks | ||
5 | -- PMM | 4 | -- PMM |
6 | 5 | ||
7 | The following changes since commit 2f4c51c0f384d7888a04b4815861e6d5fd244d75: | 6 | The following changes since commit 76b56fdfc9fa43ec6e5986aee33f108c6c6a511e: |
8 | 7 | ||
9 | Merge remote-tracking branch 'remotes/kraxel/tags/usb-20200831-pull-request' into staging (2020-08-31 19:39:13 +0100) | 8 | Merge tag 'block-pull-request' of https://gitlab.com/stefanha/qemu into staging (2021-12-14 12:46:18 -0800) |
10 | 9 | ||
11 | are available in the Git repository at: | 10 | are available in the Git repository at: |
12 | 11 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200901 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20211215 |
14 | 13 | ||
15 | for you to fetch changes up to 3f462bf0f6ea6382dd1502d4eb1fcd33c8e774f5: | 14 | for you to fetch changes up to aed176558806674d030a8305d989d4e6a5073359: |
16 | 15 | ||
17 | hw/arm/sbsa-ref : Add embedded controller in secure memory (2020-09-01 14:01:34 +0100) | 16 | tests/acpi: add expected blob for VIOT test on virt machine (2021-12-15 10:35:26 +0000) |
18 | 17 | ||
19 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
20 | target-arm queue: | 19 | target-arm queue: |
21 | * Implement fp16 support for AArch32 VFP and Neon | 20 | * ITS: error reporting cleanup |
22 | * hw/arm/sbsa-ref: add "reg" property to DT cpu nodes | 21 | * aspeed: improve documentation |
23 | * hw/arm/sbsa-ref : Add embedded controller in secure memory | 22 | * Fix STM32F2XX USART data register readout |
23 | * allow emulated GICv3 to be disabled in non-TCG builds | ||
24 | * fix exception priority for singlestep, misaligned PC, bp, etc | ||
25 | * Correct calculation of tlb range invalidate length | ||
26 | * npcm7xx_emc: fix missing queue_flush | ||
27 | * virt: Add VIOT ACPI table for virtio-iommu | ||
28 | * target/i386: Use assert() to sanity-check b1 in SSE decode | ||
29 | * Don't include qemu-common unnecessarily | ||
24 | 30 | ||
25 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
26 | Graeme Gregory (2): | 32 | Alex Bennée (1): |
27 | hw/misc/sbsa_ec : Add an embedded controller for sbsa-ref | 33 | hw/intc: clean-up error reporting for failed ITS cmd |
28 | hw/arm/sbsa-ref : Add embedded controller in secure memory | ||
29 | 34 | ||
30 | Leif Lindholm (1): | 35 | Jean-Philippe Brucker (8): |
31 | hw/arm/sbsa-ref: add "reg" property to DT cpu nodes | 36 | hw/arm/virt-acpi-build: Add VIOT table for virtio-iommu |
37 | hw/arm/virt: Remove device tree restriction for virtio-iommu | ||
38 | hw/arm/virt: Reject instantiation of multiple IOMMUs | ||
39 | hw/arm/virt: Use object_property_set instead of qdev_prop_set | ||
40 | tests/acpi: allow updates of VIOT expected data files | ||
41 | tests/acpi: add test case for VIOT | ||
42 | tests/acpi: add expected blobs for VIOT test on q35 machine | ||
43 | tests/acpi: add expected blob for VIOT test on virt machine | ||
32 | 44 | ||
33 | Peter Maydell (44): | 45 | Joel Stanley (4): |
34 | target/arm: Remove local definitions of float constants | 46 | docs: aspeed: Add new boards |
35 | target/arm: Use correct ID register check for aa32_fp16_arith | 47 | docs: aspeed: Update OpenBMC image URL |
36 | target/arm: Implement VFP fp16 for VFP_BINOP operations | 48 | docs: aspeed: Give an example of booting a kernel |
37 | target/arm: Implement VFP fp16 VMLA, VMLS, VNMLS, VNMLA, VNMUL | 49 | docs: aspeed: ADC is now modelled |
38 | target/arm: Macroify trans functions for VFMA, VFMS, VFNMA, VFNMS | ||
39 | target/arm: Implement VFP fp16 for fused-multiply-add | ||
40 | target/arm: Macroify uses of do_vfp_2op_sp() and do_vfp_2op_dp() | ||
41 | target/arm: Implement VFP fp16 for VABS, VNEG, VSQRT | ||
42 | target/arm: Implement VFP fp16 for VMOV immediate | ||
43 | target/arm: Implement VFP fp16 VCMP | ||
44 | target/arm: Implement VFP fp16 VLDR and VSTR | ||
45 | target/arm: Implement VFP fp16 VCVT between float and integer | ||
46 | target/arm: Make VFP_CONV_FIX macros take separate float type and float size | ||
47 | target/arm: Use macros instead of open-coding fp16 conversion helpers | ||
48 | target/arm: Implement VFP fp16 VCVT between float and fixed-point | ||
49 | target/arm: Implement VFP vp16 VCVT-with-specified-rounding-mode | ||
50 | target/arm: Implement VFP fp16 VSEL | ||
51 | target/arm: Implement VFP fp16 VRINT* | ||
52 | target/arm: Implement new VFP fp16 insn VINS | ||
53 | target/arm: Implement new VFP fp16 insn VMOVX | ||
54 | target/arm: Implement VFP fp16 VMOV between gp and halfprec registers | ||
55 | target/arm: Implement FP16 for Neon VADD, VSUB, VABD, VMUL | ||
56 | target/arm: Implement fp16 for Neon VRECPE, VRSQRTE using gvec | ||
57 | target/arm: Implement fp16 for Neon VABS, VNEG of floats | ||
58 | target/arm: Implement fp16 for VCEQ, VCGE, VCGT comparisons | ||
59 | target/arm: Implement fp16 for VACGE, VACGT | ||
60 | target/arm: Implement fp16 for Neon VMAX, VMIN | ||
61 | target/arm: Implement fp16 for Neon VMAXNM, VMINNM | ||
62 | target/arm: Implement fp16 for Neon VMLA, VMLS operations | ||
63 | target/arm: Implement fp16 for Neon VFMA, VMFS | ||
64 | target/arm: Implement fp16 for Neon fp compare-vs-0 | ||
65 | target/arm: Implement fp16 for Neon VRECPS | ||
66 | target/arm: Implement fp16 for Neon VRSQRTS | ||
67 | target/arm: Implement fp16 for Neon pairwise fp ops | ||
68 | target/arm: Implement fp16 for Neon float-integer VCVT | ||
69 | target/arm: Convert Neon VCVT fixed-point to gvec | ||
70 | target/arm: Implement fp16 for Neon VCVT fixed-point | ||
71 | target/arm: Implement fp16 for Neon VCVT with rounding modes | ||
72 | target/arm: Implement fp16 for Neon VRINT-with-specified-rounding-mode | ||
73 | target/arm: Implement fp16 for Neon VRINTX | ||
74 | target/arm/vec_helper: Handle oprsz less than 16 bytes in indexed operations | ||
75 | target/arm/vec_helper: Add gvec fp indexed multiply-and-add operations | ||
76 | target/arm: Implement fp16 for Neon VMUL, VMLA, VMLS | ||
77 | target/arm: Enable FP16 in '-cpu max' | ||
78 | 50 | ||
79 | target/arm/cpu.h | 7 +- | 51 | Olivier Hériveaux (1): |
80 | target/arm/helper.h | 133 ++++++- | 52 | Fix STM32F2XX USART data register readout |
81 | target/arm/neon-dp.decode | 8 +- | ||
82 | target/arm/vfp-uncond.decode | 27 +- | ||
83 | target/arm/vfp.decode | 34 +- | ||
84 | hw/arm/sbsa-ref.c | 43 ++- | ||
85 | hw/misc/sbsa_ec.c | 98 +++++ | ||
86 | target/arm/cpu.c | 3 +- | ||
87 | target/arm/cpu64.c | 10 +- | ||
88 | target/arm/helper-a64.c | 11 - | ||
89 | target/arm/translate-sve.c | 4 - | ||
90 | target/arm/vec_helper.c | 431 ++++++++++++++++++++- | ||
91 | target/arm/vfp_helper.c | 244 +++++------- | ||
92 | hw/misc/meson.build | 2 + | ||
93 | target/arm/translate-neon.c.inc | 755 +++++++++++++------------------------ | ||
94 | target/arm/translate-vfp.c.inc | 810 ++++++++++++++++++++++++++++++++++++---- | ||
95 | 16 files changed, 1819 insertions(+), 801 deletions(-) | ||
96 | create mode 100644 hw/misc/sbsa_ec.c | ||
97 | 53 | ||
54 | Patrick Venture (1): | ||
55 | hw/net: npcm7xx_emc fix missing queue_flush | ||
56 | |||
57 | Peter Maydell (6): | ||
58 | target/i386: Use assert() to sanity-check b1 in SSE decode | ||
59 | include/hw/i386: Don't include qemu-common.h in .h files | ||
60 | target/hexagon/cpu.h: don't include qemu-common.h | ||
61 | target/rx/cpu.h: Don't include qemu-common.h | ||
62 | hw/arm: Don't include qemu-common.h unnecessarily | ||
63 | target/arm: Correct calculation of tlb range invalidate length | ||
64 | |||
65 | Philippe Mathieu-Daudé (2): | ||
66 | hw/intc/arm_gicv3: Extract gicv3_set_gicv3state from arm_gicv3_cpuif.c | ||
67 | hw/intc/arm_gicv3: Introduce CONFIG_ARM_GIC_TCG Kconfig selector | ||
68 | |||
69 | Richard Henderson (10): | ||
70 | target/arm: Hoist pc_next to a local variable in aarch64_tr_translate_insn | ||
71 | target/arm: Hoist pc_next to a local variable in arm_tr_translate_insn | ||
72 | target/arm: Hoist pc_next to a local variable in thumb_tr_translate_insn | ||
73 | target/arm: Split arm_pre_translate_insn | ||
74 | target/arm: Advance pc for arch single-step exception | ||
75 | target/arm: Split compute_fsr_fsc out of arm_deliver_fault | ||
76 | target/arm: Take an exception if PC is misaligned | ||
77 | target/arm: Assert thumb pc is aligned | ||
78 | target/arm: Suppress bp for exceptions with more priority | ||
79 | tests/tcg: Add arm and aarch64 pc alignment tests | ||
80 | |||
81 | docs/system/arm/aspeed.rst | 26 ++++++++++++---- | ||
82 | include/hw/i386/microvm.h | 1 - | ||
83 | include/hw/i386/x86.h | 1 - | ||
84 | target/arm/helper.h | 1 + | ||
85 | target/arm/syndrome.h | 5 +++ | ||
86 | target/hexagon/cpu.h | 1 - | ||
87 | target/rx/cpu.h | 1 - | ||
88 | hw/arm/boot.c | 1 - | ||
89 | hw/arm/digic_boards.c | 1 - | ||
90 | hw/arm/highbank.c | 1 - | ||
91 | hw/arm/npcm7xx_boards.c | 1 - | ||
92 | hw/arm/sbsa-ref.c | 1 - | ||
93 | hw/arm/stm32f405_soc.c | 1 - | ||
94 | hw/arm/vexpress.c | 1 - | ||
95 | hw/arm/virt-acpi-build.c | 7 +++++ | ||
96 | hw/arm/virt.c | 21 ++++++------- | ||
97 | hw/char/stm32f2xx_usart.c | 3 +- | ||
98 | hw/intc/arm_gicv3.c | 2 +- | ||
99 | hw/intc/arm_gicv3_cpuif.c | 10 +----- | ||
100 | hw/intc/arm_gicv3_cpuif_common.c | 22 +++++++++++++ | ||
101 | hw/intc/arm_gicv3_its.c | 39 +++++++++++++++-------- | ||
102 | hw/net/npcm7xx_emc.c | 18 +++++------ | ||
103 | hw/virtio/virtio-iommu-pci.c | 12 ++------ | ||
104 | linux-user/aarch64/cpu_loop.c | 46 ++++++++++++++++------------ | ||
105 | linux-user/hexagon/cpu_loop.c | 1 + | ||
106 | target/arm/debug_helper.c | 23 ++++++++++++++ | ||
107 | target/arm/gdbstub.c | 9 ++++-- | ||
108 | target/arm/helper.c | 6 ++-- | ||
109 | target/arm/machine.c | 10 ++++++ | ||
110 | target/arm/tlb_helper.c | 63 ++++++++++++++++++++++++++++---------- | ||
111 | target/arm/translate-a64.c | 23 ++++++++++++-- | ||
112 | target/arm/translate.c | 58 ++++++++++++++++++++++++++--------- | ||
113 | target/i386/tcg/translate.c | 12 ++------ | ||
114 | tests/qtest/bios-tables-test.c | 38 +++++++++++++++++++++++ | ||
115 | tests/tcg/aarch64/pcalign-a64.c | 37 ++++++++++++++++++++++ | ||
116 | tests/tcg/arm/pcalign-a32.c | 46 ++++++++++++++++++++++++++++ | ||
117 | hw/arm/Kconfig | 1 + | ||
118 | hw/intc/Kconfig | 5 +++ | ||
119 | hw/intc/meson.build | 11 ++++--- | ||
120 | tests/data/acpi/q35/DSDT.viot | Bin 0 -> 9398 bytes | ||
121 | tests/data/acpi/q35/VIOT.viot | Bin 0 -> 112 bytes | ||
122 | tests/data/acpi/virt/VIOT | Bin 0 -> 88 bytes | ||
123 | tests/tcg/aarch64/Makefile.target | 4 +-- | ||
124 | tests/tcg/arm/Makefile.target | 4 +++ | ||
125 | 44 files changed, 429 insertions(+), 145 deletions(-) | ||
126 | create mode 100644 hw/intc/arm_gicv3_cpuif_common.c | ||
127 | create mode 100644 tests/tcg/aarch64/pcalign-a64.c | ||
128 | create mode 100644 tests/tcg/arm/pcalign-a32.c | ||
129 | create mode 100644 tests/data/acpi/q35/DSDT.viot | ||
130 | create mode 100644 tests/data/acpi/q35/VIOT.viot | ||
131 | create mode 100644 tests/data/acpi/virt/VIOT | ||
132 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | In several places the target/arm code defines local float constants | ||
2 | for 2, 3 and 1.5, which are also provided by include/fpu/softfloat.h. | ||
3 | Remove the unnecessary local duplicate versions. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200828183354.27913-2-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper-a64.c | 11 ----------- | ||
10 | target/arm/translate-sve.c | 4 ---- | ||
11 | target/arm/vfp_helper.c | 4 ---- | ||
12 | 3 files changed, 19 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-a64.c | ||
17 | +++ b/target/arm/helper-a64.c | ||
18 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_cgt_f64)(float64 a, float64 b, void *fpstp) | ||
19 | * versions, these do a fully fused multiply-add or | ||
20 | * multiply-add-and-halve. | ||
21 | */ | ||
22 | -#define float16_two make_float16(0x4000) | ||
23 | -#define float16_three make_float16(0x4200) | ||
24 | -#define float16_one_point_five make_float16(0x3e00) | ||
25 | - | ||
26 | -#define float32_two make_float32(0x40000000) | ||
27 | -#define float32_three make_float32(0x40400000) | ||
28 | -#define float32_one_point_five make_float32(0x3fc00000) | ||
29 | - | ||
30 | -#define float64_two make_float64(0x4000000000000000ULL) | ||
31 | -#define float64_three make_float64(0x4008000000000000ULL) | ||
32 | -#define float64_one_point_five make_float64(0x3FF8000000000000ULL) | ||
33 | |||
34 | uint32_t HELPER(recpsf_f16)(uint32_t a, uint32_t b, void *fpstp) | ||
35 | { | ||
36 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/translate-sve.c | ||
39 | +++ b/target/arm/translate-sve.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool trans_##NAME##_zpzi(DisasContext *s, arg_rpri_esz *a) \ | ||
41 | return true; \ | ||
42 | } | ||
43 | |||
44 | -#define float16_two make_float16(0x4000) | ||
45 | -#define float32_two make_float32(0x40000000) | ||
46 | -#define float64_two make_float64(0x4000000000000000ULL) | ||
47 | - | ||
48 | DO_FP_IMM(FADD, fadds, half, one) | ||
49 | DO_FP_IMM(FSUB, fsubs, half, one) | ||
50 | DO_FP_IMM(FMUL, fmuls, half, two) | ||
51 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/vfp_helper.c | ||
54 | +++ b/target/arm/vfp_helper.c | ||
55 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
56 | return r; | ||
57 | } | ||
58 | |||
59 | -#define float32_two make_float32(0x40000000) | ||
60 | -#define float32_three make_float32(0x40400000) | ||
61 | -#define float32_one_point_five make_float32(0x3fc00000) | ||
62 | - | ||
63 | float32 HELPER(recps_f32)(CPUARMState *env, float32 a, float32 b) | ||
64 | { | ||
65 | float_status *s = &env->vfp.standard_fp_status; | ||
66 | -- | ||
67 | 2.20.1 | ||
68 | |||
69 | diff view generated by jsdifflib |
1 | We already have gvec helpers for floating point VRECPE and | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | VRQSRTE, so convert the Neon decoder to use them and | ||
3 | add the fp16 support. | ||
4 | 2 | ||
3 | While trying to debug a GIC ITS failure I saw some guest errors that | ||
4 | had poor formatting as well as leaving me confused as to what failed. | ||
5 | As most of the checks aren't possible without a valid dte split that | ||
6 | check apart and then check the other conditions in steps. This avoids | ||
7 | us relying on undefined data. | ||
8 | |||
9 | I still get a failure with the current kvm-unit-tests but at least I | ||
10 | know (partially) why now: | ||
11 | |||
12 | Exception return from AArch64 EL1 to AArch64 EL1 PC 0x40080588 | ||
13 | PASS: gicv3: its-trigger: inv/invall: dev2/eventid=20 now triggers an LPI | ||
14 | ITS: MAPD devid=2 size = 0x8 itt=0x40430000 valid=0 | ||
15 | INT dev_id=2 event_id=20 | ||
16 | process_its_cmd: invalid command attributes: invalid dte: 0 for 2 (MEM_TX: 0) | ||
17 | PASS: gicv3: its-trigger: mapd valid=false: no LPI after device unmap | ||
18 | SUMMARY: 6 tests, 1 unexpected failures | ||
19 | |||
20 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> | ||
21 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
22 | Message-id: 20211112170454.3158925-1-alex.bennee@linaro.org | ||
23 | Cc: Shashi Mallela <shashi.mallela@linaro.org> | ||
24 | Cc: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200828183354.27913-25-peter.maydell@linaro.org | ||
8 | --- | 26 | --- |
9 | target/arm/translate-neon.c.inc | 31 +++++++++++++++++++++++++++++-- | 27 | hw/intc/arm_gicv3_its.c | 39 +++++++++++++++++++++++++++------------ |
10 | 1 file changed, 29 insertions(+), 2 deletions(-) | 28 | 1 file changed, 27 insertions(+), 12 deletions(-) |
11 | 29 | ||
12 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 30 | diff --git a/hw/intc/arm_gicv3_its.c b/hw/intc/arm_gicv3_its.c |
13 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/translate-neon.c.inc | 32 | --- a/hw/intc/arm_gicv3_its.c |
15 | +++ b/target/arm/translate-neon.c.inc | 33 | +++ b/hw/intc/arm_gicv3_its.c |
16 | @@ -XXX,XX +XXX,XX @@ static bool do_2misc_fp(DisasContext *s, arg_2misc *a, | 34 | @@ -XXX,XX +XXX,XX @@ static bool process_its_cmd(GICv3ITSState *s, uint64_t value, uint32_t offset, |
17 | return do_2misc_fp(s, a, FUNC); \ | 35 | if (res != MEMTX_OK) { |
36 | return result; | ||
37 | } | ||
38 | + } else { | ||
39 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
40 | + "%s: invalid command attributes: " | ||
41 | + "invalid dte: %"PRIx64" for %d (MEM_TX: %d)\n", | ||
42 | + __func__, dte, devid, res); | ||
43 | + return result; | ||
18 | } | 44 | } |
19 | 45 | ||
20 | -DO_2MISC_FP(VRECPE_F, gen_helper_recpe_f32) | 46 | - if ((devid > s->dt.maxids.max_devids) || !dte_valid || !ite_valid || |
21 | -DO_2MISC_FP(VRSQRTE_F, gen_helper_rsqrte_f32) | 47 | - !cte_valid || (eventid > max_eventid)) { |
22 | DO_2MISC_FP(VCVT_FS, gen_helper_vfp_sitos) | ||
23 | DO_2MISC_FP(VCVT_FU, gen_helper_vfp_uitos) | ||
24 | DO_2MISC_FP(VCVT_SF, gen_helper_vfp_tosizs) | ||
25 | DO_2MISC_FP(VCVT_UF, gen_helper_vfp_touizs) | ||
26 | |||
27 | +#define DO_2MISC_FP_VEC(INSN, HFUNC, SFUNC) \ | ||
28 | + static void gen_##INSN(unsigned vece, uint32_t rd_ofs, \ | ||
29 | + uint32_t rm_ofs, \ | ||
30 | + uint32_t oprsz, uint32_t maxsz) \ | ||
31 | + { \ | ||
32 | + static gen_helper_gvec_2_ptr * const fns[4] = { \ | ||
33 | + NULL, HFUNC, SFUNC, NULL, \ | ||
34 | + }; \ | ||
35 | + TCGv_ptr fpst; \ | ||
36 | + fpst = fpstatus_ptr(vece == MO_16 ? FPST_STD_F16 : FPST_STD); \ | ||
37 | + tcg_gen_gvec_2_ptr(rd_ofs, rm_ofs, fpst, oprsz, maxsz, 0, \ | ||
38 | + fns[vece]); \ | ||
39 | + tcg_temp_free_ptr(fpst); \ | ||
40 | + } \ | ||
41 | + static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
42 | + { \ | ||
43 | + if (a->size == MO_16) { \ | ||
44 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { \ | ||
45 | + return false; \ | ||
46 | + } \ | ||
47 | + } else if (a->size != MO_32) { \ | ||
48 | + return false; \ | ||
49 | + } \ | ||
50 | + return do_2misc_vec(s, a, gen_##INSN); \ | ||
51 | + } | ||
52 | + | 48 | + |
53 | +DO_2MISC_FP_VEC(VRECPE_F, gen_helper_gvec_frecpe_h, gen_helper_gvec_frecpe_s) | 49 | + /* |
54 | +DO_2MISC_FP_VEC(VRSQRTE_F, gen_helper_gvec_frsqrte_h, gen_helper_gvec_frsqrte_s) | 50 | + * In this implementation, in case of guest errors we ignore the |
51 | + * command and move onto the next command in the queue. | ||
52 | + */ | ||
53 | + if (devid > s->dt.maxids.max_devids) { | ||
54 | qemu_log_mask(LOG_GUEST_ERROR, | ||
55 | - "%s: invalid command attributes " | ||
56 | - "devid %d or eventid %d or invalid dte %d or" | ||
57 | - "invalid cte %d or invalid ite %d\n", | ||
58 | - __func__, devid, eventid, dte_valid, cte_valid, | ||
59 | - ite_valid); | ||
60 | - /* | ||
61 | - * in this implementation, in case of error | ||
62 | - * we ignore this command and move onto the next | ||
63 | - * command in the queue | ||
64 | - */ | ||
65 | + "%s: invalid command attributes: devid %d>%d", | ||
66 | + __func__, devid, s->dt.maxids.max_devids); | ||
55 | + | 67 | + |
56 | static bool trans_VRINTX(DisasContext *s, arg_2misc *a) | 68 | + } else if (!dte_valid || !ite_valid || !cte_valid) { |
57 | { | 69 | + qemu_log_mask(LOG_GUEST_ERROR, |
58 | if (!arm_dc_feature(s, ARM_FEATURE_V8)) { | 70 | + "%s: invalid command attributes: " |
71 | + "dte: %s, ite: %s, cte: %s\n", | ||
72 | + __func__, | ||
73 | + dte_valid ? "valid" : "invalid", | ||
74 | + ite_valid ? "valid" : "invalid", | ||
75 | + cte_valid ? "valid" : "invalid"); | ||
76 | + } else if (eventid > max_eventid) { | ||
77 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
78 | + "%s: invalid command attributes: eventid %d > %d\n", | ||
79 | + __func__, eventid, max_eventid); | ||
80 | } else { | ||
81 | /* | ||
82 | * Current implementation only supports rdbase == procnum | ||
59 | -- | 83 | -- |
60 | 2.20.1 | 84 | 2.25.1 |
61 | 85 | ||
62 | 86 | diff view generated by jsdifflib |
1 | Set the MVFR1 ID register FPHP and SIMDHP fields to indicate | 1 | From: Joel Stanley <joel@jms.id.au> |
---|---|---|---|
2 | that our "-cpu max" has v8.2-FP16. | ||
3 | 2 | ||
3 | Add X11, FP5280G2, G220A, Rainier and Fuji. Mention that Swift will be | ||
4 | removed in v7.0. | ||
5 | |||
6 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
7 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
8 | Message-id: 20211117065752.330632-2-joel@jms.id.au | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-46-peter.maydell@linaro.org | ||
7 | --- | 10 | --- |
8 | target/arm/cpu.c | 3 ++- | 11 | docs/system/arm/aspeed.rst | 7 ++++++- |
9 | target/arm/cpu64.c | 10 ++++------ | 12 | 1 file changed, 6 insertions(+), 1 deletion(-) |
10 | 2 files changed, 6 insertions(+), 7 deletions(-) | ||
11 | 13 | ||
12 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/docs/system/arm/aspeed.rst b/docs/system/arm/aspeed.rst |
13 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/cpu.c | 16 | --- a/docs/system/arm/aspeed.rst |
15 | +++ b/target/arm/cpu.c | 17 | +++ b/docs/system/arm/aspeed.rst |
16 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ AST2400 SoC based machines : |
17 | cpu->isar.id_isar6 = t; | 19 | |
18 | 20 | - ``palmetto-bmc`` OpenPOWER Palmetto POWER8 BMC | |
19 | t = cpu->isar.mvfr1; | 21 | - ``quanta-q71l-bmc`` OpenBMC Quanta BMC |
20 | - t = FIELD_DP32(t, MVFR1, FPHP, 2); /* v8.0 FP support */ | 22 | +- ``supermicrox11-bmc`` Supermicro X11 BMC |
21 | + t = FIELD_DP32(t, MVFR1, FPHP, 3); /* v8.2-FP16 */ | 23 | |
22 | + t = FIELD_DP32(t, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | 24 | AST2500 SoC based machines : |
23 | cpu->isar.mvfr1 = t; | 25 | |
24 | 26 | @@ -XXX,XX +XXX,XX @@ AST2500 SoC based machines : | |
25 | t = cpu->isar.mvfr2; | 27 | - ``romulus-bmc`` OpenPOWER Romulus POWER9 BMC |
26 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | 28 | - ``witherspoon-bmc`` OpenPOWER Witherspoon POWER9 BMC |
27 | index XXXXXXX..XXXXXXX 100644 | 29 | - ``sonorapass-bmc`` OCP SonoraPass BMC |
28 | --- a/target/arm/cpu64.c | 30 | -- ``swift-bmc`` OpenPOWER Swift BMC POWER9 |
29 | +++ b/target/arm/cpu64.c | 31 | +- ``swift-bmc`` OpenPOWER Swift BMC POWER9 (to be removed in v7.0) |
30 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | 32 | +- ``fp5280g2-bmc`` Inspur FP5280G2 BMC |
31 | u = FIELD_DP32(u, ID_DFR0, PERFMON, 5); /* v8.4-PMU */ | 33 | +- ``g220a-bmc`` Bytedance G220A BMC |
32 | cpu->isar.id_dfr0 = u; | 34 | |
33 | 35 | AST2600 SoC based machines : | |
34 | - /* | 36 | |
35 | - * FIXME: We do not yet support ARMv8.2-fp16 for AArch32 yet, | 37 | - ``ast2600-evb`` Aspeed AST2600 Evaluation board (Cortex-A7) |
36 | - * so do not set MVFR1.FPHP. Strictly speaking this is not legal, | 38 | - ``tacoma-bmc`` OpenPOWER Witherspoon POWER9 AST2600 BMC |
37 | - * but it is also not legal to enable SVE without support for FP16, | 39 | +- ``rainier-bmc`` IBM Rainier POWER10 BMC |
38 | - * and enabling SVE in system mode is more useful in the short term. | 40 | +- ``fuji-bmc`` Facebook Fuji BMC |
39 | - */ | 41 | |
40 | + u = cpu->isar.mvfr1; | 42 | Supported devices |
41 | + u = FIELD_DP32(u, MVFR1, FPHP, 3); /* v8.2-FP16 */ | 43 | ----------------- |
42 | + u = FIELD_DP32(u, MVFR1, SIMDHP, 2); /* v8.2-FP16 */ | ||
43 | + cpu->isar.mvfr1 = u; | ||
44 | |||
45 | #ifdef CONFIG_USER_ONLY | ||
46 | /* For usermode -cpu max we can use a larger and more efficient DCZ | ||
47 | -- | 44 | -- |
48 | 2.20.1 | 45 | 2.25.1 |
49 | 46 | ||
50 | 47 | diff view generated by jsdifflib |
1 | Convert the Neon floating-point VMUL, VMLA and VMLS to use gvec, | 1 | From: Joel Stanley <joel@jms.id.au> |
---|---|---|---|
2 | and use this to implement fp16 support. | ||
3 | 2 | ||
3 | This is the latest URL for the OpenBMC CI. The old URL still works, but | ||
4 | redirects. | ||
5 | |||
6 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
8 | Message-id: 20211117065752.330632-3-joel@jms.id.au | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-45-peter.maydell@linaro.org | ||
7 | --- | 10 | --- |
8 | target/arm/translate-neon.c.inc | 114 ++++++++++++++++---------------- | 11 | docs/system/arm/aspeed.rst | 2 +- |
9 | 1 file changed, 57 insertions(+), 57 deletions(-) | 12 | 1 file changed, 1 insertion(+), 1 deletion(-) |
10 | 13 | ||
11 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 14 | diff --git a/docs/system/arm/aspeed.rst b/docs/system/arm/aspeed.rst |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-neon.c.inc | 16 | --- a/docs/system/arm/aspeed.rst |
14 | +++ b/target/arm/translate-neon.c.inc | 17 | +++ b/docs/system/arm/aspeed.rst |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMLS_2sc(DisasContext *s, arg_2scalar *a) | 18 | @@ -XXX,XX +XXX,XX @@ The Aspeed machines can be started using the ``-kernel`` option to |
16 | return do_2scalar(s, a, opfn[a->size], accfn[a->size]); | 19 | load a Linux kernel or from a firmware. Images can be downloaded from |
17 | } | 20 | the OpenBMC jenkins : |
18 | 21 | ||
19 | -/* | 22 | - https://jenkins.openbmc.org/job/ci-openbmc/lastSuccessfulBuild/distro=ubuntu,label=docker-builder |
20 | - * Rather than have a float-specific version of do_2scalar just for | 23 | + https://jenkins.openbmc.org/job/ci-openbmc/lastSuccessfulBuild/ |
21 | - * three insns, we wrap a NeonGenTwoSingleOpFn to turn it into | 24 | |
22 | - * a NeonGenTwoOpFn. | 25 | or directly from the OpenBMC GitHub release repository : |
23 | - */ | 26 | |
24 | -#define WRAP_FP_FN(WRAPNAME, FUNC) \ | ||
25 | - static void WRAPNAME(TCGv_i32 rd, TCGv_i32 rn, TCGv_i32 rm) \ | ||
26 | - { \ | ||
27 | - TCGv_ptr fpstatus = fpstatus_ptr(FPST_STD); \ | ||
28 | - FUNC(rd, rn, rm, fpstatus); \ | ||
29 | - tcg_temp_free_ptr(fpstatus); \ | ||
30 | +static bool do_2scalar_fp_vec(DisasContext *s, arg_2scalar *a, | ||
31 | + gen_helper_gvec_3_ptr *fn) | ||
32 | +{ | ||
33 | + /* Two registers and a scalar, using gvec */ | ||
34 | + int vec_size = a->q ? 16 : 8; | ||
35 | + int rd_ofs = neon_reg_offset(a->vd, 0); | ||
36 | + int rn_ofs = neon_reg_offset(a->vn, 0); | ||
37 | + int rm_ofs; | ||
38 | + int idx; | ||
39 | + TCGv_ptr fpstatus; | ||
40 | + | ||
41 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
42 | + return false; | ||
43 | } | ||
44 | |||
45 | -WRAP_FP_FN(gen_VMUL_F_mul, gen_helper_vfp_muls) | ||
46 | -WRAP_FP_FN(gen_VMUL_F_add, gen_helper_vfp_adds) | ||
47 | -WRAP_FP_FN(gen_VMUL_F_sub, gen_helper_vfp_subs) | ||
48 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
49 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
50 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
51 | + return false; | ||
52 | + } | ||
53 | |||
54 | -static bool trans_VMUL_F_2sc(DisasContext *s, arg_2scalar *a) | ||
55 | -{ | ||
56 | - static NeonGenTwoOpFn * const opfn[] = { | ||
57 | - NULL, | ||
58 | - NULL, /* TODO: fp16 support */ | ||
59 | - gen_VMUL_F_mul, | ||
60 | - NULL, | ||
61 | - }; | ||
62 | + if (!fn) { | ||
63 | + /* Bad size (including size == 3, which is a different insn group) */ | ||
64 | + return false; | ||
65 | + } | ||
66 | |||
67 | - return do_2scalar(s, a, opfn[a->size], NULL); | ||
68 | + if (a->q && ((a->vd | a->vn) & 1)) { | ||
69 | + return false; | ||
70 | + } | ||
71 | + | ||
72 | + if (!vfp_access_check(s)) { | ||
73 | + return true; | ||
74 | + } | ||
75 | + | ||
76 | + /* a->vm is M:Vm, which encodes both register and index */ | ||
77 | + idx = extract32(a->vm, a->size + 2, 2); | ||
78 | + a->vm = extract32(a->vm, 0, a->size + 2); | ||
79 | + rm_ofs = neon_reg_offset(a->vm, 0); | ||
80 | + | ||
81 | + fpstatus = fpstatus_ptr(a->size == 1 ? FPST_STD_F16 : FPST_STD); | ||
82 | + tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, fpstatus, | ||
83 | + vec_size, vec_size, idx, fn); | ||
84 | + tcg_temp_free_ptr(fpstatus); | ||
85 | + return true; | ||
86 | } | ||
87 | |||
88 | -static bool trans_VMLA_F_2sc(DisasContext *s, arg_2scalar *a) | ||
89 | -{ | ||
90 | - static NeonGenTwoOpFn * const opfn[] = { | ||
91 | - NULL, | ||
92 | - NULL, /* TODO: fp16 support */ | ||
93 | - gen_VMUL_F_mul, | ||
94 | - NULL, | ||
95 | - }; | ||
96 | - static NeonGenTwoOpFn * const accfn[] = { | ||
97 | - NULL, | ||
98 | - NULL, /* TODO: fp16 support */ | ||
99 | - gen_VMUL_F_add, | ||
100 | - NULL, | ||
101 | - }; | ||
102 | +#define DO_VMUL_F_2sc(NAME, FUNC) \ | ||
103 | + static bool trans_##NAME##_F_2sc(DisasContext *s, arg_2scalar *a) \ | ||
104 | + { \ | ||
105 | + static gen_helper_gvec_3_ptr * const opfn[] = { \ | ||
106 | + NULL, \ | ||
107 | + gen_helper_##FUNC##_h, \ | ||
108 | + gen_helper_##FUNC##_s, \ | ||
109 | + NULL, \ | ||
110 | + }; \ | ||
111 | + if (a->size == MO_16 && !dc_isar_feature(aa32_fp16_arith, s)) { \ | ||
112 | + return false; \ | ||
113 | + } \ | ||
114 | + return do_2scalar_fp_vec(s, a, opfn[a->size]); \ | ||
115 | + } | ||
116 | |||
117 | - return do_2scalar(s, a, opfn[a->size], accfn[a->size]); | ||
118 | -} | ||
119 | - | ||
120 | -static bool trans_VMLS_F_2sc(DisasContext *s, arg_2scalar *a) | ||
121 | -{ | ||
122 | - static NeonGenTwoOpFn * const opfn[] = { | ||
123 | - NULL, | ||
124 | - NULL, /* TODO: fp16 support */ | ||
125 | - gen_VMUL_F_mul, | ||
126 | - NULL, | ||
127 | - }; | ||
128 | - static NeonGenTwoOpFn * const accfn[] = { | ||
129 | - NULL, | ||
130 | - NULL, /* TODO: fp16 support */ | ||
131 | - gen_VMUL_F_sub, | ||
132 | - NULL, | ||
133 | - }; | ||
134 | - | ||
135 | - return do_2scalar(s, a, opfn[a->size], accfn[a->size]); | ||
136 | -} | ||
137 | +DO_VMUL_F_2sc(VMUL, gvec_fmul_idx) | ||
138 | +DO_VMUL_F_2sc(VMLA, gvec_fmla_nf_idx) | ||
139 | +DO_VMUL_F_2sc(VMLS, gvec_fmls_nf_idx) | ||
140 | |||
141 | WRAP_ENV_FN(gen_VQDMULH_16, gen_helper_neon_qdmulh_s16) | ||
142 | WRAP_ENV_FN(gen_VQDMULH_32, gen_helper_neon_qdmulh_s32) | ||
143 | -- | 27 | -- |
144 | 2.20.1 | 28 | 2.25.1 |
145 | 29 | ||
146 | 30 | diff view generated by jsdifflib |
1 | Add gvec helpers for doing Neon-style indexed non-fused fp | 1 | From: Joel Stanley <joel@jms.id.au> |
---|---|---|---|
2 | multiply-and-accumulate operations. | ||
3 | 2 | ||
3 | A common use case for the ASPEED machine is to boot a Linux kernel. | ||
4 | Provide a full example command line. | ||
5 | |||
6 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
8 | Message-id: 20211117065752.330632-4-joel@jms.id.au | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20200828183354.27913-44-peter.maydell@linaro.org | ||
6 | --- | 10 | --- |
7 | target/arm/helper.h | 10 ++++++++++ | 11 | docs/system/arm/aspeed.rst | 15 ++++++++++++--- |
8 | target/arm/vec_helper.c | 27 ++++++++++++++++++++++----- | 12 | 1 file changed, 12 insertions(+), 3 deletions(-) |
9 | 2 files changed, 32 insertions(+), 5 deletions(-) | ||
10 | 13 | ||
11 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 14 | diff --git a/docs/system/arm/aspeed.rst b/docs/system/arm/aspeed.rst |
12 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.h | 16 | --- a/docs/system/arm/aspeed.rst |
14 | +++ b/target/arm/helper.h | 17 | +++ b/docs/system/arm/aspeed.rst |
15 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmul_idx_s, TCG_CALL_NO_RWG, | 18 | @@ -XXX,XX +XXX,XX @@ Missing devices |
16 | DEF_HELPER_FLAGS_5(gvec_fmul_idx_d, TCG_CALL_NO_RWG, | 19 | Boot options |
17 | void, ptr, ptr, ptr, ptr, i32) | 20 | ------------ |
18 | 21 | ||
19 | +DEF_HELPER_FLAGS_5(gvec_fmla_nf_idx_h, TCG_CALL_NO_RWG, | 22 | -The Aspeed machines can be started using the ``-kernel`` option to |
20 | + void, ptr, ptr, ptr, ptr, i32) | 23 | -load a Linux kernel or from a firmware. Images can be downloaded from |
21 | +DEF_HELPER_FLAGS_5(gvec_fmla_nf_idx_s, TCG_CALL_NO_RWG, | 24 | -the OpenBMC jenkins : |
22 | + void, ptr, ptr, ptr, ptr, i32) | 25 | +The Aspeed machines can be started using the ``-kernel`` and ``-dtb`` options |
26 | +to load a Linux kernel or from a firmware. Images can be downloaded from the | ||
27 | +OpenBMC jenkins : | ||
28 | |||
29 | https://jenkins.openbmc.org/job/ci-openbmc/lastSuccessfulBuild/ | ||
30 | |||
31 | @@ -XXX,XX +XXX,XX @@ or directly from the OpenBMC GitHub release repository : | ||
32 | |||
33 | https://github.com/openbmc/openbmc/releases | ||
34 | |||
35 | +To boot a kernel directly from a Linux build tree: | ||
23 | + | 36 | + |
24 | +DEF_HELPER_FLAGS_5(gvec_fmls_nf_idx_h, TCG_CALL_NO_RWG, | 37 | +.. code-block:: bash |
25 | + void, ptr, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_5(gvec_fmls_nf_idx_s, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, ptr, i32) | ||
28 | + | 38 | + |
29 | DEF_HELPER_FLAGS_6(gvec_fmla_idx_h, TCG_CALL_NO_RWG, | 39 | + $ qemu-system-arm -M ast2600-evb -nographic \ |
30 | void, ptr, ptr, ptr, ptr, ptr, i32) | 40 | + -kernel arch/arm/boot/zImage \ |
31 | DEF_HELPER_FLAGS_6(gvec_fmla_idx_s, TCG_CALL_NO_RWG, | 41 | + -dtb arch/arm/boot/dts/aspeed-ast2600-evb.dtb \ |
32 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 42 | + -initrd rootfs.cpio |
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/vec_helper.c | ||
35 | +++ b/target/arm/vec_helper.c | ||
36 | @@ -XXX,XX +XXX,XX @@ DO_MLA_IDX(gvec_mls_idx_d, uint64_t, -, ) | ||
37 | |||
38 | #undef DO_MLA_IDX | ||
39 | |||
40 | -#define DO_FMUL_IDX(NAME, TYPE, H) \ | ||
41 | +#define DO_FMUL_IDX(NAME, ADD, TYPE, H) \ | ||
42 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
43 | { \ | ||
44 | intptr_t i, j, oprsz = simd_oprsz(desc); \ | ||
45 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
46 | for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | ||
47 | TYPE mm = m[H(i + idx)]; \ | ||
48 | for (j = 0; j < segment; j++) { \ | ||
49 | - d[i + j] = TYPE##_mul(n[i + j], mm, stat); \ | ||
50 | + d[i + j] = TYPE##_##ADD(d[i + j], \ | ||
51 | + TYPE##_mul(n[i + j], mm, stat), stat); \ | ||
52 | } \ | ||
53 | } \ | ||
54 | clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
55 | } | ||
56 | |||
57 | -DO_FMUL_IDX(gvec_fmul_idx_h, float16, H2) | ||
58 | -DO_FMUL_IDX(gvec_fmul_idx_s, float32, H4) | ||
59 | -DO_FMUL_IDX(gvec_fmul_idx_d, float64, ) | ||
60 | +#define float16_nop(N, M, S) (M) | ||
61 | +#define float32_nop(N, M, S) (M) | ||
62 | +#define float64_nop(N, M, S) (M) | ||
63 | |||
64 | +DO_FMUL_IDX(gvec_fmul_idx_h, nop, float16, H2) | ||
65 | +DO_FMUL_IDX(gvec_fmul_idx_s, nop, float32, H4) | ||
66 | +DO_FMUL_IDX(gvec_fmul_idx_d, nop, float64, ) | ||
67 | + | 43 | + |
68 | +/* | 44 | The image should be attached as an MTD drive. Run : |
69 | + * Non-fused multiply-accumulate operations, for Neon. NB that unlike | 45 | |
70 | + * the fused ops below they assume accumulate both from and into Vd. | 46 | .. code-block:: bash |
71 | + */ | ||
72 | +DO_FMUL_IDX(gvec_fmla_nf_idx_h, add, float16, H2) | ||
73 | +DO_FMUL_IDX(gvec_fmla_nf_idx_s, add, float32, H4) | ||
74 | +DO_FMUL_IDX(gvec_fmls_nf_idx_h, sub, float16, H2) | ||
75 | +DO_FMUL_IDX(gvec_fmls_nf_idx_s, sub, float32, H4) | ||
76 | + | ||
77 | +#undef float16_nop | ||
78 | +#undef float32_nop | ||
79 | +#undef float64_nop | ||
80 | #undef DO_FMUL_IDX | ||
81 | |||
82 | #define DO_FMLA_IDX(NAME, TYPE, H) \ | ||
83 | -- | 47 | -- |
84 | 2.20.1 | 48 | 2.25.1 |
85 | 49 | ||
86 | 50 | diff view generated by jsdifflib |
1 | In the gvec helper functions for indexed operations, for AArch32 | 1 | From: Joel Stanley <joel@jms.id.au> |
---|---|---|---|
2 | Neon the oprsz (total size of the vector) can be less than 16 bytes | ||
3 | if the operation is on a D reg. Since the inner loop in these | ||
4 | helpers always goes from 0 to segment, we must clamp it based | ||
5 | on oprsz to avoid processing a full 16 byte segment when asked to | ||
6 | handle an 8 byte wide vector. | ||
7 | 2 | ||
3 | Move it to the supported list. | ||
4 | |||
5 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
6 | Message-id: 20211117065752.330632-5-joel@jms.id.au | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200828183354.27913-43-peter.maydell@linaro.org | ||
11 | --- | 8 | --- |
12 | target/arm/vec_helper.c | 12 ++++++++---- | 9 | docs/system/arm/aspeed.rst | 2 +- |
13 | 1 file changed, 8 insertions(+), 4 deletions(-) | 10 | 1 file changed, 1 insertion(+), 1 deletion(-) |
14 | 11 | ||
15 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 12 | diff --git a/docs/system/arm/aspeed.rst b/docs/system/arm/aspeed.rst |
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/vec_helper.c | 14 | --- a/docs/system/arm/aspeed.rst |
18 | +++ b/target/arm/vec_helper.c | 15 | +++ b/docs/system/arm/aspeed.rst |
19 | @@ -XXX,XX +XXX,XX @@ DO_MULADD(gvec_vfms_s, float32_mulsub_f, float32) | 16 | @@ -XXX,XX +XXX,XX @@ Supported devices |
20 | #define DO_MUL_IDX(NAME, TYPE, H) \ | 17 | * Front LEDs (PCA9552 on I2C bus) |
21 | void HELPER(NAME)(void *vd, void *vn, void *vm, uint32_t desc) \ | 18 | * LPC Peripheral Controller (a subset of subdevices are supported) |
22 | { \ | 19 | * Hash/Crypto Engine (HACE) - Hash support only. TODO: HMAC and RSA |
23 | - intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | 20 | + * ADC |
24 | + intptr_t i, j, oprsz = simd_oprsz(desc); \ | 21 | |
25 | + intptr_t segment = MIN(16, oprsz) / sizeof(TYPE); \ | 22 | |
26 | intptr_t idx = simd_data(desc); \ | 23 | Missing devices |
27 | TYPE *d = vd, *n = vn, *m = vm; \ | 24 | --------------- |
28 | for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | 25 | |
29 | @@ -XXX,XX +XXX,XX @@ DO_MUL_IDX(gvec_mul_idx_d, uint64_t, ) | 26 | * Coprocessor support |
30 | #define DO_MLA_IDX(NAME, TYPE, OP, H) \ | 27 | - * ADC (out of tree implementation) |
31 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *va, uint32_t desc) \ | 28 | * PWM and Fan Controller |
32 | { \ | 29 | * Slave GPIO Controller |
33 | - intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | 30 | * Super I/O Controller |
34 | + intptr_t i, j, oprsz = simd_oprsz(desc); \ | ||
35 | + intptr_t segment = MIN(16, oprsz) / sizeof(TYPE); \ | ||
36 | intptr_t idx = simd_data(desc); \ | ||
37 | TYPE *d = vd, *n = vn, *m = vm, *a = va; \ | ||
38 | for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | ||
39 | @@ -XXX,XX +XXX,XX @@ DO_MLA_IDX(gvec_mls_idx_d, uint64_t, -, ) | ||
40 | #define DO_FMUL_IDX(NAME, TYPE, H) \ | ||
41 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
42 | { \ | ||
43 | - intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | ||
44 | + intptr_t i, j, oprsz = simd_oprsz(desc); \ | ||
45 | + intptr_t segment = MIN(16, oprsz) / sizeof(TYPE); \ | ||
46 | intptr_t idx = simd_data(desc); \ | ||
47 | TYPE *d = vd, *n = vn, *m = vm; \ | ||
48 | for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | ||
49 | @@ -XXX,XX +XXX,XX @@ DO_FMUL_IDX(gvec_fmul_idx_d, float64, ) | ||
50 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *va, \ | ||
51 | void *stat, uint32_t desc) \ | ||
52 | { \ | ||
53 | - intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | ||
54 | + intptr_t i, j, oprsz = simd_oprsz(desc); \ | ||
55 | + intptr_t segment = MIN(16, oprsz) / sizeof(TYPE); \ | ||
56 | TYPE op1_neg = extract32(desc, SIMD_DATA_SHIFT, 1); \ | ||
57 | intptr_t idx = desc >> (SIMD_DATA_SHIFT + 1); \ | ||
58 | TYPE *d = vd, *n = vn, *m = vm, *a = va; \ | ||
59 | -- | 31 | -- |
60 | 2.20.1 | 32 | 2.25.1 |
61 | 33 | ||
62 | 34 | diff view generated by jsdifflib |
1 | Convert the Neon VRINTX insn to use gvec, and use this to implement | 1 | From: Olivier Hériveaux <olivier.heriveaux@ledger.fr> |
---|---|---|---|
2 | fp16 support for it. | ||
3 | 2 | ||
3 | Fix issue where the data register may be overwritten by next character | ||
4 | reception before being read and returned. | ||
5 | |||
6 | Signed-off-by: Olivier Hériveaux <olivier.heriveaux@ledger.fr> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
9 | Message-id: 20211128120723.4053-1-olivier.heriveaux@ledger.fr | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-42-peter.maydell@linaro.org | ||
7 | --- | 11 | --- |
8 | target/arm/helper.h | 3 +++ | 12 | hw/char/stm32f2xx_usart.c | 3 ++- |
9 | target/arm/vec_helper.c | 3 +++ | 13 | 1 file changed, 2 insertions(+), 1 deletion(-) |
10 | target/arm/translate-neon.c.inc | 45 +++------------------------------ | ||
11 | 3 files changed, 9 insertions(+), 42 deletions(-) | ||
12 | 14 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 15 | diff --git a/hw/char/stm32f2xx_usart.c b/hw/char/stm32f2xx_usart.c |
14 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 17 | --- a/hw/char/stm32f2xx_usart.c |
16 | +++ b/target/arm/helper.h | 18 | +++ b/hw/char/stm32f2xx_usart.c |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_vcvt_rm_uh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 19 | @@ -XXX,XX +XXX,XX @@ static uint64_t stm32f2xx_usart_read(void *opaque, hwaddr addr, |
18 | DEF_HELPER_FLAGS_4(gvec_vrint_rm_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 20 | return retvalue; |
19 | DEF_HELPER_FLAGS_4(gvec_vrint_rm_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 21 | case USART_DR: |
20 | 22 | DB_PRINT("Value: 0x%" PRIx32 ", %c\n", s->usart_dr, (char) s->usart_dr); | |
21 | +DEF_HELPER_FLAGS_4(gvec_vrintx_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 23 | + retvalue = s->usart_dr & 0x3FF; |
22 | +DEF_HELPER_FLAGS_4(gvec_vrintx_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 24 | s->usart_sr &= ~USART_SR_RXNE; |
23 | + | 25 | qemu_chr_fe_accept_input(&s->chr); |
24 | DEF_HELPER_FLAGS_4(gvec_frecpe_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 26 | qemu_set_irq(s->irq, 0); |
25 | DEF_HELPER_FLAGS_4(gvec_frecpe_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 27 | - return s->usart_dr & 0x3FF; |
26 | DEF_HELPER_FLAGS_4(gvec_frecpe_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 28 | + return retvalue; |
27 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 29 | case USART_BRR: |
28 | index XXXXXXX..XXXXXXX 100644 | 30 | return s->usart_brr; |
29 | --- a/target/arm/vec_helper.c | 31 | case USART_CR1: |
30 | +++ b/target/arm/vec_helper.c | ||
31 | @@ -XXX,XX +XXX,XX @@ DO_2OP(gvec_frsqrte_h, helper_rsqrte_f16, float16) | ||
32 | DO_2OP(gvec_frsqrte_s, helper_rsqrte_f32, float32) | ||
33 | DO_2OP(gvec_frsqrte_d, helper_rsqrte_f64, float64) | ||
34 | |||
35 | +DO_2OP(gvec_vrintx_h, float16_round_to_int, float16) | ||
36 | +DO_2OP(gvec_vrintx_s, float32_round_to_int, float32) | ||
37 | + | ||
38 | DO_2OP(gvec_sitos, helper_vfp_sitos, int32_t) | ||
39 | DO_2OP(gvec_uitos, helper_vfp_uitos, uint32_t) | ||
40 | DO_2OP(gvec_tosizs, helper_vfp_tosizs, float32) | ||
41 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/translate-neon.c.inc | ||
44 | +++ b/target/arm/translate-neon.c.inc | ||
45 | @@ -XXX,XX +XXX,XX @@ static bool trans_VQNEG(DisasContext *s, arg_2misc *a) | ||
46 | return do_2misc(s, a, fn[a->size]); | ||
47 | } | ||
48 | |||
49 | -static bool do_2misc_fp(DisasContext *s, arg_2misc *a, | ||
50 | - NeonGenOneSingleOpFn *fn) | ||
51 | -{ | ||
52 | - int pass; | ||
53 | - TCGv_ptr fpst; | ||
54 | - | ||
55 | - /* Handle a 2-reg-misc operation by iterating 32 bits at a time */ | ||
56 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
57 | - return false; | ||
58 | - } | ||
59 | - | ||
60 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
61 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
62 | - ((a->vd | a->vm) & 0x10)) { | ||
63 | - return false; | ||
64 | - } | ||
65 | - | ||
66 | - if (a->size != 2) { | ||
67 | - /* TODO: FP16 will be the size == 1 case */ | ||
68 | - return false; | ||
69 | - } | ||
70 | - | ||
71 | - if ((a->vd | a->vm) & a->q) { | ||
72 | - return false; | ||
73 | - } | ||
74 | - | ||
75 | - if (!vfp_access_check(s)) { | ||
76 | - return true; | ||
77 | - } | ||
78 | - | ||
79 | - fpst = fpstatus_ptr(FPST_STD); | ||
80 | - for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
81 | - TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
82 | - fn(tmp, tmp, fpst); | ||
83 | - neon_store_reg(a->vd, pass, tmp); | ||
84 | - } | ||
85 | - tcg_temp_free_ptr(fpst); | ||
86 | - | ||
87 | - return true; | ||
88 | -} | ||
89 | - | ||
90 | #define DO_2MISC_FP_VEC(INSN, HFUNC, SFUNC) \ | ||
91 | static void gen_##INSN(unsigned vece, uint32_t rd_ofs, \ | ||
92 | uint32_t rm_ofs, \ | ||
93 | @@ -XXX,XX +XXX,XX @@ DO_2MISC_FP_VEC(VCVT_FU, gen_helper_gvec_ustoh, gen_helper_gvec_uitos) | ||
94 | DO_2MISC_FP_VEC(VCVT_SF, gen_helper_gvec_tosszh, gen_helper_gvec_tosizs) | ||
95 | DO_2MISC_FP_VEC(VCVT_UF, gen_helper_gvec_touszh, gen_helper_gvec_touizs) | ||
96 | |||
97 | +DO_2MISC_FP_VEC(VRINTX_impl, gen_helper_gvec_vrintx_h, gen_helper_gvec_vrintx_s) | ||
98 | + | ||
99 | static bool trans_VRINTX(DisasContext *s, arg_2misc *a) | ||
100 | { | ||
101 | if (!arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
102 | return false; | ||
103 | } | ||
104 | - return do_2misc_fp(s, a, gen_helper_rints_exact); | ||
105 | + return trans_VRINTX_impl(s, a); | ||
106 | } | ||
107 | |||
108 | #define DO_VEC_RMODE(INSN, RMODE, OP) \ | ||
109 | -- | 32 | -- |
110 | 2.20.1 | 33 | 2.25.1 |
111 | 34 | ||
112 | 35 | diff view generated by jsdifflib |
1 | From: Graeme Gregory <graeme@nuviainc.com> | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | A difference between sbsa platform and the virt platform is PSCI is | 3 | gicv3_set_gicv3state() is used by arm_gicv3_common.c in |
4 | handled by ARM-TF in the sbsa platform. This means that the PSCI code | 4 | arm_gicv3_common_realize(). Since we want to restrict |
5 | there needs to communicate some of the platform power changes down | 5 | arm_gicv3_cpuif.c to TCG, extract gicv3_set_gicv3state() |
6 | to the qemu code for things like shutdown/reset control. | 6 | to a new file. Add this file to the meson 'specific' |
7 | source set, since it needs access to "cpu.h". | ||
7 | 8 | ||
8 | Space has been left to extend the EC if we find other use cases in | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
9 | future where ARM-TF and qemu need to communicate. | ||
10 | |||
11 | Signed-off-by: Graeme Gregory <graeme@nuviainc.com> | ||
12 | Reviewed-by: Leif Lindholm <leif@nuviainc.com> | ||
13 | Tested-by: Leif Lindholm <leif@nuviainc.com> | ||
14 | Message-id: 20200826141952.136164-2-graeme@nuviainc.com | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20211115223619.2599282-2-philmd@redhat.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 13 | --- |
18 | hw/misc/sbsa_ec.c | 98 +++++++++++++++++++++++++++++++++++++++++++++ | 14 | hw/intc/arm_gicv3_cpuif.c | 10 +--------- |
19 | hw/misc/meson.build | 2 + | 15 | hw/intc/arm_gicv3_cpuif_common.c | 22 ++++++++++++++++++++++ |
20 | 2 files changed, 100 insertions(+) | 16 | hw/intc/meson.build | 1 + |
21 | create mode 100644 hw/misc/sbsa_ec.c | 17 | 3 files changed, 24 insertions(+), 9 deletions(-) |
18 | create mode 100644 hw/intc/arm_gicv3_cpuif_common.c | ||
22 | 19 | ||
23 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c | 20 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c |
21 | index XXXXXXX..XXXXXXX 100644 | ||
22 | --- a/hw/intc/arm_gicv3_cpuif.c | ||
23 | +++ b/hw/intc/arm_gicv3_cpuif.c | ||
24 | @@ -XXX,XX +XXX,XX @@ | ||
25 | /* | ||
26 | - * ARM Generic Interrupt Controller v3 | ||
27 | + * ARM Generic Interrupt Controller v3 (emulation) | ||
28 | * | ||
29 | * Copyright (c) 2016 Linaro Limited | ||
30 | * Written by Peter Maydell | ||
31 | @@ -XXX,XX +XXX,XX @@ | ||
32 | #include "hw/irq.h" | ||
33 | #include "cpu.h" | ||
34 | |||
35 | -void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s) | ||
36 | -{ | ||
37 | - ARMCPU *arm_cpu = ARM_CPU(cpu); | ||
38 | - CPUARMState *env = &arm_cpu->env; | ||
39 | - | ||
40 | - env->gicv3state = (void *)s; | ||
41 | -}; | ||
42 | - | ||
43 | static GICv3CPUState *icc_cs_from_env(CPUARMState *env) | ||
44 | { | ||
45 | return env->gicv3state; | ||
46 | diff --git a/hw/intc/arm_gicv3_cpuif_common.c b/hw/intc/arm_gicv3_cpuif_common.c | ||
24 | new file mode 100644 | 47 | new file mode 100644 |
25 | index XXXXXXX..XXXXXXX | 48 | index XXXXXXX..XXXXXXX |
26 | --- /dev/null | 49 | --- /dev/null |
27 | +++ b/hw/misc/sbsa_ec.c | 50 | +++ b/hw/intc/arm_gicv3_cpuif_common.c |
28 | @@ -XXX,XX +XXX,XX @@ | 51 | @@ -XXX,XX +XXX,XX @@ |
52 | +/* SPDX-License-Identifier: GPL-2.0-or-later */ | ||
29 | +/* | 53 | +/* |
30 | + * ARM SBSA Reference Platform Embedded Controller | 54 | + * ARM Generic Interrupt Controller v3 |
31 | + * | 55 | + * |
32 | + * A device to allow PSCI running in the secure side of sbsa-ref machine | 56 | + * Copyright (c) 2016 Linaro Limited |
33 | + * to communicate platform power states to qemu. | 57 | + * Written by Peter Maydell |
34 | + * | 58 | + * |
35 | + * Copyright (c) 2020 Nuvia Inc | 59 | + * This code is licensed under the GPL, version 2 or (at your option) |
36 | + * Written by Graeme Gregory <graeme@nuviainc.com> | 60 | + * any later version. |
37 | + * | ||
38 | + * SPDX-License-Identifer: GPL-2.0-or-later | ||
39 | + */ | 61 | + */ |
40 | + | 62 | + |
41 | +#include "qemu/osdep.h" | 63 | +#include "qemu/osdep.h" |
42 | +#include "qemu-common.h" | 64 | +#include "gicv3_internal.h" |
43 | +#include "qemu/log.h" | 65 | +#include "cpu.h" |
44 | +#include "hw/sysbus.h" | ||
45 | +#include "sysemu/runstate.h" | ||
46 | + | 66 | + |
47 | +typedef struct { | 67 | +void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s) |
48 | + SysBusDevice parent_obj; | 68 | +{ |
49 | + MemoryRegion iomem; | 69 | + ARMCPU *arm_cpu = ARM_CPU(cpu); |
50 | +} SECUREECState; | 70 | + CPUARMState *env = &arm_cpu->env; |
51 | + | 71 | + |
52 | +#define TYPE_SBSA_EC "sbsa-ec" | 72 | + env->gicv3state = (void *)s; |
53 | +#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) | ||
54 | + | ||
55 | +enum sbsa_ec_powerstates { | ||
56 | + SBSA_EC_CMD_POWEROFF = 0x01, | ||
57 | + SBSA_EC_CMD_REBOOT = 0x02, | ||
58 | +}; | 73 | +}; |
59 | + | 74 | diff --git a/hw/intc/meson.build b/hw/intc/meson.build |
60 | +static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) | ||
61 | +{ | ||
62 | + /* No use for this currently */ | ||
63 | + qemu_log_mask(LOG_GUEST_ERROR, "sbsa-ec: no readable registers"); | ||
64 | + return 0; | ||
65 | +} | ||
66 | + | ||
67 | +static void sbsa_ec_write(void *opaque, hwaddr offset, | ||
68 | + uint64_t value, unsigned size) | ||
69 | +{ | ||
70 | + if (offset == 0) { /* PSCI machine power command register */ | ||
71 | + switch (value) { | ||
72 | + case SBSA_EC_CMD_POWEROFF: | ||
73 | + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); | ||
74 | + break; | ||
75 | + case SBSA_EC_CMD_REBOOT: | ||
76 | + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | ||
77 | + break; | ||
78 | + default: | ||
79 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
80 | + "sbsa-ec: unknown power command"); | ||
81 | + } | ||
82 | + } else { | ||
83 | + qemu_log_mask(LOG_GUEST_ERROR, "sbsa-ec: unknown EC register"); | ||
84 | + } | ||
85 | +} | ||
86 | + | ||
87 | +static const MemoryRegionOps sbsa_ec_ops = { | ||
88 | + .read = sbsa_ec_read, | ||
89 | + .write = sbsa_ec_write, | ||
90 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
91 | + .valid.min_access_size = 4, | ||
92 | + .valid.max_access_size = 4, | ||
93 | +}; | ||
94 | + | ||
95 | +static void sbsa_ec_init(Object *obj) | ||
96 | +{ | ||
97 | + SECUREECState *s = SECURE_EC(obj); | ||
98 | + SysBusDevice *dev = SYS_BUS_DEVICE(obj); | ||
99 | + | ||
100 | + memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", | ||
101 | + 0x1000); | ||
102 | + sysbus_init_mmio(dev, &s->iomem); | ||
103 | +} | ||
104 | + | ||
105 | +static void sbsa_ec_class_init(ObjectClass *klass, void *data) | ||
106 | +{ | ||
107 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
108 | + | ||
109 | + /* No vmstate or reset required: device has no internal state */ | ||
110 | + dc->user_creatable = false; | ||
111 | +} | ||
112 | + | ||
113 | +static const TypeInfo sbsa_ec_info = { | ||
114 | + .name = TYPE_SBSA_EC, | ||
115 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
116 | + .instance_size = sizeof(SECUREECState), | ||
117 | + .instance_init = sbsa_ec_init, | ||
118 | + .class_init = sbsa_ec_class_init, | ||
119 | +}; | ||
120 | + | ||
121 | +static void sbsa_ec_register_type(void) | ||
122 | +{ | ||
123 | + type_register_static(&sbsa_ec_info); | ||
124 | +} | ||
125 | + | ||
126 | +type_init(sbsa_ec_register_type); | ||
127 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
128 | index XXXXXXX..XXXXXXX 100644 | 75 | index XXXXXXX..XXXXXXX 100644 |
129 | --- a/hw/misc/meson.build | 76 | --- a/hw/intc/meson.build |
130 | +++ b/hw/misc/meson.build | 77 | +++ b/hw/intc/meson.build |
131 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_MAC_VIA', if_true: files('mac_via.c')) | 78 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_PMU', if_true: files('xlnx-pmu-iomod-in |
132 | 79 | ||
133 | specific_ss.add(when: 'CONFIG_MIPS_CPS', if_true: files('mips_cmgcr.c', 'mips_cpc.c')) | 80 | specific_ss.add(when: 'CONFIG_ALLWINNER_A10_PIC', if_true: files('allwinner-a10-pic.c')) |
134 | specific_ss.add(when: 'CONFIG_MIPS_ITU', if_true: files('mips_itu.c')) | 81 | specific_ss.add(when: 'CONFIG_APIC', if_true: files('apic.c', 'apic_common.c')) |
135 | + | 82 | +specific_ss.add(when: 'CONFIG_ARM_GIC', if_true: files('arm_gicv3_cpuif_common.c')) |
136 | +specific_ss.add(when: 'CONFIG_SBSA_REF', if_true: files('sbsa_ec.c')) | 83 | specific_ss.add(when: 'CONFIG_ARM_GIC', if_true: files('arm_gicv3_cpuif.c')) |
84 | specific_ss.add(when: 'CONFIG_ARM_GIC_KVM', if_true: files('arm_gic_kvm.c')) | ||
85 | specific_ss.add(when: ['CONFIG_ARM_GIC_KVM', 'TARGET_AARCH64'], if_true: files('arm_gicv3_kvm.c', 'arm_gicv3_its_kvm.c')) | ||
137 | -- | 86 | -- |
138 | 2.20.1 | 87 | 2.25.1 |
139 | 88 | ||
140 | 89 | diff view generated by jsdifflib |
1 | Convert the Neon VRINT-with-specified-rounding-mode insns to gvec, | 1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> |
---|---|---|---|
2 | and use this to implement the fp16 versions. | ||
3 | 2 | ||
3 | The TYPE_ARM_GICV3 device is an emulated one. When using | ||
4 | KVM, it is recommended to use the TYPE_KVM_ARM_GICV3 device | ||
5 | (which uses in-kernel support). | ||
6 | |||
7 | When using --with-devices-FOO, it is possible to build a | ||
8 | binary with a specific set of devices. When this binary is | ||
9 | restricted to KVM accelerator, the TYPE_ARM_GICV3 device is | ||
10 | irrelevant, and it is desirable to remove it from the binary. | ||
11 | |||
12 | Therefore introduce the CONFIG_ARM_GIC_TCG Kconfig selector | ||
13 | which select the files required to have the TYPE_ARM_GICV3 | ||
14 | device, but also allowing to de-select this device. | ||
15 | |||
16 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
17 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | Message-id: 20211115223619.2599282-3-philmd@redhat.com | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-41-peter.maydell@linaro.org | ||
7 | --- | 20 | --- |
8 | target/arm/helper.h | 4 +- | 21 | hw/intc/arm_gicv3.c | 2 +- |
9 | target/arm/vec_helper.c | 21 +++++++++++ | 22 | hw/intc/Kconfig | 5 +++++ |
10 | target/arm/vfp_helper.c | 17 --------- | 23 | hw/intc/meson.build | 10 ++++++---- |
11 | target/arm/translate-neon.c.inc | 67 +++------------------------------ | 24 | 3 files changed, 12 insertions(+), 5 deletions(-) |
12 | 4 files changed, 30 insertions(+), 79 deletions(-) | ||
13 | 25 | ||
14 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 26 | diff --git a/hw/intc/arm_gicv3.c b/hw/intc/arm_gicv3.c |
15 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.h | 28 | --- a/hw/intc/arm_gicv3.c |
17 | +++ b/target/arm/helper.h | 29 | +++ b/hw/intc/arm_gicv3.c |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_sqtoh, f16, i64, i32, ptr) | 30 | @@ -XXX,XX +XXX,XX @@ |
19 | DEF_HELPER_3(vfp_uqtoh, f16, i64, i32, ptr) | 31 | /* |
20 | 32 | - * ARM Generic Interrupt Controller v3 | |
21 | DEF_HELPER_FLAGS_2(set_rmode, TCG_CALL_NO_RWG, i32, i32, ptr) | 33 | + * ARM Generic Interrupt Controller v3 (emulation) |
22 | -DEF_HELPER_FLAGS_2(set_neon_rmode, TCG_CALL_NO_RWG, i32, i32, env) | 34 | * |
23 | 35 | * Copyright (c) 2015 Huawei. | |
24 | DEF_HELPER_FLAGS_3(vfp_fcvt_f16_to_f32, TCG_CALL_NO_RWG, f32, f16, ptr, i32) | 36 | * Copyright (c) 2016 Linaro Limited |
25 | DEF_HELPER_FLAGS_3(vfp_fcvt_f32_to_f16, TCG_CALL_NO_RWG, f16, f32, ptr, i32) | 37 | diff --git a/hw/intc/Kconfig b/hw/intc/Kconfig |
26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_vcvt_rm_us, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 38 | index XXXXXXX..XXXXXXX 100644 |
27 | DEF_HELPER_FLAGS_4(gvec_vcvt_rm_sh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 39 | --- a/hw/intc/Kconfig |
28 | DEF_HELPER_FLAGS_4(gvec_vcvt_rm_uh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 40 | +++ b/hw/intc/Kconfig |
29 | 41 | @@ -XXX,XX +XXX,XX @@ config APIC | |
30 | +DEF_HELPER_FLAGS_4(gvec_vrint_rm_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 42 | select MSI_NONBROKEN |
31 | +DEF_HELPER_FLAGS_4(gvec_vrint_rm_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 43 | select I8259 |
44 | |||
45 | +config ARM_GIC_TCG | ||
46 | + bool | ||
47 | + default y | ||
48 | + depends on ARM_GIC && TCG | ||
32 | + | 49 | + |
33 | DEF_HELPER_FLAGS_4(gvec_frecpe_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 50 | config ARM_GIC_KVM |
34 | DEF_HELPER_FLAGS_4(gvec_frecpe_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 51 | bool |
35 | DEF_HELPER_FLAGS_4(gvec_frecpe_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 52 | default y |
36 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 53 | diff --git a/hw/intc/meson.build b/hw/intc/meson.build |
37 | index XXXXXXX..XXXXXXX 100644 | 54 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/target/arm/vec_helper.c | 55 | --- a/hw/intc/meson.build |
39 | +++ b/target/arm/vec_helper.c | 56 | +++ b/hw/intc/meson.build |
40 | @@ -XXX,XX +XXX,XX @@ DO_VCVT_RMODE(gvec_vcvt_rm_sh, helper_vfp_toshh, uint16_t) | 57 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_ARM_GIC', if_true: files( |
41 | DO_VCVT_RMODE(gvec_vcvt_rm_uh, helper_vfp_touhh, uint16_t) | 58 | 'arm_gic.c', |
42 | 59 | 'arm_gic_common.c', | |
43 | #undef DO_VCVT_RMODE | 60 | 'arm_gicv2m.c', |
44 | + | 61 | - 'arm_gicv3.c', |
45 | +#define DO_VRINT_RMODE(NAME, FUNC, TYPE) \ | 62 | 'arm_gicv3_common.c', |
46 | + void HELPER(NAME)(void *vd, void *vn, void *stat, uint32_t desc) \ | 63 | - 'arm_gicv3_dist.c', |
47 | + { \ | 64 | 'arm_gicv3_its_common.c', |
48 | + float_status *fpst = stat; \ | 65 | - 'arm_gicv3_redist.c', |
49 | + intptr_t i, oprsz = simd_oprsz(desc); \ | 66 | +)) |
50 | + uint32_t rmode = simd_data(desc); \ | 67 | +softmmu_ss.add(when: 'CONFIG_ARM_GIC_TCG', if_true: files( |
51 | + uint32_t prev_rmode = get_float_rounding_mode(fpst); \ | 68 | + 'arm_gicv3.c', |
52 | + TYPE *d = vd, *n = vn; \ | 69 | + 'arm_gicv3_dist.c', |
53 | + set_float_rounding_mode(rmode, fpst); \ | 70 | 'arm_gicv3_its.c', |
54 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | 71 | + 'arm_gicv3_redist.c', |
55 | + d[i] = FUNC(n[i], fpst); \ | 72 | )) |
56 | + } \ | 73 | softmmu_ss.add(when: 'CONFIG_ETRAXFS', if_true: files('etraxfs_pic.c')) |
57 | + set_float_rounding_mode(prev_rmode, fpst); \ | 74 | softmmu_ss.add(when: 'CONFIG_HEATHROW_PIC', if_true: files('heathrow_pic.c')) |
58 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | 75 | @@ -XXX,XX +XXX,XX @@ softmmu_ss.add(when: 'CONFIG_XLNX_ZYNQMP_PMU', if_true: files('xlnx-pmu-iomod-in |
59 | + } | 76 | specific_ss.add(when: 'CONFIG_ALLWINNER_A10_PIC', if_true: files('allwinner-a10-pic.c')) |
60 | + | 77 | specific_ss.add(when: 'CONFIG_APIC', if_true: files('apic.c', 'apic_common.c')) |
61 | +DO_VRINT_RMODE(gvec_vrint_rm_h, helper_rinth, uint16_t) | 78 | specific_ss.add(when: 'CONFIG_ARM_GIC', if_true: files('arm_gicv3_cpuif_common.c')) |
62 | +DO_VRINT_RMODE(gvec_vrint_rm_s, helper_rints, uint32_t) | 79 | -specific_ss.add(when: 'CONFIG_ARM_GIC', if_true: files('arm_gicv3_cpuif.c')) |
63 | + | 80 | +specific_ss.add(when: 'CONFIG_ARM_GIC_TCG', if_true: files('arm_gicv3_cpuif.c')) |
64 | +#undef DO_VRINT_RMODE | 81 | specific_ss.add(when: 'CONFIG_ARM_GIC_KVM', if_true: files('arm_gic_kvm.c')) |
65 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | 82 | specific_ss.add(when: ['CONFIG_ARM_GIC_KVM', 'TARGET_AARCH64'], if_true: files('arm_gicv3_kvm.c', 'arm_gicv3_its_kvm.c')) |
66 | index XXXXXXX..XXXXXXX 100644 | 83 | specific_ss.add(when: 'CONFIG_ARM_V7M', if_true: files('armv7m_nvic.c')) |
67 | --- a/target/arm/vfp_helper.c | ||
68 | +++ b/target/arm/vfp_helper.c | ||
69 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(set_rmode)(uint32_t rmode, void *fpstp) | ||
70 | return prev_rmode; | ||
71 | } | ||
72 | |||
73 | -/* Set the current fp rounding mode in the standard fp status and return | ||
74 | - * the old one. This is for NEON instructions that need to change the | ||
75 | - * rounding mode but wish to use the standard FPSCR values for everything | ||
76 | - * else. Always set the rounding mode back to the correct value after | ||
77 | - * modifying it. | ||
78 | - * The argument is a softfloat float_round_ value. | ||
79 | - */ | ||
80 | -uint32_t HELPER(set_neon_rmode)(uint32_t rmode, CPUARMState *env) | ||
81 | -{ | ||
82 | - float_status *fp_status = &env->vfp.standard_fp_status; | ||
83 | - | ||
84 | - uint32_t prev_rmode = get_float_rounding_mode(fp_status); | ||
85 | - set_float_rounding_mode(rmode, fp_status); | ||
86 | - | ||
87 | - return prev_rmode; | ||
88 | -} | ||
89 | - | ||
90 | /* Half precision conversions. */ | ||
91 | float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, void *fpstp, uint32_t ahp_mode) | ||
92 | { | ||
93 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/translate-neon.c.inc | ||
96 | +++ b/target/arm/translate-neon.c.inc | ||
97 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX(DisasContext *s, arg_2misc *a) | ||
98 | return do_2misc_fp(s, a, gen_helper_rints_exact); | ||
99 | } | ||
100 | |||
101 | -static bool do_vrint(DisasContext *s, arg_2misc *a, int rmode) | ||
102 | -{ | ||
103 | - /* | ||
104 | - * Handle a VRINT* operation by iterating 32 bits at a time, | ||
105 | - * with a specified rounding mode in operation. | ||
106 | - */ | ||
107 | - int pass; | ||
108 | - TCGv_ptr fpst; | ||
109 | - TCGv_i32 tcg_rmode; | ||
110 | - | ||
111 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
112 | - !arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
113 | - return false; | ||
114 | - } | ||
115 | - | ||
116 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
117 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
118 | - ((a->vd | a->vm) & 0x10)) { | ||
119 | - return false; | ||
120 | - } | ||
121 | - | ||
122 | - if (a->size != 2) { | ||
123 | - /* TODO: FP16 will be the size == 1 case */ | ||
124 | - return false; | ||
125 | - } | ||
126 | - | ||
127 | - if ((a->vd | a->vm) & a->q) { | ||
128 | - return false; | ||
129 | - } | ||
130 | - | ||
131 | - if (!vfp_access_check(s)) { | ||
132 | - return true; | ||
133 | - } | ||
134 | - | ||
135 | - fpst = fpstatus_ptr(FPST_STD); | ||
136 | - tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
137 | - gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
138 | - for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
139 | - TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
140 | - gen_helper_rints(tmp, tmp, fpst); | ||
141 | - neon_store_reg(a->vd, pass, tmp); | ||
142 | - } | ||
143 | - gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
144 | - tcg_temp_free_i32(tcg_rmode); | ||
145 | - tcg_temp_free_ptr(fpst); | ||
146 | - | ||
147 | - return true; | ||
148 | -} | ||
149 | - | ||
150 | -#define DO_VRINT(INSN, RMODE) \ | ||
151 | - static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
152 | - { \ | ||
153 | - return do_vrint(s, a, RMODE); \ | ||
154 | - } | ||
155 | - | ||
156 | -DO_VRINT(VRINTN, FPROUNDING_TIEEVEN) | ||
157 | -DO_VRINT(VRINTA, FPROUNDING_TIEAWAY) | ||
158 | -DO_VRINT(VRINTZ, FPROUNDING_ZERO) | ||
159 | -DO_VRINT(VRINTM, FPROUNDING_NEGINF) | ||
160 | -DO_VRINT(VRINTP, FPROUNDING_POSINF) | ||
161 | - | ||
162 | #define DO_VEC_RMODE(INSN, RMODE, OP) \ | ||
163 | static void gen_##INSN(unsigned vece, uint32_t rd_ofs, \ | ||
164 | uint32_t rm_ofs, \ | ||
165 | @@ -XXX,XX +XXX,XX @@ DO_VEC_RMODE(VCVTPS, FPROUNDING_POSINF, vcvt_rm_s) | ||
166 | DO_VEC_RMODE(VCVTMU, FPROUNDING_NEGINF, vcvt_rm_u) | ||
167 | DO_VEC_RMODE(VCVTMS, FPROUNDING_NEGINF, vcvt_rm_s) | ||
168 | |||
169 | +DO_VEC_RMODE(VRINTN, FPROUNDING_TIEEVEN, vrint_rm_) | ||
170 | +DO_VEC_RMODE(VRINTA, FPROUNDING_TIEAWAY, vrint_rm_) | ||
171 | +DO_VEC_RMODE(VRINTZ, FPROUNDING_ZERO, vrint_rm_) | ||
172 | +DO_VEC_RMODE(VRINTM, FPROUNDING_NEGINF, vrint_rm_) | ||
173 | +DO_VEC_RMODE(VRINTP, FPROUNDING_POSINF, vrint_rm_) | ||
174 | + | ||
175 | static bool trans_VSWP(DisasContext *s, arg_2misc *a) | ||
176 | { | ||
177 | TCGv_i64 rm, rd; | ||
178 | -- | 84 | -- |
179 | 2.20.1 | 85 | 2.25.1 |
180 | 86 | ||
181 | 87 | diff view generated by jsdifflib |
1 | Convert the Neon VCVT with-specified-rounding-mode instructions | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | to gvec, and use this to implement fp16 support for them. | ||
3 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-40-peter.maydell@linaro.org | ||
7 | --- | 6 | --- |
8 | target/arm/helper.h | 5 ++ | 7 | target/arm/translate-a64.c | 7 ++++--- |
9 | target/arm/vec_helper.c | 23 +++++++ | 8 | 1 file changed, 4 insertions(+), 3 deletions(-) |
10 | target/arm/translate-neon.c.inc | 105 ++++++++++++-------------------- | ||
11 | 3 files changed, 66 insertions(+), 67 deletions(-) | ||
12 | 9 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 10 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 12 | --- a/target/arm/translate-a64.c |
16 | +++ b/target/arm/helper.h | 13 | +++ b/target/arm/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_vcvt_uh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 14 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
18 | DEF_HELPER_FLAGS_4(gvec_vcvt_hs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 15 | { |
19 | DEF_HELPER_FLAGS_4(gvec_vcvt_hu, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 16 | DisasContext *s = container_of(dcbase, DisasContext, base); |
20 | 17 | CPUARMState *env = cpu->env_ptr; | |
21 | +DEF_HELPER_FLAGS_4(gvec_vcvt_rm_ss, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 18 | + uint64_t pc = s->base.pc_next; |
22 | +DEF_HELPER_FLAGS_4(gvec_vcvt_rm_us, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 19 | uint32_t insn; |
23 | +DEF_HELPER_FLAGS_4(gvec_vcvt_rm_sh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 20 | |
24 | +DEF_HELPER_FLAGS_4(gvec_vcvt_rm_uh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 21 | if (s->ss_active && !s->pstate_ss) { |
25 | + | 22 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
26 | DEF_HELPER_FLAGS_4(gvec_frecpe_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 23 | return; |
27 | DEF_HELPER_FLAGS_4(gvec_frecpe_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
28 | DEF_HELPER_FLAGS_4(gvec_frecpe_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
29 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/vec_helper.c | ||
32 | +++ b/target/arm/vec_helper.c | ||
33 | @@ -XXX,XX +XXX,XX @@ DO_VCVT_FIXED(gvec_vcvt_hs, helper_vfp_toshh_round_to_zero, uint16_t) | ||
34 | DO_VCVT_FIXED(gvec_vcvt_hu, helper_vfp_touhh_round_to_zero, uint16_t) | ||
35 | |||
36 | #undef DO_VCVT_FIXED | ||
37 | + | ||
38 | +#define DO_VCVT_RMODE(NAME, FUNC, TYPE) \ | ||
39 | + void HELPER(NAME)(void *vd, void *vn, void *stat, uint32_t desc) \ | ||
40 | + { \ | ||
41 | + float_status *fpst = stat; \ | ||
42 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
43 | + uint32_t rmode = simd_data(desc); \ | ||
44 | + uint32_t prev_rmode = get_float_rounding_mode(fpst); \ | ||
45 | + TYPE *d = vd, *n = vn; \ | ||
46 | + set_float_rounding_mode(rmode, fpst); \ | ||
47 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | ||
48 | + d[i] = FUNC(n[i], 0, fpst); \ | ||
49 | + } \ | ||
50 | + set_float_rounding_mode(prev_rmode, fpst); \ | ||
51 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
52 | + } | ||
53 | + | ||
54 | +DO_VCVT_RMODE(gvec_vcvt_rm_ss, helper_vfp_tosls, uint32_t) | ||
55 | +DO_VCVT_RMODE(gvec_vcvt_rm_us, helper_vfp_touls, uint32_t) | ||
56 | +DO_VCVT_RMODE(gvec_vcvt_rm_sh, helper_vfp_toshh, uint16_t) | ||
57 | +DO_VCVT_RMODE(gvec_vcvt_rm_uh, helper_vfp_touhh, uint16_t) | ||
58 | + | ||
59 | +#undef DO_VCVT_RMODE | ||
60 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate-neon.c.inc | ||
63 | +++ b/target/arm/translate-neon.c.inc | ||
64 | @@ -XXX,XX +XXX,XX @@ DO_VRINT(VRINTZ, FPROUNDING_ZERO) | ||
65 | DO_VRINT(VRINTM, FPROUNDING_NEGINF) | ||
66 | DO_VRINT(VRINTP, FPROUNDING_POSINF) | ||
67 | |||
68 | -static bool do_vcvt(DisasContext *s, arg_2misc *a, int rmode, bool is_signed) | ||
69 | -{ | ||
70 | - /* | ||
71 | - * Handle a VCVT* operation by iterating 32 bits at a time, | ||
72 | - * with a specified rounding mode in operation. | ||
73 | - */ | ||
74 | - int pass; | ||
75 | - TCGv_ptr fpst; | ||
76 | - TCGv_i32 tcg_rmode, tcg_shift; | ||
77 | - | ||
78 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
79 | - !arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
80 | - return false; | ||
81 | +#define DO_VEC_RMODE(INSN, RMODE, OP) \ | ||
82 | + static void gen_##INSN(unsigned vece, uint32_t rd_ofs, \ | ||
83 | + uint32_t rm_ofs, \ | ||
84 | + uint32_t oprsz, uint32_t maxsz) \ | ||
85 | + { \ | ||
86 | + static gen_helper_gvec_2_ptr * const fns[4] = { \ | ||
87 | + NULL, \ | ||
88 | + gen_helper_gvec_##OP##h, \ | ||
89 | + gen_helper_gvec_##OP##s, \ | ||
90 | + NULL, \ | ||
91 | + }; \ | ||
92 | + TCGv_ptr fpst; \ | ||
93 | + fpst = fpstatus_ptr(vece == 1 ? FPST_STD_F16 : FPST_STD); \ | ||
94 | + tcg_gen_gvec_2_ptr(rd_ofs, rm_ofs, fpst, oprsz, maxsz, \ | ||
95 | + arm_rmode_to_sf(RMODE), fns[vece]); \ | ||
96 | + tcg_temp_free_ptr(fpst); \ | ||
97 | + } \ | ||
98 | + static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
99 | + { \ | ||
100 | + if (!arm_dc_feature(s, ARM_FEATURE_V8)) { \ | ||
101 | + return false; \ | ||
102 | + } \ | ||
103 | + if (a->size == MO_16) { \ | ||
104 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { \ | ||
105 | + return false; \ | ||
106 | + } \ | ||
107 | + } else if (a->size != MO_32) { \ | ||
108 | + return false; \ | ||
109 | + } \ | ||
110 | + return do_2misc_vec(s, a, gen_##INSN); \ | ||
111 | } | 24 | } |
112 | 25 | ||
113 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | 26 | - s->pc_curr = s->base.pc_next; |
114 | - if (!dc_isar_feature(aa32_simd_r32, s) && | 27 | - insn = arm_ldl_code(env, &s->base, s->base.pc_next, s->sctlr_b); |
115 | - ((a->vd | a->vm) & 0x10)) { | 28 | + s->pc_curr = pc; |
116 | - return false; | 29 | + insn = arm_ldl_code(env, &s->base, pc, s->sctlr_b); |
117 | - } | 30 | s->insn = insn; |
118 | - | 31 | - s->base.pc_next += 4; |
119 | - if (a->size != 2) { | 32 | + s->base.pc_next = pc + 4; |
120 | - /* TODO: FP16 will be the size == 1 case */ | 33 | |
121 | - return false; | 34 | s->fp_access_checked = false; |
122 | - } | 35 | s->sve_access_checked = false; |
123 | - | ||
124 | - if ((a->vd | a->vm) & a->q) { | ||
125 | - return false; | ||
126 | - } | ||
127 | - | ||
128 | - if (!vfp_access_check(s)) { | ||
129 | - return true; | ||
130 | - } | ||
131 | - | ||
132 | - fpst = fpstatus_ptr(FPST_STD); | ||
133 | - tcg_shift = tcg_const_i32(0); | ||
134 | - tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rmode)); | ||
135 | - gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
136 | - for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
137 | - TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
138 | - if (is_signed) { | ||
139 | - gen_helper_vfp_tosls(tmp, tmp, tcg_shift, fpst); | ||
140 | - } else { | ||
141 | - gen_helper_vfp_touls(tmp, tmp, tcg_shift, fpst); | ||
142 | - } | ||
143 | - neon_store_reg(a->vd, pass, tmp); | ||
144 | - } | ||
145 | - gen_helper_set_neon_rmode(tcg_rmode, tcg_rmode, cpu_env); | ||
146 | - tcg_temp_free_i32(tcg_rmode); | ||
147 | - tcg_temp_free_i32(tcg_shift); | ||
148 | - tcg_temp_free_ptr(fpst); | ||
149 | - | ||
150 | - return true; | ||
151 | -} | ||
152 | - | ||
153 | -#define DO_VCVT(INSN, RMODE, SIGNED) \ | ||
154 | - static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | ||
155 | - { \ | ||
156 | - return do_vcvt(s, a, RMODE, SIGNED); \ | ||
157 | - } | ||
158 | - | ||
159 | -DO_VCVT(VCVTAU, FPROUNDING_TIEAWAY, false) | ||
160 | -DO_VCVT(VCVTAS, FPROUNDING_TIEAWAY, true) | ||
161 | -DO_VCVT(VCVTNU, FPROUNDING_TIEEVEN, false) | ||
162 | -DO_VCVT(VCVTNS, FPROUNDING_TIEEVEN, true) | ||
163 | -DO_VCVT(VCVTPU, FPROUNDING_POSINF, false) | ||
164 | -DO_VCVT(VCVTPS, FPROUNDING_POSINF, true) | ||
165 | -DO_VCVT(VCVTMU, FPROUNDING_NEGINF, false) | ||
166 | -DO_VCVT(VCVTMS, FPROUNDING_NEGINF, true) | ||
167 | +DO_VEC_RMODE(VCVTAU, FPROUNDING_TIEAWAY, vcvt_rm_u) | ||
168 | +DO_VEC_RMODE(VCVTAS, FPROUNDING_TIEAWAY, vcvt_rm_s) | ||
169 | +DO_VEC_RMODE(VCVTNU, FPROUNDING_TIEEVEN, vcvt_rm_u) | ||
170 | +DO_VEC_RMODE(VCVTNS, FPROUNDING_TIEEVEN, vcvt_rm_s) | ||
171 | +DO_VEC_RMODE(VCVTPU, FPROUNDING_POSINF, vcvt_rm_u) | ||
172 | +DO_VEC_RMODE(VCVTPS, FPROUNDING_POSINF, vcvt_rm_s) | ||
173 | +DO_VEC_RMODE(VCVTMU, FPROUNDING_NEGINF, vcvt_rm_u) | ||
174 | +DO_VEC_RMODE(VCVTMS, FPROUNDING_NEGINF, vcvt_rm_s) | ||
175 | |||
176 | static bool trans_VSWP(DisasContext *s, arg_2misc *a) | ||
177 | { | ||
178 | -- | 36 | -- |
179 | 2.20.1 | 37 | 2.25.1 |
180 | 38 | ||
181 | 39 | diff view generated by jsdifflib |
1 | Convert the Neon pairwise fp ops to use a single gvic-style | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | helper to do the full operation instead of one helper call | ||
3 | for each 32-bit part. This allows us to use the same | ||
4 | framework to implement the fp16. | ||
5 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200828183354.27913-36-peter.maydell@linaro.org | ||
9 | --- | 6 | --- |
10 | target/arm/helper.h | 7 +++++ | 7 | target/arm/translate.c | 9 +++++---- |
11 | target/arm/vec_helper.c | 45 +++++++++++++++++++++++++++++++++ | 8 | 1 file changed, 5 insertions(+), 4 deletions(-) |
12 | target/arm/translate-neon.c.inc | 42 ++++++++++++------------------ | ||
13 | 3 files changed, 68 insertions(+), 26 deletions(-) | ||
14 | 9 | ||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 10 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
16 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/helper.h | 12 | --- a/target/arm/translate.c |
18 | +++ b/target/arm/helper.h | 13 | +++ b/target/arm/translate.c |
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fcmlas_idx, TCG_CALL_NO_RWG, | 14 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
20 | DEF_HELPER_FLAGS_5(gvec_fcmlad, TCG_CALL_NO_RWG, | ||
21 | void, ptr, ptr, ptr, ptr, i32) | ||
22 | |||
23 | +DEF_HELPER_FLAGS_5(neon_paddh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
24 | +DEF_HELPER_FLAGS_5(neon_pmaxh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_5(neon_pminh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
26 | +DEF_HELPER_FLAGS_5(neon_padds, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_5(neon_pmaxs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_5(neon_pmins, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
29 | + | ||
30 | DEF_HELPER_FLAGS_4(gvec_frecpe_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
31 | DEF_HELPER_FLAGS_4(gvec_frecpe_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
32 | DEF_HELPER_FLAGS_4(gvec_frecpe_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
33 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/vec_helper.c | ||
36 | +++ b/target/arm/vec_helper.c | ||
37 | @@ -XXX,XX +XXX,XX @@ DO_ABA(gvec_uaba_s, uint32_t) | ||
38 | DO_ABA(gvec_uaba_d, uint64_t) | ||
39 | |||
40 | #undef DO_ABA | ||
41 | + | ||
42 | +#define DO_NEON_PAIRWISE(NAME, OP) \ | ||
43 | + void HELPER(NAME##s)(void *vd, void *vn, void *vm, \ | ||
44 | + void *stat, uint32_t oprsz) \ | ||
45 | + { \ | ||
46 | + float_status *fpst = stat; \ | ||
47 | + float32 *d = vd; \ | ||
48 | + float32 *n = vn; \ | ||
49 | + float32 *m = vm; \ | ||
50 | + float32 r0, r1; \ | ||
51 | + \ | ||
52 | + /* Read all inputs before writing outputs in case vm == vd */ \ | ||
53 | + r0 = float32_##OP(n[H4(0)], n[H4(1)], fpst); \ | ||
54 | + r1 = float32_##OP(m[H4(0)], m[H4(1)], fpst); \ | ||
55 | + \ | ||
56 | + d[H4(0)] = r0; \ | ||
57 | + d[H4(1)] = r1; \ | ||
58 | + } \ | ||
59 | + \ | ||
60 | + void HELPER(NAME##h)(void *vd, void *vn, void *vm, \ | ||
61 | + void *stat, uint32_t oprsz) \ | ||
62 | + { \ | ||
63 | + float_status *fpst = stat; \ | ||
64 | + float16 *d = vd; \ | ||
65 | + float16 *n = vn; \ | ||
66 | + float16 *m = vm; \ | ||
67 | + float16 r0, r1, r2, r3; \ | ||
68 | + \ | ||
69 | + /* Read all inputs before writing outputs in case vm == vd */ \ | ||
70 | + r0 = float16_##OP(n[H2(0)], n[H2(1)], fpst); \ | ||
71 | + r1 = float16_##OP(n[H2(2)], n[H2(3)], fpst); \ | ||
72 | + r2 = float16_##OP(m[H2(0)], m[H2(1)], fpst); \ | ||
73 | + r3 = float16_##OP(m[H2(2)], m[H2(3)], fpst); \ | ||
74 | + \ | ||
75 | + d[H4(0)] = r0; \ | ||
76 | + d[H4(1)] = r1; \ | ||
77 | + d[H4(2)] = r2; \ | ||
78 | + d[H4(3)] = r3; \ | ||
79 | + } | ||
80 | + | ||
81 | +DO_NEON_PAIRWISE(neon_padd, add) | ||
82 | +DO_NEON_PAIRWISE(neon_pmax, max) | ||
83 | +DO_NEON_PAIRWISE(neon_pmin, min) | ||
84 | + | ||
85 | +#undef DO_NEON_PAIRWISE | ||
86 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/target/arm/translate-neon.c.inc | ||
89 | +++ b/target/arm/translate-neon.c.inc | ||
90 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMINNM_fp_3s(DisasContext *s, arg_3same *a) | ||
91 | return do_3same(s, a, gen_VMINNM_fp32_3s); | ||
92 | } | ||
93 | |||
94 | -static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) | ||
95 | +static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, | ||
96 | + gen_helper_gvec_3_ptr *fn) | ||
97 | { | 15 | { |
98 | - /* FP operations handled pairwise 32 bits at a time */ | 16 | DisasContext *dc = container_of(dcbase, DisasContext, base); |
99 | - TCGv_i32 tmp, tmp2, tmp3; | 17 | CPUARMState *env = cpu->env_ptr; |
100 | + /* FP pairwise operations */ | 18 | + uint32_t pc = dc->base.pc_next; |
101 | TCGv_ptr fpstatus; | 19 | unsigned int insn; |
102 | 20 | ||
103 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 21 | if (arm_pre_translate_insn(dc)) { |
104 | @@ -XXX,XX +XXX,XX @@ static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) | 22 | - dc->base.pc_next += 4; |
105 | 23 | + dc->base.pc_next = pc + 4; | |
106 | assert(a->q == 0); /* enforced by decode patterns */ | 24 | return; |
107 | |||
108 | - /* | ||
109 | - * Note that we have to be careful not to clobber the source operands | ||
110 | - * in the "vm == vd" case by storing the result of the first pass too | ||
111 | - * early. Since Q is 0 there are always just two passes, so instead | ||
112 | - * of a complicated loop over each pass we just unroll. | ||
113 | - */ | ||
114 | - fpstatus = fpstatus_ptr(FPST_STD); | ||
115 | - tmp = neon_load_reg(a->vn, 0); | ||
116 | - tmp2 = neon_load_reg(a->vn, 1); | ||
117 | - fn(tmp, tmp, tmp2, fpstatus); | ||
118 | - tcg_temp_free_i32(tmp2); | ||
119 | |||
120 | - tmp3 = neon_load_reg(a->vm, 0); | ||
121 | - tmp2 = neon_load_reg(a->vm, 1); | ||
122 | - fn(tmp3, tmp3, tmp2, fpstatus); | ||
123 | - tcg_temp_free_i32(tmp2); | ||
124 | + fpstatus = fpstatus_ptr(a->size != 0 ? FPST_STD_F16 : FPST_STD); | ||
125 | + tcg_gen_gvec_3_ptr(vfp_reg_offset(1, a->vd), | ||
126 | + vfp_reg_offset(1, a->vn), | ||
127 | + vfp_reg_offset(1, a->vm), | ||
128 | + fpstatus, 8, 8, 0, fn); | ||
129 | tcg_temp_free_ptr(fpstatus); | ||
130 | |||
131 | - neon_store_reg(a->vd, 0, tmp); | ||
132 | - neon_store_reg(a->vd, 1, tmp3); | ||
133 | return true; | ||
134 | } | ||
135 | |||
136 | @@ -XXX,XX +XXX,XX @@ static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) | ||
137 | static bool trans_##INSN##_fp_3s(DisasContext *s, arg_3same *a) \ | ||
138 | { \ | ||
139 | if (a->size != 0) { \ | ||
140 | - /* TODO fp16 support */ \ | ||
141 | - return false; \ | ||
142 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { \ | ||
143 | + return false; \ | ||
144 | + } \ | ||
145 | + return do_3same_fp_pair(s, a, FUNC##h); \ | ||
146 | } \ | ||
147 | - return do_3same_fp_pair(s, a, FUNC); \ | ||
148 | + return do_3same_fp_pair(s, a, FUNC##s); \ | ||
149 | } | 25 | } |
150 | 26 | ||
151 | -DO_3S_FP_PAIR(VPADD, gen_helper_vfp_adds) | 27 | - dc->pc_curr = dc->base.pc_next; |
152 | -DO_3S_FP_PAIR(VPMAX, gen_helper_vfp_maxs) | 28 | - insn = arm_ldl_code(env, &dc->base, dc->base.pc_next, dc->sctlr_b); |
153 | -DO_3S_FP_PAIR(VPMIN, gen_helper_vfp_mins) | 29 | + dc->pc_curr = pc; |
154 | +DO_3S_FP_PAIR(VPADD, gen_helper_neon_padd) | 30 | + insn = arm_ldl_code(env, &dc->base, pc, dc->sctlr_b); |
155 | +DO_3S_FP_PAIR(VPMAX, gen_helper_neon_pmax) | 31 | dc->insn = insn; |
156 | +DO_3S_FP_PAIR(VPMIN, gen_helper_neon_pmin) | 32 | - dc->base.pc_next += 4; |
157 | 33 | + dc->base.pc_next = pc + 4; | |
158 | static bool do_vector_2sh(DisasContext *s, arg_2reg_shift *a, GVecGen2iFn *fn) | 34 | disas_arm_insn(dc, insn); |
159 | { | 35 | |
36 | arm_post_translate_insn(dc); | ||
160 | -- | 37 | -- |
161 | 2.20.1 | 38 | 2.25.1 |
162 | 39 | ||
163 | 40 | diff view generated by jsdifflib |
1 | Convert the Neon floating point VMAXNM and VMINNM insns to | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | using a gvec helper and use this to implement the fp16 case. | ||
3 | 2 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-30-peter.maydell@linaro.org | ||
7 | --- | 6 | --- |
8 | target/arm/helper.h | 6 ++++++ | 7 | target/arm/translate.c | 16 ++++++++-------- |
9 | target/arm/vec_helper.c | 6 ++++++ | 8 | 1 file changed, 8 insertions(+), 8 deletions(-) |
10 | target/arm/translate-neon.c.inc | 23 +++++++++++++++-------- | ||
11 | 3 files changed, 27 insertions(+), 8 deletions(-) | ||
12 | 9 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 10 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 12 | --- a/target/arm/translate.c |
16 | +++ b/target/arm/helper.h | 13 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmax_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 14 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
18 | DEF_HELPER_FLAGS_5(gvec_fmin_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
19 | DEF_HELPER_FLAGS_5(gvec_fmin_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_5(gvec_fmaxnum_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
22 | +DEF_HELPER_FLAGS_5(gvec_fmaxnum_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
23 | + | ||
24 | +DEF_HELPER_FLAGS_5(gvec_fminnum_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_5(gvec_fminnum_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
26 | + | ||
27 | DEF_HELPER_FLAGS_5(gvec_ftsmul_h, TCG_CALL_NO_RWG, | ||
28 | void, ptr, ptr, ptr, ptr, i32) | ||
29 | DEF_HELPER_FLAGS_5(gvec_ftsmul_s, TCG_CALL_NO_RWG, | ||
30 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/vec_helper.c | ||
33 | +++ b/target/arm/vec_helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_fmax_s, float32_max, float32) | ||
35 | DO_3OP(gvec_fmin_h, float16_min, float16) | ||
36 | DO_3OP(gvec_fmin_s, float32_min, float32) | ||
37 | |||
38 | +DO_3OP(gvec_fmaxnum_h, float16_maxnum, float16) | ||
39 | +DO_3OP(gvec_fmaxnum_s, float32_maxnum, float32) | ||
40 | + | ||
41 | +DO_3OP(gvec_fminnum_h, float16_minnum, float16) | ||
42 | +DO_3OP(gvec_fminnum_s, float32_minnum, float32) | ||
43 | + | ||
44 | #ifdef TARGET_AARCH64 | ||
45 | |||
46 | DO_3OP(gvec_recps_h, helper_recpsf_f16, float16) | ||
47 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/translate-neon.c.inc | ||
50 | +++ b/target/arm/translate-neon.c.inc | ||
51 | @@ -XXX,XX +XXX,XX @@ static void gen_VMLS_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, | ||
52 | DO_3S_FP(VMLA, gen_VMLA_fp_3s, true) | ||
53 | DO_3S_FP(VMLS, gen_VMLS_fp_3s, true) | ||
54 | |||
55 | +WRAP_FP_GVEC(gen_VMAXNM_fp32_3s, FPST_STD, gen_helper_gvec_fmaxnum_s) | ||
56 | +WRAP_FP_GVEC(gen_VMAXNM_fp16_3s, FPST_STD_F16, gen_helper_gvec_fmaxnum_h) | ||
57 | +WRAP_FP_GVEC(gen_VMINNM_fp32_3s, FPST_STD, gen_helper_gvec_fminnum_s) | ||
58 | +WRAP_FP_GVEC(gen_VMINNM_fp16_3s, FPST_STD_F16, gen_helper_gvec_fminnum_h) | ||
59 | + | ||
60 | static bool trans_VMAXNM_fp_3s(DisasContext *s, arg_3same *a) | ||
61 | { | 15 | { |
62 | if (!arm_dc_feature(s, ARM_FEATURE_V8)) { | 16 | DisasContext *dc = container_of(dcbase, DisasContext, base); |
63 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMAXNM_fp_3s(DisasContext *s, arg_3same *a) | 17 | CPUARMState *env = cpu->env_ptr; |
18 | + uint32_t pc = dc->base.pc_next; | ||
19 | uint32_t insn; | ||
20 | bool is_16bit; | ||
21 | |||
22 | if (arm_pre_translate_insn(dc)) { | ||
23 | - dc->base.pc_next += 2; | ||
24 | + dc->base.pc_next = pc + 2; | ||
25 | return; | ||
64 | } | 26 | } |
65 | 27 | ||
66 | if (a->size != 0) { | 28 | - dc->pc_curr = dc->base.pc_next; |
67 | - /* TODO fp16 support */ | 29 | - insn = arm_lduw_code(env, &dc->base, dc->base.pc_next, dc->sctlr_b); |
68 | - return false; | 30 | + dc->pc_curr = pc; |
69 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | 31 | + insn = arm_lduw_code(env, &dc->base, pc, dc->sctlr_b); |
70 | + return false; | 32 | is_16bit = thumb_insn_is_16bit(dc, dc->base.pc_next, insn); |
71 | + } | 33 | - dc->base.pc_next += 2; |
72 | + return do_3same(s, a, gen_VMAXNM_fp16_3s); | 34 | + pc += 2; |
35 | if (!is_16bit) { | ||
36 | - uint32_t insn2 = arm_lduw_code(env, &dc->base, dc->base.pc_next, | ||
37 | - dc->sctlr_b); | ||
38 | - | ||
39 | + uint32_t insn2 = arm_lduw_code(env, &dc->base, pc, dc->sctlr_b); | ||
40 | insn = insn << 16 | insn2; | ||
41 | - dc->base.pc_next += 2; | ||
42 | + pc += 2; | ||
73 | } | 43 | } |
74 | - | 44 | + dc->base.pc_next = pc; |
75 | - return do_3same_fp(s, a, gen_helper_vfp_maxnums, false); | 45 | dc->insn = insn; |
76 | + return do_3same(s, a, gen_VMAXNM_fp32_3s); | 46 | |
77 | } | 47 | if (dc->pstate_il) { |
78 | |||
79 | static bool trans_VMINNM_fp_3s(DisasContext *s, arg_3same *a) | ||
80 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMINNM_fp_3s(DisasContext *s, arg_3same *a) | ||
81 | } | ||
82 | |||
83 | if (a->size != 0) { | ||
84 | - /* TODO fp16 support */ | ||
85 | - return false; | ||
86 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
87 | + return false; | ||
88 | + } | ||
89 | + return do_3same(s, a, gen_VMINNM_fp16_3s); | ||
90 | } | ||
91 | - | ||
92 | - return do_3same_fp(s, a, gen_helper_vfp_minnums, false); | ||
93 | + return do_3same(s, a, gen_VMINNM_fp32_3s); | ||
94 | } | ||
95 | |||
96 | WRAP_ENV_FN(gen_VRECPS_tramp, gen_helper_recps_f32) | ||
97 | -- | 48 | -- |
98 | 2.20.1 | 49 | 2.25.1 |
99 | 50 | ||
100 | 51 | diff view generated by jsdifflib |
1 | From: Graeme Gregory <graeme@nuviainc.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add the previously created sbsa-ec device to the sbsa-ref machine in | 3 | Create arm_check_ss_active and arm_check_kernelpage. |
4 | secure memory so the PSCI implementation in ARM-TF can access it, but | ||
5 | not expose it to non secure firmware or OS except by via ARM-TF. | ||
6 | 4 | ||
7 | Signed-off-by: Graeme Gregory <graeme@nuviainc.com> | 5 | Reverse the order of the tests. While it doesn't matter in practice, |
8 | Reviewed-by: Leif Lindholm <leif@nuviainc.com> | 6 | because only user-only has a kernel page and user-only never sets |
9 | Tested-by: Leif Lindholm <leif@nuviainc.com> | 7 | ss_active, ss_active has priority over execution exceptions and it |
10 | Message-id: 20200826141952.136164-3-graeme@nuviainc.com | 8 | is best to keep them in the proper order. |
9 | |||
10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 13 | --- |
14 | hw/arm/sbsa-ref.c | 14 ++++++++++++++ | 14 | target/arm/translate.c | 10 +++++++--- |
15 | 1 file changed, 14 insertions(+) | 15 | 1 file changed, 7 insertions(+), 3 deletions(-) |
16 | 16 | ||
17 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 17 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/sbsa-ref.c | 19 | --- a/target/arm/translate.c |
20 | +++ b/hw/arm/sbsa-ref.c | 20 | +++ b/target/arm/translate.c |
21 | @@ -XXX,XX +XXX,XX @@ enum { | 21 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) |
22 | SBSA_CPUPERIPHS, | 22 | dc->insn_start = tcg_last_op(); |
23 | SBSA_GIC_DIST, | ||
24 | SBSA_GIC_REDIST, | ||
25 | + SBSA_SECURE_EC, | ||
26 | SBSA_SMMU, | ||
27 | SBSA_UART, | ||
28 | SBSA_RTC, | ||
29 | @@ -XXX,XX +XXX,XX @@ static const MemMapEntry sbsa_ref_memmap[] = { | ||
30 | [SBSA_CPUPERIPHS] = { 0x40000000, 0x00040000 }, | ||
31 | [SBSA_GIC_DIST] = { 0x40060000, 0x00010000 }, | ||
32 | [SBSA_GIC_REDIST] = { 0x40080000, 0x04000000 }, | ||
33 | + [SBSA_SECURE_EC] = { 0x50000000, 0x00001000 }, | ||
34 | [SBSA_UART] = { 0x60000000, 0x00001000 }, | ||
35 | [SBSA_RTC] = { 0x60010000, 0x00001000 }, | ||
36 | [SBSA_GPIO] = { 0x60020000, 0x00001000 }, | ||
37 | @@ -XXX,XX +XXX,XX @@ static void *sbsa_ref_dtb(const struct arm_boot_info *binfo, int *fdt_size) | ||
38 | return board->fdt; | ||
39 | } | 23 | } |
40 | 24 | ||
41 | +static void create_secure_ec(MemoryRegion *mem) | 25 | -static bool arm_pre_translate_insn(DisasContext *dc) |
26 | +static bool arm_check_kernelpage(DisasContext *dc) | ||
27 | { | ||
28 | #ifdef CONFIG_USER_ONLY | ||
29 | /* Intercept jump to the magic kernel page. */ | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool arm_pre_translate_insn(DisasContext *dc) | ||
31 | return true; | ||
32 | } | ||
33 | #endif | ||
34 | + return false; | ||
35 | +} | ||
36 | |||
37 | +static bool arm_check_ss_active(DisasContext *dc) | ||
42 | +{ | 38 | +{ |
43 | + hwaddr base = sbsa_ref_memmap[SBSA_SECURE_EC].base; | 39 | if (dc->ss_active && !dc->pstate_ss) { |
44 | + DeviceState *dev = qdev_new("sbsa-ec"); | 40 | /* Singlestep state is Active-pending. |
45 | + SysBusDevice *s = SYS_BUS_DEVICE(dev); | 41 | * If we're in this state at the start of a TB then either |
46 | + | 42 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
47 | + memory_region_add_subregion(mem, base, | 43 | uint32_t pc = dc->base.pc_next; |
48 | + sysbus_mmio_get_region(s, 0)); | 44 | unsigned int insn; |
49 | +} | 45 | |
50 | + | 46 | - if (arm_pre_translate_insn(dc)) { |
51 | static void sbsa_ref_init(MachineState *machine) | 47 | + if (arm_check_ss_active(dc) || arm_check_kernelpage(dc)) { |
52 | { | 48 | dc->base.pc_next = pc + 4; |
53 | unsigned int smp_cpus = machine->smp.cpus; | 49 | return; |
54 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) | 50 | } |
55 | 51 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | |
56 | create_pcie(sms); | 52 | uint32_t insn; |
57 | 53 | bool is_16bit; | |
58 | + create_secure_ec(secure_sysmem); | 54 | |
59 | + | 55 | - if (arm_pre_translate_insn(dc)) { |
60 | sms->bootinfo.ram_size = machine->ram_size; | 56 | + if (arm_check_ss_active(dc) || arm_check_kernelpage(dc)) { |
61 | sms->bootinfo.nb_cpus = smp_cpus; | 57 | dc->base.pc_next = pc + 2; |
62 | sms->bootinfo.board_id = -1; | 58 | return; |
59 | } | ||
63 | -- | 60 | -- |
64 | 2.20.1 | 61 | 2.25.1 |
65 | 62 | ||
66 | 63 | diff view generated by jsdifflib |
1 | Convert the Neon float-point VMAX and VMIN insns over to using | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | a gvec helper, and use this to implement the fp16 case. | ||
3 | 2 | ||
3 | The size of the code covered by a TranslationBlock cannot be 0; | ||
4 | this is checked via assert in tb_gen_code. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-29-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | target/arm/helper.h | 6 ++++++ | 10 | target/arm/translate-a64.c | 1 + |
9 | target/arm/vec_helper.c | 6 ++++++ | 11 | 1 file changed, 1 insertion(+) |
10 | target/arm/translate-neon.c.inc | 5 ++--- | ||
11 | 3 files changed, 14 insertions(+), 3 deletions(-) | ||
12 | 12 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 13 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 15 | --- a/target/arm/translate-a64.c |
16 | +++ b/target/arm/helper.h | 16 | +++ b/target/arm/translate-a64.c |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_facge_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 17 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
18 | DEF_HELPER_FLAGS_5(gvec_facgt_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 18 | assert(s->base.num_insns == 1); |
19 | DEF_HELPER_FLAGS_5(gvec_facgt_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 19 | gen_swstep_exception(s, 0, 0); |
20 | 20 | s->base.is_jmp = DISAS_NORETURN; | |
21 | +DEF_HELPER_FLAGS_5(gvec_fmax_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 21 | + s->base.pc_next = pc + 4; |
22 | +DEF_HELPER_FLAGS_5(gvec_fmax_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 22 | return; |
23 | + | ||
24 | +DEF_HELPER_FLAGS_5(gvec_fmin_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
25 | +DEF_HELPER_FLAGS_5(gvec_fmin_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
26 | + | ||
27 | DEF_HELPER_FLAGS_5(gvec_ftsmul_h, TCG_CALL_NO_RWG, | ||
28 | void, ptr, ptr, ptr, ptr, i32) | ||
29 | DEF_HELPER_FLAGS_5(gvec_ftsmul_s, TCG_CALL_NO_RWG, | ||
30 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/vec_helper.c | ||
33 | +++ b/target/arm/vec_helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_facge_s, float32_acge, float32) | ||
35 | DO_3OP(gvec_facgt_h, float16_acgt, float16) | ||
36 | DO_3OP(gvec_facgt_s, float32_acgt, float32) | ||
37 | |||
38 | +DO_3OP(gvec_fmax_h, float16_max, float16) | ||
39 | +DO_3OP(gvec_fmax_s, float32_max, float32) | ||
40 | + | ||
41 | +DO_3OP(gvec_fmin_h, float16_min, float16) | ||
42 | +DO_3OP(gvec_fmin_s, float32_min, float32) | ||
43 | + | ||
44 | #ifdef TARGET_AARCH64 | ||
45 | |||
46 | DO_3OP(gvec_recps_h, helper_recpsf_f16, float16) | ||
47 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/translate-neon.c.inc | ||
50 | +++ b/target/arm/translate-neon.c.inc | ||
51 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VCGE, gen_helper_gvec_fcge_s, gen_helper_gvec_fcge_h) | ||
52 | DO_3S_FP_GVEC(VCGT, gen_helper_gvec_fcgt_s, gen_helper_gvec_fcgt_h) | ||
53 | DO_3S_FP_GVEC(VACGE, gen_helper_gvec_facge_s, gen_helper_gvec_facge_h) | ||
54 | DO_3S_FP_GVEC(VACGT, gen_helper_gvec_facgt_s, gen_helper_gvec_facgt_h) | ||
55 | +DO_3S_FP_GVEC(VMAX, gen_helper_gvec_fmax_s, gen_helper_gvec_fmax_h) | ||
56 | +DO_3S_FP_GVEC(VMIN, gen_helper_gvec_fmin_s, gen_helper_gvec_fmin_h) | ||
57 | |||
58 | /* | ||
59 | * For all the functions using this macro, size == 1 means fp16, | ||
60 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VACGT, gen_helper_gvec_facgt_s, gen_helper_gvec_facgt_h) | ||
61 | return do_3same_fp(s, a, FUNC, READS_VD); \ | ||
62 | } | 23 | } |
63 | 24 | ||
64 | -DO_3S_FP(VMAX, gen_helper_vfp_maxs, false) | ||
65 | -DO_3S_FP(VMIN, gen_helper_vfp_mins, false) | ||
66 | - | ||
67 | static void gen_VMLA_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, | ||
68 | TCGv_ptr fpstatus) | ||
69 | { | ||
70 | -- | 25 | -- |
71 | 2.20.1 | 26 | 2.25.1 |
72 | 27 | ||
73 | 28 | diff view generated by jsdifflib |
1 | Implement the fp16 versions of the VFP VCVT instruction forms which | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | convert between floating point and integer. | ||
3 | 2 | ||
3 | We will reuse this section of arm_deliver_fault for | ||
4 | raising pc alignment faults. | ||
5 | |||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-13-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | target/arm/vfp.decode | 4 +++ | 10 | target/arm/tlb_helper.c | 45 +++++++++++++++++++++++++---------------- |
9 | target/arm/translate-vfp.c.inc | 65 ++++++++++++++++++++++++++++++++++ | 11 | 1 file changed, 28 insertions(+), 17 deletions(-) |
10 | 2 files changed, 69 insertions(+) | ||
11 | 12 | ||
12 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | 13 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c |
13 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
14 | --- a/target/arm/vfp.decode | 15 | --- a/target/arm/tlb_helper.c |
15 | +++ b/target/arm/vfp.decode | 16 | +++ b/target/arm/tlb_helper.c |
16 | @@ -XXX,XX +XXX,XX @@ VCVT_sp ---- 1110 1.11 0111 .... 1010 11.0 .... @vfp_dm_ds | 17 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t merge_syn_data_abort(uint32_t template_syn, |
17 | VCVT_dp ---- 1110 1.11 0111 .... 1011 11.0 .... @vfp_dm_sd | 18 | return syn; |
18 | |||
19 | # VCVT from integer to floating point: Vm always single; Vd depends on size | ||
20 | +VCVT_int_hp ---- 1110 1.11 1000 .... 1001 s:1 1.0 .... \ | ||
21 | + vd=%vd_sp vm=%vm_sp | ||
22 | VCVT_int_sp ---- 1110 1.11 1000 .... 1010 s:1 1.0 .... \ | ||
23 | vd=%vd_sp vm=%vm_sp | ||
24 | VCVT_int_dp ---- 1110 1.11 1000 .... 1011 s:1 1.0 .... \ | ||
25 | @@ -XXX,XX +XXX,XX @@ VCVT_fix_dp ---- 1110 1.11 1.1. .... 1011 .1.0 .... \ | ||
26 | vd=%vd_dp imm=%vm_sp opc=%vcvt_fix_op | ||
27 | |||
28 | # VCVT float to integer (VCVT and VCVTR): Vd always single; Vd depends on size | ||
29 | +VCVT_hp_int ---- 1110 1.11 110 s:1 .... 1001 rz:1 1.0 .... \ | ||
30 | + vd=%vd_sp vm=%vm_sp | ||
31 | VCVT_sp_int ---- 1110 1.11 110 s:1 .... 1010 rz:1 1.0 .... \ | ||
32 | vd=%vd_sp vm=%vm_sp | ||
33 | VCVT_dp_int ---- 1110 1.11 110 s:1 .... 1011 rz:1 1.0 .... \ | ||
34 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-vfp.c.inc | ||
37 | +++ b/target/arm/translate-vfp.c.inc | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_dp(DisasContext *s, arg_VCVT_dp *a) | ||
39 | return true; | ||
40 | } | 19 | } |
41 | 20 | ||
42 | +static bool trans_VCVT_int_hp(DisasContext *s, arg_VCVT_int_sp *a) | 21 | -static void QEMU_NORETURN arm_deliver_fault(ARMCPU *cpu, vaddr addr, |
43 | +{ | 22 | - MMUAccessType access_type, |
44 | + TCGv_i32 vm; | 23 | - int mmu_idx, ARMMMUFaultInfo *fi) |
45 | + TCGv_ptr fpst; | 24 | +static uint32_t compute_fsr_fsc(CPUARMState *env, ARMMMUFaultInfo *fi, |
46 | + | 25 | + int target_el, int mmu_idx, uint32_t *ret_fsc) |
47 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | 26 | { |
48 | + return false; | 27 | - CPUARMState *env = &cpu->env; |
49 | + } | 28 | - int target_el; |
50 | + | 29 | - bool same_el; |
51 | + if (!vfp_access_check(s)) { | 30 | - uint32_t syn, exc, fsr, fsc; |
52 | + return true; | 31 | ARMMMUIdx arm_mmu_idx = core_to_arm_mmu_idx(env, mmu_idx); |
53 | + } | 32 | - |
54 | + | 33 | - target_el = exception_target_el(env); |
55 | + vm = tcg_temp_new_i32(); | 34 | - if (fi->stage2) { |
56 | + neon_load_reg32(vm, a->vm); | 35 | - target_el = 2; |
57 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | 36 | - env->cp15.hpfar_el2 = extract64(fi->s2addr, 12, 47) << 4; |
58 | + if (a->s) { | 37 | - if (arm_is_secure_below_el3(env) && fi->s1ns) { |
59 | + /* i32 -> f16 */ | 38 | - env->cp15.hpfar_el2 |= HPFAR_NS; |
60 | + gen_helper_vfp_sitoh(vm, vm, fpst); | 39 | - } |
61 | + } else { | 40 | - } |
62 | + /* u32 -> f16 */ | 41 | - same_el = (arm_current_el(env) == target_el); |
63 | + gen_helper_vfp_uitoh(vm, vm, fpst); | 42 | + uint32_t fsr, fsc; |
64 | + } | 43 | |
65 | + neon_store_reg32(vm, a->vd); | 44 | if (target_el == 2 || arm_el_is_aa64(env, target_el) || |
66 | + tcg_temp_free_i32(vm); | 45 | arm_s1_regime_using_lpae_format(env, arm_mmu_idx)) { |
67 | + tcg_temp_free_ptr(fpst); | 46 | @@ -XXX,XX +XXX,XX @@ static void QEMU_NORETURN arm_deliver_fault(ARMCPU *cpu, vaddr addr, |
68 | + return true; | 47 | fsc = 0x3f; |
48 | } | ||
49 | |||
50 | + *ret_fsc = fsc; | ||
51 | + return fsr; | ||
69 | +} | 52 | +} |
70 | + | 53 | + |
71 | static bool trans_VCVT_int_sp(DisasContext *s, arg_VCVT_int_sp *a) | 54 | +static void QEMU_NORETURN arm_deliver_fault(ARMCPU *cpu, vaddr addr, |
72 | { | 55 | + MMUAccessType access_type, |
73 | TCGv_i32 vm; | 56 | + int mmu_idx, ARMMMUFaultInfo *fi) |
74 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_fix_dp(DisasContext *s, arg_VCVT_fix_dp *a) | ||
75 | return true; | ||
76 | } | ||
77 | |||
78 | +static bool trans_VCVT_hp_int(DisasContext *s, arg_VCVT_sp_int *a) | ||
79 | +{ | 57 | +{ |
80 | + TCGv_i32 vm; | 58 | + CPUARMState *env = &cpu->env; |
81 | + TCGv_ptr fpst; | 59 | + int target_el; |
60 | + bool same_el; | ||
61 | + uint32_t syn, exc, fsr, fsc; | ||
82 | + | 62 | + |
83 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | 63 | + target_el = exception_target_el(env); |
84 | + return false; | 64 | + if (fi->stage2) { |
85 | + } | 65 | + target_el = 2; |
86 | + | 66 | + env->cp15.hpfar_el2 = extract64(fi->s2addr, 12, 47) << 4; |
87 | + if (!vfp_access_check(s)) { | 67 | + if (arm_is_secure_below_el3(env) && fi->s1ns) { |
88 | + return true; | 68 | + env->cp15.hpfar_el2 |= HPFAR_NS; |
89 | + } | ||
90 | + | ||
91 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
92 | + vm = tcg_temp_new_i32(); | ||
93 | + neon_load_reg32(vm, a->vm); | ||
94 | + | ||
95 | + if (a->s) { | ||
96 | + if (a->rz) { | ||
97 | + gen_helper_vfp_tosizh(vm, vm, fpst); | ||
98 | + } else { | ||
99 | + gen_helper_vfp_tosih(vm, vm, fpst); | ||
100 | + } | ||
101 | + } else { | ||
102 | + if (a->rz) { | ||
103 | + gen_helper_vfp_touizh(vm, vm, fpst); | ||
104 | + } else { | ||
105 | + gen_helper_vfp_touih(vm, vm, fpst); | ||
106 | + } | 69 | + } |
107 | + } | 70 | + } |
108 | + neon_store_reg32(vm, a->vd); | 71 | + same_el = (arm_current_el(env) == target_el); |
109 | + tcg_temp_free_i32(vm); | ||
110 | + tcg_temp_free_ptr(fpst); | ||
111 | + return true; | ||
112 | +} | ||
113 | + | 72 | + |
114 | static bool trans_VCVT_sp_int(DisasContext *s, arg_VCVT_sp_int *a) | 73 | + fsr = compute_fsr_fsc(env, fi, target_el, mmu_idx, &fsc); |
115 | { | 74 | + |
116 | TCGv_i32 vm; | 75 | if (access_type == MMU_INST_FETCH) { |
76 | syn = syn_insn_abort(same_el, fi->ea, fi->s1ptw, fsc); | ||
77 | exc = EXCP_PREFETCH_ABORT; | ||
117 | -- | 78 | -- |
118 | 2.20.1 | 79 | 2.25.1 |
119 | 80 | ||
120 | 81 | diff view generated by jsdifflib |
1 | Implement VFP fp16 for VABS, VNEG and VSQRT. This is all | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | the fp16 insns that use the DO_VFP_2OP macro, because there | 2 | |
3 | is no fp16 version of VMOV_reg. | 3 | For A64, any input to an indirect branch can cause this. |
4 | 4 | ||
5 | Notes: | 5 | For A32, many indirect branch paths force the branch to be aligned, |
6 | * the gen_helper_vfp_negh already exists as we needed to create | 6 | but BXWritePC does not. This includes the BX instruction but also |
7 | it for the fp16 multiply-add insns | 7 | other interworking changes to PC. Prior to v8, this case is UNDEFINED. |
8 | * as usual we need to use the f16 version of the fp_status; | 8 | With v8, this is CONSTRAINED UNPREDICTABLE and may either raise an |
9 | this is only relevant for VSQRT | 9 | exception or force align the PC. |
10 | 10 | ||
11 | We choose to raise an exception because we have the infrastructure, | ||
12 | it makes the generated code for gen_bx simpler, and it has the | ||
13 | possibility of catching more guest bugs. | ||
14 | |||
15 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200828183354.27913-9-peter.maydell@linaro.org | ||
14 | --- | 18 | --- |
15 | target/arm/helper.h | 2 ++ | 19 | target/arm/helper.h | 1 + |
16 | target/arm/vfp.decode | 3 +++ | 20 | target/arm/syndrome.h | 5 ++++ |
17 | target/arm/vfp_helper.c | 10 +++++++++ | 21 | linux-user/aarch64/cpu_loop.c | 46 ++++++++++++++++++++--------------- |
18 | target/arm/translate-vfp.c.inc | 40 ++++++++++++++++++++++++++++++++++ | 22 | target/arm/tlb_helper.c | 18 ++++++++++++++ |
19 | 4 files changed, 55 insertions(+) | 23 | target/arm/translate-a64.c | 15 ++++++++++++ |
24 | target/arm/translate.c | 22 ++++++++++++++++- | ||
25 | 6 files changed, 87 insertions(+), 20 deletions(-) | ||
20 | 26 | ||
21 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 27 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
22 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/helper.h | 29 | --- a/target/arm/helper.h |
24 | +++ b/target/arm/helper.h | 30 | +++ b/target/arm/helper.h |
25 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_minnumd, f64, f64, f64, ptr) | 31 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(sel_flags, TCG_CALL_NO_RWG_SE, |
26 | DEF_HELPER_1(vfp_negh, f16, f16) | 32 | DEF_HELPER_2(exception_internal, void, env, i32) |
27 | DEF_HELPER_1(vfp_negs, f32, f32) | 33 | DEF_HELPER_4(exception_with_syndrome, void, env, i32, i32, i32) |
28 | DEF_HELPER_1(vfp_negd, f64, f64) | 34 | DEF_HELPER_2(exception_bkpt_insn, void, env, i32) |
29 | +DEF_HELPER_1(vfp_absh, f16, f16) | 35 | +DEF_HELPER_2(exception_pc_alignment, noreturn, env, tl) |
30 | DEF_HELPER_1(vfp_abss, f32, f32) | 36 | DEF_HELPER_1(setend, void, env) |
31 | DEF_HELPER_1(vfp_absd, f64, f64) | 37 | DEF_HELPER_2(wfi, void, env, i32) |
32 | +DEF_HELPER_2(vfp_sqrth, f16, f16, env) | 38 | DEF_HELPER_1(wfe, void, env) |
33 | DEF_HELPER_2(vfp_sqrts, f32, f32, env) | 39 | diff --git a/target/arm/syndrome.h b/target/arm/syndrome.h |
34 | DEF_HELPER_2(vfp_sqrtd, f64, f64, env) | 40 | index XXXXXXX..XXXXXXX 100644 |
35 | DEF_HELPER_3(vfp_cmps, void, f32, f32, env) | 41 | --- a/target/arm/syndrome.h |
36 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | 42 | +++ b/target/arm/syndrome.h |
37 | index XXXXXXX..XXXXXXX 100644 | 43 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_illegalstate(void) |
38 | --- a/target/arm/vfp.decode | 44 | return (EC_ILLEGALSTATE << ARM_EL_EC_SHIFT) | ARM_EL_IL; |
39 | +++ b/target/arm/vfp.decode | ||
40 | @@ -XXX,XX +XXX,XX @@ VMOV_imm_dp ---- 1110 1.11 .... .... 1011 0000 .... \ | ||
41 | VMOV_reg_sp ---- 1110 1.11 0000 .... 1010 01.0 .... @vfp_dm_ss | ||
42 | VMOV_reg_dp ---- 1110 1.11 0000 .... 1011 01.0 .... @vfp_dm_dd | ||
43 | |||
44 | +VABS_hp ---- 1110 1.11 0000 .... 1001 11.0 .... @vfp_dm_ss | ||
45 | VABS_sp ---- 1110 1.11 0000 .... 1010 11.0 .... @vfp_dm_ss | ||
46 | VABS_dp ---- 1110 1.11 0000 .... 1011 11.0 .... @vfp_dm_dd | ||
47 | |||
48 | +VNEG_hp ---- 1110 1.11 0001 .... 1001 01.0 .... @vfp_dm_ss | ||
49 | VNEG_sp ---- 1110 1.11 0001 .... 1010 01.0 .... @vfp_dm_ss | ||
50 | VNEG_dp ---- 1110 1.11 0001 .... 1011 01.0 .... @vfp_dm_dd | ||
51 | |||
52 | +VSQRT_hp ---- 1110 1.11 0001 .... 1001 11.0 .... @vfp_dm_ss | ||
53 | VSQRT_sp ---- 1110 1.11 0001 .... 1010 11.0 .... @vfp_dm_ss | ||
54 | VSQRT_dp ---- 1110 1.11 0001 .... 1011 11.0 .... @vfp_dm_dd | ||
55 | |||
56 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
57 | index XXXXXXX..XXXXXXX 100644 | ||
58 | --- a/target/arm/vfp_helper.c | ||
59 | +++ b/target/arm/vfp_helper.c | ||
60 | @@ -XXX,XX +XXX,XX @@ float64 VFP_HELPER(neg, d)(float64 a) | ||
61 | return float64_chs(a); | ||
62 | } | 45 | } |
63 | 46 | ||
64 | +dh_ctype_f16 VFP_HELPER(abs, h)(dh_ctype_f16 a) | 47 | +static inline uint32_t syn_pcalignment(void) |
65 | +{ | 48 | +{ |
66 | + return float16_abs(a); | 49 | + return (EC_PCALIGNMENT << ARM_EL_EC_SHIFT) | ARM_EL_IL; |
67 | +} | 50 | +} |
68 | + | 51 | + |
69 | float32 VFP_HELPER(abs, s)(float32 a) | 52 | #endif /* TARGET_ARM_SYNDROME_H */ |
70 | { | 53 | diff --git a/linux-user/aarch64/cpu_loop.c b/linux-user/aarch64/cpu_loop.c |
71 | return float32_abs(a); | 54 | index XXXXXXX..XXXXXXX 100644 |
72 | @@ -XXX,XX +XXX,XX @@ float64 VFP_HELPER(abs, d)(float64 a) | 55 | --- a/linux-user/aarch64/cpu_loop.c |
73 | return float64_abs(a); | 56 | +++ b/linux-user/aarch64/cpu_loop.c |
57 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | ||
58 | break; | ||
59 | case EXCP_PREFETCH_ABORT: | ||
60 | case EXCP_DATA_ABORT: | ||
61 | - /* We should only arrive here with EC in {DATAABORT, INSNABORT}. */ | ||
62 | ec = syn_get_ec(env->exception.syndrome); | ||
63 | - assert(ec == EC_DATAABORT || ec == EC_INSNABORT); | ||
64 | - | ||
65 | - /* Both EC have the same format for FSC, or close enough. */ | ||
66 | - fsc = extract32(env->exception.syndrome, 0, 6); | ||
67 | - switch (fsc) { | ||
68 | - case 0x04 ... 0x07: /* Translation fault, level {0-3} */ | ||
69 | - si_signo = TARGET_SIGSEGV; | ||
70 | - si_code = TARGET_SEGV_MAPERR; | ||
71 | + switch (ec) { | ||
72 | + case EC_DATAABORT: | ||
73 | + case EC_INSNABORT: | ||
74 | + /* Both EC have the same format for FSC, or close enough. */ | ||
75 | + fsc = extract32(env->exception.syndrome, 0, 6); | ||
76 | + switch (fsc) { | ||
77 | + case 0x04 ... 0x07: /* Translation fault, level {0-3} */ | ||
78 | + si_signo = TARGET_SIGSEGV; | ||
79 | + si_code = TARGET_SEGV_MAPERR; | ||
80 | + break; | ||
81 | + case 0x09 ... 0x0b: /* Access flag fault, level {1-3} */ | ||
82 | + case 0x0d ... 0x0f: /* Permission fault, level {1-3} */ | ||
83 | + si_signo = TARGET_SIGSEGV; | ||
84 | + si_code = TARGET_SEGV_ACCERR; | ||
85 | + break; | ||
86 | + case 0x11: /* Synchronous Tag Check Fault */ | ||
87 | + si_signo = TARGET_SIGSEGV; | ||
88 | + si_code = TARGET_SEGV_MTESERR; | ||
89 | + break; | ||
90 | + case 0x21: /* Alignment fault */ | ||
91 | + si_signo = TARGET_SIGBUS; | ||
92 | + si_code = TARGET_BUS_ADRALN; | ||
93 | + break; | ||
94 | + default: | ||
95 | + g_assert_not_reached(); | ||
96 | + } | ||
97 | break; | ||
98 | - case 0x09 ... 0x0b: /* Access flag fault, level {1-3} */ | ||
99 | - case 0x0d ... 0x0f: /* Permission fault, level {1-3} */ | ||
100 | - si_signo = TARGET_SIGSEGV; | ||
101 | - si_code = TARGET_SEGV_ACCERR; | ||
102 | - break; | ||
103 | - case 0x11: /* Synchronous Tag Check Fault */ | ||
104 | - si_signo = TARGET_SIGSEGV; | ||
105 | - si_code = TARGET_SEGV_MTESERR; | ||
106 | - break; | ||
107 | - case 0x21: /* Alignment fault */ | ||
108 | + case EC_PCALIGNMENT: | ||
109 | si_signo = TARGET_SIGBUS; | ||
110 | si_code = TARGET_BUS_ADRALN; | ||
111 | break; | ||
112 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/tlb_helper.c | ||
115 | +++ b/target/arm/tlb_helper.c | ||
116 | @@ -XXX,XX +XXX,XX @@ | ||
117 | #include "cpu.h" | ||
118 | #include "internals.h" | ||
119 | #include "exec/exec-all.h" | ||
120 | +#include "exec/helper-proto.h" | ||
121 | |||
122 | static inline uint32_t merge_syn_data_abort(uint32_t template_syn, | ||
123 | unsigned int target_el, | ||
124 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
125 | arm_deliver_fault(cpu, vaddr, access_type, mmu_idx, &fi); | ||
74 | } | 126 | } |
75 | 127 | ||
76 | +dh_ctype_f16 VFP_HELPER(sqrt, h)(dh_ctype_f16 a, CPUARMState *env) | 128 | +void helper_exception_pc_alignment(CPUARMState *env, target_ulong pc) |
77 | +{ | 129 | +{ |
78 | + return float16_sqrt(a, &env->vfp.fp_status_f16); | 130 | + ARMMMUFaultInfo fi = { .type = ARMFault_Alignment }; |
131 | + int target_el = exception_target_el(env); | ||
132 | + int mmu_idx = cpu_mmu_index(env, true); | ||
133 | + uint32_t fsc; | ||
134 | + | ||
135 | + env->exception.vaddress = pc; | ||
136 | + | ||
137 | + /* | ||
138 | + * Note that the fsc is not applicable to this exception, | ||
139 | + * since any syndrome is pcalignment not insn_abort. | ||
140 | + */ | ||
141 | + env->exception.fsr = compute_fsr_fsc(env, &fi, target_el, mmu_idx, &fsc); | ||
142 | + raise_exception(env, EXCP_PREFETCH_ABORT, syn_pcalignment(), target_el); | ||
79 | +} | 143 | +} |
80 | + | 144 | + |
81 | float32 VFP_HELPER(sqrt, s)(float32 a, CPUARMState *env) | 145 | #if !defined(CONFIG_USER_ONLY) |
82 | { | 146 | |
83 | return float32_sqrt(a, &env->vfp.fp_status); | 147 | /* |
84 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | 148 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
85 | index XXXXXXX..XXXXXXX 100644 | 149 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/target/arm/translate-vfp.c.inc | 150 | --- a/target/arm/translate-a64.c |
87 | +++ b/target/arm/translate-vfp.c.inc | 151 | +++ b/target/arm/translate-a64.c |
88 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_sp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | 152 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
89 | return true; | 153 | uint64_t pc = s->base.pc_next; |
90 | } | 154 | uint32_t insn; |
91 | 155 | ||
92 | +static bool do_vfp_2op_hp(DisasContext *s, VFPGen2OpSPFn *fn, int vd, int vm) | 156 | + /* Singlestep exceptions have the highest priority. */ |
93 | +{ | 157 | if (s->ss_active && !s->pstate_ss) { |
94 | + /* | 158 | /* Singlestep state is Active-pending. |
95 | + * Do a half-precision operation. Functionally this is | 159 | * If we're in this state at the start of a TB then either |
96 | + * the same as do_vfp_2op_sp(), except: | 160 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) |
97 | + * - it doesn't need the VFP vector handling (fp16 is a | 161 | return; |
98 | + * v8 feature, and in v8 VFP vectors don't exist) | 162 | } |
99 | + * - it does the aa32_fp16_arith feature test | 163 | |
100 | + */ | 164 | + if (pc & 3) { |
101 | + TCGv_i32 f0; | 165 | + /* |
102 | + | 166 | + * PC alignment fault. This has priority over the instruction abort |
103 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | 167 | + * that we would receive from a translation fault via arm_ldl_code. |
104 | + return false; | 168 | + * This should only be possible after an indirect branch, at the |
169 | + * start of the TB. | ||
170 | + */ | ||
171 | + assert(s->base.num_insns == 1); | ||
172 | + gen_helper_exception_pc_alignment(cpu_env, tcg_constant_tl(pc)); | ||
173 | + s->base.is_jmp = DISAS_NORETURN; | ||
174 | + s->base.pc_next = QEMU_ALIGN_UP(pc, 4); | ||
175 | + return; | ||
105 | + } | 176 | + } |
106 | + | 177 | + |
107 | + if (s->vec_len != 0 || s->vec_stride != 0) { | 178 | s->pc_curr = pc; |
108 | + return false; | 179 | insn = arm_ldl_code(env, &s->base, pc, s->sctlr_b); |
180 | s->insn = insn; | ||
181 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
182 | index XXXXXXX..XXXXXXX 100644 | ||
183 | --- a/target/arm/translate.c | ||
184 | +++ b/target/arm/translate.c | ||
185 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
186 | uint32_t pc = dc->base.pc_next; | ||
187 | unsigned int insn; | ||
188 | |||
189 | - if (arm_check_ss_active(dc) || arm_check_kernelpage(dc)) { | ||
190 | + /* Singlestep exceptions have the highest priority. */ | ||
191 | + if (arm_check_ss_active(dc)) { | ||
192 | + dc->base.pc_next = pc + 4; | ||
193 | + return; | ||
109 | + } | 194 | + } |
110 | + | 195 | + |
111 | + if (!vfp_access_check(s)) { | 196 | + if (pc & 3) { |
112 | + return true; | 197 | + /* |
198 | + * PC alignment fault. This has priority over the instruction abort | ||
199 | + * that we would receive from a translation fault via arm_ldl_code | ||
200 | + * (or the execution of the kernelpage entrypoint). This should only | ||
201 | + * be possible after an indirect branch, at the start of the TB. | ||
202 | + */ | ||
203 | + assert(dc->base.num_insns == 1); | ||
204 | + gen_helper_exception_pc_alignment(cpu_env, tcg_constant_tl(pc)); | ||
205 | + dc->base.is_jmp = DISAS_NORETURN; | ||
206 | + dc->base.pc_next = QEMU_ALIGN_UP(pc, 4); | ||
207 | + return; | ||
113 | + } | 208 | + } |
114 | + | 209 | + |
115 | + f0 = tcg_temp_new_i32(); | 210 | + if (arm_check_kernelpage(dc)) { |
116 | + neon_load_reg32(f0, vm); | 211 | dc->base.pc_next = pc + 4; |
117 | + fn(f0, f0); | 212 | return; |
118 | + neon_store_reg32(f0, vd); | 213 | } |
119 | + tcg_temp_free_i32(f0); | ||
120 | + | ||
121 | + return true; | ||
122 | +} | ||
123 | + | ||
124 | static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | ||
125 | { | ||
126 | uint32_t delta_m = 0; | ||
127 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_dp(DisasContext *s, arg_VMOV_imm_dp *a) | ||
128 | DO_VFP_2OP(VMOV_reg, sp, tcg_gen_mov_i32) | ||
129 | DO_VFP_2OP(VMOV_reg, dp, tcg_gen_mov_i64) | ||
130 | |||
131 | +DO_VFP_2OP(VABS, hp, gen_helper_vfp_absh) | ||
132 | DO_VFP_2OP(VABS, sp, gen_helper_vfp_abss) | ||
133 | DO_VFP_2OP(VABS, dp, gen_helper_vfp_absd) | ||
134 | |||
135 | +DO_VFP_2OP(VNEG, hp, gen_helper_vfp_negh) | ||
136 | DO_VFP_2OP(VNEG, sp, gen_helper_vfp_negs) | ||
137 | DO_VFP_2OP(VNEG, dp, gen_helper_vfp_negd) | ||
138 | |||
139 | +static void gen_VSQRT_hp(TCGv_i32 vd, TCGv_i32 vm) | ||
140 | +{ | ||
141 | + gen_helper_vfp_sqrth(vd, vm, cpu_env); | ||
142 | +} | ||
143 | + | ||
144 | static void gen_VSQRT_sp(TCGv_i32 vd, TCGv_i32 vm) | ||
145 | { | ||
146 | gen_helper_vfp_sqrts(vd, vm, cpu_env); | ||
147 | @@ -XXX,XX +XXX,XX @@ static void gen_VSQRT_dp(TCGv_i64 vd, TCGv_i64 vm) | ||
148 | gen_helper_vfp_sqrtd(vd, vm, cpu_env); | ||
149 | } | ||
150 | |||
151 | +DO_VFP_2OP(VSQRT, hp, gen_VSQRT_hp) | ||
152 | DO_VFP_2OP(VSQRT, sp, gen_VSQRT_sp) | ||
153 | DO_VFP_2OP(VSQRT, dp, gen_VSQRT_dp) | ||
154 | |||
155 | -- | 214 | -- |
156 | 2.20.1 | 215 | 2.25.1 |
157 | 216 | ||
158 | 217 | diff view generated by jsdifflib |
1 | Implement VFP fp16 support for fused multiply-add insns | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | VFNMA, VFNMS, VFMA, VFMS. | ||
3 | 2 | ||
3 | Misaligned thumb PC is architecturally impossible. | ||
4 | Assert is better than proceeding, in case we've missed | ||
5 | something somewhere. | ||
6 | |||
7 | Expand a comment about aligning the pc in gdbstub. | ||
8 | Fail an incoming migrate if a thumb pc is misaligned. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-7-peter.maydell@linaro.org | ||
7 | --- | 13 | --- |
8 | target/arm/helper.h | 1 + | 14 | target/arm/gdbstub.c | 9 +++++++-- |
9 | target/arm/vfp.decode | 5 +++ | 15 | target/arm/machine.c | 10 ++++++++++ |
10 | target/arm/vfp_helper.c | 7 ++++ | 16 | target/arm/translate.c | 3 +++ |
11 | target/arm/translate-vfp.c.inc | 64 ++++++++++++++++++++++++++++++++++ | 17 | 3 files changed, 20 insertions(+), 2 deletions(-) |
12 | 4 files changed, 77 insertions(+) | ||
13 | 18 | ||
14 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 19 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.h | 21 | --- a/target/arm/gdbstub.c |
17 | +++ b/target/arm/helper.h | 22 | +++ b/target/arm/gdbstub.c |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(vfp_fcvt_f64_to_f16, TCG_CALL_NO_RWG, f16, f64, ptr, i32) | 23 | @@ -XXX,XX +XXX,XX @@ int arm_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n) |
19 | 24 | ||
20 | DEF_HELPER_4(vfp_muladdd, f64, f64, f64, f64, ptr) | 25 | tmp = ldl_p(mem_buf); |
21 | DEF_HELPER_4(vfp_muladds, f32, f32, f32, f32, ptr) | 26 | |
22 | +DEF_HELPER_4(vfp_muladdh, f16, f16, f16, f16, ptr) | 27 | - /* Mask out low bit of PC to workaround gdb bugs. This will probably |
23 | 28 | - cause problems if we ever implement the Jazelle DBX extensions. */ | |
24 | DEF_HELPER_3(recps_f32, f32, env, f32, f32) | 29 | + /* |
25 | DEF_HELPER_3(rsqrts_f32, f32, env, f32, f32) | 30 | + * Mask out low bits of PC to workaround gdb bugs. |
26 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | 31 | + * This avoids an assert in thumb_tr_translate_insn, because it is |
32 | + * architecturally impossible to misalign the pc. | ||
33 | + * This will probably cause problems if we ever implement the | ||
34 | + * Jazelle DBX extensions. | ||
35 | + */ | ||
36 | if (n == 15) { | ||
37 | tmp &= ~1; | ||
38 | } | ||
39 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/target/arm/vfp.decode | 41 | --- a/target/arm/machine.c |
29 | +++ b/target/arm/vfp.decode | 42 | +++ b/target/arm/machine.c |
30 | @@ -XXX,XX +XXX,XX @@ VDIV_hp ---- 1110 1.00 .... .... 1001 .0.0 .... @vfp_dnm_s | 43 | @@ -XXX,XX +XXX,XX @@ static int cpu_post_load(void *opaque, int version_id) |
31 | VDIV_sp ---- 1110 1.00 .... .... 1010 .0.0 .... @vfp_dnm_s | 44 | return -1; |
32 | VDIV_dp ---- 1110 1.00 .... .... 1011 .0.0 .... @vfp_dnm_d | 45 | } |
33 | 46 | } | |
34 | +VFMA_hp ---- 1110 1.10 .... .... 1001 .0. 0 .... @vfp_dnm_s | ||
35 | +VFMS_hp ---- 1110 1.10 .... .... 1001 .1. 0 .... @vfp_dnm_s | ||
36 | +VFNMA_hp ---- 1110 1.01 .... .... 1001 .0. 0 .... @vfp_dnm_s | ||
37 | +VFNMS_hp ---- 1110 1.01 .... .... 1001 .1. 0 .... @vfp_dnm_s | ||
38 | + | ||
39 | VFMA_sp ---- 1110 1.10 .... .... 1010 .0. 0 .... @vfp_dnm_s | ||
40 | VFMS_sp ---- 1110 1.10 .... .... 1010 .1. 0 .... @vfp_dnm_s | ||
41 | VFNMA_sp ---- 1110 1.01 .... .... 1010 .0. 0 .... @vfp_dnm_s | ||
42 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/vfp_helper.c | ||
45 | +++ b/target/arm/vfp_helper.c | ||
46 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(rsqrte_u32)(uint32_t a) | ||
47 | } | ||
48 | |||
49 | /* VFPv4 fused multiply-accumulate */ | ||
50 | +dh_ctype_f16 VFP_HELPER(muladd, h)(dh_ctype_f16 a, dh_ctype_f16 b, | ||
51 | + dh_ctype_f16 c, void *fpstp) | ||
52 | +{ | ||
53 | + float_status *fpst = fpstp; | ||
54 | + return float16_muladd(a, b, c, 0, fpst); | ||
55 | +} | ||
56 | + | ||
57 | float32 VFP_HELPER(muladd, s)(float32 a, float32 b, float32 c, void *fpstp) | ||
58 | { | ||
59 | float_status *fpst = fpstp; | ||
60 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate-vfp.c.inc | ||
63 | +++ b/target/arm/translate-vfp.c.inc | ||
64 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMAXNM_dp(DisasContext *s, arg_VMAXNM_dp *a) | ||
65 | a->vd, a->vn, a->vm, false); | ||
66 | } | ||
67 | |||
68 | +static bool do_vfm_hp(DisasContext *s, arg_VFMA_sp *a, bool neg_n, bool neg_d) | ||
69 | +{ | ||
70 | + /* | ||
71 | + * VFNMA : fd = muladd(-fd, fn, fm) | ||
72 | + * VFNMS : fd = muladd(-fd, -fn, fm) | ||
73 | + * VFMA : fd = muladd( fd, fn, fm) | ||
74 | + * VFMS : fd = muladd( fd, -fn, fm) | ||
75 | + * | ||
76 | + * These are fused multiply-add, and must be done as one floating | ||
77 | + * point operation with no rounding between the multiplication and | ||
78 | + * addition steps. NB that doing the negations here as separate | ||
79 | + * steps is correct : an input NaN should come out with its sign | ||
80 | + * bit flipped if it is a negated-input. | ||
81 | + */ | ||
82 | + TCGv_ptr fpst; | ||
83 | + TCGv_i32 vn, vm, vd; | ||
84 | + | 47 | + |
85 | + /* | 48 | + /* |
86 | + * Present in VFPv4 only, and only with the FP16 extension. | 49 | + * Misaligned thumb pc is architecturally impossible. |
87 | + * Note that we can't rely on the SIMDFMAC check alone, because | 50 | + * We have an assert in thumb_tr_translate_insn to verify this. |
88 | + * in a Neon-no-VFP core that ID register field will be non-zero. | 51 | + * Fail an incoming migrate to avoid this assert. |
89 | + */ | 52 | + */ |
90 | + if (!dc_isar_feature(aa32_fp16_arith, s) || | 53 | + if (!is_a64(env) && env->thumb && (env->regs[15] & 1)) { |
91 | + !dc_isar_feature(aa32_simdfmac, s) || | 54 | + return -1; |
92 | + !dc_isar_feature(aa32_fpsp_v2, s)) { | ||
93 | + return false; | ||
94 | + } | 55 | + } |
95 | + | 56 | + |
96 | + if (s->vec_len != 0 || s->vec_stride != 0) { | 57 | if (!kvm_enabled()) { |
97 | + return false; | 58 | pmu_op_finish(&cpu->env); |
98 | + } | 59 | } |
60 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate.c | ||
63 | +++ b/target/arm/translate.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static void thumb_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) | ||
65 | uint32_t insn; | ||
66 | bool is_16bit; | ||
67 | |||
68 | + /* Misaligned thumb PC is architecturally impossible. */ | ||
69 | + assert((dc->base.pc_next & 1) == 0); | ||
99 | + | 70 | + |
100 | + if (!vfp_access_check(s)) { | 71 | if (arm_check_ss_active(dc) || arm_check_kernelpage(dc)) { |
101 | + return true; | 72 | dc->base.pc_next = pc + 2; |
102 | + } | 73 | return; |
103 | + | ||
104 | + vn = tcg_temp_new_i32(); | ||
105 | + vm = tcg_temp_new_i32(); | ||
106 | + vd = tcg_temp_new_i32(); | ||
107 | + | ||
108 | + neon_load_reg32(vn, a->vn); | ||
109 | + neon_load_reg32(vm, a->vm); | ||
110 | + if (neg_n) { | ||
111 | + /* VFNMS, VFMS */ | ||
112 | + gen_helper_vfp_negh(vn, vn); | ||
113 | + } | ||
114 | + neon_load_reg32(vd, a->vd); | ||
115 | + if (neg_d) { | ||
116 | + /* VFNMA, VFNMS */ | ||
117 | + gen_helper_vfp_negh(vd, vd); | ||
118 | + } | ||
119 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
120 | + gen_helper_vfp_muladdh(vd, vn, vm, vd, fpst); | ||
121 | + neon_store_reg32(vd, a->vd); | ||
122 | + | ||
123 | + tcg_temp_free_ptr(fpst); | ||
124 | + tcg_temp_free_i32(vn); | ||
125 | + tcg_temp_free_i32(vm); | ||
126 | + tcg_temp_free_i32(vd); | ||
127 | + | ||
128 | + return true; | ||
129 | +} | ||
130 | + | ||
131 | static bool do_vfm_sp(DisasContext *s, arg_VFMA_sp *a, bool neg_n, bool neg_d) | ||
132 | { | ||
133 | /* | ||
134 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) | ||
135 | MAKE_ONE_VFM_TRANS_FN(VFNMA, PREC, false, true) \ | ||
136 | MAKE_ONE_VFM_TRANS_FN(VFNMS, PREC, true, true) | ||
137 | |||
138 | +MAKE_VFM_TRANS_FNS(hp) | ||
139 | MAKE_VFM_TRANS_FNS(sp) | ||
140 | MAKE_VFM_TRANS_FNS(dp) | ||
141 | |||
142 | -- | 74 | -- |
143 | 2.20.1 | 75 | 2.25.1 |
144 | 76 | ||
145 | 77 | diff view generated by jsdifflib |
1 | Implement the fp16 version of the VFP VRINT* insns. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Both single-step and pc alignment faults have priority over | ||
4 | breakpoint exceptions. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200828183354.27913-19-peter.maydell@linaro.org | ||
6 | --- | 9 | --- |
7 | target/arm/helper.h | 2 + | 10 | target/arm/debug_helper.c | 23 +++++++++++++++++++++++ |
8 | target/arm/vfp-uncond.decode | 6 ++- | 11 | 1 file changed, 23 insertions(+) |
9 | target/arm/vfp.decode | 3 ++ | ||
10 | target/arm/vfp_helper.c | 21 ++++++++ | ||
11 | target/arm/translate-vfp.c.inc | 98 +++++++++++++++++++++++++++++++--- | ||
12 | 5 files changed, 122 insertions(+), 8 deletions(-) | ||
13 | 12 | ||
14 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 13 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.h | 15 | --- a/target/arm/debug_helper.c |
17 | +++ b/target/arm/helper.h | 16 | +++ b/target/arm/debug_helper.c |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(shr_cc, i32, env, i32, i32) | 17 | @@ -XXX,XX +XXX,XX @@ bool arm_debug_check_breakpoint(CPUState *cs) |
19 | DEF_HELPER_3(sar_cc, i32, env, i32, i32) | ||
20 | DEF_HELPER_3(ror_cc, i32, env, i32, i32) | ||
21 | |||
22 | +DEF_HELPER_FLAGS_2(rinth_exact, TCG_CALL_NO_RWG, f16, f16, ptr) | ||
23 | DEF_HELPER_FLAGS_2(rints_exact, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
24 | DEF_HELPER_FLAGS_2(rintd_exact, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
25 | +DEF_HELPER_FLAGS_2(rinth, TCG_CALL_NO_RWG, f16, f16, ptr) | ||
26 | DEF_HELPER_FLAGS_2(rints, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
27 | DEF_HELPER_FLAGS_2(rintd, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
28 | |||
29 | diff --git a/target/arm/vfp-uncond.decode b/target/arm/vfp-uncond.decode | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/vfp-uncond.decode | ||
32 | +++ b/target/arm/vfp-uncond.decode | ||
33 | @@ -XXX,XX +XXX,XX @@ VMINNM_sp 1111 1110 1.00 .... .... 1010 .1.0 .... @vfp_dnm_s | ||
34 | VMAXNM_dp 1111 1110 1.00 .... .... 1011 .0.0 .... @vfp_dnm_d | ||
35 | VMINNM_dp 1111 1110 1.00 .... .... 1011 .1.0 .... @vfp_dnm_d | ||
36 | |||
37 | +VRINT 1111 1110 1.11 10 rm:2 .... 1001 01.0 .... \ | ||
38 | + vm=%vm_sp vd=%vd_sp sz=1 | ||
39 | VRINT 1111 1110 1.11 10 rm:2 .... 1010 01.0 .... \ | ||
40 | - vm=%vm_sp vd=%vd_sp dp=0 | ||
41 | + vm=%vm_sp vd=%vd_sp sz=2 | ||
42 | VRINT 1111 1110 1.11 10 rm:2 .... 1011 01.0 .... \ | ||
43 | - vm=%vm_dp vd=%vd_dp dp=1 | ||
44 | + vm=%vm_dp vd=%vd_dp sz=3 | ||
45 | |||
46 | # VCVT float to int with specified rounding mode; Vd is always single-precision | ||
47 | VCVT 1111 1110 1.11 11 rm:2 .... 1001 op:1 1.0 .... \ | ||
48 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/vfp.decode | ||
51 | +++ b/target/arm/vfp.decode | ||
52 | @@ -XXX,XX +XXX,XX @@ VCVT_f16_f32 ---- 1110 1.11 0011 .... 1010 t:1 1.0 .... \ | ||
53 | VCVT_f16_f64 ---- 1110 1.11 0011 .... 1011 t:1 1.0 .... \ | ||
54 | vd=%vd_sp vm=%vm_dp | ||
55 | |||
56 | +VRINTR_hp ---- 1110 1.11 0110 .... 1001 01.0 .... @vfp_dm_ss | ||
57 | VRINTR_sp ---- 1110 1.11 0110 .... 1010 01.0 .... @vfp_dm_ss | ||
58 | VRINTR_dp ---- 1110 1.11 0110 .... 1011 01.0 .... @vfp_dm_dd | ||
59 | |||
60 | +VRINTZ_hp ---- 1110 1.11 0110 .... 1001 11.0 .... @vfp_dm_ss | ||
61 | VRINTZ_sp ---- 1110 1.11 0110 .... 1010 11.0 .... @vfp_dm_ss | ||
62 | VRINTZ_dp ---- 1110 1.11 0110 .... 1011 11.0 .... @vfp_dm_dd | ||
63 | |||
64 | +VRINTX_hp ---- 1110 1.11 0111 .... 1001 01.0 .... @vfp_dm_ss | ||
65 | VRINTX_sp ---- 1110 1.11 0111 .... 1010 01.0 .... @vfp_dm_ss | ||
66 | VRINTX_dp ---- 1110 1.11 0111 .... 1011 01.0 .... @vfp_dm_dd | ||
67 | |||
68 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/target/arm/vfp_helper.c | ||
71 | +++ b/target/arm/vfp_helper.c | ||
72 | @@ -XXX,XX +XXX,XX @@ float64 VFP_HELPER(muladd, d)(float64 a, float64 b, float64 c, void *fpstp) | ||
73 | } | ||
74 | |||
75 | /* ARMv8 round to integral */ | ||
76 | +dh_ctype_f16 HELPER(rinth_exact)(dh_ctype_f16 x, void *fp_status) | ||
77 | +{ | ||
78 | + return float16_round_to_int(x, fp_status); | ||
79 | +} | ||
80 | + | ||
81 | float32 HELPER(rints_exact)(float32 x, void *fp_status) | ||
82 | { | 18 | { |
83 | return float32_round_to_int(x, fp_status); | 19 | ARMCPU *cpu = ARM_CPU(cs); |
84 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(rintd_exact)(float64 x, void *fp_status) | 20 | CPUARMState *env = &cpu->env; |
85 | return float64_round_to_int(x, fp_status); | 21 | + target_ulong pc; |
86 | } | 22 | int n; |
87 | 23 | ||
88 | +dh_ctype_f16 HELPER(rinth)(dh_ctype_f16 x, void *fp_status) | 24 | /* |
89 | +{ | 25 | @@ -XXX,XX +XXX,XX @@ bool arm_debug_check_breakpoint(CPUState *cs) |
90 | + int old_flags = get_float_exception_flags(fp_status), new_flags; | ||
91 | + float16 ret; | ||
92 | + | ||
93 | + ret = float16_round_to_int(x, fp_status); | ||
94 | + | ||
95 | + /* Suppress any inexact exceptions the conversion produced */ | ||
96 | + if (!(old_flags & float_flag_inexact)) { | ||
97 | + new_flags = get_float_exception_flags(fp_status); | ||
98 | + set_float_exception_flags(new_flags & ~float_flag_inexact, fp_status); | ||
99 | + } | ||
100 | + | ||
101 | + return ret; | ||
102 | +} | ||
103 | + | ||
104 | float32 HELPER(rints)(float32 x, void *fp_status) | ||
105 | { | ||
106 | int old_flags = get_float_exception_flags(fp_status), new_flags; | ||
107 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/translate-vfp.c.inc | ||
110 | +++ b/target/arm/translate-vfp.c.inc | ||
111 | @@ -XXX,XX +XXX,XX @@ static const uint8_t fp_decode_rm[] = { | ||
112 | static bool trans_VRINT(DisasContext *s, arg_VRINT *a) | ||
113 | { | ||
114 | uint32_t rd, rm; | ||
115 | - bool dp = a->dp; | ||
116 | + int sz = a->sz; | ||
117 | TCGv_ptr fpst; | ||
118 | TCGv_i32 tcg_rmode; | ||
119 | int rounding = fp_decode_rm[a->rm]; | ||
120 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) | ||
121 | return false; | 26 | return false; |
122 | } | 27 | } |
123 | 28 | ||
124 | - if (dp && !dc_isar_feature(aa32_fpdp_v2, s)) { | 29 | + /* |
125 | + if (sz == 3 && !dc_isar_feature(aa32_fpdp_v2, s)) { | 30 | + * Single-step exceptions have priority over breakpoint exceptions. |
31 | + * If single-step state is active-pending, suppress the bp. | ||
32 | + */ | ||
33 | + if (arm_singlestep_active(env) && !(env->pstate & PSTATE_SS)) { | ||
126 | + return false; | 34 | + return false; |
127 | + } | 35 | + } |
128 | + | 36 | + |
129 | + if (sz == 1 && !dc_isar_feature(aa32_fp16_arith, s)) { | 37 | + /* |
130 | return false; | 38 | + * PC alignment faults have priority over breakpoint exceptions. |
131 | } | 39 | + */ |
132 | 40 | + pc = is_a64(env) ? env->pc : env->regs[15]; | |
133 | /* UNDEF accesses to D16-D31 if they don't exist */ | 41 | + if ((is_a64(env) || !env->thumb) && (pc & 3) != 0) { |
134 | - if (dp && !dc_isar_feature(aa32_simd_r32, s) && | ||
135 | + if (sz == 3 && !dc_isar_feature(aa32_simd_r32, s) && | ||
136 | ((a->vm | a->vd) & 0x10)) { | ||
137 | return false; | ||
138 | } | ||
139 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) | ||
140 | return true; | ||
141 | } | ||
142 | |||
143 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
144 | + if (sz == 1) { | ||
145 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
146 | + } else { | ||
147 | + fpst = fpstatus_ptr(FPST_FPCR); | ||
148 | + } | ||
149 | |||
150 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rounding)); | ||
151 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
152 | |||
153 | - if (dp) { | ||
154 | + if (sz == 3) { | ||
155 | TCGv_i64 tcg_op; | ||
156 | TCGv_i64 tcg_res; | ||
157 | tcg_op = tcg_temp_new_i64(); | ||
158 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) | ||
159 | tcg_op = tcg_temp_new_i32(); | ||
160 | tcg_res = tcg_temp_new_i32(); | ||
161 | neon_load_reg32(tcg_op, rm); | ||
162 | - gen_helper_rints(tcg_res, tcg_op, fpst); | ||
163 | + if (sz == 1) { | ||
164 | + gen_helper_rinth(tcg_res, tcg_op, fpst); | ||
165 | + } else { | ||
166 | + gen_helper_rints(tcg_res, tcg_op, fpst); | ||
167 | + } | ||
168 | neon_store_reg32(tcg_res, rd); | ||
169 | tcg_temp_free_i32(tcg_op); | ||
170 | tcg_temp_free_i32(tcg_res); | ||
171 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT_f16_f64(DisasContext *s, arg_VCVT_f16_f64 *a) | ||
172 | return true; | ||
173 | } | ||
174 | |||
175 | +static bool trans_VRINTR_hp(DisasContext *s, arg_VRINTR_sp *a) | ||
176 | +{ | ||
177 | + TCGv_ptr fpst; | ||
178 | + TCGv_i32 tmp; | ||
179 | + | ||
180 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
181 | + return false; | 42 | + return false; |
182 | + } | 43 | + } |
183 | + | 44 | + |
184 | + if (!vfp_access_check(s)) { | 45 | + /* |
185 | + return true; | 46 | + * Instruction aborts have priority over breakpoint exceptions. |
186 | + } | 47 | + * TODO: We would need to look up the page for PC and verify that |
48 | + * it is present and executable. | ||
49 | + */ | ||
187 | + | 50 | + |
188 | + tmp = tcg_temp_new_i32(); | 51 | for (n = 0; n < ARRAY_SIZE(env->cpu_breakpoint); n++) { |
189 | + neon_load_reg32(tmp, a->vm); | 52 | if (bp_wp_matches(cpu, n, false)) { |
190 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | 53 | return true; |
191 | + gen_helper_rinth(tmp, tmp, fpst); | ||
192 | + neon_store_reg32(tmp, a->vd); | ||
193 | + tcg_temp_free_ptr(fpst); | ||
194 | + tcg_temp_free_i32(tmp); | ||
195 | + return true; | ||
196 | +} | ||
197 | + | ||
198 | static bool trans_VRINTR_sp(DisasContext *s, arg_VRINTR_sp *a) | ||
199 | { | ||
200 | TCGv_ptr fpst; | ||
201 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTR_dp(DisasContext *s, arg_VRINTR_dp *a) | ||
202 | return true; | ||
203 | } | ||
204 | |||
205 | +static bool trans_VRINTZ_hp(DisasContext *s, arg_VRINTZ_sp *a) | ||
206 | +{ | ||
207 | + TCGv_ptr fpst; | ||
208 | + TCGv_i32 tmp; | ||
209 | + TCGv_i32 tcg_rmode; | ||
210 | + | ||
211 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
212 | + return false; | ||
213 | + } | ||
214 | + | ||
215 | + if (!vfp_access_check(s)) { | ||
216 | + return true; | ||
217 | + } | ||
218 | + | ||
219 | + tmp = tcg_temp_new_i32(); | ||
220 | + neon_load_reg32(tmp, a->vm); | ||
221 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
222 | + tcg_rmode = tcg_const_i32(float_round_to_zero); | ||
223 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
224 | + gen_helper_rinth(tmp, tmp, fpst); | ||
225 | + gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
226 | + neon_store_reg32(tmp, a->vd); | ||
227 | + tcg_temp_free_ptr(fpst); | ||
228 | + tcg_temp_free_i32(tcg_rmode); | ||
229 | + tcg_temp_free_i32(tmp); | ||
230 | + return true; | ||
231 | +} | ||
232 | + | ||
233 | static bool trans_VRINTZ_sp(DisasContext *s, arg_VRINTZ_sp *a) | ||
234 | { | ||
235 | TCGv_ptr fpst; | ||
236 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTZ_dp(DisasContext *s, arg_VRINTZ_dp *a) | ||
237 | return true; | ||
238 | } | ||
239 | |||
240 | +static bool trans_VRINTX_hp(DisasContext *s, arg_VRINTX_sp *a) | ||
241 | +{ | ||
242 | + TCGv_ptr fpst; | ||
243 | + TCGv_i32 tmp; | ||
244 | + | ||
245 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
246 | + return false; | ||
247 | + } | ||
248 | + | ||
249 | + if (!vfp_access_check(s)) { | ||
250 | + return true; | ||
251 | + } | ||
252 | + | ||
253 | + tmp = tcg_temp_new_i32(); | ||
254 | + neon_load_reg32(tmp, a->vm); | ||
255 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
256 | + gen_helper_rinth_exact(tmp, tmp, fpst); | ||
257 | + neon_store_reg32(tmp, a->vd); | ||
258 | + tcg_temp_free_ptr(fpst); | ||
259 | + tcg_temp_free_i32(tmp); | ||
260 | + return true; | ||
261 | +} | ||
262 | + | ||
263 | static bool trans_VRINTX_sp(DisasContext *s, arg_VRINTX_sp *a) | ||
264 | { | ||
265 | TCGv_ptr fpst; | ||
266 | -- | 54 | -- |
267 | 2.20.1 | 55 | 2.25.1 |
268 | 56 | ||
269 | 57 | diff view generated by jsdifflib |
1 | Convert the Neon float-integer VCVT insns to gvec, and use this | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | to implement fp16 support for them. | ||
3 | 2 | ||
4 | Note that unlike the VFP int<->fp16 VCVT insns we converted | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | earlier and which convert to/from a 32-bit integer, these | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Neon insns convert to/from 16-bit integers. So we can use | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | the existing vfp conversion helpers for the f32<->u32/i32 | 6 | --- |
8 | case but need to provide our own for f16<->u16/i16. | 7 | tests/tcg/aarch64/pcalign-a64.c | 37 +++++++++++++++++++++++++ |
8 | tests/tcg/arm/pcalign-a32.c | 46 +++++++++++++++++++++++++++++++ | ||
9 | tests/tcg/aarch64/Makefile.target | 4 +-- | ||
10 | tests/tcg/arm/Makefile.target | 4 +++ | ||
11 | 4 files changed, 89 insertions(+), 2 deletions(-) | ||
12 | create mode 100644 tests/tcg/aarch64/pcalign-a64.c | ||
13 | create mode 100644 tests/tcg/arm/pcalign-a32.c | ||
9 | 14 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | diff --git a/tests/tcg/aarch64/pcalign-a64.c b/tests/tcg/aarch64/pcalign-a64.c |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 16 | new file mode 100644 |
12 | Message-id: 20200828183354.27913-37-peter.maydell@linaro.org | 17 | index XXXXXXX..XXXXXXX |
13 | --- | 18 | --- /dev/null |
14 | target/arm/helper.h | 9 +++++++++ | 19 | +++ b/tests/tcg/aarch64/pcalign-a64.c |
15 | target/arm/vec_helper.c | 29 +++++++++++++++++++++++++++++ | 20 | @@ -XXX,XX +XXX,XX @@ |
16 | target/arm/translate-neon.c.inc | 15 ++++----------- | 21 | +/* Test PC misalignment exception */ |
17 | 3 files changed, 42 insertions(+), 11 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper.h | ||
22 | +++ b/target/arm/helper.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(neon_padds, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
24 | DEF_HELPER_FLAGS_5(neon_pmaxs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
25 | DEF_HELPER_FLAGS_5(neon_pmins, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
26 | |||
27 | +DEF_HELPER_FLAGS_4(gvec_sstoh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(gvec_sitos, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_4(gvec_ustoh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_4(gvec_uitos, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_4(gvec_tosszh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_4(gvec_tosizs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_4(gvec_touszh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_4(gvec_touizs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
35 | + | 22 | + |
36 | DEF_HELPER_FLAGS_4(gvec_frecpe_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 23 | +#include <assert.h> |
37 | DEF_HELPER_FLAGS_4(gvec_frecpe_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 24 | +#include <signal.h> |
38 | DEF_HELPER_FLAGS_4(gvec_frecpe_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 25 | +#include <stdlib.h> |
39 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 26 | +#include <stdio.h> |
40 | index XXXXXXX..XXXXXXX 100644 | 27 | + |
41 | --- a/target/arm/vec_helper.c | 28 | +static void *expected; |
42 | +++ b/target/arm/vec_helper.c | 29 | + |
43 | @@ -XXX,XX +XXX,XX @@ static uint32_t float32_acgt(float32 op1, float32 op2, float_status *stat) | 30 | +static void sigbus(int sig, siginfo_t *info, void *vuc) |
44 | return -float32_lt(float32_abs(op2), float32_abs(op1), stat); | ||
45 | } | ||
46 | |||
47 | +static int16_t vfp_tosszh(float16 x, void *fpstp) | ||
48 | +{ | 31 | +{ |
49 | + float_status *fpst = fpstp; | 32 | + assert(info->si_code == BUS_ADRALN); |
50 | + if (float16_is_any_nan(x)) { | 33 | + assert(info->si_addr == expected); |
51 | + float_raise(float_flag_invalid, fpst); | 34 | + exit(EXIT_SUCCESS); |
52 | + return 0; | ||
53 | + } | ||
54 | + return float16_to_int16_round_to_zero(x, fpst); | ||
55 | +} | 35 | +} |
56 | + | 36 | + |
57 | +static uint16_t vfp_touszh(float16 x, void *fpstp) | 37 | +int main() |
58 | +{ | 38 | +{ |
59 | + float_status *fpst = fpstp; | 39 | + void *tmp; |
60 | + if (float16_is_any_nan(x)) { | 40 | + |
61 | + float_raise(float_flag_invalid, fpst); | 41 | + struct sigaction sa = { |
62 | + return 0; | 42 | + .sa_sigaction = sigbus, |
43 | + .sa_flags = SA_SIGINFO | ||
44 | + }; | ||
45 | + | ||
46 | + if (sigaction(SIGBUS, &sa, NULL) < 0) { | ||
47 | + perror("sigaction"); | ||
48 | + return EXIT_FAILURE; | ||
63 | + } | 49 | + } |
64 | + return float16_to_uint16_round_to_zero(x, fpst); | 50 | + |
51 | + asm volatile("adr %0, 1f + 1\n\t" | ||
52 | + "str %0, %1\n\t" | ||
53 | + "br %0\n" | ||
54 | + "1:" | ||
55 | + : "=&r"(tmp), "=m"(expected)); | ||
56 | + abort(); | ||
57 | +} | ||
58 | diff --git a/tests/tcg/arm/pcalign-a32.c b/tests/tcg/arm/pcalign-a32.c | ||
59 | new file mode 100644 | ||
60 | index XXXXXXX..XXXXXXX | ||
61 | --- /dev/null | ||
62 | +++ b/tests/tcg/arm/pcalign-a32.c | ||
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | +/* Test PC misalignment exception */ | ||
65 | + | ||
66 | +#ifdef __thumb__ | ||
67 | +#error "This test must be compiled for ARM" | ||
68 | +#endif | ||
69 | + | ||
70 | +#include <assert.h> | ||
71 | +#include <signal.h> | ||
72 | +#include <stdlib.h> | ||
73 | +#include <stdio.h> | ||
74 | + | ||
75 | +static void *expected; | ||
76 | + | ||
77 | +static void sigbus(int sig, siginfo_t *info, void *vuc) | ||
78 | +{ | ||
79 | + assert(info->si_code == BUS_ADRALN); | ||
80 | + assert(info->si_addr == expected); | ||
81 | + exit(EXIT_SUCCESS); | ||
65 | +} | 82 | +} |
66 | + | 83 | + |
67 | #define DO_2OP(NAME, FUNC, TYPE) \ | 84 | +int main() |
68 | void HELPER(NAME)(void *vd, void *vn, void *stat, uint32_t desc) \ | 85 | +{ |
69 | { \ | 86 | + void *tmp; |
70 | @@ -XXX,XX +XXX,XX @@ DO_2OP(gvec_frsqrte_h, helper_rsqrte_f16, float16) | ||
71 | DO_2OP(gvec_frsqrte_s, helper_rsqrte_f32, float32) | ||
72 | DO_2OP(gvec_frsqrte_d, helper_rsqrte_f64, float64) | ||
73 | |||
74 | +DO_2OP(gvec_sitos, helper_vfp_sitos, int32_t) | ||
75 | +DO_2OP(gvec_uitos, helper_vfp_uitos, uint32_t) | ||
76 | +DO_2OP(gvec_tosizs, helper_vfp_tosizs, float32) | ||
77 | +DO_2OP(gvec_touizs, helper_vfp_touizs, float32) | ||
78 | +DO_2OP(gvec_sstoh, int16_to_float16, int16_t) | ||
79 | +DO_2OP(gvec_ustoh, uint16_to_float16, uint16_t) | ||
80 | +DO_2OP(gvec_tosszh, vfp_tosszh, float16) | ||
81 | +DO_2OP(gvec_touszh, vfp_touszh, float16) | ||
82 | + | 87 | + |
83 | #define WRAP_CMP0_FWD(FN, CMPOP, TYPE) \ | 88 | + struct sigaction sa = { |
84 | static TYPE TYPE##_##FN##0(TYPE op, float_status *stat) \ | 89 | + .sa_sigaction = sigbus, |
85 | { \ | 90 | + .sa_flags = SA_SIGINFO |
86 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 91 | + }; |
92 | + | ||
93 | + if (sigaction(SIGBUS, &sa, NULL) < 0) { | ||
94 | + perror("sigaction"); | ||
95 | + return EXIT_FAILURE; | ||
96 | + } | ||
97 | + | ||
98 | + asm volatile("adr %0, 1f + 2\n\t" | ||
99 | + "str %0, %1\n\t" | ||
100 | + "bx %0\n" | ||
101 | + "1:" | ||
102 | + : "=&r"(tmp), "=m"(expected)); | ||
103 | + | ||
104 | + /* | ||
105 | + * From v8, it is CONSTRAINED UNPREDICTABLE whether BXWritePC aligns | ||
106 | + * the address or not. If so, we can legitimately fall through. | ||
107 | + */ | ||
108 | + return EXIT_SUCCESS; | ||
109 | +} | ||
110 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
87 | index XXXXXXX..XXXXXXX 100644 | 111 | index XXXXXXX..XXXXXXX 100644 |
88 | --- a/target/arm/translate-neon.c.inc | 112 | --- a/tests/tcg/aarch64/Makefile.target |
89 | +++ b/target/arm/translate-neon.c.inc | 113 | +++ b/tests/tcg/aarch64/Makefile.target |
90 | @@ -XXX,XX +XXX,XX @@ static bool do_2misc_fp(DisasContext *s, arg_2misc *a, | 114 | @@ -XXX,XX +XXX,XX @@ VPATH += $(ARM_SRC) |
91 | return true; | 115 | AARCH64_SRC=$(SRC_PATH)/tests/tcg/aarch64 |
92 | } | 116 | VPATH += $(AARCH64_SRC) |
93 | 117 | ||
94 | -#define DO_2MISC_FP(INSN, FUNC) \ | 118 | -# Float-convert Tests |
95 | - static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | 119 | -AARCH64_TESTS=fcvt |
96 | - { \ | 120 | +# Base architecture tests |
97 | - return do_2misc_fp(s, a, FUNC); \ | 121 | +AARCH64_TESTS=fcvt pcalign-a64 |
98 | - } | 122 | |
99 | - | 123 | fcvt: LDFLAGS+=-lm |
100 | -DO_2MISC_FP(VCVT_FS, gen_helper_vfp_sitos) | 124 | |
101 | -DO_2MISC_FP(VCVT_FU, gen_helper_vfp_uitos) | 125 | diff --git a/tests/tcg/arm/Makefile.target b/tests/tcg/arm/Makefile.target |
102 | -DO_2MISC_FP(VCVT_SF, gen_helper_vfp_tosizs) | 126 | index XXXXXXX..XXXXXXX 100644 |
103 | -DO_2MISC_FP(VCVT_UF, gen_helper_vfp_touizs) | 127 | --- a/tests/tcg/arm/Makefile.target |
104 | - | 128 | +++ b/tests/tcg/arm/Makefile.target |
105 | #define DO_2MISC_FP_VEC(INSN, HFUNC, SFUNC) \ | 129 | @@ -XXX,XX +XXX,XX @@ run-fcvt: fcvt |
106 | static void gen_##INSN(unsigned vece, uint32_t rd_ofs, \ | 130 | $(call run-test,fcvt,$(QEMU) $<,"$< on $(TARGET_NAME)") |
107 | uint32_t rm_ofs, \ | 131 | $(call diff-out,fcvt,$(ARM_SRC)/fcvt.ref) |
108 | @@ -XXX,XX +XXX,XX @@ DO_2MISC_FP_VEC(VCGE0_F, gen_helper_gvec_fcge0_h, gen_helper_gvec_fcge0_s) | 132 | |
109 | DO_2MISC_FP_VEC(VCEQ0_F, gen_helper_gvec_fceq0_h, gen_helper_gvec_fceq0_s) | 133 | +# PC alignment test |
110 | DO_2MISC_FP_VEC(VCLT0_F, gen_helper_gvec_fclt0_h, gen_helper_gvec_fclt0_s) | 134 | +ARM_TESTS += pcalign-a32 |
111 | DO_2MISC_FP_VEC(VCLE0_F, gen_helper_gvec_fcle0_h, gen_helper_gvec_fcle0_s) | 135 | +pcalign-a32: CFLAGS+=-marm |
112 | +DO_2MISC_FP_VEC(VCVT_FS, gen_helper_gvec_sstoh, gen_helper_gvec_sitos) | 136 | + |
113 | +DO_2MISC_FP_VEC(VCVT_FU, gen_helper_gvec_ustoh, gen_helper_gvec_uitos) | 137 | ifeq ($(CONFIG_ARM_COMPATIBLE_SEMIHOSTING),y) |
114 | +DO_2MISC_FP_VEC(VCVT_SF, gen_helper_gvec_tosszh, gen_helper_gvec_tosizs) | 138 | |
115 | +DO_2MISC_FP_VEC(VCVT_UF, gen_helper_gvec_touszh, gen_helper_gvec_touizs) | 139 | # Semihosting smoke test for linux-user |
116 | |||
117 | static bool trans_VRINTX(DisasContext *s, arg_2misc *a) | ||
118 | { | ||
119 | -- | 140 | -- |
120 | 2.20.1 | 141 | 2.25.1 |
121 | 142 | ||
122 | 143 | diff view generated by jsdifflib |
1 | Implement fp16 for the Neon VCVT insns which convert between | 1 | In the SSE decode function gen_sse(), we combine a byte |
---|---|---|---|
2 | float and fixed-point. | 2 | 'b' and a value 'b1' which can be [0..3], and switch on them: |
3 | b |= (b1 << 8); | ||
4 | switch (b) { | ||
5 | ... | ||
6 | default: | ||
7 | unknown_op: | ||
8 | gen_unknown_opcode(env, s); | ||
9 | return; | ||
10 | } | ||
3 | 11 | ||
12 | In three cases inside this switch, we were then also checking for | ||
13 | "if (b1 >= 2) { goto unknown_op; }". | ||
14 | However, this can never happen, because the 'case' values in each place | ||
15 | are 0x0nn or 0x1nn and the switch will have directed the b1 == (2, 3) | ||
16 | cases to the default already. | ||
17 | |||
18 | This check was added in commit c045af25a52e9 in 2010; the added code | ||
19 | was unnecessary then as well, and was apparently intended only to | ||
20 | ensure that we never accidentally ended up indexing off the end | ||
21 | of an sse_op_table with only 2 entries as a result of future bugs | ||
22 | in the decode logic. | ||
23 | |||
24 | Change the checks to assert() instead, and make sure they're always | ||
25 | immediately before the array access they are protecting. | ||
26 | |||
27 | Fixes: Coverity CID 1460207 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 28 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 29 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Message-id: 20200828183354.27913-39-peter.maydell@linaro.org | ||
7 | --- | 30 | --- |
8 | target/arm/helper.h | 5 +++++ | 31 | target/i386/tcg/translate.c | 12 +++--------- |
9 | target/arm/neon-dp.decode | 8 +++++++- | 32 | 1 file changed, 3 insertions(+), 9 deletions(-) |
10 | target/arm/vec_helper.c | 4 ++++ | ||
11 | target/arm/translate-neon.c.inc | 5 +++++ | ||
12 | 4 files changed, 21 insertions(+), 1 deletion(-) | ||
13 | 33 | ||
14 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 34 | diff --git a/target/i386/tcg/translate.c b/target/i386/tcg/translate.c |
15 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.h | 36 | --- a/target/i386/tcg/translate.c |
17 | +++ b/target/arm/helper.h | 37 | +++ b/target/i386/tcg/translate.c |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_vcvt_uf, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 38 | @@ -XXX,XX +XXX,XX @@ static void gen_sse(CPUX86State *env, DisasContext *s, int b, |
19 | DEF_HELPER_FLAGS_4(gvec_vcvt_fs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 39 | case 0x171: /* shift xmm, im */ |
20 | DEF_HELPER_FLAGS_4(gvec_vcvt_fu, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 40 | case 0x172: |
21 | 41 | case 0x173: | |
22 | +DEF_HELPER_FLAGS_4(gvec_vcvt_sh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 42 | - if (b1 >= 2) { |
23 | +DEF_HELPER_FLAGS_4(gvec_vcvt_uh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 43 | - goto unknown_op; |
24 | +DEF_HELPER_FLAGS_4(gvec_vcvt_hs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 44 | - } |
25 | +DEF_HELPER_FLAGS_4(gvec_vcvt_hu, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 45 | val = x86_ldub_code(env, s); |
26 | + | 46 | if (is_xmm) { |
27 | DEF_HELPER_FLAGS_4(gvec_frecpe_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 47 | tcg_gen_movi_tl(s->T0, val); |
28 | DEF_HELPER_FLAGS_4(gvec_frecpe_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 48 | @@ -XXX,XX +XXX,XX @@ static void gen_sse(CPUX86State *env, DisasContext *s, int b, |
29 | DEF_HELPER_FLAGS_4(gvec_frecpe_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 49 | offsetof(CPUX86State, mmx_t0.MMX_L(1))); |
30 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | 50 | op1_offset = offsetof(CPUX86State,mmx_t0); |
31 | index XXXXXXX..XXXXXXX 100644 | 51 | } |
32 | --- a/target/arm/neon-dp.decode | 52 | + assert(b1 < 2); |
33 | +++ b/target/arm/neon-dp.decode | 53 | sse_fn_epp = sse_op_table2[((b - 1) & 3) * 8 + |
34 | @@ -XXX,XX +XXX,XX @@ VMINNM_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 1 .... @3same_fp | 54 | (((modrm >> 3)) & 7)][b1]; |
35 | # We use size=0 for fp32 and size=1 for fp16 to match the 3-same encodings. | 55 | if (!sse_fn_epp) { |
36 | @2reg_vcvt .... ... . . . 1 ..... .... .... . q:1 . . .... \ | 56 | @@ -XXX,XX +XXX,XX @@ static void gen_sse(CPUX86State *env, DisasContext *s, int b, |
37 | &2reg_shift vm=%vm_dp vd=%vd_dp size=0 shift=%neon_rshift_i5 | 57 | rm = modrm & 7; |
38 | +@2reg_vcvt_f16 .... ... . . . 11 .... .... .... . q:1 . . .... \ | 58 | reg = ((modrm >> 3) & 7) | REX_R(s); |
39 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=1 shift=%neon_rshift_i4 | 59 | mod = (modrm >> 6) & 3; |
40 | 60 | - if (b1 >= 2) { | |
41 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_d | 61 | - goto unknown_op; |
42 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_s | 62 | - } |
43 | @@ -XXX,XX +XXX,XX @@ VSHLL_U_2sh 1111 001 1 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_h | 63 | |
44 | VSHLL_U_2sh 1111 001 1 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_b | 64 | + assert(b1 < 2); |
45 | 65 | sse_fn_epp = sse_op_table6[b].op[b1]; | |
46 | # VCVT fixed<->float conversions | 66 | if (!sse_fn_epp) { |
47 | -# TODO: FP16 fixed<->float conversions are opc==0b1100 and 0b1101 | 67 | goto unknown_op; |
48 | +VCVT_SH_2sh 1111 001 0 1 . ...... .... 1100 0 . . 1 .... @2reg_vcvt_f16 | 68 | @@ -XXX,XX +XXX,XX @@ static void gen_sse(CPUX86State *env, DisasContext *s, int b, |
49 | +VCVT_UH_2sh 1111 001 1 1 . ...... .... 1100 0 . . 1 .... @2reg_vcvt_f16 | 69 | rm = modrm & 7; |
50 | +VCVT_HS_2sh 1111 001 0 1 . ...... .... 1101 0 . . 1 .... @2reg_vcvt_f16 | 70 | reg = ((modrm >> 3) & 7) | REX_R(s); |
51 | +VCVT_HU_2sh 1111 001 1 1 . ...... .... 1101 0 . . 1 .... @2reg_vcvt_f16 | 71 | mod = (modrm >> 6) & 3; |
52 | + | 72 | - if (b1 >= 2) { |
53 | VCVT_SF_2sh 1111 001 0 1 . ...... .... 1110 0 . . 1 .... @2reg_vcvt | 73 | - goto unknown_op; |
54 | VCVT_UF_2sh 1111 001 1 1 . ...... .... 1110 0 . . 1 .... @2reg_vcvt | 74 | - } |
55 | VCVT_FS_2sh 1111 001 0 1 . ...... .... 1111 0 . . 1 .... @2reg_vcvt | 75 | |
56 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 76 | + assert(b1 < 2); |
57 | index XXXXXXX..XXXXXXX 100644 | 77 | sse_fn_eppi = sse_op_table7[b].op[b1]; |
58 | --- a/target/arm/vec_helper.c | 78 | if (!sse_fn_eppi) { |
59 | +++ b/target/arm/vec_helper.c | 79 | goto unknown_op; |
60 | @@ -XXX,XX +XXX,XX @@ DO_VCVT_FIXED(gvec_vcvt_sf, helper_vfp_sltos, uint32_t) | ||
61 | DO_VCVT_FIXED(gvec_vcvt_uf, helper_vfp_ultos, uint32_t) | ||
62 | DO_VCVT_FIXED(gvec_vcvt_fs, helper_vfp_tosls_round_to_zero, uint32_t) | ||
63 | DO_VCVT_FIXED(gvec_vcvt_fu, helper_vfp_touls_round_to_zero, uint32_t) | ||
64 | +DO_VCVT_FIXED(gvec_vcvt_sh, helper_vfp_shtoh, uint16_t) | ||
65 | +DO_VCVT_FIXED(gvec_vcvt_uh, helper_vfp_uhtoh, uint16_t) | ||
66 | +DO_VCVT_FIXED(gvec_vcvt_hs, helper_vfp_toshh_round_to_zero, uint16_t) | ||
67 | +DO_VCVT_FIXED(gvec_vcvt_hu, helper_vfp_touhh_round_to_zero, uint16_t) | ||
68 | |||
69 | #undef DO_VCVT_FIXED | ||
70 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/target/arm/translate-neon.c.inc | ||
73 | +++ b/target/arm/translate-neon.c.inc | ||
74 | @@ -XXX,XX +XXX,XX @@ DO_FP_2SH(VCVT_UF, gen_helper_gvec_vcvt_uf) | ||
75 | DO_FP_2SH(VCVT_FS, gen_helper_gvec_vcvt_fs) | ||
76 | DO_FP_2SH(VCVT_FU, gen_helper_gvec_vcvt_fu) | ||
77 | |||
78 | +DO_FP_2SH(VCVT_SH, gen_helper_gvec_vcvt_sh) | ||
79 | +DO_FP_2SH(VCVT_UH, gen_helper_gvec_vcvt_uh) | ||
80 | +DO_FP_2SH(VCVT_HS, gen_helper_gvec_vcvt_hs) | ||
81 | +DO_FP_2SH(VCVT_HU, gen_helper_gvec_vcvt_hu) | ||
82 | + | ||
83 | static uint64_t asimd_imm_const(uint32_t imm, int cmode, int op) | ||
84 | { | ||
85 | /* | ||
86 | -- | 80 | -- |
87 | 2.20.1 | 81 | 2.25.1 |
88 | 82 | ||
89 | 83 | diff view generated by jsdifflib |
1 | Convert the neon floating-point vector absolute comparison ops | 1 | The qemu-common.h header is not supposed to be included from any |
---|---|---|---|
2 | VACGE and VACGT over to using a gvec hepler and use this to | 2 | other header files, only from .c files (as documented in a comment at |
3 | implement the fp16 case. | 3 | the start of it). |
4 | |||
5 | include/hw/i386/x86.h and include/hw/i386/microvm.h break this rule. | ||
6 | In fact, the include is not required at all, so we can just drop it | ||
7 | from both files. | ||
4 | 8 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200828183354.27913-28-peter.maydell@linaro.org | 11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
12 | Message-id: 20211129200510.1233037-2-peter.maydell@linaro.org | ||
8 | --- | 13 | --- |
9 | target/arm/helper.h | 6 ++++++ | 14 | include/hw/i386/microvm.h | 1 - |
10 | target/arm/vec_helper.c | 26 ++++++++++++++++++++++++++ | 15 | include/hw/i386/x86.h | 1 - |
11 | target/arm/translate-neon.c.inc | 4 ++-- | 16 | 2 files changed, 2 deletions(-) |
12 | 3 files changed, 34 insertions(+), 2 deletions(-) | ||
13 | 17 | ||
14 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 18 | diff --git a/include/hw/i386/microvm.h b/include/hw/i386/microvm.h |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.h | 20 | --- a/include/hw/i386/microvm.h |
17 | +++ b/target/arm/helper.h | 21 | +++ b/include/hw/i386/microvm.h |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fcge_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 22 | @@ -XXX,XX +XXX,XX @@ |
19 | DEF_HELPER_FLAGS_5(gvec_fcgt_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 23 | #ifndef HW_I386_MICROVM_H |
20 | DEF_HELPER_FLAGS_5(gvec_fcgt_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 24 | #define HW_I386_MICROVM_H |
21 | 25 | ||
22 | +DEF_HELPER_FLAGS_5(gvec_facge_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 26 | -#include "qemu-common.h" |
23 | +DEF_HELPER_FLAGS_5(gvec_facge_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 27 | #include "exec/hwaddr.h" |
24 | + | 28 | #include "qemu/notify.h" |
25 | +DEF_HELPER_FLAGS_5(gvec_facgt_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 29 | |
26 | +DEF_HELPER_FLAGS_5(gvec_facgt_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 30 | diff --git a/include/hw/i386/x86.h b/include/hw/i386/x86.h |
27 | + | ||
28 | DEF_HELPER_FLAGS_5(gvec_ftsmul_h, TCG_CALL_NO_RWG, | ||
29 | void, ptr, ptr, ptr, ptr, i32) | ||
30 | DEF_HELPER_FLAGS_5(gvec_ftsmul_s, TCG_CALL_NO_RWG, | ||
31 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/target/arm/vec_helper.c | 32 | --- a/include/hw/i386/x86.h |
34 | +++ b/target/arm/vec_helper.c | 33 | +++ b/include/hw/i386/x86.h |
35 | @@ -XXX,XX +XXX,XX @@ static uint32_t float32_cgt(float32 op1, float32 op2, float_status *stat) | 34 | @@ -XXX,XX +XXX,XX @@ |
36 | return -float32_lt(op2, op1, stat); | 35 | #ifndef HW_I386_X86_H |
37 | } | 36 | #define HW_I386_X86_H |
38 | 37 | ||
39 | +static uint16_t float16_acge(float16 op1, float16 op2, float_status *stat) | 38 | -#include "qemu-common.h" |
40 | +{ | 39 | #include "exec/hwaddr.h" |
41 | + return -float16_le(float16_abs(op2), float16_abs(op1), stat); | 40 | #include "qemu/notify.h" |
42 | +} | ||
43 | + | ||
44 | +static uint32_t float32_acge(float32 op1, float32 op2, float_status *stat) | ||
45 | +{ | ||
46 | + return -float32_le(float32_abs(op2), float32_abs(op1), stat); | ||
47 | +} | ||
48 | + | ||
49 | +static uint16_t float16_acgt(float16 op1, float16 op2, float_status *stat) | ||
50 | +{ | ||
51 | + return -float16_lt(float16_abs(op2), float16_abs(op1), stat); | ||
52 | +} | ||
53 | + | ||
54 | +static uint32_t float32_acgt(float32 op1, float32 op2, float_status *stat) | ||
55 | +{ | ||
56 | + return -float32_lt(float32_abs(op2), float32_abs(op1), stat); | ||
57 | +} | ||
58 | + | ||
59 | #define DO_2OP(NAME, FUNC, TYPE) \ | ||
60 | void HELPER(NAME)(void *vd, void *vn, void *stat, uint32_t desc) \ | ||
61 | { \ | ||
62 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_fcge_s, float32_cge, float32) | ||
63 | DO_3OP(gvec_fcgt_h, float16_cgt, float16) | ||
64 | DO_3OP(gvec_fcgt_s, float32_cgt, float32) | ||
65 | |||
66 | +DO_3OP(gvec_facge_h, float16_acge, float16) | ||
67 | +DO_3OP(gvec_facge_s, float32_acge, float32) | ||
68 | + | ||
69 | +DO_3OP(gvec_facgt_h, float16_acgt, float16) | ||
70 | +DO_3OP(gvec_facgt_s, float32_acgt, float32) | ||
71 | + | ||
72 | #ifdef TARGET_AARCH64 | ||
73 | |||
74 | DO_3OP(gvec_recps_h, helper_recpsf_f16, float16) | ||
75 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/translate-neon.c.inc | ||
78 | +++ b/target/arm/translate-neon.c.inc | ||
79 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VMUL, gen_helper_gvec_fmul_s, gen_helper_gvec_fmul_h) | ||
80 | DO_3S_FP_GVEC(VCEQ, gen_helper_gvec_fceq_s, gen_helper_gvec_fceq_h) | ||
81 | DO_3S_FP_GVEC(VCGE, gen_helper_gvec_fcge_s, gen_helper_gvec_fcge_h) | ||
82 | DO_3S_FP_GVEC(VCGT, gen_helper_gvec_fcgt_s, gen_helper_gvec_fcgt_h) | ||
83 | +DO_3S_FP_GVEC(VACGE, gen_helper_gvec_facge_s, gen_helper_gvec_facge_h) | ||
84 | +DO_3S_FP_GVEC(VACGT, gen_helper_gvec_facgt_s, gen_helper_gvec_facgt_h) | ||
85 | |||
86 | /* | ||
87 | * For all the functions using this macro, size == 1 means fp16, | ||
88 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VCGT, gen_helper_gvec_fcgt_s, gen_helper_gvec_fcgt_h) | ||
89 | return do_3same_fp(s, a, FUNC, READS_VD); \ | ||
90 | } | ||
91 | |||
92 | -DO_3S_FP(VACGE, gen_helper_neon_acge_f32, false) | ||
93 | -DO_3S_FP(VACGT, gen_helper_neon_acgt_f32, false) | ||
94 | DO_3S_FP(VMAX, gen_helper_vfp_maxs, false) | ||
95 | DO_3S_FP(VMIN, gen_helper_vfp_mins, false) | ||
96 | 41 | ||
97 | -- | 42 | -- |
98 | 2.20.1 | 43 | 2.25.1 |
99 | 44 | ||
100 | 45 | diff view generated by jsdifflib |
1 | Convert the Neon VRSQRTS insn to using a gvec helper, | 1 | The qemu-common.h header is not supposed to be included from any |
---|---|---|---|
2 | and use this to implement the fp16 case. | 2 | other header files, only from .c files (as documented in a comment at |
3 | the start of it). | ||
3 | 4 | ||
4 | As with VRECPS, we adjust the phrasing of the new implementation | 5 | Move the include to linux-user/hexagon/cpu_loop.c, which needs it for |
5 | slightly so that the fp32 version parallels the fp16 one. | 6 | the declaration of cpu_exec_step_atomic(). |
6 | 7 | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20200828183354.27913-35-peter.maydell@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Reviewed-by: Taylor Simpson <tsimpson@quicinc.com> | ||
12 | Message-id: 20211129200510.1233037-3-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | target/arm/helper.h | 4 +++- | 14 | target/hexagon/cpu.h | 1 - |
12 | target/arm/vec_helper.c | 30 ++++++++++++++++++++++++++++++ | 15 | linux-user/hexagon/cpu_loop.c | 1 + |
13 | target/arm/vfp_helper.c | 15 --------------- | 16 | 2 files changed, 1 insertion(+), 1 deletion(-) |
14 | target/arm/translate-neon.c.inc | 21 +-------------------- | ||
15 | 4 files changed, 34 insertions(+), 36 deletions(-) | ||
16 | 17 | ||
17 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 18 | diff --git a/target/hexagon/cpu.h b/target/hexagon/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/helper.h | 20 | --- a/target/hexagon/cpu.h |
20 | +++ b/target/arm/helper.h | 21 | +++ b/target/hexagon/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(vfp_muladdd, f64, f64, f64, f64, ptr) | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUHexagonState CPUHexagonState; |
22 | DEF_HELPER_4(vfp_muladds, f32, f32, f32, f32, ptr) | 23 | |
23 | DEF_HELPER_4(vfp_muladdh, f16, f16, f16, f16, ptr) | 24 | #include "fpu/softfloat-types.h" |
24 | 25 | ||
25 | -DEF_HELPER_3(rsqrts_f32, f32, env, f32, f32) | 26 | -#include "qemu-common.h" |
26 | DEF_HELPER_FLAGS_2(recpe_f16, TCG_CALL_NO_RWG, f16, f16, ptr) | 27 | #include "exec/cpu-defs.h" |
27 | DEF_HELPER_FLAGS_2(recpe_f32, TCG_CALL_NO_RWG, f32, f32, ptr) | 28 | #include "hex_regs.h" |
28 | DEF_HELPER_FLAGS_2(recpe_f64, TCG_CALL_NO_RWG, f64, f64, ptr) | 29 | #include "mmvec/mmvec.h" |
29 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fminnum_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i3 | 30 | diff --git a/linux-user/hexagon/cpu_loop.c b/linux-user/hexagon/cpu_loop.c |
30 | DEF_HELPER_FLAGS_5(gvec_recps_nf_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
31 | DEF_HELPER_FLAGS_5(gvec_recps_nf_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
32 | |||
33 | +DEF_HELPER_FLAGS_5(gvec_rsqrts_nf_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_5(gvec_rsqrts_nf_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
35 | + | ||
36 | DEF_HELPER_FLAGS_5(gvec_fmla_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
37 | DEF_HELPER_FLAGS_5(gvec_fmla_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
38 | |||
39 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
41 | --- a/target/arm/vec_helper.c | 32 | --- a/linux-user/hexagon/cpu_loop.c |
42 | +++ b/target/arm/vec_helper.c | 33 | +++ b/linux-user/hexagon/cpu_loop.c |
43 | @@ -XXX,XX +XXX,XX @@ static float32 float32_recps_nf(float32 op1, float32 op2, float_status *stat) | 34 | @@ -XXX,XX +XXX,XX @@ |
44 | return float32_sub(float32_two, float32_mul(op1, op2, stat), stat); | 35 | */ |
45 | } | 36 | |
46 | 37 | #include "qemu/osdep.h" | |
47 | +/* Reciprocal square-root step. AArch32 non-fused semantics. */ | 38 | +#include "qemu-common.h" |
48 | +static float16 float16_rsqrts_nf(float16 op1, float16 op2, float_status *stat) | 39 | #include "qemu.h" |
49 | +{ | 40 | #include "user-internals.h" |
50 | + op1 = float16_squash_input_denormal(op1, stat); | 41 | #include "cpu_loop-common.h" |
51 | + op2 = float16_squash_input_denormal(op2, stat); | ||
52 | + | ||
53 | + if ((float16_is_infinity(op1) && float16_is_zero(op2)) || | ||
54 | + (float16_is_infinity(op2) && float16_is_zero(op1))) { | ||
55 | + return float16_one_point_five; | ||
56 | + } | ||
57 | + op1 = float16_sub(float16_three, float16_mul(op1, op2, stat), stat); | ||
58 | + return float16_div(op1, float16_two, stat); | ||
59 | +} | ||
60 | + | ||
61 | +static float32 float32_rsqrts_nf(float32 op1, float32 op2, float_status *stat) | ||
62 | +{ | ||
63 | + op1 = float32_squash_input_denormal(op1, stat); | ||
64 | + op2 = float32_squash_input_denormal(op2, stat); | ||
65 | + | ||
66 | + if ((float32_is_infinity(op1) && float32_is_zero(op2)) || | ||
67 | + (float32_is_infinity(op2) && float32_is_zero(op1))) { | ||
68 | + return float32_one_point_five; | ||
69 | + } | ||
70 | + op1 = float32_sub(float32_three, float32_mul(op1, op2, stat), stat); | ||
71 | + return float32_div(op1, float32_two, stat); | ||
72 | +} | ||
73 | + | ||
74 | #define DO_3OP(NAME, FUNC, TYPE) \ | ||
75 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
76 | { \ | ||
77 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_fminnum_s, float32_minnum, float32) | ||
78 | DO_3OP(gvec_recps_nf_h, float16_recps_nf, float16) | ||
79 | DO_3OP(gvec_recps_nf_s, float32_recps_nf, float32) | ||
80 | |||
81 | +DO_3OP(gvec_rsqrts_nf_h, float16_rsqrts_nf, float16) | ||
82 | +DO_3OP(gvec_rsqrts_nf_s, float32_rsqrts_nf, float32) | ||
83 | + | ||
84 | #ifdef TARGET_AARCH64 | ||
85 | |||
86 | DO_3OP(gvec_recps_h, helper_recpsf_f16, float16) | ||
87 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/target/arm/vfp_helper.c | ||
90 | +++ b/target/arm/vfp_helper.c | ||
91 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
92 | return r; | ||
93 | } | ||
94 | |||
95 | -float32 HELPER(rsqrts_f32)(CPUARMState *env, float32 a, float32 b) | ||
96 | -{ | ||
97 | - float_status *s = &env->vfp.standard_fp_status; | ||
98 | - float32 product; | ||
99 | - if ((float32_is_infinity(a) && float32_is_zero_or_denormal(b)) || | ||
100 | - (float32_is_infinity(b) && float32_is_zero_or_denormal(a))) { | ||
101 | - if (!(float32_is_zero(a) || float32_is_zero(b))) { | ||
102 | - float_raise(float_flag_input_denormal, s); | ||
103 | - } | ||
104 | - return float32_one_point_five; | ||
105 | - } | ||
106 | - product = float32_mul(a, b, s); | ||
107 | - return float32_div(float32_sub(float32_three, product, s), float32_two, s); | ||
108 | -} | ||
109 | - | ||
110 | /* NEON helpers. */ | ||
111 | |||
112 | /* Constants 256 and 512 are used in some helpers; we avoid relying on | ||
113 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
114 | index XXXXXXX..XXXXXXX 100644 | ||
115 | --- a/target/arm/translate-neon.c.inc | ||
116 | +++ b/target/arm/translate-neon.c.inc | ||
117 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VMLS, gen_helper_gvec_fmls_s, gen_helper_gvec_fmls_h) | ||
118 | DO_3S_FP_GVEC(VFMA, gen_helper_gvec_vfma_s, gen_helper_gvec_vfma_h) | ||
119 | DO_3S_FP_GVEC(VFMS, gen_helper_gvec_vfms_s, gen_helper_gvec_vfms_h) | ||
120 | DO_3S_FP_GVEC(VRECPS, gen_helper_gvec_recps_nf_s, gen_helper_gvec_recps_nf_h) | ||
121 | +DO_3S_FP_GVEC(VRSQRTS, gen_helper_gvec_rsqrts_nf_s, gen_helper_gvec_rsqrts_nf_h) | ||
122 | |||
123 | WRAP_FP_GVEC(gen_VMAXNM_fp32_3s, FPST_STD, gen_helper_gvec_fmaxnum_s) | ||
124 | WRAP_FP_GVEC(gen_VMAXNM_fp16_3s, FPST_STD_F16, gen_helper_gvec_fmaxnum_h) | ||
125 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMINNM_fp_3s(DisasContext *s, arg_3same *a) | ||
126 | return do_3same(s, a, gen_VMINNM_fp32_3s); | ||
127 | } | ||
128 | |||
129 | -WRAP_ENV_FN(gen_VRSQRTS_tramp, gen_helper_rsqrts_f32) | ||
130 | - | ||
131 | -static void gen_VRSQRTS_fp_3s(unsigned vece, uint32_t rd_ofs, | ||
132 | - uint32_t rn_ofs, uint32_t rm_ofs, | ||
133 | - uint32_t oprsz, uint32_t maxsz) | ||
134 | -{ | ||
135 | - static const GVecGen3 ops = { .fni4 = gen_VRSQRTS_tramp }; | ||
136 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &ops); | ||
137 | -} | ||
138 | - | ||
139 | -static bool trans_VRSQRTS_fp_3s(DisasContext *s, arg_3same *a) | ||
140 | -{ | ||
141 | - if (a->size != 0) { | ||
142 | - /* TODO fp16 support */ | ||
143 | - return false; | ||
144 | - } | ||
145 | - | ||
146 | - return do_3same(s, a, gen_VRSQRTS_fp_3s); | ||
147 | -} | ||
148 | - | ||
149 | static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) | ||
150 | { | ||
151 | /* FP operations handled pairwise 32 bits at a time */ | ||
152 | -- | 42 | -- |
153 | 2.20.1 | 43 | 2.25.1 |
154 | 44 | ||
155 | 45 | diff view generated by jsdifflib |
1 | Convert the Neon floating-point vector comparison ops VCEQ, | 1 | The qemu-common.h header is not supposed to be included from any |
---|---|---|---|
2 | VCGE and VCGT over to using a gvec helper and use this to | 2 | other header files, only from .c files (as documented in a comment at |
3 | implement the fp16 case. | 3 | the start of it). |
4 | 4 | ||
5 | (We put the float16_ceq() etc functions above the DO_2OP() | 5 | Nothing actually relies on target/rx/cpu.h including it, so we can |
6 | macro definition because later when we convert the | 6 | just drop the include. |
7 | compare-against-zero instructions we'll want their | ||
8 | definitions to be visible at that point in the source file.) | ||
9 | 7 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20200828183354.27913-27-peter.maydell@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
11 | Reviewed-by: Taylor Simpson <tsimpson@quicinc.com> | ||
12 | Reviewed-by: Yoshinori Sato <ysato@users.sourceforge.jp> | ||
13 | Message-id: 20211129200510.1233037-4-peter.maydell@linaro.org | ||
13 | --- | 14 | --- |
14 | target/arm/helper.h | 9 +++++++ | 15 | target/rx/cpu.h | 1 - |
15 | target/arm/vec_helper.c | 44 +++++++++++++++++++++++++++++++++ | 16 | 1 file changed, 1 deletion(-) |
16 | target/arm/translate-neon.c.inc | 6 ++--- | ||
17 | 3 files changed, 56 insertions(+), 3 deletions(-) | ||
18 | 17 | ||
19 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 18 | diff --git a/target/rx/cpu.h b/target/rx/cpu.h |
20 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.h | 20 | --- a/target/rx/cpu.h |
22 | +++ b/target/arm/helper.h | 21 | +++ b/target/rx/cpu.h |
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmul_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 22 | @@ -XXX,XX +XXX,XX @@ |
24 | DEF_HELPER_FLAGS_5(gvec_fabd_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 23 | #define RX_CPU_H |
25 | DEF_HELPER_FLAGS_5(gvec_fabd_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 24 | |
26 | 25 | #include "qemu/bitops.h" | |
27 | +DEF_HELPER_FLAGS_5(gvec_fceq_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 26 | -#include "qemu-common.h" |
28 | +DEF_HELPER_FLAGS_5(gvec_fceq_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 27 | #include "hw/registerfields.h" |
29 | + | 28 | #include "cpu-qom.h" |
30 | +DEF_HELPER_FLAGS_5(gvec_fcge_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 29 | |
31 | +DEF_HELPER_FLAGS_5(gvec_fcge_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
32 | + | ||
33 | +DEF_HELPER_FLAGS_5(gvec_fcgt_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_5(gvec_fcgt_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
35 | + | ||
36 | DEF_HELPER_FLAGS_5(gvec_ftsmul_h, TCG_CALL_NO_RWG, | ||
37 | void, ptr, ptr, ptr, ptr, i32) | ||
38 | DEF_HELPER_FLAGS_5(gvec_ftsmul_s, TCG_CALL_NO_RWG, | ||
39 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/vec_helper.c | ||
42 | +++ b/target/arm/vec_helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_fcmlad)(void *vd, void *vn, void *vm, | ||
44 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
45 | } | ||
46 | |||
47 | +/* | ||
48 | + * Floating point comparisons producing an integer result (all 1s or all 0s). | ||
49 | + * Note that EQ doesn't signal InvalidOp for QNaNs but GE and GT do. | ||
50 | + * Softfloat routines return 0/1, which we convert to the 0/-1 Neon requires. | ||
51 | + */ | ||
52 | +static uint16_t float16_ceq(float16 op1, float16 op2, float_status *stat) | ||
53 | +{ | ||
54 | + return -float16_eq_quiet(op1, op2, stat); | ||
55 | +} | ||
56 | + | ||
57 | +static uint32_t float32_ceq(float32 op1, float32 op2, float_status *stat) | ||
58 | +{ | ||
59 | + return -float32_eq_quiet(op1, op2, stat); | ||
60 | +} | ||
61 | + | ||
62 | +static uint16_t float16_cge(float16 op1, float16 op2, float_status *stat) | ||
63 | +{ | ||
64 | + return -float16_le(op2, op1, stat); | ||
65 | +} | ||
66 | + | ||
67 | +static uint32_t float32_cge(float32 op1, float32 op2, float_status *stat) | ||
68 | +{ | ||
69 | + return -float32_le(op2, op1, stat); | ||
70 | +} | ||
71 | + | ||
72 | +static uint16_t float16_cgt(float16 op1, float16 op2, float_status *stat) | ||
73 | +{ | ||
74 | + return -float16_lt(op2, op1, stat); | ||
75 | +} | ||
76 | + | ||
77 | +static uint32_t float32_cgt(float32 op1, float32 op2, float_status *stat) | ||
78 | +{ | ||
79 | + return -float32_lt(op2, op1, stat); | ||
80 | +} | ||
81 | + | ||
82 | #define DO_2OP(NAME, FUNC, TYPE) \ | ||
83 | void HELPER(NAME)(void *vd, void *vn, void *stat, uint32_t desc) \ | ||
84 | { \ | ||
85 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_ftsmul_d, float64_ftsmul, float64) | ||
86 | DO_3OP(gvec_fabd_h, float16_abd, float16) | ||
87 | DO_3OP(gvec_fabd_s, float32_abd, float32) | ||
88 | |||
89 | +DO_3OP(gvec_fceq_h, float16_ceq, float16) | ||
90 | +DO_3OP(gvec_fceq_s, float32_ceq, float32) | ||
91 | + | ||
92 | +DO_3OP(gvec_fcge_h, float16_cge, float16) | ||
93 | +DO_3OP(gvec_fcge_s, float32_cge, float32) | ||
94 | + | ||
95 | +DO_3OP(gvec_fcgt_h, float16_cgt, float16) | ||
96 | +DO_3OP(gvec_fcgt_s, float32_cgt, float32) | ||
97 | + | ||
98 | #ifdef TARGET_AARCH64 | ||
99 | |||
100 | DO_3OP(gvec_recps_h, helper_recpsf_f16, float16) | ||
101 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
102 | index XXXXXXX..XXXXXXX 100644 | ||
103 | --- a/target/arm/translate-neon.c.inc | ||
104 | +++ b/target/arm/translate-neon.c.inc | ||
105 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VADD, gen_helper_gvec_fadd_s, gen_helper_gvec_fadd_h) | ||
106 | DO_3S_FP_GVEC(VSUB, gen_helper_gvec_fsub_s, gen_helper_gvec_fsub_h) | ||
107 | DO_3S_FP_GVEC(VABD, gen_helper_gvec_fabd_s, gen_helper_gvec_fabd_h) | ||
108 | DO_3S_FP_GVEC(VMUL, gen_helper_gvec_fmul_s, gen_helper_gvec_fmul_h) | ||
109 | +DO_3S_FP_GVEC(VCEQ, gen_helper_gvec_fceq_s, gen_helper_gvec_fceq_h) | ||
110 | +DO_3S_FP_GVEC(VCGE, gen_helper_gvec_fcge_s, gen_helper_gvec_fcge_h) | ||
111 | +DO_3S_FP_GVEC(VCGT, gen_helper_gvec_fcgt_s, gen_helper_gvec_fcgt_h) | ||
112 | |||
113 | /* | ||
114 | * For all the functions using this macro, size == 1 means fp16, | ||
115 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VMUL, gen_helper_gvec_fmul_s, gen_helper_gvec_fmul_h) | ||
116 | return do_3same_fp(s, a, FUNC, READS_VD); \ | ||
117 | } | ||
118 | |||
119 | -DO_3S_FP(VCEQ, gen_helper_neon_ceq_f32, false) | ||
120 | -DO_3S_FP(VCGE, gen_helper_neon_cge_f32, false) | ||
121 | -DO_3S_FP(VCGT, gen_helper_neon_cgt_f32, false) | ||
122 | DO_3S_FP(VACGE, gen_helper_neon_acge_f32, false) | ||
123 | DO_3S_FP(VACGT, gen_helper_neon_acgt_f32, false) | ||
124 | DO_3S_FP(VMAX, gen_helper_vfp_maxs, false) | ||
125 | -- | 30 | -- |
126 | 2.20.1 | 31 | 2.25.1 |
127 | 32 | ||
128 | 33 | diff view generated by jsdifflib |
1 | Convert the neon floating-point vector compare-vs-0 insns VCEQ0, | 1 | A lot of C files in hw/arm include qemu-common.h when they don't |
---|---|---|---|
2 | VCGT0, VCLE0, VCGE0 and VCLT0 to use a gvec helper, and use this to | 2 | need anything from it. Drop the include lines. |
3 | implement the fp16 case. | 3 | |
4 | omap1.c, pxa2xx.c and strongarm.c retain the include because they | ||
5 | use it for the prototype of qemu_get_timedate(). | ||
4 | 6 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200828183354.27913-33-peter.maydell@linaro.org | 9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Reviewed-by: Taylor Simpson <tsimpson@quicinc.com> | ||
11 | Reviewed-by: Yoshinori Sato <ysato@users.sourceforge.jp> | ||
12 | Message-id: 20211129200510.1233037-5-peter.maydell@linaro.org | ||
8 | --- | 13 | --- |
9 | target/arm/helper.h | 15 +++++++++++++++ | 14 | hw/arm/boot.c | 1 - |
10 | target/arm/vec_helper.c | 25 +++++++++++++++++++++++++ | 15 | hw/arm/digic_boards.c | 1 - |
11 | target/arm/translate-neon.c.inc | 33 +++++---------------------------- | 16 | hw/arm/highbank.c | 1 - |
12 | 3 files changed, 45 insertions(+), 28 deletions(-) | 17 | hw/arm/npcm7xx_boards.c | 1 - |
18 | hw/arm/sbsa-ref.c | 1 - | ||
19 | hw/arm/stm32f405_soc.c | 1 - | ||
20 | hw/arm/vexpress.c | 1 - | ||
21 | hw/arm/virt.c | 1 - | ||
22 | 8 files changed, 8 deletions(-) | ||
13 | 23 | ||
14 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 24 | diff --git a/hw/arm/boot.c b/hw/arm/boot.c |
15 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.h | 26 | --- a/hw/arm/boot.c |
17 | +++ b/target/arm/helper.h | 27 | +++ b/hw/arm/boot.c |
18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_frsqrte_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 28 | @@ -XXX,XX +XXX,XX @@ |
19 | DEF_HELPER_FLAGS_4(gvec_frsqrte_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 29 | */ |
20 | DEF_HELPER_FLAGS_4(gvec_frsqrte_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 30 | |
21 | 31 | #include "qemu/osdep.h" | |
22 | +DEF_HELPER_FLAGS_4(gvec_fcgt0_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 32 | -#include "qemu-common.h" |
23 | +DEF_HELPER_FLAGS_4(gvec_fcgt0_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 33 | #include "qemu/datadir.h" |
24 | + | 34 | #include "qemu/error-report.h" |
25 | +DEF_HELPER_FLAGS_4(gvec_fcge0_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 35 | #include "qapi/error.h" |
26 | +DEF_HELPER_FLAGS_4(gvec_fcge0_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 36 | diff --git a/hw/arm/digic_boards.c b/hw/arm/digic_boards.c |
27 | + | ||
28 | +DEF_HELPER_FLAGS_4(gvec_fceq0_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_4(gvec_fceq0_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
30 | + | ||
31 | +DEF_HELPER_FLAGS_4(gvec_fcle0_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_4(gvec_fcle0_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
33 | + | ||
34 | +DEF_HELPER_FLAGS_4(gvec_fclt0_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_4(gvec_fclt0_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
36 | + | ||
37 | DEF_HELPER_FLAGS_5(gvec_fadd_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
38 | DEF_HELPER_FLAGS_5(gvec_fadd_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
39 | DEF_HELPER_FLAGS_5(gvec_fadd_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
40 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
42 | --- a/target/arm/vec_helper.c | 38 | --- a/hw/arm/digic_boards.c |
43 | +++ b/target/arm/vec_helper.c | 39 | +++ b/hw/arm/digic_boards.c |
44 | @@ -XXX,XX +XXX,XX @@ DO_2OP(gvec_frsqrte_h, helper_rsqrte_f16, float16) | 40 | @@ -XXX,XX +XXX,XX @@ |
45 | DO_2OP(gvec_frsqrte_s, helper_rsqrte_f32, float32) | 41 | |
46 | DO_2OP(gvec_frsqrte_d, helper_rsqrte_f64, float64) | 42 | #include "qemu/osdep.h" |
47 | 43 | #include "qapi/error.h" | |
48 | +#define WRAP_CMP0_FWD(FN, CMPOP, TYPE) \ | 44 | -#include "qemu-common.h" |
49 | + static TYPE TYPE##_##FN##0(TYPE op, float_status *stat) \ | 45 | #include "qemu/datadir.h" |
50 | + { \ | 46 | #include "hw/boards.h" |
51 | + return TYPE##_##CMPOP(op, TYPE##_zero, stat); \ | 47 | #include "qemu/error-report.h" |
52 | + } | 48 | diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c |
53 | + | ||
54 | +#define WRAP_CMP0_REV(FN, CMPOP, TYPE) \ | ||
55 | + static TYPE TYPE##_##FN##0(TYPE op, float_status *stat) \ | ||
56 | + { \ | ||
57 | + return TYPE##_##CMPOP(TYPE##_zero, op, stat); \ | ||
58 | + } | ||
59 | + | ||
60 | +#define DO_2OP_CMP0(FN, CMPOP, DIRN) \ | ||
61 | + WRAP_CMP0_##DIRN(FN, CMPOP, float16) \ | ||
62 | + WRAP_CMP0_##DIRN(FN, CMPOP, float32) \ | ||
63 | + DO_2OP(gvec_f##FN##0_h, float16_##FN##0, float16) \ | ||
64 | + DO_2OP(gvec_f##FN##0_s, float32_##FN##0, float32) | ||
65 | + | ||
66 | +DO_2OP_CMP0(cgt, cgt, FWD) | ||
67 | +DO_2OP_CMP0(cge, cge, FWD) | ||
68 | +DO_2OP_CMP0(ceq, ceq, FWD) | ||
69 | +DO_2OP_CMP0(clt, cgt, REV) | ||
70 | +DO_2OP_CMP0(cle, cge, REV) | ||
71 | + | ||
72 | #undef DO_2OP | ||
73 | +#undef DO_2OP_CMP0 | ||
74 | |||
75 | /* Floating-point trigonometric starting value. | ||
76 | * See the ARM ARM pseudocode function FPTrigSMul. | ||
77 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
78 | index XXXXXXX..XXXXXXX 100644 | 49 | index XXXXXXX..XXXXXXX 100644 |
79 | --- a/target/arm/translate-neon.c.inc | 50 | --- a/hw/arm/highbank.c |
80 | +++ b/target/arm/translate-neon.c.inc | 51 | +++ b/hw/arm/highbank.c |
81 | @@ -XXX,XX +XXX,XX @@ DO_2MISC_FP(VCVT_UF, gen_helper_vfp_touizs) | 52 | @@ -XXX,XX +XXX,XX @@ |
82 | 53 | */ | |
83 | DO_2MISC_FP_VEC(VRECPE_F, gen_helper_gvec_frecpe_h, gen_helper_gvec_frecpe_s) | 54 | |
84 | DO_2MISC_FP_VEC(VRSQRTE_F, gen_helper_gvec_frsqrte_h, gen_helper_gvec_frsqrte_s) | 55 | #include "qemu/osdep.h" |
85 | +DO_2MISC_FP_VEC(VCGT0_F, gen_helper_gvec_fcgt0_h, gen_helper_gvec_fcgt0_s) | 56 | -#include "qemu-common.h" |
86 | +DO_2MISC_FP_VEC(VCGE0_F, gen_helper_gvec_fcge0_h, gen_helper_gvec_fcge0_s) | 57 | #include "qemu/datadir.h" |
87 | +DO_2MISC_FP_VEC(VCEQ0_F, gen_helper_gvec_fceq0_h, gen_helper_gvec_fceq0_s) | 58 | #include "qapi/error.h" |
88 | +DO_2MISC_FP_VEC(VCLT0_F, gen_helper_gvec_fclt0_h, gen_helper_gvec_fclt0_s) | 59 | #include "hw/sysbus.h" |
89 | +DO_2MISC_FP_VEC(VCLE0_F, gen_helper_gvec_fcle0_h, gen_helper_gvec_fcle0_s) | 60 | diff --git a/hw/arm/npcm7xx_boards.c b/hw/arm/npcm7xx_boards.c |
90 | 61 | index XXXXXXX..XXXXXXX 100644 | |
91 | static bool trans_VRINTX(DisasContext *s, arg_2misc *a) | 62 | --- a/hw/arm/npcm7xx_boards.c |
92 | { | 63 | +++ b/hw/arm/npcm7xx_boards.c |
93 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINTX(DisasContext *s, arg_2misc *a) | 64 | @@ -XXX,XX +XXX,XX @@ |
94 | return do_2misc_fp(s, a, gen_helper_rints_exact); | 65 | #include "hw/qdev-core.h" |
95 | } | 66 | #include "hw/qdev-properties.h" |
96 | 67 | #include "qapi/error.h" | |
97 | -#define WRAP_FP_CMP0_FWD(WRAPNAME, FUNC) \ | 68 | -#include "qemu-common.h" |
98 | - static void WRAPNAME(TCGv_i32 d, TCGv_i32 m, TCGv_ptr fpst) \ | 69 | #include "qemu/datadir.h" |
99 | - { \ | 70 | #include "qemu/units.h" |
100 | - TCGv_i32 zero = tcg_const_i32(0); \ | 71 | #include "sysemu/blockdev.h" |
101 | - FUNC(d, m, zero, fpst); \ | 72 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c |
102 | - tcg_temp_free_i32(zero); \ | 73 | index XXXXXXX..XXXXXXX 100644 |
103 | - } | 74 | --- a/hw/arm/sbsa-ref.c |
104 | -#define WRAP_FP_CMP0_REV(WRAPNAME, FUNC) \ | 75 | +++ b/hw/arm/sbsa-ref.c |
105 | - static void WRAPNAME(TCGv_i32 d, TCGv_i32 m, TCGv_ptr fpst) \ | 76 | @@ -XXX,XX +XXX,XX @@ |
106 | - { \ | 77 | */ |
107 | - TCGv_i32 zero = tcg_const_i32(0); \ | 78 | |
108 | - FUNC(d, zero, m, fpst); \ | 79 | #include "qemu/osdep.h" |
109 | - tcg_temp_free_i32(zero); \ | 80 | -#include "qemu-common.h" |
110 | - } | 81 | #include "qemu/datadir.h" |
111 | - | 82 | #include "qapi/error.h" |
112 | -#define DO_FP_CMP0(INSN, FUNC, REV) \ | 83 | #include "qemu/error-report.h" |
113 | - WRAP_FP_CMP0_##REV(gen_##INSN, FUNC) \ | 84 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c |
114 | - static bool trans_##INSN(DisasContext *s, arg_2misc *a) \ | 85 | index XXXXXXX..XXXXXXX 100644 |
115 | - { \ | 86 | --- a/hw/arm/stm32f405_soc.c |
116 | - return do_2misc_fp(s, a, gen_##INSN); \ | 87 | +++ b/hw/arm/stm32f405_soc.c |
117 | - } | 88 | @@ -XXX,XX +XXX,XX @@ |
118 | - | 89 | |
119 | -DO_FP_CMP0(VCGT0_F, gen_helper_neon_cgt_f32, FWD) | 90 | #include "qemu/osdep.h" |
120 | -DO_FP_CMP0(VCGE0_F, gen_helper_neon_cge_f32, FWD) | 91 | #include "qapi/error.h" |
121 | -DO_FP_CMP0(VCEQ0_F, gen_helper_neon_ceq_f32, FWD) | 92 | -#include "qemu-common.h" |
122 | -DO_FP_CMP0(VCLE0_F, gen_helper_neon_cge_f32, REV) | 93 | #include "exec/address-spaces.h" |
123 | -DO_FP_CMP0(VCLT0_F, gen_helper_neon_cgt_f32, REV) | 94 | #include "sysemu/sysemu.h" |
124 | - | 95 | #include "hw/arm/stm32f405_soc.h" |
125 | static bool do_vrint(DisasContext *s, arg_2misc *a, int rmode) | 96 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c |
126 | { | 97 | index XXXXXXX..XXXXXXX 100644 |
127 | /* | 98 | --- a/hw/arm/vexpress.c |
99 | +++ b/hw/arm/vexpress.c | ||
100 | @@ -XXX,XX +XXX,XX @@ | ||
101 | |||
102 | #include "qemu/osdep.h" | ||
103 | #include "qapi/error.h" | ||
104 | -#include "qemu-common.h" | ||
105 | #include "qemu/datadir.h" | ||
106 | #include "cpu.h" | ||
107 | #include "hw/sysbus.h" | ||
108 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
109 | index XXXXXXX..XXXXXXX 100644 | ||
110 | --- a/hw/arm/virt.c | ||
111 | +++ b/hw/arm/virt.c | ||
112 | @@ -XXX,XX +XXX,XX @@ | ||
113 | */ | ||
114 | |||
115 | #include "qemu/osdep.h" | ||
116 | -#include "qemu-common.h" | ||
117 | #include "qemu/datadir.h" | ||
118 | #include "qemu/units.h" | ||
119 | #include "qemu/option.h" | ||
128 | -- | 120 | -- |
129 | 2.20.1 | 121 | 2.25.1 |
130 | 122 | ||
131 | 123 | diff view generated by jsdifflib |
1 | Implement the fp16 versions of the VFP VSEL instruction. | 1 | The calculation of the length of TLB range invalidate operations |
---|---|---|---|
2 | in tlbi_aa64_range_get_length() is incorrect in two ways: | ||
3 | * the NUM field is 5 bits, but we read only 4 bits | ||
4 | * we miscalculate the page_shift value, because of an | ||
5 | off-by-one error: | ||
6 | TG 0b00 is invalid | ||
7 | TG 0b01 is 4K granule size == 4096 == 2^12 | ||
8 | TG 0b10 is 16K granule size == 16384 == 2^14 | ||
9 | TG 0b11 is 64K granule size == 65536 == 2^16 | ||
10 | so page_shift should be (TG - 1) * 2 + 12 | ||
2 | 11 | ||
12 | Thanks to the bug report submitter Cha HyunSoo for identifying | ||
13 | both these errors. | ||
14 | |||
15 | Fixes: 84940ed82552d3c ("target/arm: Add support for FEAT_TLBIRANGE") | ||
16 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/734 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20200828183354.27913-18-peter.maydell@linaro.org | 19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
20 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Message-id: 20211130173257.1274194-1-peter.maydell@linaro.org | ||
6 | --- | 22 | --- |
7 | target/arm/vfp-uncond.decode | 6 ++++-- | 23 | target/arm/helper.c | 6 +++--- |
8 | target/arm/translate-vfp.c.inc | 16 ++++++++++++---- | 24 | 1 file changed, 3 insertions(+), 3 deletions(-) |
9 | 2 files changed, 16 insertions(+), 6 deletions(-) | ||
10 | 25 | ||
11 | diff --git a/target/arm/vfp-uncond.decode b/target/arm/vfp-uncond.decode | 26 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/vfp-uncond.decode | 28 | --- a/target/arm/helper.c |
14 | +++ b/target/arm/vfp-uncond.decode | 29 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ static uint64_t tlbi_aa64_range_get_length(CPUARMState *env, |
16 | @vfp_dnm_s ................................ vm=%vm_sp vn=%vn_sp vd=%vd_sp | 31 | uint64_t exponent; |
17 | @vfp_dnm_d ................................ vm=%vm_dp vn=%vn_dp vd=%vd_dp | 32 | uint64_t length; |
18 | 33 | ||
19 | +VSEL 1111 1110 0. cc:2 .... .... 1001 .0.0 .... \ | 34 | - num = extract64(value, 39, 4); |
20 | + vm=%vm_sp vn=%vn_sp vd=%vd_sp sz=1 | 35 | + num = extract64(value, 39, 5); |
21 | VSEL 1111 1110 0. cc:2 .... .... 1010 .0.0 .... \ | 36 | scale = extract64(value, 44, 2); |
22 | - vm=%vm_sp vn=%vn_sp vd=%vd_sp dp=0 | 37 | page_size_granule = extract64(value, 46, 2); |
23 | + vm=%vm_sp vn=%vn_sp vd=%vd_sp sz=2 | 38 | |
24 | VSEL 1111 1110 0. cc:2 .... .... 1011 .0.0 .... \ | 39 | - page_shift = page_size_granule * 2 + 12; |
25 | - vm=%vm_dp vn=%vn_dp vd=%vd_dp dp=1 | 40 | - |
26 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp sz=3 | 41 | if (page_size_granule == 0) { |
27 | 42 | qemu_log_mask(LOG_GUEST_ERROR, "Invalid page size granule %d\n", | |
28 | VMAXNM_hp 1111 1110 1.00 .... .... 1001 .0.0 .... @vfp_dnm_s | 43 | page_size_granule); |
29 | VMINNM_hp 1111 1110 1.00 .... .... 1001 .1.0 .... @vfp_dnm_s | 44 | return 0; |
30 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/translate-vfp.c.inc | ||
33 | +++ b/target/arm/translate-vfp.c.inc | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool vfp_access_check(DisasContext *s) | ||
35 | static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
36 | { | ||
37 | uint32_t rd, rn, rm; | ||
38 | - bool dp = a->dp; | ||
39 | + int sz = a->sz; | ||
40 | |||
41 | if (!dc_isar_feature(aa32_vsel, s)) { | ||
42 | return false; | ||
43 | } | 45 | } |
44 | 46 | ||
45 | - if (dp && !dc_isar_feature(aa32_fpdp_v2, s)) { | 47 | + page_shift = (page_size_granule - 1) * 2 + 12; |
46 | + if (sz == 3 && !dc_isar_feature(aa32_fpdp_v2, s)) { | ||
47 | + return false; | ||
48 | + } | ||
49 | + | 48 | + |
50 | + if (sz == 1 && !dc_isar_feature(aa32_fp16_arith, s)) { | 49 | exponent = (5 * scale) + 1; |
51 | return false; | 50 | length = (num + 1) << (exponent + page_shift); |
52 | } | 51 | |
53 | |||
54 | /* UNDEF accesses to D16-D31 if they don't exist */ | ||
55 | - if (dp && !dc_isar_feature(aa32_simd_r32, s) && | ||
56 | + if (sz == 3 && !dc_isar_feature(aa32_simd_r32, s) && | ||
57 | ((a->vm | a->vn | a->vd) & 0x10)) { | ||
58 | return false; | ||
59 | } | ||
60 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
61 | return true; | ||
62 | } | ||
63 | |||
64 | - if (dp) { | ||
65 | + if (sz == 3) { | ||
66 | TCGv_i64 frn, frm, dest; | ||
67 | TCGv_i64 tmp, zero, zf, nf, vf; | ||
68 | |||
69 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSEL(DisasContext *s, arg_VSEL *a) | ||
70 | tcg_temp_free_i32(tmp); | ||
71 | break; | ||
72 | } | ||
73 | + /* For fp16 the top half is always zeroes */ | ||
74 | + if (sz == 1) { | ||
75 | + tcg_gen_andi_i32(dest, dest, 0xffff); | ||
76 | + } | ||
77 | neon_store_reg32(dest, rd); | ||
78 | tcg_temp_free_i32(frn); | ||
79 | tcg_temp_free_i32(frm); | ||
80 | -- | 52 | -- |
81 | 2.20.1 | 53 | 2.25.1 |
82 | 54 | ||
83 | 55 | diff view generated by jsdifflib |
1 | Convert the Neon VRECPS insn to using a gvec helper, and | 1 | From: Patrick Venture <venture@google.com> |
---|---|---|---|
2 | use this to implement the fp16 case. | ||
3 | 2 | ||
4 | The phrasing of the new float32_recps_nf() is slightly different from | 3 | The rx_active boolean change to true should always trigger a try_read |
5 | the old recps_f32() so that it parallels the f16 version; for f16 we | 4 | call that flushes the queue. |
6 | can't assume that flush-to-zero is always enabled. | ||
7 | 5 | ||
6 | Signed-off-by: Patrick Venture <venture@google.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20211203221002.1719306-1-venture@google.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200828183354.27913-34-peter.maydell@linaro.org | ||
11 | --- | 10 | --- |
12 | target/arm/helper.h | 4 +++- | 11 | hw/net/npcm7xx_emc.c | 18 ++++++++---------- |
13 | target/arm/vec_helper.c | 31 +++++++++++++++++++++++++++++++ | 12 | 1 file changed, 8 insertions(+), 10 deletions(-) |
14 | target/arm/vfp_helper.c | 13 ------------- | ||
15 | target/arm/translate-neon.c.inc | 21 +-------------------- | ||
16 | 4 files changed, 35 insertions(+), 34 deletions(-) | ||
17 | 13 | ||
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 14 | diff --git a/hw/net/npcm7xx_emc.c b/hw/net/npcm7xx_emc.c |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/target/arm/helper.h | 16 | --- a/hw/net/npcm7xx_emc.c |
21 | +++ b/target/arm/helper.h | 17 | +++ b/hw/net/npcm7xx_emc.c |
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(vfp_muladdd, f64, f64, f64, f64, ptr) | 18 | @@ -XXX,XX +XXX,XX @@ static void emc_halt_rx(NPCM7xxEMCState *emc, uint32_t mista_flag) |
23 | DEF_HELPER_4(vfp_muladds, f32, f32, f32, f32, ptr) | 19 | emc_set_mista(emc, mista_flag); |
24 | DEF_HELPER_4(vfp_muladdh, f16, f16, f16, f16, ptr) | ||
25 | |||
26 | -DEF_HELPER_3(recps_f32, f32, env, f32, f32) | ||
27 | DEF_HELPER_3(rsqrts_f32, f32, env, f32, f32) | ||
28 | DEF_HELPER_FLAGS_2(recpe_f16, TCG_CALL_NO_RWG, f16, f16, ptr) | ||
29 | DEF_HELPER_FLAGS_2(recpe_f32, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
30 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmaxnum_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i3 | ||
31 | DEF_HELPER_FLAGS_5(gvec_fminnum_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
32 | DEF_HELPER_FLAGS_5(gvec_fminnum_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
33 | |||
34 | +DEF_HELPER_FLAGS_5(gvec_recps_nf_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_5(gvec_recps_nf_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
36 | + | ||
37 | DEF_HELPER_FLAGS_5(gvec_fmla_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
38 | DEF_HELPER_FLAGS_5(gvec_fmla_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
39 | |||
40 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/vec_helper.c | ||
43 | +++ b/target/arm/vec_helper.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static float32 float32_abd(float32 op1, float32 op2, float_status *stat) | ||
45 | return float32_abs(float32_sub(op1, op2, stat)); | ||
46 | } | 20 | } |
47 | 21 | ||
48 | +/* | 22 | +static void emc_enable_rx_and_flush(NPCM7xxEMCState *emc) |
49 | + * Reciprocal step. These are the AArch32 version which uses a | ||
50 | + * non-fused multiply-and-subtract. | ||
51 | + */ | ||
52 | +static float16 float16_recps_nf(float16 op1, float16 op2, float_status *stat) | ||
53 | +{ | 23 | +{ |
54 | + op1 = float16_squash_input_denormal(op1, stat); | 24 | + emc->rx_active = true; |
55 | + op2 = float16_squash_input_denormal(op2, stat); | 25 | + qemu_flush_queued_packets(qemu_get_queue(emc->nic)); |
56 | + | ||
57 | + if ((float16_is_infinity(op1) && float16_is_zero(op2)) || | ||
58 | + (float16_is_infinity(op2) && float16_is_zero(op1))) { | ||
59 | + return float16_two; | ||
60 | + } | ||
61 | + return float16_sub(float16_two, float16_mul(op1, op2, stat), stat); | ||
62 | +} | 26 | +} |
63 | + | 27 | + |
64 | +static float32 float32_recps_nf(float32 op1, float32 op2, float_status *stat) | 28 | static void emc_set_next_tx_descriptor(NPCM7xxEMCState *emc, |
65 | +{ | 29 | const NPCM7xxEMCTxDesc *tx_desc, |
66 | + op1 = float32_squash_input_denormal(op1, stat); | 30 | uint32_t desc_addr) |
67 | + op2 = float32_squash_input_denormal(op2, stat); | 31 | @@ -XXX,XX +XXX,XX @@ static ssize_t emc_receive(NetClientState *nc, const uint8_t *buf, size_t len1) |
68 | + | 32 | return len; |
69 | + if ((float32_is_infinity(op1) && float32_is_zero(op2)) || | ||
70 | + (float32_is_infinity(op2) && float32_is_zero(op1))) { | ||
71 | + return float32_two; | ||
72 | + } | ||
73 | + return float32_sub(float32_two, float32_mul(op1, op2, stat), stat); | ||
74 | +} | ||
75 | + | ||
76 | #define DO_3OP(NAME, FUNC, TYPE) \ | ||
77 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
78 | { \ | ||
79 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_fmaxnum_s, float32_maxnum, float32) | ||
80 | DO_3OP(gvec_fminnum_h, float16_minnum, float16) | ||
81 | DO_3OP(gvec_fminnum_s, float32_minnum, float32) | ||
82 | |||
83 | +DO_3OP(gvec_recps_nf_h, float16_recps_nf, float16) | ||
84 | +DO_3OP(gvec_recps_nf_s, float32_recps_nf, float32) | ||
85 | + | ||
86 | #ifdef TARGET_AARCH64 | ||
87 | |||
88 | DO_3OP(gvec_recps_h, helper_recpsf_f16, float16) | ||
89 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/target/arm/vfp_helper.c | ||
92 | +++ b/target/arm/vfp_helper.c | ||
93 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
94 | return r; | ||
95 | } | 33 | } |
96 | 34 | ||
97 | -float32 HELPER(recps_f32)(CPUARMState *env, float32 a, float32 b) | 35 | -static void emc_try_receive_next_packet(NPCM7xxEMCState *emc) |
98 | -{ | 36 | -{ |
99 | - float_status *s = &env->vfp.standard_fp_status; | 37 | - if (emc_can_receive(qemu_get_queue(emc->nic))) { |
100 | - if ((float32_is_infinity(a) && float32_is_zero_or_denormal(b)) || | 38 | - qemu_flush_queued_packets(qemu_get_queue(emc->nic)); |
101 | - (float32_is_infinity(b) && float32_is_zero_or_denormal(a))) { | ||
102 | - if (!(float32_is_zero(a) || float32_is_zero(b))) { | ||
103 | - float_raise(float_flag_input_denormal, s); | ||
104 | - } | ||
105 | - return float32_two; | ||
106 | - } | 39 | - } |
107 | - return float32_sub(float32_two, float32_mul(a, b, s), s); | ||
108 | -} | 40 | -} |
109 | - | 41 | - |
110 | float32 HELPER(rsqrts_f32)(CPUARMState *env, float32 a, float32 b) | 42 | static uint64_t npcm7xx_emc_read(void *opaque, hwaddr offset, unsigned size) |
111 | { | 43 | { |
112 | float_status *s = &env->vfp.standard_fp_status; | 44 | NPCM7xxEMCState *emc = opaque; |
113 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 45 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_emc_write(void *opaque, hwaddr offset, |
114 | index XXXXXXX..XXXXXXX 100644 | 46 | emc->regs[REG_MGSTA] |= REG_MGSTA_RXHA; |
115 | --- a/target/arm/translate-neon.c.inc | 47 | } |
116 | +++ b/target/arm/translate-neon.c.inc | 48 | if (value & REG_MCMDR_RXON) { |
117 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VMLA, gen_helper_gvec_fmla_s, gen_helper_gvec_fmla_h) | 49 | - emc->rx_active = true; |
118 | DO_3S_FP_GVEC(VMLS, gen_helper_gvec_fmls_s, gen_helper_gvec_fmls_h) | 50 | + emc_enable_rx_and_flush(emc); |
119 | DO_3S_FP_GVEC(VFMA, gen_helper_gvec_vfma_s, gen_helper_gvec_vfma_h) | 51 | } else { |
120 | DO_3S_FP_GVEC(VFMS, gen_helper_gvec_vfms_s, gen_helper_gvec_vfms_h) | 52 | emc_halt_rx(emc, 0); |
121 | +DO_3S_FP_GVEC(VRECPS, gen_helper_gvec_recps_nf_s, gen_helper_gvec_recps_nf_h) | 53 | } |
122 | 54 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_emc_write(void *opaque, hwaddr offset, | |
123 | WRAP_FP_GVEC(gen_VMAXNM_fp32_3s, FPST_STD, gen_helper_gvec_fmaxnum_s) | 55 | break; |
124 | WRAP_FP_GVEC(gen_VMAXNM_fp16_3s, FPST_STD_F16, gen_helper_gvec_fmaxnum_h) | 56 | case REG_RSDR: |
125 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMINNM_fp_3s(DisasContext *s, arg_3same *a) | 57 | if (emc->regs[REG_MCMDR] & REG_MCMDR_RXON) { |
126 | return do_3same(s, a, gen_VMINNM_fp32_3s); | 58 | - emc->rx_active = true; |
127 | } | 59 | - emc_try_receive_next_packet(emc); |
128 | 60 | + emc_enable_rx_and_flush(emc); | |
129 | -WRAP_ENV_FN(gen_VRECPS_tramp, gen_helper_recps_f32) | 61 | } |
130 | - | 62 | break; |
131 | -static void gen_VRECPS_fp_3s(unsigned vece, uint32_t rd_ofs, | 63 | case REG_MIIDA: |
132 | - uint32_t rn_ofs, uint32_t rm_ofs, | ||
133 | - uint32_t oprsz, uint32_t maxsz) | ||
134 | -{ | ||
135 | - static const GVecGen3 ops = { .fni4 = gen_VRECPS_tramp }; | ||
136 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &ops); | ||
137 | -} | ||
138 | - | ||
139 | -static bool trans_VRECPS_fp_3s(DisasContext *s, arg_3same *a) | ||
140 | -{ | ||
141 | - if (a->size != 0) { | ||
142 | - /* TODO fp16 support */ | ||
143 | - return false; | ||
144 | - } | ||
145 | - | ||
146 | - return do_3same(s, a, gen_VRECPS_fp_3s); | ||
147 | -} | ||
148 | - | ||
149 | WRAP_ENV_FN(gen_VRSQRTS_tramp, gen_helper_rsqrts_f32) | ||
150 | |||
151 | static void gen_VRSQRTS_fp_3s(unsigned vece, uint32_t rd_ofs, | ||
152 | -- | 64 | -- |
153 | 2.20.1 | 65 | 2.25.1 |
154 | 66 | ||
155 | 67 | diff view generated by jsdifflib |
1 | Implement FP16 support for the Neon insns which use the DO_3S_FP_GVEC | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | macro: VADD, VSUB, VABD, VMUL. | ||
3 | 2 | ||
4 | For VABD this requires us to implement a new gvec_fabd_h helper | 3 | When a virtio-iommu is instantiated, describe it using the ACPI VIOT |
5 | using the machinery we have already for the other helpers. | 4 | table. |
6 | 5 | ||
6 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
7 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
8 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
9 | Message-id: 20211210170415.583179-2-jean-philippe@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200828183354.27913-24-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | target/arm/helper.h | 1 + | 12 | hw/arm/virt-acpi-build.c | 7 +++++++ |
12 | target/arm/vec_helper.c | 6 ++++++ | 13 | hw/arm/Kconfig | 1 + |
13 | target/arm/translate-neon.c.inc | 36 +++++++++++++++++---------------- | 14 | 2 files changed, 8 insertions(+) |
14 | 3 files changed, 26 insertions(+), 17 deletions(-) | ||
15 | 15 | ||
16 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 16 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c |
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.h | 18 | --- a/hw/arm/virt-acpi-build.c |
19 | +++ b/target/arm/helper.h | 19 | +++ b/hw/arm/virt-acpi-build.c |
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmul_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 20 | @@ -XXX,XX +XXX,XX @@ |
21 | DEF_HELPER_FLAGS_5(gvec_fmul_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 21 | #include "kvm_arm.h" |
22 | DEF_HELPER_FLAGS_5(gvec_fmul_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 22 | #include "migration/vmstate.h" |
23 | 23 | #include "hw/acpi/ghes.h" | |
24 | +DEF_HELPER_FLAGS_5(gvec_fabd_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 24 | +#include "hw/acpi/viot.h" |
25 | DEF_HELPER_FLAGS_5(gvec_fabd_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 25 | |
26 | 26 | #define ARM_SPI_BASE 32 | |
27 | DEF_HELPER_FLAGS_5(gvec_ftsmul_h, TCG_CALL_NO_RWG, | 27 | |
28 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 28 | @@ -XXX,XX +XXX,XX @@ void virt_acpi_build(VirtMachineState *vms, AcpiBuildTables *tables) |
29 | index XXXXXXX..XXXXXXX 100644 | 29 | } |
30 | --- a/target/arm/vec_helper.c | 30 | #endif |
31 | +++ b/target/arm/vec_helper.c | 31 | |
32 | @@ -XXX,XX +XXX,XX @@ static float64 float64_ftsmul(float64 op1, uint64_t op2, float_status *stat) | 32 | + if (vms->iommu == VIRT_IOMMU_VIRTIO) { |
33 | return result; | 33 | + acpi_add_table(table_offsets, tables_blob); |
34 | } | 34 | + build_viot(ms, tables_blob, tables->linker, vms->virtio_iommu_bdf, |
35 | 35 | + vms->oem_id, vms->oem_table_id); | |
36 | +static float16 float16_abd(float16 op1, float16 op2, float_status *stat) | ||
37 | +{ | ||
38 | + return float16_abs(float16_sub(op1, op2, stat)); | ||
39 | +} | ||
40 | + | ||
41 | static float32 float32_abd(float32 op1, float32 op2, float_status *stat) | ||
42 | { | ||
43 | return float32_abs(float32_sub(op1, op2, stat)); | ||
44 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_ftsmul_h, float16_ftsmul, float16) | ||
45 | DO_3OP(gvec_ftsmul_s, float32_ftsmul, float32) | ||
46 | DO_3OP(gvec_ftsmul_d, float64_ftsmul, float64) | ||
47 | |||
48 | +DO_3OP(gvec_fabd_h, float16_abd, float16) | ||
49 | DO_3OP(gvec_fabd_s, float32_abd, float32) | ||
50 | |||
51 | #ifdef TARGET_AARCH64 | ||
52 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/translate-neon.c.inc | ||
55 | +++ b/target/arm/translate-neon.c.inc | ||
56 | @@ -XXX,XX +XXX,XX @@ static bool do_3same_fp(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn, | ||
57 | return true; | ||
58 | } | ||
59 | |||
60 | -/* | ||
61 | - * For all the functions using this macro, size == 1 means fp16, | ||
62 | - * which is an architecture extension we don't implement yet. | ||
63 | - */ | ||
64 | -#define DO_3S_FP_GVEC(INSN,FUNC) \ | ||
65 | - static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
66 | - uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
67 | - uint32_t oprsz, uint32_t maxsz) \ | ||
68 | +#define WRAP_FP_GVEC(WRAPNAME, FPST, FUNC) \ | ||
69 | + static void WRAPNAME(unsigned vece, uint32_t rd_ofs, \ | ||
70 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
71 | + uint32_t oprsz, uint32_t maxsz) \ | ||
72 | { \ | ||
73 | - TCGv_ptr fpst = fpstatus_ptr(FPST_STD); \ | ||
74 | + TCGv_ptr fpst = fpstatus_ptr(FPST); \ | ||
75 | tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, fpst, \ | ||
76 | oprsz, maxsz, 0, FUNC); \ | ||
77 | tcg_temp_free_ptr(fpst); \ | ||
78 | - } \ | ||
79 | + } | 36 | + } |
80 | + | 37 | + |
81 | +#define DO_3S_FP_GVEC(INSN,SFUNC,HFUNC) \ | 38 | /* XSDT is pointed to by RSDP */ |
82 | + WRAP_FP_GVEC(gen_##INSN##_fp32_3s, FPST_STD, SFUNC) \ | 39 | xsdt = tables_blob->len; |
83 | + WRAP_FP_GVEC(gen_##INSN##_fp16_3s, FPST_STD_F16, HFUNC) \ | 40 | build_xsdt(tables_blob, tables->linker, table_offsets, vms->oem_id, |
84 | static bool trans_##INSN##_fp_3s(DisasContext *s, arg_3same *a) \ | 41 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
85 | { \ | 42 | index XXXXXXX..XXXXXXX 100644 |
86 | if (a->size != 0) { \ | 43 | --- a/hw/arm/Kconfig |
87 | - /* TODO fp16 support */ \ | 44 | +++ b/hw/arm/Kconfig |
88 | - return false; \ | 45 | @@ -XXX,XX +XXX,XX @@ config ARM_VIRT |
89 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { \ | 46 | select DIMM |
90 | + return false; \ | 47 | select ACPI_HW_REDUCED |
91 | + } \ | 48 | select ACPI_APEI |
92 | + return do_3same(s, a, gen_##INSN##_fp16_3s); \ | 49 | + select ACPI_VIOT |
93 | } \ | 50 | |
94 | - return do_3same(s, a, gen_##INSN##_3s); \ | 51 | config CHEETAH |
95 | + return do_3same(s, a, gen_##INSN##_fp32_3s); \ | 52 | bool |
96 | } | ||
97 | |||
98 | |||
99 | -DO_3S_FP_GVEC(VADD, gen_helper_gvec_fadd_s) | ||
100 | -DO_3S_FP_GVEC(VSUB, gen_helper_gvec_fsub_s) | ||
101 | -DO_3S_FP_GVEC(VABD, gen_helper_gvec_fabd_s) | ||
102 | -DO_3S_FP_GVEC(VMUL, gen_helper_gvec_fmul_s) | ||
103 | +DO_3S_FP_GVEC(VADD, gen_helper_gvec_fadd_s, gen_helper_gvec_fadd_h) | ||
104 | +DO_3S_FP_GVEC(VSUB, gen_helper_gvec_fsub_s, gen_helper_gvec_fsub_h) | ||
105 | +DO_3S_FP_GVEC(VABD, gen_helper_gvec_fabd_s, gen_helper_gvec_fabd_h) | ||
106 | +DO_3S_FP_GVEC(VMUL, gen_helper_gvec_fmul_s, gen_helper_gvec_fmul_h) | ||
107 | |||
108 | /* | ||
109 | * For all the functions using this macro, size == 1 means fp16, | ||
110 | -- | 53 | -- |
111 | 2.20.1 | 54 | 2.25.1 |
112 | 55 | ||
113 | 56 | diff view generated by jsdifflib |
1 | The aa32_fp16_arith feature check function currently looks at the | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | AArch64 ID_AA64PFR0 register. This is (as the comment notes) not | ||
3 | correct. The bogus check was put in mostly to allow testing of the | ||
4 | fp16 variants of the VCMLA instructions and it was something of | ||
5 | a mistake that we allowed them to exist in master. | ||
6 | 2 | ||
7 | Switch the feature check function to testing VMFR1.FPHP, which is | 3 | virtio-iommu is now supported with ACPI VIOT as well as device tree. |
8 | what it ought to be. | 4 | Remove the restriction that prevents from instantiating a virtio-iommu |
5 | device under ACPI. | ||
9 | 6 | ||
10 | This will remove emulation of the VCMLA and VCADD insns from | 7 | Acked-by: Igor Mammedov <imammedo@redhat.com> |
11 | AArch32 code running on an AArch64 '-cpu max' using system emulation. | 8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
12 | (They were never enabled for aarch32 linux-user and system-emulation.) | 9 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
13 | Since we weren't advertising their existence via the AArch32 ID | 10 | Message-id: 20211210170415.583179-3-jean-philippe@linaro.org |
14 | register, well-behaved guests wouldn't have been using them anyway. | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | ||
13 | hw/arm/virt.c | 10 ++-------- | ||
14 | hw/virtio/virtio-iommu-pci.c | 12 ++---------- | ||
15 | 2 files changed, 4 insertions(+), 18 deletions(-) | ||
15 | 16 | ||
16 | Once we have implemented all the AArch32 support for the FP16 extension | 17 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
17 | we will advertise it in the MVFR1 ID register field, which will reenable | ||
18 | these insns along with all the others. | ||
19 | |||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
22 | Message-id: 20200828183354.27913-3-peter.maydell@linaro.org | ||
23 | --- | ||
24 | target/arm/cpu.h | 7 +------ | ||
25 | 1 file changed, 1 insertion(+), 6 deletions(-) | ||
26 | |||
27 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
28 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/cpu.h | 19 | --- a/hw/arm/virt.c |
30 | +++ b/target/arm/cpu.h | 20 | +++ b/hw/arm/virt.c |
31 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa32_predinv(const ARMISARegisters *id) | 21 | @@ -XXX,XX +XXX,XX @@ static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, |
32 | 22 | MachineClass *mc = MACHINE_GET_CLASS(machine); | |
33 | static inline bool isar_feature_aa32_fp16_arith(const ARMISARegisters *id) | 23 | |
34 | { | 24 | if (device_is_dynamic_sysbus(mc, dev) || |
35 | - /* | 25 | - (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM))) { |
36 | - * This is a placeholder for use by VCMA until the rest of | 26 | + object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) || |
37 | - * the ARMv8.2-FP16 extension is implemented for aa32 mode. | 27 | + object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { |
38 | - * At which point we can properly set and check MVFR1.FPHP. | 28 | return HOTPLUG_HANDLER(machine); |
39 | - */ | 29 | } |
40 | - return FIELD_EX64(id->id_aa64pfr0, ID_AA64PFR0, FP) == 1; | 30 | - if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { |
41 | + return FIELD_EX32(id->mvfr1, MVFR1, FPHP) >= 3; | 31 | - VirtMachineState *vms = VIRT_MACHINE(machine); |
32 | - | ||
33 | - if (!vms->bootinfo.firmware_loaded || !virt_is_acpi_enabled(vms)) { | ||
34 | - return HOTPLUG_HANDLER(machine); | ||
35 | - } | ||
36 | - } | ||
37 | return NULL; | ||
42 | } | 38 | } |
43 | 39 | ||
44 | static inline bool isar_feature_aa32_vfp_simd(const ARMISARegisters *id) | 40 | diff --git a/hw/virtio/virtio-iommu-pci.c b/hw/virtio/virtio-iommu-pci.c |
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/virtio/virtio-iommu-pci.c | ||
43 | +++ b/hw/virtio/virtio-iommu-pci.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void virtio_iommu_pci_realize(VirtIOPCIProxy *vpci_dev, Error **errp) | ||
45 | VirtIOIOMMU *s = VIRTIO_IOMMU(vdev); | ||
46 | |||
47 | if (!qdev_get_machine_hotplug_handler(DEVICE(vpci_dev))) { | ||
48 | - MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine()); | ||
49 | - | ||
50 | - error_setg(errp, | ||
51 | - "%s machine fails to create iommu-map device tree bindings", | ||
52 | - mc->name); | ||
53 | - error_append_hint(errp, | ||
54 | - "Check your machine implements a hotplug handler " | ||
55 | - "for the virtio-iommu-pci device\n"); | ||
56 | - error_append_hint(errp, "Check the guest is booted without FW or with " | ||
57 | - "-no-acpi\n"); | ||
58 | + error_setg(errp, "Check your machine implements a hotplug handler " | ||
59 | + "for the virtio-iommu-pci device"); | ||
60 | return; | ||
61 | } | ||
62 | for (int i = 0; i < s->nb_reserved_regions; i++) { | ||
45 | -- | 63 | -- |
46 | 2.20.1 | 64 | 2.25.1 |
47 | 65 | ||
48 | 66 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implmeent VFP fp16 support for simple binary-operator VFP insns VADD, | ||
2 | VSUB, VMUL, VDIV, VMINNM and VMAXNM: | ||
3 | 1 | ||
4 | * make the VFP_BINOP() macro generate float16 helpers as well as | ||
5 | float32 and float64 | ||
6 | * implement a do_vfp_3op_hp() function similar to the existing | ||
7 | do_vfp_3op_sp() | ||
8 | * add decode for the half-precision insn patterns | ||
9 | |||
10 | Note that the VFP_BINOP macro use creates a couple of unused helper | ||
11 | functions vfp_maxh and vfp_minh, but they're small so it's not worth | ||
12 | splitting the BINOP operations into "needs halfprec" and "no | ||
13 | halfprec" groups. | ||
14 | |||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20200828183354.27913-4-peter.maydell@linaro.org | ||
18 | --- | ||
19 | target/arm/helper.h | 8 ++++ | ||
20 | target/arm/vfp-uncond.decode | 3 ++ | ||
21 | target/arm/vfp.decode | 4 ++ | ||
22 | target/arm/vfp_helper.c | 5 ++ | ||
23 | target/arm/translate-vfp.c.inc | 86 ++++++++++++++++++++++++++++++++++ | ||
24 | 5 files changed, 106 insertions(+) | ||
25 | |||
26 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/helper.h | ||
29 | +++ b/target/arm/helper.h | ||
30 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(probe_access, TCG_CALL_NO_WG, void, env, tl, i32, i32, i32) | ||
31 | DEF_HELPER_1(vfp_get_fpscr, i32, env) | ||
32 | DEF_HELPER_2(vfp_set_fpscr, void, env, i32) | ||
33 | |||
34 | +DEF_HELPER_3(vfp_addh, f16, f16, f16, ptr) | ||
35 | DEF_HELPER_3(vfp_adds, f32, f32, f32, ptr) | ||
36 | DEF_HELPER_3(vfp_addd, f64, f64, f64, ptr) | ||
37 | +DEF_HELPER_3(vfp_subh, f16, f16, f16, ptr) | ||
38 | DEF_HELPER_3(vfp_subs, f32, f32, f32, ptr) | ||
39 | DEF_HELPER_3(vfp_subd, f64, f64, f64, ptr) | ||
40 | +DEF_HELPER_3(vfp_mulh, f16, f16, f16, ptr) | ||
41 | DEF_HELPER_3(vfp_muls, f32, f32, f32, ptr) | ||
42 | DEF_HELPER_3(vfp_muld, f64, f64, f64, ptr) | ||
43 | +DEF_HELPER_3(vfp_divh, f16, f16, f16, ptr) | ||
44 | DEF_HELPER_3(vfp_divs, f32, f32, f32, ptr) | ||
45 | DEF_HELPER_3(vfp_divd, f64, f64, f64, ptr) | ||
46 | +DEF_HELPER_3(vfp_maxh, f16, f16, f16, ptr) | ||
47 | DEF_HELPER_3(vfp_maxs, f32, f32, f32, ptr) | ||
48 | DEF_HELPER_3(vfp_maxd, f64, f64, f64, ptr) | ||
49 | +DEF_HELPER_3(vfp_minh, f16, f16, f16, ptr) | ||
50 | DEF_HELPER_3(vfp_mins, f32, f32, f32, ptr) | ||
51 | DEF_HELPER_3(vfp_mind, f64, f64, f64, ptr) | ||
52 | +DEF_HELPER_3(vfp_maxnumh, f16, f16, f16, ptr) | ||
53 | DEF_HELPER_3(vfp_maxnums, f32, f32, f32, ptr) | ||
54 | DEF_HELPER_3(vfp_maxnumd, f64, f64, f64, ptr) | ||
55 | +DEF_HELPER_3(vfp_minnumh, f16, f16, f16, ptr) | ||
56 | DEF_HELPER_3(vfp_minnums, f32, f32, f32, ptr) | ||
57 | DEF_HELPER_3(vfp_minnumd, f64, f64, f64, ptr) | ||
58 | DEF_HELPER_1(vfp_negs, f32, f32) | ||
59 | diff --git a/target/arm/vfp-uncond.decode b/target/arm/vfp-uncond.decode | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/vfp-uncond.decode | ||
62 | +++ b/target/arm/vfp-uncond.decode | ||
63 | @@ -XXX,XX +XXX,XX @@ VSEL 1111 1110 0. cc:2 .... .... 1010 .0.0 .... \ | ||
64 | VSEL 1111 1110 0. cc:2 .... .... 1011 .0.0 .... \ | ||
65 | vm=%vm_dp vn=%vn_dp vd=%vd_dp dp=1 | ||
66 | |||
67 | +VMAXNM_hp 1111 1110 1.00 .... .... 1001 .0.0 .... @vfp_dnm_s | ||
68 | +VMINNM_hp 1111 1110 1.00 .... .... 1001 .1.0 .... @vfp_dnm_s | ||
69 | + | ||
70 | VMAXNM_sp 1111 1110 1.00 .... .... 1010 .0.0 .... @vfp_dnm_s | ||
71 | VMINNM_sp 1111 1110 1.00 .... .... 1010 .1.0 .... @vfp_dnm_s | ||
72 | |||
73 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/target/arm/vfp.decode | ||
76 | +++ b/target/arm/vfp.decode | ||
77 | @@ -XXX,XX +XXX,XX @@ VNMLS_dp ---- 1110 0.01 .... .... 1011 .0.0 .... @vfp_dnm_d | ||
78 | VNMLA_sp ---- 1110 0.01 .... .... 1010 .1.0 .... @vfp_dnm_s | ||
79 | VNMLA_dp ---- 1110 0.01 .... .... 1011 .1.0 .... @vfp_dnm_d | ||
80 | |||
81 | +VMUL_hp ---- 1110 0.10 .... .... 1001 .0.0 .... @vfp_dnm_s | ||
82 | VMUL_sp ---- 1110 0.10 .... .... 1010 .0.0 .... @vfp_dnm_s | ||
83 | VMUL_dp ---- 1110 0.10 .... .... 1011 .0.0 .... @vfp_dnm_d | ||
84 | |||
85 | VNMUL_sp ---- 1110 0.10 .... .... 1010 .1.0 .... @vfp_dnm_s | ||
86 | VNMUL_dp ---- 1110 0.10 .... .... 1011 .1.0 .... @vfp_dnm_d | ||
87 | |||
88 | +VADD_hp ---- 1110 0.11 .... .... 1001 .0.0 .... @vfp_dnm_s | ||
89 | VADD_sp ---- 1110 0.11 .... .... 1010 .0.0 .... @vfp_dnm_s | ||
90 | VADD_dp ---- 1110 0.11 .... .... 1011 .0.0 .... @vfp_dnm_d | ||
91 | |||
92 | +VSUB_hp ---- 1110 0.11 .... .... 1001 .1.0 .... @vfp_dnm_s | ||
93 | VSUB_sp ---- 1110 0.11 .... .... 1010 .1.0 .... @vfp_dnm_s | ||
94 | VSUB_dp ---- 1110 0.11 .... .... 1011 .1.0 .... @vfp_dnm_d | ||
95 | |||
96 | +VDIV_hp ---- 1110 1.00 .... .... 1001 .0.0 .... @vfp_dnm_s | ||
97 | VDIV_sp ---- 1110 1.00 .... .... 1010 .0.0 .... @vfp_dnm_s | ||
98 | VDIV_dp ---- 1110 1.00 .... .... 1011 .0.0 .... @vfp_dnm_d | ||
99 | |||
100 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/target/arm/vfp_helper.c | ||
103 | +++ b/target/arm/vfp_helper.c | ||
104 | @@ -XXX,XX +XXX,XX @@ void vfp_set_fpscr(CPUARMState *env, uint32_t val) | ||
105 | #define VFP_HELPER(name, p) HELPER(glue(glue(vfp_,name),p)) | ||
106 | |||
107 | #define VFP_BINOP(name) \ | ||
108 | +dh_ctype_f16 VFP_HELPER(name, h)(dh_ctype_f16 a, dh_ctype_f16 b, void *fpstp) \ | ||
109 | +{ \ | ||
110 | + float_status *fpst = fpstp; \ | ||
111 | + return float16_ ## name(a, b, fpst); \ | ||
112 | +} \ | ||
113 | float32 VFP_HELPER(name, s)(float32 a, float32 b, void *fpstp) \ | ||
114 | { \ | ||
115 | float_status *fpst = fpstp; \ | ||
116 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/target/arm/translate-vfp.c.inc | ||
119 | +++ b/target/arm/translate-vfp.c.inc | ||
120 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_3op_sp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
121 | return true; | ||
122 | } | ||
123 | |||
124 | +static bool do_vfp_3op_hp(DisasContext *s, VFPGen3OpSPFn *fn, | ||
125 | + int vd, int vn, int vm, bool reads_vd) | ||
126 | +{ | ||
127 | + /* | ||
128 | + * Do a half-precision operation. Functionally this is | ||
129 | + * the same as do_vfp_3op_sp(), except: | ||
130 | + * - it uses the FPST_FPCR_F16 | ||
131 | + * - it doesn't need the VFP vector handling (fp16 is a | ||
132 | + * v8 feature, and in v8 VFP vectors don't exist) | ||
133 | + * - it does the aa32_fp16_arith feature test | ||
134 | + */ | ||
135 | + TCGv_i32 f0, f1, fd; | ||
136 | + TCGv_ptr fpst; | ||
137 | + | ||
138 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
139 | + return false; | ||
140 | + } | ||
141 | + | ||
142 | + if (s->vec_len != 0 || s->vec_stride != 0) { | ||
143 | + return false; | ||
144 | + } | ||
145 | + | ||
146 | + if (!vfp_access_check(s)) { | ||
147 | + return true; | ||
148 | + } | ||
149 | + | ||
150 | + f0 = tcg_temp_new_i32(); | ||
151 | + f1 = tcg_temp_new_i32(); | ||
152 | + fd = tcg_temp_new_i32(); | ||
153 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
154 | + | ||
155 | + neon_load_reg32(f0, vn); | ||
156 | + neon_load_reg32(f1, vm); | ||
157 | + | ||
158 | + if (reads_vd) { | ||
159 | + neon_load_reg32(fd, vd); | ||
160 | + } | ||
161 | + fn(fd, f0, f1, fpst); | ||
162 | + neon_store_reg32(fd, vd); | ||
163 | + | ||
164 | + tcg_temp_free_i32(f0); | ||
165 | + tcg_temp_free_i32(f1); | ||
166 | + tcg_temp_free_i32(fd); | ||
167 | + tcg_temp_free_ptr(fpst); | ||
168 | + | ||
169 | + return true; | ||
170 | +} | ||
171 | + | ||
172 | static bool do_vfp_3op_dp(DisasContext *s, VFPGen3OpDPFn *fn, | ||
173 | int vd, int vn, int vm, bool reads_vd) | ||
174 | { | ||
175 | @@ -XXX,XX +XXX,XX @@ static bool trans_VNMLA_dp(DisasContext *s, arg_VNMLA_dp *a) | ||
176 | return do_vfp_3op_dp(s, gen_VNMLA_dp, a->vd, a->vn, a->vm, true); | ||
177 | } | ||
178 | |||
179 | +static bool trans_VMUL_hp(DisasContext *s, arg_VMUL_sp *a) | ||
180 | +{ | ||
181 | + return do_vfp_3op_hp(s, gen_helper_vfp_mulh, a->vd, a->vn, a->vm, false); | ||
182 | +} | ||
183 | + | ||
184 | static bool trans_VMUL_sp(DisasContext *s, arg_VMUL_sp *a) | ||
185 | { | ||
186 | return do_vfp_3op_sp(s, gen_helper_vfp_muls, a->vd, a->vn, a->vm, false); | ||
187 | @@ -XXX,XX +XXX,XX @@ static bool trans_VNMUL_dp(DisasContext *s, arg_VNMUL_dp *a) | ||
188 | return do_vfp_3op_dp(s, gen_VNMUL_dp, a->vd, a->vn, a->vm, false); | ||
189 | } | ||
190 | |||
191 | +static bool trans_VADD_hp(DisasContext *s, arg_VADD_sp *a) | ||
192 | +{ | ||
193 | + return do_vfp_3op_hp(s, gen_helper_vfp_addh, a->vd, a->vn, a->vm, false); | ||
194 | +} | ||
195 | + | ||
196 | static bool trans_VADD_sp(DisasContext *s, arg_VADD_sp *a) | ||
197 | { | ||
198 | return do_vfp_3op_sp(s, gen_helper_vfp_adds, a->vd, a->vn, a->vm, false); | ||
199 | @@ -XXX,XX +XXX,XX @@ static bool trans_VADD_dp(DisasContext *s, arg_VADD_dp *a) | ||
200 | return do_vfp_3op_dp(s, gen_helper_vfp_addd, a->vd, a->vn, a->vm, false); | ||
201 | } | ||
202 | |||
203 | +static bool trans_VSUB_hp(DisasContext *s, arg_VSUB_sp *a) | ||
204 | +{ | ||
205 | + return do_vfp_3op_hp(s, gen_helper_vfp_subh, a->vd, a->vn, a->vm, false); | ||
206 | +} | ||
207 | + | ||
208 | static bool trans_VSUB_sp(DisasContext *s, arg_VSUB_sp *a) | ||
209 | { | ||
210 | return do_vfp_3op_sp(s, gen_helper_vfp_subs, a->vd, a->vn, a->vm, false); | ||
211 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSUB_dp(DisasContext *s, arg_VSUB_dp *a) | ||
212 | return do_vfp_3op_dp(s, gen_helper_vfp_subd, a->vd, a->vn, a->vm, false); | ||
213 | } | ||
214 | |||
215 | +static bool trans_VDIV_hp(DisasContext *s, arg_VDIV_sp *a) | ||
216 | +{ | ||
217 | + return do_vfp_3op_hp(s, gen_helper_vfp_divh, a->vd, a->vn, a->vm, false); | ||
218 | +} | ||
219 | + | ||
220 | static bool trans_VDIV_sp(DisasContext *s, arg_VDIV_sp *a) | ||
221 | { | ||
222 | return do_vfp_3op_sp(s, gen_helper_vfp_divs, a->vd, a->vn, a->vm, false); | ||
223 | @@ -XXX,XX +XXX,XX @@ static bool trans_VDIV_dp(DisasContext *s, arg_VDIV_dp *a) | ||
224 | return do_vfp_3op_dp(s, gen_helper_vfp_divd, a->vd, a->vn, a->vm, false); | ||
225 | } | ||
226 | |||
227 | +static bool trans_VMINNM_hp(DisasContext *s, arg_VMINNM_sp *a) | ||
228 | +{ | ||
229 | + if (!dc_isar_feature(aa32_vminmaxnm, s)) { | ||
230 | + return false; | ||
231 | + } | ||
232 | + return do_vfp_3op_hp(s, gen_helper_vfp_minnumh, | ||
233 | + a->vd, a->vn, a->vm, false); | ||
234 | +} | ||
235 | + | ||
236 | +static bool trans_VMAXNM_hp(DisasContext *s, arg_VMAXNM_sp *a) | ||
237 | +{ | ||
238 | + if (!dc_isar_feature(aa32_vminmaxnm, s)) { | ||
239 | + return false; | ||
240 | + } | ||
241 | + return do_vfp_3op_hp(s, gen_helper_vfp_maxnumh, | ||
242 | + a->vd, a->vn, a->vm, false); | ||
243 | +} | ||
244 | + | ||
245 | static bool trans_VMINNM_sp(DisasContext *s, arg_VMINNM_sp *a) | ||
246 | { | ||
247 | if (!dc_isar_feature(aa32_vminmaxnm, s)) { | ||
248 | -- | ||
249 | 2.20.1 | ||
250 | |||
251 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implement fp16 versions of the VFP VMLA, VMLS, VNMLS, VNMLA, VNMUL | ||
2 | instructions. (These are all the remaining ones which we implement | ||
3 | via do_vfp_3op_[hsd]p().) | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200828183354.27913-5-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/helper.h | 1 + | ||
10 | target/arm/vfp.decode | 5 ++ | ||
11 | target/arm/vfp_helper.c | 5 ++ | ||
12 | target/arm/translate-vfp.c.inc | 84 ++++++++++++++++++++++++++++++++++ | ||
13 | 4 files changed, 95 insertions(+) | ||
14 | |||
15 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.h | ||
18 | +++ b/target/arm/helper.h | ||
19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_maxnumd, f64, f64, f64, ptr) | ||
20 | DEF_HELPER_3(vfp_minnumh, f16, f16, f16, ptr) | ||
21 | DEF_HELPER_3(vfp_minnums, f32, f32, f32, ptr) | ||
22 | DEF_HELPER_3(vfp_minnumd, f64, f64, f64, ptr) | ||
23 | +DEF_HELPER_1(vfp_negh, f16, f16) | ||
24 | DEF_HELPER_1(vfp_negs, f32, f32) | ||
25 | DEF_HELPER_1(vfp_negd, f64, f64) | ||
26 | DEF_HELPER_1(vfp_abss, f32, f32) | ||
27 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/vfp.decode | ||
30 | +++ b/target/arm/vfp.decode | ||
31 | @@ -XXX,XX +XXX,XX @@ VLDM_VSTM_dp ---- 1101 0.1 l:1 rn:4 .... 1011 imm:8 \ | ||
32 | vd=%vd_dp p=1 u=0 w=1 | ||
33 | |||
34 | # 3-register VFP data-processing; bits [23,21:20,6] identify the operation. | ||
35 | +VMLA_hp ---- 1110 0.00 .... .... 1001 .0.0 .... @vfp_dnm_s | ||
36 | VMLA_sp ---- 1110 0.00 .... .... 1010 .0.0 .... @vfp_dnm_s | ||
37 | VMLA_dp ---- 1110 0.00 .... .... 1011 .0.0 .... @vfp_dnm_d | ||
38 | |||
39 | +VMLS_hp ---- 1110 0.00 .... .... 1001 .1.0 .... @vfp_dnm_s | ||
40 | VMLS_sp ---- 1110 0.00 .... .... 1010 .1.0 .... @vfp_dnm_s | ||
41 | VMLS_dp ---- 1110 0.00 .... .... 1011 .1.0 .... @vfp_dnm_d | ||
42 | |||
43 | +VNMLS_hp ---- 1110 0.01 .... .... 1001 .0.0 .... @vfp_dnm_s | ||
44 | VNMLS_sp ---- 1110 0.01 .... .... 1010 .0.0 .... @vfp_dnm_s | ||
45 | VNMLS_dp ---- 1110 0.01 .... .... 1011 .0.0 .... @vfp_dnm_d | ||
46 | |||
47 | +VNMLA_hp ---- 1110 0.01 .... .... 1001 .1.0 .... @vfp_dnm_s | ||
48 | VNMLA_sp ---- 1110 0.01 .... .... 1010 .1.0 .... @vfp_dnm_s | ||
49 | VNMLA_dp ---- 1110 0.01 .... .... 1011 .1.0 .... @vfp_dnm_d | ||
50 | |||
51 | @@ -XXX,XX +XXX,XX @@ VMUL_hp ---- 1110 0.10 .... .... 1001 .0.0 .... @vfp_dnm_s | ||
52 | VMUL_sp ---- 1110 0.10 .... .... 1010 .0.0 .... @vfp_dnm_s | ||
53 | VMUL_dp ---- 1110 0.10 .... .... 1011 .0.0 .... @vfp_dnm_d | ||
54 | |||
55 | +VNMUL_hp ---- 1110 0.10 .... .... 1001 .1.0 .... @vfp_dnm_s | ||
56 | VNMUL_sp ---- 1110 0.10 .... .... 1010 .1.0 .... @vfp_dnm_s | ||
57 | VNMUL_dp ---- 1110 0.10 .... .... 1011 .1.0 .... @vfp_dnm_d | ||
58 | |||
59 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
60 | index XXXXXXX..XXXXXXX 100644 | ||
61 | --- a/target/arm/vfp_helper.c | ||
62 | +++ b/target/arm/vfp_helper.c | ||
63 | @@ -XXX,XX +XXX,XX @@ VFP_BINOP(minnum) | ||
64 | VFP_BINOP(maxnum) | ||
65 | #undef VFP_BINOP | ||
66 | |||
67 | +dh_ctype_f16 VFP_HELPER(neg, h)(dh_ctype_f16 a) | ||
68 | +{ | ||
69 | + return float16_chs(a); | ||
70 | +} | ||
71 | + | ||
72 | float32 VFP_HELPER(neg, s)(float32 a) | ||
73 | { | ||
74 | return float32_chs(a); | ||
75 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/translate-vfp.c.inc | ||
78 | +++ b/target/arm/translate-vfp.c.inc | ||
79 | @@ -XXX,XX +XXX,XX @@ static bool do_vfp_2op_dp(DisasContext *s, VFPGen2OpDPFn *fn, int vd, int vm) | ||
80 | return true; | ||
81 | } | ||
82 | |||
83 | +static void gen_VMLA_hp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
84 | +{ | ||
85 | + /* Note that order of inputs to the add matters for NaNs */ | ||
86 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
87 | + | ||
88 | + gen_helper_vfp_mulh(tmp, vn, vm, fpst); | ||
89 | + gen_helper_vfp_addh(vd, vd, tmp, fpst); | ||
90 | + tcg_temp_free_i32(tmp); | ||
91 | +} | ||
92 | + | ||
93 | +static bool trans_VMLA_hp(DisasContext *s, arg_VMLA_sp *a) | ||
94 | +{ | ||
95 | + return do_vfp_3op_hp(s, gen_VMLA_hp, a->vd, a->vn, a->vm, true); | ||
96 | +} | ||
97 | + | ||
98 | static void gen_VMLA_sp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
99 | { | ||
100 | /* Note that order of inputs to the add matters for NaNs */ | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMLA_dp(DisasContext *s, arg_VMLA_dp *a) | ||
102 | return do_vfp_3op_dp(s, gen_VMLA_dp, a->vd, a->vn, a->vm, true); | ||
103 | } | ||
104 | |||
105 | +static void gen_VMLS_hp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
106 | +{ | ||
107 | + /* | ||
108 | + * VMLS: vd = vd + -(vn * vm) | ||
109 | + * Note that order of inputs to the add matters for NaNs. | ||
110 | + */ | ||
111 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
112 | + | ||
113 | + gen_helper_vfp_mulh(tmp, vn, vm, fpst); | ||
114 | + gen_helper_vfp_negh(tmp, tmp); | ||
115 | + gen_helper_vfp_addh(vd, vd, tmp, fpst); | ||
116 | + tcg_temp_free_i32(tmp); | ||
117 | +} | ||
118 | + | ||
119 | +static bool trans_VMLS_hp(DisasContext *s, arg_VMLS_sp *a) | ||
120 | +{ | ||
121 | + return do_vfp_3op_hp(s, gen_VMLS_hp, a->vd, a->vn, a->vm, true); | ||
122 | +} | ||
123 | + | ||
124 | static void gen_VMLS_sp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
125 | { | ||
126 | /* | ||
127 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMLS_dp(DisasContext *s, arg_VMLS_dp *a) | ||
128 | return do_vfp_3op_dp(s, gen_VMLS_dp, a->vd, a->vn, a->vm, true); | ||
129 | } | ||
130 | |||
131 | +static void gen_VNMLS_hp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
132 | +{ | ||
133 | + /* | ||
134 | + * VNMLS: -fd + (fn * fm) | ||
135 | + * Note that it isn't valid to replace (-A + B) with (B - A) or similar | ||
136 | + * plausible looking simplifications because this will give wrong results | ||
137 | + * for NaNs. | ||
138 | + */ | ||
139 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
140 | + | ||
141 | + gen_helper_vfp_mulh(tmp, vn, vm, fpst); | ||
142 | + gen_helper_vfp_negh(vd, vd); | ||
143 | + gen_helper_vfp_addh(vd, vd, tmp, fpst); | ||
144 | + tcg_temp_free_i32(tmp); | ||
145 | +} | ||
146 | + | ||
147 | +static bool trans_VNMLS_hp(DisasContext *s, arg_VNMLS_sp *a) | ||
148 | +{ | ||
149 | + return do_vfp_3op_hp(s, gen_VNMLS_hp, a->vd, a->vn, a->vm, true); | ||
150 | +} | ||
151 | + | ||
152 | static void gen_VNMLS_sp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
153 | { | ||
154 | /* | ||
155 | @@ -XXX,XX +XXX,XX @@ static bool trans_VNMLS_dp(DisasContext *s, arg_VNMLS_dp *a) | ||
156 | return do_vfp_3op_dp(s, gen_VNMLS_dp, a->vd, a->vn, a->vm, true); | ||
157 | } | ||
158 | |||
159 | +static void gen_VNMLA_hp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
160 | +{ | ||
161 | + /* VNMLA: -fd + -(fn * fm) */ | ||
162 | + TCGv_i32 tmp = tcg_temp_new_i32(); | ||
163 | + | ||
164 | + gen_helper_vfp_mulh(tmp, vn, vm, fpst); | ||
165 | + gen_helper_vfp_negh(tmp, tmp); | ||
166 | + gen_helper_vfp_negh(vd, vd); | ||
167 | + gen_helper_vfp_addh(vd, vd, tmp, fpst); | ||
168 | + tcg_temp_free_i32(tmp); | ||
169 | +} | ||
170 | + | ||
171 | +static bool trans_VNMLA_hp(DisasContext *s, arg_VNMLA_sp *a) | ||
172 | +{ | ||
173 | + return do_vfp_3op_hp(s, gen_VNMLA_hp, a->vd, a->vn, a->vm, true); | ||
174 | +} | ||
175 | + | ||
176 | static void gen_VNMLA_sp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
177 | { | ||
178 | /* VNMLA: -fd + -(fn * fm) */ | ||
179 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMUL_dp(DisasContext *s, arg_VMUL_dp *a) | ||
180 | return do_vfp_3op_dp(s, gen_helper_vfp_muld, a->vd, a->vn, a->vm, false); | ||
181 | } | ||
182 | |||
183 | +static void gen_VNMUL_hp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
184 | +{ | ||
185 | + /* VNMUL: -(fn * fm) */ | ||
186 | + gen_helper_vfp_mulh(vd, vn, vm, fpst); | ||
187 | + gen_helper_vfp_negh(vd, vd); | ||
188 | +} | ||
189 | + | ||
190 | +static bool trans_VNMUL_hp(DisasContext *s, arg_VNMUL_sp *a) | ||
191 | +{ | ||
192 | + return do_vfp_3op_hp(s, gen_VNMUL_hp, a->vd, a->vn, a->vm, false); | ||
193 | +} | ||
194 | + | ||
195 | static void gen_VNMUL_sp(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, TCGv_ptr fpst) | ||
196 | { | ||
197 | /* VNMUL: -(fn * fm) */ | ||
198 | -- | ||
199 | 2.20.1 | ||
200 | |||
201 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Macroify creation of the trans functions for single and double | ||
2 | precision VFMA, VFMS, VFNMA, VFNMS. The repetition was OK for | ||
3 | two sizes, but we're about to add halfprec and it will get a bit | ||
4 | more than seems reasonable. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200828183354.27913-6-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/translate-vfp.c.inc | 50 +++++++++------------------------- | ||
11 | 1 file changed, 13 insertions(+), 37 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/translate-vfp.c.inc | ||
16 | +++ b/target/arm/translate-vfp.c.inc | ||
17 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_sp(DisasContext *s, arg_VFMA_sp *a, bool neg_n, bool neg_d) | ||
18 | return true; | ||
19 | } | ||
20 | |||
21 | -static bool trans_VFMA_sp(DisasContext *s, arg_VFMA_sp *a) | ||
22 | -{ | ||
23 | - return do_vfm_sp(s, a, false, false); | ||
24 | -} | ||
25 | - | ||
26 | -static bool trans_VFMS_sp(DisasContext *s, arg_VFMS_sp *a) | ||
27 | -{ | ||
28 | - return do_vfm_sp(s, a, true, false); | ||
29 | -} | ||
30 | - | ||
31 | -static bool trans_VFNMA_sp(DisasContext *s, arg_VFNMA_sp *a) | ||
32 | -{ | ||
33 | - return do_vfm_sp(s, a, false, true); | ||
34 | -} | ||
35 | - | ||
36 | -static bool trans_VFNMS_sp(DisasContext *s, arg_VFNMS_sp *a) | ||
37 | -{ | ||
38 | - return do_vfm_sp(s, a, true, true); | ||
39 | -} | ||
40 | - | ||
41 | static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) | ||
42 | { | ||
43 | /* | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool do_vfm_dp(DisasContext *s, arg_VFMA_dp *a, bool neg_n, bool neg_d) | ||
45 | return true; | ||
46 | } | ||
47 | |||
48 | -static bool trans_VFMA_dp(DisasContext *s, arg_VFMA_dp *a) | ||
49 | -{ | ||
50 | - return do_vfm_dp(s, a, false, false); | ||
51 | -} | ||
52 | +#define MAKE_ONE_VFM_TRANS_FN(INSN, PREC, NEGN, NEGD) \ | ||
53 | + static bool trans_##INSN##_##PREC(DisasContext *s, \ | ||
54 | + arg_##INSN##_##PREC *a) \ | ||
55 | + { \ | ||
56 | + return do_vfm_##PREC(s, a, NEGN, NEGD); \ | ||
57 | + } | ||
58 | |||
59 | -static bool trans_VFMS_dp(DisasContext *s, arg_VFMS_dp *a) | ||
60 | -{ | ||
61 | - return do_vfm_dp(s, a, true, false); | ||
62 | -} | ||
63 | +#define MAKE_VFM_TRANS_FNS(PREC) \ | ||
64 | + MAKE_ONE_VFM_TRANS_FN(VFMA, PREC, false, false) \ | ||
65 | + MAKE_ONE_VFM_TRANS_FN(VFMS, PREC, true, false) \ | ||
66 | + MAKE_ONE_VFM_TRANS_FN(VFNMA, PREC, false, true) \ | ||
67 | + MAKE_ONE_VFM_TRANS_FN(VFNMS, PREC, true, true) | ||
68 | |||
69 | -static bool trans_VFNMA_dp(DisasContext *s, arg_VFNMA_dp *a) | ||
70 | -{ | ||
71 | - return do_vfm_dp(s, a, false, true); | ||
72 | -} | ||
73 | - | ||
74 | -static bool trans_VFNMS_dp(DisasContext *s, arg_VFNMS_dp *a) | ||
75 | -{ | ||
76 | - return do_vfm_dp(s, a, true, true); | ||
77 | -} | ||
78 | +MAKE_VFM_TRANS_FNS(sp) | ||
79 | +MAKE_VFM_TRANS_FNS(dp) | ||
80 | |||
81 | static bool trans_VMOV_imm_sp(DisasContext *s, arg_VMOV_imm_sp *a) | ||
82 | { | ||
83 | -- | ||
84 | 2.20.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Macroify the uses of do_vfp_2op_sp() and do_vfp_2op_dp(); this will | ||
2 | make it easier to add the halfprec support. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-8-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/translate-vfp.c.inc | 49 ++++++++++------------------------ | ||
9 | 1 file changed, 14 insertions(+), 35 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-vfp.c.inc | ||
14 | +++ b/target/arm/translate-vfp.c.inc | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_imm_dp(DisasContext *s, arg_VMOV_imm_dp *a) | ||
16 | return true; | ||
17 | } | ||
18 | |||
19 | -static bool trans_VMOV_reg_sp(DisasContext *s, arg_VMOV_reg_sp *a) | ||
20 | -{ | ||
21 | - return do_vfp_2op_sp(s, tcg_gen_mov_i32, a->vd, a->vm); | ||
22 | -} | ||
23 | +#define DO_VFP_2OP(INSN, PREC, FN) \ | ||
24 | + static bool trans_##INSN##_##PREC(DisasContext *s, \ | ||
25 | + arg_##INSN##_##PREC *a) \ | ||
26 | + { \ | ||
27 | + return do_vfp_2op_##PREC(s, FN, a->vd, a->vm); \ | ||
28 | + } | ||
29 | |||
30 | -static bool trans_VMOV_reg_dp(DisasContext *s, arg_VMOV_reg_dp *a) | ||
31 | -{ | ||
32 | - return do_vfp_2op_dp(s, tcg_gen_mov_i64, a->vd, a->vm); | ||
33 | -} | ||
34 | +DO_VFP_2OP(VMOV_reg, sp, tcg_gen_mov_i32) | ||
35 | +DO_VFP_2OP(VMOV_reg, dp, tcg_gen_mov_i64) | ||
36 | |||
37 | -static bool trans_VABS_sp(DisasContext *s, arg_VABS_sp *a) | ||
38 | -{ | ||
39 | - return do_vfp_2op_sp(s, gen_helper_vfp_abss, a->vd, a->vm); | ||
40 | -} | ||
41 | +DO_VFP_2OP(VABS, sp, gen_helper_vfp_abss) | ||
42 | +DO_VFP_2OP(VABS, dp, gen_helper_vfp_absd) | ||
43 | |||
44 | -static bool trans_VABS_dp(DisasContext *s, arg_VABS_dp *a) | ||
45 | -{ | ||
46 | - return do_vfp_2op_dp(s, gen_helper_vfp_absd, a->vd, a->vm); | ||
47 | -} | ||
48 | - | ||
49 | -static bool trans_VNEG_sp(DisasContext *s, arg_VNEG_sp *a) | ||
50 | -{ | ||
51 | - return do_vfp_2op_sp(s, gen_helper_vfp_negs, a->vd, a->vm); | ||
52 | -} | ||
53 | - | ||
54 | -static bool trans_VNEG_dp(DisasContext *s, arg_VNEG_dp *a) | ||
55 | -{ | ||
56 | - return do_vfp_2op_dp(s, gen_helper_vfp_negd, a->vd, a->vm); | ||
57 | -} | ||
58 | +DO_VFP_2OP(VNEG, sp, gen_helper_vfp_negs) | ||
59 | +DO_VFP_2OP(VNEG, dp, gen_helper_vfp_negd) | ||
60 | |||
61 | static void gen_VSQRT_sp(TCGv_i32 vd, TCGv_i32 vm) | ||
62 | { | ||
63 | gen_helper_vfp_sqrts(vd, vm, cpu_env); | ||
64 | } | ||
65 | |||
66 | -static bool trans_VSQRT_sp(DisasContext *s, arg_VSQRT_sp *a) | ||
67 | -{ | ||
68 | - return do_vfp_2op_sp(s, gen_VSQRT_sp, a->vd, a->vm); | ||
69 | -} | ||
70 | - | ||
71 | static void gen_VSQRT_dp(TCGv_i64 vd, TCGv_i64 vm) | ||
72 | { | ||
73 | gen_helper_vfp_sqrtd(vd, vm, cpu_env); | ||
74 | } | ||
75 | |||
76 | -static bool trans_VSQRT_dp(DisasContext *s, arg_VSQRT_dp *a) | ||
77 | -{ | ||
78 | - return do_vfp_2op_dp(s, gen_VSQRT_dp, a->vd, a->vm); | ||
79 | -} | ||
80 | +DO_VFP_2OP(VSQRT, sp, gen_VSQRT_sp) | ||
81 | +DO_VFP_2OP(VSQRT, dp, gen_VSQRT_dp) | ||
82 | |||
83 | static bool trans_VCMP_sp(DisasContext *s, arg_VCMP_sp *a) | ||
84 | { | ||
85 | -- | ||
86 | 2.20.1 | ||
87 | |||
88 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implement VFP fp16 support for the VMOV immediate insn. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200828183354.27913-10-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/vfp.decode | 2 ++ | ||
8 | target/arm/translate-vfp.c.inc | 22 ++++++++++++++++++++++ | ||
9 | 2 files changed, 24 insertions(+) | ||
10 | |||
11 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/vfp.decode | ||
14 | +++ b/target/arm/vfp.decode | ||
15 | @@ -XXX,XX +XXX,XX @@ VFMS_dp ---- 1110 1.10 .... .... 1011 .1.0 .... @vfp_dnm_d | ||
16 | VFNMA_dp ---- 1110 1.01 .... .... 1011 .0.0 .... @vfp_dnm_d | ||
17 | VFNMS_dp ---- 1110 1.01 .... .... 1011 .1.0 .... @vfp_dnm_d | ||
18 | |||
19 | +VMOV_imm_hp ---- 1110 1.11 .... .... 1001 0000 .... \ | ||
20 | + vd=%vd_sp imm=%vmov_imm | ||
21 | VMOV_imm_sp ---- 1110 1.11 .... .... 1010 0000 .... \ | ||
22 | vd=%vd_sp imm=%vmov_imm | ||
23 | VMOV_imm_dp ---- 1110 1.11 .... .... 1011 0000 .... \ | ||
24 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/translate-vfp.c.inc | ||
27 | +++ b/target/arm/translate-vfp.c.inc | ||
28 | @@ -XXX,XX +XXX,XX @@ MAKE_VFM_TRANS_FNS(hp) | ||
29 | MAKE_VFM_TRANS_FNS(sp) | ||
30 | MAKE_VFM_TRANS_FNS(dp) | ||
31 | |||
32 | +static bool trans_VMOV_imm_hp(DisasContext *s, arg_VMOV_imm_sp *a) | ||
33 | +{ | ||
34 | + TCGv_i32 fd; | ||
35 | + | ||
36 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
37 | + return false; | ||
38 | + } | ||
39 | + | ||
40 | + if (s->vec_len != 0 || s->vec_stride != 0) { | ||
41 | + return false; | ||
42 | + } | ||
43 | + | ||
44 | + if (!vfp_access_check(s)) { | ||
45 | + return true; | ||
46 | + } | ||
47 | + | ||
48 | + fd = tcg_const_i32(vfp_expand_imm(MO_16, a->imm)); | ||
49 | + neon_store_reg32(fd, a->vd); | ||
50 | + tcg_temp_free_i32(fd); | ||
51 | + return true; | ||
52 | +} | ||
53 | + | ||
54 | static bool trans_VMOV_imm_sp(DisasContext *s, arg_VMOV_imm_sp *a) | ||
55 | { | ||
56 | uint32_t delta_d = 0; | ||
57 | -- | ||
58 | 2.20.1 | ||
59 | |||
60 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implement fp16 version of VCMP. | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200828183354.27913-11-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/helper.h | 2 ++ | ||
8 | target/arm/vfp.decode | 2 ++ | ||
9 | target/arm/vfp_helper.c | 15 +++++++------ | ||
10 | target/arm/translate-vfp.c.inc | 39 ++++++++++++++++++++++++++++++++++ | ||
11 | 4 files changed, 51 insertions(+), 7 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/helper.h | ||
16 | +++ b/target/arm/helper.h | ||
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_1(vfp_absd, f64, f64) | ||
18 | DEF_HELPER_2(vfp_sqrth, f16, f16, env) | ||
19 | DEF_HELPER_2(vfp_sqrts, f32, f32, env) | ||
20 | DEF_HELPER_2(vfp_sqrtd, f64, f64, env) | ||
21 | +DEF_HELPER_3(vfp_cmph, void, f16, f16, env) | ||
22 | DEF_HELPER_3(vfp_cmps, void, f32, f32, env) | ||
23 | DEF_HELPER_3(vfp_cmpd, void, f64, f64, env) | ||
24 | +DEF_HELPER_3(vfp_cmpeh, void, f16, f16, env) | ||
25 | DEF_HELPER_3(vfp_cmpes, void, f32, f32, env) | ||
26 | DEF_HELPER_3(vfp_cmped, void, f64, f64, env) | ||
27 | |||
28 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/vfp.decode | ||
31 | +++ b/target/arm/vfp.decode | ||
32 | @@ -XXX,XX +XXX,XX @@ VSQRT_hp ---- 1110 1.11 0001 .... 1001 11.0 .... @vfp_dm_ss | ||
33 | VSQRT_sp ---- 1110 1.11 0001 .... 1010 11.0 .... @vfp_dm_ss | ||
34 | VSQRT_dp ---- 1110 1.11 0001 .... 1011 11.0 .... @vfp_dm_dd | ||
35 | |||
36 | +VCMP_hp ---- 1110 1.11 010 z:1 .... 1001 e:1 1.0 .... \ | ||
37 | + vd=%vd_sp vm=%vm_sp | ||
38 | VCMP_sp ---- 1110 1.11 010 z:1 .... 1010 e:1 1.0 .... \ | ||
39 | vd=%vd_sp vm=%vm_sp | ||
40 | VCMP_dp ---- 1110 1.11 010 z:1 .... 1011 e:1 1.0 .... \ | ||
41 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/target/arm/vfp_helper.c | ||
44 | +++ b/target/arm/vfp_helper.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void softfloat_to_vfp_compare(CPUARMState *env, FloatRelation cmp) | ||
46 | } | ||
47 | |||
48 | /* XXX: check quiet/signaling case */ | ||
49 | -#define DO_VFP_cmp(p, type) \ | ||
50 | -void VFP_HELPER(cmp, p)(type a, type b, CPUARMState *env) \ | ||
51 | +#define DO_VFP_cmp(P, FLOATTYPE, ARGTYPE, FPST) \ | ||
52 | +void VFP_HELPER(cmp, P)(ARGTYPE a, ARGTYPE b, CPUARMState *env) \ | ||
53 | { \ | ||
54 | softfloat_to_vfp_compare(env, \ | ||
55 | - type ## _compare_quiet(a, b, &env->vfp.fp_status)); \ | ||
56 | + FLOATTYPE ## _compare_quiet(a, b, &env->vfp.FPST)); \ | ||
57 | } \ | ||
58 | -void VFP_HELPER(cmpe, p)(type a, type b, CPUARMState *env) \ | ||
59 | +void VFP_HELPER(cmpe, P)(ARGTYPE a, ARGTYPE b, CPUARMState *env) \ | ||
60 | { \ | ||
61 | softfloat_to_vfp_compare(env, \ | ||
62 | - type ## _compare(a, b, &env->vfp.fp_status)); \ | ||
63 | + FLOATTYPE ## _compare(a, b, &env->vfp.FPST)); \ | ||
64 | } | ||
65 | -DO_VFP_cmp(s, float32) | ||
66 | -DO_VFP_cmp(d, float64) | ||
67 | +DO_VFP_cmp(h, float16, dh_ctype_f16, fp_status_f16) | ||
68 | +DO_VFP_cmp(s, float32, float32, fp_status) | ||
69 | +DO_VFP_cmp(d, float64, float64, fp_status) | ||
70 | #undef DO_VFP_cmp | ||
71 | |||
72 | /* Integer to float and float to integer conversions */ | ||
73 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/target/arm/translate-vfp.c.inc | ||
76 | +++ b/target/arm/translate-vfp.c.inc | ||
77 | @@ -XXX,XX +XXX,XX @@ DO_VFP_2OP(VSQRT, hp, gen_VSQRT_hp) | ||
78 | DO_VFP_2OP(VSQRT, sp, gen_VSQRT_sp) | ||
79 | DO_VFP_2OP(VSQRT, dp, gen_VSQRT_dp) | ||
80 | |||
81 | +static bool trans_VCMP_hp(DisasContext *s, arg_VCMP_sp *a) | ||
82 | +{ | ||
83 | + TCGv_i32 vd, vm; | ||
84 | + | ||
85 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
86 | + return false; | ||
87 | + } | ||
88 | + | ||
89 | + /* Vm/M bits must be zero for the Z variant */ | ||
90 | + if (a->z && a->vm != 0) { | ||
91 | + return false; | ||
92 | + } | ||
93 | + | ||
94 | + if (!vfp_access_check(s)) { | ||
95 | + return true; | ||
96 | + } | ||
97 | + | ||
98 | + vd = tcg_temp_new_i32(); | ||
99 | + vm = tcg_temp_new_i32(); | ||
100 | + | ||
101 | + neon_load_reg32(vd, a->vd); | ||
102 | + if (a->z) { | ||
103 | + tcg_gen_movi_i32(vm, 0); | ||
104 | + } else { | ||
105 | + neon_load_reg32(vm, a->vm); | ||
106 | + } | ||
107 | + | ||
108 | + if (a->e) { | ||
109 | + gen_helper_vfp_cmpeh(vd, vm, cpu_env); | ||
110 | + } else { | ||
111 | + gen_helper_vfp_cmph(vd, vm, cpu_env); | ||
112 | + } | ||
113 | + | ||
114 | + tcg_temp_free_i32(vd); | ||
115 | + tcg_temp_free_i32(vm); | ||
116 | + | ||
117 | + return true; | ||
118 | +} | ||
119 | + | ||
120 | static bool trans_VCMP_sp(DisasContext *s, arg_VCMP_sp *a) | ||
121 | { | ||
122 | TCGv_i32 vd, vm; | ||
123 | -- | ||
124 | 2.20.1 | ||
125 | |||
126 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implement the fp16 versions of the VFP VLDR/VSTR (immediate). | ||
2 | 1 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200828183354.27913-12-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/vfp.decode | 3 +-- | ||
8 | target/arm/translate-vfp.c.inc | 35 ++++++++++++++++++++++++++++++++++ | ||
9 | 2 files changed, 36 insertions(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/vfp.decode | ||
14 | +++ b/target/arm/vfp.decode | ||
15 | @@ -XXX,XX +XXX,XX @@ VMOV_single ---- 1110 000 l:1 .... rt:4 1010 . 001 0000 vn=%vn_sp | ||
16 | VMOV_64_sp ---- 1100 010 op:1 rt2:4 rt:4 1010 00.1 .... vm=%vm_sp | ||
17 | VMOV_64_dp ---- 1100 010 op:1 rt2:4 rt:4 1011 00.1 .... vm=%vm_dp | ||
18 | |||
19 | -# Note that the half-precision variants of VLDR and VSTR are | ||
20 | -# not part of this decodetree at all because they have bits [9:8] == 0b01 | ||
21 | +VLDR_VSTR_hp ---- 1101 u:1 .0 l:1 rn:4 .... 1001 imm:8 vd=%vd_sp | ||
22 | VLDR_VSTR_sp ---- 1101 u:1 .0 l:1 rn:4 .... 1010 imm:8 vd=%vd_sp | ||
23 | VLDR_VSTR_dp ---- 1101 u:1 .0 l:1 rn:4 .... 1011 imm:8 vd=%vd_dp | ||
24 | |||
25 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate-vfp.c.inc | ||
28 | +++ b/target/arm/translate-vfp.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMOV_64_dp(DisasContext *s, arg_VMOV_64_dp *a) | ||
30 | return true; | ||
31 | } | ||
32 | |||
33 | +static bool trans_VLDR_VSTR_hp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
34 | +{ | ||
35 | + uint32_t offset; | ||
36 | + TCGv_i32 addr, tmp; | ||
37 | + | ||
38 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
39 | + return false; | ||
40 | + } | ||
41 | + | ||
42 | + if (!vfp_access_check(s)) { | ||
43 | + return true; | ||
44 | + } | ||
45 | + | ||
46 | + /* imm8 field is offset/2 for fp16, unlike fp32 and fp64 */ | ||
47 | + offset = a->imm << 1; | ||
48 | + if (!a->u) { | ||
49 | + offset = -offset; | ||
50 | + } | ||
51 | + | ||
52 | + /* For thumb, use of PC is UNPREDICTABLE. */ | ||
53 | + addr = add_reg_for_lit(s, a->rn, offset); | ||
54 | + tmp = tcg_temp_new_i32(); | ||
55 | + if (a->l) { | ||
56 | + gen_aa32_ld16u(s, tmp, addr, get_mem_index(s)); | ||
57 | + neon_store_reg32(tmp, a->vd); | ||
58 | + } else { | ||
59 | + neon_load_reg32(tmp, a->vd); | ||
60 | + gen_aa32_st16(s, tmp, addr, get_mem_index(s)); | ||
61 | + } | ||
62 | + tcg_temp_free_i32(tmp); | ||
63 | + tcg_temp_free_i32(addr); | ||
64 | + | ||
65 | + return true; | ||
66 | +} | ||
67 | + | ||
68 | static bool trans_VLDR_VSTR_sp(DisasContext *s, arg_VLDR_VSTR_sp *a) | ||
69 | { | ||
70 | uint32_t offset; | ||
71 | -- | ||
72 | 2.20.1 | ||
73 | |||
74 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Currently the VFP_CONV_FIX macros take a single fsz argument for the | ||
2 | size of the float type, which is used both to select the name of | ||
3 | the functions to call (eg float32_is_any_nan()) and also for the | ||
4 | type to use for the float inputs and outputs (eg float32). | ||
5 | 1 | ||
6 | Separate these into fsz and ftype arguments, so that we can use them | ||
7 | for fp16, which uses 'float16' in the function names but is still | ||
8 | passing inputs and outputs in a 32-bit sized type. | ||
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200828183354.27913-14-peter.maydell@linaro.org | ||
13 | --- | ||
14 | target/arm/vfp_helper.c | 46 ++++++++++++++++++++--------------------- | ||
15 | 1 file changed, 23 insertions(+), 23 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/vfp_helper.c | ||
20 | +++ b/target/arm/vfp_helper.c | ||
21 | @@ -XXX,XX +XXX,XX @@ float32 VFP_HELPER(fcvts, d)(float64 x, CPUARMState *env) | ||
22 | } | ||
23 | |||
24 | /* VFP3 fixed point conversion. */ | ||
25 | -#define VFP_CONV_FIX_FLOAT(name, p, fsz, isz, itype) \ | ||
26 | -float##fsz HELPER(vfp_##name##to##p)(uint##isz##_t x, uint32_t shift, \ | ||
27 | +#define VFP_CONV_FIX_FLOAT(name, p, fsz, ftype, isz, itype) \ | ||
28 | +ftype HELPER(vfp_##name##to##p)(uint##isz##_t x, uint32_t shift, \ | ||
29 | void *fpstp) \ | ||
30 | { return itype##_to_##float##fsz##_scalbn(x, -shift, fpstp); } | ||
31 | |||
32 | -#define VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, ROUND, suff) \ | ||
33 | -uint##isz##_t HELPER(vfp_to##name##p##suff)(float##fsz x, uint32_t shift, \ | ||
34 | +#define VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, ftype, isz, itype, ROUND, suff) \ | ||
35 | +uint##isz##_t HELPER(vfp_to##name##p##suff)(ftype x, uint32_t shift, \ | ||
36 | void *fpst) \ | ||
37 | { \ | ||
38 | if (unlikely(float##fsz##_is_any_nan(x))) { \ | ||
39 | @@ -XXX,XX +XXX,XX @@ uint##isz##_t HELPER(vfp_to##name##p##suff)(float##fsz x, uint32_t shift, \ | ||
40 | return float##fsz##_to_##itype##_scalbn(x, ROUND, shift, fpst); \ | ||
41 | } | ||
42 | |||
43 | -#define VFP_CONV_FIX(name, p, fsz, isz, itype) \ | ||
44 | -VFP_CONV_FIX_FLOAT(name, p, fsz, isz, itype) \ | ||
45 | -VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, \ | ||
46 | +#define VFP_CONV_FIX(name, p, fsz, ftype, isz, itype) \ | ||
47 | +VFP_CONV_FIX_FLOAT(name, p, fsz, ftype, isz, itype) \ | ||
48 | +VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, ftype, isz, itype, \ | ||
49 | float_round_to_zero, _round_to_zero) \ | ||
50 | -VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, \ | ||
51 | +VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, ftype, isz, itype, \ | ||
52 | get_float_rounding_mode(fpst), ) | ||
53 | |||
54 | -#define VFP_CONV_FIX_A64(name, p, fsz, isz, itype) \ | ||
55 | -VFP_CONV_FIX_FLOAT(name, p, fsz, isz, itype) \ | ||
56 | -VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, isz, itype, \ | ||
57 | +#define VFP_CONV_FIX_A64(name, p, fsz, ftype, isz, itype) \ | ||
58 | +VFP_CONV_FIX_FLOAT(name, p, fsz, ftype, isz, itype) \ | ||
59 | +VFP_CONV_FLOAT_FIX_ROUND(name, p, fsz, ftype, isz, itype, \ | ||
60 | get_float_rounding_mode(fpst), ) | ||
61 | |||
62 | -VFP_CONV_FIX(sh, d, 64, 64, int16) | ||
63 | -VFP_CONV_FIX(sl, d, 64, 64, int32) | ||
64 | -VFP_CONV_FIX_A64(sq, d, 64, 64, int64) | ||
65 | -VFP_CONV_FIX(uh, d, 64, 64, uint16) | ||
66 | -VFP_CONV_FIX(ul, d, 64, 64, uint32) | ||
67 | -VFP_CONV_FIX_A64(uq, d, 64, 64, uint64) | ||
68 | -VFP_CONV_FIX(sh, s, 32, 32, int16) | ||
69 | -VFP_CONV_FIX(sl, s, 32, 32, int32) | ||
70 | -VFP_CONV_FIX_A64(sq, s, 32, 64, int64) | ||
71 | -VFP_CONV_FIX(uh, s, 32, 32, uint16) | ||
72 | -VFP_CONV_FIX(ul, s, 32, 32, uint32) | ||
73 | -VFP_CONV_FIX_A64(uq, s, 32, 64, uint64) | ||
74 | +VFP_CONV_FIX(sh, d, 64, float64, 64, int16) | ||
75 | +VFP_CONV_FIX(sl, d, 64, float64, 64, int32) | ||
76 | +VFP_CONV_FIX_A64(sq, d, 64, float64, 64, int64) | ||
77 | +VFP_CONV_FIX(uh, d, 64, float64, 64, uint16) | ||
78 | +VFP_CONV_FIX(ul, d, 64, float64, 64, uint32) | ||
79 | +VFP_CONV_FIX_A64(uq, d, 64, float64, 64, uint64) | ||
80 | +VFP_CONV_FIX(sh, s, 32, float32, 32, int16) | ||
81 | +VFP_CONV_FIX(sl, s, 32, float32, 32, int32) | ||
82 | +VFP_CONV_FIX_A64(sq, s, 32, float32, 64, int64) | ||
83 | +VFP_CONV_FIX(uh, s, 32, float32, 32, uint16) | ||
84 | +VFP_CONV_FIX(ul, s, 32, float32, 32, uint32) | ||
85 | +VFP_CONV_FIX_A64(uq, s, 32, float32, 64, uint64) | ||
86 | |||
87 | #undef VFP_CONV_FIX | ||
88 | #undef VFP_CONV_FIX_FLOAT | ||
89 | -- | ||
90 | 2.20.1 | ||
91 | |||
92 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Now the VFP_CONV_FIX macros can handle fp16's distinction between the | ||
2 | width of the operation and the width of the type used to pass operands, | ||
3 | use the macros rather than the open-coded functions. | ||
4 | 1 | ||
5 | This creates an extra six helper functions, all of which we are going | ||
6 | to need for the AArch32 VFP fp16 instructions. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200828183354.27913-15-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/helper.h | 6 +++ | ||
13 | target/arm/vfp_helper.c | 86 +++-------------------------------------- | ||
14 | 2 files changed, 12 insertions(+), 80 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/helper.h | ||
19 | +++ b/target/arm/helper.h | ||
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(vfp_tosizh, s32, f16, ptr) | ||
21 | DEF_HELPER_2(vfp_tosizs, s32, f32, ptr) | ||
22 | DEF_HELPER_2(vfp_tosizd, s32, f64, ptr) | ||
23 | |||
24 | +DEF_HELPER_3(vfp_toshh_round_to_zero, i32, f16, i32, ptr) | ||
25 | +DEF_HELPER_3(vfp_toslh_round_to_zero, i32, f16, i32, ptr) | ||
26 | +DEF_HELPER_3(vfp_touhh_round_to_zero, i32, f16, i32, ptr) | ||
27 | +DEF_HELPER_3(vfp_toulh_round_to_zero, i32, f16, i32, ptr) | ||
28 | DEF_HELPER_3(vfp_toshs_round_to_zero, i32, f32, i32, ptr) | ||
29 | DEF_HELPER_3(vfp_tosls_round_to_zero, i32, f32, i32, ptr) | ||
30 | DEF_HELPER_3(vfp_touhs_round_to_zero, i32, f32, i32, ptr) | ||
31 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_3(vfp_sqtod, f64, i64, i32, ptr) | ||
32 | DEF_HELPER_3(vfp_uhtod, f64, i64, i32, ptr) | ||
33 | DEF_HELPER_3(vfp_ultod, f64, i64, i32, ptr) | ||
34 | DEF_HELPER_3(vfp_uqtod, f64, i64, i32, ptr) | ||
35 | +DEF_HELPER_3(vfp_shtoh, f16, i32, i32, ptr) | ||
36 | +DEF_HELPER_3(vfp_uhtoh, f16, i32, i32, ptr) | ||
37 | DEF_HELPER_3(vfp_sltoh, f16, i32, i32, ptr) | ||
38 | DEF_HELPER_3(vfp_ultoh, f16, i32, i32, ptr) | ||
39 | DEF_HELPER_3(vfp_sqtoh, f16, i64, i32, ptr) | ||
40 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/vfp_helper.c | ||
43 | +++ b/target/arm/vfp_helper.c | ||
44 | @@ -XXX,XX +XXX,XX @@ VFP_CONV_FIX_A64(sq, s, 32, float32, 64, int64) | ||
45 | VFP_CONV_FIX(uh, s, 32, float32, 32, uint16) | ||
46 | VFP_CONV_FIX(ul, s, 32, float32, 32, uint32) | ||
47 | VFP_CONV_FIX_A64(uq, s, 32, float32, 64, uint64) | ||
48 | +VFP_CONV_FIX(sh, h, 16, dh_ctype_f16, 32, int16) | ||
49 | +VFP_CONV_FIX(sl, h, 16, dh_ctype_f16, 32, int32) | ||
50 | +VFP_CONV_FIX_A64(sq, h, 16, dh_ctype_f16, 64, int64) | ||
51 | +VFP_CONV_FIX(uh, h, 16, dh_ctype_f16, 32, uint16) | ||
52 | +VFP_CONV_FIX(ul, h, 16, dh_ctype_f16, 32, uint32) | ||
53 | +VFP_CONV_FIX_A64(uq, h, 16, dh_ctype_f16, 64, uint64) | ||
54 | |||
55 | #undef VFP_CONV_FIX | ||
56 | #undef VFP_CONV_FIX_FLOAT | ||
57 | #undef VFP_CONV_FLOAT_FIX_ROUND | ||
58 | #undef VFP_CONV_FIX_A64 | ||
59 | |||
60 | -uint32_t HELPER(vfp_sltoh)(uint32_t x, uint32_t shift, void *fpst) | ||
61 | -{ | ||
62 | - return int32_to_float16_scalbn(x, -shift, fpst); | ||
63 | -} | ||
64 | - | ||
65 | -uint32_t HELPER(vfp_ultoh)(uint32_t x, uint32_t shift, void *fpst) | ||
66 | -{ | ||
67 | - return uint32_to_float16_scalbn(x, -shift, fpst); | ||
68 | -} | ||
69 | - | ||
70 | -uint32_t HELPER(vfp_sqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
71 | -{ | ||
72 | - return int64_to_float16_scalbn(x, -shift, fpst); | ||
73 | -} | ||
74 | - | ||
75 | -uint32_t HELPER(vfp_uqtoh)(uint64_t x, uint32_t shift, void *fpst) | ||
76 | -{ | ||
77 | - return uint64_to_float16_scalbn(x, -shift, fpst); | ||
78 | -} | ||
79 | - | ||
80 | -uint32_t HELPER(vfp_toshh)(uint32_t x, uint32_t shift, void *fpst) | ||
81 | -{ | ||
82 | - if (unlikely(float16_is_any_nan(x))) { | ||
83 | - float_raise(float_flag_invalid, fpst); | ||
84 | - return 0; | ||
85 | - } | ||
86 | - return float16_to_int16_scalbn(x, get_float_rounding_mode(fpst), | ||
87 | - shift, fpst); | ||
88 | -} | ||
89 | - | ||
90 | -uint32_t HELPER(vfp_touhh)(uint32_t x, uint32_t shift, void *fpst) | ||
91 | -{ | ||
92 | - if (unlikely(float16_is_any_nan(x))) { | ||
93 | - float_raise(float_flag_invalid, fpst); | ||
94 | - return 0; | ||
95 | - } | ||
96 | - return float16_to_uint16_scalbn(x, get_float_rounding_mode(fpst), | ||
97 | - shift, fpst); | ||
98 | -} | ||
99 | - | ||
100 | -uint32_t HELPER(vfp_toslh)(uint32_t x, uint32_t shift, void *fpst) | ||
101 | -{ | ||
102 | - if (unlikely(float16_is_any_nan(x))) { | ||
103 | - float_raise(float_flag_invalid, fpst); | ||
104 | - return 0; | ||
105 | - } | ||
106 | - return float16_to_int32_scalbn(x, get_float_rounding_mode(fpst), | ||
107 | - shift, fpst); | ||
108 | -} | ||
109 | - | ||
110 | -uint32_t HELPER(vfp_toulh)(uint32_t x, uint32_t shift, void *fpst) | ||
111 | -{ | ||
112 | - if (unlikely(float16_is_any_nan(x))) { | ||
113 | - float_raise(float_flag_invalid, fpst); | ||
114 | - return 0; | ||
115 | - } | ||
116 | - return float16_to_uint32_scalbn(x, get_float_rounding_mode(fpst), | ||
117 | - shift, fpst); | ||
118 | -} | ||
119 | - | ||
120 | -uint64_t HELPER(vfp_tosqh)(uint32_t x, uint32_t shift, void *fpst) | ||
121 | -{ | ||
122 | - if (unlikely(float16_is_any_nan(x))) { | ||
123 | - float_raise(float_flag_invalid, fpst); | ||
124 | - return 0; | ||
125 | - } | ||
126 | - return float16_to_int64_scalbn(x, get_float_rounding_mode(fpst), | ||
127 | - shift, fpst); | ||
128 | -} | ||
129 | - | ||
130 | -uint64_t HELPER(vfp_touqh)(uint32_t x, uint32_t shift, void *fpst) | ||
131 | -{ | ||
132 | - if (unlikely(float16_is_any_nan(x))) { | ||
133 | - float_raise(float_flag_invalid, fpst); | ||
134 | - return 0; | ||
135 | - } | ||
136 | - return float16_to_uint64_scalbn(x, get_float_rounding_mode(fpst), | ||
137 | - shift, fpst); | ||
138 | -} | ||
139 | - | ||
140 | /* Set the current fp rounding mode and return the old one. | ||
141 | * The argument is a softfloat float_round_ value. | ||
142 | */ | ||
143 | -- | ||
144 | 2.20.1 | ||
145 | |||
146 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implement the fp16 versions of the VFP VCVT instruction forms which | ||
2 | convert between floating point and fixed-point. | ||
3 | 1 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-16-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/vfp.decode | 2 ++ | ||
9 | target/arm/translate-vfp.c.inc | 59 ++++++++++++++++++++++++++++++++++ | ||
10 | 2 files changed, 61 insertions(+) | ||
11 | |||
12 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/vfp.decode | ||
15 | +++ b/target/arm/vfp.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ VJCVT ---- 1110 1.11 1001 .... 1011 11.0 .... @vfp_dm_sd | ||
17 | # We assemble bits 18 (op), 16 (u) and 7 (sx) into a single opc field | ||
18 | # for the convenience of the trans_VCVT_fix functions. | ||
19 | %vcvt_fix_op 18:1 16:1 7:1 | ||
20 | +VCVT_fix_hp ---- 1110 1.11 1.1. .... 1001 .1.0 .... \ | ||
21 | + vd=%vd_sp imm=%vm_sp opc=%vcvt_fix_op | ||
22 | VCVT_fix_sp ---- 1110 1.11 1.1. .... 1010 .1.0 .... \ | ||
23 | vd=%vd_sp imm=%vm_sp opc=%vcvt_fix_op | ||
24 | VCVT_fix_dp ---- 1110 1.11 1.1. .... 1011 .1.0 .... \ | ||
25 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate-vfp.c.inc | ||
28 | +++ b/target/arm/translate-vfp.c.inc | ||
29 | @@ -XXX,XX +XXX,XX @@ static bool trans_VJCVT(DisasContext *s, arg_VJCVT *a) | ||
30 | return true; | ||
31 | } | ||
32 | |||
33 | +static bool trans_VCVT_fix_hp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
34 | +{ | ||
35 | + TCGv_i32 vd, shift; | ||
36 | + TCGv_ptr fpst; | ||
37 | + int frac_bits; | ||
38 | + | ||
39 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
40 | + return false; | ||
41 | + } | ||
42 | + | ||
43 | + if (!vfp_access_check(s)) { | ||
44 | + return true; | ||
45 | + } | ||
46 | + | ||
47 | + frac_bits = (a->opc & 1) ? (32 - a->imm) : (16 - a->imm); | ||
48 | + | ||
49 | + vd = tcg_temp_new_i32(); | ||
50 | + neon_load_reg32(vd, a->vd); | ||
51 | + | ||
52 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
53 | + shift = tcg_const_i32(frac_bits); | ||
54 | + | ||
55 | + /* Switch on op:U:sx bits */ | ||
56 | + switch (a->opc) { | ||
57 | + case 0: | ||
58 | + gen_helper_vfp_shtoh(vd, vd, shift, fpst); | ||
59 | + break; | ||
60 | + case 1: | ||
61 | + gen_helper_vfp_sltoh(vd, vd, shift, fpst); | ||
62 | + break; | ||
63 | + case 2: | ||
64 | + gen_helper_vfp_uhtoh(vd, vd, shift, fpst); | ||
65 | + break; | ||
66 | + case 3: | ||
67 | + gen_helper_vfp_ultoh(vd, vd, shift, fpst); | ||
68 | + break; | ||
69 | + case 4: | ||
70 | + gen_helper_vfp_toshh_round_to_zero(vd, vd, shift, fpst); | ||
71 | + break; | ||
72 | + case 5: | ||
73 | + gen_helper_vfp_toslh_round_to_zero(vd, vd, shift, fpst); | ||
74 | + break; | ||
75 | + case 6: | ||
76 | + gen_helper_vfp_touhh_round_to_zero(vd, vd, shift, fpst); | ||
77 | + break; | ||
78 | + case 7: | ||
79 | + gen_helper_vfp_toulh_round_to_zero(vd, vd, shift, fpst); | ||
80 | + break; | ||
81 | + default: | ||
82 | + g_assert_not_reached(); | ||
83 | + } | ||
84 | + | ||
85 | + neon_store_reg32(vd, a->vd); | ||
86 | + tcg_temp_free_i32(vd); | ||
87 | + tcg_temp_free_i32(shift); | ||
88 | + tcg_temp_free_ptr(fpst); | ||
89 | + return true; | ||
90 | +} | ||
91 | + | ||
92 | static bool trans_VCVT_fix_sp(DisasContext *s, arg_VCVT_fix_sp *a) | ||
93 | { | ||
94 | TCGv_i32 vd, shift; | ||
95 | -- | ||
96 | 2.20.1 | ||
97 | |||
98 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | Implement the fp16 versions of the VFP VCVT instruction forms | ||
2 | which convert between floating point and integer with a specified | ||
3 | rounding mode. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200828183354.27913-17-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/vfp-uncond.decode | 6 ++++-- | ||
10 | target/arm/translate-vfp.c.inc | 32 ++++++++++++++++++++++++-------- | ||
11 | 2 files changed, 28 insertions(+), 10 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/vfp-uncond.decode b/target/arm/vfp-uncond.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/vfp-uncond.decode | ||
16 | +++ b/target/arm/vfp-uncond.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ VRINT 1111 1110 1.11 10 rm:2 .... 1011 01.0 .... \ | ||
18 | vm=%vm_dp vd=%vd_dp dp=1 | ||
19 | |||
20 | # VCVT float to int with specified rounding mode; Vd is always single-precision | ||
21 | +VCVT 1111 1110 1.11 11 rm:2 .... 1001 op:1 1.0 .... \ | ||
22 | + vm=%vm_sp vd=%vd_sp sz=1 | ||
23 | VCVT 1111 1110 1.11 11 rm:2 .... 1010 op:1 1.0 .... \ | ||
24 | - vm=%vm_sp vd=%vd_sp dp=0 | ||
25 | + vm=%vm_sp vd=%vd_sp sz=2 | ||
26 | VCVT 1111 1110 1.11 11 rm:2 .... 1011 op:1 1.0 .... \ | ||
27 | - vm=%vm_dp vd=%vd_sp dp=1 | ||
28 | + vm=%vm_dp vd=%vd_sp sz=3 | ||
29 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/translate-vfp.c.inc | ||
32 | +++ b/target/arm/translate-vfp.c.inc | ||
33 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRINT(DisasContext *s, arg_VRINT *a) | ||
34 | static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
35 | { | ||
36 | uint32_t rd, rm; | ||
37 | - bool dp = a->dp; | ||
38 | + int sz = a->sz; | ||
39 | TCGv_ptr fpst; | ||
40 | TCGv_i32 tcg_rmode, tcg_shift; | ||
41 | int rounding = fp_decode_rm[a->rm]; | ||
42 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
43 | return false; | ||
44 | } | ||
45 | |||
46 | - if (dp && !dc_isar_feature(aa32_fpdp_v2, s)) { | ||
47 | + if (sz == 3 && !dc_isar_feature(aa32_fpdp_v2, s)) { | ||
48 | + return false; | ||
49 | + } | ||
50 | + | ||
51 | + if (sz == 1 && !dc_isar_feature(aa32_fp16_arith, s)) { | ||
52 | return false; | ||
53 | } | ||
54 | |||
55 | /* UNDEF accesses to D16-D31 if they don't exist */ | ||
56 | - if (dp && !dc_isar_feature(aa32_simd_r32, s) && (a->vm & 0x10)) { | ||
57 | + if (sz == 3 && !dc_isar_feature(aa32_simd_r32, s) && (a->vm & 0x10)) { | ||
58 | return false; | ||
59 | } | ||
60 | |||
61 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
62 | return true; | ||
63 | } | ||
64 | |||
65 | - fpst = fpstatus_ptr(FPST_FPCR); | ||
66 | + if (sz == 1) { | ||
67 | + fpst = fpstatus_ptr(FPST_FPCR_F16); | ||
68 | + } else { | ||
69 | + fpst = fpstatus_ptr(FPST_FPCR); | ||
70 | + } | ||
71 | |||
72 | tcg_shift = tcg_const_i32(0); | ||
73 | |||
74 | tcg_rmode = tcg_const_i32(arm_rmode_to_sf(rounding)); | ||
75 | gen_helper_set_rmode(tcg_rmode, tcg_rmode, fpst); | ||
76 | |||
77 | - if (dp) { | ||
78 | + if (sz == 3) { | ||
79 | TCGv_i64 tcg_double, tcg_res; | ||
80 | TCGv_i32 tcg_tmp; | ||
81 | tcg_double = tcg_temp_new_i64(); | ||
82 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCVT(DisasContext *s, arg_VCVT *a) | ||
83 | tcg_single = tcg_temp_new_i32(); | ||
84 | tcg_res = tcg_temp_new_i32(); | ||
85 | neon_load_reg32(tcg_single, rm); | ||
86 | - if (is_signed) { | ||
87 | - gen_helper_vfp_tosls(tcg_res, tcg_single, tcg_shift, fpst); | ||
88 | + if (sz == 1) { | ||
89 | + if (is_signed) { | ||
90 | + gen_helper_vfp_toslh(tcg_res, tcg_single, tcg_shift, fpst); | ||
91 | + } else { | ||
92 | + gen_helper_vfp_toulh(tcg_res, tcg_single, tcg_shift, fpst); | ||
93 | + } | ||
94 | } else { | ||
95 | - gen_helper_vfp_touls(tcg_res, tcg_single, tcg_shift, fpst); | ||
96 | + if (is_signed) { | ||
97 | + gen_helper_vfp_tosls(tcg_res, tcg_single, tcg_shift, fpst); | ||
98 | + } else { | ||
99 | + gen_helper_vfp_touls(tcg_res, tcg_single, tcg_shift, fpst); | ||
100 | + } | ||
101 | } | ||
102 | neon_store_reg32(tcg_res, rd); | ||
103 | tcg_temp_free_i32(tcg_res); | ||
104 | -- | ||
105 | 2.20.1 | ||
106 | |||
107 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The fp16 extension includes a new instruction VINS, which copies the | ||
2 | lower 16 bits of a 32-bit source VFP register into the upper 16 bits | ||
3 | of the destination. Implement it. | ||
4 | 1 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200828183354.27913-20-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/vfp-uncond.decode | 3 +++ | ||
10 | target/arm/translate-vfp.c.inc | 28 ++++++++++++++++++++++++++++ | ||
11 | 2 files changed, 31 insertions(+) | ||
12 | |||
13 | diff --git a/target/arm/vfp-uncond.decode b/target/arm/vfp-uncond.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/vfp-uncond.decode | ||
16 | +++ b/target/arm/vfp-uncond.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ VCVT 1111 1110 1.11 11 rm:2 .... 1010 op:1 1.0 .... \ | ||
18 | vm=%vm_sp vd=%vd_sp sz=2 | ||
19 | VCVT 1111 1110 1.11 11 rm:2 .... 1011 op:1 1.0 .... \ | ||
20 | vm=%vm_dp vd=%vd_sp sz=3 | ||
21 | + | ||
22 | +VINS 1111 1110 1.11 0000 .... 1010 11 . 0 .... \ | ||
23 | + vd=%vd_sp vm=%vm_sp | ||
24 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/translate-vfp.c.inc | ||
27 | +++ b/target/arm/translate-vfp.c.inc | ||
28 | @@ -XXX,XX +XXX,XX @@ static bool trans_NOCP(DisasContext *s, arg_NOCP *a) | ||
29 | |||
30 | return false; | ||
31 | } | ||
32 | + | ||
33 | +static bool trans_VINS(DisasContext *s, arg_VINS *a) | ||
34 | +{ | ||
35 | + TCGv_i32 rd, rm; | ||
36 | + | ||
37 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
38 | + return false; | ||
39 | + } | ||
40 | + | ||
41 | + if (s->vec_len != 0 || s->vec_stride != 0) { | ||
42 | + return false; | ||
43 | + } | ||
44 | + | ||
45 | + if (!vfp_access_check(s)) { | ||
46 | + return true; | ||
47 | + } | ||
48 | + | ||
49 | + /* Insert low half of Vm into high half of Vd */ | ||
50 | + rm = tcg_temp_new_i32(); | ||
51 | + rd = tcg_temp_new_i32(); | ||
52 | + neon_load_reg32(rm, a->vm); | ||
53 | + neon_load_reg32(rd, a->vd); | ||
54 | + tcg_gen_deposit_i32(rd, rd, rm, 16, 16); | ||
55 | + neon_store_reg32(rd, a->vd); | ||
56 | + tcg_temp_free_i32(rm); | ||
57 | + tcg_temp_free_i32(rd); | ||
58 | + return true; | ||
59 | +} | ||
60 | -- | ||
61 | 2.20.1 | ||
62 | |||
63 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | The fp16 extension includes a new instruction VMOVX, which copies the | ||
2 | upper 16 bits of a 32-bit source VFP register into the lower 16 | ||
3 | bits of the destination and zeroes the high half of the destination. | ||
4 | Implement it. | ||
5 | 1 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200828183354.27913-21-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/vfp-uncond.decode | 3 +++ | ||
11 | target/arm/translate-vfp.c.inc | 25 +++++++++++++++++++++++++ | ||
12 | 2 files changed, 28 insertions(+) | ||
13 | |||
14 | diff --git a/target/arm/vfp-uncond.decode b/target/arm/vfp-uncond.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/vfp-uncond.decode | ||
17 | +++ b/target/arm/vfp-uncond.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ VCVT 1111 1110 1.11 11 rm:2 .... 1010 op:1 1.0 .... \ | ||
19 | VCVT 1111 1110 1.11 11 rm:2 .... 1011 op:1 1.0 .... \ | ||
20 | vm=%vm_dp vd=%vd_sp sz=3 | ||
21 | |||
22 | +VMOVX 1111 1110 1.11 0000 .... 1010 01 . 0 .... \ | ||
23 | + vd=%vd_sp vm=%vm_sp | ||
24 | + | ||
25 | VINS 1111 1110 1.11 0000 .... 1010 11 . 0 .... \ | ||
26 | vd=%vd_sp vm=%vm_sp | ||
27 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-vfp.c.inc | ||
30 | +++ b/target/arm/translate-vfp.c.inc | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool trans_VINS(DisasContext *s, arg_VINS *a) | ||
32 | tcg_temp_free_i32(rd); | ||
33 | return true; | ||
34 | } | ||
35 | + | ||
36 | +static bool trans_VMOVX(DisasContext *s, arg_VINS *a) | ||
37 | +{ | ||
38 | + TCGv_i32 rm; | ||
39 | + | ||
40 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
41 | + return false; | ||
42 | + } | ||
43 | + | ||
44 | + if (s->vec_len != 0 || s->vec_stride != 0) { | ||
45 | + return false; | ||
46 | + } | ||
47 | + | ||
48 | + if (!vfp_access_check(s)) { | ||
49 | + return true; | ||
50 | + } | ||
51 | + | ||
52 | + /* Set Vd to high half of Vm */ | ||
53 | + rm = tcg_temp_new_i32(); | ||
54 | + neon_load_reg32(rm, a->vm); | ||
55 | + tcg_gen_shri_i32(rm, rm, 16); | ||
56 | + neon_store_reg32(rm, a->vd); | ||
57 | + tcg_temp_free_i32(rm); | ||
58 | + return true; | ||
59 | +} | ||
60 | -- | ||
61 | 2.20.1 | ||
62 | |||
63 | diff view generated by jsdifflib |
1 | From: Leif Lindholm <leif@nuviainc.com> | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The sbsa-ref platform uses a minimal device tree to pass amount of memory | 3 | We do not support instantiating multiple IOMMUs. Before adding a |
4 | as well as number of cpus to the firmware. However, when dumping that | 4 | virtio-iommu, check that no other IOMMU is present. This will detect |
5 | minimal dtb (with -M sbsa-virt,dumpdtb=<file>), the resulting blob | 5 | both "iommu=smmuv3" machine parameter and another virtio-iommu instance. |
6 | generates a warning when decompiled by dtc due to lack of reg property. | ||
7 | 6 | ||
8 | Add a simple reg property per cpu, representing a 64-bit MPIDR_EL1. | 7 | Fixes: 70e89132c9 ("hw/arm/virt: Add the virtio-iommu device tree mappings") |
9 | 8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | |
10 | This also ends up being cleaner than having the firmware calculating its | 9 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> |
11 | own IDs for generating APCI. | 10 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> |
12 | 11 | Message-id: 20211210170415.583179-4-jean-philippe@linaro.org | |
13 | Signed-off-by: Leif Lindholm <leif@nuviainc.com> | ||
14 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
15 | Message-id: 20200827124335.30586-1-leif@nuviainc.com | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 13 | --- |
18 | hw/arm/sbsa-ref.c | 29 +++++++++++++++++++++++------ | 14 | hw/arm/virt.c | 5 +++++ |
19 | 1 file changed, 23 insertions(+), 6 deletions(-) | 15 | 1 file changed, 5 insertions(+) |
20 | 16 | ||
21 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 17 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/sbsa-ref.c | 19 | --- a/hw/arm/virt.c |
24 | +++ b/hw/arm/sbsa-ref.c | 20 | +++ b/hw/arm/virt.c |
25 | @@ -XXX,XX +XXX,XX @@ static const int sbsa_ref_irqmap[] = { | 21 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev, |
26 | [SBSA_EHCI] = 11, | 22 | hwaddr db_start = 0, db_end = 0; |
27 | }; | 23 | char *resv_prop_str; |
28 | 24 | ||
29 | +static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) | 25 | + if (vms->iommu != VIRT_IOMMU_NONE) { |
30 | +{ | 26 | + error_setg(errp, "virt machine does not support multiple IOMMUs"); |
31 | + uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; | 27 | + return; |
32 | + return arm_cpu_mp_affinity(idx, clustersz); | 28 | + } |
33 | +} | ||
34 | + | 29 | + |
35 | /* | 30 | switch (vms->msi_controller) { |
36 | * Firmware on this machine only uses ACPI table to load OS, these limited | 31 | case VIRT_MSI_CTRL_NONE: |
37 | * device tree nodes are just to let firmware know the info which varies from | 32 | return; |
38 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(SBSAMachineState *sms) | ||
39 | g_free(matrix); | ||
40 | } | ||
41 | |||
42 | + /* | ||
43 | + * From Documentation/devicetree/bindings/arm/cpus.yaml | ||
44 | + * On ARM v8 64-bit systems this property is required | ||
45 | + * and matches the MPIDR_EL1 register affinity bits. | ||
46 | + * | ||
47 | + * * If cpus node's #address-cells property is set to 2 | ||
48 | + * | ||
49 | + * The first reg cell bits [7:0] must be set to | ||
50 | + * bits [39:32] of MPIDR_EL1. | ||
51 | + * | ||
52 | + * The second reg cell bits [23:0] must be set to | ||
53 | + * bits [23:0] of MPIDR_EL1. | ||
54 | + */ | ||
55 | qemu_fdt_add_subnode(sms->fdt, "/cpus"); | ||
56 | + qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#address-cells", 2); | ||
57 | + qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#size-cells", 0x0); | ||
58 | |||
59 | for (cpu = sms->smp_cpus - 1; cpu >= 0; cpu--) { | ||
60 | char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); | ||
61 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | ||
62 | CPUState *cs = CPU(armcpu); | ||
63 | + uint64_t mpidr = sbsa_ref_cpu_mp_affinity(sms, cpu); | ||
64 | |||
65 | qemu_fdt_add_subnode(sms->fdt, nodename); | ||
66 | + qemu_fdt_setprop_u64(sms->fdt, nodename, "reg", mpidr); | ||
67 | |||
68 | if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { | ||
69 | qemu_fdt_setprop_cell(sms->fdt, nodename, "numa-node-id", | ||
70 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ref_init(MachineState *machine) | ||
71 | arm_load_kernel(ARM_CPU(first_cpu), machine, &sms->bootinfo); | ||
72 | } | ||
73 | |||
74 | -static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) | ||
75 | -{ | ||
76 | - uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; | ||
77 | - return arm_cpu_mp_affinity(idx, clustersz); | ||
78 | -} | ||
79 | - | ||
80 | static const CPUArchIdList *sbsa_ref_possible_cpu_arch_ids(MachineState *ms) | ||
81 | { | ||
82 | unsigned int max_cpus = ms->smp.max_cpus; | ||
83 | -- | 33 | -- |
84 | 2.20.1 | 34 | 2.25.1 |
85 | 35 | ||
86 | 36 | diff view generated by jsdifflib |
1 | Convert the neon floating-point vector operations VFMA and VFMS | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | to use a gvec helper, and use this to implement the fp16 case. | ||
3 | 2 | ||
4 | This is the last use of do_3same_fp() so we can now delete | 3 | To propagate errors to the caller of the pre_plug callback, use the |
5 | that function. | 4 | object_poperty_set*() functions directly instead of the qdev_prop_set*() |
5 | helpers. | ||
6 | 6 | ||
7 | Suggested-by: Igor Mammedov <imammedo@redhat.com> | ||
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
10 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
11 | Message-id: 20211210170415.583179-5-jean-philippe@linaro.org | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200828183354.27913-32-peter.maydell@linaro.org | ||
10 | --- | 13 | --- |
11 | target/arm/helper.h | 6 +++ | 14 | hw/arm/virt.c | 5 +++-- |
12 | target/arm/vec_helper.c | 33 +++++++++++- | 15 | 1 file changed, 3 insertions(+), 2 deletions(-) |
13 | target/arm/translate-neon.c.inc | 92 +-------------------------------- | ||
14 | 3 files changed, 40 insertions(+), 91 deletions(-) | ||
15 | 16 | ||
16 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 17 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
17 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/helper.h | 19 | --- a/hw/arm/virt.c |
19 | +++ b/target/arm/helper.h | 20 | +++ b/hw/arm/virt.c |
20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmla_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 21 | @@ -XXX,XX +XXX,XX @@ static void virt_machine_device_pre_plug_cb(HotplugHandler *hotplug_dev, |
21 | DEF_HELPER_FLAGS_5(gvec_fmls_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 22 | db_start, db_end, |
22 | DEF_HELPER_FLAGS_5(gvec_fmls_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 23 | VIRTIO_IOMMU_RESV_MEM_T_MSI); |
23 | 24 | ||
24 | +DEF_HELPER_FLAGS_5(gvec_vfma_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 25 | - qdev_prop_set_uint32(dev, "len-reserved-regions", 1); |
25 | +DEF_HELPER_FLAGS_5(gvec_vfma_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 26 | - qdev_prop_set_string(dev, "reserved-regions[0]", resv_prop_str); |
26 | + | 27 | + object_property_set_uint(OBJECT(dev), "len-reserved-regions", 1, errp); |
27 | +DEF_HELPER_FLAGS_5(gvec_vfms_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 28 | + object_property_set_str(OBJECT(dev), "reserved-regions[0]", |
28 | +DEF_HELPER_FLAGS_5(gvec_vfms_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 29 | + resv_prop_str, errp); |
29 | + | 30 | g_free(resv_prop_str); |
30 | DEF_HELPER_FLAGS_5(gvec_ftsmul_h, TCG_CALL_NO_RWG, | 31 | } |
31 | void, ptr, ptr, ptr, ptr, i32) | ||
32 | DEF_HELPER_FLAGS_5(gvec_ftsmul_s, TCG_CALL_NO_RWG, | ||
33 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/vec_helper.c | ||
36 | +++ b/target/arm/vec_helper.c | ||
37 | @@ -XXX,XX +XXX,XX @@ static float32 float32_mulsub_nf(float32 dest, float32 op1, float32 op2, | ||
38 | return float32_sub(dest, float32_mul(op1, op2, stat), stat); | ||
39 | } | 32 | } |
40 | |||
41 | -#define DO_MULADD(NAME, FUNC, TYPE) \ | ||
42 | +/* Fused versions; these have the semantics Neon VFMA/VFMS want */ | ||
43 | +static float16 float16_muladd_f(float16 dest, float16 op1, float16 op2, | ||
44 | + float_status *stat) | ||
45 | +{ | ||
46 | + return float16_muladd(op1, op2, dest, 0, stat); | ||
47 | +} | ||
48 | + | ||
49 | +static float32 float32_muladd_f(float32 dest, float32 op1, float32 op2, | ||
50 | + float_status *stat) | ||
51 | +{ | ||
52 | + return float32_muladd(op1, op2, dest, 0, stat); | ||
53 | +} | ||
54 | + | ||
55 | +static float16 float16_mulsub_f(float16 dest, float16 op1, float16 op2, | ||
56 | + float_status *stat) | ||
57 | +{ | ||
58 | + return float16_muladd(float16_chs(op1), op2, dest, 0, stat); | ||
59 | +} | ||
60 | + | ||
61 | +static float32 float32_mulsub_f(float32 dest, float32 op1, float32 op2, | ||
62 | + float_status *stat) | ||
63 | +{ | ||
64 | + return float32_muladd(float32_chs(op1), op2, dest, 0, stat); | ||
65 | +} | ||
66 | + | ||
67 | +#define DO_MULADD(NAME, FUNC, TYPE) \ | ||
68 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
69 | { \ | ||
70 | intptr_t i, oprsz = simd_oprsz(desc); \ | ||
71 | @@ -XXX,XX +XXX,XX @@ DO_MULADD(gvec_fmla_s, float32_muladd_nf, float32) | ||
72 | DO_MULADD(gvec_fmls_h, float16_mulsub_nf, float16) | ||
73 | DO_MULADD(gvec_fmls_s, float32_mulsub_nf, float32) | ||
74 | |||
75 | +DO_MULADD(gvec_vfma_h, float16_muladd_f, float16) | ||
76 | +DO_MULADD(gvec_vfma_s, float32_muladd_f, float32) | ||
77 | + | ||
78 | +DO_MULADD(gvec_vfms_h, float16_mulsub_f, float16) | ||
79 | +DO_MULADD(gvec_vfms_s, float32_mulsub_f, float32) | ||
80 | + | ||
81 | /* For the indexed ops, SVE applies the index per 128-bit vector segment. | ||
82 | * For AdvSIMD, there is of course only one such vector segment. | ||
83 | */ | ||
84 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
85 | index XXXXXXX..XXXXXXX 100644 | ||
86 | --- a/target/arm/translate-neon.c.inc | ||
87 | +++ b/target/arm/translate-neon.c.inc | ||
88 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_PAIR(VPADD, padd_u) | ||
89 | DO_3SAME_VQDMULH(VQDMULH, qdmulh) | ||
90 | DO_3SAME_VQDMULH(VQRDMULH, qrdmulh) | ||
91 | |||
92 | -static bool do_3same_fp(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn, | ||
93 | - bool reads_vd) | ||
94 | -{ | ||
95 | - /* | ||
96 | - * FP operations handled elementwise 32 bits at a time. | ||
97 | - * If reads_vd is true then the old value of Vd will be | ||
98 | - * loaded before calling the callback function. This is | ||
99 | - * used for multiply-accumulate type operations. | ||
100 | - */ | ||
101 | - TCGv_i32 tmp, tmp2; | ||
102 | - int pass; | ||
103 | - | ||
104 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
105 | - return false; | ||
106 | - } | ||
107 | - | ||
108 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
109 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
110 | - ((a->vd | a->vn | a->vm) & 0x10)) { | ||
111 | - return false; | ||
112 | - } | ||
113 | - | ||
114 | - if ((a->vn | a->vm | a->vd) & a->q) { | ||
115 | - return false; | ||
116 | - } | ||
117 | - | ||
118 | - if (!vfp_access_check(s)) { | ||
119 | - return true; | ||
120 | - } | ||
121 | - | ||
122 | - TCGv_ptr fpstatus = fpstatus_ptr(FPST_STD); | ||
123 | - for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
124 | - tmp = neon_load_reg(a->vn, pass); | ||
125 | - tmp2 = neon_load_reg(a->vm, pass); | ||
126 | - if (reads_vd) { | ||
127 | - TCGv_i32 tmp_rd = neon_load_reg(a->vd, pass); | ||
128 | - fn(tmp_rd, tmp, tmp2, fpstatus); | ||
129 | - neon_store_reg(a->vd, pass, tmp_rd); | ||
130 | - tcg_temp_free_i32(tmp); | ||
131 | - } else { | ||
132 | - fn(tmp, tmp, tmp2, fpstatus); | ||
133 | - neon_store_reg(a->vd, pass, tmp); | ||
134 | - } | ||
135 | - tcg_temp_free_i32(tmp2); | ||
136 | - } | ||
137 | - tcg_temp_free_ptr(fpstatus); | ||
138 | - return true; | ||
139 | -} | ||
140 | - | ||
141 | #define WRAP_FP_GVEC(WRAPNAME, FPST, FUNC) \ | ||
142 | static void WRAPNAME(unsigned vece, uint32_t rd_ofs, \ | ||
143 | uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
144 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VMAX, gen_helper_gvec_fmax_s, gen_helper_gvec_fmax_h) | ||
145 | DO_3S_FP_GVEC(VMIN, gen_helper_gvec_fmin_s, gen_helper_gvec_fmin_h) | ||
146 | DO_3S_FP_GVEC(VMLA, gen_helper_gvec_fmla_s, gen_helper_gvec_fmla_h) | ||
147 | DO_3S_FP_GVEC(VMLS, gen_helper_gvec_fmls_s, gen_helper_gvec_fmls_h) | ||
148 | +DO_3S_FP_GVEC(VFMA, gen_helper_gvec_vfma_s, gen_helper_gvec_vfma_h) | ||
149 | +DO_3S_FP_GVEC(VFMS, gen_helper_gvec_vfms_s, gen_helper_gvec_vfms_h) | ||
150 | |||
151 | WRAP_FP_GVEC(gen_VMAXNM_fp32_3s, FPST_STD, gen_helper_gvec_fmaxnum_s) | ||
152 | WRAP_FP_GVEC(gen_VMAXNM_fp16_3s, FPST_STD_F16, gen_helper_gvec_fmaxnum_h) | ||
153 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRSQRTS_fp_3s(DisasContext *s, arg_3same *a) | ||
154 | return do_3same(s, a, gen_VRSQRTS_fp_3s); | ||
155 | } | ||
156 | |||
157 | -static void gen_VFMA_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, | ||
158 | - TCGv_ptr fpstatus) | ||
159 | -{ | ||
160 | - gen_helper_vfp_muladds(vd, vn, vm, vd, fpstatus); | ||
161 | -} | ||
162 | - | ||
163 | -static bool trans_VFMA_fp_3s(DisasContext *s, arg_3same *a) | ||
164 | -{ | ||
165 | - if (!dc_isar_feature(aa32_simdfmac, s)) { | ||
166 | - return false; | ||
167 | - } | ||
168 | - | ||
169 | - if (a->size != 0) { | ||
170 | - /* TODO fp16 support */ | ||
171 | - return false; | ||
172 | - } | ||
173 | - | ||
174 | - return do_3same_fp(s, a, gen_VFMA_fp_3s, true); | ||
175 | -} | ||
176 | - | ||
177 | -static void gen_VFMS_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, | ||
178 | - TCGv_ptr fpstatus) | ||
179 | -{ | ||
180 | - gen_helper_vfp_negs(vn, vn); | ||
181 | - gen_helper_vfp_muladds(vd, vn, vm, vd, fpstatus); | ||
182 | -} | ||
183 | - | ||
184 | -static bool trans_VFMS_fp_3s(DisasContext *s, arg_3same *a) | ||
185 | -{ | ||
186 | - if (!dc_isar_feature(aa32_simdfmac, s)) { | ||
187 | - return false; | ||
188 | - } | ||
189 | - | ||
190 | - if (a->size != 0) { | ||
191 | - /* TODO fp16 support */ | ||
192 | - return false; | ||
193 | - } | ||
194 | - | ||
195 | - return do_3same_fp(s, a, gen_VFMS_fp_3s, true); | ||
196 | -} | ||
197 | - | ||
198 | static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) | ||
199 | { | ||
200 | /* FP operations handled pairwise 32 bits at a time */ | ||
201 | -- | 33 | -- |
202 | 2.20.1 | 34 | 2.25.1 |
203 | 35 | ||
204 | 36 | diff view generated by jsdifflib |
1 | Convert the Neon floating-point VMLA and VMLS insns over to using a | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | gvec helper, and use this to implement the fp16 case. | ||
3 | 2 | ||
3 | Create empty data files and allow updates for the upcoming VIOT tests. | ||
4 | |||
5 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
6 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
7 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
8 | Message-id: 20211210170415.583179-6-jean-philippe@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-31-peter.maydell@linaro.org | ||
7 | --- | 10 | --- |
8 | target/arm/helper.h | 6 +++++ | 11 | tests/qtest/bios-tables-test-allowed-diff.h | 3 +++ |
9 | target/arm/vec_helper.c | 42 +++++++++++++++++++++++++++++++++ | 12 | tests/data/acpi/q35/DSDT.viot | 0 |
10 | target/arm/translate-neon.c.inc | 33 ++------------------------ | 13 | tests/data/acpi/q35/VIOT.viot | 0 |
11 | 3 files changed, 50 insertions(+), 31 deletions(-) | 14 | tests/data/acpi/virt/VIOT | 0 |
15 | 4 files changed, 3 insertions(+) | ||
16 | create mode 100644 tests/data/acpi/q35/DSDT.viot | ||
17 | create mode 100644 tests/data/acpi/q35/VIOT.viot | ||
18 | create mode 100644 tests/data/acpi/virt/VIOT | ||
12 | 19 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 20 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 22 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
16 | +++ b/target/arm/helper.h | 23 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmaxnum_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i3 | 24 | @@ -1 +1,4 @@ |
18 | DEF_HELPER_FLAGS_5(gvec_fminnum_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 25 | /* List of comma-separated changed AML files to ignore */ |
19 | DEF_HELPER_FLAGS_5(gvec_fminnum_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 26 | +"tests/data/acpi/virt/VIOT", |
20 | 27 | +"tests/data/acpi/q35/DSDT.viot", | |
21 | +DEF_HELPER_FLAGS_5(gvec_fmla_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 28 | +"tests/data/acpi/q35/VIOT.viot", |
22 | +DEF_HELPER_FLAGS_5(gvec_fmla_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 29 | diff --git a/tests/data/acpi/q35/DSDT.viot b/tests/data/acpi/q35/DSDT.viot |
23 | + | 30 | new file mode 100644 |
24 | +DEF_HELPER_FLAGS_5(gvec_fmls_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 31 | index XXXXXXX..XXXXXXX |
25 | +DEF_HELPER_FLAGS_5(gvec_fmls_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | 32 | diff --git a/tests/data/acpi/q35/VIOT.viot b/tests/data/acpi/q35/VIOT.viot |
26 | + | 33 | new file mode 100644 |
27 | DEF_HELPER_FLAGS_5(gvec_ftsmul_h, TCG_CALL_NO_RWG, | 34 | index XXXXXXX..XXXXXXX |
28 | void, ptr, ptr, ptr, ptr, i32) | 35 | diff --git a/tests/data/acpi/virt/VIOT b/tests/data/acpi/virt/VIOT |
29 | DEF_HELPER_FLAGS_5(gvec_ftsmul_s, TCG_CALL_NO_RWG, | 36 | new file mode 100644 |
30 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 37 | index XXXXXXX..XXXXXXX |
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/vec_helper.c | ||
33 | +++ b/target/arm/vec_helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_rsqrts_d, helper_rsqrtsf_f64, float64) | ||
35 | #endif | ||
36 | #undef DO_3OP | ||
37 | |||
38 | +/* Non-fused multiply-add (unlike float16_muladd etc, which are fused) */ | ||
39 | +static float16 float16_muladd_nf(float16 dest, float16 op1, float16 op2, | ||
40 | + float_status *stat) | ||
41 | +{ | ||
42 | + return float16_add(dest, float16_mul(op1, op2, stat), stat); | ||
43 | +} | ||
44 | + | ||
45 | +static float32 float32_muladd_nf(float32 dest, float32 op1, float32 op2, | ||
46 | + float_status *stat) | ||
47 | +{ | ||
48 | + return float32_add(dest, float32_mul(op1, op2, stat), stat); | ||
49 | +} | ||
50 | + | ||
51 | +static float16 float16_mulsub_nf(float16 dest, float16 op1, float16 op2, | ||
52 | + float_status *stat) | ||
53 | +{ | ||
54 | + return float16_sub(dest, float16_mul(op1, op2, stat), stat); | ||
55 | +} | ||
56 | + | ||
57 | +static float32 float32_mulsub_nf(float32 dest, float32 op1, float32 op2, | ||
58 | + float_status *stat) | ||
59 | +{ | ||
60 | + return float32_sub(dest, float32_mul(op1, op2, stat), stat); | ||
61 | +} | ||
62 | + | ||
63 | +#define DO_MULADD(NAME, FUNC, TYPE) \ | ||
64 | +void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
65 | +{ \ | ||
66 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
67 | + TYPE *d = vd, *n = vn, *m = vm; \ | ||
68 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | ||
69 | + d[i] = FUNC(d[i], n[i], m[i], stat); \ | ||
70 | + } \ | ||
71 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
72 | +} | ||
73 | + | ||
74 | +DO_MULADD(gvec_fmla_h, float16_muladd_nf, float16) | ||
75 | +DO_MULADD(gvec_fmla_s, float32_muladd_nf, float32) | ||
76 | + | ||
77 | +DO_MULADD(gvec_fmls_h, float16_mulsub_nf, float16) | ||
78 | +DO_MULADD(gvec_fmls_s, float32_mulsub_nf, float32) | ||
79 | + | ||
80 | /* For the indexed ops, SVE applies the index per 128-bit vector segment. | ||
81 | * For AdvSIMD, there is of course only one such vector segment. | ||
82 | */ | ||
83 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/target/arm/translate-neon.c.inc | ||
86 | +++ b/target/arm/translate-neon.c.inc | ||
87 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VACGE, gen_helper_gvec_facge_s, gen_helper_gvec_facge_h) | ||
88 | DO_3S_FP_GVEC(VACGT, gen_helper_gvec_facgt_s, gen_helper_gvec_facgt_h) | ||
89 | DO_3S_FP_GVEC(VMAX, gen_helper_gvec_fmax_s, gen_helper_gvec_fmax_h) | ||
90 | DO_3S_FP_GVEC(VMIN, gen_helper_gvec_fmin_s, gen_helper_gvec_fmin_h) | ||
91 | - | ||
92 | -/* | ||
93 | - * For all the functions using this macro, size == 1 means fp16, | ||
94 | - * which is an architecture extension we don't implement yet. | ||
95 | - */ | ||
96 | -#define DO_3S_FP(INSN,FUNC,READS_VD) \ | ||
97 | - static bool trans_##INSN##_fp_3s(DisasContext *s, arg_3same *a) \ | ||
98 | - { \ | ||
99 | - if (a->size != 0) { \ | ||
100 | - /* TODO fp16 support */ \ | ||
101 | - return false; \ | ||
102 | - } \ | ||
103 | - return do_3same_fp(s, a, FUNC, READS_VD); \ | ||
104 | - } | ||
105 | - | ||
106 | -static void gen_VMLA_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, | ||
107 | - TCGv_ptr fpstatus) | ||
108 | -{ | ||
109 | - gen_helper_vfp_muls(vn, vn, vm, fpstatus); | ||
110 | - gen_helper_vfp_adds(vd, vd, vn, fpstatus); | ||
111 | -} | ||
112 | - | ||
113 | -static void gen_VMLS_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, | ||
114 | - TCGv_ptr fpstatus) | ||
115 | -{ | ||
116 | - gen_helper_vfp_muls(vn, vn, vm, fpstatus); | ||
117 | - gen_helper_vfp_subs(vd, vd, vn, fpstatus); | ||
118 | -} | ||
119 | - | ||
120 | -DO_3S_FP(VMLA, gen_VMLA_fp_3s, true) | ||
121 | -DO_3S_FP(VMLS, gen_VMLS_fp_3s, true) | ||
122 | +DO_3S_FP_GVEC(VMLA, gen_helper_gvec_fmla_s, gen_helper_gvec_fmla_h) | ||
123 | +DO_3S_FP_GVEC(VMLS, gen_helper_gvec_fmls_s, gen_helper_gvec_fmls_h) | ||
124 | |||
125 | WRAP_FP_GVEC(gen_VMAXNM_fp32_3s, FPST_STD, gen_helper_gvec_fmaxnum_s) | ||
126 | WRAP_FP_GVEC(gen_VMAXNM_fp16_3s, FPST_STD_F16, gen_helper_gvec_fmaxnum_h) | ||
127 | -- | 38 | -- |
128 | 2.20.1 | 39 | 2.25.1 |
129 | 40 | ||
130 | 41 | diff view generated by jsdifflib |
1 | Rewrite Neon VABS/VNEG of floats to use gvec logical AND and XOR, so | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | that we can implement the fp16 version of the insns. | ||
3 | 2 | ||
3 | Add two test cases for VIOT, one on the q35 machine and the other on | ||
4 | virt. To test complex topologies the q35 test has two PCIe buses that | ||
5 | bypass the IOMMU (and are therefore not described by VIOT), and two | ||
6 | buses that are translated by virtio-iommu. | ||
7 | |||
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
10 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
11 | Message-id: 20211210170415.583179-7-jean-philippe@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200828183354.27913-26-peter.maydell@linaro.org | ||
7 | --- | 13 | --- |
8 | target/arm/translate-neon.c.inc | 34 +++++++++++++++++++++++++++------ | 14 | tests/qtest/bios-tables-test.c | 38 ++++++++++++++++++++++++++++++++++ |
9 | 1 file changed, 28 insertions(+), 6 deletions(-) | 15 | 1 file changed, 38 insertions(+) |
10 | 16 | ||
11 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 17 | diff --git a/tests/qtest/bios-tables-test.c b/tests/qtest/bios-tables-test.c |
12 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-neon.c.inc | 19 | --- a/tests/qtest/bios-tables-test.c |
14 | +++ b/target/arm/translate-neon.c.inc | 20 | +++ b/tests/qtest/bios-tables-test.c |
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_VCNT(DisasContext *s, arg_2misc *a) | 21 | @@ -XXX,XX +XXX,XX @@ static void test_acpi_virt_tcg(void) |
16 | return do_2misc(s, a, gen_helper_neon_cnt_u8); | 22 | free_test_data(&data); |
17 | } | 23 | } |
18 | 24 | ||
19 | +static void gen_VABS_F(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | 25 | +static void test_acpi_q35_viot(void) |
20 | + uint32_t oprsz, uint32_t maxsz) | ||
21 | +{ | 26 | +{ |
22 | + tcg_gen_gvec_andi(vece, rd_ofs, rm_ofs, | 27 | + test_data data = { |
23 | + vece == MO_16 ? 0x7fff : 0x7fffffff, | 28 | + .machine = MACHINE_Q35, |
24 | + oprsz, maxsz); | 29 | + .variant = ".viot", |
30 | + }; | ||
31 | + | ||
32 | + /* | ||
33 | + * To keep things interesting, two buses bypass the IOMMU. | ||
34 | + * VIOT should only describes the other two buses. | ||
35 | + */ | ||
36 | + test_acpi_one("-machine default_bus_bypass_iommu=on " | ||
37 | + "-device virtio-iommu-pci " | ||
38 | + "-device pxb-pcie,bus_nr=0x10,id=pcie.100,bus=pcie.0 " | ||
39 | + "-device pxb-pcie,bus_nr=0x20,id=pcie.200,bus=pcie.0,bypass_iommu=on " | ||
40 | + "-device pxb-pcie,bus_nr=0x30,id=pcie.300,bus=pcie.0", | ||
41 | + &data); | ||
42 | + free_test_data(&data); | ||
25 | +} | 43 | +} |
26 | + | 44 | + |
27 | static bool trans_VABS_F(DisasContext *s, arg_2misc *a) | 45 | +static void test_acpi_virt_viot(void) |
28 | { | 46 | +{ |
29 | - if (a->size != 2) { | 47 | + test_data data = { |
30 | + if (a->size == MO_16) { | 48 | + .machine = "virt", |
31 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | 49 | + .uefi_fl1 = "pc-bios/edk2-aarch64-code.fd", |
32 | + return false; | 50 | + .uefi_fl2 = "pc-bios/edk2-arm-vars.fd", |
33 | + } | 51 | + .cd = "tests/data/uefi-boot-images/bios-tables-test.aarch64.iso.qcow2", |
34 | + } else if (a->size != MO_32) { | 52 | + .ram_start = 0x40000000ULL, |
35 | return false; | 53 | + .scan_len = 128ULL * 1024 * 1024, |
36 | } | 54 | + }; |
37 | - /* TODO: FP16 : size == 1 */ | 55 | + |
38 | - return do_2misc(s, a, gen_helper_vfp_abss); | 56 | + test_acpi_one("-cpu cortex-a57 " |
39 | + return do_2misc_vec(s, a, gen_VABS_F); | 57 | + "-device virtio-iommu-pci", &data); |
58 | + free_test_data(&data); | ||
40 | +} | 59 | +} |
41 | + | 60 | + |
42 | +static void gen_VNEG_F(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | 61 | static void test_oem_fields(test_data *data) |
43 | + uint32_t oprsz, uint32_t maxsz) | ||
44 | +{ | ||
45 | + tcg_gen_gvec_xori(vece, rd_ofs, rm_ofs, | ||
46 | + vece == MO_16 ? 0x8000 : 0x80000000, | ||
47 | + oprsz, maxsz); | ||
48 | } | ||
49 | |||
50 | static bool trans_VNEG_F(DisasContext *s, arg_2misc *a) | ||
51 | { | 62 | { |
52 | - if (a->size != 2) { | 63 | int i; |
53 | + if (a->size == MO_16) { | 64 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[]) |
54 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | 65 | qtest_add_func("acpi/q35/kvm/xapic", test_acpi_q35_kvm_xapic); |
55 | + return false; | 66 | qtest_add_func("acpi/q35/kvm/dmar", test_acpi_q35_kvm_dmar); |
56 | + } | 67 | } |
57 | + } else if (a->size != MO_32) { | 68 | + qtest_add_func("acpi/q35/viot", test_acpi_q35_viot); |
58 | return false; | 69 | } else if (strcmp(arch, "aarch64") == 0) { |
70 | if (has_tcg) { | ||
71 | qtest_add_func("acpi/virt", test_acpi_virt_tcg); | ||
72 | @@ -XXX,XX +XXX,XX @@ int main(int argc, char *argv[]) | ||
73 | qtest_add_func("acpi/virt/memhp", test_acpi_virt_tcg_memhp); | ||
74 | qtest_add_func("acpi/virt/pxb", test_acpi_virt_tcg_pxb); | ||
75 | qtest_add_func("acpi/virt/oem-fields", test_acpi_oem_fields_virt); | ||
76 | + qtest_add_func("acpi/virt/viot", test_acpi_virt_viot); | ||
77 | } | ||
59 | } | 78 | } |
60 | - /* TODO: FP16 : size == 1 */ | 79 | ret = g_test_run(); |
61 | - return do_2misc(s, a, gen_helper_vfp_negs); | ||
62 | + return do_2misc_vec(s, a, gen_VNEG_F); | ||
63 | } | ||
64 | |||
65 | static bool trans_VRECPE(DisasContext *s, arg_2misc *a) | ||
66 | -- | 80 | -- |
67 | 2.20.1 | 81 | 2.25.1 |
68 | 82 | ||
69 | 83 | diff view generated by jsdifflib |
1 | Convert the Neon VCVT float<->fixed-point insns to a | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | gvec style, in preparation for adding fp16 support. | 2 | |
3 | 3 | Add expected blobs of the VIOT and DSDT table for the VIOT test on the | |
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | q35 machine. |
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | |
6 | Message-id: 20200828183354.27913-38-peter.maydell@linaro.org | 6 | Since the test instantiates a virtio device and two PCIe expander |
7 | --- | 7 | bridges, DSDT.viot has more blocks than the base DSDT. |
8 | target/arm/helper.h | 5 +++++ | 8 | |
9 | target/arm/vec_helper.c | 20 +++++++++++++++++++ | 9 | The VIOT table generated for the q35 test is: |
10 | target/arm/translate-neon.c.inc | 35 +++++++++++++++++---------------- | 10 | |
11 | 3 files changed, 43 insertions(+), 17 deletions(-) | 11 | [000h 0000 4] Signature : "VIOT" [Virtual I/O Translation Table] |
12 | 12 | [004h 0004 4] Table Length : 00000070 | |
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 13 | [008h 0008 1] Revision : 00 |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | [009h 0009 1] Checksum : 3D |
15 | --- a/target/arm/helper.h | 15 | [00Ah 0010 6] Oem ID : "BOCHS " |
16 | +++ b/target/arm/helper.h | 16 | [010h 0016 8] Oem Table ID : "BXPC " |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_tosizs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 17 | [018h 0024 4] Oem Revision : 00000001 |
18 | DEF_HELPER_FLAGS_4(gvec_touszh, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 18 | [01Ch 0028 4] Asl Compiler ID : "BXPC" |
19 | DEF_HELPER_FLAGS_4(gvec_touizs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 19 | [020h 0032 4] Asl Compiler Revision : 00000001 |
20 | 20 | ||
21 | +DEF_HELPER_FLAGS_4(gvec_vcvt_sf, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 21 | [024h 0036 2] Node count : 0003 |
22 | +DEF_HELPER_FLAGS_4(gvec_vcvt_uf, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 22 | [026h 0038 2] Node offset : 0030 |
23 | +DEF_HELPER_FLAGS_4(gvec_vcvt_fs, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 23 | [028h 0040 8] Reserved : 0000000000000000 |
24 | +DEF_HELPER_FLAGS_4(gvec_vcvt_fu, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 24 | |
25 | + | 25 | [030h 0048 1] Type : 03 [VirtIO-PCI IOMMU] |
26 | DEF_HELPER_FLAGS_4(gvec_frecpe_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 26 | [031h 0049 1] Reserved : 00 |
27 | DEF_HELPER_FLAGS_4(gvec_frecpe_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 27 | [032h 0050 2] Length : 0010 |
28 | DEF_HELPER_FLAGS_4(gvec_frecpe_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 28 | |
29 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 29 | [034h 0052 2] PCI Segment : 0000 |
30 | index XXXXXXX..XXXXXXX 100644 | 30 | [036h 0054 2] PCI BDF number : 0010 |
31 | --- a/target/arm/vec_helper.c | 31 | [038h 0056 8] Reserved : 0000000000000000 |
32 | +++ b/target/arm/vec_helper.c | 32 | |
33 | @@ -XXX,XX +XXX,XX @@ DO_NEON_PAIRWISE(neon_pmax, max) | 33 | [040h 0064 1] Type : 01 [PCI Range] |
34 | DO_NEON_PAIRWISE(neon_pmin, min) | 34 | [041h 0065 1] Reserved : 00 |
35 | 35 | [042h 0066 2] Length : 0018 | |
36 | #undef DO_NEON_PAIRWISE | 36 | |
37 | + | 37 | [044h 0068 4] Endpoint start : 00003000 |
38 | +#define DO_VCVT_FIXED(NAME, FUNC, TYPE) \ | 38 | [048h 0072 2] PCI Segment start : 0000 |
39 | + void HELPER(NAME)(void *vd, void *vn, void *stat, uint32_t desc) \ | 39 | [04Ah 0074 2] PCI Segment end : 0000 |
40 | + { \ | 40 | [04Ch 0076 2] PCI BDF start : 3000 |
41 | + intptr_t i, oprsz = simd_oprsz(desc); \ | 41 | [04Eh 0078 2] PCI BDF end : 30FF |
42 | + int shift = simd_data(desc); \ | 42 | [050h 0080 2] Output node : 0030 |
43 | + TYPE *d = vd, *n = vn; \ | 43 | [052h 0082 6] Reserved : 000000000000 |
44 | + float_status *fpst = stat; \ | 44 | |
45 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | 45 | [058h 0088 1] Type : 01 [PCI Range] |
46 | + d[i] = FUNC(n[i], shift, fpst); \ | 46 | [059h 0089 1] Reserved : 00 |
47 | + } \ | 47 | [05Ah 0090 2] Length : 0018 |
48 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | 48 | |
49 | + } | 49 | [05Ch 0092 4] Endpoint start : 00001000 |
50 | + | 50 | [060h 0096 2] PCI Segment start : 0000 |
51 | +DO_VCVT_FIXED(gvec_vcvt_sf, helper_vfp_sltos, uint32_t) | 51 | [062h 0098 2] PCI Segment end : 0000 |
52 | +DO_VCVT_FIXED(gvec_vcvt_uf, helper_vfp_ultos, uint32_t) | 52 | [064h 0100 2] PCI BDF start : 1000 |
53 | +DO_VCVT_FIXED(gvec_vcvt_fs, helper_vfp_tosls_round_to_zero, uint32_t) | 53 | [066h 0102 2] PCI BDF end : 10FF |
54 | +DO_VCVT_FIXED(gvec_vcvt_fu, helper_vfp_touls_round_to_zero, uint32_t) | 54 | [068h 0104 2] Output node : 0030 |
55 | + | 55 | [06Ah 0106 6] Reserved : 000000000000 |
56 | +#undef DO_VCVT_FIXED | 56 | |
57 | diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc | 57 | And the DSDT diff is: |
58 | index XXXXXXX..XXXXXXX 100644 | 58 | |
59 | --- a/target/arm/translate-neon.c.inc | 59 | @@ -XXX,XX +XXX,XX @@ |
60 | +++ b/target/arm/translate-neon.c.inc | 60 | * |
61 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL_U_2sh(DisasContext *s, arg_2reg_shift *a) | 61 | * Disassembling to symbolic ASL+ operators |
62 | } | 62 | * |
63 | 63 | - * Disassembly of tests/data/acpi/q35/DSDT, Fri Dec 10 15:03:08 2021 | |
64 | static bool do_fp_2sh(DisasContext *s, arg_2reg_shift *a, | 64 | + * Disassembly of /tmp/aml-H9Y5D1, Fri Dec 10 15:02:27 2021 |
65 | - NeonGenTwoSingleOpFn *fn) | 65 | * |
66 | + gen_helper_gvec_2_ptr *fn) | 66 | * Original Table Header: |
67 | { | 67 | * Signature "DSDT" |
68 | /* FP operations in 2-reg-and-shift group */ | 68 | - * Length 0x00002061 (8289) |
69 | - TCGv_i32 tmp, shiftv; | 69 | + * Length 0x000024B6 (9398) |
70 | - TCGv_ptr fpstatus; | 70 | * Revision 0x01 **** 32-bit table (V1), no 64-bit math support |
71 | - int pass; | 71 | - * Checksum 0xFA |
72 | + int vec_size = a->q ? 16 : 8; | 72 | + * Checksum 0xA7 |
73 | + int rd_ofs = neon_reg_offset(a->vd, 0); | 73 | * OEM ID "BOCHS " |
74 | + int rm_ofs = neon_reg_offset(a->vm, 0); | 74 | * OEM Table ID "BXPC " |
75 | + TCGv_ptr fpst; | 75 | * OEM Revision 0x00000001 (1) |
76 | 76 | @@ -XXX,XX +XXX,XX @@ | |
77 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | 77 | } |
78 | return false; | ||
79 | } | 78 | } |
80 | 79 | ||
81 | + if (a->size != 0) { | 80 | + Scope (\_SB) |
82 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | 81 | + { |
83 | + return false; | 82 | + Device (PC30) |
83 | + { | ||
84 | + Name (_UID, 0x30) // _UID: Unique ID | ||
85 | + Name (_BBN, 0x30) // _BBN: BIOS Bus Number | ||
86 | + Name (_HID, EisaId ("PNP0A08") /* PCI Express Bus */) // _HID: Hardware ID | ||
87 | + Name (_CID, EisaId ("PNP0A03") /* PCI Bus */) // _CID: Compatible ID | ||
88 | + Method (_OSC, 4, NotSerialized) // _OSC: Operating System Capabilities | ||
89 | + { | ||
90 | + CreateDWordField (Arg3, Zero, CDW1) | ||
91 | + If ((Arg0 == ToUUID ("33db4d5b-1ff7-401c-9657-7441c03dd766") /* PCI Host Bridge Device */)) | ||
92 | + { | ||
93 | + CreateDWordField (Arg3, 0x04, CDW2) | ||
94 | + CreateDWordField (Arg3, 0x08, CDW3) | ||
95 | + Local0 = CDW3 /* \_SB_.PC30._OSC.CDW3 */ | ||
96 | + Local0 &= 0x1F | ||
97 | + If ((Arg1 != One)) | ||
98 | + { | ||
99 | + CDW1 |= 0x08 | ||
100 | + } | ||
101 | + | ||
102 | + If ((CDW3 != Local0)) | ||
103 | + { | ||
104 | + CDW1 |= 0x10 | ||
105 | + } | ||
106 | + | ||
107 | + CDW3 = Local0 | ||
108 | + } | ||
109 | + Else | ||
110 | + { | ||
111 | + CDW1 |= 0x04 | ||
112 | + } | ||
113 | + | ||
114 | + Return (Arg3) | ||
115 | + } | ||
116 | + | ||
117 | + Method (_PRT, 0, NotSerialized) // _PRT: PCI Routing Table | ||
118 | + { | ||
119 | + Local0 = Package (0x80){} | ||
120 | + Local1 = Zero | ||
121 | + While ((Local1 < 0x80)) | ||
122 | + { | ||
123 | + Local2 = (Local1 >> 0x02) | ||
124 | + Local3 = ((Local1 + Local2) & 0x03) | ||
125 | + If ((Local3 == Zero)) | ||
126 | + { | ||
127 | + Local4 = Package (0x04) | ||
128 | + { | ||
129 | + Zero, | ||
130 | + Zero, | ||
131 | + LNKD, | ||
132 | + Zero | ||
133 | + } | ||
134 | + } | ||
135 | + | ||
136 | + If ((Local3 == One)) | ||
137 | + { | ||
138 | + Local4 = Package (0x04) | ||
139 | + { | ||
140 | + Zero, | ||
141 | + Zero, | ||
142 | + LNKA, | ||
143 | + Zero | ||
144 | + } | ||
145 | + } | ||
146 | + | ||
147 | + If ((Local3 == 0x02)) | ||
148 | + { | ||
149 | + Local4 = Package (0x04) | ||
150 | + { | ||
151 | + Zero, | ||
152 | + Zero, | ||
153 | + LNKB, | ||
154 | + Zero | ||
155 | + } | ||
156 | + } | ||
157 | + | ||
158 | + If ((Local3 == 0x03)) | ||
159 | + { | ||
160 | + Local4 = Package (0x04) | ||
161 | + { | ||
162 | + Zero, | ||
163 | + Zero, | ||
164 | + LNKC, | ||
165 | + Zero | ||
166 | + } | ||
167 | + } | ||
168 | + | ||
169 | + Local4 [Zero] = ((Local2 << 0x10) | 0xFFFF) | ||
170 | + Local4 [One] = (Local1 & 0x03) | ||
171 | + Local0 [Local1] = Local4 | ||
172 | + Local1++ | ||
173 | + } | ||
174 | + | ||
175 | + Return (Local0) | ||
176 | + } | ||
177 | + | ||
178 | + Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings | ||
179 | + { | ||
180 | + WordBusNumber (ResourceProducer, MinFixed, MaxFixed, PosDecode, | ||
181 | + 0x0000, // Granularity | ||
182 | + 0x0030, // Range Minimum | ||
183 | + 0x0030, // Range Maximum | ||
184 | + 0x0000, // Translation Offset | ||
185 | + 0x0001, // Length | ||
186 | + ,, ) | ||
187 | + }) | ||
84 | + } | 188 | + } |
85 | + } | 189 | + } |
86 | + | 190 | + |
87 | /* UNDEF accesses to D16-D31 if they don't exist. */ | 191 | + Scope (\_SB) |
88 | if (!dc_isar_feature(aa32_simd_r32, s) && | 192 | + { |
89 | ((a->vd | a->vm) & 0x10)) { | 193 | + Device (PC20) |
90 | @@ -XXX,XX +XXX,XX @@ static bool do_fp_2sh(DisasContext *s, arg_2reg_shift *a, | 194 | + { |
91 | return true; | 195 | + Name (_UID, 0x20) // _UID: Unique ID |
92 | } | 196 | + Name (_BBN, 0x20) // _BBN: BIOS Bus Number |
93 | 197 | + Name (_HID, EisaId ("PNP0A08") /* PCI Express Bus */) // _HID: Hardware ID | |
94 | - fpstatus = fpstatus_ptr(FPST_STD); | 198 | + Name (_CID, EisaId ("PNP0A03") /* PCI Bus */) // _CID: Compatible ID |
95 | - shiftv = tcg_const_i32(a->shift); | 199 | + Method (_OSC, 4, NotSerialized) // _OSC: Operating System Capabilities |
96 | - for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | 200 | + { |
97 | - tmp = neon_load_reg(a->vm, pass); | 201 | + CreateDWordField (Arg3, Zero, CDW1) |
98 | - fn(tmp, tmp, shiftv, fpstatus); | 202 | + If ((Arg0 == ToUUID ("33db4d5b-1ff7-401c-9657-7441c03dd766") /* PCI Host Bridge Device */)) |
99 | - neon_store_reg(a->vd, pass, tmp); | 203 | + { |
100 | - } | 204 | + CreateDWordField (Arg3, 0x04, CDW2) |
101 | - tcg_temp_free_ptr(fpstatus); | 205 | + CreateDWordField (Arg3, 0x08, CDW3) |
102 | - tcg_temp_free_i32(shiftv); | 206 | + Local0 = CDW3 /* \_SB_.PC20._OSC.CDW3 */ |
103 | + fpst = fpstatus_ptr(a->size ? FPST_STD_F16 : FPST_STD); | 207 | + Local0 &= 0x1F |
104 | + tcg_gen_gvec_2_ptr(rd_ofs, rm_ofs, fpst, vec_size, vec_size, a->shift, fn); | 208 | + If ((Arg1 != One)) |
105 | + tcg_temp_free_ptr(fpst); | 209 | + { |
106 | return true; | 210 | + CDW1 |= 0x08 |
107 | } | 211 | + } |
108 | 212 | + | |
109 | @@ -XXX,XX +XXX,XX @@ static bool do_fp_2sh(DisasContext *s, arg_2reg_shift *a, | 213 | + If ((CDW3 != Local0)) |
110 | return do_fp_2sh(s, a, FUNC); \ | 214 | + { |
111 | } | 215 | + CDW1 |= 0x10 |
112 | 216 | + } | |
113 | -DO_FP_2SH(VCVT_SF, gen_helper_vfp_sltos) | 217 | + |
114 | -DO_FP_2SH(VCVT_UF, gen_helper_vfp_ultos) | 218 | + CDW3 = Local0 |
115 | -DO_FP_2SH(VCVT_FS, gen_helper_vfp_tosls_round_to_zero) | 219 | + } |
116 | -DO_FP_2SH(VCVT_FU, gen_helper_vfp_touls_round_to_zero) | 220 | + Else |
117 | +DO_FP_2SH(VCVT_SF, gen_helper_gvec_vcvt_sf) | 221 | + { |
118 | +DO_FP_2SH(VCVT_UF, gen_helper_gvec_vcvt_uf) | 222 | + CDW1 |= 0x04 |
119 | +DO_FP_2SH(VCVT_FS, gen_helper_gvec_vcvt_fs) | 223 | + } |
120 | +DO_FP_2SH(VCVT_FU, gen_helper_gvec_vcvt_fu) | 224 | + |
121 | 225 | + Return (Arg3) | |
122 | static uint64_t asimd_imm_const(uint32_t imm, int cmode, int op) | 226 | + } |
123 | { | 227 | + |
228 | + Method (_PRT, 0, NotSerialized) // _PRT: PCI Routing Table | ||
229 | + { | ||
230 | + Local0 = Package (0x80){} | ||
231 | + Local1 = Zero | ||
232 | + While ((Local1 < 0x80)) | ||
233 | + { | ||
234 | + Local2 = (Local1 >> 0x02) | ||
235 | + Local3 = ((Local1 + Local2) & 0x03) | ||
236 | + If ((Local3 == Zero)) | ||
237 | + { | ||
238 | + Local4 = Package (0x04) | ||
239 | + { | ||
240 | + Zero, | ||
241 | + Zero, | ||
242 | + LNKD, | ||
243 | + Zero | ||
244 | + } | ||
245 | + } | ||
246 | + | ||
247 | + If ((Local3 == One)) | ||
248 | + { | ||
249 | + Local4 = Package (0x04) | ||
250 | + { | ||
251 | + Zero, | ||
252 | + Zero, | ||
253 | + LNKA, | ||
254 | + Zero | ||
255 | + } | ||
256 | + } | ||
257 | + | ||
258 | + If ((Local3 == 0x02)) | ||
259 | + { | ||
260 | + Local4 = Package (0x04) | ||
261 | + { | ||
262 | + Zero, | ||
263 | + Zero, | ||
264 | + LNKB, | ||
265 | + Zero | ||
266 | + } | ||
267 | + } | ||
268 | + | ||
269 | + If ((Local3 == 0x03)) | ||
270 | + { | ||
271 | + Local4 = Package (0x04) | ||
272 | + { | ||
273 | + Zero, | ||
274 | + Zero, | ||
275 | + LNKC, | ||
276 | + Zero | ||
277 | + } | ||
278 | + } | ||
279 | + | ||
280 | + Local4 [Zero] = ((Local2 << 0x10) | 0xFFFF) | ||
281 | + Local4 [One] = (Local1 & 0x03) | ||
282 | + Local0 [Local1] = Local4 | ||
283 | + Local1++ | ||
284 | + } | ||
285 | + | ||
286 | + Return (Local0) | ||
287 | + } | ||
288 | + | ||
289 | + Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings | ||
290 | + { | ||
291 | + WordBusNumber (ResourceProducer, MinFixed, MaxFixed, PosDecode, | ||
292 | + 0x0000, // Granularity | ||
293 | + 0x0020, // Range Minimum | ||
294 | + 0x0020, // Range Maximum | ||
295 | + 0x0000, // Translation Offset | ||
296 | + 0x0001, // Length | ||
297 | + ,, ) | ||
298 | + }) | ||
299 | + } | ||
300 | + } | ||
301 | + | ||
302 | + Scope (\_SB) | ||
303 | + { | ||
304 | + Device (PC10) | ||
305 | + { | ||
306 | + Name (_UID, 0x10) // _UID: Unique ID | ||
307 | + Name (_BBN, 0x10) // _BBN: BIOS Bus Number | ||
308 | + Name (_HID, EisaId ("PNP0A08") /* PCI Express Bus */) // _HID: Hardware ID | ||
309 | + Name (_CID, EisaId ("PNP0A03") /* PCI Bus */) // _CID: Compatible ID | ||
310 | + Method (_OSC, 4, NotSerialized) // _OSC: Operating System Capabilities | ||
311 | + { | ||
312 | + CreateDWordField (Arg3, Zero, CDW1) | ||
313 | + If ((Arg0 == ToUUID ("33db4d5b-1ff7-401c-9657-7441c03dd766") /* PCI Host Bridge Device */)) | ||
314 | + { | ||
315 | + CreateDWordField (Arg3, 0x04, CDW2) | ||
316 | + CreateDWordField (Arg3, 0x08, CDW3) | ||
317 | + Local0 = CDW3 /* \_SB_.PC10._OSC.CDW3 */ | ||
318 | + Local0 &= 0x1F | ||
319 | + If ((Arg1 != One)) | ||
320 | + { | ||
321 | + CDW1 |= 0x08 | ||
322 | + } | ||
323 | + | ||
324 | + If ((CDW3 != Local0)) | ||
325 | + { | ||
326 | + CDW1 |= 0x10 | ||
327 | + } | ||
328 | + | ||
329 | + CDW3 = Local0 | ||
330 | + } | ||
331 | + Else | ||
332 | + { | ||
333 | + CDW1 |= 0x04 | ||
334 | + } | ||
335 | + | ||
336 | + Return (Arg3) | ||
337 | + } | ||
338 | + | ||
339 | + Method (_PRT, 0, NotSerialized) // _PRT: PCI Routing Table | ||
340 | + { | ||
341 | + Local0 = Package (0x80){} | ||
342 | + Local1 = Zero | ||
343 | + While ((Local1 < 0x80)) | ||
344 | + { | ||
345 | + Local2 = (Local1 >> 0x02) | ||
346 | + Local3 = ((Local1 + Local2) & 0x03) | ||
347 | + If ((Local3 == Zero)) | ||
348 | + { | ||
349 | + Local4 = Package (0x04) | ||
350 | + { | ||
351 | + Zero, | ||
352 | + Zero, | ||
353 | + LNKD, | ||
354 | + Zero | ||
355 | + } | ||
356 | + } | ||
357 | + | ||
358 | + If ((Local3 == One)) | ||
359 | + { | ||
360 | + Local4 = Package (0x04) | ||
361 | + { | ||
362 | + Zero, | ||
363 | + Zero, | ||
364 | + LNKA, | ||
365 | + Zero | ||
366 | + } | ||
367 | + } | ||
368 | + | ||
369 | + If ((Local3 == 0x02)) | ||
370 | + { | ||
371 | + Local4 = Package (0x04) | ||
372 | + { | ||
373 | + Zero, | ||
374 | + Zero, | ||
375 | + LNKB, | ||
376 | + Zero | ||
377 | + } | ||
378 | + } | ||
379 | + | ||
380 | + If ((Local3 == 0x03)) | ||
381 | + { | ||
382 | + Local4 = Package (0x04) | ||
383 | + { | ||
384 | + Zero, | ||
385 | + Zero, | ||
386 | + LNKC, | ||
387 | + Zero | ||
388 | + } | ||
389 | + } | ||
390 | + | ||
391 | + Local4 [Zero] = ((Local2 << 0x10) | 0xFFFF) | ||
392 | + Local4 [One] = (Local1 & 0x03) | ||
393 | + Local0 [Local1] = Local4 | ||
394 | + Local1++ | ||
395 | + } | ||
396 | + | ||
397 | + Return (Local0) | ||
398 | + } | ||
399 | + | ||
400 | + Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings | ||
401 | + { | ||
402 | + WordBusNumber (ResourceProducer, MinFixed, MaxFixed, PosDecode, | ||
403 | + 0x0000, // Granularity | ||
404 | + 0x0010, // Range Minimum | ||
405 | + 0x0010, // Range Maximum | ||
406 | + 0x0000, // Translation Offset | ||
407 | + 0x0001, // Length | ||
408 | + ,, ) | ||
409 | + }) | ||
410 | + } | ||
411 | + } | ||
412 | + | ||
413 | Scope (\_SB.PCI0) | ||
414 | { | ||
415 | Name (_CRS, ResourceTemplate () // _CRS: Current Resource Settings | ||
416 | @@ -XXX,XX +XXX,XX @@ | ||
417 | WordBusNumber (ResourceProducer, MinFixed, MaxFixed, PosDecode, | ||
418 | 0x0000, // Granularity | ||
419 | 0x0000, // Range Minimum | ||
420 | - 0x00FF, // Range Maximum | ||
421 | + 0x000F, // Range Maximum | ||
422 | 0x0000, // Translation Offset | ||
423 | - 0x0100, // Length | ||
424 | + 0x0010, // Length | ||
425 | ,, ) | ||
426 | IO (Decode16, | ||
427 | 0x0CF8, // Range Minimum | ||
428 | @@ -XXX,XX +XXX,XX @@ | ||
429 | } | ||
430 | } | ||
431 | |||
432 | + Device (S10) | ||
433 | + { | ||
434 | + Name (_ADR, 0x00020000) // _ADR: Address | ||
435 | + } | ||
436 | + | ||
437 | + Device (S18) | ||
438 | + { | ||
439 | + Name (_ADR, 0x00030000) // _ADR: Address | ||
440 | + } | ||
441 | + | ||
442 | + Device (S20) | ||
443 | + { | ||
444 | + Name (_ADR, 0x00040000) // _ADR: Address | ||
445 | + } | ||
446 | + | ||
447 | + Device (S28) | ||
448 | + { | ||
449 | + Name (_ADR, 0x00050000) // _ADR: Address | ||
450 | + } | ||
451 | + | ||
452 | Method (PCNT, 0, NotSerialized) | ||
453 | { | ||
454 | } | ||
455 | |||
456 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
457 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
458 | Message-id: 20211210170415.583179-8-jean-philippe@linaro.org | ||
459 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
460 | --- | ||
461 | tests/qtest/bios-tables-test-allowed-diff.h | 2 -- | ||
462 | tests/data/acpi/q35/DSDT.viot | Bin 0 -> 9398 bytes | ||
463 | tests/data/acpi/q35/VIOT.viot | Bin 0 -> 112 bytes | ||
464 | 3 files changed, 2 deletions(-) | ||
465 | |||
466 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h | ||
467 | index XXXXXXX..XXXXXXX 100644 | ||
468 | --- a/tests/qtest/bios-tables-test-allowed-diff.h | ||
469 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h | ||
470 | @@ -XXX,XX +XXX,XX @@ | ||
471 | /* List of comma-separated changed AML files to ignore */ | ||
472 | "tests/data/acpi/virt/VIOT", | ||
473 | -"tests/data/acpi/q35/DSDT.viot", | ||
474 | -"tests/data/acpi/q35/VIOT.viot", | ||
475 | diff --git a/tests/data/acpi/q35/DSDT.viot b/tests/data/acpi/q35/DSDT.viot | ||
476 | index XXXXXXX..XXXXXXX 100644 | ||
477 | GIT binary patch | ||
478 | literal 9398 | ||
479 | zcmeHNO>7&-8J*>iv|O&FB}G~Oi$yp||57BBoWHhc5OS9yDTx$CQgH$r;8Idr*-4Q_ | ||
480 | z5(9Az1F`}niVsB-)<KW7p`g9Br(A2Gm-gmc1N78GFS!;)e2V(MnH_0{q<{#yMgn&C | ||
481 | zn|*J-d9yqFhO_H6z19~`FlPL*u<DkZ*}|)JH;X@mF-FI<cPg<fti9tEN*yB^i5czN | ||
482 | zNq&q?!OZ;BE3B7{KWzJ-`Tn~f`9?Qj8~2^N8{Oc8J%57{==w%rS#;nOCp*nTr@iZ1 | ||
483 | zb+?i;JLQUJ=O0?8*>S~D)a>NF1~WVB6^~_B#yhJ`H+JU@=6aXs`?Yv)J2h=N?drcS | ||
484 | zeLZ*n<<Bm^n}6`jfBx#u8&(W}1?)}iF9o#mZ~E2+zwdn7yK3AbIzKnxpZ>JRPm3~# | ||
485 | z&ICS{+_OayRW-l=Mtk=~uaS3o8z<_udd|(wqg`&JnVPfCe>BUOO`Su3e>pff_^UW% | ||
486 | z&JE^NO`)=Amg~iqRB1pPscP?(>#ZuY8GHCmlEvD$9g3%4Db~Dfz2SATnddvrR-Oe^ | ||
487 | z;s;dJec!hnzi)ri^I6YN9vtkm{^TdUF8h7gX8-<Qe4p)GQ=)AtYx2VcwdLVAEXEjG | ||
488 | z^Mj|UHPqkj-LsWuzQem1>F3atdZn=zv3$#RmZzSHN+6-yyU#8cJb=YDilX&sl}vNm | ||
489 | znkgAR^O<3kj4if>{ly5fwRfMWuC5=lrlvKPX~i#654Cp}R_d*JS$9laZ$ra6)<ns8 | ||
490 | zFZy28G%xP(nit&F>LDi%G<tIc=TY=gl$jSD&Uv!Yat~XR46h%rI$!}a%!|xG7u8Zn | ||
491 | zeY8_|n=K>xz_v_W8VX$W-Fg-qFWcT}7MCyz{%%{ia7hZ>Law-k6NOr}VI&_48U=2l | ||
492 | zwqDKFE8eTwwozDdms#e?x?5a|v>&JF;2_v0L~z5n%BYU^52<*cWuD4|GYUm@1+?)) | ||
493 | zte^45>Rz)t*<T5V#={r>@t@{%?^i#W{i=HAZ*Dc9y59Va-+#P!jrGs;u38a{fLr`N | ||
494 | zvT@rUu>DljxJ?^&Z?-?vyJn3C>3D=qux{Y*bs5|5n)Qmi$TD^Zdn4GU$ocJS2Hh-< | ||
495 | z`xPI^^+v0nUVdjMos8k`WGl7hA`{03ju%<lrgAHSpd^DRf-*}_#Ly0mB!LSfVgWcQ | ||
496 | z&T$@~G9)JI=hz5m0vkrel+Xy{Oh7pkAu-V!j*W7rY(bO}Q$nMH2`FbGB&N)QaV4<4 | ||
497 | zo)~9JXiP9=;}NPl<C@MmXG&;XFlFNrsyfFsonxFSp<}vEgsRSQP3O3#b6nSnP}ON_ | ||
498 | zI!#Tdsp~|j>ckUB>FI=~GokB5sOq#dotCE4(sd$KbtW~PNlj-`*NIToiD#j5J#9^= | ||
499 | zt?NXn>YUJYPG~wObe#xQos*i*NloXZt`niEb4t@WrRki~bs|)CI+{*L)9L6s5vn>< | ||
500 | zn$DD_Go|Z9sOn5>I@6lYw5}7Os&iV?Ij!lO)^#FOb!If38BJ$K*NIToIiu;E(R9w} | ||
501 | zIuWWmPiZ<&X*y5oIuWWmF_XaEC!a&Jn$B5WCqh-{X-(&8P3LJ{Cqh-{8P3dyPr@^t | ||
502 | zSqL9?X9Uwd3W@23*s~h*tj0X6GZCuHa~kuU#yqDp5vt7d8uPryJg+kms?5hU=3^T3 | ||
503 | zF`bD}WnSP+=`t5MQ$FJ_2&Q~+BP6E0f^%BVIW6a$o)e+SX~IDBih-7z6{O~7YTy`& | ||
504 | zLjy&Cv?7QikV#>n0>>@MV8oK`Gmun34-FKdlm-J8SZSaNlnhir4-FI{S|bfqV8e)V | ||
505 | zss<{chX#reE#g=hsKAC%sF6d-Km}BWs!kZFsFpKfpbC@>6rprQGEjt4Ck#|zITHq| | ||
506 | zK*>M_l;<P^MJRQ`Kn0dFVW0|>3{*fllMEE0)CmI>Sk8ojDo`>|0p(0GP=xY&!axO< | ||
507 | zGhv_#lnhirIg<<&q0|Wj6<E%MfhtfkPyyvkGEjt4Ck#|zITHq|K*>M_lrzad5lWpf | ||
508 | zP=V!47^ngz0~JutBm+e#b;3XemNQ|X3X}{~Ksl2P6rt1!0~J`#gn=qhGEf2KOfpb} | ||
509 | zQYQ>lU^x>8szAv=1(Y+%KoLrvFi?TzOc<yFB?A>u&LjgxD0RX>1(q{mpbC@>R6seC | ||
510 | z3>2Z%2?G^a&V+#~P%=;f<xDbAgi<FARA4z12C6{GKn0XD$v_cGoiI>=<xCi;0wn_# | ||
511 | zP|hR+MJRQ`Kn0dFVW0|>3{*fllMEE0)CmI>Sk8ojDo`>|0p(0GP=rz^3{+q_69%e4 | ||
512 | z$v_2^Gs!>^N}VuJf#pmXr~)Me6;RG314Srx!axxz28u{EP=u<1B2)}iVZuNaCK;&0 | ||
513 | zBm-5LFi?dF167!0pbC==RAItE6($T+VUmF=Ofpb~2?JG_Fi?d_2C6X0Kouqo6p_5T | ||
514 | zFi=FeV!SiSKoR0H$dH(_Z(*Q_WZ%L-5y`$K14StNmJAdjmWs}HV4<vU_xO+1efmLq | ||
515 | zZ;W>N_U)fP6Qy6Nw5mbt9Y(#emWSi66=>tq#xoh#Ue=0qyhxi8ZOUe5y0V7VfPUhp | ||
516 | zwX=;ymc+i5%sg9Ja~lZ&8oAV@mHc>&CHP9v4R(jhtT?un;O4e9#pno)Xkh7OWgK&a | ||
517 | zyj=3Iv0OuoK_;5rOr5f(Kb~ZXDBO+V`OWYo#_C08imwChQxnjdd?wZLDou8aj;$SD | ||
518 | zGDYiA3<$Tu<JnHL(KPOChi#zrR32t83}naR$+ym4P_h?z_5#|cW-nw$XD_sOtE62l | ||
519 | zrD3@*)NVyiklt0&yF9%+klsBey&I<Y2E<!f(E8TuJte)z(|ZHyy<^gQVfx}=`q&B5 | ||
520 | z7nSryp1wGczIaUfVwiq$Fn#<4=@*ssi#+|}K>EdF(l3VTOM~ghPLRH&q%ZOGrGfON | ||
521 | zW73zx^yR_y<0nX8R??Sw`tm^f@-gYlNFSp|*<gA{q?Zp5Oe-+l#rmyYmKozi9y=P> | ||
522 | zVReJU*h=ZuVXiS$ohTbw-O#v9>(yZbGE|)?8(H1ZIKvV!jWa0>vy!3eMA^vdhQ>`s | ||
523 | zuMSg{q3T50$m)j1!HixV<}X9liL#N^4c*tL^y)CF8LCc{jjV3yKAqL8!%SzWI#H%q | ||
524 | z=bSrQ&)%JCRttF5g4Zf`6l?y@>PzD7MA^D>wBlcH6r1ucwJ<p0O%rZ?JzIY3-QdmZ | ||
525 | zzs|n>`a5r3e|z)wcUaqS>nqFQ-8x}eCF4u`OWUxqst-@1rSmUs%WmKP5e0dcb?e2N | ||
526 | z;Z|x*!);VwF|Yuhqs^khqOM!@u*jY!WYldISF(V6`BoNd&6Qfk3>X#SuD^7J>p_D= | ||
527 | zBPa51y^_n#=cpOt#Zf$ya$Ae9Mfz56n|<i!a=ELS@)%a{^NIH3SDuN<R~sah1km#P | ||
528 | zU@?*f%<rG=4W1wgfi;C?_n|W@%lm$&8YfvNOJodIg&IcIpIJQRHr<+ej11GQ6)&eF | ||
529 | z2Lam*jIH}#y0>KnY%4JQfOYS$*uU%f#@$U6`N8I3N-lV?5ErFCdv~xDmu2(wexld4 | ||
530 | z4v^;aVAT2k6GJ^m*FD(Wqc(Qg^)6a<?}h$zLoj}4;PP!+(O{@!a1y-hoAhF_7!z+6 | ||
531 | zslpAmNtYbjHrw-~#SPVk_FUf>-Obg6yV`8o$8_`PyJe_;bY5_EMBfBfWU!Q=*9HsG | ||
532 | z%_Cda{@_Krr!oHVhv9+y+T5qR8zZ2aZ>5r!$*|f$^U%yBUYfR&B!+EYy_PwL!BeUi | ||
533 | zJH^}r3r9Q+B)X@Z)fk=P13w&7x#wBtXTZ)g>WITPg5r&pQc!nmyrmk#S(>>b9xnNr | ||
534 | zx_b#v9Xv-Y><Wb%?S^0Xe&<)bbKl_=Z|3C$tf|F<bYzE*mfHB;uC)`q-?buaBe?l? | ||
535 | zcLTpK*k<49Z32`K?|nSBMFqxTK^_IE-li2fEGdK~(ZdoKBl6ab4a;Hler#`xvEXJG | ||
536 | zb?<E%EZExfX>jcOVhS*0rS~RS1dA#xhkv@Nct@#q?LyeKS<$uFec!bw>{@uu$gZ6a | ||
537 | zyVen1i{1BKd%~`D7|m$;U0a<I*3I7%^N%N%lGYdU_GS!gaR8T$NA@GzFi~z`l7hdl | ||
538 | zarZy6590|88pi(1zq;V(>38zM0sT&<zX;R5$1w3;`_JMG`;&I&0Y23DMx1%@(w(R9 | ||
539 | z4M$j;D5J+Gy%fijRQsctzFKf&cv|BAz#YLq3CZJWDdtL4u1u1|mkdcUp7|sxJC+?Y | ||
540 | z_@@s`v3j}Q7*z>6X~cwUxUL8G1KT)_XTp!KAbs;vCp{K3&~_X@+ew=-D}v`2MbFV0 | ||
541 | zQsVsL=rXi-pI*G|iiz;VTCutgUs)hDzV1+4?8KcoP3xROf<M%qC6lgVdpFt4<-|uM | ||
542 | z=#rl_b1#YjSIl6Toj2z_hOZcKupkdE(LozC(fN=FY(x|sk)ym|;Rq2E1xJWD%Z!ol | ||
543 | Gu>S+TT-130 | ||
544 | |||
545 | literal 0 | ||
546 | HcmV?d00001 | ||
547 | |||
548 | diff --git a/tests/data/acpi/q35/VIOT.viot b/tests/data/acpi/q35/VIOT.viot | ||
549 | index XXXXXXX..XXXXXXX 100644 | ||
550 | GIT binary patch | ||
551 | literal 112 | ||
552 | zcmWIZ^baXu00LVle`k+i1*eDrX9XZ&1PX!JAex!M0Hgv8m>C3sGzdcgBZCA3T-xBj | ||
553 | Q0Zb)W9Hva*zW_`e0M!8s0RR91 | ||
554 | |||
555 | literal 0 | ||
556 | HcmV?d00001 | ||
557 | |||
124 | -- | 558 | -- |
125 | 2.20.1 | 559 | 2.25.1 |
126 | 560 | ||
127 | 561 | diff view generated by jsdifflib |
1 | Implement the VFP fp16 variant of VMOV that transfers a 16-bit | 1 | From: Jean-Philippe Brucker <jean-philippe@linaro.org> |
---|---|---|---|
2 | value between a general purpose register and a VFP register. | ||
3 | 2 | ||
4 | Note that Rt == 15 is UNPREDICTABLE; since this insn is v8 and later | 3 | The VIOT blob contains the following: |
5 | only we have no need to replicate the old "updates CPSR.NZCV" | ||
6 | behaviour that the singleprec version of this insn does. | ||
7 | 4 | ||
5 | [000h 0000 4] Signature : "VIOT" [Virtual I/O Translation Table] | ||
6 | [004h 0004 4] Table Length : 00000058 | ||
7 | [008h 0008 1] Revision : 00 | ||
8 | [009h 0009 1] Checksum : 66 | ||
9 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
10 | [010h 0016 8] Oem Table ID : "BXPC " | ||
11 | [018h 0024 4] Oem Revision : 00000001 | ||
12 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
13 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
14 | |||
15 | [024h 0036 2] Node count : 0002 | ||
16 | [026h 0038 2] Node offset : 0030 | ||
17 | [028h 0040 8] Reserved : 0000000000000000 | ||
18 | |||
19 | [030h 0048 1] Type : 03 [VirtIO-PCI IOMMU] | ||
20 | [031h 0049 1] Reserved : 00 | ||
21 | [032h 0050 2] Length : 0010 | ||
22 | |||
23 | [034h 0052 2] PCI Segment : 0000 | ||
24 | [036h 0054 2] PCI BDF number : 0008 | ||
25 | [038h 0056 8] Reserved : 0000000000000000 | ||
26 | |||
27 | [040h 0064 1] Type : 01 [PCI Range] | ||
28 | [041h 0065 1] Reserved : 00 | ||
29 | [042h 0066 2] Length : 0018 | ||
30 | |||
31 | [044h 0068 4] Endpoint start : 00000000 | ||
32 | [048h 0072 2] PCI Segment start : 0000 | ||
33 | [04Ah 0074 2] PCI Segment end : 0000 | ||
34 | [04Ch 0076 2] PCI BDF start : 0000 | ||
35 | [04Eh 0078 2] PCI BDF end : 00FF | ||
36 | [050h 0080 2] Output node : 0030 | ||
37 | [052h 0082 6] Reserved : 000000000000 | ||
38 | |||
39 | Acked-by: Ani Sinha <ani@anisinha.ca> | ||
40 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
41 | Signed-off-by: Jean-Philippe Brucker <jean-philippe@linaro.org> | ||
42 | Message-id: 20211210170415.583179-9-jean-philippe@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 43 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200828183354.27913-22-peter.maydell@linaro.org | ||
11 | --- | 44 | --- |
12 | target/arm/vfp.decode | 1 + | 45 | tests/qtest/bios-tables-test-allowed-diff.h | 1 - |
13 | target/arm/translate-vfp.c.inc | 34 ++++++++++++++++++++++++++++++++++ | 46 | tests/data/acpi/virt/VIOT | Bin 0 -> 88 bytes |
14 | 2 files changed, 35 insertions(+) | 47 | 2 files changed, 1 deletion(-) |
15 | 48 | ||
16 | diff --git a/target/arm/vfp.decode b/target/arm/vfp.decode | 49 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
17 | index XXXXXXX..XXXXXXX 100644 | 50 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/vfp.decode | 51 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
19 | +++ b/target/arm/vfp.decode | 52 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
20 | @@ -XXX,XX +XXX,XX @@ VDUP ---- 1110 1 b:1 q:1 0 .... rt:4 1011 . 0 e:1 1 0000 \ | 53 | @@ -1,2 +1 @@ |
21 | vn=%vn_dp | 54 | /* List of comma-separated changed AML files to ignore */ |
22 | 55 | -"tests/data/acpi/virt/VIOT", | |
23 | VMSR_VMRS ---- 1110 111 l:1 reg:4 rt:4 1010 0001 0000 | 56 | diff --git a/tests/data/acpi/virt/VIOT b/tests/data/acpi/virt/VIOT |
24 | +VMOV_half ---- 1110 000 l:1 .... rt:4 1001 . 001 0000 vn=%vn_sp | ||
25 | VMOV_single ---- 1110 000 l:1 .... rt:4 1010 . 001 0000 vn=%vn_sp | ||
26 | |||
27 | VMOV_64_sp ---- 1100 010 op:1 rt2:4 rt:4 1010 00.1 .... vm=%vm_sp | ||
28 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc | ||
29 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/translate-vfp.c.inc | 58 | GIT binary patch |
31 | +++ b/target/arm/translate-vfp.c.inc | 59 | literal 88 |
32 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMSR_VMRS(DisasContext *s, arg_VMSR_VMRS *a) | 60 | zcmWIZ^bd((0D?3pe`k+i1*eDrX9XZ&1PX!JAexE60Hgv8m>C3sGzXN&z`)2L0cSHX |
33 | return true; | 61 | I{D-Rq0Q5fy0RR91 |
34 | } | 62 | |
35 | 63 | literal 0 | |
36 | +static bool trans_VMOV_half(DisasContext *s, arg_VMOV_single *a) | 64 | HcmV?d00001 |
37 | +{ | 65 | |
38 | + TCGv_i32 tmp; | ||
39 | + | ||
40 | + if (!dc_isar_feature(aa32_fp16_arith, s)) { | ||
41 | + return false; | ||
42 | + } | ||
43 | + | ||
44 | + if (a->rt == 15) { | ||
45 | + /* UNPREDICTABLE; we choose to UNDEF */ | ||
46 | + return false; | ||
47 | + } | ||
48 | + | ||
49 | + if (!vfp_access_check(s)) { | ||
50 | + return true; | ||
51 | + } | ||
52 | + | ||
53 | + if (a->l) { | ||
54 | + /* VFP to general purpose register */ | ||
55 | + tmp = tcg_temp_new_i32(); | ||
56 | + neon_load_reg32(tmp, a->vn); | ||
57 | + tcg_gen_andi_i32(tmp, tmp, 0xffff); | ||
58 | + store_reg(s, a->rt, tmp); | ||
59 | + } else { | ||
60 | + /* general purpose register to VFP */ | ||
61 | + tmp = load_reg(s, a->rt); | ||
62 | + tcg_gen_andi_i32(tmp, tmp, 0xffff); | ||
63 | + neon_store_reg32(tmp, a->vn); | ||
64 | + tcg_temp_free_i32(tmp); | ||
65 | + } | ||
66 | + | ||
67 | + return true; | ||
68 | +} | ||
69 | + | ||
70 | static bool trans_VMOV_single(DisasContext *s, arg_VMOV_single *a) | ||
71 | { | ||
72 | TCGv_i32 tmp; | ||
73 | -- | 66 | -- |
74 | 2.20.1 | 67 | 2.25.1 |
75 | 68 | ||
76 | 69 | diff view generated by jsdifflib |