1 | Nothing earth-shaking in here, just a lot of refactoring and cleanup | 1 | The following changes since commit 5767815218efd3cbfd409505ed824d5f356044ae: |
---|---|---|---|
2 | and a few bugfixes. I suspect I'll have another pullreq to come in | ||
3 | the early part of next week... | ||
4 | 2 | ||
5 | The following changes since commit 19591e9e0938ea5066984553c256a043bd5d822f: | 3 | Merge tag 'for_upstream' of https://git.kernel.org/pub/scm/virt/kvm/mst/qemu into staging (2024-02-14 15:45:52 +0000) |
6 | |||
7 | Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging (2020-08-27 16:59:02 +0100) | ||
8 | 4 | ||
9 | are available in the Git repository at: | 5 | are available in the Git repository at: |
10 | 6 | ||
11 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200828 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20240215 |
12 | 8 | ||
13 | for you to fetch changes up to ed78849d9711805bda37ee026018d6ee7a606d0e: | 9 | for you to fetch changes up to f780e63fe731b058fe52d43653600d8729a1b5f2: |
14 | 10 | ||
15 | target/arm: Convert sq{, r}dmulh to gvec for aa64 advsimd (2020-08-28 10:02:50 +0100) | 11 | docs: Add documentation for the mps3-an536 board (2024-02-15 14:32:39 +0000) |
16 | 12 | ||
17 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
18 | target-arm queue: | 14 | target-arm queue: |
19 | * target/arm: Cleanup and refactoring preparatory to SVE2 | 15 | * hw/arm/xilinx_zynq: Wire FIQ between CPU <> GIC |
20 | * armsse: Define ARMSSEClass correctly | 16 | * linux-user/aarch64: Choose SYNC as the preferred MTE mode |
21 | * hw/misc/unimp: Improve information provided in log messages | 17 | * Fix some errors in SVE/SME handling of MTE tags |
22 | * hw/qdev-clock: Avoid calling qdev_connect_clock_in after DeviceRealize | 18 | * hw/pci-host/raven.c: Mark raven_io_ops as implementing unaligned accesses |
23 | * hw/arm/xilinx_zynq: Call qdev_connect_clock_in() before DeviceRealize | 19 | * hw/block/tc58128: Don't emit deprecation warning under qtest |
24 | * hw/net/allwinner-sun8i-emac: Use AddressSpace for DMA transfers | 20 | * tests/qtest: Fix handling of npcm7xx and GMAC tests |
25 | * hw/sd/allwinner-sdhost: Use AddressSpace for DMA transfers | 21 | * hw/arm/virt: Wire up non-secure EL2 virtual timer IRQ |
26 | * target/arm: Fill in the WnR syndrome bit in mte_check_fail | 22 | * tests/qtest/npcm7xx_emc-test: Connect all NICs to a backend |
27 | * target/arm: Clarify HCR_EL2 ARMCPRegInfo type | 23 | * Don't assert on vmload/vmsave of M-profile CPUs |
28 | * hw/arm/musicpal: Use AddressSpace for DMA transfers | 24 | * hw/arm/smmuv3: add support for stage 1 access fault |
29 | * hw/clock: Minor cleanups | 25 | * hw/arm/stellaris: QOM cleanups |
30 | * hw/arm/sbsa-ref: fix typo breaking PCIe IRQs | 26 | * Use new CBAR encoding for all v8 CPUs, not all aarch64 CPUs |
27 | * Improve Cortex_R52 IMPDEF sysreg modelling | ||
28 | * Allow access to SPSR_hyp from hyp mode | ||
29 | * New board model mps3-an536 (Cortex-R52) | ||
31 | 30 | ||
32 | ---------------------------------------------------------------- | 31 | ---------------------------------------------------------------- |
33 | Eduardo Habkost (1): | 32 | Luc Michel (1): |
34 | armsse: Define ARMSSEClass correctly | 33 | hw/arm/smmuv3: add support for stage 1 access fault |
35 | 34 | ||
36 | Graeme Gregory (1): | 35 | Nabih Estefan (1): |
37 | hw/arm/sbsa-ref: fix typo breaking PCIe IRQs | 36 | tests/qtest: Fix GMAC test to run on a machine in upstream QEMU |
38 | 37 | ||
39 | Philippe Mathieu-Daudé (14): | 38 | Peter Maydell (22): |
40 | hw/clock: Remove unused clock_init*() functions | 39 | hw/pci-host/raven.c: Mark raven_io_ops as implementing unaligned accesses |
41 | hw/clock: Let clock_set() return boolean value | 40 | hw/block/tc58128: Don't emit deprecation warning under qtest |
42 | hw/clock: Only propagate clock changes if the clock is changed | 41 | tests/qtest/meson.build: Don't include qtests_npcm7xx in qtests_aarch64 |
43 | hw/arm/musicpal: Use AddressSpace for DMA transfers | 42 | tests/qtest/bios-tables-test: Allow changes to virt GTDT |
44 | target/arm: Clarify HCR_EL2 ARMCPRegInfo type | 43 | hw/arm/virt: Wire up non-secure EL2 virtual timer IRQ |
45 | hw/sd/allwinner-sdhost: Use AddressSpace for DMA transfers | 44 | tests/qtest/bios-tables-tests: Update virt golden reference |
46 | hw/net/allwinner-sun8i-emac: Use AddressSpace for DMA transfers | 45 | hw/arm/npcm7xx: Call qemu_configure_nic_device() for GMAC modules |
47 | hw/arm/xilinx_zynq: Uninline cadence_uart_create() | 46 | tests/qtest/npcm7xx_emc-test: Connect all NICs to a backend |
48 | hw/arm/xilinx_zynq: Call qdev_connect_clock_in() before DeviceRealize | 47 | target/arm: Don't get MDCR_EL2 in pmu_counter_enabled() before checking ARM_FEATURE_PMU |
49 | hw/qdev-clock: Uninline qdev_connect_clock_in() | 48 | target/arm: Use new CBAR encoding for all v8 CPUs, not all aarch64 CPUs |
50 | hw/qdev-clock: Avoid calling qdev_connect_clock_in after DeviceRealize | 49 | target/arm: The Cortex-R52 has a read-only CBAR |
51 | hw/misc/unimp: Display value after offset | 50 | target/arm: Add Cortex-R52 IMPDEF sysregs |
52 | hw/misc/unimp: Display the value with width of the access size | 51 | target/arm: Allow access to SPSR_hyp from hyp mode |
53 | hw/misc/unimp: Display the offset with width of the region size | 52 | hw/misc/mps2-scc: Fix condition for CFG3 register |
53 | hw/misc/mps2-scc: Factor out which-board conditionals | ||
54 | hw/misc/mps2-scc: Make changes needed for AN536 FPGA image | ||
55 | hw/arm/mps3r: Initial skeleton for mps3-an536 board | ||
56 | hw/arm/mps3r: Add CPUs, GIC, and per-CPU RAM | ||
57 | hw/arm/mps3r: Add UARTs | ||
58 | hw/arm/mps3r: Add GPIO, watchdog, dual-timer, I2C devices | ||
59 | hw/arm/mps3r: Add remaining devices | ||
60 | docs: Add documentation for the mps3-an536 board | ||
54 | 61 | ||
55 | Richard Henderson (19): | 62 | Philippe Mathieu-Daudé (5): |
56 | target/arm: Pass the entire mte descriptor to mte_check_fail | 63 | hw/arm/xilinx_zynq: Wire FIQ between CPU <> GIC |
57 | target/arm: Fill in the WnR syndrome bit in mte_check_fail | 64 | hw/arm/stellaris: Convert ADC controller to Resettable interface |
58 | qemu/int128: Add int128_lshift | 65 | hw/arm/stellaris: Convert I2C controller to Resettable interface |
59 | target/arm: Split out gen_gvec_fn_zz | 66 | hw/arm/stellaris: Add missing QOM 'machine' parent |
60 | target/arm: Split out gen_gvec_fn_zzz, do_zzz_fn | 67 | hw/arm/stellaris: Add missing QOM 'SoC' parent |
61 | target/arm: Rearrange {sve,fp}_check_access assert | ||
62 | target/arm: Merge do_vector2_p into do_mov_p | ||
63 | target/arm: Clean up 4-operand predicate expansion | ||
64 | target/arm: Use tcg_gen_gvec_bitsel for trans_SEL_pppp | ||
65 | target/arm: Split out gen_gvec_ool_zzzp | ||
66 | target/arm: Merge helper_sve_clr_* and helper_sve_movz_* | ||
67 | target/arm: Split out gen_gvec_ool_zzp | ||
68 | target/arm: Split out gen_gvec_ool_zzz | ||
69 | target/arm: Split out gen_gvec_ool_zz | ||
70 | target/arm: Tidy SVE tszimm shift formats | ||
71 | target/arm: Generalize inl_qrdmlah_* helper functions | ||
72 | target/arm: Convert integer multiply (indexed) to gvec for aa64 advsimd | ||
73 | target/arm: Convert integer multiply-add (indexed) to gvec for aa64 advsimd | ||
74 | target/arm: Convert sq{, r}dmulh to gvec for aa64 advsimd | ||
75 | 68 | ||
76 | include/hw/arm/armsse.h | 2 +- | 69 | Richard Henderson (6): |
77 | include/hw/char/cadence_uart.h | 17 -- | 70 | linux-user/aarch64: Choose SYNC as the preferred MTE mode |
78 | include/hw/clock.h | 30 +-- | 71 | target/arm: Fix nregs computation in do_{ld,st}_zpa |
79 | include/hw/misc/unimp.h | 1 + | 72 | target/arm: Adjust and validate mtedesc sizem1 |
80 | include/hw/net/allwinner-sun8i-emac.h | 6 + | 73 | target/arm: Split out make_svemte_desc |
81 | include/hw/qdev-clock.h | 8 +- | 74 | target/arm: Handle mte in do_ldrq, do_ldro |
82 | include/hw/sd/allwinner-sdhost.h | 6 + | 75 | target/arm: Fix SVE/SME gross MTE suppression checks |
83 | include/qemu/int128.h | 16 ++ | ||
84 | target/arm/helper-sve.h | 5 - | ||
85 | target/arm/helper.h | 28 +++ | ||
86 | target/arm/translate.h | 1 + | ||
87 | target/arm/sve.decode | 35 ++- | ||
88 | hw/arm/allwinner-a10.c | 2 + | ||
89 | hw/arm/allwinner-h3.c | 4 + | ||
90 | hw/arm/armsse.c | 1 + | ||
91 | hw/arm/musicpal.c | 45 ++-- | ||
92 | hw/arm/sbsa-ref.c | 2 +- | ||
93 | hw/arm/xilinx_zynq.c | 24 +- | ||
94 | hw/core/clock.c | 7 +- | ||
95 | hw/core/qdev-clock.c | 6 + | ||
96 | hw/misc/unimp.c | 14 +- | ||
97 | hw/net/allwinner-sun8i-emac.c | 46 ++-- | ||
98 | hw/sd/allwinner-sdhost.c | 37 +++- | ||
99 | target/arm/helper.c | 1 - | ||
100 | target/arm/mte_helper.c | 19 +- | ||
101 | target/arm/sve_helper.c | 70 ++---- | ||
102 | target/arm/translate-a64.c | 110 ++++++++-- | ||
103 | target/arm/translate-sve.c | 399 ++++++++++++++-------------------- | ||
104 | target/arm/vec_helper.c | 182 +++++++++++----- | ||
105 | 29 files changed, 629 insertions(+), 495 deletions(-) | ||
106 | 76 | ||
77 | MAINTAINERS | 3 +- | ||
78 | docs/system/arm/mps2.rst | 37 +- | ||
79 | configs/devices/arm-softmmu/default.mak | 1 + | ||
80 | hw/arm/smmuv3-internal.h | 1 + | ||
81 | include/hw/arm/smmu-common.h | 1 + | ||
82 | include/hw/arm/virt.h | 2 + | ||
83 | include/hw/misc/mps2-scc.h | 1 + | ||
84 | linux-user/aarch64/target_prctl.h | 29 +- | ||
85 | target/arm/internals.h | 2 +- | ||
86 | target/arm/tcg/translate-a64.h | 2 + | ||
87 | hw/arm/mps3r.c | 640 ++++++++++++++++++++++++++++++++ | ||
88 | hw/arm/npcm7xx.c | 1 + | ||
89 | hw/arm/smmu-common.c | 11 + | ||
90 | hw/arm/smmuv3.c | 1 + | ||
91 | hw/arm/stellaris.c | 47 ++- | ||
92 | hw/arm/virt-acpi-build.c | 20 +- | ||
93 | hw/arm/virt.c | 60 ++- | ||
94 | hw/arm/xilinx_zynq.c | 2 + | ||
95 | hw/block/tc58128.c | 4 +- | ||
96 | hw/misc/mps2-scc.c | 138 ++++++- | ||
97 | hw/pci-host/raven.c | 1 + | ||
98 | target/arm/helper.c | 14 +- | ||
99 | target/arm/tcg/cpu32.c | 109 ++++++ | ||
100 | target/arm/tcg/op_helper.c | 43 ++- | ||
101 | target/arm/tcg/sme_helper.c | 8 +- | ||
102 | target/arm/tcg/sve_helper.c | 12 +- | ||
103 | target/arm/tcg/translate-sme.c | 15 +- | ||
104 | target/arm/tcg/translate-sve.c | 83 +++-- | ||
105 | target/arm/tcg/translate.c | 19 +- | ||
106 | tests/qtest/npcm7xx_emc-test.c | 5 +- | ||
107 | tests/qtest/npcm_gmac-test.c | 84 +---- | ||
108 | hw/arm/Kconfig | 5 + | ||
109 | hw/arm/meson.build | 1 + | ||
110 | tests/data/acpi/virt/FACP | Bin 276 -> 276 bytes | ||
111 | tests/data/acpi/virt/GTDT | Bin 96 -> 104 bytes | ||
112 | tests/qtest/meson.build | 4 +- | ||
113 | 36 files changed, 1184 insertions(+), 222 deletions(-) | ||
114 | create mode 100644 hw/arm/mps3r.c | ||
115 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Clock canonical name is set in device_set_realized (see the block | 3 | Similarly to commits dadbb58f59..5ae79fe825 for other ARM boards, |
4 | added to hw/core/qdev.c in commit 0e6934f264). | 4 | connect FIQ output of the GIC CPU interfaces to the CPU. |
5 | If we connect a clock after the device is realized, this code is | ||
6 | not executed. This is currently not a problem as this name is only | ||
7 | used for trace events, however this disrupt tracing. | ||
8 | 5 | ||
9 | Fix by calling qdev_connect_clock_in() before realizing. | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | 7 | Message-id: 20240130152548.17855-1-philmd@linaro.org | |
11 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
13 | Message-id: 20200803105647.22223-3-f4bug@amsat.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 10 | --- |
16 | hw/arm/xilinx_zynq.c | 18 +++++++++--------- | 11 | hw/arm/xilinx_zynq.c | 2 ++ |
17 | 1 file changed, 9 insertions(+), 9 deletions(-) | 12 | 1 file changed, 2 insertions(+) |
18 | 13 | ||
19 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | 14 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c |
20 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/xilinx_zynq.c | 16 | --- a/hw/arm/xilinx_zynq.c |
22 | +++ b/hw/arm/xilinx_zynq.c | 17 | +++ b/hw/arm/xilinx_zynq.c |
23 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | 18 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) |
24 | 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa, | 19 | sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); |
25 | 0); | 20 | sysbus_connect_irq(busdev, 0, |
26 | 21 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); | |
27 | - /* Create slcr, keep a pointer to connect clocks */ | 22 | + sysbus_connect_irq(busdev, 1, |
28 | - slcr = qdev_new("xilinx,zynq_slcr"); | 23 | + qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ)); |
29 | - sysbus_realize_and_unref(SYS_BUS_DEVICE(slcr), &error_fatal); | 24 | |
30 | - sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000); | 25 | for (n = 0; n < 64; n++) { |
31 | - | 26 | pic[n] = qdev_get_gpio_in(dev, n); |
32 | /* Create the main clock source, and feed slcr with it */ | ||
33 | zynq_machine->ps_clk = CLOCK(object_new(TYPE_CLOCK)); | ||
34 | object_property_add_child(OBJECT(zynq_machine), "ps_clk", | ||
35 | OBJECT(zynq_machine->ps_clk)); | ||
36 | object_unref(OBJECT(zynq_machine->ps_clk)); | ||
37 | clock_set_hz(zynq_machine->ps_clk, PS_CLK_FREQUENCY); | ||
38 | + | ||
39 | + /* Create slcr, keep a pointer to connect clocks */ | ||
40 | + slcr = qdev_new("xilinx,zynq_slcr"); | ||
41 | qdev_connect_clock_in(slcr, "ps_clk", zynq_machine->ps_clk); | ||
42 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(slcr), &error_fatal); | ||
43 | + sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000); | ||
44 | |||
45 | dev = qdev_new(TYPE_A9MPCORE_PRIV); | ||
46 | qdev_prop_set_uint32(dev, "num-cpu", 1); | ||
47 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | ||
48 | dev = qdev_new(TYPE_CADENCE_UART); | ||
49 | busdev = SYS_BUS_DEVICE(dev); | ||
50 | qdev_prop_set_chr(dev, "chardev", serial_hd(0)); | ||
51 | + qdev_connect_clock_in(dev, "refclk", | ||
52 | + qdev_get_clock_out(slcr, "uart0_ref_clk")); | ||
53 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
54 | sysbus_mmio_map(busdev, 0, 0xE0000000); | ||
55 | sysbus_connect_irq(busdev, 0, pic[59 - IRQ_OFFSET]); | ||
56 | - qdev_connect_clock_in(dev, "refclk", | ||
57 | - qdev_get_clock_out(slcr, "uart0_ref_clk")); | ||
58 | dev = qdev_new(TYPE_CADENCE_UART); | ||
59 | busdev = SYS_BUS_DEVICE(dev); | ||
60 | qdev_prop_set_chr(dev, "chardev", serial_hd(1)); | ||
61 | + qdev_connect_clock_in(dev, "refclk", | ||
62 | + qdev_get_clock_out(slcr, "uart1_ref_clk")); | ||
63 | sysbus_realize_and_unref(busdev, &error_fatal); | ||
64 | sysbus_mmio_map(busdev, 0, 0xE0001000); | ||
65 | sysbus_connect_irq(busdev, 0, pic[82 - IRQ_OFFSET]); | ||
66 | - qdev_connect_clock_in(dev, "refclk", | ||
67 | - qdev_get_clock_out(slcr, "uart1_ref_clk")); | ||
68 | |||
69 | sysbus_create_varargs("cadence_ttc", 0xF8001000, | ||
70 | pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL); | ||
71 | -- | 27 | -- |
72 | 2.20.1 | 28 | 2.34.1 |
73 | 29 | ||
74 | 30 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Unify add/sub helpers and add a parameter for rounding. | 3 | The API does not generate an error for setting ASYNC | SYNC; that merely |
4 | This will allow saturating non-rounding to reuse this code. | 4 | constrains the selection vs the per-cpu default. For qemu linux-user, |
5 | choose SYNC as the default. | ||
5 | 6 | ||
7 | Cc: qemu-stable@nongnu.org | ||
8 | Reported-by: Gustavo Romero <gustavo.romero@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | [PMM: fixed accidental use of '=' rather than '+=' in do_sqrdmlah_s] | 10 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Message-id: 20240207025210.8837-2-richard.henderson@linaro.org |
9 | Message-id: 20200815013145.539409-15-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | target/arm/vec_helper.c | 80 +++++++++++++++-------------------------- | 14 | linux-user/aarch64/target_prctl.h | 29 +++++++++++++++++------------ |
13 | 1 file changed, 29 insertions(+), 51 deletions(-) | 15 | 1 file changed, 17 insertions(+), 12 deletions(-) |
14 | 16 | ||
15 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 17 | diff --git a/linux-user/aarch64/target_prctl.h b/linux-user/aarch64/target_prctl.h |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/vec_helper.c | 19 | --- a/linux-user/aarch64/target_prctl.h |
18 | +++ b/target/arm/vec_helper.c | 20 | +++ b/linux-user/aarch64/target_prctl.h |
19 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ static abi_long do_prctl_set_tagged_addr_ctrl(CPUArchState *env, abi_long arg2) |
20 | #endif | 22 | env->tagged_addr_enable = arg2 & PR_TAGGED_ADDR_ENABLE; |
21 | 23 | ||
22 | /* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ | 24 | if (cpu_isar_feature(aa64_mte, cpu)) { |
23 | -static int16_t inl_qrdmlah_s16(int16_t src1, int16_t src2, | 25 | - switch (arg2 & PR_MTE_TCF_MASK) { |
24 | - int16_t src3, uint32_t *sat) | 26 | - case PR_MTE_TCF_NONE: |
25 | +static int16_t do_sqrdmlah_h(int16_t src1, int16_t src2, int16_t src3, | 27 | - case PR_MTE_TCF_SYNC: |
26 | + bool neg, bool round, uint32_t *sat) | 28 | - case PR_MTE_TCF_ASYNC: |
27 | { | 29 | - break; |
28 | - /* Simplify: | 30 | - default: |
29 | + /* | 31 | - return -EINVAL; |
30 | + * Simplify: | 32 | - } |
31 | * = ((a3 << 16) + ((e1 * e2) << 1) + (1 << 15)) >> 16 | ||
32 | * = ((a3 << 15) + (e1 * e2) + (1 << 14)) >> 15 | ||
33 | */ | ||
34 | int32_t ret = (int32_t)src1 * src2; | ||
35 | - ret = ((int32_t)src3 << 15) + ret + (1 << 14); | ||
36 | + if (neg) { | ||
37 | + ret = -ret; | ||
38 | + } | ||
39 | + ret += ((int32_t)src3 << 15) + (round << 14); | ||
40 | ret >>= 15; | ||
41 | + | ||
42 | if (ret != (int16_t)ret) { | ||
43 | *sat = 1; | ||
44 | - ret = (ret < 0 ? -0x8000 : 0x7fff); | ||
45 | + ret = (ret < 0 ? INT16_MIN : INT16_MAX); | ||
46 | } | ||
47 | return ret; | ||
48 | } | ||
49 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s16)(CPUARMState *env, uint32_t src1, | ||
50 | uint32_t src2, uint32_t src3) | ||
51 | { | ||
52 | uint32_t *sat = &env->vfp.qc[0]; | ||
53 | - uint16_t e1 = inl_qrdmlah_s16(src1, src2, src3, sat); | ||
54 | - uint16_t e2 = inl_qrdmlah_s16(src1 >> 16, src2 >> 16, src3 >> 16, sat); | ||
55 | + uint16_t e1 = do_sqrdmlah_h(src1, src2, src3, false, true, sat); | ||
56 | + uint16_t e2 = do_sqrdmlah_h(src1 >> 16, src2 >> 16, src3 >> 16, | ||
57 | + false, true, sat); | ||
58 | return deposit32(e1, 16, 16, e2); | ||
59 | } | ||
60 | |||
61 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlah_s16)(void *vd, void *vn, void *vm, | ||
62 | uintptr_t i; | ||
63 | |||
64 | for (i = 0; i < opr_sz / 2; ++i) { | ||
65 | - d[i] = inl_qrdmlah_s16(n[i], m[i], d[i], vq); | ||
66 | + d[i] = do_sqrdmlah_h(n[i], m[i], d[i], false, true, vq); | ||
67 | } | ||
68 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
69 | } | ||
70 | |||
71 | -/* Signed saturating rounding doubling multiply-subtract high half, 16-bit */ | ||
72 | -static int16_t inl_qrdmlsh_s16(int16_t src1, int16_t src2, | ||
73 | - int16_t src3, uint32_t *sat) | ||
74 | -{ | ||
75 | - /* Similarly, using subtraction: | ||
76 | - * = ((a3 << 16) - ((e1 * e2) << 1) + (1 << 15)) >> 16 | ||
77 | - * = ((a3 << 15) - (e1 * e2) + (1 << 14)) >> 15 | ||
78 | - */ | ||
79 | - int32_t ret = (int32_t)src1 * src2; | ||
80 | - ret = ((int32_t)src3 << 15) - ret + (1 << 14); | ||
81 | - ret >>= 15; | ||
82 | - if (ret != (int16_t)ret) { | ||
83 | - *sat = 1; | ||
84 | - ret = (ret < 0 ? -0x8000 : 0x7fff); | ||
85 | - } | ||
86 | - return ret; | ||
87 | -} | ||
88 | - | 33 | - |
89 | uint32_t HELPER(neon_qrdmlsh_s16)(CPUARMState *env, uint32_t src1, | 34 | /* |
90 | uint32_t src2, uint32_t src3) | 35 | * Write PR_MTE_TCF to SCTLR_EL1[TCF0]. |
91 | { | 36 | - * Note that the syscall values are consistent with hw. |
92 | uint32_t *sat = &env->vfp.qc[0]; | 37 | + * |
93 | - uint16_t e1 = inl_qrdmlsh_s16(src1, src2, src3, sat); | 38 | + * The kernel has a per-cpu configuration for the sysadmin, |
94 | - uint16_t e2 = inl_qrdmlsh_s16(src1 >> 16, src2 >> 16, src3 >> 16, sat); | 39 | + * /sys/devices/system/cpu/cpu<N>/mte_tcf_preferred, |
95 | + uint16_t e1 = do_sqrdmlah_h(src1, src2, src3, true, true, sat); | 40 | + * which qemu does not implement. |
96 | + uint16_t e2 = do_sqrdmlah_h(src1 >> 16, src2 >> 16, src3 >> 16, | 41 | + * |
97 | + true, true, sat); | 42 | + * Because there is no performance difference between the modes, and |
98 | return deposit32(e1, 16, 16, e2); | 43 | + * because SYNC is most useful for debugging MTE errors, choose SYNC |
99 | } | 44 | + * as the preferred mode. With this preference, and the way the API |
100 | 45 | + * uses only two bits, there is no way for the program to select | |
101 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s16)(void *vd, void *vn, void *vm, | 46 | + * ASYMM mode. |
102 | uintptr_t i; | 47 | */ |
103 | 48 | - env->cp15.sctlr_el[1] = | |
104 | for (i = 0; i < opr_sz / 2; ++i) { | 49 | - deposit64(env->cp15.sctlr_el[1], 38, 2, arg2 >> PR_MTE_TCF_SHIFT); |
105 | - d[i] = inl_qrdmlsh_s16(n[i], m[i], d[i], vq); | 50 | + unsigned tcf = 0; |
106 | + d[i] = do_sqrdmlah_h(n[i], m[i], d[i], true, true, vq); | 51 | + if (arg2 & PR_MTE_TCF_SYNC) { |
107 | } | 52 | + tcf = 1; |
108 | clear_tail(d, opr_sz, simd_maxsz(desc)); | 53 | + } else if (arg2 & PR_MTE_TCF_ASYNC) { |
109 | } | 54 | + tcf = 2; |
110 | 55 | + } | |
111 | /* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | 56 | + env->cp15.sctlr_el[1] = deposit64(env->cp15.sctlr_el[1], 38, 2, tcf); |
112 | -static int32_t inl_qrdmlah_s32(int32_t src1, int32_t src2, | 57 | |
113 | - int32_t src3, uint32_t *sat) | 58 | /* |
114 | +static int32_t do_sqrdmlah_s(int32_t src1, int32_t src2, int32_t src3, | 59 | * Write PR_MTE_TAG to GCR_EL1[Exclude]. |
115 | + bool neg, bool round, uint32_t *sat) | ||
116 | { | ||
117 | /* Simplify similarly to int_qrdmlah_s16 above. */ | ||
118 | int64_t ret = (int64_t)src1 * src2; | ||
119 | - ret = ((int64_t)src3 << 31) + ret + (1 << 30); | ||
120 | + if (neg) { | ||
121 | + ret = -ret; | ||
122 | + } | ||
123 | + ret += ((int64_t)src3 << 31) + (round << 30); | ||
124 | ret >>= 31; | ||
125 | + | ||
126 | if (ret != (int32_t)ret) { | ||
127 | *sat = 1; | ||
128 | ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
129 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
130 | int32_t src2, int32_t src3) | ||
131 | { | ||
132 | uint32_t *sat = &env->vfp.qc[0]; | ||
133 | - return inl_qrdmlah_s32(src1, src2, src3, sat); | ||
134 | + return do_sqrdmlah_s(src1, src2, src3, false, true, sat); | ||
135 | } | ||
136 | |||
137 | void HELPER(gvec_qrdmlah_s32)(void *vd, void *vn, void *vm, | ||
138 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlah_s32)(void *vd, void *vn, void *vm, | ||
139 | uintptr_t i; | ||
140 | |||
141 | for (i = 0; i < opr_sz / 4; ++i) { | ||
142 | - d[i] = inl_qrdmlah_s32(n[i], m[i], d[i], vq); | ||
143 | + d[i] = do_sqrdmlah_s(n[i], m[i], d[i], false, true, vq); | ||
144 | } | ||
145 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
146 | } | ||
147 | |||
148 | -/* Signed saturating rounding doubling multiply-subtract high half, 32-bit */ | ||
149 | -static int32_t inl_qrdmlsh_s32(int32_t src1, int32_t src2, | ||
150 | - int32_t src3, uint32_t *sat) | ||
151 | -{ | ||
152 | - /* Simplify similarly to int_qrdmlsh_s16 above. */ | ||
153 | - int64_t ret = (int64_t)src1 * src2; | ||
154 | - ret = ((int64_t)src3 << 31) - ret + (1 << 30); | ||
155 | - ret >>= 31; | ||
156 | - if (ret != (int32_t)ret) { | ||
157 | - *sat = 1; | ||
158 | - ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
159 | - } | ||
160 | - return ret; | ||
161 | -} | ||
162 | - | ||
163 | uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
164 | int32_t src2, int32_t src3) | ||
165 | { | ||
166 | uint32_t *sat = &env->vfp.qc[0]; | ||
167 | - return inl_qrdmlsh_s32(src1, src2, src3, sat); | ||
168 | + return do_sqrdmlah_s(src1, src2, src3, true, true, sat); | ||
169 | } | ||
170 | |||
171 | void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
172 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
173 | uintptr_t i; | ||
174 | |||
175 | for (i = 0; i < opr_sz / 4; ++i) { | ||
176 | - d[i] = inl_qrdmlsh_s32(n[i], m[i], d[i], vq); | ||
177 | + d[i] = do_sqrdmlah_s(n[i], m[i], d[i], true, true, vq); | ||
178 | } | ||
179 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
180 | } | ||
181 | -- | 60 | -- |
182 | 2.20.1 | 61 | 2.34.1 |
183 | |||
184 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The gvec operation was added after the initial implementation | 3 | The field is encoded as [0-3], which is convenient for |
4 | of the SEL instruction and was missed in the conversion. | 4 | indexing our array of function pointers, but the true |
5 | value is [1-4]. Adjust before calling do_mem_zpa. | ||
5 | 6 | ||
7 | Add an assert, and move the comment re passing ZT to | ||
8 | the helper back next to the relevant code. | ||
9 | |||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Fixes: 206adacfb8d ("target/arm: Add mte helpers for sve scalar + int loads") | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> | ||
14 | Message-id: 20240207025210.8837-3-richard.henderson@linaro.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Message-id: 20200815013145.539409-8-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 17 | --- |
11 | target/arm/translate-sve.c | 31 ++++++++----------------------- | 18 | target/arm/tcg/translate-sve.c | 16 ++++++++-------- |
12 | 1 file changed, 8 insertions(+), 23 deletions(-) | 19 | 1 file changed, 8 insertions(+), 8 deletions(-) |
13 | 20 | ||
14 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 21 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
15 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-sve.c | 23 | --- a/target/arm/tcg/translate-sve.c |
17 | +++ b/target/arm/translate-sve.c | 24 | +++ b/target/arm/tcg/translate-sve.c |
18 | @@ -XXX,XX +XXX,XX @@ static bool trans_EOR_pppp(DisasContext *s, arg_rprr_s *a) | 25 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
19 | return do_pppp_flags(s, a, &op); | 26 | TCGv_ptr t_pg; |
27 | int desc = 0; | ||
28 | |||
29 | - /* | ||
30 | - * For e.g. LD4, there are not enough arguments to pass all 4 | ||
31 | - * registers as pointers, so encode the regno into the data field. | ||
32 | - * For consistency, do this even for LD1. | ||
33 | - */ | ||
34 | + assert(mte_n >= 1 && mte_n <= 4); | ||
35 | if (s->mte_active[0]) { | ||
36 | int msz = dtype_msz(dtype); | ||
37 | |||
38 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
39 | addr = clean_data_tbi(s, addr); | ||
40 | } | ||
41 | |||
42 | + /* | ||
43 | + * For e.g. LD4, there are not enough arguments to pass all 4 | ||
44 | + * registers as pointers, so encode the regno into the data field. | ||
45 | + * For consistency, do this even for LD1. | ||
46 | + */ | ||
47 | desc = simd_desc(vsz, vsz, zt | desc); | ||
48 | t_pg = tcg_temp_new_ptr(); | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ static void do_ld_zpa(DisasContext *s, int zt, int pg, | ||
51 | * accessible via the instruction encoding. | ||
52 | */ | ||
53 | assert(fn != NULL); | ||
54 | - do_mem_zpa(s, zt, pg, addr, dtype, nreg, false, fn); | ||
55 | + do_mem_zpa(s, zt, pg, addr, dtype, nreg + 1, false, fn); | ||
20 | } | 56 | } |
21 | 57 | ||
22 | -static void gen_sel_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | 58 | static bool trans_LD_zprr(DisasContext *s, arg_rprr_load *a) |
23 | -{ | 59 | @@ -XXX,XX +XXX,XX @@ static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
24 | - tcg_gen_and_i64(pn, pn, pg); | 60 | if (nreg == 0) { |
25 | - tcg_gen_andc_i64(pm, pm, pg); | 61 | /* ST1 */ |
26 | - tcg_gen_or_i64(pd, pn, pm); | 62 | fn = fn_single[s->mte_active[0]][be][msz][esz]; |
27 | -} | 63 | - nreg = 1; |
28 | - | 64 | } else { |
29 | -static void gen_sel_pg_vec(unsigned vece, TCGv_vec pd, TCGv_vec pn, | 65 | /* ST2, ST3, ST4 -- msz == esz, enforced by encoding */ |
30 | - TCGv_vec pm, TCGv_vec pg) | 66 | assert(msz == esz); |
31 | -{ | 67 | fn = fn_multiple[s->mte_active[0]][be][nreg - 1][msz]; |
32 | - tcg_gen_and_vec(vece, pn, pn, pg); | ||
33 | - tcg_gen_andc_vec(vece, pm, pm, pg); | ||
34 | - tcg_gen_or_vec(vece, pd, pn, pm); | ||
35 | -} | ||
36 | - | ||
37 | static bool trans_SEL_pppp(DisasContext *s, arg_rprr_s *a) | ||
38 | { | ||
39 | - static const GVecGen4 op = { | ||
40 | - .fni8 = gen_sel_pg_i64, | ||
41 | - .fniv = gen_sel_pg_vec, | ||
42 | - .fno = gen_helper_sve_sel_pppp, | ||
43 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
44 | - }; | ||
45 | - | ||
46 | if (a->s) { | ||
47 | return false; | ||
48 | } | 68 | } |
49 | - return do_pppp_flags(s, a, &op); | 69 | assert(fn != NULL); |
50 | + if (sve_access_check(s)) { | 70 | - do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg, true, fn); |
51 | + unsigned psz = pred_gvec_reg_size(s); | 71 | + do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg + 1, true, fn); |
52 | + tcg_gen_gvec_bitsel(MO_8, pred_full_reg_offset(s, a->rd), | ||
53 | + pred_full_reg_offset(s, a->pg), | ||
54 | + pred_full_reg_offset(s, a->rn), | ||
55 | + pred_full_reg_offset(s, a->rm), psz, psz); | ||
56 | + } | ||
57 | + return true; | ||
58 | } | 72 | } |
59 | 73 | ||
60 | static void gen_orr_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | 74 | static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a) |
61 | -- | 75 | -- |
62 | 2.20.1 | 76 | 2.34.1 |
63 | |||
64 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Rather than require the user to fill in the immediate (shl or shr), | 3 | When we added SVE_MTEDESC_SHIFT, we effectively limited the |
4 | create full formats that include the immediate. | 4 | maximum size of MTEDESC. Adjust SIZEM1 to consume the remaining |
5 | bits (32 - 10 - 5 - 12 == 5). Assert that the data to be stored | ||
6 | fits within the field (expecting 8 * 4 - 1 == 31, exact fit). | ||
5 | 7 | ||
8 | Cc: qemu-stable@nongnu.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
8 | Message-id: 20200815013145.539409-14-richard.henderson@linaro.org | 12 | Message-id: 20240207025210.8837-4-richard.henderson@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 14 | --- |
11 | target/arm/sve.decode | 35 ++++++++++++++++------------------- | 15 | target/arm/internals.h | 2 +- |
12 | 1 file changed, 16 insertions(+), 19 deletions(-) | 16 | target/arm/tcg/translate-sve.c | 7 ++++--- |
17 | 2 files changed, 5 insertions(+), 4 deletions(-) | ||
13 | 18 | ||
14 | diff --git a/target/arm/sve.decode b/target/arm/sve.decode | 19 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/sve.decode | 21 | --- a/target/arm/internals.h |
17 | +++ b/target/arm/sve.decode | 22 | +++ b/target/arm/internals.h |
18 | @@ -XXX,XX +XXX,XX @@ | 23 | @@ -XXX,XX +XXX,XX @@ FIELD(MTEDESC, TBI, 4, 2) |
19 | @rd_rn_i6 ........ ... rn:5 ..... imm:s6 rd:5 &rri | 24 | FIELD(MTEDESC, TCMA, 6, 2) |
20 | 25 | FIELD(MTEDESC, WRITE, 8, 1) | |
21 | # Two register operand, one immediate operand, with predicate, | 26 | FIELD(MTEDESC, ALIGN, 9, 3) |
22 | -# element size encoded as TSZHL. User must fill in imm. | 27 | -FIELD(MTEDESC, SIZEM1, 12, SIMD_DATA_BITS - 12) /* size - 1 */ |
23 | -@rdn_pg_tszimm ........ .. ... ... ... pg:3 ..... rd:5 \ | 28 | +FIELD(MTEDESC, SIZEM1, 12, SIMD_DATA_BITS - SVE_MTEDESC_SHIFT - 12) /* size - 1 */ |
24 | - &rpri_esz rn=%reg_movprfx esz=%tszimm_esz | 29 | |
25 | +# element size encoded as TSZHL. | 30 | bool mte_probe(CPUARMState *env, uint32_t desc, uint64_t ptr); |
26 | +@rdn_pg_tszimm_shl ........ .. ... ... ... pg:3 ..... rd:5 \ | 31 | uint64_t mte_check(CPUARMState *env, uint32_t desc, uint64_t ptr, uintptr_t ra); |
27 | + &rpri_esz rn=%reg_movprfx esz=%tszimm_esz imm=%tszimm_shl | 32 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
28 | +@rdn_pg_tszimm_shr ........ .. ... ... ... pg:3 ..... rd:5 \ | 33 | index XXXXXXX..XXXXXXX 100644 |
29 | + &rpri_esz rn=%reg_movprfx esz=%tszimm_esz imm=%tszimm_shr | 34 | --- a/target/arm/tcg/translate-sve.c |
30 | 35 | +++ b/target/arm/tcg/translate-sve.c | |
31 | # Similarly without predicate. | 36 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
32 | -@rd_rn_tszimm ........ .. ... ... ...... rn:5 rd:5 \ | 37 | { |
33 | - &rri_esz esz=%tszimm16_esz | 38 | unsigned vsz = vec_full_reg_size(s); |
34 | +@rd_rn_tszimm_shl ........ .. ... ... ...... rn:5 rd:5 \ | 39 | TCGv_ptr t_pg; |
35 | + &rri_esz esz=%tszimm16_esz imm=%tszimm16_shl | 40 | + uint32_t sizem1; |
36 | +@rd_rn_tszimm_shr ........ .. ... ... ...... rn:5 rd:5 \ | 41 | int desc = 0; |
37 | + &rri_esz esz=%tszimm16_esz imm=%tszimm16_shr | 42 | |
38 | 43 | assert(mte_n >= 1 && mte_n <= 4); | |
39 | # Two register operand, one immediate operand, with 4-bit predicate. | 44 | + sizem1 = (mte_n << dtype_msz(dtype)) - 1; |
40 | # User must fill in imm. | 45 | + assert(sizem1 <= R_MTEDESC_SIZEM1_MASK >> R_MTEDESC_SIZEM1_SHIFT); |
41 | @@ -XXX,XX +XXX,XX @@ UMINV 00000100 .. 001 011 001 ... ..... ..... @rd_pg_rn | 46 | if (s->mte_active[0]) { |
42 | ### SVE Shift by Immediate - Predicated Group | 47 | - int msz = dtype_msz(dtype); |
43 | 48 | - | |
44 | # SVE bitwise shift by immediate (predicated) | 49 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); |
45 | -ASR_zpzi 00000100 .. 000 000 100 ... .. ... ..... \ | 50 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); |
46 | - @rdn_pg_tszimm imm=%tszimm_shr | 51 | desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); |
47 | -LSR_zpzi 00000100 .. 000 001 100 ... .. ... ..... \ | 52 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); |
48 | - @rdn_pg_tszimm imm=%tszimm_shr | 53 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (mte_n << msz) - 1); |
49 | -LSL_zpzi 00000100 .. 000 011 100 ... .. ... ..... \ | 54 | + desc = FIELD_DP32(desc, MTEDESC, SIZEM1, sizem1); |
50 | - @rdn_pg_tszimm imm=%tszimm_shl | 55 | desc <<= SVE_MTEDESC_SHIFT; |
51 | -ASRD 00000100 .. 000 100 100 ... .. ... ..... \ | 56 | } else { |
52 | - @rdn_pg_tszimm imm=%tszimm_shr | 57 | addr = clean_data_tbi(s, addr); |
53 | +ASR_zpzi 00000100 .. 000 000 100 ... .. ... ..... @rdn_pg_tszimm_shr | ||
54 | +LSR_zpzi 00000100 .. 000 001 100 ... .. ... ..... @rdn_pg_tszimm_shr | ||
55 | +LSL_zpzi 00000100 .. 000 011 100 ... .. ... ..... @rdn_pg_tszimm_shl | ||
56 | +ASRD 00000100 .. 000 100 100 ... .. ... ..... @rdn_pg_tszimm_shr | ||
57 | |||
58 | # SVE bitwise shift by vector (predicated) | ||
59 | ASR_zpzz 00000100 .. 010 000 100 ... ..... ..... @rdn_pg_rm | ||
60 | @@ -XXX,XX +XXX,XX @@ RDVL 00000100 101 11111 01010 imm:s6 rd:5 | ||
61 | ### SVE Bitwise Shift - Unpredicated Group | ||
62 | |||
63 | # SVE bitwise shift by immediate (unpredicated) | ||
64 | -ASR_zzi 00000100 .. 1 ..... 1001 00 ..... ..... \ | ||
65 | - @rd_rn_tszimm imm=%tszimm16_shr | ||
66 | -LSR_zzi 00000100 .. 1 ..... 1001 01 ..... ..... \ | ||
67 | - @rd_rn_tszimm imm=%tszimm16_shr | ||
68 | -LSL_zzi 00000100 .. 1 ..... 1001 11 ..... ..... \ | ||
69 | - @rd_rn_tszimm imm=%tszimm16_shl | ||
70 | +ASR_zzi 00000100 .. 1 ..... 1001 00 ..... ..... @rd_rn_tszimm_shr | ||
71 | +LSR_zzi 00000100 .. 1 ..... 1001 01 ..... ..... @rd_rn_tszimm_shr | ||
72 | +LSL_zzi 00000100 .. 1 ..... 1001 11 ..... ..... @rd_rn_tszimm_shl | ||
73 | |||
74 | # SVE bitwise shift by wide elements (unpredicated) | ||
75 | # Note esz != 3 | ||
76 | -- | 58 | -- |
77 | 2.20.1 | 59 | 2.34.1 |
78 | |||
79 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Model gen_gvec_fn_zzz on gen_gvec_fn3 in translate-a64.c, but | 3 | Share code that creates mtedesc and embeds within simd_desc. |
4 | indicating which kind of register and in which order. | ||
5 | 4 | ||
6 | Model do_zzz_fn on the other do_foo functions that take an | 5 | Cc: qemu-stable@nongnu.org |
7 | argument set and verify sve enabled. | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
11 | Message-id: 20200815013145.539409-4-richard.henderson@linaro.org | 9 | Message-id: 20240207025210.8837-5-richard.henderson@linaro.org |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | target/arm/translate-sve.c | 43 +++++++++++++++++++++----------------- | 12 | target/arm/tcg/translate-a64.h | 2 ++ |
15 | 1 file changed, 24 insertions(+), 19 deletions(-) | 13 | target/arm/tcg/translate-sme.c | 15 +++-------- |
14 | target/arm/tcg/translate-sve.c | 47 ++++++++++++++++++---------------- | ||
15 | 3 files changed, 31 insertions(+), 33 deletions(-) | ||
16 | 16 | ||
17 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 17 | diff --git a/target/arm/tcg/translate-a64.h b/target/arm/tcg/translate-a64.h |
18 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/translate-sve.c | 19 | --- a/target/arm/tcg/translate-a64.h |
20 | +++ b/target/arm/translate-sve.c | 20 | +++ b/target/arm/tcg/translate-a64.h |
21 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_fn_zz(DisasContext *s, GVecGen2Fn *gvec_fn, | 21 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, |
22 | } | 22 | bool sve_access_check(DisasContext *s); |
23 | 23 | bool sme_enabled_check(DisasContext *s); | |
24 | /* Invoke a vector expander on three Zregs. */ | 24 | bool sme_enabled_check_with_svcr(DisasContext *s, unsigned); |
25 | -static bool do_vector3_z(DisasContext *s, GVecGen3Fn *gvec_fn, | 25 | +uint32_t make_svemte_desc(DisasContext *s, unsigned vsz, uint32_t nregs, |
26 | - int esz, int rd, int rn, int rm) | 26 | + uint32_t msz, bool is_write, uint32_t data); |
27 | +static void gen_gvec_fn_zzz(DisasContext *s, GVecGen3Fn *gvec_fn, | 27 | |
28 | + int esz, int rd, int rn, int rm) | 28 | /* This function corresponds to CheckStreamingSVEEnabled. */ |
29 | static inline bool sme_sm_enabled_check(DisasContext *s) | ||
30 | diff --git a/target/arm/tcg/translate-sme.c b/target/arm/tcg/translate-sme.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/tcg/translate-sme.c | ||
33 | +++ b/target/arm/tcg/translate-sme.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
35 | |||
36 | TCGv_ptr t_za, t_pg; | ||
37 | TCGv_i64 addr; | ||
38 | - int svl, desc = 0; | ||
39 | + uint32_t desc; | ||
40 | bool be = s->be_data == MO_BE; | ||
41 | bool mte = s->mte_active[0]; | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDST1(DisasContext *s, arg_LDST1 *a) | ||
44 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), a->esz); | ||
45 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
46 | |||
47 | - if (mte) { | ||
48 | - desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
49 | - desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
50 | - desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
51 | - desc = FIELD_DP32(desc, MTEDESC, WRITE, a->st); | ||
52 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << a->esz) - 1); | ||
53 | - desc <<= SVE_MTEDESC_SHIFT; | ||
54 | - } else { | ||
55 | + if (!mte) { | ||
56 | addr = clean_data_tbi(s, addr); | ||
57 | } | ||
58 | - svl = streaming_vec_reg_size(s); | ||
59 | - desc = simd_desc(svl, svl, desc); | ||
60 | + | ||
61 | + desc = make_svemte_desc(s, streaming_vec_reg_size(s), 1, a->esz, a->st, 0); | ||
62 | |||
63 | fns[a->esz][be][a->v][mte][a->st](tcg_env, t_za, t_pg, addr, | ||
64 | tcg_constant_i32(desc)); | ||
65 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/tcg/translate-sve.c | ||
68 | +++ b/target/arm/tcg/translate-sve.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static const uint8_t dtype_esz[16] = { | ||
70 | 3, 2, 1, 3 | ||
71 | }; | ||
72 | |||
73 | -static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
74 | - int dtype, uint32_t mte_n, bool is_write, | ||
75 | - gen_helper_gvec_mem *fn) | ||
76 | +uint32_t make_svemte_desc(DisasContext *s, unsigned vsz, uint32_t nregs, | ||
77 | + uint32_t msz, bool is_write, uint32_t data) | ||
29 | { | 78 | { |
30 | - if (sve_access_check(s)) { | 79 | - unsigned vsz = vec_full_reg_size(s); |
31 | - unsigned vsz = vec_full_reg_size(s); | 80 | - TCGv_ptr t_pg; |
32 | - gvec_fn(esz, vec_full_reg_offset(s, rd), | 81 | uint32_t sizem1; |
33 | - vec_full_reg_offset(s, rn), | 82 | - int desc = 0; |
34 | - vec_full_reg_offset(s, rm), vsz, vsz); | 83 | + uint32_t desc = 0; |
35 | - } | 84 | |
36 | - return true; | 85 | - assert(mte_n >= 1 && mte_n <= 4); |
37 | + unsigned vsz = vec_full_reg_size(s); | 86 | - sizem1 = (mte_n << dtype_msz(dtype)) - 1; |
38 | + gvec_fn(esz, vec_full_reg_offset(s, rd), | 87 | + /* Assert all of the data fits, with or without MTE enabled. */ |
39 | + vec_full_reg_offset(s, rn), | 88 | + assert(nregs >= 1 && nregs <= 4); |
40 | + vec_full_reg_offset(s, rm), vsz, vsz); | 89 | + sizem1 = (nregs << msz) - 1; |
41 | } | 90 | assert(sizem1 <= R_MTEDESC_SIZEM1_MASK >> R_MTEDESC_SIZEM1_SHIFT); |
42 | 91 | + assert(data < 1u << SVE_MTEDESC_SHIFT); | |
43 | /* Invoke a vector move on two Zregs. */ | 92 | + |
44 | @@ -XXX,XX +XXX,XX @@ const uint64_t pred_esz_masks[4] = { | 93 | if (s->mte_active[0]) { |
45 | *** SVE Logical - Unpredicated Group | 94 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); |
46 | */ | 95 | desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); |
47 | 96 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | |
48 | +static bool do_zzz_fn(DisasContext *s, arg_rrr_esz *a, GVecGen3Fn *gvec_fn) | 97 | desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); |
49 | +{ | 98 | desc = FIELD_DP32(desc, MTEDESC, SIZEM1, sizem1); |
50 | + if (sve_access_check(s)) { | 99 | desc <<= SVE_MTEDESC_SHIFT; |
51 | + gen_gvec_fn_zzz(s, gvec_fn, a->esz, a->rd, a->rn, a->rm); | 100 | - } else { |
52 | + } | 101 | + } |
53 | + return true; | 102 | + return simd_desc(vsz, vsz, desc | data); |
54 | +} | 103 | +} |
55 | + | 104 | + |
56 | static bool trans_AND_zzz(DisasContext *s, arg_rrr_esz *a) | 105 | +static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, |
106 | + int dtype, uint32_t nregs, bool is_write, | ||
107 | + gen_helper_gvec_mem *fn) | ||
108 | +{ | ||
109 | + TCGv_ptr t_pg; | ||
110 | + uint32_t desc; | ||
111 | + | ||
112 | + if (!s->mte_active[0]) { | ||
113 | addr = clean_data_tbi(s, addr); | ||
114 | } | ||
115 | |||
116 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
117 | * registers as pointers, so encode the regno into the data field. | ||
118 | * For consistency, do this even for LD1. | ||
119 | */ | ||
120 | - desc = simd_desc(vsz, vsz, zt | desc); | ||
121 | + desc = make_svemte_desc(s, vec_full_reg_size(s), nregs, | ||
122 | + dtype_msz(dtype), is_write, zt); | ||
123 | t_pg = tcg_temp_new_ptr(); | ||
124 | |||
125 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
126 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
127 | int scale, TCGv_i64 scalar, int msz, bool is_write, | ||
128 | gen_helper_gvec_mem_scatter *fn) | ||
57 | { | 129 | { |
58 | - return do_vector3_z(s, tcg_gen_gvec_and, 0, a->rd, a->rn, a->rm); | 130 | - unsigned vsz = vec_full_reg_size(s); |
59 | + return do_zzz_fn(s, a, tcg_gen_gvec_and); | 131 | TCGv_ptr t_zm = tcg_temp_new_ptr(); |
132 | TCGv_ptr t_pg = tcg_temp_new_ptr(); | ||
133 | TCGv_ptr t_zt = tcg_temp_new_ptr(); | ||
134 | - int desc = 0; | ||
135 | - | ||
136 | - if (s->mte_active[0]) { | ||
137 | - desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
138 | - desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
139 | - desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
140 | - desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
141 | - desc = FIELD_DP32(desc, MTEDESC, SIZEM1, (1 << msz) - 1); | ||
142 | - desc <<= SVE_MTEDESC_SHIFT; | ||
143 | - } | ||
144 | - desc = simd_desc(vsz, vsz, desc | scale); | ||
145 | + uint32_t desc; | ||
146 | |||
147 | tcg_gen_addi_ptr(t_pg, tcg_env, pred_full_reg_offset(s, pg)); | ||
148 | tcg_gen_addi_ptr(t_zm, tcg_env, vec_full_reg_offset(s, zm)); | ||
149 | tcg_gen_addi_ptr(t_zt, tcg_env, vec_full_reg_offset(s, zt)); | ||
150 | + | ||
151 | + desc = make_svemte_desc(s, vec_full_reg_size(s), 1, msz, is_write, scale); | ||
152 | fn(tcg_env, t_zt, t_pg, t_zm, scalar, tcg_constant_i32(desc)); | ||
60 | } | 153 | } |
61 | 154 | ||
62 | static bool trans_ORR_zzz(DisasContext *s, arg_rrr_esz *a) | ||
63 | { | ||
64 | - return do_vector3_z(s, tcg_gen_gvec_or, 0, a->rd, a->rn, a->rm); | ||
65 | + return do_zzz_fn(s, a, tcg_gen_gvec_or); | ||
66 | } | ||
67 | |||
68 | static bool trans_EOR_zzz(DisasContext *s, arg_rrr_esz *a) | ||
69 | { | ||
70 | - return do_vector3_z(s, tcg_gen_gvec_xor, 0, a->rd, a->rn, a->rm); | ||
71 | + return do_zzz_fn(s, a, tcg_gen_gvec_xor); | ||
72 | } | ||
73 | |||
74 | static bool trans_BIC_zzz(DisasContext *s, arg_rrr_esz *a) | ||
75 | { | ||
76 | - return do_vector3_z(s, tcg_gen_gvec_andc, 0, a->rd, a->rn, a->rm); | ||
77 | + return do_zzz_fn(s, a, tcg_gen_gvec_andc); | ||
78 | } | ||
79 | |||
80 | /* | ||
81 | @@ -XXX,XX +XXX,XX @@ static bool trans_BIC_zzz(DisasContext *s, arg_rrr_esz *a) | ||
82 | |||
83 | static bool trans_ADD_zzz(DisasContext *s, arg_rrr_esz *a) | ||
84 | { | ||
85 | - return do_vector3_z(s, tcg_gen_gvec_add, a->esz, a->rd, a->rn, a->rm); | ||
86 | + return do_zzz_fn(s, a, tcg_gen_gvec_add); | ||
87 | } | ||
88 | |||
89 | static bool trans_SUB_zzz(DisasContext *s, arg_rrr_esz *a) | ||
90 | { | ||
91 | - return do_vector3_z(s, tcg_gen_gvec_sub, a->esz, a->rd, a->rn, a->rm); | ||
92 | + return do_zzz_fn(s, a, tcg_gen_gvec_sub); | ||
93 | } | ||
94 | |||
95 | static bool trans_SQADD_zzz(DisasContext *s, arg_rrr_esz *a) | ||
96 | { | ||
97 | - return do_vector3_z(s, tcg_gen_gvec_ssadd, a->esz, a->rd, a->rn, a->rm); | ||
98 | + return do_zzz_fn(s, a, tcg_gen_gvec_ssadd); | ||
99 | } | ||
100 | |||
101 | static bool trans_SQSUB_zzz(DisasContext *s, arg_rrr_esz *a) | ||
102 | { | ||
103 | - return do_vector3_z(s, tcg_gen_gvec_sssub, a->esz, a->rd, a->rn, a->rm); | ||
104 | + return do_zzz_fn(s, a, tcg_gen_gvec_sssub); | ||
105 | } | ||
106 | |||
107 | static bool trans_UQADD_zzz(DisasContext *s, arg_rrr_esz *a) | ||
108 | { | ||
109 | - return do_vector3_z(s, tcg_gen_gvec_usadd, a->esz, a->rd, a->rn, a->rm); | ||
110 | + return do_zzz_fn(s, a, tcg_gen_gvec_usadd); | ||
111 | } | ||
112 | |||
113 | static bool trans_UQSUB_zzz(DisasContext *s, arg_rrr_esz *a) | ||
114 | { | ||
115 | - return do_vector3_z(s, tcg_gen_gvec_ussub, a->esz, a->rd, a->rn, a->rm); | ||
116 | + return do_zzz_fn(s, a, tcg_gen_gvec_ussub); | ||
117 | } | ||
118 | |||
119 | /* | ||
120 | -- | 155 | -- |
121 | 2.20.1 | 156 | 2.34.1 |
122 | |||
123 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | These functions "use the standard load helpers", but | ||
4 | fail to clean_data_tbi or populate mtedesc. | ||
5 | |||
6 | Cc: qemu-stable@nongnu.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
5 | Message-id: 20200815013145.539409-20-richard.henderson@linaro.org | 10 | Message-id: 20240207025210.8837-6-richard.henderson@linaro.org |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | 12 | --- |
8 | target/arm/helper.h | 14 ++++++++++++++ | 13 | target/arm/tcg/translate-sve.c | 15 +++++++++++++-- |
9 | target/arm/translate-a64.c | 34 ++++++++++++++++++++++++++++++++++ | 14 | 1 file changed, 13 insertions(+), 2 deletions(-) |
10 | target/arm/vec_helper.c | 25 +++++++++++++++++++++++++ | ||
11 | 3 files changed, 73 insertions(+) | ||
12 | 15 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 16 | diff --git a/target/arm/tcg/translate-sve.c b/target/arm/tcg/translate-sve.c |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 18 | --- a/target/arm/tcg/translate-sve.c |
16 | +++ b/target/arm/helper.h | 19 | +++ b/target/arm/tcg/translate-sve.c |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_mul_idx_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 20 | @@ -XXX,XX +XXX,XX @@ static void do_ldrq(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
18 | DEF_HELPER_FLAGS_4(gvec_mul_idx_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 21 | unsigned vsz = vec_full_reg_size(s); |
19 | DEF_HELPER_FLAGS_4(gvec_mul_idx_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 22 | TCGv_ptr t_pg; |
20 | 23 | int poff; | |
21 | +DEF_HELPER_FLAGS_5(gvec_mla_idx_h, TCG_CALL_NO_RWG, | 24 | + uint32_t desc; |
22 | + void, ptr, ptr, ptr, ptr, i32) | 25 | |
23 | +DEF_HELPER_FLAGS_5(gvec_mla_idx_s, TCG_CALL_NO_RWG, | 26 | /* Load the first quadword using the normal predicated load helpers. */ |
24 | + void, ptr, ptr, ptr, ptr, i32) | 27 | + if (!s->mte_active[0]) { |
25 | +DEF_HELPER_FLAGS_5(gvec_mla_idx_d, TCG_CALL_NO_RWG, | 28 | + addr = clean_data_tbi(s, addr); |
26 | + void, ptr, ptr, ptr, ptr, i32) | 29 | + } |
27 | + | 30 | + |
28 | +DEF_HELPER_FLAGS_5(gvec_mls_idx_h, TCG_CALL_NO_RWG, | 31 | poff = pred_full_reg_offset(s, pg); |
29 | + void, ptr, ptr, ptr, ptr, i32) | 32 | if (vsz > 16) { |
30 | +DEF_HELPER_FLAGS_5(gvec_mls_idx_s, TCG_CALL_NO_RWG, | 33 | /* |
31 | + void, ptr, ptr, ptr, ptr, i32) | 34 | @@ -XXX,XX +XXX,XX @@ static void do_ldrq(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
32 | +DEF_HELPER_FLAGS_5(gvec_mls_idx_d, TCG_CALL_NO_RWG, | 35 | |
33 | + void, ptr, ptr, ptr, ptr, i32) | 36 | gen_helper_gvec_mem *fn |
34 | + | 37 | = ldr_fns[s->mte_active[0]][s->be_data == MO_BE][dtype][0]; |
35 | #ifdef TARGET_AARCH64 | 38 | - fn(tcg_env, t_pg, addr, tcg_constant_i32(simd_desc(16, 16, zt))); |
36 | #include "helper-a64.h" | 39 | + desc = make_svemte_desc(s, 16, 1, dtype_msz(dtype), false, zt); |
37 | #include "helper-sve.h" | 40 | + fn(tcg_env, t_pg, addr, tcg_constant_i32(desc)); |
38 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 41 | |
39 | index XXXXXXX..XXXXXXX 100644 | 42 | /* Replicate that first quadword. */ |
40 | --- a/target/arm/translate-a64.c | 43 | if (vsz > 16) { |
41 | +++ b/target/arm/translate-a64.c | 44 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
42 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 45 | unsigned vsz_r32; |
43 | return; | 46 | TCGv_ptr t_pg; |
44 | } | 47 | int poff, doff; |
45 | break; | 48 | + uint32_t desc; |
46 | + | 49 | |
47 | + case 0x10: /* MLA */ | 50 | if (vsz < 32) { |
48 | + if (!is_long && !is_scalar) { | 51 | /* |
49 | + static gen_helper_gvec_4 * const fns[3] = { | 52 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
50 | + gen_helper_gvec_mla_idx_h, | ||
51 | + gen_helper_gvec_mla_idx_s, | ||
52 | + gen_helper_gvec_mla_idx_d, | ||
53 | + }; | ||
54 | + tcg_gen_gvec_4_ool(vec_full_reg_offset(s, rd), | ||
55 | + vec_full_reg_offset(s, rn), | ||
56 | + vec_full_reg_offset(s, rm), | ||
57 | + vec_full_reg_offset(s, rd), | ||
58 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
59 | + index, fns[size - 1]); | ||
60 | + return; | ||
61 | + } | ||
62 | + break; | ||
63 | + | ||
64 | + case 0x14: /* MLS */ | ||
65 | + if (!is_long && !is_scalar) { | ||
66 | + static gen_helper_gvec_4 * const fns[3] = { | ||
67 | + gen_helper_gvec_mls_idx_h, | ||
68 | + gen_helper_gvec_mls_idx_s, | ||
69 | + gen_helper_gvec_mls_idx_d, | ||
70 | + }; | ||
71 | + tcg_gen_gvec_4_ool(vec_full_reg_offset(s, rd), | ||
72 | + vec_full_reg_offset(s, rn), | ||
73 | + vec_full_reg_offset(s, rm), | ||
74 | + vec_full_reg_offset(s, rd), | ||
75 | + is_q ? 16 : 8, vec_full_reg_size(s), | ||
76 | + index, fns[size - 1]); | ||
77 | + return; | ||
78 | + } | ||
79 | + break; | ||
80 | } | 53 | } |
81 | 54 | ||
82 | if (size == 3) { | 55 | /* Load the first octaword using the normal predicated load helpers. */ |
83 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 56 | + if (!s->mte_active[0]) { |
84 | index XXXXXXX..XXXXXXX 100644 | 57 | + addr = clean_data_tbi(s, addr); |
85 | --- a/target/arm/vec_helper.c | 58 | + } |
86 | +++ b/target/arm/vec_helper.c | 59 | |
87 | @@ -XXX,XX +XXX,XX @@ DO_MUL_IDX(gvec_mul_idx_d, uint64_t, ) | 60 | poff = pred_full_reg_offset(s, pg); |
88 | 61 | if (vsz > 32) { | |
89 | #undef DO_MUL_IDX | 62 | @@ -XXX,XX +XXX,XX @@ static void do_ldro(DisasContext *s, int zt, int pg, TCGv_i64 addr, int dtype) |
90 | 63 | ||
91 | +#define DO_MLA_IDX(NAME, TYPE, OP, H) \ | 64 | gen_helper_gvec_mem *fn |
92 | +void HELPER(NAME)(void *vd, void *vn, void *vm, void *va, uint32_t desc) \ | 65 | = ldr_fns[s->mte_active[0]][s->be_data == MO_BE][dtype][0]; |
93 | +{ \ | 66 | - fn(tcg_env, t_pg, addr, tcg_constant_i32(simd_desc(32, 32, zt))); |
94 | + intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | 67 | + desc = make_svemte_desc(s, 32, 1, dtype_msz(dtype), false, zt); |
95 | + intptr_t idx = simd_data(desc); \ | 68 | + fn(tcg_env, t_pg, addr, tcg_constant_i32(desc)); |
96 | + TYPE *d = vd, *n = vn, *m = vm, *a = va; \ | 69 | |
97 | + for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | 70 | /* |
98 | + TYPE mm = m[H(i + idx)]; \ | 71 | * Replicate that first octaword. |
99 | + for (j = 0; j < segment; j++) { \ | ||
100 | + d[i + j] = a[i + j] OP n[i + j] * mm; \ | ||
101 | + } \ | ||
102 | + } \ | ||
103 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
104 | +} | ||
105 | + | ||
106 | +DO_MLA_IDX(gvec_mla_idx_h, uint16_t, +, H2) | ||
107 | +DO_MLA_IDX(gvec_mla_idx_s, uint32_t, +, H4) | ||
108 | +DO_MLA_IDX(gvec_mla_idx_d, uint64_t, +, ) | ||
109 | + | ||
110 | +DO_MLA_IDX(gvec_mls_idx_h, uint16_t, -, H2) | ||
111 | +DO_MLA_IDX(gvec_mls_idx_s, uint32_t, -, H4) | ||
112 | +DO_MLA_IDX(gvec_mls_idx_d, uint64_t, -, ) | ||
113 | + | ||
114 | +#undef DO_MLA_IDX | ||
115 | + | ||
116 | #define DO_FMUL_IDX(NAME, TYPE, H) \ | ||
117 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
118 | { \ | ||
119 | -- | 72 | -- |
120 | 2.20.1 | 73 | 2.34.1 |
121 | |||
122 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We need more information than just the mmu_idx in order | 3 | The TBI and TCMA bits are located within mtedesc, not desc. |
4 | to create the proper exception syndrome. Only change the | ||
5 | function signature so far. | ||
6 | 4 | ||
5 | Cc: qemu-stable@nongnu.org | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200813200816.3037186-2-richard.henderson@linaro.org | 8 | Tested-by: Gustavo Romero <gustavo.romero@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Message-id: 20240207025210.8837-7-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | target/arm/mte_helper.c | 10 +++++----- | 12 | target/arm/tcg/sme_helper.c | 8 ++++---- |
13 | 1 file changed, 5 insertions(+), 5 deletions(-) | 13 | target/arm/tcg/sve_helper.c | 12 ++++++------ |
14 | 2 files changed, 10 insertions(+), 10 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | 16 | diff --git a/target/arm/tcg/sme_helper.c b/target/arm/tcg/sme_helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/mte_helper.c | 18 | --- a/target/arm/tcg/sme_helper.c |
18 | +++ b/target/arm/mte_helper.c | 19 | +++ b/target/arm/tcg/sme_helper.c |
19 | @@ -XXX,XX +XXX,XX @@ void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) | 20 | @@ -XXX,XX +XXX,XX @@ void sme_ld1_mte(CPUARMState *env, void *za, uint64_t *vg, |
20 | } | 21 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
21 | 22 | ||
22 | /* Record a tag check failure. */ | 23 | /* Perform gross MTE suppression early. */ |
23 | -static void mte_check_fail(CPUARMState *env, int mmu_idx, | 24 | - if (!tbi_check(desc, bit55) || |
24 | +static void mte_check_fail(CPUARMState *env, uint32_t desc, | 25 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
25 | uint64_t dirty_ptr, uintptr_t ra) | 26 | + if (!tbi_check(mtedesc, bit55) || |
26 | { | 27 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { |
27 | + int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | 28 | mtedesc = 0; |
28 | ARMMMUIdx arm_mmu_idx = core_to_aa64_mmu_idx(mmu_idx); | ||
29 | int el, reg_el, tcf, select; | ||
30 | uint64_t sctlr; | ||
31 | @@ -XXX,XX +XXX,XX @@ uint64_t mte_check1(CPUARMState *env, uint32_t desc, | ||
32 | } | 29 | } |
33 | 30 | ||
34 | if (unlikely(!mte_probe1_int(env, desc, ptr, ra, bit55))) { | 31 | @@ -XXX,XX +XXX,XX @@ void sme_st1_mte(CPUARMState *env, void *za, uint64_t *vg, target_ulong addr, |
35 | - int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | 32 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
36 | - mte_check_fail(env, mmu_idx, ptr, ra); | 33 | |
37 | + mte_check_fail(env, desc, ptr, ra); | 34 | /* Perform gross MTE suppression early. */ |
35 | - if (!tbi_check(desc, bit55) || | ||
36 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
37 | + if (!tbi_check(mtedesc, bit55) || | ||
38 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
39 | mtedesc = 0; | ||
38 | } | 40 | } |
39 | 41 | ||
40 | return useronly_clean_ptr(ptr); | 42 | diff --git a/target/arm/tcg/sve_helper.c b/target/arm/tcg/sve_helper.c |
41 | @@ -XXX,XX +XXX,XX @@ uint64_t mte_checkN(CPUARMState *env, uint32_t desc, | 43 | index XXXXXXX..XXXXXXX 100644 |
42 | 44 | --- a/target/arm/tcg/sve_helper.c | |
43 | fail_ofs = tag_first + n * TAG_GRANULE - ptr; | 45 | +++ b/target/arm/tcg/sve_helper.c |
44 | fail_ofs = ROUND_UP(fail_ofs, esize); | 46 | @@ -XXX,XX +XXX,XX @@ void sve_ldN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, |
45 | - mte_check_fail(env, mmu_idx, ptr + fail_ofs, ra); | 47 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
46 | + mte_check_fail(env, desc, ptr + fail_ofs, ra); | 48 | |
49 | /* Perform gross MTE suppression early. */ | ||
50 | - if (!tbi_check(desc, bit55) || | ||
51 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
52 | + if (!tbi_check(mtedesc, bit55) || | ||
53 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
54 | mtedesc = 0; | ||
47 | } | 55 | } |
48 | 56 | ||
49 | done: | 57 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r_mte(CPUARMState *env, void *vg, target_ulong addr, |
50 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mte_check_zva)(CPUARMState *env, uint32_t desc, uint64_t ptr) | 58 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
51 | fail: | 59 | |
52 | /* Locate the first nibble that differs. */ | 60 | /* Perform gross MTE suppression early. */ |
53 | i = ctz64(mem_tag ^ ptr_tag) >> 4; | 61 | - if (!tbi_check(desc, bit55) || |
54 | - mte_check_fail(env, mmu_idx, align_ptr + i * TAG_GRANULE, ra); | 62 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { |
55 | + mte_check_fail(env, desc, align_ptr + i * TAG_GRANULE, ra); | 63 | + if (!tbi_check(mtedesc, bit55) || |
56 | 64 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | |
57 | done: | 65 | mtedesc = 0; |
58 | return useronly_clean_ptr(ptr); | 66 | } |
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ void sve_stN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
69 | desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
70 | |||
71 | /* Perform gross MTE suppression early. */ | ||
72 | - if (!tbi_check(desc, bit55) || | ||
73 | - tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
74 | + if (!tbi_check(mtedesc, bit55) || | ||
75 | + tcma_check(mtedesc, bit55, allocation_tag_from_addr(addr))) { | ||
76 | mtedesc = 0; | ||
77 | } | ||
78 | |||
59 | -- | 79 | -- |
60 | 2.20.1 | 80 | 2.34.1 |
61 | |||
62 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The raven_io_ops MemoryRegionOps is the only one in the source tree |
---|---|---|---|
2 | which sets .valid.unaligned to indicate that it should support | ||
3 | unaligned accesses and which does not also set .impl.unaligned to | ||
4 | indicate that its read and write functions can do the unaligned | ||
5 | handling themselves. This is a problem, because at the moment the | ||
6 | core memory system does not implement the support for handling | ||
7 | unaligned accesses by doing a series of aligned accesses and | ||
8 | combining them (system/memory.c:access_with_adjusted_size() has a | ||
9 | TODO comment noting this). | ||
2 | 10 | ||
3 | As we want to call qdev_connect_clock_in() before the device | 11 | Fortunately raven_io_read() and raven_io_write() will correctly deal |
4 | is realized, we need to uninline cadence_uart_create() first. | 12 | with the case of being passed an unaligned address, so we can fix the |
13 | missing unaligned access support by setting .impl.unaligned in the | ||
14 | MemoryRegionOps struct. | ||
5 | 15 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 16 | Fixes: 9a1839164c9c8f06 ("raven: Implement non-contiguous I/O region") |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
8 | Message-id: 20200803105647.22223-2-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Tested-by: Cédric Le Goater <clg@redhat.com> | ||
19 | Reviewed-by: Cédric Le Goater <clg@redhat.com> | ||
20 | Message-id: 20240112134640.1775041-1-peter.maydell@linaro.org | ||
10 | --- | 21 | --- |
11 | include/hw/char/cadence_uart.h | 17 ----------------- | 22 | hw/pci-host/raven.c | 1 + |
12 | hw/arm/xilinx_zynq.c | 14 ++++++++++++-- | 23 | 1 file changed, 1 insertion(+) |
13 | 2 files changed, 12 insertions(+), 19 deletions(-) | ||
14 | 24 | ||
15 | diff --git a/include/hw/char/cadence_uart.h b/include/hw/char/cadence_uart.h | 25 | diff --git a/hw/pci-host/raven.c b/hw/pci-host/raven.c |
16 | index XXXXXXX..XXXXXXX 100644 | 26 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/char/cadence_uart.h | 27 | --- a/hw/pci-host/raven.c |
18 | +++ b/include/hw/char/cadence_uart.h | 28 | +++ b/hw/pci-host/raven.c |
19 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 29 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps raven_io_ops = { |
20 | Clock *refclk; | 30 | .write = raven_io_write, |
21 | } CadenceUARTState; | 31 | .endianness = DEVICE_LITTLE_ENDIAN, |
22 | 32 | .impl.max_access_size = 4, | |
23 | -static inline DeviceState *cadence_uart_create(hwaddr addr, | 33 | + .impl.unaligned = true, |
24 | - qemu_irq irq, | 34 | .valid.unaligned = true, |
25 | - Chardev *chr) | 35 | }; |
26 | -{ | ||
27 | - DeviceState *dev; | ||
28 | - SysBusDevice *s; | ||
29 | - | ||
30 | - dev = qdev_new(TYPE_CADENCE_UART); | ||
31 | - s = SYS_BUS_DEVICE(dev); | ||
32 | - qdev_prop_set_chr(dev, "chardev", chr); | ||
33 | - sysbus_realize_and_unref(s, &error_fatal); | ||
34 | - sysbus_mmio_map(s, 0, addr); | ||
35 | - sysbus_connect_irq(s, 0, irq); | ||
36 | - | ||
37 | - return dev; | ||
38 | -} | ||
39 | - | ||
40 | #endif | ||
41 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/arm/xilinx_zynq.c | ||
44 | +++ b/hw/arm/xilinx_zynq.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | ||
46 | sysbus_create_simple(TYPE_CHIPIDEA, 0xE0002000, pic[53 - IRQ_OFFSET]); | ||
47 | sysbus_create_simple(TYPE_CHIPIDEA, 0xE0003000, pic[76 - IRQ_OFFSET]); | ||
48 | |||
49 | - dev = cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hd(0)); | ||
50 | + dev = qdev_new(TYPE_CADENCE_UART); | ||
51 | + busdev = SYS_BUS_DEVICE(dev); | ||
52 | + qdev_prop_set_chr(dev, "chardev", serial_hd(0)); | ||
53 | + sysbus_realize_and_unref(busdev, &error_fatal); | ||
54 | + sysbus_mmio_map(busdev, 0, 0xE0000000); | ||
55 | + sysbus_connect_irq(busdev, 0, pic[59 - IRQ_OFFSET]); | ||
56 | qdev_connect_clock_in(dev, "refclk", | ||
57 | qdev_get_clock_out(slcr, "uart0_ref_clk")); | ||
58 | - dev = cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hd(1)); | ||
59 | + dev = qdev_new(TYPE_CADENCE_UART); | ||
60 | + busdev = SYS_BUS_DEVICE(dev); | ||
61 | + qdev_prop_set_chr(dev, "chardev", serial_hd(1)); | ||
62 | + sysbus_realize_and_unref(busdev, &error_fatal); | ||
63 | + sysbus_mmio_map(busdev, 0, 0xE0001000); | ||
64 | + sysbus_connect_irq(busdev, 0, pic[82 - IRQ_OFFSET]); | ||
65 | qdev_connect_clock_in(dev, "refclk", | ||
66 | qdev_get_clock_out(slcr, "uart1_ref_clk")); | ||
67 | 36 | ||
68 | -- | 37 | -- |
69 | 2.20.1 | 38 | 2.34.1 |
70 | 39 | ||
71 | 40 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Suppress the deprecation warning when we're running under qtest, |
---|---|---|---|
2 | to avoid "make check" including warning messages in its output. | ||
2 | 3 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Message-id: 20200815013145.539409-13-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Message-id: 20240206154151.155620-1-peter.maydell@linaro.org | ||
7 | --- | 7 | --- |
8 | target/arm/translate-sve.c | 20 ++++++++++++-------- | 8 | hw/block/tc58128.c | 4 +++- |
9 | 1 file changed, 12 insertions(+), 8 deletions(-) | 9 | 1 file changed, 3 insertions(+), 1 deletion(-) |
10 | 10 | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 11 | diff --git a/hw/block/tc58128.c b/hw/block/tc58128.c |
12 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 13 | --- a/hw/block/tc58128.c |
14 | +++ b/target/arm/translate-sve.c | 14 | +++ b/hw/block/tc58128.c |
15 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) | 15 | @@ -XXX,XX +XXX,XX @@ static sh7750_io_device tc58128 = { |
16 | return size_for_gvec(pred_full_reg_size(s)); | 16 | |
17 | } | 17 | int tc58128_init(struct SH7750State *s, const char *zone1, const char *zone2) |
18 | 18 | { | |
19 | +/* Invoke an out-of-line helper on 2 Zregs. */ | 19 | - warn_report_once("The TC58128 flash device is deprecated"); |
20 | +static void gen_gvec_ool_zz(DisasContext *s, gen_helper_gvec_2 *fn, | 20 | + if (!qtest_enabled()) { |
21 | + int rd, int rn, int data) | 21 | + warn_report_once("The TC58128 flash device is deprecated"); |
22 | +{ | 22 | + } |
23 | + unsigned vsz = vec_full_reg_size(s); | 23 | init_dev(&tc58128_devs[0], zone1); |
24 | + tcg_gen_gvec_2_ool(vec_full_reg_offset(s, rd), | 24 | init_dev(&tc58128_devs[1], zone2); |
25 | + vec_full_reg_offset(s, rn), | 25 | return sh7750_register_io_device(s, &tc58128); |
26 | + vsz, vsz, data, fn); | ||
27 | +} | ||
28 | + | ||
29 | /* Invoke an out-of-line helper on 3 Zregs. */ | ||
30 | static void gen_gvec_ool_zzz(DisasContext *s, gen_helper_gvec_3 *fn, | ||
31 | int rd, int rn, int rm, int data) | ||
32 | @@ -XXX,XX +XXX,XX @@ static bool trans_FEXPA(DisasContext *s, arg_rr_esz *a) | ||
33 | return false; | ||
34 | } | ||
35 | if (sve_access_check(s)) { | ||
36 | - unsigned vsz = vec_full_reg_size(s); | ||
37 | - tcg_gen_gvec_2_ool(vec_full_reg_offset(s, a->rd), | ||
38 | - vec_full_reg_offset(s, a->rn), | ||
39 | - vsz, vsz, 0, fns[a->esz]); | ||
40 | + gen_gvec_ool_zz(s, fns[a->esz], a->rd, a->rn, 0); | ||
41 | } | ||
42 | return true; | ||
43 | } | ||
44 | @@ -XXX,XX +XXX,XX @@ static bool trans_REV_v(DisasContext *s, arg_rr_esz *a) | ||
45 | }; | ||
46 | |||
47 | if (sve_access_check(s)) { | ||
48 | - unsigned vsz = vec_full_reg_size(s); | ||
49 | - tcg_gen_gvec_2_ool(vec_full_reg_offset(s, a->rd), | ||
50 | - vec_full_reg_offset(s, a->rn), | ||
51 | - vsz, vsz, 0, fns[a->esz]); | ||
52 | + gen_gvec_ool_zz(s, fns[a->esz], a->rd, a->rn, 0); | ||
53 | } | ||
54 | return true; | ||
55 | } | ||
56 | -- | 26 | -- |
57 | 2.20.1 | 27 | 2.34.1 |
58 | 28 | ||
59 | 29 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | We deliberately don't include qtests_npcm7xx in qtests_aarch64, |
---|---|---|---|
2 | because we already get the coverage of those tests via qtests_arm, | ||
3 | and we don't want to use extra CI minutes testing them twice. | ||
2 | 4 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 5 | In commit 327b680877b79c4b we added it to qtests_aarch64; revert |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | that change. |
5 | Message-id: 20200815013145.539409-12-richard.henderson@linaro.org | 7 | |
8 | Fixes: 327b680877b79c4b ("tests/qtest: Creating qtest for GMAC Module") | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Message-id: 20240206163043.315535-1-peter.maydell@linaro.org | ||
7 | --- | 12 | --- |
8 | target/arm/translate-sve.c | 53 +++++++++++++------------------------- | 13 | tests/qtest/meson.build | 1 - |
9 | 1 file changed, 18 insertions(+), 35 deletions(-) | 14 | 1 file changed, 1 deletion(-) |
10 | 15 | ||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 16 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
12 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/translate-sve.c | 18 | --- a/tests/qtest/meson.build |
14 | +++ b/target/arm/translate-sve.c | 19 | +++ b/tests/qtest/meson.build |
15 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) | 20 | @@ -XXX,XX +XXX,XX @@ qtests_aarch64 = \ |
16 | return size_for_gvec(pred_full_reg_size(s)); | 21 | (config_all_devices.has_key('CONFIG_RASPI') ? ['bcm2835-dma-test'] : []) + \ |
17 | } | 22 | (config_all_accel.has_key('CONFIG_TCG') and \ |
18 | 23 | config_all_devices.has_key('CONFIG_TPM_TIS_I2C') ? ['tpm-tis-i2c-test'] : []) + \ | |
19 | +/* Invoke an out-of-line helper on 3 Zregs. */ | 24 | - (config_all_devices.has_key('CONFIG_NPCM7XX') ? qtests_npcm7xx : []) + \ |
20 | +static void gen_gvec_ool_zzz(DisasContext *s, gen_helper_gvec_3 *fn, | 25 | ['arm-cpu-features', |
21 | + int rd, int rn, int rm, int data) | 26 | 'numa-test', |
22 | +{ | 27 | 'boot-serial-test', |
23 | + unsigned vsz = vec_full_reg_size(s); | ||
24 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
25 | + vec_full_reg_offset(s, rn), | ||
26 | + vec_full_reg_offset(s, rm), | ||
27 | + vsz, vsz, data, fn); | ||
28 | +} | ||
29 | + | ||
30 | /* Invoke an out-of-line helper on 2 Zregs and a predicate. */ | ||
31 | static void gen_gvec_ool_zzp(DisasContext *s, gen_helper_gvec_3 *fn, | ||
32 | int rd, int rn, int pg, int data) | ||
33 | @@ -XXX,XX +XXX,XX @@ static bool do_zzw_ool(DisasContext *s, arg_rrr_esz *a, gen_helper_gvec_3 *fn) | ||
34 | return false; | ||
35 | } | ||
36 | if (sve_access_check(s)) { | ||
37 | - unsigned vsz = vec_full_reg_size(s); | ||
38 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
39 | - vec_full_reg_offset(s, a->rn), | ||
40 | - vec_full_reg_offset(s, a->rm), | ||
41 | - vsz, vsz, 0, fn); | ||
42 | + gen_gvec_ool_zzz(s, fn, a->rd, a->rn, a->rm, 0); | ||
43 | } | ||
44 | return true; | ||
45 | } | ||
46 | @@ -XXX,XX +XXX,XX @@ static bool trans_RDVL(DisasContext *s, arg_RDVL *a) | ||
47 | static bool do_adr(DisasContext *s, arg_rrri *a, gen_helper_gvec_3 *fn) | ||
48 | { | ||
49 | if (sve_access_check(s)) { | ||
50 | - unsigned vsz = vec_full_reg_size(s); | ||
51 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
52 | - vec_full_reg_offset(s, a->rn), | ||
53 | - vec_full_reg_offset(s, a->rm), | ||
54 | - vsz, vsz, a->imm, fn); | ||
55 | + gen_gvec_ool_zzz(s, fn, a->rd, a->rn, a->rm, a->imm); | ||
56 | } | ||
57 | return true; | ||
58 | } | ||
59 | @@ -XXX,XX +XXX,XX @@ static bool trans_FTSSEL(DisasContext *s, arg_rrr_esz *a) | ||
60 | return false; | ||
61 | } | ||
62 | if (sve_access_check(s)) { | ||
63 | - unsigned vsz = vec_full_reg_size(s); | ||
64 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
65 | - vec_full_reg_offset(s, a->rn), | ||
66 | - vec_full_reg_offset(s, a->rm), | ||
67 | - vsz, vsz, 0, fns[a->esz]); | ||
68 | + gen_gvec_ool_zzz(s, fns[a->esz], a->rd, a->rn, a->rm, 0); | ||
69 | } | ||
70 | return true; | ||
71 | } | ||
72 | @@ -XXX,XX +XXX,XX @@ static bool trans_TBL(DisasContext *s, arg_rrr_esz *a) | ||
73 | }; | ||
74 | |||
75 | if (sve_access_check(s)) { | ||
76 | - unsigned vsz = vec_full_reg_size(s); | ||
77 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
78 | - vec_full_reg_offset(s, a->rn), | ||
79 | - vec_full_reg_offset(s, a->rm), | ||
80 | - vsz, vsz, 0, fns[a->esz]); | ||
81 | + gen_gvec_ool_zzz(s, fns[a->esz], a->rd, a->rn, a->rm, 0); | ||
82 | } | ||
83 | return true; | ||
84 | } | ||
85 | @@ -XXX,XX +XXX,XX @@ static bool do_zzz_data_ool(DisasContext *s, arg_rrr_esz *a, int data, | ||
86 | gen_helper_gvec_3 *fn) | ||
87 | { | ||
88 | if (sve_access_check(s)) { | ||
89 | - unsigned vsz = vec_full_reg_size(s); | ||
90 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
91 | - vec_full_reg_offset(s, a->rn), | ||
92 | - vec_full_reg_offset(s, a->rm), | ||
93 | - vsz, vsz, data, fn); | ||
94 | + gen_gvec_ool_zzz(s, fn, a->rd, a->rn, a->rm, data); | ||
95 | } | ||
96 | return true; | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static bool trans_DOT_zzz(DisasContext *s, arg_DOT_zzz *a) | ||
99 | }; | ||
100 | |||
101 | if (sve_access_check(s)) { | ||
102 | - unsigned vsz = vec_full_reg_size(s); | ||
103 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
104 | - vec_full_reg_offset(s, a->rn), | ||
105 | - vec_full_reg_offset(s, a->rm), | ||
106 | - vsz, vsz, 0, fns[a->u][a->sz]); | ||
107 | + gen_gvec_ool_zzz(s, fns[a->u][a->sz], a->rd, a->rn, a->rm, 0); | ||
108 | } | ||
109 | return true; | ||
110 | } | ||
111 | @@ -XXX,XX +XXX,XX @@ static bool trans_DOT_zzx(DisasContext *s, arg_DOT_zzx *a) | ||
112 | }; | ||
113 | |||
114 | if (sve_access_check(s)) { | ||
115 | - unsigned vsz = vec_full_reg_size(s); | ||
116 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | ||
117 | - vec_full_reg_offset(s, a->rn), | ||
118 | - vec_full_reg_offset(s, a->rm), | ||
119 | - vsz, vsz, a->index, fns[a->u][a->sz]); | ||
120 | + gen_gvec_ool_zzz(s, fns[a->u][a->sz], a->rd, a->rn, a->rm, a->index); | ||
121 | } | ||
122 | return true; | ||
123 | } | ||
124 | -- | 28 | -- |
125 | 2.20.1 | 29 | 2.34.1 |
126 | 30 | ||
127 | 31 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Allow changes to the virt GTDT -- we are going to add the IRQ |
---|---|---|---|
2 | entry for a new timer to it. | ||
2 | 3 | ||
3 | Model after gen_gvec_fn_zzz et al. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> | ||
6 | Message-id: 20240122143537.233498-2-peter.maydell@linaro.org | ||
7 | --- | ||
8 | tests/qtest/bios-tables-test-allowed-diff.h | 2 ++ | ||
9 | 1 file changed, 2 insertions(+) | ||
4 | 10 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 11 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20200815013145.539409-9-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-sve.c | 35 ++++++++++++++++------------------- | ||
11 | 1 file changed, 16 insertions(+), 19 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-sve.c | 13 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
16 | +++ b/target/arm/translate-sve.c | 14 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
17 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) | 15 | @@ -1 +1,3 @@ |
18 | return size_for_gvec(pred_full_reg_size(s)); | 16 | /* List of comma-separated changed AML files to ignore */ |
19 | } | 17 | +"tests/data/acpi/virt/FACP", |
20 | 18 | +"tests/data/acpi/virt/GTDT", | |
21 | -/* Invoke a vector expander on two Zregs. */ | ||
22 | +/* Invoke an out-of-line helper on 3 Zregs and a predicate. */ | ||
23 | +static void gen_gvec_ool_zzzp(DisasContext *s, gen_helper_gvec_4 *fn, | ||
24 | + int rd, int rn, int rm, int pg, int data) | ||
25 | +{ | ||
26 | + unsigned vsz = vec_full_reg_size(s); | ||
27 | + tcg_gen_gvec_4_ool(vec_full_reg_offset(s, rd), | ||
28 | + vec_full_reg_offset(s, rn), | ||
29 | + vec_full_reg_offset(s, rm), | ||
30 | + pred_full_reg_offset(s, pg), | ||
31 | + vsz, vsz, data, fn); | ||
32 | +} | ||
33 | |||
34 | +/* Invoke a vector expander on two Zregs. */ | ||
35 | static void gen_gvec_fn_zz(DisasContext *s, GVecGen2Fn *gvec_fn, | ||
36 | int esz, int rd, int rn) | ||
37 | { | ||
38 | @@ -XXX,XX +XXX,XX @@ static bool trans_UQSUB_zzz(DisasContext *s, arg_rrr_esz *a) | ||
39 | |||
40 | static bool do_zpzz_ool(DisasContext *s, arg_rprr_esz *a, gen_helper_gvec_4 *fn) | ||
41 | { | ||
42 | - unsigned vsz = vec_full_reg_size(s); | ||
43 | if (fn == NULL) { | ||
44 | return false; | ||
45 | } | ||
46 | if (sve_access_check(s)) { | ||
47 | - tcg_gen_gvec_4_ool(vec_full_reg_offset(s, a->rd), | ||
48 | - vec_full_reg_offset(s, a->rn), | ||
49 | - vec_full_reg_offset(s, a->rm), | ||
50 | - pred_full_reg_offset(s, a->pg), | ||
51 | - vsz, vsz, 0, fn); | ||
52 | + gen_gvec_ool_zzzp(s, fn, a->rd, a->rn, a->rm, a->pg, 0); | ||
53 | } | ||
54 | return true; | ||
55 | } | ||
56 | @@ -XXX,XX +XXX,XX @@ static void do_sel_z(DisasContext *s, int rd, int rn, int rm, int pg, int esz) | ||
57 | gen_helper_sve_sel_zpzz_b, gen_helper_sve_sel_zpzz_h, | ||
58 | gen_helper_sve_sel_zpzz_s, gen_helper_sve_sel_zpzz_d | ||
59 | }; | ||
60 | - unsigned vsz = vec_full_reg_size(s); | ||
61 | - tcg_gen_gvec_4_ool(vec_full_reg_offset(s, rd), | ||
62 | - vec_full_reg_offset(s, rn), | ||
63 | - vec_full_reg_offset(s, rm), | ||
64 | - pred_full_reg_offset(s, pg), | ||
65 | - vsz, vsz, 0, fns[esz]); | ||
66 | + gen_gvec_ool_zzzp(s, fns[esz], rd, rn, rm, pg, 0); | ||
67 | } | ||
68 | |||
69 | #define DO_ZPZZ(NAME, name) \ | ||
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_RBIT(DisasContext *s, arg_rpr_esz *a) | ||
71 | static bool trans_SPLICE(DisasContext *s, arg_rprr_esz *a) | ||
72 | { | ||
73 | if (sve_access_check(s)) { | ||
74 | - unsigned vsz = vec_full_reg_size(s); | ||
75 | - tcg_gen_gvec_4_ool(vec_full_reg_offset(s, a->rd), | ||
76 | - vec_full_reg_offset(s, a->rn), | ||
77 | - vec_full_reg_offset(s, a->rm), | ||
78 | - pred_full_reg_offset(s, a->pg), | ||
79 | - vsz, vsz, a->esz, gen_helper_sve_splice); | ||
80 | + gen_gvec_ool_zzzp(s, gen_helper_sve_splice, | ||
81 | + a->rd, a->rn, a->rm, a->pg, 0); | ||
82 | } | ||
83 | return true; | ||
84 | } | ||
85 | -- | 19 | -- |
86 | 2.20.1 | 20 | 2.34.1 |
87 | |||
88 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Armv8.1+ CPUs have the Virtual Host Extension (VHE) which adds a |
---|---|---|---|
2 | 2 | non-secure EL2 virtual timer. We implemented the timer itself in the | |
3 | Avoid propagating the clock change when the clock does not change. | 3 | CPU model, but never wired up its IRQ line to the GIC. |
4 | 4 | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Wire up the IRQ line (this is always safe whether the CPU has the |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | interrupt or not, since it always creates the outbound IRQ line). |
7 | Message-id: 20200806123858.30058-4-f4bug@amsat.org | 7 | Report it to the guest via dtb and ACPI if the CPU has the feature. |
8 | |||
9 | The DTB binding is documented in the kernel's | ||
10 | Documentation/devicetree/bindings/timer/arm\,arch_timer.yaml | ||
11 | and the ACPI table entries are documented in the ACPI specification | ||
12 | version 6.3 or later. | ||
13 | |||
14 | Because the IRQ line ACPI binding is new in 6.3, we need to bump the | ||
15 | FADT table rev to show that we might be using 6.3 features. | ||
16 | |||
17 | Note that exposing this IRQ in the DTB will trigger a bug in EDK2 | ||
18 | versions prior to edk2-stable202311, for users who use the virt board | ||
19 | with 'virtualization=on' to enable EL2 emulation and are booting an | ||
20 | EDK2 guest BIOS, if that EDK2 has assertions enabled. The effect is | ||
21 | that EDK2 will assert on bootup: | ||
22 | |||
23 | ASSERT [ArmTimerDxe] /home/kraxel/projects/qemu/roms/edk2/ArmVirtPkg/Library/ArmVirtTimerFdtClientLib/ArmVirtTimerFdtClientLib.c(72): PropSize == 36 || PropSize == 48 | ||
24 | |||
25 | If you see that assertion you should do one of: | ||
26 | * update your EDK2 binaries to edk2-stable202311 or newer | ||
27 | * use the 'virt-8.2' versioned machine type | ||
28 | * not use 'virtualization=on' | ||
29 | |||
30 | (The versions shipped with QEMU itself have the fix.) | ||
31 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
33 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> | ||
34 | Message-id: 20240122143537.233498-3-peter.maydell@linaro.org | ||
9 | --- | 35 | --- |
10 | include/hw/clock.h | 5 +++-- | 36 | include/hw/arm/virt.h | 2 ++ |
11 | 1 file changed, 3 insertions(+), 2 deletions(-) | 37 | hw/arm/virt-acpi-build.c | 20 ++++++++++---- |
12 | 38 | hw/arm/virt.c | 60 ++++++++++++++++++++++++++++++++++------ | |
13 | diff --git a/include/hw/clock.h b/include/hw/clock.h | 39 | 3 files changed, 67 insertions(+), 15 deletions(-) |
40 | |||
41 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/clock.h | 43 | --- a/include/hw/arm/virt.h |
16 | +++ b/include/hw/clock.h | 44 | +++ b/include/hw/arm/virt.h |
17 | @@ -XXX,XX +XXX,XX @@ void clock_propagate(Clock *clk); | 45 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineClass { |
46 | /* Machines < 6.2 have no support for describing cpu topology to guest */ | ||
47 | bool no_cpu_topology; | ||
48 | bool no_tcg_lpa2; | ||
49 | + bool no_ns_el2_virt_timer_irq; | ||
50 | }; | ||
51 | |||
52 | struct VirtMachineState { | ||
53 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | ||
54 | PCIBus *bus; | ||
55 | char *oem_id; | ||
56 | char *oem_table_id; | ||
57 | + bool ns_el2_virt_timer_irq; | ||
58 | }; | ||
59 | |||
60 | #define VIRT_ECAM_ID(high) (high ? VIRT_HIGH_PCIE_ECAM : VIRT_PCIE_ECAM) | ||
61 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/hw/arm/virt-acpi-build.c | ||
64 | +++ b/hw/arm/virt-acpi-build.c | ||
65 | @@ -XXX,XX +XXX,XX @@ build_srat(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
66 | } | ||
67 | |||
68 | /* | ||
69 | - * ACPI spec, Revision 5.1 | ||
70 | - * 5.2.24 Generic Timer Description Table (GTDT) | ||
71 | + * ACPI spec, Revision 6.5 | ||
72 | + * 5.2.25 Generic Timer Description Table (GTDT) | ||
18 | */ | 73 | */ |
19 | static inline void clock_update(Clock *clk, uint64_t value) | 74 | static void |
75 | build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
76 | @@ -XXX,XX +XXX,XX @@ build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
77 | uint32_t irqflags = vmc->claim_edge_triggered_timers ? | ||
78 | 1 : /* Interrupt is Edge triggered */ | ||
79 | 0; /* Interrupt is Level triggered */ | ||
80 | - AcpiTable table = { .sig = "GTDT", .rev = 2, .oem_id = vms->oem_id, | ||
81 | + AcpiTable table = { .sig = "GTDT", .rev = 3, .oem_id = vms->oem_id, | ||
82 | .oem_table_id = vms->oem_table_id }; | ||
83 | |||
84 | acpi_table_begin(&table, table_data); | ||
85 | @@ -XXX,XX +XXX,XX @@ build_gtdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
86 | build_append_int_noprefix(table_data, 0, 4); | ||
87 | /* Platform Timer Offset */ | ||
88 | build_append_int_noprefix(table_data, 0, 4); | ||
89 | - | ||
90 | + if (vms->ns_el2_virt_timer_irq) { | ||
91 | + /* Virtual EL2 Timer GSIV */ | ||
92 | + build_append_int_noprefix(table_data, ARCH_TIMER_NS_EL2_VIRT_IRQ, 4); | ||
93 | + /* Virtual EL2 Timer Flags */ | ||
94 | + build_append_int_noprefix(table_data, irqflags, 4); | ||
95 | + } else { | ||
96 | + build_append_int_noprefix(table_data, 0, 4); | ||
97 | + build_append_int_noprefix(table_data, 0, 4); | ||
98 | + } | ||
99 | acpi_table_end(linker, &table); | ||
100 | } | ||
101 | |||
102 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
103 | static void build_fadt_rev6(GArray *table_data, BIOSLinker *linker, | ||
104 | VirtMachineState *vms, unsigned dsdt_tbl_offset) | ||
20 | { | 105 | { |
21 | - clock_set(clk, value); | 106 | - /* ACPI v6.0 */ |
22 | - clock_propagate(clk); | 107 | + /* ACPI v6.3 */ |
23 | + if (clock_set(clk, value)) { | 108 | AcpiFadtData fadt = { |
24 | + clock_propagate(clk); | 109 | .rev = 6, |
110 | - .minor_ver = 0, | ||
111 | + .minor_ver = 3, | ||
112 | .flags = 1 << ACPI_FADT_F_HW_REDUCED_ACPI, | ||
113 | .xdsdt_tbl_offset = &dsdt_tbl_offset, | ||
114 | }; | ||
115 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
116 | index XXXXXXX..XXXXXXX 100644 | ||
117 | --- a/hw/arm/virt.c | ||
118 | +++ b/hw/arm/virt.c | ||
119 | @@ -XXX,XX +XXX,XX @@ static void create_randomness(MachineState *ms, const char *node) | ||
120 | qemu_fdt_setprop(ms->fdt, node, "rng-seed", seed.rng, sizeof(seed.rng)); | ||
121 | } | ||
122 | |||
123 | +/* | ||
124 | + * The CPU object always exposes the NS EL2 virt timer IRQ line, | ||
125 | + * but we don't want to advertise it to the guest in the dtb or ACPI | ||
126 | + * table unless it's really going to do something. | ||
127 | + */ | ||
128 | +static bool ns_el2_virt_timer_present(void) | ||
129 | +{ | ||
130 | + ARMCPU *cpu = ARM_CPU(qemu_get_cpu(0)); | ||
131 | + CPUARMState *env = &cpu->env; | ||
132 | + | ||
133 | + return arm_feature(env, ARM_FEATURE_AARCH64) && | ||
134 | + arm_feature(env, ARM_FEATURE_EL2) && cpu_isar_feature(aa64_vh, cpu); | ||
135 | +} | ||
136 | + | ||
137 | static void create_fdt(VirtMachineState *vms) | ||
138 | { | ||
139 | MachineState *ms = MACHINE(vms); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) | ||
141 | "arm,armv7-timer"); | ||
142 | } | ||
143 | qemu_fdt_setprop(ms->fdt, "/timer", "always-on", NULL, 0); | ||
144 | - qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", | ||
145 | - GIC_FDT_IRQ_TYPE_PPI, | ||
146 | - INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, | ||
147 | - GIC_FDT_IRQ_TYPE_PPI, | ||
148 | - INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, | ||
149 | - GIC_FDT_IRQ_TYPE_PPI, | ||
150 | - INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
151 | - GIC_FDT_IRQ_TYPE_PPI, | ||
152 | - INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags); | ||
153 | + if (vms->ns_el2_virt_timer_irq) { | ||
154 | + qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", | ||
155 | + GIC_FDT_IRQ_TYPE_PPI, | ||
156 | + INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, | ||
157 | + GIC_FDT_IRQ_TYPE_PPI, | ||
158 | + INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, | ||
159 | + GIC_FDT_IRQ_TYPE_PPI, | ||
160 | + INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
161 | + GIC_FDT_IRQ_TYPE_PPI, | ||
162 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags, | ||
163 | + GIC_FDT_IRQ_TYPE_PPI, | ||
164 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_VIRT_IRQ), irqflags); | ||
165 | + } else { | ||
166 | + qemu_fdt_setprop_cells(ms->fdt, "/timer", "interrupts", | ||
167 | + GIC_FDT_IRQ_TYPE_PPI, | ||
168 | + INTID_TO_PPI(ARCH_TIMER_S_EL1_IRQ), irqflags, | ||
169 | + GIC_FDT_IRQ_TYPE_PPI, | ||
170 | + INTID_TO_PPI(ARCH_TIMER_NS_EL1_IRQ), irqflags, | ||
171 | + GIC_FDT_IRQ_TYPE_PPI, | ||
172 | + INTID_TO_PPI(ARCH_TIMER_VIRT_IRQ), irqflags, | ||
173 | + GIC_FDT_IRQ_TYPE_PPI, | ||
174 | + INTID_TO_PPI(ARCH_TIMER_NS_EL2_IRQ), irqflags); | ||
25 | + } | 175 | + } |
26 | } | 176 | } |
27 | 177 | ||
28 | static inline void clock_update_hz(Clock *clk, unsigned hz) | 178 | static void fdt_add_cpu_nodes(const VirtMachineState *vms) |
179 | @@ -XXX,XX +XXX,XX @@ static void create_gic(VirtMachineState *vms, MemoryRegion *mem) | ||
180 | [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, | ||
181 | [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, | ||
182 | [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, | ||
183 | + [GTIMER_HYPVIRT] = ARCH_TIMER_NS_EL2_VIRT_IRQ, | ||
184 | }; | ||
185 | |||
186 | for (unsigned irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
187 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
188 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
189 | object_unref(cpuobj); | ||
190 | } | ||
191 | + | ||
192 | + /* Now we've created the CPUs we can see if they have the hypvirt timer */ | ||
193 | + vms->ns_el2_virt_timer_irq = ns_el2_virt_timer_present() && | ||
194 | + !vmc->no_ns_el2_virt_timer_irq; | ||
195 | + | ||
196 | fdt_add_timer_nodes(vms); | ||
197 | fdt_add_cpu_nodes(vms); | ||
198 | |||
199 | @@ -XXX,XX +XXX,XX @@ DEFINE_VIRT_MACHINE_AS_LATEST(9, 0) | ||
200 | |||
201 | static void virt_machine_8_2_options(MachineClass *mc) | ||
202 | { | ||
203 | + VirtMachineClass *vmc = VIRT_MACHINE_CLASS(OBJECT_CLASS(mc)); | ||
204 | + | ||
205 | virt_machine_9_0_options(mc); | ||
206 | compat_props_add(mc->compat_props, hw_compat_8_2, hw_compat_8_2_len); | ||
207 | + /* | ||
208 | + * Don't expose NS_EL2_VIRT timer IRQ in DTB on ACPI on 8.2 and | ||
209 | + * earlier machines. (Exposing it tickles a bug in older EDK2 | ||
210 | + * guest BIOS binaries.) | ||
211 | + */ | ||
212 | + vmc->no_ns_el2_virt_timer_irq = true; | ||
213 | } | ||
214 | DEFINE_VIRT_MACHINE(8, 2) | ||
215 | |||
29 | -- | 216 | -- |
30 | 2.20.1 | 217 | 2.34.1 |
31 | |||
32 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Update the virt golden reference files to say that the FACP is ACPI |
---|---|---|---|
2 | 2 | v6.3, and the GTDT table is a revision 3 table with space for the | |
3 | We want to ensure that access is checked by the time we ask | 3 | virtual EL2 timer. |
4 | for a specific fp/vector register. We want to ensure that | 4 | |
5 | we do not emit two lots of code to raise an exception. | 5 | Diffs from iasl: |
6 | 6 | ||
7 | But sometimes it's difficult to cleanly organize the code | 7 | @@ -XXX,XX +XXX,XX @@ |
8 | such that we never pass through sve_check_access exactly once. | 8 | /* |
9 | Allow multiple calls so long as the result is true, that is, | 9 | * Intel ACPI Component Architecture |
10 | no exception to be raised. | 10 | * AML/ASL+ Disassembler version 20200925 (64-bit version) |
11 | 11 | * Copyright (c) 2000 - 2020 Intel Corporation | |
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 12 | * |
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 13 | - * Disassembly of tests/data/acpi/virt/FACP, Mon Jan 22 13:48:40 2024 |
14 | Message-id: 20200815013145.539409-5-richard.henderson@linaro.org | 14 | + * Disassembly of /tmp/aml-W8RZH2, Mon Jan 22 13:48:40 2024 |
15 | * | ||
16 | * ACPI Data Table [FACP] | ||
17 | * | ||
18 | * Format: [HexOffset DecimalOffset ByteLength] FieldName : FieldValue | ||
19 | */ | ||
20 | |||
21 | [000h 0000 4] Signature : "FACP" [Fixed ACPI Description Table (FADT)] | ||
22 | [004h 0004 4] Table Length : 00000114 | ||
23 | [008h 0008 1] Revision : 06 | ||
24 | -[009h 0009 1] Checksum : 15 | ||
25 | +[009h 0009 1] Checksum : 12 | ||
26 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
27 | [010h 0016 8] Oem Table ID : "BXPC " | ||
28 | [018h 0024 4] Oem Revision : 00000001 | ||
29 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
30 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
31 | |||
32 | [024h 0036 4] FACS Address : 00000000 | ||
33 | [028h 0040 4] DSDT Address : 00000000 | ||
34 | [02Ch 0044 1] Model : 00 | ||
35 | [02Dh 0045 1] PM Profile : 00 [Unspecified] | ||
36 | [02Eh 0046 2] SCI Interrupt : 0000 | ||
37 | [030h 0048 4] SMI Command Port : 00000000 | ||
38 | [034h 0052 1] ACPI Enable Value : 00 | ||
39 | [035h 0053 1] ACPI Disable Value : 00 | ||
40 | [036h 0054 1] S4BIOS Command : 00 | ||
41 | [037h 0055 1] P-State Control : 00 | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | Use APIC Physical Destination Mode (V4) : 0 | ||
44 | Hardware Reduced (V5) : 1 | ||
45 | Low Power S0 Idle (V5) : 0 | ||
46 | |||
47 | [074h 0116 12] Reset Register : [Generic Address Structure] | ||
48 | [074h 0116 1] Space ID : 00 [SystemMemory] | ||
49 | [075h 0117 1] Bit Width : 00 | ||
50 | [076h 0118 1] Bit Offset : 00 | ||
51 | [077h 0119 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
52 | [078h 0120 8] Address : 0000000000000000 | ||
53 | |||
54 | [080h 0128 1] Value to cause reset : 00 | ||
55 | [081h 0129 2] ARM Flags (decoded below) : 0003 | ||
56 | PSCI Compliant : 1 | ||
57 | Must use HVC for PSCI : 1 | ||
58 | |||
59 | -[083h 0131 1] FADT Minor Revision : 00 | ||
60 | +[083h 0131 1] FADT Minor Revision : 03 | ||
61 | [084h 0132 8] FACS Address : 0000000000000000 | ||
62 | [08Ch 0140 8] DSDT Address : 0000000000000000 | ||
63 | [094h 0148 12] PM1A Event Block : [Generic Address Structure] | ||
64 | [094h 0148 1] Space ID : 00 [SystemMemory] | ||
65 | [095h 0149 1] Bit Width : 00 | ||
66 | [096h 0150 1] Bit Offset : 00 | ||
67 | [097h 0151 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
68 | [098h 0152 8] Address : 0000000000000000 | ||
69 | |||
70 | [0A0h 0160 12] PM1B Event Block : [Generic Address Structure] | ||
71 | [0A0h 0160 1] Space ID : 00 [SystemMemory] | ||
72 | [0A1h 0161 1] Bit Width : 00 | ||
73 | [0A2h 0162 1] Bit Offset : 00 | ||
74 | [0A3h 0163 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
75 | [0A4h 0164 8] Address : 0000000000000000 | ||
76 | |||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | [0F5h 0245 1] Bit Width : 00 | ||
79 | [0F6h 0246 1] Bit Offset : 00 | ||
80 | [0F7h 0247 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
81 | [0F8h 0248 8] Address : 0000000000000000 | ||
82 | |||
83 | [100h 0256 12] Sleep Status Register : [Generic Address Structure] | ||
84 | [100h 0256 1] Space ID : 00 [SystemMemory] | ||
85 | [101h 0257 1] Bit Width : 00 | ||
86 | [102h 0258 1] Bit Offset : 00 | ||
87 | [103h 0259 1] Encoded Access Width : 00 [Undefined/Legacy] | ||
88 | [104h 0260 8] Address : 0000000000000000 | ||
89 | |||
90 | [10Ch 0268 8] Hypervisor ID : 00000000554D4551 | ||
91 | |||
92 | Raw Table Data: Length 276 (0x114) | ||
93 | |||
94 | - 0000: 46 41 43 50 14 01 00 00 06 15 42 4F 43 48 53 20 // FACP......BOCHS | ||
95 | + 0000: 46 41 43 50 14 01 00 00 06 12 42 4F 43 48 53 20 // FACP......BOCHS | ||
96 | 0010: 42 58 50 43 20 20 20 20 01 00 00 00 42 58 50 43 // BXPC ....BXPC | ||
97 | 0020: 01 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
98 | 0030: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
99 | 0040: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
100 | 0050: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
101 | 0060: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
102 | 0070: 00 00 10 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
103 | - 0080: 00 03 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
104 | + 0080: 00 03 00 03 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
105 | 0090: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
106 | 00A0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
107 | 00B0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
108 | 00C0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
109 | 00D0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
110 | 00E0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
111 | 00F0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 // ................ | ||
112 | 0100: 00 00 00 00 00 00 00 00 00 00 00 00 51 45 4D 55 // ............QEMU | ||
113 | 0110: 00 00 00 00 // .... | ||
114 | |||
115 | @@ -XXX,XX +XXX,XX @@ | ||
116 | /* | ||
117 | * Intel ACPI Component Architecture | ||
118 | * AML/ASL+ Disassembler version 20200925 (64-bit version) | ||
119 | * Copyright (c) 2000 - 2020 Intel Corporation | ||
120 | * | ||
121 | - * Disassembly of tests/data/acpi/virt/GTDT, Mon Jan 22 13:48:40 2024 | ||
122 | + * Disassembly of /tmp/aml-XDSZH2, Mon Jan 22 13:48:40 2024 | ||
123 | * | ||
124 | * ACPI Data Table [GTDT] | ||
125 | * | ||
126 | * Format: [HexOffset DecimalOffset ByteLength] FieldName : FieldValue | ||
127 | */ | ||
128 | |||
129 | [000h 0000 4] Signature : "GTDT" [Generic Timer Description Table] | ||
130 | -[004h 0004 4] Table Length : 00000060 | ||
131 | -[008h 0008 1] Revision : 02 | ||
132 | -[009h 0009 1] Checksum : 9C | ||
133 | +[004h 0004 4] Table Length : 00000068 | ||
134 | +[008h 0008 1] Revision : 03 | ||
135 | +[009h 0009 1] Checksum : 93 | ||
136 | [00Ah 0010 6] Oem ID : "BOCHS " | ||
137 | [010h 0016 8] Oem Table ID : "BXPC " | ||
138 | [018h 0024 4] Oem Revision : 00000001 | ||
139 | [01Ch 0028 4] Asl Compiler ID : "BXPC" | ||
140 | [020h 0032 4] Asl Compiler Revision : 00000001 | ||
141 | |||
142 | [024h 0036 8] Counter Block Address : FFFFFFFFFFFFFFFF | ||
143 | [02Ch 0044 4] Reserved : 00000000 | ||
144 | |||
145 | [030h 0048 4] Secure EL1 Interrupt : 0000001D | ||
146 | [034h 0052 4] EL1 Flags (decoded below) : 00000000 | ||
147 | Trigger Mode : 0 | ||
148 | Polarity : 0 | ||
149 | Always On : 0 | ||
150 | |||
151 | [038h 0056 4] Non-Secure EL1 Interrupt : 0000001E | ||
152 | @@ -XXX,XX +XXX,XX @@ | ||
153 | |||
154 | [040h 0064 4] Virtual Timer Interrupt : 0000001B | ||
155 | [044h 0068 4] VT Flags (decoded below) : 00000000 | ||
156 | Trigger Mode : 0 | ||
157 | Polarity : 0 | ||
158 | Always On : 0 | ||
159 | |||
160 | [048h 0072 4] Non-Secure EL2 Interrupt : 0000001A | ||
161 | [04Ch 0076 4] NEL2 Flags (decoded below) : 00000000 | ||
162 | Trigger Mode : 0 | ||
163 | Polarity : 0 | ||
164 | Always On : 0 | ||
165 | [050h 0080 8] Counter Read Block Address : FFFFFFFFFFFFFFFF | ||
166 | |||
167 | [058h 0088 4] Platform Timer Count : 00000000 | ||
168 | [05Ch 0092 4] Platform Timer Offset : 00000000 | ||
169 | +[060h 0096 4] Virtual EL2 Timer GSIV : 00000000 | ||
170 | +[064h 0100 4] Virtual EL2 Timer Flags : 00000000 | ||
171 | |||
172 | -Raw Table Data: Length 96 (0x60) | ||
173 | +Raw Table Data: Length 104 (0x68) | ||
174 | |||
175 | - 0000: 47 54 44 54 60 00 00 00 02 9C 42 4F 43 48 53 20 // GTDT`.....BOCHS | ||
176 | + 0000: 47 54 44 54 68 00 00 00 03 93 42 4F 43 48 53 20 // GTDTh.....BOCHS | ||
177 | 0010: 42 58 50 43 20 20 20 20 01 00 00 00 42 58 50 43 // BXPC ....BXPC | ||
178 | 0020: 01 00 00 00 FF FF FF FF FF FF FF FF 00 00 00 00 // ................ | ||
179 | 0030: 1D 00 00 00 00 00 00 00 1E 00 00 00 04 00 00 00 // ................ | ||
180 | 0040: 1B 00 00 00 00 00 00 00 1A 00 00 00 00 00 00 00 // ................ | ||
181 | 0050: FF FF FF FF FF FF FF FF 00 00 00 00 00 00 00 00 // ................ | ||
182 | + 0060: 00 00 00 00 00 00 00 00 // ........ | ||
183 | |||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 184 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
185 | Reviewed-by: Ard Biesheuvel <ardb@kernel.org> | ||
186 | Message-id: 20240122143537.233498-4-peter.maydell@linaro.org | ||
16 | --- | 187 | --- |
17 | target/arm/translate.h | 1 + | 188 | tests/qtest/bios-tables-test-allowed-diff.h | 2 -- |
18 | target/arm/translate-a64.c | 27 ++++++++++++++++----------- | 189 | tests/data/acpi/virt/FACP | Bin 276 -> 276 bytes |
19 | 2 files changed, 17 insertions(+), 11 deletions(-) | 190 | tests/data/acpi/virt/GTDT | Bin 96 -> 104 bytes |
20 | 191 | 3 files changed, 2 deletions(-) | |
21 | diff --git a/target/arm/translate.h b/target/arm/translate.h | 192 | |
193 | diff --git a/tests/qtest/bios-tables-test-allowed-diff.h b/tests/qtest/bios-tables-test-allowed-diff.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | 194 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/translate.h | 195 | --- a/tests/qtest/bios-tables-test-allowed-diff.h |
24 | +++ b/target/arm/translate.h | 196 | +++ b/tests/qtest/bios-tables-test-allowed-diff.h |
25 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | 197 | @@ -1,3 +1 @@ |
26 | * that it is set at the point where we actually touch the FP regs. | 198 | /* List of comma-separated changed AML files to ignore */ |
27 | */ | 199 | -"tests/data/acpi/virt/FACP", |
28 | bool fp_access_checked; | 200 | -"tests/data/acpi/virt/GTDT", |
29 | + bool sve_access_checked; | 201 | diff --git a/tests/data/acpi/virt/FACP b/tests/data/acpi/virt/FACP |
30 | /* ARMv8 single-step state (this is distinct from the QEMU gdbstub | ||
31 | * single-step support). | ||
32 | */ | ||
33 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | 202 | index XXXXXXX..XXXXXXX 100644 |
35 | --- a/target/arm/translate-a64.c | 203 | GIT binary patch |
36 | +++ b/target/arm/translate-a64.c | 204 | delta 25 |
37 | @@ -XXX,XX +XXX,XX @@ static void do_vec_ld(DisasContext *s, int destidx, int element, | 205 | gcmbQjG=+)F&CxkPgpq-PO=u!l<;2F$$vli407<0<)c^nh |
38 | * unallocated-encoding checks (otherwise the syndrome information | 206 | |
39 | * for the resulting exception will be incorrect). | 207 | delta 28 |
40 | */ | 208 | kcmbQjG=+)F&CxkPgpq-PO>`nx<-|!<6Akz$^DuG%0AAS!ssI20 |
41 | -static inline bool fp_access_check(DisasContext *s) | 209 | |
42 | +static bool fp_access_check(DisasContext *s) | 210 | diff --git a/tests/data/acpi/virt/GTDT b/tests/data/acpi/virt/GTDT |
43 | { | 211 | index XXXXXXX..XXXXXXX 100644 |
44 | - assert(!s->fp_access_checked); | 212 | GIT binary patch |
45 | - s->fp_access_checked = true; | 213 | delta 25 |
46 | + if (s->fp_excp_el) { | 214 | bcmYeu;BpUf3CUn!U|^m+kt>V?$N&QXMtB4L |
47 | + assert(!s->fp_access_checked); | 215 | |
48 | + s->fp_access_checked = true; | 216 | delta 16 |
49 | 217 | Xcmc~u;BpUf2}xjJU|^avkt+-UB60)u | |
50 | - if (!s->fp_excp_el) { | 218 | |
51 | - return true; | ||
52 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
53 | + syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
54 | + return false; | ||
55 | } | ||
56 | - | ||
57 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
58 | - syn_fp_access_trap(1, 0xe, false), s->fp_excp_el); | ||
59 | - return false; | ||
60 | + s->fp_access_checked = true; | ||
61 | + return true; | ||
62 | } | ||
63 | |||
64 | /* Check that SVE access is enabled. If it is, return true. | ||
65 | @@ -XXX,XX +XXX,XX @@ static inline bool fp_access_check(DisasContext *s) | ||
66 | bool sve_access_check(DisasContext *s) | ||
67 | { | ||
68 | if (s->sve_excp_el) { | ||
69 | - gen_exception_insn(s, s->pc_curr, EXCP_UDEF, syn_sve_access_trap(), | ||
70 | - s->sve_excp_el); | ||
71 | + assert(!s->sve_access_checked); | ||
72 | + s->sve_access_checked = true; | ||
73 | + | ||
74 | + gen_exception_insn(s, s->pc_curr, EXCP_UDEF, | ||
75 | + syn_sve_access_trap(), s->sve_excp_el); | ||
76 | return false; | ||
77 | } | ||
78 | + s->sve_access_checked = true; | ||
79 | return fp_access_check(s); | ||
80 | } | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void disas_a64_insn(CPUARMState *env, DisasContext *s) | ||
83 | s->base.pc_next += 4; | ||
84 | |||
85 | s->fp_access_checked = false; | ||
86 | + s->sve_access_checked = false; | ||
87 | |||
88 | if (dc_isar_feature(aa64_bti, s)) { | ||
89 | if (s->base.num_insns == 1) { | ||
90 | -- | 219 | -- |
91 | 2.20.1 | 220 | 2.34.1 |
92 | |||
93 | diff view generated by jsdifflib |
1 | From: Eduardo Habkost <ehabkost@redhat.com> | 1 | The patchset adding the GMAC ethernet to this SoC crossed in the |
---|---|---|---|
2 | mail with the patchset cleaning up the NIC handling. When we | ||
3 | create the GMAC modules we must call qemu_configure_nic_device() | ||
4 | so that the user has the opportunity to use the -nic commandline | ||
5 | option to create a network backend and connect it to the GMACs. | ||
2 | 6 | ||
3 | TYPE_ARM_SSE is a TYPE_SYS_BUS_DEVICE subclass, but | 7 | Add the missing call. |
4 | ARMSSEClass::parent_class is declared as DeviceClass. | ||
5 | 8 | ||
6 | It never caused any problems by pure luck: | 9 | Fixes: 21e5326a7c ("hw/arm: Add GMAC devices to NPCM7XX SoC") |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Reviewed-by: David Woodhouse <dwmw@amazon.co.uk> | ||
12 | Message-id: 20240206171231.396392-2-peter.maydell@linaro.org | ||
13 | --- | ||
14 | hw/arm/npcm7xx.c | 1 + | ||
15 | 1 file changed, 1 insertion(+) | ||
7 | 16 | ||
8 | We were not setting class_size for TYPE_ARM_SSE, so class_size of | 17 | diff --git a/hw/arm/npcm7xx.c b/hw/arm/npcm7xx.c |
9 | TYPE_SYS_BUS_DEVICE was being used (sizeof(SysBusDeviceClass)). | ||
10 | This made the system allocate enough memory for TYPE_ARM_SSE | ||
11 | devices even though ARMSSEClass was too small for a sysbus | ||
12 | device. | ||
13 | |||
14 | Additionally, the ARMSSEClass::info field ended up at the same | ||
15 | offset as SysBusDeviceClass::explicit_ofw_unit_address. This | ||
16 | would make sysbus_get_fw_dev_path() crash for the device. | ||
17 | Luckily, sysbus_get_fw_dev_path() never gets called for | ||
18 | TYPE_ARM_SSE devices, because qdev_get_fw_dev_path() is only used | ||
19 | by the boot device code, and TYPE_ARM_SSE devices don't appear at | ||
20 | the fw_boot_order list. | ||
21 | |||
22 | Signed-off-by: Eduardo Habkost <ehabkost@redhat.com> | ||
23 | Message-id: 20200826181006.4097163-1-ehabkost@redhat.com | ||
24 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
25 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | --- | ||
27 | include/hw/arm/armsse.h | 2 +- | ||
28 | hw/arm/armsse.c | 1 + | ||
29 | 2 files changed, 2 insertions(+), 1 deletion(-) | ||
30 | |||
31 | diff --git a/include/hw/arm/armsse.h b/include/hw/arm/armsse.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/hw/arm/armsse.h | 19 | --- a/hw/arm/npcm7xx.c |
34 | +++ b/include/hw/arm/armsse.h | 20 | +++ b/hw/arm/npcm7xx.c |
35 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMSSE { | 21 | @@ -XXX,XX +XXX,XX @@ static void npcm7xx_realize(DeviceState *dev, Error **errp) |
36 | typedef struct ARMSSEInfo ARMSSEInfo; | 22 | for (i = 0; i < ARRAY_SIZE(s->gmac); i++) { |
37 | 23 | SysBusDevice *sbd = SYS_BUS_DEVICE(&s->gmac[i]); | |
38 | typedef struct ARMSSEClass { | 24 | |
39 | - DeviceClass parent_class; | 25 | + qemu_configure_nic_device(DEVICE(sbd), false, NULL); |
40 | + SysBusDeviceClass parent_class; | 26 | /* |
41 | const ARMSSEInfo *info; | 27 | * The device exists regardless of whether it's connected to a QEMU |
42 | } ARMSSEClass; | 28 | * netdev backend. So always instantiate it even if there is no |
43 | |||
44 | diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/armsse.c | ||
47 | +++ b/hw/arm/armsse.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo armsse_info = { | ||
49 | .name = TYPE_ARMSSE, | ||
50 | .parent = TYPE_SYS_BUS_DEVICE, | ||
51 | .instance_size = sizeof(ARMSSE), | ||
52 | + .class_size = sizeof(ARMSSEClass), | ||
53 | .instance_init = armsse_init, | ||
54 | .abstract = true, | ||
55 | .interfaces = (InterfaceInfo[]) { | ||
56 | -- | 29 | -- |
57 | 2.20.1 | 30 | 2.34.1 |
58 | |||
59 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Currently QEMU will warn if there is a NIC on the board that |
---|---|---|---|
2 | is not connected to a backend. By default the '-nic user' will | ||
3 | get used for all NICs, but if you manually connect a specific | ||
4 | NIC to a specific backend, then the other NICs on the board | ||
5 | have no backend and will be warned about: | ||
2 | 6 | ||
3 | To quickly notice the access size, display the value with the | 7 | qemu-system-arm: warning: nic npcm7xx-emc.1 has no peer |
4 | width of the access (i.e. 16-bit access is displayed 0x0000, | 8 | qemu-system-arm: warning: nic npcm-gmac.0 has no peer |
5 | while 8-bit access 0x00). | 9 | qemu-system-arm: warning: nic npcm-gmac.1 has no peer |
6 | 10 | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | So suppress those warnings by manually connecting every NIC |
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | on the board to some backend. |
9 | Message-id: 20200812190206.31595-3-f4bug@amsat.org | 13 | |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Reviewed-by: David Woodhouse <dwmw@amazon.co.uk> | ||
16 | Reviewed-by: Thomas Huth <thuth@redhat.com> | ||
17 | Message-id: 20240206171231.396392-3-peter.maydell@linaro.org | ||
11 | --- | 18 | --- |
12 | hw/misc/unimp.c | 4 ++-- | 19 | tests/qtest/npcm7xx_emc-test.c | 5 ++++- |
13 | 1 file changed, 2 insertions(+), 2 deletions(-) | 20 | 1 file changed, 4 insertions(+), 1 deletion(-) |
14 | 21 | ||
15 | diff --git a/hw/misc/unimp.c b/hw/misc/unimp.c | 22 | diff --git a/tests/qtest/npcm7xx_emc-test.c b/tests/qtest/npcm7xx_emc-test.c |
16 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/misc/unimp.c | 24 | --- a/tests/qtest/npcm7xx_emc-test.c |
18 | +++ b/hw/misc/unimp.c | 25 | +++ b/tests/qtest/npcm7xx_emc-test.c |
19 | @@ -XXX,XX +XXX,XX @@ static void unimp_write(void *opaque, hwaddr offset, | 26 | @@ -XXX,XX +XXX,XX @@ static int *packet_test_init(int module_num, GString *cmd_line) |
20 | 27 | * KISS and use -nic. The driver accepts 'emc0' and 'emc1' as aliases | |
21 | qemu_log_mask(LOG_UNIMP, "%s: unimplemented device write " | 28 | * in the 'model' field to specify the device to match. |
22 | "(size %d, offset 0x%" HWADDR_PRIx | 29 | */ |
23 | - ", value 0x%" PRIx64 ")\n", | 30 | - g_string_append_printf(cmd_line, " -nic socket,fd=%d,model=emc%d ", |
24 | - s->name, size, offset, value); | 31 | + g_string_append_printf(cmd_line, " -nic socket,fd=%d,model=emc%d " |
25 | + ", value 0x%0*" PRIx64 ")\n", | 32 | + "-nic user,model=npcm7xx-emc " |
26 | + s->name, size, offset, size << 1, value); | 33 | + "-nic user,model=npcm-gmac " |
27 | } | 34 | + "-nic user,model=npcm-gmac", |
28 | 35 | test_sockets[1], module_num); | |
29 | static const MemoryRegionOps unimp_ops = { | 36 | |
37 | g_test_queue_destroy(packet_test_clear, test_sockets); | ||
30 | -- | 38 | -- |
31 | 2.20.1 | 39 | 2.34.1 |
32 | |||
33 | diff view generated by jsdifflib |
1 | From: Graeme Gregory <graeme@nuviainc.com> | 1 | It doesn't make sense to read the value of MDCR_EL2 on a non-A-profile |
---|---|---|---|
2 | CPU, and in fact if you try to do it we will assert: | ||
2 | 3 | ||
3 | Fixing a typo in a previous patch that translated an "i" to a 1 | 4 | #6 0x00007ffff4b95e96 in __GI___assert_fail |
4 | and therefore breaking the allocation of PCIe interrupts. This was | 5 | (assertion=0x5555565a8c70 "!arm_feature(env, ARM_FEATURE_M)", file=0x5555565a6e5c "../../target/arm/helper.c", line=12600, function=0x5555565a9560 <__PRETTY_FUNCTION__.0> "arm_security_space_below_el3") at ./assert/assert.c:101 |
5 | discovered when virtio-net-pci devices ceased to function correctly. | 6 | #7 0x0000555555ebf412 in arm_security_space_below_el3 (env=0x555557bc8190) at ../../target/arm/helper.c:12600 |
7 | #8 0x0000555555ea6f89 in arm_is_el2_enabled (env=0x555557bc8190) at ../../target/arm/cpu.h:2595 | ||
8 | #9 0x0000555555ea942f in arm_mdcr_el2_eff (env=0x555557bc8190) at ../../target/arm/internals.h:1512 | ||
9 | |||
10 | We might call pmu_counter_enabled() on an M-profile CPU (for example | ||
11 | from the migration pre/post hooks in machine.c); this should always | ||
12 | return false because these CPUs don't set ARM_FEATURE_PMU. | ||
13 | |||
14 | Avoid the assertion by not calling arm_mdcr_el2_eff() before we | ||
15 | have done the early return for "PMU not present". | ||
16 | |||
17 | This fixes an assertion failure if you try to do a loadvm or | ||
18 | savevm for an M-profile board. | ||
6 | 19 | ||
7 | Cc: qemu-stable@nongnu.org | 20 | Cc: qemu-stable@nongnu.org |
8 | Fixes: 48ba18e6d3f3 ("hw/arm/sbsa-ref: Simplify by moving the gic in the machine state") | 21 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/2155 |
9 | Signed-off-by: Graeme Gregory <graeme@nuviainc.com> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20200821083853.356490-1-graeme@nuviainc.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
24 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
25 | Message-id: 20240208153346.970021-1-peter.maydell@linaro.org | ||
13 | --- | 26 | --- |
14 | hw/arm/sbsa-ref.c | 2 +- | 27 | target/arm/helper.c | 12 ++++++++++-- |
15 | 1 file changed, 1 insertion(+), 1 deletion(-) | 28 | 1 file changed, 10 insertions(+), 2 deletions(-) |
16 | 29 | ||
17 | diff --git a/hw/arm/sbsa-ref.c b/hw/arm/sbsa-ref.c | 30 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
18 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/sbsa-ref.c | 32 | --- a/target/arm/helper.c |
20 | +++ b/hw/arm/sbsa-ref.c | 33 | +++ b/target/arm/helper.c |
21 | @@ -XXX,XX +XXX,XX @@ static void create_pcie(SBSAMachineState *sms) | 34 | @@ -XXX,XX +XXX,XX @@ static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter) |
22 | 35 | bool enabled, prohibited = false, filtered; | |
23 | for (i = 0; i < GPEX_NUM_IRQS; i++) { | 36 | bool secure = arm_is_secure(env); |
24 | sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, | 37 | int el = arm_current_el(env); |
25 | - qdev_get_gpio_in(sms->gic, irq + 1)); | 38 | - uint64_t mdcr_el2 = arm_mdcr_el2_eff(env); |
26 | + qdev_get_gpio_in(sms->gic, irq + i)); | 39 | - uint8_t hpmn = mdcr_el2 & MDCR_HPMN; |
27 | gpex_set_irq_num(GPEX_HOST(dev), i, irq + i); | 40 | + uint64_t mdcr_el2; |
41 | + uint8_t hpmn; | ||
42 | |||
43 | + /* | ||
44 | + * We might be called for M-profile cores where MDCR_EL2 doesn't | ||
45 | + * exist and arm_mdcr_el2_eff() will assert, so this early-exit check | ||
46 | + * must be before we read that value. | ||
47 | + */ | ||
48 | if (!arm_feature(env, ARM_FEATURE_PMU)) { | ||
49 | return false; | ||
28 | } | 50 | } |
29 | 51 | ||
52 | + mdcr_el2 = arm_mdcr_el2_eff(env); | ||
53 | + hpmn = mdcr_el2 & MDCR_HPMN; | ||
54 | + | ||
55 | if (!arm_feature(env, ARM_FEATURE_EL2) || | ||
56 | (counter < hpmn || counter == 31)) { | ||
57 | e = env->cp15.c9_pmcr & PMCRE; | ||
30 | -- | 58 | -- |
31 | 2.20.1 | 59 | 2.34.1 |
32 | 60 | ||
33 | 61 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Nabih Estefan <nabihestefan@google.com> |
---|---|---|---|
2 | 2 | ||
3 | This is the only user of the function. | 3 | Fix the nocm_gmac-test.c file to run on a nuvoton 7xx machine instead |
4 | of 8xx. Also fix comments referencing this and values expecting 8xx. | ||
4 | 5 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Change-Id: Iabd0fba14910c3f1e883c4a9521350f3db9ffab8 |
7 | Signed-Off-By: Nabih Estefan <nabihestefan@google.com> | ||
8 | Reviewed-by: Tyrone Ting <kfting@nuvoton.com> | ||
9 | Message-id: 20240208194759.2858582-2-nabihestefan@google.com | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 20200815013145.539409-6-richard.henderson@linaro.org | 11 | [PMM: commit message tweaks] |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 13 | --- |
10 | target/arm/translate-sve.c | 19 ++++++------------- | 14 | tests/qtest/npcm_gmac-test.c | 84 +----------------------------------- |
11 | 1 file changed, 6 insertions(+), 13 deletions(-) | 15 | tests/qtest/meson.build | 3 +- |
16 | 2 files changed, 4 insertions(+), 83 deletions(-) | ||
12 | 17 | ||
13 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 18 | diff --git a/tests/qtest/npcm_gmac-test.c b/tests/qtest/npcm_gmac-test.c |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-sve.c | 20 | --- a/tests/qtest/npcm_gmac-test.c |
16 | +++ b/target/arm/translate-sve.c | 21 | +++ b/tests/qtest/npcm_gmac-test.c |
17 | @@ -XXX,XX +XXX,XX @@ static void do_dupi_z(DisasContext *s, int rd, uint64_t word) | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct TestData { |
18 | tcg_gen_gvec_dup_imm(MO_64, vec_full_reg_offset(s, rd), vsz, vsz, word); | 23 | const GMACModule *module; |
24 | } TestData; | ||
25 | |||
26 | -/* Values extracted from hw/arm/npcm8xx.c */ | ||
27 | +/* Values extracted from hw/arm/npcm7xx.c */ | ||
28 | static const GMACModule gmac_module_list[] = { | ||
29 | { | ||
30 | .irq = 14, | ||
31 | @@ -XXX,XX +XXX,XX @@ static const GMACModule gmac_module_list[] = { | ||
32 | .irq = 15, | ||
33 | .base_addr = 0xf0804000 | ||
34 | }, | ||
35 | - { | ||
36 | - .irq = 16, | ||
37 | - .base_addr = 0xf0806000 | ||
38 | - }, | ||
39 | - { | ||
40 | - .irq = 17, | ||
41 | - .base_addr = 0xf0808000 | ||
42 | - } | ||
43 | }; | ||
44 | |||
45 | /* Returns the index of the GMAC module. */ | ||
46 | @@ -XXX,XX +XXX,XX @@ static uint32_t gmac_read(QTestState *qts, const GMACModule *mod, | ||
47 | return qtest_readl(qts, mod->base_addr + regno); | ||
19 | } | 48 | } |
20 | 49 | ||
21 | -/* Invoke a vector expander on two Pregs. */ | 50 | -static uint16_t pcs_read(QTestState *qts, const GMACModule *mod, |
22 | -static bool do_vector2_p(DisasContext *s, GVecGen2Fn *gvec_fn, | 51 | - NPCMRegister regno) |
23 | - int esz, int rd, int rn) | ||
24 | -{ | 52 | -{ |
25 | - if (sve_access_check(s)) { | 53 | - uint32_t write_value = (regno & 0x3ffe00) >> 9; |
26 | - unsigned psz = pred_gvec_reg_size(s); | 54 | - qtest_writel(qts, PCS_BASE_ADDRESS + NPCM_PCS_IND_AC_BA, write_value); |
27 | - gvec_fn(esz, pred_full_reg_offset(s, rd), | 55 | - uint32_t read_offset = regno & 0x1ff; |
28 | - pred_full_reg_offset(s, rn), psz, psz); | 56 | - return qtest_readl(qts, PCS_BASE_ADDRESS + read_offset); |
29 | - } | ||
30 | - return true; | ||
31 | -} | 57 | -} |
32 | - | 58 | - |
33 | /* Invoke a vector expander on three Pregs. */ | 59 | /* Check that GMAC registers are reset to default value */ |
34 | static bool do_vector3_p(DisasContext *s, GVecGen3Fn *gvec_fn, | 60 | static void test_init(gconstpointer test_data) |
35 | int esz, int rd, int rn, int rm) | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool do_vecop4_p(DisasContext *s, const GVecGen4 *gvec_op, | ||
37 | /* Invoke a vector move on two Pregs. */ | ||
38 | static bool do_mov_p(DisasContext *s, int rd, int rn) | ||
39 | { | 61 | { |
40 | - return do_vector2_p(s, tcg_gen_gvec_mov, 0, rd, rn); | 62 | const TestData *td = test_data; |
41 | + if (sve_access_check(s)) { | 63 | const GMACModule *mod = td->module; |
42 | + unsigned psz = pred_gvec_reg_size(s); | 64 | - QTestState *qts = qtest_init("-machine npcm845-evb"); |
43 | + tcg_gen_gvec_mov(MO_8, pred_full_reg_offset(s, rd), | 65 | + QTestState *qts = qtest_init("-machine npcm750-evb"); |
44 | + pred_full_reg_offset(s, rn), psz, psz); | 66 | |
45 | + } | 67 | #define CHECK_REG32(regno, value) \ |
46 | + return true; | 68 | do { \ |
69 | g_assert_cmphex(gmac_read(qts, mod, (regno)), ==, (value)); \ | ||
70 | } while (0) | ||
71 | |||
72 | -#define CHECK_REG_PCS(regno, value) \ | ||
73 | - do { \ | ||
74 | - g_assert_cmphex(pcs_read(qts, mod, (regno)), ==, (value)); \ | ||
75 | - } while (0) | ||
76 | - | ||
77 | CHECK_REG32(NPCM_DMA_BUS_MODE, 0x00020100); | ||
78 | CHECK_REG32(NPCM_DMA_XMT_POLL_DEMAND, 0); | ||
79 | CHECK_REG32(NPCM_DMA_RCV_POLL_DEMAND, 0); | ||
80 | @@ -XXX,XX +XXX,XX @@ static void test_init(gconstpointer test_data) | ||
81 | CHECK_REG32(NPCM_GMAC_PTP_TAR, 0); | ||
82 | CHECK_REG32(NPCM_GMAC_PTP_TTSR, 0); | ||
83 | |||
84 | - /* TODO Add registers PCS */ | ||
85 | - if (mod->base_addr == 0xf0802000) { | ||
86 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_ID1, 0x699e); | ||
87 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_ID2, 0); | ||
88 | - CHECK_REG_PCS(NPCM_PCS_SR_CTL_STS, 0x8000); | ||
89 | - | ||
90 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_CTRL, 0x1140); | ||
91 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_STS, 0x0109); | ||
92 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_DEV_ID1, 0x699e); | ||
93 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_DEV_ID2, 0x0ced0); | ||
94 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_AN_ADV, 0x0020); | ||
95 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_LP_BABL, 0); | ||
96 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_AN_EXPN, 0); | ||
97 | - CHECK_REG_PCS(NPCM_PCS_SR_MII_EXT_STS, 0xc000); | ||
98 | - | ||
99 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_ABL, 0x0003); | ||
100 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MAX_DLY_LWR, 0x0038); | ||
101 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MAX_DLY_UPR, 0); | ||
102 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MIN_DLY_LWR, 0x0038); | ||
103 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_TX_MIN_DLY_UPR, 0); | ||
104 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MAX_DLY_LWR, 0x0058); | ||
105 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MAX_DLY_UPR, 0); | ||
106 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MIN_DLY_LWR, 0x0048); | ||
107 | - CHECK_REG_PCS(NPCM_PCS_SR_TIM_SYNC_RX_MIN_DLY_UPR, 0); | ||
108 | - | ||
109 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MMD_DIG_CTRL1, 0x2400); | ||
110 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_AN_CTRL, 0); | ||
111 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_AN_INTR_STS, 0x000a); | ||
112 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_TC, 0); | ||
113 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DBG_CTRL, 0); | ||
114 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_MCTRL0, 0x899c); | ||
115 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_TXTIMER, 0); | ||
116 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_RXTIMER, 0); | ||
117 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_LINK_TIMER_CTRL, 0); | ||
118 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_EEE_MCTRL1, 0); | ||
119 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_STS, 0x0010); | ||
120 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_ICG_ERRCNT1, 0); | ||
121 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MISC_STS, 0); | ||
122 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_RX_LSTS, 0); | ||
123 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_BSTCTRL0, 0x00a); | ||
124 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_LVLCTRL0, 0x007f); | ||
125 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_GENCTRL0, 0x0001); | ||
126 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_GENCTRL1, 0); | ||
127 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_TX_STS, 0); | ||
128 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_GENCTRL0, 0x0100); | ||
129 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_GENCTRL1, 0x1100); | ||
130 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_RX_LOS_CTRL0, 0x000e); | ||
131 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_CTRL0, 0x0100); | ||
132 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_CTRL1, 0x0032); | ||
133 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MPLL_STS, 0x0001); | ||
134 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL2, 0); | ||
135 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_LVL_CTRL, 0x0019); | ||
136 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL0, 0); | ||
137 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_MP_MISC_CTRL1, 0); | ||
138 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_CTRL2, 0); | ||
139 | - CHECK_REG_PCS(NPCM_PCS_VR_MII_DIG_ERRCNT_SEL, 0); | ||
140 | - } | ||
141 | - | ||
142 | qtest_quit(qts); | ||
47 | } | 143 | } |
48 | 144 | ||
49 | /* Set the cpu flags as per a return from an SVE helper. */ | 145 | diff --git a/tests/qtest/meson.build b/tests/qtest/meson.build |
146 | index XXXXXXX..XXXXXXX 100644 | ||
147 | --- a/tests/qtest/meson.build | ||
148 | +++ b/tests/qtest/meson.build | ||
149 | @@ -XXX,XX +XXX,XX @@ qtests_npcm7xx = \ | ||
150 | 'npcm7xx_sdhci-test', | ||
151 | 'npcm7xx_smbus-test', | ||
152 | 'npcm7xx_timer-test', | ||
153 | - 'npcm7xx_watchdog_timer-test'] + \ | ||
154 | + 'npcm7xx_watchdog_timer-test', | ||
155 | + 'npcm_gmac-test'] + \ | ||
156 | (slirp.found() ? ['npcm7xx_emc-test'] : []) | ||
157 | qtests_aspeed = \ | ||
158 | ['aspeed_hace-test', | ||
50 | -- | 159 | -- |
51 | 2.20.1 | 160 | 2.34.1 |
52 | |||
53 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Luc Michel <luc.michel@amd.com> |
---|---|---|---|
2 | 2 | ||
3 | To better align the read/write accesses, display the value after | 3 | An access fault is raised when the Access Flag is not set in the |
4 | the offset (read accesses only display the offset). | 4 | looked-up PTE and the AFFD field is not set in the corresponding context |
5 | descriptor. This was already implemented for stage 2. Implement it for | ||
6 | stage 1 as well. | ||
5 | 7 | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Luc Michel <luc.michel@amd.com> |
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Reviewed-by: Mostafa Saleh <smostafa@google.com> |
8 | Message-id: 20200812190206.31595-2-f4bug@amsat.org | 10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> |
11 | Tested-by: Mostafa Saleh <smostafa@google.com> | ||
12 | Message-id: 20240213082211.3330400-1-luc.michel@amd.com | ||
13 | [PMM: tweaked comment text] | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 15 | --- |
11 | hw/misc/unimp.c | 8 ++++---- | 16 | hw/arm/smmuv3-internal.h | 1 + |
12 | 1 file changed, 4 insertions(+), 4 deletions(-) | 17 | include/hw/arm/smmu-common.h | 1 + |
18 | hw/arm/smmu-common.c | 11 +++++++++++ | ||
19 | hw/arm/smmuv3.c | 1 + | ||
20 | 4 files changed, 14 insertions(+) | ||
13 | 21 | ||
14 | diff --git a/hw/misc/unimp.c b/hw/misc/unimp.c | 22 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
15 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/misc/unimp.c | 24 | --- a/hw/arm/smmuv3-internal.h |
17 | +++ b/hw/misc/unimp.c | 25 | +++ b/hw/arm/smmuv3-internal.h |
18 | @@ -XXX,XX +XXX,XX @@ static uint64_t unimp_read(void *opaque, hwaddr offset, unsigned size) | 26 | @@ -XXX,XX +XXX,XX @@ static inline int pa_range(STE *ste) |
19 | { | 27 | #define CD_EPD(x, sel) extract32((x)->word[0], (16 * (sel)) + 14, 1) |
20 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | 28 | #define CD_ENDI(x) extract32((x)->word[0], 15, 1) |
21 | 29 | #define CD_IPS(x) extract32((x)->word[1], 0 , 3) | |
22 | - qemu_log_mask(LOG_UNIMP, "%s: unimplemented device read " | 30 | +#define CD_AFFD(x) extract32((x)->word[1], 3 , 1) |
23 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented device read " | 31 | #define CD_TBI(x) extract32((x)->word[1], 6 , 2) |
24 | "(size %d, offset 0x%" HWADDR_PRIx ")\n", | 32 | #define CD_HD(x) extract32((x)->word[1], 10 , 1) |
25 | s->name, size, offset); | 33 | #define CD_HA(x) extract32((x)->word[1], 11 , 1) |
26 | return 0; | 34 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
27 | @@ -XXX,XX +XXX,XX @@ static void unimp_write(void *opaque, hwaddr offset, | 35 | index XXXXXXX..XXXXXXX 100644 |
28 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | 36 | --- a/include/hw/arm/smmu-common.h |
29 | 37 | +++ b/include/hw/arm/smmu-common.h | |
30 | qemu_log_mask(LOG_UNIMP, "%s: unimplemented device write " | 38 | @@ -XXX,XX +XXX,XX @@ typedef struct SMMUTransCfg { |
31 | - "(size %d, value 0x%" PRIx64 | 39 | bool disabled; /* smmu is disabled */ |
32 | - ", offset 0x%" HWADDR_PRIx ")\n", | 40 | bool bypassed; /* translation is bypassed */ |
33 | - s->name, size, value, offset); | 41 | bool aborted; /* translation is aborted */ |
34 | + "(size %d, offset 0x%" HWADDR_PRIx | 42 | + bool affd; /* AF fault disable */ |
35 | + ", value 0x%" PRIx64 ")\n", | 43 | uint32_t iotlb_hits; /* counts IOTLB hits */ |
36 | + s->name, size, offset, value); | 44 | uint32_t iotlb_misses; /* counts IOTLB misses*/ |
37 | } | 45 | /* Used by stage-1 only. */ |
38 | 46 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c | |
39 | static const MemoryRegionOps unimp_ops = { | 47 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/hw/arm/smmu-common.c | ||
49 | +++ b/hw/arm/smmu-common.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static int smmu_ptw_64_s1(SMMUTransCfg *cfg, | ||
51 | pte_addr, pte, iova, gpa, | ||
52 | block_size >> 20); | ||
53 | } | ||
54 | + | ||
55 | + /* | ||
56 | + * QEMU does not currently implement HTTU, so if AFFD and PTE.AF | ||
57 | + * are 0 we take an Access flag fault. (5.4. Context Descriptor) | ||
58 | + * An Access flag fault takes priority over a Permission fault. | ||
59 | + */ | ||
60 | + if (!PTE_AF(pte) && !cfg->affd) { | ||
61 | + info->type = SMMU_PTW_ERR_ACCESS; | ||
62 | + goto error; | ||
63 | + } | ||
64 | + | ||
65 | ap = PTE_AP(pte); | ||
66 | if (is_permission_fault(ap, perm)) { | ||
67 | info->type = SMMU_PTW_ERR_PERMISSION; | ||
68 | diff --git a/hw/arm/smmuv3.c b/hw/arm/smmuv3.c | ||
69 | index XXXXXXX..XXXXXXX 100644 | ||
70 | --- a/hw/arm/smmuv3.c | ||
71 | +++ b/hw/arm/smmuv3.c | ||
72 | @@ -XXX,XX +XXX,XX @@ static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) | ||
73 | cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas); | ||
74 | cfg->tbi = CD_TBI(cd); | ||
75 | cfg->asid = CD_ASID(cd); | ||
76 | + cfg->affd = CD_AFFD(cd); | ||
77 | |||
78 | trace_smmuv3_decode_cd(cfg->oas); | ||
79 | |||
40 | -- | 80 | -- |
41 | 2.20.1 | 81 | 2.34.1 |
42 | |||
43 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The existing clr functions have only one vector argument, and so | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | can only clear in place. The existing movz functions have two | ||
5 | vector arguments, and so can clear while moving. Merge them, with | ||
6 | a flag that controls the sense of active vs inactive elements | ||
7 | being cleared. | ||
8 | |||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20200815013145.539409-10-richard.henderson@linaro.org | 5 | Message-id: 20240213155214.13619-2-philmd@linaro.org |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 7 | --- |
14 | target/arm/helper-sve.h | 5 --- | 8 | hw/arm/stellaris.c | 6 ++++-- |
15 | target/arm/sve_helper.c | 70 ++++++++------------------------------ | 9 | 1 file changed, 4 insertions(+), 2 deletions(-) |
16 | target/arm/translate-sve.c | 53 +++++++++++------------------ | ||
17 | 3 files changed, 34 insertions(+), 94 deletions(-) | ||
18 | 10 | ||
19 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
20 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper-sve.h | 13 | --- a/hw/arm/stellaris.c |
22 | +++ b/target/arm/helper-sve.h | 14 | +++ b/hw/arm/stellaris.c |
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(sve_uminv_h, TCG_CALL_NO_RWG, i64, ptr, ptr, i32) | 15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) |
24 | DEF_HELPER_FLAGS_3(sve_uminv_s, TCG_CALL_NO_RWG, i64, ptr, ptr, i32) | ||
25 | DEF_HELPER_FLAGS_3(sve_uminv_d, TCG_CALL_NO_RWG, i64, ptr, ptr, i32) | ||
26 | |||
27 | -DEF_HELPER_FLAGS_3(sve_clr_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
28 | -DEF_HELPER_FLAGS_3(sve_clr_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
29 | -DEF_HELPER_FLAGS_3(sve_clr_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
30 | -DEF_HELPER_FLAGS_3(sve_clr_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
31 | - | ||
32 | DEF_HELPER_FLAGS_4(sve_movz_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
33 | DEF_HELPER_FLAGS_4(sve_movz_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
34 | DEF_HELPER_FLAGS_4(sve_movz_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
35 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/sve_helper.c | ||
38 | +++ b/target/arm/sve_helper.c | ||
39 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sve_pnext)(void *vd, void *vg, uint32_t pred_desc) | ||
40 | return flags; | ||
41 | } | ||
42 | |||
43 | -/* Store zero into every active element of Zd. We will use this for two | ||
44 | - * and three-operand predicated instructions for which logic dictates a | ||
45 | - * zero result. In particular, logical shift by element size, which is | ||
46 | - * otherwise undefined on the host. | ||
47 | - * | ||
48 | - * For element sizes smaller than uint64_t, we use tables to expand | ||
49 | - * the N bits of the controlling predicate to a byte mask, and clear | ||
50 | - * those bytes. | ||
51 | +/* | ||
52 | + * Copy Zn into Zd, and store zero into inactive elements. | ||
53 | + * If inv, store zeros into the active elements. | ||
54 | */ | ||
55 | -void HELPER(sve_clr_b)(void *vd, void *vg, uint32_t desc) | ||
56 | -{ | ||
57 | - intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
58 | - uint64_t *d = vd; | ||
59 | - uint8_t *pg = vg; | ||
60 | - for (i = 0; i < opr_sz; i += 1) { | ||
61 | - d[i] &= ~expand_pred_b(pg[H1(i)]); | ||
62 | - } | ||
63 | -} | ||
64 | - | ||
65 | -void HELPER(sve_clr_h)(void *vd, void *vg, uint32_t desc) | ||
66 | -{ | ||
67 | - intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
68 | - uint64_t *d = vd; | ||
69 | - uint8_t *pg = vg; | ||
70 | - for (i = 0; i < opr_sz; i += 1) { | ||
71 | - d[i] &= ~expand_pred_h(pg[H1(i)]); | ||
72 | - } | ||
73 | -} | ||
74 | - | ||
75 | -void HELPER(sve_clr_s)(void *vd, void *vg, uint32_t desc) | ||
76 | -{ | ||
77 | - intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
78 | - uint64_t *d = vd; | ||
79 | - uint8_t *pg = vg; | ||
80 | - for (i = 0; i < opr_sz; i += 1) { | ||
81 | - d[i] &= ~expand_pred_s(pg[H1(i)]); | ||
82 | - } | ||
83 | -} | ||
84 | - | ||
85 | -void HELPER(sve_clr_d)(void *vd, void *vg, uint32_t desc) | ||
86 | -{ | ||
87 | - intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
88 | - uint64_t *d = vd; | ||
89 | - uint8_t *pg = vg; | ||
90 | - for (i = 0; i < opr_sz; i += 1) { | ||
91 | - if (pg[H1(i)] & 1) { | ||
92 | - d[i] = 0; | ||
93 | - } | ||
94 | - } | ||
95 | -} | ||
96 | - | ||
97 | -/* Copy Zn into Zd, and store zero into inactive elements. */ | ||
98 | void HELPER(sve_movz_b)(void *vd, void *vn, void *vg, uint32_t desc) | ||
99 | { | ||
100 | intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
101 | + uint64_t inv = -(uint64_t)(simd_data(desc) & 1); | ||
102 | uint64_t *d = vd, *n = vn; | ||
103 | uint8_t *pg = vg; | ||
104 | + | ||
105 | for (i = 0; i < opr_sz; i += 1) { | ||
106 | - d[i] = n[i] & expand_pred_b(pg[H1(i)]); | ||
107 | + d[i] = n[i] & (expand_pred_b(pg[H1(i)]) ^ inv); | ||
108 | } | 16 | } |
109 | } | 17 | } |
110 | 18 | ||
111 | void HELPER(sve_movz_h)(void *vd, void *vn, void *vg, uint32_t desc) | 19 | -static void stellaris_adc_reset(StellarisADCState *s) |
20 | +static void stellaris_adc_reset_hold(Object *obj) | ||
112 | { | 21 | { |
113 | intptr_t i, opr_sz = simd_oprsz(desc) / 8; | 22 | + StellarisADCState *s = STELLARIS_ADC(obj); |
114 | + uint64_t inv = -(uint64_t)(simd_data(desc) & 1); | 23 | int n; |
115 | uint64_t *d = vd, *n = vn; | 24 | |
116 | uint8_t *pg = vg; | 25 | for (n = 0; n < 4; n++) { |
117 | + | 26 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_init(Object *obj) |
118 | for (i = 0; i < opr_sz; i += 1) { | 27 | memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s, |
119 | - d[i] = n[i] & expand_pred_h(pg[H1(i)]); | 28 | "adc", 0x1000); |
120 | + d[i] = n[i] & (expand_pred_h(pg[H1(i)]) ^ inv); | 29 | sysbus_init_mmio(sbd, &s->iomem); |
121 | } | 30 | - stellaris_adc_reset(s); |
31 | qdev_init_gpio_in(dev, stellaris_adc_trigger, 1); | ||
122 | } | 32 | } |
123 | 33 | ||
124 | void HELPER(sve_movz_s)(void *vd, void *vn, void *vg, uint32_t desc) | 34 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo stellaris_i2c_info = { |
35 | static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
125 | { | 36 | { |
126 | intptr_t i, opr_sz = simd_oprsz(desc) / 8; | 37 | DeviceClass *dc = DEVICE_CLASS(klass); |
127 | + uint64_t inv = -(uint64_t)(simd_data(desc) & 1); | 38 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
128 | uint64_t *d = vd, *n = vn; | 39 | |
129 | uint8_t *pg = vg; | 40 | + rc->phases.hold = stellaris_adc_reset_hold; |
130 | + | 41 | dc->vmsd = &vmstate_stellaris_adc; |
131 | for (i = 0; i < opr_sz; i += 1) { | ||
132 | - d[i] = n[i] & expand_pred_s(pg[H1(i)]); | ||
133 | + d[i] = n[i] & (expand_pred_s(pg[H1(i)]) ^ inv); | ||
134 | } | ||
135 | } | 42 | } |
136 | 43 | ||
137 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve_movz_d)(void *vd, void *vn, void *vg, uint32_t desc) | ||
138 | intptr_t i, opr_sz = simd_oprsz(desc) / 8; | ||
139 | uint64_t *d = vd, *n = vn; | ||
140 | uint8_t *pg = vg; | ||
141 | + uint8_t inv = simd_data(desc); | ||
142 | + | ||
143 | for (i = 0; i < opr_sz; i += 1) { | ||
144 | - d[i] = n[i] & -(uint64_t)(pg[H1(i)] & 1); | ||
145 | + d[i] = n[i] & -(uint64_t)((pg[H1(i)] ^ inv) & 1); | ||
146 | } | ||
147 | } | ||
148 | |||
149 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/target/arm/translate-sve.c | ||
152 | +++ b/target/arm/translate-sve.c | ||
153 | @@ -XXX,XX +XXX,XX @@ static bool trans_SADDV(DisasContext *s, arg_rpr_esz *a) | ||
154 | *** SVE Shift by Immediate - Predicated Group | ||
155 | */ | ||
156 | |||
157 | -/* Store zero into every active element of Zd. We will use this for two | ||
158 | - * and three-operand predicated instructions for which logic dictates a | ||
159 | - * zero result. | ||
160 | +/* | ||
161 | + * Copy Zn into Zd, storing zeros into inactive elements. | ||
162 | + * If invert, store zeros into the active elements. | ||
163 | */ | ||
164 | -static bool do_clr_zp(DisasContext *s, int rd, int pg, int esz) | ||
165 | -{ | ||
166 | - static gen_helper_gvec_2 * const fns[4] = { | ||
167 | - gen_helper_sve_clr_b, gen_helper_sve_clr_h, | ||
168 | - gen_helper_sve_clr_s, gen_helper_sve_clr_d, | ||
169 | - }; | ||
170 | - if (sve_access_check(s)) { | ||
171 | - unsigned vsz = vec_full_reg_size(s); | ||
172 | - tcg_gen_gvec_2_ool(vec_full_reg_offset(s, rd), | ||
173 | - pred_full_reg_offset(s, pg), | ||
174 | - vsz, vsz, 0, fns[esz]); | ||
175 | - } | ||
176 | - return true; | ||
177 | -} | ||
178 | - | ||
179 | -/* Copy Zn into Zd, storing zeros into inactive elements. */ | ||
180 | -static void do_movz_zpz(DisasContext *s, int rd, int rn, int pg, int esz) | ||
181 | +static bool do_movz_zpz(DisasContext *s, int rd, int rn, int pg, | ||
182 | + int esz, bool invert) | ||
183 | { | ||
184 | static gen_helper_gvec_3 * const fns[4] = { | ||
185 | gen_helper_sve_movz_b, gen_helper_sve_movz_h, | ||
186 | gen_helper_sve_movz_s, gen_helper_sve_movz_d, | ||
187 | }; | ||
188 | - unsigned vsz = vec_full_reg_size(s); | ||
189 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
190 | - vec_full_reg_offset(s, rn), | ||
191 | - pred_full_reg_offset(s, pg), | ||
192 | - vsz, vsz, 0, fns[esz]); | ||
193 | + | ||
194 | + if (sve_access_check(s)) { | ||
195 | + unsigned vsz = vec_full_reg_size(s); | ||
196 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | ||
197 | + vec_full_reg_offset(s, rn), | ||
198 | + pred_full_reg_offset(s, pg), | ||
199 | + vsz, vsz, invert, fns[esz]); | ||
200 | + } | ||
201 | + return true; | ||
202 | } | ||
203 | |||
204 | static bool do_zpzi_ool(DisasContext *s, arg_rpri_esz *a, | ||
205 | @@ -XXX,XX +XXX,XX @@ static bool trans_LSR_zpzi(DisasContext *s, arg_rpri_esz *a) | ||
206 | /* Shift by element size is architecturally valid. | ||
207 | For logical shifts, it is a zeroing operation. */ | ||
208 | if (a->imm >= (8 << a->esz)) { | ||
209 | - return do_clr_zp(s, a->rd, a->pg, a->esz); | ||
210 | + return do_movz_zpz(s, a->rd, a->rd, a->pg, a->esz, true); | ||
211 | } else { | ||
212 | return do_zpzi_ool(s, a, fns[a->esz]); | ||
213 | } | ||
214 | @@ -XXX,XX +XXX,XX @@ static bool trans_LSL_zpzi(DisasContext *s, arg_rpri_esz *a) | ||
215 | /* Shift by element size is architecturally valid. | ||
216 | For logical shifts, it is a zeroing operation. */ | ||
217 | if (a->imm >= (8 << a->esz)) { | ||
218 | - return do_clr_zp(s, a->rd, a->pg, a->esz); | ||
219 | + return do_movz_zpz(s, a->rd, a->rd, a->pg, a->esz, true); | ||
220 | } else { | ||
221 | return do_zpzi_ool(s, a, fns[a->esz]); | ||
222 | } | ||
223 | @@ -XXX,XX +XXX,XX @@ static bool trans_ASRD(DisasContext *s, arg_rpri_esz *a) | ||
224 | /* Shift by element size is architecturally valid. For arithmetic | ||
225 | right shift for division, it is a zeroing operation. */ | ||
226 | if (a->imm >= (8 << a->esz)) { | ||
227 | - return do_clr_zp(s, a->rd, a->pg, a->esz); | ||
228 | + return do_movz_zpz(s, a->rd, a->rd, a->pg, a->esz, true); | ||
229 | } else { | ||
230 | return do_zpzi_ool(s, a, fns[a->esz]); | ||
231 | } | ||
232 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) | ||
233 | |||
234 | /* Zero the inactive elements. */ | ||
235 | gen_set_label(over); | ||
236 | - do_movz_zpz(s, a->rd, a->rd, a->pg, esz); | ||
237 | - return true; | ||
238 | + return do_movz_zpz(s, a->rd, a->rd, a->pg, esz, false); | ||
239 | } | ||
240 | |||
241 | static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
242 | @@ -XXX,XX +XXX,XX @@ static bool trans_MOVPRFX_m(DisasContext *s, arg_rpr_esz *a) | ||
243 | |||
244 | static bool trans_MOVPRFX_z(DisasContext *s, arg_rpr_esz *a) | ||
245 | { | ||
246 | - if (sve_access_check(s)) { | ||
247 | - do_movz_zpz(s, a->rd, a->rn, a->pg, a->esz); | ||
248 | - } | ||
249 | - return true; | ||
250 | + return do_movz_zpz(s, a->rd, a->rn, a->pg, a->esz, false); | ||
251 | } | ||
252 | -- | 44 | -- |
253 | 2.20.1 | 45 | 2.34.1 |
254 | 46 | ||
255 | 47 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Move the check for !S into do_pppp_flags, which allows to merge in | 3 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> |
4 | do_vecop4_p. Split out gen_gvec_fn_ppp without sve_access_check, | 4 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | to mirror gen_gvec_fn_zzz. | 5 | Message-id: 20240213155214.13619-3-philmd@linaro.org |
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Message-id: 20200815013145.539409-7-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 8 | --- |
12 | target/arm/translate-sve.c | 111 ++++++++++++++----------------------- | 9 | hw/arm/stellaris.c | 26 ++++++++++++++++++++++---- |
13 | 1 file changed, 43 insertions(+), 68 deletions(-) | 10 | 1 file changed, 22 insertions(+), 4 deletions(-) |
14 | 11 | ||
15 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | 12 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
16 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-sve.c | 14 | --- a/hw/arm/stellaris.c |
18 | +++ b/target/arm/translate-sve.c | 15 | +++ b/hw/arm/stellaris.c |
19 | @@ -XXX,XX +XXX,XX @@ static void do_dupi_z(DisasContext *s, int rd, uint64_t word) | 16 | @@ -XXX,XX +XXX,XX @@ static void stellaris_sys_instance_init(Object *obj) |
17 | s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); | ||
20 | } | 18 | } |
21 | 19 | ||
22 | /* Invoke a vector expander on three Pregs. */ | 20 | -/* I2C controller. */ |
23 | -static bool do_vector3_p(DisasContext *s, GVecGen3Fn *gvec_fn, | 21 | +/* |
24 | - int esz, int rd, int rn, int rm) | 22 | + * I2C controller. |
25 | +static void gen_gvec_fn_ppp(DisasContext *s, GVecGen3Fn *gvec_fn, | 23 | + * ??? For now we only implement the master interface. |
26 | + int rd, int rn, int rm) | 24 | + */ |
25 | |||
26 | #define TYPE_STELLARIS_I2C "stellaris-i2c" | ||
27 | OBJECT_DECLARE_SIMPLE_TYPE(stellaris_i2c_state, STELLARIS_I2C) | ||
28 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_write(void *opaque, hwaddr offset, | ||
29 | stellaris_i2c_update(s); | ||
30 | } | ||
31 | |||
32 | -static void stellaris_i2c_reset(stellaris_i2c_state *s) | ||
33 | +static void stellaris_i2c_reset_enter(Object *obj, ResetType type) | ||
27 | { | 34 | { |
28 | - if (sve_access_check(s)) { | 35 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); |
29 | - unsigned psz = pred_gvec_reg_size(s); | 36 | + |
30 | - gvec_fn(esz, pred_full_reg_offset(s, rd), | 37 | if (s->mcs & STELLARIS_I2C_MCS_BUSBSY) |
31 | - pred_full_reg_offset(s, rn), | 38 | i2c_end_transfer(s->bus); |
32 | - pred_full_reg_offset(s, rm), psz, psz); | 39 | +} |
33 | - } | 40 | + |
34 | - return true; | 41 | +static void stellaris_i2c_reset_hold(Object *obj) |
35 | -} | 42 | +{ |
36 | - | 43 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); |
37 | -/* Invoke a vector operation on four Pregs. */ | 44 | |
38 | -static bool do_vecop4_p(DisasContext *s, const GVecGen4 *gvec_op, | 45 | s->msa = 0; |
39 | - int rd, int rn, int rm, int rg) | 46 | s->mcs = 0; |
40 | -{ | 47 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_reset(stellaris_i2c_state *s) |
41 | - if (sve_access_check(s)) { | 48 | s->mimr = 0; |
42 | - unsigned psz = pred_gvec_reg_size(s); | 49 | s->mris = 0; |
43 | - tcg_gen_gvec_4(pred_full_reg_offset(s, rd), | 50 | s->mcr = 0; |
44 | - pred_full_reg_offset(s, rn), | 51 | +} |
45 | - pred_full_reg_offset(s, rm), | 52 | + |
46 | - pred_full_reg_offset(s, rg), | 53 | +static void stellaris_i2c_reset_exit(Object *obj) |
47 | - psz, psz, gvec_op); | 54 | +{ |
48 | - } | 55 | + stellaris_i2c_state *s = STELLARIS_I2C(obj); |
49 | - return true; | 56 | + |
50 | + unsigned psz = pred_gvec_reg_size(s); | 57 | stellaris_i2c_update(s); |
51 | + gvec_fn(MO_64, pred_full_reg_offset(s, rd), | ||
52 | + pred_full_reg_offset(s, rn), | ||
53 | + pred_full_reg_offset(s, rm), psz, psz); | ||
54 | } | 58 | } |
55 | 59 | ||
56 | /* Invoke a vector move on two Pregs. */ | 60 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
57 | @@ -XXX,XX +XXX,XX @@ static bool do_pppp_flags(DisasContext *s, arg_rprr_s *a, | 61 | memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s, |
58 | int mofs = pred_full_reg_offset(s, a->rm); | 62 | "i2c", 0x1000); |
59 | int gofs = pred_full_reg_offset(s, a->pg); | 63 | sysbus_init_mmio(sbd, &s->iomem); |
60 | 64 | - /* ??? For now we only implement the master interface. */ | |
61 | + if (!a->s) { | 65 | - stellaris_i2c_reset(s); |
62 | + tcg_gen_gvec_4(dofs, nofs, mofs, gofs, psz, psz, gvec_op); | ||
63 | + return true; | ||
64 | + } | ||
65 | + | ||
66 | if (psz == 8) { | ||
67 | /* Do the operation and the flags generation in temps. */ | ||
68 | TCGv_i64 pd = tcg_temp_new_i64(); | ||
69 | @@ -XXX,XX +XXX,XX @@ static bool trans_AND_pppp(DisasContext *s, arg_rprr_s *a) | ||
70 | .fno = gen_helper_sve_and_pppp, | ||
71 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
72 | }; | ||
73 | - if (a->s) { | ||
74 | - return do_pppp_flags(s, a, &op); | ||
75 | - } else if (a->rn == a->rm) { | ||
76 | - if (a->pg == a->rn) { | ||
77 | - return do_mov_p(s, a->rd, a->rn); | ||
78 | - } else { | ||
79 | - return do_vector3_p(s, tcg_gen_gvec_and, 0, a->rd, a->rn, a->pg); | ||
80 | + | ||
81 | + if (!a->s) { | ||
82 | + if (!sve_access_check(s)) { | ||
83 | + return true; | ||
84 | + } | ||
85 | + if (a->rn == a->rm) { | ||
86 | + if (a->pg == a->rn) { | ||
87 | + do_mov_p(s, a->rd, a->rn); | ||
88 | + } else { | ||
89 | + gen_gvec_fn_ppp(s, tcg_gen_gvec_and, a->rd, a->rn, a->pg); | ||
90 | + } | ||
91 | + return true; | ||
92 | + } else if (a->pg == a->rn || a->pg == a->rm) { | ||
93 | + gen_gvec_fn_ppp(s, tcg_gen_gvec_and, a->rd, a->rn, a->rm); | ||
94 | + return true; | ||
95 | } | ||
96 | - } else if (a->pg == a->rn || a->pg == a->rm) { | ||
97 | - return do_vector3_p(s, tcg_gen_gvec_and, 0, a->rd, a->rn, a->rm); | ||
98 | - } else { | ||
99 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
100 | } | ||
101 | + return do_pppp_flags(s, a, &op); | ||
102 | } | 66 | } |
103 | 67 | ||
104 | static void gen_bic_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | 68 | /* Analogue to Digital Converter. This is only partially implemented, |
105 | @@ -XXX,XX +XXX,XX @@ static bool trans_BIC_pppp(DisasContext *s, arg_rprr_s *a) | 69 | @@ -XXX,XX +XXX,XX @@ type_init(stellaris_machine_init) |
106 | .fno = gen_helper_sve_bic_pppp, | 70 | static void stellaris_i2c_class_init(ObjectClass *klass, void *data) |
107 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | 71 | { |
108 | }; | 72 | DeviceClass *dc = DEVICE_CLASS(klass); |
109 | - if (a->s) { | 73 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
110 | - return do_pppp_flags(s, a, &op); | 74 | |
111 | - } else if (a->pg == a->rn) { | 75 | + rc->phases.enter = stellaris_i2c_reset_enter; |
112 | - return do_vector3_p(s, tcg_gen_gvec_andc, 0, a->rd, a->rn, a->rm); | 76 | + rc->phases.hold = stellaris_i2c_reset_hold; |
113 | - } else { | 77 | + rc->phases.exit = stellaris_i2c_reset_exit; |
114 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | 78 | dc->vmsd = &vmstate_stellaris_i2c; |
115 | + | ||
116 | + if (!a->s && a->pg == a->rn) { | ||
117 | + if (sve_access_check(s)) { | ||
118 | + gen_gvec_fn_ppp(s, tcg_gen_gvec_andc, a->rd, a->rn, a->rm); | ||
119 | + } | ||
120 | + return true; | ||
121 | } | ||
122 | + return do_pppp_flags(s, a, &op); | ||
123 | } | 79 | } |
124 | 80 | ||
125 | static void gen_eor_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
126 | @@ -XXX,XX +XXX,XX @@ static bool trans_EOR_pppp(DisasContext *s, arg_rprr_s *a) | ||
127 | .fno = gen_helper_sve_eor_pppp, | ||
128 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
129 | }; | ||
130 | - if (a->s) { | ||
131 | - return do_pppp_flags(s, a, &op); | ||
132 | - } else { | ||
133 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
134 | - } | ||
135 | + return do_pppp_flags(s, a, &op); | ||
136 | } | ||
137 | |||
138 | static void gen_sel_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
139 | @@ -XXX,XX +XXX,XX @@ static bool trans_SEL_pppp(DisasContext *s, arg_rprr_s *a) | ||
140 | .fno = gen_helper_sve_sel_pppp, | ||
141 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
142 | }; | ||
143 | + | ||
144 | if (a->s) { | ||
145 | return false; | ||
146 | - } else { | ||
147 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
148 | } | ||
149 | + return do_pppp_flags(s, a, &op); | ||
150 | } | ||
151 | |||
152 | static void gen_orr_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
153 | @@ -XXX,XX +XXX,XX @@ static bool trans_ORR_pppp(DisasContext *s, arg_rprr_s *a) | ||
154 | .fno = gen_helper_sve_orr_pppp, | ||
155 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
156 | }; | ||
157 | - if (a->s) { | ||
158 | - return do_pppp_flags(s, a, &op); | ||
159 | - } else if (a->pg == a->rn && a->rn == a->rm) { | ||
160 | + | ||
161 | + if (!a->s && a->pg == a->rn && a->rn == a->rm) { | ||
162 | return do_mov_p(s, a->rd, a->rn); | ||
163 | - } else { | ||
164 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
165 | } | ||
166 | + return do_pppp_flags(s, a, &op); | ||
167 | } | ||
168 | |||
169 | static void gen_orn_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
170 | @@ -XXX,XX +XXX,XX @@ static bool trans_ORN_pppp(DisasContext *s, arg_rprr_s *a) | ||
171 | .fno = gen_helper_sve_orn_pppp, | ||
172 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
173 | }; | ||
174 | - if (a->s) { | ||
175 | - return do_pppp_flags(s, a, &op); | ||
176 | - } else { | ||
177 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
178 | - } | ||
179 | + return do_pppp_flags(s, a, &op); | ||
180 | } | ||
181 | |||
182 | static void gen_nor_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
183 | @@ -XXX,XX +XXX,XX @@ static bool trans_NOR_pppp(DisasContext *s, arg_rprr_s *a) | ||
184 | .fno = gen_helper_sve_nor_pppp, | ||
185 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
186 | }; | ||
187 | - if (a->s) { | ||
188 | - return do_pppp_flags(s, a, &op); | ||
189 | - } else { | ||
190 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
191 | - } | ||
192 | + return do_pppp_flags(s, a, &op); | ||
193 | } | ||
194 | |||
195 | static void gen_nand_pg_i64(TCGv_i64 pd, TCGv_i64 pn, TCGv_i64 pm, TCGv_i64 pg) | ||
196 | @@ -XXX,XX +XXX,XX @@ static bool trans_NAND_pppp(DisasContext *s, arg_rprr_s *a) | ||
197 | .fno = gen_helper_sve_nand_pppp, | ||
198 | .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
199 | }; | ||
200 | - if (a->s) { | ||
201 | - return do_pppp_flags(s, a, &op); | ||
202 | - } else { | ||
203 | - return do_vecop4_p(s, &op, a->rd, a->rn, a->rm, a->pg); | ||
204 | - } | ||
205 | + return do_pppp_flags(s, a, &op); | ||
206 | } | ||
207 | |||
208 | /* | ||
209 | -- | 81 | -- |
210 | 2.20.1 | 82 | 2.34.1 |
211 | 83 | ||
212 | 84 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Clock canonical name is set in device_set_realized (see the block | 3 | QDev objects created with qdev_new() need to manually add |
4 | added to hw/core/qdev.c in commit 0e6934f264). | 4 | their parent relationship with object_property_add_child(). |
5 | If we connect a clock after the device is realized, this code is | ||
6 | not executed. This is currently not a problem as this name is only | ||
7 | used for trace events, however this disrupt tracing. | ||
8 | 5 | ||
9 | Add a comment to document qdev_connect_clock_in() must be called | 6 | This commit plug the devices which aren't part of the SoC; |
10 | before the device is realized, and assert this condition. | 7 | they will be plugged into a SoC container in the next one. |
11 | 8 | ||
12 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
13 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Message-id: 20200803105647.22223-5-f4bug@amsat.org | 11 | Message-id: 20240213155214.13619-4-philmd@linaro.org |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | include/hw/qdev-clock.h | 2 ++ | 14 | hw/arm/stellaris.c | 4 ++++ |
18 | hw/core/qdev-clock.c | 1 + | 15 | 1 file changed, 4 insertions(+) |
19 | 2 files changed, 3 insertions(+) | ||
20 | 16 | ||
21 | diff --git a/include/hw/qdev-clock.h b/include/hw/qdev-clock.h | 17 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/qdev-clock.h | 19 | --- a/hw/arm/stellaris.c |
24 | +++ b/include/hw/qdev-clock.h | 20 | +++ b/hw/arm/stellaris.c |
25 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_get_clock_out(DeviceState *dev, const char *name); | 21 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
26 | * | 22 | &error_fatal); |
27 | * Set the source clock of input clock @name of device @dev to @source. | 23 | |
28 | * @source period update will be propagated to @name clock. | 24 | ssddev = qdev_new("ssd0323"); |
29 | + * | 25 | + object_property_add_child(OBJECT(ms), "oled", OBJECT(ssddev)); |
30 | + * Must be called before @dev is realized. | 26 | qdev_prop_set_uint8(ssddev, "cs", 1); |
31 | */ | 27 | qdev_realize_and_unref(ssddev, bus, &error_fatal); |
32 | void qdev_connect_clock_in(DeviceState *dev, const char *name, Clock *source); | 28 | |
33 | 29 | gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); | |
34 | diff --git a/hw/core/qdev-clock.c b/hw/core/qdev-clock.c | 30 | + object_property_add_child(OBJECT(ms), "splitter", |
35 | index XXXXXXX..XXXXXXX 100644 | 31 | + OBJECT(gpio_d_splitter)); |
36 | --- a/hw/core/qdev-clock.c | 32 | qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); |
37 | +++ b/hw/core/qdev-clock.c | 33 | qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); |
38 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_alias_clock(DeviceState *dev, const char *name, | 34 | qdev_connect_gpio_out( |
39 | 35 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | |
40 | void qdev_connect_clock_in(DeviceState *dev, const char *name, Clock *source) | 36 | DeviceState *gpad; |
41 | { | 37 | |
42 | + assert(!dev->realized); | 38 | gpad = qdev_new(TYPE_STELLARIS_GAMEPAD); |
43 | clock_set_source(qdev_get_clock_in(dev, name), source); | 39 | + object_property_add_child(OBJECT(ms), "gamepad", OBJECT(gpad)); |
44 | } | 40 | for (i = 0; i < ARRAY_SIZE(gpad_keycode); i++) { |
41 | qlist_append_int(gpad_keycode_list, gpad_keycode[i]); | ||
42 | } | ||
45 | -- | 43 | -- |
46 | 2.20.1 | 44 | 2.34.1 |
47 | 45 | ||
48 | 46 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We want to assert the device is not realized. To avoid overloading | 3 | QDev objects created with qdev_new() need to manually add |
4 | this header including "hw/qdev-core.h", uninline the function first. | 4 | their parent relationship with object_property_add_child(). |
5 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Since we don't model the SoC, just use a QOM container. |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 7 | |
8 | Message-id: 20200803105647.22223-4-f4bug@amsat.org | 8 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20240213155214.13619-5-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 12 | --- |
11 | include/hw/qdev-clock.h | 6 +----- | 13 | hw/arm/stellaris.c | 11 ++++++++++- |
12 | hw/core/qdev-clock.c | 5 +++++ | 14 | 1 file changed, 10 insertions(+), 1 deletion(-) |
13 | 2 files changed, 6 insertions(+), 5 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/include/hw/qdev-clock.h b/include/hw/qdev-clock.h | 16 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/qdev-clock.h | 18 | --- a/hw/arm/stellaris.c |
18 | +++ b/include/hw/qdev-clock.h | 19 | +++ b/hw/arm/stellaris.c |
19 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_get_clock_out(DeviceState *dev, const char *name); | 20 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
20 | * Set the source clock of input clock @name of device @dev to @source. | 21 | * 400fe000 system control |
21 | * @source period update will be propagated to @name clock. | 22 | */ |
22 | */ | 23 | |
23 | -static inline void qdev_connect_clock_in(DeviceState *dev, const char *name, | 24 | + Object *soc_container; |
24 | - Clock *source) | 25 | DeviceState *gpio_dev[7], *nvic; |
25 | -{ | 26 | qemu_irq gpio_in[7][8]; |
26 | - clock_set_source(qdev_get_clock_in(dev, name), source); | 27 | qemu_irq gpio_out[7][8]; |
27 | -} | 28 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
28 | +void qdev_connect_clock_in(DeviceState *dev, const char *name, Clock *source); | 29 | flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024; |
29 | 30 | sram_size = ((board->dc0 >> 18) + 1) * 1024; | |
30 | /** | 31 | |
31 | * qdev_alias_clock: | 32 | + soc_container = object_new("container"); |
32 | diff --git a/hw/core/qdev-clock.c b/hw/core/qdev-clock.c | 33 | + object_property_add_child(OBJECT(ms), "soc", soc_container); |
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/core/qdev-clock.c | ||
35 | +++ b/hw/core/qdev-clock.c | ||
36 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_alias_clock(DeviceState *dev, const char *name, | ||
37 | |||
38 | return ncl->clock; | ||
39 | } | ||
40 | + | 34 | + |
41 | +void qdev_connect_clock_in(DeviceState *dev, const char *name, Clock *source) | 35 | /* Flash programming is done via the SCU, so pretend it is ROM. */ |
42 | +{ | 36 | memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size, |
43 | + clock_set_source(qdev_get_clock_in(dev, name), source); | 37 | &error_fatal); |
44 | +} | 38 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) |
39 | * need its sysclk output. | ||
40 | */ | ||
41 | ssys_dev = qdev_new(TYPE_STELLARIS_SYS); | ||
42 | + object_property_add_child(soc_container, "sys", OBJECT(ssys_dev)); | ||
43 | |||
44 | /* | ||
45 | * Most devices come preprogrammed with a MAC address in the user data. | ||
46 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
47 | sysbus_realize_and_unref(SYS_BUS_DEVICE(ssys_dev), &error_fatal); | ||
48 | |||
49 | nvic = qdev_new(TYPE_ARMV7M); | ||
50 | + object_property_add_child(soc_container, "v7m", OBJECT(nvic)); | ||
51 | qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES); | ||
52 | qdev_prop_set_uint8(nvic, "num-prio-bits", NUM_PRIO_BITS); | ||
53 | qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type); | ||
54 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
55 | |||
56 | dev = qdev_new(TYPE_STELLARIS_GPTM); | ||
57 | sbd = SYS_BUS_DEVICE(dev); | ||
58 | + object_property_add_child(soc_container, "gptm[*]", OBJECT(dev)); | ||
59 | qdev_connect_clock_in(dev, "clk", | ||
60 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
61 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
62 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
63 | |||
64 | if (board->dc1 & (1 << 3)) { /* watchdog present */ | ||
65 | dev = qdev_new(TYPE_LUMINARY_WATCHDOG); | ||
66 | - | ||
67 | + object_property_add_child(soc_container, "wdg", OBJECT(dev)); | ||
68 | qdev_connect_clock_in(dev, "WDOGCLK", | ||
69 | qdev_get_clock_out(ssys_dev, "SYSCLK")); | ||
70 | |||
71 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
72 | SysBusDevice *sbd; | ||
73 | |||
74 | dev = qdev_new("pl011_luminary"); | ||
75 | + object_property_add_child(soc_container, "uart[*]", OBJECT(dev)); | ||
76 | sbd = SYS_BUS_DEVICE(dev); | ||
77 | qdev_prop_set_chr(dev, "chardev", serial_hd(i)); | ||
78 | sysbus_realize_and_unref(sbd, &error_fatal); | ||
79 | @@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board) | ||
80 | DeviceState *enet; | ||
81 | |||
82 | enet = qdev_new("stellaris_enet"); | ||
83 | + object_property_add_child(soc_container, "enet", OBJECT(enet)); | ||
84 | if (nd) { | ||
85 | qdev_set_nic_properties(enet, nd); | ||
86 | } else { | ||
45 | -- | 87 | -- |
46 | 2.20.1 | 88 | 2.34.1 |
47 | 89 | ||
48 | 90 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | We support two different encodings for the AArch32 IMPDEF |
---|---|---|---|
2 | CBAR register -- older cores like the Cortex A9, A7, A15 | ||
3 | have this at 4, c15, c0, 0; newer cores like the | ||
4 | Cortex A35, A53, A57 and A72 have it at 1 c15 c0 0. | ||
2 | 5 | ||
3 | In commit ce4afed839 ("target/arm: Implement AArch32 HCR and HCR2") | 6 | When we implemented this we picked which encoding to |
4 | the HCR_EL2 register has been changed from type NO_RAW (no underlying | 7 | use based on whether the CPU set ARM_FEATURE_AARCH64. |
5 | state and does not support raw access for state saving/loading) to | 8 | However this isn't right for three cases: |
6 | type CONST (TCG can assume the value to be constant), removing the | 9 | * the qemu-system-arm 'max' CPU, which is supposed to be |
7 | read/write accessors. | 10 | a variant on a Cortex-A57; it ought to use the same |
8 | We forgot to remove the previous type ARM_CP_NO_RAW. This is not | 11 | encoding the A57 does and which the AArch64 'max' |
9 | really a problem since the field is overwritten. However it makes | 12 | exposes to AArch32 guest code |
10 | code review confuse, so remove it. | 13 | * the Cortex-R52, which is AArch32-only but has the CBAR |
14 | at the newer encoding (and where we incorrectly are | ||
15 | not yet setting ARM_FEATURE_CBAR_RO anyway) | ||
16 | * any possible future support for other v8 AArch32 | ||
17 | only CPUs, or for supporting "boot the CPU into | ||
18 | AArch32 mode" on our existing cores like the A57 etc | ||
11 | 19 | ||
12 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 20 | Make the decision of the encoding be based on whether |
13 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 21 | the CPU implements the ARM_FEATURE_V8 flag instead. |
22 | |||
23 | This changes the behaviour only for the qemu-system-arm | ||
24 | '-cpu max'. We don't expect anybody to be relying on the | ||
25 | old behaviour because: | ||
26 | * it's not what the real hardware Cortex-A57 does | ||
27 | (and that's what our ID register claims we are) | ||
28 | * we don't implement the memory-mapped GICv3 support | ||
29 | which is the only thing that exists at the peripheral | ||
30 | base address pointed to by the register | ||
31 | |||
32 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 33 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20200812111223.7787-1-f4bug@amsat.org | 34 | Message-id: 20240206132931.38376-2-peter.maydell@linaro.org |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | 35 | --- |
18 | target/arm/helper.c | 1 - | 36 | target/arm/helper.c | 2 +- |
19 | 1 file changed, 1 deletion(-) | 37 | 1 file changed, 1 insertion(+), 1 deletion(-) |
20 | 38 | ||
21 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 39 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
22 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/helper.c | 41 | --- a/target/arm/helper.c |
24 | +++ b/target/arm/helper.c | 42 | +++ b/target/arm/helper.c |
25 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el3_no_el2_cp_reginfo[] = { | 43 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
26 | .access = PL2_RW, | 44 | * AArch64 cores we might need to add a specific feature flag |
27 | .readfn = arm_cp_read_zero, .writefn = arm_cp_write_ignore }, | 45 | * to indicate cores with "flavour 2" CBAR. |
28 | { .name = "HCR_EL2", .state = ARM_CP_STATE_BOTH, | 46 | */ |
29 | - .type = ARM_CP_NO_RAW, | 47 | - if (arm_feature(env, ARM_FEATURE_AARCH64)) { |
30 | .opc0 = 3, .opc1 = 4, .crn = 1, .crm = 1, .opc2 = 0, | 48 | + if (arm_feature(env, ARM_FEATURE_V8)) { |
31 | .access = PL2_RW, | 49 | /* 32 bit view is [31:18] 0...0 [43:32]. */ |
32 | .type = ARM_CP_CONST, .resetvalue = 0 }, | 50 | uint32_t cbar32 = (extract64(cpu->reset_cbar, 18, 14) << 18) |
51 | | extract64(cpu->reset_cbar, 32, 12); | ||
33 | -- | 52 | -- |
34 | 2.20.1 | 53 | 2.34.1 |
35 | |||
36 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The Cortex-R52 implements the Configuration Base Address Register |
---|---|---|---|
2 | (CBAR), as a read-only register. Add ARM_FEATURE_CBAR_RO to this CPU | ||
3 | type, so that our implementation provides the register and the | ||
4 | associated qdev property. | ||
2 | 5 | ||
3 | According to AArch64.TagCheckFault, none of the other ISS values are | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | provided, so we do not need to go so far as merge_syn_data_abort. | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | But we were missing the WnR bit. | 8 | Message-id: 20240206132931.38376-3-peter.maydell@linaro.org |
9 | --- | ||
10 | target/arm/tcg/cpu32.c | 1 + | ||
11 | 1 file changed, 1 insertion(+) | ||
6 | 12 | ||
7 | Tested-by: Andrey Konovalov <andreyknvl@google.com> | 13 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
8 | Reported-by: Andrey Konovalov <andreyknvl@google.com> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200813200816.3037186-3-richard.henderson@linaro.org | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | target/arm/mte_helper.c | 9 +++++---- | ||
15 | 1 file changed, 5 insertions(+), 4 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/mte_helper.c | 15 | --- a/target/arm/tcg/cpu32.c |
20 | +++ b/target/arm/mte_helper.c | 16 | +++ b/target/arm/tcg/cpu32.c |
21 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | 17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) |
22 | { | 18 | set_feature(&cpu->env, ARM_FEATURE_PMSA); |
23 | int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | 19 | set_feature(&cpu->env, ARM_FEATURE_NEON); |
24 | ARMMMUIdx arm_mmu_idx = core_to_aa64_mmu_idx(mmu_idx); | 20 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
25 | - int el, reg_el, tcf, select; | 21 | + set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
26 | + int el, reg_el, tcf, select, is_write, syn; | 22 | cpu->midr = 0x411fd133; /* r1p3 */ |
27 | uint64_t sctlr; | 23 | cpu->revidr = 0x00000000; |
28 | 24 | cpu->reset_fpsid = 0x41034023; | |
29 | reg_el = regime_el(env, arm_mmu_idx); | ||
30 | @@ -XXX,XX +XXX,XX @@ static void mte_check_fail(CPUARMState *env, uint32_t desc, | ||
31 | */ | ||
32 | cpu_restore_state(env_cpu(env), ra, true); | ||
33 | env->exception.vaddress = dirty_ptr; | ||
34 | - raise_exception(env, EXCP_DATA_ABORT, | ||
35 | - syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, 0, 0x11), | ||
36 | - exception_target_el(env)); | ||
37 | + | ||
38 | + is_write = FIELD_EX32(desc, MTEDESC, WRITE); | ||
39 | + syn = syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, is_write, 0x11); | ||
40 | + raise_exception(env, EXCP_DATA_ABORT, syn, exception_target_el(env)); | ||
41 | /* noreturn, but fall through to the assert anyway */ | ||
42 | |||
43 | case 0: | ||
44 | -- | 25 | -- |
45 | 2.20.1 | 26 | 2.34.1 |
46 | |||
47 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Add the Cortex-R52 IMPDEF sysregs, by defining them here and |
---|---|---|---|
2 | also by enabling the AUXCR feature which defines the ACTLR | ||
3 | and HACTLR registers. As is our usual practice, we make these | ||
4 | simple reads-as-zero stubs for now. | ||
2 | 5 | ||
3 | Model the new function on gen_gvec_fn2 in translate-a64.c, but | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | indicating which kind of register and in which order. Since there | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | is only one user of do_vector2_z, fold it into do_mov_z. | 8 | Message-id: 20240206132931.38376-4-peter.maydell@linaro.org |
9 | --- | ||
10 | target/arm/tcg/cpu32.c | 108 +++++++++++++++++++++++++++++++++++++++++ | ||
11 | 1 file changed, 108 insertions(+) | ||
6 | 12 | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 13 | diff --git a/target/arm/tcg/cpu32.c b/target/arm/tcg/cpu32.c |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Message-id: 20200815013145.539409-3-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/translate-sve.c | 19 ++++++++++--------- | ||
13 | 1 file changed, 10 insertions(+), 9 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-sve.c | 15 | --- a/target/arm/tcg/cpu32.c |
18 | +++ b/target/arm/translate-sve.c | 16 | +++ b/target/arm/tcg/cpu32.c |
19 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) | 17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) |
18 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); | ||
20 | } | 19 | } |
21 | 20 | ||
22 | /* Invoke a vector expander on two Zregs. */ | 21 | +static const ARMCPRegInfo cortex_r52_cp_reginfo[] = { |
23 | -static bool do_vector2_z(DisasContext *s, GVecGen2Fn *gvec_fn, | 22 | + { .name = "CPUACTLR", .cp = 15, .opc1 = 0, .crm = 15, |
24 | - int esz, int rd, int rn) | 23 | + .access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 }, |
24 | + { .name = "IMP_ATCMREGIONR", | ||
25 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, | ||
26 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
27 | + { .name = "IMP_BTCMREGIONR", | ||
28 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 1, | ||
29 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
30 | + { .name = "IMP_CTCMREGIONR", | ||
31 | + .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 2, | ||
32 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
33 | + { .name = "IMP_CSCTLR", | ||
34 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 0, | ||
35 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
36 | + { .name = "IMP_BPCTLR", | ||
37 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 1, | ||
38 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
39 | + { .name = "IMP_MEMPROTCLR", | ||
40 | + .cp = 15, .opc1 = 1, .crn = 9, .crm = 1, .opc2 = 2, | ||
41 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
42 | + { .name = "IMP_SLAVEPCTLR", | ||
43 | + .cp = 15, .opc1 = 0, .crn = 11, .crm = 0, .opc2 = 0, | ||
44 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
45 | + { .name = "IMP_PERIPHREGIONR", | ||
46 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 0, | ||
47 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
48 | + { .name = "IMP_FLASHIFREGIONR", | ||
49 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 1, | ||
50 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
51 | + { .name = "IMP_BUILDOPTR", | ||
52 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0, | ||
53 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
54 | + { .name = "IMP_PINOPTR", | ||
55 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7, | ||
56 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
57 | + { .name = "IMP_QOSR", | ||
58 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 1, | ||
59 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
60 | + { .name = "IMP_BUSTIMEOUTR", | ||
61 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 2, | ||
62 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
63 | + { .name = "IMP_INTMONR", | ||
64 | + .cp = 15, .opc1 = 1, .crn = 15, .crm = 3, .opc2 = 4, | ||
65 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
66 | + { .name = "IMP_ICERR0", | ||
67 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 0, .opc2 = 0, | ||
68 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
69 | + { .name = "IMP_ICERR1", | ||
70 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 0, .opc2 = 1, | ||
71 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
72 | + { .name = "IMP_DCERR0", | ||
73 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 1, .opc2 = 0, | ||
74 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
75 | + { .name = "IMP_DCERR1", | ||
76 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 1, .opc2 = 1, | ||
77 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
78 | + { .name = "IMP_TCMERR0", | ||
79 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 0, | ||
80 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
81 | + { .name = "IMP_TCMERR1", | ||
82 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 1, | ||
83 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
84 | + { .name = "IMP_TCMSYNDR0", | ||
85 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 2, | ||
86 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
87 | + { .name = "IMP_TCMSYNDR1", | ||
88 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 2, .opc2 = 3, | ||
89 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
90 | + { .name = "IMP_FLASHERR0", | ||
91 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 3, .opc2 = 0, | ||
92 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
93 | + { .name = "IMP_FLASHERR1", | ||
94 | + .cp = 15, .opc1 = 2, .crn = 15, .crm = 3, .opc2 = 1, | ||
95 | + .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
96 | + { .name = "IMP_CDBGDR0", | ||
97 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 0, .opc2 = 0, | ||
98 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
99 | + { .name = "IMP_CBDGBR1", | ||
100 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 0, .opc2 = 1, | ||
101 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
102 | + { .name = "IMP_TESTR0", | ||
103 | + .cp = 15, .opc1 = 4, .crn = 15, .crm = 0, .opc2 = 0, | ||
104 | + .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
105 | + { .name = "IMP_TESTR1", | ||
106 | + .cp = 15, .opc1 = 4, .crn = 15, .crm = 0, .opc2 = 1, | ||
107 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
108 | + { .name = "IMP_CDBGDCI", | ||
109 | + .cp = 15, .opc1 = 0, .crn = 15, .crm = 15, .opc2 = 0, | ||
110 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
111 | + { .name = "IMP_CDBGDCT", | ||
112 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 2, .opc2 = 0, | ||
113 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
114 | + { .name = "IMP_CDBGICT", | ||
115 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 2, .opc2 = 1, | ||
116 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
117 | + { .name = "IMP_CDBGDCD", | ||
118 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 4, .opc2 = 0, | ||
119 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
120 | + { .name = "IMP_CDBGICD", | ||
121 | + .cp = 15, .opc1 = 3, .crn = 15, .crm = 4, .opc2 = 1, | ||
122 | + .access = PL1_W, .type = ARM_CP_NOP, .resetvalue = 0 }, | ||
123 | +}; | ||
25 | + | 124 | + |
26 | +static void gen_gvec_fn_zz(DisasContext *s, GVecGen2Fn *gvec_fn, | 125 | + |
27 | + int esz, int rd, int rn) | 126 | static void cortex_r52_initfn(Object *obj) |
28 | { | 127 | { |
29 | - if (sve_access_check(s)) { | 128 | ARMCPU *cpu = ARM_CPU(obj); |
30 | - unsigned vsz = vec_full_reg_size(s); | 129 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) |
31 | - gvec_fn(esz, vec_full_reg_offset(s, rd), | 130 | set_feature(&cpu->env, ARM_FEATURE_NEON); |
32 | - vec_full_reg_offset(s, rn), vsz, vsz); | 131 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
33 | - } | 132 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
34 | - return true; | 133 | + set_feature(&cpu->env, ARM_FEATURE_AUXCR); |
35 | + unsigned vsz = vec_full_reg_size(s); | 134 | cpu->midr = 0x411fd133; /* r1p3 */ |
36 | + gvec_fn(esz, vec_full_reg_offset(s, rd), | 135 | cpu->revidr = 0x00000000; |
37 | + vec_full_reg_offset(s, rn), vsz, vsz); | 136 | cpu->reset_fpsid = 0x41034023; |
137 | @@ -XXX,XX +XXX,XX @@ static void cortex_r52_initfn(Object *obj) | ||
138 | |||
139 | cpu->pmsav7_dregion = 16; | ||
140 | cpu->pmsav8r_hdregion = 16; | ||
141 | + | ||
142 | + define_arm_cp_regs(cpu, cortex_r52_cp_reginfo); | ||
38 | } | 143 | } |
39 | 144 | ||
40 | /* Invoke a vector expander on three Zregs. */ | 145 | static void cortex_r5f_initfn(Object *obj) |
41 | @@ -XXX,XX +XXX,XX @@ static bool do_vector3_z(DisasContext *s, GVecGen3Fn *gvec_fn, | ||
42 | /* Invoke a vector move on two Zregs. */ | ||
43 | static bool do_mov_z(DisasContext *s, int rd, int rn) | ||
44 | { | ||
45 | - return do_vector2_z(s, tcg_gen_gvec_mov, 0, rd, rn); | ||
46 | + if (sve_access_check(s)) { | ||
47 | + gen_gvec_fn_zz(s, tcg_gen_gvec_mov, MO_8, rd, rn); | ||
48 | + } | ||
49 | + return true; | ||
50 | } | ||
51 | |||
52 | /* Initialize a Zreg with replications of a 64-bit immediate. */ | ||
53 | -- | 146 | -- |
54 | 2.20.1 | 147 | 2.34.1 |
55 | |||
56 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Architecturally, the AArch32 MSR/MRS to/from banked register |
---|---|---|---|
2 | instructions are UNPREDICTABLE for attempts to access a banked | ||
3 | register that the guest could access in a more direct way (e.g. | ||
4 | using this insn to access r8_fiq when already in FIQ mode). QEMU has | ||
5 | chosen to UNDEF on all of these. | ||
2 | 6 | ||
3 | To have a better idea of how big is the region where the offset | 7 | However, for the case of accessing SPSR_hyp from hyp mode, it turns |
4 | belongs, display the value with the width of the region size | 8 | out that real hardware permits this, with the same effect as if the |
5 | (i.e. a region of 0x1000 bytes uses 0x000 format). | 9 | guest had directly written to SPSR. Further, there is some |
10 | guest code out there that assumes it can do this, because it | ||
11 | happens to work on hardware: an example Cortex-R52 startup code | ||
12 | fragment uses this, and it got copied into various other places, | ||
13 | including Zephyr. Zephyr was fixed to not use this: | ||
14 | https://github.com/zephyrproject-rtos/zephyr/issues/47330 | ||
15 | but other examples are still out there, like the selftest | ||
16 | binary for the MPS3-AN536. | ||
6 | 17 | ||
18 | For convenience of being able to run guest code, permit | ||
19 | this UNPREDICTABLE access instead of UNDEFing it. | ||
20 | |||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 22 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 23 | Message-id: 20240206132931.38376-5-peter.maydell@linaro.org |
9 | Message-id: 20200812190206.31595-4-f4bug@amsat.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | 24 | --- |
12 | include/hw/misc/unimp.h | 1 + | 25 | target/arm/tcg/op_helper.c | 43 ++++++++++++++++++++++++++------------ |
13 | hw/misc/unimp.c | 10 ++++++---- | 26 | target/arm/tcg/translate.c | 19 +++++++++++------ |
14 | 2 files changed, 7 insertions(+), 4 deletions(-) | 27 | 2 files changed, 43 insertions(+), 19 deletions(-) |
15 | 28 | ||
16 | diff --git a/include/hw/misc/unimp.h b/include/hw/misc/unimp.h | 29 | diff --git a/target/arm/tcg/op_helper.c b/target/arm/tcg/op_helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/misc/unimp.h | 31 | --- a/target/arm/tcg/op_helper.c |
19 | +++ b/include/hw/misc/unimp.h | 32 | +++ b/target/arm/tcg/op_helper.c |
20 | @@ -XXX,XX +XXX,XX @@ | 33 | @@ -XXX,XX +XXX,XX @@ static void msr_mrs_banked_exc_checks(CPUARMState *env, uint32_t tgtmode, |
21 | typedef struct { | 34 | */ |
22 | SysBusDevice parent_obj; | 35 | int curmode = env->uncached_cpsr & CPSR_M; |
23 | MemoryRegion iomem; | 36 | |
24 | + unsigned offset_fmt_width; | 37 | - if (regno == 17) { |
25 | char *name; | 38 | - /* ELR_Hyp: a special case because access from tgtmode is OK */ |
26 | uint64_t size; | 39 | - if (curmode != ARM_CPU_MODE_HYP && curmode != ARM_CPU_MODE_MON) { |
27 | } UnimplementedDeviceState; | 40 | - goto undef; |
28 | diff --git a/hw/misc/unimp.c b/hw/misc/unimp.c | 41 | + if (tgtmode == ARM_CPU_MODE_HYP) { |
29 | index XXXXXXX..XXXXXXX 100644 | 42 | + /* |
30 | --- a/hw/misc/unimp.c | 43 | + * Handle Hyp target regs first because some are special cases |
31 | +++ b/hw/misc/unimp.c | 44 | + * which don't want the usual "not accessible from tgtmode" check. |
32 | @@ -XXX,XX +XXX,XX @@ static uint64_t unimp_read(void *opaque, hwaddr offset, unsigned size) | 45 | + */ |
33 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | 46 | + switch (regno) { |
34 | 47 | + case 16 ... 17: /* ELR_Hyp, SPSR_Hyp */ | |
35 | qemu_log_mask(LOG_UNIMP, "%s: unimplemented device read " | 48 | + if (curmode != ARM_CPU_MODE_HYP && curmode != ARM_CPU_MODE_MON) { |
36 | - "(size %d, offset 0x%" HWADDR_PRIx ")\n", | 49 | + goto undef; |
37 | - s->name, size, offset); | 50 | + } |
38 | + "(size %d, offset 0x%0*" HWADDR_PRIx ")\n", | 51 | + break; |
39 | + s->name, size, s->offset_fmt_width, offset); | 52 | + case 13: |
40 | return 0; | 53 | + if (curmode != ARM_CPU_MODE_MON) { |
41 | } | 54 | + goto undef; |
42 | 55 | + } | |
43 | @@ -XXX,XX +XXX,XX @@ static void unimp_write(void *opaque, hwaddr offset, | 56 | + break; |
44 | UnimplementedDeviceState *s = UNIMPLEMENTED_DEVICE(opaque); | 57 | + default: |
45 | 58 | + g_assert_not_reached(); | |
46 | qemu_log_mask(LOG_UNIMP, "%s: unimplemented device write " | 59 | } |
47 | - "(size %d, offset 0x%" HWADDR_PRIx | ||
48 | + "(size %d, offset 0x%0*" HWADDR_PRIx | ||
49 | ", value 0x%0*" PRIx64 ")\n", | ||
50 | - s->name, size, offset, size << 1, value); | ||
51 | + s->name, size, s->offset_fmt_width, offset, size << 1, value); | ||
52 | } | ||
53 | |||
54 | static const MemoryRegionOps unimp_ops = { | ||
55 | @@ -XXX,XX +XXX,XX @@ static void unimp_realize(DeviceState *dev, Error **errp) | ||
56 | return; | 60 | return; |
57 | } | 61 | } |
58 | 62 | @@ -XXX,XX +XXX,XX @@ static void msr_mrs_banked_exc_checks(CPUARMState *env, uint32_t tgtmode, | |
59 | + s->offset_fmt_width = DIV_ROUND_UP(64 - clz64(s->size - 1), 4); | 63 | } |
60 | + | 64 | } |
61 | memory_region_init_io(&s->iomem, OBJECT(s), &unimp_ops, s, | 65 | |
62 | s->name, s->size); | 66 | - if (tgtmode == ARM_CPU_MODE_HYP) { |
63 | sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | 67 | - /* SPSR_Hyp, r13_hyp: accessible from Monitor mode only */ |
68 | - if (curmode != ARM_CPU_MODE_MON) { | ||
69 | - goto undef; | ||
70 | - } | ||
71 | - } | ||
72 | - | ||
73 | return; | ||
74 | |||
75 | undef: | ||
76 | @@ -XXX,XX +XXX,XX @@ void HELPER(msr_banked)(CPUARMState *env, uint32_t value, uint32_t tgtmode, | ||
77 | |||
78 | switch (regno) { | ||
79 | case 16: /* SPSRs */ | ||
80 | - env->banked_spsr[bank_number(tgtmode)] = value; | ||
81 | + if (tgtmode == (env->uncached_cpsr & CPSR_M)) { | ||
82 | + /* Only happens for SPSR_Hyp access in Hyp mode */ | ||
83 | + env->spsr = value; | ||
84 | + } else { | ||
85 | + env->banked_spsr[bank_number(tgtmode)] = value; | ||
86 | + } | ||
87 | break; | ||
88 | case 17: /* ELR_Hyp */ | ||
89 | env->elr_el[2] = value; | ||
90 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(mrs_banked)(CPUARMState *env, uint32_t tgtmode, uint32_t regno) | ||
91 | |||
92 | switch (regno) { | ||
93 | case 16: /* SPSRs */ | ||
94 | - return env->banked_spsr[bank_number(tgtmode)]; | ||
95 | + if (tgtmode == (env->uncached_cpsr & CPSR_M)) { | ||
96 | + /* Only happens for SPSR_Hyp access in Hyp mode */ | ||
97 | + return env->spsr; | ||
98 | + } else { | ||
99 | + return env->banked_spsr[bank_number(tgtmode)]; | ||
100 | + } | ||
101 | case 17: /* ELR_Hyp */ | ||
102 | return env->elr_el[2]; | ||
103 | case 13: | ||
104 | diff --git a/target/arm/tcg/translate.c b/target/arm/tcg/translate.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/target/arm/tcg/translate.c | ||
107 | +++ b/target/arm/tcg/translate.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static bool msr_banked_access_decode(DisasContext *s, int r, int sysm, int rn, | ||
109 | break; | ||
110 | case ARM_CPU_MODE_HYP: | ||
111 | /* | ||
112 | - * SPSR_hyp and r13_hyp can only be accessed from Monitor mode | ||
113 | - * (and so we can forbid accesses from EL2 or below). elr_hyp | ||
114 | - * can be accessed also from Hyp mode, so forbid accesses from | ||
115 | - * EL0 or EL1. | ||
116 | + * r13_hyp can only be accessed from Monitor mode, and so we | ||
117 | + * can forbid accesses from EL2 or below. | ||
118 | + * elr_hyp can be accessed also from Hyp mode, so forbid | ||
119 | + * accesses from EL0 or EL1. | ||
120 | + * SPSR_hyp is supposed to be in the same category as r13_hyp | ||
121 | + * and UNPREDICTABLE if accessed from anything except Monitor | ||
122 | + * mode. However there is some real-world code that will do | ||
123 | + * it because at least some hardware happens to permit the | ||
124 | + * access. (Notably a standard Cortex-R52 startup code fragment | ||
125 | + * does this.) So we permit SPSR_hyp from Hyp mode also, to allow | ||
126 | + * this (incorrect) guest code to run. | ||
127 | */ | ||
128 | - if (!arm_dc_feature(s, ARM_FEATURE_EL2) || s->current_el < 2 || | ||
129 | - (s->current_el < 3 && *regno != 17)) { | ||
130 | + if (!arm_dc_feature(s, ARM_FEATURE_EL2) || s->current_el < 2 | ||
131 | + || (s->current_el < 3 && *regno != 16 && *regno != 17)) { | ||
132 | goto undef; | ||
133 | } | ||
134 | break; | ||
64 | -- | 135 | -- |
65 | 2.20.1 | 136 | 2.34.1 |
66 | |||
67 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | We currently guard the CFG3 register read with |
---|---|---|---|
2 | (scc_partno(s) == 0x524 && scc_partno(s) == 0x547) | ||
3 | which is clearly wrong as it is never true. | ||
2 | 4 | ||
3 | Let clock_set() return a boolean value whether the clock | 5 | This register is present on all board types except AN524 |
4 | has been updated or not. | 6 | and AN527; correct the condition. |
5 | 7 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Fixes: 6ac80818941829c0 ("hw/misc/mps2-scc: Implement changes for AN547") |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200806123858.30058-3-f4bug@amsat.org | 12 | Message-id: 20240206132931.38376-6-peter.maydell@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | 13 | --- |
11 | include/hw/clock.h | 12 +++++++----- | 14 | hw/misc/mps2-scc.c | 2 +- |
12 | hw/core/clock.c | 7 ++++++- | 15 | 1 file changed, 1 insertion(+), 1 deletion(-) |
13 | 2 files changed, 13 insertions(+), 6 deletions(-) | ||
14 | 16 | ||
15 | diff --git a/include/hw/clock.h b/include/hw/clock.h | 17 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/clock.h | 19 | --- a/hw/misc/mps2-scc.c |
18 | +++ b/include/hw/clock.h | 20 | +++ b/hw/misc/mps2-scc.c |
19 | @@ -XXX,XX +XXX,XX @@ void clock_set_source(Clock *clk, Clock *src); | 21 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) |
20 | * @value: the clock's value, 0 means unclocked | 22 | r = s->cfg2; |
21 | * | 23 | break; |
22 | * Set the local cached period value of @clk to @value. | 24 | case A_CFG3: |
23 | + * | 25 | - if (scc_partno(s) == 0x524 && scc_partno(s) == 0x547) { |
24 | + * @return: true if the clock is changed. | 26 | + if (scc_partno(s) == 0x524 || scc_partno(s) == 0x547) { |
25 | */ | 27 | /* CFG3 reserved on AN524 */ |
26 | -void clock_set(Clock *clk, uint64_t value); | 28 | goto bad_offset; |
27 | +bool clock_set(Clock *clk, uint64_t value); | 29 | } |
28 | |||
29 | -static inline void clock_set_hz(Clock *clk, unsigned hz) | ||
30 | +static inline bool clock_set_hz(Clock *clk, unsigned hz) | ||
31 | { | ||
32 | - clock_set(clk, CLOCK_PERIOD_FROM_HZ(hz)); | ||
33 | + return clock_set(clk, CLOCK_PERIOD_FROM_HZ(hz)); | ||
34 | } | ||
35 | |||
36 | -static inline void clock_set_ns(Clock *clk, unsigned ns) | ||
37 | +static inline bool clock_set_ns(Clock *clk, unsigned ns) | ||
38 | { | ||
39 | - clock_set(clk, CLOCK_PERIOD_FROM_NS(ns)); | ||
40 | + return clock_set(clk, CLOCK_PERIOD_FROM_NS(ns)); | ||
41 | } | ||
42 | |||
43 | /** | ||
44 | diff --git a/hw/core/clock.c b/hw/core/clock.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/core/clock.c | ||
47 | +++ b/hw/core/clock.c | ||
48 | @@ -XXX,XX +XXX,XX @@ void clock_clear_callback(Clock *clk) | ||
49 | clock_set_callback(clk, NULL, NULL); | ||
50 | } | ||
51 | |||
52 | -void clock_set(Clock *clk, uint64_t period) | ||
53 | +bool clock_set(Clock *clk, uint64_t period) | ||
54 | { | ||
55 | + if (clk->period == period) { | ||
56 | + return false; | ||
57 | + } | ||
58 | trace_clock_set(CLOCK_PATH(clk), CLOCK_PERIOD_TO_NS(clk->period), | ||
59 | CLOCK_PERIOD_TO_NS(period)); | ||
60 | clk->period = period; | ||
61 | + | ||
62 | + return true; | ||
63 | } | ||
64 | |||
65 | static void clock_propagate_period(Clock *clk, bool call_callbacks) | ||
66 | -- | 30 | -- |
67 | 2.20.1 | 31 | 2.34.1 |
68 | 32 | ||
69 | 33 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The MPS SCC device has a lot of different flavours for the various |
---|---|---|---|
2 | different MPS FPGA images, which look mostly similar but have | ||
3 | differences in how particular registers are handled. Currently we | ||
4 | deal with this with a lot of open-coded checks on scc_partno(), but | ||
5 | as we add more board types this is getting a bit hard to read. | ||
2 | 6 | ||
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Factor out the conditions into some functions which we can |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | give more descriptive names to. |
5 | Message-id: 20200815013145.539409-21-richard.henderson@linaro.org | 9 | |
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20240206132931.38376-7-peter.maydell@linaro.org | ||
7 | --- | 14 | --- |
8 | target/arm/helper.h | 10 ++++++++ | 15 | hw/misc/mps2-scc.c | 45 +++++++++++++++++++++++++++++++-------------- |
9 | target/arm/translate-a64.c | 33 ++++++++++++++++++-------- | 16 | 1 file changed, 31 insertions(+), 14 deletions(-) |
10 | target/arm/vec_helper.c | 48 ++++++++++++++++++++++++++++++++++++++ | ||
11 | 3 files changed, 81 insertions(+), 10 deletions(-) | ||
12 | 17 | ||
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 18 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
14 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 20 | --- a/hw/misc/mps2-scc.c |
16 | +++ b/target/arm/helper.h | 21 | +++ b/hw/misc/mps2-scc.c |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_mls_idx_s, TCG_CALL_NO_RWG, | 22 | @@ -XXX,XX +XXX,XX @@ static int scc_partno(MPS2SCC *s) |
18 | DEF_HELPER_FLAGS_5(gvec_mls_idx_d, TCG_CALL_NO_RWG, | 23 | return extract32(s->id, 4, 8); |
19 | void, ptr, ptr, ptr, ptr, i32) | ||
20 | |||
21 | +DEF_HELPER_FLAGS_5(neon_sqdmulh_h, TCG_CALL_NO_RWG, | ||
22 | + void, ptr, ptr, ptr, ptr, i32) | ||
23 | +DEF_HELPER_FLAGS_5(neon_sqdmulh_s, TCG_CALL_NO_RWG, | ||
24 | + void, ptr, ptr, ptr, ptr, i32) | ||
25 | + | ||
26 | +DEF_HELPER_FLAGS_5(neon_sqrdmulh_h, TCG_CALL_NO_RWG, | ||
27 | + void, ptr, ptr, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_5(neon_sqrdmulh_s, TCG_CALL_NO_RWG, | ||
29 | + void, ptr, ptr, ptr, ptr, i32) | ||
30 | + | ||
31 | #ifdef TARGET_AARCH64 | ||
32 | #include "helper-a64.h" | ||
33 | #include "helper-sve.h" | ||
34 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/translate-a64.c | ||
37 | +++ b/target/arm/translate-a64.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3_fpst(DisasContext *s, bool is_q, int rd, int rn, | ||
39 | tcg_temp_free_ptr(fpst); | ||
40 | } | 24 | } |
41 | 25 | ||
42 | +/* Expand a 3-operand + qc + operation using an out-of-line helper. */ | 26 | +/* Is CFG_REG2 present? */ |
43 | +static void gen_gvec_op3_qc(DisasContext *s, bool is_q, int rd, int rn, | 27 | +static bool have_cfg2(MPS2SCC *s) |
44 | + int rm, gen_helper_gvec_3_ptr *fn) | ||
45 | +{ | 28 | +{ |
46 | + TCGv_ptr qc_ptr = tcg_temp_new_ptr(); | 29 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
47 | + | ||
48 | + tcg_gen_addi_ptr(qc_ptr, cpu_env, offsetof(CPUARMState, vfp.qc)); | ||
49 | + tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
50 | + vec_full_reg_offset(s, rn), | ||
51 | + vec_full_reg_offset(s, rm), qc_ptr, | ||
52 | + is_q ? 16 : 8, vec_full_reg_size(s), 0, fn); | ||
53 | + tcg_temp_free_ptr(qc_ptr); | ||
54 | +} | 30 | +} |
55 | + | 31 | + |
56 | /* Set ZF and NF based on a 64 bit result. This is alas fiddlier | 32 | +/* Is CFG_REG3 present? */ |
57 | * than the 32 bit equivalent. | 33 | +static bool have_cfg3(MPS2SCC *s) |
58 | */ | ||
59 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
60 | gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_mla, size); | ||
61 | } | ||
62 | return; | ||
63 | + case 0x16: /* SQDMULH, SQRDMULH */ | ||
64 | + { | ||
65 | + static gen_helper_gvec_3_ptr * const fns[2][2] = { | ||
66 | + { gen_helper_neon_sqdmulh_h, gen_helper_neon_sqrdmulh_h }, | ||
67 | + { gen_helper_neon_sqdmulh_s, gen_helper_neon_sqrdmulh_s }, | ||
68 | + }; | ||
69 | + gen_gvec_op3_qc(s, is_q, rd, rn, rm, fns[size - 1][u]); | ||
70 | + } | ||
71 | + return; | ||
72 | case 0x11: | ||
73 | if (!u) { /* CMTST */ | ||
74 | gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_cmtst, size); | ||
75 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
76 | genenvfn = fns[size][u]; | ||
77 | break; | ||
78 | } | ||
79 | - case 0x16: /* SQDMULH, SQRDMULH */ | ||
80 | - { | ||
81 | - static NeonGenTwoOpEnvFn * const fns[2][2] = { | ||
82 | - { gen_helper_neon_qdmulh_s16, gen_helper_neon_qrdmulh_s16 }, | ||
83 | - { gen_helper_neon_qdmulh_s32, gen_helper_neon_qrdmulh_s32 }, | ||
84 | - }; | ||
85 | - assert(size == 1 || size == 2); | ||
86 | - genenvfn = fns[size - 1][u]; | ||
87 | - break; | ||
88 | - } | ||
89 | default: | ||
90 | g_assert_not_reached(); | ||
91 | } | ||
92 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/vec_helper.c | ||
95 | +++ b/target/arm/vec_helper.c | ||
96 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s16)(void *vd, void *vn, void *vm, | ||
97 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
98 | } | ||
99 | |||
100 | +void HELPER(neon_sqdmulh_h)(void *vd, void *vn, void *vm, | ||
101 | + void *vq, uint32_t desc) | ||
102 | +{ | 34 | +{ |
103 | + intptr_t i, opr_sz = simd_oprsz(desc); | 35 | + return scc_partno(s) != 0x524 && scc_partno(s) != 0x547; |
104 | + int16_t *d = vd, *n = vn, *m = vm; | ||
105 | + | ||
106 | + for (i = 0; i < opr_sz / 2; ++i) { | ||
107 | + d[i] = do_sqrdmlah_h(n[i], m[i], 0, false, false, vq); | ||
108 | + } | ||
109 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
110 | +} | 36 | +} |
111 | + | 37 | + |
112 | +void HELPER(neon_sqrdmulh_h)(void *vd, void *vn, void *vm, | 38 | +/* Is CFG_REG5 present? */ |
113 | + void *vq, uint32_t desc) | 39 | +static bool have_cfg5(MPS2SCC *s) |
114 | +{ | 40 | +{ |
115 | + intptr_t i, opr_sz = simd_oprsz(desc); | 41 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; |
116 | + int16_t *d = vd, *n = vn, *m = vm; | ||
117 | + | ||
118 | + for (i = 0; i < opr_sz / 2; ++i) { | ||
119 | + d[i] = do_sqrdmlah_h(n[i], m[i], 0, false, true, vq); | ||
120 | + } | ||
121 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
122 | +} | 42 | +} |
123 | + | 43 | + |
124 | /* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | 44 | +/* Is CFG_REG6 present? */ |
125 | static int32_t do_sqrdmlah_s(int32_t src1, int32_t src2, int32_t src3, | 45 | +static bool have_cfg6(MPS2SCC *s) |
126 | bool neg, bool round, uint32_t *sat) | ||
127 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
128 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
129 | } | ||
130 | |||
131 | +void HELPER(neon_sqdmulh_s)(void *vd, void *vn, void *vm, | ||
132 | + void *vq, uint32_t desc) | ||
133 | +{ | 46 | +{ |
134 | + intptr_t i, opr_sz = simd_oprsz(desc); | 47 | + return scc_partno(s) == 0x524; |
135 | + int32_t *d = vd, *n = vn, *m = vm; | ||
136 | + | ||
137 | + for (i = 0; i < opr_sz / 4; ++i) { | ||
138 | + d[i] = do_sqrdmlah_s(n[i], m[i], 0, false, false, vq); | ||
139 | + } | ||
140 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
141 | +} | 48 | +} |
142 | + | 49 | + |
143 | +void HELPER(neon_sqrdmulh_s)(void *vd, void *vn, void *vm, | 50 | /* Handle a write via the SYS_CFG channel to the specified function/device. |
144 | + void *vq, uint32_t desc) | 51 | * Return false on error (reported to guest via SYS_CFGCTRL ERROR bit). |
145 | +{ | 52 | */ |
146 | + intptr_t i, opr_sz = simd_oprsz(desc); | 53 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) |
147 | + int32_t *d = vd, *n = vn, *m = vm; | 54 | r = s->cfg1; |
148 | + | 55 | break; |
149 | + for (i = 0; i < opr_sz / 4; ++i) { | 56 | case A_CFG2: |
150 | + d[i] = do_sqrdmlah_s(n[i], m[i], 0, false, true, vq); | 57 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { |
151 | + } | 58 | - /* CFG2 reserved on other boards */ |
152 | + clear_tail(d, opr_sz, simd_maxsz(desc)); | 59 | + if (!have_cfg2(s)) { |
153 | +} | 60 | goto bad_offset; |
154 | + | 61 | } |
155 | /* Integer 8 and 16-bit dot-product. | 62 | r = s->cfg2; |
156 | * | 63 | break; |
157 | * Note that for the loops herein, host endianness does not matter | 64 | case A_CFG3: |
65 | - if (scc_partno(s) == 0x524 || scc_partno(s) == 0x547) { | ||
66 | - /* CFG3 reserved on AN524 */ | ||
67 | + if (!have_cfg3(s)) { | ||
68 | goto bad_offset; | ||
69 | } | ||
70 | /* These are user-settable DIP switches on the board. We don't | ||
71 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
72 | r = s->cfg4; | ||
73 | break; | ||
74 | case A_CFG5: | ||
75 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
76 | - /* CFG5 reserved on other boards */ | ||
77 | + if (!have_cfg5(s)) { | ||
78 | goto bad_offset; | ||
79 | } | ||
80 | r = s->cfg5; | ||
81 | break; | ||
82 | case A_CFG6: | ||
83 | - if (scc_partno(s) != 0x524) { | ||
84 | - /* CFG6 reserved on other boards */ | ||
85 | + if (!have_cfg6(s)) { | ||
86 | goto bad_offset; | ||
87 | } | ||
88 | r = s->cfg6; | ||
89 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
90 | } | ||
91 | break; | ||
92 | case A_CFG2: | ||
93 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
94 | - /* CFG2 reserved on other boards */ | ||
95 | + if (!have_cfg2(s)) { | ||
96 | goto bad_offset; | ||
97 | } | ||
98 | /* AN524: QSPI Select signal */ | ||
99 | s->cfg2 = value; | ||
100 | break; | ||
101 | case A_CFG5: | ||
102 | - if (scc_partno(s) != 0x524 && scc_partno(s) != 0x547) { | ||
103 | - /* CFG5 reserved on other boards */ | ||
104 | + if (!have_cfg5(s)) { | ||
105 | goto bad_offset; | ||
106 | } | ||
107 | /* AN524: ACLK frequency in Hz */ | ||
108 | s->cfg5 = value; | ||
109 | break; | ||
110 | case A_CFG6: | ||
111 | - if (scc_partno(s) != 0x524) { | ||
112 | - /* CFG6 reserved on other boards */ | ||
113 | + if (!have_cfg6(s)) { | ||
114 | goto bad_offset; | ||
115 | } | ||
116 | /* AN524: Clock divider for BRAM */ | ||
158 | -- | 117 | -- |
159 | 2.20.1 | 118 | 2.34.1 |
160 | 119 | ||
161 | 120 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | The MPS2 SCC device is broadly the same for all FPGA images, but has |
---|---|---|---|
2 | 2 | minor differences in the behaviour of the CFG registers depending on | |
3 | Allow the device to execute the DMA transfers in a different | 3 | the image. In many cases we don't really care about the functionality |
4 | AddressSpace. | 4 | controlled by these registers and a reads-as-written or similar |
5 | 5 | behaviour is sufficient for the moment. | |
6 | The H3 SoC keeps using the system_memory address space, | 6 | |
7 | but via the proper dma_memory_access() API. | 7 | For the AN536 the required behaviour is: |
8 | 8 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | * A_CFG0 has CPU reset and halt bits |
10 | - implement as reads-as-written for the moment | ||
11 | * A_CFG1 has flash or ATCM address 0 remap handling | ||
12 | - QEMU doesn't model this; implement as reads-as-written | ||
13 | * A_CFG2 has QSPI select (like AN524) | ||
14 | - implemented (no behaviour, as with AN524) | ||
15 | * A_CFG3 is MCC_MSB_ADDR "additional MCC addressing bits" | ||
16 | - QEMU doesn't care about these, so use the existing | ||
17 | RAZ behaviour for convenience | ||
18 | * A_CFG4 is board rev (like all other images) | ||
19 | - no change needed | ||
20 | * A_CFG5 is ACLK frq in hz (like AN524) | ||
21 | - implemented as reads-as-written, as for other boards | ||
22 | * A_CFG6 is core 0 vector table base address | ||
23 | - implemented as reads-as-written for the moment | ||
24 | * A_CFG7 is core 1 vector table base address | ||
25 | - implemented as reads-as-written for the moment | ||
26 | |||
27 | Make the changes necessary for this; leave TODO comments where | ||
28 | appropriate to indicate where we might want to come back and | ||
29 | implement things like CPU reset. | ||
30 | |||
31 | The other aspects of the device specific to this FPGA image (like the | ||
32 | values of the board ID and similar registers) will be set via the | ||
33 | device's qdev properties. | ||
34 | |||
35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 36 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 37 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 38 | Message-id: 20240206132931.38376-8-peter.maydell@linaro.org |
13 | Message-id: 20200814122907.27732-1-f4bug@amsat.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | 39 | --- |
16 | include/hw/net/allwinner-sun8i-emac.h | 6 ++++ | 40 | include/hw/misc/mps2-scc.h | 1 + |
17 | hw/arm/allwinner-h3.c | 2 ++ | 41 | hw/misc/mps2-scc.c | 101 +++++++++++++++++++++++++++++++++---- |
18 | hw/net/allwinner-sun8i-emac.c | 46 +++++++++++++++++---------- | 42 | 2 files changed, 92 insertions(+), 10 deletions(-) |
19 | 3 files changed, 38 insertions(+), 16 deletions(-) | 43 | |
20 | 44 | diff --git a/include/hw/misc/mps2-scc.h b/include/hw/misc/mps2-scc.h | |
21 | diff --git a/include/hw/net/allwinner-sun8i-emac.h b/include/hw/net/allwinner-sun8i-emac.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/net/allwinner-sun8i-emac.h | 46 | --- a/include/hw/misc/mps2-scc.h |
24 | +++ b/include/hw/net/allwinner-sun8i-emac.h | 47 | +++ b/include/hw/misc/mps2-scc.h |
25 | @@ -XXX,XX +XXX,XX @@ typedef struct AwSun8iEmacState { | 48 | @@ -XXX,XX +XXX,XX @@ struct MPS2SCC { |
26 | /** Interrupt output signal to notify CPU */ | 49 | uint32_t cfg4; |
27 | qemu_irq irq; | 50 | uint32_t cfg5; |
28 | 51 | uint32_t cfg6; | |
29 | + /** Memory region where DMA transfers are done */ | 52 | + uint32_t cfg7; |
30 | + MemoryRegion *dma_mr; | 53 | uint32_t cfgdata_rtn; |
31 | + | 54 | uint32_t cfgdata_out; |
32 | + /** Address space used internally for DMA transfers */ | 55 | uint32_t cfgctrl; |
33 | + AddressSpace dma_as; | 56 | diff --git a/hw/misc/mps2-scc.c b/hw/misc/mps2-scc.c |
34 | + | ||
35 | /** Generic Network Interface Controller (NIC) for networking API */ | ||
36 | NICState *nic; | ||
37 | |||
38 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | 57 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/hw/arm/allwinner-h3.c | 58 | --- a/hw/misc/mps2-scc.c |
41 | +++ b/hw/arm/allwinner-h3.c | 59 | +++ b/hw/misc/mps2-scc.c |
42 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | 60 | @@ -XXX,XX +XXX,XX @@ REG32(CFG3, 0xc) |
43 | qemu_check_nic_model(&nd_table[0], TYPE_AW_SUN8I_EMAC); | 61 | REG32(CFG4, 0x10) |
44 | qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); | 62 | REG32(CFG5, 0x14) |
63 | REG32(CFG6, 0x18) | ||
64 | +REG32(CFG7, 0x1c) | ||
65 | REG32(CFGDATA_RTN, 0xa0) | ||
66 | REG32(CFGDATA_OUT, 0xa4) | ||
67 | REG32(CFGCTRL, 0xa8) | ||
68 | @@ -XXX,XX +XXX,XX @@ static int scc_partno(MPS2SCC *s) | ||
69 | /* Is CFG_REG2 present? */ | ||
70 | static bool have_cfg2(MPS2SCC *s) | ||
71 | { | ||
72 | - return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; | ||
73 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547 || | ||
74 | + scc_partno(s) == 0x536; | ||
75 | } | ||
76 | |||
77 | /* Is CFG_REG3 present? */ | ||
78 | static bool have_cfg3(MPS2SCC *s) | ||
79 | { | ||
80 | - return scc_partno(s) != 0x524 && scc_partno(s) != 0x547; | ||
81 | + return scc_partno(s) != 0x524 && scc_partno(s) != 0x547 && | ||
82 | + scc_partno(s) != 0x536; | ||
83 | } | ||
84 | |||
85 | /* Is CFG_REG5 present? */ | ||
86 | static bool have_cfg5(MPS2SCC *s) | ||
87 | { | ||
88 | - return scc_partno(s) == 0x524 || scc_partno(s) == 0x547; | ||
89 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x547 || | ||
90 | + scc_partno(s) == 0x536; | ||
91 | } | ||
92 | |||
93 | /* Is CFG_REG6 present? */ | ||
94 | static bool have_cfg6(MPS2SCC *s) | ||
95 | { | ||
96 | - return scc_partno(s) == 0x524; | ||
97 | + return scc_partno(s) == 0x524 || scc_partno(s) == 0x536; | ||
98 | +} | ||
99 | + | ||
100 | +/* Is CFG_REG7 present? */ | ||
101 | +static bool have_cfg7(MPS2SCC *s) | ||
102 | +{ | ||
103 | + return scc_partno(s) == 0x536; | ||
104 | +} | ||
105 | + | ||
106 | +/* Does CFG_REG0 drive the 'remap' GPIO output? */ | ||
107 | +static bool cfg0_is_remap(MPS2SCC *s) | ||
108 | +{ | ||
109 | + return scc_partno(s) != 0x536; | ||
110 | +} | ||
111 | + | ||
112 | +/* Is CFG_REG1 driving a set of LEDs? */ | ||
113 | +static bool cfg1_is_leds(MPS2SCC *s) | ||
114 | +{ | ||
115 | + return scc_partno(s) != 0x536; | ||
116 | } | ||
117 | |||
118 | /* Handle a write via the SYS_CFG channel to the specified function/device. | ||
119 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
120 | if (!have_cfg3(s)) { | ||
121 | goto bad_offset; | ||
122 | } | ||
123 | - /* These are user-settable DIP switches on the board. We don't | ||
124 | + /* | ||
125 | + * These are user-settable DIP switches on the board. We don't | ||
126 | * model that, so just return zeroes. | ||
127 | + * | ||
128 | + * TODO: for AN536 this is MCC_MSB_ADDR "additional MCC addressing | ||
129 | + * bits". These change which part of the DDR4 the motherboard | ||
130 | + * configuration controller can see in its memory map (see the | ||
131 | + * appnote section 2.4). QEMU doesn't model the MCC at all, so these | ||
132 | + * bits are not interesting to us; read-as-zero is as good as anything | ||
133 | + * else. | ||
134 | */ | ||
135 | r = 0; | ||
136 | break; | ||
137 | @@ -XXX,XX +XXX,XX @@ static uint64_t mps2_scc_read(void *opaque, hwaddr offset, unsigned size) | ||
138 | } | ||
139 | r = s->cfg6; | ||
140 | break; | ||
141 | + case A_CFG7: | ||
142 | + if (!have_cfg7(s)) { | ||
143 | + goto bad_offset; | ||
144 | + } | ||
145 | + r = s->cfg7; | ||
146 | + break; | ||
147 | case A_CFGDATA_RTN: | ||
148 | r = s->cfgdata_rtn; | ||
149 | break; | ||
150 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
151 | * we always reflect bit 0 in the 'remap' GPIO output line, | ||
152 | * and let the board wire it up or not as it chooses. | ||
153 | * TODO on some boards bit 1 is CPU_WAIT. | ||
154 | + * | ||
155 | + * TODO: on the AN536 this register controls reset and halt | ||
156 | + * for both CPUs. For the moment we don't implement this, so the | ||
157 | + * register just reads as written. | ||
158 | */ | ||
159 | s->cfg0 = value; | ||
160 | - qemu_set_irq(s->remap, s->cfg0 & 1); | ||
161 | + if (cfg0_is_remap(s)) { | ||
162 | + qemu_set_irq(s->remap, s->cfg0 & 1); | ||
163 | + } | ||
164 | break; | ||
165 | case A_CFG1: | ||
166 | s->cfg1 = value; | ||
167 | - for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
168 | - led_set_state(s->led[i], extract32(value, i, 1)); | ||
169 | + /* | ||
170 | + * On most boards this register drives LEDs. | ||
171 | + * | ||
172 | + * TODO: for AN536 this controls whether flash and ATCM are | ||
173 | + * enabled or disabled on reset. QEMU doesn't model this, and | ||
174 | + * always wires up RAM in the ATCM area and ROM in the flash area. | ||
175 | + */ | ||
176 | + if (cfg1_is_leds(s)) { | ||
177 | + for (size_t i = 0; i < ARRAY_SIZE(s->led); i++) { | ||
178 | + led_set_state(s->led[i], extract32(value, i, 1)); | ||
179 | + } | ||
180 | } | ||
181 | break; | ||
182 | case A_CFG2: | ||
183 | if (!have_cfg2(s)) { | ||
184 | goto bad_offset; | ||
185 | } | ||
186 | - /* AN524: QSPI Select signal */ | ||
187 | + /* AN524, AN536: QSPI Select signal */ | ||
188 | s->cfg2 = value; | ||
189 | break; | ||
190 | case A_CFG5: | ||
191 | if (!have_cfg5(s)) { | ||
192 | goto bad_offset; | ||
193 | } | ||
194 | - /* AN524: ACLK frequency in Hz */ | ||
195 | + /* AN524, AN536: ACLK frequency in Hz */ | ||
196 | s->cfg5 = value; | ||
197 | break; | ||
198 | case A_CFG6: | ||
199 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_write(void *opaque, hwaddr offset, uint64_t value, | ||
200 | goto bad_offset; | ||
201 | } | ||
202 | /* AN524: Clock divider for BRAM */ | ||
203 | + /* AN536: Core 0 vector table base address */ | ||
204 | + s->cfg6 = value; | ||
205 | + break; | ||
206 | + case A_CFG7: | ||
207 | + if (!have_cfg7(s)) { | ||
208 | + goto bad_offset; | ||
209 | + } | ||
210 | + /* AN536: Core 1 vector table base address */ | ||
211 | s->cfg6 = value; | ||
212 | break; | ||
213 | case A_CFGDATA_OUT: | ||
214 | @@ -XXX,XX +XXX,XX @@ static void mps2_scc_finalize(Object *obj) | ||
215 | g_free(s->oscclk_reset); | ||
216 | } | ||
217 | |||
218 | +static bool cfg7_needed(void *opaque) | ||
219 | +{ | ||
220 | + MPS2SCC *s = opaque; | ||
221 | + | ||
222 | + return have_cfg7(s); | ||
223 | +} | ||
224 | + | ||
225 | +static const VMStateDescription vmstate_cfg7 = { | ||
226 | + .name = "mps2-scc/cfg7", | ||
227 | + .version_id = 1, | ||
228 | + .minimum_version_id = 1, | ||
229 | + .needed = cfg7_needed, | ||
230 | + .fields = (const VMStateField[]) { | ||
231 | + VMSTATE_UINT32(cfg7, MPS2SCC), | ||
232 | + VMSTATE_END_OF_LIST() | ||
233 | + } | ||
234 | +}; | ||
235 | + | ||
236 | static const VMStateDescription mps2_scc_vmstate = { | ||
237 | .name = "mps2-scc", | ||
238 | .version_id = 3, | ||
239 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mps2_scc_vmstate = { | ||
240 | VMSTATE_VARRAY_UINT32(oscclk, MPS2SCC, num_oscclk, | ||
241 | 0, vmstate_info_uint32, uint32_t), | ||
242 | VMSTATE_END_OF_LIST() | ||
243 | + }, | ||
244 | + .subsections = (const VMStateDescription * const []) { | ||
245 | + &vmstate_cfg7, | ||
246 | + NULL | ||
45 | } | 247 | } |
46 | + object_property_set_link(OBJECT(&s->emac), "dma-memory", | ||
47 | + OBJECT(get_system_memory()), &error_fatal); | ||
48 | sysbus_realize(SYS_BUS_DEVICE(&s->emac), &error_fatal); | ||
49 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_EMAC]); | ||
50 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, | ||
51 | diff --git a/hw/net/allwinner-sun8i-emac.c b/hw/net/allwinner-sun8i-emac.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/net/allwinner-sun8i-emac.c | ||
54 | +++ b/hw/net/allwinner-sun8i-emac.c | ||
55 | @@ -XXX,XX +XXX,XX @@ | ||
56 | |||
57 | #include "qemu/osdep.h" | ||
58 | #include "qemu/units.h" | ||
59 | +#include "qapi/error.h" | ||
60 | #include "hw/sysbus.h" | ||
61 | #include "migration/vmstate.h" | ||
62 | #include "net/net.h" | ||
63 | @@ -XXX,XX +XXX,XX @@ | ||
64 | #include "net/checksum.h" | ||
65 | #include "qemu/module.h" | ||
66 | #include "exec/cpu-common.h" | ||
67 | +#include "sysemu/dma.h" | ||
68 | #include "hw/net/allwinner-sun8i-emac.h" | ||
69 | |||
70 | /* EMAC register offsets */ | ||
71 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_update_irq(AwSun8iEmacState *s) | ||
72 | qemu_set_irq(s->irq, (s->int_sta & s->int_en) != 0); | ||
73 | } | ||
74 | |||
75 | -static uint32_t allwinner_sun8i_emac_next_desc(FrameDescriptor *desc, | ||
76 | +static uint32_t allwinner_sun8i_emac_next_desc(AwSun8iEmacState *s, | ||
77 | + FrameDescriptor *desc, | ||
78 | size_t min_size) | ||
79 | { | ||
80 | uint32_t paddr = desc->next; | ||
81 | |||
82 | - cpu_physical_memory_read(paddr, desc, sizeof(*desc)); | ||
83 | + dma_memory_read(&s->dma_as, paddr, desc, sizeof(*desc)); | ||
84 | |||
85 | if ((desc->status & DESC_STATUS_CTL) && | ||
86 | (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
87 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sun8i_emac_next_desc(FrameDescriptor *desc, | ||
88 | } | ||
89 | } | ||
90 | |||
91 | -static uint32_t allwinner_sun8i_emac_get_desc(FrameDescriptor *desc, | ||
92 | +static uint32_t allwinner_sun8i_emac_get_desc(AwSun8iEmacState *s, | ||
93 | + FrameDescriptor *desc, | ||
94 | uint32_t start_addr, | ||
95 | size_t min_size) | ||
96 | { | ||
97 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sun8i_emac_get_desc(FrameDescriptor *desc, | ||
98 | |||
99 | /* Note that the list is a cycle. Last entry points back to the head. */ | ||
100 | while (desc_addr != 0) { | ||
101 | - cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
102 | + dma_memory_read(&s->dma_as, desc_addr, desc, sizeof(*desc)); | ||
103 | |||
104 | if ((desc->status & DESC_STATUS_CTL) && | ||
105 | (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
106 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sun8i_emac_rx_desc(AwSun8iEmacState *s, | ||
107 | FrameDescriptor *desc, | ||
108 | size_t min_size) | ||
109 | { | ||
110 | - return allwinner_sun8i_emac_get_desc(desc, s->rx_desc_curr, min_size); | ||
111 | + return allwinner_sun8i_emac_get_desc(s, desc, s->rx_desc_curr, min_size); | ||
112 | } | ||
113 | |||
114 | static uint32_t allwinner_sun8i_emac_tx_desc(AwSun8iEmacState *s, | ||
115 | FrameDescriptor *desc, | ||
116 | size_t min_size) | ||
117 | { | ||
118 | - return allwinner_sun8i_emac_get_desc(desc, s->tx_desc_head, min_size); | ||
119 | + return allwinner_sun8i_emac_get_desc(s, desc, s->tx_desc_head, min_size); | ||
120 | } | ||
121 | |||
122 | -static void allwinner_sun8i_emac_flush_desc(FrameDescriptor *desc, | ||
123 | +static void allwinner_sun8i_emac_flush_desc(AwSun8iEmacState *s, | ||
124 | + FrameDescriptor *desc, | ||
125 | uint32_t phys_addr) | ||
126 | { | ||
127 | - cpu_physical_memory_write(phys_addr, desc, sizeof(*desc)); | ||
128 | + dma_memory_write(&s->dma_as, phys_addr, desc, sizeof(*desc)); | ||
129 | } | ||
130 | |||
131 | static bool allwinner_sun8i_emac_can_receive(NetClientState *nc) | ||
132 | @@ -XXX,XX +XXX,XX @@ static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc, | ||
133 | << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
134 | } | ||
135 | |||
136 | - cpu_physical_memory_write(desc.addr, buf, desc_bytes); | ||
137 | - allwinner_sun8i_emac_flush_desc(&desc, s->rx_desc_curr); | ||
138 | + dma_memory_write(&s->dma_as, desc.addr, buf, desc_bytes); | ||
139 | + allwinner_sun8i_emac_flush_desc(s, &desc, s->rx_desc_curr); | ||
140 | trace_allwinner_sun8i_emac_receive(s->rx_desc_curr, desc.addr, | ||
141 | desc_bytes); | ||
142 | |||
143 | @@ -XXX,XX +XXX,XX @@ static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc, | ||
144 | bytes_left -= desc_bytes; | ||
145 | |||
146 | /* Move to the next descriptor */ | ||
147 | - s->rx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 64); | ||
148 | + s->rx_desc_curr = allwinner_sun8i_emac_next_desc(s, &desc, 64); | ||
149 | if (!s->rx_desc_curr) { | ||
150 | /* Not enough buffer space available */ | ||
151 | s->int_sta |= INT_STA_RX_BUF_UA; | ||
152 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s) | ||
153 | desc.status |= TX_DESC_STATUS_LENGTH_ERR; | ||
154 | break; | ||
155 | } | ||
156 | - cpu_physical_memory_read(desc.addr, packet_buf + packet_bytes, bytes); | ||
157 | + dma_memory_read(&s->dma_as, desc.addr, packet_buf + packet_bytes, bytes); | ||
158 | packet_bytes += bytes; | ||
159 | desc.status &= ~DESC_STATUS_CTL; | ||
160 | - allwinner_sun8i_emac_flush_desc(&desc, s->tx_desc_curr); | ||
161 | + allwinner_sun8i_emac_flush_desc(s, &desc, s->tx_desc_curr); | ||
162 | |||
163 | /* After the last descriptor, send the packet */ | ||
164 | if (desc.status2 & TX_DESC_STATUS2_LAST_DESC) { | ||
165 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s) | ||
166 | packet_bytes = 0; | ||
167 | transmitted++; | ||
168 | } | ||
169 | - s->tx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 0); | ||
170 | + s->tx_desc_curr = allwinner_sun8i_emac_next_desc(s, &desc, 0); | ||
171 | } | ||
172 | |||
173 | /* Raise transmit completed interrupt */ | ||
174 | @@ -XXX,XX +XXX,XX @@ static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset, | ||
175 | break; | ||
176 | case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
177 | if (s->tx_desc_curr != 0) { | ||
178 | - cpu_physical_memory_read(s->tx_desc_curr, &desc, sizeof(desc)); | ||
179 | + dma_memory_read(&s->dma_as, s->tx_desc_curr, &desc, sizeof(desc)); | ||
180 | value = desc.addr; | ||
181 | } else { | ||
182 | value = 0; | ||
183 | @@ -XXX,XX +XXX,XX @@ static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset, | ||
184 | break; | ||
185 | case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
186 | if (s->rx_desc_curr != 0) { | ||
187 | - cpu_physical_memory_read(s->rx_desc_curr, &desc, sizeof(desc)); | ||
188 | + dma_memory_read(&s->dma_as, s->rx_desc_curr, &desc, sizeof(desc)); | ||
189 | value = desc.addr; | ||
190 | } else { | ||
191 | value = 0; | ||
192 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp) | ||
193 | { | ||
194 | AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
195 | |||
196 | + if (!s->dma_mr) { | ||
197 | + error_setg(errp, TYPE_AW_SUN8I_EMAC " 'dma-memory' link not set"); | ||
198 | + return; | ||
199 | + } | ||
200 | + | ||
201 | + address_space_init(&s->dma_as, s->dma_mr, "emac-dma"); | ||
202 | + | ||
203 | qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
204 | s->nic = qemu_new_nic(&net_allwinner_sun8i_emac_info, &s->conf, | ||
205 | object_get_typename(OBJECT(dev)), dev->id, s); | ||
206 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp) | ||
207 | static Property allwinner_sun8i_emac_properties[] = { | ||
208 | DEFINE_NIC_PROPERTIES(AwSun8iEmacState, conf), | ||
209 | DEFINE_PROP_UINT8("phy-addr", AwSun8iEmacState, mii_phy_addr, 0), | ||
210 | + DEFINE_PROP_LINK("dma-memory", AwSun8iEmacState, dma_mr, | ||
211 | + TYPE_MEMORY_REGION, MemoryRegion *), | ||
212 | DEFINE_PROP_END_OF_LIST(), | ||
213 | }; | 248 | }; |
214 | 249 | ||
215 | -- | 250 | -- |
216 | 2.20.1 | 251 | 2.34.1 |
217 | 252 | ||
218 | 253 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | The AN536 is another FPGA image for the MPS3 development board. Unlike |
---|---|---|---|
2 | 2 | the existing FPGA images we already model, this board uses a Cortex-R | |
3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 3 | family CPU, and it does not use any equivalent to the M-profile |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | "Subsystem for Embedded" SoC-equivalent that we model in hw/arm/armsse.c. |
5 | Message-id: 20200815013145.539409-19-richard.henderson@linaro.org | 5 | It's therefore more convenient for us to model it as a completely |
6 | separate C file. | ||
7 | |||
8 | This commit adds the basic skeleton of the board model, and the | ||
9 | code to create all the RAM and ROM. We assume that we're probably | ||
10 | going to want to add more images in future, so use the same | ||
11 | base class/subclass setup that mps2-tz.c uses, even though at | ||
12 | the moment there's only a single subclass. | ||
13 | |||
14 | Following commits will add the CPUs and the peripherals. | ||
15 | |||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
18 | Message-id: 20240206132931.38376-9-peter.maydell@linaro.org | ||
7 | --- | 19 | --- |
8 | target/arm/helper.h | 4 ++++ | 20 | MAINTAINERS | 3 +- |
9 | target/arm/translate-a64.c | 16 ++++++++++++++++ | 21 | configs/devices/arm-softmmu/default.mak | 1 + |
10 | target/arm/vec_helper.c | 29 +++++++++++++++++++++++++---- | 22 | hw/arm/mps3r.c | 239 ++++++++++++++++++++++++ |
11 | 3 files changed, 45 insertions(+), 4 deletions(-) | 23 | hw/arm/Kconfig | 5 + |
12 | 24 | hw/arm/meson.build | 1 + | |
13 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 25 | 5 files changed, 248 insertions(+), 1 deletion(-) |
26 | create mode 100644 hw/arm/mps3r.c | ||
27 | |||
28 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
14 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/helper.h | 30 | --- a/MAINTAINERS |
16 | +++ b/target/arm/helper.h | 31 | +++ b/MAINTAINERS |
17 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_uaba_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 32 | @@ -XXX,XX +XXX,XX @@ F: include/hw/misc/imx7_*.h |
18 | DEF_HELPER_FLAGS_4(gvec_uaba_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 33 | F: hw/pci-host/designware.c |
19 | DEF_HELPER_FLAGS_4(gvec_uaba_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 34 | F: include/hw/pci-host/designware.h |
20 | 35 | ||
21 | +DEF_HELPER_FLAGS_4(gvec_mul_idx_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 36 | -MPS2 |
22 | +DEF_HELPER_FLAGS_4(gvec_mul_idx_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 37 | +MPS2 / MPS3 |
23 | +DEF_HELPER_FLAGS_4(gvec_mul_idx_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 38 | M: Peter Maydell <peter.maydell@linaro.org> |
24 | + | 39 | L: qemu-arm@nongnu.org |
25 | #ifdef TARGET_AARCH64 | 40 | S: Maintained |
26 | #include "helper-a64.h" | 41 | F: hw/arm/mps2.c |
27 | #include "helper-sve.h" | 42 | F: hw/arm/mps2-tz.c |
28 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 43 | +F: hw/arm/mps3r.c |
44 | F: hw/misc/mps2-*.c | ||
45 | F: include/hw/misc/mps2-*.h | ||
46 | F: hw/arm/armsse.c | ||
47 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak | ||
29 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/target/arm/translate-a64.c | 49 | --- a/configs/devices/arm-softmmu/default.mak |
31 | +++ b/target/arm/translate-a64.c | 50 | +++ b/configs/devices/arm-softmmu/default.mak |
32 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_indexed(DisasContext *s, uint32_t insn) | 51 | @@ -XXX,XX +XXX,XX @@ CONFIG_ARM_VIRT=y |
33 | data, gen_helper_gvec_fmlal_idx_a64); | 52 | # CONFIG_INTEGRATOR=n |
34 | } | 53 | # CONFIG_FSL_IMX31=n |
35 | return; | 54 | # CONFIG_MUSICPAL=n |
36 | + | 55 | +# CONFIG_MPS3R=n |
37 | + case 0x08: /* MUL */ | 56 | # CONFIG_MUSCA=n |
38 | + if (!is_long && !is_scalar) { | 57 | # CONFIG_CHEETAH=n |
39 | + static gen_helper_gvec_3 * const fns[3] = { | 58 | # CONFIG_SX1=n |
40 | + gen_helper_gvec_mul_idx_h, | 59 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
41 | + gen_helper_gvec_mul_idx_s, | 60 | new file mode 100644 |
42 | + gen_helper_gvec_mul_idx_d, | 61 | index XXXXXXX..XXXXXXX |
43 | + }; | 62 | --- /dev/null |
44 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | 63 | +++ b/hw/arm/mps3r.c |
45 | + vec_full_reg_offset(s, rn), | 64 | @@ -XXX,XX +XXX,XX @@ |
46 | + vec_full_reg_offset(s, rm), | 65 | +/* |
47 | + is_q ? 16 : 8, vec_full_reg_size(s), | 66 | + * Arm MPS3 board emulation for Cortex-R-based FPGA images. |
48 | + index, fns[size - 1]); | 67 | + * (For M-profile images see mps2.c and mps2tz.c.) |
68 | + * | ||
69 | + * Copyright (c) 2017 Linaro Limited | ||
70 | + * Written by Peter Maydell | ||
71 | + * | ||
72 | + * This program is free software; you can redistribute it and/or modify | ||
73 | + * it under the terms of the GNU General Public License version 2 or | ||
74 | + * (at your option) any later version. | ||
75 | + */ | ||
76 | + | ||
77 | +/* | ||
78 | + * The MPS3 is an FPGA based dev board. This file handles FPGA images | ||
79 | + * which use the Cortex-R CPUs. We model these separately from the | ||
80 | + * M-profile images, because on M-profile the FPGA image is based on | ||
81 | + * a "Subsystem for Embedded" which is similar to an SoC, whereas | ||
82 | + * the R-profile FPGA images don't have that abstraction layer. | ||
83 | + * | ||
84 | + * We model the following FPGA images here: | ||
85 | + * "mps3-an536" -- dual Cortex-R52 as documented in Arm Application Note AN536 | ||
86 | + * | ||
87 | + * Application Note AN536: | ||
88 | + * https://developer.arm.com/documentation/dai0536/latest/ | ||
89 | + */ | ||
90 | + | ||
91 | +#include "qemu/osdep.h" | ||
92 | +#include "qemu/units.h" | ||
93 | +#include "qapi/error.h" | ||
94 | +#include "exec/address-spaces.h" | ||
95 | +#include "cpu.h" | ||
96 | +#include "hw/boards.h" | ||
97 | +#include "hw/arm/boot.h" | ||
98 | + | ||
99 | +/* Define the layout of RAM and ROM in a board */ | ||
100 | +typedef struct RAMInfo { | ||
101 | + const char *name; | ||
102 | + hwaddr base; | ||
103 | + hwaddr size; | ||
104 | + int mrindex; /* index into rams[]; -1 for the system RAM block */ | ||
105 | + int flags; | ||
106 | +} RAMInfo; | ||
107 | + | ||
108 | +/* | ||
109 | + * The MPS3 DDR is 3GiB, but on a 32-bit host QEMU doesn't permit | ||
110 | + * emulation of that much guest RAM, so artificially make it smaller. | ||
111 | + */ | ||
112 | +#if HOST_LONG_BITS == 32 | ||
113 | +#define MPS3_DDR_SIZE (1 * GiB) | ||
114 | +#else | ||
115 | +#define MPS3_DDR_SIZE (3 * GiB) | ||
116 | +#endif | ||
117 | + | ||
118 | +/* | ||
119 | + * Flag values: | ||
120 | + * IS_MAIN: this is the main machine RAM | ||
121 | + * IS_ROM: this area is read-only | ||
122 | + */ | ||
123 | +#define IS_MAIN 1 | ||
124 | +#define IS_ROM 2 | ||
125 | + | ||
126 | +#define MPS3R_RAM_MAX 9 | ||
127 | + | ||
128 | +typedef enum MPS3RFPGAType { | ||
129 | + FPGA_AN536, | ||
130 | +} MPS3RFPGAType; | ||
131 | + | ||
132 | +struct MPS3RMachineClass { | ||
133 | + MachineClass parent; | ||
134 | + MPS3RFPGAType fpga_type; | ||
135 | + const RAMInfo *raminfo; | ||
136 | +}; | ||
137 | + | ||
138 | +struct MPS3RMachineState { | ||
139 | + MachineState parent; | ||
140 | + MemoryRegion ram[MPS3R_RAM_MAX]; | ||
141 | +}; | ||
142 | + | ||
143 | +#define TYPE_MPS3R_MACHINE "mps3r" | ||
144 | +#define TYPE_MPS3R_AN536_MACHINE MACHINE_TYPE_NAME("mps3-an536") | ||
145 | + | ||
146 | +OBJECT_DECLARE_TYPE(MPS3RMachineState, MPS3RMachineClass, MPS3R_MACHINE) | ||
147 | + | ||
148 | +static const RAMInfo an536_raminfo[] = { | ||
149 | + { | ||
150 | + .name = "ATCM", | ||
151 | + .base = 0x00000000, | ||
152 | + .size = 0x00008000, | ||
153 | + .mrindex = 0, | ||
154 | + }, { | ||
155 | + /* We model the QSPI flash as simple ROM for now */ | ||
156 | + .name = "QSPI", | ||
157 | + .base = 0x08000000, | ||
158 | + .size = 0x00800000, | ||
159 | + .flags = IS_ROM, | ||
160 | + .mrindex = 1, | ||
161 | + }, { | ||
162 | + .name = "BRAM", | ||
163 | + .base = 0x10000000, | ||
164 | + .size = 0x00080000, | ||
165 | + .mrindex = 2, | ||
166 | + }, { | ||
167 | + .name = "DDR", | ||
168 | + .base = 0x20000000, | ||
169 | + .size = MPS3_DDR_SIZE, | ||
170 | + .mrindex = -1, | ||
171 | + }, { | ||
172 | + .name = "ATCM0", | ||
173 | + .base = 0xee000000, | ||
174 | + .size = 0x00008000, | ||
175 | + .mrindex = 3, | ||
176 | + }, { | ||
177 | + .name = "BTCM0", | ||
178 | + .base = 0xee100000, | ||
179 | + .size = 0x00008000, | ||
180 | + .mrindex = 4, | ||
181 | + }, { | ||
182 | + .name = "CTCM0", | ||
183 | + .base = 0xee200000, | ||
184 | + .size = 0x00008000, | ||
185 | + .mrindex = 5, | ||
186 | + }, { | ||
187 | + .name = "ATCM1", | ||
188 | + .base = 0xee400000, | ||
189 | + .size = 0x00008000, | ||
190 | + .mrindex = 6, | ||
191 | + }, { | ||
192 | + .name = "BTCM1", | ||
193 | + .base = 0xee500000, | ||
194 | + .size = 0x00008000, | ||
195 | + .mrindex = 7, | ||
196 | + }, { | ||
197 | + .name = "CTCM1", | ||
198 | + .base = 0xee600000, | ||
199 | + .size = 0x00008000, | ||
200 | + .mrindex = 8, | ||
201 | + }, { | ||
202 | + .name = NULL, | ||
203 | + } | ||
204 | +}; | ||
205 | + | ||
206 | +static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, | ||
207 | + const RAMInfo *raminfo) | ||
208 | +{ | ||
209 | + /* Return an initialized MemoryRegion for the RAMInfo. */ | ||
210 | + MemoryRegion *ram; | ||
211 | + | ||
212 | + if (raminfo->mrindex < 0) { | ||
213 | + /* Means this RAMInfo is for QEMU's "system memory" */ | ||
214 | + MachineState *machine = MACHINE(mms); | ||
215 | + assert(!(raminfo->flags & IS_ROM)); | ||
216 | + return machine->ram; | ||
217 | + } | ||
218 | + | ||
219 | + assert(raminfo->mrindex < MPS3R_RAM_MAX); | ||
220 | + ram = &mms->ram[raminfo->mrindex]; | ||
221 | + | ||
222 | + memory_region_init_ram(ram, NULL, raminfo->name, | ||
223 | + raminfo->size, &error_fatal); | ||
224 | + if (raminfo->flags & IS_ROM) { | ||
225 | + memory_region_set_readonly(ram, true); | ||
226 | + } | ||
227 | + return ram; | ||
228 | +} | ||
229 | + | ||
230 | +static void mps3r_common_init(MachineState *machine) | ||
231 | +{ | ||
232 | + MPS3RMachineState *mms = MPS3R_MACHINE(machine); | ||
233 | + MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); | ||
234 | + MemoryRegion *sysmem = get_system_memory(); | ||
235 | + | ||
236 | + for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { | ||
237 | + MemoryRegion *mr = mr_for_raminfo(mms, ri); | ||
238 | + memory_region_add_subregion(sysmem, ri->base, mr); | ||
239 | + } | ||
240 | +} | ||
241 | + | ||
242 | +static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
243 | +{ | ||
244 | + /* | ||
245 | + * Set mc->default_ram_size and default_ram_id from the | ||
246 | + * information in mmc->raminfo. | ||
247 | + */ | ||
248 | + MachineClass *mc = MACHINE_CLASS(mmc); | ||
249 | + const RAMInfo *p; | ||
250 | + | ||
251 | + for (p = mmc->raminfo; p->name; p++) { | ||
252 | + if (p->mrindex < 0) { | ||
253 | + /* Found the entry for "system memory" */ | ||
254 | + mc->default_ram_size = p->size; | ||
255 | + mc->default_ram_id = p->name; | ||
49 | + return; | 256 | + return; |
50 | + } | 257 | + } |
51 | + break; | 258 | + } |
52 | } | 259 | + g_assert_not_reached(); |
53 | 260 | +} | |
54 | if (size == 3) { | 261 | + |
55 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | 262 | +static void mps3r_class_init(ObjectClass *oc, void *data) |
263 | +{ | ||
264 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
265 | + | ||
266 | + mc->init = mps3r_common_init; | ||
267 | +} | ||
268 | + | ||
269 | +static void mps3r_an536_class_init(ObjectClass *oc, void *data) | ||
270 | +{ | ||
271 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
272 | + MPS3RMachineClass *mmc = MPS3R_MACHINE_CLASS(oc); | ||
273 | + static const char * const valid_cpu_types[] = { | ||
274 | + ARM_CPU_TYPE_NAME("cortex-r52"), | ||
275 | + NULL | ||
276 | + }; | ||
277 | + | ||
278 | + mc->desc = "ARM MPS3 with AN536 FPGA image for Cortex-R52"; | ||
279 | + mc->default_cpus = 2; | ||
280 | + mc->min_cpus = mc->default_cpus; | ||
281 | + mc->max_cpus = mc->default_cpus; | ||
282 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-r52"); | ||
283 | + mc->valid_cpu_types = valid_cpu_types; | ||
284 | + mmc->raminfo = an536_raminfo; | ||
285 | + mps3r_set_default_ram_info(mmc); | ||
286 | +} | ||
287 | + | ||
288 | +static const TypeInfo mps3r_machine_types[] = { | ||
289 | + { | ||
290 | + .name = TYPE_MPS3R_MACHINE, | ||
291 | + .parent = TYPE_MACHINE, | ||
292 | + .abstract = true, | ||
293 | + .instance_size = sizeof(MPS3RMachineState), | ||
294 | + .class_size = sizeof(MPS3RMachineClass), | ||
295 | + .class_init = mps3r_class_init, | ||
296 | + }, { | ||
297 | + .name = TYPE_MPS3R_AN536_MACHINE, | ||
298 | + .parent = TYPE_MPS3R_MACHINE, | ||
299 | + .class_init = mps3r_an536_class_init, | ||
300 | + }, | ||
301 | +}; | ||
302 | + | ||
303 | +DEFINE_TYPES(mps3r_machine_types); | ||
304 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
56 | index XXXXXXX..XXXXXXX 100644 | 305 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/target/arm/vec_helper.c | 306 | --- a/hw/arm/Kconfig |
58 | +++ b/target/arm/vec_helper.c | 307 | +++ b/hw/arm/Kconfig |
59 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_rsqrts_d, helper_rsqrtsf_f64, float64) | 308 | @@ -XXX,XX +XXX,XX @@ config MAINSTONE |
60 | */ | 309 | select PFLASH_CFI01 |
61 | 310 | select SMC91C111 | |
62 | #define DO_MUL_IDX(NAME, TYPE, H) \ | 311 | |
63 | +void HELPER(NAME)(void *vd, void *vn, void *vm, uint32_t desc) \ | 312 | +config MPS3R |
64 | +{ \ | 313 | + bool |
65 | + intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | 314 | + default y |
66 | + intptr_t idx = simd_data(desc); \ | 315 | + depends on TCG && ARM |
67 | + TYPE *d = vd, *n = vn, *m = vm; \ | 316 | + |
68 | + for (i = 0; i < oprsz / sizeof(TYPE); i += segment) { \ | 317 | config MUSCA |
69 | + TYPE mm = m[H(i + idx)]; \ | 318 | bool |
70 | + for (j = 0; j < segment; j++) { \ | 319 | default y |
71 | + d[i + j] = n[i + j] * mm; \ | 320 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build |
72 | + } \ | 321 | index XXXXXXX..XXXXXXX 100644 |
73 | + } \ | 322 | --- a/hw/arm/meson.build |
74 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | 323 | +++ b/hw/arm/meson.build |
75 | +} | 324 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_HIGHBANK', if_true: files('highbank.c')) |
76 | + | 325 | arm_ss.add(when: 'CONFIG_INTEGRATOR', if_true: files('integratorcp.c')) |
77 | +DO_MUL_IDX(gvec_mul_idx_h, uint16_t, H2) | 326 | arm_ss.add(when: 'CONFIG_MAINSTONE', if_true: files('mainstone.c')) |
78 | +DO_MUL_IDX(gvec_mul_idx_s, uint32_t, H4) | 327 | arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) |
79 | +DO_MUL_IDX(gvec_mul_idx_d, uint64_t, ) | 328 | +arm_ss.add(when: 'CONFIG_MPS3R', if_true: files('mps3r.c')) |
80 | + | 329 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) |
81 | +#undef DO_MUL_IDX | 330 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) |
82 | + | 331 | arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) |
83 | +#define DO_FMUL_IDX(NAME, TYPE, H) \ | ||
84 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
85 | { \ | ||
86 | intptr_t i, j, oprsz = simd_oprsz(desc), segment = 16 / sizeof(TYPE); \ | ||
87 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
88 | clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
89 | } | ||
90 | |||
91 | -DO_MUL_IDX(gvec_fmul_idx_h, float16, H2) | ||
92 | -DO_MUL_IDX(gvec_fmul_idx_s, float32, H4) | ||
93 | -DO_MUL_IDX(gvec_fmul_idx_d, float64, ) | ||
94 | +DO_FMUL_IDX(gvec_fmul_idx_h, float16, H2) | ||
95 | +DO_FMUL_IDX(gvec_fmul_idx_s, float32, H4) | ||
96 | +DO_FMUL_IDX(gvec_fmul_idx_d, float64, ) | ||
97 | |||
98 | -#undef DO_MUL_IDX | ||
99 | +#undef DO_FMUL_IDX | ||
100 | |||
101 | #define DO_FMLA_IDX(NAME, TYPE, H) \ | ||
102 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *va, \ | ||
103 | -- | 332 | -- |
104 | 2.20.1 | 333 | 2.34.1 |
105 | 334 | ||
106 | 335 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | Create the CPUs, the GIC, and the per-CPU RAM block for |
---|---|---|---|
2 | the mps3-an536 board. | ||
2 | 3 | ||
3 | Model after gen_gvec_fn_zzz et al. | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Message-id: 20240206132931.38376-10-peter.maydell@linaro.org | ||
6 | --- | ||
7 | hw/arm/mps3r.c | 180 ++++++++++++++++++++++++++++++++++++++++++++++++- | ||
8 | 1 file changed, 177 insertions(+), 3 deletions(-) | ||
4 | 9 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20200815013145.539409-11-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-sve.c | 29 ++++++++++++++--------------- | ||
11 | 1 file changed, 14 insertions(+), 15 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate-sve.c | 12 | --- a/hw/arm/mps3r.c |
16 | +++ b/target/arm/translate-sve.c | 13 | +++ b/hw/arm/mps3r.c |
17 | @@ -XXX,XX +XXX,XX @@ static int pred_gvec_reg_size(DisasContext *s) | 14 | @@ -XXX,XX +XXX,XX @@ |
18 | return size_for_gvec(pred_full_reg_size(s)); | 15 | #include "qemu/osdep.h" |
16 | #include "qemu/units.h" | ||
17 | #include "qapi/error.h" | ||
18 | +#include "qapi/qmp/qlist.h" | ||
19 | #include "exec/address-spaces.h" | ||
20 | #include "cpu.h" | ||
21 | #include "hw/boards.h" | ||
22 | +#include "hw/qdev-properties.h" | ||
23 | #include "hw/arm/boot.h" | ||
24 | +#include "hw/arm/bsa.h" | ||
25 | +#include "hw/intc/arm_gicv3.h" | ||
26 | |||
27 | /* Define the layout of RAM and ROM in a board */ | ||
28 | typedef struct RAMInfo { | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | ||
30 | #define IS_ROM 2 | ||
31 | |||
32 | #define MPS3R_RAM_MAX 9 | ||
33 | +#define MPS3R_CPU_MAX 2 | ||
34 | + | ||
35 | +#define PERIPHBASE 0xf0000000 | ||
36 | +#define NUM_SPIS 96 | ||
37 | |||
38 | typedef enum MPS3RFPGAType { | ||
39 | FPGA_AN536, | ||
40 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineClass { | ||
41 | MachineClass parent; | ||
42 | MPS3RFPGAType fpga_type; | ||
43 | const RAMInfo *raminfo; | ||
44 | + hwaddr loader_start; | ||
45 | }; | ||
46 | |||
47 | struct MPS3RMachineState { | ||
48 | MachineState parent; | ||
49 | + struct arm_boot_info bootinfo; | ||
50 | MemoryRegion ram[MPS3R_RAM_MAX]; | ||
51 | + Object *cpu[MPS3R_CPU_MAX]; | ||
52 | + MemoryRegion cpu_sysmem[MPS3R_CPU_MAX]; | ||
53 | + MemoryRegion sysmem_alias[MPS3R_CPU_MAX]; | ||
54 | + MemoryRegion cpu_ram[MPS3R_CPU_MAX]; | ||
55 | + GICv3State gic; | ||
56 | }; | ||
57 | |||
58 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
59 | @@ -XXX,XX +XXX,XX @@ static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, | ||
60 | return ram; | ||
19 | } | 61 | } |
20 | 62 | ||
21 | +/* Invoke an out-of-line helper on 2 Zregs and a predicate. */ | 63 | +/* |
22 | +static void gen_gvec_ool_zzp(DisasContext *s, gen_helper_gvec_3 *fn, | 64 | + * There is no defined secondary boot protocol for Linux for the AN536, |
23 | + int rd, int rn, int pg, int data) | 65 | + * because real hardware has a restriction that atomic operations between |
66 | + * the two CPUs do not function correctly, and so true SMP is not | ||
67 | + * possible. Therefore for cases where the user is directly booting | ||
68 | + * a kernel, we treat the system as essentially uniprocessor, and | ||
69 | + * put the secondary CPU into power-off state (as if the user on the | ||
70 | + * real hardware had configured the secondary to be halted via the | ||
71 | + * SCC config registers). | ||
72 | + * | ||
73 | + * Note that the default secondary boot code would not work here anyway | ||
74 | + * as it assumes a GICv2, and we have a GICv3. | ||
75 | + */ | ||
76 | +static void mps3r_write_secondary_boot(ARMCPU *cpu, | ||
77 | + const struct arm_boot_info *info) | ||
24 | +{ | 78 | +{ |
25 | + unsigned vsz = vec_full_reg_size(s); | 79 | + /* |
26 | + tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | 80 | + * Power the secondary CPU off. This means we don't need to write any |
27 | + vec_full_reg_offset(s, rn), | 81 | + * boot code into guest memory. Note that the 'cpu' argument to this |
28 | + pred_full_reg_offset(s, pg), | 82 | + * function is the primary CPU we passed to arm_load_kernel(), not |
29 | + vsz, vsz, data, fn); | 83 | + * the secondary. Loop around all the other CPUs, as the boot.c |
84 | + * code does for the "disable secondaries if PSCI is enabled" case. | ||
85 | + */ | ||
86 | + for (CPUState *cs = first_cpu; cs; cs = CPU_NEXT(cs)) { | ||
87 | + if (cs != first_cpu) { | ||
88 | + object_property_set_bool(OBJECT(cs), "start-powered-off", true, | ||
89 | + &error_abort); | ||
90 | + } | ||
91 | + } | ||
30 | +} | 92 | +} |
31 | + | 93 | + |
32 | /* Invoke an out-of-line helper on 3 Zregs and a predicate. */ | 94 | +static void mps3r_secondary_cpu_reset(ARMCPU *cpu, |
33 | static void gen_gvec_ool_zzzp(DisasContext *s, gen_helper_gvec_4 *fn, | 95 | + const struct arm_boot_info *info) |
34 | int rd, int rn, int rm, int pg, int data) | 96 | +{ |
35 | @@ -XXX,XX +XXX,XX @@ static bool do_zpz_ool(DisasContext *s, arg_rpr_esz *a, gen_helper_gvec_3 *fn) | 97 | + /* We don't need to do anything here because the CPU will be off */ |
36 | return false; | 98 | +} |
99 | + | ||
100 | +static void create_gic(MPS3RMachineState *mms, MemoryRegion *sysmem) | ||
101 | +{ | ||
102 | + MachineState *machine = MACHINE(mms); | ||
103 | + DeviceState *gicdev; | ||
104 | + QList *redist_region_count; | ||
105 | + | ||
106 | + object_initialize_child(OBJECT(mms), "gic", &mms->gic, TYPE_ARM_GICV3); | ||
107 | + gicdev = DEVICE(&mms->gic); | ||
108 | + qdev_prop_set_uint32(gicdev, "num-cpu", machine->smp.cpus); | ||
109 | + qdev_prop_set_uint32(gicdev, "num-irq", NUM_SPIS + GIC_INTERNAL); | ||
110 | + redist_region_count = qlist_new(); | ||
111 | + qlist_append_int(redist_region_count, machine->smp.cpus); | ||
112 | + qdev_prop_set_array(gicdev, "redist-region-count", redist_region_count); | ||
113 | + object_property_set_link(OBJECT(&mms->gic), "sysmem", | ||
114 | + OBJECT(sysmem), &error_fatal); | ||
115 | + sysbus_realize(SYS_BUS_DEVICE(&mms->gic), &error_fatal); | ||
116 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->gic), 0, PERIPHBASE); | ||
117 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->gic), 1, PERIPHBASE + 0x100000); | ||
118 | + /* | ||
119 | + * Wire the outputs from each CPU's generic timer and the GICv3 | ||
120 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, | ||
121 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | ||
122 | + */ | ||
123 | + for (int i = 0; i < machine->smp.cpus; i++) { | ||
124 | + DeviceState *cpudev = DEVICE(mms->cpu[i]); | ||
125 | + SysBusDevice *gicsbd = SYS_BUS_DEVICE(&mms->gic); | ||
126 | + int intidbase = NUM_SPIS + i * GIC_INTERNAL; | ||
127 | + int irq; | ||
128 | + /* | ||
129 | + * Mapping from the output timer irq lines from the CPU to the | ||
130 | + * GIC PPI inputs used for this board. This isn't a BSA board, | ||
131 | + * but it uses the standard convention for the PPI numbers. | ||
132 | + */ | ||
133 | + const int timer_irq[] = { | ||
134 | + [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, | ||
135 | + [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, | ||
136 | + [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, | ||
137 | + }; | ||
138 | + | ||
139 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
140 | + qdev_connect_gpio_out(cpudev, irq, | ||
141 | + qdev_get_gpio_in(gicdev, | ||
142 | + intidbase + timer_irq[irq])); | ||
143 | + } | ||
144 | + | ||
145 | + qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, | ||
146 | + qdev_get_gpio_in(gicdev, | ||
147 | + intidbase + ARCH_GIC_MAINT_IRQ)); | ||
148 | + | ||
149 | + qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, | ||
150 | + qdev_get_gpio_in(gicdev, | ||
151 | + intidbase + VIRTUAL_PMU_IRQ)); | ||
152 | + | ||
153 | + sysbus_connect_irq(gicsbd, i, | ||
154 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
155 | + sysbus_connect_irq(gicsbd, i + machine->smp.cpus, | ||
156 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
157 | + sysbus_connect_irq(gicsbd, i + 2 * machine->smp.cpus, | ||
158 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
159 | + sysbus_connect_irq(gicsbd, i + 3 * machine->smp.cpus, | ||
160 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
161 | + } | ||
162 | +} | ||
163 | + | ||
164 | static void mps3r_common_init(MachineState *machine) | ||
165 | { | ||
166 | MPS3RMachineState *mms = MPS3R_MACHINE(machine); | ||
167 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
168 | MemoryRegion *mr = mr_for_raminfo(mms, ri); | ||
169 | memory_region_add_subregion(sysmem, ri->base, mr); | ||
37 | } | 170 | } |
38 | if (sve_access_check(s)) { | 171 | + |
39 | - unsigned vsz = vec_full_reg_size(s); | 172 | + assert(machine->smp.cpus <= MPS3R_CPU_MAX); |
40 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | 173 | + for (int i = 0; i < machine->smp.cpus; i++) { |
41 | - vec_full_reg_offset(s, a->rn), | 174 | + g_autofree char *sysmem_name = g_strdup_printf("cpu-%d-memory", i); |
42 | - pred_full_reg_offset(s, a->pg), | 175 | + g_autofree char *ramname = g_strdup_printf("cpu-%d-memory", i); |
43 | - vsz, vsz, 0, fn); | 176 | + g_autofree char *alias_name = g_strdup_printf("sysmem-alias-%d", i); |
44 | + gen_gvec_ool_zzp(s, fn, a->rd, a->rn, a->pg, 0); | 177 | + |
178 | + /* | ||
179 | + * Each CPU has some private RAM/peripherals, so create the container | ||
180 | + * which will house those, with the whole-machine system memory being | ||
181 | + * used where there's no CPU-specific device. Note that we need the | ||
182 | + * sysmem_alias aliases because we can't put one MR (the original | ||
183 | + * 'sysmem') into more than one other MR. | ||
184 | + */ | ||
185 | + memory_region_init(&mms->cpu_sysmem[i], OBJECT(machine), | ||
186 | + sysmem_name, UINT64_MAX); | ||
187 | + memory_region_init_alias(&mms->sysmem_alias[i], OBJECT(machine), | ||
188 | + alias_name, sysmem, 0, UINT64_MAX); | ||
189 | + memory_region_add_subregion_overlap(&mms->cpu_sysmem[i], 0, | ||
190 | + &mms->sysmem_alias[i], -1); | ||
191 | + | ||
192 | + mms->cpu[i] = object_new(machine->cpu_type); | ||
193 | + object_property_set_link(mms->cpu[i], "memory", | ||
194 | + OBJECT(&mms->cpu_sysmem[i]), &error_abort); | ||
195 | + object_property_set_int(mms->cpu[i], "reset-cbar", | ||
196 | + PERIPHBASE, &error_abort); | ||
197 | + qdev_realize(DEVICE(mms->cpu[i]), NULL, &error_fatal); | ||
198 | + object_unref(mms->cpu[i]); | ||
199 | + | ||
200 | + /* Per-CPU RAM */ | ||
201 | + memory_region_init_ram(&mms->cpu_ram[i], NULL, ramname, | ||
202 | + 0x1000, &error_fatal); | ||
203 | + memory_region_add_subregion(&mms->cpu_sysmem[i], 0xe7c01000, | ||
204 | + &mms->cpu_ram[i]); | ||
205 | + } | ||
206 | + | ||
207 | + create_gic(mms, sysmem); | ||
208 | + | ||
209 | + mms->bootinfo.ram_size = machine->ram_size; | ||
210 | + mms->bootinfo.board_id = -1; | ||
211 | + mms->bootinfo.loader_start = mmc->loader_start; | ||
212 | + mms->bootinfo.write_secondary_boot = mps3r_write_secondary_boot; | ||
213 | + mms->bootinfo.secondary_cpu_reset_hook = mps3r_secondary_cpu_reset; | ||
214 | + arm_load_kernel(ARM_CPU(mms->cpu[0]), machine, &mms->bootinfo); | ||
215 | } | ||
216 | |||
217 | static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
218 | @@ -XXX,XX +XXX,XX @@ static void mps3r_set_default_ram_info(MPS3RMachineClass *mmc) | ||
219 | /* Found the entry for "system memory" */ | ||
220 | mc->default_ram_size = p->size; | ||
221 | mc->default_ram_id = p->name; | ||
222 | + mmc->loader_start = p->base; | ||
223 | return; | ||
224 | } | ||
45 | } | 225 | } |
46 | return true; | 226 | @@ -XXX,XX +XXX,XX @@ static void mps3r_an536_class_init(ObjectClass *oc, void *data) |
47 | } | ||
48 | @@ -XXX,XX +XXX,XX @@ static bool do_movz_zpz(DisasContext *s, int rd, int rn, int pg, | ||
49 | }; | 227 | }; |
50 | 228 | ||
51 | if (sve_access_check(s)) { | 229 | mc->desc = "ARM MPS3 with AN536 FPGA image for Cortex-R52"; |
52 | - unsigned vsz = vec_full_reg_size(s); | 230 | - mc->default_cpus = 2; |
53 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, rd), | 231 | - mc->min_cpus = mc->default_cpus; |
54 | - vec_full_reg_offset(s, rn), | 232 | - mc->max_cpus = mc->default_cpus; |
55 | - pred_full_reg_offset(s, pg), | 233 | + /* |
56 | - vsz, vsz, invert, fns[esz]); | 234 | + * In the real FPGA image there are always two cores, but the standard |
57 | + gen_gvec_ool_zzp(s, fns[esz], rd, rn, pg, invert); | 235 | + * initial setting for the SCC SYSCON 0x000 register is 0x21, meaning |
58 | } | 236 | + * that the second core is held in reset and halted. Many images built for |
59 | return true; | 237 | + * the board do not expect the second core to run at startup (especially |
60 | } | 238 | + * since on the real FPGA image it is not possible to use LDREX/STREX |
61 | @@ -XXX,XX +XXX,XX @@ static bool do_zpzi_ool(DisasContext *s, arg_rpri_esz *a, | 239 | + * in RAM between the two cores, so a true SMP setup isn't supported). |
62 | gen_helper_gvec_3 *fn) | 240 | + * |
63 | { | 241 | + * As QEMU's equivalent of this, we support both -smp 1 and -smp 2, |
64 | if (sve_access_check(s)) { | 242 | + * with the default being -smp 1. This seems a more intuitive UI for |
65 | - unsigned vsz = vec_full_reg_size(s); | 243 | + * QEMU users than, for instance, having a machine property to allow |
66 | - tcg_gen_gvec_3_ool(vec_full_reg_offset(s, a->rd), | 244 | + * the user to set the initial value of the SYSCON 0x000 register. |
67 | - vec_full_reg_offset(s, a->rn), | 245 | + */ |
68 | - pred_full_reg_offset(s, a->pg), | 246 | + mc->default_cpus = 1; |
69 | - vsz, vsz, a->imm, fn); | 247 | + mc->min_cpus = 1; |
70 | + gen_gvec_ool_zzp(s, fn, a->rd, a->rn, a->pg, a->imm); | 248 | + mc->max_cpus = 2; |
71 | } | 249 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-r52"); |
72 | return true; | 250 | mc->valid_cpu_types = valid_cpu_types; |
73 | } | 251 | mmc->raminfo = an536_raminfo; |
74 | -- | 252 | -- |
75 | 2.20.1 | 253 | 2.34.1 |
76 | |||
77 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | This board has a lot of UARTs: there is one UART per CPU in the |
---|---|---|---|
2 | per-CPU peripheral part of the address map, whose interrupts are | ||
3 | connected as per-CPU interrupt lines. Then there are 4 UARTs in the | ||
4 | normal part of the peripheral space, whose interrupts are shared | ||
5 | peripheral interrupts. | ||
2 | 6 | ||
3 | Add left-shift to match the existing right-shift. | 7 | Connect and wire them all up; this involves some OR gates where |
8 | multiple overflow interrupts are wired into one GIC input. | ||
4 | 9 | ||
5 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20200815013145.539409-2-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
12 | Message-id: 20240206132931.38376-11-peter.maydell@linaro.org | ||
9 | --- | 13 | --- |
10 | include/qemu/int128.h | 16 ++++++++++++++++ | 14 | hw/arm/mps3r.c | 94 ++++++++++++++++++++++++++++++++++++++++++++++++++ |
11 | 1 file changed, 16 insertions(+) | 15 | 1 file changed, 94 insertions(+) |
12 | 16 | ||
13 | diff --git a/include/qemu/int128.h b/include/qemu/int128.h | 17 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/qemu/int128.h | 19 | --- a/hw/arm/mps3r.c |
16 | +++ b/include/qemu/int128.h | 20 | +++ b/hw/arm/mps3r.c |
17 | @@ -XXX,XX +XXX,XX @@ static inline Int128 int128_rshift(Int128 a, int n) | 21 | @@ -XXX,XX +XXX,XX @@ |
18 | return a >> n; | 22 | #include "qapi/qmp/qlist.h" |
23 | #include "exec/address-spaces.h" | ||
24 | #include "cpu.h" | ||
25 | +#include "sysemu/sysemu.h" | ||
26 | #include "hw/boards.h" | ||
27 | +#include "hw/or-irq.h" | ||
28 | #include "hw/qdev-properties.h" | ||
29 | #include "hw/arm/boot.h" | ||
30 | #include "hw/arm/bsa.h" | ||
31 | +#include "hw/char/cmsdk-apb-uart.h" | ||
32 | #include "hw/intc/arm_gicv3.h" | ||
33 | |||
34 | /* Define the layout of RAM and ROM in a board */ | ||
35 | @@ -XXX,XX +XXX,XX @@ typedef struct RAMInfo { | ||
36 | |||
37 | #define MPS3R_RAM_MAX 9 | ||
38 | #define MPS3R_CPU_MAX 2 | ||
39 | +#define MPS3R_UART_MAX 4 /* shared UART count */ | ||
40 | |||
41 | #define PERIPHBASE 0xf0000000 | ||
42 | #define NUM_SPIS 96 | ||
43 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
44 | MemoryRegion sysmem_alias[MPS3R_CPU_MAX]; | ||
45 | MemoryRegion cpu_ram[MPS3R_CPU_MAX]; | ||
46 | GICv3State gic; | ||
47 | + /* per-CPU UARTs followed by the shared UARTs */ | ||
48 | + CMSDKAPBUART uart[MPS3R_CPU_MAX + MPS3R_UART_MAX]; | ||
49 | + OrIRQState cpu_uart_oflow[MPS3R_CPU_MAX]; | ||
50 | + OrIRQState uart_oflow; | ||
51 | }; | ||
52 | |||
53 | #define TYPE_MPS3R_MACHINE "mps3r" | ||
54 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | ||
55 | |||
56 | OBJECT_DECLARE_TYPE(MPS3RMachineState, MPS3RMachineClass, MPS3R_MACHINE) | ||
57 | |||
58 | +/* | ||
59 | + * Main clock frequency CLK in Hz (50MHz). In the image there are also | ||
60 | + * ACLK, MCLK, GPUCLK and PERIPHCLK at the same frequency; for our | ||
61 | + * model we just roll them all into one. | ||
62 | + */ | ||
63 | +#define CLK_FRQ 50000000 | ||
64 | + | ||
65 | static const RAMInfo an536_raminfo[] = { | ||
66 | { | ||
67 | .name = "ATCM", | ||
68 | @@ -XXX,XX +XXX,XX @@ static void create_gic(MPS3RMachineState *mms, MemoryRegion *sysmem) | ||
69 | } | ||
19 | } | 70 | } |
20 | 71 | ||
21 | +static inline Int128 int128_lshift(Int128 a, int n) | 72 | +/* |
73 | + * Create UART uartno, and map it into the MemoryRegion mem at address baseaddr. | ||
74 | + * The qemu_irq arguments are where we connect the various IRQs from the UART. | ||
75 | + */ | ||
76 | +static void create_uart(MPS3RMachineState *mms, int uartno, MemoryRegion *mem, | ||
77 | + hwaddr baseaddr, qemu_irq txirq, qemu_irq rxirq, | ||
78 | + qemu_irq txoverirq, qemu_irq rxoverirq, | ||
79 | + qemu_irq combirq) | ||
22 | +{ | 80 | +{ |
23 | + return a << n; | 81 | + g_autofree char *s = g_strdup_printf("uart%d", uartno); |
82 | + SysBusDevice *sbd; | ||
83 | + | ||
84 | + assert(uartno < ARRAY_SIZE(mms->uart)); | ||
85 | + object_initialize_child(OBJECT(mms), s, &mms->uart[uartno], | ||
86 | + TYPE_CMSDK_APB_UART); | ||
87 | + qdev_prop_set_uint32(DEVICE(&mms->uart[uartno]), "pclk-frq", CLK_FRQ); | ||
88 | + qdev_prop_set_chr(DEVICE(&mms->uart[uartno]), "chardev", serial_hd(uartno)); | ||
89 | + sbd = SYS_BUS_DEVICE(&mms->uart[uartno]); | ||
90 | + sysbus_realize(sbd, &error_fatal); | ||
91 | + memory_region_add_subregion(mem, baseaddr, | ||
92 | + sysbus_mmio_get_region(sbd, 0)); | ||
93 | + sysbus_connect_irq(sbd, 0, txirq); | ||
94 | + sysbus_connect_irq(sbd, 1, rxirq); | ||
95 | + sysbus_connect_irq(sbd, 2, txoverirq); | ||
96 | + sysbus_connect_irq(sbd, 3, rxoverirq); | ||
97 | + sysbus_connect_irq(sbd, 4, combirq); | ||
24 | +} | 98 | +} |
25 | + | 99 | + |
26 | static inline Int128 int128_add(Int128 a, Int128 b) | 100 | static void mps3r_common_init(MachineState *machine) |
27 | { | 101 | { |
28 | return a + b; | 102 | MPS3RMachineState *mms = MPS3R_MACHINE(machine); |
29 | @@ -XXX,XX +XXX,XX @@ static inline Int128 int128_rshift(Int128 a, int n) | 103 | MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); |
104 | MemoryRegion *sysmem = get_system_memory(); | ||
105 | + DeviceState *gicdev; | ||
106 | |||
107 | for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { | ||
108 | MemoryRegion *mr = mr_for_raminfo(mms, ri); | ||
109 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
30 | } | 110 | } |
31 | } | 111 | |
32 | 112 | create_gic(mms, sysmem); | |
33 | +static inline Int128 int128_lshift(Int128 a, int n) | 113 | + gicdev = DEVICE(&mms->gic); |
34 | +{ | 114 | + |
35 | + uint64_t l = a.lo << (n & 63); | 115 | + /* |
36 | + if (n >= 64) { | 116 | + * UARTs 0 and 1 are per-CPU; their interrupts are wired to |
37 | + return int128_make128(0, l); | 117 | + * the relevant CPU's PPI 0..3, aka INTID 16..19 |
38 | + } else if (n > 0) { | 118 | + */ |
39 | + return int128_make128(l, (a.hi << n) | (a.lo >> (64 - n))); | 119 | + for (int i = 0; i < machine->smp.cpus; i++) { |
120 | + int intidbase = NUM_SPIS + i * GIC_INTERNAL; | ||
121 | + g_autofree char *s = g_strdup_printf("cpu-uart-oflow-orgate%d", i); | ||
122 | + DeviceState *orgate; | ||
123 | + | ||
124 | + /* The two overflow IRQs from the UART are ORed together into PPI 3 */ | ||
125 | + object_initialize_child(OBJECT(mms), s, &mms->cpu_uart_oflow[i], | ||
126 | + TYPE_OR_IRQ); | ||
127 | + orgate = DEVICE(&mms->cpu_uart_oflow[i]); | ||
128 | + qdev_prop_set_uint32(orgate, "num-lines", 2); | ||
129 | + qdev_realize(orgate, NULL, &error_fatal); | ||
130 | + qdev_connect_gpio_out(orgate, 0, | ||
131 | + qdev_get_gpio_in(gicdev, intidbase + 19)); | ||
132 | + | ||
133 | + create_uart(mms, i, &mms->cpu_sysmem[i], 0xe7c00000, | ||
134 | + qdev_get_gpio_in(gicdev, intidbase + 17), /* tx */ | ||
135 | + qdev_get_gpio_in(gicdev, intidbase + 16), /* rx */ | ||
136 | + qdev_get_gpio_in(orgate, 0), /* txover */ | ||
137 | + qdev_get_gpio_in(orgate, 1), /* rxover */ | ||
138 | + qdev_get_gpio_in(gicdev, intidbase + 18) /* combined */); | ||
40 | + } | 139 | + } |
41 | + return a; | 140 | + /* |
42 | +} | 141 | + * UARTs 2 to 5 are whole-system; all overflow IRQs are ORed |
142 | + * together into IRQ 17 | ||
143 | + */ | ||
144 | + object_initialize_child(OBJECT(mms), "uart-oflow-orgate", | ||
145 | + &mms->uart_oflow, TYPE_OR_IRQ); | ||
146 | + qdev_prop_set_uint32(DEVICE(&mms->uart_oflow), "num-lines", | ||
147 | + MPS3R_UART_MAX * 2); | ||
148 | + qdev_realize(DEVICE(&mms->uart_oflow), NULL, &error_fatal); | ||
149 | + qdev_connect_gpio_out(DEVICE(&mms->uart_oflow), 0, | ||
150 | + qdev_get_gpio_in(gicdev, 17)); | ||
43 | + | 151 | + |
44 | static inline Int128 int128_add(Int128 a, Int128 b) | 152 | + for (int i = 0; i < MPS3R_UART_MAX; i++) { |
45 | { | 153 | + hwaddr baseaddr = 0xe0205000 + i * 0x1000; |
46 | uint64_t lo = a.lo + b.lo; | 154 | + int rxirq = 5 + i * 2, txirq = 6 + i * 2, combirq = 13 + i; |
155 | + | ||
156 | + create_uart(mms, i + MPS3R_CPU_MAX, sysmem, baseaddr, | ||
157 | + qdev_get_gpio_in(gicdev, txirq), | ||
158 | + qdev_get_gpio_in(gicdev, rxirq), | ||
159 | + qdev_get_gpio_in(DEVICE(&mms->uart_oflow), i * 2), | ||
160 | + qdev_get_gpio_in(DEVICE(&mms->uart_oflow), i * 2 + 1), | ||
161 | + qdev_get_gpio_in(gicdev, combirq)); | ||
162 | + } | ||
163 | |||
164 | mms->bootinfo.ram_size = machine->ram_size; | ||
165 | mms->bootinfo.board_id = -1; | ||
47 | -- | 166 | -- |
48 | 2.20.1 | 167 | 2.34.1 |
49 | 168 | ||
50 | 169 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Add the GPIO, watchdog, dual-timer and I2C devices to the mps3-an536 |
---|---|---|---|
2 | board. These are all simple devices that just need to be created and | ||
3 | wired up. | ||
2 | 4 | ||
3 | Allow the device to execute the DMA transfers in a different | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | AddressSpace. | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Message-id: 20240206132931.38376-12-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/arm/mps3r.c | 59 ++++++++++++++++++++++++++++++++++++++++++++++++++ | ||
10 | 1 file changed, 59 insertions(+) | ||
5 | 11 | ||
6 | We keep using the system_memory address space, but via the | 12 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
7 | proper dma_memory_access() API. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20200814125533.4047-1-f4bug@amsat.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | hw/arm/musicpal.c | 45 +++++++++++++++++++++++++++++++-------------- | ||
15 | 1 file changed, 31 insertions(+), 14 deletions(-) | ||
16 | |||
17 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c | ||
18 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/musicpal.c | 14 | --- a/hw/arm/mps3r.c |
20 | +++ b/hw/arm/musicpal.c | 15 | +++ b/hw/arm/mps3r.c |
21 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
22 | #include "hw/audio/wm8750.h" | 17 | #include "sysemu/sysemu.h" |
23 | #include "sysemu/block-backend.h" | 18 | #include "hw/boards.h" |
24 | #include "sysemu/runstate.h" | 19 | #include "hw/or-irq.h" |
25 | +#include "sysemu/dma.h" | 20 | +#include "hw/qdev-clock.h" |
26 | #include "exec/address-spaces.h" | 21 | #include "hw/qdev-properties.h" |
27 | #include "ui/pixel_ops.h" | 22 | #include "hw/arm/boot.h" |
28 | #include "qemu/cutils.h" | 23 | #include "hw/arm/bsa.h" |
29 | @@ -XXX,XX +XXX,XX @@ typedef struct mv88w8618_eth_state { | 24 | #include "hw/char/cmsdk-apb-uart.h" |
30 | 25 | +#include "hw/i2c/arm_sbcon_i2c.h" | |
31 | MemoryRegion iomem; | 26 | #include "hw/intc/arm_gicv3.h" |
32 | qemu_irq irq; | 27 | +#include "hw/misc/unimp.h" |
33 | + MemoryRegion *dma_mr; | 28 | +#include "hw/timer/cmsdk-apb-dualtimer.h" |
34 | + AddressSpace dma_as; | 29 | +#include "hw/watchdog/cmsdk-apb-watchdog.h" |
35 | uint32_t smir; | 30 | |
36 | uint32_t icr; | 31 | /* Define the layout of RAM and ROM in a board */ |
37 | uint32_t imr; | 32 | typedef struct RAMInfo { |
38 | @@ -XXX,XX +XXX,XX @@ typedef struct mv88w8618_eth_state { | 33 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { |
39 | NICConf conf; | 34 | CMSDKAPBUART uart[MPS3R_CPU_MAX + MPS3R_UART_MAX]; |
40 | } mv88w8618_eth_state; | 35 | OrIRQState cpu_uart_oflow[MPS3R_CPU_MAX]; |
41 | 36 | OrIRQState uart_oflow; | |
42 | -static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc) | 37 | + CMSDKAPBWatchdog watchdog; |
43 | +static void eth_rx_desc_put(AddressSpace *dma_as, uint32_t addr, | 38 | + CMSDKAPBDualTimer dualtimer; |
44 | + mv88w8618_rx_desc *desc) | 39 | + ArmSbconI2CState i2c[5]; |
45 | { | 40 | + Clock *clk; |
46 | cpu_to_le32s(&desc->cmdstat); | 41 | }; |
47 | cpu_to_le16s(&desc->bytes); | 42 | |
48 | cpu_to_le16s(&desc->buffer_size); | 43 | #define TYPE_MPS3R_MACHINE "mps3r" |
49 | cpu_to_le32s(&desc->buffer); | 44 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
50 | cpu_to_le32s(&desc->next); | 45 | MemoryRegion *sysmem = get_system_memory(); |
51 | - cpu_physical_memory_write(addr, desc, sizeof(*desc)); | 46 | DeviceState *gicdev; |
52 | + dma_memory_write(dma_as, addr, desc, sizeof(*desc)); | 47 | |
53 | } | 48 | + mms->clk = clock_new(OBJECT(machine), "CLK"); |
54 | 49 | + clock_set_hz(mms->clk, CLK_FRQ); | |
55 | -static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc) | 50 | + |
56 | +static void eth_rx_desc_get(AddressSpace *dma_as, uint32_t addr, | 51 | for (const RAMInfo *ri = mmc->raminfo; ri->name; ri++) { |
57 | + mv88w8618_rx_desc *desc) | 52 | MemoryRegion *mr = mr_for_raminfo(mms, ri); |
58 | { | 53 | memory_region_add_subregion(sysmem, ri->base, mr); |
59 | - cpu_physical_memory_read(addr, desc, sizeof(*desc)); | 54 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
60 | + dma_memory_read(dma_as, addr, desc, sizeof(*desc)); | 55 | qdev_get_gpio_in(gicdev, combirq)); |
61 | le32_to_cpus(&desc->cmdstat); | 56 | } |
62 | le16_to_cpus(&desc->bytes); | 57 | |
63 | le16_to_cpus(&desc->buffer_size); | 58 | + for (int i = 0; i < 4; i++) { |
64 | @@ -XXX,XX +XXX,XX @@ static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) | 59 | + /* CMSDK GPIO controllers */ |
65 | continue; | 60 | + g_autofree char *s = g_strdup_printf("gpio%d", i); |
66 | } | 61 | + create_unimplemented_device(s, 0xe0000000 + i * 0x1000, 0x1000); |
67 | do { | ||
68 | - eth_rx_desc_get(desc_addr, &desc); | ||
69 | + eth_rx_desc_get(&s->dma_as, desc_addr, &desc); | ||
70 | if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) { | ||
71 | - cpu_physical_memory_write(desc.buffer + s->vlan_header, | ||
72 | + dma_memory_write(&s->dma_as, desc.buffer + s->vlan_header, | ||
73 | buf, size); | ||
74 | desc.bytes = size + s->vlan_header; | ||
75 | desc.cmdstat &= ~MP_ETH_RX_OWN; | ||
76 | @@ -XXX,XX +XXX,XX @@ static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
77 | if (s->icr & s->imr) { | ||
78 | qemu_irq_raise(s->irq); | ||
79 | } | ||
80 | - eth_rx_desc_put(desc_addr, &desc); | ||
81 | + eth_rx_desc_put(&s->dma_as, desc_addr, &desc); | ||
82 | return size; | ||
83 | } | ||
84 | desc_addr = desc.next; | ||
85 | @@ -XXX,XX +XXX,XX @@ static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) | ||
86 | return size; | ||
87 | } | ||
88 | |||
89 | -static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc) | ||
90 | +static void eth_tx_desc_put(AddressSpace *dma_as, uint32_t addr, | ||
91 | + mv88w8618_tx_desc *desc) | ||
92 | { | ||
93 | cpu_to_le32s(&desc->cmdstat); | ||
94 | cpu_to_le16s(&desc->res); | ||
95 | cpu_to_le16s(&desc->bytes); | ||
96 | cpu_to_le32s(&desc->buffer); | ||
97 | cpu_to_le32s(&desc->next); | ||
98 | - cpu_physical_memory_write(addr, desc, sizeof(*desc)); | ||
99 | + dma_memory_write(dma_as, addr, desc, sizeof(*desc)); | ||
100 | } | ||
101 | |||
102 | -static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc) | ||
103 | +static void eth_tx_desc_get(AddressSpace *dma_as, uint32_t addr, | ||
104 | + mv88w8618_tx_desc *desc) | ||
105 | { | ||
106 | - cpu_physical_memory_read(addr, desc, sizeof(*desc)); | ||
107 | + dma_memory_read(dma_as, addr, desc, sizeof(*desc)); | ||
108 | le32_to_cpus(&desc->cmdstat); | ||
109 | le16_to_cpus(&desc->res); | ||
110 | le16_to_cpus(&desc->bytes); | ||
111 | @@ -XXX,XX +XXX,XX @@ static void eth_send(mv88w8618_eth_state *s, int queue_index) | ||
112 | int len; | ||
113 | |||
114 | do { | ||
115 | - eth_tx_desc_get(desc_addr, &desc); | ||
116 | + eth_tx_desc_get(&s->dma_as, desc_addr, &desc); | ||
117 | next_desc = desc.next; | ||
118 | if (desc.cmdstat & MP_ETH_TX_OWN) { | ||
119 | len = desc.bytes; | ||
120 | if (len < 2048) { | ||
121 | - cpu_physical_memory_read(desc.buffer, buf, len); | ||
122 | + dma_memory_read(&s->dma_as, desc.buffer, buf, len); | ||
123 | qemu_send_packet(qemu_get_queue(s->nic), buf, len); | ||
124 | } | ||
125 | desc.cmdstat &= ~MP_ETH_TX_OWN; | ||
126 | s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index); | ||
127 | - eth_tx_desc_put(desc_addr, &desc); | ||
128 | + eth_tx_desc_put(&s->dma_as, desc_addr, &desc); | ||
129 | } | ||
130 | desc_addr = next_desc; | ||
131 | } while (desc_addr != s->tx_queue[queue_index]); | ||
132 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_eth_realize(DeviceState *dev, Error **errp) | ||
133 | { | ||
134 | mv88w8618_eth_state *s = MV88W8618_ETH(dev); | ||
135 | |||
136 | + if (!s->dma_mr) { | ||
137 | + error_setg(errp, TYPE_MV88W8618_ETH " 'dma-memory' link not set"); | ||
138 | + return; | ||
139 | + } | 62 | + } |
140 | + | 63 | + |
141 | + address_space_init(&s->dma_as, s->dma_mr, "emac-dma"); | 64 | + object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog, |
142 | s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf, | 65 | + TYPE_CMSDK_APB_WATCHDOG); |
143 | object_get_typename(OBJECT(dev)), dev->id, s); | 66 | + qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->clk); |
144 | } | 67 | + sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal); |
145 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription mv88w8618_eth_vmsd = { | 68 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0, |
146 | 69 | + qdev_get_gpio_in(gicdev, 0)); | |
147 | static Property mv88w8618_eth_properties[] = { | 70 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0xe0100000); |
148 | DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf), | 71 | + |
149 | + DEFINE_PROP_LINK("dma-memory", mv88w8618_eth_state, dma_mr, | 72 | + object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer, |
150 | + TYPE_MEMORY_REGION, MemoryRegion *), | 73 | + TYPE_CMSDK_APB_DUALTIMER); |
151 | DEFINE_PROP_END_OF_LIST(), | 74 | + qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->clk); |
152 | }; | 75 | + sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal); |
153 | 76 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0, | |
154 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) | 77 | + qdev_get_gpio_in(gicdev, 3)); |
155 | qemu_check_nic_model(&nd_table[0], "mv88w8618"); | 78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 1, |
156 | dev = qdev_new(TYPE_MV88W8618_ETH); | 79 | + qdev_get_gpio_in(gicdev, 1)); |
157 | qdev_set_nic_properties(dev, &nd_table[0]); | 80 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 2, |
158 | + object_property_set_link(OBJECT(dev), "dma-memory", | 81 | + qdev_get_gpio_in(gicdev, 2)); |
159 | + OBJECT(get_system_memory()), &error_fatal); | 82 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0xe0101000); |
160 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | 83 | + |
161 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE); | 84 | + for (int i = 0; i < ARRAY_SIZE(mms->i2c); i++) { |
162 | sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]); | 85 | + static const hwaddr i2cbase[] = {0xe0102000, /* Touch */ |
86 | + 0xe0103000, /* Audio */ | ||
87 | + 0xe0107000, /* Shield0 */ | ||
88 | + 0xe0108000, /* Shield1 */ | ||
89 | + 0xe0109000}; /* DDR4 EEPROM */ | ||
90 | + g_autofree char *s = g_strdup_printf("i2c%d", i); | ||
91 | + | ||
92 | + object_initialize_child(OBJECT(mms), s, &mms->i2c[i], | ||
93 | + TYPE_ARM_SBCON_I2C); | ||
94 | + sysbus_realize(SYS_BUS_DEVICE(&mms->i2c[i]), &error_fatal); | ||
95 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->i2c[i]), 0, i2cbase[i]); | ||
96 | + if (i != 2 && i != 3) { | ||
97 | + /* | ||
98 | + * internal-only bus: mark it full to avoid user-created | ||
99 | + * i2c devices being plugged into it. | ||
100 | + */ | ||
101 | + qbus_mark_full(qdev_get_child_bus(DEVICE(&mms->i2c[i]), "i2c")); | ||
102 | + } | ||
103 | + } | ||
104 | + | ||
105 | mms->bootinfo.ram_size = machine->ram_size; | ||
106 | mms->bootinfo.board_id = -1; | ||
107 | mms->bootinfo.loader_start = mmc->loader_start; | ||
163 | -- | 108 | -- |
164 | 2.20.1 | 109 | 2.34.1 |
165 | 110 | ||
166 | 111 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Add the remaining devices (or unimplemented-device stubs) for |
---|---|---|---|
2 | this board: SPI controllers, SCC, FPGAIO, I2S, RTC, the | ||
3 | QSPI write-config block, and ethernet. | ||
2 | 4 | ||
3 | Allow the device to execute the DMA transfers in a different | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | AddressSpace. | 6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Message-id: 20240206132931.38376-13-peter.maydell@linaro.org | ||
8 | --- | ||
9 | hw/arm/mps3r.c | 74 ++++++++++++++++++++++++++++++++++++++++++++++++++ | ||
10 | 1 file changed, 74 insertions(+) | ||
5 | 11 | ||
6 | The A10 and H3 SoC keep using the system_memory address space, | 12 | diff --git a/hw/arm/mps3r.c b/hw/arm/mps3r.c |
7 | but via the proper dma_memory_access() API. | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20200814110057.307-1-f4bug@amsat.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | include/hw/sd/allwinner-sdhost.h | 6 ++++++ | ||
16 | hw/arm/allwinner-a10.c | 2 ++ | ||
17 | hw/arm/allwinner-h3.c | 2 ++ | ||
18 | hw/sd/allwinner-sdhost.c | 37 ++++++++++++++++++++++++++------ | ||
19 | 4 files changed, 41 insertions(+), 6 deletions(-) | ||
20 | |||
21 | diff --git a/include/hw/sd/allwinner-sdhost.h b/include/hw/sd/allwinner-sdhost.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/sd/allwinner-sdhost.h | 14 | --- a/hw/arm/mps3r.c |
24 | +++ b/include/hw/sd/allwinner-sdhost.h | 15 | +++ b/hw/arm/mps3r.c |
25 | @@ -XXX,XX +XXX,XX @@ typedef struct AwSdHostState { | ||
26 | /** Interrupt output signal to notify CPU */ | ||
27 | qemu_irq irq; | ||
28 | |||
29 | + /** Memory region where DMA transfers are done */ | ||
30 | + MemoryRegion *dma_mr; | ||
31 | + | ||
32 | + /** Address space used internally for DMA transfers */ | ||
33 | + AddressSpace dma_as; | ||
34 | + | ||
35 | /** Number of bytes left in current DMA transfer */ | ||
36 | uint32_t transfer_cnt; | ||
37 | |||
38 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/allwinner-a10.c | ||
41 | +++ b/hw/arm/allwinner-a10.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
43 | } | ||
44 | |||
45 | /* SD/MMC */ | ||
46 | + object_property_set_link(OBJECT(&s->mmc0), "dma-memory", | ||
47 | + OBJECT(get_system_memory()), &error_fatal); | ||
48 | sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal); | ||
49 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE); | ||
50 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); | ||
51 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/allwinner-h3.c | ||
54 | +++ b/hw/arm/allwinner-h3.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
56 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
57 | |||
58 | /* SD/MMC */ | ||
59 | + object_property_set_link(OBJECT(&s->mmc0), "dma-memory", | ||
60 | + OBJECT(get_system_memory()), &error_fatal); | ||
61 | sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal); | ||
62 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_MMC0]); | ||
63 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, | ||
64 | diff --git a/hw/sd/allwinner-sdhost.c b/hw/sd/allwinner-sdhost.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/hw/sd/allwinner-sdhost.c | ||
67 | +++ b/hw/sd/allwinner-sdhost.c | ||
68 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
69 | #include "qemu/log.h" | 17 | #include "hw/char/cmsdk-apb-uart.h" |
70 | #include "qemu/module.h" | 18 | #include "hw/i2c/arm_sbcon_i2c.h" |
71 | #include "qemu/units.h" | 19 | #include "hw/intc/arm_gicv3.h" |
72 | +#include "qapi/error.h" | 20 | +#include "hw/misc/mps2-scc.h" |
73 | #include "sysemu/blockdev.h" | 21 | +#include "hw/misc/mps2-fpgaio.h" |
74 | +#include "sysemu/dma.h" | 22 | #include "hw/misc/unimp.h" |
75 | +#include "hw/qdev-properties.h" | 23 | +#include "hw/net/lan9118.h" |
76 | #include "hw/irq.h" | 24 | +#include "hw/rtc/pl031.h" |
77 | #include "hw/sd/allwinner-sdhost.h" | 25 | +#include "hw/ssi/pl022.h" |
78 | #include "migration/vmstate.h" | 26 | #include "hw/timer/cmsdk-apb-dualtimer.h" |
79 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sdhost_process_desc(AwSdHostState *s, | 27 | #include "hw/watchdog/cmsdk-apb-watchdog.h" |
80 | uint8_t buf[1024]; | 28 | |
81 | 29 | @@ -XXX,XX +XXX,XX @@ struct MPS3RMachineState { | |
82 | /* Read descriptor */ | 30 | CMSDKAPBWatchdog watchdog; |
83 | - cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | 31 | CMSDKAPBDualTimer dualtimer; |
84 | + dma_memory_read(&s->dma_as, desc_addr, desc, sizeof(*desc)); | 32 | ArmSbconI2CState i2c[5]; |
85 | if (desc->size == 0) { | 33 | + PL022State spi[3]; |
86 | desc->size = klass->max_desc_size; | 34 | + MPS2SCC scc; |
87 | } else if (desc->size > klass->max_desc_size) { | 35 | + MPS2FPGAIO fpgaio; |
88 | @@ -XXX,XX +XXX,XX @@ static uint32_t allwinner_sdhost_process_desc(AwSdHostState *s, | 36 | + UnimplementedDeviceState i2s_audio; |
89 | 37 | + PL031State rtc; | |
90 | /* Write to SD bus */ | 38 | Clock *clk; |
91 | if (is_write) { | 39 | }; |
92 | - cpu_physical_memory_read((desc->addr & DESC_SIZE_MASK) + num_done, | 40 | |
93 | - buf, buf_bytes); | 41 | @@ -XXX,XX +XXX,XX @@ static const RAMInfo an536_raminfo[] = { |
94 | + dma_memory_read(&s->dma_as, | ||
95 | + (desc->addr & DESC_SIZE_MASK) + num_done, | ||
96 | + buf, buf_bytes); | ||
97 | sdbus_write_data(&s->sdbus, buf, buf_bytes); | ||
98 | |||
99 | /* Read from SD bus */ | ||
100 | } else { | ||
101 | sdbus_read_data(&s->sdbus, buf, buf_bytes); | ||
102 | - cpu_physical_memory_write((desc->addr & DESC_SIZE_MASK) + num_done, | ||
103 | - buf, buf_bytes); | ||
104 | + dma_memory_write(&s->dma_as, | ||
105 | + (desc->addr & DESC_SIZE_MASK) + num_done, | ||
106 | + buf, buf_bytes); | ||
107 | } | ||
108 | num_done += buf_bytes; | ||
109 | } | ||
110 | |||
111 | /* Clear hold flag and flush descriptor */ | ||
112 | desc->status &= ~DESC_STATUS_HOLD; | ||
113 | - cpu_physical_memory_write(desc_addr, desc, sizeof(*desc)); | ||
114 | + dma_memory_write(&s->dma_as, desc_addr, desc, sizeof(*desc)); | ||
115 | |||
116 | return num_done; | ||
117 | } | ||
118 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_allwinner_sdhost = { | ||
119 | } | 42 | } |
120 | }; | 43 | }; |
121 | 44 | ||
122 | +static Property allwinner_sdhost_properties[] = { | 45 | +static const int an536_oscclk[] = { |
123 | + DEFINE_PROP_LINK("dma-memory", AwSdHostState, dma_mr, | 46 | + 24000000, /* 24MHz reference for RTC and timers */ |
124 | + TYPE_MEMORY_REGION, MemoryRegion *), | 47 | + 50000000, /* 50MHz ACLK */ |
125 | + DEFINE_PROP_END_OF_LIST(), | 48 | + 50000000, /* 50MHz MCLK */ |
49 | + 50000000, /* 50MHz GPUCLK */ | ||
50 | + 24576000, /* 24.576MHz AUDCLK */ | ||
51 | + 23750000, /* 23.75MHz HDLCDCLK */ | ||
52 | + 100000000, /* 100MHz DDR4_REF_CLK */ | ||
126 | +}; | 53 | +}; |
127 | + | 54 | + |
128 | static void allwinner_sdhost_init(Object *obj) | 55 | static MemoryRegion *mr_for_raminfo(MPS3RMachineState *mms, |
56 | const RAMInfo *raminfo) | ||
129 | { | 57 | { |
130 | AwSdHostState *s = AW_SDHOST(obj); | 58 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) |
131 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_init(Object *obj) | 59 | MPS3RMachineClass *mmc = MPS3R_MACHINE_GET_CLASS(mms); |
132 | sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq); | 60 | MemoryRegion *sysmem = get_system_memory(); |
133 | } | 61 | DeviceState *gicdev; |
134 | 62 | + QList *oscclk; | |
135 | +static void allwinner_sdhost_realize(DeviceState *dev, Error **errp) | 63 | |
136 | +{ | 64 | mms->clk = clock_new(OBJECT(machine), "CLK"); |
137 | + AwSdHostState *s = AW_SDHOST(dev); | 65 | clock_set_hz(mms->clk, CLK_FRQ); |
66 | @@ -XXX,XX +XXX,XX @@ static void mps3r_common_init(MachineState *machine) | ||
67 | } | ||
68 | } | ||
69 | |||
70 | + for (int i = 0; i < ARRAY_SIZE(mms->spi); i++) { | ||
71 | + g_autofree char *s = g_strdup_printf("spi%d", i); | ||
72 | + hwaddr baseaddr = 0xe0104000 + i * 0x1000; | ||
138 | + | 73 | + |
139 | + if (!s->dma_mr) { | 74 | + object_initialize_child(OBJECT(mms), s, &mms->spi[i], TYPE_PL022); |
140 | + error_setg(errp, TYPE_AW_SDHOST " 'dma-memory' link not set"); | 75 | + sysbus_realize(SYS_BUS_DEVICE(&mms->spi[i]), &error_fatal); |
141 | + return; | 76 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->spi[i]), 0, baseaddr); |
77 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->spi[i]), 0, | ||
78 | + qdev_get_gpio_in(gicdev, 22 + i)); | ||
142 | + } | 79 | + } |
143 | + | 80 | + |
144 | + address_space_init(&s->dma_as, s->dma_mr, "sdhost-dma"); | 81 | + object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC); |
145 | +} | 82 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-cfg0", 0); |
83 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-cfg4", 0x2); | ||
84 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-aid", 0x00200008); | ||
85 | + qdev_prop_set_uint32(DEVICE(&mms->scc), "scc-id", 0x41055360); | ||
86 | + oscclk = qlist_new(); | ||
87 | + for (int i = 0; i < ARRAY_SIZE(an536_oscclk); i++) { | ||
88 | + qlist_append_int(oscclk, an536_oscclk[i]); | ||
89 | + } | ||
90 | + qdev_prop_set_array(DEVICE(&mms->scc), "oscclk", oscclk); | ||
91 | + sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal); | ||
92 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->scc), 0, 0xe0200000); | ||
146 | + | 93 | + |
147 | static void allwinner_sdhost_reset(DeviceState *dev) | 94 | + create_unimplemented_device("i2s-audio", 0xe0201000, 0x1000); |
148 | { | 95 | + |
149 | AwSdHostState *s = AW_SDHOST(dev); | 96 | + object_initialize_child(OBJECT(mms), "fpgaio", &mms->fpgaio, |
150 | @@ -XXX,XX +XXX,XX @@ static void allwinner_sdhost_class_init(ObjectClass *klass, void *data) | 97 | + TYPE_MPS2_FPGAIO); |
151 | 98 | + qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", an536_oscclk[1]); | |
152 | dc->reset = allwinner_sdhost_reset; | 99 | + qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "num-leds", 10); |
153 | dc->vmsd = &vmstate_allwinner_sdhost; | 100 | + qdev_prop_set_bit(DEVICE(&mms->fpgaio), "has-switches", true); |
154 | + dc->realize = allwinner_sdhost_realize; | 101 | + qdev_prop_set_bit(DEVICE(&mms->fpgaio), "has-dbgctrl", false); |
155 | + device_class_set_props(dc, allwinner_sdhost_properties); | 102 | + sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal); |
156 | } | 103 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0xe0202000); |
157 | 104 | + | |
158 | static void allwinner_sdhost_sun4i_class_init(ObjectClass *klass, void *data) | 105 | + create_unimplemented_device("clcd", 0xe0209000, 0x1000); |
106 | + | ||
107 | + object_initialize_child(OBJECT(mms), "rtc", &mms->rtc, TYPE_PL031); | ||
108 | + sysbus_realize(SYS_BUS_DEVICE(&mms->rtc), &error_fatal); | ||
109 | + sysbus_mmio_map(SYS_BUS_DEVICE(&mms->rtc), 0, 0xe020a000); | ||
110 | + sysbus_connect_irq(SYS_BUS_DEVICE(&mms->rtc), 0, | ||
111 | + qdev_get_gpio_in(gicdev, 4)); | ||
112 | + | ||
113 | + /* | ||
114 | + * In hardware this is a LAN9220; the LAN9118 is software compatible | ||
115 | + * except that it doesn't support the checksum-offload feature. | ||
116 | + */ | ||
117 | + lan9118_init(0xe0300000, | ||
118 | + qdev_get_gpio_in(gicdev, 18)); | ||
119 | + | ||
120 | + create_unimplemented_device("usb", 0xe0301000, 0x1000); | ||
121 | + create_unimplemented_device("qspi-write-config", 0xe0600000, 0x1000); | ||
122 | + | ||
123 | mms->bootinfo.ram_size = machine->ram_size; | ||
124 | mms->bootinfo.board_id = -1; | ||
125 | mms->bootinfo.loader_start = mmc->loader_start; | ||
159 | -- | 126 | -- |
160 | 2.20.1 | 127 | 2.34.1 |
161 | 128 | ||
162 | 129 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | Add documentation for the mps3-an536 board type. |
---|---|---|---|
2 | 2 | ||
3 | clock_init*() inlined funtions are simple wrappers around | 3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | clock_set*() and are not used. Remove them in favor of clock_set*(). | 4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
5 | Message-id: 20240206132931.38376-14-peter.maydell@linaro.org | ||
6 | --- | ||
7 | docs/system/arm/mps2.rst | 37 ++++++++++++++++++++++++++++++++++--- | ||
8 | 1 file changed, 34 insertions(+), 3 deletions(-) | ||
5 | 9 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | diff --git a/docs/system/arm/mps2.rst b/docs/system/arm/mps2.rst |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200806123858.30058-2-f4bug@amsat.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/clock.h | 13 ------------- | ||
12 | 1 file changed, 13 deletions(-) | ||
13 | |||
14 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/hw/clock.h | 12 | --- a/docs/system/arm/mps2.rst |
17 | +++ b/include/hw/clock.h | 13 | +++ b/docs/system/arm/mps2.rst |
18 | @@ -XXX,XX +XXX,XX @@ static inline bool clock_is_enabled(const Clock *clk) | 14 | @@ -XXX,XX +XXX,XX @@ |
19 | return clock_get(clk) != 0; | 15 | -Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``, ``mps3-an547``) |
20 | } | 16 | -========================================================================================================================================================= |
21 | 17 | +Arm MPS2 and MPS3 boards (``mps2-an385``, ``mps2-an386``, ``mps2-an500``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``, ``mps3-an524``, ``mps3-an536``, ``mps3-an547``) | |
22 | -static inline void clock_init(Clock *clk, uint64_t value) | 18 | +========================================================================================================================================================================= |
23 | -{ | 19 | |
24 | - clock_set(clk, value); | 20 | -These board models all use Arm M-profile CPUs. |
25 | -} | 21 | +These board models use Arm M-profile or R-profile CPUs. |
26 | -static inline void clock_init_hz(Clock *clk, uint64_t value) | 22 | |
27 | -{ | 23 | The Arm MPS2, MPS2+ and MPS3 dev boards are FPGA based (the 2+ has a |
28 | - clock_set_hz(clk, value); | 24 | bigger FPGA but is otherwise the same as the 2; the 3 has a bigger |
29 | -} | 25 | @@ -XXX,XX +XXX,XX @@ FPGA image. |
30 | -static inline void clock_init_ns(Clock *clk, uint64_t value) | 26 | |
31 | -{ | 27 | QEMU models the following FPGA images: |
32 | - clock_set_ns(clk, value); | 28 | |
33 | -} | 29 | +FPGA images using M-profile CPUs: |
34 | - | 30 | + |
35 | #endif /* QEMU_HW_CLOCK_H */ | 31 | ``mps2-an385`` |
32 | Cortex-M3 as documented in Arm Application Note AN385 | ||
33 | ``mps2-an386`` | ||
34 | @@ -XXX,XX +XXX,XX @@ QEMU models the following FPGA images: | ||
35 | ``mps3-an547`` | ||
36 | Cortex-M55 on an MPS3, as documented in Arm Application Note AN547 | ||
37 | |||
38 | +FPGA images using R-profile CPUs: | ||
39 | + | ||
40 | +``mps3-an536`` | ||
41 | + Dual Cortex-R52 on an MPS3, as documented in Arm Application Note AN536 | ||
42 | + | ||
43 | Differences between QEMU and real hardware: | ||
44 | |||
45 | - AN385/AN386 remapping of low 16K of memory to either ZBT SSRAM1 or to | ||
46 | @@ -XXX,XX +XXX,XX @@ Differences between QEMU and real hardware: | ||
47 | flash, but only as simple ROM, so attempting to rewrite the flash | ||
48 | from the guest will fail | ||
49 | - QEMU does not model the USB controller in MPS3 boards | ||
50 | +- AN536 does not support runtime control of CPU reset and halt via | ||
51 | + the SCC CFG_REG0 register. | ||
52 | +- AN536 does not support enabling or disabling the flash and ATCM | ||
53 | + interfaces via the SCC CFG_REG1 register. | ||
54 | +- AN536 does not support setting of the initial vector table | ||
55 | + base address via the SCC CFG_REG6 and CFG_REG7 register config, | ||
56 | + and does not provide a mechanism for specifying these values at | ||
57 | + startup, so all guest images must be built to start from TCM | ||
58 | + (i.e. to expect the interrupt vector base at 0 from reset). | ||
59 | +- AN536 defaults to only creating a single CPU; this is the equivalent | ||
60 | + of the way the real FPGA image usually runs with the second Cortex-R52 | ||
61 | + held in halt via the initial SCC CFG_REG0 register setting. You can | ||
62 | + create the second CPU with ``-smp 2``; both CPUs will then start | ||
63 | + execution immediately on startup. | ||
64 | + | ||
65 | +Note that for the AN536 the first UART is accessible only by | ||
66 | +CPU0, and the second UART is accessible only by CPU1. The | ||
67 | +first UART accessible shared between both CPUs is the third | ||
68 | +UART. Guest software might therefore be built to use either | ||
69 | +the first UART or the third UART; if you don't see any output | ||
70 | +from the UART you are looking at, try one of the others. | ||
71 | +(Even if the AN536 machine is started with a single CPU and so | ||
72 | +no "CPU1-only UART", the UART numbering remains the same, | ||
73 | +with the third UART being the first of the shared ones.) | ||
74 | |||
75 | Machine-specific options | ||
76 | """""""""""""""""""""""" | ||
36 | -- | 77 | -- |
37 | 2.20.1 | 78 | 2.34.1 |
38 | 79 | ||
39 | 80 | diff view generated by jsdifflib |