1
Handful of bugfixes for rc2. None of these are particularly critical
1
Patches for rc1: nothing major, just some minor bugfixes and
2
or exciting.
2
code cleanups.
3
3
4
-- PMM
4
-- PMM
5
5
6
The following changes since commit 45a150aa2b3492acf6691c7bdbeb25a8545d8345:
6
The following changes since commit f7e1914adad8885a5d4c70239ab90d901ed97e9f:
7
7
8
Merge remote-tracking branch 'remotes/ericb/tags/pull-bitmaps-2020-08-03' into staging (2020-08-03 15:13:49 +0100)
8
Merge remote-tracking branch 'remotes/alistair/tags/pull-riscv-to-apply-20201109' into staging (2020-11-10 09:24:56 +0000)
9
9
10
are available in the Git repository at:
10
are available in the Git repository at:
11
11
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200803
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201110
13
13
14
for you to fetch changes up to 13557fd392890cbd985bceba7f717e01efd674b8:
14
for you to fetch changes up to b6c56c8a9a4064ea783f352f43c5df6231a110fa:
15
15
16
hw/timer/imx_epit: Avoid assertion when CR.SWR is written (2020-08-03 17:56:11 +0100)
16
target/arm/translate-neon.c: Handle VTBL UNDEF case before VFP access check (2020-11-10 11:03:48 +0000)
17
17
18
----------------------------------------------------------------
18
----------------------------------------------------------------
19
target-arm queue:
19
target-arm queue:
20
* hw/timer/imx_epit: Avoid assertion when CR.SWR is written
20
* hw/arm/Kconfig: ARM_V7M depends on PTIMER
21
* netduino2, netduinoplus2, microbit: set system_clock_scale so that
21
* Minor coding style fixes
22
SysTick running on the CPU clock works
22
* docs: add some notes on the sbsa-ref machine
23
* target/arm: Avoid maybe-uninitialized warning with gcc 4.9
23
* hw/arm/virt: Remove dependency on Cortex-A15 MPCore peripherals
24
* target/arm: Fix AddPAC error indication
24
* target/arm: Fix neon VTBL/VTBX for len > 1
25
* Make AIRCR.SYSRESETREQ actually reset the system for the
25
* hw/arm/armsse: Correct expansion MPC interrupt lines
26
microbit, mps2-*, musca-*, netduino* boards
26
* hw/misc/stm32f2xx_syscfg: Remove extraneous IRQ
27
* hw/arm/nseries: Remove invalid/unnecessary n8x0_uart_setup()
28
* hw/arm/musicpal: Don't connect two qemu_irqs directly to the same input
29
* hw/arm/musicpal: Only use qdev_get_gpio_in() when necessary
30
* hw/arm/nseries: Check return value from load_image_targphys()
31
* tests/qtest/npcm7xx_rng-test: count runs properly
32
* target/arm/translate-neon.c: Handle VTBL UNDEF case before VFP access check
27
33
28
----------------------------------------------------------------
34
----------------------------------------------------------------
29
Kaige Li (1):
35
Alex Bennée (1):
30
target/arm: Avoid maybe-uninitialized warning with gcc 4.9
36
docs: add some notes on the sbsa-ref machine
31
37
32
Peter Maydell (6):
38
AlexChen (1):
33
hw/arm/netduino2, netduinoplus2: Set system_clock_scale
39
ssi: Fix bad printf format specifiers
34
include/hw/irq.h: New function qemu_irq_is_connected()
40
35
hw/intc/armv7m_nvic: Provide default "reset the system" behaviour for SYSRESETREQ
41
Andrew Jones (1):
36
msf2-soc, stellaris: Don't wire up SYSRESETREQ
42
hw/arm/Kconfig: ARM_V7M depends on PTIMER
37
hw/arm/nrf51_soc: Set system_clock_scale
43
38
hw/timer/imx_epit: Avoid assertion when CR.SWR is written
44
Havard Skinnemoen (1):
45
tests/qtest/npcm7xx_rng-test: count runs properly
46
47
Peter Maydell (2):
48
hw/arm/nseries: Check return value from load_image_targphys()
49
target/arm/translate-neon.c: Handle VTBL UNDEF case before VFP access check
50
51
Philippe Mathieu-Daudé (6):
52
hw/arm/virt: Remove dependency on Cortex-A15 MPCore peripherals
53
hw/arm/armsse: Correct expansion MPC interrupt lines
54
hw/misc/stm32f2xx_syscfg: Remove extraneous IRQ
55
hw/arm/nseries: Remove invalid/unnecessary n8x0_uart_setup()
56
hw/arm/musicpal: Don't connect two qemu_irqs directly to the same input
57
hw/arm/musicpal: Only use qdev_get_gpio_in() when necessary
39
58
40
Richard Henderson (1):
59
Richard Henderson (1):
41
target/arm: Fix AddPAC error indication
60
target/arm: Fix neon VTBL/VTBX for len > 1
42
61
43
include/hw/arm/armv7m.h | 4 +++-
62
Xinhao Zhang (3):
44
include/hw/irq.h | 18 ++++++++++++++++++
63
target/arm: add spaces around operator
45
hw/arm/msf2-soc.c | 11 -----------
64
target/arm: Don't use '#' flag of printf format
46
hw/arm/netduino2.c | 10 ++++++++++
65
target/arm: add space before the open parenthesis '('
47
hw/arm/netduinoplus2.c | 10 ++++++++++
48
hw/arm/nrf51_soc.c | 5 +++++
49
hw/arm/stellaris.c | 12 ------------
50
hw/intc/armv7m_nvic.c | 17 ++++++++++++++++-
51
hw/timer/imx_epit.c | 13 ++++++++++---
52
target/arm/pauth_helper.c | 6 +++++-
53
target/arm/translate-a64.c | 2 +-
54
tests/tcg/aarch64/pauth-5.c | 33 +++++++++++++++++++++++++++++++++
55
tests/tcg/aarch64/Makefile.target | 2 +-
56
13 files changed, 112 insertions(+), 31 deletions(-)
57
create mode 100644 tests/tcg/aarch64/pauth-5.c
58
66
67
docs/system/arm/sbsa.rst | 32 ++++++++++++++++++++++
68
docs/system/target-arm.rst | 1 +
69
include/hw/misc/stm32f2xx_syscfg.h | 2 --
70
target/arm/helper.h | 2 +-
71
hw/arm/armsse.c | 3 +-
72
hw/arm/musicpal.c | 40 +++++++++++++++++----------
73
hw/arm/nseries.c | 26 ++++++++----------
74
hw/arm/stm32f205_soc.c | 1 -
75
hw/misc/stm32f2xx_syscfg.c | 2 --
76
hw/ssi/imx_spi.c | 2 +-
77
hw/ssi/xilinx_spi.c | 2 +-
78
target/arm/arch_dump.c | 8 +++---
79
target/arm/arm-semi.c | 8 +++---
80
target/arm/helper.c | 2 +-
81
target/arm/op_helper.c | 23 +++++++++-------
82
target/arm/translate-a64.c | 4 +--
83
target/arm/translate.c | 2 +-
84
tests/qtest/npcm7xx_rng-test.c | 2 +-
85
hw/arm/Kconfig | 3 +-
86
target/arm/translate-neon.c.inc | 56 ++++++++++++++------------------------
87
20 files changed, 123 insertions(+), 98 deletions(-)
88
create mode 100644 docs/system/arm/sbsa.rst
89
diff view generated by jsdifflib
New patch
1
From: Andrew Jones <drjones@redhat.com>
1
2
3
commit 32bd322a0134 ("hw/timer/armv7m_systick: Rewrite to use ptimers")
4
changed armv7m_systick to build on ptimers. Make sure we have ptimers
5
in the build when building armv7m_systick.
6
7
Signed-off-by: Andrew Jones <drjones@redhat.com>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20201104103343.30392-1-drjones@redhat.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
hw/arm/Kconfig | 1 +
13
1 file changed, 1 insertion(+)
14
15
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/Kconfig
18
+++ b/hw/arm/Kconfig
19
@@ -XXX,XX +XXX,XX @@ config ZYNQ
20
21
config ARM_V7M
22
bool
23
+ select PTIMER
24
25
config ALLWINNER_A10
26
bool
27
--
28
2.20.1
29
30
diff view generated by jsdifflib
New patch
1
From: AlexChen <alex.chen@huawei.com>
1
2
3
We should use printf format specifier "%u" instead of "%d" for
4
argument of type "unsigned int".
5
6
Reported-by: Euler Robot <euler.robot@huawei.com>
7
Signed-off-by: Alex Chen <alex.chen@huawei.com>
8
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
9
Message-id: 5FA280F5.8060902@huawei.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
hw/ssi/imx_spi.c | 2 +-
13
hw/ssi/xilinx_spi.c | 2 +-
14
2 files changed, 2 insertions(+), 2 deletions(-)
15
16
diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c
17
index XXXXXXX..XXXXXXX 100644
18
--- a/hw/ssi/imx_spi.c
19
+++ b/hw/ssi/imx_spi.c
20
@@ -XXX,XX +XXX,XX @@ static const char *imx_spi_reg_name(uint32_t reg)
21
case ECSPI_MSGDATA:
22
return "ECSPI_MSGDATA";
23
default:
24
- sprintf(unknown, "%d ?", reg);
25
+ sprintf(unknown, "%u ?", reg);
26
return unknown;
27
}
28
}
29
diff --git a/hw/ssi/xilinx_spi.c b/hw/ssi/xilinx_spi.c
30
index XXXXXXX..XXXXXXX 100644
31
--- a/hw/ssi/xilinx_spi.c
32
+++ b/hw/ssi/xilinx_spi.c
33
@@ -XXX,XX +XXX,XX @@ static void xlx_spi_update_irq(XilinxSPI *s)
34
irq chain unless things really changed. */
35
if (pending != s->irqline) {
36
s->irqline = pending;
37
- DB_PRINT("irq_change of state %d ISR:%x IER:%X\n",
38
+ DB_PRINT("irq_change of state %u ISR:%x IER:%X\n",
39
pending, s->regs[R_IPISR], s->regs[R_IPIER]);
40
qemu_set_irq(s->irq, pending);
41
}
42
--
43
2.20.1
44
45
diff view generated by jsdifflib
1
The nrf51 SoC model wasn't setting the system_clock_scale
1
From: Xinhao Zhang <zhangxinhao1@huawei.com>
2
global.which meant that if guest code used the systick timer in "use
3
the processor clock" mode it would hang because time never advances.
4
2
5
Set the global to match the documented CPU clock speed for this SoC.
3
Fix code style. Operator needs spaces both sides.
6
4
7
This SoC in fact doesn't have a SysTick timer (which is the only thing
5
Signed-off-by: Xinhao Zhang <zhangxinhao1@huawei.com>
8
currently that cares about the system_clock_scale), because it's
6
Signed-off-by: Kai Deng <dengkai1@huawei.com>
9
a configurable option in the Cortex-M0. However our Cortex-M0 and
7
Message-id: 20201103114529.638233-1-zhangxinhao1@huawei.com
10
thus our nrf51 and our micro:bit board do provide a SysTick, so
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
we ought to provide a functional one rather than a broken one.
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
target/arm/arch_dump.c | 8 ++++----
12
target/arm/arm-semi.c | 8 ++++----
13
target/arm/helper.c | 2 +-
14
3 files changed, 9 insertions(+), 9 deletions(-)
12
15
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
diff --git a/target/arm/arch_dump.c b/target/arm/arch_dump.c
14
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
15
Message-id: 20200727193458.31250-1-peter.maydell@linaro.org
16
---
17
hw/arm/nrf51_soc.c | 5 +++++
18
1 file changed, 5 insertions(+)
19
20
diff --git a/hw/arm/nrf51_soc.c b/hw/arm/nrf51_soc.c
21
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
22
--- a/hw/arm/nrf51_soc.c
18
--- a/target/arm/arch_dump.c
23
+++ b/hw/arm/nrf51_soc.c
19
+++ b/target/arm/arch_dump.c
24
@@ -XXX,XX +XXX,XX @@
20
@@ -XXX,XX +XXX,XX @@ static int aarch64_write_elf64_prfpreg(WriteCoreDumpFunction f,
25
21
26
#define BASE_TO_IRQ(base) ((base >> 12) & 0x1F)
22
for (i = 0; i < 32; ++i) {
27
23
uint64_t *q = aa64_vfp_qreg(env, i);
28
+/* HCLK (the main CPU clock) on this SoC is always 16MHz */
24
- note.vfp.vregs[2*i + 0] = cpu_to_dump64(s, q[0]);
29
+#define HCLK_FRQ 16000000
25
- note.vfp.vregs[2*i + 1] = cpu_to_dump64(s, q[1]);
30
+
26
+ note.vfp.vregs[2 * i + 0] = cpu_to_dump64(s, q[0]);
31
static uint64_t clock_read(void *opaque, hwaddr addr, unsigned int size)
27
+ note.vfp.vregs[2 * i + 1] = cpu_to_dump64(s, q[1]);
32
{
33
qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n",
34
@@ -XXX,XX +XXX,XX @@ static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp)
35
return;
36
}
28
}
37
29
38
+ system_clock_scale = NANOSECONDS_PER_SECOND / HCLK_FRQ;
30
if (s->dump_info.d_endian == ELFDATA2MSB) {
39
+
31
@@ -XXX,XX +XXX,XX @@ static int aarch64_write_elf64_prfpreg(WriteCoreDumpFunction f,
40
object_property_set_link(OBJECT(&s->cpu), "memory", OBJECT(&s->container),
32
*/
41
&error_abort);
33
for (i = 0; i < 32; ++i) {
42
if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpu), errp)) {
34
uint64_t tmp = note.vfp.vregs[2*i];
35
- note.vfp.vregs[2*i] = note.vfp.vregs[2*i+1];
36
- note.vfp.vregs[2*i+1] = tmp;
37
+ note.vfp.vregs[2 * i] = note.vfp.vregs[2 * i + 1];
38
+ note.vfp.vregs[2 * i + 1] = tmp;
39
}
40
}
41
42
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
43
index XXXXXXX..XXXXXXX 100644
44
--- a/target/arm/arm-semi.c
45
+++ b/target/arm/arm-semi.c
46
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
47
if (use_gdb_syscalls()) {
48
arm_semi_open_guestfd = guestfd;
49
ret = arm_gdb_syscall(cpu, arm_semi_open_cb, "open,%s,%x,1a4", arg0,
50
- (int)arg2+1, gdb_open_modeflags[arg1]);
51
+ (int)arg2 + 1, gdb_open_modeflags[arg1]);
52
} else {
53
ret = set_swi_errno(env, open(s, open_modeflags[arg1], 0644));
54
if (ret == (uint32_t)-1) {
55
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
56
GET_ARG(1);
57
if (use_gdb_syscalls()) {
58
ret = arm_gdb_syscall(cpu, arm_semi_cb, "unlink,%s",
59
- arg0, (int)arg1+1);
60
+ arg0, (int)arg1 + 1);
61
} else {
62
s = lock_user_string(arg0);
63
if (!s) {
64
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
65
GET_ARG(3);
66
if (use_gdb_syscalls()) {
67
return arm_gdb_syscall(cpu, arm_semi_cb, "rename,%s,%s",
68
- arg0, (int)arg1+1, arg2, (int)arg3+1);
69
+ arg0, (int)arg1 + 1, arg2, (int)arg3 + 1);
70
} else {
71
char *s2;
72
s = lock_user_string(arg0);
73
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
74
GET_ARG(1);
75
if (use_gdb_syscalls()) {
76
return arm_gdb_syscall(cpu, arm_semi_cb, "system,%s",
77
- arg0, (int)arg1+1);
78
+ arg0, (int)arg1 + 1);
79
} else {
80
s = lock_user_string(arg0);
81
if (!s) {
82
diff --git a/target/arm/helper.c b/target/arm/helper.c
83
index XXXXXXX..XXXXXXX 100644
84
--- a/target/arm/helper.c
85
+++ b/target/arm/helper.c
86
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(usad8)(uint32_t a, uint32_t b)
87
uint32_t sum;
88
sum = do_usad(a, b);
89
sum += do_usad(a >> 8, b >> 8);
90
- sum += do_usad(a >> 16, b >>16);
91
+ sum += do_usad(a >> 16, b >> 16);
92
sum += do_usad(a >> 24, b >> 24);
93
return sum;
94
}
43
--
95
--
44
2.20.1
96
2.20.1
45
97
46
98
diff view generated by jsdifflib
1
From: Kaige Li <likaige@loongson.cn>
1
From: Xinhao Zhang <zhangxinhao1@huawei.com>
2
2
3
GCC version 4.9.4 isn't clever enough to figure out that all
3
Fix code style. Don't use '#' flag of printf format ('%#') in
4
execution paths in disas_ldst() that use 'fn' will have initialized
4
format strings, use '0x' prefix instead
5
it first, and so it warns:
6
5
7
/home/LiKaige/qemu/target/arm/translate-a64.c: In function ‘disas_ldst’:
6
Signed-off-by: Xinhao Zhang <zhangxinhao1@huawei.com>
8
/home/LiKaige/qemu/target/arm/translate-a64.c:3392:5: error: ‘fn’ may be used uninitialized in this function [-Werror=maybe-uninitialized]
7
Signed-off-by: Kai Deng <dengkai1@huawei.com>
9
fn(cpu_reg(s, rt), clean_addr, tcg_rs, get_mem_index(s),
8
Message-id: 20201103114529.638233-2-zhangxinhao1@huawei.com
10
^
11
/home/LiKaige/qemu/target/arm/translate-a64.c:3318:22: note: ‘fn’ was declared here
12
AtomicThreeOpFn *fn;
13
^
14
15
Make it happy by initializing the variable to NULL.
16
17
Signed-off-by: Kaige Li <likaige@loongson.cn>
18
Message-id: 1596110248-7366-2-git-send-email-likaige@loongson.cn
19
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
20
[PMM: Clean up commit message and note which gcc version this was]
21
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
---
11
---
23
target/arm/translate-a64.c | 2 +-
12
target/arm/translate-a64.c | 4 ++--
24
1 file changed, 1 insertion(+), 1 deletion(-)
13
1 file changed, 2 insertions(+), 2 deletions(-)
25
14
26
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
15
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
27
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
28
--- a/target/arm/translate-a64.c
17
--- a/target/arm/translate-a64.c
29
+++ b/target/arm/translate-a64.c
18
+++ b/target/arm/translate-a64.c
30
@@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn,
19
@@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn)
31
bool r = extract32(insn, 22, 1);
20
gen_helper_advsimd_acgt_f16(tcg_res, tcg_op1, tcg_op2, fpst);
32
bool a = extract32(insn, 23, 1);
21
break;
33
TCGv_i64 tcg_rs, clean_addr;
22
default:
34
- AtomicThreeOpFn *fn;
23
- fprintf(stderr, "%s: insn %#04x, fpop %#2x @ %#" PRIx64 "\n",
35
+ AtomicThreeOpFn *fn = NULL;
24
+ fprintf(stderr, "%s: insn 0x%04x, fpop 0x%2x @ 0x%" PRIx64 "\n",
36
25
__func__, insn, fpopcode, s->pc_curr);
37
if (is_vector || !dc_isar_feature(aa64_atomics, s)) {
26
g_assert_not_reached();
38
unallocated_encoding(s);
27
}
28
@@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn)
29
case 0x7f: /* FSQRT (vector) */
30
break;
31
default:
32
- fprintf(stderr, "%s: insn %#04x fpop %#2x\n", __func__, insn, fpop);
33
+ fprintf(stderr, "%s: insn 0x%04x fpop 0x%2x\n", __func__, insn, fpop);
34
g_assert_not_reached();
35
}
36
39
--
37
--
40
2.20.1
38
2.20.1
41
39
42
40
diff view generated by jsdifflib
New patch
1
From: Xinhao Zhang <zhangxinhao1@huawei.com>
1
2
3
Fix code style. Space required before the open parenthesis '('.
4
5
Signed-off-by: Xinhao Zhang <zhangxinhao1@huawei.com>
6
Signed-off-by: Kai Deng <dengkai1@huawei.com>
7
Message-id: 20201103114529.638233-3-zhangxinhao1@huawei.com
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
target/arm/translate.c | 2 +-
12
1 file changed, 1 insertion(+), 1 deletion(-)
13
14
diff --git a/target/arm/translate.c b/target/arm/translate.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/translate.c
17
+++ b/target/arm/translate.c
18
@@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu)
19
- Hardware watchpoints.
20
Hardware breakpoints have already been handled and skip this code.
21
*/
22
- switch(dc->base.is_jmp) {
23
+ switch (dc->base.is_jmp) {
24
case DISAS_NEXT:
25
case DISAS_TOO_MANY:
26
gen_goto_tb(dc, 1, dc->base.pc_next);
27
--
28
2.20.1
29
30
diff view generated by jsdifflib
New patch
1
From: Alex Bennée <alex.bennee@linaro.org>
1
2
3
We should at least document what this machine is about.
4
5
Reviewed-by: Graeme Gregory <graeme@nuviainc.com>
6
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
7
Message-id: 20201104165254.24822-1-alex.bennee@linaro.org
8
Cc: Leif Lindholm <leif@nuviainc.com>
9
Cc: Shashi Mallela <shashi.mallela@linaro.org>
10
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
11
[PMM: fixed filename mismatch]
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
14
docs/system/arm/sbsa.rst | 32 ++++++++++++++++++++++++++++++++
15
docs/system/target-arm.rst | 1 +
16
2 files changed, 33 insertions(+)
17
create mode 100644 docs/system/arm/sbsa.rst
18
19
diff --git a/docs/system/arm/sbsa.rst b/docs/system/arm/sbsa.rst
20
new file mode 100644
21
index XXXXXXX..XXXXXXX
22
--- /dev/null
23
+++ b/docs/system/arm/sbsa.rst
24
@@ -XXX,XX +XXX,XX @@
25
+Arm Server Base System Architecture Reference board (``sbsa-ref``)
26
+==================================================================
27
+
28
+While the `virt` board is a generic board platform that doesn't match
29
+any real hardware the `sbsa-ref` board intends to look like real
30
+hardware. The `Server Base System Architecture
31
+<https://developer.arm.com/documentation/den0029/latest>` defines a
32
+minimum base line of hardware support and importantly how the firmware
33
+reports that to any operating system. It is a static system that
34
+reports a very minimal DT to the firmware for non-discoverable
35
+information about components affected by the qemu command line (i.e.
36
+cpus and memory). As a result it must have a firmware specifically
37
+built to expect a certain hardware layout (as you would in a real
38
+machine).
39
+
40
+It is intended to be a machine for developing firmware and testing
41
+standards compliance with operating systems.
42
+
43
+Supported devices
44
+"""""""""""""""""
45
+
46
+The sbsa-ref board supports:
47
+
48
+ - A configurable number of AArch64 CPUs
49
+ - GIC version 3
50
+ - System bus AHCI controller
51
+ - System bus EHCI controller
52
+ - CDROM and hard disc on AHCI bus
53
+ - E1000E ethernet card on PCIe bus
54
+ - VGA display adaptor on PCIe bus
55
+ - A generic SBSA watchdog device
56
+
57
diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst
58
index XXXXXXX..XXXXXXX 100644
59
--- a/docs/system/target-arm.rst
60
+++ b/docs/system/target-arm.rst
61
@@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running
62
arm/mps2
63
arm/musca
64
arm/realview
65
+ arm/sbsa
66
arm/versatile
67
arm/vexpress
68
arm/aspeed
69
--
70
2.20.1
71
72
diff view generated by jsdifflib
New patch
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
2
3
When using a Cortex-A15, the Virt machine does not use any
4
MPCore peripherals. Remove the dependency.
5
6
Fixes: 7951c7b7c05 ("hw/arm: Express dependencies of the virt machine with Kconfig")
7
Reported-by: Miroslav Rezanina <mrezanin@redhat.com>
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20201107114852.271922-1-philmd@redhat.com
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
hw/arm/Kconfig | 1 -
14
1 file changed, 1 deletion(-)
15
16
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
17
index XXXXXXX..XXXXXXX 100644
18
--- a/hw/arm/Kconfig
19
+++ b/hw/arm/Kconfig
20
@@ -XXX,XX +XXX,XX @@ config ARM_VIRT
21
imply VFIO_PLATFORM
22
imply VFIO_XGMAC
23
imply TPM_TIS_SYSBUS
24
- select A15MPCORE
25
select ACPI
26
select ARM_SMMUV3
27
select GPIO_KEY
28
--
29
2.20.1
30
31
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
The definition of top_bit used in this function is one higher
3
The helper function did not get updated when we reorganized
4
than that used in the Arm ARM psuedo-code, which put the error
4
the vector register file for SVE. Since then, the neon dregs
5
indication at top_bit - 1 at the wrong place, which meant that
5
are non-sequential and cannot be simply indexed.
6
it wasn't visible to Auth.
7
6
8
Fixing the definition of top_bit requires more changes, because
7
At the same time, make the helper function operate on 64-bit
9
its most common use is for the count of bits in top_bit:bot_bit,
8
quantities so that we do not have to call it twice.
10
which would then need to be computed as top_bit - bot_bit + 1.
11
9
12
For now, prefer the minimal fix to the error indication alone.
10
Fixes: c39c2b9043e
13
11
Reported-by: Ard Biesheuvel <ardb@kernel.org>
14
Fixes: 63ff0ca94cb
15
Reported-by: Derrick McKee <derrick.mckee@gmail.com>
16
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
12
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
17
Message-id: 20200728195706.11087-1-richard.henderson@linaro.org
13
[PMM: use aa32_vfp_dreg() rather than opencoding]
14
Message-id: 20201105171126.88014-1-richard.henderson@linaro.org
18
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
19
[PMM: added comment about the divergence from the pseudocode]
20
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
21
---
17
---
22
target/arm/pauth_helper.c | 6 +++++-
18
target/arm/helper.h | 2 +-
23
tests/tcg/aarch64/pauth-5.c | 33 +++++++++++++++++++++++++++++++
19
target/arm/op_helper.c | 23 +++++++++--------
24
tests/tcg/aarch64/Makefile.target | 2 +-
20
target/arm/translate-neon.c.inc | 44 +++++++++++----------------------
25
3 files changed, 39 insertions(+), 2 deletions(-)
21
3 files changed, 29 insertions(+), 40 deletions(-)
26
create mode 100644 tests/tcg/aarch64/pauth-5.c
27
22
28
diff --git a/target/arm/pauth_helper.c b/target/arm/pauth_helper.c
23
diff --git a/target/arm/helper.h b/target/arm/helper.h
29
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
30
--- a/target/arm/pauth_helper.c
25
--- a/target/arm/helper.h
31
+++ b/target/arm/pauth_helper.c
26
+++ b/target/arm/helper.h
32
@@ -XXX,XX +XXX,XX @@ static uint64_t pauth_addpac(CPUARMState *env, uint64_t ptr, uint64_t modifier,
27
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(rsqrte_f32, TCG_CALL_NO_RWG, f32, f32, ptr)
33
*/
28
DEF_HELPER_FLAGS_2(rsqrte_f64, TCG_CALL_NO_RWG, f64, f64, ptr)
34
test = sextract64(ptr, bot_bit, top_bit - bot_bit);
29
DEF_HELPER_FLAGS_1(recpe_u32, TCG_CALL_NO_RWG, i32, i32)
35
if (test != 0 && test != -1) {
30
DEF_HELPER_FLAGS_1(rsqrte_u32, TCG_CALL_NO_RWG, i32, i32)
36
- pac ^= MAKE_64BIT_MASK(top_bit - 1, 1);
31
-DEF_HELPER_FLAGS_4(neon_tbl, TCG_CALL_NO_RWG, i32, i32, i32, ptr, i32)
37
+ /*
32
+DEF_HELPER_FLAGS_4(neon_tbl, TCG_CALL_NO_RWG, i64, env, i32, i64, i64)
38
+ * Note that our top_bit is one greater than the pseudocode's
33
39
+ * version, hence "- 2" here.
34
DEF_HELPER_3(shl_cc, i32, env, i32, i32)
40
+ */
35
DEF_HELPER_3(shr_cc, i32, env, i32, i32)
41
+ pac ^= MAKE_64BIT_MASK(top_bit - 2, 1);
36
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
37
index XXXXXXX..XXXXXXX 100644
38
--- a/target/arm/op_helper.c
39
+++ b/target/arm/op_helper.c
40
@@ -XXX,XX +XXX,XX @@ void raise_exception_ra(CPUARMState *env, uint32_t excp, uint32_t syndrome,
41
cpu_loop_exit_restore(cs, ra);
42
}
43
44
-uint32_t HELPER(neon_tbl)(uint32_t ireg, uint32_t def, void *vn,
45
- uint32_t maxindex)
46
+uint64_t HELPER(neon_tbl)(CPUARMState *env, uint32_t desc,
47
+ uint64_t ireg, uint64_t def)
48
{
49
- uint32_t val, shift;
50
- uint64_t *table = vn;
51
+ uint64_t tmp, val = 0;
52
+ uint32_t maxindex = ((desc & 3) + 1) * 8;
53
+ uint32_t base_reg = desc >> 2;
54
+ uint32_t shift, index, reg;
55
56
- val = 0;
57
- for (shift = 0; shift < 32; shift += 8) {
58
- uint32_t index = (ireg >> shift) & 0xff;
59
+ for (shift = 0; shift < 64; shift += 8) {
60
+ index = (ireg >> shift) & 0xff;
61
if (index < maxindex) {
62
- uint32_t tmp = (table[index >> 3] >> ((index & 7) << 3)) & 0xff;
63
- val |= tmp << shift;
64
+ reg = base_reg + (index >> 3);
65
+ tmp = *aa32_vfp_dreg(env, reg);
66
+ tmp = ((tmp >> ((index & 7) << 3)) & 0xff) << shift;
67
} else {
68
- val |= def & (0xff << shift);
69
+ tmp = def & (0xffull << shift);
70
}
71
+ val |= tmp;
42
}
72
}
43
73
return val;
44
/*
74
}
45
diff --git a/tests/tcg/aarch64/pauth-5.c b/tests/tcg/aarch64/pauth-5.c
75
diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc
46
new file mode 100644
76
index XXXXXXX..XXXXXXX 100644
47
index XXXXXXX..XXXXXXX
77
--- a/target/arm/translate-neon.c.inc
48
--- /dev/null
78
+++ b/target/arm/translate-neon.c.inc
49
+++ b/tests/tcg/aarch64/pauth-5.c
79
@@ -XXX,XX +XXX,XX @@ static bool trans_VEXT(DisasContext *s, arg_VEXT *a)
50
@@ -XXX,XX +XXX,XX @@
80
51
+#include <assert.h>
81
static bool trans_VTBL(DisasContext *s, arg_VTBL *a)
82
{
83
- int n;
84
- TCGv_i32 tmp, tmp2, tmp3, tmp4;
85
- TCGv_ptr ptr1;
86
+ TCGv_i64 val, def;
87
+ TCGv_i32 desc;
88
89
if (!arm_dc_feature(s, ARM_FEATURE_NEON)) {
90
return false;
91
@@ -XXX,XX +XXX,XX @@ static bool trans_VTBL(DisasContext *s, arg_VTBL *a)
92
return true;
93
}
94
95
- n = a->len + 1;
96
- if ((a->vn + n) > 32) {
97
+ if ((a->vn + a->len + 1) > 32) {
98
/*
99
* This is UNPREDICTABLE; we choose to UNDEF to avoid the
100
* helper function running off the end of the register file.
101
*/
102
return false;
103
}
104
- n <<= 3;
105
- tmp = tcg_temp_new_i32();
106
- if (a->op) {
107
- read_neon_element32(tmp, a->vd, 0, MO_32);
108
- } else {
109
- tcg_gen_movi_i32(tmp, 0);
110
- }
111
- tmp2 = tcg_temp_new_i32();
112
- read_neon_element32(tmp2, a->vm, 0, MO_32);
113
- ptr1 = vfp_reg_ptr(true, a->vn);
114
- tmp4 = tcg_const_i32(n);
115
- gen_helper_neon_tbl(tmp2, tmp2, tmp, ptr1, tmp4);
116
117
+ desc = tcg_const_i32((a->vn << 2) | a->len);
118
+ def = tcg_temp_new_i64();
119
if (a->op) {
120
- read_neon_element32(tmp, a->vd, 1, MO_32);
121
+ read_neon_element64(def, a->vd, 0, MO_64);
122
} else {
123
- tcg_gen_movi_i32(tmp, 0);
124
+ tcg_gen_movi_i64(def, 0);
125
}
126
- tmp3 = tcg_temp_new_i32();
127
- read_neon_element32(tmp3, a->vm, 1, MO_32);
128
- gen_helper_neon_tbl(tmp3, tmp3, tmp, ptr1, tmp4);
129
- tcg_temp_free_i32(tmp);
130
- tcg_temp_free_i32(tmp4);
131
- tcg_temp_free_ptr(ptr1);
132
+ val = tcg_temp_new_i64();
133
+ read_neon_element64(val, a->vm, 0, MO_64);
134
135
- write_neon_element32(tmp2, a->vd, 0, MO_32);
136
- write_neon_element32(tmp3, a->vd, 1, MO_32);
137
- tcg_temp_free_i32(tmp2);
138
- tcg_temp_free_i32(tmp3);
139
+ gen_helper_neon_tbl(val, cpu_env, desc, val, def);
140
+ write_neon_element64(val, a->vd, 0, MO_64);
52
+
141
+
53
+static int x;
142
+ tcg_temp_free_i64(def);
54
+
143
+ tcg_temp_free_i64(val);
55
+int main()
144
+ tcg_temp_free_i32(desc);
56
+{
145
return true;
57
+ int *p0 = &x, *p1, *p2, *p3;
146
}
58
+ unsigned long salt = 0;
147
59
+
60
+ /*
61
+ * With TBI enabled and a 48-bit VA, there are 7 bits of auth, and so
62
+ * a 1/128 chance of auth = pac(ptr,key,salt) producing zero.
63
+ * Find a salt that creates auth != 0.
64
+ */
65
+ do {
66
+ salt++;
67
+ asm("pacda %0, %1" : "=r"(p1) : "r"(salt), "0"(p0));
68
+ } while (p0 == p1);
69
+
70
+ /*
71
+ * This pac must fail, because the input pointer bears an encryption,
72
+ * and so is not properly extended within bits [55:47]. This will
73
+ * toggle bit 54 in the output...
74
+ */
75
+ asm("pacda %0, %1" : "=r"(p2) : "r"(salt), "0"(p1));
76
+
77
+ /* ... so that the aut must fail, setting bit 53 in the output ... */
78
+ asm("autda %0, %1" : "=r"(p3) : "r"(salt), "0"(p2));
79
+
80
+ /* ... which means this equality must not hold. */
81
+ assert(p3 != p0);
82
+ return 0;
83
+}
84
diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target
85
index XXXXXXX..XXXXXXX 100644
86
--- a/tests/tcg/aarch64/Makefile.target
87
+++ b/tests/tcg/aarch64/Makefile.target
88
@@ -XXX,XX +XXX,XX @@ run-fcvt: fcvt
89
90
# Pauth Tests
91
ifneq ($(DOCKER_IMAGE)$(CROSS_CC_HAS_ARMV8_3),)
92
-AARCH64_TESTS += pauth-1 pauth-2 pauth-4
93
+AARCH64_TESTS += pauth-1 pauth-2 pauth-4 pauth-5
94
pauth-%: CFLAGS += -march=armv8.3-a
95
run-pauth-%: QEMU_OPTS += -cpu max
96
run-plugin-pauth-%: QEMU_OPTS += -cpu max
97
--
148
--
98
2.20.1
149
2.20.1
99
150
100
151
diff view generated by jsdifflib
New patch
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
2
3
We can use one MPC per SRAM bank, but we currently only wire the
4
IRQ from the first expansion MPC to the IRQ splitter. Fix that.
5
6
Fixes: bb75e16d5e6 ("hw/arm/iotkit: Wire up MPC interrupt lines")
7
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20201107193403.436146-2-f4bug@amsat.org
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
hw/arm/armsse.c | 3 ++-
13
1 file changed, 2 insertions(+), 1 deletion(-)
14
15
diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/armsse.c
18
+++ b/hw/arm/armsse.c
19
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
20
qdev_get_gpio_in(dev_splitter, 0));
21
qdev_connect_gpio_out(dev_splitter, 0,
22
qdev_get_gpio_in_named(dev_secctl,
23
- "mpc_status", 0));
24
+ "mpc_status",
25
+ i - IOTS_NUM_EXP_MPC));
26
}
27
28
qdev_connect_gpio_out(dev_splitter, 1,
29
--
30
2.20.1
31
32
diff view generated by jsdifflib
New patch
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
2
3
The system configuration controller (SYSCFG) doesn't have
4
any output IRQ (and the INTC input #71 belongs to the UART6).
5
Remove the invalid code.
6
7
Fixes: db635521a02 ("stm32f205: Add the stm32f205 SoC")
8
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Message-id: 20201107193403.436146-3-f4bug@amsat.org
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
include/hw/misc/stm32f2xx_syscfg.h | 2 --
14
hw/arm/stm32f205_soc.c | 1 -
15
hw/misc/stm32f2xx_syscfg.c | 2 --
16
3 files changed, 5 deletions(-)
17
18
diff --git a/include/hw/misc/stm32f2xx_syscfg.h b/include/hw/misc/stm32f2xx_syscfg.h
19
index XXXXXXX..XXXXXXX 100644
20
--- a/include/hw/misc/stm32f2xx_syscfg.h
21
+++ b/include/hw/misc/stm32f2xx_syscfg.h
22
@@ -XXX,XX +XXX,XX @@ struct STM32F2XXSyscfgState {
23
uint32_t syscfg_exticr3;
24
uint32_t syscfg_exticr4;
25
uint32_t syscfg_cmpcr;
26
-
27
- qemu_irq irq;
28
};
29
30
#endif /* HW_STM32F2XX_SYSCFG_H */
31
diff --git a/hw/arm/stm32f205_soc.c b/hw/arm/stm32f205_soc.c
32
index XXXXXXX..XXXXXXX 100644
33
--- a/hw/arm/stm32f205_soc.c
34
+++ b/hw/arm/stm32f205_soc.c
35
@@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp)
36
}
37
busdev = SYS_BUS_DEVICE(dev);
38
sysbus_mmio_map(busdev, 0, 0x40013800);
39
- sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, 71));
40
41
/* Attach UART (uses USART registers) and USART controllers */
42
for (i = 0; i < STM_NUM_USARTS; i++) {
43
diff --git a/hw/misc/stm32f2xx_syscfg.c b/hw/misc/stm32f2xx_syscfg.c
44
index XXXXXXX..XXXXXXX 100644
45
--- a/hw/misc/stm32f2xx_syscfg.c
46
+++ b/hw/misc/stm32f2xx_syscfg.c
47
@@ -XXX,XX +XXX,XX @@ static void stm32f2xx_syscfg_init(Object *obj)
48
{
49
STM32F2XXSyscfgState *s = STM32F2XX_SYSCFG(obj);
50
51
- sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
52
-
53
memory_region_init_io(&s->mmio, obj, &stm32f2xx_syscfg_ops, s,
54
TYPE_STM32F2XX_SYSCFG, 0x400);
55
sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
56
--
57
2.20.1
58
59
diff view generated by jsdifflib
New patch
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
2
3
omap2420_mpu_init() introduced in commit 827df9f3c5f ("Add basic
4
OMAP2 chip support") takes care of creating the 3 UARTs.
5
6
Then commit 58a26b477e9 ("Emulate a serial bluetooth HCI with H4+
7
extensions and attach to n8x0's UART") added n8x0_uart_setup()
8
which create the UART and connects it to an IRQ output,
9
overwritting the existing peripheral and its IRQ connection.
10
This is incorrect.
11
12
Fortunately we don't need to fix this, because commit 6da68df7f9b
13
("hw/arm/nseries: Replace the bluetooth chardev with a "null"
14
chardev") removed the use of this peripheral. We can simply
15
remove the code.
16
17
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
18
Message-id: 20201107193403.436146-4-f4bug@amsat.org
19
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
20
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
21
---
22
hw/arm/nseries.c | 11 -----------
23
1 file changed, 11 deletions(-)
24
25
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
26
index XXXXXXX..XXXXXXX 100644
27
--- a/hw/arm/nseries.c
28
+++ b/hw/arm/nseries.c
29
@@ -XXX,XX +XXX,XX @@ static void n8x0_cbus_setup(struct n800_s *s)
30
cbus_attach(cbus, s->tahvo = tahvo_init(tahvo_irq, 1));
31
}
32
33
-static void n8x0_uart_setup(struct n800_s *s)
34
-{
35
- Chardev *radio = qemu_chr_new("bt-dummy-uart", "null", NULL);
36
- /*
37
- * Note: We used to connect N8X0_BT_RESET_GPIO and N8X0_BT_WKUP_GPIO
38
- * here, but this code has been removed with the bluetooth backend.
39
- */
40
- omap_uart_attach(s->mpu->uart[BT_UART], radio);
41
-}
42
-
43
static void n8x0_usb_setup(struct n800_s *s)
44
{
45
SysBusDevice *dev;
46
@@ -XXX,XX +XXX,XX @@ static void n8x0_init(MachineState *machine,
47
n8x0_spi_setup(s);
48
n8x0_dss_setup(s);
49
n8x0_cbus_setup(s);
50
- n8x0_uart_setup(s);
51
if (machine_usb(machine)) {
52
n8x0_usb_setup(s);
53
}
54
--
55
2.20.1
56
57
diff view generated by jsdifflib
1
The NVIC provides an outbound qemu_irq "SYSRESETREQ" which it signals
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
when the guest sets the SYSRESETREQ bit in the AIRCR register. This
3
matches the hardware design (where the CPU has a signal of this name
4
and it is up to the SoC to connect that up to an actual reset
5
mechanism), but in QEMU it mostly results in duplicated code in SoC
6
objects and bugs where SoC model implementors forget to wire up the
7
SYSRESETREQ line.
8
2
9
Provide a default behaviour for the case where SYSRESETREQ is not
3
The MusicPal board code connects both of the IRQ outputs of the UART
10
actually connected to anything: use qemu_system_reset_request() to
4
to the same INTC qemu_irq. Connecting two qemu_irqs outputs directly
11
perform a system reset. This will allow us to remove the
5
to the same input is not valid as it produces subtly wrong behaviour
12
implementations of SYSRESETREQ handling from the boards where that's
6
(for instance if both the IRQ lines are high, and then one goes
13
exactly what it does, and also fixes the bugs in the board models
7
low, the INTC input will see this as a high-to-low transition
14
which forgot to wire up the signal:
8
even though the second IRQ line should still be holding it high).
15
9
16
* microbit
10
This kind of wiring needs an explicitly created OR gate; add one.
17
* mps2-an385
18
* mps2-an505
19
* mps2-an511
20
* mps2-an521
21
* musca-a
22
* musca-b1
23
* netduino
24
* netduinoplus2
25
11
26
We still allow the board to wire up the signal if it needs to, in case
12
Inspired-by: Peter Maydell <peter.maydell@linaro.org>
27
we need to model more complicated reset controller logic or to model
13
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
28
buggy SoC hardware which forgot to wire up the line itself. But
14
Message-id: 20201107193403.436146-5-f4bug@amsat.org
29
defaulting to "reset the system" is more often going to be correct
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
30
than defaulting to "do nothing".
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
---
18
hw/arm/musicpal.c | 17 +++++++++++++----
19
hw/arm/Kconfig | 1 +
20
2 files changed, 14 insertions(+), 4 deletions(-)
31
21
32
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
22
diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c
33
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
34
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
35
Message-id: 20200728103744.6909-3-peter.maydell@linaro.org
36
---
37
include/hw/arm/armv7m.h | 4 +++-
38
hw/intc/armv7m_nvic.c | 17 ++++++++++++++++-
39
2 files changed, 19 insertions(+), 2 deletions(-)
40
41
diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h
42
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
43
--- a/include/hw/arm/armv7m.h
24
--- a/hw/arm/musicpal.c
44
+++ b/include/hw/arm/armv7m.h
25
+++ b/hw/arm/musicpal.c
45
@@ -XXX,XX +XXX,XX @@ typedef struct {
26
@@ -XXX,XX +XXX,XX @@
46
27
#include "ui/console.h"
47
/* ARMv7M container object.
28
#include "hw/i2c/i2c.h"
48
* + Unnamed GPIO input lines: external IRQ lines for the NVIC
29
#include "hw/irq.h"
49
- * + Named GPIO output SYSRESETREQ: signalled for guest AIRCR.SYSRESETREQ
30
+#include "hw/or-irq.h"
50
+ * + Named GPIO output SYSRESETREQ: signalled for guest AIRCR.SYSRESETREQ.
31
#include "hw/audio/wm8750.h"
51
+ * If this GPIO is not wired up then the NVIC will default to performing
32
#include "sysemu/block-backend.h"
52
+ * a qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET).
33
#include "sysemu/runstate.h"
53
* + Property "cpu-type": CPU type to instantiate
34
@@ -XXX,XX +XXX,XX @@
54
* + Property "num-irq": number of external IRQ lines
35
#define MP_TIMER4_IRQ 7
55
* + Property "memory": MemoryRegion defining the physical address space
36
#define MP_EHCI_IRQ 8
56
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
37
#define MP_ETH_IRQ 9
38
-#define MP_UART1_IRQ 11
39
-#define MP_UART2_IRQ 11
40
+#define MP_UART_SHARED_IRQ 11
41
#define MP_GPIO_IRQ 12
42
#define MP_RTC_IRQ 28
43
#define MP_AUDIO_IRQ 30
44
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
45
ARMCPU *cpu;
46
qemu_irq pic[32];
47
DeviceState *dev;
48
+ DeviceState *uart_orgate;
49
DeviceState *i2c_dev;
50
DeviceState *lcd_dev;
51
DeviceState *key_dev;
52
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
53
pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
54
pic[MP_TIMER4_IRQ], NULL);
55
56
- serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
57
+ /* Logically OR both UART IRQs together */
58
+ uart_orgate = DEVICE(object_new(TYPE_OR_IRQ));
59
+ object_property_set_int(OBJECT(uart_orgate), "num-lines", 2, &error_fatal);
60
+ qdev_realize_and_unref(uart_orgate, NULL, &error_fatal);
61
+ qdev_connect_gpio_out(DEVICE(uart_orgate), 0, pic[MP_UART_SHARED_IRQ]);
62
+
63
+ serial_mm_init(address_space_mem, MP_UART1_BASE, 2,
64
+ qdev_get_gpio_in(uart_orgate, 0),
65
1825000, serial_hd(0), DEVICE_NATIVE_ENDIAN);
66
- serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
67
+ serial_mm_init(address_space_mem, MP_UART2_BASE, 2,
68
+ qdev_get_gpio_in(uart_orgate, 1),
69
1825000, serial_hd(1), DEVICE_NATIVE_ENDIAN);
70
71
/* Register flash */
72
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
57
index XXXXXXX..XXXXXXX 100644
73
index XXXXXXX..XXXXXXX 100644
58
--- a/hw/intc/armv7m_nvic.c
74
--- a/hw/arm/Kconfig
59
+++ b/hw/intc/armv7m_nvic.c
75
+++ b/hw/arm/Kconfig
60
@@ -XXX,XX +XXX,XX @@
76
@@ -XXX,XX +XXX,XX @@ config MUSCA
61
#include "hw/intc/armv7m_nvic.h"
77
62
#include "hw/irq.h"
78
config MUSICPAL
63
#include "hw/qdev-properties.h"
79
bool
64
+#include "sysemu/runstate.h"
80
+ select OR_IRQ
65
#include "target/arm/cpu.h"
81
select BITBANG_I2C
66
#include "exec/exec-all.h"
82
select MARVELL_88W8618
67
#include "exec/memop.h"
83
select PTIMER
68
@@ -XXX,XX +XXX,XX @@ static const uint8_t nvic_id[] = {
69
0x00, 0xb0, 0x1b, 0x00, 0x0d, 0xe0, 0x05, 0xb1
70
};
71
72
+static void signal_sysresetreq(NVICState *s)
73
+{
74
+ if (qemu_irq_is_connected(s->sysresetreq)) {
75
+ qemu_irq_pulse(s->sysresetreq);
76
+ } else {
77
+ /*
78
+ * Default behaviour if the SoC doesn't need to wire up
79
+ * SYSRESETREQ (eg to a system reset controller of some kind):
80
+ * perform a system reset via the usual QEMU API.
81
+ */
82
+ qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
83
+ }
84
+}
85
+
86
static int nvic_pending_prio(NVICState *s)
87
{
88
/* return the group priority of the current pending interrupt,
89
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
90
if (value & R_V7M_AIRCR_SYSRESETREQ_MASK) {
91
if (attrs.secure ||
92
!(cpu->env.v7m.aircr & R_V7M_AIRCR_SYSRESETREQS_MASK)) {
93
- qemu_irq_pulse(s->sysresetreq);
94
+ signal_sysresetreq(s);
95
}
96
}
97
if (value & R_V7M_AIRCR_VECTCLRACTIVE_MASK) {
98
--
84
--
99
2.20.1
85
2.20.1
100
86
101
87
diff view generated by jsdifflib
1
The netduino2 and netduinoplus2 boards forgot to set the system_clock_scale
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
global, which meant that if guest code used the systick timer in "use
3
the processor clock" mode it would hang because time never advances.
4
2
5
Set the global to match the documented CPU clock speed of these boards.
3
We don't need to fill the full pic[] array if we only use
6
Judging by the data sheet this is slightly simplistic because the
4
few of the interrupt lines. Directly call qdev_get_gpio_in()
7
SoC allows configuration of the SYSCLK source and frequency via the
5
when necessary.
8
RCC (reset and clock control) module, but we don't model that.
9
6
10
Fixes: https://bugs.launchpad.net/qemu/+bug/1876187
7
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20201107193403.436146-6-f4bug@amsat.org
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
13
Message-id: 20200727162617.26227-1-peter.maydell@linaro.org
14
---
11
---
15
hw/arm/netduino2.c | 10 ++++++++++
12
hw/arm/musicpal.c | 25 +++++++++++++------------
16
hw/arm/netduinoplus2.c | 10 ++++++++++
13
1 file changed, 13 insertions(+), 12 deletions(-)
17
2 files changed, 20 insertions(+)
18
14
19
diff --git a/hw/arm/netduino2.c b/hw/arm/netduino2.c
15
diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c
20
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
21
--- a/hw/arm/netduino2.c
17
--- a/hw/arm/musicpal.c
22
+++ b/hw/arm/netduino2.c
18
+++ b/hw/arm/musicpal.c
23
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@ static struct arm_boot_info musicpal_binfo = {
24
#include "hw/arm/stm32f205_soc.h"
20
static void musicpal_init(MachineState *machine)
25
#include "hw/arm/boot.h"
26
27
+/* Main SYSCLK frequency in Hz (120MHz) */
28
+#define SYSCLK_FRQ 120000000ULL
29
+
30
static void netduino2_init(MachineState *machine)
31
{
21
{
22
ARMCPU *cpu;
23
- qemu_irq pic[32];
32
DeviceState *dev;
24
DeviceState *dev;
33
25
+ DeviceState *pic;
34
+ /*
26
DeviceState *uart_orgate;
35
+ * TODO: ideally we would model the SoC RCC and let it handle
27
DeviceState *i2c_dev;
36
+ * system_clock_scale, including its ability to define different
28
DeviceState *lcd_dev;
37
+ * possible SYSCLK sources.
29
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
38
+ */
30
&error_fatal);
39
+ system_clock_scale = NANOSECONDS_PER_SECOND / SYSCLK_FRQ;
31
memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
40
+
32
41
dev = qdev_new(TYPE_STM32F205_SOC);
33
- dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
42
qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m3"));
34
+ pic = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
35
qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
36
- for (i = 0; i < 32; i++) {
37
- pic[i] = qdev_get_gpio_in(dev, i);
38
- }
39
- sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ],
40
- pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
41
- pic[MP_TIMER4_IRQ], NULL);
42
+ sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE,
43
+ qdev_get_gpio_in(pic, MP_TIMER1_IRQ),
44
+ qdev_get_gpio_in(pic, MP_TIMER2_IRQ),
45
+ qdev_get_gpio_in(pic, MP_TIMER3_IRQ),
46
+ qdev_get_gpio_in(pic, MP_TIMER4_IRQ), NULL);
47
48
/* Logically OR both UART IRQs together */
49
uart_orgate = DEVICE(object_new(TYPE_OR_IRQ));
50
object_property_set_int(OBJECT(uart_orgate), "num-lines", 2, &error_fatal);
51
qdev_realize_and_unref(uart_orgate, NULL, &error_fatal);
52
- qdev_connect_gpio_out(DEVICE(uart_orgate), 0, pic[MP_UART_SHARED_IRQ]);
53
+ qdev_connect_gpio_out(DEVICE(uart_orgate), 0,
54
+ qdev_get_gpio_in(pic, MP_UART_SHARED_IRQ));
55
56
serial_mm_init(address_space_mem, MP_UART1_BASE, 2,
57
qdev_get_gpio_in(uart_orgate, 0),
58
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
59
OBJECT(get_system_memory()), &error_fatal);
43
sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
60
sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
44
diff --git a/hw/arm/netduinoplus2.c b/hw/arm/netduinoplus2.c
61
sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
45
index XXXXXXX..XXXXXXX 100644
62
- sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
46
--- a/hw/arm/netduinoplus2.c
63
+ sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
47
+++ b/hw/arm/netduinoplus2.c
64
+ qdev_get_gpio_in(pic, MP_ETH_IRQ));
48
@@ -XXX,XX +XXX,XX @@
65
49
#include "hw/arm/stm32f405_soc.h"
66
sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
50
#include "hw/arm/boot.h"
67
51
68
sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
52
+/* Main SYSCLK frequency in Hz (168MHz) */
69
53
+#define SYSCLK_FRQ 168000000ULL
70
dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE,
54
+
71
- pic[MP_GPIO_IRQ]);
55
static void netduinoplus2_init(MachineState *machine)
72
+ qdev_get_gpio_in(pic, MP_GPIO_IRQ));
56
{
73
i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
57
DeviceState *dev;
74
i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c");
58
75
59
+ /*
76
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
60
+ * TODO: ideally we would model the SoC RCC and let it handle
77
NULL);
61
+ * system_clock_scale, including its ability to define different
78
sysbus_realize_and_unref(s, &error_fatal);
62
+ * possible SYSCLK sources.
79
sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
63
+ */
80
- sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
64
+ system_clock_scale = NANOSECONDS_PER_SECOND / SYSCLK_FRQ;
81
+ sysbus_connect_irq(s, 0, qdev_get_gpio_in(pic, MP_AUDIO_IRQ));
65
+
82
66
dev = qdev_new(TYPE_STM32F405_SOC);
83
musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
67
qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4"));
84
arm_load_kernel(cpu, machine, &musicpal_binfo);
68
sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
69
--
85
--
70
2.20.1
86
2.20.1
71
87
72
88
diff view generated by jsdifflib
1
Mostly devices don't need to care whether one of their output
1
The nseries machines have a codepath that allows them to load a
2
qemu_irq lines is connected, because functions like qemu_set_irq()
2
secondary bootloader. This code wasn't checking that the
3
silently do nothing if there is nothing on the other end. However
3
load_image_targphys() succeeded. Check the return value and report
4
sometimes a device might want to implement default behaviour for the
4
the error to the user.
5
case where the machine hasn't wired the line up to anywhere.
6
5
7
Provide a function qemu_irq_is_connected() that devices can use for
6
While we're in the vicinity, fix the comment style of the
8
this purpose. (The test is trivial but encapsulating it in a
7
comment documenting what this image load is doing.
9
function makes it easier to see where we're doing it in case we need
10
to change the implementation later.)
11
8
9
Fixes: Coverity CID 1192904
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
14
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
12
Message-id: 20201103114918.11807-1-peter.maydell@linaro.org
15
Message-id: 20200728103744.6909-2-peter.maydell@linaro.org
16
---
13
---
17
include/hw/irq.h | 18 ++++++++++++++++++
14
hw/arm/nseries.c | 15 +++++++++++----
18
1 file changed, 18 insertions(+)
15
1 file changed, 11 insertions(+), 4 deletions(-)
19
16
20
diff --git a/include/hw/irq.h b/include/hw/irq.h
17
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
21
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
22
--- a/include/hw/irq.h
19
--- a/hw/arm/nseries.c
23
+++ b/include/hw/irq.h
20
+++ b/hw/arm/nseries.c
24
@@ -XXX,XX +XXX,XX @@ qemu_irq qemu_irq_split(qemu_irq irq1, qemu_irq irq2);
21
@@ -XXX,XX +XXX,XX @@ static void n8x0_init(MachineState *machine,
25
on an existing vector of qemu_irq. */
22
/* No, wait, better start at the ROM. */
26
void qemu_irq_intercept_in(qemu_irq *gpio_in, qemu_irq_handler handler, int n);
23
s->mpu->cpu->env.regs[15] = OMAP2_Q2_BASE + 0x400000;
27
24
28
+/**
25
- /* This is intended for loading the `secondary.bin' program from
29
+ * qemu_irq_is_connected: Return true if IRQ line is wired up
26
+ /*
30
+ *
27
+ * This is intended for loading the `secondary.bin' program from
31
+ * If a qemu_irq has a device on the other (receiving) end of it,
28
* Nokia images (the NOLO bootloader). The entry point seems
32
+ * return true; otherwise return false.
29
* to be at OMAP2_Q2_BASE + 0x400000.
33
+ *
30
*
34
+ * Usually device models don't need to care whether the machine model
31
@@ -XXX,XX +XXX,XX @@ static void n8x0_init(MachineState *machine,
35
+ * has wired up their outbound qemu_irq lines, because functions like
32
* for them the entry point needs to be set to OMAP2_SRAM_BASE.
36
+ * qemu_set_irq() silently do nothing if there is nothing on the other
33
*
37
+ * end of the line. However occasionally a device model will want to
34
* The code above is for loading the `zImage' file from Nokia
38
+ * provide default behaviour if its output is left floating, and
35
- * images. */
39
+ * it can use this function to identify when that is the case.
36
- load_image_targphys(option_rom[0].name, OMAP2_Q2_BASE + 0x400000,
40
+ */
37
- machine->ram_size - 0x400000);
41
+static inline bool qemu_irq_is_connected(qemu_irq irq)
38
+ * images.
42
+{
39
+ */
43
+ return irq != NULL;
40
+ if (load_image_targphys(option_rom[0].name,
44
+}
41
+ OMAP2_Q2_BASE + 0x400000,
45
+
42
+ machine->ram_size - 0x400000) < 0) {
46
#endif
43
+ error_report("Failed to load secondary bootloader %s",
44
+ option_rom[0].name);
45
+ exit(EXIT_FAILURE);
46
+ }
47
48
n800_setup_nolo_tags(nolo_tags);
49
cpu_physical_memory_write(OMAP2_SRAM_BASE, nolo_tags, 0x10000);
47
--
50
--
48
2.20.1
51
2.20.1
49
52
50
53
diff view generated by jsdifflib
1
The imx_epit device has a software-controllable reset triggered by
1
From: Havard Skinnemoen <hskinnemoen@google.com>
2
setting the SWR bit in the CR register. An error in commit cc2722ec83ad9
3
means that we will end up assert()ing if the guest does this, because
4
the code in imx_epit_write() starts ptimer transactions, and then
5
imx_epit_reset() also starts ptimer transactions, triggering
6
"ptimer_transaction_begin: Assertion `!s->in_transaction' failed".
7
2
8
The cleanest way to avoid this double-transaction is to move the
3
The number of runs is equal to the number of 0-1 and 1-0 transitions,
9
start-transaction for the CR write handling down below the check of
4
plus one. Currently, it's counting the number of times these transitions
10
the SWR bit.
5
do _not_ happen, plus one.
11
6
12
Fixes: https://bugs.launchpad.net/qemu/+bug/1880424
7
Source:
13
Fixes: cc2722ec83ad944505fe
8
https://nvlpubs.nist.gov/nistpubs/Legacy/SP/nistspecialpublication800-22r1a.pdf
9
section 2.3.4 point (3).
10
11
Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com>
12
Message-id: 20201103011457.2959989-2-hskinnemoen@google.com
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
16
Message-id: 20200727154550.3409-1-peter.maydell@linaro.org
17
---
15
---
18
hw/timer/imx_epit.c | 13 ++++++++++---
16
tests/qtest/npcm7xx_rng-test.c | 2 +-
19
1 file changed, 10 insertions(+), 3 deletions(-)
17
1 file changed, 1 insertion(+), 1 deletion(-)
20
18
21
diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c
19
diff --git a/tests/qtest/npcm7xx_rng-test.c b/tests/qtest/npcm7xx_rng-test.c
22
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
23
--- a/hw/timer/imx_epit.c
21
--- a/tests/qtest/npcm7xx_rng-test.c
24
+++ b/hw/timer/imx_epit.c
22
+++ b/tests/qtest/npcm7xx_rng-test.c
25
@@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value,
23
@@ -XXX,XX +XXX,XX @@ static double calc_runs_p(const unsigned long *buf, unsigned int nr_bits)
26
24
pi = (double)nr_ones / nr_bits;
27
switch (offset >> 2) {
25
28
case 0: /* CR */
26
for (k = 0; k < nr_bits - 1; k++) {
29
- ptimer_transaction_begin(s->timer_cmp);
27
- vn_obs += !(test_bit(k, buf) ^ test_bit(k + 1, buf));
30
- ptimer_transaction_begin(s->timer_reload);
28
+ vn_obs += (test_bit(k, buf) ^ test_bit(k + 1, buf));
31
29
}
32
oldcr = s->cr;
30
vn_obs += 1;
33
s->cr = value & 0x03ffffff;
34
if (s->cr & CR_SWR) {
35
/* handle the reset */
36
imx_epit_reset(DEVICE(s));
37
- } else {
38
+ /*
39
+ * TODO: could we 'break' here? following operations appear
40
+ * to duplicate the work imx_epit_reset() already did.
41
+ */
42
+ }
43
+
44
+ ptimer_transaction_begin(s->timer_cmp);
45
+ ptimer_transaction_begin(s->timer_reload);
46
+
47
+ if (!(s->cr & CR_SWR)) {
48
imx_epit_set_freq(s);
49
}
50
31
51
--
32
--
52
2.20.1
33
2.20.1
53
34
54
35
diff view generated by jsdifflib
1
The MSF2 SoC model and the Stellaris board code both wire
1
Checks for UNDEF cases should go before the "is VFP enabled?" access
2
SYSRESETREQ up to a function that just invokes
2
check, except in special cases. Move a stray UNDEF check in the VTBL
3
qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
3
trans function up above the access check.
4
This is now the default action that the NVIC does if the line is
5
not connected, so we can delete the handling code.
6
4
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
7
Message-id: 20201109145324.2859-1-peter.maydell@linaro.org
10
Message-id: 20200728103744.6909-4-peter.maydell@linaro.org
11
---
8
---
12
hw/arm/msf2-soc.c | 11 -----------
9
target/arm/translate-neon.c.inc | 8 ++++----
13
hw/arm/stellaris.c | 12 ------------
10
1 file changed, 4 insertions(+), 4 deletions(-)
14
2 files changed, 23 deletions(-)
15
11
16
diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c
12
diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc
17
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
18
--- a/hw/arm/msf2-soc.c
14
--- a/target/arm/translate-neon.c.inc
19
+++ b/hw/arm/msf2-soc.c
15
+++ b/target/arm/translate-neon.c.inc
20
@@ -XXX,XX +XXX,XX @@
16
@@ -XXX,XX +XXX,XX @@ static bool trans_VTBL(DisasContext *s, arg_VTBL *a)
21
#include "hw/irq.h"
17
return false;
22
#include "hw/arm/msf2-soc.h"
18
}
23
#include "hw/misc/unimp.h"
19
24
-#include "sysemu/runstate.h"
20
- if (!vfp_access_check(s)) {
25
#include "sysemu/sysemu.h"
21
- return true;
26
27
#define MSF2_TIMER_BASE 0x40004000
28
@@ -XXX,XX +XXX,XX @@ static const int spi_irq[MSF2_NUM_SPIS] = { 2, 3 };
29
static const int uart_irq[MSF2_NUM_UARTS] = { 10, 11 };
30
static const int timer_irq[MSF2_NUM_TIMERS] = { 14, 15 };
31
32
-static void do_sys_reset(void *opaque, int n, int level)
33
-{
34
- if (level) {
35
- qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
36
- }
22
- }
37
-}
38
-
23
-
39
static void m2sxxx_soc_initfn(Object *obj)
24
if ((a->vn + a->len + 1) > 32) {
40
{
25
/*
41
MSF2State *s = MSF2_SOC(obj);
26
* This is UNPREDICTABLE; we choose to UNDEF to avoid the
42
@@ -XXX,XX +XXX,XX @@ static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp)
27
@@ -XXX,XX +XXX,XX @@ static bool trans_VTBL(DisasContext *s, arg_VTBL *a)
43
return;
28
return false;
44
}
29
}
45
30
46
- qdev_connect_gpio_out_named(DEVICE(&s->armv7m.nvic), "SYSRESETREQ", 0,
31
+ if (!vfp_access_check(s)) {
47
- qemu_allocate_irq(&do_sys_reset, NULL, 0));
32
+ return true;
48
-
33
+ }
49
system_clock_scale = NANOSECONDS_PER_SECOND / s->m3clk;
34
+
50
35
desc = tcg_const_i32((a->vn << 2) | a->len);
51
for (i = 0; i < MSF2_NUM_UARTS; i++) {
36
def = tcg_temp_new_i64();
52
diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c
37
if (a->op) {
53
index XXXXXXX..XXXXXXX 100644
54
--- a/hw/arm/stellaris.c
55
+++ b/hw/arm/stellaris.c
56
@@ -XXX,XX +XXX,XX @@
57
#include "hw/boards.h"
58
#include "qemu/log.h"
59
#include "exec/address-spaces.h"
60
-#include "sysemu/runstate.h"
61
#include "sysemu/sysemu.h"
62
#include "hw/arm/armv7m.h"
63
#include "hw/char/pl011.h"
64
@@ -XXX,XX +XXX,XX @@ static void stellaris_adc_init(Object *obj)
65
qdev_init_gpio_in(dev, stellaris_adc_trigger, 1);
66
}
67
68
-static
69
-void do_sys_reset(void *opaque, int n, int level)
70
-{
71
- if (level) {
72
- qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
73
- }
74
-}
75
-
76
/* Board init. */
77
static stellaris_board_info stellaris_boards[] = {
78
{ "LM3S811EVB",
79
@@ -XXX,XX +XXX,XX @@ static void stellaris_init(MachineState *ms, stellaris_board_info *board)
80
/* This will exit with an error if the user passed us a bad cpu_type */
81
sysbus_realize_and_unref(SYS_BUS_DEVICE(nvic), &error_fatal);
82
83
- qdev_connect_gpio_out_named(nvic, "SYSRESETREQ", 0,
84
- qemu_allocate_irq(&do_sys_reset, NULL, 0));
85
-
86
if (board->dc1 & (1 << 16)) {
87
dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000,
88
qdev_get_gpio_in(nvic, 14),
89
--
38
--
90
2.20.1
39
2.20.1
91
40
92
41
diff view generated by jsdifflib