1
Last lot of target-arm changes to squeeze in before rc1:
1
Nothing too exciting, but does include the last bits of v8.1M support work.
2
* various minor Arm bug fixes
3
* David Carlier's Haiku build portability fixes
4
* Wentong Wu's fixes for icount handling in the nios2 target
5
2
6
The following changes since commit 00ce6c36b35e0eb8cc5d68a28f288a6335848813:
3
-- PMM
7
4
8
Merge remote-tracking branch 'remotes/huth-gitlab/tags/pull-request-2020-07-13' into staging (2020-07-13 13:01:30 +0100)
5
The following changes since commit e79de63ab1bd1f6550e7b915e433bec1ad1a870a:
6
7
Merge remote-tracking branch 'remotes/rth-gitlab/tags/pull-tcg-20210107' into staging (2021-01-07 20:34:05 +0000)
9
8
10
are available in the Git repository at:
9
are available in the Git repository at:
11
10
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200713
11
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210108
13
12
14
for you to fetch changes up to 756f739b1682bf131994ec96dad7fbdf8b54493a:
13
for you to fetch changes up to c9f8511ea8d2b80723af0fea1f716d752c1b5208:
15
14
16
hw/arm/aspeed: Do not create and attach empty SD cards by default (2020-07-13 14:36:12 +0100)
15
docs/system: arm: Add sabrelite board description (2021-01-08 15:13:39 +0000)
17
16
18
----------------------------------------------------------------
17
----------------------------------------------------------------
19
target-arm queue:
18
target-arm queue:
20
* hw/arm/bcm2836: Remove unused 'cpu_type' field
19
* intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs
21
* target/arm: Fix mtedesc for do_mem_zpz
20
* target/arm: Fix MTE0_ACTIVE
22
* Add the ability to change the FEC PHY MDIO device number on i.MX25/i.MX6/i.MX7
21
* target/arm: Implement v8.1M and Cortex-M55 model
23
* target/arm: Don't do raw writes for PMINTENCLR
22
* hw/arm/highbank: Drop dead KVM support code
24
* virtio-iommu: Fix coverity issue in virtio_iommu_handle_command()
23
* util/qemu-timer: Make timer_free() imply timer_del()
25
* build: Fix various issues with building on Haiku
24
* various devices: Use ptimer_free() in finalize function
26
* target/nios2: fix wrctl behaviour when using icount
25
* docs/system: arm: Add sabrelite board description
27
* hw/arm/tosa: Encapsulate misc GPIO handling in a device
26
* sabrelite: Minor fixes to allow booting U-Boot
28
* hw/arm/palm.c: Encapsulate misc GPIO handling in a device
29
* hw/arm/aspeed: Do not create and attach empty SD cards by default
30
27
31
----------------------------------------------------------------
28
----------------------------------------------------------------
32
Aaron Lindsay (1):
29
Andrew Jones (1):
33
target/arm: Don't do raw writes for PMINTENCLR
30
hw/arm/virt: Remove virt machine state 'smp_cpus'
34
31
35
David CARLIER (8):
32
Bin Meng (4):
36
build: Enable BSD symbols for Haiku
33
hw/misc: imx6_ccm: Update PMU_MISC0 reset value
37
util/qemu-openpty.c: Don't assume pty.h is glibc-only
34
hw/msic: imx6_ccm: Correct register value for silicon type
38
build: Check that mlockall() exists
35
hw/arm: sabrelite: Connect the Ethernet PHY at address 6
39
osdep.h: Always include <sys/signal.h> if it exists
36
docs/system: arm: Add sabrelite board description
40
osdep.h: For Haiku, define SIGIO as equivalent to SIGPOLL
41
bswap.h: Include <endian.h> on Haiku for bswap operations
42
util/compatfd.c: Only include <sys/syscall.h> if CONFIG_SIGNALFD
43
util/oslib-posix.c: Implement qemu_init_exec_dir() for Haiku
44
37
45
Eric Auger (1):
38
Edgar E. Iglesias (1):
46
virtio-iommu: Fix coverity issue in virtio_iommu_handle_command()
39
intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs
47
40
48
Gerd Hoffmann (1):
41
Gan Qixin (7):
49
util/drm: make portable by avoiding struct dirent d_type
42
digic-timer: Use ptimer_free() in the finalize function to avoid memleaks
43
allwinner-a10-pit: Use ptimer_free() in the finalize function to avoid memleaks
44
exynos4210_rtc: Use ptimer_free() in the finalize function to avoid memleaks
45
exynos4210_pwm: Use ptimer_free() in the finalize function to avoid memleaks
46
mss-timer: Use ptimer_free() in the finalize function to avoid memleaks
47
musicpal: Use ptimer_free() in the finalize function to avoid memleaks
48
exynos4210_mct: Use ptimer_free() in the finalize function to avoid memleaks
50
49
51
Jean-Christophe Dubois (3):
50
Peter Maydell (9):
52
Add the ability to change the FEC PHY MDIO device number on i.MX25 processor
51
hw/intc/armv7m_nvic: Correct handling of CCR.BFHFNMIGN
53
Add the ability to change the FEC PHY MDIO device number on i.MX6 processor
52
target/arm: Correct store of FPSCR value via FPCXT_S
54
Add the ability to change the FEC PHY MDIO devices numbers on i.MX7 processor
53
target/arm: Implement FPCXT_NS fp system register
55
54
target/arm: Implement Cortex-M55 model
56
Peter Maydell (4):
55
hw/arm/highbank: Drop dead KVM support code
57
hw/arm/tosa.c: Detabify
56
util/qemu-timer: Make timer_free() imply timer_del()
58
hw/arm/tosa: Encapsulate misc GPIO handling in a device
57
scripts/coccinelle: New script to remove unnecessary timer_del() calls
59
hw/arm/palm.c: Detabify
58
Remove superfluous timer_del() calls
60
hw/arm/palm.c: Encapsulate misc GPIO handling in a device
59
target/arm: Remove timer_del()/timer_deinit() before timer_free()
61
62
Philippe Mathieu-Daudé (2):
63
hw/arm/bcm2836: Remove unused 'cpu_type' field
64
hw/arm/aspeed: Do not create and attach empty SD cards by default
65
60
66
Richard Henderson (1):
61
Richard Henderson (1):
67
target/arm: Fix mtedesc for do_mem_zpz
62
target/arm: Fix MTE0_ACTIVE
68
63
69
Wentong Wu (4):
64
docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++
70
target/nios2: add DISAS_NORETURN case for nothing more to generate
65
docs/system/target-arm.rst | 1 +
71
target/nios2: in line the semantics of DISAS_UPDATE with other targets
66
scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++
72
target/nios2: Use gen_io_start around wrctl instruction
67
include/hw/arm/virt.h | 3 +-
73
hw/nios2: exit to main CPU loop only when unmasking interrupts
68
include/qemu/timer.h | 24 +++---
69
block/iscsi.c | 2 -
70
block/nbd.c | 1 -
71
block/qcow2.c | 1 -
72
hw/arm/highbank.c | 14 +--
73
hw/arm/musicpal.c | 12 +++
74
hw/arm/sabrelite.c | 4 +
75
hw/arm/virt-acpi-build.c | 9 +-
76
hw/arm/virt.c | 21 +++--
77
hw/block/nvme.c | 2 -
78
hw/char/serial.c | 2 -
79
hw/char/virtio-serial-bus.c | 2 -
80
hw/ide/core.c | 1 -
81
hw/input/hid.c | 1 -
82
hw/intc/apic.c | 1 -
83
hw/intc/arm_gic.c | 4 +-
84
hw/intc/armv7m_nvic.c | 15 ++++
85
hw/intc/ioapic.c | 1 -
86
hw/ipmi/ipmi_bmc_extern.c | 1 -
87
hw/misc/imx6_ccm.c | 4 +-
88
hw/net/e1000.c | 3 -
89
hw/net/e1000e_core.c | 8 --
90
hw/net/pcnet-pci.c | 1 -
91
hw/net/rtl8139.c | 1 -
92
hw/net/spapr_llan.c | 1 -
93
hw/net/virtio-net.c | 2 -
94
hw/rtc/exynos4210_rtc.c | 9 ++
95
hw/s390x/s390-pci-inst.c | 1 -
96
hw/sd/sd.c | 1 -
97
hw/sd/sdhci.c | 2 -
98
hw/timer/allwinner-a10-pit.c | 11 +++
99
hw/timer/digic-timer.c | 8 ++
100
hw/timer/exynos4210_mct.c | 14 +++
101
hw/timer/exynos4210_pwm.c | 11 +++
102
hw/timer/mss-timer.c | 13 +++
103
hw/usb/dev-hub.c | 1 -
104
hw/usb/hcd-ehci.c | 1 -
105
hw/usb/hcd-ohci-pci.c | 1 -
106
hw/usb/hcd-uhci.c | 1 -
107
hw/usb/hcd-xhci.c | 1 -
108
hw/usb/redirect.c | 1 -
109
hw/vfio/display.c | 1 -
110
hw/virtio/vhost-vsock-common.c | 1 -
111
hw/virtio/virtio-balloon.c | 1 -
112
hw/virtio/virtio-rng.c | 1 -
113
hw/watchdog/wdt_diag288.c | 1 -
114
hw/watchdog/wdt_i6300esb.c | 1 -
115
migration/colo.c | 1 -
116
monitor/hmp-cmds.c | 1 -
117
net/announce.c | 1 -
118
net/colo-compare.c | 1 -
119
net/slirp.c | 1 -
120
replay/replay-debugging.c | 1 -
121
target/arm/cpu.c | 2 -
122
target/arm/cpu_tcg.c | 42 +++++++++
123
target/arm/helper.c | 2 +-
124
target/s390x/cpu.c | 2 -
125
ui/console.c | 1 -
126
ui/spice-core.c | 1 -
127
util/throttle.c | 1 -
128
target/arm/translate-vfp.c.inc | 114 ++++++++++++++++++++++--
129
65 files changed, 421 insertions(+), 111 deletions(-)
130
create mode 100644 docs/system/arm/sabrelite.rst
131
create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci
74
132
75
configure | 38 ++++++++++++-
76
include/hw/arm/bcm2836.h | 1 -
77
include/hw/arm/fsl-imx25.h | 1 +
78
include/hw/arm/fsl-imx6.h | 1 +
79
include/hw/arm/fsl-imx7.h | 1 +
80
include/qemu/bswap.h | 2 +
81
include/qemu/osdep.h | 6 +-
82
hw/arm/aspeed.c | 9 +--
83
hw/arm/fsl-imx25.c | 7 +++
84
hw/arm/fsl-imx6.c | 7 +++
85
hw/arm/fsl-imx7.c | 9 +++
86
hw/arm/palm.c | 111 +++++++++++++++++++++++++------------
87
hw/arm/tosa.c | 132 +++++++++++++++++++++++++++++---------------
88
hw/nios2/cpu_pic.c | 3 +-
89
hw/virtio/virtio-iommu.c | 1 +
90
hw/xen/xen-legacy-backend.c | 1 -
91
os-posix.c | 4 ++
92
target/arm/helper.c | 4 +-
93
target/arm/translate-sve.c | 2 +-
94
target/nios2/translate.c | 12 +++-
95
util/compatfd.c | 2 +
96
util/drm.c | 19 +++++--
97
util/oslib-posix.c | 20 ++++++-
98
util/qemu-openpty.c | 2 +-
99
24 files changed, 292 insertions(+), 103 deletions(-)
100
diff view generated by jsdifflib
Deleted patch
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
1
3
The 'cpu_type' has been moved from BCM283XState to BCM283XClass
4
in commit 210f47840d, but we forgot to remove the old variable.
5
Do it now.
6
7
Fixes: 210f47840d ("hw/arm/bcm2836: Hardcode correct CPU type")
8
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
Message-id: 20200703200459.23294-1-f4bug@amsat.org
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
include/hw/arm/bcm2836.h | 1 -
14
1 file changed, 1 deletion(-)
15
16
diff --git a/include/hw/arm/bcm2836.h b/include/hw/arm/bcm2836.h
17
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/arm/bcm2836.h
19
+++ b/include/hw/arm/bcm2836.h
20
@@ -XXX,XX +XXX,XX @@ typedef struct BCM283XState {
21
DeviceState parent_obj;
22
/*< public >*/
23
24
- char *cpu_type;
25
uint32_t enabled_cpus;
26
27
struct {
28
--
29
2.20.1
30
31
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
1
From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com>
2
2
3
Since added in commit 2bea128c3d, each SDHCI is wired with a SD
3
Correct the indexing into s->cpu_ctlr for vCPUs.
4
card, using empty card when no block drive provided. This is not
5
the desired behavior. The SDHCI exposes a SD bus to plug cards
6
on, if no card available, it is fine to have an unplugged bus.
7
4
8
Avoid creating unnecessary SD card device when no block drive
5
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
9
provided.
6
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
10
7
Reviewed-by: Luc Michel <luc.michel@greensocs.com>
11
Fixes: 2bea128c3d ("hw/sd/aspeed_sdhci: New device")
8
Message-id: 20201214222154.3480243-2-edgar.iglesias@gmail.com
12
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
13
Message-id: 20200705173402.15620-1-f4bug@amsat.org
14
Reviewed-by: Cédric Le Goater <clg@kaod.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
10
---
17
hw/arm/aspeed.c | 9 +++++----
11
hw/intc/arm_gic.c | 4 +++-
18
1 file changed, 5 insertions(+), 4 deletions(-)
12
1 file changed, 3 insertions(+), 1 deletion(-)
19
13
20
diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c
14
diff --git a/hw/intc/arm_gic.c b/hw/intc/arm_gic.c
21
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
22
--- a/hw/arm/aspeed.c
16
--- a/hw/intc/arm_gic.c
23
+++ b/hw/arm/aspeed.c
17
+++ b/hw/intc/arm_gic.c
24
@@ -XXX,XX +XXX,XX @@ static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo)
18
@@ -XXX,XX +XXX,XX @@ static inline void gic_get_best_virq(GICState *s, int cpu,
19
static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt,
20
int group_mask)
25
{
21
{
26
DeviceState *card;
22
+ int cpu_iface = virt ? (cpu + GIC_NCPU) : cpu;
27
23
+
28
- card = qdev_new(TYPE_SD_CARD);
24
if (!virt && !(s->ctlr & group_mask)) {
29
- if (dinfo) {
25
return false;
30
- qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
26
}
31
- &error_fatal);
27
@@ -XXX,XX +XXX,XX @@ static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt,
32
+ if (!dinfo) {
28
return false;
33
+ return;
29
}
34
}
30
35
+ card = qdev_new(TYPE_SD_CARD);
31
- if (!(s->cpu_ctlr[cpu] & group_mask)) {
36
+ qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
32
+ if (!(s->cpu_ctlr[cpu_iface] & group_mask)) {
37
+ &error_fatal);
33
return false;
38
qdev_realize_and_unref(card,
34
}
39
qdev_get_child_bus(DEVICE(sdhci), "sd-bus"),
35
40
&error_fatal);
41
--
36
--
42
2.20.1
37
2.20.1
43
38
44
39
diff view generated by jsdifflib
1
From: Wentong Wu <wentong.wu@intel.com>
1
From: Andrew Jones <drjones@redhat.com>
2
2
3
Add DISAS_NORETURN case for nothing more to generate because at runtime
3
virt machine's 'smp_cpus' and machine->smp.cpus must always have the
4
execution will never return from some helper call. And at the same time
4
same value. And, anywhere we have virt machine state we have machine
5
replace DISAS_UPDATE in t_gen_helper_raise_exception and gen_exception
5
state. So let's remove the redundancy. Also, to make it easier to see
6
with the newly added DISAS_NORETURN.
6
that machine->smp is the true source for "smp_cpus" and "max_cpus",
7
avoid passing them in function parameters, preferring instead to get
8
them from the state.
7
9
8
Signed-off-by: Wentong Wu <wentong.wu@intel.com>
10
No functional change intended.
9
Message-id: 20200710233433.19729-1-wentong.wu@intel.com
11
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Signed-off-by: Andrew Jones <drjones@redhat.com>
13
Reviewed-by: David Edmondson <david.edmondson@oracle.com>
14
Reviewed-by: Ying Fang <fangying1@huawei.com>
15
Message-id: 20201215174815.51520-1-drjones@redhat.com
16
[PMM: minor formatting tweak to smp_cpus variable declaration]
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
18
---
13
target/nios2/translate.c | 5 +++--
19
include/hw/arm/virt.h | 3 +--
14
1 file changed, 3 insertions(+), 2 deletions(-)
20
hw/arm/virt-acpi-build.c | 9 +++++----
21
hw/arm/virt.c | 21 ++++++++++-----------
22
3 files changed, 16 insertions(+), 17 deletions(-)
15
23
16
diff --git a/target/nios2/translate.c b/target/nios2/translate.c
24
diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h
17
index XXXXXXX..XXXXXXX 100644
25
index XXXXXXX..XXXXXXX 100644
18
--- a/target/nios2/translate.c
26
--- a/include/hw/arm/virt.h
19
+++ b/target/nios2/translate.c
27
+++ b/include/hw/arm/virt.h
20
@@ -XXX,XX +XXX,XX @@ static void t_gen_helper_raise_exception(DisasContext *dc,
28
@@ -XXX,XX +XXX,XX @@ struct VirtMachineState {
21
tcg_gen_movi_tl(dc->cpu_R[R_PC], dc->pc);
29
MemMapEntry *memmap;
22
gen_helper_raise_exception(dc->cpu_env, tmp);
30
char *pciehb_nodename;
23
tcg_temp_free_i32(tmp);
31
const int *irqmap;
24
- dc->is_jmp = DISAS_UPDATE;
32
- int smp_cpus;
25
+ dc->is_jmp = DISAS_NORETURN;
33
void *fdt;
34
int fdt_size;
35
uint32_t clock_phandle;
36
@@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms)
37
38
assert(vms->gic_version == VIRT_GIC_VERSION_3);
39
40
- return vms->smp_cpus > redist0_capacity ? 2 : 1;
41
+ return MACHINE(vms)->smp.cpus > redist0_capacity ? 2 : 1;
26
}
42
}
27
43
28
static bool use_goto_tb(DisasContext *dc, uint32_t dest)
44
#endif /* QEMU_ARM_VIRT_H */
29
@@ -XXX,XX +XXX,XX @@ static void gen_exception(DisasContext *dc, uint32_t excp)
45
diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c
30
tcg_gen_movi_tl(cpu_R[R_PC], dc->pc);
46
index XXXXXXX..XXXXXXX 100644
31
gen_helper_raise_exception(cpu_env, tmp);
47
--- a/hw/arm/virt-acpi-build.c
32
tcg_temp_free_i32(tmp);
48
+++ b/hw/arm/virt-acpi-build.c
33
- dc->is_jmp = DISAS_UPDATE;
49
@@ -XXX,XX +XXX,XX @@
34
+ dc->is_jmp = DISAS_NORETURN;
50
35
}
51
#define ACPI_BUILD_TABLE_SIZE 0x20000
36
52
37
/* generate intermediate code for basic block 'tb'. */
53
-static void acpi_dsdt_add_cpus(Aml *scope, int smp_cpus)
38
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
54
+static void acpi_dsdt_add_cpus(Aml *scope, VirtMachineState *vms)
39
tcg_gen_exit_tb(NULL, 0);
55
{
40
break;
56
+ MachineState *ms = MACHINE(vms);
41
57
uint16_t i;
42
+ case DISAS_NORETURN:
58
43
case DISAS_TB_JUMP:
59
- for (i = 0; i < smp_cpus; i++) {
44
/* nothing more to generate */
60
+ for (i = 0; i < ms->smp.cpus; i++) {
45
break;
61
Aml *dev = aml_device("C%.03X", i);
62
aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0007")));
63
aml_append(dev, aml_name_decl("_UID", aml_int(i)));
64
@@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
65
gicd->base_address = cpu_to_le64(memmap[VIRT_GIC_DIST].base);
66
gicd->version = vms->gic_version;
67
68
- for (i = 0; i < vms->smp_cpus; i++) {
69
+ for (i = 0; i < MACHINE(vms)->smp.cpus; i++) {
70
AcpiMadtGenericCpuInterface *gicc = acpi_data_push(table_data,
71
sizeof(*gicc));
72
ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i));
73
@@ -XXX,XX +XXX,XX @@ build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms)
74
* the RTC ACPI device at all when using UEFI.
75
*/
76
scope = aml_scope("\\_SB");
77
- acpi_dsdt_add_cpus(scope, vms->smp_cpus);
78
+ acpi_dsdt_add_cpus(scope, vms);
79
acpi_dsdt_add_uart(scope, &memmap[VIRT_UART],
80
(irqmap[VIRT_UART] + ARM_SPI_BASE));
81
if (vmc->acpi_expose_flash) {
82
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
83
index XXXXXXX..XXXXXXX 100644
84
--- a/hw/arm/virt.c
85
+++ b/hw/arm/virt.c
86
@@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms)
87
if (vms->gic_version == VIRT_GIC_VERSION_2) {
88
irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START,
89
GIC_FDT_IRQ_PPI_CPU_WIDTH,
90
- (1 << vms->smp_cpus) - 1);
91
+ (1 << MACHINE(vms)->smp.cpus) - 1);
92
}
93
94
qemu_fdt_add_subnode(vms->fdt, "/timer");
95
@@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms)
96
int cpu;
97
int addr_cells = 1;
98
const MachineState *ms = MACHINE(vms);
99
+ int smp_cpus = ms->smp.cpus;
100
101
/*
102
* From Documentation/devicetree/bindings/arm/cpus.txt
103
@@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms)
104
* The simplest way to go is to examine affinity IDs of all our CPUs. If
105
* at least one of them has Aff3 populated, we set #address-cells to 2.
106
*/
107
- for (cpu = 0; cpu < vms->smp_cpus; cpu++) {
108
+ for (cpu = 0; cpu < smp_cpus; cpu++) {
109
ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu));
110
111
if (armcpu->mp_affinity & ARM_AFF3_MASK) {
112
@@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms)
113
qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#address-cells", addr_cells);
114
qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#size-cells", 0x0);
115
116
- for (cpu = vms->smp_cpus - 1; cpu >= 0; cpu--) {
117
+ for (cpu = smp_cpus - 1; cpu >= 0; cpu--) {
118
char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
119
ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu));
120
CPUState *cs = CPU(armcpu);
121
@@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms)
122
qemu_fdt_setprop_string(vms->fdt, nodename, "compatible",
123
armcpu->dtb_compatible);
124
125
- if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED
126
- && vms->smp_cpus > 1) {
127
+ if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED && smp_cpus > 1) {
128
qemu_fdt_setprop_string(vms->fdt, nodename,
129
"enable-method", "psci");
130
}
131
@@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms)
132
if (vms->gic_version == VIRT_GIC_VERSION_2) {
133
irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START,
134
GIC_FDT_IRQ_PPI_CPU_WIDTH,
135
- (1 << vms->smp_cpus) - 1);
136
+ (1 << MACHINE(vms)->smp.cpus) - 1);
137
}
138
139
qemu_fdt_add_subnode(vms->fdt, "/pmu");
140
@@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms)
141
* virt_cpu_post_init() must be called after the CPUs have
142
* been realized and the GIC has been created.
143
*/
144
-static void virt_cpu_post_init(VirtMachineState *vms, int max_cpus,
145
- MemoryRegion *sysmem)
146
+static void virt_cpu_post_init(VirtMachineState *vms, MemoryRegion *sysmem)
147
{
148
+ int max_cpus = MACHINE(vms)->smp.max_cpus;
149
bool aarch64, pmu, steal_time;
150
CPUState *cpu;
151
152
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
153
exit(1);
154
}
155
156
- vms->smp_cpus = smp_cpus;
157
-
158
if (vms->virt && kvm_enabled()) {
159
error_report("mach-virt: KVM does not support providing "
160
"Virtualization extensions to the guest CPU");
161
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
162
create_fdt(vms);
163
164
possible_cpus = mc->possible_cpu_arch_ids(machine);
165
+ assert(possible_cpus->len == max_cpus);
166
for (n = 0; n < possible_cpus->len; n++) {
167
Object *cpuobj;
168
CPUState *cs;
169
@@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine)
170
171
create_gic(vms);
172
173
- virt_cpu_post_init(vms, possible_cpus->len, sysmem);
174
+ virt_cpu_post_init(vms, sysmem);
175
176
fdt_add_pmu_nodes(vms);
177
46
--
178
--
47
2.20.1
179
2.20.1
48
180
49
181
diff view generated by jsdifflib
1
From: Aaron Lindsay <aaron@os.amperecomputing.com>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
Raw writes to this register when in KVM mode can cause interrupts to be
3
In 50244cc76abc we updated mte_check_fail to match the ARM
4
raised (even when the PMU is disabled). Because the underlying state is
4
pseudocode, using the correct EL to select the TCF field.
5
already aliased to PMINTENSET (which already provides raw write
5
But we failed to update MTE0_ACTIVE the same way, which led
6
functions), we can safely disable raw accesses to PMINTENCLR entirely.
6
to g_assert_not_reached().
7
7
8
Signed-off-by: Aaron Lindsay <aaron@os.amperecomputing.com>
8
Cc: qemu-stable@nongnu.org
9
Message-id: 20200707152616.1917154-1-aaron@os.amperecomputing.com
9
Buglink: https://bugs.launchpad.net/bugs/1907137
10
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
11
Message-id: 20201221204426.88514-1-richard.henderson@linaro.org
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
14
---
13
target/arm/helper.c | 4 ++--
15
target/arm/helper.c | 2 +-
14
1 file changed, 2 insertions(+), 2 deletions(-)
16
1 file changed, 1 insertion(+), 1 deletion(-)
15
17
16
diff --git a/target/arm/helper.c b/target/arm/helper.c
18
diff --git a/target/arm/helper.c b/target/arm/helper.c
17
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/helper.c
20
--- a/target/arm/helper.c
19
+++ b/target/arm/helper.c
21
+++ b/target/arm/helper.c
20
@@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = {
22
@@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
21
.resetvalue = 0x0 },
23
if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV)
22
{ .name = "PMINTENCLR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 2,
24
&& tbid
23
.access = PL1_RW, .accessfn = access_tpm,
25
&& !(env->pstate & PSTATE_TCO)
24
- .type = ARM_CP_ALIAS | ARM_CP_IO,
26
- && (sctlr & SCTLR_TCF0)
25
+ .type = ARM_CP_ALIAS | ARM_CP_IO | ARM_CP_NO_RAW,
27
+ && (sctlr & SCTLR_TCF)
26
.fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
28
&& allocation_tag_access_enabled(env, 0, sctlr)) {
27
.writefn = pmintenclr_write, },
29
flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1);
28
{ .name = "PMINTENCLR_EL1", .state = ARM_CP_STATE_AA64,
30
}
29
.opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 2,
30
.access = PL1_RW, .accessfn = access_tpm,
31
- .type = ARM_CP_ALIAS | ARM_CP_IO,
32
+ .type = ARM_CP_ALIAS | ARM_CP_IO | ARM_CP_NO_RAW,
33
.fieldoffset = offsetof(CPUARMState, cp15.c9_pminten),
34
.writefn = pmintenclr_write },
35
{ .name = "CCSIDR", .state = ARM_CP_STATE_BOTH,
36
--
31
--
37
2.20.1
32
2.20.1
38
33
39
34
diff view generated by jsdifflib
1
From: Wentong Wu <wentong.wu@intel.com>
1
The CCR is a register most of whose bits are banked between security
2
states but where BFHFNMIGN is not, and we keep it in the non-secure
3
entry of the v7m.ccr[] array. The logic which tries to handle this
4
bit fails to implement the "RAZ/WI from Nonsecure if AIRCR.BFHFNMINS
5
is zero" requirement; correct the omission.
2
6
3
Only when guest code is unmasking interrupts, terminate the excution
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
of translated code and exit to the main CPU loop to handle previous
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
pended interrupts because of the interrupts mask by guest code.
9
Message-id: 20201210201433.26262-2-peter.maydell@linaro.org
10
---
11
hw/intc/armv7m_nvic.c | 15 +++++++++++++++
12
1 file changed, 15 insertions(+)
6
13
7
Signed-off-by: Wentong Wu <wentong.wu@intel.com>
14
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c
8
Message-id: 20200710233433.19729-4-wentong.wu@intel.com
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
hw/nios2/cpu_pic.c | 3 ++-
13
1 file changed, 2 insertions(+), 1 deletion(-)
14
15
diff --git a/hw/nios2/cpu_pic.c b/hw/nios2/cpu_pic.c
16
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/nios2/cpu_pic.c
16
--- a/hw/intc/armv7m_nvic.c
18
+++ b/hw/nios2/cpu_pic.c
17
+++ b/hw/intc/armv7m_nvic.c
19
@@ -XXX,XX +XXX,XX @@ static void nios2_pic_cpu_handler(void *opaque, int irq, int level)
18
@@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs)
20
19
*/
21
void nios2_check_interrupts(CPUNios2State *env)
20
val = cpu->env.v7m.ccr[attrs.secure];
22
{
21
val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK;
23
- if (env->irq_pending) {
22
+ /* BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0 */
24
+ if (env->irq_pending &&
23
+ if (!attrs.secure) {
25
+ (env->regs[CR_STATUS] & CR_STATUS_PIE)) {
24
+ if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) {
26
env->irq_pending = 0;
25
+ val &= ~R_V7M_CCR_BFHFNMIGN_MASK;
27
cpu_interrupt(env_cpu(env), CPU_INTERRUPT_HARD);
26
+ }
28
}
27
+ }
28
return val;
29
case 0xd24: /* System Handler Control and State (SHCSR) */
30
if (!arm_feature(&cpu->env, ARM_FEATURE_V7)) {
31
@@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value,
32
(cpu->env.v7m.ccr[M_REG_NS] & ~R_V7M_CCR_BFHFNMIGN_MASK)
33
| (value & R_V7M_CCR_BFHFNMIGN_MASK);
34
value &= ~R_V7M_CCR_BFHFNMIGN_MASK;
35
+ } else {
36
+ /*
37
+ * BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0, so
38
+ * preserve the state currently in the NS element of the array
39
+ */
40
+ if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) {
41
+ value &= ~R_V7M_CCR_BFHFNMIGN_MASK;
42
+ value |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK;
43
+ }
44
}
45
46
cpu->env.v7m.ccr[attrs.secure] = value;
29
--
47
--
30
2.20.1
48
2.20.1
31
49
32
50
diff view generated by jsdifflib
1
From: Gerd Hoffmann <kraxel@redhat.com>
1
In commit 64f863baeedc8659 we implemented the v8.1M FPCXT_S register,
2
but we got the write behaviour wrong. On read, this register reads
3
bits [27:0] of FPSCR plus the CONTROL.SFPA bit. On write, it doesn't
4
just write back those bits -- it writes a value to the whole FPSCR,
5
whose upper 4 bits are zeroes.
2
6
3
Given this isn't perforance critical at all lets avoid the non-portable
7
We also incorrectly implemented the write-to-FPSCR as a simple store
4
d_type and use fstat instead to check whenever the file is a chardev.
8
to vfp.xregs; this skips the "update the softfloat flags" part of
9
the vfp_set_fpscr helper so the value would read back correctly but
10
not actually take effect.
5
11
6
Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
12
Fix both of these things by doing a complete write to the FPSCR
7
Reported-by: David Carlier <devnexen@gmail.com>
13
using the helper function.
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
14
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Message-id: 20200703145614.16684-10-peter.maydell@linaro.org
16
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
12
Message-id: 20200701180302.14821-1-kraxel@redhat.com
17
Message-id: 20201210201433.26262-3-peter.maydell@linaro.org
13
[PMM: fixed comment style; tweaked subject line]
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
18
---
17
util/drm.c | 19 ++++++++++++++-----
19
target/arm/translate-vfp.c.inc | 12 ++++++------
18
1 file changed, 14 insertions(+), 5 deletions(-)
20
1 file changed, 6 insertions(+), 6 deletions(-)
19
21
20
diff --git a/util/drm.c b/util/drm.c
22
diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc
21
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
22
--- a/util/drm.c
24
--- a/target/arm/translate-vfp.c.inc
23
+++ b/util/drm.c
25
+++ b/target/arm/translate-vfp.c.inc
24
@@ -XXX,XX +XXX,XX @@ int qemu_drm_rendernode_open(const char *rendernode)
26
@@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno,
25
{
27
}
26
DIR *dir;
28
case ARM_VFP_FPCXT_S:
27
struct dirent *e;
29
{
28
- int r, fd;
30
- TCGv_i32 sfpa, control, fpscr;
29
+ struct stat st;
31
- /* Set FPSCR[27:0] and CONTROL.SFPA from value */
30
+ int r, fd, ret;
32
+ TCGv_i32 sfpa, control;
31
char *p;
32
33
if (rendernode) {
34
@@ -XXX,XX +XXX,XX @@ int qemu_drm_rendernode_open(const char *rendernode)
35
36
fd = -1;
37
while ((e = readdir(dir))) {
38
- if (e->d_type != DT_CHR) {
39
- continue;
40
- }
41
-
42
if (strncmp(e->d_name, "renderD", 7)) {
43
continue;
44
}
45
@@ -XXX,XX +XXX,XX @@ int qemu_drm_rendernode_open(const char *rendernode)
46
g_free(p);
47
continue;
48
}
49
+
50
+ /*
33
+ /*
51
+ * prefer fstat() over checking e->d_type == DT_CHR for
34
+ * Set FPSCR and CONTROL.SFPA from value; the new FPSCR takes
52
+ * portability reasons
35
+ * bits [27:0] from value and zeroes bits [31:28].
53
+ */
36
+ */
54
+ ret = fstat(r, &st);
37
tmp = loadfn(s, opaque);
55
+ if (ret < 0 || (st.st_mode & S_IFMT) != S_IFCHR) {
38
sfpa = tcg_temp_new_i32();
56
+ close(r);
39
tcg_gen_shri_i32(sfpa, tmp, 31);
57
+ g_free(p);
40
@@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno,
58
+ continue;
41
tcg_gen_deposit_i32(control, control, sfpa,
59
+ }
42
R_V7M_CONTROL_SFPA_SHIFT, 1);
60
+
43
store_cpu_field(control, v7m.control[M_REG_S]);
61
fd = r;
44
- fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]);
62
g_free(p);
45
- tcg_gen_andi_i32(fpscr, fpscr, FPCR_NZCV_MASK);
46
tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK);
47
- tcg_gen_or_i32(fpscr, fpscr, tmp);
48
- store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]);
49
+ gen_helper_vfp_set_fpscr(cpu_env, tmp);
50
tcg_temp_free_i32(tmp);
51
tcg_temp_free_i32(sfpa);
63
break;
52
break;
64
--
53
--
65
2.20.1
54
2.20.1
66
55
67
56
diff view generated by jsdifflib
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
1
Implement the v8.1M FPCXT_NS floating-point system register. This is
2
a little more complicated than FPCXT_S, because it has specific
3
handling for "current FP state is inactive", and it only wants to do
4
PreserveFPState(), not the full set of actions done by
5
ExecuteFPCheck() which vfp_access_check() implements.
2
6
3
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
4
Message-id: 05a64e83eb1c0c865ac077b22c599425c024c02c.1593806826.git.jcd@tribudubois.net
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
[PMM: updated for object_property_set_uint() argument reordering]
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20201210201433.26262-4-peter.maydell@linaro.org
8
---
10
---
9
include/hw/arm/fsl-imx6.h | 1 +
11
target/arm/translate-vfp.c.inc | 102 ++++++++++++++++++++++++++++++++-
10
hw/arm/fsl-imx6.c | 7 +++++++
12
1 file changed, 99 insertions(+), 3 deletions(-)
11
2 files changed, 8 insertions(+)
12
13
13
diff --git a/include/hw/arm/fsl-imx6.h b/include/hw/arm/fsl-imx6.h
14
diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc
14
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
15
--- a/include/hw/arm/fsl-imx6.h
16
--- a/target/arm/translate-vfp.c.inc
16
+++ b/include/hw/arm/fsl-imx6.h
17
+++ b/target/arm/translate-vfp.c.inc
17
@@ -XXX,XX +XXX,XX @@ typedef struct FslIMX6State {
18
@@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno)
18
MemoryRegion caam;
19
}
19
MemoryRegion ocram;
20
break;
20
MemoryRegion ocram_alias;
21
case ARM_VFP_FPCXT_S:
21
+ uint32_t phy_num;
22
+ case ARM_VFP_FPCXT_NS:
22
} FslIMX6State;
23
if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) {
23
24
return false;
24
25
}
25
diff --git a/hw/arm/fsl-imx6.c b/hw/arm/fsl-imx6.c
26
@@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno)
26
index XXXXXXX..XXXXXXX 100644
27
return FPSysRegCheckFailed;
27
--- a/hw/arm/fsl-imx6.c
28
+++ b/hw/arm/fsl-imx6.c
29
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6_realize(DeviceState *dev, Error **errp)
30
spi_table[i].irq));
31
}
28
}
32
29
33
+ object_property_set_uint(OBJECT(&s->eth), "phy-num", s->phy_num, &err);
30
- if (!vfp_access_check(s)) {
34
qdev_set_nic_properties(DEVICE(&s->eth), &nd_table[0]);
31
+ /*
35
if (!sysbus_realize(SYS_BUS_DEVICE(&s->eth), errp)) {
32
+ * FPCXT_NS is a special case: it has specific handling for
36
return;
33
+ * "current FP state is inactive", and must do the PreserveFPState()
37
@@ -XXX,XX +XXX,XX @@ static void fsl_imx6_realize(DeviceState *dev, Error **errp)
34
+ * but not the usual full set of actions done by ExecuteFPCheck().
38
&s->ocram_alias);
35
+ * So we don't call vfp_access_check() and the callers must handle this.
36
+ */
37
+ if (regno != ARM_VFP_FPCXT_NS && !vfp_access_check(s)) {
38
return FPSysRegCheckDone;
39
}
40
-
41
return FPSysRegCheckContinue;
39
}
42
}
40
43
41
+static Property fsl_imx6_properties[] = {
44
+static void gen_branch_fpInactive(DisasContext *s, TCGCond cond,
42
+ DEFINE_PROP_UINT32("fec-phy-num", FslIMX6State, phy_num, 0),
45
+ TCGLabel *label)
43
+ DEFINE_PROP_END_OF_LIST(),
46
+{
44
+};
47
+ /*
48
+ * FPCXT_NS is a special case: it has specific handling for
49
+ * "current FP state is inactive", and must do the PreserveFPState()
50
+ * but not the usual full set of actions done by ExecuteFPCheck().
51
+ * We don't have a TB flag that matches the fpInactive check, so we
52
+ * do it at runtime as we don't expect FPCXT_NS accesses to be frequent.
53
+ *
54
+ * Emit code that checks fpInactive and does a conditional
55
+ * branch to label based on it:
56
+ * if cond is TCG_COND_NE then branch if fpInactive != 0 (ie if inactive)
57
+ * if cond is TCG_COND_EQ then branch if fpInactive == 0 (ie if active)
58
+ */
59
+ assert(cond == TCG_COND_EQ || cond == TCG_COND_NE);
45
+
60
+
46
static void fsl_imx6_class_init(ObjectClass *oc, void *data)
61
+ /* fpInactive = FPCCR_NS.ASPEN == 1 && CONTROL.FPCA == 0 */
62
+ TCGv_i32 aspen, fpca;
63
+ aspen = load_cpu_field(v7m.fpccr[M_REG_NS]);
64
+ fpca = load_cpu_field(v7m.control[M_REG_S]);
65
+ tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK);
66
+ tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK);
67
+ tcg_gen_andi_i32(fpca, fpca, R_V7M_CONTROL_FPCA_MASK);
68
+ tcg_gen_or_i32(fpca, fpca, aspen);
69
+ tcg_gen_brcondi_i32(tcg_invert_cond(cond), fpca, 0, label);
70
+ tcg_temp_free_i32(aspen);
71
+ tcg_temp_free_i32(fpca);
72
+}
73
+
74
static bool gen_M_fp_sysreg_write(DisasContext *s, int regno,
75
76
fp_sysreg_loadfn *loadfn,
77
@@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno,
47
{
78
{
48
DeviceClass *dc = DEVICE_CLASS(oc);
79
/* Do a write to an M-profile floating point system register */
49
80
TCGv_i32 tmp;
50
+ device_class_set_props(dc, fsl_imx6_properties);
81
+ TCGLabel *lab_end = NULL;
51
dc->realize = fsl_imx6_realize;
82
52
dc->desc = "i.MX6 SOC";
83
switch (fp_sysreg_checks(s, regno)) {
53
/* Reason: Uses serial_hd() in the realize() function */
84
case FPSysRegCheckFailed:
85
@@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno,
86
tcg_temp_free_i32(tmp);
87
break;
88
}
89
+ case ARM_VFP_FPCXT_NS:
90
+ lab_end = gen_new_label();
91
+ /* fpInactive case: write is a NOP, so branch to end */
92
+ gen_branch_fpInactive(s, TCG_COND_NE, lab_end);
93
+ /* !fpInactive: PreserveFPState(), and reads same as FPCXT_S */
94
+ gen_preserve_fp_state(s);
95
+ /* fall through */
96
case ARM_VFP_FPCXT_S:
97
{
98
TCGv_i32 sfpa, control;
99
@@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno,
100
default:
101
g_assert_not_reached();
102
}
103
+ if (lab_end) {
104
+ gen_set_label(lab_end);
105
+ }
106
return true;
107
}
108
109
@@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno,
110
{
111
/* Do a read from an M-profile floating point system register */
112
TCGv_i32 tmp;
113
+ TCGLabel *lab_end = NULL;
114
+ bool lookup_tb = false;
115
116
switch (fp_sysreg_checks(s, regno)) {
117
case FPSysRegCheckFailed:
118
@@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno,
119
fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]);
120
gen_helper_vfp_set_fpscr(cpu_env, fpscr);
121
tcg_temp_free_i32(fpscr);
122
- gen_lookup_tb(s);
123
+ lookup_tb = true;
124
+ break;
125
+ }
126
+ case ARM_VFP_FPCXT_NS:
127
+ {
128
+ TCGv_i32 control, sfpa, fpscr, fpdscr, zero;
129
+ TCGLabel *lab_active = gen_new_label();
130
+
131
+ lookup_tb = true;
132
+
133
+ gen_branch_fpInactive(s, TCG_COND_EQ, lab_active);
134
+ /* fpInactive case: reads as FPDSCR_NS */
135
+ TCGv_i32 tmp = load_cpu_field(v7m.fpdscr[M_REG_NS]);
136
+ storefn(s, opaque, tmp);
137
+ lab_end = gen_new_label();
138
+ tcg_gen_br(lab_end);
139
+
140
+ gen_set_label(lab_active);
141
+ /* !fpInactive: Reads the same as FPCXT_S, but side effects differ */
142
+ gen_preserve_fp_state(s);
143
+ tmp = tcg_temp_new_i32();
144
+ sfpa = tcg_temp_new_i32();
145
+ fpscr = tcg_temp_new_i32();
146
+ gen_helper_vfp_get_fpscr(fpscr, cpu_env);
147
+ tcg_gen_andi_i32(tmp, fpscr, ~FPCR_NZCV_MASK);
148
+ control = load_cpu_field(v7m.control[M_REG_S]);
149
+ tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK);
150
+ tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT);
151
+ tcg_gen_or_i32(tmp, tmp, sfpa);
152
+ tcg_temp_free_i32(control);
153
+ /* Store result before updating FPSCR, in case it faults */
154
+ storefn(s, opaque, tmp);
155
+ /* If SFPA is zero then set FPSCR from FPDSCR_NS */
156
+ fpdscr = load_cpu_field(v7m.fpdscr[M_REG_NS]);
157
+ zero = tcg_const_i32(0);
158
+ tcg_gen_movcond_i32(TCG_COND_EQ, fpscr, sfpa, zero, fpdscr, fpscr);
159
+ gen_helper_vfp_set_fpscr(cpu_env, fpscr);
160
+ tcg_temp_free_i32(zero);
161
+ tcg_temp_free_i32(sfpa);
162
+ tcg_temp_free_i32(fpdscr);
163
+ tcg_temp_free_i32(fpscr);
164
break;
165
}
166
default:
167
g_assert_not_reached();
168
}
169
+
170
+ if (lab_end) {
171
+ gen_set_label(lab_end);
172
+ }
173
+ if (lookup_tb) {
174
+ gen_lookup_tb(s);
175
+ }
176
return true;
177
}
178
54
--
179
--
55
2.20.1
180
2.20.1
56
181
57
182
diff view generated by jsdifflib
1
Replace the free-floating set of IRQs and palmte_onoff_gpios()
1
Now that we have implemented all the features needed by the v8.1M
2
function with a simple QOM device that encapsulates this
2
architecture, we can add the model of the Cortex-M55. This is the
3
behaviour.
3
configuration without MVE support; we'll add MVE later.
4
5
This fixes Coverity issue CID 1421944, which points out that
6
the memory returned by qemu_allocate_irqs() is leaked.
7
4
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Li Qiang <liq3ea@gmail.com>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
10
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Message-id: 20201210201433.26262-5-peter.maydell@linaro.org
11
Message-id: 20200628214230.2592-3-peter.maydell@linaro.org
12
---
8
---
13
hw/arm/palm.c | 61 +++++++++++++++++++++++++++++++++++++++++++--------
9
target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++
14
1 file changed, 52 insertions(+), 9 deletions(-)
10
1 file changed, 42 insertions(+)
15
11
16
diff --git a/hw/arm/palm.c b/hw/arm/palm.c
12
diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c
17
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
18
--- a/hw/arm/palm.c
14
--- a/target/arm/cpu_tcg.c
19
+++ b/hw/arm/palm.c
15
+++ b/target/arm/cpu_tcg.c
20
@@ -XXX,XX +XXX,XX @@ static void palmte_button_event(void *opaque, int keycode)
16
@@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj)
21
!(keycode & 0x80));
17
cpu->ctr = 0x8000c000;
22
}
18
}
23
19
24
+/*
20
+static void cortex_m55_initfn(Object *obj)
25
+ * Encapsulation of some GPIO line behaviour for the Palm board
21
+{
26
+ *
22
+ ARMCPU *cpu = ARM_CPU(obj);
27
+ * QEMU interface:
28
+ * + unnamed GPIO inputs 0..6: for the various miscellaneous input lines
29
+ */
30
+
23
+
31
+#define TYPE_PALM_MISC_GPIO "palm-misc-gpio"
24
+ set_feature(&cpu->env, ARM_FEATURE_V8);
32
+#define PALM_MISC_GPIO(obj) \
25
+ set_feature(&cpu->env, ARM_FEATURE_V8_1M);
33
+ OBJECT_CHECK(PalmMiscGPIOState, (obj), TYPE_PALM_MISC_GPIO)
26
+ set_feature(&cpu->env, ARM_FEATURE_M);
34
+
27
+ set_feature(&cpu->env, ARM_FEATURE_M_MAIN);
35
+typedef struct PalmMiscGPIOState {
28
+ set_feature(&cpu->env, ARM_FEATURE_M_SECURITY);
36
+ SysBusDevice parent_obj;
29
+ set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP);
37
+} PalmMiscGPIOState;
30
+ cpu->midr = 0x410fd221; /* r0p1 */
38
+
31
+ cpu->revidr = 0;
39
static void palmte_onoff_gpios(void *opaque, int line, int level)
32
+ cpu->pmsav7_dregion = 16;
40
{
33
+ cpu->sau_sregion = 8;
41
switch (line) {
34
+ /*
42
@@ -XXX,XX +XXX,XX @@ static void palmte_onoff_gpios(void *opaque, int line, int level)
35
+ * These are the MVFR* values for the FPU, no MVE configuration;
43
}
36
+ * we will update them later when we implement MVE
44
}
37
+ */
45
38
+ cpu->isar.mvfr0 = 0x10110221;
46
+static void palm_misc_gpio_init(Object *obj)
39
+ cpu->isar.mvfr1 = 0x12100011;
47
+{
40
+ cpu->isar.mvfr2 = 0x00000040;
48
+ DeviceState *dev = DEVICE(obj);
41
+ cpu->isar.id_pfr0 = 0x20000030;
49
+
42
+ cpu->isar.id_pfr1 = 0x00000230;
50
+ qdev_init_gpio_in(dev, palmte_onoff_gpios, 7);
43
+ cpu->isar.id_dfr0 = 0x10200000;
44
+ cpu->id_afr0 = 0x00000000;
45
+ cpu->isar.id_mmfr0 = 0x00111040;
46
+ cpu->isar.id_mmfr1 = 0x00000000;
47
+ cpu->isar.id_mmfr2 = 0x01000000;
48
+ cpu->isar.id_mmfr3 = 0x00000011;
49
+ cpu->isar.id_isar0 = 0x01103110;
50
+ cpu->isar.id_isar1 = 0x02212000;
51
+ cpu->isar.id_isar2 = 0x20232232;
52
+ cpu->isar.id_isar3 = 0x01111131;
53
+ cpu->isar.id_isar4 = 0x01310132;
54
+ cpu->isar.id_isar5 = 0x00000000;
55
+ cpu->isar.id_isar6 = 0x00000000;
56
+ cpu->clidr = 0x00000000; /* caches not implemented */
57
+ cpu->ctr = 0x8303c003;
51
+}
58
+}
52
+
59
+
53
+static const TypeInfo palm_misc_gpio_info = {
60
static const ARMCPRegInfo cortexr5_cp_reginfo[] = {
54
+ .name = TYPE_PALM_MISC_GPIO,
61
/* Dummy the TCM region regs for the moment */
55
+ .parent = TYPE_SYS_BUS_DEVICE,
62
{ .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0,
56
+ .instance_size = sizeof(PalmMiscGPIOState),
63
@@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = {
57
+ .instance_init = palm_misc_gpio_init,
64
.class_init = arm_v7m_class_init },
58
+ /*
65
{ .name = "cortex-m33", .initfn = cortex_m33_initfn,
59
+ * No class init required: device has no internal state so does not
66
.class_init = arm_v7m_class_init },
60
+ * need to set up reset or vmstate, and has no realize method.
67
+ { .name = "cortex-m55", .initfn = cortex_m55_initfn,
61
+ */
68
+ .class_init = arm_v7m_class_init },
62
+};
69
{ .name = "cortex-r5", .initfn = cortex_r5_initfn },
63
+
70
{ .name = "cortex-r5f", .initfn = cortex_r5f_initfn },
64
static void palmte_gpio_setup(struct omap_mpu_state_s *cpu)
71
{ .name = "ti925t", .initfn = ti925t_initfn },
65
{
66
- qemu_irq *misc_gpio;
67
+ DeviceState *misc_gpio;
68
+
69
+ misc_gpio = sysbus_create_simple(TYPE_PALM_MISC_GPIO, -1, NULL);
70
71
omap_mmc_handlers(cpu->mmc,
72
qdev_get_gpio_in(cpu->gpio, PALMTE_MMC_WP_GPIO),
73
qemu_irq_invert(omap_mpuio_in_get(cpu->mpuio)
74
[PALMTE_MMC_SWITCH_GPIO]));
75
76
- misc_gpio = qemu_allocate_irqs(palmte_onoff_gpios, cpu, 7);
77
- qdev_connect_gpio_out(cpu->gpio, PALMTE_MMC_POWER_GPIO, misc_gpio[0]);
78
- qdev_connect_gpio_out(cpu->gpio, PALMTE_SPEAKER_GPIO, misc_gpio[1]);
79
- qdev_connect_gpio_out(cpu->gpio, 11, misc_gpio[2]);
80
- qdev_connect_gpio_out(cpu->gpio, 12, misc_gpio[3]);
81
- qdev_connect_gpio_out(cpu->gpio, 13, misc_gpio[4]);
82
- omap_mpuio_out_set(cpu->mpuio, 1, misc_gpio[5]);
83
- omap_mpuio_out_set(cpu->mpuio, 3, misc_gpio[6]);
84
+ qdev_connect_gpio_out(cpu->gpio, PALMTE_MMC_POWER_GPIO,
85
+ qdev_get_gpio_in(misc_gpio, 0));
86
+ qdev_connect_gpio_out(cpu->gpio, PALMTE_SPEAKER_GPIO,
87
+ qdev_get_gpio_in(misc_gpio, 1));
88
+ qdev_connect_gpio_out(cpu->gpio, 11, qdev_get_gpio_in(misc_gpio, 2));
89
+ qdev_connect_gpio_out(cpu->gpio, 12, qdev_get_gpio_in(misc_gpio, 3));
90
+ qdev_connect_gpio_out(cpu->gpio, 13, qdev_get_gpio_in(misc_gpio, 4));
91
+ omap_mpuio_out_set(cpu->mpuio, 1, qdev_get_gpio_in(misc_gpio, 5));
92
+ omap_mpuio_out_set(cpu->mpuio, 3, qdev_get_gpio_in(misc_gpio, 6));
93
94
/* Reset some inputs to initial state. */
95
qemu_irq_lower(qdev_get_gpio_in(cpu->gpio, PALMTE_USBDETECT_GPIO));
96
@@ -XXX,XX +XXX,XX @@ static void palmte_machine_init(MachineClass *mc)
97
}
98
99
DEFINE_MACHINE("cheetah", palmte_machine_init)
100
+
101
+static void palm_register_types(void)
102
+{
103
+ type_register_static(&palm_misc_gpio_info);
104
+}
105
+
106
+type_init(palm_register_types)
107
--
72
--
108
2.20.1
73
2.20.1
109
74
110
75
diff view generated by jsdifflib
1
From: David CARLIER <devnexen@gmail.com>
1
Support for running KVM on 32-bit Arm hosts was removed in commit
2
82bf7ae84ce739e. You can still run a 32-bit guest on a 64-bit Arm
3
host CPU, but because Arm KVM requires the host and guest CPU types
4
to match, it is not possible to run a guest that requires a Cortex-A9
5
or Cortex-A15 CPU there. That means that the code in the
6
highbank/midway board models to support KVM is no longer used, and we
7
can delete it.
2
8
3
Instead of assuming that all POSIX platforms provide mlockall(),
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
test for it in configure. If the host doesn't provide this platform
10
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
5
then os_mlock() will fail -ENOSYS, as it does already on Windows.
11
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
12
Message-id: 20201215144215.28482-1-peter.maydell@linaro.org
13
---
14
hw/arm/highbank.c | 14 ++++----------
15
1 file changed, 4 insertions(+), 10 deletions(-)
6
16
7
This is necessary for Haiku, which does not have mlockall().
17
diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c
8
9
Signed-off-by: David Carlier <devnexen@gmail.com>
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Message-id: 20200703145614.16684-4-peter.maydell@linaro.org
13
[PMM: Expanded commit message; rename to HAVE_MLOCKALL]
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
17
configure | 15 +++++++++++++++
18
os-posix.c | 4 ++++
19
2 files changed, 19 insertions(+)
20
21
diff --git a/configure b/configure
22
index XXXXXXX..XXXXXXX 100755
23
--- a/configure
24
+++ b/configure
25
@@ -XXX,XX +XXX,XX @@ else
26
pty_h=no
27
fi
28
29
+cat > $TMPC <<EOF
30
+#include <sys/mman.h>
31
+int main(int argc, char *argv[]) {
32
+ return mlockall(MCL_FUTURE);
33
+}
34
+EOF
35
+if compile_prog "" "" ; then
36
+ have_mlockall=yes
37
+else
38
+ have_mlockall=no
39
+fi
40
+
41
#########################################
42
# vhost interdependencies and host support
43
44
@@ -XXX,XX +XXX,XX @@ fi
45
if test "$pty_h" = "yes" ; then
46
echo "HAVE_PTY_H=y" >> $config_host_mak
47
fi
48
+if test "$have_mlockall" = "yes" ; then
49
+ echo "HAVE_MLOCKALL=y" >> $config_host_mak
50
+fi
51
if test "$fuzzing" = "yes" ; then
52
if test "$have_fuzzer" = "yes"; then
53
FUZZ_LDFLAGS=" -fsanitize=address,fuzzer"
54
diff --git a/os-posix.c b/os-posix.c
55
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
56
--- a/os-posix.c
19
--- a/hw/arm/highbank.c
57
+++ b/os-posix.c
20
+++ b/hw/arm/highbank.c
58
@@ -XXX,XX +XXX,XX @@ bool is_daemonized(void)
21
@@ -XXX,XX +XXX,XX @@
59
22
#include "hw/arm/boot.h"
60
int os_mlock(void)
23
#include "hw/loader.h"
61
{
24
#include "net/net.h"
62
+#ifdef HAVE_MLOCKALL
25
-#include "sysemu/kvm.h"
63
int ret = 0;
26
#include "sysemu/runstate.h"
64
27
#include "sysemu/sysemu.h"
65
ret = mlockall(MCL_CURRENT | MCL_FUTURE);
28
#include "hw/boards.h"
66
@@ -XXX,XX +XXX,XX @@ int os_mlock(void)
29
@@ -XXX,XX +XXX,XX @@
67
}
30
#include "hw/cpu/a15mpcore.h"
68
31
#include "qemu/log.h"
69
return ret;
32
#include "qom/object.h"
70
+#else
33
+#include "cpu.h"
71
+ return -ENOSYS;
34
72
+#endif
35
#define SMP_BOOT_ADDR 0x100
36
#define SMP_BOOT_REG 0x40
37
@@ -XXX,XX +XXX,XX @@ static void calxeda_init(MachineState *machine, enum cxmachines machine_id)
38
highbank_binfo.loader_start = 0;
39
highbank_binfo.write_secondary_boot = hb_write_secondary;
40
highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary;
41
- if (!kvm_enabled()) {
42
- highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR;
43
- highbank_binfo.write_board_setup = hb_write_board_setup;
44
- highbank_binfo.secure_board_setup = true;
45
- } else {
46
- warn_report("cannot load built-in Monitor support "
47
- "if KVM is enabled. Some guests (such as Linux) "
48
- "may not boot.");
49
- }
50
+ highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR;
51
+ highbank_binfo.write_board_setup = hb_write_board_setup;
52
+ highbank_binfo.secure_board_setup = true;
53
54
arm_load_kernel(ARM_CPU(first_cpu), machine, &highbank_binfo);
73
}
55
}
74
--
56
--
75
2.20.1
57
2.20.1
76
58
77
59
diff view generated by jsdifflib
1
Remove hard-tabs from palm.c.
1
Currently timer_free() is a simple wrapper for g_free(). This means
2
that the timer being freed must not be currently active, as otherwise
3
QEMU might crash later when the active list is processed and still
4
has a pointer to freed memory on it. As a result almost all calls to
5
timer_free() are preceded by a timer_del() call, as can be seen in
6
the output of
7
git grep -B1 '\<timer_free\>'
8
9
This is unfortunate API design as it makes it easy to accidentally
10
misuse (by forgetting the timer_del()), and the correct use is
11
annoyingly verbose.
12
13
Make timer_free() imply a timer_del().
2
14
3
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
Reviewed-by: Li Qiang <liq3ea@gmail.com>
16
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
5
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
17
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Message-id: 20200628214230.2592-2-peter.maydell@linaro.org
18
Message-id: 20201215154107.3255-2-peter.maydell@linaro.org
7
---
19
---
8
hw/arm/palm.c | 64 +++++++++++++++++++++++++--------------------------
20
include/qemu/timer.h | 24 +++++++++++++-----------
9
1 file changed, 32 insertions(+), 32 deletions(-)
21
1 file changed, 13 insertions(+), 11 deletions(-)
10
22
11
diff --git a/hw/arm/palm.c b/hw/arm/palm.c
23
diff --git a/include/qemu/timer.h b/include/qemu/timer.h
12
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
13
--- a/hw/arm/palm.c
25
--- a/include/qemu/timer.h
14
+++ b/hw/arm/palm.c
26
+++ b/include/qemu/timer.h
15
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = {
27
@@ -XXX,XX +XXX,XX @@ static inline QEMUTimer *timer_new_ms(QEMUClockType type, QEMUTimerCB *cb,
16
/* Palm Tunsgten|E support */
28
*/
17
29
void timer_deinit(QEMUTimer *ts);
18
/* Shared GPIOs */
30
19
-#define PALMTE_USBDETECT_GPIO    0
31
-/**
20
-#define PALMTE_USB_OR_DC_GPIO    1
32
- * timer_free:
21
-#define PALMTE_TSC_GPIO        4
33
- * @ts: the timer
22
-#define PALMTE_PINTDAV_GPIO    6
34
- *
23
-#define PALMTE_MMC_WP_GPIO    8
35
- * Free a timer (it must not be on the active list)
24
-#define PALMTE_MMC_POWER_GPIO    9
36
- */
25
-#define PALMTE_HDQ_GPIO        11
37
-static inline void timer_free(QEMUTimer *ts)
26
-#define PALMTE_HEADPHONES_GPIO    14
38
-{
27
-#define PALMTE_SPEAKER_GPIO    15
39
- g_free(ts);
28
+#define PALMTE_USBDETECT_GPIO 0
40
-}
29
+#define PALMTE_USB_OR_DC_GPIO 1
41
-
30
+#define PALMTE_TSC_GPIO 4
42
/**
31
+#define PALMTE_PINTDAV_GPIO 6
43
* timer_del:
32
+#define PALMTE_MMC_WP_GPIO 8
44
* @ts: the timer
33
+#define PALMTE_MMC_POWER_GPIO 9
45
@@ -XXX,XX +XXX,XX @@ static inline void timer_free(QEMUTimer *ts)
34
+#define PALMTE_HDQ_GPIO 11
46
*/
35
+#define PALMTE_HEADPHONES_GPIO 14
47
void timer_del(QEMUTimer *ts);
36
+#define PALMTE_SPEAKER_GPIO 15
48
37
/* MPU private GPIOs */
49
+/**
38
-#define PALMTE_DC_GPIO        2
50
+ * timer_free:
39
-#define PALMTE_MMC_SWITCH_GPIO    4
51
+ * @ts: the timer
40
-#define PALMTE_MMC1_GPIO    6
52
+ *
41
-#define PALMTE_MMC2_GPIO    7
53
+ * Free a timer. This will call timer_del() for you to remove
42
-#define PALMTE_MMC3_GPIO    11
54
+ * the timer from the active list if it was still active.
43
+#define PALMTE_DC_GPIO 2
55
+ */
44
+#define PALMTE_MMC_SWITCH_GPIO 4
56
+static inline void timer_free(QEMUTimer *ts)
45
+#define PALMTE_MMC1_GPIO 6
57
+{
46
+#define PALMTE_MMC2_GPIO 7
58
+ timer_del(ts);
47
+#define PALMTE_MMC3_GPIO 11
59
+ g_free(ts);
48
60
+}
49
static MouseTransformInfo palmte_pointercal = {
61
+
50
.x = 320,
62
/**
51
@@ -XXX,XX +XXX,XX @@ static struct {
63
* timer_mod_ns:
52
int column;
64
* @ts: the timer
53
} palmte_keymap[0x80] = {
54
[0 ... 0x7f] = { -1, -1 },
55
- [0x3b] = { 0, 0 },    /* F1    -> Calendar */
56
- [0x3c] = { 1, 0 },    /* F2    -> Contacts */
57
- [0x3d] = { 2, 0 },    /* F3    -> Tasks List */
58
- [0x3e] = { 3, 0 },    /* F4    -> Note Pad */
59
- [0x01] = { 4, 0 },    /* Esc    -> Power */
60
- [0x4b] = { 0, 1 },    /*      Left */
61
- [0x50] = { 1, 1 },    /*      Down */
62
- [0x48] = { 2, 1 },    /*     Up */
63
- [0x4d] = { 3, 1 },    /*     Right */
64
- [0x4c] = { 4, 1 },    /*      Centre */
65
- [0x39] = { 4, 1 },    /* Spc    -> Centre */
66
+ [0x3b] = { 0, 0 }, /* F1 -> Calendar */
67
+ [0x3c] = { 1, 0 }, /* F2 -> Contacts */
68
+ [0x3d] = { 2, 0 }, /* F3 -> Tasks List */
69
+ [0x3e] = { 3, 0 }, /* F4 -> Note Pad */
70
+ [0x01] = { 4, 0 }, /* Esc -> Power */
71
+ [0x4b] = { 0, 1 }, /* Left */
72
+ [0x50] = { 1, 1 }, /* Down */
73
+ [0x48] = { 2, 1 }, /* Up */
74
+ [0x4d] = { 3, 1 }, /* Right */
75
+ [0x4c] = { 4, 1 }, /* Centre */
76
+ [0x39] = { 4, 1 }, /* Spc -> Centre */
77
};
78
79
static void palmte_button_event(void *opaque, int keycode)
80
@@ -XXX,XX +XXX,XX @@ static void palmte_gpio_setup(struct omap_mpu_state_s *cpu)
81
[PALMTE_MMC_SWITCH_GPIO]));
82
83
misc_gpio = qemu_allocate_irqs(palmte_onoff_gpios, cpu, 7);
84
- qdev_connect_gpio_out(cpu->gpio, PALMTE_MMC_POWER_GPIO,    misc_gpio[0]);
85
- qdev_connect_gpio_out(cpu->gpio, PALMTE_SPEAKER_GPIO,    misc_gpio[1]);
86
- qdev_connect_gpio_out(cpu->gpio, 11,            misc_gpio[2]);
87
- qdev_connect_gpio_out(cpu->gpio, 12,            misc_gpio[3]);
88
- qdev_connect_gpio_out(cpu->gpio, 13,            misc_gpio[4]);
89
- omap_mpuio_out_set(cpu->mpuio, 1,                misc_gpio[5]);
90
- omap_mpuio_out_set(cpu->mpuio, 3,                misc_gpio[6]);
91
+ qdev_connect_gpio_out(cpu->gpio, PALMTE_MMC_POWER_GPIO, misc_gpio[0]);
92
+ qdev_connect_gpio_out(cpu->gpio, PALMTE_SPEAKER_GPIO, misc_gpio[1]);
93
+ qdev_connect_gpio_out(cpu->gpio, 11, misc_gpio[2]);
94
+ qdev_connect_gpio_out(cpu->gpio, 12, misc_gpio[3]);
95
+ qdev_connect_gpio_out(cpu->gpio, 13, misc_gpio[4]);
96
+ omap_mpuio_out_set(cpu->mpuio, 1, misc_gpio[5]);
97
+ omap_mpuio_out_set(cpu->mpuio, 3, misc_gpio[6]);
98
99
/* Reset some inputs to initial state. */
100
qemu_irq_lower(qdev_get_gpio_in(cpu->gpio, PALMTE_USBDETECT_GPIO));
101
--
65
--
102
2.20.1
66
2.20.1
103
67
104
68
diff view generated by jsdifflib
1
Remove the hardcoded tabs from hw/arm/tosa.c. There aren't
1
Now that timer_free() implicitly calls timer_del(), sequences
2
many, but since they're all in constant #defines they're not
2
timer_del(mytimer);
3
going to go away with our usual "only when we touch a function"
3
timer_free(mytimer);
4
policy on reformatting.
4
5
can be simplified to just
6
timer_free(mytimer);
7
8
Add a Coccinelle script to do this transformation.
5
9
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Acked-by: Paolo Bonzini <pbonzini@redhat.com>
8
Message-id: 20200628203748.14250-2-peter.maydell@linaro.org
12
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
13
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
14
Message-id: 20201215154107.3255-3-peter.maydell@linaro.org
9
---
15
---
10
hw/arm/tosa.c | 44 ++++++++++++++++++++++----------------------
16
scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++++++++++++++++
11
1 file changed, 22 insertions(+), 22 deletions(-)
17
1 file changed, 18 insertions(+)
18
create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci
12
19
13
diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c
20
diff --git a/scripts/coccinelle/timer-del-timer-free.cocci b/scripts/coccinelle/timer-del-timer-free.cocci
14
index XXXXXXX..XXXXXXX 100644
21
new file mode 100644
15
--- a/hw/arm/tosa.c
22
index XXXXXXX..XXXXXXX
16
+++ b/hw/arm/tosa.c
23
--- /dev/null
24
+++ b/scripts/coccinelle/timer-del-timer-free.cocci
17
@@ -XXX,XX +XXX,XX @@
25
@@ -XXX,XX +XXX,XX @@
18
#include "hw/sysbus.h"
26
+// Remove superfluous timer_del() calls
19
#include "exec/address-spaces.h"
27
+//
20
28
+// Copyright Linaro Limited 2020
21
-#define TOSA_RAM 0x04000000
29
+// This work is licensed under the terms of the GNU GPLv2 or later.
22
-#define TOSA_ROM    0x00800000
30
+//
23
+#define TOSA_RAM 0x04000000
31
+// spatch --macro-file scripts/cocci-macro-file.h \
24
+#define TOSA_ROM 0x00800000
32
+// --sp-file scripts/coccinelle/timer-del-timer-free.cocci \
25
33
+// --in-place --dir .
26
-#define TOSA_GPIO_USB_IN        (5)
34
+//
27
-#define TOSA_GPIO_nSD_DETECT    (9)
35
+// The timer_free() function now implicitly calls timer_del()
28
-#define TOSA_GPIO_ON_RESET        (19)
36
+// for you, so calls to timer_del() immediately before the
29
-#define TOSA_GPIO_CF_IRQ        (21)    /* CF slot0 Ready */
37
+// timer_free() of the same timer can be deleted.
30
-#define TOSA_GPIO_CF_CD            (13)
38
+
31
-#define TOSA_GPIO_TC6393XB_INT (15)
39
+@@
32
-#define TOSA_GPIO_JC_CF_IRQ        (36)    /* CF slot1 Ready */
40
+expression T;
33
+#define TOSA_GPIO_USB_IN (5)
41
+@@
34
+#define TOSA_GPIO_nSD_DETECT (9)
42
+-timer_del(T);
35
+#define TOSA_GPIO_ON_RESET (19)
43
+ timer_free(T);
36
+#define TOSA_GPIO_CF_IRQ (21) /* CF slot0 Ready */
37
+#define TOSA_GPIO_CF_CD (13)
38
+#define TOSA_GPIO_TC6393XB_INT (15)
39
+#define TOSA_GPIO_JC_CF_IRQ (36) /* CF slot1 Ready */
40
41
-#define TOSA_SCOOP_GPIO_BASE    1
42
-#define TOSA_GPIO_IR_POWERDWN    (TOSA_SCOOP_GPIO_BASE + 2)
43
-#define TOSA_GPIO_SD_WP            (TOSA_SCOOP_GPIO_BASE + 3)
44
-#define TOSA_GPIO_PWR_ON        (TOSA_SCOOP_GPIO_BASE + 4)
45
+#define TOSA_SCOOP_GPIO_BASE 1
46
+#define TOSA_GPIO_IR_POWERDWN (TOSA_SCOOP_GPIO_BASE + 2)
47
+#define TOSA_GPIO_SD_WP (TOSA_SCOOP_GPIO_BASE + 3)
48
+#define TOSA_GPIO_PWR_ON (TOSA_SCOOP_GPIO_BASE + 4)
49
50
-#define TOSA_SCOOP_JC_GPIO_BASE        1
51
-#define TOSA_GPIO_BT_LED        (TOSA_SCOOP_JC_GPIO_BASE + 0)
52
-#define TOSA_GPIO_NOTE_LED        (TOSA_SCOOP_JC_GPIO_BASE + 1)
53
-#define TOSA_GPIO_CHRG_ERR_LED        (TOSA_SCOOP_JC_GPIO_BASE + 2)
54
-#define TOSA_GPIO_TC6393XB_L3V_ON    (TOSA_SCOOP_JC_GPIO_BASE + 5)
55
-#define TOSA_GPIO_WLAN_LED        (TOSA_SCOOP_JC_GPIO_BASE + 7)
56
+#define TOSA_SCOOP_JC_GPIO_BASE 1
57
+#define TOSA_GPIO_BT_LED (TOSA_SCOOP_JC_GPIO_BASE + 0)
58
+#define TOSA_GPIO_NOTE_LED (TOSA_SCOOP_JC_GPIO_BASE + 1)
59
+#define TOSA_GPIO_CHRG_ERR_LED (TOSA_SCOOP_JC_GPIO_BASE + 2)
60
+#define TOSA_GPIO_TC6393XB_L3V_ON (TOSA_SCOOP_JC_GPIO_BASE + 5)
61
+#define TOSA_GPIO_WLAN_LED (TOSA_SCOOP_JC_GPIO_BASE + 7)
62
63
-#define    DAC_BASE    0x4e
64
-#define DAC_CH1        0
65
-#define DAC_CH2        1
66
+#define DAC_BASE 0x4e
67
+#define DAC_CH1 0
68
+#define DAC_CH2 1
69
70
static void tosa_microdrive_attach(PXA2xxState *cpu)
71
{
72
--
44
--
73
2.20.1
45
2.20.1
74
46
75
47
diff view generated by jsdifflib
1
From: David CARLIER <devnexen@gmail.com>
1
This commit is the result of running the timer-del-timer-free.cocci
2
script on the whole source tree.
2
3
3
The qemu_init_exec_dir() function is inherently non-portable;
4
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
provide an implementation for Haiku hosts.
5
Acked-by: Corey Minyard <cminyard@mvista.com>
6
Acked-by: Paolo Bonzini <pbonzini@redhat.com>
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Message-id: 20201215154107.3255-4-peter.maydell@linaro.org
10
---
11
block/iscsi.c | 2 --
12
block/nbd.c | 1 -
13
block/qcow2.c | 1 -
14
hw/block/nvme.c | 2 --
15
hw/char/serial.c | 2 --
16
hw/char/virtio-serial-bus.c | 2 --
17
hw/ide/core.c | 1 -
18
hw/input/hid.c | 1 -
19
hw/intc/apic.c | 1 -
20
hw/intc/ioapic.c | 1 -
21
hw/ipmi/ipmi_bmc_extern.c | 1 -
22
hw/net/e1000.c | 3 ---
23
hw/net/e1000e_core.c | 8 --------
24
hw/net/pcnet-pci.c | 1 -
25
hw/net/rtl8139.c | 1 -
26
hw/net/spapr_llan.c | 1 -
27
hw/net/virtio-net.c | 2 --
28
hw/s390x/s390-pci-inst.c | 1 -
29
hw/sd/sd.c | 1 -
30
hw/sd/sdhci.c | 2 --
31
hw/usb/dev-hub.c | 1 -
32
hw/usb/hcd-ehci.c | 1 -
33
hw/usb/hcd-ohci-pci.c | 1 -
34
hw/usb/hcd-uhci.c | 1 -
35
hw/usb/hcd-xhci.c | 1 -
36
hw/usb/redirect.c | 1 -
37
hw/vfio/display.c | 1 -
38
hw/virtio/vhost-vsock-common.c | 1 -
39
hw/virtio/virtio-balloon.c | 1 -
40
hw/virtio/virtio-rng.c | 1 -
41
hw/watchdog/wdt_diag288.c | 1 -
42
hw/watchdog/wdt_i6300esb.c | 1 -
43
migration/colo.c | 1 -
44
monitor/hmp-cmds.c | 1 -
45
net/announce.c | 1 -
46
net/colo-compare.c | 1 -
47
net/slirp.c | 1 -
48
replay/replay-debugging.c | 1 -
49
target/s390x/cpu.c | 2 --
50
ui/console.c | 1 -
51
ui/spice-core.c | 1 -
52
util/throttle.c | 1 -
53
42 files changed, 58 deletions(-)
5
54
6
Signed-off-by: David Carlier <devnexen@gmail.com>
55
diff --git a/block/iscsi.c b/block/iscsi.c
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
56
index XXXXXXX..XXXXXXX 100644
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
57
--- a/block/iscsi.c
9
Message-id: 20200703145614.16684-9-peter.maydell@linaro.org
58
+++ b/block/iscsi.c
10
[PMM: Expanded commit message]
59
@@ -XXX,XX +XXX,XX @@ static void iscsi_detach_aio_context(BlockDriverState *bs)
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
60
iscsilun->events = 0;
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
61
13
---
62
if (iscsilun->nop_timer) {
14
util/oslib-posix.c | 19 +++++++++++++++++++
63
- timer_del(iscsilun->nop_timer);
15
1 file changed, 19 insertions(+)
64
timer_free(iscsilun->nop_timer);
16
65
iscsilun->nop_timer = NULL;
17
diff --git a/util/oslib-posix.c b/util/oslib-posix.c
66
}
18
index XXXXXXX..XXXXXXX 100644
67
if (iscsilun->event_timer) {
19
--- a/util/oslib-posix.c
68
- timer_del(iscsilun->event_timer);
20
+++ b/util/oslib-posix.c
69
timer_free(iscsilun->event_timer);
21
@@ -XXX,XX +XXX,XX @@
70
iscsilun->event_timer = NULL;
22
#include <mach-o/dyld.h>
71
}
23
#endif
72
diff --git a/block/nbd.c b/block/nbd.c
24
73
index XXXXXXX..XXXXXXX 100644
25
+#ifdef __HAIKU__
74
--- a/block/nbd.c
26
+#include <kernel/image.h>
75
+++ b/block/nbd.c
27
+#endif
76
@@ -XXX,XX +XXX,XX @@ static void nbd_recv_coroutines_wake_all(BDRVNBDState *s)
28
+
77
static void reconnect_delay_timer_del(BDRVNBDState *s)
29
#include "qemu/mmap-alloc.h"
78
{
30
79
if (s->reconnect_delay_timer) {
31
#ifdef CONFIG_DEBUG_STACK_USAGE
80
- timer_del(s->reconnect_delay_timer);
32
@@ -XXX,XX +XXX,XX @@ void qemu_init_exec_dir(const char *argv0)
81
timer_free(s->reconnect_delay_timer);
33
}
82
s->reconnect_delay_timer = NULL;
83
}
84
diff --git a/block/qcow2.c b/block/qcow2.c
85
index XXXXXXX..XXXXXXX 100644
86
--- a/block/qcow2.c
87
+++ b/block/qcow2.c
88
@@ -XXX,XX +XXX,XX @@ static void cache_clean_timer_del(BlockDriverState *bs)
89
{
90
BDRVQcow2State *s = bs->opaque;
91
if (s->cache_clean_timer) {
92
- timer_del(s->cache_clean_timer);
93
timer_free(s->cache_clean_timer);
94
s->cache_clean_timer = NULL;
95
}
96
diff --git a/hw/block/nvme.c b/hw/block/nvme.c
97
index XXXXXXX..XXXXXXX 100644
98
--- a/hw/block/nvme.c
99
+++ b/hw/block/nvme.c
100
@@ -XXX,XX +XXX,XX @@ static uint16_t nvme_io_cmd(NvmeCtrl *n, NvmeRequest *req)
101
static void nvme_free_sq(NvmeSQueue *sq, NvmeCtrl *n)
102
{
103
n->sq[sq->sqid] = NULL;
104
- timer_del(sq->timer);
105
timer_free(sq->timer);
106
g_free(sq->io_req);
107
if (sq->sqid) {
108
@@ -XXX,XX +XXX,XX @@ static uint16_t nvme_get_log(NvmeCtrl *n, NvmeRequest *req)
109
static void nvme_free_cq(NvmeCQueue *cq, NvmeCtrl *n)
110
{
111
n->cq[cq->cqid] = NULL;
112
- timer_del(cq->timer);
113
timer_free(cq->timer);
114
msix_vector_unuse(&n->parent_obj, cq->vector);
115
if (cq->cqid) {
116
diff --git a/hw/char/serial.c b/hw/char/serial.c
117
index XXXXXXX..XXXXXXX 100644
118
--- a/hw/char/serial.c
119
+++ b/hw/char/serial.c
120
@@ -XXX,XX +XXX,XX @@ static void serial_unrealize(DeviceState *dev)
121
122
qemu_chr_fe_deinit(&s->chr, false);
123
124
- timer_del(s->modem_status_poll);
125
timer_free(s->modem_status_poll);
126
127
- timer_del(s->fifo_timeout_timer);
128
timer_free(s->fifo_timeout_timer);
129
130
fifo8_destroy(&s->recv_fifo);
131
diff --git a/hw/char/virtio-serial-bus.c b/hw/char/virtio-serial-bus.c
132
index XXXXXXX..XXXXXXX 100644
133
--- a/hw/char/virtio-serial-bus.c
134
+++ b/hw/char/virtio-serial-bus.c
135
@@ -XXX,XX +XXX,XX @@ static void virtio_serial_post_load_timer_cb(void *opaque)
34
}
136
}
35
}
137
}
36
+#elif defined(__HAIKU__)
138
g_free(s->post_load->connected);
37
+ {
139
- timer_del(s->post_load->timer);
38
+ image_info ii;
140
timer_free(s->post_load->timer);
39
+ int32_t c = 0;
141
g_free(s->post_load);
40
+
142
s->post_load = NULL;
41
+ *buf = '\0';
143
@@ -XXX,XX +XXX,XX @@ static void virtio_serial_device_unrealize(DeviceState *dev)
42
+ while (get_next_image_info(0, &c, &ii) == B_OK) {
144
g_free(vser->ports_map);
43
+ if (ii.type == B_APP_IMAGE) {
145
if (vser->post_load) {
44
+ strncpy(buf, ii.name, sizeof(buf));
146
g_free(vser->post_load->connected);
45
+ buf[sizeof(buf) - 1] = 0;
147
- timer_del(vser->post_load->timer);
46
+ p = buf;
148
timer_free(vser->post_load->timer);
47
+ break;
149
g_free(vser->post_load);
48
+ }
150
}
49
+ }
151
diff --git a/hw/ide/core.c b/hw/ide/core.c
50
+ }
152
index XXXXXXX..XXXXXXX 100644
51
#endif
153
--- a/hw/ide/core.c
52
/* If we don't have any way of figuring out the actual executable
154
+++ b/hw/ide/core.c
53
location then try argv[0]. */
155
@@ -XXX,XX +XXX,XX @@ void ide_init2(IDEBus *bus, qemu_irq irq)
156
157
void ide_exit(IDEState *s)
158
{
159
- timer_del(s->sector_write_timer);
160
timer_free(s->sector_write_timer);
161
qemu_vfree(s->smart_selftest_data);
162
qemu_vfree(s->io_buffer);
163
diff --git a/hw/input/hid.c b/hw/input/hid.c
164
index XXXXXXX..XXXXXXX 100644
165
--- a/hw/input/hid.c
166
+++ b/hw/input/hid.c
167
@@ -XXX,XX +XXX,XX @@ static void hid_idle_timer(void *opaque)
168
static void hid_del_idle_timer(HIDState *hs)
169
{
170
if (hs->idle_timer) {
171
- timer_del(hs->idle_timer);
172
timer_free(hs->idle_timer);
173
hs->idle_timer = NULL;
174
}
175
diff --git a/hw/intc/apic.c b/hw/intc/apic.c
176
index XXXXXXX..XXXXXXX 100644
177
--- a/hw/intc/apic.c
178
+++ b/hw/intc/apic.c
179
@@ -XXX,XX +XXX,XX @@ static void apic_unrealize(DeviceState *dev)
180
{
181
APICCommonState *s = APIC(dev);
182
183
- timer_del(s->timer);
184
timer_free(s->timer);
185
local_apics[s->id] = NULL;
186
}
187
diff --git a/hw/intc/ioapic.c b/hw/intc/ioapic.c
188
index XXXXXXX..XXXXXXX 100644
189
--- a/hw/intc/ioapic.c
190
+++ b/hw/intc/ioapic.c
191
@@ -XXX,XX +XXX,XX @@ static void ioapic_unrealize(DeviceState *dev)
192
{
193
IOAPICCommonState *s = IOAPIC_COMMON(dev);
194
195
- timer_del(s->delayed_ioapic_service_timer);
196
timer_free(s->delayed_ioapic_service_timer);
197
}
198
199
diff --git a/hw/ipmi/ipmi_bmc_extern.c b/hw/ipmi/ipmi_bmc_extern.c
200
index XXXXXXX..XXXXXXX 100644
201
--- a/hw/ipmi/ipmi_bmc_extern.c
202
+++ b/hw/ipmi/ipmi_bmc_extern.c
203
@@ -XXX,XX +XXX,XX @@ static void ipmi_bmc_extern_finalize(Object *obj)
204
{
205
IPMIBmcExtern *ibe = IPMI_BMC_EXTERN(obj);
206
207
- timer_del(ibe->extern_timer);
208
timer_free(ibe->extern_timer);
209
}
210
211
diff --git a/hw/net/e1000.c b/hw/net/e1000.c
212
index XXXXXXX..XXXXXXX 100644
213
--- a/hw/net/e1000.c
214
+++ b/hw/net/e1000.c
215
@@ -XXX,XX +XXX,XX @@ pci_e1000_uninit(PCIDevice *dev)
216
{
217
E1000State *d = E1000(dev);
218
219
- timer_del(d->autoneg_timer);
220
timer_free(d->autoneg_timer);
221
- timer_del(d->mit_timer);
222
timer_free(d->mit_timer);
223
- timer_del(d->flush_queue_timer);
224
timer_free(d->flush_queue_timer);
225
qemu_del_nic(d->nic);
226
}
227
diff --git a/hw/net/e1000e_core.c b/hw/net/e1000e_core.c
228
index XXXXXXX..XXXXXXX 100644
229
--- a/hw/net/e1000e_core.c
230
+++ b/hw/net/e1000e_core.c
231
@@ -XXX,XX +XXX,XX @@ e1000e_intrmgr_pci_unint(E1000ECore *core)
232
{
233
int i;
234
235
- timer_del(core->radv.timer);
236
timer_free(core->radv.timer);
237
- timer_del(core->rdtr.timer);
238
timer_free(core->rdtr.timer);
239
- timer_del(core->raid.timer);
240
timer_free(core->raid.timer);
241
242
- timer_del(core->tadv.timer);
243
timer_free(core->tadv.timer);
244
- timer_del(core->tidv.timer);
245
timer_free(core->tidv.timer);
246
247
- timer_del(core->itr.timer);
248
timer_free(core->itr.timer);
249
250
for (i = 0; i < E1000E_MSIX_VEC_NUM; i++) {
251
- timer_del(core->eitr[i].timer);
252
timer_free(core->eitr[i].timer);
253
}
254
}
255
@@ -XXX,XX +XXX,XX @@ e1000e_core_pci_uninit(E1000ECore *core)
256
{
257
int i;
258
259
- timer_del(core->autoneg_timer);
260
timer_free(core->autoneg_timer);
261
262
e1000e_intrmgr_pci_unint(core);
263
diff --git a/hw/net/pcnet-pci.c b/hw/net/pcnet-pci.c
264
index XXXXXXX..XXXXXXX 100644
265
--- a/hw/net/pcnet-pci.c
266
+++ b/hw/net/pcnet-pci.c
267
@@ -XXX,XX +XXX,XX @@ static void pci_pcnet_uninit(PCIDevice *dev)
268
PCIPCNetState *d = PCI_PCNET(dev);
269
270
qemu_free_irq(d->state.irq);
271
- timer_del(d->state.poll_timer);
272
timer_free(d->state.poll_timer);
273
qemu_del_nic(d->state.nic);
274
}
275
diff --git a/hw/net/rtl8139.c b/hw/net/rtl8139.c
276
index XXXXXXX..XXXXXXX 100644
277
--- a/hw/net/rtl8139.c
278
+++ b/hw/net/rtl8139.c
279
@@ -XXX,XX +XXX,XX @@ static void pci_rtl8139_uninit(PCIDevice *dev)
280
281
g_free(s->cplus_txbuffer);
282
s->cplus_txbuffer = NULL;
283
- timer_del(s->timer);
284
timer_free(s->timer);
285
qemu_del_nic(s->nic);
286
}
287
diff --git a/hw/net/spapr_llan.c b/hw/net/spapr_llan.c
288
index XXXXXXX..XXXXXXX 100644
289
--- a/hw/net/spapr_llan.c
290
+++ b/hw/net/spapr_llan.c
291
@@ -XXX,XX +XXX,XX @@ static void spapr_vlan_instance_finalize(Object *obj)
292
}
293
294
if (dev->rxp_timer) {
295
- timer_del(dev->rxp_timer);
296
timer_free(dev->rxp_timer);
297
}
298
}
299
diff --git a/hw/net/virtio-net.c b/hw/net/virtio-net.c
300
index XXXXXXX..XXXXXXX 100644
301
--- a/hw/net/virtio-net.c
302
+++ b/hw/net/virtio-net.c
303
@@ -XXX,XX +XXX,XX @@ static void virtio_net_rsc_cleanup(VirtIONet *n)
304
g_free(seg);
305
}
306
307
- timer_del(chain->drain_timer);
308
timer_free(chain->drain_timer);
309
QTAILQ_REMOVE(&n->rsc_chains, chain, next);
310
g_free(chain);
311
@@ -XXX,XX +XXX,XX @@ static void virtio_net_del_queue(VirtIONet *n, int index)
312
313
virtio_del_queue(vdev, index * 2);
314
if (q->tx_timer) {
315
- timer_del(q->tx_timer);
316
timer_free(q->tx_timer);
317
q->tx_timer = NULL;
318
} else {
319
diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c
320
index XXXXXXX..XXXXXXX 100644
321
--- a/hw/s390x/s390-pci-inst.c
322
+++ b/hw/s390x/s390-pci-inst.c
323
@@ -XXX,XX +XXX,XX @@ void pci_dereg_ioat(S390PCIIOMMU *iommu)
324
void fmb_timer_free(S390PCIBusDevice *pbdev)
325
{
326
if (pbdev->fmb_timer) {
327
- timer_del(pbdev->fmb_timer);
328
timer_free(pbdev->fmb_timer);
329
pbdev->fmb_timer = NULL;
330
}
331
diff --git a/hw/sd/sd.c b/hw/sd/sd.c
332
index XXXXXXX..XXXXXXX 100644
333
--- a/hw/sd/sd.c
334
+++ b/hw/sd/sd.c
335
@@ -XXX,XX +XXX,XX @@ static void sd_instance_finalize(Object *obj)
336
{
337
SDState *sd = SD_CARD(obj);
338
339
- timer_del(sd->ocr_power_timer);
340
timer_free(sd->ocr_power_timer);
341
}
342
343
diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c
344
index XXXXXXX..XXXXXXX 100644
345
--- a/hw/sd/sdhci.c
346
+++ b/hw/sd/sdhci.c
347
@@ -XXX,XX +XXX,XX @@ void sdhci_initfn(SDHCIState *s)
348
349
void sdhci_uninitfn(SDHCIState *s)
350
{
351
- timer_del(s->insert_timer);
352
timer_free(s->insert_timer);
353
- timer_del(s->transfer_timer);
354
timer_free(s->transfer_timer);
355
356
g_free(s->fifo_buffer);
357
diff --git a/hw/usb/dev-hub.c b/hw/usb/dev-hub.c
358
index XXXXXXX..XXXXXXX 100644
359
--- a/hw/usb/dev-hub.c
360
+++ b/hw/usb/dev-hub.c
361
@@ -XXX,XX +XXX,XX @@ static void usb_hub_unrealize(USBDevice *dev)
362
&s->ports[i].port);
363
}
364
365
- timer_del(s->port_timer);
366
timer_free(s->port_timer);
367
}
368
369
diff --git a/hw/usb/hcd-ehci.c b/hw/usb/hcd-ehci.c
370
index XXXXXXX..XXXXXXX 100644
371
--- a/hw/usb/hcd-ehci.c
372
+++ b/hw/usb/hcd-ehci.c
373
@@ -XXX,XX +XXX,XX @@ void usb_ehci_unrealize(EHCIState *s, DeviceState *dev)
374
trace_usb_ehci_unrealize();
375
376
if (s->frame_timer) {
377
- timer_del(s->frame_timer);
378
timer_free(s->frame_timer);
379
s->frame_timer = NULL;
380
}
381
diff --git a/hw/usb/hcd-ohci-pci.c b/hw/usb/hcd-ohci-pci.c
382
index XXXXXXX..XXXXXXX 100644
383
--- a/hw/usb/hcd-ohci-pci.c
384
+++ b/hw/usb/hcd-ohci-pci.c
385
@@ -XXX,XX +XXX,XX @@ static void usb_ohci_exit(PCIDevice *dev)
386
usb_bus_release(&s->bus);
387
}
388
389
- timer_del(s->eof_timer);
390
timer_free(s->eof_timer);
391
}
392
393
diff --git a/hw/usb/hcd-uhci.c b/hw/usb/hcd-uhci.c
394
index XXXXXXX..XXXXXXX 100644
395
--- a/hw/usb/hcd-uhci.c
396
+++ b/hw/usb/hcd-uhci.c
397
@@ -XXX,XX +XXX,XX @@ static void usb_uhci_exit(PCIDevice *dev)
398
trace_usb_uhci_exit();
399
400
if (s->frame_timer) {
401
- timer_del(s->frame_timer);
402
timer_free(s->frame_timer);
403
s->frame_timer = NULL;
404
}
405
diff --git a/hw/usb/hcd-xhci.c b/hw/usb/hcd-xhci.c
406
index XXXXXXX..XXXXXXX 100644
407
--- a/hw/usb/hcd-xhci.c
408
+++ b/hw/usb/hcd-xhci.c
409
@@ -XXX,XX +XXX,XX @@ static void usb_xhci_unrealize(DeviceState *dev)
410
}
411
412
if (xhci->mfwrap_timer) {
413
- timer_del(xhci->mfwrap_timer);
414
timer_free(xhci->mfwrap_timer);
415
xhci->mfwrap_timer = NULL;
416
}
417
diff --git a/hw/usb/redirect.c b/hw/usb/redirect.c
418
index XXXXXXX..XXXXXXX 100644
419
--- a/hw/usb/redirect.c
420
+++ b/hw/usb/redirect.c
421
@@ -XXX,XX +XXX,XX @@ static void usbredir_unrealize(USBDevice *udev)
422
qemu_bh_delete(dev->chardev_close_bh);
423
qemu_bh_delete(dev->device_reject_bh);
424
425
- timer_del(dev->attach_timer);
426
timer_free(dev->attach_timer);
427
428
usbredir_cleanup_device_queues(dev);
429
diff --git a/hw/vfio/display.c b/hw/vfio/display.c
430
index XXXXXXX..XXXXXXX 100644
431
--- a/hw/vfio/display.c
432
+++ b/hw/vfio/display.c
433
@@ -XXX,XX +XXX,XX @@ static void vfio_display_edid_exit(VFIODisplay *dpy)
434
435
g_free(dpy->edid_regs);
436
g_free(dpy->edid_blob);
437
- timer_del(dpy->edid_link_timer);
438
timer_free(dpy->edid_link_timer);
439
}
440
441
diff --git a/hw/virtio/vhost-vsock-common.c b/hw/virtio/vhost-vsock-common.c
442
index XXXXXXX..XXXXXXX 100644
443
--- a/hw/virtio/vhost-vsock-common.c
444
+++ b/hw/virtio/vhost-vsock-common.c
445
@@ -XXX,XX +XXX,XX @@ static void vhost_vsock_common_post_load_timer_cleanup(VHostVSockCommon *vvc)
446
return;
447
}
448
449
- timer_del(vvc->post_load_timer);
450
timer_free(vvc->post_load_timer);
451
vvc->post_load_timer = NULL;
452
}
453
diff --git a/hw/virtio/virtio-balloon.c b/hw/virtio/virtio-balloon.c
454
index XXXXXXX..XXXXXXX 100644
455
--- a/hw/virtio/virtio-balloon.c
456
+++ b/hw/virtio/virtio-balloon.c
457
@@ -XXX,XX +XXX,XX @@ static bool balloon_stats_enabled(const VirtIOBalloon *s)
458
static void balloon_stats_destroy_timer(VirtIOBalloon *s)
459
{
460
if (balloon_stats_enabled(s)) {
461
- timer_del(s->stats_timer);
462
timer_free(s->stats_timer);
463
s->stats_timer = NULL;
464
s->stats_poll_interval = 0;
465
diff --git a/hw/virtio/virtio-rng.c b/hw/virtio/virtio-rng.c
466
index XXXXXXX..XXXXXXX 100644
467
--- a/hw/virtio/virtio-rng.c
468
+++ b/hw/virtio/virtio-rng.c
469
@@ -XXX,XX +XXX,XX @@ static void virtio_rng_device_unrealize(DeviceState *dev)
470
VirtIORNG *vrng = VIRTIO_RNG(dev);
471
472
qemu_del_vm_change_state_handler(vrng->vmstate);
473
- timer_del(vrng->rate_limit_timer);
474
timer_free(vrng->rate_limit_timer);
475
virtio_del_queue(vdev, 0);
476
virtio_cleanup(vdev);
477
diff --git a/hw/watchdog/wdt_diag288.c b/hw/watchdog/wdt_diag288.c
478
index XXXXXXX..XXXXXXX 100644
479
--- a/hw/watchdog/wdt_diag288.c
480
+++ b/hw/watchdog/wdt_diag288.c
481
@@ -XXX,XX +XXX,XX @@ static void wdt_diag288_unrealize(DeviceState *dev)
482
{
483
DIAG288State *diag288 = DIAG288(dev);
484
485
- timer_del(diag288->timer);
486
timer_free(diag288->timer);
487
}
488
489
diff --git a/hw/watchdog/wdt_i6300esb.c b/hw/watchdog/wdt_i6300esb.c
490
index XXXXXXX..XXXXXXX 100644
491
--- a/hw/watchdog/wdt_i6300esb.c
492
+++ b/hw/watchdog/wdt_i6300esb.c
493
@@ -XXX,XX +XXX,XX @@ static void i6300esb_exit(PCIDevice *dev)
494
{
495
I6300State *d = WATCHDOG_I6300ESB_DEVICE(dev);
496
497
- timer_del(d->timer);
498
timer_free(d->timer);
499
}
500
501
diff --git a/migration/colo.c b/migration/colo.c
502
index XXXXXXX..XXXXXXX 100644
503
--- a/migration/colo.c
504
+++ b/migration/colo.c
505
@@ -XXX,XX +XXX,XX @@ out:
506
* error.
507
*/
508
colo_compare_unregister_notifier(&packets_compare_notifier);
509
- timer_del(s->colo_delay_timer);
510
timer_free(s->colo_delay_timer);
511
qemu_event_destroy(&s->colo_checkpoint_event);
512
513
diff --git a/monitor/hmp-cmds.c b/monitor/hmp-cmds.c
514
index XXXXXXX..XXXXXXX 100644
515
--- a/monitor/hmp-cmds.c
516
+++ b/monitor/hmp-cmds.c
517
@@ -XXX,XX +XXX,XX @@ static void hmp_migrate_status_cb(void *opaque)
518
error_report("%s", info->error_desc);
519
}
520
monitor_resume(status->mon);
521
- timer_del(status->timer);
522
timer_free(status->timer);
523
g_free(status);
524
}
525
diff --git a/net/announce.c b/net/announce.c
526
index XXXXXXX..XXXXXXX 100644
527
--- a/net/announce.c
528
+++ b/net/announce.c
529
@@ -XXX,XX +XXX,XX @@ void qemu_announce_timer_del(AnnounceTimer *timer, bool free_named)
530
{
531
bool free_timer = false;
532
if (timer->tm) {
533
- timer_del(timer->tm);
534
timer_free(timer->tm);
535
timer->tm = NULL;
536
}
537
diff --git a/net/colo-compare.c b/net/colo-compare.c
538
index XXXXXXX..XXXXXXX 100644
539
--- a/net/colo-compare.c
540
+++ b/net/colo-compare.c
541
@@ -XXX,XX +XXX,XX @@ static void colo_compare_timer_init(CompareState *s)
542
static void colo_compare_timer_del(CompareState *s)
543
{
544
if (s->packet_check_timer) {
545
- timer_del(s->packet_check_timer);
546
timer_free(s->packet_check_timer);
547
s->packet_check_timer = NULL;
548
}
549
diff --git a/net/slirp.c b/net/slirp.c
550
index XXXXXXX..XXXXXXX 100644
551
--- a/net/slirp.c
552
+++ b/net/slirp.c
553
@@ -XXX,XX +XXX,XX @@ static void *net_slirp_timer_new(SlirpTimerCb cb,
554
555
static void net_slirp_timer_free(void *timer, void *opaque)
556
{
557
- timer_del(timer);
558
timer_free(timer);
559
}
560
561
diff --git a/replay/replay-debugging.c b/replay/replay-debugging.c
562
index XXXXXXX..XXXXXXX 100644
563
--- a/replay/replay-debugging.c
564
+++ b/replay/replay-debugging.c
565
@@ -XXX,XX +XXX,XX @@ static void replay_delete_break(void)
566
assert(replay_mutex_locked());
567
568
if (replay_break_timer) {
569
- timer_del(replay_break_timer);
570
timer_free(replay_break_timer);
571
replay_break_timer = NULL;
572
}
573
diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c
574
index XXXXXXX..XXXXXXX 100644
575
--- a/target/s390x/cpu.c
576
+++ b/target/s390x/cpu.c
577
@@ -XXX,XX +XXX,XX @@ static void s390_cpu_finalize(Object *obj)
578
#if !defined(CONFIG_USER_ONLY)
579
S390CPU *cpu = S390_CPU(obj);
580
581
- timer_del(cpu->env.tod_timer);
582
timer_free(cpu->env.tod_timer);
583
- timer_del(cpu->env.cpu_timer);
584
timer_free(cpu->env.cpu_timer);
585
586
qemu_unregister_reset(s390_cpu_machine_reset_cb, cpu);
587
diff --git a/ui/console.c b/ui/console.c
588
index XXXXXXX..XXXXXXX 100644
589
--- a/ui/console.c
590
+++ b/ui/console.c
591
@@ -XXX,XX +XXX,XX @@ static void gui_setup_refresh(DisplayState *ds)
592
timer_mod(ds->gui_timer, qemu_clock_get_ms(QEMU_CLOCK_REALTIME));
593
}
594
if (!need_timer && ds->gui_timer != NULL) {
595
- timer_del(ds->gui_timer);
596
timer_free(ds->gui_timer);
597
ds->gui_timer = NULL;
598
}
599
diff --git a/ui/spice-core.c b/ui/spice-core.c
600
index XXXXXXX..XXXXXXX 100644
601
--- a/ui/spice-core.c
602
+++ b/ui/spice-core.c
603
@@ -XXX,XX +XXX,XX @@ static void timer_cancel(SpiceTimer *timer)
604
605
static void timer_remove(SpiceTimer *timer)
606
{
607
- timer_del(timer->timer);
608
timer_free(timer->timer);
609
g_free(timer);
610
}
611
diff --git a/util/throttle.c b/util/throttle.c
612
index XXXXXXX..XXXXXXX 100644
613
--- a/util/throttle.c
614
+++ b/util/throttle.c
615
@@ -XXX,XX +XXX,XX @@ static void throttle_timer_destroy(QEMUTimer **timer)
616
{
617
assert(*timer != NULL);
618
619
- timer_del(*timer);
620
timer_free(*timer);
621
*timer = NULL;
622
}
54
--
623
--
55
2.20.1
624
2.20.1
56
625
57
626
diff view generated by jsdifflib
1
From: Wentong Wu <wentong.wu@intel.com>
1
The Arm CPU finalize function uses a sequence of timer_del(), timer_deinit(),
2
timer_free() to free the timer. The timer_deinit() step in this was always
3
unnecessary, and now the timer_del() is implied by timer_free(), so we can
4
collapse this down to simply calling timer_free().
2
5
3
wrctl instruction on nios2 target will cause checking cpu
6
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
4
interrupt but tcg_handle_interrupt() will call cpu_abort()
7
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
5
if the CPU gets an interrupt while it's not in 'can do IO'
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
state, so add gen_io_start around wrctl instruction. Also
9
Message-id: 20201215154107.3255-5-peter.maydell@linaro.org
7
at the same time, end the onging TB with DISAS_UPDATE.
10
---
11
target/arm/cpu.c | 2 --
12
1 file changed, 2 deletions(-)
8
13
9
Signed-off-by: Wentong Wu <wentong.wu@intel.com>
14
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
10
Message-id: 20200710233433.19729-3-wentong.wu@intel.com
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
14
target/nios2/translate.c | 5 +++++
15
1 file changed, 5 insertions(+)
16
17
diff --git a/target/nios2/translate.c b/target/nios2/translate.c
18
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
19
--- a/target/nios2/translate.c
16
--- a/target/arm/cpu.c
20
+++ b/target/nios2/translate.c
17
+++ b/target/arm/cpu.c
21
@@ -XXX,XX +XXX,XX @@
18
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_finalizefn(Object *obj)
22
#include "exec/cpu_ldst.h"
19
}
23
#include "exec/translator.h"
20
#ifndef CONFIG_USER_ONLY
24
#include "qemu/qemu-print.h"
21
if (cpu->pmu_timer) {
25
+#include "exec/gen-icount.h"
22
- timer_del(cpu->pmu_timer);
26
23
- timer_deinit(cpu->pmu_timer);
27
/* is_jmp field values */
24
timer_free(cpu->pmu_timer);
28
#define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */
29
@@ -XXX,XX +XXX,XX @@ static void wrctl(DisasContext *dc, uint32_t code, uint32_t flags)
30
/* If interrupts were enabled using WRCTL, trigger them. */
31
#if !defined(CONFIG_USER_ONLY)
32
if ((instr.imm5 + CR_BASE) == CR_STATUS) {
33
+ if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
34
+ gen_io_start();
35
+ }
36
gen_helper_check_interrupts(dc->cpu_env);
37
+ dc->is_jmp = DISAS_UPDATE;
38
}
25
}
39
#endif
26
#endif
40
}
41
--
27
--
42
2.20.1
28
2.20.1
43
29
44
30
diff view generated by jsdifflib
1
From: David CARLIER <devnexen@gmail.com>
1
From: Gan Qixin <ganqixin@huawei.com>
2
2
3
util/compatfd.c includes <sys/syscall.h> so that the CONFIG_SIGNALFD
3
When running device-introspect-test, a memory leak occurred in the
4
code can use SYS_signalfd. Guard the #include with CONFIG_SIGNALFD
4
digic_timer_init function, so use ptimer_free() in the finalize function to
5
to avoid portability issues on hosts like Haiku which do not
5
avoid it.
6
provide that header file.
7
6
8
Signed-off-by: David Carlier <devnexen@gmail.com>
7
ASAN shows memory leak stack:
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
10
Reviewed-by: Thomas Huth <thuth@redhat.com>
9
Indirect leak of 288 byte(s) in 3 object(s) allocated from:
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
#0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0)
12
Message-id: 20200703145614.16684-8-peter.maydell@linaro.org
11
#1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800)
13
[PMM: Expanded commit message]
12
#2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432
13
#3 0xaaabf5b04084 in digic_timer_init /qemu/hw/timer/digic-timer.c:142
14
#4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
15
#5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564
16
#6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547
17
#7 0xaaabf5b40e84 in digic_init /qemu/hw/arm/digic.c:46
18
#8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
19
#9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729
20
#10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153
21
#11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59
22
#12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110
23
24
Reported-by: Euler Robot <euler.robot@huawei.com>
25
Signed-off-by: Gan Qixin <ganqixin@huawei.com>
14
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
26
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
27
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
28
---
17
util/compatfd.c | 2 ++
29
hw/timer/digic-timer.c | 8 ++++++++
18
1 file changed, 2 insertions(+)
30
1 file changed, 8 insertions(+)
19
31
20
diff --git a/util/compatfd.c b/util/compatfd.c
32
diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c
21
index XXXXXXX..XXXXXXX 100644
33
index XXXXXXX..XXXXXXX 100644
22
--- a/util/compatfd.c
34
--- a/hw/timer/digic-timer.c
23
+++ b/util/compatfd.c
35
+++ b/hw/timer/digic-timer.c
24
@@ -XXX,XX +XXX,XX @@
36
@@ -XXX,XX +XXX,XX @@ static void digic_timer_init(Object *obj)
25
#include "qemu/osdep.h"
37
sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem);
26
#include "qemu/thread.h"
38
}
27
39
28
+#if defined(CONFIG_SIGNALFD)
40
+static void digic_timer_finalize(Object *obj)
29
#include <sys/syscall.h>
41
+{
30
+#endif
42
+ DigicTimerState *s = DIGIC_TIMER(obj);
31
43
+
32
struct sigfd_compat_info
44
+ ptimer_free(s->ptimer);
45
+}
46
+
47
static void digic_timer_class_init(ObjectClass *klass, void *class_data)
33
{
48
{
49
DeviceClass *dc = DEVICE_CLASS(klass);
50
@@ -XXX,XX +XXX,XX @@ static const TypeInfo digic_timer_info = {
51
.parent = TYPE_SYS_BUS_DEVICE,
52
.instance_size = sizeof(DigicTimerState),
53
.instance_init = digic_timer_init,
54
+ .instance_finalize = digic_timer_finalize,
55
.class_init = digic_timer_class_init,
56
};
57
34
--
58
--
35
2.20.1
59
2.20.1
36
60
37
61
diff view generated by jsdifflib
1
Currently we have a free-floating set of IRQs and a function
1
From: Gan Qixin <ganqixin@huawei.com>
2
tosa_out_switch() which handle the GPIO lines on the tosa board which
3
connect to LEDs, and another free-floating IRQ and tosa_reset()
4
function to handle the GPIO line that resets the system. Encapsulate
5
this behaviour in a simple QOM device.
6
2
7
This commit fixes Coverity issue CID 1421929 (which pointed out that
3
When running device-introspect-test, a memory leak occurred in the a10_pit_init
8
the 'outsignals' in tosa_gpio_setup() were leaked), because it
4
function, so use ptimer_free() in the finalize function to avoid it.
9
removes the use of the qemu_allocate_irqs() API from this code
10
entirely.
11
5
6
ASAN shows memory leak stack:
7
8
Indirect leak of 288 byte(s) in 6 object(s) allocated from:
9
#0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0)
10
#1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800)
11
#2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523
12
#3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544
13
#4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562
14
#5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433
15
#6 0xaaabf57415e8 in a10_pit_init /qemu/hw/timer/allwinner-a10-pit.c:278
16
#7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
17
#8 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564
18
#9 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547
19
#10 0xaaabf5b94680 in aw_a10_init /qemu/hw/arm/allwinner-a10.c:49
20
#11 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
21
#12 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729
22
23
Reported-by: Euler Robot <euler.robot@huawei.com>
24
Signed-off-by: Gan Qixin <ganqixin@huawei.com>
25
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
14
Message-id: 20200628203748.14250-3-peter.maydell@linaro.org
15
---
27
---
16
hw/arm/tosa.c | 88 +++++++++++++++++++++++++++++++++++++--------------
28
hw/timer/allwinner-a10-pit.c | 11 +++++++++++
17
1 file changed, 64 insertions(+), 24 deletions(-)
29
1 file changed, 11 insertions(+)
18
30
19
diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c
31
diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c
20
index XXXXXXX..XXXXXXX 100644
32
index XXXXXXX..XXXXXXX 100644
21
--- a/hw/arm/tosa.c
33
--- a/hw/timer/allwinner-a10-pit.c
22
+++ b/hw/arm/tosa.c
34
+++ b/hw/timer/allwinner-a10-pit.c
23
@@ -XXX,XX +XXX,XX @@ static void tosa_microdrive_attach(PXA2xxState *cpu)
35
@@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj)
24
pxa2xx_pcmcia_attach(cpu->pcmcia[0], md);
25
}
26
27
-static void tosa_out_switch(void *opaque, int line, int level)
28
+/*
29
+ * Encapsulation of some GPIO line behaviour for the Tosa board
30
+ *
31
+ * QEMU interface:
32
+ * + named GPIO inputs "leds[0..3]": assert to light LEDs
33
+ * + named GPIO input "reset": when asserted, resets the system
34
+ */
35
+
36
+#define TYPE_TOSA_MISC_GPIO "tosa-misc-gpio"
37
+#define TOSA_MISC_GPIO(obj) \
38
+ OBJECT_CHECK(TosaMiscGPIOState, (obj), TYPE_TOSA_MISC_GPIO)
39
+
40
+typedef struct TosaMiscGPIOState {
41
+ SysBusDevice parent_obj;
42
+} TosaMiscGPIOState;
43
+
44
+static void tosa_gpio_leds(void *opaque, int line, int level)
45
{
46
switch (line) {
47
- case 0:
48
- fprintf(stderr, "blue LED %s.\n", level ? "on" : "off");
49
- break;
50
- case 1:
51
- fprintf(stderr, "green LED %s.\n", level ? "on" : "off");
52
- break;
53
- case 2:
54
- fprintf(stderr, "amber LED %s.\n", level ? "on" : "off");
55
- break;
56
- case 3:
57
- fprintf(stderr, "wlan LED %s.\n", level ? "on" : "off");
58
- break;
59
- default:
60
- fprintf(stderr, "Uhandled out event: %d = %d\n", line, level);
61
- break;
62
+ case 0:
63
+ fprintf(stderr, "blue LED %s.\n", level ? "on" : "off");
64
+ break;
65
+ case 1:
66
+ fprintf(stderr, "green LED %s.\n", level ? "on" : "off");
67
+ break;
68
+ case 2:
69
+ fprintf(stderr, "amber LED %s.\n", level ? "on" : "off");
70
+ break;
71
+ case 3:
72
+ fprintf(stderr, "wlan LED %s.\n", level ? "on" : "off");
73
+ break;
74
+ default:
75
+ g_assert_not_reached();
76
}
36
}
77
}
37
}
78
38
79
@@ -XXX,XX +XXX,XX @@ static void tosa_reset(void *opaque, int line, int level)
39
+static void a10_pit_finalize(Object *obj)
80
}
81
}
82
83
+static void tosa_misc_gpio_init(Object *obj)
84
+{
40
+{
85
+ DeviceState *dev = DEVICE(obj);
41
+ AwA10PITState *s = AW_A10_PIT(obj);
42
+ int i;
86
+
43
+
87
+ qdev_init_gpio_in_named(dev, tosa_gpio_leds, "leds", 4);
44
+ for (i = 0; i < AW_A10_PIT_TIMER_NR; i++) {
88
+ qdev_init_gpio_in_named(dev, tosa_reset, "reset", 1);
45
+ ptimer_free(s->timer[i]);
46
+ }
89
+}
47
+}
90
+
48
+
91
static void tosa_gpio_setup(PXA2xxState *cpu,
49
static void a10_pit_class_init(ObjectClass *klass, void *data)
92
DeviceState *scp0,
93
DeviceState *scp1,
94
TC6393xbState *tmio)
95
{
50
{
96
- qemu_irq *outsignals = qemu_allocate_irqs(tosa_out_switch, cpu, 4);
51
DeviceClass *dc = DEVICE_CLASS(klass);
97
- qemu_irq reset;
52
@@ -XXX,XX +XXX,XX @@ static const TypeInfo a10_pit_info = {
98
+ DeviceState *misc_gpio;
53
.parent = TYPE_SYS_BUS_DEVICE,
99
+
54
.instance_size = sizeof(AwA10PITState),
100
+ misc_gpio = sysbus_create_simple(TYPE_TOSA_MISC_GPIO, -1, NULL);
55
.instance_init = a10_pit_init,
101
56
+ .instance_finalize = a10_pit_finalize,
102
/* MMC/SD host */
57
.class_init = a10_pit_class_init,
103
pxa2xx_mmci_handlers(cpu->mmc,
104
@@ -XXX,XX +XXX,XX @@ static void tosa_gpio_setup(PXA2xxState *cpu,
105
qemu_irq_invert(qdev_get_gpio_in(cpu->gpio, TOSA_GPIO_nSD_DETECT)));
106
107
/* Handle reset */
108
- reset = qemu_allocate_irq(tosa_reset, cpu, 0);
109
- qdev_connect_gpio_out(cpu->gpio, TOSA_GPIO_ON_RESET, reset);
110
+ qdev_connect_gpio_out(cpu->gpio, TOSA_GPIO_ON_RESET,
111
+ qdev_get_gpio_in_named(misc_gpio, "reset", 0));
112
113
/* PCMCIA signals: card's IRQ and Card-Detect */
114
pxa2xx_pcmcia_set_irq_cb(cpu->pcmcia[0],
115
@@ -XXX,XX +XXX,XX @@ static void tosa_gpio_setup(PXA2xxState *cpu,
116
qdev_get_gpio_in(cpu->gpio, TOSA_GPIO_JC_CF_IRQ),
117
NULL);
118
119
- qdev_connect_gpio_out(scp1, TOSA_GPIO_BT_LED, outsignals[0]);
120
- qdev_connect_gpio_out(scp1, TOSA_GPIO_NOTE_LED, outsignals[1]);
121
- qdev_connect_gpio_out(scp1, TOSA_GPIO_CHRG_ERR_LED, outsignals[2]);
122
- qdev_connect_gpio_out(scp1, TOSA_GPIO_WLAN_LED, outsignals[3]);
123
+ qdev_connect_gpio_out(scp1, TOSA_GPIO_BT_LED,
124
+ qdev_get_gpio_in_named(misc_gpio, "leds", 0));
125
+ qdev_connect_gpio_out(scp1, TOSA_GPIO_NOTE_LED,
126
+ qdev_get_gpio_in_named(misc_gpio, "leds", 1));
127
+ qdev_connect_gpio_out(scp1, TOSA_GPIO_CHRG_ERR_LED,
128
+ qdev_get_gpio_in_named(misc_gpio, "leds", 2));
129
+ qdev_connect_gpio_out(scp1, TOSA_GPIO_WLAN_LED,
130
+ qdev_get_gpio_in_named(misc_gpio, "leds", 3));
131
132
qdev_connect_gpio_out(scp1, TOSA_GPIO_TC6393XB_L3V_ON, tc6393xb_l3v_get(tmio));
133
134
@@ -XXX,XX +XXX,XX @@ static const TypeInfo tosa_ssp_info = {
135
.class_init = tosa_ssp_class_init,
136
};
58
};
137
59
138
+static const TypeInfo tosa_misc_gpio_info = {
139
+ .name = "tosa-misc-gpio",
140
+ .parent = TYPE_SYS_BUS_DEVICE,
141
+ .instance_size = sizeof(TosaMiscGPIOState),
142
+ .instance_init = tosa_misc_gpio_init,
143
+ /*
144
+ * No class init required: device has no internal state so does not
145
+ * need to set up reset or vmstate, and has no realize method.
146
+ */
147
+};
148
+
149
static void tosa_register_types(void)
150
{
151
type_register_static(&tosa_dac_info);
152
type_register_static(&tosa_ssp_info);
153
+ type_register_static(&tosa_misc_gpio_info);
154
}
155
156
type_init(tosa_register_types)
157
--
60
--
158
2.20.1
61
2.20.1
159
62
160
63
diff view generated by jsdifflib
1
From: David CARLIER <devnexen@gmail.com>
1
From: Gan Qixin <ganqixin@huawei.com>
2
2
3
Haiku puts the bswap* functions in <endian.h>; pull in that
3
When running device-introspect-test, a memory leak occurred in the
4
include file on that platform.
4
exynos4210_rtc_init function, so use ptimer_free() in the finalize function to
5
avoid it.
5
6
6
Signed-off-by: David Carlier <devnexen@gmail.com>
7
ASAN shows memory leak stack:
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
8
Reviewed-by: Thomas Huth <thuth@redhat.com>
9
Indirect leak of 96 byte(s) in 1 object(s) allocated from:
9
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
10
#0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0)
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
#1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800)
11
Message-id: 20200703145614.16684-7-peter.maydell@linaro.org
12
#2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432
12
[PMM: Expanded commit message]
13
#3 0xaaabf57b3934 in exynos4210_rtc_init /qemu/hw/rtc/exynos4210_rtc.c:567
14
#4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
15
#5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729
16
#6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153
17
#7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59
18
#8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110
19
#9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136
20
#10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164
21
#11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381
22
#12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306
23
24
Reported-by: Euler Robot <euler.robot@huawei.com>
25
Signed-off-by: Gan Qixin <ganqixin@huawei.com>
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
26
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
27
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
28
---
16
include/qemu/bswap.h | 2 ++
29
hw/rtc/exynos4210_rtc.c | 9 +++++++++
17
1 file changed, 2 insertions(+)
30
1 file changed, 9 insertions(+)
18
31
19
diff --git a/include/qemu/bswap.h b/include/qemu/bswap.h
32
diff --git a/hw/rtc/exynos4210_rtc.c b/hw/rtc/exynos4210_rtc.c
20
index XXXXXXX..XXXXXXX 100644
33
index XXXXXXX..XXXXXXX 100644
21
--- a/include/qemu/bswap.h
34
--- a/hw/rtc/exynos4210_rtc.c
22
+++ b/include/qemu/bswap.h
35
+++ b/hw/rtc/exynos4210_rtc.c
23
@@ -XXX,XX +XXX,XX @@
36
@@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj)
24
# include <machine/bswap.h>
37
sysbus_init_mmio(dev, &s->iomem);
25
#elif defined(__FreeBSD__)
38
}
26
# include <sys/endian.h>
39
27
+#elif defined(__HAIKU__)
40
+static void exynos4210_rtc_finalize(Object *obj)
28
+# include <endian.h>
41
+{
29
#elif defined(CONFIG_BYTESWAP_H)
42
+ Exynos4210RTCState *s = EXYNOS4210_RTC(obj);
30
# include <byteswap.h>
43
+
44
+ ptimer_free(s->ptimer);
45
+ ptimer_free(s->ptimer_1Hz);
46
+}
47
+
48
static void exynos4210_rtc_class_init(ObjectClass *klass, void *data)
49
{
50
DeviceClass *dc = DEVICE_CLASS(klass);
51
@@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_rtc_info = {
52
.parent = TYPE_SYS_BUS_DEVICE,
53
.instance_size = sizeof(Exynos4210RTCState),
54
.instance_init = exynos4210_rtc_init,
55
+ .instance_finalize = exynos4210_rtc_finalize,
56
.class_init = exynos4210_rtc_class_init,
57
};
31
58
32
--
59
--
33
2.20.1
60
2.20.1
34
61
35
62
diff view generated by jsdifflib
1
From: David CARLIER <devnexen@gmail.com>
1
From: Gan Qixin <ganqixin@huawei.com>
2
2
3
Regularize our handling of <sys/signal.h>: currently we include it in
3
When running device-introspect-test, a memory leak occurred in the
4
osdep.h, but only for OpenBSD, and we include it without an ifdef
4
exynos4210_pwm_init function, so use ptimer_free() in the finalize function to
5
guard in a couple of C files. This causes problems for Haiku, which
5
avoid it.
6
doesn't have that header.
7
6
8
Instead, check in configure whether sys/signal.h exists, and if it
7
ASAN shows memory leak stack:
9
does then always include it from osdep.h.
10
8
11
Signed-off-by: David Carlier <devnexen@gmail.com>
9
Indirect leak of 240 byte(s) in 5 object(s) allocated from:
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
#0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0)
13
Reviewed-by: Thomas Huth <thuth@redhat.com>
11
#1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800)
14
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
12
#2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
#3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544
16
Message-id: 20200703145614.16684-5-peter.maydell@linaro.org
14
#4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562
17
[PMM: Expanded commit message; rename to HAVE_SYS_SIGNAL_H]
15
#5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433
16
#6 0xaaabf56a36cc in exynos4210_pwm_init /qemu/hw/timer/exynos4210_pwm.c:401
17
#7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
18
#8 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729
19
#9 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153
20
#10 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59
21
#11 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110
22
#12 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136
23
24
Reported-by: Euler Robot <euler.robot@huawei.com>
25
Signed-off-by: Gan Qixin <ganqixin@huawei.com>
18
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
26
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
27
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
---
28
---
21
configure | 10 ++++++++++
29
hw/timer/exynos4210_pwm.c | 11 +++++++++++
22
include/qemu/osdep.h | 2 +-
30
1 file changed, 11 insertions(+)
23
hw/xen/xen-legacy-backend.c | 1 -
24
util/oslib-posix.c | 1 -
25
4 files changed, 11 insertions(+), 3 deletions(-)
26
31
27
diff --git a/configure b/configure
32
diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c
28
index XXXXXXX..XXXXXXX 100755
33
index XXXXXXX..XXXXXXX 100644
29
--- a/configure
34
--- a/hw/timer/exynos4210_pwm.c
30
+++ b/configure
35
+++ b/hw/timer/exynos4210_pwm.c
31
@@ -XXX,XX +XXX,XX @@ if check_include "libdrm/drm.h" ; then
36
@@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_init(Object *obj)
32
have_drm_h=yes
37
sysbus_init_mmio(dev, &s->iomem);
33
fi
38
}
34
39
35
+#########################################
40
+static void exynos4210_pwm_finalize(Object *obj)
36
+# sys/signal.h check
41
+{
37
+have_sys_signal_h=no
42
+ Exynos4210PWMState *s = EXYNOS4210_PWM(obj);
38
+if check_include "sys/signal.h" ; then
43
+ int i;
39
+ have_sys_signal_h=yes
40
+fi
41
+
44
+
42
##########################################
45
+ for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) {
43
# VTE probe
46
+ ptimer_free(s->timer[i].ptimer);
44
47
+ }
45
@@ -XXX,XX +XXX,XX @@ fi
48
+}
46
if test "$have_openpty" = "yes" ; then
49
+
47
echo "HAVE_OPENPTY=y" >> $config_host_mak
50
static void exynos4210_pwm_class_init(ObjectClass *klass, void *data)
48
fi
51
{
49
+if test "$have_sys_signal_h" = "yes" ; then
52
DeviceClass *dc = DEVICE_CLASS(klass);
50
+ echo "HAVE_SYS_SIGNAL_H=y" >> $config_host_mak
53
@@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_pwm_info = {
51
+fi
54
.parent = TYPE_SYS_BUS_DEVICE,
52
55
.instance_size = sizeof(Exynos4210PWMState),
53
# Work around a system header bug with some kernel/XFS header
56
.instance_init = exynos4210_pwm_init,
54
# versions where they both try to define 'struct fsxattr':
57
+ .instance_finalize = exynos4210_pwm_finalize,
55
diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h
58
.class_init = exynos4210_pwm_class_init,
56
index XXXXXXX..XXXXXXX 100644
59
};
57
--- a/include/qemu/osdep.h
60
58
+++ b/include/qemu/osdep.h
59
@@ -XXX,XX +XXX,XX @@ extern int daemon(int, int);
60
#include <setjmp.h>
61
#include <signal.h>
62
63
-#ifdef __OpenBSD__
64
+#ifdef HAVE_SYS_SIGNAL_H
65
#include <sys/signal.h>
66
#endif
67
68
diff --git a/hw/xen/xen-legacy-backend.c b/hw/xen/xen-legacy-backend.c
69
index XXXXXXX..XXXXXXX 100644
70
--- a/hw/xen/xen-legacy-backend.c
71
+++ b/hw/xen/xen-legacy-backend.c
72
@@ -XXX,XX +XXX,XX @@
73
*/
74
75
#include "qemu/osdep.h"
76
-#include <sys/signal.h>
77
78
#include "hw/sysbus.h"
79
#include "hw/boards.h"
80
diff --git a/util/oslib-posix.c b/util/oslib-posix.c
81
index XXXXXXX..XXXXXXX 100644
82
--- a/util/oslib-posix.c
83
+++ b/util/oslib-posix.c
84
@@ -XXX,XX +XXX,XX @@
85
#include "qemu/sockets.h"
86
#include "qemu/thread.h"
87
#include <libgen.h>
88
-#include <sys/signal.h>
89
#include "qemu/cutils.h"
90
91
#ifdef CONFIG_LINUX
92
--
61
--
93
2.20.1
62
2.20.1
94
63
95
64
diff view generated by jsdifflib
1
From: David CARLIER <devnexen@gmail.com>
1
From: Gan Qixin <ganqixin@huawei.com>
2
2
3
Instead of using an OS-specific ifdef test to select the "openpty()
3
When running device-introspect-test, a memory leak occurred in the
4
is in pty.h" codepath, make configure check for the existence of
4
mss_timer_init function, so use ptimer_free() in the finalize function to avoid
5
the header and use the new CONFIG_PTY instead.
5
it.
6
6
7
This is necessary to build on Haiku, which also provides openpty()
7
ASAN shows memory leak stack:
8
via pty.h.
9
8
10
Signed-off-by: David Carlier <devnexen@gmail.com>
9
Indirect leak of 192 byte(s) in 2 object(s) allocated from:
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
#0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0)
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
#1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800)
13
Message-id: 20200703145614.16684-3-peter.maydell@linaro.org
12
#2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432
14
[PMM: Expanded commit message; rename to HAVE_PTY_H]
13
#3 0xaaabf58a0010 in mss_timer_init /qemu/hw/timer/mss-timer.c:235
14
#4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
15
#5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564
16
#6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547
17
#7 0xaaabf5b8316c in m2sxxx_soc_initfn /qemu/hw/arm/msf2-soc.c:70
18
#8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
19
#9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729
20
#10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153
21
#11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59
22
#12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110
23
24
Reported-by: Euler Robot <euler.robot@huawei.com>
25
Signed-off-by: Gan Qixin <ganqixin@huawei.com>
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
26
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
27
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
---
28
---
18
configure | 9 +++++++++
29
hw/timer/mss-timer.c | 13 +++++++++++++
19
util/qemu-openpty.c | 2 +-
30
1 file changed, 13 insertions(+)
20
2 files changed, 10 insertions(+), 1 deletion(-)
21
31
22
diff --git a/configure b/configure
32
diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c
23
index XXXXXXX..XXXXXXX 100755
33
index XXXXXXX..XXXXXXX 100644
24
--- a/configure
34
--- a/hw/timer/mss-timer.c
25
+++ b/configure
35
+++ b/hw/timer/mss-timer.c
26
@@ -XXX,XX +XXX,XX @@ else
36
@@ -XXX,XX +XXX,XX @@ static void mss_timer_init(Object *obj)
27
l2tpv3=no
37
sysbus_init_mmio(SYS_BUS_DEVICE(obj), &t->mmio);
28
fi
38
}
29
39
30
+if check_include "pty.h" ; then
40
+static void mss_timer_finalize(Object *obj)
31
+ pty_h=yes
41
+{
32
+else
42
+ MSSTimerState *t = MSS_TIMER(obj);
33
+ pty_h=no
43
+ int i;
34
+fi
35
+
44
+
36
#########################################
45
+ for (i = 0; i < NUM_TIMERS; i++) {
37
# vhost interdependencies and host support
46
+ struct Msf2Timer *st = &t->timers[i];
38
47
+
39
@@ -XXX,XX +XXX,XX @@ fi
48
+ ptimer_free(st->ptimer);
40
if test "$sheepdog" = "yes" ; then
49
+ }
41
echo "CONFIG_SHEEPDOG=y" >> $config_host_mak
50
+}
42
fi
51
+
43
+if test "$pty_h" = "yes" ; then
52
static const VMStateDescription vmstate_timers = {
44
+ echo "HAVE_PTY_H=y" >> $config_host_mak
53
.name = "mss-timer-block",
45
+fi
54
.version_id = 1,
46
if test "$fuzzing" = "yes" ; then
55
@@ -XXX,XX +XXX,XX @@ static const TypeInfo mss_timer_info = {
47
if test "$have_fuzzer" = "yes"; then
56
.parent = TYPE_SYS_BUS_DEVICE,
48
FUZZ_LDFLAGS=" -fsanitize=address,fuzzer"
57
.instance_size = sizeof(MSSTimerState),
49
diff --git a/util/qemu-openpty.c b/util/qemu-openpty.c
58
.instance_init = mss_timer_init,
50
index XXXXXXX..XXXXXXX 100644
59
+ .instance_finalize = mss_timer_finalize,
51
--- a/util/qemu-openpty.c
60
.class_init = mss_timer_class_init,
52
+++ b/util/qemu-openpty.c
61
};
53
@@ -XXX,XX +XXX,XX @@
62
54
#include "qemu/osdep.h"
55
#include "qemu-common.h"
56
57
-#if defined(__GLIBC__)
58
+#if defined HAVE_PTY_H
59
# include <pty.h>
60
#elif defined CONFIG_BSD
61
# include <termios.h>
62
--
63
--
63
2.20.1
64
2.20.1
64
65
65
66
diff view generated by jsdifflib
1
From: David CARLIER <devnexen@gmail.com>
1
From: Gan Qixin <ganqixin@huawei.com>
2
2
3
Tell Haiku to provide various BSD functions by setting BSD_SOURCE
3
When running device-introspect-test, a memory leak occurred in the
4
and linking libbsd.
4
mv88w8618_pit_init function, so use ptimer_free() in the finalize function to
5
avoid it.
5
6
6
Signed-off-by: David Carlier <devnexen@gmail.com>
7
ASAN shows memory leak stack:
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Indirect leak of 192 byte(s) in 4 object(s) allocated from:
9
Message-id: 20200703145614.16684-2-peter.maydell@linaro.org
10
#0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0)
10
[PMM: expanded commit message]
11
#1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800)
12
#2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523
13
#3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544
14
#4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562
15
#5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433
16
#6 0xaaabf5bb2290 in mv88w8618_timer_init /qemu/hw/arm/musicpal.c:862
17
#7 0xaaabf5bb2290 in mv88w8618_pit_init /qemu/hw/arm/musicpal.c:954
18
#8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
19
#9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729
20
#10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153
21
#11 0xaaabf5a95540 in qdev_device_help /qemu/softmmu/qdev-monitor.c:283
22
#12 0xaaabf5a96940 in qmp_device_add /qemu/softmmu/qdev-monitor.c:801
23
24
Reported-by: Euler Robot <euler.robot@huawei.com>
25
Signed-off-by: Gan Qixin <ganqixin@huawei.com>
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
26
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
27
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
28
---
14
configure | 4 ++--
29
hw/arm/musicpal.c | 12 ++++++++++++
15
1 file changed, 2 insertions(+), 2 deletions(-)
30
1 file changed, 12 insertions(+)
16
31
17
diff --git a/configure b/configure
32
diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c
18
index XXXXXXX..XXXXXXX 100755
33
index XXXXXXX..XXXXXXX 100644
19
--- a/configure
34
--- a/hw/arm/musicpal.c
20
+++ b/configure
35
+++ b/hw/arm/musicpal.c
21
@@ -XXX,XX +XXX,XX @@ SunOS)
36
@@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_init(Object *obj)
22
;;
37
sysbus_init_mmio(dev, &s->iomem);
23
Haiku)
38
}
24
haiku="yes"
39
25
- QEMU_CFLAGS="-DB_USE_POSITIVE_POSIX_ERRORS $QEMU_CFLAGS"
40
+static void mv88w8618_pit_finalize(Object *obj)
26
- LIBS="-lposix_error_mapper -lnetwork $LIBS"
41
+{
27
+ QEMU_CFLAGS="-DB_USE_POSITIVE_POSIX_ERRORS -DBSD_SOURCE $QEMU_CFLAGS"
42
+ SysBusDevice *dev = SYS_BUS_DEVICE(obj);
28
+ LIBS="-lposix_error_mapper -lnetwork -lbsd $LIBS"
43
+ mv88w8618_pit_state *s = MV88W8618_PIT(dev);
29
;;
44
+ int i;
30
Linux)
45
+
31
audio_drv_list="try-pa oss"
46
+ for (i = 0; i < 4; i++) {
47
+ ptimer_free(s->timer[i].ptimer);
48
+ }
49
+}
50
+
51
static const VMStateDescription mv88w8618_timer_vmsd = {
52
.name = "timer",
53
.version_id = 1,
54
@@ -XXX,XX +XXX,XX @@ static const TypeInfo mv88w8618_pit_info = {
55
.parent = TYPE_SYS_BUS_DEVICE,
56
.instance_size = sizeof(mv88w8618_pit_state),
57
.instance_init = mv88w8618_pit_init,
58
+ .instance_finalize = mv88w8618_pit_finalize,
59
.class_init = mv88w8618_pit_class_init,
60
};
61
32
--
62
--
33
2.20.1
63
2.20.1
34
64
35
65
diff view generated by jsdifflib
1
From: Eric Auger <eric.auger@redhat.com>
1
From: Gan Qixin <ganqixin@huawei.com>
2
2
3
Coverity points out (CID 1430180) that the new case is missing
3
When running device-introspect-test, a memory leak occurred in the
4
break or a /* fallthrough */ comment. Break is the right thing to
4
exynos4210_mct_init function, so use ptimer_free() in the finalize function to
5
do as in that case, tail is not used.
5
avoid it.
6
6
7
Fixes 1733eebb9e ("virtio-iommu: Implement RESV_MEM probe request")
7
ASAN shows memory leak stack:
8
Signed-off-by: Eric Auger <eric.auger@redhat.com>
8
9
Reported-by: Peter Maydell <peter.maydell@linaro.org>
9
Indirect leak of 96 byte(s) in 1 object(s) allocated from:
10
Message-id: 20200708160147.18426-1-eric.auger@redhat.com
10
#0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0)
11
#1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800)
12
#2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432
13
#3 0xaaabf56b01a0 in exynos4210_mct_init /qemu/hw/timer/exynos4210_mct.c:1505
14
#4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515
15
#5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729
16
#6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153
17
#7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59
18
#8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110
19
#9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136
20
#10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164
21
#11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381
22
#12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306
23
24
Reported-by: Euler Robot <euler.robot@huawei.com>
25
Signed-off-by: Gan Qixin <ganqixin@huawei.com>
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
26
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
27
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
28
---
14
hw/virtio/virtio-iommu.c | 1 +
29
hw/timer/exynos4210_mct.c | 14 ++++++++++++++
15
1 file changed, 1 insertion(+)
30
1 file changed, 14 insertions(+)
16
31
17
diff --git a/hw/virtio/virtio-iommu.c b/hw/virtio/virtio-iommu.c
32
diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c
18
index XXXXXXX..XXXXXXX 100644
33
index XXXXXXX..XXXXXXX 100644
19
--- a/hw/virtio/virtio-iommu.c
34
--- a/hw/timer/exynos4210_mct.c
20
+++ b/hw/virtio/virtio-iommu.c
35
+++ b/hw/timer/exynos4210_mct.c
21
@@ -XXX,XX +XXX,XX @@ static void virtio_iommu_handle_command(VirtIODevice *vdev, VirtQueue *vq)
36
@@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj)
22
ptail = (struct virtio_iommu_req_tail *)
37
sysbus_init_mmio(dev, &s->iomem);
23
(buf + s->config.probe_size);
38
}
24
ptail->status = virtio_iommu_handle_probe(s, iov, iov_cnt, buf);
39
25
+ break;
40
+static void exynos4210_mct_finalize(Object *obj)
26
}
41
+{
27
default:
42
+ int i;
28
tail.status = VIRTIO_IOMMU_S_UNSUPP;
43
+ Exynos4210MCTState *s = EXYNOS4210_MCT(obj);
44
+
45
+ ptimer_free(s->g_timer.ptimer_frc);
46
+
47
+ for (i = 0; i < 2; i++) {
48
+ ptimer_free(s->l_timer[i].tick_timer.ptimer_tick);
49
+ ptimer_free(s->l_timer[i].ptimer_frc);
50
+ }
51
+}
52
+
53
static void exynos4210_mct_class_init(ObjectClass *klass, void *data)
54
{
55
DeviceClass *dc = DEVICE_CLASS(klass);
56
@@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_mct_info = {
57
.parent = TYPE_SYS_BUS_DEVICE,
58
.instance_size = sizeof(Exynos4210MCTState),
59
.instance_init = exynos4210_mct_init,
60
+ .instance_finalize = exynos4210_mct_finalize,
61
.class_init = exynos4210_mct_class_init,
62
};
63
29
--
64
--
30
2.20.1
65
2.20.1
31
66
32
67
diff view generated by jsdifflib
1
From: Wentong Wu <wentong.wu@intel.com>
1
From: Bin Meng <bin.meng@windriver.com>
2
2
3
In line the semantics of DISAS_UPDATE on nios2 target with other targets
3
U-Boot expects PMU_MISC0 register bit 7 is set (see init_bandgap()
4
which is to explicitly write the PC back into the cpu state before doing
4
in arch/arm/mach-imx/mx6/soc.c) during boot. This bit indicates the
5
a tcg_gen_exit_tb().
5
bandgap has stabilized.
6
6
7
Signed-off-by: Wentong Wu <wentong.wu@intel.com>
7
With this change, the latest upstream U-Boot (v2021.01-rc3) for imx6
8
Message-id: 20200710233433.19729-2-wentong.wu@intel.com
8
sabrelite board (mx6qsabrelite_defconfig), with a slight change made
9
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
by switching CONFIG_OF_SEPARATE to CONFIG_OF_EMBED, boots to U-Boot
10
shell on QEMU with the following command:
11
12
$ qemu-system-arm -M sabrelite -smp 4 -m 1G -kernel u-boot \
13
-display none -serial null -serial stdio
14
15
Boot log below:
16
17
U-Boot 2021.01-rc3 (Dec 12 2020 - 17:40:02 +0800)
18
19
CPU: Freescale i.MX?? rev1.0 at 792 MHz
20
Reset cause: POR
21
Model: Freescale i.MX6 Quad SABRE Lite Board
22
Board: SABRE Lite
23
I2C: ready
24
DRAM: 1 GiB
25
force_idle_bus: sda=0 scl=0 sda.gp=0x5c scl.gp=0x55
26
force_idle_bus: failed to clear bus, sda=0 scl=0
27
force_idle_bus: sda=0 scl=0 sda.gp=0x6d scl.gp=0x6c
28
force_idle_bus: failed to clear bus, sda=0 scl=0
29
force_idle_bus: sda=0 scl=0 sda.gp=0xcb scl.gp=0x5
30
force_idle_bus: failed to clear bus, sda=0 scl=0
31
MMC: FSL_SDHC: 0, FSL_SDHC: 1
32
Loading Environment from MMC... *** Warning - No block device, using default environment
33
34
In: serial
35
Out: serial
36
Err: serial
37
Net: Board Net Initialization Failed
38
No ethernet found.
39
starting USB...
40
Bus usb@2184000: usb dr_mode not found
41
USB EHCI 1.00
42
Bus usb@2184200: USB EHCI 1.00
43
scanning bus usb@2184000 for devices... 1 USB Device(s) found
44
scanning bus usb@2184200 for devices... 1 USB Device(s) found
45
scanning usb for storage devices... 0 Storage Device(s) found
46
scanning usb for ethernet devices... 0 Ethernet Device(s) found
47
Hit any key to stop autoboot: 0
48
=>
49
50
Signed-off-by: Bin Meng <bin.meng@windriver.com>
51
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
52
Message-id: 20210106063504.10841-2-bmeng.cn@gmail.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
53
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
54
---
12
target/nios2/translate.c | 2 +-
55
hw/misc/imx6_ccm.c | 2 +-
13
1 file changed, 1 insertion(+), 1 deletion(-)
56
1 file changed, 1 insertion(+), 1 deletion(-)
14
57
15
diff --git a/target/nios2/translate.c b/target/nios2/translate.c
58
diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c
16
index XXXXXXX..XXXXXXX 100644
59
index XXXXXXX..XXXXXXX 100644
17
--- a/target/nios2/translate.c
60
--- a/hw/misc/imx6_ccm.c
18
+++ b/target/nios2/translate.c
61
+++ b/hw/misc/imx6_ccm.c
19
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
62
@@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev)
20
/* Indicate where the next block should start */
63
s->analog[PMU_REG_3P0] = 0x00000F74;
21
switch (dc->is_jmp) {
64
s->analog[PMU_REG_2P5] = 0x00005071;
22
case DISAS_NEXT:
65
s->analog[PMU_REG_CORE] = 0x00402010;
23
+ case DISAS_UPDATE:
66
- s->analog[PMU_MISC0] = 0x04000000;
24
/* Save the current PC back into the CPU register */
67
+ s->analog[PMU_MISC0] = 0x04000080;
25
tcg_gen_movi_tl(cpu_R[R_PC], dc->pc);
68
s->analog[PMU_MISC1] = 0x00000000;
26
tcg_gen_exit_tb(NULL, 0);
69
s->analog[PMU_MISC2] = 0x00272727;
27
@@ -XXX,XX +XXX,XX @@ void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
70
28
29
default:
30
case DISAS_JUMP:
31
- case DISAS_UPDATE:
32
/* The jump will already have updated the PC register */
33
tcg_gen_exit_tb(NULL, 0);
34
break;
35
--
71
--
36
2.20.1
72
2.20.1
37
73
38
74
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Bin Meng <bin.meng@windriver.com>
2
2
3
The mtedesc that was constructed was not actually passed in.
3
Currently when U-Boot boots, it prints "??" for i.MX processor:
4
Found by Coverity (CID 1429996).
5
4
6
Fixes: d28d12f008e
5
CPU: Freescale i.MX?? rev1.0 at 792 MHz
7
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
6
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
The register that was used to determine the silicon type is
9
Message-id: 20200706202345.193676-1-richard.henderson@linaro.org
8
undocumented in the latest IMX6DQRM (Rev. 6, 05/2020), but we
9
can refer to get_cpu_rev() in arch/arm/mach-imx/mx6/soc.c in
10
the U-Boot source codes that USB_ANALOG_DIGPROG is used.
11
12
Update its reset value to indicate i.MX6Q.
13
14
Signed-off-by: Bin Meng <bin.meng@windriver.com>
15
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
16
Message-id: 20210106063504.10841-3-bmeng.cn@gmail.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
18
---
12
target/arm/translate-sve.c | 2 +-
19
hw/misc/imx6_ccm.c | 2 +-
13
1 file changed, 1 insertion(+), 1 deletion(-)
20
1 file changed, 1 insertion(+), 1 deletion(-)
14
21
15
diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c
22
diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c
16
index XXXXXXX..XXXXXXX 100644
23
index XXXXXXX..XXXXXXX 100644
17
--- a/target/arm/translate-sve.c
24
--- a/hw/misc/imx6_ccm.c
18
+++ b/target/arm/translate-sve.c
25
+++ b/hw/misc/imx6_ccm.c
19
@@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm,
26
@@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev)
20
desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << msz);
27
s->analog[USB_ANALOG_USB2_VBUS_DETECT] = 0x00000004;
21
desc <<= SVE_MTEDESC_SHIFT;
28
s->analog[USB_ANALOG_USB2_CHRG_DETECT] = 0x00000000;
22
}
29
s->analog[USB_ANALOG_USB2_MISC] = 0x00000002;
23
- desc = simd_desc(vsz, vsz, scale);
30
- s->analog[USB_ANALOG_DIGPROG] = 0x00000000;
24
+ desc = simd_desc(vsz, vsz, desc | scale);
31
+ s->analog[USB_ANALOG_DIGPROG] = 0x00630000;
25
t_desc = tcg_const_i32(desc);
32
26
33
/* all PLLs need to be locked */
27
tcg_gen_addi_ptr(t_pg, cpu_env, pred_full_reg_offset(s, pg));
34
s->analog[CCM_ANALOG_PLL_ARM] |= CCM_ANALOG_PLL_LOCK;
28
--
35
--
29
2.20.1
36
2.20.1
30
37
31
38
diff view generated by jsdifflib
Deleted patch
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
2
1
3
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
4
Message-id: 9f8923ecd974160ae8f634c275b1100c2cbe66d7.1593806826.git.jcd@tribudubois.net
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
[PMM: updated for object_property_set_uint() argument reordering]
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
9
include/hw/arm/fsl-imx25.h | 1 +
10
hw/arm/fsl-imx25.c | 7 +++++++
11
2 files changed, 8 insertions(+)
12
13
diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h
14
index XXXXXXX..XXXXXXX 100644
15
--- a/include/hw/arm/fsl-imx25.h
16
+++ b/include/hw/arm/fsl-imx25.h
17
@@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State {
18
MemoryRegion rom[2];
19
MemoryRegion iram;
20
MemoryRegion iram_alias;
21
+ uint32_t phy_num;
22
} FslIMX25State;
23
24
/**
25
diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c
26
index XXXXXXX..XXXXXXX 100644
27
--- a/hw/arm/fsl-imx25.c
28
+++ b/hw/arm/fsl-imx25.c
29
@@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp)
30
epit_table[i].irq));
31
}
32
33
+ object_property_set_uint(OBJECT(&s->fec), "phy-num", s->phy_num, &err);
34
qdev_set_nic_properties(DEVICE(&s->fec), &nd_table[0]);
35
36
if (!sysbus_realize(SYS_BUS_DEVICE(&s->fec), errp)) {
37
@@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp)
38
&s->iram_alias);
39
}
40
41
+static Property fsl_imx25_properties[] = {
42
+ DEFINE_PROP_UINT32("fec-phy-num", FslIMX25State, phy_num, 0),
43
+ DEFINE_PROP_END_OF_LIST(),
44
+};
45
+
46
static void fsl_imx25_class_init(ObjectClass *oc, void *data)
47
{
48
DeviceClass *dc = DEVICE_CLASS(oc);
49
50
+ device_class_set_props(dc, fsl_imx25_properties);
51
dc->realize = fsl_imx25_realize;
52
dc->desc = "i.MX25 SOC";
53
/*
54
--
55
2.20.1
56
57
diff view generated by jsdifflib
1
From: David CARLIER <devnexen@gmail.com>
1
From: Bin Meng <bin.meng@windriver.com>
2
2
3
Haiku doesn't provide SIGIO; fix this up in osdep.h by defining it as
3
At present, when booting U-Boot on QEMU sabrelite, we see:
4
equal to SIGPOLL.
5
4
6
Signed-off-by: David Carlier <devnexen@gmail.com>
5
Net: Board Net Initialization Failed
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
6
No ethernet found.
8
Reviewed-by: Thomas Huth <thuth@redhat.com>
7
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
U-Boot scans PHY at address 4/5/6/7 (see board_eth_init() in the
10
Message-id: 20200703145614.16684-6-peter.maydell@linaro.org
9
U-Boot source: board/boundary/nitrogen6x/nitrogen6x.c). On the real
11
[PMM: Expanded commit message]
10
board, the Ethernet PHY is at address 6. Adjust this by updating the
12
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
"fec-phy-num" property of the fsl_imx6 SoC object.
12
13
With this change, U-Boot sees the PHY but complains MAC address:
14
15
Net: using phy at 6
16
FEC [PRIME]
17
Error: FEC address not set.
18
19
This is due to U-Boot tries to read the MAC address from the fuse,
20
which QEMU does not have any valid content filled in. However this
21
does not prevent the Ethernet from working in QEMU. We just need to
22
set up the MAC address later in the U-Boot command shell, by:
23
24
=> setenv ethaddr 00:11:22:33:44:55
25
26
Signed-off-by: Bin Meng <bin.meng@windriver.com>
27
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
28
Message-id: 20210106063504.10841-4-bmeng.cn@gmail.com
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
29
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
30
---
15
include/qemu/osdep.h | 4 ++++
31
hw/arm/sabrelite.c | 4 ++++
16
1 file changed, 4 insertions(+)
32
1 file changed, 4 insertions(+)
17
33
18
diff --git a/include/qemu/osdep.h b/include/qemu/osdep.h
34
diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c
19
index XXXXXXX..XXXXXXX 100644
35
index XXXXXXX..XXXXXXX 100644
20
--- a/include/qemu/osdep.h
36
--- a/hw/arm/sabrelite.c
21
+++ b/include/qemu/osdep.h
37
+++ b/hw/arm/sabrelite.c
22
@@ -XXX,XX +XXX,XX @@ void qemu_anon_ram_free(void *ptr, size_t size);
38
@@ -XXX,XX +XXX,XX @@ static void sabrelite_init(MachineState *machine)
23
#define HAVE_CHARDEV_PARPORT 1
39
24
#endif
40
s = FSL_IMX6(object_new(TYPE_FSL_IMX6));
25
41
object_property_add_child(OBJECT(machine), "soc", OBJECT(s));
26
+#if defined(__HAIKU__)
27
+#define SIGIO SIGPOLL
28
+#endif
29
+
42
+
30
#if defined(CONFIG_LINUX)
43
+ /* Ethernet PHY address is 6 */
31
#ifndef BUS_MCEERR_AR
44
+ object_property_set_int(OBJECT(s), "fec-phy-num", 6, &error_fatal);
32
#define BUS_MCEERR_AR 4
45
+
46
qdev_realize(DEVICE(s), NULL, &error_fatal);
47
48
memory_region_add_subregion(get_system_memory(), FSL_IMX6_MMDC_ADDR,
33
--
49
--
34
2.20.1
50
2.20.1
35
51
36
52
diff view generated by jsdifflib
1
From: Jean-Christophe Dubois <jcd@tribudubois.net>
1
From: Bin Meng <bin.meng@windriver.com>
2
2
3
Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net>
3
This adds the target guide for SABRE Lite board, and documents how
4
Message-id: c850187322be9930e47c8b234c385a7d0da245cb.1593806826.git.jcd@tribudubois.net
4
to boot a Linux kernel and U-Boot bootloader.
5
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
5
6
[PMM: updated for object_property_set_uint() argument reordering]
6
Signed-off-by: Bin Meng <bin.meng@windriver.com>
7
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
8
Message-id: 20210106063504.10841-5-bmeng.cn@gmail.com
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
10
---
9
include/hw/arm/fsl-imx7.h | 1 +
11
docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++++++++++
10
hw/arm/fsl-imx7.c | 9 +++++++++
12
docs/system/target-arm.rst | 1 +
11
2 files changed, 10 insertions(+)
13
2 files changed, 120 insertions(+)
14
create mode 100644 docs/system/arm/sabrelite.rst
12
15
13
diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h
16
diff --git a/docs/system/arm/sabrelite.rst b/docs/system/arm/sabrelite.rst
17
new file mode 100644
18
index XXXXXXX..XXXXXXX
19
--- /dev/null
20
+++ b/docs/system/arm/sabrelite.rst
21
@@ -XXX,XX +XXX,XX @@
22
+Boundary Devices SABRE Lite (``sabrelite``)
23
+===========================================
24
+
25
+Boundary Devices SABRE Lite i.MX6 Development Board is a low-cost development
26
+platform featuring the powerful Freescale / NXP Semiconductor's i.MX 6 Quad
27
+Applications Processor.
28
+
29
+Supported devices
30
+-----------------
31
+
32
+The SABRE Lite machine supports the following devices:
33
+
34
+ * Up to 4 Cortex A9 cores
35
+ * Generic Interrupt Controller
36
+ * 1 Clock Controller Module
37
+ * 1 System Reset Controller
38
+ * 5 UARTs
39
+ * 2 EPIC timers
40
+ * 1 GPT timer
41
+ * 2 Watchdog timers
42
+ * 1 FEC Ethernet controller
43
+ * 3 I2C controllers
44
+ * 7 GPIO controllers
45
+ * 4 SDHC storage controllers
46
+ * 4 USB 2.0 host controllers
47
+ * 5 ECSPI controllers
48
+ * 1 SST 25VF016B flash
49
+
50
+Please note above list is a complete superset the QEMU SABRE Lite machine can
51
+support. For a normal use case, a device tree blob that represents a real world
52
+SABRE Lite board, only exposes a subset of devices to the guest software.
53
+
54
+Boot options
55
+------------
56
+
57
+The SABRE Lite machine can start using the standard -kernel functionality
58
+for loading a Linux kernel, U-Boot bootloader or ELF executable.
59
+
60
+Running Linux kernel
61
+--------------------
62
+
63
+Linux mainline v5.10 release is tested at the time of writing. To build a Linux
64
+mainline kernel that can be booted by the SABRE Lite machine, simply configure
65
+the kernel using the imx_v6_v7_defconfig configuration:
66
+
67
+.. code-block:: bash
68
+
69
+ $ export ARCH=arm
70
+ $ export CROSS_COMPILE=arm-linux-gnueabihf-
71
+ $ make imx_v6_v7_defconfig
72
+ $ make
73
+
74
+To boot the newly built Linux kernel in QEMU with the SABRE Lite machine, use:
75
+
76
+.. code-block:: bash
77
+
78
+ $ qemu-system-arm -M sabrelite -smp 4 -m 1G \
79
+ -display none -serial null -serial stdio \
80
+ -kernel arch/arm/boot/zImage \
81
+ -dtb arch/arm/boot/dts/imx6q-sabrelite.dtb \
82
+ -initrd /path/to/rootfs.ext4 \
83
+ -append "root=/dev/ram"
84
+
85
+Running U-Boot
86
+--------------
87
+
88
+U-Boot mainline v2020.10 release is tested at the time of writing. To build a
89
+U-Boot mainline bootloader that can be booted by the SABRE Lite machine, use
90
+the mx6qsabrelite_defconfig with similar commands as described above for Linux:
91
+
92
+.. code-block:: bash
93
+
94
+ $ export CROSS_COMPILE=arm-linux-gnueabihf-
95
+ $ make mx6qsabrelite_defconfig
96
+
97
+Note we need to adjust settings by:
98
+
99
+.. code-block:: bash
100
+
101
+ $ make menuconfig
102
+
103
+then manually select the following configuration in U-Boot:
104
+
105
+ Device Tree Control > Provider of DTB for DT Control > Embedded DTB
106
+
107
+To start U-Boot using the SABRE Lite machine, provide the u-boot binary to
108
+the -kernel argument, along with an SD card image with rootfs:
109
+
110
+.. code-block:: bash
111
+
112
+ $ qemu-system-arm -M sabrelite -smp 4 -m 1G \
113
+ -display none -serial null -serial stdio \
114
+ -kernel u-boot
115
+
116
+The following example shows booting Linux kernel from dhcp, and uses the
117
+rootfs on an SD card. This requires some additional command line parameters
118
+for QEMU:
119
+
120
+.. code-block:: none
121
+
122
+ -nic user,tftp=/path/to/kernel/zImage \
123
+ -drive file=sdcard.img,id=rootfs -device sd-card,drive=rootfs
124
+
125
+The directory for the built-in TFTP server should also contain the device tree
126
+blob of the SABRE Lite board. The sample SD card image was populated with the
127
+root file system with one single partition. You may adjust the kernel "root="
128
+boot parameter accordingly.
129
+
130
+After U-Boot boots, type the following commands in the U-Boot command shell to
131
+boot the Linux kernel:
132
+
133
+.. code-block:: none
134
+
135
+ => setenv ethaddr 00:11:22:33:44:55
136
+ => setenv bootfile zImage
137
+ => dhcp
138
+ => tftpboot 14000000 imx6q-sabrelite.dtb
139
+ => setenv bootargs root=/dev/mmcblk3p1
140
+ => bootz 12000000 - 14000000
141
diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst
14
index XXXXXXX..XXXXXXX 100644
142
index XXXXXXX..XXXXXXX 100644
15
--- a/include/hw/arm/fsl-imx7.h
143
--- a/docs/system/target-arm.rst
16
+++ b/include/hw/arm/fsl-imx7.h
144
+++ b/docs/system/target-arm.rst
17
@@ -XXX,XX +XXX,XX @@ typedef struct FslIMX7State {
145
@@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running
18
IMX7GPRState gpr;
146
arm/versatile
19
ChipideaState usb[FSL_IMX7_NUM_USBS];
147
arm/vexpress
20
DesignwarePCIEHost pcie;
148
arm/aspeed
21
+ uint32_t phy_num[FSL_IMX7_NUM_ETHS];
149
+ arm/sabrelite
22
} FslIMX7State;
150
arm/digic
23
151
arm/musicpal
24
enum FslIMX7MemoryMap {
152
arm/gumstix
25
diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c
26
index XXXXXXX..XXXXXXX 100644
27
--- a/hw/arm/fsl-imx7.c
28
+++ b/hw/arm/fsl-imx7.c
29
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
30
FSL_IMX7_ENET2_ADDR,
31
};
32
33
+ object_property_set_uint(OBJECT(&s->eth[i]), "phy-num",
34
+ s->phy_num[i], &error_abort);
35
object_property_set_uint(OBJECT(&s->eth[i]), "tx-ring-num",
36
FSL_IMX7_ETH_NUM_TX_RINGS, &error_abort);
37
qdev_set_nic_properties(DEVICE(&s->eth[i]), &nd_table[i]);
38
@@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp)
39
FSL_IMX7_PCIE_PHY_SIZE);
40
}
41
42
+static Property fsl_imx7_properties[] = {
43
+ DEFINE_PROP_UINT32("fec1-phy-num", FslIMX7State, phy_num[0], 0),
44
+ DEFINE_PROP_UINT32("fec2-phy-num", FslIMX7State, phy_num[1], 1),
45
+ DEFINE_PROP_END_OF_LIST(),
46
+};
47
+
48
static void fsl_imx7_class_init(ObjectClass *oc, void *data)
49
{
50
DeviceClass *dc = DEVICE_CLASS(oc);
51
52
+ device_class_set_props(dc, fsl_imx7_properties);
53
dc->realize = fsl_imx7_realize;
54
55
/* Reason: Uses serial_hds and nd_table in realize() directly */
56
--
153
--
57
2.20.1
154
2.20.1
58
155
59
156
diff view generated by jsdifflib