1 | target-arm queue: nothing big, just a collection of minor things. | 1 | The following changes since commit 3db29dcac23da85486704ef9e7a8e7217f7829cd: |
---|---|---|---|
2 | 2 | ||
3 | -- PMM | 3 | Merge tag 'for-upstream' of https://gitlab.com/bonzini/qemu into staging (2023-01-12 13:51:36 +0000) |
4 | |||
5 | The following changes since commit ae3aa5da96f4ccf0c2a28851449d92db9fcfad71: | ||
6 | |||
7 | Merge remote-tracking branch 'remotes/berrange/tags/socket-next-pull-request' into staging (2020-05-21 16:47:28 +0100) | ||
8 | 4 | ||
9 | are available in the Git repository at: | 5 | are available in the Git repository at: |
10 | 6 | ||
11 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200521 | 7 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230113 |
12 | 8 | ||
13 | for you to fetch changes up to 17b5df7b65d0192c5d775b5e1581518580774c77: | 9 | for you to fetch changes up to 08899b5c68a55a3780d707e2464073c8f2670d31: |
14 | 10 | ||
15 | linux-user/arm/signal.c: Drop TARGET_CONFIG_CPU_32 (2020-05-21 20:00:19 +0100) | 11 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled (2023-01-13 13:19:36 +0000) |
16 | 12 | ||
17 | ---------------------------------------------------------------- | 13 | ---------------------------------------------------------------- |
18 | target-arm queue: | 14 | target-arm queue: |
19 | * tests/acceptance: Add a test for the canon-a1100 machine | 15 | hw/arm/stm32f405: correctly describe the memory layout |
20 | * docs/system: Document some of the Arm development boards | 16 | hw/arm: Add Olimex H405 board |
21 | * linux-user: make BKPT insn cause SIGTRAP, not be a syscall | 17 | cubieboard: Support booting from an SD card image with u-boot on it |
22 | * target/arm: Remove unused GEN_NEON_INTEGER_OP macro | 18 | target/arm: Fix sve_probe_page |
23 | * fsl-imx25, fsl-imx31, fsl-imx6, fsl-imx6ul, fsl-imx7: implement watchdog | 19 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
24 | * hw/arm: Use qemu_log_mask() instead of hw_error() in various places | 20 | various code cleanups |
25 | * ARM: PL061: Introduce N_GPIOS | ||
26 | * target/arm: Improve clear_vec_high() usage | ||
27 | * target/arm: Allow user-mode code to write CPSR.E via MSR | ||
28 | * linux-user/arm: Reset CPSR_E when entering a signal handler | ||
29 | * linux-user/arm/signal.c: Drop TARGET_CONFIG_CPU_32 | ||
30 | 21 | ||
31 | ---------------------------------------------------------------- | 22 | ---------------------------------------------------------------- |
32 | Amanieu d'Antras (1): | 23 | Evgeny Iakovlev (1): |
33 | linux-user/arm: Reset CPSR_E when entering a signal handler | 24 | target/arm: allow writes to SCR_EL3.HXEn bit when FEAT_HCX is enabled |
34 | 25 | ||
35 | Geert Uytterhoeven (1): | 26 | Felipe Balbi (2): |
36 | ARM: PL061: Introduce N_GPIOS | 27 | hw/arm/stm32f405: correctly describe the memory layout |
28 | hw/arm: Add Olimex H405 | ||
37 | 29 | ||
38 | Guenter Roeck (8): | 30 | Philippe Mathieu-Daudé (27): |
39 | hw: Move i.MX watchdog driver to hw/watchdog | 31 | hw/arm/pxa2xx: Simplify pxa255_init() |
40 | hw/watchdog: Implement full i.MX watchdog support | 32 | hw/arm/pxa2xx: Simplify pxa270_init() |
41 | hw/arm/fsl-imx25: Wire up watchdog | 33 | hw/arm/collie: Use the IEC binary prefix definitions |
42 | hw/arm/fsl-imx31: Wire up watchdog | 34 | hw/arm/collie: Simplify flash creation using for() loop |
43 | hw/arm/fsl-imx6: Connect watchdog interrupts | 35 | hw/arm/gumstix: Improve documentation |
44 | hw/arm/fsl-imx6ul: Connect watchdog interrupts | 36 | hw/arm/gumstix: Use the IEC binary prefix definitions |
45 | hw/arm/fsl-imx7: Instantiate various unimplemented devices | 37 | hw/arm/mainstone: Use the IEC binary prefix definitions |
46 | hw/arm/fsl-imx7: Connect watchdog interrupts | 38 | hw/arm/musicpal: Use the IEC binary prefix definitions |
39 | hw/arm/omap_sx1: Remove unused 'total_ram' definitions | ||
40 | hw/arm/omap_sx1: Use the IEC binary prefix definitions | ||
41 | hw/arm/z2: Use the IEC binary prefix definitions | ||
42 | hw/arm/vexpress: Remove dead code in vexpress_common_init() | ||
43 | hw/arm: Remove unreachable code calling pflash_cfi01_register() | ||
44 | hw/arm/pxa: Avoid forward-declaring PXA2xxI2CState | ||
45 | hw/gpio/omap_gpio: Add local variable to avoid embedded cast | ||
46 | hw/arm/omap: Drop useless casts from void * to pointer | ||
47 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP1_GPIO type name | ||
48 | hw/gpio/omap_gpio: Use CamelCase for TYPE_OMAP2_GPIO type name | ||
49 | hw/intc/omap_intc: Use CamelCase for TYPE_OMAP_INTC type name | ||
50 | hw/arm/stellaris: Drop useless casts from void * to pointer | ||
51 | hw/arm/stellaris: Use CamelCase for STELLARIS_ADC type name | ||
52 | hw/arm/bcm2836: Remove definitions generated by OBJECT_DECLARE_TYPE() | ||
53 | hw/arm/npcm7xx: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
54 | hw/misc/sbsa_ec: Rename TYPE_SBSA_EC -> TYPE_SBSA_SECURE_EC | ||
55 | hw/misc/sbsa_ec: Declare QOM macros using OBJECT_DECLARE_SIMPLE_TYPE() | ||
56 | hw/intc/xilinx_intc: Use 'XpsIntc' typedef instead of 'struct xlx_pic' | ||
57 | hw/timer/xilinx_timer: Use XpsTimerState instead of 'struct timerblock' | ||
47 | 58 | ||
48 | Peter Maydell (12): | 59 | Richard Henderson (1): |
49 | docs/system: Add 'Arm' to the Integrator/CP document title | 60 | target/arm: Fix sve_probe_page |
50 | docs/system: Sort Arm board index into alphabetical order | ||
51 | docs/system: Document Arm Versatile Express boards | ||
52 | docs/system: Document the various MPS2 models | ||
53 | docs/system: Document Musca boards | ||
54 | linux-user/arm: BKPT should cause SIGTRAP, not be a syscall | ||
55 | linux-user/arm: Remove bogus SVC 0xf0002 handling | ||
56 | linux-user/arm: Handle invalid arm-specific syscalls correctly | ||
57 | linux-user/arm: Fix identification of syscall numbers | ||
58 | target/arm: Remove unused GEN_NEON_INTEGER_OP macro | ||
59 | target/arm: Allow user-mode code to write CPSR.E via MSR | ||
60 | linux-user/arm/signal.c: Drop TARGET_CONFIG_CPU_32 | ||
61 | 61 | ||
62 | Philippe Mathieu-Daudé (4): | 62 | Strahinja Jankovic (7): |
63 | hw/arm/integratorcp: Replace hw_error() by qemu_log_mask() | 63 | hw/misc: Allwinner-A10 Clock Controller Module Emulation |
64 | hw/arm/pxa2xx: Replace hw_error() by qemu_log_mask() | 64 | hw/misc: Allwinner A10 DRAM Controller Emulation |
65 | hw/char/xilinx_uartlite: Replace hw_error() by qemu_log_mask() | 65 | {hw/i2c,docs/system/arm}: Allwinner TWI/I2C Emulation |
66 | hw/timer/exynos4210_mct: Replace hw_error() by qemu_log_mask() | 66 | hw/misc: AXP209 PMU Emulation |
67 | hw/arm: Add AXP209 to Cubieboard | ||
68 | hw/arm: Allwinner A10 enable SPL load from MMC | ||
69 | tests/avocado: Add SD boot test to Cubieboard | ||
67 | 70 | ||
68 | Richard Henderson (2): | 71 | docs/system/arm/cubieboard.rst | 1 + |
69 | target/arm: Use tcg_gen_gvec_mov for clear_vec_high | 72 | docs/system/arm/orangepi.rst | 1 + |
70 | target/arm: Use clear_vec_high more effectively | 73 | docs/system/arm/stm32.rst | 1 + |
74 | configs/devices/arm-softmmu/default.mak | 1 + | ||
75 | include/hw/adc/npcm7xx_adc.h | 7 +- | ||
76 | include/hw/arm/allwinner-a10.h | 27 ++ | ||
77 | include/hw/arm/allwinner-h3.h | 3 + | ||
78 | include/hw/arm/npcm7xx.h | 18 +- | ||
79 | include/hw/arm/omap.h | 24 +- | ||
80 | include/hw/arm/pxa.h | 11 +- | ||
81 | include/hw/arm/stm32f405_soc.h | 5 +- | ||
82 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
83 | include/hw/i2c/npcm7xx_smbus.h | 7 +- | ||
84 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++ | ||
85 | include/hw/misc/allwinner-a10-dramc.h | 68 +++++ | ||
86 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
87 | include/hw/misc/npcm7xx_gcr.h | 6 +- | ||
88 | include/hw/misc/npcm7xx_mft.h | 7 +- | ||
89 | include/hw/misc/npcm7xx_pwm.h | 3 +- | ||
90 | include/hw/misc/npcm7xx_rng.h | 6 +- | ||
91 | include/hw/net/npcm7xx_emc.h | 5 +- | ||
92 | include/hw/sd/npcm7xx_sdhci.h | 4 +- | ||
93 | hw/arm/allwinner-a10.c | 40 +++ | ||
94 | hw/arm/allwinner-h3.c | 11 +- | ||
95 | hw/arm/bcm2836.c | 9 +- | ||
96 | hw/arm/collie.c | 25 +- | ||
97 | hw/arm/cubieboard.c | 11 + | ||
98 | hw/arm/gumstix.c | 45 ++-- | ||
99 | hw/arm/mainstone.c | 37 ++- | ||
100 | hw/arm/musicpal.c | 9 +- | ||
101 | hw/arm/olimex-stm32-h405.c | 69 +++++ | ||
102 | hw/arm/omap1.c | 115 ++++---- | ||
103 | hw/arm/omap2.c | 40 ++- | ||
104 | hw/arm/omap_sx1.c | 53 ++-- | ||
105 | hw/arm/palm.c | 2 +- | ||
106 | hw/arm/pxa2xx.c | 8 +- | ||
107 | hw/arm/spitz.c | 6 +- | ||
108 | hw/arm/stellaris.c | 73 +++-- | ||
109 | hw/arm/stm32f405_soc.c | 8 + | ||
110 | hw/arm/tosa.c | 2 +- | ||
111 | hw/arm/versatilepb.c | 6 +- | ||
112 | hw/arm/vexpress.c | 10 +- | ||
113 | hw/arm/z2.c | 16 +- | ||
114 | hw/char/omap_uart.c | 7 +- | ||
115 | hw/display/omap_dss.c | 15 +- | ||
116 | hw/display/omap_lcdc.c | 9 +- | ||
117 | hw/dma/omap_dma.c | 15 +- | ||
118 | hw/gpio/omap_gpio.c | 48 ++-- | ||
119 | hw/i2c/allwinner-i2c.c | 459 ++++++++++++++++++++++++++++++++ | ||
120 | hw/intc/omap_intc.c | 38 +-- | ||
121 | hw/intc/xilinx_intc.c | 28 +- | ||
122 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++ | ||
123 | hw/misc/allwinner-a10-dramc.c | 179 +++++++++++++ | ||
124 | hw/misc/axp209.c | 238 +++++++++++++++++ | ||
125 | hw/misc/omap_gpmc.c | 12 +- | ||
126 | hw/misc/omap_l4.c | 7 +- | ||
127 | hw/misc/omap_sdrc.c | 7 +- | ||
128 | hw/misc/omap_tap.c | 5 +- | ||
129 | hw/misc/sbsa_ec.c | 12 +- | ||
130 | hw/sd/omap_mmc.c | 9 +- | ||
131 | hw/ssi/omap_spi.c | 7 +- | ||
132 | hw/timer/omap_gptimer.c | 22 +- | ||
133 | hw/timer/omap_synctimer.c | 4 +- | ||
134 | hw/timer/xilinx_timer.c | 27 +- | ||
135 | target/arm/helper.c | 3 + | ||
136 | target/arm/sve_helper.c | 14 +- | ||
137 | MAINTAINERS | 8 + | ||
138 | hw/arm/Kconfig | 9 + | ||
139 | hw/arm/meson.build | 1 + | ||
140 | hw/i2c/Kconfig | 4 + | ||
141 | hw/i2c/meson.build | 1 + | ||
142 | hw/i2c/trace-events | 5 + | ||
143 | hw/misc/Kconfig | 10 + | ||
144 | hw/misc/meson.build | 3 + | ||
145 | hw/misc/trace-events | 5 + | ||
146 | tests/avocado/boot_linux_console.py | 47 ++++ | ||
147 | 76 files changed, 1951 insertions(+), 455 deletions(-) | ||
148 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
149 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
150 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
151 | create mode 100644 hw/arm/olimex-stm32-h405.c | ||
152 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
153 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
154 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
155 | create mode 100644 hw/misc/axp209.c | ||
71 | 156 | ||
72 | Thomas Huth (1): | ||
73 | tests/acceptance: Add a test for the canon-a1100 machine | ||
74 | |||
75 | docs/system/arm/integratorcp.rst | 4 +- | ||
76 | docs/system/arm/mps2.rst | 29 +++ | ||
77 | docs/system/arm/musca.rst | 31 +++ | ||
78 | docs/system/arm/vexpress.rst | 60 ++++++ | ||
79 | docs/system/target-arm.rst | 20 +- | ||
80 | include/hw/arm/fsl-imx25.h | 5 + | ||
81 | include/hw/arm/fsl-imx31.h | 4 + | ||
82 | include/hw/arm/fsl-imx6.h | 2 +- | ||
83 | include/hw/arm/fsl-imx6ul.h | 2 +- | ||
84 | include/hw/arm/fsl-imx7.h | 23 ++- | ||
85 | include/hw/misc/imx2_wdt.h | 33 ---- | ||
86 | include/hw/watchdog/wdt_imx2.h | 90 +++++++++ | ||
87 | target/arm/cpu.h | 2 +- | ||
88 | hw/arm/fsl-imx25.c | 10 + | ||
89 | hw/arm/fsl-imx31.c | 6 + | ||
90 | hw/arm/fsl-imx6.c | 9 + | ||
91 | hw/arm/fsl-imx6ul.c | 10 + | ||
92 | hw/arm/fsl-imx7.c | 35 ++++ | ||
93 | hw/arm/integratorcp.c | 23 ++- | ||
94 | hw/arm/pxa2xx_gpio.c | 7 +- | ||
95 | hw/char/xilinx_uartlite.c | 5 +- | ||
96 | hw/display/pxa2xx_lcd.c | 8 +- | ||
97 | hw/dma/pxa2xx_dma.c | 14 +- | ||
98 | hw/gpio/pl061.c | 12 +- | ||
99 | hw/misc/imx2_wdt.c | 90 --------- | ||
100 | hw/timer/exynos4210_mct.c | 12 +- | ||
101 | hw/watchdog/wdt_imx2.c | 303 +++++++++++++++++++++++++++++ | ||
102 | linux-user/arm/cpu_loop.c | 145 ++++++++------ | ||
103 | linux-user/arm/signal.c | 15 +- | ||
104 | target/arm/translate-a64.c | 63 +++--- | ||
105 | target/arm/translate.c | 23 --- | ||
106 | MAINTAINERS | 6 + | ||
107 | hw/arm/Kconfig | 5 + | ||
108 | hw/misc/Makefile.objs | 1 - | ||
109 | hw/watchdog/Kconfig | 3 + | ||
110 | hw/watchdog/Makefile.objs | 1 + | ||
111 | tests/acceptance/machine_arm_canona1100.py | 35 ++++ | ||
112 | 37 files changed, 854 insertions(+), 292 deletions(-) | ||
113 | create mode 100644 docs/system/arm/mps2.rst | ||
114 | create mode 100644 docs/system/arm/musca.rst | ||
115 | create mode 100644 docs/system/arm/vexpress.rst | ||
116 | delete mode 100644 include/hw/misc/imx2_wdt.h | ||
117 | create mode 100644 include/hw/watchdog/wdt_imx2.h | ||
118 | delete mode 100644 hw/misc/imx2_wdt.c | ||
119 | create mode 100644 hw/watchdog/wdt_imx2.c | ||
120 | create mode 100644 tests/acceptance/machine_arm_canona1100.py | ||
121 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Felipe Balbi <balbi@kernel.org> | ||
1 | 2 | ||
3 | STM32F405 has 128K of SRAM and another 64K of CCM (Core-coupled | ||
4 | Memory) at a different base address. Correctly describe the memory | ||
5 | layout to give existing FW images a chance to run unmodified. | ||
6 | |||
7 | Reviewed-by: Alistair Francis <alistair@alistair23.me> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
9 | Signed-off-by: Felipe Balbi <balbi@kernel.org> | ||
10 | Message-id: 20221230145733.200496-2-balbi@kernel.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | include/hw/arm/stm32f405_soc.h | 5 ++++- | ||
14 | hw/arm/stm32f405_soc.c | 8 ++++++++ | ||
15 | 2 files changed, 12 insertions(+), 1 deletion(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/stm32f405_soc.h b/include/hw/arm/stm32f405_soc.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/stm32f405_soc.h | ||
20 | +++ b/include/hw/arm/stm32f405_soc.h | ||
21 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(STM32F405State, STM32F405_SOC) | ||
22 | #define FLASH_BASE_ADDRESS 0x08000000 | ||
23 | #define FLASH_SIZE (1024 * 1024) | ||
24 | #define SRAM_BASE_ADDRESS 0x20000000 | ||
25 | -#define SRAM_SIZE (192 * 1024) | ||
26 | +#define SRAM_SIZE (128 * 1024) | ||
27 | +#define CCM_BASE_ADDRESS 0x10000000 | ||
28 | +#define CCM_SIZE (64 * 1024) | ||
29 | |||
30 | struct STM32F405State { | ||
31 | /*< private >*/ | ||
32 | @@ -XXX,XX +XXX,XX @@ struct STM32F405State { | ||
33 | STM32F2XXADCState adc[STM_NUM_ADCS]; | ||
34 | STM32F2XXSPIState spi[STM_NUM_SPIS]; | ||
35 | |||
36 | + MemoryRegion ccm; | ||
37 | MemoryRegion sram; | ||
38 | MemoryRegion flash; | ||
39 | MemoryRegion flash_alias; | ||
40 | diff --git a/hw/arm/stm32f405_soc.c b/hw/arm/stm32f405_soc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/hw/arm/stm32f405_soc.c | ||
43 | +++ b/hw/arm/stm32f405_soc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void stm32f405_soc_realize(DeviceState *dev_soc, Error **errp) | ||
45 | } | ||
46 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, &s->sram); | ||
47 | |||
48 | + memory_region_init_ram(&s->ccm, NULL, "STM32F405.ccm", CCM_SIZE, | ||
49 | + &err); | ||
50 | + if (err != NULL) { | ||
51 | + error_propagate(errp, err); | ||
52 | + return; | ||
53 | + } | ||
54 | + memory_region_add_subregion(system_memory, CCM_BASE_ADDRESS, &s->ccm); | ||
55 | + | ||
56 | armv7m = DEVICE(&s->armv7m); | ||
57 | qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
58 | qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); | ||
59 | -- | ||
60 | 2.34.1 | ||
61 | |||
62 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Felipe Balbi <balbi@kernel.org> |
---|---|---|---|
2 | 2 | ||
3 | In preparation for a full implementation, move i.MX watchdog driver | 3 | Olimex makes a series of low-cost STM32 boards. This commit introduces |
4 | from hw/misc to hw/watchdog. While at it, add the watchdog files | 4 | the minimum setup to support SMT32-H405. See [1] for details |
5 | to MAINTAINERS. | ||
6 | 5 | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | [1] https://www.olimex.com/Products/ARM/ST/STM32-H405/ |
8 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | 7 | |
9 | Message-id: 20200517162135.110364-2-linux@roeck-us.net | 8 | Signed-off-by: Felipe Balbi <balbi@kernel.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20221230145733.200496-3-balbi@kernel.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | include/hw/arm/fsl-imx6.h | 2 +- | 14 | docs/system/arm/stm32.rst | 1 + |
13 | include/hw/arm/fsl-imx6ul.h | 2 +- | 15 | configs/devices/arm-softmmu/default.mak | 1 + |
14 | include/hw/arm/fsl-imx7.h | 2 +- | 16 | hw/arm/olimex-stm32-h405.c | 69 +++++++++++++++++++++++++ |
15 | include/hw/{misc/imx2_wdt.h => watchdog/wdt_imx2.h} | 0 | 17 | MAINTAINERS | 6 +++ |
16 | hw/{misc/imx2_wdt.c => watchdog/wdt_imx2.c} | 2 +- | 18 | hw/arm/Kconfig | 4 ++ |
17 | MAINTAINERS | 2 ++ | 19 | hw/arm/meson.build | 1 + |
18 | hw/arm/Kconfig | 3 +++ | 20 | 6 files changed, 82 insertions(+) |
19 | hw/misc/Makefile.objs | 1 - | 21 | create mode 100644 hw/arm/olimex-stm32-h405.c |
20 | hw/watchdog/Kconfig | 3 +++ | ||
21 | hw/watchdog/Makefile.objs | 1 + | ||
22 | 10 files changed, 13 insertions(+), 5 deletions(-) | ||
23 | rename include/hw/{misc/imx2_wdt.h => watchdog/wdt_imx2.h} (100%) | ||
24 | rename hw/{misc/imx2_wdt.c => watchdog/wdt_imx2.c} (98%) | ||
25 | 22 | ||
26 | diff --git a/include/hw/arm/fsl-imx6.h b/include/hw/arm/fsl-imx6.h | 23 | diff --git a/docs/system/arm/stm32.rst b/docs/system/arm/stm32.rst |
27 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/include/hw/arm/fsl-imx6.h | 25 | --- a/docs/system/arm/stm32.rst |
29 | +++ b/include/hw/arm/fsl-imx6.h | 26 | +++ b/docs/system/arm/stm32.rst |
27 | @@ -XXX,XX +XXX,XX @@ The STM32F4 series is based on ARM Cortex-M4F core. This series is pin-to-pin | ||
28 | compatible with STM32F2 series. The following machines are based on this chip : | ||
29 | |||
30 | - ``netduinoplus2`` Netduino Plus 2 board with STM32F405RGT6 microcontroller | ||
31 | +- ``olimex-stm32-h405`` Olimex STM32 H405 board with STM32F405RGT6 microcontroller | ||
32 | |||
33 | There are many other STM32 series that are currently not supported by QEMU. | ||
34 | |||
35 | diff --git a/configs/devices/arm-softmmu/default.mak b/configs/devices/arm-softmmu/default.mak | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/configs/devices/arm-softmmu/default.mak | ||
38 | +++ b/configs/devices/arm-softmmu/default.mak | ||
39 | @@ -XXX,XX +XXX,XX @@ CONFIG_COLLIE=y | ||
40 | CONFIG_ASPEED_SOC=y | ||
41 | CONFIG_NETDUINO2=y | ||
42 | CONFIG_NETDUINOPLUS2=y | ||
43 | +CONFIG_OLIMEX_STM32_H405=y | ||
44 | CONFIG_MPS2=y | ||
45 | CONFIG_RASPI=y | ||
46 | CONFIG_DIGIC=y | ||
47 | diff --git a/hw/arm/olimex-stm32-h405.c b/hw/arm/olimex-stm32-h405.c | ||
48 | new file mode 100644 | ||
49 | index XXXXXXX..XXXXXXX | ||
50 | --- /dev/null | ||
51 | +++ b/hw/arm/olimex-stm32-h405.c | ||
30 | @@ -XXX,XX +XXX,XX @@ | 52 | @@ -XXX,XX +XXX,XX @@ |
31 | #include "hw/cpu/a9mpcore.h" | 53 | +/* |
32 | #include "hw/misc/imx6_ccm.h" | 54 | + * ST STM32VLDISCOVERY machine |
33 | #include "hw/misc/imx6_src.h" | 55 | + * Olimex STM32-H405 machine |
34 | -#include "hw/misc/imx2_wdt.h" | 56 | + * |
35 | +#include "hw/watchdog/wdt_imx2.h" | 57 | + * Copyright (c) 2022 Felipe Balbi <balbi@kernel.org> |
36 | #include "hw/char/imx_serial.h" | 58 | + * |
37 | #include "hw/timer/imx_gpt.h" | 59 | + * Permission is hereby granted, free of charge, to any person obtaining a copy |
38 | #include "hw/timer/imx_epit.h" | 60 | + * of this software and associated documentation files (the "Software"), to deal |
39 | diff --git a/include/hw/arm/fsl-imx6ul.h b/include/hw/arm/fsl-imx6ul.h | 61 | + * in the Software without restriction, including without limitation the rights |
40 | index XXXXXXX..XXXXXXX 100644 | 62 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
41 | --- a/include/hw/arm/fsl-imx6ul.h | 63 | + * copies of the Software, and to permit persons to whom the Software is |
42 | +++ b/include/hw/arm/fsl-imx6ul.h | 64 | + * furnished to do so, subject to the following conditions: |
43 | @@ -XXX,XX +XXX,XX @@ | 65 | + * |
44 | #include "hw/misc/imx7_snvs.h" | 66 | + * The above copyright notice and this permission notice shall be included in |
45 | #include "hw/misc/imx7_gpr.h" | 67 | + * all copies or substantial portions of the Software. |
46 | #include "hw/intc/imx_gpcv2.h" | 68 | + * |
47 | -#include "hw/misc/imx2_wdt.h" | 69 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
48 | +#include "hw/watchdog/wdt_imx2.h" | 70 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
49 | #include "hw/gpio/imx_gpio.h" | 71 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
50 | #include "hw/char/imx_serial.h" | 72 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
51 | #include "hw/timer/imx_gpt.h" | 73 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
52 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | 74 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
53 | index XXXXXXX..XXXXXXX 100644 | 75 | + * THE SOFTWARE. |
54 | --- a/include/hw/arm/fsl-imx7.h | 76 | + */ |
55 | +++ b/include/hw/arm/fsl-imx7.h | 77 | + |
56 | @@ -XXX,XX +XXX,XX @@ | 78 | +#include "qemu/osdep.h" |
57 | #include "hw/misc/imx7_snvs.h" | 79 | +#include "qapi/error.h" |
58 | #include "hw/misc/imx7_gpr.h" | 80 | +#include "hw/boards.h" |
59 | #include "hw/misc/imx6_src.h" | 81 | +#include "hw/qdev-properties.h" |
60 | -#include "hw/misc/imx2_wdt.h" | 82 | +#include "hw/qdev-clock.h" |
61 | +#include "hw/watchdog/wdt_imx2.h" | 83 | +#include "qemu/error-report.h" |
62 | #include "hw/gpio/imx_gpio.h" | 84 | +#include "hw/arm/stm32f405_soc.h" |
63 | #include "hw/char/imx_serial.h" | 85 | +#include "hw/arm/boot.h" |
64 | #include "hw/timer/imx_gpt.h" | 86 | + |
65 | diff --git a/include/hw/misc/imx2_wdt.h b/include/hw/watchdog/wdt_imx2.h | 87 | +/* olimex-stm32-h405 implementation is derived from netduinoplus2 */ |
66 | similarity index 100% | 88 | + |
67 | rename from include/hw/misc/imx2_wdt.h | 89 | +/* Main SYSCLK frequency in Hz (168MHz) */ |
68 | rename to include/hw/watchdog/wdt_imx2.h | 90 | +#define SYSCLK_FRQ 168000000ULL |
69 | diff --git a/hw/misc/imx2_wdt.c b/hw/watchdog/wdt_imx2.c | 91 | + |
70 | similarity index 98% | 92 | +static void olimex_stm32_h405_init(MachineState *machine) |
71 | rename from hw/misc/imx2_wdt.c | 93 | +{ |
72 | rename to hw/watchdog/wdt_imx2.c | 94 | + DeviceState *dev; |
73 | index XXXXXXX..XXXXXXX 100644 | 95 | + Clock *sysclk; |
74 | --- a/hw/misc/imx2_wdt.c | 96 | + |
75 | +++ b/hw/watchdog/wdt_imx2.c | 97 | + /* This clock doesn't need migration because it is fixed-frequency */ |
76 | @@ -XXX,XX +XXX,XX @@ | 98 | + sysclk = clock_new(OBJECT(machine), "SYSCLK"); |
77 | #include "qemu/module.h" | 99 | + clock_set_hz(sysclk, SYSCLK_FRQ); |
78 | #include "sysemu/watchdog.h" | 100 | + |
79 | 101 | + dev = qdev_new(TYPE_STM32F405_SOC); | |
80 | -#include "hw/misc/imx2_wdt.h" | 102 | + qdev_prop_set_string(dev, "cpu-type", ARM_CPU_TYPE_NAME("cortex-m4")); |
81 | +#include "hw/watchdog/wdt_imx2.h" | 103 | + qdev_connect_clock_in(dev, "sysclk", sysclk); |
82 | 104 | + sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); | |
83 | #define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */ | 105 | + |
84 | #define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */ | 106 | + armv7m_load_kernel(ARM_CPU(first_cpu), |
107 | + machine->kernel_filename, | ||
108 | + 0, FLASH_SIZE); | ||
109 | +} | ||
110 | + | ||
111 | +static void olimex_stm32_h405_machine_init(MachineClass *mc) | ||
112 | +{ | ||
113 | + mc->desc = "Olimex STM32-H405 (Cortex-M4)"; | ||
114 | + mc->init = olimex_stm32_h405_init; | ||
115 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); | ||
116 | + | ||
117 | + /* SRAM pre-allocated as part of the SoC instantiation */ | ||
118 | + mc->default_ram_size = 0; | ||
119 | +} | ||
120 | + | ||
121 | +DEFINE_MACHINE("olimex-stm32-h405", olimex_stm32_h405_machine_init) | ||
85 | diff --git a/MAINTAINERS b/MAINTAINERS | 122 | diff --git a/MAINTAINERS b/MAINTAINERS |
86 | index XXXXXXX..XXXXXXX 100644 | 123 | index XXXXXXX..XXXXXXX 100644 |
87 | --- a/MAINTAINERS | 124 | --- a/MAINTAINERS |
88 | +++ b/MAINTAINERS | 125 | +++ b/MAINTAINERS |
89 | @@ -XXX,XX +XXX,XX @@ S: Odd Fixes | 126 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org |
90 | F: hw/arm/fsl-imx25.c | 127 | S: Maintained |
91 | F: hw/arm/imx25_pdk.c | 128 | F: hw/arm/netduinoplus2.c |
92 | F: hw/misc/imx25_ccm.c | 129 | |
93 | +F: hw/watchdog/wdt_imx2.c | 130 | +Olimex STM32 H405 |
94 | F: include/hw/arm/fsl-imx25.h | 131 | +M: Felipe Balbi <balbi@kernel.org> |
95 | F: include/hw/misc/imx25_ccm.h | 132 | +L: qemu-arm@nongnu.org |
96 | +F: include/hw/watchdog/wdt_imx2.h | 133 | +S: Maintained |
97 | 134 | +F: hw/arm/olimex-stm32-h405.c | |
98 | i.MX31 (kzm) | 135 | + |
99 | M: Peter Chubb <peter.chubb@nicta.com.au> | 136 | SmartFusion2 |
137 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
138 | M: Peter Maydell <peter.maydell@linaro.org> | ||
100 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 139 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
101 | index XXXXXXX..XXXXXXX 100644 | 140 | index XXXXXXX..XXXXXXX 100644 |
102 | --- a/hw/arm/Kconfig | 141 | --- a/hw/arm/Kconfig |
103 | +++ b/hw/arm/Kconfig | 142 | +++ b/hw/arm/Kconfig |
104 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX6 | 143 | @@ -XXX,XX +XXX,XX @@ config NETDUINOPLUS2 |
105 | select IMX_FEC | 144 | bool |
106 | select IMX_I2C | 145 | select STM32F405_SOC |
107 | select IMX_USBPHY | 146 | |
108 | + select WDT_IMX2 | 147 | +config OLIMEX_STM32_H405 |
109 | select SDHCI | 148 | + bool |
110 | 149 | + select STM32F405_SOC | |
111 | config ASPEED_SOC | 150 | + |
112 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX7 | 151 | config NSERIES |
113 | select IMX | 152 | bool |
114 | select IMX_FEC | 153 | select OMAP |
115 | select IMX_I2C | 154 | diff --git a/hw/arm/meson.build b/hw/arm/meson.build |
116 | + select WDT_IMX2 | ||
117 | select PCI_EXPRESS_DESIGNWARE | ||
118 | select SDHCI | ||
119 | select UNIMP | ||
120 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX6UL | ||
121 | select IMX | ||
122 | select IMX_FEC | ||
123 | select IMX_I2C | ||
124 | + select WDT_IMX2 | ||
125 | select SDHCI | ||
126 | select UNIMP | ||
127 | |||
128 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
129 | index XXXXXXX..XXXXXXX 100644 | 155 | index XXXXXXX..XXXXXXX 100644 |
130 | --- a/hw/misc/Makefile.objs | 156 | --- a/hw/arm/meson.build |
131 | +++ b/hw/misc/Makefile.objs | 157 | +++ b/hw/arm/meson.build |
132 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IMX) += imx6_ccm.o | 158 | @@ -XXX,XX +XXX,XX @@ arm_ss.add(when: 'CONFIG_MICROBIT', if_true: files('microbit.c')) |
133 | common-obj-$(CONFIG_IMX) += imx6ul_ccm.o | 159 | arm_ss.add(when: 'CONFIG_MUSICPAL', if_true: files('musicpal.c')) |
134 | obj-$(CONFIG_IMX) += imx6_src.o | 160 | arm_ss.add(when: 'CONFIG_NETDUINO2', if_true: files('netduino2.c')) |
135 | common-obj-$(CONFIG_IMX) += imx7_ccm.o | 161 | arm_ss.add(when: 'CONFIG_NETDUINOPLUS2', if_true: files('netduinoplus2.c')) |
136 | -common-obj-$(CONFIG_IMX) += imx2_wdt.o | 162 | +arm_ss.add(when: 'CONFIG_OLIMEX_STM32_H405', if_true: files('olimex-stm32-h405.c')) |
137 | common-obj-$(CONFIG_IMX) += imx7_snvs.o | 163 | arm_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx.c', 'npcm7xx_boards.c')) |
138 | common-obj-$(CONFIG_IMX) += imx7_gpr.o | 164 | arm_ss.add(when: 'CONFIG_NSERIES', if_true: files('nseries.c')) |
139 | common-obj-$(CONFIG_IMX) += imx_rngc.o | 165 | arm_ss.add(when: 'CONFIG_SX1', if_true: files('omap_sx1.c')) |
140 | diff --git a/hw/watchdog/Kconfig b/hw/watchdog/Kconfig | ||
141 | index XXXXXXX..XXXXXXX 100644 | ||
142 | --- a/hw/watchdog/Kconfig | ||
143 | +++ b/hw/watchdog/Kconfig | ||
144 | @@ -XXX,XX +XXX,XX @@ config WDT_IB700 | ||
145 | |||
146 | config WDT_DIAG288 | ||
147 | bool | ||
148 | + | ||
149 | +config WDT_IMX2 | ||
150 | + bool | ||
151 | diff --git a/hw/watchdog/Makefile.objs b/hw/watchdog/Makefile.objs | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/hw/watchdog/Makefile.objs | ||
154 | +++ b/hw/watchdog/Makefile.objs | ||
155 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_WDT_IB6300ESB) += wdt_i6300esb.o | ||
156 | common-obj-$(CONFIG_WDT_IB700) += wdt_ib700.o | ||
157 | common-obj-$(CONFIG_WDT_DIAG288) += wdt_diag288.o | ||
158 | common-obj-$(CONFIG_ASPEED_SOC) += wdt_aspeed.o | ||
159 | +common-obj-$(CONFIG_WDT_IMX2) += wdt_imx2.o | ||
160 | -- | 166 | -- |
161 | 2.20.1 | 167 | 2.34.1 |
162 | 168 | ||
163 | 169 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | During SPL boot several Clock Controller Module (CCM) registers are | ||
4 | read, most important are PLL and Tuning, as well as divisor registers. | ||
5 | |||
6 | This patch adds these registers and initializes reset values from user's | ||
7 | guide. | ||
8 | |||
9 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
10 | |||
11 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
12 | Message-id: 20221226220303.14420-2-strahinja.p.jankovic@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | include/hw/arm/allwinner-a10.h | 2 + | ||
16 | include/hw/misc/allwinner-a10-ccm.h | 67 +++++++++ | ||
17 | hw/arm/allwinner-a10.c | 7 + | ||
18 | hw/misc/allwinner-a10-ccm.c | 224 ++++++++++++++++++++++++++++ | ||
19 | hw/arm/Kconfig | 1 + | ||
20 | hw/misc/Kconfig | 3 + | ||
21 | hw/misc/meson.build | 1 + | ||
22 | 7 files changed, 305 insertions(+) | ||
23 | create mode 100644 include/hw/misc/allwinner-a10-ccm.h | ||
24 | create mode 100644 hw/misc/allwinner-a10-ccm.c | ||
25 | |||
26 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/include/hw/arm/allwinner-a10.h | ||
29 | +++ b/include/hw/arm/allwinner-a10.h | ||
30 | @@ -XXX,XX +XXX,XX @@ | ||
31 | #include "hw/usb/hcd-ohci.h" | ||
32 | #include "hw/usb/hcd-ehci.h" | ||
33 | #include "hw/rtc/allwinner-rtc.h" | ||
34 | +#include "hw/misc/allwinner-a10-ccm.h" | ||
35 | |||
36 | #include "target/arm/cpu.h" | ||
37 | #include "qom/object.h" | ||
38 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
39 | /*< public >*/ | ||
40 | |||
41 | ARMCPU cpu; | ||
42 | + AwA10ClockCtlState ccm; | ||
43 | AwA10PITState timer; | ||
44 | AwA10PICState intc; | ||
45 | AwEmacState emac; | ||
46 | diff --git a/include/hw/misc/allwinner-a10-ccm.h b/include/hw/misc/allwinner-a10-ccm.h | ||
47 | new file mode 100644 | ||
48 | index XXXXXXX..XXXXXXX | ||
49 | --- /dev/null | ||
50 | +++ b/include/hw/misc/allwinner-a10-ccm.h | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | +/* | ||
53 | + * Allwinner A10 Clock Control Module emulation | ||
54 | + * | ||
55 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
56 | + * | ||
57 | + * This file is derived from Allwinner H3 CCU, | ||
58 | + * by Niek Linnenbank. | ||
59 | + * | ||
60 | + * This program is free software: you can redistribute it and/or modify | ||
61 | + * it under the terms of the GNU General Public License as published by | ||
62 | + * the Free Software Foundation, either version 2 of the License, or | ||
63 | + * (at your option) any later version. | ||
64 | + * | ||
65 | + * This program is distributed in the hope that it will be useful, | ||
66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
68 | + * GNU General Public License for more details. | ||
69 | + * | ||
70 | + * You should have received a copy of the GNU General Public License | ||
71 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
72 | + */ | ||
73 | + | ||
74 | +#ifndef HW_MISC_ALLWINNER_A10_CCM_H | ||
75 | +#define HW_MISC_ALLWINNER_A10_CCM_H | ||
76 | + | ||
77 | +#include "qom/object.h" | ||
78 | +#include "hw/sysbus.h" | ||
79 | + | ||
80 | +/** | ||
81 | + * @name Constants | ||
82 | + * @{ | ||
83 | + */ | ||
84 | + | ||
85 | +/** Size of register I/O address space used by CCM device */ | ||
86 | +#define AW_A10_CCM_IOSIZE (0x400) | ||
87 | + | ||
88 | +/** Total number of known registers */ | ||
89 | +#define AW_A10_CCM_REGS_NUM (AW_A10_CCM_IOSIZE / sizeof(uint32_t)) | ||
90 | + | ||
91 | +/** @} */ | ||
92 | + | ||
93 | +/** | ||
94 | + * @name Object model | ||
95 | + * @{ | ||
96 | + */ | ||
97 | + | ||
98 | +#define TYPE_AW_A10_CCM "allwinner-a10-ccm" | ||
99 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10ClockCtlState, AW_A10_CCM) | ||
100 | + | ||
101 | +/** @} */ | ||
102 | + | ||
103 | +/** | ||
104 | + * Allwinner A10 CCM object instance state. | ||
105 | + */ | ||
106 | +struct AwA10ClockCtlState { | ||
107 | + /*< private >*/ | ||
108 | + SysBusDevice parent_obj; | ||
109 | + /*< public >*/ | ||
110 | + | ||
111 | + /** Maps I/O registers in physical memory */ | ||
112 | + MemoryRegion iomem; | ||
113 | + | ||
114 | + /** Array of hardware registers */ | ||
115 | + uint32_t regs[AW_A10_CCM_REGS_NUM]; | ||
116 | +}; | ||
117 | + | ||
118 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
119 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/hw/arm/allwinner-a10.c | ||
122 | +++ b/hw/arm/allwinner-a10.c | ||
123 | @@ -XXX,XX +XXX,XX @@ | ||
124 | #include "hw/usb/hcd-ohci.h" | ||
125 | |||
126 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
127 | +#define AW_A10_CCM_BASE 0x01c20000 | ||
128 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
129 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
130 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
131 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
132 | |||
133 | object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); | ||
134 | |||
135 | + object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
136 | + | ||
137 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
138 | |||
139 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
141 | memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); | ||
142 | create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); | ||
143 | |||
144 | + /* Clock Control Module */ | ||
145 | + sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
146 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
147 | + | ||
148 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
149 | if (nd_table[0].used) { | ||
150 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
151 | diff --git a/hw/misc/allwinner-a10-ccm.c b/hw/misc/allwinner-a10-ccm.c | ||
152 | new file mode 100644 | ||
153 | index XXXXXXX..XXXXXXX | ||
154 | --- /dev/null | ||
155 | +++ b/hw/misc/allwinner-a10-ccm.c | ||
156 | @@ -XXX,XX +XXX,XX @@ | ||
157 | +/* | ||
158 | + * Allwinner A10 Clock Control Module emulation | ||
159 | + * | ||
160 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
161 | + * | ||
162 | + * This file is derived from Allwinner H3 CCU, | ||
163 | + * by Niek Linnenbank. | ||
164 | + * | ||
165 | + * This program is free software: you can redistribute it and/or modify | ||
166 | + * it under the terms of the GNU General Public License as published by | ||
167 | + * the Free Software Foundation, either version 2 of the License, or | ||
168 | + * (at your option) any later version. | ||
169 | + * | ||
170 | + * This program is distributed in the hope that it will be useful, | ||
171 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
172 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
173 | + * GNU General Public License for more details. | ||
174 | + * | ||
175 | + * You should have received a copy of the GNU General Public License | ||
176 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
177 | + */ | ||
178 | + | ||
179 | +#include "qemu/osdep.h" | ||
180 | +#include "qemu/units.h" | ||
181 | +#include "hw/sysbus.h" | ||
182 | +#include "migration/vmstate.h" | ||
183 | +#include "qemu/log.h" | ||
184 | +#include "qemu/module.h" | ||
185 | +#include "hw/misc/allwinner-a10-ccm.h" | ||
186 | + | ||
187 | +/* CCM register offsets */ | ||
188 | +enum { | ||
189 | + REG_PLL1_CFG = 0x0000, /* PLL1 Control */ | ||
190 | + REG_PLL1_TUN = 0x0004, /* PLL1 Tuning */ | ||
191 | + REG_PLL2_CFG = 0x0008, /* PLL2 Control */ | ||
192 | + REG_PLL2_TUN = 0x000C, /* PLL2 Tuning */ | ||
193 | + REG_PLL3_CFG = 0x0010, /* PLL3 Control */ | ||
194 | + REG_PLL4_CFG = 0x0018, /* PLL4 Control */ | ||
195 | + REG_PLL5_CFG = 0x0020, /* PLL5 Control */ | ||
196 | + REG_PLL5_TUN = 0x0024, /* PLL5 Tuning */ | ||
197 | + REG_PLL6_CFG = 0x0028, /* PLL6 Control */ | ||
198 | + REG_PLL6_TUN = 0x002C, /* PLL6 Tuning */ | ||
199 | + REG_PLL7_CFG = 0x0030, /* PLL7 Control */ | ||
200 | + REG_PLL1_TUN2 = 0x0038, /* PLL1 Tuning2 */ | ||
201 | + REG_PLL5_TUN2 = 0x003C, /* PLL5 Tuning2 */ | ||
202 | + REG_PLL8_CFG = 0x0040, /* PLL8 Control */ | ||
203 | + REG_OSC24M_CFG = 0x0050, /* OSC24M Control */ | ||
204 | + REG_CPU_AHB_APB0_CFG = 0x0054, /* CPU, AHB and APB0 Divide Ratio */ | ||
205 | +}; | ||
206 | + | ||
207 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
208 | + | ||
209 | +/* CCM register reset values */ | ||
210 | +enum { | ||
211 | + REG_PLL1_CFG_RST = 0x21005000, | ||
212 | + REG_PLL1_TUN_RST = 0x0A101000, | ||
213 | + REG_PLL2_CFG_RST = 0x08100010, | ||
214 | + REG_PLL2_TUN_RST = 0x00000000, | ||
215 | + REG_PLL3_CFG_RST = 0x0010D063, | ||
216 | + REG_PLL4_CFG_RST = 0x21009911, | ||
217 | + REG_PLL5_CFG_RST = 0x11049280, | ||
218 | + REG_PLL5_TUN_RST = 0x14888000, | ||
219 | + REG_PLL6_CFG_RST = 0x21009911, | ||
220 | + REG_PLL6_TUN_RST = 0x00000000, | ||
221 | + REG_PLL7_CFG_RST = 0x0010D063, | ||
222 | + REG_PLL1_TUN2_RST = 0x00000000, | ||
223 | + REG_PLL5_TUN2_RST = 0x00000000, | ||
224 | + REG_PLL8_CFG_RST = 0x21009911, | ||
225 | + REG_OSC24M_CFG_RST = 0x00138013, | ||
226 | + REG_CPU_AHB_APB0_CFG_RST = 0x00010010, | ||
227 | +}; | ||
228 | + | ||
229 | +static uint64_t allwinner_a10_ccm_read(void *opaque, hwaddr offset, | ||
230 | + unsigned size) | ||
231 | +{ | ||
232 | + const AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
233 | + const uint32_t idx = REG_INDEX(offset); | ||
234 | + | ||
235 | + switch (offset) { | ||
236 | + case REG_PLL1_CFG: | ||
237 | + case REG_PLL1_TUN: | ||
238 | + case REG_PLL2_CFG: | ||
239 | + case REG_PLL2_TUN: | ||
240 | + case REG_PLL3_CFG: | ||
241 | + case REG_PLL4_CFG: | ||
242 | + case REG_PLL5_CFG: | ||
243 | + case REG_PLL5_TUN: | ||
244 | + case REG_PLL6_CFG: | ||
245 | + case REG_PLL6_TUN: | ||
246 | + case REG_PLL7_CFG: | ||
247 | + case REG_PLL1_TUN2: | ||
248 | + case REG_PLL5_TUN2: | ||
249 | + case REG_PLL8_CFG: | ||
250 | + case REG_OSC24M_CFG: | ||
251 | + case REG_CPU_AHB_APB0_CFG: | ||
252 | + break; | ||
253 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
254 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
255 | + __func__, (uint32_t)offset); | ||
256 | + return 0; | ||
257 | + default: | ||
258 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
259 | + __func__, (uint32_t)offset); | ||
260 | + return 0; | ||
261 | + } | ||
262 | + | ||
263 | + return s->regs[idx]; | ||
264 | +} | ||
265 | + | ||
266 | +static void allwinner_a10_ccm_write(void *opaque, hwaddr offset, | ||
267 | + uint64_t val, unsigned size) | ||
268 | +{ | ||
269 | + AwA10ClockCtlState *s = AW_A10_CCM(opaque); | ||
270 | + const uint32_t idx = REG_INDEX(offset); | ||
271 | + | ||
272 | + switch (offset) { | ||
273 | + case REG_PLL1_CFG: | ||
274 | + case REG_PLL1_TUN: | ||
275 | + case REG_PLL2_CFG: | ||
276 | + case REG_PLL2_TUN: | ||
277 | + case REG_PLL3_CFG: | ||
278 | + case REG_PLL4_CFG: | ||
279 | + case REG_PLL5_CFG: | ||
280 | + case REG_PLL5_TUN: | ||
281 | + case REG_PLL6_CFG: | ||
282 | + case REG_PLL6_TUN: | ||
283 | + case REG_PLL7_CFG: | ||
284 | + case REG_PLL1_TUN2: | ||
285 | + case REG_PLL5_TUN2: | ||
286 | + case REG_PLL8_CFG: | ||
287 | + case REG_OSC24M_CFG: | ||
288 | + case REG_CPU_AHB_APB0_CFG: | ||
289 | + break; | ||
290 | + case 0x158 ... AW_A10_CCM_IOSIZE: | ||
291 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
292 | + __func__, (uint32_t)offset); | ||
293 | + break; | ||
294 | + default: | ||
295 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
296 | + __func__, (uint32_t)offset); | ||
297 | + break; | ||
298 | + } | ||
299 | + | ||
300 | + s->regs[idx] = (uint32_t) val; | ||
301 | +} | ||
302 | + | ||
303 | +static const MemoryRegionOps allwinner_a10_ccm_ops = { | ||
304 | + .read = allwinner_a10_ccm_read, | ||
305 | + .write = allwinner_a10_ccm_write, | ||
306 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
307 | + .valid = { | ||
308 | + .min_access_size = 4, | ||
309 | + .max_access_size = 4, | ||
310 | + }, | ||
311 | + .impl.min_access_size = 4, | ||
312 | +}; | ||
313 | + | ||
314 | +static void allwinner_a10_ccm_reset_enter(Object *obj, ResetType type) | ||
315 | +{ | ||
316 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
317 | + | ||
318 | + /* Set default values for registers */ | ||
319 | + s->regs[REG_INDEX(REG_PLL1_CFG)] = REG_PLL1_CFG_RST; | ||
320 | + s->regs[REG_INDEX(REG_PLL1_TUN)] = REG_PLL1_TUN_RST; | ||
321 | + s->regs[REG_INDEX(REG_PLL2_CFG)] = REG_PLL2_CFG_RST; | ||
322 | + s->regs[REG_INDEX(REG_PLL2_TUN)] = REG_PLL2_TUN_RST; | ||
323 | + s->regs[REG_INDEX(REG_PLL3_CFG)] = REG_PLL3_CFG_RST; | ||
324 | + s->regs[REG_INDEX(REG_PLL4_CFG)] = REG_PLL4_CFG_RST; | ||
325 | + s->regs[REG_INDEX(REG_PLL5_CFG)] = REG_PLL5_CFG_RST; | ||
326 | + s->regs[REG_INDEX(REG_PLL5_TUN)] = REG_PLL5_TUN_RST; | ||
327 | + s->regs[REG_INDEX(REG_PLL6_CFG)] = REG_PLL6_CFG_RST; | ||
328 | + s->regs[REG_INDEX(REG_PLL6_TUN)] = REG_PLL6_TUN_RST; | ||
329 | + s->regs[REG_INDEX(REG_PLL7_CFG)] = REG_PLL7_CFG_RST; | ||
330 | + s->regs[REG_INDEX(REG_PLL1_TUN2)] = REG_PLL1_TUN2_RST; | ||
331 | + s->regs[REG_INDEX(REG_PLL5_TUN2)] = REG_PLL5_TUN2_RST; | ||
332 | + s->regs[REG_INDEX(REG_PLL8_CFG)] = REG_PLL8_CFG_RST; | ||
333 | + s->regs[REG_INDEX(REG_OSC24M_CFG)] = REG_OSC24M_CFG_RST; | ||
334 | + s->regs[REG_INDEX(REG_CPU_AHB_APB0_CFG)] = REG_CPU_AHB_APB0_CFG_RST; | ||
335 | +} | ||
336 | + | ||
337 | +static void allwinner_a10_ccm_init(Object *obj) | ||
338 | +{ | ||
339 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
340 | + AwA10ClockCtlState *s = AW_A10_CCM(obj); | ||
341 | + | ||
342 | + /* Memory mapping */ | ||
343 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_ccm_ops, s, | ||
344 | + TYPE_AW_A10_CCM, AW_A10_CCM_IOSIZE); | ||
345 | + sysbus_init_mmio(sbd, &s->iomem); | ||
346 | +} | ||
347 | + | ||
348 | +static const VMStateDescription allwinner_a10_ccm_vmstate = { | ||
349 | + .name = "allwinner-a10-ccm", | ||
350 | + .version_id = 1, | ||
351 | + .minimum_version_id = 1, | ||
352 | + .fields = (VMStateField[]) { | ||
353 | + VMSTATE_UINT32_ARRAY(regs, AwA10ClockCtlState, AW_A10_CCM_REGS_NUM), | ||
354 | + VMSTATE_END_OF_LIST() | ||
355 | + } | ||
356 | +}; | ||
357 | + | ||
358 | +static void allwinner_a10_ccm_class_init(ObjectClass *klass, void *data) | ||
359 | +{ | ||
360 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
361 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
362 | + | ||
363 | + rc->phases.enter = allwinner_a10_ccm_reset_enter; | ||
364 | + dc->vmsd = &allwinner_a10_ccm_vmstate; | ||
365 | +} | ||
366 | + | ||
367 | +static const TypeInfo allwinner_a10_ccm_info = { | ||
368 | + .name = TYPE_AW_A10_CCM, | ||
369 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
370 | + .instance_init = allwinner_a10_ccm_init, | ||
371 | + .instance_size = sizeof(AwA10ClockCtlState), | ||
372 | + .class_init = allwinner_a10_ccm_class_init, | ||
373 | +}; | ||
374 | + | ||
375 | +static void allwinner_a10_ccm_register(void) | ||
376 | +{ | ||
377 | + type_register_static(&allwinner_a10_ccm_info); | ||
378 | +} | ||
379 | + | ||
380 | +type_init(allwinner_a10_ccm_register) | ||
381 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
382 | index XXXXXXX..XXXXXXX 100644 | ||
383 | --- a/hw/arm/Kconfig | ||
384 | +++ b/hw/arm/Kconfig | ||
385 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
386 | select AHCI | ||
387 | select ALLWINNER_A10_PIT | ||
388 | select ALLWINNER_A10_PIC | ||
389 | + select ALLWINNER_A10_CCM | ||
390 | select ALLWINNER_EMAC | ||
391 | select SERIAL | ||
392 | select UNIMP | ||
393 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
394 | index XXXXXXX..XXXXXXX 100644 | ||
395 | --- a/hw/misc/Kconfig | ||
396 | +++ b/hw/misc/Kconfig | ||
397 | @@ -XXX,XX +XXX,XX @@ config VIRT_CTRL | ||
398 | config LASI | ||
399 | bool | ||
400 | |||
401 | +config ALLWINNER_A10_CCM | ||
402 | + bool | ||
403 | + | ||
404 | source macio/Kconfig | ||
405 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/misc/meson.build | ||
408 | +++ b/hw/misc/meson.build | ||
409 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
410 | |||
411 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
412 | |||
413 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
414 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
415 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
416 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
417 | -- | ||
418 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | |
2 | |||
3 | During SPL boot several DRAM Controller registers are used. Most | ||
4 | important registers are those related to DRAM initialization and | ||
5 | calibration, where SPL initiates process and waits until certain bit is | ||
6 | set/cleared. | ||
7 | |||
8 | This patch adds these registers, initializes reset values from user's | ||
9 | guide and updates state of registers as SPL expects it. | ||
10 | |||
11 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
12 | |||
13 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20221226220303.14420-3-strahinja.p.jankovic@gmail.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | include/hw/arm/allwinner-a10.h | 2 + | ||
18 | include/hw/misc/allwinner-a10-dramc.h | 68 ++++++++++ | ||
19 | hw/arm/allwinner-a10.c | 7 + | ||
20 | hw/misc/allwinner-a10-dramc.c | 179 ++++++++++++++++++++++++++ | ||
21 | hw/arm/Kconfig | 1 + | ||
22 | hw/misc/Kconfig | 3 + | ||
23 | hw/misc/meson.build | 1 + | ||
24 | 7 files changed, 261 insertions(+) | ||
25 | create mode 100644 include/hw/misc/allwinner-a10-dramc.h | ||
26 | create mode 100644 hw/misc/allwinner-a10-dramc.c | ||
27 | |||
28 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/include/hw/arm/allwinner-a10.h | ||
31 | +++ b/include/hw/arm/allwinner-a10.h | ||
32 | @@ -XXX,XX +XXX,XX @@ | ||
33 | #include "hw/usb/hcd-ehci.h" | ||
34 | #include "hw/rtc/allwinner-rtc.h" | ||
35 | #include "hw/misc/allwinner-a10-ccm.h" | ||
36 | +#include "hw/misc/allwinner-a10-dramc.h" | ||
37 | |||
38 | #include "target/arm/cpu.h" | ||
39 | #include "qom/object.h" | ||
40 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
41 | |||
42 | ARMCPU cpu; | ||
43 | AwA10ClockCtlState ccm; | ||
44 | + AwA10DramControllerState dramc; | ||
45 | AwA10PITState timer; | ||
46 | AwA10PICState intc; | ||
47 | AwEmacState emac; | ||
48 | diff --git a/include/hw/misc/allwinner-a10-dramc.h b/include/hw/misc/allwinner-a10-dramc.h | ||
49 | new file mode 100644 | ||
50 | index XXXXXXX..XXXXXXX | ||
51 | --- /dev/null | ||
52 | +++ b/include/hw/misc/allwinner-a10-dramc.h | ||
53 | @@ -XXX,XX +XXX,XX @@ | ||
54 | +/* | ||
55 | + * Allwinner A10 DRAM Controller emulation | ||
56 | + * | ||
57 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
58 | + * | ||
59 | + * This file is derived from Allwinner H3 DRAMC, | ||
60 | + * by Niek Linnenbank. | ||
61 | + * | ||
62 | + * This program is free software: you can redistribute it and/or modify | ||
63 | + * it under the terms of the GNU General Public License as published by | ||
64 | + * the Free Software Foundation, either version 2 of the License, or | ||
65 | + * (at your option) any later version. | ||
66 | + * | ||
67 | + * This program is distributed in the hope that it will be useful, | ||
68 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
69 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
70 | + * GNU General Public License for more details. | ||
71 | + * | ||
72 | + * You should have received a copy of the GNU General Public License | ||
73 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
74 | + */ | ||
75 | + | ||
76 | +#ifndef HW_MISC_ALLWINNER_A10_DRAMC_H | ||
77 | +#define HW_MISC_ALLWINNER_A10_DRAMC_H | ||
78 | + | ||
79 | +#include "qom/object.h" | ||
80 | +#include "hw/sysbus.h" | ||
81 | +#include "hw/register.h" | ||
82 | + | ||
83 | +/** | ||
84 | + * @name Constants | ||
85 | + * @{ | ||
86 | + */ | ||
87 | + | ||
88 | +/** Size of register I/O address space used by DRAMC device */ | ||
89 | +#define AW_A10_DRAMC_IOSIZE (0x1000) | ||
90 | + | ||
91 | +/** Total number of known registers */ | ||
92 | +#define AW_A10_DRAMC_REGS_NUM (AW_A10_DRAMC_IOSIZE / sizeof(uint32_t)) | ||
93 | + | ||
94 | +/** @} */ | ||
95 | + | ||
96 | +/** | ||
97 | + * @name Object model | ||
98 | + * @{ | ||
99 | + */ | ||
100 | + | ||
101 | +#define TYPE_AW_A10_DRAMC "allwinner-a10-dramc" | ||
102 | +OBJECT_DECLARE_SIMPLE_TYPE(AwA10DramControllerState, AW_A10_DRAMC) | ||
103 | + | ||
104 | +/** @} */ | ||
105 | + | ||
106 | +/** | ||
107 | + * Allwinner A10 DRAMC object instance state. | ||
108 | + */ | ||
109 | +struct AwA10DramControllerState { | ||
110 | + /*< private >*/ | ||
111 | + SysBusDevice parent_obj; | ||
112 | + /*< public >*/ | ||
113 | + | ||
114 | + /** Maps I/O registers in physical memory */ | ||
115 | + MemoryRegion iomem; | ||
116 | + | ||
117 | + /** Array of hardware registers */ | ||
118 | + uint32_t regs[AW_A10_DRAMC_REGS_NUM]; | ||
119 | +}; | ||
120 | + | ||
121 | +#endif /* HW_MISC_ALLWINNER_A10_DRAMC_H */ | ||
122 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
123 | index XXXXXXX..XXXXXXX 100644 | ||
124 | --- a/hw/arm/allwinner-a10.c | ||
125 | +++ b/hw/arm/allwinner-a10.c | ||
126 | @@ -XXX,XX +XXX,XX @@ | ||
127 | #include "hw/boards.h" | ||
128 | #include "hw/usb/hcd-ohci.h" | ||
129 | |||
130 | +#define AW_A10_DRAMC_BASE 0x01c01000 | ||
131 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
132 | #define AW_A10_CCM_BASE 0x01c20000 | ||
133 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
134 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
135 | |||
136 | object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); | ||
137 | |||
138 | + object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC); | ||
139 | + | ||
140 | object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); | ||
141 | |||
142 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
143 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
144 | sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); | ||
145 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); | ||
146 | |||
147 | + /* DRAM Control Module */ | ||
148 | + sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); | ||
149 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE); | ||
150 | + | ||
151 | /* FIXME use qdev NIC properties instead of nd_table[] */ | ||
152 | if (nd_table[0].used) { | ||
153 | qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); | ||
154 | diff --git a/hw/misc/allwinner-a10-dramc.c b/hw/misc/allwinner-a10-dramc.c | ||
155 | new file mode 100644 | ||
156 | index XXXXXXX..XXXXXXX | ||
157 | --- /dev/null | ||
158 | +++ b/hw/misc/allwinner-a10-dramc.c | ||
159 | @@ -XXX,XX +XXX,XX @@ | ||
160 | +/* | ||
161 | + * Allwinner A10 DRAM Controller emulation | ||
162 | + * | ||
163 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
164 | + * | ||
165 | + * This file is derived from Allwinner H3 DRAMC, | ||
166 | + * by Niek Linnenbank. | ||
167 | + * | ||
168 | + * This program is free software: you can redistribute it and/or modify | ||
169 | + * it under the terms of the GNU General Public License as published by | ||
170 | + * the Free Software Foundation, either version 2 of the License, or | ||
171 | + * (at your option) any later version. | ||
172 | + * | ||
173 | + * This program is distributed in the hope that it will be useful, | ||
174 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
175 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
176 | + * GNU General Public License for more details. | ||
177 | + * | ||
178 | + * You should have received a copy of the GNU General Public License | ||
179 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
180 | + */ | ||
181 | + | ||
182 | +#include "qemu/osdep.h" | ||
183 | +#include "qemu/units.h" | ||
184 | +#include "hw/sysbus.h" | ||
185 | +#include "migration/vmstate.h" | ||
186 | +#include "qemu/log.h" | ||
187 | +#include "qemu/module.h" | ||
188 | +#include "hw/misc/allwinner-a10-dramc.h" | ||
189 | + | ||
190 | +/* DRAMC register offsets */ | ||
191 | +enum { | ||
192 | + REG_SDR_CCR = 0x0000, | ||
193 | + REG_SDR_ZQCR0 = 0x00a8, | ||
194 | + REG_SDR_ZQSR = 0x00b0 | ||
195 | +}; | ||
196 | + | ||
197 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
198 | + | ||
199 | +/* DRAMC register flags */ | ||
200 | +enum { | ||
201 | + REG_SDR_CCR_DATA_TRAINING = (1 << 30), | ||
202 | + REG_SDR_CCR_DRAM_INIT = (1 << 31), | ||
203 | +}; | ||
204 | +enum { | ||
205 | + REG_SDR_ZQSR_ZCAL = (1 << 31), | ||
206 | +}; | ||
207 | + | ||
208 | +/* DRAMC register reset values */ | ||
209 | +enum { | ||
210 | + REG_SDR_CCR_RESET = 0x80020000, | ||
211 | + REG_SDR_ZQCR0_RESET = 0x07b00000, | ||
212 | + REG_SDR_ZQSR_RESET = 0x80000000 | ||
213 | +}; | ||
214 | + | ||
215 | +static uint64_t allwinner_a10_dramc_read(void *opaque, hwaddr offset, | ||
216 | + unsigned size) | ||
217 | +{ | ||
218 | + const AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | ||
219 | + const uint32_t idx = REG_INDEX(offset); | ||
220 | + | ||
221 | + switch (offset) { | ||
222 | + case REG_SDR_CCR: | ||
223 | + case REG_SDR_ZQCR0: | ||
224 | + case REG_SDR_ZQSR: | ||
225 | + break; | ||
226 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
227 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
228 | + __func__, (uint32_t)offset); | ||
229 | + return 0; | ||
230 | + default: | ||
231 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented read offset 0x%04x\n", | ||
232 | + __func__, (uint32_t)offset); | ||
233 | + return 0; | ||
234 | + } | ||
235 | + | ||
236 | + return s->regs[idx]; | ||
237 | +} | ||
238 | + | ||
239 | +static void allwinner_a10_dramc_write(void *opaque, hwaddr offset, | ||
240 | + uint64_t val, unsigned size) | ||
241 | +{ | ||
242 | + AwA10DramControllerState *s = AW_A10_DRAMC(opaque); | ||
243 | + const uint32_t idx = REG_INDEX(offset); | ||
244 | + | ||
245 | + switch (offset) { | ||
246 | + case REG_SDR_CCR: | ||
247 | + if (val & REG_SDR_CCR_DRAM_INIT) { | ||
248 | + /* Clear DRAM_INIT to indicate process is done. */ | ||
249 | + val &= ~REG_SDR_CCR_DRAM_INIT; | ||
250 | + } | ||
251 | + if (val & REG_SDR_CCR_DATA_TRAINING) { | ||
252 | + /* Clear DATA_TRAINING to indicate process is done. */ | ||
253 | + val &= ~REG_SDR_CCR_DATA_TRAINING; | ||
254 | + } | ||
255 | + break; | ||
256 | + case REG_SDR_ZQCR0: | ||
257 | + /* Set ZCAL in ZQSR to indicate calibration is done. */ | ||
258 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] |= REG_SDR_ZQSR_ZCAL; | ||
259 | + break; | ||
260 | + case 0x2e4 ... AW_A10_DRAMC_IOSIZE: | ||
261 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
262 | + __func__, (uint32_t)offset); | ||
263 | + break; | ||
264 | + default: | ||
265 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
266 | + __func__, (uint32_t)offset); | ||
267 | + break; | ||
268 | + } | ||
269 | + | ||
270 | + s->regs[idx] = (uint32_t) val; | ||
271 | +} | ||
272 | + | ||
273 | +static const MemoryRegionOps allwinner_a10_dramc_ops = { | ||
274 | + .read = allwinner_a10_dramc_read, | ||
275 | + .write = allwinner_a10_dramc_write, | ||
276 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
277 | + .valid = { | ||
278 | + .min_access_size = 4, | ||
279 | + .max_access_size = 4, | ||
280 | + }, | ||
281 | + .impl.min_access_size = 4, | ||
282 | +}; | ||
283 | + | ||
284 | +static void allwinner_a10_dramc_reset_enter(Object *obj, ResetType type) | ||
285 | +{ | ||
286 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
287 | + | ||
288 | + /* Set default values for registers */ | ||
289 | + s->regs[REG_INDEX(REG_SDR_CCR)] = REG_SDR_CCR_RESET; | ||
290 | + s->regs[REG_INDEX(REG_SDR_ZQCR0)] = REG_SDR_ZQCR0_RESET; | ||
291 | + s->regs[REG_INDEX(REG_SDR_ZQSR)] = REG_SDR_ZQSR_RESET; | ||
292 | +} | ||
293 | + | ||
294 | +static void allwinner_a10_dramc_init(Object *obj) | ||
295 | +{ | ||
296 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
297 | + AwA10DramControllerState *s = AW_A10_DRAMC(obj); | ||
298 | + | ||
299 | + /* Memory mapping */ | ||
300 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_a10_dramc_ops, s, | ||
301 | + TYPE_AW_A10_DRAMC, AW_A10_DRAMC_IOSIZE); | ||
302 | + sysbus_init_mmio(sbd, &s->iomem); | ||
303 | +} | ||
304 | + | ||
305 | +static const VMStateDescription allwinner_a10_dramc_vmstate = { | ||
306 | + .name = "allwinner-a10-dramc", | ||
307 | + .version_id = 1, | ||
308 | + .minimum_version_id = 1, | ||
309 | + .fields = (VMStateField[]) { | ||
310 | + VMSTATE_UINT32_ARRAY(regs, AwA10DramControllerState, | ||
311 | + AW_A10_DRAMC_REGS_NUM), | ||
312 | + VMSTATE_END_OF_LIST() | ||
313 | + } | ||
314 | +}; | ||
315 | + | ||
316 | +static void allwinner_a10_dramc_class_init(ObjectClass *klass, void *data) | ||
317 | +{ | ||
318 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
319 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
320 | + | ||
321 | + rc->phases.enter = allwinner_a10_dramc_reset_enter; | ||
322 | + dc->vmsd = &allwinner_a10_dramc_vmstate; | ||
323 | +} | ||
324 | + | ||
325 | +static const TypeInfo allwinner_a10_dramc_info = { | ||
326 | + .name = TYPE_AW_A10_DRAMC, | ||
327 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
328 | + .instance_init = allwinner_a10_dramc_init, | ||
329 | + .instance_size = sizeof(AwA10DramControllerState), | ||
330 | + .class_init = allwinner_a10_dramc_class_init, | ||
331 | +}; | ||
332 | + | ||
333 | +static void allwinner_a10_dramc_register(void) | ||
334 | +{ | ||
335 | + type_register_static(&allwinner_a10_dramc_info); | ||
336 | +} | ||
337 | + | ||
338 | +type_init(allwinner_a10_dramc_register) | ||
339 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
340 | index XXXXXXX..XXXXXXX 100644 | ||
341 | --- a/hw/arm/Kconfig | ||
342 | +++ b/hw/arm/Kconfig | ||
343 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
344 | select ALLWINNER_A10_PIT | ||
345 | select ALLWINNER_A10_PIC | ||
346 | select ALLWINNER_A10_CCM | ||
347 | + select ALLWINNER_A10_DRAMC | ||
348 | select ALLWINNER_EMAC | ||
349 | select SERIAL | ||
350 | select UNIMP | ||
351 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
352 | index XXXXXXX..XXXXXXX 100644 | ||
353 | --- a/hw/misc/Kconfig | ||
354 | +++ b/hw/misc/Kconfig | ||
355 | @@ -XXX,XX +XXX,XX @@ config LASI | ||
356 | config ALLWINNER_A10_CCM | ||
357 | bool | ||
358 | |||
359 | +config ALLWINNER_A10_DRAMC | ||
360 | + bool | ||
361 | + | ||
362 | source macio/Kconfig | ||
363 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
364 | index XXXXXXX..XXXXXXX 100644 | ||
365 | --- a/hw/misc/meson.build | ||
366 | +++ b/hw/misc/meson.build | ||
367 | @@ -XXX,XX +XXX,XX @@ subdir('macio') | ||
368 | softmmu_ss.add(when: 'CONFIG_IVSHMEM_DEVICE', if_true: files('ivshmem.c')) | ||
369 | |||
370 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_CCM', if_true: files('allwinner-a10-ccm.c')) | ||
371 | +softmmu_ss.add(when: 'CONFIG_ALLWINNER_A10_DRAMC', if_true: files('allwinner-a10-dramc.c')) | ||
372 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-ccu.c')) | ||
373 | specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c')) | ||
374 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
375 | -- | ||
376 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Implement full support for the watchdog in i.MX systems. | 3 | This patch implements Allwinner TWI/I2C controller emulation. Only |
4 | Pretimeout support is optional because the watchdog hardware | 4 | master-mode functionality is implemented. |
5 | on i.MX31 does not support pretimeouts. | ||
6 | 5 | ||
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | 6 | The SPL boot for Cubieboard expects AXP209 PMIC on TWI0/I2C0 bus, so this is |
8 | Message-id: 20200517162135.110364-3-linux@roeck-us.net | 7 | first part enabling the TWI/I2C bus operation. |
8 | |||
9 | Since both Allwinner A10 and H3 use the same module, it is added for | ||
10 | both boards. | ||
11 | |||
12 | Docs are also updated for Cubieboard and Orangepi-PC board to indicate | ||
13 | I2C availability. | ||
14 | |||
15 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
16 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
17 | Message-id: 20221226220303.14420-4-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | 19 | --- |
12 | include/hw/watchdog/wdt_imx2.h | 61 ++++++++- | 20 | docs/system/arm/cubieboard.rst | 1 + |
13 | hw/watchdog/wdt_imx2.c | 239 +++++++++++++++++++++++++++++++-- | 21 | docs/system/arm/orangepi.rst | 1 + |
14 | 2 files changed, 285 insertions(+), 15 deletions(-) | 22 | include/hw/arm/allwinner-a10.h | 2 + |
23 | include/hw/arm/allwinner-h3.h | 3 + | ||
24 | include/hw/i2c/allwinner-i2c.h | 55 ++++ | ||
25 | hw/arm/allwinner-a10.c | 8 + | ||
26 | hw/arm/allwinner-h3.c | 11 +- | ||
27 | hw/i2c/allwinner-i2c.c | 459 +++++++++++++++++++++++++++++++++ | ||
28 | hw/arm/Kconfig | 2 + | ||
29 | hw/i2c/Kconfig | 4 + | ||
30 | hw/i2c/meson.build | 1 + | ||
31 | hw/i2c/trace-events | 5 + | ||
32 | 12 files changed, 551 insertions(+), 1 deletion(-) | ||
33 | create mode 100644 include/hw/i2c/allwinner-i2c.h | ||
34 | create mode 100644 hw/i2c/allwinner-i2c.c | ||
15 | 35 | ||
16 | diff --git a/include/hw/watchdog/wdt_imx2.h b/include/hw/watchdog/wdt_imx2.h | 36 | diff --git a/docs/system/arm/cubieboard.rst b/docs/system/arm/cubieboard.rst |
17 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/watchdog/wdt_imx2.h | 38 | --- a/docs/system/arm/cubieboard.rst |
19 | +++ b/include/hw/watchdog/wdt_imx2.h | 39 | +++ b/docs/system/arm/cubieboard.rst |
40 | @@ -XXX,XX +XXX,XX @@ Emulated devices: | ||
41 | - SDHCI | ||
42 | - USB controller | ||
43 | - SATA controller | ||
44 | +- TWI (I2C) controller | ||
45 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/docs/system/arm/orangepi.rst | ||
48 | +++ b/docs/system/arm/orangepi.rst | ||
49 | @@ -XXX,XX +XXX,XX @@ The Orange Pi PC machine supports the following devices: | ||
50 | * Clock Control Unit | ||
51 | * System Control module | ||
52 | * Security Identifier device | ||
53 | + * TWI (I2C) | ||
54 | |||
55 | Limitations | ||
56 | """"""""""" | ||
57 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/hw/arm/allwinner-a10.h | ||
60 | +++ b/include/hw/arm/allwinner-a10.h | ||
20 | @@ -XXX,XX +XXX,XX @@ | 61 | @@ -XXX,XX +XXX,XX @@ |
21 | #ifndef IMX2_WDT_H | 62 | #include "hw/rtc/allwinner-rtc.h" |
22 | #define IMX2_WDT_H | 63 | #include "hw/misc/allwinner-a10-ccm.h" |
23 | 64 | #include "hw/misc/allwinner-a10-dramc.h" | |
24 | +#include "qemu/bitops.h" | 65 | +#include "hw/i2c/allwinner-i2c.h" |
25 | #include "hw/sysbus.h" | 66 | |
67 | #include "target/arm/cpu.h" | ||
68 | #include "qom/object.h" | ||
69 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
70 | AwEmacState emac; | ||
71 | AllwinnerAHCIState sata; | ||
72 | AwSdHostState mmc0; | ||
73 | + AWI2CState i2c0; | ||
74 | AwRtcState rtc; | ||
75 | MemoryRegion sram_a; | ||
76 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
77 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/include/hw/arm/allwinner-h3.h | ||
80 | +++ b/include/hw/arm/allwinner-h3.h | ||
81 | @@ -XXX,XX +XXX,XX @@ | ||
82 | #include "hw/sd/allwinner-sdhost.h" | ||
83 | #include "hw/net/allwinner-sun8i-emac.h" | ||
84 | #include "hw/rtc/allwinner-rtc.h" | ||
85 | +#include "hw/i2c/allwinner-i2c.h" | ||
86 | #include "target/arm/cpu.h" | ||
87 | #include "sysemu/block-backend.h" | ||
88 | |||
89 | @@ -XXX,XX +XXX,XX @@ enum { | ||
90 | AW_H3_DEV_UART2, | ||
91 | AW_H3_DEV_UART3, | ||
92 | AW_H3_DEV_EMAC, | ||
93 | + AW_H3_DEV_TWI0, | ||
94 | AW_H3_DEV_DRAMCOM, | ||
95 | AW_H3_DEV_DRAMCTL, | ||
96 | AW_H3_DEV_DRAMPHY, | ||
97 | @@ -XXX,XX +XXX,XX @@ struct AwH3State { | ||
98 | AwH3SysCtrlState sysctrl; | ||
99 | AwSidState sid; | ||
100 | AwSdHostState mmc0; | ||
101 | + AWI2CState i2c0; | ||
102 | AwSun8iEmacState emac; | ||
103 | AwRtcState rtc; | ||
104 | GICState gic; | ||
105 | diff --git a/include/hw/i2c/allwinner-i2c.h b/include/hw/i2c/allwinner-i2c.h | ||
106 | new file mode 100644 | ||
107 | index XXXXXXX..XXXXXXX | ||
108 | --- /dev/null | ||
109 | +++ b/include/hw/i2c/allwinner-i2c.h | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | +/* | ||
112 | + * Allwinner I2C Bus Serial Interface registers definition | ||
113 | + * | ||
114 | + * Copyright (C) 2022 Strahinja Jankovic. <strahinja.p.jankovic@gmail.com> | ||
115 | + * | ||
116 | + * This file is derived from IMX I2C controller, | ||
117 | + * by Jean-Christophe DUBOIS . | ||
118 | + * | ||
119 | + * This program is free software; you can redistribute it and/or modify it | ||
120 | + * under the terms of the GNU General Public License as published by the | ||
121 | + * Free Software Foundation; either version 2 of the License, or | ||
122 | + * (at your option) any later version. | ||
123 | + * | ||
124 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
125 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
126 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
127 | + * for more details. | ||
128 | + * | ||
129 | + * You should have received a copy of the GNU General Public License along | ||
130 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
131 | + * | ||
132 | + */ | ||
133 | + | ||
134 | +#ifndef ALLWINNER_I2C_H | ||
135 | +#define ALLWINNER_I2C_H | ||
136 | + | ||
137 | +#include "hw/sysbus.h" | ||
138 | +#include "qom/object.h" | ||
139 | + | ||
140 | +#define TYPE_AW_I2C "allwinner.i2c" | ||
141 | +OBJECT_DECLARE_SIMPLE_TYPE(AWI2CState, AW_I2C) | ||
142 | + | ||
143 | +#define AW_I2C_MEM_SIZE 0x24 | ||
144 | + | ||
145 | +struct AWI2CState { | ||
146 | + /*< private >*/ | ||
147 | + SysBusDevice parent_obj; | ||
148 | + | ||
149 | + /*< public >*/ | ||
150 | + MemoryRegion iomem; | ||
151 | + I2CBus *bus; | ||
152 | + qemu_irq irq; | ||
153 | + | ||
154 | + uint8_t addr; | ||
155 | + uint8_t xaddr; | ||
156 | + uint8_t data; | ||
157 | + uint8_t cntr; | ||
158 | + uint8_t stat; | ||
159 | + uint8_t ccr; | ||
160 | + uint8_t srst; | ||
161 | + uint8_t efr; | ||
162 | + uint8_t lcr; | ||
163 | +}; | ||
164 | + | ||
165 | +#endif /* ALLWINNER_I2C_H */ | ||
166 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
167 | index XXXXXXX..XXXXXXX 100644 | ||
168 | --- a/hw/arm/allwinner-a10.c | ||
169 | +++ b/hw/arm/allwinner-a10.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
172 | #define AW_A10_SATA_BASE 0x01c18000 | ||
173 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
174 | +#define AW_A10_I2C0_BASE 0x01c2ac00 | ||
175 | |||
176 | static void aw_a10_init(Object *obj) | ||
177 | { | ||
178 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
179 | |||
180 | object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); | ||
181 | |||
182 | + object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C); | ||
183 | + | ||
184 | if (machine_usb(current_machine)) { | ||
185 | int i; | ||
186 | |||
187 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
188 | /* RTC */ | ||
189 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
190 | sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
191 | + | ||
192 | + /* I2C */ | ||
193 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
194 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE); | ||
195 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7)); | ||
196 | } | ||
197 | |||
198 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
199 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/arm/allwinner-h3.c | ||
202 | +++ b/hw/arm/allwinner-h3.c | ||
203 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
204 | [AW_H3_DEV_UART1] = 0x01c28400, | ||
205 | [AW_H3_DEV_UART2] = 0x01c28800, | ||
206 | [AW_H3_DEV_UART3] = 0x01c28c00, | ||
207 | + [AW_H3_DEV_TWI0] = 0x01c2ac00, | ||
208 | [AW_H3_DEV_EMAC] = 0x01c30000, | ||
209 | [AW_H3_DEV_DRAMCOM] = 0x01c62000, | ||
210 | [AW_H3_DEV_DRAMCTL] = 0x01c63000, | ||
211 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
212 | { "uart1", 0x01c28400, 1 * KiB }, | ||
213 | { "uart2", 0x01c28800, 1 * KiB }, | ||
214 | { "uart3", 0x01c28c00, 1 * KiB }, | ||
215 | - { "twi0", 0x01c2ac00, 1 * KiB }, | ||
216 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
217 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
218 | { "scr", 0x01c2c400, 1 * KiB }, | ||
219 | @@ -XXX,XX +XXX,XX @@ enum { | ||
220 | AW_H3_GIC_SPI_UART1 = 1, | ||
221 | AW_H3_GIC_SPI_UART2 = 2, | ||
222 | AW_H3_GIC_SPI_UART3 = 3, | ||
223 | + AW_H3_GIC_SPI_TWI0 = 6, | ||
224 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
225 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
226 | AW_H3_GIC_SPI_MMC0 = 60, | ||
227 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
228 | "ram-size"); | ||
229 | |||
230 | object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN6I); | ||
231 | + | ||
232 | + object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C); | ||
233 | } | ||
234 | |||
235 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
236 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
237 | sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); | ||
238 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_DEV_RTC]); | ||
239 | |||
240 | + /* I2C */ | ||
241 | + sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); | ||
242 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_H3_DEV_TWI0]); | ||
243 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, | ||
244 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TWI0)); | ||
245 | + | ||
246 | /* Unimplemented devices */ | ||
247 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
248 | create_unimplemented_device(unimplemented[i].device_name, | ||
249 | diff --git a/hw/i2c/allwinner-i2c.c b/hw/i2c/allwinner-i2c.c | ||
250 | new file mode 100644 | ||
251 | index XXXXXXX..XXXXXXX | ||
252 | --- /dev/null | ||
253 | +++ b/hw/i2c/allwinner-i2c.c | ||
254 | @@ -XXX,XX +XXX,XX @@ | ||
255 | +/* | ||
256 | + * Allwinner I2C Bus Serial Interface Emulation | ||
257 | + * | ||
258 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
259 | + * | ||
260 | + * This file is derived from IMX I2C controller, | ||
261 | + * by Jean-Christophe DUBOIS . | ||
262 | + * | ||
263 | + * This program is free software; you can redistribute it and/or modify it | ||
264 | + * under the terms of the GNU General Public License as published by the | ||
265 | + * Free Software Foundation; either version 2 of the License, or | ||
266 | + * (at your option) any later version. | ||
267 | + * | ||
268 | + * This program is distributed in the hope that it will be useful, but WITHOUT | ||
269 | + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | ||
270 | + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | ||
271 | + * for more details. | ||
272 | + * | ||
273 | + * You should have received a copy of the GNU General Public License along | ||
274 | + * with this program; if not, see <http://www.gnu.org/licenses/>. | ||
275 | + * | ||
276 | + * SPDX-License-Identifier: MIT | ||
277 | + */ | ||
278 | + | ||
279 | +#include "qemu/osdep.h" | ||
280 | +#include "hw/i2c/allwinner-i2c.h" | ||
26 | +#include "hw/irq.h" | 281 | +#include "hw/irq.h" |
27 | +#include "hw/ptimer.h" | ||
28 | |||
29 | #define TYPE_IMX2_WDT "imx2.wdt" | ||
30 | #define IMX2_WDT(obj) OBJECT_CHECK(IMX2WdtState, (obj), TYPE_IMX2_WDT) | ||
31 | |||
32 | enum IMX2WdtRegisters { | ||
33 | - IMX2_WDT_WCR = 0x0000, | ||
34 | - IMX2_WDT_REG_NUM = 0x0008 / sizeof(uint16_t) + 1, | ||
35 | + IMX2_WDT_WCR = 0x0000, /* Control Register */ | ||
36 | + IMX2_WDT_WSR = 0x0002, /* Service Register */ | ||
37 | + IMX2_WDT_WRSR = 0x0004, /* Reset Status Register */ | ||
38 | + IMX2_WDT_WICR = 0x0006, /* Interrupt Control Register */ | ||
39 | + IMX2_WDT_WMCR = 0x0008, /* Misc Register */ | ||
40 | }; | ||
41 | |||
42 | +#define IMX2_WDT_MMIO_SIZE 0x000a | ||
43 | + | ||
44 | +/* Control Register definitions */ | ||
45 | +#define IMX2_WDT_WCR_WT (0xFF << 8) /* Watchdog Timeout Field */ | ||
46 | +#define IMX2_WDT_WCR_WDW BIT(7) /* WDOG Disable for Wait */ | ||
47 | +#define IMX2_WDT_WCR_WDA BIT(5) /* WDOG Assertion */ | ||
48 | +#define IMX2_WDT_WCR_SRS BIT(4) /* Software Reset Signal */ | ||
49 | +#define IMX2_WDT_WCR_WDT BIT(3) /* WDOG Timeout Assertion */ | ||
50 | +#define IMX2_WDT_WCR_WDE BIT(2) /* Watchdog Enable */ | ||
51 | +#define IMX2_WDT_WCR_WDBG BIT(1) /* Watchdog Debug Enable */ | ||
52 | +#define IMX2_WDT_WCR_WDZST BIT(0) /* Watchdog Timer Suspend */ | ||
53 | + | ||
54 | +#define IMX2_WDT_WCR_LOCK_MASK (IMX2_WDT_WCR_WDZST | IMX2_WDT_WCR_WDBG \ | ||
55 | + | IMX2_WDT_WCR_WDW) | ||
56 | + | ||
57 | +/* Service Register definitions */ | ||
58 | +#define IMX2_WDT_SEQ1 0x5555 /* service sequence 1 */ | ||
59 | +#define IMX2_WDT_SEQ2 0xAAAA /* service sequence 2 */ | ||
60 | + | ||
61 | +/* Reset Status Register definitions */ | ||
62 | +#define IMX2_WDT_WRSR_TOUT BIT(1) /* Reset due to Timeout */ | ||
63 | +#define IMX2_WDT_WRSR_SFTW BIT(0) /* Reset due to software reset */ | ||
64 | + | ||
65 | +/* Interrupt Control Register definitions */ | ||
66 | +#define IMX2_WDT_WICR_WIE BIT(15) /* Interrupt Enable */ | ||
67 | +#define IMX2_WDT_WICR_WTIS BIT(14) /* Interrupt Status */ | ||
68 | +#define IMX2_WDT_WICR_WICT 0xff /* Interrupt Timeout */ | ||
69 | +#define IMX2_WDT_WICR_WICT_DEF 0x04 /* Default interrupt timeout (2s) */ | ||
70 | + | ||
71 | +#define IMX2_WDT_WICR_LOCK_MASK (IMX2_WDT_WICR_WIE | IMX2_WDT_WICR_WICT) | ||
72 | + | ||
73 | +/* Misc Control Register definitions */ | ||
74 | +#define IMX2_WDT_WMCR_PDE BIT(0) /* Power-Down Enable */ | ||
75 | |||
76 | typedef struct IMX2WdtState { | ||
77 | /* <private> */ | ||
78 | SysBusDevice parent_obj; | ||
79 | |||
80 | + /*< public >*/ | ||
81 | MemoryRegion mmio; | ||
82 | + qemu_irq irq; | ||
83 | + | ||
84 | + struct ptimer_state *timer; | ||
85 | + struct ptimer_state *itimer; | ||
86 | + | ||
87 | + bool pretimeout_support; | ||
88 | + bool wicr_locked; | ||
89 | + | ||
90 | + uint16_t wcr; | ||
91 | + uint16_t wsr; | ||
92 | + uint16_t wrsr; | ||
93 | + uint16_t wicr; | ||
94 | + uint16_t wmcr; | ||
95 | + | ||
96 | + bool wcr_locked; /* affects WDZST, WDBG, and WDW */ | ||
97 | + bool wcr_wde_locked; /* affects WDE */ | ||
98 | + bool wcr_wdt_locked; /* affects WDT (never cleared) */ | ||
99 | } IMX2WdtState; | ||
100 | |||
101 | #endif /* IMX2_WDT_H */ | ||
102 | diff --git a/hw/watchdog/wdt_imx2.c b/hw/watchdog/wdt_imx2.c | ||
103 | index XXXXXXX..XXXXXXX 100644 | ||
104 | --- a/hw/watchdog/wdt_imx2.c | ||
105 | +++ b/hw/watchdog/wdt_imx2.c | ||
106 | @@ -XXX,XX +XXX,XX @@ | ||
107 | #include "qemu/bitops.h" | ||
108 | #include "qemu/module.h" | ||
109 | #include "sysemu/watchdog.h" | ||
110 | +#include "migration/vmstate.h" | 282 | +#include "migration/vmstate.h" |
111 | +#include "hw/qdev-properties.h" | 283 | +#include "hw/i2c/i2c.h" |
112 | 284 | +#include "qemu/log.h" | |
113 | #include "hw/watchdog/wdt_imx2.h" | 285 | +#include "trace.h" |
114 | 286 | +#include "qemu/module.h" | |
115 | -#define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */ | 287 | + |
116 | -#define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */ | 288 | +/* Allwinner I2C memory map */ |
117 | - | 289 | +#define TWI_ADDR_REG 0x00 /* slave address register */ |
118 | -static uint64_t imx2_wdt_read(void *opaque, hwaddr addr, | 290 | +#define TWI_XADDR_REG 0x04 /* extended slave address register */ |
119 | - unsigned int size) | 291 | +#define TWI_DATA_REG 0x08 /* data register */ |
120 | +static void imx2_wdt_interrupt(void *opaque) | 292 | +#define TWI_CNTR_REG 0x0c /* control register */ |
121 | { | 293 | +#define TWI_STAT_REG 0x10 /* status register */ |
122 | + IMX2WdtState *s = IMX2_WDT(opaque); | 294 | +#define TWI_CCR_REG 0x14 /* clock control register */ |
123 | + | 295 | +#define TWI_SRST_REG 0x18 /* software reset register */ |
124 | + s->wicr |= IMX2_WDT_WICR_WTIS; | 296 | +#define TWI_EFR_REG 0x1c /* enhance feature register */ |
125 | + qemu_set_irq(s->irq, 1); | 297 | +#define TWI_LCR_REG 0x20 /* line control register */ |
126 | +} | 298 | + |
127 | + | 299 | +/* Used only in slave mode, do not set */ |
128 | +static void imx2_wdt_expired(void *opaque) | 300 | +#define TWI_ADDR_RESET 0 |
129 | +{ | 301 | +#define TWI_XADDR_RESET 0 |
130 | + IMX2WdtState *s = IMX2_WDT(opaque); | 302 | + |
131 | + | 303 | +/* Data register */ |
132 | + s->wrsr = IMX2_WDT_WRSR_TOUT; | 304 | +#define TWI_DATA_MASK 0xFF |
133 | + | 305 | +#define TWI_DATA_RESET 0 |
134 | + /* Perform watchdog action if watchdog is enabled */ | 306 | + |
135 | + if (s->wcr & IMX2_WDT_WCR_WDE) { | 307 | +/* Control register */ |
136 | + s->wrsr = IMX2_WDT_WRSR_TOUT; | 308 | +#define TWI_CNTR_INT_EN (1 << 7) |
137 | + watchdog_perform_action(); | 309 | +#define TWI_CNTR_BUS_EN (1 << 6) |
310 | +#define TWI_CNTR_M_STA (1 << 5) | ||
311 | +#define TWI_CNTR_M_STP (1 << 4) | ||
312 | +#define TWI_CNTR_INT_FLAG (1 << 3) | ||
313 | +#define TWI_CNTR_A_ACK (1 << 2) | ||
314 | +#define TWI_CNTR_MASK 0xFC | ||
315 | +#define TWI_CNTR_RESET 0 | ||
316 | + | ||
317 | +/* Status register */ | ||
318 | +#define TWI_STAT_MASK 0xF8 | ||
319 | +#define TWI_STAT_RESET 0xF8 | ||
320 | + | ||
321 | +/* Clock register */ | ||
322 | +#define TWI_CCR_CLK_M_MASK 0x78 | ||
323 | +#define TWI_CCR_CLK_N_MASK 0x07 | ||
324 | +#define TWI_CCR_MASK 0x7F | ||
325 | +#define TWI_CCR_RESET 0 | ||
326 | + | ||
327 | +/* Soft reset */ | ||
328 | +#define TWI_SRST_MASK 0x01 | ||
329 | +#define TWI_SRST_RESET 0 | ||
330 | + | ||
331 | +/* Enhance feature */ | ||
332 | +#define TWI_EFR_MASK 0x03 | ||
333 | +#define TWI_EFR_RESET 0 | ||
334 | + | ||
335 | +/* Line control */ | ||
336 | +#define TWI_LCR_SCL_STATE (1 << 5) | ||
337 | +#define TWI_LCR_SDA_STATE (1 << 4) | ||
338 | +#define TWI_LCR_SCL_CTL (1 << 3) | ||
339 | +#define TWI_LCR_SCL_CTL_EN (1 << 2) | ||
340 | +#define TWI_LCR_SDA_CTL (1 << 1) | ||
341 | +#define TWI_LCR_SDA_CTL_EN (1 << 0) | ||
342 | +#define TWI_LCR_MASK 0x3F | ||
343 | +#define TWI_LCR_RESET 0x3A | ||
344 | + | ||
345 | +/* Status value in STAT register is shifted by 3 bits */ | ||
346 | +#define TWI_STAT_SHIFT 3 | ||
347 | +#define STAT_FROM_STA(x) ((x) << TWI_STAT_SHIFT) | ||
348 | +#define STAT_TO_STA(x) ((x) >> TWI_STAT_SHIFT) | ||
349 | + | ||
350 | +enum { | ||
351 | + STAT_BUS_ERROR = 0, | ||
352 | + /* Master mode */ | ||
353 | + STAT_M_STA_TX, | ||
354 | + STAT_M_RSTA_TX, | ||
355 | + STAT_M_ADDR_WR_ACK, | ||
356 | + STAT_M_ADDR_WR_NACK, | ||
357 | + STAT_M_DATA_TX_ACK, | ||
358 | + STAT_M_DATA_TX_NACK, | ||
359 | + STAT_M_ARB_LOST, | ||
360 | + STAT_M_ADDR_RD_ACK, | ||
361 | + STAT_M_ADDR_RD_NACK, | ||
362 | + STAT_M_DATA_RX_ACK, | ||
363 | + STAT_M_DATA_RX_NACK, | ||
364 | + /* Slave mode */ | ||
365 | + STAT_S_ADDR_WR_ACK, | ||
366 | + STAT_S_ARB_LOST_AW_ACK, | ||
367 | + STAT_S_GCA_ACK, | ||
368 | + STAT_S_ARB_LOST_GCA_ACK, | ||
369 | + STAT_S_DATA_RX_SA_ACK, | ||
370 | + STAT_S_DATA_RX_SA_NACK, | ||
371 | + STAT_S_DATA_RX_GCA_ACK, | ||
372 | + STAT_S_DATA_RX_GCA_NACK, | ||
373 | + STAT_S_STP_RSTA, | ||
374 | + STAT_S_ADDR_RD_ACK, | ||
375 | + STAT_S_ARB_LOST_AR_ACK, | ||
376 | + STAT_S_DATA_TX_ACK, | ||
377 | + STAT_S_DATA_TX_NACK, | ||
378 | + STAT_S_LB_TX_ACK, | ||
379 | + /* Master mode, 10-bit */ | ||
380 | + STAT_M_2ND_ADDR_WR_ACK, | ||
381 | + STAT_M_2ND_ADDR_WR_NACK, | ||
382 | + /* Idle */ | ||
383 | + STAT_IDLE = 0x1f | ||
384 | +} TWI_STAT_STA; | ||
385 | + | ||
386 | +static const char *allwinner_i2c_get_regname(unsigned offset) | ||
387 | +{ | ||
388 | + switch (offset) { | ||
389 | + case TWI_ADDR_REG: | ||
390 | + return "ADDR"; | ||
391 | + case TWI_XADDR_REG: | ||
392 | + return "XADDR"; | ||
393 | + case TWI_DATA_REG: | ||
394 | + return "DATA"; | ||
395 | + case TWI_CNTR_REG: | ||
396 | + return "CNTR"; | ||
397 | + case TWI_STAT_REG: | ||
398 | + return "STAT"; | ||
399 | + case TWI_CCR_REG: | ||
400 | + return "CCR"; | ||
401 | + case TWI_SRST_REG: | ||
402 | + return "SRST"; | ||
403 | + case TWI_EFR_REG: | ||
404 | + return "EFR"; | ||
405 | + case TWI_LCR_REG: | ||
406 | + return "LCR"; | ||
407 | + default: | ||
408 | + return "[?]"; | ||
138 | + } | 409 | + } |
139 | +} | 410 | +} |
140 | + | 411 | + |
141 | +static void imx2_wdt_reset(DeviceState *dev) | 412 | +static inline bool allwinner_i2c_is_reset(AWI2CState *s) |
142 | +{ | 413 | +{ |
143 | + IMX2WdtState *s = IMX2_WDT(dev); | 414 | + return s->srst & TWI_SRST_MASK; |
144 | + | 415 | +} |
145 | + ptimer_transaction_begin(s->timer); | 416 | + |
146 | + ptimer_stop(s->timer); | 417 | +static inline bool allwinner_i2c_bus_is_enabled(AWI2CState *s) |
147 | + ptimer_transaction_commit(s->timer); | 418 | +{ |
148 | + | 419 | + return s->cntr & TWI_CNTR_BUS_EN; |
149 | + if (s->pretimeout_support) { | 420 | +} |
150 | + ptimer_transaction_begin(s->itimer); | 421 | + |
151 | + ptimer_stop(s->itimer); | 422 | +static inline bool allwinner_i2c_interrupt_is_enabled(AWI2CState *s) |
152 | + ptimer_transaction_commit(s->itimer); | 423 | +{ |
424 | + return s->cntr & TWI_CNTR_INT_EN; | ||
425 | +} | ||
426 | + | ||
427 | +static void allwinner_i2c_reset_hold(Object *obj) | ||
428 | +{ | ||
429 | + AWI2CState *s = AW_I2C(obj); | ||
430 | + | ||
431 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { | ||
432 | + i2c_end_transfer(s->bus); | ||
153 | + } | 433 | + } |
154 | + | 434 | + |
155 | + s->wicr_locked = false; | 435 | + s->addr = TWI_ADDR_RESET; |
156 | + s->wcr_locked = false; | 436 | + s->xaddr = TWI_XADDR_RESET; |
157 | + s->wcr_wde_locked = false; | 437 | + s->data = TWI_DATA_RESET; |
158 | + | 438 | + s->cntr = TWI_CNTR_RESET; |
159 | + s->wcr = IMX2_WDT_WCR_WDA | IMX2_WDT_WCR_SRS; | 439 | + s->stat = TWI_STAT_RESET; |
160 | + s->wsr = 0; | 440 | + s->ccr = TWI_CCR_RESET; |
161 | + s->wrsr &= ~(IMX2_WDT_WRSR_TOUT | IMX2_WDT_WRSR_SFTW); | 441 | + s->srst = TWI_SRST_RESET; |
162 | + s->wicr = IMX2_WDT_WICR_WICT_DEF; | 442 | + s->efr = TWI_EFR_RESET; |
163 | + s->wmcr = IMX2_WDT_WMCR_PDE; | 443 | + s->lcr = TWI_LCR_RESET; |
164 | +} | 444 | +} |
165 | + | 445 | + |
166 | +static uint64_t imx2_wdt_read(void *opaque, hwaddr addr, unsigned int size) | 446 | +static inline void allwinner_i2c_raise_interrupt(AWI2CState *s) |
167 | +{ | 447 | +{ |
168 | + IMX2WdtState *s = IMX2_WDT(opaque); | 448 | + /* |
169 | + | 449 | + * Raise an interrupt if the device is not reset and it is configured |
170 | + switch (addr) { | 450 | + * to generate some interrupts. |
171 | + case IMX2_WDT_WCR: | 451 | + */ |
172 | + return s->wcr; | 452 | + if (!allwinner_i2c_is_reset(s) && allwinner_i2c_bus_is_enabled(s)) { |
173 | + case IMX2_WDT_WSR: | 453 | + if (STAT_TO_STA(s->stat) != STAT_IDLE) { |
174 | + return s->wsr; | 454 | + s->cntr |= TWI_CNTR_INT_FLAG; |
175 | + case IMX2_WDT_WRSR: | 455 | + if (allwinner_i2c_interrupt_is_enabled(s)) { |
176 | + return s->wrsr; | 456 | + qemu_irq_raise(s->irq); |
177 | + case IMX2_WDT_WICR: | ||
178 | + return s->wicr; | ||
179 | + case IMX2_WDT_WMCR: | ||
180 | + return s->wmcr; | ||
181 | + } | ||
182 | return 0; | ||
183 | } | ||
184 | |||
185 | +static void imx_wdt2_update_itimer(IMX2WdtState *s, bool start) | ||
186 | +{ | ||
187 | + bool running = (s->wcr & IMX2_WDT_WCR_WDE) && (s->wcr & IMX2_WDT_WCR_WT); | ||
188 | + bool enabled = s->wicr & IMX2_WDT_WICR_WIE; | ||
189 | + | ||
190 | + ptimer_transaction_begin(s->itimer); | ||
191 | + if (start || !enabled) { | ||
192 | + ptimer_stop(s->itimer); | ||
193 | + } | ||
194 | + if (running && enabled) { | ||
195 | + int count = ptimer_get_count(s->timer); | ||
196 | + int pretimeout = s->wicr & IMX2_WDT_WICR_WICT; | ||
197 | + | ||
198 | + /* | ||
199 | + * Only (re-)start pretimeout timer if its counter value is larger | ||
200 | + * than 0. Otherwise it will fire right away and we'll get an | ||
201 | + * interrupt loop. | ||
202 | + */ | ||
203 | + if (count > pretimeout) { | ||
204 | + ptimer_set_count(s->itimer, count - pretimeout); | ||
205 | + if (start) { | ||
206 | + ptimer_run(s->itimer, 1); | ||
207 | + } | 457 | + } |
208 | + } | 458 | + } |
209 | + } | 459 | + } |
210 | + ptimer_transaction_commit(s->itimer); | 460 | +} |
211 | +} | 461 | + |
212 | + | 462 | +static uint64_t allwinner_i2c_read(void *opaque, hwaddr offset, |
213 | +static void imx_wdt2_update_timer(IMX2WdtState *s, bool start) | 463 | + unsigned size) |
214 | +{ | 464 | +{ |
215 | + ptimer_transaction_begin(s->timer); | 465 | + uint16_t value; |
216 | + if (start) { | 466 | + AWI2CState *s = AW_I2C(opaque); |
217 | + ptimer_stop(s->timer); | 467 | + |
468 | + switch (offset) { | ||
469 | + case TWI_ADDR_REG: | ||
470 | + value = s->addr; | ||
471 | + break; | ||
472 | + case TWI_XADDR_REG: | ||
473 | + value = s->xaddr; | ||
474 | + break; | ||
475 | + case TWI_DATA_REG: | ||
476 | + if ((STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) || | ||
477 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) || | ||
478 | + (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK)) { | ||
479 | + /* Get the next byte */ | ||
480 | + s->data = i2c_recv(s->bus); | ||
481 | + | ||
482 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
483 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
484 | + } else { | ||
485 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
486 | + } | ||
487 | + allwinner_i2c_raise_interrupt(s); | ||
488 | + } | ||
489 | + value = s->data; | ||
490 | + break; | ||
491 | + case TWI_CNTR_REG: | ||
492 | + value = s->cntr; | ||
493 | + break; | ||
494 | + case TWI_STAT_REG: | ||
495 | + value = s->stat; | ||
496 | + /* | ||
497 | + * If polling when reading then change state to indicate data | ||
498 | + * is available | ||
499 | + */ | ||
500 | + if (STAT_TO_STA(s->stat) == STAT_M_ADDR_RD_ACK) { | ||
501 | + if (s->cntr & TWI_CNTR_A_ACK) { | ||
502 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
503 | + } else { | ||
504 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
505 | + } | ||
506 | + allwinner_i2c_raise_interrupt(s); | ||
507 | + } | ||
508 | + break; | ||
509 | + case TWI_CCR_REG: | ||
510 | + value = s->ccr; | ||
511 | + break; | ||
512 | + case TWI_SRST_REG: | ||
513 | + value = s->srst; | ||
514 | + break; | ||
515 | + case TWI_EFR_REG: | ||
516 | + value = s->efr; | ||
517 | + break; | ||
518 | + case TWI_LCR_REG: | ||
519 | + value = s->lcr; | ||
520 | + break; | ||
521 | + default: | ||
522 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
523 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
524 | + value = 0; | ||
525 | + break; | ||
218 | + } | 526 | + } |
219 | + if ((s->wcr & IMX2_WDT_WCR_WDE) && (s->wcr & IMX2_WDT_WCR_WT)) { | 527 | + |
220 | + int count = (s->wcr & IMX2_WDT_WCR_WT) >> 8; | 528 | + trace_allwinner_i2c_read(allwinner_i2c_get_regname(offset), offset, value); |
221 | + | 529 | + |
222 | + /* A value of 0 reflects one period (0.5s). */ | 530 | + return (uint64_t)value; |
223 | + ptimer_set_count(s->timer, count + 1); | 531 | +} |
224 | + if (start) { | 532 | + |
225 | + ptimer_run(s->timer, 1); | 533 | +static void allwinner_i2c_write(void *opaque, hwaddr offset, |
534 | + uint64_t value, unsigned size) | ||
535 | +{ | ||
536 | + AWI2CState *s = AW_I2C(opaque); | ||
537 | + | ||
538 | + value &= 0xff; | ||
539 | + | ||
540 | + trace_allwinner_i2c_write(allwinner_i2c_get_regname(offset), offset, value); | ||
541 | + | ||
542 | + switch (offset) { | ||
543 | + case TWI_ADDR_REG: | ||
544 | + s->addr = (uint8_t)value; | ||
545 | + break; | ||
546 | + case TWI_XADDR_REG: | ||
547 | + s->xaddr = (uint8_t)value; | ||
548 | + break; | ||
549 | + case TWI_DATA_REG: | ||
550 | + /* If the device is in reset or not enabled, nothing to do */ | ||
551 | + if (allwinner_i2c_is_reset(s) || (!allwinner_i2c_bus_is_enabled(s))) { | ||
552 | + break; | ||
226 | + } | 553 | + } |
554 | + | ||
555 | + s->data = value & TWI_DATA_MASK; | ||
556 | + | ||
557 | + switch (STAT_TO_STA(s->stat)) { | ||
558 | + case STAT_M_STA_TX: | ||
559 | + case STAT_M_RSTA_TX: | ||
560 | + /* Send address */ | ||
561 | + if (i2c_start_transfer(s->bus, extract32(s->data, 1, 7), | ||
562 | + extract32(s->data, 0, 1))) { | ||
563 | + /* If non zero is returned, the address is not valid */ | ||
564 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_NACK); | ||
565 | + } else { | ||
566 | + /* Determine if read of write */ | ||
567 | + if (extract32(s->data, 0, 1)) { | ||
568 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_RD_ACK); | ||
569 | + } else { | ||
570 | + s->stat = STAT_FROM_STA(STAT_M_ADDR_WR_ACK); | ||
571 | + } | ||
572 | + allwinner_i2c_raise_interrupt(s); | ||
573 | + } | ||
574 | + break; | ||
575 | + case STAT_M_ADDR_WR_ACK: | ||
576 | + case STAT_M_DATA_TX_ACK: | ||
577 | + if (i2c_send(s->bus, s->data)) { | ||
578 | + /* If the target return non zero then end the transfer */ | ||
579 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_NACK); | ||
580 | + i2c_end_transfer(s->bus); | ||
581 | + } else { | ||
582 | + s->stat = STAT_FROM_STA(STAT_M_DATA_TX_ACK); | ||
583 | + allwinner_i2c_raise_interrupt(s); | ||
584 | + } | ||
585 | + break; | ||
586 | + default: | ||
587 | + break; | ||
588 | + } | ||
589 | + break; | ||
590 | + case TWI_CNTR_REG: | ||
591 | + if (!allwinner_i2c_is_reset(s)) { | ||
592 | + /* Do something only if not in software reset */ | ||
593 | + s->cntr = value & TWI_CNTR_MASK; | ||
594 | + | ||
595 | + /* Check if start condition should be sent */ | ||
596 | + if (s->cntr & TWI_CNTR_M_STA) { | ||
597 | + /* Update status */ | ||
598 | + if (STAT_TO_STA(s->stat) == STAT_IDLE) { | ||
599 | + /* Send start condition */ | ||
600 | + s->stat = STAT_FROM_STA(STAT_M_STA_TX); | ||
601 | + } else { | ||
602 | + /* Send repeated start condition */ | ||
603 | + s->stat = STAT_FROM_STA(STAT_M_RSTA_TX); | ||
604 | + } | ||
605 | + /* Clear start condition */ | ||
606 | + s->cntr &= ~TWI_CNTR_M_STA; | ||
607 | + } | ||
608 | + if (s->cntr & TWI_CNTR_M_STP) { | ||
609 | + /* Update status */ | ||
610 | + i2c_end_transfer(s->bus); | ||
611 | + s->stat = STAT_FROM_STA(STAT_IDLE); | ||
612 | + s->cntr &= ~TWI_CNTR_M_STP; | ||
613 | + } | ||
614 | + if ((s->cntr & TWI_CNTR_INT_FLAG) == 0) { | ||
615 | + /* Interrupt flag cleared */ | ||
616 | + qemu_irq_lower(s->irq); | ||
617 | + } | ||
618 | + if ((s->cntr & TWI_CNTR_A_ACK) == 0) { | ||
619 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_ACK) { | ||
620 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_NACK); | ||
621 | + } | ||
622 | + } else { | ||
623 | + if (STAT_TO_STA(s->stat) == STAT_M_DATA_RX_NACK) { | ||
624 | + s->stat = STAT_FROM_STA(STAT_M_DATA_RX_ACK); | ||
625 | + } | ||
626 | + } | ||
627 | + allwinner_i2c_raise_interrupt(s); | ||
628 | + | ||
629 | + } | ||
630 | + break; | ||
631 | + case TWI_CCR_REG: | ||
632 | + s->ccr = value & TWI_CCR_MASK; | ||
633 | + break; | ||
634 | + case TWI_SRST_REG: | ||
635 | + if (((value & TWI_SRST_MASK) == 0) && (s->srst & TWI_SRST_MASK)) { | ||
636 | + /* Perform reset */ | ||
637 | + allwinner_i2c_reset_hold(OBJECT(s)); | ||
638 | + } | ||
639 | + s->srst = value & TWI_SRST_MASK; | ||
640 | + break; | ||
641 | + case TWI_EFR_REG: | ||
642 | + s->efr = value & TWI_EFR_MASK; | ||
643 | + break; | ||
644 | + case TWI_LCR_REG: | ||
645 | + s->lcr = value & TWI_LCR_MASK; | ||
646 | + break; | ||
647 | + default: | ||
648 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" | ||
649 | + HWADDR_PRIx "\n", TYPE_AW_I2C, __func__, offset); | ||
650 | + break; | ||
227 | + } | 651 | + } |
228 | + ptimer_transaction_commit(s->timer); | 652 | +} |
229 | + if (s->pretimeout_support) { | 653 | + |
230 | + imx_wdt2_update_itimer(s, start); | 654 | +static const MemoryRegionOps allwinner_i2c_ops = { |
231 | + } | 655 | + .read = allwinner_i2c_read, |
232 | +} | 656 | + .write = allwinner_i2c_write, |
233 | + | 657 | + .valid.min_access_size = 1, |
234 | static void imx2_wdt_write(void *opaque, hwaddr addr, | 658 | + .valid.max_access_size = 4, |
235 | uint64_t value, unsigned int size) | 659 | + .endianness = DEVICE_NATIVE_ENDIAN, |
236 | { | 660 | +}; |
237 | - if (addr == IMX2_WDT_WCR && | 661 | + |
238 | - (~value & (IMX2_WDT_WCR_WDA | IMX2_WDT_WCR_SRS))) { | 662 | +static const VMStateDescription allwinner_i2c_vmstate = { |
239 | - watchdog_perform_action(); | 663 | + .name = TYPE_AW_I2C, |
240 | + IMX2WdtState *s = IMX2_WDT(opaque); | 664 | + .version_id = 1, |
241 | + | 665 | + .minimum_version_id = 1, |
242 | + switch (addr) { | ||
243 | + case IMX2_WDT_WCR: | ||
244 | + if (s->wcr_locked) { | ||
245 | + value &= ~IMX2_WDT_WCR_LOCK_MASK; | ||
246 | + value |= (s->wicr & IMX2_WDT_WCR_LOCK_MASK); | ||
247 | + } | ||
248 | + s->wcr_locked = true; | ||
249 | + if (s->wcr_wde_locked) { | ||
250 | + value &= ~IMX2_WDT_WCR_WDE; | ||
251 | + value |= (s->wicr & ~IMX2_WDT_WCR_WDE); | ||
252 | + } else if (value & IMX2_WDT_WCR_WDE) { | ||
253 | + s->wcr_wde_locked = true; | ||
254 | + } | ||
255 | + if (s->wcr_wdt_locked) { | ||
256 | + value &= ~IMX2_WDT_WCR_WDT; | ||
257 | + value |= (s->wicr & ~IMX2_WDT_WCR_WDT); | ||
258 | + } else if (value & IMX2_WDT_WCR_WDT) { | ||
259 | + s->wcr_wdt_locked = true; | ||
260 | + } | ||
261 | + | ||
262 | + s->wcr = value; | ||
263 | + if (!(value & IMX2_WDT_WCR_SRS)) { | ||
264 | + s->wrsr = IMX2_WDT_WRSR_SFTW; | ||
265 | + } | ||
266 | + if (!(value & (IMX2_WDT_WCR_WDA | IMX2_WDT_WCR_SRS)) || | ||
267 | + (!(value & IMX2_WDT_WCR_WT) && (value & IMX2_WDT_WCR_WDE))) { | ||
268 | + watchdog_perform_action(); | ||
269 | + } | ||
270 | + s->wcr |= IMX2_WDT_WCR_SRS; | ||
271 | + imx_wdt2_update_timer(s, true); | ||
272 | + break; | ||
273 | + case IMX2_WDT_WSR: | ||
274 | + if (s->wsr == IMX2_WDT_SEQ1 && value == IMX2_WDT_SEQ2) { | ||
275 | + imx_wdt2_update_timer(s, false); | ||
276 | + } | ||
277 | + s->wsr = value; | ||
278 | + break; | ||
279 | + case IMX2_WDT_WRSR: | ||
280 | + break; | ||
281 | + case IMX2_WDT_WICR: | ||
282 | + if (!s->pretimeout_support) { | ||
283 | + return; | ||
284 | + } | ||
285 | + value &= IMX2_WDT_WICR_LOCK_MASK | IMX2_WDT_WICR_WTIS; | ||
286 | + if (s->wicr_locked) { | ||
287 | + value &= IMX2_WDT_WICR_WTIS; | ||
288 | + value |= (s->wicr & IMX2_WDT_WICR_LOCK_MASK); | ||
289 | + } | ||
290 | + s->wicr = value | (s->wicr & IMX2_WDT_WICR_WTIS); | ||
291 | + if (value & IMX2_WDT_WICR_WTIS) { | ||
292 | + s->wicr &= ~IMX2_WDT_WICR_WTIS; | ||
293 | + qemu_set_irq(s->irq, 0); | ||
294 | + } | ||
295 | + imx_wdt2_update_itimer(s, true); | ||
296 | + s->wicr_locked = true; | ||
297 | + break; | ||
298 | + case IMX2_WDT_WMCR: | ||
299 | + s->wmcr = value & IMX2_WDT_WMCR_PDE; | ||
300 | + break; | ||
301 | } | ||
302 | } | ||
303 | |||
304 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps imx2_wdt_ops = { | ||
305 | * real device but in practice there is no reason for a guest | ||
306 | * to access this device unaligned. | ||
307 | */ | ||
308 | - .min_access_size = 4, | ||
309 | - .max_access_size = 4, | ||
310 | + .min_access_size = 2, | ||
311 | + .max_access_size = 2, | ||
312 | .unaligned = false, | ||
313 | }, | ||
314 | }; | ||
315 | |||
316 | +static const VMStateDescription vmstate_imx2_wdt = { | ||
317 | + .name = "imx2.wdt", | ||
318 | + .fields = (VMStateField[]) { | 666 | + .fields = (VMStateField[]) { |
319 | + VMSTATE_PTIMER(timer, IMX2WdtState), | 667 | + VMSTATE_UINT8(addr, AWI2CState), |
320 | + VMSTATE_PTIMER(itimer, IMX2WdtState), | 668 | + VMSTATE_UINT8(xaddr, AWI2CState), |
321 | + VMSTATE_BOOL(wicr_locked, IMX2WdtState), | 669 | + VMSTATE_UINT8(data, AWI2CState), |
322 | + VMSTATE_BOOL(wcr_locked, IMX2WdtState), | 670 | + VMSTATE_UINT8(cntr, AWI2CState), |
323 | + VMSTATE_BOOL(wcr_wde_locked, IMX2WdtState), | 671 | + VMSTATE_UINT8(ccr, AWI2CState), |
324 | + VMSTATE_BOOL(wcr_wdt_locked, IMX2WdtState), | 672 | + VMSTATE_UINT8(srst, AWI2CState), |
325 | + VMSTATE_UINT16(wcr, IMX2WdtState), | 673 | + VMSTATE_UINT8(efr, AWI2CState), |
326 | + VMSTATE_UINT16(wsr, IMX2WdtState), | 674 | + VMSTATE_UINT8(lcr, AWI2CState), |
327 | + VMSTATE_UINT16(wrsr, IMX2WdtState), | ||
328 | + VMSTATE_UINT16(wmcr, IMX2WdtState), | ||
329 | + VMSTATE_UINT16(wicr, IMX2WdtState), | ||
330 | + VMSTATE_END_OF_LIST() | 675 | + VMSTATE_END_OF_LIST() |
331 | + } | 676 | + } |
332 | +}; | 677 | +}; |
333 | + | 678 | + |
334 | static void imx2_wdt_realize(DeviceState *dev, Error **errp) | 679 | +static void allwinner_i2c_realize(DeviceState *dev, Error **errp) |
335 | { | 680 | +{ |
336 | IMX2WdtState *s = IMX2_WDT(dev); | 681 | + AWI2CState *s = AW_I2C(dev); |
337 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 682 | + |
338 | 683 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_i2c_ops, s, | |
339 | memory_region_init_io(&s->mmio, OBJECT(dev), | 684 | + TYPE_AW_I2C, AW_I2C_MEM_SIZE); |
340 | &imx2_wdt_ops, s, | 685 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); |
341 | - TYPE_IMX2_WDT".mmio", | 686 | + sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq); |
342 | - IMX2_WDT_REG_NUM * sizeof(uint16_t)); | 687 | + s->bus = i2c_init_bus(dev, "i2c"); |
343 | - sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio); | 688 | +} |
344 | + TYPE_IMX2_WDT, | 689 | + |
345 | + IMX2_WDT_MMIO_SIZE); | 690 | +static void allwinner_i2c_class_init(ObjectClass *klass, void *data) |
346 | + sysbus_init_mmio(sbd, &s->mmio); | 691 | +{ |
347 | + sysbus_init_irq(sbd, &s->irq); | 692 | + DeviceClass *dc = DEVICE_CLASS(klass); |
348 | + | 693 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
349 | + s->timer = ptimer_init(imx2_wdt_expired, s, | 694 | + |
350 | + PTIMER_POLICY_NO_IMMEDIATE_TRIGGER | | 695 | + rc->phases.hold = allwinner_i2c_reset_hold; |
351 | + PTIMER_POLICY_NO_IMMEDIATE_RELOAD | | 696 | + dc->vmsd = &allwinner_i2c_vmstate; |
352 | + PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | 697 | + dc->realize = allwinner_i2c_realize; |
353 | + ptimer_transaction_begin(s->timer); | 698 | + dc->desc = "Allwinner I2C Controller"; |
354 | + ptimer_set_freq(s->timer, 2); | 699 | +} |
355 | + ptimer_set_limit(s->timer, 0xff, 1); | 700 | + |
356 | + ptimer_transaction_commit(s->timer); | 701 | +static const TypeInfo allwinner_i2c_type_info = { |
357 | + if (s->pretimeout_support) { | 702 | + .name = TYPE_AW_I2C, |
358 | + s->itimer = ptimer_init(imx2_wdt_interrupt, s, | 703 | + .parent = TYPE_SYS_BUS_DEVICE, |
359 | + PTIMER_POLICY_NO_IMMEDIATE_TRIGGER | | 704 | + .instance_size = sizeof(AWI2CState), |
360 | + PTIMER_POLICY_NO_IMMEDIATE_RELOAD | | 705 | + .class_init = allwinner_i2c_class_init, |
361 | + PTIMER_POLICY_NO_COUNTER_ROUND_DOWN); | ||
362 | + ptimer_transaction_begin(s->itimer); | ||
363 | + ptimer_set_freq(s->itimer, 2); | ||
364 | + ptimer_set_limit(s->itimer, 0xff, 1); | ||
365 | + ptimer_transaction_commit(s->itimer); | ||
366 | + } | ||
367 | } | ||
368 | |||
369 | +static Property imx2_wdt_properties[] = { | ||
370 | + DEFINE_PROP_BOOL("pretimeout-support", IMX2WdtState, pretimeout_support, | ||
371 | + false), | ||
372 | +}; | 706 | +}; |
373 | + | 707 | + |
374 | static void imx2_wdt_class_init(ObjectClass *klass, void *data) | 708 | +static void allwinner_i2c_register_types(void) |
375 | { | 709 | +{ |
376 | DeviceClass *dc = DEVICE_CLASS(klass); | 710 | + type_register_static(&allwinner_i2c_type_info); |
377 | 711 | +} | |
378 | + device_class_set_props(dc, imx2_wdt_properties); | 712 | + |
379 | dc->realize = imx2_wdt_realize; | 713 | +type_init(allwinner_i2c_register_types) |
380 | + dc->reset = imx2_wdt_reset; | 714 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
381 | + dc->vmsd = &vmstate_imx2_wdt; | 715 | index XXXXXXX..XXXXXXX 100644 |
382 | + dc->desc = "i.MX watchdog timer"; | 716 | --- a/hw/arm/Kconfig |
383 | set_bit(DEVICE_CATEGORY_MISC, dc->categories); | 717 | +++ b/hw/arm/Kconfig |
384 | } | 718 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
385 | 719 | select ALLWINNER_A10_CCM | |
720 | select ALLWINNER_A10_DRAMC | ||
721 | select ALLWINNER_EMAC | ||
722 | + select ALLWINNER_I2C | ||
723 | select SERIAL | ||
724 | select UNIMP | ||
725 | |||
726 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
727 | bool | ||
728 | select ALLWINNER_A10_PIT | ||
729 | select ALLWINNER_SUN8I_EMAC | ||
730 | + select ALLWINNER_I2C | ||
731 | select SERIAL | ||
732 | select ARM_TIMER | ||
733 | select ARM_GIC | ||
734 | diff --git a/hw/i2c/Kconfig b/hw/i2c/Kconfig | ||
735 | index XXXXXXX..XXXXXXX 100644 | ||
736 | --- a/hw/i2c/Kconfig | ||
737 | +++ b/hw/i2c/Kconfig | ||
738 | @@ -XXX,XX +XXX,XX @@ config MPC_I2C | ||
739 | bool | ||
740 | select I2C | ||
741 | |||
742 | +config ALLWINNER_I2C | ||
743 | + bool | ||
744 | + select I2C | ||
745 | + | ||
746 | config PCA954X | ||
747 | bool | ||
748 | select I2C | ||
749 | diff --git a/hw/i2c/meson.build b/hw/i2c/meson.build | ||
750 | index XXXXXXX..XXXXXXX 100644 | ||
751 | --- a/hw/i2c/meson.build | ||
752 | +++ b/hw/i2c/meson.build | ||
753 | @@ -XXX,XX +XXX,XX @@ i2c_ss.add(when: 'CONFIG_BITBANG_I2C', if_true: files('bitbang_i2c.c')) | ||
754 | i2c_ss.add(when: 'CONFIG_EXYNOS4', if_true: files('exynos4210_i2c.c')) | ||
755 | i2c_ss.add(when: 'CONFIG_IMX_I2C', if_true: files('imx_i2c.c')) | ||
756 | i2c_ss.add(when: 'CONFIG_MPC_I2C', if_true: files('mpc_i2c.c')) | ||
757 | +i2c_ss.add(when: 'CONFIG_ALLWINNER_I2C', if_true: files('allwinner-i2c.c')) | ||
758 | i2c_ss.add(when: 'CONFIG_NRF51_SOC', if_true: files('microbit_i2c.c')) | ||
759 | i2c_ss.add(when: 'CONFIG_NPCM7XX', if_true: files('npcm7xx_smbus.c')) | ||
760 | i2c_ss.add(when: 'CONFIG_SMBUS_EEPROM', if_true: files('smbus_eeprom.c')) | ||
761 | diff --git a/hw/i2c/trace-events b/hw/i2c/trace-events | ||
762 | index XXXXXXX..XXXXXXX 100644 | ||
763 | --- a/hw/i2c/trace-events | ||
764 | +++ b/hw/i2c/trace-events | ||
765 | @@ -XXX,XX +XXX,XX @@ i2c_send_async(uint8_t address, uint8_t data) "send_async(addr:0x%02x) data:0x%0 | ||
766 | i2c_recv(uint8_t address, uint8_t data) "recv(addr:0x%02x) data:0x%02x" | ||
767 | i2c_ack(void) "" | ||
768 | |||
769 | +# allwinner_i2c.c | ||
770 | + | ||
771 | +allwinner_i2c_read(const char* reg_name, uint64_t offset, uint64_t value) "read %s [0x%" PRIx64 "]: -> 0x%" PRIx64 | ||
772 | +allwinner_i2c_write(const char* reg_name, uint64_t offset, uint64_t value) "write %s [0x%" PRIx64 "]: <- 0x%" PRIx64 | ||
773 | + | ||
774 | # aspeed_i2c.c | ||
775 | |||
776 | aspeed_i2c_bus_cmd(uint32_t cmd, const char *cmd_flags, uint32_t count, uint32_t intr_status) "handling cmd=0x%x %s count=%d intr=0x%x" | ||
386 | -- | 777 | -- |
387 | 2.20.1 | 778 | 2.34.1 |
388 | |||
389 | diff view generated by jsdifflib |
1 | Provide a minimal documentation of the Musca boards. | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This patch adds minimal support for AXP-209 PMU. | ||
4 | Most important is chip ID since U-Boot SPL expects version 0x1. Besides | ||
5 | the chip ID register, reset values for two more registers used by A10 | ||
6 | U-Boot SPL are covered. | ||
7 | |||
8 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
9 | Message-id: 20221226220303.14420-5-strahinja.p.jankovic@gmail.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 20200507151819.28444-6-peter.maydell@linaro.org | ||
8 | --- | 12 | --- |
9 | docs/system/arm/musca.rst | 31 +++++++++++++++++++++++++++++++ | 13 | hw/misc/axp209.c | 238 +++++++++++++++++++++++++++++++++++++++++++ |
10 | docs/system/target-arm.rst | 1 + | 14 | MAINTAINERS | 2 + |
11 | MAINTAINERS | 1 + | 15 | hw/misc/Kconfig | 4 + |
12 | 3 files changed, 33 insertions(+) | 16 | hw/misc/meson.build | 1 + |
13 | create mode 100644 docs/system/arm/musca.rst | 17 | hw/misc/trace-events | 5 + |
18 | 5 files changed, 250 insertions(+) | ||
19 | create mode 100644 hw/misc/axp209.c | ||
14 | 20 | ||
15 | diff --git a/docs/system/arm/musca.rst b/docs/system/arm/musca.rst | 21 | diff --git a/hw/misc/axp209.c b/hw/misc/axp209.c |
16 | new file mode 100644 | 22 | new file mode 100644 |
17 | index XXXXXXX..XXXXXXX | 23 | index XXXXXXX..XXXXXXX |
18 | --- /dev/null | 24 | --- /dev/null |
19 | +++ b/docs/system/arm/musca.rst | 25 | +++ b/hw/misc/axp209.c |
20 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ |
21 | +Arm Musca boards (``musca-a``, ``musca-b1``) | 27 | +/* |
22 | +============================================ | 28 | + * AXP-209 PMU Emulation |
23 | + | 29 | + * |
24 | +The Arm Musca development boards are a reference implementation | 30 | + * Copyright (C) 2022 Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
25 | +of a system using the SSE-200 Subsystem for Embedded. They are | 31 | + * |
26 | +dual Cortex-M33 systems. | 32 | + * Permission is hereby granted, free of charge, to any person obtaining a |
27 | + | 33 | + * copy of this software and associated documentation files (the "Software"), |
28 | +QEMU provides models of the A and B1 variants of this board. | 34 | + * to deal in the Software without restriction, including without limitation |
29 | + | 35 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
30 | +Unimplemented devices: | 36 | + * and/or sell copies of the Software, and to permit persons to whom the |
31 | + | 37 | + * Software is furnished to do so, subject to the following conditions: |
32 | +- SPI | 38 | + * |
33 | +- |I2C| | 39 | + * The above copyright notice and this permission notice shall be included in |
34 | +- |I2S| | 40 | + * all copies or substantial portions of the Software. |
35 | +- PWM | 41 | + * |
36 | +- QSPI | 42 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
37 | +- Timer | 43 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
38 | +- SCC | 44 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE |
39 | +- GPIO | 45 | + * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
40 | +- eFlash | 46 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
41 | +- MHU | 47 | + * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
42 | +- PVT | 48 | + * DEALINGS IN THE SOFTWARE. |
43 | +- SDIO | 49 | + * |
44 | +- CryptoCell | 50 | + * SPDX-License-Identifier: MIT |
45 | + | 51 | + */ |
46 | +Note that (like the real hardware) the Musca-A machine is | 52 | + |
47 | +asymmetric: CPU 0 does not have the FPU or DSP extensions, | 53 | +#include "qemu/osdep.h" |
48 | +but CPU 1 does. Also like the real hardware, the memory maps | 54 | +#include "qemu/log.h" |
49 | +for the A and B1 variants differ significantly, so guest | 55 | +#include "trace.h" |
50 | +software must be built for the right variant. | 56 | +#include "hw/i2c/i2c.h" |
51 | + | 57 | +#include "migration/vmstate.h" |
52 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | 58 | + |
53 | index XXXXXXX..XXXXXXX 100644 | 59 | +#define TYPE_AXP209_PMU "axp209_pmu" |
54 | --- a/docs/system/target-arm.rst | 60 | + |
55 | +++ b/docs/system/target-arm.rst | 61 | +#define AXP209(obj) \ |
56 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | 62 | + OBJECT_CHECK(AXP209I2CState, (obj), TYPE_AXP209_PMU) |
57 | 63 | + | |
58 | arm/integratorcp | 64 | +/* registers */ |
59 | arm/mps2 | 65 | +enum { |
60 | + arm/musca | 66 | + REG_POWER_STATUS = 0x0u, |
61 | arm/realview | 67 | + REG_OPERATING_MODE, |
62 | arm/versatile | 68 | + REG_OTG_VBUS_STATUS, |
63 | arm/vexpress | 69 | + REG_CHIP_VERSION, |
70 | + REG_DATA_CACHE_0, | ||
71 | + REG_DATA_CACHE_1, | ||
72 | + REG_DATA_CACHE_2, | ||
73 | + REG_DATA_CACHE_3, | ||
74 | + REG_DATA_CACHE_4, | ||
75 | + REG_DATA_CACHE_5, | ||
76 | + REG_DATA_CACHE_6, | ||
77 | + REG_DATA_CACHE_7, | ||
78 | + REG_DATA_CACHE_8, | ||
79 | + REG_DATA_CACHE_9, | ||
80 | + REG_DATA_CACHE_A, | ||
81 | + REG_DATA_CACHE_B, | ||
82 | + REG_POWER_OUTPUT_CTRL = 0x12u, | ||
83 | + REG_DC_DC2_OUT_V_CTRL = 0x23u, | ||
84 | + REG_DC_DC2_DVS_CTRL = 0x25u, | ||
85 | + REG_DC_DC3_OUT_V_CTRL = 0x27u, | ||
86 | + REG_LDO2_4_OUT_V_CTRL, | ||
87 | + REG_LDO3_OUT_V_CTRL, | ||
88 | + REG_VBUS_CH_MGMT = 0x30u, | ||
89 | + REG_SHUTDOWN_V_CTRL, | ||
90 | + REG_SHUTDOWN_CTRL, | ||
91 | + REG_CHARGE_CTRL_1, | ||
92 | + REG_CHARGE_CTRL_2, | ||
93 | + REG_SPARE_CHARGE_CTRL, | ||
94 | + REG_PEK_KEY_CTRL, | ||
95 | + REG_DC_DC_FREQ_SET, | ||
96 | + REG_CHR_TEMP_TH_SET, | ||
97 | + REG_CHR_HIGH_TEMP_TH_CTRL, | ||
98 | + REG_IPSOUT_WARN_L1, | ||
99 | + REG_IPSOUT_WARN_L2, | ||
100 | + REG_DISCHR_TEMP_TH_SET, | ||
101 | + REG_DISCHR_HIGH_TEMP_TH_CTRL, | ||
102 | + REG_IRQ_BANK_1_CTRL = 0x40u, | ||
103 | + REG_IRQ_BANK_2_CTRL, | ||
104 | + REG_IRQ_BANK_3_CTRL, | ||
105 | + REG_IRQ_BANK_4_CTRL, | ||
106 | + REG_IRQ_BANK_5_CTRL, | ||
107 | + REG_IRQ_BANK_1_STAT = 0x48u, | ||
108 | + REG_IRQ_BANK_2_STAT, | ||
109 | + REG_IRQ_BANK_3_STAT, | ||
110 | + REG_IRQ_BANK_4_STAT, | ||
111 | + REG_IRQ_BANK_5_STAT, | ||
112 | + REG_ADC_ACIN_V_H = 0x56u, | ||
113 | + REG_ADC_ACIN_V_L, | ||
114 | + REG_ADC_ACIN_CURR_H, | ||
115 | + REG_ADC_ACIN_CURR_L, | ||
116 | + REG_ADC_VBUS_V_H, | ||
117 | + REG_ADC_VBUS_V_L, | ||
118 | + REG_ADC_VBUS_CURR_H, | ||
119 | + REG_ADC_VBUS_CURR_L, | ||
120 | + REG_ADC_INT_TEMP_H, | ||
121 | + REG_ADC_INT_TEMP_L, | ||
122 | + REG_ADC_TEMP_SENS_V_H = 0x62u, | ||
123 | + REG_ADC_TEMP_SENS_V_L, | ||
124 | + REG_ADC_BAT_V_H = 0x78u, | ||
125 | + REG_ADC_BAT_V_L, | ||
126 | + REG_ADC_BAT_DISCHR_CURR_H, | ||
127 | + REG_ADC_BAT_DISCHR_CURR_L, | ||
128 | + REG_ADC_BAT_CHR_CURR_H, | ||
129 | + REG_ADC_BAT_CHR_CURR_L, | ||
130 | + REG_ADC_IPSOUT_V_H, | ||
131 | + REG_ADC_IPSOUT_V_L, | ||
132 | + REG_DC_DC_MOD_SEL = 0x80u, | ||
133 | + REG_ADC_EN_1, | ||
134 | + REG_ADC_EN_2, | ||
135 | + REG_ADC_SR_CTRL, | ||
136 | + REG_ADC_IN_RANGE, | ||
137 | + REG_GPIO1_ADC_IRQ_RISING_TH, | ||
138 | + REG_GPIO1_ADC_IRQ_FALLING_TH, | ||
139 | + REG_TIMER_CTRL = 0x8au, | ||
140 | + REG_VBUS_CTRL_MON_SRP, | ||
141 | + REG_OVER_TEMP_SHUTDOWN = 0x8fu, | ||
142 | + REG_GPIO0_FEAT_SET, | ||
143 | + REG_GPIO_OUT_HIGH_SET, | ||
144 | + REG_GPIO1_FEAT_SET, | ||
145 | + REG_GPIO2_FEAT_SET, | ||
146 | + REG_GPIO_SIG_STATE_SET_MON, | ||
147 | + REG_GPIO3_SET, | ||
148 | + REG_COULOMB_CNTR_CTRL = 0xb8u, | ||
149 | + REG_POWER_MEAS_RES, | ||
150 | + NR_REGS | ||
151 | +}; | ||
152 | + | ||
153 | +#define AXP209_CHIP_VERSION_ID (0x01) | ||
154 | +#define AXP209_DC_DC2_OUT_V_CTRL_RESET (0x16) | ||
155 | +#define AXP209_IRQ_BANK_1_CTRL_RESET (0xd8) | ||
156 | + | ||
157 | +/* A simple I2C slave which returns values of ID or CNT register. */ | ||
158 | +typedef struct AXP209I2CState { | ||
159 | + /*< private >*/ | ||
160 | + I2CSlave i2c; | ||
161 | + /*< public >*/ | ||
162 | + uint8_t regs[NR_REGS]; /* peripheral registers */ | ||
163 | + uint8_t ptr; /* current register index */ | ||
164 | + uint8_t count; /* counter used for tx/rx */ | ||
165 | +} AXP209I2CState; | ||
166 | + | ||
167 | +/* Reset all counters and load ID register */ | ||
168 | +static void axp209_reset_enter(Object *obj, ResetType type) | ||
169 | +{ | ||
170 | + AXP209I2CState *s = AXP209(obj); | ||
171 | + | ||
172 | + memset(s->regs, 0, NR_REGS); | ||
173 | + s->ptr = 0; | ||
174 | + s->count = 0; | ||
175 | + s->regs[REG_CHIP_VERSION] = AXP209_CHIP_VERSION_ID; | ||
176 | + s->regs[REG_DC_DC2_OUT_V_CTRL] = AXP209_DC_DC2_OUT_V_CTRL_RESET; | ||
177 | + s->regs[REG_IRQ_BANK_1_CTRL] = AXP209_IRQ_BANK_1_CTRL_RESET; | ||
178 | +} | ||
179 | + | ||
180 | +/* Handle events from master. */ | ||
181 | +static int axp209_event(I2CSlave *i2c, enum i2c_event event) | ||
182 | +{ | ||
183 | + AXP209I2CState *s = AXP209(i2c); | ||
184 | + | ||
185 | + s->count = 0; | ||
186 | + | ||
187 | + return 0; | ||
188 | +} | ||
189 | + | ||
190 | +/* Called when master requests read */ | ||
191 | +static uint8_t axp209_rx(I2CSlave *i2c) | ||
192 | +{ | ||
193 | + AXP209I2CState *s = AXP209(i2c); | ||
194 | + uint8_t ret = 0xff; | ||
195 | + | ||
196 | + if (s->ptr < NR_REGS) { | ||
197 | + ret = s->regs[s->ptr++]; | ||
198 | + } | ||
199 | + | ||
200 | + trace_axp209_rx(s->ptr - 1, ret); | ||
201 | + | ||
202 | + return ret; | ||
203 | +} | ||
204 | + | ||
205 | +/* | ||
206 | + * Called when master sends write. | ||
207 | + * Update ptr with byte 0, then perform write with second byte. | ||
208 | + */ | ||
209 | +static int axp209_tx(I2CSlave *i2c, uint8_t data) | ||
210 | +{ | ||
211 | + AXP209I2CState *s = AXP209(i2c); | ||
212 | + | ||
213 | + if (s->count == 0) { | ||
214 | + /* Store register address */ | ||
215 | + s->ptr = data; | ||
216 | + s->count++; | ||
217 | + trace_axp209_select(data); | ||
218 | + } else { | ||
219 | + trace_axp209_tx(s->ptr, data); | ||
220 | + if (s->ptr == REG_DC_DC2_OUT_V_CTRL) { | ||
221 | + s->regs[s->ptr++] = data; | ||
222 | + } | ||
223 | + } | ||
224 | + | ||
225 | + return 0; | ||
226 | +} | ||
227 | + | ||
228 | +static const VMStateDescription vmstate_axp209 = { | ||
229 | + .name = TYPE_AXP209_PMU, | ||
230 | + .version_id = 1, | ||
231 | + .fields = (VMStateField[]) { | ||
232 | + VMSTATE_UINT8_ARRAY(regs, AXP209I2CState, NR_REGS), | ||
233 | + VMSTATE_UINT8(count, AXP209I2CState), | ||
234 | + VMSTATE_UINT8(ptr, AXP209I2CState), | ||
235 | + VMSTATE_END_OF_LIST() | ||
236 | + } | ||
237 | +}; | ||
238 | + | ||
239 | +static void axp209_class_init(ObjectClass *oc, void *data) | ||
240 | +{ | ||
241 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
242 | + I2CSlaveClass *isc = I2C_SLAVE_CLASS(oc); | ||
243 | + ResettableClass *rc = RESETTABLE_CLASS(oc); | ||
244 | + | ||
245 | + rc->phases.enter = axp209_reset_enter; | ||
246 | + dc->vmsd = &vmstate_axp209; | ||
247 | + isc->event = axp209_event; | ||
248 | + isc->recv = axp209_rx; | ||
249 | + isc->send = axp209_tx; | ||
250 | +} | ||
251 | + | ||
252 | +static const TypeInfo axp209_info = { | ||
253 | + .name = TYPE_AXP209_PMU, | ||
254 | + .parent = TYPE_I2C_SLAVE, | ||
255 | + .instance_size = sizeof(AXP209I2CState), | ||
256 | + .class_init = axp209_class_init | ||
257 | +}; | ||
258 | + | ||
259 | +static void axp209_register_devices(void) | ||
260 | +{ | ||
261 | + type_register_static(&axp209_info); | ||
262 | +} | ||
263 | + | ||
264 | +type_init(axp209_register_devices); | ||
64 | diff --git a/MAINTAINERS b/MAINTAINERS | 265 | diff --git a/MAINTAINERS b/MAINTAINERS |
65 | index XXXXXXX..XXXXXXX 100644 | 266 | index XXXXXXX..XXXXXXX 100644 |
66 | --- a/MAINTAINERS | 267 | --- a/MAINTAINERS |
67 | +++ b/MAINTAINERS | 268 | +++ b/MAINTAINERS |
68 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | 269 | @@ -XXX,XX +XXX,XX @@ ARM Machines |
270 | Allwinner-a10 | ||
271 | M: Beniamino Galvani <b.galvani@gmail.com> | ||
272 | M: Peter Maydell <peter.maydell@linaro.org> | ||
273 | +R: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
69 | L: qemu-arm@nongnu.org | 274 | L: qemu-arm@nongnu.org |
70 | S: Maintained | 275 | S: Odd Fixes |
71 | F: hw/arm/musca.c | 276 | F: hw/*/allwinner* |
72 | +F: docs/system/arm/musca.rst | 277 | F: include/hw/*/allwinner* |
73 | 278 | F: hw/arm/cubieboard.c | |
74 | Musicpal | 279 | F: docs/system/arm/cubieboard.rst |
75 | M: Jan Kiszka <jan.kiszka@web.de> | 280 | +F: hw/misc/axp209.c |
281 | |||
282 | Allwinner-h3 | ||
283 | M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
284 | diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/hw/misc/Kconfig | ||
287 | +++ b/hw/misc/Kconfig | ||
288 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10_CCM | ||
289 | config ALLWINNER_A10_DRAMC | ||
290 | bool | ||
291 | |||
292 | +config AXP209_PMU | ||
293 | + bool | ||
294 | + depends on I2C | ||
295 | + | ||
296 | source macio/Kconfig | ||
297 | diff --git a/hw/misc/meson.build b/hw/misc/meson.build | ||
298 | index XXXXXXX..XXXXXXX 100644 | ||
299 | --- a/hw/misc/meson.build | ||
300 | +++ b/hw/misc/meson.build | ||
301 | @@ -XXX,XX +XXX,XX @@ specific_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-cpucfg.c' | ||
302 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-dramc.c')) | ||
303 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-h3-sysctrl.c')) | ||
304 | softmmu_ss.add(when: 'CONFIG_ALLWINNER_H3', if_true: files('allwinner-sid.c')) | ||
305 | +softmmu_ss.add(when: 'CONFIG_AXP209_PMU', if_true: files('axp209.c')) | ||
306 | softmmu_ss.add(when: 'CONFIG_REALVIEW', if_true: files('arm_sysctl.c')) | ||
307 | softmmu_ss.add(when: 'CONFIG_NSERIES', if_true: files('cbus.c')) | ||
308 | softmmu_ss.add(when: 'CONFIG_ECCMEMCTL', if_true: files('eccmemctl.c')) | ||
309 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
310 | index XXXXXXX..XXXXXXX 100644 | ||
311 | --- a/hw/misc/trace-events | ||
312 | +++ b/hw/misc/trace-events | ||
313 | @@ -XXX,XX +XXX,XX @@ allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" | ||
314 | avr_power_read(uint8_t value) "power_reduc read value:%u" | ||
315 | avr_power_write(uint8_t value) "power_reduc write value:%u" | ||
316 | |||
317 | +# axp209.c | ||
318 | +axp209_rx(uint8_t reg, uint8_t data) "Read reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
319 | +axp209_select(uint8_t reg) "Accessing reg 0x%" PRIx8 | ||
320 | +axp209_tx(uint8_t reg, uint8_t data) "Write reg 0x%" PRIx8 " : 0x%" PRIx8 | ||
321 | + | ||
322 | # eccmemctl.c | ||
323 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
324 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
76 | -- | 325 | -- |
77 | 2.20.1 | 326 | 2.34.1 |
78 | |||
79 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | With this commit, the watchdog on imx25-pdk is fully operational, | 3 | SPL Boot for Cubieboard expects AXP209 connected to I2C0 bus. |
4 | including pretimeout support. | ||
5 | 4 | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> |
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | 6 | |
8 | Message-id: 20200517162135.110364-4-linux@roeck-us.net | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Message-id: 20221226220303.14420-6-strahinja.p.jankovic@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | include/hw/arm/fsl-imx25.h | 5 +++++ | 11 | hw/arm/cubieboard.c | 6 ++++++ |
12 | hw/arm/fsl-imx25.c | 10 ++++++++++ | 12 | hw/arm/Kconfig | 1 + |
13 | hw/arm/Kconfig | 1 + | 13 | 2 files changed, 7 insertions(+) |
14 | 3 files changed, 16 insertions(+) | ||
15 | 14 | ||
16 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h | 15 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c |
17 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/fsl-imx25.h | 17 | --- a/hw/arm/cubieboard.c |
19 | +++ b/include/hw/arm/fsl-imx25.h | 18 | +++ b/hw/arm/cubieboard.c |
20 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
21 | #include "hw/gpio/imx_gpio.h" | 20 | #include "hw/boards.h" |
22 | #include "hw/sd/sdhci.h" | 21 | #include "hw/qdev-properties.h" |
23 | #include "hw/usb/chipidea.h" | 22 | #include "hw/arm/allwinner-a10.h" |
24 | +#include "hw/watchdog/wdt_imx2.h" | 23 | +#include "hw/i2c/i2c.h" |
25 | #include "exec/memory.h" | 24 | |
26 | #include "target/arm/cpu.h" | 25 | static struct arm_boot_info cubieboard_binfo = { |
27 | 26 | .loader_start = AW_A10_SDRAM_BASE, | |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 27 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) |
29 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | 28 | BlockBackend *blk; |
30 | SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | 29 | BusState *bus; |
31 | ChipideaState usb[FSL_IMX25_NUM_USBS]; | 30 | DeviceState *carddev; |
32 | + IMX2WdtState wdt; | 31 | + I2CBus *i2c; |
33 | MemoryRegion rom[2]; | 32 | |
34 | MemoryRegion iram; | 33 | /* BIOS is not supported by this board */ |
35 | MemoryRegion iram_alias; | 34 | if (machine->firmware) { |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 35 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) |
37 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | 36 | exit(1); |
38 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | ||
39 | #define FSL_IMX25_GPIO2_SIZE 0x4000 | ||
40 | +#define FSL_IMX25_WDT_ADDR 0x53FDC000 | ||
41 | +#define FSL_IMX25_WDT_SIZE 0x4000 | ||
42 | #define FSL_IMX25_USB1_ADDR 0x53FF4000 | ||
43 | #define FSL_IMX25_USB1_SIZE 0x0200 | ||
44 | #define FSL_IMX25_USB2_ADDR 0x53FF4400 | ||
45 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
46 | #define FSL_IMX25_ESDHC2_IRQ 8 | ||
47 | #define FSL_IMX25_USB1_IRQ 37 | ||
48 | #define FSL_IMX25_USB2_IRQ 35 | ||
49 | +#define FSL_IMX25_WDT_IRQ 55 | ||
50 | |||
51 | #endif /* FSL_IMX25_H */ | ||
52 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/hw/arm/fsl-imx25.c | ||
55 | +++ b/hw/arm/fsl-imx25.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | ||
57 | TYPE_CHIPIDEA); | ||
58 | } | 37 | } |
59 | 38 | ||
60 | + sysbus_init_child_obj(obj, "wdt", &s->wdt, sizeof(s->wdt), TYPE_IMX2_WDT); | 39 | + /* Connect AXP 209 */ |
61 | } | 40 | + i2c = I2C_BUS(qdev_get_child_bus(DEVICE(&a10->i2c0), "i2c")); |
62 | 41 | + i2c_slave_create_simple(i2c, "axp209_pmu", 0x34); | |
63 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) | ||
64 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) | ||
65 | usb_table[i].irq)); | ||
66 | } | ||
67 | |||
68 | + /* Watchdog */ | ||
69 | + object_property_set_bool(OBJECT(&s->wdt), true, "pretimeout-support", | ||
70 | + &error_abort); | ||
71 | + object_property_set_bool(OBJECT(&s->wdt), true, "realized", &error_abort); | ||
72 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt), 0, FSL_IMX25_WDT_ADDR); | ||
73 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt), 0, | ||
74 | + qdev_get_gpio_in(DEVICE(&s->avic), | ||
75 | + FSL_IMX25_WDT_IRQ)); | ||
76 | + | 42 | + |
77 | /* initialize 2 x 16 KB ROM */ | 43 | /* Retrieve SD bus */ |
78 | memory_region_init_rom(&s->rom[0], OBJECT(dev), "imx25.rom0", | 44 | di = drive_get(IF_SD, 0, 0); |
79 | FSL_IMX25_ROM0_SIZE, &err); | 45 | blk = di ? blk_by_legacy_dinfo(di) : NULL; |
80 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 46 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig |
81 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
82 | --- a/hw/arm/Kconfig | 48 | --- a/hw/arm/Kconfig |
83 | +++ b/hw/arm/Kconfig | 49 | +++ b/hw/arm/Kconfig |
84 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX25 | 50 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 |
85 | select IMX | 51 | select ALLWINNER_A10_DRAMC |
86 | select IMX_FEC | 52 | select ALLWINNER_EMAC |
87 | select IMX_I2C | 53 | select ALLWINNER_I2C |
88 | + select WDT_IMX2 | 54 | + select AXP209_PMU |
89 | select DS1338 | 55 | select SERIAL |
90 | 56 | select UNIMP | |
91 | config FSL_IMX31 | 57 | |
92 | -- | 58 | -- |
93 | 2.20.1 | 59 | 2.34.1 |
94 | 60 | ||
95 | 61 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | This patch enables copying of SPL from MMC if `-kernel` parameter is not | ||
4 | passed when starting QEMU. SPL is copied to SRAM_A. | ||
5 | |||
6 | The approach is reused from Allwinner H3 implementation. | ||
7 | |||
8 | Tested with Armbian and custom Yocto image. | ||
9 | |||
10 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
11 | |||
12 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Message-id: 20221226220303.14420-7-strahinja.p.jankovic@gmail.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | include/hw/arm/allwinner-a10.h | 21 +++++++++++++++++++++ | ||
17 | hw/arm/allwinner-a10.c | 18 ++++++++++++++++++ | ||
18 | hw/arm/cubieboard.c | 5 +++++ | ||
19 | 3 files changed, 44 insertions(+) | ||
20 | |||
21 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/include/hw/arm/allwinner-a10.h | ||
24 | +++ b/include/hw/arm/allwinner-a10.h | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | #include "hw/misc/allwinner-a10-ccm.h" | ||
27 | #include "hw/misc/allwinner-a10-dramc.h" | ||
28 | #include "hw/i2c/allwinner-i2c.h" | ||
29 | +#include "sysemu/block-backend.h" | ||
30 | |||
31 | #include "target/arm/cpu.h" | ||
32 | #include "qom/object.h" | ||
33 | @@ -XXX,XX +XXX,XX @@ struct AwA10State { | ||
34 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
35 | }; | ||
36 | |||
37 | +/** | ||
38 | + * Emulate Boot ROM firmware setup functionality. | ||
39 | + * | ||
40 | + * A real Allwinner A10 SoC contains a Boot ROM | ||
41 | + * which is the first code that runs right after | ||
42 | + * the SoC is powered on. The Boot ROM is responsible | ||
43 | + * for loading user code (e.g. a bootloader) from any | ||
44 | + * of the supported external devices and writing the | ||
45 | + * downloaded code to internal SRAM. After loading the SoC | ||
46 | + * begins executing the code written to SRAM. | ||
47 | + * | ||
48 | + * This function emulates the Boot ROM by copying 32 KiB | ||
49 | + * of data at offset 8 KiB from the given block device and writes it to | ||
50 | + * the start of the first internal SRAM memory. | ||
51 | + * | ||
52 | + * @s: Allwinner A10 state object pointer | ||
53 | + * @blk: Block backend device object pointer | ||
54 | + */ | ||
55 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk); | ||
56 | + | ||
57 | #endif | ||
58 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/hw/arm/allwinner-a10.c | ||
61 | +++ b/hw/arm/allwinner-a10.c | ||
62 | @@ -XXX,XX +XXX,XX @@ | ||
63 | #include "sysemu/sysemu.h" | ||
64 | #include "hw/boards.h" | ||
65 | #include "hw/usb/hcd-ohci.h" | ||
66 | +#include "hw/loader.h" | ||
67 | |||
68 | +#define AW_A10_SRAM_A_BASE 0x00000000 | ||
69 | #define AW_A10_DRAMC_BASE 0x01c01000 | ||
70 | #define AW_A10_MMC0_BASE 0x01c0f000 | ||
71 | #define AW_A10_CCM_BASE 0x01c20000 | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | #define AW_A10_RTC_BASE 0x01c20d00 | ||
74 | #define AW_A10_I2C0_BASE 0x01c2ac00 | ||
75 | |||
76 | +void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk) | ||
77 | +{ | ||
78 | + const int64_t rom_size = 32 * KiB; | ||
79 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | ||
80 | + | ||
81 | + if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { | ||
82 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", | ||
83 | + __func__); | ||
84 | + return; | ||
85 | + } | ||
86 | + | ||
87 | + rom_add_blob("allwinner-a10.bootrom", buffer, rom_size, | ||
88 | + rom_size, AW_A10_SRAM_A_BASE, | ||
89 | + NULL, NULL, NULL, NULL, false); | ||
90 | +} | ||
91 | + | ||
92 | static void aw_a10_init(Object *obj) | ||
93 | { | ||
94 | AwA10State *s = AW_A10(obj); | ||
95 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
96 | index XXXXXXX..XXXXXXX 100644 | ||
97 | --- a/hw/arm/cubieboard.c | ||
98 | +++ b/hw/arm/cubieboard.c | ||
99 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
100 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | ||
101 | machine->ram); | ||
102 | |||
103 | + /* Load target kernel or start using BootROM */ | ||
104 | + if (!machine->kernel_filename && blk && blk_is_available(blk)) { | ||
105 | + /* Use Boot ROM to copy data from SD card to SRAM */ | ||
106 | + allwinner_a10_bootrom_setup(a10, blk); | ||
107 | + } | ||
108 | /* TODO create and connect IDE devices for ide_drive_get() */ | ||
109 | |||
110 | cubieboard_binfo.ram_size = machine->ram_size; | ||
111 | -- | ||
112 | 2.34.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Strahinja Jankovic <strahinjapjankovic@gmail.com> | ||
1 | 2 | ||
3 | Cubieboard now can boot directly from SD card, without the need to pass | ||
4 | `-kernel` parameter. Update Avocado tests to cover this functionality. | ||
5 | |||
6 | Signed-off-by: Strahinja Jankovic <strahinja.p.jankovic@gmail.com> | ||
7 | Reviewed-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
8 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Message-id: 20221226220303.14420-8-strahinja.p.jankovic@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | tests/avocado/boot_linux_console.py | 47 +++++++++++++++++++++++++++++ | ||
13 | 1 file changed, 47 insertions(+) | ||
14 | |||
15 | diff --git a/tests/avocado/boot_linux_console.py b/tests/avocado/boot_linux_console.py | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/tests/avocado/boot_linux_console.py | ||
18 | +++ b/tests/avocado/boot_linux_console.py | ||
19 | @@ -XXX,XX +XXX,XX @@ def test_arm_cubieboard_sata(self): | ||
20 | 'sda') | ||
21 | # cubieboard's reboot is not functioning; omit reboot test. | ||
22 | |||
23 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | ||
24 | + def test_arm_cubieboard_openwrt_22_03_2(self): | ||
25 | + """ | ||
26 | + :avocado: tags=arch:arm | ||
27 | + :avocado: tags=machine:cubieboard | ||
28 | + :avocado: tags=device:sd | ||
29 | + """ | ||
30 | + | ||
31 | + # This test download a 7.5 MiB compressed image and expand it | ||
32 | + # to 126 MiB. | ||
33 | + image_url = ('https://downloads.openwrt.org/releases/22.03.2/targets/' | ||
34 | + 'sunxi/cortexa8/openwrt-22.03.2-sunxi-cortexa8-' | ||
35 | + 'cubietech_a10-cubieboard-ext4-sdcard.img.gz') | ||
36 | + image_hash = ('94b5ecbfbc0b3b56276e5146b899eafa' | ||
37 | + '2ac5dc2d08733d6705af9f144f39f554') | ||
38 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash, | ||
39 | + algorithm='sha256') | ||
40 | + image_path = archive.extract(image_path_gz, self.workdir) | ||
41 | + image_pow2ceil_expand(image_path) | ||
42 | + | ||
43 | + self.vm.set_console() | ||
44 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | ||
45 | + '-nic', 'user', | ||
46 | + '-no-reboot') | ||
47 | + self.vm.launch() | ||
48 | + | ||
49 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | ||
50 | + 'usbcore.nousb ' | ||
51 | + 'noreboot') | ||
52 | + | ||
53 | + self.wait_for_console_pattern('U-Boot SPL') | ||
54 | + | ||
55 | + interrupt_interactive_console_until_pattern( | ||
56 | + self, 'Hit any key to stop autoboot:', '=>') | ||
57 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
58 | + kernel_command_line + "'", '=>') | ||
59 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
60 | + | ||
61 | + self.wait_for_console_pattern( | ||
62 | + 'Please press Enter to activate this console.') | ||
63 | + | ||
64 | + exec_command_and_wait_for_pattern(self, ' ', 'root@') | ||
65 | + | ||
66 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | ||
67 | + 'Allwinner sun4i/sun5i') | ||
68 | + # cubieboard's reboot is not functioning; omit reboot test. | ||
69 | + | ||
70 | @skipUnless(os.getenv('AVOCADO_TIMEOUT_EXPECTED'), 'Test might timeout') | ||
71 | def test_arm_quanta_gsj(self): | ||
72 | """ | ||
73 | -- | ||
74 | 2.34.1 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The 8-byte store for the end a !is_q operation can be | 3 | Don't dereference CPUTLBEntryFull until we verify that |
4 | merged with the other stores. Use a no-op vector move | 4 | the page is valid. Move the other user-only info field |
5 | to trigger the expand_clr portion of tcg_gen_gvec_mov. | 5 | updates after the valid check to match. |
6 | 6 | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Cc: qemu-stable@nongnu.org |
8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1412 | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20200519212453.28494-2-richard.henderson@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
11 | Message-id: 20230104190056.305143-1-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 13 | --- |
12 | target/arm/translate-a64.c | 10 ++-------- | 14 | target/arm/sve_helper.c | 14 +++++++++----- |
13 | 1 file changed, 2 insertions(+), 8 deletions(-) | 15 | 1 file changed, 9 insertions(+), 5 deletions(-) |
14 | 16 | ||
15 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 17 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c |
16 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/target/arm/translate-a64.c | 19 | --- a/target/arm/sve_helper.c |
18 | +++ b/target/arm/translate-a64.c | 20 | +++ b/target/arm/sve_helper.c |
19 | @@ -XXX,XX +XXX,XX @@ static void clear_vec_high(DisasContext *s, bool is_q, int rd) | 21 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, |
20 | unsigned ofs = fp_reg_offset(s, rd, MO_64); | 22 | #ifdef CONFIG_USER_ONLY |
21 | unsigned vsz = vec_full_reg_size(s); | 23 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, |
22 | 24 | &info->host, retaddr); | |
23 | - if (!is_q) { | 25 | - memset(&info->attrs, 0, sizeof(info->attrs)); |
24 | - TCGv_i64 tcg_zero = tcg_const_i64(0); | 26 | - /* Require both ANON and MTE; see allocation_tag_mem(). */ |
25 | - tcg_gen_st_i64(tcg_zero, cpu_env, ofs + 8); | 27 | - info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); |
26 | - tcg_temp_free_i64(tcg_zero); | 28 | #else |
27 | - } | 29 | CPUTLBEntryFull *full; |
28 | - if (vsz > 16) { | 30 | flags = probe_access_full(env, addr, access_type, mmu_idx, nofault, |
29 | - tcg_gen_gvec_dup_imm(MO_64, ofs + 16, vsz - 16, vsz - 16, 0); | 31 | &info->host, &full, retaddr); |
30 | - } | 32 | - info->attrs = full->attrs; |
31 | + /* Nop move, with side effect of clearing the tail. */ | 33 | - info->tagged = full->pte_attrs == 0xf0; |
32 | + tcg_gen_gvec_mov(MO_64, ofs, ofs, is_q ? 16 : 8, vsz); | 34 | #endif |
33 | } | 35 | info->flags = flags; |
34 | 36 | ||
35 | void write_fp_dreg(DisasContext *s, int reg, TCGv_i64 v) | 37 | @@ -XXX,XX +XXX,XX @@ bool sve_probe_page(SVEHostPage *info, bool nofault, CPUARMState *env, |
38 | return false; | ||
39 | } | ||
40 | |||
41 | +#ifdef CONFIG_USER_ONLY | ||
42 | + memset(&info->attrs, 0, sizeof(info->attrs)); | ||
43 | + /* Require both ANON and MTE; see allocation_tag_mem(). */ | ||
44 | + info->tagged = (flags & PAGE_ANON) && (flags & PAGE_MTE); | ||
45 | +#else | ||
46 | + info->attrs = full->attrs; | ||
47 | + info->tagged = full->pte_attrs == 0xf0; | ||
48 | +#endif | ||
49 | + | ||
50 | /* Ensure that info->host[] is relative to addr, not addr + mem_off. */ | ||
51 | info->host -= mem_off; | ||
52 | return true; | ||
36 | -- | 53 | -- |
37 | 2.20.1 | 54 | 2.34.1 |
38 | 55 | ||
39 | 56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
1 | 2 | ||
3 | Since pxa255_init() must map the device in the system memory, | ||
4 | there is no point in passing get_system_memory() by argument. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109115316.2235-2-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/pxa.h | 2 +- | ||
12 | hw/arm/gumstix.c | 3 +-- | ||
13 | hw/arm/pxa2xx.c | 4 +++- | ||
14 | hw/arm/tosa.c | 2 +- | ||
15 | 4 files changed, 6 insertions(+), 5 deletions(-) | ||
16 | |||
17 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/include/hw/arm/pxa.h | ||
20 | +++ b/include/hw/arm/pxa.h | ||
21 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { | ||
22 | |||
23 | PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, | ||
24 | const char *revision); | ||
25 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size); | ||
26 | +PXA2xxState *pxa255_init(unsigned int sdram_size); | ||
27 | |||
28 | #endif /* PXA_H */ | ||
29 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/gumstix.c | ||
32 | +++ b/hw/arm/gumstix.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
34 | { | ||
35 | PXA2xxState *cpu; | ||
36 | DriveInfo *dinfo; | ||
37 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
38 | |||
39 | uint32_t connex_rom = 0x01000000; | ||
40 | uint32_t connex_ram = 0x04000000; | ||
41 | |||
42 | - cpu = pxa255_init(address_space_mem, connex_ram); | ||
43 | + cpu = pxa255_init(connex_ram); | ||
44 | |||
45 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
46 | if (!dinfo && !qtest_enabled()) { | ||
47 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/arm/pxa2xx.c | ||
50 | +++ b/hw/arm/pxa2xx.c | ||
51 | @@ -XXX,XX +XXX,XX @@ | ||
52 | #include "qemu/error-report.h" | ||
53 | #include "qemu/module.h" | ||
54 | #include "qapi/error.h" | ||
55 | +#include "exec/address-spaces.h" | ||
56 | #include "cpu.h" | ||
57 | #include "hw/sysbus.h" | ||
58 | #include "migration/vmstate.h" | ||
59 | @@ -XXX,XX +XXX,XX @@ PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
60 | } | ||
61 | |||
62 | /* Initialise a PXA255 integrated chip (ARM based core). */ | ||
63 | -PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size) | ||
64 | +PXA2xxState *pxa255_init(unsigned int sdram_size) | ||
65 | { | ||
66 | + MemoryRegion *address_space = get_system_memory(); | ||
67 | PXA2xxState *s; | ||
68 | int i; | ||
69 | DriveInfo *dinfo; | ||
70 | diff --git a/hw/arm/tosa.c b/hw/arm/tosa.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/hw/arm/tosa.c | ||
73 | +++ b/hw/arm/tosa.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void tosa_init(MachineState *machine) | ||
75 | TC6393xbState *tmio; | ||
76 | DeviceState *scp0, *scp1; | ||
77 | |||
78 | - mpu = pxa255_init(address_space_mem, tosa_binfo.ram_size); | ||
79 | + mpu = pxa255_init(tosa_binfo.ram_size); | ||
80 | |||
81 | memory_region_init_rom(rom, NULL, "tosa.rom", TOSA_ROM, &error_fatal); | ||
82 | memory_region_add_subregion(address_space_mem, 0, rom); | ||
83 | -- | ||
84 | 2.34.1 | ||
85 | |||
86 | diff view generated by jsdifflib |
1 | From: Amanieu d'Antras <amanieu@gmail.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This fixes signal handlers running with the wrong endianness if the | 3 | Since pxa270_init() must map the device in the system memory, |
4 | interrupted code used SETEND to dynamically switch endianness. | 4 | there is no point in passing get_system_memory() by argument. |
5 | 5 | ||
6 | Signed-off-by: Amanieu d'Antras <amanieu@gmail.com> | 6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200511131117.2486486-1-amanieu@gmail.com | 8 | Message-id: 20230109115316.2235-3-philmd@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | linux-user/arm/signal.c | 8 +++++++- | 11 | include/hw/arm/pxa.h | 3 +-- |
12 | 1 file changed, 7 insertions(+), 1 deletion(-) | 12 | hw/arm/gumstix.c | 3 +-- |
13 | hw/arm/mainstone.c | 10 ++++------ | ||
14 | hw/arm/pxa2xx.c | 4 ++-- | ||
15 | hw/arm/spitz.c | 6 ++---- | ||
16 | hw/arm/z2.c | 3 +-- | ||
17 | 6 files changed, 11 insertions(+), 18 deletions(-) | ||
13 | 18 | ||
14 | diff --git a/linux-user/arm/signal.c b/linux-user/arm/signal.c | 19 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/linux-user/arm/signal.c | 21 | --- a/include/hw/arm/pxa.h |
17 | +++ b/linux-user/arm/signal.c | 22 | +++ b/include/hw/arm/pxa.h |
18 | @@ -XXX,XX +XXX,XX @@ setup_return(CPUARMState *env, struct target_sigaction *ka, | 23 | @@ -XXX,XX +XXX,XX @@ struct PXA2xxI2SState { |
19 | } else { | 24 | |
20 | cpsr &= ~CPSR_T; | 25 | # define PA_FMT "0x%08lx" |
21 | } | 26 | |
22 | + if (env->cp15.sctlr_el[1] & SCTLR_E0E) { | 27 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, unsigned int sdram_size, |
23 | + cpsr |= CPSR_E; | 28 | - const char *revision); |
24 | + } else { | 29 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision); |
25 | + cpsr &= ~CPSR_E; | 30 | PXA2xxState *pxa255_init(unsigned int sdram_size); |
26 | + } | 31 | |
27 | 32 | #endif /* PXA_H */ | |
28 | if (ka->sa_flags & TARGET_SA_RESTORER) { | 33 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
29 | if (is_fdpic) { | 34 | index XXXXXXX..XXXXXXX 100644 |
30 | @@ -XXX,XX +XXX,XX @@ setup_return(CPUARMState *env, struct target_sigaction *ka, | 35 | --- a/hw/arm/gumstix.c |
31 | env->regs[13] = frame_addr; | 36 | +++ b/hw/arm/gumstix.c |
32 | env->regs[14] = retcode; | 37 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
33 | env->regs[15] = handler & (thumb ? ~1 : ~3); | 38 | { |
34 | - cpsr_write(env, cpsr, CPSR_IT | CPSR_T, CPSRWriteByInstr); | 39 | PXA2xxState *cpu; |
35 | + cpsr_write(env, cpsr, CPSR_IT | CPSR_T | CPSR_E, CPSRWriteByInstr); | 40 | DriveInfo *dinfo; |
36 | + arm_rebuild_hflags(env); | 41 | - MemoryRegion *address_space_mem = get_system_memory(); |
37 | 42 | ||
38 | return 0; | 43 | uint32_t verdex_rom = 0x02000000; |
44 | uint32_t verdex_ram = 0x10000000; | ||
45 | |||
46 | - cpu = pxa270_init(address_space_mem, verdex_ram, machine->cpu_type); | ||
47 | + cpu = pxa270_init(verdex_ram, machine->cpu_type); | ||
48 | |||
49 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
50 | if (!dinfo && !qtest_enabled()) { | ||
51 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/arm/mainstone.c | ||
54 | +++ b/hw/arm/mainstone.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info mainstone_binfo = { | ||
56 | .ram_size = 0x04000000, | ||
57 | }; | ||
58 | |||
59 | -static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
60 | - MachineState *machine, | ||
61 | +static void mainstone_common_init(MachineState *machine, | ||
62 | enum mainstone_model_e model, int arm_id) | ||
63 | { | ||
64 | uint32_t sector_len = 256 * 1024; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
66 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
67 | |||
68 | /* Setup CPU & memory */ | ||
69 | - mpu = pxa270_init(address_space_mem, mainstone_binfo.ram_size, | ||
70 | - machine->cpu_type); | ||
71 | + mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
72 | memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
73 | &error_fatal); | ||
74 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
75 | + memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
76 | |||
77 | /* There are two 32MiB flash devices on the board */ | ||
78 | for (i = 0; i < 2; i ++) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MemoryRegion *address_space_mem, | ||
80 | |||
81 | static void mainstone_init(MachineState *machine) | ||
82 | { | ||
83 | - mainstone_common_init(get_system_memory(), machine, mainstone, 0x196); | ||
84 | + mainstone_common_init(machine, mainstone, 0x196); | ||
39 | } | 85 | } |
86 | |||
87 | static void mainstone2_machine_init(MachineClass *mc) | ||
88 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/hw/arm/pxa2xx.c | ||
91 | +++ b/hw/arm/pxa2xx.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_reset(void *opaque, int line, int level) | ||
93 | } | ||
94 | |||
95 | /* Initialise a PXA270 integrated chip (ARM based core). */ | ||
96 | -PXA2xxState *pxa270_init(MemoryRegion *address_space, | ||
97 | - unsigned int sdram_size, const char *cpu_type) | ||
98 | +PXA2xxState *pxa270_init(unsigned int sdram_size, const char *cpu_type) | ||
99 | { | ||
100 | + MemoryRegion *address_space = get_system_memory(); | ||
101 | PXA2xxState *s; | ||
102 | int i; | ||
103 | DriveInfo *dinfo; | ||
104 | diff --git a/hw/arm/spitz.c b/hw/arm/spitz.c | ||
105 | index XXXXXXX..XXXXXXX 100644 | ||
106 | --- a/hw/arm/spitz.c | ||
107 | +++ b/hw/arm/spitz.c | ||
108 | @@ -XXX,XX +XXX,XX @@ static void spitz_common_init(MachineState *machine) | ||
109 | SpitzMachineState *sms = SPITZ_MACHINE(machine); | ||
110 | enum spitz_model_e model = smc->model; | ||
111 | PXA2xxState *mpu; | ||
112 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
113 | MemoryRegion *rom = g_new(MemoryRegion, 1); | ||
114 | |||
115 | /* Setup CPU & memory */ | ||
116 | - mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, | ||
117 | - machine->cpu_type); | ||
118 | + mpu = pxa270_init(spitz_binfo.ram_size, machine->cpu_type); | ||
119 | sms->mpu = mpu; | ||
120 | |||
121 | sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M); | ||
122 | |||
123 | memory_region_init_rom(rom, NULL, "spitz.rom", SPITZ_ROM, &error_fatal); | ||
124 | - memory_region_add_subregion(address_space_mem, 0, rom); | ||
125 | + memory_region_add_subregion(get_system_memory(), 0, rom); | ||
126 | |||
127 | /* Setup peripherals */ | ||
128 | spitz_keyboard_register(mpu); | ||
129 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/z2.c | ||
132 | +++ b/hw/arm/z2.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { | ||
134 | |||
135 | static void z2_init(MachineState *machine) | ||
136 | { | ||
137 | - MemoryRegion *address_space_mem = get_system_memory(); | ||
138 | uint32_t sector_len = 0x10000; | ||
139 | PXA2xxState *mpu; | ||
140 | DriveInfo *dinfo; | ||
141 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
142 | DeviceState *wm; | ||
143 | |||
144 | /* Setup CPU & memory */ | ||
145 | - mpu = pxa270_init(address_space_mem, z2_binfo.ram_size, machine->cpu_type); | ||
146 | + mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
40 | -- | 150 | -- |
41 | 2.20.1 | 151 | 2.34.1 |
42 | 152 | ||
43 | 153 | diff view generated by jsdifflib |
1 | The Arm signal-handling code has some parts ifdeffed with a | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | TARGET_CONFIG_CPU_32, which is always defined. This is a leftover | ||
3 | from when this code's structure was based on the Linux kernel | ||
4 | signal handling code, where it was intended to support 26-bit | ||
5 | Arm CPUs. The kernel dropped its CONFIG_CPU_32 in kernel commit | ||
6 | 4da8b8208eded0ba21e3 in 2009. | ||
7 | 2 | ||
8 | QEMU has never had 26-bit CPU support and is unlikely to ever | 3 | IEC binary prefixes ease code review: the unit is explicit. |
9 | add it; we certainly aren't going to support 26-bit Linux | ||
10 | binaries via linux-user mode. The ifdef is just unhelpful | ||
11 | noise, so remove it entirely. | ||
12 | 4 | ||
5 | Add definitions for RAM / Flash / Flash blocksize. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-4-philmd@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20200518143014.20689-1-peter.maydell@linaro.org | ||
16 | --- | 11 | --- |
17 | linux-user/arm/signal.c | 6 ------ | 12 | hw/arm/collie.c | 16 ++++++++++------ |
18 | 1 file changed, 6 deletions(-) | 13 | 1 file changed, 10 insertions(+), 6 deletions(-) |
19 | 14 | ||
20 | diff --git a/linux-user/arm/signal.c b/linux-user/arm/signal.c | 15 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
21 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/linux-user/arm/signal.c | 17 | --- a/hw/arm/collie.c |
23 | +++ b/linux-user/arm/signal.c | 18 | +++ b/hw/arm/collie.c |
24 | @@ -XXX,XX +XXX,XX @@ struct rt_sigframe_v2 | 19 | @@ -XXX,XX +XXX,XX @@ |
25 | abi_ulong retcode[4]; | 20 | #include "cpu.h" |
21 | #include "qom/object.h" | ||
22 | |||
23 | +#define RAM_SIZE (512 * MiB) | ||
24 | +#define FLASH_SIZE (32 * MiB) | ||
25 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
26 | + | ||
27 | struct CollieMachineState { | ||
28 | MachineState parent; | ||
29 | |||
30 | @@ -XXX,XX +XXX,XX @@ OBJECT_DECLARE_SIMPLE_TYPE(CollieMachineState, COLLIE_MACHINE) | ||
31 | |||
32 | static struct arm_boot_info collie_binfo = { | ||
33 | .loader_start = SA_SDCS0, | ||
34 | - .ram_size = 0x20000000, | ||
35 | + .ram_size = RAM_SIZE, | ||
26 | }; | 36 | }; |
27 | 37 | ||
28 | -#define TARGET_CONFIG_CPU_32 1 | 38 | static void collie_init(MachineState *machine) |
29 | - | 39 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) |
30 | /* | 40 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); |
31 | * For ARM syscalls, we encode the syscall number into the instruction. | 41 | |
32 | */ | 42 | dinfo = drive_get(IF_PFLASH, 0, 0); |
33 | @@ -XXX,XX +XXX,XX @@ setup_sigcontext(struct target_sigcontext *sc, /*struct _fpstate *fpstate,*/ | 43 | - pflash_cfi01_register(SA_CS0, "collie.fl1", 0x02000000, |
34 | __put_user(env->regs[13], &sc->arm_sp); | 44 | + pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, |
35 | __put_user(env->regs[14], &sc->arm_lr); | 45 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
36 | __put_user(env->regs[15], &sc->arm_pc); | 46 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
37 | -#ifdef TARGET_CONFIG_CPU_32 | 47 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
38 | __put_user(cpsr_read(env), &sc->arm_cpsr); | 48 | |
39 | -#endif | 49 | dinfo = drive_get(IF_PFLASH, 0, 1); |
40 | 50 | - pflash_cfi01_register(SA_CS1, "collie.fl2", 0x02000000, | |
41 | __put_user(/* current->thread.trap_no */ 0, &sc->trap_no); | 51 | + pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, |
42 | __put_user(/* current->thread.error_code */ 0, &sc->error_code); | 52 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
43 | @@ -XXX,XX +XXX,XX @@ restore_sigcontext(CPUARMState *env, struct target_sigcontext *sc) | 53 | - 64 * KiB, 4, 0x00, 0x00, 0x00, 0x00, 0); |
44 | __get_user(env->regs[13], &sc->arm_sp); | 54 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); |
45 | __get_user(env->regs[14], &sc->arm_lr); | 55 | |
46 | __get_user(env->regs[15], &sc->arm_pc); | 56 | sysbus_create_simple("scoop", 0x40800000, NULL); |
47 | -#ifdef TARGET_CONFIG_CPU_32 | 57 | |
48 | __get_user(cpsr, &sc->arm_cpsr); | 58 | @@ -XXX,XX +XXX,XX @@ static void collie_machine_class_init(ObjectClass *oc, void *data) |
49 | cpsr_write(env, cpsr, CPSR_USER | CPSR_EXEC, CPSRWriteByInstr); | 59 | mc->init = collie_init; |
50 | arm_rebuild_hflags(env); | 60 | mc->ignore_memory_transaction_failures = true; |
51 | -#endif | 61 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("sa1110"); |
52 | 62 | - mc->default_ram_size = 0x20000000; | |
53 | err |= !valid_user_regs(env); | 63 | + mc->default_ram_size = RAM_SIZE; |
64 | mc->default_ram_id = "strongarm.sdram"; | ||
65 | } | ||
54 | 66 | ||
55 | -- | 67 | -- |
56 | 2.20.1 | 68 | 2.34.1 |
57 | 69 | ||
58 | 70 | diff view generated by jsdifflib |
1 | Add 'Arm' to the Integrator/CP document title, for consistency with | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | the titling of the other documentation of Arm devboard models | ||
3 | (versatile, realview). | ||
4 | 2 | ||
3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20230109115316.2235-5-philmd@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20200507151819.28444-2-peter.maydell@linaro.org | ||
10 | --- | 7 | --- |
11 | docs/system/arm/integratorcp.rst | 4 ++-- | 8 | hw/arm/collie.c | 17 +++++++---------- |
12 | 1 file changed, 2 insertions(+), 2 deletions(-) | 9 | 1 file changed, 7 insertions(+), 10 deletions(-) |
13 | 10 | ||
14 | diff --git a/docs/system/arm/integratorcp.rst b/docs/system/arm/integratorcp.rst | 11 | diff --git a/hw/arm/collie.c b/hw/arm/collie.c |
15 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/docs/system/arm/integratorcp.rst | 13 | --- a/hw/arm/collie.c |
17 | +++ b/docs/system/arm/integratorcp.rst | 14 | +++ b/hw/arm/collie.c |
18 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info collie_binfo = { |
19 | -Integrator/CP (``integratorcp``) | 16 | |
20 | -================================ | 17 | static void collie_init(MachineState *machine) |
21 | +Arm Integrator/CP (``integratorcp``) | 18 | { |
22 | +==================================== | 19 | - DriveInfo *dinfo; |
23 | 20 | MachineClass *mc = MACHINE_GET_CLASS(machine); | |
24 | The Arm Integrator/CP board is emulated with the following devices: | 21 | CollieMachineState *cms = COLLIE_MACHINE(machine); |
22 | |||
23 | @@ -XXX,XX +XXX,XX @@ static void collie_init(MachineState *machine) | ||
24 | |||
25 | memory_region_add_subregion(get_system_memory(), SA_SDCS0, machine->ram); | ||
26 | |||
27 | - dinfo = drive_get(IF_PFLASH, 0, 0); | ||
28 | - pflash_cfi01_register(SA_CS0, "collie.fl1", FLASH_SIZE, | ||
29 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
30 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
31 | - | ||
32 | - dinfo = drive_get(IF_PFLASH, 0, 1); | ||
33 | - pflash_cfi01_register(SA_CS1, "collie.fl2", FLASH_SIZE, | ||
34 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
35 | - FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
36 | + for (unsigned i = 0; i < 2; i++) { | ||
37 | + DriveInfo *dinfo = drive_get(IF_PFLASH, 0, i); | ||
38 | + pflash_cfi01_register(i ? SA_CS1 : SA_CS0, | ||
39 | + i ? "collie.fl2" : "collie.fl1", FLASH_SIZE, | ||
40 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
41 | + FLASH_SECTOR_SIZE, 4, 0x00, 0x00, 0x00, 0x00, 0); | ||
42 | + } | ||
43 | |||
44 | sysbus_create_simple("scoop", 0x40800000, NULL); | ||
25 | 45 | ||
26 | -- | 46 | -- |
27 | 2.20.1 | 47 | 2.34.1 |
28 | 48 | ||
29 | 49 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | hw_error() calls exit(). This a bit overkill when we can log | 3 | Add a comment describing the Connex uses a Numonyx RC28F128J3F75 |
4 | the accesses as unimplemented or guest error. | 4 | flash, and the Verdex uses a Micron RC28F256P30TFA. |
5 | 5 | ||
6 | When fuzzing the devices, we don't want the whole process to | 6 | Correct the Verdex machine description (we model the 'Pro' board). |
7 | exit. Replace some hw_error() calls by qemu_log_mask(). | ||
8 | |||
9 | Per the datasheet "Exynos 4412 RISC Microprocessor Rev 1.00" | ||
10 | Chapter 25 "Multi Core Timer (MCT)" figure 1 and table 4, | ||
11 | the default value on the APB bus is 0. | ||
12 | 7 | ||
13 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
14 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20200518140309.5220-5-f4bug@amsat.org | 10 | Message-id: 20230109115316.2235-6-philmd@linaro.org |
11 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 13 | --- |
18 | hw/timer/exynos4210_mct.c | 12 +++++------- | 14 | hw/arm/gumstix.c | 6 ++++-- |
19 | 1 file changed, 5 insertions(+), 7 deletions(-) | 15 | 1 file changed, 4 insertions(+), 2 deletions(-) |
20 | 16 | ||
21 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c | 17 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/timer/exynos4210_mct.c | 19 | --- a/hw/arm/gumstix.c |
24 | +++ b/hw/timer/exynos4210_mct.c | 20 | +++ b/hw/arm/gumstix.c |
25 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
26 | 22 | * Contributions after 2012-01-13 are licensed under the terms of the | |
27 | #include "qemu/osdep.h" | 23 | * GNU GPL, version 2 or (at your option) any later version. |
28 | #include "qemu/log.h" | 24 | */ |
29 | -#include "hw/hw.h" | 25 | - |
30 | #include "hw/sysbus.h" | 26 | + |
31 | #include "migration/vmstate.h" | 27 | /* |
32 | #include "qemu/timer.h" | 28 | * Example usage: |
33 | @@ -XXX,XX +XXX,XX @@ | 29 | * |
34 | #include "hw/ptimer.h" | 30 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
35 | 31 | exit(1); | |
36 | #include "hw/arm/exynos4210.h" | ||
37 | -#include "hw/hw.h" | ||
38 | #include "hw/irq.h" | ||
39 | |||
40 | //#define DEBUG_MCT | ||
41 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_mct_read(void *opaque, hwaddr offset, | ||
42 | int index; | ||
43 | int shift; | ||
44 | uint64_t count; | ||
45 | - uint32_t value; | ||
46 | + uint32_t value = 0; | ||
47 | int lt_i; | ||
48 | |||
49 | switch (offset) { | ||
50 | @@ -XXX,XX +XXX,XX @@ static uint64_t exynos4210_mct_read(void *opaque, hwaddr offset, | ||
51 | break; | ||
52 | |||
53 | default: | ||
54 | - hw_error("exynos4210.mct: bad read offset " | ||
55 | - TARGET_FMT_plx "\n", offset); | ||
56 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | ||
57 | + __func__, offset); | ||
58 | break; | ||
59 | } | 32 | } |
60 | return value; | 33 | |
61 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_write(void *opaque, hwaddr offset, | 34 | + /* Numonyx RC28F128J3F75 */ |
62 | break; | 35 | if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, |
63 | 36 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | |
64 | default: | 37 | sector_len, 2, 0, 0, 0, 0, 0)) { |
65 | - hw_error("exynos4210.mct: bad write offset " | 38 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
66 | - TARGET_FMT_plx "\n", offset); | 39 | exit(1); |
67 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | ||
68 | + __func__, offset); | ||
69 | break; | ||
70 | } | 40 | } |
71 | } | 41 | |
42 | + /* Micron RC28F256P30TFA */ | ||
43 | if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, | ||
44 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
45 | sector_len, 2, 0, 0, 0, 0, 0)) { | ||
46 | @@ -XXX,XX +XXX,XX @@ static void verdex_class_init(ObjectClass *oc, void *data) | ||
47 | { | ||
48 | MachineClass *mc = MACHINE_CLASS(oc); | ||
49 | |||
50 | - mc->desc = "Gumstix Verdex (PXA270)"; | ||
51 | + mc->desc = "Gumstix Verdex Pro XL6P COMs (PXA270)"; | ||
52 | mc->init = verdex_init; | ||
53 | mc->ignore_memory_transaction_failures = true; | ||
54 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("pxa270-c0"); | ||
72 | -- | 55 | -- |
73 | 2.20.1 | 56 | 2.34.1 |
74 | 57 | ||
75 | 58 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | hw_error() calls exit(). This a bit overkill when we can log | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | the accesses as unimplemented or guest error. | ||
5 | 4 | ||
6 | When fuzzing the devices, we don't want the whole process to | 5 | Add definitions for RAM / Flash / Flash blocksize. |
7 | exit. Replace some hw_error() calls by qemu_log_mask(). | ||
8 | 6 | ||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 20200518140309.5220-3-f4bug@amsat.org | 9 | Message-id: 20230109115316.2235-7-philmd@linaro.org |
10 | Message-Id: <20200223231044.8003-3-philmd@redhat.com> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 12 | --- |
14 | hw/arm/pxa2xx_gpio.c | 7 ++++--- | 13 | hw/arm/gumstix.c | 27 ++++++++++++++------------- |
15 | hw/display/pxa2xx_lcd.c | 8 +++++--- | 14 | 1 file changed, 14 insertions(+), 13 deletions(-) |
16 | hw/dma/pxa2xx_dma.c | 14 +++++++++----- | ||
17 | 3 files changed, 18 insertions(+), 11 deletions(-) | ||
18 | 15 | ||
19 | diff --git a/hw/arm/pxa2xx_gpio.c b/hw/arm/pxa2xx_gpio.c | 16 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
20 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/pxa2xx_gpio.c | 18 | --- a/hw/arm/gumstix.c |
22 | +++ b/hw/arm/pxa2xx_gpio.c | 19 | +++ b/hw/arm/gumstix.c |
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | |||
25 | #include "qemu/osdep.h" | ||
26 | #include "cpu.h" | ||
27 | -#include "hw/hw.h" | ||
28 | #include "hw/irq.h" | ||
29 | #include "hw/qdev-properties.h" | ||
30 | #include "hw/sysbus.h" | ||
31 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_gpio_read(void *opaque, hwaddr offset, | ||
32 | return s->status[bank]; | ||
33 | |||
34 | default: | ||
35 | - hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset); | ||
36 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | ||
37 | + __func__, offset); | ||
38 | } | ||
39 | |||
40 | return 0; | ||
41 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_gpio_write(void *opaque, hwaddr offset, | ||
42 | break; | ||
43 | |||
44 | default: | ||
45 | - hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset); | ||
46 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | ||
47 | + __func__, offset); | ||
48 | } | ||
49 | } | ||
50 | |||
51 | diff --git a/hw/display/pxa2xx_lcd.c b/hw/display/pxa2xx_lcd.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/hw/display/pxa2xx_lcd.c | ||
54 | +++ b/hw/display/pxa2xx_lcd.c | ||
55 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
56 | */ | 21 | */ |
57 | 22 | ||
58 | #include "qemu/osdep.h" | 23 | #include "qemu/osdep.h" |
59 | -#include "hw/hw.h" | 24 | +#include "qemu/units.h" |
60 | +#include "qemu/log.h" | 25 | #include "qemu/error-report.h" |
61 | #include "hw/irq.h" | 26 | #include "hw/arm/pxa.h" |
62 | #include "migration/vmstate.h" | 27 | #include "net/net.h" |
63 | #include "ui/console.h" | 28 | @@ -XXX,XX +XXX,XX @@ |
64 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_lcdc_read(void *opaque, hwaddr offset, | 29 | #include "sysemu/qtest.h" |
65 | 30 | #include "cpu.h" | |
66 | default: | 31 | |
67 | fail: | 32 | -static const int sector_len = 128 * 1024; |
68 | - hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset); | 33 | +#define CONNEX_FLASH_SIZE (16 * MiB) |
69 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | 34 | +#define CONNEX_RAM_SIZE (64 * MiB) |
70 | + __func__, offset); | 35 | + |
36 | +#define VERDEX_FLASH_SIZE (32 * MiB) | ||
37 | +#define VERDEX_RAM_SIZE (256 * MiB) | ||
38 | + | ||
39 | +#define FLASH_SECTOR_SIZE (128 * KiB) | ||
40 | |||
41 | static void connex_init(MachineState *machine) | ||
42 | { | ||
43 | PXA2xxState *cpu; | ||
44 | DriveInfo *dinfo; | ||
45 | |||
46 | - uint32_t connex_rom = 0x01000000; | ||
47 | - uint32_t connex_ram = 0x04000000; | ||
48 | - | ||
49 | - cpu = pxa255_init(connex_ram); | ||
50 | + cpu = pxa255_init(CONNEX_RAM_SIZE); | ||
51 | |||
52 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
53 | if (!dinfo && !qtest_enabled()) { | ||
54 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) | ||
71 | } | 55 | } |
72 | 56 | ||
73 | return 0; | 57 | /* Numonyx RC28F128J3F75 */ |
74 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_lcdc_write(void *opaque, hwaddr offset, | 58 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", connex_rom, |
75 | 59 | + if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | |
76 | default: | 60 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
77 | fail: | 61 | - sector_len, 2, 0, 0, 0, 0, 0)) { |
78 | - hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset); | 62 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { |
79 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | 63 | error_report("Error registering flash memory"); |
80 | + __func__, offset); | 64 | exit(1); |
81 | } | 65 | } |
82 | } | 66 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
83 | 67 | PXA2xxState *cpu; | |
84 | diff --git a/hw/dma/pxa2xx_dma.c b/hw/dma/pxa2xx_dma.c | 68 | DriveInfo *dinfo; |
85 | index XXXXXXX..XXXXXXX 100644 | 69 | |
86 | --- a/hw/dma/pxa2xx_dma.c | 70 | - uint32_t verdex_rom = 0x02000000; |
87 | +++ b/hw/dma/pxa2xx_dma.c | 71 | - uint32_t verdex_ram = 0x10000000; |
88 | @@ -XXX,XX +XXX,XX @@ | 72 | - |
89 | */ | 73 | - cpu = pxa270_init(verdex_ram, machine->cpu_type); |
90 | 74 | + cpu = pxa270_init(VERDEX_RAM_SIZE, machine->cpu_type); | |
91 | #include "qemu/osdep.h" | 75 | |
92 | +#include "qemu/log.h" | 76 | dinfo = drive_get(IF_PFLASH, 0, 0); |
93 | #include "hw/hw.h" | 77 | if (!dinfo && !qtest_enabled()) { |
94 | #include "hw/irq.h" | 78 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) |
95 | #include "hw/qdev-properties.h" | ||
96 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_dma_read(void *opaque, hwaddr offset, | ||
97 | unsigned int channel; | ||
98 | |||
99 | if (size != 4) { | ||
100 | - hw_error("%s: Bad access width\n", __func__); | ||
101 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad access width %u\n", | ||
102 | + __func__, size); | ||
103 | return 5; | ||
104 | } | 79 | } |
105 | 80 | ||
106 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_dma_read(void *opaque, hwaddr offset, | 81 | /* Micron RC28F256P30TFA */ |
107 | return s->chan[channel].cmd; | 82 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", verdex_rom, |
108 | } | 83 | + if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, |
84 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
85 | - sector_len, 2, 0, 0, 0, 0, 0)) { | ||
86 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
87 | error_report("Error registering flash memory"); | ||
88 | exit(1); | ||
109 | } | 89 | } |
110 | - | ||
111 | - hw_error("%s: Bad offset 0x" TARGET_FMT_plx "\n", __func__, offset); | ||
112 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | ||
113 | + __func__, offset); | ||
114 | return 7; | ||
115 | } | ||
116 | |||
117 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_dma_write(void *opaque, hwaddr offset, | ||
118 | unsigned int channel; | ||
119 | |||
120 | if (size != 4) { | ||
121 | - hw_error("%s: Bad access width\n", __func__); | ||
122 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad access width %u\n", | ||
123 | + __func__, size); | ||
124 | return; | ||
125 | } | ||
126 | |||
127 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_dma_write(void *opaque, hwaddr offset, | ||
128 | break; | ||
129 | } | ||
130 | fail: | ||
131 | - hw_error("%s: Bad offset " TARGET_FMT_plx "\n", __func__, offset); | ||
132 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | ||
133 | + __func__, offset); | ||
134 | } | ||
135 | } | ||
136 | |||
137 | -- | 90 | -- |
138 | 2.20.1 | 91 | 2.34.1 |
139 | 92 | ||
140 | 93 | diff view generated by jsdifflib |
1 | Using the MSR instruction to write to CPSR.E is deprecated, but it is | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | required to work from any mode including unprivileged code. We were | ||
3 | incorrectly forbidding usermode code from writing it because | ||
4 | CPSR_USER did not include the CPSR_E bit. | ||
5 | 2 | ||
6 | We use CPSR_USER in only three places: | 3 | IEC binary prefixes ease code review: the unit is explicit. |
7 | * as the mask of what to allow userspace MSR to write to CPSR | ||
8 | * when deciding what bits a linux-user signal-return should be | ||
9 | able to write from the sigcontext structure | ||
10 | * in target_user_copy_regs() when we set up the initial | ||
11 | registers for the linux-user process | ||
12 | 4 | ||
13 | In the first two cases not being able to update CPSR.E is a bug, and | 5 | Add the FLASH_SECTOR_SIZE definition. |
14 | in the third case it doesn't matter because CPSR.E is always 0 there. | ||
15 | So we can fix both bugs by adding CPSR_E to CPSR_USER. | ||
16 | 6 | ||
17 | Because the cpsr_write() in restore_sigcontext() is now changing | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
18 | a CPSR bit which is cached in hflags, we need to add an | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | arm_rebuild_hflags() call there; the callsite in | 9 | Message-id: 20230109115316.2235-8-philmd@linaro.org |
20 | target_user_copy_regs() was already rebuilding hflags for other | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | reasons. | 11 | --- |
12 | hw/arm/mainstone.c | 18 ++++++++++-------- | ||
13 | 1 file changed, 10 insertions(+), 8 deletions(-) | ||
22 | 14 | ||
23 | (The recommended way to change CPSR.E is to use the 'SETEND' | 15 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c |
24 | instruction, which we do correctly allow from usermode code.) | ||
25 | |||
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
27 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
28 | Message-id: 20200518142801.20503-1-peter.maydell@linaro.org | ||
29 | --- | ||
30 | target/arm/cpu.h | 2 +- | ||
31 | linux-user/arm/signal.c | 1 + | ||
32 | 2 files changed, 2 insertions(+), 1 deletion(-) | ||
33 | |||
34 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
35 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/target/arm/cpu.h | 17 | --- a/hw/arm/mainstone.c |
37 | +++ b/target/arm/cpu.h | 18 | +++ b/hw/arm/mainstone.c |
38 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | 19 | @@ -XXX,XX +XXX,XX @@ |
39 | #define CACHED_CPSR_BITS (CPSR_T | CPSR_AIF | CPSR_GE | CPSR_IT | CPSR_Q \ | 20 | * GNU GPL, version 2 or (at your option) any later version. |
40 | | CPSR_NZCV) | 21 | */ |
41 | /* Bits writable in user mode. */ | 22 | #include "qemu/osdep.h" |
42 | -#define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE) | 23 | +#include "qemu/units.h" |
43 | +#define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE | CPSR_E) | 24 | #include "qemu/error-report.h" |
44 | /* Execution state bits. MRS read as zero, MSR writes ignored. */ | 25 | #include "qapi/error.h" |
45 | #define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J | CPSR_IL) | 26 | #include "hw/arm/pxa.h" |
46 | 27 | @@ -XXX,XX +XXX,XX @@ static const struct keymap map[0xE0] = { | |
47 | diff --git a/linux-user/arm/signal.c b/linux-user/arm/signal.c | 28 | |
48 | index XXXXXXX..XXXXXXX 100644 | 29 | enum mainstone_model_e { mainstone }; |
49 | --- a/linux-user/arm/signal.c | 30 | |
50 | +++ b/linux-user/arm/signal.c | 31 | -#define MAINSTONE_RAM 0x04000000 |
51 | @@ -XXX,XX +XXX,XX @@ restore_sigcontext(CPUARMState *env, struct target_sigcontext *sc) | 32 | -#define MAINSTONE_ROM 0x00800000 |
52 | #ifdef TARGET_CONFIG_CPU_32 | 33 | -#define MAINSTONE_FLASH 0x02000000 |
53 | __get_user(cpsr, &sc->arm_cpsr); | 34 | +#define MAINSTONE_RAM_SIZE (64 * MiB) |
54 | cpsr_write(env, cpsr, CPSR_USER | CPSR_EXEC, CPSRWriteByInstr); | 35 | +#define MAINSTONE_ROM_SIZE (8 * MiB) |
55 | + arm_rebuild_hflags(env); | 36 | +#define MAINSTONE_FLASH_SIZE (32 * MiB) |
56 | #endif | 37 | |
57 | 38 | static struct arm_boot_info mainstone_binfo = { | |
58 | err |= !valid_user_regs(env); | 39 | .loader_start = PXA2XX_SDRAM_BASE, |
40 | - .ram_size = 0x04000000, | ||
41 | + .ram_size = MAINSTONE_RAM_SIZE, | ||
42 | }; | ||
43 | |||
44 | +#define FLASH_SECTOR_SIZE (256 * KiB) | ||
45 | + | ||
46 | static void mainstone_common_init(MachineState *machine, | ||
47 | enum mainstone_model_e model, int arm_id) | ||
48 | { | ||
49 | - uint32_t sector_len = 256 * 1024; | ||
50 | hwaddr mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 }; | ||
51 | PXA2xxState *mpu; | ||
52 | DeviceState *mst_irq; | ||
53 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
54 | |||
55 | /* Setup CPU & memory */ | ||
56 | mpu = pxa270_init(mainstone_binfo.ram_size, machine->cpu_type); | ||
57 | - memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM, | ||
58 | + memory_region_init_rom(rom, NULL, "mainstone.rom", MAINSTONE_ROM_SIZE, | ||
59 | &error_fatal); | ||
60 | memory_region_add_subregion(get_system_memory(), 0x00000000, rom); | ||
61 | |||
62 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
63 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
64 | if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
65 | i ? "mainstone.flash1" : "mainstone.flash0", | ||
66 | - MAINSTONE_FLASH, | ||
67 | + MAINSTONE_FLASH_SIZE, | ||
68 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
70 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | error_report("Error registering flash memory"); | ||
72 | exit(1); | ||
73 | } | ||
59 | -- | 74 | -- |
60 | 2.20.1 | 75 | 2.34.1 |
61 | 76 | ||
62 | 77 | diff view generated by jsdifflib |
1 | Add basic documentation of the MPS2 board models. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | IEC binary prefixes ease code review: the unit is explicit. | ||
4 | |||
5 | Add the FLASH_SECTOR_SIZE definition. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109115316.2235-9-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
5 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 20200507151819.28444-5-peter.maydell@linaro.org | ||
8 | --- | 11 | --- |
9 | docs/system/arm/mps2.rst | 29 +++++++++++++++++++++++++++++ | 12 | hw/arm/musicpal.c | 9 ++++++--- |
10 | docs/system/target-arm.rst | 1 + | 13 | 1 file changed, 6 insertions(+), 3 deletions(-) |
11 | MAINTAINERS | 1 + | ||
12 | 3 files changed, 31 insertions(+) | ||
13 | create mode 100644 docs/system/arm/mps2.rst | ||
14 | 14 | ||
15 | diff --git a/docs/system/arm/mps2.rst b/docs/system/arm/mps2.rst | 15 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c |
16 | new file mode 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
17 | index XXXXXXX..XXXXXXX | 17 | --- a/hw/arm/musicpal.c |
18 | --- /dev/null | 18 | +++ b/hw/arm/musicpal.c |
19 | +++ b/docs/system/arm/mps2.rst | ||
20 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
21 | +Arm MPS2 boards (``mps2-an385``, ``mps2-an505``, ``mps2-an511``, ``mps2-an521``) | 20 | */ |
22 | +================================================================================ | 21 | |
22 | #include "qemu/osdep.h" | ||
23 | +#include "qemu/units.h" | ||
24 | #include "qapi/error.h" | ||
25 | #include "cpu.h" | ||
26 | #include "hw/sysbus.h" | ||
27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo musicpal_key_info = { | ||
28 | .class_init = musicpal_key_class_init, | ||
29 | }; | ||
30 | |||
31 | +#define FLASH_SECTOR_SIZE (64 * KiB) | ||
23 | + | 32 | + |
24 | +These board models all use Arm M-profile CPUs. | 33 | static struct arm_boot_info musicpal_binfo = { |
25 | + | 34 | .loader_start = 0x0, |
26 | +The Arm MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger | 35 | .board_id = 0x20e, |
27 | +FPGA but is otherwise the same as the 2). Since the CPU itself | 36 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) |
28 | +and most of the devices are in the FPGA, the details of the board | 37 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); |
29 | +as seen by the guest depend significantly on the FPGA image. | 38 | |
30 | + | 39 | flash_size = blk_getlength(blk); |
31 | +QEMU models the following FPGA images: | 40 | - if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && |
32 | + | 41 | - flash_size != 32*1024*1024) { |
33 | +``mps2-an385`` | 42 | + if (flash_size != 8 * MiB && flash_size != 16 * MiB && |
34 | + Cortex-M3 as documented in ARM Application Note AN385 | 43 | + flash_size != 32 * MiB) { |
35 | +``mps2-an511`` | 44 | error_report("Invalid flash image size"); |
36 | + Cortex-M3 'DesignStart' as documented in AN511 | 45 | exit(1); |
37 | +``mps2-an505`` | 46 | } |
38 | + Cortex-M33 as documented in ARM Application Note AN505 | 47 | @@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine) |
39 | +``mps2-an521`` | 48 | */ |
40 | + Dual Cortex-M33 as documented in Application Note AN521 | 49 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, |
41 | + | 50 | "musicpal.flash", flash_size, |
42 | +Differences between QEMU and real hardware: | 51 | - blk, 0x10000, |
43 | + | 52 | + blk, FLASH_SECTOR_SIZE, |
44 | +- AN385 remapping of low 16K of memory to either ZBT SSRAM1 or to | 53 | MP_FLASH_SIZE_MAX / flash_size, |
45 | + block RAM is unimplemented (QEMU always maps this to ZBT SSRAM1, as | 54 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, |
46 | + if zbt_boot_ctrl is always zero) | 55 | 0x5555, 0x2AAA, 0); |
47 | +- QEMU provides a LAN9118 ethernet rather than LAN9220; the only guest | ||
48 | + visible difference is that the LAN9118 doesn't support checksum | ||
49 | + offloading | ||
50 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/docs/system/target-arm.rst | ||
53 | +++ b/docs/system/target-arm.rst | ||
54 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
55 | :maxdepth: 1 | ||
56 | |||
57 | arm/integratorcp | ||
58 | + arm/mps2 | ||
59 | arm/realview | ||
60 | arm/versatile | ||
61 | arm/vexpress | ||
62 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/MAINTAINERS | ||
65 | +++ b/MAINTAINERS | ||
66 | @@ -XXX,XX +XXX,XX @@ F: hw/misc/armsse-cpuid.c | ||
67 | F: include/hw/misc/armsse-cpuid.h | ||
68 | F: hw/misc/armsse-mhu.c | ||
69 | F: include/hw/misc/armsse-mhu.h | ||
70 | +F: docs/system/arm/mps2.rst | ||
71 | |||
72 | Musca | ||
73 | M: Peter Maydell <peter.maydell@linaro.org> | ||
74 | -- | 56 | -- |
75 | 2.20.1 | 57 | 2.34.1 |
76 | 58 | ||
77 | 59 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Instantiating PWM, CAN, CAAM, and OCOTP devices is necessary to avoid | 3 | The total_ram_v1/total_ram_v2 definitions were never used. |
4 | crashes when booting mainline Linux. | ||
5 | 4 | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200517162135.110364-8-linux@roeck-us.net | 7 | Message-id: 20230109115316.2235-10-philmd@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | include/hw/arm/fsl-imx7.h | 16 ++++++++++++++++ | 10 | hw/arm/omap_sx1.c | 2 -- |
12 | hw/arm/fsl-imx7.c | 24 ++++++++++++++++++++++++ | 11 | 1 file changed, 2 deletions(-) |
13 | 2 files changed, 40 insertions(+) | ||
14 | 12 | ||
15 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | 13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/fsl-imx7.h | 15 | --- a/hw/arm/omap_sx1.c |
18 | +++ b/include/hw/arm/fsl-imx7.h | 16 | +++ b/hw/arm/omap_sx1.c |
19 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | 17 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { |
20 | FSL_IMX7_IOMUXC_GPR_ADDR = 0x30340000, | 18 | #define flash0_size (16 * 1024 * 1024) |
21 | FSL_IMX7_IOMUXCn_SIZE = 0x1000, | 19 | #define flash1_size ( 8 * 1024 * 1024) |
22 | 20 | #define flash2_size (32 * 1024 * 1024) | |
23 | + FSL_IMX7_OCOTP_ADDR = 0x30350000, | 21 | -#define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) |
24 | + FSL_IMX7_OCOTP_SIZE = 0x10000, | 22 | -#define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) |
25 | + | 23 | |
26 | FSL_IMX7_ANALOG_ADDR = 0x30360000, | 24 | static struct arm_boot_info sx1_binfo = { |
27 | FSL_IMX7_SNVS_ADDR = 0x30370000, | 25 | .loader_start = OMAP_EMIFF_BASE, |
28 | FSL_IMX7_CCM_ADDR = 0x30380000, | ||
29 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7MemoryMap { | ||
30 | FSL_IMX7_ADC2_ADDR = 0x30620000, | ||
31 | FSL_IMX7_ADCn_SIZE = 0x1000, | ||
32 | |||
33 | + FSL_IMX7_PWM1_ADDR = 0x30660000, | ||
34 | + FSL_IMX7_PWM2_ADDR = 0x30670000, | ||
35 | + FSL_IMX7_PWM3_ADDR = 0x30680000, | ||
36 | + FSL_IMX7_PWM4_ADDR = 0x30690000, | ||
37 | + FSL_IMX7_PWMn_SIZE = 0x10000, | ||
38 | + | ||
39 | FSL_IMX7_PCIE_PHY_ADDR = 0x306D0000, | ||
40 | FSL_IMX7_PCIE_PHY_SIZE = 0x10000, | ||
41 | |||
42 | FSL_IMX7_GPC_ADDR = 0x303A0000, | ||
43 | |||
44 | + FSL_IMX7_CAAM_ADDR = 0x30900000, | ||
45 | + FSL_IMX7_CAAM_SIZE = 0x40000, | ||
46 | + | ||
47 | + FSL_IMX7_CAN1_ADDR = 0x30A00000, | ||
48 | + FSL_IMX7_CAN2_ADDR = 0x30A10000, | ||
49 | + FSL_IMX7_CANn_SIZE = 0x10000, | ||
50 | + | ||
51 | FSL_IMX7_I2C1_ADDR = 0x30A20000, | ||
52 | FSL_IMX7_I2C2_ADDR = 0x30A30000, | ||
53 | FSL_IMX7_I2C3_ADDR = 0x30A40000, | ||
54 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
55 | index XXXXXXX..XXXXXXX 100644 | ||
56 | --- a/hw/arm/fsl-imx7.c | ||
57 | +++ b/hw/arm/fsl-imx7.c | ||
58 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
59 | */ | ||
60 | create_unimplemented_device("sdma", FSL_IMX7_SDMA_ADDR, FSL_IMX7_SDMA_SIZE); | ||
61 | |||
62 | + /* | ||
63 | + * CAAM | ||
64 | + */ | ||
65 | + create_unimplemented_device("caam", FSL_IMX7_CAAM_ADDR, FSL_IMX7_CAAM_SIZE); | ||
66 | + | ||
67 | + /* | ||
68 | + * PWM | ||
69 | + */ | ||
70 | + create_unimplemented_device("pwm1", FSL_IMX7_PWM1_ADDR, FSL_IMX7_PWMn_SIZE); | ||
71 | + create_unimplemented_device("pwm2", FSL_IMX7_PWM2_ADDR, FSL_IMX7_PWMn_SIZE); | ||
72 | + create_unimplemented_device("pwm3", FSL_IMX7_PWM3_ADDR, FSL_IMX7_PWMn_SIZE); | ||
73 | + create_unimplemented_device("pwm4", FSL_IMX7_PWM4_ADDR, FSL_IMX7_PWMn_SIZE); | ||
74 | + | ||
75 | + /* | ||
76 | + * CAN | ||
77 | + */ | ||
78 | + create_unimplemented_device("can1", FSL_IMX7_CAN1_ADDR, FSL_IMX7_CANn_SIZE); | ||
79 | + create_unimplemented_device("can2", FSL_IMX7_CAN2_ADDR, FSL_IMX7_CANn_SIZE); | ||
80 | + | ||
81 | + /* | ||
82 | + * OCOTP | ||
83 | + */ | ||
84 | + create_unimplemented_device("ocotp", FSL_IMX7_OCOTP_ADDR, | ||
85 | + FSL_IMX7_OCOTP_SIZE); | ||
86 | |||
87 | object_property_set_bool(OBJECT(&s->gpr), true, "realized", | ||
88 | &error_abort); | ||
89 | -- | 26 | -- |
90 | 2.20.1 | 27 | 2.34.1 |
91 | 28 | ||
92 | 29 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | i.MX7 supports watchdog pretimeout interupts. With this commit, | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | the watchdog in mcimx7d-sabre is fully operational, including | ||
5 | pretimeout support. | ||
6 | 4 | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
8 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20200517162135.110364-9-linux@roeck-us.net | 7 | Message-id: 20230109115316.2235-11-philmd@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | include/hw/arm/fsl-imx7.h | 5 +++++ | 10 | hw/arm/omap_sx1.c | 33 +++++++++++++++++---------------- |
13 | hw/arm/fsl-imx7.c | 11 +++++++++++ | 11 | 1 file changed, 17 insertions(+), 16 deletions(-) |
14 | 2 files changed, 16 insertions(+) | ||
15 | 12 | ||
16 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | 13 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c |
17 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/fsl-imx7.h | 15 | --- a/hw/arm/omap_sx1.c |
19 | +++ b/include/hw/arm/fsl-imx7.h | 16 | +++ b/hw/arm/omap_sx1.c |
20 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { | 17 | @@ -XXX,XX +XXX,XX @@ |
21 | FSL_IMX7_USB2_IRQ = 42, | 18 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
22 | FSL_IMX7_USB3_IRQ = 40, | 19 | */ |
23 | 20 | #include "qemu/osdep.h" | |
24 | + FSL_IMX7_WDOG1_IRQ = 78, | 21 | +#include "qemu/units.h" |
25 | + FSL_IMX7_WDOG2_IRQ = 79, | 22 | #include "qapi/error.h" |
26 | + FSL_IMX7_WDOG3_IRQ = 10, | 23 | #include "ui/console.h" |
27 | + FSL_IMX7_WDOG4_IRQ = 109, | 24 | #include "hw/arm/omap.h" |
28 | + | 25 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps static_ops = { |
29 | FSL_IMX7_PCI_INTA_IRQ = 125, | 26 | .endianness = DEVICE_NATIVE_ENDIAN, |
30 | FSL_IMX7_PCI_INTB_IRQ = 124, | 27 | }; |
31 | FSL_IMX7_PCI_INTC_IRQ = 123, | 28 | |
32 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | 29 | -#define sdram_size 0x02000000 |
33 | index XXXXXXX..XXXXXXX 100644 | 30 | -#define sector_size (128 * 1024) |
34 | --- a/hw/arm/fsl-imx7.c | 31 | -#define flash0_size (16 * 1024 * 1024) |
35 | +++ b/hw/arm/fsl-imx7.c | 32 | -#define flash1_size ( 8 * 1024 * 1024) |
36 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | 33 | -#define flash2_size (32 * 1024 * 1024) |
37 | FSL_IMX7_WDOG3_ADDR, | 34 | +#define SDRAM_SIZE (32 * MiB) |
38 | FSL_IMX7_WDOG4_ADDR, | 35 | +#define SECTOR_SIZE (128 * KiB) |
39 | }; | 36 | +#define FLASH0_SIZE (16 * MiB) |
40 | + static const int FSL_IMX7_WDOGn_IRQ[FSL_IMX7_NUM_WDTS] = { | 37 | +#define FLASH1_SIZE (8 * MiB) |
41 | + FSL_IMX7_WDOG1_IRQ, | 38 | +#define FLASH2_SIZE (32 * MiB) |
42 | + FSL_IMX7_WDOG2_IRQ, | 39 | |
43 | + FSL_IMX7_WDOG3_IRQ, | 40 | static struct arm_boot_info sx1_binfo = { |
44 | + FSL_IMX7_WDOG4_IRQ, | 41 | .loader_start = OMAP_EMIFF_BASE, |
45 | + }; | 42 | - .ram_size = sdram_size, |
46 | 43 | + .ram_size = SDRAM_SIZE, | |
47 | + object_property_set_bool(OBJECT(&s->wdt[i]), true, "pretimeout-support", | 44 | .board_id = 0x265, |
48 | + &error_abort); | 45 | }; |
49 | object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", | 46 | |
50 | &error_abort); | 47 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) |
51 | 48 | static uint32_t cs3val = 0x00001139; | |
52 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX7_WDOGn_ADDR[i]); | 49 | DriveInfo *dinfo; |
53 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0, | 50 | int fl_idx; |
54 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | 51 | - uint32_t flash_size = flash0_size; |
55 | + FSL_IMX7_WDOGn_IRQ[i])); | 52 | + uint32_t flash_size = FLASH0_SIZE; |
53 | |||
54 | if (machine->ram_size != mc->default_ram_size) { | ||
55 | char *sz = size_to_str(mc->default_ram_size); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
56 | } | 57 | } |
57 | 58 | ||
58 | /* | 59 | if (version == 2) { |
60 | - flash_size = flash2_size; | ||
61 | + flash_size = FLASH2_SIZE; | ||
62 | } | ||
63 | |||
64 | memory_region_add_subregion(address_space, OMAP_EMIFF_BASE, machine->ram); | ||
65 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
66 | if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
67 | "omap_sx1.flash0-1", flash_size, | ||
68 | blk_by_legacy_dinfo(dinfo), | ||
69 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
70 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
71 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
72 | fl_idx); | ||
73 | } | ||
74 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
75 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
76 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); | ||
77 | memory_region_init_rom(flash_1, NULL, "omap_sx1.flash1-0", | ||
78 | - flash1_size, &error_fatal); | ||
79 | + FLASH1_SIZE, &error_fatal); | ||
80 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); | ||
81 | |||
82 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
83 | - "sx1.cs1", OMAP_CS1_SIZE - flash1_size); | ||
84 | + "sx1.cs1", OMAP_CS1_SIZE - FLASH1_SIZE); | ||
85 | memory_region_add_subregion(address_space, | ||
86 | - OMAP_CS1_BASE + flash1_size, &cs[1]); | ||
87 | + OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
88 | |||
89 | if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
90 | - "omap_sx1.flash1-1", flash1_size, | ||
91 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
92 | blk_by_legacy_dinfo(dinfo), | ||
93 | - sector_size, 4, 0, 0, 0, 0, 0)) { | ||
94 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
95 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
96 | fl_idx); | ||
97 | } | ||
98 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v2_class_init(ObjectClass *oc, void *data) | ||
99 | mc->init = sx1_init_v2; | ||
100 | mc->ignore_memory_transaction_failures = true; | ||
101 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
102 | - mc->default_ram_size = sdram_size; | ||
103 | + mc->default_ram_size = SDRAM_SIZE; | ||
104 | mc->default_ram_id = "omap1.dram"; | ||
105 | } | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static void sx1_machine_v1_class_init(ObjectClass *oc, void *data) | ||
108 | mc->init = sx1_init_v1; | ||
109 | mc->ignore_memory_transaction_failures = true; | ||
110 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("ti925t"); | ||
111 | - mc->default_ram_size = sdram_size; | ||
112 | + mc->default_ram_size = SDRAM_SIZE; | ||
113 | mc->default_ram_id = "omap1.dram"; | ||
114 | } | ||
115 | |||
59 | -- | 116 | -- |
60 | 2.20.1 | 117 | 2.34.1 |
61 | 118 | ||
62 | 119 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | hw_error() calls exit(). This a bit overkill when we can log | 3 | IEC binary prefixes ease code review: the unit is explicit. |
4 | the accesses as unimplemented or guest error. | ||
5 | 4 | ||
6 | When fuzzing the devices, we don't want the whole process to | 5 | Add the FLASH_SECTOR_SIZE definition. |
7 | exit. Replace some hw_error() calls by qemu_log_mask(). | ||
8 | 6 | ||
9 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | Message-id: 20230109115316.2235-12-philmd@linaro.org |
12 | Message-id: 20200518140309.5220-4-f4bug@amsat.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | hw/char/xilinx_uartlite.c | 5 +++-- | 12 | hw/arm/z2.c | 6 ++++-- |
16 | 1 file changed, 3 insertions(+), 2 deletions(-) | 13 | 1 file changed, 4 insertions(+), 2 deletions(-) |
17 | 14 | ||
18 | diff --git a/hw/char/xilinx_uartlite.c b/hw/char/xilinx_uartlite.c | 15 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c |
19 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/hw/char/xilinx_uartlite.c | 17 | --- a/hw/arm/z2.c |
21 | +++ b/hw/char/xilinx_uartlite.c | 18 | +++ b/hw/arm/z2.c |
22 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
23 | */ | 20 | */ |
24 | 21 | ||
25 | #include "qemu/osdep.h" | 22 | #include "qemu/osdep.h" |
26 | -#include "hw/hw.h" | 23 | +#include "qemu/units.h" |
27 | +#include "qemu/log.h" | 24 | #include "hw/arm/pxa.h" |
28 | #include "hw/irq.h" | 25 | #include "hw/arm/boot.h" |
29 | #include "hw/qdev-properties.h" | 26 | #include "hw/i2c/i2c.h" |
30 | #include "hw/sysbus.h" | 27 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aer915_info = { |
31 | @@ -XXX,XX +XXX,XX @@ uart_write(void *opaque, hwaddr addr, | 28 | .class_init = aer915_class_init, |
32 | switch (addr) | 29 | }; |
33 | { | 30 | |
34 | case R_STATUS: | 31 | +#define FLASH_SECTOR_SIZE (64 * KiB) |
35 | - hw_error("write to UART STATUS?\n"); | 32 | + |
36 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: write to UART STATUS\n", | 33 | static void z2_init(MachineState *machine) |
37 | + __func__); | 34 | { |
38 | break; | 35 | - uint32_t sector_len = 0x10000; |
39 | 36 | PXA2xxState *mpu; | |
40 | case R_CTRL: | 37 | DriveInfo *dinfo; |
38 | void *z2_lcd; | ||
39 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
40 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
41 | if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
42 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
43 | - sector_len, 4, 0, 0, 0, 0, 0)) { | ||
44 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
45 | error_report("Error registering flash memory"); | ||
46 | exit(1); | ||
47 | } | ||
41 | -- | 48 | -- |
42 | 2.20.1 | 49 | 2.34.1 |
43 | 50 | ||
44 | 51 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | With this commit, the watchdog on mcimx6ul-evk is fully operational, | 3 | Upon introduction in commit b8433303fb ("Set proper device-width |
4 | including pretimeout support. | 4 | for vexpress flash"), ve_pflash_cfi01_register() was calling |
5 | qdev_init_nofail() which can not fail. This call was later | ||
6 | converted with a script to use &error_fatal, still unable to | ||
7 | fail. Remove the unreachable code. | ||
5 | 8 | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | 10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200517162135.110364-7-linux@roeck-us.net | 11 | Message-id: 20230109115316.2235-13-philmd@linaro.org |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | hw/arm/fsl-imx6ul.c | 10 ++++++++++ | 14 | hw/arm/vexpress.c | 10 +--------- |
12 | 1 file changed, 10 insertions(+) | 15 | 1 file changed, 1 insertion(+), 9 deletions(-) |
13 | 16 | ||
14 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c | 17 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c |
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/fsl-imx6ul.c | 19 | --- a/hw/arm/vexpress.c |
17 | +++ b/hw/arm/fsl-imx6ul.c | 20 | +++ b/hw/arm/vexpress.c |
18 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_realize(DeviceState *dev, Error **errp) | 21 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) |
19 | FSL_IMX6UL_WDOG2_ADDR, | 22 | dinfo = drive_get(IF_PFLASH, 0, 0); |
20 | FSL_IMX6UL_WDOG3_ADDR, | 23 | pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", |
21 | }; | 24 | dinfo); |
22 | + static const int FSL_IMX6UL_WDOGn_IRQ[FSL_IMX6UL_NUM_WDTS] = { | 25 | - if (!pflash0) { |
23 | + FSL_IMX6UL_WDOG1_IRQ, | 26 | - error_report("vexpress: error registering flash 0"); |
24 | + FSL_IMX6UL_WDOG2_IRQ, | 27 | - exit(1); |
25 | + FSL_IMX6UL_WDOG3_IRQ, | 28 | - } |
26 | + }; | 29 | |
27 | 30 | if (map[VE_NORFLASHALIAS] != -1) { | |
28 | + object_property_set_bool(OBJECT(&s->wdt[i]), true, "pretimeout-support", | 31 | /* Map flash 0 as an alias into low memory */ |
29 | + &error_abort); | 32 | @@ -XXX,XX +XXX,XX @@ static void vexpress_common_init(MachineState *machine) |
30 | object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", | ||
31 | &error_abort); | ||
32 | |||
33 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, | ||
34 | FSL_IMX6UL_WDOGn_ADDR[i]); | ||
35 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0, | ||
36 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
37 | + FSL_IMX6UL_WDOGn_IRQ[i])); | ||
38 | } | 33 | } |
39 | 34 | ||
40 | /* | 35 | dinfo = drive_get(IF_PFLASH, 0, 1); |
36 | - if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", | ||
37 | - dinfo)) { | ||
38 | - error_report("vexpress: error registering flash 1"); | ||
39 | - exit(1); | ||
40 | - } | ||
41 | + ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); | ||
42 | |||
43 | sram_size = 0x2000000; | ||
44 | memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, | ||
41 | -- | 45 | -- |
42 | 2.20.1 | 46 | 2.34.1 |
43 | 47 | ||
44 | 48 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | With this patch applied, the watchdog in the sabrelite emulation | 3 | Since its QOM'ification in commit 368a354f02 ("pflash_cfi0x: |
4 | is fully operational, including pretimeout support. | 4 | QOMified") the pflash_cfi01_register() function does not fail. |
5 | 5 | ||
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | This call was later converted with a script to use &error_fatal, |
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | 7 | still unable to fail. Remove the unreachable code. |
8 | Message-id: 20200517162135.110364-6-linux@roeck-us.net | 8 | |
9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20230109115316.2235-14-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 13 | --- |
11 | hw/arm/fsl-imx6.c | 9 +++++++++ | 14 | hw/arm/gumstix.c | 18 ++++++------------ |
12 | 1 file changed, 9 insertions(+) | 15 | hw/arm/mainstone.c | 13 +++++-------- |
16 | hw/arm/omap_sx1.c | 22 ++++++++-------------- | ||
17 | hw/arm/versatilepb.c | 6 ++---- | ||
18 | hw/arm/z2.c | 9 +++------ | ||
19 | 5 files changed, 24 insertions(+), 44 deletions(-) | ||
13 | 20 | ||
14 | diff --git a/hw/arm/fsl-imx6.c b/hw/arm/fsl-imx6.c | 21 | diff --git a/hw/arm/gumstix.c b/hw/arm/gumstix.c |
15 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/fsl-imx6.c | 23 | --- a/hw/arm/gumstix.c |
17 | +++ b/hw/arm/fsl-imx6.c | 24 | +++ b/hw/arm/gumstix.c |
18 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6_realize(DeviceState *dev, Error **errp) | 25 | @@ -XXX,XX +XXX,XX @@ static void connex_init(MachineState *machine) |
19 | FSL_IMX6_WDOG1_ADDR, | ||
20 | FSL_IMX6_WDOG2_ADDR, | ||
21 | }; | ||
22 | + static const int FSL_IMX6_WDOGn_IRQ[FSL_IMX6_NUM_WDTS] = { | ||
23 | + FSL_IMX6_WDOG1_IRQ, | ||
24 | + FSL_IMX6_WDOG2_IRQ, | ||
25 | + }; | ||
26 | |||
27 | + object_property_set_bool(OBJECT(&s->wdt[i]), true, "pretimeout-support", | ||
28 | + &error_abort); | ||
29 | object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", | ||
30 | &error_abort); | ||
31 | |||
32 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, FSL_IMX6_WDOGn_ADDR[i]); | ||
33 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->wdt[i]), 0, | ||
34 | + qdev_get_gpio_in(DEVICE(&s->a9mpcore), | ||
35 | + FSL_IMX6_WDOGn_IRQ[i])); | ||
36 | } | 26 | } |
37 | 27 | ||
38 | /* ROM memory */ | 28 | /* Numonyx RC28F128J3F75 */ |
29 | - if (!pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | ||
30 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
31 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
32 | - error_report("Error registering flash memory"); | ||
33 | - exit(1); | ||
34 | - } | ||
35 | + pflash_cfi01_register(0x00000000, "connext.rom", CONNEX_FLASH_SIZE, | ||
36 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
37 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
38 | |||
39 | /* Interrupt line of NIC is connected to GPIO line 36 */ | ||
40 | smc91c111_init(&nd_table[0], 0x04000300, | ||
41 | @@ -XXX,XX +XXX,XX @@ static void verdex_init(MachineState *machine) | ||
42 | } | ||
43 | |||
44 | /* Micron RC28F256P30TFA */ | ||
45 | - if (!pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
46 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
47 | - FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0)) { | ||
48 | - error_report("Error registering flash memory"); | ||
49 | - exit(1); | ||
50 | - } | ||
51 | + pflash_cfi01_register(0x00000000, "verdex.rom", VERDEX_FLASH_SIZE, | ||
52 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
53 | + FLASH_SECTOR_SIZE, 2, 0, 0, 0, 0, 0); | ||
54 | |||
55 | /* Interrupt line of NIC is connected to GPIO line 99 */ | ||
56 | smc91c111_init(&nd_table[0], 0x04000300, | ||
57 | diff --git a/hw/arm/mainstone.c b/hw/arm/mainstone.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/hw/arm/mainstone.c | ||
60 | +++ b/hw/arm/mainstone.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void mainstone_common_init(MachineState *machine, | ||
62 | /* There are two 32MiB flash devices on the board */ | ||
63 | for (i = 0; i < 2; i ++) { | ||
64 | dinfo = drive_get(IF_PFLASH, 0, i); | ||
65 | - if (!pflash_cfi01_register(mainstone_flash_base[i], | ||
66 | - i ? "mainstone.flash1" : "mainstone.flash0", | ||
67 | - MAINSTONE_FLASH_SIZE, | ||
68 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
69 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
70 | - error_report("Error registering flash memory"); | ||
71 | - exit(1); | ||
72 | - } | ||
73 | + pflash_cfi01_register(mainstone_flash_base[i], | ||
74 | + i ? "mainstone.flash1" : "mainstone.flash0", | ||
75 | + MAINSTONE_FLASH_SIZE, | ||
76 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
77 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
78 | } | ||
79 | |||
80 | mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS, | ||
81 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
82 | index XXXXXXX..XXXXXXX 100644 | ||
83 | --- a/hw/arm/omap_sx1.c | ||
84 | +++ b/hw/arm/omap_sx1.c | ||
85 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
86 | |||
87 | fl_idx = 0; | ||
88 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { | ||
89 | - if (!pflash_cfi01_register(OMAP_CS0_BASE, | ||
90 | - "omap_sx1.flash0-1", flash_size, | ||
91 | - blk_by_legacy_dinfo(dinfo), | ||
92 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
93 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
94 | - fl_idx); | ||
95 | - } | ||
96 | + pflash_cfi01_register(OMAP_CS0_BASE, | ||
97 | + "omap_sx1.flash0-1", flash_size, | ||
98 | + blk_by_legacy_dinfo(dinfo), | ||
99 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
100 | fl_idx++; | ||
101 | } | ||
102 | |||
103 | @@ -XXX,XX +XXX,XX @@ static void sx1_init(MachineState *machine, const int version) | ||
104 | memory_region_add_subregion(address_space, | ||
105 | OMAP_CS1_BASE + FLASH1_SIZE, &cs[1]); | ||
106 | |||
107 | - if (!pflash_cfi01_register(OMAP_CS1_BASE, | ||
108 | - "omap_sx1.flash1-1", FLASH1_SIZE, | ||
109 | - blk_by_legacy_dinfo(dinfo), | ||
110 | - SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
111 | - fprintf(stderr, "qemu: Error registering flash memory %d.\n", | ||
112 | - fl_idx); | ||
113 | - } | ||
114 | + pflash_cfi01_register(OMAP_CS1_BASE, | ||
115 | + "omap_sx1.flash1-1", FLASH1_SIZE, | ||
116 | + blk_by_legacy_dinfo(dinfo), | ||
117 | + SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
118 | fl_idx++; | ||
119 | } else { | ||
120 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, | ||
121 | diff --git a/hw/arm/versatilepb.c b/hw/arm/versatilepb.c | ||
122 | index XXXXXXX..XXXXXXX 100644 | ||
123 | --- a/hw/arm/versatilepb.c | ||
124 | +++ b/hw/arm/versatilepb.c | ||
125 | @@ -XXX,XX +XXX,XX @@ static void versatile_init(MachineState *machine, int board_id) | ||
126 | /* 0x34000000 NOR Flash */ | ||
127 | |||
128 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
129 | - if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
130 | + pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash", | ||
131 | VERSATILE_FLASH_SIZE, | ||
132 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
133 | VERSATILE_FLASH_SECT_SIZE, | ||
134 | - 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { | ||
135 | - fprintf(stderr, "qemu: Error registering flash memory.\n"); | ||
136 | - } | ||
137 | + 4, 0x0089, 0x0018, 0x0000, 0x0, 0); | ||
138 | |||
139 | versatile_binfo.ram_size = machine->ram_size; | ||
140 | versatile_binfo.board_id = board_id; | ||
141 | diff --git a/hw/arm/z2.c b/hw/arm/z2.c | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/hw/arm/z2.c | ||
144 | +++ b/hw/arm/z2.c | ||
145 | @@ -XXX,XX +XXX,XX @@ static void z2_init(MachineState *machine) | ||
146 | mpu = pxa270_init(z2_binfo.ram_size, machine->cpu_type); | ||
147 | |||
148 | dinfo = drive_get(IF_PFLASH, 0, 0); | ||
149 | - if (!pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
150 | - dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
151 | - FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0)) { | ||
152 | - error_report("Error registering flash memory"); | ||
153 | - exit(1); | ||
154 | - } | ||
155 | + pflash_cfi01_register(Z2_FLASH_BASE, "z2.flash0", Z2_FLASH_SIZE, | ||
156 | + dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, | ||
157 | + FLASH_SECTOR_SIZE, 4, 0, 0, 0, 0, 0); | ||
158 | |||
159 | /* setup keypad */ | ||
160 | pxa27x_register_keypad(mpu->kp, map, 0x100); | ||
39 | -- | 161 | -- |
40 | 2.20.1 | 162 | 2.34.1 |
41 | 163 | ||
42 | 164 | diff view generated by jsdifflib |
1 | The GEN_NEON_INTEGER_OP macro is no longer used; remove it. | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | To avoid forward-declaring PXA2xxI2CState, declare | ||
4 | PXA2XX_I2C before its use in pxa2xx_i2c_init() prototype. | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-2-philmd@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | --- | 10 | --- |
6 | target/arm/translate.c | 23 ----------------------- | 11 | include/hw/arm/pxa.h | 6 +++--- |
7 | 1 file changed, 23 deletions(-) | 12 | 1 file changed, 3 insertions(+), 3 deletions(-) |
8 | 13 | ||
9 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 14 | diff --git a/include/hw/arm/pxa.h b/include/hw/arm/pxa.h |
10 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
11 | --- a/target/arm/translate.c | 16 | --- a/include/hw/arm/pxa.h |
12 | +++ b/target/arm/translate.c | 17 | +++ b/include/hw/arm/pxa.h |
13 | @@ -XXX,XX +XXX,XX @@ static inline void gen_neon_rsb(int size, TCGv_i32 t0, TCGv_i32 t1) | 18 | @@ -XXX,XX +XXX,XX @@ void pxa27x_register_keypad(PXA2xxKeyPadState *kp, |
14 | default: return 1; \ | 19 | const struct keymap *map, int size); |
15 | }} while (0) | 20 | |
16 | 21 | /* pxa2xx.c */ | |
17 | -#define GEN_NEON_INTEGER_OP(name) do { \ | 22 | -typedef struct PXA2xxI2CState PXA2xxI2CState; |
18 | - switch ((size << 1) | u) { \ | 23 | +#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
19 | - case 0: \ | 24 | +OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
20 | - gen_helper_neon_##name##_s8(tmp, tmp, tmp2); \ | 25 | + |
21 | - break; \ | 26 | PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base, |
22 | - case 1: \ | 27 | qemu_irq irq, uint32_t page_size); |
23 | - gen_helper_neon_##name##_u8(tmp, tmp, tmp2); \ | 28 | I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s); |
24 | - break; \ | 29 | |
25 | - case 2: \ | 30 | -#define TYPE_PXA2XX_I2C "pxa2xx_i2c" |
26 | - gen_helper_neon_##name##_s16(tmp, tmp, tmp2); \ | 31 | typedef struct PXA2xxI2SState PXA2xxI2SState; |
27 | - break; \ | 32 | -OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxI2CState, PXA2XX_I2C) |
28 | - case 3: \ | 33 | |
29 | - gen_helper_neon_##name##_u16(tmp, tmp, tmp2); \ | 34 | #define TYPE_PXA2XX_FIR "pxa2xx-fir" |
30 | - break; \ | 35 | OBJECT_DECLARE_SIMPLE_TYPE(PXA2xxFIrState, PXA2XX_FIR) |
31 | - case 4: \ | ||
32 | - gen_helper_neon_##name##_s32(tmp, tmp, tmp2); \ | ||
33 | - break; \ | ||
34 | - case 5: \ | ||
35 | - gen_helper_neon_##name##_u32(tmp, tmp, tmp2); \ | ||
36 | - break; \ | ||
37 | - default: return 1; \ | ||
38 | - }} while (0) | ||
39 | - | ||
40 | static TCGv_i32 neon_load_scratch(int scratch) | ||
41 | { | ||
42 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
43 | -- | 36 | -- |
44 | 2.20.1 | 37 | 2.34.1 |
45 | 38 | ||
46 | 39 | diff view generated by jsdifflib |
1 | Our code to identify syscall numbers has some issues: | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | * for Thumb mode, we never need the immediate value from the insn, | ||
3 | but we always read it anyway | ||
4 | * bad immediate values in the svc insn should cause a SIGILL, but we | ||
5 | were abort()ing instead (via "goto error") | ||
6 | 2 | ||
7 | We can fix both these things by refactoring the code that identifies | 3 | Add a local 'struct omap_gpif_s *' variable to improve readability. |
8 | the syscall number to more closely follow the kernel COMPAT_OABI code: | 4 | (This also eases next commit conversion). |
9 | * for Thumb it is always r7 | ||
10 | * for Arm, if the immediate value is 0, then this is an EABI call | ||
11 | with the syscall number in r7 | ||
12 | * otherwise, we XOR the immediate value with 0x900000 | ||
13 | (ARM_SYSCALL_BASE for QEMU; __NR_OABI_SYSCALL_BASE in the kernel), | ||
14 | which converts valid syscall immediates into the desired value, | ||
15 | and puts all invalid immediates in the range 0x100000 or above | ||
16 | * then we can just let the existing "value too large, deliver | ||
17 | SIGILL" case handle invalid numbers, and drop the 'goto error' | ||
18 | 5 | ||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20230109140306.23161-3-philmd@linaro.org | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
21 | Message-id: 20200420212206.12776-5-peter.maydell@linaro.org | ||
22 | --- | 10 | --- |
23 | linux-user/arm/cpu_loop.c | 143 ++++++++++++++++++++------------------ | 11 | hw/gpio/omap_gpio.c | 3 ++- |
24 | 1 file changed, 77 insertions(+), 66 deletions(-) | 12 | 1 file changed, 2 insertions(+), 1 deletion(-) |
25 | 13 | ||
26 | diff --git a/linux-user/arm/cpu_loop.c b/linux-user/arm/cpu_loop.c | 14 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
27 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/linux-user/arm/cpu_loop.c | 16 | --- a/hw/gpio/omap_gpio.c |
29 | +++ b/linux-user/arm/cpu_loop.c | 17 | +++ b/hw/gpio/omap_gpio.c |
30 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | 18 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
31 | env->eabi = 1; | 19 | /* General-Purpose I/O of OMAP1 */ |
32 | /* system call */ | 20 | static void omap_gpio_set(void *opaque, int line, int level) |
33 | if (env->thumb) { | 21 | { |
34 | - /* FIXME - what to do if get_user() fails? */ | 22 | - struct omap_gpio_s *s = &((struct omap_gpif_s *) opaque)->omap1; |
35 | - get_user_code_u16(insn, env->regs[15] - 2, env); | 23 | + struct omap_gpif_s *p = opaque; |
36 | - n = insn & 0xff; | 24 | + struct omap_gpio_s *s = &p->omap1; |
37 | + /* Thumb is always EABI style with syscall number in r7 */ | 25 | uint16_t prev = s->inputs; |
38 | + n = env->regs[7]; | 26 | |
39 | } else { | 27 | if (level) |
40 | + /* | ||
41 | + * Equivalent of kernel CONFIG_OABI_COMPAT: read the | ||
42 | + * Arm SVC insn to extract the immediate, which is the | ||
43 | + * syscall number in OABI. | ||
44 | + */ | ||
45 | /* FIXME - what to do if get_user() fails? */ | ||
46 | get_user_code_u32(insn, env->regs[15] - 4, env); | ||
47 | n = insn & 0xffffff; | ||
48 | - } | ||
49 | - | ||
50 | - if (n == 0 || n >= ARM_SYSCALL_BASE || env->thumb) { | ||
51 | - /* linux syscall */ | ||
52 | - if (env->thumb || n == 0) { | ||
53 | + if (n == 0) { | ||
54 | + /* zero immediate: EABI, syscall number in r7 */ | ||
55 | n = env->regs[7]; | ||
56 | } else { | ||
57 | - n -= ARM_SYSCALL_BASE; | ||
58 | + /* | ||
59 | + * This XOR matches the kernel code: an immediate | ||
60 | + * in the valid range (0x900000 .. 0x9fffff) is | ||
61 | + * converted into the correct EABI-style syscall | ||
62 | + * number; invalid immediates end up as values | ||
63 | + * > 0xfffff and are handled below as out-of-range. | ||
64 | + */ | ||
65 | + n ^= ARM_SYSCALL_BASE; | ||
66 | env->eabi = 0; | ||
67 | } | ||
68 | - if ( n > ARM_NR_BASE) { | ||
69 | - switch (n) { | ||
70 | - case ARM_NR_cacheflush: | ||
71 | - /* nop */ | ||
72 | - break; | ||
73 | - case ARM_NR_set_tls: | ||
74 | - cpu_set_tls(env, env->regs[0]); | ||
75 | - env->regs[0] = 0; | ||
76 | - break; | ||
77 | - case ARM_NR_breakpoint: | ||
78 | - env->regs[15] -= env->thumb ? 2 : 4; | ||
79 | - goto excp_debug; | ||
80 | - case ARM_NR_get_tls: | ||
81 | - env->regs[0] = cpu_get_tls(env); | ||
82 | - break; | ||
83 | - default: | ||
84 | - if (n < 0xf0800) { | ||
85 | - /* | ||
86 | - * Syscalls 0xf0000..0xf07ff (or 0x9f0000.. | ||
87 | - * 0x9f07ff in OABI numbering) are defined | ||
88 | - * to return -ENOSYS rather than raising | ||
89 | - * SIGILL. Note that we have already | ||
90 | - * removed the 0x900000 prefix. | ||
91 | - */ | ||
92 | - qemu_log_mask(LOG_UNIMP, | ||
93 | - "qemu: Unsupported ARM syscall: 0x%x\n", | ||
94 | - n); | ||
95 | - env->regs[0] = -TARGET_ENOSYS; | ||
96 | + } | ||
97 | + | ||
98 | + if (n > ARM_NR_BASE) { | ||
99 | + switch (n) { | ||
100 | + case ARM_NR_cacheflush: | ||
101 | + /* nop */ | ||
102 | + break; | ||
103 | + case ARM_NR_set_tls: | ||
104 | + cpu_set_tls(env, env->regs[0]); | ||
105 | + env->regs[0] = 0; | ||
106 | + break; | ||
107 | + case ARM_NR_breakpoint: | ||
108 | + env->regs[15] -= env->thumb ? 2 : 4; | ||
109 | + goto excp_debug; | ||
110 | + case ARM_NR_get_tls: | ||
111 | + env->regs[0] = cpu_get_tls(env); | ||
112 | + break; | ||
113 | + default: | ||
114 | + if (n < 0xf0800) { | ||
115 | + /* | ||
116 | + * Syscalls 0xf0000..0xf07ff (or 0x9f0000.. | ||
117 | + * 0x9f07ff in OABI numbering) are defined | ||
118 | + * to return -ENOSYS rather than raising | ||
119 | + * SIGILL. Note that we have already | ||
120 | + * removed the 0x900000 prefix. | ||
121 | + */ | ||
122 | + qemu_log_mask(LOG_UNIMP, | ||
123 | + "qemu: Unsupported ARM syscall: 0x%x\n", | ||
124 | + n); | ||
125 | + env->regs[0] = -TARGET_ENOSYS; | ||
126 | + } else { | ||
127 | + /* | ||
128 | + * Otherwise SIGILL. This includes any SWI with | ||
129 | + * immediate not originally 0x9fxxxx, because | ||
130 | + * of the earlier XOR. | ||
131 | + */ | ||
132 | + info.si_signo = TARGET_SIGILL; | ||
133 | + info.si_errno = 0; | ||
134 | + info.si_code = TARGET_ILL_ILLTRP; | ||
135 | + info._sifields._sigfault._addr = env->regs[15]; | ||
136 | + if (env->thumb) { | ||
137 | + info._sifields._sigfault._addr -= 2; | ||
138 | } else { | ||
139 | - /* Otherwise SIGILL */ | ||
140 | - info.si_signo = TARGET_SIGILL; | ||
141 | - info.si_errno = 0; | ||
142 | - info.si_code = TARGET_ILL_ILLTRP; | ||
143 | - info._sifields._sigfault._addr = env->regs[15]; | ||
144 | - if (env->thumb) { | ||
145 | - info._sifields._sigfault._addr -= 2; | ||
146 | - } else { | ||
147 | - info._sifields._sigfault._addr -= 4; | ||
148 | - } | ||
149 | - queue_signal(env, info.si_signo, | ||
150 | - QEMU_SI_FAULT, &info); | ||
151 | + info._sifields._sigfault._addr -= 4; | ||
152 | } | ||
153 | - break; | ||
154 | - } | ||
155 | - } else { | ||
156 | - ret = do_syscall(env, | ||
157 | - n, | ||
158 | - env->regs[0], | ||
159 | - env->regs[1], | ||
160 | - env->regs[2], | ||
161 | - env->regs[3], | ||
162 | - env->regs[4], | ||
163 | - env->regs[5], | ||
164 | - 0, 0); | ||
165 | - if (ret == -TARGET_ERESTARTSYS) { | ||
166 | - env->regs[15] -= env->thumb ? 2 : 4; | ||
167 | - } else if (ret != -TARGET_QEMU_ESIGRETURN) { | ||
168 | - env->regs[0] = ret; | ||
169 | + queue_signal(env, info.si_signo, | ||
170 | + QEMU_SI_FAULT, &info); | ||
171 | } | ||
172 | + break; | ||
173 | } | ||
174 | } else { | ||
175 | - goto error; | ||
176 | + ret = do_syscall(env, | ||
177 | + n, | ||
178 | + env->regs[0], | ||
179 | + env->regs[1], | ||
180 | + env->regs[2], | ||
181 | + env->regs[3], | ||
182 | + env->regs[4], | ||
183 | + env->regs[5], | ||
184 | + 0, 0); | ||
185 | + if (ret == -TARGET_ERESTARTSYS) { | ||
186 | + env->regs[15] -= env->thumb ? 2 : 4; | ||
187 | + } else if (ret != -TARGET_QEMU_ESIGRETURN) { | ||
188 | + env->regs[0] = ret; | ||
189 | + } | ||
190 | } | ||
191 | } | ||
192 | break; | ||
193 | -- | 28 | -- |
194 | 2.20.1 | 29 | 2.34.1 |
195 | 30 | ||
196 | 31 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | hw_error() calls exit(). This a bit overkill when we can log | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | the accesses as unimplemented or guest error. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Message-id: 20230109140306.23161-4-philmd@linaro.org | |
6 | When fuzzing the devices, we don't want the whole process to | ||
7 | exit. Replace some hw_error() calls by qemu_log_mask(). | ||
8 | |||
9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Message-id: 20200518140309.5220-2-f4bug@amsat.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 7 | --- |
14 | hw/arm/integratorcp.c | 23 +++++++++++++++-------- | 8 | hw/arm/omap1.c | 115 ++++++++++++++++++-------------------- |
15 | 1 file changed, 15 insertions(+), 8 deletions(-) | 9 | hw/arm/omap2.c | 40 ++++++------- |
10 | hw/arm/omap_sx1.c | 2 +- | ||
11 | hw/arm/palm.c | 2 +- | ||
12 | hw/char/omap_uart.c | 7 +-- | ||
13 | hw/display/omap_dss.c | 15 +++-- | ||
14 | hw/display/omap_lcdc.c | 9 ++- | ||
15 | hw/dma/omap_dma.c | 15 +++-- | ||
16 | hw/gpio/omap_gpio.c | 15 +++-- | ||
17 | hw/intc/omap_intc.c | 12 ++-- | ||
18 | hw/misc/omap_gpmc.c | 12 ++-- | ||
19 | hw/misc/omap_l4.c | 7 +-- | ||
20 | hw/misc/omap_sdrc.c | 7 +-- | ||
21 | hw/misc/omap_tap.c | 5 +- | ||
22 | hw/sd/omap_mmc.c | 9 ++- | ||
23 | hw/ssi/omap_spi.c | 7 +-- | ||
24 | hw/timer/omap_gptimer.c | 22 ++++---- | ||
25 | hw/timer/omap_synctimer.c | 4 +- | ||
26 | 18 files changed, 142 insertions(+), 163 deletions(-) | ||
16 | 27 | ||
17 | diff --git a/hw/arm/integratorcp.c b/hw/arm/integratorcp.c | 28 | diff --git a/hw/arm/omap1.c b/hw/arm/omap1.c |
18 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/integratorcp.c | 30 | --- a/hw/arm/omap1.c |
20 | +++ b/hw/arm/integratorcp.c | 31 | +++ b/hw/arm/omap1.c |
32 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_fire(void *opaque) | ||
33 | |||
34 | static void omap_timer_tick(void *opaque) | ||
35 | { | ||
36 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
37 | + struct omap_mpu_timer_s *timer = opaque; | ||
38 | |||
39 | omap_timer_sync(timer); | ||
40 | omap_timer_fire(timer); | ||
41 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_tick(void *opaque) | ||
42 | |||
43 | static void omap_timer_clk_update(void *opaque, int line, int on) | ||
44 | { | ||
45 | - struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque; | ||
46 | + struct omap_mpu_timer_s *timer = opaque; | ||
47 | |||
48 | omap_timer_sync(timer); | ||
49 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
50 | @@ -XXX,XX +XXX,XX @@ static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer) | ||
51 | static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
52 | unsigned size) | ||
53 | { | ||
54 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
55 | + struct omap_mpu_timer_s *s = opaque; | ||
56 | |||
57 | if (size != 4) { | ||
58 | return omap_badwidth_read32(opaque, addr); | ||
59 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpu_timer_read(void *opaque, hwaddr addr, | ||
60 | static void omap_mpu_timer_write(void *opaque, hwaddr addr, | ||
61 | uint64_t value, unsigned size) | ||
62 | { | ||
63 | - struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque; | ||
64 | + struct omap_mpu_timer_s *s = opaque; | ||
65 | |||
66 | if (size != 4) { | ||
67 | omap_badwidth_write32(opaque, addr, value); | ||
68 | @@ -XXX,XX +XXX,XX @@ struct omap_watchdog_timer_s { | ||
69 | static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
70 | unsigned size) | ||
71 | { | ||
72 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
73 | + struct omap_watchdog_timer_s *s = opaque; | ||
74 | |||
75 | if (size != 2) { | ||
76 | return omap_badwidth_read16(opaque, addr); | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_wd_timer_read(void *opaque, hwaddr addr, | ||
78 | static void omap_wd_timer_write(void *opaque, hwaddr addr, | ||
79 | uint64_t value, unsigned size) | ||
80 | { | ||
81 | - struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque; | ||
82 | + struct omap_watchdog_timer_s *s = opaque; | ||
83 | |||
84 | if (size != 2) { | ||
85 | omap_badwidth_write16(opaque, addr, value); | ||
86 | @@ -XXX,XX +XXX,XX @@ struct omap_32khz_timer_s { | ||
87 | static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
88 | unsigned size) | ||
89 | { | ||
90 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
91 | + struct omap_32khz_timer_s *s = opaque; | ||
92 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
93 | |||
94 | if (size != 4) { | ||
95 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_os_timer_read(void *opaque, hwaddr addr, | ||
96 | static void omap_os_timer_write(void *opaque, hwaddr addr, | ||
97 | uint64_t value, unsigned size) | ||
98 | { | ||
99 | - struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque; | ||
100 | + struct omap_32khz_timer_s *s = opaque; | ||
101 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
102 | |||
103 | if (size != 4) { | ||
104 | @@ -XXX,XX +XXX,XX @@ static struct omap_32khz_timer_s *omap_os_timer_init(MemoryRegion *memory, | ||
105 | static uint64_t omap_ulpd_pm_read(void *opaque, hwaddr addr, | ||
106 | unsigned size) | ||
107 | { | ||
108 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
109 | + struct omap_mpu_state_s *s = opaque; | ||
110 | uint16_t ret; | ||
111 | |||
112 | if (size != 2) { | ||
113 | @@ -XXX,XX +XXX,XX @@ static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s, | ||
114 | static void omap_ulpd_pm_write(void *opaque, hwaddr addr, | ||
115 | uint64_t value, unsigned size) | ||
116 | { | ||
117 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
118 | + struct omap_mpu_state_s *s = opaque; | ||
119 | int64_t now, ticks; | ||
120 | int div, mult; | ||
121 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
122 | @@ -XXX,XX +XXX,XX @@ static void omap_ulpd_pm_init(MemoryRegion *system_memory, | ||
123 | static uint64_t omap_pin_cfg_read(void *opaque, hwaddr addr, | ||
124 | unsigned size) | ||
125 | { | ||
126 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
127 | + struct omap_mpu_state_s *s = opaque; | ||
128 | |||
129 | if (size != 4) { | ||
130 | return omap_badwidth_read32(opaque, addr); | ||
131 | @@ -XXX,XX +XXX,XX @@ static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s, | ||
132 | static void omap_pin_cfg_write(void *opaque, hwaddr addr, | ||
133 | uint64_t value, unsigned size) | ||
134 | { | ||
135 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
136 | + struct omap_mpu_state_s *s = opaque; | ||
137 | uint32_t diff; | ||
138 | |||
139 | if (size != 4) { | ||
140 | @@ -XXX,XX +XXX,XX @@ static void omap_pin_cfg_init(MemoryRegion *system_memory, | ||
141 | static uint64_t omap_id_read(void *opaque, hwaddr addr, | ||
142 | unsigned size) | ||
143 | { | ||
144 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
145 | + struct omap_mpu_state_s *s = opaque; | ||
146 | |||
147 | if (size != 4) { | ||
148 | return omap_badwidth_read32(opaque, addr); | ||
149 | @@ -XXX,XX +XXX,XX @@ static void omap_id_init(MemoryRegion *memory, struct omap_mpu_state_s *mpu) | ||
150 | static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
151 | unsigned size) | ||
152 | { | ||
153 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
154 | + struct omap_mpu_state_s *s = opaque; | ||
155 | |||
156 | if (size != 4) { | ||
157 | return omap_badwidth_read32(opaque, addr); | ||
158 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpui_read(void *opaque, hwaddr addr, | ||
159 | static void omap_mpui_write(void *opaque, hwaddr addr, | ||
160 | uint64_t value, unsigned size) | ||
161 | { | ||
162 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
163 | + struct omap_mpu_state_s *s = opaque; | ||
164 | |||
165 | if (size != 4) { | ||
166 | omap_badwidth_write32(opaque, addr, value); | ||
167 | @@ -XXX,XX +XXX,XX @@ struct omap_tipb_bridge_s { | ||
168 | static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
169 | unsigned size) | ||
170 | { | ||
171 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
172 | + struct omap_tipb_bridge_s *s = opaque; | ||
173 | |||
174 | if (size < 2) { | ||
175 | return omap_badwidth_read16(opaque, addr); | ||
176 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tipb_bridge_read(void *opaque, hwaddr addr, | ||
177 | static void omap_tipb_bridge_write(void *opaque, hwaddr addr, | ||
178 | uint64_t value, unsigned size) | ||
179 | { | ||
180 | - struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque; | ||
181 | + struct omap_tipb_bridge_s *s = opaque; | ||
182 | |||
183 | if (size < 2) { | ||
184 | omap_badwidth_write16(opaque, addr, value); | ||
185 | @@ -XXX,XX +XXX,XX @@ static struct omap_tipb_bridge_s *omap_tipb_bridge_init( | ||
186 | static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
187 | unsigned size) | ||
188 | { | ||
189 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
190 | + struct omap_mpu_state_s *s = opaque; | ||
191 | uint32_t ret; | ||
192 | |||
193 | if (size != 4) { | ||
194 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_tcmi_read(void *opaque, hwaddr addr, | ||
195 | static void omap_tcmi_write(void *opaque, hwaddr addr, | ||
196 | uint64_t value, unsigned size) | ||
197 | { | ||
198 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
199 | + struct omap_mpu_state_s *s = opaque; | ||
200 | |||
201 | if (size != 4) { | ||
202 | omap_badwidth_write32(opaque, addr, value); | ||
203 | @@ -XXX,XX +XXX,XX @@ struct dpll_ctl_s { | ||
204 | static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
205 | unsigned size) | ||
206 | { | ||
207 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
208 | + struct dpll_ctl_s *s = opaque; | ||
209 | |||
210 | if (size != 2) { | ||
211 | return omap_badwidth_read16(opaque, addr); | ||
212 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dpll_read(void *opaque, hwaddr addr, | ||
213 | static void omap_dpll_write(void *opaque, hwaddr addr, | ||
214 | uint64_t value, unsigned size) | ||
215 | { | ||
216 | - struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque; | ||
217 | + struct dpll_ctl_s *s = opaque; | ||
218 | uint16_t diff; | ||
219 | static const int bypass_div[4] = { 1, 2, 4, 4 }; | ||
220 | int div, mult; | ||
221 | @@ -XXX,XX +XXX,XX @@ static struct dpll_ctl_s *omap_dpll_init(MemoryRegion *memory, | ||
222 | static uint64_t omap_clkm_read(void *opaque, hwaddr addr, | ||
223 | unsigned size) | ||
224 | { | ||
225 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
226 | + struct omap_mpu_state_s *s = opaque; | ||
227 | |||
228 | if (size != 2) { | ||
229 | return omap_badwidth_read16(opaque, addr); | ||
230 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s, | ||
231 | static void omap_clkm_write(void *opaque, hwaddr addr, | ||
232 | uint64_t value, unsigned size) | ||
233 | { | ||
234 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
235 | + struct omap_mpu_state_s *s = opaque; | ||
236 | uint16_t diff; | ||
237 | omap_clk clk; | ||
238 | static const char *clkschemename[8] = { | ||
239 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_clkm_ops = { | ||
240 | static uint64_t omap_clkdsp_read(void *opaque, hwaddr addr, | ||
241 | unsigned size) | ||
242 | { | ||
243 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
244 | + struct omap_mpu_state_s *s = opaque; | ||
245 | CPUState *cpu = CPU(s->cpu); | ||
246 | |||
247 | if (size != 2) { | ||
248 | @@ -XXX,XX +XXX,XX @@ static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s, | ||
249 | static void omap_clkdsp_write(void *opaque, hwaddr addr, | ||
250 | uint64_t value, unsigned size) | ||
251 | { | ||
252 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
253 | + struct omap_mpu_state_s *s = opaque; | ||
254 | uint16_t diff; | ||
255 | |||
256 | if (size != 2) { | ||
257 | @@ -XXX,XX +XXX,XX @@ struct omap_mpuio_s { | ||
258 | |||
259 | static void omap_mpuio_set(void *opaque, int line, int level) | ||
260 | { | ||
261 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
262 | + struct omap_mpuio_s *s = opaque; | ||
263 | uint16_t prev = s->inputs; | ||
264 | |||
265 | if (level) | ||
266 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_kbd_update(struct omap_mpuio_s *s) | ||
267 | static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
268 | unsigned size) | ||
269 | { | ||
270 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
271 | + struct omap_mpuio_s *s = opaque; | ||
272 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
273 | uint16_t ret; | ||
274 | |||
275 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mpuio_read(void *opaque, hwaddr addr, | ||
276 | static void omap_mpuio_write(void *opaque, hwaddr addr, | ||
277 | uint64_t value, unsigned size) | ||
278 | { | ||
279 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
280 | + struct omap_mpuio_s *s = opaque; | ||
281 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
282 | uint16_t diff; | ||
283 | int ln; | ||
284 | @@ -XXX,XX +XXX,XX @@ static void omap_mpuio_reset(struct omap_mpuio_s *s) | ||
285 | |||
286 | static void omap_mpuio_onoff(void *opaque, int line, int on) | ||
287 | { | ||
288 | - struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque; | ||
289 | + struct omap_mpuio_s *s = opaque; | ||
290 | |||
291 | s->clk = on; | ||
292 | if (on) | ||
293 | @@ -XXX,XX +XXX,XX @@ static void omap_uwire_transfer_start(struct omap_uwire_s *s) | ||
294 | } | ||
295 | } | ||
296 | |||
297 | -static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
298 | - unsigned size) | ||
299 | +static uint64_t omap_uwire_read(void *opaque, hwaddr addr, unsigned size) | ||
300 | { | ||
301 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
302 | + struct omap_uwire_s *s = opaque; | ||
303 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
304 | |||
305 | if (size != 2) { | ||
306 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uwire_read(void *opaque, hwaddr addr, | ||
307 | static void omap_uwire_write(void *opaque, hwaddr addr, | ||
308 | uint64_t value, unsigned size) | ||
309 | { | ||
310 | - struct omap_uwire_s *s = (struct omap_uwire_s *) opaque; | ||
311 | + struct omap_uwire_s *s = opaque; | ||
312 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
313 | |||
314 | if (size != 2) { | ||
315 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_update(struct omap_pwl_s *s) | ||
316 | } | ||
317 | } | ||
318 | |||
319 | -static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
320 | - unsigned size) | ||
321 | +static uint64_t omap_pwl_read(void *opaque, hwaddr addr, unsigned size) | ||
322 | { | ||
323 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
324 | + struct omap_pwl_s *s = opaque; | ||
325 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
326 | |||
327 | if (size != 1) { | ||
328 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwl_read(void *opaque, hwaddr addr, | ||
329 | static void omap_pwl_write(void *opaque, hwaddr addr, | ||
330 | uint64_t value, unsigned size) | ||
331 | { | ||
332 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
333 | + struct omap_pwl_s *s = opaque; | ||
334 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
335 | |||
336 | if (size != 1) { | ||
337 | @@ -XXX,XX +XXX,XX @@ static void omap_pwl_reset(struct omap_pwl_s *s) | ||
338 | |||
339 | static void omap_pwl_clk_update(void *opaque, int line, int on) | ||
340 | { | ||
341 | - struct omap_pwl_s *s = (struct omap_pwl_s *) opaque; | ||
342 | + struct omap_pwl_s *s = opaque; | ||
343 | |||
344 | s->clk = on; | ||
345 | omap_pwl_update(s); | ||
346 | @@ -XXX,XX +XXX,XX @@ struct omap_pwt_s { | ||
347 | omap_clk clk; | ||
348 | }; | ||
349 | |||
350 | -static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
351 | - unsigned size) | ||
352 | +static uint64_t omap_pwt_read(void *opaque, hwaddr addr, unsigned size) | ||
353 | { | ||
354 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
355 | + struct omap_pwt_s *s = opaque; | ||
356 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
357 | |||
358 | if (size != 1) { | ||
359 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_pwt_read(void *opaque, hwaddr addr, | ||
360 | static void omap_pwt_write(void *opaque, hwaddr addr, | ||
361 | uint64_t value, unsigned size) | ||
362 | { | ||
363 | - struct omap_pwt_s *s = (struct omap_pwt_s *) opaque; | ||
364 | + struct omap_pwt_s *s = opaque; | ||
365 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
366 | |||
367 | if (size != 1) { | ||
368 | @@ -XXX,XX +XXX,XX @@ static void omap_rtc_alarm_update(struct omap_rtc_s *s) | ||
369 | printf("%s: conversion failed\n", __func__); | ||
370 | } | ||
371 | |||
372 | -static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
373 | - unsigned size) | ||
374 | +static uint64_t omap_rtc_read(void *opaque, hwaddr addr, unsigned size) | ||
375 | { | ||
376 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
377 | + struct omap_rtc_s *s = opaque; | ||
378 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
379 | uint8_t i; | ||
380 | |||
381 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rtc_read(void *opaque, hwaddr addr, | ||
382 | static void omap_rtc_write(void *opaque, hwaddr addr, | ||
383 | uint64_t value, unsigned size) | ||
384 | { | ||
385 | - struct omap_rtc_s *s = (struct omap_rtc_s *) opaque; | ||
386 | + struct omap_rtc_s *s = opaque; | ||
387 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
388 | struct tm new_tm; | ||
389 | time_t ti[2]; | ||
390 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s) | ||
391 | |||
392 | static void omap_mcbsp_source_tick(void *opaque) | ||
393 | { | ||
394 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
395 | + struct omap_mcbsp_s *s = opaque; | ||
396 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
397 | |||
398 | if (!s->rx_rate) | ||
399 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s) | ||
400 | |||
401 | static void omap_mcbsp_sink_tick(void *opaque) | ||
402 | { | ||
403 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
404 | + struct omap_mcbsp_s *s = opaque; | ||
405 | static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 }; | ||
406 | |||
407 | if (!s->tx_rate) | ||
408 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_req_update(struct omap_mcbsp_s *s) | ||
409 | static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
410 | unsigned size) | ||
411 | { | ||
412 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
413 | + struct omap_mcbsp_s *s = opaque; | ||
414 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
415 | uint16_t ret; | ||
416 | |||
417 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcbsp_read(void *opaque, hwaddr addr, | ||
418 | static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
419 | uint32_t value) | ||
420 | { | ||
421 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
422 | + struct omap_mcbsp_s *s = opaque; | ||
423 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
424 | |||
425 | switch (offset) { | ||
426 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_writeh(void *opaque, hwaddr addr, | ||
427 | static void omap_mcbsp_writew(void *opaque, hwaddr addr, | ||
428 | uint32_t value) | ||
429 | { | ||
430 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
431 | + struct omap_mcbsp_s *s = opaque; | ||
432 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
433 | |||
434 | if (offset == 0x04) { /* DXR */ | ||
435 | @@ -XXX,XX +XXX,XX @@ static struct omap_mcbsp_s *omap_mcbsp_init(MemoryRegion *system_memory, | ||
436 | |||
437 | static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
438 | { | ||
439 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
440 | + struct omap_mcbsp_s *s = opaque; | ||
441 | |||
442 | if (s->rx_rate) { | ||
443 | s->rx_req = s->codec->in.len; | ||
444 | @@ -XXX,XX +XXX,XX @@ static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level) | ||
445 | |||
446 | static void omap_mcbsp_i2s_start(void *opaque, int line, int level) | ||
447 | { | ||
448 | - struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque; | ||
449 | + struct omap_mcbsp_s *s = opaque; | ||
450 | |||
451 | if (s->tx_rate) { | ||
452 | s->tx_req = s->codec->out.size; | ||
453 | @@ -XXX,XX +XXX,XX @@ static void omap_lpg_reset(struct omap_lpg_s *s) | ||
454 | omap_lpg_update(s); | ||
455 | } | ||
456 | |||
457 | -static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
458 | - unsigned size) | ||
459 | +static uint64_t omap_lpg_read(void *opaque, hwaddr addr, unsigned size) | ||
460 | { | ||
461 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
462 | + struct omap_lpg_s *s = opaque; | ||
463 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
464 | |||
465 | if (size != 1) { | ||
466 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lpg_read(void *opaque, hwaddr addr, | ||
467 | static void omap_lpg_write(void *opaque, hwaddr addr, | ||
468 | uint64_t value, unsigned size) | ||
469 | { | ||
470 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
471 | + struct omap_lpg_s *s = opaque; | ||
472 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
473 | |||
474 | if (size != 1) { | ||
475 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_lpg_ops = { | ||
476 | |||
477 | static void omap_lpg_clk_update(void *opaque, int line, int on) | ||
478 | { | ||
479 | - struct omap_lpg_s *s = (struct omap_lpg_s *) opaque; | ||
480 | + struct omap_lpg_s *s = opaque; | ||
481 | |||
482 | s->clk = on; | ||
483 | omap_lpg_update(s); | ||
484 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_mpui_io(MemoryRegion *system_memory, | ||
485 | /* General chip reset */ | ||
486 | static void omap1_mpu_reset(void *opaque) | ||
487 | { | ||
488 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
489 | + struct omap_mpu_state_s *mpu = opaque; | ||
490 | |||
491 | omap_dma_reset(mpu->dma); | ||
492 | omap_mpu_timer_reset(mpu->timer[0]); | ||
493 | @@ -XXX,XX +XXX,XX @@ static void omap_setup_dsp_mapping(MemoryRegion *system_memory, | ||
494 | |||
495 | void omap_mpu_wakeup(void *opaque, int irq, int req) | ||
496 | { | ||
497 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
498 | + struct omap_mpu_state_s *mpu = opaque; | ||
499 | CPUState *cpu = CPU(mpu->cpu); | ||
500 | |||
501 | if (cpu->halted) { | ||
502 | diff --git a/hw/arm/omap2.c b/hw/arm/omap2.c | ||
503 | index XXXXXXX..XXXXXXX 100644 | ||
504 | --- a/hw/arm/omap2.c | ||
505 | +++ b/hw/arm/omap2.c | ||
506 | @@ -XXX,XX +XXX,XX @@ static inline void omap_eac_out_empty(struct omap_eac_s *s) | ||
507 | |||
508 | static void omap_eac_in_cb(void *opaque, int avail_b) | ||
509 | { | ||
510 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
511 | + struct omap_eac_s *s = opaque; | ||
512 | |||
513 | s->codec.rxavail = avail_b >> 2; | ||
514 | omap_eac_in_refill(s); | ||
515 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_in_cb(void *opaque, int avail_b) | ||
516 | |||
517 | static void omap_eac_out_cb(void *opaque, int free_b) | ||
518 | { | ||
519 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
520 | + struct omap_eac_s *s = opaque; | ||
521 | |||
522 | s->codec.txavail = free_b >> 2; | ||
523 | if (s->codec.txlen) | ||
524 | @@ -XXX,XX +XXX,XX @@ static void omap_eac_reset(struct omap_eac_s *s) | ||
525 | omap_eac_interrupt_update(s); | ||
526 | } | ||
527 | |||
528 | -static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
529 | - unsigned size) | ||
530 | +static uint64_t omap_eac_read(void *opaque, hwaddr addr, unsigned size) | ||
531 | { | ||
532 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
533 | + struct omap_eac_s *s = opaque; | ||
534 | uint32_t ret; | ||
535 | |||
536 | if (size != 2) { | ||
537 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_eac_read(void *opaque, hwaddr addr, | ||
538 | static void omap_eac_write(void *opaque, hwaddr addr, | ||
539 | uint64_t value, unsigned size) | ||
540 | { | ||
541 | - struct omap_eac_s *s = (struct omap_eac_s *) opaque; | ||
542 | + struct omap_eac_s *s = opaque; | ||
543 | |||
544 | if (size != 2) { | ||
545 | omap_badwidth_write16(opaque, addr, value); | ||
546 | @@ -XXX,XX +XXX,XX @@ static void omap_sti_reset(struct omap_sti_s *s) | ||
547 | static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
548 | unsigned size) | ||
549 | { | ||
550 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
551 | + struct omap_sti_s *s = opaque; | ||
552 | |||
553 | if (size != 4) { | ||
554 | return omap_badwidth_read32(opaque, addr); | ||
555 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_read(void *opaque, hwaddr addr, | ||
556 | static void omap_sti_write(void *opaque, hwaddr addr, | ||
557 | uint64_t value, unsigned size) | ||
558 | { | ||
559 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
560 | + struct omap_sti_s *s = opaque; | ||
561 | |||
562 | if (size != 4) { | ||
563 | omap_badwidth_write32(opaque, addr, value); | ||
564 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_sti_ops = { | ||
565 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
566 | }; | ||
567 | |||
568 | -static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
569 | - unsigned size) | ||
570 | +static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, unsigned size) | ||
571 | { | ||
572 | OMAP_BAD_REG(addr); | ||
573 | return 0; | ||
574 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sti_fifo_read(void *opaque, hwaddr addr, | ||
575 | static void omap_sti_fifo_write(void *opaque, hwaddr addr, | ||
576 | uint64_t value, unsigned size) | ||
577 | { | ||
578 | - struct omap_sti_s *s = (struct omap_sti_s *) opaque; | ||
579 | + struct omap_sti_s *s = opaque; | ||
580 | int ch = addr >> 6; | ||
581 | uint8_t byte = value; | ||
582 | |||
583 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_int_update(struct omap_prcm_s *s, int dom) | ||
584 | static uint64_t omap_prcm_read(void *opaque, hwaddr addr, | ||
585 | unsigned size) | ||
586 | { | ||
587 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
588 | + struct omap_prcm_s *s = opaque; | ||
589 | uint32_t ret; | ||
590 | |||
591 | if (size != 4) { | ||
592 | @@ -XXX,XX +XXX,XX @@ static void omap_prcm_dpll_update(struct omap_prcm_s *s) | ||
593 | static void omap_prcm_write(void *opaque, hwaddr addr, | ||
594 | uint64_t value, unsigned size) | ||
595 | { | ||
596 | - struct omap_prcm_s *s = (struct omap_prcm_s *) opaque; | ||
597 | + struct omap_prcm_s *s = opaque; | ||
598 | |||
599 | if (size != 4) { | ||
600 | omap_badwidth_write32(opaque, addr, value); | ||
601 | @@ -XXX,XX +XXX,XX @@ struct omap_sysctl_s { | ||
602 | static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
603 | { | ||
604 | |||
605 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
606 | + struct omap_sysctl_s *s = opaque; | ||
607 | int pad_offset, byte_offset; | ||
608 | int value; | ||
609 | |||
610 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read8(void *opaque, hwaddr addr) | ||
611 | |||
612 | static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
613 | { | ||
614 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
615 | + struct omap_sysctl_s *s = opaque; | ||
616 | |||
617 | switch (addr) { | ||
618 | case 0x000: /* CONTROL_REVISION */ | ||
619 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_sysctl_read(void *opaque, hwaddr addr) | ||
620 | return 0; | ||
621 | } | ||
622 | |||
623 | -static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
624 | - uint32_t value) | ||
625 | +static void omap_sysctl_write8(void *opaque, hwaddr addr, uint32_t value) | ||
626 | { | ||
627 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
628 | + struct omap_sysctl_s *s = opaque; | ||
629 | int pad_offset, byte_offset; | ||
630 | int prev_value; | ||
631 | |||
632 | @@ -XXX,XX +XXX,XX @@ static void omap_sysctl_write8(void *opaque, hwaddr addr, | ||
633 | } | ||
634 | } | ||
635 | |||
636 | -static void omap_sysctl_write(void *opaque, hwaddr addr, | ||
637 | - uint32_t value) | ||
638 | +static void omap_sysctl_write(void *opaque, hwaddr addr, uint32_t value) | ||
639 | { | ||
640 | - struct omap_sysctl_s *s = (struct omap_sysctl_s *) opaque; | ||
641 | + struct omap_sysctl_s *s = opaque; | ||
642 | |||
643 | switch (addr) { | ||
644 | case 0x000: /* CONTROL_REVISION */ | ||
645 | @@ -XXX,XX +XXX,XX @@ static struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta, | ||
646 | /* General chip reset */ | ||
647 | static void omap2_mpu_reset(void *opaque) | ||
648 | { | ||
649 | - struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque; | ||
650 | + struct omap_mpu_state_s *mpu = opaque; | ||
651 | |||
652 | omap_dma_reset(mpu->dma); | ||
653 | omap_prcm_reset(mpu->prcm); | ||
654 | diff --git a/hw/arm/omap_sx1.c b/hw/arm/omap_sx1.c | ||
655 | index XXXXXXX..XXXXXXX 100644 | ||
656 | --- a/hw/arm/omap_sx1.c | ||
657 | +++ b/hw/arm/omap_sx1.c | ||
21 | @@ -XXX,XX +XXX,XX @@ | 658 | @@ -XXX,XX +XXX,XX @@ |
22 | #include "exec/address-spaces.h" | 659 | static uint64_t static_read(void *opaque, hwaddr offset, |
23 | #include "sysemu/runstate.h" | 660 | unsigned size) |
24 | #include "sysemu/sysemu.h" | 661 | { |
25 | +#include "qemu/log.h" | 662 | - uint32_t *val = (uint32_t *) opaque; |
26 | #include "qemu/error-report.h" | 663 | + uint32_t *val = opaque; |
27 | #include "hw/char/pl011.h" | 664 | uint32_t mask = (4 / size) - 1; |
28 | #include "hw/hw.h" | 665 | |
29 | @@ -XXX,XX +XXX,XX @@ static uint64_t integratorcm_read(void *opaque, hwaddr offset, | 666 | return *val >> ((offset & mask) << 3); |
30 | /* ??? Voltage control unimplemented. */ | 667 | diff --git a/hw/arm/palm.c b/hw/arm/palm.c |
31 | return 0; | 668 | index XXXXXXX..XXXXXXX 100644 |
32 | default: | 669 | --- a/hw/arm/palm.c |
33 | - hw_error("integratorcm_read: Unimplemented offset 0x%x\n", | 670 | +++ b/hw/arm/palm.c |
34 | - (int)offset); | 671 | @@ -XXX,XX +XXX,XX @@ static struct { |
35 | + qemu_log_mask(LOG_UNIMP, | 672 | |
36 | + "%s: Unimplemented offset 0x%" HWADDR_PRIX "\n", | 673 | static void palmte_button_event(void *opaque, int keycode) |
37 | + __func__, offset); | 674 | { |
38 | return 0; | 675 | - struct omap_mpu_state_s *cpu = (struct omap_mpu_state_s *) opaque; |
676 | + struct omap_mpu_state_s *cpu = opaque; | ||
677 | |||
678 | if (palmte_keymap[keycode & 0x7f].row != -1) | ||
679 | omap_mpuio_key(cpu->mpuio, | ||
680 | diff --git a/hw/char/omap_uart.c b/hw/char/omap_uart.c | ||
681 | index XXXXXXX..XXXXXXX 100644 | ||
682 | --- a/hw/char/omap_uart.c | ||
683 | +++ b/hw/char/omap_uart.c | ||
684 | @@ -XXX,XX +XXX,XX @@ struct omap_uart_s *omap_uart_init(hwaddr base, | ||
685 | return s; | ||
686 | } | ||
687 | |||
688 | -static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
689 | - unsigned size) | ||
690 | +static uint64_t omap_uart_read(void *opaque, hwaddr addr, unsigned size) | ||
691 | { | ||
692 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
693 | + struct omap_uart_s *s = opaque; | ||
694 | |||
695 | if (size == 4) { | ||
696 | return omap_badwidth_read8(opaque, addr); | ||
697 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_uart_read(void *opaque, hwaddr addr, | ||
698 | static void omap_uart_write(void *opaque, hwaddr addr, | ||
699 | uint64_t value, unsigned size) | ||
700 | { | ||
701 | - struct omap_uart_s *s = (struct omap_uart_s *) opaque; | ||
702 | + struct omap_uart_s *s = opaque; | ||
703 | |||
704 | if (size == 4) { | ||
705 | omap_badwidth_write8(opaque, addr, value); | ||
706 | diff --git a/hw/display/omap_dss.c b/hw/display/omap_dss.c | ||
707 | index XXXXXXX..XXXXXXX 100644 | ||
708 | --- a/hw/display/omap_dss.c | ||
709 | +++ b/hw/display/omap_dss.c | ||
710 | @@ -XXX,XX +XXX,XX @@ void omap_dss_reset(struct omap_dss_s *s) | ||
711 | static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
712 | unsigned size) | ||
713 | { | ||
714 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
715 | + struct omap_dss_s *s = opaque; | ||
716 | |||
717 | if (size != 4) { | ||
718 | return omap_badwidth_read32(opaque, addr); | ||
719 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_diss_read(void *opaque, hwaddr addr, | ||
720 | static void omap_diss_write(void *opaque, hwaddr addr, | ||
721 | uint64_t value, unsigned size) | ||
722 | { | ||
723 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
724 | + struct omap_dss_s *s = opaque; | ||
725 | |||
726 | if (size != 4) { | ||
727 | omap_badwidth_write32(opaque, addr, value); | ||
728 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_diss_ops = { | ||
729 | static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
730 | unsigned size) | ||
731 | { | ||
732 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
733 | + struct omap_dss_s *s = opaque; | ||
734 | |||
735 | if (size != 4) { | ||
736 | return omap_badwidth_read32(opaque, addr); | ||
737 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_disc_read(void *opaque, hwaddr addr, | ||
738 | static void omap_disc_write(void *opaque, hwaddr addr, | ||
739 | uint64_t value, unsigned size) | ||
740 | { | ||
741 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
742 | + struct omap_dss_s *s = opaque; | ||
743 | |||
744 | if (size != 4) { | ||
745 | omap_badwidth_write32(opaque, addr, value); | ||
746 | @@ -XXX,XX +XXX,XX @@ static void omap_rfbi_transfer_start(struct omap_dss_s *s) | ||
747 | omap_dispc_interrupt_update(s); | ||
748 | } | ||
749 | |||
750 | -static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
751 | - unsigned size) | ||
752 | +static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, unsigned size) | ||
753 | { | ||
754 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
755 | + struct omap_dss_s *s = opaque; | ||
756 | |||
757 | if (size != 4) { | ||
758 | return omap_badwidth_read32(opaque, addr); | ||
759 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_rfbi_read(void *opaque, hwaddr addr, | ||
760 | static void omap_rfbi_write(void *opaque, hwaddr addr, | ||
761 | uint64_t value, unsigned size) | ||
762 | { | ||
763 | - struct omap_dss_s *s = (struct omap_dss_s *) opaque; | ||
764 | + struct omap_dss_s *s = opaque; | ||
765 | |||
766 | if (size != 4) { | ||
767 | omap_badwidth_write32(opaque, addr, value); | ||
768 | diff --git a/hw/display/omap_lcdc.c b/hw/display/omap_lcdc.c | ||
769 | index XXXXXXX..XXXXXXX 100644 | ||
770 | --- a/hw/display/omap_lcdc.c | ||
771 | +++ b/hw/display/omap_lcdc.c | ||
772 | @@ -XXX,XX +XXX,XX @@ static void draw_line16_32(void *opaque, uint8_t *d, const uint8_t *s, | ||
773 | |||
774 | static void omap_update_display(void *opaque) | ||
775 | { | ||
776 | - struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque; | ||
777 | + struct omap_lcd_panel_s *omap_lcd = opaque; | ||
778 | DisplaySurface *surface; | ||
779 | drawfn draw_line; | ||
780 | int size, height, first, last; | ||
781 | @@ -XXX,XX +XXX,XX @@ static void omap_lcd_update(struct omap_lcd_panel_s *s) { | ||
39 | } | 782 | } |
40 | } | 783 | } |
41 | @@ -XXX,XX +XXX,XX @@ static void integratorcm_write(void *opaque, hwaddr offset, | 784 | |
42 | /* ??? Voltage control unimplemented. */ | 785 | -static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, |
43 | break; | 786 | - unsigned size) |
44 | default: | 787 | +static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, unsigned size) |
45 | - hw_error("integratorcm_write: Unimplemented offset 0x%x\n", | 788 | { |
46 | - (int)offset); | 789 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; |
47 | + qemu_log_mask(LOG_UNIMP, | 790 | + struct omap_lcd_panel_s *s = opaque; |
48 | + "%s: Unimplemented offset 0x%" HWADDR_PRIX "\n", | 791 | |
49 | + __func__, offset); | 792 | switch (addr) { |
50 | break; | 793 | case 0x00: /* LCD_CONTROL */ |
794 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_lcdc_read(void *opaque, hwaddr addr, | ||
795 | static void omap_lcdc_write(void *opaque, hwaddr addr, | ||
796 | uint64_t value, unsigned size) | ||
797 | { | ||
798 | - struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque; | ||
799 | + struct omap_lcd_panel_s *s = opaque; | ||
800 | |||
801 | switch (addr) { | ||
802 | case 0x00: /* LCD_CONTROL */ | ||
803 | diff --git a/hw/dma/omap_dma.c b/hw/dma/omap_dma.c | ||
804 | index XXXXXXX..XXXXXXX 100644 | ||
805 | --- a/hw/dma/omap_dma.c | ||
806 | +++ b/hw/dma/omap_dma.c | ||
807 | @@ -XXX,XX +XXX,XX @@ static int omap_dma_sys_read(struct omap_dma_s *s, int offset, | ||
808 | return 0; | ||
809 | } | ||
810 | |||
811 | -static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
812 | - unsigned size) | ||
813 | +static uint64_t omap_dma_read(void *opaque, hwaddr addr, unsigned size) | ||
814 | { | ||
815 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
816 | + struct omap_dma_s *s = opaque; | ||
817 | int reg, ch; | ||
818 | uint16_t ret; | ||
819 | |||
820 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma_read(void *opaque, hwaddr addr, | ||
821 | static void omap_dma_write(void *opaque, hwaddr addr, | ||
822 | uint64_t value, unsigned size) | ||
823 | { | ||
824 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
825 | + struct omap_dma_s *s = opaque; | ||
826 | int reg, ch; | ||
827 | |||
828 | if (size != 2) { | ||
829 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_dma_ops = { | ||
830 | |||
831 | static void omap_dma_request(void *opaque, int drq, int req) | ||
832 | { | ||
833 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
834 | + struct omap_dma_s *s = opaque; | ||
835 | /* The request pins are level triggered in QEMU. */ | ||
836 | if (req) { | ||
837 | if (~s->dma->drqbmp & (1ULL << drq)) { | ||
838 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_request(void *opaque, int drq, int req) | ||
839 | /* XXX: this won't be needed once soc_dma knows about clocks. */ | ||
840 | static void omap_dma_clk_update(void *opaque, int line, int on) | ||
841 | { | ||
842 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
843 | + struct omap_dma_s *s = opaque; | ||
844 | int i; | ||
845 | |||
846 | s->dma->freq = omap_clk_getrate(s->clk); | ||
847 | @@ -XXX,XX +XXX,XX @@ static void omap_dma_interrupts_4_update(struct omap_dma_s *s) | ||
848 | static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
849 | unsigned size) | ||
850 | { | ||
851 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
852 | + struct omap_dma_s *s = opaque; | ||
853 | int irqn = 0, chnum; | ||
854 | struct omap_dma_channel_s *ch; | ||
855 | |||
856 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_dma4_read(void *opaque, hwaddr addr, | ||
857 | static void omap_dma4_write(void *opaque, hwaddr addr, | ||
858 | uint64_t value, unsigned size) | ||
859 | { | ||
860 | - struct omap_dma_s *s = (struct omap_dma_s *) opaque; | ||
861 | + struct omap_dma_s *s = opaque; | ||
862 | int chnum, irqn = 0; | ||
863 | struct omap_dma_channel_s *ch; | ||
864 | |||
865 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
866 | index XXXXXXX..XXXXXXX 100644 | ||
867 | --- a/hw/gpio/omap_gpio.c | ||
868 | +++ b/hw/gpio/omap_gpio.c | ||
869 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_set(void *opaque, int line, int level) | ||
870 | static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
871 | unsigned size) | ||
872 | { | ||
873 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
874 | + struct omap_gpio_s *s = opaque; | ||
875 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
876 | |||
877 | if (size != 2) { | ||
878 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpio_read(void *opaque, hwaddr addr, | ||
879 | static void omap_gpio_write(void *opaque, hwaddr addr, | ||
880 | uint64_t value, unsigned size) | ||
881 | { | ||
882 | - struct omap_gpio_s *s = (struct omap_gpio_s *) opaque; | ||
883 | + struct omap_gpio_s *s = opaque; | ||
884 | int offset = addr & OMAP_MPUI_REG_MASK; | ||
885 | uint16_t diff; | ||
886 | int ln; | ||
887 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_module_reset(struct omap2_gpio_s *s) | ||
888 | |||
889 | static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
890 | { | ||
891 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
892 | + struct omap2_gpio_s *s = opaque; | ||
893 | |||
894 | switch (addr) { | ||
895 | case 0x00: /* GPIO_REVISION */ | ||
896 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap2_gpio_module_read(void *opaque, hwaddr addr) | ||
897 | static void omap2_gpio_module_write(void *opaque, hwaddr addr, | ||
898 | uint32_t value) | ||
899 | { | ||
900 | - struct omap2_gpio_s *s = (struct omap2_gpio_s *) opaque; | ||
901 | + struct omap2_gpio_s *s = opaque; | ||
902 | uint32_t diff; | ||
903 | int ln; | ||
904 | |||
905 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) | ||
906 | s->gpo = 0; | ||
907 | } | ||
908 | |||
909 | -static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
910 | - unsigned size) | ||
911 | +static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) | ||
912 | { | ||
913 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
914 | + struct omap2_gpif_s *s = opaque; | ||
915 | |||
916 | switch (addr) { | ||
917 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
918 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, | ||
919 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, | ||
920 | uint64_t value, unsigned size) | ||
921 | { | ||
922 | - struct omap2_gpif_s *s = (struct omap2_gpif_s *) opaque; | ||
923 | + struct omap2_gpif_s *s = opaque; | ||
924 | |||
925 | switch (addr) { | ||
926 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
927 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
928 | index XXXXXXX..XXXXXXX 100644 | ||
929 | --- a/hw/intc/omap_intc.c | ||
930 | +++ b/hw/intc/omap_intc.c | ||
931 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
932 | |||
933 | static void omap_set_intr(void *opaque, int irq, int req) | ||
934 | { | ||
935 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
936 | + struct omap_intr_handler_s *ih = opaque; | ||
937 | uint32_t rise; | ||
938 | |||
939 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
940 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
941 | /* Simplified version with no edge detection */ | ||
942 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
943 | { | ||
944 | - struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque; | ||
945 | + struct omap_intr_handler_s *ih = opaque; | ||
946 | uint32_t rise; | ||
947 | |||
948 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
949 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
950 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
951 | unsigned size) | ||
952 | { | ||
953 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
954 | + struct omap_intr_handler_s *s = opaque; | ||
955 | int i, offset = addr; | ||
956 | int bank_no = offset >> 8; | ||
957 | int line_no; | ||
958 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
959 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
960 | uint64_t value, unsigned size) | ||
961 | { | ||
962 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
963 | + struct omap_intr_handler_s *s = opaque; | ||
964 | int i, offset = addr; | ||
965 | int bank_no = offset >> 8; | ||
966 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
967 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
968 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
969 | unsigned size) | ||
970 | { | ||
971 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
972 | + struct omap_intr_handler_s *s = opaque; | ||
973 | int offset = addr; | ||
974 | int bank_no, line_no; | ||
975 | struct omap_intr_handler_bank_s *bank = NULL; | ||
976 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
977 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
978 | uint64_t value, unsigned size) | ||
979 | { | ||
980 | - struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque; | ||
981 | + struct omap_intr_handler_s *s = opaque; | ||
982 | int offset = addr; | ||
983 | int bank_no, line_no; | ||
984 | struct omap_intr_handler_bank_s *bank = NULL; | ||
985 | diff --git a/hw/misc/omap_gpmc.c b/hw/misc/omap_gpmc.c | ||
986 | index XXXXXXX..XXXXXXX 100644 | ||
987 | --- a/hw/misc/omap_gpmc.c | ||
988 | +++ b/hw/misc/omap_gpmc.c | ||
989 | @@ -XXX,XX +XXX,XX @@ static void omap_gpmc_dma_update(struct omap_gpmc_s *s, int value) | ||
990 | static uint64_t omap_nand_read(void *opaque, hwaddr addr, | ||
991 | unsigned size) | ||
992 | { | ||
993 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
994 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
995 | uint64_t v; | ||
996 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
997 | switch (omap_gpmc_devsize(f)) { | ||
998 | @@ -XXX,XX +XXX,XX @@ static void omap_nand_setio(DeviceState *dev, uint64_t value, | ||
999 | static void omap_nand_write(void *opaque, hwaddr addr, | ||
1000 | uint64_t value, unsigned size) | ||
1001 | { | ||
1002 | - struct omap_gpmc_cs_file_s *f = (struct omap_gpmc_cs_file_s *)opaque; | ||
1003 | + struct omap_gpmc_cs_file_s *f = opaque; | ||
1004 | nand_setpins(f->dev, 0, 0, 0, 1, 0); | ||
1005 | omap_nand_setio(f->dev, value, omap_gpmc_devsize(f), size); | ||
1006 | } | ||
1007 | @@ -XXX,XX +XXX,XX @@ static void fill_prefetch_fifo(struct omap_gpmc_s *s) | ||
1008 | static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1009 | unsigned size) | ||
1010 | { | ||
1011 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1012 | + struct omap_gpmc_s *s = opaque; | ||
1013 | uint32_t data; | ||
1014 | if (s->prefetch.config1 & 1) { | ||
1015 | /* The TRM doesn't define the behaviour if you read from the | ||
1016 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_prefetch_read(void *opaque, hwaddr addr, | ||
1017 | static void omap_gpmc_prefetch_write(void *opaque, hwaddr addr, | ||
1018 | uint64_t value, unsigned size) | ||
1019 | { | ||
1020 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1021 | + struct omap_gpmc_s *s = opaque; | ||
1022 | int cs = prefetch_cs(s->prefetch.config1); | ||
1023 | if ((s->prefetch.config1 & 1) == 0) { | ||
1024 | /* The TRM doesn't define the behaviour of writing to the | ||
1025 | @@ -XXX,XX +XXX,XX @@ static int gpmc_wordaccess_only(hwaddr addr) | ||
1026 | static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1027 | unsigned size) | ||
1028 | { | ||
1029 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1030 | + struct omap_gpmc_s *s = opaque; | ||
1031 | int cs; | ||
1032 | struct omap_gpmc_cs_file_s *f; | ||
1033 | |||
1034 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_gpmc_read(void *opaque, hwaddr addr, | ||
1035 | static void omap_gpmc_write(void *opaque, hwaddr addr, | ||
1036 | uint64_t value, unsigned size) | ||
1037 | { | ||
1038 | - struct omap_gpmc_s *s = (struct omap_gpmc_s *) opaque; | ||
1039 | + struct omap_gpmc_s *s = opaque; | ||
1040 | int cs; | ||
1041 | struct omap_gpmc_cs_file_s *f; | ||
1042 | |||
1043 | diff --git a/hw/misc/omap_l4.c b/hw/misc/omap_l4.c | ||
1044 | index XXXXXXX..XXXXXXX 100644 | ||
1045 | --- a/hw/misc/omap_l4.c | ||
1046 | +++ b/hw/misc/omap_l4.c | ||
1047 | @@ -XXX,XX +XXX,XX @@ hwaddr omap_l4_region_size(struct omap_target_agent_s *ta, | ||
1048 | return ta->start[region].size; | ||
1049 | } | ||
1050 | |||
1051 | -static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1052 | - unsigned size) | ||
1053 | +static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, unsigned size) | ||
1054 | { | ||
1055 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1056 | + struct omap_target_agent_s *s = opaque; | ||
1057 | |||
1058 | if (size != 2) { | ||
1059 | return omap_badwidth_read16(opaque, addr); | ||
1060 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_l4ta_read(void *opaque, hwaddr addr, | ||
1061 | static void omap_l4ta_write(void *opaque, hwaddr addr, | ||
1062 | uint64_t value, unsigned size) | ||
1063 | { | ||
1064 | - struct omap_target_agent_s *s = (struct omap_target_agent_s *) opaque; | ||
1065 | + struct omap_target_agent_s *s = opaque; | ||
1066 | |||
1067 | if (size != 4) { | ||
1068 | omap_badwidth_write32(opaque, addr, value); | ||
1069 | diff --git a/hw/misc/omap_sdrc.c b/hw/misc/omap_sdrc.c | ||
1070 | index XXXXXXX..XXXXXXX 100644 | ||
1071 | --- a/hw/misc/omap_sdrc.c | ||
1072 | +++ b/hw/misc/omap_sdrc.c | ||
1073 | @@ -XXX,XX +XXX,XX @@ void omap_sdrc_reset(struct omap_sdrc_s *s) | ||
1074 | s->config = 0x10; | ||
1075 | } | ||
1076 | |||
1077 | -static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1078 | - unsigned size) | ||
1079 | +static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, unsigned size) | ||
1080 | { | ||
1081 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1082 | + struct omap_sdrc_s *s = opaque; | ||
1083 | |||
1084 | if (size != 4) { | ||
1085 | return omap_badwidth_read32(opaque, addr); | ||
1086 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_sdrc_read(void *opaque, hwaddr addr, | ||
1087 | static void omap_sdrc_write(void *opaque, hwaddr addr, | ||
1088 | uint64_t value, unsigned size) | ||
1089 | { | ||
1090 | - struct omap_sdrc_s *s = (struct omap_sdrc_s *) opaque; | ||
1091 | + struct omap_sdrc_s *s = opaque; | ||
1092 | |||
1093 | if (size != 4) { | ||
1094 | omap_badwidth_write32(opaque, addr, value); | ||
1095 | diff --git a/hw/misc/omap_tap.c b/hw/misc/omap_tap.c | ||
1096 | index XXXXXXX..XXXXXXX 100644 | ||
1097 | --- a/hw/misc/omap_tap.c | ||
1098 | +++ b/hw/misc/omap_tap.c | ||
1099 | @@ -XXX,XX +XXX,XX @@ | ||
1100 | #include "hw/arm/omap.h" | ||
1101 | |||
1102 | /* TEST-Chip-level TAP */ | ||
1103 | -static uint64_t omap_tap_read(void *opaque, hwaddr addr, | ||
1104 | - unsigned size) | ||
1105 | +static uint64_t omap_tap_read(void *opaque, hwaddr addr, unsigned size) | ||
1106 | { | ||
1107 | - struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque; | ||
1108 | + struct omap_mpu_state_s *s = opaque; | ||
1109 | |||
1110 | if (size != 4) { | ||
1111 | return omap_badwidth_read32(opaque, addr); | ||
1112 | diff --git a/hw/sd/omap_mmc.c b/hw/sd/omap_mmc.c | ||
1113 | index XXXXXXX..XXXXXXX 100644 | ||
1114 | --- a/hw/sd/omap_mmc.c | ||
1115 | +++ b/hw/sd/omap_mmc.c | ||
1116 | @@ -XXX,XX +XXX,XX @@ void omap_mmc_reset(struct omap_mmc_s *host) | ||
1117 | device_cold_reset(DEVICE(host->card)); | ||
1118 | } | ||
1119 | |||
1120 | -static uint64_t omap_mmc_read(void *opaque, hwaddr offset, | ||
1121 | - unsigned size) | ||
1122 | +static uint64_t omap_mmc_read(void *opaque, hwaddr offset, unsigned size) | ||
1123 | { | ||
1124 | uint16_t i; | ||
1125 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1126 | + struct omap_mmc_s *s = opaque; | ||
1127 | |||
1128 | if (size != 2) { | ||
1129 | return omap_badwidth_read16(opaque, offset); | ||
1130 | @@ -XXX,XX +XXX,XX @@ static void omap_mmc_write(void *opaque, hwaddr offset, | ||
1131 | uint64_t value, unsigned size) | ||
1132 | { | ||
1133 | int i; | ||
1134 | - struct omap_mmc_s *s = (struct omap_mmc_s *) opaque; | ||
1135 | + struct omap_mmc_s *s = opaque; | ||
1136 | |||
1137 | if (size != 2) { | ||
1138 | omap_badwidth_write16(opaque, offset, value); | ||
1139 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_mmc_ops = { | ||
1140 | |||
1141 | static void omap_mmc_cover_cb(void *opaque, int line, int level) | ||
1142 | { | ||
1143 | - struct omap_mmc_s *host = (struct omap_mmc_s *) opaque; | ||
1144 | + struct omap_mmc_s *host = opaque; | ||
1145 | |||
1146 | if (!host->cdet_state && level) { | ||
1147 | host->status |= 0x0002; | ||
1148 | diff --git a/hw/ssi/omap_spi.c b/hw/ssi/omap_spi.c | ||
1149 | index XXXXXXX..XXXXXXX 100644 | ||
1150 | --- a/hw/ssi/omap_spi.c | ||
1151 | +++ b/hw/ssi/omap_spi.c | ||
1152 | @@ -XXX,XX +XXX,XX @@ void omap_mcspi_reset(struct omap_mcspi_s *s) | ||
1153 | omap_mcspi_interrupt_update(s); | ||
1154 | } | ||
1155 | |||
1156 | -static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1157 | - unsigned size) | ||
1158 | +static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, unsigned size) | ||
1159 | { | ||
1160 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1161 | + struct omap_mcspi_s *s = opaque; | ||
1162 | int ch = 0; | ||
1163 | uint32_t ret; | ||
1164 | |||
1165 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_mcspi_read(void *opaque, hwaddr addr, | ||
1166 | static void omap_mcspi_write(void *opaque, hwaddr addr, | ||
1167 | uint64_t value, unsigned size) | ||
1168 | { | ||
1169 | - struct omap_mcspi_s *s = (struct omap_mcspi_s *) opaque; | ||
1170 | + struct omap_mcspi_s *s = opaque; | ||
1171 | int ch = 0; | ||
1172 | |||
1173 | if (size != 4) { | ||
1174 | diff --git a/hw/timer/omap_gptimer.c b/hw/timer/omap_gptimer.c | ||
1175 | index XXXXXXX..XXXXXXX 100644 | ||
1176 | --- a/hw/timer/omap_gptimer.c | ||
1177 | +++ b/hw/timer/omap_gptimer.c | ||
1178 | @@ -XXX,XX +XXX,XX @@ static inline void omap_gp_timer_trigger(struct omap_gp_timer_s *timer) | ||
1179 | |||
1180 | static void omap_gp_timer_tick(void *opaque) | ||
1181 | { | ||
1182 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1183 | + struct omap_gp_timer_s *timer = opaque; | ||
1184 | |||
1185 | if (!timer->ar) { | ||
1186 | timer->st = 0; | ||
1187 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_tick(void *opaque) | ||
1188 | |||
1189 | static void omap_gp_timer_match(void *opaque) | ||
1190 | { | ||
1191 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1192 | + struct omap_gp_timer_s *timer = opaque; | ||
1193 | |||
1194 | if (timer->trigger == gpt_trigger_both) | ||
1195 | omap_gp_timer_trigger(timer); | ||
1196 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_match(void *opaque) | ||
1197 | |||
1198 | static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1199 | { | ||
1200 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1201 | + struct omap_gp_timer_s *s = opaque; | ||
1202 | int trigger; | ||
1203 | |||
1204 | switch (s->capture) { | ||
1205 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_input(void *opaque, int line, int on) | ||
1206 | |||
1207 | static void omap_gp_timer_clk_update(void *opaque, int line, int on) | ||
1208 | { | ||
1209 | - struct omap_gp_timer_s *timer = (struct omap_gp_timer_s *) opaque; | ||
1210 | + struct omap_gp_timer_s *timer = opaque; | ||
1211 | |||
1212 | omap_gp_timer_sync(timer); | ||
1213 | timer->rate = on ? omap_clk_getrate(timer->clk) : 0; | ||
1214 | @@ -XXX,XX +XXX,XX @@ void omap_gp_timer_reset(struct omap_gp_timer_s *s) | ||
1215 | |||
1216 | static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1217 | { | ||
1218 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1219 | + struct omap_gp_timer_s *s = opaque; | ||
1220 | |||
1221 | switch (addr) { | ||
1222 | case 0x00: /* TIDR */ | ||
1223 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readw(void *opaque, hwaddr addr) | ||
1224 | |||
1225 | static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
1226 | { | ||
1227 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; | ||
1228 | + struct omap_gp_timer_s *s = opaque; | ||
1229 | uint32_t ret; | ||
1230 | |||
1231 | if (addr & 2) | ||
1232 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_gp_timer_readh(void *opaque, hwaddr addr) | ||
51 | } | 1233 | } |
52 | } | 1234 | } |
53 | @@ -XXX,XX +XXX,XX @@ static uint64_t icp_pic_read(void *opaque, hwaddr offset, | 1235 | |
54 | case 5: /* INT_SOFTCLR */ | 1236 | -static void omap_gp_timer_write(void *opaque, hwaddr addr, |
55 | case 11: /* FRQ_ENABLECLR */ | 1237 | - uint32_t value) |
56 | default: | 1238 | +static void omap_gp_timer_write(void *opaque, hwaddr addr, uint32_t value) |
57 | - printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset); | 1239 | { |
58 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | 1240 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; |
59 | + __func__, offset); | 1241 | + struct omap_gp_timer_s *s = opaque; |
60 | return 0; | 1242 | |
1243 | switch (addr) { | ||
1244 | case 0x00: /* TIDR */ | ||
1245 | @@ -XXX,XX +XXX,XX @@ static void omap_gp_timer_write(void *opaque, hwaddr addr, | ||
61 | } | 1246 | } |
62 | } | 1247 | } |
63 | @@ -XXX,XX +XXX,XX @@ static void icp_pic_write(void *opaque, hwaddr offset, | 1248 | |
64 | case 8: /* FRQ_STATUS */ | 1249 | -static void omap_gp_timer_writeh(void *opaque, hwaddr addr, |
65 | case 9: /* FRQ_RAWSTAT */ | 1250 | - uint32_t value) |
66 | default: | 1251 | +static void omap_gp_timer_writeh(void *opaque, hwaddr addr, uint32_t value) |
67 | - printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset); | 1252 | { |
68 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | 1253 | - struct omap_gp_timer_s *s = (struct omap_gp_timer_s *) opaque; |
69 | + __func__, offset); | 1254 | + struct omap_gp_timer_s *s = opaque; |
70 | return; | 1255 | |
71 | } | 1256 | if (addr & 2) |
72 | icp_pic_update(s); | 1257 | omap_gp_timer_write(opaque, addr, (value << 16) | s->writeh); |
73 | @@ -XXX,XX +XXX,XX @@ static uint64_t icp_control_read(void *opaque, hwaddr offset, | 1258 | diff --git a/hw/timer/omap_synctimer.c b/hw/timer/omap_synctimer.c |
74 | case 3: /* CP_DECODE */ | 1259 | index XXXXXXX..XXXXXXX 100644 |
75 | return 0x11; | 1260 | --- a/hw/timer/omap_synctimer.c |
76 | default: | 1261 | +++ b/hw/timer/omap_synctimer.c |
77 | - hw_error("icp_control_read: Bad offset %x\n", (int)offset); | 1262 | @@ -XXX,XX +XXX,XX @@ void omap_synctimer_reset(struct omap_synctimer_s *s) |
78 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | 1263 | |
79 | + __func__, offset); | 1264 | static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) |
80 | return 0; | 1265 | { |
81 | } | 1266 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; |
82 | } | 1267 | + struct omap_synctimer_s *s = opaque; |
83 | @@ -XXX,XX +XXX,XX @@ static void icp_control_write(void *opaque, hwaddr offset, | 1268 | |
84 | /* Nothing interesting implemented yet. */ | 1269 | switch (addr) { |
85 | break; | 1270 | case 0x00: /* 32KSYNCNT_REV */ |
86 | default: | 1271 | @@ -XXX,XX +XXX,XX @@ static uint32_t omap_synctimer_readw(void *opaque, hwaddr addr) |
87 | - hw_error("icp_control_write: Bad offset %x\n", (int)offset); | 1272 | |
88 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | 1273 | static uint32_t omap_synctimer_readh(void *opaque, hwaddr addr) |
89 | + __func__, offset); | 1274 | { |
90 | } | 1275 | - struct omap_synctimer_s *s = (struct omap_synctimer_s *) opaque; |
91 | } | 1276 | + struct omap_synctimer_s *s = opaque; |
92 | 1277 | uint32_t ret; | |
1278 | |||
1279 | if (addr & 2) | ||
93 | -- | 1280 | -- |
94 | 2.20.1 | 1281 | 2.34.1 |
95 | 1282 | ||
96 | 1283 | diff view generated by jsdifflib |
1 | The kernel has different handling for syscalls with invalid | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | numbers that are in the "arm-specific" range 0x9f0000 and up: | ||
3 | * 0x9f0000..0x9f07ff return -ENOSYS if not implemented | ||
4 | * other out of range syscalls cause a SIGILL | ||
5 | (see the kernel's arch/arm/kernel/traps.c:arm_syscall()) | ||
6 | 2 | ||
7 | Implement this distinction. (Note that our code doesn't look | 3 | Following docs/devel/style.rst guidelines, rename omap_gpif_s -> |
8 | quite like the kernel's, because we have removed the | 4 | Omap1GpioState. This also remove a use of 'struct' in the |
9 | 0x900000 prefix by this point, whereas the kernel retains | 5 | DECLARE_INSTANCE_CHECKER() macro call. |
10 | it in arm_syscall().) | ||
11 | 6 | ||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-5-philmd@linaro.org | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
14 | Message-id: 20200420212206.12776-4-peter.maydell@linaro.org | ||
15 | --- | 11 | --- |
16 | linux-user/arm/cpu_loop.c | 30 ++++++++++++++++++++++++++---- | 12 | include/hw/arm/omap.h | 6 +++--- |
17 | 1 file changed, 26 insertions(+), 4 deletions(-) | 13 | hw/gpio/omap_gpio.c | 16 ++++++++-------- |
14 | 2 files changed, 11 insertions(+), 11 deletions(-) | ||
18 | 15 | ||
19 | diff --git a/linux-user/arm/cpu_loop.c b/linux-user/arm/cpu_loop.c | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
20 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/linux-user/arm/cpu_loop.c | 18 | --- a/include/hw/arm/omap.h |
22 | +++ b/linux-user/arm/cpu_loop.c | 19 | +++ b/include/hw/arm/omap.h |
23 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | 20 | @@ -XXX,XX +XXX,XX @@ void omap_i2c_set_fclk(OMAPI2CState *i2c, omap_clk clk); |
24 | env->regs[0] = cpu_get_tls(env); | 21 | |
25 | break; | 22 | /* omap_gpio.c */ |
26 | default: | 23 | #define TYPE_OMAP1_GPIO "omap-gpio" |
27 | - qemu_log_mask(LOG_UNIMP, | 24 | -DECLARE_INSTANCE_CHECKER(struct omap_gpif_s, OMAP1_GPIO, |
28 | - "qemu: Unsupported ARM syscall: 0x%x\n", | 25 | +typedef struct Omap1GpioState Omap1GpioState; |
29 | - n); | 26 | +DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, |
30 | - env->regs[0] = -TARGET_ENOSYS; | 27 | TYPE_OMAP1_GPIO) |
31 | + if (n < 0xf0800) { | 28 | |
32 | + /* | 29 | #define TYPE_OMAP2_GPIO "omap2-gpio" |
33 | + * Syscalls 0xf0000..0xf07ff (or 0x9f0000.. | 30 | DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, |
34 | + * 0x9f07ff in OABI numbering) are defined | 31 | TYPE_OMAP2_GPIO) |
35 | + * to return -ENOSYS rather than raising | 32 | |
36 | + * SIGILL. Note that we have already | 33 | -typedef struct omap_gpif_s omap_gpif; |
37 | + * removed the 0x900000 prefix. | 34 | typedef struct omap2_gpif_s omap2_gpif; |
38 | + */ | 35 | |
39 | + qemu_log_mask(LOG_UNIMP, | 36 | /* TODO: clock framework (see above) */ |
40 | + "qemu: Unsupported ARM syscall: 0x%x\n", | 37 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk); |
41 | + n); | 38 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); |
42 | + env->regs[0] = -TARGET_ENOSYS; | 39 | |
43 | + } else { | 40 | void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); |
44 | + /* Otherwise SIGILL */ | 41 | void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); |
45 | + info.si_signo = TARGET_SIGILL; | 42 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c |
46 | + info.si_errno = 0; | 43 | index XXXXXXX..XXXXXXX 100644 |
47 | + info.si_code = TARGET_ILL_ILLTRP; | 44 | --- a/hw/gpio/omap_gpio.c |
48 | + info._sifields._sigfault._addr = env->regs[15]; | 45 | +++ b/hw/gpio/omap_gpio.c |
49 | + if (env->thumb) { | 46 | @@ -XXX,XX +XXX,XX @@ struct omap_gpio_s { |
50 | + info._sifields._sigfault._addr -= 2; | 47 | uint16_t pins; |
51 | + } else { | 48 | }; |
52 | + info._sifields._sigfault._addr -= 4; | 49 | |
53 | + } | 50 | -struct omap_gpif_s { |
54 | + queue_signal(env, info.si_signo, | 51 | +struct Omap1GpioState { |
55 | + QEMU_SI_FAULT, &info); | 52 | SysBusDevice parent_obj; |
56 | + } | 53 | |
57 | break; | 54 | MemoryRegion iomem; |
58 | } | 55 | @@ -XXX,XX +XXX,XX @@ struct omap_gpif_s { |
59 | } else { | 56 | /* General-Purpose I/O of OMAP1 */ |
57 | static void omap_gpio_set(void *opaque, int line, int level) | ||
58 | { | ||
59 | - struct omap_gpif_s *p = opaque; | ||
60 | + Omap1GpioState *p = opaque; | ||
61 | struct omap_gpio_s *s = &p->omap1; | ||
62 | uint16_t prev = s->inputs; | ||
63 | |||
64 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpio_module_ops = { | ||
65 | |||
66 | static void omap_gpif_reset(DeviceState *dev) | ||
67 | { | ||
68 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
69 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
70 | |||
71 | omap_gpio_reset(&s->omap1); | ||
72 | } | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_gpif_top_ops = { | ||
74 | static void omap_gpio_init(Object *obj) | ||
75 | { | ||
76 | DeviceState *dev = DEVICE(obj); | ||
77 | - struct omap_gpif_s *s = OMAP1_GPIO(obj); | ||
78 | + Omap1GpioState *s = OMAP1_GPIO(obj); | ||
79 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
80 | |||
81 | qdev_init_gpio_in(dev, omap_gpio_set, 16); | ||
82 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_init(Object *obj) | ||
83 | |||
84 | static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct omap_gpif_s *s = OMAP1_GPIO(dev); | ||
87 | + Omap1GpioState *s = OMAP1_GPIO(dev); | ||
88 | |||
89 | if (!s->clk) { | ||
90 | error_setg(errp, "omap-gpio: clk not connected"); | ||
91 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
92 | } | ||
93 | } | ||
94 | |||
95 | -void omap_gpio_set_clk(omap_gpif *gpio, omap_clk clk) | ||
96 | +void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk) | ||
97 | { | ||
98 | gpio->clk = clk; | ||
99 | } | ||
100 | |||
101 | static Property omap_gpio_properties[] = { | ||
102 | - DEFINE_PROP_INT32("mpu_model", struct omap_gpif_s, mpu_model, 0), | ||
103 | + DEFINE_PROP_INT32("mpu_model", Omap1GpioState, mpu_model, 0), | ||
104 | DEFINE_PROP_END_OF_LIST(), | ||
105 | }; | ||
106 | |||
107 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_class_init(ObjectClass *klass, void *data) | ||
108 | static const TypeInfo omap_gpio_info = { | ||
109 | .name = TYPE_OMAP1_GPIO, | ||
110 | .parent = TYPE_SYS_BUS_DEVICE, | ||
111 | - .instance_size = sizeof(struct omap_gpif_s), | ||
112 | + .instance_size = sizeof(Omap1GpioState), | ||
113 | .instance_init = omap_gpio_init, | ||
114 | .class_init = omap_gpio_class_init, | ||
115 | }; | ||
60 | -- | 116 | -- |
61 | 2.20.1 | 117 | 2.34.1 |
62 | 118 | ||
63 | 119 | diff view generated by jsdifflib |
1 | From: Geert Uytterhoeven <geert+renesas@glider.be> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Add a definition for the number of GPIO lines controlled by a PL061 | 3 | Following docs/devel/style.rst guidelines, rename omap2_gpif_s -> |
4 | instance, and use it instead of the hardcoded magic value 8. | 4 | Omap2GpioState. This also remove a use of 'struct' in the |
5 | DECLARE_INSTANCE_CHECKER() macro call. | ||
5 | 6 | ||
6 | Suggested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
7 | Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20230109140306.23161-6-philmd@linaro.org |
9 | Message-id: 20200519085143.1376-1-geert+renesas@glider.be | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 11 | --- |
12 | hw/gpio/pl061.c | 12 +++++++----- | 12 | include/hw/arm/omap.h | 9 ++++----- |
13 | 1 file changed, 7 insertions(+), 5 deletions(-) | 13 | hw/gpio/omap_gpio.c | 20 ++++++++++---------- |
14 | 2 files changed, 14 insertions(+), 15 deletions(-) | ||
14 | 15 | ||
15 | diff --git a/hw/gpio/pl061.c b/hw/gpio/pl061.c | 16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h |
16 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/gpio/pl061.c | 18 | --- a/include/hw/arm/omap.h |
18 | +++ b/hw/gpio/pl061.c | 19 | +++ b/include/hw/arm/omap.h |
19 | @@ -XXX,XX +XXX,XX @@ static const uint8_t pl061_id_luminary[12] = | 20 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(Omap1GpioState, OMAP1_GPIO, |
20 | #define TYPE_PL061 "pl061" | 21 | TYPE_OMAP1_GPIO) |
21 | #define PL061(obj) OBJECT_CHECK(PL061State, (obj), TYPE_PL061) | 22 | |
22 | 23 | #define TYPE_OMAP2_GPIO "omap2-gpio" | |
23 | +#define N_GPIOS 8 | 24 | -DECLARE_INSTANCE_CHECKER(struct omap2_gpif_s, OMAP2_GPIO, |
24 | + | 25 | +typedef struct Omap2GpioState Omap2GpioState; |
25 | typedef struct PL061State { | 26 | +DECLARE_INSTANCE_CHECKER(Omap2GpioState, OMAP2_GPIO, |
27 | TYPE_OMAP2_GPIO) | ||
28 | |||
29 | -typedef struct omap2_gpif_s omap2_gpif; | ||
30 | - | ||
31 | /* TODO: clock framework (see above) */ | ||
32 | void omap_gpio_set_clk(Omap1GpioState *gpio, omap_clk clk); | ||
33 | |||
34 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk); | ||
35 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk); | ||
36 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk); | ||
37 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk); | ||
38 | |||
39 | /* OMAP2 l4 Interconnect */ | ||
40 | struct omap_l4_s; | ||
41 | diff --git a/hw/gpio/omap_gpio.c b/hw/gpio/omap_gpio.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/gpio/omap_gpio.c | ||
44 | +++ b/hw/gpio/omap_gpio.c | ||
45 | @@ -XXX,XX +XXX,XX @@ struct omap2_gpio_s { | ||
46 | uint8_t delay; | ||
47 | }; | ||
48 | |||
49 | -struct omap2_gpif_s { | ||
50 | +struct Omap2GpioState { | ||
26 | SysBusDevice parent_obj; | 51 | SysBusDevice parent_obj; |
27 | 52 | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct PL061State { | 53 | MemoryRegion iomem; |
29 | uint32_t cr; | 54 | @@ -XXX,XX +XXX,XX @@ static inline void omap2_gpio_module_int(struct omap2_gpio_s *s, int line) |
30 | uint32_t amsel; | 55 | |
31 | qemu_irq irq; | 56 | static void omap2_gpio_set(void *opaque, int line, int level) |
32 | - qemu_irq out[8]; | 57 | { |
33 | + qemu_irq out[N_GPIOS]; | 58 | - struct omap2_gpif_s *p = opaque; |
34 | const unsigned char *id; | 59 | + Omap2GpioState *p = opaque; |
35 | uint32_t rsvd_start; /* reserved area: [rsvd_start, 0xfcc] */ | 60 | struct omap2_gpio_s *s = &p->modules[line >> 5]; |
36 | } PL061State; | 61 | |
37 | @@ -XXX,XX +XXX,XX @@ static void pl061_update(PL061State *s) | 62 | line &= 31; |
38 | changed = s->old_out_data ^ out; | 63 | @@ -XXX,XX +XXX,XX @@ static void omap_gpif_reset(DeviceState *dev) |
39 | if (changed) { | 64 | |
40 | s->old_out_data = out; | 65 | static void omap2_gpif_reset(DeviceState *dev) |
41 | - for (i = 0; i < 8; i++) { | 66 | { |
42 | + for (i = 0; i < N_GPIOS; i++) { | 67 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); |
43 | mask = 1 << i; | 68 | + Omap2GpioState *s = OMAP2_GPIO(dev); |
44 | if (changed & mask) { | 69 | int i; |
45 | DPRINTF("Set output %d = %d\n", i, (out & mask) != 0); | 70 | |
46 | @@ -XXX,XX +XXX,XX @@ static void pl061_update(PL061State *s) | 71 | for (i = 0; i < s->modulecount; i++) { |
47 | changed = (s->old_in_data ^ s->data) & ~s->dir; | 72 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpif_reset(DeviceState *dev) |
48 | if (changed) { | 73 | |
49 | s->old_in_data = s->data; | 74 | static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) |
50 | - for (i = 0; i < 8; i++) { | 75 | { |
51 | + for (i = 0; i < N_GPIOS; i++) { | 76 | - struct omap2_gpif_s *s = opaque; |
52 | mask = 1 << i; | 77 | + Omap2GpioState *s = opaque; |
53 | if (changed & mask) { | 78 | |
54 | DPRINTF("Changed input %d = %d\n", i, (s->data & mask) != 0); | 79 | switch (addr) { |
55 | @@ -XXX,XX +XXX,XX @@ static void pl061_init(Object *obj) | 80 | case 0x00: /* IPGENERICOCPSPL_REVISION */ |
56 | memory_region_init_io(&s->iomem, obj, &pl061_ops, s, "pl061", 0x1000); | 81 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_gpif_top_read(void *opaque, hwaddr addr, unsigned size) |
57 | sysbus_init_mmio(sbd, &s->iomem); | 82 | static void omap2_gpif_top_write(void *opaque, hwaddr addr, |
58 | sysbus_init_irq(sbd, &s->irq); | 83 | uint64_t value, unsigned size) |
59 | - qdev_init_gpio_in(dev, pl061_set_irq, 8); | 84 | { |
60 | - qdev_init_gpio_out(dev, s->out, 8); | 85 | - struct omap2_gpif_s *s = opaque; |
61 | + qdev_init_gpio_in(dev, pl061_set_irq, N_GPIOS); | 86 | + Omap2GpioState *s = opaque; |
62 | + qdev_init_gpio_out(dev, s->out, N_GPIOS); | 87 | |
88 | switch (addr) { | ||
89 | case 0x00: /* IPGENERICOCPSPL_REVISION */ | ||
90 | @@ -XXX,XX +XXX,XX @@ static void omap_gpio_realize(DeviceState *dev, Error **errp) | ||
91 | |||
92 | static void omap2_gpio_realize(DeviceState *dev, Error **errp) | ||
93 | { | ||
94 | - struct omap2_gpif_s *s = OMAP2_GPIO(dev); | ||
95 | + Omap2GpioState *s = OMAP2_GPIO(dev); | ||
96 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
97 | int i; | ||
98 | |||
99 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_gpio_info = { | ||
100 | .class_init = omap_gpio_class_init, | ||
101 | }; | ||
102 | |||
103 | -void omap2_gpio_set_iclk(omap2_gpif *gpio, omap_clk clk) | ||
104 | +void omap2_gpio_set_iclk(Omap2GpioState *gpio, omap_clk clk) | ||
105 | { | ||
106 | gpio->iclk = clk; | ||
63 | } | 107 | } |
64 | 108 | ||
65 | static void pl061_class_init(ObjectClass *klass, void *data) | 109 | -void omap2_gpio_set_fclk(omap2_gpif *gpio, uint8_t i, omap_clk clk) |
110 | +void omap2_gpio_set_fclk(Omap2GpioState *gpio, uint8_t i, omap_clk clk) | ||
111 | { | ||
112 | assert(i <= 5); | ||
113 | gpio->fclk[i] = clk; | ||
114 | } | ||
115 | |||
116 | static Property omap2_gpio_properties[] = { | ||
117 | - DEFINE_PROP_INT32("mpu_model", struct omap2_gpif_s, mpu_model, 0), | ||
118 | + DEFINE_PROP_INT32("mpu_model", Omap2GpioState, mpu_model, 0), | ||
119 | DEFINE_PROP_END_OF_LIST(), | ||
120 | }; | ||
121 | |||
122 | @@ -XXX,XX +XXX,XX @@ static void omap2_gpio_class_init(ObjectClass *klass, void *data) | ||
123 | static const TypeInfo omap2_gpio_info = { | ||
124 | .name = TYPE_OMAP2_GPIO, | ||
125 | .parent = TYPE_SYS_BUS_DEVICE, | ||
126 | - .instance_size = sizeof(struct omap2_gpif_s), | ||
127 | + .instance_size = sizeof(Omap2GpioState), | ||
128 | .class_init = omap2_gpio_class_init, | ||
129 | }; | ||
130 | |||
66 | -- | 131 | -- |
67 | 2.20.1 | 132 | 2.34.1 |
68 | 133 | ||
69 | 134 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | |
2 | |||
3 | Following docs/devel/style.rst guidelines, rename | ||
4 | omap_intr_handler_s -> OMAPIntcState. This also remove a | ||
5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-7-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/omap.h | 9 ++++----- | ||
13 | hw/intc/omap_intc.c | 38 +++++++++++++++++++------------------- | ||
14 | 2 files changed, 23 insertions(+), 24 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/omap.h b/include/hw/arm/omap.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/omap.h | ||
19 | +++ b/include/hw/arm/omap.h | ||
20 | @@ -XXX,XX +XXX,XX @@ void omap_clk_reparent(omap_clk clk, omap_clk parent); | ||
21 | |||
22 | /* omap_intc.c */ | ||
23 | #define TYPE_OMAP_INTC "common-omap-intc" | ||
24 | -typedef struct omap_intr_handler_s omap_intr_handler; | ||
25 | -DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
26 | - TYPE_OMAP_INTC) | ||
27 | +typedef struct OMAPIntcState OMAPIntcState; | ||
28 | +DECLARE_INSTANCE_CHECKER(OMAPIntcState, OMAP_INTC, TYPE_OMAP_INTC) | ||
29 | |||
30 | |||
31 | /* | ||
32 | @@ -XXX,XX +XXX,XX @@ DECLARE_INSTANCE_CHECKER(omap_intr_handler, OMAP_INTC, | ||
33 | * (ie the struct omap_mpu_state_s*) to do the clockname to pointer | ||
34 | * translation.) | ||
35 | */ | ||
36 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk); | ||
37 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk); | ||
38 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk); | ||
39 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk); | ||
40 | |||
41 | /* omap_i2c.c */ | ||
42 | #define TYPE_OMAP_I2C "omap_i2c" | ||
43 | diff --git a/hw/intc/omap_intc.c b/hw/intc/omap_intc.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/hw/intc/omap_intc.c | ||
46 | +++ b/hw/intc/omap_intc.c | ||
47 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_bank_s { | ||
48 | unsigned char priority[32]; | ||
49 | }; | ||
50 | |||
51 | -struct omap_intr_handler_s { | ||
52 | +struct OMAPIntcState { | ||
53 | SysBusDevice parent_obj; | ||
54 | |||
55 | qemu_irq *pins; | ||
56 | @@ -XXX,XX +XXX,XX @@ struct omap_intr_handler_s { | ||
57 | struct omap_intr_handler_bank_s bank[3]; | ||
58 | }; | ||
59 | |||
60 | -static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
61 | +static void omap_inth_sir_update(OMAPIntcState *s, int is_fiq) | ||
62 | { | ||
63 | int i, j, sir_intr, p_intr, p; | ||
64 | uint32_t level; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq) | ||
66 | s->sir_intr[is_fiq] = sir_intr; | ||
67 | } | ||
68 | |||
69 | -static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
70 | +static inline void omap_inth_update(OMAPIntcState *s, int is_fiq) | ||
71 | { | ||
72 | int i; | ||
73 | uint32_t has_intr = 0; | ||
74 | @@ -XXX,XX +XXX,XX @@ static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq) | ||
75 | |||
76 | static void omap_set_intr(void *opaque, int irq, int req) | ||
77 | { | ||
78 | - struct omap_intr_handler_s *ih = opaque; | ||
79 | + OMAPIntcState *ih = opaque; | ||
80 | uint32_t rise; | ||
81 | |||
82 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
83 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr(void *opaque, int irq, int req) | ||
84 | /* Simplified version with no edge detection */ | ||
85 | static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
86 | { | ||
87 | - struct omap_intr_handler_s *ih = opaque; | ||
88 | + OMAPIntcState *ih = opaque; | ||
89 | uint32_t rise; | ||
90 | |||
91 | struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5]; | ||
92 | @@ -XXX,XX +XXX,XX @@ static void omap_set_intr_noedge(void *opaque, int irq, int req) | ||
93 | static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
94 | unsigned size) | ||
95 | { | ||
96 | - struct omap_intr_handler_s *s = opaque; | ||
97 | + OMAPIntcState *s = opaque; | ||
98 | int i, offset = addr; | ||
99 | int bank_no = offset >> 8; | ||
100 | int line_no; | ||
101 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap_inth_read(void *opaque, hwaddr addr, | ||
102 | static void omap_inth_write(void *opaque, hwaddr addr, | ||
103 | uint64_t value, unsigned size) | ||
104 | { | ||
105 | - struct omap_intr_handler_s *s = opaque; | ||
106 | + OMAPIntcState *s = opaque; | ||
107 | int i, offset = addr; | ||
108 | int bank_no = offset >> 8; | ||
109 | struct omap_intr_handler_bank_s *bank = &s->bank[bank_no]; | ||
110 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap_inth_mem_ops = { | ||
111 | |||
112 | static void omap_inth_reset(DeviceState *dev) | ||
113 | { | ||
114 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
115 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
116 | int i; | ||
117 | |||
118 | for (i = 0; i < s->nbanks; ++i){ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void omap_inth_reset(DeviceState *dev) | ||
120 | static void omap_intc_init(Object *obj) | ||
121 | { | ||
122 | DeviceState *dev = DEVICE(obj); | ||
123 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
124 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
125 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
126 | |||
127 | s->nbanks = 1; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void omap_intc_init(Object *obj) | ||
129 | |||
130 | static void omap_intc_realize(DeviceState *dev, Error **errp) | ||
131 | { | ||
132 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
133 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
134 | |||
135 | if (!s->iclk) { | ||
136 | error_setg(errp, "omap-intc: clk not connected"); | ||
137 | } | ||
138 | } | ||
139 | |||
140 | -void omap_intc_set_iclk(omap_intr_handler *intc, omap_clk clk) | ||
141 | +void omap_intc_set_iclk(OMAPIntcState *intc, omap_clk clk) | ||
142 | { | ||
143 | intc->iclk = clk; | ||
144 | } | ||
145 | |||
146 | -void omap_intc_set_fclk(omap_intr_handler *intc, omap_clk clk) | ||
147 | +void omap_intc_set_fclk(OMAPIntcState *intc, omap_clk clk) | ||
148 | { | ||
149 | intc->fclk = clk; | ||
150 | } | ||
151 | |||
152 | static Property omap_intc_properties[] = { | ||
153 | - DEFINE_PROP_UINT32("size", struct omap_intr_handler_s, size, 0x100), | ||
154 | + DEFINE_PROP_UINT32("size", OMAPIntcState, size, 0x100), | ||
155 | DEFINE_PROP_END_OF_LIST(), | ||
156 | }; | ||
157 | |||
158 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap_intc_info = { | ||
159 | static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
160 | unsigned size) | ||
161 | { | ||
162 | - struct omap_intr_handler_s *s = opaque; | ||
163 | + OMAPIntcState *s = opaque; | ||
164 | int offset = addr; | ||
165 | int bank_no, line_no; | ||
166 | struct omap_intr_handler_bank_s *bank = NULL; | ||
167 | @@ -XXX,XX +XXX,XX @@ static uint64_t omap2_inth_read(void *opaque, hwaddr addr, | ||
168 | static void omap2_inth_write(void *opaque, hwaddr addr, | ||
169 | uint64_t value, unsigned size) | ||
170 | { | ||
171 | - struct omap_intr_handler_s *s = opaque; | ||
172 | + OMAPIntcState *s = opaque; | ||
173 | int offset = addr; | ||
174 | int bank_no, line_no; | ||
175 | struct omap_intr_handler_bank_s *bank = NULL; | ||
176 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps omap2_inth_mem_ops = { | ||
177 | static void omap2_intc_init(Object *obj) | ||
178 | { | ||
179 | DeviceState *dev = DEVICE(obj); | ||
180 | - struct omap_intr_handler_s *s = OMAP_INTC(obj); | ||
181 | + OMAPIntcState *s = OMAP_INTC(obj); | ||
182 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
183 | |||
184 | s->level_only = 1; | ||
185 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_init(Object *obj) | ||
186 | |||
187 | static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
188 | { | ||
189 | - struct omap_intr_handler_s *s = OMAP_INTC(dev); | ||
190 | + OMAPIntcState *s = OMAP_INTC(dev); | ||
191 | |||
192 | if (!s->iclk) { | ||
193 | error_setg(errp, "omap2-intc: iclk not connected"); | ||
194 | @@ -XXX,XX +XXX,XX @@ static void omap2_intc_realize(DeviceState *dev, Error **errp) | ||
195 | } | ||
196 | |||
197 | static Property omap2_intc_properties[] = { | ||
198 | - DEFINE_PROP_UINT8("revision", struct omap_intr_handler_s, | ||
199 | + DEFINE_PROP_UINT8("revision", OMAPIntcState, | ||
200 | revision, 0x21), | ||
201 | DEFINE_PROP_END_OF_LIST(), | ||
202 | }; | ||
203 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo omap2_intc_info = { | ||
204 | static const TypeInfo omap_intc_type_info = { | ||
205 | .name = TYPE_OMAP_INTC, | ||
206 | .parent = TYPE_SYS_BUS_DEVICE, | ||
207 | - .instance_size = sizeof(omap_intr_handler), | ||
208 | + .instance_size = sizeof(OMAPIntcState), | ||
209 | .abstract = true, | ||
210 | }; | ||
211 | |||
212 | -- | ||
213 | 2.34.1 | ||
214 | |||
215 | diff view generated by jsdifflib |
1 | We incorrectly treat SVC 0xf0002 as a cacheflush request (which is a | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | NOP for QEMU). This is the wrong syscall number, because in the | ||
3 | svc-immediate OABI syscall numbers are all offset by the | ||
4 | ARM_SYSCALL_BASE value and so the correct insn is SVC 0x9f0002. | ||
5 | (This is handled further down in the code with the other Arm-specific | ||
6 | syscalls like NR_breakpoint.) | ||
7 | 2 | ||
8 | When this code was initially added in commit 6f1f31c069b20611 in | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
9 | 2004, ARM_NR_cacheflush was defined as (ARM_SYSCALL_BASE + 0xf0000 + 2) | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | so the value in the comparison took account of the extra 0x900000 | 5 | Message-id: 20230109140306.23161-8-philmd@linaro.org |
11 | offset. In commit fbb4a2e371f2fa7 in 2008, the ARM_SYSCALL_BASE | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | was removed from the definition of ARM_NR_cacheflush and handling | 7 | --- |
13 | for this group of syscalls was added below the point where we subtract | 8 | hw/arm/stellaris.c | 6 +++--- |
14 | ARM_SYSCALL_BASE from the SVC immediate value. However that commit | 9 | 1 file changed, 3 insertions(+), 3 deletions(-) |
15 | forgot to remove the now-obsolete earlier handling code. | ||
16 | 10 | ||
17 | Remove the spurious ARM_NR_cacheflush condition. | 11 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
18 | |||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
21 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
22 | Message-id: 20200420212206.12776-3-peter.maydell@linaro.org | ||
23 | --- | ||
24 | linux-user/arm/cpu_loop.c | 4 +--- | ||
25 | 1 file changed, 1 insertion(+), 3 deletions(-) | ||
26 | |||
27 | diff --git a/linux-user/arm/cpu_loop.c b/linux-user/arm/cpu_loop.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/linux-user/arm/cpu_loop.c | 13 | --- a/hw/arm/stellaris.c |
30 | +++ b/linux-user/arm/cpu_loop.c | 14 | +++ b/hw/arm/stellaris.c |
31 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | 15 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
32 | n = insn & 0xffffff; | 16 | |
33 | } | 17 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
34 | 18 | { | |
35 | - if (n == ARM_NR_cacheflush) { | 19 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; |
36 | - /* nop */ | 20 | + stellaris_adc_state *s = opaque; |
37 | - } else if (n == 0 || n >= ARM_SYSCALL_BASE || env->thumb) { | 21 | int n; |
38 | + if (n == 0 || n >= ARM_SYSCALL_BASE || env->thumb) { | 22 | |
39 | /* linux syscall */ | 23 | for (n = 0; n < 4; n++) { |
40 | if (env->thumb || n == 0) { | 24 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) |
41 | n = env->regs[7]; | 25 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, |
26 | unsigned size) | ||
27 | { | ||
28 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
29 | + stellaris_adc_state *s = opaque; | ||
30 | |||
31 | /* TODO: Implement this. */ | ||
32 | if (offset >= 0x40 && offset < 0xc0) { | ||
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
34 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
35 | uint64_t value, unsigned size) | ||
36 | { | ||
37 | - stellaris_adc_state *s = (stellaris_adc_state *)opaque; | ||
38 | + stellaris_adc_state *s = opaque; | ||
39 | |||
40 | /* TODO: Implement this. */ | ||
41 | if (offset >= 0x40 && offset < 0xc0) { | ||
42 | -- | 42 | -- |
43 | 2.20.1 | 43 | 2.34.1 |
44 | 44 | ||
45 | 45 | diff view generated by jsdifflib |
1 | In linux-user/arm/cpu-loop.c we incorrectly treat EXCP_BKPT similarly | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | to EXCP_SWI, which means that if the guest executes a BKPT insn then | ||
3 | QEMU will perform a syscall for it (which syscall depends on what | ||
4 | value happens to be in r7...). The correct behaviour is that the | ||
5 | guest process should take a SIGTRAP. | ||
6 | 2 | ||
7 | This code has been like this (more or less) since commit | 3 | Following docs/devel/style.rst guidelines, rename |
8 | 06c949e62a098f in 2006 which added BKPT in the first place. This is | 4 | stellaris_adc_state -> StellarisADCState. This also remove a |
9 | probably because at the time the same code path was used to handle | 5 | use of 'struct' in the DECLARE_INSTANCE_CHECKER() macro call. |
10 | both Linux syscalls and semihosting calls, and (on M profile) BKPT | ||
11 | with a suitable magic number is used for semihosting calls. But | ||
12 | these days we've moved handling of semihosting out to an entirely | ||
13 | different codepath, so we can fix this bug by simply removing this | ||
14 | handling of EXCP_BKPT and instead making it deliver a SIGTRAP like | ||
15 | EXCP_DEBUG (as we do already on aarch64). | ||
16 | 6 | ||
17 | Reported-by: <omerg681@gmail.com> | 7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
18 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
19 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 9 | Message-id: 20230109140306.23161-9-philmd@linaro.org |
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
21 | Message-id: 20200420212206.12776-2-peter.maydell@linaro.org | ||
22 | Fixes: https://bugs.launchpad.net/qemu/+bug/1873898 | ||
23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
24 | --- | 11 | --- |
25 | linux-user/arm/cpu_loop.c | 30 ++++++++---------------------- | 12 | hw/arm/stellaris.c | 73 +++++++++++++++++++++++----------------------- |
26 | 1 file changed, 8 insertions(+), 22 deletions(-) | 13 | 1 file changed, 36 insertions(+), 37 deletions(-) |
27 | 14 | ||
28 | diff --git a/linux-user/arm/cpu_loop.c b/linux-user/arm/cpu_loop.c | 15 | diff --git a/hw/arm/stellaris.c b/hw/arm/stellaris.c |
29 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/linux-user/arm/cpu_loop.c | 17 | --- a/hw/arm/stellaris.c |
31 | +++ b/linux-user/arm/cpu_loop.c | 18 | +++ b/hw/arm/stellaris.c |
32 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | 19 | @@ -XXX,XX +XXX,XX @@ static void stellaris_i2c_init(Object *obj) |
33 | } | 20 | #define STELLARIS_ADC_FIFO_FULL 0x1000 |
34 | break; | 21 | |
35 | case EXCP_SWI: | 22 | #define TYPE_STELLARIS_ADC "stellaris-adc" |
36 | - case EXCP_BKPT: | 23 | -typedef struct StellarisADCState stellaris_adc_state; |
37 | { | 24 | -DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, |
38 | env->eabi = 1; | 25 | - TYPE_STELLARIS_ADC) |
39 | /* system call */ | 26 | +typedef struct StellarisADCState StellarisADCState; |
40 | - if (trapnr == EXCP_BKPT) { | 27 | +DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) |
41 | - if (env->thumb) { | 28 | |
42 | - /* FIXME - what to do if get_user() fails? */ | 29 | struct StellarisADCState { |
43 | - get_user_code_u16(insn, env->regs[15], env); | 30 | SysBusDevice parent_obj; |
44 | - n = insn & 0xff; | 31 | @@ -XXX,XX +XXX,XX @@ struct StellarisADCState { |
45 | - env->regs[15] += 2; | 32 | qemu_irq irq[4]; |
46 | - } else { | 33 | }; |
47 | - /* FIXME - what to do if get_user() fails? */ | 34 | |
48 | - get_user_code_u32(insn, env->regs[15], env); | 35 | -static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) |
49 | - n = (insn & 0xf) | ((insn >> 4) & 0xff0); | 36 | +static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) |
50 | - env->regs[15] += 4; | 37 | { |
51 | - } | 38 | int tail; |
52 | + if (env->thumb) { | 39 | |
53 | + /* FIXME - what to do if get_user() fails? */ | 40 | @@ -XXX,XX +XXX,XX @@ static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) |
54 | + get_user_code_u16(insn, env->regs[15] - 2, env); | 41 | return s->fifo[n].data[tail]; |
55 | + n = insn & 0xff; | 42 | } |
56 | } else { | 43 | |
57 | - if (env->thumb) { | 44 | -static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
58 | - /* FIXME - what to do if get_user() fails? */ | 45 | +static void stellaris_adc_fifo_write(StellarisADCState *s, int n, |
59 | - get_user_code_u16(insn, env->regs[15] - 2, env); | 46 | uint32_t value) |
60 | - n = insn & 0xff; | 47 | { |
61 | - } else { | 48 | int head; |
62 | - /* FIXME - what to do if get_user() fails? */ | 49 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, |
63 | - get_user_code_u32(insn, env->regs[15] - 4, env); | 50 | s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; |
64 | - n = insn & 0xffffff; | 51 | } |
65 | - } | 52 | |
66 | + /* FIXME - what to do if get_user() fails? */ | 53 | -static void stellaris_adc_update(stellaris_adc_state *s) |
67 | + get_user_code_u32(insn, env->regs[15] - 4, env); | 54 | +static void stellaris_adc_update(StellarisADCState *s) |
68 | + n = insn & 0xffffff; | 55 | { |
69 | } | 56 | int level; |
70 | 57 | int n; | |
71 | if (n == ARM_NR_cacheflush) { | 58 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_update(stellaris_adc_state *s) |
72 | @@ -XXX,XX +XXX,XX @@ void cpu_loop(CPUARMState *env) | 59 | |
73 | } | 60 | static void stellaris_adc_trigger(void *opaque, int irq, int level) |
74 | break; | 61 | { |
75 | case EXCP_DEBUG: | 62 | - stellaris_adc_state *s = opaque; |
76 | + case EXCP_BKPT: | 63 | + StellarisADCState *s = opaque; |
77 | excp_debug: | 64 | int n; |
78 | info.si_signo = TARGET_SIGTRAP; | 65 | |
79 | info.si_errno = 0; | 66 | for (n = 0; n < 4; n++) { |
67 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_trigger(void *opaque, int irq, int level) | ||
68 | } | ||
69 | } | ||
70 | |||
71 | -static void stellaris_adc_reset(stellaris_adc_state *s) | ||
72 | +static void stellaris_adc_reset(StellarisADCState *s) | ||
73 | { | ||
74 | int n; | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_reset(stellaris_adc_state *s) | ||
77 | static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
78 | unsigned size) | ||
79 | { | ||
80 | - stellaris_adc_state *s = opaque; | ||
81 | + StellarisADCState *s = opaque; | ||
82 | |||
83 | /* TODO: Implement this. */ | ||
84 | if (offset >= 0x40 && offset < 0xc0) { | ||
85 | @@ -XXX,XX +XXX,XX @@ static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, | ||
86 | static void stellaris_adc_write(void *opaque, hwaddr offset, | ||
87 | uint64_t value, unsigned size) | ||
88 | { | ||
89 | - stellaris_adc_state *s = opaque; | ||
90 | + StellarisADCState *s = opaque; | ||
91 | |||
92 | /* TODO: Implement this. */ | ||
93 | if (offset >= 0x40 && offset < 0xc0) { | ||
94 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
95 | .version_id = 1, | ||
96 | .minimum_version_id = 1, | ||
97 | .fields = (VMStateField[]) { | ||
98 | - VMSTATE_UINT32(actss, stellaris_adc_state), | ||
99 | - VMSTATE_UINT32(ris, stellaris_adc_state), | ||
100 | - VMSTATE_UINT32(im, stellaris_adc_state), | ||
101 | - VMSTATE_UINT32(emux, stellaris_adc_state), | ||
102 | - VMSTATE_UINT32(ostat, stellaris_adc_state), | ||
103 | - VMSTATE_UINT32(ustat, stellaris_adc_state), | ||
104 | - VMSTATE_UINT32(sspri, stellaris_adc_state), | ||
105 | - VMSTATE_UINT32(sac, stellaris_adc_state), | ||
106 | - VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), | ||
107 | - VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), | ||
108 | - VMSTATE_UINT32(ssmux[0], stellaris_adc_state), | ||
109 | - VMSTATE_UINT32(ssctl[0], stellaris_adc_state), | ||
110 | - VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), | ||
111 | - VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), | ||
112 | - VMSTATE_UINT32(ssmux[1], stellaris_adc_state), | ||
113 | - VMSTATE_UINT32(ssctl[1], stellaris_adc_state), | ||
114 | - VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), | ||
115 | - VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), | ||
116 | - VMSTATE_UINT32(ssmux[2], stellaris_adc_state), | ||
117 | - VMSTATE_UINT32(ssctl[2], stellaris_adc_state), | ||
118 | - VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), | ||
119 | - VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), | ||
120 | - VMSTATE_UINT32(ssmux[3], stellaris_adc_state), | ||
121 | - VMSTATE_UINT32(ssctl[3], stellaris_adc_state), | ||
122 | - VMSTATE_UINT32(noise, stellaris_adc_state), | ||
123 | + VMSTATE_UINT32(actss, StellarisADCState), | ||
124 | + VMSTATE_UINT32(ris, StellarisADCState), | ||
125 | + VMSTATE_UINT32(im, StellarisADCState), | ||
126 | + VMSTATE_UINT32(emux, StellarisADCState), | ||
127 | + VMSTATE_UINT32(ostat, StellarisADCState), | ||
128 | + VMSTATE_UINT32(ustat, StellarisADCState), | ||
129 | + VMSTATE_UINT32(sspri, StellarisADCState), | ||
130 | + VMSTATE_UINT32(sac, StellarisADCState), | ||
131 | + VMSTATE_UINT32(fifo[0].state, StellarisADCState), | ||
132 | + VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), | ||
133 | + VMSTATE_UINT32(ssmux[0], StellarisADCState), | ||
134 | + VMSTATE_UINT32(ssctl[0], StellarisADCState), | ||
135 | + VMSTATE_UINT32(fifo[1].state, StellarisADCState), | ||
136 | + VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), | ||
137 | + VMSTATE_UINT32(ssmux[1], StellarisADCState), | ||
138 | + VMSTATE_UINT32(ssctl[1], StellarisADCState), | ||
139 | + VMSTATE_UINT32(fifo[2].state, StellarisADCState), | ||
140 | + VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), | ||
141 | + VMSTATE_UINT32(ssmux[2], StellarisADCState), | ||
142 | + VMSTATE_UINT32(ssctl[2], StellarisADCState), | ||
143 | + VMSTATE_UINT32(fifo[3].state, StellarisADCState), | ||
144 | + VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), | ||
145 | + VMSTATE_UINT32(ssmux[3], StellarisADCState), | ||
146 | + VMSTATE_UINT32(ssctl[3], StellarisADCState), | ||
147 | + VMSTATE_UINT32(noise, StellarisADCState), | ||
148 | VMSTATE_END_OF_LIST() | ||
149 | } | ||
150 | }; | ||
151 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_stellaris_adc = { | ||
152 | static void stellaris_adc_init(Object *obj) | ||
153 | { | ||
154 | DeviceState *dev = DEVICE(obj); | ||
155 | - stellaris_adc_state *s = STELLARIS_ADC(obj); | ||
156 | + StellarisADCState *s = STELLARIS_ADC(obj); | ||
157 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
158 | int n; | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static void stellaris_adc_class_init(ObjectClass *klass, void *data) | ||
161 | static const TypeInfo stellaris_adc_info = { | ||
162 | .name = TYPE_STELLARIS_ADC, | ||
163 | .parent = TYPE_SYS_BUS_DEVICE, | ||
164 | - .instance_size = sizeof(stellaris_adc_state), | ||
165 | + .instance_size = sizeof(StellarisADCState), | ||
166 | .instance_init = stellaris_adc_init, | ||
167 | .class_init = stellaris_adc_class_init, | ||
168 | }; | ||
80 | -- | 169 | -- |
81 | 2.20.1 | 170 | 2.34.1 |
82 | 171 | ||
83 | 172 | diff view generated by jsdifflib |
1 | Provide a minimal documentation of the Versatile Express boards | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | (vexpress-a9, vexpress-a15). | ||
3 | 2 | ||
3 | The typedef and definitions are generated by the OBJECT_DECLARE_TYPE | ||
4 | macro in "hw/arm/bcm2836.h": | ||
5 | |||
6 | 20 #define TYPE_BCM283X "bcm283x" | ||
7 | 21 OBJECT_DECLARE_TYPE(BCM283XState, BCM283XClass, BCM283X) | ||
8 | |||
9 | The script ran in commit a489d1951c ("Use OBJECT_DECLARE_TYPE when | ||
10 | possible") missed them because they are declared in a different | ||
11 | file unit. Remove them. | ||
12 | |||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20230109140306.23161-10-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Message-id: 20200507151819.28444-4-peter.maydell@linaro.org | ||
9 | --- | 17 | --- |
10 | docs/system/arm/vexpress.rst | 60 ++++++++++++++++++++++++++++++++++++ | 18 | hw/arm/bcm2836.c | 9 ++------- |
11 | docs/system/target-arm.rst | 1 + | 19 | 1 file changed, 2 insertions(+), 7 deletions(-) |
12 | MAINTAINERS | 1 + | ||
13 | 3 files changed, 62 insertions(+) | ||
14 | create mode 100644 docs/system/arm/vexpress.rst | ||
15 | 20 | ||
16 | diff --git a/docs/system/arm/vexpress.rst b/docs/system/arm/vexpress.rst | 21 | diff --git a/hw/arm/bcm2836.c b/hw/arm/bcm2836.c |
17 | new file mode 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
18 | index XXXXXXX..XXXXXXX | 23 | --- a/hw/arm/bcm2836.c |
19 | --- /dev/null | 24 | +++ b/hw/arm/bcm2836.c |
20 | +++ b/docs/system/arm/vexpress.rst | ||
21 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ |
22 | +Arm Versatile Express boards (``vexpress-a9``, ``vexpress-a15``) | 26 | #include "hw/arm/raspi_platform.h" |
23 | +================================================================ | 27 | #include "hw/sysbus.h" |
24 | + | 28 | |
25 | +QEMU models two variants of the Arm Versatile Express development | 29 | -typedef struct BCM283XClass { |
26 | +board family: | 30 | +struct BCM283XClass { |
27 | + | 31 | /*< private >*/ |
28 | +- ``vexpress-a9`` models the combination of the Versatile Express | 32 | DeviceClass parent_class; |
29 | + motherboard and the CoreTile Express A9x4 daughterboard | 33 | /*< public >*/ |
30 | +- ``vexpress-a15`` models the combination of the Versatile Express | 34 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM283XClass { |
31 | + motherboard and the CoreTile Express A15x2 daughterboard | 35 | hwaddr peri_base; /* Peripheral base address seen by the CPU */ |
32 | + | 36 | hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */ |
33 | +Note that as this hardware does not have PCI, IDE or SCSI, | 37 | int clusterid; |
34 | +the only available storage option is emulated SD card. | 38 | -} BCM283XClass; |
35 | + | 39 | - |
36 | +Implemented devices: | 40 | -#define BCM283X_CLASS(klass) \ |
37 | + | 41 | - OBJECT_CLASS_CHECK(BCM283XClass, (klass), TYPE_BCM283X) |
38 | +- PL041 audio | 42 | -#define BCM283X_GET_CLASS(obj) \ |
39 | +- PL181 SD controller | 43 | - OBJECT_GET_CLASS(BCM283XClass, (obj), TYPE_BCM283X) |
40 | +- PL050 keyboard and mouse | 44 | +}; |
41 | +- PL011 UARTs | 45 | |
42 | +- SP804 timers | 46 | static Property bcm2836_enabled_cores_property = |
43 | +- I2C controller | 47 | DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0); |
44 | +- PL031 RTC | ||
45 | +- PL111 LCD display controller | ||
46 | +- Flash memory | ||
47 | +- LAN9118 ethernet | ||
48 | + | ||
49 | +Unimplemented devices: | ||
50 | + | ||
51 | +- SP810 system control block | ||
52 | +- PCI-express | ||
53 | +- USB controller (Philips ISP1761) | ||
54 | +- Local DAP ROM | ||
55 | +- CoreSight interfaces | ||
56 | +- PL301 AXI interconnect | ||
57 | +- SCC | ||
58 | +- System counter | ||
59 | +- HDLCD controller (``vexpress-a15``) | ||
60 | +- SP805 watchdog | ||
61 | +- PL341 dynamic memory controller | ||
62 | +- DMA330 DMA controller | ||
63 | +- PL354 static memory controller | ||
64 | +- BP147 TrustZone Protection Controller | ||
65 | +- TrustZone Address Space Controller | ||
66 | + | ||
67 | +Other differences between the hardware and the QEMU model: | ||
68 | + | ||
69 | +- QEMU will default to creating one CPU unless you pass a different | ||
70 | + ``-smp`` argument | ||
71 | +- QEMU allows the amount of RAM provided to be specified with the | ||
72 | + ``-m`` argument | ||
73 | +- QEMU defaults to providing a CPU which does not provide either | ||
74 | + TrustZone or the Virtualization Extensions: if you want these you | ||
75 | + must enable them with ``-machine secure=on`` and ``-machine | ||
76 | + virtualization=on`` | ||
77 | +- QEMU provides 4 virtio-mmio virtio transports; these start at | ||
78 | + address ``0x10013000`` for ``vexpress-a9`` and at ``0x1c130000`` for | ||
79 | + ``vexpress-a15``, and have IRQs from 40 upwards. If a dtb is | ||
80 | + provided on the command line then QEMU will edit it to include | ||
81 | + suitable entries describing these transports for the guest. | ||
82 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/docs/system/target-arm.rst | ||
85 | +++ b/docs/system/target-arm.rst | ||
86 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
87 | arm/integratorcp | ||
88 | arm/realview | ||
89 | arm/versatile | ||
90 | + arm/vexpress | ||
91 | arm/musicpal | ||
92 | arm/nseries | ||
93 | arm/orangepi | ||
94 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
95 | index XXXXXXX..XXXXXXX 100644 | ||
96 | --- a/MAINTAINERS | ||
97 | +++ b/MAINTAINERS | ||
98 | @@ -XXX,XX +XXX,XX @@ M: Peter Maydell <peter.maydell@linaro.org> | ||
99 | L: qemu-arm@nongnu.org | ||
100 | S: Maintained | ||
101 | F: hw/arm/vexpress.c | ||
102 | +F: docs/system/arm/vexpress.rst | ||
103 | |||
104 | Versatile PB | ||
105 | M: Peter Maydell <peter.maydell@linaro.org> | ||
106 | -- | 48 | -- |
107 | 2.20.1 | 49 | 2.34.1 |
108 | 50 | ||
109 | 51 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> | |
2 | |||
3 | NPCM7XX models have been commited after the conversion from | ||
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible"). | ||
5 | Manually convert them. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-11-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/adc/npcm7xx_adc.h | 7 +++---- | ||
13 | include/hw/arm/npcm7xx.h | 18 ++++++------------ | ||
14 | include/hw/i2c/npcm7xx_smbus.h | 7 +++---- | ||
15 | include/hw/misc/npcm7xx_clk.h | 2 +- | ||
16 | include/hw/misc/npcm7xx_gcr.h | 6 +++--- | ||
17 | include/hw/misc/npcm7xx_mft.h | 7 +++---- | ||
18 | include/hw/misc/npcm7xx_pwm.h | 3 +-- | ||
19 | include/hw/misc/npcm7xx_rng.h | 6 +++--- | ||
20 | include/hw/net/npcm7xx_emc.h | 5 +---- | ||
21 | include/hw/sd/npcm7xx_sdhci.h | 4 ++-- | ||
22 | 10 files changed, 26 insertions(+), 39 deletions(-) | ||
23 | |||
24 | diff --git a/include/hw/adc/npcm7xx_adc.h b/include/hw/adc/npcm7xx_adc.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/adc/npcm7xx_adc.h | ||
27 | +++ b/include/hw/adc/npcm7xx_adc.h | ||
28 | @@ -XXX,XX +XXX,XX @@ | ||
29 | * @iref: The internal reference voltage, initialized at launch time. | ||
30 | * @rv: The calibrated output values of 0.5V and 1.5V for the ADC. | ||
31 | */ | ||
32 | -typedef struct { | ||
33 | +struct NPCM7xxADCState { | ||
34 | SysBusDevice parent; | ||
35 | |||
36 | MemoryRegion iomem; | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | ||
38 | uint32_t iref; | ||
39 | |||
40 | uint16_t calibration_r_values[NPCM7XX_ADC_NUM_CALIB]; | ||
41 | -} NPCM7xxADCState; | ||
42 | +}; | ||
43 | |||
44 | #define TYPE_NPCM7XX_ADC "npcm7xx-adc" | ||
45 | -#define NPCM7XX_ADC(obj) \ | ||
46 | - OBJECT_CHECK(NPCM7xxADCState, (obj), TYPE_NPCM7XX_ADC) | ||
47 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxADCState, NPCM7XX_ADC) | ||
48 | |||
49 | #endif /* NPCM7XX_ADC_H */ | ||
50 | diff --git a/include/hw/arm/npcm7xx.h b/include/hw/arm/npcm7xx.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/include/hw/arm/npcm7xx.h | ||
53 | +++ b/include/hw/arm/npcm7xx.h | ||
54 | @@ -XXX,XX +XXX,XX @@ | ||
55 | |||
56 | #define NPCM7XX_NR_PWM_MODULES 2 | ||
57 | |||
58 | -typedef struct NPCM7xxMachine { | ||
59 | +struct NPCM7xxMachine { | ||
60 | MachineState parent; | ||
61 | /* | ||
62 | * PWM fan splitter. each splitter connects to one PWM output and | ||
63 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachine { | ||
64 | */ | ||
65 | SplitIRQ fan_splitter[NPCM7XX_NR_PWM_MODULES * | ||
66 | NPCM7XX_PWM_PER_MODULE]; | ||
67 | -} NPCM7xxMachine; | ||
68 | +}; | ||
69 | |||
70 | #define TYPE_NPCM7XX_MACHINE MACHINE_TYPE_NAME("npcm7xx") | ||
71 | -#define NPCM7XX_MACHINE(obj) \ | ||
72 | - OBJECT_CHECK(NPCM7xxMachine, (obj), TYPE_NPCM7XX_MACHINE) | ||
73 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMachine, NPCM7XX_MACHINE) | ||
74 | |||
75 | typedef struct NPCM7xxMachineClass { | ||
76 | MachineClass parent; | ||
77 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMachineClass { | ||
78 | #define NPCM7XX_MACHINE_GET_CLASS(obj) \ | ||
79 | OBJECT_GET_CLASS(NPCM7xxMachineClass, (obj), TYPE_NPCM7XX_MACHINE) | ||
80 | |||
81 | -typedef struct NPCM7xxState { | ||
82 | +struct NPCM7xxState { | ||
83 | DeviceState parent; | ||
84 | |||
85 | ARMCPU cpu[NPCM7XX_MAX_NUM_CPUS]; | ||
86 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxState { | ||
87 | NPCM7xxFIUState fiu[2]; | ||
88 | NPCM7xxEMCState emc[2]; | ||
89 | NPCM7xxSDHCIState mmc; | ||
90 | -} NPCM7xxState; | ||
91 | +}; | ||
92 | |||
93 | #define TYPE_NPCM7XX "npcm7xx" | ||
94 | -#define NPCM7XX(obj) OBJECT_CHECK(NPCM7xxState, (obj), TYPE_NPCM7XX) | ||
95 | +OBJECT_DECLARE_TYPE(NPCM7xxState, NPCM7xxClass, NPCM7XX) | ||
96 | |||
97 | #define TYPE_NPCM730 "npcm730" | ||
98 | #define TYPE_NPCM750 "npcm750" | ||
99 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxClass { | ||
100 | uint32_t num_cpus; | ||
101 | } NPCM7xxClass; | ||
102 | |||
103 | -#define NPCM7XX_CLASS(klass) \ | ||
104 | - OBJECT_CLASS_CHECK(NPCM7xxClass, (klass), TYPE_NPCM7XX) | ||
105 | -#define NPCM7XX_GET_CLASS(obj) \ | ||
106 | - OBJECT_GET_CLASS(NPCM7xxClass, (obj), TYPE_NPCM7XX) | ||
107 | - | ||
108 | /** | ||
109 | * npcm7xx_load_kernel - Loads memory with everything needed to boot | ||
110 | * @machine - The machine containing the SoC to be booted. | ||
111 | diff --git a/include/hw/i2c/npcm7xx_smbus.h b/include/hw/i2c/npcm7xx_smbus.h | ||
112 | index XXXXXXX..XXXXXXX 100644 | ||
113 | --- a/include/hw/i2c/npcm7xx_smbus.h | ||
114 | +++ b/include/hw/i2c/npcm7xx_smbus.h | ||
115 | @@ -XXX,XX +XXX,XX @@ typedef enum NPCM7xxSMBusStatus { | ||
116 | * @rx_cur: The current position of rx_fifo. | ||
117 | * @status: The current status of the SMBus. | ||
118 | */ | ||
119 | -typedef struct NPCM7xxSMBusState { | ||
120 | +struct NPCM7xxSMBusState { | ||
121 | SysBusDevice parent; | ||
122 | |||
123 | MemoryRegion iomem; | ||
124 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSMBusState { | ||
125 | uint8_t rx_cur; | ||
126 | |||
127 | NPCM7xxSMBusStatus status; | ||
128 | -} NPCM7xxSMBusState; | ||
129 | +}; | ||
130 | |||
131 | #define TYPE_NPCM7XX_SMBUS "npcm7xx-smbus" | ||
132 | -#define NPCM7XX_SMBUS(obj) OBJECT_CHECK(NPCM7xxSMBusState, (obj), \ | ||
133 | - TYPE_NPCM7XX_SMBUS) | ||
134 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxSMBusState, NPCM7XX_SMBUS) | ||
135 | |||
136 | #endif /* NPCM7XX_SMBUS_H */ | ||
137 | diff --git a/include/hw/misc/npcm7xx_clk.h b/include/hw/misc/npcm7xx_clk.h | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/include/hw/misc/npcm7xx_clk.h | ||
140 | +++ b/include/hw/misc/npcm7xx_clk.h | ||
141 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxCLKState { | ||
142 | }; | ||
143 | |||
144 | #define TYPE_NPCM7XX_CLK "npcm7xx-clk" | ||
145 | -#define NPCM7XX_CLK(obj) OBJECT_CHECK(NPCM7xxCLKState, (obj), TYPE_NPCM7XX_CLK) | ||
146 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxCLKState, NPCM7XX_CLK) | ||
147 | |||
148 | #endif /* NPCM7XX_CLK_H */ | ||
149 | diff --git a/include/hw/misc/npcm7xx_gcr.h b/include/hw/misc/npcm7xx_gcr.h | ||
150 | index XXXXXXX..XXXXXXX 100644 | ||
151 | --- a/include/hw/misc/npcm7xx_gcr.h | ||
152 | +++ b/include/hw/misc/npcm7xx_gcr.h | ||
153 | @@ -XXX,XX +XXX,XX @@ | ||
154 | */ | ||
155 | #define NPCM7XX_GCR_NR_REGS (0x148 / sizeof(uint32_t)) | ||
156 | |||
157 | -typedef struct NPCM7xxGCRState { | ||
158 | +struct NPCM7xxGCRState { | ||
159 | SysBusDevice parent; | ||
160 | |||
161 | MemoryRegion iomem; | ||
162 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxGCRState { | ||
163 | uint32_t reset_pwron; | ||
164 | uint32_t reset_mdlr; | ||
165 | uint32_t reset_intcr3; | ||
166 | -} NPCM7xxGCRState; | ||
167 | +}; | ||
168 | |||
169 | #define TYPE_NPCM7XX_GCR "npcm7xx-gcr" | ||
170 | -#define NPCM7XX_GCR(obj) OBJECT_CHECK(NPCM7xxGCRState, (obj), TYPE_NPCM7XX_GCR) | ||
171 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxGCRState, NPCM7XX_GCR) | ||
172 | |||
173 | #endif /* NPCM7XX_GCR_H */ | ||
174 | diff --git a/include/hw/misc/npcm7xx_mft.h b/include/hw/misc/npcm7xx_mft.h | ||
175 | index XXXXXXX..XXXXXXX 100644 | ||
176 | --- a/include/hw/misc/npcm7xx_mft.h | ||
177 | +++ b/include/hw/misc/npcm7xx_mft.h | ||
178 | @@ -XXX,XX +XXX,XX @@ | ||
179 | * @max_rpm: The maximum rpm for fans. Order: A0, B0, A1, B1. | ||
180 | * @duty: The duty cycles for fans, relative to NPCM7XX_PWM_MAX_DUTY. | ||
181 | */ | ||
182 | -typedef struct NPCM7xxMFTState { | ||
183 | +struct NPCM7xxMFTState { | ||
184 | SysBusDevice parent; | ||
185 | |||
186 | MemoryRegion iomem; | ||
187 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxMFTState { | ||
188 | |||
189 | uint32_t max_rpm[NPCM7XX_MFT_FANIN_COUNT]; | ||
190 | uint32_t duty[NPCM7XX_MFT_FANIN_COUNT]; | ||
191 | -} NPCM7xxMFTState; | ||
192 | +}; | ||
193 | |||
194 | #define TYPE_NPCM7XX_MFT "npcm7xx-mft" | ||
195 | -#define NPCM7XX_MFT(obj) \ | ||
196 | - OBJECT_CHECK(NPCM7xxMFTState, (obj), TYPE_NPCM7XX_MFT) | ||
197 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxMFTState, NPCM7XX_MFT) | ||
198 | |||
199 | #endif /* NPCM7XX_MFT_H */ | ||
200 | diff --git a/include/hw/misc/npcm7xx_pwm.h b/include/hw/misc/npcm7xx_pwm.h | ||
201 | index XXXXXXX..XXXXXXX 100644 | ||
202 | --- a/include/hw/misc/npcm7xx_pwm.h | ||
203 | +++ b/include/hw/misc/npcm7xx_pwm.h | ||
204 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxPWMState { | ||
205 | }; | ||
206 | |||
207 | #define TYPE_NPCM7XX_PWM "npcm7xx-pwm" | ||
208 | -#define NPCM7XX_PWM(obj) \ | ||
209 | - OBJECT_CHECK(NPCM7xxPWMState, (obj), TYPE_NPCM7XX_PWM) | ||
210 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxPWMState, NPCM7XX_PWM) | ||
211 | |||
212 | #endif /* NPCM7XX_PWM_H */ | ||
213 | diff --git a/include/hw/misc/npcm7xx_rng.h b/include/hw/misc/npcm7xx_rng.h | ||
214 | index XXXXXXX..XXXXXXX 100644 | ||
215 | --- a/include/hw/misc/npcm7xx_rng.h | ||
216 | +++ b/include/hw/misc/npcm7xx_rng.h | ||
217 | @@ -XXX,XX +XXX,XX @@ | ||
218 | |||
219 | #include "hw/sysbus.h" | ||
220 | |||
221 | -typedef struct NPCM7xxRNGState { | ||
222 | +struct NPCM7xxRNGState { | ||
223 | SysBusDevice parent; | ||
224 | |||
225 | MemoryRegion iomem; | ||
226 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRNGState { | ||
227 | uint8_t rngcs; | ||
228 | uint8_t rngd; | ||
229 | uint8_t rngmode; | ||
230 | -} NPCM7xxRNGState; | ||
231 | +}; | ||
232 | |||
233 | #define TYPE_NPCM7XX_RNG "npcm7xx-rng" | ||
234 | -#define NPCM7XX_RNG(obj) OBJECT_CHECK(NPCM7xxRNGState, (obj), TYPE_NPCM7XX_RNG) | ||
235 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxRNGState, NPCM7XX_RNG) | ||
236 | |||
237 | #endif /* NPCM7XX_RNG_H */ | ||
238 | diff --git a/include/hw/net/npcm7xx_emc.h b/include/hw/net/npcm7xx_emc.h | ||
239 | index XXXXXXX..XXXXXXX 100644 | ||
240 | --- a/include/hw/net/npcm7xx_emc.h | ||
241 | +++ b/include/hw/net/npcm7xx_emc.h | ||
242 | @@ -XXX,XX +XXX,XX @@ struct NPCM7xxEMCState { | ||
243 | bool rx_active; | ||
244 | }; | ||
245 | |||
246 | -typedef struct NPCM7xxEMCState NPCM7xxEMCState; | ||
247 | - | ||
248 | #define TYPE_NPCM7XX_EMC "npcm7xx-emc" | ||
249 | -#define NPCM7XX_EMC(obj) \ | ||
250 | - OBJECT_CHECK(NPCM7xxEMCState, (obj), TYPE_NPCM7XX_EMC) | ||
251 | +OBJECT_DECLARE_SIMPLE_TYPE(NPCM7xxEMCState, NPCM7XX_EMC) | ||
252 | |||
253 | #endif /* NPCM7XX_EMC_H */ | ||
254 | diff --git a/include/hw/sd/npcm7xx_sdhci.h b/include/hw/sd/npcm7xx_sdhci.h | ||
255 | index XXXXXXX..XXXXXXX 100644 | ||
256 | --- a/include/hw/sd/npcm7xx_sdhci.h | ||
257 | +++ b/include/hw/sd/npcm7xx_sdhci.h | ||
258 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxRegs { | ||
259 | uint32_t boottoctrl; | ||
260 | } NPCM7xxRegisters; | ||
261 | |||
262 | -typedef struct NPCM7xxSDHCIState { | ||
263 | +struct NPCM7xxSDHCIState { | ||
264 | SysBusDevice parent; | ||
265 | |||
266 | MemoryRegion container; | ||
267 | @@ -XXX,XX +XXX,XX @@ typedef struct NPCM7xxSDHCIState { | ||
268 | NPCM7xxRegisters regs; | ||
269 | |||
270 | SDHCIState sdhci; | ||
271 | -} NPCM7xxSDHCIState; | ||
272 | +}; | ||
273 | |||
274 | #endif /* NPCM7XX_SDHCI_H */ | ||
275 | -- | ||
276 | 2.34.1 | ||
277 | |||
278 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | With this patch, the watchdog on i.MX31 emulations is fully operational. | 3 | The structure is named SECUREECState. Rename the type accordingly. |
4 | 4 | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
6 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200517162135.110364-5-linux@roeck-us.net | 7 | Message-id: 20230109140306.23161-12-philmd@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 9 | --- |
10 | include/hw/arm/fsl-imx31.h | 4 ++++ | 10 | hw/misc/sbsa_ec.c | 13 +++++++------ |
11 | hw/arm/fsl-imx31.c | 6 ++++++ | 11 | 1 file changed, 7 insertions(+), 6 deletions(-) |
12 | hw/arm/Kconfig | 1 + | ||
13 | 3 files changed, 11 insertions(+) | ||
14 | 12 | ||
15 | diff --git a/include/hw/arm/fsl-imx31.h b/include/hw/arm/fsl-imx31.h | 13 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
16 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/hw/arm/fsl-imx31.h | 15 | --- a/hw/misc/sbsa_ec.c |
18 | +++ b/include/hw/arm/fsl-imx31.h | 16 | +++ b/hw/misc/sbsa_ec.c |
19 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ |
20 | #include "hw/timer/imx_epit.h" | 18 | #include "hw/sysbus.h" |
21 | #include "hw/i2c/imx_i2c.h" | 19 | #include "sysemu/runstate.h" |
22 | #include "hw/gpio/imx_gpio.h" | 20 | |
23 | +#include "hw/watchdog/wdt_imx2.h" | 21 | -typedef struct { |
24 | #include "exec/memory.h" | 22 | +typedef struct SECUREECState { |
25 | #include "target/arm/cpu.h" | 23 | SysBusDevice parent_obj; |
26 | 24 | MemoryRegion iomem; | |
27 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX31State { | 25 | } SECUREECState; |
28 | IMXEPITState epit[FSL_IMX31_NUM_EPITS]; | 26 | |
29 | IMXI2CState i2c[FSL_IMX31_NUM_I2CS]; | 27 | -#define TYPE_SBSA_EC "sbsa-ec" |
30 | IMXGPIOState gpio[FSL_IMX31_NUM_GPIOS]; | 28 | -#define SECURE_EC(obj) OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_EC) |
31 | + IMX2WdtState wdt; | 29 | +#define TYPE_SBSA_SECURE_EC "sbsa-ec" |
32 | MemoryRegion secure_rom; | 30 | +#define SBSA_SECURE_EC(obj) \ |
33 | MemoryRegion rom; | 31 | + OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) |
34 | MemoryRegion iram; | 32 | |
35 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX31State { | 33 | enum sbsa_ec_powerstates { |
36 | #define FSL_IMX31_GPIO1_SIZE 0x4000 | 34 | SBSA_EC_CMD_POWEROFF = 0x01, |
37 | #define FSL_IMX31_GPIO2_ADDR 0x53FD0000 | 35 | @@ -XXX,XX +XXX,XX @@ static uint64_t sbsa_ec_read(void *opaque, hwaddr offset, unsigned size) |
38 | #define FSL_IMX31_GPIO2_SIZE 0x4000 | ||
39 | +#define FSL_IMX31_WDT_ADDR 0x53FDC000 | ||
40 | +#define FSL_IMX31_WDT_SIZE 0x4000 | ||
41 | #define FSL_IMX31_AVIC_ADDR 0x68000000 | ||
42 | #define FSL_IMX31_AVIC_SIZE 0x100 | ||
43 | #define FSL_IMX31_SDRAM0_ADDR 0x80000000 | ||
44 | diff --git a/hw/arm/fsl-imx31.c b/hw/arm/fsl-imx31.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/hw/arm/fsl-imx31.c | ||
47 | +++ b/hw/arm/fsl-imx31.c | ||
48 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx31_init(Object *obj) | ||
49 | sysbus_init_child_obj(obj, "gpio[*]", &s->gpio[i], sizeof(s->gpio[i]), | ||
50 | TYPE_IMX_GPIO); | ||
51 | } | ||
52 | + | ||
53 | + sysbus_init_child_obj(obj, "wdt", &s->wdt, sizeof(s->wdt), TYPE_IMX2_WDT); | ||
54 | } | 36 | } |
55 | 37 | ||
56 | static void fsl_imx31_realize(DeviceState *dev, Error **errp) | 38 | static void sbsa_ec_write(void *opaque, hwaddr offset, |
57 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx31_realize(DeviceState *dev, Error **errp) | 39 | - uint64_t value, unsigned size) |
58 | gpio_table[i].irq)); | 40 | + uint64_t value, unsigned size) |
59 | } | 41 | { |
60 | 42 | if (offset == 0) { /* PSCI machine power command register */ | |
61 | + /* Watchdog */ | 43 | switch (value) { |
62 | + object_property_set_bool(OBJECT(&s->wdt), true, "realized", &error_abort); | 44 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps sbsa_ec_ops = { |
63 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt), 0, FSL_IMX31_WDT_ADDR); | 45 | |
64 | + | 46 | static void sbsa_ec_init(Object *obj) |
65 | /* On a real system, the first 16k is a `secure boot rom' */ | 47 | { |
66 | memory_region_init_rom(&s->secure_rom, OBJECT(dev), "imx31.secure_rom", | 48 | - SECUREECState *s = SECURE_EC(obj); |
67 | FSL_IMX31_SECURE_ROM_SIZE, &err); | 49 | + SECUREECState *s = SBSA_SECURE_EC(obj); |
68 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 50 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
69 | index XXXXXXX..XXXXXXX 100644 | 51 | |
70 | --- a/hw/arm/Kconfig | 52 | memory_region_init_io(&s->iomem, obj, &sbsa_ec_ops, s, "sbsa-ec", |
71 | +++ b/hw/arm/Kconfig | 53 | @@ -XXX,XX +XXX,XX @@ static void sbsa_ec_class_init(ObjectClass *klass, void *data) |
72 | @@ -XXX,XX +XXX,XX @@ config FSL_IMX31 | 54 | } |
73 | select SERIAL | 55 | |
74 | select IMX | 56 | static const TypeInfo sbsa_ec_info = { |
75 | select IMX_I2C | 57 | - .name = TYPE_SBSA_EC, |
76 | + select WDT_IMX2 | 58 | + .name = TYPE_SBSA_SECURE_EC, |
77 | select LAN9118 | 59 | .parent = TYPE_SYS_BUS_DEVICE, |
78 | 60 | .instance_size = sizeof(SECUREECState), | |
79 | config FSL_IMX6 | 61 | .instance_init = sbsa_ec_init, |
80 | -- | 62 | -- |
81 | 2.20.1 | 63 | 2.34.1 |
82 | 64 | ||
83 | 65 | diff view generated by jsdifflib |
1 | Sort the board index into alphabetical order. (Note that we need to | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | sort alphabetically by the title text of each file, which isn't the | ||
3 | same ordering as sorting by the filename.) | ||
4 | 2 | ||
3 | This model was merged few days before the QOM cleanup from | ||
4 | commit 8063396bf3 ("Use OBJECT_DECLARE_SIMPLE_TYPE when possible") | ||
5 | was pulled and merged. Manually adapt. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20230109140306.23161-13-philmd@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 20200507151819.28444-3-peter.maydell@linaro.org | ||
10 | --- | 11 | --- |
11 | docs/system/target-arm.rst | 17 +++++++++++------ | 12 | hw/misc/sbsa_ec.c | 3 +-- |
12 | 1 file changed, 11 insertions(+), 6 deletions(-) | 13 | 1 file changed, 1 insertion(+), 2 deletions(-) |
13 | 14 | ||
14 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | 15 | diff --git a/hw/misc/sbsa_ec.c b/hw/misc/sbsa_ec.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/docs/system/target-arm.rst | 17 | --- a/hw/misc/sbsa_ec.c |
17 | +++ b/docs/system/target-arm.rst | 18 | +++ b/hw/misc/sbsa_ec.c |
18 | @@ -XXX,XX +XXX,XX @@ Unfortunately many of the Arm boards QEMU supports are currently | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct SECUREECState { |
19 | undocumented; you can get a complete list by running | 20 | } SECUREECState; |
20 | ``qemu-system-aarch64 --machine help``. | 21 | |
21 | 22 | #define TYPE_SBSA_SECURE_EC "sbsa-ec" | |
22 | +.. | 23 | -#define SBSA_SECURE_EC(obj) \ |
23 | + This table of contents should be kept sorted alphabetically | 24 | - OBJECT_CHECK(SECUREECState, (obj), TYPE_SBSA_SECURE_EC) |
24 | + by the title text of each file, which isn't the same ordering | 25 | +OBJECT_DECLARE_SIMPLE_TYPE(SECUREECState, SBSA_SECURE_EC) |
25 | + as an alphabetical sort by filename. | 26 | |
26 | + | 27 | enum sbsa_ec_powerstates { |
27 | .. toctree:: | 28 | SBSA_EC_CMD_POWEROFF = 0x01, |
28 | :maxdepth: 1 | ||
29 | |||
30 | arm/integratorcp | ||
31 | - arm/versatile | ||
32 | arm/realview | ||
33 | - arm/xscale | ||
34 | - arm/palm | ||
35 | - arm/nseries | ||
36 | - arm/stellaris | ||
37 | + arm/versatile | ||
38 | arm/musicpal | ||
39 | - arm/sx1 | ||
40 | + arm/nseries | ||
41 | arm/orangepi | ||
42 | + arm/palm | ||
43 | + arm/xscale | ||
44 | + arm/sx1 | ||
45 | + arm/stellaris | ||
46 | |||
47 | Arm CPU features | ||
48 | ================ | ||
49 | -- | 29 | -- |
50 | 2.20.1 | 30 | 2.34.1 |
51 | 31 | ||
52 | 32 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Do not explicitly store zero to the NEON high part | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
4 | when we can pass !is_q to clear_vec_high. | 4 | macro call, to avoid after a QOM refactor: |
5 | 5 | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | hw/intc/xilinx_intc.c:45:1: error: declaration of anonymous struct must be a definition |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, |
8 | Message-id: 20200519212453.28494-3-richard.henderson@linaro.org | 8 | ^ |
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> | ||
13 | Message-id: 20230109140306.23161-14-philmd@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 15 | --- |
11 | target/arm/translate-a64.c | 53 +++++++++++++++++++++++--------------- | 16 | hw/intc/xilinx_intc.c | 28 +++++++++++++--------------- |
12 | 1 file changed, 32 insertions(+), 21 deletions(-) | 17 | 1 file changed, 13 insertions(+), 15 deletions(-) |
13 | 18 | ||
14 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 19 | diff --git a/hw/intc/xilinx_intc.c b/hw/intc/xilinx_intc.c |
15 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/translate-a64.c | 21 | --- a/hw/intc/xilinx_intc.c |
17 | +++ b/target/arm/translate-a64.c | 22 | +++ b/hw/intc/xilinx_intc.c |
18 | @@ -XXX,XX +XXX,XX @@ static void do_fp_ld(DisasContext *s, int destidx, TCGv_i64 tcg_addr, int size) | 23 | @@ -XXX,XX +XXX,XX @@ |
24 | #define R_MAX 8 | ||
25 | |||
26 | #define TYPE_XILINX_INTC "xlnx.xps-intc" | ||
27 | -DECLARE_INSTANCE_CHECKER(struct xlx_pic, XILINX_INTC, | ||
28 | - TYPE_XILINX_INTC) | ||
29 | +typedef struct XpsIntc XpsIntc; | ||
30 | +DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) | ||
31 | |||
32 | -struct xlx_pic | ||
33 | +struct XpsIntc | ||
19 | { | 34 | { |
20 | /* This always zero-extends and writes to a full 128 bit wide vector */ | 35 | SysBusDevice parent_obj; |
21 | TCGv_i64 tmplo = tcg_temp_new_i64(); | 36 | |
22 | - TCGv_i64 tmphi; | 37 | @@ -XXX,XX +XXX,XX @@ struct xlx_pic |
23 | + TCGv_i64 tmphi = NULL; | 38 | uint32_t irq_pin_state; |
24 | 39 | }; | |
25 | if (size < 4) { | 40 | |
26 | MemOp memop = s->be_data + size; | 41 | -static void update_irq(struct xlx_pic *p) |
27 | - tmphi = tcg_const_i64(0); | 42 | +static void update_irq(XpsIntc *p) |
28 | tcg_gen_qemu_ld_i64(tmplo, tcg_addr, get_mem_index(s), memop); | 43 | { |
29 | } else { | 44 | uint32_t i; |
30 | bool be = s->be_data == MO_BE; | 45 | |
31 | @@ -XXX,XX +XXX,XX @@ static void do_fp_ld(DisasContext *s, int destidx, TCGv_i64 tcg_addr, int size) | 46 | @@ -XXX,XX +XXX,XX @@ static void update_irq(struct xlx_pic *p) |
32 | } | 47 | qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); |
33 | |||
34 | tcg_gen_st_i64(tmplo, cpu_env, fp_reg_offset(s, destidx, MO_64)); | ||
35 | - tcg_gen_st_i64(tmphi, cpu_env, fp_reg_hi_offset(s, destidx)); | ||
36 | - | ||
37 | tcg_temp_free_i64(tmplo); | ||
38 | - tcg_temp_free_i64(tmphi); | ||
39 | |||
40 | - clear_vec_high(s, true, destidx); | ||
41 | + if (tmphi) { | ||
42 | + tcg_gen_st_i64(tmphi, cpu_env, fp_reg_hi_offset(s, destidx)); | ||
43 | + tcg_temp_free_i64(tmphi); | ||
44 | + } | ||
45 | + clear_vec_high(s, tmphi != NULL, destidx); | ||
46 | } | 48 | } |
47 | 49 | ||
48 | /* | 50 | -static uint64_t |
49 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_ext(DisasContext *s, uint32_t insn) | 51 | -pic_read(void *opaque, hwaddr addr, unsigned int size) |
50 | read_vec_element(s, tcg_resh, rm, 0, MO_64); | 52 | +static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) |
51 | do_ext64(s, tcg_resh, tcg_resl, pos); | 53 | { |
52 | } | 54 | - struct xlx_pic *p = opaque; |
53 | - tcg_gen_movi_i64(tcg_resh, 0); | 55 | + XpsIntc *p = opaque; |
54 | } else { | 56 | uint32_t r = 0; |
55 | TCGv_i64 tcg_hh; | 57 | |
56 | typedef struct { | 58 | addr >>= 2; |
57 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_ext(DisasContext *s, uint32_t insn) | 59 | @@ -XXX,XX +XXX,XX @@ pic_read(void *opaque, hwaddr addr, unsigned int size) |
58 | 60 | return r; | |
59 | write_vec_element(s, tcg_resl, rd, 0, MO_64); | ||
60 | tcg_temp_free_i64(tcg_resl); | ||
61 | - write_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
62 | + if (is_q) { | ||
63 | + write_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
64 | + } | ||
65 | tcg_temp_free_i64(tcg_resh); | ||
66 | - clear_vec_high(s, true, rd); | ||
67 | + clear_vec_high(s, is_q, rd); | ||
68 | } | 61 | } |
69 | 62 | ||
70 | /* TBL/TBX | 63 | -static void |
71 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | 64 | -pic_write(void *opaque, hwaddr addr, |
72 | * the input. | 65 | - uint64_t val64, unsigned int size) |
73 | */ | 66 | +static void pic_write(void *opaque, hwaddr addr, |
74 | tcg_resl = tcg_temp_new_i64(); | 67 | + uint64_t val64, unsigned int size) |
75 | - tcg_resh = tcg_temp_new_i64(); | 68 | { |
76 | + tcg_resh = NULL; | 69 | - struct xlx_pic *p = opaque; |
77 | 70 | + XpsIntc *p = opaque; | |
78 | if (is_tblx) { | 71 | uint32_t value = val64; |
79 | read_vec_element(s, tcg_resl, rd, 0, MO_64); | 72 | |
80 | } else { | 73 | addr >>= 2; |
81 | tcg_gen_movi_i64(tcg_resl, 0); | 74 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps pic_ops = { |
82 | } | 75 | |
83 | - if (is_tblx && is_q) { | 76 | static void irq_handler(void *opaque, int irq, int level) |
84 | - read_vec_element(s, tcg_resh, rd, 1, MO_64); | 77 | { |
85 | - } else { | 78 | - struct xlx_pic *p = opaque; |
86 | - tcg_gen_movi_i64(tcg_resh, 0); | 79 | + XpsIntc *p = opaque; |
87 | + | 80 | |
88 | + if (is_q) { | 81 | /* edge triggered interrupt */ |
89 | + tcg_resh = tcg_temp_new_i64(); | 82 | if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { |
90 | + if (is_tblx) { | 83 | @@ -XXX,XX +XXX,XX @@ static void irq_handler(void *opaque, int irq, int level) |
91 | + read_vec_element(s, tcg_resh, rd, 1, MO_64); | 84 | |
92 | + } else { | 85 | static void xilinx_intc_init(Object *obj) |
93 | + tcg_gen_movi_i64(tcg_resh, 0); | 86 | { |
94 | + } | 87 | - struct xlx_pic *p = XILINX_INTC(obj); |
95 | } | 88 | + XpsIntc *p = XILINX_INTC(obj); |
96 | 89 | ||
97 | tcg_idx = tcg_temp_new_i64(); | 90 | qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); |
98 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_tb(DisasContext *s, uint32_t insn) | 91 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); |
99 | 92 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_init(Object *obj) | |
100 | write_vec_element(s, tcg_resl, rd, 0, MO_64); | ||
101 | tcg_temp_free_i64(tcg_resl); | ||
102 | - write_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
103 | - tcg_temp_free_i64(tcg_resh); | ||
104 | - clear_vec_high(s, true, rd); | ||
105 | + | ||
106 | + if (is_q) { | ||
107 | + write_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
108 | + tcg_temp_free_i64(tcg_resh); | ||
109 | + } | ||
110 | + clear_vec_high(s, is_q, rd); | ||
111 | } | 93 | } |
112 | 94 | ||
113 | /* ZIP/UZP/TRN | 95 | static Property xilinx_intc_properties[] = { |
114 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_zip_trn(DisasContext *s, uint32_t insn) | 96 | - DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0), |
115 | } | 97 | + DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), |
116 | 98 | DEFINE_PROP_END_OF_LIST(), | |
117 | tcg_resl = tcg_const_i64(0); | 99 | }; |
118 | - tcg_resh = tcg_const_i64(0); | 100 | |
119 | + tcg_resh = is_q ? tcg_const_i64(0) : NULL; | 101 | @@ -XXX,XX +XXX,XX @@ static void xilinx_intc_class_init(ObjectClass *klass, void *data) |
120 | tcg_res = tcg_temp_new_i64(); | 102 | static const TypeInfo xilinx_intc_info = { |
121 | 103 | .name = TYPE_XILINX_INTC, | |
122 | for (i = 0; i < elements; i++) { | 104 | .parent = TYPE_SYS_BUS_DEVICE, |
123 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_zip_trn(DisasContext *s, uint32_t insn) | 105 | - .instance_size = sizeof(struct xlx_pic), |
124 | 106 | + .instance_size = sizeof(XpsIntc), | |
125 | write_vec_element(s, tcg_resl, rd, 0, MO_64); | 107 | .instance_init = xilinx_intc_init, |
126 | tcg_temp_free_i64(tcg_resl); | 108 | .class_init = xilinx_intc_class_init, |
127 | - write_vec_element(s, tcg_resh, rd, 1, MO_64); | 109 | }; |
128 | - tcg_temp_free_i64(tcg_resh); | ||
129 | - clear_vec_high(s, true, rd); | ||
130 | + | ||
131 | + if (is_q) { | ||
132 | + write_vec_element(s, tcg_resh, rd, 1, MO_64); | ||
133 | + tcg_temp_free_i64(tcg_resh); | ||
134 | + } | ||
135 | + clear_vec_high(s, is_q, rd); | ||
136 | } | ||
137 | |||
138 | /* | ||
139 | -- | 110 | -- |
140 | 2.20.1 | 111 | 2.34.1 |
141 | 112 | ||
142 | 113 | diff view generated by jsdifflib |
1 | From: Thomas Huth <thuth@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The canon-a1100 machine can be used with the Barebox firmware. The | 3 | This remove a use of 'struct' in the DECLARE_INSTANCE_CHECKER() |
4 | QEMU Advent Calendar 2018 features a pre-compiled image which we | 4 | macro call, to avoid after a QOM refactor: |
5 | can use for testing. | ||
6 | 5 | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | hw/timer/xilinx_timer.c:65:1: error: declaration of anonymous struct must be a definition |
8 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, |
9 | Reviewed-by: Wainer dos Santos Moschetta <wainersm@redhat.com> | 8 | ^ |
10 | Tested-by: Wainer dos Santos Moschetta <wainersm@redhat.com> | 9 | |
11 | Signed-off-by: Thomas Huth <thuth@redhat.com> | 10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
12 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
13 | Message-id: 20200514190422.23645-1-f4bug@amsat.org | 12 | Reviewed-by: Edgar E. Iglesias <edgar@zeroasic.com> |
14 | Message-Id: <20200129090420.13954-1-thuth@redhat.com> | 13 | Message-id: 20230109140306.23161-15-philmd@linaro.org |
15 | [PMD: Rebased MAINTAINERS] | ||
16 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 15 | --- |
19 | MAINTAINERS | 1 + | 16 | hw/timer/xilinx_timer.c | 27 +++++++++++++-------------- |
20 | tests/acceptance/machine_arm_canona1100.py | 35 ++++++++++++++++++++++ | 17 | 1 file changed, 13 insertions(+), 14 deletions(-) |
21 | 2 files changed, 36 insertions(+) | ||
22 | create mode 100644 tests/acceptance/machine_arm_canona1100.py | ||
23 | 18 | ||
24 | diff --git a/MAINTAINERS b/MAINTAINERS | 19 | diff --git a/hw/timer/xilinx_timer.c b/hw/timer/xilinx_timer.c |
25 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/MAINTAINERS | 21 | --- a/hw/timer/xilinx_timer.c |
27 | +++ b/MAINTAINERS | 22 | +++ b/hw/timer/xilinx_timer.c |
28 | @@ -XXX,XX +XXX,XX @@ S: Odd Fixes | 23 | @@ -XXX,XX +XXX,XX @@ struct xlx_timer |
29 | F: include/hw/arm/digic.h | 24 | }; |
30 | F: hw/*/digic* | 25 | |
31 | F: include/hw/*/digic* | 26 | #define TYPE_XILINX_TIMER "xlnx.xps-timer" |
32 | +F: tests/acceptance/machine_arm_canona1100.py | 27 | -DECLARE_INSTANCE_CHECKER(struct timerblock, XILINX_TIMER, |
33 | 28 | - TYPE_XILINX_TIMER) | |
34 | Goldfish RTC | 29 | +typedef struct XpsTimerState XpsTimerState; |
35 | M: Anup Patel <anup.patel@wdc.com> | 30 | +DECLARE_INSTANCE_CHECKER(XpsTimerState, XILINX_TIMER, TYPE_XILINX_TIMER) |
36 | diff --git a/tests/acceptance/machine_arm_canona1100.py b/tests/acceptance/machine_arm_canona1100.py | 31 | |
37 | new file mode 100644 | 32 | -struct timerblock |
38 | index XXXXXXX..XXXXXXX | 33 | +struct XpsTimerState |
39 | --- /dev/null | 34 | { |
40 | +++ b/tests/acceptance/machine_arm_canona1100.py | 35 | SysBusDevice parent_obj; |
41 | @@ -XXX,XX +XXX,XX @@ | 36 | |
42 | +# Functional test that boots the canon-a1100 machine with firmware | 37 | @@ -XXX,XX +XXX,XX @@ struct timerblock |
43 | +# | 38 | struct xlx_timer *timers; |
44 | +# Copyright (c) 2020 Red Hat, Inc. | 39 | }; |
45 | +# | 40 | |
46 | +# Author: | 41 | -static inline unsigned int num_timers(struct timerblock *t) |
47 | +# Thomas Huth <thuth@redhat.com> | 42 | +static inline unsigned int num_timers(XpsTimerState *t) |
48 | +# | 43 | { |
49 | +# This work is licensed under the terms of the GNU GPL, version 2 or | 44 | return 2 - t->one_timer_only; |
50 | +# later. See the COPYING file in the top-level directory. | 45 | } |
51 | + | 46 | @@ -XXX,XX +XXX,XX @@ static inline unsigned int timer_from_addr(hwaddr addr) |
52 | +from avocado_qemu import Test | 47 | return addr >> 2; |
53 | +from avocado_qemu import wait_for_console_pattern | 48 | } |
54 | +from avocado.utils import archive | 49 | |
55 | + | 50 | -static void timer_update_irq(struct timerblock *t) |
56 | +class CanonA1100Machine(Test): | 51 | +static void timer_update_irq(XpsTimerState *t) |
57 | + """Boots the barebox firmware and checks that the console is operational""" | 52 | { |
58 | + | 53 | unsigned int i, irq = 0; |
59 | + timeout = 90 | 54 | uint32_t csr; |
60 | + | 55 | @@ -XXX,XX +XXX,XX @@ static void timer_update_irq(struct timerblock *t) |
61 | + def test_arm_canona1100(self): | 56 | static uint64_t |
62 | + """ | 57 | timer_read(void *opaque, hwaddr addr, unsigned int size) |
63 | + :avocado: tags=arch:arm | 58 | { |
64 | + :avocado: tags=machine:canon-a1100 | 59 | - struct timerblock *t = opaque; |
65 | + :avocado: tags=device:pflash_cfi02 | 60 | + XpsTimerState *t = opaque; |
66 | + """ | 61 | struct xlx_timer *xt; |
67 | + tar_url = ('https://www.qemu-advent-calendar.org' | 62 | uint32_t r = 0; |
68 | + '/2018/download/day18.tar.xz') | 63 | unsigned int timer; |
69 | + tar_hash = '068b5fc4242b29381acee94713509f8a876e9db6' | 64 | @@ -XXX,XX +XXX,XX @@ static void |
70 | + file_path = self.fetch_asset(tar_url, asset_hash=tar_hash) | 65 | timer_write(void *opaque, hwaddr addr, |
71 | + archive.extract(file_path, self.workdir) | 66 | uint64_t val64, unsigned int size) |
72 | + self.vm.set_console() | 67 | { |
73 | + self.vm.add_args('-bios', | 68 | - struct timerblock *t = opaque; |
74 | + self.workdir + '/day18/barebox.canon-a1100.bin') | 69 | + XpsTimerState *t = opaque; |
75 | + self.vm.launch() | 70 | struct xlx_timer *xt; |
76 | + wait_for_console_pattern(self, 'running /env/bin/init') | 71 | unsigned int timer; |
72 | uint32_t value = val64; | ||
73 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps timer_ops = { | ||
74 | static void timer_hit(void *opaque) | ||
75 | { | ||
76 | struct xlx_timer *xt = opaque; | ||
77 | - struct timerblock *t = xt->parent; | ||
78 | + XpsTimerState *t = xt->parent; | ||
79 | D(fprintf(stderr, "%s %d\n", __func__, xt->nr)); | ||
80 | xt->regs[R_TCSR] |= TCSR_TINT; | ||
81 | |||
82 | @@ -XXX,XX +XXX,XX @@ static void timer_hit(void *opaque) | ||
83 | |||
84 | static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
85 | { | ||
86 | - struct timerblock *t = XILINX_TIMER(dev); | ||
87 | + XpsTimerState *t = XILINX_TIMER(dev); | ||
88 | unsigned int i; | ||
89 | |||
90 | /* Init all the ptimers. */ | ||
91 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_realize(DeviceState *dev, Error **errp) | ||
92 | |||
93 | static void xilinx_timer_init(Object *obj) | ||
94 | { | ||
95 | - struct timerblock *t = XILINX_TIMER(obj); | ||
96 | + XpsTimerState *t = XILINX_TIMER(obj); | ||
97 | |||
98 | /* All timers share a single irq line. */ | ||
99 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &t->irq); | ||
100 | } | ||
101 | |||
102 | static Property xilinx_timer_properties[] = { | ||
103 | - DEFINE_PROP_UINT32("clock-frequency", struct timerblock, freq_hz, | ||
104 | - 62 * 1000000), | ||
105 | - DEFINE_PROP_UINT8("one-timer-only", struct timerblock, one_timer_only, 0), | ||
106 | + DEFINE_PROP_UINT32("clock-frequency", XpsTimerState, freq_hz, 62 * 1000000), | ||
107 | + DEFINE_PROP_UINT8("one-timer-only", XpsTimerState, one_timer_only, 0), | ||
108 | DEFINE_PROP_END_OF_LIST(), | ||
109 | }; | ||
110 | |||
111 | @@ -XXX,XX +XXX,XX @@ static void xilinx_timer_class_init(ObjectClass *klass, void *data) | ||
112 | static const TypeInfo xilinx_timer_info = { | ||
113 | .name = TYPE_XILINX_TIMER, | ||
114 | .parent = TYPE_SYS_BUS_DEVICE, | ||
115 | - .instance_size = sizeof(struct timerblock), | ||
116 | + .instance_size = sizeof(XpsTimerState), | ||
117 | .instance_init = xilinx_timer_init, | ||
118 | .class_init = xilinx_timer_class_init, | ||
119 | }; | ||
77 | -- | 120 | -- |
78 | 2.20.1 | 121 | 2.34.1 |
79 | 122 | ||
80 | 123 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
1 | 2 | ||
3 | ARM trusted firmware, when built with FEAT_HCX support, sets SCR_EL3.HXEn bit | ||
4 | to allow EL2 to modify HCRX_EL2 register without trapping it in EL3. Qemu | ||
5 | uses a valid mask to clear unsupported SCR_EL3 bits when emulating SCR_EL3 | ||
6 | write, and that mask doesn't include SCR_EL3.HXEn bit even if FEAT_HCX is | ||
7 | enabled and exposed to the guest. As a result EL3 writes of that bit are | ||
8 | ignored. | ||
9 | |||
10 | Cc: qemu-stable@nongnu.org | ||
11 | Signed-off-by: Evgeny Iakovlev <eiakovlev@linux.microsoft.com> | ||
12 | Message-id: 20230105221251.17896-4-eiakovlev@linux.microsoft.com | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | target/arm/helper.c | 3 +++ | ||
17 | 1 file changed, 3 insertions(+) | ||
18 | |||
19 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper.c | ||
22 | +++ b/target/arm/helper.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
24 | if (cpu_isar_feature(aa64_sme, cpu)) { | ||
25 | valid_mask |= SCR_ENTP2; | ||
26 | } | ||
27 | + if (cpu_isar_feature(aa64_hcx, cpu)) { | ||
28 | + valid_mask |= SCR_HXEN; | ||
29 | + } | ||
30 | } else { | ||
31 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
32 | if (cpu_isar_feature(aa32_ras, cpu)) { | ||
33 | -- | ||
34 | 2.34.1 | diff view generated by jsdifflib |