1
v2:
1
Massively slimmed down v2: MemTag broke bsd-user, and the npcm7xx
2
* dropped target/arm/cpu: Use ARRAY_SIZE() to iterate over ARMCPUInfo[]
2
ethernet device failed 'make check' on big-endian hosts.
3
* renamed CLOCK_SECOND to CLOCK_PERIOD_1SEC
4
3
4
-- PMM
5
5
6
The following changes since commit 648db19685b7030aa558a4ddbd3a8e53d8c9a062:
6
The following changes since commit 83339e21d05c824ebc9131d644f25c23d0e41ecf:
7
7
8
Merge remote-tracking branch 'remotes/armbru/tags/pull-misc-2020-04-29' into staging (2020-04-29 15:07:33 +0100)
8
Merge remote-tracking branch 'remotes/stefanha-gitlab/tags/block-pull-request' into staging (2021-02-10 15:42:20 +0000)
9
9
10
are available in the Git repository at:
10
are available in the Git repository at:
11
11
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200430-1
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210211-1
13
13
14
for you to fetch changes up to 6f7b6947a6639fff15c6a0956adf0f5ec004b789:
14
for you to fetch changes up to d3c1183ffeb71ca3a783eae3d7e1c51e71e8a621:
15
15
16
hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes (2020-04-30 15:35:41 +0100)
16
target/arm: Correctly initialize MDCR_EL2.HPMN (2021-02-11 19:48:09 +0000)
17
17
18
----------------------------------------------------------------
18
----------------------------------------------------------------
19
target-arm queue:
19
target-arm queue:
20
* xlnx-zdma: Fix endianness handling of descriptor loading
20
* Correctly initialize MDCR_EL2.HPMN
21
* nrf51: Fix last GPIO CNF address
21
* versal: Use nr_apu_cpus in favor of hard coding 2
22
* gicv3: Use gicr_typer in arm_gicv3_icc_reset
22
* accel/tcg: Add URL of clang bug to comment about our workaround
23
* msf2: Add EMAC block to SmartFusion2 SoC
23
* Add support for FEAT_DIT, Data Independent Timing
24
* New clock modelling framework
24
* Remove GPIO from unimplemented NPCM7XX
25
* hw/arm: versal: Setup the ADMA with 128bit bus-width
25
* Fix SCR RES1 handling
26
* Cadence: gem: fix wraparound in 64bit descriptors
26
* Don't migrate CPUARMState.features
27
* cadence_gem: clear RX control descriptor
28
* target/arm: Vectorize integer comparison vs zero
29
* hw/arm/virt: dt: add kaslr-seed property
30
* hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes
31
27
32
----------------------------------------------------------------
28
----------------------------------------------------------------
33
Cameron Esfahani (1):
29
Aaron Lindsay (1):
34
nrf51: Fix last GPIO CNF address
30
target/arm: Don't migrate CPUARMState.features
35
31
36
Damien Hedde (7):
32
Daniel Müller (1):
37
hw/core/clock-vmstate: define a vmstate entry for clock state
33
target/arm: Correctly initialize MDCR_EL2.HPMN
38
qdev: add clock input&output support to devices.
39
qdev-clock: introduce an init array to ease the device construction
40
hw/misc/zynq_slcr: add clock generation for uarts
41
hw/char/cadence_uart: add clock support
42
hw/arm/xilinx_zynq: connect uart clocks to slcr
43
qdev-monitor: print the device's clock with info qtree
44
34
45
Edgar E. Iglesias (7):
35
Edgar E. Iglesias (1):
46
dma/xlnx-zdma: Fix descriptor loading (MEM) wrt endianness
36
hw/arm: versal: Use nr_apu_cpus in favor of hard coding 2
47
dma/xlnx-zdma: Fix descriptor loading (REG) wrt endianness
48
hw/arm: versal: Setup the ADMA with 128bit bus-width
49
device_tree: Allow name wildcards in qemu_fdt_node_path()
50
device_tree: Constify compat in qemu_fdt_node_path()
51
hw/arm: xlnx-zcu102: Move arm_boot_info into XlnxZCU102
52
hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes
53
37
54
Jerome Forissier (2):
38
Hao Wu (1):
55
hw/arm/virt: dt: move creation of /secure-chosen to create_fdt()
39
hw/arm: Remove GPIO from unimplemented NPCM7XX
56
hw/arm/virt: dt: add kaslr-seed property
57
40
58
Keqian Zhu (2):
41
Mike Nawrocki (1):
59
bugfix: Use gicr_typer in arm_gicv3_icc_reset
42
target/arm: Fix SCR RES1 handling
60
Typo: Correct the name of CPU hotplug memory region
61
43
62
Peter Maydell (2):
44
Peter Maydell (2):
63
hw/core/clock: introduce clock object
45
arm: Update infocenter.arm.com URLs
64
docs/clocks: add device's clock documentation
46
accel/tcg: Add URL of clang bug to comment about our workaround
65
47
66
Philippe Mathieu-Daudé (2):
48
Rebecca Cran (4):
67
target/arm: Restrict the Address Translate write operation to TCG accel
49
target/arm: Add support for FEAT_DIT, Data Independent Timing
68
target/arm/cpu: Update coding style to make checkpatch.pl happy
50
target/arm: Support AA32 DIT by moving PSTATE_SS from cpsr into env->pstate
51
target/arm: Set ID_AA64PFR0.DIT and ID_PFR0.DIT to 1 for "max" AA64 CPU
52
target/arm: Set ID_PFR0.DIT to 1 for "max" 32-bit CPU
69
53
70
Ramon Fried (2):
54
include/hw/dma/pl080.h | 7 ++--
71
Cadence: gem: fix wraparound in 64bit descriptors
55
include/hw/misc/arm_integrator_debug.h | 2 +-
72
net: cadence_gem: clear RX control descriptor
56
include/hw/ssi/pl022.h | 5 ++-
57
target/arm/cpu.h | 17 ++++++++
58
target/arm/internals.h | 6 +++
59
accel/tcg/cpu-exec.c | 25 +++++++++---
60
hw/arm/aspeed_ast2600.c | 2 +-
61
hw/arm/musca.c | 4 +-
62
hw/arm/npcm7xx.c | 8 ----
63
hw/arm/xlnx-versal.c | 4 +-
64
hw/misc/arm_integrator_debug.c | 2 +-
65
hw/timer/arm_timer.c | 7 ++--
66
target/arm/cpu.c | 4 ++
67
target/arm/cpu64.c | 5 +++
68
target/arm/helper-a64.c | 27 +++++++++++--
69
target/arm/helper.c | 71 +++++++++++++++++++++++++++-------
70
target/arm/machine.c | 2 +-
71
target/arm/op_helper.c | 9 +----
72
target/arm/translate-a64.c | 12 ++++++
73
19 files changed, 164 insertions(+), 55 deletions(-)
73
74
74
Richard Henderson (1):
75
target/arm: Vectorize integer comparison vs zero
76
77
Subbaraya Sundeep (3):
78
hw/net: Add Smartfusion2 emac block
79
msf2: Add EMAC block to SmartFusion2 SoC
80
tests/boot_linux_console: Add ethernet test to SmartFusion2
81
82
Thomas Huth (1):
83
target/arm: Make cpu_register() available for other files
84
85
hw/core/Makefile.objs | 2 +
86
hw/net/Makefile.objs | 1 +
87
tests/Makefile.include | 1 +
88
include/hw/arm/msf2-soc.h | 2 +
89
include/hw/char/cadence_uart.h | 1 +
90
include/hw/clock.h | 225 +++++++++++++
91
include/hw/gpio/nrf51_gpio.h | 2 +-
92
include/hw/net/msf2-emac.h | 53 +++
93
include/hw/qdev-clock.h | 159 +++++++++
94
include/hw/qdev-core.h | 12 +
95
include/sysemu/device_tree.h | 5 +-
96
target/arm/cpu-qom.h | 9 +-
97
target/arm/helper.h | 27 +-
98
target/arm/translate.h | 5 +
99
device_tree.c | 4 +-
100
hw/acpi/cpu.c | 2 +-
101
hw/arm/msf2-soc.c | 26 +-
102
hw/arm/virt.c | 20 +-
103
hw/arm/xilinx_zynq.c | 57 +++-
104
hw/arm/xlnx-versal.c | 2 +
105
hw/arm/xlnx-zcu102.c | 39 ++-
106
hw/char/cadence_uart.c | 73 +++-
107
hw/core/clock-vmstate.c | 25 ++
108
hw/core/clock.c | 130 ++++++++
109
hw/core/qdev-clock.c | 185 +++++++++++
110
hw/core/qdev.c | 12 +
111
hw/dma/xlnx-zdma.c | 25 +-
112
hw/intc/arm_gicv3_kvm.c | 4 +-
113
hw/misc/zynq_slcr.c | 172 +++++++++-
114
hw/net/cadence_gem.c | 16 +-
115
hw/net/msf2-emac.c | 589 +++++++++++++++++++++++++++++++++
116
qdev-monitor.c | 9 +
117
target/arm/cpu.c | 19 +-
118
target/arm/cpu64.c | 8 +-
119
target/arm/helper.c | 17 +
120
target/arm/neon_helper.c | 24 --
121
target/arm/translate-a64.c | 64 +---
122
target/arm/translate.c | 256 ++++++++++++--
123
target/arm/vec_helper.c | 25 ++
124
MAINTAINERS | 2 +
125
docs/devel/clocks.rst | 391 ++++++++++++++++++++++
126
docs/devel/index.rst | 1 +
127
hw/char/trace-events | 3 +
128
hw/core/trace-events | 7 +
129
tests/acceptance/boot_linux_console.py | 15 +-
130
45 files changed, 2533 insertions(+), 193 deletions(-)
131
create mode 100644 include/hw/clock.h
132
create mode 100644 include/hw/net/msf2-emac.h
133
create mode 100644 include/hw/qdev-clock.h
134
create mode 100644 hw/core/clock-vmstate.c
135
create mode 100644 hw/core/clock.c
136
create mode 100644 hw/core/qdev-clock.c
137
create mode 100644 hw/net/msf2-emac.c
138
create mode 100644 docs/devel/clocks.rst
139
diff view generated by jsdifflib