1 | First arm pullreq of the 5.1 cycle; mostly bugfixes and some | 1 | Nothing too exciting, but does include the last bits of v8.1M support work. |
---|---|---|---|
2 | cleanup patches. The new clock modelling framework is the big | ||
3 | thing here. | ||
4 | 2 | ||
5 | -- PMM | 3 | -- PMM |
6 | 4 | ||
7 | The following changes since commit 648db19685b7030aa558a4ddbd3a8e53d8c9a062: | 5 | The following changes since commit e79de63ab1bd1f6550e7b915e433bec1ad1a870a: |
8 | 6 | ||
9 | Merge remote-tracking branch 'remotes/armbru/tags/pull-misc-2020-04-29' into staging (2020-04-29 15:07:33 +0100) | 7 | Merge remote-tracking branch 'remotes/rth-gitlab/tags/pull-tcg-20210107' into staging (2021-01-07 20:34:05 +0000) |
10 | 8 | ||
11 | are available in the Git repository at: | 9 | are available in the Git repository at: |
12 | 10 | ||
13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200430 | 11 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210108 |
14 | 12 | ||
15 | for you to fetch changes up to 1267437e593e85498f9105b3bdab796630d2e83f: | 13 | for you to fetch changes up to c9f8511ea8d2b80723af0fea1f716d752c1b5208: |
16 | 14 | ||
17 | hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes (2020-04-30 11:52:29 +0100) | 15 | docs/system: arm: Add sabrelite board description (2021-01-08 15:13:39 +0000) |
18 | 16 | ||
19 | ---------------------------------------------------------------- | 17 | ---------------------------------------------------------------- |
20 | target-arm queue: | 18 | target-arm queue: |
21 | * xlnx-zdma: Fix endianness handling of descriptor loading | 19 | * intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs |
22 | * nrf51: Fix last GPIO CNF address | 20 | * target/arm: Fix MTE0_ACTIVE |
23 | * gicv3: Use gicr_typer in arm_gicv3_icc_reset | 21 | * target/arm: Implement v8.1M and Cortex-M55 model |
24 | * msf2: Add EMAC block to SmartFusion2 SoC | 22 | * hw/arm/highbank: Drop dead KVM support code |
25 | * New clock modelling framework | 23 | * util/qemu-timer: Make timer_free() imply timer_del() |
26 | * hw/arm: versal: Setup the ADMA with 128bit bus-width | 24 | * various devices: Use ptimer_free() in finalize function |
27 | * Cadence: gem: fix wraparound in 64bit descriptors | 25 | * docs/system: arm: Add sabrelite board description |
28 | * cadence_gem: clear RX control descriptor | 26 | * sabrelite: Minor fixes to allow booting U-Boot |
29 | * target/arm: Vectorize integer comparison vs zero | ||
30 | * hw/arm/virt: dt: add kaslr-seed property | ||
31 | * hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes | ||
32 | 27 | ||
33 | ---------------------------------------------------------------- | 28 | ---------------------------------------------------------------- |
34 | Cameron Esfahani (1): | 29 | Andrew Jones (1): |
35 | nrf51: Fix last GPIO CNF address | 30 | hw/arm/virt: Remove virt machine state 'smp_cpus' |
36 | 31 | ||
37 | Damien Hedde (7): | 32 | Bin Meng (4): |
38 | hw/core/clock-vmstate: define a vmstate entry for clock state | 33 | hw/misc: imx6_ccm: Update PMU_MISC0 reset value |
39 | qdev: add clock input&output support to devices. | 34 | hw/msic: imx6_ccm: Correct register value for silicon type |
40 | qdev-clock: introduce an init array to ease the device construction | 35 | hw/arm: sabrelite: Connect the Ethernet PHY at address 6 |
41 | hw/misc/zynq_slcr: add clock generation for uarts | 36 | docs/system: arm: Add sabrelite board description |
42 | hw/char/cadence_uart: add clock support | ||
43 | hw/arm/xilinx_zynq: connect uart clocks to slcr | ||
44 | qdev-monitor: print the device's clock with info qtree | ||
45 | 37 | ||
46 | Edgar E. Iglesias (7): | 38 | Edgar E. Iglesias (1): |
47 | dma/xlnx-zdma: Fix descriptor loading (MEM) wrt endianness | 39 | intc/arm_gic: Fix gic_irq_signaling_enabled() for vCPUs |
48 | dma/xlnx-zdma: Fix descriptor loading (REG) wrt endianness | ||
49 | hw/arm: versal: Setup the ADMA with 128bit bus-width | ||
50 | device_tree: Allow name wildcards in qemu_fdt_node_path() | ||
51 | device_tree: Constify compat in qemu_fdt_node_path() | ||
52 | hw/arm: xlnx-zcu102: Move arm_boot_info into XlnxZCU102 | ||
53 | hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes | ||
54 | 40 | ||
55 | Jerome Forissier (2): | 41 | Gan Qixin (7): |
56 | hw/arm/virt: dt: move creation of /secure-chosen to create_fdt() | 42 | digic-timer: Use ptimer_free() in the finalize function to avoid memleaks |
57 | hw/arm/virt: dt: add kaslr-seed property | 43 | allwinner-a10-pit: Use ptimer_free() in the finalize function to avoid memleaks |
44 | exynos4210_rtc: Use ptimer_free() in the finalize function to avoid memleaks | ||
45 | exynos4210_pwm: Use ptimer_free() in the finalize function to avoid memleaks | ||
46 | mss-timer: Use ptimer_free() in the finalize function to avoid memleaks | ||
47 | musicpal: Use ptimer_free() in the finalize function to avoid memleaks | ||
48 | exynos4210_mct: Use ptimer_free() in the finalize function to avoid memleaks | ||
58 | 49 | ||
59 | Keqian Zhu (2): | 50 | Peter Maydell (9): |
60 | bugfix: Use gicr_typer in arm_gicv3_icc_reset | 51 | hw/intc/armv7m_nvic: Correct handling of CCR.BFHFNMIGN |
61 | Typo: Correct the name of CPU hotplug memory region | 52 | target/arm: Correct store of FPSCR value via FPCXT_S |
62 | 53 | target/arm: Implement FPCXT_NS fp system register | |
63 | Peter Maydell (2): | 54 | target/arm: Implement Cortex-M55 model |
64 | hw/core/clock: introduce clock object | 55 | hw/arm/highbank: Drop dead KVM support code |
65 | docs/clocks: add device's clock documentation | 56 | util/qemu-timer: Make timer_free() imply timer_del() |
66 | 57 | scripts/coccinelle: New script to remove unnecessary timer_del() calls | |
67 | Philippe Mathieu-Daudé (3): | 58 | Remove superfluous timer_del() calls |
68 | target/arm: Restrict the Address Translate write operation to TCG accel | 59 | target/arm: Remove timer_del()/timer_deinit() before timer_free() |
69 | target/arm/cpu: Use ARRAY_SIZE() to iterate over ARMCPUInfo[] | ||
70 | target/arm/cpu: Update coding style to make checkpatch.pl happy | ||
71 | |||
72 | Ramon Fried (2): | ||
73 | Cadence: gem: fix wraparound in 64bit descriptors | ||
74 | net: cadence_gem: clear RX control descriptor | ||
75 | 60 | ||
76 | Richard Henderson (1): | 61 | Richard Henderson (1): |
77 | target/arm: Vectorize integer comparison vs zero | 62 | target/arm: Fix MTE0_ACTIVE |
78 | 63 | ||
79 | Subbaraya Sundeep (3): | 64 | docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++ |
80 | hw/net: Add Smartfusion2 emac block | 65 | docs/system/target-arm.rst | 1 + |
81 | msf2: Add EMAC block to SmartFusion2 SoC | 66 | scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++ |
82 | tests/boot_linux_console: Add ethernet test to SmartFusion2 | 67 | include/hw/arm/virt.h | 3 +- |
68 | include/qemu/timer.h | 24 +++--- | ||
69 | block/iscsi.c | 2 - | ||
70 | block/nbd.c | 1 - | ||
71 | block/qcow2.c | 1 - | ||
72 | hw/arm/highbank.c | 14 +-- | ||
73 | hw/arm/musicpal.c | 12 +++ | ||
74 | hw/arm/sabrelite.c | 4 + | ||
75 | hw/arm/virt-acpi-build.c | 9 +- | ||
76 | hw/arm/virt.c | 21 +++-- | ||
77 | hw/block/nvme.c | 2 - | ||
78 | hw/char/serial.c | 2 - | ||
79 | hw/char/virtio-serial-bus.c | 2 - | ||
80 | hw/ide/core.c | 1 - | ||
81 | hw/input/hid.c | 1 - | ||
82 | hw/intc/apic.c | 1 - | ||
83 | hw/intc/arm_gic.c | 4 +- | ||
84 | hw/intc/armv7m_nvic.c | 15 ++++ | ||
85 | hw/intc/ioapic.c | 1 - | ||
86 | hw/ipmi/ipmi_bmc_extern.c | 1 - | ||
87 | hw/misc/imx6_ccm.c | 4 +- | ||
88 | hw/net/e1000.c | 3 - | ||
89 | hw/net/e1000e_core.c | 8 -- | ||
90 | hw/net/pcnet-pci.c | 1 - | ||
91 | hw/net/rtl8139.c | 1 - | ||
92 | hw/net/spapr_llan.c | 1 - | ||
93 | hw/net/virtio-net.c | 2 - | ||
94 | hw/rtc/exynos4210_rtc.c | 9 ++ | ||
95 | hw/s390x/s390-pci-inst.c | 1 - | ||
96 | hw/sd/sd.c | 1 - | ||
97 | hw/sd/sdhci.c | 2 - | ||
98 | hw/timer/allwinner-a10-pit.c | 11 +++ | ||
99 | hw/timer/digic-timer.c | 8 ++ | ||
100 | hw/timer/exynos4210_mct.c | 14 +++ | ||
101 | hw/timer/exynos4210_pwm.c | 11 +++ | ||
102 | hw/timer/mss-timer.c | 13 +++ | ||
103 | hw/usb/dev-hub.c | 1 - | ||
104 | hw/usb/hcd-ehci.c | 1 - | ||
105 | hw/usb/hcd-ohci-pci.c | 1 - | ||
106 | hw/usb/hcd-uhci.c | 1 - | ||
107 | hw/usb/hcd-xhci.c | 1 - | ||
108 | hw/usb/redirect.c | 1 - | ||
109 | hw/vfio/display.c | 1 - | ||
110 | hw/virtio/vhost-vsock-common.c | 1 - | ||
111 | hw/virtio/virtio-balloon.c | 1 - | ||
112 | hw/virtio/virtio-rng.c | 1 - | ||
113 | hw/watchdog/wdt_diag288.c | 1 - | ||
114 | hw/watchdog/wdt_i6300esb.c | 1 - | ||
115 | migration/colo.c | 1 - | ||
116 | monitor/hmp-cmds.c | 1 - | ||
117 | net/announce.c | 1 - | ||
118 | net/colo-compare.c | 1 - | ||
119 | net/slirp.c | 1 - | ||
120 | replay/replay-debugging.c | 1 - | ||
121 | target/arm/cpu.c | 2 - | ||
122 | target/arm/cpu_tcg.c | 42 +++++++++ | ||
123 | target/arm/helper.c | 2 +- | ||
124 | target/s390x/cpu.c | 2 - | ||
125 | ui/console.c | 1 - | ||
126 | ui/spice-core.c | 1 - | ||
127 | util/throttle.c | 1 - | ||
128 | target/arm/translate-vfp.c.inc | 114 ++++++++++++++++++++++-- | ||
129 | 65 files changed, 421 insertions(+), 111 deletions(-) | ||
130 | create mode 100644 docs/system/arm/sabrelite.rst | ||
131 | create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci | ||
83 | 132 | ||
84 | Thomas Huth (1): | ||
85 | target/arm: Make cpu_register() available for other files | ||
86 | |||
87 | hw/core/Makefile.objs | 2 + | ||
88 | hw/net/Makefile.objs | 1 + | ||
89 | tests/Makefile.include | 1 + | ||
90 | include/hw/arm/msf2-soc.h | 2 + | ||
91 | include/hw/char/cadence_uart.h | 1 + | ||
92 | include/hw/clock.h | 225 +++++++++++++ | ||
93 | include/hw/gpio/nrf51_gpio.h | 2 +- | ||
94 | include/hw/net/msf2-emac.h | 53 +++ | ||
95 | include/hw/qdev-clock.h | 159 +++++++++ | ||
96 | include/hw/qdev-core.h | 12 + | ||
97 | include/sysemu/device_tree.h | 5 +- | ||
98 | target/arm/cpu-qom.h | 9 +- | ||
99 | target/arm/helper.h | 27 +- | ||
100 | target/arm/translate.h | 5 + | ||
101 | device_tree.c | 4 +- | ||
102 | hw/acpi/cpu.c | 2 +- | ||
103 | hw/arm/msf2-soc.c | 26 +- | ||
104 | hw/arm/virt.c | 20 +- | ||
105 | hw/arm/xilinx_zynq.c | 57 +++- | ||
106 | hw/arm/xlnx-versal.c | 2 + | ||
107 | hw/arm/xlnx-zcu102.c | 39 ++- | ||
108 | hw/char/cadence_uart.c | 73 +++- | ||
109 | hw/core/clock-vmstate.c | 25 ++ | ||
110 | hw/core/clock.c | 130 ++++++++ | ||
111 | hw/core/qdev-clock.c | 185 +++++++++++ | ||
112 | hw/core/qdev.c | 12 + | ||
113 | hw/dma/xlnx-zdma.c | 25 +- | ||
114 | hw/intc/arm_gicv3_kvm.c | 4 +- | ||
115 | hw/misc/zynq_slcr.c | 172 +++++++++- | ||
116 | hw/net/cadence_gem.c | 16 +- | ||
117 | hw/net/msf2-emac.c | 589 +++++++++++++++++++++++++++++++++ | ||
118 | qdev-monitor.c | 9 + | ||
119 | target/arm/cpu.c | 25 +- | ||
120 | target/arm/cpu64.c | 16 +- | ||
121 | target/arm/helper.c | 17 + | ||
122 | target/arm/neon_helper.c | 24 -- | ||
123 | target/arm/translate-a64.c | 64 +--- | ||
124 | target/arm/translate.c | 256 ++++++++++++-- | ||
125 | target/arm/vec_helper.c | 25 ++ | ||
126 | MAINTAINERS | 2 + | ||
127 | docs/devel/clocks.rst | 391 ++++++++++++++++++++++ | ||
128 | docs/devel/index.rst | 1 + | ||
129 | hw/char/trace-events | 3 + | ||
130 | hw/core/trace-events | 7 + | ||
131 | tests/acceptance/boot_linux_console.py | 15 +- | ||
132 | 45 files changed, 2538 insertions(+), 202 deletions(-) | ||
133 | create mode 100644 include/hw/clock.h | ||
134 | create mode 100644 include/hw/net/msf2-emac.h | ||
135 | create mode 100644 include/hw/qdev-clock.h | ||
136 | create mode 100644 hw/core/clock-vmstate.c | ||
137 | create mode 100644 hw/core/clock.c | ||
138 | create mode 100644 hw/core/qdev-clock.c | ||
139 | create mode 100644 hw/net/msf2-emac.c | ||
140 | create mode 100644 docs/devel/clocks.rst | ||
141 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | Setup the ADMA with 128bit bus-width. This matters when | 3 | Correct the indexing into s->cpu_ctlr for vCPUs. |
4 | FIXED BURST mode is used. | ||
5 | 4 | ||
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
8 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> | 7 | Reviewed-by: Luc Michel <luc.michel@greensocs.com> |
9 | Message-id: 20200417153800.27399-2-edgar.iglesias@gmail.com | 8 | Message-id: 20201214222154.3480243-2-edgar.iglesias@gmail.com |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | hw/arm/xlnx-versal.c | 2 ++ | 11 | hw/intc/arm_gic.c | 4 +++- |
13 | 1 file changed, 2 insertions(+) | 12 | 1 file changed, 3 insertions(+), 1 deletion(-) |
14 | 13 | ||
15 | diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c | 14 | diff --git a/hw/intc/arm_gic.c b/hw/intc/arm_gic.c |
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/xlnx-versal.c | 16 | --- a/hw/intc/arm_gic.c |
18 | +++ b/hw/arm/xlnx-versal.c | 17 | +++ b/hw/intc/arm_gic.c |
19 | @@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic) | 18 | @@ -XXX,XX +XXX,XX @@ static inline void gic_get_best_virq(GICState *s, int cpu, |
20 | 19 | static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt, | |
21 | dev = qdev_create(NULL, "xlnx.zdma"); | 20 | int group_mask) |
22 | s->lpd.iou.adma[i] = SYS_BUS_DEVICE(dev); | 21 | { |
23 | + object_property_set_int(OBJECT(s->lpd.iou.adma[i]), 128, "bus-width", | 22 | + int cpu_iface = virt ? (cpu + GIC_NCPU) : cpu; |
24 | + &error_abort); | 23 | + |
25 | object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal); | 24 | if (!virt && !(s->ctlr & group_mask)) { |
26 | qdev_init_nofail(dev); | 25 | return false; |
26 | } | ||
27 | @@ -XXX,XX +XXX,XX @@ static inline bool gic_irq_signaling_enabled(GICState *s, int cpu, bool virt, | ||
28 | return false; | ||
29 | } | ||
30 | |||
31 | - if (!(s->cpu_ctlr[cpu] & group_mask)) { | ||
32 | + if (!(s->cpu_ctlr[cpu_iface] & group_mask)) { | ||
33 | return false; | ||
34 | } | ||
27 | 35 | ||
28 | -- | 36 | -- |
29 | 2.20.1 | 37 | 2.20.1 |
30 | 38 | ||
31 | 39 | diff view generated by jsdifflib |
1 | From: Jerome Forissier <jerome@forissier.org> | 1 | From: Andrew Jones <drjones@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | The /secure-chosen node is currently used only by create_uart(), but | 3 | virt machine's 'smp_cpus' and machine->smp.cpus must always have the |
4 | this will change. Therefore move the creation of this node to | 4 | same value. And, anywhere we have virt machine state we have machine |
5 | create_fdt(). | 5 | state. So let's remove the redundancy. Also, to make it easier to see |
6 | that machine->smp is the true source for "smp_cpus" and "max_cpus", | ||
7 | avoid passing them in function parameters, preferring instead to get | ||
8 | them from the state. | ||
6 | 9 | ||
7 | Signed-off-by: Jerome Forissier <jerome@forissier.org> | 10 | No functional change intended. |
8 | Message-id: 20200420121807.8204-2-jerome@forissier.org | 11 | |
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Andrew Jones <drjones@redhat.com> |
13 | Reviewed-by: David Edmondson <david.edmondson@oracle.com> | ||
14 | Reviewed-by: Ying Fang <fangying1@huawei.com> | ||
15 | Message-id: 20201215174815.51520-1-drjones@redhat.com | ||
16 | [PMM: minor formatting tweak to smp_cpus variable declaration] | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 18 | --- |
12 | hw/arm/virt.c | 5 ++++- | 19 | include/hw/arm/virt.h | 3 +-- |
13 | 1 file changed, 4 insertions(+), 1 deletion(-) | 20 | hw/arm/virt-acpi-build.c | 9 +++++---- |
21 | hw/arm/virt.c | 21 ++++++++++----------- | ||
22 | 3 files changed, 16 insertions(+), 17 deletions(-) | ||
14 | 23 | ||
24 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | ||
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/include/hw/arm/virt.h | ||
27 | +++ b/include/hw/arm/virt.h | ||
28 | @@ -XXX,XX +XXX,XX @@ struct VirtMachineState { | ||
29 | MemMapEntry *memmap; | ||
30 | char *pciehb_nodename; | ||
31 | const int *irqmap; | ||
32 | - int smp_cpus; | ||
33 | void *fdt; | ||
34 | int fdt_size; | ||
35 | uint32_t clock_phandle; | ||
36 | @@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms) | ||
37 | |||
38 | assert(vms->gic_version == VIRT_GIC_VERSION_3); | ||
39 | |||
40 | - return vms->smp_cpus > redist0_capacity ? 2 : 1; | ||
41 | + return MACHINE(vms)->smp.cpus > redist0_capacity ? 2 : 1; | ||
42 | } | ||
43 | |||
44 | #endif /* QEMU_ARM_VIRT_H */ | ||
45 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/virt-acpi-build.c | ||
48 | +++ b/hw/arm/virt-acpi-build.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | |||
51 | #define ACPI_BUILD_TABLE_SIZE 0x20000 | ||
52 | |||
53 | -static void acpi_dsdt_add_cpus(Aml *scope, int smp_cpus) | ||
54 | +static void acpi_dsdt_add_cpus(Aml *scope, VirtMachineState *vms) | ||
55 | { | ||
56 | + MachineState *ms = MACHINE(vms); | ||
57 | uint16_t i; | ||
58 | |||
59 | - for (i = 0; i < smp_cpus; i++) { | ||
60 | + for (i = 0; i < ms->smp.cpus; i++) { | ||
61 | Aml *dev = aml_device("C%.03X", i); | ||
62 | aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0007"))); | ||
63 | aml_append(dev, aml_name_decl("_UID", aml_int(i))); | ||
64 | @@ -XXX,XX +XXX,XX @@ build_madt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
65 | gicd->base_address = cpu_to_le64(memmap[VIRT_GIC_DIST].base); | ||
66 | gicd->version = vms->gic_version; | ||
67 | |||
68 | - for (i = 0; i < vms->smp_cpus; i++) { | ||
69 | + for (i = 0; i < MACHINE(vms)->smp.cpus; i++) { | ||
70 | AcpiMadtGenericCpuInterface *gicc = acpi_data_push(table_data, | ||
71 | sizeof(*gicc)); | ||
72 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i)); | ||
73 | @@ -XXX,XX +XXX,XX @@ build_dsdt(GArray *table_data, BIOSLinker *linker, VirtMachineState *vms) | ||
74 | * the RTC ACPI device at all when using UEFI. | ||
75 | */ | ||
76 | scope = aml_scope("\\_SB"); | ||
77 | - acpi_dsdt_add_cpus(scope, vms->smp_cpus); | ||
78 | + acpi_dsdt_add_cpus(scope, vms); | ||
79 | acpi_dsdt_add_uart(scope, &memmap[VIRT_UART], | ||
80 | (irqmap[VIRT_UART] + ARM_SPI_BASE)); | ||
81 | if (vmc->acpi_expose_flash) { | ||
15 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 82 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
16 | index XXXXXXX..XXXXXXX 100644 | 83 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/virt.c | 84 | --- a/hw/arm/virt.c |
18 | +++ b/hw/arm/virt.c | 85 | +++ b/hw/arm/virt.c |
19 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms) | 86 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) |
20 | /* /chosen must exist for load_dtb to fill in necessary properties later */ | 87 | if (vms->gic_version == VIRT_GIC_VERSION_2) { |
21 | qemu_fdt_add_subnode(fdt, "/chosen"); | 88 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, |
22 | 89 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | |
23 | + if (vms->secure) { | 90 | - (1 << vms->smp_cpus) - 1); |
24 | + qemu_fdt_add_subnode(fdt, "/secure-chosen"); | 91 | + (1 << MACHINE(vms)->smp.cpus) - 1); |
25 | + } | ||
26 | + | ||
27 | /* Clock node, for the benefit of the UART. The kernel device tree | ||
28 | * binding documentation claims the PL011 node clock properties are | ||
29 | * optional but in practice if you omit them the kernel refuses to | ||
30 | @@ -XXX,XX +XXX,XX @@ static void create_uart(const VirtMachineState *vms, int uart, | ||
31 | qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | ||
32 | qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | ||
33 | |||
34 | - qemu_fdt_add_subnode(vms->fdt, "/secure-chosen"); | ||
35 | qemu_fdt_setprop_string(vms->fdt, "/secure-chosen", "stdout-path", | ||
36 | nodename); | ||
37 | } | 92 | } |
93 | |||
94 | qemu_fdt_add_subnode(vms->fdt, "/timer"); | ||
95 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
96 | int cpu; | ||
97 | int addr_cells = 1; | ||
98 | const MachineState *ms = MACHINE(vms); | ||
99 | + int smp_cpus = ms->smp.cpus; | ||
100 | |||
101 | /* | ||
102 | * From Documentation/devicetree/bindings/arm/cpus.txt | ||
103 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
104 | * The simplest way to go is to examine affinity IDs of all our CPUs. If | ||
105 | * at least one of them has Aff3 populated, we set #address-cells to 2. | ||
106 | */ | ||
107 | - for (cpu = 0; cpu < vms->smp_cpus; cpu++) { | ||
108 | + for (cpu = 0; cpu < smp_cpus; cpu++) { | ||
109 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | ||
110 | |||
111 | if (armcpu->mp_affinity & ARM_AFF3_MASK) { | ||
112 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
113 | qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#address-cells", addr_cells); | ||
114 | qemu_fdt_setprop_cell(vms->fdt, "/cpus", "#size-cells", 0x0); | ||
115 | |||
116 | - for (cpu = vms->smp_cpus - 1; cpu >= 0; cpu--) { | ||
117 | + for (cpu = smp_cpus - 1; cpu >= 0; cpu--) { | ||
118 | char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); | ||
119 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); | ||
120 | CPUState *cs = CPU(armcpu); | ||
121 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_cpu_nodes(const VirtMachineState *vms) | ||
122 | qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | ||
123 | armcpu->dtb_compatible); | ||
124 | |||
125 | - if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED | ||
126 | - && vms->smp_cpus > 1) { | ||
127 | + if (vms->psci_conduit != QEMU_PSCI_CONDUIT_DISABLED && smp_cpus > 1) { | ||
128 | qemu_fdt_setprop_string(vms->fdt, nodename, | ||
129 | "enable-method", "psci"); | ||
130 | } | ||
131 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) | ||
132 | if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
133 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | ||
134 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | ||
135 | - (1 << vms->smp_cpus) - 1); | ||
136 | + (1 << MACHINE(vms)->smp.cpus) - 1); | ||
137 | } | ||
138 | |||
139 | qemu_fdt_add_subnode(vms->fdt, "/pmu"); | ||
140 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) | ||
141 | * virt_cpu_post_init() must be called after the CPUs have | ||
142 | * been realized and the GIC has been created. | ||
143 | */ | ||
144 | -static void virt_cpu_post_init(VirtMachineState *vms, int max_cpus, | ||
145 | - MemoryRegion *sysmem) | ||
146 | +static void virt_cpu_post_init(VirtMachineState *vms, MemoryRegion *sysmem) | ||
147 | { | ||
148 | + int max_cpus = MACHINE(vms)->smp.max_cpus; | ||
149 | bool aarch64, pmu, steal_time; | ||
150 | CPUState *cpu; | ||
151 | |||
152 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
153 | exit(1); | ||
154 | } | ||
155 | |||
156 | - vms->smp_cpus = smp_cpus; | ||
157 | - | ||
158 | if (vms->virt && kvm_enabled()) { | ||
159 | error_report("mach-virt: KVM does not support providing " | ||
160 | "Virtualization extensions to the guest CPU"); | ||
161 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
162 | create_fdt(vms); | ||
163 | |||
164 | possible_cpus = mc->possible_cpu_arch_ids(machine); | ||
165 | + assert(possible_cpus->len == max_cpus); | ||
166 | for (n = 0; n < possible_cpus->len; n++) { | ||
167 | Object *cpuobj; | ||
168 | CPUState *cs; | ||
169 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
170 | |||
171 | create_gic(vms); | ||
172 | |||
173 | - virt_cpu_post_init(vms, possible_cpus->len, sysmem); | ||
174 | + virt_cpu_post_init(vms, sysmem); | ||
175 | |||
176 | fdt_add_pmu_nodes(vms); | ||
177 | |||
38 | -- | 178 | -- |
39 | 2.20.1 | 179 | 2.20.1 |
40 | 180 | ||
41 | 181 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Under KVM these registers are written by the hardware. | 3 | In 50244cc76abc we updated mte_check_fail to match the ARM |
4 | Restrict the writefn handlers to TCG to avoid when building | 4 | pseudocode, using the correct EL to select the TCF field. |
5 | without TCG: | 5 | But we failed to update MTE0_ACTIVE the same way, which led |
6 | to g_assert_not_reached(). | ||
6 | 7 | ||
7 | LINK aarch64-softmmu/qemu-system-aarch64 | 8 | Cc: qemu-stable@nongnu.org |
8 | target/arm/helper.o: In function `do_ats_write': | 9 | Buglink: https://bugs.launchpad.net/bugs/1907137 |
9 | target/arm/helper.c:3524: undefined reference to `raise_exception' | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | 11 | Message-id: 20201221204426.88514-1-richard.henderson@linaro.org | |
11 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Message-id: 20200423073358.27155-2-philmd@redhat.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 14 | --- |
17 | target/arm/helper.c | 17 +++++++++++++++++ | 15 | target/arm/helper.c | 2 +- |
18 | 1 file changed, 17 insertions(+) | 16 | 1 file changed, 1 insertion(+), 1 deletion(-) |
19 | 17 | ||
20 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 18 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
21 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/target/arm/helper.c | 20 | --- a/target/arm/helper.c |
23 | +++ b/target/arm/helper.c | 21 | +++ b/target/arm/helper.c |
24 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri, | 22 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, |
25 | return CP_ACCESS_OK; | 23 | if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) |
26 | } | 24 | && tbid |
27 | 25 | && !(env->pstate & PSTATE_TCO) | |
28 | +#ifdef CONFIG_TCG | 26 | - && (sctlr & SCTLR_TCF0) |
29 | static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | 27 | + && (sctlr & SCTLR_TCF) |
30 | MMUAccessType access_type, ARMMMUIdx mmu_idx) | 28 | && allocation_tag_access_enabled(env, 0, sctlr)) { |
31 | { | 29 | flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); |
32 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | 30 | } |
33 | } | ||
34 | return par64; | ||
35 | } | ||
36 | +#endif /* CONFIG_TCG */ | ||
37 | |||
38 | static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
39 | { | ||
40 | +#ifdef CONFIG_TCG | ||
41 | MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD; | ||
42 | uint64_t par64; | ||
43 | ARMMMUIdx mmu_idx; | ||
44 | @@ -XXX,XX +XXX,XX @@ static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
45 | par64 = do_ats_write(env, value, access_type, mmu_idx); | ||
46 | |||
47 | A32_BANKED_CURRENT_REG_SET(env, par, par64); | ||
48 | +#else | ||
49 | + /* Handled by hardware accelerator. */ | ||
50 | + g_assert_not_reached(); | ||
51 | +#endif /* CONFIG_TCG */ | ||
52 | } | ||
53 | |||
54 | static void ats1h_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
55 | uint64_t value) | ||
56 | { | ||
57 | +#ifdef CONFIG_TCG | ||
58 | MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD; | ||
59 | uint64_t par64; | ||
60 | |||
61 | par64 = do_ats_write(env, value, access_type, ARMMMUIdx_E2); | ||
62 | |||
63 | A32_BANKED_CURRENT_REG_SET(env, par, par64); | ||
64 | +#else | ||
65 | + /* Handled by hardware accelerator. */ | ||
66 | + g_assert_not_reached(); | ||
67 | +#endif /* CONFIG_TCG */ | ||
68 | } | ||
69 | |||
70 | static CPAccessResult at_s1e2_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
71 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult at_s1e2_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
72 | static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri, | ||
73 | uint64_t value) | ||
74 | { | ||
75 | +#ifdef CONFIG_TCG | ||
76 | MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD; | ||
77 | ARMMMUIdx mmu_idx; | ||
78 | int secure = arm_is_secure_below_el3(env); | ||
79 | @@ -XXX,XX +XXX,XX @@ static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri, | ||
80 | } | ||
81 | |||
82 | env->cp15.par_el[1] = do_ats_write(env, value, access_type, mmu_idx); | ||
83 | +#else | ||
84 | + /* Handled by hardware accelerator. */ | ||
85 | + g_assert_not_reached(); | ||
86 | +#endif /* CONFIG_TCG */ | ||
87 | } | ||
88 | #endif | ||
89 | |||
90 | -- | 31 | -- |
91 | 2.20.1 | 32 | 2.20.1 |
92 | 33 | ||
93 | 34 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | The CCR is a register most of whose bits are banked between security |
---|---|---|---|
2 | states but where BFHFNMIGN is not, and we keep it in the non-secure | ||
3 | entry of the v7m.ccr[] array. The logic which tries to handle this | ||
4 | bit fails to implement the "RAZ/WI from Nonsecure if AIRCR.BFHFNMINS | ||
5 | is zero" requirement; correct the omission. | ||
2 | 6 | ||
3 | Add functions to easily handle clocks with devices. | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Clock inputs and outputs should be used to handle clock propagation | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | between devices. | 9 | Message-id: 20201210201433.26262-2-peter.maydell@linaro.org |
6 | The API is very similar the GPIO API. | 10 | --- |
11 | hw/intc/armv7m_nvic.c | 15 +++++++++++++++ | ||
12 | 1 file changed, 15 insertions(+) | ||
7 | 13 | ||
8 | This is based on the original work of Frederic Konrad. | 14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
9 | |||
10 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
11 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
12 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
13 | Message-id: 20200406135251.157596-4-damien.hedde@greensocs.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/core/Makefile.objs | 2 +- | ||
17 | tests/Makefile.include | 1 + | ||
18 | include/hw/qdev-clock.h | 104 +++++++++++++++++++++++++ | ||
19 | include/hw/qdev-core.h | 12 +++ | ||
20 | hw/core/qdev-clock.c | 168 ++++++++++++++++++++++++++++++++++++++++ | ||
21 | hw/core/qdev.c | 12 +++ | ||
22 | 6 files changed, 298 insertions(+), 1 deletion(-) | ||
23 | create mode 100644 include/hw/qdev-clock.h | ||
24 | create mode 100644 hw/core/qdev-clock.c | ||
25 | |||
26 | diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs | ||
27 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/core/Makefile.objs | 16 | --- a/hw/intc/armv7m_nvic.c |
29 | +++ b/hw/core/Makefile.objs | 17 | +++ b/hw/intc/armv7m_nvic.c |
30 | @@ -XXX,XX +XXX,XX @@ common-obj-y += hotplug.o | 18 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) |
31 | common-obj-y += vmstate-if.o | ||
32 | # irq.o needed for qdev GPIO handling: | ||
33 | common-obj-y += irq.o | ||
34 | -common-obj-y += clock.o | ||
35 | +common-obj-y += clock.o qdev-clock.o | ||
36 | |||
37 | common-obj-$(CONFIG_SOFTMMU) += reset.o | ||
38 | common-obj-$(CONFIG_SOFTMMU) += qdev-fw.o | ||
39 | diff --git a/tests/Makefile.include b/tests/Makefile.include | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/tests/Makefile.include | ||
42 | +++ b/tests/Makefile.include | ||
43 | @@ -XXX,XX +XXX,XX @@ tests/test-qdev-global-props$(EXESUF): tests/test-qdev-global-props.o \ | ||
44 | hw/core/fw-path-provider.o \ | ||
45 | hw/core/reset.o \ | ||
46 | hw/core/vmstate-if.o \ | ||
47 | + hw/core/clock.o hw/core/qdev-clock.o \ | ||
48 | $(test-qapi-obj-y) | ||
49 | tests/test-vmstate$(EXESUF): tests/test-vmstate.o \ | ||
50 | migration/vmstate.o migration/vmstate-types.o migration/qemu-file.o \ | ||
51 | diff --git a/include/hw/qdev-clock.h b/include/hw/qdev-clock.h | ||
52 | new file mode 100644 | ||
53 | index XXXXXXX..XXXXXXX | ||
54 | --- /dev/null | ||
55 | +++ b/include/hw/qdev-clock.h | ||
56 | @@ -XXX,XX +XXX,XX @@ | ||
57 | +/* | ||
58 | + * Device's clock input and output | ||
59 | + * | ||
60 | + * Copyright GreenSocs 2016-2020 | ||
61 | + * | ||
62 | + * Authors: | ||
63 | + * Frederic Konrad | ||
64 | + * Damien Hedde | ||
65 | + * | ||
66 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
67 | + * See the COPYING file in the top-level directory. | ||
68 | + */ | ||
69 | + | ||
70 | +#ifndef QDEV_CLOCK_H | ||
71 | +#define QDEV_CLOCK_H | ||
72 | + | ||
73 | +#include "hw/clock.h" | ||
74 | + | ||
75 | +/** | ||
76 | + * qdev_init_clock_in: | ||
77 | + * @dev: the device to add an input clock to | ||
78 | + * @name: the name of the clock (can't be NULL). | ||
79 | + * @callback: optional callback to be called on update or NULL. | ||
80 | + * @opaque: argument for the callback | ||
81 | + * @returns: a pointer to the newly added clock | ||
82 | + * | ||
83 | + * Add an input clock to device @dev as a clock named @name. | ||
84 | + * This adds a child<> property. | ||
85 | + * The callback will be called with @opaque as opaque parameter. | ||
86 | + */ | ||
87 | +Clock *qdev_init_clock_in(DeviceState *dev, const char *name, | ||
88 | + ClockCallback *callback, void *opaque); | ||
89 | + | ||
90 | +/** | ||
91 | + * qdev_init_clock_out: | ||
92 | + * @dev: the device to add an output clock to | ||
93 | + * @name: the name of the clock (can't be NULL). | ||
94 | + * @returns: a pointer to the newly added clock | ||
95 | + * | ||
96 | + * Add an output clock to device @dev as a clock named @name. | ||
97 | + * This adds a child<> property. | ||
98 | + */ | ||
99 | +Clock *qdev_init_clock_out(DeviceState *dev, const char *name); | ||
100 | + | ||
101 | +/** | ||
102 | + * qdev_get_clock_in: | ||
103 | + * @dev: the device which has the clock | ||
104 | + * @name: the name of the clock (can't be NULL). | ||
105 | + * @returns: a pointer to the clock | ||
106 | + * | ||
107 | + * Get the input clock @name from @dev or NULL if does not exist. | ||
108 | + */ | ||
109 | +Clock *qdev_get_clock_in(DeviceState *dev, const char *name); | ||
110 | + | ||
111 | +/** | ||
112 | + * qdev_get_clock_out: | ||
113 | + * @dev: the device which has the clock | ||
114 | + * @name: the name of the clock (can't be NULL). | ||
115 | + * @returns: a pointer to the clock | ||
116 | + * | ||
117 | + * Get the output clock @name from @dev or NULL if does not exist. | ||
118 | + */ | ||
119 | +Clock *qdev_get_clock_out(DeviceState *dev, const char *name); | ||
120 | + | ||
121 | +/** | ||
122 | + * qdev_connect_clock_in: | ||
123 | + * @dev: a device | ||
124 | + * @name: the name of an input clock in @dev | ||
125 | + * @source: the source clock (an output clock of another device for example) | ||
126 | + * | ||
127 | + * Set the source clock of input clock @name of device @dev to @source. | ||
128 | + * @source period update will be propagated to @name clock. | ||
129 | + */ | ||
130 | +static inline void qdev_connect_clock_in(DeviceState *dev, const char *name, | ||
131 | + Clock *source) | ||
132 | +{ | ||
133 | + clock_set_source(qdev_get_clock_in(dev, name), source); | ||
134 | +} | ||
135 | + | ||
136 | +/** | ||
137 | + * qdev_alias_clock: | ||
138 | + * @dev: the device which has the clock | ||
139 | + * @name: the name of the clock in @dev (can't be NULL) | ||
140 | + * @alias_dev: the device to add the clock | ||
141 | + * @alias_name: the name of the clock in @container | ||
142 | + * @returns: a pointer to the clock | ||
143 | + * | ||
144 | + * Add a clock @alias_name in @alias_dev which is an alias of the clock @name | ||
145 | + * in @dev. The direction _in_ or _out_ will the same as the original. | ||
146 | + * An alias clock must not be modified or used by @alias_dev and should | ||
147 | + * typically be only only for device composition purpose. | ||
148 | + */ | ||
149 | +Clock *qdev_alias_clock(DeviceState *dev, const char *name, | ||
150 | + DeviceState *alias_dev, const char *alias_name); | ||
151 | + | ||
152 | +/** | ||
153 | + * qdev_finalize_clocklist: | ||
154 | + * @dev: the device being finalized | ||
155 | + * | ||
156 | + * Clear the clocklist from @dev. Only used internally in qdev. | ||
157 | + */ | ||
158 | +void qdev_finalize_clocklist(DeviceState *dev); | ||
159 | + | ||
160 | +#endif /* QDEV_CLOCK_H */ | ||
161 | diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h | ||
162 | index XXXXXXX..XXXXXXX 100644 | ||
163 | --- a/include/hw/qdev-core.h | ||
164 | +++ b/include/hw/qdev-core.h | ||
165 | @@ -XXX,XX +XXX,XX @@ struct NamedGPIOList { | ||
166 | QLIST_ENTRY(NamedGPIOList) node; | ||
167 | }; | ||
168 | |||
169 | +typedef struct Clock Clock; | ||
170 | +typedef struct NamedClockList NamedClockList; | ||
171 | + | ||
172 | +struct NamedClockList { | ||
173 | + char *name; | ||
174 | + Clock *clock; | ||
175 | + bool output; | ||
176 | + bool alias; | ||
177 | + QLIST_ENTRY(NamedClockList) node; | ||
178 | +}; | ||
179 | + | ||
180 | /** | ||
181 | * DeviceState: | ||
182 | * @realized: Indicates whether the device has been fully constructed. | ||
183 | @@ -XXX,XX +XXX,XX @@ struct DeviceState { | ||
184 | bool allow_unplug_during_migration; | ||
185 | BusState *parent_bus; | ||
186 | QLIST_HEAD(, NamedGPIOList) gpios; | ||
187 | + QLIST_HEAD(, NamedClockList) clocks; | ||
188 | QLIST_HEAD(, BusState) child_bus; | ||
189 | int num_child_bus; | ||
190 | int instance_id_alias; | ||
191 | diff --git a/hw/core/qdev-clock.c b/hw/core/qdev-clock.c | ||
192 | new file mode 100644 | ||
193 | index XXXXXXX..XXXXXXX | ||
194 | --- /dev/null | ||
195 | +++ b/hw/core/qdev-clock.c | ||
196 | @@ -XXX,XX +XXX,XX @@ | ||
197 | +/* | ||
198 | + * Device's clock input and output | ||
199 | + * | ||
200 | + * Copyright GreenSocs 2016-2020 | ||
201 | + * | ||
202 | + * Authors: | ||
203 | + * Frederic Konrad | ||
204 | + * Damien Hedde | ||
205 | + * | ||
206 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
207 | + * See the COPYING file in the top-level directory. | ||
208 | + */ | ||
209 | + | ||
210 | +#include "qemu/osdep.h" | ||
211 | +#include "hw/qdev-clock.h" | ||
212 | +#include "hw/qdev-core.h" | ||
213 | +#include "qapi/error.h" | ||
214 | + | ||
215 | +/* | ||
216 | + * qdev_init_clocklist: | ||
217 | + * Add a new clock in a device | ||
218 | + */ | ||
219 | +static NamedClockList *qdev_init_clocklist(DeviceState *dev, const char *name, | ||
220 | + bool output, Clock *clk) | ||
221 | +{ | ||
222 | + NamedClockList *ncl; | ||
223 | + | ||
224 | + /* | ||
225 | + * Clock must be added before realize() so that we can compute the | ||
226 | + * clock's canonical path during device_realize(). | ||
227 | + */ | ||
228 | + assert(!dev->realized); | ||
229 | + | ||
230 | + /* | ||
231 | + * The ncl structure is freed by qdev_finalize_clocklist() which will | ||
232 | + * be called during @dev's device_finalize(). | ||
233 | + */ | ||
234 | + ncl = g_new0(NamedClockList, 1); | ||
235 | + ncl->name = g_strdup(name); | ||
236 | + ncl->output = output; | ||
237 | + ncl->alias = (clk != NULL); | ||
238 | + | ||
239 | + /* | ||
240 | + * Trying to create a clock whose name clashes with some other | ||
241 | + * clock or property is a bug in the caller and we will abort(). | ||
242 | + */ | ||
243 | + if (clk == NULL) { | ||
244 | + clk = CLOCK(object_new(TYPE_CLOCK)); | ||
245 | + object_property_add_child(OBJECT(dev), name, OBJECT(clk), &error_abort); | ||
246 | + if (output) { | ||
247 | + /* | ||
248 | + * Remove object_new()'s initial reference. | ||
249 | + * Note that for inputs, the reference created by object_new() | ||
250 | + * will be deleted in qdev_finalize_clocklist(). | ||
251 | + */ | ||
252 | + object_unref(OBJECT(clk)); | ||
253 | + } | ||
254 | + } else { | ||
255 | + object_property_add_link(OBJECT(dev), name, | ||
256 | + object_get_typename(OBJECT(clk)), | ||
257 | + (Object **) &ncl->clock, | ||
258 | + NULL, OBJ_PROP_LINK_STRONG, &error_abort); | ||
259 | + } | ||
260 | + | ||
261 | + ncl->clock = clk; | ||
262 | + | ||
263 | + QLIST_INSERT_HEAD(&dev->clocks, ncl, node); | ||
264 | + return ncl; | ||
265 | +} | ||
266 | + | ||
267 | +void qdev_finalize_clocklist(DeviceState *dev) | ||
268 | +{ | ||
269 | + /* called by @dev's device_finalize() */ | ||
270 | + NamedClockList *ncl, *ncl_next; | ||
271 | + | ||
272 | + QLIST_FOREACH_SAFE(ncl, &dev->clocks, node, ncl_next) { | ||
273 | + QLIST_REMOVE(ncl, node); | ||
274 | + if (!ncl->output && !ncl->alias) { | ||
275 | + /* | ||
276 | + * We kept a reference on the input clock to ensure it lives up to | ||
277 | + * this point so we can safely remove the callback. | ||
278 | + * It avoids having a callback to a deleted object if ncl->clock | ||
279 | + * is still referenced somewhere else (eg: by a clock output). | ||
280 | + */ | ||
281 | + clock_clear_callback(ncl->clock); | ||
282 | + object_unref(OBJECT(ncl->clock)); | ||
283 | + } | ||
284 | + g_free(ncl->name); | ||
285 | + g_free(ncl); | ||
286 | + } | ||
287 | +} | ||
288 | + | ||
289 | +Clock *qdev_init_clock_out(DeviceState *dev, const char *name) | ||
290 | +{ | ||
291 | + NamedClockList *ncl; | ||
292 | + | ||
293 | + assert(name); | ||
294 | + | ||
295 | + ncl = qdev_init_clocklist(dev, name, true, NULL); | ||
296 | + | ||
297 | + return ncl->clock; | ||
298 | +} | ||
299 | + | ||
300 | +Clock *qdev_init_clock_in(DeviceState *dev, const char *name, | ||
301 | + ClockCallback *callback, void *opaque) | ||
302 | +{ | ||
303 | + NamedClockList *ncl; | ||
304 | + | ||
305 | + assert(name); | ||
306 | + | ||
307 | + ncl = qdev_init_clocklist(dev, name, false, NULL); | ||
308 | + | ||
309 | + if (callback) { | ||
310 | + clock_set_callback(ncl->clock, callback, opaque); | ||
311 | + } | ||
312 | + return ncl->clock; | ||
313 | +} | ||
314 | + | ||
315 | +static NamedClockList *qdev_get_clocklist(DeviceState *dev, const char *name) | ||
316 | +{ | ||
317 | + NamedClockList *ncl; | ||
318 | + | ||
319 | + QLIST_FOREACH(ncl, &dev->clocks, node) { | ||
320 | + if (strcmp(name, ncl->name) == 0) { | ||
321 | + return ncl; | ||
322 | + } | ||
323 | + } | ||
324 | + | ||
325 | + return NULL; | ||
326 | +} | ||
327 | + | ||
328 | +Clock *qdev_get_clock_in(DeviceState *dev, const char *name) | ||
329 | +{ | ||
330 | + NamedClockList *ncl; | ||
331 | + | ||
332 | + assert(name); | ||
333 | + | ||
334 | + ncl = qdev_get_clocklist(dev, name); | ||
335 | + assert(!ncl->output); | ||
336 | + | ||
337 | + return ncl->clock; | ||
338 | +} | ||
339 | + | ||
340 | +Clock *qdev_get_clock_out(DeviceState *dev, const char *name) | ||
341 | +{ | ||
342 | + NamedClockList *ncl; | ||
343 | + | ||
344 | + assert(name); | ||
345 | + | ||
346 | + ncl = qdev_get_clocklist(dev, name); | ||
347 | + assert(ncl->output); | ||
348 | + | ||
349 | + return ncl->clock; | ||
350 | +} | ||
351 | + | ||
352 | +Clock *qdev_alias_clock(DeviceState *dev, const char *name, | ||
353 | + DeviceState *alias_dev, const char *alias_name) | ||
354 | +{ | ||
355 | + NamedClockList *ncl; | ||
356 | + | ||
357 | + assert(name && alias_name); | ||
358 | + | ||
359 | + ncl = qdev_get_clocklist(dev, name); | ||
360 | + | ||
361 | + qdev_init_clocklist(alias_dev, alias_name, ncl->output, ncl->clock); | ||
362 | + | ||
363 | + return ncl->clock; | ||
364 | +} | ||
365 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | ||
366 | index XXXXXXX..XXXXXXX 100644 | ||
367 | --- a/hw/core/qdev.c | ||
368 | +++ b/hw/core/qdev.c | ||
369 | @@ -XXX,XX +XXX,XX @@ | ||
370 | #include "hw/qdev-properties.h" | ||
371 | #include "hw/boards.h" | ||
372 | #include "hw/sysbus.h" | ||
373 | +#include "hw/qdev-clock.h" | ||
374 | #include "migration/vmstate.h" | ||
375 | #include "trace.h" | ||
376 | |||
377 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) | ||
378 | DeviceClass *dc = DEVICE_GET_CLASS(dev); | ||
379 | HotplugHandler *hotplug_ctrl; | ||
380 | BusState *bus; | ||
381 | + NamedClockList *ncl; | ||
382 | Error *local_err = NULL; | ||
383 | bool unattached_parent = false; | ||
384 | static int unattached_count; | ||
385 | @@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp) | ||
386 | */ | 19 | */ |
387 | g_free(dev->canonical_path); | 20 | val = cpu->env.v7m.ccr[attrs.secure]; |
388 | dev->canonical_path = object_get_canonical_path(OBJECT(dev)); | 21 | val |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; |
389 | + QLIST_FOREACH(ncl, &dev->clocks, node) { | 22 | + /* BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0 */ |
390 | + if (ncl->alias) { | 23 | + if (!attrs.secure) { |
391 | + continue; | 24 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { |
392 | + } else { | 25 | + val &= ~R_V7M_CCR_BFHFNMIGN_MASK; |
393 | + clock_setup_canonical_path(ncl->clock); | ||
394 | + } | 26 | + } |
395 | + } | 27 | + } |
396 | 28 | return val; | |
397 | if (qdev_get_vmsd(dev)) { | 29 | case 0xd24: /* System Handler Control and State (SHCSR) */ |
398 | if (vmstate_register_with_alias_id(VMSTATE_IF(dev), | 30 | if (!arm_feature(&cpu->env, ARM_FEATURE_V7)) { |
399 | @@ -XXX,XX +XXX,XX @@ static void device_initfn(Object *obj) | 31 | @@ -XXX,XX +XXX,XX @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value, |
400 | dev->allow_unplug_during_migration = false; | 32 | (cpu->env.v7m.ccr[M_REG_NS] & ~R_V7M_CCR_BFHFNMIGN_MASK) |
401 | 33 | | (value & R_V7M_CCR_BFHFNMIGN_MASK); | |
402 | QLIST_INIT(&dev->gpios); | 34 | value &= ~R_V7M_CCR_BFHFNMIGN_MASK; |
403 | + QLIST_INIT(&dev->clocks); | 35 | + } else { |
404 | } | 36 | + /* |
405 | 37 | + * BFHFNMIGN is RAZ/WI from NS if AIRCR.BFHFNMINS is 0, so | |
406 | static void device_post_init(Object *obj) | 38 | + * preserve the state currently in the NS element of the array |
407 | @@ -XXX,XX +XXX,XX @@ static void device_finalize(Object *obj) | 39 | + */ |
408 | */ | 40 | + if (!(cpu->env.v7m.aircr & R_V7M_AIRCR_BFHFNMINS_MASK)) { |
409 | } | 41 | + value &= ~R_V7M_CCR_BFHFNMIGN_MASK; |
410 | 42 | + value |= cpu->env.v7m.ccr[M_REG_NS] & R_V7M_CCR_BFHFNMIGN_MASK; | |
411 | + qdev_finalize_clocklist(dev); | 43 | + } |
412 | + | 44 | } |
413 | /* Only send event if the device had been completely realized */ | 45 | |
414 | if (dev->pending_deleted_event) { | 46 | cpu->env.v7m.ccr[attrs.secure] = value; |
415 | g_assert(dev->canonical_path); | ||
416 | -- | 47 | -- |
417 | 2.20.1 | 48 | 2.20.1 |
418 | 49 | ||
419 | 50 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | In commit 64f863baeedc8659 we implemented the v8.1M FPCXT_S register, |
---|---|---|---|
2 | but we got the write behaviour wrong. On read, this register reads | ||
3 | bits [27:0] of FPSCR plus the CONTROL.SFPA bit. On write, it doesn't | ||
4 | just write back those bits -- it writes a value to the whole FPSCR, | ||
5 | whose upper 4 bits are zeroes. | ||
2 | 6 | ||
3 | Move arm_boot_info into XlnxZCU102. | 7 | We also incorrectly implemented the write-to-FPSCR as a simple store |
8 | to vfp.xregs; this skips the "update the softfloat flags" part of | ||
9 | the vfp_set_fpscr helper so the value would read back correctly but | ||
10 | not actually take effect. | ||
4 | 11 | ||
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 12 | Fix both of these things by doing a complete write to the FPSCR |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 13 | using the helper function. |
7 | Message-id: 20200423121114.4274-4-edgar.iglesias@gmail.com | 14 | |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
17 | Message-id: 20201210201433.26262-3-peter.maydell@linaro.org | ||
9 | --- | 18 | --- |
10 | hw/arm/xlnx-zcu102.c | 9 +++++---- | 19 | target/arm/translate-vfp.c.inc | 12 ++++++------ |
11 | 1 file changed, 5 insertions(+), 4 deletions(-) | 20 | 1 file changed, 6 insertions(+), 6 deletions(-) |
12 | 21 | ||
13 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | 22 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc |
14 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/arm/xlnx-zcu102.c | 24 | --- a/target/arm/translate-vfp.c.inc |
16 | +++ b/hw/arm/xlnx-zcu102.c | 25 | +++ b/target/arm/translate-vfp.c.inc |
17 | @@ -XXX,XX +XXX,XX @@ typedef struct XlnxZCU102 { | 26 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, |
18 | 27 | } | |
19 | bool secure; | 28 | case ARM_VFP_FPCXT_S: |
20 | bool virt; | 29 | { |
21 | + | 30 | - TCGv_i32 sfpa, control, fpscr; |
22 | + struct arm_boot_info binfo; | 31 | - /* Set FPSCR[27:0] and CONTROL.SFPA from value */ |
23 | } XlnxZCU102; | 32 | + TCGv_i32 sfpa, control; |
24 | 33 | + /* | |
25 | #define TYPE_ZCU102_MACHINE MACHINE_TYPE_NAME("xlnx-zcu102") | 34 | + * Set FPSCR and CONTROL.SFPA from value; the new FPSCR takes |
26 | #define ZCU102_MACHINE(obj) \ | 35 | + * bits [27:0] from value and zeroes bits [31:28]. |
27 | OBJECT_CHECK(XlnxZCU102, (obj), TYPE_ZCU102_MACHINE) | 36 | + */ |
28 | 37 | tmp = loadfn(s, opaque); | |
29 | -static struct arm_boot_info xlnx_zcu102_binfo; | 38 | sfpa = tcg_temp_new_i32(); |
30 | 39 | tcg_gen_shri_i32(sfpa, tmp, 31); | |
31 | static bool zcu102_get_secure(Object *obj, Error **errp) | 40 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, |
32 | { | 41 | tcg_gen_deposit_i32(control, control, sfpa, |
33 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_init(MachineState *machine) | 42 | R_V7M_CONTROL_SFPA_SHIFT, 1); |
34 | 43 | store_cpu_field(control, v7m.control[M_REG_S]); | |
35 | /* TODO create and connect IDE devices for ide_drive_get() */ | 44 | - fpscr = load_cpu_field(vfp.xregs[ARM_VFP_FPSCR]); |
36 | 45 | - tcg_gen_andi_i32(fpscr, fpscr, FPCR_NZCV_MASK); | |
37 | - xlnx_zcu102_binfo.ram_size = ram_size; | 46 | tcg_gen_andi_i32(tmp, tmp, ~FPCR_NZCV_MASK); |
38 | - xlnx_zcu102_binfo.loader_start = 0; | 47 | - tcg_gen_or_i32(fpscr, fpscr, tmp); |
39 | - arm_load_kernel(s->soc.boot_cpu_ptr, machine, &xlnx_zcu102_binfo); | 48 | - store_cpu_field(fpscr, vfp.xregs[ARM_VFP_FPSCR]); |
40 | + s->binfo.ram_size = ram_size; | 49 | + gen_helper_vfp_set_fpscr(cpu_env, tmp); |
41 | + s->binfo.loader_start = 0; | 50 | tcg_temp_free_i32(tmp); |
42 | + arm_load_kernel(s->soc.boot_cpu_ptr, machine, &s->binfo); | 51 | tcg_temp_free_i32(sfpa); |
43 | } | 52 | break; |
44 | |||
45 | static void xlnx_zcu102_machine_instance_init(Object *obj) | ||
46 | -- | 53 | -- |
47 | 2.20.1 | 54 | 2.20.1 |
48 | 55 | ||
49 | 56 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | Implement the v8.1M FPCXT_NS floating-point system register. This is |
---|---|---|---|
2 | a little more complicated than FPCXT_S, because it has specific | ||
3 | handling for "current FP state is inactive", and it only wants to do | ||
4 | PreserveFPState(), not the full set of actions done by | ||
5 | ExecuteFPCheck() which vfp_access_check() implements. | ||
2 | 6 | ||
3 | Fix descriptor loading from memory wrt host endianness. | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201210201433.26262-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/translate-vfp.c.inc | 102 ++++++++++++++++++++++++++++++++- | ||
12 | 1 file changed, 99 insertions(+), 3 deletions(-) | ||
4 | 13 | ||
5 | Reported-by: Peter Maydell <peter.maydell@linaro.org> | 14 | diff --git a/target/arm/translate-vfp.c.inc b/target/arm/translate-vfp.c.inc |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
9 | Message-id: 20200404122718.25111-2-edgar.iglesias@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/dma/xlnx-zdma.c | 11 +++++++---- | ||
13 | 1 file changed, 7 insertions(+), 4 deletions(-) | ||
14 | |||
15 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/dma/xlnx-zdma.c | 16 | --- a/target/arm/translate-vfp.c.inc |
18 | +++ b/hw/dma/xlnx-zdma.c | 17 | +++ b/target/arm/translate-vfp.c.inc |
19 | @@ -XXX,XX +XXX,XX @@ static void zdma_put_regaddr64(XlnxZDMA *s, unsigned int basereg, uint64_t addr) | 18 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) |
20 | s->regs[basereg + 1] = addr >> 32; | 19 | } |
20 | break; | ||
21 | case ARM_VFP_FPCXT_S: | ||
22 | + case ARM_VFP_FPCXT_NS: | ||
23 | if (!arm_dc_feature(s, ARM_FEATURE_V8_1M)) { | ||
24 | return false; | ||
25 | } | ||
26 | @@ -XXX,XX +XXX,XX @@ static FPSysRegCheckResult fp_sysreg_checks(DisasContext *s, int regno) | ||
27 | return FPSysRegCheckFailed; | ||
28 | } | ||
29 | |||
30 | - if (!vfp_access_check(s)) { | ||
31 | + /* | ||
32 | + * FPCXT_NS is a special case: it has specific handling for | ||
33 | + * "current FP state is inactive", and must do the PreserveFPState() | ||
34 | + * but not the usual full set of actions done by ExecuteFPCheck(). | ||
35 | + * So we don't call vfp_access_check() and the callers must handle this. | ||
36 | + */ | ||
37 | + if (regno != ARM_VFP_FPCXT_NS && !vfp_access_check(s)) { | ||
38 | return FPSysRegCheckDone; | ||
39 | } | ||
40 | - | ||
41 | return FPSysRegCheckContinue; | ||
21 | } | 42 | } |
22 | 43 | ||
23 | -static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr, void *buf) | 44 | +static void gen_branch_fpInactive(DisasContext *s, TCGCond cond, |
24 | +static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr, | 45 | + TCGLabel *label) |
25 | + XlnxZDMADescr *descr) | 46 | +{ |
47 | + /* | ||
48 | + * FPCXT_NS is a special case: it has specific handling for | ||
49 | + * "current FP state is inactive", and must do the PreserveFPState() | ||
50 | + * but not the usual full set of actions done by ExecuteFPCheck(). | ||
51 | + * We don't have a TB flag that matches the fpInactive check, so we | ||
52 | + * do it at runtime as we don't expect FPCXT_NS accesses to be frequent. | ||
53 | + * | ||
54 | + * Emit code that checks fpInactive and does a conditional | ||
55 | + * branch to label based on it: | ||
56 | + * if cond is TCG_COND_NE then branch if fpInactive != 0 (ie if inactive) | ||
57 | + * if cond is TCG_COND_EQ then branch if fpInactive == 0 (ie if active) | ||
58 | + */ | ||
59 | + assert(cond == TCG_COND_EQ || cond == TCG_COND_NE); | ||
60 | + | ||
61 | + /* fpInactive = FPCCR_NS.ASPEN == 1 && CONTROL.FPCA == 0 */ | ||
62 | + TCGv_i32 aspen, fpca; | ||
63 | + aspen = load_cpu_field(v7m.fpccr[M_REG_NS]); | ||
64 | + fpca = load_cpu_field(v7m.control[M_REG_S]); | ||
65 | + tcg_gen_andi_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
66 | + tcg_gen_xori_i32(aspen, aspen, R_V7M_FPCCR_ASPEN_MASK); | ||
67 | + tcg_gen_andi_i32(fpca, fpca, R_V7M_CONTROL_FPCA_MASK); | ||
68 | + tcg_gen_or_i32(fpca, fpca, aspen); | ||
69 | + tcg_gen_brcondi_i32(tcg_invert_cond(cond), fpca, 0, label); | ||
70 | + tcg_temp_free_i32(aspen); | ||
71 | + tcg_temp_free_i32(fpca); | ||
72 | +} | ||
73 | + | ||
74 | static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
75 | |||
76 | fp_sysreg_loadfn *loadfn, | ||
77 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
26 | { | 78 | { |
27 | /* ZDMA descriptors must be aligned to their own size. */ | 79 | /* Do a write to an M-profile floating point system register */ |
28 | if (addr % sizeof(XlnxZDMADescr)) { | 80 | TCGv_i32 tmp; |
29 | qemu_log_mask(LOG_GUEST_ERROR, | 81 | + TCGLabel *lab_end = NULL; |
30 | "zdma: unaligned descriptor at %" PRIx64, | 82 | |
31 | addr); | 83 | switch (fp_sysreg_checks(s, regno)) { |
32 | - memset(buf, 0x0, sizeof(XlnxZDMADescr)); | 84 | case FPSysRegCheckFailed: |
33 | + memset(descr, 0x0, sizeof(XlnxZDMADescr)); | 85 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, |
34 | s->error = true; | 86 | tcg_temp_free_i32(tmp); |
35 | return false; | 87 | break; |
36 | } | 88 | } |
37 | 89 | + case ARM_VFP_FPCXT_NS: | |
38 | - address_space_read(s->dma_as, addr, s->attr, buf, sizeof(XlnxZDMADescr)); | 90 | + lab_end = gen_new_label(); |
39 | + descr->addr = address_space_ldq_le(s->dma_as, addr, s->attr, NULL); | 91 | + /* fpInactive case: write is a NOP, so branch to end */ |
40 | + descr->size = address_space_ldl_le(s->dma_as, addr + 8, s->attr, NULL); | 92 | + gen_branch_fpInactive(s, TCG_COND_NE, lab_end); |
41 | + descr->attr = address_space_ldl_le(s->dma_as, addr + 12, s->attr, NULL); | 93 | + /* !fpInactive: PreserveFPState(), and reads same as FPCXT_S */ |
94 | + gen_preserve_fp_state(s); | ||
95 | + /* fall through */ | ||
96 | case ARM_VFP_FPCXT_S: | ||
97 | { | ||
98 | TCGv_i32 sfpa, control; | ||
99 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_write(DisasContext *s, int regno, | ||
100 | default: | ||
101 | g_assert_not_reached(); | ||
102 | } | ||
103 | + if (lab_end) { | ||
104 | + gen_set_label(lab_end); | ||
105 | + } | ||
42 | return true; | 106 | return true; |
43 | } | 107 | } |
44 | 108 | ||
45 | @@ -XXX,XX +XXX,XX @@ static void zdma_update_descr_addr(XlnxZDMA *s, bool type, | 109 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, |
46 | } else { | 110 | { |
47 | addr = zdma_get_regaddr64(s, basereg); | 111 | /* Do a read from an M-profile floating point system register */ |
48 | addr += sizeof(s->dsc_dst); | 112 | TCGv_i32 tmp; |
49 | - address_space_read(s->dma_as, addr, s->attr, (void *) &next, 8); | 113 | + TCGLabel *lab_end = NULL; |
50 | + next = address_space_ldq_le(s->dma_as, addr, s->attr, NULL); | 114 | + bool lookup_tb = false; |
115 | |||
116 | switch (fp_sysreg_checks(s, regno)) { | ||
117 | case FPSysRegCheckFailed: | ||
118 | @@ -XXX,XX +XXX,XX @@ static bool gen_M_fp_sysreg_read(DisasContext *s, int regno, | ||
119 | fpscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
120 | gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
121 | tcg_temp_free_i32(fpscr); | ||
122 | - gen_lookup_tb(s); | ||
123 | + lookup_tb = true; | ||
124 | + break; | ||
125 | + } | ||
126 | + case ARM_VFP_FPCXT_NS: | ||
127 | + { | ||
128 | + TCGv_i32 control, sfpa, fpscr, fpdscr, zero; | ||
129 | + TCGLabel *lab_active = gen_new_label(); | ||
130 | + | ||
131 | + lookup_tb = true; | ||
132 | + | ||
133 | + gen_branch_fpInactive(s, TCG_COND_EQ, lab_active); | ||
134 | + /* fpInactive case: reads as FPDSCR_NS */ | ||
135 | + TCGv_i32 tmp = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
136 | + storefn(s, opaque, tmp); | ||
137 | + lab_end = gen_new_label(); | ||
138 | + tcg_gen_br(lab_end); | ||
139 | + | ||
140 | + gen_set_label(lab_active); | ||
141 | + /* !fpInactive: Reads the same as FPCXT_S, but side effects differ */ | ||
142 | + gen_preserve_fp_state(s); | ||
143 | + tmp = tcg_temp_new_i32(); | ||
144 | + sfpa = tcg_temp_new_i32(); | ||
145 | + fpscr = tcg_temp_new_i32(); | ||
146 | + gen_helper_vfp_get_fpscr(fpscr, cpu_env); | ||
147 | + tcg_gen_andi_i32(tmp, fpscr, ~FPCR_NZCV_MASK); | ||
148 | + control = load_cpu_field(v7m.control[M_REG_S]); | ||
149 | + tcg_gen_andi_i32(sfpa, control, R_V7M_CONTROL_SFPA_MASK); | ||
150 | + tcg_gen_shli_i32(sfpa, sfpa, 31 - R_V7M_CONTROL_SFPA_SHIFT); | ||
151 | + tcg_gen_or_i32(tmp, tmp, sfpa); | ||
152 | + tcg_temp_free_i32(control); | ||
153 | + /* Store result before updating FPSCR, in case it faults */ | ||
154 | + storefn(s, opaque, tmp); | ||
155 | + /* If SFPA is zero then set FPSCR from FPDSCR_NS */ | ||
156 | + fpdscr = load_cpu_field(v7m.fpdscr[M_REG_NS]); | ||
157 | + zero = tcg_const_i32(0); | ||
158 | + tcg_gen_movcond_i32(TCG_COND_EQ, fpscr, sfpa, zero, fpdscr, fpscr); | ||
159 | + gen_helper_vfp_set_fpscr(cpu_env, fpscr); | ||
160 | + tcg_temp_free_i32(zero); | ||
161 | + tcg_temp_free_i32(sfpa); | ||
162 | + tcg_temp_free_i32(fpdscr); | ||
163 | + tcg_temp_free_i32(fpscr); | ||
164 | break; | ||
51 | } | 165 | } |
52 | 166 | default: | |
53 | zdma_put_regaddr64(s, basereg, next); | 167 | g_assert_not_reached(); |
168 | } | ||
169 | + | ||
170 | + if (lab_end) { | ||
171 | + gen_set_label(lab_end); | ||
172 | + } | ||
173 | + if (lookup_tb) { | ||
174 | + gen_lookup_tb(s); | ||
175 | + } | ||
176 | return true; | ||
177 | } | ||
178 | |||
54 | -- | 179 | -- |
55 | 2.20.1 | 180 | 2.20.1 |
56 | 181 | ||
57 | 182 | diff view generated by jsdifflib |
1 | From: Ramon Fried <rfried.dev@gmail.com> | 1 | Now that we have implemented all the features needed by the v8.1M |
---|---|---|---|
2 | architecture, we can add the model of the Cortex-M55. This is the | ||
3 | configuration without MVE support; we'll add MVE later. | ||
2 | 4 | ||
3 | The RX ring descriptors control field is used for setting | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | SOF and EOF (start of frame and end of frame). | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | The SOF and EOF weren't cleared from the previous descriptors, | 7 | Message-id: 20201210201433.26262-5-peter.maydell@linaro.org |
6 | causing inconsistencies in ring buffer. | 8 | --- |
7 | Fix that by clearing the control field of every descriptors we're | 9 | target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++ |
8 | processing. | 10 | 1 file changed, 42 insertions(+) |
9 | 11 | ||
10 | Signed-off-by: Ramon Fried <rfried.dev@gmail.com> | 12 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
13 | Message-id: 20200418085145.489726-1-rfried.dev@gmail.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | --- | ||
16 | hw/net/cadence_gem.c | 7 +++++++ | ||
17 | 1 file changed, 7 insertions(+) | ||
18 | |||
19 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/net/cadence_gem.c | 14 | --- a/target/arm/cpu_tcg.c |
22 | +++ b/hw/net/cadence_gem.c | 15 | +++ b/target/arm/cpu_tcg.c |
23 | @@ -XXX,XX +XXX,XX @@ static inline void rx_desc_set_sof(uint32_t *desc) | 16 | @@ -XXX,XX +XXX,XX @@ static void cortex_m33_initfn(Object *obj) |
24 | desc[1] |= DESC_1_RX_SOF; | 17 | cpu->ctr = 0x8000c000; |
25 | } | 18 | } |
26 | 19 | ||
27 | +static inline void rx_desc_clear_control(uint32_t *desc) | 20 | +static void cortex_m55_initfn(Object *obj) |
28 | +{ | 21 | +{ |
29 | + desc[1] = 0; | 22 | + ARMCPU *cpu = ARM_CPU(obj); |
23 | + | ||
24 | + set_feature(&cpu->env, ARM_FEATURE_V8); | ||
25 | + set_feature(&cpu->env, ARM_FEATURE_V8_1M); | ||
26 | + set_feature(&cpu->env, ARM_FEATURE_M); | ||
27 | + set_feature(&cpu->env, ARM_FEATURE_M_MAIN); | ||
28 | + set_feature(&cpu->env, ARM_FEATURE_M_SECURITY); | ||
29 | + set_feature(&cpu->env, ARM_FEATURE_THUMB_DSP); | ||
30 | + cpu->midr = 0x410fd221; /* r0p1 */ | ||
31 | + cpu->revidr = 0; | ||
32 | + cpu->pmsav7_dregion = 16; | ||
33 | + cpu->sau_sregion = 8; | ||
34 | + /* | ||
35 | + * These are the MVFR* values for the FPU, no MVE configuration; | ||
36 | + * we will update them later when we implement MVE | ||
37 | + */ | ||
38 | + cpu->isar.mvfr0 = 0x10110221; | ||
39 | + cpu->isar.mvfr1 = 0x12100011; | ||
40 | + cpu->isar.mvfr2 = 0x00000040; | ||
41 | + cpu->isar.id_pfr0 = 0x20000030; | ||
42 | + cpu->isar.id_pfr1 = 0x00000230; | ||
43 | + cpu->isar.id_dfr0 = 0x10200000; | ||
44 | + cpu->id_afr0 = 0x00000000; | ||
45 | + cpu->isar.id_mmfr0 = 0x00111040; | ||
46 | + cpu->isar.id_mmfr1 = 0x00000000; | ||
47 | + cpu->isar.id_mmfr2 = 0x01000000; | ||
48 | + cpu->isar.id_mmfr3 = 0x00000011; | ||
49 | + cpu->isar.id_isar0 = 0x01103110; | ||
50 | + cpu->isar.id_isar1 = 0x02212000; | ||
51 | + cpu->isar.id_isar2 = 0x20232232; | ||
52 | + cpu->isar.id_isar3 = 0x01111131; | ||
53 | + cpu->isar.id_isar4 = 0x01310132; | ||
54 | + cpu->isar.id_isar5 = 0x00000000; | ||
55 | + cpu->isar.id_isar6 = 0x00000000; | ||
56 | + cpu->clidr = 0x00000000; /* caches not implemented */ | ||
57 | + cpu->ctr = 0x8303c003; | ||
30 | +} | 58 | +} |
31 | + | 59 | + |
32 | static inline void rx_desc_set_eof(uint32_t *desc) | 60 | static const ARMCPRegInfo cortexr5_cp_reginfo[] = { |
33 | { | 61 | /* Dummy the TCM region regs for the moment */ |
34 | desc[1] |= DESC_1_RX_EOF; | 62 | { .name = "ATCM", .cp = 15, .opc1 = 0, .crn = 9, .crm = 1, .opc2 = 0, |
35 | @@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) | 63 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { |
36 | rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); | 64 | .class_init = arm_v7m_class_init }, |
37 | bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); | 65 | { .name = "cortex-m33", .initfn = cortex_m33_initfn, |
38 | 66 | .class_init = arm_v7m_class_init }, | |
39 | + rx_desc_clear_control(s->rx_desc[q]); | 67 | + { .name = "cortex-m55", .initfn = cortex_m55_initfn, |
40 | + | 68 | + .class_init = arm_v7m_class_init }, |
41 | /* Update the descriptor. */ | 69 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, |
42 | if (first_desc) { | 70 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, |
43 | rx_desc_set_sof(s->rx_desc[q]); | 71 | { .name = "ti925t", .initfn = ti925t_initfn }, |
44 | -- | 72 | -- |
45 | 2.20.1 | 73 | 2.20.1 |
46 | 74 | ||
47 | 75 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | Support for running KVM on 32-bit Arm hosts was removed in commit |
---|---|---|---|
2 | 82bf7ae84ce739e. You can still run a 32-bit guest on a 64-bit Arm | ||
3 | host CPU, but because Arm KVM requires the host and guest CPU types | ||
4 | to match, it is not possible to run a guest that requires a Cortex-A9 | ||
5 | or Cortex-A15 CPU there. That means that the code in the | ||
6 | highbank/midway board models to support KVM is no longer used, and we | ||
7 | can delete it. | ||
2 | 8 | ||
3 | Make compat in qemu_fdt_node_path() const char *. | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Message-id: 20201215144215.28482-1-peter.maydell@linaro.org | ||
13 | --- | ||
14 | hw/arm/highbank.c | 14 ++++---------- | ||
15 | 1 file changed, 4 insertions(+), 10 deletions(-) | ||
4 | 16 | ||
5 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 17 | diff --git a/hw/arm/highbank.c b/hw/arm/highbank.c |
6 | Message-id: 20200423121114.4274-3-edgar.iglesias@gmail.com | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | include/sysemu/device_tree.h | 2 +- | ||
11 | device_tree.c | 2 +- | ||
12 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
13 | |||
14 | diff --git a/include/sysemu/device_tree.h b/include/sysemu/device_tree.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/include/sysemu/device_tree.h | 19 | --- a/hw/arm/highbank.c |
17 | +++ b/include/sysemu/device_tree.h | 20 | +++ b/hw/arm/highbank.c |
18 | @@ -XXX,XX +XXX,XX @@ void *load_device_tree_from_sysfs(void); | 21 | @@ -XXX,XX +XXX,XX @@ |
19 | * @name may be NULL to wildcard names and only match compatibility | 22 | #include "hw/arm/boot.h" |
20 | * strings. | 23 | #include "hw/loader.h" |
21 | */ | 24 | #include "net/net.h" |
22 | -char **qemu_fdt_node_path(void *fdt, const char *name, char *compat, | 25 | -#include "sysemu/kvm.h" |
23 | +char **qemu_fdt_node_path(void *fdt, const char *name, const char *compat, | 26 | #include "sysemu/runstate.h" |
24 | Error **errp); | 27 | #include "sysemu/sysemu.h" |
25 | 28 | #include "hw/boards.h" | |
26 | /** | 29 | @@ -XXX,XX +XXX,XX @@ |
27 | diff --git a/device_tree.c b/device_tree.c | 30 | #include "hw/cpu/a15mpcore.h" |
28 | index XXXXXXX..XXXXXXX 100644 | 31 | #include "qemu/log.h" |
29 | --- a/device_tree.c | 32 | #include "qom/object.h" |
30 | +++ b/device_tree.c | 33 | +#include "cpu.h" |
31 | @@ -XXX,XX +XXX,XX @@ char **qemu_fdt_node_unit_path(void *fdt, const char *name, Error **errp) | 34 | |
32 | return path_array; | 35 | #define SMP_BOOT_ADDR 0x100 |
36 | #define SMP_BOOT_REG 0x40 | ||
37 | @@ -XXX,XX +XXX,XX @@ static void calxeda_init(MachineState *machine, enum cxmachines machine_id) | ||
38 | highbank_binfo.loader_start = 0; | ||
39 | highbank_binfo.write_secondary_boot = hb_write_secondary; | ||
40 | highbank_binfo.secondary_cpu_reset_hook = hb_reset_secondary; | ||
41 | - if (!kvm_enabled()) { | ||
42 | - highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; | ||
43 | - highbank_binfo.write_board_setup = hb_write_board_setup; | ||
44 | - highbank_binfo.secure_board_setup = true; | ||
45 | - } else { | ||
46 | - warn_report("cannot load built-in Monitor support " | ||
47 | - "if KVM is enabled. Some guests (such as Linux) " | ||
48 | - "may not boot."); | ||
49 | - } | ||
50 | + highbank_binfo.board_setup_addr = BOARD_SETUP_ADDR; | ||
51 | + highbank_binfo.write_board_setup = hb_write_board_setup; | ||
52 | + highbank_binfo.secure_board_setup = true; | ||
53 | |||
54 | arm_load_kernel(ARM_CPU(first_cpu), machine, &highbank_binfo); | ||
33 | } | 55 | } |
34 | |||
35 | -char **qemu_fdt_node_path(void *fdt, const char *name, char *compat, | ||
36 | +char **qemu_fdt_node_path(void *fdt, const char *name, const char *compat, | ||
37 | Error **errp) | ||
38 | { | ||
39 | int offset, len, ret; | ||
40 | -- | 56 | -- |
41 | 2.20.1 | 57 | 2.20.1 |
42 | 58 | ||
43 | 59 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | Currently timer_free() is a simple wrapper for g_free(). This means |
---|---|---|---|
2 | that the timer being freed must not be currently active, as otherwise | ||
3 | QEMU might crash later when the active list is processed and still | ||
4 | has a pointer to freed memory on it. As a result almost all calls to | ||
5 | timer_free() are preceded by a timer_del() call, as can be seen in | ||
6 | the output of | ||
7 | git grep -B1 '\<timer_free\>' | ||
2 | 8 | ||
3 | Introduce a function and macro helpers to setup several clocks | 9 | This is unfortunate API design as it makes it easy to accidentally |
4 | in a device from a static array description. | 10 | misuse (by forgetting the timer_del()), and the correct use is |
11 | annoyingly verbose. | ||
5 | 12 | ||
6 | An element of the array describes the clock (name and direction) as | 13 | Make timer_free() imply a timer_del(). |
7 | well as the related callback and an optional offset to store the | ||
8 | created object pointer in the device state structure. | ||
9 | 14 | ||
10 | The array must be terminated by a special element QDEV_CLOCK_END. | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
17 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20201215154107.3255-2-peter.maydell@linaro.org | ||
19 | --- | ||
20 | include/qemu/timer.h | 24 +++++++++++++----------- | ||
21 | 1 file changed, 13 insertions(+), 11 deletions(-) | ||
11 | 22 | ||
12 | This is based on the original work of Frederic Konrad. | 23 | diff --git a/include/qemu/timer.h b/include/qemu/timer.h |
13 | |||
14 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
15 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
16 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
17 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
18 | Message-id: 20200406135251.157596-5-damien.hedde@greensocs.com | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | --- | ||
21 | include/hw/qdev-clock.h | 55 +++++++++++++++++++++++++++++++++++++++++ | ||
22 | hw/core/qdev-clock.c | 17 +++++++++++++ | ||
23 | 2 files changed, 72 insertions(+) | ||
24 | |||
25 | diff --git a/include/hw/qdev-clock.h b/include/hw/qdev-clock.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/include/hw/qdev-clock.h | 25 | --- a/include/qemu/timer.h |
28 | +++ b/include/hw/qdev-clock.h | 26 | +++ b/include/qemu/timer.h |
29 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_alias_clock(DeviceState *dev, const char *name, | 27 | @@ -XXX,XX +XXX,XX @@ static inline QEMUTimer *timer_new_ms(QEMUClockType type, QEMUTimerCB *cb, |
30 | */ | 28 | */ |
31 | void qdev_finalize_clocklist(DeviceState *dev); | 29 | void timer_deinit(QEMUTimer *ts); |
30 | |||
31 | -/** | ||
32 | - * timer_free: | ||
33 | - * @ts: the timer | ||
34 | - * | ||
35 | - * Free a timer (it must not be on the active list) | ||
36 | - */ | ||
37 | -static inline void timer_free(QEMUTimer *ts) | ||
38 | -{ | ||
39 | - g_free(ts); | ||
40 | -} | ||
41 | - | ||
42 | /** | ||
43 | * timer_del: | ||
44 | * @ts: the timer | ||
45 | @@ -XXX,XX +XXX,XX @@ static inline void timer_free(QEMUTimer *ts) | ||
46 | */ | ||
47 | void timer_del(QEMUTimer *ts); | ||
32 | 48 | ||
33 | +/** | 49 | +/** |
34 | + * ClockPortInitElem: | 50 | + * timer_free: |
35 | + * @name: name of the clock (can't be NULL) | 51 | + * @ts: the timer |
36 | + * @output: indicates whether the clock is input or output | 52 | + * |
37 | + * @callback: for inputs, optional callback to be called on clock's update | 53 | + * Free a timer. This will call timer_del() for you to remove |
38 | + * with device as opaque | 54 | + * the timer from the active list if it was still active. |
39 | + * @offset: optional offset to store the ClockIn or ClockOut pointer in device | ||
40 | + * state structure (0 means unused) | ||
41 | + */ | 55 | + */ |
42 | +struct ClockPortInitElem { | 56 | +static inline void timer_free(QEMUTimer *ts) |
43 | + const char *name; | 57 | +{ |
44 | + bool is_output; | 58 | + timer_del(ts); |
45 | + ClockCallback *callback; | 59 | + g_free(ts); |
46 | + size_t offset; | ||
47 | +}; | ||
48 | + | ||
49 | +#define clock_offset_value(devstate, field) \ | ||
50 | + (offsetof(devstate, field) + \ | ||
51 | + type_check(Clock *, typeof_field(devstate, field))) | ||
52 | + | ||
53 | +#define QDEV_CLOCK(out_not_in, devstate, field, cb) { \ | ||
54 | + .name = (stringify(field)), \ | ||
55 | + .is_output = out_not_in, \ | ||
56 | + .callback = cb, \ | ||
57 | + .offset = clock_offset_value(devstate, field), \ | ||
58 | +} | 60 | +} |
59 | + | 61 | + |
60 | +/** | 62 | /** |
61 | + * QDEV_CLOCK_(IN|OUT): | 63 | * timer_mod_ns: |
62 | + * @devstate: structure type. @dev argument of qdev_init_clocks below must be | 64 | * @ts: the timer |
63 | + * a pointer to that same type. | ||
64 | + * @field: a field in @_devstate (must be Clock*) | ||
65 | + * @callback: (for input only) callback (or NULL) to be called with the device | ||
66 | + * state as argument | ||
67 | + * | ||
68 | + * The name of the clock will be derived from @field | ||
69 | + */ | ||
70 | +#define QDEV_CLOCK_IN(devstate, field, callback) \ | ||
71 | + QDEV_CLOCK(false, devstate, field, callback) | ||
72 | + | ||
73 | +#define QDEV_CLOCK_OUT(devstate, field) \ | ||
74 | + QDEV_CLOCK(true, devstate, field, NULL) | ||
75 | + | ||
76 | +#define QDEV_CLOCK_END { .name = NULL } | ||
77 | + | ||
78 | +typedef struct ClockPortInitElem ClockPortInitArray[]; | ||
79 | + | ||
80 | +/** | ||
81 | + * qdev_init_clocks: | ||
82 | + * @dev: the device to add clocks to | ||
83 | + * @clocks: a QDEV_CLOCK_END-terminated array which contains the | ||
84 | + * clocks information. | ||
85 | + */ | ||
86 | +void qdev_init_clocks(DeviceState *dev, const ClockPortInitArray clocks); | ||
87 | + | ||
88 | #endif /* QDEV_CLOCK_H */ | ||
89 | diff --git a/hw/core/qdev-clock.c b/hw/core/qdev-clock.c | ||
90 | index XXXXXXX..XXXXXXX 100644 | ||
91 | --- a/hw/core/qdev-clock.c | ||
92 | +++ b/hw/core/qdev-clock.c | ||
93 | @@ -XXX,XX +XXX,XX @@ Clock *qdev_init_clock_in(DeviceState *dev, const char *name, | ||
94 | return ncl->clock; | ||
95 | } | ||
96 | |||
97 | +void qdev_init_clocks(DeviceState *dev, const ClockPortInitArray clocks) | ||
98 | +{ | ||
99 | + const struct ClockPortInitElem *elem; | ||
100 | + | ||
101 | + for (elem = &clocks[0]; elem->name != NULL; elem++) { | ||
102 | + Clock **clkp; | ||
103 | + /* offset cannot be inside the DeviceState part */ | ||
104 | + assert(elem->offset > sizeof(DeviceState)); | ||
105 | + clkp = (Clock **)(((void *) dev) + elem->offset); | ||
106 | + if (elem->is_output) { | ||
107 | + *clkp = qdev_init_clock_out(dev, elem->name); | ||
108 | + } else { | ||
109 | + *clkp = qdev_init_clock_in(dev, elem->name, elem->callback, dev); | ||
110 | + } | ||
111 | + } | ||
112 | +} | ||
113 | + | ||
114 | static NamedClockList *qdev_get_clocklist(DeviceState *dev, const char *name) | ||
115 | { | ||
116 | NamedClockList *ncl; | ||
117 | -- | 65 | -- |
118 | 2.20.1 | 66 | 2.20.1 |
119 | 67 | ||
120 | 68 | diff view generated by jsdifflib |
1 | Add the documentation about the clock inputs and outputs in devices. | 1 | Now that timer_free() implicitly calls timer_del(), sequences |
---|---|---|---|
2 | timer_del(mytimer); | ||
3 | timer_free(mytimer); | ||
2 | 4 | ||
3 | This is based on the original work of Frederic Konrad. | 5 | can be simplified to just |
6 | timer_free(mytimer); | ||
4 | 7 | ||
5 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 8 | Add a Coccinelle script to do this transformation. |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 9 | |
7 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
8 | Message-id: 20200406135251.157596-6-damien.hedde@greensocs.com | ||
9 | [PMM: Editing pass for minor grammar, style and Sphinx | ||
10 | formatting fixes] | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> | ||
12 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
14 | Message-id: 20201215154107.3255-3-peter.maydell@linaro.org | ||
13 | --- | 15 | --- |
14 | docs/devel/clocks.rst | 391 ++++++++++++++++++++++++++++++++++++++++++ | 16 | scripts/coccinelle/timer-del-timer-free.cocci | 18 ++++++++++++++++++ |
15 | docs/devel/index.rst | 1 + | 17 | 1 file changed, 18 insertions(+) |
16 | 2 files changed, 392 insertions(+) | 18 | create mode 100644 scripts/coccinelle/timer-del-timer-free.cocci |
17 | create mode 100644 docs/devel/clocks.rst | ||
18 | 19 | ||
19 | diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst | 20 | diff --git a/scripts/coccinelle/timer-del-timer-free.cocci b/scripts/coccinelle/timer-del-timer-free.cocci |
20 | new file mode 100644 | 21 | new file mode 100644 |
21 | index XXXXXXX..XXXXXXX | 22 | index XXXXXXX..XXXXXXX |
22 | --- /dev/null | 23 | --- /dev/null |
23 | +++ b/docs/devel/clocks.rst | 24 | +++ b/scripts/coccinelle/timer-del-timer-free.cocci |
24 | @@ -XXX,XX +XXX,XX @@ | 25 | @@ -XXX,XX +XXX,XX @@ |
25 | +Modelling a clock tree in QEMU | 26 | +// Remove superfluous timer_del() calls |
26 | +============================== | 27 | +// |
28 | +// Copyright Linaro Limited 2020 | ||
29 | +// This work is licensed under the terms of the GNU GPLv2 or later. | ||
30 | +// | ||
31 | +// spatch --macro-file scripts/cocci-macro-file.h \ | ||
32 | +// --sp-file scripts/coccinelle/timer-del-timer-free.cocci \ | ||
33 | +// --in-place --dir . | ||
34 | +// | ||
35 | +// The timer_free() function now implicitly calls timer_del() | ||
36 | +// for you, so calls to timer_del() immediately before the | ||
37 | +// timer_free() of the same timer can be deleted. | ||
27 | + | 38 | + |
28 | +What are clocks? | 39 | +@@ |
29 | +---------------- | 40 | +expression T; |
30 | + | 41 | +@@ |
31 | +Clocks are QOM objects developed for the purpose of modelling the | 42 | +-timer_del(T); |
32 | +distribution of clocks in QEMU. | 43 | + timer_free(T); |
33 | + | ||
34 | +They allow us to model the clock distribution of a platform and detect | ||
35 | +configuration errors in the clock tree such as badly configured PLL, clock | ||
36 | +source selection or disabled clock. | ||
37 | + | ||
38 | +The object is *Clock* and its QOM name is ``clock`` (in C code, the macro | ||
39 | +``TYPE_CLOCK``). | ||
40 | + | ||
41 | +Clocks are typically used with devices where they are used to model inputs | ||
42 | +and outputs. They are created in a similar way to GPIOs. Inputs and outputs | ||
43 | +of different devices can be connected together. | ||
44 | + | ||
45 | +In these cases a Clock object is a child of a Device object, but this | ||
46 | +is not a requirement. Clocks can be independent of devices. For | ||
47 | +example it is possible to create a clock outside of any device to | ||
48 | +model the main clock source of a machine. | ||
49 | + | ||
50 | +Here is an example of clocks:: | ||
51 | + | ||
52 | + +---------+ +----------------------+ +--------------+ | ||
53 | + | Clock 1 | | Device B | | Device C | | ||
54 | + | | | +-------+ +-------+ | | +-------+ | | ||
55 | + | |>>-+-->>|Clock 2| |Clock 3|>>--->>|Clock 6| | | ||
56 | + +---------+ | | | (in) | | (out) | | | | (in) | | | ||
57 | + | | +-------+ +-------+ | | +-------+ | | ||
58 | + | | +-------+ | +--------------+ | ||
59 | + | | |Clock 4|>> | ||
60 | + | | | (out) | | +--------------+ | ||
61 | + | | +-------+ | | Device D | | ||
62 | + | | +-------+ | | +-------+ | | ||
63 | + | | |Clock 5|>>--->>|Clock 7| | | ||
64 | + | | | (out) | | | | (in) | | | ||
65 | + | | +-------+ | | +-------+ | | ||
66 | + | +----------------------+ | | | ||
67 | + | | +-------+ | | ||
68 | + +----------------------------->>|Clock 8| | | ||
69 | + | | (in) | | | ||
70 | + | +-------+ | | ||
71 | + +--------------+ | ||
72 | + | ||
73 | +Clocks are defined in the ``include/hw/clock.h`` header and device | ||
74 | +related functions are defined in the ``include/hw/qdev-clock.h`` | ||
75 | +header. | ||
76 | + | ||
77 | +The clock state | ||
78 | +--------------- | ||
79 | + | ||
80 | +The state of a clock is its period; it is stored as an integer | ||
81 | +representing it in units of 2 :sup:`-32` ns. The special value of 0 is used to | ||
82 | +represent the clock being inactive or gated. The clocks do not model | ||
83 | +the signal itself (pin toggling) or other properties such as the duty | ||
84 | +cycle. | ||
85 | + | ||
86 | +All clocks contain this state: outputs as well as inputs. This allows | ||
87 | +the current period of a clock to be fetched at any time. When a clock | ||
88 | +is updated, the value is immediately propagated to all connected | ||
89 | +clocks in the tree. | ||
90 | + | ||
91 | +To ease interaction with clocks, helpers with a unit suffix are defined for | ||
92 | +every clock state setter or getter. The suffixes are: | ||
93 | + | ||
94 | +- ``_ns`` for handling periods in nanoseconds | ||
95 | +- ``_hz`` for handling frequencies in hertz | ||
96 | + | ||
97 | +The 0 period value is converted to 0 in hertz and vice versa. 0 always means | ||
98 | +that the clock is disabled. | ||
99 | + | ||
100 | +Adding a new clock | ||
101 | +------------------ | ||
102 | + | ||
103 | +Adding clocks to a device must be done during the init method of the Device | ||
104 | +instance. | ||
105 | + | ||
106 | +To add an input clock to a device, the function ``qdev_init_clock_in()`` | ||
107 | +must be used. It takes the name, a callback and an opaque parameter | ||
108 | +for the callback (this will be explained in a following section). | ||
109 | +Output is simpler; only the name is required. Typically:: | ||
110 | + | ||
111 | + qdev_init_clock_in(DEVICE(dev), "clk_in", clk_in_callback, dev); | ||
112 | + qdev_init_clock_out(DEVICE(dev), "clk_out"); | ||
113 | + | ||
114 | +Both functions return the created Clock pointer, which should be saved in the | ||
115 | +device's state structure for further use. | ||
116 | + | ||
117 | +These objects will be automatically deleted by the QOM reference mechanism. | ||
118 | + | ||
119 | +Note that it is possible to create a static array describing clock inputs and | ||
120 | +outputs. The function ``qdev_init_clocks()`` must be called with the array as | ||
121 | +parameter to initialize the clocks: it has the same behaviour as calling the | ||
122 | +``qdev_init_clock_in/out()`` for each clock in the array. To ease the array | ||
123 | +construction, some macros are defined in ``include/hw/qdev-clock.h``. | ||
124 | +As an example, the following creates 2 clocks to a device: one input and one | ||
125 | +output. | ||
126 | + | ||
127 | +.. code-block:: c | ||
128 | + | ||
129 | + /* device structure containing pointers to the clock objects */ | ||
130 | + typedef struct MyDeviceState { | ||
131 | + DeviceState parent_obj; | ||
132 | + Clock *clk_in; | ||
133 | + Clock *clk_out; | ||
134 | + } MyDeviceState; | ||
135 | + | ||
136 | + /* | ||
137 | + * callback for the input clock (see "Callback on input clock | ||
138 | + * change" section below for more information). | ||
139 | + */ | ||
140 | + static void clk_in_callback(void *opaque); | ||
141 | + | ||
142 | + /* | ||
143 | + * static array describing clocks: | ||
144 | + * + a clock input named "clk_in", whose pointer is stored in | ||
145 | + * the clk_in field of a MyDeviceState structure with callback | ||
146 | + * clk_in_callback. | ||
147 | + * + a clock output named "clk_out" whose pointer is stored in | ||
148 | + * the clk_out field of a MyDeviceState structure. | ||
149 | + */ | ||
150 | + static const ClockPortInitArray mydev_clocks = { | ||
151 | + QDEV_CLOCK_IN(MyDeviceState, clk_in, clk_in_callback), | ||
152 | + QDEV_CLOCK_OUT(MyDeviceState, clk_out), | ||
153 | + QDEV_CLOCK_END | ||
154 | + }; | ||
155 | + | ||
156 | + /* device initialization function */ | ||
157 | + static void mydev_init(Object *obj) | ||
158 | + { | ||
159 | + /* cast to MyDeviceState */ | ||
160 | + MyDeviceState *mydev = MYDEVICE(obj); | ||
161 | + /* create and fill the pointer fields in the MyDeviceState */ | ||
162 | + qdev_init_clocks(mydev, mydev_clocks); | ||
163 | + [...] | ||
164 | + } | ||
165 | + | ||
166 | +An alternative way to create a clock is to simply call | ||
167 | +``object_new(TYPE_CLOCK)``. In that case the clock will neither be an | ||
168 | +input nor an output of a device. After the whole QOM hierarchy of the | ||
169 | +clock has been set ``clock_setup_canonical_path()`` should be called. | ||
170 | + | ||
171 | +At creation, the period of the clock is 0: the clock is disabled. You can | ||
172 | +change it using ``clock_set_ns()`` or ``clock_set_hz()``. | ||
173 | + | ||
174 | +Note that if you are creating a clock with a fixed period which will never | ||
175 | +change (for example the main clock source of a board), then you'll have | ||
176 | +nothing else to do. This value will be propagated to other clocks when | ||
177 | +connecting the clocks together and devices will fetch the right value during | ||
178 | +the first reset. | ||
179 | + | ||
180 | +Retrieving clocks from a device | ||
181 | +------------------------------- | ||
182 | + | ||
183 | +``qdev_get_clock_in()`` and ``dev_get_clock_out()`` are available to | ||
184 | +get the clock inputs or outputs of a device. For example: | ||
185 | + | ||
186 | +.. code-block:: c | ||
187 | + | ||
188 | + Clock *clk = qdev_get_clock_in(DEVICE(mydev), "clk_in"); | ||
189 | + | ||
190 | +or: | ||
191 | + | ||
192 | +.. code-block:: c | ||
193 | + | ||
194 | + Clock *clk = qdev_get_clock_out(DEVICE(mydev), "clk_out"); | ||
195 | + | ||
196 | +Connecting two clocks together | ||
197 | +------------------------------ | ||
198 | + | ||
199 | +To connect two clocks together, use the ``clock_set_source()`` function. | ||
200 | +Given two clocks ``clk1``, and ``clk2``, ``clock_set_source(clk2, clk1);`` | ||
201 | +configures ``clk2`` to follow the ``clk1`` period changes. Every time ``clk1`` | ||
202 | +is updated, ``clk2`` will be updated too. | ||
203 | + | ||
204 | +When connecting clock between devices, prefer using the | ||
205 | +``qdev_connect_clock_in()`` function to set the source of an input | ||
206 | +device clock. For example, to connect the input clock ``clk2`` of | ||
207 | +``devB`` to the output clock ``clk1`` of ``devA``, do: | ||
208 | + | ||
209 | +.. code-block:: c | ||
210 | + | ||
211 | + qdev_connect_clock_in(devB, "clk2", qdev_get_clock_out(devA, "clk1")) | ||
212 | + | ||
213 | +We used ``qdev_get_clock_out()`` above, but any clock can drive an | ||
214 | +input clock, even another input clock. The following diagram shows | ||
215 | +some examples of connections. Note also that a clock can drive several | ||
216 | +other clocks. | ||
217 | + | ||
218 | +:: | ||
219 | + | ||
220 | + +------------+ +--------------------------------------------------+ | ||
221 | + | Device A | | Device B | | ||
222 | + | | | +---------------------+ | | ||
223 | + | | | | Device C | | | ||
224 | + | +-------+ | | +-------+ | +-------+ +-------+ | +-------+ | | ||
225 | + | |Clock 1|>>-->>|Clock 2|>>+-->>|Clock 3| |Clock 5|>>>>|Clock 6|>> | ||
226 | + | | (out) | | | | (in) | | | | (in) | | (out) | | | (out) | | | ||
227 | + | +-------+ | | +-------+ | | +-------+ +-------+ | +-------+ | | ||
228 | + +------------+ | | +---------------------+ | | ||
229 | + | | | | ||
230 | + | | +--------------+ | | ||
231 | + | | | Device D | | | ||
232 | + | | | +-------+ | | | ||
233 | + | +-->>|Clock 4| | | | ||
234 | + | | | (in) | | | | ||
235 | + | | +-------+ | | | ||
236 | + | +--------------+ | | ||
237 | + +--------------------------------------------------+ | ||
238 | + | ||
239 | +In the above example, when *Clock 1* is updated by *Device A*, three | ||
240 | +clocks get the new clock period value: *Clock 2*, *Clock 3* and *Clock 4*. | ||
241 | + | ||
242 | +It is not possible to disconnect a clock or to change the clock connection | ||
243 | +after it is connected. | ||
244 | + | ||
245 | +Unconnected input clocks | ||
246 | +------------------------ | ||
247 | + | ||
248 | +A newly created input clock is disabled (period of 0). This means the | ||
249 | +clock will be considered as disabled until the period is updated. If | ||
250 | +the clock remains unconnected it will always keep its initial value | ||
251 | +of 0. If this is not the desired behaviour, ``clock_set()``, | ||
252 | +``clock_set_ns()`` or ``clock_set_hz()`` should be called on the Clock | ||
253 | +object during device instance init. For example: | ||
254 | + | ||
255 | +.. code-block:: c | ||
256 | + | ||
257 | + clk = qdev_init_clock_in(DEVICE(dev), "clk-in", clk_in_callback, | ||
258 | + dev); | ||
259 | + /* set initial value to 10ns / 100MHz */ | ||
260 | + clock_set_ns(clk, 10); | ||
261 | + | ||
262 | +Fetching clock frequency/period | ||
263 | +------------------------------- | ||
264 | + | ||
265 | +To get the current state of a clock, use the functions ``clock_get()``, | ||
266 | +``clock_get_ns()`` or ``clock_get_hz()``. | ||
267 | + | ||
268 | +It is also possible to register a callback on clock frequency changes. | ||
269 | +Here is an example: | ||
270 | + | ||
271 | +.. code-block:: c | ||
272 | + | ||
273 | + void clock_callback(void *opaque) { | ||
274 | + MyDeviceState *s = (MyDeviceState *) opaque; | ||
275 | + /* | ||
276 | + * 'opaque' is the argument passed to qdev_init_clock_in(); | ||
277 | + * usually this will be the device state pointer. | ||
278 | + */ | ||
279 | + | ||
280 | + /* do something with the new period */ | ||
281 | + fprintf(stdout, "device new period is %" PRIu64 "ns\n", | ||
282 | + clock_get_ns(dev->my_clk_input)); | ||
283 | + } | ||
284 | + | ||
285 | +Changing a clock period | ||
286 | +----------------------- | ||
287 | + | ||
288 | +A device can change its outputs using the ``clock_update()``, | ||
289 | +``clock_update_ns()`` or ``clock_update_hz()`` function. It will trigger | ||
290 | +updates on every connected input. | ||
291 | + | ||
292 | +For example, let's say that we have an output clock *clkout* and we | ||
293 | +have a pointer to it in the device state because we did the following | ||
294 | +in init phase: | ||
295 | + | ||
296 | +.. code-block:: c | ||
297 | + | ||
298 | + dev->clkout = qdev_init_clock_out(DEVICE(dev), "clkout"); | ||
299 | + | ||
300 | +Then at any time (apart from the cases listed below), it is possible to | ||
301 | +change the clock value by doing: | ||
302 | + | ||
303 | +.. code-block:: c | ||
304 | + | ||
305 | + clock_update_hz(dev->clkout, 1000 * 1000 * 1000); /* 1GHz */ | ||
306 | + | ||
307 | +Because updating a clock may trigger any side effects through | ||
308 | +connected clocks and their callbacks, this operation must be done | ||
309 | +while holding the qemu io lock. | ||
310 | + | ||
311 | +For the same reason, one can update clocks only when it is allowed to have | ||
312 | +side effects on other objects. In consequence, it is forbidden: | ||
313 | + | ||
314 | +* during migration, | ||
315 | +* and in the enter phase of reset. | ||
316 | + | ||
317 | +Note that calling ``clock_update[_ns|_hz]()`` is equivalent to calling | ||
318 | +``clock_set[_ns|_hz]()`` (with the same arguments) then | ||
319 | +``clock_propagate()`` on the clock. Thus, setting the clock value can | ||
320 | +be separated from triggering the side-effects. This is often required | ||
321 | +to factorize code to handle reset and migration in devices. | ||
322 | + | ||
323 | +Aliasing clocks | ||
324 | +--------------- | ||
325 | + | ||
326 | +Sometimes, one needs to forward, or inherit, a clock from another | ||
327 | +device. Typically, when doing device composition, a device might | ||
328 | +expose a sub-device's clock without interfering with it. The function | ||
329 | +``qdev_alias_clock()`` can be used to achieve this behaviour. Note | ||
330 | +that it is possible to expose the clock under a different name. | ||
331 | +``qdev_alias_clock()`` works for both input and output clocks. | ||
332 | + | ||
333 | +For example, if device B is a child of device A, | ||
334 | +``device_a_instance_init()`` may do something like this: | ||
335 | + | ||
336 | +.. code-block:: c | ||
337 | + | ||
338 | + void device_a_instance_init(Object *obj) | ||
339 | + { | ||
340 | + AState *A = DEVICE_A(obj); | ||
341 | + BState *B; | ||
342 | + /* create object B as child of A */ | ||
343 | + [...] | ||
344 | + qdev_alias_clock(B, "clk", A, "b_clk"); | ||
345 | + /* | ||
346 | + * Now A has a clock "b_clk" which is an alias to | ||
347 | + * the clock "clk" of its child B. | ||
348 | + */ | ||
349 | + } | ||
350 | + | ||
351 | +This function does not return any clock object. The new clock has the | ||
352 | +same direction (input or output) as the original one. This function | ||
353 | +only adds a link to the existing clock. In the above example, object B | ||
354 | +remains the only object allowed to use the clock and device A must not | ||
355 | +try to change the clock period or set a callback to the clock. This | ||
356 | +diagram describes the example with an input clock:: | ||
357 | + | ||
358 | + +--------------------------+ | ||
359 | + | Device A | | ||
360 | + | +--------------+ | | ||
361 | + | | Device B | | | ||
362 | + | | +-------+ | | | ||
363 | + >>"b_clk">>>| "clk" | | | | ||
364 | + | (in) | | (in) | | | | ||
365 | + | | +-------+ | | | ||
366 | + | +--------------+ | | ||
367 | + +--------------------------+ | ||
368 | + | ||
369 | +Migration | ||
370 | +--------- | ||
371 | + | ||
372 | +Clock state is not migrated automatically. Every device must handle its | ||
373 | +clock migration. Alias clocks must not be migrated. | ||
374 | + | ||
375 | +To ensure clock states are restored correctly during migration, there | ||
376 | +are two solutions. | ||
377 | + | ||
378 | +Clock states can be migrated by adding an entry into the device | ||
379 | +vmstate description. You should use the ``VMSTATE_CLOCK`` macro for this. | ||
380 | +This is typically used to migrate an input clock state. For example: | ||
381 | + | ||
382 | +.. code-block:: c | ||
383 | + | ||
384 | + MyDeviceState { | ||
385 | + DeviceState parent_obj; | ||
386 | + [...] /* some fields */ | ||
387 | + Clock *clk; | ||
388 | + }; | ||
389 | + | ||
390 | + VMStateDescription my_device_vmstate = { | ||
391 | + .name = "my_device", | ||
392 | + .fields = (VMStateField[]) { | ||
393 | + [...], /* other migrated fields */ | ||
394 | + VMSTATE_CLOCK(clk, MyDeviceState), | ||
395 | + VMSTATE_END_OF_LIST() | ||
396 | + } | ||
397 | + }; | ||
398 | + | ||
399 | +The second solution is to restore the clock state using information already | ||
400 | +at our disposal. This can be used to restore output clock states using the | ||
401 | +device state. The functions ``clock_set[_ns|_hz]()`` can be used during the | ||
402 | +``post_load()`` migration callback. | ||
403 | + | ||
404 | +When adding clock support to an existing device, if you care about | ||
405 | +migration compatibility you will need to be careful, as simply adding | ||
406 | +a ``VMSTATE_CLOCK()`` line will break compatibility. Instead, you can | ||
407 | +put the ``VMSTATE_CLOCK()`` line into a vmstate subsection with a | ||
408 | +suitable ``needed`` function, and use ``clock_set()`` in a | ||
409 | +``pre_load()`` function to set the default value that will be used if | ||
410 | +the source virtual machine in the migration does not send the clock | ||
411 | +state. | ||
412 | + | ||
413 | +Care should be taken not to use ``clock_update[_ns|_hz]()`` or | ||
414 | +``clock_propagate()`` during the whole migration procedure because it | ||
415 | +will trigger side effects to other devices in an unknown state. | ||
416 | diff --git a/docs/devel/index.rst b/docs/devel/index.rst | ||
417 | index XXXXXXX..XXXXXXX 100644 | ||
418 | --- a/docs/devel/index.rst | ||
419 | +++ b/docs/devel/index.rst | ||
420 | @@ -XXX,XX +XXX,XX @@ Contents: | ||
421 | bitops | ||
422 | reset | ||
423 | s390-dasd-ipl | ||
424 | + clocks | ||
425 | -- | 44 | -- |
426 | 2.20.1 | 45 | 2.20.1 |
427 | 46 | ||
428 | 47 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | This commit is the result of running the timer-del-timer-free.cocci |
---|---|---|---|
2 | script on the whole source tree. | ||
2 | 3 | ||
3 | This prints the clocks attached to a DeviceState when using | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | "info qtree" monitor command. For every clock, it displays the | 5 | Acked-by: Corey Minyard <cminyard@mvista.com> |
5 | direction, the name and if the clock is forwarded. For input clock, | 6 | Acked-by: Paolo Bonzini <pbonzini@redhat.com> |
6 | it displays also the frequency. | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20201215154107.3255-4-peter.maydell@linaro.org | ||
10 | --- | ||
11 | block/iscsi.c | 2 -- | ||
12 | block/nbd.c | 1 - | ||
13 | block/qcow2.c | 1 - | ||
14 | hw/block/nvme.c | 2 -- | ||
15 | hw/char/serial.c | 2 -- | ||
16 | hw/char/virtio-serial-bus.c | 2 -- | ||
17 | hw/ide/core.c | 1 - | ||
18 | hw/input/hid.c | 1 - | ||
19 | hw/intc/apic.c | 1 - | ||
20 | hw/intc/ioapic.c | 1 - | ||
21 | hw/ipmi/ipmi_bmc_extern.c | 1 - | ||
22 | hw/net/e1000.c | 3 --- | ||
23 | hw/net/e1000e_core.c | 8 -------- | ||
24 | hw/net/pcnet-pci.c | 1 - | ||
25 | hw/net/rtl8139.c | 1 - | ||
26 | hw/net/spapr_llan.c | 1 - | ||
27 | hw/net/virtio-net.c | 2 -- | ||
28 | hw/s390x/s390-pci-inst.c | 1 - | ||
29 | hw/sd/sd.c | 1 - | ||
30 | hw/sd/sdhci.c | 2 -- | ||
31 | hw/usb/dev-hub.c | 1 - | ||
32 | hw/usb/hcd-ehci.c | 1 - | ||
33 | hw/usb/hcd-ohci-pci.c | 1 - | ||
34 | hw/usb/hcd-uhci.c | 1 - | ||
35 | hw/usb/hcd-xhci.c | 1 - | ||
36 | hw/usb/redirect.c | 1 - | ||
37 | hw/vfio/display.c | 1 - | ||
38 | hw/virtio/vhost-vsock-common.c | 1 - | ||
39 | hw/virtio/virtio-balloon.c | 1 - | ||
40 | hw/virtio/virtio-rng.c | 1 - | ||
41 | hw/watchdog/wdt_diag288.c | 1 - | ||
42 | hw/watchdog/wdt_i6300esb.c | 1 - | ||
43 | migration/colo.c | 1 - | ||
44 | monitor/hmp-cmds.c | 1 - | ||
45 | net/announce.c | 1 - | ||
46 | net/colo-compare.c | 1 - | ||
47 | net/slirp.c | 1 - | ||
48 | replay/replay-debugging.c | 1 - | ||
49 | target/s390x/cpu.c | 2 -- | ||
50 | ui/console.c | 1 - | ||
51 | ui/spice-core.c | 1 - | ||
52 | util/throttle.c | 1 - | ||
53 | 42 files changed, 58 deletions(-) | ||
7 | 54 | ||
8 | This is based on the original work of Frederic Konrad. | 55 | diff --git a/block/iscsi.c b/block/iscsi.c |
9 | 56 | index XXXXXXX..XXXXXXX 100644 | |
10 | Here follows a sample of `info qtree` output on xilinx_zynq machine | 57 | --- a/block/iscsi.c |
11 | after linux boot with only one uart clocked: | 58 | +++ b/block/iscsi.c |
12 | > bus: main-system-bus | 59 | @@ -XXX,XX +XXX,XX @@ static void iscsi_detach_aio_context(BlockDriverState *bs) |
13 | > type System | 60 | iscsilun->events = 0; |
14 | > [...] | 61 | |
15 | > dev: cadence_uart, id "" | 62 | if (iscsilun->nop_timer) { |
16 | > gpio-out "sysbus-irq" 1 | 63 | - timer_del(iscsilun->nop_timer); |
17 | > clock-in "refclk" freq_hz=0.000000e+00 | 64 | timer_free(iscsilun->nop_timer); |
18 | > chardev = "" | 65 | iscsilun->nop_timer = NULL; |
19 | > mmio 00000000e0001000/0000000000001000 | 66 | } |
20 | > dev: cadence_uart, id "" | 67 | if (iscsilun->event_timer) { |
21 | > gpio-out "sysbus-irq" 1 | 68 | - timer_del(iscsilun->event_timer); |
22 | > clock-in "refclk" freq_hz=1.375661e+07 | 69 | timer_free(iscsilun->event_timer); |
23 | > chardev = "serial0" | 70 | iscsilun->event_timer = NULL; |
24 | > mmio 00000000e0000000/0000000000001000 | 71 | } |
25 | > [...] | 72 | diff --git a/block/nbd.c b/block/nbd.c |
26 | > dev: xilinx,zynq_slcr, id "" | 73 | index XXXXXXX..XXXXXXX 100644 |
27 | > clock-out "uart1_ref_clk" freq_hz=0.000000e+00 | 74 | --- a/block/nbd.c |
28 | > clock-out "uart0_ref_clk" freq_hz=1.375661e+07 | 75 | +++ b/block/nbd.c |
29 | > clock-in "ps_clk" freq_hz=3.333333e+07 | 76 | @@ -XXX,XX +XXX,XX @@ static void nbd_recv_coroutines_wake_all(BDRVNBDState *s) |
30 | > mmio 00000000f8000000/0000000000001000 | 77 | static void reconnect_delay_timer_del(BDRVNBDState *s) |
31 | 78 | { | |
32 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 79 | if (s->reconnect_delay_timer) { |
33 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 80 | - timer_del(s->reconnect_delay_timer); |
34 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 81 | timer_free(s->reconnect_delay_timer); |
35 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 82 | s->reconnect_delay_timer = NULL; |
36 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 83 | } |
37 | Message-id: 20200406135251.157596-10-damien.hedde@greensocs.com | 84 | diff --git a/block/qcow2.c b/block/qcow2.c |
38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 85 | index XXXXXXX..XXXXXXX 100644 |
39 | --- | 86 | --- a/block/qcow2.c |
40 | qdev-monitor.c | 9 +++++++++ | 87 | +++ b/block/qcow2.c |
41 | 1 file changed, 9 insertions(+) | 88 | @@ -XXX,XX +XXX,XX @@ static void cache_clean_timer_del(BlockDriverState *bs) |
42 | 89 | { | |
43 | diff --git a/qdev-monitor.c b/qdev-monitor.c | 90 | BDRVQcow2State *s = bs->opaque; |
44 | index XXXXXXX..XXXXXXX 100644 | 91 | if (s->cache_clean_timer) { |
45 | --- a/qdev-monitor.c | 92 | - timer_del(s->cache_clean_timer); |
46 | +++ b/qdev-monitor.c | 93 | timer_free(s->cache_clean_timer); |
47 | @@ -XXX,XX +XXX,XX @@ | 94 | s->cache_clean_timer = NULL; |
48 | #include "migration/misc.h" | 95 | } |
49 | #include "migration/migration.h" | 96 | diff --git a/hw/block/nvme.c b/hw/block/nvme.c |
50 | #include "qemu/cutils.h" | 97 | index XXXXXXX..XXXXXXX 100644 |
51 | +#include "hw/clock.h" | 98 | --- a/hw/block/nvme.c |
52 | 99 | +++ b/hw/block/nvme.c | |
53 | /* | 100 | @@ -XXX,XX +XXX,XX @@ static uint16_t nvme_io_cmd(NvmeCtrl *n, NvmeRequest *req) |
54 | * Aliases were a bad idea from the start. Let's keep them | 101 | static void nvme_free_sq(NvmeSQueue *sq, NvmeCtrl *n) |
55 | @@ -XXX,XX +XXX,XX @@ static void qdev_print(Monitor *mon, DeviceState *dev, int indent) | 102 | { |
56 | ObjectClass *class; | 103 | n->sq[sq->sqid] = NULL; |
57 | BusState *child; | 104 | - timer_del(sq->timer); |
58 | NamedGPIOList *ngl; | 105 | timer_free(sq->timer); |
59 | + NamedClockList *ncl; | 106 | g_free(sq->io_req); |
60 | 107 | if (sq->sqid) { | |
61 | qdev_printf("dev: %s, id \"%s\"\n", object_get_typename(OBJECT(dev)), | 108 | @@ -XXX,XX +XXX,XX @@ static uint16_t nvme_get_log(NvmeCtrl *n, NvmeRequest *req) |
62 | dev->id ? dev->id : ""); | 109 | static void nvme_free_cq(NvmeCQueue *cq, NvmeCtrl *n) |
63 | @@ -XXX,XX +XXX,XX @@ static void qdev_print(Monitor *mon, DeviceState *dev, int indent) | 110 | { |
64 | ngl->num_out); | 111 | n->cq[cq->cqid] = NULL; |
112 | - timer_del(cq->timer); | ||
113 | timer_free(cq->timer); | ||
114 | msix_vector_unuse(&n->parent_obj, cq->vector); | ||
115 | if (cq->cqid) { | ||
116 | diff --git a/hw/char/serial.c b/hw/char/serial.c | ||
117 | index XXXXXXX..XXXXXXX 100644 | ||
118 | --- a/hw/char/serial.c | ||
119 | +++ b/hw/char/serial.c | ||
120 | @@ -XXX,XX +XXX,XX @@ static void serial_unrealize(DeviceState *dev) | ||
121 | |||
122 | qemu_chr_fe_deinit(&s->chr, false); | ||
123 | |||
124 | - timer_del(s->modem_status_poll); | ||
125 | timer_free(s->modem_status_poll); | ||
126 | |||
127 | - timer_del(s->fifo_timeout_timer); | ||
128 | timer_free(s->fifo_timeout_timer); | ||
129 | |||
130 | fifo8_destroy(&s->recv_fifo); | ||
131 | diff --git a/hw/char/virtio-serial-bus.c b/hw/char/virtio-serial-bus.c | ||
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/char/virtio-serial-bus.c | ||
134 | +++ b/hw/char/virtio-serial-bus.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static void virtio_serial_post_load_timer_cb(void *opaque) | ||
65 | } | 136 | } |
66 | } | 137 | } |
67 | + QLIST_FOREACH(ncl, &dev->clocks, node) { | 138 | g_free(s->post_load->connected); |
68 | + qdev_printf("clock-%s%s \"%s\" freq_hz=%e\n", | 139 | - timer_del(s->post_load->timer); |
69 | + ncl->output ? "out" : "in", | 140 | timer_free(s->post_load->timer); |
70 | + ncl->alias ? " (alias)" : "", | 141 | g_free(s->post_load); |
71 | + ncl->name, | 142 | s->post_load = NULL; |
72 | + CLOCK_PERIOD_TO_HZ(1.0 * clock_get(ncl->clock))); | 143 | @@ -XXX,XX +XXX,XX @@ static void virtio_serial_device_unrealize(DeviceState *dev) |
73 | + } | 144 | g_free(vser->ports_map); |
74 | class = object_get_class(OBJECT(dev)); | 145 | if (vser->post_load) { |
75 | do { | 146 | g_free(vser->post_load->connected); |
76 | qdev_print_props(mon, dev, DEVICE_CLASS(class)->props_, indent); | 147 | - timer_del(vser->post_load->timer); |
148 | timer_free(vser->post_load->timer); | ||
149 | g_free(vser->post_load); | ||
150 | } | ||
151 | diff --git a/hw/ide/core.c b/hw/ide/core.c | ||
152 | index XXXXXXX..XXXXXXX 100644 | ||
153 | --- a/hw/ide/core.c | ||
154 | +++ b/hw/ide/core.c | ||
155 | @@ -XXX,XX +XXX,XX @@ void ide_init2(IDEBus *bus, qemu_irq irq) | ||
156 | |||
157 | void ide_exit(IDEState *s) | ||
158 | { | ||
159 | - timer_del(s->sector_write_timer); | ||
160 | timer_free(s->sector_write_timer); | ||
161 | qemu_vfree(s->smart_selftest_data); | ||
162 | qemu_vfree(s->io_buffer); | ||
163 | diff --git a/hw/input/hid.c b/hw/input/hid.c | ||
164 | index XXXXXXX..XXXXXXX 100644 | ||
165 | --- a/hw/input/hid.c | ||
166 | +++ b/hw/input/hid.c | ||
167 | @@ -XXX,XX +XXX,XX @@ static void hid_idle_timer(void *opaque) | ||
168 | static void hid_del_idle_timer(HIDState *hs) | ||
169 | { | ||
170 | if (hs->idle_timer) { | ||
171 | - timer_del(hs->idle_timer); | ||
172 | timer_free(hs->idle_timer); | ||
173 | hs->idle_timer = NULL; | ||
174 | } | ||
175 | diff --git a/hw/intc/apic.c b/hw/intc/apic.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/intc/apic.c | ||
178 | +++ b/hw/intc/apic.c | ||
179 | @@ -XXX,XX +XXX,XX @@ static void apic_unrealize(DeviceState *dev) | ||
180 | { | ||
181 | APICCommonState *s = APIC(dev); | ||
182 | |||
183 | - timer_del(s->timer); | ||
184 | timer_free(s->timer); | ||
185 | local_apics[s->id] = NULL; | ||
186 | } | ||
187 | diff --git a/hw/intc/ioapic.c b/hw/intc/ioapic.c | ||
188 | index XXXXXXX..XXXXXXX 100644 | ||
189 | --- a/hw/intc/ioapic.c | ||
190 | +++ b/hw/intc/ioapic.c | ||
191 | @@ -XXX,XX +XXX,XX @@ static void ioapic_unrealize(DeviceState *dev) | ||
192 | { | ||
193 | IOAPICCommonState *s = IOAPIC_COMMON(dev); | ||
194 | |||
195 | - timer_del(s->delayed_ioapic_service_timer); | ||
196 | timer_free(s->delayed_ioapic_service_timer); | ||
197 | } | ||
198 | |||
199 | diff --git a/hw/ipmi/ipmi_bmc_extern.c b/hw/ipmi/ipmi_bmc_extern.c | ||
200 | index XXXXXXX..XXXXXXX 100644 | ||
201 | --- a/hw/ipmi/ipmi_bmc_extern.c | ||
202 | +++ b/hw/ipmi/ipmi_bmc_extern.c | ||
203 | @@ -XXX,XX +XXX,XX @@ static void ipmi_bmc_extern_finalize(Object *obj) | ||
204 | { | ||
205 | IPMIBmcExtern *ibe = IPMI_BMC_EXTERN(obj); | ||
206 | |||
207 | - timer_del(ibe->extern_timer); | ||
208 | timer_free(ibe->extern_timer); | ||
209 | } | ||
210 | |||
211 | diff --git a/hw/net/e1000.c b/hw/net/e1000.c | ||
212 | index XXXXXXX..XXXXXXX 100644 | ||
213 | --- a/hw/net/e1000.c | ||
214 | +++ b/hw/net/e1000.c | ||
215 | @@ -XXX,XX +XXX,XX @@ pci_e1000_uninit(PCIDevice *dev) | ||
216 | { | ||
217 | E1000State *d = E1000(dev); | ||
218 | |||
219 | - timer_del(d->autoneg_timer); | ||
220 | timer_free(d->autoneg_timer); | ||
221 | - timer_del(d->mit_timer); | ||
222 | timer_free(d->mit_timer); | ||
223 | - timer_del(d->flush_queue_timer); | ||
224 | timer_free(d->flush_queue_timer); | ||
225 | qemu_del_nic(d->nic); | ||
226 | } | ||
227 | diff --git a/hw/net/e1000e_core.c b/hw/net/e1000e_core.c | ||
228 | index XXXXXXX..XXXXXXX 100644 | ||
229 | --- a/hw/net/e1000e_core.c | ||
230 | +++ b/hw/net/e1000e_core.c | ||
231 | @@ -XXX,XX +XXX,XX @@ e1000e_intrmgr_pci_unint(E1000ECore *core) | ||
232 | { | ||
233 | int i; | ||
234 | |||
235 | - timer_del(core->radv.timer); | ||
236 | timer_free(core->radv.timer); | ||
237 | - timer_del(core->rdtr.timer); | ||
238 | timer_free(core->rdtr.timer); | ||
239 | - timer_del(core->raid.timer); | ||
240 | timer_free(core->raid.timer); | ||
241 | |||
242 | - timer_del(core->tadv.timer); | ||
243 | timer_free(core->tadv.timer); | ||
244 | - timer_del(core->tidv.timer); | ||
245 | timer_free(core->tidv.timer); | ||
246 | |||
247 | - timer_del(core->itr.timer); | ||
248 | timer_free(core->itr.timer); | ||
249 | |||
250 | for (i = 0; i < E1000E_MSIX_VEC_NUM; i++) { | ||
251 | - timer_del(core->eitr[i].timer); | ||
252 | timer_free(core->eitr[i].timer); | ||
253 | } | ||
254 | } | ||
255 | @@ -XXX,XX +XXX,XX @@ e1000e_core_pci_uninit(E1000ECore *core) | ||
256 | { | ||
257 | int i; | ||
258 | |||
259 | - timer_del(core->autoneg_timer); | ||
260 | timer_free(core->autoneg_timer); | ||
261 | |||
262 | e1000e_intrmgr_pci_unint(core); | ||
263 | diff --git a/hw/net/pcnet-pci.c b/hw/net/pcnet-pci.c | ||
264 | index XXXXXXX..XXXXXXX 100644 | ||
265 | --- a/hw/net/pcnet-pci.c | ||
266 | +++ b/hw/net/pcnet-pci.c | ||
267 | @@ -XXX,XX +XXX,XX @@ static void pci_pcnet_uninit(PCIDevice *dev) | ||
268 | PCIPCNetState *d = PCI_PCNET(dev); | ||
269 | |||
270 | qemu_free_irq(d->state.irq); | ||
271 | - timer_del(d->state.poll_timer); | ||
272 | timer_free(d->state.poll_timer); | ||
273 | qemu_del_nic(d->state.nic); | ||
274 | } | ||
275 | diff --git a/hw/net/rtl8139.c b/hw/net/rtl8139.c | ||
276 | index XXXXXXX..XXXXXXX 100644 | ||
277 | --- a/hw/net/rtl8139.c | ||
278 | +++ b/hw/net/rtl8139.c | ||
279 | @@ -XXX,XX +XXX,XX @@ static void pci_rtl8139_uninit(PCIDevice *dev) | ||
280 | |||
281 | g_free(s->cplus_txbuffer); | ||
282 | s->cplus_txbuffer = NULL; | ||
283 | - timer_del(s->timer); | ||
284 | timer_free(s->timer); | ||
285 | qemu_del_nic(s->nic); | ||
286 | } | ||
287 | diff --git a/hw/net/spapr_llan.c b/hw/net/spapr_llan.c | ||
288 | index XXXXXXX..XXXXXXX 100644 | ||
289 | --- a/hw/net/spapr_llan.c | ||
290 | +++ b/hw/net/spapr_llan.c | ||
291 | @@ -XXX,XX +XXX,XX @@ static void spapr_vlan_instance_finalize(Object *obj) | ||
292 | } | ||
293 | |||
294 | if (dev->rxp_timer) { | ||
295 | - timer_del(dev->rxp_timer); | ||
296 | timer_free(dev->rxp_timer); | ||
297 | } | ||
298 | } | ||
299 | diff --git a/hw/net/virtio-net.c b/hw/net/virtio-net.c | ||
300 | index XXXXXXX..XXXXXXX 100644 | ||
301 | --- a/hw/net/virtio-net.c | ||
302 | +++ b/hw/net/virtio-net.c | ||
303 | @@ -XXX,XX +XXX,XX @@ static void virtio_net_rsc_cleanup(VirtIONet *n) | ||
304 | g_free(seg); | ||
305 | } | ||
306 | |||
307 | - timer_del(chain->drain_timer); | ||
308 | timer_free(chain->drain_timer); | ||
309 | QTAILQ_REMOVE(&n->rsc_chains, chain, next); | ||
310 | g_free(chain); | ||
311 | @@ -XXX,XX +XXX,XX @@ static void virtio_net_del_queue(VirtIONet *n, int index) | ||
312 | |||
313 | virtio_del_queue(vdev, index * 2); | ||
314 | if (q->tx_timer) { | ||
315 | - timer_del(q->tx_timer); | ||
316 | timer_free(q->tx_timer); | ||
317 | q->tx_timer = NULL; | ||
318 | } else { | ||
319 | diff --git a/hw/s390x/s390-pci-inst.c b/hw/s390x/s390-pci-inst.c | ||
320 | index XXXXXXX..XXXXXXX 100644 | ||
321 | --- a/hw/s390x/s390-pci-inst.c | ||
322 | +++ b/hw/s390x/s390-pci-inst.c | ||
323 | @@ -XXX,XX +XXX,XX @@ void pci_dereg_ioat(S390PCIIOMMU *iommu) | ||
324 | void fmb_timer_free(S390PCIBusDevice *pbdev) | ||
325 | { | ||
326 | if (pbdev->fmb_timer) { | ||
327 | - timer_del(pbdev->fmb_timer); | ||
328 | timer_free(pbdev->fmb_timer); | ||
329 | pbdev->fmb_timer = NULL; | ||
330 | } | ||
331 | diff --git a/hw/sd/sd.c b/hw/sd/sd.c | ||
332 | index XXXXXXX..XXXXXXX 100644 | ||
333 | --- a/hw/sd/sd.c | ||
334 | +++ b/hw/sd/sd.c | ||
335 | @@ -XXX,XX +XXX,XX @@ static void sd_instance_finalize(Object *obj) | ||
336 | { | ||
337 | SDState *sd = SD_CARD(obj); | ||
338 | |||
339 | - timer_del(sd->ocr_power_timer); | ||
340 | timer_free(sd->ocr_power_timer); | ||
341 | } | ||
342 | |||
343 | diff --git a/hw/sd/sdhci.c b/hw/sd/sdhci.c | ||
344 | index XXXXXXX..XXXXXXX 100644 | ||
345 | --- a/hw/sd/sdhci.c | ||
346 | +++ b/hw/sd/sdhci.c | ||
347 | @@ -XXX,XX +XXX,XX @@ void sdhci_initfn(SDHCIState *s) | ||
348 | |||
349 | void sdhci_uninitfn(SDHCIState *s) | ||
350 | { | ||
351 | - timer_del(s->insert_timer); | ||
352 | timer_free(s->insert_timer); | ||
353 | - timer_del(s->transfer_timer); | ||
354 | timer_free(s->transfer_timer); | ||
355 | |||
356 | g_free(s->fifo_buffer); | ||
357 | diff --git a/hw/usb/dev-hub.c b/hw/usb/dev-hub.c | ||
358 | index XXXXXXX..XXXXXXX 100644 | ||
359 | --- a/hw/usb/dev-hub.c | ||
360 | +++ b/hw/usb/dev-hub.c | ||
361 | @@ -XXX,XX +XXX,XX @@ static void usb_hub_unrealize(USBDevice *dev) | ||
362 | &s->ports[i].port); | ||
363 | } | ||
364 | |||
365 | - timer_del(s->port_timer); | ||
366 | timer_free(s->port_timer); | ||
367 | } | ||
368 | |||
369 | diff --git a/hw/usb/hcd-ehci.c b/hw/usb/hcd-ehci.c | ||
370 | index XXXXXXX..XXXXXXX 100644 | ||
371 | --- a/hw/usb/hcd-ehci.c | ||
372 | +++ b/hw/usb/hcd-ehci.c | ||
373 | @@ -XXX,XX +XXX,XX @@ void usb_ehci_unrealize(EHCIState *s, DeviceState *dev) | ||
374 | trace_usb_ehci_unrealize(); | ||
375 | |||
376 | if (s->frame_timer) { | ||
377 | - timer_del(s->frame_timer); | ||
378 | timer_free(s->frame_timer); | ||
379 | s->frame_timer = NULL; | ||
380 | } | ||
381 | diff --git a/hw/usb/hcd-ohci-pci.c b/hw/usb/hcd-ohci-pci.c | ||
382 | index XXXXXXX..XXXXXXX 100644 | ||
383 | --- a/hw/usb/hcd-ohci-pci.c | ||
384 | +++ b/hw/usb/hcd-ohci-pci.c | ||
385 | @@ -XXX,XX +XXX,XX @@ static void usb_ohci_exit(PCIDevice *dev) | ||
386 | usb_bus_release(&s->bus); | ||
387 | } | ||
388 | |||
389 | - timer_del(s->eof_timer); | ||
390 | timer_free(s->eof_timer); | ||
391 | } | ||
392 | |||
393 | diff --git a/hw/usb/hcd-uhci.c b/hw/usb/hcd-uhci.c | ||
394 | index XXXXXXX..XXXXXXX 100644 | ||
395 | --- a/hw/usb/hcd-uhci.c | ||
396 | +++ b/hw/usb/hcd-uhci.c | ||
397 | @@ -XXX,XX +XXX,XX @@ static void usb_uhci_exit(PCIDevice *dev) | ||
398 | trace_usb_uhci_exit(); | ||
399 | |||
400 | if (s->frame_timer) { | ||
401 | - timer_del(s->frame_timer); | ||
402 | timer_free(s->frame_timer); | ||
403 | s->frame_timer = NULL; | ||
404 | } | ||
405 | diff --git a/hw/usb/hcd-xhci.c b/hw/usb/hcd-xhci.c | ||
406 | index XXXXXXX..XXXXXXX 100644 | ||
407 | --- a/hw/usb/hcd-xhci.c | ||
408 | +++ b/hw/usb/hcd-xhci.c | ||
409 | @@ -XXX,XX +XXX,XX @@ static void usb_xhci_unrealize(DeviceState *dev) | ||
410 | } | ||
411 | |||
412 | if (xhci->mfwrap_timer) { | ||
413 | - timer_del(xhci->mfwrap_timer); | ||
414 | timer_free(xhci->mfwrap_timer); | ||
415 | xhci->mfwrap_timer = NULL; | ||
416 | } | ||
417 | diff --git a/hw/usb/redirect.c b/hw/usb/redirect.c | ||
418 | index XXXXXXX..XXXXXXX 100644 | ||
419 | --- a/hw/usb/redirect.c | ||
420 | +++ b/hw/usb/redirect.c | ||
421 | @@ -XXX,XX +XXX,XX @@ static void usbredir_unrealize(USBDevice *udev) | ||
422 | qemu_bh_delete(dev->chardev_close_bh); | ||
423 | qemu_bh_delete(dev->device_reject_bh); | ||
424 | |||
425 | - timer_del(dev->attach_timer); | ||
426 | timer_free(dev->attach_timer); | ||
427 | |||
428 | usbredir_cleanup_device_queues(dev); | ||
429 | diff --git a/hw/vfio/display.c b/hw/vfio/display.c | ||
430 | index XXXXXXX..XXXXXXX 100644 | ||
431 | --- a/hw/vfio/display.c | ||
432 | +++ b/hw/vfio/display.c | ||
433 | @@ -XXX,XX +XXX,XX @@ static void vfio_display_edid_exit(VFIODisplay *dpy) | ||
434 | |||
435 | g_free(dpy->edid_regs); | ||
436 | g_free(dpy->edid_blob); | ||
437 | - timer_del(dpy->edid_link_timer); | ||
438 | timer_free(dpy->edid_link_timer); | ||
439 | } | ||
440 | |||
441 | diff --git a/hw/virtio/vhost-vsock-common.c b/hw/virtio/vhost-vsock-common.c | ||
442 | index XXXXXXX..XXXXXXX 100644 | ||
443 | --- a/hw/virtio/vhost-vsock-common.c | ||
444 | +++ b/hw/virtio/vhost-vsock-common.c | ||
445 | @@ -XXX,XX +XXX,XX @@ static void vhost_vsock_common_post_load_timer_cleanup(VHostVSockCommon *vvc) | ||
446 | return; | ||
447 | } | ||
448 | |||
449 | - timer_del(vvc->post_load_timer); | ||
450 | timer_free(vvc->post_load_timer); | ||
451 | vvc->post_load_timer = NULL; | ||
452 | } | ||
453 | diff --git a/hw/virtio/virtio-balloon.c b/hw/virtio/virtio-balloon.c | ||
454 | index XXXXXXX..XXXXXXX 100644 | ||
455 | --- a/hw/virtio/virtio-balloon.c | ||
456 | +++ b/hw/virtio/virtio-balloon.c | ||
457 | @@ -XXX,XX +XXX,XX @@ static bool balloon_stats_enabled(const VirtIOBalloon *s) | ||
458 | static void balloon_stats_destroy_timer(VirtIOBalloon *s) | ||
459 | { | ||
460 | if (balloon_stats_enabled(s)) { | ||
461 | - timer_del(s->stats_timer); | ||
462 | timer_free(s->stats_timer); | ||
463 | s->stats_timer = NULL; | ||
464 | s->stats_poll_interval = 0; | ||
465 | diff --git a/hw/virtio/virtio-rng.c b/hw/virtio/virtio-rng.c | ||
466 | index XXXXXXX..XXXXXXX 100644 | ||
467 | --- a/hw/virtio/virtio-rng.c | ||
468 | +++ b/hw/virtio/virtio-rng.c | ||
469 | @@ -XXX,XX +XXX,XX @@ static void virtio_rng_device_unrealize(DeviceState *dev) | ||
470 | VirtIORNG *vrng = VIRTIO_RNG(dev); | ||
471 | |||
472 | qemu_del_vm_change_state_handler(vrng->vmstate); | ||
473 | - timer_del(vrng->rate_limit_timer); | ||
474 | timer_free(vrng->rate_limit_timer); | ||
475 | virtio_del_queue(vdev, 0); | ||
476 | virtio_cleanup(vdev); | ||
477 | diff --git a/hw/watchdog/wdt_diag288.c b/hw/watchdog/wdt_diag288.c | ||
478 | index XXXXXXX..XXXXXXX 100644 | ||
479 | --- a/hw/watchdog/wdt_diag288.c | ||
480 | +++ b/hw/watchdog/wdt_diag288.c | ||
481 | @@ -XXX,XX +XXX,XX @@ static void wdt_diag288_unrealize(DeviceState *dev) | ||
482 | { | ||
483 | DIAG288State *diag288 = DIAG288(dev); | ||
484 | |||
485 | - timer_del(diag288->timer); | ||
486 | timer_free(diag288->timer); | ||
487 | } | ||
488 | |||
489 | diff --git a/hw/watchdog/wdt_i6300esb.c b/hw/watchdog/wdt_i6300esb.c | ||
490 | index XXXXXXX..XXXXXXX 100644 | ||
491 | --- a/hw/watchdog/wdt_i6300esb.c | ||
492 | +++ b/hw/watchdog/wdt_i6300esb.c | ||
493 | @@ -XXX,XX +XXX,XX @@ static void i6300esb_exit(PCIDevice *dev) | ||
494 | { | ||
495 | I6300State *d = WATCHDOG_I6300ESB_DEVICE(dev); | ||
496 | |||
497 | - timer_del(d->timer); | ||
498 | timer_free(d->timer); | ||
499 | } | ||
500 | |||
501 | diff --git a/migration/colo.c b/migration/colo.c | ||
502 | index XXXXXXX..XXXXXXX 100644 | ||
503 | --- a/migration/colo.c | ||
504 | +++ b/migration/colo.c | ||
505 | @@ -XXX,XX +XXX,XX @@ out: | ||
506 | * error. | ||
507 | */ | ||
508 | colo_compare_unregister_notifier(&packets_compare_notifier); | ||
509 | - timer_del(s->colo_delay_timer); | ||
510 | timer_free(s->colo_delay_timer); | ||
511 | qemu_event_destroy(&s->colo_checkpoint_event); | ||
512 | |||
513 | diff --git a/monitor/hmp-cmds.c b/monitor/hmp-cmds.c | ||
514 | index XXXXXXX..XXXXXXX 100644 | ||
515 | --- a/monitor/hmp-cmds.c | ||
516 | +++ b/monitor/hmp-cmds.c | ||
517 | @@ -XXX,XX +XXX,XX @@ static void hmp_migrate_status_cb(void *opaque) | ||
518 | error_report("%s", info->error_desc); | ||
519 | } | ||
520 | monitor_resume(status->mon); | ||
521 | - timer_del(status->timer); | ||
522 | timer_free(status->timer); | ||
523 | g_free(status); | ||
524 | } | ||
525 | diff --git a/net/announce.c b/net/announce.c | ||
526 | index XXXXXXX..XXXXXXX 100644 | ||
527 | --- a/net/announce.c | ||
528 | +++ b/net/announce.c | ||
529 | @@ -XXX,XX +XXX,XX @@ void qemu_announce_timer_del(AnnounceTimer *timer, bool free_named) | ||
530 | { | ||
531 | bool free_timer = false; | ||
532 | if (timer->tm) { | ||
533 | - timer_del(timer->tm); | ||
534 | timer_free(timer->tm); | ||
535 | timer->tm = NULL; | ||
536 | } | ||
537 | diff --git a/net/colo-compare.c b/net/colo-compare.c | ||
538 | index XXXXXXX..XXXXXXX 100644 | ||
539 | --- a/net/colo-compare.c | ||
540 | +++ b/net/colo-compare.c | ||
541 | @@ -XXX,XX +XXX,XX @@ static void colo_compare_timer_init(CompareState *s) | ||
542 | static void colo_compare_timer_del(CompareState *s) | ||
543 | { | ||
544 | if (s->packet_check_timer) { | ||
545 | - timer_del(s->packet_check_timer); | ||
546 | timer_free(s->packet_check_timer); | ||
547 | s->packet_check_timer = NULL; | ||
548 | } | ||
549 | diff --git a/net/slirp.c b/net/slirp.c | ||
550 | index XXXXXXX..XXXXXXX 100644 | ||
551 | --- a/net/slirp.c | ||
552 | +++ b/net/slirp.c | ||
553 | @@ -XXX,XX +XXX,XX @@ static void *net_slirp_timer_new(SlirpTimerCb cb, | ||
554 | |||
555 | static void net_slirp_timer_free(void *timer, void *opaque) | ||
556 | { | ||
557 | - timer_del(timer); | ||
558 | timer_free(timer); | ||
559 | } | ||
560 | |||
561 | diff --git a/replay/replay-debugging.c b/replay/replay-debugging.c | ||
562 | index XXXXXXX..XXXXXXX 100644 | ||
563 | --- a/replay/replay-debugging.c | ||
564 | +++ b/replay/replay-debugging.c | ||
565 | @@ -XXX,XX +XXX,XX @@ static void replay_delete_break(void) | ||
566 | assert(replay_mutex_locked()); | ||
567 | |||
568 | if (replay_break_timer) { | ||
569 | - timer_del(replay_break_timer); | ||
570 | timer_free(replay_break_timer); | ||
571 | replay_break_timer = NULL; | ||
572 | } | ||
573 | diff --git a/target/s390x/cpu.c b/target/s390x/cpu.c | ||
574 | index XXXXXXX..XXXXXXX 100644 | ||
575 | --- a/target/s390x/cpu.c | ||
576 | +++ b/target/s390x/cpu.c | ||
577 | @@ -XXX,XX +XXX,XX @@ static void s390_cpu_finalize(Object *obj) | ||
578 | #if !defined(CONFIG_USER_ONLY) | ||
579 | S390CPU *cpu = S390_CPU(obj); | ||
580 | |||
581 | - timer_del(cpu->env.tod_timer); | ||
582 | timer_free(cpu->env.tod_timer); | ||
583 | - timer_del(cpu->env.cpu_timer); | ||
584 | timer_free(cpu->env.cpu_timer); | ||
585 | |||
586 | qemu_unregister_reset(s390_cpu_machine_reset_cb, cpu); | ||
587 | diff --git a/ui/console.c b/ui/console.c | ||
588 | index XXXXXXX..XXXXXXX 100644 | ||
589 | --- a/ui/console.c | ||
590 | +++ b/ui/console.c | ||
591 | @@ -XXX,XX +XXX,XX @@ static void gui_setup_refresh(DisplayState *ds) | ||
592 | timer_mod(ds->gui_timer, qemu_clock_get_ms(QEMU_CLOCK_REALTIME)); | ||
593 | } | ||
594 | if (!need_timer && ds->gui_timer != NULL) { | ||
595 | - timer_del(ds->gui_timer); | ||
596 | timer_free(ds->gui_timer); | ||
597 | ds->gui_timer = NULL; | ||
598 | } | ||
599 | diff --git a/ui/spice-core.c b/ui/spice-core.c | ||
600 | index XXXXXXX..XXXXXXX 100644 | ||
601 | --- a/ui/spice-core.c | ||
602 | +++ b/ui/spice-core.c | ||
603 | @@ -XXX,XX +XXX,XX @@ static void timer_cancel(SpiceTimer *timer) | ||
604 | |||
605 | static void timer_remove(SpiceTimer *timer) | ||
606 | { | ||
607 | - timer_del(timer->timer); | ||
608 | timer_free(timer->timer); | ||
609 | g_free(timer); | ||
610 | } | ||
611 | diff --git a/util/throttle.c b/util/throttle.c | ||
612 | index XXXXXXX..XXXXXXX 100644 | ||
613 | --- a/util/throttle.c | ||
614 | +++ b/util/throttle.c | ||
615 | @@ -XXX,XX +XXX,XX @@ static void throttle_timer_destroy(QEMUTimer **timer) | ||
616 | { | ||
617 | assert(*timer != NULL); | ||
618 | |||
619 | - timer_del(*timer); | ||
620 | timer_free(*timer); | ||
621 | *timer = NULL; | ||
622 | } | ||
77 | -- | 623 | -- |
78 | 2.20.1 | 624 | 2.20.1 |
79 | 625 | ||
80 | 626 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | 1 | The Arm CPU finalize function uses a sequence of timer_del(), timer_deinit(), |
---|---|---|---|
2 | timer_free() to free the timer. The timer_deinit() step in this was always | ||
3 | unnecessary, and now the timer_del() is implied by timer_free(), so we can | ||
4 | collapse this down to simply calling timer_free(). | ||
2 | 5 | ||
3 | We will move this code in the next commit. Clean it up | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | first to avoid checkpatch.pl errors. | 7 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
5 | |||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Message-id: 20201215154107.3255-5-peter.maydell@linaro.org |
8 | Message-id: 20200423073358.27155-5-philmd@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | 10 | --- |
11 | target/arm/cpu.c | 9 ++++++--- | 11 | target/arm/cpu.c | 2 -- |
12 | 1 file changed, 6 insertions(+), 3 deletions(-) | 12 | 1 file changed, 2 deletions(-) |
13 | 13 | ||
14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | 14 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.c | 16 | --- a/target/arm/cpu.c |
17 | +++ b/target/arm/cpu.c | 17 | +++ b/target/arm/cpu.c |
18 | @@ -XXX,XX +XXX,XX @@ static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | 18 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_finalizefn(Object *obj) |
19 | CPUARMState *env = &cpu->env; | 19 | } |
20 | bool ret = false; | 20 | #ifndef CONFIG_USER_ONLY |
21 | 21 | if (cpu->pmu_timer) { | |
22 | - /* ARMv7-M interrupt masking works differently than -A or -R. | 22 | - timer_del(cpu->pmu_timer); |
23 | + /* | 23 | - timer_deinit(cpu->pmu_timer); |
24 | + * ARMv7-M interrupt masking works differently than -A or -R. | 24 | timer_free(cpu->pmu_timer); |
25 | * There is no FIQ/IRQ distinction. Instead of I and F bits | 25 | } |
26 | * masking FIQ and IRQ interrupts, an exception is taken only | 26 | #endif |
27 | * if it is higher priority than the current execution priority | ||
28 | @@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj) | ||
29 | static void arm1136_r2_initfn(Object *obj) | ||
30 | { | ||
31 | ARMCPU *cpu = ARM_CPU(obj); | ||
32 | - /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an | ||
33 | + /* | ||
34 | + * What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an | ||
35 | * older core than plain "arm1136". In particular this does not | ||
36 | * have the v6K features. | ||
37 | * These ID register values are correct for 1136 but may be wrong | ||
38 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { | ||
39 | { .name = "arm926", .initfn = arm926_initfn }, | ||
40 | { .name = "arm946", .initfn = arm946_initfn }, | ||
41 | { .name = "arm1026", .initfn = arm1026_initfn }, | ||
42 | - /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an | ||
43 | + /* | ||
44 | + * What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an | ||
45 | * older core than plain "arm1136". In particular this does not | ||
46 | * have the v6K features. | ||
47 | */ | ||
48 | -- | 27 | -- |
49 | 2.20.1 | 28 | 2.20.1 |
50 | 29 | ||
51 | 30 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Gan Qixin <ganqixin@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | These instructions are often used in glibc's string routines. | 3 | When running device-introspect-test, a memory leak occurred in the |
4 | They were the final uses of the 32-bit at a time neon helpers. | 4 | digic_timer_init function, so use ptimer_free() in the finalize function to |
5 | avoid it. | ||
5 | 6 | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 7 | ASAN shows memory leak stack: |
7 | Message-id: 20200418162808.4680-1-richard.henderson@linaro.org | 8 | |
9 | Indirect leak of 288 byte(s) in 3 object(s) allocated from: | ||
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf5b04084 in digic_timer_init /qemu/hw/timer/digic-timer.c:142 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
16 | #6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
17 | #7 0xaaabf5b40e84 in digic_init /qemu/hw/arm/digic.c:46 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
22 | #12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 28 | --- |
11 | target/arm/helper.h | 27 ++-- | 29 | hw/timer/digic-timer.c | 8 ++++++++ |
12 | target/arm/translate.h | 5 + | 30 | 1 file changed, 8 insertions(+) |
13 | target/arm/neon_helper.c | 24 ---- | ||
14 | target/arm/translate-a64.c | 64 +++------- | ||
15 | target/arm/translate.c | 256 +++++++++++++++++++++++++++++++------ | ||
16 | target/arm/vec_helper.c | 25 ++++ | ||
17 | 6 files changed, 278 insertions(+), 123 deletions(-) | ||
18 | 31 | ||
19 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 32 | diff --git a/hw/timer/digic-timer.c b/hw/timer/digic-timer.c |
20 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/target/arm/helper.h | 34 | --- a/hw/timer/digic-timer.c |
22 | +++ b/target/arm/helper.h | 35 | +++ b/hw/timer/digic-timer.c |
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(neon_hsub_u16, i32, i32, i32) | 36 | @@ -XXX,XX +XXX,XX @@ static void digic_timer_init(Object *obj) |
24 | DEF_HELPER_2(neon_hsub_s32, s32, s32, s32) | 37 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); |
25 | DEF_HELPER_2(neon_hsub_u32, i32, i32, i32) | 38 | } |
26 | 39 | ||
27 | -DEF_HELPER_2(neon_cgt_u8, i32, i32, i32) | 40 | +static void digic_timer_finalize(Object *obj) |
28 | -DEF_HELPER_2(neon_cgt_s8, i32, i32, i32) | 41 | +{ |
29 | -DEF_HELPER_2(neon_cgt_u16, i32, i32, i32) | 42 | + DigicTimerState *s = DIGIC_TIMER(obj); |
30 | -DEF_HELPER_2(neon_cgt_s16, i32, i32, i32) | ||
31 | -DEF_HELPER_2(neon_cgt_u32, i32, i32, i32) | ||
32 | -DEF_HELPER_2(neon_cgt_s32, i32, i32, i32) | ||
33 | -DEF_HELPER_2(neon_cge_u8, i32, i32, i32) | ||
34 | -DEF_HELPER_2(neon_cge_s8, i32, i32, i32) | ||
35 | -DEF_HELPER_2(neon_cge_u16, i32, i32, i32) | ||
36 | -DEF_HELPER_2(neon_cge_s16, i32, i32, i32) | ||
37 | -DEF_HELPER_2(neon_cge_u32, i32, i32, i32) | ||
38 | -DEF_HELPER_2(neon_cge_s32, i32, i32, i32) | ||
39 | - | ||
40 | DEF_HELPER_2(neon_pmin_u8, i32, i32, i32) | ||
41 | DEF_HELPER_2(neon_pmin_s8, i32, i32, i32) | ||
42 | DEF_HELPER_2(neon_pmin_u16, i32, i32, i32) | ||
43 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(neon_mul_u16, i32, i32, i32) | ||
44 | DEF_HELPER_2(neon_tst_u8, i32, i32, i32) | ||
45 | DEF_HELPER_2(neon_tst_u16, i32, i32, i32) | ||
46 | DEF_HELPER_2(neon_tst_u32, i32, i32, i32) | ||
47 | -DEF_HELPER_2(neon_ceq_u8, i32, i32, i32) | ||
48 | -DEF_HELPER_2(neon_ceq_u16, i32, i32, i32) | ||
49 | -DEF_HELPER_2(neon_ceq_u32, i32, i32, i32) | ||
50 | |||
51 | DEF_HELPER_1(neon_clz_u8, i32, i32) | ||
52 | DEF_HELPER_1(neon_clz_u16, i32, i32) | ||
53 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(frint64_s, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
54 | DEF_HELPER_FLAGS_2(frint32_d, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
55 | DEF_HELPER_FLAGS_2(frint64_d, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
56 | |||
57 | +DEF_HELPER_FLAGS_3(gvec_ceq0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
58 | +DEF_HELPER_FLAGS_3(gvec_ceq0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
59 | +DEF_HELPER_FLAGS_3(gvec_clt0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
60 | +DEF_HELPER_FLAGS_3(gvec_clt0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
61 | +DEF_HELPER_FLAGS_3(gvec_cle0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
62 | +DEF_HELPER_FLAGS_3(gvec_cle0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
63 | +DEF_HELPER_FLAGS_3(gvec_cgt0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
64 | +DEF_HELPER_FLAGS_3(gvec_cgt0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
65 | +DEF_HELPER_FLAGS_3(gvec_cge0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
66 | +DEF_HELPER_FLAGS_3(gvec_cge0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
67 | + | 43 | + |
68 | DEF_HELPER_FLAGS_4(gvec_sshl_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | 44 | + ptimer_free(s->ptimer); |
69 | DEF_HELPER_FLAGS_4(gvec_sshl_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
70 | DEF_HELPER_FLAGS_4(gvec_ushl_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
71 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/target/arm/translate.h | ||
74 | +++ b/target/arm/translate.h | ||
75 | @@ -XXX,XX +XXX,XX @@ static inline void gen_swstep_exception(DisasContext *s, int isv, int ex) | ||
76 | uint64_t vfp_expand_imm(int size, uint8_t imm8); | ||
77 | |||
78 | /* Vector operations shared between ARM and AArch64. */ | ||
79 | +extern const GVecGen2 ceq0_op[4]; | ||
80 | +extern const GVecGen2 clt0_op[4]; | ||
81 | +extern const GVecGen2 cgt0_op[4]; | ||
82 | +extern const GVecGen2 cle0_op[4]; | ||
83 | +extern const GVecGen2 cge0_op[4]; | ||
84 | extern const GVecGen3 mla_op[4]; | ||
85 | extern const GVecGen3 mls_op[4]; | ||
86 | extern const GVecGen3 cmtst_op[4]; | ||
87 | diff --git a/target/arm/neon_helper.c b/target/arm/neon_helper.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/target/arm/neon_helper.c | ||
90 | +++ b/target/arm/neon_helper.c | ||
91 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_hsub_u32)(uint32_t src1, uint32_t src2) | ||
92 | return dest; | ||
93 | } | ||
94 | |||
95 | -#define NEON_FN(dest, src1, src2) dest = (src1 > src2) ? ~0 : 0 | ||
96 | -NEON_VOP(cgt_s8, neon_s8, 4) | ||
97 | -NEON_VOP(cgt_u8, neon_u8, 4) | ||
98 | -NEON_VOP(cgt_s16, neon_s16, 2) | ||
99 | -NEON_VOP(cgt_u16, neon_u16, 2) | ||
100 | -NEON_VOP(cgt_s32, neon_s32, 1) | ||
101 | -NEON_VOP(cgt_u32, neon_u32, 1) | ||
102 | -#undef NEON_FN | ||
103 | - | ||
104 | -#define NEON_FN(dest, src1, src2) dest = (src1 >= src2) ? ~0 : 0 | ||
105 | -NEON_VOP(cge_s8, neon_s8, 4) | ||
106 | -NEON_VOP(cge_u8, neon_u8, 4) | ||
107 | -NEON_VOP(cge_s16, neon_s16, 2) | ||
108 | -NEON_VOP(cge_u16, neon_u16, 2) | ||
109 | -NEON_VOP(cge_s32, neon_s32, 1) | ||
110 | -NEON_VOP(cge_u32, neon_u32, 1) | ||
111 | -#undef NEON_FN | ||
112 | - | ||
113 | #define NEON_FN(dest, src1, src2) dest = (src1 < src2) ? src1 : src2 | ||
114 | NEON_POP(pmin_s8, neon_s8, 4) | ||
115 | NEON_POP(pmin_u8, neon_u8, 4) | ||
116 | @@ -XXX,XX +XXX,XX @@ NEON_VOP(tst_u16, neon_u16, 2) | ||
117 | NEON_VOP(tst_u32, neon_u32, 1) | ||
118 | #undef NEON_FN | ||
119 | |||
120 | -#define NEON_FN(dest, src1, src2) dest = (src1 == src2) ? -1 : 0 | ||
121 | -NEON_VOP(ceq_u8, neon_u8, 4) | ||
122 | -NEON_VOP(ceq_u16, neon_u16, 2) | ||
123 | -NEON_VOP(ceq_u32, neon_u32, 1) | ||
124 | -#undef NEON_FN | ||
125 | - | ||
126 | /* Count Leading Sign/Zero Bits. */ | ||
127 | static inline int do_clz8(uint8_t x) | ||
128 | { | ||
129 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/target/arm/translate-a64.c | ||
132 | +++ b/target/arm/translate-a64.c | ||
133 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_fn4(DisasContext *s, bool is_q, int rd, int rn, int rm, | ||
134 | is_q ? 16 : 8, vec_full_reg_size(s)); | ||
135 | } | ||
136 | |||
137 | +/* Expand a 2-operand AdvSIMD vector operation using an op descriptor. */ | ||
138 | +static void gen_gvec_op2(DisasContext *s, bool is_q, int rd, | ||
139 | + int rn, const GVecGen2 *gvec_op) | ||
140 | +{ | ||
141 | + tcg_gen_gvec_2(vec_full_reg_offset(s, rd), vec_full_reg_offset(s, rn), | ||
142 | + is_q ? 16 : 8, vec_full_reg_size(s), gvec_op); | ||
143 | +} | 45 | +} |
144 | + | 46 | + |
145 | /* Expand a 2-operand + immediate AdvSIMD vector operation using | 47 | static void digic_timer_class_init(ObjectClass *klass, void *class_data) |
146 | * an op descriptor. | ||
147 | */ | ||
148 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
149 | return; | ||
150 | } | ||
151 | break; | ||
152 | + case 0x8: /* CMGT, CMGE */ | ||
153 | + gen_gvec_op2(s, is_q, rd, rn, u ? &cge0_op[size] : &cgt0_op[size]); | ||
154 | + return; | ||
155 | + case 0x9: /* CMEQ, CMLE */ | ||
156 | + gen_gvec_op2(s, is_q, rd, rn, u ? &cle0_op[size] : &ceq0_op[size]); | ||
157 | + return; | ||
158 | + case 0xa: /* CMLT */ | ||
159 | + gen_gvec_op2(s, is_q, rd, rn, &clt0_op[size]); | ||
160 | + return; | ||
161 | case 0xb: | ||
162 | if (u) { /* ABS, NEG */ | ||
163 | gen_gvec_fn2(s, is_q, rd, rn, tcg_gen_gvec_neg, size); | ||
164 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
165 | for (pass = 0; pass < (is_q ? 4 : 2); pass++) { | ||
166 | TCGv_i32 tcg_op = tcg_temp_new_i32(); | ||
167 | TCGv_i32 tcg_res = tcg_temp_new_i32(); | ||
168 | - TCGCond cond; | ||
169 | |||
170 | read_vec_element_i32(s, tcg_op, rn, pass, MO_32); | ||
171 | |||
172 | if (size == 2) { | ||
173 | /* Special cases for 32 bit elements */ | ||
174 | switch (opcode) { | ||
175 | - case 0xa: /* CMLT */ | ||
176 | - /* 32 bit integer comparison against zero, result is | ||
177 | - * test ? (2^32 - 1) : 0. We implement via setcond(test) | ||
178 | - * and inverting. | ||
179 | - */ | ||
180 | - cond = TCG_COND_LT; | ||
181 | - do_cmop: | ||
182 | - tcg_gen_setcondi_i32(cond, tcg_res, tcg_op, 0); | ||
183 | - tcg_gen_neg_i32(tcg_res, tcg_res); | ||
184 | - break; | ||
185 | - case 0x8: /* CMGT, CMGE */ | ||
186 | - cond = u ? TCG_COND_GE : TCG_COND_GT; | ||
187 | - goto do_cmop; | ||
188 | - case 0x9: /* CMEQ, CMLE */ | ||
189 | - cond = u ? TCG_COND_LE : TCG_COND_EQ; | ||
190 | - goto do_cmop; | ||
191 | case 0x4: /* CLS */ | ||
192 | if (u) { | ||
193 | tcg_gen_clzi_i32(tcg_res, tcg_op, 32); | ||
194 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
195 | genfn(tcg_res, cpu_env, tcg_op); | ||
196 | break; | ||
197 | } | ||
198 | - case 0x8: /* CMGT, CMGE */ | ||
199 | - case 0x9: /* CMEQ, CMLE */ | ||
200 | - case 0xa: /* CMLT */ | ||
201 | - { | ||
202 | - static NeonGenTwoOpFn * const fns[3][2] = { | ||
203 | - { gen_helper_neon_cgt_s8, gen_helper_neon_cgt_s16 }, | ||
204 | - { gen_helper_neon_cge_s8, gen_helper_neon_cge_s16 }, | ||
205 | - { gen_helper_neon_ceq_u8, gen_helper_neon_ceq_u16 }, | ||
206 | - }; | ||
207 | - NeonGenTwoOpFn *genfn; | ||
208 | - int comp; | ||
209 | - bool reverse; | ||
210 | - TCGv_i32 tcg_zero = tcg_const_i32(0); | ||
211 | - | ||
212 | - /* comp = index into [CMGT, CMGE, CMEQ, CMLE, CMLT] */ | ||
213 | - comp = (opcode - 0x8) * 2 + u; | ||
214 | - /* ...but LE, LT are implemented as reverse GE, GT */ | ||
215 | - reverse = (comp > 2); | ||
216 | - if (reverse) { | ||
217 | - comp = 4 - comp; | ||
218 | - } | ||
219 | - genfn = fns[comp][size]; | ||
220 | - if (reverse) { | ||
221 | - genfn(tcg_res, tcg_zero, tcg_op); | ||
222 | - } else { | ||
223 | - genfn(tcg_res, tcg_op, tcg_zero); | ||
224 | - } | ||
225 | - tcg_temp_free_i32(tcg_zero); | ||
226 | - break; | ||
227 | - } | ||
228 | case 0x4: /* CLS, CLZ */ | ||
229 | if (u) { | ||
230 | if (size == 0) { | ||
231 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
232 | index XXXXXXX..XXXXXXX 100644 | ||
233 | --- a/target/arm/translate.c | ||
234 | +++ b/target/arm/translate.c | ||
235 | @@ -XXX,XX +XXX,XX @@ static int do_v81_helper(DisasContext *s, gen_helper_gvec_3_ptr *fn, | ||
236 | return 1; | ||
237 | } | ||
238 | |||
239 | +static void gen_ceq0_i32(TCGv_i32 d, TCGv_i32 a) | ||
240 | +{ | ||
241 | + tcg_gen_setcondi_i32(TCG_COND_EQ, d, a, 0); | ||
242 | + tcg_gen_neg_i32(d, d); | ||
243 | +} | ||
244 | + | ||
245 | +static void gen_ceq0_i64(TCGv_i64 d, TCGv_i64 a) | ||
246 | +{ | ||
247 | + tcg_gen_setcondi_i64(TCG_COND_EQ, d, a, 0); | ||
248 | + tcg_gen_neg_i64(d, d); | ||
249 | +} | ||
250 | + | ||
251 | +static void gen_ceq0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
252 | +{ | ||
253 | + TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
254 | + tcg_gen_cmp_vec(TCG_COND_EQ, vece, d, a, zero); | ||
255 | + tcg_temp_free_vec(zero); | ||
256 | +} | ||
257 | + | ||
258 | +static const TCGOpcode vecop_list_cmp[] = { | ||
259 | + INDEX_op_cmp_vec, 0 | ||
260 | +}; | ||
261 | + | ||
262 | +const GVecGen2 ceq0_op[4] = { | ||
263 | + { .fno = gen_helper_gvec_ceq0_b, | ||
264 | + .fniv = gen_ceq0_vec, | ||
265 | + .opt_opc = vecop_list_cmp, | ||
266 | + .vece = MO_8 }, | ||
267 | + { .fno = gen_helper_gvec_ceq0_h, | ||
268 | + .fniv = gen_ceq0_vec, | ||
269 | + .opt_opc = vecop_list_cmp, | ||
270 | + .vece = MO_16 }, | ||
271 | + { .fni4 = gen_ceq0_i32, | ||
272 | + .fniv = gen_ceq0_vec, | ||
273 | + .opt_opc = vecop_list_cmp, | ||
274 | + .vece = MO_32 }, | ||
275 | + { .fni8 = gen_ceq0_i64, | ||
276 | + .fniv = gen_ceq0_vec, | ||
277 | + .opt_opc = vecop_list_cmp, | ||
278 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
279 | + .vece = MO_64 }, | ||
280 | +}; | ||
281 | + | ||
282 | +static void gen_cle0_i32(TCGv_i32 d, TCGv_i32 a) | ||
283 | +{ | ||
284 | + tcg_gen_setcondi_i32(TCG_COND_LE, d, a, 0); | ||
285 | + tcg_gen_neg_i32(d, d); | ||
286 | +} | ||
287 | + | ||
288 | +static void gen_cle0_i64(TCGv_i64 d, TCGv_i64 a) | ||
289 | +{ | ||
290 | + tcg_gen_setcondi_i64(TCG_COND_LE, d, a, 0); | ||
291 | + tcg_gen_neg_i64(d, d); | ||
292 | +} | ||
293 | + | ||
294 | +static void gen_cle0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
295 | +{ | ||
296 | + TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
297 | + tcg_gen_cmp_vec(TCG_COND_LE, vece, d, a, zero); | ||
298 | + tcg_temp_free_vec(zero); | ||
299 | +} | ||
300 | + | ||
301 | +const GVecGen2 cle0_op[4] = { | ||
302 | + { .fno = gen_helper_gvec_cle0_b, | ||
303 | + .fniv = gen_cle0_vec, | ||
304 | + .opt_opc = vecop_list_cmp, | ||
305 | + .vece = MO_8 }, | ||
306 | + { .fno = gen_helper_gvec_cle0_h, | ||
307 | + .fniv = gen_cle0_vec, | ||
308 | + .opt_opc = vecop_list_cmp, | ||
309 | + .vece = MO_16 }, | ||
310 | + { .fni4 = gen_cle0_i32, | ||
311 | + .fniv = gen_cle0_vec, | ||
312 | + .opt_opc = vecop_list_cmp, | ||
313 | + .vece = MO_32 }, | ||
314 | + { .fni8 = gen_cle0_i64, | ||
315 | + .fniv = gen_cle0_vec, | ||
316 | + .opt_opc = vecop_list_cmp, | ||
317 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
318 | + .vece = MO_64 }, | ||
319 | +}; | ||
320 | + | ||
321 | +static void gen_cge0_i32(TCGv_i32 d, TCGv_i32 a) | ||
322 | +{ | ||
323 | + tcg_gen_setcondi_i32(TCG_COND_GE, d, a, 0); | ||
324 | + tcg_gen_neg_i32(d, d); | ||
325 | +} | ||
326 | + | ||
327 | +static void gen_cge0_i64(TCGv_i64 d, TCGv_i64 a) | ||
328 | +{ | ||
329 | + tcg_gen_setcondi_i64(TCG_COND_GE, d, a, 0); | ||
330 | + tcg_gen_neg_i64(d, d); | ||
331 | +} | ||
332 | + | ||
333 | +static void gen_cge0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
334 | +{ | ||
335 | + TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
336 | + tcg_gen_cmp_vec(TCG_COND_GE, vece, d, a, zero); | ||
337 | + tcg_temp_free_vec(zero); | ||
338 | +} | ||
339 | + | ||
340 | +const GVecGen2 cge0_op[4] = { | ||
341 | + { .fno = gen_helper_gvec_cge0_b, | ||
342 | + .fniv = gen_cge0_vec, | ||
343 | + .opt_opc = vecop_list_cmp, | ||
344 | + .vece = MO_8 }, | ||
345 | + { .fno = gen_helper_gvec_cge0_h, | ||
346 | + .fniv = gen_cge0_vec, | ||
347 | + .opt_opc = vecop_list_cmp, | ||
348 | + .vece = MO_16 }, | ||
349 | + { .fni4 = gen_cge0_i32, | ||
350 | + .fniv = gen_cge0_vec, | ||
351 | + .opt_opc = vecop_list_cmp, | ||
352 | + .vece = MO_32 }, | ||
353 | + { .fni8 = gen_cge0_i64, | ||
354 | + .fniv = gen_cge0_vec, | ||
355 | + .opt_opc = vecop_list_cmp, | ||
356 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
357 | + .vece = MO_64 }, | ||
358 | +}; | ||
359 | + | ||
360 | +static void gen_clt0_i32(TCGv_i32 d, TCGv_i32 a) | ||
361 | +{ | ||
362 | + tcg_gen_setcondi_i32(TCG_COND_LT, d, a, 0); | ||
363 | + tcg_gen_neg_i32(d, d); | ||
364 | +} | ||
365 | + | ||
366 | +static void gen_clt0_i64(TCGv_i64 d, TCGv_i64 a) | ||
367 | +{ | ||
368 | + tcg_gen_setcondi_i64(TCG_COND_LT, d, a, 0); | ||
369 | + tcg_gen_neg_i64(d, d); | ||
370 | +} | ||
371 | + | ||
372 | +static void gen_clt0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
373 | +{ | ||
374 | + TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
375 | + tcg_gen_cmp_vec(TCG_COND_LT, vece, d, a, zero); | ||
376 | + tcg_temp_free_vec(zero); | ||
377 | +} | ||
378 | + | ||
379 | +const GVecGen2 clt0_op[4] = { | ||
380 | + { .fno = gen_helper_gvec_clt0_b, | ||
381 | + .fniv = gen_clt0_vec, | ||
382 | + .opt_opc = vecop_list_cmp, | ||
383 | + .vece = MO_8 }, | ||
384 | + { .fno = gen_helper_gvec_clt0_h, | ||
385 | + .fniv = gen_clt0_vec, | ||
386 | + .opt_opc = vecop_list_cmp, | ||
387 | + .vece = MO_16 }, | ||
388 | + { .fni4 = gen_clt0_i32, | ||
389 | + .fniv = gen_clt0_vec, | ||
390 | + .opt_opc = vecop_list_cmp, | ||
391 | + .vece = MO_32 }, | ||
392 | + { .fni8 = gen_clt0_i64, | ||
393 | + .fniv = gen_clt0_vec, | ||
394 | + .opt_opc = vecop_list_cmp, | ||
395 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
396 | + .vece = MO_64 }, | ||
397 | +}; | ||
398 | + | ||
399 | +static void gen_cgt0_i32(TCGv_i32 d, TCGv_i32 a) | ||
400 | +{ | ||
401 | + tcg_gen_setcondi_i32(TCG_COND_GT, d, a, 0); | ||
402 | + tcg_gen_neg_i32(d, d); | ||
403 | +} | ||
404 | + | ||
405 | +static void gen_cgt0_i64(TCGv_i64 d, TCGv_i64 a) | ||
406 | +{ | ||
407 | + tcg_gen_setcondi_i64(TCG_COND_GT, d, a, 0); | ||
408 | + tcg_gen_neg_i64(d, d); | ||
409 | +} | ||
410 | + | ||
411 | +static void gen_cgt0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
412 | +{ | ||
413 | + TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
414 | + tcg_gen_cmp_vec(TCG_COND_GT, vece, d, a, zero); | ||
415 | + tcg_temp_free_vec(zero); | ||
416 | +} | ||
417 | + | ||
418 | +const GVecGen2 cgt0_op[4] = { | ||
419 | + { .fno = gen_helper_gvec_cgt0_b, | ||
420 | + .fniv = gen_cgt0_vec, | ||
421 | + .opt_opc = vecop_list_cmp, | ||
422 | + .vece = MO_8 }, | ||
423 | + { .fno = gen_helper_gvec_cgt0_h, | ||
424 | + .fniv = gen_cgt0_vec, | ||
425 | + .opt_opc = vecop_list_cmp, | ||
426 | + .vece = MO_16 }, | ||
427 | + { .fni4 = gen_cgt0_i32, | ||
428 | + .fniv = gen_cgt0_vec, | ||
429 | + .opt_opc = vecop_list_cmp, | ||
430 | + .vece = MO_32 }, | ||
431 | + { .fni8 = gen_cgt0_i64, | ||
432 | + .fniv = gen_cgt0_vec, | ||
433 | + .opt_opc = vecop_list_cmp, | ||
434 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
435 | + .vece = MO_64 }, | ||
436 | +}; | ||
437 | + | ||
438 | static void gen_ssra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
439 | { | 48 | { |
440 | tcg_gen_vec_sar8i_i64(a, a, shift); | 49 | DeviceClass *dc = DEVICE_CLASS(klass); |
441 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | 50 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo digic_timer_info = { |
442 | tcg_gen_gvec_abs(size, rd_ofs, rm_ofs, vec_size, vec_size); | 51 | .parent = TYPE_SYS_BUS_DEVICE, |
443 | break; | 52 | .instance_size = sizeof(DigicTimerState), |
444 | 53 | .instance_init = digic_timer_init, | |
445 | + case NEON_2RM_VCEQ0: | 54 | + .instance_finalize = digic_timer_finalize, |
446 | + tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | 55 | .class_init = digic_timer_class_init, |
447 | + vec_size, &ceq0_op[size]); | 56 | }; |
448 | + break; | 57 | |
449 | + case NEON_2RM_VCGT0: | ||
450 | + tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | ||
451 | + vec_size, &cgt0_op[size]); | ||
452 | + break; | ||
453 | + case NEON_2RM_VCLE0: | ||
454 | + tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | ||
455 | + vec_size, &cle0_op[size]); | ||
456 | + break; | ||
457 | + case NEON_2RM_VCGE0: | ||
458 | + tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | ||
459 | + vec_size, &cge0_op[size]); | ||
460 | + break; | ||
461 | + case NEON_2RM_VCLT0: | ||
462 | + tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | ||
463 | + vec_size, &clt0_op[size]); | ||
464 | + break; | ||
465 | + | ||
466 | default: | ||
467 | elementwise: | ||
468 | for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
469 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
470 | default: abort(); | ||
471 | } | ||
472 | break; | ||
473 | - case NEON_2RM_VCGT0: case NEON_2RM_VCLE0: | ||
474 | - tmp2 = tcg_const_i32(0); | ||
475 | - switch(size) { | ||
476 | - case 0: gen_helper_neon_cgt_s8(tmp, tmp, tmp2); break; | ||
477 | - case 1: gen_helper_neon_cgt_s16(tmp, tmp, tmp2); break; | ||
478 | - case 2: gen_helper_neon_cgt_s32(tmp, tmp, tmp2); break; | ||
479 | - default: abort(); | ||
480 | - } | ||
481 | - tcg_temp_free_i32(tmp2); | ||
482 | - if (op == NEON_2RM_VCLE0) { | ||
483 | - tcg_gen_not_i32(tmp, tmp); | ||
484 | - } | ||
485 | - break; | ||
486 | - case NEON_2RM_VCGE0: case NEON_2RM_VCLT0: | ||
487 | - tmp2 = tcg_const_i32(0); | ||
488 | - switch(size) { | ||
489 | - case 0: gen_helper_neon_cge_s8(tmp, tmp, tmp2); break; | ||
490 | - case 1: gen_helper_neon_cge_s16(tmp, tmp, tmp2); break; | ||
491 | - case 2: gen_helper_neon_cge_s32(tmp, tmp, tmp2); break; | ||
492 | - default: abort(); | ||
493 | - } | ||
494 | - tcg_temp_free_i32(tmp2); | ||
495 | - if (op == NEON_2RM_VCLT0) { | ||
496 | - tcg_gen_not_i32(tmp, tmp); | ||
497 | - } | ||
498 | - break; | ||
499 | - case NEON_2RM_VCEQ0: | ||
500 | - tmp2 = tcg_const_i32(0); | ||
501 | - switch(size) { | ||
502 | - case 0: gen_helper_neon_ceq_u8(tmp, tmp, tmp2); break; | ||
503 | - case 1: gen_helper_neon_ceq_u16(tmp, tmp, tmp2); break; | ||
504 | - case 2: gen_helper_neon_ceq_u32(tmp, tmp, tmp2); break; | ||
505 | - default: abort(); | ||
506 | - } | ||
507 | - tcg_temp_free_i32(tmp2); | ||
508 | - break; | ||
509 | case NEON_2RM_VCGT0_F: | ||
510 | { | ||
511 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
512 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
513 | index XXXXXXX..XXXXXXX 100644 | ||
514 | --- a/target/arm/vec_helper.c | ||
515 | +++ b/target/arm/vec_helper.c | ||
516 | @@ -XXX,XX +XXX,XX @@ void HELPER(sve2_pmull_h)(void *vd, void *vn, void *vm, uint32_t desc) | ||
517 | } | ||
518 | } | ||
519 | #endif | ||
520 | + | ||
521 | +#define DO_CMP0(NAME, TYPE, OP) \ | ||
522 | +void HELPER(NAME)(void *vd, void *vn, uint32_t desc) \ | ||
523 | +{ \ | ||
524 | + intptr_t i, opr_sz = simd_oprsz(desc); \ | ||
525 | + for (i = 0; i < opr_sz; i += sizeof(TYPE)) { \ | ||
526 | + TYPE nn = *(TYPE *)(vn + i); \ | ||
527 | + *(TYPE *)(vd + i) = -(nn OP 0); \ | ||
528 | + } \ | ||
529 | + clear_tail(vd, opr_sz, simd_maxsz(desc)); \ | ||
530 | +} | ||
531 | + | ||
532 | +DO_CMP0(gvec_ceq0_b, int8_t, ==) | ||
533 | +DO_CMP0(gvec_clt0_b, int8_t, <) | ||
534 | +DO_CMP0(gvec_cle0_b, int8_t, <=) | ||
535 | +DO_CMP0(gvec_cgt0_b, int8_t, >) | ||
536 | +DO_CMP0(gvec_cge0_b, int8_t, >=) | ||
537 | + | ||
538 | +DO_CMP0(gvec_ceq0_h, int16_t, ==) | ||
539 | +DO_CMP0(gvec_clt0_h, int16_t, <) | ||
540 | +DO_CMP0(gvec_cle0_h, int16_t, <=) | ||
541 | +DO_CMP0(gvec_cgt0_h, int16_t, >) | ||
542 | +DO_CMP0(gvec_cge0_h, int16_t, >=) | ||
543 | + | ||
544 | +#undef DO_CMP0 | ||
545 | -- | 58 | -- |
546 | 2.20.1 | 59 | 2.20.1 |
547 | 60 | ||
548 | 61 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Gan Qixin <ganqixin@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Disable unsupported FDT firmware nodes if a user passes us | 3 | When running device-introspect-test, a memory leak occurred in the a10_pit_init |
4 | a DTB with nodes enabled that the machine cannot support | 4 | function, so use ptimer_free() in the finalize function to avoid it. |
5 | due to lack of EL3 or EL2 support. | ||
6 | 5 | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | ASAN shows memory leak stack: |
8 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | |
9 | Message-id: 20200423121114.4274-5-edgar.iglesias@gmail.com | 8 | Indirect leak of 288 byte(s) in 6 object(s) allocated from: |
9 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
10 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
11 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
12 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
13 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
14 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
15 | #6 0xaaabf57415e8 in a10_pit_init /qemu/hw/timer/allwinner-a10-pit.c:278 | ||
16 | #7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
17 | #8 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
18 | #9 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
19 | #10 0xaaabf5b94680 in aw_a10_init /qemu/hw/arm/allwinner-a10.c:49 | ||
20 | #11 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
21 | #12 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
22 | |||
23 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
24 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 27 | --- |
12 | hw/arm/xlnx-zcu102.c | 30 ++++++++++++++++++++++++++++++ | 28 | hw/timer/allwinner-a10-pit.c | 11 +++++++++++ |
13 | 1 file changed, 30 insertions(+) | 29 | 1 file changed, 11 insertions(+) |
14 | 30 | ||
15 | diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c | 31 | diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c |
16 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/hw/arm/xlnx-zcu102.c | 33 | --- a/hw/timer/allwinner-a10-pit.c |
18 | +++ b/hw/arm/xlnx-zcu102.c | 34 | +++ b/hw/timer/allwinner-a10-pit.c |
19 | @@ -XXX,XX +XXX,XX @@ | 35 | @@ -XXX,XX +XXX,XX @@ static void a10_pit_init(Object *obj) |
20 | #include "qemu/error-report.h" | 36 | } |
21 | #include "qemu/log.h" | ||
22 | #include "sysemu/qtest.h" | ||
23 | +#include "sysemu/device_tree.h" | ||
24 | |||
25 | typedef struct XlnxZCU102 { | ||
26 | MachineState parent_obj; | ||
27 | @@ -XXX,XX +XXX,XX @@ static void zcu102_set_virt(Object *obj, bool value, Error **errp) | ||
28 | s->virt = value; | ||
29 | } | 37 | } |
30 | 38 | ||
31 | +static void zcu102_modify_dtb(const struct arm_boot_info *binfo, void *fdt) | 39 | +static void a10_pit_finalize(Object *obj) |
32 | +{ | 40 | +{ |
33 | + XlnxZCU102 *s = container_of(binfo, XlnxZCU102, binfo); | 41 | + AwA10PITState *s = AW_A10_PIT(obj); |
34 | + bool method_is_hvc; | ||
35 | + char **node_path; | ||
36 | + const char *r; | ||
37 | + int prop_len; | ||
38 | + int i; | 42 | + int i; |
39 | + | 43 | + |
40 | + /* If EL3 is enabled, we keep all firmware nodes active. */ | 44 | + for (i = 0; i < AW_A10_PIT_TIMER_NR; i++) { |
41 | + if (!s->secure) { | 45 | + ptimer_free(s->timer[i]); |
42 | + node_path = qemu_fdt_node_path(fdt, NULL, "xlnx,zynqmp-firmware", | ||
43 | + &error_fatal); | ||
44 | + | ||
45 | + for (i = 0; node_path && node_path[i]; i++) { | ||
46 | + r = qemu_fdt_getprop(fdt, node_path[i], "method", &prop_len, NULL); | ||
47 | + method_is_hvc = r && !strcmp("hvc", r); | ||
48 | + | ||
49 | + /* Allow HVC based firmware if EL2 is enabled. */ | ||
50 | + if (method_is_hvc && s->virt) { | ||
51 | + continue; | ||
52 | + } | ||
53 | + qemu_fdt_setprop_string(fdt, node_path[i], "status", "disabled"); | ||
54 | + } | ||
55 | + g_strfreev(node_path); | ||
56 | + } | 46 | + } |
57 | +} | 47 | +} |
58 | + | 48 | + |
59 | static void xlnx_zcu102_init(MachineState *machine) | 49 | static void a10_pit_class_init(ObjectClass *klass, void *data) |
60 | { | 50 | { |
61 | XlnxZCU102 *s = ZCU102_MACHINE(machine); | 51 | DeviceClass *dc = DEVICE_CLASS(klass); |
62 | @@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_init(MachineState *machine) | 52 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo a10_pit_info = { |
63 | 53 | .parent = TYPE_SYS_BUS_DEVICE, | |
64 | s->binfo.ram_size = ram_size; | 54 | .instance_size = sizeof(AwA10PITState), |
65 | s->binfo.loader_start = 0; | 55 | .instance_init = a10_pit_init, |
66 | + s->binfo.modify_dtb = zcu102_modify_dtb; | 56 | + .instance_finalize = a10_pit_finalize, |
67 | arm_load_kernel(s->soc.boot_cpu_ptr, machine, &s->binfo); | 57 | .class_init = a10_pit_class_init, |
68 | } | 58 | }; |
69 | 59 | ||
70 | -- | 60 | -- |
71 | 2.20.1 | 61 | 2.20.1 |
72 | 62 | ||
73 | 63 | diff view generated by jsdifflib |
1 | From: Jerome Forissier <jerome@forissier.org> | 1 | From: Gan Qixin <ganqixin@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Generate random seeds to be used by the non-secure and/or secure OSes | 3 | When running device-introspect-test, a memory leak occurred in the |
4 | for ASLR. The seeds are 64-bit random values exported via the DT | 4 | exynos4210_rtc_init function, so use ptimer_free() in the finalize function to |
5 | properties /chosen/kaslr-seed [1] and /secure-chosen/kaslr-seed, the | 5 | avoid it. |
6 | latter being used by OP-TEE [2]. | ||
7 | 6 | ||
8 | [1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=e5bc0c37c97e1 | 7 | ASAN shows memory leak stack: |
9 | [2] https://github.com/OP-TEE/optee_os/commit/ef262691fe0e | ||
10 | 8 | ||
11 | Signed-off-by: Jerome Forissier <jerome@forissier.org> | 9 | Indirect leak of 96 byte(s) in 1 object(s) allocated from: |
12 | Message-id: 20200420121807.8204-3-jerome@forissier.org | 10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf57b3934 in exynos4210_rtc_init /qemu/hw/rtc/exynos4210_rtc.c:567 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
16 | #6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
17 | #7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
18 | #8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
19 | #9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
20 | #10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164 | ||
21 | #11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381 | ||
22 | #12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 28 | --- |
16 | hw/arm/virt.c | 15 +++++++++++++++ | 29 | hw/rtc/exynos4210_rtc.c | 9 +++++++++ |
17 | 1 file changed, 15 insertions(+) | 30 | 1 file changed, 9 insertions(+) |
18 | 31 | ||
19 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 32 | diff --git a/hw/rtc/exynos4210_rtc.c b/hw/rtc/exynos4210_rtc.c |
20 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/hw/arm/virt.c | 34 | --- a/hw/rtc/exynos4210_rtc.c |
22 | +++ b/hw/arm/virt.c | 35 | +++ b/hw/rtc/exynos4210_rtc.c |
23 | @@ -XXX,XX +XXX,XX @@ | 36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_rtc_init(Object *obj) |
24 | #include "hw/acpi/generic_event_device.h" | 37 | sysbus_init_mmio(dev, &s->iomem); |
25 | #include "hw/virtio/virtio-iommu.h" | ||
26 | #include "hw/char/pl011.h" | ||
27 | +#include "qemu/guest-random.h" | ||
28 | |||
29 | #define DEFINE_VIRT_MACHINE_LATEST(major, minor, latest) \ | ||
30 | static void virt_##major##_##minor##_class_init(ObjectClass *oc, \ | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool cpu_type_valid(const char *cpu) | ||
32 | return false; | ||
33 | } | 38 | } |
34 | 39 | ||
35 | +static void create_kaslr_seed(VirtMachineState *vms, const char *node) | 40 | +static void exynos4210_rtc_finalize(Object *obj) |
36 | +{ | 41 | +{ |
37 | + Error *err = NULL; | 42 | + Exynos4210RTCState *s = EXYNOS4210_RTC(obj); |
38 | + uint64_t seed; | ||
39 | + | 43 | + |
40 | + if (qemu_guest_getrandom(&seed, sizeof(seed), &err)) { | 44 | + ptimer_free(s->ptimer); |
41 | + error_free(err); | 45 | + ptimer_free(s->ptimer_1Hz); |
42 | + return; | ||
43 | + } | ||
44 | + qemu_fdt_setprop_u64(vms->fdt, node, "kaslr-seed", seed); | ||
45 | +} | 46 | +} |
46 | + | 47 | + |
47 | static void create_fdt(VirtMachineState *vms) | 48 | static void exynos4210_rtc_class_init(ObjectClass *klass, void *data) |
48 | { | 49 | { |
49 | MachineState *ms = MACHINE(vms); | 50 | DeviceClass *dc = DEVICE_CLASS(klass); |
50 | @@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms) | 51 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_rtc_info = { |
51 | 52 | .parent = TYPE_SYS_BUS_DEVICE, | |
52 | /* /chosen must exist for load_dtb to fill in necessary properties later */ | 53 | .instance_size = sizeof(Exynos4210RTCState), |
53 | qemu_fdt_add_subnode(fdt, "/chosen"); | 54 | .instance_init = exynos4210_rtc_init, |
54 | + create_kaslr_seed(vms, "/chosen"); | 55 | + .instance_finalize = exynos4210_rtc_finalize, |
55 | 56 | .class_init = exynos4210_rtc_class_init, | |
56 | if (vms->secure) { | 57 | }; |
57 | qemu_fdt_add_subnode(fdt, "/secure-chosen"); | 58 | |
58 | + create_kaslr_seed(vms, "/secure-chosen"); | ||
59 | } | ||
60 | |||
61 | /* Clock node, for the benefit of the UART. The kernel device tree | ||
62 | -- | 59 | -- |
63 | 2.20.1 | 60 | 2.20.1 |
64 | 61 | ||
65 | 62 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Gan Qixin <ganqixin@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Switch the cadence uart to multi-phase reset and add the | 3 | When running device-introspect-test, a memory leak occurred in the |
4 | reference clock input. | 4 | exynos4210_pwm_init function, so use ptimer_free() in the finalize function to |
5 | avoid it. | ||
5 | 6 | ||
6 | The input clock frequency is added to the migration structure. | 7 | ASAN shows memory leak stack: |
7 | 8 | ||
8 | The reference clock controls the baudrate generation. If it disabled, | 9 | Indirect leak of 240 byte(s) in 5 object(s) allocated from: |
9 | any input characters and events are ignored. | 10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
13 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
14 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
15 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
16 | #6 0xaaabf56a36cc in exynos4210_pwm_init /qemu/hw/timer/exynos4210_pwm.c:401 | ||
17 | #7 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
18 | #8 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
19 | #9 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
20 | #10 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
21 | #11 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
22 | #12 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
10 | 23 | ||
11 | If this clock remains unconnected, the uart behaves as before | 24 | Reported-by: Euler Robot <euler.robot@huawei.com> |
12 | (it default to a 50MHz ref clock). | 25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> |
13 | 26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
14 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
15 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
16 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
17 | Message-id: 20200406135251.157596-8-damien.hedde@greensocs.com | ||
18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
19 | --- | 28 | --- |
20 | include/hw/char/cadence_uart.h | 1 + | 29 | hw/timer/exynos4210_pwm.c | 11 +++++++++++ |
21 | hw/char/cadence_uart.c | 73 +++++++++++++++++++++++++++++----- | 30 | 1 file changed, 11 insertions(+) |
22 | hw/char/trace-events | 3 ++ | ||
23 | 3 files changed, 67 insertions(+), 10 deletions(-) | ||
24 | 31 | ||
25 | diff --git a/include/hw/char/cadence_uart.h b/include/hw/char/cadence_uart.h | 32 | diff --git a/hw/timer/exynos4210_pwm.c b/hw/timer/exynos4210_pwm.c |
26 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/include/hw/char/cadence_uart.h | 34 | --- a/hw/timer/exynos4210_pwm.c |
28 | +++ b/include/hw/char/cadence_uart.h | 35 | +++ b/hw/timer/exynos4210_pwm.c |
29 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_pwm_init(Object *obj) |
30 | CharBackend chr; | 37 | sysbus_init_mmio(dev, &s->iomem); |
31 | qemu_irq irq; | 38 | } |
32 | QEMUTimer *fifo_trigger_handle; | 39 | |
33 | + Clock *refclk; | 40 | +static void exynos4210_pwm_finalize(Object *obj) |
34 | } CadenceUARTState; | 41 | +{ |
35 | 42 | + Exynos4210PWMState *s = EXYNOS4210_PWM(obj); | |
36 | static inline DeviceState *cadence_uart_create(hwaddr addr, | 43 | + int i; |
37 | diff --git a/hw/char/cadence_uart.c b/hw/char/cadence_uart.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/char/cadence_uart.c | ||
40 | +++ b/hw/char/cadence_uart.c | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | #include "qemu/module.h" | ||
43 | #include "hw/char/cadence_uart.h" | ||
44 | #include "hw/irq.h" | ||
45 | +#include "hw/qdev-clock.h" | ||
46 | +#include "trace.h" | ||
47 | |||
48 | #ifdef CADENCE_UART_ERR_DEBUG | ||
49 | #define DB_PRINT(...) do { \ | ||
50 | @@ -XXX,XX +XXX,XX @@ | ||
51 | #define LOCAL_LOOPBACK (0x2 << UART_MR_CHMODE_SH) | ||
52 | #define REMOTE_LOOPBACK (0x3 << UART_MR_CHMODE_SH) | ||
53 | |||
54 | -#define UART_INPUT_CLK 50000000 | ||
55 | +#define UART_DEFAULT_REF_CLK (50 * 1000 * 1000) | ||
56 | |||
57 | #define R_CR (0x00/4) | ||
58 | #define R_MR (0x04/4) | ||
59 | @@ -XXX,XX +XXX,XX @@ static void uart_send_breaks(CadenceUARTState *s) | ||
60 | static void uart_parameters_setup(CadenceUARTState *s) | ||
61 | { | ||
62 | QEMUSerialSetParams ssp; | ||
63 | - unsigned int baud_rate, packet_size; | ||
64 | + unsigned int baud_rate, packet_size, input_clk; | ||
65 | + input_clk = clock_get_hz(s->refclk); | ||
66 | |||
67 | - baud_rate = (s->r[R_MR] & UART_MR_CLKS) ? | ||
68 | - UART_INPUT_CLK / 8 : UART_INPUT_CLK; | ||
69 | + baud_rate = (s->r[R_MR] & UART_MR_CLKS) ? input_clk / 8 : input_clk; | ||
70 | + baud_rate /= (s->r[R_BRGR] * (s->r[R_BDIV] + 1)); | ||
71 | + trace_cadence_uart_baudrate(baud_rate); | ||
72 | + | 44 | + |
73 | + ssp.speed = baud_rate; | 45 | + for (i = 0; i < EXYNOS4210_PWM_TIMERS_NUM; i++) { |
74 | 46 | + ptimer_free(s->timer[i].ptimer); | |
75 | - ssp.speed = baud_rate / (s->r[R_BRGR] * (s->r[R_BDIV] + 1)); | ||
76 | packet_size = 1; | ||
77 | |||
78 | switch (s->r[R_MR] & UART_MR_PAR) { | ||
79 | @@ -XXX,XX +XXX,XX @@ static void uart_parameters_setup(CadenceUARTState *s) | ||
80 | } | ||
81 | |||
82 | packet_size += ssp.data_bits + ssp.stop_bits; | ||
83 | + if (ssp.speed == 0) { | ||
84 | + /* | ||
85 | + * Avoid division-by-zero below. | ||
86 | + * TODO: find something better | ||
87 | + */ | ||
88 | + ssp.speed = 1; | ||
89 | + } | 47 | + } |
90 | s->char_tx_time = (NANOSECONDS_PER_SECOND / ssp.speed) * packet_size; | ||
91 | qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp); | ||
92 | } | ||
93 | @@ -XXX,XX +XXX,XX @@ static void uart_receive(void *opaque, const uint8_t *buf, int size) | ||
94 | CadenceUARTState *s = opaque; | ||
95 | uint32_t ch_mode = s->r[R_MR] & UART_MR_CHMODE; | ||
96 | |||
97 | + /* ignore characters when unclocked or in reset */ | ||
98 | + if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | ||
99 | + return; | ||
100 | + } | ||
101 | + | ||
102 | if (ch_mode == NORMAL_MODE || ch_mode == ECHO_MODE) { | ||
103 | uart_write_rx_fifo(opaque, buf, size); | ||
104 | } | ||
105 | @@ -XXX,XX +XXX,XX @@ static void uart_event(void *opaque, QEMUChrEvent event) | ||
106 | CadenceUARTState *s = opaque; | ||
107 | uint8_t buf = '\0'; | ||
108 | |||
109 | + /* ignore characters when unclocked or in reset */ | ||
110 | + if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) { | ||
111 | + return; | ||
112 | + } | ||
113 | + | ||
114 | if (event == CHR_EVENT_BREAK) { | ||
115 | uart_write_rx_fifo(opaque, &buf, 1); | ||
116 | } | ||
117 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps uart_ops = { | ||
118 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
119 | }; | ||
120 | |||
121 | -static void cadence_uart_reset(DeviceState *dev) | ||
122 | +static void cadence_uart_reset_init(Object *obj, ResetType type) | ||
123 | { | ||
124 | - CadenceUARTState *s = CADENCE_UART(dev); | ||
125 | + CadenceUARTState *s = CADENCE_UART(obj); | ||
126 | |||
127 | s->r[R_CR] = 0x00000128; | ||
128 | s->r[R_IMR] = 0; | ||
129 | @@ -XXX,XX +XXX,XX @@ static void cadence_uart_reset(DeviceState *dev) | ||
130 | s->r[R_BRGR] = 0x0000028B; | ||
131 | s->r[R_BDIV] = 0x0000000F; | ||
132 | s->r[R_TTRIG] = 0x00000020; | ||
133 | +} | 48 | +} |
134 | + | 49 | + |
135 | +static void cadence_uart_reset_hold(Object *obj) | 50 | static void exynos4210_pwm_class_init(ObjectClass *klass, void *data) |
136 | +{ | ||
137 | + CadenceUARTState *s = CADENCE_UART(obj); | ||
138 | |||
139 | uart_rx_reset(s); | ||
140 | uart_tx_reset(s); | ||
141 | @@ -XXX,XX +XXX,XX @@ static void cadence_uart_realize(DeviceState *dev, Error **errp) | ||
142 | uart_event, NULL, s, NULL, true); | ||
143 | } | ||
144 | |||
145 | +static void cadence_uart_refclk_update(void *opaque) | ||
146 | +{ | ||
147 | + CadenceUARTState *s = opaque; | ||
148 | + | ||
149 | + /* recompute uart's speed on clock change */ | ||
150 | + uart_parameters_setup(s); | ||
151 | +} | ||
152 | + | ||
153 | static void cadence_uart_init(Object *obj) | ||
154 | { | ||
155 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
156 | @@ -XXX,XX +XXX,XX @@ static void cadence_uart_init(Object *obj) | ||
157 | sysbus_init_mmio(sbd, &s->iomem); | ||
158 | sysbus_init_irq(sbd, &s->irq); | ||
159 | |||
160 | + s->refclk = qdev_init_clock_in(DEVICE(obj), "refclk", | ||
161 | + cadence_uart_refclk_update, s); | ||
162 | + /* initialize the frequency in case the clock remains unconnected */ | ||
163 | + clock_set_hz(s->refclk, UART_DEFAULT_REF_CLK); | ||
164 | + | ||
165 | s->char_tx_time = (NANOSECONDS_PER_SECOND / 9600) * 10; | ||
166 | } | ||
167 | |||
168 | +static int cadence_uart_pre_load(void *opaque) | ||
169 | +{ | ||
170 | + CadenceUARTState *s = opaque; | ||
171 | + | ||
172 | + /* the frequency will be overriden if the refclk field is present */ | ||
173 | + clock_set_hz(s->refclk, UART_DEFAULT_REF_CLK); | ||
174 | + return 0; | ||
175 | +} | ||
176 | + | ||
177 | static int cadence_uart_post_load(void *opaque, int version_id) | ||
178 | { | ||
179 | CadenceUARTState *s = opaque; | ||
180 | @@ -XXX,XX +XXX,XX @@ static int cadence_uart_post_load(void *opaque, int version_id) | ||
181 | |||
182 | static const VMStateDescription vmstate_cadence_uart = { | ||
183 | .name = "cadence_uart", | ||
184 | - .version_id = 2, | ||
185 | + .version_id = 3, | ||
186 | .minimum_version_id = 2, | ||
187 | + .pre_load = cadence_uart_pre_load, | ||
188 | .post_load = cadence_uart_post_load, | ||
189 | .fields = (VMStateField[]) { | ||
190 | VMSTATE_UINT32_ARRAY(r, CadenceUARTState, CADENCE_UART_R_MAX), | ||
191 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_cadence_uart = { | ||
192 | VMSTATE_UINT32(tx_count, CadenceUARTState), | ||
193 | VMSTATE_UINT32(rx_wpos, CadenceUARTState), | ||
194 | VMSTATE_TIMER_PTR(fifo_trigger_handle, CadenceUARTState), | ||
195 | + VMSTATE_CLOCK_V(refclk, CadenceUARTState, 3), | ||
196 | VMSTATE_END_OF_LIST() | ||
197 | - } | ||
198 | + }, | ||
199 | }; | ||
200 | |||
201 | static Property cadence_uart_properties[] = { | ||
202 | @@ -XXX,XX +XXX,XX @@ static Property cadence_uart_properties[] = { | ||
203 | static void cadence_uart_class_init(ObjectClass *klass, void *data) | ||
204 | { | 51 | { |
205 | DeviceClass *dc = DEVICE_CLASS(klass); | 52 | DeviceClass *dc = DEVICE_CLASS(klass); |
206 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | 53 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_pwm_info = { |
207 | 54 | .parent = TYPE_SYS_BUS_DEVICE, | |
208 | dc->realize = cadence_uart_realize; | 55 | .instance_size = sizeof(Exynos4210PWMState), |
209 | dc->vmsd = &vmstate_cadence_uart; | 56 | .instance_init = exynos4210_pwm_init, |
210 | - dc->reset = cadence_uart_reset; | 57 | + .instance_finalize = exynos4210_pwm_finalize, |
211 | + rc->phases.enter = cadence_uart_reset_init; | 58 | .class_init = exynos4210_pwm_class_init, |
212 | + rc->phases.hold = cadence_uart_reset_hold; | 59 | }; |
213 | device_class_set_props(dc, cadence_uart_properties); | 60 | |
214 | } | ||
215 | |||
216 | diff --git a/hw/char/trace-events b/hw/char/trace-events | ||
217 | index XXXXXXX..XXXXXXX 100644 | ||
218 | --- a/hw/char/trace-events | ||
219 | +++ b/hw/char/trace-events | ||
220 | @@ -XXX,XX +XXX,XX @@ exynos_uart_wo_read(uint32_t channel, const char *name, uint32_t reg) "UART%d: T | ||
221 | exynos_uart_rxsize(uint32_t channel, uint32_t size) "UART%d: Rx FIFO size: %d" | ||
222 | exynos_uart_channel_error(uint32_t channel) "Wrong UART channel number: %d" | ||
223 | exynos_uart_rx_timeout(uint32_t channel, uint32_t stat, uint32_t intsp) "UART%d: Rx timeout stat=0x%x intsp=0x%x" | ||
224 | + | ||
225 | +# hw/char/cadence_uart.c | ||
226 | +cadence_uart_baudrate(unsigned baudrate) "baudrate %u" | ||
227 | -- | 61 | -- |
228 | 2.20.1 | 62 | 2.20.1 |
229 | 63 | ||
230 | 64 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Gan Qixin <ganqixin@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Add some clocks to zynq_slcr | 3 | When running device-introspect-test, a memory leak occurred in the |
4 | + the main input clock (ps_clk) | 4 | mss_timer_init function, so use ptimer_free() in the finalize function to avoid |
5 | + the reference clock outputs for each uart (uart0 & 1) | 5 | it. |
6 | 6 | ||
7 | This commit also transitional the slcr to multi-phase reset as it is | 7 | ASAN shows memory leak stack: |
8 | required to initialize the clocks correctly. | ||
9 | 8 | ||
10 | The clock frequencies are computed using the internal pll & uart configuration | 9 | Indirect leak of 192 byte(s) in 2 object(s) allocated from: |
11 | registers and the input ps_clk frequency. | 10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf58a0010 in mss_timer_init /qemu/hw/timer/mss-timer.c:235 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633ca04 in object_initialize_child_with_propsv /qemu/qom/object.c:564 | ||
16 | #6 0xaaabf633cc08 in object_initialize_child_with_props /qemu/qom/object.c:547 | ||
17 | #7 0xaaabf5b8316c in m2sxxx_soc_initfn /qemu/hw/arm/msf2-soc.c:70 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
22 | #12 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
12 | 23 | ||
13 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 24 | Reported-by: Euler Robot <euler.robot@huawei.com> |
14 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> |
15 | Acked-by: Alistair Francis <alistair.francis@wdc.com> | 26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Message-id: 20200406135251.157596-7-damien.hedde@greensocs.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 28 | --- |
19 | hw/misc/zynq_slcr.c | 172 ++++++++++++++++++++++++++++++++++++++++++-- | 29 | hw/timer/mss-timer.c | 13 +++++++++++++ |
20 | 1 file changed, 168 insertions(+), 4 deletions(-) | 30 | 1 file changed, 13 insertions(+) |
21 | 31 | ||
22 | diff --git a/hw/misc/zynq_slcr.c b/hw/misc/zynq_slcr.c | 32 | diff --git a/hw/timer/mss-timer.c b/hw/timer/mss-timer.c |
23 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/misc/zynq_slcr.c | 34 | --- a/hw/timer/mss-timer.c |
25 | +++ b/hw/misc/zynq_slcr.c | 35 | +++ b/hw/timer/mss-timer.c |
26 | @@ -XXX,XX +XXX,XX @@ | 36 | @@ -XXX,XX +XXX,XX @@ static void mss_timer_init(Object *obj) |
27 | #include "qemu/log.h" | 37 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &t->mmio); |
28 | #include "qemu/module.h" | 38 | } |
29 | #include "hw/registerfields.h" | 39 | |
30 | +#include "hw/qdev-clock.h" | 40 | +static void mss_timer_finalize(Object *obj) |
31 | 41 | +{ | |
32 | #ifndef ZYNQ_SLCR_ERR_DEBUG | 42 | + MSSTimerState *t = MSS_TIMER(obj); |
33 | #define ZYNQ_SLCR_ERR_DEBUG 0 | 43 | + int i; |
34 | @@ -XXX,XX +XXX,XX @@ REG32(LOCKSTA, 0x00c) | ||
35 | REG32(ARM_PLL_CTRL, 0x100) | ||
36 | REG32(DDR_PLL_CTRL, 0x104) | ||
37 | REG32(IO_PLL_CTRL, 0x108) | ||
38 | +/* fields for [ARM|DDR|IO]_PLL_CTRL registers */ | ||
39 | + FIELD(xxx_PLL_CTRL, PLL_RESET, 0, 1) | ||
40 | + FIELD(xxx_PLL_CTRL, PLL_PWRDWN, 1, 1) | ||
41 | + FIELD(xxx_PLL_CTRL, PLL_BYPASS_QUAL, 3, 1) | ||
42 | + FIELD(xxx_PLL_CTRL, PLL_BYPASS_FORCE, 4, 1) | ||
43 | + FIELD(xxx_PLL_CTRL, PLL_FPDIV, 12, 7) | ||
44 | REG32(PLL_STATUS, 0x10c) | ||
45 | REG32(ARM_PLL_CFG, 0x110) | ||
46 | REG32(DDR_PLL_CFG, 0x114) | ||
47 | @@ -XXX,XX +XXX,XX @@ REG32(SMC_CLK_CTRL, 0x148) | ||
48 | REG32(LQSPI_CLK_CTRL, 0x14c) | ||
49 | REG32(SDIO_CLK_CTRL, 0x150) | ||
50 | REG32(UART_CLK_CTRL, 0x154) | ||
51 | + FIELD(UART_CLK_CTRL, CLKACT0, 0, 1) | ||
52 | + FIELD(UART_CLK_CTRL, CLKACT1, 1, 1) | ||
53 | + FIELD(UART_CLK_CTRL, SRCSEL, 4, 2) | ||
54 | + FIELD(UART_CLK_CTRL, DIVISOR, 8, 6) | ||
55 | REG32(SPI_CLK_CTRL, 0x158) | ||
56 | REG32(CAN_CLK_CTRL, 0x15c) | ||
57 | REG32(CAN_MIOCLK_CTRL, 0x160) | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct ZynqSLCRState { | ||
59 | MemoryRegion iomem; | ||
60 | |||
61 | uint32_t regs[ZYNQ_SLCR_NUM_REGS]; | ||
62 | + | 44 | + |
63 | + Clock *ps_clk; | 45 | + for (i = 0; i < NUM_TIMERS; i++) { |
64 | + Clock *uart0_ref_clk; | 46 | + struct Msf2Timer *st = &t->timers[i]; |
65 | + Clock *uart1_ref_clk; | ||
66 | } ZynqSLCRState; | ||
67 | |||
68 | -static void zynq_slcr_reset(DeviceState *d) | ||
69 | +/* | ||
70 | + * return the output frequency of ARM/DDR/IO pll | ||
71 | + * using input frequency and PLL_CTRL register | ||
72 | + */ | ||
73 | +static uint64_t zynq_slcr_compute_pll(uint64_t input, uint32_t ctrl_reg) | ||
74 | { | ||
75 | - ZynqSLCRState *s = ZYNQ_SLCR(d); | ||
76 | + uint32_t mult = ((ctrl_reg & R_xxx_PLL_CTRL_PLL_FPDIV_MASK) >> | ||
77 | + R_xxx_PLL_CTRL_PLL_FPDIV_SHIFT); | ||
78 | + | 47 | + |
79 | + /* first, check if pll is bypassed */ | 48 | + ptimer_free(st->ptimer); |
80 | + if (ctrl_reg & R_xxx_PLL_CTRL_PLL_BYPASS_FORCE_MASK) { | ||
81 | + return input; | ||
82 | + } | 49 | + } |
83 | + | ||
84 | + /* is pll disabled ? */ | ||
85 | + if (ctrl_reg & (R_xxx_PLL_CTRL_PLL_RESET_MASK | | ||
86 | + R_xxx_PLL_CTRL_PLL_PWRDWN_MASK)) { | ||
87 | + return 0; | ||
88 | + } | ||
89 | + | ||
90 | + /* frequency multiplier -> period division */ | ||
91 | + return input / mult; | ||
92 | +} | 50 | +} |
93 | + | 51 | + |
94 | +/* | 52 | static const VMStateDescription vmstate_timers = { |
95 | + * return the output period of a clock given: | 53 | .name = "mss-timer-block", |
96 | + * + the periods in an array corresponding to input mux selector | 54 | .version_id = 1, |
97 | + * + the register xxx_CLK_CTRL value | 55 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mss_timer_info = { |
98 | + * + enable bit index in ctrl register | 56 | .parent = TYPE_SYS_BUS_DEVICE, |
99 | + * | 57 | .instance_size = sizeof(MSSTimerState), |
100 | + * This function makes the assumption that the ctrl_reg value is organized as | 58 | .instance_init = mss_timer_init, |
101 | + * follows: | 59 | + .instance_finalize = mss_timer_finalize, |
102 | + * + bits[13:8] clock frequency divisor | 60 | .class_init = mss_timer_class_init, |
103 | + * + bits[5:4] clock mux selector (index in array) | ||
104 | + * + bits[index] clock enable | ||
105 | + */ | ||
106 | +static uint64_t zynq_slcr_compute_clock(const uint64_t periods[], | ||
107 | + uint32_t ctrl_reg, | ||
108 | + unsigned index) | ||
109 | +{ | ||
110 | + uint32_t srcsel = extract32(ctrl_reg, 4, 2); /* bits [5:4] */ | ||
111 | + uint32_t divisor = extract32(ctrl_reg, 8, 6); /* bits [13:8] */ | ||
112 | + | ||
113 | + /* first, check if clock is disabled */ | ||
114 | + if (((ctrl_reg >> index) & 1u) == 0) { | ||
115 | + return 0; | ||
116 | + } | ||
117 | + | ||
118 | + /* | ||
119 | + * according to the Zynq technical ref. manual UG585 v1.12.2 in | ||
120 | + * Clocks chapter, section 25.10.1 page 705: | ||
121 | + * "The 6-bit divider provides a divide range of 1 to 63" | ||
122 | + * We follow here what is implemented in linux kernel and consider | ||
123 | + * the 0 value as a bypass (no division). | ||
124 | + */ | ||
125 | + /* frequency divisor -> period multiplication */ | ||
126 | + return periods[srcsel] * (divisor ? divisor : 1u); | ||
127 | +} | ||
128 | + | ||
129 | +/* | ||
130 | + * macro helper around zynq_slcr_compute_clock to avoid repeating | ||
131 | + * the register name. | ||
132 | + */ | ||
133 | +#define ZYNQ_COMPUTE_CLK(state, plls, reg, enable_field) \ | ||
134 | + zynq_slcr_compute_clock((plls), (state)->regs[reg], \ | ||
135 | + reg ## _ ## enable_field ## _SHIFT) | ||
136 | + | ||
137 | +/** | ||
138 | + * Compute and set the ouputs clocks periods. | ||
139 | + * But do not propagate them further. Connected clocks | ||
140 | + * will not receive any updates (See zynq_slcr_compute_clocks()) | ||
141 | + */ | ||
142 | +static void zynq_slcr_compute_clocks(ZynqSLCRState *s) | ||
143 | +{ | ||
144 | + uint64_t ps_clk = clock_get(s->ps_clk); | ||
145 | + | ||
146 | + /* consider outputs clocks are disabled while in reset */ | ||
147 | + if (device_is_in_reset(DEVICE(s))) { | ||
148 | + ps_clk = 0; | ||
149 | + } | ||
150 | + | ||
151 | + uint64_t io_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_IO_PLL_CTRL]); | ||
152 | + uint64_t arm_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_ARM_PLL_CTRL]); | ||
153 | + uint64_t ddr_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_DDR_PLL_CTRL]); | ||
154 | + | ||
155 | + uint64_t uart_mux[4] = {io_pll, io_pll, arm_pll, ddr_pll}; | ||
156 | + | ||
157 | + /* compute uartX reference clocks */ | ||
158 | + clock_set(s->uart0_ref_clk, | ||
159 | + ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT0)); | ||
160 | + clock_set(s->uart1_ref_clk, | ||
161 | + ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT1)); | ||
162 | +} | ||
163 | + | ||
164 | +/** | ||
165 | + * Propagate the outputs clocks. | ||
166 | + * zynq_slcr_compute_clocks() should have been called before | ||
167 | + * to configure them. | ||
168 | + */ | ||
169 | +static void zynq_slcr_propagate_clocks(ZynqSLCRState *s) | ||
170 | +{ | ||
171 | + clock_propagate(s->uart0_ref_clk); | ||
172 | + clock_propagate(s->uart1_ref_clk); | ||
173 | +} | ||
174 | + | ||
175 | +static void zynq_slcr_ps_clk_callback(void *opaque) | ||
176 | +{ | ||
177 | + ZynqSLCRState *s = (ZynqSLCRState *) opaque; | ||
178 | + zynq_slcr_compute_clocks(s); | ||
179 | + zynq_slcr_propagate_clocks(s); | ||
180 | +} | ||
181 | + | ||
182 | +static void zynq_slcr_reset_init(Object *obj, ResetType type) | ||
183 | +{ | ||
184 | + ZynqSLCRState *s = ZYNQ_SLCR(obj); | ||
185 | int i; | ||
186 | |||
187 | DB_PRINT("RESET\n"); | ||
188 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_reset(DeviceState *d) | ||
189 | s->regs[R_DDRIOB + 12] = 0x00000021; | ||
190 | } | ||
191 | |||
192 | +static void zynq_slcr_reset_hold(Object *obj) | ||
193 | +{ | ||
194 | + ZynqSLCRState *s = ZYNQ_SLCR(obj); | ||
195 | + | ||
196 | + /* will disable all output clocks */ | ||
197 | + zynq_slcr_compute_clocks(s); | ||
198 | + zynq_slcr_propagate_clocks(s); | ||
199 | +} | ||
200 | + | ||
201 | +static void zynq_slcr_reset_exit(Object *obj) | ||
202 | +{ | ||
203 | + ZynqSLCRState *s = ZYNQ_SLCR(obj); | ||
204 | + | ||
205 | + /* will compute output clocks according to ps_clk and registers */ | ||
206 | + zynq_slcr_compute_clocks(s); | ||
207 | + zynq_slcr_propagate_clocks(s); | ||
208 | +} | ||
209 | |||
210 | static bool zynq_slcr_check_offset(hwaddr offset, bool rnw) | ||
211 | { | ||
212 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_write(void *opaque, hwaddr offset, | ||
213 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); | ||
214 | } | ||
215 | break; | ||
216 | + case R_IO_PLL_CTRL: | ||
217 | + case R_ARM_PLL_CTRL: | ||
218 | + case R_DDR_PLL_CTRL: | ||
219 | + case R_UART_CLK_CTRL: | ||
220 | + zynq_slcr_compute_clocks(s); | ||
221 | + zynq_slcr_propagate_clocks(s); | ||
222 | + break; | ||
223 | } | ||
224 | } | ||
225 | |||
226 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps slcr_ops = { | ||
227 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
228 | }; | 61 | }; |
229 | 62 | ||
230 | +static const ClockPortInitArray zynq_slcr_clocks = { | ||
231 | + QDEV_CLOCK_IN(ZynqSLCRState, ps_clk, zynq_slcr_ps_clk_callback), | ||
232 | + QDEV_CLOCK_OUT(ZynqSLCRState, uart0_ref_clk), | ||
233 | + QDEV_CLOCK_OUT(ZynqSLCRState, uart1_ref_clk), | ||
234 | + QDEV_CLOCK_END | ||
235 | +}; | ||
236 | + | ||
237 | static void zynq_slcr_init(Object *obj) | ||
238 | { | ||
239 | ZynqSLCRState *s = ZYNQ_SLCR(obj); | ||
240 | @@ -XXX,XX +XXX,XX @@ static void zynq_slcr_init(Object *obj) | ||
241 | memory_region_init_io(&s->iomem, obj, &slcr_ops, s, "slcr", | ||
242 | ZYNQ_SLCR_MMIO_SIZE); | ||
243 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem); | ||
244 | + | ||
245 | + qdev_init_clocks(DEVICE(obj), zynq_slcr_clocks); | ||
246 | } | ||
247 | |||
248 | static const VMStateDescription vmstate_zynq_slcr = { | ||
249 | .name = "zynq_slcr", | ||
250 | - .version_id = 2, | ||
251 | + .version_id = 3, | ||
252 | .minimum_version_id = 2, | ||
253 | .fields = (VMStateField[]) { | ||
254 | VMSTATE_UINT32_ARRAY(regs, ZynqSLCRState, ZYNQ_SLCR_NUM_REGS), | ||
255 | + VMSTATE_CLOCK_V(ps_clk, ZynqSLCRState, 3), | ||
256 | VMSTATE_END_OF_LIST() | ||
257 | } | ||
258 | }; | ||
259 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_zynq_slcr = { | ||
260 | static void zynq_slcr_class_init(ObjectClass *klass, void *data) | ||
261 | { | ||
262 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
263 | + ResettableClass *rc = RESETTABLE_CLASS(klass); | ||
264 | |||
265 | dc->vmsd = &vmstate_zynq_slcr; | ||
266 | - dc->reset = zynq_slcr_reset; | ||
267 | + rc->phases.enter = zynq_slcr_reset_init; | ||
268 | + rc->phases.hold = zynq_slcr_reset_hold; | ||
269 | + rc->phases.exit = zynq_slcr_reset_exit; | ||
270 | } | ||
271 | |||
272 | static const TypeInfo zynq_slcr_info = { | ||
273 | -- | 63 | -- |
274 | 2.20.1 | 64 | 2.20.1 |
275 | 65 | ||
276 | 66 | diff view generated by jsdifflib |
1 | This object may be used to represent a clock inside a clock tree. | 1 | From: Gan Qixin <ganqixin@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | A clock may be connected to another clock so that it receives update, | 3 | When running device-introspect-test, a memory leak occurred in the |
4 | through a callback, whenever the source/parent clock is updated. | 4 | mv88w8618_pit_init function, so use ptimer_free() in the finalize function to |
5 | avoid it. | ||
5 | 6 | ||
6 | Although only the root clock of a clock tree controls the values | 7 | ASAN shows memory leak stack: |
7 | (represented as periods) of all clocks in tree, each clock holds | ||
8 | a local state containing the current value so that it can be fetched | ||
9 | independently. It will allows us to fullfill migration requirements | ||
10 | by migrating each clock independently of others. | ||
11 | 8 | ||
12 | This is based on the original work of Frederic Konrad. | 9 | Indirect leak of 192 byte(s) in 4 object(s) allocated from: |
10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) | ||
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db84 in timer_new_full /qemu/include/qemu/timer.h:523 | ||
13 | #3 0xaaabf555db84 in timer_new /qemu/include/qemu/timer.h:544 | ||
14 | #4 0xaaabf555db84 in timer_new_ns /qemu/include/qemu/timer.h:562 | ||
15 | #5 0xaaabf555db84 in ptimer_init /qemu/hw/core/ptimer.c:433 | ||
16 | #6 0xaaabf5bb2290 in mv88w8618_timer_init /qemu/hw/arm/musicpal.c:862 | ||
17 | #7 0xaaabf5bb2290 in mv88w8618_pit_init /qemu/hw/arm/musicpal.c:954 | ||
18 | #8 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
19 | #9 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
20 | #10 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
21 | #11 0xaaabf5a95540 in qdev_device_help /qemu/softmmu/qdev-monitor.c:283 | ||
22 | #12 0xaaabf5a96940 in qmp_device_add /qemu/softmmu/qdev-monitor.c:801 | ||
13 | 23 | ||
14 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 24 | Reported-by: Euler Robot <euler.robot@huawei.com> |
15 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> |
16 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Message-id: 20200406135251.157596-2-damien.hedde@greensocs.com | ||
18 | [PMM: Use uint64_t rather than unsigned long long in trace events; | ||
19 | the dtrace backend can't handle the latter] | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | --- | 28 | --- |
22 | hw/core/Makefile.objs | 1 + | 29 | hw/arm/musicpal.c | 12 ++++++++++++ |
23 | include/hw/clock.h | 216 ++++++++++++++++++++++++++++++++++++++++++ | 30 | 1 file changed, 12 insertions(+) |
24 | hw/core/clock.c | 130 +++++++++++++++++++++++++ | ||
25 | hw/core/trace-events | 7 ++ | ||
26 | 4 files changed, 354 insertions(+) | ||
27 | create mode 100644 include/hw/clock.h | ||
28 | create mode 100644 hw/core/clock.c | ||
29 | 31 | ||
30 | diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs | 32 | diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c |
31 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/core/Makefile.objs | 34 | --- a/hw/arm/musicpal.c |
33 | +++ b/hw/core/Makefile.objs | 35 | +++ b/hw/arm/musicpal.c |
34 | @@ -XXX,XX +XXX,XX @@ common-obj-y += hotplug.o | 36 | @@ -XXX,XX +XXX,XX @@ static void mv88w8618_pit_init(Object *obj) |
35 | common-obj-y += vmstate-if.o | 37 | sysbus_init_mmio(dev, &s->iomem); |
36 | # irq.o needed for qdev GPIO handling: | 38 | } |
37 | common-obj-y += irq.o | 39 | |
38 | +common-obj-y += clock.o | 40 | +static void mv88w8618_pit_finalize(Object *obj) |
39 | 41 | +{ | |
40 | common-obj-$(CONFIG_SOFTMMU) += reset.o | 42 | + SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
41 | common-obj-$(CONFIG_SOFTMMU) += qdev-fw.o | 43 | + mv88w8618_pit_state *s = MV88W8618_PIT(dev); |
42 | diff --git a/include/hw/clock.h b/include/hw/clock.h | 44 | + int i; |
43 | new file mode 100644 | ||
44 | index XXXXXXX..XXXXXXX | ||
45 | --- /dev/null | ||
46 | +++ b/include/hw/clock.h | ||
47 | @@ -XXX,XX +XXX,XX @@ | ||
48 | +/* | ||
49 | + * Hardware Clocks | ||
50 | + * | ||
51 | + * Copyright GreenSocs 2016-2020 | ||
52 | + * | ||
53 | + * Authors: | ||
54 | + * Frederic Konrad | ||
55 | + * Damien Hedde | ||
56 | + * | ||
57 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
58 | + * See the COPYING file in the top-level directory. | ||
59 | + */ | ||
60 | + | 45 | + |
61 | +#ifndef QEMU_HW_CLOCK_H | 46 | + for (i = 0; i < 4; i++) { |
62 | +#define QEMU_HW_CLOCK_H | 47 | + ptimer_free(s->timer[i].ptimer); |
63 | + | ||
64 | +#include "qom/object.h" | ||
65 | +#include "qemu/queue.h" | ||
66 | + | ||
67 | +#define TYPE_CLOCK "clock" | ||
68 | +#define CLOCK(obj) OBJECT_CHECK(Clock, (obj), TYPE_CLOCK) | ||
69 | + | ||
70 | +typedef void ClockCallback(void *opaque); | ||
71 | + | ||
72 | +/* | ||
73 | + * clock store a value representing the clock's period in 2^-32ns unit. | ||
74 | + * It can represent: | ||
75 | + * + periods from 2^-32ns up to 4seconds | ||
76 | + * + frequency from ~0.25Hz 2e10Ghz | ||
77 | + * Resolution of frequency representation decreases with frequency: | ||
78 | + * + at 100MHz, resolution is ~2mHz | ||
79 | + * + at 1Ghz, resolution is ~0.2Hz | ||
80 | + * + at 10Ghz, resolution is ~20Hz | ||
81 | + */ | ||
82 | +#define CLOCK_SECOND (1000000000llu << 32) | ||
83 | + | ||
84 | +/* | ||
85 | + * macro helpers to convert to hertz / nanosecond | ||
86 | + */ | ||
87 | +#define CLOCK_PERIOD_FROM_NS(ns) ((ns) * (CLOCK_SECOND / 1000000000llu)) | ||
88 | +#define CLOCK_PERIOD_TO_NS(per) ((per) / (CLOCK_SECOND / 1000000000llu)) | ||
89 | +#define CLOCK_PERIOD_FROM_HZ(hz) (((hz) != 0) ? CLOCK_SECOND / (hz) : 0u) | ||
90 | +#define CLOCK_PERIOD_TO_HZ(per) (((per) != 0) ? CLOCK_SECOND / (per) : 0u) | ||
91 | + | ||
92 | +/** | ||
93 | + * Clock: | ||
94 | + * @parent_obj: parent class | ||
95 | + * @period: unsigned integer representing the period of the clock | ||
96 | + * @canonical_path: clock path string cache (used for trace purpose) | ||
97 | + * @callback: called when clock changes | ||
98 | + * @callback_opaque: argument for @callback | ||
99 | + * @source: source (or parent in clock tree) of the clock | ||
100 | + * @children: list of clocks connected to this one (it is their source) | ||
101 | + * @sibling: structure used to form a clock list | ||
102 | + */ | ||
103 | + | ||
104 | +typedef struct Clock Clock; | ||
105 | + | ||
106 | +struct Clock { | ||
107 | + /*< private >*/ | ||
108 | + Object parent_obj; | ||
109 | + | ||
110 | + /* all fields are private and should not be modified directly */ | ||
111 | + | ||
112 | + /* fields */ | ||
113 | + uint64_t period; | ||
114 | + char *canonical_path; | ||
115 | + ClockCallback *callback; | ||
116 | + void *callback_opaque; | ||
117 | + | ||
118 | + /* Clocks are organized in a clock tree */ | ||
119 | + Clock *source; | ||
120 | + QLIST_HEAD(, Clock) children; | ||
121 | + QLIST_ENTRY(Clock) sibling; | ||
122 | +}; | ||
123 | + | ||
124 | +/** | ||
125 | + * clock_setup_canonical_path: | ||
126 | + * @clk: clock | ||
127 | + * | ||
128 | + * compute the canonical path of the clock (used by log messages) | ||
129 | + */ | ||
130 | +void clock_setup_canonical_path(Clock *clk); | ||
131 | + | ||
132 | +/** | ||
133 | + * clock_set_callback: | ||
134 | + * @clk: the clock to register the callback into | ||
135 | + * @cb: the callback function | ||
136 | + * @opaque: the argument to the callback | ||
137 | + * | ||
138 | + * Register a callback called on every clock update. | ||
139 | + */ | ||
140 | +void clock_set_callback(Clock *clk, ClockCallback *cb, void *opaque); | ||
141 | + | ||
142 | +/** | ||
143 | + * clock_clear_callback: | ||
144 | + * @clk: the clock to delete the callback from | ||
145 | + * | ||
146 | + * Unregister the callback registered with clock_set_callback. | ||
147 | + */ | ||
148 | +void clock_clear_callback(Clock *clk); | ||
149 | + | ||
150 | +/** | ||
151 | + * clock_set_source: | ||
152 | + * @clk: the clock. | ||
153 | + * @src: the source clock | ||
154 | + * | ||
155 | + * Setup @src as the clock source of @clk. The current @src period | ||
156 | + * value is also copied to @clk and its subtree but no callback is | ||
157 | + * called. | ||
158 | + * Further @src update will be propagated to @clk and its subtree. | ||
159 | + */ | ||
160 | +void clock_set_source(Clock *clk, Clock *src); | ||
161 | + | ||
162 | +/** | ||
163 | + * clock_set: | ||
164 | + * @clk: the clock to initialize. | ||
165 | + * @value: the clock's value, 0 means unclocked | ||
166 | + * | ||
167 | + * Set the local cached period value of @clk to @value. | ||
168 | + */ | ||
169 | +void clock_set(Clock *clk, uint64_t value); | ||
170 | + | ||
171 | +static inline void clock_set_hz(Clock *clk, unsigned hz) | ||
172 | +{ | ||
173 | + clock_set(clk, CLOCK_PERIOD_FROM_HZ(hz)); | ||
174 | +} | ||
175 | + | ||
176 | +static inline void clock_set_ns(Clock *clk, unsigned ns) | ||
177 | +{ | ||
178 | + clock_set(clk, CLOCK_PERIOD_FROM_NS(ns)); | ||
179 | +} | ||
180 | + | ||
181 | +/** | ||
182 | + * clock_propagate: | ||
183 | + * @clk: the clock | ||
184 | + * | ||
185 | + * Propagate the clock period that has been previously configured using | ||
186 | + * @clock_set(). This will update recursively all connected clocks. | ||
187 | + * It is an error to call this function on a clock which has a source. | ||
188 | + * Note: this function must not be called during device inititialization | ||
189 | + * or migration. | ||
190 | + */ | ||
191 | +void clock_propagate(Clock *clk); | ||
192 | + | ||
193 | +/** | ||
194 | + * clock_update: | ||
195 | + * @clk: the clock to update. | ||
196 | + * @value: the new clock's value, 0 means unclocked | ||
197 | + * | ||
198 | + * Update the @clk to the new @value. All connected clocks will be informed | ||
199 | + * of this update. This is equivalent to call @clock_set() then | ||
200 | + * @clock_propagate(). | ||
201 | + */ | ||
202 | +static inline void clock_update(Clock *clk, uint64_t value) | ||
203 | +{ | ||
204 | + clock_set(clk, value); | ||
205 | + clock_propagate(clk); | ||
206 | +} | ||
207 | + | ||
208 | +static inline void clock_update_hz(Clock *clk, unsigned hz) | ||
209 | +{ | ||
210 | + clock_update(clk, CLOCK_PERIOD_FROM_HZ(hz)); | ||
211 | +} | ||
212 | + | ||
213 | +static inline void clock_update_ns(Clock *clk, unsigned ns) | ||
214 | +{ | ||
215 | + clock_update(clk, CLOCK_PERIOD_FROM_NS(ns)); | ||
216 | +} | ||
217 | + | ||
218 | +/** | ||
219 | + * clock_get: | ||
220 | + * @clk: the clk to fetch the clock | ||
221 | + * | ||
222 | + * @return: the current period. | ||
223 | + */ | ||
224 | +static inline uint64_t clock_get(const Clock *clk) | ||
225 | +{ | ||
226 | + return clk->period; | ||
227 | +} | ||
228 | + | ||
229 | +static inline unsigned clock_get_hz(Clock *clk) | ||
230 | +{ | ||
231 | + return CLOCK_PERIOD_TO_HZ(clock_get(clk)); | ||
232 | +} | ||
233 | + | ||
234 | +static inline unsigned clock_get_ns(Clock *clk) | ||
235 | +{ | ||
236 | + return CLOCK_PERIOD_TO_NS(clock_get(clk)); | ||
237 | +} | ||
238 | + | ||
239 | +/** | ||
240 | + * clock_is_enabled: | ||
241 | + * @clk: a clock | ||
242 | + * | ||
243 | + * @return: true if the clock is running. | ||
244 | + */ | ||
245 | +static inline bool clock_is_enabled(const Clock *clk) | ||
246 | +{ | ||
247 | + return clock_get(clk) != 0; | ||
248 | +} | ||
249 | + | ||
250 | +static inline void clock_init(Clock *clk, uint64_t value) | ||
251 | +{ | ||
252 | + clock_set(clk, value); | ||
253 | +} | ||
254 | +static inline void clock_init_hz(Clock *clk, uint64_t value) | ||
255 | +{ | ||
256 | + clock_set_hz(clk, value); | ||
257 | +} | ||
258 | +static inline void clock_init_ns(Clock *clk, uint64_t value) | ||
259 | +{ | ||
260 | + clock_set_ns(clk, value); | ||
261 | +} | ||
262 | + | ||
263 | +#endif /* QEMU_HW_CLOCK_H */ | ||
264 | diff --git a/hw/core/clock.c b/hw/core/clock.c | ||
265 | new file mode 100644 | ||
266 | index XXXXXXX..XXXXXXX | ||
267 | --- /dev/null | ||
268 | +++ b/hw/core/clock.c | ||
269 | @@ -XXX,XX +XXX,XX @@ | ||
270 | +/* | ||
271 | + * Hardware Clocks | ||
272 | + * | ||
273 | + * Copyright GreenSocs 2016-2020 | ||
274 | + * | ||
275 | + * Authors: | ||
276 | + * Frederic Konrad | ||
277 | + * Damien Hedde | ||
278 | + * | ||
279 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
280 | + * See the COPYING file in the top-level directory. | ||
281 | + */ | ||
282 | + | ||
283 | +#include "qemu/osdep.h" | ||
284 | +#include "hw/clock.h" | ||
285 | +#include "trace.h" | ||
286 | + | ||
287 | +#define CLOCK_PATH(_clk) (_clk->canonical_path) | ||
288 | + | ||
289 | +void clock_setup_canonical_path(Clock *clk) | ||
290 | +{ | ||
291 | + g_free(clk->canonical_path); | ||
292 | + clk->canonical_path = object_get_canonical_path(OBJECT(clk)); | ||
293 | +} | ||
294 | + | ||
295 | +void clock_set_callback(Clock *clk, ClockCallback *cb, void *opaque) | ||
296 | +{ | ||
297 | + clk->callback = cb; | ||
298 | + clk->callback_opaque = opaque; | ||
299 | +} | ||
300 | + | ||
301 | +void clock_clear_callback(Clock *clk) | ||
302 | +{ | ||
303 | + clock_set_callback(clk, NULL, NULL); | ||
304 | +} | ||
305 | + | ||
306 | +void clock_set(Clock *clk, uint64_t period) | ||
307 | +{ | ||
308 | + trace_clock_set(CLOCK_PATH(clk), CLOCK_PERIOD_TO_NS(clk->period), | ||
309 | + CLOCK_PERIOD_TO_NS(period)); | ||
310 | + clk->period = period; | ||
311 | +} | ||
312 | + | ||
313 | +static void clock_propagate_period(Clock *clk, bool call_callbacks) | ||
314 | +{ | ||
315 | + Clock *child; | ||
316 | + | ||
317 | + QLIST_FOREACH(child, &clk->children, sibling) { | ||
318 | + if (child->period != clk->period) { | ||
319 | + child->period = clk->period; | ||
320 | + trace_clock_update(CLOCK_PATH(child), CLOCK_PATH(clk), | ||
321 | + CLOCK_PERIOD_TO_NS(clk->period), | ||
322 | + call_callbacks); | ||
323 | + if (call_callbacks && child->callback) { | ||
324 | + child->callback(child->callback_opaque); | ||
325 | + } | ||
326 | + clock_propagate_period(child, call_callbacks); | ||
327 | + } | ||
328 | + } | 48 | + } |
329 | +} | 49 | +} |
330 | + | 50 | + |
331 | +void clock_propagate(Clock *clk) | 51 | static const VMStateDescription mv88w8618_timer_vmsd = { |
332 | +{ | 52 | .name = "timer", |
333 | + assert(clk->source == NULL); | 53 | .version_id = 1, |
334 | + trace_clock_propagate(CLOCK_PATH(clk)); | 54 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo mv88w8618_pit_info = { |
335 | + clock_propagate_period(clk, true); | 55 | .parent = TYPE_SYS_BUS_DEVICE, |
336 | +} | 56 | .instance_size = sizeof(mv88w8618_pit_state), |
337 | + | 57 | .instance_init = mv88w8618_pit_init, |
338 | +void clock_set_source(Clock *clk, Clock *src) | 58 | + .instance_finalize = mv88w8618_pit_finalize, |
339 | +{ | 59 | .class_init = mv88w8618_pit_class_init, |
340 | + /* changing clock source is not supported */ | 60 | }; |
341 | + assert(!clk->source); | 61 | |
342 | + | ||
343 | + trace_clock_set_source(CLOCK_PATH(clk), CLOCK_PATH(src)); | ||
344 | + | ||
345 | + clk->period = src->period; | ||
346 | + QLIST_INSERT_HEAD(&src->children, clk, sibling); | ||
347 | + clk->source = src; | ||
348 | + clock_propagate_period(clk, false); | ||
349 | +} | ||
350 | + | ||
351 | +static void clock_disconnect(Clock *clk) | ||
352 | +{ | ||
353 | + if (clk->source == NULL) { | ||
354 | + return; | ||
355 | + } | ||
356 | + | ||
357 | + trace_clock_disconnect(CLOCK_PATH(clk)); | ||
358 | + | ||
359 | + clk->source = NULL; | ||
360 | + QLIST_REMOVE(clk, sibling); | ||
361 | +} | ||
362 | + | ||
363 | +static void clock_initfn(Object *obj) | ||
364 | +{ | ||
365 | + Clock *clk = CLOCK(obj); | ||
366 | + | ||
367 | + QLIST_INIT(&clk->children); | ||
368 | +} | ||
369 | + | ||
370 | +static void clock_finalizefn(Object *obj) | ||
371 | +{ | ||
372 | + Clock *clk = CLOCK(obj); | ||
373 | + Clock *child, *next; | ||
374 | + | ||
375 | + /* clear our list of children */ | ||
376 | + QLIST_FOREACH_SAFE(child, &clk->children, sibling, next) { | ||
377 | + clock_disconnect(child); | ||
378 | + } | ||
379 | + | ||
380 | + /* remove us from source's children list */ | ||
381 | + clock_disconnect(clk); | ||
382 | + | ||
383 | + g_free(clk->canonical_path); | ||
384 | +} | ||
385 | + | ||
386 | +static const TypeInfo clock_info = { | ||
387 | + .name = TYPE_CLOCK, | ||
388 | + .parent = TYPE_OBJECT, | ||
389 | + .instance_size = sizeof(Clock), | ||
390 | + .instance_init = clock_initfn, | ||
391 | + .instance_finalize = clock_finalizefn, | ||
392 | +}; | ||
393 | + | ||
394 | +static void clock_register_types(void) | ||
395 | +{ | ||
396 | + type_register_static(&clock_info); | ||
397 | +} | ||
398 | + | ||
399 | +type_init(clock_register_types) | ||
400 | diff --git a/hw/core/trace-events b/hw/core/trace-events | ||
401 | index XXXXXXX..XXXXXXX 100644 | ||
402 | --- a/hw/core/trace-events | ||
403 | +++ b/hw/core/trace-events | ||
404 | @@ -XXX,XX +XXX,XX @@ resettable_phase_exit_begin(void *obj, const char *objtype, unsigned count, int | ||
405 | resettable_phase_exit_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d" | ||
406 | resettable_phase_exit_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d" | ||
407 | resettable_transitional_function(void *obj, const char *objtype) "obj=%p(%s)" | ||
408 | + | ||
409 | +# clock.c | ||
410 | +clock_set_source(const char *clk, const char *src) "'%s', src='%s'" | ||
411 | +clock_disconnect(const char *clk) "'%s'" | ||
412 | +clock_set(const char *clk, uint64_t old, uint64_t new) "'%s', ns=%"PRIu64"->%"PRIu64 | ||
413 | +clock_propagate(const char *clk) "'%s'" | ||
414 | +clock_update(const char *clk, const char *src, uint64_t val, int cb) "'%s', src='%s', ns=%"PRIu64", cb=%d" | ||
415 | -- | 62 | -- |
416 | 2.20.1 | 63 | 2.20.1 |
417 | 64 | ||
418 | 65 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Gan Qixin <ganqixin@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Fix descriptor loading from registers wrt host endianness. | 3 | When running device-introspect-test, a memory leak occurred in the |
4 | exynos4210_mct_init function, so use ptimer_free() in the finalize function to | ||
5 | avoid it. | ||
4 | 6 | ||
5 | Reported-by: Peter Maydell <peter.maydell@linaro.org> | 7 | ASAN shows memory leak stack: |
6 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 8 | |
7 | Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> | 9 | Indirect leak of 96 byte(s) in 1 object(s) allocated from: |
8 | Message-id: 20200404122718.25111-3-edgar.iglesias@gmail.com | 10 | #0 0xffffab97e1f0 in __interceptor_calloc (/lib64/libasan.so.5+0xee1f0) |
11 | #1 0xffffab256800 in g_malloc0 (/lib64/libglib-2.0.so.0+0x56800) | ||
12 | #2 0xaaabf555db78 in ptimer_init /qemu/hw/core/ptimer.c:432 | ||
13 | #3 0xaaabf56b01a0 in exynos4210_mct_init /qemu/hw/timer/exynos4210_mct.c:1505 | ||
14 | #4 0xaaabf6339f6c in object_initialize_with_type /qemu/qom/object.c:515 | ||
15 | #5 0xaaabf633a1e0 in object_new_with_type /qemu/qom/object.c:729 | ||
16 | #6 0xaaabf6375e40 in qmp_device_list_properties /qemu/qom/qom-qmp-cmds.c:153 | ||
17 | #7 0xaaabf653d8ec in qmp_marshal_device_list_properties /qemu/qapi/qapi-commands-qdev.c:59 | ||
18 | #8 0xaaabf6587d08 in do_qmp_dispatch_bh /qemu/qapi/qmp-dispatch.c:110 | ||
19 | #9 0xaaabf6552708 in aio_bh_call /qemu/util/async.c:136 | ||
20 | #10 0xaaabf6552708 in aio_bh_poll /qemu/util/async.c:164 | ||
21 | #11 0xaaabf655f19c in aio_dispatch /qemu/util/aio-posix.c:381 | ||
22 | #12 0xaaabf65523f4 in aio_ctx_dispatch /qemu/util/async.c:306 | ||
23 | |||
24 | Reported-by: Euler Robot <euler.robot@huawei.com> | ||
25 | Signed-off-by: Gan Qixin <ganqixin@huawei.com> | ||
26 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 27 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 28 | --- |
11 | hw/dma/xlnx-zdma.c | 14 ++++++++++---- | 29 | hw/timer/exynos4210_mct.c | 14 ++++++++++++++ |
12 | 1 file changed, 10 insertions(+), 4 deletions(-) | 30 | 1 file changed, 14 insertions(+) |
13 | 31 | ||
14 | diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c | 32 | diff --git a/hw/timer/exynos4210_mct.c b/hw/timer/exynos4210_mct.c |
15 | index XXXXXXX..XXXXXXX 100644 | 33 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/dma/xlnx-zdma.c | 34 | --- a/hw/timer/exynos4210_mct.c |
17 | +++ b/hw/dma/xlnx-zdma.c | 35 | +++ b/hw/timer/exynos4210_mct.c |
18 | @@ -XXX,XX +XXX,XX @@ static void zdma_put_regaddr64(XlnxZDMA *s, unsigned int basereg, uint64_t addr) | 36 | @@ -XXX,XX +XXX,XX @@ static void exynos4210_mct_init(Object *obj) |
19 | s->regs[basereg + 1] = addr >> 32; | 37 | sysbus_init_mmio(dev, &s->iomem); |
20 | } | 38 | } |
21 | 39 | ||
22 | +static void zdma_load_descriptor_reg(XlnxZDMA *s, unsigned int reg, | 40 | +static void exynos4210_mct_finalize(Object *obj) |
23 | + XlnxZDMADescr *descr) | ||
24 | +{ | 41 | +{ |
25 | + descr->addr = zdma_get_regaddr64(s, reg); | 42 | + int i; |
26 | + descr->size = s->regs[reg + 2]; | 43 | + Exynos4210MCTState *s = EXYNOS4210_MCT(obj); |
27 | + descr->attr = s->regs[reg + 3]; | 44 | + |
45 | + ptimer_free(s->g_timer.ptimer_frc); | ||
46 | + | ||
47 | + for (i = 0; i < 2; i++) { | ||
48 | + ptimer_free(s->l_timer[i].tick_timer.ptimer_tick); | ||
49 | + ptimer_free(s->l_timer[i].ptimer_frc); | ||
50 | + } | ||
28 | +} | 51 | +} |
29 | + | 52 | + |
30 | static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr, | 53 | static void exynos4210_mct_class_init(ObjectClass *klass, void *data) |
31 | XlnxZDMADescr *descr) | ||
32 | { | 54 | { |
33 | @@ -XXX,XX +XXX,XX @@ static void zdma_load_src_descriptor(XlnxZDMA *s) | 55 | DeviceClass *dc = DEVICE_CLASS(klass); |
34 | unsigned int ptype = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, POINT_TYPE); | 56 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo exynos4210_mct_info = { |
35 | 57 | .parent = TYPE_SYS_BUS_DEVICE, | |
36 | if (ptype == PT_REG) { | 58 | .instance_size = sizeof(Exynos4210MCTState), |
37 | - memcpy(&s->dsc_src, &s->regs[R_ZDMA_CH_SRC_DSCR_WORD0], | 59 | .instance_init = exynos4210_mct_init, |
38 | - sizeof(s->dsc_src)); | 60 | + .instance_finalize = exynos4210_mct_finalize, |
39 | + zdma_load_descriptor_reg(s, R_ZDMA_CH_SRC_DSCR_WORD0, &s->dsc_src); | 61 | .class_init = exynos4210_mct_class_init, |
40 | return; | 62 | }; |
41 | } | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ static void zdma_load_dst_descriptor(XlnxZDMA *s) | ||
44 | bool dst_type; | ||
45 | |||
46 | if (ptype == PT_REG) { | ||
47 | - memcpy(&s->dsc_dst, &s->regs[R_ZDMA_CH_DST_DSCR_WORD0], | ||
48 | - sizeof(s->dsc_dst)); | ||
49 | + zdma_load_descriptor_reg(s, R_ZDMA_CH_DST_DSCR_WORD0, &s->dsc_dst); | ||
50 | return; | ||
51 | } | ||
52 | 63 | ||
53 | -- | 64 | -- |
54 | 2.20.1 | 65 | 2.20.1 |
55 | 66 | ||
56 | 67 | diff view generated by jsdifflib |
1 | From: Keqian Zhu <zhukeqian1@huawei.com> | 1 | From: Bin Meng <bin.meng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | Replace "acpi-mem-hotplug" with "acpi-cpu-hotplug" | 3 | U-Boot expects PMU_MISC0 register bit 7 is set (see init_bandgap() |
4 | in arch/arm/mach-imx/mx6/soc.c) during boot. This bit indicates the | ||
5 | bandgap has stabilized. | ||
4 | 6 | ||
5 | Signed-off-by: Keqian Zhu <zhukeqian1@huawei.com> | 7 | With this change, the latest upstream U-Boot (v2021.01-rc3) for imx6 |
6 | Message-id: 20200413091552.62748-4-zhukeqian1@huawei.com | 8 | sabrelite board (mx6qsabrelite_defconfig), with a slight change made |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | by switching CONFIG_OF_SEPARATE to CONFIG_OF_EMBED, boots to U-Boot |
10 | shell on QEMU with the following command: | ||
11 | |||
12 | $ qemu-system-arm -M sabrelite -smp 4 -m 1G -kernel u-boot \ | ||
13 | -display none -serial null -serial stdio | ||
14 | |||
15 | Boot log below: | ||
16 | |||
17 | U-Boot 2021.01-rc3 (Dec 12 2020 - 17:40:02 +0800) | ||
18 | |||
19 | CPU: Freescale i.MX?? rev1.0 at 792 MHz | ||
20 | Reset cause: POR | ||
21 | Model: Freescale i.MX6 Quad SABRE Lite Board | ||
22 | Board: SABRE Lite | ||
23 | I2C: ready | ||
24 | DRAM: 1 GiB | ||
25 | force_idle_bus: sda=0 scl=0 sda.gp=0x5c scl.gp=0x55 | ||
26 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
27 | force_idle_bus: sda=0 scl=0 sda.gp=0x6d scl.gp=0x6c | ||
28 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
29 | force_idle_bus: sda=0 scl=0 sda.gp=0xcb scl.gp=0x5 | ||
30 | force_idle_bus: failed to clear bus, sda=0 scl=0 | ||
31 | MMC: FSL_SDHC: 0, FSL_SDHC: 1 | ||
32 | Loading Environment from MMC... *** Warning - No block device, using default environment | ||
33 | |||
34 | In: serial | ||
35 | Out: serial | ||
36 | Err: serial | ||
37 | Net: Board Net Initialization Failed | ||
38 | No ethernet found. | ||
39 | starting USB... | ||
40 | Bus usb@2184000: usb dr_mode not found | ||
41 | USB EHCI 1.00 | ||
42 | Bus usb@2184200: USB EHCI 1.00 | ||
43 | scanning bus usb@2184000 for devices... 1 USB Device(s) found | ||
44 | scanning bus usb@2184200 for devices... 1 USB Device(s) found | ||
45 | scanning usb for storage devices... 0 Storage Device(s) found | ||
46 | scanning usb for ethernet devices... 0 Ethernet Device(s) found | ||
47 | Hit any key to stop autoboot: 0 | ||
48 | => | ||
49 | |||
50 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
51 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
52 | Message-id: 20210106063504.10841-2-bmeng.cn@gmail.com | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 53 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 54 | --- |
10 | hw/acpi/cpu.c | 2 +- | 55 | hw/misc/imx6_ccm.c | 2 +- |
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | 56 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 57 | ||
13 | diff --git a/hw/acpi/cpu.c b/hw/acpi/cpu.c | 58 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c |
14 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/acpi/cpu.c | 60 | --- a/hw/misc/imx6_ccm.c |
16 | +++ b/hw/acpi/cpu.c | 61 | +++ b/hw/misc/imx6_ccm.c |
17 | @@ -XXX,XX +XXX,XX @@ void cpu_hotplug_hw_init(MemoryRegion *as, Object *owner, | 62 | @@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev) |
18 | state->devs[i].arch_id = id_list->cpus[i].arch_id; | 63 | s->analog[PMU_REG_3P0] = 0x00000F74; |
19 | } | 64 | s->analog[PMU_REG_2P5] = 0x00005071; |
20 | memory_region_init_io(&state->ctrl_reg, owner, &cpu_hotplug_ops, state, | 65 | s->analog[PMU_REG_CORE] = 0x00402010; |
21 | - "acpi-mem-hotplug", ACPI_CPU_HOTPLUG_REG_LEN); | 66 | - s->analog[PMU_MISC0] = 0x04000000; |
22 | + "acpi-cpu-hotplug", ACPI_CPU_HOTPLUG_REG_LEN); | 67 | + s->analog[PMU_MISC0] = 0x04000080; |
23 | memory_region_add_subregion(as, base_addr, &state->ctrl_reg); | 68 | s->analog[PMU_MISC1] = 0x00000000; |
24 | } | 69 | s->analog[PMU_MISC2] = 0x00272727; |
25 | 70 | ||
26 | -- | 71 | -- |
27 | 2.20.1 | 72 | 2.20.1 |
28 | 73 | ||
29 | 74 | diff view generated by jsdifflib |
1 | From: Cameron Esfahani <dirty@apple.com> | 1 | From: Bin Meng <bin.meng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | NRF51_GPIO_REG_CNF_END doesn't actually refer to the start of the last | 3 | Currently when U-Boot boots, it prints "??" for i.MX processor: |
4 | valid CNF register: it's referring to the last byte of the last valid | ||
5 | CNF register. | ||
6 | 4 | ||
7 | This hasn't been a problem up to now, as current implementation in | 5 | CPU: Freescale i.MX?? rev1.0 at 792 MHz |
8 | memory.c turns an unaligned 4-byte read from 0x77f to a single byte read | ||
9 | and the qtest only looks at the least-significant byte of the register. | ||
10 | 6 | ||
11 | But when running with patches which fix unaligned accesses in memory.c, | 7 | The register that was used to determine the silicon type is |
12 | the qtest breaks. | 8 | undocumented in the latest IMX6DQRM (Rev. 6, 05/2020), but we |
9 | can refer to get_cpu_rev() in arch/arm/mach-imx/mx6/soc.c in | ||
10 | the U-Boot source codes that USB_ANALOG_DIGPROG is used. | ||
13 | 11 | ||
14 | Considering NRF51 doesn't support unaligned accesses, the simplest fix | 12 | Update its reset value to indicate i.MX6Q. |
15 | is to actually set NRF51_GPIO_REG_CNF_END to the start of the last valid | ||
16 | CNF register: 0x77c. | ||
17 | 13 | ||
18 | Now, qtests work with or without the unaligned access patches. | 14 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
19 | 15 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | |
20 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | 16 | Message-id: 20210106063504.10841-3-bmeng.cn@gmail.com |
21 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
22 | Reviewed-by: Joel Stanley <joel@jms.id.au> | ||
23 | Signed-off-by: Cameron Esfahani <dirty@apple.com> | ||
24 | Message-id: 51b427f06838622da783d38ba56e3630d6d85c60.1586925392.git.dirty@apple.com | ||
25 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 18 | --- |
28 | include/hw/gpio/nrf51_gpio.h | 2 +- | 19 | hw/misc/imx6_ccm.c | 2 +- |
29 | 1 file changed, 1 insertion(+), 1 deletion(-) | 20 | 1 file changed, 1 insertion(+), 1 deletion(-) |
30 | 21 | ||
31 | diff --git a/include/hw/gpio/nrf51_gpio.h b/include/hw/gpio/nrf51_gpio.h | 22 | diff --git a/hw/misc/imx6_ccm.c b/hw/misc/imx6_ccm.c |
32 | index XXXXXXX..XXXXXXX 100644 | 23 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/hw/gpio/nrf51_gpio.h | 24 | --- a/hw/misc/imx6_ccm.c |
34 | +++ b/include/hw/gpio/nrf51_gpio.h | 25 | +++ b/hw/misc/imx6_ccm.c |
35 | @@ -XXX,XX +XXX,XX @@ | 26 | @@ -XXX,XX +XXX,XX @@ static void imx6_ccm_reset(DeviceState *dev) |
36 | #define NRF51_GPIO_REG_DIRSET 0x518 | 27 | s->analog[USB_ANALOG_USB2_VBUS_DETECT] = 0x00000004; |
37 | #define NRF51_GPIO_REG_DIRCLR 0x51C | 28 | s->analog[USB_ANALOG_USB2_CHRG_DETECT] = 0x00000000; |
38 | #define NRF51_GPIO_REG_CNF_START 0x700 | 29 | s->analog[USB_ANALOG_USB2_MISC] = 0x00000002; |
39 | -#define NRF51_GPIO_REG_CNF_END 0x77F | 30 | - s->analog[USB_ANALOG_DIGPROG] = 0x00000000; |
40 | +#define NRF51_GPIO_REG_CNF_END 0x77C | 31 | + s->analog[USB_ANALOG_DIGPROG] = 0x00630000; |
41 | 32 | ||
42 | #define NRF51_GPIO_PULLDOWN 1 | 33 | /* all PLLs need to be locked */ |
43 | #define NRF51_GPIO_PULLUP 3 | 34 | s->analog[CCM_ANALOG_PLL_ARM] |= CCM_ANALOG_PLL_LOCK; |
44 | -- | 35 | -- |
45 | 2.20.1 | 36 | 2.20.1 |
46 | 37 | ||
47 | 38 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Keqian Zhu <zhukeqian1@huawei.com> | ||
2 | 1 | ||
3 | The KVM_VGIC_ATTR macro expect the second parameter as gicr_typer, | ||
4 | of which high 32bit is constructed by mp_affinity. For most case, | ||
5 | the high 32bit of mp_affinity is zero, so it will always access the | ||
6 | ICC_CTLR_EL1 of CPU0. | ||
7 | |||
8 | Signed-off-by: Keqian Zhu <zhukeqian1@huawei.com> | ||
9 | Message-id: 20200413091552.62748-2-zhukeqian1@huawei.com | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/intc/arm_gicv3_kvm.c | 4 +--- | ||
14 | 1 file changed, 1 insertion(+), 3 deletions(-) | ||
15 | |||
16 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/intc/arm_gicv3_kvm.c | ||
19 | +++ b/hw/intc/arm_gicv3_kvm.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_get(GICv3State *s) | ||
21 | |||
22 | static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
23 | { | ||
24 | - ARMCPU *cpu; | ||
25 | GICv3State *s; | ||
26 | GICv3CPUState *c; | ||
27 | |||
28 | c = (GICv3CPUState *)env->gicv3state; | ||
29 | s = c->gic; | ||
30 | - cpu = ARM_CPU(c->cpu); | ||
31 | |||
32 | c->icc_pmr_el1 = 0; | ||
33 | c->icc_bpr[GICV3_G0] = GIC_MIN_BPR; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
35 | |||
36 | /* Initialize to actual HW supported configuration */ | ||
37 | kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS, | ||
38 | - KVM_VGIC_ATTR(ICC_CTLR_EL1, cpu->mp_affinity), | ||
39 | + KVM_VGIC_ATTR(ICC_CTLR_EL1, c->gicr_typer), | ||
40 | &c->icc_ctlr_el1[GICV3_NS], false, &error_abort); | ||
41 | |||
42 | c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS]; | ||
43 | -- | ||
44 | 2.20.1 | ||
45 | |||
46 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
2 | 1 | ||
3 | Modelled Ethernet MAC of Smartfusion2 SoC. | ||
4 | Micrel KSZ8051 PHY is present on Emcraft's | ||
5 | SOM kit hence same PHY is emulated. | ||
6 | |||
7 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
8 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Message-id: 1587048891-30493-2-git-send-email-sundeep.lkml@gmail.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/net/Makefile.objs | 1 + | ||
14 | include/hw/net/msf2-emac.h | 53 ++++ | ||
15 | hw/net/msf2-emac.c | 589 +++++++++++++++++++++++++++++++++++++ | ||
16 | MAINTAINERS | 2 + | ||
17 | 4 files changed, 645 insertions(+) | ||
18 | create mode 100644 include/hw/net/msf2-emac.h | ||
19 | create mode 100644 hw/net/msf2-emac.c | ||
20 | |||
21 | diff --git a/hw/net/Makefile.objs b/hw/net/Makefile.objs | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/net/Makefile.objs | ||
24 | +++ b/hw/net/Makefile.objs | ||
25 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_ROCKER) += rocker/rocker.o rocker/rocker_fp.o \ | ||
26 | obj-$(call lnot,$(CONFIG_ROCKER)) += rocker/qmp-norocker.o | ||
27 | |||
28 | common-obj-$(CONFIG_CAN_BUS) += can/ | ||
29 | +common-obj-$(CONFIG_MSF2) += msf2-emac.o | ||
30 | diff --git a/include/hw/net/msf2-emac.h b/include/hw/net/msf2-emac.h | ||
31 | new file mode 100644 | ||
32 | index XXXXXXX..XXXXXXX | ||
33 | --- /dev/null | ||
34 | +++ b/include/hw/net/msf2-emac.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | +/* | ||
37 | + * QEMU model of the Smartfusion2 Ethernet MAC. | ||
38 | + * | ||
39 | + * Copyright (c) 2020 Subbaraya Sundeep <sundeep.lkml@gmail.com>. | ||
40 | + * | ||
41 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
42 | + * of this software and associated documentation files (the "Software"), to deal | ||
43 | + * in the Software without restriction, including without limitation the rights | ||
44 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
45 | + * copies of the Software, and to permit persons to whom the Software is | ||
46 | + * furnished to do so, subject to the following conditions: | ||
47 | + * | ||
48 | + * The above copyright notice and this permission notice shall be included in | ||
49 | + * all copies or substantial portions of the Software. | ||
50 | + * | ||
51 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
52 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
53 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
54 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
55 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
56 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
57 | + * THE SOFTWARE. | ||
58 | + */ | ||
59 | + | ||
60 | +#include "hw/sysbus.h" | ||
61 | +#include "exec/memory.h" | ||
62 | +#include "net/net.h" | ||
63 | +#include "net/eth.h" | ||
64 | + | ||
65 | +#define TYPE_MSS_EMAC "msf2-emac" | ||
66 | +#define MSS_EMAC(obj) \ | ||
67 | + OBJECT_CHECK(MSF2EmacState, (obj), TYPE_MSS_EMAC) | ||
68 | + | ||
69 | +#define R_MAX (0x1a0 / 4) | ||
70 | +#define PHY_MAX_REGS 32 | ||
71 | + | ||
72 | +typedef struct MSF2EmacState { | ||
73 | + SysBusDevice parent; | ||
74 | + | ||
75 | + MemoryRegion mmio; | ||
76 | + MemoryRegion *dma_mr; | ||
77 | + AddressSpace dma_as; | ||
78 | + | ||
79 | + qemu_irq irq; | ||
80 | + NICState *nic; | ||
81 | + NICConf conf; | ||
82 | + | ||
83 | + uint8_t mac_addr[ETH_ALEN]; | ||
84 | + uint32_t rx_desc; | ||
85 | + uint16_t phy_regs[PHY_MAX_REGS]; | ||
86 | + | ||
87 | + uint32_t regs[R_MAX]; | ||
88 | +} MSF2EmacState; | ||
89 | diff --git a/hw/net/msf2-emac.c b/hw/net/msf2-emac.c | ||
90 | new file mode 100644 | ||
91 | index XXXXXXX..XXXXXXX | ||
92 | --- /dev/null | ||
93 | +++ b/hw/net/msf2-emac.c | ||
94 | @@ -XXX,XX +XXX,XX @@ | ||
95 | +/* | ||
96 | + * QEMU model of the Smartfusion2 Ethernet MAC. | ||
97 | + * | ||
98 | + * Copyright (c) 2020 Subbaraya Sundeep <sundeep.lkml@gmail.com>. | ||
99 | + * | ||
100 | + * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
101 | + * of this software and associated documentation files (the "Software"), to deal | ||
102 | + * in the Software without restriction, including without limitation the rights | ||
103 | + * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | ||
104 | + * copies of the Software, and to permit persons to whom the Software is | ||
105 | + * furnished to do so, subject to the following conditions: | ||
106 | + * | ||
107 | + * The above copyright notice and this permission notice shall be included in | ||
108 | + * all copies or substantial portions of the Software. | ||
109 | + * | ||
110 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | ||
111 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | ||
112 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | ||
113 | + * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | ||
114 | + * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | ||
115 | + * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | ||
116 | + * THE SOFTWARE. | ||
117 | + * | ||
118 | + * Refer to section Ethernet MAC in the document: | ||
119 | + * UG0331: SmartFusion2 Microcontroller Subsystem User Guide | ||
120 | + * Datasheet URL: | ||
121 | + * https://www.microsemi.com/document-portal/cat_view/56661-internal-documents/ | ||
122 | + * 56758-soc?lang=en&limit=20&limitstart=220 | ||
123 | + */ | ||
124 | + | ||
125 | +#include "qemu/osdep.h" | ||
126 | +#include "qemu-common.h" | ||
127 | +#include "qemu/log.h" | ||
128 | +#include "qapi/error.h" | ||
129 | +#include "exec/address-spaces.h" | ||
130 | +#include "hw/registerfields.h" | ||
131 | +#include "hw/net/msf2-emac.h" | ||
132 | +#include "hw/net/mii.h" | ||
133 | +#include "hw/irq.h" | ||
134 | +#include "hw/qdev-properties.h" | ||
135 | +#include "migration/vmstate.h" | ||
136 | + | ||
137 | +REG32(CFG1, 0x0) | ||
138 | + FIELD(CFG1, RESET, 31, 1) | ||
139 | + FIELD(CFG1, RX_EN, 2, 1) | ||
140 | + FIELD(CFG1, TX_EN, 0, 1) | ||
141 | + FIELD(CFG1, LB_EN, 8, 1) | ||
142 | +REG32(CFG2, 0x4) | ||
143 | +REG32(IFG, 0x8) | ||
144 | +REG32(HALF_DUPLEX, 0xc) | ||
145 | +REG32(MAX_FRAME_LENGTH, 0x10) | ||
146 | +REG32(MII_CMD, 0x24) | ||
147 | + FIELD(MII_CMD, READ, 0, 1) | ||
148 | +REG32(MII_ADDR, 0x28) | ||
149 | + FIELD(MII_ADDR, REGADDR, 0, 5) | ||
150 | + FIELD(MII_ADDR, PHYADDR, 8, 5) | ||
151 | +REG32(MII_CTL, 0x2c) | ||
152 | +REG32(MII_STS, 0x30) | ||
153 | +REG32(STA1, 0x40) | ||
154 | +REG32(STA2, 0x44) | ||
155 | +REG32(FIFO_CFG0, 0x48) | ||
156 | +REG32(FIFO_CFG4, 0x58) | ||
157 | + FIELD(FIFO_CFG4, BCAST, 9, 1) | ||
158 | + FIELD(FIFO_CFG4, MCAST, 8, 1) | ||
159 | +REG32(FIFO_CFG5, 0x5C) | ||
160 | + FIELD(FIFO_CFG5, BCAST, 9, 1) | ||
161 | + FIELD(FIFO_CFG5, MCAST, 8, 1) | ||
162 | +REG32(DMA_TX_CTL, 0x180) | ||
163 | + FIELD(DMA_TX_CTL, EN, 0, 1) | ||
164 | +REG32(DMA_TX_DESC, 0x184) | ||
165 | +REG32(DMA_TX_STATUS, 0x188) | ||
166 | + FIELD(DMA_TX_STATUS, PKTCNT, 16, 8) | ||
167 | + FIELD(DMA_TX_STATUS, UNDERRUN, 1, 1) | ||
168 | + FIELD(DMA_TX_STATUS, PKT_SENT, 0, 1) | ||
169 | +REG32(DMA_RX_CTL, 0x18c) | ||
170 | + FIELD(DMA_RX_CTL, EN, 0, 1) | ||
171 | +REG32(DMA_RX_DESC, 0x190) | ||
172 | +REG32(DMA_RX_STATUS, 0x194) | ||
173 | + FIELD(DMA_RX_STATUS, PKTCNT, 16, 8) | ||
174 | + FIELD(DMA_RX_STATUS, OVERFLOW, 2, 1) | ||
175 | + FIELD(DMA_RX_STATUS, PKT_RCVD, 0, 1) | ||
176 | +REG32(DMA_IRQ_MASK, 0x198) | ||
177 | +REG32(DMA_IRQ, 0x19c) | ||
178 | + | ||
179 | +#define EMPTY_MASK (1 << 31) | ||
180 | +#define PKT_SIZE 0x7FF | ||
181 | +#define PHYADDR 0x1 | ||
182 | +#define MAX_PKT_SIZE 2048 | ||
183 | + | ||
184 | +typedef struct { | ||
185 | + uint32_t pktaddr; | ||
186 | + uint32_t pktsize; | ||
187 | + uint32_t next; | ||
188 | +} EmacDesc; | ||
189 | + | ||
190 | +static uint32_t emac_get_isr(MSF2EmacState *s) | ||
191 | +{ | ||
192 | + uint32_t ier = s->regs[R_DMA_IRQ_MASK]; | ||
193 | + uint32_t tx = s->regs[R_DMA_TX_STATUS] & 0xF; | ||
194 | + uint32_t rx = s->regs[R_DMA_RX_STATUS] & 0xF; | ||
195 | + uint32_t isr = (rx << 4) | tx; | ||
196 | + | ||
197 | + s->regs[R_DMA_IRQ] = ier & isr; | ||
198 | + return s->regs[R_DMA_IRQ]; | ||
199 | +} | ||
200 | + | ||
201 | +static void emac_update_irq(MSF2EmacState *s) | ||
202 | +{ | ||
203 | + bool intr = emac_get_isr(s); | ||
204 | + | ||
205 | + qemu_set_irq(s->irq, intr); | ||
206 | +} | ||
207 | + | ||
208 | +static void emac_load_desc(MSF2EmacState *s, EmacDesc *d, hwaddr desc) | ||
209 | +{ | ||
210 | + address_space_read(&s->dma_as, desc, MEMTXATTRS_UNSPECIFIED, d, sizeof *d); | ||
211 | + /* Convert from LE into host endianness. */ | ||
212 | + d->pktaddr = le32_to_cpu(d->pktaddr); | ||
213 | + d->pktsize = le32_to_cpu(d->pktsize); | ||
214 | + d->next = le32_to_cpu(d->next); | ||
215 | +} | ||
216 | + | ||
217 | +static void emac_store_desc(MSF2EmacState *s, EmacDesc *d, hwaddr desc) | ||
218 | +{ | ||
219 | + /* Convert from host endianness into LE. */ | ||
220 | + d->pktaddr = cpu_to_le32(d->pktaddr); | ||
221 | + d->pktsize = cpu_to_le32(d->pktsize); | ||
222 | + d->next = cpu_to_le32(d->next); | ||
223 | + | ||
224 | + address_space_write(&s->dma_as, desc, MEMTXATTRS_UNSPECIFIED, d, sizeof *d); | ||
225 | +} | ||
226 | + | ||
227 | +static void msf2_dma_tx(MSF2EmacState *s) | ||
228 | +{ | ||
229 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
230 | + hwaddr desc = s->regs[R_DMA_TX_DESC]; | ||
231 | + uint8_t buf[MAX_PKT_SIZE]; | ||
232 | + EmacDesc d; | ||
233 | + int size; | ||
234 | + uint8_t pktcnt; | ||
235 | + uint32_t status; | ||
236 | + | ||
237 | + if (!(s->regs[R_CFG1] & R_CFG1_TX_EN_MASK)) { | ||
238 | + return; | ||
239 | + } | ||
240 | + | ||
241 | + while (1) { | ||
242 | + emac_load_desc(s, &d, desc); | ||
243 | + if (d.pktsize & EMPTY_MASK) { | ||
244 | + break; | ||
245 | + } | ||
246 | + size = d.pktsize & PKT_SIZE; | ||
247 | + address_space_read(&s->dma_as, d.pktaddr, MEMTXATTRS_UNSPECIFIED, | ||
248 | + buf, size); | ||
249 | + /* | ||
250 | + * This is very basic way to send packets. Ideally there should be | ||
251 | + * a FIFO and packets should be sent out from FIFO only when | ||
252 | + * R_CFG1 bit 0 is set. | ||
253 | + */ | ||
254 | + if (s->regs[R_CFG1] & R_CFG1_LB_EN_MASK) { | ||
255 | + nc->info->receive(nc, buf, size); | ||
256 | + } else { | ||
257 | + qemu_send_packet(nc, buf, size); | ||
258 | + } | ||
259 | + d.pktsize |= EMPTY_MASK; | ||
260 | + emac_store_desc(s, &d, desc); | ||
261 | + /* update sent packets count */ | ||
262 | + status = s->regs[R_DMA_TX_STATUS]; | ||
263 | + pktcnt = FIELD_EX32(status, DMA_TX_STATUS, PKTCNT); | ||
264 | + pktcnt++; | ||
265 | + s->regs[R_DMA_TX_STATUS] = FIELD_DP32(status, DMA_TX_STATUS, | ||
266 | + PKTCNT, pktcnt); | ||
267 | + s->regs[R_DMA_TX_STATUS] |= R_DMA_TX_STATUS_PKT_SENT_MASK; | ||
268 | + desc = d.next; | ||
269 | + } | ||
270 | + s->regs[R_DMA_TX_STATUS] |= R_DMA_TX_STATUS_UNDERRUN_MASK; | ||
271 | + s->regs[R_DMA_TX_CTL] &= ~R_DMA_TX_CTL_EN_MASK; | ||
272 | +} | ||
273 | + | ||
274 | +static void msf2_phy_update_link(MSF2EmacState *s) | ||
275 | +{ | ||
276 | + /* Autonegotiation status mirrors link status. */ | ||
277 | + if (qemu_get_queue(s->nic)->link_down) { | ||
278 | + s->phy_regs[MII_BMSR] &= ~(MII_BMSR_AN_COMP | | ||
279 | + MII_BMSR_LINK_ST); | ||
280 | + } else { | ||
281 | + s->phy_regs[MII_BMSR] |= (MII_BMSR_AN_COMP | | ||
282 | + MII_BMSR_LINK_ST); | ||
283 | + } | ||
284 | +} | ||
285 | + | ||
286 | +static void msf2_phy_reset(MSF2EmacState *s) | ||
287 | +{ | ||
288 | + memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); | ||
289 | + s->phy_regs[MII_BMCR] = 0x1140; | ||
290 | + s->phy_regs[MII_BMSR] = 0x7968; | ||
291 | + s->phy_regs[MII_PHYID1] = 0x0022; | ||
292 | + s->phy_regs[MII_PHYID2] = 0x1550; | ||
293 | + s->phy_regs[MII_ANAR] = 0x01E1; | ||
294 | + s->phy_regs[MII_ANLPAR] = 0xCDE1; | ||
295 | + | ||
296 | + msf2_phy_update_link(s); | ||
297 | +} | ||
298 | + | ||
299 | +static void write_to_phy(MSF2EmacState *s) | ||
300 | +{ | ||
301 | + uint8_t reg_addr = s->regs[R_MII_ADDR] & R_MII_ADDR_REGADDR_MASK; | ||
302 | + uint8_t phy_addr = (s->regs[R_MII_ADDR] >> R_MII_ADDR_PHYADDR_SHIFT) & | ||
303 | + R_MII_ADDR_REGADDR_MASK; | ||
304 | + uint16_t data = s->regs[R_MII_CTL] & 0xFFFF; | ||
305 | + | ||
306 | + if (phy_addr != PHYADDR) { | ||
307 | + return; | ||
308 | + } | ||
309 | + | ||
310 | + switch (reg_addr) { | ||
311 | + case MII_BMCR: | ||
312 | + if (data & MII_BMCR_RESET) { | ||
313 | + /* Phy reset */ | ||
314 | + msf2_phy_reset(s); | ||
315 | + data &= ~MII_BMCR_RESET; | ||
316 | + } | ||
317 | + if (data & MII_BMCR_AUTOEN) { | ||
318 | + /* Complete autonegotiation immediately */ | ||
319 | + data &= ~MII_BMCR_AUTOEN; | ||
320 | + s->phy_regs[MII_BMSR] |= MII_BMSR_AN_COMP; | ||
321 | + } | ||
322 | + break; | ||
323 | + } | ||
324 | + | ||
325 | + s->phy_regs[reg_addr] = data; | ||
326 | +} | ||
327 | + | ||
328 | +static uint16_t read_from_phy(MSF2EmacState *s) | ||
329 | +{ | ||
330 | + uint8_t reg_addr = s->regs[R_MII_ADDR] & R_MII_ADDR_REGADDR_MASK; | ||
331 | + uint8_t phy_addr = (s->regs[R_MII_ADDR] >> R_MII_ADDR_PHYADDR_SHIFT) & | ||
332 | + R_MII_ADDR_REGADDR_MASK; | ||
333 | + | ||
334 | + if (phy_addr == PHYADDR) { | ||
335 | + return s->phy_regs[reg_addr]; | ||
336 | + } else { | ||
337 | + return 0xFFFF; | ||
338 | + } | ||
339 | +} | ||
340 | + | ||
341 | +static void msf2_emac_do_reset(MSF2EmacState *s) | ||
342 | +{ | ||
343 | + memset(&s->regs[0], 0, sizeof(s->regs)); | ||
344 | + s->regs[R_CFG1] = 0x80000000; | ||
345 | + s->regs[R_CFG2] = 0x00007000; | ||
346 | + s->regs[R_IFG] = 0x40605060; | ||
347 | + s->regs[R_HALF_DUPLEX] = 0x00A1F037; | ||
348 | + s->regs[R_MAX_FRAME_LENGTH] = 0x00000600; | ||
349 | + s->regs[R_FIFO_CFG5] = 0X3FFFF; | ||
350 | + | ||
351 | + msf2_phy_reset(s); | ||
352 | +} | ||
353 | + | ||
354 | +static uint64_t emac_read(void *opaque, hwaddr addr, unsigned int size) | ||
355 | +{ | ||
356 | + MSF2EmacState *s = opaque; | ||
357 | + uint32_t r = 0; | ||
358 | + | ||
359 | + addr >>= 2; | ||
360 | + | ||
361 | + switch (addr) { | ||
362 | + case R_DMA_IRQ: | ||
363 | + r = emac_get_isr(s); | ||
364 | + break; | ||
365 | + default: | ||
366 | + if (addr >= ARRAY_SIZE(s->regs)) { | ||
367 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
368 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | ||
369 | + addr * 4); | ||
370 | + return r; | ||
371 | + } | ||
372 | + r = s->regs[addr]; | ||
373 | + break; | ||
374 | + } | ||
375 | + return r; | ||
376 | +} | ||
377 | + | ||
378 | +static void emac_write(void *opaque, hwaddr addr, uint64_t val64, | ||
379 | + unsigned int size) | ||
380 | +{ | ||
381 | + MSF2EmacState *s = opaque; | ||
382 | + uint32_t value = val64; | ||
383 | + uint32_t enreqbits; | ||
384 | + uint8_t pktcnt; | ||
385 | + | ||
386 | + addr >>= 2; | ||
387 | + switch (addr) { | ||
388 | + case R_DMA_TX_CTL: | ||
389 | + s->regs[addr] = value; | ||
390 | + if (value & R_DMA_TX_CTL_EN_MASK) { | ||
391 | + msf2_dma_tx(s); | ||
392 | + } | ||
393 | + break; | ||
394 | + case R_DMA_RX_CTL: | ||
395 | + s->regs[addr] = value; | ||
396 | + if (value & R_DMA_RX_CTL_EN_MASK) { | ||
397 | + s->rx_desc = s->regs[R_DMA_RX_DESC]; | ||
398 | + qemu_flush_queued_packets(qemu_get_queue(s->nic)); | ||
399 | + } | ||
400 | + break; | ||
401 | + case R_CFG1: | ||
402 | + s->regs[addr] = value; | ||
403 | + if (value & R_CFG1_RESET_MASK) { | ||
404 | + msf2_emac_do_reset(s); | ||
405 | + } | ||
406 | + break; | ||
407 | + case R_FIFO_CFG0: | ||
408 | + /* | ||
409 | + * For our implementation, turning on modules is instantaneous, | ||
410 | + * so the states requested via the *ENREQ bits appear in the | ||
411 | + * *ENRPLY bits immediately. Also the reset bits to reset PE-MCXMAC | ||
412 | + * module are not emulated here since it deals with start of frames, | ||
413 | + * inter-packet gap and control frames. | ||
414 | + */ | ||
415 | + enreqbits = extract32(value, 8, 5); | ||
416 | + s->regs[addr] = deposit32(value, 16, 5, enreqbits); | ||
417 | + break; | ||
418 | + case R_DMA_TX_DESC: | ||
419 | + if (value & 0x3) { | ||
420 | + qemu_log_mask(LOG_GUEST_ERROR, "Tx Descriptor address should be" | ||
421 | + " 32 bit aligned\n"); | ||
422 | + } | ||
423 | + /* Ignore [1:0] bits */ | ||
424 | + s->regs[addr] = value & ~3; | ||
425 | + break; | ||
426 | + case R_DMA_RX_DESC: | ||
427 | + if (value & 0x3) { | ||
428 | + qemu_log_mask(LOG_GUEST_ERROR, "Rx Descriptor address should be" | ||
429 | + " 32 bit aligned\n"); | ||
430 | + } | ||
431 | + /* Ignore [1:0] bits */ | ||
432 | + s->regs[addr] = value & ~3; | ||
433 | + break; | ||
434 | + case R_DMA_TX_STATUS: | ||
435 | + if (value & R_DMA_TX_STATUS_UNDERRUN_MASK) { | ||
436 | + s->regs[addr] &= ~R_DMA_TX_STATUS_UNDERRUN_MASK; | ||
437 | + } | ||
438 | + if (value & R_DMA_TX_STATUS_PKT_SENT_MASK) { | ||
439 | + pktcnt = FIELD_EX32(s->regs[addr], DMA_TX_STATUS, PKTCNT); | ||
440 | + pktcnt--; | ||
441 | + s->regs[addr] = FIELD_DP32(s->regs[addr], DMA_TX_STATUS, | ||
442 | + PKTCNT, pktcnt); | ||
443 | + if (pktcnt == 0) { | ||
444 | + s->regs[addr] &= ~R_DMA_TX_STATUS_PKT_SENT_MASK; | ||
445 | + } | ||
446 | + } | ||
447 | + break; | ||
448 | + case R_DMA_RX_STATUS: | ||
449 | + if (value & R_DMA_RX_STATUS_OVERFLOW_MASK) { | ||
450 | + s->regs[addr] &= ~R_DMA_RX_STATUS_OVERFLOW_MASK; | ||
451 | + } | ||
452 | + if (value & R_DMA_RX_STATUS_PKT_RCVD_MASK) { | ||
453 | + pktcnt = FIELD_EX32(s->regs[addr], DMA_RX_STATUS, PKTCNT); | ||
454 | + pktcnt--; | ||
455 | + s->regs[addr] = FIELD_DP32(s->regs[addr], DMA_RX_STATUS, | ||
456 | + PKTCNT, pktcnt); | ||
457 | + if (pktcnt == 0) { | ||
458 | + s->regs[addr] &= ~R_DMA_RX_STATUS_PKT_RCVD_MASK; | ||
459 | + } | ||
460 | + } | ||
461 | + break; | ||
462 | + case R_DMA_IRQ: | ||
463 | + break; | ||
464 | + case R_MII_CMD: | ||
465 | + if (value & R_MII_CMD_READ_MASK) { | ||
466 | + s->regs[R_MII_STS] = read_from_phy(s); | ||
467 | + } | ||
468 | + break; | ||
469 | + case R_MII_CTL: | ||
470 | + s->regs[addr] = value; | ||
471 | + write_to_phy(s); | ||
472 | + break; | ||
473 | + case R_STA1: | ||
474 | + s->regs[addr] = value; | ||
475 | + /* | ||
476 | + * R_STA1 [31:24] : octet 1 of mac address | ||
477 | + * R_STA1 [23:16] : octet 2 of mac address | ||
478 | + * R_STA1 [15:8] : octet 3 of mac address | ||
479 | + * R_STA1 [7:0] : octet 4 of mac address | ||
480 | + */ | ||
481 | + stl_be_p(s->mac_addr, value); | ||
482 | + break; | ||
483 | + case R_STA2: | ||
484 | + s->regs[addr] = value; | ||
485 | + /* | ||
486 | + * R_STA2 [31:24] : octet 5 of mac address | ||
487 | + * R_STA2 [23:16] : octet 6 of mac address | ||
488 | + */ | ||
489 | + stw_be_p(s->mac_addr + 4, value >> 16); | ||
490 | + break; | ||
491 | + default: | ||
492 | + if (addr >= ARRAY_SIZE(s->regs)) { | ||
493 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
494 | + "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, | ||
495 | + addr * 4); | ||
496 | + return; | ||
497 | + } | ||
498 | + s->regs[addr] = value; | ||
499 | + break; | ||
500 | + } | ||
501 | + emac_update_irq(s); | ||
502 | +} | ||
503 | + | ||
504 | +static const MemoryRegionOps emac_ops = { | ||
505 | + .read = emac_read, | ||
506 | + .write = emac_write, | ||
507 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
508 | + .impl = { | ||
509 | + .min_access_size = 4, | ||
510 | + .max_access_size = 4 | ||
511 | + } | ||
512 | +}; | ||
513 | + | ||
514 | +static bool emac_can_rx(NetClientState *nc) | ||
515 | +{ | ||
516 | + MSF2EmacState *s = qemu_get_nic_opaque(nc); | ||
517 | + | ||
518 | + return (s->regs[R_CFG1] & R_CFG1_RX_EN_MASK) && | ||
519 | + (s->regs[R_DMA_RX_CTL] & R_DMA_RX_CTL_EN_MASK); | ||
520 | +} | ||
521 | + | ||
522 | +static bool addr_filter_ok(MSF2EmacState *s, const uint8_t *buf) | ||
523 | +{ | ||
524 | + /* The broadcast MAC address: FF:FF:FF:FF:FF:FF */ | ||
525 | + const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, | ||
526 | + 0xFF, 0xFF }; | ||
527 | + bool bcast_en = true; | ||
528 | + bool mcast_en = true; | ||
529 | + | ||
530 | + if (s->regs[R_FIFO_CFG5] & R_FIFO_CFG5_BCAST_MASK) { | ||
531 | + bcast_en = true; /* Broadcast dont care for drop circuitry */ | ||
532 | + } else if (s->regs[R_FIFO_CFG4] & R_FIFO_CFG4_BCAST_MASK) { | ||
533 | + bcast_en = false; | ||
534 | + } | ||
535 | + | ||
536 | + if (s->regs[R_FIFO_CFG5] & R_FIFO_CFG5_MCAST_MASK) { | ||
537 | + mcast_en = true; /* Multicast dont care for drop circuitry */ | ||
538 | + } else if (s->regs[R_FIFO_CFG4] & R_FIFO_CFG4_MCAST_MASK) { | ||
539 | + mcast_en = false; | ||
540 | + } | ||
541 | + | ||
542 | + if (!memcmp(buf, broadcast_addr, sizeof(broadcast_addr))) { | ||
543 | + return bcast_en; | ||
544 | + } | ||
545 | + | ||
546 | + if (buf[0] & 1) { | ||
547 | + return mcast_en; | ||
548 | + } | ||
549 | + | ||
550 | + return !memcmp(buf, s->mac_addr, sizeof(s->mac_addr)); | ||
551 | +} | ||
552 | + | ||
553 | +static ssize_t emac_rx(NetClientState *nc, const uint8_t *buf, size_t size) | ||
554 | +{ | ||
555 | + MSF2EmacState *s = qemu_get_nic_opaque(nc); | ||
556 | + EmacDesc d; | ||
557 | + uint8_t pktcnt; | ||
558 | + uint32_t status; | ||
559 | + | ||
560 | + if (size > (s->regs[R_MAX_FRAME_LENGTH] & 0xFFFF)) { | ||
561 | + return size; | ||
562 | + } | ||
563 | + if (!addr_filter_ok(s, buf)) { | ||
564 | + return size; | ||
565 | + } | ||
566 | + | ||
567 | + emac_load_desc(s, &d, s->rx_desc); | ||
568 | + | ||
569 | + if (d.pktsize & EMPTY_MASK) { | ||
570 | + address_space_write(&s->dma_as, d.pktaddr, MEMTXATTRS_UNSPECIFIED, | ||
571 | + buf, size & PKT_SIZE); | ||
572 | + d.pktsize = size & PKT_SIZE; | ||
573 | + emac_store_desc(s, &d, s->rx_desc); | ||
574 | + /* update received packets count */ | ||
575 | + status = s->regs[R_DMA_RX_STATUS]; | ||
576 | + pktcnt = FIELD_EX32(status, DMA_RX_STATUS, PKTCNT); | ||
577 | + pktcnt++; | ||
578 | + s->regs[R_DMA_RX_STATUS] = FIELD_DP32(status, DMA_RX_STATUS, | ||
579 | + PKTCNT, pktcnt); | ||
580 | + s->regs[R_DMA_RX_STATUS] |= R_DMA_RX_STATUS_PKT_RCVD_MASK; | ||
581 | + s->rx_desc = d.next; | ||
582 | + } else { | ||
583 | + s->regs[R_DMA_RX_CTL] &= ~R_DMA_RX_CTL_EN_MASK; | ||
584 | + s->regs[R_DMA_RX_STATUS] |= R_DMA_RX_STATUS_OVERFLOW_MASK; | ||
585 | + } | ||
586 | + emac_update_irq(s); | ||
587 | + return size; | ||
588 | +} | ||
589 | + | ||
590 | +static void msf2_emac_reset(DeviceState *dev) | ||
591 | +{ | ||
592 | + MSF2EmacState *s = MSS_EMAC(dev); | ||
593 | + | ||
594 | + msf2_emac_do_reset(s); | ||
595 | +} | ||
596 | + | ||
597 | +static void emac_set_link(NetClientState *nc) | ||
598 | +{ | ||
599 | + MSF2EmacState *s = qemu_get_nic_opaque(nc); | ||
600 | + | ||
601 | + msf2_phy_update_link(s); | ||
602 | +} | ||
603 | + | ||
604 | +static NetClientInfo net_msf2_emac_info = { | ||
605 | + .type = NET_CLIENT_DRIVER_NIC, | ||
606 | + .size = sizeof(NICState), | ||
607 | + .can_receive = emac_can_rx, | ||
608 | + .receive = emac_rx, | ||
609 | + .link_status_changed = emac_set_link, | ||
610 | +}; | ||
611 | + | ||
612 | +static void msf2_emac_realize(DeviceState *dev, Error **errp) | ||
613 | +{ | ||
614 | + MSF2EmacState *s = MSS_EMAC(dev); | ||
615 | + | ||
616 | + if (!s->dma_mr) { | ||
617 | + error_setg(errp, "MSS_EMAC 'ahb-bus' link not set"); | ||
618 | + return; | ||
619 | + } | ||
620 | + | ||
621 | + address_space_init(&s->dma_as, s->dma_mr, "emac-ahb"); | ||
622 | + | ||
623 | + qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
624 | + s->nic = qemu_new_nic(&net_msf2_emac_info, &s->conf, | ||
625 | + object_get_typename(OBJECT(dev)), dev->id, s); | ||
626 | + qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | ||
627 | +} | ||
628 | + | ||
629 | +static void msf2_emac_init(Object *obj) | ||
630 | +{ | ||
631 | + MSF2EmacState *s = MSS_EMAC(obj); | ||
632 | + | ||
633 | + sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); | ||
634 | + | ||
635 | + memory_region_init_io(&s->mmio, obj, &emac_ops, s, | ||
636 | + "msf2-emac", R_MAX * 4); | ||
637 | + sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); | ||
638 | +} | ||
639 | + | ||
640 | +static Property msf2_emac_properties[] = { | ||
641 | + DEFINE_PROP_LINK("ahb-bus", MSF2EmacState, dma_mr, | ||
642 | + TYPE_MEMORY_REGION, MemoryRegion *), | ||
643 | + DEFINE_NIC_PROPERTIES(MSF2EmacState, conf), | ||
644 | + DEFINE_PROP_END_OF_LIST(), | ||
645 | +}; | ||
646 | + | ||
647 | +static const VMStateDescription vmstate_msf2_emac = { | ||
648 | + .name = TYPE_MSS_EMAC, | ||
649 | + .version_id = 1, | ||
650 | + .minimum_version_id = 1, | ||
651 | + .fields = (VMStateField[]) { | ||
652 | + VMSTATE_UINT8_ARRAY(mac_addr, MSF2EmacState, ETH_ALEN), | ||
653 | + VMSTATE_UINT32(rx_desc, MSF2EmacState), | ||
654 | + VMSTATE_UINT16_ARRAY(phy_regs, MSF2EmacState, PHY_MAX_REGS), | ||
655 | + VMSTATE_UINT32_ARRAY(regs, MSF2EmacState, R_MAX), | ||
656 | + VMSTATE_END_OF_LIST() | ||
657 | + } | ||
658 | +}; | ||
659 | + | ||
660 | +static void msf2_emac_class_init(ObjectClass *klass, void *data) | ||
661 | +{ | ||
662 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
663 | + | ||
664 | + dc->realize = msf2_emac_realize; | ||
665 | + dc->reset = msf2_emac_reset; | ||
666 | + dc->vmsd = &vmstate_msf2_emac; | ||
667 | + device_class_set_props(dc, msf2_emac_properties); | ||
668 | +} | ||
669 | + | ||
670 | +static const TypeInfo msf2_emac_info = { | ||
671 | + .name = TYPE_MSS_EMAC, | ||
672 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
673 | + .instance_size = sizeof(MSF2EmacState), | ||
674 | + .instance_init = msf2_emac_init, | ||
675 | + .class_init = msf2_emac_class_init, | ||
676 | +}; | ||
677 | + | ||
678 | +static void msf2_emac_register_types(void) | ||
679 | +{ | ||
680 | + type_register_static(&msf2_emac_info); | ||
681 | +} | ||
682 | + | ||
683 | +type_init(msf2_emac_register_types) | ||
684 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
685 | index XXXXXXX..XXXXXXX 100644 | ||
686 | --- a/MAINTAINERS | ||
687 | +++ b/MAINTAINERS | ||
688 | @@ -XXX,XX +XXX,XX @@ F: include/hw/arm/msf2-soc.h | ||
689 | F: include/hw/misc/msf2-sysreg.h | ||
690 | F: include/hw/timer/mss-timer.h | ||
691 | F: include/hw/ssi/mss-spi.h | ||
692 | +F: hw/net/msf2-emac.c | ||
693 | +F: include/hw/net/msf2-emac.h | ||
694 | |||
695 | Emcraft M2S-FG484 | ||
696 | M: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
697 | -- | ||
698 | 2.20.1 | ||
699 | |||
700 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
2 | 1 | ||
3 | With SmartFusion2 Ethernet MAC model in | ||
4 | place this patch adds the same to SoC. | ||
5 | |||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 1587048891-30493-3-git-send-email-sundeep.lkml@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | include/hw/arm/msf2-soc.h | 2 ++ | ||
13 | hw/arm/msf2-soc.c | 26 ++++++++++++++++++++++++-- | ||
14 | 2 files changed, 26 insertions(+), 2 deletions(-) | ||
15 | |||
16 | diff --git a/include/hw/arm/msf2-soc.h b/include/hw/arm/msf2-soc.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/include/hw/arm/msf2-soc.h | ||
19 | +++ b/include/hw/arm/msf2-soc.h | ||
20 | @@ -XXX,XX +XXX,XX @@ | ||
21 | #include "hw/timer/mss-timer.h" | ||
22 | #include "hw/misc/msf2-sysreg.h" | ||
23 | #include "hw/ssi/mss-spi.h" | ||
24 | +#include "hw/net/msf2-emac.h" | ||
25 | |||
26 | #define TYPE_MSF2_SOC "msf2-soc" | ||
27 | #define MSF2_SOC(obj) OBJECT_CHECK(MSF2State, (obj), TYPE_MSF2_SOC) | ||
28 | @@ -XXX,XX +XXX,XX @@ typedef struct MSF2State { | ||
29 | MSF2SysregState sysreg; | ||
30 | MSSTimerState timer; | ||
31 | MSSSpiState spi[MSF2_NUM_SPIS]; | ||
32 | + MSF2EmacState emac; | ||
33 | } MSF2State; | ||
34 | |||
35 | #endif | ||
36 | diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/hw/arm/msf2-soc.c | ||
39 | +++ b/hw/arm/msf2-soc.c | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | /* | ||
42 | * SmartFusion2 SoC emulation. | ||
43 | * | ||
44 | - * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
45 | + * Copyright (c) 2017-2020 Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
46 | * | ||
47 | * Permission is hereby granted, free of charge, to any person obtaining a copy | ||
48 | * of this software and associated documentation files (the "Software"), to deal | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | |||
51 | #define MSF2_TIMER_BASE 0x40004000 | ||
52 | #define MSF2_SYSREG_BASE 0x40038000 | ||
53 | +#define MSF2_EMAC_BASE 0x40041000 | ||
54 | |||
55 | #define ENVM_BASE_ADDRESS 0x60000000 | ||
56 | |||
57 | #define SRAM_BASE_ADDRESS 0x20000000 | ||
58 | |||
59 | +#define MSF2_EMAC_IRQ 12 | ||
60 | + | ||
61 | #define MSF2_ENVM_MAX_SIZE (512 * KiB) | ||
62 | |||
63 | /* | ||
64 | @@ -XXX,XX +XXX,XX @@ static void m2sxxx_soc_initfn(Object *obj) | ||
65 | sysbus_init_child_obj(obj, "spi[*]", &s->spi[i], sizeof(s->spi[i]), | ||
66 | TYPE_MSS_SPI); | ||
67 | } | ||
68 | + | ||
69 | + sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
70 | + TYPE_MSS_EMAC); | ||
71 | + if (nd_table[0].used) { | ||
72 | + qemu_check_nic_model(&nd_table[0], TYPE_MSS_EMAC); | ||
73 | + qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); | ||
74 | + } | ||
75 | } | ||
76 | |||
77 | static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp) | ||
78 | @@ -XXX,XX +XXX,XX @@ static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp) | ||
79 | g_free(bus_name); | ||
80 | } | ||
81 | |||
82 | + dev = DEVICE(&s->emac); | ||
83 | + object_property_set_link(OBJECT(&s->emac), OBJECT(get_system_memory()), | ||
84 | + "ahb-bus", &error_abort); | ||
85 | + object_property_set_bool(OBJECT(&s->emac), true, "realized", &err); | ||
86 | + if (err != NULL) { | ||
87 | + error_propagate(errp, err); | ||
88 | + return; | ||
89 | + } | ||
90 | + busdev = SYS_BUS_DEVICE(dev); | ||
91 | + sysbus_mmio_map(busdev, 0, MSF2_EMAC_BASE); | ||
92 | + sysbus_connect_irq(busdev, 0, | ||
93 | + qdev_get_gpio_in(armv7m, MSF2_EMAC_IRQ)); | ||
94 | + | ||
95 | /* Below devices are not modelled yet. */ | ||
96 | create_unimplemented_device("i2c_0", 0x40002000, 0x1000); | ||
97 | create_unimplemented_device("dma", 0x40003000, 0x1000); | ||
98 | @@ -XXX,XX +XXX,XX @@ static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp) | ||
99 | create_unimplemented_device("can", 0x40015000, 0x1000); | ||
100 | create_unimplemented_device("rtc", 0x40017000, 0x1000); | ||
101 | create_unimplemented_device("apb_config", 0x40020000, 0x10000); | ||
102 | - create_unimplemented_device("emac", 0x40041000, 0x1000); | ||
103 | create_unimplemented_device("usb", 0x40043000, 0x1000); | ||
104 | } | ||
105 | |||
106 | -- | ||
107 | 2.20.1 | ||
108 | |||
109 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
2 | 1 | ||
3 | In addition to simple serial test this patch uses ping | ||
4 | to test the ethernet block modelled in SmartFusion2 SoC. | ||
5 | |||
6 | Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com> | ||
7 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
9 | Message-id: 1587048891-30493-4-git-send-email-sundeep.lkml@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | tests/acceptance/boot_linux_console.py | 15 ++++++++++----- | ||
13 | 1 file changed, 10 insertions(+), 5 deletions(-) | ||
14 | |||
15 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/tests/acceptance/boot_linux_console.py | ||
18 | +++ b/tests/acceptance/boot_linux_console.py | ||
19 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | ||
20 | """ | ||
21 | uboot_url = ('https://raw.githubusercontent.com/' | ||
22 | 'Subbaraya-Sundeep/qemu-test-binaries/' | ||
23 | - 'fa030bd77a014a0b8e360d3b7011df89283a2f0b/u-boot') | ||
24 | - uboot_hash = 'abba5d9c24cdd2d49cdc2a8aa92976cf20737eff' | ||
25 | + 'fe371d32e50ca682391e1e70ab98c2942aeffb01/u-boot') | ||
26 | + uboot_hash = 'cbb8cbab970f594bf6523b9855be209c08374ae2' | ||
27 | uboot_path = self.fetch_asset(uboot_url, asset_hash=uboot_hash) | ||
28 | spi_url = ('https://raw.githubusercontent.com/' | ||
29 | 'Subbaraya-Sundeep/qemu-test-binaries/' | ||
30 | - 'fa030bd77a014a0b8e360d3b7011df89283a2f0b/spi.bin') | ||
31 | - spi_hash = '85f698329d38de63aea6e884a86fbde70890a78a' | ||
32 | + 'fe371d32e50ca682391e1e70ab98c2942aeffb01/spi.bin') | ||
33 | + spi_hash = '65523a1835949b6f4553be96dec1b6a38fb05501' | ||
34 | spi_path = self.fetch_asset(spi_url, asset_hash=spi_hash) | ||
35 | |||
36 | self.vm.set_console() | ||
37 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | ||
38 | '-drive', 'file=' + spi_path + ',if=mtd,format=raw', | ||
39 | '-no-reboot') | ||
40 | self.vm.launch() | ||
41 | - self.wait_for_console_pattern('init started: BusyBox') | ||
42 | + self.wait_for_console_pattern('Enter \'help\' for a list') | ||
43 | + | ||
44 | + exec_command_and_wait_for_pattern(self, 'ifconfig eth0 10.0.2.15', | ||
45 | + 'eth0: link becomes ready') | ||
46 | + exec_command_and_wait_for_pattern(self, 'ping -c 3 10.0.2.2', | ||
47 | + '3 packets transmitted, 3 packets received, 0% packet loss') | ||
48 | |||
49 | def do_test_arm_raspi2(self, uart_id): | ||
50 | """ | ||
51 | -- | ||
52 | 2.20.1 | ||
53 | |||
54 | diff view generated by jsdifflib |
1 | From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com> | 1 | From: Bin Meng <bin.meng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | Allow name wildcards in qemu_fdt_node_path(). This is useful | 3 | At present, when booting U-Boot on QEMU sabrelite, we see: |
4 | to find all nodes with a given compatibility string. | ||
5 | 4 | ||
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 5 | Net: Board Net Initialization Failed |
7 | Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 6 | No ethernet found. |
8 | Message-id: 20200423121114.4274-2-edgar.iglesias@gmail.com | 7 | |
8 | U-Boot scans PHY at address 4/5/6/7 (see board_eth_init() in the | ||
9 | U-Boot source: board/boundary/nitrogen6x/nitrogen6x.c). On the real | ||
10 | board, the Ethernet PHY is at address 6. Adjust this by updating the | ||
11 | "fec-phy-num" property of the fsl_imx6 SoC object. | ||
12 | |||
13 | With this change, U-Boot sees the PHY but complains MAC address: | ||
14 | |||
15 | Net: using phy at 6 | ||
16 | FEC [PRIME] | ||
17 | Error: FEC address not set. | ||
18 | |||
19 | This is due to U-Boot tries to read the MAC address from the fuse, | ||
20 | which QEMU does not have any valid content filled in. However this | ||
21 | does not prevent the Ethernet from working in QEMU. We just need to | ||
22 | set up the MAC address later in the U-Boot command shell, by: | ||
23 | |||
24 | => setenv ethaddr 00:11:22:33:44:55 | ||
25 | |||
26 | Signed-off-by: Bin Meng <bin.meng@windriver.com> | ||
27 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
28 | Message-id: 20210106063504.10841-4-bmeng.cn@gmail.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 30 | --- |
11 | include/sysemu/device_tree.h | 3 +++ | 31 | hw/arm/sabrelite.c | 4 ++++ |
12 | device_tree.c | 2 +- | 32 | 1 file changed, 4 insertions(+) |
13 | 2 files changed, 4 insertions(+), 1 deletion(-) | ||
14 | 33 | ||
15 | diff --git a/include/sysemu/device_tree.h b/include/sysemu/device_tree.h | 34 | diff --git a/hw/arm/sabrelite.c b/hw/arm/sabrelite.c |
16 | index XXXXXXX..XXXXXXX 100644 | 35 | index XXXXXXX..XXXXXXX 100644 |
17 | --- a/include/sysemu/device_tree.h | 36 | --- a/hw/arm/sabrelite.c |
18 | +++ b/include/sysemu/device_tree.h | 37 | +++ b/hw/arm/sabrelite.c |
19 | @@ -XXX,XX +XXX,XX @@ void *load_device_tree_from_sysfs(void); | 38 | @@ -XXX,XX +XXX,XX @@ static void sabrelite_init(MachineState *machine) |
20 | * NULL. If there is no error but no matching node was found, the | 39 | |
21 | * returned array contains a single element equal to NULL. If an error | 40 | s = FSL_IMX6(object_new(TYPE_FSL_IMX6)); |
22 | * was encountered when parsing the blob, the function returns NULL | 41 | object_property_add_child(OBJECT(machine), "soc", OBJECT(s)); |
23 | + * | 42 | + |
24 | + * @name may be NULL to wildcard names and only match compatibility | 43 | + /* Ethernet PHY address is 6 */ |
25 | + * strings. | 44 | + object_property_set_int(OBJECT(s), "fec-phy-num", 6, &error_fatal); |
26 | */ | 45 | + |
27 | char **qemu_fdt_node_path(void *fdt, const char *name, char *compat, | 46 | qdev_realize(DEVICE(s), NULL, &error_fatal); |
28 | Error **errp); | 47 | |
29 | diff --git a/device_tree.c b/device_tree.c | 48 | memory_region_add_subregion(get_system_memory(), FSL_IMX6_MMDC_ADDR, |
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/device_tree.c | ||
32 | +++ b/device_tree.c | ||
33 | @@ -XXX,XX +XXX,XX @@ char **qemu_fdt_node_path(void *fdt, const char *name, char *compat, | ||
34 | offset = len; | ||
35 | break; | ||
36 | } | ||
37 | - if (!strcmp(iter_name, name)) { | ||
38 | + if (!name || !strcmp(iter_name, name)) { | ||
39 | char *path; | ||
40 | |||
41 | path = g_malloc(path_len); | ||
42 | -- | 49 | -- |
43 | 2.20.1 | 50 | 2.20.1 |
44 | 51 | ||
45 | 52 | diff view generated by jsdifflib |
1 | From: Damien Hedde <damien.hedde@greensocs.com> | 1 | From: Bin Meng <bin.meng@windriver.com> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | 3 | This adds the target guide for SABRE Lite board, and documents how |
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | to boot a Linux kernel and U-Boot bootloader. |
5 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 5 | |
6 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | 6 | Signed-off-by: Bin Meng <bin.meng@windriver.com> |
7 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | 7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> |
8 | Message-id: 20200406135251.157596-3-damien.hedde@greensocs.com | 8 | Message-id: 20210106063504.10841-5-bmeng.cn@gmail.com |
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 10 | --- |
11 | hw/core/Makefile.objs | 1 + | 11 | docs/system/arm/sabrelite.rst | 119 ++++++++++++++++++++++++++++++++++ |
12 | include/hw/clock.h | 9 +++++++++ | 12 | docs/system/target-arm.rst | 1 + |
13 | hw/core/clock-vmstate.c | 25 +++++++++++++++++++++++++ | 13 | 2 files changed, 120 insertions(+) |
14 | 3 files changed, 35 insertions(+) | 14 | create mode 100644 docs/system/arm/sabrelite.rst |
15 | create mode 100644 hw/core/clock-vmstate.c | ||
16 | 15 | ||
17 | diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs | 16 | diff --git a/docs/system/arm/sabrelite.rst b/docs/system/arm/sabrelite.rst |
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/hw/core/Makefile.objs | ||
20 | +++ b/hw/core/Makefile.objs | ||
21 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SOFTMMU) += null-machine.o | ||
22 | common-obj-$(CONFIG_SOFTMMU) += loader.o | ||
23 | common-obj-$(CONFIG_SOFTMMU) += machine-hmp-cmds.o | ||
24 | common-obj-$(CONFIG_SOFTMMU) += numa.o | ||
25 | +common-obj-$(CONFIG_SOFTMMU) += clock-vmstate.o | ||
26 | obj-$(CONFIG_SOFTMMU) += machine-qmp-cmds.o | ||
27 | |||
28 | common-obj-$(CONFIG_EMPTY_SLOT) += empty_slot.o | ||
29 | diff --git a/include/hw/clock.h b/include/hw/clock.h | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/include/hw/clock.h | ||
32 | +++ b/include/hw/clock.h | ||
33 | @@ -XXX,XX +XXX,XX @@ struct Clock { | ||
34 | QLIST_ENTRY(Clock) sibling; | ||
35 | }; | ||
36 | |||
37 | +/* | ||
38 | + * vmstate description entry to be added in device vmsd. | ||
39 | + */ | ||
40 | +extern const VMStateDescription vmstate_clock; | ||
41 | +#define VMSTATE_CLOCK(field, state) \ | ||
42 | + VMSTATE_CLOCK_V(field, state, 0) | ||
43 | +#define VMSTATE_CLOCK_V(field, state, version) \ | ||
44 | + VMSTATE_STRUCT_POINTER_V(field, state, version, vmstate_clock, Clock) | ||
45 | + | ||
46 | /** | ||
47 | * clock_setup_canonical_path: | ||
48 | * @clk: clock | ||
49 | diff --git a/hw/core/clock-vmstate.c b/hw/core/clock-vmstate.c | ||
50 | new file mode 100644 | 17 | new file mode 100644 |
51 | index XXXXXXX..XXXXXXX | 18 | index XXXXXXX..XXXXXXX |
52 | --- /dev/null | 19 | --- /dev/null |
53 | +++ b/hw/core/clock-vmstate.c | 20 | +++ b/docs/system/arm/sabrelite.rst |
54 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ |
55 | +/* | 22 | +Boundary Devices SABRE Lite (``sabrelite``) |
56 | + * Clock migration structure | 23 | +=========================================== |
57 | + * | ||
58 | + * Copyright GreenSocs 2019-2020 | ||
59 | + * | ||
60 | + * Authors: | ||
61 | + * Damien Hedde | ||
62 | + * | ||
63 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
64 | + * See the COPYING file in the top-level directory. | ||
65 | + */ | ||
66 | + | 24 | + |
67 | +#include "qemu/osdep.h" | 25 | +Boundary Devices SABRE Lite i.MX6 Development Board is a low-cost development |
68 | +#include "migration/vmstate.h" | 26 | +platform featuring the powerful Freescale / NXP Semiconductor's i.MX 6 Quad |
69 | +#include "hw/clock.h" | 27 | +Applications Processor. |
70 | + | 28 | + |
71 | +const VMStateDescription vmstate_clock = { | 29 | +Supported devices |
72 | + .name = "clock", | 30 | +----------------- |
73 | + .version_id = 0, | 31 | + |
74 | + .minimum_version_id = 0, | 32 | +The SABRE Lite machine supports the following devices: |
75 | + .fields = (VMStateField[]) { | 33 | + |
76 | + VMSTATE_UINT64(period, Clock), | 34 | + * Up to 4 Cortex A9 cores |
77 | + VMSTATE_END_OF_LIST() | 35 | + * Generic Interrupt Controller |
78 | + } | 36 | + * 1 Clock Controller Module |
79 | +}; | 37 | + * 1 System Reset Controller |
38 | + * 5 UARTs | ||
39 | + * 2 EPIC timers | ||
40 | + * 1 GPT timer | ||
41 | + * 2 Watchdog timers | ||
42 | + * 1 FEC Ethernet controller | ||
43 | + * 3 I2C controllers | ||
44 | + * 7 GPIO controllers | ||
45 | + * 4 SDHC storage controllers | ||
46 | + * 4 USB 2.0 host controllers | ||
47 | + * 5 ECSPI controllers | ||
48 | + * 1 SST 25VF016B flash | ||
49 | + | ||
50 | +Please note above list is a complete superset the QEMU SABRE Lite machine can | ||
51 | +support. For a normal use case, a device tree blob that represents a real world | ||
52 | +SABRE Lite board, only exposes a subset of devices to the guest software. | ||
53 | + | ||
54 | +Boot options | ||
55 | +------------ | ||
56 | + | ||
57 | +The SABRE Lite machine can start using the standard -kernel functionality | ||
58 | +for loading a Linux kernel, U-Boot bootloader or ELF executable. | ||
59 | + | ||
60 | +Running Linux kernel | ||
61 | +-------------------- | ||
62 | + | ||
63 | +Linux mainline v5.10 release is tested at the time of writing. To build a Linux | ||
64 | +mainline kernel that can be booted by the SABRE Lite machine, simply configure | ||
65 | +the kernel using the imx_v6_v7_defconfig configuration: | ||
66 | + | ||
67 | +.. code-block:: bash | ||
68 | + | ||
69 | + $ export ARCH=arm | ||
70 | + $ export CROSS_COMPILE=arm-linux-gnueabihf- | ||
71 | + $ make imx_v6_v7_defconfig | ||
72 | + $ make | ||
73 | + | ||
74 | +To boot the newly built Linux kernel in QEMU with the SABRE Lite machine, use: | ||
75 | + | ||
76 | +.. code-block:: bash | ||
77 | + | ||
78 | + $ qemu-system-arm -M sabrelite -smp 4 -m 1G \ | ||
79 | + -display none -serial null -serial stdio \ | ||
80 | + -kernel arch/arm/boot/zImage \ | ||
81 | + -dtb arch/arm/boot/dts/imx6q-sabrelite.dtb \ | ||
82 | + -initrd /path/to/rootfs.ext4 \ | ||
83 | + -append "root=/dev/ram" | ||
84 | + | ||
85 | +Running U-Boot | ||
86 | +-------------- | ||
87 | + | ||
88 | +U-Boot mainline v2020.10 release is tested at the time of writing. To build a | ||
89 | +U-Boot mainline bootloader that can be booted by the SABRE Lite machine, use | ||
90 | +the mx6qsabrelite_defconfig with similar commands as described above for Linux: | ||
91 | + | ||
92 | +.. code-block:: bash | ||
93 | + | ||
94 | + $ export CROSS_COMPILE=arm-linux-gnueabihf- | ||
95 | + $ make mx6qsabrelite_defconfig | ||
96 | + | ||
97 | +Note we need to adjust settings by: | ||
98 | + | ||
99 | +.. code-block:: bash | ||
100 | + | ||
101 | + $ make menuconfig | ||
102 | + | ||
103 | +then manually select the following configuration in U-Boot: | ||
104 | + | ||
105 | + Device Tree Control > Provider of DTB for DT Control > Embedded DTB | ||
106 | + | ||
107 | +To start U-Boot using the SABRE Lite machine, provide the u-boot binary to | ||
108 | +the -kernel argument, along with an SD card image with rootfs: | ||
109 | + | ||
110 | +.. code-block:: bash | ||
111 | + | ||
112 | + $ qemu-system-arm -M sabrelite -smp 4 -m 1G \ | ||
113 | + -display none -serial null -serial stdio \ | ||
114 | + -kernel u-boot | ||
115 | + | ||
116 | +The following example shows booting Linux kernel from dhcp, and uses the | ||
117 | +rootfs on an SD card. This requires some additional command line parameters | ||
118 | +for QEMU: | ||
119 | + | ||
120 | +.. code-block:: none | ||
121 | + | ||
122 | + -nic user,tftp=/path/to/kernel/zImage \ | ||
123 | + -drive file=sdcard.img,id=rootfs -device sd-card,drive=rootfs | ||
124 | + | ||
125 | +The directory for the built-in TFTP server should also contain the device tree | ||
126 | +blob of the SABRE Lite board. The sample SD card image was populated with the | ||
127 | +root file system with one single partition. You may adjust the kernel "root=" | ||
128 | +boot parameter accordingly. | ||
129 | + | ||
130 | +After U-Boot boots, type the following commands in the U-Boot command shell to | ||
131 | +boot the Linux kernel: | ||
132 | + | ||
133 | +.. code-block:: none | ||
134 | + | ||
135 | + => setenv ethaddr 00:11:22:33:44:55 | ||
136 | + => setenv bootfile zImage | ||
137 | + => dhcp | ||
138 | + => tftpboot 14000000 imx6q-sabrelite.dtb | ||
139 | + => setenv bootargs root=/dev/mmcblk3p1 | ||
140 | + => bootz 12000000 - 14000000 | ||
141 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
142 | index XXXXXXX..XXXXXXX 100644 | ||
143 | --- a/docs/system/target-arm.rst | ||
144 | +++ b/docs/system/target-arm.rst | ||
145 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
146 | arm/versatile | ||
147 | arm/vexpress | ||
148 | arm/aspeed | ||
149 | + arm/sabrelite | ||
150 | arm/digic | ||
151 | arm/musicpal | ||
152 | arm/gumstix | ||
80 | -- | 153 | -- |
81 | 2.20.1 | 154 | 2.20.1 |
82 | 155 | ||
83 | 156 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Damien Hedde <damien.hedde@greensocs.com> | ||
2 | 1 | ||
3 | Add the connection between the slcr's output clocks and the uarts inputs. | ||
4 | |||
5 | Also add the main board clock 'ps_clk', which is hard-coded to 33.33MHz | ||
6 | (the default frequency). This clock is used to feed the slcr's input | ||
7 | clock. | ||
8 | |||
9 | Signed-off-by: Damien Hedde <damien.hedde@greensocs.com> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
12 | Message-id: 20200406135251.157596-9-damien.hedde@greensocs.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/arm/xilinx_zynq.c | 57 +++++++++++++++++++++++++++++++++++++------- | ||
16 | 1 file changed, 49 insertions(+), 8 deletions(-) | ||
17 | |||
18 | diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/hw/arm/xilinx_zynq.c | ||
21 | +++ b/hw/arm/xilinx_zynq.c | ||
22 | @@ -XXX,XX +XXX,XX @@ | ||
23 | #include "hw/char/cadence_uart.h" | ||
24 | #include "hw/net/cadence_gem.h" | ||
25 | #include "hw/cpu/a9mpcore.h" | ||
26 | +#include "hw/qdev-clock.h" | ||
27 | +#include "sysemu/reset.h" | ||
28 | + | ||
29 | +#define TYPE_ZYNQ_MACHINE MACHINE_TYPE_NAME("xilinx-zynq-a9") | ||
30 | +#define ZYNQ_MACHINE(obj) \ | ||
31 | + OBJECT_CHECK(ZynqMachineState, (obj), TYPE_ZYNQ_MACHINE) | ||
32 | + | ||
33 | +/* board base frequency: 33.333333 MHz */ | ||
34 | +#define PS_CLK_FREQUENCY (100 * 1000 * 1000 / 3) | ||
35 | |||
36 | #define NUM_SPI_FLASHES 4 | ||
37 | #define NUM_QSPI_FLASHES 2 | ||
38 | @@ -XXX,XX +XXX,XX @@ static const int dma_irqs[8] = { | ||
39 | 0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \ | ||
40 | 0xe5801000 + (addr) | ||
41 | |||
42 | +typedef struct ZynqMachineState { | ||
43 | + MachineState parent; | ||
44 | + Clock *ps_clk; | ||
45 | +} ZynqMachineState; | ||
46 | + | ||
47 | static void zynq_write_board_setup(ARMCPU *cpu, | ||
48 | const struct arm_boot_info *info) | ||
49 | { | ||
50 | @@ -XXX,XX +XXX,XX @@ static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq, | ||
51 | |||
52 | static void zynq_init(MachineState *machine) | ||
53 | { | ||
54 | + ZynqMachineState *zynq_machine = ZYNQ_MACHINE(machine); | ||
55 | ARMCPU *cpu; | ||
56 | MemoryRegion *address_space_mem = get_system_memory(); | ||
57 | MemoryRegion *ocm_ram = g_new(MemoryRegion, 1); | ||
58 | - DeviceState *dev; | ||
59 | + DeviceState *dev, *slcr; | ||
60 | SysBusDevice *busdev; | ||
61 | qemu_irq pic[64]; | ||
62 | int n; | ||
63 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | ||
64 | 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa, | ||
65 | 0); | ||
66 | |||
67 | - dev = qdev_create(NULL, "xilinx,zynq_slcr"); | ||
68 | - qdev_init_nofail(dev); | ||
69 | - sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000); | ||
70 | + /* Create slcr, keep a pointer to connect clocks */ | ||
71 | + slcr = qdev_create(NULL, "xilinx,zynq_slcr"); | ||
72 | + qdev_init_nofail(slcr); | ||
73 | + sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000); | ||
74 | + | ||
75 | + /* Create the main clock source, and feed slcr with it */ | ||
76 | + zynq_machine->ps_clk = CLOCK(object_new(TYPE_CLOCK)); | ||
77 | + object_property_add_child(OBJECT(zynq_machine), "ps_clk", | ||
78 | + OBJECT(zynq_machine->ps_clk), &error_abort); | ||
79 | + object_unref(OBJECT(zynq_machine->ps_clk)); | ||
80 | + clock_set_hz(zynq_machine->ps_clk, PS_CLK_FREQUENCY); | ||
81 | + qdev_connect_clock_in(slcr, "ps_clk", zynq_machine->ps_clk); | ||
82 | |||
83 | dev = qdev_create(NULL, TYPE_A9MPCORE_PRIV); | ||
84 | qdev_prop_set_uint32(dev, "num-cpu", 1); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | ||
86 | sysbus_create_simple(TYPE_CHIPIDEA, 0xE0002000, pic[53 - IRQ_OFFSET]); | ||
87 | sysbus_create_simple(TYPE_CHIPIDEA, 0xE0003000, pic[76 - IRQ_OFFSET]); | ||
88 | |||
89 | - cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hd(0)); | ||
90 | - cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hd(1)); | ||
91 | + dev = cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hd(0)); | ||
92 | + qdev_connect_clock_in(dev, "refclk", | ||
93 | + qdev_get_clock_out(slcr, "uart0_ref_clk")); | ||
94 | + dev = cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hd(1)); | ||
95 | + qdev_connect_clock_in(dev, "refclk", | ||
96 | + qdev_get_clock_out(slcr, "uart1_ref_clk")); | ||
97 | |||
98 | sysbus_create_varargs("cadence_ttc", 0xF8001000, | ||
99 | pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL); | ||
100 | @@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine) | ||
101 | arm_load_kernel(ARM_CPU(first_cpu), machine, &zynq_binfo); | ||
102 | } | ||
103 | |||
104 | -static void zynq_machine_init(MachineClass *mc) | ||
105 | +static void zynq_machine_class_init(ObjectClass *oc, void *data) | ||
106 | { | ||
107 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
108 | mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9"; | ||
109 | mc->init = zynq_init; | ||
110 | mc->max_cpus = 1; | ||
111 | @@ -XXX,XX +XXX,XX @@ static void zynq_machine_init(MachineClass *mc) | ||
112 | mc->default_ram_id = "zynq.ext_ram"; | ||
113 | } | ||
114 | |||
115 | -DEFINE_MACHINE("xilinx-zynq-a9", zynq_machine_init) | ||
116 | +static const TypeInfo zynq_machine_type = { | ||
117 | + .name = TYPE_ZYNQ_MACHINE, | ||
118 | + .parent = TYPE_MACHINE, | ||
119 | + .class_init = zynq_machine_class_init, | ||
120 | + .instance_size = sizeof(ZynqMachineState), | ||
121 | +}; | ||
122 | + | ||
123 | +static void zynq_machine_register_types(void) | ||
124 | +{ | ||
125 | + type_register_static(&zynq_machine_type); | ||
126 | +} | ||
127 | + | ||
128 | +type_init(zynq_machine_register_types) | ||
129 | -- | ||
130 | 2.20.1 | ||
131 | |||
132 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Ramon Fried <rfried.dev@gmail.com> | ||
2 | 1 | ||
3 | Wraparound of TX descriptor cyclic buffer only updated | ||
4 | the low 32 bits of the descriptor. | ||
5 | Fix that by checking if we're working with 64bit descriptors. | ||
6 | |||
7 | Signed-off-by: Ramon Fried <rfried.dev@gmail.com> | ||
8 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> | ||
9 | Message-id: 20200417171736.441607-1-rfried.dev@gmail.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/net/cadence_gem.c | 9 ++++++++- | ||
13 | 1 file changed, 8 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/net/cadence_gem.c | ||
18 | +++ b/hw/net/cadence_gem.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s) | ||
20 | /* read next descriptor */ | ||
21 | if (tx_desc_get_wrap(desc)) { | ||
22 | tx_desc_set_last(desc); | ||
23 | - packet_desc_addr = s->regs[GEM_TXQBASE]; | ||
24 | + | ||
25 | + if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { | ||
26 | + packet_desc_addr = s->regs[GEM_TBQPH]; | ||
27 | + packet_desc_addr <<= 32; | ||
28 | + } else { | ||
29 | + packet_desc_addr = 0; | ||
30 | + } | ||
31 | + packet_desc_addr |= s->regs[GEM_TXQBASE]; | ||
32 | } else { | ||
33 | packet_desc_addr += 4 * gem_get_desc_len(s, false); | ||
34 | } | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Thomas Huth <thuth@redhat.com> | ||
2 | 1 | ||
3 | Make cpu_register() (renamed to arm_cpu_register()) available | ||
4 | from internals.h so we can register CPUs also from other files | ||
5 | in the future. | ||
6 | |||
7 | Signed-off-by: Thomas Huth <thuth@redhat.com> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
10 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Message-id: 20200423073358.27155-3-philmd@redhat.com | ||
12 | Message-ID: <20190921150420.30743-2-thuth@redhat.com> | ||
13 | [PMD: Only take cpu_register() from Thomas's patch] | ||
14 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | --- | ||
17 | target/arm/cpu-qom.h | 9 ++++++++- | ||
18 | target/arm/cpu.c | 10 ++-------- | ||
19 | target/arm/cpu64.c | 8 +------- | ||
20 | 3 files changed, 11 insertions(+), 16 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/cpu-qom.h b/target/arm/cpu-qom.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/cpu-qom.h | ||
25 | +++ b/target/arm/cpu-qom.h | ||
26 | @@ -XXX,XX +XXX,XX @@ struct arm_boot_info; | ||
27 | |||
28 | #define TYPE_ARM_MAX_CPU "max-" TYPE_ARM_CPU | ||
29 | |||
30 | -typedef struct ARMCPUInfo ARMCPUInfo; | ||
31 | +typedef struct ARMCPUInfo { | ||
32 | + const char *name; | ||
33 | + void (*initfn)(Object *obj); | ||
34 | + void (*class_init)(ObjectClass *oc, void *data); | ||
35 | +} ARMCPUInfo; | ||
36 | + | ||
37 | +void arm_cpu_register(const ARMCPUInfo *info); | ||
38 | +void aarch64_cpu_register(const ARMCPUInfo *info); | ||
39 | |||
40 | /** | ||
41 | * ARMCPUClass: | ||
42 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/cpu.c | ||
45 | +++ b/target/arm/cpu.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj) | ||
47 | |||
48 | #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ | ||
49 | |||
50 | -struct ARMCPUInfo { | ||
51 | - const char *name; | ||
52 | - void (*initfn)(Object *obj); | ||
53 | - void (*class_init)(ObjectClass *oc, void *data); | ||
54 | -}; | ||
55 | - | ||
56 | static const ARMCPUInfo arm_cpus[] = { | ||
57 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | ||
58 | { .name = "arm926", .initfn = arm926_initfn }, | ||
59 | @@ -XXX,XX +XXX,XX @@ static void cpu_register_class_init(ObjectClass *oc, void *data) | ||
60 | acc->info = data; | ||
61 | } | ||
62 | |||
63 | -static void cpu_register(const ARMCPUInfo *info) | ||
64 | +void arm_cpu_register(const ARMCPUInfo *info) | ||
65 | { | ||
66 | TypeInfo type_info = { | ||
67 | .parent = TYPE_ARM_CPU, | ||
68 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_register_types(void) | ||
69 | type_register_static(&idau_interface_type_info); | ||
70 | |||
71 | while (info->name) { | ||
72 | - cpu_register(info); | ||
73 | + arm_cpu_register(info); | ||
74 | info++; | ||
75 | } | ||
76 | |||
77 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
78 | index XXXXXXX..XXXXXXX 100644 | ||
79 | --- a/target/arm/cpu64.c | ||
80 | +++ b/target/arm/cpu64.c | ||
81 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) | ||
82 | cpu_max_set_sve_max_vq, NULL, NULL, &error_fatal); | ||
83 | } | ||
84 | |||
85 | -struct ARMCPUInfo { | ||
86 | - const char *name; | ||
87 | - void (*initfn)(Object *obj); | ||
88 | - void (*class_init)(ObjectClass *oc, void *data); | ||
89 | -}; | ||
90 | - | ||
91 | static const ARMCPUInfo aarch64_cpus[] = { | ||
92 | { .name = "cortex-a57", .initfn = aarch64_a57_initfn }, | ||
93 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, | ||
94 | @@ -XXX,XX +XXX,XX @@ static void cpu_register_class_init(ObjectClass *oc, void *data) | ||
95 | acc->info = data; | ||
96 | } | ||
97 | |||
98 | -static void aarch64_cpu_register(const ARMCPUInfo *info) | ||
99 | +void aarch64_cpu_register(const ARMCPUInfo *info) | ||
100 | { | ||
101 | TypeInfo type_info = { | ||
102 | .parent = TYPE_AARCH64_CPU, | ||
103 | -- | ||
104 | 2.20.1 | ||
105 | |||
106 | diff view generated by jsdifflib |
Deleted patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
2 | 1 | ||
3 | Suggested-by: Richard Henderson <richard.henderson@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
6 | Message-id: 20200423073358.27155-4-philmd@redhat.com | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/cpu.c | 8 +++----- | ||
10 | target/arm/cpu64.c | 8 +++----- | ||
11 | 2 files changed, 6 insertions(+), 10 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu.c | ||
16 | +++ b/target/arm/cpu.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = { | ||
18 | { .name = "any", .initfn = arm_max_initfn }, | ||
19 | #endif | ||
20 | #endif | ||
21 | - { .name = NULL } | ||
22 | }; | ||
23 | |||
24 | static Property arm_cpu_properties[] = { | ||
25 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo idau_interface_type_info = { | ||
26 | |||
27 | static void arm_cpu_register_types(void) | ||
28 | { | ||
29 | - const ARMCPUInfo *info = arm_cpus; | ||
30 | + size_t i; | ||
31 | |||
32 | type_register_static(&arm_cpu_type_info); | ||
33 | type_register_static(&idau_interface_type_info); | ||
34 | |||
35 | - while (info->name) { | ||
36 | - arm_cpu_register(info); | ||
37 | - info++; | ||
38 | + for (i = 0; i < ARRAY_SIZE(arm_cpus); ++i) { | ||
39 | + arm_cpu_register(&arm_cpus[i]); | ||
40 | } | ||
41 | |||
42 | #ifdef CONFIG_KVM | ||
43 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/cpu64.c | ||
46 | +++ b/target/arm/cpu64.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = { | ||
48 | { .name = "cortex-a53", .initfn = aarch64_a53_initfn }, | ||
49 | { .name = "cortex-a72", .initfn = aarch64_a72_initfn }, | ||
50 | { .name = "max", .initfn = aarch64_max_initfn }, | ||
51 | - { .name = NULL } | ||
52 | }; | ||
53 | |||
54 | static bool aarch64_cpu_get_aarch64(Object *obj, Error **errp) | ||
55 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aarch64_cpu_type_info = { | ||
56 | |||
57 | static void aarch64_cpu_register_types(void) | ||
58 | { | ||
59 | - const ARMCPUInfo *info = aarch64_cpus; | ||
60 | + size_t i; | ||
61 | |||
62 | type_register_static(&aarch64_cpu_type_info); | ||
63 | |||
64 | - while (info->name) { | ||
65 | - aarch64_cpu_register(info); | ||
66 | - info++; | ||
67 | + for (i = 0; i < ARRAY_SIZE(aarch64_cpus); ++i) { | ||
68 | + aarch64_cpu_register(&aarch64_cpus[i]); | ||
69 | } | ||
70 | } | ||
71 | |||
72 | -- | ||
73 | 2.20.1 | ||
74 | |||
75 | diff view generated by jsdifflib |