1
First arm pullreq of the 5.1 cycle; mostly bugfixes and some
1
Patches for rc1: nothing major, just some minor bugfixes and
2
cleanup patches. The new clock modelling framework is the big
2
code cleanups.
3
thing here.
4
3
5
-- PMM
4
-- PMM
6
5
7
The following changes since commit 648db19685b7030aa558a4ddbd3a8e53d8c9a062:
6
The following changes since commit f7e1914adad8885a5d4c70239ab90d901ed97e9f:
8
7
9
Merge remote-tracking branch 'remotes/armbru/tags/pull-misc-2020-04-29' into staging (2020-04-29 15:07:33 +0100)
8
Merge remote-tracking branch 'remotes/alistair/tags/pull-riscv-to-apply-20201109' into staging (2020-11-10 09:24:56 +0000)
10
9
11
are available in the Git repository at:
10
are available in the Git repository at:
12
11
13
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200430
12
https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20201110
14
13
15
for you to fetch changes up to 1267437e593e85498f9105b3bdab796630d2e83f:
14
for you to fetch changes up to b6c56c8a9a4064ea783f352f43c5df6231a110fa:
16
15
17
hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes (2020-04-30 11:52:29 +0100)
16
target/arm/translate-neon.c: Handle VTBL UNDEF case before VFP access check (2020-11-10 11:03:48 +0000)
18
17
19
----------------------------------------------------------------
18
----------------------------------------------------------------
20
target-arm queue:
19
target-arm queue:
21
* xlnx-zdma: Fix endianness handling of descriptor loading
20
* hw/arm/Kconfig: ARM_V7M depends on PTIMER
22
* nrf51: Fix last GPIO CNF address
21
* Minor coding style fixes
23
* gicv3: Use gicr_typer in arm_gicv3_icc_reset
22
* docs: add some notes on the sbsa-ref machine
24
* msf2: Add EMAC block to SmartFusion2 SoC
23
* hw/arm/virt: Remove dependency on Cortex-A15 MPCore peripherals
25
* New clock modelling framework
24
* target/arm: Fix neon VTBL/VTBX for len > 1
26
* hw/arm: versal: Setup the ADMA with 128bit bus-width
25
* hw/arm/armsse: Correct expansion MPC interrupt lines
27
* Cadence: gem: fix wraparound in 64bit descriptors
26
* hw/misc/stm32f2xx_syscfg: Remove extraneous IRQ
28
* cadence_gem: clear RX control descriptor
27
* hw/arm/nseries: Remove invalid/unnecessary n8x0_uart_setup()
29
* target/arm: Vectorize integer comparison vs zero
28
* hw/arm/musicpal: Don't connect two qemu_irqs directly to the same input
30
* hw/arm/virt: dt: add kaslr-seed property
29
* hw/arm/musicpal: Only use qdev_get_gpio_in() when necessary
31
* hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes
30
* hw/arm/nseries: Check return value from load_image_targphys()
31
* tests/qtest/npcm7xx_rng-test: count runs properly
32
* target/arm/translate-neon.c: Handle VTBL UNDEF case before VFP access check
32
33
33
----------------------------------------------------------------
34
----------------------------------------------------------------
34
Cameron Esfahani (1):
35
Alex Bennée (1):
35
nrf51: Fix last GPIO CNF address
36
docs: add some notes on the sbsa-ref machine
36
37
37
Damien Hedde (7):
38
AlexChen (1):
38
hw/core/clock-vmstate: define a vmstate entry for clock state
39
ssi: Fix bad printf format specifiers
39
qdev: add clock input&output support to devices.
40
qdev-clock: introduce an init array to ease the device construction
41
hw/misc/zynq_slcr: add clock generation for uarts
42
hw/char/cadence_uart: add clock support
43
hw/arm/xilinx_zynq: connect uart clocks to slcr
44
qdev-monitor: print the device's clock with info qtree
45
40
46
Edgar E. Iglesias (7):
41
Andrew Jones (1):
47
dma/xlnx-zdma: Fix descriptor loading (MEM) wrt endianness
42
hw/arm/Kconfig: ARM_V7M depends on PTIMER
48
dma/xlnx-zdma: Fix descriptor loading (REG) wrt endianness
49
hw/arm: versal: Setup the ADMA with 128bit bus-width
50
device_tree: Allow name wildcards in qemu_fdt_node_path()
51
device_tree: Constify compat in qemu_fdt_node_path()
52
hw/arm: xlnx-zcu102: Move arm_boot_info into XlnxZCU102
53
hw/arm: xlnx-zcu102: Disable unsupported FDT firmware nodes
54
43
55
Jerome Forissier (2):
44
Havard Skinnemoen (1):
56
hw/arm/virt: dt: move creation of /secure-chosen to create_fdt()
45
tests/qtest/npcm7xx_rng-test: count runs properly
57
hw/arm/virt: dt: add kaslr-seed property
58
59
Keqian Zhu (2):
60
bugfix: Use gicr_typer in arm_gicv3_icc_reset
61
Typo: Correct the name of CPU hotplug memory region
62
46
63
Peter Maydell (2):
47
Peter Maydell (2):
64
hw/core/clock: introduce clock object
48
hw/arm/nseries: Check return value from load_image_targphys()
65
docs/clocks: add device's clock documentation
49
target/arm/translate-neon.c: Handle VTBL UNDEF case before VFP access check
66
50
67
Philippe Mathieu-Daudé (3):
51
Philippe Mathieu-Daudé (6):
68
target/arm: Restrict the Address Translate write operation to TCG accel
52
hw/arm/virt: Remove dependency on Cortex-A15 MPCore peripherals
69
target/arm/cpu: Use ARRAY_SIZE() to iterate over ARMCPUInfo[]
53
hw/arm/armsse: Correct expansion MPC interrupt lines
70
target/arm/cpu: Update coding style to make checkpatch.pl happy
54
hw/misc/stm32f2xx_syscfg: Remove extraneous IRQ
71
55
hw/arm/nseries: Remove invalid/unnecessary n8x0_uart_setup()
72
Ramon Fried (2):
56
hw/arm/musicpal: Don't connect two qemu_irqs directly to the same input
73
Cadence: gem: fix wraparound in 64bit descriptors
57
hw/arm/musicpal: Only use qdev_get_gpio_in() when necessary
74
net: cadence_gem: clear RX control descriptor
75
58
76
Richard Henderson (1):
59
Richard Henderson (1):
77
target/arm: Vectorize integer comparison vs zero
60
target/arm: Fix neon VTBL/VTBX for len > 1
78
61
79
Subbaraya Sundeep (3):
62
Xinhao Zhang (3):
80
hw/net: Add Smartfusion2 emac block
63
target/arm: add spaces around operator
81
msf2: Add EMAC block to SmartFusion2 SoC
64
target/arm: Don't use '#' flag of printf format
82
tests/boot_linux_console: Add ethernet test to SmartFusion2
65
target/arm: add space before the open parenthesis '('
83
66
84
Thomas Huth (1):
67
docs/system/arm/sbsa.rst | 32 ++++++++++++++++++++++
85
target/arm: Make cpu_register() available for other files
68
docs/system/target-arm.rst | 1 +
69
include/hw/misc/stm32f2xx_syscfg.h | 2 --
70
target/arm/helper.h | 2 +-
71
hw/arm/armsse.c | 3 +-
72
hw/arm/musicpal.c | 40 +++++++++++++++++----------
73
hw/arm/nseries.c | 26 ++++++++----------
74
hw/arm/stm32f205_soc.c | 1 -
75
hw/misc/stm32f2xx_syscfg.c | 2 --
76
hw/ssi/imx_spi.c | 2 +-
77
hw/ssi/xilinx_spi.c | 2 +-
78
target/arm/arch_dump.c | 8 +++---
79
target/arm/arm-semi.c | 8 +++---
80
target/arm/helper.c | 2 +-
81
target/arm/op_helper.c | 23 +++++++++-------
82
target/arm/translate-a64.c | 4 +--
83
target/arm/translate.c | 2 +-
84
tests/qtest/npcm7xx_rng-test.c | 2 +-
85
hw/arm/Kconfig | 3 +-
86
target/arm/translate-neon.c.inc | 56 ++++++++++++++------------------------
87
20 files changed, 123 insertions(+), 98 deletions(-)
88
create mode 100644 docs/system/arm/sbsa.rst
86
89
87
hw/core/Makefile.objs | 2 +
88
hw/net/Makefile.objs | 1 +
89
tests/Makefile.include | 1 +
90
include/hw/arm/msf2-soc.h | 2 +
91
include/hw/char/cadence_uart.h | 1 +
92
include/hw/clock.h | 225 +++++++++++++
93
include/hw/gpio/nrf51_gpio.h | 2 +-
94
include/hw/net/msf2-emac.h | 53 +++
95
include/hw/qdev-clock.h | 159 +++++++++
96
include/hw/qdev-core.h | 12 +
97
include/sysemu/device_tree.h | 5 +-
98
target/arm/cpu-qom.h | 9 +-
99
target/arm/helper.h | 27 +-
100
target/arm/translate.h | 5 +
101
device_tree.c | 4 +-
102
hw/acpi/cpu.c | 2 +-
103
hw/arm/msf2-soc.c | 26 +-
104
hw/arm/virt.c | 20 +-
105
hw/arm/xilinx_zynq.c | 57 +++-
106
hw/arm/xlnx-versal.c | 2 +
107
hw/arm/xlnx-zcu102.c | 39 ++-
108
hw/char/cadence_uart.c | 73 +++-
109
hw/core/clock-vmstate.c | 25 ++
110
hw/core/clock.c | 130 ++++++++
111
hw/core/qdev-clock.c | 185 +++++++++++
112
hw/core/qdev.c | 12 +
113
hw/dma/xlnx-zdma.c | 25 +-
114
hw/intc/arm_gicv3_kvm.c | 4 +-
115
hw/misc/zynq_slcr.c | 172 +++++++++-
116
hw/net/cadence_gem.c | 16 +-
117
hw/net/msf2-emac.c | 589 +++++++++++++++++++++++++++++++++
118
qdev-monitor.c | 9 +
119
target/arm/cpu.c | 25 +-
120
target/arm/cpu64.c | 16 +-
121
target/arm/helper.c | 17 +
122
target/arm/neon_helper.c | 24 --
123
target/arm/translate-a64.c | 64 +---
124
target/arm/translate.c | 256 ++++++++++++--
125
target/arm/vec_helper.c | 25 ++
126
MAINTAINERS | 2 +
127
docs/devel/clocks.rst | 391 ++++++++++++++++++++++
128
docs/devel/index.rst | 1 +
129
hw/char/trace-events | 3 +
130
hw/core/trace-events | 7 +
131
tests/acceptance/boot_linux_console.py | 15 +-
132
45 files changed, 2538 insertions(+), 202 deletions(-)
133
create mode 100644 include/hw/clock.h
134
create mode 100644 include/hw/net/msf2-emac.h
135
create mode 100644 include/hw/qdev-clock.h
136
create mode 100644 hw/core/clock-vmstate.c
137
create mode 100644 hw/core/clock.c
138
create mode 100644 hw/core/qdev-clock.c
139
create mode 100644 hw/net/msf2-emac.c
140
create mode 100644 docs/devel/clocks.rst
141
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com>
1
From: Andrew Jones <drjones@redhat.com>
2
2
3
Disable unsupported FDT firmware nodes if a user passes us
3
commit 32bd322a0134 ("hw/timer/armv7m_systick: Rewrite to use ptimers")
4
a DTB with nodes enabled that the machine cannot support
4
changed armv7m_systick to build on ptimers. Make sure we have ptimers
5
due to lack of EL3 or EL2 support.
5
in the build when building armv7m_systick.
6
6
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
7
Signed-off-by: Andrew Jones <drjones@redhat.com>
8
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20200423121114.4274-5-edgar.iglesias@gmail.com
9
Message-id: 20201104103343.30392-1-drjones@redhat.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
11
---
12
hw/arm/xlnx-zcu102.c | 30 ++++++++++++++++++++++++++++++
12
hw/arm/Kconfig | 1 +
13
1 file changed, 30 insertions(+)
13
1 file changed, 1 insertion(+)
14
14
15
diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c
15
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
16
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/xlnx-zcu102.c
17
--- a/hw/arm/Kconfig
18
+++ b/hw/arm/xlnx-zcu102.c
18
+++ b/hw/arm/Kconfig
19
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@ config ZYNQ
20
#include "qemu/error-report.h"
20
21
#include "qemu/log.h"
21
config ARM_V7M
22
#include "sysemu/qtest.h"
22
bool
23
+#include "sysemu/device_tree.h"
23
+ select PTIMER
24
24
25
typedef struct XlnxZCU102 {
25
config ALLWINNER_A10
26
MachineState parent_obj;
26
bool
27
@@ -XXX,XX +XXX,XX @@ static void zcu102_set_virt(Object *obj, bool value, Error **errp)
28
s->virt = value;
29
}
30
31
+static void zcu102_modify_dtb(const struct arm_boot_info *binfo, void *fdt)
32
+{
33
+ XlnxZCU102 *s = container_of(binfo, XlnxZCU102, binfo);
34
+ bool method_is_hvc;
35
+ char **node_path;
36
+ const char *r;
37
+ int prop_len;
38
+ int i;
39
+
40
+ /* If EL3 is enabled, we keep all firmware nodes active. */
41
+ if (!s->secure) {
42
+ node_path = qemu_fdt_node_path(fdt, NULL, "xlnx,zynqmp-firmware",
43
+ &error_fatal);
44
+
45
+ for (i = 0; node_path && node_path[i]; i++) {
46
+ r = qemu_fdt_getprop(fdt, node_path[i], "method", &prop_len, NULL);
47
+ method_is_hvc = r && !strcmp("hvc", r);
48
+
49
+ /* Allow HVC based firmware if EL2 is enabled. */
50
+ if (method_is_hvc && s->virt) {
51
+ continue;
52
+ }
53
+ qemu_fdt_setprop_string(fdt, node_path[i], "status", "disabled");
54
+ }
55
+ g_strfreev(node_path);
56
+ }
57
+}
58
+
59
static void xlnx_zcu102_init(MachineState *machine)
60
{
61
XlnxZCU102 *s = ZCU102_MACHINE(machine);
62
@@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_init(MachineState *machine)
63
64
s->binfo.ram_size = ram_size;
65
s->binfo.loader_start = 0;
66
+ s->binfo.modify_dtb = zcu102_modify_dtb;
67
arm_load_kernel(s->soc.boot_cpu_ptr, machine, &s->binfo);
68
}
69
70
--
27
--
71
2.20.1
28
2.20.1
72
29
73
30
diff view generated by jsdifflib
1
From: Damien Hedde <damien.hedde@greensocs.com>
1
From: AlexChen <alex.chen@huawei.com>
2
2
3
Add some clocks to zynq_slcr
3
We should use printf format specifier "%u" instead of "%d" for
4
+ the main input clock (ps_clk)
4
argument of type "unsigned int".
5
+ the reference clock outputs for each uart (uart0 & 1)
6
5
7
This commit also transitional the slcr to multi-phase reset as it is
6
Reported-by: Euler Robot <euler.robot@huawei.com>
8
required to initialize the clocks correctly.
7
Signed-off-by: Alex Chen <alex.chen@huawei.com>
9
8
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
10
The clock frequencies are computed using the internal pll & uart configuration
9
Message-id: 5FA280F5.8060902@huawei.com
11
registers and the input ps_clk frequency.
12
13
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
14
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
15
Acked-by: Alistair Francis <alistair.francis@wdc.com>
16
Message-id: 20200406135251.157596-7-damien.hedde@greensocs.com
17
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
18
---
11
---
19
hw/misc/zynq_slcr.c | 172 ++++++++++++++++++++++++++++++++++++++++++--
12
hw/ssi/imx_spi.c | 2 +-
20
1 file changed, 168 insertions(+), 4 deletions(-)
13
hw/ssi/xilinx_spi.c | 2 +-
14
2 files changed, 2 insertions(+), 2 deletions(-)
21
15
22
diff --git a/hw/misc/zynq_slcr.c b/hw/misc/zynq_slcr.c
16
diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c
23
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
24
--- a/hw/misc/zynq_slcr.c
18
--- a/hw/ssi/imx_spi.c
25
+++ b/hw/misc/zynq_slcr.c
19
+++ b/hw/ssi/imx_spi.c
26
@@ -XXX,XX +XXX,XX @@
20
@@ -XXX,XX +XXX,XX @@ static const char *imx_spi_reg_name(uint32_t reg)
27
#include "qemu/log.h"
21
case ECSPI_MSGDATA:
28
#include "qemu/module.h"
22
return "ECSPI_MSGDATA";
29
#include "hw/registerfields.h"
23
default:
30
+#include "hw/qdev-clock.h"
24
- sprintf(unknown, "%d ?", reg);
31
25
+ sprintf(unknown, "%u ?", reg);
32
#ifndef ZYNQ_SLCR_ERR_DEBUG
26
return unknown;
33
#define ZYNQ_SLCR_ERR_DEBUG 0
34
@@ -XXX,XX +XXX,XX @@ REG32(LOCKSTA, 0x00c)
35
REG32(ARM_PLL_CTRL, 0x100)
36
REG32(DDR_PLL_CTRL, 0x104)
37
REG32(IO_PLL_CTRL, 0x108)
38
+/* fields for [ARM|DDR|IO]_PLL_CTRL registers */
39
+ FIELD(xxx_PLL_CTRL, PLL_RESET, 0, 1)
40
+ FIELD(xxx_PLL_CTRL, PLL_PWRDWN, 1, 1)
41
+ FIELD(xxx_PLL_CTRL, PLL_BYPASS_QUAL, 3, 1)
42
+ FIELD(xxx_PLL_CTRL, PLL_BYPASS_FORCE, 4, 1)
43
+ FIELD(xxx_PLL_CTRL, PLL_FPDIV, 12, 7)
44
REG32(PLL_STATUS, 0x10c)
45
REG32(ARM_PLL_CFG, 0x110)
46
REG32(DDR_PLL_CFG, 0x114)
47
@@ -XXX,XX +XXX,XX @@ REG32(SMC_CLK_CTRL, 0x148)
48
REG32(LQSPI_CLK_CTRL, 0x14c)
49
REG32(SDIO_CLK_CTRL, 0x150)
50
REG32(UART_CLK_CTRL, 0x154)
51
+ FIELD(UART_CLK_CTRL, CLKACT0, 0, 1)
52
+ FIELD(UART_CLK_CTRL, CLKACT1, 1, 1)
53
+ FIELD(UART_CLK_CTRL, SRCSEL, 4, 2)
54
+ FIELD(UART_CLK_CTRL, DIVISOR, 8, 6)
55
REG32(SPI_CLK_CTRL, 0x158)
56
REG32(CAN_CLK_CTRL, 0x15c)
57
REG32(CAN_MIOCLK_CTRL, 0x160)
58
@@ -XXX,XX +XXX,XX @@ typedef struct ZynqSLCRState {
59
MemoryRegion iomem;
60
61
uint32_t regs[ZYNQ_SLCR_NUM_REGS];
62
+
63
+ Clock *ps_clk;
64
+ Clock *uart0_ref_clk;
65
+ Clock *uart1_ref_clk;
66
} ZynqSLCRState;
67
68
-static void zynq_slcr_reset(DeviceState *d)
69
+/*
70
+ * return the output frequency of ARM/DDR/IO pll
71
+ * using input frequency and PLL_CTRL register
72
+ */
73
+static uint64_t zynq_slcr_compute_pll(uint64_t input, uint32_t ctrl_reg)
74
{
75
- ZynqSLCRState *s = ZYNQ_SLCR(d);
76
+ uint32_t mult = ((ctrl_reg & R_xxx_PLL_CTRL_PLL_FPDIV_MASK) >>
77
+ R_xxx_PLL_CTRL_PLL_FPDIV_SHIFT);
78
+
79
+ /* first, check if pll is bypassed */
80
+ if (ctrl_reg & R_xxx_PLL_CTRL_PLL_BYPASS_FORCE_MASK) {
81
+ return input;
82
+ }
83
+
84
+ /* is pll disabled ? */
85
+ if (ctrl_reg & (R_xxx_PLL_CTRL_PLL_RESET_MASK |
86
+ R_xxx_PLL_CTRL_PLL_PWRDWN_MASK)) {
87
+ return 0;
88
+ }
89
+
90
+ /* frequency multiplier -> period division */
91
+ return input / mult;
92
+}
93
+
94
+/*
95
+ * return the output period of a clock given:
96
+ * + the periods in an array corresponding to input mux selector
97
+ * + the register xxx_CLK_CTRL value
98
+ * + enable bit index in ctrl register
99
+ *
100
+ * This function makes the assumption that the ctrl_reg value is organized as
101
+ * follows:
102
+ * + bits[13:8] clock frequency divisor
103
+ * + bits[5:4] clock mux selector (index in array)
104
+ * + bits[index] clock enable
105
+ */
106
+static uint64_t zynq_slcr_compute_clock(const uint64_t periods[],
107
+ uint32_t ctrl_reg,
108
+ unsigned index)
109
+{
110
+ uint32_t srcsel = extract32(ctrl_reg, 4, 2); /* bits [5:4] */
111
+ uint32_t divisor = extract32(ctrl_reg, 8, 6); /* bits [13:8] */
112
+
113
+ /* first, check if clock is disabled */
114
+ if (((ctrl_reg >> index) & 1u) == 0) {
115
+ return 0;
116
+ }
117
+
118
+ /*
119
+ * according to the Zynq technical ref. manual UG585 v1.12.2 in
120
+ * Clocks chapter, section 25.10.1 page 705:
121
+ * "The 6-bit divider provides a divide range of 1 to 63"
122
+ * We follow here what is implemented in linux kernel and consider
123
+ * the 0 value as a bypass (no division).
124
+ */
125
+ /* frequency divisor -> period multiplication */
126
+ return periods[srcsel] * (divisor ? divisor : 1u);
127
+}
128
+
129
+/*
130
+ * macro helper around zynq_slcr_compute_clock to avoid repeating
131
+ * the register name.
132
+ */
133
+#define ZYNQ_COMPUTE_CLK(state, plls, reg, enable_field) \
134
+ zynq_slcr_compute_clock((plls), (state)->regs[reg], \
135
+ reg ## _ ## enable_field ## _SHIFT)
136
+
137
+/**
138
+ * Compute and set the ouputs clocks periods.
139
+ * But do not propagate them further. Connected clocks
140
+ * will not receive any updates (See zynq_slcr_compute_clocks())
141
+ */
142
+static void zynq_slcr_compute_clocks(ZynqSLCRState *s)
143
+{
144
+ uint64_t ps_clk = clock_get(s->ps_clk);
145
+
146
+ /* consider outputs clocks are disabled while in reset */
147
+ if (device_is_in_reset(DEVICE(s))) {
148
+ ps_clk = 0;
149
+ }
150
+
151
+ uint64_t io_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_IO_PLL_CTRL]);
152
+ uint64_t arm_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_ARM_PLL_CTRL]);
153
+ uint64_t ddr_pll = zynq_slcr_compute_pll(ps_clk, s->regs[R_DDR_PLL_CTRL]);
154
+
155
+ uint64_t uart_mux[4] = {io_pll, io_pll, arm_pll, ddr_pll};
156
+
157
+ /* compute uartX reference clocks */
158
+ clock_set(s->uart0_ref_clk,
159
+ ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT0));
160
+ clock_set(s->uart1_ref_clk,
161
+ ZYNQ_COMPUTE_CLK(s, uart_mux, R_UART_CLK_CTRL, CLKACT1));
162
+}
163
+
164
+/**
165
+ * Propagate the outputs clocks.
166
+ * zynq_slcr_compute_clocks() should have been called before
167
+ * to configure them.
168
+ */
169
+static void zynq_slcr_propagate_clocks(ZynqSLCRState *s)
170
+{
171
+ clock_propagate(s->uart0_ref_clk);
172
+ clock_propagate(s->uart1_ref_clk);
173
+}
174
+
175
+static void zynq_slcr_ps_clk_callback(void *opaque)
176
+{
177
+ ZynqSLCRState *s = (ZynqSLCRState *) opaque;
178
+ zynq_slcr_compute_clocks(s);
179
+ zynq_slcr_propagate_clocks(s);
180
+}
181
+
182
+static void zynq_slcr_reset_init(Object *obj, ResetType type)
183
+{
184
+ ZynqSLCRState *s = ZYNQ_SLCR(obj);
185
int i;
186
187
DB_PRINT("RESET\n");
188
@@ -XXX,XX +XXX,XX @@ static void zynq_slcr_reset(DeviceState *d)
189
s->regs[R_DDRIOB + 12] = 0x00000021;
190
}
191
192
+static void zynq_slcr_reset_hold(Object *obj)
193
+{
194
+ ZynqSLCRState *s = ZYNQ_SLCR(obj);
195
+
196
+ /* will disable all output clocks */
197
+ zynq_slcr_compute_clocks(s);
198
+ zynq_slcr_propagate_clocks(s);
199
+}
200
+
201
+static void zynq_slcr_reset_exit(Object *obj)
202
+{
203
+ ZynqSLCRState *s = ZYNQ_SLCR(obj);
204
+
205
+ /* will compute output clocks according to ps_clk and registers */
206
+ zynq_slcr_compute_clocks(s);
207
+ zynq_slcr_propagate_clocks(s);
208
+}
209
210
static bool zynq_slcr_check_offset(hwaddr offset, bool rnw)
211
{
212
@@ -XXX,XX +XXX,XX @@ static void zynq_slcr_write(void *opaque, hwaddr offset,
213
qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
214
}
215
break;
216
+ case R_IO_PLL_CTRL:
217
+ case R_ARM_PLL_CTRL:
218
+ case R_DDR_PLL_CTRL:
219
+ case R_UART_CLK_CTRL:
220
+ zynq_slcr_compute_clocks(s);
221
+ zynq_slcr_propagate_clocks(s);
222
+ break;
223
}
27
}
224
}
28
}
225
29
diff --git a/hw/ssi/xilinx_spi.c b/hw/ssi/xilinx_spi.c
226
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps slcr_ops = {
30
index XXXXXXX..XXXXXXX 100644
227
.endianness = DEVICE_NATIVE_ENDIAN,
31
--- a/hw/ssi/xilinx_spi.c
228
};
32
+++ b/hw/ssi/xilinx_spi.c
229
33
@@ -XXX,XX +XXX,XX @@ static void xlx_spi_update_irq(XilinxSPI *s)
230
+static const ClockPortInitArray zynq_slcr_clocks = {
34
irq chain unless things really changed. */
231
+ QDEV_CLOCK_IN(ZynqSLCRState, ps_clk, zynq_slcr_ps_clk_callback),
35
if (pending != s->irqline) {
232
+ QDEV_CLOCK_OUT(ZynqSLCRState, uart0_ref_clk),
36
s->irqline = pending;
233
+ QDEV_CLOCK_OUT(ZynqSLCRState, uart1_ref_clk),
37
- DB_PRINT("irq_change of state %d ISR:%x IER:%X\n",
234
+ QDEV_CLOCK_END
38
+ DB_PRINT("irq_change of state %u ISR:%x IER:%X\n",
235
+};
39
pending, s->regs[R_IPISR], s->regs[R_IPIER]);
236
+
40
qemu_set_irq(s->irq, pending);
237
static void zynq_slcr_init(Object *obj)
238
{
239
ZynqSLCRState *s = ZYNQ_SLCR(obj);
240
@@ -XXX,XX +XXX,XX @@ static void zynq_slcr_init(Object *obj)
241
memory_region_init_io(&s->iomem, obj, &slcr_ops, s, "slcr",
242
ZYNQ_SLCR_MMIO_SIZE);
243
sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem);
244
+
245
+ qdev_init_clocks(DEVICE(obj), zynq_slcr_clocks);
246
}
247
248
static const VMStateDescription vmstate_zynq_slcr = {
249
.name = "zynq_slcr",
250
- .version_id = 2,
251
+ .version_id = 3,
252
.minimum_version_id = 2,
253
.fields = (VMStateField[]) {
254
VMSTATE_UINT32_ARRAY(regs, ZynqSLCRState, ZYNQ_SLCR_NUM_REGS),
255
+ VMSTATE_CLOCK_V(ps_clk, ZynqSLCRState, 3),
256
VMSTATE_END_OF_LIST()
257
}
41
}
258
};
259
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_zynq_slcr = {
260
static void zynq_slcr_class_init(ObjectClass *klass, void *data)
261
{
262
DeviceClass *dc = DEVICE_CLASS(klass);
263
+ ResettableClass *rc = RESETTABLE_CLASS(klass);
264
265
dc->vmsd = &vmstate_zynq_slcr;
266
- dc->reset = zynq_slcr_reset;
267
+ rc->phases.enter = zynq_slcr_reset_init;
268
+ rc->phases.hold = zynq_slcr_reset_hold;
269
+ rc->phases.exit = zynq_slcr_reset_exit;
270
}
271
272
static const TypeInfo zynq_slcr_info = {
273
--
42
--
274
2.20.1
43
2.20.1
275
44
276
45
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Xinhao Zhang <zhangxinhao1@huawei.com>
2
2
3
Under KVM these registers are written by the hardware.
3
Fix code style. Operator needs spaces both sides.
4
Restrict the writefn handlers to TCG to avoid when building
5
without TCG:
6
4
7
LINK aarch64-softmmu/qemu-system-aarch64
5
Signed-off-by: Xinhao Zhang <zhangxinhao1@huawei.com>
8
target/arm/helper.o: In function `do_ats_write':
6
Signed-off-by: Kai Deng <dengkai1@huawei.com>
9
target/arm/helper.c:3524: undefined reference to `raise_exception'
7
Message-id: 20201103114529.638233-1-zhangxinhao1@huawei.com
10
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Suggested-by: Richard Henderson <richard.henderson@linaro.org>
12
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
13
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
14
Message-id: 20200423073358.27155-2-philmd@redhat.com
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
10
---
17
target/arm/helper.c | 17 +++++++++++++++++
11
target/arm/arch_dump.c | 8 ++++----
18
1 file changed, 17 insertions(+)
12
target/arm/arm-semi.c | 8 ++++----
13
target/arm/helper.c | 2 +-
14
3 files changed, 9 insertions(+), 9 deletions(-)
19
15
16
diff --git a/target/arm/arch_dump.c b/target/arm/arch_dump.c
17
index XXXXXXX..XXXXXXX 100644
18
--- a/target/arm/arch_dump.c
19
+++ b/target/arm/arch_dump.c
20
@@ -XXX,XX +XXX,XX @@ static int aarch64_write_elf64_prfpreg(WriteCoreDumpFunction f,
21
22
for (i = 0; i < 32; ++i) {
23
uint64_t *q = aa64_vfp_qreg(env, i);
24
- note.vfp.vregs[2*i + 0] = cpu_to_dump64(s, q[0]);
25
- note.vfp.vregs[2*i + 1] = cpu_to_dump64(s, q[1]);
26
+ note.vfp.vregs[2 * i + 0] = cpu_to_dump64(s, q[0]);
27
+ note.vfp.vregs[2 * i + 1] = cpu_to_dump64(s, q[1]);
28
}
29
30
if (s->dump_info.d_endian == ELFDATA2MSB) {
31
@@ -XXX,XX +XXX,XX @@ static int aarch64_write_elf64_prfpreg(WriteCoreDumpFunction f,
32
*/
33
for (i = 0; i < 32; ++i) {
34
uint64_t tmp = note.vfp.vregs[2*i];
35
- note.vfp.vregs[2*i] = note.vfp.vregs[2*i+1];
36
- note.vfp.vregs[2*i+1] = tmp;
37
+ note.vfp.vregs[2 * i] = note.vfp.vregs[2 * i + 1];
38
+ note.vfp.vregs[2 * i + 1] = tmp;
39
}
40
}
41
42
diff --git a/target/arm/arm-semi.c b/target/arm/arm-semi.c
43
index XXXXXXX..XXXXXXX 100644
44
--- a/target/arm/arm-semi.c
45
+++ b/target/arm/arm-semi.c
46
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
47
if (use_gdb_syscalls()) {
48
arm_semi_open_guestfd = guestfd;
49
ret = arm_gdb_syscall(cpu, arm_semi_open_cb, "open,%s,%x,1a4", arg0,
50
- (int)arg2+1, gdb_open_modeflags[arg1]);
51
+ (int)arg2 + 1, gdb_open_modeflags[arg1]);
52
} else {
53
ret = set_swi_errno(env, open(s, open_modeflags[arg1], 0644));
54
if (ret == (uint32_t)-1) {
55
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
56
GET_ARG(1);
57
if (use_gdb_syscalls()) {
58
ret = arm_gdb_syscall(cpu, arm_semi_cb, "unlink,%s",
59
- arg0, (int)arg1+1);
60
+ arg0, (int)arg1 + 1);
61
} else {
62
s = lock_user_string(arg0);
63
if (!s) {
64
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
65
GET_ARG(3);
66
if (use_gdb_syscalls()) {
67
return arm_gdb_syscall(cpu, arm_semi_cb, "rename,%s,%s",
68
- arg0, (int)arg1+1, arg2, (int)arg3+1);
69
+ arg0, (int)arg1 + 1, arg2, (int)arg3 + 1);
70
} else {
71
char *s2;
72
s = lock_user_string(arg0);
73
@@ -XXX,XX +XXX,XX @@ target_ulong do_arm_semihosting(CPUARMState *env)
74
GET_ARG(1);
75
if (use_gdb_syscalls()) {
76
return arm_gdb_syscall(cpu, arm_semi_cb, "system,%s",
77
- arg0, (int)arg1+1);
78
+ arg0, (int)arg1 + 1);
79
} else {
80
s = lock_user_string(arg0);
81
if (!s) {
20
diff --git a/target/arm/helper.c b/target/arm/helper.c
82
diff --git a/target/arm/helper.c b/target/arm/helper.c
21
index XXXXXXX..XXXXXXX 100644
83
index XXXXXXX..XXXXXXX 100644
22
--- a/target/arm/helper.c
84
--- a/target/arm/helper.c
23
+++ b/target/arm/helper.c
85
+++ b/target/arm/helper.c
24
@@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri,
86
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(usad8)(uint32_t a, uint32_t b)
25
return CP_ACCESS_OK;
87
uint32_t sum;
88
sum = do_usad(a, b);
89
sum += do_usad(a >> 8, b >> 8);
90
- sum += do_usad(a >> 16, b >>16);
91
+ sum += do_usad(a >> 16, b >> 16);
92
sum += do_usad(a >> 24, b >> 24);
93
return sum;
26
}
94
}
27
28
+#ifdef CONFIG_TCG
29
static uint64_t do_ats_write(CPUARMState *env, uint64_t value,
30
MMUAccessType access_type, ARMMMUIdx mmu_idx)
31
{
32
@@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value,
33
}
34
return par64;
35
}
36
+#endif /* CONFIG_TCG */
37
38
static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
39
{
40
+#ifdef CONFIG_TCG
41
MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD;
42
uint64_t par64;
43
ARMMMUIdx mmu_idx;
44
@@ -XXX,XX +XXX,XX @@ static void ats_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value)
45
par64 = do_ats_write(env, value, access_type, mmu_idx);
46
47
A32_BANKED_CURRENT_REG_SET(env, par, par64);
48
+#else
49
+ /* Handled by hardware accelerator. */
50
+ g_assert_not_reached();
51
+#endif /* CONFIG_TCG */
52
}
53
54
static void ats1h_write(CPUARMState *env, const ARMCPRegInfo *ri,
55
uint64_t value)
56
{
57
+#ifdef CONFIG_TCG
58
MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD;
59
uint64_t par64;
60
61
par64 = do_ats_write(env, value, access_type, ARMMMUIdx_E2);
62
63
A32_BANKED_CURRENT_REG_SET(env, par, par64);
64
+#else
65
+ /* Handled by hardware accelerator. */
66
+ g_assert_not_reached();
67
+#endif /* CONFIG_TCG */
68
}
69
70
static CPAccessResult at_s1e2_access(CPUARMState *env, const ARMCPRegInfo *ri,
71
@@ -XXX,XX +XXX,XX @@ static CPAccessResult at_s1e2_access(CPUARMState *env, const ARMCPRegInfo *ri,
72
static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri,
73
uint64_t value)
74
{
75
+#ifdef CONFIG_TCG
76
MMUAccessType access_type = ri->opc2 & 1 ? MMU_DATA_STORE : MMU_DATA_LOAD;
77
ARMMMUIdx mmu_idx;
78
int secure = arm_is_secure_below_el3(env);
79
@@ -XXX,XX +XXX,XX @@ static void ats_write64(CPUARMState *env, const ARMCPRegInfo *ri,
80
}
81
82
env->cp15.par_el[1] = do_ats_write(env, value, access_type, mmu_idx);
83
+#else
84
+ /* Handled by hardware accelerator. */
85
+ g_assert_not_reached();
86
+#endif /* CONFIG_TCG */
87
}
88
#endif
89
90
--
95
--
91
2.20.1
96
2.20.1
92
97
93
98
diff view generated by jsdifflib
1
From: Jerome Forissier <jerome@forissier.org>
1
From: Xinhao Zhang <zhangxinhao1@huawei.com>
2
2
3
Generate random seeds to be used by the non-secure and/or secure OSes
3
Fix code style. Don't use '#' flag of printf format ('%#') in
4
for ASLR. The seeds are 64-bit random values exported via the DT
4
format strings, use '0x' prefix instead
5
properties /chosen/kaslr-seed [1] and /secure-chosen/kaslr-seed, the
6
latter being used by OP-TEE [2].
7
5
8
[1] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=e5bc0c37c97e1
6
Signed-off-by: Xinhao Zhang <zhangxinhao1@huawei.com>
9
[2] https://github.com/OP-TEE/optee_os/commit/ef262691fe0e
7
Signed-off-by: Kai Deng <dengkai1@huawei.com>
10
8
Message-id: 20201103114529.638233-2-zhangxinhao1@huawei.com
11
Signed-off-by: Jerome Forissier <jerome@forissier.org>
12
Message-id: 20200420121807.8204-3-jerome@forissier.org
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
11
---
16
hw/arm/virt.c | 15 +++++++++++++++
12
target/arm/translate-a64.c | 4 ++--
17
1 file changed, 15 insertions(+)
13
1 file changed, 2 insertions(+), 2 deletions(-)
18
14
19
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
15
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
20
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
21
--- a/hw/arm/virt.c
17
--- a/target/arm/translate-a64.c
22
+++ b/hw/arm/virt.c
18
+++ b/target/arm/translate-a64.c
23
@@ -XXX,XX +XXX,XX @@
19
@@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_fp16(DisasContext *s, uint32_t insn)
24
#include "hw/acpi/generic_event_device.h"
20
gen_helper_advsimd_acgt_f16(tcg_res, tcg_op1, tcg_op2, fpst);
25
#include "hw/virtio/virtio-iommu.h"
21
break;
26
#include "hw/char/pl011.h"
22
default:
27
+#include "qemu/guest-random.h"
23
- fprintf(stderr, "%s: insn %#04x, fpop %#2x @ %#" PRIx64 "\n",
28
24
+ fprintf(stderr, "%s: insn 0x%04x, fpop 0x%2x @ 0x%" PRIx64 "\n",
29
#define DEFINE_VIRT_MACHINE_LATEST(major, minor, latest) \
25
__func__, insn, fpopcode, s->pc_curr);
30
static void virt_##major##_##minor##_class_init(ObjectClass *oc, \
26
g_assert_not_reached();
31
@@ -XXX,XX +XXX,XX @@ static bool cpu_type_valid(const char *cpu)
27
}
32
return false;
28
@@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn)
33
}
29
case 0x7f: /* FSQRT (vector) */
34
30
break;
35
+static void create_kaslr_seed(VirtMachineState *vms, const char *node)
31
default:
36
+{
32
- fprintf(stderr, "%s: insn %#04x fpop %#2x\n", __func__, insn, fpop);
37
+ Error *err = NULL;
33
+ fprintf(stderr, "%s: insn 0x%04x fpop 0x%2x\n", __func__, insn, fpop);
38
+ uint64_t seed;
34
g_assert_not_reached();
39
+
40
+ if (qemu_guest_getrandom(&seed, sizeof(seed), &err)) {
41
+ error_free(err);
42
+ return;
43
+ }
44
+ qemu_fdt_setprop_u64(vms->fdt, node, "kaslr-seed", seed);
45
+}
46
+
47
static void create_fdt(VirtMachineState *vms)
48
{
49
MachineState *ms = MACHINE(vms);
50
@@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms)
51
52
/* /chosen must exist for load_dtb to fill in necessary properties later */
53
qemu_fdt_add_subnode(fdt, "/chosen");
54
+ create_kaslr_seed(vms, "/chosen");
55
56
if (vms->secure) {
57
qemu_fdt_add_subnode(fdt, "/secure-chosen");
58
+ create_kaslr_seed(vms, "/secure-chosen");
59
}
35
}
60
36
61
/* Clock node, for the benefit of the UART. The kernel device tree
62
--
37
--
63
2.20.1
38
2.20.1
64
39
65
40
diff view generated by jsdifflib
1
From: Cameron Esfahani <dirty@apple.com>
1
From: Xinhao Zhang <zhangxinhao1@huawei.com>
2
2
3
NRF51_GPIO_REG_CNF_END doesn't actually refer to the start of the last
3
Fix code style. Space required before the open parenthesis '('.
4
valid CNF register: it's referring to the last byte of the last valid
5
CNF register.
6
4
7
This hasn't been a problem up to now, as current implementation in
5
Signed-off-by: Xinhao Zhang <zhangxinhao1@huawei.com>
8
memory.c turns an unaligned 4-byte read from 0x77f to a single byte read
6
Signed-off-by: Kai Deng <dengkai1@huawei.com>
9
and the qtest only looks at the least-significant byte of the register.
7
Message-id: 20201103114529.638233-3-zhangxinhao1@huawei.com
10
11
But when running with patches which fix unaligned accesses in memory.c,
12
the qtest breaks.
13
14
Considering NRF51 doesn't support unaligned accesses, the simplest fix
15
is to actually set NRF51_GPIO_REG_CNF_END to the start of the last valid
16
CNF register: 0x77c.
17
18
Now, qtests work with or without the unaligned access patches.
19
20
Reviewed-by: Cédric Le Goater <clg@kaod.org>
21
Tested-by: Cédric Le Goater <clg@kaod.org>
22
Reviewed-by: Joel Stanley <joel@jms.id.au>
23
Signed-off-by: Cameron Esfahani <dirty@apple.com>
24
Message-id: 51b427f06838622da783d38ba56e3630d6d85c60.1586925392.git.dirty@apple.com
25
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
26
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
27
---
10
---
28
include/hw/gpio/nrf51_gpio.h | 2 +-
11
target/arm/translate.c | 2 +-
29
1 file changed, 1 insertion(+), 1 deletion(-)
12
1 file changed, 1 insertion(+), 1 deletion(-)
30
13
31
diff --git a/include/hw/gpio/nrf51_gpio.h b/include/hw/gpio/nrf51_gpio.h
14
diff --git a/target/arm/translate.c b/target/arm/translate.c
32
index XXXXXXX..XXXXXXX 100644
15
index XXXXXXX..XXXXXXX 100644
33
--- a/include/hw/gpio/nrf51_gpio.h
16
--- a/target/arm/translate.c
34
+++ b/include/hw/gpio/nrf51_gpio.h
17
+++ b/target/arm/translate.c
35
@@ -XXX,XX +XXX,XX @@
18
@@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu)
36
#define NRF51_GPIO_REG_DIRSET 0x518
19
- Hardware watchpoints.
37
#define NRF51_GPIO_REG_DIRCLR 0x51C
20
Hardware breakpoints have already been handled and skip this code.
38
#define NRF51_GPIO_REG_CNF_START 0x700
21
*/
39
-#define NRF51_GPIO_REG_CNF_END 0x77F
22
- switch(dc->base.is_jmp) {
40
+#define NRF51_GPIO_REG_CNF_END 0x77C
23
+ switch (dc->base.is_jmp) {
41
24
case DISAS_NEXT:
42
#define NRF51_GPIO_PULLDOWN 1
25
case DISAS_TOO_MANY:
43
#define NRF51_GPIO_PULLUP 3
26
gen_goto_tb(dc, 1, dc->base.pc_next);
44
--
27
--
45
2.20.1
28
2.20.1
46
29
47
30
diff view generated by jsdifflib
1
From: Subbaraya Sundeep <sundeep.lkml@gmail.com>
1
From: Alex Bennée <alex.bennee@linaro.org>
2
2
3
Modelled Ethernet MAC of Smartfusion2 SoC.
3
We should at least document what this machine is about.
4
Micrel KSZ8051 PHY is present on Emcraft's
5
SOM kit hence same PHY is emulated.
6
4
7
Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com>
5
Reviewed-by: Graeme Gregory <graeme@nuviainc.com>
8
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
9
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
7
Message-id: 20201104165254.24822-1-alex.bennee@linaro.org
10
Message-id: 1587048891-30493-2-git-send-email-sundeep.lkml@gmail.com
8
Cc: Leif Lindholm <leif@nuviainc.com>
9
Cc: Shashi Mallela <shashi.mallela@linaro.org>
10
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
11
[PMM: fixed filename mismatch]
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
13
---
13
hw/net/Makefile.objs | 1 +
14
docs/system/arm/sbsa.rst | 32 ++++++++++++++++++++++++++++++++
14
include/hw/net/msf2-emac.h | 53 ++++
15
docs/system/target-arm.rst | 1 +
15
hw/net/msf2-emac.c | 589 +++++++++++++++++++++++++++++++++++++
16
2 files changed, 33 insertions(+)
16
MAINTAINERS | 2 +
17
create mode 100644 docs/system/arm/sbsa.rst
17
4 files changed, 645 insertions(+)
18
create mode 100644 include/hw/net/msf2-emac.h
19
create mode 100644 hw/net/msf2-emac.c
20
18
21
diff --git a/hw/net/Makefile.objs b/hw/net/Makefile.objs
19
diff --git a/docs/system/arm/sbsa.rst b/docs/system/arm/sbsa.rst
22
index XXXXXXX..XXXXXXX 100644
23
--- a/hw/net/Makefile.objs
24
+++ b/hw/net/Makefile.objs
25
@@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_ROCKER) += rocker/rocker.o rocker/rocker_fp.o \
26
obj-$(call lnot,$(CONFIG_ROCKER)) += rocker/qmp-norocker.o
27
28
common-obj-$(CONFIG_CAN_BUS) += can/
29
+common-obj-$(CONFIG_MSF2) += msf2-emac.o
30
diff --git a/include/hw/net/msf2-emac.h b/include/hw/net/msf2-emac.h
31
new file mode 100644
20
new file mode 100644
32
index XXXXXXX..XXXXXXX
21
index XXXXXXX..XXXXXXX
33
--- /dev/null
22
--- /dev/null
34
+++ b/include/hw/net/msf2-emac.h
23
+++ b/docs/system/arm/sbsa.rst
35
@@ -XXX,XX +XXX,XX @@
24
@@ -XXX,XX +XXX,XX @@
36
+/*
25
+Arm Server Base System Architecture Reference board (``sbsa-ref``)
37
+ * QEMU model of the Smartfusion2 Ethernet MAC.
26
+==================================================================
38
+ *
39
+ * Copyright (c) 2020 Subbaraya Sundeep <sundeep.lkml@gmail.com>.
40
+ *
41
+ * Permission is hereby granted, free of charge, to any person obtaining a copy
42
+ * of this software and associated documentation files (the "Software"), to deal
43
+ * in the Software without restriction, including without limitation the rights
44
+ * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
45
+ * copies of the Software, and to permit persons to whom the Software is
46
+ * furnished to do so, subject to the following conditions:
47
+ *
48
+ * The above copyright notice and this permission notice shall be included in
49
+ * all copies or substantial portions of the Software.
50
+ *
51
+ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
52
+ * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
53
+ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
54
+ * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
55
+ * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
56
+ * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
57
+ * THE SOFTWARE.
58
+ */
59
+
27
+
60
+#include "hw/sysbus.h"
28
+While the `virt` board is a generic board platform that doesn't match
61
+#include "exec/memory.h"
29
+any real hardware the `sbsa-ref` board intends to look like real
62
+#include "net/net.h"
30
+hardware. The `Server Base System Architecture
63
+#include "net/eth.h"
31
+<https://developer.arm.com/documentation/den0029/latest>` defines a
32
+minimum base line of hardware support and importantly how the firmware
33
+reports that to any operating system. It is a static system that
34
+reports a very minimal DT to the firmware for non-discoverable
35
+information about components affected by the qemu command line (i.e.
36
+cpus and memory). As a result it must have a firmware specifically
37
+built to expect a certain hardware layout (as you would in a real
38
+machine).
64
+
39
+
65
+#define TYPE_MSS_EMAC "msf2-emac"
40
+It is intended to be a machine for developing firmware and testing
66
+#define MSS_EMAC(obj) \
41
+standards compliance with operating systems.
67
+ OBJECT_CHECK(MSF2EmacState, (obj), TYPE_MSS_EMAC)
68
+
42
+
69
+#define R_MAX (0x1a0 / 4)
43
+Supported devices
70
+#define PHY_MAX_REGS 32
44
+"""""""""""""""""
71
+
45
+
72
+typedef struct MSF2EmacState {
46
+The sbsa-ref board supports:
73
+ SysBusDevice parent;
74
+
47
+
75
+ MemoryRegion mmio;
48
+ - A configurable number of AArch64 CPUs
76
+ MemoryRegion *dma_mr;
49
+ - GIC version 3
77
+ AddressSpace dma_as;
50
+ - System bus AHCI controller
51
+ - System bus EHCI controller
52
+ - CDROM and hard disc on AHCI bus
53
+ - E1000E ethernet card on PCIe bus
54
+ - VGA display adaptor on PCIe bus
55
+ - A generic SBSA watchdog device
78
+
56
+
79
+ qemu_irq irq;
57
diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst
80
+ NICState *nic;
81
+ NICConf conf;
82
+
83
+ uint8_t mac_addr[ETH_ALEN];
84
+ uint32_t rx_desc;
85
+ uint16_t phy_regs[PHY_MAX_REGS];
86
+
87
+ uint32_t regs[R_MAX];
88
+} MSF2EmacState;
89
diff --git a/hw/net/msf2-emac.c b/hw/net/msf2-emac.c
90
new file mode 100644
91
index XXXXXXX..XXXXXXX
92
--- /dev/null
93
+++ b/hw/net/msf2-emac.c
94
@@ -XXX,XX +XXX,XX @@
95
+/*
96
+ * QEMU model of the Smartfusion2 Ethernet MAC.
97
+ *
98
+ * Copyright (c) 2020 Subbaraya Sundeep <sundeep.lkml@gmail.com>.
99
+ *
100
+ * Permission is hereby granted, free of charge, to any person obtaining a copy
101
+ * of this software and associated documentation files (the "Software"), to deal
102
+ * in the Software without restriction, including without limitation the rights
103
+ * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
104
+ * copies of the Software, and to permit persons to whom the Software is
105
+ * furnished to do so, subject to the following conditions:
106
+ *
107
+ * The above copyright notice and this permission notice shall be included in
108
+ * all copies or substantial portions of the Software.
109
+ *
110
+ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
111
+ * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
112
+ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
113
+ * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
114
+ * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
115
+ * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
116
+ * THE SOFTWARE.
117
+ *
118
+ * Refer to section Ethernet MAC in the document:
119
+ * UG0331: SmartFusion2 Microcontroller Subsystem User Guide
120
+ * Datasheet URL:
121
+ * https://www.microsemi.com/document-portal/cat_view/56661-internal-documents/
122
+ * 56758-soc?lang=en&limit=20&limitstart=220
123
+ */
124
+
125
+#include "qemu/osdep.h"
126
+#include "qemu-common.h"
127
+#include "qemu/log.h"
128
+#include "qapi/error.h"
129
+#include "exec/address-spaces.h"
130
+#include "hw/registerfields.h"
131
+#include "hw/net/msf2-emac.h"
132
+#include "hw/net/mii.h"
133
+#include "hw/irq.h"
134
+#include "hw/qdev-properties.h"
135
+#include "migration/vmstate.h"
136
+
137
+REG32(CFG1, 0x0)
138
+ FIELD(CFG1, RESET, 31, 1)
139
+ FIELD(CFG1, RX_EN, 2, 1)
140
+ FIELD(CFG1, TX_EN, 0, 1)
141
+ FIELD(CFG1, LB_EN, 8, 1)
142
+REG32(CFG2, 0x4)
143
+REG32(IFG, 0x8)
144
+REG32(HALF_DUPLEX, 0xc)
145
+REG32(MAX_FRAME_LENGTH, 0x10)
146
+REG32(MII_CMD, 0x24)
147
+ FIELD(MII_CMD, READ, 0, 1)
148
+REG32(MII_ADDR, 0x28)
149
+ FIELD(MII_ADDR, REGADDR, 0, 5)
150
+ FIELD(MII_ADDR, PHYADDR, 8, 5)
151
+REG32(MII_CTL, 0x2c)
152
+REG32(MII_STS, 0x30)
153
+REG32(STA1, 0x40)
154
+REG32(STA2, 0x44)
155
+REG32(FIFO_CFG0, 0x48)
156
+REG32(FIFO_CFG4, 0x58)
157
+ FIELD(FIFO_CFG4, BCAST, 9, 1)
158
+ FIELD(FIFO_CFG4, MCAST, 8, 1)
159
+REG32(FIFO_CFG5, 0x5C)
160
+ FIELD(FIFO_CFG5, BCAST, 9, 1)
161
+ FIELD(FIFO_CFG5, MCAST, 8, 1)
162
+REG32(DMA_TX_CTL, 0x180)
163
+ FIELD(DMA_TX_CTL, EN, 0, 1)
164
+REG32(DMA_TX_DESC, 0x184)
165
+REG32(DMA_TX_STATUS, 0x188)
166
+ FIELD(DMA_TX_STATUS, PKTCNT, 16, 8)
167
+ FIELD(DMA_TX_STATUS, UNDERRUN, 1, 1)
168
+ FIELD(DMA_TX_STATUS, PKT_SENT, 0, 1)
169
+REG32(DMA_RX_CTL, 0x18c)
170
+ FIELD(DMA_RX_CTL, EN, 0, 1)
171
+REG32(DMA_RX_DESC, 0x190)
172
+REG32(DMA_RX_STATUS, 0x194)
173
+ FIELD(DMA_RX_STATUS, PKTCNT, 16, 8)
174
+ FIELD(DMA_RX_STATUS, OVERFLOW, 2, 1)
175
+ FIELD(DMA_RX_STATUS, PKT_RCVD, 0, 1)
176
+REG32(DMA_IRQ_MASK, 0x198)
177
+REG32(DMA_IRQ, 0x19c)
178
+
179
+#define EMPTY_MASK (1 << 31)
180
+#define PKT_SIZE 0x7FF
181
+#define PHYADDR 0x1
182
+#define MAX_PKT_SIZE 2048
183
+
184
+typedef struct {
185
+ uint32_t pktaddr;
186
+ uint32_t pktsize;
187
+ uint32_t next;
188
+} EmacDesc;
189
+
190
+static uint32_t emac_get_isr(MSF2EmacState *s)
191
+{
192
+ uint32_t ier = s->regs[R_DMA_IRQ_MASK];
193
+ uint32_t tx = s->regs[R_DMA_TX_STATUS] & 0xF;
194
+ uint32_t rx = s->regs[R_DMA_RX_STATUS] & 0xF;
195
+ uint32_t isr = (rx << 4) | tx;
196
+
197
+ s->regs[R_DMA_IRQ] = ier & isr;
198
+ return s->regs[R_DMA_IRQ];
199
+}
200
+
201
+static void emac_update_irq(MSF2EmacState *s)
202
+{
203
+ bool intr = emac_get_isr(s);
204
+
205
+ qemu_set_irq(s->irq, intr);
206
+}
207
+
208
+static void emac_load_desc(MSF2EmacState *s, EmacDesc *d, hwaddr desc)
209
+{
210
+ address_space_read(&s->dma_as, desc, MEMTXATTRS_UNSPECIFIED, d, sizeof *d);
211
+ /* Convert from LE into host endianness. */
212
+ d->pktaddr = le32_to_cpu(d->pktaddr);
213
+ d->pktsize = le32_to_cpu(d->pktsize);
214
+ d->next = le32_to_cpu(d->next);
215
+}
216
+
217
+static void emac_store_desc(MSF2EmacState *s, EmacDesc *d, hwaddr desc)
218
+{
219
+ /* Convert from host endianness into LE. */
220
+ d->pktaddr = cpu_to_le32(d->pktaddr);
221
+ d->pktsize = cpu_to_le32(d->pktsize);
222
+ d->next = cpu_to_le32(d->next);
223
+
224
+ address_space_write(&s->dma_as, desc, MEMTXATTRS_UNSPECIFIED, d, sizeof *d);
225
+}
226
+
227
+static void msf2_dma_tx(MSF2EmacState *s)
228
+{
229
+ NetClientState *nc = qemu_get_queue(s->nic);
230
+ hwaddr desc = s->regs[R_DMA_TX_DESC];
231
+ uint8_t buf[MAX_PKT_SIZE];
232
+ EmacDesc d;
233
+ int size;
234
+ uint8_t pktcnt;
235
+ uint32_t status;
236
+
237
+ if (!(s->regs[R_CFG1] & R_CFG1_TX_EN_MASK)) {
238
+ return;
239
+ }
240
+
241
+ while (1) {
242
+ emac_load_desc(s, &d, desc);
243
+ if (d.pktsize & EMPTY_MASK) {
244
+ break;
245
+ }
246
+ size = d.pktsize & PKT_SIZE;
247
+ address_space_read(&s->dma_as, d.pktaddr, MEMTXATTRS_UNSPECIFIED,
248
+ buf, size);
249
+ /*
250
+ * This is very basic way to send packets. Ideally there should be
251
+ * a FIFO and packets should be sent out from FIFO only when
252
+ * R_CFG1 bit 0 is set.
253
+ */
254
+ if (s->regs[R_CFG1] & R_CFG1_LB_EN_MASK) {
255
+ nc->info->receive(nc, buf, size);
256
+ } else {
257
+ qemu_send_packet(nc, buf, size);
258
+ }
259
+ d.pktsize |= EMPTY_MASK;
260
+ emac_store_desc(s, &d, desc);
261
+ /* update sent packets count */
262
+ status = s->regs[R_DMA_TX_STATUS];
263
+ pktcnt = FIELD_EX32(status, DMA_TX_STATUS, PKTCNT);
264
+ pktcnt++;
265
+ s->regs[R_DMA_TX_STATUS] = FIELD_DP32(status, DMA_TX_STATUS,
266
+ PKTCNT, pktcnt);
267
+ s->regs[R_DMA_TX_STATUS] |= R_DMA_TX_STATUS_PKT_SENT_MASK;
268
+ desc = d.next;
269
+ }
270
+ s->regs[R_DMA_TX_STATUS] |= R_DMA_TX_STATUS_UNDERRUN_MASK;
271
+ s->regs[R_DMA_TX_CTL] &= ~R_DMA_TX_CTL_EN_MASK;
272
+}
273
+
274
+static void msf2_phy_update_link(MSF2EmacState *s)
275
+{
276
+ /* Autonegotiation status mirrors link status. */
277
+ if (qemu_get_queue(s->nic)->link_down) {
278
+ s->phy_regs[MII_BMSR] &= ~(MII_BMSR_AN_COMP |
279
+ MII_BMSR_LINK_ST);
280
+ } else {
281
+ s->phy_regs[MII_BMSR] |= (MII_BMSR_AN_COMP |
282
+ MII_BMSR_LINK_ST);
283
+ }
284
+}
285
+
286
+static void msf2_phy_reset(MSF2EmacState *s)
287
+{
288
+ memset(&s->phy_regs[0], 0, sizeof(s->phy_regs));
289
+ s->phy_regs[MII_BMCR] = 0x1140;
290
+ s->phy_regs[MII_BMSR] = 0x7968;
291
+ s->phy_regs[MII_PHYID1] = 0x0022;
292
+ s->phy_regs[MII_PHYID2] = 0x1550;
293
+ s->phy_regs[MII_ANAR] = 0x01E1;
294
+ s->phy_regs[MII_ANLPAR] = 0xCDE1;
295
+
296
+ msf2_phy_update_link(s);
297
+}
298
+
299
+static void write_to_phy(MSF2EmacState *s)
300
+{
301
+ uint8_t reg_addr = s->regs[R_MII_ADDR] & R_MII_ADDR_REGADDR_MASK;
302
+ uint8_t phy_addr = (s->regs[R_MII_ADDR] >> R_MII_ADDR_PHYADDR_SHIFT) &
303
+ R_MII_ADDR_REGADDR_MASK;
304
+ uint16_t data = s->regs[R_MII_CTL] & 0xFFFF;
305
+
306
+ if (phy_addr != PHYADDR) {
307
+ return;
308
+ }
309
+
310
+ switch (reg_addr) {
311
+ case MII_BMCR:
312
+ if (data & MII_BMCR_RESET) {
313
+ /* Phy reset */
314
+ msf2_phy_reset(s);
315
+ data &= ~MII_BMCR_RESET;
316
+ }
317
+ if (data & MII_BMCR_AUTOEN) {
318
+ /* Complete autonegotiation immediately */
319
+ data &= ~MII_BMCR_AUTOEN;
320
+ s->phy_regs[MII_BMSR] |= MII_BMSR_AN_COMP;
321
+ }
322
+ break;
323
+ }
324
+
325
+ s->phy_regs[reg_addr] = data;
326
+}
327
+
328
+static uint16_t read_from_phy(MSF2EmacState *s)
329
+{
330
+ uint8_t reg_addr = s->regs[R_MII_ADDR] & R_MII_ADDR_REGADDR_MASK;
331
+ uint8_t phy_addr = (s->regs[R_MII_ADDR] >> R_MII_ADDR_PHYADDR_SHIFT) &
332
+ R_MII_ADDR_REGADDR_MASK;
333
+
334
+ if (phy_addr == PHYADDR) {
335
+ return s->phy_regs[reg_addr];
336
+ } else {
337
+ return 0xFFFF;
338
+ }
339
+}
340
+
341
+static void msf2_emac_do_reset(MSF2EmacState *s)
342
+{
343
+ memset(&s->regs[0], 0, sizeof(s->regs));
344
+ s->regs[R_CFG1] = 0x80000000;
345
+ s->regs[R_CFG2] = 0x00007000;
346
+ s->regs[R_IFG] = 0x40605060;
347
+ s->regs[R_HALF_DUPLEX] = 0x00A1F037;
348
+ s->regs[R_MAX_FRAME_LENGTH] = 0x00000600;
349
+ s->regs[R_FIFO_CFG5] = 0X3FFFF;
350
+
351
+ msf2_phy_reset(s);
352
+}
353
+
354
+static uint64_t emac_read(void *opaque, hwaddr addr, unsigned int size)
355
+{
356
+ MSF2EmacState *s = opaque;
357
+ uint32_t r = 0;
358
+
359
+ addr >>= 2;
360
+
361
+ switch (addr) {
362
+ case R_DMA_IRQ:
363
+ r = emac_get_isr(s);
364
+ break;
365
+ default:
366
+ if (addr >= ARRAY_SIZE(s->regs)) {
367
+ qemu_log_mask(LOG_GUEST_ERROR,
368
+ "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__,
369
+ addr * 4);
370
+ return r;
371
+ }
372
+ r = s->regs[addr];
373
+ break;
374
+ }
375
+ return r;
376
+}
377
+
378
+static void emac_write(void *opaque, hwaddr addr, uint64_t val64,
379
+ unsigned int size)
380
+{
381
+ MSF2EmacState *s = opaque;
382
+ uint32_t value = val64;
383
+ uint32_t enreqbits;
384
+ uint8_t pktcnt;
385
+
386
+ addr >>= 2;
387
+ switch (addr) {
388
+ case R_DMA_TX_CTL:
389
+ s->regs[addr] = value;
390
+ if (value & R_DMA_TX_CTL_EN_MASK) {
391
+ msf2_dma_tx(s);
392
+ }
393
+ break;
394
+ case R_DMA_RX_CTL:
395
+ s->regs[addr] = value;
396
+ if (value & R_DMA_RX_CTL_EN_MASK) {
397
+ s->rx_desc = s->regs[R_DMA_RX_DESC];
398
+ qemu_flush_queued_packets(qemu_get_queue(s->nic));
399
+ }
400
+ break;
401
+ case R_CFG1:
402
+ s->regs[addr] = value;
403
+ if (value & R_CFG1_RESET_MASK) {
404
+ msf2_emac_do_reset(s);
405
+ }
406
+ break;
407
+ case R_FIFO_CFG0:
408
+ /*
409
+ * For our implementation, turning on modules is instantaneous,
410
+ * so the states requested via the *ENREQ bits appear in the
411
+ * *ENRPLY bits immediately. Also the reset bits to reset PE-MCXMAC
412
+ * module are not emulated here since it deals with start of frames,
413
+ * inter-packet gap and control frames.
414
+ */
415
+ enreqbits = extract32(value, 8, 5);
416
+ s->regs[addr] = deposit32(value, 16, 5, enreqbits);
417
+ break;
418
+ case R_DMA_TX_DESC:
419
+ if (value & 0x3) {
420
+ qemu_log_mask(LOG_GUEST_ERROR, "Tx Descriptor address should be"
421
+ " 32 bit aligned\n");
422
+ }
423
+ /* Ignore [1:0] bits */
424
+ s->regs[addr] = value & ~3;
425
+ break;
426
+ case R_DMA_RX_DESC:
427
+ if (value & 0x3) {
428
+ qemu_log_mask(LOG_GUEST_ERROR, "Rx Descriptor address should be"
429
+ " 32 bit aligned\n");
430
+ }
431
+ /* Ignore [1:0] bits */
432
+ s->regs[addr] = value & ~3;
433
+ break;
434
+ case R_DMA_TX_STATUS:
435
+ if (value & R_DMA_TX_STATUS_UNDERRUN_MASK) {
436
+ s->regs[addr] &= ~R_DMA_TX_STATUS_UNDERRUN_MASK;
437
+ }
438
+ if (value & R_DMA_TX_STATUS_PKT_SENT_MASK) {
439
+ pktcnt = FIELD_EX32(s->regs[addr], DMA_TX_STATUS, PKTCNT);
440
+ pktcnt--;
441
+ s->regs[addr] = FIELD_DP32(s->regs[addr], DMA_TX_STATUS,
442
+ PKTCNT, pktcnt);
443
+ if (pktcnt == 0) {
444
+ s->regs[addr] &= ~R_DMA_TX_STATUS_PKT_SENT_MASK;
445
+ }
446
+ }
447
+ break;
448
+ case R_DMA_RX_STATUS:
449
+ if (value & R_DMA_RX_STATUS_OVERFLOW_MASK) {
450
+ s->regs[addr] &= ~R_DMA_RX_STATUS_OVERFLOW_MASK;
451
+ }
452
+ if (value & R_DMA_RX_STATUS_PKT_RCVD_MASK) {
453
+ pktcnt = FIELD_EX32(s->regs[addr], DMA_RX_STATUS, PKTCNT);
454
+ pktcnt--;
455
+ s->regs[addr] = FIELD_DP32(s->regs[addr], DMA_RX_STATUS,
456
+ PKTCNT, pktcnt);
457
+ if (pktcnt == 0) {
458
+ s->regs[addr] &= ~R_DMA_RX_STATUS_PKT_RCVD_MASK;
459
+ }
460
+ }
461
+ break;
462
+ case R_DMA_IRQ:
463
+ break;
464
+ case R_MII_CMD:
465
+ if (value & R_MII_CMD_READ_MASK) {
466
+ s->regs[R_MII_STS] = read_from_phy(s);
467
+ }
468
+ break;
469
+ case R_MII_CTL:
470
+ s->regs[addr] = value;
471
+ write_to_phy(s);
472
+ break;
473
+ case R_STA1:
474
+ s->regs[addr] = value;
475
+ /*
476
+ * R_STA1 [31:24] : octet 1 of mac address
477
+ * R_STA1 [23:16] : octet 2 of mac address
478
+ * R_STA1 [15:8] : octet 3 of mac address
479
+ * R_STA1 [7:0] : octet 4 of mac address
480
+ */
481
+ stl_be_p(s->mac_addr, value);
482
+ break;
483
+ case R_STA2:
484
+ s->regs[addr] = value;
485
+ /*
486
+ * R_STA2 [31:24] : octet 5 of mac address
487
+ * R_STA2 [23:16] : octet 6 of mac address
488
+ */
489
+ stw_be_p(s->mac_addr + 4, value >> 16);
490
+ break;
491
+ default:
492
+ if (addr >= ARRAY_SIZE(s->regs)) {
493
+ qemu_log_mask(LOG_GUEST_ERROR,
494
+ "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__,
495
+ addr * 4);
496
+ return;
497
+ }
498
+ s->regs[addr] = value;
499
+ break;
500
+ }
501
+ emac_update_irq(s);
502
+}
503
+
504
+static const MemoryRegionOps emac_ops = {
505
+ .read = emac_read,
506
+ .write = emac_write,
507
+ .endianness = DEVICE_NATIVE_ENDIAN,
508
+ .impl = {
509
+ .min_access_size = 4,
510
+ .max_access_size = 4
511
+ }
512
+};
513
+
514
+static bool emac_can_rx(NetClientState *nc)
515
+{
516
+ MSF2EmacState *s = qemu_get_nic_opaque(nc);
517
+
518
+ return (s->regs[R_CFG1] & R_CFG1_RX_EN_MASK) &&
519
+ (s->regs[R_DMA_RX_CTL] & R_DMA_RX_CTL_EN_MASK);
520
+}
521
+
522
+static bool addr_filter_ok(MSF2EmacState *s, const uint8_t *buf)
523
+{
524
+ /* The broadcast MAC address: FF:FF:FF:FF:FF:FF */
525
+ const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF,
526
+ 0xFF, 0xFF };
527
+ bool bcast_en = true;
528
+ bool mcast_en = true;
529
+
530
+ if (s->regs[R_FIFO_CFG5] & R_FIFO_CFG5_BCAST_MASK) {
531
+ bcast_en = true; /* Broadcast dont care for drop circuitry */
532
+ } else if (s->regs[R_FIFO_CFG4] & R_FIFO_CFG4_BCAST_MASK) {
533
+ bcast_en = false;
534
+ }
535
+
536
+ if (s->regs[R_FIFO_CFG5] & R_FIFO_CFG5_MCAST_MASK) {
537
+ mcast_en = true; /* Multicast dont care for drop circuitry */
538
+ } else if (s->regs[R_FIFO_CFG4] & R_FIFO_CFG4_MCAST_MASK) {
539
+ mcast_en = false;
540
+ }
541
+
542
+ if (!memcmp(buf, broadcast_addr, sizeof(broadcast_addr))) {
543
+ return bcast_en;
544
+ }
545
+
546
+ if (buf[0] & 1) {
547
+ return mcast_en;
548
+ }
549
+
550
+ return !memcmp(buf, s->mac_addr, sizeof(s->mac_addr));
551
+}
552
+
553
+static ssize_t emac_rx(NetClientState *nc, const uint8_t *buf, size_t size)
554
+{
555
+ MSF2EmacState *s = qemu_get_nic_opaque(nc);
556
+ EmacDesc d;
557
+ uint8_t pktcnt;
558
+ uint32_t status;
559
+
560
+ if (size > (s->regs[R_MAX_FRAME_LENGTH] & 0xFFFF)) {
561
+ return size;
562
+ }
563
+ if (!addr_filter_ok(s, buf)) {
564
+ return size;
565
+ }
566
+
567
+ emac_load_desc(s, &d, s->rx_desc);
568
+
569
+ if (d.pktsize & EMPTY_MASK) {
570
+ address_space_write(&s->dma_as, d.pktaddr, MEMTXATTRS_UNSPECIFIED,
571
+ buf, size & PKT_SIZE);
572
+ d.pktsize = size & PKT_SIZE;
573
+ emac_store_desc(s, &d, s->rx_desc);
574
+ /* update received packets count */
575
+ status = s->regs[R_DMA_RX_STATUS];
576
+ pktcnt = FIELD_EX32(status, DMA_RX_STATUS, PKTCNT);
577
+ pktcnt++;
578
+ s->regs[R_DMA_RX_STATUS] = FIELD_DP32(status, DMA_RX_STATUS,
579
+ PKTCNT, pktcnt);
580
+ s->regs[R_DMA_RX_STATUS] |= R_DMA_RX_STATUS_PKT_RCVD_MASK;
581
+ s->rx_desc = d.next;
582
+ } else {
583
+ s->regs[R_DMA_RX_CTL] &= ~R_DMA_RX_CTL_EN_MASK;
584
+ s->regs[R_DMA_RX_STATUS] |= R_DMA_RX_STATUS_OVERFLOW_MASK;
585
+ }
586
+ emac_update_irq(s);
587
+ return size;
588
+}
589
+
590
+static void msf2_emac_reset(DeviceState *dev)
591
+{
592
+ MSF2EmacState *s = MSS_EMAC(dev);
593
+
594
+ msf2_emac_do_reset(s);
595
+}
596
+
597
+static void emac_set_link(NetClientState *nc)
598
+{
599
+ MSF2EmacState *s = qemu_get_nic_opaque(nc);
600
+
601
+ msf2_phy_update_link(s);
602
+}
603
+
604
+static NetClientInfo net_msf2_emac_info = {
605
+ .type = NET_CLIENT_DRIVER_NIC,
606
+ .size = sizeof(NICState),
607
+ .can_receive = emac_can_rx,
608
+ .receive = emac_rx,
609
+ .link_status_changed = emac_set_link,
610
+};
611
+
612
+static void msf2_emac_realize(DeviceState *dev, Error **errp)
613
+{
614
+ MSF2EmacState *s = MSS_EMAC(dev);
615
+
616
+ if (!s->dma_mr) {
617
+ error_setg(errp, "MSS_EMAC 'ahb-bus' link not set");
618
+ return;
619
+ }
620
+
621
+ address_space_init(&s->dma_as, s->dma_mr, "emac-ahb");
622
+
623
+ qemu_macaddr_default_if_unset(&s->conf.macaddr);
624
+ s->nic = qemu_new_nic(&net_msf2_emac_info, &s->conf,
625
+ object_get_typename(OBJECT(dev)), dev->id, s);
626
+ qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
627
+}
628
+
629
+static void msf2_emac_init(Object *obj)
630
+{
631
+ MSF2EmacState *s = MSS_EMAC(obj);
632
+
633
+ sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
634
+
635
+ memory_region_init_io(&s->mmio, obj, &emac_ops, s,
636
+ "msf2-emac", R_MAX * 4);
637
+ sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
638
+}
639
+
640
+static Property msf2_emac_properties[] = {
641
+ DEFINE_PROP_LINK("ahb-bus", MSF2EmacState, dma_mr,
642
+ TYPE_MEMORY_REGION, MemoryRegion *),
643
+ DEFINE_NIC_PROPERTIES(MSF2EmacState, conf),
644
+ DEFINE_PROP_END_OF_LIST(),
645
+};
646
+
647
+static const VMStateDescription vmstate_msf2_emac = {
648
+ .name = TYPE_MSS_EMAC,
649
+ .version_id = 1,
650
+ .minimum_version_id = 1,
651
+ .fields = (VMStateField[]) {
652
+ VMSTATE_UINT8_ARRAY(mac_addr, MSF2EmacState, ETH_ALEN),
653
+ VMSTATE_UINT32(rx_desc, MSF2EmacState),
654
+ VMSTATE_UINT16_ARRAY(phy_regs, MSF2EmacState, PHY_MAX_REGS),
655
+ VMSTATE_UINT32_ARRAY(regs, MSF2EmacState, R_MAX),
656
+ VMSTATE_END_OF_LIST()
657
+ }
658
+};
659
+
660
+static void msf2_emac_class_init(ObjectClass *klass, void *data)
661
+{
662
+ DeviceClass *dc = DEVICE_CLASS(klass);
663
+
664
+ dc->realize = msf2_emac_realize;
665
+ dc->reset = msf2_emac_reset;
666
+ dc->vmsd = &vmstate_msf2_emac;
667
+ device_class_set_props(dc, msf2_emac_properties);
668
+}
669
+
670
+static const TypeInfo msf2_emac_info = {
671
+ .name = TYPE_MSS_EMAC,
672
+ .parent = TYPE_SYS_BUS_DEVICE,
673
+ .instance_size = sizeof(MSF2EmacState),
674
+ .instance_init = msf2_emac_init,
675
+ .class_init = msf2_emac_class_init,
676
+};
677
+
678
+static void msf2_emac_register_types(void)
679
+{
680
+ type_register_static(&msf2_emac_info);
681
+}
682
+
683
+type_init(msf2_emac_register_types)
684
diff --git a/MAINTAINERS b/MAINTAINERS
685
index XXXXXXX..XXXXXXX 100644
58
index XXXXXXX..XXXXXXX 100644
686
--- a/MAINTAINERS
59
--- a/docs/system/target-arm.rst
687
+++ b/MAINTAINERS
60
+++ b/docs/system/target-arm.rst
688
@@ -XXX,XX +XXX,XX @@ F: include/hw/arm/msf2-soc.h
61
@@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running
689
F: include/hw/misc/msf2-sysreg.h
62
arm/mps2
690
F: include/hw/timer/mss-timer.h
63
arm/musca
691
F: include/hw/ssi/mss-spi.h
64
arm/realview
692
+F: hw/net/msf2-emac.c
65
+ arm/sbsa
693
+F: include/hw/net/msf2-emac.h
66
arm/versatile
694
67
arm/vexpress
695
Emcraft M2S-FG484
68
arm/aspeed
696
M: Subbaraya Sundeep <sundeep.lkml@gmail.com>
697
--
69
--
698
2.20.1
70
2.20.1
699
71
700
72
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
2
2
3
We will move this code in the next commit. Clean it up
3
When using a Cortex-A15, the Virt machine does not use any
4
first to avoid checkpatch.pl errors.
4
MPCore peripherals. Remove the dependency.
5
5
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
6
Fixes: 7951c7b7c05 ("hw/arm: Express dependencies of the virt machine with Kconfig")
7
Reported-by: Miroslav Rezanina <mrezanin@redhat.com>
7
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
8
Message-id: 20200423073358.27155-5-philmd@redhat.com
9
Message-id: 20201107114852.271922-1-philmd@redhat.com
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
12
---
11
target/arm/cpu.c | 9 ++++++---
13
hw/arm/Kconfig | 1 -
12
1 file changed, 6 insertions(+), 3 deletions(-)
14
1 file changed, 1 deletion(-)
13
15
14
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
16
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
15
index XXXXXXX..XXXXXXX 100644
17
index XXXXXXX..XXXXXXX 100644
16
--- a/target/arm/cpu.c
18
--- a/hw/arm/Kconfig
17
+++ b/target/arm/cpu.c
19
+++ b/hw/arm/Kconfig
18
@@ -XXX,XX +XXX,XX @@ static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
20
@@ -XXX,XX +XXX,XX @@ config ARM_VIRT
19
CPUARMState *env = &cpu->env;
21
imply VFIO_PLATFORM
20
bool ret = false;
22
imply VFIO_XGMAC
21
23
imply TPM_TIS_SYSBUS
22
- /* ARMv7-M interrupt masking works differently than -A or -R.
24
- select A15MPCORE
23
+ /*
25
select ACPI
24
+ * ARMv7-M interrupt masking works differently than -A or -R.
26
select ARM_SMMUV3
25
* There is no FIQ/IRQ distinction. Instead of I and F bits
27
select GPIO_KEY
26
* masking FIQ and IRQ interrupts, an exception is taken only
27
* if it is higher priority than the current execution priority
28
@@ -XXX,XX +XXX,XX @@ static void arm1026_initfn(Object *obj)
29
static void arm1136_r2_initfn(Object *obj)
30
{
31
ARMCPU *cpu = ARM_CPU(obj);
32
- /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
33
+ /*
34
+ * What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
35
* older core than plain "arm1136". In particular this does not
36
* have the v6K features.
37
* These ID register values are correct for 1136 but may be wrong
38
@@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = {
39
{ .name = "arm926", .initfn = arm926_initfn },
40
{ .name = "arm946", .initfn = arm946_initfn },
41
{ .name = "arm1026", .initfn = arm1026_initfn },
42
- /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
43
+ /*
44
+ * What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an
45
* older core than plain "arm1136". In particular this does not
46
* have the v6K features.
47
*/
48
--
28
--
49
2.20.1
29
2.20.1
50
30
51
31
diff view generated by jsdifflib
1
From: Richard Henderson <richard.henderson@linaro.org>
1
From: Richard Henderson <richard.henderson@linaro.org>
2
2
3
These instructions are often used in glibc's string routines.
3
The helper function did not get updated when we reorganized
4
They were the final uses of the 32-bit at a time neon helpers.
4
the vector register file for SVE. Since then, the neon dregs
5
are non-sequential and cannot be simply indexed.
5
6
7
At the same time, make the helper function operate on 64-bit
8
quantities so that we do not have to call it twice.
9
10
Fixes: c39c2b9043e
11
Reported-by: Ard Biesheuvel <ardb@kernel.org>
6
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
12
Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20200418162808.4680-1-richard.henderson@linaro.org
13
[PMM: use aa32_vfp_dreg() rather than opencoding]
14
Message-id: 20201105171126.88014-1-richard.henderson@linaro.org
8
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
17
---
11
target/arm/helper.h | 27 ++--
18
target/arm/helper.h | 2 +-
12
target/arm/translate.h | 5 +
19
target/arm/op_helper.c | 23 +++++++++--------
13
target/arm/neon_helper.c | 24 ----
20
target/arm/translate-neon.c.inc | 44 +++++++++++----------------------
14
target/arm/translate-a64.c | 64 +++-------
21
3 files changed, 29 insertions(+), 40 deletions(-)
15
target/arm/translate.c | 256 +++++++++++++++++++++++++++++++------
16
target/arm/vec_helper.c | 25 ++++
17
6 files changed, 278 insertions(+), 123 deletions(-)
18
22
19
diff --git a/target/arm/helper.h b/target/arm/helper.h
23
diff --git a/target/arm/helper.h b/target/arm/helper.h
20
index XXXXXXX..XXXXXXX 100644
24
index XXXXXXX..XXXXXXX 100644
21
--- a/target/arm/helper.h
25
--- a/target/arm/helper.h
22
+++ b/target/arm/helper.h
26
+++ b/target/arm/helper.h
23
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(neon_hsub_u16, i32, i32, i32)
27
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(rsqrte_f32, TCG_CALL_NO_RWG, f32, f32, ptr)
24
DEF_HELPER_2(neon_hsub_s32, s32, s32, s32)
28
DEF_HELPER_FLAGS_2(rsqrte_f64, TCG_CALL_NO_RWG, f64, f64, ptr)
25
DEF_HELPER_2(neon_hsub_u32, i32, i32, i32)
29
DEF_HELPER_FLAGS_1(recpe_u32, TCG_CALL_NO_RWG, i32, i32)
26
30
DEF_HELPER_FLAGS_1(rsqrte_u32, TCG_CALL_NO_RWG, i32, i32)
27
-DEF_HELPER_2(neon_cgt_u8, i32, i32, i32)
31
-DEF_HELPER_FLAGS_4(neon_tbl, TCG_CALL_NO_RWG, i32, i32, i32, ptr, i32)
28
-DEF_HELPER_2(neon_cgt_s8, i32, i32, i32)
32
+DEF_HELPER_FLAGS_4(neon_tbl, TCG_CALL_NO_RWG, i64, env, i32, i64, i64)
29
-DEF_HELPER_2(neon_cgt_u16, i32, i32, i32)
33
30
-DEF_HELPER_2(neon_cgt_s16, i32, i32, i32)
34
DEF_HELPER_3(shl_cc, i32, env, i32, i32)
31
-DEF_HELPER_2(neon_cgt_u32, i32, i32, i32)
35
DEF_HELPER_3(shr_cc, i32, env, i32, i32)
32
-DEF_HELPER_2(neon_cgt_s32, i32, i32, i32)
36
diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c
33
-DEF_HELPER_2(neon_cge_u8, i32, i32, i32)
37
index XXXXXXX..XXXXXXX 100644
34
-DEF_HELPER_2(neon_cge_s8, i32, i32, i32)
38
--- a/target/arm/op_helper.c
35
-DEF_HELPER_2(neon_cge_u16, i32, i32, i32)
39
+++ b/target/arm/op_helper.c
36
-DEF_HELPER_2(neon_cge_s16, i32, i32, i32)
40
@@ -XXX,XX +XXX,XX @@ void raise_exception_ra(CPUARMState *env, uint32_t excp, uint32_t syndrome,
37
-DEF_HELPER_2(neon_cge_u32, i32, i32, i32)
41
cpu_loop_exit_restore(cs, ra);
38
-DEF_HELPER_2(neon_cge_s32, i32, i32, i32)
42
}
39
-
43
40
DEF_HELPER_2(neon_pmin_u8, i32, i32, i32)
44
-uint32_t HELPER(neon_tbl)(uint32_t ireg, uint32_t def, void *vn,
41
DEF_HELPER_2(neon_pmin_s8, i32, i32, i32)
45
- uint32_t maxindex)
42
DEF_HELPER_2(neon_pmin_u16, i32, i32, i32)
46
+uint64_t HELPER(neon_tbl)(CPUARMState *env, uint32_t desc,
43
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(neon_mul_u16, i32, i32, i32)
47
+ uint64_t ireg, uint64_t def)
44
DEF_HELPER_2(neon_tst_u8, i32, i32, i32)
48
{
45
DEF_HELPER_2(neon_tst_u16, i32, i32, i32)
49
- uint32_t val, shift;
46
DEF_HELPER_2(neon_tst_u32, i32, i32, i32)
50
- uint64_t *table = vn;
47
-DEF_HELPER_2(neon_ceq_u8, i32, i32, i32)
51
+ uint64_t tmp, val = 0;
48
-DEF_HELPER_2(neon_ceq_u16, i32, i32, i32)
52
+ uint32_t maxindex = ((desc & 3) + 1) * 8;
49
-DEF_HELPER_2(neon_ceq_u32, i32, i32, i32)
53
+ uint32_t base_reg = desc >> 2;
50
54
+ uint32_t shift, index, reg;
51
DEF_HELPER_1(neon_clz_u8, i32, i32)
55
52
DEF_HELPER_1(neon_clz_u16, i32, i32)
56
- val = 0;
53
@@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(frint64_s, TCG_CALL_NO_RWG, f32, f32, ptr)
57
- for (shift = 0; shift < 32; shift += 8) {
54
DEF_HELPER_FLAGS_2(frint32_d, TCG_CALL_NO_RWG, f64, f64, ptr)
58
- uint32_t index = (ireg >> shift) & 0xff;
55
DEF_HELPER_FLAGS_2(frint64_d, TCG_CALL_NO_RWG, f64, f64, ptr)
59
+ for (shift = 0; shift < 64; shift += 8) {
56
60
+ index = (ireg >> shift) & 0xff;
57
+DEF_HELPER_FLAGS_3(gvec_ceq0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
61
if (index < maxindex) {
58
+DEF_HELPER_FLAGS_3(gvec_ceq0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
62
- uint32_t tmp = (table[index >> 3] >> ((index & 7) << 3)) & 0xff;
59
+DEF_HELPER_FLAGS_3(gvec_clt0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
63
- val |= tmp << shift;
60
+DEF_HELPER_FLAGS_3(gvec_clt0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
64
+ reg = base_reg + (index >> 3);
61
+DEF_HELPER_FLAGS_3(gvec_cle0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
65
+ tmp = *aa32_vfp_dreg(env, reg);
62
+DEF_HELPER_FLAGS_3(gvec_cle0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
66
+ tmp = ((tmp >> ((index & 7) << 3)) & 0xff) << shift;
63
+DEF_HELPER_FLAGS_3(gvec_cgt0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
67
} else {
64
+DEF_HELPER_FLAGS_3(gvec_cgt0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
68
- val |= def & (0xff << shift);
65
+DEF_HELPER_FLAGS_3(gvec_cge0_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
69
+ tmp = def & (0xffull << shift);
66
+DEF_HELPER_FLAGS_3(gvec_cge0_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32)
70
}
71
+ val |= tmp;
72
}
73
return val;
74
}
75
diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc
76
index XXXXXXX..XXXXXXX 100644
77
--- a/target/arm/translate-neon.c.inc
78
+++ b/target/arm/translate-neon.c.inc
79
@@ -XXX,XX +XXX,XX @@ static bool trans_VEXT(DisasContext *s, arg_VEXT *a)
80
81
static bool trans_VTBL(DisasContext *s, arg_VTBL *a)
82
{
83
- int n;
84
- TCGv_i32 tmp, tmp2, tmp3, tmp4;
85
- TCGv_ptr ptr1;
86
+ TCGv_i64 val, def;
87
+ TCGv_i32 desc;
88
89
if (!arm_dc_feature(s, ARM_FEATURE_NEON)) {
90
return false;
91
@@ -XXX,XX +XXX,XX @@ static bool trans_VTBL(DisasContext *s, arg_VTBL *a)
92
return true;
93
}
94
95
- n = a->len + 1;
96
- if ((a->vn + n) > 32) {
97
+ if ((a->vn + a->len + 1) > 32) {
98
/*
99
* This is UNPREDICTABLE; we choose to UNDEF to avoid the
100
* helper function running off the end of the register file.
101
*/
102
return false;
103
}
104
- n <<= 3;
105
- tmp = tcg_temp_new_i32();
106
- if (a->op) {
107
- read_neon_element32(tmp, a->vd, 0, MO_32);
108
- } else {
109
- tcg_gen_movi_i32(tmp, 0);
110
- }
111
- tmp2 = tcg_temp_new_i32();
112
- read_neon_element32(tmp2, a->vm, 0, MO_32);
113
- ptr1 = vfp_reg_ptr(true, a->vn);
114
- tmp4 = tcg_const_i32(n);
115
- gen_helper_neon_tbl(tmp2, tmp2, tmp, ptr1, tmp4);
116
117
+ desc = tcg_const_i32((a->vn << 2) | a->len);
118
+ def = tcg_temp_new_i64();
119
if (a->op) {
120
- read_neon_element32(tmp, a->vd, 1, MO_32);
121
+ read_neon_element64(def, a->vd, 0, MO_64);
122
} else {
123
- tcg_gen_movi_i32(tmp, 0);
124
+ tcg_gen_movi_i64(def, 0);
125
}
126
- tmp3 = tcg_temp_new_i32();
127
- read_neon_element32(tmp3, a->vm, 1, MO_32);
128
- gen_helper_neon_tbl(tmp3, tmp3, tmp, ptr1, tmp4);
129
- tcg_temp_free_i32(tmp);
130
- tcg_temp_free_i32(tmp4);
131
- tcg_temp_free_ptr(ptr1);
132
+ val = tcg_temp_new_i64();
133
+ read_neon_element64(val, a->vm, 0, MO_64);
134
135
- write_neon_element32(tmp2, a->vd, 0, MO_32);
136
- write_neon_element32(tmp3, a->vd, 1, MO_32);
137
- tcg_temp_free_i32(tmp2);
138
- tcg_temp_free_i32(tmp3);
139
+ gen_helper_neon_tbl(val, cpu_env, desc, val, def);
140
+ write_neon_element64(val, a->vd, 0, MO_64);
67
+
141
+
68
DEF_HELPER_FLAGS_4(gvec_sshl_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32)
142
+ tcg_temp_free_i64(def);
69
DEF_HELPER_FLAGS_4(gvec_sshl_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32)
143
+ tcg_temp_free_i64(val);
70
DEF_HELPER_FLAGS_4(gvec_ushl_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32)
144
+ tcg_temp_free_i32(desc);
71
diff --git a/target/arm/translate.h b/target/arm/translate.h
145
return true;
72
index XXXXXXX..XXXXXXX 100644
73
--- a/target/arm/translate.h
74
+++ b/target/arm/translate.h
75
@@ -XXX,XX +XXX,XX @@ static inline void gen_swstep_exception(DisasContext *s, int isv, int ex)
76
uint64_t vfp_expand_imm(int size, uint8_t imm8);
77
78
/* Vector operations shared between ARM and AArch64. */
79
+extern const GVecGen2 ceq0_op[4];
80
+extern const GVecGen2 clt0_op[4];
81
+extern const GVecGen2 cgt0_op[4];
82
+extern const GVecGen2 cle0_op[4];
83
+extern const GVecGen2 cge0_op[4];
84
extern const GVecGen3 mla_op[4];
85
extern const GVecGen3 mls_op[4];
86
extern const GVecGen3 cmtst_op[4];
87
diff --git a/target/arm/neon_helper.c b/target/arm/neon_helper.c
88
index XXXXXXX..XXXXXXX 100644
89
--- a/target/arm/neon_helper.c
90
+++ b/target/arm/neon_helper.c
91
@@ -XXX,XX +XXX,XX @@ uint32_t HELPER(neon_hsub_u32)(uint32_t src1, uint32_t src2)
92
return dest;
93
}
146
}
94
147
95
-#define NEON_FN(dest, src1, src2) dest = (src1 > src2) ? ~0 : 0
96
-NEON_VOP(cgt_s8, neon_s8, 4)
97
-NEON_VOP(cgt_u8, neon_u8, 4)
98
-NEON_VOP(cgt_s16, neon_s16, 2)
99
-NEON_VOP(cgt_u16, neon_u16, 2)
100
-NEON_VOP(cgt_s32, neon_s32, 1)
101
-NEON_VOP(cgt_u32, neon_u32, 1)
102
-#undef NEON_FN
103
-
104
-#define NEON_FN(dest, src1, src2) dest = (src1 >= src2) ? ~0 : 0
105
-NEON_VOP(cge_s8, neon_s8, 4)
106
-NEON_VOP(cge_u8, neon_u8, 4)
107
-NEON_VOP(cge_s16, neon_s16, 2)
108
-NEON_VOP(cge_u16, neon_u16, 2)
109
-NEON_VOP(cge_s32, neon_s32, 1)
110
-NEON_VOP(cge_u32, neon_u32, 1)
111
-#undef NEON_FN
112
-
113
#define NEON_FN(dest, src1, src2) dest = (src1 < src2) ? src1 : src2
114
NEON_POP(pmin_s8, neon_s8, 4)
115
NEON_POP(pmin_u8, neon_u8, 4)
116
@@ -XXX,XX +XXX,XX @@ NEON_VOP(tst_u16, neon_u16, 2)
117
NEON_VOP(tst_u32, neon_u32, 1)
118
#undef NEON_FN
119
120
-#define NEON_FN(dest, src1, src2) dest = (src1 == src2) ? -1 : 0
121
-NEON_VOP(ceq_u8, neon_u8, 4)
122
-NEON_VOP(ceq_u16, neon_u16, 2)
123
-NEON_VOP(ceq_u32, neon_u32, 1)
124
-#undef NEON_FN
125
-
126
/* Count Leading Sign/Zero Bits. */
127
static inline int do_clz8(uint8_t x)
128
{
129
diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
130
index XXXXXXX..XXXXXXX 100644
131
--- a/target/arm/translate-a64.c
132
+++ b/target/arm/translate-a64.c
133
@@ -XXX,XX +XXX,XX @@ static void gen_gvec_fn4(DisasContext *s, bool is_q, int rd, int rn, int rm,
134
is_q ? 16 : 8, vec_full_reg_size(s));
135
}
136
137
+/* Expand a 2-operand AdvSIMD vector operation using an op descriptor. */
138
+static void gen_gvec_op2(DisasContext *s, bool is_q, int rd,
139
+ int rn, const GVecGen2 *gvec_op)
140
+{
141
+ tcg_gen_gvec_2(vec_full_reg_offset(s, rd), vec_full_reg_offset(s, rn),
142
+ is_q ? 16 : 8, vec_full_reg_size(s), gvec_op);
143
+}
144
+
145
/* Expand a 2-operand + immediate AdvSIMD vector operation using
146
* an op descriptor.
147
*/
148
@@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn)
149
return;
150
}
151
break;
152
+ case 0x8: /* CMGT, CMGE */
153
+ gen_gvec_op2(s, is_q, rd, rn, u ? &cge0_op[size] : &cgt0_op[size]);
154
+ return;
155
+ case 0x9: /* CMEQ, CMLE */
156
+ gen_gvec_op2(s, is_q, rd, rn, u ? &cle0_op[size] : &ceq0_op[size]);
157
+ return;
158
+ case 0xa: /* CMLT */
159
+ gen_gvec_op2(s, is_q, rd, rn, &clt0_op[size]);
160
+ return;
161
case 0xb:
162
if (u) { /* ABS, NEG */
163
gen_gvec_fn2(s, is_q, rd, rn, tcg_gen_gvec_neg, size);
164
@@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn)
165
for (pass = 0; pass < (is_q ? 4 : 2); pass++) {
166
TCGv_i32 tcg_op = tcg_temp_new_i32();
167
TCGv_i32 tcg_res = tcg_temp_new_i32();
168
- TCGCond cond;
169
170
read_vec_element_i32(s, tcg_op, rn, pass, MO_32);
171
172
if (size == 2) {
173
/* Special cases for 32 bit elements */
174
switch (opcode) {
175
- case 0xa: /* CMLT */
176
- /* 32 bit integer comparison against zero, result is
177
- * test ? (2^32 - 1) : 0. We implement via setcond(test)
178
- * and inverting.
179
- */
180
- cond = TCG_COND_LT;
181
- do_cmop:
182
- tcg_gen_setcondi_i32(cond, tcg_res, tcg_op, 0);
183
- tcg_gen_neg_i32(tcg_res, tcg_res);
184
- break;
185
- case 0x8: /* CMGT, CMGE */
186
- cond = u ? TCG_COND_GE : TCG_COND_GT;
187
- goto do_cmop;
188
- case 0x9: /* CMEQ, CMLE */
189
- cond = u ? TCG_COND_LE : TCG_COND_EQ;
190
- goto do_cmop;
191
case 0x4: /* CLS */
192
if (u) {
193
tcg_gen_clzi_i32(tcg_res, tcg_op, 32);
194
@@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn)
195
genfn(tcg_res, cpu_env, tcg_op);
196
break;
197
}
198
- case 0x8: /* CMGT, CMGE */
199
- case 0x9: /* CMEQ, CMLE */
200
- case 0xa: /* CMLT */
201
- {
202
- static NeonGenTwoOpFn * const fns[3][2] = {
203
- { gen_helper_neon_cgt_s8, gen_helper_neon_cgt_s16 },
204
- { gen_helper_neon_cge_s8, gen_helper_neon_cge_s16 },
205
- { gen_helper_neon_ceq_u8, gen_helper_neon_ceq_u16 },
206
- };
207
- NeonGenTwoOpFn *genfn;
208
- int comp;
209
- bool reverse;
210
- TCGv_i32 tcg_zero = tcg_const_i32(0);
211
-
212
- /* comp = index into [CMGT, CMGE, CMEQ, CMLE, CMLT] */
213
- comp = (opcode - 0x8) * 2 + u;
214
- /* ...but LE, LT are implemented as reverse GE, GT */
215
- reverse = (comp > 2);
216
- if (reverse) {
217
- comp = 4 - comp;
218
- }
219
- genfn = fns[comp][size];
220
- if (reverse) {
221
- genfn(tcg_res, tcg_zero, tcg_op);
222
- } else {
223
- genfn(tcg_res, tcg_op, tcg_zero);
224
- }
225
- tcg_temp_free_i32(tcg_zero);
226
- break;
227
- }
228
case 0x4: /* CLS, CLZ */
229
if (u) {
230
if (size == 0) {
231
diff --git a/target/arm/translate.c b/target/arm/translate.c
232
index XXXXXXX..XXXXXXX 100644
233
--- a/target/arm/translate.c
234
+++ b/target/arm/translate.c
235
@@ -XXX,XX +XXX,XX @@ static int do_v81_helper(DisasContext *s, gen_helper_gvec_3_ptr *fn,
236
return 1;
237
}
238
239
+static void gen_ceq0_i32(TCGv_i32 d, TCGv_i32 a)
240
+{
241
+ tcg_gen_setcondi_i32(TCG_COND_EQ, d, a, 0);
242
+ tcg_gen_neg_i32(d, d);
243
+}
244
+
245
+static void gen_ceq0_i64(TCGv_i64 d, TCGv_i64 a)
246
+{
247
+ tcg_gen_setcondi_i64(TCG_COND_EQ, d, a, 0);
248
+ tcg_gen_neg_i64(d, d);
249
+}
250
+
251
+static void gen_ceq0_vec(unsigned vece, TCGv_vec d, TCGv_vec a)
252
+{
253
+ TCGv_vec zero = tcg_const_zeros_vec_matching(d);
254
+ tcg_gen_cmp_vec(TCG_COND_EQ, vece, d, a, zero);
255
+ tcg_temp_free_vec(zero);
256
+}
257
+
258
+static const TCGOpcode vecop_list_cmp[] = {
259
+ INDEX_op_cmp_vec, 0
260
+};
261
+
262
+const GVecGen2 ceq0_op[4] = {
263
+ { .fno = gen_helper_gvec_ceq0_b,
264
+ .fniv = gen_ceq0_vec,
265
+ .opt_opc = vecop_list_cmp,
266
+ .vece = MO_8 },
267
+ { .fno = gen_helper_gvec_ceq0_h,
268
+ .fniv = gen_ceq0_vec,
269
+ .opt_opc = vecop_list_cmp,
270
+ .vece = MO_16 },
271
+ { .fni4 = gen_ceq0_i32,
272
+ .fniv = gen_ceq0_vec,
273
+ .opt_opc = vecop_list_cmp,
274
+ .vece = MO_32 },
275
+ { .fni8 = gen_ceq0_i64,
276
+ .fniv = gen_ceq0_vec,
277
+ .opt_opc = vecop_list_cmp,
278
+ .prefer_i64 = TCG_TARGET_REG_BITS == 64,
279
+ .vece = MO_64 },
280
+};
281
+
282
+static void gen_cle0_i32(TCGv_i32 d, TCGv_i32 a)
283
+{
284
+ tcg_gen_setcondi_i32(TCG_COND_LE, d, a, 0);
285
+ tcg_gen_neg_i32(d, d);
286
+}
287
+
288
+static void gen_cle0_i64(TCGv_i64 d, TCGv_i64 a)
289
+{
290
+ tcg_gen_setcondi_i64(TCG_COND_LE, d, a, 0);
291
+ tcg_gen_neg_i64(d, d);
292
+}
293
+
294
+static void gen_cle0_vec(unsigned vece, TCGv_vec d, TCGv_vec a)
295
+{
296
+ TCGv_vec zero = tcg_const_zeros_vec_matching(d);
297
+ tcg_gen_cmp_vec(TCG_COND_LE, vece, d, a, zero);
298
+ tcg_temp_free_vec(zero);
299
+}
300
+
301
+const GVecGen2 cle0_op[4] = {
302
+ { .fno = gen_helper_gvec_cle0_b,
303
+ .fniv = gen_cle0_vec,
304
+ .opt_opc = vecop_list_cmp,
305
+ .vece = MO_8 },
306
+ { .fno = gen_helper_gvec_cle0_h,
307
+ .fniv = gen_cle0_vec,
308
+ .opt_opc = vecop_list_cmp,
309
+ .vece = MO_16 },
310
+ { .fni4 = gen_cle0_i32,
311
+ .fniv = gen_cle0_vec,
312
+ .opt_opc = vecop_list_cmp,
313
+ .vece = MO_32 },
314
+ { .fni8 = gen_cle0_i64,
315
+ .fniv = gen_cle0_vec,
316
+ .opt_opc = vecop_list_cmp,
317
+ .prefer_i64 = TCG_TARGET_REG_BITS == 64,
318
+ .vece = MO_64 },
319
+};
320
+
321
+static void gen_cge0_i32(TCGv_i32 d, TCGv_i32 a)
322
+{
323
+ tcg_gen_setcondi_i32(TCG_COND_GE, d, a, 0);
324
+ tcg_gen_neg_i32(d, d);
325
+}
326
+
327
+static void gen_cge0_i64(TCGv_i64 d, TCGv_i64 a)
328
+{
329
+ tcg_gen_setcondi_i64(TCG_COND_GE, d, a, 0);
330
+ tcg_gen_neg_i64(d, d);
331
+}
332
+
333
+static void gen_cge0_vec(unsigned vece, TCGv_vec d, TCGv_vec a)
334
+{
335
+ TCGv_vec zero = tcg_const_zeros_vec_matching(d);
336
+ tcg_gen_cmp_vec(TCG_COND_GE, vece, d, a, zero);
337
+ tcg_temp_free_vec(zero);
338
+}
339
+
340
+const GVecGen2 cge0_op[4] = {
341
+ { .fno = gen_helper_gvec_cge0_b,
342
+ .fniv = gen_cge0_vec,
343
+ .opt_opc = vecop_list_cmp,
344
+ .vece = MO_8 },
345
+ { .fno = gen_helper_gvec_cge0_h,
346
+ .fniv = gen_cge0_vec,
347
+ .opt_opc = vecop_list_cmp,
348
+ .vece = MO_16 },
349
+ { .fni4 = gen_cge0_i32,
350
+ .fniv = gen_cge0_vec,
351
+ .opt_opc = vecop_list_cmp,
352
+ .vece = MO_32 },
353
+ { .fni8 = gen_cge0_i64,
354
+ .fniv = gen_cge0_vec,
355
+ .opt_opc = vecop_list_cmp,
356
+ .prefer_i64 = TCG_TARGET_REG_BITS == 64,
357
+ .vece = MO_64 },
358
+};
359
+
360
+static void gen_clt0_i32(TCGv_i32 d, TCGv_i32 a)
361
+{
362
+ tcg_gen_setcondi_i32(TCG_COND_LT, d, a, 0);
363
+ tcg_gen_neg_i32(d, d);
364
+}
365
+
366
+static void gen_clt0_i64(TCGv_i64 d, TCGv_i64 a)
367
+{
368
+ tcg_gen_setcondi_i64(TCG_COND_LT, d, a, 0);
369
+ tcg_gen_neg_i64(d, d);
370
+}
371
+
372
+static void gen_clt0_vec(unsigned vece, TCGv_vec d, TCGv_vec a)
373
+{
374
+ TCGv_vec zero = tcg_const_zeros_vec_matching(d);
375
+ tcg_gen_cmp_vec(TCG_COND_LT, vece, d, a, zero);
376
+ tcg_temp_free_vec(zero);
377
+}
378
+
379
+const GVecGen2 clt0_op[4] = {
380
+ { .fno = gen_helper_gvec_clt0_b,
381
+ .fniv = gen_clt0_vec,
382
+ .opt_opc = vecop_list_cmp,
383
+ .vece = MO_8 },
384
+ { .fno = gen_helper_gvec_clt0_h,
385
+ .fniv = gen_clt0_vec,
386
+ .opt_opc = vecop_list_cmp,
387
+ .vece = MO_16 },
388
+ { .fni4 = gen_clt0_i32,
389
+ .fniv = gen_clt0_vec,
390
+ .opt_opc = vecop_list_cmp,
391
+ .vece = MO_32 },
392
+ { .fni8 = gen_clt0_i64,
393
+ .fniv = gen_clt0_vec,
394
+ .opt_opc = vecop_list_cmp,
395
+ .prefer_i64 = TCG_TARGET_REG_BITS == 64,
396
+ .vece = MO_64 },
397
+};
398
+
399
+static void gen_cgt0_i32(TCGv_i32 d, TCGv_i32 a)
400
+{
401
+ tcg_gen_setcondi_i32(TCG_COND_GT, d, a, 0);
402
+ tcg_gen_neg_i32(d, d);
403
+}
404
+
405
+static void gen_cgt0_i64(TCGv_i64 d, TCGv_i64 a)
406
+{
407
+ tcg_gen_setcondi_i64(TCG_COND_GT, d, a, 0);
408
+ tcg_gen_neg_i64(d, d);
409
+}
410
+
411
+static void gen_cgt0_vec(unsigned vece, TCGv_vec d, TCGv_vec a)
412
+{
413
+ TCGv_vec zero = tcg_const_zeros_vec_matching(d);
414
+ tcg_gen_cmp_vec(TCG_COND_GT, vece, d, a, zero);
415
+ tcg_temp_free_vec(zero);
416
+}
417
+
418
+const GVecGen2 cgt0_op[4] = {
419
+ { .fno = gen_helper_gvec_cgt0_b,
420
+ .fniv = gen_cgt0_vec,
421
+ .opt_opc = vecop_list_cmp,
422
+ .vece = MO_8 },
423
+ { .fno = gen_helper_gvec_cgt0_h,
424
+ .fniv = gen_cgt0_vec,
425
+ .opt_opc = vecop_list_cmp,
426
+ .vece = MO_16 },
427
+ { .fni4 = gen_cgt0_i32,
428
+ .fniv = gen_cgt0_vec,
429
+ .opt_opc = vecop_list_cmp,
430
+ .vece = MO_32 },
431
+ { .fni8 = gen_cgt0_i64,
432
+ .fniv = gen_cgt0_vec,
433
+ .opt_opc = vecop_list_cmp,
434
+ .prefer_i64 = TCG_TARGET_REG_BITS == 64,
435
+ .vece = MO_64 },
436
+};
437
+
438
static void gen_ssra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift)
439
{
440
tcg_gen_vec_sar8i_i64(a, a, shift);
441
@@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn)
442
tcg_gen_gvec_abs(size, rd_ofs, rm_ofs, vec_size, vec_size);
443
break;
444
445
+ case NEON_2RM_VCEQ0:
446
+ tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size,
447
+ vec_size, &ceq0_op[size]);
448
+ break;
449
+ case NEON_2RM_VCGT0:
450
+ tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size,
451
+ vec_size, &cgt0_op[size]);
452
+ break;
453
+ case NEON_2RM_VCLE0:
454
+ tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size,
455
+ vec_size, &cle0_op[size]);
456
+ break;
457
+ case NEON_2RM_VCGE0:
458
+ tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size,
459
+ vec_size, &cge0_op[size]);
460
+ break;
461
+ case NEON_2RM_VCLT0:
462
+ tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size,
463
+ vec_size, &clt0_op[size]);
464
+ break;
465
+
466
default:
467
elementwise:
468
for (pass = 0; pass < (q ? 4 : 2); pass++) {
469
@@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn)
470
default: abort();
471
}
472
break;
473
- case NEON_2RM_VCGT0: case NEON_2RM_VCLE0:
474
- tmp2 = tcg_const_i32(0);
475
- switch(size) {
476
- case 0: gen_helper_neon_cgt_s8(tmp, tmp, tmp2); break;
477
- case 1: gen_helper_neon_cgt_s16(tmp, tmp, tmp2); break;
478
- case 2: gen_helper_neon_cgt_s32(tmp, tmp, tmp2); break;
479
- default: abort();
480
- }
481
- tcg_temp_free_i32(tmp2);
482
- if (op == NEON_2RM_VCLE0) {
483
- tcg_gen_not_i32(tmp, tmp);
484
- }
485
- break;
486
- case NEON_2RM_VCGE0: case NEON_2RM_VCLT0:
487
- tmp2 = tcg_const_i32(0);
488
- switch(size) {
489
- case 0: gen_helper_neon_cge_s8(tmp, tmp, tmp2); break;
490
- case 1: gen_helper_neon_cge_s16(tmp, tmp, tmp2); break;
491
- case 2: gen_helper_neon_cge_s32(tmp, tmp, tmp2); break;
492
- default: abort();
493
- }
494
- tcg_temp_free_i32(tmp2);
495
- if (op == NEON_2RM_VCLT0) {
496
- tcg_gen_not_i32(tmp, tmp);
497
- }
498
- break;
499
- case NEON_2RM_VCEQ0:
500
- tmp2 = tcg_const_i32(0);
501
- switch(size) {
502
- case 0: gen_helper_neon_ceq_u8(tmp, tmp, tmp2); break;
503
- case 1: gen_helper_neon_ceq_u16(tmp, tmp, tmp2); break;
504
- case 2: gen_helper_neon_ceq_u32(tmp, tmp, tmp2); break;
505
- default: abort();
506
- }
507
- tcg_temp_free_i32(tmp2);
508
- break;
509
case NEON_2RM_VCGT0_F:
510
{
511
TCGv_ptr fpstatus = get_fpstatus_ptr(1);
512
diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c
513
index XXXXXXX..XXXXXXX 100644
514
--- a/target/arm/vec_helper.c
515
+++ b/target/arm/vec_helper.c
516
@@ -XXX,XX +XXX,XX @@ void HELPER(sve2_pmull_h)(void *vd, void *vn, void *vm, uint32_t desc)
517
}
518
}
519
#endif
520
+
521
+#define DO_CMP0(NAME, TYPE, OP) \
522
+void HELPER(NAME)(void *vd, void *vn, uint32_t desc) \
523
+{ \
524
+ intptr_t i, opr_sz = simd_oprsz(desc); \
525
+ for (i = 0; i < opr_sz; i += sizeof(TYPE)) { \
526
+ TYPE nn = *(TYPE *)(vn + i); \
527
+ *(TYPE *)(vd + i) = -(nn OP 0); \
528
+ } \
529
+ clear_tail(vd, opr_sz, simd_maxsz(desc)); \
530
+}
531
+
532
+DO_CMP0(gvec_ceq0_b, int8_t, ==)
533
+DO_CMP0(gvec_clt0_b, int8_t, <)
534
+DO_CMP0(gvec_cle0_b, int8_t, <=)
535
+DO_CMP0(gvec_cgt0_b, int8_t, >)
536
+DO_CMP0(gvec_cge0_b, int8_t, >=)
537
+
538
+DO_CMP0(gvec_ceq0_h, int16_t, ==)
539
+DO_CMP0(gvec_clt0_h, int16_t, <)
540
+DO_CMP0(gvec_cle0_h, int16_t, <=)
541
+DO_CMP0(gvec_cgt0_h, int16_t, >)
542
+DO_CMP0(gvec_cge0_h, int16_t, >=)
543
+
544
+#undef DO_CMP0
545
--
148
--
546
2.20.1
149
2.20.1
547
150
548
151
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com>
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
2
3
Make compat in qemu_fdt_node_path() const char *.
3
We can use one MPC per SRAM bank, but we currently only wire the
4
IRQ from the first expansion MPC to the IRQ splitter. Fix that.
4
5
5
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
6
Fixes: bb75e16d5e6 ("hw/arm/iotkit: Wire up MPC interrupt lines")
6
Message-id: 20200423121114.4274-3-edgar.iglesias@gmail.com
7
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Message-id: 20201107193403.436146-2-f4bug@amsat.org
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
11
---
10
include/sysemu/device_tree.h | 2 +-
12
hw/arm/armsse.c | 3 ++-
11
device_tree.c | 2 +-
13
1 file changed, 2 insertions(+), 1 deletion(-)
12
2 files changed, 2 insertions(+), 2 deletions(-)
13
14
14
diff --git a/include/sysemu/device_tree.h b/include/sysemu/device_tree.h
15
diff --git a/hw/arm/armsse.c b/hw/arm/armsse.c
15
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
16
--- a/include/sysemu/device_tree.h
17
--- a/hw/arm/armsse.c
17
+++ b/include/sysemu/device_tree.h
18
+++ b/hw/arm/armsse.c
18
@@ -XXX,XX +XXX,XX @@ void *load_device_tree_from_sysfs(void);
19
@@ -XXX,XX +XXX,XX @@ static void armsse_realize(DeviceState *dev, Error **errp)
19
* @name may be NULL to wildcard names and only match compatibility
20
qdev_get_gpio_in(dev_splitter, 0));
20
* strings.
21
qdev_connect_gpio_out(dev_splitter, 0,
21
*/
22
qdev_get_gpio_in_named(dev_secctl,
22
-char **qemu_fdt_node_path(void *fdt, const char *name, char *compat,
23
- "mpc_status", 0));
23
+char **qemu_fdt_node_path(void *fdt, const char *name, const char *compat,
24
+ "mpc_status",
24
Error **errp);
25
+ i - IOTS_NUM_EXP_MPC));
25
26
}
26
/**
27
27
diff --git a/device_tree.c b/device_tree.c
28
qdev_connect_gpio_out(dev_splitter, 1,
28
index XXXXXXX..XXXXXXX 100644
29
--- a/device_tree.c
30
+++ b/device_tree.c
31
@@ -XXX,XX +XXX,XX @@ char **qemu_fdt_node_unit_path(void *fdt, const char *name, Error **errp)
32
return path_array;
33
}
34
35
-char **qemu_fdt_node_path(void *fdt, const char *name, char *compat,
36
+char **qemu_fdt_node_path(void *fdt, const char *name, const char *compat,
37
Error **errp)
38
{
39
int offset, len, ret;
40
--
29
--
41
2.20.1
30
2.20.1
42
31
43
32
diff view generated by jsdifflib
1
From: Philippe Mathieu-Daudé <philmd@redhat.com>
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
2
3
Suggested-by: Richard Henderson <richard.henderson@linaro.org>
3
The system configuration controller (SYSCFG) doesn't have
4
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
4
any output IRQ (and the INTC input #71 belongs to the UART6).
5
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
5
Remove the invalid code.
6
Message-id: 20200423073358.27155-4-philmd@redhat.com
6
7
Fixes: db635521a02 ("stm32f205: Add the stm32f205 SoC")
8
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Message-id: 20201107193403.436146-3-f4bug@amsat.org
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
7
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
8
---
12
---
9
target/arm/cpu.c | 8 +++-----
13
include/hw/misc/stm32f2xx_syscfg.h | 2 --
10
target/arm/cpu64.c | 8 +++-----
14
hw/arm/stm32f205_soc.c | 1 -
11
2 files changed, 6 insertions(+), 10 deletions(-)
15
hw/misc/stm32f2xx_syscfg.c | 2 --
16
3 files changed, 5 deletions(-)
12
17
13
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
18
diff --git a/include/hw/misc/stm32f2xx_syscfg.h b/include/hw/misc/stm32f2xx_syscfg.h
14
index XXXXXXX..XXXXXXX 100644
19
index XXXXXXX..XXXXXXX 100644
15
--- a/target/arm/cpu.c
20
--- a/include/hw/misc/stm32f2xx_syscfg.h
16
+++ b/target/arm/cpu.c
21
+++ b/include/hw/misc/stm32f2xx_syscfg.h
17
@@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_cpus[] = {
22
@@ -XXX,XX +XXX,XX @@ struct STM32F2XXSyscfgState {
18
{ .name = "any", .initfn = arm_max_initfn },
23
uint32_t syscfg_exticr3;
19
#endif
24
uint32_t syscfg_exticr4;
20
#endif
25
uint32_t syscfg_cmpcr;
21
- { .name = NULL }
26
-
27
- qemu_irq irq;
22
};
28
};
23
29
24
static Property arm_cpu_properties[] = {
30
#endif /* HW_STM32F2XX_SYSCFG_H */
25
@@ -XXX,XX +XXX,XX @@ static const TypeInfo idau_interface_type_info = {
31
diff --git a/hw/arm/stm32f205_soc.c b/hw/arm/stm32f205_soc.c
26
32
index XXXXXXX..XXXXXXX 100644
27
static void arm_cpu_register_types(void)
33
--- a/hw/arm/stm32f205_soc.c
34
+++ b/hw/arm/stm32f205_soc.c
35
@@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp)
36
}
37
busdev = SYS_BUS_DEVICE(dev);
38
sysbus_mmio_map(busdev, 0, 0x40013800);
39
- sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, 71));
40
41
/* Attach UART (uses USART registers) and USART controllers */
42
for (i = 0; i < STM_NUM_USARTS; i++) {
43
diff --git a/hw/misc/stm32f2xx_syscfg.c b/hw/misc/stm32f2xx_syscfg.c
44
index XXXXXXX..XXXXXXX 100644
45
--- a/hw/misc/stm32f2xx_syscfg.c
46
+++ b/hw/misc/stm32f2xx_syscfg.c
47
@@ -XXX,XX +XXX,XX @@ static void stm32f2xx_syscfg_init(Object *obj)
28
{
48
{
29
- const ARMCPUInfo *info = arm_cpus;
49
STM32F2XXSyscfgState *s = STM32F2XX_SYSCFG(obj);
30
+ size_t i;
50
31
51
- sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
32
type_register_static(&arm_cpu_type_info);
52
-
33
type_register_static(&idau_interface_type_info);
53
memory_region_init_io(&s->mmio, obj, &stm32f2xx_syscfg_ops, s,
34
54
TYPE_STM32F2XX_SYSCFG, 0x400);
35
- while (info->name) {
55
sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
36
- arm_cpu_register(info);
37
- info++;
38
+ for (i = 0; i < ARRAY_SIZE(arm_cpus); ++i) {
39
+ arm_cpu_register(&arm_cpus[i]);
40
}
41
42
#ifdef CONFIG_KVM
43
diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c
44
index XXXXXXX..XXXXXXX 100644
45
--- a/target/arm/cpu64.c
46
+++ b/target/arm/cpu64.c
47
@@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo aarch64_cpus[] = {
48
{ .name = "cortex-a53", .initfn = aarch64_a53_initfn },
49
{ .name = "cortex-a72", .initfn = aarch64_a72_initfn },
50
{ .name = "max", .initfn = aarch64_max_initfn },
51
- { .name = NULL }
52
};
53
54
static bool aarch64_cpu_get_aarch64(Object *obj, Error **errp)
55
@@ -XXX,XX +XXX,XX @@ static const TypeInfo aarch64_cpu_type_info = {
56
57
static void aarch64_cpu_register_types(void)
58
{
59
- const ARMCPUInfo *info = aarch64_cpus;
60
+ size_t i;
61
62
type_register_static(&aarch64_cpu_type_info);
63
64
- while (info->name) {
65
- aarch64_cpu_register(info);
66
- info++;
67
+ for (i = 0; i < ARRAY_SIZE(aarch64_cpus); ++i) {
68
+ aarch64_cpu_register(&aarch64_cpus[i]);
69
}
70
}
71
72
--
56
--
73
2.20.1
57
2.20.1
74
58
75
59
diff view generated by jsdifflib
1
From: Jerome Forissier <jerome@forissier.org>
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
2
3
The /secure-chosen node is currently used only by create_uart(), but
3
omap2420_mpu_init() introduced in commit 827df9f3c5f ("Add basic
4
this will change. Therefore move the creation of this node to
4
OMAP2 chip support") takes care of creating the 3 UARTs.
5
create_fdt().
6
5
7
Signed-off-by: Jerome Forissier <jerome@forissier.org>
6
Then commit 58a26b477e9 ("Emulate a serial bluetooth HCI with H4+
8
Message-id: 20200420121807.8204-2-jerome@forissier.org
7
extensions and attach to n8x0's UART") added n8x0_uart_setup()
8
which create the UART and connects it to an IRQ output,
9
overwritting the existing peripheral and its IRQ connection.
10
This is incorrect.
11
12
Fortunately we don't need to fix this, because commit 6da68df7f9b
13
("hw/arm/nseries: Replace the bluetooth chardev with a "null"
14
chardev") removed the use of this peripheral. We can simply
15
remove the code.
16
17
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
18
Message-id: 20201107193403.436146-4-f4bug@amsat.org
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
19
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
21
---
12
hw/arm/virt.c | 5 ++++-
22
hw/arm/nseries.c | 11 -----------
13
1 file changed, 4 insertions(+), 1 deletion(-)
23
1 file changed, 11 deletions(-)
14
24
15
diff --git a/hw/arm/virt.c b/hw/arm/virt.c
25
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
16
index XXXXXXX..XXXXXXX 100644
26
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/virt.c
27
--- a/hw/arm/nseries.c
18
+++ b/hw/arm/virt.c
28
+++ b/hw/arm/nseries.c
19
@@ -XXX,XX +XXX,XX @@ static void create_fdt(VirtMachineState *vms)
29
@@ -XXX,XX +XXX,XX @@ static void n8x0_cbus_setup(struct n800_s *s)
20
/* /chosen must exist for load_dtb to fill in necessary properties later */
30
cbus_attach(cbus, s->tahvo = tahvo_init(tahvo_irq, 1));
21
qemu_fdt_add_subnode(fdt, "/chosen");
31
}
22
32
23
+ if (vms->secure) {
33
-static void n8x0_uart_setup(struct n800_s *s)
24
+ qemu_fdt_add_subnode(fdt, "/secure-chosen");
34
-{
25
+ }
35
- Chardev *radio = qemu_chr_new("bt-dummy-uart", "null", NULL);
26
+
36
- /*
27
/* Clock node, for the benefit of the UART. The kernel device tree
37
- * Note: We used to connect N8X0_BT_RESET_GPIO and N8X0_BT_WKUP_GPIO
28
* binding documentation claims the PL011 node clock properties are
38
- * here, but this code has been removed with the bluetooth backend.
29
* optional but in practice if you omit them the kernel refuses to
39
- */
30
@@ -XXX,XX +XXX,XX @@ static void create_uart(const VirtMachineState *vms, int uart,
40
- omap_uart_attach(s->mpu->uart[BT_UART], radio);
31
qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled");
41
-}
32
qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay");
42
-
33
43
static void n8x0_usb_setup(struct n800_s *s)
34
- qemu_fdt_add_subnode(vms->fdt, "/secure-chosen");
44
{
35
qemu_fdt_setprop_string(vms->fdt, "/secure-chosen", "stdout-path",
45
SysBusDevice *dev;
36
nodename);
46
@@ -XXX,XX +XXX,XX @@ static void n8x0_init(MachineState *machine,
47
n8x0_spi_setup(s);
48
n8x0_dss_setup(s);
49
n8x0_cbus_setup(s);
50
- n8x0_uart_setup(s);
51
if (machine_usb(machine)) {
52
n8x0_usb_setup(s);
37
}
53
}
38
--
54
--
39
2.20.1
55
2.20.1
40
56
41
57
diff view generated by jsdifflib
1
Add the documentation about the clock inputs and outputs in devices.
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
2
3
This is based on the original work of Frederic Konrad.
3
The MusicPal board code connects both of the IRQ outputs of the UART
4
to the same INTC qemu_irq. Connecting two qemu_irqs outputs directly
5
to the same input is not valid as it produces subtly wrong behaviour
6
(for instance if both the IRQ lines are high, and then one goes
7
low, the INTC input will see this as a high-to-low transition
8
even though the second IRQ line should still be holding it high).
4
9
5
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
10
This kind of wiring needs an explicitly created OR gate; add one.
6
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
7
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
12
Inspired-by: Peter Maydell <peter.maydell@linaro.org>
8
Message-id: 20200406135251.157596-6-damien.hedde@greensocs.com
13
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
[PMM: Editing pass for minor grammar, style and Sphinx
14
Message-id: 20201107193403.436146-5-f4bug@amsat.org
10
formatting fixes]
11
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
15
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
12
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
13
---
17
---
14
docs/devel/clocks.rst | 391 ++++++++++++++++++++++++++++++++++++++++++
18
hw/arm/musicpal.c | 17 +++++++++++++----
15
docs/devel/index.rst | 1 +
19
hw/arm/Kconfig | 1 +
16
2 files changed, 392 insertions(+)
20
2 files changed, 14 insertions(+), 4 deletions(-)
17
create mode 100644 docs/devel/clocks.rst
18
21
19
diff --git a/docs/devel/clocks.rst b/docs/devel/clocks.rst
22
diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c
20
new file mode 100644
23
index XXXXXXX..XXXXXXX 100644
21
index XXXXXXX..XXXXXXX
24
--- a/hw/arm/musicpal.c
22
--- /dev/null
25
+++ b/hw/arm/musicpal.c
23
+++ b/docs/devel/clocks.rst
24
@@ -XXX,XX +XXX,XX @@
26
@@ -XXX,XX +XXX,XX @@
25
+Modelling a clock tree in QEMU
27
#include "ui/console.h"
26
+==============================
28
#include "hw/i2c/i2c.h"
29
#include "hw/irq.h"
30
+#include "hw/or-irq.h"
31
#include "hw/audio/wm8750.h"
32
#include "sysemu/block-backend.h"
33
#include "sysemu/runstate.h"
34
@@ -XXX,XX +XXX,XX @@
35
#define MP_TIMER4_IRQ 7
36
#define MP_EHCI_IRQ 8
37
#define MP_ETH_IRQ 9
38
-#define MP_UART1_IRQ 11
39
-#define MP_UART2_IRQ 11
40
+#define MP_UART_SHARED_IRQ 11
41
#define MP_GPIO_IRQ 12
42
#define MP_RTC_IRQ 28
43
#define MP_AUDIO_IRQ 30
44
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
45
ARMCPU *cpu;
46
qemu_irq pic[32];
47
DeviceState *dev;
48
+ DeviceState *uart_orgate;
49
DeviceState *i2c_dev;
50
DeviceState *lcd_dev;
51
DeviceState *key_dev;
52
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
53
pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
54
pic[MP_TIMER4_IRQ], NULL);
55
56
- serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
57
+ /* Logically OR both UART IRQs together */
58
+ uart_orgate = DEVICE(object_new(TYPE_OR_IRQ));
59
+ object_property_set_int(OBJECT(uart_orgate), "num-lines", 2, &error_fatal);
60
+ qdev_realize_and_unref(uart_orgate, NULL, &error_fatal);
61
+ qdev_connect_gpio_out(DEVICE(uart_orgate), 0, pic[MP_UART_SHARED_IRQ]);
27
+
62
+
28
+What are clocks?
63
+ serial_mm_init(address_space_mem, MP_UART1_BASE, 2,
29
+----------------
64
+ qdev_get_gpio_in(uart_orgate, 0),
30
+
65
1825000, serial_hd(0), DEVICE_NATIVE_ENDIAN);
31
+Clocks are QOM objects developed for the purpose of modelling the
66
- serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
32
+distribution of clocks in QEMU.
67
+ serial_mm_init(address_space_mem, MP_UART2_BASE, 2,
33
+
68
+ qdev_get_gpio_in(uart_orgate, 1),
34
+They allow us to model the clock distribution of a platform and detect
69
1825000, serial_hd(1), DEVICE_NATIVE_ENDIAN);
35
+configuration errors in the clock tree such as badly configured PLL, clock
70
36
+source selection or disabled clock.
71
/* Register flash */
37
+
72
diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig
38
+The object is *Clock* and its QOM name is ``clock`` (in C code, the macro
39
+``TYPE_CLOCK``).
40
+
41
+Clocks are typically used with devices where they are used to model inputs
42
+and outputs. They are created in a similar way to GPIOs. Inputs and outputs
43
+of different devices can be connected together.
44
+
45
+In these cases a Clock object is a child of a Device object, but this
46
+is not a requirement. Clocks can be independent of devices. For
47
+example it is possible to create a clock outside of any device to
48
+model the main clock source of a machine.
49
+
50
+Here is an example of clocks::
51
+
52
+ +---------+ +----------------------+ +--------------+
53
+ | Clock 1 | | Device B | | Device C |
54
+ | | | +-------+ +-------+ | | +-------+ |
55
+ | |>>-+-->>|Clock 2| |Clock 3|>>--->>|Clock 6| |
56
+ +---------+ | | | (in) | | (out) | | | | (in) | |
57
+ | | +-------+ +-------+ | | +-------+ |
58
+ | | +-------+ | +--------------+
59
+ | | |Clock 4|>>
60
+ | | | (out) | | +--------------+
61
+ | | +-------+ | | Device D |
62
+ | | +-------+ | | +-------+ |
63
+ | | |Clock 5|>>--->>|Clock 7| |
64
+ | | | (out) | | | | (in) | |
65
+ | | +-------+ | | +-------+ |
66
+ | +----------------------+ | |
67
+ | | +-------+ |
68
+ +----------------------------->>|Clock 8| |
69
+ | | (in) | |
70
+ | +-------+ |
71
+ +--------------+
72
+
73
+Clocks are defined in the ``include/hw/clock.h`` header and device
74
+related functions are defined in the ``include/hw/qdev-clock.h``
75
+header.
76
+
77
+The clock state
78
+---------------
79
+
80
+The state of a clock is its period; it is stored as an integer
81
+representing it in units of 2 :sup:`-32` ns. The special value of 0 is used to
82
+represent the clock being inactive or gated. The clocks do not model
83
+the signal itself (pin toggling) or other properties such as the duty
84
+cycle.
85
+
86
+All clocks contain this state: outputs as well as inputs. This allows
87
+the current period of a clock to be fetched at any time. When a clock
88
+is updated, the value is immediately propagated to all connected
89
+clocks in the tree.
90
+
91
+To ease interaction with clocks, helpers with a unit suffix are defined for
92
+every clock state setter or getter. The suffixes are:
93
+
94
+- ``_ns`` for handling periods in nanoseconds
95
+- ``_hz`` for handling frequencies in hertz
96
+
97
+The 0 period value is converted to 0 in hertz and vice versa. 0 always means
98
+that the clock is disabled.
99
+
100
+Adding a new clock
101
+------------------
102
+
103
+Adding clocks to a device must be done during the init method of the Device
104
+instance.
105
+
106
+To add an input clock to a device, the function ``qdev_init_clock_in()``
107
+must be used. It takes the name, a callback and an opaque parameter
108
+for the callback (this will be explained in a following section).
109
+Output is simpler; only the name is required. Typically::
110
+
111
+ qdev_init_clock_in(DEVICE(dev), "clk_in", clk_in_callback, dev);
112
+ qdev_init_clock_out(DEVICE(dev), "clk_out");
113
+
114
+Both functions return the created Clock pointer, which should be saved in the
115
+device's state structure for further use.
116
+
117
+These objects will be automatically deleted by the QOM reference mechanism.
118
+
119
+Note that it is possible to create a static array describing clock inputs and
120
+outputs. The function ``qdev_init_clocks()`` must be called with the array as
121
+parameter to initialize the clocks: it has the same behaviour as calling the
122
+``qdev_init_clock_in/out()`` for each clock in the array. To ease the array
123
+construction, some macros are defined in ``include/hw/qdev-clock.h``.
124
+As an example, the following creates 2 clocks to a device: one input and one
125
+output.
126
+
127
+.. code-block:: c
128
+
129
+ /* device structure containing pointers to the clock objects */
130
+ typedef struct MyDeviceState {
131
+ DeviceState parent_obj;
132
+ Clock *clk_in;
133
+ Clock *clk_out;
134
+ } MyDeviceState;
135
+
136
+ /*
137
+ * callback for the input clock (see "Callback on input clock
138
+ * change" section below for more information).
139
+ */
140
+ static void clk_in_callback(void *opaque);
141
+
142
+ /*
143
+ * static array describing clocks:
144
+ * + a clock input named "clk_in", whose pointer is stored in
145
+ * the clk_in field of a MyDeviceState structure with callback
146
+ * clk_in_callback.
147
+ * + a clock output named "clk_out" whose pointer is stored in
148
+ * the clk_out field of a MyDeviceState structure.
149
+ */
150
+ static const ClockPortInitArray mydev_clocks = {
151
+ QDEV_CLOCK_IN(MyDeviceState, clk_in, clk_in_callback),
152
+ QDEV_CLOCK_OUT(MyDeviceState, clk_out),
153
+ QDEV_CLOCK_END
154
+ };
155
+
156
+ /* device initialization function */
157
+ static void mydev_init(Object *obj)
158
+ {
159
+ /* cast to MyDeviceState */
160
+ MyDeviceState *mydev = MYDEVICE(obj);
161
+ /* create and fill the pointer fields in the MyDeviceState */
162
+ qdev_init_clocks(mydev, mydev_clocks);
163
+ [...]
164
+ }
165
+
166
+An alternative way to create a clock is to simply call
167
+``object_new(TYPE_CLOCK)``. In that case the clock will neither be an
168
+input nor an output of a device. After the whole QOM hierarchy of the
169
+clock has been set ``clock_setup_canonical_path()`` should be called.
170
+
171
+At creation, the period of the clock is 0: the clock is disabled. You can
172
+change it using ``clock_set_ns()`` or ``clock_set_hz()``.
173
+
174
+Note that if you are creating a clock with a fixed period which will never
175
+change (for example the main clock source of a board), then you'll have
176
+nothing else to do. This value will be propagated to other clocks when
177
+connecting the clocks together and devices will fetch the right value during
178
+the first reset.
179
+
180
+Retrieving clocks from a device
181
+-------------------------------
182
+
183
+``qdev_get_clock_in()`` and ``dev_get_clock_out()`` are available to
184
+get the clock inputs or outputs of a device. For example:
185
+
186
+.. code-block:: c
187
+
188
+ Clock *clk = qdev_get_clock_in(DEVICE(mydev), "clk_in");
189
+
190
+or:
191
+
192
+.. code-block:: c
193
+
194
+ Clock *clk = qdev_get_clock_out(DEVICE(mydev), "clk_out");
195
+
196
+Connecting two clocks together
197
+------------------------------
198
+
199
+To connect two clocks together, use the ``clock_set_source()`` function.
200
+Given two clocks ``clk1``, and ``clk2``, ``clock_set_source(clk2, clk1);``
201
+configures ``clk2`` to follow the ``clk1`` period changes. Every time ``clk1``
202
+is updated, ``clk2`` will be updated too.
203
+
204
+When connecting clock between devices, prefer using the
205
+``qdev_connect_clock_in()`` function to set the source of an input
206
+device clock. For example, to connect the input clock ``clk2`` of
207
+``devB`` to the output clock ``clk1`` of ``devA``, do:
208
+
209
+.. code-block:: c
210
+
211
+ qdev_connect_clock_in(devB, "clk2", qdev_get_clock_out(devA, "clk1"))
212
+
213
+We used ``qdev_get_clock_out()`` above, but any clock can drive an
214
+input clock, even another input clock. The following diagram shows
215
+some examples of connections. Note also that a clock can drive several
216
+other clocks.
217
+
218
+::
219
+
220
+ +------------+ +--------------------------------------------------+
221
+ | Device A | | Device B |
222
+ | | | +---------------------+ |
223
+ | | | | Device C | |
224
+ | +-------+ | | +-------+ | +-------+ +-------+ | +-------+ |
225
+ | |Clock 1|>>-->>|Clock 2|>>+-->>|Clock 3| |Clock 5|>>>>|Clock 6|>>
226
+ | | (out) | | | | (in) | | | | (in) | | (out) | | | (out) | |
227
+ | +-------+ | | +-------+ | | +-------+ +-------+ | +-------+ |
228
+ +------------+ | | +---------------------+ |
229
+ | | |
230
+ | | +--------------+ |
231
+ | | | Device D | |
232
+ | | | +-------+ | |
233
+ | +-->>|Clock 4| | |
234
+ | | | (in) | | |
235
+ | | +-------+ | |
236
+ | +--------------+ |
237
+ +--------------------------------------------------+
238
+
239
+In the above example, when *Clock 1* is updated by *Device A*, three
240
+clocks get the new clock period value: *Clock 2*, *Clock 3* and *Clock 4*.
241
+
242
+It is not possible to disconnect a clock or to change the clock connection
243
+after it is connected.
244
+
245
+Unconnected input clocks
246
+------------------------
247
+
248
+A newly created input clock is disabled (period of 0). This means the
249
+clock will be considered as disabled until the period is updated. If
250
+the clock remains unconnected it will always keep its initial value
251
+of 0. If this is not the desired behaviour, ``clock_set()``,
252
+``clock_set_ns()`` or ``clock_set_hz()`` should be called on the Clock
253
+object during device instance init. For example:
254
+
255
+.. code-block:: c
256
+
257
+ clk = qdev_init_clock_in(DEVICE(dev), "clk-in", clk_in_callback,
258
+ dev);
259
+ /* set initial value to 10ns / 100MHz */
260
+ clock_set_ns(clk, 10);
261
+
262
+Fetching clock frequency/period
263
+-------------------------------
264
+
265
+To get the current state of a clock, use the functions ``clock_get()``,
266
+``clock_get_ns()`` or ``clock_get_hz()``.
267
+
268
+It is also possible to register a callback on clock frequency changes.
269
+Here is an example:
270
+
271
+.. code-block:: c
272
+
273
+ void clock_callback(void *opaque) {
274
+ MyDeviceState *s = (MyDeviceState *) opaque;
275
+ /*
276
+ * 'opaque' is the argument passed to qdev_init_clock_in();
277
+ * usually this will be the device state pointer.
278
+ */
279
+
280
+ /* do something with the new period */
281
+ fprintf(stdout, "device new period is %" PRIu64 "ns\n",
282
+ clock_get_ns(dev->my_clk_input));
283
+ }
284
+
285
+Changing a clock period
286
+-----------------------
287
+
288
+A device can change its outputs using the ``clock_update()``,
289
+``clock_update_ns()`` or ``clock_update_hz()`` function. It will trigger
290
+updates on every connected input.
291
+
292
+For example, let's say that we have an output clock *clkout* and we
293
+have a pointer to it in the device state because we did the following
294
+in init phase:
295
+
296
+.. code-block:: c
297
+
298
+ dev->clkout = qdev_init_clock_out(DEVICE(dev), "clkout");
299
+
300
+Then at any time (apart from the cases listed below), it is possible to
301
+change the clock value by doing:
302
+
303
+.. code-block:: c
304
+
305
+ clock_update_hz(dev->clkout, 1000 * 1000 * 1000); /* 1GHz */
306
+
307
+Because updating a clock may trigger any side effects through
308
+connected clocks and their callbacks, this operation must be done
309
+while holding the qemu io lock.
310
+
311
+For the same reason, one can update clocks only when it is allowed to have
312
+side effects on other objects. In consequence, it is forbidden:
313
+
314
+* during migration,
315
+* and in the enter phase of reset.
316
+
317
+Note that calling ``clock_update[_ns|_hz]()`` is equivalent to calling
318
+``clock_set[_ns|_hz]()`` (with the same arguments) then
319
+``clock_propagate()`` on the clock. Thus, setting the clock value can
320
+be separated from triggering the side-effects. This is often required
321
+to factorize code to handle reset and migration in devices.
322
+
323
+Aliasing clocks
324
+---------------
325
+
326
+Sometimes, one needs to forward, or inherit, a clock from another
327
+device. Typically, when doing device composition, a device might
328
+expose a sub-device's clock without interfering with it. The function
329
+``qdev_alias_clock()`` can be used to achieve this behaviour. Note
330
+that it is possible to expose the clock under a different name.
331
+``qdev_alias_clock()`` works for both input and output clocks.
332
+
333
+For example, if device B is a child of device A,
334
+``device_a_instance_init()`` may do something like this:
335
+
336
+.. code-block:: c
337
+
338
+ void device_a_instance_init(Object *obj)
339
+ {
340
+ AState *A = DEVICE_A(obj);
341
+ BState *B;
342
+ /* create object B as child of A */
343
+ [...]
344
+ qdev_alias_clock(B, "clk", A, "b_clk");
345
+ /*
346
+ * Now A has a clock "b_clk" which is an alias to
347
+ * the clock "clk" of its child B.
348
+ */
349
+ }
350
+
351
+This function does not return any clock object. The new clock has the
352
+same direction (input or output) as the original one. This function
353
+only adds a link to the existing clock. In the above example, object B
354
+remains the only object allowed to use the clock and device A must not
355
+try to change the clock period or set a callback to the clock. This
356
+diagram describes the example with an input clock::
357
+
358
+ +--------------------------+
359
+ | Device A |
360
+ | +--------------+ |
361
+ | | Device B | |
362
+ | | +-------+ | |
363
+ >>"b_clk">>>| "clk" | | |
364
+ | (in) | | (in) | | |
365
+ | | +-------+ | |
366
+ | +--------------+ |
367
+ +--------------------------+
368
+
369
+Migration
370
+---------
371
+
372
+Clock state is not migrated automatically. Every device must handle its
373
+clock migration. Alias clocks must not be migrated.
374
+
375
+To ensure clock states are restored correctly during migration, there
376
+are two solutions.
377
+
378
+Clock states can be migrated by adding an entry into the device
379
+vmstate description. You should use the ``VMSTATE_CLOCK`` macro for this.
380
+This is typically used to migrate an input clock state. For example:
381
+
382
+.. code-block:: c
383
+
384
+ MyDeviceState {
385
+ DeviceState parent_obj;
386
+ [...] /* some fields */
387
+ Clock *clk;
388
+ };
389
+
390
+ VMStateDescription my_device_vmstate = {
391
+ .name = "my_device",
392
+ .fields = (VMStateField[]) {
393
+ [...], /* other migrated fields */
394
+ VMSTATE_CLOCK(clk, MyDeviceState),
395
+ VMSTATE_END_OF_LIST()
396
+ }
397
+ };
398
+
399
+The second solution is to restore the clock state using information already
400
+at our disposal. This can be used to restore output clock states using the
401
+device state. The functions ``clock_set[_ns|_hz]()`` can be used during the
402
+``post_load()`` migration callback.
403
+
404
+When adding clock support to an existing device, if you care about
405
+migration compatibility you will need to be careful, as simply adding
406
+a ``VMSTATE_CLOCK()`` line will break compatibility. Instead, you can
407
+put the ``VMSTATE_CLOCK()`` line into a vmstate subsection with a
408
+suitable ``needed`` function, and use ``clock_set()`` in a
409
+``pre_load()`` function to set the default value that will be used if
410
+the source virtual machine in the migration does not send the clock
411
+state.
412
+
413
+Care should be taken not to use ``clock_update[_ns|_hz]()`` or
414
+``clock_propagate()`` during the whole migration procedure because it
415
+will trigger side effects to other devices in an unknown state.
416
diff --git a/docs/devel/index.rst b/docs/devel/index.rst
417
index XXXXXXX..XXXXXXX 100644
73
index XXXXXXX..XXXXXXX 100644
418
--- a/docs/devel/index.rst
74
--- a/hw/arm/Kconfig
419
+++ b/docs/devel/index.rst
75
+++ b/hw/arm/Kconfig
420
@@ -XXX,XX +XXX,XX @@ Contents:
76
@@ -XXX,XX +XXX,XX @@ config MUSCA
421
bitops
77
422
reset
78
config MUSICPAL
423
s390-dasd-ipl
79
bool
424
+ clocks
80
+ select OR_IRQ
81
select BITBANG_I2C
82
select MARVELL_88W8618
83
select PTIMER
425
--
84
--
426
2.20.1
85
2.20.1
427
86
428
87
diff view generated by jsdifflib
1
From: Keqian Zhu <zhukeqian1@huawei.com>
1
From: Philippe Mathieu-Daudé <f4bug@amsat.org>
2
2
3
The KVM_VGIC_ATTR macro expect the second parameter as gicr_typer,
3
We don't need to fill the full pic[] array if we only use
4
of which high 32bit is constructed by mp_affinity. For most case,
4
few of the interrupt lines. Directly call qdev_get_gpio_in()
5
the high 32bit of mp_affinity is zero, so it will always access the
5
when necessary.
6
ICC_CTLR_EL1 of CPU0.
7
6
8
Signed-off-by: Keqian Zhu <zhukeqian1@huawei.com>
7
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Message-id: 20200413091552.62748-2-zhukeqian1@huawei.com
8
Message-id: 20201107193403.436146-6-f4bug@amsat.org
10
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
9
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
11
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
12
---
11
---
13
hw/intc/arm_gicv3_kvm.c | 4 +---
12
hw/arm/musicpal.c | 25 +++++++++++++------------
14
1 file changed, 1 insertion(+), 3 deletions(-)
13
1 file changed, 13 insertions(+), 12 deletions(-)
15
14
16
diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c
15
diff --git a/hw/arm/musicpal.c b/hw/arm/musicpal.c
17
index XXXXXXX..XXXXXXX 100644
16
index XXXXXXX..XXXXXXX 100644
18
--- a/hw/intc/arm_gicv3_kvm.c
17
--- a/hw/arm/musicpal.c
19
+++ b/hw/intc/arm_gicv3_kvm.c
18
+++ b/hw/arm/musicpal.c
20
@@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_get(GICv3State *s)
19
@@ -XXX,XX +XXX,XX @@ static struct arm_boot_info musicpal_binfo = {
21
20
static void musicpal_init(MachineState *machine)
22
static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri)
23
{
21
{
24
- ARMCPU *cpu;
22
ARMCPU *cpu;
25
GICv3State *s;
23
- qemu_irq pic[32];
26
GICv3CPUState *c;
24
DeviceState *dev;
27
25
+ DeviceState *pic;
28
c = (GICv3CPUState *)env->gicv3state;
26
DeviceState *uart_orgate;
29
s = c->gic;
27
DeviceState *i2c_dev;
30
- cpu = ARM_CPU(c->cpu);
28
DeviceState *lcd_dev;
31
29
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
32
c->icc_pmr_el1 = 0;
30
&error_fatal);
33
c->icc_bpr[GICV3_G0] = GIC_MIN_BPR;
31
memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
34
@@ -XXX,XX +XXX,XX @@ static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri)
32
35
33
- dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
36
/* Initialize to actual HW supported configuration */
34
+ pic = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
37
kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS,
35
qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
38
- KVM_VGIC_ATTR(ICC_CTLR_EL1, cpu->mp_affinity),
36
- for (i = 0; i < 32; i++) {
39
+ KVM_VGIC_ATTR(ICC_CTLR_EL1, c->gicr_typer),
37
- pic[i] = qdev_get_gpio_in(dev, i);
40
&c->icc_ctlr_el1[GICV3_NS], false, &error_abort);
38
- }
41
39
- sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ],
42
c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS];
40
- pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
41
- pic[MP_TIMER4_IRQ], NULL);
42
+ sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE,
43
+ qdev_get_gpio_in(pic, MP_TIMER1_IRQ),
44
+ qdev_get_gpio_in(pic, MP_TIMER2_IRQ),
45
+ qdev_get_gpio_in(pic, MP_TIMER3_IRQ),
46
+ qdev_get_gpio_in(pic, MP_TIMER4_IRQ), NULL);
47
48
/* Logically OR both UART IRQs together */
49
uart_orgate = DEVICE(object_new(TYPE_OR_IRQ));
50
object_property_set_int(OBJECT(uart_orgate), "num-lines", 2, &error_fatal);
51
qdev_realize_and_unref(uart_orgate, NULL, &error_fatal);
52
- qdev_connect_gpio_out(DEVICE(uart_orgate), 0, pic[MP_UART_SHARED_IRQ]);
53
+ qdev_connect_gpio_out(DEVICE(uart_orgate), 0,
54
+ qdev_get_gpio_in(pic, MP_UART_SHARED_IRQ));
55
56
serial_mm_init(address_space_mem, MP_UART1_BASE, 2,
57
qdev_get_gpio_in(uart_orgate, 0),
58
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
59
OBJECT(get_system_memory()), &error_fatal);
60
sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
61
sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
62
- sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
63
+ sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
64
+ qdev_get_gpio_in(pic, MP_ETH_IRQ));
65
66
sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
67
68
sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
69
70
dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE,
71
- pic[MP_GPIO_IRQ]);
72
+ qdev_get_gpio_in(pic, MP_GPIO_IRQ));
73
i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
74
i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c");
75
76
@@ -XXX,XX +XXX,XX @@ static void musicpal_init(MachineState *machine)
77
NULL);
78
sysbus_realize_and_unref(s, &error_fatal);
79
sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
80
- sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
81
+ sysbus_connect_irq(s, 0, qdev_get_gpio_in(pic, MP_AUDIO_IRQ));
82
83
musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
84
arm_load_kernel(cpu, machine, &musicpal_binfo);
43
--
85
--
44
2.20.1
86
2.20.1
45
87
46
88
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com>
1
The nseries machines have a codepath that allows them to load a
2
secondary bootloader. This code wasn't checking that the
3
load_image_targphys() succeeded. Check the return value and report
4
the error to the user.
2
5
3
Move arm_boot_info into XlnxZCU102.
6
While we're in the vicinity, fix the comment style of the
7
comment documenting what this image load is doing.
4
8
9
Fixes: Coverity CID 1192904
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
11
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
6
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
12
Message-id: 20201103114918.11807-1-peter.maydell@linaro.org
7
Message-id: 20200423121114.4274-4-edgar.iglesias@gmail.com
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
13
---
10
hw/arm/xlnx-zcu102.c | 9 +++++----
14
hw/arm/nseries.c | 15 +++++++++++----
11
1 file changed, 5 insertions(+), 4 deletions(-)
15
1 file changed, 11 insertions(+), 4 deletions(-)
12
16
13
diff --git a/hw/arm/xlnx-zcu102.c b/hw/arm/xlnx-zcu102.c
17
diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c
14
index XXXXXXX..XXXXXXX 100644
18
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/arm/xlnx-zcu102.c
19
--- a/hw/arm/nseries.c
16
+++ b/hw/arm/xlnx-zcu102.c
20
+++ b/hw/arm/nseries.c
17
@@ -XXX,XX +XXX,XX @@ typedef struct XlnxZCU102 {
21
@@ -XXX,XX +XXX,XX @@ static void n8x0_init(MachineState *machine,
18
22
/* No, wait, better start at the ROM. */
19
bool secure;
23
s->mpu->cpu->env.regs[15] = OMAP2_Q2_BASE + 0x400000;
20
bool virt;
24
21
+
25
- /* This is intended for loading the `secondary.bin' program from
22
+ struct arm_boot_info binfo;
26
+ /*
23
} XlnxZCU102;
27
+ * This is intended for loading the `secondary.bin' program from
24
28
* Nokia images (the NOLO bootloader). The entry point seems
25
#define TYPE_ZCU102_MACHINE MACHINE_TYPE_NAME("xlnx-zcu102")
29
* to be at OMAP2_Q2_BASE + 0x400000.
26
#define ZCU102_MACHINE(obj) \
30
*
27
OBJECT_CHECK(XlnxZCU102, (obj), TYPE_ZCU102_MACHINE)
31
@@ -XXX,XX +XXX,XX @@ static void n8x0_init(MachineState *machine,
28
32
* for them the entry point needs to be set to OMAP2_SRAM_BASE.
29
-static struct arm_boot_info xlnx_zcu102_binfo;
33
*
30
34
* The code above is for loading the `zImage' file from Nokia
31
static bool zcu102_get_secure(Object *obj, Error **errp)
35
- * images. */
32
{
36
- load_image_targphys(option_rom[0].name, OMAP2_Q2_BASE + 0x400000,
33
@@ -XXX,XX +XXX,XX @@ static void xlnx_zcu102_init(MachineState *machine)
37
- machine->ram_size - 0x400000);
34
38
+ * images.
35
/* TODO create and connect IDE devices for ide_drive_get() */
39
+ */
36
40
+ if (load_image_targphys(option_rom[0].name,
37
- xlnx_zcu102_binfo.ram_size = ram_size;
41
+ OMAP2_Q2_BASE + 0x400000,
38
- xlnx_zcu102_binfo.loader_start = 0;
42
+ machine->ram_size - 0x400000) < 0) {
39
- arm_load_kernel(s->soc.boot_cpu_ptr, machine, &xlnx_zcu102_binfo);
43
+ error_report("Failed to load secondary bootloader %s",
40
+ s->binfo.ram_size = ram_size;
44
+ option_rom[0].name);
41
+ s->binfo.loader_start = 0;
45
+ exit(EXIT_FAILURE);
42
+ arm_load_kernel(s->soc.boot_cpu_ptr, machine, &s->binfo);
46
+ }
43
}
47
44
48
n800_setup_nolo_tags(nolo_tags);
45
static void xlnx_zcu102_machine_instance_init(Object *obj)
49
cpu_physical_memory_write(OMAP2_SRAM_BASE, nolo_tags, 0x10000);
46
--
50
--
47
2.20.1
51
2.20.1
48
52
49
53
diff view generated by jsdifflib
1
From: Keqian Zhu <zhukeqian1@huawei.com>
1
From: Havard Skinnemoen <hskinnemoen@google.com>
2
2
3
Replace "acpi-mem-hotplug" with "acpi-cpu-hotplug"
3
The number of runs is equal to the number of 0-1 and 1-0 transitions,
4
plus one. Currently, it's counting the number of times these transitions
5
do _not_ happen, plus one.
4
6
5
Signed-off-by: Keqian Zhu <zhukeqian1@huawei.com>
7
Source:
6
Message-id: 20200413091552.62748-4-zhukeqian1@huawei.com
8
https://nvlpubs.nist.gov/nistpubs/Legacy/SP/nistspecialpublication800-22r1a.pdf
9
section 2.3.4 point (3).
10
11
Signed-off-by: Havard Skinnemoen <hskinnemoen@google.com>
12
Message-id: 20201103011457.2959989-2-hskinnemoen@google.com
7
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
13
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
8
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
9
---
15
---
10
hw/acpi/cpu.c | 2 +-
16
tests/qtest/npcm7xx_rng-test.c | 2 +-
11
1 file changed, 1 insertion(+), 1 deletion(-)
17
1 file changed, 1 insertion(+), 1 deletion(-)
12
18
13
diff --git a/hw/acpi/cpu.c b/hw/acpi/cpu.c
19
diff --git a/tests/qtest/npcm7xx_rng-test.c b/tests/qtest/npcm7xx_rng-test.c
14
index XXXXXXX..XXXXXXX 100644
20
index XXXXXXX..XXXXXXX 100644
15
--- a/hw/acpi/cpu.c
21
--- a/tests/qtest/npcm7xx_rng-test.c
16
+++ b/hw/acpi/cpu.c
22
+++ b/tests/qtest/npcm7xx_rng-test.c
17
@@ -XXX,XX +XXX,XX @@ void cpu_hotplug_hw_init(MemoryRegion *as, Object *owner,
23
@@ -XXX,XX +XXX,XX @@ static double calc_runs_p(const unsigned long *buf, unsigned int nr_bits)
18
state->devs[i].arch_id = id_list->cpus[i].arch_id;
24
pi = (double)nr_ones / nr_bits;
25
26
for (k = 0; k < nr_bits - 1; k++) {
27
- vn_obs += !(test_bit(k, buf) ^ test_bit(k + 1, buf));
28
+ vn_obs += (test_bit(k, buf) ^ test_bit(k + 1, buf));
19
}
29
}
20
memory_region_init_io(&state->ctrl_reg, owner, &cpu_hotplug_ops, state,
30
vn_obs += 1;
21
- "acpi-mem-hotplug", ACPI_CPU_HOTPLUG_REG_LEN);
22
+ "acpi-cpu-hotplug", ACPI_CPU_HOTPLUG_REG_LEN);
23
memory_region_add_subregion(as, base_addr, &state->ctrl_reg);
24
}
25
31
26
--
32
--
27
2.20.1
33
2.20.1
28
34
29
35
diff view generated by jsdifflib
1
From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com>
1
Checks for UNDEF cases should go before the "is VFP enabled?" access
2
check, except in special cases. Move a stray UNDEF check in the VTBL
3
trans function up above the access check.
2
4
3
Fix descriptor loading from memory wrt host endianness.
5
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
6
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
7
Message-id: 20201109145324.2859-1-peter.maydell@linaro.org
8
---
9
target/arm/translate-neon.c.inc | 8 ++++----
10
1 file changed, 4 insertions(+), 4 deletions(-)
4
11
5
Reported-by: Peter Maydell <peter.maydell@linaro.org>
12
diff --git a/target/arm/translate-neon.c.inc b/target/arm/translate-neon.c.inc
6
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
7
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
8
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
9
Message-id: 20200404122718.25111-2-edgar.iglesias@gmail.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
hw/dma/xlnx-zdma.c | 11 +++++++----
13
1 file changed, 7 insertions(+), 4 deletions(-)
14
15
diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c
16
index XXXXXXX..XXXXXXX 100644
13
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/dma/xlnx-zdma.c
14
--- a/target/arm/translate-neon.c.inc
18
+++ b/hw/dma/xlnx-zdma.c
15
+++ b/target/arm/translate-neon.c.inc
19
@@ -XXX,XX +XXX,XX @@ static void zdma_put_regaddr64(XlnxZDMA *s, unsigned int basereg, uint64_t addr)
16
@@ -XXX,XX +XXX,XX @@ static bool trans_VTBL(DisasContext *s, arg_VTBL *a)
20
s->regs[basereg + 1] = addr >> 32;
21
}
22
23
-static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr, void *buf)
24
+static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr,
25
+ XlnxZDMADescr *descr)
26
{
27
/* ZDMA descriptors must be aligned to their own size. */
28
if (addr % sizeof(XlnxZDMADescr)) {
29
qemu_log_mask(LOG_GUEST_ERROR,
30
"zdma: unaligned descriptor at %" PRIx64,
31
addr);
32
- memset(buf, 0x0, sizeof(XlnxZDMADescr));
33
+ memset(descr, 0x0, sizeof(XlnxZDMADescr));
34
s->error = true;
35
return false;
17
return false;
36
}
18
}
37
19
38
- address_space_read(s->dma_as, addr, s->attr, buf, sizeof(XlnxZDMADescr));
20
- if (!vfp_access_check(s)) {
39
+ descr->addr = address_space_ldq_le(s->dma_as, addr, s->attr, NULL);
21
- return true;
40
+ descr->size = address_space_ldl_le(s->dma_as, addr + 8, s->attr, NULL);
22
- }
41
+ descr->attr = address_space_ldl_le(s->dma_as, addr + 12, s->attr, NULL);
23
-
42
return true;
24
if ((a->vn + a->len + 1) > 32) {
43
}
25
/*
44
26
* This is UNPREDICTABLE; we choose to UNDEF to avoid the
45
@@ -XXX,XX +XXX,XX @@ static void zdma_update_descr_addr(XlnxZDMA *s, bool type,
27
@@ -XXX,XX +XXX,XX @@ static bool trans_VTBL(DisasContext *s, arg_VTBL *a)
46
} else {
28
return false;
47
addr = zdma_get_regaddr64(s, basereg);
48
addr += sizeof(s->dsc_dst);
49
- address_space_read(s->dma_as, addr, s->attr, (void *) &next, 8);
50
+ next = address_space_ldq_le(s->dma_as, addr, s->attr, NULL);
51
}
29
}
52
30
53
zdma_put_regaddr64(s, basereg, next);
31
+ if (!vfp_access_check(s)) {
32
+ return true;
33
+ }
34
+
35
desc = tcg_const_i32((a->vn << 2) | a->len);
36
def = tcg_temp_new_i64();
37
if (a->op) {
54
--
38
--
55
2.20.1
39
2.20.1
56
40
57
41
diff view generated by jsdifflib
Deleted patch
1
From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com>
2
1
3
Fix descriptor loading from registers wrt host endianness.
4
5
Reported-by: Peter Maydell <peter.maydell@linaro.org>
6
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
7
Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com>
8
Message-id: 20200404122718.25111-3-edgar.iglesias@gmail.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
hw/dma/xlnx-zdma.c | 14 ++++++++++----
12
1 file changed, 10 insertions(+), 4 deletions(-)
13
14
diff --git a/hw/dma/xlnx-zdma.c b/hw/dma/xlnx-zdma.c
15
index XXXXXXX..XXXXXXX 100644
16
--- a/hw/dma/xlnx-zdma.c
17
+++ b/hw/dma/xlnx-zdma.c
18
@@ -XXX,XX +XXX,XX @@ static void zdma_put_regaddr64(XlnxZDMA *s, unsigned int basereg, uint64_t addr)
19
s->regs[basereg + 1] = addr >> 32;
20
}
21
22
+static void zdma_load_descriptor_reg(XlnxZDMA *s, unsigned int reg,
23
+ XlnxZDMADescr *descr)
24
+{
25
+ descr->addr = zdma_get_regaddr64(s, reg);
26
+ descr->size = s->regs[reg + 2];
27
+ descr->attr = s->regs[reg + 3];
28
+}
29
+
30
static bool zdma_load_descriptor(XlnxZDMA *s, uint64_t addr,
31
XlnxZDMADescr *descr)
32
{
33
@@ -XXX,XX +XXX,XX @@ static void zdma_load_src_descriptor(XlnxZDMA *s)
34
unsigned int ptype = ARRAY_FIELD_EX32(s->regs, ZDMA_CH_CTRL0, POINT_TYPE);
35
36
if (ptype == PT_REG) {
37
- memcpy(&s->dsc_src, &s->regs[R_ZDMA_CH_SRC_DSCR_WORD0],
38
- sizeof(s->dsc_src));
39
+ zdma_load_descriptor_reg(s, R_ZDMA_CH_SRC_DSCR_WORD0, &s->dsc_src);
40
return;
41
}
42
43
@@ -XXX,XX +XXX,XX @@ static void zdma_load_dst_descriptor(XlnxZDMA *s)
44
bool dst_type;
45
46
if (ptype == PT_REG) {
47
- memcpy(&s->dsc_dst, &s->regs[R_ZDMA_CH_DST_DSCR_WORD0],
48
- sizeof(s->dsc_dst));
49
+ zdma_load_descriptor_reg(s, R_ZDMA_CH_DST_DSCR_WORD0, &s->dsc_dst);
50
return;
51
}
52
53
--
54
2.20.1
55
56
diff view generated by jsdifflib
Deleted patch
1
From: Subbaraya Sundeep <sundeep.lkml@gmail.com>
2
1
3
With SmartFusion2 Ethernet MAC model in
4
place this patch adds the same to SoC.
5
6
Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Message-id: 1587048891-30493-3-git-send-email-sundeep.lkml@gmail.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
include/hw/arm/msf2-soc.h | 2 ++
13
hw/arm/msf2-soc.c | 26 ++++++++++++++++++++++++--
14
2 files changed, 26 insertions(+), 2 deletions(-)
15
16
diff --git a/include/hw/arm/msf2-soc.h b/include/hw/arm/msf2-soc.h
17
index XXXXXXX..XXXXXXX 100644
18
--- a/include/hw/arm/msf2-soc.h
19
+++ b/include/hw/arm/msf2-soc.h
20
@@ -XXX,XX +XXX,XX @@
21
#include "hw/timer/mss-timer.h"
22
#include "hw/misc/msf2-sysreg.h"
23
#include "hw/ssi/mss-spi.h"
24
+#include "hw/net/msf2-emac.h"
25
26
#define TYPE_MSF2_SOC "msf2-soc"
27
#define MSF2_SOC(obj) OBJECT_CHECK(MSF2State, (obj), TYPE_MSF2_SOC)
28
@@ -XXX,XX +XXX,XX @@ typedef struct MSF2State {
29
MSF2SysregState sysreg;
30
MSSTimerState timer;
31
MSSSpiState spi[MSF2_NUM_SPIS];
32
+ MSF2EmacState emac;
33
} MSF2State;
34
35
#endif
36
diff --git a/hw/arm/msf2-soc.c b/hw/arm/msf2-soc.c
37
index XXXXXXX..XXXXXXX 100644
38
--- a/hw/arm/msf2-soc.c
39
+++ b/hw/arm/msf2-soc.c
40
@@ -XXX,XX +XXX,XX @@
41
/*
42
* SmartFusion2 SoC emulation.
43
*
44
- * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com>
45
+ * Copyright (c) 2017-2020 Subbaraya Sundeep <sundeep.lkml@gmail.com>
46
*
47
* Permission is hereby granted, free of charge, to any person obtaining a copy
48
* of this software and associated documentation files (the "Software"), to deal
49
@@ -XXX,XX +XXX,XX @@
50
51
#define MSF2_TIMER_BASE 0x40004000
52
#define MSF2_SYSREG_BASE 0x40038000
53
+#define MSF2_EMAC_BASE 0x40041000
54
55
#define ENVM_BASE_ADDRESS 0x60000000
56
57
#define SRAM_BASE_ADDRESS 0x20000000
58
59
+#define MSF2_EMAC_IRQ 12
60
+
61
#define MSF2_ENVM_MAX_SIZE (512 * KiB)
62
63
/*
64
@@ -XXX,XX +XXX,XX @@ static void m2sxxx_soc_initfn(Object *obj)
65
sysbus_init_child_obj(obj, "spi[*]", &s->spi[i], sizeof(s->spi[i]),
66
TYPE_MSS_SPI);
67
}
68
+
69
+ sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac),
70
+ TYPE_MSS_EMAC);
71
+ if (nd_table[0].used) {
72
+ qemu_check_nic_model(&nd_table[0], TYPE_MSS_EMAC);
73
+ qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]);
74
+ }
75
}
76
77
static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp)
78
@@ -XXX,XX +XXX,XX @@ static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp)
79
g_free(bus_name);
80
}
81
82
+ dev = DEVICE(&s->emac);
83
+ object_property_set_link(OBJECT(&s->emac), OBJECT(get_system_memory()),
84
+ "ahb-bus", &error_abort);
85
+ object_property_set_bool(OBJECT(&s->emac), true, "realized", &err);
86
+ if (err != NULL) {
87
+ error_propagate(errp, err);
88
+ return;
89
+ }
90
+ busdev = SYS_BUS_DEVICE(dev);
91
+ sysbus_mmio_map(busdev, 0, MSF2_EMAC_BASE);
92
+ sysbus_connect_irq(busdev, 0,
93
+ qdev_get_gpio_in(armv7m, MSF2_EMAC_IRQ));
94
+
95
/* Below devices are not modelled yet. */
96
create_unimplemented_device("i2c_0", 0x40002000, 0x1000);
97
create_unimplemented_device("dma", 0x40003000, 0x1000);
98
@@ -XXX,XX +XXX,XX @@ static void m2sxxx_soc_realize(DeviceState *dev_soc, Error **errp)
99
create_unimplemented_device("can", 0x40015000, 0x1000);
100
create_unimplemented_device("rtc", 0x40017000, 0x1000);
101
create_unimplemented_device("apb_config", 0x40020000, 0x10000);
102
- create_unimplemented_device("emac", 0x40041000, 0x1000);
103
create_unimplemented_device("usb", 0x40043000, 0x1000);
104
}
105
106
--
107
2.20.1
108
109
diff view generated by jsdifflib
Deleted patch
1
From: Subbaraya Sundeep <sundeep.lkml@gmail.com>
2
1
3
In addition to simple serial test this patch uses ping
4
to test the ethernet block modelled in SmartFusion2 SoC.
5
6
Signed-off-by: Subbaraya Sundeep <sundeep.lkml@gmail.com>
7
Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
8
Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
9
Message-id: 1587048891-30493-4-git-send-email-sundeep.lkml@gmail.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
tests/acceptance/boot_linux_console.py | 15 ++++++++++-----
13
1 file changed, 10 insertions(+), 5 deletions(-)
14
15
diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py
16
index XXXXXXX..XXXXXXX 100644
17
--- a/tests/acceptance/boot_linux_console.py
18
+++ b/tests/acceptance/boot_linux_console.py
19
@@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test):
20
"""
21
uboot_url = ('https://raw.githubusercontent.com/'
22
'Subbaraya-Sundeep/qemu-test-binaries/'
23
- 'fa030bd77a014a0b8e360d3b7011df89283a2f0b/u-boot')
24
- uboot_hash = 'abba5d9c24cdd2d49cdc2a8aa92976cf20737eff'
25
+ 'fe371d32e50ca682391e1e70ab98c2942aeffb01/u-boot')
26
+ uboot_hash = 'cbb8cbab970f594bf6523b9855be209c08374ae2'
27
uboot_path = self.fetch_asset(uboot_url, asset_hash=uboot_hash)
28
spi_url = ('https://raw.githubusercontent.com/'
29
'Subbaraya-Sundeep/qemu-test-binaries/'
30
- 'fa030bd77a014a0b8e360d3b7011df89283a2f0b/spi.bin')
31
- spi_hash = '85f698329d38de63aea6e884a86fbde70890a78a'
32
+ 'fe371d32e50ca682391e1e70ab98c2942aeffb01/spi.bin')
33
+ spi_hash = '65523a1835949b6f4553be96dec1b6a38fb05501'
34
spi_path = self.fetch_asset(spi_url, asset_hash=spi_hash)
35
36
self.vm.set_console()
37
@@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test):
38
'-drive', 'file=' + spi_path + ',if=mtd,format=raw',
39
'-no-reboot')
40
self.vm.launch()
41
- self.wait_for_console_pattern('init started: BusyBox')
42
+ self.wait_for_console_pattern('Enter \'help\' for a list')
43
+
44
+ exec_command_and_wait_for_pattern(self, 'ifconfig eth0 10.0.2.15',
45
+ 'eth0: link becomes ready')
46
+ exec_command_and_wait_for_pattern(self, 'ping -c 3 10.0.2.2',
47
+ '3 packets transmitted, 3 packets received, 0% packet loss')
48
49
def do_test_arm_raspi2(self, uart_id):
50
"""
51
--
52
2.20.1
53
54
diff view generated by jsdifflib
Deleted patch
1
This object may be used to represent a clock inside a clock tree.
2
1
3
A clock may be connected to another clock so that it receives update,
4
through a callback, whenever the source/parent clock is updated.
5
6
Although only the root clock of a clock tree controls the values
7
(represented as periods) of all clocks in tree, each clock holds
8
a local state containing the current value so that it can be fetched
9
independently. It will allows us to fullfill migration requirements
10
by migrating each clock independently of others.
11
12
This is based on the original work of Frederic Konrad.
13
14
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
15
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
16
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
17
Message-id: 20200406135251.157596-2-damien.hedde@greensocs.com
18
[PMM: Use uint64_t rather than unsigned long long in trace events;
19
the dtrace backend can't handle the latter]
20
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
21
---
22
hw/core/Makefile.objs | 1 +
23
include/hw/clock.h | 216 ++++++++++++++++++++++++++++++++++++++++++
24
hw/core/clock.c | 130 +++++++++++++++++++++++++
25
hw/core/trace-events | 7 ++
26
4 files changed, 354 insertions(+)
27
create mode 100644 include/hw/clock.h
28
create mode 100644 hw/core/clock.c
29
30
diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs
31
index XXXXXXX..XXXXXXX 100644
32
--- a/hw/core/Makefile.objs
33
+++ b/hw/core/Makefile.objs
34
@@ -XXX,XX +XXX,XX @@ common-obj-y += hotplug.o
35
common-obj-y += vmstate-if.o
36
# irq.o needed for qdev GPIO handling:
37
common-obj-y += irq.o
38
+common-obj-y += clock.o
39
40
common-obj-$(CONFIG_SOFTMMU) += reset.o
41
common-obj-$(CONFIG_SOFTMMU) += qdev-fw.o
42
diff --git a/include/hw/clock.h b/include/hw/clock.h
43
new file mode 100644
44
index XXXXXXX..XXXXXXX
45
--- /dev/null
46
+++ b/include/hw/clock.h
47
@@ -XXX,XX +XXX,XX @@
48
+/*
49
+ * Hardware Clocks
50
+ *
51
+ * Copyright GreenSocs 2016-2020
52
+ *
53
+ * Authors:
54
+ * Frederic Konrad
55
+ * Damien Hedde
56
+ *
57
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
58
+ * See the COPYING file in the top-level directory.
59
+ */
60
+
61
+#ifndef QEMU_HW_CLOCK_H
62
+#define QEMU_HW_CLOCK_H
63
+
64
+#include "qom/object.h"
65
+#include "qemu/queue.h"
66
+
67
+#define TYPE_CLOCK "clock"
68
+#define CLOCK(obj) OBJECT_CHECK(Clock, (obj), TYPE_CLOCK)
69
+
70
+typedef void ClockCallback(void *opaque);
71
+
72
+/*
73
+ * clock store a value representing the clock's period in 2^-32ns unit.
74
+ * It can represent:
75
+ * + periods from 2^-32ns up to 4seconds
76
+ * + frequency from ~0.25Hz 2e10Ghz
77
+ * Resolution of frequency representation decreases with frequency:
78
+ * + at 100MHz, resolution is ~2mHz
79
+ * + at 1Ghz, resolution is ~0.2Hz
80
+ * + at 10Ghz, resolution is ~20Hz
81
+ */
82
+#define CLOCK_SECOND (1000000000llu << 32)
83
+
84
+/*
85
+ * macro helpers to convert to hertz / nanosecond
86
+ */
87
+#define CLOCK_PERIOD_FROM_NS(ns) ((ns) * (CLOCK_SECOND / 1000000000llu))
88
+#define CLOCK_PERIOD_TO_NS(per) ((per) / (CLOCK_SECOND / 1000000000llu))
89
+#define CLOCK_PERIOD_FROM_HZ(hz) (((hz) != 0) ? CLOCK_SECOND / (hz) : 0u)
90
+#define CLOCK_PERIOD_TO_HZ(per) (((per) != 0) ? CLOCK_SECOND / (per) : 0u)
91
+
92
+/**
93
+ * Clock:
94
+ * @parent_obj: parent class
95
+ * @period: unsigned integer representing the period of the clock
96
+ * @canonical_path: clock path string cache (used for trace purpose)
97
+ * @callback: called when clock changes
98
+ * @callback_opaque: argument for @callback
99
+ * @source: source (or parent in clock tree) of the clock
100
+ * @children: list of clocks connected to this one (it is their source)
101
+ * @sibling: structure used to form a clock list
102
+ */
103
+
104
+typedef struct Clock Clock;
105
+
106
+struct Clock {
107
+ /*< private >*/
108
+ Object parent_obj;
109
+
110
+ /* all fields are private and should not be modified directly */
111
+
112
+ /* fields */
113
+ uint64_t period;
114
+ char *canonical_path;
115
+ ClockCallback *callback;
116
+ void *callback_opaque;
117
+
118
+ /* Clocks are organized in a clock tree */
119
+ Clock *source;
120
+ QLIST_HEAD(, Clock) children;
121
+ QLIST_ENTRY(Clock) sibling;
122
+};
123
+
124
+/**
125
+ * clock_setup_canonical_path:
126
+ * @clk: clock
127
+ *
128
+ * compute the canonical path of the clock (used by log messages)
129
+ */
130
+void clock_setup_canonical_path(Clock *clk);
131
+
132
+/**
133
+ * clock_set_callback:
134
+ * @clk: the clock to register the callback into
135
+ * @cb: the callback function
136
+ * @opaque: the argument to the callback
137
+ *
138
+ * Register a callback called on every clock update.
139
+ */
140
+void clock_set_callback(Clock *clk, ClockCallback *cb, void *opaque);
141
+
142
+/**
143
+ * clock_clear_callback:
144
+ * @clk: the clock to delete the callback from
145
+ *
146
+ * Unregister the callback registered with clock_set_callback.
147
+ */
148
+void clock_clear_callback(Clock *clk);
149
+
150
+/**
151
+ * clock_set_source:
152
+ * @clk: the clock.
153
+ * @src: the source clock
154
+ *
155
+ * Setup @src as the clock source of @clk. The current @src period
156
+ * value is also copied to @clk and its subtree but no callback is
157
+ * called.
158
+ * Further @src update will be propagated to @clk and its subtree.
159
+ */
160
+void clock_set_source(Clock *clk, Clock *src);
161
+
162
+/**
163
+ * clock_set:
164
+ * @clk: the clock to initialize.
165
+ * @value: the clock's value, 0 means unclocked
166
+ *
167
+ * Set the local cached period value of @clk to @value.
168
+ */
169
+void clock_set(Clock *clk, uint64_t value);
170
+
171
+static inline void clock_set_hz(Clock *clk, unsigned hz)
172
+{
173
+ clock_set(clk, CLOCK_PERIOD_FROM_HZ(hz));
174
+}
175
+
176
+static inline void clock_set_ns(Clock *clk, unsigned ns)
177
+{
178
+ clock_set(clk, CLOCK_PERIOD_FROM_NS(ns));
179
+}
180
+
181
+/**
182
+ * clock_propagate:
183
+ * @clk: the clock
184
+ *
185
+ * Propagate the clock period that has been previously configured using
186
+ * @clock_set(). This will update recursively all connected clocks.
187
+ * It is an error to call this function on a clock which has a source.
188
+ * Note: this function must not be called during device inititialization
189
+ * or migration.
190
+ */
191
+void clock_propagate(Clock *clk);
192
+
193
+/**
194
+ * clock_update:
195
+ * @clk: the clock to update.
196
+ * @value: the new clock's value, 0 means unclocked
197
+ *
198
+ * Update the @clk to the new @value. All connected clocks will be informed
199
+ * of this update. This is equivalent to call @clock_set() then
200
+ * @clock_propagate().
201
+ */
202
+static inline void clock_update(Clock *clk, uint64_t value)
203
+{
204
+ clock_set(clk, value);
205
+ clock_propagate(clk);
206
+}
207
+
208
+static inline void clock_update_hz(Clock *clk, unsigned hz)
209
+{
210
+ clock_update(clk, CLOCK_PERIOD_FROM_HZ(hz));
211
+}
212
+
213
+static inline void clock_update_ns(Clock *clk, unsigned ns)
214
+{
215
+ clock_update(clk, CLOCK_PERIOD_FROM_NS(ns));
216
+}
217
+
218
+/**
219
+ * clock_get:
220
+ * @clk: the clk to fetch the clock
221
+ *
222
+ * @return: the current period.
223
+ */
224
+static inline uint64_t clock_get(const Clock *clk)
225
+{
226
+ return clk->period;
227
+}
228
+
229
+static inline unsigned clock_get_hz(Clock *clk)
230
+{
231
+ return CLOCK_PERIOD_TO_HZ(clock_get(clk));
232
+}
233
+
234
+static inline unsigned clock_get_ns(Clock *clk)
235
+{
236
+ return CLOCK_PERIOD_TO_NS(clock_get(clk));
237
+}
238
+
239
+/**
240
+ * clock_is_enabled:
241
+ * @clk: a clock
242
+ *
243
+ * @return: true if the clock is running.
244
+ */
245
+static inline bool clock_is_enabled(const Clock *clk)
246
+{
247
+ return clock_get(clk) != 0;
248
+}
249
+
250
+static inline void clock_init(Clock *clk, uint64_t value)
251
+{
252
+ clock_set(clk, value);
253
+}
254
+static inline void clock_init_hz(Clock *clk, uint64_t value)
255
+{
256
+ clock_set_hz(clk, value);
257
+}
258
+static inline void clock_init_ns(Clock *clk, uint64_t value)
259
+{
260
+ clock_set_ns(clk, value);
261
+}
262
+
263
+#endif /* QEMU_HW_CLOCK_H */
264
diff --git a/hw/core/clock.c b/hw/core/clock.c
265
new file mode 100644
266
index XXXXXXX..XXXXXXX
267
--- /dev/null
268
+++ b/hw/core/clock.c
269
@@ -XXX,XX +XXX,XX @@
270
+/*
271
+ * Hardware Clocks
272
+ *
273
+ * Copyright GreenSocs 2016-2020
274
+ *
275
+ * Authors:
276
+ * Frederic Konrad
277
+ * Damien Hedde
278
+ *
279
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
280
+ * See the COPYING file in the top-level directory.
281
+ */
282
+
283
+#include "qemu/osdep.h"
284
+#include "hw/clock.h"
285
+#include "trace.h"
286
+
287
+#define CLOCK_PATH(_clk) (_clk->canonical_path)
288
+
289
+void clock_setup_canonical_path(Clock *clk)
290
+{
291
+ g_free(clk->canonical_path);
292
+ clk->canonical_path = object_get_canonical_path(OBJECT(clk));
293
+}
294
+
295
+void clock_set_callback(Clock *clk, ClockCallback *cb, void *opaque)
296
+{
297
+ clk->callback = cb;
298
+ clk->callback_opaque = opaque;
299
+}
300
+
301
+void clock_clear_callback(Clock *clk)
302
+{
303
+ clock_set_callback(clk, NULL, NULL);
304
+}
305
+
306
+void clock_set(Clock *clk, uint64_t period)
307
+{
308
+ trace_clock_set(CLOCK_PATH(clk), CLOCK_PERIOD_TO_NS(clk->period),
309
+ CLOCK_PERIOD_TO_NS(period));
310
+ clk->period = period;
311
+}
312
+
313
+static void clock_propagate_period(Clock *clk, bool call_callbacks)
314
+{
315
+ Clock *child;
316
+
317
+ QLIST_FOREACH(child, &clk->children, sibling) {
318
+ if (child->period != clk->period) {
319
+ child->period = clk->period;
320
+ trace_clock_update(CLOCK_PATH(child), CLOCK_PATH(clk),
321
+ CLOCK_PERIOD_TO_NS(clk->period),
322
+ call_callbacks);
323
+ if (call_callbacks && child->callback) {
324
+ child->callback(child->callback_opaque);
325
+ }
326
+ clock_propagate_period(child, call_callbacks);
327
+ }
328
+ }
329
+}
330
+
331
+void clock_propagate(Clock *clk)
332
+{
333
+ assert(clk->source == NULL);
334
+ trace_clock_propagate(CLOCK_PATH(clk));
335
+ clock_propagate_period(clk, true);
336
+}
337
+
338
+void clock_set_source(Clock *clk, Clock *src)
339
+{
340
+ /* changing clock source is not supported */
341
+ assert(!clk->source);
342
+
343
+ trace_clock_set_source(CLOCK_PATH(clk), CLOCK_PATH(src));
344
+
345
+ clk->period = src->period;
346
+ QLIST_INSERT_HEAD(&src->children, clk, sibling);
347
+ clk->source = src;
348
+ clock_propagate_period(clk, false);
349
+}
350
+
351
+static void clock_disconnect(Clock *clk)
352
+{
353
+ if (clk->source == NULL) {
354
+ return;
355
+ }
356
+
357
+ trace_clock_disconnect(CLOCK_PATH(clk));
358
+
359
+ clk->source = NULL;
360
+ QLIST_REMOVE(clk, sibling);
361
+}
362
+
363
+static void clock_initfn(Object *obj)
364
+{
365
+ Clock *clk = CLOCK(obj);
366
+
367
+ QLIST_INIT(&clk->children);
368
+}
369
+
370
+static void clock_finalizefn(Object *obj)
371
+{
372
+ Clock *clk = CLOCK(obj);
373
+ Clock *child, *next;
374
+
375
+ /* clear our list of children */
376
+ QLIST_FOREACH_SAFE(child, &clk->children, sibling, next) {
377
+ clock_disconnect(child);
378
+ }
379
+
380
+ /* remove us from source's children list */
381
+ clock_disconnect(clk);
382
+
383
+ g_free(clk->canonical_path);
384
+}
385
+
386
+static const TypeInfo clock_info = {
387
+ .name = TYPE_CLOCK,
388
+ .parent = TYPE_OBJECT,
389
+ .instance_size = sizeof(Clock),
390
+ .instance_init = clock_initfn,
391
+ .instance_finalize = clock_finalizefn,
392
+};
393
+
394
+static void clock_register_types(void)
395
+{
396
+ type_register_static(&clock_info);
397
+}
398
+
399
+type_init(clock_register_types)
400
diff --git a/hw/core/trace-events b/hw/core/trace-events
401
index XXXXXXX..XXXXXXX 100644
402
--- a/hw/core/trace-events
403
+++ b/hw/core/trace-events
404
@@ -XXX,XX +XXX,XX @@ resettable_phase_exit_begin(void *obj, const char *objtype, unsigned count, int
405
resettable_phase_exit_exec(void *obj, const char *objtype, int has_method) "obj=%p(%s) method=%d"
406
resettable_phase_exit_end(void *obj, const char *objtype, unsigned count) "obj=%p(%s) count=%d"
407
resettable_transitional_function(void *obj, const char *objtype) "obj=%p(%s)"
408
+
409
+# clock.c
410
+clock_set_source(const char *clk, const char *src) "'%s', src='%s'"
411
+clock_disconnect(const char *clk) "'%s'"
412
+clock_set(const char *clk, uint64_t old, uint64_t new) "'%s', ns=%"PRIu64"->%"PRIu64
413
+clock_propagate(const char *clk) "'%s'"
414
+clock_update(const char *clk, const char *src, uint64_t val, int cb) "'%s', src='%s', ns=%"PRIu64", cb=%d"
415
--
416
2.20.1
417
418
diff view generated by jsdifflib
Deleted patch
1
From: Damien Hedde <damien.hedde@greensocs.com>
2
1
3
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
4
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
5
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
6
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
7
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
8
Message-id: 20200406135251.157596-3-damien.hedde@greensocs.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
hw/core/Makefile.objs | 1 +
12
include/hw/clock.h | 9 +++++++++
13
hw/core/clock-vmstate.c | 25 +++++++++++++++++++++++++
14
3 files changed, 35 insertions(+)
15
create mode 100644 hw/core/clock-vmstate.c
16
17
diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs
18
index XXXXXXX..XXXXXXX 100644
19
--- a/hw/core/Makefile.objs
20
+++ b/hw/core/Makefile.objs
21
@@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SOFTMMU) += null-machine.o
22
common-obj-$(CONFIG_SOFTMMU) += loader.o
23
common-obj-$(CONFIG_SOFTMMU) += machine-hmp-cmds.o
24
common-obj-$(CONFIG_SOFTMMU) += numa.o
25
+common-obj-$(CONFIG_SOFTMMU) += clock-vmstate.o
26
obj-$(CONFIG_SOFTMMU) += machine-qmp-cmds.o
27
28
common-obj-$(CONFIG_EMPTY_SLOT) += empty_slot.o
29
diff --git a/include/hw/clock.h b/include/hw/clock.h
30
index XXXXXXX..XXXXXXX 100644
31
--- a/include/hw/clock.h
32
+++ b/include/hw/clock.h
33
@@ -XXX,XX +XXX,XX @@ struct Clock {
34
QLIST_ENTRY(Clock) sibling;
35
};
36
37
+/*
38
+ * vmstate description entry to be added in device vmsd.
39
+ */
40
+extern const VMStateDescription vmstate_clock;
41
+#define VMSTATE_CLOCK(field, state) \
42
+ VMSTATE_CLOCK_V(field, state, 0)
43
+#define VMSTATE_CLOCK_V(field, state, version) \
44
+ VMSTATE_STRUCT_POINTER_V(field, state, version, vmstate_clock, Clock)
45
+
46
/**
47
* clock_setup_canonical_path:
48
* @clk: clock
49
diff --git a/hw/core/clock-vmstate.c b/hw/core/clock-vmstate.c
50
new file mode 100644
51
index XXXXXXX..XXXXXXX
52
--- /dev/null
53
+++ b/hw/core/clock-vmstate.c
54
@@ -XXX,XX +XXX,XX @@
55
+/*
56
+ * Clock migration structure
57
+ *
58
+ * Copyright GreenSocs 2019-2020
59
+ *
60
+ * Authors:
61
+ * Damien Hedde
62
+ *
63
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
64
+ * See the COPYING file in the top-level directory.
65
+ */
66
+
67
+#include "qemu/osdep.h"
68
+#include "migration/vmstate.h"
69
+#include "hw/clock.h"
70
+
71
+const VMStateDescription vmstate_clock = {
72
+ .name = "clock",
73
+ .version_id = 0,
74
+ .minimum_version_id = 0,
75
+ .fields = (VMStateField[]) {
76
+ VMSTATE_UINT64(period, Clock),
77
+ VMSTATE_END_OF_LIST()
78
+ }
79
+};
80
--
81
2.20.1
82
83
diff view generated by jsdifflib
Deleted patch
1
From: Damien Hedde <damien.hedde@greensocs.com>
2
1
3
Add functions to easily handle clocks with devices.
4
Clock inputs and outputs should be used to handle clock propagation
5
between devices.
6
The API is very similar the GPIO API.
7
8
This is based on the original work of Frederic Konrad.
9
10
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
11
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
12
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
13
Message-id: 20200406135251.157596-4-damien.hedde@greensocs.com
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
16
hw/core/Makefile.objs | 2 +-
17
tests/Makefile.include | 1 +
18
include/hw/qdev-clock.h | 104 +++++++++++++++++++++++++
19
include/hw/qdev-core.h | 12 +++
20
hw/core/qdev-clock.c | 168 ++++++++++++++++++++++++++++++++++++++++
21
hw/core/qdev.c | 12 +++
22
6 files changed, 298 insertions(+), 1 deletion(-)
23
create mode 100644 include/hw/qdev-clock.h
24
create mode 100644 hw/core/qdev-clock.c
25
26
diff --git a/hw/core/Makefile.objs b/hw/core/Makefile.objs
27
index XXXXXXX..XXXXXXX 100644
28
--- a/hw/core/Makefile.objs
29
+++ b/hw/core/Makefile.objs
30
@@ -XXX,XX +XXX,XX @@ common-obj-y += hotplug.o
31
common-obj-y += vmstate-if.o
32
# irq.o needed for qdev GPIO handling:
33
common-obj-y += irq.o
34
-common-obj-y += clock.o
35
+common-obj-y += clock.o qdev-clock.o
36
37
common-obj-$(CONFIG_SOFTMMU) += reset.o
38
common-obj-$(CONFIG_SOFTMMU) += qdev-fw.o
39
diff --git a/tests/Makefile.include b/tests/Makefile.include
40
index XXXXXXX..XXXXXXX 100644
41
--- a/tests/Makefile.include
42
+++ b/tests/Makefile.include
43
@@ -XXX,XX +XXX,XX @@ tests/test-qdev-global-props$(EXESUF): tests/test-qdev-global-props.o \
44
    hw/core/fw-path-provider.o \
45
    hw/core/reset.o \
46
    hw/core/vmstate-if.o \
47
+    hw/core/clock.o hw/core/qdev-clock.o \
48
    $(test-qapi-obj-y)
49
tests/test-vmstate$(EXESUF): tests/test-vmstate.o \
50
    migration/vmstate.o migration/vmstate-types.o migration/qemu-file.o \
51
diff --git a/include/hw/qdev-clock.h b/include/hw/qdev-clock.h
52
new file mode 100644
53
index XXXXXXX..XXXXXXX
54
--- /dev/null
55
+++ b/include/hw/qdev-clock.h
56
@@ -XXX,XX +XXX,XX @@
57
+/*
58
+ * Device's clock input and output
59
+ *
60
+ * Copyright GreenSocs 2016-2020
61
+ *
62
+ * Authors:
63
+ * Frederic Konrad
64
+ * Damien Hedde
65
+ *
66
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
67
+ * See the COPYING file in the top-level directory.
68
+ */
69
+
70
+#ifndef QDEV_CLOCK_H
71
+#define QDEV_CLOCK_H
72
+
73
+#include "hw/clock.h"
74
+
75
+/**
76
+ * qdev_init_clock_in:
77
+ * @dev: the device to add an input clock to
78
+ * @name: the name of the clock (can't be NULL).
79
+ * @callback: optional callback to be called on update or NULL.
80
+ * @opaque: argument for the callback
81
+ * @returns: a pointer to the newly added clock
82
+ *
83
+ * Add an input clock to device @dev as a clock named @name.
84
+ * This adds a child<> property.
85
+ * The callback will be called with @opaque as opaque parameter.
86
+ */
87
+Clock *qdev_init_clock_in(DeviceState *dev, const char *name,
88
+ ClockCallback *callback, void *opaque);
89
+
90
+/**
91
+ * qdev_init_clock_out:
92
+ * @dev: the device to add an output clock to
93
+ * @name: the name of the clock (can't be NULL).
94
+ * @returns: a pointer to the newly added clock
95
+ *
96
+ * Add an output clock to device @dev as a clock named @name.
97
+ * This adds a child<> property.
98
+ */
99
+Clock *qdev_init_clock_out(DeviceState *dev, const char *name);
100
+
101
+/**
102
+ * qdev_get_clock_in:
103
+ * @dev: the device which has the clock
104
+ * @name: the name of the clock (can't be NULL).
105
+ * @returns: a pointer to the clock
106
+ *
107
+ * Get the input clock @name from @dev or NULL if does not exist.
108
+ */
109
+Clock *qdev_get_clock_in(DeviceState *dev, const char *name);
110
+
111
+/**
112
+ * qdev_get_clock_out:
113
+ * @dev: the device which has the clock
114
+ * @name: the name of the clock (can't be NULL).
115
+ * @returns: a pointer to the clock
116
+ *
117
+ * Get the output clock @name from @dev or NULL if does not exist.
118
+ */
119
+Clock *qdev_get_clock_out(DeviceState *dev, const char *name);
120
+
121
+/**
122
+ * qdev_connect_clock_in:
123
+ * @dev: a device
124
+ * @name: the name of an input clock in @dev
125
+ * @source: the source clock (an output clock of another device for example)
126
+ *
127
+ * Set the source clock of input clock @name of device @dev to @source.
128
+ * @source period update will be propagated to @name clock.
129
+ */
130
+static inline void qdev_connect_clock_in(DeviceState *dev, const char *name,
131
+ Clock *source)
132
+{
133
+ clock_set_source(qdev_get_clock_in(dev, name), source);
134
+}
135
+
136
+/**
137
+ * qdev_alias_clock:
138
+ * @dev: the device which has the clock
139
+ * @name: the name of the clock in @dev (can't be NULL)
140
+ * @alias_dev: the device to add the clock
141
+ * @alias_name: the name of the clock in @container
142
+ * @returns: a pointer to the clock
143
+ *
144
+ * Add a clock @alias_name in @alias_dev which is an alias of the clock @name
145
+ * in @dev. The direction _in_ or _out_ will the same as the original.
146
+ * An alias clock must not be modified or used by @alias_dev and should
147
+ * typically be only only for device composition purpose.
148
+ */
149
+Clock *qdev_alias_clock(DeviceState *dev, const char *name,
150
+ DeviceState *alias_dev, const char *alias_name);
151
+
152
+/**
153
+ * qdev_finalize_clocklist:
154
+ * @dev: the device being finalized
155
+ *
156
+ * Clear the clocklist from @dev. Only used internally in qdev.
157
+ */
158
+void qdev_finalize_clocklist(DeviceState *dev);
159
+
160
+#endif /* QDEV_CLOCK_H */
161
diff --git a/include/hw/qdev-core.h b/include/hw/qdev-core.h
162
index XXXXXXX..XXXXXXX 100644
163
--- a/include/hw/qdev-core.h
164
+++ b/include/hw/qdev-core.h
165
@@ -XXX,XX +XXX,XX @@ struct NamedGPIOList {
166
QLIST_ENTRY(NamedGPIOList) node;
167
};
168
169
+typedef struct Clock Clock;
170
+typedef struct NamedClockList NamedClockList;
171
+
172
+struct NamedClockList {
173
+ char *name;
174
+ Clock *clock;
175
+ bool output;
176
+ bool alias;
177
+ QLIST_ENTRY(NamedClockList) node;
178
+};
179
+
180
/**
181
* DeviceState:
182
* @realized: Indicates whether the device has been fully constructed.
183
@@ -XXX,XX +XXX,XX @@ struct DeviceState {
184
bool allow_unplug_during_migration;
185
BusState *parent_bus;
186
QLIST_HEAD(, NamedGPIOList) gpios;
187
+ QLIST_HEAD(, NamedClockList) clocks;
188
QLIST_HEAD(, BusState) child_bus;
189
int num_child_bus;
190
int instance_id_alias;
191
diff --git a/hw/core/qdev-clock.c b/hw/core/qdev-clock.c
192
new file mode 100644
193
index XXXXXXX..XXXXXXX
194
--- /dev/null
195
+++ b/hw/core/qdev-clock.c
196
@@ -XXX,XX +XXX,XX @@
197
+/*
198
+ * Device's clock input and output
199
+ *
200
+ * Copyright GreenSocs 2016-2020
201
+ *
202
+ * Authors:
203
+ * Frederic Konrad
204
+ * Damien Hedde
205
+ *
206
+ * This work is licensed under the terms of the GNU GPL, version 2 or later.
207
+ * See the COPYING file in the top-level directory.
208
+ */
209
+
210
+#include "qemu/osdep.h"
211
+#include "hw/qdev-clock.h"
212
+#include "hw/qdev-core.h"
213
+#include "qapi/error.h"
214
+
215
+/*
216
+ * qdev_init_clocklist:
217
+ * Add a new clock in a device
218
+ */
219
+static NamedClockList *qdev_init_clocklist(DeviceState *dev, const char *name,
220
+ bool output, Clock *clk)
221
+{
222
+ NamedClockList *ncl;
223
+
224
+ /*
225
+ * Clock must be added before realize() so that we can compute the
226
+ * clock's canonical path during device_realize().
227
+ */
228
+ assert(!dev->realized);
229
+
230
+ /*
231
+ * The ncl structure is freed by qdev_finalize_clocklist() which will
232
+ * be called during @dev's device_finalize().
233
+ */
234
+ ncl = g_new0(NamedClockList, 1);
235
+ ncl->name = g_strdup(name);
236
+ ncl->output = output;
237
+ ncl->alias = (clk != NULL);
238
+
239
+ /*
240
+ * Trying to create a clock whose name clashes with some other
241
+ * clock or property is a bug in the caller and we will abort().
242
+ */
243
+ if (clk == NULL) {
244
+ clk = CLOCK(object_new(TYPE_CLOCK));
245
+ object_property_add_child(OBJECT(dev), name, OBJECT(clk), &error_abort);
246
+ if (output) {
247
+ /*
248
+ * Remove object_new()'s initial reference.
249
+ * Note that for inputs, the reference created by object_new()
250
+ * will be deleted in qdev_finalize_clocklist().
251
+ */
252
+ object_unref(OBJECT(clk));
253
+ }
254
+ } else {
255
+ object_property_add_link(OBJECT(dev), name,
256
+ object_get_typename(OBJECT(clk)),
257
+ (Object **) &ncl->clock,
258
+ NULL, OBJ_PROP_LINK_STRONG, &error_abort);
259
+ }
260
+
261
+ ncl->clock = clk;
262
+
263
+ QLIST_INSERT_HEAD(&dev->clocks, ncl, node);
264
+ return ncl;
265
+}
266
+
267
+void qdev_finalize_clocklist(DeviceState *dev)
268
+{
269
+ /* called by @dev's device_finalize() */
270
+ NamedClockList *ncl, *ncl_next;
271
+
272
+ QLIST_FOREACH_SAFE(ncl, &dev->clocks, node, ncl_next) {
273
+ QLIST_REMOVE(ncl, node);
274
+ if (!ncl->output && !ncl->alias) {
275
+ /*
276
+ * We kept a reference on the input clock to ensure it lives up to
277
+ * this point so we can safely remove the callback.
278
+ * It avoids having a callback to a deleted object if ncl->clock
279
+ * is still referenced somewhere else (eg: by a clock output).
280
+ */
281
+ clock_clear_callback(ncl->clock);
282
+ object_unref(OBJECT(ncl->clock));
283
+ }
284
+ g_free(ncl->name);
285
+ g_free(ncl);
286
+ }
287
+}
288
+
289
+Clock *qdev_init_clock_out(DeviceState *dev, const char *name)
290
+{
291
+ NamedClockList *ncl;
292
+
293
+ assert(name);
294
+
295
+ ncl = qdev_init_clocklist(dev, name, true, NULL);
296
+
297
+ return ncl->clock;
298
+}
299
+
300
+Clock *qdev_init_clock_in(DeviceState *dev, const char *name,
301
+ ClockCallback *callback, void *opaque)
302
+{
303
+ NamedClockList *ncl;
304
+
305
+ assert(name);
306
+
307
+ ncl = qdev_init_clocklist(dev, name, false, NULL);
308
+
309
+ if (callback) {
310
+ clock_set_callback(ncl->clock, callback, opaque);
311
+ }
312
+ return ncl->clock;
313
+}
314
+
315
+static NamedClockList *qdev_get_clocklist(DeviceState *dev, const char *name)
316
+{
317
+ NamedClockList *ncl;
318
+
319
+ QLIST_FOREACH(ncl, &dev->clocks, node) {
320
+ if (strcmp(name, ncl->name) == 0) {
321
+ return ncl;
322
+ }
323
+ }
324
+
325
+ return NULL;
326
+}
327
+
328
+Clock *qdev_get_clock_in(DeviceState *dev, const char *name)
329
+{
330
+ NamedClockList *ncl;
331
+
332
+ assert(name);
333
+
334
+ ncl = qdev_get_clocklist(dev, name);
335
+ assert(!ncl->output);
336
+
337
+ return ncl->clock;
338
+}
339
+
340
+Clock *qdev_get_clock_out(DeviceState *dev, const char *name)
341
+{
342
+ NamedClockList *ncl;
343
+
344
+ assert(name);
345
+
346
+ ncl = qdev_get_clocklist(dev, name);
347
+ assert(ncl->output);
348
+
349
+ return ncl->clock;
350
+}
351
+
352
+Clock *qdev_alias_clock(DeviceState *dev, const char *name,
353
+ DeviceState *alias_dev, const char *alias_name)
354
+{
355
+ NamedClockList *ncl;
356
+
357
+ assert(name && alias_name);
358
+
359
+ ncl = qdev_get_clocklist(dev, name);
360
+
361
+ qdev_init_clocklist(alias_dev, alias_name, ncl->output, ncl->clock);
362
+
363
+ return ncl->clock;
364
+}
365
diff --git a/hw/core/qdev.c b/hw/core/qdev.c
366
index XXXXXXX..XXXXXXX 100644
367
--- a/hw/core/qdev.c
368
+++ b/hw/core/qdev.c
369
@@ -XXX,XX +XXX,XX @@
370
#include "hw/qdev-properties.h"
371
#include "hw/boards.h"
372
#include "hw/sysbus.h"
373
+#include "hw/qdev-clock.h"
374
#include "migration/vmstate.h"
375
#include "trace.h"
376
377
@@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp)
378
DeviceClass *dc = DEVICE_GET_CLASS(dev);
379
HotplugHandler *hotplug_ctrl;
380
BusState *bus;
381
+ NamedClockList *ncl;
382
Error *local_err = NULL;
383
bool unattached_parent = false;
384
static int unattached_count;
385
@@ -XXX,XX +XXX,XX @@ static void device_set_realized(Object *obj, bool value, Error **errp)
386
*/
387
g_free(dev->canonical_path);
388
dev->canonical_path = object_get_canonical_path(OBJECT(dev));
389
+ QLIST_FOREACH(ncl, &dev->clocks, node) {
390
+ if (ncl->alias) {
391
+ continue;
392
+ } else {
393
+ clock_setup_canonical_path(ncl->clock);
394
+ }
395
+ }
396
397
if (qdev_get_vmsd(dev)) {
398
if (vmstate_register_with_alias_id(VMSTATE_IF(dev),
399
@@ -XXX,XX +XXX,XX @@ static void device_initfn(Object *obj)
400
dev->allow_unplug_during_migration = false;
401
402
QLIST_INIT(&dev->gpios);
403
+ QLIST_INIT(&dev->clocks);
404
}
405
406
static void device_post_init(Object *obj)
407
@@ -XXX,XX +XXX,XX @@ static void device_finalize(Object *obj)
408
*/
409
}
410
411
+ qdev_finalize_clocklist(dev);
412
+
413
/* Only send event if the device had been completely realized */
414
if (dev->pending_deleted_event) {
415
g_assert(dev->canonical_path);
416
--
417
2.20.1
418
419
diff view generated by jsdifflib
Deleted patch
1
From: Damien Hedde <damien.hedde@greensocs.com>
2
1
3
Introduce a function and macro helpers to setup several clocks
4
in a device from a static array description.
5
6
An element of the array describes the clock (name and direction) as
7
well as the related callback and an optional offset to store the
8
created object pointer in the device state structure.
9
10
The array must be terminated by a special element QDEV_CLOCK_END.
11
12
This is based on the original work of Frederic Konrad.
13
14
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
15
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
16
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
17
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
18
Message-id: 20200406135251.157596-5-damien.hedde@greensocs.com
19
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
20
---
21
include/hw/qdev-clock.h | 55 +++++++++++++++++++++++++++++++++++++++++
22
hw/core/qdev-clock.c | 17 +++++++++++++
23
2 files changed, 72 insertions(+)
24
25
diff --git a/include/hw/qdev-clock.h b/include/hw/qdev-clock.h
26
index XXXXXXX..XXXXXXX 100644
27
--- a/include/hw/qdev-clock.h
28
+++ b/include/hw/qdev-clock.h
29
@@ -XXX,XX +XXX,XX @@ Clock *qdev_alias_clock(DeviceState *dev, const char *name,
30
*/
31
void qdev_finalize_clocklist(DeviceState *dev);
32
33
+/**
34
+ * ClockPortInitElem:
35
+ * @name: name of the clock (can't be NULL)
36
+ * @output: indicates whether the clock is input or output
37
+ * @callback: for inputs, optional callback to be called on clock's update
38
+ * with device as opaque
39
+ * @offset: optional offset to store the ClockIn or ClockOut pointer in device
40
+ * state structure (0 means unused)
41
+ */
42
+struct ClockPortInitElem {
43
+ const char *name;
44
+ bool is_output;
45
+ ClockCallback *callback;
46
+ size_t offset;
47
+};
48
+
49
+#define clock_offset_value(devstate, field) \
50
+ (offsetof(devstate, field) + \
51
+ type_check(Clock *, typeof_field(devstate, field)))
52
+
53
+#define QDEV_CLOCK(out_not_in, devstate, field, cb) { \
54
+ .name = (stringify(field)), \
55
+ .is_output = out_not_in, \
56
+ .callback = cb, \
57
+ .offset = clock_offset_value(devstate, field), \
58
+}
59
+
60
+/**
61
+ * QDEV_CLOCK_(IN|OUT):
62
+ * @devstate: structure type. @dev argument of qdev_init_clocks below must be
63
+ * a pointer to that same type.
64
+ * @field: a field in @_devstate (must be Clock*)
65
+ * @callback: (for input only) callback (or NULL) to be called with the device
66
+ * state as argument
67
+ *
68
+ * The name of the clock will be derived from @field
69
+ */
70
+#define QDEV_CLOCK_IN(devstate, field, callback) \
71
+ QDEV_CLOCK(false, devstate, field, callback)
72
+
73
+#define QDEV_CLOCK_OUT(devstate, field) \
74
+ QDEV_CLOCK(true, devstate, field, NULL)
75
+
76
+#define QDEV_CLOCK_END { .name = NULL }
77
+
78
+typedef struct ClockPortInitElem ClockPortInitArray[];
79
+
80
+/**
81
+ * qdev_init_clocks:
82
+ * @dev: the device to add clocks to
83
+ * @clocks: a QDEV_CLOCK_END-terminated array which contains the
84
+ * clocks information.
85
+ */
86
+void qdev_init_clocks(DeviceState *dev, const ClockPortInitArray clocks);
87
+
88
#endif /* QDEV_CLOCK_H */
89
diff --git a/hw/core/qdev-clock.c b/hw/core/qdev-clock.c
90
index XXXXXXX..XXXXXXX 100644
91
--- a/hw/core/qdev-clock.c
92
+++ b/hw/core/qdev-clock.c
93
@@ -XXX,XX +XXX,XX @@ Clock *qdev_init_clock_in(DeviceState *dev, const char *name,
94
return ncl->clock;
95
}
96
97
+void qdev_init_clocks(DeviceState *dev, const ClockPortInitArray clocks)
98
+{
99
+ const struct ClockPortInitElem *elem;
100
+
101
+ for (elem = &clocks[0]; elem->name != NULL; elem++) {
102
+ Clock **clkp;
103
+ /* offset cannot be inside the DeviceState part */
104
+ assert(elem->offset > sizeof(DeviceState));
105
+ clkp = (Clock **)(((void *) dev) + elem->offset);
106
+ if (elem->is_output) {
107
+ *clkp = qdev_init_clock_out(dev, elem->name);
108
+ } else {
109
+ *clkp = qdev_init_clock_in(dev, elem->name, elem->callback, dev);
110
+ }
111
+ }
112
+}
113
+
114
static NamedClockList *qdev_get_clocklist(DeviceState *dev, const char *name)
115
{
116
NamedClockList *ncl;
117
--
118
2.20.1
119
120
diff view generated by jsdifflib
Deleted patch
1
From: Damien Hedde <damien.hedde@greensocs.com>
2
1
3
Switch the cadence uart to multi-phase reset and add the
4
reference clock input.
5
6
The input clock frequency is added to the migration structure.
7
8
The reference clock controls the baudrate generation. If it disabled,
9
any input characters and events are ignored.
10
11
If this clock remains unconnected, the uart behaves as before
12
(it default to a 50MHz ref clock).
13
14
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
15
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
16
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
17
Message-id: 20200406135251.157596-8-damien.hedde@greensocs.com
18
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
19
---
20
include/hw/char/cadence_uart.h | 1 +
21
hw/char/cadence_uart.c | 73 +++++++++++++++++++++++++++++-----
22
hw/char/trace-events | 3 ++
23
3 files changed, 67 insertions(+), 10 deletions(-)
24
25
diff --git a/include/hw/char/cadence_uart.h b/include/hw/char/cadence_uart.h
26
index XXXXXXX..XXXXXXX 100644
27
--- a/include/hw/char/cadence_uart.h
28
+++ b/include/hw/char/cadence_uart.h
29
@@ -XXX,XX +XXX,XX @@ typedef struct {
30
CharBackend chr;
31
qemu_irq irq;
32
QEMUTimer *fifo_trigger_handle;
33
+ Clock *refclk;
34
} CadenceUARTState;
35
36
static inline DeviceState *cadence_uart_create(hwaddr addr,
37
diff --git a/hw/char/cadence_uart.c b/hw/char/cadence_uart.c
38
index XXXXXXX..XXXXXXX 100644
39
--- a/hw/char/cadence_uart.c
40
+++ b/hw/char/cadence_uart.c
41
@@ -XXX,XX +XXX,XX @@
42
#include "qemu/module.h"
43
#include "hw/char/cadence_uart.h"
44
#include "hw/irq.h"
45
+#include "hw/qdev-clock.h"
46
+#include "trace.h"
47
48
#ifdef CADENCE_UART_ERR_DEBUG
49
#define DB_PRINT(...) do { \
50
@@ -XXX,XX +XXX,XX @@
51
#define LOCAL_LOOPBACK (0x2 << UART_MR_CHMODE_SH)
52
#define REMOTE_LOOPBACK (0x3 << UART_MR_CHMODE_SH)
53
54
-#define UART_INPUT_CLK 50000000
55
+#define UART_DEFAULT_REF_CLK (50 * 1000 * 1000)
56
57
#define R_CR (0x00/4)
58
#define R_MR (0x04/4)
59
@@ -XXX,XX +XXX,XX @@ static void uart_send_breaks(CadenceUARTState *s)
60
static void uart_parameters_setup(CadenceUARTState *s)
61
{
62
QEMUSerialSetParams ssp;
63
- unsigned int baud_rate, packet_size;
64
+ unsigned int baud_rate, packet_size, input_clk;
65
+ input_clk = clock_get_hz(s->refclk);
66
67
- baud_rate = (s->r[R_MR] & UART_MR_CLKS) ?
68
- UART_INPUT_CLK / 8 : UART_INPUT_CLK;
69
+ baud_rate = (s->r[R_MR] & UART_MR_CLKS) ? input_clk / 8 : input_clk;
70
+ baud_rate /= (s->r[R_BRGR] * (s->r[R_BDIV] + 1));
71
+ trace_cadence_uart_baudrate(baud_rate);
72
+
73
+ ssp.speed = baud_rate;
74
75
- ssp.speed = baud_rate / (s->r[R_BRGR] * (s->r[R_BDIV] + 1));
76
packet_size = 1;
77
78
switch (s->r[R_MR] & UART_MR_PAR) {
79
@@ -XXX,XX +XXX,XX @@ static void uart_parameters_setup(CadenceUARTState *s)
80
}
81
82
packet_size += ssp.data_bits + ssp.stop_bits;
83
+ if (ssp.speed == 0) {
84
+ /*
85
+ * Avoid division-by-zero below.
86
+ * TODO: find something better
87
+ */
88
+ ssp.speed = 1;
89
+ }
90
s->char_tx_time = (NANOSECONDS_PER_SECOND / ssp.speed) * packet_size;
91
qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
92
}
93
@@ -XXX,XX +XXX,XX @@ static void uart_receive(void *opaque, const uint8_t *buf, int size)
94
CadenceUARTState *s = opaque;
95
uint32_t ch_mode = s->r[R_MR] & UART_MR_CHMODE;
96
97
+ /* ignore characters when unclocked or in reset */
98
+ if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) {
99
+ return;
100
+ }
101
+
102
if (ch_mode == NORMAL_MODE || ch_mode == ECHO_MODE) {
103
uart_write_rx_fifo(opaque, buf, size);
104
}
105
@@ -XXX,XX +XXX,XX @@ static void uart_event(void *opaque, QEMUChrEvent event)
106
CadenceUARTState *s = opaque;
107
uint8_t buf = '\0';
108
109
+ /* ignore characters when unclocked or in reset */
110
+ if (!clock_is_enabled(s->refclk) || device_is_in_reset(DEVICE(s))) {
111
+ return;
112
+ }
113
+
114
if (event == CHR_EVENT_BREAK) {
115
uart_write_rx_fifo(opaque, &buf, 1);
116
}
117
@@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps uart_ops = {
118
.endianness = DEVICE_NATIVE_ENDIAN,
119
};
120
121
-static void cadence_uart_reset(DeviceState *dev)
122
+static void cadence_uart_reset_init(Object *obj, ResetType type)
123
{
124
- CadenceUARTState *s = CADENCE_UART(dev);
125
+ CadenceUARTState *s = CADENCE_UART(obj);
126
127
s->r[R_CR] = 0x00000128;
128
s->r[R_IMR] = 0;
129
@@ -XXX,XX +XXX,XX @@ static void cadence_uart_reset(DeviceState *dev)
130
s->r[R_BRGR] = 0x0000028B;
131
s->r[R_BDIV] = 0x0000000F;
132
s->r[R_TTRIG] = 0x00000020;
133
+}
134
+
135
+static void cadence_uart_reset_hold(Object *obj)
136
+{
137
+ CadenceUARTState *s = CADENCE_UART(obj);
138
139
uart_rx_reset(s);
140
uart_tx_reset(s);
141
@@ -XXX,XX +XXX,XX @@ static void cadence_uart_realize(DeviceState *dev, Error **errp)
142
uart_event, NULL, s, NULL, true);
143
}
144
145
+static void cadence_uart_refclk_update(void *opaque)
146
+{
147
+ CadenceUARTState *s = opaque;
148
+
149
+ /* recompute uart's speed on clock change */
150
+ uart_parameters_setup(s);
151
+}
152
+
153
static void cadence_uart_init(Object *obj)
154
{
155
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
156
@@ -XXX,XX +XXX,XX @@ static void cadence_uart_init(Object *obj)
157
sysbus_init_mmio(sbd, &s->iomem);
158
sysbus_init_irq(sbd, &s->irq);
159
160
+ s->refclk = qdev_init_clock_in(DEVICE(obj), "refclk",
161
+ cadence_uart_refclk_update, s);
162
+ /* initialize the frequency in case the clock remains unconnected */
163
+ clock_set_hz(s->refclk, UART_DEFAULT_REF_CLK);
164
+
165
s->char_tx_time = (NANOSECONDS_PER_SECOND / 9600) * 10;
166
}
167
168
+static int cadence_uart_pre_load(void *opaque)
169
+{
170
+ CadenceUARTState *s = opaque;
171
+
172
+ /* the frequency will be overriden if the refclk field is present */
173
+ clock_set_hz(s->refclk, UART_DEFAULT_REF_CLK);
174
+ return 0;
175
+}
176
+
177
static int cadence_uart_post_load(void *opaque, int version_id)
178
{
179
CadenceUARTState *s = opaque;
180
@@ -XXX,XX +XXX,XX @@ static int cadence_uart_post_load(void *opaque, int version_id)
181
182
static const VMStateDescription vmstate_cadence_uart = {
183
.name = "cadence_uart",
184
- .version_id = 2,
185
+ .version_id = 3,
186
.minimum_version_id = 2,
187
+ .pre_load = cadence_uart_pre_load,
188
.post_load = cadence_uart_post_load,
189
.fields = (VMStateField[]) {
190
VMSTATE_UINT32_ARRAY(r, CadenceUARTState, CADENCE_UART_R_MAX),
191
@@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_cadence_uart = {
192
VMSTATE_UINT32(tx_count, CadenceUARTState),
193
VMSTATE_UINT32(rx_wpos, CadenceUARTState),
194
VMSTATE_TIMER_PTR(fifo_trigger_handle, CadenceUARTState),
195
+ VMSTATE_CLOCK_V(refclk, CadenceUARTState, 3),
196
VMSTATE_END_OF_LIST()
197
- }
198
+ },
199
};
200
201
static Property cadence_uart_properties[] = {
202
@@ -XXX,XX +XXX,XX @@ static Property cadence_uart_properties[] = {
203
static void cadence_uart_class_init(ObjectClass *klass, void *data)
204
{
205
DeviceClass *dc = DEVICE_CLASS(klass);
206
+ ResettableClass *rc = RESETTABLE_CLASS(klass);
207
208
dc->realize = cadence_uart_realize;
209
dc->vmsd = &vmstate_cadence_uart;
210
- dc->reset = cadence_uart_reset;
211
+ rc->phases.enter = cadence_uart_reset_init;
212
+ rc->phases.hold = cadence_uart_reset_hold;
213
device_class_set_props(dc, cadence_uart_properties);
214
}
215
216
diff --git a/hw/char/trace-events b/hw/char/trace-events
217
index XXXXXXX..XXXXXXX 100644
218
--- a/hw/char/trace-events
219
+++ b/hw/char/trace-events
220
@@ -XXX,XX +XXX,XX @@ exynos_uart_wo_read(uint32_t channel, const char *name, uint32_t reg) "UART%d: T
221
exynos_uart_rxsize(uint32_t channel, uint32_t size) "UART%d: Rx FIFO size: %d"
222
exynos_uart_channel_error(uint32_t channel) "Wrong UART channel number: %d"
223
exynos_uart_rx_timeout(uint32_t channel, uint32_t stat, uint32_t intsp) "UART%d: Rx timeout stat=0x%x intsp=0x%x"
224
+
225
+# hw/char/cadence_uart.c
226
+cadence_uart_baudrate(unsigned baudrate) "baudrate %u"
227
--
228
2.20.1
229
230
diff view generated by jsdifflib
Deleted patch
1
From: Damien Hedde <damien.hedde@greensocs.com>
2
1
3
Add the connection between the slcr's output clocks and the uarts inputs.
4
5
Also add the main board clock 'ps_clk', which is hard-coded to 33.33MHz
6
(the default frequency). This clock is used to feed the slcr's input
7
clock.
8
9
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
10
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
11
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
12
Message-id: 20200406135251.157596-9-damien.hedde@greensocs.com
13
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
14
---
15
hw/arm/xilinx_zynq.c | 57 +++++++++++++++++++++++++++++++++++++-------
16
1 file changed, 49 insertions(+), 8 deletions(-)
17
18
diff --git a/hw/arm/xilinx_zynq.c b/hw/arm/xilinx_zynq.c
19
index XXXXXXX..XXXXXXX 100644
20
--- a/hw/arm/xilinx_zynq.c
21
+++ b/hw/arm/xilinx_zynq.c
22
@@ -XXX,XX +XXX,XX @@
23
#include "hw/char/cadence_uart.h"
24
#include "hw/net/cadence_gem.h"
25
#include "hw/cpu/a9mpcore.h"
26
+#include "hw/qdev-clock.h"
27
+#include "sysemu/reset.h"
28
+
29
+#define TYPE_ZYNQ_MACHINE MACHINE_TYPE_NAME("xilinx-zynq-a9")
30
+#define ZYNQ_MACHINE(obj) \
31
+ OBJECT_CHECK(ZynqMachineState, (obj), TYPE_ZYNQ_MACHINE)
32
+
33
+/* board base frequency: 33.333333 MHz */
34
+#define PS_CLK_FREQUENCY (100 * 1000 * 1000 / 3)
35
36
#define NUM_SPI_FLASHES 4
37
#define NUM_QSPI_FLASHES 2
38
@@ -XXX,XX +XXX,XX @@ static const int dma_irqs[8] = {
39
0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \
40
0xe5801000 + (addr)
41
42
+typedef struct ZynqMachineState {
43
+ MachineState parent;
44
+ Clock *ps_clk;
45
+} ZynqMachineState;
46
+
47
static void zynq_write_board_setup(ARMCPU *cpu,
48
const struct arm_boot_info *info)
49
{
50
@@ -XXX,XX +XXX,XX @@ static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
51
52
static void zynq_init(MachineState *machine)
53
{
54
+ ZynqMachineState *zynq_machine = ZYNQ_MACHINE(machine);
55
ARMCPU *cpu;
56
MemoryRegion *address_space_mem = get_system_memory();
57
MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
58
- DeviceState *dev;
59
+ DeviceState *dev, *slcr;
60
SysBusDevice *busdev;
61
qemu_irq pic[64];
62
int n;
63
@@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine)
64
1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
65
0);
66
67
- dev = qdev_create(NULL, "xilinx,zynq_slcr");
68
- qdev_init_nofail(dev);
69
- sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000);
70
+ /* Create slcr, keep a pointer to connect clocks */
71
+ slcr = qdev_create(NULL, "xilinx,zynq_slcr");
72
+ qdev_init_nofail(slcr);
73
+ sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000);
74
+
75
+ /* Create the main clock source, and feed slcr with it */
76
+ zynq_machine->ps_clk = CLOCK(object_new(TYPE_CLOCK));
77
+ object_property_add_child(OBJECT(zynq_machine), "ps_clk",
78
+ OBJECT(zynq_machine->ps_clk), &error_abort);
79
+ object_unref(OBJECT(zynq_machine->ps_clk));
80
+ clock_set_hz(zynq_machine->ps_clk, PS_CLK_FREQUENCY);
81
+ qdev_connect_clock_in(slcr, "ps_clk", zynq_machine->ps_clk);
82
83
dev = qdev_create(NULL, TYPE_A9MPCORE_PRIV);
84
qdev_prop_set_uint32(dev, "num-cpu", 1);
85
@@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine)
86
sysbus_create_simple(TYPE_CHIPIDEA, 0xE0002000, pic[53 - IRQ_OFFSET]);
87
sysbus_create_simple(TYPE_CHIPIDEA, 0xE0003000, pic[76 - IRQ_OFFSET]);
88
89
- cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hd(0));
90
- cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hd(1));
91
+ dev = cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hd(0));
92
+ qdev_connect_clock_in(dev, "refclk",
93
+ qdev_get_clock_out(slcr, "uart0_ref_clk"));
94
+ dev = cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hd(1));
95
+ qdev_connect_clock_in(dev, "refclk",
96
+ qdev_get_clock_out(slcr, "uart1_ref_clk"));
97
98
sysbus_create_varargs("cadence_ttc", 0xF8001000,
99
pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
100
@@ -XXX,XX +XXX,XX @@ static void zynq_init(MachineState *machine)
101
arm_load_kernel(ARM_CPU(first_cpu), machine, &zynq_binfo);
102
}
103
104
-static void zynq_machine_init(MachineClass *mc)
105
+static void zynq_machine_class_init(ObjectClass *oc, void *data)
106
{
107
+ MachineClass *mc = MACHINE_CLASS(oc);
108
mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9";
109
mc->init = zynq_init;
110
mc->max_cpus = 1;
111
@@ -XXX,XX +XXX,XX @@ static void zynq_machine_init(MachineClass *mc)
112
mc->default_ram_id = "zynq.ext_ram";
113
}
114
115
-DEFINE_MACHINE("xilinx-zynq-a9", zynq_machine_init)
116
+static const TypeInfo zynq_machine_type = {
117
+ .name = TYPE_ZYNQ_MACHINE,
118
+ .parent = TYPE_MACHINE,
119
+ .class_init = zynq_machine_class_init,
120
+ .instance_size = sizeof(ZynqMachineState),
121
+};
122
+
123
+static void zynq_machine_register_types(void)
124
+{
125
+ type_register_static(&zynq_machine_type);
126
+}
127
+
128
+type_init(zynq_machine_register_types)
129
--
130
2.20.1
131
132
diff view generated by jsdifflib
Deleted patch
1
From: Damien Hedde <damien.hedde@greensocs.com>
2
1
3
This prints the clocks attached to a DeviceState when using
4
"info qtree" monitor command. For every clock, it displays the
5
direction, the name and if the clock is forwarded. For input clock,
6
it displays also the frequency.
7
8
This is based on the original work of Frederic Konrad.
9
10
Here follows a sample of `info qtree` output on xilinx_zynq machine
11
after linux boot with only one uart clocked:
12
> bus: main-system-bus
13
> type System
14
> [...]
15
> dev: cadence_uart, id ""
16
> gpio-out "sysbus-irq" 1
17
> clock-in "refclk" freq_hz=0.000000e+00
18
> chardev = ""
19
> mmio 00000000e0001000/0000000000001000
20
> dev: cadence_uart, id ""
21
> gpio-out "sysbus-irq" 1
22
> clock-in "refclk" freq_hz=1.375661e+07
23
> chardev = "serial0"
24
> mmio 00000000e0000000/0000000000001000
25
> [...]
26
> dev: xilinx,zynq_slcr, id ""
27
> clock-out "uart1_ref_clk" freq_hz=0.000000e+00
28
> clock-out "uart0_ref_clk" freq_hz=1.375661e+07
29
> clock-in "ps_clk" freq_hz=3.333333e+07
30
> mmio 00000000f8000000/0000000000001000
31
32
Signed-off-by: Damien Hedde <damien.hedde@greensocs.com>
33
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
34
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
35
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
36
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
37
Message-id: 20200406135251.157596-10-damien.hedde@greensocs.com
38
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
39
---
40
qdev-monitor.c | 9 +++++++++
41
1 file changed, 9 insertions(+)
42
43
diff --git a/qdev-monitor.c b/qdev-monitor.c
44
index XXXXXXX..XXXXXXX 100644
45
--- a/qdev-monitor.c
46
+++ b/qdev-monitor.c
47
@@ -XXX,XX +XXX,XX @@
48
#include "migration/misc.h"
49
#include "migration/migration.h"
50
#include "qemu/cutils.h"
51
+#include "hw/clock.h"
52
53
/*
54
* Aliases were a bad idea from the start. Let's keep them
55
@@ -XXX,XX +XXX,XX @@ static void qdev_print(Monitor *mon, DeviceState *dev, int indent)
56
ObjectClass *class;
57
BusState *child;
58
NamedGPIOList *ngl;
59
+ NamedClockList *ncl;
60
61
qdev_printf("dev: %s, id \"%s\"\n", object_get_typename(OBJECT(dev)),
62
dev->id ? dev->id : "");
63
@@ -XXX,XX +XXX,XX @@ static void qdev_print(Monitor *mon, DeviceState *dev, int indent)
64
ngl->num_out);
65
}
66
}
67
+ QLIST_FOREACH(ncl, &dev->clocks, node) {
68
+ qdev_printf("clock-%s%s \"%s\" freq_hz=%e\n",
69
+ ncl->output ? "out" : "in",
70
+ ncl->alias ? " (alias)" : "",
71
+ ncl->name,
72
+ CLOCK_PERIOD_TO_HZ(1.0 * clock_get(ncl->clock)));
73
+ }
74
class = object_get_class(OBJECT(dev));
75
do {
76
qdev_print_props(mon, dev, DEVICE_CLASS(class)->props_, indent);
77
--
78
2.20.1
79
80
diff view generated by jsdifflib
Deleted patch
1
From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com>
2
1
3
Setup the ADMA with 128bit bus-width. This matters when
4
FIXED BURST mode is used.
5
6
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
7
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
8
Reviewed-by: Luc Michel <luc.michel@greensocs.com>
9
Message-id: 20200417153800.27399-2-edgar.iglesias@gmail.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
hw/arm/xlnx-versal.c | 2 ++
13
1 file changed, 2 insertions(+)
14
15
diff --git a/hw/arm/xlnx-versal.c b/hw/arm/xlnx-versal.c
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/arm/xlnx-versal.c
18
+++ b/hw/arm/xlnx-versal.c
19
@@ -XXX,XX +XXX,XX @@ static void versal_create_admas(Versal *s, qemu_irq *pic)
20
21
dev = qdev_create(NULL, "xlnx.zdma");
22
s->lpd.iou.adma[i] = SYS_BUS_DEVICE(dev);
23
+ object_property_set_int(OBJECT(s->lpd.iou.adma[i]), 128, "bus-width",
24
+ &error_abort);
25
object_property_add_child(OBJECT(s), name, OBJECT(dev), &error_fatal);
26
qdev_init_nofail(dev);
27
28
--
29
2.20.1
30
31
diff view generated by jsdifflib
Deleted patch
1
From: Ramon Fried <rfried.dev@gmail.com>
2
1
3
Wraparound of TX descriptor cyclic buffer only updated
4
the low 32 bits of the descriptor.
5
Fix that by checking if we're working with 64bit descriptors.
6
7
Signed-off-by: Ramon Fried <rfried.dev@gmail.com>
8
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
9
Message-id: 20200417171736.441607-1-rfried.dev@gmail.com
10
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
11
---
12
hw/net/cadence_gem.c | 9 ++++++++-
13
1 file changed, 8 insertions(+), 1 deletion(-)
14
15
diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c
16
index XXXXXXX..XXXXXXX 100644
17
--- a/hw/net/cadence_gem.c
18
+++ b/hw/net/cadence_gem.c
19
@@ -XXX,XX +XXX,XX @@ static void gem_transmit(CadenceGEMState *s)
20
/* read next descriptor */
21
if (tx_desc_get_wrap(desc)) {
22
tx_desc_set_last(desc);
23
- packet_desc_addr = s->regs[GEM_TXQBASE];
24
+
25
+ if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
26
+ packet_desc_addr = s->regs[GEM_TBQPH];
27
+ packet_desc_addr <<= 32;
28
+ } else {
29
+ packet_desc_addr = 0;
30
+ }
31
+ packet_desc_addr |= s->regs[GEM_TXQBASE];
32
} else {
33
packet_desc_addr += 4 * gem_get_desc_len(s, false);
34
}
35
--
36
2.20.1
37
38
diff view generated by jsdifflib
Deleted patch
1
From: Ramon Fried <rfried.dev@gmail.com>
2
1
3
The RX ring descriptors control field is used for setting
4
SOF and EOF (start of frame and end of frame).
5
The SOF and EOF weren't cleared from the previous descriptors,
6
causing inconsistencies in ring buffer.
7
Fix that by clearing the control field of every descriptors we're
8
processing.
9
10
Signed-off-by: Ramon Fried <rfried.dev@gmail.com>
11
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
12
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
13
Message-id: 20200418085145.489726-1-rfried.dev@gmail.com
14
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
15
---
16
hw/net/cadence_gem.c | 7 +++++++
17
1 file changed, 7 insertions(+)
18
19
diff --git a/hw/net/cadence_gem.c b/hw/net/cadence_gem.c
20
index XXXXXXX..XXXXXXX 100644
21
--- a/hw/net/cadence_gem.c
22
+++ b/hw/net/cadence_gem.c
23
@@ -XXX,XX +XXX,XX @@ static inline void rx_desc_set_sof(uint32_t *desc)
24
desc[1] |= DESC_1_RX_SOF;
25
}
26
27
+static inline void rx_desc_clear_control(uint32_t *desc)
28
+{
29
+ desc[1] = 0;
30
+}
31
+
32
static inline void rx_desc_set_eof(uint32_t *desc)
33
{
34
desc[1] |= DESC_1_RX_EOF;
35
@@ -XXX,XX +XXX,XX @@ static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size)
36
rxbuf_ptr += MIN(bytes_to_copy, rxbufsize);
37
bytes_to_copy -= MIN(bytes_to_copy, rxbufsize);
38
39
+ rx_desc_clear_control(s->rx_desc[q]);
40
+
41
/* Update the descriptor. */
42
if (first_desc) {
43
rx_desc_set_sof(s->rx_desc[q]);
44
--
45
2.20.1
46
47
diff view generated by jsdifflib
Deleted patch
1
From: Thomas Huth <thuth@redhat.com>
2
1
3
Make cpu_register() (renamed to arm_cpu_register()) available
4
from internals.h so we can register CPUs also from other files
5
in the future.
6
7
Signed-off-by: Thomas Huth <thuth@redhat.com>
8
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
9
Reviewed-by: Eric Auger <eric.auger@redhat.com>
10
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
11
Message-id: 20200423073358.27155-3-philmd@redhat.com
12
Message-ID: <20190921150420.30743-2-thuth@redhat.com>
13
[PMD: Only take cpu_register() from Thomas's patch]
14
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
15
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
16
---
17
target/arm/cpu-qom.h | 9 ++++++++-
18
target/arm/cpu.c | 10 ++--------
19
target/arm/cpu64.c | 8 +-------
20
3 files changed, 11 insertions(+), 16 deletions(-)
21
22
diff --git a/target/arm/cpu-qom.h b/target/arm/cpu-qom.h
23
index XXXXXXX..XXXXXXX 100644
24
--- a/target/arm/cpu-qom.h
25
+++ b/target/arm/cpu-qom.h
26
@@ -XXX,XX +XXX,XX @@ struct arm_boot_info;
27
28
#define TYPE_ARM_MAX_CPU "max-" TYPE_ARM_CPU
29
30
-typedef struct ARMCPUInfo ARMCPUInfo;
31
+typedef struct ARMCPUInfo {
32
+ const char *name;
33
+ void (*initfn)(Object *obj);
34
+ void (*class_init)(ObjectClass *oc, void *data);
35
+} ARMCPUInfo;
36
+
37
+void arm_cpu_register(const ARMCPUInfo *info);
38
+void aarch64_cpu_register(const ARMCPUInfo *info);
39
40
/**
41
* ARMCPUClass:
42
diff --git a/target/arm/cpu.c b/target/arm/cpu.c
43
index XXXXXXX..XXXXXXX 100644
44
--- a/target/arm/cpu.c
45
+++ b/target/arm/cpu.c
46
@@ -XXX,XX +XXX,XX @@ static void arm_max_initfn(Object *obj)
47
48
#endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */
49
50
-struct ARMCPUInfo {
51
- const char *name;
52
- void (*initfn)(Object *obj);
53
- void (*class_init)(ObjectClass *oc, void *data);
54
-};
55
-
56
static const ARMCPUInfo arm_cpus[] = {
57
#if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64)
58
{ .name = "arm926", .initfn = arm926_initfn },
59
@@ -XXX,XX +XXX,XX @@ static void cpu_register_class_init(ObjectClass *oc, void *data)
60
acc->info = data;
61
}
62
63
-static void cpu_register(const ARMCPUInfo *info)
64
+void arm_cpu_register(const ARMCPUInfo *info)
65
{
66
TypeInfo type_info = {
67
.parent = TYPE_ARM_CPU,
68
@@ -XXX,XX +XXX,XX @@ static void arm_cpu_register_types(void)
69
type_register_static(&idau_interface_type_info);
70
71
while (info->name) {
72
- cpu_register(info);
73
+ arm_cpu_register(info);
74
info++;
75
}
76
77
diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c
78
index XXXXXXX..XXXXXXX 100644
79
--- a/target/arm/cpu64.c
80
+++ b/target/arm/cpu64.c
81
@@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj)
82
cpu_max_set_sve_max_vq, NULL, NULL, &error_fatal);
83
}
84
85
-struct ARMCPUInfo {
86
- const char *name;
87
- void (*initfn)(Object *obj);
88
- void (*class_init)(ObjectClass *oc, void *data);
89
-};
90
-
91
static const ARMCPUInfo aarch64_cpus[] = {
92
{ .name = "cortex-a57", .initfn = aarch64_a57_initfn },
93
{ .name = "cortex-a53", .initfn = aarch64_a53_initfn },
94
@@ -XXX,XX +XXX,XX @@ static void cpu_register_class_init(ObjectClass *oc, void *data)
95
acc->info = data;
96
}
97
98
-static void aarch64_cpu_register(const ARMCPUInfo *info)
99
+void aarch64_cpu_register(const ARMCPUInfo *info)
100
{
101
TypeInfo type_info = {
102
.parent = TYPE_AARCH64_CPU,
103
--
104
2.20.1
105
106
diff view generated by jsdifflib
Deleted patch
1
From: "Edgar E. Iglesias" <edgar.iglesias@xilinx.com>
2
1
3
Allow name wildcards in qemu_fdt_node_path(). This is useful
4
to find all nodes with a given compatibility string.
5
6
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
7
Signed-off-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com>
8
Message-id: 20200423121114.4274-2-edgar.iglesias@gmail.com
9
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
10
---
11
include/sysemu/device_tree.h | 3 +++
12
device_tree.c | 2 +-
13
2 files changed, 4 insertions(+), 1 deletion(-)
14
15
diff --git a/include/sysemu/device_tree.h b/include/sysemu/device_tree.h
16
index XXXXXXX..XXXXXXX 100644
17
--- a/include/sysemu/device_tree.h
18
+++ b/include/sysemu/device_tree.h
19
@@ -XXX,XX +XXX,XX @@ void *load_device_tree_from_sysfs(void);
20
* NULL. If there is no error but no matching node was found, the
21
* returned array contains a single element equal to NULL. If an error
22
* was encountered when parsing the blob, the function returns NULL
23
+ *
24
+ * @name may be NULL to wildcard names and only match compatibility
25
+ * strings.
26
*/
27
char **qemu_fdt_node_path(void *fdt, const char *name, char *compat,
28
Error **errp);
29
diff --git a/device_tree.c b/device_tree.c
30
index XXXXXXX..XXXXXXX 100644
31
--- a/device_tree.c
32
+++ b/device_tree.c
33
@@ -XXX,XX +XXX,XX @@ char **qemu_fdt_node_path(void *fdt, const char *name, char *compat,
34
offset = len;
35
break;
36
}
37
- if (!strcmp(iter_name, name)) {
38
+ if (!name || !strcmp(iter_name, name)) {
39
char *path;
40
41
path = g_malloc(path_len);
42
--
43
2.20.1
44
45
diff view generated by jsdifflib