1 | arm queue; dunno if this will be the last before softfreeze | 1 | Mostly this is RTH's memtag series, but there are also some cleanups |
---|---|---|---|
2 | or not, but anyway probably the last large one. New orangepi-pc | 2 | from Philippe. |
3 | board model is the big item here. | ||
4 | 3 | ||
5 | thanks | 4 | thanks |
6 | -- PMM | 5 | -- PMM |
7 | 6 | ||
8 | The following changes since commit 67d9ef7d541c3d21a25796c51c26da096a433565: | 7 | The following changes since commit 10f7ffabf9c507fc02382b89912003b1c43c3231: |
9 | 8 | ||
10 | Merge remote-tracking branch 'remotes/pmaydell/tags/pull-docs-20200312' into staging (2020-03-12 15:20:52 +0000) | 9 | Merge remote-tracking branch 'remotes/mcayland/tags/qemu-macppc-20200626' into staging (2020-06-26 12:14:18 +0100) |
11 | 10 | ||
12 | are available in the Git repository at: | 11 | are available in the Git repository at: |
13 | 12 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200312 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200626 |
15 | 14 | ||
16 | for you to fetch changes up to aca53be34ac3e7cac5f39396a51a338860a5a837: | 15 | for you to fetch changes up to c7459633baa71d1781fde4a245d6ec9ce2f008cf: |
17 | 16 | ||
18 | target/arm: kvm: Inject events at the last stage of sync (2020-03-12 16:31:10 +0000) | 17 | target/arm: Enable MTE (2020-06-26 14:32:24 +0100) |
19 | 18 | ||
20 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
21 | target-arm queue: | 20 | target-arm queue: |
22 | * Fix various bugs that might result in an assert() due to | 21 | * hw/arm/aspeed: improve QOM usage |
23 | incorrect hflags for M-profile CPUs | 22 | * hw/misc/pca9552: trace GPIO change events |
24 | * Fix Aspeed SMC Controller user-mode select handling | 23 | * target/arm: Implement ARMv8.5-MemTag for system emulation |
25 | * Report correct (with-tag) address in fault address register | ||
26 | when TBI is enabled | ||
27 | * cubieboard: make sure SOC object isn't leaked | ||
28 | * fsl-imx25: Wire up eSDHC controllers | ||
29 | * fsl-imx25: Wire up USB controllers | ||
30 | * New board model: orangepi-pc (OrangePi PC) | ||
31 | * ARM/KVM: if user doesn't select GIC version and the | ||
32 | host kernel can only provide GICv3, use that, rather | ||
33 | than defaulting to "fail because GICv2 isn't possible" | ||
34 | * kvm: Only do KVM_SET_VCPU_EVENTS at the last stage of sync | ||
35 | 24 | ||
36 | ---------------------------------------------------------------- | 25 | ---------------------------------------------------------------- |
37 | Beata Michalska (1): | 26 | Philippe Mathieu-Daudé (12): |
38 | target/arm: kvm: Inject events at the last stage of sync | 27 | hw/arm/aspeed: Remove extraneous MemoryRegion object owner |
28 | hw/arm/aspeed: Rename AspeedBoardState as AspeedMachineState | ||
29 | hw/arm/aspeed: QOM'ify AspeedMachineState | ||
30 | hw/i2c/core: Add i2c_try_create_slave() and i2c_realize_and_unref() | ||
31 | hw/misc/pca9552: Rename 'nr_leds' as 'pin_count' | ||
32 | hw/misc/pca9552: Rename generic code as pca955x | ||
33 | hw/misc/pca9552: Add generic PCA955xClass, parent of TYPE_PCA9552 | ||
34 | hw/misc/pca9552: Add a 'description' property for debugging purpose | ||
35 | hw/misc/pca9552: Trace GPIO High/Low events | ||
36 | hw/arm/aspeed: Describe each PCA9552 device | ||
37 | hw/misc/pca9552: Trace GPIO change events | ||
38 | hw/misc/pca9552: Model qdev output GPIOs | ||
39 | 39 | ||
40 | Cédric Le Goater (2): | 40 | Richard Henderson (45): |
41 | aspeed/smc: Add some tracing | 41 | target/arm: Add isar tests for mte |
42 | aspeed/smc: Fix User mode select/unselect scheme | 42 | target/arm: Improve masking of SCR RES0 bits |
43 | target/arm: Add support for MTE to SCTLR_ELx | ||
44 | target/arm: Add support for MTE to HCR_EL2 and SCR_EL3 | ||
45 | target/arm: Rename DISAS_UPDATE to DISAS_UPDATE_EXIT | ||
46 | target/arm: Add DISAS_UPDATE_NOCHAIN | ||
47 | target/arm: Add MTE system registers | ||
48 | target/arm: Add MTE bits to tb_flags | ||
49 | target/arm: Implement the IRG instruction | ||
50 | target/arm: Revise decoding for disas_add_sub_imm | ||
51 | target/arm: Implement the ADDG, SUBG instructions | ||
52 | target/arm: Implement the GMI instruction | ||
53 | target/arm: Implement the SUBP instruction | ||
54 | target/arm: Define arm_cpu_do_unaligned_access for user-only | ||
55 | target/arm: Implement LDG, STG, ST2G instructions | ||
56 | target/arm: Implement the STGP instruction | ||
57 | target/arm: Restrict the values of DCZID.BS under TCG | ||
58 | target/arm: Simplify DC_ZVA | ||
59 | target/arm: Implement the LDGM, STGM, STZGM instructions | ||
60 | target/arm: Implement the access tag cache flushes | ||
61 | target/arm: Move regime_el to internals.h | ||
62 | target/arm: Move regime_tcr to internals.h | ||
63 | target/arm: Add gen_mte_check1 | ||
64 | target/arm: Add gen_mte_checkN | ||
65 | target/arm: Implement helper_mte_check1 | ||
66 | target/arm: Implement helper_mte_checkN | ||
67 | target/arm: Add helper_mte_check_zva | ||
68 | target/arm: Use mte_checkN for sve unpredicated loads | ||
69 | target/arm: Use mte_checkN for sve unpredicated stores | ||
70 | target/arm: Use mte_check1 for sve LD1R | ||
71 | target/arm: Tidy trans_LD1R_zpri | ||
72 | target/arm: Add arm_tlb_bti_gp | ||
73 | target/arm: Add mte helpers for sve scalar + int loads | ||
74 | target/arm: Add mte helpers for sve scalar + int stores | ||
75 | target/arm: Add mte helpers for sve scalar + int ff/nf loads | ||
76 | target/arm: Handle TBI for sve scalar + int memory ops | ||
77 | target/arm: Add mte helpers for sve scatter/gather memory ops | ||
78 | target/arm: Complete TBI clearing for user-only for SVE | ||
79 | target/arm: Implement data cache set allocation tags | ||
80 | target/arm: Set PSTATE.TCO on exception entry | ||
81 | target/arm: Always pass cacheattr to get_phys_addr | ||
82 | target/arm: Cache the Tagged bit for a page in MemTxAttrs | ||
83 | target/arm: Create tagged ram when MTE is enabled | ||
84 | target/arm: Add allocation tag storage for system mode | ||
85 | target/arm: Enable MTE | ||
43 | 86 | ||
44 | Eric Auger (6): | 87 | include/hw/arm/aspeed.h | 12 +- |
45 | hw/arm/virt: Document 'max' value in gic-version property description | 88 | include/hw/i2c/i2c.h | 2 + |
46 | hw/arm/virt: Introduce VirtGICType enum type | 89 | include/hw/misc/pca9552.h | 16 +- |
47 | hw/arm/virt: Introduce finalize_gic_version() | 90 | target/arm/cpu.h | 50 +- |
48 | target/arm/kvm: Let kvm_arm_vgic_probe() return a bitmap | 91 | target/arm/helper-a64.h | 16 + |
49 | hw/arm/virt: kvm: Restructure finalize_gic_version() | 92 | target/arm/helper-sve.h | 488 ++++++++++++++ |
50 | hw/arm/virt: kvm: allow gicv3 by default if v2 cannot work | 93 | target/arm/helper.h | 2 + |
94 | target/arm/internals.h | 153 ++++- | ||
95 | target/arm/translate-a64.h | 5 + | ||
96 | target/arm/translate.h | 23 +- | ||
97 | hw/arm/aspeed.c | 46 +- | ||
98 | hw/arm/virt.c | 55 +- | ||
99 | hw/i2c/core.c | 18 +- | ||
100 | hw/misc/pca9552.c | 216 +++++-- | ||
101 | target/arm/cpu.c | 81 ++- | ||
102 | target/arm/cpu64.c | 5 + | ||
103 | target/arm/helper-a64.c | 94 +-- | ||
104 | target/arm/helper.c | 423 ++++++++++--- | ||
105 | target/arm/m_helper.c | 11 +- | ||
106 | target/arm/mte_helper.c | 906 ++++++++++++++++++++++++++ | ||
107 | target/arm/op_helper.c | 16 + | ||
108 | target/arm/sve_helper.c | 616 ++++++++++++++---- | ||
109 | target/arm/tlb_helper.c | 13 +- | ||
110 | target/arm/translate-a64.c | 657 ++++++++++++++++--- | ||
111 | target/arm/translate-sve.c | 1366 ++++++++++++++++++++++++++-------------- | ||
112 | target/arm/translate-vfp.inc.c | 4 +- | ||
113 | target/arm/translate.c | 16 +- | ||
114 | hw/misc/trace-events | 4 + | ||
115 | target/arm/Makefile.objs | 1 + | ||
116 | 29 files changed, 4391 insertions(+), 924 deletions(-) | ||
117 | create mode 100644 target/arm/mte_helper.c | ||
51 | 118 | ||
52 | Guenter Roeck (2): | ||
53 | hw/arm/fsl-imx25: Wire up eSDHC controllers | ||
54 | hw/arm/fsl-imx25: Wire up USB controllers | ||
55 | |||
56 | Igor Mammedov (1): | ||
57 | hw/arm/cubieboard: make sure SOC object isn't leaked | ||
58 | |||
59 | Niek Linnenbank (13): | ||
60 | hw/arm: add Allwinner H3 System-on-Chip | ||
61 | hw/arm: add Xunlong Orange Pi PC machine | ||
62 | hw/arm/allwinner-h3: add Clock Control Unit | ||
63 | hw/arm/allwinner-h3: add USB host controller | ||
64 | hw/arm/allwinner-h3: add System Control module | ||
65 | hw/arm/allwinner: add CPU Configuration module | ||
66 | hw/arm/allwinner: add Security Identifier device | ||
67 | hw/arm/allwinner: add SD/MMC host controller | ||
68 | hw/arm/allwinner-h3: add EMAC ethernet device | ||
69 | hw/arm/allwinner-h3: add Boot ROM support | ||
70 | hw/arm/allwinner-h3: add SDRAM controller device | ||
71 | hw/arm/allwinner: add RTC device support | ||
72 | docs: add Orange Pi PC document | ||
73 | |||
74 | Peter Maydell (4): | ||
75 | hw/intc/armv7m_nvic: Rebuild hflags on reset | ||
76 | target/arm: Update hflags in trans_CPS_v7m() | ||
77 | target/arm: Recalculate hflags correctly after writes to CONTROL | ||
78 | target/arm: Fix some comment typos | ||
79 | |||
80 | Philippe Mathieu-Daudé (5): | ||
81 | tests/boot_linux_console: Add a quick test for the OrangePi PC board | ||
82 | tests/boot_linux_console: Add initrd test for the Orange Pi PC board | ||
83 | tests/boot_linux_console: Add a SD card test for the OrangePi PC board | ||
84 | tests/boot_linux_console: Add a SLOW test booting Ubuntu on OrangePi PC | ||
85 | tests/boot_linux_console: Test booting NetBSD via U-Boot on OrangePi PC | ||
86 | |||
87 | Richard Henderson (2): | ||
88 | target/arm: Check addresses for disabled regimes | ||
89 | target/arm: Disable clean_data_tbi for system mode | ||
90 | |||
91 | Makefile.objs | 1 + | ||
92 | hw/arm/Makefile.objs | 1 + | ||
93 | hw/misc/Makefile.objs | 5 + | ||
94 | hw/net/Makefile.objs | 1 + | ||
95 | hw/rtc/Makefile.objs | 1 + | ||
96 | hw/sd/Makefile.objs | 1 + | ||
97 | hw/usb/hcd-ehci.h | 1 + | ||
98 | include/hw/arm/allwinner-a10.h | 4 + | ||
99 | include/hw/arm/allwinner-h3.h | 161 ++++++ | ||
100 | include/hw/arm/fsl-imx25.h | 18 + | ||
101 | include/hw/arm/virt.h | 12 +- | ||
102 | include/hw/misc/allwinner-cpucfg.h | 52 ++ | ||
103 | include/hw/misc/allwinner-h3-ccu.h | 66 +++ | ||
104 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++ | ||
105 | include/hw/misc/allwinner-h3-sysctrl.h | 67 +++ | ||
106 | include/hw/misc/allwinner-sid.h | 60 +++ | ||
107 | include/hw/net/allwinner-sun8i-emac.h | 99 ++++ | ||
108 | include/hw/rtc/allwinner-rtc.h | 134 +++++ | ||
109 | include/hw/sd/allwinner-sdhost.h | 135 +++++ | ||
110 | target/arm/helper.h | 1 + | ||
111 | target/arm/kvm_arm.h | 3 + | ||
112 | hw/arm/allwinner-a10.c | 19 + | ||
113 | hw/arm/allwinner-h3.c | 465 ++++++++++++++++++ | ||
114 | hw/arm/cubieboard.c | 18 + | ||
115 | hw/arm/fsl-imx25.c | 56 +++ | ||
116 | hw/arm/imx25_pdk.c | 16 + | ||
117 | hw/arm/orangepi.c | 130 +++++ | ||
118 | hw/arm/virt.c | 145 ++++-- | ||
119 | hw/intc/armv7m_nvic.c | 6 + | ||
120 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++ | ||
121 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++ | ||
122 | hw/misc/allwinner-h3-dramc.c | 358 ++++++++++++++ | ||
123 | hw/misc/allwinner-h3-sysctrl.c | 140 ++++++ | ||
124 | hw/misc/allwinner-sid.c | 168 +++++++ | ||
125 | hw/net/allwinner-sun8i-emac.c | 871 +++++++++++++++++++++++++++++++++ | ||
126 | hw/rtc/allwinner-rtc.c | 411 ++++++++++++++++ | ||
127 | hw/sd/allwinner-sdhost.c | 854 ++++++++++++++++++++++++++++++++ | ||
128 | hw/ssi/aspeed_smc.c | 56 ++- | ||
129 | hw/usb/hcd-ehci-sysbus.c | 17 + | ||
130 | target/arm/helper.c | 49 +- | ||
131 | target/arm/kvm.c | 14 +- | ||
132 | target/arm/kvm32.c | 15 +- | ||
133 | target/arm/kvm64.c | 15 +- | ||
134 | target/arm/translate-a64.c | 11 + | ||
135 | target/arm/translate.c | 14 +- | ||
136 | MAINTAINERS | 9 + | ||
137 | default-configs/arm-softmmu.mak | 1 + | ||
138 | docs/system/arm/orangepi.rst | 253 ++++++++++ | ||
139 | docs/system/target-arm.rst | 2 + | ||
140 | hw/arm/Kconfig | 12 + | ||
141 | hw/misc/trace-events | 19 + | ||
142 | hw/net/Kconfig | 3 + | ||
143 | hw/net/trace-events | 10 + | ||
144 | hw/rtc/trace-events | 4 + | ||
145 | hw/sd/trace-events | 7 + | ||
146 | hw/ssi/trace-events | 10 + | ||
147 | tests/acceptance/boot_linux_console.py | 230 +++++++++ | ||
148 | 57 files changed, 5787 insertions(+), 74 deletions(-) | ||
149 | create mode 100644 include/hw/arm/allwinner-h3.h | ||
150 | create mode 100644 include/hw/misc/allwinner-cpucfg.h | ||
151 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | ||
152 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
153 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h | ||
154 | create mode 100644 include/hw/misc/allwinner-sid.h | ||
155 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
156 | create mode 100644 include/hw/rtc/allwinner-rtc.h | ||
157 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
158 | create mode 100644 hw/arm/allwinner-h3.c | ||
159 | create mode 100644 hw/arm/orangepi.c | ||
160 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
161 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
162 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
163 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
164 | create mode 100644 hw/misc/allwinner-sid.c | ||
165 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
166 | create mode 100644 hw/rtc/allwinner-rtc.c | ||
167 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
168 | create mode 100644 docs/system/arm/orangepi.rst | ||
169 | create mode 100644 hw/ssi/trace-events | ||
170 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | I'm confused by this code, 'bmc' is created as: | ||
4 | |||
5 | bmc = g_new0(AspeedBoardState, 1); | ||
6 | |||
7 | Then we use it as QOM owner for different MemoryRegion objects. | ||
8 | But looking at memory_region_init_ram (similarly for ROM): | ||
9 | |||
10 | void memory_region_init_ram(MemoryRegion *mr, | ||
11 | struct Object *owner, | ||
12 | const char *name, | ||
13 | uint64_t size, | ||
14 | Error **errp) | ||
15 | { | ||
16 | DeviceState *owner_dev; | ||
17 | Error *err = NULL; | ||
18 | |||
19 | memory_region_init_ram_nomigrate(mr, owner, name, size, &err); | ||
20 | if (err) { | ||
21 | error_propagate(errp, err); | ||
22 | return; | ||
23 | } | ||
24 | /* This will assert if owner is neither NULL nor a DeviceState. | ||
25 | * We only want the owner here for the purposes of defining a | ||
26 | * unique name for migration. TODO: Ideally we should implement | ||
27 | * a naming scheme for Objects which are not DeviceStates, in | ||
28 | * which case we can relax this restriction. | ||
29 | */ | ||
30 | owner_dev = DEVICE(owner); | ||
31 | vmstate_register_ram(mr, owner_dev); | ||
32 | } | ||
33 | |||
34 | The expected assertion is not triggered ('bmc' is not NULL neither | ||
35 | a DeviceState). | ||
36 | |||
37 | 'bmc' structure is defined as: | ||
38 | |||
39 | struct AspeedBoardState { | ||
40 | AspeedSoCState soc; | ||
41 | MemoryRegion ram_container; | ||
42 | MemoryRegion max_ram; | ||
43 | }; | ||
44 | |||
45 | What happens is when using 'OBJECT(bmc)', the QOM macros cast the | ||
46 | memory pointed by bmc, which first member is 'soc', which is | ||
47 | initialized ...: | ||
48 | |||
49 | object_initialize_child(OBJECT(machine), "soc", | ||
50 | &bmc->soc, amc->soc_name); | ||
51 | |||
52 | The 'soc' object is indeed a DeviceState, so the assertion passes. | ||
53 | |||
54 | Since this is fragile and only happens to work by luck, remove the | ||
55 | dangerous OBJECT(bmc) owner argument. | ||
56 | |||
57 | Note, this probably breaks migration for this machine. | ||
58 | |||
59 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
60 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
61 | Message-id: 20200623072132.2868-2-f4bug@amsat.org | ||
62 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
63 | --- | ||
64 | hw/arm/aspeed.c | 6 +++--- | ||
65 | 1 file changed, 3 insertions(+), 3 deletions(-) | ||
66 | |||
67 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
68 | index XXXXXXX..XXXXXXX 100644 | ||
69 | --- a/hw/arm/aspeed.c | ||
70 | +++ b/hw/arm/aspeed.c | ||
71 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
72 | * needed by the flash modules of the Aspeed machines. | ||
73 | */ | ||
74 | if (ASPEED_MACHINE(machine)->mmio_exec) { | ||
75 | - memory_region_init_alias(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | ||
76 | + memory_region_init_alias(boot_rom, NULL, "aspeed.boot_rom", | ||
77 | &fl->mmio, 0, fl->size); | ||
78 | memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | ||
79 | boot_rom); | ||
80 | } else { | ||
81 | - memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | ||
82 | + memory_region_init_rom(boot_rom, NULL, "aspeed.boot_rom", | ||
83 | fl->size, &error_abort); | ||
84 | memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR, | ||
85 | boot_rom); | ||
86 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
87 | if (machine->kernel_filename && sc->num_cpus > 1) { | ||
88 | /* With no u-boot we must set up a boot stub for the secondary CPU */ | ||
89 | MemoryRegion *smpboot = g_new(MemoryRegion, 1); | ||
90 | - memory_region_init_ram(smpboot, OBJECT(bmc), "aspeed.smpboot", | ||
91 | + memory_region_init_ram(smpboot, NULL, "aspeed.smpboot", | ||
92 | 0x80, &error_abort); | ||
93 | memory_region_add_subregion(get_system_memory(), | ||
94 | AST_SMP_MAILBOX_BASE, smpboot); | ||
95 | -- | ||
96 | 2.20.1 | ||
97 | |||
98 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The Aspeed SMC Controller can operate in different modes : Read, Fast | 3 | To have a more consistent naming, rename AspeedBoardState |
4 | Read, Write and User modes. When the User mode is configured, it | 4 | as AspeedMachineState. |
5 | selects automatically the SPI slave device until the CE_STOP_ACTIVE | ||
6 | bit is set to 1. When any other modes are configured the device is | ||
7 | unselected. The HW logic handles the chip select automatically when | ||
8 | the flash is accessed through its AHB window. | ||
9 | 5 | ||
10 | When configuring the CEx Control Register, the User mode logic to | 6 | Suggested-by: Cédric Le Goater <clg@kaod.org> |
11 | select and unselect the slave is incorrect and data corruption can be | 7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
12 | seen on machines using two chips, witherspoon and romulus. | 8 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
13 | 9 | Message-id: 20200623072132.2868-3-f4bug@amsat.org | |
14 | Rework the handler setting the CEx Control Register to fix this issue. | ||
15 | |||
16 | Fixes: 7c1c69bca43c ("ast2400: add SMC controllers (FMC and SPI)") | ||
17 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
18 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
19 | Message-id: 20200206112645.21275-3-clg@kaod.org | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | --- | 11 | --- |
22 | hw/ssi/aspeed_smc.c | 39 +++++++++++++++++++++++---------------- | 12 | include/hw/arm/aspeed.h | 4 ++-- |
23 | hw/ssi/trace-events | 1 + | 13 | hw/arm/aspeed.c | 20 ++++++++++---------- |
24 | 2 files changed, 24 insertions(+), 16 deletions(-) | 14 | 2 files changed, 12 insertions(+), 12 deletions(-) |
25 | 15 | ||
26 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | 16 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h |
27 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/ssi/aspeed_smc.c | 18 | --- a/include/hw/arm/aspeed.h |
29 | +++ b/hw/ssi/aspeed_smc.c | 19 | +++ b/include/hw/arm/aspeed.h |
30 | @@ -XXX,XX +XXX,XX @@ static inline int aspeed_smc_flash_is_4byte(const AspeedSMCFlash *fl) | 20 | @@ -XXX,XX +XXX,XX @@ |
31 | } | 21 | |
22 | #include "hw/boards.h" | ||
23 | |||
24 | -typedef struct AspeedBoardState AspeedBoardState; | ||
25 | +typedef struct AspeedMachineState AspeedMachineState; | ||
26 | |||
27 | #define TYPE_ASPEED_MACHINE MACHINE_TYPE_NAME("aspeed") | ||
28 | #define ASPEED_MACHINE(obj) \ | ||
29 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedMachineClass { | ||
30 | const char *spi_model; | ||
31 | uint32_t num_cs; | ||
32 | uint32_t macs_mask; | ||
33 | - void (*i2c_init)(AspeedBoardState *bmc); | ||
34 | + void (*i2c_init)(AspeedMachineState *bmc); | ||
35 | } AspeedMachineClass; | ||
36 | |||
37 | |||
38 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/hw/arm/aspeed.c | ||
41 | +++ b/hw/arm/aspeed.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info aspeed_board_binfo = { | ||
43 | .board_id = -1, /* device-tree-only board */ | ||
44 | }; | ||
45 | |||
46 | -struct AspeedBoardState { | ||
47 | +struct AspeedMachineState { | ||
48 | AspeedSoCState soc; | ||
49 | MemoryRegion ram_container; | ||
50 | MemoryRegion max_ram; | ||
51 | @@ -XXX,XX +XXX,XX @@ static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo) | ||
52 | |||
53 | static void aspeed_machine_init(MachineState *machine) | ||
54 | { | ||
55 | - AspeedBoardState *bmc; | ||
56 | + AspeedMachineState *bmc; | ||
57 | AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(machine); | ||
58 | AspeedSoCClass *sc; | ||
59 | DriveInfo *drive0 = drive_get(IF_MTD, 0, 0); | ||
60 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
61 | int i; | ||
62 | NICInfo *nd = &nd_table[0]; | ||
63 | |||
64 | - bmc = g_new0(AspeedBoardState, 1); | ||
65 | + bmc = g_new0(AspeedMachineState, 1); | ||
66 | |||
67 | memory_region_init(&bmc->ram_container, NULL, "aspeed-ram-container", | ||
68 | 4 * GiB); | ||
69 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) | ||
70 | arm_load_kernel(ARM_CPU(first_cpu), machine, &aspeed_board_binfo); | ||
32 | } | 71 | } |
33 | 72 | ||
34 | -static inline bool aspeed_smc_is_ce_stop_active(const AspeedSMCFlash *fl) | 73 | -static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) |
35 | +static void aspeed_smc_flash_do_select(AspeedSMCFlash *fl, bool unselect) | 74 | +static void palmetto_bmc_i2c_init(AspeedMachineState *bmc) |
36 | { | 75 | { |
37 | - const AspeedSMCState *s = fl->controller; | 76 | AspeedSoCState *soc = &bmc->soc; |
38 | + AspeedSMCState *s = fl->controller; | 77 | DeviceState *dev; |
39 | 78 | @@ -XXX,XX +XXX,XX @@ static void palmetto_bmc_i2c_init(AspeedBoardState *bmc) | |
40 | - return s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE; | 79 | object_property_set_int(OBJECT(dev), 110000, "temperature3", &error_abort); |
41 | + trace_aspeed_smc_flash_select(fl->id, unselect ? "un" : ""); | ||
42 | + | ||
43 | + qemu_set_irq(s->cs_lines[fl->id], unselect); | ||
44 | } | 80 | } |
45 | 81 | ||
46 | static void aspeed_smc_flash_select(AspeedSMCFlash *fl) | 82 | -static void ast2500_evb_i2c_init(AspeedBoardState *bmc) |
83 | +static void ast2500_evb_i2c_init(AspeedMachineState *bmc) | ||
47 | { | 84 | { |
48 | - AspeedSMCState *s = fl->controller; | 85 | AspeedSoCState *soc = &bmc->soc; |
49 | - | 86 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); |
50 | - s->regs[s->r_ctrl0 + fl->id] &= ~CTRL_CE_STOP_ACTIVE; | 87 | @@ -XXX,XX +XXX,XX @@ static void ast2500_evb_i2c_init(AspeedBoardState *bmc) |
51 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); | 88 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); |
52 | + aspeed_smc_flash_do_select(fl, false); | ||
53 | } | 89 | } |
54 | 90 | ||
55 | static void aspeed_smc_flash_unselect(AspeedSMCFlash *fl) | 91 | -static void ast2600_evb_i2c_init(AspeedBoardState *bmc) |
92 | +static void ast2600_evb_i2c_init(AspeedMachineState *bmc) | ||
56 | { | 93 | { |
57 | - AspeedSMCState *s = fl->controller; | 94 | /* Start with some devices on our I2C busses */ |
58 | - | 95 | ast2500_evb_i2c_init(bmc); |
59 | - s->regs[s->r_ctrl0 + fl->id] |= CTRL_CE_STOP_ACTIVE; | ||
60 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); | ||
61 | + aspeed_smc_flash_do_select(fl, true); | ||
62 | } | 96 | } |
63 | 97 | ||
64 | static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl, | 98 | -static void romulus_bmc_i2c_init(AspeedBoardState *bmc) |
65 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_smc_flash_ops = { | 99 | +static void romulus_bmc_i2c_init(AspeedMachineState *bmc) |
66 | }, | ||
67 | }; | ||
68 | |||
69 | -static void aspeed_smc_flash_update_cs(AspeedSMCFlash *fl) | ||
70 | +static void aspeed_smc_flash_update_ctrl(AspeedSMCFlash *fl, uint32_t value) | ||
71 | { | 100 | { |
72 | AspeedSMCState *s = fl->controller; | 101 | AspeedSoCState *soc = &bmc->soc; |
73 | + bool unselect; | 102 | |
74 | 103 | @@ -XXX,XX +XXX,XX @@ static void romulus_bmc_i2c_init(AspeedBoardState *bmc) | |
75 | - s->snoop_index = aspeed_smc_is_ce_stop_active(fl) ? SNOOP_OFF : SNOOP_START; | 104 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32); |
76 | + /* User mode selects the CS, other modes unselect */ | ||
77 | + unselect = (value & CTRL_CMD_MODE_MASK) != CTRL_USERMODE; | ||
78 | |||
79 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); | ||
80 | + /* A change of CTRL_CE_STOP_ACTIVE from 0 to 1, unselects the CS */ | ||
81 | + if (!(s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE) && | ||
82 | + value & CTRL_CE_STOP_ACTIVE) { | ||
83 | + unselect = true; | ||
84 | + } | ||
85 | + | ||
86 | + s->regs[s->r_ctrl0 + fl->id] = value; | ||
87 | + | ||
88 | + s->snoop_index = unselect ? SNOOP_OFF : SNOOP_START; | ||
89 | + | ||
90 | + aspeed_smc_flash_do_select(fl, unselect); | ||
91 | } | 105 | } |
92 | 106 | ||
93 | static void aspeed_smc_reset(DeviceState *d) | 107 | -static void swift_bmc_i2c_init(AspeedBoardState *bmc) |
94 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, | 108 | +static void swift_bmc_i2c_init(AspeedMachineState *bmc) |
95 | s->regs[addr] = value; | 109 | { |
96 | } else if (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->num_cs) { | 110 | AspeedSoCState *soc = &bmc->soc; |
97 | int cs = addr - s->r_ctrl0; | 111 | |
98 | - s->regs[addr] = value; | 112 | @@ -XXX,XX +XXX,XX @@ static void swift_bmc_i2c_init(AspeedBoardState *bmc) |
99 | - aspeed_smc_flash_update_cs(&s->flashes[cs]); | 113 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 12), "tmp105", 0x4a); |
100 | + aspeed_smc_flash_update_ctrl(&s->flashes[cs], value); | 114 | } |
101 | } else if (addr >= R_SEG_ADDR0 && | 115 | |
102 | addr < R_SEG_ADDR0 + s->ctrl->max_slaves) { | 116 | -static void sonorapass_bmc_i2c_init(AspeedBoardState *bmc) |
103 | int cs = addr - R_SEG_ADDR0; | 117 | +static void sonorapass_bmc_i2c_init(AspeedMachineState *bmc) |
104 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events | 118 | { |
105 | index XXXXXXX..XXXXXXX 100644 | 119 | AspeedSoCState *soc = &bmc->soc; |
106 | --- a/hw/ssi/trace-events | 120 | |
107 | +++ b/hw/ssi/trace-events | 121 | @@ -XXX,XX +XXX,XX @@ static void sonorapass_bmc_i2c_init(AspeedBoardState *bmc) |
108 | @@ -XXX,XX +XXX,XX @@ aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int | 122 | |
109 | aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | 123 | } |
110 | aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" | 124 | |
111 | aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | 125 | -static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) |
112 | +aspeed_smc_flash_select(int cs, const char *prefix) "CS%d %sselect" | 126 | +static void witherspoon_bmc_i2c_init(AspeedMachineState *bmc) |
127 | { | ||
128 | AspeedSoCState *soc = &bmc->soc; | ||
129 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | ||
113 | -- | 130 | -- |
114 | 2.20.1 | 131 | 2.20.1 |
115 | 132 | ||
116 | 133 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | This test boots U-Boot then NetBSD (stored on a SD card) on | 3 | AspeedMachineState seems crippled. We use incorrectly 2 |
4 | a OrangePi PC board. | 4 | different structures to do the same thing. Merge them |
5 | 5 | altogether: | |
6 | As it requires ~1.3GB of storage, it is disabled by default. | 6 | - Move AspeedMachine fields to AspeedMachineState |
7 | 7 | - AspeedMachineState is now QOM | |
8 | U-Boot is built by the Debian project [1], and the SD card image | 8 | - Remove unused AspeedMachine structure |
9 | is provided by the NetBSD organization [2]. | ||
10 | |||
11 | Once the compressed SD card image is downloaded (304MB) and | ||
12 | extracted, this test is fast: | ||
13 | |||
14 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
15 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
16 | tests/acceptance/boot_linux_console.py | ||
17 | console: U-Boot SPL 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) | ||
18 | console: DRAM: 1024 MiB | ||
19 | console: U-Boot 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) Allwinner Technology | ||
20 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
21 | console: scanning bus usb@1c1b000 for devices... 1 USB Device(s) found | ||
22 | console: scanning bus usb@1c1d000 for devices... 1 USB Device(s) found | ||
23 | console: scanning usb for storage devices... 0 Storage Device(s) found | ||
24 | console: Hit any key to stop autoboot: 0 | ||
25 | console: => setenv bootargs root=ld0a | ||
26 | console: => setenv kernel netbsd-GENERIC.ub | ||
27 | console: => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
28 | console: => boot | ||
29 | console: ## Booting kernel from Legacy Image at 42000000 ... | ||
30 | console: Image Name: NetBSD/earmv7hf 9.0_RC1 | ||
31 | console: Image Type: ARM Linux Kernel Image (no loading done) (uncompressed) | ||
32 | console: XIP Kernel Image (no loading done) | ||
33 | console: Loading Device Tree to 49ff6000, end 49fffe01 ... OK | ||
34 | console: Starting kernel ... | ||
35 | console: [ 1.0000000] NetBSD/evbarm (fdt) booting ... | ||
36 | console: [ 1.0000000] NetBSD 9.0 (GENERIC) #0: Fri Feb 14 00:06:28 UTC 2020 | ||
37 | console: [ 1.0000000] mkrepro@mkrepro.NetBSD.org:/usr/src/sys/arch/evbarm/compile/GENERIC | ||
38 | console: [ 1.0000000] total memory = 1024 MB | ||
39 | console: [ 1.0000000] avail memory = 1003 MB | ||
40 | console: [ 1.0000000] armfdt0 (root) | ||
41 | console: [ 1.0000000] simplebus0 at armfdt0: Xunlong Orange Pi PC | ||
42 | console: [ 1.0000000] cpu0 at cpus0: Cortex-A7 r0p5 (Cortex V7A core) | ||
43 | console: [ 1.0000000] cpu0: DC enabled IC enabled WB enabled LABT branch prediction enabled | ||
44 | console: [ 1.0000000] cpu0: 32KB/64B 2-way L1 VIPT Instruction cache | ||
45 | console: [ 1.0000000] cpu0: 32KB/64B 2-way write-back-locking-C L1 PIPT Data cache | ||
46 | console: [ 1.0000000] cpu0: 2304KB/64B 16-way write-through L2 PIPT Unified cache | ||
47 | console: [ 1.0000000] vfp0 at cpu0: NEON MPE (VFP 3.0+), rounding, NaN propagation, denormals | ||
48 | ... | ||
49 | console: [ 2.3812082] sdmmc0: SD card status: 4-bit, C0 | ||
50 | console: [ 2.3812082] ld0 at sdmmc0: <0xaa:0x5859:QEMU!:0x01:0xdeadbeef:0x062> | ||
51 | console: [ 2.4012856] ld0: 1226 MB, 622 cyl, 64 head, 63 sec, 512 bytes/sect x 2511872 sectors | ||
52 | console: [ 2.5321222] ld0: 4-bit width, High-Speed/SDR25, 50.000 MHz | ||
53 | console: [ 3.1068718] WARNING: 4 errors while detecting hardware; check system log. | ||
54 | console: [ 3.1179868] boot device: ld0 | ||
55 | console: [ 3.1470623] root on ld0a dumps on ld0b | ||
56 | console: [ 3.2464436] root file system type: ffs | ||
57 | console: [ 3.2897123] kern.module.path=/stand/evbarm/9.0/modules | ||
58 | console: Mon Feb 17 20:33:35 UTC 2020 | ||
59 | console: Starting root file system check: | ||
60 | PASS (35.96 s) | ||
61 | RESULTS : PASS 1 | ERROR 0 | FAIL 0 | SKIP 0 | WARN 0 | INTERRUPT 0 | CANCEL 0 | ||
62 | JOB TIME : 36.09 s | ||
63 | |||
64 | Note, this test only took ~65 seconds to run on Travis-CI, see: [3]. | ||
65 | |||
66 | This test is based on a description from Niek Linnenbank from [4]. | ||
67 | |||
68 | [1] https://wiki.debian.org/InstallingDebianOn/Allwinner#Creating_a_bootable_SD_Card_with_u-boot | ||
69 | [2] https://wiki.netbsd.org/ports/evbarm/allwinner/ | ||
70 | [3] https://travis-ci.org/philmd/qemu/jobs/638823612#L3778 | ||
71 | [4] https://www.mail-archive.com/qemu-devel@nongnu.org/msg669347.html | ||
72 | 9 | ||
73 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
74 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 11 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
75 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 12 | Message-id: 20200623072132.2868-4-f4bug@amsat.org |
76 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
77 | Message-id: 20200311221854.30370-18-nieklinnenbank@gmail.com | ||
78 | [NL: changed test to use NetBSD 9.0 final release and -global allwinner-rtc.base-year] | ||
79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
80 | --- | 14 | --- |
81 | tests/acceptance/boot_linux_console.py | 70 ++++++++++++++++++++++++++ | 15 | include/hw/arm/aspeed.h | 8 +------- |
82 | 1 file changed, 70 insertions(+) | 16 | hw/arm/aspeed.c | 11 +++++++---- |
17 | 2 files changed, 8 insertions(+), 11 deletions(-) | ||
83 | 18 | ||
84 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 19 | diff --git a/include/hw/arm/aspeed.h b/include/hw/arm/aspeed.h |
85 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/tests/acceptance/boot_linux_console.py | 21 | --- a/include/hw/arm/aspeed.h |
87 | +++ b/tests/acceptance/boot_linux_console.py | 22 | +++ b/include/hw/arm/aspeed.h |
88 | @@ -XXX,XX +XXX,XX @@ import shutil | 23 | @@ -XXX,XX +XXX,XX @@ typedef struct AspeedMachineState AspeedMachineState; |
89 | from avocado import skipUnless | 24 | |
90 | from avocado_qemu import Test | 25 | #define TYPE_ASPEED_MACHINE MACHINE_TYPE_NAME("aspeed") |
91 | from avocado_qemu import exec_command_and_wait_for_pattern | 26 | #define ASPEED_MACHINE(obj) \ |
92 | +from avocado_qemu import interrupt_interactive_console_until_pattern | 27 | - OBJECT_CHECK(AspeedMachine, (obj), TYPE_ASPEED_MACHINE) |
93 | from avocado_qemu import wait_for_console_pattern | 28 | - |
94 | from avocado.utils import process | 29 | -typedef struct AspeedMachine { |
95 | from avocado.utils import archive | 30 | - MachineState parent_obj; |
96 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 31 | - |
97 | 'to <orangepipc>') | 32 | - bool mmio_exec; |
98 | self.wait_for_console_pattern('Starting Load Kernel Modules...') | 33 | -} AspeedMachine; |
99 | 34 | + OBJECT_CHECK(AspeedMachineState, (obj), TYPE_ASPEED_MACHINE) | |
100 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | 35 | |
101 | + def test_arm_orangepi_uboot_netbsd9(self): | 36 | #define ASPEED_MAC0_ON (1 << 0) |
102 | + """ | 37 | #define ASPEED_MAC1_ON (1 << 1) |
103 | + :avocado: tags=arch:arm | 38 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c |
104 | + :avocado: tags=machine:orangepi-pc | 39 | index XXXXXXX..XXXXXXX 100644 |
105 | + """ | 40 | --- a/hw/arm/aspeed.c |
106 | + # This test download a 304MB compressed image and expand it to 1.3GB... | 41 | +++ b/hw/arm/aspeed.c |
107 | + deb_url = ('http://snapshot.debian.org/archive/debian/' | 42 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info aspeed_board_binfo = { |
108 | + '20200108T145233Z/pool/main/u/u-boot/' | 43 | }; |
109 | + 'u-boot-sunxi_2020.01%2Bdfsg-1_armhf.deb') | 44 | |
110 | + deb_hash = 'f67f404a80753ca3d1258f13e38f2b060e13db99' | 45 | struct AspeedMachineState { |
111 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | 46 | + /* Private */ |
112 | + # We use the common OrangePi PC 'plus' build of U-Boot for our secondary | 47 | + MachineState parent_obj; |
113 | + # program loader (SPL). We will then set the path to the more specific | 48 | + /* Public */ |
114 | + # OrangePi "PC" device tree blob with 'setenv fdtfile' in U-Boot prompt, | ||
115 | + # before to boot NetBSD. | ||
116 | + uboot_path = '/usr/lib/u-boot/orangepi_plus/u-boot-sunxi-with-spl.bin' | ||
117 | + uboot_path = self.extract_from_deb(deb_path, uboot_path) | ||
118 | + image_url = ('https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/' | ||
119 | + 'evbarm-earmv7hf/binary/gzimg/armv7.img.gz') | ||
120 | + image_hash = '2babb29d36d8360adcb39c09e31060945259917a' | ||
121 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash) | ||
122 | + image_path = os.path.join(self.workdir, 'armv7.img') | ||
123 | + image_drive_args = 'if=sd,format=raw,snapshot=on,file=' + image_path | ||
124 | + archive.gzip_uncompress(image_path_gz, image_path) | ||
125 | + | 49 | + |
126 | + # dd if=u-boot-sunxi-with-spl.bin of=armv7.img bs=1K seek=8 conv=notrunc | 50 | AspeedSoCState soc; |
127 | + with open(uboot_path, 'rb') as f_in: | 51 | MemoryRegion ram_container; |
128 | + with open(image_path, 'r+b') as f_out: | 52 | MemoryRegion max_ram; |
129 | + f_out.seek(8 * 1024) | 53 | + bool mmio_exec; |
130 | + shutil.copyfileobj(f_in, f_out) | 54 | }; |
131 | + | 55 | |
132 | + # Extend image, to avoid that NetBSD thinks the partition | 56 | /* Palmetto hardware value: 0x120CE416 */ |
133 | + # inside the image is larger than device size itself | 57 | @@ -XXX,XX +XXX,XX @@ static void sdhci_attach_drive(SDHCIState *sdhci, DriveInfo *dinfo) |
134 | + f_out.seek(0, 2) | 58 | |
135 | + f_out.seek(64 * 1024 * 1024, 1) | 59 | static void aspeed_machine_init(MachineState *machine) |
136 | + f_out.write(bytearray([0x00])) | 60 | { |
137 | + | 61 | - AspeedMachineState *bmc; |
138 | + self.vm.set_console() | 62 | + AspeedMachineState *bmc = ASPEED_MACHINE(machine); |
139 | + self.vm.add_args('-nic', 'user', | 63 | AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(machine); |
140 | + '-drive', image_drive_args, | 64 | AspeedSoCClass *sc; |
141 | + '-global', 'allwinner-rtc.base-year=2000', | 65 | DriveInfo *drive0 = drive_get(IF_MTD, 0, 0); |
142 | + '-no-reboot') | 66 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_init(MachineState *machine) |
143 | + self.vm.launch() | 67 | int i; |
144 | + wait_for_console_pattern(self, 'U-Boot 2020.01+dfsg-1') | 68 | NICInfo *nd = &nd_table[0]; |
145 | + interrupt_interactive_console_until_pattern(self, | 69 | |
146 | + 'Hit any key to stop autoboot:', | 70 | - bmc = g_new0(AspeedMachineState, 1); |
147 | + 'switch to partitions #0, OK') | 71 | - |
148 | + | 72 | memory_region_init(&bmc->ram_container, NULL, "aspeed-ram-container", |
149 | + exec_command_and_wait_for_pattern(self, '', '=>') | 73 | 4 * GiB); |
150 | + cmd = 'setenv bootargs root=ld0a' | 74 | memory_region_add_subregion(&bmc->ram_container, 0, machine->ram); |
151 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | 75 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_machine_types[] = { |
152 | + cmd = 'setenv kernel netbsd-GENERIC.ub' | 76 | }, { |
153 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | 77 | .name = TYPE_ASPEED_MACHINE, |
154 | + cmd = 'setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb' | 78 | .parent = TYPE_MACHINE, |
155 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | 79 | - .instance_size = sizeof(AspeedMachine), |
156 | + cmd = ("setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; " | 80 | + .instance_size = sizeof(AspeedMachineState), |
157 | + "fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; " | 81 | .instance_init = aspeed_machine_instance_init, |
158 | + "fdt addr ${fdt_addr_r}; " | 82 | .class_size = sizeof(AspeedMachineClass), |
159 | + "bootm ${kernel_addr_r} - ${fdt_addr_r}'") | 83 | .class_init = aspeed_machine_class_init, |
160 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
161 | + | ||
162 | + exec_command_and_wait_for_pattern(self, 'boot', | ||
163 | + 'Booting kernel from Legacy Image') | ||
164 | + wait_for_console_pattern(self, 'Starting kernel ...') | ||
165 | + wait_for_console_pattern(self, 'NetBSD 9.0 (GENERIC)') | ||
166 | + # Wait for user-space | ||
167 | + wait_for_console_pattern(self, 'Starting root file system check') | ||
168 | + | ||
169 | def test_s390x_s390_ccw_virtio(self): | ||
170 | """ | ||
171 | :avocado: tags=arch:s390x | ||
172 | -- | 84 | -- |
173 | 2.20.1 | 85 | 2.20.1 |
174 | 86 | ||
175 | 87 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
1 | 2 | ||
3 | Extract i2c_try_create_slave() and i2c_realize_and_unref() | ||
4 | from i2c_create_slave(). | ||
5 | We can now set properties on a I2CSlave before it is realized. | ||
6 | |||
7 | This is in line with the recent qdev/QOM changes merged | ||
8 | in commit 6675a653d2e. | ||
9 | |||
10 | Reviewed-by: Corey Minyard <cminyard@mvista.com> | ||
11 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
12 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
13 | Reviewed-by: Markus Armbruster <armbru@redhat.com> | ||
14 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
15 | Message-id: 20200623072723.6324-2-f4bug@amsat.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | include/hw/i2c/i2c.h | 2 ++ | ||
19 | hw/i2c/core.c | 18 ++++++++++++++++-- | ||
20 | 2 files changed, 18 insertions(+), 2 deletions(-) | ||
21 | |||
22 | diff --git a/include/hw/i2c/i2c.h b/include/hw/i2c/i2c.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/include/hw/i2c/i2c.h | ||
25 | +++ b/include/hw/i2c/i2c.h | ||
26 | @@ -XXX,XX +XXX,XX @@ int i2c_send(I2CBus *bus, uint8_t data); | ||
27 | uint8_t i2c_recv(I2CBus *bus); | ||
28 | |||
29 | DeviceState *i2c_create_slave(I2CBus *bus, const char *name, uint8_t addr); | ||
30 | +DeviceState *i2c_try_create_slave(const char *name, uint8_t addr); | ||
31 | +bool i2c_realize_and_unref(DeviceState *dev, I2CBus *bus, Error **errp); | ||
32 | |||
33 | /* lm832x.c */ | ||
34 | void lm832x_key_event(DeviceState *dev, int key, int state); | ||
35 | diff --git a/hw/i2c/core.c b/hw/i2c/core.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/i2c/core.c | ||
38 | +++ b/hw/i2c/core.c | ||
39 | @@ -XXX,XX +XXX,XX @@ const VMStateDescription vmstate_i2c_slave = { | ||
40 | } | ||
41 | }; | ||
42 | |||
43 | -DeviceState *i2c_create_slave(I2CBus *bus, const char *name, uint8_t addr) | ||
44 | +DeviceState *i2c_try_create_slave(const char *name, uint8_t addr) | ||
45 | { | ||
46 | DeviceState *dev; | ||
47 | |||
48 | dev = qdev_new(name); | ||
49 | qdev_prop_set_uint8(dev, "address", addr); | ||
50 | - qdev_realize_and_unref(dev, &bus->qbus, &error_fatal); | ||
51 | + return dev; | ||
52 | +} | ||
53 | + | ||
54 | +bool i2c_realize_and_unref(DeviceState *dev, I2CBus *bus, Error **errp) | ||
55 | +{ | ||
56 | + return qdev_realize_and_unref(dev, &bus->qbus, errp); | ||
57 | +} | ||
58 | + | ||
59 | +DeviceState *i2c_create_slave(I2CBus *bus, const char *name, uint8_t addr) | ||
60 | +{ | ||
61 | + DeviceState *dev; | ||
62 | + | ||
63 | + dev = i2c_try_create_slave(name, addr); | ||
64 | + i2c_realize_and_unref(dev, bus, &error_fatal); | ||
65 | + | ||
66 | return dev; | ||
67 | } | ||
68 | |||
69 | -- | ||
70 | 2.20.1 | ||
71 | |||
72 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | This test boots Ubuntu Bionic on a OrangePi PC board. | 3 | The PCA9552 device does not expose LEDs, but simple pins |
4 | to connnect LEDs to. To be clearer with the device model, | ||
5 | rename 'nr_leds' as 'pin_count'. | ||
4 | 6 | ||
5 | As it requires 1GB of storage, and is slow, this test is disabled | 7 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
6 | on automatic CI testing. | ||
7 | |||
8 | It is useful for workstation testing. Currently Avocado timeouts too | ||
9 | quickly, so we can't run userland commands. | ||
10 | |||
11 | The kernel image and DeviceTree blob are built by the Armbian | ||
12 | project (based on Debian): | ||
13 | https://www.armbian.com/orange-pi-pc/ | ||
14 | |||
15 | The Ubuntu image is downloaded from: | ||
16 | https://dl.armbian.com/orangepipc/Bionic_current | ||
17 | |||
18 | This test can be run using: | ||
19 | |||
20 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
21 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
22 | tests/acceptance/boot_linux_console.py | ||
23 | console: U-Boot SPL 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) | ||
24 | console: DRAM: 1024 MiB | ||
25 | console: Failed to set core voltage! Can't set CPU frequency | ||
26 | console: Trying to boot from MMC1 | ||
27 | console: U-Boot 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) Allwinner Technology | ||
28 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
29 | console: Model: Xunlong Orange Pi PC | ||
30 | console: DRAM: 1 GiB | ||
31 | console: MMC: mmc@1c0f000: 0 | ||
32 | [...] | ||
33 | console: Uncompressing Linux... done, booting the kernel. | ||
34 | console: Booting Linux on physical CPU 0x0 | ||
35 | console: Linux version 5.3.9-sunxi (root@builder) (gcc version 8.3.0 (GNU Toolchain for the A-profile Architecture 8.3-2019.03 (arm-rel-8.36))) #19.11.3 SMP Mon Nov 18 18:49:43 CET 2019 | ||
36 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
37 | console: CPU: div instructions available: patching division code | ||
38 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
39 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
40 | [...] | ||
41 | console: EXT4-fs (mmcblk0p1): mounted filesystem with writeback data mode. Opts: (null) | ||
42 | console: done. | ||
43 | console: Begin: Running /scripts/local-bottom ... done. | ||
44 | console: Begin: Running /scripts/init-bottom ... done. | ||
45 | console: systemd[1]: systemd 237 running in system mode. (...) | ||
46 | console: systemd[1]: Detected architecture arm. | ||
47 | console: Welcome to Ubuntu 18.04.3 LTS! | ||
48 | console: systemd[1]: Set hostname to <orangepipc>. | ||
49 | |||
50 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
51 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 9 | Tested-by: Cédric Le Goater <clg@kaod.org> |
52 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 10 | Message-id: 20200623072723.6324-3-f4bug@amsat.org |
53 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
54 | Message-id: 20200311221854.30370-17-nieklinnenbank@gmail.com | ||
55 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
56 | [NL: changed test to boot from SD card via BootROM, added check for 7z] | ||
57 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
58 | --- | 12 | --- |
59 | tests/acceptance/boot_linux_console.py | 48 ++++++++++++++++++++++++++ | 13 | include/hw/misc/pca9552.h | 2 +- |
60 | 1 file changed, 48 insertions(+) | 14 | hw/misc/pca9552.c | 10 +++++----- |
15 | 2 files changed, 6 insertions(+), 6 deletions(-) | ||
61 | 16 | ||
62 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 17 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h |
63 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
64 | --- a/tests/acceptance/boot_linux_console.py | 19 | --- a/include/hw/misc/pca9552.h |
65 | +++ b/tests/acceptance/boot_linux_console.py | 20 | +++ b/include/hw/misc/pca9552.h |
66 | @@ -XXX,XX +XXX,XX @@ from avocado_qemu import exec_command_and_wait_for_pattern | 21 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA9552State { |
67 | from avocado_qemu import wait_for_console_pattern | 22 | |
68 | from avocado.utils import process | 23 | uint8_t regs[PCA9552_NR_REGS]; |
69 | from avocado.utils import archive | 24 | uint8_t max_reg; |
70 | +from avocado.utils.path import find_command, CmdNotFoundError | 25 | - uint8_t nr_leds; |
71 | 26 | + uint8_t pin_count; | |
72 | +P7ZIP_AVAILABLE = True | 27 | } PCA9552State; |
73 | +try: | 28 | |
74 | + find_command('7z') | 29 | #endif |
75 | +except CmdNotFoundError: | 30 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
76 | + P7ZIP_AVAILABLE = False | 31 | index XXXXXXX..XXXXXXX 100644 |
77 | 32 | --- a/hw/misc/pca9552.c | |
78 | class BootLinuxConsole(Test): | 33 | +++ b/hw/misc/pca9552.c |
79 | """ | 34 | @@ -XXX,XX +XXX,XX @@ static void pca9552_update_pin_input(PCA9552State *s) |
80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 35 | { |
81 | exec_command_and_wait_for_pattern(self, 'reboot', | 36 | int i; |
82 | 'reboot: Restarting system') | 37 | |
83 | 38 | - for (i = 0; i < s->nr_leds; i++) { | |
84 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | 39 | + for (i = 0; i < s->pin_count; i++) { |
85 | + @skipUnless(P7ZIP_AVAILABLE, '7z not installed') | 40 | uint8_t input_reg = PCA9552_INPUT0 + (i / 8); |
86 | + def test_arm_orangepi_bionic(self): | 41 | uint8_t input_shift = (i % 8); |
87 | + """ | 42 | uint8_t config = pca9552_pin_get_config(s, i); |
88 | + :avocado: tags=arch:arm | 43 | @@ -XXX,XX +XXX,XX @@ static void pca9552_get_led(Object *obj, Visitor *v, const char *name, |
89 | + :avocado: tags=machine:orangepi-pc | 44 | error_setg(errp, "%s: error reading %s", __func__, name); |
90 | + """ | 45 | return; |
91 | + | 46 | } |
92 | + # This test download a 196MB compressed image and expand it to 932MB... | 47 | - if (led < 0 || led > s->nr_leds) { |
93 | + image_url = ('https://dl.armbian.com/orangepipc/archive/' | 48 | + if (led < 0 || led > s->pin_count) { |
94 | + 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.7z') | 49 | error_setg(errp, "%s invalid led %s", __func__, name); |
95 | + image_hash = '196a8ffb72b0123d92cea4a070894813d305c71e' | 50 | return; |
96 | + image_path_7z = self.fetch_asset(image_url, asset_hash=image_hash) | 51 | } |
97 | + image_name = 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.img' | 52 | @@ -XXX,XX +XXX,XX @@ static void pca9552_set_led(Object *obj, Visitor *v, const char *name, |
98 | + image_path = os.path.join(self.workdir, image_name) | 53 | error_setg(errp, "%s: error reading %s", __func__, name); |
99 | + process.run("7z e -o%s %s" % (self.workdir, image_path_7z)) | 54 | return; |
100 | + | 55 | } |
101 | + self.vm.set_console() | 56 | - if (led < 0 || led > s->nr_leds) { |
102 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | 57 | + if (led < 0 || led > s->pin_count) { |
103 | + '-nic', 'user', | 58 | error_setg(errp, "%s invalid led %s", __func__, name); |
104 | + '-no-reboot') | 59 | return; |
105 | + self.vm.launch() | 60 | } |
106 | + | 61 | @@ -XXX,XX +XXX,XX @@ static void pca9552_initfn(Object *obj) |
107 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 62 | * PCA955X device |
108 | + 'console=ttyS0,115200 ' | 63 | */ |
109 | + 'loglevel=7 ' | 64 | s->max_reg = PCA9552_LS3; |
110 | + 'nosmp ' | 65 | - s->nr_leds = 16; |
111 | + 'systemd.default_timeout_start_sec=9000 ' | 66 | + s->pin_count = 16; |
112 | + 'systemd.mask=armbian-zram-config.service ' | 67 | |
113 | + 'systemd.mask=armbian-ramlog.service') | 68 | - for (led = 0; led < s->nr_leds; led++) { |
114 | + | 69 | + for (led = 0; led < s->pin_count; led++) { |
115 | + self.wait_for_console_pattern('U-Boot SPL') | 70 | char *name; |
116 | + self.wait_for_console_pattern('Autoboot in ') | 71 | |
117 | + exec_command_and_wait_for_pattern(self, ' ', '=>') | 72 | name = g_strdup_printf("led%d", led); |
118 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | ||
119 | + kernel_command_line + "'", '=>') | ||
120 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | ||
121 | + | ||
122 | + self.wait_for_console_pattern('systemd[1]: Set hostname ' + | ||
123 | + 'to <orangepipc>') | ||
124 | + self.wait_for_console_pattern('Starting Load Kernel Modules...') | ||
125 | + | ||
126 | def test_s390x_s390_ccw_virtio(self): | ||
127 | """ | ||
128 | :avocado: tags=arch:s390x | ||
129 | -- | 73 | -- |
130 | 2.20.1 | 74 | 2.20.1 |
131 | 75 | ||
132 | 76 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The kernel image and DeviceTree blob are built by the Armbian | 3 | Various code from the PCA9552 device model is generic to the |
4 | project (based on Debian): | 4 | PCA955X family. We'll split the generic code in a base class |
5 | https://www.armbian.com/orange-pi-pc/ | 5 | in the next commit. To ease review, first do a dumb renaming. |
6 | 6 | ||
7 | The SD image is from the kernelci.org project: | 7 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
8 | https://kernelci.org/faq/#the-code | ||
9 | |||
10 | If ARM is a target being built, "make check-acceptance" will | ||
11 | automatically include this test by the use of the "arch:arm" tags. | ||
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
16 | console: Uncompressing Linux... done, booting the kernel. | ||
17 | console: Booting Linux on physical CPU 0x0 | ||
18 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
19 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
20 | [...] | ||
21 | console: sunxi-wdt 1c20ca0.watchdog: Watchdog enabled (timeout=16 sec, nowayout=0) | ||
22 | console: sunxi-mmc 1c0f000.mmc: Linked as a consumer to regulator.2 | ||
23 | console: sunxi-mmc 1c0f000.mmc: Got CD GPIO | ||
24 | console: ledtrig-cpu: registered to indicate activity on CPUs | ||
25 | console: hidraw: raw HID events driver (C) Jiri Kosina | ||
26 | console: usbcore: registered new interface driver usbhid | ||
27 | console: usbhid: USB HID core driver | ||
28 | console: Initializing XFRM netlink socket | ||
29 | console: sunxi-mmc 1c0f000.mmc: initialized, max. request size: 16384 KB | ||
30 | console: NET: Registered protocol family 10 | ||
31 | console: mmc0: host does not support reading read-only switch, assuming write-enable | ||
32 | console: mmc0: Problem switching card into high-speed mode! | ||
33 | console: mmc0: new SD card at address 4567 | ||
34 | console: mmcblk0: mmc0:4567 QEMU! 60.0 MiB | ||
35 | [...] | ||
36 | console: EXT4-fs (mmcblk0): mounting ext2 file system using the ext4 subsystem | ||
37 | console: EXT4-fs (mmcblk0): mounted filesystem without journal. Opts: (null) | ||
38 | console: VFS: Mounted root (ext2 filesystem) on device 179:0. | ||
39 | console: Run /sbin/init as init process | ||
40 | console: EXT4-fs (mmcblk0): re-mounted. Opts: block_validity,barrier,user_xattr,acl | ||
41 | console: Starting syslogd: OK | ||
42 | console: Starting klogd: OK | ||
43 | console: Populating /dev using udev: udevd[203]: starting version 3.2.7 | ||
44 | console: /bin/sh: can't access tty; job control turned off | ||
45 | console: cat /proc/partitions | ||
46 | console: / # cat /proc/partitions | ||
47 | console: major minor #blocks name | ||
48 | console: 1 0 4096 ram0 | ||
49 | console: 1 1 4096 ram1 | ||
50 | console: 1 2 4096 ram2 | ||
51 | console: 1 3 4096 ram3 | ||
52 | console: 179 0 61440 mmcblk0 | ||
53 | console: reboot | ||
54 | console: / # reboot | ||
55 | console: umount: devtmpfs busy - remounted read-only | ||
56 | console: EXT4-fs (mmcblk0): re-mounted. Opts: (null) | ||
57 | console: The system is going down NOW! | ||
58 | console: Sent SIGTERM to all processes | ||
59 | console: Sent SIGKILL to all processes | ||
60 | console: Requesting system reboot | ||
61 | console: reboot: Restarting system | ||
62 | JOB TIME : 68.64 s | ||
63 | |||
64 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 8 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
65 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 9 | Tested-by: Cédric Le Goater <clg@kaod.org> |
66 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 10 | Message-id: 20200623072723.6324-4-f4bug@amsat.org |
67 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
68 | Message-id: 20200311221854.30370-16-nieklinnenbank@gmail.com | ||
69 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
70 | [NL: extend test with ethernet device checks] | ||
71 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
72 | --- | 12 | --- |
73 | tests/acceptance/boot_linux_console.py | 47 ++++++++++++++++++++++++++ | 13 | include/hw/misc/pca9552.h | 10 ++--- |
74 | 1 file changed, 47 insertions(+) | 14 | hw/misc/pca9552.c | 80 +++++++++++++++++++-------------------- |
75 | 15 | 2 files changed, 45 insertions(+), 45 deletions(-) | |
76 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 16 | |
17 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h | ||
77 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
78 | --- a/tests/acceptance/boot_linux_console.py | 19 | --- a/include/hw/misc/pca9552.h |
79 | +++ b/tests/acceptance/boot_linux_console.py | 20 | +++ b/include/hw/misc/pca9552.h |
80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 21 | @@ -XXX,XX +XXX,XX @@ |
81 | exec_command_and_wait_for_pattern(self, 'reboot', | 22 | #include "hw/i2c/i2c.h" |
82 | 'reboot: Restarting system') | 23 | |
83 | 24 | #define TYPE_PCA9552 "pca9552" | |
84 | + def test_arm_orangepi_sd(self): | 25 | -#define PCA9552(obj) OBJECT_CHECK(PCA9552State, (obj), TYPE_PCA9552) |
85 | + """ | 26 | +#define PCA955X(obj) OBJECT_CHECK(PCA955xState, (obj), TYPE_PCA9552) |
86 | + :avocado: tags=arch:arm | 27 | |
87 | + :avocado: tags=machine:orangepi-pc | 28 | -#define PCA9552_NR_REGS 10 |
88 | + """ | 29 | +#define PCA955X_NR_REGS 10 |
89 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | 30 | |
90 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | 31 | -typedef struct PCA9552State { |
91 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | 32 | +typedef struct PCA955xState { |
92 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | 33 | /*< private >*/ |
93 | + kernel_path = self.extract_from_deb(deb_path, | 34 | I2CSlave i2c; |
94 | + '/boot/vmlinuz-4.20.7-sunxi') | 35 | /*< public >*/ |
95 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | 36 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA9552State { |
96 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | 37 | uint8_t len; |
97 | + rootfs_url = ('http://storage.kernelci.org/images/rootfs/buildroot/' | 38 | uint8_t pointer; |
98 | + 'kci-2019.02/armel/base/rootfs.ext2.xz') | 39 | |
99 | + rootfs_hash = '692510cb625efda31640d1de0a8d60e26040f061' | 40 | - uint8_t regs[PCA9552_NR_REGS]; |
100 | + rootfs_path_xz = self.fetch_asset(rootfs_url, asset_hash=rootfs_hash) | 41 | + uint8_t regs[PCA955X_NR_REGS]; |
101 | + rootfs_path = os.path.join(self.workdir, 'rootfs.cpio') | 42 | uint8_t max_reg; |
102 | + archive.lzma_uncompress(rootfs_path_xz, rootfs_path) | 43 | uint8_t pin_count; |
103 | + | 44 | -} PCA9552State; |
104 | + self.vm.set_console() | 45 | +} PCA955xState; |
105 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 46 | |
106 | + 'console=ttyS0,115200 ' | 47 | #endif |
107 | + 'root=/dev/mmcblk0 rootwait rw ' | 48 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
108 | + 'panic=-1 noreboot') | 49 | index XXXXXXX..XXXXXXX 100644 |
109 | + self.vm.add_args('-kernel', kernel_path, | 50 | --- a/hw/misc/pca9552.c |
110 | + '-dtb', dtb_path, | 51 | +++ b/hw/misc/pca9552.c |
111 | + '-drive', 'file=' + rootfs_path + ',if=sd,format=raw', | 52 | @@ -XXX,XX +XXX,XX @@ |
112 | + '-append', kernel_command_line, | 53 | |
113 | + '-no-reboot') | 54 | static const char *led_state[] = {"on", "off", "pwm0", "pwm1"}; |
114 | + self.vm.launch() | 55 | |
115 | + shell_ready = "/bin/sh: can't access tty; job control turned off" | 56 | -static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) |
116 | + self.wait_for_console_pattern(shell_ready) | 57 | +static uint8_t pca955x_pin_get_config(PCA955xState *s, int pin) |
117 | + | 58 | { |
118 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | 59 | uint8_t reg = PCA9552_LS0 + (pin / 4); |
119 | + 'Allwinner sun8i Family') | 60 | uint8_t shift = (pin % 4) << 1; |
120 | + exec_command_and_wait_for_pattern(self, 'cat /proc/partitions', | 61 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca9552_pin_get_config(PCA9552State *s, int pin) |
121 | + 'mmcblk0') | 62 | return extract32(s->regs[reg], shift, 2); |
122 | + exec_command_and_wait_for_pattern(self, 'ifconfig eth0 up', | 63 | } |
123 | + 'eth0: Link is Up') | 64 | |
124 | + exec_command_and_wait_for_pattern(self, 'udhcpc eth0', | 65 | -static void pca9552_update_pin_input(PCA9552State *s) |
125 | + 'udhcpc: lease of 10.0.2.15 obtained') | 66 | +static void pca955x_update_pin_input(PCA955xState *s) |
126 | + exec_command_and_wait_for_pattern(self, 'ping -c 3 10.0.2.2', | 67 | { |
127 | + '3 packets transmitted, 3 packets received, 0% packet loss') | 68 | int i; |
128 | + exec_command_and_wait_for_pattern(self, 'reboot', | 69 | |
129 | + 'reboot: Restarting system') | 70 | for (i = 0; i < s->pin_count; i++) { |
130 | + | 71 | uint8_t input_reg = PCA9552_INPUT0 + (i / 8); |
131 | def test_s390x_s390_ccw_virtio(self): | 72 | uint8_t input_shift = (i % 8); |
132 | """ | 73 | - uint8_t config = pca9552_pin_get_config(s, i); |
133 | :avocado: tags=arch:s390x | 74 | + uint8_t config = pca955x_pin_get_config(s, i); |
75 | |||
76 | switch (config) { | ||
77 | case PCA9552_LED_ON: | ||
78 | @@ -XXX,XX +XXX,XX @@ static void pca9552_update_pin_input(PCA9552State *s) | ||
79 | } | ||
80 | } | ||
81 | |||
82 | -static uint8_t pca9552_read(PCA9552State *s, uint8_t reg) | ||
83 | +static uint8_t pca955x_read(PCA955xState *s, uint8_t reg) | ||
84 | { | ||
85 | switch (reg) { | ||
86 | case PCA9552_INPUT0: | ||
87 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca9552_read(PCA9552State *s, uint8_t reg) | ||
88 | } | ||
89 | } | ||
90 | |||
91 | -static void pca9552_write(PCA9552State *s, uint8_t reg, uint8_t data) | ||
92 | +static void pca955x_write(PCA955xState *s, uint8_t reg, uint8_t data) | ||
93 | { | ||
94 | switch (reg) { | ||
95 | case PCA9552_PSC0: | ||
96 | @@ -XXX,XX +XXX,XX @@ static void pca9552_write(PCA9552State *s, uint8_t reg, uint8_t data) | ||
97 | case PCA9552_LS2: | ||
98 | case PCA9552_LS3: | ||
99 | s->regs[reg] = data; | ||
100 | - pca9552_update_pin_input(s); | ||
101 | + pca955x_update_pin_input(s); | ||
102 | break; | ||
103 | |||
104 | case PCA9552_INPUT0: | ||
105 | @@ -XXX,XX +XXX,XX @@ static void pca9552_write(PCA9552State *s, uint8_t reg, uint8_t data) | ||
106 | * after each byte is sent to or received by the device. The index | ||
107 | * rollovers to 0 when the maximum register address is reached. | ||
108 | */ | ||
109 | -static void pca9552_autoinc(PCA9552State *s) | ||
110 | +static void pca955x_autoinc(PCA955xState *s) | ||
111 | { | ||
112 | if (s->pointer != 0xFF && s->pointer & PCA9552_AUTOINC) { | ||
113 | uint8_t reg = s->pointer & 0xf; | ||
114 | @@ -XXX,XX +XXX,XX @@ static void pca9552_autoinc(PCA9552State *s) | ||
115 | } | ||
116 | } | ||
117 | |||
118 | -static uint8_t pca9552_recv(I2CSlave *i2c) | ||
119 | +static uint8_t pca955x_recv(I2CSlave *i2c) | ||
120 | { | ||
121 | - PCA9552State *s = PCA9552(i2c); | ||
122 | + PCA955xState *s = PCA955X(i2c); | ||
123 | uint8_t ret; | ||
124 | |||
125 | - ret = pca9552_read(s, s->pointer & 0xf); | ||
126 | + ret = pca955x_read(s, s->pointer & 0xf); | ||
127 | |||
128 | /* | ||
129 | * From the Specs: | ||
130 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca9552_recv(I2CSlave *i2c) | ||
131 | __func__); | ||
132 | } | ||
133 | |||
134 | - pca9552_autoinc(s); | ||
135 | + pca955x_autoinc(s); | ||
136 | |||
137 | return ret; | ||
138 | } | ||
139 | |||
140 | -static int pca9552_send(I2CSlave *i2c, uint8_t data) | ||
141 | +static int pca955x_send(I2CSlave *i2c, uint8_t data) | ||
142 | { | ||
143 | - PCA9552State *s = PCA9552(i2c); | ||
144 | + PCA955xState *s = PCA955X(i2c); | ||
145 | |||
146 | /* First byte sent by is the register address */ | ||
147 | if (s->len == 0) { | ||
148 | s->pointer = data; | ||
149 | s->len++; | ||
150 | } else { | ||
151 | - pca9552_write(s, s->pointer & 0xf, data); | ||
152 | + pca955x_write(s, s->pointer & 0xf, data); | ||
153 | |||
154 | - pca9552_autoinc(s); | ||
155 | + pca955x_autoinc(s); | ||
156 | } | ||
157 | |||
158 | return 0; | ||
159 | } | ||
160 | |||
161 | -static int pca9552_event(I2CSlave *i2c, enum i2c_event event) | ||
162 | +static int pca955x_event(I2CSlave *i2c, enum i2c_event event) | ||
163 | { | ||
164 | - PCA9552State *s = PCA9552(i2c); | ||
165 | + PCA955xState *s = PCA955X(i2c); | ||
166 | |||
167 | s->len = 0; | ||
168 | return 0; | ||
169 | } | ||
170 | |||
171 | -static void pca9552_get_led(Object *obj, Visitor *v, const char *name, | ||
172 | +static void pca955x_get_led(Object *obj, Visitor *v, const char *name, | ||
173 | void *opaque, Error **errp) | ||
174 | { | ||
175 | - PCA9552State *s = PCA9552(obj); | ||
176 | + PCA955xState *s = PCA955X(obj); | ||
177 | int led, rc, reg; | ||
178 | uint8_t state; | ||
179 | |||
180 | @@ -XXX,XX +XXX,XX @@ static void pca9552_get_led(Object *obj, Visitor *v, const char *name, | ||
181 | * reading the INPUTx reg | ||
182 | */ | ||
183 | reg = PCA9552_LS0 + led / 4; | ||
184 | - state = (pca9552_read(s, reg) >> (led % 8)) & 0x3; | ||
185 | + state = (pca955x_read(s, reg) >> (led % 8)) & 0x3; | ||
186 | visit_type_str(v, name, (char **)&led_state[state], errp); | ||
187 | } | ||
188 | |||
189 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t pca955x_ledsel(uint8_t oldval, int led_num, int state) | ||
190 | ((state & 0x3) << (led_num << 1)); | ||
191 | } | ||
192 | |||
193 | -static void pca9552_set_led(Object *obj, Visitor *v, const char *name, | ||
194 | +static void pca955x_set_led(Object *obj, Visitor *v, const char *name, | ||
195 | void *opaque, Error **errp) | ||
196 | { | ||
197 | - PCA9552State *s = PCA9552(obj); | ||
198 | + PCA955xState *s = PCA955X(obj); | ||
199 | Error *local_err = NULL; | ||
200 | int led, rc, reg, val; | ||
201 | uint8_t state; | ||
202 | @@ -XXX,XX +XXX,XX @@ static void pca9552_set_led(Object *obj, Visitor *v, const char *name, | ||
203 | } | ||
204 | |||
205 | reg = PCA9552_LS0 + led / 4; | ||
206 | - val = pca9552_read(s, reg); | ||
207 | + val = pca955x_read(s, reg); | ||
208 | val = pca955x_ledsel(val, led % 4, state); | ||
209 | - pca9552_write(s, reg, val); | ||
210 | + pca955x_write(s, reg, val); | ||
211 | } | ||
212 | |||
213 | static const VMStateDescription pca9552_vmstate = { | ||
214 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription pca9552_vmstate = { | ||
215 | .version_id = 0, | ||
216 | .minimum_version_id = 0, | ||
217 | .fields = (VMStateField[]) { | ||
218 | - VMSTATE_UINT8(len, PCA9552State), | ||
219 | - VMSTATE_UINT8(pointer, PCA9552State), | ||
220 | - VMSTATE_UINT8_ARRAY(regs, PCA9552State, PCA9552_NR_REGS), | ||
221 | - VMSTATE_I2C_SLAVE(i2c, PCA9552State), | ||
222 | + VMSTATE_UINT8(len, PCA955xState), | ||
223 | + VMSTATE_UINT8(pointer, PCA955xState), | ||
224 | + VMSTATE_UINT8_ARRAY(regs, PCA955xState, PCA955X_NR_REGS), | ||
225 | + VMSTATE_I2C_SLAVE(i2c, PCA955xState), | ||
226 | VMSTATE_END_OF_LIST() | ||
227 | } | ||
228 | }; | ||
229 | |||
230 | static void pca9552_reset(DeviceState *dev) | ||
231 | { | ||
232 | - PCA9552State *s = PCA9552(dev); | ||
233 | + PCA955xState *s = PCA955X(dev); | ||
234 | |||
235 | s->regs[PCA9552_PSC0] = 0xFF; | ||
236 | s->regs[PCA9552_PWM0] = 0x80; | ||
237 | @@ -XXX,XX +XXX,XX @@ static void pca9552_reset(DeviceState *dev) | ||
238 | s->regs[PCA9552_LS2] = 0x55; | ||
239 | s->regs[PCA9552_LS3] = 0x55; | ||
240 | |||
241 | - pca9552_update_pin_input(s); | ||
242 | + pca955x_update_pin_input(s); | ||
243 | |||
244 | s->pointer = 0xFF; | ||
245 | s->len = 0; | ||
246 | } | ||
247 | |||
248 | -static void pca9552_initfn(Object *obj) | ||
249 | +static void pca955x_initfn(Object *obj) | ||
250 | { | ||
251 | - PCA9552State *s = PCA9552(obj); | ||
252 | + PCA955xState *s = PCA955X(obj); | ||
253 | int led; | ||
254 | |||
255 | /* If support for the other PCA955X devices are implemented, these | ||
256 | @@ -XXX,XX +XXX,XX @@ static void pca9552_initfn(Object *obj) | ||
257 | char *name; | ||
258 | |||
259 | name = g_strdup_printf("led%d", led); | ||
260 | - object_property_add(obj, name, "bool", pca9552_get_led, pca9552_set_led, | ||
261 | + object_property_add(obj, name, "bool", pca955x_get_led, pca955x_set_led, | ||
262 | NULL, NULL); | ||
263 | g_free(name); | ||
264 | } | ||
265 | @@ -XXX,XX +XXX,XX @@ static void pca9552_class_init(ObjectClass *klass, void *data) | ||
266 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
267 | I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | ||
268 | |||
269 | - k->event = pca9552_event; | ||
270 | - k->recv = pca9552_recv; | ||
271 | - k->send = pca9552_send; | ||
272 | + k->event = pca955x_event; | ||
273 | + k->recv = pca955x_recv; | ||
274 | + k->send = pca955x_send; | ||
275 | dc->reset = pca9552_reset; | ||
276 | dc->vmsd = &pca9552_vmstate; | ||
277 | } | ||
278 | @@ -XXX,XX +XXX,XX @@ static void pca9552_class_init(ObjectClass *klass, void *data) | ||
279 | static const TypeInfo pca9552_info = { | ||
280 | .name = TYPE_PCA9552, | ||
281 | .parent = TYPE_I2C_SLAVE, | ||
282 | - .instance_init = pca9552_initfn, | ||
283 | - .instance_size = sizeof(PCA9552State), | ||
284 | + .instance_init = pca955x_initfn, | ||
285 | + .instance_size = sizeof(PCA955xState), | ||
286 | .class_init = pca9552_class_init, | ||
287 | }; | ||
288 | |||
289 | -static void pca9552_register_types(void) | ||
290 | +static void pca955x_register_types(void) | ||
291 | { | ||
292 | type_register_static(&pca9552_info); | ||
293 | } | ||
294 | |||
295 | -type_init(pca9552_register_types) | ||
296 | +type_init(pca955x_register_types) | ||
134 | -- | 297 | -- |
135 | 2.20.1 | 298 | 2.20.1 |
136 | 299 | ||
137 | 300 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | This test boots a Linux kernel on a OrangePi PC board and verify | 3 | Extract the code common to the PCA955x family in PCA955xClass, |
4 | the serial output is working. | 4 | keeping the PCA9552 specific parts into pca9552_class_init(). |
5 | 5 | Remove the 'TODO' comment added in commit 5141d4158cf. | |
6 | The kernel image and DeviceTree blob are built by the Armbian | 6 | |
7 | project (based on Debian): | 7 | Suggested-by: Cédric Le Goater <clg@kaod.org> |
8 | https://www.armbian.com/orange-pi-pc/ | 8 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
9 | 9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | |
10 | The cpio image used comes from the linux-build-test project: | 10 | Tested-by: Cédric Le Goater <clg@kaod.org> |
11 | https://github.com/groeck/linux-build-test | 11 | Message-id: 20200623072723.6324-5-f4bug@amsat.org |
12 | |||
13 | If ARM is a target being built, "make check-acceptance" will | ||
14 | automatically include this test by the use of the "arch:arm" tags. | ||
15 | |||
16 | Alternatively, this test can be run using: | ||
17 | |||
18 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
19 | console: Uncompressing Linux... done, booting the kernel. | ||
20 | console: Booting Linux on physical CPU 0x0 | ||
21 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
22 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
23 | console: CPU: div instructions available: patching division code | ||
24 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
25 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
26 | [...] | ||
27 | console: Trying to unpack rootfs image as initramfs... | ||
28 | console: Freeing initrd memory: 3256K | ||
29 | console: Freeing unused kernel memory: 1024K | ||
30 | console: Run /init as init process | ||
31 | console: mount: mounting devtmpfs on /dev failed: Device or resource busy | ||
32 | console: Starting logging: OK | ||
33 | console: Initializing random number generator... random: dd: uninitialized urandom read (512 bytes read) | ||
34 | console: done. | ||
35 | console: Starting network: OK | ||
36 | console: Found console ttyS0 | ||
37 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
38 | console: Boot successful. | ||
39 | console: cat /proc/cpuinfo | ||
40 | console: / # cat /proc/cpuinfo | ||
41 | console: processor : 0 | ||
42 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
43 | console: BogoMIPS : 125.00 | ||
44 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
45 | console: CPU implementer : 0x41 | ||
46 | console: CPU architecture: 7 | ||
47 | console: CPU variant : 0x0 | ||
48 | console: CPU part : 0xc07 | ||
49 | console: CPU revision : 5 | ||
50 | [...] | ||
51 | console: processor : 3 | ||
52 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
53 | console: BogoMIPS : 125.00 | ||
54 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
55 | console: CPU implementer : 0x41 | ||
56 | console: CPU architecture: 7 | ||
57 | console: CPU variant : 0x0 | ||
58 | console: CPU part : 0xc07 | ||
59 | console: CPU revision : 5 | ||
60 | console: Hardware : Allwinner sun8i Family | ||
61 | console: Revision : 0000 | ||
62 | console: Serial : 0000000000000000 | ||
63 | console: cat /proc/iomem | ||
64 | console: / # cat /proc/iomem | ||
65 | console: 01000000-010fffff : clock@1000000 | ||
66 | console: 01c00000-01c00fff : system-control@1c00000 | ||
67 | console: 01c02000-01c02fff : dma-controller@1c02000 | ||
68 | [...] | ||
69 | console: reboot | ||
70 | console: / # reboot | ||
71 | console: / # Found console ttyS0 | ||
72 | console: Stopping network: OK | ||
73 | console: hrtimer: interrupt took 21852064 ns | ||
74 | console: Saving random seed... random: dd: uninitialized urandom read (512 bytes read) | ||
75 | console: done. | ||
76 | console: Stopping logging: OK | ||
77 | console: umount: devtmpfs busy - remounted read-only | ||
78 | console: umount: can't unmount /: Invalid argument | ||
79 | console: The system is going down NOW! | ||
80 | console: Sent SIGTERM to all processes | ||
81 | console: Sent SIGKILL to all processes | ||
82 | console: Requesting system reboot | ||
83 | console: reboot: Restarting system | ||
84 | PASS (48.32 s) | ||
85 | JOB TIME : 49.16 s | ||
86 | |||
87 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
88 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
89 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
90 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
91 | Message-id: 20200311221854.30370-15-nieklinnenbank@gmail.com | ||
92 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
93 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
94 | --- | 13 | --- |
95 | tests/acceptance/boot_linux_console.py | 40 ++++++++++++++++++++++++++ | 14 | include/hw/misc/pca9552.h | 6 ++-- |
96 | 1 file changed, 40 insertions(+) | 15 | hw/misc/pca9552.c | 66 ++++++++++++++++++++++++++++----------- |
97 | 16 | 2 files changed, 51 insertions(+), 21 deletions(-) | |
98 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 17 | |
18 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h | ||
99 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
100 | --- a/tests/acceptance/boot_linux_console.py | 20 | --- a/include/hw/misc/pca9552.h |
101 | +++ b/tests/acceptance/boot_linux_console.py | 21 | +++ b/include/hw/misc/pca9552.h |
102 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 22 | @@ -XXX,XX +XXX,XX @@ |
103 | console_pattern = 'Kernel command line: %s' % kernel_command_line | 23 | #include "hw/i2c/i2c.h" |
104 | self.wait_for_console_pattern(console_pattern) | 24 | |
105 | 25 | #define TYPE_PCA9552 "pca9552" | |
106 | + def test_arm_orangepi_initrd(self): | 26 | -#define PCA955X(obj) OBJECT_CHECK(PCA955xState, (obj), TYPE_PCA9552) |
107 | + """ | 27 | +#define TYPE_PCA955X "pca955x" |
108 | + :avocado: tags=arch:arm | 28 | +#define PCA955X(obj) OBJECT_CHECK(PCA955xState, (obj), TYPE_PCA955X) |
109 | + :avocado: tags=machine:orangepi-pc | 29 | |
110 | + """ | 30 | #define PCA955X_NR_REGS 10 |
111 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | 31 | +#define PCA955X_PIN_COUNT_MAX 16 |
112 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | 32 | |
113 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | 33 | typedef struct PCA955xState { |
114 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | 34 | /*< private >*/ |
115 | + kernel_path = self.extract_from_deb(deb_path, | 35 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA955xState { |
116 | + '/boot/vmlinuz-4.20.7-sunxi') | 36 | uint8_t pointer; |
117 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | 37 | |
118 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | 38 | uint8_t regs[PCA955X_NR_REGS]; |
119 | + initrd_url = ('https://github.com/groeck/linux-build-test/raw/' | 39 | - uint8_t max_reg; |
120 | + '2eb0a73b5d5a28df3170c546ddaaa9757e1e0848/rootfs/' | 40 | - uint8_t pin_count; |
121 | + 'arm/rootfs-armv7a.cpio.gz') | 41 | } PCA955xState; |
122 | + initrd_hash = '604b2e45cdf35045846b8bbfbf2129b1891bdc9c' | 42 | |
123 | + initrd_path_gz = self.fetch_asset(initrd_url, asset_hash=initrd_hash) | 43 | #endif |
124 | + initrd_path = os.path.join(self.workdir, 'rootfs.cpio') | 44 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
125 | + archive.gzip_uncompress(initrd_path_gz, initrd_path) | 45 | index XXXXXXX..XXXXXXX 100644 |
126 | + | 46 | --- a/hw/misc/pca9552.c |
127 | + self.vm.set_console() | 47 | +++ b/hw/misc/pca9552.c |
128 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 48 | @@ -XXX,XX +XXX,XX @@ |
129 | + 'console=ttyS0,115200 ' | 49 | * https://www.nxp.com/docs/en/application-note/AN264.pdf |
130 | + 'panic=-1 noreboot') | 50 | * |
131 | + self.vm.add_args('-kernel', kernel_path, | 51 | * Copyright (c) 2017-2018, IBM Corporation. |
132 | + '-dtb', dtb_path, | 52 | + * Copyright (c) 2020 Philippe Mathieu-Daudé |
133 | + '-initrd', initrd_path, | 53 | * |
134 | + '-append', kernel_command_line, | 54 | * This work is licensed under the terms of the GNU GPL, version 2 or |
135 | + '-no-reboot') | 55 | * later. See the COPYING file in the top-level directory. |
136 | + self.vm.launch() | 56 | @@ -XXX,XX +XXX,XX @@ |
137 | + self.wait_for_console_pattern('Boot successful.') | 57 | #include "qapi/error.h" |
138 | + | 58 | #include "qapi/visitor.h" |
139 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | 59 | |
140 | + 'Allwinner sun8i Family') | 60 | +typedef struct PCA955xClass { |
141 | + exec_command_and_wait_for_pattern(self, 'cat /proc/iomem', | 61 | + /*< private >*/ |
142 | + 'system-control@1c00000') | 62 | + I2CSlaveClass parent_class; |
143 | + exec_command_and_wait_for_pattern(self, 'reboot', | 63 | + /*< public >*/ |
144 | + 'reboot: Restarting system') | 64 | + |
145 | + | 65 | + uint8_t pin_count; |
146 | def test_s390x_s390_ccw_virtio(self): | 66 | + uint8_t max_reg; |
147 | """ | 67 | +} PCA955xClass; |
148 | :avocado: tags=arch:s390x | 68 | + |
69 | +#define PCA955X_CLASS(klass) \ | ||
70 | + OBJECT_CLASS_CHECK(PCA955xClass, (klass), TYPE_PCA955X) | ||
71 | +#define PCA955X_GET_CLASS(obj) \ | ||
72 | + OBJECT_GET_CLASS(PCA955xClass, (obj), TYPE_PCA955X) | ||
73 | + | ||
74 | #define PCA9552_LED_ON 0x0 | ||
75 | #define PCA9552_LED_OFF 0x1 | ||
76 | #define PCA9552_LED_PWM0 0x2 | ||
77 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca955x_pin_get_config(PCA955xState *s, int pin) | ||
78 | |||
79 | static void pca955x_update_pin_input(PCA955xState *s) | ||
80 | { | ||
81 | + PCA955xClass *k = PCA955X_GET_CLASS(s); | ||
82 | int i; | ||
83 | |||
84 | - for (i = 0; i < s->pin_count; i++) { | ||
85 | + for (i = 0; i < k->pin_count; i++) { | ||
86 | uint8_t input_reg = PCA9552_INPUT0 + (i / 8); | ||
87 | uint8_t input_shift = (i % 8); | ||
88 | uint8_t config = pca955x_pin_get_config(s, i); | ||
89 | @@ -XXX,XX +XXX,XX @@ static void pca955x_write(PCA955xState *s, uint8_t reg, uint8_t data) | ||
90 | */ | ||
91 | static void pca955x_autoinc(PCA955xState *s) | ||
92 | { | ||
93 | + PCA955xClass *k = PCA955X_GET_CLASS(s); | ||
94 | + | ||
95 | if (s->pointer != 0xFF && s->pointer & PCA9552_AUTOINC) { | ||
96 | uint8_t reg = s->pointer & 0xf; | ||
97 | |||
98 | - reg = (reg + 1) % (s->max_reg + 1); | ||
99 | + reg = (reg + 1) % (k->max_reg + 1); | ||
100 | s->pointer = reg | PCA9552_AUTOINC; | ||
101 | } | ||
102 | } | ||
103 | @@ -XXX,XX +XXX,XX @@ static int pca955x_event(I2CSlave *i2c, enum i2c_event event) | ||
104 | static void pca955x_get_led(Object *obj, Visitor *v, const char *name, | ||
105 | void *opaque, Error **errp) | ||
106 | { | ||
107 | + PCA955xClass *k = PCA955X_GET_CLASS(obj); | ||
108 | PCA955xState *s = PCA955X(obj); | ||
109 | int led, rc, reg; | ||
110 | uint8_t state; | ||
111 | @@ -XXX,XX +XXX,XX @@ static void pca955x_get_led(Object *obj, Visitor *v, const char *name, | ||
112 | error_setg(errp, "%s: error reading %s", __func__, name); | ||
113 | return; | ||
114 | } | ||
115 | - if (led < 0 || led > s->pin_count) { | ||
116 | + if (led < 0 || led > k->pin_count) { | ||
117 | error_setg(errp, "%s invalid led %s", __func__, name); | ||
118 | return; | ||
119 | } | ||
120 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t pca955x_ledsel(uint8_t oldval, int led_num, int state) | ||
121 | static void pca955x_set_led(Object *obj, Visitor *v, const char *name, | ||
122 | void *opaque, Error **errp) | ||
123 | { | ||
124 | + PCA955xClass *k = PCA955X_GET_CLASS(obj); | ||
125 | PCA955xState *s = PCA955X(obj); | ||
126 | Error *local_err = NULL; | ||
127 | int led, rc, reg, val; | ||
128 | @@ -XXX,XX +XXX,XX @@ static void pca955x_set_led(Object *obj, Visitor *v, const char *name, | ||
129 | error_setg(errp, "%s: error reading %s", __func__, name); | ||
130 | return; | ||
131 | } | ||
132 | - if (led < 0 || led > s->pin_count) { | ||
133 | + if (led < 0 || led > k->pin_count) { | ||
134 | error_setg(errp, "%s invalid led %s", __func__, name); | ||
135 | return; | ||
136 | } | ||
137 | @@ -XXX,XX +XXX,XX @@ static void pca9552_reset(DeviceState *dev) | ||
138 | |||
139 | static void pca955x_initfn(Object *obj) | ||
140 | { | ||
141 | - PCA955xState *s = PCA955X(obj); | ||
142 | + PCA955xClass *k = PCA955X_GET_CLASS(obj); | ||
143 | int led; | ||
144 | |||
145 | - /* If support for the other PCA955X devices are implemented, these | ||
146 | - * constant values might be part of class structure describing the | ||
147 | - * PCA955X device | ||
148 | - */ | ||
149 | - s->max_reg = PCA9552_LS3; | ||
150 | - s->pin_count = 16; | ||
151 | - | ||
152 | - for (led = 0; led < s->pin_count; led++) { | ||
153 | + assert(k->pin_count <= PCA955X_PIN_COUNT_MAX); | ||
154 | + for (led = 0; led < k->pin_count; led++) { | ||
155 | char *name; | ||
156 | |||
157 | name = g_strdup_printf("led%d", led); | ||
158 | @@ -XXX,XX +XXX,XX @@ static void pca955x_initfn(Object *obj) | ||
159 | } | ||
160 | } | ||
161 | |||
162 | -static void pca9552_class_init(ObjectClass *klass, void *data) | ||
163 | +static void pca955x_class_init(ObjectClass *klass, void *data) | ||
164 | { | ||
165 | - DeviceClass *dc = DEVICE_CLASS(klass); | ||
166 | I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); | ||
167 | |||
168 | k->event = pca955x_event; | ||
169 | k->recv = pca955x_recv; | ||
170 | k->send = pca955x_send; | ||
171 | +} | ||
172 | + | ||
173 | +static const TypeInfo pca955x_info = { | ||
174 | + .name = TYPE_PCA955X, | ||
175 | + .parent = TYPE_I2C_SLAVE, | ||
176 | + .instance_init = pca955x_initfn, | ||
177 | + .instance_size = sizeof(PCA955xState), | ||
178 | + .class_init = pca955x_class_init, | ||
179 | + .abstract = true, | ||
180 | +}; | ||
181 | + | ||
182 | +static void pca9552_class_init(ObjectClass *oc, void *data) | ||
183 | +{ | ||
184 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
185 | + PCA955xClass *pc = PCA955X_CLASS(oc); | ||
186 | + | ||
187 | dc->reset = pca9552_reset; | ||
188 | dc->vmsd = &pca9552_vmstate; | ||
189 | + pc->max_reg = PCA9552_LS3; | ||
190 | + pc->pin_count = 16; | ||
191 | } | ||
192 | |||
193 | static const TypeInfo pca9552_info = { | ||
194 | .name = TYPE_PCA9552, | ||
195 | - .parent = TYPE_I2C_SLAVE, | ||
196 | - .instance_init = pca955x_initfn, | ||
197 | - .instance_size = sizeof(PCA955xState), | ||
198 | + .parent = TYPE_PCA955X, | ||
199 | .class_init = pca9552_class_init, | ||
200 | }; | ||
201 | |||
202 | static void pca955x_register_types(void) | ||
203 | { | ||
204 | + type_register_static(&pca955x_info); | ||
205 | type_register_static(&pca9552_info); | ||
206 | } | ||
207 | |||
149 | -- | 208 | -- |
150 | 2.20.1 | 209 | 2.20.1 |
151 | 210 | ||
152 | 211 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner Sun8i System on Chip family includes an Ethernet MAC (EMAC) | 3 | Add a description field to distinguish between multiple devices. |
4 | which provides 10M/100M/1000M Ethernet connectivity. This commit | ||
5 | adds support for the Allwinner EMAC from the Sun8i family (H2+, H3, A33, etc), | ||
6 | including emulation for the following functionality: | ||
7 | 4 | ||
8 | * DMA transfers | 5 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
9 | * MII interface | 6 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
10 | * Transmit CRC calculation | 7 | Tested-by: Cédric Le Goater <clg@kaod.org> |
11 | 8 | Message-id: 20200623072723.6324-6-f4bug@amsat.org | |
12 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
13 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
14 | Message-id: 20200311221854.30370-10-nieklinnenbank@gmail.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 10 | --- |
17 | hw/net/Makefile.objs | 1 + | 11 | include/hw/misc/pca9552.h | 1 + |
18 | include/hw/arm/allwinner-h3.h | 3 + | 12 | hw/misc/pca9552.c | 18 ++++++++++++++++++ |
19 | include/hw/net/allwinner-sun8i-emac.h | 99 +++ | 13 | 2 files changed, 19 insertions(+) |
20 | hw/arm/allwinner-h3.c | 16 +- | ||
21 | hw/arm/orangepi.c | 3 + | ||
22 | hw/net/allwinner-sun8i-emac.c | 871 ++++++++++++++++++++++++++ | ||
23 | hw/arm/Kconfig | 1 + | ||
24 | hw/net/Kconfig | 3 + | ||
25 | hw/net/trace-events | 10 + | ||
26 | 9 files changed, 1006 insertions(+), 1 deletion(-) | ||
27 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
28 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
29 | 14 | ||
30 | diff --git a/hw/net/Makefile.objs b/hw/net/Makefile.objs | 15 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h |
31 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/net/Makefile.objs | 17 | --- a/include/hw/misc/pca9552.h |
33 | +++ b/hw/net/Makefile.objs | 18 | +++ b/include/hw/misc/pca9552.h |
34 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XGMAC) += xgmac.o | 19 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA955xState { |
35 | common-obj-$(CONFIG_MIPSNET) += mipsnet.o | 20 | uint8_t pointer; |
36 | common-obj-$(CONFIG_XILINX_AXI) += xilinx_axienet.o | 21 | |
37 | common-obj-$(CONFIG_ALLWINNER_EMAC) += allwinner_emac.o | 22 | uint8_t regs[PCA955X_NR_REGS]; |
38 | +common-obj-$(CONFIG_ALLWINNER_SUN8I_EMAC) += allwinner-sun8i-emac.o | 23 | + char *description; /* For debugging purpose only */ |
39 | common-obj-$(CONFIG_IMX_FEC) += imx_fec.o | 24 | } PCA955xState; |
40 | 25 | ||
41 | common-obj-$(CONFIG_CADENCE) += cadence_gem.o | 26 | #endif |
42 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 27 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
43 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/include/hw/arm/allwinner-h3.h | 29 | --- a/hw/misc/pca9552.c |
45 | +++ b/include/hw/arm/allwinner-h3.h | 30 | +++ b/hw/misc/pca9552.c |
46 | @@ -XXX,XX +XXX,XX @@ | 31 | @@ -XXX,XX +XXX,XX @@ |
47 | #include "hw/misc/allwinner-h3-sysctrl.h" | 32 | #include "qemu/osdep.h" |
48 | #include "hw/misc/allwinner-sid.h" | 33 | #include "qemu/log.h" |
49 | #include "hw/sd/allwinner-sdhost.h" | 34 | #include "qemu/module.h" |
50 | +#include "hw/net/allwinner-sun8i-emac.h" | 35 | +#include "hw/qdev-properties.h" |
51 | #include "target/arm/cpu.h" | 36 | #include "hw/misc/pca9552.h" |
52 | 37 | #include "hw/misc/pca9552_regs.h" | |
53 | /** | 38 | #include "migration/vmstate.h" |
54 | @@ -XXX,XX +XXX,XX @@ enum { | 39 | @@ -XXX,XX +XXX,XX @@ static void pca955x_initfn(Object *obj) |
55 | AW_H3_UART1, | 40 | } |
56 | AW_H3_UART2, | 41 | } |
57 | AW_H3_UART3, | 42 | |
58 | + AW_H3_EMAC, | 43 | +static void pca955x_realize(DeviceState *dev, Error **errp) |
59 | AW_H3_GIC_DIST, | 44 | +{ |
60 | AW_H3_GIC_CPU, | 45 | + PCA955xState *s = PCA955X(dev); |
61 | AW_H3_GIC_HYP, | ||
62 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | AwSidState sid; | ||
65 | AwSdHostState mmc0; | ||
66 | + AwSun8iEmacState emac; | ||
67 | GICState gic; | ||
68 | MemoryRegion sram_a1; | ||
69 | MemoryRegion sram_a2; | ||
70 | diff --git a/include/hw/net/allwinner-sun8i-emac.h b/include/hw/net/allwinner-sun8i-emac.h | ||
71 | new file mode 100644 | ||
72 | index XXXXXXX..XXXXXXX | ||
73 | --- /dev/null | ||
74 | +++ b/include/hw/net/allwinner-sun8i-emac.h | ||
75 | @@ -XXX,XX +XXX,XX @@ | ||
76 | +/* | ||
77 | + * Allwinner Sun8i Ethernet MAC emulation | ||
78 | + * | ||
79 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
80 | + * | ||
81 | + * This program is free software: you can redistribute it and/or modify | ||
82 | + * it under the terms of the GNU General Public License as published by | ||
83 | + * the Free Software Foundation, either version 2 of the License, or | ||
84 | + * (at your option) any later version. | ||
85 | + * | ||
86 | + * This program is distributed in the hope that it will be useful, | ||
87 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
88 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
89 | + * GNU General Public License for more details. | ||
90 | + * | ||
91 | + * You should have received a copy of the GNU General Public License | ||
92 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
93 | + */ | ||
94 | + | 46 | + |
95 | +#ifndef HW_NET_ALLWINNER_SUN8I_EMAC_H | 47 | + if (!s->description) { |
96 | +#define HW_NET_ALLWINNER_SUN8I_EMAC_H | 48 | + s->description = g_strdup("pca-unspecified"); |
97 | + | ||
98 | +#include "qom/object.h" | ||
99 | +#include "net/net.h" | ||
100 | +#include "hw/sysbus.h" | ||
101 | + | ||
102 | +/** | ||
103 | + * Object model | ||
104 | + * @{ | ||
105 | + */ | ||
106 | + | ||
107 | +#define TYPE_AW_SUN8I_EMAC "allwinner-sun8i-emac" | ||
108 | +#define AW_SUN8I_EMAC(obj) \ | ||
109 | + OBJECT_CHECK(AwSun8iEmacState, (obj), TYPE_AW_SUN8I_EMAC) | ||
110 | + | ||
111 | +/** @} */ | ||
112 | + | ||
113 | +/** | ||
114 | + * Allwinner Sun8i EMAC object instance state | ||
115 | + */ | ||
116 | +typedef struct AwSun8iEmacState { | ||
117 | + /*< private >*/ | ||
118 | + SysBusDevice parent_obj; | ||
119 | + /*< public >*/ | ||
120 | + | ||
121 | + /** Maps I/O registers in physical memory */ | ||
122 | + MemoryRegion iomem; | ||
123 | + | ||
124 | + /** Interrupt output signal to notify CPU */ | ||
125 | + qemu_irq irq; | ||
126 | + | ||
127 | + /** Generic Network Interface Controller (NIC) for networking API */ | ||
128 | + NICState *nic; | ||
129 | + | ||
130 | + /** Generic Network Interface Controller (NIC) configuration */ | ||
131 | + NICConf conf; | ||
132 | + | ||
133 | + /** | ||
134 | + * @name Media Independent Interface (MII) | ||
135 | + * @{ | ||
136 | + */ | ||
137 | + | ||
138 | + uint8_t mii_phy_addr; /**< PHY address */ | ||
139 | + uint32_t mii_cr; /**< Control */ | ||
140 | + uint32_t mii_st; /**< Status */ | ||
141 | + uint32_t mii_adv; /**< Advertised Abilities */ | ||
142 | + | ||
143 | + /** @} */ | ||
144 | + | ||
145 | + /** | ||
146 | + * @name Hardware Registers | ||
147 | + * @{ | ||
148 | + */ | ||
149 | + | ||
150 | + uint32_t basic_ctl0; /**< Basic Control 0 */ | ||
151 | + uint32_t basic_ctl1; /**< Basic Control 1 */ | ||
152 | + uint32_t int_en; /**< Interrupt Enable */ | ||
153 | + uint32_t int_sta; /**< Interrupt Status */ | ||
154 | + uint32_t frm_flt; /**< Receive Frame Filter */ | ||
155 | + | ||
156 | + uint32_t rx_ctl0; /**< Receive Control 0 */ | ||
157 | + uint32_t rx_ctl1; /**< Receive Control 1 */ | ||
158 | + uint32_t rx_desc_head; /**< Receive Descriptor List Address */ | ||
159 | + uint32_t rx_desc_curr; /**< Current Receive Descriptor Address */ | ||
160 | + | ||
161 | + uint32_t tx_ctl0; /**< Transmit Control 0 */ | ||
162 | + uint32_t tx_ctl1; /**< Transmit Control 1 */ | ||
163 | + uint32_t tx_desc_head; /**< Transmit Descriptor List Address */ | ||
164 | + uint32_t tx_desc_curr; /**< Current Transmit Descriptor Address */ | ||
165 | + uint32_t tx_flowctl; /**< Transmit Flow Control */ | ||
166 | + | ||
167 | + uint32_t mii_cmd; /**< Management Interface Command */ | ||
168 | + uint32_t mii_data; /**< Management Interface Data */ | ||
169 | + | ||
170 | + /** @} */ | ||
171 | + | ||
172 | +} AwSun8iEmacState; | ||
173 | + | ||
174 | +#endif /* HW_NET_ALLWINNER_SUN8I_H */ | ||
175 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/arm/allwinner-h3.c | ||
178 | +++ b/hw/arm/allwinner-h3.c | ||
179 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
180 | [AW_H3_UART1] = 0x01c28400, | ||
181 | [AW_H3_UART2] = 0x01c28800, | ||
182 | [AW_H3_UART3] = 0x01c28c00, | ||
183 | + [AW_H3_EMAC] = 0x01c30000, | ||
184 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
185 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
186 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
187 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
188 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
189 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
190 | { "scr", 0x01c2c400, 1 * KiB }, | ||
191 | - { "emac", 0x01c30000, 64 * KiB }, | ||
192 | { "gpu", 0x01c40000, 64 * KiB }, | ||
193 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
194 | { "dramcom", 0x01c62000, 4 * KiB }, | ||
195 | @@ -XXX,XX +XXX,XX @@ enum { | ||
196 | AW_H3_GIC_SPI_OHCI2 = 77, | ||
197 | AW_H3_GIC_SPI_EHCI3 = 78, | ||
198 | AW_H3_GIC_SPI_OHCI3 = 79, | ||
199 | + AW_H3_GIC_SPI_EMAC = 82 | ||
200 | }; | ||
201 | |||
202 | /* Allwinner H3 general constants */ | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
206 | TYPE_AW_SDHOST_SUN5I); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
209 | + TYPE_AW_SUN8I_EMAC); | ||
210 | } | ||
211 | |||
212 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
213 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
214 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
215 | "sd-bus", &error_abort); | ||
216 | |||
217 | + /* EMAC */ | ||
218 | + if (nd_table[0].used) { | ||
219 | + qemu_check_nic_model(&nd_table[0], TYPE_AW_SUN8I_EMAC); | ||
220 | + qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); | ||
221 | + } | ||
222 | + qdev_init_nofail(DEVICE(&s->emac)); | ||
223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_EMAC]); | ||
224 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, | ||
225 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_EMAC)); | ||
226 | + | ||
227 | /* Universal Serial Bus */ | ||
228 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
229 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/hw/arm/orangepi.c | ||
233 | +++ b/hw/arm/orangepi.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
235 | warn_report("Security Identifier value does not include H3 prefix"); | ||
236 | } | ||
237 | |||
238 | + /* Setup EMAC properties */ | ||
239 | + object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); | ||
240 | + | ||
241 | /* Mark H3 object realized */ | ||
242 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
243 | |||
244 | diff --git a/hw/net/allwinner-sun8i-emac.c b/hw/net/allwinner-sun8i-emac.c | ||
245 | new file mode 100644 | ||
246 | index XXXXXXX..XXXXXXX | ||
247 | --- /dev/null | ||
248 | +++ b/hw/net/allwinner-sun8i-emac.c | ||
249 | @@ -XXX,XX +XXX,XX @@ | ||
250 | +/* | ||
251 | + * Allwinner Sun8i Ethernet MAC emulation | ||
252 | + * | ||
253 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
254 | + * | ||
255 | + * This program is free software: you can redistribute it and/or modify | ||
256 | + * it under the terms of the GNU General Public License as published by | ||
257 | + * the Free Software Foundation, either version 2 of the License, or | ||
258 | + * (at your option) any later version. | ||
259 | + * | ||
260 | + * This program is distributed in the hope that it will be useful, | ||
261 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
262 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
263 | + * GNU General Public License for more details. | ||
264 | + * | ||
265 | + * You should have received a copy of the GNU General Public License | ||
266 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
267 | + */ | ||
268 | + | ||
269 | +#include "qemu/osdep.h" | ||
270 | +#include "qemu/units.h" | ||
271 | +#include "hw/sysbus.h" | ||
272 | +#include "migration/vmstate.h" | ||
273 | +#include "net/net.h" | ||
274 | +#include "hw/irq.h" | ||
275 | +#include "hw/qdev-properties.h" | ||
276 | +#include "qemu/log.h" | ||
277 | +#include "trace.h" | ||
278 | +#include "net/checksum.h" | ||
279 | +#include "qemu/module.h" | ||
280 | +#include "exec/cpu-common.h" | ||
281 | +#include "hw/net/allwinner-sun8i-emac.h" | ||
282 | + | ||
283 | +/* EMAC register offsets */ | ||
284 | +enum { | ||
285 | + REG_BASIC_CTL_0 = 0x0000, /* Basic Control 0 */ | ||
286 | + REG_BASIC_CTL_1 = 0x0004, /* Basic Control 1 */ | ||
287 | + REG_INT_STA = 0x0008, /* Interrupt Status */ | ||
288 | + REG_INT_EN = 0x000C, /* Interrupt Enable */ | ||
289 | + REG_TX_CTL_0 = 0x0010, /* Transmit Control 0 */ | ||
290 | + REG_TX_CTL_1 = 0x0014, /* Transmit Control 1 */ | ||
291 | + REG_TX_FLOW_CTL = 0x001C, /* Transmit Flow Control */ | ||
292 | + REG_TX_DMA_DESC_LIST = 0x0020, /* Transmit Descriptor List Address */ | ||
293 | + REG_RX_CTL_0 = 0x0024, /* Receive Control 0 */ | ||
294 | + REG_RX_CTL_1 = 0x0028, /* Receive Control 1 */ | ||
295 | + REG_RX_DMA_DESC_LIST = 0x0034, /* Receive Descriptor List Address */ | ||
296 | + REG_FRM_FLT = 0x0038, /* Receive Frame Filter */ | ||
297 | + REG_RX_HASH_0 = 0x0040, /* Receive Hash Table 0 */ | ||
298 | + REG_RX_HASH_1 = 0x0044, /* Receive Hash Table 1 */ | ||
299 | + REG_MII_CMD = 0x0048, /* Management Interface Command */ | ||
300 | + REG_MII_DATA = 0x004C, /* Management Interface Data */ | ||
301 | + REG_ADDR_HIGH = 0x0050, /* MAC Address High */ | ||
302 | + REG_ADDR_LOW = 0x0054, /* MAC Address Low */ | ||
303 | + REG_TX_DMA_STA = 0x00B0, /* Transmit DMA Status */ | ||
304 | + REG_TX_CUR_DESC = 0x00B4, /* Transmit Current Descriptor */ | ||
305 | + REG_TX_CUR_BUF = 0x00B8, /* Transmit Current Buffer */ | ||
306 | + REG_RX_DMA_STA = 0x00C0, /* Receive DMA Status */ | ||
307 | + REG_RX_CUR_DESC = 0x00C4, /* Receive Current Descriptor */ | ||
308 | + REG_RX_CUR_BUF = 0x00C8, /* Receive Current Buffer */ | ||
309 | + REG_RGMII_STA = 0x00D0, /* RGMII Status */ | ||
310 | +}; | ||
311 | + | ||
312 | +/* EMAC register flags */ | ||
313 | +enum { | ||
314 | + BASIC_CTL0_100Mbps = (0b11 << 2), | ||
315 | + BASIC_CTL0_FD = (1 << 0), | ||
316 | + BASIC_CTL1_SOFTRST = (1 << 0), | ||
317 | +}; | ||
318 | + | ||
319 | +enum { | ||
320 | + INT_STA_RGMII_LINK = (1 << 16), | ||
321 | + INT_STA_RX_EARLY = (1 << 13), | ||
322 | + INT_STA_RX_OVERFLOW = (1 << 12), | ||
323 | + INT_STA_RX_TIMEOUT = (1 << 11), | ||
324 | + INT_STA_RX_DMA_STOP = (1 << 10), | ||
325 | + INT_STA_RX_BUF_UA = (1 << 9), | ||
326 | + INT_STA_RX = (1 << 8), | ||
327 | + INT_STA_TX_EARLY = (1 << 5), | ||
328 | + INT_STA_TX_UNDERFLOW = (1 << 4), | ||
329 | + INT_STA_TX_TIMEOUT = (1 << 3), | ||
330 | + INT_STA_TX_BUF_UA = (1 << 2), | ||
331 | + INT_STA_TX_DMA_STOP = (1 << 1), | ||
332 | + INT_STA_TX = (1 << 0), | ||
333 | +}; | ||
334 | + | ||
335 | +enum { | ||
336 | + INT_EN_RX_EARLY = (1 << 13), | ||
337 | + INT_EN_RX_OVERFLOW = (1 << 12), | ||
338 | + INT_EN_RX_TIMEOUT = (1 << 11), | ||
339 | + INT_EN_RX_DMA_STOP = (1 << 10), | ||
340 | + INT_EN_RX_BUF_UA = (1 << 9), | ||
341 | + INT_EN_RX = (1 << 8), | ||
342 | + INT_EN_TX_EARLY = (1 << 5), | ||
343 | + INT_EN_TX_UNDERFLOW = (1 << 4), | ||
344 | + INT_EN_TX_TIMEOUT = (1 << 3), | ||
345 | + INT_EN_TX_BUF_UA = (1 << 2), | ||
346 | + INT_EN_TX_DMA_STOP = (1 << 1), | ||
347 | + INT_EN_TX = (1 << 0), | ||
348 | +}; | ||
349 | + | ||
350 | +enum { | ||
351 | + TX_CTL0_TX_EN = (1 << 31), | ||
352 | + TX_CTL1_TX_DMA_START = (1 << 31), | ||
353 | + TX_CTL1_TX_DMA_EN = (1 << 30), | ||
354 | + TX_CTL1_TX_FLUSH = (1 << 0), | ||
355 | +}; | ||
356 | + | ||
357 | +enum { | ||
358 | + RX_CTL0_RX_EN = (1 << 31), | ||
359 | + RX_CTL0_STRIP_FCS = (1 << 28), | ||
360 | + RX_CTL0_CRC_IPV4 = (1 << 27), | ||
361 | +}; | ||
362 | + | ||
363 | +enum { | ||
364 | + RX_CTL1_RX_DMA_START = (1 << 31), | ||
365 | + RX_CTL1_RX_DMA_EN = (1 << 30), | ||
366 | + RX_CTL1_RX_MD = (1 << 1), | ||
367 | +}; | ||
368 | + | ||
369 | +enum { | ||
370 | + RX_FRM_FLT_DIS_ADDR = (1 << 31), | ||
371 | +}; | ||
372 | + | ||
373 | +enum { | ||
374 | + MII_CMD_PHY_ADDR_SHIFT = (12), | ||
375 | + MII_CMD_PHY_ADDR_MASK = (0xf000), | ||
376 | + MII_CMD_PHY_REG_SHIFT = (4), | ||
377 | + MII_CMD_PHY_REG_MASK = (0xf0), | ||
378 | + MII_CMD_PHY_RW = (1 << 1), | ||
379 | + MII_CMD_PHY_BUSY = (1 << 0), | ||
380 | +}; | ||
381 | + | ||
382 | +enum { | ||
383 | + TX_DMA_STA_STOP = (0b000), | ||
384 | + TX_DMA_STA_RUN_FETCH = (0b001), | ||
385 | + TX_DMA_STA_WAIT_STA = (0b010), | ||
386 | +}; | ||
387 | + | ||
388 | +enum { | ||
389 | + RX_DMA_STA_STOP = (0b000), | ||
390 | + RX_DMA_STA_RUN_FETCH = (0b001), | ||
391 | + RX_DMA_STA_WAIT_FRM = (0b011), | ||
392 | +}; | ||
393 | + | ||
394 | +/* EMAC register reset values */ | ||
395 | +enum { | ||
396 | + REG_BASIC_CTL_1_RST = 0x08000000, | ||
397 | +}; | ||
398 | + | ||
399 | +/* EMAC constants */ | ||
400 | +enum { | ||
401 | + AW_SUN8I_EMAC_MIN_PKT_SZ = 64 | ||
402 | +}; | ||
403 | + | ||
404 | +/* Transmit/receive frame descriptor */ | ||
405 | +typedef struct FrameDescriptor { | ||
406 | + uint32_t status; | ||
407 | + uint32_t status2; | ||
408 | + uint32_t addr; | ||
409 | + uint32_t next; | ||
410 | +} FrameDescriptor; | ||
411 | + | ||
412 | +/* Frame descriptor flags */ | ||
413 | +enum { | ||
414 | + DESC_STATUS_CTL = (1 << 31), | ||
415 | + DESC_STATUS2_BUF_SIZE_MASK = (0x7ff), | ||
416 | +}; | ||
417 | + | ||
418 | +/* Transmit frame descriptor flags */ | ||
419 | +enum { | ||
420 | + TX_DESC_STATUS_LENGTH_ERR = (1 << 14), | ||
421 | + TX_DESC_STATUS2_FIRST_DESC = (1 << 29), | ||
422 | + TX_DESC_STATUS2_LAST_DESC = (1 << 30), | ||
423 | + TX_DESC_STATUS2_CHECKSUM_MASK = (0x3 << 27), | ||
424 | +}; | ||
425 | + | ||
426 | +/* Receive frame descriptor flags */ | ||
427 | +enum { | ||
428 | + RX_DESC_STATUS_FIRST_DESC = (1 << 9), | ||
429 | + RX_DESC_STATUS_LAST_DESC = (1 << 8), | ||
430 | + RX_DESC_STATUS_FRM_LEN_MASK = (0x3fff0000), | ||
431 | + RX_DESC_STATUS_FRM_LEN_SHIFT = (16), | ||
432 | + RX_DESC_STATUS_NO_BUF = (1 << 14), | ||
433 | + RX_DESC_STATUS_HEADER_ERR = (1 << 7), | ||
434 | + RX_DESC_STATUS_LENGTH_ERR = (1 << 4), | ||
435 | + RX_DESC_STATUS_CRC_ERR = (1 << 1), | ||
436 | + RX_DESC_STATUS_PAYLOAD_ERR = (1 << 0), | ||
437 | + RX_DESC_STATUS2_RX_INT_CTL = (1 << 31), | ||
438 | +}; | ||
439 | + | ||
440 | +/* MII register offsets */ | ||
441 | +enum { | ||
442 | + MII_REG_CR = (0x0), /* Control */ | ||
443 | + MII_REG_ST = (0x1), /* Status */ | ||
444 | + MII_REG_ID_HIGH = (0x2), /* Identifier High */ | ||
445 | + MII_REG_ID_LOW = (0x3), /* Identifier Low */ | ||
446 | + MII_REG_ADV = (0x4), /* Advertised abilities */ | ||
447 | + MII_REG_LPA = (0x5), /* Link partner abilities */ | ||
448 | +}; | ||
449 | + | ||
450 | +/* MII register flags */ | ||
451 | +enum { | ||
452 | + MII_REG_CR_RESET = (1 << 15), | ||
453 | + MII_REG_CR_POWERDOWN = (1 << 11), | ||
454 | + MII_REG_CR_10Mbit = (0), | ||
455 | + MII_REG_CR_100Mbit = (1 << 13), | ||
456 | + MII_REG_CR_1000Mbit = (1 << 6), | ||
457 | + MII_REG_CR_AUTO_NEG = (1 << 12), | ||
458 | + MII_REG_CR_AUTO_NEG_RESTART = (1 << 9), | ||
459 | + MII_REG_CR_FULLDUPLEX = (1 << 8), | ||
460 | +}; | ||
461 | + | ||
462 | +enum { | ||
463 | + MII_REG_ST_100BASE_T4 = (1 << 15), | ||
464 | + MII_REG_ST_100BASE_X_FD = (1 << 14), | ||
465 | + MII_REG_ST_100BASE_X_HD = (1 << 13), | ||
466 | + MII_REG_ST_10_FD = (1 << 12), | ||
467 | + MII_REG_ST_10_HD = (1 << 11), | ||
468 | + MII_REG_ST_100BASE_T2_FD = (1 << 10), | ||
469 | + MII_REG_ST_100BASE_T2_HD = (1 << 9), | ||
470 | + MII_REG_ST_AUTONEG_COMPLETE = (1 << 5), | ||
471 | + MII_REG_ST_AUTONEG_AVAIL = (1 << 3), | ||
472 | + MII_REG_ST_LINK_UP = (1 << 2), | ||
473 | +}; | ||
474 | + | ||
475 | +enum { | ||
476 | + MII_REG_LPA_10_HD = (1 << 5), | ||
477 | + MII_REG_LPA_10_FD = (1 << 6), | ||
478 | + MII_REG_LPA_100_HD = (1 << 7), | ||
479 | + MII_REG_LPA_100_FD = (1 << 8), | ||
480 | + MII_REG_LPA_PAUSE = (1 << 10), | ||
481 | + MII_REG_LPA_ASYMPAUSE = (1 << 11), | ||
482 | +}; | ||
483 | + | ||
484 | +/* MII constants */ | ||
485 | +enum { | ||
486 | + MII_PHY_ID_HIGH = 0x0044, | ||
487 | + MII_PHY_ID_LOW = 0x1400, | ||
488 | +}; | ||
489 | + | ||
490 | +static void allwinner_sun8i_emac_mii_set_link(AwSun8iEmacState *s, | ||
491 | + bool link_active) | ||
492 | +{ | ||
493 | + if (link_active) { | ||
494 | + s->mii_st |= MII_REG_ST_LINK_UP; | ||
495 | + } else { | ||
496 | + s->mii_st &= ~MII_REG_ST_LINK_UP; | ||
497 | + } | 49 | + } |
498 | +} | 50 | +} |
499 | + | 51 | + |
500 | +static void allwinner_sun8i_emac_mii_reset(AwSun8iEmacState *s, | 52 | +static Property pca955x_properties[] = { |
501 | + bool link_active) | 53 | + DEFINE_PROP_STRING("description", PCA955xState, description), |
502 | +{ | ||
503 | + s->mii_cr = MII_REG_CR_100Mbit | MII_REG_CR_AUTO_NEG | | ||
504 | + MII_REG_CR_FULLDUPLEX; | ||
505 | + s->mii_st = MII_REG_ST_100BASE_T4 | MII_REG_ST_100BASE_X_FD | | ||
506 | + MII_REG_ST_100BASE_X_HD | MII_REG_ST_10_FD | MII_REG_ST_10_HD | | ||
507 | + MII_REG_ST_100BASE_T2_FD | MII_REG_ST_100BASE_T2_HD | | ||
508 | + MII_REG_ST_AUTONEG_COMPLETE | MII_REG_ST_AUTONEG_AVAIL; | ||
509 | + s->mii_adv = 0; | ||
510 | + | ||
511 | + allwinner_sun8i_emac_mii_set_link(s, link_active); | ||
512 | +} | ||
513 | + | ||
514 | +static void allwinner_sun8i_emac_mii_cmd(AwSun8iEmacState *s) | ||
515 | +{ | ||
516 | + uint8_t addr, reg; | ||
517 | + | ||
518 | + addr = (s->mii_cmd & MII_CMD_PHY_ADDR_MASK) >> MII_CMD_PHY_ADDR_SHIFT; | ||
519 | + reg = (s->mii_cmd & MII_CMD_PHY_REG_MASK) >> MII_CMD_PHY_REG_SHIFT; | ||
520 | + | ||
521 | + if (addr != s->mii_phy_addr) { | ||
522 | + return; | ||
523 | + } | ||
524 | + | ||
525 | + /* Read or write a PHY register? */ | ||
526 | + if (s->mii_cmd & MII_CMD_PHY_RW) { | ||
527 | + trace_allwinner_sun8i_emac_mii_write_reg(reg, s->mii_data); | ||
528 | + | ||
529 | + switch (reg) { | ||
530 | + case MII_REG_CR: | ||
531 | + if (s->mii_data & MII_REG_CR_RESET) { | ||
532 | + allwinner_sun8i_emac_mii_reset(s, s->mii_st & | ||
533 | + MII_REG_ST_LINK_UP); | ||
534 | + } else { | ||
535 | + s->mii_cr = s->mii_data & ~(MII_REG_CR_RESET | | ||
536 | + MII_REG_CR_AUTO_NEG_RESTART); | ||
537 | + } | ||
538 | + break; | ||
539 | + case MII_REG_ADV: | ||
540 | + s->mii_adv = s->mii_data; | ||
541 | + break; | ||
542 | + case MII_REG_ID_HIGH: | ||
543 | + case MII_REG_ID_LOW: | ||
544 | + case MII_REG_LPA: | ||
545 | + break; | ||
546 | + default: | ||
547 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to " | ||
548 | + "unknown MII register 0x%x\n", reg); | ||
549 | + break; | ||
550 | + } | ||
551 | + } else { | ||
552 | + switch (reg) { | ||
553 | + case MII_REG_CR: | ||
554 | + s->mii_data = s->mii_cr; | ||
555 | + break; | ||
556 | + case MII_REG_ST: | ||
557 | + s->mii_data = s->mii_st; | ||
558 | + break; | ||
559 | + case MII_REG_ID_HIGH: | ||
560 | + s->mii_data = MII_PHY_ID_HIGH; | ||
561 | + break; | ||
562 | + case MII_REG_ID_LOW: | ||
563 | + s->mii_data = MII_PHY_ID_LOW; | ||
564 | + break; | ||
565 | + case MII_REG_ADV: | ||
566 | + s->mii_data = s->mii_adv; | ||
567 | + break; | ||
568 | + case MII_REG_LPA: | ||
569 | + s->mii_data = MII_REG_LPA_10_HD | MII_REG_LPA_10_FD | | ||
570 | + MII_REG_LPA_100_HD | MII_REG_LPA_100_FD | | ||
571 | + MII_REG_LPA_PAUSE | MII_REG_LPA_ASYMPAUSE; | ||
572 | + break; | ||
573 | + default: | ||
574 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to " | ||
575 | + "unknown MII register 0x%x\n", reg); | ||
576 | + s->mii_data = 0; | ||
577 | + break; | ||
578 | + } | ||
579 | + | ||
580 | + trace_allwinner_sun8i_emac_mii_read_reg(reg, s->mii_data); | ||
581 | + } | ||
582 | +} | ||
583 | + | ||
584 | +static void allwinner_sun8i_emac_update_irq(AwSun8iEmacState *s) | ||
585 | +{ | ||
586 | + qemu_set_irq(s->irq, (s->int_sta & s->int_en) != 0); | ||
587 | +} | ||
588 | + | ||
589 | +static uint32_t allwinner_sun8i_emac_next_desc(FrameDescriptor *desc, | ||
590 | + size_t min_size) | ||
591 | +{ | ||
592 | + uint32_t paddr = desc->next; | ||
593 | + | ||
594 | + cpu_physical_memory_read(paddr, desc, sizeof(*desc)); | ||
595 | + | ||
596 | + if ((desc->status & DESC_STATUS_CTL) && | ||
597 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
598 | + return paddr; | ||
599 | + } else { | ||
600 | + return 0; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static uint32_t allwinner_sun8i_emac_get_desc(FrameDescriptor *desc, | ||
605 | + uint32_t start_addr, | ||
606 | + size_t min_size) | ||
607 | +{ | ||
608 | + uint32_t desc_addr = start_addr; | ||
609 | + | ||
610 | + /* Note that the list is a cycle. Last entry points back to the head. */ | ||
611 | + while (desc_addr != 0) { | ||
612 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
613 | + | ||
614 | + if ((desc->status & DESC_STATUS_CTL) && | ||
615 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
616 | + return desc_addr; | ||
617 | + } else if (desc->next == start_addr) { | ||
618 | + break; | ||
619 | + } else { | ||
620 | + desc_addr = desc->next; | ||
621 | + } | ||
622 | + } | ||
623 | + | ||
624 | + return 0; | ||
625 | +} | ||
626 | + | ||
627 | +static uint32_t allwinner_sun8i_emac_rx_desc(AwSun8iEmacState *s, | ||
628 | + FrameDescriptor *desc, | ||
629 | + size_t min_size) | ||
630 | +{ | ||
631 | + return allwinner_sun8i_emac_get_desc(desc, s->rx_desc_curr, min_size); | ||
632 | +} | ||
633 | + | ||
634 | +static uint32_t allwinner_sun8i_emac_tx_desc(AwSun8iEmacState *s, | ||
635 | + FrameDescriptor *desc, | ||
636 | + size_t min_size) | ||
637 | +{ | ||
638 | + return allwinner_sun8i_emac_get_desc(desc, s->tx_desc_head, min_size); | ||
639 | +} | ||
640 | + | ||
641 | +static void allwinner_sun8i_emac_flush_desc(FrameDescriptor *desc, | ||
642 | + uint32_t phys_addr) | ||
643 | +{ | ||
644 | + cpu_physical_memory_write(phys_addr, desc, sizeof(*desc)); | ||
645 | +} | ||
646 | + | ||
647 | +static int allwinner_sun8i_emac_can_receive(NetClientState *nc) | ||
648 | +{ | ||
649 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
650 | + FrameDescriptor desc; | ||
651 | + | ||
652 | + return (s->rx_ctl0 & RX_CTL0_RX_EN) && | ||
653 | + (allwinner_sun8i_emac_rx_desc(s, &desc, 0) != 0); | ||
654 | +} | ||
655 | + | ||
656 | +static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc, | ||
657 | + const uint8_t *buf, | ||
658 | + size_t size) | ||
659 | +{ | ||
660 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
661 | + FrameDescriptor desc; | ||
662 | + size_t bytes_left = size; | ||
663 | + size_t desc_bytes = 0; | ||
664 | + size_t pad_fcs_size = 4; | ||
665 | + size_t padding = 0; | ||
666 | + | ||
667 | + if (!(s->rx_ctl0 & RX_CTL0_RX_EN)) { | ||
668 | + return -1; | ||
669 | + } | ||
670 | + | ||
671 | + s->rx_desc_curr = allwinner_sun8i_emac_rx_desc(s, &desc, | ||
672 | + AW_SUN8I_EMAC_MIN_PKT_SZ); | ||
673 | + if (!s->rx_desc_curr) { | ||
674 | + s->int_sta |= INT_STA_RX_BUF_UA; | ||
675 | + } | ||
676 | + | ||
677 | + /* Keep filling RX descriptors until the whole frame is written */ | ||
678 | + while (s->rx_desc_curr && bytes_left > 0) { | ||
679 | + desc.status &= ~DESC_STATUS_CTL; | ||
680 | + desc.status &= ~RX_DESC_STATUS_FRM_LEN_MASK; | ||
681 | + | ||
682 | + if (bytes_left == size) { | ||
683 | + desc.status |= RX_DESC_STATUS_FIRST_DESC; | ||
684 | + } | ||
685 | + | ||
686 | + if ((desc.status2 & DESC_STATUS2_BUF_SIZE_MASK) < | ||
687 | + (bytes_left + pad_fcs_size)) { | ||
688 | + desc_bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
689 | + desc.status |= desc_bytes << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
690 | + } else { | ||
691 | + padding = pad_fcs_size; | ||
692 | + if (bytes_left < AW_SUN8I_EMAC_MIN_PKT_SZ) { | ||
693 | + padding += (AW_SUN8I_EMAC_MIN_PKT_SZ - bytes_left); | ||
694 | + } | ||
695 | + | ||
696 | + desc_bytes = (bytes_left); | ||
697 | + desc.status |= RX_DESC_STATUS_LAST_DESC; | ||
698 | + desc.status |= (bytes_left + padding) | ||
699 | + << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
700 | + } | ||
701 | + | ||
702 | + cpu_physical_memory_write(desc.addr, buf, desc_bytes); | ||
703 | + allwinner_sun8i_emac_flush_desc(&desc, s->rx_desc_curr); | ||
704 | + trace_allwinner_sun8i_emac_receive(s->rx_desc_curr, desc.addr, | ||
705 | + desc_bytes); | ||
706 | + | ||
707 | + /* Check if frame needs to raise the receive interrupt */ | ||
708 | + if (!(desc.status2 & RX_DESC_STATUS2_RX_INT_CTL)) { | ||
709 | + s->int_sta |= INT_STA_RX; | ||
710 | + } | ||
711 | + | ||
712 | + /* Increment variables */ | ||
713 | + buf += desc_bytes; | ||
714 | + bytes_left -= desc_bytes; | ||
715 | + | ||
716 | + /* Move to the next descriptor */ | ||
717 | + s->rx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 64); | ||
718 | + if (!s->rx_desc_curr) { | ||
719 | + /* Not enough buffer space available */ | ||
720 | + s->int_sta |= INT_STA_RX_BUF_UA; | ||
721 | + s->rx_desc_curr = s->rx_desc_head; | ||
722 | + break; | ||
723 | + } | ||
724 | + } | ||
725 | + | ||
726 | + /* Report receive DMA is finished */ | ||
727 | + s->rx_ctl1 &= ~RX_CTL1_RX_DMA_START; | ||
728 | + allwinner_sun8i_emac_update_irq(s); | ||
729 | + | ||
730 | + return size; | ||
731 | +} | ||
732 | + | ||
733 | +static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s) | ||
734 | +{ | ||
735 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
736 | + FrameDescriptor desc; | ||
737 | + size_t bytes = 0; | ||
738 | + size_t packet_bytes = 0; | ||
739 | + size_t transmitted = 0; | ||
740 | + static uint8_t packet_buf[2048]; | ||
741 | + | ||
742 | + s->tx_desc_curr = allwinner_sun8i_emac_tx_desc(s, &desc, 0); | ||
743 | + | ||
744 | + /* Read all transmit descriptors */ | ||
745 | + while (s->tx_desc_curr != 0) { | ||
746 | + | ||
747 | + /* Read from physical memory into packet buffer */ | ||
748 | + bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
749 | + if (bytes + packet_bytes > sizeof(packet_buf)) { | ||
750 | + desc.status |= TX_DESC_STATUS_LENGTH_ERR; | ||
751 | + break; | ||
752 | + } | ||
753 | + cpu_physical_memory_read(desc.addr, packet_buf + packet_bytes, bytes); | ||
754 | + packet_bytes += bytes; | ||
755 | + desc.status &= ~DESC_STATUS_CTL; | ||
756 | + allwinner_sun8i_emac_flush_desc(&desc, s->tx_desc_curr); | ||
757 | + | ||
758 | + /* After the last descriptor, send the packet */ | ||
759 | + if (desc.status2 & TX_DESC_STATUS2_LAST_DESC) { | ||
760 | + if (desc.status2 & TX_DESC_STATUS2_CHECKSUM_MASK) { | ||
761 | + net_checksum_calculate(packet_buf, packet_bytes); | ||
762 | + } | ||
763 | + | ||
764 | + qemu_send_packet(nc, packet_buf, packet_bytes); | ||
765 | + trace_allwinner_sun8i_emac_transmit(s->tx_desc_curr, desc.addr, | ||
766 | + bytes); | ||
767 | + | ||
768 | + packet_bytes = 0; | ||
769 | + transmitted++; | ||
770 | + } | ||
771 | + s->tx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 0); | ||
772 | + } | ||
773 | + | ||
774 | + /* Raise transmit completed interrupt */ | ||
775 | + if (transmitted > 0) { | ||
776 | + s->int_sta |= INT_STA_TX; | ||
777 | + s->tx_ctl1 &= ~TX_CTL1_TX_DMA_START; | ||
778 | + allwinner_sun8i_emac_update_irq(s); | ||
779 | + } | ||
780 | +} | ||
781 | + | ||
782 | +static void allwinner_sun8i_emac_reset(DeviceState *dev) | ||
783 | +{ | ||
784 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
785 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
786 | + | ||
787 | + trace_allwinner_sun8i_emac_reset(); | ||
788 | + | ||
789 | + s->mii_cmd = 0; | ||
790 | + s->mii_data = 0; | ||
791 | + s->basic_ctl0 = 0; | ||
792 | + s->basic_ctl1 = REG_BASIC_CTL_1_RST; | ||
793 | + s->int_en = 0; | ||
794 | + s->int_sta = 0; | ||
795 | + s->frm_flt = 0; | ||
796 | + s->rx_ctl0 = 0; | ||
797 | + s->rx_ctl1 = RX_CTL1_RX_MD; | ||
798 | + s->rx_desc_head = 0; | ||
799 | + s->rx_desc_curr = 0; | ||
800 | + s->tx_ctl0 = 0; | ||
801 | + s->tx_ctl1 = 0; | ||
802 | + s->tx_desc_head = 0; | ||
803 | + s->tx_desc_curr = 0; | ||
804 | + s->tx_flowctl = 0; | ||
805 | + | ||
806 | + allwinner_sun8i_emac_mii_reset(s, !nc->link_down); | ||
807 | +} | ||
808 | + | ||
809 | +static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset, | ||
810 | + unsigned size) | ||
811 | +{ | ||
812 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
813 | + uint64_t value = 0; | ||
814 | + FrameDescriptor desc; | ||
815 | + | ||
816 | + switch (offset) { | ||
817 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
818 | + value = s->basic_ctl0; | ||
819 | + break; | ||
820 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
821 | + value = s->basic_ctl1; | ||
822 | + break; | ||
823 | + case REG_INT_STA: /* Interrupt Status */ | ||
824 | + value = s->int_sta; | ||
825 | + break; | ||
826 | + case REG_INT_EN: /* Interupt Enable */ | ||
827 | + value = s->int_en; | ||
828 | + break; | ||
829 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
830 | + value = s->tx_ctl0; | ||
831 | + break; | ||
832 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
833 | + value = s->tx_ctl1; | ||
834 | + break; | ||
835 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
836 | + value = s->tx_flowctl; | ||
837 | + break; | ||
838 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
839 | + value = s->tx_desc_head; | ||
840 | + break; | ||
841 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
842 | + value = s->rx_ctl0; | ||
843 | + break; | ||
844 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
845 | + value = s->rx_ctl1; | ||
846 | + break; | ||
847 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
848 | + value = s->rx_desc_head; | ||
849 | + break; | ||
850 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
851 | + value = s->frm_flt; | ||
852 | + break; | ||
853 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
854 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
855 | + break; | ||
856 | + case REG_MII_CMD: /* Management Interface Command */ | ||
857 | + value = s->mii_cmd; | ||
858 | + break; | ||
859 | + case REG_MII_DATA: /* Management Interface Data */ | ||
860 | + value = s->mii_data; | ||
861 | + break; | ||
862 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
863 | + value = *(((uint32_t *) (s->conf.macaddr.a)) + 1); | ||
864 | + break; | ||
865 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
866 | + value = *(uint32_t *) (s->conf.macaddr.a); | ||
867 | + break; | ||
868 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
869 | + break; | ||
870 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
871 | + value = s->tx_desc_curr; | ||
872 | + break; | ||
873 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
874 | + if (s->tx_desc_curr != 0) { | ||
875 | + cpu_physical_memory_read(s->tx_desc_curr, &desc, sizeof(desc)); | ||
876 | + value = desc.addr; | ||
877 | + } else { | ||
878 | + value = 0; | ||
879 | + } | ||
880 | + break; | ||
881 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
882 | + break; | ||
883 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
884 | + value = s->rx_desc_curr; | ||
885 | + break; | ||
886 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
887 | + if (s->rx_desc_curr != 0) { | ||
888 | + cpu_physical_memory_read(s->rx_desc_curr, &desc, sizeof(desc)); | ||
889 | + value = desc.addr; | ||
890 | + } else { | ||
891 | + value = 0; | ||
892 | + } | ||
893 | + break; | ||
894 | + case REG_RGMII_STA: /* RGMII Status */ | ||
895 | + break; | ||
896 | + default: | ||
897 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to unknown " | ||
898 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
899 | + offset); | ||
900 | + } | ||
901 | + | ||
902 | + trace_allwinner_sun8i_emac_read(offset, value); | ||
903 | + return value; | ||
904 | +} | ||
905 | + | ||
906 | +static void allwinner_sun8i_emac_write(void *opaque, hwaddr offset, | ||
907 | + uint64_t value, unsigned size) | ||
908 | +{ | ||
909 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
910 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
911 | + | ||
912 | + trace_allwinner_sun8i_emac_write(offset, value); | ||
913 | + | ||
914 | + switch (offset) { | ||
915 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
916 | + s->basic_ctl0 = value; | ||
917 | + break; | ||
918 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
919 | + if (value & BASIC_CTL1_SOFTRST) { | ||
920 | + allwinner_sun8i_emac_reset(DEVICE(s)); | ||
921 | + value &= ~BASIC_CTL1_SOFTRST; | ||
922 | + } | ||
923 | + s->basic_ctl1 = value; | ||
924 | + if (allwinner_sun8i_emac_can_receive(nc)) { | ||
925 | + qemu_flush_queued_packets(nc); | ||
926 | + } | ||
927 | + break; | ||
928 | + case REG_INT_STA: /* Interrupt Status */ | ||
929 | + s->int_sta &= ~value; | ||
930 | + allwinner_sun8i_emac_update_irq(s); | ||
931 | + break; | ||
932 | + case REG_INT_EN: /* Interrupt Enable */ | ||
933 | + s->int_en = value; | ||
934 | + allwinner_sun8i_emac_update_irq(s); | ||
935 | + break; | ||
936 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
937 | + s->tx_ctl0 = value; | ||
938 | + break; | ||
939 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
940 | + s->tx_ctl1 = value; | ||
941 | + if (value & TX_CTL1_TX_DMA_EN) { | ||
942 | + allwinner_sun8i_emac_transmit(s); | ||
943 | + } | ||
944 | + break; | ||
945 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
946 | + s->tx_flowctl = value; | ||
947 | + break; | ||
948 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
949 | + s->tx_desc_head = value; | ||
950 | + s->tx_desc_curr = value; | ||
951 | + break; | ||
952 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
953 | + s->rx_ctl0 = value; | ||
954 | + break; | ||
955 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
956 | + s->rx_ctl1 = value | RX_CTL1_RX_MD; | ||
957 | + if ((value & RX_CTL1_RX_DMA_EN) && | ||
958 | + allwinner_sun8i_emac_can_receive(nc)) { | ||
959 | + qemu_flush_queued_packets(nc); | ||
960 | + } | ||
961 | + break; | ||
962 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
963 | + s->rx_desc_head = value; | ||
964 | + s->rx_desc_curr = value; | ||
965 | + break; | ||
966 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
967 | + s->frm_flt = value; | ||
968 | + break; | ||
969 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
970 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
971 | + break; | ||
972 | + case REG_MII_CMD: /* Management Interface Command */ | ||
973 | + s->mii_cmd = value & ~MII_CMD_PHY_BUSY; | ||
974 | + allwinner_sun8i_emac_mii_cmd(s); | ||
975 | + break; | ||
976 | + case REG_MII_DATA: /* Management Interface Data */ | ||
977 | + s->mii_data = value; | ||
978 | + break; | ||
979 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
980 | + s->conf.macaddr.a[4] = (value & 0xff); | ||
981 | + s->conf.macaddr.a[5] = (value & 0xff00) >> 8; | ||
982 | + break; | ||
983 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
984 | + s->conf.macaddr.a[0] = (value & 0xff); | ||
985 | + s->conf.macaddr.a[1] = (value & 0xff00) >> 8; | ||
986 | + s->conf.macaddr.a[2] = (value & 0xff0000) >> 16; | ||
987 | + s->conf.macaddr.a[3] = (value & 0xff000000) >> 24; | ||
988 | + break; | ||
989 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
990 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
991 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
992 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
993 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
994 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
995 | + case REG_RGMII_STA: /* RGMII Status */ | ||
996 | + break; | ||
997 | + default: | ||
998 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to unknown " | ||
999 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
1000 | + offset); | ||
1001 | + } | ||
1002 | +} | ||
1003 | + | ||
1004 | +static void allwinner_sun8i_emac_set_link(NetClientState *nc) | ||
1005 | +{ | ||
1006 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
1007 | + | ||
1008 | + trace_allwinner_sun8i_emac_set_link(!nc->link_down); | ||
1009 | + allwinner_sun8i_emac_mii_set_link(s, !nc->link_down); | ||
1010 | +} | ||
1011 | + | ||
1012 | +static const MemoryRegionOps allwinner_sun8i_emac_mem_ops = { | ||
1013 | + .read = allwinner_sun8i_emac_read, | ||
1014 | + .write = allwinner_sun8i_emac_write, | ||
1015 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
1016 | + .valid = { | ||
1017 | + .min_access_size = 4, | ||
1018 | + .max_access_size = 4, | ||
1019 | + }, | ||
1020 | + .impl.min_access_size = 4, | ||
1021 | +}; | ||
1022 | + | ||
1023 | +static NetClientInfo net_allwinner_sun8i_emac_info = { | ||
1024 | + .type = NET_CLIENT_DRIVER_NIC, | ||
1025 | + .size = sizeof(NICState), | ||
1026 | + .can_receive = allwinner_sun8i_emac_can_receive, | ||
1027 | + .receive = allwinner_sun8i_emac_receive, | ||
1028 | + .link_status_changed = allwinner_sun8i_emac_set_link, | ||
1029 | +}; | ||
1030 | + | ||
1031 | +static void allwinner_sun8i_emac_init(Object *obj) | ||
1032 | +{ | ||
1033 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
1034 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(obj); | ||
1035 | + | ||
1036 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sun8i_emac_mem_ops, | ||
1037 | + s, TYPE_AW_SUN8I_EMAC, 64 * KiB); | ||
1038 | + sysbus_init_mmio(sbd, &s->iomem); | ||
1039 | + sysbus_init_irq(sbd, &s->irq); | ||
1040 | +} | ||
1041 | + | ||
1042 | +static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp) | ||
1043 | +{ | ||
1044 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
1045 | + | ||
1046 | + qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
1047 | + s->nic = qemu_new_nic(&net_allwinner_sun8i_emac_info, &s->conf, | ||
1048 | + object_get_typename(OBJECT(dev)), dev->id, s); | ||
1049 | + qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | ||
1050 | +} | ||
1051 | + | ||
1052 | +static Property allwinner_sun8i_emac_properties[] = { | ||
1053 | + DEFINE_NIC_PROPERTIES(AwSun8iEmacState, conf), | ||
1054 | + DEFINE_PROP_UINT8("phy-addr", AwSun8iEmacState, mii_phy_addr, 0), | ||
1055 | + DEFINE_PROP_END_OF_LIST(), | 54 | + DEFINE_PROP_END_OF_LIST(), |
1056 | +}; | 55 | +}; |
1057 | + | 56 | + |
1058 | +static int allwinner_sun8i_emac_post_load(void *opaque, int version_id) | 57 | static void pca955x_class_init(ObjectClass *klass, void *data) |
1059 | +{ | 58 | { |
1060 | + AwSun8iEmacState *s = opaque; | ||
1061 | + | ||
1062 | + allwinner_sun8i_emac_set_link(qemu_get_queue(s->nic)); | ||
1063 | + | ||
1064 | + return 0; | ||
1065 | +} | ||
1066 | + | ||
1067 | +static const VMStateDescription vmstate_aw_emac = { | ||
1068 | + .name = "allwinner-sun8i-emac", | ||
1069 | + .version_id = 1, | ||
1070 | + .minimum_version_id = 1, | ||
1071 | + .post_load = allwinner_sun8i_emac_post_load, | ||
1072 | + .fields = (VMStateField[]) { | ||
1073 | + VMSTATE_UINT8(mii_phy_addr, AwSun8iEmacState), | ||
1074 | + VMSTATE_UINT32(mii_cmd, AwSun8iEmacState), | ||
1075 | + VMSTATE_UINT32(mii_data, AwSun8iEmacState), | ||
1076 | + VMSTATE_UINT32(mii_cr, AwSun8iEmacState), | ||
1077 | + VMSTATE_UINT32(mii_st, AwSun8iEmacState), | ||
1078 | + VMSTATE_UINT32(mii_adv, AwSun8iEmacState), | ||
1079 | + VMSTATE_UINT32(basic_ctl0, AwSun8iEmacState), | ||
1080 | + VMSTATE_UINT32(basic_ctl1, AwSun8iEmacState), | ||
1081 | + VMSTATE_UINT32(int_en, AwSun8iEmacState), | ||
1082 | + VMSTATE_UINT32(int_sta, AwSun8iEmacState), | ||
1083 | + VMSTATE_UINT32(frm_flt, AwSun8iEmacState), | ||
1084 | + VMSTATE_UINT32(rx_ctl0, AwSun8iEmacState), | ||
1085 | + VMSTATE_UINT32(rx_ctl1, AwSun8iEmacState), | ||
1086 | + VMSTATE_UINT32(rx_desc_head, AwSun8iEmacState), | ||
1087 | + VMSTATE_UINT32(rx_desc_curr, AwSun8iEmacState), | ||
1088 | + VMSTATE_UINT32(tx_ctl0, AwSun8iEmacState), | ||
1089 | + VMSTATE_UINT32(tx_ctl1, AwSun8iEmacState), | ||
1090 | + VMSTATE_UINT32(tx_desc_head, AwSun8iEmacState), | ||
1091 | + VMSTATE_UINT32(tx_desc_curr, AwSun8iEmacState), | ||
1092 | + VMSTATE_UINT32(tx_flowctl, AwSun8iEmacState), | ||
1093 | + VMSTATE_END_OF_LIST() | ||
1094 | + } | ||
1095 | +}; | ||
1096 | + | ||
1097 | +static void allwinner_sun8i_emac_class_init(ObjectClass *klass, void *data) | ||
1098 | +{ | ||
1099 | + DeviceClass *dc = DEVICE_CLASS(klass); | 59 | + DeviceClass *dc = DEVICE_CLASS(klass); |
1100 | + | 60 | I2CSlaveClass *k = I2C_SLAVE_CLASS(klass); |
1101 | + dc->realize = allwinner_sun8i_emac_realize; | 61 | |
1102 | + dc->reset = allwinner_sun8i_emac_reset; | 62 | k->event = pca955x_event; |
1103 | + dc->vmsd = &vmstate_aw_emac; | 63 | k->recv = pca955x_recv; |
1104 | + device_class_set_props(dc, allwinner_sun8i_emac_properties); | 64 | k->send = pca955x_send; |
1105 | +} | 65 | + dc->realize = pca955x_realize; |
1106 | + | 66 | + device_class_set_props(dc, pca955x_properties); |
1107 | +static const TypeInfo allwinner_sun8i_emac_info = { | 67 | } |
1108 | + .name = TYPE_AW_SUN8I_EMAC, | 68 | |
1109 | + .parent = TYPE_SYS_BUS_DEVICE, | 69 | static const TypeInfo pca955x_info = { |
1110 | + .instance_size = sizeof(AwSun8iEmacState), | ||
1111 | + .instance_init = allwinner_sun8i_emac_init, | ||
1112 | + .class_init = allwinner_sun8i_emac_class_init, | ||
1113 | +}; | ||
1114 | + | ||
1115 | +static void allwinner_sun8i_emac_register_types(void) | ||
1116 | +{ | ||
1117 | + type_register_static(&allwinner_sun8i_emac_info); | ||
1118 | +} | ||
1119 | + | ||
1120 | +type_init(allwinner_sun8i_emac_register_types) | ||
1121 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
1122 | index XXXXXXX..XXXXXXX 100644 | ||
1123 | --- a/hw/arm/Kconfig | ||
1124 | +++ b/hw/arm/Kconfig | ||
1125 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
1126 | config ALLWINNER_H3 | ||
1127 | bool | ||
1128 | select ALLWINNER_A10_PIT | ||
1129 | + select ALLWINNER_SUN8I_EMAC | ||
1130 | select SERIAL | ||
1131 | select ARM_TIMER | ||
1132 | select ARM_GIC | ||
1133 | diff --git a/hw/net/Kconfig b/hw/net/Kconfig | ||
1134 | index XXXXXXX..XXXXXXX 100644 | ||
1135 | --- a/hw/net/Kconfig | ||
1136 | +++ b/hw/net/Kconfig | ||
1137 | @@ -XXX,XX +XXX,XX @@ config MIPSNET | ||
1138 | config ALLWINNER_EMAC | ||
1139 | bool | ||
1140 | |||
1141 | +config ALLWINNER_SUN8I_EMAC | ||
1142 | + bool | ||
1143 | + | ||
1144 | config IMX_FEC | ||
1145 | bool | ||
1146 | |||
1147 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
1148 | index XXXXXXX..XXXXXXX 100644 | ||
1149 | --- a/hw/net/trace-events | ||
1150 | +++ b/hw/net/trace-events | ||
1151 | @@ -XXX,XX +XXX,XX @@ | ||
1152 | # See docs/devel/tracing.txt for syntax documentation. | ||
1153 | |||
1154 | +# allwinner-sun8i-emac.c | ||
1155 | +allwinner_sun8i_emac_mii_write_reg(uint32_t reg, uint32_t value) "MII write: reg=0x%" PRIx32 " value=0x%" PRIx32 | ||
1156 | +allwinner_sun8i_emac_mii_read_reg(uint32_t reg, uint32_t value) "MII read: reg=0x%" PRIx32 " value=0x%" PRIx32 | ||
1157 | +allwinner_sun8i_emac_receive(uint32_t desc, uint32_t paddr, uint32_t bytes) "RX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 | ||
1158 | +allwinner_sun8i_emac_transmit(uint32_t desc, uint32_t paddr, uint32_t bytes) "TX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 | ||
1159 | +allwinner_sun8i_emac_reset(void) "HW reset" | ||
1160 | +allwinner_sun8i_emac_set_link(bool active) "Set link: active=%u" | ||
1161 | +allwinner_sun8i_emac_read(uint64_t offset, uint64_t val) "MMIO read: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
1162 | +allwinner_sun8i_emac_write(uint64_t offset, uint64_t val) "MMIO write: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
1163 | + | ||
1164 | # etraxfs_eth.c | ||
1165 | mdio_phy_read(int regnum, uint16_t value) "read phy_reg:%d value:0x%04x" | ||
1166 | mdio_phy_write(int regnum, uint16_t value) "write phy_reg:%d value:0x%04x" | ||
1167 | -- | 70 | -- |
1168 | 2.20.1 | 71 | 2.20.1 |
1169 | 72 | ||
1170 | 73 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The Security Identifier device found in various Allwinner System on Chip | 3 | Add a trivial representation of the PCA9552 GPIOs. |
4 | designs gives applications a per-board unique identifier. This commit | ||
5 | adds support for the Allwinner Security Identifier using a 128-bit | ||
6 | UUID value as input. | ||
7 | 4 | ||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 5 | Example booting obmc-phosphor-image: |
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 6 | |
10 | Message-id: 20200311221854.30370-8-nieklinnenbank@gmail.com | 7 | $ qemu-system-arm -M witherspoon-bmc -trace pca955x_gpio_status |
8 | 1592689902.327837:pca955x_gpio_status pca-unspecified GPIOs 0-15 [*...............] | ||
9 | 1592689902.329934:pca955x_gpio_status pca-unspecified GPIOs 0-15 [**..............] | ||
10 | 1592689902.330717:pca955x_gpio_status pca-unspecified GPIOs 0-15 [***.............] | ||
11 | 1592689902.331431:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****............] | ||
12 | 1592689902.332163:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........*..] | ||
13 | 1592689902.332888:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........**.] | ||
14 | 1592689902.333629:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........***] | ||
15 | 1592690032.793289:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........*.*] | ||
16 | 1592690033.303163:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........***] | ||
17 | 1592690033.812962:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........*.*] | ||
18 | 1592690034.323234:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........***] | ||
19 | 1592690034.832922:pca955x_gpio_status pca-unspecified GPIOs 0-15 [****.........*.*] | ||
20 | |||
21 | We notice the GPIO #14 (front-power LED) starts to blink. | ||
22 | |||
23 | This LED is described in the witherspoon device-tree [*]: | ||
24 | |||
25 | front-power { | ||
26 | retain-state-shutdown; | ||
27 | default-state = "keep"; | ||
28 | gpios = <&pca0 14 GPIO_ACTIVE_LOW>; | ||
29 | }; | ||
30 | |||
31 | [*] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/arch/arm/boot/dts/aspeed-bmc-opp-witherspoon.dts?id=b1f9be9392f0#n140 | ||
32 | |||
33 | Suggested-by: Cédric Le Goater <clg@kaod.org> | ||
34 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
35 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
36 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
37 | Message-id: 20200623072723.6324-7-f4bug@amsat.org | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 38 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 39 | --- |
13 | hw/misc/Makefile.objs | 1 + | 40 | hw/misc/pca9552.c | 39 +++++++++++++++++++++++++++++++++++++++ |
14 | include/hw/arm/allwinner-h3.h | 3 + | 41 | hw/misc/trace-events | 3 +++ |
15 | include/hw/misc/allwinner-sid.h | 60 ++++++++++++ | 42 | 2 files changed, 42 insertions(+) |
16 | hw/arm/allwinner-h3.c | 11 ++- | ||
17 | hw/arm/orangepi.c | 8 ++ | ||
18 | hw/misc/allwinner-sid.c | 168 ++++++++++++++++++++++++++++++++ | ||
19 | hw/misc/trace-events | 4 + | ||
20 | 7 files changed, 254 insertions(+), 1 deletion(-) | ||
21 | create mode 100644 include/hw/misc/allwinner-sid.h | ||
22 | create mode 100644 hw/misc/allwinner-sid.c | ||
23 | 43 | ||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 44 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
25 | index XXXXXXX..XXXXXXX 100644 | 45 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/misc/Makefile.objs | 46 | --- a/hw/misc/pca9552.c |
27 | +++ b/hw/misc/Makefile.objs | 47 | +++ b/hw/misc/pca9552.c |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | ||
29 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | ||
30 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o | ||
31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | ||
32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o | ||
33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | ||
34 | common-obj-$(CONFIG_NSERIES) += cbus.o | ||
35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o | ||
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ | 48 | @@ -XXX,XX +XXX,XX @@ |
41 | #include "hw/misc/allwinner-h3-ccu.h" | 49 | #include "qemu/osdep.h" |
42 | #include "hw/misc/allwinner-cpucfg.h" | 50 | #include "qemu/log.h" |
43 | #include "hw/misc/allwinner-h3-sysctrl.h" | 51 | #include "qemu/module.h" |
44 | +#include "hw/misc/allwinner-sid.h" | 52 | +#include "qemu/bitops.h" |
45 | #include "target/arm/cpu.h" | 53 | #include "hw/qdev-properties.h" |
46 | 54 | #include "hw/misc/pca9552.h" | |
47 | /** | 55 | #include "hw/misc/pca9552_regs.h" |
48 | @@ -XXX,XX +XXX,XX @@ enum { | 56 | #include "migration/vmstate.h" |
49 | AW_H3_SRAM_A2, | 57 | #include "qapi/error.h" |
50 | AW_H3_SRAM_C, | 58 | #include "qapi/visitor.h" |
51 | AW_H3_SYSCTRL, | 59 | +#include "trace.h" |
52 | + AW_H3_SID, | 60 | |
53 | AW_H3_EHCI0, | 61 | typedef struct PCA955xClass { |
54 | AW_H3_OHCI0, | 62 | /*< private >*/ |
55 | AW_H3_EHCI1, | 63 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca955x_pin_get_config(PCA955xState *s, int pin) |
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | 64 | return extract32(s->regs[reg], shift, 2); |
57 | AwH3ClockCtlState ccu; | ||
58 | AwCpuCfgState cpucfg; | ||
59 | AwH3SysCtrlState sysctrl; | ||
60 | + AwSidState sid; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-sid.h b/include/hw/misc/allwinner-sid.h | ||
65 | new file mode 100644 | ||
66 | index XXXXXXX..XXXXXXX | ||
67 | --- /dev/null | ||
68 | +++ b/include/hw/misc/allwinner-sid.h | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | +/* | ||
71 | + * Allwinner Security ID emulation | ||
72 | + * | ||
73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
74 | + * | ||
75 | + * This program is free software: you can redistribute it and/or modify | ||
76 | + * it under the terms of the GNU General Public License as published by | ||
77 | + * the Free Software Foundation, either version 2 of the License, or | ||
78 | + * (at your option) any later version. | ||
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
87 | + */ | ||
88 | + | ||
89 | +#ifndef HW_MISC_ALLWINNER_SID_H | ||
90 | +#define HW_MISC_ALLWINNER_SID_H | ||
91 | + | ||
92 | +#include "qom/object.h" | ||
93 | +#include "hw/sysbus.h" | ||
94 | +#include "qemu/uuid.h" | ||
95 | + | ||
96 | +/** | ||
97 | + * Object model | ||
98 | + * @{ | ||
99 | + */ | ||
100 | + | ||
101 | +#define TYPE_AW_SID "allwinner-sid" | ||
102 | +#define AW_SID(obj) \ | ||
103 | + OBJECT_CHECK(AwSidState, (obj), TYPE_AW_SID) | ||
104 | + | ||
105 | +/** @} */ | ||
106 | + | ||
107 | +/** | ||
108 | + * Allwinner Security ID object instance state | ||
109 | + */ | ||
110 | +typedef struct AwSidState { | ||
111 | + /*< private >*/ | ||
112 | + SysBusDevice parent_obj; | ||
113 | + /*< public >*/ | ||
114 | + | ||
115 | + /** Maps I/O registers in physical memory */ | ||
116 | + MemoryRegion iomem; | ||
117 | + | ||
118 | + /** Control register defines how and what to read */ | ||
119 | + uint32_t control; | ||
120 | + | ||
121 | + /** RdKey register contains the data retrieved by the device */ | ||
122 | + uint32_t rdkey; | ||
123 | + | ||
124 | + /** Stores the emulated device identifier */ | ||
125 | + QemuUUID identifier; | ||
126 | + | ||
127 | +} AwSidState; | ||
128 | + | ||
129 | +#endif /* HW_MISC_ALLWINNER_SID_H */ | ||
130 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/hw/arm/allwinner-h3.c | ||
133 | +++ b/hw/arm/allwinner-h3.c | ||
134 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
135 | [AW_H3_SRAM_A2] = 0x00044000, | ||
136 | [AW_H3_SRAM_C] = 0x00010000, | ||
137 | [AW_H3_SYSCTRL] = 0x01c00000, | ||
138 | + [AW_H3_SID] = 0x01c14000, | ||
139 | [AW_H3_EHCI0] = 0x01c1a000, | ||
140 | [AW_H3_OHCI0] = 0x01c1a400, | ||
141 | [AW_H3_EHCI1] = 0x01c1b000, | ||
142 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
143 | { "mmc0", 0x01c0f000, 4 * KiB }, | ||
144 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
145 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
146 | - { "sid", 0x01c14000, 1 * KiB }, | ||
147 | { "crypto", 0x01c15000, 4 * KiB }, | ||
148 | { "msgbox", 0x01c17000, 4 * KiB }, | ||
149 | { "spinlock", 0x01c18000, 4 * KiB }, | ||
150 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
151 | |||
152 | sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), | ||
153 | TYPE_AW_CPUCFG); | ||
154 | + | ||
155 | + sysbus_init_child_obj(obj, "sid", &s->sid, sizeof(s->sid), | ||
156 | + TYPE_AW_SID); | ||
157 | + object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
158 | + "identifier", &error_abort); | ||
159 | } | 65 | } |
160 | 66 | ||
161 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | 67 | +/* Return INPUT status (bit #N belongs to GPIO #N) */ |
162 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | 68 | +static uint16_t pca955x_pins_get_status(PCA955xState *s) |
163 | qdev_init_nofail(DEVICE(&s->cpucfg)); | ||
164 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); | ||
165 | |||
166 | + /* Security Identifier */ | ||
167 | + qdev_init_nofail(DEVICE(&s->sid)); | ||
168 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
169 | + | ||
170 | /* Universal Serial Bus */ | ||
171 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
172 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
173 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
174 | index XXXXXXX..XXXXXXX 100644 | ||
175 | --- a/hw/arm/orangepi.c | ||
176 | +++ b/hw/arm/orangepi.c | ||
177 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
178 | object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", | ||
179 | &error_abort); | ||
180 | |||
181 | + /* Setup SID properties. Currently using a default fixed SID identifier. */ | ||
182 | + if (qemu_uuid_is_null(&h3->sid.identifier)) { | ||
183 | + qdev_prop_set_string(DEVICE(h3), "identifier", | ||
184 | + "02c00081-1111-2222-3333-000044556677"); | ||
185 | + } else if (ldl_be_p(&h3->sid.identifier.data[0]) != 0x02c00081) { | ||
186 | + warn_report("Security Identifier value does not include H3 prefix"); | ||
187 | + } | ||
188 | + | ||
189 | /* Mark H3 object realized */ | ||
190 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
191 | |||
192 | diff --git a/hw/misc/allwinner-sid.c b/hw/misc/allwinner-sid.c | ||
193 | new file mode 100644 | ||
194 | index XXXXXXX..XXXXXXX | ||
195 | --- /dev/null | ||
196 | +++ b/hw/misc/allwinner-sid.c | ||
197 | @@ -XXX,XX +XXX,XX @@ | ||
198 | +/* | ||
199 | + * Allwinner Security ID emulation | ||
200 | + * | ||
201 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
202 | + * | ||
203 | + * This program is free software: you can redistribute it and/or modify | ||
204 | + * it under the terms of the GNU General Public License as published by | ||
205 | + * the Free Software Foundation, either version 2 of the License, or | ||
206 | + * (at your option) any later version. | ||
207 | + * | ||
208 | + * This program is distributed in the hope that it will be useful, | ||
209 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
210 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
211 | + * GNU General Public License for more details. | ||
212 | + * | ||
213 | + * You should have received a copy of the GNU General Public License | ||
214 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
215 | + */ | ||
216 | + | ||
217 | +#include "qemu/osdep.h" | ||
218 | +#include "qemu/units.h" | ||
219 | +#include "hw/sysbus.h" | ||
220 | +#include "migration/vmstate.h" | ||
221 | +#include "qemu/log.h" | ||
222 | +#include "qemu/module.h" | ||
223 | +#include "qemu/guest-random.h" | ||
224 | +#include "qapi/error.h" | ||
225 | +#include "hw/qdev-properties.h" | ||
226 | +#include "hw/misc/allwinner-sid.h" | ||
227 | +#include "trace.h" | ||
228 | + | ||
229 | +/* SID register offsets */ | ||
230 | +enum { | ||
231 | + REG_PRCTL = 0x40, /* Control */ | ||
232 | + REG_RDKEY = 0x60, /* Read Key */ | ||
233 | +}; | ||
234 | + | ||
235 | +/* SID register flags */ | ||
236 | +enum { | ||
237 | + REG_PRCTL_WRITE = 0x0002, /* Unknown write flag */ | ||
238 | + REG_PRCTL_OP_LOCK = 0xAC00, /* Lock operation */ | ||
239 | +}; | ||
240 | + | ||
241 | +static uint64_t allwinner_sid_read(void *opaque, hwaddr offset, | ||
242 | + unsigned size) | ||
243 | +{ | 69 | +{ |
244 | + const AwSidState *s = AW_SID(opaque); | 70 | + return (s->regs[PCA9552_INPUT1] << 8) | s->regs[PCA9552_INPUT0]; |
245 | + uint64_t val = 0; | ||
246 | + | ||
247 | + switch (offset) { | ||
248 | + case REG_PRCTL: /* Control */ | ||
249 | + val = s->control; | ||
250 | + break; | ||
251 | + case REG_RDKEY: /* Read Key */ | ||
252 | + val = s->rdkey; | ||
253 | + break; | ||
254 | + default: | ||
255 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
256 | + __func__, (uint32_t)offset); | ||
257 | + return 0; | ||
258 | + } | ||
259 | + | ||
260 | + trace_allwinner_sid_read(offset, val, size); | ||
261 | + | ||
262 | + return val; | ||
263 | +} | 71 | +} |
264 | + | 72 | + |
265 | +static void allwinner_sid_write(void *opaque, hwaddr offset, | 73 | +static void pca955x_display_pins_status(PCA955xState *s, |
266 | + uint64_t val, unsigned size) | 74 | + uint16_t previous_pins_status) |
267 | +{ | 75 | +{ |
268 | + AwSidState *s = AW_SID(opaque); | 76 | + PCA955xClass *k = PCA955X_GET_CLASS(s); |
77 | + uint16_t pins_status, pins_changed; | ||
78 | + int i; | ||
269 | + | 79 | + |
270 | + trace_allwinner_sid_write(offset, val, size); | 80 | + pins_status = pca955x_pins_get_status(s); |
81 | + pins_changed = previous_pins_status ^ pins_status; | ||
82 | + if (!pins_changed) { | ||
83 | + return; | ||
84 | + } | ||
85 | + if (trace_event_get_state_backends(TRACE_PCA955X_GPIO_STATUS)) { | ||
86 | + char *buf = g_newa(char, k->pin_count + 1); | ||
271 | + | 87 | + |
272 | + switch (offset) { | 88 | + for (i = 0; i < k->pin_count; i++) { |
273 | + case REG_PRCTL: /* Control */ | 89 | + if (extract32(pins_status, i, 1)) { |
274 | + s->control = val; | 90 | + buf[i] = '*'; |
275 | + | 91 | + } else { |
276 | + if ((s->control & REG_PRCTL_OP_LOCK) && | 92 | + buf[i] = '.'; |
277 | + (s->control & REG_PRCTL_WRITE)) { | ||
278 | + uint32_t id = s->control >> 16; | ||
279 | + | ||
280 | + if (id <= sizeof(QemuUUID) - sizeof(s->rdkey)) { | ||
281 | + s->rdkey = ldl_be_p(&s->identifier.data[id]); | ||
282 | + } | 93 | + } |
283 | + } | 94 | + } |
284 | + s->control &= ~REG_PRCTL_WRITE; | 95 | + buf[i] = '\0'; |
285 | + break; | 96 | + trace_pca955x_gpio_status(s->description, buf); |
286 | + case REG_RDKEY: /* Read Key */ | ||
287 | + break; | ||
288 | + default: | ||
289 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
290 | + __func__, (uint32_t)offset); | ||
291 | + break; | ||
292 | + } | 97 | + } |
293 | +} | 98 | +} |
294 | + | 99 | + |
295 | +static const MemoryRegionOps allwinner_sid_ops = { | 100 | static void pca955x_update_pin_input(PCA955xState *s) |
296 | + .read = allwinner_sid_read, | 101 | { |
297 | + .write = allwinner_sid_write, | 102 | PCA955xClass *k = PCA955X_GET_CLASS(s); |
298 | + .endianness = DEVICE_NATIVE_ENDIAN, | 103 | @@ -XXX,XX +XXX,XX @@ static uint8_t pca955x_read(PCA955xState *s, uint8_t reg) |
299 | + .valid = { | 104 | |
300 | + .min_access_size = 4, | 105 | static void pca955x_write(PCA955xState *s, uint8_t reg, uint8_t data) |
301 | + .max_access_size = 4, | 106 | { |
302 | + }, | 107 | + uint16_t pins_status; |
303 | + .impl.min_access_size = 4, | ||
304 | +}; | ||
305 | + | 108 | + |
306 | +static void allwinner_sid_reset(DeviceState *dev) | 109 | switch (reg) { |
307 | +{ | 110 | case PCA9552_PSC0: |
308 | + AwSidState *s = AW_SID(dev); | 111 | case PCA9552_PWM0: |
309 | + | 112 | @@ -XXX,XX +XXX,XX @@ static void pca955x_write(PCA955xState *s, uint8_t reg, uint8_t data) |
310 | + /* Set default values for registers */ | 113 | case PCA9552_LS1: |
311 | + s->control = 0; | 114 | case PCA9552_LS2: |
312 | + s->rdkey = 0; | 115 | case PCA9552_LS3: |
313 | +} | 116 | + pins_status = pca955x_pins_get_status(s); |
314 | + | 117 | s->regs[reg] = data; |
315 | +static void allwinner_sid_init(Object *obj) | 118 | pca955x_update_pin_input(s); |
316 | +{ | 119 | + pca955x_display_pins_status(s, pins_status); |
317 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 120 | break; |
318 | + AwSidState *s = AW_SID(obj); | 121 | |
319 | + | 122 | case PCA9552_INPUT0: |
320 | + /* Memory mapping */ | ||
321 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sid_ops, s, | ||
322 | + TYPE_AW_SID, 1 * KiB); | ||
323 | + sysbus_init_mmio(sbd, &s->iomem); | ||
324 | +} | ||
325 | + | ||
326 | +static Property allwinner_sid_properties[] = { | ||
327 | + DEFINE_PROP_UUID_NODEFAULT("identifier", AwSidState, identifier), | ||
328 | + DEFINE_PROP_END_OF_LIST() | ||
329 | +}; | ||
330 | + | ||
331 | +static const VMStateDescription allwinner_sid_vmstate = { | ||
332 | + .name = "allwinner-sid", | ||
333 | + .version_id = 1, | ||
334 | + .minimum_version_id = 1, | ||
335 | + .fields = (VMStateField[]) { | ||
336 | + VMSTATE_UINT32(control, AwSidState), | ||
337 | + VMSTATE_UINT32(rdkey, AwSidState), | ||
338 | + VMSTATE_UINT8_ARRAY_V(identifier.data, AwSidState, sizeof(QemuUUID), 1), | ||
339 | + VMSTATE_END_OF_LIST() | ||
340 | + } | ||
341 | +}; | ||
342 | + | ||
343 | +static void allwinner_sid_class_init(ObjectClass *klass, void *data) | ||
344 | +{ | ||
345 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
346 | + | ||
347 | + dc->reset = allwinner_sid_reset; | ||
348 | + dc->vmsd = &allwinner_sid_vmstate; | ||
349 | + device_class_set_props(dc, allwinner_sid_properties); | ||
350 | +} | ||
351 | + | ||
352 | +static const TypeInfo allwinner_sid_info = { | ||
353 | + .name = TYPE_AW_SID, | ||
354 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
355 | + .instance_init = allwinner_sid_init, | ||
356 | + .instance_size = sizeof(AwSidState), | ||
357 | + .class_init = allwinner_sid_class_init, | ||
358 | +}; | ||
359 | + | ||
360 | +static void allwinner_sid_register(void) | ||
361 | +{ | ||
362 | + type_register_static(&allwinner_sid_info); | ||
363 | +} | ||
364 | + | ||
365 | +type_init(allwinner_sid_register) | ||
366 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 123 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
367 | index XXXXXXX..XXXXXXX 100644 | 124 | index XXXXXXX..XXXXXXX 100644 |
368 | --- a/hw/misc/trace-events | 125 | --- a/hw/misc/trace-events |
369 | +++ b/hw/misc/trace-events | 126 | +++ b/hw/misc/trace-events |
370 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad | 127 | @@ -XXX,XX +XXX,XX @@ via1_adb_poll(uint8_t data, const char *vadbint, int status, int index, int size |
371 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 128 | # grlib_ahb_apb_pnp.c |
372 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 129 | grlib_ahb_pnp_read(uint64_t addr, uint32_t value) "AHB PnP read addr:0x%03"PRIx64" data:0x%08x" |
373 | 130 | grlib_apb_pnp_read(uint64_t addr, uint32_t value) "APB PnP read addr:0x%03"PRIx64" data:0x%08x" | |
374 | +# allwinner-sid.c | ||
375 | +allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
376 | +allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
377 | + | 131 | + |
378 | # eccmemctl.c | 132 | +# pca9552.c |
379 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | 133 | +pca955x_gpio_status(const char *description, const char *buf) "%s GPIOs 0-15 [%s]" |
380 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
381 | -- | 134 | -- |
382 | 2.20.1 | 135 | 2.20.1 |
383 | 136 | ||
384 | 137 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | This test boots a Linux kernel on a OrangePi PC board and verify | 3 | We have 2 distinct PCA9552 devices. Set their description |
4 | the serial output is working. | 4 | to distinguish them when looking at the trace events. |
5 | 5 | ||
6 | The kernel image and DeviceTree blob are built by the Armbian | 6 | Description name taken from: |
7 | project (based on Debian): | 7 | https://github.com/open-power/witherspoon-xml/blob/master/witherspoon.xml |
8 | https://www.armbian.com/orange-pi-pc/ | ||
9 | 8 | ||
10 | If ARM is a target being built, "make check-acceptance" will | 9 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
11 | automatically include this test by the use of the "arch:arm" tags. | ||
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ make check-venv | ||
16 | $ ./tests/venv/bin/avocado --show=console,app run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
17 | JOB ID : 2e4d15eceb13c33672af406f08171e6e9de1414a | ||
18 | JOB LOG : ~/job-results/job-2019-12-17T05.46-2e4d15e/job.log | ||
19 | (1/1) tests/acceptance/boot_linux_console.py:BootLinuxConsole.test_arm_orangepi: | ||
20 | console: Uncompressing Linux... done, booting the kernel. | ||
21 | console: Booting Linux on physical CPU 0x0 | ||
22 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
23 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
24 | console: CPU: div instructions available: patching division code | ||
25 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
26 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
27 | console: Memory policy: Data cache writealloc | ||
28 | console: OF: reserved mem: failed to allocate memory for node 'cma@4a000000' | ||
29 | console: cma: Failed to reserve 128 MiB | ||
30 | console: psci: probing for conduit method from DT. | ||
31 | console: psci: PSCIv0.2 detected in firmware. | ||
32 | console: psci: Using standard PSCI v0.2 function IDs | ||
33 | console: psci: Trusted OS migration not required | ||
34 | console: random: get_random_bytes called from start_kernel+0x8d/0x3c2 with crng_init=0 | ||
35 | console: percpu: Embedded 18 pages/cpu @(ptrval) s41228 r8192 d24308 u73728 | ||
36 | console: Built 1 zonelists, mobility grouping on. Total pages: 32480 | ||
37 | console: Kernel command line: printk.time=0 console=ttyS0,115200 | ||
38 | PASS (8.59 s) | ||
39 | JOB TIME : 8.81 s | ||
40 | |||
41 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
42 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 11 | Reviewed-by: Corey Minyard <cminyard@mvista.com> |
43 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 12 | Reviewed-by: Markus Armbruster <armbru@redhat.com> |
44 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | 13 | Tested-by: Cédric Le Goater <clg@kaod.org> |
45 | Message-id: 20200311221854.30370-14-nieklinnenbank@gmail.com | 14 | Message-id: 20200623072723.6324-8-f4bug@amsat.org |
46 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
47 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
48 | --- | 16 | --- |
49 | tests/acceptance/boot_linux_console.py | 25 +++++++++++++++++++++++++ | 17 | hw/arm/aspeed.c | 13 +++++++++---- |
50 | 1 file changed, 25 insertions(+) | 18 | 1 file changed, 9 insertions(+), 4 deletions(-) |
51 | 19 | ||
52 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 20 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c |
53 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/tests/acceptance/boot_linux_console.py | 22 | --- a/hw/arm/aspeed.c |
55 | +++ b/tests/acceptance/boot_linux_console.py | 23 | +++ b/hw/arm/aspeed.c |
56 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 24 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedMachineState *bmc) |
57 | exec_command_and_wait_for_pattern(self, 'reboot', | 25 | { |
58 | 'reboot: Restarting system') | 26 | AspeedSoCState *soc = &bmc->soc; |
59 | 27 | uint8_t *eeprom_buf = g_malloc0(8 * 1024); | |
60 | + def test_arm_orangepi(self): | 28 | + DeviceState *dev; |
61 | + """ | 29 | |
62 | + :avocado: tags=arch:arm | 30 | /* Bus 3: TODO bmp280@77 */ |
63 | + :avocado: tags=machine:orangepi-pc | 31 | /* Bus 3: TODO max31785@52 */ |
64 | + """ | 32 | /* Bus 3: TODO dps310@76 */ |
65 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | 33 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552, |
66 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | 34 | - 0x60); |
67 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | 35 | + dev = i2c_try_create_slave(TYPE_PCA9552, 0x60); |
68 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | 36 | + qdev_prop_set_string(dev, "description", "pca1"); |
69 | + kernel_path = self.extract_from_deb(deb_path, | 37 | + i2c_realize_and_unref(dev, aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), |
70 | + '/boot/vmlinuz-4.20.7-sunxi') | 38 | + &error_fatal); |
71 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | 39 | |
72 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | 40 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c); |
73 | + | 41 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c); |
74 | + self.vm.set_console() | 42 | @@ -XXX,XX +XXX,XX @@ static void witherspoon_bmc_i2c_init(AspeedMachineState *bmc) |
75 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 43 | |
76 | + 'console=ttyS0,115200n8 ' | 44 | smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51, |
77 | + 'earlycon=uart,mmio32,0x1c28000') | 45 | eeprom_buf); |
78 | + self.vm.add_args('-kernel', kernel_path, | 46 | - i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552, |
79 | + '-dtb', dtb_path, | 47 | - 0x60); |
80 | + '-append', kernel_command_line) | 48 | + dev = i2c_try_create_slave(TYPE_PCA9552, 0x60); |
81 | + self.vm.launch() | 49 | + qdev_prop_set_string(dev, "description", "pca0"); |
82 | + console_pattern = 'Kernel command line: %s' % kernel_command_line | 50 | + i2c_realize_and_unref(dev, aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), |
83 | + self.wait_for_console_pattern(console_pattern) | 51 | + &error_fatal); |
84 | + | 52 | /* Bus 11: TODO ucd90160@64 */ |
85 | def test_s390x_s390_ccw_virtio(self): | 53 | } |
86 | """ | 54 | |
87 | :avocado: tags=arch:s390x | ||
88 | -- | 55 | -- |
89 | 2.20.1 | 56 | 2.20.1 |
90 | 57 | ||
91 | 58 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Various Allwinner System on Chip designs contain multiple processors | 3 | Emit a trace event when a GPIO change its state. |
4 | that can be configured and reset using the generic CPU Configuration | ||
5 | module interface. This commit adds support for the Allwinner CPU | ||
6 | configuration interface which emulates the following features: | ||
7 | 4 | ||
8 | * CPU reset | 5 | Example booting obmc-phosphor-image: |
9 | * CPU status | ||
10 | 6 | ||
11 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 7 | $ qemu-system-arm -M witherspoon-bmc -trace pca955x_gpio_change |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | 1592690552.687372:pca955x_gpio_change pca1 GPIO id:0 status: 0 -> 1 |
13 | Message-id: 20200311221854.30370-7-nieklinnenbank@gmail.com | 9 | 1592690552.690169:pca955x_gpio_change pca1 GPIO id:1 status: 0 -> 1 |
10 | 1592690552.691673:pca955x_gpio_change pca1 GPIO id:2 status: 0 -> 1 | ||
11 | 1592690552.696886:pca955x_gpio_change pca1 GPIO id:3 status: 0 -> 1 | ||
12 | 1592690552.698614:pca955x_gpio_change pca1 GPIO id:13 status: 0 -> 1 | ||
13 | 1592690552.699833:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
14 | 1592690552.700842:pca955x_gpio_change pca1 GPIO id:15 status: 0 -> 1 | ||
15 | 1592690683.841921:pca955x_gpio_change pca1 GPIO id:14 status: 1 -> 0 | ||
16 | 1592690683.861660:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
17 | 1592690684.371460:pca955x_gpio_change pca1 GPIO id:14 status: 1 -> 0 | ||
18 | 1592690684.882115:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
19 | 1592690685.391411:pca955x_gpio_change pca1 GPIO id:14 status: 1 -> 0 | ||
20 | 1592690685.901391:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
21 | 1592690686.411678:pca955x_gpio_change pca1 GPIO id:14 status: 1 -> 0 | ||
22 | 1592690686.921279:pca955x_gpio_change pca1 GPIO id:14 status: 0 -> 1 | ||
23 | |||
24 | We notice the GPIO #14 (front-power LED) starts to blink. | ||
25 | |||
26 | This LED is described in the witherspoon device-tree [*]: | ||
27 | |||
28 | front-power { | ||
29 | retain-state-shutdown; | ||
30 | default-state = "keep"; | ||
31 | gpios = <&pca0 14 GPIO_ACTIVE_LOW>; | ||
32 | }; | ||
33 | |||
34 | [*] https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/arch/arm/boot/dts/aspeed-bmc-opp-witherspoon.dts?id=b1f9be9392f0#n140 | ||
35 | |||
36 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
37 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
38 | Tested-by: Cédric Le Goater <clg@kaod.org> | ||
39 | Message-id: 20200623072723.6324-9-f4bug@amsat.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 40 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 41 | --- |
16 | hw/misc/Makefile.objs | 1 + | 42 | hw/misc/pca9552.c | 15 +++++++++++++++ |
17 | include/hw/arm/allwinner-h3.h | 3 + | 43 | hw/misc/trace-events | 1 + |
18 | include/hw/misc/allwinner-cpucfg.h | 52 ++++++ | 44 | 2 files changed, 16 insertions(+) |
19 | hw/arm/allwinner-h3.c | 9 +- | ||
20 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++++++++++++++++++++ | ||
21 | hw/misc/trace-events | 5 + | ||
22 | 6 files changed, 351 insertions(+), 1 deletion(-) | ||
23 | create mode 100644 include/hw/misc/allwinner-cpucfg.h | ||
24 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
25 | 45 | ||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 46 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
27 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/misc/Makefile.objs | 48 | --- a/hw/misc/pca9552.c |
29 | +++ b/hw/misc/Makefile.objs | 49 | +++ b/hw/misc/pca9552.c |
30 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ | 50 | @@ -XXX,XX +XXX,XX @@ static void pca955x_display_pins_status(PCA955xState *s, |
31 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | 51 | buf[i] = '\0'; |
32 | 52 | trace_pca955x_gpio_status(s->description, buf); | |
33 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | 53 | } |
34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o | 54 | + if (trace_event_get_state_backends(TRACE_PCA955X_GPIO_CHANGE)) { |
35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | 55 | + for (i = 0; i < k->pin_count; i++) { |
36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | 56 | + if (extract32(pins_changed, i, 1)) { |
37 | common-obj-$(CONFIG_NSERIES) += cbus.o | 57 | + unsigned new_state = extract32(pins_status, i, 1); |
38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/include/hw/arm/allwinner-h3.h | ||
41 | +++ b/include/hw/arm/allwinner-h3.h | ||
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "hw/timer/allwinner-a10-pit.h" | ||
44 | #include "hw/intc/arm_gic.h" | ||
45 | #include "hw/misc/allwinner-h3-ccu.h" | ||
46 | +#include "hw/misc/allwinner-cpucfg.h" | ||
47 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
48 | #include "target/arm/cpu.h" | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ enum { | ||
51 | AW_H3_GIC_CPU, | ||
52 | AW_H3_GIC_HYP, | ||
53 | AW_H3_GIC_VCPU, | ||
54 | + AW_H3_CPUCFG, | ||
55 | AW_H3_SDRAM | ||
56 | }; | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
59 | const hwaddr *memmap; | ||
60 | AwA10PITState timer; | ||
61 | AwH3ClockCtlState ccu; | ||
62 | + AwCpuCfgState cpucfg; | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | GICState gic; | ||
65 | MemoryRegion sram_a1; | ||
66 | diff --git a/include/hw/misc/allwinner-cpucfg.h b/include/hw/misc/allwinner-cpucfg.h | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/include/hw/misc/allwinner-cpucfg.h | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | +/* | ||
73 | + * Allwinner CPU Configuration Module emulation | ||
74 | + * | ||
75 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
76 | + * | ||
77 | + * This program is free software: you can redistribute it and/or modify | ||
78 | + * it under the terms of the GNU General Public License as published by | ||
79 | + * the Free Software Foundation, either version 2 of the License, or | ||
80 | + * (at your option) any later version. | ||
81 | + * | ||
82 | + * This program is distributed in the hope that it will be useful, | ||
83 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
84 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
85 | + * GNU General Public License for more details. | ||
86 | + * | ||
87 | + * You should have received a copy of the GNU General Public License | ||
88 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
89 | + */ | ||
90 | + | 58 | + |
91 | +#ifndef HW_MISC_ALLWINNER_CPUCFG_H | 59 | + /* |
92 | +#define HW_MISC_ALLWINNER_CPUCFG_H | 60 | + * We display the state using the PCA logic ("active-high"). |
93 | + | 61 | + * This is not the state of the LED, which signal might be |
94 | +#include "qom/object.h" | 62 | + * wired "active-low" on the board. |
95 | +#include "hw/sysbus.h" | 63 | + */ |
96 | + | 64 | + trace_pca955x_gpio_change(s->description, i, |
97 | +/** | 65 | + !new_state, new_state); |
98 | + * Object model | 66 | + } |
99 | + * @{ | 67 | + } |
100 | + */ | 68 | + } |
101 | + | ||
102 | +#define TYPE_AW_CPUCFG "allwinner-cpucfg" | ||
103 | +#define AW_CPUCFG(obj) \ | ||
104 | + OBJECT_CHECK(AwCpuCfgState, (obj), TYPE_AW_CPUCFG) | ||
105 | + | ||
106 | +/** @} */ | ||
107 | + | ||
108 | +/** | ||
109 | + * Allwinner CPU Configuration Module instance state | ||
110 | + */ | ||
111 | +typedef struct AwCpuCfgState { | ||
112 | + /*< private >*/ | ||
113 | + SysBusDevice parent_obj; | ||
114 | + /*< public >*/ | ||
115 | + | ||
116 | + MemoryRegion iomem; | ||
117 | + uint32_t gen_ctrl; | ||
118 | + uint32_t super_standby; | ||
119 | + uint32_t entry_addr; | ||
120 | + | ||
121 | +} AwCpuCfgState; | ||
122 | + | ||
123 | +#endif /* HW_MISC_ALLWINNER_CPUCFG_H */ | ||
124 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
125 | index XXXXXXX..XXXXXXX 100644 | ||
126 | --- a/hw/arm/allwinner-h3.c | ||
127 | +++ b/hw/arm/allwinner-h3.c | ||
128 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
129 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
130 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
131 | [AW_H3_GIC_VCPU] = 0x01c86000, | ||
132 | + [AW_H3_CPUCFG] = 0x01f01c00, | ||
133 | [AW_H3_SDRAM] = 0x40000000 | ||
134 | }; | ||
135 | |||
136 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
137 | { "r_wdog", 0x01f01000, 1 * KiB }, | ||
138 | { "r_prcm", 0x01f01400, 1 * KiB }, | ||
139 | { "r_twd", 0x01f01800, 1 * KiB }, | ||
140 | - { "r_cpucfg", 0x01f01c00, 1 * KiB }, | ||
141 | { "r_cir-rx", 0x01f02000, 1 * KiB }, | ||
142 | { "r_twi", 0x01f02400, 1 * KiB }, | ||
143 | { "r_uart", 0x01f02800, 1 * KiB }, | ||
144 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
145 | |||
146 | sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), | ||
147 | TYPE_AW_H3_SYSCTRL); | ||
148 | + | ||
149 | + sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), | ||
150 | + TYPE_AW_CPUCFG); | ||
151 | } | 69 | } |
152 | 70 | ||
153 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | 71 | static void pca955x_update_pin_input(PCA955xState *s) |
154 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
155 | qdev_init_nofail(DEVICE(&s->sysctrl)); | ||
156 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); | ||
157 | |||
158 | + /* CPU Configuration */ | ||
159 | + qdev_init_nofail(DEVICE(&s->cpucfg)); | ||
160 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); | ||
161 | + | ||
162 | /* Universal Serial Bus */ | ||
163 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
164 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
165 | diff --git a/hw/misc/allwinner-cpucfg.c b/hw/misc/allwinner-cpucfg.c | ||
166 | new file mode 100644 | ||
167 | index XXXXXXX..XXXXXXX | ||
168 | --- /dev/null | ||
169 | +++ b/hw/misc/allwinner-cpucfg.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | +/* | ||
172 | + * Allwinner CPU Configuration Module emulation | ||
173 | + * | ||
174 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
175 | + * | ||
176 | + * This program is free software: you can redistribute it and/or modify | ||
177 | + * it under the terms of the GNU General Public License as published by | ||
178 | + * the Free Software Foundation, either version 2 of the License, or | ||
179 | + * (at your option) any later version. | ||
180 | + * | ||
181 | + * This program is distributed in the hope that it will be useful, | ||
182 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
183 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
184 | + * GNU General Public License for more details. | ||
185 | + * | ||
186 | + * You should have received a copy of the GNU General Public License | ||
187 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
188 | + */ | ||
189 | + | ||
190 | +#include "qemu/osdep.h" | ||
191 | +#include "qemu/units.h" | ||
192 | +#include "hw/sysbus.h" | ||
193 | +#include "migration/vmstate.h" | ||
194 | +#include "qemu/log.h" | ||
195 | +#include "qemu/module.h" | ||
196 | +#include "qemu/error-report.h" | ||
197 | +#include "qemu/timer.h" | ||
198 | +#include "hw/core/cpu.h" | ||
199 | +#include "target/arm/arm-powerctl.h" | ||
200 | +#include "target/arm/cpu.h" | ||
201 | +#include "hw/misc/allwinner-cpucfg.h" | ||
202 | +#include "trace.h" | ||
203 | + | ||
204 | +/* CPUCFG register offsets */ | ||
205 | +enum { | ||
206 | + REG_CPUS_RST_CTRL = 0x0000, /* CPUs Reset Control */ | ||
207 | + REG_CPU0_RST_CTRL = 0x0040, /* CPU#0 Reset Control */ | ||
208 | + REG_CPU0_CTRL = 0x0044, /* CPU#0 Control */ | ||
209 | + REG_CPU0_STATUS = 0x0048, /* CPU#0 Status */ | ||
210 | + REG_CPU1_RST_CTRL = 0x0080, /* CPU#1 Reset Control */ | ||
211 | + REG_CPU1_CTRL = 0x0084, /* CPU#1 Control */ | ||
212 | + REG_CPU1_STATUS = 0x0088, /* CPU#1 Status */ | ||
213 | + REG_CPU2_RST_CTRL = 0x00C0, /* CPU#2 Reset Control */ | ||
214 | + REG_CPU2_CTRL = 0x00C4, /* CPU#2 Control */ | ||
215 | + REG_CPU2_STATUS = 0x00C8, /* CPU#2 Status */ | ||
216 | + REG_CPU3_RST_CTRL = 0x0100, /* CPU#3 Reset Control */ | ||
217 | + REG_CPU3_CTRL = 0x0104, /* CPU#3 Control */ | ||
218 | + REG_CPU3_STATUS = 0x0108, /* CPU#3 Status */ | ||
219 | + REG_CPU_SYS_RST = 0x0140, /* CPU System Reset */ | ||
220 | + REG_CLK_GATING = 0x0144, /* CPU Clock Gating */ | ||
221 | + REG_GEN_CTRL = 0x0184, /* General Control */ | ||
222 | + REG_SUPER_STANDBY = 0x01A0, /* Super Standby Flag */ | ||
223 | + REG_ENTRY_ADDR = 0x01A4, /* Reset Entry Address */ | ||
224 | + REG_DBG_EXTERN = 0x01E4, /* Debug External */ | ||
225 | + REG_CNT64_CTRL = 0x0280, /* 64-bit Counter Control */ | ||
226 | + REG_CNT64_LOW = 0x0284, /* 64-bit Counter Low */ | ||
227 | + REG_CNT64_HIGH = 0x0288, /* 64-bit Counter High */ | ||
228 | +}; | ||
229 | + | ||
230 | +/* CPUCFG register flags */ | ||
231 | +enum { | ||
232 | + CPUX_RESET_RELEASED = ((1 << 1) | (1 << 0)), | ||
233 | + CPUX_STATUS_SMP = (1 << 0), | ||
234 | + CPU_SYS_RESET_RELEASED = (1 << 0), | ||
235 | + CLK_GATING_ENABLE = ((1 << 8) | 0xF), | ||
236 | +}; | ||
237 | + | ||
238 | +/* CPUCFG register reset values */ | ||
239 | +enum { | ||
240 | + REG_CLK_GATING_RST = 0x0000010F, | ||
241 | + REG_GEN_CTRL_RST = 0x00000020, | ||
242 | + REG_SUPER_STANDBY_RST = 0x0, | ||
243 | + REG_CNT64_CTRL_RST = 0x0, | ||
244 | +}; | ||
245 | + | ||
246 | +/* CPUCFG constants */ | ||
247 | +enum { | ||
248 | + CPU_EXCEPTION_LEVEL_ON_RESET = 3, /* EL3 */ | ||
249 | +}; | ||
250 | + | ||
251 | +static void allwinner_cpucfg_cpu_reset(AwCpuCfgState *s, uint8_t cpu_id) | ||
252 | +{ | ||
253 | + int ret; | ||
254 | + | ||
255 | + trace_allwinner_cpucfg_cpu_reset(cpu_id, s->entry_addr); | ||
256 | + | ||
257 | + ARMCPU *target_cpu = ARM_CPU(arm_get_cpu_by_id(cpu_id)); | ||
258 | + if (!target_cpu) { | ||
259 | + /* | ||
260 | + * Called with a bogus value for cpu_id. Guest error will | ||
261 | + * already have been logged, we can simply return here. | ||
262 | + */ | ||
263 | + return; | ||
264 | + } | ||
265 | + bool target_aa64 = arm_feature(&target_cpu->env, ARM_FEATURE_AARCH64); | ||
266 | + | ||
267 | + ret = arm_set_cpu_on(cpu_id, s->entry_addr, 0, | ||
268 | + CPU_EXCEPTION_LEVEL_ON_RESET, target_aa64); | ||
269 | + if (ret != QEMU_ARM_POWERCTL_RET_SUCCESS) { | ||
270 | + error_report("%s: failed to bring up CPU %d: err %d", | ||
271 | + __func__, cpu_id, ret); | ||
272 | + return; | ||
273 | + } | ||
274 | +} | ||
275 | + | ||
276 | +static uint64_t allwinner_cpucfg_read(void *opaque, hwaddr offset, | ||
277 | + unsigned size) | ||
278 | +{ | ||
279 | + const AwCpuCfgState *s = AW_CPUCFG(opaque); | ||
280 | + uint64_t val = 0; | ||
281 | + | ||
282 | + switch (offset) { | ||
283 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ | ||
284 | + case REG_CPU_SYS_RST: /* CPU System Reset */ | ||
285 | + val = CPU_SYS_RESET_RELEASED; | ||
286 | + break; | ||
287 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ | ||
288 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ | ||
289 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ | ||
290 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ | ||
291 | + val = CPUX_RESET_RELEASED; | ||
292 | + break; | ||
293 | + case REG_CPU0_CTRL: /* CPU#0 Control */ | ||
294 | + case REG_CPU1_CTRL: /* CPU#1 Control */ | ||
295 | + case REG_CPU2_CTRL: /* CPU#2 Control */ | ||
296 | + case REG_CPU3_CTRL: /* CPU#3 Control */ | ||
297 | + val = 0; | ||
298 | + break; | ||
299 | + case REG_CPU0_STATUS: /* CPU#0 Status */ | ||
300 | + case REG_CPU1_STATUS: /* CPU#1 Status */ | ||
301 | + case REG_CPU2_STATUS: /* CPU#2 Status */ | ||
302 | + case REG_CPU3_STATUS: /* CPU#3 Status */ | ||
303 | + val = CPUX_STATUS_SMP; | ||
304 | + break; | ||
305 | + case REG_CLK_GATING: /* CPU Clock Gating */ | ||
306 | + val = CLK_GATING_ENABLE; | ||
307 | + break; | ||
308 | + case REG_GEN_CTRL: /* General Control */ | ||
309 | + val = s->gen_ctrl; | ||
310 | + break; | ||
311 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
312 | + val = s->super_standby; | ||
313 | + break; | ||
314 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
315 | + val = s->entry_addr; | ||
316 | + break; | ||
317 | + case REG_DBG_EXTERN: /* Debug External */ | ||
318 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
319 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
320 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
321 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
322 | + __func__, (uint32_t)offset); | ||
323 | + break; | ||
324 | + default: | ||
325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
326 | + __func__, (uint32_t)offset); | ||
327 | + break; | ||
328 | + } | ||
329 | + | ||
330 | + trace_allwinner_cpucfg_read(offset, val, size); | ||
331 | + | ||
332 | + return val; | ||
333 | +} | ||
334 | + | ||
335 | +static void allwinner_cpucfg_write(void *opaque, hwaddr offset, | ||
336 | + uint64_t val, unsigned size) | ||
337 | +{ | ||
338 | + AwCpuCfgState *s = AW_CPUCFG(opaque); | ||
339 | + | ||
340 | + trace_allwinner_cpucfg_write(offset, val, size); | ||
341 | + | ||
342 | + switch (offset) { | ||
343 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ | ||
344 | + case REG_CPU_SYS_RST: /* CPU System Reset */ | ||
345 | + break; | ||
346 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ | ||
347 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ | ||
348 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ | ||
349 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ | ||
350 | + if (val) { | ||
351 | + allwinner_cpucfg_cpu_reset(s, (offset - REG_CPU0_RST_CTRL) >> 6); | ||
352 | + } | ||
353 | + break; | ||
354 | + case REG_CPU0_CTRL: /* CPU#0 Control */ | ||
355 | + case REG_CPU1_CTRL: /* CPU#1 Control */ | ||
356 | + case REG_CPU2_CTRL: /* CPU#2 Control */ | ||
357 | + case REG_CPU3_CTRL: /* CPU#3 Control */ | ||
358 | + case REG_CPU0_STATUS: /* CPU#0 Status */ | ||
359 | + case REG_CPU1_STATUS: /* CPU#1 Status */ | ||
360 | + case REG_CPU2_STATUS: /* CPU#2 Status */ | ||
361 | + case REG_CPU3_STATUS: /* CPU#3 Status */ | ||
362 | + case REG_CLK_GATING: /* CPU Clock Gating */ | ||
363 | + break; | ||
364 | + case REG_GEN_CTRL: /* General Control */ | ||
365 | + s->gen_ctrl = val; | ||
366 | + break; | ||
367 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
368 | + s->super_standby = val; | ||
369 | + break; | ||
370 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
371 | + s->entry_addr = val; | ||
372 | + break; | ||
373 | + case REG_DBG_EXTERN: /* Debug External */ | ||
374 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
375 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
376 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
377 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
378 | + __func__, (uint32_t)offset); | ||
379 | + break; | ||
380 | + default: | ||
381 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
382 | + __func__, (uint32_t)offset); | ||
383 | + break; | ||
384 | + } | ||
385 | +} | ||
386 | + | ||
387 | +static const MemoryRegionOps allwinner_cpucfg_ops = { | ||
388 | + .read = allwinner_cpucfg_read, | ||
389 | + .write = allwinner_cpucfg_write, | ||
390 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
391 | + .valid = { | ||
392 | + .min_access_size = 4, | ||
393 | + .max_access_size = 4, | ||
394 | + }, | ||
395 | + .impl.min_access_size = 4, | ||
396 | +}; | ||
397 | + | ||
398 | +static void allwinner_cpucfg_reset(DeviceState *dev) | ||
399 | +{ | ||
400 | + AwCpuCfgState *s = AW_CPUCFG(dev); | ||
401 | + | ||
402 | + /* Set default values for registers */ | ||
403 | + s->gen_ctrl = REG_GEN_CTRL_RST; | ||
404 | + s->super_standby = REG_SUPER_STANDBY_RST; | ||
405 | + s->entry_addr = 0; | ||
406 | +} | ||
407 | + | ||
408 | +static void allwinner_cpucfg_init(Object *obj) | ||
409 | +{ | ||
410 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
411 | + AwCpuCfgState *s = AW_CPUCFG(obj); | ||
412 | + | ||
413 | + /* Memory mapping */ | ||
414 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_cpucfg_ops, s, | ||
415 | + TYPE_AW_CPUCFG, 1 * KiB); | ||
416 | + sysbus_init_mmio(sbd, &s->iomem); | ||
417 | +} | ||
418 | + | ||
419 | +static const VMStateDescription allwinner_cpucfg_vmstate = { | ||
420 | + .name = "allwinner-cpucfg", | ||
421 | + .version_id = 1, | ||
422 | + .minimum_version_id = 1, | ||
423 | + .fields = (VMStateField[]) { | ||
424 | + VMSTATE_UINT32(gen_ctrl, AwCpuCfgState), | ||
425 | + VMSTATE_UINT32(super_standby, AwCpuCfgState), | ||
426 | + VMSTATE_UINT32(entry_addr, AwCpuCfgState), | ||
427 | + VMSTATE_END_OF_LIST() | ||
428 | + } | ||
429 | +}; | ||
430 | + | ||
431 | +static void allwinner_cpucfg_class_init(ObjectClass *klass, void *data) | ||
432 | +{ | ||
433 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
434 | + | ||
435 | + dc->reset = allwinner_cpucfg_reset; | ||
436 | + dc->vmsd = &allwinner_cpucfg_vmstate; | ||
437 | +} | ||
438 | + | ||
439 | +static const TypeInfo allwinner_cpucfg_info = { | ||
440 | + .name = TYPE_AW_CPUCFG, | ||
441 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
442 | + .instance_init = allwinner_cpucfg_init, | ||
443 | + .instance_size = sizeof(AwCpuCfgState), | ||
444 | + .class_init = allwinner_cpucfg_class_init, | ||
445 | +}; | ||
446 | + | ||
447 | +static void allwinner_cpucfg_register(void) | ||
448 | +{ | ||
449 | + type_register_static(&allwinner_cpucfg_info); | ||
450 | +} | ||
451 | + | ||
452 | +type_init(allwinner_cpucfg_register) | ||
453 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | 72 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events |
454 | index XXXXXXX..XXXXXXX 100644 | 73 | index XXXXXXX..XXXXXXX 100644 |
455 | --- a/hw/misc/trace-events | 74 | --- a/hw/misc/trace-events |
456 | +++ b/hw/misc/trace-events | 75 | +++ b/hw/misc/trace-events |
457 | @@ -XXX,XX +XXX,XX @@ | 76 | @@ -XXX,XX +XXX,XX @@ grlib_apb_pnp_read(uint64_t addr, uint32_t value) "APB PnP read addr:0x%03"PRIx6 |
458 | # See docs/devel/tracing.txt for syntax documentation. | 77 | |
459 | 78 | # pca9552.c | |
460 | +# allwinner-cpucfg.c | 79 | pca955x_gpio_status(const char *description, const char *buf) "%s GPIOs 0-15 [%s]" |
461 | +allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_addr 0x%" PRIu32 | 80 | +pca955x_gpio_change(const char *description, unsigned id, unsigned prev_state, unsigned current_state) "%s GPIO id:%u status: %u -> %u" |
462 | +allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
463 | +allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
464 | + | ||
465 | # eccmemctl.c | ||
466 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
467 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
468 | -- | 81 | -- |
469 | 2.20.1 | 82 | 2.20.1 |
470 | 83 | ||
471 | 84 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | Wire up eSDHC controllers in fsl-imx25. For imx25-pdk, connect drives | 3 | The PCA9552 has 16 GPIOs which can be used as input, |
4 | provided on the command line to available eSDHC controllers. | 4 | output or PWM mode. QEMU models the output GPIO with |
5 | the qemu_irq type. Let the device expose the 16 GPIOs | ||
6 | to allow us to later connect LEDs to these outputs. | ||
5 | 7 | ||
6 | This patch enables booting the imx25-pdk emulation from SD card. | 8 | Reviewed-by: Cédric Le Goater <clg@kaod.org> |
7 | 9 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | |
8 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | 10 | Tested-by: Cédric Le Goater <clg@kaod.org> |
9 | Message-id: 20200310215146.19688-2-linux@roeck-us.net | 11 | Message-id: 20200623072723.6324-10-f4bug@amsat.org |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | [PMM: made commit subject consistent with other patch] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 13 | --- |
14 | include/hw/arm/fsl-imx25.h | 9 +++++++++ | 14 | include/hw/misc/pca9552.h | 1 + |
15 | hw/arm/fsl-imx25.c | 32 ++++++++++++++++++++++++++++++++ | 15 | hw/misc/pca9552.c | 6 ++++++ |
16 | hw/arm/imx25_pdk.c | 16 ++++++++++++++++ | 16 | 2 files changed, 7 insertions(+) |
17 | 3 files changed, 57 insertions(+) | ||
18 | 17 | ||
19 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h | 18 | diff --git a/include/hw/misc/pca9552.h b/include/hw/misc/pca9552.h |
20 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/arm/fsl-imx25.h | 20 | --- a/include/hw/misc/pca9552.h |
22 | +++ b/include/hw/arm/fsl-imx25.h | 21 | +++ b/include/hw/misc/pca9552.h |
23 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct PCA955xState { |
24 | #include "hw/misc/imx_rngc.h" | 23 | uint8_t pointer; |
25 | #include "hw/i2c/imx_i2c.h" | 24 | |
26 | #include "hw/gpio/imx_gpio.h" | 25 | uint8_t regs[PCA955X_NR_REGS]; |
27 | +#include "hw/sd/sdhci.h" | 26 | + qemu_irq gpio[PCA955X_PIN_COUNT_MAX]; |
28 | #include "exec/memory.h" | 27 | char *description; /* For debugging purpose only */ |
29 | #include "target/arm/cpu.h" | 28 | } PCA955xState; |
30 | 29 | ||
31 | @@ -XXX,XX +XXX,XX @@ | 30 | diff --git a/hw/misc/pca9552.c b/hw/misc/pca9552.c |
32 | #define FSL_IMX25_NUM_EPITS 2 | ||
33 | #define FSL_IMX25_NUM_I2CS 3 | ||
34 | #define FSL_IMX25_NUM_GPIOS 4 | ||
35 | +#define FSL_IMX25_NUM_ESDHCS 2 | ||
36 | |||
37 | typedef struct FslIMX25State { | ||
38 | /*< private >*/ | ||
39 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
40 | IMXRNGCState rngc; | ||
41 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | ||
42 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | ||
43 | + SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | ||
44 | MemoryRegion rom[2]; | ||
45 | MemoryRegion iram; | ||
46 | MemoryRegion iram_alias; | ||
47 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
48 | #define FSL_IMX25_GPIO3_SIZE 0x4000 | ||
49 | #define FSL_IMX25_RNGC_ADDR 0x53FB0000 | ||
50 | #define FSL_IMX25_RNGC_SIZE 0x4000 | ||
51 | +#define FSL_IMX25_ESDHC1_ADDR 0x53FB4000 | ||
52 | +#define FSL_IMX25_ESDHC1_SIZE 0x4000 | ||
53 | +#define FSL_IMX25_ESDHC2_ADDR 0x53FB8000 | ||
54 | +#define FSL_IMX25_ESDHC2_SIZE 0x4000 | ||
55 | #define FSL_IMX25_GPIO1_ADDR 0x53FCC000 | ||
56 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | ||
57 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | ||
59 | #define FSL_IMX25_GPIO2_IRQ 51 | ||
60 | #define FSL_IMX25_GPIO3_IRQ 16 | ||
61 | #define FSL_IMX25_GPIO4_IRQ 23 | ||
62 | +#define FSL_IMX25_ESDHC1_IRQ 9 | ||
63 | +#define FSL_IMX25_ESDHC2_IRQ 8 | ||
64 | |||
65 | #endif /* FSL_IMX25_H */ | ||
66 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/hw/arm/fsl-imx25.c | 32 | --- a/hw/misc/pca9552.c |
69 | +++ b/hw/arm/fsl-imx25.c | 33 | +++ b/hw/misc/pca9552.c |
70 | @@ -XXX,XX +XXX,XX @@ | 34 | @@ -XXX,XX +XXX,XX @@ |
71 | #include "hw/qdev-properties.h" | 35 | #include "hw/qdev-properties.h" |
72 | #include "chardev/char.h" | 36 | #include "hw/misc/pca9552.h" |
73 | 37 | #include "hw/misc/pca9552_regs.h" | |
74 | +#define IMX25_ESDHC_CAPABILITIES 0x07e20000 | 38 | +#include "hw/irq.h" |
75 | + | 39 | #include "migration/vmstate.h" |
76 | static void fsl_imx25_init(Object *obj) | 40 | #include "qapi/error.h" |
41 | #include "qapi/visitor.h" | ||
42 | @@ -XXX,XX +XXX,XX @@ static void pca955x_update_pin_input(PCA955xState *s) | ||
43 | |||
44 | switch (config) { | ||
45 | case PCA9552_LED_ON: | ||
46 | + qemu_set_irq(s->gpio[i], 1); | ||
47 | s->regs[input_reg] |= 1 << input_shift; | ||
48 | break; | ||
49 | case PCA9552_LED_OFF: | ||
50 | + qemu_set_irq(s->gpio[i], 0); | ||
51 | s->regs[input_reg] &= ~(1 << input_shift); | ||
52 | break; | ||
53 | case PCA9552_LED_PWM0: | ||
54 | @@ -XXX,XX +XXX,XX @@ static void pca955x_initfn(Object *obj) | ||
55 | |||
56 | static void pca955x_realize(DeviceState *dev, Error **errp) | ||
77 | { | 57 | { |
78 | FslIMX25State *s = FSL_IMX25(obj); | 58 | + PCA955xClass *k = PCA955X_GET_CLASS(dev); |
79 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | 59 | PCA955xState *s = PCA955X(dev); |
80 | sysbus_init_child_obj(obj, "gpio[*]", &s->gpio[i], sizeof(s->gpio[i]), | 60 | |
81 | TYPE_IMX_GPIO); | 61 | if (!s->description) { |
62 | s->description = g_strdup("pca-unspecified"); | ||
82 | } | 63 | } |
83 | + | 64 | + |
84 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | 65 | + qdev_init_gpio_out(dev, s->gpio, k->pin_count); |
85 | + sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), | ||
86 | + TYPE_IMX_USDHC); | ||
87 | + } | ||
88 | } | 66 | } |
89 | 67 | ||
90 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) | 68 | static Property pca955x_properties[] = { |
91 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) | ||
92 | gpio_table[i].irq)); | ||
93 | } | ||
94 | |||
95 | + /* Initialize all SDHC */ | ||
96 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | ||
97 | + static const struct { | ||
98 | + hwaddr addr; | ||
99 | + unsigned int irq; | ||
100 | + } esdhc_table[FSL_IMX25_NUM_ESDHCS] = { | ||
101 | + { FSL_IMX25_ESDHC1_ADDR, FSL_IMX25_ESDHC1_IRQ }, | ||
102 | + { FSL_IMX25_ESDHC2_ADDR, FSL_IMX25_ESDHC2_IRQ }, | ||
103 | + }; | ||
104 | + | ||
105 | + object_property_set_uint(OBJECT(&s->esdhc[i]), 2, "sd-spec-version", | ||
106 | + &err); | ||
107 | + object_property_set_uint(OBJECT(&s->esdhc[i]), IMX25_ESDHC_CAPABILITIES, | ||
108 | + "capareg", &err); | ||
109 | + object_property_set_bool(OBJECT(&s->esdhc[i]), true, "realized", &err); | ||
110 | + if (err) { | ||
111 | + error_propagate(errp, err); | ||
112 | + return; | ||
113 | + } | ||
114 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr); | ||
115 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0, | ||
116 | + qdev_get_gpio_in(DEVICE(&s->avic), | ||
117 | + esdhc_table[i].irq)); | ||
118 | + } | ||
119 | + | ||
120 | /* initialize 2 x 16 KB ROM */ | ||
121 | memory_region_init_rom(&s->rom[0], NULL, | ||
122 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); | ||
123 | diff --git a/hw/arm/imx25_pdk.c b/hw/arm/imx25_pdk.c | ||
124 | index XXXXXXX..XXXXXXX 100644 | ||
125 | --- a/hw/arm/imx25_pdk.c | ||
126 | +++ b/hw/arm/imx25_pdk.c | ||
127 | @@ -XXX,XX +XXX,XX @@ | ||
128 | #include "qemu/osdep.h" | ||
129 | #include "qapi/error.h" | ||
130 | #include "cpu.h" | ||
131 | +#include "hw/qdev-properties.h" | ||
132 | #include "hw/arm/fsl-imx25.h" | ||
133 | #include "hw/boards.h" | ||
134 | #include "qemu/error-report.h" | ||
135 | @@ -XXX,XX +XXX,XX @@ static void imx25_pdk_init(MachineState *machine) | ||
136 | imx25_pdk_binfo.board_id = 1771, | ||
137 | imx25_pdk_binfo.nb_cpus = 1; | ||
138 | |||
139 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | ||
140 | + BusState *bus; | ||
141 | + DeviceState *carddev; | ||
142 | + DriveInfo *di; | ||
143 | + BlockBackend *blk; | ||
144 | + | ||
145 | + di = drive_get_next(IF_SD); | ||
146 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
147 | + bus = qdev_get_child_bus(DEVICE(&s->soc.esdhc[i]), "sd-bus"); | ||
148 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
149 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
150 | + object_property_set_bool(OBJECT(carddev), true, | ||
151 | + "realized", &error_fatal); | ||
152 | + } | ||
153 | + | ||
154 | /* | ||
155 | * We test explicitly for qtest here as it is not done (yet?) in | ||
156 | * arm_load_kernel(). Without this the "make check" command would | ||
157 | -- | 69 | -- |
158 | 2.20.1 | 70 | 2.20.1 |
159 | 71 | ||
160 | 72 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-2-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/cpu.h | 10 ++++++++++ | ||
9 | 1 file changed, 10 insertions(+) | ||
10 | |||
11 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/cpu.h | ||
14 | +++ b/target/arm/cpu.h | ||
15 | @@ -XXX,XX +XXX,XX @@ static inline bool isar_feature_aa64_bti(const ARMISARegisters *id) | ||
16 | return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, BT) != 0; | ||
17 | } | ||
18 | |||
19 | +static inline bool isar_feature_aa64_mte_insn_reg(const ARMISARegisters *id) | ||
20 | +{ | ||
21 | + return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, MTE) != 0; | ||
22 | +} | ||
23 | + | ||
24 | +static inline bool isar_feature_aa64_mte(const ARMISARegisters *id) | ||
25 | +{ | ||
26 | + return FIELD_EX64(id->id_aa64pfr1, ID_AA64PFR1, MTE) >= 2; | ||
27 | +} | ||
28 | + | ||
29 | static inline bool isar_feature_aa64_pmu_8_1(const ARMISARegisters *id) | ||
30 | { | ||
31 | return FIELD_EX64(id->id_aa64dfr0, ID_AA64DFR0, PMUVER) >= 4 && | ||
32 | -- | ||
33 | 2.20.1 | ||
34 | |||
35 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Protect reads of aa64 id registers with ARM_CP_STATE_AA64. | ||
4 | Use this as a simpler test than arm_el_is_aa64, since EL3 | ||
5 | cannot change mode. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200626033144.790098-3-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 15 ++++++++------- | ||
13 | 1 file changed, 8 insertions(+), 7 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
20 | uint32_t valid_mask = 0x3fff; | ||
21 | ARMCPU *cpu = env_archcpu(env); | ||
22 | |||
23 | - if (arm_el_is_aa64(env, 3)) { | ||
24 | + if (ri->state == ARM_CP_STATE_AA64) { | ||
25 | value |= SCR_FW | SCR_AW; /* these two bits are RES1. */ | ||
26 | valid_mask &= ~SCR_NET; | ||
27 | + | ||
28 | + if (cpu_isar_feature(aa64_lor, cpu)) { | ||
29 | + valid_mask |= SCR_TLOR; | ||
30 | + } | ||
31 | + if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
32 | + valid_mask |= SCR_API | SCR_APK; | ||
33 | + } | ||
34 | } else { | ||
35 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
36 | } | ||
37 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
38 | valid_mask &= ~SCR_SMD; | ||
39 | } | ||
40 | } | ||
41 | - if (cpu_isar_feature(aa64_lor, cpu)) { | ||
42 | - valid_mask |= SCR_TLOR; | ||
43 | - } | ||
44 | - if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
45 | - valid_mask |= SCR_API | SCR_APK; | ||
46 | - } | ||
47 | |||
48 | /* Clear all-context RES0 bits. */ | ||
49 | value &= valid_mask; | ||
50 | -- | ||
51 | 2.20.1 | ||
52 | |||
53 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This does not attempt to rectify all of the res0 bits, but does | ||
4 | clear the mte bits when not enabled. Since there is no high-part | ||
5 | mapping of SCTLR, aa32 mode cannot write to these bits. | ||
6 | |||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200626033144.790098-4-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.c | 23 +++++++++++++++++------ | ||
13 | 1 file changed, 17 insertions(+), 6 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/helper.c | ||
18 | +++ b/target/arm/helper.c | ||
19 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
20 | { | ||
21 | ARMCPU *cpu = env_archcpu(env); | ||
22 | |||
23 | + if (arm_feature(env, ARM_FEATURE_PMSA) && !cpu->has_mpu) { | ||
24 | + /* M bit is RAZ/WI for PMSA with no MPU implemented */ | ||
25 | + value &= ~SCTLR_M; | ||
26 | + } | ||
27 | + | ||
28 | + /* ??? Lots of these bits are not implemented. */ | ||
29 | + | ||
30 | + if (ri->state == ARM_CP_STATE_AA64 && !cpu_isar_feature(aa64_mte, cpu)) { | ||
31 | + if (ri->opc1 == 6) { /* SCTLR_EL3 */ | ||
32 | + value &= ~(SCTLR_ITFSB | SCTLR_TCF | SCTLR_ATA); | ||
33 | + } else { | ||
34 | + value &= ~(SCTLR_ITFSB | SCTLR_TCF0 | SCTLR_TCF | | ||
35 | + SCTLR_ATA0 | SCTLR_ATA); | ||
36 | + } | ||
37 | + } | ||
38 | + | ||
39 | if (raw_read(env, ri) == value) { | ||
40 | /* Skip the TLB flush if nothing actually changed; Linux likes | ||
41 | * to do a lot of pointless SCTLR writes. | ||
42 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
43 | return; | ||
44 | } | ||
45 | |||
46 | - if (arm_feature(env, ARM_FEATURE_PMSA) && !cpu->has_mpu) { | ||
47 | - /* M bit is RAZ/WI for PMSA with no MPU implemented */ | ||
48 | - value &= ~SCTLR_M; | ||
49 | - } | ||
50 | - | ||
51 | raw_write(env, ri, value); | ||
52 | - /* ??? Lots of these bits are not implemented. */ | ||
53 | + | ||
54 | /* This may enable/disable the MMU, so do a TLB flush. */ | ||
55 | tlb_flush(CPU(cpu)); | ||
56 | |||
57 | -- | ||
58 | 2.20.1 | ||
59 | |||
60 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-5-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/helper.c | 14 +++++++++++--- | ||
9 | 1 file changed, 11 insertions(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/helper.c | ||
14 | +++ b/target/arm/helper.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
16 | if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
17 | valid_mask |= SCR_API | SCR_APK; | ||
18 | } | ||
19 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
20 | + valid_mask |= SCR_ATA; | ||
21 | + } | ||
22 | } else { | ||
23 | valid_mask &= ~(SCR_RW | SCR_ST); | ||
24 | } | ||
25 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
26 | if (cpu_isar_feature(aa64_pauth, cpu)) { | ||
27 | valid_mask |= HCR_API | HCR_APK; | ||
28 | } | ||
29 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
30 | + valid_mask |= HCR_ATA | HCR_DCT | HCR_TID5; | ||
31 | + } | ||
32 | } | ||
33 | |||
34 | /* Clear RES0 bits. */ | ||
35 | value &= valid_mask; | ||
36 | |||
37 | - /* These bits change the MMU setup: | ||
38 | + /* | ||
39 | + * These bits change the MMU setup: | ||
40 | * HCR_VM enables stage 2 translation | ||
41 | * HCR_PTW forbids certain page-table setups | ||
42 | - * HCR_DC Disables stage1 and enables stage2 translation | ||
43 | + * HCR_DC disables stage1 and enables stage2 translation | ||
44 | + * HCR_DCT enables tagging on (disabled) stage1 translation | ||
45 | */ | ||
46 | - if ((env->cp15.hcr_el2 ^ value) & (HCR_VM | HCR_PTW | HCR_DC)) { | ||
47 | + if ((env->cp15.hcr_el2 ^ value) & (HCR_VM | HCR_PTW | HCR_DC | HCR_DCT)) { | ||
48 | tlb_flush(CPU(cpu)); | ||
49 | } | ||
50 | env->cp15.hcr_el2 = value; | ||
51 | -- | ||
52 | 2.20.1 | ||
53 | |||
54 | diff view generated by jsdifflib |
1 | A write to the CONTROL register can change our current EL (by | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | writing to the nPRIV bit). That means that we can't assume | ||
3 | that s->current_el is still valid in trans_MSR_v7m() when | ||
4 | we try to rebuild the hflags. | ||
5 | 2 | ||
6 | Add a new helper rebuild_hflags_m32_newel() which, like the | 3 | Emphasize that the is_jmp option exits to the main loop. |
7 | existing rebuild_hflags_a32_newel(), recalculates the current | ||
8 | EL from scratch, and use it in trans_MSR_v7m(). | ||
9 | 4 | ||
10 | This fixes an assertion about an hflags mismatch when the | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | guest changes privilege by writing to CONTROL. | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200626033144.790098-6-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate.h | 14 ++++++++------ | ||
11 | target/arm/translate-a64.c | 8 ++++---- | ||
12 | target/arm/translate-vfp.inc.c | 4 ++-- | ||
13 | target/arm/translate.c | 12 ++++++------ | ||
14 | 4 files changed, 20 insertions(+), 18 deletions(-) | ||
12 | 15 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
15 | Message-id: 20200303174950.3298-4-peter.maydell@linaro.org | ||
16 | --- | ||
17 | target/arm/helper.h | 1 + | ||
18 | target/arm/helper.c | 12 ++++++++++++ | ||
19 | target/arm/translate.c | 7 +++---- | ||
20 | 3 files changed, 16 insertions(+), 4 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
23 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.h | 18 | --- a/target/arm/translate.h |
25 | +++ b/target/arm/helper.h | 19 | +++ b/target/arm/translate.h |
26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32) | 20 | @@ -XXX,XX +XXX,XX @@ static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) |
27 | DEF_HELPER_2(get_user_reg, i32, env, i32) | 21 | |
28 | DEF_HELPER_3(set_user_reg, void, env, i32, i32) | 22 | /* is_jmp field values */ |
29 | 23 | #define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */ | |
30 | +DEF_HELPER_FLAGS_1(rebuild_hflags_m32_newel, TCG_CALL_NO_RWG, void, env) | 24 | -#define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */ |
31 | DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int) | 25 | +/* CPU state was modified dynamically; exit to main loop for interrupts. */ |
32 | DEF_HELPER_FLAGS_1(rebuild_hflags_a32_newel, TCG_CALL_NO_RWG, void, env) | 26 | +#define DISAS_UPDATE_EXIT DISAS_TARGET_1 |
33 | DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) | 27 | /* These instructions trap after executing, so the A32/T32 decoder must |
34 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 28 | * defer them until after the conditional execution state has been updated. |
29 | * WFI also needs special handling when single-stepping. | ||
30 | @@ -XXX,XX +XXX,XX @@ static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) | ||
31 | * custom end-of-TB code) | ||
32 | */ | ||
33 | #define DISAS_BX_EXCRET DISAS_TARGET_8 | ||
34 | -/* For instructions which want an immediate exit to the main loop, | ||
35 | - * as opposed to attempting to use lookup_and_goto_ptr. Unlike | ||
36 | - * DISAS_UPDATE this doesn't write the PC on exiting the translation | ||
37 | - * loop so you need to ensure something (gen_a64_set_pc_im or runtime | ||
38 | - * helper) has done so before we reach return from cpu_tb_exec. | ||
39 | +/* | ||
40 | + * For instructions which want an immediate exit to the main loop, as opposed | ||
41 | + * to attempting to use lookup_and_goto_ptr. Unlike DISAS_UPDATE_EXIT, this | ||
42 | + * doesn't write the PC on exiting the translation loop so you need to ensure | ||
43 | + * something (gen_a64_set_pc_im or runtime helper) has done so before we reach | ||
44 | + * return from cpu_tb_exec. | ||
45 | */ | ||
46 | #define DISAS_EXIT DISAS_TARGET_9 | ||
47 | |||
48 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | 49 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/target/arm/helper.c | 50 | --- a/target/arm/translate-a64.c |
37 | +++ b/target/arm/helper.c | 51 | +++ b/target/arm/translate-a64.c |
38 | @@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env) | 52 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, |
39 | env->hflags = rebuild_hflags_internal(env); | 53 | gen_helper_msr_i_daifclear(cpu_env, t1); |
54 | tcg_temp_free_i32(t1); | ||
55 | /* For DAIFClear, exit the cpu loop to re-evaluate pending IRQs. */ | ||
56 | - s->base.is_jmp = DISAS_UPDATE; | ||
57 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
58 | break; | ||
59 | |||
60 | default: | ||
61 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
62 | |||
63 | if ((tb_cflags(s->base.tb) & CF_USE_ICOUNT) && (ri->type & ARM_CP_IO)) { | ||
64 | /* I/O operations must end the TB here (whether read or write) */ | ||
65 | - s->base.is_jmp = DISAS_UPDATE; | ||
66 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
67 | } | ||
68 | if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
69 | /* | ||
70 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
71 | * but allow this to be suppressed by the register definition | ||
72 | * (usually only necessary to work around guest bugs). | ||
73 | */ | ||
74 | - s->base.is_jmp = DISAS_UPDATE; | ||
75 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
76 | } | ||
40 | } | 77 | } |
41 | 78 | ||
42 | +/* | 79 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
43 | + * If we have triggered a EL state change we can't rely on the | 80 | gen_goto_tb(dc, 1, dc->base.pc_next); |
44 | + * translator having passed it to us, we need to recompute. | 81 | break; |
45 | + */ | 82 | default: |
46 | +void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env) | 83 | - case DISAS_UPDATE: |
47 | +{ | 84 | + case DISAS_UPDATE_EXIT: |
48 | + int el = arm_current_el(env); | 85 | gen_a64_set_pc_im(dc->base.pc_next); |
49 | + int fp_el = fp_exception_el(env, el); | 86 | /* fall through */ |
50 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | 87 | case DISAS_EXIT: |
51 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); | 88 | diff --git a/target/arm/translate-vfp.inc.c b/target/arm/translate-vfp.inc.c |
52 | +} | 89 | index XXXXXXX..XXXXXXX 100644 |
53 | + | 90 | --- a/target/arm/translate-vfp.inc.c |
54 | void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | 91 | +++ b/target/arm/translate-vfp.inc.c |
55 | { | 92 | @@ -XXX,XX +XXX,XX @@ static bool full_vfp_access_check(DisasContext *s, bool ignore_vfp_enabled) |
56 | int fp_el = fp_exception_el(env, el); | 93 | * this to be the last insn in the TB). |
94 | */ | ||
95 | if (tb_cflags(s->base.tb) & CF_USE_ICOUNT) { | ||
96 | - s->base.is_jmp = DISAS_UPDATE; | ||
97 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
98 | gen_io_start(); | ||
99 | } | ||
100 | gen_helper_v7m_preserve_fp_state(cpu_env); | ||
101 | @@ -XXX,XX +XXX,XX @@ static bool trans_VLLDM_VLSTM(DisasContext *s, arg_VLLDM_VLSTM *a) | ||
102 | tcg_temp_free_i32(fptr); | ||
103 | |||
104 | /* End the TB, because we have updated FP control bits */ | ||
105 | - s->base.is_jmp = DISAS_UPDATE; | ||
106 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
107 | return true; | ||
108 | } | ||
57 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 109 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
58 | index XXXXXXX..XXXXXXX 100644 | 110 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/target/arm/translate.c | 111 | --- a/target/arm/translate.c |
60 | +++ b/target/arm/translate.c | 112 | +++ b/target/arm/translate.c |
61 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) | 113 | @@ -XXX,XX +XXX,XX @@ static void gen_msr_banked(DisasContext *s, int r, int sysm, int rn) |
62 | 114 | tcg_temp_free_i32(tcg_tgtmode); | |
63 | static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | 115 | tcg_temp_free_i32(tcg_regno); |
64 | { | 116 | tcg_temp_free_i32(tcg_reg); |
65 | - TCGv_i32 addr, reg, el; | 117 | - s->base.is_jmp = DISAS_UPDATE; |
66 | + TCGv_i32 addr, reg; | 118 | + s->base.is_jmp = DISAS_UPDATE_EXIT; |
67 | 119 | } | |
68 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | 120 | |
69 | return false; | 121 | static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) |
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | 122 | @@ -XXX,XX +XXX,XX @@ static void gen_mrs_banked(DisasContext *s, int r, int sysm, int rn) |
71 | gen_helper_v7m_msr(cpu_env, addr, reg); | 123 | tcg_temp_free_i32(tcg_tgtmode); |
124 | tcg_temp_free_i32(tcg_regno); | ||
125 | store_reg(s, rn, tcg_reg); | ||
126 | - s->base.is_jmp = DISAS_UPDATE; | ||
127 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
128 | } | ||
129 | |||
130 | /* Store value to PC as for an exception return (ie don't | ||
131 | @@ -XXX,XX +XXX,XX @@ static void gen_srs(DisasContext *s, | ||
132 | tcg_temp_free_i32(tmp); | ||
133 | } | ||
72 | tcg_temp_free_i32(addr); | 134 | tcg_temp_free_i32(addr); |
73 | tcg_temp_free_i32(reg); | 135 | - s->base.is_jmp = DISAS_UPDATE; |
74 | - el = tcg_const_i32(s->current_el); | 136 | + s->base.is_jmp = DISAS_UPDATE_EXIT; |
75 | - gen_helper_rebuild_hflags_m32(cpu_env, el); | 137 | } |
76 | - tcg_temp_free_i32(el); | 138 | |
77 | + /* If we wrote to CONTROL, the EL might have changed */ | 139 | /* Generate a label used for skipping this instruction */ |
78 | + gen_helper_rebuild_hflags_m32_newel(cpu_env); | 140 | @@ -XXX,XX +XXX,XX @@ static bool trans_SETEND(DisasContext *s, arg_SETEND *a) |
79 | gen_lookup_tb(s); | 141 | } |
142 | if (a->E != (s->be_data == MO_BE)) { | ||
143 | gen_helper_setend(cpu_env); | ||
144 | - s->base.is_jmp = DISAS_UPDATE; | ||
145 | + s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
146 | } | ||
80 | return true; | 147 | return true; |
81 | } | 148 | } |
149 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
150 | break; | ||
151 | case DISAS_NEXT: | ||
152 | case DISAS_TOO_MANY: | ||
153 | - case DISAS_UPDATE: | ||
154 | + case DISAS_UPDATE_EXIT: | ||
155 | gen_set_pc_im(dc, dc->base.pc_next); | ||
156 | /* fall through */ | ||
157 | default: | ||
158 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
159 | case DISAS_JUMP: | ||
160 | gen_goto_ptr(); | ||
161 | break; | ||
162 | - case DISAS_UPDATE: | ||
163 | + case DISAS_UPDATE_EXIT: | ||
164 | gen_set_pc_im(dc, dc->base.pc_next); | ||
165 | /* fall through */ | ||
166 | default: | ||
82 | -- | 167 | -- |
83 | 2.20.1 | 168 | 2.20.1 |
84 | 169 | ||
85 | 170 | diff view generated by jsdifflib |
1 | For M-profile CPUs, the FAULTMASK value affects the CPU's MMU index | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | (it changes the NegPri bit). We update the hflags after calls | ||
3 | to the v7m_msr helper in trans_MSR_v7m() but forgot to do so | ||
4 | in trans_CPS_v7m(). | ||
5 | 2 | ||
3 | Add an option that writes back the PC, like DISAS_UPDATE_EXIT, | ||
4 | but does not exit back to the main loop. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200626033144.790098-7-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200303174950.3298-3-peter.maydell@linaro.org | ||
9 | --- | 10 | --- |
10 | target/arm/translate.c | 5 ++++- | 11 | target/arm/translate.h | 2 ++ |
11 | 1 file changed, 4 insertions(+), 1 deletion(-) | 12 | target/arm/translate-a64.c | 3 +++ |
13 | target/arm/translate.c | 4 ++++ | ||
14 | 3 files changed, 9 insertions(+) | ||
12 | 15 | ||
16 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/translate.h | ||
19 | +++ b/target/arm/translate.h | ||
20 | @@ -XXX,XX +XXX,XX @@ static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn) | ||
21 | * return from cpu_tb_exec. | ||
22 | */ | ||
23 | #define DISAS_EXIT DISAS_TARGET_9 | ||
24 | +/* CPU state was modified dynamically; no need to exit, but do not chain. */ | ||
25 | +#define DISAS_UPDATE_NOCHAIN DISAS_TARGET_10 | ||
26 | |||
27 | #ifdef TARGET_AARCH64 | ||
28 | void a64_translate_init(void); | ||
29 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/target/arm/translate-a64.c | ||
32 | +++ b/target/arm/translate-a64.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) | ||
34 | case DISAS_EXIT: | ||
35 | tcg_gen_exit_tb(NULL, 0); | ||
36 | break; | ||
37 | + case DISAS_UPDATE_NOCHAIN: | ||
38 | + gen_a64_set_pc_im(dc->base.pc_next); | ||
39 | + /* fall through */ | ||
40 | case DISAS_JUMP: | ||
41 | tcg_gen_lookup_and_goto_ptr(); | ||
42 | break; | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 43 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 44 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 45 | --- a/target/arm/translate.c |
16 | +++ b/target/arm/translate.c | 46 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS(DisasContext *s, arg_CPS *a) | 47 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
18 | 48 | case DISAS_NEXT: | |
19 | static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) | 49 | case DISAS_TOO_MANY: |
20 | { | 50 | case DISAS_UPDATE_EXIT: |
21 | - TCGv_i32 tmp, addr; | 51 | + case DISAS_UPDATE_NOCHAIN: |
22 | + TCGv_i32 tmp, addr, el; | 52 | gen_set_pc_im(dc, dc->base.pc_next); |
23 | 53 | /* fall through */ | |
24 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | 54 | default: |
25 | return false; | 55 | @@ -XXX,XX +XXX,XX @@ static void arm_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) |
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) | 56 | case DISAS_TOO_MANY: |
27 | gen_helper_v7m_msr(cpu_env, addr, tmp); | 57 | gen_goto_tb(dc, 1, dc->base.pc_next); |
28 | tcg_temp_free_i32(addr); | 58 | break; |
29 | } | 59 | + case DISAS_UPDATE_NOCHAIN: |
30 | + el = tcg_const_i32(s->current_el); | 60 | + gen_set_pc_im(dc, dc->base.pc_next); |
31 | + gen_helper_rebuild_hflags_m32(cpu_env, el); | 61 | + /* fall through */ |
32 | + tcg_temp_free_i32(el); | 62 | case DISAS_JUMP: |
33 | tcg_temp_free_i32(tmp); | 63 | gen_goto_ptr(); |
34 | gen_lookup_tb(s); | 64 | break; |
35 | return true; | ||
36 | -- | 65 | -- |
37 | 2.20.1 | 66 | 2.20.1 |
38 | 67 | ||
39 | 68 | diff view generated by jsdifflib |
1 | Some of an M-profile CPU's cached hflags state depends on state that's | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | in our NVIC object. We already do an hflags rebuild when the NVIC | 2 | |
3 | registers are written, but we also need to do this on NVIC reset, | 3 | This is TFSRE0_EL1, TFSR_EL1, TFSR_EL2, TFSR_EL3, |
4 | because there's no guarantee that this will happen before the | 4 | RGSR_EL1, GCR_EL1, GMID_EL1, and PSTATE.TCO. |
5 | CPU reset. | 5 | |
6 | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
7 | This fixes an assertion due to mismatched hflags which happens if | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | the CPU is reset from inside a HardFault handler. | 8 | Message-id: 20200626033144.790098-8-richard.henderson@linaro.org |
9 | |||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200303174950.3298-2-peter.maydell@linaro.org | ||
13 | --- | 10 | --- |
14 | hw/intc/armv7m_nvic.c | 6 ++++++ | 11 | target/arm/cpu.h | 4 ++ |
15 | 1 file changed, 6 insertions(+) | 12 | target/arm/internals.h | 9 ++++ |
16 | 13 | target/arm/helper.c | 94 ++++++++++++++++++++++++++++++++++++++ | |
17 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 14 | target/arm/translate-a64.c | 21 +++++++++ |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | 4 files changed, 128 insertions(+) |
19 | --- a/hw/intc/armv7m_nvic.c | 16 | |
20 | +++ b/hw/intc/armv7m_nvic.c | 17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 18 | index XXXXXXX..XXXXXXX 100644 |
22 | s->itns[i] = true; | 19 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | ||
21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | ||
22 | uint64_t pmccfiltr_el0; /* Performance Monitor Filter Register */ | ||
23 | uint64_t vpidr_el2; /* Virtualization Processor ID Register */ | ||
24 | uint64_t vmpidr_el2; /* Virtualization Multiprocessor ID Register */ | ||
25 | + uint64_t tfsr_el[4]; /* tfsre0_el1 is index 0. */ | ||
26 | + uint64_t gcr_el1; | ||
27 | + uint64_t rgsr_el1; | ||
28 | } cp15; | ||
29 | |||
30 | struct { | ||
31 | @@ -XXX,XX +XXX,XX @@ void pmu_init(ARMCPU *cpu); | ||
32 | #define PSTATE_SS (1U << 21) | ||
33 | #define PSTATE_PAN (1U << 22) | ||
34 | #define PSTATE_UAO (1U << 23) | ||
35 | +#define PSTATE_TCO (1U << 25) | ||
36 | #define PSTATE_V (1U << 28) | ||
37 | #define PSTATE_C (1U << 29) | ||
38 | #define PSTATE_Z (1U << 30) | ||
39 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/internals.h | ||
42 | +++ b/target/arm/internals.h | ||
43 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t aarch64_pstate_valid_mask(const ARMISARegisters *id) | ||
44 | if (isar_feature_aa64_uao(id)) { | ||
45 | valid |= PSTATE_UAO; | ||
46 | } | ||
47 | + if (isar_feature_aa64_mte(id)) { | ||
48 | + valid |= PSTATE_TCO; | ||
49 | + } | ||
50 | |||
51 | return valid; | ||
52 | } | ||
53 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); | ||
54 | |||
55 | #endif /* !CONFIG_USER_ONLY */ | ||
56 | |||
57 | +/* | ||
58 | + * The log2 of the words in the tag block, for GMID_EL1.BS. | ||
59 | + * The is the maximum, 256 bytes, which manipulates 64-bits of tags. | ||
60 | + */ | ||
61 | +#define GMID_EL1_BS 6 | ||
62 | + | ||
63 | #endif | ||
64 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/target/arm/helper.c | ||
67 | +++ b/target/arm/helper.c | ||
68 | @@ -XXX,XX +XXX,XX @@ static void define_arm_vh_e2h_redirects_aliases(ARMCPU *cpu) | ||
69 | { K(3, 0, 1, 2, 0), K(3, 4, 1, 2, 0), K(3, 5, 1, 2, 0), | ||
70 | "ZCR_EL1", "ZCR_EL2", "ZCR_EL12", isar_feature_aa64_sve }, | ||
71 | |||
72 | + { K(3, 0, 5, 6, 0), K(3, 4, 5, 6, 0), K(3, 5, 5, 6, 0), | ||
73 | + "TFSR_EL1", "TFSR_EL2", "TFSR_EL12", isar_feature_aa64_mte }, | ||
74 | + | ||
75 | /* TODO: ARMv8.2-SPE -- PMSCR_EL2 */ | ||
76 | /* TODO: ARMv8.4-Trace -- TRFCR_EL2 */ | ||
77 | }; | ||
78 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo dcpodp_reg[] = { | ||
79 | }; | ||
80 | #endif /*CONFIG_USER_ONLY*/ | ||
81 | |||
82 | +static CPAccessResult access_aa64_tid5(CPUARMState *env, const ARMCPRegInfo *ri, | ||
83 | + bool isread) | ||
84 | +{ | ||
85 | + if ((arm_current_el(env) < 2) && (arm_hcr_el2_eff(env) & HCR_TID5)) { | ||
86 | + return CP_ACCESS_TRAP_EL2; | ||
87 | + } | ||
88 | + | ||
89 | + return CP_ACCESS_OK; | ||
90 | +} | ||
91 | + | ||
92 | +static CPAccessResult access_mte(CPUARMState *env, const ARMCPRegInfo *ri, | ||
93 | + bool isread) | ||
94 | +{ | ||
95 | + int el = arm_current_el(env); | ||
96 | + | ||
97 | + if (el < 2 && | ||
98 | + arm_feature(env, ARM_FEATURE_EL2) && | ||
99 | + !(arm_hcr_el2_eff(env) & HCR_ATA)) { | ||
100 | + return CP_ACCESS_TRAP_EL2; | ||
101 | + } | ||
102 | + if (el < 3 && | ||
103 | + arm_feature(env, ARM_FEATURE_EL3) && | ||
104 | + !(env->cp15.scr_el3 & SCR_ATA)) { | ||
105 | + return CP_ACCESS_TRAP_EL3; | ||
106 | + } | ||
107 | + return CP_ACCESS_OK; | ||
108 | +} | ||
109 | + | ||
110 | +static uint64_t tco_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
111 | +{ | ||
112 | + return env->pstate & PSTATE_TCO; | ||
113 | +} | ||
114 | + | ||
115 | +static void tco_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t val) | ||
116 | +{ | ||
117 | + env->pstate = (env->pstate & ~PSTATE_TCO) | (val & PSTATE_TCO); | ||
118 | +} | ||
119 | + | ||
120 | +static const ARMCPRegInfo mte_reginfo[] = { | ||
121 | + { .name = "TFSRE0_EL1", .state = ARM_CP_STATE_AA64, | ||
122 | + .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 6, .opc2 = 1, | ||
123 | + .access = PL1_RW, .accessfn = access_mte, | ||
124 | + .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[0]) }, | ||
125 | + { .name = "TFSR_EL1", .state = ARM_CP_STATE_AA64, | ||
126 | + .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 6, .opc2 = 0, | ||
127 | + .access = PL1_RW, .accessfn = access_mte, | ||
128 | + .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[1]) }, | ||
129 | + { .name = "TFSR_EL2", .state = ARM_CP_STATE_AA64, | ||
130 | + .opc0 = 3, .opc1 = 4, .crn = 5, .crm = 6, .opc2 = 0, | ||
131 | + .access = PL2_RW, .accessfn = access_mte, | ||
132 | + .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[2]) }, | ||
133 | + { .name = "TFSR_EL3", .state = ARM_CP_STATE_AA64, | ||
134 | + .opc0 = 3, .opc1 = 6, .crn = 5, .crm = 6, .opc2 = 0, | ||
135 | + .access = PL3_RW, | ||
136 | + .fieldoffset = offsetof(CPUARMState, cp15.tfsr_el[3]) }, | ||
137 | + { .name = "RGSR_EL1", .state = ARM_CP_STATE_AA64, | ||
138 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 5, | ||
139 | + .access = PL1_RW, .accessfn = access_mte, | ||
140 | + .fieldoffset = offsetof(CPUARMState, cp15.rgsr_el1) }, | ||
141 | + { .name = "GCR_EL1", .state = ARM_CP_STATE_AA64, | ||
142 | + .opc0 = 3, .opc1 = 0, .crn = 1, .crm = 0, .opc2 = 6, | ||
143 | + .access = PL1_RW, .accessfn = access_mte, | ||
144 | + .fieldoffset = offsetof(CPUARMState, cp15.gcr_el1) }, | ||
145 | + { .name = "GMID_EL1", .state = ARM_CP_STATE_AA64, | ||
146 | + .opc0 = 3, .opc1 = 1, .crn = 0, .crm = 0, .opc2 = 4, | ||
147 | + .access = PL1_R, .accessfn = access_aa64_tid5, | ||
148 | + .type = ARM_CP_CONST, .resetvalue = GMID_EL1_BS }, | ||
149 | + { .name = "TCO", .state = ARM_CP_STATE_AA64, | ||
150 | + .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, | ||
151 | + .type = ARM_CP_NO_RAW, | ||
152 | + .access = PL0_RW, .readfn = tco_read, .writefn = tco_write }, | ||
153 | + REGINFO_SENTINEL | ||
154 | +}; | ||
155 | + | ||
156 | +static const ARMCPRegInfo mte_tco_ro_reginfo[] = { | ||
157 | + { .name = "TCO", .state = ARM_CP_STATE_AA64, | ||
158 | + .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, | ||
159 | + .type = ARM_CP_CONST, .access = PL0_RW, }, | ||
160 | + REGINFO_SENTINEL | ||
161 | +}; | ||
162 | #endif | ||
163 | |||
164 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, | ||
165 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
23 | } | 166 | } |
24 | } | 167 | } |
168 | #endif /*CONFIG_USER_ONLY*/ | ||
25 | + | 169 | + |
26 | + /* | 170 | + /* |
27 | + * We updated state that affects the CPU's MMUidx and thus its hflags; | 171 | + * If full MTE is enabled, add all of the system registers. |
28 | + * and we can't guarantee that we run before the CPU reset function. | 172 | + * If only "instructions available at EL0" are enabled, |
173 | + * then define only a RAZ/WI version of PSTATE.TCO. | ||
29 | + */ | 174 | + */ |
30 | + arm_rebuild_hflags(&s->cpu->env); | 175 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
31 | } | 176 | + define_arm_cp_regs(cpu, mte_reginfo); |
32 | 177 | + } else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) { | |
33 | static void nvic_systick_trigger(void *opaque, int n, int level) | 178 | + define_arm_cp_regs(cpu, mte_tco_ro_reginfo); |
179 | + } | ||
180 | #endif | ||
181 | |||
182 | if (cpu_isar_feature(any_predinv, cpu)) { | ||
183 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
184 | index XXXXXXX..XXXXXXX 100644 | ||
185 | --- a/target/arm/translate-a64.c | ||
186 | +++ b/target/arm/translate-a64.c | ||
187 | @@ -XXX,XX +XXX,XX @@ static void handle_msr_i(DisasContext *s, uint32_t insn, | ||
188 | s->base.is_jmp = DISAS_UPDATE_EXIT; | ||
189 | break; | ||
190 | |||
191 | + case 0x1c: /* TCO */ | ||
192 | + if (dc_isar_feature(aa64_mte, s)) { | ||
193 | + /* Full MTE is enabled -- set the TCO bit as directed. */ | ||
194 | + if (crm & 1) { | ||
195 | + set_pstate_bits(PSTATE_TCO); | ||
196 | + } else { | ||
197 | + clear_pstate_bits(PSTATE_TCO); | ||
198 | + } | ||
199 | + t1 = tcg_const_i32(s->current_el); | ||
200 | + gen_helper_rebuild_hflags_a64(cpu_env, t1); | ||
201 | + tcg_temp_free_i32(t1); | ||
202 | + /* Many factors, including TCO, go into MTE_ACTIVE. */ | ||
203 | + s->base.is_jmp = DISAS_UPDATE_NOCHAIN; | ||
204 | + } else if (dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
205 | + /* Only "instructions accessible at EL0" -- PSTATE.TCO is WI. */ | ||
206 | + s->base.is_jmp = DISAS_NEXT; | ||
207 | + } else { | ||
208 | + goto do_unallocated; | ||
209 | + } | ||
210 | + break; | ||
211 | + | ||
212 | default: | ||
213 | do_unallocated: | ||
214 | unallocated_encoding(s); | ||
34 | -- | 215 | -- |
35 | 2.20.1 | 216 | 2.20.1 |
36 | 217 | ||
37 | 218 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner System on Chip families sun4i and above contain | 3 | Cache the composite ATA setting. |
4 | an integrated storage controller for Secure Digital (SD) and | ||
5 | Multi Media Card (MMC) interfaces. This commit adds support | ||
6 | for the Allwinner SD/MMC storage controller with the following | ||
7 | emulated features: | ||
8 | 4 | ||
9 | * DMA transfers | 5 | Cache when MTE is fully enabled, i.e. access to tags are enabled |
10 | * Direct FIFO I/O | 6 | and tag checks affect the PE. Do this for both the normal context |
11 | * Short/Long format command responses | 7 | and the UNPRIV context. |
12 | * Auto-Stop command (CMD12) | ||
13 | * Insert & remove card detection | ||
14 | 8 | ||
15 | The following boards are extended with the SD host controller: | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
17 | * Cubieboard (hw/arm/cubieboard.c) | 11 | Message-id: 20200626033144.790098-9-richard.henderson@linaro.org |
18 | * Orange Pi PC (hw/arm/orangepi.c) | ||
19 | |||
20 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
21 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
22 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Message-id: 20200311221854.30370-9-nieklinnenbank@gmail.com | ||
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | --- | 13 | --- |
26 | hw/sd/Makefile.objs | 1 + | 14 | target/arm/cpu.h | 12 ++++++++---- |
27 | include/hw/arm/allwinner-a10.h | 2 + | 15 | target/arm/internals.h | 18 +++++++++++++++++ |
28 | include/hw/arm/allwinner-h3.h | 3 + | 16 | target/arm/translate.h | 5 +++++ |
29 | include/hw/sd/allwinner-sdhost.h | 135 +++++ | 17 | target/arm/helper.c | 40 ++++++++++++++++++++++++++++++++++++++ |
30 | hw/arm/allwinner-a10.c | 11 + | 18 | target/arm/translate-a64.c | 4 ++++ |
31 | hw/arm/allwinner-h3.c | 15 +- | 19 | 5 files changed, 75 insertions(+), 4 deletions(-) |
32 | hw/arm/cubieboard.c | 15 + | ||
33 | hw/arm/orangepi.c | 16 + | ||
34 | hw/sd/allwinner-sdhost.c | 854 +++++++++++++++++++++++++++++++ | ||
35 | hw/arm/Kconfig | 1 + | ||
36 | hw/sd/trace-events | 7 + | ||
37 | 11 files changed, 1059 insertions(+), 1 deletion(-) | ||
38 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
39 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
40 | 20 | ||
41 | diff --git a/hw/sd/Makefile.objs b/hw/sd/Makefile.objs | 21 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
42 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/hw/sd/Makefile.objs | 23 | --- a/target/arm/cpu.h |
44 | +++ b/hw/sd/Makefile.objs | 24 | +++ b/target/arm/cpu.h |
45 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SD) += sd.o core.o sdmmc-internal.o | 25 | @@ -XXX,XX +XXX,XX @@ typedef ARMCPU ArchCPU; |
46 | common-obj-$(CONFIG_SDHCI) += sdhci.o | 26 | * | | | TBFLAG_A32 | | |
47 | common-obj-$(CONFIG_SDHCI_PCI) += sdhci-pci.o | 27 | * | | +-----+----------+ TBFLAG_AM32 | |
48 | 28 | * | TBFLAG_ANY | |TBFLAG_M32| | | |
49 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sdhost.o | 29 | - * | | +-+----------+--------------| |
50 | common-obj-$(CONFIG_MILKYMIST) += milkymist-memcard.o | 30 | - * | | | TBFLAG_A64 | |
51 | common-obj-$(CONFIG_OMAP) += omap_mmc.o | 31 | - * +--------------+---------+---------------------------+ |
52 | common-obj-$(CONFIG_PXA2XX) += pxa2xx_mmci.o | 32 | - * 31 20 15 0 |
53 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 33 | + * | +-----------+----------+--------------| |
34 | + * | | TBFLAG_A64 | | ||
35 | + * +--------------+-------------------------------------+ | ||
36 | + * 31 20 0 | ||
37 | * | ||
38 | * Unless otherwise noted, these bits are cached in env->hflags. | ||
39 | */ | ||
40 | @@ -XXX,XX +XXX,XX @@ FIELD(TBFLAG_A64, BT, 9, 1) | ||
41 | FIELD(TBFLAG_A64, BTYPE, 10, 2) /* Not cached. */ | ||
42 | FIELD(TBFLAG_A64, TBID, 12, 2) | ||
43 | FIELD(TBFLAG_A64, UNPRIV, 14, 1) | ||
44 | +FIELD(TBFLAG_A64, ATA, 15, 1) | ||
45 | +FIELD(TBFLAG_A64, TCMA, 16, 2) | ||
46 | +FIELD(TBFLAG_A64, MTE_ACTIVE, 18, 1) | ||
47 | +FIELD(TBFLAG_A64, MTE0_ACTIVE, 19, 1) | ||
48 | |||
49 | /** | ||
50 | * cpu_mmu_index: | ||
51 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | 52 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/include/hw/arm/allwinner-a10.h | 53 | --- a/target/arm/internals.h |
56 | +++ b/include/hw/arm/allwinner-a10.h | 54 | +++ b/target/arm/internals.h |
57 | @@ -XXX,XX +XXX,XX @@ | 55 | @@ -XXX,XX +XXX,XX @@ static inline int exception_target_el(CPUARMState *env) |
58 | #include "hw/timer/allwinner-a10-pit.h" | 56 | return target_el; |
59 | #include "hw/intc/allwinner-a10-pic.h" | ||
60 | #include "hw/net/allwinner_emac.h" | ||
61 | +#include "hw/sd/allwinner-sdhost.h" | ||
62 | #include "hw/ide/ahci.h" | ||
63 | #include "hw/usb/hcd-ohci.h" | ||
64 | #include "hw/usb/hcd-ehci.h" | ||
65 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | ||
66 | AwA10PICState intc; | ||
67 | AwEmacState emac; | ||
68 | AllwinnerAHCIState sata; | ||
69 | + AwSdHostState mmc0; | ||
70 | MemoryRegion sram_a; | ||
71 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
72 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
73 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
74 | index XXXXXXX..XXXXXXX 100644 | ||
75 | --- a/include/hw/arm/allwinner-h3.h | ||
76 | +++ b/include/hw/arm/allwinner-h3.h | ||
77 | @@ -XXX,XX +XXX,XX @@ | ||
78 | #include "hw/misc/allwinner-cpucfg.h" | ||
79 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
80 | #include "hw/misc/allwinner-sid.h" | ||
81 | +#include "hw/sd/allwinner-sdhost.h" | ||
82 | #include "target/arm/cpu.h" | ||
83 | |||
84 | /** | ||
85 | @@ -XXX,XX +XXX,XX @@ enum { | ||
86 | AW_H3_SRAM_A2, | ||
87 | AW_H3_SRAM_C, | ||
88 | AW_H3_SYSCTRL, | ||
89 | + AW_H3_MMC0, | ||
90 | AW_H3_SID, | ||
91 | AW_H3_EHCI0, | ||
92 | AW_H3_OHCI0, | ||
93 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
94 | AwCpuCfgState cpucfg; | ||
95 | AwH3SysCtrlState sysctrl; | ||
96 | AwSidState sid; | ||
97 | + AwSdHostState mmc0; | ||
98 | GICState gic; | ||
99 | MemoryRegion sram_a1; | ||
100 | MemoryRegion sram_a2; | ||
101 | diff --git a/include/hw/sd/allwinner-sdhost.h b/include/hw/sd/allwinner-sdhost.h | ||
102 | new file mode 100644 | ||
103 | index XXXXXXX..XXXXXXX | ||
104 | --- /dev/null | ||
105 | +++ b/include/hw/sd/allwinner-sdhost.h | ||
106 | @@ -XXX,XX +XXX,XX @@ | ||
107 | +/* | ||
108 | + * Allwinner (sun4i and above) SD Host Controller emulation | ||
109 | + * | ||
110 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
111 | + * | ||
112 | + * This program is free software: you can redistribute it and/or modify | ||
113 | + * it under the terms of the GNU General Public License as published by | ||
114 | + * the Free Software Foundation, either version 2 of the License, or | ||
115 | + * (at your option) any later version. | ||
116 | + * | ||
117 | + * This program is distributed in the hope that it will be useful, | ||
118 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
119 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
120 | + * GNU General Public License for more details. | ||
121 | + * | ||
122 | + * You should have received a copy of the GNU General Public License | ||
123 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
124 | + */ | ||
125 | + | ||
126 | +#ifndef HW_SD_ALLWINNER_SDHOST_H | ||
127 | +#define HW_SD_ALLWINNER_SDHOST_H | ||
128 | + | ||
129 | +#include "qom/object.h" | ||
130 | +#include "hw/sysbus.h" | ||
131 | +#include "hw/sd/sd.h" | ||
132 | + | ||
133 | +/** | ||
134 | + * Object model types | ||
135 | + * @{ | ||
136 | + */ | ||
137 | + | ||
138 | +/** Generic Allwinner SD Host Controller (abstract) */ | ||
139 | +#define TYPE_AW_SDHOST "allwinner-sdhost" | ||
140 | + | ||
141 | +/** Allwinner sun4i family (A10, A12) */ | ||
142 | +#define TYPE_AW_SDHOST_SUN4I TYPE_AW_SDHOST "-sun4i" | ||
143 | + | ||
144 | +/** Allwinner sun5i family and newer (A13, H2+, H3, etc) */ | ||
145 | +#define TYPE_AW_SDHOST_SUN5I TYPE_AW_SDHOST "-sun5i" | ||
146 | + | ||
147 | +/** @} */ | ||
148 | + | ||
149 | +/** | ||
150 | + * Object model macros | ||
151 | + * @{ | ||
152 | + */ | ||
153 | + | ||
154 | +#define AW_SDHOST(obj) \ | ||
155 | + OBJECT_CHECK(AwSdHostState, (obj), TYPE_AW_SDHOST) | ||
156 | +#define AW_SDHOST_CLASS(klass) \ | ||
157 | + OBJECT_CLASS_CHECK(AwSdHostClass, (klass), TYPE_AW_SDHOST) | ||
158 | +#define AW_SDHOST_GET_CLASS(obj) \ | ||
159 | + OBJECT_GET_CLASS(AwSdHostClass, (obj), TYPE_AW_SDHOST) | ||
160 | + | ||
161 | +/** @} */ | ||
162 | + | ||
163 | +/** | ||
164 | + * Allwinner SD Host Controller object instance state. | ||
165 | + */ | ||
166 | +typedef struct AwSdHostState { | ||
167 | + /*< private >*/ | ||
168 | + SysBusDevice busdev; | ||
169 | + /*< public >*/ | ||
170 | + | ||
171 | + /** Secure Digital (SD) bus, which connects to SD card (if present) */ | ||
172 | + SDBus sdbus; | ||
173 | + | ||
174 | + /** Maps I/O registers in physical memory */ | ||
175 | + MemoryRegion iomem; | ||
176 | + | ||
177 | + /** Interrupt output signal to notify CPU */ | ||
178 | + qemu_irq irq; | ||
179 | + | ||
180 | + /** Number of bytes left in current DMA transfer */ | ||
181 | + uint32_t transfer_cnt; | ||
182 | + | ||
183 | + /** | ||
184 | + * @name Hardware Registers | ||
185 | + * @{ | ||
186 | + */ | ||
187 | + | ||
188 | + uint32_t global_ctl; /**< Global Control */ | ||
189 | + uint32_t clock_ctl; /**< Clock Control */ | ||
190 | + uint32_t timeout; /**< Timeout */ | ||
191 | + uint32_t bus_width; /**< Bus Width */ | ||
192 | + uint32_t block_size; /**< Block Size */ | ||
193 | + uint32_t byte_count; /**< Byte Count */ | ||
194 | + | ||
195 | + uint32_t command; /**< Command */ | ||
196 | + uint32_t command_arg; /**< Command Argument */ | ||
197 | + uint32_t response[4]; /**< Command Response */ | ||
198 | + | ||
199 | + uint32_t irq_mask; /**< Interrupt Mask */ | ||
200 | + uint32_t irq_status; /**< Raw Interrupt Status */ | ||
201 | + uint32_t status; /**< Status */ | ||
202 | + | ||
203 | + uint32_t fifo_wlevel; /**< FIFO Water Level */ | ||
204 | + uint32_t fifo_func_sel; /**< FIFO Function Select */ | ||
205 | + uint32_t debug_enable; /**< Debug Enable */ | ||
206 | + uint32_t auto12_arg; /**< Auto Command 12 Argument */ | ||
207 | + uint32_t newtiming_set; /**< SD New Timing Set */ | ||
208 | + uint32_t newtiming_debug; /**< SD New Timing Debug */ | ||
209 | + uint32_t hardware_rst; /**< Hardware Reset */ | ||
210 | + uint32_t dmac; /**< Internal DMA Controller Control */ | ||
211 | + uint32_t desc_base; /**< Descriptor List Base Address */ | ||
212 | + uint32_t dmac_status; /**< Internal DMA Controller Status */ | ||
213 | + uint32_t dmac_irq; /**< Internal DMA Controller IRQ Enable */ | ||
214 | + uint32_t card_threshold; /**< Card Threshold Control */ | ||
215 | + uint32_t startbit_detect; /**< eMMC DDR Start Bit Detection Control */ | ||
216 | + uint32_t response_crc; /**< Response CRC */ | ||
217 | + uint32_t data_crc[8]; /**< Data CRC */ | ||
218 | + uint32_t status_crc; /**< Status CRC */ | ||
219 | + | ||
220 | + /** @} */ | ||
221 | + | ||
222 | +} AwSdHostState; | ||
223 | + | ||
224 | +/** | ||
225 | + * Allwinner SD Host Controller class-level struct. | ||
226 | + * | ||
227 | + * This struct is filled by each sunxi device specific code | ||
228 | + * such that the generic code can use this struct to support | ||
229 | + * all devices. | ||
230 | + */ | ||
231 | +typedef struct AwSdHostClass { | ||
232 | + /*< private >*/ | ||
233 | + SysBusDeviceClass parent_class; | ||
234 | + /*< public >*/ | ||
235 | + | ||
236 | + /** Maximum buffer size in bytes per DMA descriptor */ | ||
237 | + size_t max_desc_size; | ||
238 | + | ||
239 | +} AwSdHostClass; | ||
240 | + | ||
241 | +#endif /* HW_SD_ALLWINNER_SDHOST_H */ | ||
242 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
243 | index XXXXXXX..XXXXXXX 100644 | ||
244 | --- a/hw/arm/allwinner-a10.c | ||
245 | +++ b/hw/arm/allwinner-a10.c | ||
246 | @@ -XXX,XX +XXX,XX @@ | ||
247 | #include "hw/boards.h" | ||
248 | #include "hw/usb/hcd-ohci.h" | ||
249 | |||
250 | +#define AW_A10_MMC0_BASE 0x01c0f000 | ||
251 | #define AW_A10_PIC_REG_BASE 0x01c20400 | ||
252 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | ||
253 | #define AW_A10_UART0_REG_BASE 0x01c28000 | ||
254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
255 | sizeof(s->ohci[i]), TYPE_SYSBUS_OHCI); | ||
256 | } | ||
257 | } | ||
258 | + | ||
259 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
260 | + TYPE_AW_SDHOST_SUN4I); | ||
261 | } | 57 | } |
262 | 58 | ||
263 | static void aw_a10_realize(DeviceState *dev, Error **errp) | 59 | +/* Determine if allocation tags are available. */ |
264 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | 60 | +static inline bool allocation_tag_access_enabled(CPUARMState *env, int el, |
265 | qdev_get_gpio_in(dev, 64 + i)); | 61 | + uint64_t sctlr) |
266 | } | ||
267 | } | ||
268 | + | ||
269 | + /* SD/MMC */ | ||
270 | + qdev_init_nofail(DEVICE(&s->mmc0)); | ||
271 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE); | ||
272 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); | ||
273 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
274 | + "sd-bus", &error_abort); | ||
275 | } | ||
276 | |||
277 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
278 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
279 | index XXXXXXX..XXXXXXX 100644 | ||
280 | --- a/hw/arm/allwinner-h3.c | ||
281 | +++ b/hw/arm/allwinner-h3.c | ||
282 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
283 | [AW_H3_SRAM_A2] = 0x00044000, | ||
284 | [AW_H3_SRAM_C] = 0x00010000, | ||
285 | [AW_H3_SYSCTRL] = 0x01c00000, | ||
286 | + [AW_H3_MMC0] = 0x01c0f000, | ||
287 | [AW_H3_SID] = 0x01c14000, | ||
288 | [AW_H3_EHCI0] = 0x01c1a000, | ||
289 | [AW_H3_OHCI0] = 0x01c1a400, | ||
290 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
291 | { "lcd0", 0x01c0c000, 4 * KiB }, | ||
292 | { "lcd1", 0x01c0d000, 4 * KiB }, | ||
293 | { "ve", 0x01c0e000, 4 * KiB }, | ||
294 | - { "mmc0", 0x01c0f000, 4 * KiB }, | ||
295 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
296 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
297 | { "crypto", 0x01c15000, 4 * KiB }, | ||
298 | @@ -XXX,XX +XXX,XX @@ enum { | ||
299 | AW_H3_GIC_SPI_UART3 = 3, | ||
300 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | + AW_H3_GIC_SPI_MMC0 = 60, | ||
303 | AW_H3_GIC_SPI_EHCI0 = 72, | ||
304 | AW_H3_GIC_SPI_OHCI0 = 73, | ||
305 | AW_H3_GIC_SPI_EHCI1 = 74, | ||
306 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
307 | TYPE_AW_SID); | ||
308 | object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
309 | "identifier", &error_abort); | ||
310 | + | ||
311 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
312 | + TYPE_AW_SDHOST_SUN5I); | ||
313 | } | ||
314 | |||
315 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
316 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
317 | qdev_init_nofail(DEVICE(&s->sid)); | ||
318 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
319 | |||
320 | + /* SD/MMC */ | ||
321 | + qdev_init_nofail(DEVICE(&s->mmc0)); | ||
322 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_MMC0]); | ||
323 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, | ||
324 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_MMC0)); | ||
325 | + | ||
326 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
327 | + "sd-bus", &error_abort); | ||
328 | + | ||
329 | /* Universal Serial Bus */ | ||
330 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
331 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
332 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
333 | index XXXXXXX..XXXXXXX 100644 | ||
334 | --- a/hw/arm/cubieboard.c | ||
335 | +++ b/hw/arm/cubieboard.c | ||
336 | @@ -XXX,XX +XXX,XX @@ | ||
337 | #include "sysemu/sysemu.h" | ||
338 | #include "hw/sysbus.h" | ||
339 | #include "hw/boards.h" | ||
340 | +#include "hw/qdev-properties.h" | ||
341 | #include "hw/arm/allwinner-a10.h" | ||
342 | |||
343 | static struct arm_boot_info cubieboard_binfo = { | ||
344 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
345 | { | ||
346 | AwA10State *a10; | ||
347 | Error *err = NULL; | ||
348 | + DriveInfo *di; | ||
349 | + BlockBackend *blk; | ||
350 | + BusState *bus; | ||
351 | + DeviceState *carddev; | ||
352 | |||
353 | /* BIOS is not supported by this board */ | ||
354 | if (bios_name) { | ||
355 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
356 | exit(1); | ||
357 | } | ||
358 | |||
359 | + /* Retrieve SD bus */ | ||
360 | + di = drive_get_next(IF_SD); | ||
361 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
362 | + bus = qdev_get_child_bus(DEVICE(a10), "sd-bus"); | ||
363 | + | ||
364 | + /* Plug in SD card */ | ||
365 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
366 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
367 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
368 | + | ||
369 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | ||
370 | machine->ram); | ||
371 | |||
372 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
373 | index XXXXXXX..XXXXXXX 100644 | ||
374 | --- a/hw/arm/orangepi.c | ||
375 | +++ b/hw/arm/orangepi.c | ||
376 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info orangepi_binfo = { | ||
377 | static void orangepi_init(MachineState *machine) | ||
378 | { | ||
379 | AwH3State *h3; | ||
380 | + DriveInfo *di; | ||
381 | + BlockBackend *blk; | ||
382 | + BusState *bus; | ||
383 | + DeviceState *carddev; | ||
384 | |||
385 | /* BIOS is not supported by this board */ | ||
386 | if (bios_name) { | ||
387 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
388 | /* Mark H3 object realized */ | ||
389 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
390 | |||
391 | + /* Retrieve SD bus */ | ||
392 | + di = drive_get_next(IF_SD); | ||
393 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
394 | + bus = qdev_get_child_bus(DEVICE(h3), "sd-bus"); | ||
395 | + | ||
396 | + /* Plug in SD card */ | ||
397 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
398 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
399 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
400 | + | ||
401 | /* SDRAM */ | ||
402 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | ||
403 | machine->ram); | ||
404 | @@ -XXX,XX +XXX,XX @@ static void orangepi_machine_init(MachineClass *mc) | ||
405 | { | ||
406 | mc->desc = "Orange Pi PC"; | ||
407 | mc->init = orangepi_init; | ||
408 | + mc->block_default_type = IF_SD; | ||
409 | + mc->units_per_default_bus = 1; | ||
410 | mc->min_cpus = AW_H3_NUM_CPUS; | ||
411 | mc->max_cpus = AW_H3_NUM_CPUS; | ||
412 | mc->default_cpus = AW_H3_NUM_CPUS; | ||
413 | diff --git a/hw/sd/allwinner-sdhost.c b/hw/sd/allwinner-sdhost.c | ||
414 | new file mode 100644 | ||
415 | index XXXXXXX..XXXXXXX | ||
416 | --- /dev/null | ||
417 | +++ b/hw/sd/allwinner-sdhost.c | ||
418 | @@ -XXX,XX +XXX,XX @@ | ||
419 | +/* | ||
420 | + * Allwinner (sun4i and above) SD Host Controller emulation | ||
421 | + * | ||
422 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
423 | + * | ||
424 | + * This program is free software: you can redistribute it and/or modify | ||
425 | + * it under the terms of the GNU General Public License as published by | ||
426 | + * the Free Software Foundation, either version 2 of the License, or | ||
427 | + * (at your option) any later version. | ||
428 | + * | ||
429 | + * This program is distributed in the hope that it will be useful, | ||
430 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
431 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
432 | + * GNU General Public License for more details. | ||
433 | + * | ||
434 | + * You should have received a copy of the GNU General Public License | ||
435 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
436 | + */ | ||
437 | + | ||
438 | +#include "qemu/osdep.h" | ||
439 | +#include "qemu/log.h" | ||
440 | +#include "qemu/module.h" | ||
441 | +#include "qemu/units.h" | ||
442 | +#include "sysemu/blockdev.h" | ||
443 | +#include "hw/irq.h" | ||
444 | +#include "hw/sd/allwinner-sdhost.h" | ||
445 | +#include "migration/vmstate.h" | ||
446 | +#include "trace.h" | ||
447 | + | ||
448 | +#define TYPE_AW_SDHOST_BUS "allwinner-sdhost-bus" | ||
449 | +#define AW_SDHOST_BUS(obj) \ | ||
450 | + OBJECT_CHECK(SDBus, (obj), TYPE_AW_SDHOST_BUS) | ||
451 | + | ||
452 | +/* SD Host register offsets */ | ||
453 | +enum { | ||
454 | + REG_SD_GCTL = 0x00, /* Global Control */ | ||
455 | + REG_SD_CKCR = 0x04, /* Clock Control */ | ||
456 | + REG_SD_TMOR = 0x08, /* Timeout */ | ||
457 | + REG_SD_BWDR = 0x0C, /* Bus Width */ | ||
458 | + REG_SD_BKSR = 0x10, /* Block Size */ | ||
459 | + REG_SD_BYCR = 0x14, /* Byte Count */ | ||
460 | + REG_SD_CMDR = 0x18, /* Command */ | ||
461 | + REG_SD_CAGR = 0x1C, /* Command Argument */ | ||
462 | + REG_SD_RESP0 = 0x20, /* Response Zero */ | ||
463 | + REG_SD_RESP1 = 0x24, /* Response One */ | ||
464 | + REG_SD_RESP2 = 0x28, /* Response Two */ | ||
465 | + REG_SD_RESP3 = 0x2C, /* Response Three */ | ||
466 | + REG_SD_IMKR = 0x30, /* Interrupt Mask */ | ||
467 | + REG_SD_MISR = 0x34, /* Masked Interrupt Status */ | ||
468 | + REG_SD_RISR = 0x38, /* Raw Interrupt Status */ | ||
469 | + REG_SD_STAR = 0x3C, /* Status */ | ||
470 | + REG_SD_FWLR = 0x40, /* FIFO Water Level */ | ||
471 | + REG_SD_FUNS = 0x44, /* FIFO Function Select */ | ||
472 | + REG_SD_DBGC = 0x50, /* Debug Enable */ | ||
473 | + REG_SD_A12A = 0x58, /* Auto command 12 argument */ | ||
474 | + REG_SD_NTSR = 0x5C, /* SD NewTiming Set */ | ||
475 | + REG_SD_SDBG = 0x60, /* SD newTiming Set Debug */ | ||
476 | + REG_SD_HWRST = 0x78, /* Hardware Reset Register */ | ||
477 | + REG_SD_DMAC = 0x80, /* Internal DMA Controller Control */ | ||
478 | + REG_SD_DLBA = 0x84, /* Descriptor List Base Address */ | ||
479 | + REG_SD_IDST = 0x88, /* Internal DMA Controller Status */ | ||
480 | + REG_SD_IDIE = 0x8C, /* Internal DMA Controller IRQ Enable */ | ||
481 | + REG_SD_THLDC = 0x100, /* Card Threshold Control */ | ||
482 | + REG_SD_DSBD = 0x10C, /* eMMC DDR Start Bit Detection Control */ | ||
483 | + REG_SD_RES_CRC = 0x110, /* Response CRC from card/eMMC */ | ||
484 | + REG_SD_DATA7_CRC = 0x114, /* CRC Data 7 from card/eMMC */ | ||
485 | + REG_SD_DATA6_CRC = 0x118, /* CRC Data 6 from card/eMMC */ | ||
486 | + REG_SD_DATA5_CRC = 0x11C, /* CRC Data 5 from card/eMMC */ | ||
487 | + REG_SD_DATA4_CRC = 0x120, /* CRC Data 4 from card/eMMC */ | ||
488 | + REG_SD_DATA3_CRC = 0x124, /* CRC Data 3 from card/eMMC */ | ||
489 | + REG_SD_DATA2_CRC = 0x128, /* CRC Data 2 from card/eMMC */ | ||
490 | + REG_SD_DATA1_CRC = 0x12C, /* CRC Data 1 from card/eMMC */ | ||
491 | + REG_SD_DATA0_CRC = 0x130, /* CRC Data 0 from card/eMMC */ | ||
492 | + REG_SD_CRC_STA = 0x134, /* CRC status from card/eMMC during write */ | ||
493 | + REG_SD_FIFO = 0x200, /* Read/Write FIFO */ | ||
494 | +}; | ||
495 | + | ||
496 | +/* SD Host register flags */ | ||
497 | +enum { | ||
498 | + SD_GCTL_FIFO_AC_MOD = (1 << 31), | ||
499 | + SD_GCTL_DDR_MOD_SEL = (1 << 10), | ||
500 | + SD_GCTL_CD_DBC_ENB = (1 << 8), | ||
501 | + SD_GCTL_DMA_ENB = (1 << 5), | ||
502 | + SD_GCTL_INT_ENB = (1 << 4), | ||
503 | + SD_GCTL_DMA_RST = (1 << 2), | ||
504 | + SD_GCTL_FIFO_RST = (1 << 1), | ||
505 | + SD_GCTL_SOFT_RST = (1 << 0), | ||
506 | +}; | ||
507 | + | ||
508 | +enum { | ||
509 | + SD_CMDR_LOAD = (1 << 31), | ||
510 | + SD_CMDR_CLKCHANGE = (1 << 21), | ||
511 | + SD_CMDR_WRITE = (1 << 10), | ||
512 | + SD_CMDR_AUTOSTOP = (1 << 12), | ||
513 | + SD_CMDR_DATA = (1 << 9), | ||
514 | + SD_CMDR_RESPONSE_LONG = (1 << 7), | ||
515 | + SD_CMDR_RESPONSE = (1 << 6), | ||
516 | + SD_CMDR_CMDID_MASK = (0x3f), | ||
517 | +}; | ||
518 | + | ||
519 | +enum { | ||
520 | + SD_RISR_CARD_REMOVE = (1 << 31), | ||
521 | + SD_RISR_CARD_INSERT = (1 << 30), | ||
522 | + SD_RISR_SDIO_INTR = (1 << 16), | ||
523 | + SD_RISR_AUTOCMD_DONE = (1 << 14), | ||
524 | + SD_RISR_DATA_COMPLETE = (1 << 3), | ||
525 | + SD_RISR_CMD_COMPLETE = (1 << 2), | ||
526 | + SD_RISR_NO_RESPONSE = (1 << 1), | ||
527 | +}; | ||
528 | + | ||
529 | +enum { | ||
530 | + SD_STAR_CARD_PRESENT = (1 << 8), | ||
531 | +}; | ||
532 | + | ||
533 | +enum { | ||
534 | + SD_IDST_INT_SUMMARY = (1 << 8), | ||
535 | + SD_IDST_RECEIVE_IRQ = (1 << 1), | ||
536 | + SD_IDST_TRANSMIT_IRQ = (1 << 0), | ||
537 | + SD_IDST_IRQ_MASK = (1 << 1) | (1 << 0) | (1 << 8), | ||
538 | + SD_IDST_WR_MASK = (0x3ff), | ||
539 | +}; | ||
540 | + | ||
541 | +/* SD Host register reset values */ | ||
542 | +enum { | ||
543 | + REG_SD_GCTL_RST = 0x00000300, | ||
544 | + REG_SD_CKCR_RST = 0x0, | ||
545 | + REG_SD_TMOR_RST = 0xFFFFFF40, | ||
546 | + REG_SD_BWDR_RST = 0x0, | ||
547 | + REG_SD_BKSR_RST = 0x00000200, | ||
548 | + REG_SD_BYCR_RST = 0x00000200, | ||
549 | + REG_SD_CMDR_RST = 0x0, | ||
550 | + REG_SD_CAGR_RST = 0x0, | ||
551 | + REG_SD_RESP_RST = 0x0, | ||
552 | + REG_SD_IMKR_RST = 0x0, | ||
553 | + REG_SD_MISR_RST = 0x0, | ||
554 | + REG_SD_RISR_RST = 0x0, | ||
555 | + REG_SD_STAR_RST = 0x00000100, | ||
556 | + REG_SD_FWLR_RST = 0x000F0000, | ||
557 | + REG_SD_FUNS_RST = 0x0, | ||
558 | + REG_SD_DBGC_RST = 0x0, | ||
559 | + REG_SD_A12A_RST = 0x0000FFFF, | ||
560 | + REG_SD_NTSR_RST = 0x00000001, | ||
561 | + REG_SD_SDBG_RST = 0x0, | ||
562 | + REG_SD_HWRST_RST = 0x00000001, | ||
563 | + REG_SD_DMAC_RST = 0x0, | ||
564 | + REG_SD_DLBA_RST = 0x0, | ||
565 | + REG_SD_IDST_RST = 0x0, | ||
566 | + REG_SD_IDIE_RST = 0x0, | ||
567 | + REG_SD_THLDC_RST = 0x0, | ||
568 | + REG_SD_DSBD_RST = 0x0, | ||
569 | + REG_SD_RES_CRC_RST = 0x0, | ||
570 | + REG_SD_DATA_CRC_RST = 0x0, | ||
571 | + REG_SD_CRC_STA_RST = 0x0, | ||
572 | + REG_SD_FIFO_RST = 0x0, | ||
573 | +}; | ||
574 | + | ||
575 | +/* Data transfer descriptor for DMA */ | ||
576 | +typedef struct TransferDescriptor { | ||
577 | + uint32_t status; /* Status flags */ | ||
578 | + uint32_t size; /* Data buffer size */ | ||
579 | + uint32_t addr; /* Data buffer address */ | ||
580 | + uint32_t next; /* Physical address of next descriptor */ | ||
581 | +} TransferDescriptor; | ||
582 | + | ||
583 | +/* Data transfer descriptor flags */ | ||
584 | +enum { | ||
585 | + DESC_STATUS_HOLD = (1 << 31), /* Set when descriptor is in use by DMA */ | ||
586 | + DESC_STATUS_ERROR = (1 << 30), /* Set when DMA transfer error occurred */ | ||
587 | + DESC_STATUS_CHAIN = (1 << 4), /* Indicates chained descriptor. */ | ||
588 | + DESC_STATUS_FIRST = (1 << 3), /* Set on the first descriptor */ | ||
589 | + DESC_STATUS_LAST = (1 << 2), /* Set on the last descriptor */ | ||
590 | + DESC_STATUS_NOIRQ = (1 << 1), /* Skip raising interrupt after transfer */ | ||
591 | + DESC_SIZE_MASK = (0xfffffffc) | ||
592 | +}; | ||
593 | + | ||
594 | +static void allwinner_sdhost_update_irq(AwSdHostState *s) | ||
595 | +{ | 62 | +{ |
596 | + uint32_t irq; | 63 | + if (el < 3 |
597 | + | 64 | + && arm_feature(env, ARM_FEATURE_EL3) |
598 | + if (s->global_ctl & SD_GCTL_INT_ENB) { | 65 | + && !(env->cp15.scr_el3 & SCR_ATA)) { |
599 | + irq = s->irq_status & s->irq_mask; | 66 | + return false; |
600 | + } else { | ||
601 | + irq = 0; | ||
602 | + } | 67 | + } |
603 | + | 68 | + if (el < 2 |
604 | + trace_allwinner_sdhost_update_irq(irq); | 69 | + && arm_feature(env, ARM_FEATURE_EL2) |
605 | + qemu_set_irq(s->irq, irq); | 70 | + && !(arm_hcr_el2_eff(env) & HCR_ATA)) { |
71 | + return false; | ||
72 | + } | ||
73 | + sctlr &= (el == 0 ? SCTLR_ATA0 : SCTLR_ATA); | ||
74 | + return sctlr != 0; | ||
606 | +} | 75 | +} |
607 | + | 76 | + |
608 | +static void allwinner_sdhost_update_transfer_cnt(AwSdHostState *s, | 77 | #ifndef CONFIG_USER_ONLY |
609 | + uint32_t bytes) | 78 | |
79 | /* Security attributes for an address, as returned by v8m_security_lookup. */ | ||
80 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/arm/translate.h | ||
83 | +++ b/target/arm/translate.h | ||
84 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
85 | ARMMMUIdx mmu_idx; /* MMU index to use for normal loads/stores */ | ||
86 | uint8_t tbii; /* TBI1|TBI0 for insns */ | ||
87 | uint8_t tbid; /* TBI1|TBI0 for data */ | ||
88 | + uint8_t tcma; /* TCMA1|TCMA0 for MTE */ | ||
89 | bool ns; /* Use non-secure CPREG bank on access */ | ||
90 | int fp_excp_el; /* FP exception EL or 0 if enabled */ | ||
91 | int sve_excp_el; /* SVE exception EL or 0 if enabled */ | ||
92 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { | ||
93 | bool unpriv; | ||
94 | /* True if v8.3-PAuth is active. */ | ||
95 | bool pauth_active; | ||
96 | + /* True if v8.5-MTE access to tags is enabled. */ | ||
97 | + bool ata; | ||
98 | + /* True if v8.5-MTE tag checks affect the PE; index with is_unpriv. */ | ||
99 | + bool mte_active[2]; | ||
100 | /* True with v8.5-BTI and SCTLR_ELx.BT* set. */ | ||
101 | bool bt; | ||
102 | /* True if any CP15 access is trapped by HSTR_EL2 */ | ||
103 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/target/arm/helper.c | ||
106 | +++ b/target/arm/helper.c | ||
107 | @@ -XXX,XX +XXX,XX @@ static int aa64_va_parameter_tbid(uint64_t tcr, ARMMMUIdx mmu_idx) | ||
108 | } | ||
109 | } | ||
110 | |||
111 | +static int aa64_va_parameter_tcma(uint64_t tcr, ARMMMUIdx mmu_idx) | ||
610 | +{ | 112 | +{ |
611 | + if (s->transfer_cnt > bytes) { | 113 | + if (regime_has_2_ranges(mmu_idx)) { |
612 | + s->transfer_cnt -= bytes; | 114 | + return extract64(tcr, 57, 2); |
613 | + } else { | 115 | + } else { |
614 | + s->transfer_cnt = 0; | 116 | + /* Replicate the single TCMA bit so we always have 2 bits. */ |
615 | + } | 117 | + return extract32(tcr, 30, 1) * 3; |
616 | + | ||
617 | + if (!s->transfer_cnt) { | ||
618 | + s->irq_status |= SD_RISR_DATA_COMPLETE; | ||
619 | + } | 118 | + } |
620 | +} | 119 | +} |
621 | + | 120 | + |
622 | +static void allwinner_sdhost_set_inserted(DeviceState *dev, bool inserted) | 121 | ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, |
623 | +{ | 122 | ARMMMUIdx mmu_idx, bool data) |
624 | + AwSdHostState *s = AW_SDHOST(dev); | 123 | { |
625 | + | 124 | @@ -XXX,XX +XXX,XX @@ static uint32_t rebuild_hflags_a64(CPUARMState *env, int el, int fp_el, |
626 | + trace_allwinner_sdhost_set_inserted(inserted); | 125 | } |
627 | + | 126 | } |
628 | + if (inserted) { | 127 | |
629 | + s->irq_status |= SD_RISR_CARD_INSERT; | 128 | + if (cpu_isar_feature(aa64_mte, env_archcpu(env))) { |
630 | + s->irq_status &= ~SD_RISR_CARD_REMOVE; | 129 | + /* |
631 | + s->status |= SD_STAR_CARD_PRESENT; | 130 | + * Set MTE_ACTIVE if any access may be Checked, and leave clear |
632 | + } else { | 131 | + * if all accesses must be Unchecked: |
633 | + s->irq_status &= ~SD_RISR_CARD_INSERT; | 132 | + * 1) If no TBI, then there are no tags in the address to check, |
634 | + s->irq_status |= SD_RISR_CARD_REMOVE; | 133 | + * 2) If Tag Check Override, then all accesses are Unchecked, |
635 | + s->status &= ~SD_STAR_CARD_PRESENT; | 134 | + * 3) If Tag Check Fail == 0, then Checked access have no effect, |
135 | + * 4) If no Allocation Tag Access, then all accesses are Unchecked. | ||
136 | + */ | ||
137 | + if (allocation_tag_access_enabled(env, el, sctlr)) { | ||
138 | + flags = FIELD_DP32(flags, TBFLAG_A64, ATA, 1); | ||
139 | + if (tbid | ||
140 | + && !(env->pstate & PSTATE_TCO) | ||
141 | + && (sctlr & (el == 0 ? SCTLR_TCF0 : SCTLR_TCF))) { | ||
142 | + flags = FIELD_DP32(flags, TBFLAG_A64, MTE_ACTIVE, 1); | ||
143 | + } | ||
144 | + } | ||
145 | + /* And again for unprivileged accesses, if required. */ | ||
146 | + if (FIELD_EX32(flags, TBFLAG_A64, UNPRIV) | ||
147 | + && tbid | ||
148 | + && !(env->pstate & PSTATE_TCO) | ||
149 | + && (sctlr & SCTLR_TCF0) | ||
150 | + && allocation_tag_access_enabled(env, 0, sctlr)) { | ||
151 | + flags = FIELD_DP32(flags, TBFLAG_A64, MTE0_ACTIVE, 1); | ||
152 | + } | ||
153 | + /* Cache TCMA as well as TBI. */ | ||
154 | + flags = FIELD_DP32(flags, TBFLAG_A64, TCMA, | ||
155 | + aa64_va_parameter_tcma(tcr, mmu_idx)); | ||
636 | + } | 156 | + } |
637 | + | 157 | + |
638 | + allwinner_sdhost_update_irq(s); | 158 | return rebuild_hflags_common(env, fp_el, mmu_idx, flags); |
639 | +} | 159 | } |
640 | + | 160 | |
641 | +static void allwinner_sdhost_send_command(AwSdHostState *s) | 161 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
642 | +{ | ||
643 | + SDRequest request; | ||
644 | + uint8_t resp[16]; | ||
645 | + int rlen; | ||
646 | + | ||
647 | + /* Auto clear load flag */ | ||
648 | + s->command &= ~SD_CMDR_LOAD; | ||
649 | + | ||
650 | + /* Clock change does not actually interact with the SD bus */ | ||
651 | + if (!(s->command & SD_CMDR_CLKCHANGE)) { | ||
652 | + | ||
653 | + /* Prepare request */ | ||
654 | + request.cmd = s->command & SD_CMDR_CMDID_MASK; | ||
655 | + request.arg = s->command_arg; | ||
656 | + | ||
657 | + /* Send request to SD bus */ | ||
658 | + rlen = sdbus_do_command(&s->sdbus, &request, resp); | ||
659 | + if (rlen < 0) { | ||
660 | + goto error; | ||
661 | + } | ||
662 | + | ||
663 | + /* If the command has a response, store it in the response registers */ | ||
664 | + if ((s->command & SD_CMDR_RESPONSE)) { | ||
665 | + if (rlen == 4 && !(s->command & SD_CMDR_RESPONSE_LONG)) { | ||
666 | + s->response[0] = ldl_be_p(&resp[0]); | ||
667 | + s->response[1] = s->response[2] = s->response[3] = 0; | ||
668 | + | ||
669 | + } else if (rlen == 16 && (s->command & SD_CMDR_RESPONSE_LONG)) { | ||
670 | + s->response[0] = ldl_be_p(&resp[12]); | ||
671 | + s->response[1] = ldl_be_p(&resp[8]); | ||
672 | + s->response[2] = ldl_be_p(&resp[4]); | ||
673 | + s->response[3] = ldl_be_p(&resp[0]); | ||
674 | + } else { | ||
675 | + goto error; | ||
676 | + } | ||
677 | + } | ||
678 | + } | ||
679 | + | ||
680 | + /* Set interrupt status bits */ | ||
681 | + s->irq_status |= SD_RISR_CMD_COMPLETE; | ||
682 | + return; | ||
683 | + | ||
684 | +error: | ||
685 | + s->irq_status |= SD_RISR_NO_RESPONSE; | ||
686 | +} | ||
687 | + | ||
688 | +static void allwinner_sdhost_auto_stop(AwSdHostState *s) | ||
689 | +{ | ||
690 | + /* | ||
691 | + * The stop command (CMD12) ensures the SD bus | ||
692 | + * returns to the transfer state. | ||
693 | + */ | ||
694 | + if ((s->command & SD_CMDR_AUTOSTOP) && (s->transfer_cnt == 0)) { | ||
695 | + /* First save current command registers */ | ||
696 | + uint32_t saved_cmd = s->command; | ||
697 | + uint32_t saved_arg = s->command_arg; | ||
698 | + | ||
699 | + /* Prepare stop command (CMD12) */ | ||
700 | + s->command &= ~SD_CMDR_CMDID_MASK; | ||
701 | + s->command |= 12; /* CMD12 */ | ||
702 | + s->command_arg = 0; | ||
703 | + | ||
704 | + /* Put the command on SD bus */ | ||
705 | + allwinner_sdhost_send_command(s); | ||
706 | + | ||
707 | + /* Restore command values */ | ||
708 | + s->command = saved_cmd; | ||
709 | + s->command_arg = saved_arg; | ||
710 | + | ||
711 | + /* Set IRQ status bit for automatic stop done */ | ||
712 | + s->irq_status |= SD_RISR_AUTOCMD_DONE; | ||
713 | + } | ||
714 | +} | ||
715 | + | ||
716 | +static uint32_t allwinner_sdhost_process_desc(AwSdHostState *s, | ||
717 | + hwaddr desc_addr, | ||
718 | + TransferDescriptor *desc, | ||
719 | + bool is_write, uint32_t max_bytes) | ||
720 | +{ | ||
721 | + AwSdHostClass *klass = AW_SDHOST_GET_CLASS(s); | ||
722 | + uint32_t num_done = 0; | ||
723 | + uint32_t num_bytes = max_bytes; | ||
724 | + uint8_t buf[1024]; | ||
725 | + | ||
726 | + /* Read descriptor */ | ||
727 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
728 | + if (desc->size == 0) { | ||
729 | + desc->size = klass->max_desc_size; | ||
730 | + } else if (desc->size > klass->max_desc_size) { | ||
731 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: DMA descriptor buffer size " | ||
732 | + " is out-of-bounds: %" PRIu32 " > %zu", | ||
733 | + __func__, desc->size, klass->max_desc_size); | ||
734 | + desc->size = klass->max_desc_size; | ||
735 | + } | ||
736 | + if (desc->size < num_bytes) { | ||
737 | + num_bytes = desc->size; | ||
738 | + } | ||
739 | + | ||
740 | + trace_allwinner_sdhost_process_desc(desc_addr, desc->size, | ||
741 | + is_write, max_bytes); | ||
742 | + | ||
743 | + while (num_done < num_bytes) { | ||
744 | + /* Try to completely fill the local buffer */ | ||
745 | + uint32_t buf_bytes = num_bytes - num_done; | ||
746 | + if (buf_bytes > sizeof(buf)) { | ||
747 | + buf_bytes = sizeof(buf); | ||
748 | + } | ||
749 | + | ||
750 | + /* Write to SD bus */ | ||
751 | + if (is_write) { | ||
752 | + cpu_physical_memory_read((desc->addr & DESC_SIZE_MASK) + num_done, | ||
753 | + buf, buf_bytes); | ||
754 | + | ||
755 | + for (uint32_t i = 0; i < buf_bytes; i++) { | ||
756 | + sdbus_write_data(&s->sdbus, buf[i]); | ||
757 | + } | ||
758 | + | ||
759 | + /* Read from SD bus */ | ||
760 | + } else { | ||
761 | + for (uint32_t i = 0; i < buf_bytes; i++) { | ||
762 | + buf[i] = sdbus_read_data(&s->sdbus); | ||
763 | + } | ||
764 | + cpu_physical_memory_write((desc->addr & DESC_SIZE_MASK) + num_done, | ||
765 | + buf, buf_bytes); | ||
766 | + } | ||
767 | + num_done += buf_bytes; | ||
768 | + } | ||
769 | + | ||
770 | + /* Clear hold flag and flush descriptor */ | ||
771 | + desc->status &= ~DESC_STATUS_HOLD; | ||
772 | + cpu_physical_memory_write(desc_addr, desc, sizeof(*desc)); | ||
773 | + | ||
774 | + return num_done; | ||
775 | +} | ||
776 | + | ||
777 | +static void allwinner_sdhost_dma(AwSdHostState *s) | ||
778 | +{ | ||
779 | + TransferDescriptor desc; | ||
780 | + hwaddr desc_addr = s->desc_base; | ||
781 | + bool is_write = (s->command & SD_CMDR_WRITE); | ||
782 | + uint32_t bytes_done = 0; | ||
783 | + | ||
784 | + /* Check if DMA can be performed */ | ||
785 | + if (s->byte_count == 0 || s->block_size == 0 || | ||
786 | + !(s->global_ctl & SD_GCTL_DMA_ENB)) { | ||
787 | + return; | ||
788 | + } | ||
789 | + | ||
790 | + /* | ||
791 | + * For read operations, data must be available on the SD bus | ||
792 | + * If not, it is an error and we should not act at all | ||
793 | + */ | ||
794 | + if (!is_write && !sdbus_data_ready(&s->sdbus)) { | ||
795 | + return; | ||
796 | + } | ||
797 | + | ||
798 | + /* Process the DMA descriptors until all data is copied */ | ||
799 | + while (s->byte_count > 0) { | ||
800 | + bytes_done = allwinner_sdhost_process_desc(s, desc_addr, &desc, | ||
801 | + is_write, s->byte_count); | ||
802 | + allwinner_sdhost_update_transfer_cnt(s, bytes_done); | ||
803 | + | ||
804 | + if (bytes_done <= s->byte_count) { | ||
805 | + s->byte_count -= bytes_done; | ||
806 | + } else { | ||
807 | + s->byte_count = 0; | ||
808 | + } | ||
809 | + | ||
810 | + if (desc.status & DESC_STATUS_LAST) { | ||
811 | + break; | ||
812 | + } else { | ||
813 | + desc_addr = desc.next; | ||
814 | + } | ||
815 | + } | ||
816 | + | ||
817 | + /* Raise IRQ to signal DMA is completed */ | ||
818 | + s->irq_status |= SD_RISR_DATA_COMPLETE | SD_RISR_SDIO_INTR; | ||
819 | + | ||
820 | + /* Update DMAC bits */ | ||
821 | + s->dmac_status |= SD_IDST_INT_SUMMARY; | ||
822 | + | ||
823 | + if (is_write) { | ||
824 | + s->dmac_status |= SD_IDST_TRANSMIT_IRQ; | ||
825 | + } else { | ||
826 | + s->dmac_status |= SD_IDST_RECEIVE_IRQ; | ||
827 | + } | ||
828 | +} | ||
829 | + | ||
830 | +static uint64_t allwinner_sdhost_read(void *opaque, hwaddr offset, | ||
831 | + unsigned size) | ||
832 | +{ | ||
833 | + AwSdHostState *s = AW_SDHOST(opaque); | ||
834 | + uint32_t res = 0; | ||
835 | + | ||
836 | + switch (offset) { | ||
837 | + case REG_SD_GCTL: /* Global Control */ | ||
838 | + res = s->global_ctl; | ||
839 | + break; | ||
840 | + case REG_SD_CKCR: /* Clock Control */ | ||
841 | + res = s->clock_ctl; | ||
842 | + break; | ||
843 | + case REG_SD_TMOR: /* Timeout */ | ||
844 | + res = s->timeout; | ||
845 | + break; | ||
846 | + case REG_SD_BWDR: /* Bus Width */ | ||
847 | + res = s->bus_width; | ||
848 | + break; | ||
849 | + case REG_SD_BKSR: /* Block Size */ | ||
850 | + res = s->block_size; | ||
851 | + break; | ||
852 | + case REG_SD_BYCR: /* Byte Count */ | ||
853 | + res = s->byte_count; | ||
854 | + break; | ||
855 | + case REG_SD_CMDR: /* Command */ | ||
856 | + res = s->command; | ||
857 | + break; | ||
858 | + case REG_SD_CAGR: /* Command Argument */ | ||
859 | + res = s->command_arg; | ||
860 | + break; | ||
861 | + case REG_SD_RESP0: /* Response Zero */ | ||
862 | + res = s->response[0]; | ||
863 | + break; | ||
864 | + case REG_SD_RESP1: /* Response One */ | ||
865 | + res = s->response[1]; | ||
866 | + break; | ||
867 | + case REG_SD_RESP2: /* Response Two */ | ||
868 | + res = s->response[2]; | ||
869 | + break; | ||
870 | + case REG_SD_RESP3: /* Response Three */ | ||
871 | + res = s->response[3]; | ||
872 | + break; | ||
873 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
874 | + res = s->irq_mask; | ||
875 | + break; | ||
876 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
877 | + res = s->irq_status & s->irq_mask; | ||
878 | + break; | ||
879 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
880 | + res = s->irq_status; | ||
881 | + break; | ||
882 | + case REG_SD_STAR: /* Status */ | ||
883 | + res = s->status; | ||
884 | + break; | ||
885 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
886 | + res = s->fifo_wlevel; | ||
887 | + break; | ||
888 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
889 | + res = s->fifo_func_sel; | ||
890 | + break; | ||
891 | + case REG_SD_DBGC: /* Debug Enable */ | ||
892 | + res = s->debug_enable; | ||
893 | + break; | ||
894 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
895 | + res = s->auto12_arg; | ||
896 | + break; | ||
897 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
898 | + res = s->newtiming_set; | ||
899 | + break; | ||
900 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
901 | + res = s->newtiming_debug; | ||
902 | + break; | ||
903 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
904 | + res = s->hardware_rst; | ||
905 | + break; | ||
906 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
907 | + res = s->dmac; | ||
908 | + break; | ||
909 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
910 | + res = s->desc_base; | ||
911 | + break; | ||
912 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
913 | + res = s->dmac_status; | ||
914 | + break; | ||
915 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
916 | + res = s->dmac_irq; | ||
917 | + break; | ||
918 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
919 | + res = s->card_threshold; | ||
920 | + break; | ||
921 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
922 | + res = s->startbit_detect; | ||
923 | + break; | ||
924 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
925 | + res = s->response_crc; | ||
926 | + break; | ||
927 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
928 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
929 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
930 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
931 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
932 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
933 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
934 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
935 | + res = s->data_crc[((offset - REG_SD_DATA7_CRC) / sizeof(uint32_t))]; | ||
936 | + break; | ||
937 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
938 | + res = s->status_crc; | ||
939 | + break; | ||
940 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
941 | + if (sdbus_data_ready(&s->sdbus)) { | ||
942 | + res = sdbus_read_data(&s->sdbus); | ||
943 | + res |= sdbus_read_data(&s->sdbus) << 8; | ||
944 | + res |= sdbus_read_data(&s->sdbus) << 16; | ||
945 | + res |= sdbus_read_data(&s->sdbus) << 24; | ||
946 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
947 | + allwinner_sdhost_auto_stop(s); | ||
948 | + allwinner_sdhost_update_irq(s); | ||
949 | + } else { | ||
950 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: no data ready on SD bus\n", | ||
951 | + __func__); | ||
952 | + } | ||
953 | + break; | ||
954 | + default: | ||
955 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
956 | + HWADDR_PRIx"\n", __func__, offset); | ||
957 | + res = 0; | ||
958 | + break; | ||
959 | + } | ||
960 | + | ||
961 | + trace_allwinner_sdhost_read(offset, res, size); | ||
962 | + return res; | ||
963 | +} | ||
964 | + | ||
965 | +static void allwinner_sdhost_write(void *opaque, hwaddr offset, | ||
966 | + uint64_t value, unsigned size) | ||
967 | +{ | ||
968 | + AwSdHostState *s = AW_SDHOST(opaque); | ||
969 | + | ||
970 | + trace_allwinner_sdhost_write(offset, value, size); | ||
971 | + | ||
972 | + switch (offset) { | ||
973 | + case REG_SD_GCTL: /* Global Control */ | ||
974 | + s->global_ctl = value; | ||
975 | + s->global_ctl &= ~(SD_GCTL_DMA_RST | SD_GCTL_FIFO_RST | | ||
976 | + SD_GCTL_SOFT_RST); | ||
977 | + allwinner_sdhost_update_irq(s); | ||
978 | + break; | ||
979 | + case REG_SD_CKCR: /* Clock Control */ | ||
980 | + s->clock_ctl = value; | ||
981 | + break; | ||
982 | + case REG_SD_TMOR: /* Timeout */ | ||
983 | + s->timeout = value; | ||
984 | + break; | ||
985 | + case REG_SD_BWDR: /* Bus Width */ | ||
986 | + s->bus_width = value; | ||
987 | + break; | ||
988 | + case REG_SD_BKSR: /* Block Size */ | ||
989 | + s->block_size = value; | ||
990 | + break; | ||
991 | + case REG_SD_BYCR: /* Byte Count */ | ||
992 | + s->byte_count = value; | ||
993 | + s->transfer_cnt = value; | ||
994 | + break; | ||
995 | + case REG_SD_CMDR: /* Command */ | ||
996 | + s->command = value; | ||
997 | + if (value & SD_CMDR_LOAD) { | ||
998 | + allwinner_sdhost_send_command(s); | ||
999 | + allwinner_sdhost_dma(s); | ||
1000 | + allwinner_sdhost_auto_stop(s); | ||
1001 | + } | ||
1002 | + allwinner_sdhost_update_irq(s); | ||
1003 | + break; | ||
1004 | + case REG_SD_CAGR: /* Command Argument */ | ||
1005 | + s->command_arg = value; | ||
1006 | + break; | ||
1007 | + case REG_SD_RESP0: /* Response Zero */ | ||
1008 | + s->response[0] = value; | ||
1009 | + break; | ||
1010 | + case REG_SD_RESP1: /* Response One */ | ||
1011 | + s->response[1] = value; | ||
1012 | + break; | ||
1013 | + case REG_SD_RESP2: /* Response Two */ | ||
1014 | + s->response[2] = value; | ||
1015 | + break; | ||
1016 | + case REG_SD_RESP3: /* Response Three */ | ||
1017 | + s->response[3] = value; | ||
1018 | + break; | ||
1019 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
1020 | + s->irq_mask = value; | ||
1021 | + allwinner_sdhost_update_irq(s); | ||
1022 | + break; | ||
1023 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
1024 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
1025 | + s->irq_status &= ~value; | ||
1026 | + allwinner_sdhost_update_irq(s); | ||
1027 | + break; | ||
1028 | + case REG_SD_STAR: /* Status */ | ||
1029 | + s->status &= ~value; | ||
1030 | + allwinner_sdhost_update_irq(s); | ||
1031 | + break; | ||
1032 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
1033 | + s->fifo_wlevel = value; | ||
1034 | + break; | ||
1035 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
1036 | + s->fifo_func_sel = value; | ||
1037 | + break; | ||
1038 | + case REG_SD_DBGC: /* Debug Enable */ | ||
1039 | + s->debug_enable = value; | ||
1040 | + break; | ||
1041 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
1042 | + s->auto12_arg = value; | ||
1043 | + break; | ||
1044 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
1045 | + s->newtiming_set = value; | ||
1046 | + break; | ||
1047 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
1048 | + s->newtiming_debug = value; | ||
1049 | + break; | ||
1050 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
1051 | + s->hardware_rst = value; | ||
1052 | + break; | ||
1053 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
1054 | + s->dmac = value; | ||
1055 | + allwinner_sdhost_update_irq(s); | ||
1056 | + break; | ||
1057 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
1058 | + s->desc_base = value; | ||
1059 | + break; | ||
1060 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
1061 | + s->dmac_status &= (~SD_IDST_WR_MASK) | (~value & SD_IDST_WR_MASK); | ||
1062 | + allwinner_sdhost_update_irq(s); | ||
1063 | + break; | ||
1064 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
1065 | + s->dmac_irq = value; | ||
1066 | + allwinner_sdhost_update_irq(s); | ||
1067 | + break; | ||
1068 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
1069 | + s->card_threshold = value; | ||
1070 | + break; | ||
1071 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
1072 | + s->startbit_detect = value; | ||
1073 | + break; | ||
1074 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
1075 | + sdbus_write_data(&s->sdbus, value & 0xff); | ||
1076 | + sdbus_write_data(&s->sdbus, (value >> 8) & 0xff); | ||
1077 | + sdbus_write_data(&s->sdbus, (value >> 16) & 0xff); | ||
1078 | + sdbus_write_data(&s->sdbus, (value >> 24) & 0xff); | ||
1079 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
1080 | + allwinner_sdhost_auto_stop(s); | ||
1081 | + allwinner_sdhost_update_irq(s); | ||
1082 | + break; | ||
1083 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
1084 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
1085 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
1086 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
1087 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
1088 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
1089 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
1090 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
1091 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
1092 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
1093 | + break; | ||
1094 | + default: | ||
1095 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
1096 | + HWADDR_PRIx"\n", __func__, offset); | ||
1097 | + break; | ||
1098 | + } | ||
1099 | +} | ||
1100 | + | ||
1101 | +static const MemoryRegionOps allwinner_sdhost_ops = { | ||
1102 | + .read = allwinner_sdhost_read, | ||
1103 | + .write = allwinner_sdhost_write, | ||
1104 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
1105 | + .valid = { | ||
1106 | + .min_access_size = 4, | ||
1107 | + .max_access_size = 4, | ||
1108 | + }, | ||
1109 | + .impl.min_access_size = 4, | ||
1110 | +}; | ||
1111 | + | ||
1112 | +static const VMStateDescription vmstate_allwinner_sdhost = { | ||
1113 | + .name = "allwinner-sdhost", | ||
1114 | + .version_id = 1, | ||
1115 | + .minimum_version_id = 1, | ||
1116 | + .fields = (VMStateField[]) { | ||
1117 | + VMSTATE_UINT32(global_ctl, AwSdHostState), | ||
1118 | + VMSTATE_UINT32(clock_ctl, AwSdHostState), | ||
1119 | + VMSTATE_UINT32(timeout, AwSdHostState), | ||
1120 | + VMSTATE_UINT32(bus_width, AwSdHostState), | ||
1121 | + VMSTATE_UINT32(block_size, AwSdHostState), | ||
1122 | + VMSTATE_UINT32(byte_count, AwSdHostState), | ||
1123 | + VMSTATE_UINT32(transfer_cnt, AwSdHostState), | ||
1124 | + VMSTATE_UINT32(command, AwSdHostState), | ||
1125 | + VMSTATE_UINT32(command_arg, AwSdHostState), | ||
1126 | + VMSTATE_UINT32_ARRAY(response, AwSdHostState, 4), | ||
1127 | + VMSTATE_UINT32(irq_mask, AwSdHostState), | ||
1128 | + VMSTATE_UINT32(irq_status, AwSdHostState), | ||
1129 | + VMSTATE_UINT32(status, AwSdHostState), | ||
1130 | + VMSTATE_UINT32(fifo_wlevel, AwSdHostState), | ||
1131 | + VMSTATE_UINT32(fifo_func_sel, AwSdHostState), | ||
1132 | + VMSTATE_UINT32(debug_enable, AwSdHostState), | ||
1133 | + VMSTATE_UINT32(auto12_arg, AwSdHostState), | ||
1134 | + VMSTATE_UINT32(newtiming_set, AwSdHostState), | ||
1135 | + VMSTATE_UINT32(newtiming_debug, AwSdHostState), | ||
1136 | + VMSTATE_UINT32(hardware_rst, AwSdHostState), | ||
1137 | + VMSTATE_UINT32(dmac, AwSdHostState), | ||
1138 | + VMSTATE_UINT32(desc_base, AwSdHostState), | ||
1139 | + VMSTATE_UINT32(dmac_status, AwSdHostState), | ||
1140 | + VMSTATE_UINT32(dmac_irq, AwSdHostState), | ||
1141 | + VMSTATE_UINT32(card_threshold, AwSdHostState), | ||
1142 | + VMSTATE_UINT32(startbit_detect, AwSdHostState), | ||
1143 | + VMSTATE_UINT32(response_crc, AwSdHostState), | ||
1144 | + VMSTATE_UINT32_ARRAY(data_crc, AwSdHostState, 8), | ||
1145 | + VMSTATE_UINT32(status_crc, AwSdHostState), | ||
1146 | + VMSTATE_END_OF_LIST() | ||
1147 | + } | ||
1148 | +}; | ||
1149 | + | ||
1150 | +static void allwinner_sdhost_init(Object *obj) | ||
1151 | +{ | ||
1152 | + AwSdHostState *s = AW_SDHOST(obj); | ||
1153 | + | ||
1154 | + qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | ||
1155 | + TYPE_AW_SDHOST_BUS, DEVICE(s), "sd-bus"); | ||
1156 | + | ||
1157 | + memory_region_init_io(&s->iomem, obj, &allwinner_sdhost_ops, s, | ||
1158 | + TYPE_AW_SDHOST, 4 * KiB); | ||
1159 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | ||
1160 | + sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq); | ||
1161 | +} | ||
1162 | + | ||
1163 | +static void allwinner_sdhost_reset(DeviceState *dev) | ||
1164 | +{ | ||
1165 | + AwSdHostState *s = AW_SDHOST(dev); | ||
1166 | + | ||
1167 | + s->global_ctl = REG_SD_GCTL_RST; | ||
1168 | + s->clock_ctl = REG_SD_CKCR_RST; | ||
1169 | + s->timeout = REG_SD_TMOR_RST; | ||
1170 | + s->bus_width = REG_SD_BWDR_RST; | ||
1171 | + s->block_size = REG_SD_BKSR_RST; | ||
1172 | + s->byte_count = REG_SD_BYCR_RST; | ||
1173 | + s->transfer_cnt = 0; | ||
1174 | + | ||
1175 | + s->command = REG_SD_CMDR_RST; | ||
1176 | + s->command_arg = REG_SD_CAGR_RST; | ||
1177 | + | ||
1178 | + for (int i = 0; i < ARRAY_SIZE(s->response); i++) { | ||
1179 | + s->response[i] = REG_SD_RESP_RST; | ||
1180 | + } | ||
1181 | + | ||
1182 | + s->irq_mask = REG_SD_IMKR_RST; | ||
1183 | + s->irq_status = REG_SD_RISR_RST; | ||
1184 | + s->status = REG_SD_STAR_RST; | ||
1185 | + | ||
1186 | + s->fifo_wlevel = REG_SD_FWLR_RST; | ||
1187 | + s->fifo_func_sel = REG_SD_FUNS_RST; | ||
1188 | + s->debug_enable = REG_SD_DBGC_RST; | ||
1189 | + s->auto12_arg = REG_SD_A12A_RST; | ||
1190 | + s->newtiming_set = REG_SD_NTSR_RST; | ||
1191 | + s->newtiming_debug = REG_SD_SDBG_RST; | ||
1192 | + s->hardware_rst = REG_SD_HWRST_RST; | ||
1193 | + s->dmac = REG_SD_DMAC_RST; | ||
1194 | + s->desc_base = REG_SD_DLBA_RST; | ||
1195 | + s->dmac_status = REG_SD_IDST_RST; | ||
1196 | + s->dmac_irq = REG_SD_IDIE_RST; | ||
1197 | + s->card_threshold = REG_SD_THLDC_RST; | ||
1198 | + s->startbit_detect = REG_SD_DSBD_RST; | ||
1199 | + s->response_crc = REG_SD_RES_CRC_RST; | ||
1200 | + | ||
1201 | + for (int i = 0; i < ARRAY_SIZE(s->data_crc); i++) { | ||
1202 | + s->data_crc[i] = REG_SD_DATA_CRC_RST; | ||
1203 | + } | ||
1204 | + | ||
1205 | + s->status_crc = REG_SD_CRC_STA_RST; | ||
1206 | +} | ||
1207 | + | ||
1208 | +static void allwinner_sdhost_bus_class_init(ObjectClass *klass, void *data) | ||
1209 | +{ | ||
1210 | + SDBusClass *sbc = SD_BUS_CLASS(klass); | ||
1211 | + | ||
1212 | + sbc->set_inserted = allwinner_sdhost_set_inserted; | ||
1213 | +} | ||
1214 | + | ||
1215 | +static void allwinner_sdhost_class_init(ObjectClass *klass, void *data) | ||
1216 | +{ | ||
1217 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1218 | + | ||
1219 | + dc->reset = allwinner_sdhost_reset; | ||
1220 | + dc->vmsd = &vmstate_allwinner_sdhost; | ||
1221 | +} | ||
1222 | + | ||
1223 | +static void allwinner_sdhost_sun4i_class_init(ObjectClass *klass, void *data) | ||
1224 | +{ | ||
1225 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
1226 | + sc->max_desc_size = 8 * KiB; | ||
1227 | +} | ||
1228 | + | ||
1229 | +static void allwinner_sdhost_sun5i_class_init(ObjectClass *klass, void *data) | ||
1230 | +{ | ||
1231 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
1232 | + sc->max_desc_size = 64 * KiB; | ||
1233 | +} | ||
1234 | + | ||
1235 | +static TypeInfo allwinner_sdhost_info = { | ||
1236 | + .name = TYPE_AW_SDHOST, | ||
1237 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1238 | + .instance_init = allwinner_sdhost_init, | ||
1239 | + .instance_size = sizeof(AwSdHostState), | ||
1240 | + .class_init = allwinner_sdhost_class_init, | ||
1241 | + .class_size = sizeof(AwSdHostClass), | ||
1242 | + .abstract = true, | ||
1243 | +}; | ||
1244 | + | ||
1245 | +static const TypeInfo allwinner_sdhost_sun4i_info = { | ||
1246 | + .name = TYPE_AW_SDHOST_SUN4I, | ||
1247 | + .parent = TYPE_AW_SDHOST, | ||
1248 | + .class_init = allwinner_sdhost_sun4i_class_init, | ||
1249 | +}; | ||
1250 | + | ||
1251 | +static const TypeInfo allwinner_sdhost_sun5i_info = { | ||
1252 | + .name = TYPE_AW_SDHOST_SUN5I, | ||
1253 | + .parent = TYPE_AW_SDHOST, | ||
1254 | + .class_init = allwinner_sdhost_sun5i_class_init, | ||
1255 | +}; | ||
1256 | + | ||
1257 | +static const TypeInfo allwinner_sdhost_bus_info = { | ||
1258 | + .name = TYPE_AW_SDHOST_BUS, | ||
1259 | + .parent = TYPE_SD_BUS, | ||
1260 | + .instance_size = sizeof(SDBus), | ||
1261 | + .class_init = allwinner_sdhost_bus_class_init, | ||
1262 | +}; | ||
1263 | + | ||
1264 | +static void allwinner_sdhost_register_types(void) | ||
1265 | +{ | ||
1266 | + type_register_static(&allwinner_sdhost_info); | ||
1267 | + type_register_static(&allwinner_sdhost_sun4i_info); | ||
1268 | + type_register_static(&allwinner_sdhost_sun5i_info); | ||
1269 | + type_register_static(&allwinner_sdhost_bus_info); | ||
1270 | +} | ||
1271 | + | ||
1272 | +type_init(allwinner_sdhost_register_types) | ||
1273 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
1274 | index XXXXXXX..XXXXXXX 100644 | 162 | index XXXXXXX..XXXXXXX 100644 |
1275 | --- a/hw/arm/Kconfig | 163 | --- a/target/arm/translate-a64.c |
1276 | +++ b/hw/arm/Kconfig | 164 | +++ b/target/arm/translate-a64.c |
1277 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | 165 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
1278 | select UNIMP | 166 | dc->mmu_idx = core_to_aa64_mmu_idx(core_mmu_idx); |
1279 | select USB_OHCI | 167 | dc->tbii = FIELD_EX32(tb_flags, TBFLAG_A64, TBII); |
1280 | select USB_EHCI_SYSBUS | 168 | dc->tbid = FIELD_EX32(tb_flags, TBFLAG_A64, TBID); |
1281 | + select SD | 169 | + dc->tcma = FIELD_EX32(tb_flags, TBFLAG_A64, TCMA); |
1282 | 170 | dc->current_el = arm_mmu_idx_to_el(dc->mmu_idx); | |
1283 | config RASPI | 171 | #if !defined(CONFIG_USER_ONLY) |
1284 | bool | 172 | dc->user = (dc->current_el == 0); |
1285 | diff --git a/hw/sd/trace-events b/hw/sd/trace-events | 173 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
1286 | index XXXXXXX..XXXXXXX 100644 | 174 | dc->bt = FIELD_EX32(tb_flags, TBFLAG_A64, BT); |
1287 | --- a/hw/sd/trace-events | 175 | dc->btype = FIELD_EX32(tb_flags, TBFLAG_A64, BTYPE); |
1288 | +++ b/hw/sd/trace-events | 176 | dc->unpriv = FIELD_EX32(tb_flags, TBFLAG_A64, UNPRIV); |
1289 | @@ -XXX,XX +XXX,XX @@ | 177 | + dc->ata = FIELD_EX32(tb_flags, TBFLAG_A64, ATA); |
1290 | # See docs/devel/tracing.txt for syntax documentation. | 178 | + dc->mte_active[0] = FIELD_EX32(tb_flags, TBFLAG_A64, MTE_ACTIVE); |
1291 | 179 | + dc->mte_active[1] = FIELD_EX32(tb_flags, TBFLAG_A64, MTE0_ACTIVE); | |
1292 | +# allwinner-sdhost.c | 180 | dc->vec_len = 0; |
1293 | +allwinner_sdhost_set_inserted(bool inserted) "inserted %u" | 181 | dc->vec_stride = 0; |
1294 | +allwinner_sdhost_process_desc(uint64_t desc_addr, uint32_t desc_size, bool is_write, uint32_t max_bytes) "desc_addr 0x%" PRIx64 " desc_size %" PRIu32 " is_write %u max_bytes %" PRIu32 | 182 | dc->cp_regs = arm_cpu->cp_regs; |
1295 | +allwinner_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
1296 | +allwinner_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
1297 | +allwinner_sdhost_update_irq(uint32_t irq) "IRQ bits 0x%" PRIx32 | ||
1298 | + | ||
1299 | # bcm2835_sdhost.c | ||
1300 | bcm2835_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
1301 | bcm2835_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
1302 | -- | 183 | -- |
1303 | 2.20.1 | 184 | 2.20.1 |
1304 | 185 | ||
1305 | 186 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Clock Control Unit is responsible for clock signal generation, | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | configuration and distribution in the Allwinner H3 System on Chip. | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | This commit adds support for the Clock Control Unit which emulates | 5 | Message-id: 20200626033144.790098-10-richard.henderson@linaro.org |
6 | a simple read/write register interface. | ||
7 | |||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20200311221854.30370-4-nieklinnenbank@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 7 | --- |
15 | hw/misc/Makefile.objs | 1 + | 8 | target/arm/helper-a64.h | 2 ++ |
16 | include/hw/arm/allwinner-h3.h | 3 + | 9 | target/arm/internals.h | 5 +++ |
17 | include/hw/misc/allwinner-h3-ccu.h | 66 ++++++++ | 10 | target/arm/mte_helper.c | 72 ++++++++++++++++++++++++++++++++++++++ |
18 | hw/arm/allwinner-h3.c | 9 +- | 11 | target/arm/translate-a64.c | 18 ++++++++++ |
19 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++++++++++++++++++++++ | 12 | target/arm/Makefile.objs | 1 + |
20 | 5 files changed, 320 insertions(+), 1 deletion(-) | 13 | 5 files changed, 98 insertions(+) |
21 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | 14 | create mode 100644 target/arm/mte_helper.c |
22 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
23 | 15 | ||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 16 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
25 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/misc/Makefile.objs | 18 | --- a/target/arm/helper-a64.h |
27 | +++ b/hw/misc/Makefile.objs | 19 | +++ b/target/arm/helper-a64.h |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(autda, TCG_CALL_NO_WG, i64, env, i64, i64) |
29 | 21 | DEF_HELPER_FLAGS_3(autdb, TCG_CALL_NO_WG, i64, env, i64, i64) | |
30 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | 22 | DEF_HELPER_FLAGS_2(xpaci, TCG_CALL_NO_RWG_SE, i64, env, i64) |
31 | 23 | DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) | |
32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | 24 | + |
33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | 25 | +DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) |
34 | common-obj-$(CONFIG_NSERIES) += cbus.o | 26 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o | ||
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/include/hw/arm/allwinner-h3.h | 28 | --- a/target/arm/internals.h |
39 | +++ b/include/hw/arm/allwinner-h3.h | 29 | +++ b/target/arm/internals.h |
40 | @@ -XXX,XX +XXX,XX @@ | 30 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); |
41 | #include "hw/arm/boot.h" | 31 | */ |
42 | #include "hw/timer/allwinner-a10-pit.h" | 32 | #define GMID_EL1_BS 6 |
43 | #include "hw/intc/arm_gic.h" | 33 | |
44 | +#include "hw/misc/allwinner-h3-ccu.h" | 34 | +static inline uint64_t address_with_allocation_tag(uint64_t ptr, int rtag) |
45 | #include "target/arm/cpu.h" | 35 | +{ |
46 | 36 | + return deposit64(ptr, 56, 4, rtag); | |
47 | /** | 37 | +} |
48 | @@ -XXX,XX +XXX,XX @@ enum { | 38 | + |
49 | AW_H3_SRAM_A1, | 39 | #endif |
50 | AW_H3_SRAM_A2, | 40 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
51 | AW_H3_SRAM_C, | ||
52 | + AW_H3_CCU, | ||
53 | AW_H3_PIT, | ||
54 | AW_H3_UART0, | ||
55 | AW_H3_UART1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | ARMCPU cpus[AW_H3_NUM_CPUS]; | ||
58 | const hwaddr *memmap; | ||
59 | AwA10PITState timer; | ||
60 | + AwH3ClockCtlState ccu; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-h3-ccu.h b/include/hw/misc/allwinner-h3-ccu.h | ||
65 | new file mode 100644 | 41 | new file mode 100644 |
66 | index XXXXXXX..XXXXXXX | 42 | index XXXXXXX..XXXXXXX |
67 | --- /dev/null | 43 | --- /dev/null |
68 | +++ b/include/hw/misc/allwinner-h3-ccu.h | 44 | +++ b/target/arm/mte_helper.c |
69 | @@ -XXX,XX +XXX,XX @@ | 45 | @@ -XXX,XX +XXX,XX @@ |
70 | +/* | 46 | +/* |
71 | + * Allwinner H3 Clock Control Unit emulation | 47 | + * ARM v8.5-MemTag Operations |
72 | + * | 48 | + * |
73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | 49 | + * Copyright (c) 2020 Linaro, Ltd. |
74 | + * | 50 | + * |
75 | + * This program is free software: you can redistribute it and/or modify | 51 | + * This library is free software; you can redistribute it and/or |
76 | + * it under the terms of the GNU General Public License as published by | 52 | + * modify it under the terms of the GNU Lesser General Public |
77 | + * the Free Software Foundation, either version 2 of the License, or | 53 | + * License as published by the Free Software Foundation; either |
78 | + * (at your option) any later version. | 54 | + * version 2.1 of the License, or (at your option) any later version. |
79 | + * | 55 | + * |
80 | + * This program is distributed in the hope that it will be useful, | 56 | + * This library is distributed in the hope that it will be useful, |
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 57 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 58 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
83 | + * GNU General Public License for more details. | 59 | + * Lesser General Public License for more details. |
84 | + * | 60 | + * |
85 | + * You should have received a copy of the GNU General Public License | 61 | + * You should have received a copy of the GNU Lesser General Public |
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | 62 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
87 | + */ | ||
88 | + | ||
89 | +#ifndef HW_MISC_ALLWINNER_H3_CCU_H | ||
90 | +#define HW_MISC_ALLWINNER_H3_CCU_H | ||
91 | + | ||
92 | +#include "qom/object.h" | ||
93 | +#include "hw/sysbus.h" | ||
94 | + | ||
95 | +/** | ||
96 | + * @name Constants | ||
97 | + * @{ | ||
98 | + */ | ||
99 | + | ||
100 | +/** Size of register I/O address space used by CCU device */ | ||
101 | +#define AW_H3_CCU_IOSIZE (0x400) | ||
102 | + | ||
103 | +/** Total number of known registers */ | ||
104 | +#define AW_H3_CCU_REGS_NUM (AW_H3_CCU_IOSIZE / sizeof(uint32_t)) | ||
105 | + | ||
106 | +/** @} */ | ||
107 | + | ||
108 | +/** | ||
109 | + * @name Object model | ||
110 | + * @{ | ||
111 | + */ | ||
112 | + | ||
113 | +#define TYPE_AW_H3_CCU "allwinner-h3-ccu" | ||
114 | +#define AW_H3_CCU(obj) \ | ||
115 | + OBJECT_CHECK(AwH3ClockCtlState, (obj), TYPE_AW_H3_CCU) | ||
116 | + | ||
117 | +/** @} */ | ||
118 | + | ||
119 | +/** | ||
120 | + * Allwinner H3 CCU object instance state. | ||
121 | + */ | ||
122 | +typedef struct AwH3ClockCtlState { | ||
123 | + /*< private >*/ | ||
124 | + SysBusDevice parent_obj; | ||
125 | + /*< public >*/ | ||
126 | + | ||
127 | + /** Maps I/O registers in physical memory */ | ||
128 | + MemoryRegion iomem; | ||
129 | + | ||
130 | + /** Array of hardware registers */ | ||
131 | + uint32_t regs[AW_H3_CCU_REGS_NUM]; | ||
132 | + | ||
133 | +} AwH3ClockCtlState; | ||
134 | + | ||
135 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | ||
136 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
137 | index XXXXXXX..XXXXXXX 100644 | ||
138 | --- a/hw/arm/allwinner-h3.c | ||
139 | +++ b/hw/arm/allwinner-h3.c | ||
140 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
141 | [AW_H3_SRAM_A1] = 0x00000000, | ||
142 | [AW_H3_SRAM_A2] = 0x00044000, | ||
143 | [AW_H3_SRAM_C] = 0x00010000, | ||
144 | + [AW_H3_CCU] = 0x01c20000, | ||
145 | [AW_H3_PIT] = 0x01c20c00, | ||
146 | [AW_H3_UART0] = 0x01c28000, | ||
147 | [AW_H3_UART1] = 0x01c28400, | ||
148 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
149 | { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
150 | { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
151 | { "smc", 0x01c1e000, 4 * KiB }, | ||
152 | - { "ccu", 0x01c20000, 1 * KiB }, | ||
153 | { "pio", 0x01c20800, 1 * KiB }, | ||
154 | { "owa", 0x01c21000, 1 * KiB }, | ||
155 | { "pwm", 0x01c21400, 1 * KiB }, | ||
156 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
157 | "clk0-freq", &error_abort); | ||
158 | object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
159 | "clk1-freq", &error_abort); | ||
160 | + | ||
161 | + sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), | ||
162 | + TYPE_AW_H3_CCU); | ||
163 | } | ||
164 | |||
165 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
166 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | ||
168 | &s->sram_c); | ||
169 | |||
170 | + /* Clock Control Unit */ | ||
171 | + qdev_init_nofail(DEVICE(&s->ccu)); | ||
172 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
173 | + | ||
174 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
175 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
176 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
177 | diff --git a/hw/misc/allwinner-h3-ccu.c b/hw/misc/allwinner-h3-ccu.c | ||
178 | new file mode 100644 | ||
179 | index XXXXXXX..XXXXXXX | ||
180 | --- /dev/null | ||
181 | +++ b/hw/misc/allwinner-h3-ccu.c | ||
182 | @@ -XXX,XX +XXX,XX @@ | ||
183 | +/* | ||
184 | + * Allwinner H3 Clock Control Unit emulation | ||
185 | + * | ||
186 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
187 | + * | ||
188 | + * This program is free software: you can redistribute it and/or modify | ||
189 | + * it under the terms of the GNU General Public License as published by | ||
190 | + * the Free Software Foundation, either version 2 of the License, or | ||
191 | + * (at your option) any later version. | ||
192 | + * | ||
193 | + * This program is distributed in the hope that it will be useful, | ||
194 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
195 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
196 | + * GNU General Public License for more details. | ||
197 | + * | ||
198 | + * You should have received a copy of the GNU General Public License | ||
199 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
200 | + */ | 63 | + */ |
201 | + | 64 | + |
202 | +#include "qemu/osdep.h" | 65 | +#include "qemu/osdep.h" |
203 | +#include "qemu/units.h" | 66 | +#include "cpu.h" |
204 | +#include "hw/sysbus.h" | 67 | +#include "internals.h" |
205 | +#include "migration/vmstate.h" | 68 | +#include "exec/exec-all.h" |
206 | +#include "qemu/log.h" | 69 | +#include "exec/cpu_ldst.h" |
207 | +#include "qemu/module.h" | 70 | +#include "exec/helper-proto.h" |
208 | +#include "hw/misc/allwinner-h3-ccu.h" | ||
209 | + | ||
210 | +/* CCU register offsets */ | ||
211 | +enum { | ||
212 | + REG_PLL_CPUX = 0x0000, /* PLL CPUX Control */ | ||
213 | + REG_PLL_AUDIO = 0x0008, /* PLL Audio Control */ | ||
214 | + REG_PLL_VIDEO = 0x0010, /* PLL Video Control */ | ||
215 | + REG_PLL_VE = 0x0018, /* PLL VE Control */ | ||
216 | + REG_PLL_DDR = 0x0020, /* PLL DDR Control */ | ||
217 | + REG_PLL_PERIPH0 = 0x0028, /* PLL Peripherals 0 Control */ | ||
218 | + REG_PLL_GPU = 0x0038, /* PLL GPU Control */ | ||
219 | + REG_PLL_PERIPH1 = 0x0044, /* PLL Peripherals 1 Control */ | ||
220 | + REG_PLL_DE = 0x0048, /* PLL Display Engine Control */ | ||
221 | + REG_CPUX_AXI = 0x0050, /* CPUX/AXI Configuration */ | ||
222 | + REG_APB1 = 0x0054, /* ARM Peripheral Bus 1 Config */ | ||
223 | + REG_APB2 = 0x0058, /* ARM Peripheral Bus 2 Config */ | ||
224 | + REG_DRAM_CFG = 0x00F4, /* DRAM Configuration */ | ||
225 | + REG_MBUS = 0x00FC, /* MBUS Reset */ | ||
226 | + REG_PLL_TIME0 = 0x0200, /* PLL Stable Time 0 */ | ||
227 | + REG_PLL_TIME1 = 0x0204, /* PLL Stable Time 1 */ | ||
228 | + REG_PLL_CPUX_BIAS = 0x0220, /* PLL CPUX Bias */ | ||
229 | + REG_PLL_AUDIO_BIAS = 0x0224, /* PLL Audio Bias */ | ||
230 | + REG_PLL_VIDEO_BIAS = 0x0228, /* PLL Video Bias */ | ||
231 | + REG_PLL_VE_BIAS = 0x022C, /* PLL VE Bias */ | ||
232 | + REG_PLL_DDR_BIAS = 0x0230, /* PLL DDR Bias */ | ||
233 | + REG_PLL_PERIPH0_BIAS = 0x0234, /* PLL Peripherals 0 Bias */ | ||
234 | + REG_PLL_GPU_BIAS = 0x023C, /* PLL GPU Bias */ | ||
235 | + REG_PLL_PERIPH1_BIAS = 0x0244, /* PLL Peripherals 1 Bias */ | ||
236 | + REG_PLL_DE_BIAS = 0x0248, /* PLL Display Engine Bias */ | ||
237 | + REG_PLL_CPUX_TUNING = 0x0250, /* PLL CPUX Tuning */ | ||
238 | + REG_PLL_DDR_TUNING = 0x0260, /* PLL DDR Tuning */ | ||
239 | +}; | ||
240 | + | ||
241 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
242 | + | ||
243 | +/* CCU register flags */ | ||
244 | +enum { | ||
245 | + REG_DRAM_CFG_UPDATE = (1 << 16), | ||
246 | +}; | ||
247 | + | ||
248 | +enum { | ||
249 | + REG_PLL_ENABLE = (1 << 31), | ||
250 | + REG_PLL_LOCK = (1 << 28), | ||
251 | +}; | ||
252 | + | 71 | + |
253 | + | 72 | + |
254 | +/* CCU register reset values */ | 73 | +static int choose_nonexcluded_tag(int tag, int offset, uint16_t exclude) |
255 | +enum { | ||
256 | + REG_PLL_CPUX_RST = 0x00001000, | ||
257 | + REG_PLL_AUDIO_RST = 0x00035514, | ||
258 | + REG_PLL_VIDEO_RST = 0x03006207, | ||
259 | + REG_PLL_VE_RST = 0x03006207, | ||
260 | + REG_PLL_DDR_RST = 0x00001000, | ||
261 | + REG_PLL_PERIPH0_RST = 0x00041811, | ||
262 | + REG_PLL_GPU_RST = 0x03006207, | ||
263 | + REG_PLL_PERIPH1_RST = 0x00041811, | ||
264 | + REG_PLL_DE_RST = 0x03006207, | ||
265 | + REG_CPUX_AXI_RST = 0x00010000, | ||
266 | + REG_APB1_RST = 0x00001010, | ||
267 | + REG_APB2_RST = 0x01000000, | ||
268 | + REG_DRAM_CFG_RST = 0x00000000, | ||
269 | + REG_MBUS_RST = 0x80000000, | ||
270 | + REG_PLL_TIME0_RST = 0x000000FF, | ||
271 | + REG_PLL_TIME1_RST = 0x000000FF, | ||
272 | + REG_PLL_CPUX_BIAS_RST = 0x08100200, | ||
273 | + REG_PLL_AUDIO_BIAS_RST = 0x10100000, | ||
274 | + REG_PLL_VIDEO_BIAS_RST = 0x10100000, | ||
275 | + REG_PLL_VE_BIAS_RST = 0x10100000, | ||
276 | + REG_PLL_DDR_BIAS_RST = 0x81104000, | ||
277 | + REG_PLL_PERIPH0_BIAS_RST = 0x10100010, | ||
278 | + REG_PLL_GPU_BIAS_RST = 0x10100000, | ||
279 | + REG_PLL_PERIPH1_BIAS_RST = 0x10100010, | ||
280 | + REG_PLL_DE_BIAS_RST = 0x10100000, | ||
281 | + REG_PLL_CPUX_TUNING_RST = 0x0A101000, | ||
282 | + REG_PLL_DDR_TUNING_RST = 0x14880000, | ||
283 | +}; | ||
284 | + | ||
285 | +static uint64_t allwinner_h3_ccu_read(void *opaque, hwaddr offset, | ||
286 | + unsigned size) | ||
287 | +{ | 74 | +{ |
288 | + const AwH3ClockCtlState *s = AW_H3_CCU(opaque); | 75 | + if (exclude == 0xffff) { |
289 | + const uint32_t idx = REG_INDEX(offset); | ||
290 | + | ||
291 | + switch (offset) { | ||
292 | + case 0x308 ... AW_H3_CCU_IOSIZE: | ||
293 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
294 | + __func__, (uint32_t)offset); | ||
295 | + return 0; | 76 | + return 0; |
296 | + } | 77 | + } |
297 | + | 78 | + if (offset == 0) { |
298 | + return s->regs[idx]; | 79 | + while (exclude & (1 << tag)) { |
80 | + tag = (tag + 1) & 15; | ||
81 | + } | ||
82 | + } else { | ||
83 | + do { | ||
84 | + do { | ||
85 | + tag = (tag + 1) & 15; | ||
86 | + } while (exclude & (1 << tag)); | ||
87 | + } while (--offset > 0); | ||
88 | + } | ||
89 | + return tag; | ||
299 | +} | 90 | +} |
300 | + | 91 | + |
301 | +static void allwinner_h3_ccu_write(void *opaque, hwaddr offset, | 92 | +uint64_t HELPER(irg)(CPUARMState *env, uint64_t rn, uint64_t rm) |
302 | + uint64_t val, unsigned size) | ||
303 | +{ | 93 | +{ |
304 | + AwH3ClockCtlState *s = AW_H3_CCU(opaque); | 94 | + int rtag; |
305 | + const uint32_t idx = REG_INDEX(offset); | ||
306 | + | 95 | + |
307 | + switch (offset) { | 96 | + /* |
308 | + case REG_DRAM_CFG: /* DRAM Configuration */ | 97 | + * Our IMPDEF choice for GCR_EL1.RRND==1 is to behave as if |
309 | + val &= ~REG_DRAM_CFG_UPDATE; | 98 | + * GCR_EL1.RRND==0, always producing deterministic results. |
310 | + break; | 99 | + */ |
311 | + case REG_PLL_CPUX: /* PLL CPUX Control */ | 100 | + uint16_t exclude = extract32(rm | env->cp15.gcr_el1, 0, 16); |
312 | + case REG_PLL_AUDIO: /* PLL Audio Control */ | 101 | + int start = extract32(env->cp15.rgsr_el1, 0, 4); |
313 | + case REG_PLL_VIDEO: /* PLL Video Control */ | 102 | + int seed = extract32(env->cp15.rgsr_el1, 8, 16); |
314 | + case REG_PLL_VE: /* PLL VE Control */ | 103 | + int offset, i; |
315 | + case REG_PLL_DDR: /* PLL DDR Control */ | 104 | + |
316 | + case REG_PLL_PERIPH0: /* PLL Peripherals 0 Control */ | 105 | + /* RandomTag */ |
317 | + case REG_PLL_GPU: /* PLL GPU Control */ | 106 | + for (i = offset = 0; i < 4; ++i) { |
318 | + case REG_PLL_PERIPH1: /* PLL Peripherals 1 Control */ | 107 | + /* NextRandomTagBit */ |
319 | + case REG_PLL_DE: /* PLL Display Engine Control */ | 108 | + int top = (extract32(seed, 5, 1) ^ extract32(seed, 3, 1) ^ |
320 | + if (val & REG_PLL_ENABLE) { | 109 | + extract32(seed, 2, 1) ^ extract32(seed, 0, 1)); |
321 | + val |= REG_PLL_LOCK; | 110 | + seed = (top << 15) | (seed >> 1); |
111 | + offset |= top << i; | ||
112 | + } | ||
113 | + rtag = choose_nonexcluded_tag(start, offset, exclude); | ||
114 | + env->cp15.rgsr_el1 = rtag | (seed << 8); | ||
115 | + | ||
116 | + return address_with_allocation_tag(rn, rtag); | ||
117 | +} | ||
118 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | --- a/target/arm/translate-a64.c | ||
121 | +++ b/target/arm/translate-a64.c | ||
122 | @@ -XXX,XX +XXX,XX @@ static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) | ||
123 | return clean; | ||
124 | } | ||
125 | |||
126 | +/* Insert a zero tag into src, with the result at dst. */ | ||
127 | +static void gen_address_with_allocation_tag0(TCGv_i64 dst, TCGv_i64 src) | ||
128 | +{ | ||
129 | + tcg_gen_andi_i64(dst, src, ~MAKE_64BIT_MASK(56, 4)); | ||
130 | +} | ||
131 | + | ||
132 | typedef struct DisasCompare64 { | ||
133 | TCGCond cond; | ||
134 | TCGv_i64 value; | ||
135 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | ||
136 | case 3: /* SDIV */ | ||
137 | handle_div(s, true, sf, rm, rn, rd); | ||
138 | break; | ||
139 | + case 4: /* IRG */ | ||
140 | + if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
141 | + goto do_unallocated; | ||
142 | + } | ||
143 | + if (s->ata) { | ||
144 | + gen_helper_irg(cpu_reg_sp(s, rd), cpu_env, | ||
145 | + cpu_reg_sp(s, rn), cpu_reg(s, rm)); | ||
146 | + } else { | ||
147 | + gen_address_with_allocation_tag0(cpu_reg_sp(s, rd), | ||
148 | + cpu_reg_sp(s, rn)); | ||
322 | + } | 149 | + } |
323 | + break; | 150 | + break; |
324 | + case 0x308 ... AW_H3_CCU_IOSIZE: | 151 | case 8: /* LSLV */ |
325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | 152 | handle_shift_reg(s, A64_SHIFT_TYPE_LSL, sf, rm, rn, rd); |
326 | + __func__, (uint32_t)offset); | 153 | break; |
327 | + break; | 154 | diff --git a/target/arm/Makefile.objs b/target/arm/Makefile.objs |
328 | + default: | 155 | index XXXXXXX..XXXXXXX 100644 |
329 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | 156 | --- a/target/arm/Makefile.objs |
330 | + __func__, (uint32_t)offset); | 157 | +++ b/target/arm/Makefile.objs |
331 | + break; | 158 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_SOFTMMU) += psci.o |
332 | + } | 159 | obj-$(TARGET_AARCH64) += translate-a64.o helper-a64.o |
333 | + | 160 | obj-$(TARGET_AARCH64) += translate-sve.o sve_helper.o |
334 | + s->regs[idx] = (uint32_t) val; | 161 | obj-$(TARGET_AARCH64) += pauth_helper.o |
335 | +} | 162 | +obj-$(TARGET_AARCH64) += mte_helper.o |
336 | + | ||
337 | +static const MemoryRegionOps allwinner_h3_ccu_ops = { | ||
338 | + .read = allwinner_h3_ccu_read, | ||
339 | + .write = allwinner_h3_ccu_write, | ||
340 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
341 | + .valid = { | ||
342 | + .min_access_size = 4, | ||
343 | + .max_access_size = 4, | ||
344 | + }, | ||
345 | + .impl.min_access_size = 4, | ||
346 | +}; | ||
347 | + | ||
348 | +static void allwinner_h3_ccu_reset(DeviceState *dev) | ||
349 | +{ | ||
350 | + AwH3ClockCtlState *s = AW_H3_CCU(dev); | ||
351 | + | ||
352 | + /* Set default values for registers */ | ||
353 | + s->regs[REG_INDEX(REG_PLL_CPUX)] = REG_PLL_CPUX_RST; | ||
354 | + s->regs[REG_INDEX(REG_PLL_AUDIO)] = REG_PLL_AUDIO_RST; | ||
355 | + s->regs[REG_INDEX(REG_PLL_VIDEO)] = REG_PLL_VIDEO_RST; | ||
356 | + s->regs[REG_INDEX(REG_PLL_VE)] = REG_PLL_VE_RST; | ||
357 | + s->regs[REG_INDEX(REG_PLL_DDR)] = REG_PLL_DDR_RST; | ||
358 | + s->regs[REG_INDEX(REG_PLL_PERIPH0)] = REG_PLL_PERIPH0_RST; | ||
359 | + s->regs[REG_INDEX(REG_PLL_GPU)] = REG_PLL_GPU_RST; | ||
360 | + s->regs[REG_INDEX(REG_PLL_PERIPH1)] = REG_PLL_PERIPH1_RST; | ||
361 | + s->regs[REG_INDEX(REG_PLL_DE)] = REG_PLL_DE_RST; | ||
362 | + s->regs[REG_INDEX(REG_CPUX_AXI)] = REG_CPUX_AXI_RST; | ||
363 | + s->regs[REG_INDEX(REG_APB1)] = REG_APB1_RST; | ||
364 | + s->regs[REG_INDEX(REG_APB2)] = REG_APB2_RST; | ||
365 | + s->regs[REG_INDEX(REG_DRAM_CFG)] = REG_DRAM_CFG_RST; | ||
366 | + s->regs[REG_INDEX(REG_MBUS)] = REG_MBUS_RST; | ||
367 | + s->regs[REG_INDEX(REG_PLL_TIME0)] = REG_PLL_TIME0_RST; | ||
368 | + s->regs[REG_INDEX(REG_PLL_TIME1)] = REG_PLL_TIME1_RST; | ||
369 | + s->regs[REG_INDEX(REG_PLL_CPUX_BIAS)] = REG_PLL_CPUX_BIAS_RST; | ||
370 | + s->regs[REG_INDEX(REG_PLL_AUDIO_BIAS)] = REG_PLL_AUDIO_BIAS_RST; | ||
371 | + s->regs[REG_INDEX(REG_PLL_VIDEO_BIAS)] = REG_PLL_VIDEO_BIAS_RST; | ||
372 | + s->regs[REG_INDEX(REG_PLL_VE_BIAS)] = REG_PLL_VE_BIAS_RST; | ||
373 | + s->regs[REG_INDEX(REG_PLL_DDR_BIAS)] = REG_PLL_DDR_BIAS_RST; | ||
374 | + s->regs[REG_INDEX(REG_PLL_PERIPH0_BIAS)] = REG_PLL_PERIPH0_BIAS_RST; | ||
375 | + s->regs[REG_INDEX(REG_PLL_GPU_BIAS)] = REG_PLL_GPU_BIAS_RST; | ||
376 | + s->regs[REG_INDEX(REG_PLL_PERIPH1_BIAS)] = REG_PLL_PERIPH1_BIAS_RST; | ||
377 | + s->regs[REG_INDEX(REG_PLL_DE_BIAS)] = REG_PLL_DE_BIAS_RST; | ||
378 | + s->regs[REG_INDEX(REG_PLL_CPUX_TUNING)] = REG_PLL_CPUX_TUNING_RST; | ||
379 | + s->regs[REG_INDEX(REG_PLL_DDR_TUNING)] = REG_PLL_DDR_TUNING_RST; | ||
380 | +} | ||
381 | + | ||
382 | +static void allwinner_h3_ccu_init(Object *obj) | ||
383 | +{ | ||
384 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
385 | + AwH3ClockCtlState *s = AW_H3_CCU(obj); | ||
386 | + | ||
387 | + /* Memory mapping */ | ||
388 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_ccu_ops, s, | ||
389 | + TYPE_AW_H3_CCU, AW_H3_CCU_IOSIZE); | ||
390 | + sysbus_init_mmio(sbd, &s->iomem); | ||
391 | +} | ||
392 | + | ||
393 | +static const VMStateDescription allwinner_h3_ccu_vmstate = { | ||
394 | + .name = "allwinner-h3-ccu", | ||
395 | + .version_id = 1, | ||
396 | + .minimum_version_id = 1, | ||
397 | + .fields = (VMStateField[]) { | ||
398 | + VMSTATE_UINT32_ARRAY(regs, AwH3ClockCtlState, AW_H3_CCU_REGS_NUM), | ||
399 | + VMSTATE_END_OF_LIST() | ||
400 | + } | ||
401 | +}; | ||
402 | + | ||
403 | +static void allwinner_h3_ccu_class_init(ObjectClass *klass, void *data) | ||
404 | +{ | ||
405 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
406 | + | ||
407 | + dc->reset = allwinner_h3_ccu_reset; | ||
408 | + dc->vmsd = &allwinner_h3_ccu_vmstate; | ||
409 | +} | ||
410 | + | ||
411 | +static const TypeInfo allwinner_h3_ccu_info = { | ||
412 | + .name = TYPE_AW_H3_CCU, | ||
413 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
414 | + .instance_init = allwinner_h3_ccu_init, | ||
415 | + .instance_size = sizeof(AwH3ClockCtlState), | ||
416 | + .class_init = allwinner_h3_ccu_class_init, | ||
417 | +}; | ||
418 | + | ||
419 | +static void allwinner_h3_ccu_register(void) | ||
420 | +{ | ||
421 | + type_register_static(&allwinner_h3_ccu_info); | ||
422 | +} | ||
423 | + | ||
424 | +type_init(allwinner_h3_ccu_register) | ||
425 | -- | 163 | -- |
426 | 2.20.1 | 164 | 2.20.1 |
427 | 165 | ||
428 | 166 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | The current Arm ARM has adjusted the official decode of | ||
4 | "Add/subtract (immediate)" so that the shift field is only bit 22, | ||
5 | and bit 23 is part of the op1 field of the parent category | ||
6 | "Data processing - immediate". | ||
7 | |||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200626033144.790098-11-richard.henderson@linaro.org | ||
11 | Suggested-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/translate-a64.c | 23 ++++++++--------------- | ||
16 | 1 file changed, 8 insertions(+), 15 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/translate-a64.c | ||
21 | +++ b/target/arm/translate-a64.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static void disas_pc_rel_adr(DisasContext *s, uint32_t insn) | ||
23 | /* | ||
24 | * Add/subtract (immediate) | ||
25 | * | ||
26 | - * 31 30 29 28 24 23 22 21 10 9 5 4 0 | ||
27 | - * +--+--+--+-----------+-----+-------------+-----+-----+ | ||
28 | - * |sf|op| S| 1 0 0 0 1 |shift| imm12 | Rn | Rd | | ||
29 | - * +--+--+--+-----------+-----+-------------+-----+-----+ | ||
30 | + * 31 30 29 28 23 22 21 10 9 5 4 0 | ||
31 | + * +--+--+--+-------------+--+-------------+-----+-----+ | ||
32 | + * |sf|op| S| 1 0 0 0 1 0 |sh| imm12 | Rn | Rd | | ||
33 | + * +--+--+--+-------------+--+-------------+-----+-----+ | ||
34 | * | ||
35 | * sf: 0 -> 32bit, 1 -> 64bit | ||
36 | * op: 0 -> add , 1 -> sub | ||
37 | * S: 1 -> set flags | ||
38 | - * shift: 00 -> LSL imm by 0, 01 -> LSL imm by 12 | ||
39 | + * sh: 1 -> LSL imm by 12 | ||
40 | */ | ||
41 | static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | ||
42 | { | ||
43 | int rd = extract32(insn, 0, 5); | ||
44 | int rn = extract32(insn, 5, 5); | ||
45 | uint64_t imm = extract32(insn, 10, 12); | ||
46 | - int shift = extract32(insn, 22, 2); | ||
47 | + bool shift = extract32(insn, 22, 1); | ||
48 | bool setflags = extract32(insn, 29, 1); | ||
49 | bool sub_op = extract32(insn, 30, 1); | ||
50 | bool is_64bit = extract32(insn, 31, 1); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | ||
52 | TCGv_i64 tcg_rd = setflags ? cpu_reg(s, rd) : cpu_reg_sp(s, rd); | ||
53 | TCGv_i64 tcg_result; | ||
54 | |||
55 | - switch (shift) { | ||
56 | - case 0x0: | ||
57 | - break; | ||
58 | - case 0x1: | ||
59 | + if (shift) { | ||
60 | imm <<= 12; | ||
61 | - break; | ||
62 | - default: | ||
63 | - unallocated_encoding(s); | ||
64 | - return; | ||
65 | } | ||
66 | |||
67 | tcg_result = tcg_temp_new_i64(); | ||
68 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_imm(DisasContext *s, uint32_t insn) | ||
69 | case 0x20: case 0x21: /* PC-rel. addressing */ | ||
70 | disas_pc_rel_adr(s, insn); | ||
71 | break; | ||
72 | - case 0x22: case 0x23: /* Add/subtract (immediate) */ | ||
73 | + case 0x22: /* Add/subtract (immediate) */ | ||
74 | disas_add_sub_imm(s, insn); | ||
75 | break; | ||
76 | case 0x24: /* Logical (immediate) */ | ||
77 | -- | ||
78 | 2.20.1 | ||
79 | |||
80 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Allwinner System-on-Chips usually contain a Real Time Clock (RTC) | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | for non-volatile system date and time keeping. This commit adds a generic | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Allwinner RTC device that supports the RTC devices found in Allwinner SoC | 5 | Message-id: 20200626033144.790098-12-richard.henderson@linaro.org |
6 | family sun4i (A10), sun7i (A20) and sun6i and newer (A31, H2+, H3, etc). | ||
7 | The following RTC functionality and features are implemented: | ||
8 | |||
9 | * Year-Month-Day read/write | ||
10 | * Hour-Minute-Second read/write | ||
11 | * General Purpose storage | ||
12 | |||
13 | The following boards are extended with the RTC device: | ||
14 | |||
15 | * Cubieboard (hw/arm/cubieboard.c) | ||
16 | * Orange Pi PC (hw/arm/orangepi.c) | ||
17 | |||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Message-id: 20200311221854.30370-13-nieklinnenbank@gmail.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 7 | --- |
23 | hw/rtc/Makefile.objs | 1 + | 8 | target/arm/helper-a64.h | 1 + |
24 | include/hw/arm/allwinner-a10.h | 2 + | 9 | target/arm/internals.h | 9 +++++++ |
25 | include/hw/arm/allwinner-h3.h | 3 + | 10 | target/arm/mte_helper.c | 10 ++++++++ |
26 | include/hw/rtc/allwinner-rtc.h | 134 +++++++++++ | 11 | target/arm/translate-a64.c | 51 ++++++++++++++++++++++++++++++++++++++ |
27 | hw/arm/allwinner-a10.c | 8 + | 12 | 4 files changed, 71 insertions(+) |
28 | hw/arm/allwinner-h3.c | 9 +- | ||
29 | hw/rtc/allwinner-rtc.c | 411 +++++++++++++++++++++++++++++++++ | ||
30 | hw/rtc/trace-events | 4 + | ||
31 | 8 files changed, 571 insertions(+), 1 deletion(-) | ||
32 | create mode 100644 include/hw/rtc/allwinner-rtc.h | ||
33 | create mode 100644 hw/rtc/allwinner-rtc.c | ||
34 | 13 | ||
35 | diff --git a/hw/rtc/Makefile.objs b/hw/rtc/Makefile.objs | 14 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
36 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/hw/rtc/Makefile.objs | 16 | --- a/target/arm/helper-a64.h |
38 | +++ b/hw/rtc/Makefile.objs | 17 | +++ b/target/arm/helper-a64.h |
39 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MC146818RTC) += mc146818rtc.o | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(xpaci, TCG_CALL_NO_RWG_SE, i64, env, i64) |
40 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o | 19 | DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) |
41 | common-obj-$(CONFIG_ASPEED_SOC) += aspeed_rtc.o | 20 | |
42 | common-obj-$(CONFIG_GOLDFISH_RTC) += goldfish_rtc.o | 21 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) |
43 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-rtc.o | 22 | +DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) |
44 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 23 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
45 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/include/hw/arm/allwinner-a10.h | 25 | --- a/target/arm/internals.h |
47 | +++ b/include/hw/arm/allwinner-a10.h | 26 | +++ b/target/arm/internals.h |
48 | @@ -XXX,XX +XXX,XX @@ | 27 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); |
49 | #include "hw/ide/ahci.h" | 28 | */ |
50 | #include "hw/usb/hcd-ohci.h" | 29 | #define GMID_EL1_BS 6 |
51 | #include "hw/usb/hcd-ehci.h" | 30 | |
52 | +#include "hw/rtc/allwinner-rtc.h" | 31 | +/* We associate one allocation tag per 16 bytes, the minimum. */ |
53 | 32 | +#define LOG2_TAG_GRANULE 4 | |
54 | #include "target/arm/cpu.h" | 33 | +#define TAG_GRANULE (1 << LOG2_TAG_GRANULE) |
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | ||
57 | AwEmacState emac; | ||
58 | AllwinnerAHCIState sata; | ||
59 | AwSdHostState mmc0; | ||
60 | + AwRtcState rtc; | ||
61 | MemoryRegion sram_a; | ||
62 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
63 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
64 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/include/hw/arm/allwinner-h3.h | ||
67 | +++ b/include/hw/arm/allwinner-h3.h | ||
68 | @@ -XXX,XX +XXX,XX @@ | ||
69 | #include "hw/misc/allwinner-sid.h" | ||
70 | #include "hw/sd/allwinner-sdhost.h" | ||
71 | #include "hw/net/allwinner-sun8i-emac.h" | ||
72 | +#include "hw/rtc/allwinner-rtc.h" | ||
73 | #include "target/arm/cpu.h" | ||
74 | #include "sysemu/block-backend.h" | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ enum { | ||
77 | AW_H3_GIC_CPU, | ||
78 | AW_H3_GIC_HYP, | ||
79 | AW_H3_GIC_VCPU, | ||
80 | + AW_H3_RTC, | ||
81 | AW_H3_CPUCFG, | ||
82 | AW_H3_SDRAM | ||
83 | }; | ||
84 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
85 | AwSidState sid; | ||
86 | AwSdHostState mmc0; | ||
87 | AwSun8iEmacState emac; | ||
88 | + AwRtcState rtc; | ||
89 | GICState gic; | ||
90 | MemoryRegion sram_a1; | ||
91 | MemoryRegion sram_a2; | ||
92 | diff --git a/include/hw/rtc/allwinner-rtc.h b/include/hw/rtc/allwinner-rtc.h | ||
93 | new file mode 100644 | ||
94 | index XXXXXXX..XXXXXXX | ||
95 | --- /dev/null | ||
96 | +++ b/include/hw/rtc/allwinner-rtc.h | ||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | +/* | ||
99 | + * Allwinner Real Time Clock emulation | ||
100 | + * | ||
101 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
102 | + * | ||
103 | + * This program is free software: you can redistribute it and/or modify | ||
104 | + * it under the terms of the GNU General Public License as published by | ||
105 | + * the Free Software Foundation, either version 2 of the License, or | ||
106 | + * (at your option) any later version. | ||
107 | + * | ||
108 | + * This program is distributed in the hope that it will be useful, | ||
109 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
110 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
111 | + * GNU General Public License for more details. | ||
112 | + * | ||
113 | + * You should have received a copy of the GNU General Public License | ||
114 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
115 | + */ | ||
116 | + | 34 | + |
117 | +#ifndef HW_MISC_ALLWINNER_RTC_H | 35 | +static inline int allocation_tag_from_addr(uint64_t ptr) |
118 | +#define HW_MISC_ALLWINNER_RTC_H | ||
119 | + | ||
120 | +#include "qom/object.h" | ||
121 | +#include "hw/sysbus.h" | ||
122 | + | ||
123 | +/** | ||
124 | + * Constants | ||
125 | + * @{ | ||
126 | + */ | ||
127 | + | ||
128 | +/** Highest register address used by RTC device */ | ||
129 | +#define AW_RTC_REGS_MAXADDR (0x200) | ||
130 | + | ||
131 | +/** Total number of known registers */ | ||
132 | +#define AW_RTC_REGS_NUM (AW_RTC_REGS_MAXADDR / sizeof(uint32_t)) | ||
133 | + | ||
134 | +/** @} */ | ||
135 | + | ||
136 | +/** | ||
137 | + * Object model types | ||
138 | + * @{ | ||
139 | + */ | ||
140 | + | ||
141 | +/** Generic Allwinner RTC device (abstract) */ | ||
142 | +#define TYPE_AW_RTC "allwinner-rtc" | ||
143 | + | ||
144 | +/** Allwinner RTC sun4i family (A10, A12) */ | ||
145 | +#define TYPE_AW_RTC_SUN4I TYPE_AW_RTC "-sun4i" | ||
146 | + | ||
147 | +/** Allwinner RTC sun6i family and newer (A31, H2+, H3, etc) */ | ||
148 | +#define TYPE_AW_RTC_SUN6I TYPE_AW_RTC "-sun6i" | ||
149 | + | ||
150 | +/** Allwinner RTC sun7i family (A20) */ | ||
151 | +#define TYPE_AW_RTC_SUN7I TYPE_AW_RTC "-sun7i" | ||
152 | + | ||
153 | +/** @} */ | ||
154 | + | ||
155 | +/** | ||
156 | + * Object model macros | ||
157 | + * @{ | ||
158 | + */ | ||
159 | + | ||
160 | +#define AW_RTC(obj) \ | ||
161 | + OBJECT_CHECK(AwRtcState, (obj), TYPE_AW_RTC) | ||
162 | +#define AW_RTC_CLASS(klass) \ | ||
163 | + OBJECT_CLASS_CHECK(AwRtcClass, (klass), TYPE_AW_RTC) | ||
164 | +#define AW_RTC_GET_CLASS(obj) \ | ||
165 | + OBJECT_GET_CLASS(AwRtcClass, (obj), TYPE_AW_RTC) | ||
166 | + | ||
167 | +/** @} */ | ||
168 | + | ||
169 | +/** | ||
170 | + * Allwinner RTC per-object instance state. | ||
171 | + */ | ||
172 | +typedef struct AwRtcState { | ||
173 | + /*< private >*/ | ||
174 | + SysBusDevice parent_obj; | ||
175 | + /*< public >*/ | ||
176 | + | ||
177 | + /** | ||
178 | + * Actual year represented by the device when year counter is zero | ||
179 | + * | ||
180 | + * Can be overridden by the user using the corresponding 'base-year' | ||
181 | + * property. The base year used by the target OS driver can vary, for | ||
182 | + * example the Linux driver for sun6i uses 1970 while NetBSD uses 2000. | ||
183 | + */ | ||
184 | + int base_year; | ||
185 | + | ||
186 | + /** Maps I/O registers in physical memory */ | ||
187 | + MemoryRegion iomem; | ||
188 | + | ||
189 | + /** Array of hardware registers */ | ||
190 | + uint32_t regs[AW_RTC_REGS_NUM]; | ||
191 | + | ||
192 | +} AwRtcState; | ||
193 | + | ||
194 | +/** | ||
195 | + * Allwinner RTC class-level struct. | ||
196 | + * | ||
197 | + * This struct is filled by each sunxi device specific code | ||
198 | + * such that the generic code can use this struct to support | ||
199 | + * all devices. | ||
200 | + */ | ||
201 | +typedef struct AwRtcClass { | ||
202 | + /*< private >*/ | ||
203 | + SysBusDeviceClass parent_class; | ||
204 | + /*< public >*/ | ||
205 | + | ||
206 | + /** Defines device specific register map */ | ||
207 | + const uint8_t *regmap; | ||
208 | + | ||
209 | + /** Size of the regmap in bytes */ | ||
210 | + size_t regmap_size; | ||
211 | + | ||
212 | + /** | ||
213 | + * Read device specific register | ||
214 | + * | ||
215 | + * @offset: register offset to read | ||
216 | + * @return true if register read successful, false otherwise | ||
217 | + */ | ||
218 | + bool (*read)(AwRtcState *s, uint32_t offset); | ||
219 | + | ||
220 | + /** | ||
221 | + * Write device specific register | ||
222 | + * | ||
223 | + * @offset: register offset to write | ||
224 | + * @data: value to set in register | ||
225 | + * @return true if register write successful, false otherwise | ||
226 | + */ | ||
227 | + bool (*write)(AwRtcState *s, uint32_t offset, uint32_t data); | ||
228 | + | ||
229 | +} AwRtcClass; | ||
230 | + | ||
231 | +#endif /* HW_MISC_ALLWINNER_RTC_H */ | ||
232 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
233 | index XXXXXXX..XXXXXXX 100644 | ||
234 | --- a/hw/arm/allwinner-a10.c | ||
235 | +++ b/hw/arm/allwinner-a10.c | ||
236 | @@ -XXX,XX +XXX,XX @@ | ||
237 | #define AW_A10_EHCI_BASE 0x01c14000 | ||
238 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
239 | #define AW_A10_SATA_BASE 0x01c18000 | ||
240 | +#define AW_A10_RTC_BASE 0x01c20d00 | ||
241 | |||
242 | static void aw_a10_init(Object *obj) | ||
243 | { | ||
244 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
245 | |||
246 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
247 | TYPE_AW_SDHOST_SUN4I); | ||
248 | + | ||
249 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
250 | + TYPE_AW_RTC_SUN4I); | ||
251 | } | ||
252 | |||
253 | static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | ||
255 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); | ||
256 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
257 | "sd-bus", &error_abort); | ||
258 | + | ||
259 | + /* RTC */ | ||
260 | + qdev_init_nofail(DEVICE(&s->rtc)); | ||
261 | + sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
262 | } | ||
263 | |||
264 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
265 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
266 | index XXXXXXX..XXXXXXX 100644 | ||
267 | --- a/hw/arm/allwinner-h3.c | ||
268 | +++ b/hw/arm/allwinner-h3.c | ||
269 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
270 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
271 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
272 | [AW_H3_GIC_VCPU] = 0x01c86000, | ||
273 | + [AW_H3_RTC] = 0x01f00000, | ||
274 | [AW_H3_CPUCFG] = 0x01f01c00, | ||
275 | [AW_H3_SDRAM] = 0x40000000 | ||
276 | }; | ||
277 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
278 | { "csi", 0x01cb0000, 320 * KiB }, | ||
279 | { "tve", 0x01e00000, 64 * KiB }, | ||
280 | { "hdmi", 0x01ee0000, 128 * KiB }, | ||
281 | - { "rtc", 0x01f00000, 1 * KiB }, | ||
282 | { "r_timer", 0x01f00800, 1 * KiB }, | ||
283 | { "r_intc", 0x01f00c00, 1 * KiB }, | ||
284 | { "r_wdog", 0x01f01000, 1 * KiB }, | ||
285 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
286 | "ram-addr", &error_abort); | ||
287 | object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
288 | "ram-size", &error_abort); | ||
289 | + | ||
290 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
291 | + TYPE_AW_RTC_SUN6I); | ||
292 | } | ||
293 | |||
294 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
295 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
296 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); | ||
297 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); | ||
298 | |||
299 | + /* RTC */ | ||
300 | + qdev_init_nofail(DEVICE(&s->rtc)); | ||
301 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_RTC]); | ||
302 | + | ||
303 | /* Unimplemented devices */ | ||
304 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
305 | create_unimplemented_device(unimplemented[i].device_name, | ||
306 | diff --git a/hw/rtc/allwinner-rtc.c b/hw/rtc/allwinner-rtc.c | ||
307 | new file mode 100644 | ||
308 | index XXXXXXX..XXXXXXX | ||
309 | --- /dev/null | ||
310 | +++ b/hw/rtc/allwinner-rtc.c | ||
311 | @@ -XXX,XX +XXX,XX @@ | ||
312 | +/* | ||
313 | + * Allwinner Real Time Clock emulation | ||
314 | + * | ||
315 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
316 | + * | ||
317 | + * This program is free software: you can redistribute it and/or modify | ||
318 | + * it under the terms of the GNU General Public License as published by | ||
319 | + * the Free Software Foundation, either version 2 of the License, or | ||
320 | + * (at your option) any later version. | ||
321 | + * | ||
322 | + * This program is distributed in the hope that it will be useful, | ||
323 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
324 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
325 | + * GNU General Public License for more details. | ||
326 | + * | ||
327 | + * You should have received a copy of the GNU General Public License | ||
328 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
329 | + */ | ||
330 | + | ||
331 | +#include "qemu/osdep.h" | ||
332 | +#include "qemu/units.h" | ||
333 | +#include "hw/sysbus.h" | ||
334 | +#include "migration/vmstate.h" | ||
335 | +#include "qemu/log.h" | ||
336 | +#include "qemu/module.h" | ||
337 | +#include "qemu-common.h" | ||
338 | +#include "hw/qdev-properties.h" | ||
339 | +#include "hw/rtc/allwinner-rtc.h" | ||
340 | +#include "trace.h" | ||
341 | + | ||
342 | +/* RTC registers */ | ||
343 | +enum { | ||
344 | + REG_LOSC = 1, /* Low Oscillator Control */ | ||
345 | + REG_YYMMDD, /* RTC Year-Month-Day */ | ||
346 | + REG_HHMMSS, /* RTC Hour-Minute-Second */ | ||
347 | + REG_ALARM1_WKHHMMSS, /* Alarm1 Week Hour-Minute-Second */ | ||
348 | + REG_ALARM1_EN, /* Alarm1 Enable */ | ||
349 | + REG_ALARM1_IRQ_EN, /* Alarm1 IRQ Enable */ | ||
350 | + REG_ALARM1_IRQ_STA, /* Alarm1 IRQ Status */ | ||
351 | + REG_GP0, /* General Purpose Register 0 */ | ||
352 | + REG_GP1, /* General Purpose Register 1 */ | ||
353 | + REG_GP2, /* General Purpose Register 2 */ | ||
354 | + REG_GP3, /* General Purpose Register 3 */ | ||
355 | + | ||
356 | + /* sun4i registers */ | ||
357 | + REG_ALARM1_DDHHMMSS, /* Alarm1 Day Hour-Minute-Second */ | ||
358 | + REG_CPUCFG, /* CPU Configuration Register */ | ||
359 | + | ||
360 | + /* sun6i registers */ | ||
361 | + REG_LOSC_AUTOSTA, /* LOSC Auto Switch Status */ | ||
362 | + REG_INT_OSC_PRE, /* Internal OSC Clock Prescaler */ | ||
363 | + REG_ALARM0_COUNTER, /* Alarm0 Counter */ | ||
364 | + REG_ALARM0_CUR_VLU, /* Alarm0 Counter Current Value */ | ||
365 | + REG_ALARM0_ENABLE, /* Alarm0 Enable */ | ||
366 | + REG_ALARM0_IRQ_EN, /* Alarm0 IRQ Enable */ | ||
367 | + REG_ALARM0_IRQ_STA, /* Alarm0 IRQ Status */ | ||
368 | + REG_ALARM_CONFIG, /* Alarm Config */ | ||
369 | + REG_LOSC_OUT_GATING, /* LOSC Output Gating Register */ | ||
370 | + REG_GP4, /* General Purpose Register 4 */ | ||
371 | + REG_GP5, /* General Purpose Register 5 */ | ||
372 | + REG_GP6, /* General Purpose Register 6 */ | ||
373 | + REG_GP7, /* General Purpose Register 7 */ | ||
374 | + REG_RTC_DBG, /* RTC Debug Register */ | ||
375 | + REG_GPL_HOLD_OUT, /* GPL Hold Output Register */ | ||
376 | + REG_VDD_RTC, /* VDD RTC Regulate Register */ | ||
377 | + REG_IC_CHARA, /* IC Characteristics Register */ | ||
378 | +}; | ||
379 | + | ||
380 | +/* RTC register flags */ | ||
381 | +enum { | ||
382 | + REG_LOSC_YMD = (1 << 7), | ||
383 | + REG_LOSC_HMS = (1 << 8), | ||
384 | +}; | ||
385 | + | ||
386 | +/* RTC sun4i register map (offset to name) */ | ||
387 | +const uint8_t allwinner_rtc_sun4i_regmap[] = { | ||
388 | + [0x0000] = REG_LOSC, | ||
389 | + [0x0004] = REG_YYMMDD, | ||
390 | + [0x0008] = REG_HHMMSS, | ||
391 | + [0x000C] = REG_ALARM1_DDHHMMSS, | ||
392 | + [0x0010] = REG_ALARM1_WKHHMMSS, | ||
393 | + [0x0014] = REG_ALARM1_EN, | ||
394 | + [0x0018] = REG_ALARM1_IRQ_EN, | ||
395 | + [0x001C] = REG_ALARM1_IRQ_STA, | ||
396 | + [0x0020] = REG_GP0, | ||
397 | + [0x0024] = REG_GP1, | ||
398 | + [0x0028] = REG_GP2, | ||
399 | + [0x002C] = REG_GP3, | ||
400 | + [0x003C] = REG_CPUCFG, | ||
401 | +}; | ||
402 | + | ||
403 | +/* RTC sun6i register map (offset to name) */ | ||
404 | +const uint8_t allwinner_rtc_sun6i_regmap[] = { | ||
405 | + [0x0000] = REG_LOSC, | ||
406 | + [0x0004] = REG_LOSC_AUTOSTA, | ||
407 | + [0x0008] = REG_INT_OSC_PRE, | ||
408 | + [0x0010] = REG_YYMMDD, | ||
409 | + [0x0014] = REG_HHMMSS, | ||
410 | + [0x0020] = REG_ALARM0_COUNTER, | ||
411 | + [0x0024] = REG_ALARM0_CUR_VLU, | ||
412 | + [0x0028] = REG_ALARM0_ENABLE, | ||
413 | + [0x002C] = REG_ALARM0_IRQ_EN, | ||
414 | + [0x0030] = REG_ALARM0_IRQ_STA, | ||
415 | + [0x0040] = REG_ALARM1_WKHHMMSS, | ||
416 | + [0x0044] = REG_ALARM1_EN, | ||
417 | + [0x0048] = REG_ALARM1_IRQ_EN, | ||
418 | + [0x004C] = REG_ALARM1_IRQ_STA, | ||
419 | + [0x0050] = REG_ALARM_CONFIG, | ||
420 | + [0x0060] = REG_LOSC_OUT_GATING, | ||
421 | + [0x0100] = REG_GP0, | ||
422 | + [0x0104] = REG_GP1, | ||
423 | + [0x0108] = REG_GP2, | ||
424 | + [0x010C] = REG_GP3, | ||
425 | + [0x0110] = REG_GP4, | ||
426 | + [0x0114] = REG_GP5, | ||
427 | + [0x0118] = REG_GP6, | ||
428 | + [0x011C] = REG_GP7, | ||
429 | + [0x0170] = REG_RTC_DBG, | ||
430 | + [0x0180] = REG_GPL_HOLD_OUT, | ||
431 | + [0x0190] = REG_VDD_RTC, | ||
432 | + [0x01F0] = REG_IC_CHARA, | ||
433 | +}; | ||
434 | + | ||
435 | +static bool allwinner_rtc_sun4i_read(AwRtcState *s, uint32_t offset) | ||
436 | +{ | 36 | +{ |
437 | + /* no sun4i specific registers currently implemented */ | 37 | + return extract64(ptr, 56, 4); |
438 | + return false; | ||
439 | +} | 38 | +} |
440 | + | 39 | + |
441 | +static bool allwinner_rtc_sun4i_write(AwRtcState *s, uint32_t offset, | 40 | static inline uint64_t address_with_allocation_tag(uint64_t ptr, int rtag) |
442 | + uint32_t data) | 41 | { |
42 | return deposit64(ptr, 56, 4, rtag); | ||
43 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/mte_helper.c | ||
46 | +++ b/target/arm/mte_helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(irg)(CPUARMState *env, uint64_t rn, uint64_t rm) | ||
48 | |||
49 | return address_with_allocation_tag(rn, rtag); | ||
50 | } | ||
51 | + | ||
52 | +uint64_t HELPER(addsubg)(CPUARMState *env, uint64_t ptr, | ||
53 | + int32_t offset, uint32_t tag_offset) | ||
443 | +{ | 54 | +{ |
444 | + /* no sun4i specific registers currently implemented */ | 55 | + int start_tag = allocation_tag_from_addr(ptr); |
445 | + return false; | 56 | + uint16_t exclude = extract32(env->cp15.gcr_el1, 0, 16); |
57 | + int rtag = choose_nonexcluded_tag(start_tag, tag_offset, exclude); | ||
58 | + | ||
59 | + return address_with_allocation_tag(ptr + offset, rtag); | ||
446 | +} | 60 | +} |
61 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/translate-a64.c | ||
64 | +++ b/target/arm/translate-a64.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static void disas_add_sub_imm(DisasContext *s, uint32_t insn) | ||
66 | tcg_temp_free_i64(tcg_result); | ||
67 | } | ||
68 | |||
69 | +/* | ||
70 | + * Add/subtract (immediate, with tags) | ||
71 | + * | ||
72 | + * 31 30 29 28 23 22 21 16 14 10 9 5 4 0 | ||
73 | + * +--+--+--+-------------+--+---------+--+-------+-----+-----+ | ||
74 | + * |sf|op| S| 1 0 0 0 1 1 |o2| uimm6 |o3| uimm4 | Rn | Rd | | ||
75 | + * +--+--+--+-------------+--+---------+--+-------+-----+-----+ | ||
76 | + * | ||
77 | + * op: 0 -> add, 1 -> sub | ||
78 | + */ | ||
79 | +static void disas_add_sub_imm_with_tags(DisasContext *s, uint32_t insn) | ||
80 | +{ | ||
81 | + int rd = extract32(insn, 0, 5); | ||
82 | + int rn = extract32(insn, 5, 5); | ||
83 | + int uimm4 = extract32(insn, 10, 4); | ||
84 | + int uimm6 = extract32(insn, 16, 6); | ||
85 | + bool sub_op = extract32(insn, 30, 1); | ||
86 | + TCGv_i64 tcg_rn, tcg_rd; | ||
87 | + int imm; | ||
447 | + | 88 | + |
448 | +static bool allwinner_rtc_sun6i_read(AwRtcState *s, uint32_t offset) | 89 | + /* Test all of sf=1, S=0, o2=0, o3=0. */ |
449 | +{ | 90 | + if ((insn & 0xa040c000u) != 0x80000000u || |
450 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | 91 | + !dc_isar_feature(aa64_mte_insn_reg, s)) { |
451 | + | 92 | + unallocated_encoding(s); |
452 | + switch (c->regmap[offset]) { | ||
453 | + case REG_GP4: /* General Purpose Register 4 */ | ||
454 | + case REG_GP5: /* General Purpose Register 5 */ | ||
455 | + case REG_GP6: /* General Purpose Register 6 */ | ||
456 | + case REG_GP7: /* General Purpose Register 7 */ | ||
457 | + return true; | ||
458 | + default: | ||
459 | + break; | ||
460 | + } | ||
461 | + return false; | ||
462 | +} | ||
463 | + | ||
464 | +static bool allwinner_rtc_sun6i_write(AwRtcState *s, uint32_t offset, | ||
465 | + uint32_t data) | ||
466 | +{ | ||
467 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
468 | + | ||
469 | + switch (c->regmap[offset]) { | ||
470 | + case REG_GP4: /* General Purpose Register 4 */ | ||
471 | + case REG_GP5: /* General Purpose Register 5 */ | ||
472 | + case REG_GP6: /* General Purpose Register 6 */ | ||
473 | + case REG_GP7: /* General Purpose Register 7 */ | ||
474 | + return true; | ||
475 | + default: | ||
476 | + break; | ||
477 | + } | ||
478 | + return false; | ||
479 | +} | ||
480 | + | ||
481 | +static uint64_t allwinner_rtc_read(void *opaque, hwaddr offset, | ||
482 | + unsigned size) | ||
483 | +{ | ||
484 | + AwRtcState *s = AW_RTC(opaque); | ||
485 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
486 | + uint64_t val = 0; | ||
487 | + | ||
488 | + if (offset >= c->regmap_size) { | ||
489 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
490 | + __func__, (uint32_t)offset); | ||
491 | + return 0; | ||
492 | + } | ||
493 | + | ||
494 | + if (!c->regmap[offset]) { | ||
495 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", | ||
496 | + __func__, (uint32_t)offset); | ||
497 | + return 0; | ||
498 | + } | ||
499 | + | ||
500 | + switch (c->regmap[offset]) { | ||
501 | + case REG_LOSC: /* Low Oscillator Control */ | ||
502 | + val = s->regs[REG_LOSC]; | ||
503 | + s->regs[REG_LOSC] &= ~(REG_LOSC_YMD | REG_LOSC_HMS); | ||
504 | + break; | ||
505 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | ||
506 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | ||
507 | + case REG_GP0: /* General Purpose Register 0 */ | ||
508 | + case REG_GP1: /* General Purpose Register 1 */ | ||
509 | + case REG_GP2: /* General Purpose Register 2 */ | ||
510 | + case REG_GP3: /* General Purpose Register 3 */ | ||
511 | + val = s->regs[c->regmap[offset]]; | ||
512 | + break; | ||
513 | + default: | ||
514 | + if (!c->read(s, offset)) { | ||
515 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
516 | + __func__, (uint32_t)offset); | ||
517 | + } | ||
518 | + val = s->regs[c->regmap[offset]]; | ||
519 | + break; | ||
520 | + } | ||
521 | + | ||
522 | + trace_allwinner_rtc_read(offset, val); | ||
523 | + return val; | ||
524 | +} | ||
525 | + | ||
526 | +static void allwinner_rtc_write(void *opaque, hwaddr offset, | ||
527 | + uint64_t val, unsigned size) | ||
528 | +{ | ||
529 | + AwRtcState *s = AW_RTC(opaque); | ||
530 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
531 | + | ||
532 | + if (offset >= c->regmap_size) { | ||
533 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
534 | + __func__, (uint32_t)offset); | ||
535 | + return; | 93 | + return; |
536 | + } | 94 | + } |
537 | + | 95 | + |
538 | + if (!c->regmap[offset]) { | 96 | + imm = uimm6 << LOG2_TAG_GRANULE; |
539 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", | 97 | + if (sub_op) { |
540 | + __func__, (uint32_t)offset); | 98 | + imm = -imm; |
541 | + return; | ||
542 | + } | 99 | + } |
543 | + | 100 | + |
544 | + trace_allwinner_rtc_write(offset, val); | 101 | + tcg_rn = cpu_reg_sp(s, rn); |
102 | + tcg_rd = cpu_reg_sp(s, rd); | ||
545 | + | 103 | + |
546 | + switch (c->regmap[offset]) { | 104 | + if (s->ata) { |
547 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | 105 | + TCGv_i32 offset = tcg_const_i32(imm); |
548 | + s->regs[REG_YYMMDD] = val; | 106 | + TCGv_i32 tag_offset = tcg_const_i32(uimm4); |
549 | + s->regs[REG_LOSC] |= REG_LOSC_YMD; | 107 | + |
550 | + break; | 108 | + gen_helper_addsubg(tcg_rd, cpu_env, tcg_rn, offset, tag_offset); |
551 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | 109 | + tcg_temp_free_i32(tag_offset); |
552 | + s->regs[REG_HHMMSS] = val; | 110 | + tcg_temp_free_i32(offset); |
553 | + s->regs[REG_LOSC] |= REG_LOSC_HMS; | 111 | + } else { |
554 | + break; | 112 | + tcg_gen_addi_i64(tcg_rd, tcg_rn, imm); |
555 | + case REG_GP0: /* General Purpose Register 0 */ | 113 | + gen_address_with_allocation_tag0(tcg_rd, tcg_rd); |
556 | + case REG_GP1: /* General Purpose Register 1 */ | ||
557 | + case REG_GP2: /* General Purpose Register 2 */ | ||
558 | + case REG_GP3: /* General Purpose Register 3 */ | ||
559 | + s->regs[c->regmap[offset]] = val; | ||
560 | + break; | ||
561 | + default: | ||
562 | + if (!c->write(s, offset, val)) { | ||
563 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
564 | + __func__, (uint32_t)offset); | ||
565 | + } | ||
566 | + break; | ||
567 | + } | 114 | + } |
568 | +} | 115 | +} |
569 | + | 116 | + |
570 | +static const MemoryRegionOps allwinner_rtc_ops = { | 117 | /* The input should be a value in the bottom e bits (with higher |
571 | + .read = allwinner_rtc_read, | 118 | * bits zero); returns that value replicated into every element |
572 | + .write = allwinner_rtc_write, | 119 | * of size e in a 64 bit integer. |
573 | + .endianness = DEVICE_NATIVE_ENDIAN, | 120 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_imm(DisasContext *s, uint32_t insn) |
574 | + .valid = { | 121 | case 0x22: /* Add/subtract (immediate) */ |
575 | + .min_access_size = 4, | 122 | disas_add_sub_imm(s, insn); |
576 | + .max_access_size = 4, | 123 | break; |
577 | + }, | 124 | + case 0x23: /* Add/subtract (immediate, with tags) */ |
578 | + .impl.min_access_size = 4, | 125 | + disas_add_sub_imm_with_tags(s, insn); |
579 | +}; | 126 | + break; |
580 | + | 127 | case 0x24: /* Logical (immediate) */ |
581 | +static void allwinner_rtc_reset(DeviceState *dev) | 128 | disas_logic_imm(s, insn); |
582 | +{ | 129 | break; |
583 | + AwRtcState *s = AW_RTC(dev); | ||
584 | + struct tm now; | ||
585 | + | ||
586 | + /* Clear registers */ | ||
587 | + memset(s->regs, 0, sizeof(s->regs)); | ||
588 | + | ||
589 | + /* Get current datetime */ | ||
590 | + qemu_get_timedate(&now, 0); | ||
591 | + | ||
592 | + /* Set RTC with current datetime */ | ||
593 | + if (s->base_year > 1900) { | ||
594 | + s->regs[REG_YYMMDD] = ((now.tm_year + 1900 - s->base_year) << 16) | | ||
595 | + ((now.tm_mon + 1) << 8) | | ||
596 | + now.tm_mday; | ||
597 | + s->regs[REG_HHMMSS] = (((now.tm_wday + 6) % 7) << 29) | | ||
598 | + (now.tm_hour << 16) | | ||
599 | + (now.tm_min << 8) | | ||
600 | + now.tm_sec; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static void allwinner_rtc_init(Object *obj) | ||
605 | +{ | ||
606 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
607 | + AwRtcState *s = AW_RTC(obj); | ||
608 | + | ||
609 | + /* Memory mapping */ | ||
610 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_rtc_ops, s, | ||
611 | + TYPE_AW_RTC, 1 * KiB); | ||
612 | + sysbus_init_mmio(sbd, &s->iomem); | ||
613 | +} | ||
614 | + | ||
615 | +static const VMStateDescription allwinner_rtc_vmstate = { | ||
616 | + .name = "allwinner-rtc", | ||
617 | + .version_id = 1, | ||
618 | + .minimum_version_id = 1, | ||
619 | + .fields = (VMStateField[]) { | ||
620 | + VMSTATE_UINT32_ARRAY(regs, AwRtcState, AW_RTC_REGS_NUM), | ||
621 | + VMSTATE_END_OF_LIST() | ||
622 | + } | ||
623 | +}; | ||
624 | + | ||
625 | +static Property allwinner_rtc_properties[] = { | ||
626 | + DEFINE_PROP_INT32("base-year", AwRtcState, base_year, 0), | ||
627 | + DEFINE_PROP_END_OF_LIST(), | ||
628 | +}; | ||
629 | + | ||
630 | +static void allwinner_rtc_class_init(ObjectClass *klass, void *data) | ||
631 | +{ | ||
632 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
633 | + | ||
634 | + dc->reset = allwinner_rtc_reset; | ||
635 | + dc->vmsd = &allwinner_rtc_vmstate; | ||
636 | + device_class_set_props(dc, allwinner_rtc_properties); | ||
637 | +} | ||
638 | + | ||
639 | +static void allwinner_rtc_sun4i_init(Object *obj) | ||
640 | +{ | ||
641 | + AwRtcState *s = AW_RTC(obj); | ||
642 | + s->base_year = 2010; | ||
643 | +} | ||
644 | + | ||
645 | +static void allwinner_rtc_sun4i_class_init(ObjectClass *klass, void *data) | ||
646 | +{ | ||
647 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
648 | + | ||
649 | + arc->regmap = allwinner_rtc_sun4i_regmap; | ||
650 | + arc->regmap_size = sizeof(allwinner_rtc_sun4i_regmap); | ||
651 | + arc->read = allwinner_rtc_sun4i_read; | ||
652 | + arc->write = allwinner_rtc_sun4i_write; | ||
653 | +} | ||
654 | + | ||
655 | +static void allwinner_rtc_sun6i_init(Object *obj) | ||
656 | +{ | ||
657 | + AwRtcState *s = AW_RTC(obj); | ||
658 | + s->base_year = 1970; | ||
659 | +} | ||
660 | + | ||
661 | +static void allwinner_rtc_sun6i_class_init(ObjectClass *klass, void *data) | ||
662 | +{ | ||
663 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
664 | + | ||
665 | + arc->regmap = allwinner_rtc_sun6i_regmap; | ||
666 | + arc->regmap_size = sizeof(allwinner_rtc_sun6i_regmap); | ||
667 | + arc->read = allwinner_rtc_sun6i_read; | ||
668 | + arc->write = allwinner_rtc_sun6i_write; | ||
669 | +} | ||
670 | + | ||
671 | +static void allwinner_rtc_sun7i_init(Object *obj) | ||
672 | +{ | ||
673 | + AwRtcState *s = AW_RTC(obj); | ||
674 | + s->base_year = 1970; | ||
675 | +} | ||
676 | + | ||
677 | +static void allwinner_rtc_sun7i_class_init(ObjectClass *klass, void *data) | ||
678 | +{ | ||
679 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
680 | + allwinner_rtc_sun4i_class_init(klass, arc); | ||
681 | +} | ||
682 | + | ||
683 | +static const TypeInfo allwinner_rtc_info = { | ||
684 | + .name = TYPE_AW_RTC, | ||
685 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
686 | + .instance_init = allwinner_rtc_init, | ||
687 | + .instance_size = sizeof(AwRtcState), | ||
688 | + .class_init = allwinner_rtc_class_init, | ||
689 | + .class_size = sizeof(AwRtcClass), | ||
690 | + .abstract = true, | ||
691 | +}; | ||
692 | + | ||
693 | +static const TypeInfo allwinner_rtc_sun4i_info = { | ||
694 | + .name = TYPE_AW_RTC_SUN4I, | ||
695 | + .parent = TYPE_AW_RTC, | ||
696 | + .class_init = allwinner_rtc_sun4i_class_init, | ||
697 | + .instance_init = allwinner_rtc_sun4i_init, | ||
698 | +}; | ||
699 | + | ||
700 | +static const TypeInfo allwinner_rtc_sun6i_info = { | ||
701 | + .name = TYPE_AW_RTC_SUN6I, | ||
702 | + .parent = TYPE_AW_RTC, | ||
703 | + .class_init = allwinner_rtc_sun6i_class_init, | ||
704 | + .instance_init = allwinner_rtc_sun6i_init, | ||
705 | +}; | ||
706 | + | ||
707 | +static const TypeInfo allwinner_rtc_sun7i_info = { | ||
708 | + .name = TYPE_AW_RTC_SUN7I, | ||
709 | + .parent = TYPE_AW_RTC, | ||
710 | + .class_init = allwinner_rtc_sun7i_class_init, | ||
711 | + .instance_init = allwinner_rtc_sun7i_init, | ||
712 | +}; | ||
713 | + | ||
714 | +static void allwinner_rtc_register(void) | ||
715 | +{ | ||
716 | + type_register_static(&allwinner_rtc_info); | ||
717 | + type_register_static(&allwinner_rtc_sun4i_info); | ||
718 | + type_register_static(&allwinner_rtc_sun6i_info); | ||
719 | + type_register_static(&allwinner_rtc_sun7i_info); | ||
720 | +} | ||
721 | + | ||
722 | +type_init(allwinner_rtc_register) | ||
723 | diff --git a/hw/rtc/trace-events b/hw/rtc/trace-events | ||
724 | index XXXXXXX..XXXXXXX 100644 | ||
725 | --- a/hw/rtc/trace-events | ||
726 | +++ b/hw/rtc/trace-events | ||
727 | @@ -XXX,XX +XXX,XX @@ | ||
728 | # See docs/devel/tracing.txt for syntax documentation. | ||
729 | |||
730 | +# allwinner-rtc.c | ||
731 | +allwinner_rtc_read(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
732 | +allwinner_rtc_write(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
733 | + | ||
734 | # sun4v-rtc.c | ||
735 | sun4v_rtc_read(uint64_t addr, uint64_t value) "read: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
736 | sun4v_rtc_write(uint64_t addr, uint64_t value) "write: addr 0x%" PRIx64 " value 0x%" PRIx64 | ||
737 | -- | 130 | -- |
738 | 2.20.1 | 131 | 2.20.1 |
739 | 132 | ||
740 | 133 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-13-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 15 +++++++++++++++ | ||
9 | 1 file changed, 15 insertions(+) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | ||
16 | cpu_reg_sp(s, rn)); | ||
17 | } | ||
18 | break; | ||
19 | + case 5: /* GMI */ | ||
20 | + if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
21 | + goto do_unallocated; | ||
22 | + } else { | ||
23 | + TCGv_i64 t1 = tcg_const_i64(1); | ||
24 | + TCGv_i64 t2 = tcg_temp_new_i64(); | ||
25 | + | ||
26 | + tcg_gen_extract_i64(t2, cpu_reg_sp(s, rn), 56, 4); | ||
27 | + tcg_gen_shl_i64(t1, t1, t2); | ||
28 | + tcg_gen_or_i64(cpu_reg(s, rd), cpu_reg(s, rm), t1); | ||
29 | + | ||
30 | + tcg_temp_free_i64(t1); | ||
31 | + tcg_temp_free_i64(t2); | ||
32 | + } | ||
33 | + break; | ||
34 | case 8: /* LSLV */ | ||
35 | handle_shift_reg(s, A64_SHIFT_TYPE_LSL, sf, rm, rn, rd); | ||
36 | break; | ||
37 | -- | ||
38 | 2.20.1 | ||
39 | |||
40 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-14-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 24 ++++++++++++++++++++++-- | ||
9 | 1 file changed, 22 insertions(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void handle_crc32(DisasContext *s, | ||
16 | */ | ||
17 | static void disas_data_proc_2src(DisasContext *s, uint32_t insn) | ||
18 | { | ||
19 | - unsigned int sf, rm, opcode, rn, rd; | ||
20 | + unsigned int sf, rm, opcode, rn, rd, setflag; | ||
21 | sf = extract32(insn, 31, 1); | ||
22 | + setflag = extract32(insn, 29, 1); | ||
23 | rm = extract32(insn, 16, 5); | ||
24 | opcode = extract32(insn, 10, 6); | ||
25 | rn = extract32(insn, 5, 5); | ||
26 | rd = extract32(insn, 0, 5); | ||
27 | |||
28 | - if (extract32(insn, 29, 1)) { | ||
29 | + if (setflag && opcode != 0) { | ||
30 | unallocated_encoding(s); | ||
31 | return; | ||
32 | } | ||
33 | |||
34 | switch (opcode) { | ||
35 | + case 0: /* SUBP(S) */ | ||
36 | + if (sf == 0 || !dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
37 | + goto do_unallocated; | ||
38 | + } else { | ||
39 | + TCGv_i64 tcg_n, tcg_m, tcg_d; | ||
40 | + | ||
41 | + tcg_n = read_cpu_reg_sp(s, rn, true); | ||
42 | + tcg_m = read_cpu_reg_sp(s, rm, true); | ||
43 | + tcg_gen_sextract_i64(tcg_n, tcg_n, 0, 56); | ||
44 | + tcg_gen_sextract_i64(tcg_m, tcg_m, 0, 56); | ||
45 | + tcg_d = cpu_reg(s, rd); | ||
46 | + | ||
47 | + if (setflag) { | ||
48 | + gen_sub_CC(true, tcg_d, tcg_n, tcg_m); | ||
49 | + } else { | ||
50 | + tcg_gen_sub_i64(tcg_d, tcg_n, tcg_m); | ||
51 | + } | ||
52 | + } | ||
53 | + break; | ||
54 | case 2: /* UDIV */ | ||
55 | handle_div(s, false, sf, rm, rn, rd); | ||
56 | break; | ||
57 | -- | ||
58 | 2.20.1 | ||
59 | |||
60 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Use the same code as system mode, so that we generate the same | ||
4 | exception + syndrome for the unaligned access. | ||
5 | |||
6 | For the moment, if MTE is enabled so that this path is reachable, | ||
7 | this would generate a SIGSEGV in the user-only cpu_loop. Decoding | ||
8 | the syndrome to produce the proper SIGBUS will be done later. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200626033144.790098-15-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/cpu.c | 2 +- | ||
16 | target/arm/tlb_helper.c | 4 ++-- | ||
17 | 2 files changed, 3 insertions(+), 3 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.c | ||
22 | +++ b/target/arm/cpu.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_class_init(ObjectClass *oc, void *data) | ||
24 | cc->tlb_fill = arm_cpu_tlb_fill; | ||
25 | cc->debug_excp_handler = arm_debug_excp_handler; | ||
26 | cc->debug_check_watchpoint = arm_debug_check_watchpoint; | ||
27 | -#if !defined(CONFIG_USER_ONLY) | ||
28 | cc->do_unaligned_access = arm_cpu_do_unaligned_access; | ||
29 | +#if !defined(CONFIG_USER_ONLY) | ||
30 | cc->do_transaction_failed = arm_cpu_do_transaction_failed; | ||
31 | cc->adjust_watchpoint_address = arm_adjust_watchpoint_address; | ||
32 | #endif /* CONFIG_TCG && !CONFIG_USER_ONLY */ | ||
33 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/tlb_helper.c | ||
36 | +++ b/target/arm/tlb_helper.c | ||
37 | @@ -XXX,XX +XXX,XX @@ | ||
38 | #include "internals.h" | ||
39 | #include "exec/exec-all.h" | ||
40 | |||
41 | -#if !defined(CONFIG_USER_ONLY) | ||
42 | - | ||
43 | static inline uint32_t merge_syn_data_abort(uint32_t template_syn, | ||
44 | unsigned int target_el, | ||
45 | bool same_el, bool ea, | ||
46 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_unaligned_access(CPUState *cs, vaddr vaddr, | ||
47 | arm_deliver_fault(cpu, vaddr, access_type, mmu_idx, &fi); | ||
48 | } | ||
49 | |||
50 | +#if !defined(CONFIG_USER_ONLY) | ||
51 | + | ||
52 | /* | ||
53 | * arm_cpu_do_transaction_failed: handle a memory system error response | ||
54 | * (eg "no device/memory present at address") by raising an external abort | ||
55 | -- | ||
56 | 2.20.1 | ||
57 | |||
58 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | A real Allwinner H3 SoC contains a Boot ROM which is the | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | first code that runs right after the SoC is powered on. | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | The Boot ROM is responsible for loading user code (e.g. a bootloader) | 5 | Message-id: 20200626033144.790098-16-richard.henderson@linaro.org |
6 | from any of the supported external devices and writing the downloaded | ||
7 | code to internal SRAM. After loading the SoC begins executing the code | ||
8 | written to SRAM. | ||
9 | |||
10 | This commits adds emulation of the Boot ROM firmware setup functionality | ||
11 | by loading user code from SD card in the A1 SRAM. While the A1 SRAM is | ||
12 | 64KiB, we limit the size to 32KiB because the real H3 Boot ROM also rejects | ||
13 | sizes larger than 32KiB. For reference, this behaviour is documented | ||
14 | by the Linux Sunxi project wiki at: | ||
15 | |||
16 | https://linux-sunxi.org/BROM#U-Boot_SPL_limitations | ||
17 | |||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Message-id: 20200311221854.30370-11-nieklinnenbank@gmail.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 7 | --- |
23 | include/hw/arm/allwinner-h3.h | 21 +++++++++++++++++++++ | 8 | target/arm/helper-a64.h | 7 ++ |
24 | hw/arm/allwinner-h3.c | 17 +++++++++++++++++ | 9 | target/arm/helper.h | 2 + |
25 | hw/arm/orangepi.c | 5 +++++ | 10 | target/arm/mte_helper.c | 194 +++++++++++++++++++++++++++++++++++++ |
26 | 3 files changed, 43 insertions(+) | 11 | target/arm/op_helper.c | 16 +++ |
12 | target/arm/translate-a64.c | 172 +++++++++++++++++++++++++++++++- | ||
13 | 5 files changed, 386 insertions(+), 5 deletions(-) | ||
27 | 14 | ||
28 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 15 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
29 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/arm/allwinner-h3.h | 17 | --- a/target/arm/helper-a64.h |
31 | +++ b/include/hw/arm/allwinner-h3.h | 18 | +++ b/target/arm/helper-a64.h |
32 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) |
33 | #include "hw/sd/allwinner-sdhost.h" | 20 | |
34 | #include "hw/net/allwinner-sun8i-emac.h" | 21 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) |
35 | #include "target/arm/cpu.h" | 22 | DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) |
36 | +#include "sysemu/block-backend.h" | 23 | +DEF_HELPER_FLAGS_3(ldg, TCG_CALL_NO_WG, i64, env, i64, i64) |
37 | 24 | +DEF_HELPER_FLAGS_3(stg, TCG_CALL_NO_WG, void, env, i64, i64) | |
38 | /** | 25 | +DEF_HELPER_FLAGS_3(stg_parallel, TCG_CALL_NO_WG, void, env, i64, i64) |
39 | * Allwinner H3 device list | 26 | +DEF_HELPER_FLAGS_2(stg_stub, TCG_CALL_NO_WG, void, env, i64) |
40 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | 27 | +DEF_HELPER_FLAGS_3(st2g, TCG_CALL_NO_WG, void, env, i64, i64) |
41 | MemoryRegion sram_c; | 28 | +DEF_HELPER_FLAGS_3(st2g_parallel, TCG_CALL_NO_WG, void, env, i64, i64) |
42 | } AwH3State; | 29 | +DEF_HELPER_FLAGS_2(st2g_stub, TCG_CALL_NO_WG, void, env, i64) |
30 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/helper.h | ||
33 | +++ b/target/arm/helper.h | ||
34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_1(rebuild_hflags_a32_newel, TCG_CALL_NO_RWG, void, env) | ||
35 | DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) | ||
36 | DEF_HELPER_FLAGS_2(rebuild_hflags_a64, TCG_CALL_NO_RWG, void, env, int) | ||
37 | |||
38 | +DEF_HELPER_FLAGS_5(probe_access, TCG_CALL_NO_WG, void, env, tl, i32, i32, i32) | ||
39 | + | ||
40 | DEF_HELPER_1(vfp_get_fpscr, i32, env) | ||
41 | DEF_HELPER_2(vfp_set_fpscr, void, env, i32) | ||
42 | |||
43 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/mte_helper.c | ||
46 | +++ b/target/arm/mte_helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ static int choose_nonexcluded_tag(int tag, int offset, uint16_t exclude) | ||
48 | return tag; | ||
49 | } | ||
43 | 50 | ||
44 | +/** | 51 | +/** |
45 | + * Emulate Boot ROM firmware setup functionality. | 52 | + * allocation_tag_mem: |
53 | + * @env: the cpu environment | ||
54 | + * @ptr_mmu_idx: the addressing regime to use for the virtual address | ||
55 | + * @ptr: the virtual address for which to look up tag memory | ||
56 | + * @ptr_access: the access to use for the virtual address | ||
57 | + * @ptr_size: the number of bytes in the normal memory access | ||
58 | + * @tag_access: the access to use for the tag memory | ||
59 | + * @tag_size: the number of bytes in the tag memory access | ||
60 | + * @ra: the return address for exception handling | ||
46 | + * | 61 | + * |
47 | + * A real Allwinner H3 SoC contains a Boot ROM | 62 | + * Our tag memory is formatted as a sequence of little-endian nibbles. |
48 | + * which is the first code that runs right after | 63 | + * That is, the byte at (addr >> (LOG2_TAG_GRANULE + 1)) contains two |
49 | + * the SoC is powered on. The Boot ROM is responsible | 64 | + * tags, with the tag at [3:0] for the lower addr and the tag at [7:4] |
50 | + * for loading user code (e.g. a bootloader) from any | 65 | + * for the higher addr. |
51 | + * of the supported external devices and writing the | ||
52 | + * downloaded code to internal SRAM. After loading the SoC | ||
53 | + * begins executing the code written to SRAM. | ||
54 | + * | 66 | + * |
55 | + * This function emulates the Boot ROM by copying 32 KiB | 67 | + * Here, resolve the physical address from the virtual address, and return |
56 | + * of data from the given block device and writes it to | 68 | + * a pointer to the corresponding tag byte. Exit with exception if the |
57 | + * the start of the first internal SRAM memory. | 69 | + * virtual address is not accessible for @ptr_access. |
58 | + * | 70 | + * |
59 | + * @s: Allwinner H3 state object pointer | 71 | + * The @ptr_size and @tag_size values may not have an obvious relation |
60 | + * @blk: Block backend device object pointer | 72 | + * due to the alignment of @ptr, and the number of tag checks required. |
73 | + * | ||
74 | + * If there is no tag storage corresponding to @ptr, return NULL. | ||
61 | + */ | 75 | + */ |
62 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk); | 76 | +static uint8_t *allocation_tag_mem(CPUARMState *env, int ptr_mmu_idx, |
63 | + | 77 | + uint64_t ptr, MMUAccessType ptr_access, |
64 | #endif /* HW_ARM_ALLWINNER_H3_H */ | 78 | + int ptr_size, MMUAccessType tag_access, |
65 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | 79 | + int tag_size, uintptr_t ra) |
80 | +{ | ||
81 | + /* Tag storage not implemented. */ | ||
82 | + return NULL; | ||
83 | +} | ||
84 | + | ||
85 | uint64_t HELPER(irg)(CPUARMState *env, uint64_t rn, uint64_t rm) | ||
86 | { | ||
87 | int rtag; | ||
88 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(addsubg)(CPUARMState *env, uint64_t ptr, | ||
89 | |||
90 | return address_with_allocation_tag(ptr + offset, rtag); | ||
91 | } | ||
92 | + | ||
93 | +static int load_tag1(uint64_t ptr, uint8_t *mem) | ||
94 | +{ | ||
95 | + int ofs = extract32(ptr, LOG2_TAG_GRANULE, 1) * 4; | ||
96 | + return extract32(*mem, ofs, 4); | ||
97 | +} | ||
98 | + | ||
99 | +uint64_t HELPER(ldg)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
100 | +{ | ||
101 | + int mmu_idx = cpu_mmu_index(env, false); | ||
102 | + uint8_t *mem; | ||
103 | + int rtag = 0; | ||
104 | + | ||
105 | + /* Trap if accessing an invalid page. */ | ||
106 | + mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD, 1, | ||
107 | + MMU_DATA_LOAD, 1, GETPC()); | ||
108 | + | ||
109 | + /* Load if page supports tags. */ | ||
110 | + if (mem) { | ||
111 | + rtag = load_tag1(ptr, mem); | ||
112 | + } | ||
113 | + | ||
114 | + return address_with_allocation_tag(xt, rtag); | ||
115 | +} | ||
116 | + | ||
117 | +static void check_tag_aligned(CPUARMState *env, uint64_t ptr, uintptr_t ra) | ||
118 | +{ | ||
119 | + if (unlikely(!QEMU_IS_ALIGNED(ptr, TAG_GRANULE))) { | ||
120 | + arm_cpu_do_unaligned_access(env_cpu(env), ptr, MMU_DATA_STORE, | ||
121 | + cpu_mmu_index(env, false), ra); | ||
122 | + g_assert_not_reached(); | ||
123 | + } | ||
124 | +} | ||
125 | + | ||
126 | +/* For use in a non-parallel context, store to the given nibble. */ | ||
127 | +static void store_tag1(uint64_t ptr, uint8_t *mem, int tag) | ||
128 | +{ | ||
129 | + int ofs = extract32(ptr, LOG2_TAG_GRANULE, 1) * 4; | ||
130 | + *mem = deposit32(*mem, ofs, 4, tag); | ||
131 | +} | ||
132 | + | ||
133 | +/* For use in a parallel context, atomically store to the given nibble. */ | ||
134 | +static void store_tag1_parallel(uint64_t ptr, uint8_t *mem, int tag) | ||
135 | +{ | ||
136 | + int ofs = extract32(ptr, LOG2_TAG_GRANULE, 1) * 4; | ||
137 | + uint8_t old = atomic_read(mem); | ||
138 | + | ||
139 | + while (1) { | ||
140 | + uint8_t new = deposit32(old, ofs, 4, tag); | ||
141 | + uint8_t cmp = atomic_cmpxchg(mem, old, new); | ||
142 | + if (likely(cmp == old)) { | ||
143 | + return; | ||
144 | + } | ||
145 | + old = cmp; | ||
146 | + } | ||
147 | +} | ||
148 | + | ||
149 | +typedef void stg_store1(uint64_t, uint8_t *, int); | ||
150 | + | ||
151 | +static inline void do_stg(CPUARMState *env, uint64_t ptr, uint64_t xt, | ||
152 | + uintptr_t ra, stg_store1 store1) | ||
153 | +{ | ||
154 | + int mmu_idx = cpu_mmu_index(env, false); | ||
155 | + uint8_t *mem; | ||
156 | + | ||
157 | + check_tag_aligned(env, ptr, ra); | ||
158 | + | ||
159 | + /* Trap if accessing an invalid page. */ | ||
160 | + mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, TAG_GRANULE, | ||
161 | + MMU_DATA_STORE, 1, ra); | ||
162 | + | ||
163 | + /* Store if page supports tags. */ | ||
164 | + if (mem) { | ||
165 | + store1(ptr, mem, allocation_tag_from_addr(xt)); | ||
166 | + } | ||
167 | +} | ||
168 | + | ||
169 | +void HELPER(stg)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
170 | +{ | ||
171 | + do_stg(env, ptr, xt, GETPC(), store_tag1); | ||
172 | +} | ||
173 | + | ||
174 | +void HELPER(stg_parallel)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
175 | +{ | ||
176 | + do_stg(env, ptr, xt, GETPC(), store_tag1_parallel); | ||
177 | +} | ||
178 | + | ||
179 | +void HELPER(stg_stub)(CPUARMState *env, uint64_t ptr) | ||
180 | +{ | ||
181 | + int mmu_idx = cpu_mmu_index(env, false); | ||
182 | + uintptr_t ra = GETPC(); | ||
183 | + | ||
184 | + check_tag_aligned(env, ptr, ra); | ||
185 | + probe_write(env, ptr, TAG_GRANULE, mmu_idx, ra); | ||
186 | +} | ||
187 | + | ||
188 | +static inline void do_st2g(CPUARMState *env, uint64_t ptr, uint64_t xt, | ||
189 | + uintptr_t ra, stg_store1 store1) | ||
190 | +{ | ||
191 | + int mmu_idx = cpu_mmu_index(env, false); | ||
192 | + int tag = allocation_tag_from_addr(xt); | ||
193 | + uint8_t *mem1, *mem2; | ||
194 | + | ||
195 | + check_tag_aligned(env, ptr, ra); | ||
196 | + | ||
197 | + /* | ||
198 | + * Trap if accessing an invalid page(s). | ||
199 | + * This takes priority over !allocation_tag_access_enabled. | ||
200 | + */ | ||
201 | + if (ptr & TAG_GRANULE) { | ||
202 | + /* Two stores unaligned mod TAG_GRANULE*2 -- modify two bytes. */ | ||
203 | + mem1 = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, | ||
204 | + TAG_GRANULE, MMU_DATA_STORE, 1, ra); | ||
205 | + mem2 = allocation_tag_mem(env, mmu_idx, ptr + TAG_GRANULE, | ||
206 | + MMU_DATA_STORE, TAG_GRANULE, | ||
207 | + MMU_DATA_STORE, 1, ra); | ||
208 | + | ||
209 | + /* Store if page(s) support tags. */ | ||
210 | + if (mem1) { | ||
211 | + store1(TAG_GRANULE, mem1, tag); | ||
212 | + } | ||
213 | + if (mem2) { | ||
214 | + store1(0, mem2, tag); | ||
215 | + } | ||
216 | + } else { | ||
217 | + /* Two stores aligned mod TAG_GRANULE*2 -- modify one byte. */ | ||
218 | + mem1 = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, | ||
219 | + 2 * TAG_GRANULE, MMU_DATA_STORE, 1, ra); | ||
220 | + if (mem1) { | ||
221 | + tag |= tag << 4; | ||
222 | + atomic_set(mem1, tag); | ||
223 | + } | ||
224 | + } | ||
225 | +} | ||
226 | + | ||
227 | +void HELPER(st2g)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
228 | +{ | ||
229 | + do_st2g(env, ptr, xt, GETPC(), store_tag1); | ||
230 | +} | ||
231 | + | ||
232 | +void HELPER(st2g_parallel)(CPUARMState *env, uint64_t ptr, uint64_t xt) | ||
233 | +{ | ||
234 | + do_st2g(env, ptr, xt, GETPC(), store_tag1_parallel); | ||
235 | +} | ||
236 | + | ||
237 | +void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr) | ||
238 | +{ | ||
239 | + int mmu_idx = cpu_mmu_index(env, false); | ||
240 | + uintptr_t ra = GETPC(); | ||
241 | + int in_page = -(ptr | TARGET_PAGE_MASK); | ||
242 | + | ||
243 | + check_tag_aligned(env, ptr, ra); | ||
244 | + | ||
245 | + if (likely(in_page >= 2 * TAG_GRANULE)) { | ||
246 | + probe_write(env, ptr, 2 * TAG_GRANULE, mmu_idx, ra); | ||
247 | + } else { | ||
248 | + probe_write(env, ptr, TAG_GRANULE, mmu_idx, ra); | ||
249 | + probe_write(env, ptr + TAG_GRANULE, TAG_GRANULE, mmu_idx, ra); | ||
250 | + } | ||
251 | +} | ||
252 | diff --git a/target/arm/op_helper.c b/target/arm/op_helper.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | 253 | index XXXXXXX..XXXXXXX 100644 |
67 | --- a/hw/arm/allwinner-h3.c | 254 | --- a/target/arm/op_helper.c |
68 | +++ b/hw/arm/allwinner-h3.c | 255 | +++ b/target/arm/op_helper.c |
69 | @@ -XXX,XX +XXX,XX @@ | 256 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(ror_cc)(CPUARMState *env, uint32_t x, uint32_t i) |
70 | #include "hw/char/serial.h" | 257 | return ((uint32_t)x >> shift) | (x << (32 - shift)); |
71 | #include "hw/misc/unimp.h" | 258 | } |
72 | #include "hw/usb/hcd-ehci.h" | 259 | } |
73 | +#include "hw/loader.h" | 260 | + |
74 | #include "sysemu/sysemu.h" | 261 | +void HELPER(probe_access)(CPUARMState *env, target_ulong ptr, |
75 | #include "hw/arm/allwinner-h3.h" | 262 | + uint32_t access_type, uint32_t mmu_idx, |
76 | 263 | + uint32_t size) | |
77 | @@ -XXX,XX +XXX,XX @@ enum { | 264 | +{ |
78 | AW_H3_GIC_NUM_SPI = 128 | 265 | + uint32_t in_page = -((uint32_t)ptr | TARGET_PAGE_SIZE); |
79 | }; | 266 | + uintptr_t ra = GETPC(); |
80 | 267 | + | |
81 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk) | 268 | + if (likely(size <= in_page)) { |
82 | +{ | 269 | + probe_access(env, ptr, size, access_type, mmu_idx, ra); |
83 | + const int64_t rom_size = 32 * KiB; | 270 | + } else { |
84 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | 271 | + probe_access(env, ptr, in_page, access_type, mmu_idx, ra); |
85 | + | 272 | + probe_access(env, ptr + in_page, size - in_page, |
86 | + if (blk_pread(blk, 8 * KiB, buffer, rom_size) < 0) { | 273 | + access_type, mmu_idx, ra); |
87 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", | 274 | + } |
88 | + __func__); | 275 | +} |
276 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
277 | index XXXXXXX..XXXXXXX 100644 | ||
278 | --- a/target/arm/translate-a64.c | ||
279 | +++ b/target/arm/translate-a64.c | ||
280 | @@ -XXX,XX +XXX,XX @@ static void gen_address_with_allocation_tag0(TCGv_i64 dst, TCGv_i64 src) | ||
281 | tcg_gen_andi_i64(dst, src, ~MAKE_64BIT_MASK(56, 4)); | ||
282 | } | ||
283 | |||
284 | +static void gen_probe_access(DisasContext *s, TCGv_i64 ptr, | ||
285 | + MMUAccessType acc, int log2_size) | ||
286 | +{ | ||
287 | + TCGv_i32 t_acc = tcg_const_i32(acc); | ||
288 | + TCGv_i32 t_idx = tcg_const_i32(get_mem_index(s)); | ||
289 | + TCGv_i32 t_size = tcg_const_i32(1 << log2_size); | ||
290 | + | ||
291 | + gen_helper_probe_access(cpu_env, ptr, t_acc, t_idx, t_size); | ||
292 | + tcg_temp_free_i32(t_acc); | ||
293 | + tcg_temp_free_i32(t_idx); | ||
294 | + tcg_temp_free_i32(t_size); | ||
295 | +} | ||
296 | + | ||
297 | typedef struct DisasCompare64 { | ||
298 | TCGCond cond; | ||
299 | TCGv_i64 value; | ||
300 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
301 | } | ||
302 | } | ||
303 | |||
304 | +/* | ||
305 | + * Load/Store memory tags | ||
306 | + * | ||
307 | + * 31 30 29 24 22 21 12 10 5 0 | ||
308 | + * +-----+-------------+-----+---+------+-----+------+------+ | ||
309 | + * | 1 1 | 0 1 1 0 0 1 | op1 | 1 | imm9 | op2 | Rn | Rt | | ||
310 | + * +-----+-------------+-----+---+------+-----+------+------+ | ||
311 | + */ | ||
312 | +static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
313 | +{ | ||
314 | + int rt = extract32(insn, 0, 5); | ||
315 | + int rn = extract32(insn, 5, 5); | ||
316 | + uint64_t offset = sextract64(insn, 12, 9) << LOG2_TAG_GRANULE; | ||
317 | + int op2 = extract32(insn, 10, 2); | ||
318 | + int op1 = extract32(insn, 22, 2); | ||
319 | + bool is_load = false, is_pair = false, is_zero = false; | ||
320 | + int index = 0; | ||
321 | + TCGv_i64 addr, clean_addr, tcg_rt; | ||
322 | + | ||
323 | + /* We checked insn bits [29:24,21] in the caller. */ | ||
324 | + if (extract32(insn, 30, 2) != 3) { | ||
325 | + goto do_unallocated; | ||
326 | + } | ||
327 | + | ||
328 | + /* | ||
329 | + * @index is a tri-state variable which has 3 states: | ||
330 | + * < 0 : post-index, writeback | ||
331 | + * = 0 : signed offset | ||
332 | + * > 0 : pre-index, writeback | ||
333 | + */ | ||
334 | + switch (op1) { | ||
335 | + case 0: | ||
336 | + if (op2 != 0) { | ||
337 | + /* STG */ | ||
338 | + index = op2 - 2; | ||
339 | + break; | ||
340 | + } | ||
341 | + goto do_unallocated; | ||
342 | + case 1: | ||
343 | + if (op2 != 0) { | ||
344 | + /* STZG */ | ||
345 | + is_zero = true; | ||
346 | + index = op2 - 2; | ||
347 | + } else { | ||
348 | + /* LDG */ | ||
349 | + is_load = true; | ||
350 | + } | ||
351 | + break; | ||
352 | + case 2: | ||
353 | + if (op2 != 0) { | ||
354 | + /* ST2G */ | ||
355 | + is_pair = true; | ||
356 | + index = op2 - 2; | ||
357 | + break; | ||
358 | + } | ||
359 | + goto do_unallocated; | ||
360 | + case 3: | ||
361 | + if (op2 != 0) { | ||
362 | + /* STZ2G */ | ||
363 | + is_pair = is_zero = true; | ||
364 | + index = op2 - 2; | ||
365 | + break; | ||
366 | + } | ||
367 | + goto do_unallocated; | ||
368 | + | ||
369 | + default: | ||
370 | + do_unallocated: | ||
371 | + unallocated_encoding(s); | ||
89 | + return; | 372 | + return; |
90 | + } | 373 | + } |
91 | + | 374 | + |
92 | + rom_add_blob("allwinner-h3.bootrom", buffer, rom_size, | 375 | + if (!dc_isar_feature(aa64_mte_insn_reg, s)) { |
93 | + rom_size, s->memmap[AW_H3_SRAM_A1], | 376 | + goto do_unallocated; |
94 | + NULL, NULL, NULL, NULL, false); | 377 | + } |
95 | +} | 378 | + |
96 | + | 379 | + if (rn == 31) { |
97 | static void allwinner_h3_init(Object *obj) | 380 | + gen_check_sp_alignment(s); |
381 | + } | ||
382 | + | ||
383 | + addr = read_cpu_reg_sp(s, rn, true); | ||
384 | + if (index >= 0) { | ||
385 | + /* pre-index or signed offset */ | ||
386 | + tcg_gen_addi_i64(addr, addr, offset); | ||
387 | + } | ||
388 | + | ||
389 | + if (is_load) { | ||
390 | + tcg_gen_andi_i64(addr, addr, -TAG_GRANULE); | ||
391 | + tcg_rt = cpu_reg(s, rt); | ||
392 | + if (s->ata) { | ||
393 | + gen_helper_ldg(tcg_rt, cpu_env, addr, tcg_rt); | ||
394 | + } else { | ||
395 | + clean_addr = clean_data_tbi(s, addr); | ||
396 | + gen_probe_access(s, clean_addr, MMU_DATA_LOAD, MO_8); | ||
397 | + gen_address_with_allocation_tag0(tcg_rt, addr); | ||
398 | + } | ||
399 | + } else { | ||
400 | + tcg_rt = cpu_reg_sp(s, rt); | ||
401 | + if (!s->ata) { | ||
402 | + /* | ||
403 | + * For STG and ST2G, we need to check alignment and probe memory. | ||
404 | + * TODO: For STZG and STZ2G, we could rely on the stores below, | ||
405 | + * at least for system mode; user-only won't enforce alignment. | ||
406 | + */ | ||
407 | + if (is_pair) { | ||
408 | + gen_helper_st2g_stub(cpu_env, addr); | ||
409 | + } else { | ||
410 | + gen_helper_stg_stub(cpu_env, addr); | ||
411 | + } | ||
412 | + } else if (tb_cflags(s->base.tb) & CF_PARALLEL) { | ||
413 | + if (is_pair) { | ||
414 | + gen_helper_st2g_parallel(cpu_env, addr, tcg_rt); | ||
415 | + } else { | ||
416 | + gen_helper_stg_parallel(cpu_env, addr, tcg_rt); | ||
417 | + } | ||
418 | + } else { | ||
419 | + if (is_pair) { | ||
420 | + gen_helper_st2g(cpu_env, addr, tcg_rt); | ||
421 | + } else { | ||
422 | + gen_helper_stg(cpu_env, addr, tcg_rt); | ||
423 | + } | ||
424 | + } | ||
425 | + } | ||
426 | + | ||
427 | + if (is_zero) { | ||
428 | + TCGv_i64 clean_addr = clean_data_tbi(s, addr); | ||
429 | + TCGv_i64 tcg_zero = tcg_const_i64(0); | ||
430 | + int mem_index = get_mem_index(s); | ||
431 | + int i, n = (1 + is_pair) << LOG2_TAG_GRANULE; | ||
432 | + | ||
433 | + tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, | ||
434 | + MO_Q | MO_ALIGN_16); | ||
435 | + for (i = 8; i < n; i += 8) { | ||
436 | + tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
437 | + tcg_gen_qemu_st_i64(tcg_zero, clean_addr, mem_index, MO_Q); | ||
438 | + } | ||
439 | + tcg_temp_free_i64(tcg_zero); | ||
440 | + } | ||
441 | + | ||
442 | + if (index != 0) { | ||
443 | + /* pre-index or post-index */ | ||
444 | + if (index < 0) { | ||
445 | + /* post-index */ | ||
446 | + tcg_gen_addi_i64(addr, addr, offset); | ||
447 | + } | ||
448 | + tcg_gen_mov_i64(cpu_reg_sp(s, rn), addr); | ||
449 | + } | ||
450 | +} | ||
451 | + | ||
452 | /* Loads and stores */ | ||
453 | static void disas_ldst(DisasContext *s, uint32_t insn) | ||
98 | { | 454 | { |
99 | AwH3State *s = AW_H3(obj); | 455 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst(DisasContext *s, uint32_t insn) |
100 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | 456 | case 0x0d: /* AdvSIMD load/store single structure */ |
101 | index XXXXXXX..XXXXXXX 100644 | 457 | disas_ldst_single_struct(s, insn); |
102 | --- a/hw/arm/orangepi.c | 458 | break; |
103 | +++ b/hw/arm/orangepi.c | 459 | - case 0x19: /* LDAPR/STLR (unscaled immediate) */ |
104 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | 460 | - if (extract32(insn, 10, 2) != 0 || |
105 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | 461 | - extract32(insn, 21, 1) != 0) { |
106 | machine->ram); | 462 | + case 0x19: |
107 | 463 | + if (extract32(insn, 21, 1) != 0) { | |
108 | + /* Load target kernel or start using BootROM */ | 464 | + disas_ldst_tag(s, insn); |
109 | + if (!machine->kernel_filename && blk_is_available(blk)) { | 465 | + } else if (extract32(insn, 10, 2) == 0) { |
110 | + /* Use Boot ROM to copy data from SD card to SRAM */ | 466 | + disas_ldst_ldapr_stlr(s, insn); |
111 | + allwinner_h3_bootrom_setup(h3, blk); | 467 | + } else { |
112 | + } | 468 | unallocated_encoding(s); |
113 | orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; | 469 | - break; |
114 | orangepi_binfo.ram_size = machine->ram_size; | 470 | } |
115 | arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); | 471 | - disas_ldst_ldapr_stlr(s, insn); |
472 | break; | ||
473 | default: | ||
474 | unallocated_encoding(s); | ||
116 | -- | 475 | -- |
117 | 2.20.1 | 476 | 2.20.1 |
118 | 477 | ||
119 | 478 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-17-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-a64.c | 29 ++++++++++++++++++++++++++--- | ||
9 | 1 file changed, 26 insertions(+), 3 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-a64.c | ||
14 | +++ b/target/arm/translate-a64.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void disas_ld_lit(DisasContext *s, uint32_t insn) | ||
16 | * +-----+-------+---+---+-------+---+-------+-------+------+------+ | ||
17 | * | ||
18 | * opc: LDP/STP/LDNP/STNP 00 -> 32 bit, 10 -> 64 bit | ||
19 | - * LDPSW 01 | ||
20 | + * LDPSW/STGP 01 | ||
21 | * LDP/STP/LDNP/STNP (SIMD) 00 -> 32 bit, 01 -> 64 bit, 10 -> 128 bit | ||
22 | * V: 0 -> GPR, 1 -> Vector | ||
23 | * idx: 00 -> signed offset with non-temporal hint, 01 -> post-index, | ||
24 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
25 | bool is_signed = false; | ||
26 | bool postindex = false; | ||
27 | bool wback = false; | ||
28 | + bool set_tag = false; | ||
29 | |||
30 | TCGv_i64 clean_addr, dirty_addr; | ||
31 | |||
32 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
33 | |||
34 | if (is_vector) { | ||
35 | size = 2 + opc; | ||
36 | + } else if (opc == 1 && !is_load) { | ||
37 | + /* STGP */ | ||
38 | + if (!dc_isar_feature(aa64_mte_insn_reg, s) || index == 0) { | ||
39 | + unallocated_encoding(s); | ||
40 | + return; | ||
41 | + } | ||
42 | + size = 3; | ||
43 | + set_tag = true; | ||
44 | } else { | ||
45 | size = 2 + extract32(opc, 1, 1); | ||
46 | is_signed = extract32(opc, 0, 1); | ||
47 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
48 | return; | ||
49 | } | ||
50 | |||
51 | - offset <<= size; | ||
52 | + offset <<= (set_tag ? LOG2_TAG_GRANULE : size); | ||
53 | |||
54 | if (rn == 31) { | ||
55 | gen_check_sp_alignment(s); | ||
56 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
57 | if (!postindex) { | ||
58 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
59 | } | ||
60 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
61 | |||
62 | + if (set_tag) { | ||
63 | + if (!s->ata) { | ||
64 | + /* | ||
65 | + * TODO: We could rely on the stores below, at least for | ||
66 | + * system mode, if we arrange to add MO_ALIGN_16. | ||
67 | + */ | ||
68 | + gen_helper_stg_stub(cpu_env, dirty_addr); | ||
69 | + } else if (tb_cflags(s->base.tb) & CF_PARALLEL) { | ||
70 | + gen_helper_stg_parallel(cpu_env, dirty_addr, dirty_addr); | ||
71 | + } else { | ||
72 | + gen_helper_stg(cpu_env, dirty_addr, dirty_addr); | ||
73 | + } | ||
74 | + } | ||
75 | + | ||
76 | + clean_addr = clean_data_tbi(s, dirty_addr); | ||
77 | if (is_vector) { | ||
78 | if (is_load) { | ||
79 | do_fp_ld(s, rt, clean_addr, size); | ||
80 | -- | ||
81 | 2.20.1 | ||
82 | |||
83 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We can simplify our DC_ZVA if we recognize that the largest BS | ||
4 | that we actually use in system mode is 64. Let us just assert | ||
5 | that it fits within TARGET_PAGE_SIZE. | ||
6 | |||
7 | For DC_GVA and STZGM, we want to be able to write whole bytes | ||
8 | of tag memory, so assert that BS is >= 2 * TAG_GRANULE, or 32. | ||
9 | |||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200626033144.790098-18-richard.henderson@linaro.org | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/cpu.c | 24 ++++++++++++++++++++++++ | ||
16 | 1 file changed, 24 insertions(+) | ||
17 | |||
18 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/cpu.c | ||
21 | +++ b/target/arm/cpu.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
23 | } | ||
24 | #endif | ||
25 | |||
26 | + if (tcg_enabled()) { | ||
27 | + int dcz_blocklen = 4 << cpu->dcz_blocksize; | ||
28 | + | ||
29 | + /* | ||
30 | + * We only support DCZ blocklen that fits on one page. | ||
31 | + * | ||
32 | + * Architectually this is always true. However TARGET_PAGE_SIZE | ||
33 | + * is variable and, for compatibility with -machine virt-2.7, | ||
34 | + * is only 1KiB, as an artifact of legacy ARMv5 subpage support. | ||
35 | + * But even then, while the largest architectural DCZ blocklen | ||
36 | + * is 2KiB, no cpu actually uses such a large blocklen. | ||
37 | + */ | ||
38 | + assert(dcz_blocklen <= TARGET_PAGE_SIZE); | ||
39 | + | ||
40 | + /* | ||
41 | + * We only support DCZ blocksize >= 2*TAG_GRANULE, which is to say | ||
42 | + * both nibbles of each byte storing tag data may be written at once. | ||
43 | + * Since TAG_GRANULE is 16, this means that blocklen must be >= 32. | ||
44 | + */ | ||
45 | + if (cpu_isar_feature(aa64_mte, cpu)) { | ||
46 | + assert(dcz_blocklen >= 2 * TAG_GRANULE); | ||
47 | + } | ||
48 | + } | ||
49 | + | ||
50 | qemu_init_vcpu(cs); | ||
51 | cpu_reset(cs); | ||
52 | |||
53 | -- | ||
54 | 2.20.1 | ||
55 | |||
56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Now that we know that the operation is on a single page, | ||
4 | we need not loop over pages while probing. | ||
5 | |||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200626033144.790098-19-richard.henderson@linaro.org | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | target/arm/helper-a64.c | 94 +++++++++++------------------------------ | ||
12 | 1 file changed, 25 insertions(+), 69 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/helper-a64.c b/target/arm/helper-a64.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/helper-a64.c | ||
17 | +++ b/target/arm/helper-a64.c | ||
18 | @@ -XXX,XX +XXX,XX @@ void HELPER(dc_zva)(CPUARMState *env, uint64_t vaddr_in) | ||
19 | * (which matches the usual QEMU behaviour of not implementing either | ||
20 | * alignment faults or any memory attribute handling). | ||
21 | */ | ||
22 | - | ||
23 | - ARMCPU *cpu = env_archcpu(env); | ||
24 | - uint64_t blocklen = 4 << cpu->dcz_blocksize; | ||
25 | + int blocklen = 4 << env_archcpu(env)->dcz_blocksize; | ||
26 | uint64_t vaddr = vaddr_in & ~(blocklen - 1); | ||
27 | + int mmu_idx = cpu_mmu_index(env, false); | ||
28 | + void *mem; | ||
29 | + | ||
30 | + /* | ||
31 | + * Trapless lookup. In addition to actual invalid page, may | ||
32 | + * return NULL for I/O, watchpoints, clean pages, etc. | ||
33 | + */ | ||
34 | + mem = tlb_vaddr_to_host(env, vaddr, MMU_DATA_STORE, mmu_idx); | ||
35 | |||
36 | #ifndef CONFIG_USER_ONLY | ||
37 | - { | ||
38 | + if (unlikely(!mem)) { | ||
39 | + uintptr_t ra = GETPC(); | ||
40 | + | ||
41 | /* | ||
42 | - * Slightly awkwardly, QEMU's TARGET_PAGE_SIZE may be less than | ||
43 | - * the block size so we might have to do more than one TLB lookup. | ||
44 | - * We know that in fact for any v8 CPU the page size is at least 4K | ||
45 | - * and the block size must be 2K or less, but TARGET_PAGE_SIZE is only | ||
46 | - * 1K as an artefact of legacy v5 subpage support being present in the | ||
47 | - * same QEMU executable. So in practice the hostaddr[] array has | ||
48 | - * two entries, given the current setting of TARGET_PAGE_BITS_MIN. | ||
49 | + * Trap if accessing an invalid page. DC_ZVA requires that we supply | ||
50 | + * the original pointer for an invalid page. But watchpoints require | ||
51 | + * that we probe the actual space. So do both. | ||
52 | */ | ||
53 | - int maxidx = DIV_ROUND_UP(blocklen, TARGET_PAGE_SIZE); | ||
54 | - void *hostaddr[DIV_ROUND_UP(2 * KiB, 1 << TARGET_PAGE_BITS_MIN)]; | ||
55 | - int try, i; | ||
56 | - unsigned mmu_idx = cpu_mmu_index(env, false); | ||
57 | - TCGMemOpIdx oi = make_memop_idx(MO_UB, mmu_idx); | ||
58 | + (void) probe_write(env, vaddr_in, 1, mmu_idx, ra); | ||
59 | + mem = probe_write(env, vaddr, blocklen, mmu_idx, ra); | ||
60 | |||
61 | - assert(maxidx <= ARRAY_SIZE(hostaddr)); | ||
62 | - | ||
63 | - for (try = 0; try < 2; try++) { | ||
64 | - | ||
65 | - for (i = 0; i < maxidx; i++) { | ||
66 | - hostaddr[i] = tlb_vaddr_to_host(env, | ||
67 | - vaddr + TARGET_PAGE_SIZE * i, | ||
68 | - 1, mmu_idx); | ||
69 | - if (!hostaddr[i]) { | ||
70 | - break; | ||
71 | - } | ||
72 | - } | ||
73 | - if (i == maxidx) { | ||
74 | - /* | ||
75 | - * If it's all in the TLB it's fair game for just writing to; | ||
76 | - * we know we don't need to update dirty status, etc. | ||
77 | - */ | ||
78 | - for (i = 0; i < maxidx - 1; i++) { | ||
79 | - memset(hostaddr[i], 0, TARGET_PAGE_SIZE); | ||
80 | - } | ||
81 | - memset(hostaddr[i], 0, blocklen - (i * TARGET_PAGE_SIZE)); | ||
82 | - return; | ||
83 | - } | ||
84 | + if (unlikely(!mem)) { | ||
85 | /* | ||
86 | - * OK, try a store and see if we can populate the tlb. This | ||
87 | - * might cause an exception if the memory isn't writable, | ||
88 | - * in which case we will longjmp out of here. We must for | ||
89 | - * this purpose use the actual register value passed to us | ||
90 | - * so that we get the fault address right. | ||
91 | + * The only remaining reason for mem == NULL is I/O. | ||
92 | + * Just do a series of byte writes as the architecture demands. | ||
93 | */ | ||
94 | - helper_ret_stb_mmu(env, vaddr_in, 0, oi, GETPC()); | ||
95 | - /* Now we can populate the other TLB entries, if any */ | ||
96 | - for (i = 0; i < maxidx; i++) { | ||
97 | - uint64_t va = vaddr + TARGET_PAGE_SIZE * i; | ||
98 | - if (va != (vaddr_in & TARGET_PAGE_MASK)) { | ||
99 | - helper_ret_stb_mmu(env, va, 0, oi, GETPC()); | ||
100 | - } | ||
101 | + for (int i = 0; i < blocklen; i++) { | ||
102 | + cpu_stb_mmuidx_ra(env, vaddr + i, 0, mmu_idx, ra); | ||
103 | } | ||
104 | - } | ||
105 | - | ||
106 | - /* | ||
107 | - * Slow path (probably attempt to do this to an I/O device or | ||
108 | - * similar, or clearing of a block of code we have translations | ||
109 | - * cached for). Just do a series of byte writes as the architecture | ||
110 | - * demands. It's not worth trying to use a cpu_physical_memory_map(), | ||
111 | - * memset(), unmap() sequence here because: | ||
112 | - * + we'd need to account for the blocksize being larger than a page | ||
113 | - * + the direct-RAM access case is almost always going to be dealt | ||
114 | - * with in the fastpath code above, so there's no speed benefit | ||
115 | - * + we would have to deal with the map returning NULL because the | ||
116 | - * bounce buffer was in use | ||
117 | - */ | ||
118 | - for (i = 0; i < blocklen; i++) { | ||
119 | - helper_ret_stb_mmu(env, vaddr + i, 0, oi, GETPC()); | ||
120 | + return; | ||
121 | } | ||
122 | } | ||
123 | -#else | ||
124 | - memset(g2h(vaddr), 0, blocklen); | ||
125 | #endif | ||
126 | + | ||
127 | + memset(mem, 0, blocklen); | ||
128 | } | ||
129 | -- | ||
130 | 2.20.1 | ||
131 | |||
132 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Restructure the finalize_gic_version with switch cases and | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | clearly separate the following cases: | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Message-id: 20200626033144.790098-20-richard.henderson@linaro.org | |
6 | - KVM mode / in-kernel irqchip | ||
7 | - KVM mode / userspace irqchip | ||
8 | - TCG mode | ||
9 | |||
10 | In KVM mode / in-kernel irqchip , we explictly check whether | ||
11 | the chosen version is supported by the host. If the end-user | ||
12 | explicitly sets v2/v3 and this is not supported by the host, | ||
13 | then the user gets an explicit error message. Note that for | ||
14 | old kernels where the CREATE_DEVICE ioctl doesn't exist then | ||
15 | we will now fail if the user specifically asked for gicv2, | ||
16 | where previously we (probably) would have succeeded. | ||
17 | |||
18 | In KVM mode / userspace irqchip we immediatly output an error | ||
19 | in case the end-user explicitly selected v3. Also we warn the | ||
20 | end-user about the unexpected usage of gic-version=host in | ||
21 | that case as only userspace GICv2 is supported. | ||
22 | |||
23 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
24 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
25 | Message-id: 20200311131618.7187-6-eric.auger@redhat.com | ||
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 7 | --- |
28 | hw/arm/virt.c | 88 +++++++++++++++++++++++++++++++++++++++------------ | 8 | target/arm/helper-a64.h | 3 ++ |
29 | 1 file changed, 67 insertions(+), 21 deletions(-) | 9 | target/arm/translate.h | 2 + |
30 | 10 | target/arm/mte_helper.c | 84 ++++++++++++++++++++++++++++++++++++++ | |
31 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 11 | target/arm/translate-a64.c | 72 ++++++++++++++++++++++++++++---- |
32 | index XXXXXXX..XXXXXXX 100644 | 12 | 4 files changed, 153 insertions(+), 8 deletions(-) |
33 | --- a/hw/arm/virt.c | 13 | |
34 | +++ b/hw/arm/virt.c | 14 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
35 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | 15 | index XXXXXXX..XXXXXXX 100644 |
36 | */ | 16 | --- a/target/arm/helper-a64.h |
37 | static void finalize_gic_version(VirtMachineState *vms) | 17 | +++ b/target/arm/helper-a64.h |
38 | { | 18 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(stg_stub, TCG_CALL_NO_WG, void, env, i64) |
39 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || | 19 | DEF_HELPER_FLAGS_3(st2g, TCG_CALL_NO_WG, void, env, i64, i64) |
40 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { | 20 | DEF_HELPER_FLAGS_3(st2g_parallel, TCG_CALL_NO_WG, void, env, i64, i64) |
41 | - if (!kvm_enabled()) { | 21 | DEF_HELPER_FLAGS_2(st2g_stub, TCG_CALL_NO_WG, void, env, i64) |
42 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | 22 | +DEF_HELPER_FLAGS_2(ldgm, TCG_CALL_NO_WG, i64, env, i64) |
43 | - error_report("gic-version=host requires KVM"); | 23 | +DEF_HELPER_FLAGS_3(stgm, TCG_CALL_NO_WG, void, env, i64, i64) |
44 | - exit(1); | 24 | +DEF_HELPER_FLAGS_3(stzgm_tags, TCG_CALL_NO_WG, void, env, i64, i64) |
45 | - } else { | 25 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
46 | - /* "max": currently means 3 for TCG */ | 26 | index XXXXXXX..XXXXXXX 100644 |
47 | - vms->gic_version = VIRT_GIC_VERSION_3; | 27 | --- a/target/arm/translate.h |
48 | - } | 28 | +++ b/target/arm/translate.h |
49 | - } else { | 29 | @@ -XXX,XX +XXX,XX @@ typedef struct DisasContext { |
50 | - int probe_bitmap = kvm_arm_vgic_probe(); | 30 | * < 0, set by the current instruction. |
51 | + if (kvm_enabled()) { | 31 | */ |
52 | + int probe_bitmap; | 32 | int8_t btype; |
53 | 33 | + /* A copy of cpu->dcz_blocksize. */ | |
54 | - if (!probe_bitmap) { | 34 | + uint8_t dcz_blocksize; |
55 | + if (!kvm_irqchip_in_kernel()) { | 35 | /* True if this page is guarded. */ |
56 | + switch (vms->gic_version) { | 36 | bool guarded_page; |
57 | + case VIRT_GIC_VERSION_HOST: | 37 | /* Bottom two bits of XScale c15_cpar coprocessor access control reg */ |
58 | + warn_report( | 38 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
59 | + "gic-version=host not relevant with kernel-irqchip=off " | 39 | index XXXXXXX..XXXXXXX 100644 |
60 | + "as only userspace GICv2 is supported. Using v2 ..."); | 40 | --- a/target/arm/mte_helper.c |
61 | + return; | 41 | +++ b/target/arm/mte_helper.c |
62 | + case VIRT_GIC_VERSION_MAX: | 42 | @@ -XXX,XX +XXX,XX @@ void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr) |
63 | + case VIRT_GIC_VERSION_NOSEL: | 43 | probe_write(env, ptr + TAG_GRANULE, TAG_GRANULE, mmu_idx, ra); |
64 | + vms->gic_version = VIRT_GIC_VERSION_2; | 44 | } |
65 | + return; | 45 | } |
66 | + case VIRT_GIC_VERSION_2: | 46 | + |
67 | + return; | 47 | +#define LDGM_STGM_SIZE (4 << GMID_EL1_BS) |
68 | + case VIRT_GIC_VERSION_3: | 48 | + |
69 | error_report( | 49 | +uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr) |
70 | - "Unable to determine GIC version supported by host"); | 50 | +{ |
71 | + "gic-version=3 is not supported with kernel-irqchip=off"); | 51 | + int mmu_idx = cpu_mmu_index(env, false); |
72 | exit(1); | 52 | + uintptr_t ra = GETPC(); |
73 | - } else { | 53 | + void *tag_mem; |
74 | - if (probe_bitmap & KVM_ARM_VGIC_V3) { | 54 | + |
75 | - vms->gic_version = VIRT_GIC_VERSION_3; | 55 | + ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); |
76 | - } else { | 56 | + |
77 | - vms->gic_version = VIRT_GIC_VERSION_2; | 57 | + /* Trap if accessing an invalid page. */ |
78 | - } | 58 | + tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD, |
79 | } | 59 | + LDGM_STGM_SIZE, MMU_DATA_LOAD, |
60 | + LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
61 | + | ||
62 | + /* The tag is squashed to zero if the page does not support tags. */ | ||
63 | + if (!tag_mem) { | ||
64 | + return 0; | ||
65 | + } | ||
66 | + | ||
67 | + QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); | ||
68 | + /* | ||
69 | + * We are loading 64-bits worth of tags. The ordering of elements | ||
70 | + * within the word corresponds to a 64-bit little-endian operation. | ||
71 | + */ | ||
72 | + return ldq_le_p(tag_mem); | ||
73 | +} | ||
74 | + | ||
75 | +void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
76 | +{ | ||
77 | + int mmu_idx = cpu_mmu_index(env, false); | ||
78 | + uintptr_t ra = GETPC(); | ||
79 | + void *tag_mem; | ||
80 | + | ||
81 | + ptr = QEMU_ALIGN_DOWN(ptr, LDGM_STGM_SIZE); | ||
82 | + | ||
83 | + /* Trap if accessing an invalid page. */ | ||
84 | + tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, | ||
85 | + LDGM_STGM_SIZE, MMU_DATA_LOAD, | ||
86 | + LDGM_STGM_SIZE / (2 * TAG_GRANULE), ra); | ||
87 | + | ||
88 | + /* | ||
89 | + * Tag store only happens if the page support tags, | ||
90 | + * and if the OS has enabled access to the tags. | ||
91 | + */ | ||
92 | + if (!tag_mem) { | ||
93 | + return; | ||
94 | + } | ||
95 | + | ||
96 | + QEMU_BUILD_BUG_ON(GMID_EL1_BS != 6); | ||
97 | + /* | ||
98 | + * We are storing 64-bits worth of tags. The ordering of elements | ||
99 | + * within the word corresponds to a 64-bit little-endian operation. | ||
100 | + */ | ||
101 | + stq_le_p(tag_mem, val); | ||
102 | +} | ||
103 | + | ||
104 | +void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
105 | +{ | ||
106 | + uintptr_t ra = GETPC(); | ||
107 | + int mmu_idx = cpu_mmu_index(env, false); | ||
108 | + int log2_dcz_bytes, log2_tag_bytes; | ||
109 | + intptr_t dcz_bytes, tag_bytes; | ||
110 | + uint8_t *mem; | ||
111 | + | ||
112 | + /* | ||
113 | + * In arm_cpu_realizefn, we assert that dcz > LOG2_TAG_GRANULE+1, | ||
114 | + * i.e. 32 bytes, which is an unreasonably small dcz anyway, | ||
115 | + * to make sure that we can access one complete tag byte here. | ||
116 | + */ | ||
117 | + log2_dcz_bytes = env_archcpu(env)->dcz_blocksize + 2; | ||
118 | + log2_tag_bytes = log2_dcz_bytes - (LOG2_TAG_GRANULE + 1); | ||
119 | + dcz_bytes = (intptr_t)1 << log2_dcz_bytes; | ||
120 | + tag_bytes = (intptr_t)1 << log2_tag_bytes; | ||
121 | + ptr &= -dcz_bytes; | ||
122 | + | ||
123 | + mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, dcz_bytes, | ||
124 | + MMU_DATA_STORE, tag_bytes, ra); | ||
125 | + if (mem) { | ||
126 | + int tag_pair = (val & 0xf) * 0x11; | ||
127 | + memset(mem, tag_pair, tag_bytes); | ||
128 | + } | ||
129 | +} | ||
130 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/target/arm/translate-a64.c | ||
133 | +++ b/target/arm/translate-a64.c | ||
134 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
135 | uint64_t offset = sextract64(insn, 12, 9) << LOG2_TAG_GRANULE; | ||
136 | int op2 = extract32(insn, 10, 2); | ||
137 | int op1 = extract32(insn, 22, 2); | ||
138 | - bool is_load = false, is_pair = false, is_zero = false; | ||
139 | + bool is_load = false, is_pair = false, is_zero = false, is_mult = false; | ||
140 | int index = 0; | ||
141 | TCGv_i64 addr, clean_addr, tcg_rt; | ||
142 | |||
143 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
144 | if (op2 != 0) { | ||
145 | /* STG */ | ||
146 | index = op2 - 2; | ||
147 | - break; | ||
148 | + } else { | ||
149 | + /* STZGM */ | ||
150 | + if (s->current_el == 0 || offset != 0) { | ||
151 | + goto do_unallocated; | ||
152 | + } | ||
153 | + is_mult = is_zero = true; | ||
80 | } | 154 | } |
81 | - } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | 155 | - goto do_unallocated; |
82 | + | 156 | + break; |
83 | + probe_bitmap = kvm_arm_vgic_probe(); | 157 | case 1: |
84 | + if (!probe_bitmap) { | 158 | if (op2 != 0) { |
85 | + error_report("Unable to determine GIC version supported by host"); | 159 | /* STZG */ |
86 | + exit(1); | 160 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) |
87 | + } | 161 | /* ST2G */ |
88 | + | 162 | is_pair = true; |
89 | + switch (vms->gic_version) { | 163 | index = op2 - 2; |
90 | + case VIRT_GIC_VERSION_HOST: | 164 | - break; |
91 | + case VIRT_GIC_VERSION_MAX: | 165 | + } else { |
92 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { | 166 | + /* STGM */ |
93 | + vms->gic_version = VIRT_GIC_VERSION_3; | 167 | + if (s->current_el == 0 || offset != 0) { |
168 | + goto do_unallocated; | ||
169 | + } | ||
170 | + is_mult = true; | ||
171 | } | ||
172 | - goto do_unallocated; | ||
173 | + break; | ||
174 | case 3: | ||
175 | if (op2 != 0) { | ||
176 | /* STZ2G */ | ||
177 | is_pair = is_zero = true; | ||
178 | index = op2 - 2; | ||
179 | - break; | ||
180 | + } else { | ||
181 | + /* LDGM */ | ||
182 | + if (s->current_el == 0 || offset != 0) { | ||
183 | + goto do_unallocated; | ||
184 | + } | ||
185 | + is_mult = is_load = true; | ||
186 | } | ||
187 | - goto do_unallocated; | ||
188 | + break; | ||
189 | |||
190 | default: | ||
191 | do_unallocated: | ||
192 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
193 | return; | ||
194 | } | ||
195 | |||
196 | - if (!dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
197 | + if (is_mult | ||
198 | + ? !dc_isar_feature(aa64_mte, s) | ||
199 | + : !dc_isar_feature(aa64_mte_insn_reg, s)) { | ||
200 | goto do_unallocated; | ||
201 | } | ||
202 | |||
203 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_tag(DisasContext *s, uint32_t insn) | ||
204 | tcg_gen_addi_i64(addr, addr, offset); | ||
205 | } | ||
206 | |||
207 | + if (is_mult) { | ||
208 | + tcg_rt = cpu_reg(s, rt); | ||
209 | + | ||
210 | + if (is_zero) { | ||
211 | + int size = 4 << s->dcz_blocksize; | ||
212 | + | ||
213 | + if (s->ata) { | ||
214 | + gen_helper_stzgm_tags(cpu_env, addr, tcg_rt); | ||
215 | + } | ||
216 | + /* | ||
217 | + * The non-tags portion of STZGM is mostly like DC_ZVA, | ||
218 | + * except the alignment happens before the access. | ||
219 | + */ | ||
220 | + clean_addr = clean_data_tbi(s, addr); | ||
221 | + tcg_gen_andi_i64(clean_addr, clean_addr, -size); | ||
222 | + gen_helper_dc_zva(cpu_env, clean_addr); | ||
223 | + } else if (s->ata) { | ||
224 | + if (is_load) { | ||
225 | + gen_helper_ldgm(tcg_rt, cpu_env, addr); | ||
94 | + } else { | 226 | + } else { |
95 | + vms->gic_version = VIRT_GIC_VERSION_2; | 227 | + gen_helper_stgm(cpu_env, addr, tcg_rt); |
96 | + } | 228 | + } |
97 | + return; | 229 | + } else { |
98 | + case VIRT_GIC_VERSION_NOSEL: | 230 | + MMUAccessType acc = is_load ? MMU_DATA_LOAD : MMU_DATA_STORE; |
99 | + vms->gic_version = VIRT_GIC_VERSION_2; | 231 | + int size = 4 << GMID_EL1_BS; |
100 | + break; | 232 | + |
101 | + case VIRT_GIC_VERSION_2: | 233 | + clean_addr = clean_data_tbi(s, addr); |
102 | + case VIRT_GIC_VERSION_3: | 234 | + tcg_gen_andi_i64(clean_addr, clean_addr, -size); |
103 | + break; | 235 | + gen_probe_access(s, clean_addr, acc, size); |
104 | + } | 236 | + |
105 | + | 237 | + if (is_load) { |
106 | + /* Check chosen version is effectively supported by the host */ | 238 | + /* The result tags are zeros. */ |
107 | + if (vms->gic_version == VIRT_GIC_VERSION_2 && | 239 | + tcg_gen_movi_i64(tcg_rt, 0); |
108 | + !(probe_bitmap & KVM_ARM_VGIC_V2)) { | 240 | + } |
109 | + error_report("host does not support in-kernel GICv2 emulation"); | ||
110 | + exit(1); | ||
111 | + } else if (vms->gic_version == VIRT_GIC_VERSION_3 && | ||
112 | + !(probe_bitmap & KVM_ARM_VGIC_V3)) { | ||
113 | + error_report("host does not support in-kernel GICv3 emulation"); | ||
114 | + exit(1); | ||
115 | + } | 241 | + } |
116 | + return; | 242 | + return; |
117 | + } | 243 | + } |
118 | + | 244 | + |
119 | + /* TCG mode */ | 245 | if (is_load) { |
120 | + switch (vms->gic_version) { | 246 | tcg_gen_andi_i64(addr, addr, -TAG_GRANULE); |
121 | + case VIRT_GIC_VERSION_NOSEL: | 247 | tcg_rt = cpu_reg(s, rt); |
122 | vms->gic_version = VIRT_GIC_VERSION_2; | 248 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, |
123 | + break; | 249 | dc->vec_stride = 0; |
124 | + case VIRT_GIC_VERSION_MAX: | 250 | dc->cp_regs = arm_cpu->cp_regs; |
125 | + vms->gic_version = VIRT_GIC_VERSION_3; | 251 | dc->features = env->features; |
126 | + break; | 252 | + dc->dcz_blocksize = arm_cpu->dcz_blocksize; |
127 | + case VIRT_GIC_VERSION_HOST: | 253 | |
128 | + error_report("gic-version=host requires KVM"); | 254 | /* Single step state. The code-generation logic here is: |
129 | + exit(1); | 255 | * SS_ACTIVE == 0: |
130 | + case VIRT_GIC_VERSION_2: | ||
131 | + case VIRT_GIC_VERSION_3: | ||
132 | + break; | ||
133 | } | ||
134 | } | ||
135 | |||
136 | -- | 256 | -- |
137 | 2.20.1 | 257 | 2.20.1 |
138 | 258 | ||
139 | 259 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner H3 System on Chip contains multiple USB 2.0 bus | 3 | Like the regular data cache flushes, these are nops within qemu. |
4 | connections which provide software access using the Enhanced | ||
5 | Host Controller Interface (EHCI) and Open Host Controller | ||
6 | Interface (OHCI) interfaces. This commit adds support for | ||
7 | both interfaces in the Allwinner H3 System on Chip. | ||
8 | 4 | ||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Message-id: 20200626033144.790098-21-richard.henderson@linaro.org |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
13 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Message-id: 20200311221854.30370-5-nieklinnenbank@gmail.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 9 | --- |
17 | hw/usb/hcd-ehci.h | 1 + | 10 | target/arm/helper.c | 65 +++++++++++++++++++++++++++++++++++++++++++++ |
18 | include/hw/arm/allwinner-h3.h | 8 +++++++ | 11 | 1 file changed, 65 insertions(+) |
19 | hw/arm/allwinner-h3.c | 44 +++++++++++++++++++++++++++++++++++ | ||
20 | hw/usb/hcd-ehci-sysbus.c | 17 ++++++++++++++ | ||
21 | hw/arm/Kconfig | 2 ++ | ||
22 | 5 files changed, 72 insertions(+) | ||
23 | 12 | ||
24 | diff --git a/hw/usb/hcd-ehci.h b/hw/usb/hcd-ehci.h | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
25 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/usb/hcd-ehci.h | 15 | --- a/target/arm/helper.c |
27 | +++ b/hw/usb/hcd-ehci.h | 16 | +++ b/target/arm/helper.c |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct EHCIPCIState { | 17 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_reginfo[] = { |
29 | #define TYPE_SYS_BUS_EHCI "sysbus-ehci-usb" | 18 | .opc0 = 3, .opc1 = 3, .crn = 4, .crm = 2, .opc2 = 7, |
30 | #define TYPE_PLATFORM_EHCI "platform-ehci-usb" | 19 | .type = ARM_CP_NO_RAW, |
31 | #define TYPE_EXYNOS4210_EHCI "exynos4210-ehci-usb" | 20 | .access = PL0_RW, .readfn = tco_read, .writefn = tco_write }, |
32 | +#define TYPE_AW_H3_EHCI "aw-h3-ehci-usb" | 21 | + { .name = "DC_IGVAC", .state = ARM_CP_STATE_AA64, |
33 | #define TYPE_TEGRA2_EHCI "tegra2-ehci-usb" | 22 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 3, |
34 | #define TYPE_PPC4xx_EHCI "ppc4xx-ehci-usb" | 23 | + .type = ARM_CP_NOP, .access = PL1_W, |
35 | #define TYPE_FUSBH200_EHCI "fusbh200-ehci-usb" | 24 | + .accessfn = aa64_cacheop_poc_access }, |
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 25 | + { .name = "DC_IGSW", .state = ARM_CP_STATE_AA64, |
37 | index XXXXXXX..XXXXXXX 100644 | 26 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 4, |
38 | --- a/include/hw/arm/allwinner-h3.h | 27 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
39 | +++ b/include/hw/arm/allwinner-h3.h | 28 | + { .name = "DC_IGDVAC", .state = ARM_CP_STATE_AA64, |
40 | @@ -XXX,XX +XXX,XX @@ enum { | 29 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 5, |
41 | AW_H3_SRAM_A1, | 30 | + .type = ARM_CP_NOP, .access = PL1_W, |
42 | AW_H3_SRAM_A2, | 31 | + .accessfn = aa64_cacheop_poc_access }, |
43 | AW_H3_SRAM_C, | 32 | + { .name = "DC_IGDSW", .state = ARM_CP_STATE_AA64, |
44 | + AW_H3_EHCI0, | 33 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 6, .opc2 = 6, |
45 | + AW_H3_OHCI0, | 34 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
46 | + AW_H3_EHCI1, | 35 | + { .name = "DC_CGSW", .state = ARM_CP_STATE_AA64, |
47 | + AW_H3_OHCI1, | 36 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 4, |
48 | + AW_H3_EHCI2, | 37 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
49 | + AW_H3_OHCI2, | 38 | + { .name = "DC_CGDSW", .state = ARM_CP_STATE_AA64, |
50 | + AW_H3_EHCI3, | 39 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 10, .opc2 = 6, |
51 | + AW_H3_OHCI3, | 40 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
52 | AW_H3_CCU, | 41 | + { .name = "DC_CIGSW", .state = ARM_CP_STATE_AA64, |
53 | AW_H3_PIT, | 42 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 4, |
54 | AW_H3_UART0, | 43 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
55 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | 44 | + { .name = "DC_CIGDSW", .state = ARM_CP_STATE_AA64, |
56 | index XXXXXXX..XXXXXXX 100644 | 45 | + .opc0 = 1, .opc1 = 0, .crn = 7, .crm = 14, .opc2 = 6, |
57 | --- a/hw/arm/allwinner-h3.c | 46 | + .type = ARM_CP_NOP, .access = PL1_W, .accessfn = access_tsw }, |
58 | +++ b/hw/arm/allwinner-h3.c | 47 | REGINFO_SENTINEL |
59 | @@ -XXX,XX +XXX,XX @@ | ||
60 | #include "hw/sysbus.h" | ||
61 | #include "hw/char/serial.h" | ||
62 | #include "hw/misc/unimp.h" | ||
63 | +#include "hw/usb/hcd-ehci.h" | ||
64 | #include "sysemu/sysemu.h" | ||
65 | #include "hw/arm/allwinner-h3.h" | ||
66 | |||
67 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
68 | [AW_H3_SRAM_A1] = 0x00000000, | ||
69 | [AW_H3_SRAM_A2] = 0x00044000, | ||
70 | [AW_H3_SRAM_C] = 0x00010000, | ||
71 | + [AW_H3_EHCI0] = 0x01c1a000, | ||
72 | + [AW_H3_OHCI0] = 0x01c1a400, | ||
73 | + [AW_H3_EHCI1] = 0x01c1b000, | ||
74 | + [AW_H3_OHCI1] = 0x01c1b400, | ||
75 | + [AW_H3_EHCI2] = 0x01c1c000, | ||
76 | + [AW_H3_OHCI2] = 0x01c1c400, | ||
77 | + [AW_H3_EHCI3] = 0x01c1d000, | ||
78 | + [AW_H3_OHCI3] = 0x01c1d400, | ||
79 | [AW_H3_CCU] = 0x01c20000, | ||
80 | [AW_H3_PIT] = 0x01c20c00, | ||
81 | [AW_H3_UART0] = 0x01c28000, | ||
82 | @@ -XXX,XX +XXX,XX @@ enum { | ||
83 | AW_H3_GIC_SPI_UART3 = 3, | ||
84 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
85 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
86 | + AW_H3_GIC_SPI_EHCI0 = 72, | ||
87 | + AW_H3_GIC_SPI_OHCI0 = 73, | ||
88 | + AW_H3_GIC_SPI_EHCI1 = 74, | ||
89 | + AW_H3_GIC_SPI_OHCI1 = 75, | ||
90 | + AW_H3_GIC_SPI_EHCI2 = 76, | ||
91 | + AW_H3_GIC_SPI_OHCI2 = 77, | ||
92 | + AW_H3_GIC_SPI_EHCI3 = 78, | ||
93 | + AW_H3_GIC_SPI_OHCI3 = 79, | ||
94 | }; | 48 | }; |
95 | 49 | ||
96 | /* Allwinner H3 general constants */ | 50 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_tco_ro_reginfo[] = { |
97 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | 51 | .type = ARM_CP_CONST, .access = PL0_RW, }, |
98 | qdev_init_nofail(DEVICE(&s->ccu)); | 52 | REGINFO_SENTINEL |
99 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | 53 | }; |
100 | |||
101 | + /* Universal Serial Bus */ | ||
102 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
103 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
104 | + AW_H3_GIC_SPI_EHCI0)); | ||
105 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI1], | ||
106 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
107 | + AW_H3_GIC_SPI_EHCI1)); | ||
108 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI2], | ||
109 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
110 | + AW_H3_GIC_SPI_EHCI2)); | ||
111 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI3], | ||
112 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
113 | + AW_H3_GIC_SPI_EHCI3)); | ||
114 | + | 54 | + |
115 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI0], | 55 | +static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { |
116 | + qdev_get_gpio_in(DEVICE(&s->gic), | 56 | + { .name = "DC_CGVAC", .state = ARM_CP_STATE_AA64, |
117 | + AW_H3_GIC_SPI_OHCI0)); | 57 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 3, |
118 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI1], | 58 | + .type = ARM_CP_NOP, .access = PL0_W, |
119 | + qdev_get_gpio_in(DEVICE(&s->gic), | 59 | + .accessfn = aa64_cacheop_poc_access }, |
120 | + AW_H3_GIC_SPI_OHCI1)); | 60 | + { .name = "DC_CGDVAC", .state = ARM_CP_STATE_AA64, |
121 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI2], | 61 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 10, .opc2 = 5, |
122 | + qdev_get_gpio_in(DEVICE(&s->gic), | 62 | + .type = ARM_CP_NOP, .access = PL0_W, |
123 | + AW_H3_GIC_SPI_OHCI2)); | 63 | + .accessfn = aa64_cacheop_poc_access }, |
124 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI3], | 64 | + { .name = "DC_CGVAP", .state = ARM_CP_STATE_AA64, |
125 | + qdev_get_gpio_in(DEVICE(&s->gic), | 65 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 3, |
126 | + AW_H3_GIC_SPI_OHCI3)); | 66 | + .type = ARM_CP_NOP, .access = PL0_W, |
127 | + | 67 | + .accessfn = aa64_cacheop_poc_access }, |
128 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | 68 | + { .name = "DC_CGDVAP", .state = ARM_CP_STATE_AA64, |
129 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | 69 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 12, .opc2 = 5, |
130 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | 70 | + .type = ARM_CP_NOP, .access = PL0_W, |
131 | diff --git a/hw/usb/hcd-ehci-sysbus.c b/hw/usb/hcd-ehci-sysbus.c | 71 | + .accessfn = aa64_cacheop_poc_access }, |
132 | index XXXXXXX..XXXXXXX 100644 | 72 | + { .name = "DC_CGVADP", .state = ARM_CP_STATE_AA64, |
133 | --- a/hw/usb/hcd-ehci-sysbus.c | 73 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 3, |
134 | +++ b/hw/usb/hcd-ehci-sysbus.c | 74 | + .type = ARM_CP_NOP, .access = PL0_W, |
135 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ehci_exynos4210_type_info = { | 75 | + .accessfn = aa64_cacheop_poc_access }, |
136 | .class_init = ehci_exynos4210_class_init, | 76 | + { .name = "DC_CGDVADP", .state = ARM_CP_STATE_AA64, |
137 | }; | 77 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 13, .opc2 = 5, |
138 | 78 | + .type = ARM_CP_NOP, .access = PL0_W, | |
139 | +static void ehci_aw_h3_class_init(ObjectClass *oc, void *data) | 79 | + .accessfn = aa64_cacheop_poc_access }, |
140 | +{ | 80 | + { .name = "DC_CIGVAC", .state = ARM_CP_STATE_AA64, |
141 | + SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); | 81 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 3, |
142 | + DeviceClass *dc = DEVICE_CLASS(oc); | 82 | + .type = ARM_CP_NOP, .access = PL0_W, |
143 | + | 83 | + .accessfn = aa64_cacheop_poc_access }, |
144 | + sec->capsbase = 0x0; | 84 | + { .name = "DC_CIGDVAC", .state = ARM_CP_STATE_AA64, |
145 | + sec->opregbase = 0x10; | 85 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 5, |
146 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); | 86 | + .type = ARM_CP_NOP, .access = PL0_W, |
147 | +} | 87 | + .accessfn = aa64_cacheop_poc_access }, |
148 | + | 88 | + REGINFO_SENTINEL |
149 | +static const TypeInfo ehci_aw_h3_type_info = { | ||
150 | + .name = TYPE_AW_H3_EHCI, | ||
151 | + .parent = TYPE_SYS_BUS_EHCI, | ||
152 | + .class_init = ehci_aw_h3_class_init, | ||
153 | +}; | 89 | +}; |
154 | + | 90 | + |
155 | static void ehci_tegra2_class_init(ObjectClass *oc, void *data) | 91 | #endif |
156 | { | 92 | |
157 | SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); | 93 | static CPAccessResult access_predinv(CPUARMState *env, const ARMCPRegInfo *ri, |
158 | @@ -XXX,XX +XXX,XX @@ static void ehci_sysbus_register_types(void) | 94 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
159 | type_register_static(&ehci_type_info); | 95 | */ |
160 | type_register_static(&ehci_platform_type_info); | 96 | if (cpu_isar_feature(aa64_mte, cpu)) { |
161 | type_register_static(&ehci_exynos4210_type_info); | 97 | define_arm_cp_regs(cpu, mte_reginfo); |
162 | + type_register_static(&ehci_aw_h3_type_info); | 98 | + define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); |
163 | type_register_static(&ehci_tegra2_type_info); | 99 | } else if (cpu_isar_feature(aa64_mte_insn_reg, cpu)) { |
164 | type_register_static(&ehci_ppc4xx_type_info); | 100 | define_arm_cp_regs(cpu, mte_tco_ro_reginfo); |
165 | type_register_static(&ehci_fusbh200_type_info); | 101 | + define_arm_cp_regs(cpu, mte_el0_cacheop_reginfo); |
166 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 102 | } |
167 | index XXXXXXX..XXXXXXX 100644 | 103 | #endif |
168 | --- a/hw/arm/Kconfig | 104 | |
169 | +++ b/hw/arm/Kconfig | ||
170 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
171 | select ARM_TIMER | ||
172 | select ARM_GIC | ||
173 | select UNIMP | ||
174 | + select USB_OHCI | ||
175 | + select USB_EHCI_SYSBUS | ||
176 | |||
177 | config RASPI | ||
178 | bool | ||
179 | -- | 105 | -- |
180 | 2.20.1 | 106 | 2.20.1 |
181 | 107 | ||
182 | 108 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Let's move the code which freezes which gic-version to | 3 | We will shortly need this in mte_helper.c as well. |
4 | be applied in a dedicated function. We also now set by | ||
5 | default the VIRT_GIC_VERSION_NO_SET. This eventually | ||
6 | turns into the legacy v2 choice in the finalize() function. | ||
7 | 4 | ||
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 7 | Message-id: 20200626033144.790098-22-richard.henderson@linaro.org |
11 | Message-id: 20200311131618.7187-4-eric.auger@redhat.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 9 | --- |
14 | include/hw/arm/virt.h | 1 + | 10 | target/arm/internals.h | 36 ++++++++++++++++++++++++++++++++++++ |
15 | hw/arm/virt.c | 54 ++++++++++++++++++++++++++----------------- | 11 | target/arm/helper.c | 36 ------------------------------------ |
16 | 2 files changed, 34 insertions(+), 21 deletions(-) | 12 | 2 files changed, 36 insertions(+), 36 deletions(-) |
17 | 13 | ||
18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 14 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
19 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/virt.h | 16 | --- a/target/arm/internals.h |
21 | +++ b/include/hw/arm/virt.h | 17 | +++ b/target/arm/internals.h |
22 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtGICType { | 18 | @@ -XXX,XX +XXX,XX @@ static inline bool regime_is_pan(CPUARMState *env, ARMMMUIdx mmu_idx) |
23 | VIRT_GIC_VERSION_HOST, | ||
24 | VIRT_GIC_VERSION_2, | ||
25 | VIRT_GIC_VERSION_3, | ||
26 | + VIRT_GIC_VERSION_NOSEL, | ||
27 | } VirtGICType; | ||
28 | |||
29 | typedef struct MemMapEntry { | ||
30 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/hw/arm/virt.c | ||
33 | +++ b/hw/arm/virt.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | ||
35 | } | 19 | } |
36 | } | 20 | } |
37 | 21 | ||
38 | +/* | 22 | +/* Return the exception level which controls this address translation regime */ |
39 | + * finalize_gic_version - Determines the final gic_version | 23 | +static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) |
40 | + * according to the gic-version property | ||
41 | + * | ||
42 | + * Default GIC type is v2 | ||
43 | + */ | ||
44 | +static void finalize_gic_version(VirtMachineState *vms) | ||
45 | +{ | 24 | +{ |
46 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || | 25 | + switch (mmu_idx) { |
47 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { | 26 | + case ARMMMUIdx_E20_0: |
48 | + if (!kvm_enabled()) { | 27 | + case ARMMMUIdx_E20_2: |
49 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | 28 | + case ARMMMUIdx_E20_2_PAN: |
50 | + error_report("gic-version=host requires KVM"); | 29 | + case ARMMMUIdx_Stage2: |
51 | + exit(1); | 30 | + case ARMMMUIdx_E2: |
52 | + } else { | 31 | + return 2; |
53 | + /* "max": currently means 3 for TCG */ | 32 | + case ARMMMUIdx_SE3: |
54 | + vms->gic_version = VIRT_GIC_VERSION_3; | 33 | + return 3; |
55 | + } | 34 | + case ARMMMUIdx_SE10_0: |
56 | + } else { | 35 | + return arm_el_is_aa64(env, 3) ? 1 : 3; |
57 | + vms->gic_version = kvm_arm_vgic_probe(); | 36 | + case ARMMMUIdx_SE10_1: |
58 | + if (!vms->gic_version) { | 37 | + case ARMMMUIdx_SE10_1_PAN: |
59 | + error_report( | 38 | + case ARMMMUIdx_Stage1_E0: |
60 | + "Unable to determine GIC version supported by host"); | 39 | + case ARMMMUIdx_Stage1_E1: |
61 | + exit(1); | 40 | + case ARMMMUIdx_Stage1_E1_PAN: |
62 | + } | 41 | + case ARMMMUIdx_E10_0: |
63 | + } | 42 | + case ARMMMUIdx_E10_1: |
64 | + } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | 43 | + case ARMMMUIdx_E10_1_PAN: |
65 | + vms->gic_version = VIRT_GIC_VERSION_2; | 44 | + case ARMMMUIdx_MPrivNegPri: |
45 | + case ARMMMUIdx_MUserNegPri: | ||
46 | + case ARMMMUIdx_MPriv: | ||
47 | + case ARMMMUIdx_MUser: | ||
48 | + case ARMMMUIdx_MSPrivNegPri: | ||
49 | + case ARMMMUIdx_MSUserNegPri: | ||
50 | + case ARMMMUIdx_MSPriv: | ||
51 | + case ARMMMUIdx_MSUser: | ||
52 | + return 1; | ||
53 | + default: | ||
54 | + g_assert_not_reached(); | ||
66 | + } | 55 | + } |
67 | +} | 56 | +} |
68 | + | 57 | + |
69 | static void machvirt_init(MachineState *machine) | 58 | /* Return the FSR value for a debug exception (watchpoint, hardware |
59 | * breakpoint or BKPT insn) targeting the specified exception level. | ||
60 | */ | ||
61 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/helper.c | ||
64 | +++ b/target/arm/helper.c | ||
65 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
66 | } | ||
67 | #endif /* !CONFIG_USER_ONLY */ | ||
68 | |||
69 | -/* Return the exception level which controls this address translation regime */ | ||
70 | -static uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
71 | -{ | ||
72 | - switch (mmu_idx) { | ||
73 | - case ARMMMUIdx_E20_0: | ||
74 | - case ARMMMUIdx_E20_2: | ||
75 | - case ARMMMUIdx_E20_2_PAN: | ||
76 | - case ARMMMUIdx_Stage2: | ||
77 | - case ARMMMUIdx_E2: | ||
78 | - return 2; | ||
79 | - case ARMMMUIdx_SE3: | ||
80 | - return 3; | ||
81 | - case ARMMMUIdx_SE10_0: | ||
82 | - return arm_el_is_aa64(env, 3) ? 1 : 3; | ||
83 | - case ARMMMUIdx_SE10_1: | ||
84 | - case ARMMMUIdx_SE10_1_PAN: | ||
85 | - case ARMMMUIdx_Stage1_E0: | ||
86 | - case ARMMMUIdx_Stage1_E1: | ||
87 | - case ARMMMUIdx_Stage1_E1_PAN: | ||
88 | - case ARMMMUIdx_E10_0: | ||
89 | - case ARMMMUIdx_E10_1: | ||
90 | - case ARMMMUIdx_E10_1_PAN: | ||
91 | - case ARMMMUIdx_MPrivNegPri: | ||
92 | - case ARMMMUIdx_MUserNegPri: | ||
93 | - case ARMMMUIdx_MPriv: | ||
94 | - case ARMMMUIdx_MUser: | ||
95 | - case ARMMMUIdx_MSPrivNegPri: | ||
96 | - case ARMMMUIdx_MSUserNegPri: | ||
97 | - case ARMMMUIdx_MSPriv: | ||
98 | - case ARMMMUIdx_MSUser: | ||
99 | - return 1; | ||
100 | - default: | ||
101 | - g_assert_not_reached(); | ||
102 | - } | ||
103 | -} | ||
104 | - | ||
105 | uint64_t arm_sctlr(CPUARMState *env, int el) | ||
70 | { | 106 | { |
71 | VirtMachineState *vms = VIRT_MACHINE(machine); | 107 | /* Only EL0 needs to be adjusted for EL1&0 or EL2&0. */ |
72 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
73 | /* We can probe only here because during property set | ||
74 | * KVM is not available yet | ||
75 | */ | ||
76 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || | ||
77 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { | ||
78 | - if (!kvm_enabled()) { | ||
79 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | ||
80 | - error_report("gic-version=host requires KVM"); | ||
81 | - exit(1); | ||
82 | - } else { | ||
83 | - /* "max": currently means 3 for TCG */ | ||
84 | - vms->gic_version = VIRT_GIC_VERSION_3; | ||
85 | - } | ||
86 | - } else { | ||
87 | - vms->gic_version = kvm_arm_vgic_probe(); | ||
88 | - if (!vms->gic_version) { | ||
89 | - error_report( | ||
90 | - "Unable to determine GIC version supported by host"); | ||
91 | - exit(1); | ||
92 | - } | ||
93 | - } | ||
94 | - } | ||
95 | + finalize_gic_version(vms); | ||
96 | |||
97 | if (!cpu_type_valid(machine->cpu_type)) { | ||
98 | error_report("mach-virt: CPU type %s not supported", machine->cpu_type); | ||
99 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
100 | "Set on/off to enable/disable using " | ||
101 | "physical address space above 32 bits", | ||
102 | NULL); | ||
103 | - /* Default GIC type is v2 */ | ||
104 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
105 | + vms->gic_version = VIRT_GIC_VERSION_NOSEL; | ||
106 | object_property_add_str(obj, "gic-version", virt_get_gic_version, | ||
107 | virt_set_gic_version, NULL); | ||
108 | object_property_set_description(obj, "gic-version", | ||
109 | -- | 108 | -- |
110 | 2.20.1 | 109 | 2.20.1 |
111 | 110 | ||
112 | 111 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We will shortly need this in mte_helper.c as well. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-23-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/internals.h | 9 +++++++++ | ||
11 | target/arm/helper.c | 9 --------- | ||
12 | 2 files changed, 9 insertions(+), 9 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/internals.h | ||
17 | +++ b/target/arm/internals.h | ||
18 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t regime_el(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
19 | } | ||
20 | } | ||
21 | |||
22 | +/* Return the TCR controlling this translation regime */ | ||
23 | +static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
24 | +{ | ||
25 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
26 | + return &env->cp15.vtcr_el2; | ||
27 | + } | ||
28 | + return &env->cp15.tcr_el[regime_el(env, mmu_idx)]; | ||
29 | +} | ||
30 | + | ||
31 | /* Return the FSR value for a debug exception (watchpoint, hardware | ||
32 | * breakpoint or BKPT insn) targeting the specified exception level. | ||
33 | */ | ||
34 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/target/arm/helper.c | ||
37 | +++ b/target/arm/helper.c | ||
38 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t regime_ttbr(CPUARMState *env, ARMMMUIdx mmu_idx, | ||
39 | |||
40 | #endif /* !CONFIG_USER_ONLY */ | ||
41 | |||
42 | -/* Return the TCR controlling this translation regime */ | ||
43 | -static inline TCR *regime_tcr(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
44 | -{ | ||
45 | - if (mmu_idx == ARMMMUIdx_Stage2) { | ||
46 | - return &env->cp15.vtcr_el2; | ||
47 | - } | ||
48 | - return &env->cp15.tcr_el[regime_el(env, mmu_idx)]; | ||
49 | -} | ||
50 | - | ||
51 | /* Convert a possible stage1+2 MMU index into the appropriate | ||
52 | * stage 1 MMU index | ||
53 | */ | ||
54 | -- | ||
55 | 2.20.1 | ||
56 | |||
57 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We must include the tag in the FAR_ELx register when raising | 3 | Replace existing uses of check_data_tbi in translate-a64.c that |
4 | an addressing exception. Which means that we should not clear | 4 | perform a single logical memory access. Leave the helper blank |
5 | out the tag during translation. | 5 | for now to reduce the patch size. |
6 | 6 | ||
7 | We cannot at present comply with this for user mode, so we | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | retain the clean_data_tbi function for the moment, though it | ||
9 | no longer does what it says on the tin for system mode. This | ||
10 | function is to be replaced with MTE, so don't worry about the | ||
11 | slight misnaming. | ||
12 | |||
13 | Buglink: https://bugs.launchpad.net/qemu/+bug/1867072 | ||
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20200308012946.16303-3-richard.henderson@linaro.org | 9 | Message-id: 20200626033144.790098-24-richard.henderson@linaro.org |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 11 | --- |
19 | target/arm/translate-a64.c | 11 +++++++++++ | 12 | target/arm/helper-a64.h | 1 + |
20 | 1 file changed, 11 insertions(+) | 13 | target/arm/internals.h | 8 +++ |
21 | 14 | target/arm/translate-a64.h | 2 + | |
15 | target/arm/mte_helper.c | 8 +++ | ||
16 | target/arm/translate-a64.c | 100 ++++++++++++++++++++++++++++--------- | ||
17 | 5 files changed, 95 insertions(+), 24 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper-a64.h | ||
22 | +++ b/target/arm/helper-a64.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(autdb, TCG_CALL_NO_WG, i64, env, i64, i64) | ||
24 | DEF_HELPER_FLAGS_2(xpaci, TCG_CALL_NO_RWG_SE, i64, env, i64) | ||
25 | DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) | ||
26 | |||
27 | +DEF_HELPER_FLAGS_3(mte_check1, TCG_CALL_NO_WG, i64, env, i32, i64) | ||
28 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) | ||
29 | DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) | ||
30 | DEF_HELPER_FLAGS_3(ldg, TCG_CALL_NO_WG, i64, env, i64, i64) | ||
31 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/internals.h | ||
34 | +++ b/target/arm/internals.h | ||
35 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); | ||
36 | #define LOG2_TAG_GRANULE 4 | ||
37 | #define TAG_GRANULE (1 << LOG2_TAG_GRANULE) | ||
38 | |||
39 | +/* Bits within a descriptor passed to the helper_mte_check* functions. */ | ||
40 | +FIELD(MTEDESC, MIDX, 0, 4) | ||
41 | +FIELD(MTEDESC, TBI, 4, 2) | ||
42 | +FIELD(MTEDESC, TCMA, 6, 2) | ||
43 | +FIELD(MTEDESC, WRITE, 8, 1) | ||
44 | +FIELD(MTEDESC, ESIZE, 9, 5) | ||
45 | +FIELD(MTEDESC, TSIZE, 14, 10) /* mte_checkN only */ | ||
46 | + | ||
47 | static inline int allocation_tag_from_addr(uint64_t ptr) | ||
48 | { | ||
49 | return extract64(ptr, 56, 4); | ||
50 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
51 | index XXXXXXX..XXXXXXX 100644 | ||
52 | --- a/target/arm/translate-a64.h | ||
53 | +++ b/target/arm/translate-a64.h | ||
54 | @@ -XXX,XX +XXX,XX @@ TCGv_ptr get_fpstatus_ptr(bool); | ||
55 | bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
56 | unsigned int imms, unsigned int immr); | ||
57 | bool sve_access_check(DisasContext *s); | ||
58 | +TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
59 | + bool tag_checked, int log2_size); | ||
60 | |||
61 | /* We should have at some point before trying to access an FP register | ||
62 | * done the necessary access check, so assert that | ||
63 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | ||
65 | --- a/target/arm/mte_helper.c | ||
66 | +++ b/target/arm/mte_helper.c | ||
67 | @@ -XXX,XX +XXX,XX @@ void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
68 | memset(mem, tag_pair, tag_bytes); | ||
69 | } | ||
70 | } | ||
71 | + | ||
72 | +/* | ||
73 | + * Perform an MTE checked access for a single logical or atomic access. | ||
74 | + */ | ||
75 | +uint64_t HELPER(mte_check1)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
76 | +{ | ||
77 | + return ptr; | ||
78 | +} | ||
22 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 79 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
23 | index XXXXXXX..XXXXXXX 100644 | 80 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/translate-a64.c | 81 | --- a/target/arm/translate-a64.c |
25 | +++ b/target/arm/translate-a64.c | 82 | +++ b/target/arm/translate-a64.c |
26 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) | 83 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) |
84 | } | ||
85 | |||
86 | /* | ||
87 | - * Return a "clean" address for ADDR according to TBID. | ||
88 | - * This is always a fresh temporary, as we need to be able to | ||
89 | - * increment this independently of a dirty write-back address. | ||
90 | + * Handle MTE and/or TBI. | ||
91 | + * | ||
92 | + * For TBI, ideally, we would do nothing. Proper behaviour on fault is | ||
93 | + * for the tag to be present in the FAR_ELx register. But for user-only | ||
94 | + * mode we do not have a TLB with which to implement this, so we must | ||
95 | + * remove the top byte now. | ||
96 | + * | ||
97 | + * Always return a fresh temporary that we can increment independently | ||
98 | + * of the write-back address. | ||
99 | */ | ||
100 | + | ||
27 | static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) | 101 | static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) |
28 | { | 102 | { |
29 | TCGv_i64 clean = new_tmp_a64(s); | 103 | TCGv_i64 clean = new_tmp_a64(s); |
30 | + /* | 104 | - /* |
31 | + * In order to get the correct value in the FAR_ELx register, | 105 | - * In order to get the correct value in the FAR_ELx register, |
32 | + * we must present the memory subsystem with the "dirty" address | 106 | - * we must present the memory subsystem with the "dirty" address |
33 | + * including the TBI. In system mode we can make this work via | 107 | - * including the TBI. In system mode we can make this work via |
34 | + * the TLB, dropping the TBI during translation. But for user-only | 108 | - * the TLB, dropping the TBI during translation. But for user-only |
35 | + * mode we don't have that option, and must remove the top byte now. | 109 | - * mode we don't have that option, and must remove the top byte now. |
36 | + */ | 110 | - */ |
37 | +#ifdef CONFIG_USER_ONLY | 111 | #ifdef CONFIG_USER_ONLY |
38 | gen_top_byte_ignore(s, clean, addr, s->tbid); | 112 | gen_top_byte_ignore(s, clean, addr, s->tbid); |
39 | +#else | 113 | #else |
40 | + tcg_gen_mov_i64(clean, addr); | 114 | @@ -XXX,XX +XXX,XX @@ static void gen_probe_access(DisasContext *s, TCGv_i64 ptr, |
41 | +#endif | 115 | tcg_temp_free_i32(t_size); |
42 | return clean; | ||
43 | } | 116 | } |
44 | 117 | ||
118 | +/* | ||
119 | + * For MTE, check a single logical or atomic access. This probes a single | ||
120 | + * address, the exact one specified. The size and alignment of the access | ||
121 | + * is not relevant to MTE, per se, but watchpoints do require the size, | ||
122 | + * and we want to recognize those before making any other changes to state. | ||
123 | + */ | ||
124 | +static TCGv_i64 gen_mte_check1_mmuidx(DisasContext *s, TCGv_i64 addr, | ||
125 | + bool is_write, bool tag_checked, | ||
126 | + int log2_size, bool is_unpriv, | ||
127 | + int core_idx) | ||
128 | +{ | ||
129 | + if (tag_checked && s->mte_active[is_unpriv]) { | ||
130 | + TCGv_i32 tcg_desc; | ||
131 | + TCGv_i64 ret; | ||
132 | + int desc = 0; | ||
133 | + | ||
134 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, core_idx); | ||
135 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
136 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
137 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
138 | + desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << log2_size); | ||
139 | + tcg_desc = tcg_const_i32(desc); | ||
140 | + | ||
141 | + ret = new_tmp_a64(s); | ||
142 | + gen_helper_mte_check1(ret, cpu_env, tcg_desc, addr); | ||
143 | + tcg_temp_free_i32(tcg_desc); | ||
144 | + | ||
145 | + return ret; | ||
146 | + } | ||
147 | + return clean_data_tbi(s, addr); | ||
148 | +} | ||
149 | + | ||
150 | +TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
151 | + bool tag_checked, int log2_size) | ||
152 | +{ | ||
153 | + return gen_mte_check1_mmuidx(s, addr, is_write, tag_checked, log2_size, | ||
154 | + false, get_mem_index(s)); | ||
155 | +} | ||
156 | + | ||
157 | typedef struct DisasCompare64 { | ||
158 | TCGCond cond; | ||
159 | TCGv_i64 value; | ||
160 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap(DisasContext *s, int rs, int rt, | ||
161 | if (rn == 31) { | ||
162 | gen_check_sp_alignment(s); | ||
163 | } | ||
164 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
165 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, size); | ||
166 | tcg_gen_atomic_cmpxchg_i64(tcg_rs, clean_addr, tcg_rs, tcg_rt, memidx, | ||
167 | size | MO_ALIGN | s->be_data); | ||
168 | } | ||
169 | @@ -XXX,XX +XXX,XX @@ static void gen_compare_and_swap_pair(DisasContext *s, int rs, int rt, | ||
170 | if (rn == 31) { | ||
171 | gen_check_sp_alignment(s); | ||
172 | } | ||
173 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
174 | + | ||
175 | + /* This is a single atomic access, despite the "pair". */ | ||
176 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), true, rn != 31, size + 1); | ||
177 | |||
178 | if (size == 2) { | ||
179 | TCGv_i64 cmp = tcg_temp_new_i64(); | ||
180 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
181 | if (is_lasr) { | ||
182 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
183 | } | ||
184 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
185 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
186 | + true, rn != 31, size); | ||
187 | gen_store_exclusive(s, rs, rt, rt2, clean_addr, size, false); | ||
188 | return; | ||
189 | |||
190 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
191 | if (rn == 31) { | ||
192 | gen_check_sp_alignment(s); | ||
193 | } | ||
194 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
195 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
196 | + false, rn != 31, size); | ||
197 | s->is_ldex = true; | ||
198 | gen_load_exclusive(s, rt, rt2, clean_addr, size, false); | ||
199 | if (is_lasr) { | ||
200 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
201 | gen_check_sp_alignment(s); | ||
202 | } | ||
203 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
204 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
205 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
206 | + true, rn != 31, size); | ||
207 | do_gpr_st(s, cpu_reg(s, rt), clean_addr, size, true, rt, | ||
208 | disas_ldst_compute_iss_sf(size, false, 0), is_lasr); | ||
209 | return; | ||
210 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
211 | if (rn == 31) { | ||
212 | gen_check_sp_alignment(s); | ||
213 | } | ||
214 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
215 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
216 | + false, rn != 31, size); | ||
217 | do_gpr_ld(s, cpu_reg(s, rt), clean_addr, size, false, false, true, rt, | ||
218 | disas_ldst_compute_iss_sf(size, false, 0), is_lasr); | ||
219 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_LDAQ); | ||
220 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
221 | if (is_lasr) { | ||
222 | tcg_gen_mb(TCG_MO_ALL | TCG_BAR_STRL); | ||
223 | } | ||
224 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
225 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
226 | + true, rn != 31, size); | ||
227 | gen_store_exclusive(s, rs, rt, rt2, clean_addr, size, true); | ||
228 | return; | ||
229 | } | ||
230 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_excl(DisasContext *s, uint32_t insn) | ||
231 | if (rn == 31) { | ||
232 | gen_check_sp_alignment(s); | ||
233 | } | ||
234 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
235 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), | ||
236 | + false, rn != 31, size); | ||
237 | s->is_ldex = true; | ||
238 | gen_load_exclusive(s, rt, rt2, clean_addr, size, true); | ||
239 | if (is_lasr) { | ||
240 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
241 | bool iss_valid = !is_vector; | ||
242 | bool post_index; | ||
243 | bool writeback; | ||
244 | + int memidx; | ||
245 | |||
246 | TCGv_i64 clean_addr, dirty_addr; | ||
247 | |||
248 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
249 | if (!post_index) { | ||
250 | tcg_gen_addi_i64(dirty_addr, dirty_addr, imm9); | ||
251 | } | ||
252 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
253 | + | ||
254 | + memidx = is_unpriv ? get_a64_user_mem_index(s) : get_mem_index(s); | ||
255 | + clean_addr = gen_mte_check1_mmuidx(s, dirty_addr, is_store, | ||
256 | + writeback || rn != 31, | ||
257 | + size, is_unpriv, memidx); | ||
258 | |||
259 | if (is_vector) { | ||
260 | if (is_store) { | ||
261 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_imm9(DisasContext *s, uint32_t insn, | ||
262 | } | ||
263 | } else { | ||
264 | TCGv_i64 tcg_rt = cpu_reg(s, rt); | ||
265 | - int memidx = is_unpriv ? get_a64_user_mem_index(s) : get_mem_index(s); | ||
266 | bool iss_sf = disas_ldst_compute_iss_sf(size, is_signed, opc); | ||
267 | |||
268 | if (is_store) { | ||
269 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_roffset(DisasContext *s, uint32_t insn, | ||
270 | ext_and_shift_reg(tcg_rm, tcg_rm, opt, shift ? size : 0); | ||
271 | |||
272 | tcg_gen_add_i64(dirty_addr, dirty_addr, tcg_rm); | ||
273 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
274 | + clean_addr = gen_mte_check1(s, dirty_addr, is_store, true, size); | ||
275 | |||
276 | if (is_vector) { | ||
277 | if (is_store) { | ||
278 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_reg_unsigned_imm(DisasContext *s, uint32_t insn, | ||
279 | dirty_addr = read_cpu_reg_sp(s, rn, 1); | ||
280 | offset = imm12 << size; | ||
281 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
282 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
283 | + clean_addr = gen_mte_check1(s, dirty_addr, is_store, rn != 31, size); | ||
284 | |||
285 | if (is_vector) { | ||
286 | if (is_store) { | ||
287 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_atomic(DisasContext *s, uint32_t insn, | ||
288 | if (rn == 31) { | ||
289 | gen_check_sp_alignment(s); | ||
290 | } | ||
291 | - clean_addr = clean_data_tbi(s, cpu_reg_sp(s, rn)); | ||
292 | + clean_addr = gen_mte_check1(s, cpu_reg_sp(s, rn), false, rn != 31, size); | ||
293 | |||
294 | if (o3_opc == 014) { | ||
295 | /* | ||
296 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pac(DisasContext *s, uint32_t insn, | ||
297 | tcg_gen_addi_i64(dirty_addr, dirty_addr, offset); | ||
298 | |||
299 | /* Note that "clean" and "dirty" here refer to TBI not PAC. */ | ||
300 | - clean_addr = clean_data_tbi(s, dirty_addr); | ||
301 | + clean_addr = gen_mte_check1(s, dirty_addr, false, | ||
302 | + is_wback || rn != 31, size); | ||
303 | |||
304 | tcg_rt = cpu_reg(s, rt); | ||
305 | do_gpr_ld(s, tcg_rt, clean_addr, size, /* is_signed */ false, | ||
45 | -- | 306 | -- |
46 | 2.20.1 | 307 | 2.20.1 |
47 | 308 | ||
48 | 309 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We plan to introduce yet another value for the gic version (nosel). | 3 | Replace existing uses of check_data_tbi in translate-a64.c that |
4 | As we already use exotic values such as 0 and -1, let's introduce | 4 | perform multiple logical memory access. Leave the helper blank |
5 | a dedicated enum type and let vms->gic_version take this | 5 | for now to reduce the patch size. |
6 | type. | 6 | |
7 | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20200626033144.790098-25-richard.henderson@linaro.org |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
11 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
12 | Message-id: 20200311131618.7187-3-eric.auger@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | include/hw/arm/virt.h | 11 +++++++++-- | 12 | target/arm/helper-a64.h | 1 + |
16 | hw/arm/virt.c | 30 +++++++++++++++--------------- | 13 | target/arm/translate-a64.h | 2 ++ |
17 | 2 files changed, 24 insertions(+), 17 deletions(-) | 14 | target/arm/mte_helper.c | 8 +++++ |
18 | 15 | target/arm/translate-a64.c | 71 +++++++++++++++++++++++++++++--------- | |
19 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 16 | 4 files changed, 66 insertions(+), 16 deletions(-) |
20 | index XXXXXXX..XXXXXXX 100644 | 17 | |
21 | --- a/include/hw/arm/virt.h | 18 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
22 | +++ b/include/hw/arm/virt.h | 19 | index XXXXXXX..XXXXXXX 100644 |
23 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtIOMMUType { | 20 | --- a/target/arm/helper-a64.h |
24 | VIRT_IOMMU_VIRTIO, | 21 | +++ b/target/arm/helper-a64.h |
25 | } VirtIOMMUType; | 22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(xpaci, TCG_CALL_NO_RWG_SE, i64, env, i64) |
26 | 23 | DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) | |
27 | +typedef enum VirtGICType { | 24 | |
28 | + VIRT_GIC_VERSION_MAX, | 25 | DEF_HELPER_FLAGS_3(mte_check1, TCG_CALL_NO_WG, i64, env, i32, i64) |
29 | + VIRT_GIC_VERSION_HOST, | 26 | +DEF_HELPER_FLAGS_3(mte_checkN, TCG_CALL_NO_WG, i64, env, i32, i64) |
30 | + VIRT_GIC_VERSION_2, | 27 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) |
31 | + VIRT_GIC_VERSION_3, | 28 | DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) |
32 | +} VirtGICType; | 29 | DEF_HELPER_FLAGS_3(ldg, TCG_CALL_NO_WG, i64, env, i64, i64) |
33 | + | 30 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h |
34 | typedef struct MemMapEntry { | 31 | index XXXXXXX..XXXXXXX 100644 |
35 | hwaddr base; | 32 | --- a/target/arm/translate-a64.h |
36 | hwaddr size; | 33 | +++ b/target/arm/translate-a64.h |
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 34 | @@ -XXX,XX +XXX,XX @@ bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, |
38 | bool highmem_ecam; | 35 | bool sve_access_check(DisasContext *s); |
39 | bool its; | 36 | TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, |
40 | bool virt; | 37 | bool tag_checked, int log2_size); |
41 | - int32_t gic_version; | 38 | +TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, |
42 | + VirtGICType gic_version; | 39 | + bool tag_checked, int count, int log2_esize); |
43 | VirtIOMMUType iommu; | 40 | |
44 | uint16_t virtio_iommu_bdf; | 41 | /* We should have at some point before trying to access an FP register |
45 | struct arm_boot_info bootinfo; | 42 | * done the necessary access check, so assert that |
46 | @@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms) | 43 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
47 | uint32_t redist0_capacity = | 44 | index XXXXXXX..XXXXXXX 100644 |
48 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | 45 | --- a/target/arm/mte_helper.c |
49 | 46 | +++ b/target/arm/mte_helper.c | |
50 | - assert(vms->gic_version == 3); | 47 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mte_check1)(CPUARMState *env, uint32_t desc, uint64_t ptr) |
51 | + assert(vms->gic_version == VIRT_GIC_VERSION_3); | 48 | { |
52 | 49 | return ptr; | |
53 | return vms->smp_cpus > redist0_capacity ? 2 : 1; | ||
54 | } | 50 | } |
55 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 51 | + |
56 | index XXXXXXX..XXXXXXX 100644 | 52 | +/* |
57 | --- a/hw/arm/virt.c | 53 | + * Perform an MTE checked access for multiple logical accesses. |
58 | +++ b/hw/arm/virt.c | 54 | + */ |
59 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) | 55 | +uint64_t HELPER(mte_checkN)(CPUARMState *env, uint32_t desc, uint64_t ptr) |
60 | irqflags = GIC_FDT_IRQ_FLAGS_EDGE_LO_HI; | 56 | +{ |
61 | } | 57 | + return ptr; |
62 | 58 | +} | |
63 | - if (vms->gic_version == 2) { | 59 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
64 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { | 60 | index XXXXXXX..XXXXXXX 100644 |
65 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | 61 | --- a/target/arm/translate-a64.c |
66 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | 62 | +++ b/target/arm/translate-a64.c |
67 | (1 << vms->smp_cpus) - 1); | 63 | @@ -XXX,XX +XXX,XX @@ TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, |
68 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gic_node(VirtMachineState *vms) | 64 | false, get_mem_index(s)); |
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#address-cells", 0x2); | 65 | } |
70 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#size-cells", 0x2); | 66 | |
71 | qemu_fdt_setprop(vms->fdt, nodename, "ranges", NULL, 0); | 67 | +/* |
72 | - if (vms->gic_version == 3) { | 68 | + * For MTE, check multiple logical sequential accesses. |
73 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | 69 | + */ |
74 | int nb_redist_regions = virt_gicv3_redist_region_count(vms); | 70 | +TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, |
75 | 71 | + bool tag_checked, int log2_esize, int total_size) | |
76 | qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | 72 | +{ |
77 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) | 73 | + if (tag_checked && s->mte_active[0] && total_size != (1 << log2_esize)) { |
74 | + TCGv_i32 tcg_desc; | ||
75 | + TCGv_i64 ret; | ||
76 | + int desc = 0; | ||
77 | + | ||
78 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
79 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
80 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
81 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
82 | + desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << log2_esize); | ||
83 | + desc = FIELD_DP32(desc, MTEDESC, TSIZE, total_size); | ||
84 | + tcg_desc = tcg_const_i32(desc); | ||
85 | + | ||
86 | + ret = new_tmp_a64(s); | ||
87 | + gen_helper_mte_checkN(ret, cpu_env, tcg_desc, addr); | ||
88 | + tcg_temp_free_i32(tcg_desc); | ||
89 | + | ||
90 | + return ret; | ||
91 | + } | ||
92 | + return gen_mte_check1(s, addr, is_write, tag_checked, log2_esize); | ||
93 | +} | ||
94 | + | ||
95 | typedef struct DisasCompare64 { | ||
96 | TCGCond cond; | ||
97 | TCGv_i64 value; | ||
98 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_pair(DisasContext *s, uint32_t insn) | ||
78 | } | 99 | } |
79 | } | 100 | } |
80 | 101 | ||
81 | - if (vms->gic_version == 2) { | 102 | - clean_addr = clean_data_tbi(s, dirty_addr); |
82 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { | 103 | + clean_addr = gen_mte_checkN(s, dirty_addr, !is_load, |
83 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | 104 | + (wback || rn != 31) && !set_tag, |
84 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | 105 | + size, 2 << size); |
85 | (1 << vms->smp_cpus) - 1); | 106 | + |
86 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | 107 | if (is_vector) { |
87 | * purposes are to make TCG consistent (with 64-bit KVM hosts) | 108 | if (is_load) { |
88 | * and to improve SGI efficiency. | 109 | do_fp_ld(s, rt, clean_addr, size); |
89 | */ | 110 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) |
90 | - if (vms->gic_version == 3) { | 111 | TCGv_i64 clean_addr, tcg_rn, tcg_ebytes; |
91 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | 112 | MemOp endian = s->be_data; |
92 | clustersz = GICV3_TARGETLIST_BITS; | 113 | |
114 | - int ebytes; /* bytes per element */ | ||
115 | + int total; /* total bytes */ | ||
116 | int elements; /* elements per vector */ | ||
117 | int rpt; /* num iterations */ | ||
118 | int selem; /* structure elements */ | ||
119 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
120 | endian = MO_LE; | ||
121 | } | ||
122 | |||
123 | - /* Consecutive little-endian elements from a single register | ||
124 | + total = rpt * selem * (is_q ? 16 : 8); | ||
125 | + tcg_rn = cpu_reg_sp(s, rn); | ||
126 | + | ||
127 | + /* | ||
128 | + * Issue the MTE check vs the logical repeat count, before we | ||
129 | + * promote consecutive little-endian elements below. | ||
130 | + */ | ||
131 | + clean_addr = gen_mte_checkN(s, tcg_rn, is_store, is_postidx || rn != 31, | ||
132 | + size, total); | ||
133 | + | ||
134 | + /* | ||
135 | + * Consecutive little-endian elements from a single register | ||
136 | * can be promoted to a larger little-endian operation. | ||
137 | */ | ||
138 | if (selem == 1 && endian == MO_LE) { | ||
139 | size = 3; | ||
140 | } | ||
141 | - ebytes = 1 << size; | ||
142 | - elements = (is_q ? 16 : 8) / ebytes; | ||
143 | - | ||
144 | - tcg_rn = cpu_reg_sp(s, rn); | ||
145 | - clean_addr = clean_data_tbi(s, tcg_rn); | ||
146 | - tcg_ebytes = tcg_const_i64(ebytes); | ||
147 | + elements = (is_q ? 16 : 8) >> size; | ||
148 | |||
149 | + tcg_ebytes = tcg_const_i64(1 << size); | ||
150 | for (r = 0; r < rpt; r++) { | ||
151 | int e; | ||
152 | for (e = 0; e < elements; e++) { | ||
153 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_multiple_struct(DisasContext *s, uint32_t insn) | ||
154 | |||
155 | if (is_postidx) { | ||
156 | if (rm == 31) { | ||
157 | - tcg_gen_addi_i64(tcg_rn, tcg_rn, rpt * elements * selem * ebytes); | ||
158 | + tcg_gen_addi_i64(tcg_rn, tcg_rn, total); | ||
93 | } else { | 159 | } else { |
94 | clustersz = GIC_TARGETLIST_BITS; | 160 | tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm)); |
95 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 161 | } |
96 | /* We can probe only here because during property set | 162 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) |
97 | * KVM is not available yet | 163 | int selem = (extract32(opc, 0, 1) << 1 | R) + 1; |
98 | */ | 164 | bool replicate = false; |
99 | - if (vms->gic_version <= 0) { | 165 | int index = is_q << 3 | S << 2 | size; |
100 | - /* "host" or "max" */ | 166 | - int ebytes, xs; |
101 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || | 167 | + int xs, total; |
102 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { | 168 | TCGv_i64 clean_addr, tcg_rn, tcg_ebytes; |
103 | if (!kvm_enabled()) { | 169 | |
104 | - if (vms->gic_version == 0) { | 170 | if (extract32(insn, 31, 1)) { |
105 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | 171 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) |
106 | error_report("gic-version=host requires KVM"); | 172 | return; |
107 | exit(1); | 173 | } |
108 | } else { | 174 | |
109 | /* "max": currently means 3 for TCG */ | 175 | - ebytes = 1 << scale; |
110 | - vms->gic_version = 3; | 176 | - |
111 | + vms->gic_version = VIRT_GIC_VERSION_3; | 177 | if (rn == 31) { |
112 | } | 178 | gen_check_sp_alignment(s); |
179 | } | ||
180 | |||
181 | + total = selem << scale; | ||
182 | tcg_rn = cpu_reg_sp(s, rn); | ||
183 | - clean_addr = clean_data_tbi(s, tcg_rn); | ||
184 | - tcg_ebytes = tcg_const_i64(ebytes); | ||
185 | |||
186 | + clean_addr = gen_mte_checkN(s, tcg_rn, !is_load, is_postidx || rn != 31, | ||
187 | + scale, total); | ||
188 | + | ||
189 | + tcg_ebytes = tcg_const_i64(1 << scale); | ||
190 | for (xs = 0; xs < selem; xs++) { | ||
191 | if (replicate) { | ||
192 | /* Load and replicate to all elements */ | ||
193 | @@ -XXX,XX +XXX,XX @@ static void disas_ldst_single_struct(DisasContext *s, uint32_t insn) | ||
194 | |||
195 | if (is_postidx) { | ||
196 | if (rm == 31) { | ||
197 | - tcg_gen_addi_i64(tcg_rn, tcg_rn, selem * ebytes); | ||
198 | + tcg_gen_addi_i64(tcg_rn, tcg_rn, total); | ||
113 | } else { | 199 | } else { |
114 | vms->gic_version = kvm_arm_vgic_probe(); | 200 | tcg_gen_add_i64(tcg_rn, tcg_rn, cpu_reg(s, rm)); |
115 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 201 | } |
116 | /* The maximum number of CPUs depends on the GIC version, or on how | ||
117 | * many redistributors we can fit into the memory map. | ||
118 | */ | ||
119 | - if (vms->gic_version == 3) { | ||
120 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | ||
121 | virt_max_cpus = | ||
122 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
123 | virt_max_cpus += | ||
124 | @@ -XXX,XX +XXX,XX @@ static void virt_set_its(Object *obj, bool value, Error **errp) | ||
125 | static char *virt_get_gic_version(Object *obj, Error **errp) | ||
126 | { | ||
127 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
128 | - const char *val = vms->gic_version == 3 ? "3" : "2"; | ||
129 | + const char *val = vms->gic_version == VIRT_GIC_VERSION_3 ? "3" : "2"; | ||
130 | |||
131 | return g_strdup(val); | ||
132 | } | ||
133 | @@ -XXX,XX +XXX,XX @@ static void virt_set_gic_version(Object *obj, const char *value, Error **errp) | ||
134 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
135 | |||
136 | if (!strcmp(value, "3")) { | ||
137 | - vms->gic_version = 3; | ||
138 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
139 | } else if (!strcmp(value, "2")) { | ||
140 | - vms->gic_version = 2; | ||
141 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
142 | } else if (!strcmp(value, "host")) { | ||
143 | - vms->gic_version = 0; /* Will probe later */ | ||
144 | + vms->gic_version = VIRT_GIC_VERSION_HOST; /* Will probe later */ | ||
145 | } else if (!strcmp(value, "max")) { | ||
146 | - vms->gic_version = -1; /* Will probe later */ | ||
147 | + vms->gic_version = VIRT_GIC_VERSION_MAX; /* Will probe later */ | ||
148 | } else { | ||
149 | error_setg(errp, "Invalid gic-version value"); | ||
150 | error_append_hint(errp, "Valid values are 3, 2, host, max.\n"); | ||
151 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | ||
152 | "physical address space above 32 bits", | ||
153 | NULL); | ||
154 | /* Default GIC type is v2 */ | ||
155 | - vms->gic_version = 2; | ||
156 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
157 | object_property_add_str(obj, "gic-version", virt_get_gic_version, | ||
158 | virt_set_gic_version, NULL); | ||
159 | object_property_set_description(obj, "gic-version", | ||
160 | -- | 202 | -- |
161 | 2.20.1 | 203 | 2.20.1 |
162 | 204 | ||
163 | 205 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Fill out the stub that was added earlier. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-26-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/internals.h | 48 +++++++++++++++ | ||
11 | target/arm/mte_helper.c | 132 +++++++++++++++++++++++++++++++++++++++- | ||
12 | 2 files changed, 179 insertions(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/internals.h | ||
17 | +++ b/target/arm/internals.h | ||
18 | @@ -XXX,XX +XXX,XX @@ FIELD(MTEDESC, WRITE, 8, 1) | ||
19 | FIELD(MTEDESC, ESIZE, 9, 5) | ||
20 | FIELD(MTEDESC, TSIZE, 14, 10) /* mte_checkN only */ | ||
21 | |||
22 | +bool mte_probe1(CPUARMState *env, uint32_t desc, uint64_t ptr); | ||
23 | +uint64_t mte_check1(CPUARMState *env, uint32_t desc, | ||
24 | + uint64_t ptr, uintptr_t ra); | ||
25 | + | ||
26 | static inline int allocation_tag_from_addr(uint64_t ptr) | ||
27 | { | ||
28 | return extract64(ptr, 56, 4); | ||
29 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t address_with_allocation_tag(uint64_t ptr, int rtag) | ||
30 | return deposit64(ptr, 56, 4, rtag); | ||
31 | } | ||
32 | |||
33 | +/* Return true if tbi bits mean that the access is checked. */ | ||
34 | +static inline bool tbi_check(uint32_t desc, int bit55) | ||
35 | +{ | ||
36 | + return (desc >> (R_MTEDESC_TBI_SHIFT + bit55)) & 1; | ||
37 | +} | ||
38 | + | ||
39 | +/* Return true if tcma bits mean that the access is unchecked. */ | ||
40 | +static inline bool tcma_check(uint32_t desc, int bit55, int ptr_tag) | ||
41 | +{ | ||
42 | + /* | ||
43 | + * We had extracted bit55 and ptr_tag for other reasons, so fold | ||
44 | + * (ptr<59:55> == 00000 || ptr<59:55> == 11111) into a single test. | ||
45 | + */ | ||
46 | + bool match = ((ptr_tag + bit55) & 0xf) == 0; | ||
47 | + bool tcma = (desc >> (R_MTEDESC_TCMA_SHIFT + bit55)) & 1; | ||
48 | + return tcma && match; | ||
49 | +} | ||
50 | + | ||
51 | +/* | ||
52 | + * For TBI, ideally, we would do nothing. Proper behaviour on fault is | ||
53 | + * for the tag to be present in the FAR_ELx register. But for user-only | ||
54 | + * mode, we do not have a TLB with which to implement this, so we must | ||
55 | + * remove the top byte. | ||
56 | + */ | ||
57 | +static inline uint64_t useronly_clean_ptr(uint64_t ptr) | ||
58 | +{ | ||
59 | + /* TBI is known to be enabled. */ | ||
60 | +#ifdef CONFIG_USER_ONLY | ||
61 | + ptr = sextract64(ptr, 0, 56); | ||
62 | +#endif | ||
63 | + return ptr; | ||
64 | +} | ||
65 | + | ||
66 | +static inline uint64_t useronly_maybe_clean_ptr(uint32_t desc, uint64_t ptr) | ||
67 | +{ | ||
68 | +#ifdef CONFIG_USER_ONLY | ||
69 | + int64_t clean_ptr = sextract64(ptr, 0, 56); | ||
70 | + if (tbi_check(desc, clean_ptr < 0)) { | ||
71 | + ptr = clean_ptr; | ||
72 | + } | ||
73 | +#endif | ||
74 | + return ptr; | ||
75 | +} | ||
76 | + | ||
77 | #endif | ||
78 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/target/arm/mte_helper.c | ||
81 | +++ b/target/arm/mte_helper.c | ||
82 | @@ -XXX,XX +XXX,XX @@ void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val) | ||
83 | } | ||
84 | } | ||
85 | |||
86 | +/* Record a tag check failure. */ | ||
87 | +static void mte_check_fail(CPUARMState *env, int mmu_idx, | ||
88 | + uint64_t dirty_ptr, uintptr_t ra) | ||
89 | +{ | ||
90 | + ARMMMUIdx arm_mmu_idx = core_to_aa64_mmu_idx(mmu_idx); | ||
91 | + int el, reg_el, tcf, select; | ||
92 | + uint64_t sctlr; | ||
93 | + | ||
94 | + reg_el = regime_el(env, arm_mmu_idx); | ||
95 | + sctlr = env->cp15.sctlr_el[reg_el]; | ||
96 | + | ||
97 | + switch (arm_mmu_idx) { | ||
98 | + case ARMMMUIdx_E10_0: | ||
99 | + case ARMMMUIdx_E20_0: | ||
100 | + el = 0; | ||
101 | + tcf = extract64(sctlr, 38, 2); | ||
102 | + break; | ||
103 | + default: | ||
104 | + el = reg_el; | ||
105 | + tcf = extract64(sctlr, 40, 2); | ||
106 | + } | ||
107 | + | ||
108 | + switch (tcf) { | ||
109 | + case 1: | ||
110 | + /* | ||
111 | + * Tag check fail causes a synchronous exception. | ||
112 | + * | ||
113 | + * In restore_state_to_opc, we set the exception syndrome | ||
114 | + * for the load or store operation. Unwind first so we | ||
115 | + * may overwrite that with the syndrome for the tag check. | ||
116 | + */ | ||
117 | + cpu_restore_state(env_cpu(env), ra, true); | ||
118 | + env->exception.vaddress = dirty_ptr; | ||
119 | + raise_exception(env, EXCP_DATA_ABORT, | ||
120 | + syn_data_abort_no_iss(el != 0, 0, 0, 0, 0, 0, 0x11), | ||
121 | + exception_target_el(env)); | ||
122 | + /* noreturn, but fall through to the assert anyway */ | ||
123 | + | ||
124 | + case 0: | ||
125 | + /* | ||
126 | + * Tag check fail does not affect the PE. | ||
127 | + * We eliminate this case by not setting MTE_ACTIVE | ||
128 | + * in tb_flags, so that we never make this runtime call. | ||
129 | + */ | ||
130 | + g_assert_not_reached(); | ||
131 | + | ||
132 | + case 2: | ||
133 | + /* Tag check fail causes asynchronous flag set. */ | ||
134 | + mmu_idx = arm_mmu_idx_el(env, el); | ||
135 | + if (regime_has_2_ranges(mmu_idx)) { | ||
136 | + select = extract64(dirty_ptr, 55, 1); | ||
137 | + } else { | ||
138 | + select = 0; | ||
139 | + } | ||
140 | + env->cp15.tfsr_el[el] |= 1 << select; | ||
141 | + break; | ||
142 | + | ||
143 | + default: | ||
144 | + /* Case 3: Reserved. */ | ||
145 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
146 | + "Tag check failure with SCTLR_EL%d.TCF%s " | ||
147 | + "set to reserved value %d\n", | ||
148 | + reg_el, el ? "" : "0", tcf); | ||
149 | + break; | ||
150 | + } | ||
151 | +} | ||
152 | + | ||
153 | /* | ||
154 | * Perform an MTE checked access for a single logical or atomic access. | ||
155 | */ | ||
156 | +static bool mte_probe1_int(CPUARMState *env, uint32_t desc, uint64_t ptr, | ||
157 | + uintptr_t ra, int bit55) | ||
158 | +{ | ||
159 | + int mem_tag, mmu_idx, ptr_tag, size; | ||
160 | + MMUAccessType type; | ||
161 | + uint8_t *mem; | ||
162 | + | ||
163 | + ptr_tag = allocation_tag_from_addr(ptr); | ||
164 | + | ||
165 | + if (tcma_check(desc, bit55, ptr_tag)) { | ||
166 | + return true; | ||
167 | + } | ||
168 | + | ||
169 | + mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
170 | + type = FIELD_EX32(desc, MTEDESC, WRITE) ? MMU_DATA_STORE : MMU_DATA_LOAD; | ||
171 | + size = FIELD_EX32(desc, MTEDESC, ESIZE); | ||
172 | + | ||
173 | + mem = allocation_tag_mem(env, mmu_idx, ptr, type, size, | ||
174 | + MMU_DATA_LOAD, 1, ra); | ||
175 | + if (!mem) { | ||
176 | + return true; | ||
177 | + } | ||
178 | + | ||
179 | + mem_tag = load_tag1(ptr, mem); | ||
180 | + return ptr_tag == mem_tag; | ||
181 | +} | ||
182 | + | ||
183 | +/* | ||
184 | + * No-fault version of mte_check1, to be used by SVE for MemSingleNF. | ||
185 | + * Returns false if the access is Checked and the check failed. This | ||
186 | + * is only intended to probe the tag -- the validity of the page must | ||
187 | + * be checked beforehand. | ||
188 | + */ | ||
189 | +bool mte_probe1(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
190 | +{ | ||
191 | + int bit55 = extract64(ptr, 55, 1); | ||
192 | + | ||
193 | + /* If TBI is disabled, the access is unchecked. */ | ||
194 | + if (unlikely(!tbi_check(desc, bit55))) { | ||
195 | + return true; | ||
196 | + } | ||
197 | + | ||
198 | + return mte_probe1_int(env, desc, ptr, 0, bit55); | ||
199 | +} | ||
200 | + | ||
201 | +uint64_t mte_check1(CPUARMState *env, uint32_t desc, | ||
202 | + uint64_t ptr, uintptr_t ra) | ||
203 | +{ | ||
204 | + int bit55 = extract64(ptr, 55, 1); | ||
205 | + | ||
206 | + /* If TBI is disabled, the access is unchecked, and ptr is not dirty. */ | ||
207 | + if (unlikely(!tbi_check(desc, bit55))) { | ||
208 | + return ptr; | ||
209 | + } | ||
210 | + | ||
211 | + if (unlikely(!mte_probe1_int(env, desc, ptr, ra, bit55))) { | ||
212 | + int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
213 | + mte_check_fail(env, mmu_idx, ptr, ra); | ||
214 | + } | ||
215 | + | ||
216 | + return useronly_clean_ptr(ptr); | ||
217 | +} | ||
218 | + | ||
219 | uint64_t HELPER(mte_check1)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
220 | { | ||
221 | - return ptr; | ||
222 | + return mte_check1(env, desc, ptr, GETPC()); | ||
223 | } | ||
224 | |||
225 | /* | ||
226 | -- | ||
227 | 2.20.1 | ||
228 | |||
229 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Fill out the stub that was added earlier. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-27-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/internals.h | 2 + | ||
11 | target/arm/mte_helper.c | 165 +++++++++++++++++++++++++++++++++++++++- | ||
12 | 2 files changed, 166 insertions(+), 1 deletion(-) | ||
13 | |||
14 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/internals.h | ||
17 | +++ b/target/arm/internals.h | ||
18 | @@ -XXX,XX +XXX,XX @@ FIELD(MTEDESC, TSIZE, 14, 10) /* mte_checkN only */ | ||
19 | bool mte_probe1(CPUARMState *env, uint32_t desc, uint64_t ptr); | ||
20 | uint64_t mte_check1(CPUARMState *env, uint32_t desc, | ||
21 | uint64_t ptr, uintptr_t ra); | ||
22 | +uint64_t mte_checkN(CPUARMState *env, uint32_t desc, | ||
23 | + uint64_t ptr, uintptr_t ra); | ||
24 | |||
25 | static inline int allocation_tag_from_addr(uint64_t ptr) | ||
26 | { | ||
27 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/mte_helper.c | ||
30 | +++ b/target/arm/mte_helper.c | ||
31 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mte_check1)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
32 | /* | ||
33 | * Perform an MTE checked access for multiple logical accesses. | ||
34 | */ | ||
35 | + | ||
36 | +/** | ||
37 | + * checkN: | ||
38 | + * @tag: tag memory to test | ||
39 | + * @odd: true to begin testing at tags at odd nibble | ||
40 | + * @cmp: the tag to compare against | ||
41 | + * @count: number of tags to test | ||
42 | + * | ||
43 | + * Return the number of successful tests. | ||
44 | + * Thus a return value < @count indicates a failure. | ||
45 | + * | ||
46 | + * A note about sizes: count is expected to be small. | ||
47 | + * | ||
48 | + * The most common use will be LDP/STP of two integer registers, | ||
49 | + * which means 16 bytes of memory touching at most 2 tags, but | ||
50 | + * often the access is aligned and thus just 1 tag. | ||
51 | + * | ||
52 | + * Using AdvSIMD LD/ST (multiple), one can access 64 bytes of memory, | ||
53 | + * touching at most 5 tags. SVE LDR/STR (vector) with the default | ||
54 | + * vector length is also 64 bytes; the maximum architectural length | ||
55 | + * is 256 bytes touching at most 9 tags. | ||
56 | + * | ||
57 | + * The loop below uses 7 logical operations and 1 memory operation | ||
58 | + * per tag pair. An implementation that loads an aligned word and | ||
59 | + * uses masking to ignore adjacent tags requires 18 logical operations | ||
60 | + * and thus does not begin to pay off until 6 tags. | ||
61 | + * Which, according to the survey above, is unlikely to be common. | ||
62 | + */ | ||
63 | +static int checkN(uint8_t *mem, int odd, int cmp, int count) | ||
64 | +{ | ||
65 | + int n = 0, diff; | ||
66 | + | ||
67 | + /* Replicate the test tag and compare. */ | ||
68 | + cmp *= 0x11; | ||
69 | + diff = *mem++ ^ cmp; | ||
70 | + | ||
71 | + if (odd) { | ||
72 | + goto start_odd; | ||
73 | + } | ||
74 | + | ||
75 | + while (1) { | ||
76 | + /* Test even tag. */ | ||
77 | + if (unlikely((diff) & 0x0f)) { | ||
78 | + break; | ||
79 | + } | ||
80 | + if (++n == count) { | ||
81 | + break; | ||
82 | + } | ||
83 | + | ||
84 | + start_odd: | ||
85 | + /* Test odd tag. */ | ||
86 | + if (unlikely((diff) & 0xf0)) { | ||
87 | + break; | ||
88 | + } | ||
89 | + if (++n == count) { | ||
90 | + break; | ||
91 | + } | ||
92 | + | ||
93 | + diff = *mem++ ^ cmp; | ||
94 | + } | ||
95 | + return n; | ||
96 | +} | ||
97 | + | ||
98 | +uint64_t mte_checkN(CPUARMState *env, uint32_t desc, | ||
99 | + uint64_t ptr, uintptr_t ra) | ||
100 | +{ | ||
101 | + int mmu_idx, ptr_tag, bit55; | ||
102 | + uint64_t ptr_last, ptr_end, prev_page, next_page; | ||
103 | + uint64_t tag_first, tag_end; | ||
104 | + uint64_t tag_byte_first, tag_byte_end; | ||
105 | + uint32_t esize, total, tag_count, tag_size, n, c; | ||
106 | + uint8_t *mem1, *mem2; | ||
107 | + MMUAccessType type; | ||
108 | + | ||
109 | + bit55 = extract64(ptr, 55, 1); | ||
110 | + | ||
111 | + /* If TBI is disabled, the access is unchecked, and ptr is not dirty. */ | ||
112 | + if (unlikely(!tbi_check(desc, bit55))) { | ||
113 | + return ptr; | ||
114 | + } | ||
115 | + | ||
116 | + ptr_tag = allocation_tag_from_addr(ptr); | ||
117 | + | ||
118 | + if (tcma_check(desc, bit55, ptr_tag)) { | ||
119 | + goto done; | ||
120 | + } | ||
121 | + | ||
122 | + mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); | ||
123 | + type = FIELD_EX32(desc, MTEDESC, WRITE) ? MMU_DATA_STORE : MMU_DATA_LOAD; | ||
124 | + esize = FIELD_EX32(desc, MTEDESC, ESIZE); | ||
125 | + total = FIELD_EX32(desc, MTEDESC, TSIZE); | ||
126 | + | ||
127 | + /* Find the addr of the end of the access, and of the last element. */ | ||
128 | + ptr_end = ptr + total; | ||
129 | + ptr_last = ptr_end - esize; | ||
130 | + | ||
131 | + /* Round the bounds to the tag granule, and compute the number of tags. */ | ||
132 | + tag_first = QEMU_ALIGN_DOWN(ptr, TAG_GRANULE); | ||
133 | + tag_end = QEMU_ALIGN_UP(ptr_last, TAG_GRANULE); | ||
134 | + tag_count = (tag_end - tag_first) / TAG_GRANULE; | ||
135 | + | ||
136 | + /* Round the bounds to twice the tag granule, and compute the bytes. */ | ||
137 | + tag_byte_first = QEMU_ALIGN_DOWN(ptr, 2 * TAG_GRANULE); | ||
138 | + tag_byte_end = QEMU_ALIGN_UP(ptr_last, 2 * TAG_GRANULE); | ||
139 | + | ||
140 | + /* Locate the page boundaries. */ | ||
141 | + prev_page = ptr & TARGET_PAGE_MASK; | ||
142 | + next_page = prev_page + TARGET_PAGE_SIZE; | ||
143 | + | ||
144 | + if (likely(tag_end - prev_page <= TARGET_PAGE_SIZE)) { | ||
145 | + /* Memory access stays on one page. */ | ||
146 | + tag_size = (tag_byte_end - tag_byte_first) / (2 * TAG_GRANULE); | ||
147 | + mem1 = allocation_tag_mem(env, mmu_idx, ptr, type, total, | ||
148 | + MMU_DATA_LOAD, tag_size, ra); | ||
149 | + if (!mem1) { | ||
150 | + goto done; | ||
151 | + } | ||
152 | + /* Perform all of the comparisons. */ | ||
153 | + n = checkN(mem1, ptr & TAG_GRANULE, ptr_tag, tag_count); | ||
154 | + } else { | ||
155 | + /* Memory access crosses to next page. */ | ||
156 | + tag_size = (next_page - tag_byte_first) / (2 * TAG_GRANULE); | ||
157 | + mem1 = allocation_tag_mem(env, mmu_idx, ptr, type, next_page - ptr, | ||
158 | + MMU_DATA_LOAD, tag_size, ra); | ||
159 | + | ||
160 | + tag_size = (tag_byte_end - next_page) / (2 * TAG_GRANULE); | ||
161 | + mem2 = allocation_tag_mem(env, mmu_idx, next_page, type, | ||
162 | + ptr_end - next_page, | ||
163 | + MMU_DATA_LOAD, tag_size, ra); | ||
164 | + | ||
165 | + /* | ||
166 | + * Perform all of the comparisons. | ||
167 | + * Note the possible but unlikely case of the operation spanning | ||
168 | + * two pages that do not both have tagging enabled. | ||
169 | + */ | ||
170 | + n = c = (next_page - tag_first) / TAG_GRANULE; | ||
171 | + if (mem1) { | ||
172 | + n = checkN(mem1, ptr & TAG_GRANULE, ptr_tag, c); | ||
173 | + } | ||
174 | + if (n == c) { | ||
175 | + if (!mem2) { | ||
176 | + goto done; | ||
177 | + } | ||
178 | + n += checkN(mem2, 0, ptr_tag, tag_count - c); | ||
179 | + } | ||
180 | + } | ||
181 | + | ||
182 | + /* | ||
183 | + * If we failed, we know which granule. Compute the element that | ||
184 | + * is first in that granule, and signal failure on that element. | ||
185 | + */ | ||
186 | + if (unlikely(n < tag_count)) { | ||
187 | + uint64_t fail_ofs; | ||
188 | + | ||
189 | + fail_ofs = tag_first + n * TAG_GRANULE - ptr; | ||
190 | + fail_ofs = ROUND_UP(fail_ofs, esize); | ||
191 | + mte_check_fail(env, mmu_idx, ptr + fail_ofs, ra); | ||
192 | + } | ||
193 | + | ||
194 | + done: | ||
195 | + return useronly_clean_ptr(ptr); | ||
196 | +} | ||
197 | + | ||
198 | uint64_t HELPER(mte_checkN)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
199 | { | ||
200 | - return ptr; | ||
201 | + return mte_checkN(env, desc, ptr, GETPC()); | ||
202 | } | ||
203 | -- | ||
204 | 2.20.1 | ||
205 | |||
206 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner H3 is a System on Chip containing four ARM Cortex A7 | 3 | Use a special helper for DC_ZVA, rather than the more |
4 | processor cores. Features and specifications include DDR2/DDR3 memory, | 4 | general mte_checkN. |
5 | SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and | ||
6 | various I/O modules. This commit adds support for the Allwinner H3 | ||
7 | System on Chip. | ||
8 | 5 | ||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Message-id: 20200626033144.790098-28-richard.henderson@linaro.org |
12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
13 | Message-id: 20200311221854.30370-2-nieklinnenbank@gmail.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 10 | --- |
16 | hw/arm/Makefile.objs | 1 + | 11 | target/arm/helper-a64.h | 1 + |
17 | include/hw/arm/allwinner-h3.h | 106 +++++++++++ | 12 | target/arm/mte_helper.c | 106 +++++++++++++++++++++++++++++++++++++ |
18 | hw/arm/allwinner-h3.c | 327 ++++++++++++++++++++++++++++++++ | 13 | target/arm/translate-a64.c | 16 +++++- |
19 | MAINTAINERS | 7 + | 14 | 3 files changed, 122 insertions(+), 1 deletion(-) |
20 | default-configs/arm-softmmu.mak | 1 + | ||
21 | hw/arm/Kconfig | 8 + | ||
22 | 6 files changed, 450 insertions(+) | ||
23 | create mode 100644 include/hw/arm/allwinner-h3.h | ||
24 | create mode 100644 hw/arm/allwinner-h3.c | ||
25 | 15 | ||
26 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 16 | diff --git a/target/arm/helper-a64.h b/target/arm/helper-a64.h |
27 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/arm/Makefile.objs | 18 | --- a/target/arm/helper-a64.h |
29 | +++ b/hw/arm/Makefile.objs | 19 | +++ b/target/arm/helper-a64.h |
30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(xpacd, TCG_CALL_NO_RWG_SE, i64, env, i64) |
31 | obj-$(CONFIG_OMAP) += omap1.o omap2.o | 21 | |
32 | obj-$(CONFIG_STRONGARM) += strongarm.o | 22 | DEF_HELPER_FLAGS_3(mte_check1, TCG_CALL_NO_WG, i64, env, i32, i64) |
33 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | 23 | DEF_HELPER_FLAGS_3(mte_checkN, TCG_CALL_NO_WG, i64, env, i32, i64) |
34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o | 24 | +DEF_HELPER_FLAGS_3(mte_check_zva, TCG_CALL_NO_WG, i64, env, i32, i64) |
35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | 25 | DEF_HELPER_FLAGS_3(irg, TCG_CALL_NO_RWG, i64, env, i64, i64) |
36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | 26 | DEF_HELPER_FLAGS_4(addsubg, TCG_CALL_NO_RWG_SE, i64, env, i64, s32, i32) |
37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o | 27 | DEF_HELPER_FLAGS_3(ldg, TCG_CALL_NO_WG, i64, env, i64, i64) |
38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 28 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
39 | new file mode 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
40 | index XXXXXXX..XXXXXXX | 30 | --- a/target/arm/mte_helper.c |
41 | --- /dev/null | 31 | +++ b/target/arm/mte_helper.c |
42 | +++ b/include/hw/arm/allwinner-h3.h | 32 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(mte_checkN)(CPUARMState *env, uint32_t desc, uint64_t ptr) |
43 | @@ -XXX,XX +XXX,XX @@ | 33 | { |
44 | +/* | 34 | return mte_checkN(env, desc, ptr, GETPC()); |
45 | + * Allwinner H3 System on Chip emulation | 35 | } |
46 | + * | ||
47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
48 | + * | ||
49 | + * This program is free software: you can redistribute it and/or modify | ||
50 | + * it under the terms of the GNU General Public License as published by | ||
51 | + * the Free Software Foundation, either version 2 of the License, or | ||
52 | + * (at your option) any later version. | ||
53 | + * | ||
54 | + * This program is distributed in the hope that it will be useful, | ||
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
57 | + * GNU General Public License for more details. | ||
58 | + * | ||
59 | + * You should have received a copy of the GNU General Public License | ||
60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
61 | + */ | ||
62 | + | 36 | + |
63 | +/* | 37 | +/* |
64 | + * The Allwinner H3 is a System on Chip containing four ARM Cortex A7 | 38 | + * Perform an MTE checked access for DC_ZVA. |
65 | + * processor cores. Features and specifications include DDR2/DDR3 memory, | ||
66 | + * SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and | ||
67 | + * various I/O modules. | ||
68 | + * | ||
69 | + * This implementation is based on the following datasheet: | ||
70 | + * | ||
71 | + * https://linux-sunxi.org/File:Allwinner_H3_Datasheet_V1.2.pdf | ||
72 | + * | ||
73 | + * The latest datasheet and more info can be found on the Linux Sunxi wiki: | ||
74 | + * | ||
75 | + * https://linux-sunxi.org/H3 | ||
76 | + */ | 39 | + */ |
40 | +uint64_t HELPER(mte_check_zva)(CPUARMState *env, uint32_t desc, uint64_t ptr) | ||
41 | +{ | ||
42 | + uintptr_t ra = GETPC(); | ||
43 | + int log2_dcz_bytes, log2_tag_bytes; | ||
44 | + int mmu_idx, bit55; | ||
45 | + intptr_t dcz_bytes, tag_bytes, i; | ||
46 | + void *mem; | ||
47 | + uint64_t ptr_tag, mem_tag, align_ptr; | ||
77 | + | 48 | + |
78 | +#ifndef HW_ARM_ALLWINNER_H3_H | 49 | + bit55 = extract64(ptr, 55, 1); |
79 | +#define HW_ARM_ALLWINNER_H3_H | ||
80 | + | 50 | + |
81 | +#include "qom/object.h" | 51 | + /* If TBI is disabled, the access is unchecked, and ptr is not dirty. */ |
82 | +#include "hw/arm/boot.h" | 52 | + if (unlikely(!tbi_check(desc, bit55))) { |
83 | +#include "hw/timer/allwinner-a10-pit.h" | 53 | + return ptr; |
84 | +#include "hw/intc/arm_gic.h" | ||
85 | +#include "target/arm/cpu.h" | ||
86 | + | ||
87 | +/** | ||
88 | + * Allwinner H3 device list | ||
89 | + * | ||
90 | + * This enumeration is can be used refer to a particular device in the | ||
91 | + * Allwinner H3 SoC. For example, the physical memory base address for | ||
92 | + * each device can be found in the AwH3State object in the memmap member | ||
93 | + * using the device enum value as index. | ||
94 | + * | ||
95 | + * @see AwH3State | ||
96 | + */ | ||
97 | +enum { | ||
98 | + AW_H3_SRAM_A1, | ||
99 | + AW_H3_SRAM_A2, | ||
100 | + AW_H3_SRAM_C, | ||
101 | + AW_H3_PIT, | ||
102 | + AW_H3_UART0, | ||
103 | + AW_H3_UART1, | ||
104 | + AW_H3_UART2, | ||
105 | + AW_H3_UART3, | ||
106 | + AW_H3_GIC_DIST, | ||
107 | + AW_H3_GIC_CPU, | ||
108 | + AW_H3_GIC_HYP, | ||
109 | + AW_H3_GIC_VCPU, | ||
110 | + AW_H3_SDRAM | ||
111 | +}; | ||
112 | + | ||
113 | +/** Total number of CPU cores in the H3 SoC */ | ||
114 | +#define AW_H3_NUM_CPUS (4) | ||
115 | + | ||
116 | +/** | ||
117 | + * Allwinner H3 object model | ||
118 | + * @{ | ||
119 | + */ | ||
120 | + | ||
121 | +/** Object type for the Allwinner H3 SoC */ | ||
122 | +#define TYPE_AW_H3 "allwinner-h3" | ||
123 | + | ||
124 | +/** Convert input object to Allwinner H3 state object */ | ||
125 | +#define AW_H3(obj) OBJECT_CHECK(AwH3State, (obj), TYPE_AW_H3) | ||
126 | + | ||
127 | +/** @} */ | ||
128 | + | ||
129 | +/** | ||
130 | + * Allwinner H3 object | ||
131 | + * | ||
132 | + * This struct contains the state of all the devices | ||
133 | + * which are currently emulated by the H3 SoC code. | ||
134 | + */ | ||
135 | +typedef struct AwH3State { | ||
136 | + /*< private >*/ | ||
137 | + DeviceState parent_obj; | ||
138 | + /*< public >*/ | ||
139 | + | ||
140 | + ARMCPU cpus[AW_H3_NUM_CPUS]; | ||
141 | + const hwaddr *memmap; | ||
142 | + AwA10PITState timer; | ||
143 | + GICState gic; | ||
144 | + MemoryRegion sram_a1; | ||
145 | + MemoryRegion sram_a2; | ||
146 | + MemoryRegion sram_c; | ||
147 | +} AwH3State; | ||
148 | + | ||
149 | +#endif /* HW_ARM_ALLWINNER_H3_H */ | ||
150 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
151 | new file mode 100644 | ||
152 | index XXXXXXX..XXXXXXX | ||
153 | --- /dev/null | ||
154 | +++ b/hw/arm/allwinner-h3.c | ||
155 | @@ -XXX,XX +XXX,XX @@ | ||
156 | +/* | ||
157 | + * Allwinner H3 System on Chip emulation | ||
158 | + * | ||
159 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
160 | + * | ||
161 | + * This program is free software: you can redistribute it and/or modify | ||
162 | + * it under the terms of the GNU General Public License as published by | ||
163 | + * the Free Software Foundation, either version 2 of the License, or | ||
164 | + * (at your option) any later version. | ||
165 | + * | ||
166 | + * This program is distributed in the hope that it will be useful, | ||
167 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
168 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
169 | + * GNU General Public License for more details. | ||
170 | + * | ||
171 | + * You should have received a copy of the GNU General Public License | ||
172 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
173 | + */ | ||
174 | + | ||
175 | +#include "qemu/osdep.h" | ||
176 | +#include "exec/address-spaces.h" | ||
177 | +#include "qapi/error.h" | ||
178 | +#include "qemu/error-report.h" | ||
179 | +#include "qemu/module.h" | ||
180 | +#include "qemu/units.h" | ||
181 | +#include "hw/qdev-core.h" | ||
182 | +#include "cpu.h" | ||
183 | +#include "hw/sysbus.h" | ||
184 | +#include "hw/char/serial.h" | ||
185 | +#include "hw/misc/unimp.h" | ||
186 | +#include "sysemu/sysemu.h" | ||
187 | +#include "hw/arm/allwinner-h3.h" | ||
188 | + | ||
189 | +/* Memory map */ | ||
190 | +const hwaddr allwinner_h3_memmap[] = { | ||
191 | + [AW_H3_SRAM_A1] = 0x00000000, | ||
192 | + [AW_H3_SRAM_A2] = 0x00044000, | ||
193 | + [AW_H3_SRAM_C] = 0x00010000, | ||
194 | + [AW_H3_PIT] = 0x01c20c00, | ||
195 | + [AW_H3_UART0] = 0x01c28000, | ||
196 | + [AW_H3_UART1] = 0x01c28400, | ||
197 | + [AW_H3_UART2] = 0x01c28800, | ||
198 | + [AW_H3_UART3] = 0x01c28c00, | ||
199 | + [AW_H3_GIC_DIST] = 0x01c81000, | ||
200 | + [AW_H3_GIC_CPU] = 0x01c82000, | ||
201 | + [AW_H3_GIC_HYP] = 0x01c84000, | ||
202 | + [AW_H3_GIC_VCPU] = 0x01c86000, | ||
203 | + [AW_H3_SDRAM] = 0x40000000 | ||
204 | +}; | ||
205 | + | ||
206 | +/* List of unimplemented devices */ | ||
207 | +struct AwH3Unimplemented { | ||
208 | + const char *device_name; | ||
209 | + hwaddr base; | ||
210 | + hwaddr size; | ||
211 | +} unimplemented[] = { | ||
212 | + { "d-engine", 0x01000000, 4 * MiB }, | ||
213 | + { "d-inter", 0x01400000, 128 * KiB }, | ||
214 | + { "syscon", 0x01c00000, 4 * KiB }, | ||
215 | + { "dma", 0x01c02000, 4 * KiB }, | ||
216 | + { "nfdc", 0x01c03000, 4 * KiB }, | ||
217 | + { "ts", 0x01c06000, 4 * KiB }, | ||
218 | + { "keymem", 0x01c0b000, 4 * KiB }, | ||
219 | + { "lcd0", 0x01c0c000, 4 * KiB }, | ||
220 | + { "lcd1", 0x01c0d000, 4 * KiB }, | ||
221 | + { "ve", 0x01c0e000, 4 * KiB }, | ||
222 | + { "mmc0", 0x01c0f000, 4 * KiB }, | ||
223 | + { "mmc1", 0x01c10000, 4 * KiB }, | ||
224 | + { "mmc2", 0x01c11000, 4 * KiB }, | ||
225 | + { "sid", 0x01c14000, 1 * KiB }, | ||
226 | + { "crypto", 0x01c15000, 4 * KiB }, | ||
227 | + { "msgbox", 0x01c17000, 4 * KiB }, | ||
228 | + { "spinlock", 0x01c18000, 4 * KiB }, | ||
229 | + { "usb0-otg", 0x01c19000, 4 * KiB }, | ||
230 | + { "usb0-phy", 0x01c1a000, 4 * KiB }, | ||
231 | + { "usb1-phy", 0x01c1b000, 4 * KiB }, | ||
232 | + { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
233 | + { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
234 | + { "smc", 0x01c1e000, 4 * KiB }, | ||
235 | + { "ccu", 0x01c20000, 1 * KiB }, | ||
236 | + { "pio", 0x01c20800, 1 * KiB }, | ||
237 | + { "owa", 0x01c21000, 1 * KiB }, | ||
238 | + { "pwm", 0x01c21400, 1 * KiB }, | ||
239 | + { "keyadc", 0x01c21800, 1 * KiB }, | ||
240 | + { "pcm0", 0x01c22000, 1 * KiB }, | ||
241 | + { "pcm1", 0x01c22400, 1 * KiB }, | ||
242 | + { "pcm2", 0x01c22800, 1 * KiB }, | ||
243 | + { "audio", 0x01c22c00, 2 * KiB }, | ||
244 | + { "smta", 0x01c23400, 1 * KiB }, | ||
245 | + { "ths", 0x01c25000, 1 * KiB }, | ||
246 | + { "uart0", 0x01c28000, 1 * KiB }, | ||
247 | + { "uart1", 0x01c28400, 1 * KiB }, | ||
248 | + { "uart2", 0x01c28800, 1 * KiB }, | ||
249 | + { "uart3", 0x01c28c00, 1 * KiB }, | ||
250 | + { "twi0", 0x01c2ac00, 1 * KiB }, | ||
251 | + { "twi1", 0x01c2b000, 1 * KiB }, | ||
252 | + { "twi2", 0x01c2b400, 1 * KiB }, | ||
253 | + { "scr", 0x01c2c400, 1 * KiB }, | ||
254 | + { "emac", 0x01c30000, 64 * KiB }, | ||
255 | + { "gpu", 0x01c40000, 64 * KiB }, | ||
256 | + { "hstmr", 0x01c60000, 4 * KiB }, | ||
257 | + { "dramcom", 0x01c62000, 4 * KiB }, | ||
258 | + { "dramctl0", 0x01c63000, 4 * KiB }, | ||
259 | + { "dramphy0", 0x01c65000, 4 * KiB }, | ||
260 | + { "spi0", 0x01c68000, 4 * KiB }, | ||
261 | + { "spi1", 0x01c69000, 4 * KiB }, | ||
262 | + { "csi", 0x01cb0000, 320 * KiB }, | ||
263 | + { "tve", 0x01e00000, 64 * KiB }, | ||
264 | + { "hdmi", 0x01ee0000, 128 * KiB }, | ||
265 | + { "rtc", 0x01f00000, 1 * KiB }, | ||
266 | + { "r_timer", 0x01f00800, 1 * KiB }, | ||
267 | + { "r_intc", 0x01f00c00, 1 * KiB }, | ||
268 | + { "r_wdog", 0x01f01000, 1 * KiB }, | ||
269 | + { "r_prcm", 0x01f01400, 1 * KiB }, | ||
270 | + { "r_twd", 0x01f01800, 1 * KiB }, | ||
271 | + { "r_cpucfg", 0x01f01c00, 1 * KiB }, | ||
272 | + { "r_cir-rx", 0x01f02000, 1 * KiB }, | ||
273 | + { "r_twi", 0x01f02400, 1 * KiB }, | ||
274 | + { "r_uart", 0x01f02800, 1 * KiB }, | ||
275 | + { "r_pio", 0x01f02c00, 1 * KiB }, | ||
276 | + { "r_pwm", 0x01f03800, 1 * KiB }, | ||
277 | + { "core-dbg", 0x3f500000, 128 * KiB }, | ||
278 | + { "tsgen-ro", 0x3f506000, 4 * KiB }, | ||
279 | + { "tsgen-ctl", 0x3f507000, 4 * KiB }, | ||
280 | + { "ddr-mem", 0x40000000, 2 * GiB }, | ||
281 | + { "n-brom", 0xffff0000, 32 * KiB }, | ||
282 | + { "s-brom", 0xffff0000, 64 * KiB } | ||
283 | +}; | ||
284 | + | ||
285 | +/* Per Processor Interrupts */ | ||
286 | +enum { | ||
287 | + AW_H3_GIC_PPI_MAINT = 9, | ||
288 | + AW_H3_GIC_PPI_HYPTIMER = 10, | ||
289 | + AW_H3_GIC_PPI_VIRTTIMER = 11, | ||
290 | + AW_H3_GIC_PPI_SECTIMER = 13, | ||
291 | + AW_H3_GIC_PPI_PHYSTIMER = 14 | ||
292 | +}; | ||
293 | + | ||
294 | +/* Shared Processor Interrupts */ | ||
295 | +enum { | ||
296 | + AW_H3_GIC_SPI_UART0 = 0, | ||
297 | + AW_H3_GIC_SPI_UART1 = 1, | ||
298 | + AW_H3_GIC_SPI_UART2 = 2, | ||
299 | + AW_H3_GIC_SPI_UART3 = 3, | ||
300 | + AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | + AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | +}; | ||
303 | + | ||
304 | +/* Allwinner H3 general constants */ | ||
305 | +enum { | ||
306 | + AW_H3_GIC_NUM_SPI = 128 | ||
307 | +}; | ||
308 | + | ||
309 | +static void allwinner_h3_init(Object *obj) | ||
310 | +{ | ||
311 | + AwH3State *s = AW_H3(obj); | ||
312 | + | ||
313 | + s->memmap = allwinner_h3_memmap; | ||
314 | + | ||
315 | + for (int i = 0; i < AW_H3_NUM_CPUS; i++) { | ||
316 | + object_initialize_child(obj, "cpu[*]", &s->cpus[i], sizeof(s->cpus[i]), | ||
317 | + ARM_CPU_TYPE_NAME("cortex-a7"), | ||
318 | + &error_abort, NULL); | ||
319 | + } | 54 | + } |
320 | + | 55 | + |
321 | + sysbus_init_child_obj(obj, "gic", &s->gic, sizeof(s->gic), | 56 | + ptr_tag = allocation_tag_from_addr(ptr); |
322 | + TYPE_ARM_GIC); | ||
323 | + | 57 | + |
324 | + sysbus_init_child_obj(obj, "timer", &s->timer, sizeof(s->timer), | 58 | + if (tcma_check(desc, bit55, ptr_tag)) { |
325 | + TYPE_AW_A10_PIT); | 59 | + goto done; |
326 | + object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer), | ||
327 | + "clk0-freq", &error_abort); | ||
328 | + object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
329 | + "clk1-freq", &error_abort); | ||
330 | +} | ||
331 | + | ||
332 | +static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
333 | +{ | ||
334 | + AwH3State *s = AW_H3(dev); | ||
335 | + unsigned i; | ||
336 | + | ||
337 | + /* CPUs */ | ||
338 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { | ||
339 | + | ||
340 | + /* Provide Power State Coordination Interface */ | ||
341 | + qdev_prop_set_int32(DEVICE(&s->cpus[i]), "psci-conduit", | ||
342 | + QEMU_PSCI_CONDUIT_HVC); | ||
343 | + | ||
344 | + /* Disable secondary CPUs */ | ||
345 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", | ||
346 | + i > 0); | ||
347 | + | ||
348 | + /* All exception levels required */ | ||
349 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true); | ||
350 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true); | ||
351 | + | ||
352 | + /* Mark realized */ | ||
353 | + qdev_init_nofail(DEVICE(&s->cpus[i])); | ||
354 | + } | 60 | + } |
355 | + | 61 | + |
356 | + /* Generic Interrupt Controller */ | 62 | + /* |
357 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_H3_GIC_NUM_SPI + | 63 | + * In arm_cpu_realizefn, we asserted that dcz > LOG2_TAG_GRANULE+1, |
358 | + GIC_INTERNAL); | 64 | + * i.e. 32 bytes, which is an unreasonably small dcz anyway, to make |
359 | + qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); | 65 | + * sure that we can access one complete tag byte here. |
360 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_H3_NUM_CPUS); | 66 | + */ |
361 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false); | 67 | + log2_dcz_bytes = env_archcpu(env)->dcz_blocksize + 2; |
362 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true); | 68 | + log2_tag_bytes = log2_dcz_bytes - (LOG2_TAG_GRANULE + 1); |
363 | + qdev_init_nofail(DEVICE(&s->gic)); | 69 | + dcz_bytes = (intptr_t)1 << log2_dcz_bytes; |
364 | + | 70 | + tag_bytes = (intptr_t)1 << log2_tag_bytes; |
365 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_H3_GIC_DIST]); | 71 | + align_ptr = ptr & -dcz_bytes; |
366 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_H3_GIC_CPU]); | ||
367 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_H3_GIC_HYP]); | ||
368 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_H3_GIC_VCPU]); | ||
369 | + | 72 | + |
370 | + /* | 73 | + /* |
371 | + * Wire the outputs from each CPU's generic timer and the GICv3 | 74 | + * Trap if accessing an invalid page. DC_ZVA requires that we supply |
372 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, | 75 | + * the original pointer for an invalid page. But watchpoints require |
373 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | 76 | + * that we probe the actual space. So do both. |
374 | + */ | 77 | + */ |
375 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { | 78 | + mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX); |
376 | + DeviceState *cpudev = DEVICE(&s->cpus[i]); | 79 | + (void) probe_write(env, ptr, 1, mmu_idx, ra); |
377 | + int ppibase = AW_H3_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS; | 80 | + mem = allocation_tag_mem(env, mmu_idx, align_ptr, MMU_DATA_STORE, |
378 | + int irq; | 81 | + dcz_bytes, MMU_DATA_LOAD, tag_bytes, ra); |
379 | + /* | 82 | + if (!mem) { |
380 | + * Mapping from the output timer irq lines from the CPU to the | 83 | + goto done; |
381 | + * GIC PPI inputs used for this board. | ||
382 | + */ | ||
383 | + const int timer_irq[] = { | ||
384 | + [GTIMER_PHYS] = AW_H3_GIC_PPI_PHYSTIMER, | ||
385 | + [GTIMER_VIRT] = AW_H3_GIC_PPI_VIRTTIMER, | ||
386 | + [GTIMER_HYP] = AW_H3_GIC_PPI_HYPTIMER, | ||
387 | + [GTIMER_SEC] = AW_H3_GIC_PPI_SECTIMER, | ||
388 | + }; | ||
389 | + | ||
390 | + /* Connect CPU timer outputs to GIC PPI inputs */ | ||
391 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
392 | + qdev_connect_gpio_out(cpudev, irq, | ||
393 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
394 | + ppibase + timer_irq[irq])); | ||
395 | + } | ||
396 | + | ||
397 | + /* Connect GIC outputs to CPU interrupt inputs */ | ||
398 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, | ||
399 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
400 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_H3_NUM_CPUS, | ||
401 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
402 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_H3_NUM_CPUS), | ||
403 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
404 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_H3_NUM_CPUS), | ||
405 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
406 | + | ||
407 | + /* GIC maintenance signal */ | ||
408 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_H3_NUM_CPUS), | ||
409 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
410 | + ppibase + AW_H3_GIC_PPI_MAINT)); | ||
411 | + } | 84 | + } |
412 | + | 85 | + |
413 | + /* Timer */ | 86 | + /* |
414 | + qdev_init_nofail(DEVICE(&s->timer)); | 87 | + * Unlike the reasoning for checkN, DC_ZVA is always aligned, and thus |
415 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_H3_PIT]); | 88 | + * it is quite easy to perform all of the comparisons at once without |
416 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0, | 89 | + * any extra masking. |
417 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER0)); | 90 | + * |
418 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1, | 91 | + * The most common zva block size is 64; some of the thunderx cpus use |
419 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER1)); | 92 | + * a block size of 128. For user-only, aarch64_max_initfn will set the |
93 | + * block size to 512. Fill out the other cases for future-proofing. | ||
94 | + * | ||
95 | + * In order to be able to find the first miscompare later, we want the | ||
96 | + * tag bytes to be in little-endian order. | ||
97 | + */ | ||
98 | + switch (log2_tag_bytes) { | ||
99 | + case 0: /* zva_blocksize 32 */ | ||
100 | + mem_tag = *(uint8_t *)mem; | ||
101 | + ptr_tag *= 0x11u; | ||
102 | + break; | ||
103 | + case 1: /* zva_blocksize 64 */ | ||
104 | + mem_tag = cpu_to_le16(*(uint16_t *)mem); | ||
105 | + ptr_tag *= 0x1111u; | ||
106 | + break; | ||
107 | + case 2: /* zva_blocksize 128 */ | ||
108 | + mem_tag = cpu_to_le32(*(uint32_t *)mem); | ||
109 | + ptr_tag *= 0x11111111u; | ||
110 | + break; | ||
111 | + case 3: /* zva_blocksize 256 */ | ||
112 | + mem_tag = cpu_to_le64(*(uint64_t *)mem); | ||
113 | + ptr_tag *= 0x1111111111111111ull; | ||
114 | + break; | ||
420 | + | 115 | + |
421 | + /* SRAM */ | 116 | + default: /* zva_blocksize 512, 1024, 2048 */ |
422 | + memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", | 117 | + ptr_tag *= 0x1111111111111111ull; |
423 | + 64 * KiB, &error_abort); | 118 | + i = 0; |
424 | + memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", | 119 | + do { |
425 | + 32 * KiB, &error_abort); | 120 | + mem_tag = cpu_to_le64(*(uint64_t *)(mem + i)); |
426 | + memory_region_init_ram(&s->sram_c, OBJECT(dev), "sram C", | 121 | + if (unlikely(mem_tag != ptr_tag)) { |
427 | + 44 * KiB, &error_abort); | 122 | + goto fail; |
428 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A1], | 123 | + } |
429 | + &s->sram_a1); | 124 | + i += 8; |
430 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A2], | 125 | + align_ptr += 16 * TAG_GRANULE; |
431 | + &s->sram_a2); | 126 | + } while (i < tag_bytes); |
432 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | 127 | + goto done; |
433 | + &s->sram_c); | 128 | + } |
434 | + | 129 | + |
435 | + /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | 130 | + if (likely(mem_tag == ptr_tag)) { |
436 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | 131 | + goto done; |
437 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | 132 | + } |
438 | + 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); | ||
439 | + /* UART1 */ | ||
440 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART1], 2, | ||
441 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART1), | ||
442 | + 115200, serial_hd(1), DEVICE_NATIVE_ENDIAN); | ||
443 | + /* UART2 */ | ||
444 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART2], 2, | ||
445 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART2), | ||
446 | + 115200, serial_hd(2), DEVICE_NATIVE_ENDIAN); | ||
447 | + /* UART3 */ | ||
448 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART3], 2, | ||
449 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), | ||
450 | + 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); | ||
451 | + | 133 | + |
452 | + /* Unimplemented devices */ | 134 | + fail: |
453 | + for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | 135 | + /* Locate the first nibble that differs. */ |
454 | + create_unimplemented_device(unimplemented[i].device_name, | 136 | + i = ctz64(mem_tag ^ ptr_tag) >> 4; |
455 | + unimplemented[i].base, | 137 | + mte_check_fail(env, mmu_idx, align_ptr + i * TAG_GRANULE, ra); |
456 | + unimplemented[i].size); | 138 | + |
457 | + } | 139 | + done: |
140 | + return useronly_clean_ptr(ptr); | ||
458 | +} | 141 | +} |
142 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
143 | index XXXXXXX..XXXXXXX 100644 | ||
144 | --- a/target/arm/translate-a64.c | ||
145 | +++ b/target/arm/translate-a64.c | ||
146 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
147 | return; | ||
148 | case ARM_CP_DC_ZVA: | ||
149 | /* Writes clear the aligned block of memory which rt points into. */ | ||
150 | - tcg_rt = clean_data_tbi(s, cpu_reg(s, rt)); | ||
151 | + if (s->mte_active[0]) { | ||
152 | + TCGv_i32 t_desc; | ||
153 | + int desc = 0; | ||
459 | + | 154 | + |
460 | +static void allwinner_h3_class_init(ObjectClass *oc, void *data) | 155 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); |
461 | +{ | 156 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); |
462 | + DeviceClass *dc = DEVICE_CLASS(oc); | 157 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); |
158 | + t_desc = tcg_const_i32(desc); | ||
463 | + | 159 | + |
464 | + dc->realize = allwinner_h3_realize; | 160 | + tcg_rt = new_tmp_a64(s); |
465 | + /* Reason: uses serial_hd() in realize function */ | 161 | + gen_helper_mte_check_zva(tcg_rt, cpu_env, t_desc, cpu_reg(s, rt)); |
466 | + dc->user_creatable = false; | 162 | + tcg_temp_free_i32(t_desc); |
467 | +} | 163 | + } else { |
468 | + | 164 | + tcg_rt = clean_data_tbi(s, cpu_reg(s, rt)); |
469 | +static const TypeInfo allwinner_h3_type_info = { | 165 | + } |
470 | + .name = TYPE_AW_H3, | 166 | gen_helper_dc_zva(cpu_env, tcg_rt); |
471 | + .parent = TYPE_DEVICE, | 167 | return; |
472 | + .instance_size = sizeof(AwH3State), | 168 | default: |
473 | + .instance_init = allwinner_h3_init, | ||
474 | + .class_init = allwinner_h3_class_init, | ||
475 | +}; | ||
476 | + | ||
477 | +static void allwinner_h3_register_types(void) | ||
478 | +{ | ||
479 | + type_register_static(&allwinner_h3_type_info); | ||
480 | +} | ||
481 | + | ||
482 | +type_init(allwinner_h3_register_types) | ||
483 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
484 | index XXXXXXX..XXXXXXX 100644 | ||
485 | --- a/MAINTAINERS | ||
486 | +++ b/MAINTAINERS | ||
487 | @@ -XXX,XX +XXX,XX @@ F: hw/*/allwinner* | ||
488 | F: include/hw/*/allwinner* | ||
489 | F: hw/arm/cubieboard.c | ||
490 | |||
491 | +Allwinner-h3 | ||
492 | +M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
493 | +L: qemu-arm@nongnu.org | ||
494 | +S: Maintained | ||
495 | +F: hw/*/allwinner-h3* | ||
496 | +F: include/hw/*/allwinner-h3* | ||
497 | + | ||
498 | ARM PrimeCell and CMSDK devices | ||
499 | M: Peter Maydell <peter.maydell@linaro.org> | ||
500 | L: qemu-arm@nongnu.org | ||
501 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
502 | index XXXXXXX..XXXXXXX 100644 | ||
503 | --- a/default-configs/arm-softmmu.mak | ||
504 | +++ b/default-configs/arm-softmmu.mak | ||
505 | @@ -XXX,XX +XXX,XX @@ CONFIG_FSL_IMX25=y | ||
506 | CONFIG_FSL_IMX7=y | ||
507 | CONFIG_FSL_IMX6UL=y | ||
508 | CONFIG_SEMIHOSTING=y | ||
509 | +CONFIG_ALLWINNER_H3=y | ||
510 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
511 | index XXXXXXX..XXXXXXX 100644 | ||
512 | --- a/hw/arm/Kconfig | ||
513 | +++ b/hw/arm/Kconfig | ||
514 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
515 | select SERIAL | ||
516 | select UNIMP | ||
517 | |||
518 | +config ALLWINNER_H3 | ||
519 | + bool | ||
520 | + select ALLWINNER_A10_PIT | ||
521 | + select SERIAL | ||
522 | + select ARM_TIMER | ||
523 | + select ARM_GIC | ||
524 | + select UNIMP | ||
525 | + | ||
526 | config RASPI | ||
527 | bool | ||
528 | select FRAMEBUFFER | ||
529 | -- | 169 | -- |
530 | 2.20.1 | 170 | 2.20.1 |
531 | 171 | ||
532 | 172 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | 4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 5 | Message-id: 20200626033144.790098-29-richard.henderson@linaro.org |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
7 | Message-id: 20200206112645.21275-2-clg@kaod.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | Makefile.objs | 1 + | 8 | target/arm/translate-sve.c | 61 +++++++++++++++++++++----------------- |
11 | hw/ssi/aspeed_smc.c | 17 +++++++++++++++++ | 9 | 1 file changed, 33 insertions(+), 28 deletions(-) |
12 | hw/ssi/trace-events | 9 +++++++++ | ||
13 | 3 files changed, 27 insertions(+) | ||
14 | create mode 100644 hw/ssi/trace-events | ||
15 | 10 | ||
16 | diff --git a/Makefile.objs b/Makefile.objs | 11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
17 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/Makefile.objs | 13 | --- a/target/arm/translate-sve.c |
19 | +++ b/Makefile.objs | 14 | +++ b/target/arm/translate-sve.c |
20 | @@ -XXX,XX +XXX,XX @@ trace-events-subdirs += hw/scsi | 15 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) |
21 | trace-events-subdirs += hw/sd | 16 | int len_remain = len % 8; |
22 | trace-events-subdirs += hw/sparc | 17 | int nparts = len / 8 + ctpop8(len_remain); |
23 | trace-events-subdirs += hw/sparc64 | 18 | int midx = get_mem_index(s); |
24 | +trace-events-subdirs += hw/ssi | 19 | - TCGv_i64 addr, t0, t1; |
25 | trace-events-subdirs += hw/timer | 20 | + TCGv_i64 dirty_addr, clean_addr, t0, t1; |
26 | trace-events-subdirs += hw/tpm | 21 | |
27 | trace-events-subdirs += hw/usb | 22 | - addr = tcg_temp_new_i64(); |
28 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | 23 | - t0 = tcg_temp_new_i64(); |
29 | index XXXXXXX..XXXXXXX 100644 | 24 | + dirty_addr = tcg_temp_new_i64(); |
30 | --- a/hw/ssi/aspeed_smc.c | 25 | + tcg_gen_addi_i64(dirty_addr, cpu_reg_sp(s, rn), imm); |
31 | +++ b/hw/ssi/aspeed_smc.c | 26 | + clean_addr = gen_mte_checkN(s, dirty_addr, false, rn != 31, len, MO_8); |
32 | @@ -XXX,XX +XXX,XX @@ | 27 | + tcg_temp_free_i64(dirty_addr); |
33 | #include "qapi/error.h" | 28 | |
34 | #include "exec/address-spaces.h" | 29 | - /* Note that unpredicated load/store of vector/predicate registers |
35 | #include "qemu/units.h" | 30 | + /* |
36 | +#include "trace.h" | 31 | + * Note that unpredicated load/store of vector/predicate registers |
37 | 32 | * are defined as a stream of bytes, which equates to little-endian | |
38 | #include "hw/irq.h" | 33 | - * operations on larger quantities. There is no nice way to force |
39 | #include "hw/qdev-properties.h" | 34 | - * a little-endian load for aarch64_be-linux-user out of line. |
40 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, | 35 | - * |
41 | 36 | + * operations on larger quantities. | |
42 | s->ctrl->reg_to_segment(s, new, &seg); | 37 | * Attempt to keep code expansion to a minimum by limiting the |
43 | 38 | * amount of unrolling done. | |
44 | + trace_aspeed_smc_flash_set_segment(cs, new, seg.addr, seg.addr + seg.size); | 39 | */ |
40 | if (nparts <= 4) { | ||
41 | int i; | ||
42 | |||
43 | + t0 = tcg_temp_new_i64(); | ||
44 | for (i = 0; i < len_align; i += 8) { | ||
45 | - tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + i); | ||
46 | - tcg_gen_qemu_ld_i64(t0, addr, midx, MO_LEQ); | ||
47 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEQ); | ||
48 | tcg_gen_st_i64(t0, cpu_env, vofs + i); | ||
49 | + tcg_gen_addi_i64(clean_addr, cpu_reg_sp(s, rn), 8); | ||
50 | } | ||
51 | + tcg_temp_free_i64(t0); | ||
52 | } else { | ||
53 | TCGLabel *loop = gen_new_label(); | ||
54 | TCGv_ptr tp, i = tcg_const_local_ptr(0); | ||
55 | |||
56 | + /* Copy the clean address into a local temp, live across the loop. */ | ||
57 | + t0 = clean_addr; | ||
58 | + clean_addr = tcg_temp_local_new_i64(); | ||
59 | + tcg_gen_mov_i64(clean_addr, t0); | ||
60 | + tcg_temp_free_i64(t0); | ||
45 | + | 61 | + |
46 | /* The start address of CS0 is read-only */ | 62 | gen_set_label(loop); |
47 | if (cs == 0 && seg.addr != s->ctrl->flash_window_base) { | 63 | |
48 | qemu_log_mask(LOG_GUEST_ERROR, | 64 | - /* Minimize the number of local temps that must be re-read from |
49 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_flash_read(void *opaque, hwaddr addr, unsigned size) | 65 | - * the stack each iteration. Instead, re-compute values other |
50 | __func__, aspeed_smc_flash_mode(fl)); | 66 | - * than the loop counter. |
67 | - */ | ||
68 | + t0 = tcg_temp_new_i64(); | ||
69 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEQ); | ||
70 | + tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
71 | + | ||
72 | tp = tcg_temp_new_ptr(); | ||
73 | - tcg_gen_addi_ptr(tp, i, imm); | ||
74 | - tcg_gen_extu_ptr_i64(addr, tp); | ||
75 | - tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, rn)); | ||
76 | - | ||
77 | - tcg_gen_qemu_ld_i64(t0, addr, midx, MO_LEQ); | ||
78 | - | ||
79 | tcg_gen_add_ptr(tp, cpu_env, i); | ||
80 | tcg_gen_addi_ptr(i, i, 8); | ||
81 | tcg_gen_st_i64(t0, tp, vofs); | ||
82 | tcg_temp_free_ptr(tp); | ||
83 | + tcg_temp_free_i64(t0); | ||
84 | |||
85 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
86 | tcg_temp_free_ptr(i); | ||
51 | } | 87 | } |
52 | 88 | ||
53 | + trace_aspeed_smc_flash_read(fl->id, addr, size, ret, | 89 | - /* Predicate register loads can be any multiple of 2. |
54 | + aspeed_smc_flash_mode(fl)); | 90 | + /* |
55 | return ret; | 91 | + * Predicate register loads can be any multiple of 2. |
92 | * Note that we still store the entire 64-bit unit into cpu_env. | ||
93 | */ | ||
94 | if (len_remain) { | ||
95 | - tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + len_align); | ||
96 | - | ||
97 | + t0 = tcg_temp_new_i64(); | ||
98 | switch (len_remain) { | ||
99 | case 2: | ||
100 | case 4: | ||
101 | case 8: | ||
102 | - tcg_gen_qemu_ld_i64(t0, addr, midx, MO_LE | ctz32(len_remain)); | ||
103 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, | ||
104 | + MO_LE | ctz32(len_remain)); | ||
105 | break; | ||
106 | |||
107 | case 6: | ||
108 | t1 = tcg_temp_new_i64(); | ||
109 | - tcg_gen_qemu_ld_i64(t0, addr, midx, MO_LEUL); | ||
110 | - tcg_gen_addi_i64(addr, addr, 4); | ||
111 | - tcg_gen_qemu_ld_i64(t1, addr, midx, MO_LEUW); | ||
112 | + tcg_gen_qemu_ld_i64(t0, clean_addr, midx, MO_LEUL); | ||
113 | + tcg_gen_addi_i64(clean_addr, clean_addr, 4); | ||
114 | + tcg_gen_qemu_ld_i64(t1, clean_addr, midx, MO_LEUW); | ||
115 | tcg_gen_deposit_i64(t0, t0, t1, 32, 32); | ||
116 | tcg_temp_free_i64(t1); | ||
117 | break; | ||
118 | @@ -XXX,XX +XXX,XX @@ static void do_ldr(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
119 | g_assert_not_reached(); | ||
120 | } | ||
121 | tcg_gen_st_i64(t0, cpu_env, vofs + len_align); | ||
122 | + tcg_temp_free_i64(t0); | ||
123 | } | ||
124 | - tcg_temp_free_i64(addr); | ||
125 | - tcg_temp_free_i64(t0); | ||
126 | + tcg_temp_free_i64(clean_addr); | ||
56 | } | 127 | } |
57 | 128 | ||
58 | @@ -XXX,XX +XXX,XX @@ static bool aspeed_smc_do_snoop(AspeedSMCFlash *fl, uint64_t data, | 129 | /* Similarly for stores. */ |
59 | AspeedSMCState *s = fl->controller; | ||
60 | uint8_t addr_width = aspeed_smc_flash_is_4byte(fl) ? 4 : 3; | ||
61 | |||
62 | + trace_aspeed_smc_do_snoop(fl->id, s->snoop_index, s->snoop_dummies, | ||
63 | + (uint8_t) data & 0xff); | ||
64 | + | ||
65 | if (s->snoop_index == SNOOP_OFF) { | ||
66 | return false; /* Do nothing */ | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_write(void *opaque, hwaddr addr, uint64_t data, | ||
69 | AspeedSMCState *s = fl->controller; | ||
70 | int i; | ||
71 | |||
72 | + trace_aspeed_smc_flash_write(fl->id, addr, size, data, | ||
73 | + aspeed_smc_flash_mode(fl)); | ||
74 | + | ||
75 | if (!aspeed_smc_is_writable(fl)) { | ||
76 | qemu_log_mask(LOG_GUEST_ERROR, "%s: flash is not writable at 0x%" | ||
77 | HWADDR_PRIx "\n", __func__, addr); | ||
78 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_read(void *opaque, hwaddr addr, unsigned int size) | ||
79 | (s->ctrl->has_dma && addr == R_DMA_CHECKSUM) || | ||
80 | (addr >= R_SEG_ADDR0 && addr < R_SEG_ADDR0 + s->ctrl->max_slaves) || | ||
81 | (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->ctrl->max_slaves)) { | ||
82 | + | ||
83 | + trace_aspeed_smc_read(addr, size, s->regs[addr]); | ||
84 | + | ||
85 | return s->regs[addr]; | ||
86 | } else { | ||
87 | qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n", | ||
88 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_dma_checksum(AspeedSMCState *s) | ||
89 | __func__, s->regs[R_DMA_FLASH_ADDR]); | ||
90 | return; | ||
91 | } | ||
92 | + trace_aspeed_smc_dma_checksum(s->regs[R_DMA_FLASH_ADDR], data); | ||
93 | |||
94 | /* | ||
95 | * When the DMA is on-going, the DMA registers are updated | ||
96 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, | ||
97 | |||
98 | addr >>= 2; | ||
99 | |||
100 | + trace_aspeed_smc_write(addr, size, data); | ||
101 | + | ||
102 | if (addr == s->r_conf || | ||
103 | (addr >= s->r_timings && | ||
104 | addr < s->r_timings + s->ctrl->nregs_timings) || | ||
105 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events | ||
106 | new file mode 100644 | ||
107 | index XXXXXXX..XXXXXXX | ||
108 | --- /dev/null | ||
109 | +++ b/hw/ssi/trace-events | ||
110 | @@ -XXX,XX +XXX,XX @@ | ||
111 | +# aspeed_smc.c | ||
112 | + | ||
113 | +aspeed_smc_flash_set_segment(int cs, uint64_t reg, uint64_t start, uint64_t end) "CS%d segreg=0x%"PRIx64" [ 0x%"PRIx64" - 0x%"PRIx64" ]" | ||
114 | +aspeed_smc_flash_read(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | ||
115 | +aspeed_smc_do_snoop(int cs, int index, int dummies, int data) "CS%d index:0x%x dummies:%d data:0x%x" | ||
116 | +aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | ||
117 | +aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | ||
118 | +aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" | ||
119 | +aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | ||
120 | -- | 130 | -- |
121 | 2.20.1 | 131 | 2.20.1 |
122 | 132 | ||
123 | 133 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-30-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 61 +++++++++++++++++++++----------------- | ||
9 | 1 file changed, 33 insertions(+), 28 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
16 | int len_remain = len % 8; | ||
17 | int nparts = len / 8 + ctpop8(len_remain); | ||
18 | int midx = get_mem_index(s); | ||
19 | - TCGv_i64 addr, t0; | ||
20 | + TCGv_i64 dirty_addr, clean_addr, t0; | ||
21 | |||
22 | - addr = tcg_temp_new_i64(); | ||
23 | - t0 = tcg_temp_new_i64(); | ||
24 | + dirty_addr = tcg_temp_new_i64(); | ||
25 | + tcg_gen_addi_i64(dirty_addr, cpu_reg_sp(s, rn), imm); | ||
26 | + clean_addr = gen_mte_checkN(s, dirty_addr, false, rn != 31, len, MO_8); | ||
27 | + tcg_temp_free_i64(dirty_addr); | ||
28 | |||
29 | /* Note that unpredicated load/store of vector/predicate registers | ||
30 | * are defined as a stream of bytes, which equates to little-endian | ||
31 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
32 | if (nparts <= 4) { | ||
33 | int i; | ||
34 | |||
35 | + t0 = tcg_temp_new_i64(); | ||
36 | for (i = 0; i < len_align; i += 8) { | ||
37 | tcg_gen_ld_i64(t0, cpu_env, vofs + i); | ||
38 | - tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + i); | ||
39 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEQ); | ||
40 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEQ); | ||
41 | + tcg_gen_addi_i64(clean_addr, cpu_reg_sp(s, rn), 8); | ||
42 | } | ||
43 | + tcg_temp_free_i64(t0); | ||
44 | } else { | ||
45 | TCGLabel *loop = gen_new_label(); | ||
46 | - TCGv_ptr t2, i = tcg_const_local_ptr(0); | ||
47 | + TCGv_ptr tp, i = tcg_const_local_ptr(0); | ||
48 | + | ||
49 | + /* Copy the clean address into a local temp, live across the loop. */ | ||
50 | + t0 = clean_addr; | ||
51 | + clean_addr = tcg_temp_local_new_i64(); | ||
52 | + tcg_gen_mov_i64(clean_addr, t0); | ||
53 | + tcg_temp_free_i64(t0); | ||
54 | |||
55 | gen_set_label(loop); | ||
56 | |||
57 | - t2 = tcg_temp_new_ptr(); | ||
58 | - tcg_gen_add_ptr(t2, cpu_env, i); | ||
59 | - tcg_gen_ld_i64(t0, t2, vofs); | ||
60 | - | ||
61 | - /* Minimize the number of local temps that must be re-read from | ||
62 | - * the stack each iteration. Instead, re-compute values other | ||
63 | - * than the loop counter. | ||
64 | - */ | ||
65 | - tcg_gen_addi_ptr(t2, i, imm); | ||
66 | - tcg_gen_extu_ptr_i64(addr, t2); | ||
67 | - tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, rn)); | ||
68 | - tcg_temp_free_ptr(t2); | ||
69 | - | ||
70 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEQ); | ||
71 | - | ||
72 | + t0 = tcg_temp_new_i64(); | ||
73 | + tp = tcg_temp_new_ptr(); | ||
74 | + tcg_gen_add_ptr(tp, cpu_env, i); | ||
75 | + tcg_gen_ld_i64(t0, tp, vofs); | ||
76 | tcg_gen_addi_ptr(i, i, 8); | ||
77 | + tcg_temp_free_ptr(tp); | ||
78 | + | ||
79 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEQ); | ||
80 | + tcg_gen_addi_i64(clean_addr, clean_addr, 8); | ||
81 | + tcg_temp_free_i64(t0); | ||
82 | |||
83 | tcg_gen_brcondi_ptr(TCG_COND_LTU, i, len_align, loop); | ||
84 | tcg_temp_free_ptr(i); | ||
85 | @@ -XXX,XX +XXX,XX @@ static void do_str(DisasContext *s, uint32_t vofs, int len, int rn, int imm) | ||
86 | |||
87 | /* Predicate register stores can be any multiple of 2. */ | ||
88 | if (len_remain) { | ||
89 | + t0 = tcg_temp_new_i64(); | ||
90 | tcg_gen_ld_i64(t0, cpu_env, vofs + len_align); | ||
91 | - tcg_gen_addi_i64(addr, cpu_reg_sp(s, rn), imm + len_align); | ||
92 | |||
93 | switch (len_remain) { | ||
94 | case 2: | ||
95 | case 4: | ||
96 | case 8: | ||
97 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LE | ctz32(len_remain)); | ||
98 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, | ||
99 | + MO_LE | ctz32(len_remain)); | ||
100 | break; | ||
101 | |||
102 | case 6: | ||
103 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEUL); | ||
104 | - tcg_gen_addi_i64(addr, addr, 4); | ||
105 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUL); | ||
106 | + tcg_gen_addi_i64(clean_addr, clean_addr, 4); | ||
107 | tcg_gen_shri_i64(t0, t0, 32); | ||
108 | - tcg_gen_qemu_st_i64(t0, addr, midx, MO_LEUW); | ||
109 | + tcg_gen_qemu_st_i64(t0, clean_addr, midx, MO_LEUW); | ||
110 | break; | ||
111 | |||
112 | default: | ||
113 | g_assert_not_reached(); | ||
114 | } | ||
115 | + tcg_temp_free_i64(t0); | ||
116 | } | ||
117 | - tcg_temp_free_i64(addr); | ||
118 | - tcg_temp_free_i64(t0); | ||
119 | + tcg_temp_free_i64(clean_addr); | ||
120 | } | ||
121 | |||
122 | static bool trans_LDR_zri(DisasContext *s, arg_rri *a) | ||
123 | -- | ||
124 | 2.20.1 | ||
125 | |||
126 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200626033144.790098-31-richard.henderson@linaro.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | --- | ||
8 | target/arm/translate-sve.c | 6 ++++-- | ||
9 | 1 file changed, 4 insertions(+), 2 deletions(-) | ||
10 | |||
11 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
12 | index XXXXXXX..XXXXXXX 100644 | ||
13 | --- a/target/arm/translate-sve.c | ||
14 | +++ b/target/arm/translate-sve.c | ||
15 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) | ||
16 | unsigned esz = dtype_esz[a->dtype]; | ||
17 | unsigned msz = dtype_msz(a->dtype); | ||
18 | TCGLabel *over = gen_new_label(); | ||
19 | - TCGv_i64 temp; | ||
20 | + TCGv_i64 temp, clean_addr; | ||
21 | |||
22 | /* If the guarding predicate has no bits set, no load occurs. */ | ||
23 | if (psz <= 8) { | ||
24 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) | ||
25 | /* Load the data. */ | ||
26 | temp = tcg_temp_new_i64(); | ||
27 | tcg_gen_addi_i64(temp, cpu_reg_sp(s, a->rn), a->imm << msz); | ||
28 | - tcg_gen_qemu_ld_i64(temp, temp, get_mem_index(s), | ||
29 | + clean_addr = gen_mte_check1(s, temp, false, true, msz); | ||
30 | + | ||
31 | + tcg_gen_qemu_ld_i64(temp, clean_addr, get_mem_index(s), | ||
32 | s->be_data | dtype_mop[a->dtype]); | ||
33 | |||
34 | /* Broadcast to *all* elements. */ | ||
35 | -- | ||
36 | 2.20.1 | ||
37 | |||
38 | diff view generated by jsdifflib |
1 | From: Beata Michalska <beata.michalska@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | KVM_SET_VCPU_EVENTS might actually lead to vcpu registers being modified. | 3 | Move the variable declarations to the top of the function, |
4 | As such this should be the last step of sync to avoid potential overwriting | 4 | but do not create a new label before sve_access_check. |
5 | of whatever changes KVM might have done. | ||
6 | 5 | ||
7 | Signed-off-by: Beata Michalska <beata.michalska@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20200312003401.29017-2-beata.michalska@linaro.org | 8 | Message-id: 20200626033144.790098-32-richard.henderson@linaro.org |
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | target/arm/kvm32.c | 15 ++++++++++----- | 11 | target/arm/translate-sve.c | 12 +++++++----- |
13 | target/arm/kvm64.c | 15 ++++++++++----- | 12 | 1 file changed, 7 insertions(+), 5 deletions(-) |
14 | 2 files changed, 20 insertions(+), 10 deletions(-) | ||
15 | 13 | ||
16 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | 14 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/kvm32.c | 16 | --- a/target/arm/translate-sve.c |
19 | +++ b/target/arm/kvm32.c | 17 | +++ b/target/arm/translate-sve.c |
20 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | 18 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1RQ_zpri(DisasContext *s, arg_rpri_load *a) |
21 | return ret; | 19 | /* Load and broadcast element. */ |
22 | } | 20 | static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) |
23 | 21 | { | |
24 | - ret = kvm_put_vcpu_events(cpu); | 22 | - if (!sve_access_check(s)) { |
25 | - if (ret) { | 23 | - return true; |
26 | - return ret; | ||
27 | - } | 24 | - } |
28 | - | 25 | - |
29 | write_cpustate_to_list(cpu, true); | 26 | unsigned vsz = vec_full_reg_size(s); |
30 | 27 | unsigned psz = pred_full_reg_size(s); | |
31 | if (!write_list_to_kvmstate(cpu, level)) { | 28 | unsigned esz = dtype_esz[a->dtype]; |
32 | return EINVAL; | 29 | unsigned msz = dtype_msz(a->dtype); |
33 | } | 30 | - TCGLabel *over = gen_new_label(); |
34 | 31 | + TCGLabel *over; | |
35 | + /* | 32 | TCGv_i64 temp, clean_addr; |
36 | + * Setting VCPU events should be triggered after syncing the registers | 33 | |
37 | + * to avoid overwriting potential changes made by KVM upon calling | 34 | + if (!sve_access_check(s)) { |
38 | + * KVM_SET_VCPU_EVENTS ioctl | 35 | + return true; |
39 | + */ | ||
40 | + ret = kvm_put_vcpu_events(cpu); | ||
41 | + if (ret) { | ||
42 | + return ret; | ||
43 | + } | 36 | + } |
44 | + | 37 | + |
45 | kvm_arm_sync_mpstate_to_kvm(cpu); | 38 | + over = gen_new_label(); |
46 | |||
47 | return ret; | ||
48 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/kvm64.c | ||
51 | +++ b/target/arm/kvm64.c | ||
52 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | ||
53 | return ret; | ||
54 | } | ||
55 | |||
56 | - ret = kvm_put_vcpu_events(cpu); | ||
57 | - if (ret) { | ||
58 | - return ret; | ||
59 | - } | ||
60 | - | ||
61 | write_cpustate_to_list(cpu, true); | ||
62 | |||
63 | if (!write_list_to_kvmstate(cpu, level)) { | ||
64 | return -EINVAL; | ||
65 | } | ||
66 | |||
67 | + /* | ||
68 | + * Setting VCPU events should be triggered after syncing the registers | ||
69 | + * to avoid overwriting potential changes made by KVM upon calling | ||
70 | + * KVM_SET_VCPU_EVENTS ioctl | ||
71 | + */ | ||
72 | + ret = kvm_put_vcpu_events(cpu); | ||
73 | + if (ret) { | ||
74 | + return ret; | ||
75 | + } | ||
76 | + | 39 | + |
77 | kvm_arm_sync_mpstate_to_kvm(cpu); | 40 | /* If the guarding predicate has no bits set, no load occurs. */ |
78 | 41 | if (psz <= 8) { | |
79 | return ret; | 42 | /* Reduce the pred_esz_masks value simply to reduce the |
80 | -- | 43 | -- |
81 | 2.20.1 | 44 | 2.20.1 |
82 | 45 | ||
83 | 46 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mention 'max' value in the gic-version property description. | 3 | Introduce an lvalue macro to wrap target_tlb_bit0. |
4 | 4 | ||
5 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 7 | Message-id: 20200626033144.790098-33-richard.henderson@linaro.org |
8 | Message-id: 20200311131618.7187-2-eric.auger@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | hw/arm/virt.c | 3 ++- | 10 | target/arm/cpu.h | 13 +++++++++++++ |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 11 | target/arm/helper.c | 2 +- |
12 | target/arm/translate-a64.c | 2 +- | ||
13 | 3 files changed, 15 insertions(+), 2 deletions(-) | ||
13 | 14 | ||
14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/virt.c | 17 | --- a/target/arm/cpu.h |
17 | +++ b/hw/arm/virt.c | 18 | +++ b/target/arm/cpu.h |
18 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | 19 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t *aa64_vfp_qreg(CPUARMState *env, unsigned regno) |
19 | virt_set_gic_version, NULL); | 20 | /* Shared between translate-sve.c and sve_helper.c. */ |
20 | object_property_set_description(obj, "gic-version", | 21 | extern const uint64_t pred_esz_masks[4]; |
21 | "Set GIC version. " | 22 | |
22 | - "Valid values are 2, 3 and host", NULL); | 23 | +/* Helper for the macros below, validating the argument type. */ |
23 | + "Valid values are 2, 3, host and max", | 24 | +static inline MemTxAttrs *typecheck_memtxattrs(MemTxAttrs *x) |
24 | + NULL); | 25 | +{ |
25 | 26 | + return x; | |
26 | vms->highmem_ecam = !vmc->no_highmem_ecam; | 27 | +} |
28 | + | ||
29 | +/* | ||
30 | + * Lvalue macros for ARM TLB bits that we must cache in the TCG TLB. | ||
31 | + * Using these should be a bit more self-documenting than using the | ||
32 | + * generic target bits directly. | ||
33 | + */ | ||
34 | +#define arm_tlb_bti_gp(x) (typecheck_memtxattrs(x)->target_tlb_bit0) | ||
35 | + | ||
36 | /* | ||
37 | * Naming convention for isar_feature functions: | ||
38 | * Functions which test 32-bit ID registers should have _aa32_ in | ||
39 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/helper.c | ||
42 | +++ b/target/arm/helper.c | ||
43 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
44 | } | ||
45 | /* When in aarch64 mode, and BTI is enabled, remember GP in the IOTLB. */ | ||
46 | if (aarch64 && guarded && cpu_isar_feature(aa64_bti, cpu)) { | ||
47 | - txattrs->target_tlb_bit0 = true; | ||
48 | + arm_tlb_bti_gp(txattrs) = true; | ||
49 | } | ||
50 | |||
51 | if (cacheattrs != NULL) { | ||
52 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/translate-a64.c | ||
55 | +++ b/target/arm/translate-a64.c | ||
56 | @@ -XXX,XX +XXX,XX @@ static bool is_guarded_page(CPUARMState *env, DisasContext *s) | ||
57 | * table entry even for that case. | ||
58 | */ | ||
59 | return (tlb_hit(entry->addr_code, addr) && | ||
60 | - env_tlb(env)->d[mmu_idx].iotlb[index].attrs.target_tlb_bit0); | ||
61 | + arm_tlb_bti_gp(&env_tlb(env)->d[mmu_idx].iotlb[index].attrs)); | ||
62 | #endif | ||
63 | } | ||
27 | 64 | ||
28 | -- | 65 | -- |
29 | 2.20.1 | 66 | 2.20.1 |
30 | 67 | ||
31 | 68 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner H3 System on Chip has an System Control | 3 | Because the elements are sequential, we can eliminate many tests all |
4 | module that provides system wide generic controls and | 4 | at once when the tag hits TCMA, or if the page(s) are not Tagged. |
5 | device information. This commit adds support for the | ||
6 | Allwinner H3 System Control module. | ||
7 | 5 | ||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Message-id: 20200626033144.790098-34-richard.henderson@linaro.org |
11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20200311221854.30370-6-nieklinnenbank@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | hw/misc/Makefile.objs | 1 + | 11 | target/arm/cpu.h | 1 + |
16 | include/hw/arm/allwinner-h3.h | 3 + | 12 | target/arm/helper-sve.h | 58 ++++++++++ |
17 | include/hw/misc/allwinner-h3-sysctrl.h | 67 ++++++++++++ | 13 | target/arm/internals.h | 6 + |
18 | hw/arm/allwinner-h3.c | 9 +- | 14 | target/arm/sve_helper.c | 218 ++++++++++++++++++++++++++++++------- |
19 | hw/misc/allwinner-h3-sysctrl.c | 140 +++++++++++++++++++++++++ | 15 | target/arm/translate-sve.c | 186 ++++++++++++++++++++++--------- |
20 | 5 files changed, 219 insertions(+), 1 deletion(-) | 16 | 5 files changed, 378 insertions(+), 91 deletions(-) |
21 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h | ||
22 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
23 | 17 | ||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 18 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
25 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/misc/Makefile.objs | 20 | --- a/target/arm/cpu.h |
27 | +++ b/hw/misc/Makefile.objs | 21 | +++ b/target/arm/cpu.h |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ | 22 | @@ -XXX,XX +XXX,XX @@ static inline MemTxAttrs *typecheck_memtxattrs(MemTxAttrs *x) |
29 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | 23 | * generic target bits directly. |
30 | 24 | */ | |
31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | 25 | #define arm_tlb_bti_gp(x) (typecheck_memtxattrs(x)->target_tlb_bit0) |
32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | 26 | +#define arm_tlb_mte_tagged(x) (typecheck_memtxattrs(x)->target_tlb_bit1) |
33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | 27 | |
34 | common-obj-$(CONFIG_NSERIES) += cbus.o | 28 | /* |
35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o | 29 | * Naming convention for isar_feature functions: |
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 30 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h |
37 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/include/hw/arm/allwinner-h3.h | 32 | --- a/target/arm/helper-sve.h |
39 | +++ b/include/hw/arm/allwinner-h3.h | 33 | +++ b/target/arm/helper-sve.h |
40 | @@ -XXX,XX +XXX,XX @@ | 34 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_ld1sds_le_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
41 | #include "hw/timer/allwinner-a10-pit.h" | 35 | DEF_HELPER_FLAGS_4(sve_ld1sdu_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
42 | #include "hw/intc/arm_gic.h" | 36 | DEF_HELPER_FLAGS_4(sve_ld1sds_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
43 | #include "hw/misc/allwinner-h3-ccu.h" | 37 | |
44 | +#include "hw/misc/allwinner-h3-sysctrl.h" | 38 | +DEF_HELPER_FLAGS_4(sve_ld1bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
45 | #include "target/arm/cpu.h" | 39 | +DEF_HELPER_FLAGS_4(sve_ld2bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
46 | 40 | +DEF_HELPER_FLAGS_4(sve_ld3bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | |
47 | /** | 41 | +DEF_HELPER_FLAGS_4(sve_ld4bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
48 | @@ -XXX,XX +XXX,XX @@ enum { | 42 | + |
49 | AW_H3_SRAM_A1, | 43 | +DEF_HELPER_FLAGS_4(sve_ld1hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
50 | AW_H3_SRAM_A2, | 44 | +DEF_HELPER_FLAGS_4(sve_ld2hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
51 | AW_H3_SRAM_C, | 45 | +DEF_HELPER_FLAGS_4(sve_ld3hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
52 | + AW_H3_SYSCTRL, | 46 | +DEF_HELPER_FLAGS_4(sve_ld4hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
53 | AW_H3_EHCI0, | 47 | + |
54 | AW_H3_OHCI0, | 48 | +DEF_HELPER_FLAGS_4(sve_ld1hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
55 | AW_H3_EHCI1, | 49 | +DEF_HELPER_FLAGS_4(sve_ld2hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | 50 | +DEF_HELPER_FLAGS_4(sve_ld3hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
57 | const hwaddr *memmap; | 51 | +DEF_HELPER_FLAGS_4(sve_ld4hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
58 | AwA10PITState timer; | 52 | + |
59 | AwH3ClockCtlState ccu; | 53 | +DEF_HELPER_FLAGS_4(sve_ld1ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
60 | + AwH3SysCtrlState sysctrl; | 54 | +DEF_HELPER_FLAGS_4(sve_ld2ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
61 | GICState gic; | 55 | +DEF_HELPER_FLAGS_4(sve_ld3ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
62 | MemoryRegion sram_a1; | 56 | +DEF_HELPER_FLAGS_4(sve_ld4ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
63 | MemoryRegion sram_a2; | 57 | + |
64 | diff --git a/include/hw/misc/allwinner-h3-sysctrl.h b/include/hw/misc/allwinner-h3-sysctrl.h | 58 | +DEF_HELPER_FLAGS_4(sve_ld1ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
65 | new file mode 100644 | 59 | +DEF_HELPER_FLAGS_4(sve_ld2ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
66 | index XXXXXXX..XXXXXXX | 60 | +DEF_HELPER_FLAGS_4(sve_ld3ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
67 | --- /dev/null | 61 | +DEF_HELPER_FLAGS_4(sve_ld4ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
68 | +++ b/include/hw/misc/allwinner-h3-sysctrl.h | 62 | + |
69 | @@ -XXX,XX +XXX,XX @@ | 63 | +DEF_HELPER_FLAGS_4(sve_ld1dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
64 | +DEF_HELPER_FLAGS_4(sve_ld2dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
65 | +DEF_HELPER_FLAGS_4(sve_ld3dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
66 | +DEF_HELPER_FLAGS_4(sve_ld4dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
67 | + | ||
68 | +DEF_HELPER_FLAGS_4(sve_ld1dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
69 | +DEF_HELPER_FLAGS_4(sve_ld2dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
70 | +DEF_HELPER_FLAGS_4(sve_ld3dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
71 | +DEF_HELPER_FLAGS_4(sve_ld4dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
72 | + | ||
73 | +DEF_HELPER_FLAGS_4(sve_ld1bhu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
74 | +DEF_HELPER_FLAGS_4(sve_ld1bsu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
75 | +DEF_HELPER_FLAGS_4(sve_ld1bdu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
76 | +DEF_HELPER_FLAGS_4(sve_ld1bhs_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
77 | +DEF_HELPER_FLAGS_4(sve_ld1bss_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
78 | +DEF_HELPER_FLAGS_4(sve_ld1bds_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
79 | + | ||
80 | +DEF_HELPER_FLAGS_4(sve_ld1hsu_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
81 | +DEF_HELPER_FLAGS_4(sve_ld1hdu_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
82 | +DEF_HELPER_FLAGS_4(sve_ld1hss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
83 | +DEF_HELPER_FLAGS_4(sve_ld1hds_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
84 | + | ||
85 | +DEF_HELPER_FLAGS_4(sve_ld1hsu_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
86 | +DEF_HELPER_FLAGS_4(sve_ld1hdu_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
87 | +DEF_HELPER_FLAGS_4(sve_ld1hss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
88 | +DEF_HELPER_FLAGS_4(sve_ld1hds_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
89 | + | ||
90 | +DEF_HELPER_FLAGS_4(sve_ld1sdu_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
91 | +DEF_HELPER_FLAGS_4(sve_ld1sds_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
92 | + | ||
93 | +DEF_HELPER_FLAGS_4(sve_ld1sdu_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
94 | +DEF_HELPER_FLAGS_4(sve_ld1sds_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
95 | + | ||
96 | DEF_HELPER_FLAGS_4(sve_ldff1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
97 | DEF_HELPER_FLAGS_4(sve_ldff1bhu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
98 | DEF_HELPER_FLAGS_4(sve_ldff1bsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
99 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
100 | index XXXXXXX..XXXXXXX 100644 | ||
101 | --- a/target/arm/internals.h | ||
102 | +++ b/target/arm/internals.h | ||
103 | @@ -XXX,XX +XXX,XX @@ void arm_log_exception(int idx); | ||
104 | #define LOG2_TAG_GRANULE 4 | ||
105 | #define TAG_GRANULE (1 << LOG2_TAG_GRANULE) | ||
106 | |||
70 | +/* | 107 | +/* |
71 | + * Allwinner H3 System Control emulation | 108 | + * The SVE simd_data field, for memory ops, contains either |
72 | + * | 109 | + * rd (5 bits) or a shift count (2 bits). |
73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
74 | + * | ||
75 | + * This program is free software: you can redistribute it and/or modify | ||
76 | + * it under the terms of the GNU General Public License as published by | ||
77 | + * the Free Software Foundation, either version 2 of the License, or | ||
78 | + * (at your option) any later version. | ||
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
87 | + */ | 110 | + */ |
88 | + | 111 | +#define SVE_MTEDESC_SHIFT 5 |
89 | +#ifndef HW_MISC_ALLWINNER_H3_SYSCTRL_H | 112 | + |
90 | +#define HW_MISC_ALLWINNER_H3_SYSCTRL_H | 113 | /* Bits within a descriptor passed to the helper_mte_check* functions. */ |
91 | + | 114 | FIELD(MTEDESC, MIDX, 0, 4) |
92 | +#include "qom/object.h" | 115 | FIELD(MTEDESC, TBI, 4, 2) |
93 | +#include "hw/sysbus.h" | 116 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c |
94 | + | ||
95 | +/** | ||
96 | + * @name Constants | ||
97 | + * @{ | ||
98 | + */ | ||
99 | + | ||
100 | +/** Highest register address used by System Control device */ | ||
101 | +#define AW_H3_SYSCTRL_REGS_MAXADDR (0x30) | ||
102 | + | ||
103 | +/** Total number of known registers */ | ||
104 | +#define AW_H3_SYSCTRL_REGS_NUM ((AW_H3_SYSCTRL_REGS_MAXADDR / \ | ||
105 | + sizeof(uint32_t)) + 1) | ||
106 | + | ||
107 | +/** @} */ | ||
108 | + | ||
109 | +/** | ||
110 | + * @name Object model | ||
111 | + * @{ | ||
112 | + */ | ||
113 | + | ||
114 | +#define TYPE_AW_H3_SYSCTRL "allwinner-h3-sysctrl" | ||
115 | +#define AW_H3_SYSCTRL(obj) \ | ||
116 | + OBJECT_CHECK(AwH3SysCtrlState, (obj), TYPE_AW_H3_SYSCTRL) | ||
117 | + | ||
118 | +/** @} */ | ||
119 | + | ||
120 | +/** | ||
121 | + * Allwinner H3 System Control object instance state | ||
122 | + */ | ||
123 | +typedef struct AwH3SysCtrlState { | ||
124 | + /*< private >*/ | ||
125 | + SysBusDevice parent_obj; | ||
126 | + /*< public >*/ | ||
127 | + | ||
128 | + /** Maps I/O registers in physical memory */ | ||
129 | + MemoryRegion iomem; | ||
130 | + | ||
131 | + /** Array of hardware registers */ | ||
132 | + uint32_t regs[AW_H3_SYSCTRL_REGS_NUM]; | ||
133 | + | ||
134 | +} AwH3SysCtrlState; | ||
135 | + | ||
136 | +#endif /* HW_MISC_ALLWINNER_H3_SYSCTRL_H */ | ||
137 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
138 | index XXXXXXX..XXXXXXX 100644 | 117 | index XXXXXXX..XXXXXXX 100644 |
139 | --- a/hw/arm/allwinner-h3.c | 118 | --- a/target/arm/sve_helper.c |
140 | +++ b/hw/arm/allwinner-h3.c | 119 | +++ b/target/arm/sve_helper.c |
141 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | 120 | @@ -XXX,XX +XXX,XX @@ static void sve_cont_ldst_watchpoints(SVEContLdSt *info, CPUARMState *env, |
142 | [AW_H3_SRAM_A1] = 0x00000000, | 121 | #endif |
143 | [AW_H3_SRAM_A2] = 0x00044000, | 122 | } |
144 | [AW_H3_SRAM_C] = 0x00010000, | 123 | |
145 | + [AW_H3_SYSCTRL] = 0x01c00000, | 124 | +typedef uint64_t mte_check_fn(CPUARMState *, uint32_t, uint64_t, uintptr_t); |
146 | [AW_H3_EHCI0] = 0x01c1a000, | 125 | + |
147 | [AW_H3_OHCI0] = 0x01c1a400, | 126 | +static inline QEMU_ALWAYS_INLINE |
148 | [AW_H3_EHCI1] = 0x01c1b000, | 127 | +void sve_cont_ldst_mte_check_int(SVEContLdSt *info, CPUARMState *env, |
149 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | 128 | + uint64_t *vg, target_ulong addr, int esize, |
150 | } unimplemented[] = { | 129 | + int msize, uint32_t mtedesc, uintptr_t ra, |
151 | { "d-engine", 0x01000000, 4 * MiB }, | 130 | + mte_check_fn *check) |
152 | { "d-inter", 0x01400000, 128 * KiB }, | ||
153 | - { "syscon", 0x01c00000, 4 * KiB }, | ||
154 | { "dma", 0x01c02000, 4 * KiB }, | ||
155 | { "nfdc", 0x01c03000, 4 * KiB }, | ||
156 | { "ts", 0x01c06000, 4 * KiB }, | ||
157 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
158 | |||
159 | sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), | ||
160 | TYPE_AW_H3_CCU); | ||
161 | + | ||
162 | + sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), | ||
163 | + TYPE_AW_H3_SYSCTRL); | ||
164 | } | ||
165 | |||
166 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
168 | qdev_init_nofail(DEVICE(&s->ccu)); | ||
169 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
170 | |||
171 | + /* System Control */ | ||
172 | + qdev_init_nofail(DEVICE(&s->sysctrl)); | ||
173 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); | ||
174 | + | ||
175 | /* Universal Serial Bus */ | ||
176 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
177 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
178 | diff --git a/hw/misc/allwinner-h3-sysctrl.c b/hw/misc/allwinner-h3-sysctrl.c | ||
179 | new file mode 100644 | ||
180 | index XXXXXXX..XXXXXXX | ||
181 | --- /dev/null | ||
182 | +++ b/hw/misc/allwinner-h3-sysctrl.c | ||
183 | @@ -XXX,XX +XXX,XX @@ | ||
184 | +/* | ||
185 | + * Allwinner H3 System Control emulation | ||
186 | + * | ||
187 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
188 | + * | ||
189 | + * This program is free software: you can redistribute it and/or modify | ||
190 | + * it under the terms of the GNU General Public License as published by | ||
191 | + * the Free Software Foundation, either version 2 of the License, or | ||
192 | + * (at your option) any later version. | ||
193 | + * | ||
194 | + * This program is distributed in the hope that it will be useful, | ||
195 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
196 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
197 | + * GNU General Public License for more details. | ||
198 | + * | ||
199 | + * You should have received a copy of the GNU General Public License | ||
200 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
201 | + */ | ||
202 | + | ||
203 | +#include "qemu/osdep.h" | ||
204 | +#include "qemu/units.h" | ||
205 | +#include "hw/sysbus.h" | ||
206 | +#include "migration/vmstate.h" | ||
207 | +#include "qemu/log.h" | ||
208 | +#include "qemu/module.h" | ||
209 | +#include "hw/misc/allwinner-h3-sysctrl.h" | ||
210 | + | ||
211 | +/* System Control register offsets */ | ||
212 | +enum { | ||
213 | + REG_VER = 0x24, /* Version */ | ||
214 | + REG_EMAC_PHY_CLK = 0x30, /* EMAC PHY Clock */ | ||
215 | +}; | ||
216 | + | ||
217 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
218 | + | ||
219 | +/* System Control register reset values */ | ||
220 | +enum { | ||
221 | + REG_VER_RST = 0x0, | ||
222 | + REG_EMAC_PHY_CLK_RST = 0x58000, | ||
223 | +}; | ||
224 | + | ||
225 | +static uint64_t allwinner_h3_sysctrl_read(void *opaque, hwaddr offset, | ||
226 | + unsigned size) | ||
227 | +{ | 131 | +{ |
228 | + const AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); | 132 | + intptr_t mem_off, reg_off, reg_last; |
229 | + const uint32_t idx = REG_INDEX(offset); | 133 | + |
230 | + | 134 | + /* Process the page only if MemAttr == Tagged. */ |
231 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { | 135 | + if (arm_tlb_mte_tagged(&info->page[0].attrs)) { |
232 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | 136 | + mem_off = info->mem_off_first[0]; |
233 | + __func__, (uint32_t)offset); | 137 | + reg_off = info->reg_off_first[0]; |
234 | + return 0; | 138 | + reg_last = info->reg_off_split; |
139 | + if (reg_last < 0) { | ||
140 | + reg_last = info->reg_off_last[0]; | ||
141 | + } | ||
142 | + | ||
143 | + do { | ||
144 | + uint64_t pg = vg[reg_off >> 6]; | ||
145 | + do { | ||
146 | + if ((pg >> (reg_off & 63)) & 1) { | ||
147 | + check(env, mtedesc, addr, ra); | ||
148 | + } | ||
149 | + reg_off += esize; | ||
150 | + mem_off += msize; | ||
151 | + } while (reg_off <= reg_last && (reg_off & 63)); | ||
152 | + } while (reg_off <= reg_last); | ||
235 | + } | 153 | + } |
236 | + | 154 | + |
237 | + return s->regs[idx]; | 155 | + mem_off = info->mem_off_first[1]; |
238 | +} | 156 | + if (mem_off >= 0 && arm_tlb_mte_tagged(&info->page[1].attrs)) { |
239 | + | 157 | + reg_off = info->reg_off_first[1]; |
240 | +static void allwinner_h3_sysctrl_write(void *opaque, hwaddr offset, | 158 | + reg_last = info->reg_off_last[1]; |
241 | + uint64_t val, unsigned size) | 159 | + |
242 | +{ | 160 | + do { |
243 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); | 161 | + uint64_t pg = vg[reg_off >> 6]; |
244 | + const uint32_t idx = REG_INDEX(offset); | 162 | + do { |
245 | + | 163 | + if ((pg >> (reg_off & 63)) & 1) { |
246 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { | 164 | + check(env, mtedesc, addr, ra); |
247 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | 165 | + } |
248 | + __func__, (uint32_t)offset); | 166 | + reg_off += esize; |
249 | + return; | 167 | + mem_off += msize; |
250 | + } | 168 | + } while (reg_off & 63); |
251 | + | 169 | + } while (reg_off <= reg_last); |
252 | + switch (offset) { | ||
253 | + case REG_VER: /* Version */ | ||
254 | + break; | ||
255 | + default: | ||
256 | + s->regs[idx] = (uint32_t) val; | ||
257 | + break; | ||
258 | + } | 170 | + } |
259 | +} | 171 | +} |
260 | + | 172 | + |
261 | +static const MemoryRegionOps allwinner_h3_sysctrl_ops = { | 173 | +typedef void sve_cont_ldst_mte_check_fn(SVEContLdSt *info, CPUARMState *env, |
262 | + .read = allwinner_h3_sysctrl_read, | 174 | + uint64_t *vg, target_ulong addr, |
263 | + .write = allwinner_h3_sysctrl_write, | 175 | + int esize, int msize, uint32_t mtedesc, |
264 | + .endianness = DEVICE_NATIVE_ENDIAN, | 176 | + uintptr_t ra); |
265 | + .valid = { | 177 | + |
266 | + .min_access_size = 4, | 178 | +static void sve_cont_ldst_mte_check1(SVEContLdSt *info, CPUARMState *env, |
267 | + .max_access_size = 4, | 179 | + uint64_t *vg, target_ulong addr, |
268 | + }, | 180 | + int esize, int msize, uint32_t mtedesc, |
269 | + .impl.min_access_size = 4, | 181 | + uintptr_t ra) |
270 | +}; | ||
271 | + | ||
272 | +static void allwinner_h3_sysctrl_reset(DeviceState *dev) | ||
273 | +{ | 182 | +{ |
274 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(dev); | 183 | + sve_cont_ldst_mte_check_int(info, env, vg, addr, esize, msize, |
275 | + | 184 | + mtedesc, ra, mte_check1); |
276 | + /* Set default values for registers */ | ||
277 | + s->regs[REG_INDEX(REG_VER)] = REG_VER_RST; | ||
278 | + s->regs[REG_INDEX(REG_EMAC_PHY_CLK)] = REG_EMAC_PHY_CLK_RST; | ||
279 | +} | 185 | +} |
280 | + | 186 | + |
281 | +static void allwinner_h3_sysctrl_init(Object *obj) | 187 | +static void sve_cont_ldst_mte_checkN(SVEContLdSt *info, CPUARMState *env, |
188 | + uint64_t *vg, target_ulong addr, | ||
189 | + int esize, int msize, uint32_t mtedesc, | ||
190 | + uintptr_t ra) | ||
282 | +{ | 191 | +{ |
283 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 192 | + sve_cont_ldst_mte_check_int(info, env, vg, addr, esize, msize, |
284 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(obj); | 193 | + mtedesc, ra, mte_checkN); |
285 | + | ||
286 | + /* Memory mapping */ | ||
287 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_sysctrl_ops, s, | ||
288 | + TYPE_AW_H3_SYSCTRL, 4 * KiB); | ||
289 | + sysbus_init_mmio(sbd, &s->iomem); | ||
290 | +} | 194 | +} |
291 | + | 195 | + |
292 | +static const VMStateDescription allwinner_h3_sysctrl_vmstate = { | 196 | + |
293 | + .name = "allwinner-h3-sysctrl", | 197 | /* |
294 | + .version_id = 1, | 198 | * Common helper for all contiguous 1,2,3,4-register predicated stores. |
295 | + .minimum_version_id = 1, | 199 | */ |
296 | + .fields = (VMStateField[]) { | 200 | static inline QEMU_ALWAYS_INLINE |
297 | + VMSTATE_UINT32_ARRAY(regs, AwH3SysCtrlState, AW_H3_SYSCTRL_REGS_NUM), | 201 | void sve_ldN_r(CPUARMState *env, uint64_t *vg, const target_ulong addr, |
298 | + VMSTATE_END_OF_LIST() | 202 | uint32_t desc, const uintptr_t retaddr, |
203 | - const int esz, const int msz, const int N, | ||
204 | + const int esz, const int msz, const int N, uint32_t mtedesc, | ||
205 | sve_ldst1_host_fn *host_fn, | ||
206 | - sve_ldst1_tlb_fn *tlb_fn) | ||
207 | + sve_ldst1_tlb_fn *tlb_fn, | ||
208 | + sve_cont_ldst_mte_check_fn *mte_check_fn) | ||
209 | { | ||
210 | const unsigned rd = simd_data(desc); | ||
211 | const intptr_t reg_max = simd_oprsz(desc); | ||
212 | @@ -XXX,XX +XXX,XX @@ void sve_ldN_r(CPUARMState *env, uint64_t *vg, const target_ulong addr, | ||
213 | sve_cont_ldst_watchpoints(&info, env, vg, addr, 1 << esz, N << msz, | ||
214 | BP_MEM_READ, retaddr); | ||
215 | |||
216 | - /* TODO: MTE check. */ | ||
217 | + /* | ||
218 | + * Handle mte checks for all active elements. | ||
219 | + * Since TBI must be set for MTE, !mtedesc => !mte_active. | ||
220 | + */ | ||
221 | + if (mte_check_fn && mtedesc) { | ||
222 | + mte_check_fn(&info, env, vg, addr, 1 << esz, N << msz, | ||
223 | + mtedesc, retaddr); | ||
299 | + } | 224 | + } |
300 | +}; | 225 | |
301 | + | 226 | flags = info.page[0].flags | info.page[1].flags; |
302 | +static void allwinner_h3_sysctrl_class_init(ObjectClass *klass, void *data) | 227 | if (unlikely(flags != 0)) { |
228 | @@ -XXX,XX +XXX,XX @@ void sve_ldN_r(CPUARMState *env, uint64_t *vg, const target_ulong addr, | ||
229 | } | ||
230 | } | ||
231 | |||
232 | -#define DO_LD1_1(NAME, ESZ) \ | ||
233 | -void HELPER(sve_##NAME##_r)(CPUARMState *env, void *vg, \ | ||
234 | - target_ulong addr, uint32_t desc) \ | ||
235 | -{ \ | ||
236 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, 1, \ | ||
237 | - sve_##NAME##_host, sve_##NAME##_tlb); \ | ||
238 | +static inline QEMU_ALWAYS_INLINE | ||
239 | +void sve_ldN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
240 | + uint32_t desc, const uintptr_t ra, | ||
241 | + const int esz, const int msz, const int N, | ||
242 | + sve_ldst1_host_fn *host_fn, | ||
243 | + sve_ldst1_tlb_fn *tlb_fn) | ||
303 | +{ | 244 | +{ |
304 | + DeviceClass *dc = DEVICE_CLASS(klass); | 245 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
305 | + | 246 | + int bit55 = extract64(addr, 55, 1); |
306 | + dc->reset = allwinner_h3_sysctrl_reset; | 247 | + |
307 | + dc->vmsd = &allwinner_h3_sysctrl_vmstate; | 248 | + /* Remove mtedesc from the normal sve descriptor. */ |
249 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
250 | + | ||
251 | + /* Perform gross MTE suppression early. */ | ||
252 | + if (!tbi_check(desc, bit55) || | ||
253 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
254 | + mtedesc = 0; | ||
255 | + } | ||
256 | + | ||
257 | + sve_ldN_r(env, vg, addr, desc, ra, esz, msz, N, mtedesc, host_fn, tlb_fn, | ||
258 | + N == 1 ? sve_cont_ldst_mte_check1 : sve_cont_ldst_mte_checkN); | ||
259 | } | ||
260 | |||
261 | -#define DO_LD1_2(NAME, ESZ, MSZ) \ | ||
262 | -void HELPER(sve_##NAME##_le_r)(CPUARMState *env, void *vg, \ | ||
263 | - target_ulong addr, uint32_t desc) \ | ||
264 | -{ \ | ||
265 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, \ | ||
266 | - sve_##NAME##_le_host, sve_##NAME##_le_tlb); \ | ||
267 | -} \ | ||
268 | -void HELPER(sve_##NAME##_be_r)(CPUARMState *env, void *vg, \ | ||
269 | - target_ulong addr, uint32_t desc) \ | ||
270 | -{ \ | ||
271 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, \ | ||
272 | - sve_##NAME##_be_host, sve_##NAME##_be_tlb); \ | ||
273 | +#define DO_LD1_1(NAME, ESZ) \ | ||
274 | +void HELPER(sve_##NAME##_r)(CPUARMState *env, void *vg, \ | ||
275 | + target_ulong addr, uint32_t desc) \ | ||
276 | +{ \ | ||
277 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, 1, 0, \ | ||
278 | + sve_##NAME##_host, sve_##NAME##_tlb, NULL); \ | ||
279 | +} \ | ||
280 | +void HELPER(sve_##NAME##_r_mte)(CPUARMState *env, void *vg, \ | ||
281 | + target_ulong addr, uint32_t desc) \ | ||
282 | +{ \ | ||
283 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MO_8, 1, \ | ||
284 | + sve_##NAME##_host, sve_##NAME##_tlb); \ | ||
308 | +} | 285 | +} |
309 | + | 286 | + |
310 | +static const TypeInfo allwinner_h3_sysctrl_info = { | 287 | +#define DO_LD1_2(NAME, ESZ, MSZ) \ |
311 | + .name = TYPE_AW_H3_SYSCTRL, | 288 | +void HELPER(sve_##NAME##_le_r)(CPUARMState *env, void *vg, \ |
312 | + .parent = TYPE_SYS_BUS_DEVICE, | 289 | + target_ulong addr, uint32_t desc) \ |
313 | + .instance_init = allwinner_h3_sysctrl_init, | 290 | +{ \ |
314 | + .instance_size = sizeof(AwH3SysCtrlState), | 291 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, 0, \ |
315 | + .class_init = allwinner_h3_sysctrl_class_init, | 292 | + sve_##NAME##_le_host, sve_##NAME##_le_tlb, NULL); \ |
316 | +}; | 293 | +} \ |
317 | + | 294 | +void HELPER(sve_##NAME##_be_r)(CPUARMState *env, void *vg, \ |
318 | +static void allwinner_h3_sysctrl_register(void) | 295 | + target_ulong addr, uint32_t desc) \ |
319 | +{ | 296 | +{ \ |
320 | + type_register_static(&allwinner_h3_sysctrl_info); | 297 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, 0, \ |
321 | +} | 298 | + sve_##NAME##_be_host, sve_##NAME##_be_tlb, NULL); \ |
322 | + | 299 | +} \ |
323 | +type_init(allwinner_h3_sysctrl_register) | 300 | +void HELPER(sve_##NAME##_le_r_mte)(CPUARMState *env, void *vg, \ |
301 | + target_ulong addr, uint32_t desc) \ | ||
302 | +{ \ | ||
303 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, \ | ||
304 | + sve_##NAME##_le_host, sve_##NAME##_le_tlb); \ | ||
305 | +} \ | ||
306 | +void HELPER(sve_##NAME##_be_r_mte)(CPUARMState *env, void *vg, \ | ||
307 | + target_ulong addr, uint32_t desc) \ | ||
308 | +{ \ | ||
309 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, 1, \ | ||
310 | + sve_##NAME##_be_host, sve_##NAME##_be_tlb); \ | ||
311 | } | ||
312 | |||
313 | DO_LD1_1(ld1bb, MO_8) | ||
314 | @@ -XXX,XX +XXX,XX @@ DO_LD1_2(ld1dd, MO_64, MO_64) | ||
315 | #undef DO_LD1_1 | ||
316 | #undef DO_LD1_2 | ||
317 | |||
318 | -#define DO_LDN_1(N) \ | ||
319 | -void HELPER(sve_ld##N##bb_r)(CPUARMState *env, void *vg, \ | ||
320 | - target_ulong addr, uint32_t desc) \ | ||
321 | -{ \ | ||
322 | - sve_ldN_r(env, vg, addr, desc, GETPC(), MO_8, MO_8, N, \ | ||
323 | - sve_ld1bb_host, sve_ld1bb_tlb); \ | ||
324 | +#define DO_LDN_1(N) \ | ||
325 | +void HELPER(sve_ld##N##bb_r)(CPUARMState *env, void *vg, \ | ||
326 | + target_ulong addr, uint32_t desc) \ | ||
327 | +{ \ | ||
328 | + sve_ldN_r(env, vg, addr, desc, GETPC(), MO_8, MO_8, N, 0, \ | ||
329 | + sve_ld1bb_host, sve_ld1bb_tlb, NULL); \ | ||
330 | +} \ | ||
331 | +void HELPER(sve_ld##N##bb_r_mte)(CPUARMState *env, void *vg, \ | ||
332 | + target_ulong addr, uint32_t desc) \ | ||
333 | +{ \ | ||
334 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), MO_8, MO_8, N, \ | ||
335 | + sve_ld1bb_host, sve_ld1bb_tlb); \ | ||
336 | } | ||
337 | |||
338 | -#define DO_LDN_2(N, SUFF, ESZ) \ | ||
339 | -void HELPER(sve_ld##N##SUFF##_le_r)(CPUARMState *env, void *vg, \ | ||
340 | - target_ulong addr, uint32_t desc) \ | ||
341 | -{ \ | ||
342 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, \ | ||
343 | - sve_ld1##SUFF##_le_host, sve_ld1##SUFF##_le_tlb); \ | ||
344 | -} \ | ||
345 | -void HELPER(sve_ld##N##SUFF##_be_r)(CPUARMState *env, void *vg, \ | ||
346 | - target_ulong addr, uint32_t desc) \ | ||
347 | -{ \ | ||
348 | - sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, \ | ||
349 | - sve_ld1##SUFF##_be_host, sve_ld1##SUFF##_be_tlb); \ | ||
350 | +#define DO_LDN_2(N, SUFF, ESZ) \ | ||
351 | +void HELPER(sve_ld##N##SUFF##_le_r)(CPUARMState *env, void *vg, \ | ||
352 | + target_ulong addr, uint32_t desc) \ | ||
353 | +{ \ | ||
354 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, 0, \ | ||
355 | + sve_ld1##SUFF##_le_host, sve_ld1##SUFF##_le_tlb, NULL); \ | ||
356 | +} \ | ||
357 | +void HELPER(sve_ld##N##SUFF##_be_r)(CPUARMState *env, void *vg, \ | ||
358 | + target_ulong addr, uint32_t desc) \ | ||
359 | +{ \ | ||
360 | + sve_ldN_r(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, 0, \ | ||
361 | + sve_ld1##SUFF##_be_host, sve_ld1##SUFF##_be_tlb, NULL); \ | ||
362 | +} \ | ||
363 | +void HELPER(sve_ld##N##SUFF##_le_r_mte)(CPUARMState *env, void *vg, \ | ||
364 | + target_ulong addr, uint32_t desc) \ | ||
365 | +{ \ | ||
366 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, \ | ||
367 | + sve_ld1##SUFF##_le_host, sve_ld1##SUFF##_le_tlb); \ | ||
368 | +} \ | ||
369 | +void HELPER(sve_ld##N##SUFF##_be_r_mte)(CPUARMState *env, void *vg, \ | ||
370 | + target_ulong addr, uint32_t desc) \ | ||
371 | +{ \ | ||
372 | + sve_ldN_r_mte(env, vg, addr, desc, GETPC(), ESZ, ESZ, N, \ | ||
373 | + sve_ld1##SUFF##_be_host, sve_ld1##SUFF##_be_tlb); \ | ||
374 | } | ||
375 | |||
376 | DO_LDN_1(2) | ||
377 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
378 | index XXXXXXX..XXXXXXX 100644 | ||
379 | --- a/target/arm/translate-sve.c | ||
380 | +++ b/target/arm/translate-sve.c | ||
381 | @@ -XXX,XX +XXX,XX @@ static const uint8_t dtype_esz[16] = { | ||
382 | }; | ||
383 | |||
384 | static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
385 | - int dtype, gen_helper_gvec_mem *fn) | ||
386 | + int dtype, uint32_t mte_n, bool is_write, | ||
387 | + gen_helper_gvec_mem *fn) | ||
388 | { | ||
389 | unsigned vsz = vec_full_reg_size(s); | ||
390 | TCGv_ptr t_pg; | ||
391 | TCGv_i32 t_desc; | ||
392 | - int desc; | ||
393 | + int desc = 0; | ||
394 | |||
395 | - /* For e.g. LD4, there are not enough arguments to pass all 4 | ||
396 | + /* | ||
397 | + * For e.g. LD4, there are not enough arguments to pass all 4 | ||
398 | * registers as pointers, so encode the regno into the data field. | ||
399 | * For consistency, do this even for LD1. | ||
400 | + * TODO: mte_n check here while callers are updated. | ||
401 | */ | ||
402 | - desc = simd_desc(vsz, vsz, zt); | ||
403 | + if (mte_n && s->mte_active[0]) { | ||
404 | + int msz = dtype_msz(dtype); | ||
405 | + | ||
406 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
407 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); | ||
408 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
409 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
410 | + desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << msz); | ||
411 | + desc = FIELD_DP32(desc, MTEDESC, TSIZE, mte_n << msz); | ||
412 | + desc <<= SVE_MTEDESC_SHIFT; | ||
413 | + } | ||
414 | + desc = simd_desc(vsz, vsz, zt | desc); | ||
415 | t_desc = tcg_const_i32(desc); | ||
416 | t_pg = tcg_temp_new_ptr(); | ||
417 | |||
418 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
419 | static void do_ld_zpa(DisasContext *s, int zt, int pg, | ||
420 | TCGv_i64 addr, int dtype, int nreg) | ||
421 | { | ||
422 | - static gen_helper_gvec_mem * const fns[2][16][4] = { | ||
423 | - /* Little-endian */ | ||
424 | - { { gen_helper_sve_ld1bb_r, gen_helper_sve_ld2bb_r, | ||
425 | + static gen_helper_gvec_mem * const fns[2][2][16][4] = { | ||
426 | + { /* mte inactive, little-endian */ | ||
427 | + { { gen_helper_sve_ld1bb_r, gen_helper_sve_ld2bb_r, | ||
428 | gen_helper_sve_ld3bb_r, gen_helper_sve_ld4bb_r }, | ||
429 | - { gen_helper_sve_ld1bhu_r, NULL, NULL, NULL }, | ||
430 | - { gen_helper_sve_ld1bsu_r, NULL, NULL, NULL }, | ||
431 | - { gen_helper_sve_ld1bdu_r, NULL, NULL, NULL }, | ||
432 | + { gen_helper_sve_ld1bhu_r, NULL, NULL, NULL }, | ||
433 | + { gen_helper_sve_ld1bsu_r, NULL, NULL, NULL }, | ||
434 | + { gen_helper_sve_ld1bdu_r, NULL, NULL, NULL }, | ||
435 | |||
436 | - { gen_helper_sve_ld1sds_le_r, NULL, NULL, NULL }, | ||
437 | - { gen_helper_sve_ld1hh_le_r, gen_helper_sve_ld2hh_le_r, | ||
438 | - gen_helper_sve_ld3hh_le_r, gen_helper_sve_ld4hh_le_r }, | ||
439 | - { gen_helper_sve_ld1hsu_le_r, NULL, NULL, NULL }, | ||
440 | - { gen_helper_sve_ld1hdu_le_r, NULL, NULL, NULL }, | ||
441 | + { gen_helper_sve_ld1sds_le_r, NULL, NULL, NULL }, | ||
442 | + { gen_helper_sve_ld1hh_le_r, gen_helper_sve_ld2hh_le_r, | ||
443 | + gen_helper_sve_ld3hh_le_r, gen_helper_sve_ld4hh_le_r }, | ||
444 | + { gen_helper_sve_ld1hsu_le_r, NULL, NULL, NULL }, | ||
445 | + { gen_helper_sve_ld1hdu_le_r, NULL, NULL, NULL }, | ||
446 | |||
447 | - { gen_helper_sve_ld1hds_le_r, NULL, NULL, NULL }, | ||
448 | - { gen_helper_sve_ld1hss_le_r, NULL, NULL, NULL }, | ||
449 | - { gen_helper_sve_ld1ss_le_r, gen_helper_sve_ld2ss_le_r, | ||
450 | - gen_helper_sve_ld3ss_le_r, gen_helper_sve_ld4ss_le_r }, | ||
451 | - { gen_helper_sve_ld1sdu_le_r, NULL, NULL, NULL }, | ||
452 | + { gen_helper_sve_ld1hds_le_r, NULL, NULL, NULL }, | ||
453 | + { gen_helper_sve_ld1hss_le_r, NULL, NULL, NULL }, | ||
454 | + { gen_helper_sve_ld1ss_le_r, gen_helper_sve_ld2ss_le_r, | ||
455 | + gen_helper_sve_ld3ss_le_r, gen_helper_sve_ld4ss_le_r }, | ||
456 | + { gen_helper_sve_ld1sdu_le_r, NULL, NULL, NULL }, | ||
457 | |||
458 | - { gen_helper_sve_ld1bds_r, NULL, NULL, NULL }, | ||
459 | - { gen_helper_sve_ld1bss_r, NULL, NULL, NULL }, | ||
460 | - { gen_helper_sve_ld1bhs_r, NULL, NULL, NULL }, | ||
461 | - { gen_helper_sve_ld1dd_le_r, gen_helper_sve_ld2dd_le_r, | ||
462 | - gen_helper_sve_ld3dd_le_r, gen_helper_sve_ld4dd_le_r } }, | ||
463 | + { gen_helper_sve_ld1bds_r, NULL, NULL, NULL }, | ||
464 | + { gen_helper_sve_ld1bss_r, NULL, NULL, NULL }, | ||
465 | + { gen_helper_sve_ld1bhs_r, NULL, NULL, NULL }, | ||
466 | + { gen_helper_sve_ld1dd_le_r, gen_helper_sve_ld2dd_le_r, | ||
467 | + gen_helper_sve_ld3dd_le_r, gen_helper_sve_ld4dd_le_r } }, | ||
468 | |||
469 | - /* Big-endian */ | ||
470 | - { { gen_helper_sve_ld1bb_r, gen_helper_sve_ld2bb_r, | ||
471 | - gen_helper_sve_ld3bb_r, gen_helper_sve_ld4bb_r }, | ||
472 | - { gen_helper_sve_ld1bhu_r, NULL, NULL, NULL }, | ||
473 | - { gen_helper_sve_ld1bsu_r, NULL, NULL, NULL }, | ||
474 | - { gen_helper_sve_ld1bdu_r, NULL, NULL, NULL }, | ||
475 | + /* mte inactive, big-endian */ | ||
476 | + { { gen_helper_sve_ld1bb_r, gen_helper_sve_ld2bb_r, | ||
477 | + gen_helper_sve_ld3bb_r, gen_helper_sve_ld4bb_r }, | ||
478 | + { gen_helper_sve_ld1bhu_r, NULL, NULL, NULL }, | ||
479 | + { gen_helper_sve_ld1bsu_r, NULL, NULL, NULL }, | ||
480 | + { gen_helper_sve_ld1bdu_r, NULL, NULL, NULL }, | ||
481 | |||
482 | - { gen_helper_sve_ld1sds_be_r, NULL, NULL, NULL }, | ||
483 | - { gen_helper_sve_ld1hh_be_r, gen_helper_sve_ld2hh_be_r, | ||
484 | - gen_helper_sve_ld3hh_be_r, gen_helper_sve_ld4hh_be_r }, | ||
485 | - { gen_helper_sve_ld1hsu_be_r, NULL, NULL, NULL }, | ||
486 | - { gen_helper_sve_ld1hdu_be_r, NULL, NULL, NULL }, | ||
487 | + { gen_helper_sve_ld1sds_be_r, NULL, NULL, NULL }, | ||
488 | + { gen_helper_sve_ld1hh_be_r, gen_helper_sve_ld2hh_be_r, | ||
489 | + gen_helper_sve_ld3hh_be_r, gen_helper_sve_ld4hh_be_r }, | ||
490 | + { gen_helper_sve_ld1hsu_be_r, NULL, NULL, NULL }, | ||
491 | + { gen_helper_sve_ld1hdu_be_r, NULL, NULL, NULL }, | ||
492 | |||
493 | - { gen_helper_sve_ld1hds_be_r, NULL, NULL, NULL }, | ||
494 | - { gen_helper_sve_ld1hss_be_r, NULL, NULL, NULL }, | ||
495 | - { gen_helper_sve_ld1ss_be_r, gen_helper_sve_ld2ss_be_r, | ||
496 | - gen_helper_sve_ld3ss_be_r, gen_helper_sve_ld4ss_be_r }, | ||
497 | - { gen_helper_sve_ld1sdu_be_r, NULL, NULL, NULL }, | ||
498 | + { gen_helper_sve_ld1hds_be_r, NULL, NULL, NULL }, | ||
499 | + { gen_helper_sve_ld1hss_be_r, NULL, NULL, NULL }, | ||
500 | + { gen_helper_sve_ld1ss_be_r, gen_helper_sve_ld2ss_be_r, | ||
501 | + gen_helper_sve_ld3ss_be_r, gen_helper_sve_ld4ss_be_r }, | ||
502 | + { gen_helper_sve_ld1sdu_be_r, NULL, NULL, NULL }, | ||
503 | |||
504 | - { gen_helper_sve_ld1bds_r, NULL, NULL, NULL }, | ||
505 | - { gen_helper_sve_ld1bss_r, NULL, NULL, NULL }, | ||
506 | - { gen_helper_sve_ld1bhs_r, NULL, NULL, NULL }, | ||
507 | - { gen_helper_sve_ld1dd_be_r, gen_helper_sve_ld2dd_be_r, | ||
508 | - gen_helper_sve_ld3dd_be_r, gen_helper_sve_ld4dd_be_r } } | ||
509 | + { gen_helper_sve_ld1bds_r, NULL, NULL, NULL }, | ||
510 | + { gen_helper_sve_ld1bss_r, NULL, NULL, NULL }, | ||
511 | + { gen_helper_sve_ld1bhs_r, NULL, NULL, NULL }, | ||
512 | + { gen_helper_sve_ld1dd_be_r, gen_helper_sve_ld2dd_be_r, | ||
513 | + gen_helper_sve_ld3dd_be_r, gen_helper_sve_ld4dd_be_r } } }, | ||
514 | + | ||
515 | + { /* mte active, little-endian */ | ||
516 | + { { gen_helper_sve_ld1bb_r_mte, | ||
517 | + gen_helper_sve_ld2bb_r_mte, | ||
518 | + gen_helper_sve_ld3bb_r_mte, | ||
519 | + gen_helper_sve_ld4bb_r_mte }, | ||
520 | + { gen_helper_sve_ld1bhu_r_mte, NULL, NULL, NULL }, | ||
521 | + { gen_helper_sve_ld1bsu_r_mte, NULL, NULL, NULL }, | ||
522 | + { gen_helper_sve_ld1bdu_r_mte, NULL, NULL, NULL }, | ||
523 | + | ||
524 | + { gen_helper_sve_ld1sds_le_r_mte, NULL, NULL, NULL }, | ||
525 | + { gen_helper_sve_ld1hh_le_r_mte, | ||
526 | + gen_helper_sve_ld2hh_le_r_mte, | ||
527 | + gen_helper_sve_ld3hh_le_r_mte, | ||
528 | + gen_helper_sve_ld4hh_le_r_mte }, | ||
529 | + { gen_helper_sve_ld1hsu_le_r_mte, NULL, NULL, NULL }, | ||
530 | + { gen_helper_sve_ld1hdu_le_r_mte, NULL, NULL, NULL }, | ||
531 | + | ||
532 | + { gen_helper_sve_ld1hds_le_r_mte, NULL, NULL, NULL }, | ||
533 | + { gen_helper_sve_ld1hss_le_r_mte, NULL, NULL, NULL }, | ||
534 | + { gen_helper_sve_ld1ss_le_r_mte, | ||
535 | + gen_helper_sve_ld2ss_le_r_mte, | ||
536 | + gen_helper_sve_ld3ss_le_r_mte, | ||
537 | + gen_helper_sve_ld4ss_le_r_mte }, | ||
538 | + { gen_helper_sve_ld1sdu_le_r_mte, NULL, NULL, NULL }, | ||
539 | + | ||
540 | + { gen_helper_sve_ld1bds_r_mte, NULL, NULL, NULL }, | ||
541 | + { gen_helper_sve_ld1bss_r_mte, NULL, NULL, NULL }, | ||
542 | + { gen_helper_sve_ld1bhs_r_mte, NULL, NULL, NULL }, | ||
543 | + { gen_helper_sve_ld1dd_le_r_mte, | ||
544 | + gen_helper_sve_ld2dd_le_r_mte, | ||
545 | + gen_helper_sve_ld3dd_le_r_mte, | ||
546 | + gen_helper_sve_ld4dd_le_r_mte } }, | ||
547 | + | ||
548 | + /* mte active, big-endian */ | ||
549 | + { { gen_helper_sve_ld1bb_r_mte, | ||
550 | + gen_helper_sve_ld2bb_r_mte, | ||
551 | + gen_helper_sve_ld3bb_r_mte, | ||
552 | + gen_helper_sve_ld4bb_r_mte }, | ||
553 | + { gen_helper_sve_ld1bhu_r_mte, NULL, NULL, NULL }, | ||
554 | + { gen_helper_sve_ld1bsu_r_mte, NULL, NULL, NULL }, | ||
555 | + { gen_helper_sve_ld1bdu_r_mte, NULL, NULL, NULL }, | ||
556 | + | ||
557 | + { gen_helper_sve_ld1sds_be_r_mte, NULL, NULL, NULL }, | ||
558 | + { gen_helper_sve_ld1hh_be_r_mte, | ||
559 | + gen_helper_sve_ld2hh_be_r_mte, | ||
560 | + gen_helper_sve_ld3hh_be_r_mte, | ||
561 | + gen_helper_sve_ld4hh_be_r_mte }, | ||
562 | + { gen_helper_sve_ld1hsu_be_r_mte, NULL, NULL, NULL }, | ||
563 | + { gen_helper_sve_ld1hdu_be_r_mte, NULL, NULL, NULL }, | ||
564 | + | ||
565 | + { gen_helper_sve_ld1hds_be_r_mte, NULL, NULL, NULL }, | ||
566 | + { gen_helper_sve_ld1hss_be_r_mte, NULL, NULL, NULL }, | ||
567 | + { gen_helper_sve_ld1ss_be_r_mte, | ||
568 | + gen_helper_sve_ld2ss_be_r_mte, | ||
569 | + gen_helper_sve_ld3ss_be_r_mte, | ||
570 | + gen_helper_sve_ld4ss_be_r_mte }, | ||
571 | + { gen_helper_sve_ld1sdu_be_r_mte, NULL, NULL, NULL }, | ||
572 | + | ||
573 | + { gen_helper_sve_ld1bds_r_mte, NULL, NULL, NULL }, | ||
574 | + { gen_helper_sve_ld1bss_r_mte, NULL, NULL, NULL }, | ||
575 | + { gen_helper_sve_ld1bhs_r_mte, NULL, NULL, NULL }, | ||
576 | + { gen_helper_sve_ld1dd_be_r_mte, | ||
577 | + gen_helper_sve_ld2dd_be_r_mte, | ||
578 | + gen_helper_sve_ld3dd_be_r_mte, | ||
579 | + gen_helper_sve_ld4dd_be_r_mte } } }, | ||
580 | }; | ||
581 | - gen_helper_gvec_mem *fn = fns[s->be_data == MO_BE][dtype][nreg]; | ||
582 | + gen_helper_gvec_mem *fn | ||
583 | + = fns[s->mte_active[0]][s->be_data == MO_BE][dtype][nreg]; | ||
584 | |||
585 | - /* While there are holes in the table, they are not | ||
586 | + /* | ||
587 | + * While there are holes in the table, they are not | ||
588 | * accessible via the instruction encoding. | ||
589 | */ | ||
590 | assert(fn != NULL); | ||
591 | - do_mem_zpa(s, zt, pg, addr, dtype, fn); | ||
592 | + do_mem_zpa(s, zt, pg, addr, dtype, nreg, false, fn); | ||
593 | } | ||
594 | |||
595 | static bool trans_LD_zprr(DisasContext *s, arg_rprr_load *a) | ||
596 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDFF1_zprr(DisasContext *s, arg_rprr_load *a) | ||
597 | TCGv_i64 addr = new_tmp_a64(s); | ||
598 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); | ||
599 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
600 | - do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, | ||
601 | + do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 0, false, | ||
602 | fns[s->be_data == MO_BE][a->dtype]); | ||
603 | } | ||
604 | return true; | ||
605 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a) | ||
606 | TCGv_i64 addr = new_tmp_a64(s); | ||
607 | |||
608 | tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), off); | ||
609 | - do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, | ||
610 | + do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 0, false, | ||
611 | fns[s->be_data == MO_BE][a->dtype]); | ||
612 | } | ||
613 | return true; | ||
614 | @@ -XXX,XX +XXX,XX @@ static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
615 | fn = fn_multiple[be][nreg - 1][msz]; | ||
616 | } | ||
617 | assert(fn != NULL); | ||
618 | - do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), fn); | ||
619 | + do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), 0, true, fn); | ||
620 | } | ||
621 | |||
622 | static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a) | ||
324 | -- | 623 | -- |
325 | 2.20.1 | 624 | 2.20.1 |
326 | 625 | ||
327 | 626 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | i.MX25 supports two USB controllers. Let's wire them up. | 3 | Because the elements are sequential, we can eliminate many tests all |
4 | 4 | at once when the tag hits TCMA, or if the page(s) are not Tagged. | |
5 | With this patch, imx25-pdk can boot from both USB ports. | 5 | |
6 | |||
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Message-id: 20200310215146.19688-3-linux@roeck-us.net | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200626033144.790098-35-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 10 | --- |
12 | include/hw/arm/fsl-imx25.h | 9 +++++++++ | 11 | target/arm/helper-sve.h | 47 +++++++++++ |
13 | hw/arm/fsl-imx25.c | 24 ++++++++++++++++++++++++ | 12 | target/arm/sve_helper.c | 95 ++++++++++++++++------ |
14 | 2 files changed, 33 insertions(+) | 13 | target/arm/translate-sve.c | 162 ++++++++++++++++++++++++------------- |
15 | 14 | 3 files changed, 226 insertions(+), 78 deletions(-) | |
16 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h | 15 | |
16 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/include/hw/arm/fsl-imx25.h | 18 | --- a/target/arm/helper-sve.h |
19 | +++ b/include/hw/arm/fsl-imx25.h | 19 | +++ b/target/arm/helper-sve.h |
20 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_st1hd_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
21 | #include "hw/i2c/imx_i2c.h" | 21 | DEF_HELPER_FLAGS_4(sve_st1sd_le_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
22 | #include "hw/gpio/imx_gpio.h" | 22 | DEF_HELPER_FLAGS_4(sve_st1sd_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
23 | #include "hw/sd/sdhci.h" | 23 | |
24 | +#include "hw/usb/chipidea.h" | 24 | +DEF_HELPER_FLAGS_4(sve_st1bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
25 | #include "exec/memory.h" | 25 | +DEF_HELPER_FLAGS_4(sve_st2bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
26 | #include "target/arm/cpu.h" | 26 | +DEF_HELPER_FLAGS_4(sve_st3bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
27 | 27 | +DEF_HELPER_FLAGS_4(sve_st4bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | |
28 | @@ -XXX,XX +XXX,XX @@ | 28 | + |
29 | #define FSL_IMX25_NUM_I2CS 3 | 29 | +DEF_HELPER_FLAGS_4(sve_st1hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
30 | #define FSL_IMX25_NUM_GPIOS 4 | 30 | +DEF_HELPER_FLAGS_4(sve_st2hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
31 | #define FSL_IMX25_NUM_ESDHCS 2 | 31 | +DEF_HELPER_FLAGS_4(sve_st3hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
32 | +#define FSL_IMX25_NUM_USBS 2 | 32 | +DEF_HELPER_FLAGS_4(sve_st4hh_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
33 | 33 | + | |
34 | typedef struct FslIMX25State { | 34 | +DEF_HELPER_FLAGS_4(sve_st1hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
35 | /*< private >*/ | 35 | +DEF_HELPER_FLAGS_4(sve_st2hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 36 | +DEF_HELPER_FLAGS_4(sve_st3hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
37 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | 37 | +DEF_HELPER_FLAGS_4(sve_st4hh_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
38 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | 38 | + |
39 | SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | 39 | +DEF_HELPER_FLAGS_4(sve_st1ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
40 | + ChipideaState usb[FSL_IMX25_NUM_USBS]; | 40 | +DEF_HELPER_FLAGS_4(sve_st2ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
41 | MemoryRegion rom[2]; | 41 | +DEF_HELPER_FLAGS_4(sve_st3ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
42 | MemoryRegion iram; | 42 | +DEF_HELPER_FLAGS_4(sve_st4ss_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
43 | MemoryRegion iram_alias; | 43 | + |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 44 | +DEF_HELPER_FLAGS_4(sve_st1ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
45 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | 45 | +DEF_HELPER_FLAGS_4(sve_st2ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
46 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | 46 | +DEF_HELPER_FLAGS_4(sve_st3ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
47 | #define FSL_IMX25_GPIO2_SIZE 0x4000 | 47 | +DEF_HELPER_FLAGS_4(sve_st4ss_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
48 | +#define FSL_IMX25_USB1_ADDR 0x53FF4000 | 48 | + |
49 | +#define FSL_IMX25_USB1_SIZE 0x0200 | 49 | +DEF_HELPER_FLAGS_4(sve_st1dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
50 | +#define FSL_IMX25_USB2_ADDR 0x53FF4400 | 50 | +DEF_HELPER_FLAGS_4(sve_st2dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
51 | +#define FSL_IMX25_USB2_SIZE 0x0200 | 51 | +DEF_HELPER_FLAGS_4(sve_st3dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
52 | #define FSL_IMX25_AVIC_ADDR 0x68000000 | 52 | +DEF_HELPER_FLAGS_4(sve_st4dd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
53 | #define FSL_IMX25_AVIC_SIZE 0x4000 | 53 | + |
54 | #define FSL_IMX25_IRAM_ADDR 0x78000000 | 54 | +DEF_HELPER_FLAGS_4(sve_st1dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
55 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 55 | +DEF_HELPER_FLAGS_4(sve_st2dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
56 | #define FSL_IMX25_GPIO4_IRQ 23 | 56 | +DEF_HELPER_FLAGS_4(sve_st3dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
57 | #define FSL_IMX25_ESDHC1_IRQ 9 | 57 | +DEF_HELPER_FLAGS_4(sve_st4dd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
58 | #define FSL_IMX25_ESDHC2_IRQ 8 | 58 | + |
59 | +#define FSL_IMX25_USB1_IRQ 37 | 59 | +DEF_HELPER_FLAGS_4(sve_st1bh_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
60 | +#define FSL_IMX25_USB2_IRQ 35 | 60 | +DEF_HELPER_FLAGS_4(sve_st1bs_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
61 | 61 | +DEF_HELPER_FLAGS_4(sve_st1bd_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | |
62 | #endif /* FSL_IMX25_H */ | 62 | + |
63 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | 63 | +DEF_HELPER_FLAGS_4(sve_st1hs_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
64 | +DEF_HELPER_FLAGS_4(sve_st1hd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
65 | +DEF_HELPER_FLAGS_4(sve_st1hs_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
66 | +DEF_HELPER_FLAGS_4(sve_st1hd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
67 | + | ||
68 | +DEF_HELPER_FLAGS_4(sve_st1sd_le_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
69 | +DEF_HELPER_FLAGS_4(sve_st1sd_be_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
70 | + | ||
71 | DEF_HELPER_FLAGS_6(sve_ldbsu_zsu, TCG_CALL_NO_WG, | ||
72 | void, env, ptr, ptr, ptr, tl, i32) | ||
73 | DEF_HELPER_FLAGS_6(sve_ldhsu_le_zsu, TCG_CALL_NO_WG, | ||
74 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
64 | index XXXXXXX..XXXXXXX 100644 | 75 | index XXXXXXX..XXXXXXX 100644 |
65 | --- a/hw/arm/fsl-imx25.c | 76 | --- a/target/arm/sve_helper.c |
66 | +++ b/hw/arm/fsl-imx25.c | 77 | +++ b/target/arm/sve_helper.c |
67 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | 78 | @@ -XXX,XX +XXX,XX @@ DO_LDFF1_LDNF1_2(dd, MO_64, MO_64) |
68 | sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), | 79 | */ |
69 | TYPE_IMX_USDHC); | 80 | |
81 | static inline QEMU_ALWAYS_INLINE | ||
82 | -void sve_stN_r(CPUARMState *env, uint64_t *vg, target_ulong addr, uint32_t desc, | ||
83 | - const uintptr_t retaddr, const int esz, | ||
84 | - const int msz, const int N, | ||
85 | +void sve_stN_r(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
86 | + uint32_t desc, const uintptr_t retaddr, | ||
87 | + const int esz, const int msz, const int N, uint32_t mtedesc, | ||
88 | sve_ldst1_host_fn *host_fn, | ||
89 | - sve_ldst1_tlb_fn *tlb_fn) | ||
90 | + sve_ldst1_tlb_fn *tlb_fn, | ||
91 | + sve_cont_ldst_mte_check_fn *mte_check_fn) | ||
92 | { | ||
93 | const unsigned rd = simd_data(desc); | ||
94 | const intptr_t reg_max = simd_oprsz(desc); | ||
95 | @@ -XXX,XX +XXX,XX @@ void sve_stN_r(CPUARMState *env, uint64_t *vg, target_ulong addr, uint32_t desc, | ||
96 | sve_cont_ldst_watchpoints(&info, env, vg, addr, 1 << esz, N << msz, | ||
97 | BP_MEM_WRITE, retaddr); | ||
98 | |||
99 | - /* TODO: MTE check. */ | ||
100 | + /* | ||
101 | + * Handle mte checks for all active elements. | ||
102 | + * Since TBI must be set for MTE, !mtedesc => !mte_active. | ||
103 | + */ | ||
104 | + if (mte_check_fn && mtedesc) { | ||
105 | + mte_check_fn(&info, env, vg, addr, 1 << esz, N << msz, | ||
106 | + mtedesc, retaddr); | ||
107 | + } | ||
108 | |||
109 | flags = info.page[0].flags | info.page[1].flags; | ||
110 | if (unlikely(flags != 0)) { | ||
111 | @@ -XXX,XX +XXX,XX @@ void sve_stN_r(CPUARMState *env, uint64_t *vg, target_ulong addr, uint32_t desc, | ||
70 | } | 112 | } |
71 | + | 113 | } |
72 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { | 114 | |
73 | + sysbus_init_child_obj(obj, "usb[*]", &s->usb[i], sizeof(s->usb[i]), | 115 | -#define DO_STN_1(N, NAME, ESZ) \ |
74 | + TYPE_CHIPIDEA); | 116 | -void HELPER(sve_st##N##NAME##_r)(CPUARMState *env, void *vg, \ |
117 | - target_ulong addr, uint32_t desc) \ | ||
118 | -{ \ | ||
119 | - sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, N, \ | ||
120 | - sve_st1##NAME##_host, sve_st1##NAME##_tlb); \ | ||
121 | +static inline QEMU_ALWAYS_INLINE | ||
122 | +void sve_stN_r_mte(CPUARMState *env, uint64_t *vg, target_ulong addr, | ||
123 | + uint32_t desc, const uintptr_t ra, | ||
124 | + const int esz, const int msz, const int N, | ||
125 | + sve_ldst1_host_fn *host_fn, | ||
126 | + sve_ldst1_tlb_fn *tlb_fn) | ||
127 | +{ | ||
128 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
129 | + int bit55 = extract64(addr, 55, 1); | ||
130 | + | ||
131 | + /* Remove mtedesc from the normal sve descriptor. */ | ||
132 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
133 | + | ||
134 | + /* Perform gross MTE suppression early. */ | ||
135 | + if (!tbi_check(desc, bit55) || | ||
136 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
137 | + mtedesc = 0; | ||
75 | + } | 138 | + } |
76 | + | 139 | + |
140 | + sve_stN_r(env, vg, addr, desc, ra, esz, msz, N, mtedesc, host_fn, tlb_fn, | ||
141 | + N == 1 ? sve_cont_ldst_mte_check1 : sve_cont_ldst_mte_checkN); | ||
77 | } | 142 | } |
78 | 143 | ||
79 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) | 144 | -#define DO_STN_2(N, NAME, ESZ, MSZ) \ |
80 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) | 145 | -void HELPER(sve_st##N##NAME##_le_r)(CPUARMState *env, void *vg, \ |
81 | esdhc_table[i].irq)); | 146 | - target_ulong addr, uint32_t desc) \ |
147 | -{ \ | ||
148 | - sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, \ | ||
149 | - sve_st1##NAME##_le_host, sve_st1##NAME##_le_tlb); \ | ||
150 | -} \ | ||
151 | -void HELPER(sve_st##N##NAME##_be_r)(CPUARMState *env, void *vg, \ | ||
152 | - target_ulong addr, uint32_t desc) \ | ||
153 | -{ \ | ||
154 | - sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, \ | ||
155 | - sve_st1##NAME##_be_host, sve_st1##NAME##_be_tlb); \ | ||
156 | +#define DO_STN_1(N, NAME, ESZ) \ | ||
157 | +void HELPER(sve_st##N##NAME##_r)(CPUARMState *env, void *vg, \ | ||
158 | + target_ulong addr, uint32_t desc) \ | ||
159 | +{ \ | ||
160 | + sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, N, 0, \ | ||
161 | + sve_st1##NAME##_host, sve_st1##NAME##_tlb, NULL); \ | ||
162 | +} \ | ||
163 | +void HELPER(sve_st##N##NAME##_r_mte)(CPUARMState *env, void *vg, \ | ||
164 | + target_ulong addr, uint32_t desc) \ | ||
165 | +{ \ | ||
166 | + sve_stN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MO_8, N, \ | ||
167 | + sve_st1##NAME##_host, sve_st1##NAME##_tlb); \ | ||
168 | +} | ||
169 | + | ||
170 | +#define DO_STN_2(N, NAME, ESZ, MSZ) \ | ||
171 | +void HELPER(sve_st##N##NAME##_le_r)(CPUARMState *env, void *vg, \ | ||
172 | + target_ulong addr, uint32_t desc) \ | ||
173 | +{ \ | ||
174 | + sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, 0, \ | ||
175 | + sve_st1##NAME##_le_host, sve_st1##NAME##_le_tlb, NULL); \ | ||
176 | +} \ | ||
177 | +void HELPER(sve_st##N##NAME##_be_r)(CPUARMState *env, void *vg, \ | ||
178 | + target_ulong addr, uint32_t desc) \ | ||
179 | +{ \ | ||
180 | + sve_stN_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, 0, \ | ||
181 | + sve_st1##NAME##_be_host, sve_st1##NAME##_be_tlb, NULL); \ | ||
182 | +} \ | ||
183 | +void HELPER(sve_st##N##NAME##_le_r_mte)(CPUARMState *env, void *vg, \ | ||
184 | + target_ulong addr, uint32_t desc) \ | ||
185 | +{ \ | ||
186 | + sve_stN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, \ | ||
187 | + sve_st1##NAME##_le_host, sve_st1##NAME##_le_tlb); \ | ||
188 | +} \ | ||
189 | +void HELPER(sve_st##N##NAME##_be_r_mte)(CPUARMState *env, void *vg, \ | ||
190 | + target_ulong addr, uint32_t desc) \ | ||
191 | +{ \ | ||
192 | + sve_stN_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, N, \ | ||
193 | + sve_st1##NAME##_be_host, sve_st1##NAME##_be_tlb); \ | ||
194 | } | ||
195 | |||
196 | DO_STN_1(1, bb, MO_8) | ||
197 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
198 | index XXXXXXX..XXXXXXX 100644 | ||
199 | --- a/target/arm/translate-sve.c | ||
200 | +++ b/target/arm/translate-sve.c | ||
201 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1R_zpri(DisasContext *s, arg_rpri_load *a) | ||
202 | static void do_st_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
203 | int msz, int esz, int nreg) | ||
204 | { | ||
205 | - static gen_helper_gvec_mem * const fn_single[2][4][4] = { | ||
206 | - { { gen_helper_sve_st1bb_r, | ||
207 | - gen_helper_sve_st1bh_r, | ||
208 | - gen_helper_sve_st1bs_r, | ||
209 | - gen_helper_sve_st1bd_r }, | ||
210 | - { NULL, | ||
211 | - gen_helper_sve_st1hh_le_r, | ||
212 | - gen_helper_sve_st1hs_le_r, | ||
213 | - gen_helper_sve_st1hd_le_r }, | ||
214 | - { NULL, NULL, | ||
215 | - gen_helper_sve_st1ss_le_r, | ||
216 | - gen_helper_sve_st1sd_le_r }, | ||
217 | - { NULL, NULL, NULL, | ||
218 | - gen_helper_sve_st1dd_le_r } }, | ||
219 | - { { gen_helper_sve_st1bb_r, | ||
220 | - gen_helper_sve_st1bh_r, | ||
221 | - gen_helper_sve_st1bs_r, | ||
222 | - gen_helper_sve_st1bd_r }, | ||
223 | - { NULL, | ||
224 | - gen_helper_sve_st1hh_be_r, | ||
225 | - gen_helper_sve_st1hs_be_r, | ||
226 | - gen_helper_sve_st1hd_be_r }, | ||
227 | - { NULL, NULL, | ||
228 | - gen_helper_sve_st1ss_be_r, | ||
229 | - gen_helper_sve_st1sd_be_r }, | ||
230 | - { NULL, NULL, NULL, | ||
231 | - gen_helper_sve_st1dd_be_r } }, | ||
232 | + static gen_helper_gvec_mem * const fn_single[2][2][4][4] = { | ||
233 | + { { { gen_helper_sve_st1bb_r, | ||
234 | + gen_helper_sve_st1bh_r, | ||
235 | + gen_helper_sve_st1bs_r, | ||
236 | + gen_helper_sve_st1bd_r }, | ||
237 | + { NULL, | ||
238 | + gen_helper_sve_st1hh_le_r, | ||
239 | + gen_helper_sve_st1hs_le_r, | ||
240 | + gen_helper_sve_st1hd_le_r }, | ||
241 | + { NULL, NULL, | ||
242 | + gen_helper_sve_st1ss_le_r, | ||
243 | + gen_helper_sve_st1sd_le_r }, | ||
244 | + { NULL, NULL, NULL, | ||
245 | + gen_helper_sve_st1dd_le_r } }, | ||
246 | + { { gen_helper_sve_st1bb_r, | ||
247 | + gen_helper_sve_st1bh_r, | ||
248 | + gen_helper_sve_st1bs_r, | ||
249 | + gen_helper_sve_st1bd_r }, | ||
250 | + { NULL, | ||
251 | + gen_helper_sve_st1hh_be_r, | ||
252 | + gen_helper_sve_st1hs_be_r, | ||
253 | + gen_helper_sve_st1hd_be_r }, | ||
254 | + { NULL, NULL, | ||
255 | + gen_helper_sve_st1ss_be_r, | ||
256 | + gen_helper_sve_st1sd_be_r }, | ||
257 | + { NULL, NULL, NULL, | ||
258 | + gen_helper_sve_st1dd_be_r } } }, | ||
259 | + | ||
260 | + { { { gen_helper_sve_st1bb_r_mte, | ||
261 | + gen_helper_sve_st1bh_r_mte, | ||
262 | + gen_helper_sve_st1bs_r_mte, | ||
263 | + gen_helper_sve_st1bd_r_mte }, | ||
264 | + { NULL, | ||
265 | + gen_helper_sve_st1hh_le_r_mte, | ||
266 | + gen_helper_sve_st1hs_le_r_mte, | ||
267 | + gen_helper_sve_st1hd_le_r_mte }, | ||
268 | + { NULL, NULL, | ||
269 | + gen_helper_sve_st1ss_le_r_mte, | ||
270 | + gen_helper_sve_st1sd_le_r_mte }, | ||
271 | + { NULL, NULL, NULL, | ||
272 | + gen_helper_sve_st1dd_le_r_mte } }, | ||
273 | + { { gen_helper_sve_st1bb_r_mte, | ||
274 | + gen_helper_sve_st1bh_r_mte, | ||
275 | + gen_helper_sve_st1bs_r_mte, | ||
276 | + gen_helper_sve_st1bd_r_mte }, | ||
277 | + { NULL, | ||
278 | + gen_helper_sve_st1hh_be_r_mte, | ||
279 | + gen_helper_sve_st1hs_be_r_mte, | ||
280 | + gen_helper_sve_st1hd_be_r_mte }, | ||
281 | + { NULL, NULL, | ||
282 | + gen_helper_sve_st1ss_be_r_mte, | ||
283 | + gen_helper_sve_st1sd_be_r_mte }, | ||
284 | + { NULL, NULL, NULL, | ||
285 | + gen_helper_sve_st1dd_be_r_mte } } }, | ||
286 | }; | ||
287 | - static gen_helper_gvec_mem * const fn_multiple[2][3][4] = { | ||
288 | - { { gen_helper_sve_st2bb_r, | ||
289 | - gen_helper_sve_st2hh_le_r, | ||
290 | - gen_helper_sve_st2ss_le_r, | ||
291 | - gen_helper_sve_st2dd_le_r }, | ||
292 | - { gen_helper_sve_st3bb_r, | ||
293 | - gen_helper_sve_st3hh_le_r, | ||
294 | - gen_helper_sve_st3ss_le_r, | ||
295 | - gen_helper_sve_st3dd_le_r }, | ||
296 | - { gen_helper_sve_st4bb_r, | ||
297 | - gen_helper_sve_st4hh_le_r, | ||
298 | - gen_helper_sve_st4ss_le_r, | ||
299 | - gen_helper_sve_st4dd_le_r } }, | ||
300 | - { { gen_helper_sve_st2bb_r, | ||
301 | - gen_helper_sve_st2hh_be_r, | ||
302 | - gen_helper_sve_st2ss_be_r, | ||
303 | - gen_helper_sve_st2dd_be_r }, | ||
304 | - { gen_helper_sve_st3bb_r, | ||
305 | - gen_helper_sve_st3hh_be_r, | ||
306 | - gen_helper_sve_st3ss_be_r, | ||
307 | - gen_helper_sve_st3dd_be_r }, | ||
308 | - { gen_helper_sve_st4bb_r, | ||
309 | - gen_helper_sve_st4hh_be_r, | ||
310 | - gen_helper_sve_st4ss_be_r, | ||
311 | - gen_helper_sve_st4dd_be_r } }, | ||
312 | + static gen_helper_gvec_mem * const fn_multiple[2][2][3][4] = { | ||
313 | + { { { gen_helper_sve_st2bb_r, | ||
314 | + gen_helper_sve_st2hh_le_r, | ||
315 | + gen_helper_sve_st2ss_le_r, | ||
316 | + gen_helper_sve_st2dd_le_r }, | ||
317 | + { gen_helper_sve_st3bb_r, | ||
318 | + gen_helper_sve_st3hh_le_r, | ||
319 | + gen_helper_sve_st3ss_le_r, | ||
320 | + gen_helper_sve_st3dd_le_r }, | ||
321 | + { gen_helper_sve_st4bb_r, | ||
322 | + gen_helper_sve_st4hh_le_r, | ||
323 | + gen_helper_sve_st4ss_le_r, | ||
324 | + gen_helper_sve_st4dd_le_r } }, | ||
325 | + { { gen_helper_sve_st2bb_r, | ||
326 | + gen_helper_sve_st2hh_be_r, | ||
327 | + gen_helper_sve_st2ss_be_r, | ||
328 | + gen_helper_sve_st2dd_be_r }, | ||
329 | + { gen_helper_sve_st3bb_r, | ||
330 | + gen_helper_sve_st3hh_be_r, | ||
331 | + gen_helper_sve_st3ss_be_r, | ||
332 | + gen_helper_sve_st3dd_be_r }, | ||
333 | + { gen_helper_sve_st4bb_r, | ||
334 | + gen_helper_sve_st4hh_be_r, | ||
335 | + gen_helper_sve_st4ss_be_r, | ||
336 | + gen_helper_sve_st4dd_be_r } } }, | ||
337 | + { { { gen_helper_sve_st2bb_r_mte, | ||
338 | + gen_helper_sve_st2hh_le_r_mte, | ||
339 | + gen_helper_sve_st2ss_le_r_mte, | ||
340 | + gen_helper_sve_st2dd_le_r_mte }, | ||
341 | + { gen_helper_sve_st3bb_r_mte, | ||
342 | + gen_helper_sve_st3hh_le_r_mte, | ||
343 | + gen_helper_sve_st3ss_le_r_mte, | ||
344 | + gen_helper_sve_st3dd_le_r_mte }, | ||
345 | + { gen_helper_sve_st4bb_r_mte, | ||
346 | + gen_helper_sve_st4hh_le_r_mte, | ||
347 | + gen_helper_sve_st4ss_le_r_mte, | ||
348 | + gen_helper_sve_st4dd_le_r_mte } }, | ||
349 | + { { gen_helper_sve_st2bb_r_mte, | ||
350 | + gen_helper_sve_st2hh_be_r_mte, | ||
351 | + gen_helper_sve_st2ss_be_r_mte, | ||
352 | + gen_helper_sve_st2dd_be_r_mte }, | ||
353 | + { gen_helper_sve_st3bb_r_mte, | ||
354 | + gen_helper_sve_st3hh_be_r_mte, | ||
355 | + gen_helper_sve_st3ss_be_r_mte, | ||
356 | + gen_helper_sve_st3dd_be_r_mte }, | ||
357 | + { gen_helper_sve_st4bb_r_mte, | ||
358 | + gen_helper_sve_st4hh_be_r_mte, | ||
359 | + gen_helper_sve_st4ss_be_r_mte, | ||
360 | + gen_helper_sve_st4dd_be_r_mte } } }, | ||
361 | }; | ||
362 | gen_helper_gvec_mem *fn; | ||
363 | int be = s->be_data == MO_BE; | ||
364 | |||
365 | if (nreg == 0) { | ||
366 | /* ST1 */ | ||
367 | - fn = fn_single[be][msz][esz]; | ||
368 | + fn = fn_single[s->mte_active[0]][be][msz][esz]; | ||
369 | + nreg = 1; | ||
370 | } else { | ||
371 | /* ST2, ST3, ST4 -- msz == esz, enforced by encoding */ | ||
372 | assert(msz == esz); | ||
373 | - fn = fn_multiple[be][nreg - 1][msz]; | ||
374 | + fn = fn_multiple[s->mte_active[0]][be][nreg - 1][msz]; | ||
82 | } | 375 | } |
83 | 376 | assert(fn != NULL); | |
84 | + /* USB */ | 377 | - do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), 0, true, fn); |
85 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { | 378 | + do_mem_zpa(s, zt, pg, addr, msz_dtype(s, msz), nreg, true, fn); |
86 | + static const struct { | 379 | } |
87 | + hwaddr addr; | 380 | |
88 | + unsigned int irq; | 381 | static bool trans_ST_zprr(DisasContext *s, arg_rprr_store *a) |
89 | + } usb_table[FSL_IMX25_NUM_USBS] = { | ||
90 | + { FSL_IMX25_USB1_ADDR, FSL_IMX25_USB1_IRQ }, | ||
91 | + { FSL_IMX25_USB2_ADDR, FSL_IMX25_USB2_IRQ }, | ||
92 | + }; | ||
93 | + | ||
94 | + object_property_set_bool(OBJECT(&s->usb[i]), true, "realized", | ||
95 | + &error_abort); | ||
96 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, usb_table[i].addr); | ||
97 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, | ||
98 | + qdev_get_gpio_in(DEVICE(&s->avic), | ||
99 | + usb_table[i].irq)); | ||
100 | + } | ||
101 | + | ||
102 | /* initialize 2 x 16 KB ROM */ | ||
103 | memory_region_init_rom(&s->rom[0], NULL, | ||
104 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); | ||
105 | -- | 382 | -- |
106 | 2.20.1 | 383 | 2.20.1 |
107 | 384 | ||
108 | 385 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Xunlong Orange Pi PC is an Allwinner H3 System on Chip | 3 | Because the elements are sequential, we can eliminate many tests all |
4 | based embedded computer with mainline support in both U-Boot | 4 | at once when the tag hits TCMA, or if the page(s) are not Tagged. |
5 | and Linux. The board comes with a Quad Core Cortex A7 @ 1.3GHz, | ||
6 | 1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and | ||
7 | various other I/O. This commit add support for the Xunlong | ||
8 | Orange Pi PC machine. | ||
9 | 5 | ||
10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Tested-by: KONRAD Frederic <frederic.konrad@adacore.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Message-id: 20200626033144.790098-36-richard.henderson@linaro.org |
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
15 | Acked-by: Igor Mammedov <imammedo@redhat.com> | ||
16 | Message-id: 20200311221854.30370-3-nieklinnenbank@gmail.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 10 | --- |
19 | hw/arm/Makefile.objs | 2 +- | 11 | target/arm/helper-sve.h | 98 ++++++++++++++++ |
20 | hw/arm/orangepi.c | 92 ++++++++++++++++++++++++++++++++++++++++++++ | 12 | target/arm/sve_helper.c | 99 ++++++++++++++-- |
21 | MAINTAINERS | 1 + | 13 | target/arm/translate-sve.c | 232 +++++++++++++++++++++++++------------ |
22 | 3 files changed, 94 insertions(+), 1 deletion(-) | 14 | 3 files changed, 343 insertions(+), 86 deletions(-) |
23 | create mode 100644 hw/arm/orangepi.c | ||
24 | 15 | ||
25 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 16 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h |
26 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/arm/Makefile.objs | 18 | --- a/target/arm/helper-sve.h |
28 | +++ b/hw/arm/Makefile.objs | 19 | +++ b/target/arm/helper-sve.h |
29 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_ldff1sds_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
30 | obj-$(CONFIG_OMAP) += omap1.o omap2.o | 21 | DEF_HELPER_FLAGS_4(sve_ldff1dd_le_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
31 | obj-$(CONFIG_STRONGARM) += strongarm.o | 22 | DEF_HELPER_FLAGS_4(sve_ldff1dd_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
32 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | 23 | |
33 | -obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o | 24 | +DEF_HELPER_FLAGS_4(sve_ldff1bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o orangepi.o | 25 | +DEF_HELPER_FLAGS_4(sve_ldff1bhu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | 26 | +DEF_HELPER_FLAGS_4(sve_ldff1bsu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | 27 | +DEF_HELPER_FLAGS_4(sve_ldff1bdu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o | 28 | +DEF_HELPER_FLAGS_4(sve_ldff1bhs_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
38 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | 29 | +DEF_HELPER_FLAGS_4(sve_ldff1bss_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
39 | new file mode 100644 | 30 | +DEF_HELPER_FLAGS_4(sve_ldff1bds_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) |
40 | index XXXXXXX..XXXXXXX | 31 | + |
41 | --- /dev/null | 32 | +DEF_HELPER_FLAGS_4(sve_ldff1hh_le_r_mte, TCG_CALL_NO_WG, |
42 | +++ b/hw/arm/orangepi.c | 33 | + void, env, ptr, tl, i32) |
43 | @@ -XXX,XX +XXX,XX @@ | 34 | +DEF_HELPER_FLAGS_4(sve_ldff1hsu_le_r_mte, TCG_CALL_NO_WG, |
44 | +/* | 35 | + void, env, ptr, tl, i32) |
45 | + * Orange Pi emulation | 36 | +DEF_HELPER_FLAGS_4(sve_ldff1hdu_le_r_mte, TCG_CALL_NO_WG, |
46 | + * | 37 | + void, env, ptr, tl, i32) |
47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | 38 | +DEF_HELPER_FLAGS_4(sve_ldff1hss_le_r_mte, TCG_CALL_NO_WG, |
48 | + * | 39 | + void, env, ptr, tl, i32) |
49 | + * This program is free software: you can redistribute it and/or modify | 40 | +DEF_HELPER_FLAGS_4(sve_ldff1hds_le_r_mte, TCG_CALL_NO_WG, |
50 | + * it under the terms of the GNU General Public License as published by | 41 | + void, env, ptr, tl, i32) |
51 | + * the Free Software Foundation, either version 2 of the License, or | 42 | + |
52 | + * (at your option) any later version. | 43 | +DEF_HELPER_FLAGS_4(sve_ldff1hh_be_r_mte, TCG_CALL_NO_WG, |
53 | + * | 44 | + void, env, ptr, tl, i32) |
54 | + * This program is distributed in the hope that it will be useful, | 45 | +DEF_HELPER_FLAGS_4(sve_ldff1hsu_be_r_mte, TCG_CALL_NO_WG, |
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 46 | + void, env, ptr, tl, i32) |
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 47 | +DEF_HELPER_FLAGS_4(sve_ldff1hdu_be_r_mte, TCG_CALL_NO_WG, |
57 | + * GNU General Public License for more details. | 48 | + void, env, ptr, tl, i32) |
58 | + * | 49 | +DEF_HELPER_FLAGS_4(sve_ldff1hss_be_r_mte, TCG_CALL_NO_WG, |
59 | + * You should have received a copy of the GNU General Public License | 50 | + void, env, ptr, tl, i32) |
60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | 51 | +DEF_HELPER_FLAGS_4(sve_ldff1hds_be_r_mte, TCG_CALL_NO_WG, |
61 | + */ | 52 | + void, env, ptr, tl, i32) |
62 | + | 53 | + |
63 | +#include "qemu/osdep.h" | 54 | +DEF_HELPER_FLAGS_4(sve_ldff1ss_le_r_mte, TCG_CALL_NO_WG, |
64 | +#include "qemu/units.h" | 55 | + void, env, ptr, tl, i32) |
65 | +#include "exec/address-spaces.h" | 56 | +DEF_HELPER_FLAGS_4(sve_ldff1sdu_le_r_mte, TCG_CALL_NO_WG, |
66 | +#include "qapi/error.h" | 57 | + void, env, ptr, tl, i32) |
67 | +#include "cpu.h" | 58 | +DEF_HELPER_FLAGS_4(sve_ldff1sds_le_r_mte, TCG_CALL_NO_WG, |
68 | +#include "hw/sysbus.h" | 59 | + void, env, ptr, tl, i32) |
69 | +#include "hw/boards.h" | 60 | + |
70 | +#include "hw/qdev-properties.h" | 61 | +DEF_HELPER_FLAGS_4(sve_ldff1ss_be_r_mte, TCG_CALL_NO_WG, |
71 | +#include "hw/arm/allwinner-h3.h" | 62 | + void, env, ptr, tl, i32) |
72 | +#include "sysemu/sysemu.h" | 63 | +DEF_HELPER_FLAGS_4(sve_ldff1sdu_be_r_mte, TCG_CALL_NO_WG, |
73 | + | 64 | + void, env, ptr, tl, i32) |
74 | +static struct arm_boot_info orangepi_binfo = { | 65 | +DEF_HELPER_FLAGS_4(sve_ldff1sds_be_r_mte, TCG_CALL_NO_WG, |
75 | + .nb_cpus = AW_H3_NUM_CPUS, | 66 | + void, env, ptr, tl, i32) |
76 | +}; | 67 | + |
77 | + | 68 | +DEF_HELPER_FLAGS_4(sve_ldff1dd_le_r_mte, TCG_CALL_NO_WG, |
78 | +static void orangepi_init(MachineState *machine) | 69 | + void, env, ptr, tl, i32) |
70 | +DEF_HELPER_FLAGS_4(sve_ldff1dd_be_r_mte, TCG_CALL_NO_WG, | ||
71 | + void, env, ptr, tl, i32) | ||
72 | + | ||
73 | DEF_HELPER_FLAGS_4(sve_ldnf1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
74 | DEF_HELPER_FLAGS_4(sve_ldnf1bhu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
75 | DEF_HELPER_FLAGS_4(sve_ldnf1bsu_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
76 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(sve_ldnf1sds_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
77 | DEF_HELPER_FLAGS_4(sve_ldnf1dd_le_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
78 | DEF_HELPER_FLAGS_4(sve_ldnf1dd_be_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
79 | |||
80 | +DEF_HELPER_FLAGS_4(sve_ldnf1bb_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
81 | +DEF_HELPER_FLAGS_4(sve_ldnf1bhu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
82 | +DEF_HELPER_FLAGS_4(sve_ldnf1bsu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
83 | +DEF_HELPER_FLAGS_4(sve_ldnf1bdu_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
84 | +DEF_HELPER_FLAGS_4(sve_ldnf1bhs_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
85 | +DEF_HELPER_FLAGS_4(sve_ldnf1bss_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
86 | +DEF_HELPER_FLAGS_4(sve_ldnf1bds_r_mte, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
87 | + | ||
88 | +DEF_HELPER_FLAGS_4(sve_ldnf1hh_le_r_mte, TCG_CALL_NO_WG, | ||
89 | + void, env, ptr, tl, i32) | ||
90 | +DEF_HELPER_FLAGS_4(sve_ldnf1hsu_le_r_mte, TCG_CALL_NO_WG, | ||
91 | + void, env, ptr, tl, i32) | ||
92 | +DEF_HELPER_FLAGS_4(sve_ldnf1hdu_le_r_mte, TCG_CALL_NO_WG, | ||
93 | + void, env, ptr, tl, i32) | ||
94 | +DEF_HELPER_FLAGS_4(sve_ldnf1hss_le_r_mte, TCG_CALL_NO_WG, | ||
95 | + void, env, ptr, tl, i32) | ||
96 | +DEF_HELPER_FLAGS_4(sve_ldnf1hds_le_r_mte, TCG_CALL_NO_WG, | ||
97 | + void, env, ptr, tl, i32) | ||
98 | + | ||
99 | +DEF_HELPER_FLAGS_4(sve_ldnf1hh_be_r_mte, TCG_CALL_NO_WG, | ||
100 | + void, env, ptr, tl, i32) | ||
101 | +DEF_HELPER_FLAGS_4(sve_ldnf1hsu_be_r_mte, TCG_CALL_NO_WG, | ||
102 | + void, env, ptr, tl, i32) | ||
103 | +DEF_HELPER_FLAGS_4(sve_ldnf1hdu_be_r_mte, TCG_CALL_NO_WG, | ||
104 | + void, env, ptr, tl, i32) | ||
105 | +DEF_HELPER_FLAGS_4(sve_ldnf1hss_be_r_mte, TCG_CALL_NO_WG, | ||
106 | + void, env, ptr, tl, i32) | ||
107 | +DEF_HELPER_FLAGS_4(sve_ldnf1hds_be_r_mte, TCG_CALL_NO_WG, | ||
108 | + void, env, ptr, tl, i32) | ||
109 | + | ||
110 | +DEF_HELPER_FLAGS_4(sve_ldnf1ss_le_r_mte, TCG_CALL_NO_WG, | ||
111 | + void, env, ptr, tl, i32) | ||
112 | +DEF_HELPER_FLAGS_4(sve_ldnf1sdu_le_r_mte, TCG_CALL_NO_WG, | ||
113 | + void, env, ptr, tl, i32) | ||
114 | +DEF_HELPER_FLAGS_4(sve_ldnf1sds_le_r_mte, TCG_CALL_NO_WG, | ||
115 | + void, env, ptr, tl, i32) | ||
116 | + | ||
117 | +DEF_HELPER_FLAGS_4(sve_ldnf1ss_be_r_mte, TCG_CALL_NO_WG, | ||
118 | + void, env, ptr, tl, i32) | ||
119 | +DEF_HELPER_FLAGS_4(sve_ldnf1sdu_be_r_mte, TCG_CALL_NO_WG, | ||
120 | + void, env, ptr, tl, i32) | ||
121 | +DEF_HELPER_FLAGS_4(sve_ldnf1sds_be_r_mte, TCG_CALL_NO_WG, | ||
122 | + void, env, ptr, tl, i32) | ||
123 | + | ||
124 | +DEF_HELPER_FLAGS_4(sve_ldnf1dd_le_r_mte, TCG_CALL_NO_WG, | ||
125 | + void, env, ptr, tl, i32) | ||
126 | +DEF_HELPER_FLAGS_4(sve_ldnf1dd_be_r_mte, TCG_CALL_NO_WG, | ||
127 | + void, env, ptr, tl, i32) | ||
128 | + | ||
129 | DEF_HELPER_FLAGS_4(sve_st1bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
130 | DEF_HELPER_FLAGS_4(sve_st2bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
131 | DEF_HELPER_FLAGS_4(sve_st3bb_r, TCG_CALL_NO_WG, void, env, ptr, tl, i32) | ||
132 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
133 | index XXXXXXX..XXXXXXX 100644 | ||
134 | --- a/target/arm/sve_helper.c | ||
135 | +++ b/target/arm/sve_helper.c | ||
136 | @@ -XXX,XX +XXX,XX @@ static void record_fault(CPUARMState *env, uintptr_t i, uintptr_t oprsz) | ||
137 | */ | ||
138 | static inline QEMU_ALWAYS_INLINE | ||
139 | void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, | ||
140 | - uint32_t desc, const uintptr_t retaddr, | ||
141 | + uint32_t desc, const uintptr_t retaddr, uint32_t mtedesc, | ||
142 | const int esz, const int msz, const SVEContFault fault, | ||
143 | sve_ldst1_host_fn *host_fn, | ||
144 | sve_ldst1_tlb_fn *tlb_fn) | ||
145 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, | ||
146 | mem_off = info.mem_off_first[0]; | ||
147 | flags = info.page[0].flags; | ||
148 | |||
149 | + /* | ||
150 | + * Disable MTE checking if the Tagged bit is not set. Since TBI must | ||
151 | + * be set within MTEDESC for MTE, !mtedesc => !mte_active. | ||
152 | + */ | ||
153 | + if (arm_tlb_mte_tagged(&info.page[0].attrs)) { | ||
154 | + mtedesc = 0; | ||
155 | + } | ||
156 | + | ||
157 | if (fault == FAULT_FIRST) { | ||
158 | + /* Trapping mte check for the first-fault element. */ | ||
159 | + if (mtedesc) { | ||
160 | + mte_check1(env, mtedesc, addr + mem_off, retaddr); | ||
161 | + } | ||
162 | + | ||
163 | /* | ||
164 | * Special handling of the first active element, | ||
165 | * if it crosses a page boundary or is MMIO. | ||
166 | */ | ||
167 | bool is_split = mem_off == info.mem_off_split; | ||
168 | - /* TODO: MTE check. */ | ||
169 | if (unlikely(flags != 0) || unlikely(is_split)) { | ||
170 | /* | ||
171 | * Use the slow path for cross-page handling. | ||
172 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, | ||
173 | /* Watchpoint hit, see below. */ | ||
174 | goto do_fault; | ||
175 | } | ||
176 | - /* TODO: MTE check. */ | ||
177 | + if (mtedesc && !mte_probe1(env, mtedesc, addr + mem_off)) { | ||
178 | + goto do_fault; | ||
179 | + } | ||
180 | /* | ||
181 | * Use the slow path for cross-page handling. | ||
182 | * This is RAM, without a watchpoint, and will not trap. | ||
183 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, | ||
184 | & BP_MEM_READ)) { | ||
185 | goto do_fault; | ||
186 | } | ||
187 | - /* TODO: MTE check. */ | ||
188 | + if (mtedesc && !mte_probe1(env, mtedesc, addr + mem_off)) { | ||
189 | + goto do_fault; | ||
190 | + } | ||
191 | host_fn(vd, reg_off, host + mem_off); | ||
192 | } | ||
193 | reg_off += 1 << esz; | ||
194 | @@ -XXX,XX +XXX,XX @@ void sve_ldnfff1_r(CPUARMState *env, void *vg, const target_ulong addr, | ||
195 | record_fault(env, reg_off, reg_max); | ||
196 | } | ||
197 | |||
198 | -#define DO_LDFF1_LDNF1_1(PART, ESZ) \ | ||
199 | +static inline QEMU_ALWAYS_INLINE | ||
200 | +void sve_ldnfff1_r_mte(CPUARMState *env, void *vg, target_ulong addr, | ||
201 | + uint32_t desc, const uintptr_t retaddr, | ||
202 | + const int esz, const int msz, const SVEContFault fault, | ||
203 | + sve_ldst1_host_fn *host_fn, | ||
204 | + sve_ldst1_tlb_fn *tlb_fn) | ||
79 | +{ | 205 | +{ |
80 | + AwH3State *h3; | 206 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
81 | + | 207 | + int bit55 = extract64(addr, 55, 1); |
82 | + /* BIOS is not supported by this board */ | 208 | + |
83 | + if (bios_name) { | 209 | + /* Remove mtedesc from the normal sve descriptor. */ |
84 | + error_report("BIOS not supported for this machine"); | 210 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
85 | + exit(1); | 211 | + |
212 | + /* Perform gross MTE suppression early. */ | ||
213 | + if (!tbi_check(desc, bit55) || | ||
214 | + tcma_check(desc, bit55, allocation_tag_from_addr(addr))) { | ||
215 | + mtedesc = 0; | ||
86 | + } | 216 | + } |
87 | + | 217 | + |
88 | + /* This board has fixed size RAM */ | 218 | + sve_ldnfff1_r(env, vg, addr, desc, retaddr, mtedesc, |
89 | + if (machine->ram_size != 1 * GiB) { | 219 | + esz, msz, fault, host_fn, tlb_fn); |
90 | + error_report("This machine can only be used with 1GiB of RAM"); | ||
91 | + exit(1); | ||
92 | + } | ||
93 | + | ||
94 | + /* Only allow Cortex-A7 for this board */ | ||
95 | + if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a7")) != 0) { | ||
96 | + error_report("This board can only be used with cortex-a7 CPU"); | ||
97 | + exit(1); | ||
98 | + } | ||
99 | + | ||
100 | + h3 = AW_H3(object_new(TYPE_AW_H3)); | ||
101 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(h3), | ||
102 | + &error_abort); | ||
103 | + object_unref(OBJECT(h3)); | ||
104 | + | ||
105 | + /* Setup timer properties */ | ||
106 | + object_property_set_int(OBJECT(h3), 32768, "clk0-freq", | ||
107 | + &error_abort); | ||
108 | + object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", | ||
109 | + &error_abort); | ||
110 | + | ||
111 | + /* Mark H3 object realized */ | ||
112 | + object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
113 | + | ||
114 | + /* SDRAM */ | ||
115 | + memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | ||
116 | + machine->ram); | ||
117 | + | ||
118 | + orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; | ||
119 | + orangepi_binfo.ram_size = machine->ram_size; | ||
120 | + arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); | ||
121 | +} | 220 | +} |
122 | + | 221 | + |
123 | +static void orangepi_machine_init(MachineClass *mc) | 222 | +#define DO_LDFF1_LDNF1_1(PART, ESZ) \ |
124 | +{ | 223 | void HELPER(sve_ldff1##PART##_r)(CPUARMState *env, void *vg, \ |
125 | + mc->desc = "Orange Pi PC"; | 224 | target_ulong addr, uint32_t desc) \ |
126 | + mc->init = orangepi_init; | 225 | { \ |
127 | + mc->min_cpus = AW_H3_NUM_CPUS; | 226 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, FAULT_FIRST, \ |
128 | + mc->max_cpus = AW_H3_NUM_CPUS; | 227 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MO_8, FAULT_FIRST, \ |
129 | + mc->default_cpus = AW_H3_NUM_CPUS; | 228 | sve_ld1##PART##_host, sve_ld1##PART##_tlb); \ |
130 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); | 229 | } \ |
131 | + mc->default_ram_size = 1 * GiB; | 230 | void HELPER(sve_ldnf1##PART##_r)(CPUARMState *env, void *vg, \ |
132 | + mc->default_ram_id = "orangepi.ram"; | 231 | target_ulong addr, uint32_t desc) \ |
133 | +} | 232 | { \ |
134 | + | 233 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MO_8, FAULT_NO, \ |
135 | +DEFINE_MACHINE("orangepi-pc", orangepi_machine_init) | 234 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MO_8, FAULT_NO, \ |
136 | diff --git a/MAINTAINERS b/MAINTAINERS | 235 | + sve_ld1##PART##_host, sve_ld1##PART##_tlb); \ |
236 | +} \ | ||
237 | +void HELPER(sve_ldff1##PART##_r_mte)(CPUARMState *env, void *vg, \ | ||
238 | + target_ulong addr, uint32_t desc) \ | ||
239 | +{ \ | ||
240 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MO_8, FAULT_FIRST, \ | ||
241 | + sve_ld1##PART##_host, sve_ld1##PART##_tlb); \ | ||
242 | +} \ | ||
243 | +void HELPER(sve_ldnf1##PART##_r_mte)(CPUARMState *env, void *vg, \ | ||
244 | + target_ulong addr, uint32_t desc) \ | ||
245 | +{ \ | ||
246 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MO_8, FAULT_NO, \ | ||
247 | sve_ld1##PART##_host, sve_ld1##PART##_tlb); \ | ||
248 | } | ||
249 | |||
250 | -#define DO_LDFF1_LDNF1_2(PART, ESZ, MSZ) \ | ||
251 | +#define DO_LDFF1_LDNF1_2(PART, ESZ, MSZ) \ | ||
252 | void HELPER(sve_ldff1##PART##_le_r)(CPUARMState *env, void *vg, \ | ||
253 | target_ulong addr, uint32_t desc) \ | ||
254 | { \ | ||
255 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_FIRST, \ | ||
256 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MSZ, FAULT_FIRST, \ | ||
257 | sve_ld1##PART##_le_host, sve_ld1##PART##_le_tlb); \ | ||
258 | } \ | ||
259 | void HELPER(sve_ldnf1##PART##_le_r)(CPUARMState *env, void *vg, \ | ||
260 | target_ulong addr, uint32_t desc) \ | ||
261 | { \ | ||
262 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_NO, \ | ||
263 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MSZ, FAULT_NO, \ | ||
264 | sve_ld1##PART##_le_host, sve_ld1##PART##_le_tlb); \ | ||
265 | } \ | ||
266 | void HELPER(sve_ldff1##PART##_be_r)(CPUARMState *env, void *vg, \ | ||
267 | target_ulong addr, uint32_t desc) \ | ||
268 | { \ | ||
269 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_FIRST, \ | ||
270 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MSZ, FAULT_FIRST, \ | ||
271 | sve_ld1##PART##_be_host, sve_ld1##PART##_be_tlb); \ | ||
272 | } \ | ||
273 | void HELPER(sve_ldnf1##PART##_be_r)(CPUARMState *env, void *vg, \ | ||
274 | target_ulong addr, uint32_t desc) \ | ||
275 | { \ | ||
276 | - sve_ldnfff1_r(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_NO, \ | ||
277 | + sve_ldnfff1_r(env, vg, addr, desc, GETPC(), 0, ESZ, MSZ, FAULT_NO, \ | ||
278 | sve_ld1##PART##_be_host, sve_ld1##PART##_be_tlb); \ | ||
279 | +} \ | ||
280 | +void HELPER(sve_ldff1##PART##_le_r_mte)(CPUARMState *env, void *vg, \ | ||
281 | + target_ulong addr, uint32_t desc) \ | ||
282 | +{ \ | ||
283 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_FIRST, \ | ||
284 | + sve_ld1##PART##_le_host, sve_ld1##PART##_le_tlb); \ | ||
285 | +} \ | ||
286 | +void HELPER(sve_ldnf1##PART##_le_r_mte)(CPUARMState *env, void *vg, \ | ||
287 | + target_ulong addr, uint32_t desc) \ | ||
288 | +{ \ | ||
289 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_NO, \ | ||
290 | + sve_ld1##PART##_le_host, sve_ld1##PART##_le_tlb); \ | ||
291 | +} \ | ||
292 | +void HELPER(sve_ldff1##PART##_be_r_mte)(CPUARMState *env, void *vg, \ | ||
293 | + target_ulong addr, uint32_t desc) \ | ||
294 | +{ \ | ||
295 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_FIRST, \ | ||
296 | + sve_ld1##PART##_be_host, sve_ld1##PART##_be_tlb); \ | ||
297 | +} \ | ||
298 | +void HELPER(sve_ldnf1##PART##_be_r_mte)(CPUARMState *env, void *vg, \ | ||
299 | + target_ulong addr, uint32_t desc) \ | ||
300 | +{ \ | ||
301 | + sve_ldnfff1_r_mte(env, vg, addr, desc, GETPC(), ESZ, MSZ, FAULT_NO, \ | ||
302 | + sve_ld1##PART##_be_host, sve_ld1##PART##_be_tlb); \ | ||
303 | } | ||
304 | |||
305 | DO_LDFF1_LDNF1_1(bb, MO_8) | ||
306 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
137 | index XXXXXXX..XXXXXXX 100644 | 307 | index XXXXXXX..XXXXXXX 100644 |
138 | --- a/MAINTAINERS | 308 | --- a/target/arm/translate-sve.c |
139 | +++ b/MAINTAINERS | 309 | +++ b/target/arm/translate-sve.c |
140 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | 310 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD_zpri(DisasContext *s, arg_rpri_load *a) |
141 | S: Maintained | 311 | |
142 | F: hw/*/allwinner-h3* | 312 | static bool trans_LDFF1_zprr(DisasContext *s, arg_rprr_load *a) |
143 | F: include/hw/*/allwinner-h3* | 313 | { |
144 | +F: hw/arm/orangepi.c | 314 | - static gen_helper_gvec_mem * const fns[2][16] = { |
145 | 315 | - /* Little-endian */ | |
146 | ARM PrimeCell and CMSDK devices | 316 | - { gen_helper_sve_ldff1bb_r, |
147 | M: Peter Maydell <peter.maydell@linaro.org> | 317 | - gen_helper_sve_ldff1bhu_r, |
318 | - gen_helper_sve_ldff1bsu_r, | ||
319 | - gen_helper_sve_ldff1bdu_r, | ||
320 | + static gen_helper_gvec_mem * const fns[2][2][16] = { | ||
321 | + { /* mte inactive, little-endian */ | ||
322 | + { gen_helper_sve_ldff1bb_r, | ||
323 | + gen_helper_sve_ldff1bhu_r, | ||
324 | + gen_helper_sve_ldff1bsu_r, | ||
325 | + gen_helper_sve_ldff1bdu_r, | ||
326 | |||
327 | - gen_helper_sve_ldff1sds_le_r, | ||
328 | - gen_helper_sve_ldff1hh_le_r, | ||
329 | - gen_helper_sve_ldff1hsu_le_r, | ||
330 | - gen_helper_sve_ldff1hdu_le_r, | ||
331 | + gen_helper_sve_ldff1sds_le_r, | ||
332 | + gen_helper_sve_ldff1hh_le_r, | ||
333 | + gen_helper_sve_ldff1hsu_le_r, | ||
334 | + gen_helper_sve_ldff1hdu_le_r, | ||
335 | |||
336 | - gen_helper_sve_ldff1hds_le_r, | ||
337 | - gen_helper_sve_ldff1hss_le_r, | ||
338 | - gen_helper_sve_ldff1ss_le_r, | ||
339 | - gen_helper_sve_ldff1sdu_le_r, | ||
340 | + gen_helper_sve_ldff1hds_le_r, | ||
341 | + gen_helper_sve_ldff1hss_le_r, | ||
342 | + gen_helper_sve_ldff1ss_le_r, | ||
343 | + gen_helper_sve_ldff1sdu_le_r, | ||
344 | |||
345 | - gen_helper_sve_ldff1bds_r, | ||
346 | - gen_helper_sve_ldff1bss_r, | ||
347 | - gen_helper_sve_ldff1bhs_r, | ||
348 | - gen_helper_sve_ldff1dd_le_r }, | ||
349 | + gen_helper_sve_ldff1bds_r, | ||
350 | + gen_helper_sve_ldff1bss_r, | ||
351 | + gen_helper_sve_ldff1bhs_r, | ||
352 | + gen_helper_sve_ldff1dd_le_r }, | ||
353 | |||
354 | - /* Big-endian */ | ||
355 | - { gen_helper_sve_ldff1bb_r, | ||
356 | - gen_helper_sve_ldff1bhu_r, | ||
357 | - gen_helper_sve_ldff1bsu_r, | ||
358 | - gen_helper_sve_ldff1bdu_r, | ||
359 | + /* mte inactive, big-endian */ | ||
360 | + { gen_helper_sve_ldff1bb_r, | ||
361 | + gen_helper_sve_ldff1bhu_r, | ||
362 | + gen_helper_sve_ldff1bsu_r, | ||
363 | + gen_helper_sve_ldff1bdu_r, | ||
364 | |||
365 | - gen_helper_sve_ldff1sds_be_r, | ||
366 | - gen_helper_sve_ldff1hh_be_r, | ||
367 | - gen_helper_sve_ldff1hsu_be_r, | ||
368 | - gen_helper_sve_ldff1hdu_be_r, | ||
369 | + gen_helper_sve_ldff1sds_be_r, | ||
370 | + gen_helper_sve_ldff1hh_be_r, | ||
371 | + gen_helper_sve_ldff1hsu_be_r, | ||
372 | + gen_helper_sve_ldff1hdu_be_r, | ||
373 | |||
374 | - gen_helper_sve_ldff1hds_be_r, | ||
375 | - gen_helper_sve_ldff1hss_be_r, | ||
376 | - gen_helper_sve_ldff1ss_be_r, | ||
377 | - gen_helper_sve_ldff1sdu_be_r, | ||
378 | + gen_helper_sve_ldff1hds_be_r, | ||
379 | + gen_helper_sve_ldff1hss_be_r, | ||
380 | + gen_helper_sve_ldff1ss_be_r, | ||
381 | + gen_helper_sve_ldff1sdu_be_r, | ||
382 | |||
383 | - gen_helper_sve_ldff1bds_r, | ||
384 | - gen_helper_sve_ldff1bss_r, | ||
385 | - gen_helper_sve_ldff1bhs_r, | ||
386 | - gen_helper_sve_ldff1dd_be_r }, | ||
387 | + gen_helper_sve_ldff1bds_r, | ||
388 | + gen_helper_sve_ldff1bss_r, | ||
389 | + gen_helper_sve_ldff1bhs_r, | ||
390 | + gen_helper_sve_ldff1dd_be_r } }, | ||
391 | + | ||
392 | + { /* mte active, little-endian */ | ||
393 | + { gen_helper_sve_ldff1bb_r_mte, | ||
394 | + gen_helper_sve_ldff1bhu_r_mte, | ||
395 | + gen_helper_sve_ldff1bsu_r_mte, | ||
396 | + gen_helper_sve_ldff1bdu_r_mte, | ||
397 | + | ||
398 | + gen_helper_sve_ldff1sds_le_r_mte, | ||
399 | + gen_helper_sve_ldff1hh_le_r_mte, | ||
400 | + gen_helper_sve_ldff1hsu_le_r_mte, | ||
401 | + gen_helper_sve_ldff1hdu_le_r_mte, | ||
402 | + | ||
403 | + gen_helper_sve_ldff1hds_le_r_mte, | ||
404 | + gen_helper_sve_ldff1hss_le_r_mte, | ||
405 | + gen_helper_sve_ldff1ss_le_r_mte, | ||
406 | + gen_helper_sve_ldff1sdu_le_r_mte, | ||
407 | + | ||
408 | + gen_helper_sve_ldff1bds_r_mte, | ||
409 | + gen_helper_sve_ldff1bss_r_mte, | ||
410 | + gen_helper_sve_ldff1bhs_r_mte, | ||
411 | + gen_helper_sve_ldff1dd_le_r_mte }, | ||
412 | + | ||
413 | + /* mte active, big-endian */ | ||
414 | + { gen_helper_sve_ldff1bb_r_mte, | ||
415 | + gen_helper_sve_ldff1bhu_r_mte, | ||
416 | + gen_helper_sve_ldff1bsu_r_mte, | ||
417 | + gen_helper_sve_ldff1bdu_r_mte, | ||
418 | + | ||
419 | + gen_helper_sve_ldff1sds_be_r_mte, | ||
420 | + gen_helper_sve_ldff1hh_be_r_mte, | ||
421 | + gen_helper_sve_ldff1hsu_be_r_mte, | ||
422 | + gen_helper_sve_ldff1hdu_be_r_mte, | ||
423 | + | ||
424 | + gen_helper_sve_ldff1hds_be_r_mte, | ||
425 | + gen_helper_sve_ldff1hss_be_r_mte, | ||
426 | + gen_helper_sve_ldff1ss_be_r_mte, | ||
427 | + gen_helper_sve_ldff1sdu_be_r_mte, | ||
428 | + | ||
429 | + gen_helper_sve_ldff1bds_r_mte, | ||
430 | + gen_helper_sve_ldff1bss_r_mte, | ||
431 | + gen_helper_sve_ldff1bhs_r_mte, | ||
432 | + gen_helper_sve_ldff1dd_be_r_mte } }, | ||
433 | }; | ||
434 | |||
435 | if (sve_access_check(s)) { | ||
436 | TCGv_i64 addr = new_tmp_a64(s); | ||
437 | tcg_gen_shli_i64(addr, cpu_reg(s, a->rm), dtype_msz(a->dtype)); | ||
438 | tcg_gen_add_i64(addr, addr, cpu_reg_sp(s, a->rn)); | ||
439 | - do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 0, false, | ||
440 | - fns[s->be_data == MO_BE][a->dtype]); | ||
441 | + do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 1, false, | ||
442 | + fns[s->mte_active[0]][s->be_data == MO_BE][a->dtype]); | ||
443 | } | ||
444 | return true; | ||
445 | } | ||
446 | |||
447 | static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a) | ||
448 | { | ||
449 | - static gen_helper_gvec_mem * const fns[2][16] = { | ||
450 | - /* Little-endian */ | ||
451 | - { gen_helper_sve_ldnf1bb_r, | ||
452 | - gen_helper_sve_ldnf1bhu_r, | ||
453 | - gen_helper_sve_ldnf1bsu_r, | ||
454 | - gen_helper_sve_ldnf1bdu_r, | ||
455 | + static gen_helper_gvec_mem * const fns[2][2][16] = { | ||
456 | + { /* mte inactive, little-endian */ | ||
457 | + { gen_helper_sve_ldnf1bb_r, | ||
458 | + gen_helper_sve_ldnf1bhu_r, | ||
459 | + gen_helper_sve_ldnf1bsu_r, | ||
460 | + gen_helper_sve_ldnf1bdu_r, | ||
461 | |||
462 | - gen_helper_sve_ldnf1sds_le_r, | ||
463 | - gen_helper_sve_ldnf1hh_le_r, | ||
464 | - gen_helper_sve_ldnf1hsu_le_r, | ||
465 | - gen_helper_sve_ldnf1hdu_le_r, | ||
466 | + gen_helper_sve_ldnf1sds_le_r, | ||
467 | + gen_helper_sve_ldnf1hh_le_r, | ||
468 | + gen_helper_sve_ldnf1hsu_le_r, | ||
469 | + gen_helper_sve_ldnf1hdu_le_r, | ||
470 | |||
471 | - gen_helper_sve_ldnf1hds_le_r, | ||
472 | - gen_helper_sve_ldnf1hss_le_r, | ||
473 | - gen_helper_sve_ldnf1ss_le_r, | ||
474 | - gen_helper_sve_ldnf1sdu_le_r, | ||
475 | + gen_helper_sve_ldnf1hds_le_r, | ||
476 | + gen_helper_sve_ldnf1hss_le_r, | ||
477 | + gen_helper_sve_ldnf1ss_le_r, | ||
478 | + gen_helper_sve_ldnf1sdu_le_r, | ||
479 | |||
480 | - gen_helper_sve_ldnf1bds_r, | ||
481 | - gen_helper_sve_ldnf1bss_r, | ||
482 | - gen_helper_sve_ldnf1bhs_r, | ||
483 | - gen_helper_sve_ldnf1dd_le_r }, | ||
484 | + gen_helper_sve_ldnf1bds_r, | ||
485 | + gen_helper_sve_ldnf1bss_r, | ||
486 | + gen_helper_sve_ldnf1bhs_r, | ||
487 | + gen_helper_sve_ldnf1dd_le_r }, | ||
488 | |||
489 | - /* Big-endian */ | ||
490 | - { gen_helper_sve_ldnf1bb_r, | ||
491 | - gen_helper_sve_ldnf1bhu_r, | ||
492 | - gen_helper_sve_ldnf1bsu_r, | ||
493 | - gen_helper_sve_ldnf1bdu_r, | ||
494 | + /* mte inactive, big-endian */ | ||
495 | + { gen_helper_sve_ldnf1bb_r, | ||
496 | + gen_helper_sve_ldnf1bhu_r, | ||
497 | + gen_helper_sve_ldnf1bsu_r, | ||
498 | + gen_helper_sve_ldnf1bdu_r, | ||
499 | |||
500 | - gen_helper_sve_ldnf1sds_be_r, | ||
501 | - gen_helper_sve_ldnf1hh_be_r, | ||
502 | - gen_helper_sve_ldnf1hsu_be_r, | ||
503 | - gen_helper_sve_ldnf1hdu_be_r, | ||
504 | + gen_helper_sve_ldnf1sds_be_r, | ||
505 | + gen_helper_sve_ldnf1hh_be_r, | ||
506 | + gen_helper_sve_ldnf1hsu_be_r, | ||
507 | + gen_helper_sve_ldnf1hdu_be_r, | ||
508 | |||
509 | - gen_helper_sve_ldnf1hds_be_r, | ||
510 | - gen_helper_sve_ldnf1hss_be_r, | ||
511 | - gen_helper_sve_ldnf1ss_be_r, | ||
512 | - gen_helper_sve_ldnf1sdu_be_r, | ||
513 | + gen_helper_sve_ldnf1hds_be_r, | ||
514 | + gen_helper_sve_ldnf1hss_be_r, | ||
515 | + gen_helper_sve_ldnf1ss_be_r, | ||
516 | + gen_helper_sve_ldnf1sdu_be_r, | ||
517 | |||
518 | - gen_helper_sve_ldnf1bds_r, | ||
519 | - gen_helper_sve_ldnf1bss_r, | ||
520 | - gen_helper_sve_ldnf1bhs_r, | ||
521 | - gen_helper_sve_ldnf1dd_be_r }, | ||
522 | + gen_helper_sve_ldnf1bds_r, | ||
523 | + gen_helper_sve_ldnf1bss_r, | ||
524 | + gen_helper_sve_ldnf1bhs_r, | ||
525 | + gen_helper_sve_ldnf1dd_be_r } }, | ||
526 | + | ||
527 | + { /* mte inactive, little-endian */ | ||
528 | + { gen_helper_sve_ldnf1bb_r_mte, | ||
529 | + gen_helper_sve_ldnf1bhu_r_mte, | ||
530 | + gen_helper_sve_ldnf1bsu_r_mte, | ||
531 | + gen_helper_sve_ldnf1bdu_r_mte, | ||
532 | + | ||
533 | + gen_helper_sve_ldnf1sds_le_r_mte, | ||
534 | + gen_helper_sve_ldnf1hh_le_r_mte, | ||
535 | + gen_helper_sve_ldnf1hsu_le_r_mte, | ||
536 | + gen_helper_sve_ldnf1hdu_le_r_mte, | ||
537 | + | ||
538 | + gen_helper_sve_ldnf1hds_le_r_mte, | ||
539 | + gen_helper_sve_ldnf1hss_le_r_mte, | ||
540 | + gen_helper_sve_ldnf1ss_le_r_mte, | ||
541 | + gen_helper_sve_ldnf1sdu_le_r_mte, | ||
542 | + | ||
543 | + gen_helper_sve_ldnf1bds_r_mte, | ||
544 | + gen_helper_sve_ldnf1bss_r_mte, | ||
545 | + gen_helper_sve_ldnf1bhs_r_mte, | ||
546 | + gen_helper_sve_ldnf1dd_le_r_mte }, | ||
547 | + | ||
548 | + /* mte inactive, big-endian */ | ||
549 | + { gen_helper_sve_ldnf1bb_r_mte, | ||
550 | + gen_helper_sve_ldnf1bhu_r_mte, | ||
551 | + gen_helper_sve_ldnf1bsu_r_mte, | ||
552 | + gen_helper_sve_ldnf1bdu_r_mte, | ||
553 | + | ||
554 | + gen_helper_sve_ldnf1sds_be_r_mte, | ||
555 | + gen_helper_sve_ldnf1hh_be_r_mte, | ||
556 | + gen_helper_sve_ldnf1hsu_be_r_mte, | ||
557 | + gen_helper_sve_ldnf1hdu_be_r_mte, | ||
558 | + | ||
559 | + gen_helper_sve_ldnf1hds_be_r_mte, | ||
560 | + gen_helper_sve_ldnf1hss_be_r_mte, | ||
561 | + gen_helper_sve_ldnf1ss_be_r_mte, | ||
562 | + gen_helper_sve_ldnf1sdu_be_r_mte, | ||
563 | + | ||
564 | + gen_helper_sve_ldnf1bds_r_mte, | ||
565 | + gen_helper_sve_ldnf1bss_r_mte, | ||
566 | + gen_helper_sve_ldnf1bhs_r_mte, | ||
567 | + gen_helper_sve_ldnf1dd_be_r_mte } }, | ||
568 | }; | ||
569 | |||
570 | if (sve_access_check(s)) { | ||
571 | @@ -XXX,XX +XXX,XX @@ static bool trans_LDNF1_zpri(DisasContext *s, arg_rpri_load *a) | ||
572 | TCGv_i64 addr = new_tmp_a64(s); | ||
573 | |||
574 | tcg_gen_addi_i64(addr, cpu_reg_sp(s, a->rn), off); | ||
575 | - do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 0, false, | ||
576 | - fns[s->be_data == MO_BE][a->dtype]); | ||
577 | + do_mem_zpa(s, a->rd, a->pg, addr, a->dtype, 1, false, | ||
578 | + fns[s->mte_active[0]][s->be_data == MO_BE][a->dtype]); | ||
579 | } | ||
580 | return true; | ||
581 | } | ||
148 | -- | 582 | -- |
149 | 2.20.1 | 583 | 2.20.1 |
150 | 584 | ||
151 | 585 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | We still need to handle tbi for user-only when mte is inactive. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-37-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/translate-a64.h | 1 + | ||
11 | target/arm/translate-a64.c | 2 +- | ||
12 | target/arm/translate-sve.c | 6 ++++-- | ||
13 | 3 files changed, 6 insertions(+), 3 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/translate-a64.h | ||
18 | +++ b/target/arm/translate-a64.h | ||
19 | @@ -XXX,XX +XXX,XX @@ TCGv_ptr get_fpstatus_ptr(bool); | ||
20 | bool logic_imm_decode_wmask(uint64_t *result, unsigned int immn, | ||
21 | unsigned int imms, unsigned int immr); | ||
22 | bool sve_access_check(DisasContext *s); | ||
23 | +TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr); | ||
24 | TCGv_i64 gen_mte_check1(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
25 | bool tag_checked, int log2_size); | ||
26 | TCGv_i64 gen_mte_checkN(DisasContext *s, TCGv_i64 addr, bool is_write, | ||
27 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-a64.c | ||
30 | +++ b/target/arm/translate-a64.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) | ||
32 | * of the write-back address. | ||
33 | */ | ||
34 | |||
35 | -static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) | ||
36 | +TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) | ||
37 | { | ||
38 | TCGv_i64 clean = new_tmp_a64(s); | ||
39 | #ifdef CONFIG_USER_ONLY | ||
40 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/translate-sve.c | ||
43 | +++ b/target/arm/translate-sve.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
45 | * For e.g. LD4, there are not enough arguments to pass all 4 | ||
46 | * registers as pointers, so encode the regno into the data field. | ||
47 | * For consistency, do this even for LD1. | ||
48 | - * TODO: mte_n check here while callers are updated. | ||
49 | */ | ||
50 | - if (mte_n && s->mte_active[0]) { | ||
51 | + if (s->mte_active[0]) { | ||
52 | int msz = dtype_msz(dtype); | ||
53 | |||
54 | desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); | ||
55 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpa(DisasContext *s, int zt, int pg, TCGv_i64 addr, | ||
56 | desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << msz); | ||
57 | desc = FIELD_DP32(desc, MTEDESC, TSIZE, mte_n << msz); | ||
58 | desc <<= SVE_MTEDESC_SHIFT; | ||
59 | + } else { | ||
60 | + addr = clean_data_tbi(s, addr); | ||
61 | } | ||
62 | + | ||
63 | desc = simd_desc(vsz, vsz, zt | desc); | ||
64 | t_desc = tcg_const_i32(desc); | ||
65 | t_pg = tcg_temp_new_ptr(); | ||
66 | -- | ||
67 | 2.20.1 | ||
68 | |||
69 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Convert kvm_arm_vgic_probe() so that it returns a | 3 | Because the elements are non-sequential, we cannot eliminate many |
4 | bitmap of supported in-kernel emulation VGIC versions instead | 4 | tests straight away like we can for sequential operations. But |
5 | of the max version: at the moment values can be v2 and v3. | 5 | we often have the PTE details handy, so we can test for Tagged. |
6 | This allows to expose the case where the host GICv3 also | ||
7 | supports GICv2 emulation. This will be useful to choose the | ||
8 | default version in KVM accelerated mode. | ||
9 | 6 | ||
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 9 | Message-id: 20200626033144.790098-38-richard.henderson@linaro.org |
13 | Message-id: 20200311131618.7187-5-eric.auger@redhat.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 11 | --- |
16 | target/arm/kvm_arm.h | 3 +++ | 12 | target/arm/helper-sve.h | 285 ++++++++++++++++ |
17 | hw/arm/virt.c | 11 +++++++++-- | 13 | target/arm/sve_helper.c | 185 +++++++++-- |
18 | target/arm/kvm.c | 14 ++++++++------ | 14 | target/arm/translate-sve.c | 650 +++++++++++++++++++++++++------------ |
19 | 3 files changed, 20 insertions(+), 8 deletions(-) | 15 | 3 files changed, 872 insertions(+), 248 deletions(-) |
20 | 16 | ||
21 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 17 | diff --git a/target/arm/helper-sve.h b/target/arm/helper-sve.h |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/target/arm/kvm_arm.h | 19 | --- a/target/arm/helper-sve.h |
24 | +++ b/target/arm/kvm_arm.h | 20 | +++ b/target/arm/helper-sve.h |
25 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_ldsds_le_zd, TCG_CALL_NO_WG, |
26 | #include "exec/memory.h" | 22 | DEF_HELPER_FLAGS_6(sve_ldsds_be_zd, TCG_CALL_NO_WG, |
27 | #include "qemu/error-report.h" | 23 | void, env, ptr, ptr, ptr, tl, i32) |
28 | 24 | ||
29 | +#define KVM_ARM_VGIC_V2 (1 << 0) | 25 | +DEF_HELPER_FLAGS_6(sve_ldbsu_zsu_mte, TCG_CALL_NO_WG, |
30 | +#define KVM_ARM_VGIC_V3 (1 << 1) | 26 | + void, env, ptr, ptr, ptr, tl, i32) |
31 | + | 27 | +DEF_HELPER_FLAGS_6(sve_ldhsu_le_zsu_mte, TCG_CALL_NO_WG, |
32 | /** | 28 | + void, env, ptr, ptr, ptr, tl, i32) |
33 | * kvm_arm_vcpu_init: | 29 | +DEF_HELPER_FLAGS_6(sve_ldhsu_be_zsu_mte, TCG_CALL_NO_WG, |
34 | * @cs: CPUState | 30 | + void, env, ptr, ptr, ptr, tl, i32) |
35 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 31 | +DEF_HELPER_FLAGS_6(sve_ldss_le_zsu_mte, TCG_CALL_NO_WG, |
32 | + void, env, ptr, ptr, ptr, tl, i32) | ||
33 | +DEF_HELPER_FLAGS_6(sve_ldss_be_zsu_mte, TCG_CALL_NO_WG, | ||
34 | + void, env, ptr, ptr, ptr, tl, i32) | ||
35 | +DEF_HELPER_FLAGS_6(sve_ldbss_zsu_mte, TCG_CALL_NO_WG, | ||
36 | + void, env, ptr, ptr, ptr, tl, i32) | ||
37 | +DEF_HELPER_FLAGS_6(sve_ldhss_le_zsu_mte, TCG_CALL_NO_WG, | ||
38 | + void, env, ptr, ptr, ptr, tl, i32) | ||
39 | +DEF_HELPER_FLAGS_6(sve_ldhss_be_zsu_mte, TCG_CALL_NO_WG, | ||
40 | + void, env, ptr, ptr, ptr, tl, i32) | ||
41 | + | ||
42 | +DEF_HELPER_FLAGS_6(sve_ldbsu_zss_mte, TCG_CALL_NO_WG, | ||
43 | + void, env, ptr, ptr, ptr, tl, i32) | ||
44 | +DEF_HELPER_FLAGS_6(sve_ldhsu_le_zss_mte, TCG_CALL_NO_WG, | ||
45 | + void, env, ptr, ptr, ptr, tl, i32) | ||
46 | +DEF_HELPER_FLAGS_6(sve_ldhsu_be_zss_mte, TCG_CALL_NO_WG, | ||
47 | + void, env, ptr, ptr, ptr, tl, i32) | ||
48 | +DEF_HELPER_FLAGS_6(sve_ldss_le_zss_mte, TCG_CALL_NO_WG, | ||
49 | + void, env, ptr, ptr, ptr, tl, i32) | ||
50 | +DEF_HELPER_FLAGS_6(sve_ldss_be_zss_mte, TCG_CALL_NO_WG, | ||
51 | + void, env, ptr, ptr, ptr, tl, i32) | ||
52 | +DEF_HELPER_FLAGS_6(sve_ldbss_zss_mte, TCG_CALL_NO_WG, | ||
53 | + void, env, ptr, ptr, ptr, tl, i32) | ||
54 | +DEF_HELPER_FLAGS_6(sve_ldhss_le_zss_mte, TCG_CALL_NO_WG, | ||
55 | + void, env, ptr, ptr, ptr, tl, i32) | ||
56 | +DEF_HELPER_FLAGS_6(sve_ldhss_be_zss_mte, TCG_CALL_NO_WG, | ||
57 | + void, env, ptr, ptr, ptr, tl, i32) | ||
58 | + | ||
59 | +DEF_HELPER_FLAGS_6(sve_ldbdu_zsu_mte, TCG_CALL_NO_WG, | ||
60 | + void, env, ptr, ptr, ptr, tl, i32) | ||
61 | +DEF_HELPER_FLAGS_6(sve_ldhdu_le_zsu_mte, TCG_CALL_NO_WG, | ||
62 | + void, env, ptr, ptr, ptr, tl, i32) | ||
63 | +DEF_HELPER_FLAGS_6(sve_ldhdu_be_zsu_mte, TCG_CALL_NO_WG, | ||
64 | + void, env, ptr, ptr, ptr, tl, i32) | ||
65 | +DEF_HELPER_FLAGS_6(sve_ldsdu_le_zsu_mte, TCG_CALL_NO_WG, | ||
66 | + void, env, ptr, ptr, ptr, tl, i32) | ||
67 | +DEF_HELPER_FLAGS_6(sve_ldsdu_be_zsu_mte, TCG_CALL_NO_WG, | ||
68 | + void, env, ptr, ptr, ptr, tl, i32) | ||
69 | +DEF_HELPER_FLAGS_6(sve_lddd_le_zsu_mte, TCG_CALL_NO_WG, | ||
70 | + void, env, ptr, ptr, ptr, tl, i32) | ||
71 | +DEF_HELPER_FLAGS_6(sve_lddd_be_zsu_mte, TCG_CALL_NO_WG, | ||
72 | + void, env, ptr, ptr, ptr, tl, i32) | ||
73 | +DEF_HELPER_FLAGS_6(sve_ldbds_zsu_mte, TCG_CALL_NO_WG, | ||
74 | + void, env, ptr, ptr, ptr, tl, i32) | ||
75 | +DEF_HELPER_FLAGS_6(sve_ldhds_le_zsu_mte, TCG_CALL_NO_WG, | ||
76 | + void, env, ptr, ptr, ptr, tl, i32) | ||
77 | +DEF_HELPER_FLAGS_6(sve_ldhds_be_zsu_mte, TCG_CALL_NO_WG, | ||
78 | + void, env, ptr, ptr, ptr, tl, i32) | ||
79 | +DEF_HELPER_FLAGS_6(sve_ldsds_le_zsu_mte, TCG_CALL_NO_WG, | ||
80 | + void, env, ptr, ptr, ptr, tl, i32) | ||
81 | +DEF_HELPER_FLAGS_6(sve_ldsds_be_zsu_mte, TCG_CALL_NO_WG, | ||
82 | + void, env, ptr, ptr, ptr, tl, i32) | ||
83 | + | ||
84 | +DEF_HELPER_FLAGS_6(sve_ldbdu_zss_mte, TCG_CALL_NO_WG, | ||
85 | + void, env, ptr, ptr, ptr, tl, i32) | ||
86 | +DEF_HELPER_FLAGS_6(sve_ldhdu_le_zss_mte, TCG_CALL_NO_WG, | ||
87 | + void, env, ptr, ptr, ptr, tl, i32) | ||
88 | +DEF_HELPER_FLAGS_6(sve_ldhdu_be_zss_mte, TCG_CALL_NO_WG, | ||
89 | + void, env, ptr, ptr, ptr, tl, i32) | ||
90 | +DEF_HELPER_FLAGS_6(sve_ldsdu_le_zss_mte, TCG_CALL_NO_WG, | ||
91 | + void, env, ptr, ptr, ptr, tl, i32) | ||
92 | +DEF_HELPER_FLAGS_6(sve_ldsdu_be_zss_mte, TCG_CALL_NO_WG, | ||
93 | + void, env, ptr, ptr, ptr, tl, i32) | ||
94 | +DEF_HELPER_FLAGS_6(sve_lddd_le_zss_mte, TCG_CALL_NO_WG, | ||
95 | + void, env, ptr, ptr, ptr, tl, i32) | ||
96 | +DEF_HELPER_FLAGS_6(sve_lddd_be_zss_mte, TCG_CALL_NO_WG, | ||
97 | + void, env, ptr, ptr, ptr, tl, i32) | ||
98 | +DEF_HELPER_FLAGS_6(sve_ldbds_zss_mte, TCG_CALL_NO_WG, | ||
99 | + void, env, ptr, ptr, ptr, tl, i32) | ||
100 | +DEF_HELPER_FLAGS_6(sve_ldhds_le_zss_mte, TCG_CALL_NO_WG, | ||
101 | + void, env, ptr, ptr, ptr, tl, i32) | ||
102 | +DEF_HELPER_FLAGS_6(sve_ldhds_be_zss_mte, TCG_CALL_NO_WG, | ||
103 | + void, env, ptr, ptr, ptr, tl, i32) | ||
104 | +DEF_HELPER_FLAGS_6(sve_ldsds_le_zss_mte, TCG_CALL_NO_WG, | ||
105 | + void, env, ptr, ptr, ptr, tl, i32) | ||
106 | +DEF_HELPER_FLAGS_6(sve_ldsds_be_zss_mte, TCG_CALL_NO_WG, | ||
107 | + void, env, ptr, ptr, ptr, tl, i32) | ||
108 | + | ||
109 | +DEF_HELPER_FLAGS_6(sve_ldbdu_zd_mte, TCG_CALL_NO_WG, | ||
110 | + void, env, ptr, ptr, ptr, tl, i32) | ||
111 | +DEF_HELPER_FLAGS_6(sve_ldhdu_le_zd_mte, TCG_CALL_NO_WG, | ||
112 | + void, env, ptr, ptr, ptr, tl, i32) | ||
113 | +DEF_HELPER_FLAGS_6(sve_ldhdu_be_zd_mte, TCG_CALL_NO_WG, | ||
114 | + void, env, ptr, ptr, ptr, tl, i32) | ||
115 | +DEF_HELPER_FLAGS_6(sve_ldsdu_le_zd_mte, TCG_CALL_NO_WG, | ||
116 | + void, env, ptr, ptr, ptr, tl, i32) | ||
117 | +DEF_HELPER_FLAGS_6(sve_ldsdu_be_zd_mte, TCG_CALL_NO_WG, | ||
118 | + void, env, ptr, ptr, ptr, tl, i32) | ||
119 | +DEF_HELPER_FLAGS_6(sve_lddd_le_zd_mte, TCG_CALL_NO_WG, | ||
120 | + void, env, ptr, ptr, ptr, tl, i32) | ||
121 | +DEF_HELPER_FLAGS_6(sve_lddd_be_zd_mte, TCG_CALL_NO_WG, | ||
122 | + void, env, ptr, ptr, ptr, tl, i32) | ||
123 | +DEF_HELPER_FLAGS_6(sve_ldbds_zd_mte, TCG_CALL_NO_WG, | ||
124 | + void, env, ptr, ptr, ptr, tl, i32) | ||
125 | +DEF_HELPER_FLAGS_6(sve_ldhds_le_zd_mte, TCG_CALL_NO_WG, | ||
126 | + void, env, ptr, ptr, ptr, tl, i32) | ||
127 | +DEF_HELPER_FLAGS_6(sve_ldhds_be_zd_mte, TCG_CALL_NO_WG, | ||
128 | + void, env, ptr, ptr, ptr, tl, i32) | ||
129 | +DEF_HELPER_FLAGS_6(sve_ldsds_le_zd_mte, TCG_CALL_NO_WG, | ||
130 | + void, env, ptr, ptr, ptr, tl, i32) | ||
131 | +DEF_HELPER_FLAGS_6(sve_ldsds_be_zd_mte, TCG_CALL_NO_WG, | ||
132 | + void, env, ptr, ptr, ptr, tl, i32) | ||
133 | + | ||
134 | DEF_HELPER_FLAGS_6(sve_ldffbsu_zsu, TCG_CALL_NO_WG, | ||
135 | void, env, ptr, ptr, ptr, tl, i32) | ||
136 | DEF_HELPER_FLAGS_6(sve_ldffhsu_le_zsu, TCG_CALL_NO_WG, | ||
137 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_ldffsds_le_zd, TCG_CALL_NO_WG, | ||
138 | DEF_HELPER_FLAGS_6(sve_ldffsds_be_zd, TCG_CALL_NO_WG, | ||
139 | void, env, ptr, ptr, ptr, tl, i32) | ||
140 | |||
141 | +DEF_HELPER_FLAGS_6(sve_ldffbsu_zsu_mte, TCG_CALL_NO_WG, | ||
142 | + void, env, ptr, ptr, ptr, tl, i32) | ||
143 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_le_zsu_mte, TCG_CALL_NO_WG, | ||
144 | + void, env, ptr, ptr, ptr, tl, i32) | ||
145 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_be_zsu_mte, TCG_CALL_NO_WG, | ||
146 | + void, env, ptr, ptr, ptr, tl, i32) | ||
147 | +DEF_HELPER_FLAGS_6(sve_ldffss_le_zsu_mte, TCG_CALL_NO_WG, | ||
148 | + void, env, ptr, ptr, ptr, tl, i32) | ||
149 | +DEF_HELPER_FLAGS_6(sve_ldffss_be_zsu_mte, TCG_CALL_NO_WG, | ||
150 | + void, env, ptr, ptr, ptr, tl, i32) | ||
151 | +DEF_HELPER_FLAGS_6(sve_ldffbss_zsu_mte, TCG_CALL_NO_WG, | ||
152 | + void, env, ptr, ptr, ptr, tl, i32) | ||
153 | +DEF_HELPER_FLAGS_6(sve_ldffhss_le_zsu_mte, TCG_CALL_NO_WG, | ||
154 | + void, env, ptr, ptr, ptr, tl, i32) | ||
155 | +DEF_HELPER_FLAGS_6(sve_ldffhss_be_zsu_mte, TCG_CALL_NO_WG, | ||
156 | + void, env, ptr, ptr, ptr, tl, i32) | ||
157 | + | ||
158 | +DEF_HELPER_FLAGS_6(sve_ldffbsu_zss_mte, TCG_CALL_NO_WG, | ||
159 | + void, env, ptr, ptr, ptr, tl, i32) | ||
160 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_le_zss_mte, TCG_CALL_NO_WG, | ||
161 | + void, env, ptr, ptr, ptr, tl, i32) | ||
162 | +DEF_HELPER_FLAGS_6(sve_ldffhsu_be_zss_mte, TCG_CALL_NO_WG, | ||
163 | + void, env, ptr, ptr, ptr, tl, i32) | ||
164 | +DEF_HELPER_FLAGS_6(sve_ldffss_le_zss_mte, TCG_CALL_NO_WG, | ||
165 | + void, env, ptr, ptr, ptr, tl, i32) | ||
166 | +DEF_HELPER_FLAGS_6(sve_ldffss_be_zss_mte, TCG_CALL_NO_WG, | ||
167 | + void, env, ptr, ptr, ptr, tl, i32) | ||
168 | +DEF_HELPER_FLAGS_6(sve_ldffbss_zss_mte, TCG_CALL_NO_WG, | ||
169 | + void, env, ptr, ptr, ptr, tl, i32) | ||
170 | +DEF_HELPER_FLAGS_6(sve_ldffhss_le_zss_mte, TCG_CALL_NO_WG, | ||
171 | + void, env, ptr, ptr, ptr, tl, i32) | ||
172 | +DEF_HELPER_FLAGS_6(sve_ldffhss_be_zss_mte, TCG_CALL_NO_WG, | ||
173 | + void, env, ptr, ptr, ptr, tl, i32) | ||
174 | + | ||
175 | +DEF_HELPER_FLAGS_6(sve_ldffbdu_zsu_mte, TCG_CALL_NO_WG, | ||
176 | + void, env, ptr, ptr, ptr, tl, i32) | ||
177 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_le_zsu_mte, TCG_CALL_NO_WG, | ||
178 | + void, env, ptr, ptr, ptr, tl, i32) | ||
179 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_be_zsu_mte, TCG_CALL_NO_WG, | ||
180 | + void, env, ptr, ptr, ptr, tl, i32) | ||
181 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_le_zsu_mte, TCG_CALL_NO_WG, | ||
182 | + void, env, ptr, ptr, ptr, tl, i32) | ||
183 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_be_zsu_mte, TCG_CALL_NO_WG, | ||
184 | + void, env, ptr, ptr, ptr, tl, i32) | ||
185 | +DEF_HELPER_FLAGS_6(sve_ldffdd_le_zsu_mte, TCG_CALL_NO_WG, | ||
186 | + void, env, ptr, ptr, ptr, tl, i32) | ||
187 | +DEF_HELPER_FLAGS_6(sve_ldffdd_be_zsu_mte, TCG_CALL_NO_WG, | ||
188 | + void, env, ptr, ptr, ptr, tl, i32) | ||
189 | +DEF_HELPER_FLAGS_6(sve_ldffbds_zsu_mte, TCG_CALL_NO_WG, | ||
190 | + void, env, ptr, ptr, ptr, tl, i32) | ||
191 | +DEF_HELPER_FLAGS_6(sve_ldffhds_le_zsu_mte, TCG_CALL_NO_WG, | ||
192 | + void, env, ptr, ptr, ptr, tl, i32) | ||
193 | +DEF_HELPER_FLAGS_6(sve_ldffhds_be_zsu_mte, TCG_CALL_NO_WG, | ||
194 | + void, env, ptr, ptr, ptr, tl, i32) | ||
195 | +DEF_HELPER_FLAGS_6(sve_ldffsds_le_zsu_mte, TCG_CALL_NO_WG, | ||
196 | + void, env, ptr, ptr, ptr, tl, i32) | ||
197 | +DEF_HELPER_FLAGS_6(sve_ldffsds_be_zsu_mte, TCG_CALL_NO_WG, | ||
198 | + void, env, ptr, ptr, ptr, tl, i32) | ||
199 | + | ||
200 | +DEF_HELPER_FLAGS_6(sve_ldffbdu_zss_mte, TCG_CALL_NO_WG, | ||
201 | + void, env, ptr, ptr, ptr, tl, i32) | ||
202 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_le_zss_mte, TCG_CALL_NO_WG, | ||
203 | + void, env, ptr, ptr, ptr, tl, i32) | ||
204 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_be_zss_mte, TCG_CALL_NO_WG, | ||
205 | + void, env, ptr, ptr, ptr, tl, i32) | ||
206 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_le_zss_mte, TCG_CALL_NO_WG, | ||
207 | + void, env, ptr, ptr, ptr, tl, i32) | ||
208 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_be_zss_mte, TCG_CALL_NO_WG, | ||
209 | + void, env, ptr, ptr, ptr, tl, i32) | ||
210 | +DEF_HELPER_FLAGS_6(sve_ldffdd_le_zss_mte, TCG_CALL_NO_WG, | ||
211 | + void, env, ptr, ptr, ptr, tl, i32) | ||
212 | +DEF_HELPER_FLAGS_6(sve_ldffdd_be_zss_mte, TCG_CALL_NO_WG, | ||
213 | + void, env, ptr, ptr, ptr, tl, i32) | ||
214 | +DEF_HELPER_FLAGS_6(sve_ldffbds_zss_mte, TCG_CALL_NO_WG, | ||
215 | + void, env, ptr, ptr, ptr, tl, i32) | ||
216 | +DEF_HELPER_FLAGS_6(sve_ldffhds_le_zss_mte, TCG_CALL_NO_WG, | ||
217 | + void, env, ptr, ptr, ptr, tl, i32) | ||
218 | +DEF_HELPER_FLAGS_6(sve_ldffhds_be_zss_mte, TCG_CALL_NO_WG, | ||
219 | + void, env, ptr, ptr, ptr, tl, i32) | ||
220 | +DEF_HELPER_FLAGS_6(sve_ldffsds_le_zss_mte, TCG_CALL_NO_WG, | ||
221 | + void, env, ptr, ptr, ptr, tl, i32) | ||
222 | +DEF_HELPER_FLAGS_6(sve_ldffsds_be_zss_mte, TCG_CALL_NO_WG, | ||
223 | + void, env, ptr, ptr, ptr, tl, i32) | ||
224 | + | ||
225 | +DEF_HELPER_FLAGS_6(sve_ldffbdu_zd_mte, TCG_CALL_NO_WG, | ||
226 | + void, env, ptr, ptr, ptr, tl, i32) | ||
227 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_le_zd_mte, TCG_CALL_NO_WG, | ||
228 | + void, env, ptr, ptr, ptr, tl, i32) | ||
229 | +DEF_HELPER_FLAGS_6(sve_ldffhdu_be_zd_mte, TCG_CALL_NO_WG, | ||
230 | + void, env, ptr, ptr, ptr, tl, i32) | ||
231 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_le_zd_mte, TCG_CALL_NO_WG, | ||
232 | + void, env, ptr, ptr, ptr, tl, i32) | ||
233 | +DEF_HELPER_FLAGS_6(sve_ldffsdu_be_zd_mte, TCG_CALL_NO_WG, | ||
234 | + void, env, ptr, ptr, ptr, tl, i32) | ||
235 | +DEF_HELPER_FLAGS_6(sve_ldffdd_le_zd_mte, TCG_CALL_NO_WG, | ||
236 | + void, env, ptr, ptr, ptr, tl, i32) | ||
237 | +DEF_HELPER_FLAGS_6(sve_ldffdd_be_zd_mte, TCG_CALL_NO_WG, | ||
238 | + void, env, ptr, ptr, ptr, tl, i32) | ||
239 | +DEF_HELPER_FLAGS_6(sve_ldffbds_zd_mte, TCG_CALL_NO_WG, | ||
240 | + void, env, ptr, ptr, ptr, tl, i32) | ||
241 | +DEF_HELPER_FLAGS_6(sve_ldffhds_le_zd_mte, TCG_CALL_NO_WG, | ||
242 | + void, env, ptr, ptr, ptr, tl, i32) | ||
243 | +DEF_HELPER_FLAGS_6(sve_ldffhds_be_zd_mte, TCG_CALL_NO_WG, | ||
244 | + void, env, ptr, ptr, ptr, tl, i32) | ||
245 | +DEF_HELPER_FLAGS_6(sve_ldffsds_le_zd_mte, TCG_CALL_NO_WG, | ||
246 | + void, env, ptr, ptr, ptr, tl, i32) | ||
247 | +DEF_HELPER_FLAGS_6(sve_ldffsds_be_zd_mte, TCG_CALL_NO_WG, | ||
248 | + void, env, ptr, ptr, ptr, tl, i32) | ||
249 | + | ||
250 | DEF_HELPER_FLAGS_6(sve_stbs_zsu, TCG_CALL_NO_WG, | ||
251 | void, env, ptr, ptr, ptr, tl, i32) | ||
252 | DEF_HELPER_FLAGS_6(sve_sths_le_zsu, TCG_CALL_NO_WG, | ||
253 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_6(sve_stdd_le_zd, TCG_CALL_NO_WG, | ||
254 | DEF_HELPER_FLAGS_6(sve_stdd_be_zd, TCG_CALL_NO_WG, | ||
255 | void, env, ptr, ptr, ptr, tl, i32) | ||
256 | |||
257 | +DEF_HELPER_FLAGS_6(sve_stbs_zsu_mte, TCG_CALL_NO_WG, | ||
258 | + void, env, ptr, ptr, ptr, tl, i32) | ||
259 | +DEF_HELPER_FLAGS_6(sve_sths_le_zsu_mte, TCG_CALL_NO_WG, | ||
260 | + void, env, ptr, ptr, ptr, tl, i32) | ||
261 | +DEF_HELPER_FLAGS_6(sve_sths_be_zsu_mte, TCG_CALL_NO_WG, | ||
262 | + void, env, ptr, ptr, ptr, tl, i32) | ||
263 | +DEF_HELPER_FLAGS_6(sve_stss_le_zsu_mte, TCG_CALL_NO_WG, | ||
264 | + void, env, ptr, ptr, ptr, tl, i32) | ||
265 | +DEF_HELPER_FLAGS_6(sve_stss_be_zsu_mte, TCG_CALL_NO_WG, | ||
266 | + void, env, ptr, ptr, ptr, tl, i32) | ||
267 | + | ||
268 | +DEF_HELPER_FLAGS_6(sve_stbs_zss_mte, TCG_CALL_NO_WG, | ||
269 | + void, env, ptr, ptr, ptr, tl, i32) | ||
270 | +DEF_HELPER_FLAGS_6(sve_sths_le_zss_mte, TCG_CALL_NO_WG, | ||
271 | + void, env, ptr, ptr, ptr, tl, i32) | ||
272 | +DEF_HELPER_FLAGS_6(sve_sths_be_zss_mte, TCG_CALL_NO_WG, | ||
273 | + void, env, ptr, ptr, ptr, tl, i32) | ||
274 | +DEF_HELPER_FLAGS_6(sve_stss_le_zss_mte, TCG_CALL_NO_WG, | ||
275 | + void, env, ptr, ptr, ptr, tl, i32) | ||
276 | +DEF_HELPER_FLAGS_6(sve_stss_be_zss_mte, TCG_CALL_NO_WG, | ||
277 | + void, env, ptr, ptr, ptr, tl, i32) | ||
278 | + | ||
279 | +DEF_HELPER_FLAGS_6(sve_stbd_zsu_mte, TCG_CALL_NO_WG, | ||
280 | + void, env, ptr, ptr, ptr, tl, i32) | ||
281 | +DEF_HELPER_FLAGS_6(sve_sthd_le_zsu_mte, TCG_CALL_NO_WG, | ||
282 | + void, env, ptr, ptr, ptr, tl, i32) | ||
283 | +DEF_HELPER_FLAGS_6(sve_sthd_be_zsu_mte, TCG_CALL_NO_WG, | ||
284 | + void, env, ptr, ptr, ptr, tl, i32) | ||
285 | +DEF_HELPER_FLAGS_6(sve_stsd_le_zsu_mte, TCG_CALL_NO_WG, | ||
286 | + void, env, ptr, ptr, ptr, tl, i32) | ||
287 | +DEF_HELPER_FLAGS_6(sve_stsd_be_zsu_mte, TCG_CALL_NO_WG, | ||
288 | + void, env, ptr, ptr, ptr, tl, i32) | ||
289 | +DEF_HELPER_FLAGS_6(sve_stdd_le_zsu_mte, TCG_CALL_NO_WG, | ||
290 | + void, env, ptr, ptr, ptr, tl, i32) | ||
291 | +DEF_HELPER_FLAGS_6(sve_stdd_be_zsu_mte, TCG_CALL_NO_WG, | ||
292 | + void, env, ptr, ptr, ptr, tl, i32) | ||
293 | + | ||
294 | +DEF_HELPER_FLAGS_6(sve_stbd_zss_mte, TCG_CALL_NO_WG, | ||
295 | + void, env, ptr, ptr, ptr, tl, i32) | ||
296 | +DEF_HELPER_FLAGS_6(sve_sthd_le_zss_mte, TCG_CALL_NO_WG, | ||
297 | + void, env, ptr, ptr, ptr, tl, i32) | ||
298 | +DEF_HELPER_FLAGS_6(sve_sthd_be_zss_mte, TCG_CALL_NO_WG, | ||
299 | + void, env, ptr, ptr, ptr, tl, i32) | ||
300 | +DEF_HELPER_FLAGS_6(sve_stsd_le_zss_mte, TCG_CALL_NO_WG, | ||
301 | + void, env, ptr, ptr, ptr, tl, i32) | ||
302 | +DEF_HELPER_FLAGS_6(sve_stsd_be_zss_mte, TCG_CALL_NO_WG, | ||
303 | + void, env, ptr, ptr, ptr, tl, i32) | ||
304 | +DEF_HELPER_FLAGS_6(sve_stdd_le_zss_mte, TCG_CALL_NO_WG, | ||
305 | + void, env, ptr, ptr, ptr, tl, i32) | ||
306 | +DEF_HELPER_FLAGS_6(sve_stdd_be_zss_mte, TCG_CALL_NO_WG, | ||
307 | + void, env, ptr, ptr, ptr, tl, i32) | ||
308 | + | ||
309 | +DEF_HELPER_FLAGS_6(sve_stbd_zd_mte, TCG_CALL_NO_WG, | ||
310 | + void, env, ptr, ptr, ptr, tl, i32) | ||
311 | +DEF_HELPER_FLAGS_6(sve_sthd_le_zd_mte, TCG_CALL_NO_WG, | ||
312 | + void, env, ptr, ptr, ptr, tl, i32) | ||
313 | +DEF_HELPER_FLAGS_6(sve_sthd_be_zd_mte, TCG_CALL_NO_WG, | ||
314 | + void, env, ptr, ptr, ptr, tl, i32) | ||
315 | +DEF_HELPER_FLAGS_6(sve_stsd_le_zd_mte, TCG_CALL_NO_WG, | ||
316 | + void, env, ptr, ptr, ptr, tl, i32) | ||
317 | +DEF_HELPER_FLAGS_6(sve_stsd_be_zd_mte, TCG_CALL_NO_WG, | ||
318 | + void, env, ptr, ptr, ptr, tl, i32) | ||
319 | +DEF_HELPER_FLAGS_6(sve_stdd_le_zd_mte, TCG_CALL_NO_WG, | ||
320 | + void, env, ptr, ptr, ptr, tl, i32) | ||
321 | +DEF_HELPER_FLAGS_6(sve_stdd_be_zd_mte, TCG_CALL_NO_WG, | ||
322 | + void, env, ptr, ptr, ptr, tl, i32) | ||
323 | + | ||
324 | DEF_HELPER_FLAGS_4(sve2_pmull_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
325 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | 326 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/hw/arm/virt.c | 327 | --- a/target/arm/sve_helper.c |
38 | +++ b/hw/arm/virt.c | 328 | +++ b/target/arm/sve_helper.c |
39 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) | 329 | @@ -XXX,XX +XXX,XX @@ static target_ulong off_zd_d(void *reg, intptr_t reg_ofs) |
40 | vms->gic_version = VIRT_GIC_VERSION_3; | 330 | static inline QEMU_ALWAYS_INLINE |
331 | void sve_ld1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
332 | target_ulong base, uint32_t desc, uintptr_t retaddr, | ||
333 | - int esize, int msize, zreg_off_fn *off_fn, | ||
334 | + uint32_t mtedesc, int esize, int msize, | ||
335 | + zreg_off_fn *off_fn, | ||
336 | sve_ldst1_host_fn *host_fn, | ||
337 | sve_ldst1_tlb_fn *tlb_fn) | ||
338 | { | ||
339 | @@ -XXX,XX +XXX,XX @@ void sve_ld1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
340 | cpu_check_watchpoint(env_cpu(env), addr, msize, | ||
341 | info.attrs, BP_MEM_READ, retaddr); | ||
342 | } | ||
343 | - /* TODO: MTE check */ | ||
344 | + if (mtedesc && arm_tlb_mte_tagged(&info.attrs)) { | ||
345 | + mte_check1(env, mtedesc, addr, retaddr); | ||
346 | + } | ||
347 | host_fn(&scratch, reg_off, info.host); | ||
348 | } else { | ||
349 | /* Element crosses the page boundary. */ | ||
350 | @@ -XXX,XX +XXX,XX @@ void sve_ld1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
351 | msize, info.attrs, | ||
352 | BP_MEM_READ, retaddr); | ||
353 | } | ||
354 | - /* TODO: MTE check */ | ||
355 | + if (mtedesc && arm_tlb_mte_tagged(&info.attrs)) { | ||
356 | + mte_check1(env, mtedesc, addr, retaddr); | ||
357 | + } | ||
358 | tlb_fn(env, &scratch, reg_off, addr, retaddr); | ||
359 | } | ||
41 | } | 360 | } |
42 | } else { | 361 | @@ -XXX,XX +XXX,XX @@ void sve_ld1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
43 | - vms->gic_version = kvm_arm_vgic_probe(); | 362 | memcpy(vd, &scratch, reg_max); |
44 | - if (!vms->gic_version) { | 363 | } |
45 | + int probe_bitmap = kvm_arm_vgic_probe(); | 364 | |
46 | + | 365 | +static inline QEMU_ALWAYS_INLINE |
47 | + if (!probe_bitmap) { | 366 | +void sve_ld1_z_mte(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
48 | error_report( | 367 | + target_ulong base, uint32_t desc, uintptr_t retaddr, |
49 | "Unable to determine GIC version supported by host"); | 368 | + int esize, int msize, zreg_off_fn *off_fn, |
50 | exit(1); | 369 | + sve_ldst1_host_fn *host_fn, |
51 | + } else { | 370 | + sve_ldst1_tlb_fn *tlb_fn) |
52 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { | 371 | +{ |
53 | + vms->gic_version = VIRT_GIC_VERSION_3; | 372 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
54 | + } else { | 373 | + /* Remove mtedesc from the normal sve descriptor. */ |
55 | + vms->gic_version = VIRT_GIC_VERSION_2; | 374 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); |
375 | + | ||
376 | + /* | ||
377 | + * ??? TODO: For the 32-bit offset extractions, base + ofs cannot | ||
378 | + * offset base entirely over the address space hole to change the | ||
379 | + * pointer tag, or change the bit55 selector. So we could here | ||
380 | + * examine TBI + TCMA like we do for sve_ldN_r_mte(). | ||
381 | + */ | ||
382 | + sve_ld1_z(env, vd, vg, vm, base, desc, retaddr, mtedesc, | ||
383 | + esize, msize, off_fn, host_fn, tlb_fn); | ||
384 | +} | ||
385 | + | ||
386 | #define DO_LD1_ZPZ_S(MEM, OFS, MSZ) \ | ||
387 | void HELPER(sve_ld##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
388 | void *vm, target_ulong base, uint32_t desc) \ | ||
389 | { \ | ||
390 | - sve_ld1_z(env, vd, vg, vm, base, desc, GETPC(), 4, 1 << MSZ, \ | ||
391 | + sve_ld1_z(env, vd, vg, vm, base, desc, GETPC(), 0, 4, 1 << MSZ, \ | ||
392 | off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
393 | +} \ | ||
394 | +void HELPER(sve_ld##MEM##_##OFS##_mte)(CPUARMState *env, void *vd, void *vg, \ | ||
395 | + void *vm, target_ulong base, uint32_t desc) \ | ||
396 | +{ \ | ||
397 | + sve_ld1_z_mte(env, vd, vg, vm, base, desc, GETPC(), 4, 1 << MSZ, \ | ||
398 | + off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
399 | } | ||
400 | |||
401 | #define DO_LD1_ZPZ_D(MEM, OFS, MSZ) \ | ||
402 | void HELPER(sve_ld##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
403 | void *vm, target_ulong base, uint32_t desc) \ | ||
404 | { \ | ||
405 | - sve_ld1_z(env, vd, vg, vm, base, desc, GETPC(), 8, 1 << MSZ, \ | ||
406 | + sve_ld1_z(env, vd, vg, vm, base, desc, GETPC(), 0, 8, 1 << MSZ, \ | ||
407 | off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
408 | +} \ | ||
409 | +void HELPER(sve_ld##MEM##_##OFS##_mte)(CPUARMState *env, void *vd, void *vg, \ | ||
410 | + void *vm, target_ulong base, uint32_t desc) \ | ||
411 | +{ \ | ||
412 | + sve_ld1_z_mte(env, vd, vg, vm, base, desc, GETPC(), 8, 1 << MSZ, \ | ||
413 | + off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
414 | } | ||
415 | |||
416 | DO_LD1_ZPZ_S(bsu, zsu, MO_8) | ||
417 | @@ -XXX,XX +XXX,XX @@ DO_LD1_ZPZ_D(dd_be, zd, MO_64) | ||
418 | static inline QEMU_ALWAYS_INLINE | ||
419 | void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
420 | target_ulong base, uint32_t desc, uintptr_t retaddr, | ||
421 | - const int esz, const int msz, zreg_off_fn *off_fn, | ||
422 | + uint32_t mtedesc, const int esz, const int msz, | ||
423 | + zreg_off_fn *off_fn, | ||
424 | sve_ldst1_host_fn *host_fn, | ||
425 | sve_ldst1_tlb_fn *tlb_fn) | ||
426 | { | ||
427 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
428 | * Probe the first element, allowing faults. | ||
429 | */ | ||
430 | addr = base + (off_fn(vm, reg_off) << scale); | ||
431 | + if (mtedesc) { | ||
432 | + mte_check1(env, mtedesc, addr, retaddr); | ||
433 | + } | ||
434 | tlb_fn(env, vd, reg_off, addr, retaddr); | ||
435 | |||
436 | /* After any fault, zero the other elements. */ | ||
437 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
438 | (env_cpu(env), addr, msize) & BP_MEM_READ)) { | ||
439 | goto fault; | ||
440 | } | ||
441 | - /* TODO: MTE check. */ | ||
442 | + if (mtedesc && | ||
443 | + arm_tlb_mte_tagged(&info.attrs) && | ||
444 | + !mte_probe1(env, mtedesc, addr)) { | ||
445 | + goto fault; | ||
446 | + } | ||
447 | |||
448 | host_fn(vd, reg_off, info.host); | ||
449 | } | ||
450 | @@ -XXX,XX +XXX,XX @@ void sve_ldff1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
451 | record_fault(env, reg_off, reg_max); | ||
452 | } | ||
453 | |||
454 | -#define DO_LDFF1_ZPZ_S(MEM, OFS, MSZ) \ | ||
455 | -void HELPER(sve_ldff##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
456 | - void *vm, target_ulong base, uint32_t desc) \ | ||
457 | -{ \ | ||
458 | - sve_ldff1_z(env, vd, vg, vm, base, desc, GETPC(), MO_32, MSZ, \ | ||
459 | - off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
460 | +static inline QEMU_ALWAYS_INLINE | ||
461 | +void sve_ldff1_z_mte(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
462 | + target_ulong base, uint32_t desc, uintptr_t retaddr, | ||
463 | + const int esz, const int msz, | ||
464 | + zreg_off_fn *off_fn, | ||
465 | + sve_ldst1_host_fn *host_fn, | ||
466 | + sve_ldst1_tlb_fn *tlb_fn) | ||
467 | +{ | ||
468 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
469 | + /* Remove mtedesc from the normal sve descriptor. */ | ||
470 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
471 | + | ||
472 | + /* | ||
473 | + * ??? TODO: For the 32-bit offset extractions, base + ofs cannot | ||
474 | + * offset base entirely over the address space hole to change the | ||
475 | + * pointer tag, or change the bit55 selector. So we could here | ||
476 | + * examine TBI + TCMA like we do for sve_ldN_r_mte(). | ||
477 | + */ | ||
478 | + sve_ldff1_z(env, vd, vg, vm, base, desc, retaddr, mtedesc, | ||
479 | + esz, msz, off_fn, host_fn, tlb_fn); | ||
480 | } | ||
481 | |||
482 | -#define DO_LDFF1_ZPZ_D(MEM, OFS, MSZ) \ | ||
483 | -void HELPER(sve_ldff##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
484 | - void *vm, target_ulong base, uint32_t desc) \ | ||
485 | -{ \ | ||
486 | - sve_ldff1_z(env, vd, vg, vm, base, desc, GETPC(), MO_64, MSZ, \ | ||
487 | - off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
488 | +#define DO_LDFF1_ZPZ_S(MEM, OFS, MSZ) \ | ||
489 | +void HELPER(sve_ldff##MEM##_##OFS) \ | ||
490 | + (CPUARMState *env, void *vd, void *vg, \ | ||
491 | + void *vm, target_ulong base, uint32_t desc) \ | ||
492 | +{ \ | ||
493 | + sve_ldff1_z(env, vd, vg, vm, base, desc, GETPC(), 0, MO_32, MSZ, \ | ||
494 | + off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
495 | +} \ | ||
496 | +void HELPER(sve_ldff##MEM##_##OFS##_mte) \ | ||
497 | + (CPUARMState *env, void *vd, void *vg, \ | ||
498 | + void *vm, target_ulong base, uint32_t desc) \ | ||
499 | +{ \ | ||
500 | + sve_ldff1_z_mte(env, vd, vg, vm, base, desc, GETPC(), MO_32, MSZ, \ | ||
501 | + off_##OFS##_s, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
502 | +} | ||
503 | + | ||
504 | +#define DO_LDFF1_ZPZ_D(MEM, OFS, MSZ) \ | ||
505 | +void HELPER(sve_ldff##MEM##_##OFS) \ | ||
506 | + (CPUARMState *env, void *vd, void *vg, \ | ||
507 | + void *vm, target_ulong base, uint32_t desc) \ | ||
508 | +{ \ | ||
509 | + sve_ldff1_z(env, vd, vg, vm, base, desc, GETPC(), 0, MO_64, MSZ, \ | ||
510 | + off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
511 | +} \ | ||
512 | +void HELPER(sve_ldff##MEM##_##OFS##_mte) \ | ||
513 | + (CPUARMState *env, void *vd, void *vg, \ | ||
514 | + void *vm, target_ulong base, uint32_t desc) \ | ||
515 | +{ \ | ||
516 | + sve_ldff1_z_mte(env, vd, vg, vm, base, desc, GETPC(), MO_64, MSZ, \ | ||
517 | + off_##OFS##_d, sve_ld1##MEM##_host, sve_ld1##MEM##_tlb); \ | ||
518 | } | ||
519 | |||
520 | DO_LDFF1_ZPZ_S(bsu, zsu, MO_8) | ||
521 | @@ -XXX,XX +XXX,XX @@ DO_LDFF1_ZPZ_D(dd_be, zd, MO_64) | ||
522 | static inline QEMU_ALWAYS_INLINE | ||
523 | void sve_st1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
524 | target_ulong base, uint32_t desc, uintptr_t retaddr, | ||
525 | - int esize, int msize, zreg_off_fn *off_fn, | ||
526 | + uint32_t mtedesc, int esize, int msize, | ||
527 | + zreg_off_fn *off_fn, | ||
528 | sve_ldst1_host_fn *host_fn, | ||
529 | sve_ldst1_tlb_fn *tlb_fn) | ||
530 | { | ||
531 | @@ -XXX,XX +XXX,XX @@ void sve_st1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
532 | cpu_check_watchpoint(env_cpu(env), addr, msize, | ||
533 | info.attrs, BP_MEM_WRITE, retaddr); | ||
534 | } | ||
535 | - /* TODO: MTE check. */ | ||
536 | + | ||
537 | + if (mtedesc && arm_tlb_mte_tagged(&info.attrs)) { | ||
538 | + mte_check1(env, mtedesc, addr, retaddr); | ||
56 | + } | 539 | + } |
57 | } | 540 | } |
58 | } | 541 | i += 1; |
59 | } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | 542 | reg_off += esize; |
60 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | 543 | @@ -XXX,XX +XXX,XX @@ void sve_st1_z(CPUARMState *env, void *vd, uint64_t *vg, void *vm, |
544 | } while (reg_off < reg_max); | ||
545 | } | ||
546 | |||
547 | -#define DO_ST1_ZPZ_S(MEM, OFS, MSZ) \ | ||
548 | -void HELPER(sve_st##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
549 | - void *vm, target_ulong base, uint32_t desc) \ | ||
550 | -{ \ | ||
551 | - sve_st1_z(env, vd, vg, vm, base, desc, GETPC(), 4, 1 << MSZ, \ | ||
552 | - off_##OFS##_s, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ | ||
553 | +static inline QEMU_ALWAYS_INLINE | ||
554 | +void sve_st1_z_mte(CPUARMState *env, void *vd, uint64_t *vg, void *vm, | ||
555 | + target_ulong base, uint32_t desc, uintptr_t retaddr, | ||
556 | + int esize, int msize, zreg_off_fn *off_fn, | ||
557 | + sve_ldst1_host_fn *host_fn, | ||
558 | + sve_ldst1_tlb_fn *tlb_fn) | ||
559 | +{ | ||
560 | + uint32_t mtedesc = desc >> (SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
561 | + /* Remove mtedesc from the normal sve descriptor. */ | ||
562 | + desc = extract32(desc, 0, SIMD_DATA_SHIFT + SVE_MTEDESC_SHIFT); | ||
563 | + | ||
564 | + /* | ||
565 | + * ??? TODO: For the 32-bit offset extractions, base + ofs cannot | ||
566 | + * offset base entirely over the address space hole to change the | ||
567 | + * pointer tag, or change the bit55 selector. So we could here | ||
568 | + * examine TBI + TCMA like we do for sve_ldN_r_mte(). | ||
569 | + */ | ||
570 | + sve_st1_z(env, vd, vg, vm, base, desc, retaddr, mtedesc, | ||
571 | + esize, msize, off_fn, host_fn, tlb_fn); | ||
572 | } | ||
573 | |||
574 | -#define DO_ST1_ZPZ_D(MEM, OFS, MSZ) \ | ||
575 | -void HELPER(sve_st##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
576 | +#define DO_ST1_ZPZ_S(MEM, OFS, MSZ) \ | ||
577 | +void HELPER(sve_st##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
578 | void *vm, target_ulong base, uint32_t desc) \ | ||
579 | -{ \ | ||
580 | - sve_st1_z(env, vd, vg, vm, base, desc, GETPC(), 8, 1 << MSZ, \ | ||
581 | - off_##OFS##_d, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ | ||
582 | +{ \ | ||
583 | + sve_st1_z(env, vd, vg, vm, base, desc, GETPC(), 0, 4, 1 << MSZ, \ | ||
584 | + off_##OFS##_s, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ | ||
585 | +} \ | ||
586 | +void HELPER(sve_st##MEM##_##OFS##_mte)(CPUARMState *env, void *vd, void *vg, \ | ||
587 | + void *vm, target_ulong base, uint32_t desc) \ | ||
588 | +{ \ | ||
589 | + sve_st1_z_mte(env, vd, vg, vm, base, desc, GETPC(), 4, 1 << MSZ, \ | ||
590 | + off_##OFS##_s, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ | ||
591 | +} | ||
592 | + | ||
593 | +#define DO_ST1_ZPZ_D(MEM, OFS, MSZ) \ | ||
594 | +void HELPER(sve_st##MEM##_##OFS)(CPUARMState *env, void *vd, void *vg, \ | ||
595 | + void *vm, target_ulong base, uint32_t desc) \ | ||
596 | +{ \ | ||
597 | + sve_st1_z(env, vd, vg, vm, base, desc, GETPC(), 0, 8, 1 << MSZ, \ | ||
598 | + off_##OFS##_d, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ | ||
599 | +} \ | ||
600 | +void HELPER(sve_st##MEM##_##OFS##_mte)(CPUARMState *env, void *vd, void *vg, \ | ||
601 | + void *vm, target_ulong base, uint32_t desc) \ | ||
602 | +{ \ | ||
603 | + sve_st1_z_mte(env, vd, vg, vm, base, desc, GETPC(), 8, 1 << MSZ, \ | ||
604 | + off_##OFS##_d, sve_st1##MEM##_host, sve_st1##MEM##_tlb); \ | ||
605 | } | ||
606 | |||
607 | DO_ST1_ZPZ_S(bs, zsu, MO_8) | ||
608 | diff --git a/target/arm/translate-sve.c b/target/arm/translate-sve.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | 609 | index XXXXXXX..XXXXXXX 100644 |
62 | --- a/target/arm/kvm.c | 610 | --- a/target/arm/translate-sve.c |
63 | +++ b/target/arm/kvm.c | 611 | +++ b/target/arm/translate-sve.c |
64 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_irqchip_create(KVMState *s) | 612 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST_zpri(DisasContext *s, arg_rpri_store *a) |
65 | 613 | */ | |
66 | int kvm_arm_vgic_probe(void) | 614 | |
615 | static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
616 | - int scale, TCGv_i64 scalar, int msz, | ||
617 | + int scale, TCGv_i64 scalar, int msz, bool is_write, | ||
618 | gen_helper_gvec_mem_scatter *fn) | ||
67 | { | 619 | { |
68 | + int val = 0; | 620 | unsigned vsz = vec_full_reg_size(s); |
69 | + | 621 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, |
70 | if (kvm_create_device(kvm_state, | 622 | TCGv_ptr t_pg = tcg_temp_new_ptr(); |
71 | KVM_DEV_TYPE_ARM_VGIC_V3, true) == 0) { | 623 | TCGv_ptr t_zt = tcg_temp_new_ptr(); |
72 | - return 3; | 624 | TCGv_i32 t_desc; |
73 | - } else if (kvm_create_device(kvm_state, | 625 | - int desc; |
74 | - KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | 626 | + int desc = 0; |
75 | - return 2; | 627 | |
76 | - } else { | 628 | + if (s->mte_active[0]) { |
77 | - return 0; | 629 | + desc = FIELD_DP32(desc, MTEDESC, MIDX, get_mem_index(s)); |
78 | + val |= KVM_ARM_VGIC_V3; | 630 | + desc = FIELD_DP32(desc, MTEDESC, TBI, s->tbid); |
631 | + desc = FIELD_DP32(desc, MTEDESC, TCMA, s->tcma); | ||
632 | + desc = FIELD_DP32(desc, MTEDESC, WRITE, is_write); | ||
633 | + desc = FIELD_DP32(desc, MTEDESC, ESIZE, 1 << msz); | ||
634 | + desc <<= SVE_MTEDESC_SHIFT; | ||
635 | + } | ||
636 | desc = simd_desc(vsz, vsz, scale); | ||
637 | t_desc = tcg_const_i32(desc); | ||
638 | |||
639 | @@ -XXX,XX +XXX,XX @@ static void do_mem_zpz(DisasContext *s, int zt, int pg, int zm, | ||
640 | tcg_temp_free_i32(t_desc); | ||
641 | } | ||
642 | |||
643 | -/* Indexed by [be][ff][xs][u][msz]. */ | ||
644 | -static gen_helper_gvec_mem_scatter * const gather_load_fn32[2][2][2][2][3] = { | ||
645 | - /* Little-endian */ | ||
646 | - { { { { gen_helper_sve_ldbss_zsu, | ||
647 | - gen_helper_sve_ldhss_le_zsu, | ||
648 | - NULL, }, | ||
649 | - { gen_helper_sve_ldbsu_zsu, | ||
650 | - gen_helper_sve_ldhsu_le_zsu, | ||
651 | - gen_helper_sve_ldss_le_zsu, } }, | ||
652 | - { { gen_helper_sve_ldbss_zss, | ||
653 | - gen_helper_sve_ldhss_le_zss, | ||
654 | - NULL, }, | ||
655 | - { gen_helper_sve_ldbsu_zss, | ||
656 | - gen_helper_sve_ldhsu_le_zss, | ||
657 | - gen_helper_sve_ldss_le_zss, } } }, | ||
658 | +/* Indexed by [mte][be][ff][xs][u][msz]. */ | ||
659 | +static gen_helper_gvec_mem_scatter * const | ||
660 | +gather_load_fn32[2][2][2][2][2][3] = { | ||
661 | + { /* MTE Inactive */ | ||
662 | + { /* Little-endian */ | ||
663 | + { { { gen_helper_sve_ldbss_zsu, | ||
664 | + gen_helper_sve_ldhss_le_zsu, | ||
665 | + NULL, }, | ||
666 | + { gen_helper_sve_ldbsu_zsu, | ||
667 | + gen_helper_sve_ldhsu_le_zsu, | ||
668 | + gen_helper_sve_ldss_le_zsu, } }, | ||
669 | + { { gen_helper_sve_ldbss_zss, | ||
670 | + gen_helper_sve_ldhss_le_zss, | ||
671 | + NULL, }, | ||
672 | + { gen_helper_sve_ldbsu_zss, | ||
673 | + gen_helper_sve_ldhsu_le_zss, | ||
674 | + gen_helper_sve_ldss_le_zss, } } }, | ||
675 | |||
676 | - /* First-fault */ | ||
677 | - { { { gen_helper_sve_ldffbss_zsu, | ||
678 | - gen_helper_sve_ldffhss_le_zsu, | ||
679 | - NULL, }, | ||
680 | - { gen_helper_sve_ldffbsu_zsu, | ||
681 | - gen_helper_sve_ldffhsu_le_zsu, | ||
682 | - gen_helper_sve_ldffss_le_zsu, } }, | ||
683 | - { { gen_helper_sve_ldffbss_zss, | ||
684 | - gen_helper_sve_ldffhss_le_zss, | ||
685 | - NULL, }, | ||
686 | - { gen_helper_sve_ldffbsu_zss, | ||
687 | - gen_helper_sve_ldffhsu_le_zss, | ||
688 | - gen_helper_sve_ldffss_le_zss, } } } }, | ||
689 | + /* First-fault */ | ||
690 | + { { { gen_helper_sve_ldffbss_zsu, | ||
691 | + gen_helper_sve_ldffhss_le_zsu, | ||
692 | + NULL, }, | ||
693 | + { gen_helper_sve_ldffbsu_zsu, | ||
694 | + gen_helper_sve_ldffhsu_le_zsu, | ||
695 | + gen_helper_sve_ldffss_le_zsu, } }, | ||
696 | + { { gen_helper_sve_ldffbss_zss, | ||
697 | + gen_helper_sve_ldffhss_le_zss, | ||
698 | + NULL, }, | ||
699 | + { gen_helper_sve_ldffbsu_zss, | ||
700 | + gen_helper_sve_ldffhsu_le_zss, | ||
701 | + gen_helper_sve_ldffss_le_zss, } } } }, | ||
702 | |||
703 | - /* Big-endian */ | ||
704 | - { { { { gen_helper_sve_ldbss_zsu, | ||
705 | - gen_helper_sve_ldhss_be_zsu, | ||
706 | - NULL, }, | ||
707 | - { gen_helper_sve_ldbsu_zsu, | ||
708 | - gen_helper_sve_ldhsu_be_zsu, | ||
709 | - gen_helper_sve_ldss_be_zsu, } }, | ||
710 | - { { gen_helper_sve_ldbss_zss, | ||
711 | - gen_helper_sve_ldhss_be_zss, | ||
712 | - NULL, }, | ||
713 | - { gen_helper_sve_ldbsu_zss, | ||
714 | - gen_helper_sve_ldhsu_be_zss, | ||
715 | - gen_helper_sve_ldss_be_zss, } } }, | ||
716 | + { /* Big-endian */ | ||
717 | + { { { gen_helper_sve_ldbss_zsu, | ||
718 | + gen_helper_sve_ldhss_be_zsu, | ||
719 | + NULL, }, | ||
720 | + { gen_helper_sve_ldbsu_zsu, | ||
721 | + gen_helper_sve_ldhsu_be_zsu, | ||
722 | + gen_helper_sve_ldss_be_zsu, } }, | ||
723 | + { { gen_helper_sve_ldbss_zss, | ||
724 | + gen_helper_sve_ldhss_be_zss, | ||
725 | + NULL, }, | ||
726 | + { gen_helper_sve_ldbsu_zss, | ||
727 | + gen_helper_sve_ldhsu_be_zss, | ||
728 | + gen_helper_sve_ldss_be_zss, } } }, | ||
729 | |||
730 | - /* First-fault */ | ||
731 | - { { { gen_helper_sve_ldffbss_zsu, | ||
732 | - gen_helper_sve_ldffhss_be_zsu, | ||
733 | - NULL, }, | ||
734 | - { gen_helper_sve_ldffbsu_zsu, | ||
735 | - gen_helper_sve_ldffhsu_be_zsu, | ||
736 | - gen_helper_sve_ldffss_be_zsu, } }, | ||
737 | - { { gen_helper_sve_ldffbss_zss, | ||
738 | - gen_helper_sve_ldffhss_be_zss, | ||
739 | - NULL, }, | ||
740 | - { gen_helper_sve_ldffbsu_zss, | ||
741 | - gen_helper_sve_ldffhsu_be_zss, | ||
742 | - gen_helper_sve_ldffss_be_zss, } } } }, | ||
743 | + /* First-fault */ | ||
744 | + { { { gen_helper_sve_ldffbss_zsu, | ||
745 | + gen_helper_sve_ldffhss_be_zsu, | ||
746 | + NULL, }, | ||
747 | + { gen_helper_sve_ldffbsu_zsu, | ||
748 | + gen_helper_sve_ldffhsu_be_zsu, | ||
749 | + gen_helper_sve_ldffss_be_zsu, } }, | ||
750 | + { { gen_helper_sve_ldffbss_zss, | ||
751 | + gen_helper_sve_ldffhss_be_zss, | ||
752 | + NULL, }, | ||
753 | + { gen_helper_sve_ldffbsu_zss, | ||
754 | + gen_helper_sve_ldffhsu_be_zss, | ||
755 | + gen_helper_sve_ldffss_be_zss, } } } } }, | ||
756 | + { /* MTE Active */ | ||
757 | + { /* Little-endian */ | ||
758 | + { { { gen_helper_sve_ldbss_zsu_mte, | ||
759 | + gen_helper_sve_ldhss_le_zsu_mte, | ||
760 | + NULL, }, | ||
761 | + { gen_helper_sve_ldbsu_zsu_mte, | ||
762 | + gen_helper_sve_ldhsu_le_zsu_mte, | ||
763 | + gen_helper_sve_ldss_le_zsu_mte, } }, | ||
764 | + { { gen_helper_sve_ldbss_zss_mte, | ||
765 | + gen_helper_sve_ldhss_le_zss_mte, | ||
766 | + NULL, }, | ||
767 | + { gen_helper_sve_ldbsu_zss_mte, | ||
768 | + gen_helper_sve_ldhsu_le_zss_mte, | ||
769 | + gen_helper_sve_ldss_le_zss_mte, } } }, | ||
770 | + | ||
771 | + /* First-fault */ | ||
772 | + { { { gen_helper_sve_ldffbss_zsu_mte, | ||
773 | + gen_helper_sve_ldffhss_le_zsu_mte, | ||
774 | + NULL, }, | ||
775 | + { gen_helper_sve_ldffbsu_zsu_mte, | ||
776 | + gen_helper_sve_ldffhsu_le_zsu_mte, | ||
777 | + gen_helper_sve_ldffss_le_zsu_mte, } }, | ||
778 | + { { gen_helper_sve_ldffbss_zss_mte, | ||
779 | + gen_helper_sve_ldffhss_le_zss_mte, | ||
780 | + NULL, }, | ||
781 | + { gen_helper_sve_ldffbsu_zss_mte, | ||
782 | + gen_helper_sve_ldffhsu_le_zss_mte, | ||
783 | + gen_helper_sve_ldffss_le_zss_mte, } } } }, | ||
784 | + | ||
785 | + { /* Big-endian */ | ||
786 | + { { { gen_helper_sve_ldbss_zsu_mte, | ||
787 | + gen_helper_sve_ldhss_be_zsu_mte, | ||
788 | + NULL, }, | ||
789 | + { gen_helper_sve_ldbsu_zsu_mte, | ||
790 | + gen_helper_sve_ldhsu_be_zsu_mte, | ||
791 | + gen_helper_sve_ldss_be_zsu_mte, } }, | ||
792 | + { { gen_helper_sve_ldbss_zss_mte, | ||
793 | + gen_helper_sve_ldhss_be_zss_mte, | ||
794 | + NULL, }, | ||
795 | + { gen_helper_sve_ldbsu_zss_mte, | ||
796 | + gen_helper_sve_ldhsu_be_zss_mte, | ||
797 | + gen_helper_sve_ldss_be_zss_mte, } } }, | ||
798 | + | ||
799 | + /* First-fault */ | ||
800 | + { { { gen_helper_sve_ldffbss_zsu_mte, | ||
801 | + gen_helper_sve_ldffhss_be_zsu_mte, | ||
802 | + NULL, }, | ||
803 | + { gen_helper_sve_ldffbsu_zsu_mte, | ||
804 | + gen_helper_sve_ldffhsu_be_zsu_mte, | ||
805 | + gen_helper_sve_ldffss_be_zsu_mte, } }, | ||
806 | + { { gen_helper_sve_ldffbss_zss_mte, | ||
807 | + gen_helper_sve_ldffhss_be_zss_mte, | ||
808 | + NULL, }, | ||
809 | + { gen_helper_sve_ldffbsu_zss_mte, | ||
810 | + gen_helper_sve_ldffhsu_be_zss_mte, | ||
811 | + gen_helper_sve_ldffss_be_zss_mte, } } } } }, | ||
812 | }; | ||
813 | |||
814 | /* Note that we overload xs=2 to indicate 64-bit offset. */ | ||
815 | -static gen_helper_gvec_mem_scatter * const gather_load_fn64[2][2][3][2][4] = { | ||
816 | - /* Little-endian */ | ||
817 | - { { { { gen_helper_sve_ldbds_zsu, | ||
818 | - gen_helper_sve_ldhds_le_zsu, | ||
819 | - gen_helper_sve_ldsds_le_zsu, | ||
820 | - NULL, }, | ||
821 | - { gen_helper_sve_ldbdu_zsu, | ||
822 | - gen_helper_sve_ldhdu_le_zsu, | ||
823 | - gen_helper_sve_ldsdu_le_zsu, | ||
824 | - gen_helper_sve_lddd_le_zsu, } }, | ||
825 | - { { gen_helper_sve_ldbds_zss, | ||
826 | - gen_helper_sve_ldhds_le_zss, | ||
827 | - gen_helper_sve_ldsds_le_zss, | ||
828 | - NULL, }, | ||
829 | - { gen_helper_sve_ldbdu_zss, | ||
830 | - gen_helper_sve_ldhdu_le_zss, | ||
831 | - gen_helper_sve_ldsdu_le_zss, | ||
832 | - gen_helper_sve_lddd_le_zss, } }, | ||
833 | - { { gen_helper_sve_ldbds_zd, | ||
834 | - gen_helper_sve_ldhds_le_zd, | ||
835 | - gen_helper_sve_ldsds_le_zd, | ||
836 | - NULL, }, | ||
837 | - { gen_helper_sve_ldbdu_zd, | ||
838 | - gen_helper_sve_ldhdu_le_zd, | ||
839 | - gen_helper_sve_ldsdu_le_zd, | ||
840 | - gen_helper_sve_lddd_le_zd, } } }, | ||
841 | +static gen_helper_gvec_mem_scatter * const | ||
842 | +gather_load_fn64[2][2][2][3][2][4] = { | ||
843 | + { /* MTE Inactive */ | ||
844 | + { /* Little-endian */ | ||
845 | + { { { gen_helper_sve_ldbds_zsu, | ||
846 | + gen_helper_sve_ldhds_le_zsu, | ||
847 | + gen_helper_sve_ldsds_le_zsu, | ||
848 | + NULL, }, | ||
849 | + { gen_helper_sve_ldbdu_zsu, | ||
850 | + gen_helper_sve_ldhdu_le_zsu, | ||
851 | + gen_helper_sve_ldsdu_le_zsu, | ||
852 | + gen_helper_sve_lddd_le_zsu, } }, | ||
853 | + { { gen_helper_sve_ldbds_zss, | ||
854 | + gen_helper_sve_ldhds_le_zss, | ||
855 | + gen_helper_sve_ldsds_le_zss, | ||
856 | + NULL, }, | ||
857 | + { gen_helper_sve_ldbdu_zss, | ||
858 | + gen_helper_sve_ldhdu_le_zss, | ||
859 | + gen_helper_sve_ldsdu_le_zss, | ||
860 | + gen_helper_sve_lddd_le_zss, } }, | ||
861 | + { { gen_helper_sve_ldbds_zd, | ||
862 | + gen_helper_sve_ldhds_le_zd, | ||
863 | + gen_helper_sve_ldsds_le_zd, | ||
864 | + NULL, }, | ||
865 | + { gen_helper_sve_ldbdu_zd, | ||
866 | + gen_helper_sve_ldhdu_le_zd, | ||
867 | + gen_helper_sve_ldsdu_le_zd, | ||
868 | + gen_helper_sve_lddd_le_zd, } } }, | ||
869 | |||
870 | - /* First-fault */ | ||
871 | - { { { gen_helper_sve_ldffbds_zsu, | ||
872 | - gen_helper_sve_ldffhds_le_zsu, | ||
873 | - gen_helper_sve_ldffsds_le_zsu, | ||
874 | - NULL, }, | ||
875 | - { gen_helper_sve_ldffbdu_zsu, | ||
876 | - gen_helper_sve_ldffhdu_le_zsu, | ||
877 | - gen_helper_sve_ldffsdu_le_zsu, | ||
878 | - gen_helper_sve_ldffdd_le_zsu, } }, | ||
879 | - { { gen_helper_sve_ldffbds_zss, | ||
880 | - gen_helper_sve_ldffhds_le_zss, | ||
881 | - gen_helper_sve_ldffsds_le_zss, | ||
882 | - NULL, }, | ||
883 | - { gen_helper_sve_ldffbdu_zss, | ||
884 | - gen_helper_sve_ldffhdu_le_zss, | ||
885 | - gen_helper_sve_ldffsdu_le_zss, | ||
886 | - gen_helper_sve_ldffdd_le_zss, } }, | ||
887 | - { { gen_helper_sve_ldffbds_zd, | ||
888 | - gen_helper_sve_ldffhds_le_zd, | ||
889 | - gen_helper_sve_ldffsds_le_zd, | ||
890 | - NULL, }, | ||
891 | - { gen_helper_sve_ldffbdu_zd, | ||
892 | - gen_helper_sve_ldffhdu_le_zd, | ||
893 | - gen_helper_sve_ldffsdu_le_zd, | ||
894 | - gen_helper_sve_ldffdd_le_zd, } } } }, | ||
895 | + /* First-fault */ | ||
896 | + { { { gen_helper_sve_ldffbds_zsu, | ||
897 | + gen_helper_sve_ldffhds_le_zsu, | ||
898 | + gen_helper_sve_ldffsds_le_zsu, | ||
899 | + NULL, }, | ||
900 | + { gen_helper_sve_ldffbdu_zsu, | ||
901 | + gen_helper_sve_ldffhdu_le_zsu, | ||
902 | + gen_helper_sve_ldffsdu_le_zsu, | ||
903 | + gen_helper_sve_ldffdd_le_zsu, } }, | ||
904 | + { { gen_helper_sve_ldffbds_zss, | ||
905 | + gen_helper_sve_ldffhds_le_zss, | ||
906 | + gen_helper_sve_ldffsds_le_zss, | ||
907 | + NULL, }, | ||
908 | + { gen_helper_sve_ldffbdu_zss, | ||
909 | + gen_helper_sve_ldffhdu_le_zss, | ||
910 | + gen_helper_sve_ldffsdu_le_zss, | ||
911 | + gen_helper_sve_ldffdd_le_zss, } }, | ||
912 | + { { gen_helper_sve_ldffbds_zd, | ||
913 | + gen_helper_sve_ldffhds_le_zd, | ||
914 | + gen_helper_sve_ldffsds_le_zd, | ||
915 | + NULL, }, | ||
916 | + { gen_helper_sve_ldffbdu_zd, | ||
917 | + gen_helper_sve_ldffhdu_le_zd, | ||
918 | + gen_helper_sve_ldffsdu_le_zd, | ||
919 | + gen_helper_sve_ldffdd_le_zd, } } } }, | ||
920 | + { /* Big-endian */ | ||
921 | + { { { gen_helper_sve_ldbds_zsu, | ||
922 | + gen_helper_sve_ldhds_be_zsu, | ||
923 | + gen_helper_sve_ldsds_be_zsu, | ||
924 | + NULL, }, | ||
925 | + { gen_helper_sve_ldbdu_zsu, | ||
926 | + gen_helper_sve_ldhdu_be_zsu, | ||
927 | + gen_helper_sve_ldsdu_be_zsu, | ||
928 | + gen_helper_sve_lddd_be_zsu, } }, | ||
929 | + { { gen_helper_sve_ldbds_zss, | ||
930 | + gen_helper_sve_ldhds_be_zss, | ||
931 | + gen_helper_sve_ldsds_be_zss, | ||
932 | + NULL, }, | ||
933 | + { gen_helper_sve_ldbdu_zss, | ||
934 | + gen_helper_sve_ldhdu_be_zss, | ||
935 | + gen_helper_sve_ldsdu_be_zss, | ||
936 | + gen_helper_sve_lddd_be_zss, } }, | ||
937 | + { { gen_helper_sve_ldbds_zd, | ||
938 | + gen_helper_sve_ldhds_be_zd, | ||
939 | + gen_helper_sve_ldsds_be_zd, | ||
940 | + NULL, }, | ||
941 | + { gen_helper_sve_ldbdu_zd, | ||
942 | + gen_helper_sve_ldhdu_be_zd, | ||
943 | + gen_helper_sve_ldsdu_be_zd, | ||
944 | + gen_helper_sve_lddd_be_zd, } } }, | ||
945 | |||
946 | - /* Big-endian */ | ||
947 | - { { { { gen_helper_sve_ldbds_zsu, | ||
948 | - gen_helper_sve_ldhds_be_zsu, | ||
949 | - gen_helper_sve_ldsds_be_zsu, | ||
950 | - NULL, }, | ||
951 | - { gen_helper_sve_ldbdu_zsu, | ||
952 | - gen_helper_sve_ldhdu_be_zsu, | ||
953 | - gen_helper_sve_ldsdu_be_zsu, | ||
954 | - gen_helper_sve_lddd_be_zsu, } }, | ||
955 | - { { gen_helper_sve_ldbds_zss, | ||
956 | - gen_helper_sve_ldhds_be_zss, | ||
957 | - gen_helper_sve_ldsds_be_zss, | ||
958 | - NULL, }, | ||
959 | - { gen_helper_sve_ldbdu_zss, | ||
960 | - gen_helper_sve_ldhdu_be_zss, | ||
961 | - gen_helper_sve_ldsdu_be_zss, | ||
962 | - gen_helper_sve_lddd_be_zss, } }, | ||
963 | - { { gen_helper_sve_ldbds_zd, | ||
964 | - gen_helper_sve_ldhds_be_zd, | ||
965 | - gen_helper_sve_ldsds_be_zd, | ||
966 | - NULL, }, | ||
967 | - { gen_helper_sve_ldbdu_zd, | ||
968 | - gen_helper_sve_ldhdu_be_zd, | ||
969 | - gen_helper_sve_ldsdu_be_zd, | ||
970 | - gen_helper_sve_lddd_be_zd, } } }, | ||
971 | + /* First-fault */ | ||
972 | + { { { gen_helper_sve_ldffbds_zsu, | ||
973 | + gen_helper_sve_ldffhds_be_zsu, | ||
974 | + gen_helper_sve_ldffsds_be_zsu, | ||
975 | + NULL, }, | ||
976 | + { gen_helper_sve_ldffbdu_zsu, | ||
977 | + gen_helper_sve_ldffhdu_be_zsu, | ||
978 | + gen_helper_sve_ldffsdu_be_zsu, | ||
979 | + gen_helper_sve_ldffdd_be_zsu, } }, | ||
980 | + { { gen_helper_sve_ldffbds_zss, | ||
981 | + gen_helper_sve_ldffhds_be_zss, | ||
982 | + gen_helper_sve_ldffsds_be_zss, | ||
983 | + NULL, }, | ||
984 | + { gen_helper_sve_ldffbdu_zss, | ||
985 | + gen_helper_sve_ldffhdu_be_zss, | ||
986 | + gen_helper_sve_ldffsdu_be_zss, | ||
987 | + gen_helper_sve_ldffdd_be_zss, } }, | ||
988 | + { { gen_helper_sve_ldffbds_zd, | ||
989 | + gen_helper_sve_ldffhds_be_zd, | ||
990 | + gen_helper_sve_ldffsds_be_zd, | ||
991 | + NULL, }, | ||
992 | + { gen_helper_sve_ldffbdu_zd, | ||
993 | + gen_helper_sve_ldffhdu_be_zd, | ||
994 | + gen_helper_sve_ldffsdu_be_zd, | ||
995 | + gen_helper_sve_ldffdd_be_zd, } } } } }, | ||
996 | + { /* MTE Active */ | ||
997 | + { /* Little-endian */ | ||
998 | + { { { gen_helper_sve_ldbds_zsu_mte, | ||
999 | + gen_helper_sve_ldhds_le_zsu_mte, | ||
1000 | + gen_helper_sve_ldsds_le_zsu_mte, | ||
1001 | + NULL, }, | ||
1002 | + { gen_helper_sve_ldbdu_zsu_mte, | ||
1003 | + gen_helper_sve_ldhdu_le_zsu_mte, | ||
1004 | + gen_helper_sve_ldsdu_le_zsu_mte, | ||
1005 | + gen_helper_sve_lddd_le_zsu_mte, } }, | ||
1006 | + { { gen_helper_sve_ldbds_zss_mte, | ||
1007 | + gen_helper_sve_ldhds_le_zss_mte, | ||
1008 | + gen_helper_sve_ldsds_le_zss_mte, | ||
1009 | + NULL, }, | ||
1010 | + { gen_helper_sve_ldbdu_zss_mte, | ||
1011 | + gen_helper_sve_ldhdu_le_zss_mte, | ||
1012 | + gen_helper_sve_ldsdu_le_zss_mte, | ||
1013 | + gen_helper_sve_lddd_le_zss_mte, } }, | ||
1014 | + { { gen_helper_sve_ldbds_zd_mte, | ||
1015 | + gen_helper_sve_ldhds_le_zd_mte, | ||
1016 | + gen_helper_sve_ldsds_le_zd_mte, | ||
1017 | + NULL, }, | ||
1018 | + { gen_helper_sve_ldbdu_zd_mte, | ||
1019 | + gen_helper_sve_ldhdu_le_zd_mte, | ||
1020 | + gen_helper_sve_ldsdu_le_zd_mte, | ||
1021 | + gen_helper_sve_lddd_le_zd_mte, } } }, | ||
1022 | |||
1023 | - /* First-fault */ | ||
1024 | - { { { gen_helper_sve_ldffbds_zsu, | ||
1025 | - gen_helper_sve_ldffhds_be_zsu, | ||
1026 | - gen_helper_sve_ldffsds_be_zsu, | ||
1027 | - NULL, }, | ||
1028 | - { gen_helper_sve_ldffbdu_zsu, | ||
1029 | - gen_helper_sve_ldffhdu_be_zsu, | ||
1030 | - gen_helper_sve_ldffsdu_be_zsu, | ||
1031 | - gen_helper_sve_ldffdd_be_zsu, } }, | ||
1032 | - { { gen_helper_sve_ldffbds_zss, | ||
1033 | - gen_helper_sve_ldffhds_be_zss, | ||
1034 | - gen_helper_sve_ldffsds_be_zss, | ||
1035 | - NULL, }, | ||
1036 | - { gen_helper_sve_ldffbdu_zss, | ||
1037 | - gen_helper_sve_ldffhdu_be_zss, | ||
1038 | - gen_helper_sve_ldffsdu_be_zss, | ||
1039 | - gen_helper_sve_ldffdd_be_zss, } }, | ||
1040 | - { { gen_helper_sve_ldffbds_zd, | ||
1041 | - gen_helper_sve_ldffhds_be_zd, | ||
1042 | - gen_helper_sve_ldffsds_be_zd, | ||
1043 | - NULL, }, | ||
1044 | - { gen_helper_sve_ldffbdu_zd, | ||
1045 | - gen_helper_sve_ldffhdu_be_zd, | ||
1046 | - gen_helper_sve_ldffsdu_be_zd, | ||
1047 | - gen_helper_sve_ldffdd_be_zd, } } } }, | ||
1048 | + /* First-fault */ | ||
1049 | + { { { gen_helper_sve_ldffbds_zsu_mte, | ||
1050 | + gen_helper_sve_ldffhds_le_zsu_mte, | ||
1051 | + gen_helper_sve_ldffsds_le_zsu_mte, | ||
1052 | + NULL, }, | ||
1053 | + { gen_helper_sve_ldffbdu_zsu_mte, | ||
1054 | + gen_helper_sve_ldffhdu_le_zsu_mte, | ||
1055 | + gen_helper_sve_ldffsdu_le_zsu_mte, | ||
1056 | + gen_helper_sve_ldffdd_le_zsu_mte, } }, | ||
1057 | + { { gen_helper_sve_ldffbds_zss_mte, | ||
1058 | + gen_helper_sve_ldffhds_le_zss_mte, | ||
1059 | + gen_helper_sve_ldffsds_le_zss_mte, | ||
1060 | + NULL, }, | ||
1061 | + { gen_helper_sve_ldffbdu_zss_mte, | ||
1062 | + gen_helper_sve_ldffhdu_le_zss_mte, | ||
1063 | + gen_helper_sve_ldffsdu_le_zss_mte, | ||
1064 | + gen_helper_sve_ldffdd_le_zss_mte, } }, | ||
1065 | + { { gen_helper_sve_ldffbds_zd_mte, | ||
1066 | + gen_helper_sve_ldffhds_le_zd_mte, | ||
1067 | + gen_helper_sve_ldffsds_le_zd_mte, | ||
1068 | + NULL, }, | ||
1069 | + { gen_helper_sve_ldffbdu_zd_mte, | ||
1070 | + gen_helper_sve_ldffhdu_le_zd_mte, | ||
1071 | + gen_helper_sve_ldffsdu_le_zd_mte, | ||
1072 | + gen_helper_sve_ldffdd_le_zd_mte, } } } }, | ||
1073 | + { /* Big-endian */ | ||
1074 | + { { { gen_helper_sve_ldbds_zsu_mte, | ||
1075 | + gen_helper_sve_ldhds_be_zsu_mte, | ||
1076 | + gen_helper_sve_ldsds_be_zsu_mte, | ||
1077 | + NULL, }, | ||
1078 | + { gen_helper_sve_ldbdu_zsu_mte, | ||
1079 | + gen_helper_sve_ldhdu_be_zsu_mte, | ||
1080 | + gen_helper_sve_ldsdu_be_zsu_mte, | ||
1081 | + gen_helper_sve_lddd_be_zsu_mte, } }, | ||
1082 | + { { gen_helper_sve_ldbds_zss_mte, | ||
1083 | + gen_helper_sve_ldhds_be_zss_mte, | ||
1084 | + gen_helper_sve_ldsds_be_zss_mte, | ||
1085 | + NULL, }, | ||
1086 | + { gen_helper_sve_ldbdu_zss_mte, | ||
1087 | + gen_helper_sve_ldhdu_be_zss_mte, | ||
1088 | + gen_helper_sve_ldsdu_be_zss_mte, | ||
1089 | + gen_helper_sve_lddd_be_zss_mte, } }, | ||
1090 | + { { gen_helper_sve_ldbds_zd_mte, | ||
1091 | + gen_helper_sve_ldhds_be_zd_mte, | ||
1092 | + gen_helper_sve_ldsds_be_zd_mte, | ||
1093 | + NULL, }, | ||
1094 | + { gen_helper_sve_ldbdu_zd_mte, | ||
1095 | + gen_helper_sve_ldhdu_be_zd_mte, | ||
1096 | + gen_helper_sve_ldsdu_be_zd_mte, | ||
1097 | + gen_helper_sve_lddd_be_zd_mte, } } }, | ||
1098 | + | ||
1099 | + /* First-fault */ | ||
1100 | + { { { gen_helper_sve_ldffbds_zsu_mte, | ||
1101 | + gen_helper_sve_ldffhds_be_zsu_mte, | ||
1102 | + gen_helper_sve_ldffsds_be_zsu_mte, | ||
1103 | + NULL, }, | ||
1104 | + { gen_helper_sve_ldffbdu_zsu_mte, | ||
1105 | + gen_helper_sve_ldffhdu_be_zsu_mte, | ||
1106 | + gen_helper_sve_ldffsdu_be_zsu_mte, | ||
1107 | + gen_helper_sve_ldffdd_be_zsu_mte, } }, | ||
1108 | + { { gen_helper_sve_ldffbds_zss_mte, | ||
1109 | + gen_helper_sve_ldffhds_be_zss_mte, | ||
1110 | + gen_helper_sve_ldffsds_be_zss_mte, | ||
1111 | + NULL, }, | ||
1112 | + { gen_helper_sve_ldffbdu_zss_mte, | ||
1113 | + gen_helper_sve_ldffhdu_be_zss_mte, | ||
1114 | + gen_helper_sve_ldffsdu_be_zss_mte, | ||
1115 | + gen_helper_sve_ldffdd_be_zss_mte, } }, | ||
1116 | + { { gen_helper_sve_ldffbds_zd_mte, | ||
1117 | + gen_helper_sve_ldffhds_be_zd_mte, | ||
1118 | + gen_helper_sve_ldffsds_be_zd_mte, | ||
1119 | + NULL, }, | ||
1120 | + { gen_helper_sve_ldffbdu_zd_mte, | ||
1121 | + gen_helper_sve_ldffhdu_be_zd_mte, | ||
1122 | + gen_helper_sve_ldffsdu_be_zd_mte, | ||
1123 | + gen_helper_sve_ldffdd_be_zd_mte, } } } } }, | ||
1124 | }; | ||
1125 | |||
1126 | static bool trans_LD1_zprz(DisasContext *s, arg_LD1_zprz *a) | ||
1127 | { | ||
1128 | gen_helper_gvec_mem_scatter *fn = NULL; | ||
1129 | - int be = s->be_data == MO_BE; | ||
1130 | + bool be = s->be_data == MO_BE; | ||
1131 | + bool mte = s->mte_active[0]; | ||
1132 | |||
1133 | if (!sve_access_check(s)) { | ||
1134 | return true; | ||
1135 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zprz(DisasContext *s, arg_LD1_zprz *a) | ||
1136 | |||
1137 | switch (a->esz) { | ||
1138 | case MO_32: | ||
1139 | - fn = gather_load_fn32[be][a->ff][a->xs][a->u][a->msz]; | ||
1140 | + fn = gather_load_fn32[mte][be][a->ff][a->xs][a->u][a->msz]; | ||
1141 | break; | ||
1142 | case MO_64: | ||
1143 | - fn = gather_load_fn64[be][a->ff][a->xs][a->u][a->msz]; | ||
1144 | + fn = gather_load_fn64[mte][be][a->ff][a->xs][a->u][a->msz]; | ||
1145 | break; | ||
79 | } | 1146 | } |
80 | + if (kvm_create_device(kvm_state, | 1147 | assert(fn != NULL); |
81 | + KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | 1148 | |
82 | + val |= KVM_ARM_VGIC_V2; | 1149 | do_mem_zpz(s, a->rd, a->pg, a->rm, a->scale * a->msz, |
83 | + } | 1150 | - cpu_reg_sp(s, a->rn), a->msz, fn); |
84 | + return val; | 1151 | + cpu_reg_sp(s, a->rn), a->msz, false, fn); |
1152 | return true; | ||
85 | } | 1153 | } |
86 | 1154 | ||
87 | int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level) | 1155 | static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) |
1156 | { | ||
1157 | gen_helper_gvec_mem_scatter *fn = NULL; | ||
1158 | - int be = s->be_data == MO_BE; | ||
1159 | + bool be = s->be_data == MO_BE; | ||
1160 | + bool mte = s->mte_active[0]; | ||
1161 | TCGv_i64 imm; | ||
1162 | |||
1163 | if (a->esz < a->msz || (a->esz == a->msz && !a->u)) { | ||
1164 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | ||
1165 | |||
1166 | switch (a->esz) { | ||
1167 | case MO_32: | ||
1168 | - fn = gather_load_fn32[be][a->ff][0][a->u][a->msz]; | ||
1169 | + fn = gather_load_fn32[mte][be][a->ff][0][a->u][a->msz]; | ||
1170 | break; | ||
1171 | case MO_64: | ||
1172 | - fn = gather_load_fn64[be][a->ff][2][a->u][a->msz]; | ||
1173 | + fn = gather_load_fn64[mte][be][a->ff][2][a->u][a->msz]; | ||
1174 | break; | ||
1175 | } | ||
1176 | assert(fn != NULL); | ||
1177 | @@ -XXX,XX +XXX,XX @@ static bool trans_LD1_zpiz(DisasContext *s, arg_LD1_zpiz *a) | ||
1178 | * by loading the immediate into the scalar parameter. | ||
1179 | */ | ||
1180 | imm = tcg_const_i64(a->imm << a->msz); | ||
1181 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, fn); | ||
1182 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, false, fn); | ||
1183 | tcg_temp_free_i64(imm); | ||
1184 | return true; | ||
1185 | } | ||
1186 | |||
1187 | -/* Indexed by [be][xs][msz]. */ | ||
1188 | -static gen_helper_gvec_mem_scatter * const scatter_store_fn32[2][2][3] = { | ||
1189 | - /* Little-endian */ | ||
1190 | - { { gen_helper_sve_stbs_zsu, | ||
1191 | - gen_helper_sve_sths_le_zsu, | ||
1192 | - gen_helper_sve_stss_le_zsu, }, | ||
1193 | - { gen_helper_sve_stbs_zss, | ||
1194 | - gen_helper_sve_sths_le_zss, | ||
1195 | - gen_helper_sve_stss_le_zss, } }, | ||
1196 | - /* Big-endian */ | ||
1197 | - { { gen_helper_sve_stbs_zsu, | ||
1198 | - gen_helper_sve_sths_be_zsu, | ||
1199 | - gen_helper_sve_stss_be_zsu, }, | ||
1200 | - { gen_helper_sve_stbs_zss, | ||
1201 | - gen_helper_sve_sths_be_zss, | ||
1202 | - gen_helper_sve_stss_be_zss, } }, | ||
1203 | +/* Indexed by [mte][be][xs][msz]. */ | ||
1204 | +static gen_helper_gvec_mem_scatter * const scatter_store_fn32[2][2][2][3] = { | ||
1205 | + { /* MTE Inactive */ | ||
1206 | + { /* Little-endian */ | ||
1207 | + { gen_helper_sve_stbs_zsu, | ||
1208 | + gen_helper_sve_sths_le_zsu, | ||
1209 | + gen_helper_sve_stss_le_zsu, }, | ||
1210 | + { gen_helper_sve_stbs_zss, | ||
1211 | + gen_helper_sve_sths_le_zss, | ||
1212 | + gen_helper_sve_stss_le_zss, } }, | ||
1213 | + { /* Big-endian */ | ||
1214 | + { gen_helper_sve_stbs_zsu, | ||
1215 | + gen_helper_sve_sths_be_zsu, | ||
1216 | + gen_helper_sve_stss_be_zsu, }, | ||
1217 | + { gen_helper_sve_stbs_zss, | ||
1218 | + gen_helper_sve_sths_be_zss, | ||
1219 | + gen_helper_sve_stss_be_zss, } } }, | ||
1220 | + { /* MTE Active */ | ||
1221 | + { /* Little-endian */ | ||
1222 | + { gen_helper_sve_stbs_zsu_mte, | ||
1223 | + gen_helper_sve_sths_le_zsu_mte, | ||
1224 | + gen_helper_sve_stss_le_zsu_mte, }, | ||
1225 | + { gen_helper_sve_stbs_zss_mte, | ||
1226 | + gen_helper_sve_sths_le_zss_mte, | ||
1227 | + gen_helper_sve_stss_le_zss_mte, } }, | ||
1228 | + { /* Big-endian */ | ||
1229 | + { gen_helper_sve_stbs_zsu_mte, | ||
1230 | + gen_helper_sve_sths_be_zsu_mte, | ||
1231 | + gen_helper_sve_stss_be_zsu_mte, }, | ||
1232 | + { gen_helper_sve_stbs_zss_mte, | ||
1233 | + gen_helper_sve_sths_be_zss_mte, | ||
1234 | + gen_helper_sve_stss_be_zss_mte, } } }, | ||
1235 | }; | ||
1236 | |||
1237 | /* Note that we overload xs=2 to indicate 64-bit offset. */ | ||
1238 | -static gen_helper_gvec_mem_scatter * const scatter_store_fn64[2][3][4] = { | ||
1239 | - /* Little-endian */ | ||
1240 | - { { gen_helper_sve_stbd_zsu, | ||
1241 | - gen_helper_sve_sthd_le_zsu, | ||
1242 | - gen_helper_sve_stsd_le_zsu, | ||
1243 | - gen_helper_sve_stdd_le_zsu, }, | ||
1244 | - { gen_helper_sve_stbd_zss, | ||
1245 | - gen_helper_sve_sthd_le_zss, | ||
1246 | - gen_helper_sve_stsd_le_zss, | ||
1247 | - gen_helper_sve_stdd_le_zss, }, | ||
1248 | - { gen_helper_sve_stbd_zd, | ||
1249 | - gen_helper_sve_sthd_le_zd, | ||
1250 | - gen_helper_sve_stsd_le_zd, | ||
1251 | - gen_helper_sve_stdd_le_zd, } }, | ||
1252 | - /* Big-endian */ | ||
1253 | - { { gen_helper_sve_stbd_zsu, | ||
1254 | - gen_helper_sve_sthd_be_zsu, | ||
1255 | - gen_helper_sve_stsd_be_zsu, | ||
1256 | - gen_helper_sve_stdd_be_zsu, }, | ||
1257 | - { gen_helper_sve_stbd_zss, | ||
1258 | - gen_helper_sve_sthd_be_zss, | ||
1259 | - gen_helper_sve_stsd_be_zss, | ||
1260 | - gen_helper_sve_stdd_be_zss, }, | ||
1261 | - { gen_helper_sve_stbd_zd, | ||
1262 | - gen_helper_sve_sthd_be_zd, | ||
1263 | - gen_helper_sve_stsd_be_zd, | ||
1264 | - gen_helper_sve_stdd_be_zd, } }, | ||
1265 | +static gen_helper_gvec_mem_scatter * const scatter_store_fn64[2][2][3][4] = { | ||
1266 | + { /* MTE Inactive */ | ||
1267 | + { /* Little-endian */ | ||
1268 | + { gen_helper_sve_stbd_zsu, | ||
1269 | + gen_helper_sve_sthd_le_zsu, | ||
1270 | + gen_helper_sve_stsd_le_zsu, | ||
1271 | + gen_helper_sve_stdd_le_zsu, }, | ||
1272 | + { gen_helper_sve_stbd_zss, | ||
1273 | + gen_helper_sve_sthd_le_zss, | ||
1274 | + gen_helper_sve_stsd_le_zss, | ||
1275 | + gen_helper_sve_stdd_le_zss, }, | ||
1276 | + { gen_helper_sve_stbd_zd, | ||
1277 | + gen_helper_sve_sthd_le_zd, | ||
1278 | + gen_helper_sve_stsd_le_zd, | ||
1279 | + gen_helper_sve_stdd_le_zd, } }, | ||
1280 | + { /* Big-endian */ | ||
1281 | + { gen_helper_sve_stbd_zsu, | ||
1282 | + gen_helper_sve_sthd_be_zsu, | ||
1283 | + gen_helper_sve_stsd_be_zsu, | ||
1284 | + gen_helper_sve_stdd_be_zsu, }, | ||
1285 | + { gen_helper_sve_stbd_zss, | ||
1286 | + gen_helper_sve_sthd_be_zss, | ||
1287 | + gen_helper_sve_stsd_be_zss, | ||
1288 | + gen_helper_sve_stdd_be_zss, }, | ||
1289 | + { gen_helper_sve_stbd_zd, | ||
1290 | + gen_helper_sve_sthd_be_zd, | ||
1291 | + gen_helper_sve_stsd_be_zd, | ||
1292 | + gen_helper_sve_stdd_be_zd, } } }, | ||
1293 | + { /* MTE Inactive */ | ||
1294 | + { /* Little-endian */ | ||
1295 | + { gen_helper_sve_stbd_zsu_mte, | ||
1296 | + gen_helper_sve_sthd_le_zsu_mte, | ||
1297 | + gen_helper_sve_stsd_le_zsu_mte, | ||
1298 | + gen_helper_sve_stdd_le_zsu_mte, }, | ||
1299 | + { gen_helper_sve_stbd_zss_mte, | ||
1300 | + gen_helper_sve_sthd_le_zss_mte, | ||
1301 | + gen_helper_sve_stsd_le_zss_mte, | ||
1302 | + gen_helper_sve_stdd_le_zss_mte, }, | ||
1303 | + { gen_helper_sve_stbd_zd_mte, | ||
1304 | + gen_helper_sve_sthd_le_zd_mte, | ||
1305 | + gen_helper_sve_stsd_le_zd_mte, | ||
1306 | + gen_helper_sve_stdd_le_zd_mte, } }, | ||
1307 | + { /* Big-endian */ | ||
1308 | + { gen_helper_sve_stbd_zsu_mte, | ||
1309 | + gen_helper_sve_sthd_be_zsu_mte, | ||
1310 | + gen_helper_sve_stsd_be_zsu_mte, | ||
1311 | + gen_helper_sve_stdd_be_zsu_mte, }, | ||
1312 | + { gen_helper_sve_stbd_zss_mte, | ||
1313 | + gen_helper_sve_sthd_be_zss_mte, | ||
1314 | + gen_helper_sve_stsd_be_zss_mte, | ||
1315 | + gen_helper_sve_stdd_be_zss_mte, }, | ||
1316 | + { gen_helper_sve_stbd_zd_mte, | ||
1317 | + gen_helper_sve_sthd_be_zd_mte, | ||
1318 | + gen_helper_sve_stsd_be_zd_mte, | ||
1319 | + gen_helper_sve_stdd_be_zd_mte, } } }, | ||
1320 | }; | ||
1321 | |||
1322 | static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a) | ||
1323 | { | ||
1324 | gen_helper_gvec_mem_scatter *fn; | ||
1325 | - int be = s->be_data == MO_BE; | ||
1326 | + bool be = s->be_data == MO_BE; | ||
1327 | + bool mte = s->mte_active[0]; | ||
1328 | |||
1329 | if (a->esz < a->msz || (a->msz == 0 && a->scale)) { | ||
1330 | return false; | ||
1331 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zprz(DisasContext *s, arg_ST1_zprz *a) | ||
1332 | } | ||
1333 | switch (a->esz) { | ||
1334 | case MO_32: | ||
1335 | - fn = scatter_store_fn32[be][a->xs][a->msz]; | ||
1336 | + fn = scatter_store_fn32[mte][be][a->xs][a->msz]; | ||
1337 | break; | ||
1338 | case MO_64: | ||
1339 | - fn = scatter_store_fn64[be][a->xs][a->msz]; | ||
1340 | + fn = scatter_store_fn64[mte][be][a->xs][a->msz]; | ||
1341 | break; | ||
1342 | default: | ||
1343 | g_assert_not_reached(); | ||
1344 | } | ||
1345 | do_mem_zpz(s, a->rd, a->pg, a->rm, a->scale * a->msz, | ||
1346 | - cpu_reg_sp(s, a->rn), a->msz, fn); | ||
1347 | + cpu_reg_sp(s, a->rn), a->msz, true, fn); | ||
1348 | return true; | ||
1349 | } | ||
1350 | |||
1351 | static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | ||
1352 | { | ||
1353 | gen_helper_gvec_mem_scatter *fn = NULL; | ||
1354 | - int be = s->be_data == MO_BE; | ||
1355 | + bool be = s->be_data == MO_BE; | ||
1356 | + bool mte = s->mte_active[0]; | ||
1357 | TCGv_i64 imm; | ||
1358 | |||
1359 | if (a->esz < a->msz) { | ||
1360 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | ||
1361 | |||
1362 | switch (a->esz) { | ||
1363 | case MO_32: | ||
1364 | - fn = scatter_store_fn32[be][0][a->msz]; | ||
1365 | + fn = scatter_store_fn32[mte][be][0][a->msz]; | ||
1366 | break; | ||
1367 | case MO_64: | ||
1368 | - fn = scatter_store_fn64[be][2][a->msz]; | ||
1369 | + fn = scatter_store_fn64[mte][be][2][a->msz]; | ||
1370 | break; | ||
1371 | } | ||
1372 | assert(fn != NULL); | ||
1373 | @@ -XXX,XX +XXX,XX @@ static bool trans_ST1_zpiz(DisasContext *s, arg_ST1_zpiz *a) | ||
1374 | * by loading the immediate into the scalar parameter. | ||
1375 | */ | ||
1376 | imm = tcg_const_i64(a->imm << a->msz); | ||
1377 | - do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, fn); | ||
1378 | + do_mem_zpz(s, a->rd, a->pg, a->rn, 0, imm, a->msz, true, fn); | ||
1379 | tcg_temp_free_i64(imm); | ||
1380 | return true; | ||
1381 | } | ||
88 | -- | 1382 | -- |
89 | 2.20.1 | 1383 | 2.20.1 |
90 | 1384 | ||
91 | 1385 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | There are a number of paths by which the TBI is still intact | ||
4 | for user-only in the SVE helpers. | ||
5 | |||
6 | Because we currently always set TBI for user-only, we do not | ||
7 | need to pass down the actual TBI setting from above, and we | ||
8 | can remove the top byte in the inner-most primitives, so that | ||
9 | none are forgotten. Moreover, this keeps the "dirty" pointer | ||
10 | around at the higher levels, where we need it for any MTE checking. | ||
11 | |||
12 | Since the normal case, especially for user-only, goes through | ||
13 | RAM, this clearing merely adds two insns per page lookup, which | ||
14 | will be completely in the noise. | ||
15 | |||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
18 | Message-id: 20200626033144.790098-39-richard.henderson@linaro.org | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
20 | --- | ||
21 | target/arm/cpu.c | 3 +++ | ||
22 | target/arm/sve_helper.c | 19 +++++++++++++++++-- | ||
23 | target/arm/translate-a64.c | 5 +++++ | ||
24 | 3 files changed, 25 insertions(+), 2 deletions(-) | ||
25 | |||
26 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/cpu.c | ||
29 | +++ b/target/arm/cpu.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) | ||
31 | * Enable TBI0 and TBI1. While the real kernel only enables TBI0, | ||
32 | * turning on both here will produce smaller code and otherwise | ||
33 | * make no difference to the user-level emulation. | ||
34 | + * | ||
35 | + * In sve_probe_page, we assume that this is set. | ||
36 | + * Do not modify this without other changes. | ||
37 | */ | ||
38 | env->cp15.tcr_el[1].raw_tcr = (3ULL << 37); | ||
39 | #else | ||
40 | diff --git a/target/arm/sve_helper.c b/target/arm/sve_helper.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/sve_helper.c | ||
43 | +++ b/target/arm/sve_helper.c | ||
44 | @@ -XXX,XX +XXX,XX @@ static void sve_##NAME##_host(void *vd, intptr_t reg_off, void *host) \ | ||
45 | static void sve_##NAME##_tlb(CPUARMState *env, void *vd, intptr_t reg_off, \ | ||
46 | target_ulong addr, uintptr_t ra) \ | ||
47 | { \ | ||
48 | - *(TYPEE *)(vd + H(reg_off)) = (TYPEM)TLB(env, addr, ra); \ | ||
49 | + *(TYPEE *)(vd + H(reg_off)) = \ | ||
50 | + (TYPEM)TLB(env, useronly_clean_ptr(addr), ra); \ | ||
51 | } | ||
52 | |||
53 | #define DO_ST_TLB(NAME, H, TYPEE, TYPEM, TLB) \ | ||
54 | static void sve_##NAME##_tlb(CPUARMState *env, void *vd, intptr_t reg_off, \ | ||
55 | target_ulong addr, uintptr_t ra) \ | ||
56 | { \ | ||
57 | - TLB(env, addr, (TYPEM)*(TYPEE *)(vd + H(reg_off)), ra); \ | ||
58 | + TLB(env, useronly_clean_ptr(addr), \ | ||
59 | + (TYPEM)*(TYPEE *)(vd + H(reg_off)), ra); \ | ||
60 | } | ||
61 | |||
62 | #define DO_LD_PRIM_1(NAME, H, TE, TM) \ | ||
63 | @@ -XXX,XX +XXX,XX @@ static bool sve_probe_page(SVEHostPage *info, bool nofault, | ||
64 | int flags; | ||
65 | |||
66 | addr += mem_off; | ||
67 | + | ||
68 | + /* | ||
69 | + * User-only currently always issues with TBI. See the comment | ||
70 | + * above useronly_clean_ptr. Usually we clean this top byte away | ||
71 | + * during translation, but we can't do that for e.g. vector + imm | ||
72 | + * addressing modes. | ||
73 | + * | ||
74 | + * We currently always enable TBI for user-only, and do not provide | ||
75 | + * a way to turn it off. So clean the pointer unconditionally here, | ||
76 | + * rather than look it up here, or pass it down from above. | ||
77 | + */ | ||
78 | + addr = useronly_clean_ptr(addr); | ||
79 | + | ||
80 | flags = probe_access_flags(env, addr, access_type, mmu_idx, nofault, | ||
81 | &info->host, retaddr); | ||
82 | info->flags = flags; | ||
83 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/target/arm/translate-a64.c | ||
86 | +++ b/target/arm/translate-a64.c | ||
87 | @@ -XXX,XX +XXX,XX @@ static void aarch64_tr_init_disas_context(DisasContextBase *dcbase, | ||
88 | dc->features = env->features; | ||
89 | dc->dcz_blocksize = arm_cpu->dcz_blocksize; | ||
90 | |||
91 | +#ifdef CONFIG_USER_ONLY | ||
92 | + /* In sve_probe_page, we assume TBI is enabled. */ | ||
93 | + tcg_debug_assert(dc->tbid & 1); | ||
94 | +#endif | ||
95 | + | ||
96 | /* Single step state. The code-generation logic here is: | ||
97 | * SS_ACTIVE == 0: | ||
98 | * generate code with no special handling for single-stepping (except | ||
99 | -- | ||
100 | 2.20.1 | ||
101 | |||
102 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Richard Henderson <richard.henderson@linaro.org> | ||
1 | 2 | ||
3 | This is DC GVA and DC GZVA, and the tag check for DC ZVA. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-40-richard.henderson@linaro.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | --- | ||
10 | target/arm/cpu.h | 4 +++- | ||
11 | target/arm/helper.c | 16 ++++++++++++++++ | ||
12 | target/arm/translate-a64.c | 39 ++++++++++++++++++++++++++++++++++++++ | ||
13 | 3 files changed, 58 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/cpu.h | ||
18 | +++ b/target/arm/cpu.h | ||
19 | @@ -XXX,XX +XXX,XX @@ static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid) | ||
20 | #define ARM_CP_NZCV (ARM_CP_SPECIAL | 0x0300) | ||
21 | #define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | 0x0400) | ||
22 | #define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | 0x0500) | ||
23 | -#define ARM_LAST_SPECIAL ARM_CP_DC_ZVA | ||
24 | +#define ARM_CP_DC_GVA (ARM_CP_SPECIAL | 0x0600) | ||
25 | +#define ARM_CP_DC_GZVA (ARM_CP_SPECIAL | 0x0700) | ||
26 | +#define ARM_LAST_SPECIAL ARM_CP_DC_GZVA | ||
27 | #define ARM_CP_FPU 0x1000 | ||
28 | #define ARM_CP_SVE 0x2000 | ||
29 | #define ARM_CP_NO_GDB 0x4000 | ||
30 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/helper.c | ||
33 | +++ b/target/arm/helper.c | ||
34 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo mte_el0_cacheop_reginfo[] = { | ||
35 | .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 14, .opc2 = 5, | ||
36 | .type = ARM_CP_NOP, .access = PL0_W, | ||
37 | .accessfn = aa64_cacheop_poc_access }, | ||
38 | + { .name = "DC_GVA", .state = ARM_CP_STATE_AA64, | ||
39 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 3, | ||
40 | + .access = PL0_W, .type = ARM_CP_DC_GVA, | ||
41 | +#ifndef CONFIG_USER_ONLY | ||
42 | + /* Avoid overhead of an access check that always passes in user-mode */ | ||
43 | + .accessfn = aa64_zva_access, | ||
44 | +#endif | ||
45 | + }, | ||
46 | + { .name = "DC_GZVA", .state = ARM_CP_STATE_AA64, | ||
47 | + .opc0 = 1, .opc1 = 3, .crn = 7, .crm = 4, .opc2 = 4, | ||
48 | + .access = PL0_W, .type = ARM_CP_DC_GZVA, | ||
49 | +#ifndef CONFIG_USER_ONLY | ||
50 | + /* Avoid overhead of an access check that always passes in user-mode */ | ||
51 | + .accessfn = aa64_zva_access, | ||
52 | +#endif | ||
53 | + }, | ||
54 | REGINFO_SENTINEL | ||
55 | }; | ||
56 | |||
57 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/translate-a64.c | ||
60 | +++ b/target/arm/translate-a64.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static void handle_sys(DisasContext *s, uint32_t insn, bool isread, | ||
62 | } | ||
63 | gen_helper_dc_zva(cpu_env, tcg_rt); | ||
64 | return; | ||
65 | + case ARM_CP_DC_GVA: | ||
66 | + { | ||
67 | + TCGv_i64 clean_addr, tag; | ||
68 | + | ||
69 | + /* | ||
70 | + * DC_GVA, like DC_ZVA, requires that we supply the original | ||
71 | + * pointer for an invalid page. Probe that address first. | ||
72 | + */ | ||
73 | + tcg_rt = cpu_reg(s, rt); | ||
74 | + clean_addr = clean_data_tbi(s, tcg_rt); | ||
75 | + gen_probe_access(s, clean_addr, MMU_DATA_STORE, MO_8); | ||
76 | + | ||
77 | + if (s->ata) { | ||
78 | + /* Extract the tag from the register to match STZGM. */ | ||
79 | + tag = tcg_temp_new_i64(); | ||
80 | + tcg_gen_shri_i64(tag, tcg_rt, 56); | ||
81 | + gen_helper_stzgm_tags(cpu_env, clean_addr, tag); | ||
82 | + tcg_temp_free_i64(tag); | ||
83 | + } | ||
84 | + } | ||
85 | + return; | ||
86 | + case ARM_CP_DC_GZVA: | ||
87 | + { | ||
88 | + TCGv_i64 clean_addr, tag; | ||
89 | + | ||
90 | + /* For DC_GZVA, we can rely on DC_ZVA for the proper fault. */ | ||
91 | + tcg_rt = cpu_reg(s, rt); | ||
92 | + clean_addr = clean_data_tbi(s, tcg_rt); | ||
93 | + gen_helper_dc_zva(cpu_env, clean_addr); | ||
94 | + | ||
95 | + if (s->ata) { | ||
96 | + /* Extract the tag from the register to match STZGM. */ | ||
97 | + tag = tcg_temp_new_i64(); | ||
98 | + tcg_gen_shri_i64(tag, tcg_rt, 56); | ||
99 | + gen_helper_stzgm_tags(cpu_env, clean_addr, tag); | ||
100 | + tcg_temp_free_i64(tag); | ||
101 | + } | ||
102 | + } | ||
103 | + return; | ||
104 | default: | ||
105 | break; | ||
106 | } | ||
107 | -- | ||
108 | 2.20.1 | ||
109 | |||
110 | diff view generated by jsdifflib |
1 | Fix a couple of comment typos. | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | D1.10 specifies that exception handlers begin with tag checks overridden. | ||
4 | |||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200626033144.790098-41-richard.henderson@linaro.org | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200303174950.3298-5-peter.maydell@linaro.org | ||
6 | --- | 9 | --- |
7 | target/arm/helper.c | 2 +- | 10 | target/arm/helper.c | 3 +++ |
8 | target/arm/translate.c | 2 +- | 11 | 1 file changed, 3 insertions(+) |
9 | 2 files changed, 2 insertions(+), 2 deletions(-) | ||
10 | 12 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 15 | --- a/target/arm/helper.c |
14 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/helper.c |
15 | @@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | 17 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) |
16 | 18 | break; | |
17 | /* | 19 | } |
18 | * If we have triggered a EL state change we can't rely on the | 20 | } |
19 | - * translator having passed it too us, we need to recompute. | 21 | + if (cpu_isar_feature(aa64_mte, cpu)) { |
20 | + * translator having passed it to us, we need to recompute. | 22 | + new_mode |= PSTATE_TCO; |
21 | */ | 23 | + } |
22 | void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env) | 24 | |
23 | { | 25 | pstate_write(env, PSTATE_DAIF | new_mode); |
24 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 26 | env->aarch64 = 1; |
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/target/arm/translate.c | ||
27 | +++ b/target/arm/translate.c | ||
28 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | ||
29 | |||
30 | if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | ||
31 | /* | ||
32 | - * A write to any coprocessor regiser that ends a TB | ||
33 | + * A write to any coprocessor register that ends a TB | ||
34 | * must rebuild the hflags for the next TB. | ||
35 | */ | ||
36 | TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | ||
37 | -- | 27 | -- |
38 | 2.20.1 | 28 | 2.20.1 |
39 | 29 | ||
40 | 30 | diff view generated by jsdifflib |
1 | From: Igor Mammedov <imammedo@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | SOC object returned by object_new() is leaked in current code. | 3 | We need to check the memattr of a page in order to determine |
4 | Set SOC parent explicitly to board and then unref to SOC object | 4 | whether it is Tagged for MTE. Between Stage1 and Stage2, |
5 | to make sure that refererence returned by object_new() is taken | 5 | this becomes simpler if we always collect this data, instead |
6 | care of. | 6 | of occasionally being presented with NULL. |
7 | 7 | ||
8 | The SOC object will be kept alive by its parent (machine) and | 8 | Use the nonnull attribute to allow the compiler to check that |
9 | will be automatically freed when MachineState is destroyed. | 9 | all pointer arguments are non-null. |
10 | 10 | ||
11 | Signed-off-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Reported-by: Andrew Jones <drjones@redhat.com> | ||
13 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20200303091254.22373-1-imammedo@redhat.com | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200626033144.790098-42-richard.henderson@linaro.org | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 15 | --- |
18 | hw/arm/cubieboard.c | 3 +++ | 16 | target/arm/internals.h | 3 ++- |
19 | 1 file changed, 3 insertions(+) | 17 | target/arm/helper.c | 60 ++++++++++++++++++++--------------------- |
20 | 18 | target/arm/m_helper.c | 11 +++++--- | |
21 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | 19 | target/arm/tlb_helper.c | 4 ++- |
22 | index XXXXXXX..XXXXXXX 100644 | 20 | 4 files changed, 42 insertions(+), 36 deletions(-) |
23 | --- a/hw/arm/cubieboard.c | 21 | |
24 | +++ b/hw/arm/cubieboard.c | 22 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
25 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | 23 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/internals.h | ||
25 | +++ b/target/arm/internals.h | ||
26 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
27 | MMUAccessType access_type, ARMMMUIdx mmu_idx, | ||
28 | hwaddr *phys_ptr, MemTxAttrs *attrs, int *prot, | ||
29 | target_ulong *page_size, | ||
30 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
31 | + ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
32 | + __attribute__((nonnull)); | ||
33 | |||
34 | void arm_log_exception(int idx); | ||
35 | |||
36 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/target/arm/helper.c | ||
39 | +++ b/target/arm/helper.c | ||
40 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
41 | bool s1_is_el0, | ||
42 | hwaddr *phys_ptr, MemTxAttrs *txattrs, int *prot, | ||
43 | target_ulong *page_size_ptr, | ||
44 | - ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs); | ||
45 | + ARMMMUFaultInfo *fi, ARMCacheAttrs *cacheattrs) | ||
46 | + __attribute__((nonnull)); | ||
47 | #endif | ||
48 | |||
49 | static void switch_mode(CPUARMState *env, int mode); | ||
50 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_lpae(CPUARMState *env, target_ulong address, | ||
51 | arm_tlb_bti_gp(txattrs) = true; | ||
26 | } | 52 | } |
27 | 53 | ||
28 | a10 = AW_A10(object_new(TYPE_AW_A10)); | 54 | - if (cacheattrs != NULL) { |
29 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(a10), | 55 | - if (mmu_idx == ARMMMUIdx_Stage2) { |
30 | + &error_abort); | 56 | - cacheattrs->attrs = convert_stage2_attrs(env, |
31 | + object_unref(OBJECT(a10)); | 57 | - extract32(attrs, 0, 4)); |
32 | 58 | - } else { | |
33 | object_property_set_int(OBJECT(&a10->emac), 1, "phy-addr", &err); | 59 | - /* Index into MAIR registers for cache attributes */ |
34 | if (err != NULL) { | 60 | - uint8_t attrindx = extract32(attrs, 0, 3); |
61 | - uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
62 | - assert(attrindx <= 7); | ||
63 | - cacheattrs->attrs = extract64(mair, attrindx * 8, 8); | ||
64 | - } | ||
65 | - cacheattrs->shareability = extract32(attrs, 6, 2); | ||
66 | + if (mmu_idx == ARMMMUIdx_Stage2) { | ||
67 | + cacheattrs->attrs = convert_stage2_attrs(env, extract32(attrs, 0, 4)); | ||
68 | + } else { | ||
69 | + /* Index into MAIR registers for cache attributes */ | ||
70 | + uint8_t attrindx = extract32(attrs, 0, 3); | ||
71 | + uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
72 | + assert(attrindx <= 7); | ||
73 | + cacheattrs->attrs = extract64(mair, attrindx * 8, 8); | ||
74 | } | ||
75 | + cacheattrs->shareability = extract32(attrs, 6, 2); | ||
76 | |||
77 | *phys_ptr = descaddr; | ||
78 | *page_size_ptr = page_size; | ||
79 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
80 | ret = get_phys_addr_lpae(env, ipa, access_type, ARMMMUIdx_Stage2, | ||
81 | mmu_idx == ARMMMUIdx_E10_0, | ||
82 | phys_ptr, attrs, &s2_prot, | ||
83 | - page_size, fi, | ||
84 | - cacheattrs != NULL ? &cacheattrs2 : NULL); | ||
85 | + page_size, fi, &cacheattrs2); | ||
86 | fi->s2addr = ipa; | ||
87 | /* Combine the S1 and S2 perms. */ | ||
88 | *prot &= s2_prot; | ||
89 | |||
90 | - /* Combine the S1 and S2 cache attributes, if needed */ | ||
91 | - if (!ret && cacheattrs != NULL) { | ||
92 | - if (env->cp15.hcr_el2 & HCR_DC) { | ||
93 | - /* | ||
94 | - * HCR.DC forces the first stage attributes to | ||
95 | - * Normal Non-Shareable, | ||
96 | - * Inner Write-Back Read-Allocate Write-Allocate, | ||
97 | - * Outer Write-Back Read-Allocate Write-Allocate. | ||
98 | - */ | ||
99 | - cacheattrs->attrs = 0xff; | ||
100 | - cacheattrs->shareability = 0; | ||
101 | - } | ||
102 | - *cacheattrs = combine_cacheattrs(*cacheattrs, cacheattrs2); | ||
103 | + /* If S2 fails, return early. */ | ||
104 | + if (ret) { | ||
105 | + return ret; | ||
106 | } | ||
107 | |||
108 | - return ret; | ||
109 | + /* Combine the S1 and S2 cache attributes. */ | ||
110 | + if (env->cp15.hcr_el2 & HCR_DC) { | ||
111 | + /* | ||
112 | + * HCR.DC forces the first stage attributes to | ||
113 | + * Normal Non-Shareable, | ||
114 | + * Inner Write-Back Read-Allocate Write-Allocate, | ||
115 | + * Outer Write-Back Read-Allocate Write-Allocate. | ||
116 | + */ | ||
117 | + cacheattrs->attrs = 0xff; | ||
118 | + cacheattrs->shareability = 0; | ||
119 | + } | ||
120 | + *cacheattrs = combine_cacheattrs(*cacheattrs, cacheattrs2); | ||
121 | + return 0; | ||
122 | } else { | ||
123 | /* | ||
124 | * For non-EL2 CPUs a stage1+stage2 translation is just stage 1. | ||
125 | @@ -XXX,XX +XXX,XX @@ hwaddr arm_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, | ||
126 | bool ret; | ||
127 | ARMMMUFaultInfo fi = {}; | ||
128 | ARMMMUIdx mmu_idx = arm_mmu_idx(env); | ||
129 | + ARMCacheAttrs cacheattrs = {}; | ||
130 | |||
131 | *attrs = (MemTxAttrs) {}; | ||
132 | |||
133 | ret = get_phys_addr(env, addr, 0, mmu_idx, &phys_addr, | ||
134 | - attrs, &prot, &page_size, &fi, NULL); | ||
135 | + attrs, &prot, &page_size, &fi, &cacheattrs); | ||
136 | |||
137 | if (ret) { | ||
138 | return -1; | ||
139 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
140 | index XXXXXXX..XXXXXXX 100644 | ||
141 | --- a/target/arm/m_helper.c | ||
142 | +++ b/target/arm/m_helper.c | ||
143 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_write(ARMCPU *cpu, uint32_t addr, uint32_t value, | ||
144 | hwaddr physaddr; | ||
145 | int prot; | ||
146 | ARMMMUFaultInfo fi = {}; | ||
147 | + ARMCacheAttrs cacheattrs = {}; | ||
148 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
149 | int exc; | ||
150 | bool exc_secure; | ||
151 | |||
152 | if (get_phys_addr(env, addr, MMU_DATA_STORE, mmu_idx, &physaddr, | ||
153 | - &attrs, &prot, &page_size, &fi, NULL)) { | ||
154 | + &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
155 | /* MPU/SAU lookup failed */ | ||
156 | if (fi.type == ARMFault_QEMU_SFault) { | ||
157 | if (mode == STACK_LAZYFP) { | ||
158 | @@ -XXX,XX +XXX,XX @@ static bool v7m_stack_read(ARMCPU *cpu, uint32_t *dest, uint32_t addr, | ||
159 | hwaddr physaddr; | ||
160 | int prot; | ||
161 | ARMMMUFaultInfo fi = {}; | ||
162 | + ARMCacheAttrs cacheattrs = {}; | ||
163 | bool secure = mmu_idx & ARM_MMU_IDX_M_S; | ||
164 | int exc; | ||
165 | bool exc_secure; | ||
166 | uint32_t value; | ||
167 | |||
168 | if (get_phys_addr(env, addr, MMU_DATA_LOAD, mmu_idx, &physaddr, | ||
169 | - &attrs, &prot, &page_size, &fi, NULL)) { | ||
170 | + &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
171 | /* MPU/SAU lookup failed */ | ||
172 | if (fi.type == ARMFault_QEMU_SFault) { | ||
173 | qemu_log_mask(CPU_LOG_INT, | ||
174 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
175 | V8M_SAttributes sattrs = {}; | ||
176 | MemTxAttrs attrs = {}; | ||
177 | ARMMMUFaultInfo fi = {}; | ||
178 | + ARMCacheAttrs cacheattrs = {}; | ||
179 | MemTxResult txres; | ||
180 | target_ulong page_size; | ||
181 | hwaddr physaddr; | ||
182 | @@ -XXX,XX +XXX,XX @@ static bool v7m_read_half_insn(ARMCPU *cpu, ARMMMUIdx mmu_idx, | ||
183 | "...really SecureFault with SFSR.INVEP\n"); | ||
184 | return false; | ||
185 | } | ||
186 | - if (get_phys_addr(env, addr, MMU_INST_FETCH, mmu_idx, | ||
187 | - &physaddr, &attrs, &prot, &page_size, &fi, NULL)) { | ||
188 | + if (get_phys_addr(env, addr, MMU_INST_FETCH, mmu_idx, &physaddr, | ||
189 | + &attrs, &prot, &page_size, &fi, &cacheattrs)) { | ||
190 | /* the MPU lookup failed */ | ||
191 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_IACCVIOL_MASK; | ||
192 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM, env->v7m.secure); | ||
193 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
194 | index XXXXXXX..XXXXXXX 100644 | ||
195 | --- a/target/arm/tlb_helper.c | ||
196 | +++ b/target/arm/tlb_helper.c | ||
197 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
198 | int prot, ret; | ||
199 | MemTxAttrs attrs = {}; | ||
200 | ARMMMUFaultInfo fi = {}; | ||
201 | + ARMCacheAttrs cacheattrs = {}; | ||
202 | |||
203 | /* | ||
204 | * Walk the page table and (if the mapping exists) add the page | ||
205 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
206 | */ | ||
207 | ret = get_phys_addr(&cpu->env, address, access_type, | ||
208 | core_to_arm_mmu_idx(&cpu->env, mmu_idx), | ||
209 | - &phys_addr, &attrs, &prot, &page_size, &fi, NULL); | ||
210 | + &phys_addr, &attrs, &prot, &page_size, | ||
211 | + &fi, &cacheattrs); | ||
212 | if (likely(!ret)) { | ||
213 | /* | ||
214 | * Map a single [sub]page. Regions smaller than our declared | ||
35 | -- | 215 | -- |
36 | 2.20.1 | 216 | 2.20.1 |
37 | 217 | ||
38 | 218 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We fail to validate the upper bits of a virtual address on a | 3 | This "bit" is a particular value of the page's MemAttr. |
4 | translation disabled regime, as per AArch64.TranslateAddressS1Off. | ||
5 | 4 | ||
5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200308012946.16303-2-richard.henderson@linaro.org | 7 | Message-id: 20200626033144.790098-43-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | target/arm/helper.c | 35 ++++++++++++++++++++++++++++++++++- | 10 | target/arm/helper.c | 48 ++++++++++++++++++++++++++++++++++++++--- |
12 | 1 file changed, 34 insertions(+), 1 deletion(-) | 11 | target/arm/tlb_helper.c | 5 +++++ |
12 | 2 files changed, 50 insertions(+), 3 deletions(-) | ||
13 | 13 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 14 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 16 | --- a/target/arm/helper.c |
17 | +++ b/target/arm/helper.c | 17 | +++ b/target/arm/helper.c |
18 | @@ -XXX,XX +XXX,XX @@ static uint8_t combine_cacheattr_nibble(uint8_t s1, uint8_t s2) | ||
19 | */ | ||
20 | static ARMCacheAttrs combine_cacheattrs(ARMCacheAttrs s1, ARMCacheAttrs s2) | ||
21 | { | ||
22 | - uint8_t s1lo = extract32(s1.attrs, 0, 4), s2lo = extract32(s2.attrs, 0, 4); | ||
23 | - uint8_t s1hi = extract32(s1.attrs, 4, 4), s2hi = extract32(s2.attrs, 4, 4); | ||
24 | + uint8_t s1lo, s2lo, s1hi, s2hi; | ||
25 | ARMCacheAttrs ret; | ||
26 | + bool tagged = false; | ||
27 | + | ||
28 | + if (s1.attrs == 0xf0) { | ||
29 | + tagged = true; | ||
30 | + s1.attrs = 0xff; | ||
31 | + } | ||
32 | + | ||
33 | + s1lo = extract32(s1.attrs, 0, 4); | ||
34 | + s2lo = extract32(s2.attrs, 0, 4); | ||
35 | + s1hi = extract32(s1.attrs, 4, 4); | ||
36 | + s2hi = extract32(s2.attrs, 4, 4); | ||
37 | |||
38 | /* Combine shareability attributes (table D4-43) */ | ||
39 | if (s1.shareability == 2 || s2.shareability == 2) { | ||
40 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(ARMCacheAttrs s1, ARMCacheAttrs s2) | ||
41 | } | ||
42 | } | ||
43 | |||
44 | + /* TODO: CombineS1S2Desc does not consider transient, only WB, RWA. */ | ||
45 | + if (tagged && ret.attrs == 0xff) { | ||
46 | + ret.attrs = 0xf0; | ||
47 | + } | ||
48 | + | ||
49 | return ret; | ||
50 | } | ||
51 | |||
52 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | ||
53 | * Normal Non-Shareable, | ||
54 | * Inner Write-Back Read-Allocate Write-Allocate, | ||
55 | * Outer Write-Back Read-Allocate Write-Allocate. | ||
56 | + * Do not overwrite Tagged within attrs. | ||
57 | */ | ||
58 | - cacheattrs->attrs = 0xff; | ||
59 | + if (cacheattrs->attrs != 0xf0) { | ||
60 | + cacheattrs->attrs = 0xff; | ||
61 | + } | ||
62 | cacheattrs->shareability = 0; | ||
63 | } | ||
64 | *cacheattrs = combine_cacheattrs(*cacheattrs, cacheattrs2); | ||
18 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | 65 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
19 | /* Definitely a real MMU, not an MPU */ | 66 | /* Definitely a real MMU, not an MPU */ |
20 | 67 | ||
21 | if (regime_translation_disabled(env, mmu_idx)) { | 68 | if (regime_translation_disabled(env, mmu_idx)) { |
22 | - /* MMU disabled. */ | 69 | + uint64_t hcr; |
23 | + /* | 70 | + uint8_t memattr; |
24 | + * MMU disabled. S1 addresses within aa64 translation regimes are | ||
25 | + * still checked for bounds -- see AArch64.TranslateAddressS1Off. | ||
26 | + */ | ||
27 | + if (mmu_idx != ARMMMUIdx_Stage2) { | ||
28 | + int r_el = regime_el(env, mmu_idx); | ||
29 | + if (arm_el_is_aa64(env, r_el)) { | ||
30 | + int pamax = arm_pamax(env_archcpu(env)); | ||
31 | + uint64_t tcr = env->cp15.tcr_el[r_el].raw_tcr; | ||
32 | + int addrtop, tbi; | ||
33 | + | 71 | + |
34 | + tbi = aa64_va_parameter_tbi(tcr, mmu_idx); | 72 | /* |
35 | + if (access_type == MMU_INST_FETCH) { | 73 | * MMU disabled. S1 addresses within aa64 translation regimes are |
36 | + tbi &= ~aa64_va_parameter_tbid(tcr, mmu_idx); | 74 | * still checked for bounds -- see AArch64.TranslateAddressS1Off. |
37 | + } | 75 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, |
38 | + tbi = (tbi >> extract64(address, 55, 1)) & 1; | ||
39 | + addrtop = (tbi ? 55 : 63); | ||
40 | + | ||
41 | + if (extract64(address, pamax, addrtop - pamax + 1) != 0) { | ||
42 | + fi->type = ARMFault_AddressSize; | ||
43 | + fi->level = 0; | ||
44 | + fi->stage2 = false; | ||
45 | + return 1; | ||
46 | + } | ||
47 | + | ||
48 | + /* | ||
49 | + * When TBI is disabled, we've just validated that all of the | ||
50 | + * bits above PAMax are zero, so logically we only need to | ||
51 | + * clear the top byte for TBI. But it's clearer to follow | ||
52 | + * the pseudocode set of addrdesc.paddress. | ||
53 | + */ | ||
54 | + address = extract64(address, 0, 52); | ||
55 | + } | ||
56 | + } | ||
57 | *phys_ptr = address; | 76 | *phys_ptr = address; |
58 | *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | 77 | *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; |
59 | *page_size = TARGET_PAGE_SIZE; | 78 | *page_size = TARGET_PAGE_SIZE; |
79 | + | ||
80 | + /* Fill in cacheattr a-la AArch64.TranslateAddressS1Off. */ | ||
81 | + hcr = arm_hcr_el2_eff(env); | ||
82 | + cacheattrs->shareability = 0; | ||
83 | + if (hcr & HCR_DC) { | ||
84 | + if (hcr & HCR_DCT) { | ||
85 | + memattr = 0xf0; /* Tagged, Normal, WB, RWA */ | ||
86 | + } else { | ||
87 | + memattr = 0xff; /* Normal, WB, RWA */ | ||
88 | + } | ||
89 | + } else if (access_type == MMU_INST_FETCH) { | ||
90 | + if (regime_sctlr(env, mmu_idx) & SCTLR_I) { | ||
91 | + memattr = 0xee; /* Normal, WT, RA, NT */ | ||
92 | + } else { | ||
93 | + memattr = 0x44; /* Normal, NC, No */ | ||
94 | + } | ||
95 | + cacheattrs->shareability = 2; /* outer sharable */ | ||
96 | + } else { | ||
97 | + memattr = 0x00; /* Device, nGnRnE */ | ||
98 | + } | ||
99 | + cacheattrs->attrs = memattr; | ||
100 | return 0; | ||
101 | } | ||
102 | |||
103 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
104 | index XXXXXXX..XXXXXXX 100644 | ||
105 | --- a/target/arm/tlb_helper.c | ||
106 | +++ b/target/arm/tlb_helper.c | ||
107 | @@ -XXX,XX +XXX,XX @@ bool arm_cpu_tlb_fill(CPUState *cs, vaddr address, int size, | ||
108 | phys_addr &= TARGET_PAGE_MASK; | ||
109 | address &= TARGET_PAGE_MASK; | ||
110 | } | ||
111 | + /* Notice and record tagged memory. */ | ||
112 | + if (cpu_isar_feature(aa64_mte, cpu) && cacheattrs.attrs == 0xf0) { | ||
113 | + arm_tlb_mte_tagged(&attrs) = true; | ||
114 | + } | ||
115 | + | ||
116 | tlb_set_page_with_attrs(cs, address, phys_addr, attrs, | ||
117 | prot, mmu_idx, page_size); | ||
118 | return true; | ||
60 | -- | 119 | -- |
61 | 2.20.1 | 120 | 2.20.1 |
62 | 121 | ||
63 | 122 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | At the moment if the end-user does not specify the gic-version along | 3 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
4 | with KVM acceleration, v2 is set by default. However most of the | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
5 | systems now have GICv3 and sometimes they do not support GICv2 | 5 | Message-id: 20200626033144.790098-44-richard.henderson@linaro.org |
6 | compatibility. | ||
7 | |||
8 | This patch keeps the default v2 selection in all cases except | ||
9 | in the KVM accelerated mode when either | ||
10 | - the host does not support GICv2 in-kernel emulation or | ||
11 | - number of VCPUS exceeds 8. | ||
12 | |||
13 | Those cases did not work anyway so we do not break any compatibility. | ||
14 | Now we get v3 selected in such a case. | ||
15 | |||
16 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
17 | Reported-by: Dr. David Alan Gilbert <dgilbert@redhat.com> | ||
18 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
19 | Message-id: 20200311131618.7187-7-eric.auger@redhat.com | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | --- | 7 | --- |
22 | hw/arm/virt.c | 17 ++++++++++++++++- | 8 | target/arm/cpu.h | 6 ++++++ |
23 | 1 file changed, 16 insertions(+), 1 deletion(-) | 9 | hw/arm/virt.c | 55 ++++++++++++++++++++++++++++++++++++++++++++++-- |
24 | 10 | target/arm/cpu.c | 52 +++++++++++++++++++++++++++++++++++++++++---- | |
11 | 3 files changed, 107 insertions(+), 6 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/cpu.h | ||
16 | +++ b/target/arm/cpu.h | ||
17 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { | ||
18 | /* MemoryRegion to use for secure physical accesses */ | ||
19 | MemoryRegion *secure_memory; | ||
20 | |||
21 | + /* MemoryRegion to use for allocation tag accesses */ | ||
22 | + MemoryRegion *tag_memory; | ||
23 | + MemoryRegion *secure_tag_memory; | ||
24 | + | ||
25 | /* For v8M, pointer to the IDAU interface provided by board/SoC */ | ||
26 | Object *idau; | ||
27 | |||
28 | @@ -XXX,XX +XXX,XX @@ typedef enum ARMMMUIdxBit { | ||
29 | typedef enum ARMASIdx { | ||
30 | ARMASIdx_NS = 0, | ||
31 | ARMASIdx_S = 1, | ||
32 | + ARMASIdx_TagNS = 2, | ||
33 | + ARMASIdx_TagS = 3, | ||
34 | } ARMASIdx; | ||
35 | |||
36 | /* Return the Exception Level targeted by debug exceptions. */ | ||
25 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 37 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
26 | index XXXXXXX..XXXXXXX 100644 | 38 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/arm/virt.c | 39 | --- a/hw/arm/virt.c |
28 | +++ b/hw/arm/virt.c | 40 | +++ b/hw/arm/virt.c |
29 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | 41 | @@ -XXX,XX +XXX,XX @@ static void create_platform_bus(VirtMachineState *vms) |
30 | */ | 42 | sysbus_mmio_get_region(s, 0)); |
31 | static void finalize_gic_version(VirtMachineState *vms) | 43 | } |
44 | |||
45 | +static void create_tag_ram(MemoryRegion *tag_sysmem, | ||
46 | + hwaddr base, hwaddr size, | ||
47 | + const char *name) | ||
48 | +{ | ||
49 | + MemoryRegion *tagram = g_new(MemoryRegion, 1); | ||
50 | + | ||
51 | + memory_region_init_ram(tagram, NULL, name, size / 32, &error_fatal); | ||
52 | + memory_region_add_subregion(tag_sysmem, base / 32, tagram); | ||
53 | +} | ||
54 | + | ||
55 | static void create_secure_ram(VirtMachineState *vms, | ||
56 | - MemoryRegion *secure_sysmem) | ||
57 | + MemoryRegion *secure_sysmem, | ||
58 | + MemoryRegion *secure_tag_sysmem) | ||
32 | { | 59 | { |
33 | + unsigned int max_cpus = MACHINE(vms)->smp.max_cpus; | 60 | MemoryRegion *secram = g_new(MemoryRegion, 1); |
34 | + | 61 | char *nodename; |
62 | @@ -XXX,XX +XXX,XX @@ static void create_secure_ram(VirtMachineState *vms, | ||
63 | qemu_fdt_setprop_string(vms->fdt, nodename, "status", "disabled"); | ||
64 | qemu_fdt_setprop_string(vms->fdt, nodename, "secure-status", "okay"); | ||
65 | |||
66 | + if (secure_tag_sysmem) { | ||
67 | + create_tag_ram(secure_tag_sysmem, base, size, "mach-virt.secure-tag"); | ||
68 | + } | ||
69 | + | ||
70 | g_free(nodename); | ||
71 | } | ||
72 | |||
73 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
74 | const CPUArchIdList *possible_cpus; | ||
75 | MemoryRegion *sysmem = get_system_memory(); | ||
76 | MemoryRegion *secure_sysmem = NULL; | ||
77 | + MemoryRegion *tag_sysmem = NULL; | ||
78 | + MemoryRegion *secure_tag_sysmem = NULL; | ||
79 | int n, virt_max_cpus; | ||
80 | bool firmware_loaded; | ||
81 | bool aarch64 = true; | ||
82 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
83 | "secure-memory", &error_abort); | ||
84 | } | ||
85 | |||
86 | + /* | ||
87 | + * The cpu adds the property if and only if MemTag is supported. | ||
88 | + * If it is, we must allocate the ram to back that up. | ||
89 | + */ | ||
90 | + if (object_property_find(cpuobj, "tag-memory", NULL)) { | ||
91 | + if (!tag_sysmem) { | ||
92 | + tag_sysmem = g_new(MemoryRegion, 1); | ||
93 | + memory_region_init(tag_sysmem, OBJECT(machine), | ||
94 | + "tag-memory", UINT64_MAX / 32); | ||
95 | + | ||
96 | + if (vms->secure) { | ||
97 | + secure_tag_sysmem = g_new(MemoryRegion, 1); | ||
98 | + memory_region_init(secure_tag_sysmem, OBJECT(machine), | ||
99 | + "secure-tag-memory", UINT64_MAX / 32); | ||
100 | + | ||
101 | + /* As with ram, secure-tag takes precedence over tag. */ | ||
102 | + memory_region_add_subregion_overlap(secure_tag_sysmem, 0, | ||
103 | + tag_sysmem, -1); | ||
104 | + } | ||
105 | + } | ||
106 | + | ||
107 | + object_property_set_link(cpuobj, OBJECT(tag_sysmem), | ||
108 | + "tag-memory", &error_abort); | ||
109 | + if (vms->secure) { | ||
110 | + object_property_set_link(cpuobj, OBJECT(secure_tag_sysmem), | ||
111 | + "secure-tag-memory", &error_abort); | ||
112 | + } | ||
113 | + } | ||
114 | + | ||
115 | qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); | ||
116 | object_unref(cpuobj); | ||
117 | } | ||
118 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
119 | create_uart(vms, VIRT_UART, sysmem, serial_hd(0)); | ||
120 | |||
121 | if (vms->secure) { | ||
122 | - create_secure_ram(vms, secure_sysmem); | ||
123 | + create_secure_ram(vms, secure_sysmem, secure_tag_sysmem); | ||
124 | create_uart(vms, VIRT_SECURE_UART, secure_sysmem, serial_hd(1)); | ||
125 | } | ||
126 | |||
127 | + if (tag_sysmem) { | ||
128 | + create_tag_ram(tag_sysmem, vms->memmap[VIRT_MEM].base, | ||
129 | + machine->ram_size, "mach-virt.tag"); | ||
130 | + } | ||
131 | + | ||
132 | vms->highmem_ecam &= vms->highmem && (!firmware_loaded || aarch64); | ||
133 | |||
134 | create_rtc(vms); | ||
135 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
136 | index XXXXXXX..XXXXXXX 100644 | ||
137 | --- a/target/arm/cpu.c | ||
138 | +++ b/target/arm/cpu.c | ||
139 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) | ||
35 | if (kvm_enabled()) { | 140 | if (kvm_enabled()) { |
36 | int probe_bitmap; | 141 | kvm_arm_add_vcpu_properties(obj); |
37 | 142 | } | |
38 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) | 143 | + |
39 | } | 144 | +#ifndef CONFIG_USER_ONLY |
40 | return; | 145 | + if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && |
41 | case VIRT_GIC_VERSION_NOSEL: | 146 | + cpu_isar_feature(aa64_mte, cpu)) { |
42 | - vms->gic_version = VIRT_GIC_VERSION_2; | 147 | + object_property_add_link(obj, "tag-memory", |
43 | + if ((probe_bitmap & KVM_ARM_VGIC_V2) && max_cpus <= GIC_NCPU) { | 148 | + TYPE_MEMORY_REGION, |
44 | + vms->gic_version = VIRT_GIC_VERSION_2; | 149 | + (Object **)&cpu->tag_memory, |
45 | + } else if (probe_bitmap & KVM_ARM_VGIC_V3) { | 150 | + qdev_prop_allow_set_link_before_realize, |
46 | + /* | 151 | + OBJ_PROP_LINK_STRONG); |
47 | + * in case the host does not support v2 in-kernel emulation or | 152 | + |
48 | + * the end-user requested more than 8 VCPUs we now default | 153 | + if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { |
49 | + * to v3. In any case defaulting to v2 would be broken. | 154 | + object_property_add_link(obj, "secure-tag-memory", |
50 | + */ | 155 | + TYPE_MEMORY_REGION, |
51 | + vms->gic_version = VIRT_GIC_VERSION_3; | 156 | + (Object **)&cpu->secure_tag_memory, |
52 | + } else if (max_cpus > GIC_NCPU) { | 157 | + qdev_prop_allow_set_link_before_realize, |
53 | + error_report("host only supports in-kernel GICv2 emulation " | 158 | + OBJ_PROP_LINK_STRONG); |
54 | + "but more than 8 vcpus are requested"); | 159 | + } |
55 | + exit(1); | 160 | + } |
56 | + } | 161 | +#endif |
57 | break; | 162 | } |
58 | case VIRT_GIC_VERSION_2: | 163 | |
59 | case VIRT_GIC_VERSION_3: | 164 | static void arm_cpu_finalizefn(Object *obj) |
165 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
166 | #ifndef CONFIG_USER_ONLY | ||
167 | MachineState *ms = MACHINE(qdev_get_machine()); | ||
168 | unsigned int smp_cpus = ms->smp.cpus; | ||
169 | + bool has_secure = cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY); | ||
170 | |||
171 | - if (cpu->has_el3 || arm_feature(env, ARM_FEATURE_M_SECURITY)) { | ||
172 | - cs->num_ases = 2; | ||
173 | + /* | ||
174 | + * We must set cs->num_ases to the final value before | ||
175 | + * the first call to cpu_address_space_init. | ||
176 | + */ | ||
177 | + if (cpu->tag_memory != NULL) { | ||
178 | + cs->num_ases = 3 + has_secure; | ||
179 | + } else { | ||
180 | + cs->num_ases = 1 + has_secure; | ||
181 | + } | ||
182 | |||
183 | + if (has_secure) { | ||
184 | if (!cpu->secure_memory) { | ||
185 | cpu->secure_memory = cs->memory; | ||
186 | } | ||
187 | cpu_address_space_init(cs, ARMASIdx_S, "cpu-secure-memory", | ||
188 | cpu->secure_memory); | ||
189 | - } else { | ||
190 | - cs->num_ases = 1; | ||
191 | } | ||
192 | + | ||
193 | + if (cpu->tag_memory != NULL) { | ||
194 | + cpu_address_space_init(cs, ARMASIdx_TagNS, "cpu-tag-memory", | ||
195 | + cpu->tag_memory); | ||
196 | + if (has_secure) { | ||
197 | + cpu_address_space_init(cs, ARMASIdx_TagS, "cpu-tag-memory", | ||
198 | + cpu->secure_tag_memory); | ||
199 | + } | ||
200 | + } else if (cpu_isar_feature(aa64_mte, cpu)) { | ||
201 | + /* | ||
202 | + * Since there is no tag memory, we can't meaningfully support MTE | ||
203 | + * to its fullest. To avoid problems later, when we would come to | ||
204 | + * use the tag memory, downgrade support to insns only. | ||
205 | + */ | ||
206 | + cpu->isar.id_aa64pfr1 = | ||
207 | + FIELD_DP64(cpu->isar.id_aa64pfr1, ID_AA64PFR1, MTE, 1); | ||
208 | + } | ||
209 | + | ||
210 | cpu_address_space_init(cs, ARMASIdx_NS, "cpu-memory", cs->memory); | ||
211 | |||
212 | /* No core_count specified, default to smp_cpus. */ | ||
60 | -- | 213 | -- |
61 | 2.20.1 | 214 | 2.20.1 |
62 | 215 | ||
63 | 216 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In the Allwinner H3 SoC the SDRAM controller is responsible | 3 | Look up the physical address for the given virtual address, |
4 | for interfacing with the external Synchronous Dynamic Random | 4 | convert that to a tag physical address, and finally return |
5 | Access Memory (SDRAM). Types of memory that the SDRAM controller | 5 | the host address that backs it. |
6 | supports are DDR2/DDR3 and capacities of up to 2GiB. This commit | ||
7 | adds emulation support of the Allwinner H3 SDRAM controller. | ||
8 | 6 | ||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | Message-id: 20200626033144.790098-45-richard.henderson@linaro.org |
11 | Message-id: 20200311221854.30370-12-nieklinnenbank@gmail.com | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | hw/misc/Makefile.objs | 1 + | 12 | target/arm/mte_helper.c | 131 ++++++++++++++++++++++++++++++++++++++++ |
15 | include/hw/arm/allwinner-h3.h | 5 + | 13 | 1 file changed, 131 insertions(+) |
16 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++++++ | ||
17 | hw/arm/allwinner-h3.c | 19 +- | ||
18 | hw/arm/orangepi.c | 6 + | ||
19 | hw/misc/allwinner-h3-dramc.c | 358 +++++++++++++++++++++++++++ | ||
20 | hw/misc/trace-events | 10 + | ||
21 | 7 files changed, 502 insertions(+), 3 deletions(-) | ||
22 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
23 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
24 | 14 | ||
25 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 15 | diff --git a/target/arm/mte_helper.c b/target/arm/mte_helper.c |
26 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/misc/Makefile.objs | 17 | --- a/target/arm/mte_helper.c |
28 | +++ b/hw/misc/Makefile.objs | 18 | +++ b/target/arm/mte_helper.c |
29 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | ||
30 | |||
31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | ||
32 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o | ||
33 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-dramc.o | ||
34 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | ||
35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o | ||
36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | ||
37 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/include/hw/arm/allwinner-h3.h | ||
40 | +++ b/include/hw/arm/allwinner-h3.h | ||
41 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ |
42 | #include "hw/intc/arm_gic.h" | 20 | #include "cpu.h" |
43 | #include "hw/misc/allwinner-h3-ccu.h" | 21 | #include "internals.h" |
44 | #include "hw/misc/allwinner-cpucfg.h" | 22 | #include "exec/exec-all.h" |
45 | +#include "hw/misc/allwinner-h3-dramc.h" | 23 | +#include "exec/ram_addr.h" |
46 | #include "hw/misc/allwinner-h3-sysctrl.h" | 24 | #include "exec/cpu_ldst.h" |
47 | #include "hw/misc/allwinner-sid.h" | 25 | #include "exec/helper-proto.h" |
48 | #include "hw/sd/allwinner-sdhost.h" | 26 | |
49 | @@ -XXX,XX +XXX,XX @@ enum { | 27 | @@ -XXX,XX +XXX,XX @@ static uint8_t *allocation_tag_mem(CPUARMState *env, int ptr_mmu_idx, |
50 | AW_H3_UART2, | 28 | int ptr_size, MMUAccessType tag_access, |
51 | AW_H3_UART3, | 29 | int tag_size, uintptr_t ra) |
52 | AW_H3_EMAC, | 30 | { |
53 | + AW_H3_DRAMCOM, | 31 | +#ifdef CONFIG_USER_ONLY |
54 | + AW_H3_DRAMCTL, | 32 | /* Tag storage not implemented. */ |
55 | + AW_H3_DRAMPHY, | 33 | return NULL; |
56 | AW_H3_GIC_DIST, | 34 | +#else |
57 | AW_H3_GIC_CPU, | 35 | + uintptr_t index; |
58 | AW_H3_GIC_HYP, | 36 | + CPUIOTLBEntry *iotlbentry; |
59 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | 37 | + int in_page, flags; |
60 | AwA10PITState timer; | 38 | + ram_addr_t ptr_ra; |
61 | AwH3ClockCtlState ccu; | 39 | + hwaddr ptr_paddr, tag_paddr, xlat; |
62 | AwCpuCfgState cpucfg; | 40 | + MemoryRegion *mr; |
63 | + AwH3DramCtlState dramc; | 41 | + ARMASIdx tag_asi; |
64 | AwH3SysCtrlState sysctrl; | 42 | + AddressSpace *tag_as; |
65 | AwSidState sid; | 43 | + void *host; |
66 | AwSdHostState mmc0; | ||
67 | diff --git a/include/hw/misc/allwinner-h3-dramc.h b/include/hw/misc/allwinner-h3-dramc.h | ||
68 | new file mode 100644 | ||
69 | index XXXXXXX..XXXXXXX | ||
70 | --- /dev/null | ||
71 | +++ b/include/hw/misc/allwinner-h3-dramc.h | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | +/* | ||
74 | + * Allwinner H3 SDRAM Controller emulation | ||
75 | + * | ||
76 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
77 | + * | ||
78 | + * This program is free software: you can redistribute it and/or modify | ||
79 | + * it under the terms of the GNU General Public License as published by | ||
80 | + * the Free Software Foundation, either version 2 of the License, or | ||
81 | + * (at your option) any later version. | ||
82 | + * | ||
83 | + * This program is distributed in the hope that it will be useful, | ||
84 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
85 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
86 | + * GNU General Public License for more details. | ||
87 | + * | ||
88 | + * You should have received a copy of the GNU General Public License | ||
89 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
90 | + */ | ||
91 | + | 44 | + |
92 | +#ifndef HW_MISC_ALLWINNER_H3_DRAMC_H | 45 | + /* |
93 | +#define HW_MISC_ALLWINNER_H3_DRAMC_H | 46 | + * Probe the first byte of the virtual address. This raises an |
47 | + * exception for inaccessible pages, and resolves the virtual address | ||
48 | + * into the softmmu tlb. | ||
49 | + * | ||
50 | + * When RA == 0, this is for mte_probe1. The page is expected to be | ||
51 | + * valid. Indicate to probe_access_flags no-fault, then assert that | ||
52 | + * we received a valid page. | ||
53 | + */ | ||
54 | + flags = probe_access_flags(env, ptr, ptr_access, ptr_mmu_idx, | ||
55 | + ra == 0, &host, ra); | ||
56 | + assert(!(flags & TLB_INVALID_MASK)); | ||
94 | + | 57 | + |
95 | +#include "qom/object.h" | 58 | + /* |
96 | +#include "hw/sysbus.h" | 59 | + * Find the iotlbentry for ptr. This *must* be present in the TLB |
97 | +#include "exec/hwaddr.h" | 60 | + * because we just found the mapping. |
61 | + * TODO: Perhaps there should be a cputlb helper that returns a | ||
62 | + * matching tlb entry + iotlb entry. | ||
63 | + */ | ||
64 | + index = tlb_index(env, ptr_mmu_idx, ptr); | ||
65 | +# ifdef CONFIG_DEBUG_TCG | ||
66 | + { | ||
67 | + CPUTLBEntry *entry = tlb_entry(env, ptr_mmu_idx, ptr); | ||
68 | + target_ulong comparator = (ptr_access == MMU_DATA_LOAD | ||
69 | + ? entry->addr_read | ||
70 | + : tlb_addr_write(entry)); | ||
71 | + g_assert(tlb_hit(comparator, ptr)); | ||
72 | + } | ||
73 | +# endif | ||
74 | + iotlbentry = &env_tlb(env)->d[ptr_mmu_idx].iotlb[index]; | ||
98 | + | 75 | + |
99 | +/** | 76 | + /* If the virtual page MemAttr != Tagged, access unchecked. */ |
100 | + * Constants | 77 | + if (!arm_tlb_mte_tagged(&iotlbentry->attrs)) { |
101 | + * @{ | 78 | + return NULL; |
102 | + */ | ||
103 | + | ||
104 | +/** Highest register address used by DRAMCOM module */ | ||
105 | +#define AW_H3_DRAMCOM_REGS_MAXADDR (0x804) | ||
106 | + | ||
107 | +/** Total number of known DRAMCOM registers */ | ||
108 | +#define AW_H3_DRAMCOM_REGS_NUM (AW_H3_DRAMCOM_REGS_MAXADDR / \ | ||
109 | + sizeof(uint32_t)) | ||
110 | + | ||
111 | +/** Highest register address used by DRAMCTL module */ | ||
112 | +#define AW_H3_DRAMCTL_REGS_MAXADDR (0x88c) | ||
113 | + | ||
114 | +/** Total number of known DRAMCTL registers */ | ||
115 | +#define AW_H3_DRAMCTL_REGS_NUM (AW_H3_DRAMCTL_REGS_MAXADDR / \ | ||
116 | + sizeof(uint32_t)) | ||
117 | + | ||
118 | +/** Highest register address used by DRAMPHY module */ | ||
119 | +#define AW_H3_DRAMPHY_REGS_MAXADDR (0x4) | ||
120 | + | ||
121 | +/** Total number of known DRAMPHY registers */ | ||
122 | +#define AW_H3_DRAMPHY_REGS_NUM (AW_H3_DRAMPHY_REGS_MAXADDR / \ | ||
123 | + sizeof(uint32_t)) | ||
124 | + | ||
125 | +/** @} */ | ||
126 | + | ||
127 | +/** | ||
128 | + * Object model | ||
129 | + * @{ | ||
130 | + */ | ||
131 | + | ||
132 | +#define TYPE_AW_H3_DRAMC "allwinner-h3-dramc" | ||
133 | +#define AW_H3_DRAMC(obj) \ | ||
134 | + OBJECT_CHECK(AwH3DramCtlState, (obj), TYPE_AW_H3_DRAMC) | ||
135 | + | ||
136 | +/** @} */ | ||
137 | + | ||
138 | +/** | ||
139 | + * Allwinner H3 SDRAM Controller object instance state. | ||
140 | + */ | ||
141 | +typedef struct AwH3DramCtlState { | ||
142 | + /*< private >*/ | ||
143 | + SysBusDevice parent_obj; | ||
144 | + /*< public >*/ | ||
145 | + | ||
146 | + /** Physical base address for start of RAM */ | ||
147 | + hwaddr ram_addr; | ||
148 | + | ||
149 | + /** Total RAM size in megabytes */ | ||
150 | + uint32_t ram_size; | ||
151 | + | ||
152 | + /** | ||
153 | + * @name Memory Regions | ||
154 | + * @{ | ||
155 | + */ | ||
156 | + | ||
157 | + MemoryRegion row_mirror; /**< Simulates rows for RAM size detection */ | ||
158 | + MemoryRegion row_mirror_alias; /**< Alias of the row which is mirrored */ | ||
159 | + MemoryRegion dramcom_iomem; /**< DRAMCOM module I/O registers */ | ||
160 | + MemoryRegion dramctl_iomem; /**< DRAMCTL module I/O registers */ | ||
161 | + MemoryRegion dramphy_iomem; /**< DRAMPHY module I/O registers */ | ||
162 | + | ||
163 | + /** @} */ | ||
164 | + | ||
165 | + /** | ||
166 | + * @name Hardware Registers | ||
167 | + * @{ | ||
168 | + */ | ||
169 | + | ||
170 | + uint32_t dramcom[AW_H3_DRAMCOM_REGS_NUM]; /**< Array of DRAMCOM registers */ | ||
171 | + uint32_t dramctl[AW_H3_DRAMCTL_REGS_NUM]; /**< Array of DRAMCTL registers */ | ||
172 | + uint32_t dramphy[AW_H3_DRAMPHY_REGS_NUM] ;/**< Array of DRAMPHY registers */ | ||
173 | + | ||
174 | + /** @} */ | ||
175 | + | ||
176 | +} AwH3DramCtlState; | ||
177 | + | ||
178 | +#endif /* HW_MISC_ALLWINNER_H3_DRAMC_H */ | ||
179 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/hw/arm/allwinner-h3.c | ||
182 | +++ b/hw/arm/allwinner-h3.c | ||
183 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
184 | [AW_H3_UART2] = 0x01c28800, | ||
185 | [AW_H3_UART3] = 0x01c28c00, | ||
186 | [AW_H3_EMAC] = 0x01c30000, | ||
187 | + [AW_H3_DRAMCOM] = 0x01c62000, | ||
188 | + [AW_H3_DRAMCTL] = 0x01c63000, | ||
189 | + [AW_H3_DRAMPHY] = 0x01c65000, | ||
190 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
191 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
192 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
193 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
194 | { "scr", 0x01c2c400, 1 * KiB }, | ||
195 | { "gpu", 0x01c40000, 64 * KiB }, | ||
196 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
197 | - { "dramcom", 0x01c62000, 4 * KiB }, | ||
198 | - { "dramctl0", 0x01c63000, 4 * KiB }, | ||
199 | - { "dramphy0", 0x01c65000, 4 * KiB }, | ||
200 | { "spi0", 0x01c68000, 4 * KiB }, | ||
201 | { "spi1", 0x01c69000, 4 * KiB }, | ||
202 | { "csi", 0x01cb0000, 320 * KiB }, | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
206 | TYPE_AW_SUN8I_EMAC); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "dramc", &s->dramc, sizeof(s->dramc), | ||
209 | + TYPE_AW_H3_DRAMC); | ||
210 | + object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), | ||
211 | + "ram-addr", &error_abort); | ||
212 | + object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
213 | + "ram-size", &error_abort); | ||
214 | } | ||
215 | |||
216 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
217 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
218 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), | ||
219 | 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); | ||
220 | |||
221 | + /* DRAMC */ | ||
222 | + qdev_init_nofail(DEVICE(&s->dramc)); | ||
223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, s->memmap[AW_H3_DRAMCOM]); | ||
224 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); | ||
225 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); | ||
226 | + | ||
227 | /* Unimplemented devices */ | ||
228 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
229 | create_unimplemented_device(unimplemented[i].device_name, | ||
230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/hw/arm/orangepi.c | ||
233 | +++ b/hw/arm/orangepi.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
235 | /* Setup EMAC properties */ | ||
236 | object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); | ||
237 | |||
238 | + /* DRAMC */ | ||
239 | + object_property_set_uint(OBJECT(h3), h3->memmap[AW_H3_SDRAM], | ||
240 | + "ram-addr", &error_abort); | ||
241 | + object_property_set_int(OBJECT(h3), machine->ram_size / MiB, "ram-size", | ||
242 | + &error_abort); | ||
243 | + | ||
244 | /* Mark H3 object realized */ | ||
245 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
246 | |||
247 | diff --git a/hw/misc/allwinner-h3-dramc.c b/hw/misc/allwinner-h3-dramc.c | ||
248 | new file mode 100644 | ||
249 | index XXXXXXX..XXXXXXX | ||
250 | --- /dev/null | ||
251 | +++ b/hw/misc/allwinner-h3-dramc.c | ||
252 | @@ -XXX,XX +XXX,XX @@ | ||
253 | +/* | ||
254 | + * Allwinner H3 SDRAM Controller emulation | ||
255 | + * | ||
256 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
257 | + * | ||
258 | + * This program is free software: you can redistribute it and/or modify | ||
259 | + * it under the terms of the GNU General Public License as published by | ||
260 | + * the Free Software Foundation, either version 2 of the License, or | ||
261 | + * (at your option) any later version. | ||
262 | + * | ||
263 | + * This program is distributed in the hope that it will be useful, | ||
264 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
265 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
266 | + * GNU General Public License for more details. | ||
267 | + * | ||
268 | + * You should have received a copy of the GNU General Public License | ||
269 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
270 | + */ | ||
271 | + | ||
272 | +#include "qemu/osdep.h" | ||
273 | +#include "qemu/units.h" | ||
274 | +#include "qemu/error-report.h" | ||
275 | +#include "hw/sysbus.h" | ||
276 | +#include "migration/vmstate.h" | ||
277 | +#include "qemu/log.h" | ||
278 | +#include "qemu/module.h" | ||
279 | +#include "exec/address-spaces.h" | ||
280 | +#include "hw/qdev-properties.h" | ||
281 | +#include "qapi/error.h" | ||
282 | +#include "hw/misc/allwinner-h3-dramc.h" | ||
283 | +#include "trace.h" | ||
284 | + | ||
285 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
286 | + | ||
287 | +/* DRAMCOM register offsets */ | ||
288 | +enum { | ||
289 | + REG_DRAMCOM_CR = 0x0000, /* Control Register */ | ||
290 | +}; | ||
291 | + | ||
292 | +/* DRAMCTL register offsets */ | ||
293 | +enum { | ||
294 | + REG_DRAMCTL_PIR = 0x0000, /* PHY Initialization Register */ | ||
295 | + REG_DRAMCTL_PGSR = 0x0010, /* PHY General Status Register */ | ||
296 | + REG_DRAMCTL_STATR = 0x0018, /* Status Register */ | ||
297 | +}; | ||
298 | + | ||
299 | +/* DRAMCTL register flags */ | ||
300 | +enum { | ||
301 | + REG_DRAMCTL_PGSR_INITDONE = (1 << 0), | ||
302 | +}; | ||
303 | + | ||
304 | +enum { | ||
305 | + REG_DRAMCTL_STATR_ACTIVE = (1 << 0), | ||
306 | +}; | ||
307 | + | ||
308 | +static void allwinner_h3_dramc_map_rows(AwH3DramCtlState *s, uint8_t row_bits, | ||
309 | + uint8_t bank_bits, uint16_t page_size) | ||
310 | +{ | ||
311 | + /* | ||
312 | + * This function simulates row addressing behavior when bootloader | ||
313 | + * software attempts to detect the amount of available SDRAM. In U-Boot | ||
314 | + * the controller is configured with the widest row addressing available. | ||
315 | + * Then a pattern is written to RAM at an offset on the row boundary size. | ||
316 | + * If the value read back equals the value read back from the | ||
317 | + * start of RAM, the bootloader knows the amount of row bits. | ||
318 | + * | ||
319 | + * This function inserts a mirrored memory region when the configured row | ||
320 | + * bits are not matching the actual emulated memory, to simulate the | ||
321 | + * same behavior on hardware as expected by the bootloader. | ||
322 | + */ | ||
323 | + uint8_t row_bits_actual = 0; | ||
324 | + | ||
325 | + /* Calculate the actual row bits using the ram_size property */ | ||
326 | + for (uint8_t i = 8; i < 12; i++) { | ||
327 | + if (1 << i == s->ram_size) { | ||
328 | + row_bits_actual = i + 3; | ||
329 | + break; | ||
330 | + } | ||
331 | + } | 79 | + } |
332 | + | 80 | + |
333 | + if (s->ram_size == (1 << (row_bits - 3))) { | 81 | + /* |
334 | + /* When row bits is the expected value, remove the mirror */ | 82 | + * If not backed by host ram, there is no tag storage: access unchecked. |
335 | + memory_region_set_enabled(&s->row_mirror_alias, false); | 83 | + * This is probably a guest os bug though, so log it. |
336 | + trace_allwinner_h3_dramc_rowmirror_disable(); | 84 | + */ |
337 | + | 85 | + if (unlikely(flags & TLB_MMIO)) { |
338 | + } else if (row_bits_actual) { | 86 | + qemu_log_mask(LOG_GUEST_ERROR, |
339 | + /* Row bits not matching ram_size, install the rows mirror */ | 87 | + "Page @ 0x%" PRIx64 " indicates Tagged Normal memory " |
340 | + hwaddr row_mirror = s->ram_addr + ((1 << (row_bits_actual + | 88 | + "but is not backed by host ram\n", ptr); |
341 | + bank_bits)) * page_size); | 89 | + return NULL; |
342 | + | ||
343 | + memory_region_set_enabled(&s->row_mirror_alias, true); | ||
344 | + memory_region_set_address(&s->row_mirror_alias, row_mirror); | ||
345 | + | ||
346 | + trace_allwinner_h3_dramc_rowmirror_enable(row_mirror); | ||
347 | + } | ||
348 | +} | ||
349 | + | ||
350 | +static uint64_t allwinner_h3_dramcom_read(void *opaque, hwaddr offset, | ||
351 | + unsigned size) | ||
352 | +{ | ||
353 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
354 | + const uint32_t idx = REG_INDEX(offset); | ||
355 | + | ||
356 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { | ||
357 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
358 | + __func__, (uint32_t)offset); | ||
359 | + return 0; | ||
360 | + } | 90 | + } |
361 | + | 91 | + |
362 | + trace_allwinner_h3_dramcom_read(offset, s->dramcom[idx], size); | 92 | + /* |
363 | + | 93 | + * The Normal memory access can extend to the next page. E.g. a single |
364 | + return s->dramcom[idx]; | 94 | + * 8-byte access to the last byte of a page will check only the last |
365 | +} | 95 | + * tag on the first page. |
366 | + | 96 | + * Any page access exception has priority over tag check exception. |
367 | +static void allwinner_h3_dramcom_write(void *opaque, hwaddr offset, | 97 | + */ |
368 | + uint64_t val, unsigned size) | 98 | + in_page = -(ptr | TARGET_PAGE_MASK); |
369 | +{ | 99 | + if (unlikely(ptr_size > in_page)) { |
370 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | 100 | + void *ignore; |
371 | + const uint32_t idx = REG_INDEX(offset); | 101 | + flags |= probe_access_flags(env, ptr + in_page, ptr_access, |
372 | + | 102 | + ptr_mmu_idx, ra == 0, &ignore, ra); |
373 | + trace_allwinner_h3_dramcom_write(offset, val, size); | 103 | + assert(!(flags & TLB_INVALID_MASK)); |
374 | + | ||
375 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { | ||
376 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
377 | + __func__, (uint32_t)offset); | ||
378 | + return; | ||
379 | + } | 104 | + } |
380 | + | 105 | + |
381 | + switch (offset) { | 106 | + /* Any debug exception has priority over a tag check exception. */ |
382 | + case REG_DRAMCOM_CR: /* Control Register */ | 107 | + if (unlikely(flags & TLB_WATCHPOINT)) { |
383 | + allwinner_h3_dramc_map_rows(s, ((val >> 4) & 0xf) + 1, | 108 | + int wp = ptr_access == MMU_DATA_LOAD ? BP_MEM_READ : BP_MEM_WRITE; |
384 | + ((val >> 2) & 0x1) + 2, | 109 | + assert(ra != 0); |
385 | + 1 << (((val >> 8) & 0xf) + 3)); | 110 | + cpu_check_watchpoint(env_cpu(env), ptr, ptr_size, |
386 | + break; | 111 | + iotlbentry->attrs, wp, ra); |
387 | + default: | ||
388 | + break; | ||
389 | + }; | ||
390 | + | ||
391 | + s->dramcom[idx] = (uint32_t) val; | ||
392 | +} | ||
393 | + | ||
394 | +static uint64_t allwinner_h3_dramctl_read(void *opaque, hwaddr offset, | ||
395 | + unsigned size) | ||
396 | +{ | ||
397 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
398 | + const uint32_t idx = REG_INDEX(offset); | ||
399 | + | ||
400 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { | ||
401 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
402 | + __func__, (uint32_t)offset); | ||
403 | + return 0; | ||
404 | + } | 112 | + } |
405 | + | 113 | + |
406 | + trace_allwinner_h3_dramctl_read(offset, s->dramctl[idx], size); | 114 | + /* |
115 | + * Find the physical address within the normal mem space. | ||
116 | + * The memory region lookup must succeed because TLB_MMIO was | ||
117 | + * not set in the cputlb lookup above. | ||
118 | + */ | ||
119 | + mr = memory_region_from_host(host, &ptr_ra); | ||
120 | + tcg_debug_assert(mr != NULL); | ||
121 | + tcg_debug_assert(memory_region_is_ram(mr)); | ||
122 | + ptr_paddr = ptr_ra; | ||
123 | + do { | ||
124 | + ptr_paddr += mr->addr; | ||
125 | + mr = mr->container; | ||
126 | + } while (mr); | ||
407 | + | 127 | + |
408 | + return s->dramctl[idx]; | 128 | + /* Convert to the physical address in tag space. */ |
409 | +} | 129 | + tag_paddr = ptr_paddr >> (LOG2_TAG_GRANULE + 1); |
410 | + | 130 | + |
411 | +static void allwinner_h3_dramctl_write(void *opaque, hwaddr offset, | 131 | + /* Look up the address in tag space. */ |
412 | + uint64_t val, unsigned size) | 132 | + tag_asi = iotlbentry->attrs.secure ? ARMASIdx_TagS : ARMASIdx_TagNS; |
413 | +{ | 133 | + tag_as = cpu_get_address_space(env_cpu(env), tag_asi); |
414 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | 134 | + mr = address_space_translate(tag_as, tag_paddr, &xlat, NULL, |
415 | + const uint32_t idx = REG_INDEX(offset); | 135 | + tag_access == MMU_DATA_STORE, |
136 | + iotlbentry->attrs); | ||
416 | + | 137 | + |
417 | + trace_allwinner_h3_dramctl_write(offset, val, size); | 138 | + /* |
418 | + | 139 | + * Note that @mr will never be NULL. If there is nothing in the address |
419 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { | 140 | + * space at @tag_paddr, the translation will return the unallocated memory |
420 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | 141 | + * region. For our purposes, the result must be ram. |
421 | + __func__, (uint32_t)offset); | 142 | + */ |
422 | + return; | 143 | + if (unlikely(!memory_region_is_ram(mr))) { |
144 | + /* ??? Failure is a board configuration error. */ | ||
145 | + qemu_log_mask(LOG_UNIMP, | ||
146 | + "Tag Memory @ 0x%" HWADDR_PRIx " not found for " | ||
147 | + "Normal Memory @ 0x%" HWADDR_PRIx "\n", | ||
148 | + tag_paddr, ptr_paddr); | ||
149 | + return NULL; | ||
423 | + } | 150 | + } |
424 | + | 151 | + |
425 | + switch (offset) { | 152 | + /* |
426 | + case REG_DRAMCTL_PIR: /* PHY Initialization Register */ | 153 | + * Ensure the tag memory is dirty on write, for migration. |
427 | + s->dramctl[REG_INDEX(REG_DRAMCTL_PGSR)] |= REG_DRAMCTL_PGSR_INITDONE; | 154 | + * Tag memory can never contain code or display memory (vga). |
428 | + s->dramctl[REG_INDEX(REG_DRAMCTL_STATR)] |= REG_DRAMCTL_STATR_ACTIVE; | 155 | + */ |
429 | + break; | 156 | + if (tag_access == MMU_DATA_STORE) { |
430 | + default: | 157 | + ram_addr_t tag_ra = memory_region_get_ram_addr(mr) + xlat; |
431 | + break; | 158 | + cpu_physical_memory_set_dirty_flag(tag_ra, DIRTY_MEMORY_MIGRATION); |
432 | + } | 159 | + } |
433 | + | 160 | + |
434 | + s->dramctl[idx] = (uint32_t) val; | 161 | + return memory_region_get_ram_ptr(mr) + xlat; |
435 | +} | 162 | +#endif |
436 | + | 163 | } |
437 | +static uint64_t allwinner_h3_dramphy_read(void *opaque, hwaddr offset, | 164 | |
438 | + unsigned size) | 165 | uint64_t HELPER(irg)(CPUARMState *env, uint64_t rn, uint64_t rm) |
439 | +{ | ||
440 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
441 | + const uint32_t idx = REG_INDEX(offset); | ||
442 | + | ||
443 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { | ||
444 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
445 | + __func__, (uint32_t)offset); | ||
446 | + return 0; | ||
447 | + } | ||
448 | + | ||
449 | + trace_allwinner_h3_dramphy_read(offset, s->dramphy[idx], size); | ||
450 | + | ||
451 | + return s->dramphy[idx]; | ||
452 | +} | ||
453 | + | ||
454 | +static void allwinner_h3_dramphy_write(void *opaque, hwaddr offset, | ||
455 | + uint64_t val, unsigned size) | ||
456 | +{ | ||
457 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
458 | + const uint32_t idx = REG_INDEX(offset); | ||
459 | + | ||
460 | + trace_allwinner_h3_dramphy_write(offset, val, size); | ||
461 | + | ||
462 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { | ||
463 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
464 | + __func__, (uint32_t)offset); | ||
465 | + return; | ||
466 | + } | ||
467 | + | ||
468 | + s->dramphy[idx] = (uint32_t) val; | ||
469 | +} | ||
470 | + | ||
471 | +static const MemoryRegionOps allwinner_h3_dramcom_ops = { | ||
472 | + .read = allwinner_h3_dramcom_read, | ||
473 | + .write = allwinner_h3_dramcom_write, | ||
474 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
475 | + .valid = { | ||
476 | + .min_access_size = 4, | ||
477 | + .max_access_size = 4, | ||
478 | + }, | ||
479 | + .impl.min_access_size = 4, | ||
480 | +}; | ||
481 | + | ||
482 | +static const MemoryRegionOps allwinner_h3_dramctl_ops = { | ||
483 | + .read = allwinner_h3_dramctl_read, | ||
484 | + .write = allwinner_h3_dramctl_write, | ||
485 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
486 | + .valid = { | ||
487 | + .min_access_size = 4, | ||
488 | + .max_access_size = 4, | ||
489 | + }, | ||
490 | + .impl.min_access_size = 4, | ||
491 | +}; | ||
492 | + | ||
493 | +static const MemoryRegionOps allwinner_h3_dramphy_ops = { | ||
494 | + .read = allwinner_h3_dramphy_read, | ||
495 | + .write = allwinner_h3_dramphy_write, | ||
496 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
497 | + .valid = { | ||
498 | + .min_access_size = 4, | ||
499 | + .max_access_size = 4, | ||
500 | + }, | ||
501 | + .impl.min_access_size = 4, | ||
502 | +}; | ||
503 | + | ||
504 | +static void allwinner_h3_dramc_reset(DeviceState *dev) | ||
505 | +{ | ||
506 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); | ||
507 | + | ||
508 | + /* Set default values for registers */ | ||
509 | + memset(&s->dramcom, 0, sizeof(s->dramcom)); | ||
510 | + memset(&s->dramctl, 0, sizeof(s->dramctl)); | ||
511 | + memset(&s->dramphy, 0, sizeof(s->dramphy)); | ||
512 | +} | ||
513 | + | ||
514 | +static void allwinner_h3_dramc_realize(DeviceState *dev, Error **errp) | ||
515 | +{ | ||
516 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); | ||
517 | + | ||
518 | + /* Only power of 2 RAM sizes from 256MiB up to 2048MiB are supported */ | ||
519 | + for (uint8_t i = 8; i < 13; i++) { | ||
520 | + if (1 << i == s->ram_size) { | ||
521 | + break; | ||
522 | + } else if (i == 12) { | ||
523 | + error_report("%s: ram-size %u MiB is not supported", | ||
524 | + __func__, s->ram_size); | ||
525 | + exit(1); | ||
526 | + } | ||
527 | + } | ||
528 | + | ||
529 | + /* Setup row mirror mappings */ | ||
530 | + memory_region_init_ram(&s->row_mirror, OBJECT(s), | ||
531 | + "allwinner-h3-dramc.row-mirror", | ||
532 | + 4 * KiB, &error_abort); | ||
533 | + memory_region_add_subregion_overlap(get_system_memory(), s->ram_addr, | ||
534 | + &s->row_mirror, 10); | ||
535 | + | ||
536 | + memory_region_init_alias(&s->row_mirror_alias, OBJECT(s), | ||
537 | + "allwinner-h3-dramc.row-mirror-alias", | ||
538 | + &s->row_mirror, 0, 4 * KiB); | ||
539 | + memory_region_add_subregion_overlap(get_system_memory(), | ||
540 | + s->ram_addr + 1 * MiB, | ||
541 | + &s->row_mirror_alias, 10); | ||
542 | + memory_region_set_enabled(&s->row_mirror_alias, false); | ||
543 | +} | ||
544 | + | ||
545 | +static void allwinner_h3_dramc_init(Object *obj) | ||
546 | +{ | ||
547 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
548 | + AwH3DramCtlState *s = AW_H3_DRAMC(obj); | ||
549 | + | ||
550 | + /* DRAMCOM registers */ | ||
551 | + memory_region_init_io(&s->dramcom_iomem, OBJECT(s), | ||
552 | + &allwinner_h3_dramcom_ops, s, | ||
553 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
554 | + sysbus_init_mmio(sbd, &s->dramcom_iomem); | ||
555 | + | ||
556 | + /* DRAMCTL registers */ | ||
557 | + memory_region_init_io(&s->dramctl_iomem, OBJECT(s), | ||
558 | + &allwinner_h3_dramctl_ops, s, | ||
559 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
560 | + sysbus_init_mmio(sbd, &s->dramctl_iomem); | ||
561 | + | ||
562 | + /* DRAMPHY registers */ | ||
563 | + memory_region_init_io(&s->dramphy_iomem, OBJECT(s), | ||
564 | + &allwinner_h3_dramphy_ops, s, | ||
565 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
566 | + sysbus_init_mmio(sbd, &s->dramphy_iomem); | ||
567 | +} | ||
568 | + | ||
569 | +static Property allwinner_h3_dramc_properties[] = { | ||
570 | + DEFINE_PROP_UINT64("ram-addr", AwH3DramCtlState, ram_addr, 0x0), | ||
571 | + DEFINE_PROP_UINT32("ram-size", AwH3DramCtlState, ram_size, 256 * MiB), | ||
572 | + DEFINE_PROP_END_OF_LIST() | ||
573 | +}; | ||
574 | + | ||
575 | +static const VMStateDescription allwinner_h3_dramc_vmstate = { | ||
576 | + .name = "allwinner-h3-dramc", | ||
577 | + .version_id = 1, | ||
578 | + .minimum_version_id = 1, | ||
579 | + .fields = (VMStateField[]) { | ||
580 | + VMSTATE_UINT32_ARRAY(dramcom, AwH3DramCtlState, AW_H3_DRAMCOM_REGS_NUM), | ||
581 | + VMSTATE_UINT32_ARRAY(dramctl, AwH3DramCtlState, AW_H3_DRAMCTL_REGS_NUM), | ||
582 | + VMSTATE_UINT32_ARRAY(dramphy, AwH3DramCtlState, AW_H3_DRAMPHY_REGS_NUM), | ||
583 | + VMSTATE_END_OF_LIST() | ||
584 | + } | ||
585 | +}; | ||
586 | + | ||
587 | +static void allwinner_h3_dramc_class_init(ObjectClass *klass, void *data) | ||
588 | +{ | ||
589 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
590 | + | ||
591 | + dc->reset = allwinner_h3_dramc_reset; | ||
592 | + dc->vmsd = &allwinner_h3_dramc_vmstate; | ||
593 | + dc->realize = allwinner_h3_dramc_realize; | ||
594 | + device_class_set_props(dc, allwinner_h3_dramc_properties); | ||
595 | +} | ||
596 | + | ||
597 | +static const TypeInfo allwinner_h3_dramc_info = { | ||
598 | + .name = TYPE_AW_H3_DRAMC, | ||
599 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
600 | + .instance_init = allwinner_h3_dramc_init, | ||
601 | + .instance_size = sizeof(AwH3DramCtlState), | ||
602 | + .class_init = allwinner_h3_dramc_class_init, | ||
603 | +}; | ||
604 | + | ||
605 | +static void allwinner_h3_dramc_register(void) | ||
606 | +{ | ||
607 | + type_register_static(&allwinner_h3_dramc_info); | ||
608 | +} | ||
609 | + | ||
610 | +type_init(allwinner_h3_dramc_register) | ||
611 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
612 | index XXXXXXX..XXXXXXX 100644 | ||
613 | --- a/hw/misc/trace-events | ||
614 | +++ b/hw/misc/trace-events | ||
615 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad | ||
616 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
617 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
618 | |||
619 | +# allwinner-h3-dramc.c | ||
620 | +allwinner_h3_dramc_rowmirror_disable(void) "Disable row mirror" | ||
621 | +allwinner_h3_dramc_rowmirror_enable(uint64_t addr) "Enable row mirror: addr 0x%" PRIx64 | ||
622 | +allwinner_h3_dramcom_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
623 | +allwinner_h3_dramcom_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
624 | +allwinner_h3_dramctl_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
625 | +allwinner_h3_dramctl_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
626 | +allwinner_h3_dramphy_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
627 | +allwinner_h3_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
628 | + | ||
629 | # allwinner-sid.c | ||
630 | allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
631 | allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
632 | -- | 166 | -- |
633 | 2.20.1 | 167 | 2.20.1 |
634 | 168 | ||
635 | 169 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Xunlong Orange Pi PC machine is a functional ARM machine | 3 | We now implement all of the components of MTE, without actually |
4 | based on the Allwinner H3 System-on-Chip. It supports mainline | 4 | supporting any tagged memory. All MTE instructions will work, |
5 | Linux, U-Boot, NetBSD and is covered by acceptance tests. | 5 | trivially, so we can enable support. |
6 | 6 | ||
7 | This commit adds a documentation text file with a description | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | of the machine and instructions for the user. | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | 9 | Message-id: 20200626033144.790098-46-richard.henderson@linaro.org | |
10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Message-id: 20200311221854.30370-19-nieklinnenbank@gmail.com | ||
13 | [PMM: moved file into docs/system/arm to match the reorg | ||
14 | of the arm target part of the docs; tweaked heading to | ||
15 | match other boards] | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 11 | --- |
18 | MAINTAINERS | 1 + | 12 | target/arm/cpu64.c | 5 +++++ |
19 | docs/system/arm/orangepi.rst | 253 +++++++++++++++++++++++++++++++++++ | 13 | 1 file changed, 5 insertions(+) |
20 | docs/system/target-arm.rst | 2 + | ||
21 | 3 files changed, 256 insertions(+) | ||
22 | create mode 100644 docs/system/arm/orangepi.rst | ||
23 | 14 | ||
24 | diff --git a/MAINTAINERS b/MAINTAINERS | 15 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c |
25 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/MAINTAINERS | 17 | --- a/target/arm/cpu64.c |
27 | +++ b/MAINTAINERS | 18 | +++ b/target/arm/cpu64.c |
28 | @@ -XXX,XX +XXX,XX @@ S: Maintained | 19 | @@ -XXX,XX +XXX,XX @@ static void aarch64_max_initfn(Object *obj) |
29 | F: hw/*/allwinner-h3* | 20 | |
30 | F: include/hw/*/allwinner-h3* | 21 | t = cpu->isar.id_aa64pfr1; |
31 | F: hw/arm/orangepi.c | 22 | t = FIELD_DP64(t, ID_AA64PFR1, BT, 1); |
32 | +F: docs/system/orangepi.rst | 23 | + /* |
33 | 24 | + * Begin with full support for MTE; will be downgraded to MTE=1 | |
34 | ARM PrimeCell and CMSDK devices | 25 | + * during realize if the board provides no tag memory. |
35 | M: Peter Maydell <peter.maydell@linaro.org> | 26 | + */ |
36 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst | 27 | + t = FIELD_DP64(t, ID_AA64PFR1, MTE, 2); |
37 | new file mode 100644 | 28 | cpu->isar.id_aa64pfr1 = t; |
38 | index XXXXXXX..XXXXXXX | 29 | |
39 | --- /dev/null | 30 | t = cpu->isar.id_aa64mmfr1; |
40 | +++ b/docs/system/arm/orangepi.rst | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | +Orange Pi PC (``orangepi-pc``) | ||
43 | +^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ | ||
44 | + | ||
45 | +The Xunlong Orange Pi PC is an Allwinner H3 System on Chip | ||
46 | +based embedded computer with mainline support in both U-Boot | ||
47 | +and Linux. The board comes with a Quad Core Cortex-A7 @ 1.3GHz, | ||
48 | +1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and | ||
49 | +various other I/O. | ||
50 | + | ||
51 | +Supported devices | ||
52 | +""""""""""""""""" | ||
53 | + | ||
54 | +The Orange Pi PC machine supports the following devices: | ||
55 | + | ||
56 | + * SMP (Quad Core Cortex-A7) | ||
57 | + * Generic Interrupt Controller configuration | ||
58 | + * SRAM mappings | ||
59 | + * SDRAM controller | ||
60 | + * Real Time Clock | ||
61 | + * Timer device (re-used from Allwinner A10) | ||
62 | + * UART | ||
63 | + * SD/MMC storage controller | ||
64 | + * EMAC ethernet | ||
65 | + * USB 2.0 interfaces | ||
66 | + * Clock Control Unit | ||
67 | + * System Control module | ||
68 | + * Security Identifier device | ||
69 | + | ||
70 | +Limitations | ||
71 | +""""""""""" | ||
72 | + | ||
73 | +Currently, Orange Pi PC does *not* support the following features: | ||
74 | + | ||
75 | +- Graphical output via HDMI, GPU and/or the Display Engine | ||
76 | +- Audio output | ||
77 | +- Hardware Watchdog | ||
78 | + | ||
79 | +Also see the 'unimplemented' array in the Allwinner H3 SoC module | ||
80 | +for a complete list of unimplemented I/O devices: ``./hw/arm/allwinner-h3.c`` | ||
81 | + | ||
82 | +Boot options | ||
83 | +"""""""""""" | ||
84 | + | ||
85 | +The Orange Pi PC machine can start using the standard -kernel functionality | ||
86 | +for loading a Linux kernel or ELF executable. Additionally, the Orange Pi PC | ||
87 | +machine can also emulate the BootROM which is present on an actual Allwinner H3 | ||
88 | +based SoC, which loads the bootloader from a SD card, specified via the -sd argument | ||
89 | +to qemu-system-arm. | ||
90 | + | ||
91 | +Machine-specific options | ||
92 | +"""""""""""""""""""""""" | ||
93 | + | ||
94 | +The following machine-specific options are supported: | ||
95 | + | ||
96 | +- allwinner-rtc.base-year=YYYY | ||
97 | + | ||
98 | + The Allwinner RTC device is automatically created by the Orange Pi PC machine | ||
99 | + and uses a default base year value which can be overridden using the 'base-year' property. | ||
100 | + The base year is the actual represented year when the RTC year value is zero. | ||
101 | + This option can be used in case the target operating system driver uses a different | ||
102 | + base year value. The minimum value for the base year is 1900. | ||
103 | + | ||
104 | +- allwinner-sid.identifier=abcd1122-a000-b000-c000-12345678ffff | ||
105 | + | ||
106 | + The Security Identifier value can be read by the guest. | ||
107 | + For example, U-Boot uses it to determine a unique MAC address. | ||
108 | + | ||
109 | +The above machine-specific options can be specified in qemu-system-arm | ||
110 | +via the '-global' argument, for example: | ||
111 | + | ||
112 | +.. code-block:: bash | ||
113 | + | ||
114 | + $ qemu-system-arm -M orangepi-pc -sd mycard.img \ | ||
115 | + -global allwinner-rtc.base-year=2000 | ||
116 | + | ||
117 | +Running mainline Linux | ||
118 | +"""""""""""""""""""""" | ||
119 | + | ||
120 | +Mainline Linux kernels from 4.19 up to latest master are known to work. | ||
121 | +To build a Linux mainline kernel that can be booted by the Orange Pi PC machine, | ||
122 | +simply configure the kernel using the sunxi_defconfig configuration: | ||
123 | + | ||
124 | +.. code-block:: bash | ||
125 | + | ||
126 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make mrproper | ||
127 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make sunxi_defconfig | ||
128 | + | ||
129 | +To be able to use USB storage, you need to manually enable the corresponding | ||
130 | +configuration item. Start the kconfig configuration tool: | ||
131 | + | ||
132 | +.. code-block:: bash | ||
133 | + | ||
134 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make menuconfig | ||
135 | + | ||
136 | +Navigate to the following item, enable it and save your configuration: | ||
137 | + | ||
138 | + Device Drivers > USB support > USB Mass Storage support | ||
139 | + | ||
140 | +Build the Linux kernel with: | ||
141 | + | ||
142 | +.. code-block:: bash | ||
143 | + | ||
144 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make | ||
145 | + | ||
146 | +To boot the newly build linux kernel in QEMU with the Orange Pi PC machine, use: | ||
147 | + | ||
148 | +.. code-block:: bash | ||
149 | + | ||
150 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
151 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
152 | + -append 'console=ttyS0,115200' \ | ||
153 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb | ||
154 | + | ||
155 | +Orange Pi PC images | ||
156 | +""""""""""""""""""" | ||
157 | + | ||
158 | +Note that the mainline kernel does not have a root filesystem. You may provide it | ||
159 | +with an official Orange Pi PC image from the official website: | ||
160 | + | ||
161 | + http://www.orangepi.org/downloadresources/ | ||
162 | + | ||
163 | +Another possibility is to run an Armbian image for Orange Pi PC which | ||
164 | +can be downloaded from: | ||
165 | + | ||
166 | + https://www.armbian.com/orange-pi-pc/ | ||
167 | + | ||
168 | +Alternatively, you can also choose to build you own image with buildroot | ||
169 | +using the orangepi_pc_defconfig. Also see https://buildroot.org for more information. | ||
170 | + | ||
171 | +You can choose to attach the selected image either as an SD card or as USB mass storage. | ||
172 | +For example, to boot using the Orange Pi PC Debian image on SD card, simply add the -sd | ||
173 | +argument and provide the proper root= kernel parameter: | ||
174 | + | ||
175 | +.. code-block:: bash | ||
176 | + | ||
177 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
178 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
179 | + -append 'console=ttyS0,115200 root=/dev/mmcblk0p2' \ | ||
180 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb \ | ||
181 | + -sd OrangePi_pc_debian_stretch_server_linux5.3.5_v1.0.img | ||
182 | + | ||
183 | +To attach the image as an USB mass storage device to the machine, | ||
184 | +simply append to the command: | ||
185 | + | ||
186 | +.. code-block:: bash | ||
187 | + | ||
188 | + -drive if=none,id=stick,file=myimage.img \ | ||
189 | + -device usb-storage,bus=usb-bus.0,drive=stick | ||
190 | + | ||
191 | +Instead of providing a custom Linux kernel via the -kernel command you may also | ||
192 | +choose to let the Orange Pi PC machine load the bootloader from SD card, just like | ||
193 | +a real board would do using the BootROM. Simply pass the selected image via the -sd | ||
194 | +argument and remove the -kernel, -append, -dbt and -initrd arguments: | ||
195 | + | ||
196 | +.. code-block:: bash | ||
197 | + | ||
198 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
199 | + -sd Armbian_19.11.3_Orangepipc_buster_current_5.3.9.img | ||
200 | + | ||
201 | +Note that both the official Orange Pi PC images and Armbian images start | ||
202 | +a lot of userland programs via systemd. Depending on the host hardware and OS, | ||
203 | +they may be slow to emulate, especially due to emulating the 4 cores. | ||
204 | +To help reduce the performance slow down due to emulating the 4 cores, you can | ||
205 | +give the following kernel parameters via U-Boot (or via -append): | ||
206 | + | ||
207 | +.. code-block:: bash | ||
208 | + | ||
209 | + => setenv extraargs 'systemd.default_timeout_start_sec=9000 loglevel=7 nosmp console=ttyS0,115200' | ||
210 | + | ||
211 | +Running U-Boot | ||
212 | +"""""""""""""" | ||
213 | + | ||
214 | +U-Boot mainline can be build and configured using the orangepi_pc_defconfig | ||
215 | +using similar commands as describe above for Linux. Note that it is recommended | ||
216 | +for development/testing to select the following configuration setting in U-Boot: | ||
217 | + | ||
218 | + Device Tree Control > Provider for DTB for DT Control > Embedded DTB | ||
219 | + | ||
220 | +To start U-Boot using the Orange Pi PC machine, provide the | ||
221 | +u-boot binary to the -kernel argument: | ||
222 | + | ||
223 | +.. code-block:: bash | ||
224 | + | ||
225 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
226 | + -kernel /path/to/uboot/u-boot -sd disk.img | ||
227 | + | ||
228 | +Use the following U-boot commands to load and boot a Linux kernel from SD card: | ||
229 | + | ||
230 | +.. code-block:: bash | ||
231 | + | ||
232 | + => setenv bootargs console=ttyS0,115200 | ||
233 | + => ext2load mmc 0 0x42000000 zImage | ||
234 | + => ext2load mmc 0 0x43000000 sun8i-h3-orangepi-pc.dtb | ||
235 | + => bootz 0x42000000 - 0x43000000 | ||
236 | + | ||
237 | +Running NetBSD | ||
238 | +"""""""""""""" | ||
239 | + | ||
240 | +The NetBSD operating system also includes support for Allwinner H3 based boards, | ||
241 | +including the Orange Pi PC. NetBSD 9.0 is known to work best for the Orange Pi PC | ||
242 | +board and provides a fully working system with serial console, networking and storage. | ||
243 | +For the Orange Pi PC machine, get the 'evbarm-earmv7hf' based image from: | ||
244 | + | ||
245 | + https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/evbarm-earmv7hf/binary/gzimg/armv7.img.gz | ||
246 | + | ||
247 | +The image requires manually installing U-Boot in the image. Build U-Boot with | ||
248 | +the orangepi_pc_defconfig configuration as described in the previous section. | ||
249 | +Next, unzip the NetBSD image and write the U-Boot binary including SPL using: | ||
250 | + | ||
251 | +.. code-block:: bash | ||
252 | + | ||
253 | + $ gunzip armv7.img.gz | ||
254 | + $ dd if=/path/to/u-boot-sunxi-with-spl.bin of=armv7.img bs=1024 seek=8 conv=notrunc | ||
255 | + | ||
256 | +Finally, before starting the machine the SD image must be extended such | ||
257 | +that the NetBSD kernel will not conclude the NetBSD partition is larger than | ||
258 | +the emulated SD card: | ||
259 | + | ||
260 | +.. code-block:: bash | ||
261 | + | ||
262 | + $ dd if=/dev/zero bs=1M count=64 >> armv7.img | ||
263 | + | ||
264 | +Start the machine using the following command: | ||
265 | + | ||
266 | +.. code-block:: bash | ||
267 | + | ||
268 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
269 | + -sd armv7.img -global allwinner-rtc.base-year=2000 | ||
270 | + | ||
271 | +At the U-Boot stage, interrupt the automatic boot process by pressing a key | ||
272 | +and set the following environment variables before booting: | ||
273 | + | ||
274 | +.. code-block:: bash | ||
275 | + | ||
276 | + => setenv bootargs root=ld0a | ||
277 | + => setenv kernel netbsd-GENERIC.ub | ||
278 | + => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
279 | + => setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; fdt addr ${fdt_addr_r}; bootm ${kernel_addr_r} - ${fdt_addr_r}' | ||
280 | + | ||
281 | +Optionally you may save the environment variables to SD card with 'saveenv'. | ||
282 | +To continue booting simply give the 'boot' command and NetBSD boots. | ||
283 | + | ||
284 | +Orange Pi PC acceptance tests | ||
285 | +""""""""""""""""""""""""""""" | ||
286 | + | ||
287 | +The Orange Pi PC machine has several acceptance tests included. | ||
288 | +To run the whole set of tests, build QEMU from source and simply | ||
289 | +provide the following command: | ||
290 | + | ||
291 | +.. code-block:: bash | ||
292 | + | ||
293 | + $ AVOCADO_ALLOW_LARGE_STORAGE=yes avocado --show=app,console run \ | ||
294 | + -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
295 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
296 | index XXXXXXX..XXXXXXX 100644 | ||
297 | --- a/docs/system/target-arm.rst | ||
298 | +++ b/docs/system/target-arm.rst | ||
299 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
300 | ``qemu-system-aarch64 --machine help``. | ||
301 | |||
302 | .. toctree:: | ||
303 | + :maxdepth: 1 | ||
304 | |||
305 | arm/integratorcp | ||
306 | arm/versatile | ||
307 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
308 | arm/stellaris | ||
309 | arm/musicpal | ||
310 | arm/sx1 | ||
311 | + arm/orangepi | ||
312 | |||
313 | Arm CPU features | ||
314 | ================ | ||
315 | -- | 31 | -- |
316 | 2.20.1 | 32 | 2.20.1 |
317 | 33 | ||
318 | 34 | diff view generated by jsdifflib |