1 | arm queue; dunno if this will be the last before softfreeze | 1 | Mostly this is patches from me and RTH cleaning up and doing |
---|---|---|---|
2 | or not, but anyway probably the last large one. New orangepi-pc | 2 | more decodetree conversion for AArch32 Neon. The major new feature |
3 | board model is the big item here. | 3 | is Dongjiu Geng's patchset to report host memory errors to KVM guests; |
4 | also a new aspeed board from Patrick Williams. | ||
4 | 5 | ||
5 | thanks | 6 | thanks |
6 | -- PMM | 7 | -- PMM |
7 | 8 | ||
8 | The following changes since commit 67d9ef7d541c3d21a25796c51c26da096a433565: | 9 | The following changes since commit 035b448b84f3557206abc44d786c5d3db2638f7d: |
9 | 10 | ||
10 | Merge remote-tracking branch 'remotes/pmaydell/tags/pull-docs-20200312' into staging (2020-03-12 15:20:52 +0000) | 11 | Merge remote-tracking branch 'remotes/gkurz/tags/9p-next-2020-05-14' into staging (2020-05-14 10:58:30 +0100) |
11 | 12 | ||
12 | are available in the Git repository at: | 13 | are available in the Git repository at: |
13 | 14 | ||
14 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200312 | 15 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200514 |
15 | 16 | ||
16 | for you to fetch changes up to aca53be34ac3e7cac5f39396a51a338860a5a837: | 17 | for you to fetch changes up to e95485f85657be21135c17a9226e297c21e73360: |
17 | 18 | ||
18 | target/arm: kvm: Inject events at the last stage of sync (2020-03-12 16:31:10 +0000) | 19 | target/arm: Convert NEON VFMA, VFMS 3-reg-same insns to decodetree (2020-05-14 15:03:09 +0100) |
19 | 20 | ||
20 | ---------------------------------------------------------------- | 21 | ---------------------------------------------------------------- |
21 | target-arm queue: | 22 | target-arm queue: |
22 | * Fix various bugs that might result in an assert() due to | 23 | * target/arm: Use correct GDB XML for M-profile cores |
23 | incorrect hflags for M-profile CPUs | 24 | * target/arm: Code cleanup to use gvec APIs better |
24 | * Fix Aspeed SMC Controller user-mode select handling | 25 | * aspeed: Add support for the sonorapass-bmc board |
25 | * Report correct (with-tag) address in fault address register | 26 | * target/arm: Support reporting KVM host memory errors |
26 | when TBI is enabled | 27 | to the guest via ACPI notifications |
27 | * cubieboard: make sure SOC object isn't leaked | 28 | * target/arm: Finish conversion of Neon 3-reg-same insns to decodetree |
28 | * fsl-imx25: Wire up eSDHC controllers | ||
29 | * fsl-imx25: Wire up USB controllers | ||
30 | * New board model: orangepi-pc (OrangePi PC) | ||
31 | * ARM/KVM: if user doesn't select GIC version and the | ||
32 | host kernel can only provide GICv3, use that, rather | ||
33 | than defaulting to "fail because GICv2 isn't possible" | ||
34 | * kvm: Only do KVM_SET_VCPU_EVENTS at the last stage of sync | ||
35 | 29 | ||
36 | ---------------------------------------------------------------- | 30 | ---------------------------------------------------------------- |
37 | Beata Michalska (1): | 31 | Dongjiu Geng (10): |
38 | target/arm: kvm: Inject events at the last stage of sync | 32 | acpi: nvdimm: change NVDIMM_UUID_LE to a common macro |
33 | hw/arm/virt: Introduce a RAS machine option | ||
34 | docs: APEI GHES generation and CPER record description | ||
35 | ACPI: Build related register address fields via hardware error fw_cfg blob | ||
36 | ACPI: Build Hardware Error Source Table | ||
37 | ACPI: Record the Generic Error Status Block address | ||
38 | KVM: Move hwpoison page related functions into kvm-all.c | ||
39 | ACPI: Record Generic Error Status Block(GESB) table | ||
40 | target-arm: kvm64: handle SIGBUS signal from kernel or KVM | ||
41 | MAINTAINERS: Add ACPI/HEST/GHES entries | ||
39 | 42 | ||
40 | Cédric Le Goater (2): | 43 | Patrick Williams (1): |
41 | aspeed/smc: Add some tracing | 44 | aspeed: Add support for the sonorapass-bmc board |
42 | aspeed/smc: Fix User mode select/unselect scheme | ||
43 | 45 | ||
44 | Eric Auger (6): | 46 | Peter Maydell (18): |
45 | hw/arm/virt: Document 'max' value in gic-version property description | 47 | target/arm: Use correct GDB XML for M-profile cores |
46 | hw/arm/virt: Introduce VirtGICType enum type | 48 | target/arm: Convert Neon 3-reg-same VQRDMLAH/VQRDMLSH to decodetree |
47 | hw/arm/virt: Introduce finalize_gic_version() | 49 | target/arm: Convert Neon 3-reg-same SHA to decodetree |
48 | target/arm/kvm: Let kvm_arm_vgic_probe() return a bitmap | 50 | target/arm: Convert Neon 64-bit element 3-reg-same insns |
49 | hw/arm/virt: kvm: Restructure finalize_gic_version() | 51 | target/arm: Convert Neon VHADD 3-reg-same insns |
50 | hw/arm/virt: kvm: allow gicv3 by default if v2 cannot work | 52 | target/arm: Convert Neon VABA/VABD 3-reg-same to decodetree |
53 | target/arm: Convert Neon VRHADD, VHSUB 3-reg-same insns to decodetree | ||
54 | target/arm: Convert Neon VQSHL, VRSHL, VQRSHL 3-reg-same insns to decodetree | ||
55 | target/arm: Convert Neon VPMAX/VPMIN 3-reg-same insns to decodetree | ||
56 | target/arm: Convert Neon VPADD 3-reg-same insns to decodetree | ||
57 | target/arm: Convert Neon VQDMULH/VQRDMULH 3-reg-same to decodetree | ||
58 | target/arm: Convert Neon VADD, VSUB, VABD 3-reg-same insns to decodetree | ||
59 | target/arm: Convert Neon VPMIN/VPMAX/VPADD float 3-reg-same insns to decodetree | ||
60 | target/arm: Convert Neon fp VMUL, VMLA, VMLS 3-reg-same insns to decodetree | ||
61 | target/arm: Convert Neon 3-reg-same compare insns to decodetree | ||
62 | target/arm: Move 'env' argument of recps_f32 and rsqrts_f32 helpers to usual place | ||
63 | target/arm: Convert Neon fp VMAX/VMIN/VMAXNM/VMINNM/VRECPS/VRSQRTS to decodetree | ||
64 | target/arm: Convert NEON VFMA, VFMS 3-reg-same insns to decodetree | ||
51 | 65 | ||
52 | Guenter Roeck (2): | 66 | Richard Henderson (16): |
53 | hw/arm/fsl-imx25: Wire up eSDHC controllers | 67 | target/arm: Create gen_gvec_[us]sra |
54 | hw/arm/fsl-imx25: Wire up USB controllers | 68 | target/arm: Create gen_gvec_{u,s}{rshr,rsra} |
69 | target/arm: Create gen_gvec_{sri,sli} | ||
70 | target/arm: Remove unnecessary range check for VSHL | ||
71 | target/arm: Tidy handle_vec_simd_shri | ||
72 | target/arm: Create gen_gvec_{ceq,clt,cle,cgt,cge}0 | ||
73 | target/arm: Create gen_gvec_{mla,mls} | ||
74 | target/arm: Swap argument order for VSHL during decode | ||
75 | target/arm: Create gen_gvec_{cmtst,ushl,sshl} | ||
76 | target/arm: Create gen_gvec_{uqadd, sqadd, uqsub, sqsub} | ||
77 | target/arm: Remove fp_status from helper_{recpe, rsqrte}_u32 | ||
78 | target/arm: Create gen_gvec_{qrdmla,qrdmls} | ||
79 | target/arm: Pass pointer to qc to qrdmla/qrdmls | ||
80 | target/arm: Clear tail in gvec_fmul_idx_*, gvec_fmla_idx_* | ||
81 | target/arm: Vectorize SABD/UABD | ||
82 | target/arm: Vectorize SABA/UABA | ||
55 | 83 | ||
56 | Igor Mammedov (1): | 84 | docs/specs/acpi_hest_ghes.rst | 110 ++ |
57 | hw/arm/cubieboard: make sure SOC object isn't leaked | 85 | docs/specs/index.rst | 1 + |
86 | configure | 4 +- | ||
87 | default-configs/arm-softmmu.mak | 1 + | ||
88 | include/hw/acpi/aml-build.h | 1 + | ||
89 | include/hw/acpi/generic_event_device.h | 2 + | ||
90 | include/hw/acpi/ghes.h | 74 + | ||
91 | include/hw/arm/virt.h | 1 + | ||
92 | include/qemu/uuid.h | 27 + | ||
93 | include/sysemu/kvm.h | 3 +- | ||
94 | include/sysemu/kvm_int.h | 12 + | ||
95 | target/arm/cpu.h | 4 + | ||
96 | target/arm/helper.h | 78 +- | ||
97 | target/arm/internals.h | 5 +- | ||
98 | target/arm/translate.h | 84 +- | ||
99 | target/i386/cpu.h | 2 + | ||
100 | target/arm/neon-dp.decode | 119 +- | ||
101 | accel/kvm/kvm-all.c | 36 + | ||
102 | hw/acpi/aml-build.c | 2 + | ||
103 | hw/acpi/generic_event_device.c | 19 + | ||
104 | hw/acpi/ghes.c | 448 ++++++ | ||
105 | hw/acpi/nvdimm.c | 10 +- | ||
106 | hw/arm/aspeed.c | 78 ++ | ||
107 | hw/arm/virt-acpi-build.c | 15 + | ||
108 | hw/arm/virt.c | 23 + | ||
109 | target/arm/cpu_tcg.c | 1 + | ||
110 | target/arm/gdbstub.c | 22 +- | ||
111 | target/arm/helper.c | 2 +- | ||
112 | target/arm/kvm64.c | 77 ++ | ||
113 | target/arm/neon_helper.c | 17 - | ||
114 | target/arm/tlb_helper.c | 2 +- | ||
115 | target/arm/translate-a64.c | 210 +-- | ||
116 | target/arm/translate-neon.inc.c | 682 +++++++++- | ||
117 | target/arm/translate.c | 2349 +++++++++++++++++--------------- | ||
118 | target/arm/vec_helper.c | 240 +++- | ||
119 | target/arm/vfp_helper.c | 9 +- | ||
120 | target/i386/kvm.c | 36 - | ||
121 | MAINTAINERS | 9 + | ||
122 | gdb-xml/arm-m-profile.xml | 27 + | ||
123 | hw/acpi/Kconfig | 4 + | ||
124 | hw/acpi/Makefile.objs | 1 + | ||
125 | 41 files changed, 3402 insertions(+), 1445 deletions(-) | ||
126 | create mode 100644 docs/specs/acpi_hest_ghes.rst | ||
127 | create mode 100644 include/hw/acpi/ghes.h | ||
128 | create mode 100644 hw/acpi/ghes.c | ||
129 | create mode 100644 gdb-xml/arm-m-profile.xml | ||
58 | 130 | ||
59 | Niek Linnenbank (13): | ||
60 | hw/arm: add Allwinner H3 System-on-Chip | ||
61 | hw/arm: add Xunlong Orange Pi PC machine | ||
62 | hw/arm/allwinner-h3: add Clock Control Unit | ||
63 | hw/arm/allwinner-h3: add USB host controller | ||
64 | hw/arm/allwinner-h3: add System Control module | ||
65 | hw/arm/allwinner: add CPU Configuration module | ||
66 | hw/arm/allwinner: add Security Identifier device | ||
67 | hw/arm/allwinner: add SD/MMC host controller | ||
68 | hw/arm/allwinner-h3: add EMAC ethernet device | ||
69 | hw/arm/allwinner-h3: add Boot ROM support | ||
70 | hw/arm/allwinner-h3: add SDRAM controller device | ||
71 | hw/arm/allwinner: add RTC device support | ||
72 | docs: add Orange Pi PC document | ||
73 | |||
74 | Peter Maydell (4): | ||
75 | hw/intc/armv7m_nvic: Rebuild hflags on reset | ||
76 | target/arm: Update hflags in trans_CPS_v7m() | ||
77 | target/arm: Recalculate hflags correctly after writes to CONTROL | ||
78 | target/arm: Fix some comment typos | ||
79 | |||
80 | Philippe Mathieu-Daudé (5): | ||
81 | tests/boot_linux_console: Add a quick test for the OrangePi PC board | ||
82 | tests/boot_linux_console: Add initrd test for the Orange Pi PC board | ||
83 | tests/boot_linux_console: Add a SD card test for the OrangePi PC board | ||
84 | tests/boot_linux_console: Add a SLOW test booting Ubuntu on OrangePi PC | ||
85 | tests/boot_linux_console: Test booting NetBSD via U-Boot on OrangePi PC | ||
86 | |||
87 | Richard Henderson (2): | ||
88 | target/arm: Check addresses for disabled regimes | ||
89 | target/arm: Disable clean_data_tbi for system mode | ||
90 | |||
91 | Makefile.objs | 1 + | ||
92 | hw/arm/Makefile.objs | 1 + | ||
93 | hw/misc/Makefile.objs | 5 + | ||
94 | hw/net/Makefile.objs | 1 + | ||
95 | hw/rtc/Makefile.objs | 1 + | ||
96 | hw/sd/Makefile.objs | 1 + | ||
97 | hw/usb/hcd-ehci.h | 1 + | ||
98 | include/hw/arm/allwinner-a10.h | 4 + | ||
99 | include/hw/arm/allwinner-h3.h | 161 ++++++ | ||
100 | include/hw/arm/fsl-imx25.h | 18 + | ||
101 | include/hw/arm/virt.h | 12 +- | ||
102 | include/hw/misc/allwinner-cpucfg.h | 52 ++ | ||
103 | include/hw/misc/allwinner-h3-ccu.h | 66 +++ | ||
104 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++ | ||
105 | include/hw/misc/allwinner-h3-sysctrl.h | 67 +++ | ||
106 | include/hw/misc/allwinner-sid.h | 60 +++ | ||
107 | include/hw/net/allwinner-sun8i-emac.h | 99 ++++ | ||
108 | include/hw/rtc/allwinner-rtc.h | 134 +++++ | ||
109 | include/hw/sd/allwinner-sdhost.h | 135 +++++ | ||
110 | target/arm/helper.h | 1 + | ||
111 | target/arm/kvm_arm.h | 3 + | ||
112 | hw/arm/allwinner-a10.c | 19 + | ||
113 | hw/arm/allwinner-h3.c | 465 ++++++++++++++++++ | ||
114 | hw/arm/cubieboard.c | 18 + | ||
115 | hw/arm/fsl-imx25.c | 56 +++ | ||
116 | hw/arm/imx25_pdk.c | 16 + | ||
117 | hw/arm/orangepi.c | 130 +++++ | ||
118 | hw/arm/virt.c | 145 ++++-- | ||
119 | hw/intc/armv7m_nvic.c | 6 + | ||
120 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++ | ||
121 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++ | ||
122 | hw/misc/allwinner-h3-dramc.c | 358 ++++++++++++++ | ||
123 | hw/misc/allwinner-h3-sysctrl.c | 140 ++++++ | ||
124 | hw/misc/allwinner-sid.c | 168 +++++++ | ||
125 | hw/net/allwinner-sun8i-emac.c | 871 +++++++++++++++++++++++++++++++++ | ||
126 | hw/rtc/allwinner-rtc.c | 411 ++++++++++++++++ | ||
127 | hw/sd/allwinner-sdhost.c | 854 ++++++++++++++++++++++++++++++++ | ||
128 | hw/ssi/aspeed_smc.c | 56 ++- | ||
129 | hw/usb/hcd-ehci-sysbus.c | 17 + | ||
130 | target/arm/helper.c | 49 +- | ||
131 | target/arm/kvm.c | 14 +- | ||
132 | target/arm/kvm32.c | 15 +- | ||
133 | target/arm/kvm64.c | 15 +- | ||
134 | target/arm/translate-a64.c | 11 + | ||
135 | target/arm/translate.c | 14 +- | ||
136 | MAINTAINERS | 9 + | ||
137 | default-configs/arm-softmmu.mak | 1 + | ||
138 | docs/system/arm/orangepi.rst | 253 ++++++++++ | ||
139 | docs/system/target-arm.rst | 2 + | ||
140 | hw/arm/Kconfig | 12 + | ||
141 | hw/misc/trace-events | 19 + | ||
142 | hw/net/Kconfig | 3 + | ||
143 | hw/net/trace-events | 10 + | ||
144 | hw/rtc/trace-events | 4 + | ||
145 | hw/sd/trace-events | 7 + | ||
146 | hw/ssi/trace-events | 10 + | ||
147 | tests/acceptance/boot_linux_console.py | 230 +++++++++ | ||
148 | 57 files changed, 5787 insertions(+), 74 deletions(-) | ||
149 | create mode 100644 include/hw/arm/allwinner-h3.h | ||
150 | create mode 100644 include/hw/misc/allwinner-cpucfg.h | ||
151 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | ||
152 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
153 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h | ||
154 | create mode 100644 include/hw/misc/allwinner-sid.h | ||
155 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
156 | create mode 100644 include/hw/rtc/allwinner-rtc.h | ||
157 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
158 | create mode 100644 hw/arm/allwinner-h3.c | ||
159 | create mode 100644 hw/arm/orangepi.c | ||
160 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
161 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
162 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
163 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
164 | create mode 100644 hw/misc/allwinner-sid.c | ||
165 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
166 | create mode 100644 hw/rtc/allwinner-rtc.c | ||
167 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
168 | create mode 100644 docs/system/arm/orangepi.rst | ||
169 | create mode 100644 hw/ssi/trace-events | ||
170 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | GDB's remote protocol requires M-profile cores to use the feature |
---|---|---|---|
2 | name 'org.gnu.gdb.arm.m-profile' instead of the 'org.gnu.gdb.arm.core' | ||
3 | feature used for A- and R-profile cores. We weren't doing this, which | ||
4 | meant GDB treated our M-profile cores like A-profile ones. This mostly | ||
5 | doesn't matter, but for instance means that it doesn't correctly | ||
6 | handle backtraces where an M-profile exception frame is involved. | ||
2 | 7 | ||
3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 8 | Ship a copy of GDB's arm-m-profile.xml and use it on the M-profile |
4 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | 9 | cores. The integer registers have the same offsets as the |
5 | Reviewed-by: Joel Stanley <joel@jms.id.au> | 10 | arm-core.xml, but register 25 is the M-profile XPSR rather than the |
6 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 11 | A-profile CPSR, so we need to update arm_cpu_gdb_read_register() and |
7 | Message-id: 20200206112645.21275-2-clg@kaod.org | 12 | arm_cpu_gdb_write_register() to handle XSPR reads and writes. |
13 | |||
14 | Fixes: https://bugs.launchpad.net/qemu/+bug/1877136 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
17 | Message-id: 20200507134755.13997-1-peter.maydell@linaro.org | ||
9 | --- | 18 | --- |
10 | Makefile.objs | 1 + | 19 | configure | 4 ++-- |
11 | hw/ssi/aspeed_smc.c | 17 +++++++++++++++++ | 20 | target/arm/cpu_tcg.c | 1 + |
12 | hw/ssi/trace-events | 9 +++++++++ | 21 | target/arm/gdbstub.c | 22 ++++++++++++++++++---- |
13 | 3 files changed, 27 insertions(+) | 22 | gdb-xml/arm-m-profile.xml | 27 +++++++++++++++++++++++++++ |
14 | create mode 100644 hw/ssi/trace-events | 23 | 4 files changed, 48 insertions(+), 6 deletions(-) |
24 | create mode 100644 gdb-xml/arm-m-profile.xml | ||
15 | 25 | ||
16 | diff --git a/Makefile.objs b/Makefile.objs | 26 | diff --git a/configure b/configure |
27 | index XXXXXXX..XXXXXXX 100755 | ||
28 | --- a/configure | ||
29 | +++ b/configure | ||
30 | @@ -XXX,XX +XXX,XX @@ case "$target_name" in | ||
31 | TARGET_SYSTBL_ABI=common,oabi | ||
32 | bflt="yes" | ||
33 | mttcg="yes" | ||
34 | - gdb_xml_files="arm-core.xml arm-vfp.xml arm-vfp3.xml arm-neon.xml" | ||
35 | + gdb_xml_files="arm-core.xml arm-vfp.xml arm-vfp3.xml arm-neon.xml arm-m-profile.xml" | ||
36 | ;; | ||
37 | aarch64|aarch64_be) | ||
38 | TARGET_ARCH=aarch64 | ||
39 | TARGET_BASE_ARCH=arm | ||
40 | bflt="yes" | ||
41 | mttcg="yes" | ||
42 | - gdb_xml_files="aarch64-core.xml aarch64-fpu.xml arm-core.xml arm-vfp.xml arm-vfp3.xml arm-neon.xml" | ||
43 | + gdb_xml_files="aarch64-core.xml aarch64-fpu.xml arm-core.xml arm-vfp.xml arm-vfp3.xml arm-neon.xml arm-m-profile.xml" | ||
44 | ;; | ||
45 | cris) | ||
46 | ;; | ||
47 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 48 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/Makefile.objs | 49 | --- a/target/arm/cpu_tcg.c |
19 | +++ b/Makefile.objs | 50 | +++ b/target/arm/cpu_tcg.c |
20 | @@ -XXX,XX +XXX,XX @@ trace-events-subdirs += hw/scsi | 51 | @@ -XXX,XX +XXX,XX @@ static void arm_v7m_class_init(ObjectClass *oc, void *data) |
21 | trace-events-subdirs += hw/sd | 52 | #endif |
22 | trace-events-subdirs += hw/sparc | 53 | |
23 | trace-events-subdirs += hw/sparc64 | 54 | cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; |
24 | +trace-events-subdirs += hw/ssi | 55 | + cc->gdb_core_xml_file = "arm-m-profile.xml"; |
25 | trace-events-subdirs += hw/timer | 56 | } |
26 | trace-events-subdirs += hw/tpm | 57 | |
27 | trace-events-subdirs += hw/usb | 58 | static const ARMCPUInfo arm_tcg_cpus[] = { |
28 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | 59 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c |
29 | index XXXXXXX..XXXXXXX 100644 | 60 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/hw/ssi/aspeed_smc.c | 61 | --- a/target/arm/gdbstub.c |
31 | +++ b/hw/ssi/aspeed_smc.c | 62 | +++ b/target/arm/gdbstub.c |
32 | @@ -XXX,XX +XXX,XX @@ | 63 | @@ -XXX,XX +XXX,XX @@ int arm_cpu_gdb_read_register(CPUState *cs, GByteArray *mem_buf, int n) |
33 | #include "qapi/error.h" | 64 | } |
34 | #include "exec/address-spaces.h" | 65 | return gdb_get_reg32(mem_buf, 0); |
35 | #include "qemu/units.h" | 66 | case 25: |
36 | +#include "trace.h" | 67 | - /* CPSR */ |
37 | 68 | - return gdb_get_reg32(mem_buf, cpsr_read(env)); | |
38 | #include "hw/irq.h" | 69 | + /* CPSR, or XPSR for M-profile */ |
39 | #include "hw/qdev-properties.h" | 70 | + if (arm_feature(env, ARM_FEATURE_M)) { |
40 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_set_segment(AspeedSMCState *s, int cs, | 71 | + return gdb_get_reg32(mem_buf, xpsr_read(env)); |
41 | 72 | + } else { | |
42 | s->ctrl->reg_to_segment(s, new, &seg); | 73 | + return gdb_get_reg32(mem_buf, cpsr_read(env)); |
43 | 74 | + } | |
44 | + trace_aspeed_smc_flash_set_segment(cs, new, seg.addr, seg.addr + seg.size); | ||
45 | + | ||
46 | /* The start address of CS0 is read-only */ | ||
47 | if (cs == 0 && seg.addr != s->ctrl->flash_window_base) { | ||
48 | qemu_log_mask(LOG_GUEST_ERROR, | ||
49 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_flash_read(void *opaque, hwaddr addr, unsigned size) | ||
50 | __func__, aspeed_smc_flash_mode(fl)); | ||
51 | } | 75 | } |
52 | 76 | /* Unknown register. */ | |
53 | + trace_aspeed_smc_flash_read(fl->id, addr, size, ret, | 77 | return 0; |
54 | + aspeed_smc_flash_mode(fl)); | 78 | @@ -XXX,XX +XXX,XX @@ int arm_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n) |
55 | return ret; | ||
56 | } | ||
57 | |||
58 | @@ -XXX,XX +XXX,XX @@ static bool aspeed_smc_do_snoop(AspeedSMCFlash *fl, uint64_t data, | ||
59 | AspeedSMCState *s = fl->controller; | ||
60 | uint8_t addr_width = aspeed_smc_flash_is_4byte(fl) ? 4 : 3; | ||
61 | |||
62 | + trace_aspeed_smc_do_snoop(fl->id, s->snoop_index, s->snoop_dummies, | ||
63 | + (uint8_t) data & 0xff); | ||
64 | + | ||
65 | if (s->snoop_index == SNOOP_OFF) { | ||
66 | return false; /* Do nothing */ | ||
67 | |||
68 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_flash_write(void *opaque, hwaddr addr, uint64_t data, | ||
69 | AspeedSMCState *s = fl->controller; | ||
70 | int i; | ||
71 | |||
72 | + trace_aspeed_smc_flash_write(fl->id, addr, size, data, | ||
73 | + aspeed_smc_flash_mode(fl)); | ||
74 | + | ||
75 | if (!aspeed_smc_is_writable(fl)) { | ||
76 | qemu_log_mask(LOG_GUEST_ERROR, "%s: flash is not writable at 0x%" | ||
77 | HWADDR_PRIx "\n", __func__, addr); | ||
78 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_read(void *opaque, hwaddr addr, unsigned int size) | ||
79 | (s->ctrl->has_dma && addr == R_DMA_CHECKSUM) || | ||
80 | (addr >= R_SEG_ADDR0 && addr < R_SEG_ADDR0 + s->ctrl->max_slaves) || | ||
81 | (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->ctrl->max_slaves)) { | ||
82 | + | ||
83 | + trace_aspeed_smc_read(addr, size, s->regs[addr]); | ||
84 | + | ||
85 | return s->regs[addr]; | ||
86 | } else { | ||
87 | qemu_log_mask(LOG_UNIMP, "%s: not implemented: 0x%" HWADDR_PRIx "\n", | ||
88 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_dma_checksum(AspeedSMCState *s) | ||
89 | __func__, s->regs[R_DMA_FLASH_ADDR]); | ||
90 | return; | ||
91 | } | 79 | } |
92 | + trace_aspeed_smc_dma_checksum(s->regs[R_DMA_FLASH_ADDR], data); | 80 | return 4; |
93 | 81 | case 25: | |
94 | /* | 82 | - /* CPSR */ |
95 | * When the DMA is on-going, the DMA registers are updated | 83 | - cpsr_write(env, tmp, 0xffffffff, CPSRWriteByGDBStub); |
96 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, | 84 | + /* CPSR, or XPSR for M-profile */ |
97 | 85 | + if (arm_feature(env, ARM_FEATURE_M)) { | |
98 | addr >>= 2; | 86 | + /* |
99 | 87 | + * Don't allow writing to XPSR.Exception as it can cause | |
100 | + trace_aspeed_smc_write(addr, size, data); | 88 | + * a transition into or out of handler mode (it's not |
101 | + | 89 | + * writeable via the MSR insn so this is a reasonable |
102 | if (addr == s->r_conf || | 90 | + * restriction). Other fields are safe to update. |
103 | (addr >= s->r_timings && | 91 | + */ |
104 | addr < s->r_timings + s->ctrl->nregs_timings) || | 92 | + xpsr_write(env, tmp, ~XPSR_EXCP); |
105 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events | 93 | + } else { |
94 | + cpsr_write(env, tmp, 0xffffffff, CPSRWriteByGDBStub); | ||
95 | + } | ||
96 | return 4; | ||
97 | } | ||
98 | /* Unknown register. */ | ||
99 | diff --git a/gdb-xml/arm-m-profile.xml b/gdb-xml/arm-m-profile.xml | ||
106 | new file mode 100644 | 100 | new file mode 100644 |
107 | index XXXXXXX..XXXXXXX | 101 | index XXXXXXX..XXXXXXX |
108 | --- /dev/null | 102 | --- /dev/null |
109 | +++ b/hw/ssi/trace-events | 103 | +++ b/gdb-xml/arm-m-profile.xml |
110 | @@ -XXX,XX +XXX,XX @@ | 104 | @@ -XXX,XX +XXX,XX @@ |
111 | +# aspeed_smc.c | 105 | +<?xml version="1.0"?> |
106 | +<!-- Copyright (C) 2010-2020 Free Software Foundation, Inc. | ||
112 | + | 107 | + |
113 | +aspeed_smc_flash_set_segment(int cs, uint64_t reg, uint64_t start, uint64_t end) "CS%d segreg=0x%"PRIx64" [ 0x%"PRIx64" - 0x%"PRIx64" ]" | 108 | + Copying and distribution of this file, with or without modification, |
114 | +aspeed_smc_flash_read(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | 109 | + are permitted in any medium without royalty provided the copyright |
115 | +aspeed_smc_do_snoop(int cs, int index, int dummies, int data) "CS%d index:0x%x dummies:%d data:0x%x" | 110 | + notice and this notice are preserved. --> |
116 | +aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int mode) "CS%d @0x%" PRIx64 " size %u: 0x%" PRIx64" mode:%d" | 111 | + |
117 | +aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | 112 | +<!DOCTYPE feature SYSTEM "gdb-target.dtd"> |
118 | +aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" | 113 | +<feature name="org.gnu.gdb.arm.m-profile"> |
119 | +aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | 114 | + <reg name="r0" bitsize="32"/> |
115 | + <reg name="r1" bitsize="32"/> | ||
116 | + <reg name="r2" bitsize="32"/> | ||
117 | + <reg name="r3" bitsize="32"/> | ||
118 | + <reg name="r4" bitsize="32"/> | ||
119 | + <reg name="r5" bitsize="32"/> | ||
120 | + <reg name="r6" bitsize="32"/> | ||
121 | + <reg name="r7" bitsize="32"/> | ||
122 | + <reg name="r8" bitsize="32"/> | ||
123 | + <reg name="r9" bitsize="32"/> | ||
124 | + <reg name="r10" bitsize="32"/> | ||
125 | + <reg name="r11" bitsize="32"/> | ||
126 | + <reg name="r12" bitsize="32"/> | ||
127 | + <reg name="sp" bitsize="32" type="data_ptr"/> | ||
128 | + <reg name="lr" bitsize="32"/> | ||
129 | + <reg name="pc" bitsize="32" type="code_ptr"/> | ||
130 | + <reg name="xpsr" bitsize="32" regnum="25"/> | ||
131 | +</feature> | ||
120 | -- | 132 | -- |
121 | 2.20.1 | 133 | 2.20.1 |
122 | 134 | ||
123 | 135 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner H3 is a System on Chip containing four ARM Cortex A7 | 3 | The functions eliminate duplication of the special cases for |
4 | processor cores. Features and specifications include DDR2/DDR3 memory, | 4 | this operation. They match up with the GVecGen2iFn typedef. |
5 | SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and | 5 | |
6 | various I/O modules. This commit adds support for the Allwinner H3 | 6 | Add out-of-line helpers. We got away with only having inline |
7 | System on Chip. | 7 | expanders because the neon vector size is only 16 bytes, and |
8 | 8 | we know that the inline expansion will always succeed. | |
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 9 | When we reuse this for SVE, tcg-gvec-op may decide to use an |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 10 | out-of-line helper due to longer vector lengths. |
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 11 | |
12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Message-id: 20200311221854.30370-2-nieklinnenbank@gmail.com | 13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
14 | Message-id: 20200513163245.17915-2-richard.henderson@linaro.org | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 16 | --- |
16 | hw/arm/Makefile.objs | 1 + | 17 | target/arm/helper.h | 10 +++ |
17 | include/hw/arm/allwinner-h3.h | 106 +++++++++++ | 18 | target/arm/translate.h | 7 +- |
18 | hw/arm/allwinner-h3.c | 327 ++++++++++++++++++++++++++++++++ | 19 | target/arm/translate-a64.c | 15 +--- |
19 | MAINTAINERS | 7 + | 20 | target/arm/translate.c | 161 ++++++++++++++++++++++--------------- |
20 | default-configs/arm-softmmu.mak | 1 + | 21 | target/arm/vec_helper.c | 25 ++++++ |
21 | hw/arm/Kconfig | 8 + | 22 | 5 files changed, 139 insertions(+), 79 deletions(-) |
22 | 6 files changed, 450 insertions(+) | 23 | |
23 | create mode 100644 include/hw/arm/allwinner-h3.h | 24 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
24 | create mode 100644 hw/arm/allwinner-h3.c | 25 | index XXXXXXX..XXXXXXX 100644 |
25 | 26 | --- a/target/arm/helper.h | |
26 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | 27 | +++ b/target/arm/helper.h |
27 | index XXXXXXX..XXXXXXX 100644 | 28 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_pmull_q, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
28 | --- a/hw/arm/Makefile.objs | 29 | |
29 | +++ b/hw/arm/Makefile.objs | 30 | DEF_HELPER_FLAGS_4(neon_pmull_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
30 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o | 31 | |
31 | obj-$(CONFIG_OMAP) += omap1.o omap2.o | 32 | +DEF_HELPER_FLAGS_3(gvec_ssra_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
32 | obj-$(CONFIG_STRONGARM) += strongarm.o | 33 | +DEF_HELPER_FLAGS_3(gvec_ssra_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
33 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | 34 | +DEF_HELPER_FLAGS_3(gvec_ssra_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o | 35 | +DEF_HELPER_FLAGS_3(gvec_ssra_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | 36 | + |
36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | 37 | +DEF_HELPER_FLAGS_3(gvec_usra_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o | 38 | +DEF_HELPER_FLAGS_3(gvec_usra_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 39 | +DEF_HELPER_FLAGS_3(gvec_usra_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
39 | new file mode 100644 | 40 | +DEF_HELPER_FLAGS_3(gvec_usra_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
40 | index XXXXXXX..XXXXXXX | 41 | + |
41 | --- /dev/null | 42 | #ifdef TARGET_AARCH64 |
42 | +++ b/include/hw/arm/allwinner-h3.h | 43 | #include "helper-a64.h" |
43 | @@ -XXX,XX +XXX,XX @@ | 44 | #include "helper-sve.h" |
44 | +/* | 45 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
45 | + * Allwinner H3 System on Chip emulation | 46 | index XXXXXXX..XXXXXXX 100644 |
46 | + * | 47 | --- a/target/arm/translate.h |
47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | 48 | +++ b/target/arm/translate.h |
48 | + * | 49 | @@ -XXX,XX +XXX,XX @@ extern const GVecGen3 mls_op[4]; |
49 | + * This program is free software: you can redistribute it and/or modify | 50 | extern const GVecGen3 cmtst_op[4]; |
50 | + * it under the terms of the GNU General Public License as published by | 51 | extern const GVecGen3 sshl_op[4]; |
51 | + * the Free Software Foundation, either version 2 of the License, or | 52 | extern const GVecGen3 ushl_op[4]; |
52 | + * (at your option) any later version. | 53 | -extern const GVecGen2i ssra_op[4]; |
53 | + * | 54 | -extern const GVecGen2i usra_op[4]; |
54 | + * This program is distributed in the hope that it will be useful, | 55 | extern const GVecGen2i sri_op[4]; |
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 56 | extern const GVecGen2i sli_op[4]; |
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 57 | extern const GVecGen4 uqadd_op[4]; |
57 | + * GNU General Public License for more details. | 58 | @@ -XXX,XX +XXX,XX @@ void gen_sshl_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b); |
58 | + * | 59 | void gen_ushl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); |
59 | + * You should have received a copy of the GNU General Public License | 60 | void gen_sshl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); |
60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | 61 | |
61 | + */ | 62 | +void gen_gvec_ssra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
62 | + | 63 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz); |
63 | +/* | 64 | +void gen_gvec_usra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
64 | + * The Allwinner H3 is a System on Chip containing four ARM Cortex A7 | 65 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz); |
65 | + * processor cores. Features and specifications include DDR2/DDR3 memory, | 66 | + |
66 | + * SD/MMC storage cards, 10/100/1000Mbit Ethernet, USB 2.0, HDMI and | 67 | /* |
67 | + * various I/O modules. | 68 | * Forward to the isar_feature_* tests given a DisasContext pointer. |
68 | + * | 69 | */ |
69 | + * This implementation is based on the following datasheet: | 70 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
70 | + * | 71 | index XXXXXXX..XXXXXXX 100644 |
71 | + * https://linux-sunxi.org/File:Allwinner_H3_Datasheet_V1.2.pdf | 72 | --- a/target/arm/translate-a64.c |
72 | + * | 73 | +++ b/target/arm/translate-a64.c |
73 | + * The latest datasheet and more info can be found on the Linux Sunxi wiki: | 74 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, |
74 | + * | 75 | |
75 | + * https://linux-sunxi.org/H3 | 76 | switch (opcode) { |
76 | + */ | 77 | case 0x02: /* SSRA / USRA (accumulate) */ |
77 | + | 78 | - if (is_u) { |
78 | +#ifndef HW_ARM_ALLWINNER_H3_H | 79 | - /* Shift count same as element size produces zero to add. */ |
79 | +#define HW_ARM_ALLWINNER_H3_H | 80 | - if (shift == 8 << size) { |
80 | + | 81 | - goto done; |
81 | +#include "qom/object.h" | 82 | - } |
82 | +#include "hw/arm/boot.h" | 83 | - gen_gvec_op2i(s, is_q, rd, rn, shift, &usra_op[size]); |
83 | +#include "hw/timer/allwinner-a10-pit.h" | 84 | - } else { |
84 | +#include "hw/intc/arm_gic.h" | 85 | - /* Shift count same as element size produces all sign to add. */ |
85 | +#include "target/arm/cpu.h" | 86 | - if (shift == 8 << size) { |
86 | + | 87 | - shift -= 1; |
87 | +/** | 88 | - } |
88 | + * Allwinner H3 device list | 89 | - gen_gvec_op2i(s, is_q, rd, rn, shift, &ssra_op[size]); |
89 | + * | 90 | - } |
90 | + * This enumeration is can be used refer to a particular device in the | 91 | + gen_gvec_fn2i(s, is_q, rd, rn, shift, |
91 | + * Allwinner H3 SoC. For example, the physical memory base address for | 92 | + is_u ? gen_gvec_usra : gen_gvec_ssra, size); |
92 | + * each device can be found in the AwH3State object in the memmap member | 93 | return; |
93 | + * using the device enum value as index. | 94 | case 0x08: /* SRI */ |
94 | + * | 95 | /* Shift count same as element size is valid but does nothing. */ |
95 | + * @see AwH3State | 96 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
96 | + */ | 97 | index XXXXXXX..XXXXXXX 100644 |
97 | +enum { | 98 | --- a/target/arm/translate.c |
98 | + AW_H3_SRAM_A1, | 99 | +++ b/target/arm/translate.c |
99 | + AW_H3_SRAM_A2, | 100 | @@ -XXX,XX +XXX,XX @@ static void gen_ssra_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) |
100 | + AW_H3_SRAM_C, | 101 | tcg_gen_add_vec(vece, d, d, a); |
101 | + AW_H3_PIT, | 102 | } |
102 | + AW_H3_UART0, | 103 | |
103 | + AW_H3_UART1, | 104 | -static const TCGOpcode vecop_list_ssra[] = { |
104 | + AW_H3_UART2, | 105 | - INDEX_op_sari_vec, INDEX_op_add_vec, 0 |
105 | + AW_H3_UART3, | 106 | -}; |
106 | + AW_H3_GIC_DIST, | 107 | +void gen_gvec_ssra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
107 | + AW_H3_GIC_CPU, | 108 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz) |
108 | + AW_H3_GIC_HYP, | ||
109 | + AW_H3_GIC_VCPU, | ||
110 | + AW_H3_SDRAM | ||
111 | +}; | ||
112 | + | ||
113 | +/** Total number of CPU cores in the H3 SoC */ | ||
114 | +#define AW_H3_NUM_CPUS (4) | ||
115 | + | ||
116 | +/** | ||
117 | + * Allwinner H3 object model | ||
118 | + * @{ | ||
119 | + */ | ||
120 | + | ||
121 | +/** Object type for the Allwinner H3 SoC */ | ||
122 | +#define TYPE_AW_H3 "allwinner-h3" | ||
123 | + | ||
124 | +/** Convert input object to Allwinner H3 state object */ | ||
125 | +#define AW_H3(obj) OBJECT_CHECK(AwH3State, (obj), TYPE_AW_H3) | ||
126 | + | ||
127 | +/** @} */ | ||
128 | + | ||
129 | +/** | ||
130 | + * Allwinner H3 object | ||
131 | + * | ||
132 | + * This struct contains the state of all the devices | ||
133 | + * which are currently emulated by the H3 SoC code. | ||
134 | + */ | ||
135 | +typedef struct AwH3State { | ||
136 | + /*< private >*/ | ||
137 | + DeviceState parent_obj; | ||
138 | + /*< public >*/ | ||
139 | + | ||
140 | + ARMCPU cpus[AW_H3_NUM_CPUS]; | ||
141 | + const hwaddr *memmap; | ||
142 | + AwA10PITState timer; | ||
143 | + GICState gic; | ||
144 | + MemoryRegion sram_a1; | ||
145 | + MemoryRegion sram_a2; | ||
146 | + MemoryRegion sram_c; | ||
147 | +} AwH3State; | ||
148 | + | ||
149 | +#endif /* HW_ARM_ALLWINNER_H3_H */ | ||
150 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
151 | new file mode 100644 | ||
152 | index XXXXXXX..XXXXXXX | ||
153 | --- /dev/null | ||
154 | +++ b/hw/arm/allwinner-h3.c | ||
155 | @@ -XXX,XX +XXX,XX @@ | ||
156 | +/* | ||
157 | + * Allwinner H3 System on Chip emulation | ||
158 | + * | ||
159 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
160 | + * | ||
161 | + * This program is free software: you can redistribute it and/or modify | ||
162 | + * it under the terms of the GNU General Public License as published by | ||
163 | + * the Free Software Foundation, either version 2 of the License, or | ||
164 | + * (at your option) any later version. | ||
165 | + * | ||
166 | + * This program is distributed in the hope that it will be useful, | ||
167 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
168 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
169 | + * GNU General Public License for more details. | ||
170 | + * | ||
171 | + * You should have received a copy of the GNU General Public License | ||
172 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
173 | + */ | ||
174 | + | ||
175 | +#include "qemu/osdep.h" | ||
176 | +#include "exec/address-spaces.h" | ||
177 | +#include "qapi/error.h" | ||
178 | +#include "qemu/error-report.h" | ||
179 | +#include "qemu/module.h" | ||
180 | +#include "qemu/units.h" | ||
181 | +#include "hw/qdev-core.h" | ||
182 | +#include "cpu.h" | ||
183 | +#include "hw/sysbus.h" | ||
184 | +#include "hw/char/serial.h" | ||
185 | +#include "hw/misc/unimp.h" | ||
186 | +#include "sysemu/sysemu.h" | ||
187 | +#include "hw/arm/allwinner-h3.h" | ||
188 | + | ||
189 | +/* Memory map */ | ||
190 | +const hwaddr allwinner_h3_memmap[] = { | ||
191 | + [AW_H3_SRAM_A1] = 0x00000000, | ||
192 | + [AW_H3_SRAM_A2] = 0x00044000, | ||
193 | + [AW_H3_SRAM_C] = 0x00010000, | ||
194 | + [AW_H3_PIT] = 0x01c20c00, | ||
195 | + [AW_H3_UART0] = 0x01c28000, | ||
196 | + [AW_H3_UART1] = 0x01c28400, | ||
197 | + [AW_H3_UART2] = 0x01c28800, | ||
198 | + [AW_H3_UART3] = 0x01c28c00, | ||
199 | + [AW_H3_GIC_DIST] = 0x01c81000, | ||
200 | + [AW_H3_GIC_CPU] = 0x01c82000, | ||
201 | + [AW_H3_GIC_HYP] = 0x01c84000, | ||
202 | + [AW_H3_GIC_VCPU] = 0x01c86000, | ||
203 | + [AW_H3_SDRAM] = 0x40000000 | ||
204 | +}; | ||
205 | + | ||
206 | +/* List of unimplemented devices */ | ||
207 | +struct AwH3Unimplemented { | ||
208 | + const char *device_name; | ||
209 | + hwaddr base; | ||
210 | + hwaddr size; | ||
211 | +} unimplemented[] = { | ||
212 | + { "d-engine", 0x01000000, 4 * MiB }, | ||
213 | + { "d-inter", 0x01400000, 128 * KiB }, | ||
214 | + { "syscon", 0x01c00000, 4 * KiB }, | ||
215 | + { "dma", 0x01c02000, 4 * KiB }, | ||
216 | + { "nfdc", 0x01c03000, 4 * KiB }, | ||
217 | + { "ts", 0x01c06000, 4 * KiB }, | ||
218 | + { "keymem", 0x01c0b000, 4 * KiB }, | ||
219 | + { "lcd0", 0x01c0c000, 4 * KiB }, | ||
220 | + { "lcd1", 0x01c0d000, 4 * KiB }, | ||
221 | + { "ve", 0x01c0e000, 4 * KiB }, | ||
222 | + { "mmc0", 0x01c0f000, 4 * KiB }, | ||
223 | + { "mmc1", 0x01c10000, 4 * KiB }, | ||
224 | + { "mmc2", 0x01c11000, 4 * KiB }, | ||
225 | + { "sid", 0x01c14000, 1 * KiB }, | ||
226 | + { "crypto", 0x01c15000, 4 * KiB }, | ||
227 | + { "msgbox", 0x01c17000, 4 * KiB }, | ||
228 | + { "spinlock", 0x01c18000, 4 * KiB }, | ||
229 | + { "usb0-otg", 0x01c19000, 4 * KiB }, | ||
230 | + { "usb0-phy", 0x01c1a000, 4 * KiB }, | ||
231 | + { "usb1-phy", 0x01c1b000, 4 * KiB }, | ||
232 | + { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
233 | + { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
234 | + { "smc", 0x01c1e000, 4 * KiB }, | ||
235 | + { "ccu", 0x01c20000, 1 * KiB }, | ||
236 | + { "pio", 0x01c20800, 1 * KiB }, | ||
237 | + { "owa", 0x01c21000, 1 * KiB }, | ||
238 | + { "pwm", 0x01c21400, 1 * KiB }, | ||
239 | + { "keyadc", 0x01c21800, 1 * KiB }, | ||
240 | + { "pcm0", 0x01c22000, 1 * KiB }, | ||
241 | + { "pcm1", 0x01c22400, 1 * KiB }, | ||
242 | + { "pcm2", 0x01c22800, 1 * KiB }, | ||
243 | + { "audio", 0x01c22c00, 2 * KiB }, | ||
244 | + { "smta", 0x01c23400, 1 * KiB }, | ||
245 | + { "ths", 0x01c25000, 1 * KiB }, | ||
246 | + { "uart0", 0x01c28000, 1 * KiB }, | ||
247 | + { "uart1", 0x01c28400, 1 * KiB }, | ||
248 | + { "uart2", 0x01c28800, 1 * KiB }, | ||
249 | + { "uart3", 0x01c28c00, 1 * KiB }, | ||
250 | + { "twi0", 0x01c2ac00, 1 * KiB }, | ||
251 | + { "twi1", 0x01c2b000, 1 * KiB }, | ||
252 | + { "twi2", 0x01c2b400, 1 * KiB }, | ||
253 | + { "scr", 0x01c2c400, 1 * KiB }, | ||
254 | + { "emac", 0x01c30000, 64 * KiB }, | ||
255 | + { "gpu", 0x01c40000, 64 * KiB }, | ||
256 | + { "hstmr", 0x01c60000, 4 * KiB }, | ||
257 | + { "dramcom", 0x01c62000, 4 * KiB }, | ||
258 | + { "dramctl0", 0x01c63000, 4 * KiB }, | ||
259 | + { "dramphy0", 0x01c65000, 4 * KiB }, | ||
260 | + { "spi0", 0x01c68000, 4 * KiB }, | ||
261 | + { "spi1", 0x01c69000, 4 * KiB }, | ||
262 | + { "csi", 0x01cb0000, 320 * KiB }, | ||
263 | + { "tve", 0x01e00000, 64 * KiB }, | ||
264 | + { "hdmi", 0x01ee0000, 128 * KiB }, | ||
265 | + { "rtc", 0x01f00000, 1 * KiB }, | ||
266 | + { "r_timer", 0x01f00800, 1 * KiB }, | ||
267 | + { "r_intc", 0x01f00c00, 1 * KiB }, | ||
268 | + { "r_wdog", 0x01f01000, 1 * KiB }, | ||
269 | + { "r_prcm", 0x01f01400, 1 * KiB }, | ||
270 | + { "r_twd", 0x01f01800, 1 * KiB }, | ||
271 | + { "r_cpucfg", 0x01f01c00, 1 * KiB }, | ||
272 | + { "r_cir-rx", 0x01f02000, 1 * KiB }, | ||
273 | + { "r_twi", 0x01f02400, 1 * KiB }, | ||
274 | + { "r_uart", 0x01f02800, 1 * KiB }, | ||
275 | + { "r_pio", 0x01f02c00, 1 * KiB }, | ||
276 | + { "r_pwm", 0x01f03800, 1 * KiB }, | ||
277 | + { "core-dbg", 0x3f500000, 128 * KiB }, | ||
278 | + { "tsgen-ro", 0x3f506000, 4 * KiB }, | ||
279 | + { "tsgen-ctl", 0x3f507000, 4 * KiB }, | ||
280 | + { "ddr-mem", 0x40000000, 2 * GiB }, | ||
281 | + { "n-brom", 0xffff0000, 32 * KiB }, | ||
282 | + { "s-brom", 0xffff0000, 64 * KiB } | ||
283 | +}; | ||
284 | + | ||
285 | +/* Per Processor Interrupts */ | ||
286 | +enum { | ||
287 | + AW_H3_GIC_PPI_MAINT = 9, | ||
288 | + AW_H3_GIC_PPI_HYPTIMER = 10, | ||
289 | + AW_H3_GIC_PPI_VIRTTIMER = 11, | ||
290 | + AW_H3_GIC_PPI_SECTIMER = 13, | ||
291 | + AW_H3_GIC_PPI_PHYSTIMER = 14 | ||
292 | +}; | ||
293 | + | ||
294 | +/* Shared Processor Interrupts */ | ||
295 | +enum { | ||
296 | + AW_H3_GIC_SPI_UART0 = 0, | ||
297 | + AW_H3_GIC_SPI_UART1 = 1, | ||
298 | + AW_H3_GIC_SPI_UART2 = 2, | ||
299 | + AW_H3_GIC_SPI_UART3 = 3, | ||
300 | + AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | + AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | +}; | ||
303 | + | ||
304 | +/* Allwinner H3 general constants */ | ||
305 | +enum { | ||
306 | + AW_H3_GIC_NUM_SPI = 128 | ||
307 | +}; | ||
308 | + | ||
309 | +static void allwinner_h3_init(Object *obj) | ||
310 | +{ | 109 | +{ |
311 | + AwH3State *s = AW_H3(obj); | 110 | + static const TCGOpcode vecop_list[] = { |
312 | + | 111 | + INDEX_op_sari_vec, INDEX_op_add_vec, 0 |
313 | + s->memmap = allwinner_h3_memmap; | 112 | + }; |
314 | + | 113 | + static const GVecGen2i ops[4] = { |
315 | + for (int i = 0; i < AW_H3_NUM_CPUS; i++) { | 114 | + { .fni8 = gen_ssra8_i64, |
316 | + object_initialize_child(obj, "cpu[*]", &s->cpus[i], sizeof(s->cpus[i]), | 115 | + .fniv = gen_ssra_vec, |
317 | + ARM_CPU_TYPE_NAME("cortex-a7"), | 116 | + .fno = gen_helper_gvec_ssra_b, |
318 | + &error_abort, NULL); | 117 | + .load_dest = true, |
319 | + } | 118 | + .opt_opc = vecop_list, |
320 | + | 119 | + .vece = MO_8 }, |
321 | + sysbus_init_child_obj(obj, "gic", &s->gic, sizeof(s->gic), | 120 | + { .fni8 = gen_ssra16_i64, |
322 | + TYPE_ARM_GIC); | 121 | + .fniv = gen_ssra_vec, |
323 | + | 122 | + .fno = gen_helper_gvec_ssra_h, |
324 | + sysbus_init_child_obj(obj, "timer", &s->timer, sizeof(s->timer), | 123 | + .load_dest = true, |
325 | + TYPE_AW_A10_PIT); | 124 | + .opt_opc = vecop_list, |
326 | + object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer), | 125 | + .vece = MO_16 }, |
327 | + "clk0-freq", &error_abort); | 126 | + { .fni4 = gen_ssra32_i32, |
328 | + object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | 127 | + .fniv = gen_ssra_vec, |
329 | + "clk1-freq", &error_abort); | 128 | + .fno = gen_helper_gvec_ssra_s, |
129 | + .load_dest = true, | ||
130 | + .opt_opc = vecop_list, | ||
131 | + .vece = MO_32 }, | ||
132 | + { .fni8 = gen_ssra64_i64, | ||
133 | + .fniv = gen_ssra_vec, | ||
134 | + .fno = gen_helper_gvec_ssra_b, | ||
135 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
136 | + .opt_opc = vecop_list, | ||
137 | + .load_dest = true, | ||
138 | + .vece = MO_64 }, | ||
139 | + }; | ||
140 | |||
141 | -const GVecGen2i ssra_op[4] = { | ||
142 | - { .fni8 = gen_ssra8_i64, | ||
143 | - .fniv = gen_ssra_vec, | ||
144 | - .load_dest = true, | ||
145 | - .opt_opc = vecop_list_ssra, | ||
146 | - .vece = MO_8 }, | ||
147 | - { .fni8 = gen_ssra16_i64, | ||
148 | - .fniv = gen_ssra_vec, | ||
149 | - .load_dest = true, | ||
150 | - .opt_opc = vecop_list_ssra, | ||
151 | - .vece = MO_16 }, | ||
152 | - { .fni4 = gen_ssra32_i32, | ||
153 | - .fniv = gen_ssra_vec, | ||
154 | - .load_dest = true, | ||
155 | - .opt_opc = vecop_list_ssra, | ||
156 | - .vece = MO_32 }, | ||
157 | - { .fni8 = gen_ssra64_i64, | ||
158 | - .fniv = gen_ssra_vec, | ||
159 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
160 | - .opt_opc = vecop_list_ssra, | ||
161 | - .load_dest = true, | ||
162 | - .vece = MO_64 }, | ||
163 | -}; | ||
164 | + /* tszimm encoding produces immediates in the range [1..esize]. */ | ||
165 | + tcg_debug_assert(shift > 0); | ||
166 | + tcg_debug_assert(shift <= (8 << vece)); | ||
167 | + | ||
168 | + /* | ||
169 | + * Shifts larger than the element size are architecturally valid. | ||
170 | + * Signed results in all sign bits. | ||
171 | + */ | ||
172 | + shift = MIN(shift, (8 << vece) - 1); | ||
173 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, opr_sz, max_sz, shift, &ops[vece]); | ||
330 | +} | 174 | +} |
331 | + | 175 | |
332 | +static void allwinner_h3_realize(DeviceState *dev, Error **errp) | 176 | static void gen_usra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) |
177 | { | ||
178 | @@ -XXX,XX +XXX,XX @@ static void gen_usra_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
179 | tcg_gen_add_vec(vece, d, d, a); | ||
180 | } | ||
181 | |||
182 | -static const TCGOpcode vecop_list_usra[] = { | ||
183 | - INDEX_op_shri_vec, INDEX_op_add_vec, 0 | ||
184 | -}; | ||
185 | +void gen_gvec_usra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
186 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz) | ||
333 | +{ | 187 | +{ |
334 | + AwH3State *s = AW_H3(dev); | 188 | + static const TCGOpcode vecop_list[] = { |
335 | + unsigned i; | 189 | + INDEX_op_shri_vec, INDEX_op_add_vec, 0 |
336 | + | 190 | + }; |
337 | + /* CPUs */ | 191 | + static const GVecGen2i ops[4] = { |
338 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { | 192 | + { .fni8 = gen_usra8_i64, |
339 | + | 193 | + .fniv = gen_usra_vec, |
340 | + /* Provide Power State Coordination Interface */ | 194 | + .fno = gen_helper_gvec_usra_b, |
341 | + qdev_prop_set_int32(DEVICE(&s->cpus[i]), "psci-conduit", | 195 | + .load_dest = true, |
342 | + QEMU_PSCI_CONDUIT_HVC); | 196 | + .opt_opc = vecop_list, |
343 | + | 197 | + .vece = MO_8, }, |
344 | + /* Disable secondary CPUs */ | 198 | + { .fni8 = gen_usra16_i64, |
345 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", | 199 | + .fniv = gen_usra_vec, |
346 | + i > 0); | 200 | + .fno = gen_helper_gvec_usra_h, |
347 | + | 201 | + .load_dest = true, |
348 | + /* All exception levels required */ | 202 | + .opt_opc = vecop_list, |
349 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true); | 203 | + .vece = MO_16, }, |
350 | + qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true); | 204 | + { .fni4 = gen_usra32_i32, |
351 | + | 205 | + .fniv = gen_usra_vec, |
352 | + /* Mark realized */ | 206 | + .fno = gen_helper_gvec_usra_s, |
353 | + qdev_init_nofail(DEVICE(&s->cpus[i])); | 207 | + .load_dest = true, |
354 | + } | 208 | + .opt_opc = vecop_list, |
355 | + | 209 | + .vece = MO_32, }, |
356 | + /* Generic Interrupt Controller */ | 210 | + { .fni8 = gen_usra64_i64, |
357 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_H3_GIC_NUM_SPI + | 211 | + .fniv = gen_usra_vec, |
358 | + GIC_INTERNAL); | 212 | + .fno = gen_helper_gvec_usra_d, |
359 | + qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); | 213 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, |
360 | + qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_H3_NUM_CPUS); | 214 | + .load_dest = true, |
361 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false); | 215 | + .opt_opc = vecop_list, |
362 | + qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true); | 216 | + .vece = MO_64, }, |
363 | + qdev_init_nofail(DEVICE(&s->gic)); | 217 | + }; |
364 | + | 218 | |
365 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_H3_GIC_DIST]); | 219 | -const GVecGen2i usra_op[4] = { |
366 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_H3_GIC_CPU]); | 220 | - { .fni8 = gen_usra8_i64, |
367 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_H3_GIC_HYP]); | 221 | - .fniv = gen_usra_vec, |
368 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_H3_GIC_VCPU]); | 222 | - .load_dest = true, |
223 | - .opt_opc = vecop_list_usra, | ||
224 | - .vece = MO_8, }, | ||
225 | - { .fni8 = gen_usra16_i64, | ||
226 | - .fniv = gen_usra_vec, | ||
227 | - .load_dest = true, | ||
228 | - .opt_opc = vecop_list_usra, | ||
229 | - .vece = MO_16, }, | ||
230 | - { .fni4 = gen_usra32_i32, | ||
231 | - .fniv = gen_usra_vec, | ||
232 | - .load_dest = true, | ||
233 | - .opt_opc = vecop_list_usra, | ||
234 | - .vece = MO_32, }, | ||
235 | - { .fni8 = gen_usra64_i64, | ||
236 | - .fniv = gen_usra_vec, | ||
237 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
238 | - .load_dest = true, | ||
239 | - .opt_opc = vecop_list_usra, | ||
240 | - .vece = MO_64, }, | ||
241 | -}; | ||
242 | + /* tszimm encoding produces immediates in the range [1..esize]. */ | ||
243 | + tcg_debug_assert(shift > 0); | ||
244 | + tcg_debug_assert(shift <= (8 << vece)); | ||
369 | + | 245 | + |
370 | + /* | 246 | + /* |
371 | + * Wire the outputs from each CPU's generic timer and the GICv3 | 247 | + * Shifts larger than the element size are architecturally valid. |
372 | + * maintenance interrupt signal to the appropriate GIC PPI inputs, | 248 | + * Unsigned results in all zeros as input to accumulate: nop. |
373 | + * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. | ||
374 | + */ | 249 | + */ |
375 | + for (i = 0; i < AW_H3_NUM_CPUS; i++) { | 250 | + if (shift < (8 << vece)) { |
376 | + DeviceState *cpudev = DEVICE(&s->cpus[i]); | 251 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, opr_sz, max_sz, shift, &ops[vece]); |
377 | + int ppibase = AW_H3_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS; | 252 | + } else { |
378 | + int irq; | 253 | + /* Nop, but we do need to clear the tail. */ |
379 | + /* | 254 | + tcg_gen_gvec_mov(vece, rd_ofs, rd_ofs, opr_sz, max_sz); |
380 | + * Mapping from the output timer irq lines from the CPU to the | ||
381 | + * GIC PPI inputs used for this board. | ||
382 | + */ | ||
383 | + const int timer_irq[] = { | ||
384 | + [GTIMER_PHYS] = AW_H3_GIC_PPI_PHYSTIMER, | ||
385 | + [GTIMER_VIRT] = AW_H3_GIC_PPI_VIRTTIMER, | ||
386 | + [GTIMER_HYP] = AW_H3_GIC_PPI_HYPTIMER, | ||
387 | + [GTIMER_SEC] = AW_H3_GIC_PPI_SECTIMER, | ||
388 | + }; | ||
389 | + | ||
390 | + /* Connect CPU timer outputs to GIC PPI inputs */ | ||
391 | + for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { | ||
392 | + qdev_connect_gpio_out(cpudev, irq, | ||
393 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
394 | + ppibase + timer_irq[irq])); | ||
395 | + } | ||
396 | + | ||
397 | + /* Connect GIC outputs to CPU interrupt inputs */ | ||
398 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, | ||
399 | + qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); | ||
400 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_H3_NUM_CPUS, | ||
401 | + qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); | ||
402 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_H3_NUM_CPUS), | ||
403 | + qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); | ||
404 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_H3_NUM_CPUS), | ||
405 | + qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); | ||
406 | + | ||
407 | + /* GIC maintenance signal */ | ||
408 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_H3_NUM_CPUS), | ||
409 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
410 | + ppibase + AW_H3_GIC_PPI_MAINT)); | ||
411 | + } | ||
412 | + | ||
413 | + /* Timer */ | ||
414 | + qdev_init_nofail(DEVICE(&s->timer)); | ||
415 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_H3_PIT]); | ||
416 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0, | ||
417 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER0)); | ||
418 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1, | ||
419 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_TIMER1)); | ||
420 | + | ||
421 | + /* SRAM */ | ||
422 | + memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", | ||
423 | + 64 * KiB, &error_abort); | ||
424 | + memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", | ||
425 | + 32 * KiB, &error_abort); | ||
426 | + memory_region_init_ram(&s->sram_c, OBJECT(dev), "sram C", | ||
427 | + 44 * KiB, &error_abort); | ||
428 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A1], | ||
429 | + &s->sram_a1); | ||
430 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_A2], | ||
431 | + &s->sram_a2); | ||
432 | + memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | ||
433 | + &s->sram_c); | ||
434 | + | ||
435 | + /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
436 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
437 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
438 | + 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); | ||
439 | + /* UART1 */ | ||
440 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART1], 2, | ||
441 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART1), | ||
442 | + 115200, serial_hd(1), DEVICE_NATIVE_ENDIAN); | ||
443 | + /* UART2 */ | ||
444 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART2], 2, | ||
445 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART2), | ||
446 | + 115200, serial_hd(2), DEVICE_NATIVE_ENDIAN); | ||
447 | + /* UART3 */ | ||
448 | + serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART3], 2, | ||
449 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), | ||
450 | + 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); | ||
451 | + | ||
452 | + /* Unimplemented devices */ | ||
453 | + for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
454 | + create_unimplemented_device(unimplemented[i].device_name, | ||
455 | + unimplemented[i].base, | ||
456 | + unimplemented[i].size); | ||
457 | + } | 255 | + } |
458 | +} | 256 | +} |
459 | + | 257 | |
460 | +static void allwinner_h3_class_init(ObjectClass *oc, void *data) | 258 | static void gen_shr8_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) |
461 | +{ | 259 | { |
462 | + DeviceClass *dc = DEVICE_CLASS(oc); | 260 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
463 | + | 261 | case 1: /* VSRA */ |
464 | + dc->realize = allwinner_h3_realize; | 262 | /* Right shift comes here negative. */ |
465 | + /* Reason: uses serial_hd() in realize function */ | 263 | shift = -shift; |
466 | + dc->user_creatable = false; | 264 | - /* Shifts larger than the element size are architecturally |
265 | - * valid. Unsigned results in all zeros; signed results | ||
266 | - * in all sign bits. | ||
267 | - */ | ||
268 | - if (!u) { | ||
269 | - tcg_gen_gvec_2i(rd_ofs, rm_ofs, vec_size, vec_size, | ||
270 | - MIN(shift, (8 << size) - 1), | ||
271 | - &ssra_op[size]); | ||
272 | - } else if (shift >= 8 << size) { | ||
273 | - /* rd += 0 */ | ||
274 | + if (u) { | ||
275 | + gen_gvec_usra(size, rd_ofs, rm_ofs, shift, | ||
276 | + vec_size, vec_size); | ||
277 | } else { | ||
278 | - tcg_gen_gvec_2i(rd_ofs, rm_ofs, vec_size, vec_size, | ||
279 | - shift, &usra_op[size]); | ||
280 | + gen_gvec_ssra(size, rd_ofs, rm_ofs, shift, | ||
281 | + vec_size, vec_size); | ||
282 | } | ||
283 | return 0; | ||
284 | |||
285 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
286 | index XXXXXXX..XXXXXXX 100644 | ||
287 | --- a/target/arm/vec_helper.c | ||
288 | +++ b/target/arm/vec_helper.c | ||
289 | @@ -XXX,XX +XXX,XX @@ void HELPER(gvec_sqsub_d)(void *vd, void *vq, void *vn, | ||
290 | clear_tail(d, oprsz, simd_maxsz(desc)); | ||
291 | } | ||
292 | |||
293 | + | ||
294 | +#define DO_SRA(NAME, TYPE) \ | ||
295 | +void HELPER(NAME)(void *vd, void *vn, uint32_t desc) \ | ||
296 | +{ \ | ||
297 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
298 | + int shift = simd_data(desc); \ | ||
299 | + TYPE *d = vd, *n = vn; \ | ||
300 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | ||
301 | + d[i] += n[i] >> shift; \ | ||
302 | + } \ | ||
303 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
467 | +} | 304 | +} |
468 | + | 305 | + |
469 | +static const TypeInfo allwinner_h3_type_info = { | 306 | +DO_SRA(gvec_ssra_b, int8_t) |
470 | + .name = TYPE_AW_H3, | 307 | +DO_SRA(gvec_ssra_h, int16_t) |
471 | + .parent = TYPE_DEVICE, | 308 | +DO_SRA(gvec_ssra_s, int32_t) |
472 | + .instance_size = sizeof(AwH3State), | 309 | +DO_SRA(gvec_ssra_d, int64_t) |
473 | + .instance_init = allwinner_h3_init, | 310 | + |
474 | + .class_init = allwinner_h3_class_init, | 311 | +DO_SRA(gvec_usra_b, uint8_t) |
475 | +}; | 312 | +DO_SRA(gvec_usra_h, uint16_t) |
476 | + | 313 | +DO_SRA(gvec_usra_s, uint32_t) |
477 | +static void allwinner_h3_register_types(void) | 314 | +DO_SRA(gvec_usra_d, uint64_t) |
478 | +{ | 315 | + |
479 | + type_register_static(&allwinner_h3_type_info); | 316 | +#undef DO_SRA |
480 | +} | 317 | + |
481 | + | 318 | /* |
482 | +type_init(allwinner_h3_register_types) | 319 | * Convert float16 to float32, raising no exceptions and |
483 | diff --git a/MAINTAINERS b/MAINTAINERS | 320 | * preserving exceptional values, including SNaN. |
484 | index XXXXXXX..XXXXXXX 100644 | ||
485 | --- a/MAINTAINERS | ||
486 | +++ b/MAINTAINERS | ||
487 | @@ -XXX,XX +XXX,XX @@ F: hw/*/allwinner* | ||
488 | F: include/hw/*/allwinner* | ||
489 | F: hw/arm/cubieboard.c | ||
490 | |||
491 | +Allwinner-h3 | ||
492 | +M: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
493 | +L: qemu-arm@nongnu.org | ||
494 | +S: Maintained | ||
495 | +F: hw/*/allwinner-h3* | ||
496 | +F: include/hw/*/allwinner-h3* | ||
497 | + | ||
498 | ARM PrimeCell and CMSDK devices | ||
499 | M: Peter Maydell <peter.maydell@linaro.org> | ||
500 | L: qemu-arm@nongnu.org | ||
501 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | ||
502 | index XXXXXXX..XXXXXXX 100644 | ||
503 | --- a/default-configs/arm-softmmu.mak | ||
504 | +++ b/default-configs/arm-softmmu.mak | ||
505 | @@ -XXX,XX +XXX,XX @@ CONFIG_FSL_IMX25=y | ||
506 | CONFIG_FSL_IMX7=y | ||
507 | CONFIG_FSL_IMX6UL=y | ||
508 | CONFIG_SEMIHOSTING=y | ||
509 | +CONFIG_ALLWINNER_H3=y | ||
510 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
511 | index XXXXXXX..XXXXXXX 100644 | ||
512 | --- a/hw/arm/Kconfig | ||
513 | +++ b/hw/arm/Kconfig | ||
514 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
515 | select SERIAL | ||
516 | select UNIMP | ||
517 | |||
518 | +config ALLWINNER_H3 | ||
519 | + bool | ||
520 | + select ALLWINNER_A10_PIT | ||
521 | + select SERIAL | ||
522 | + select ARM_TIMER | ||
523 | + select ARM_GIC | ||
524 | + select UNIMP | ||
525 | + | ||
526 | config RASPI | ||
527 | bool | ||
528 | select FRAMEBUFFER | ||
529 | -- | 321 | -- |
530 | 2.20.1 | 322 | 2.20.1 |
531 | 323 | ||
532 | 324 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Let's move the code which freezes which gic-version to | 3 | Create vectorized versions of handle_shri_with_rndacc |
4 | be applied in a dedicated function. We also now set by | 4 | for shift+round and shift+round+accumulate. Add out-of-line |
5 | default the VIRT_GIC_VERSION_NO_SET. This eventually | 5 | helpers in preparation for longer vector lengths from SVE. |
6 | turns into the legacy v2 choice in the finalize() function. | ||
7 | 6 | ||
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 9 | Message-id: 20200513163245.17915-3-richard.henderson@linaro.org |
11 | Message-id: 20200311131618.7187-4-eric.auger@redhat.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | include/hw/arm/virt.h | 1 + | 12 | target/arm/helper.h | 20 ++ |
15 | hw/arm/virt.c | 54 ++++++++++++++++++++++++++----------------- | 13 | target/arm/translate.h | 9 + |
16 | 2 files changed, 34 insertions(+), 21 deletions(-) | 14 | target/arm/translate-a64.c | 11 +- |
15 | target/arm/translate.c | 463 +++++++++++++++++++++++++++++++++++-- | ||
16 | target/arm/vec_helper.c | 50 ++++ | ||
17 | 5 files changed, 527 insertions(+), 26 deletions(-) | ||
17 | 18 | ||
18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 19 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
19 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/virt.h | 21 | --- a/target/arm/helper.h |
21 | +++ b/include/hw/arm/virt.h | 22 | +++ b/target/arm/helper.h |
22 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtGICType { | 23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(gvec_usra_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
23 | VIRT_GIC_VERSION_HOST, | 24 | DEF_HELPER_FLAGS_3(gvec_usra_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
24 | VIRT_GIC_VERSION_2, | 25 | DEF_HELPER_FLAGS_3(gvec_usra_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
25 | VIRT_GIC_VERSION_3, | 26 | |
26 | + VIRT_GIC_VERSION_NOSEL, | 27 | +DEF_HELPER_FLAGS_3(gvec_srshr_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
27 | } VirtGICType; | 28 | +DEF_HELPER_FLAGS_3(gvec_srshr_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
28 | 29 | +DEF_HELPER_FLAGS_3(gvec_srshr_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | |
29 | typedef struct MemMapEntry { | 30 | +DEF_HELPER_FLAGS_3(gvec_srshr_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
30 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 31 | + |
32 | +DEF_HELPER_FLAGS_3(gvec_urshr_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
33 | +DEF_HELPER_FLAGS_3(gvec_urshr_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_3(gvec_urshr_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
35 | +DEF_HELPER_FLAGS_3(gvec_urshr_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
36 | + | ||
37 | +DEF_HELPER_FLAGS_3(gvec_srsra_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_3(gvec_srsra_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_3(gvec_srsra_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_3(gvec_srsra_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
41 | + | ||
42 | +DEF_HELPER_FLAGS_3(gvec_ursra_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
43 | +DEF_HELPER_FLAGS_3(gvec_ursra_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
44 | +DEF_HELPER_FLAGS_3(gvec_ursra_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_3(gvec_ursra_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
46 | + | ||
47 | #ifdef TARGET_AARCH64 | ||
48 | #include "helper-a64.h" | ||
49 | #include "helper-sve.h" | ||
50 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | 51 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/arm/virt.c | 52 | --- a/target/arm/translate.h |
33 | +++ b/hw/arm/virt.c | 53 | +++ b/target/arm/translate.h |
34 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | 54 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_ssra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
55 | void gen_gvec_usra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
56 | int64_t shift, uint32_t opr_sz, uint32_t max_sz); | ||
57 | |||
58 | +void gen_gvec_srshr(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
59 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz); | ||
60 | +void gen_gvec_urshr(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
61 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz); | ||
62 | +void gen_gvec_srsra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
63 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz); | ||
64 | +void gen_gvec_ursra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
65 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz); | ||
66 | + | ||
67 | /* | ||
68 | * Forward to the isar_feature_* tests given a DisasContext pointer. | ||
69 | */ | ||
70 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/target/arm/translate-a64.c | ||
73 | +++ b/target/arm/translate-a64.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, | ||
75 | return; | ||
76 | |||
77 | case 0x04: /* SRSHR / URSHR (rounding) */ | ||
78 | - break; | ||
79 | + gen_gvec_fn2i(s, is_q, rd, rn, shift, | ||
80 | + is_u ? gen_gvec_urshr : gen_gvec_srshr, size); | ||
81 | + return; | ||
82 | + | ||
83 | case 0x06: /* SRSRA / URSRA (accum + rounding) */ | ||
84 | - accumulate = true; | ||
85 | - break; | ||
86 | + gen_gvec_fn2i(s, is_q, rd, rn, shift, | ||
87 | + is_u ? gen_gvec_ursra : gen_gvec_srsra, size); | ||
88 | + return; | ||
89 | + | ||
90 | default: | ||
91 | g_assert_not_reached(); | ||
92 | } | ||
93 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/translate.c | ||
96 | +++ b/target/arm/translate.c | ||
97 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_usra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
35 | } | 98 | } |
36 | } | 99 | } |
37 | 100 | ||
38 | +/* | 101 | +/* |
39 | + * finalize_gic_version - Determines the final gic_version | 102 | + * Shift one less than the requested amount, and the low bit is |
40 | + * according to the gic-version property | 103 | + * the rounding bit. For the 8 and 16-bit operations, because we |
41 | + * | 104 | + * mask the low bit, we can perform a normal integer shift instead |
42 | + * Default GIC type is v2 | 105 | + * of a vector shift. |
43 | + */ | 106 | + */ |
44 | +static void finalize_gic_version(VirtMachineState *vms) | 107 | +static void gen_srshr8_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) |
45 | +{ | 108 | +{ |
46 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || | 109 | + TCGv_i64 t = tcg_temp_new_i64(); |
47 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { | 110 | + |
48 | + if (!kvm_enabled()) { | 111 | + tcg_gen_shri_i64(t, a, sh - 1); |
49 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | 112 | + tcg_gen_andi_i64(t, t, dup_const(MO_8, 1)); |
50 | + error_report("gic-version=host requires KVM"); | 113 | + tcg_gen_vec_sar8i_i64(d, a, sh); |
51 | + exit(1); | 114 | + tcg_gen_vec_add8_i64(d, d, t); |
52 | + } else { | 115 | + tcg_temp_free_i64(t); |
53 | + /* "max": currently means 3 for TCG */ | 116 | +} |
54 | + vms->gic_version = VIRT_GIC_VERSION_3; | 117 | + |
55 | + } | 118 | +static void gen_srshr16_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) |
56 | + } else { | 119 | +{ |
57 | + vms->gic_version = kvm_arm_vgic_probe(); | 120 | + TCGv_i64 t = tcg_temp_new_i64(); |
58 | + if (!vms->gic_version) { | 121 | + |
59 | + error_report( | 122 | + tcg_gen_shri_i64(t, a, sh - 1); |
60 | + "Unable to determine GIC version supported by host"); | 123 | + tcg_gen_andi_i64(t, t, dup_const(MO_16, 1)); |
61 | + exit(1); | 124 | + tcg_gen_vec_sar16i_i64(d, a, sh); |
62 | + } | 125 | + tcg_gen_vec_add16_i64(d, d, t); |
63 | + } | 126 | + tcg_temp_free_i64(t); |
64 | + } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | 127 | +} |
65 | + vms->gic_version = VIRT_GIC_VERSION_2; | 128 | + |
66 | + } | 129 | +static void gen_srshr32_i32(TCGv_i32 d, TCGv_i32 a, int32_t sh) |
67 | +} | 130 | +{ |
68 | + | 131 | + TCGv_i32 t = tcg_temp_new_i32(); |
69 | static void machvirt_init(MachineState *machine) | 132 | + |
133 | + tcg_gen_extract_i32(t, a, sh - 1, 1); | ||
134 | + tcg_gen_sari_i32(d, a, sh); | ||
135 | + tcg_gen_add_i32(d, d, t); | ||
136 | + tcg_temp_free_i32(t); | ||
137 | +} | ||
138 | + | ||
139 | +static void gen_srshr64_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
140 | +{ | ||
141 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
142 | + | ||
143 | + tcg_gen_extract_i64(t, a, sh - 1, 1); | ||
144 | + tcg_gen_sari_i64(d, a, sh); | ||
145 | + tcg_gen_add_i64(d, d, t); | ||
146 | + tcg_temp_free_i64(t); | ||
147 | +} | ||
148 | + | ||
149 | +static void gen_srshr_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
150 | +{ | ||
151 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
152 | + TCGv_vec ones = tcg_temp_new_vec_matching(d); | ||
153 | + | ||
154 | + tcg_gen_shri_vec(vece, t, a, sh - 1); | ||
155 | + tcg_gen_dupi_vec(vece, ones, 1); | ||
156 | + tcg_gen_and_vec(vece, t, t, ones); | ||
157 | + tcg_gen_sari_vec(vece, d, a, sh); | ||
158 | + tcg_gen_add_vec(vece, d, d, t); | ||
159 | + | ||
160 | + tcg_temp_free_vec(t); | ||
161 | + tcg_temp_free_vec(ones); | ||
162 | +} | ||
163 | + | ||
164 | +void gen_gvec_srshr(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
165 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz) | ||
166 | +{ | ||
167 | + static const TCGOpcode vecop_list[] = { | ||
168 | + INDEX_op_shri_vec, INDEX_op_sari_vec, INDEX_op_add_vec, 0 | ||
169 | + }; | ||
170 | + static const GVecGen2i ops[4] = { | ||
171 | + { .fni8 = gen_srshr8_i64, | ||
172 | + .fniv = gen_srshr_vec, | ||
173 | + .fno = gen_helper_gvec_srshr_b, | ||
174 | + .opt_opc = vecop_list, | ||
175 | + .vece = MO_8 }, | ||
176 | + { .fni8 = gen_srshr16_i64, | ||
177 | + .fniv = gen_srshr_vec, | ||
178 | + .fno = gen_helper_gvec_srshr_h, | ||
179 | + .opt_opc = vecop_list, | ||
180 | + .vece = MO_16 }, | ||
181 | + { .fni4 = gen_srshr32_i32, | ||
182 | + .fniv = gen_srshr_vec, | ||
183 | + .fno = gen_helper_gvec_srshr_s, | ||
184 | + .opt_opc = vecop_list, | ||
185 | + .vece = MO_32 }, | ||
186 | + { .fni8 = gen_srshr64_i64, | ||
187 | + .fniv = gen_srshr_vec, | ||
188 | + .fno = gen_helper_gvec_srshr_d, | ||
189 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
190 | + .opt_opc = vecop_list, | ||
191 | + .vece = MO_64 }, | ||
192 | + }; | ||
193 | + | ||
194 | + /* tszimm encoding produces immediates in the range [1..esize] */ | ||
195 | + tcg_debug_assert(shift > 0); | ||
196 | + tcg_debug_assert(shift <= (8 << vece)); | ||
197 | + | ||
198 | + if (shift == (8 << vece)) { | ||
199 | + /* | ||
200 | + * Shifts larger than the element size are architecturally valid. | ||
201 | + * Signed results in all sign bits. With rounding, this produces | ||
202 | + * (-1 + 1) >> 1 == 0, or (0 + 1) >> 1 == 0. | ||
203 | + * I.e. always zero. | ||
204 | + */ | ||
205 | + tcg_gen_gvec_dup_imm(vece, rd_ofs, opr_sz, max_sz, 0); | ||
206 | + } else { | ||
207 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, opr_sz, max_sz, shift, &ops[vece]); | ||
208 | + } | ||
209 | +} | ||
210 | + | ||
211 | +static void gen_srsra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
212 | +{ | ||
213 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
214 | + | ||
215 | + gen_srshr8_i64(t, a, sh); | ||
216 | + tcg_gen_vec_add8_i64(d, d, t); | ||
217 | + tcg_temp_free_i64(t); | ||
218 | +} | ||
219 | + | ||
220 | +static void gen_srsra16_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
221 | +{ | ||
222 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
223 | + | ||
224 | + gen_srshr16_i64(t, a, sh); | ||
225 | + tcg_gen_vec_add16_i64(d, d, t); | ||
226 | + tcg_temp_free_i64(t); | ||
227 | +} | ||
228 | + | ||
229 | +static void gen_srsra32_i32(TCGv_i32 d, TCGv_i32 a, int32_t sh) | ||
230 | +{ | ||
231 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
232 | + | ||
233 | + gen_srshr32_i32(t, a, sh); | ||
234 | + tcg_gen_add_i32(d, d, t); | ||
235 | + tcg_temp_free_i32(t); | ||
236 | +} | ||
237 | + | ||
238 | +static void gen_srsra64_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
239 | +{ | ||
240 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
241 | + | ||
242 | + gen_srshr64_i64(t, a, sh); | ||
243 | + tcg_gen_add_i64(d, d, t); | ||
244 | + tcg_temp_free_i64(t); | ||
245 | +} | ||
246 | + | ||
247 | +static void gen_srsra_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
248 | +{ | ||
249 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
250 | + | ||
251 | + gen_srshr_vec(vece, t, a, sh); | ||
252 | + tcg_gen_add_vec(vece, d, d, t); | ||
253 | + tcg_temp_free_vec(t); | ||
254 | +} | ||
255 | + | ||
256 | +void gen_gvec_srsra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
257 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz) | ||
258 | +{ | ||
259 | + static const TCGOpcode vecop_list[] = { | ||
260 | + INDEX_op_shri_vec, INDEX_op_sari_vec, INDEX_op_add_vec, 0 | ||
261 | + }; | ||
262 | + static const GVecGen2i ops[4] = { | ||
263 | + { .fni8 = gen_srsra8_i64, | ||
264 | + .fniv = gen_srsra_vec, | ||
265 | + .fno = gen_helper_gvec_srsra_b, | ||
266 | + .opt_opc = vecop_list, | ||
267 | + .load_dest = true, | ||
268 | + .vece = MO_8 }, | ||
269 | + { .fni8 = gen_srsra16_i64, | ||
270 | + .fniv = gen_srsra_vec, | ||
271 | + .fno = gen_helper_gvec_srsra_h, | ||
272 | + .opt_opc = vecop_list, | ||
273 | + .load_dest = true, | ||
274 | + .vece = MO_16 }, | ||
275 | + { .fni4 = gen_srsra32_i32, | ||
276 | + .fniv = gen_srsra_vec, | ||
277 | + .fno = gen_helper_gvec_srsra_s, | ||
278 | + .opt_opc = vecop_list, | ||
279 | + .load_dest = true, | ||
280 | + .vece = MO_32 }, | ||
281 | + { .fni8 = gen_srsra64_i64, | ||
282 | + .fniv = gen_srsra_vec, | ||
283 | + .fno = gen_helper_gvec_srsra_d, | ||
284 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
285 | + .opt_opc = vecop_list, | ||
286 | + .load_dest = true, | ||
287 | + .vece = MO_64 }, | ||
288 | + }; | ||
289 | + | ||
290 | + /* tszimm encoding produces immediates in the range [1..esize] */ | ||
291 | + tcg_debug_assert(shift > 0); | ||
292 | + tcg_debug_assert(shift <= (8 << vece)); | ||
293 | + | ||
294 | + /* | ||
295 | + * Shifts larger than the element size are architecturally valid. | ||
296 | + * Signed results in all sign bits. With rounding, this produces | ||
297 | + * (-1 + 1) >> 1 == 0, or (0 + 1) >> 1 == 0. | ||
298 | + * I.e. always zero. With accumulation, this leaves D unchanged. | ||
299 | + */ | ||
300 | + if (shift == (8 << vece)) { | ||
301 | + /* Nop, but we do need to clear the tail. */ | ||
302 | + tcg_gen_gvec_mov(vece, rd_ofs, rd_ofs, opr_sz, max_sz); | ||
303 | + } else { | ||
304 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, opr_sz, max_sz, shift, &ops[vece]); | ||
305 | + } | ||
306 | +} | ||
307 | + | ||
308 | +static void gen_urshr8_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
309 | +{ | ||
310 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
311 | + | ||
312 | + tcg_gen_shri_i64(t, a, sh - 1); | ||
313 | + tcg_gen_andi_i64(t, t, dup_const(MO_8, 1)); | ||
314 | + tcg_gen_vec_shr8i_i64(d, a, sh); | ||
315 | + tcg_gen_vec_add8_i64(d, d, t); | ||
316 | + tcg_temp_free_i64(t); | ||
317 | +} | ||
318 | + | ||
319 | +static void gen_urshr16_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
320 | +{ | ||
321 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
322 | + | ||
323 | + tcg_gen_shri_i64(t, a, sh - 1); | ||
324 | + tcg_gen_andi_i64(t, t, dup_const(MO_16, 1)); | ||
325 | + tcg_gen_vec_shr16i_i64(d, a, sh); | ||
326 | + tcg_gen_vec_add16_i64(d, d, t); | ||
327 | + tcg_temp_free_i64(t); | ||
328 | +} | ||
329 | + | ||
330 | +static void gen_urshr32_i32(TCGv_i32 d, TCGv_i32 a, int32_t sh) | ||
331 | +{ | ||
332 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
333 | + | ||
334 | + tcg_gen_extract_i32(t, a, sh - 1, 1); | ||
335 | + tcg_gen_shri_i32(d, a, sh); | ||
336 | + tcg_gen_add_i32(d, d, t); | ||
337 | + tcg_temp_free_i32(t); | ||
338 | +} | ||
339 | + | ||
340 | +static void gen_urshr64_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
341 | +{ | ||
342 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
343 | + | ||
344 | + tcg_gen_extract_i64(t, a, sh - 1, 1); | ||
345 | + tcg_gen_shri_i64(d, a, sh); | ||
346 | + tcg_gen_add_i64(d, d, t); | ||
347 | + tcg_temp_free_i64(t); | ||
348 | +} | ||
349 | + | ||
350 | +static void gen_urshr_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t shift) | ||
351 | +{ | ||
352 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
353 | + TCGv_vec ones = tcg_temp_new_vec_matching(d); | ||
354 | + | ||
355 | + tcg_gen_shri_vec(vece, t, a, shift - 1); | ||
356 | + tcg_gen_dupi_vec(vece, ones, 1); | ||
357 | + tcg_gen_and_vec(vece, t, t, ones); | ||
358 | + tcg_gen_shri_vec(vece, d, a, shift); | ||
359 | + tcg_gen_add_vec(vece, d, d, t); | ||
360 | + | ||
361 | + tcg_temp_free_vec(t); | ||
362 | + tcg_temp_free_vec(ones); | ||
363 | +} | ||
364 | + | ||
365 | +void gen_gvec_urshr(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
366 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz) | ||
367 | +{ | ||
368 | + static const TCGOpcode vecop_list[] = { | ||
369 | + INDEX_op_shri_vec, INDEX_op_add_vec, 0 | ||
370 | + }; | ||
371 | + static const GVecGen2i ops[4] = { | ||
372 | + { .fni8 = gen_urshr8_i64, | ||
373 | + .fniv = gen_urshr_vec, | ||
374 | + .fno = gen_helper_gvec_urshr_b, | ||
375 | + .opt_opc = vecop_list, | ||
376 | + .vece = MO_8 }, | ||
377 | + { .fni8 = gen_urshr16_i64, | ||
378 | + .fniv = gen_urshr_vec, | ||
379 | + .fno = gen_helper_gvec_urshr_h, | ||
380 | + .opt_opc = vecop_list, | ||
381 | + .vece = MO_16 }, | ||
382 | + { .fni4 = gen_urshr32_i32, | ||
383 | + .fniv = gen_urshr_vec, | ||
384 | + .fno = gen_helper_gvec_urshr_s, | ||
385 | + .opt_opc = vecop_list, | ||
386 | + .vece = MO_32 }, | ||
387 | + { .fni8 = gen_urshr64_i64, | ||
388 | + .fniv = gen_urshr_vec, | ||
389 | + .fno = gen_helper_gvec_urshr_d, | ||
390 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
391 | + .opt_opc = vecop_list, | ||
392 | + .vece = MO_64 }, | ||
393 | + }; | ||
394 | + | ||
395 | + /* tszimm encoding produces immediates in the range [1..esize] */ | ||
396 | + tcg_debug_assert(shift > 0); | ||
397 | + tcg_debug_assert(shift <= (8 << vece)); | ||
398 | + | ||
399 | + if (shift == (8 << vece)) { | ||
400 | + /* | ||
401 | + * Shifts larger than the element size are architecturally valid. | ||
402 | + * Unsigned results in zero. With rounding, this produces a | ||
403 | + * copy of the most significant bit. | ||
404 | + */ | ||
405 | + tcg_gen_gvec_shri(vece, rd_ofs, rm_ofs, shift - 1, opr_sz, max_sz); | ||
406 | + } else { | ||
407 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, opr_sz, max_sz, shift, &ops[vece]); | ||
408 | + } | ||
409 | +} | ||
410 | + | ||
411 | +static void gen_ursra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
412 | +{ | ||
413 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
414 | + | ||
415 | + if (sh == 8) { | ||
416 | + tcg_gen_vec_shr8i_i64(t, a, 7); | ||
417 | + } else { | ||
418 | + gen_urshr8_i64(t, a, sh); | ||
419 | + } | ||
420 | + tcg_gen_vec_add8_i64(d, d, t); | ||
421 | + tcg_temp_free_i64(t); | ||
422 | +} | ||
423 | + | ||
424 | +static void gen_ursra16_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
425 | +{ | ||
426 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
427 | + | ||
428 | + if (sh == 16) { | ||
429 | + tcg_gen_vec_shr16i_i64(t, a, 15); | ||
430 | + } else { | ||
431 | + gen_urshr16_i64(t, a, sh); | ||
432 | + } | ||
433 | + tcg_gen_vec_add16_i64(d, d, t); | ||
434 | + tcg_temp_free_i64(t); | ||
435 | +} | ||
436 | + | ||
437 | +static void gen_ursra32_i32(TCGv_i32 d, TCGv_i32 a, int32_t sh) | ||
438 | +{ | ||
439 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
440 | + | ||
441 | + if (sh == 32) { | ||
442 | + tcg_gen_shri_i32(t, a, 31); | ||
443 | + } else { | ||
444 | + gen_urshr32_i32(t, a, sh); | ||
445 | + } | ||
446 | + tcg_gen_add_i32(d, d, t); | ||
447 | + tcg_temp_free_i32(t); | ||
448 | +} | ||
449 | + | ||
450 | +static void gen_ursra64_i64(TCGv_i64 d, TCGv_i64 a, int64_t sh) | ||
451 | +{ | ||
452 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
453 | + | ||
454 | + if (sh == 64) { | ||
455 | + tcg_gen_shri_i64(t, a, 63); | ||
456 | + } else { | ||
457 | + gen_urshr64_i64(t, a, sh); | ||
458 | + } | ||
459 | + tcg_gen_add_i64(d, d, t); | ||
460 | + tcg_temp_free_i64(t); | ||
461 | +} | ||
462 | + | ||
463 | +static void gen_ursra_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
464 | +{ | ||
465 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
466 | + | ||
467 | + if (sh == (8 << vece)) { | ||
468 | + tcg_gen_shri_vec(vece, t, a, sh - 1); | ||
469 | + } else { | ||
470 | + gen_urshr_vec(vece, t, a, sh); | ||
471 | + } | ||
472 | + tcg_gen_add_vec(vece, d, d, t); | ||
473 | + tcg_temp_free_vec(t); | ||
474 | +} | ||
475 | + | ||
476 | +void gen_gvec_ursra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
477 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz) | ||
478 | +{ | ||
479 | + static const TCGOpcode vecop_list[] = { | ||
480 | + INDEX_op_shri_vec, INDEX_op_add_vec, 0 | ||
481 | + }; | ||
482 | + static const GVecGen2i ops[4] = { | ||
483 | + { .fni8 = gen_ursra8_i64, | ||
484 | + .fniv = gen_ursra_vec, | ||
485 | + .fno = gen_helper_gvec_ursra_b, | ||
486 | + .opt_opc = vecop_list, | ||
487 | + .load_dest = true, | ||
488 | + .vece = MO_8 }, | ||
489 | + { .fni8 = gen_ursra16_i64, | ||
490 | + .fniv = gen_ursra_vec, | ||
491 | + .fno = gen_helper_gvec_ursra_h, | ||
492 | + .opt_opc = vecop_list, | ||
493 | + .load_dest = true, | ||
494 | + .vece = MO_16 }, | ||
495 | + { .fni4 = gen_ursra32_i32, | ||
496 | + .fniv = gen_ursra_vec, | ||
497 | + .fno = gen_helper_gvec_ursra_s, | ||
498 | + .opt_opc = vecop_list, | ||
499 | + .load_dest = true, | ||
500 | + .vece = MO_32 }, | ||
501 | + { .fni8 = gen_ursra64_i64, | ||
502 | + .fniv = gen_ursra_vec, | ||
503 | + .fno = gen_helper_gvec_ursra_d, | ||
504 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
505 | + .opt_opc = vecop_list, | ||
506 | + .load_dest = true, | ||
507 | + .vece = MO_64 }, | ||
508 | + }; | ||
509 | + | ||
510 | + /* tszimm encoding produces immediates in the range [1..esize] */ | ||
511 | + tcg_debug_assert(shift > 0); | ||
512 | + tcg_debug_assert(shift <= (8 << vece)); | ||
513 | + | ||
514 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, opr_sz, max_sz, shift, &ops[vece]); | ||
515 | +} | ||
516 | + | ||
517 | static void gen_shr8_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
70 | { | 518 | { |
71 | VirtMachineState *vms = VIRT_MACHINE(machine); | 519 | uint64_t mask = dup_const(MO_8, 0xff >> shift); |
72 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | 520 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
73 | /* We can probe only here because during property set | 521 | } |
74 | * KVM is not available yet | 522 | return 0; |
75 | */ | 523 | |
76 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || | 524 | + case 2: /* VRSHR */ |
77 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { | 525 | + /* Right shift comes here negative. */ |
78 | - if (!kvm_enabled()) { | 526 | + shift = -shift; |
79 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | 527 | + if (u) { |
80 | - error_report("gic-version=host requires KVM"); | 528 | + gen_gvec_urshr(size, rd_ofs, rm_ofs, shift, |
81 | - exit(1); | 529 | + vec_size, vec_size); |
82 | - } else { | 530 | + } else { |
83 | - /* "max": currently means 3 for TCG */ | 531 | + gen_gvec_srshr(size, rd_ofs, rm_ofs, shift, |
84 | - vms->gic_version = VIRT_GIC_VERSION_3; | 532 | + vec_size, vec_size); |
85 | - } | 533 | + } |
86 | - } else { | 534 | + return 0; |
87 | - vms->gic_version = kvm_arm_vgic_probe(); | 535 | + |
88 | - if (!vms->gic_version) { | 536 | + case 3: /* VRSRA */ |
89 | - error_report( | 537 | + /* Right shift comes here negative. */ |
90 | - "Unable to determine GIC version supported by host"); | 538 | + shift = -shift; |
91 | - exit(1); | 539 | + if (u) { |
92 | - } | 540 | + gen_gvec_ursra(size, rd_ofs, rm_ofs, shift, |
93 | - } | 541 | + vec_size, vec_size); |
94 | - } | 542 | + } else { |
95 | + finalize_gic_version(vms); | 543 | + gen_gvec_srsra(size, rd_ofs, rm_ofs, shift, |
96 | 544 | + vec_size, vec_size); | |
97 | if (!cpu_type_valid(machine->cpu_type)) { | 545 | + } |
98 | error_report("mach-virt: CPU type %s not supported", machine->cpu_type); | 546 | + return 0; |
99 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | 547 | + |
100 | "Set on/off to enable/disable using " | 548 | case 4: /* VSRI */ |
101 | "physical address space above 32 bits", | 549 | if (!u) { |
102 | NULL); | 550 | return 1; |
103 | - /* Default GIC type is v2 */ | 551 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
104 | - vms->gic_version = VIRT_GIC_VERSION_2; | 552 | neon_load_reg64(cpu_V0, rm + pass); |
105 | + vms->gic_version = VIRT_GIC_VERSION_NOSEL; | 553 | tcg_gen_movi_i64(cpu_V1, imm); |
106 | object_property_add_str(obj, "gic-version", virt_get_gic_version, | 554 | switch (op) { |
107 | virt_set_gic_version, NULL); | 555 | - case 2: /* VRSHR */ |
108 | object_property_set_description(obj, "gic-version", | 556 | - case 3: /* VRSRA */ |
557 | - if (u) | ||
558 | - gen_helper_neon_rshl_u64(cpu_V0, cpu_V0, cpu_V1); | ||
559 | - else | ||
560 | - gen_helper_neon_rshl_s64(cpu_V0, cpu_V0, cpu_V1); | ||
561 | - break; | ||
562 | case 6: /* VQSHLU */ | ||
563 | gen_helper_neon_qshlu_s64(cpu_V0, cpu_env, | ||
564 | cpu_V0, cpu_V1); | ||
565 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
566 | default: | ||
567 | g_assert_not_reached(); | ||
568 | } | ||
569 | - if (op == 3) { | ||
570 | - /* Accumulate. */ | ||
571 | - neon_load_reg64(cpu_V1, rd + pass); | ||
572 | - tcg_gen_add_i64(cpu_V0, cpu_V0, cpu_V1); | ||
573 | - } | ||
574 | neon_store_reg64(cpu_V0, rd + pass); | ||
575 | } else { /* size < 3 */ | ||
576 | /* Operands in T0 and T1. */ | ||
577 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
578 | tmp2 = tcg_temp_new_i32(); | ||
579 | tcg_gen_movi_i32(tmp2, imm); | ||
580 | switch (op) { | ||
581 | - case 2: /* VRSHR */ | ||
582 | - case 3: /* VRSRA */ | ||
583 | - GEN_NEON_INTEGER_OP(rshl); | ||
584 | - break; | ||
585 | case 6: /* VQSHLU */ | ||
586 | switch (size) { | ||
587 | case 0: | ||
588 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
589 | g_assert_not_reached(); | ||
590 | } | ||
591 | tcg_temp_free_i32(tmp2); | ||
592 | - | ||
593 | - if (op == 3) { | ||
594 | - /* Accumulate. */ | ||
595 | - tmp2 = neon_load_reg(rd, pass); | ||
596 | - gen_neon_add(size, tmp, tmp2); | ||
597 | - tcg_temp_free_i32(tmp2); | ||
598 | - } | ||
599 | neon_store_reg(rd, pass, tmp); | ||
600 | } | ||
601 | } /* for pass */ | ||
602 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
603 | index XXXXXXX..XXXXXXX 100644 | ||
604 | --- a/target/arm/vec_helper.c | ||
605 | +++ b/target/arm/vec_helper.c | ||
606 | @@ -XXX,XX +XXX,XX @@ DO_SRA(gvec_usra_d, uint64_t) | ||
607 | |||
608 | #undef DO_SRA | ||
609 | |||
610 | +#define DO_RSHR(NAME, TYPE) \ | ||
611 | +void HELPER(NAME)(void *vd, void *vn, uint32_t desc) \ | ||
612 | +{ \ | ||
613 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
614 | + int shift = simd_data(desc); \ | ||
615 | + TYPE *d = vd, *n = vn; \ | ||
616 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | ||
617 | + TYPE tmp = n[i] >> (shift - 1); \ | ||
618 | + d[i] = (tmp >> 1) + (tmp & 1); \ | ||
619 | + } \ | ||
620 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
621 | +} | ||
622 | + | ||
623 | +DO_RSHR(gvec_srshr_b, int8_t) | ||
624 | +DO_RSHR(gvec_srshr_h, int16_t) | ||
625 | +DO_RSHR(gvec_srshr_s, int32_t) | ||
626 | +DO_RSHR(gvec_srshr_d, int64_t) | ||
627 | + | ||
628 | +DO_RSHR(gvec_urshr_b, uint8_t) | ||
629 | +DO_RSHR(gvec_urshr_h, uint16_t) | ||
630 | +DO_RSHR(gvec_urshr_s, uint32_t) | ||
631 | +DO_RSHR(gvec_urshr_d, uint64_t) | ||
632 | + | ||
633 | +#undef DO_RSHR | ||
634 | + | ||
635 | +#define DO_RSRA(NAME, TYPE) \ | ||
636 | +void HELPER(NAME)(void *vd, void *vn, uint32_t desc) \ | ||
637 | +{ \ | ||
638 | + intptr_t i, oprsz = simd_oprsz(desc); \ | ||
639 | + int shift = simd_data(desc); \ | ||
640 | + TYPE *d = vd, *n = vn; \ | ||
641 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ | ||
642 | + TYPE tmp = n[i] >> (shift - 1); \ | ||
643 | + d[i] += (tmp >> 1) + (tmp & 1); \ | ||
644 | + } \ | ||
645 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ | ||
646 | +} | ||
647 | + | ||
648 | +DO_RSRA(gvec_srsra_b, int8_t) | ||
649 | +DO_RSRA(gvec_srsra_h, int16_t) | ||
650 | +DO_RSRA(gvec_srsra_s, int32_t) | ||
651 | +DO_RSRA(gvec_srsra_d, int64_t) | ||
652 | + | ||
653 | +DO_RSRA(gvec_ursra_b, uint8_t) | ||
654 | +DO_RSRA(gvec_ursra_h, uint16_t) | ||
655 | +DO_RSRA(gvec_ursra_s, uint32_t) | ||
656 | +DO_RSRA(gvec_ursra_d, uint64_t) | ||
657 | + | ||
658 | +#undef DO_RSRA | ||
659 | + | ||
660 | /* | ||
661 | * Convert float16 to float32, raising no exceptions and | ||
662 | * preserving exceptional values, including SNaN. | ||
109 | -- | 663 | -- |
110 | 2.20.1 | 664 | 2.20.1 |
111 | 665 | ||
112 | 666 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner System on Chip families sun4i and above contain | 3 | The functions eliminate duplication of the special cases for |
4 | an integrated storage controller for Secure Digital (SD) and | 4 | this operation. They match up with the GVecGen2iFn typedef. |
5 | Multi Media Card (MMC) interfaces. This commit adds support | 5 | |
6 | for the Allwinner SD/MMC storage controller with the following | 6 | Add out-of-line helpers. We got away with only having inline |
7 | emulated features: | 7 | expanders because the neon vector size is only 16 bytes, and |
8 | 8 | we know that the inline expansion will always succeed. | |
9 | * DMA transfers | 9 | When we reuse this for SVE, tcg-gvec-op may decide to use an |
10 | * Direct FIFO I/O | 10 | out-of-line helper due to longer vector lengths. |
11 | * Short/Long format command responses | 11 | |
12 | * Auto-Stop command (CMD12) | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | * Insert & remove card detection | 13 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
14 | 14 | Message-id: 20200513163245.17915-4-richard.henderson@linaro.org | |
15 | The following boards are extended with the SD host controller: | ||
16 | |||
17 | * Cubieboard (hw/arm/cubieboard.c) | ||
18 | * Orange Pi PC (hw/arm/orangepi.c) | ||
19 | |||
20 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
21 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
22 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
23 | Message-id: 20200311221854.30370-9-nieklinnenbank@gmail.com | ||
24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | --- | 16 | --- |
26 | hw/sd/Makefile.objs | 1 + | 17 | target/arm/helper.h | 10 ++ |
27 | include/hw/arm/allwinner-a10.h | 2 + | 18 | target/arm/translate.h | 7 +- |
28 | include/hw/arm/allwinner-h3.h | 3 + | 19 | target/arm/translate-a64.c | 20 +--- |
29 | include/hw/sd/allwinner-sdhost.h | 135 +++++ | 20 | target/arm/translate.c | 186 +++++++++++++++++++++---------------- |
30 | hw/arm/allwinner-a10.c | 11 + | 21 | target/arm/vec_helper.c | 38 ++++++++ |
31 | hw/arm/allwinner-h3.c | 15 +- | 22 | 5 files changed, 160 insertions(+), 101 deletions(-) |
32 | hw/arm/cubieboard.c | 15 + | 23 | |
33 | hw/arm/orangepi.c | 16 + | 24 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
34 | hw/sd/allwinner-sdhost.c | 854 +++++++++++++++++++++++++++++++ | ||
35 | hw/arm/Kconfig | 1 + | ||
36 | hw/sd/trace-events | 7 + | ||
37 | 11 files changed, 1059 insertions(+), 1 deletion(-) | ||
38 | create mode 100644 include/hw/sd/allwinner-sdhost.h | ||
39 | create mode 100644 hw/sd/allwinner-sdhost.c | ||
40 | |||
41 | diff --git a/hw/sd/Makefile.objs b/hw/sd/Makefile.objs | ||
42 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/hw/sd/Makefile.objs | 26 | --- a/target/arm/helper.h |
44 | +++ b/hw/sd/Makefile.objs | 27 | +++ b/target/arm/helper.h |
45 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_SD) += sd.o core.o sdmmc-internal.o | 28 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(gvec_ursra_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
46 | common-obj-$(CONFIG_SDHCI) += sdhci.o | 29 | DEF_HELPER_FLAGS_3(gvec_ursra_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
47 | common-obj-$(CONFIG_SDHCI_PCI) += sdhci-pci.o | 30 | DEF_HELPER_FLAGS_3(gvec_ursra_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
48 | 31 | ||
49 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sdhost.o | 32 | +DEF_HELPER_FLAGS_3(gvec_sri_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
50 | common-obj-$(CONFIG_MILKYMIST) += milkymist-memcard.o | 33 | +DEF_HELPER_FLAGS_3(gvec_sri_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
51 | common-obj-$(CONFIG_OMAP) += omap_mmc.o | 34 | +DEF_HELPER_FLAGS_3(gvec_sri_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
52 | common-obj-$(CONFIG_PXA2XX) += pxa2xx_mmci.o | 35 | +DEF_HELPER_FLAGS_3(gvec_sri_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
53 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 36 | + |
37 | +DEF_HELPER_FLAGS_3(gvec_sli_b, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
38 | +DEF_HELPER_FLAGS_3(gvec_sli_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
39 | +DEF_HELPER_FLAGS_3(gvec_sli_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_3(gvec_sli_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
41 | + | ||
42 | #ifdef TARGET_AARCH64 | ||
43 | #include "helper-a64.h" | ||
44 | #include "helper-sve.h" | ||
45 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
55 | --- a/include/hw/arm/allwinner-a10.h | 47 | --- a/target/arm/translate.h |
56 | +++ b/include/hw/arm/allwinner-a10.h | 48 | +++ b/target/arm/translate.h |
57 | @@ -XXX,XX +XXX,XX @@ | 49 | @@ -XXX,XX +XXX,XX @@ extern const GVecGen3 mls_op[4]; |
58 | #include "hw/timer/allwinner-a10-pit.h" | 50 | extern const GVecGen3 cmtst_op[4]; |
59 | #include "hw/intc/allwinner-a10-pic.h" | 51 | extern const GVecGen3 sshl_op[4]; |
60 | #include "hw/net/allwinner_emac.h" | 52 | extern const GVecGen3 ushl_op[4]; |
61 | +#include "hw/sd/allwinner-sdhost.h" | 53 | -extern const GVecGen2i sri_op[4]; |
62 | #include "hw/ide/ahci.h" | 54 | -extern const GVecGen2i sli_op[4]; |
63 | #include "hw/usb/hcd-ohci.h" | 55 | extern const GVecGen4 uqadd_op[4]; |
64 | #include "hw/usb/hcd-ehci.h" | 56 | extern const GVecGen4 sqadd_op[4]; |
65 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | 57 | extern const GVecGen4 uqsub_op[4]; |
66 | AwA10PICState intc; | 58 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_srsra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
67 | AwEmacState emac; | 59 | void gen_gvec_ursra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
68 | AllwinnerAHCIState sata; | 60 | int64_t shift, uint32_t opr_sz, uint32_t max_sz); |
69 | + AwSdHostState mmc0; | 61 | |
70 | MemoryRegion sram_a; | 62 | +void gen_gvec_sri(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
71 | EHCISysBusState ehci[AW_A10_NUM_USB]; | 63 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz); |
72 | OHCISysBusState ohci[AW_A10_NUM_USB]; | 64 | +void gen_gvec_sli(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
73 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 65 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz); |
66 | + | ||
67 | /* | ||
68 | * Forward to the isar_feature_* tests given a DisasContext pointer. | ||
69 | */ | ||
70 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
74 | index XXXXXXX..XXXXXXX 100644 | 71 | index XXXXXXX..XXXXXXX 100644 |
75 | --- a/include/hw/arm/allwinner-h3.h | 72 | --- a/target/arm/translate-a64.c |
76 | +++ b/include/hw/arm/allwinner-h3.h | 73 | +++ b/target/arm/translate-a64.c |
77 | @@ -XXX,XX +XXX,XX @@ | 74 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op2(DisasContext *s, bool is_q, int rd, |
78 | #include "hw/misc/allwinner-cpucfg.h" | 75 | is_q ? 16 : 8, vec_full_reg_size(s), gvec_op); |
79 | #include "hw/misc/allwinner-h3-sysctrl.h" | 76 | } |
80 | #include "hw/misc/allwinner-sid.h" | 77 | |
81 | +#include "hw/sd/allwinner-sdhost.h" | 78 | -/* Expand a 2-operand + immediate AdvSIMD vector operation using |
82 | #include "target/arm/cpu.h" | 79 | - * an op descriptor. |
83 | 80 | - */ | |
84 | /** | 81 | -static void gen_gvec_op2i(DisasContext *s, bool is_q, int rd, |
85 | @@ -XXX,XX +XXX,XX @@ enum { | 82 | - int rn, int64_t imm, const GVecGen2i *gvec_op) |
86 | AW_H3_SRAM_A2, | 83 | -{ |
87 | AW_H3_SRAM_C, | 84 | - tcg_gen_gvec_2i(vec_full_reg_offset(s, rd), vec_full_reg_offset(s, rn), |
88 | AW_H3_SYSCTRL, | 85 | - is_q ? 16 : 8, vec_full_reg_size(s), imm, gvec_op); |
89 | + AW_H3_MMC0, | 86 | -} |
90 | AW_H3_SID, | 87 | - |
91 | AW_H3_EHCI0, | 88 | /* Expand a 3-operand AdvSIMD vector operation using an op descriptor. */ |
92 | AW_H3_OHCI0, | 89 | static void gen_gvec_op3(DisasContext *s, bool is_q, int rd, |
93 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | 90 | int rn, int rm, const GVecGen3 *gvec_op) |
94 | AwCpuCfgState cpucfg; | 91 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, |
95 | AwH3SysCtrlState sysctrl; | 92 | gen_gvec_fn2i(s, is_q, rd, rn, shift, |
96 | AwSidState sid; | 93 | is_u ? gen_gvec_usra : gen_gvec_ssra, size); |
97 | + AwSdHostState mmc0; | 94 | return; |
98 | GICState gic; | 95 | + |
99 | MemoryRegion sram_a1; | 96 | case 0x08: /* SRI */ |
100 | MemoryRegion sram_a2; | 97 | - /* Shift count same as element size is valid but does nothing. */ |
101 | diff --git a/include/hw/sd/allwinner-sdhost.h b/include/hw/sd/allwinner-sdhost.h | 98 | - if (shift == 8 << size) { |
102 | new file mode 100644 | 99 | - goto done; |
103 | index XXXXXXX..XXXXXXX | 100 | - } |
104 | --- /dev/null | 101 | - gen_gvec_op2i(s, is_q, rd, rn, shift, &sri_op[size]); |
105 | +++ b/include/hw/sd/allwinner-sdhost.h | 102 | + gen_gvec_fn2i(s, is_q, rd, rn, shift, gen_gvec_sri, size); |
106 | @@ -XXX,XX +XXX,XX @@ | 103 | return; |
107 | +/* | 104 | |
108 | + * Allwinner (sun4i and above) SD Host Controller emulation | 105 | case 0x00: /* SSHR / USHR */ |
109 | + * | 106 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, |
110 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | 107 | } |
111 | + * | 108 | tcg_temp_free_i64(tcg_round); |
112 | + * This program is free software: you can redistribute it and/or modify | 109 | |
113 | + * it under the terms of the GNU General Public License as published by | 110 | - done: |
114 | + * the Free Software Foundation, either version 2 of the License, or | 111 | clear_vec_high(s, is_q, rd); |
115 | + * (at your option) any later version. | 112 | } |
116 | + * | 113 | |
117 | + * This program is distributed in the hope that it will be useful, | 114 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shli(DisasContext *s, bool is_q, bool insert, |
118 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 115 | } |
119 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 116 | |
120 | + * GNU General Public License for more details. | 117 | if (insert) { |
121 | + * | 118 | - gen_gvec_op2i(s, is_q, rd, rn, shift, &sli_op[size]); |
122 | + * You should have received a copy of the GNU General Public License | 119 | + gen_gvec_fn2i(s, is_q, rd, rn, shift, gen_gvec_sli, size); |
123 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | 120 | } else { |
124 | + */ | 121 | gen_gvec_fn2i(s, is_q, rd, rn, shift, tcg_gen_gvec_shli, size); |
125 | + | 122 | } |
126 | +#ifndef HW_SD_ALLWINNER_SDHOST_H | 123 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
127 | +#define HW_SD_ALLWINNER_SDHOST_H | ||
128 | + | ||
129 | +#include "qom/object.h" | ||
130 | +#include "hw/sysbus.h" | ||
131 | +#include "hw/sd/sd.h" | ||
132 | + | ||
133 | +/** | ||
134 | + * Object model types | ||
135 | + * @{ | ||
136 | + */ | ||
137 | + | ||
138 | +/** Generic Allwinner SD Host Controller (abstract) */ | ||
139 | +#define TYPE_AW_SDHOST "allwinner-sdhost" | ||
140 | + | ||
141 | +/** Allwinner sun4i family (A10, A12) */ | ||
142 | +#define TYPE_AW_SDHOST_SUN4I TYPE_AW_SDHOST "-sun4i" | ||
143 | + | ||
144 | +/** Allwinner sun5i family and newer (A13, H2+, H3, etc) */ | ||
145 | +#define TYPE_AW_SDHOST_SUN5I TYPE_AW_SDHOST "-sun5i" | ||
146 | + | ||
147 | +/** @} */ | ||
148 | + | ||
149 | +/** | ||
150 | + * Object model macros | ||
151 | + * @{ | ||
152 | + */ | ||
153 | + | ||
154 | +#define AW_SDHOST(obj) \ | ||
155 | + OBJECT_CHECK(AwSdHostState, (obj), TYPE_AW_SDHOST) | ||
156 | +#define AW_SDHOST_CLASS(klass) \ | ||
157 | + OBJECT_CLASS_CHECK(AwSdHostClass, (klass), TYPE_AW_SDHOST) | ||
158 | +#define AW_SDHOST_GET_CLASS(obj) \ | ||
159 | + OBJECT_GET_CLASS(AwSdHostClass, (obj), TYPE_AW_SDHOST) | ||
160 | + | ||
161 | +/** @} */ | ||
162 | + | ||
163 | +/** | ||
164 | + * Allwinner SD Host Controller object instance state. | ||
165 | + */ | ||
166 | +typedef struct AwSdHostState { | ||
167 | + /*< private >*/ | ||
168 | + SysBusDevice busdev; | ||
169 | + /*< public >*/ | ||
170 | + | ||
171 | + /** Secure Digital (SD) bus, which connects to SD card (if present) */ | ||
172 | + SDBus sdbus; | ||
173 | + | ||
174 | + /** Maps I/O registers in physical memory */ | ||
175 | + MemoryRegion iomem; | ||
176 | + | ||
177 | + /** Interrupt output signal to notify CPU */ | ||
178 | + qemu_irq irq; | ||
179 | + | ||
180 | + /** Number of bytes left in current DMA transfer */ | ||
181 | + uint32_t transfer_cnt; | ||
182 | + | ||
183 | + /** | ||
184 | + * @name Hardware Registers | ||
185 | + * @{ | ||
186 | + */ | ||
187 | + | ||
188 | + uint32_t global_ctl; /**< Global Control */ | ||
189 | + uint32_t clock_ctl; /**< Clock Control */ | ||
190 | + uint32_t timeout; /**< Timeout */ | ||
191 | + uint32_t bus_width; /**< Bus Width */ | ||
192 | + uint32_t block_size; /**< Block Size */ | ||
193 | + uint32_t byte_count; /**< Byte Count */ | ||
194 | + | ||
195 | + uint32_t command; /**< Command */ | ||
196 | + uint32_t command_arg; /**< Command Argument */ | ||
197 | + uint32_t response[4]; /**< Command Response */ | ||
198 | + | ||
199 | + uint32_t irq_mask; /**< Interrupt Mask */ | ||
200 | + uint32_t irq_status; /**< Raw Interrupt Status */ | ||
201 | + uint32_t status; /**< Status */ | ||
202 | + | ||
203 | + uint32_t fifo_wlevel; /**< FIFO Water Level */ | ||
204 | + uint32_t fifo_func_sel; /**< FIFO Function Select */ | ||
205 | + uint32_t debug_enable; /**< Debug Enable */ | ||
206 | + uint32_t auto12_arg; /**< Auto Command 12 Argument */ | ||
207 | + uint32_t newtiming_set; /**< SD New Timing Set */ | ||
208 | + uint32_t newtiming_debug; /**< SD New Timing Debug */ | ||
209 | + uint32_t hardware_rst; /**< Hardware Reset */ | ||
210 | + uint32_t dmac; /**< Internal DMA Controller Control */ | ||
211 | + uint32_t desc_base; /**< Descriptor List Base Address */ | ||
212 | + uint32_t dmac_status; /**< Internal DMA Controller Status */ | ||
213 | + uint32_t dmac_irq; /**< Internal DMA Controller IRQ Enable */ | ||
214 | + uint32_t card_threshold; /**< Card Threshold Control */ | ||
215 | + uint32_t startbit_detect; /**< eMMC DDR Start Bit Detection Control */ | ||
216 | + uint32_t response_crc; /**< Response CRC */ | ||
217 | + uint32_t data_crc[8]; /**< Data CRC */ | ||
218 | + uint32_t status_crc; /**< Status CRC */ | ||
219 | + | ||
220 | + /** @} */ | ||
221 | + | ||
222 | +} AwSdHostState; | ||
223 | + | ||
224 | +/** | ||
225 | + * Allwinner SD Host Controller class-level struct. | ||
226 | + * | ||
227 | + * This struct is filled by each sunxi device specific code | ||
228 | + * such that the generic code can use this struct to support | ||
229 | + * all devices. | ||
230 | + */ | ||
231 | +typedef struct AwSdHostClass { | ||
232 | + /*< private >*/ | ||
233 | + SysBusDeviceClass parent_class; | ||
234 | + /*< public >*/ | ||
235 | + | ||
236 | + /** Maximum buffer size in bytes per DMA descriptor */ | ||
237 | + size_t max_desc_size; | ||
238 | + | ||
239 | +} AwSdHostClass; | ||
240 | + | ||
241 | +#endif /* HW_SD_ALLWINNER_SDHOST_H */ | ||
242 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
243 | index XXXXXXX..XXXXXXX 100644 | 124 | index XXXXXXX..XXXXXXX 100644 |
244 | --- a/hw/arm/allwinner-a10.c | 125 | --- a/target/arm/translate.c |
245 | +++ b/hw/arm/allwinner-a10.c | 126 | +++ b/target/arm/translate.c |
246 | @@ -XXX,XX +XXX,XX @@ | 127 | @@ -XXX,XX +XXX,XX @@ static void gen_shr64_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) |
247 | #include "hw/boards.h" | 128 | |
248 | #include "hw/usb/hcd-ohci.h" | 129 | static void gen_shr_ins_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) |
249 | 130 | { | |
250 | +#define AW_A10_MMC0_BASE 0x01c0f000 | 131 | - if (sh == 0) { |
251 | #define AW_A10_PIC_REG_BASE 0x01c20400 | 132 | - tcg_gen_mov_vec(d, a); |
252 | #define AW_A10_PIT_REG_BASE 0x01c20c00 | 133 | - } else { |
253 | #define AW_A10_UART0_REG_BASE 0x01c28000 | 134 | - TCGv_vec t = tcg_temp_new_vec_matching(d); |
254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | 135 | - TCGv_vec m = tcg_temp_new_vec_matching(d); |
255 | sizeof(s->ohci[i]), TYPE_SYSBUS_OHCI); | 136 | + TCGv_vec t = tcg_temp_new_vec_matching(d); |
256 | } | 137 | + TCGv_vec m = tcg_temp_new_vec_matching(d); |
257 | } | 138 | |
258 | + | 139 | - tcg_gen_dupi_vec(vece, m, MAKE_64BIT_MASK((8 << vece) - sh, sh)); |
259 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | 140 | - tcg_gen_shri_vec(vece, t, a, sh); |
260 | + TYPE_AW_SDHOST_SUN4I); | 141 | - tcg_gen_and_vec(vece, d, d, m); |
142 | - tcg_gen_or_vec(vece, d, d, t); | ||
143 | + tcg_gen_dupi_vec(vece, m, MAKE_64BIT_MASK((8 << vece) - sh, sh)); | ||
144 | + tcg_gen_shri_vec(vece, t, a, sh); | ||
145 | + tcg_gen_and_vec(vece, d, d, m); | ||
146 | + tcg_gen_or_vec(vece, d, d, t); | ||
147 | |||
148 | - tcg_temp_free_vec(t); | ||
149 | - tcg_temp_free_vec(m); | ||
150 | - } | ||
151 | + tcg_temp_free_vec(t); | ||
152 | + tcg_temp_free_vec(m); | ||
261 | } | 153 | } |
262 | 154 | ||
263 | static void aw_a10_realize(DeviceState *dev, Error **errp) | 155 | -static const TCGOpcode vecop_list_sri[] = { INDEX_op_shri_vec, 0 }; |
264 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | 156 | +void gen_gvec_sri(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
265 | qdev_get_gpio_in(dev, 64 + i)); | 157 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz) |
266 | } | ||
267 | } | ||
268 | + | ||
269 | + /* SD/MMC */ | ||
270 | + qdev_init_nofail(DEVICE(&s->mmc0)); | ||
271 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE); | ||
272 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); | ||
273 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
274 | + "sd-bus", &error_abort); | ||
275 | } | ||
276 | |||
277 | static void aw_a10_class_init(ObjectClass *oc, void *data) | ||
278 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
279 | index XXXXXXX..XXXXXXX 100644 | ||
280 | --- a/hw/arm/allwinner-h3.c | ||
281 | +++ b/hw/arm/allwinner-h3.c | ||
282 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
283 | [AW_H3_SRAM_A2] = 0x00044000, | ||
284 | [AW_H3_SRAM_C] = 0x00010000, | ||
285 | [AW_H3_SYSCTRL] = 0x01c00000, | ||
286 | + [AW_H3_MMC0] = 0x01c0f000, | ||
287 | [AW_H3_SID] = 0x01c14000, | ||
288 | [AW_H3_EHCI0] = 0x01c1a000, | ||
289 | [AW_H3_OHCI0] = 0x01c1a400, | ||
290 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
291 | { "lcd0", 0x01c0c000, 4 * KiB }, | ||
292 | { "lcd1", 0x01c0d000, 4 * KiB }, | ||
293 | { "ve", 0x01c0e000, 4 * KiB }, | ||
294 | - { "mmc0", 0x01c0f000, 4 * KiB }, | ||
295 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
296 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
297 | { "crypto", 0x01c15000, 4 * KiB }, | ||
298 | @@ -XXX,XX +XXX,XX @@ enum { | ||
299 | AW_H3_GIC_SPI_UART3 = 3, | ||
300 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
301 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
302 | + AW_H3_GIC_SPI_MMC0 = 60, | ||
303 | AW_H3_GIC_SPI_EHCI0 = 72, | ||
304 | AW_H3_GIC_SPI_OHCI0 = 73, | ||
305 | AW_H3_GIC_SPI_EHCI1 = 74, | ||
306 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
307 | TYPE_AW_SID); | ||
308 | object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
309 | "identifier", &error_abort); | ||
310 | + | ||
311 | + sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
312 | + TYPE_AW_SDHOST_SUN5I); | ||
313 | } | ||
314 | |||
315 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
316 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
317 | qdev_init_nofail(DEVICE(&s->sid)); | ||
318 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
319 | |||
320 | + /* SD/MMC */ | ||
321 | + qdev_init_nofail(DEVICE(&s->mmc0)); | ||
322 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, s->memmap[AW_H3_MMC0]); | ||
323 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, | ||
324 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_MMC0)); | ||
325 | + | ||
326 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
327 | + "sd-bus", &error_abort); | ||
328 | + | ||
329 | /* Universal Serial Bus */ | ||
330 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
331 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
332 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | ||
333 | index XXXXXXX..XXXXXXX 100644 | ||
334 | --- a/hw/arm/cubieboard.c | ||
335 | +++ b/hw/arm/cubieboard.c | ||
336 | @@ -XXX,XX +XXX,XX @@ | ||
337 | #include "sysemu/sysemu.h" | ||
338 | #include "hw/sysbus.h" | ||
339 | #include "hw/boards.h" | ||
340 | +#include "hw/qdev-properties.h" | ||
341 | #include "hw/arm/allwinner-a10.h" | ||
342 | |||
343 | static struct arm_boot_info cubieboard_binfo = { | ||
344 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
345 | { | ||
346 | AwA10State *a10; | ||
347 | Error *err = NULL; | ||
348 | + DriveInfo *di; | ||
349 | + BlockBackend *blk; | ||
350 | + BusState *bus; | ||
351 | + DeviceState *carddev; | ||
352 | |||
353 | /* BIOS is not supported by this board */ | ||
354 | if (bios_name) { | ||
355 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | ||
356 | exit(1); | ||
357 | } | ||
358 | |||
359 | + /* Retrieve SD bus */ | ||
360 | + di = drive_get_next(IF_SD); | ||
361 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
362 | + bus = qdev_get_child_bus(DEVICE(a10), "sd-bus"); | ||
363 | + | ||
364 | + /* Plug in SD card */ | ||
365 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
366 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
367 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
368 | + | ||
369 | memory_region_add_subregion(get_system_memory(), AW_A10_SDRAM_BASE, | ||
370 | machine->ram); | ||
371 | |||
372 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
373 | index XXXXXXX..XXXXXXX 100644 | ||
374 | --- a/hw/arm/orangepi.c | ||
375 | +++ b/hw/arm/orangepi.c | ||
376 | @@ -XXX,XX +XXX,XX @@ static struct arm_boot_info orangepi_binfo = { | ||
377 | static void orangepi_init(MachineState *machine) | ||
378 | { | ||
379 | AwH3State *h3; | ||
380 | + DriveInfo *di; | ||
381 | + BlockBackend *blk; | ||
382 | + BusState *bus; | ||
383 | + DeviceState *carddev; | ||
384 | |||
385 | /* BIOS is not supported by this board */ | ||
386 | if (bios_name) { | ||
387 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
388 | /* Mark H3 object realized */ | ||
389 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
390 | |||
391 | + /* Retrieve SD bus */ | ||
392 | + di = drive_get_next(IF_SD); | ||
393 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
394 | + bus = qdev_get_child_bus(DEVICE(h3), "sd-bus"); | ||
395 | + | ||
396 | + /* Plug in SD card */ | ||
397 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
398 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
399 | + object_property_set_bool(OBJECT(carddev), true, "realized", &error_fatal); | ||
400 | + | ||
401 | /* SDRAM */ | ||
402 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | ||
403 | machine->ram); | ||
404 | @@ -XXX,XX +XXX,XX @@ static void orangepi_machine_init(MachineClass *mc) | ||
405 | { | ||
406 | mc->desc = "Orange Pi PC"; | ||
407 | mc->init = orangepi_init; | ||
408 | + mc->block_default_type = IF_SD; | ||
409 | + mc->units_per_default_bus = 1; | ||
410 | mc->min_cpus = AW_H3_NUM_CPUS; | ||
411 | mc->max_cpus = AW_H3_NUM_CPUS; | ||
412 | mc->default_cpus = AW_H3_NUM_CPUS; | ||
413 | diff --git a/hw/sd/allwinner-sdhost.c b/hw/sd/allwinner-sdhost.c | ||
414 | new file mode 100644 | ||
415 | index XXXXXXX..XXXXXXX | ||
416 | --- /dev/null | ||
417 | +++ b/hw/sd/allwinner-sdhost.c | ||
418 | @@ -XXX,XX +XXX,XX @@ | ||
419 | +/* | ||
420 | + * Allwinner (sun4i and above) SD Host Controller emulation | ||
421 | + * | ||
422 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
423 | + * | ||
424 | + * This program is free software: you can redistribute it and/or modify | ||
425 | + * it under the terms of the GNU General Public License as published by | ||
426 | + * the Free Software Foundation, either version 2 of the License, or | ||
427 | + * (at your option) any later version. | ||
428 | + * | ||
429 | + * This program is distributed in the hope that it will be useful, | ||
430 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
431 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
432 | + * GNU General Public License for more details. | ||
433 | + * | ||
434 | + * You should have received a copy of the GNU General Public License | ||
435 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
436 | + */ | ||
437 | + | ||
438 | +#include "qemu/osdep.h" | ||
439 | +#include "qemu/log.h" | ||
440 | +#include "qemu/module.h" | ||
441 | +#include "qemu/units.h" | ||
442 | +#include "sysemu/blockdev.h" | ||
443 | +#include "hw/irq.h" | ||
444 | +#include "hw/sd/allwinner-sdhost.h" | ||
445 | +#include "migration/vmstate.h" | ||
446 | +#include "trace.h" | ||
447 | + | ||
448 | +#define TYPE_AW_SDHOST_BUS "allwinner-sdhost-bus" | ||
449 | +#define AW_SDHOST_BUS(obj) \ | ||
450 | + OBJECT_CHECK(SDBus, (obj), TYPE_AW_SDHOST_BUS) | ||
451 | + | ||
452 | +/* SD Host register offsets */ | ||
453 | +enum { | ||
454 | + REG_SD_GCTL = 0x00, /* Global Control */ | ||
455 | + REG_SD_CKCR = 0x04, /* Clock Control */ | ||
456 | + REG_SD_TMOR = 0x08, /* Timeout */ | ||
457 | + REG_SD_BWDR = 0x0C, /* Bus Width */ | ||
458 | + REG_SD_BKSR = 0x10, /* Block Size */ | ||
459 | + REG_SD_BYCR = 0x14, /* Byte Count */ | ||
460 | + REG_SD_CMDR = 0x18, /* Command */ | ||
461 | + REG_SD_CAGR = 0x1C, /* Command Argument */ | ||
462 | + REG_SD_RESP0 = 0x20, /* Response Zero */ | ||
463 | + REG_SD_RESP1 = 0x24, /* Response One */ | ||
464 | + REG_SD_RESP2 = 0x28, /* Response Two */ | ||
465 | + REG_SD_RESP3 = 0x2C, /* Response Three */ | ||
466 | + REG_SD_IMKR = 0x30, /* Interrupt Mask */ | ||
467 | + REG_SD_MISR = 0x34, /* Masked Interrupt Status */ | ||
468 | + REG_SD_RISR = 0x38, /* Raw Interrupt Status */ | ||
469 | + REG_SD_STAR = 0x3C, /* Status */ | ||
470 | + REG_SD_FWLR = 0x40, /* FIFO Water Level */ | ||
471 | + REG_SD_FUNS = 0x44, /* FIFO Function Select */ | ||
472 | + REG_SD_DBGC = 0x50, /* Debug Enable */ | ||
473 | + REG_SD_A12A = 0x58, /* Auto command 12 argument */ | ||
474 | + REG_SD_NTSR = 0x5C, /* SD NewTiming Set */ | ||
475 | + REG_SD_SDBG = 0x60, /* SD newTiming Set Debug */ | ||
476 | + REG_SD_HWRST = 0x78, /* Hardware Reset Register */ | ||
477 | + REG_SD_DMAC = 0x80, /* Internal DMA Controller Control */ | ||
478 | + REG_SD_DLBA = 0x84, /* Descriptor List Base Address */ | ||
479 | + REG_SD_IDST = 0x88, /* Internal DMA Controller Status */ | ||
480 | + REG_SD_IDIE = 0x8C, /* Internal DMA Controller IRQ Enable */ | ||
481 | + REG_SD_THLDC = 0x100, /* Card Threshold Control */ | ||
482 | + REG_SD_DSBD = 0x10C, /* eMMC DDR Start Bit Detection Control */ | ||
483 | + REG_SD_RES_CRC = 0x110, /* Response CRC from card/eMMC */ | ||
484 | + REG_SD_DATA7_CRC = 0x114, /* CRC Data 7 from card/eMMC */ | ||
485 | + REG_SD_DATA6_CRC = 0x118, /* CRC Data 6 from card/eMMC */ | ||
486 | + REG_SD_DATA5_CRC = 0x11C, /* CRC Data 5 from card/eMMC */ | ||
487 | + REG_SD_DATA4_CRC = 0x120, /* CRC Data 4 from card/eMMC */ | ||
488 | + REG_SD_DATA3_CRC = 0x124, /* CRC Data 3 from card/eMMC */ | ||
489 | + REG_SD_DATA2_CRC = 0x128, /* CRC Data 2 from card/eMMC */ | ||
490 | + REG_SD_DATA1_CRC = 0x12C, /* CRC Data 1 from card/eMMC */ | ||
491 | + REG_SD_DATA0_CRC = 0x130, /* CRC Data 0 from card/eMMC */ | ||
492 | + REG_SD_CRC_STA = 0x134, /* CRC status from card/eMMC during write */ | ||
493 | + REG_SD_FIFO = 0x200, /* Read/Write FIFO */ | ||
494 | +}; | ||
495 | + | ||
496 | +/* SD Host register flags */ | ||
497 | +enum { | ||
498 | + SD_GCTL_FIFO_AC_MOD = (1 << 31), | ||
499 | + SD_GCTL_DDR_MOD_SEL = (1 << 10), | ||
500 | + SD_GCTL_CD_DBC_ENB = (1 << 8), | ||
501 | + SD_GCTL_DMA_ENB = (1 << 5), | ||
502 | + SD_GCTL_INT_ENB = (1 << 4), | ||
503 | + SD_GCTL_DMA_RST = (1 << 2), | ||
504 | + SD_GCTL_FIFO_RST = (1 << 1), | ||
505 | + SD_GCTL_SOFT_RST = (1 << 0), | ||
506 | +}; | ||
507 | + | ||
508 | +enum { | ||
509 | + SD_CMDR_LOAD = (1 << 31), | ||
510 | + SD_CMDR_CLKCHANGE = (1 << 21), | ||
511 | + SD_CMDR_WRITE = (1 << 10), | ||
512 | + SD_CMDR_AUTOSTOP = (1 << 12), | ||
513 | + SD_CMDR_DATA = (1 << 9), | ||
514 | + SD_CMDR_RESPONSE_LONG = (1 << 7), | ||
515 | + SD_CMDR_RESPONSE = (1 << 6), | ||
516 | + SD_CMDR_CMDID_MASK = (0x3f), | ||
517 | +}; | ||
518 | + | ||
519 | +enum { | ||
520 | + SD_RISR_CARD_REMOVE = (1 << 31), | ||
521 | + SD_RISR_CARD_INSERT = (1 << 30), | ||
522 | + SD_RISR_SDIO_INTR = (1 << 16), | ||
523 | + SD_RISR_AUTOCMD_DONE = (1 << 14), | ||
524 | + SD_RISR_DATA_COMPLETE = (1 << 3), | ||
525 | + SD_RISR_CMD_COMPLETE = (1 << 2), | ||
526 | + SD_RISR_NO_RESPONSE = (1 << 1), | ||
527 | +}; | ||
528 | + | ||
529 | +enum { | ||
530 | + SD_STAR_CARD_PRESENT = (1 << 8), | ||
531 | +}; | ||
532 | + | ||
533 | +enum { | ||
534 | + SD_IDST_INT_SUMMARY = (1 << 8), | ||
535 | + SD_IDST_RECEIVE_IRQ = (1 << 1), | ||
536 | + SD_IDST_TRANSMIT_IRQ = (1 << 0), | ||
537 | + SD_IDST_IRQ_MASK = (1 << 1) | (1 << 0) | (1 << 8), | ||
538 | + SD_IDST_WR_MASK = (0x3ff), | ||
539 | +}; | ||
540 | + | ||
541 | +/* SD Host register reset values */ | ||
542 | +enum { | ||
543 | + REG_SD_GCTL_RST = 0x00000300, | ||
544 | + REG_SD_CKCR_RST = 0x0, | ||
545 | + REG_SD_TMOR_RST = 0xFFFFFF40, | ||
546 | + REG_SD_BWDR_RST = 0x0, | ||
547 | + REG_SD_BKSR_RST = 0x00000200, | ||
548 | + REG_SD_BYCR_RST = 0x00000200, | ||
549 | + REG_SD_CMDR_RST = 0x0, | ||
550 | + REG_SD_CAGR_RST = 0x0, | ||
551 | + REG_SD_RESP_RST = 0x0, | ||
552 | + REG_SD_IMKR_RST = 0x0, | ||
553 | + REG_SD_MISR_RST = 0x0, | ||
554 | + REG_SD_RISR_RST = 0x0, | ||
555 | + REG_SD_STAR_RST = 0x00000100, | ||
556 | + REG_SD_FWLR_RST = 0x000F0000, | ||
557 | + REG_SD_FUNS_RST = 0x0, | ||
558 | + REG_SD_DBGC_RST = 0x0, | ||
559 | + REG_SD_A12A_RST = 0x0000FFFF, | ||
560 | + REG_SD_NTSR_RST = 0x00000001, | ||
561 | + REG_SD_SDBG_RST = 0x0, | ||
562 | + REG_SD_HWRST_RST = 0x00000001, | ||
563 | + REG_SD_DMAC_RST = 0x0, | ||
564 | + REG_SD_DLBA_RST = 0x0, | ||
565 | + REG_SD_IDST_RST = 0x0, | ||
566 | + REG_SD_IDIE_RST = 0x0, | ||
567 | + REG_SD_THLDC_RST = 0x0, | ||
568 | + REG_SD_DSBD_RST = 0x0, | ||
569 | + REG_SD_RES_CRC_RST = 0x0, | ||
570 | + REG_SD_DATA_CRC_RST = 0x0, | ||
571 | + REG_SD_CRC_STA_RST = 0x0, | ||
572 | + REG_SD_FIFO_RST = 0x0, | ||
573 | +}; | ||
574 | + | ||
575 | +/* Data transfer descriptor for DMA */ | ||
576 | +typedef struct TransferDescriptor { | ||
577 | + uint32_t status; /* Status flags */ | ||
578 | + uint32_t size; /* Data buffer size */ | ||
579 | + uint32_t addr; /* Data buffer address */ | ||
580 | + uint32_t next; /* Physical address of next descriptor */ | ||
581 | +} TransferDescriptor; | ||
582 | + | ||
583 | +/* Data transfer descriptor flags */ | ||
584 | +enum { | ||
585 | + DESC_STATUS_HOLD = (1 << 31), /* Set when descriptor is in use by DMA */ | ||
586 | + DESC_STATUS_ERROR = (1 << 30), /* Set when DMA transfer error occurred */ | ||
587 | + DESC_STATUS_CHAIN = (1 << 4), /* Indicates chained descriptor. */ | ||
588 | + DESC_STATUS_FIRST = (1 << 3), /* Set on the first descriptor */ | ||
589 | + DESC_STATUS_LAST = (1 << 2), /* Set on the last descriptor */ | ||
590 | + DESC_STATUS_NOIRQ = (1 << 1), /* Skip raising interrupt after transfer */ | ||
591 | + DESC_SIZE_MASK = (0xfffffffc) | ||
592 | +}; | ||
593 | + | ||
594 | +static void allwinner_sdhost_update_irq(AwSdHostState *s) | ||
595 | +{ | 158 | +{ |
596 | + uint32_t irq; | 159 | + static const TCGOpcode vecop_list[] = { INDEX_op_shri_vec, 0 }; |
597 | + | 160 | + const GVecGen2i ops[4] = { |
598 | + if (s->global_ctl & SD_GCTL_INT_ENB) { | 161 | + { .fni8 = gen_shr8_ins_i64, |
599 | + irq = s->irq_status & s->irq_mask; | 162 | + .fniv = gen_shr_ins_vec, |
163 | + .fno = gen_helper_gvec_sri_b, | ||
164 | + .load_dest = true, | ||
165 | + .opt_opc = vecop_list, | ||
166 | + .vece = MO_8 }, | ||
167 | + { .fni8 = gen_shr16_ins_i64, | ||
168 | + .fniv = gen_shr_ins_vec, | ||
169 | + .fno = gen_helper_gvec_sri_h, | ||
170 | + .load_dest = true, | ||
171 | + .opt_opc = vecop_list, | ||
172 | + .vece = MO_16 }, | ||
173 | + { .fni4 = gen_shr32_ins_i32, | ||
174 | + .fniv = gen_shr_ins_vec, | ||
175 | + .fno = gen_helper_gvec_sri_s, | ||
176 | + .load_dest = true, | ||
177 | + .opt_opc = vecop_list, | ||
178 | + .vece = MO_32 }, | ||
179 | + { .fni8 = gen_shr64_ins_i64, | ||
180 | + .fniv = gen_shr_ins_vec, | ||
181 | + .fno = gen_helper_gvec_sri_d, | ||
182 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
183 | + .load_dest = true, | ||
184 | + .opt_opc = vecop_list, | ||
185 | + .vece = MO_64 }, | ||
186 | + }; | ||
187 | |||
188 | -const GVecGen2i sri_op[4] = { | ||
189 | - { .fni8 = gen_shr8_ins_i64, | ||
190 | - .fniv = gen_shr_ins_vec, | ||
191 | - .load_dest = true, | ||
192 | - .opt_opc = vecop_list_sri, | ||
193 | - .vece = MO_8 }, | ||
194 | - { .fni8 = gen_shr16_ins_i64, | ||
195 | - .fniv = gen_shr_ins_vec, | ||
196 | - .load_dest = true, | ||
197 | - .opt_opc = vecop_list_sri, | ||
198 | - .vece = MO_16 }, | ||
199 | - { .fni4 = gen_shr32_ins_i32, | ||
200 | - .fniv = gen_shr_ins_vec, | ||
201 | - .load_dest = true, | ||
202 | - .opt_opc = vecop_list_sri, | ||
203 | - .vece = MO_32 }, | ||
204 | - { .fni8 = gen_shr64_ins_i64, | ||
205 | - .fniv = gen_shr_ins_vec, | ||
206 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
207 | - .load_dest = true, | ||
208 | - .opt_opc = vecop_list_sri, | ||
209 | - .vece = MO_64 }, | ||
210 | -}; | ||
211 | + /* tszimm encoding produces immediates in the range [1..esize]. */ | ||
212 | + tcg_debug_assert(shift > 0); | ||
213 | + tcg_debug_assert(shift <= (8 << vece)); | ||
214 | + | ||
215 | + /* Shift of esize leaves destination unchanged. */ | ||
216 | + if (shift < (8 << vece)) { | ||
217 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, opr_sz, max_sz, shift, &ops[vece]); | ||
600 | + } else { | 218 | + } else { |
601 | + irq = 0; | 219 | + /* Nop, but we do need to clear the tail. */ |
602 | + } | 220 | + tcg_gen_gvec_mov(vece, rd_ofs, rd_ofs, opr_sz, max_sz); |
603 | + | ||
604 | + trace_allwinner_sdhost_update_irq(irq); | ||
605 | + qemu_set_irq(s->irq, irq); | ||
606 | +} | ||
607 | + | ||
608 | +static void allwinner_sdhost_update_transfer_cnt(AwSdHostState *s, | ||
609 | + uint32_t bytes) | ||
610 | +{ | ||
611 | + if (s->transfer_cnt > bytes) { | ||
612 | + s->transfer_cnt -= bytes; | ||
613 | + } else { | ||
614 | + s->transfer_cnt = 0; | ||
615 | + } | ||
616 | + | ||
617 | + if (!s->transfer_cnt) { | ||
618 | + s->irq_status |= SD_RISR_DATA_COMPLETE; | ||
619 | + } | 221 | + } |
620 | +} | 222 | +} |
621 | + | 223 | |
622 | +static void allwinner_sdhost_set_inserted(DeviceState *dev, bool inserted) | 224 | static void gen_shl8_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) |
225 | { | ||
226 | @@ -XXX,XX +XXX,XX @@ static void gen_shl64_ins_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
227 | |||
228 | static void gen_shl_ins_vec(unsigned vece, TCGv_vec d, TCGv_vec a, int64_t sh) | ||
229 | { | ||
230 | - if (sh == 0) { | ||
231 | - tcg_gen_mov_vec(d, a); | ||
232 | - } else { | ||
233 | - TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
234 | - TCGv_vec m = tcg_temp_new_vec_matching(d); | ||
235 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
236 | + TCGv_vec m = tcg_temp_new_vec_matching(d); | ||
237 | |||
238 | - tcg_gen_dupi_vec(vece, m, MAKE_64BIT_MASK(0, sh)); | ||
239 | - tcg_gen_shli_vec(vece, t, a, sh); | ||
240 | - tcg_gen_and_vec(vece, d, d, m); | ||
241 | - tcg_gen_or_vec(vece, d, d, t); | ||
242 | + tcg_gen_shli_vec(vece, t, a, sh); | ||
243 | + tcg_gen_dupi_vec(vece, m, MAKE_64BIT_MASK(0, sh)); | ||
244 | + tcg_gen_and_vec(vece, d, d, m); | ||
245 | + tcg_gen_or_vec(vece, d, d, t); | ||
246 | |||
247 | - tcg_temp_free_vec(t); | ||
248 | - tcg_temp_free_vec(m); | ||
249 | - } | ||
250 | + tcg_temp_free_vec(t); | ||
251 | + tcg_temp_free_vec(m); | ||
252 | } | ||
253 | |||
254 | -static const TCGOpcode vecop_list_sli[] = { INDEX_op_shli_vec, 0 }; | ||
255 | +void gen_gvec_sli(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
256 | + int64_t shift, uint32_t opr_sz, uint32_t max_sz) | ||
623 | +{ | 257 | +{ |
624 | + AwSdHostState *s = AW_SDHOST(dev); | 258 | + static const TCGOpcode vecop_list[] = { INDEX_op_shli_vec, 0 }; |
625 | + | 259 | + const GVecGen2i ops[4] = { |
626 | + trace_allwinner_sdhost_set_inserted(inserted); | 260 | + { .fni8 = gen_shl8_ins_i64, |
627 | + | 261 | + .fniv = gen_shl_ins_vec, |
628 | + if (inserted) { | 262 | + .fno = gen_helper_gvec_sli_b, |
629 | + s->irq_status |= SD_RISR_CARD_INSERT; | 263 | + .load_dest = true, |
630 | + s->irq_status &= ~SD_RISR_CARD_REMOVE; | 264 | + .opt_opc = vecop_list, |
631 | + s->status |= SD_STAR_CARD_PRESENT; | 265 | + .vece = MO_8 }, |
266 | + { .fni8 = gen_shl16_ins_i64, | ||
267 | + .fniv = gen_shl_ins_vec, | ||
268 | + .fno = gen_helper_gvec_sli_h, | ||
269 | + .load_dest = true, | ||
270 | + .opt_opc = vecop_list, | ||
271 | + .vece = MO_16 }, | ||
272 | + { .fni4 = gen_shl32_ins_i32, | ||
273 | + .fniv = gen_shl_ins_vec, | ||
274 | + .fno = gen_helper_gvec_sli_s, | ||
275 | + .load_dest = true, | ||
276 | + .opt_opc = vecop_list, | ||
277 | + .vece = MO_32 }, | ||
278 | + { .fni8 = gen_shl64_ins_i64, | ||
279 | + .fniv = gen_shl_ins_vec, | ||
280 | + .fno = gen_helper_gvec_sli_d, | ||
281 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
282 | + .load_dest = true, | ||
283 | + .opt_opc = vecop_list, | ||
284 | + .vece = MO_64 }, | ||
285 | + }; | ||
286 | |||
287 | -const GVecGen2i sli_op[4] = { | ||
288 | - { .fni8 = gen_shl8_ins_i64, | ||
289 | - .fniv = gen_shl_ins_vec, | ||
290 | - .load_dest = true, | ||
291 | - .opt_opc = vecop_list_sli, | ||
292 | - .vece = MO_8 }, | ||
293 | - { .fni8 = gen_shl16_ins_i64, | ||
294 | - .fniv = gen_shl_ins_vec, | ||
295 | - .load_dest = true, | ||
296 | - .opt_opc = vecop_list_sli, | ||
297 | - .vece = MO_16 }, | ||
298 | - { .fni4 = gen_shl32_ins_i32, | ||
299 | - .fniv = gen_shl_ins_vec, | ||
300 | - .load_dest = true, | ||
301 | - .opt_opc = vecop_list_sli, | ||
302 | - .vece = MO_32 }, | ||
303 | - { .fni8 = gen_shl64_ins_i64, | ||
304 | - .fniv = gen_shl_ins_vec, | ||
305 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
306 | - .load_dest = true, | ||
307 | - .opt_opc = vecop_list_sli, | ||
308 | - .vece = MO_64 }, | ||
309 | -}; | ||
310 | + /* tszimm encoding produces immediates in the range [0..esize-1]. */ | ||
311 | + tcg_debug_assert(shift >= 0); | ||
312 | + tcg_debug_assert(shift < (8 << vece)); | ||
313 | + | ||
314 | + if (shift == 0) { | ||
315 | + tcg_gen_gvec_mov(vece, rd_ofs, rm_ofs, opr_sz, max_sz); | ||
632 | + } else { | 316 | + } else { |
633 | + s->irq_status &= ~SD_RISR_CARD_INSERT; | 317 | + tcg_gen_gvec_2i(rd_ofs, rm_ofs, opr_sz, max_sz, shift, &ops[vece]); |
634 | + s->irq_status |= SD_RISR_CARD_REMOVE; | ||
635 | + s->status &= ~SD_STAR_CARD_PRESENT; | ||
636 | + } | ||
637 | + | ||
638 | + allwinner_sdhost_update_irq(s); | ||
639 | +} | ||
640 | + | ||
641 | +static void allwinner_sdhost_send_command(AwSdHostState *s) | ||
642 | +{ | ||
643 | + SDRequest request; | ||
644 | + uint8_t resp[16]; | ||
645 | + int rlen; | ||
646 | + | ||
647 | + /* Auto clear load flag */ | ||
648 | + s->command &= ~SD_CMDR_LOAD; | ||
649 | + | ||
650 | + /* Clock change does not actually interact with the SD bus */ | ||
651 | + if (!(s->command & SD_CMDR_CLKCHANGE)) { | ||
652 | + | ||
653 | + /* Prepare request */ | ||
654 | + request.cmd = s->command & SD_CMDR_CMDID_MASK; | ||
655 | + request.arg = s->command_arg; | ||
656 | + | ||
657 | + /* Send request to SD bus */ | ||
658 | + rlen = sdbus_do_command(&s->sdbus, &request, resp); | ||
659 | + if (rlen < 0) { | ||
660 | + goto error; | ||
661 | + } | ||
662 | + | ||
663 | + /* If the command has a response, store it in the response registers */ | ||
664 | + if ((s->command & SD_CMDR_RESPONSE)) { | ||
665 | + if (rlen == 4 && !(s->command & SD_CMDR_RESPONSE_LONG)) { | ||
666 | + s->response[0] = ldl_be_p(&resp[0]); | ||
667 | + s->response[1] = s->response[2] = s->response[3] = 0; | ||
668 | + | ||
669 | + } else if (rlen == 16 && (s->command & SD_CMDR_RESPONSE_LONG)) { | ||
670 | + s->response[0] = ldl_be_p(&resp[12]); | ||
671 | + s->response[1] = ldl_be_p(&resp[8]); | ||
672 | + s->response[2] = ldl_be_p(&resp[4]); | ||
673 | + s->response[3] = ldl_be_p(&resp[0]); | ||
674 | + } else { | ||
675 | + goto error; | ||
676 | + } | ||
677 | + } | ||
678 | + } | ||
679 | + | ||
680 | + /* Set interrupt status bits */ | ||
681 | + s->irq_status |= SD_RISR_CMD_COMPLETE; | ||
682 | + return; | ||
683 | + | ||
684 | +error: | ||
685 | + s->irq_status |= SD_RISR_NO_RESPONSE; | ||
686 | +} | ||
687 | + | ||
688 | +static void allwinner_sdhost_auto_stop(AwSdHostState *s) | ||
689 | +{ | ||
690 | + /* | ||
691 | + * The stop command (CMD12) ensures the SD bus | ||
692 | + * returns to the transfer state. | ||
693 | + */ | ||
694 | + if ((s->command & SD_CMDR_AUTOSTOP) && (s->transfer_cnt == 0)) { | ||
695 | + /* First save current command registers */ | ||
696 | + uint32_t saved_cmd = s->command; | ||
697 | + uint32_t saved_arg = s->command_arg; | ||
698 | + | ||
699 | + /* Prepare stop command (CMD12) */ | ||
700 | + s->command &= ~SD_CMDR_CMDID_MASK; | ||
701 | + s->command |= 12; /* CMD12 */ | ||
702 | + s->command_arg = 0; | ||
703 | + | ||
704 | + /* Put the command on SD bus */ | ||
705 | + allwinner_sdhost_send_command(s); | ||
706 | + | ||
707 | + /* Restore command values */ | ||
708 | + s->command = saved_cmd; | ||
709 | + s->command_arg = saved_arg; | ||
710 | + | ||
711 | + /* Set IRQ status bit for automatic stop done */ | ||
712 | + s->irq_status |= SD_RISR_AUTOCMD_DONE; | ||
713 | + } | 318 | + } |
714 | +} | 319 | +} |
715 | + | 320 | |
716 | +static uint32_t allwinner_sdhost_process_desc(AwSdHostState *s, | 321 | static void gen_mla8_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) |
717 | + hwaddr desc_addr, | 322 | { |
718 | + TransferDescriptor *desc, | 323 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
719 | + bool is_write, uint32_t max_bytes) | 324 | } |
720 | +{ | 325 | /* Right shift comes here negative. */ |
721 | + AwSdHostClass *klass = AW_SDHOST_GET_CLASS(s); | 326 | shift = -shift; |
722 | + uint32_t num_done = 0; | 327 | - /* Shift out of range leaves destination unchanged. */ |
723 | + uint32_t num_bytes = max_bytes; | 328 | - if (shift < 8 << size) { |
724 | + uint8_t buf[1024]; | 329 | - tcg_gen_gvec_2i(rd_ofs, rm_ofs, vec_size, vec_size, |
725 | + | 330 | - shift, &sri_op[size]); |
726 | + /* Read descriptor */ | 331 | - } |
727 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | 332 | + gen_gvec_sri(size, rd_ofs, rm_ofs, shift, |
728 | + if (desc->size == 0) { | 333 | + vec_size, vec_size); |
729 | + desc->size = klass->max_desc_size; | 334 | return 0; |
730 | + } else if (desc->size > klass->max_desc_size) { | 335 | |
731 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: DMA descriptor buffer size " | 336 | case 5: /* VSHL, VSLI */ |
732 | + " is out-of-bounds: %" PRIu32 " > %zu", | 337 | if (u) { /* VSLI */ |
733 | + __func__, desc->size, klass->max_desc_size); | 338 | - /* Shift out of range leaves destination unchanged. */ |
734 | + desc->size = klass->max_desc_size; | 339 | - if (shift < 8 << size) { |
735 | + } | 340 | - tcg_gen_gvec_2i(rd_ofs, rm_ofs, vec_size, |
736 | + if (desc->size < num_bytes) { | 341 | - vec_size, shift, &sli_op[size]); |
737 | + num_bytes = desc->size; | 342 | - } |
738 | + } | 343 | + gen_gvec_sli(size, rd_ofs, rm_ofs, shift, |
739 | + | 344 | + vec_size, vec_size); |
740 | + trace_allwinner_sdhost_process_desc(desc_addr, desc->size, | 345 | } else { /* VSHL */ |
741 | + is_write, max_bytes); | 346 | /* Shifts larger than the element size are |
742 | + | 347 | * architecturally valid and results in zero. |
743 | + while (num_done < num_bytes) { | 348 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c |
744 | + /* Try to completely fill the local buffer */ | 349 | index XXXXXXX..XXXXXXX 100644 |
745 | + uint32_t buf_bytes = num_bytes - num_done; | 350 | --- a/target/arm/vec_helper.c |
746 | + if (buf_bytes > sizeof(buf)) { | 351 | +++ b/target/arm/vec_helper.c |
747 | + buf_bytes = sizeof(buf); | 352 | @@ -XXX,XX +XXX,XX @@ DO_RSRA(gvec_ursra_d, uint64_t) |
748 | + } | 353 | |
749 | + | 354 | #undef DO_RSRA |
750 | + /* Write to SD bus */ | 355 | |
751 | + if (is_write) { | 356 | +#define DO_SRI(NAME, TYPE) \ |
752 | + cpu_physical_memory_read((desc->addr & DESC_SIZE_MASK) + num_done, | 357 | +void HELPER(NAME)(void *vd, void *vn, uint32_t desc) \ |
753 | + buf, buf_bytes); | 358 | +{ \ |
754 | + | 359 | + intptr_t i, oprsz = simd_oprsz(desc); \ |
755 | + for (uint32_t i = 0; i < buf_bytes; i++) { | 360 | + int shift = simd_data(desc); \ |
756 | + sdbus_write_data(&s->sdbus, buf[i]); | 361 | + TYPE *d = vd, *n = vn; \ |
757 | + } | 362 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ |
758 | + | 363 | + d[i] = deposit64(d[i], 0, sizeof(TYPE) * 8 - shift, n[i] >> shift); \ |
759 | + /* Read from SD bus */ | 364 | + } \ |
760 | + } else { | 365 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ |
761 | + for (uint32_t i = 0; i < buf_bytes; i++) { | ||
762 | + buf[i] = sdbus_read_data(&s->sdbus); | ||
763 | + } | ||
764 | + cpu_physical_memory_write((desc->addr & DESC_SIZE_MASK) + num_done, | ||
765 | + buf, buf_bytes); | ||
766 | + } | ||
767 | + num_done += buf_bytes; | ||
768 | + } | ||
769 | + | ||
770 | + /* Clear hold flag and flush descriptor */ | ||
771 | + desc->status &= ~DESC_STATUS_HOLD; | ||
772 | + cpu_physical_memory_write(desc_addr, desc, sizeof(*desc)); | ||
773 | + | ||
774 | + return num_done; | ||
775 | +} | 366 | +} |
776 | + | 367 | + |
777 | +static void allwinner_sdhost_dma(AwSdHostState *s) | 368 | +DO_SRI(gvec_sri_b, uint8_t) |
778 | +{ | 369 | +DO_SRI(gvec_sri_h, uint16_t) |
779 | + TransferDescriptor desc; | 370 | +DO_SRI(gvec_sri_s, uint32_t) |
780 | + hwaddr desc_addr = s->desc_base; | 371 | +DO_SRI(gvec_sri_d, uint64_t) |
781 | + bool is_write = (s->command & SD_CMDR_WRITE); | 372 | + |
782 | + uint32_t bytes_done = 0; | 373 | +#undef DO_SRI |
783 | + | 374 | + |
784 | + /* Check if DMA can be performed */ | 375 | +#define DO_SLI(NAME, TYPE) \ |
785 | + if (s->byte_count == 0 || s->block_size == 0 || | 376 | +void HELPER(NAME)(void *vd, void *vn, uint32_t desc) \ |
786 | + !(s->global_ctl & SD_GCTL_DMA_ENB)) { | 377 | +{ \ |
787 | + return; | 378 | + intptr_t i, oprsz = simd_oprsz(desc); \ |
788 | + } | 379 | + int shift = simd_data(desc); \ |
789 | + | 380 | + TYPE *d = vd, *n = vn; \ |
790 | + /* | 381 | + for (i = 0; i < oprsz / sizeof(TYPE); i++) { \ |
791 | + * For read operations, data must be available on the SD bus | 382 | + d[i] = deposit64(d[i], shift, sizeof(TYPE) * 8 - shift, n[i]); \ |
792 | + * If not, it is an error and we should not act at all | 383 | + } \ |
793 | + */ | 384 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ |
794 | + if (!is_write && !sdbus_data_ready(&s->sdbus)) { | ||
795 | + return; | ||
796 | + } | ||
797 | + | ||
798 | + /* Process the DMA descriptors until all data is copied */ | ||
799 | + while (s->byte_count > 0) { | ||
800 | + bytes_done = allwinner_sdhost_process_desc(s, desc_addr, &desc, | ||
801 | + is_write, s->byte_count); | ||
802 | + allwinner_sdhost_update_transfer_cnt(s, bytes_done); | ||
803 | + | ||
804 | + if (bytes_done <= s->byte_count) { | ||
805 | + s->byte_count -= bytes_done; | ||
806 | + } else { | ||
807 | + s->byte_count = 0; | ||
808 | + } | ||
809 | + | ||
810 | + if (desc.status & DESC_STATUS_LAST) { | ||
811 | + break; | ||
812 | + } else { | ||
813 | + desc_addr = desc.next; | ||
814 | + } | ||
815 | + } | ||
816 | + | ||
817 | + /* Raise IRQ to signal DMA is completed */ | ||
818 | + s->irq_status |= SD_RISR_DATA_COMPLETE | SD_RISR_SDIO_INTR; | ||
819 | + | ||
820 | + /* Update DMAC bits */ | ||
821 | + s->dmac_status |= SD_IDST_INT_SUMMARY; | ||
822 | + | ||
823 | + if (is_write) { | ||
824 | + s->dmac_status |= SD_IDST_TRANSMIT_IRQ; | ||
825 | + } else { | ||
826 | + s->dmac_status |= SD_IDST_RECEIVE_IRQ; | ||
827 | + } | ||
828 | +} | 385 | +} |
829 | + | 386 | + |
830 | +static uint64_t allwinner_sdhost_read(void *opaque, hwaddr offset, | 387 | +DO_SLI(gvec_sli_b, uint8_t) |
831 | + unsigned size) | 388 | +DO_SLI(gvec_sli_h, uint16_t) |
832 | +{ | 389 | +DO_SLI(gvec_sli_s, uint32_t) |
833 | + AwSdHostState *s = AW_SDHOST(opaque); | 390 | +DO_SLI(gvec_sli_d, uint64_t) |
834 | + uint32_t res = 0; | 391 | + |
835 | + | 392 | +#undef DO_SLI |
836 | + switch (offset) { | 393 | + |
837 | + case REG_SD_GCTL: /* Global Control */ | 394 | /* |
838 | + res = s->global_ctl; | 395 | * Convert float16 to float32, raising no exceptions and |
839 | + break; | 396 | * preserving exceptional values, including SNaN. |
840 | + case REG_SD_CKCR: /* Clock Control */ | ||
841 | + res = s->clock_ctl; | ||
842 | + break; | ||
843 | + case REG_SD_TMOR: /* Timeout */ | ||
844 | + res = s->timeout; | ||
845 | + break; | ||
846 | + case REG_SD_BWDR: /* Bus Width */ | ||
847 | + res = s->bus_width; | ||
848 | + break; | ||
849 | + case REG_SD_BKSR: /* Block Size */ | ||
850 | + res = s->block_size; | ||
851 | + break; | ||
852 | + case REG_SD_BYCR: /* Byte Count */ | ||
853 | + res = s->byte_count; | ||
854 | + break; | ||
855 | + case REG_SD_CMDR: /* Command */ | ||
856 | + res = s->command; | ||
857 | + break; | ||
858 | + case REG_SD_CAGR: /* Command Argument */ | ||
859 | + res = s->command_arg; | ||
860 | + break; | ||
861 | + case REG_SD_RESP0: /* Response Zero */ | ||
862 | + res = s->response[0]; | ||
863 | + break; | ||
864 | + case REG_SD_RESP1: /* Response One */ | ||
865 | + res = s->response[1]; | ||
866 | + break; | ||
867 | + case REG_SD_RESP2: /* Response Two */ | ||
868 | + res = s->response[2]; | ||
869 | + break; | ||
870 | + case REG_SD_RESP3: /* Response Three */ | ||
871 | + res = s->response[3]; | ||
872 | + break; | ||
873 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
874 | + res = s->irq_mask; | ||
875 | + break; | ||
876 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
877 | + res = s->irq_status & s->irq_mask; | ||
878 | + break; | ||
879 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
880 | + res = s->irq_status; | ||
881 | + break; | ||
882 | + case REG_SD_STAR: /* Status */ | ||
883 | + res = s->status; | ||
884 | + break; | ||
885 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
886 | + res = s->fifo_wlevel; | ||
887 | + break; | ||
888 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
889 | + res = s->fifo_func_sel; | ||
890 | + break; | ||
891 | + case REG_SD_DBGC: /* Debug Enable */ | ||
892 | + res = s->debug_enable; | ||
893 | + break; | ||
894 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
895 | + res = s->auto12_arg; | ||
896 | + break; | ||
897 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
898 | + res = s->newtiming_set; | ||
899 | + break; | ||
900 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
901 | + res = s->newtiming_debug; | ||
902 | + break; | ||
903 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
904 | + res = s->hardware_rst; | ||
905 | + break; | ||
906 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
907 | + res = s->dmac; | ||
908 | + break; | ||
909 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
910 | + res = s->desc_base; | ||
911 | + break; | ||
912 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
913 | + res = s->dmac_status; | ||
914 | + break; | ||
915 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
916 | + res = s->dmac_irq; | ||
917 | + break; | ||
918 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
919 | + res = s->card_threshold; | ||
920 | + break; | ||
921 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
922 | + res = s->startbit_detect; | ||
923 | + break; | ||
924 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
925 | + res = s->response_crc; | ||
926 | + break; | ||
927 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
928 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
929 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
930 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
931 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
932 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
933 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
934 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
935 | + res = s->data_crc[((offset - REG_SD_DATA7_CRC) / sizeof(uint32_t))]; | ||
936 | + break; | ||
937 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
938 | + res = s->status_crc; | ||
939 | + break; | ||
940 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
941 | + if (sdbus_data_ready(&s->sdbus)) { | ||
942 | + res = sdbus_read_data(&s->sdbus); | ||
943 | + res |= sdbus_read_data(&s->sdbus) << 8; | ||
944 | + res |= sdbus_read_data(&s->sdbus) << 16; | ||
945 | + res |= sdbus_read_data(&s->sdbus) << 24; | ||
946 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
947 | + allwinner_sdhost_auto_stop(s); | ||
948 | + allwinner_sdhost_update_irq(s); | ||
949 | + } else { | ||
950 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: no data ready on SD bus\n", | ||
951 | + __func__); | ||
952 | + } | ||
953 | + break; | ||
954 | + default: | ||
955 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
956 | + HWADDR_PRIx"\n", __func__, offset); | ||
957 | + res = 0; | ||
958 | + break; | ||
959 | + } | ||
960 | + | ||
961 | + trace_allwinner_sdhost_read(offset, res, size); | ||
962 | + return res; | ||
963 | +} | ||
964 | + | ||
965 | +static void allwinner_sdhost_write(void *opaque, hwaddr offset, | ||
966 | + uint64_t value, unsigned size) | ||
967 | +{ | ||
968 | + AwSdHostState *s = AW_SDHOST(opaque); | ||
969 | + | ||
970 | + trace_allwinner_sdhost_write(offset, value, size); | ||
971 | + | ||
972 | + switch (offset) { | ||
973 | + case REG_SD_GCTL: /* Global Control */ | ||
974 | + s->global_ctl = value; | ||
975 | + s->global_ctl &= ~(SD_GCTL_DMA_RST | SD_GCTL_FIFO_RST | | ||
976 | + SD_GCTL_SOFT_RST); | ||
977 | + allwinner_sdhost_update_irq(s); | ||
978 | + break; | ||
979 | + case REG_SD_CKCR: /* Clock Control */ | ||
980 | + s->clock_ctl = value; | ||
981 | + break; | ||
982 | + case REG_SD_TMOR: /* Timeout */ | ||
983 | + s->timeout = value; | ||
984 | + break; | ||
985 | + case REG_SD_BWDR: /* Bus Width */ | ||
986 | + s->bus_width = value; | ||
987 | + break; | ||
988 | + case REG_SD_BKSR: /* Block Size */ | ||
989 | + s->block_size = value; | ||
990 | + break; | ||
991 | + case REG_SD_BYCR: /* Byte Count */ | ||
992 | + s->byte_count = value; | ||
993 | + s->transfer_cnt = value; | ||
994 | + break; | ||
995 | + case REG_SD_CMDR: /* Command */ | ||
996 | + s->command = value; | ||
997 | + if (value & SD_CMDR_LOAD) { | ||
998 | + allwinner_sdhost_send_command(s); | ||
999 | + allwinner_sdhost_dma(s); | ||
1000 | + allwinner_sdhost_auto_stop(s); | ||
1001 | + } | ||
1002 | + allwinner_sdhost_update_irq(s); | ||
1003 | + break; | ||
1004 | + case REG_SD_CAGR: /* Command Argument */ | ||
1005 | + s->command_arg = value; | ||
1006 | + break; | ||
1007 | + case REG_SD_RESP0: /* Response Zero */ | ||
1008 | + s->response[0] = value; | ||
1009 | + break; | ||
1010 | + case REG_SD_RESP1: /* Response One */ | ||
1011 | + s->response[1] = value; | ||
1012 | + break; | ||
1013 | + case REG_SD_RESP2: /* Response Two */ | ||
1014 | + s->response[2] = value; | ||
1015 | + break; | ||
1016 | + case REG_SD_RESP3: /* Response Three */ | ||
1017 | + s->response[3] = value; | ||
1018 | + break; | ||
1019 | + case REG_SD_IMKR: /* Interrupt Mask */ | ||
1020 | + s->irq_mask = value; | ||
1021 | + allwinner_sdhost_update_irq(s); | ||
1022 | + break; | ||
1023 | + case REG_SD_MISR: /* Masked Interrupt Status */ | ||
1024 | + case REG_SD_RISR: /* Raw Interrupt Status */ | ||
1025 | + s->irq_status &= ~value; | ||
1026 | + allwinner_sdhost_update_irq(s); | ||
1027 | + break; | ||
1028 | + case REG_SD_STAR: /* Status */ | ||
1029 | + s->status &= ~value; | ||
1030 | + allwinner_sdhost_update_irq(s); | ||
1031 | + break; | ||
1032 | + case REG_SD_FWLR: /* FIFO Water Level */ | ||
1033 | + s->fifo_wlevel = value; | ||
1034 | + break; | ||
1035 | + case REG_SD_FUNS: /* FIFO Function Select */ | ||
1036 | + s->fifo_func_sel = value; | ||
1037 | + break; | ||
1038 | + case REG_SD_DBGC: /* Debug Enable */ | ||
1039 | + s->debug_enable = value; | ||
1040 | + break; | ||
1041 | + case REG_SD_A12A: /* Auto command 12 argument */ | ||
1042 | + s->auto12_arg = value; | ||
1043 | + break; | ||
1044 | + case REG_SD_NTSR: /* SD NewTiming Set */ | ||
1045 | + s->newtiming_set = value; | ||
1046 | + break; | ||
1047 | + case REG_SD_SDBG: /* SD newTiming Set Debug */ | ||
1048 | + s->newtiming_debug = value; | ||
1049 | + break; | ||
1050 | + case REG_SD_HWRST: /* Hardware Reset Register */ | ||
1051 | + s->hardware_rst = value; | ||
1052 | + break; | ||
1053 | + case REG_SD_DMAC: /* Internal DMA Controller Control */ | ||
1054 | + s->dmac = value; | ||
1055 | + allwinner_sdhost_update_irq(s); | ||
1056 | + break; | ||
1057 | + case REG_SD_DLBA: /* Descriptor List Base Address */ | ||
1058 | + s->desc_base = value; | ||
1059 | + break; | ||
1060 | + case REG_SD_IDST: /* Internal DMA Controller Status */ | ||
1061 | + s->dmac_status &= (~SD_IDST_WR_MASK) | (~value & SD_IDST_WR_MASK); | ||
1062 | + allwinner_sdhost_update_irq(s); | ||
1063 | + break; | ||
1064 | + case REG_SD_IDIE: /* Internal DMA Controller Interrupt Enable */ | ||
1065 | + s->dmac_irq = value; | ||
1066 | + allwinner_sdhost_update_irq(s); | ||
1067 | + break; | ||
1068 | + case REG_SD_THLDC: /* Card Threshold Control */ | ||
1069 | + s->card_threshold = value; | ||
1070 | + break; | ||
1071 | + case REG_SD_DSBD: /* eMMC DDR Start Bit Detection Control */ | ||
1072 | + s->startbit_detect = value; | ||
1073 | + break; | ||
1074 | + case REG_SD_FIFO: /* Read/Write FIFO */ | ||
1075 | + sdbus_write_data(&s->sdbus, value & 0xff); | ||
1076 | + sdbus_write_data(&s->sdbus, (value >> 8) & 0xff); | ||
1077 | + sdbus_write_data(&s->sdbus, (value >> 16) & 0xff); | ||
1078 | + sdbus_write_data(&s->sdbus, (value >> 24) & 0xff); | ||
1079 | + allwinner_sdhost_update_transfer_cnt(s, sizeof(uint32_t)); | ||
1080 | + allwinner_sdhost_auto_stop(s); | ||
1081 | + allwinner_sdhost_update_irq(s); | ||
1082 | + break; | ||
1083 | + case REG_SD_RES_CRC: /* Response CRC from card/eMMC */ | ||
1084 | + case REG_SD_DATA7_CRC: /* CRC Data 7 from card/eMMC */ | ||
1085 | + case REG_SD_DATA6_CRC: /* CRC Data 6 from card/eMMC */ | ||
1086 | + case REG_SD_DATA5_CRC: /* CRC Data 5 from card/eMMC */ | ||
1087 | + case REG_SD_DATA4_CRC: /* CRC Data 4 from card/eMMC */ | ||
1088 | + case REG_SD_DATA3_CRC: /* CRC Data 3 from card/eMMC */ | ||
1089 | + case REG_SD_DATA2_CRC: /* CRC Data 2 from card/eMMC */ | ||
1090 | + case REG_SD_DATA1_CRC: /* CRC Data 1 from card/eMMC */ | ||
1091 | + case REG_SD_DATA0_CRC: /* CRC Data 0 from card/eMMC */ | ||
1092 | + case REG_SD_CRC_STA: /* CRC status from card/eMMC in write operation */ | ||
1093 | + break; | ||
1094 | + default: | ||
1095 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset %" | ||
1096 | + HWADDR_PRIx"\n", __func__, offset); | ||
1097 | + break; | ||
1098 | + } | ||
1099 | +} | ||
1100 | + | ||
1101 | +static const MemoryRegionOps allwinner_sdhost_ops = { | ||
1102 | + .read = allwinner_sdhost_read, | ||
1103 | + .write = allwinner_sdhost_write, | ||
1104 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
1105 | + .valid = { | ||
1106 | + .min_access_size = 4, | ||
1107 | + .max_access_size = 4, | ||
1108 | + }, | ||
1109 | + .impl.min_access_size = 4, | ||
1110 | +}; | ||
1111 | + | ||
1112 | +static const VMStateDescription vmstate_allwinner_sdhost = { | ||
1113 | + .name = "allwinner-sdhost", | ||
1114 | + .version_id = 1, | ||
1115 | + .minimum_version_id = 1, | ||
1116 | + .fields = (VMStateField[]) { | ||
1117 | + VMSTATE_UINT32(global_ctl, AwSdHostState), | ||
1118 | + VMSTATE_UINT32(clock_ctl, AwSdHostState), | ||
1119 | + VMSTATE_UINT32(timeout, AwSdHostState), | ||
1120 | + VMSTATE_UINT32(bus_width, AwSdHostState), | ||
1121 | + VMSTATE_UINT32(block_size, AwSdHostState), | ||
1122 | + VMSTATE_UINT32(byte_count, AwSdHostState), | ||
1123 | + VMSTATE_UINT32(transfer_cnt, AwSdHostState), | ||
1124 | + VMSTATE_UINT32(command, AwSdHostState), | ||
1125 | + VMSTATE_UINT32(command_arg, AwSdHostState), | ||
1126 | + VMSTATE_UINT32_ARRAY(response, AwSdHostState, 4), | ||
1127 | + VMSTATE_UINT32(irq_mask, AwSdHostState), | ||
1128 | + VMSTATE_UINT32(irq_status, AwSdHostState), | ||
1129 | + VMSTATE_UINT32(status, AwSdHostState), | ||
1130 | + VMSTATE_UINT32(fifo_wlevel, AwSdHostState), | ||
1131 | + VMSTATE_UINT32(fifo_func_sel, AwSdHostState), | ||
1132 | + VMSTATE_UINT32(debug_enable, AwSdHostState), | ||
1133 | + VMSTATE_UINT32(auto12_arg, AwSdHostState), | ||
1134 | + VMSTATE_UINT32(newtiming_set, AwSdHostState), | ||
1135 | + VMSTATE_UINT32(newtiming_debug, AwSdHostState), | ||
1136 | + VMSTATE_UINT32(hardware_rst, AwSdHostState), | ||
1137 | + VMSTATE_UINT32(dmac, AwSdHostState), | ||
1138 | + VMSTATE_UINT32(desc_base, AwSdHostState), | ||
1139 | + VMSTATE_UINT32(dmac_status, AwSdHostState), | ||
1140 | + VMSTATE_UINT32(dmac_irq, AwSdHostState), | ||
1141 | + VMSTATE_UINT32(card_threshold, AwSdHostState), | ||
1142 | + VMSTATE_UINT32(startbit_detect, AwSdHostState), | ||
1143 | + VMSTATE_UINT32(response_crc, AwSdHostState), | ||
1144 | + VMSTATE_UINT32_ARRAY(data_crc, AwSdHostState, 8), | ||
1145 | + VMSTATE_UINT32(status_crc, AwSdHostState), | ||
1146 | + VMSTATE_END_OF_LIST() | ||
1147 | + } | ||
1148 | +}; | ||
1149 | + | ||
1150 | +static void allwinner_sdhost_init(Object *obj) | ||
1151 | +{ | ||
1152 | + AwSdHostState *s = AW_SDHOST(obj); | ||
1153 | + | ||
1154 | + qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | ||
1155 | + TYPE_AW_SDHOST_BUS, DEVICE(s), "sd-bus"); | ||
1156 | + | ||
1157 | + memory_region_init_io(&s->iomem, obj, &allwinner_sdhost_ops, s, | ||
1158 | + TYPE_AW_SDHOST, 4 * KiB); | ||
1159 | + sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); | ||
1160 | + sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq); | ||
1161 | +} | ||
1162 | + | ||
1163 | +static void allwinner_sdhost_reset(DeviceState *dev) | ||
1164 | +{ | ||
1165 | + AwSdHostState *s = AW_SDHOST(dev); | ||
1166 | + | ||
1167 | + s->global_ctl = REG_SD_GCTL_RST; | ||
1168 | + s->clock_ctl = REG_SD_CKCR_RST; | ||
1169 | + s->timeout = REG_SD_TMOR_RST; | ||
1170 | + s->bus_width = REG_SD_BWDR_RST; | ||
1171 | + s->block_size = REG_SD_BKSR_RST; | ||
1172 | + s->byte_count = REG_SD_BYCR_RST; | ||
1173 | + s->transfer_cnt = 0; | ||
1174 | + | ||
1175 | + s->command = REG_SD_CMDR_RST; | ||
1176 | + s->command_arg = REG_SD_CAGR_RST; | ||
1177 | + | ||
1178 | + for (int i = 0; i < ARRAY_SIZE(s->response); i++) { | ||
1179 | + s->response[i] = REG_SD_RESP_RST; | ||
1180 | + } | ||
1181 | + | ||
1182 | + s->irq_mask = REG_SD_IMKR_RST; | ||
1183 | + s->irq_status = REG_SD_RISR_RST; | ||
1184 | + s->status = REG_SD_STAR_RST; | ||
1185 | + | ||
1186 | + s->fifo_wlevel = REG_SD_FWLR_RST; | ||
1187 | + s->fifo_func_sel = REG_SD_FUNS_RST; | ||
1188 | + s->debug_enable = REG_SD_DBGC_RST; | ||
1189 | + s->auto12_arg = REG_SD_A12A_RST; | ||
1190 | + s->newtiming_set = REG_SD_NTSR_RST; | ||
1191 | + s->newtiming_debug = REG_SD_SDBG_RST; | ||
1192 | + s->hardware_rst = REG_SD_HWRST_RST; | ||
1193 | + s->dmac = REG_SD_DMAC_RST; | ||
1194 | + s->desc_base = REG_SD_DLBA_RST; | ||
1195 | + s->dmac_status = REG_SD_IDST_RST; | ||
1196 | + s->dmac_irq = REG_SD_IDIE_RST; | ||
1197 | + s->card_threshold = REG_SD_THLDC_RST; | ||
1198 | + s->startbit_detect = REG_SD_DSBD_RST; | ||
1199 | + s->response_crc = REG_SD_RES_CRC_RST; | ||
1200 | + | ||
1201 | + for (int i = 0; i < ARRAY_SIZE(s->data_crc); i++) { | ||
1202 | + s->data_crc[i] = REG_SD_DATA_CRC_RST; | ||
1203 | + } | ||
1204 | + | ||
1205 | + s->status_crc = REG_SD_CRC_STA_RST; | ||
1206 | +} | ||
1207 | + | ||
1208 | +static void allwinner_sdhost_bus_class_init(ObjectClass *klass, void *data) | ||
1209 | +{ | ||
1210 | + SDBusClass *sbc = SD_BUS_CLASS(klass); | ||
1211 | + | ||
1212 | + sbc->set_inserted = allwinner_sdhost_set_inserted; | ||
1213 | +} | ||
1214 | + | ||
1215 | +static void allwinner_sdhost_class_init(ObjectClass *klass, void *data) | ||
1216 | +{ | ||
1217 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1218 | + | ||
1219 | + dc->reset = allwinner_sdhost_reset; | ||
1220 | + dc->vmsd = &vmstate_allwinner_sdhost; | ||
1221 | +} | ||
1222 | + | ||
1223 | +static void allwinner_sdhost_sun4i_class_init(ObjectClass *klass, void *data) | ||
1224 | +{ | ||
1225 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
1226 | + sc->max_desc_size = 8 * KiB; | ||
1227 | +} | ||
1228 | + | ||
1229 | +static void allwinner_sdhost_sun5i_class_init(ObjectClass *klass, void *data) | ||
1230 | +{ | ||
1231 | + AwSdHostClass *sc = AW_SDHOST_CLASS(klass); | ||
1232 | + sc->max_desc_size = 64 * KiB; | ||
1233 | +} | ||
1234 | + | ||
1235 | +static TypeInfo allwinner_sdhost_info = { | ||
1236 | + .name = TYPE_AW_SDHOST, | ||
1237 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1238 | + .instance_init = allwinner_sdhost_init, | ||
1239 | + .instance_size = sizeof(AwSdHostState), | ||
1240 | + .class_init = allwinner_sdhost_class_init, | ||
1241 | + .class_size = sizeof(AwSdHostClass), | ||
1242 | + .abstract = true, | ||
1243 | +}; | ||
1244 | + | ||
1245 | +static const TypeInfo allwinner_sdhost_sun4i_info = { | ||
1246 | + .name = TYPE_AW_SDHOST_SUN4I, | ||
1247 | + .parent = TYPE_AW_SDHOST, | ||
1248 | + .class_init = allwinner_sdhost_sun4i_class_init, | ||
1249 | +}; | ||
1250 | + | ||
1251 | +static const TypeInfo allwinner_sdhost_sun5i_info = { | ||
1252 | + .name = TYPE_AW_SDHOST_SUN5I, | ||
1253 | + .parent = TYPE_AW_SDHOST, | ||
1254 | + .class_init = allwinner_sdhost_sun5i_class_init, | ||
1255 | +}; | ||
1256 | + | ||
1257 | +static const TypeInfo allwinner_sdhost_bus_info = { | ||
1258 | + .name = TYPE_AW_SDHOST_BUS, | ||
1259 | + .parent = TYPE_SD_BUS, | ||
1260 | + .instance_size = sizeof(SDBus), | ||
1261 | + .class_init = allwinner_sdhost_bus_class_init, | ||
1262 | +}; | ||
1263 | + | ||
1264 | +static void allwinner_sdhost_register_types(void) | ||
1265 | +{ | ||
1266 | + type_register_static(&allwinner_sdhost_info); | ||
1267 | + type_register_static(&allwinner_sdhost_sun4i_info); | ||
1268 | + type_register_static(&allwinner_sdhost_sun5i_info); | ||
1269 | + type_register_static(&allwinner_sdhost_bus_info); | ||
1270 | +} | ||
1271 | + | ||
1272 | +type_init(allwinner_sdhost_register_types) | ||
1273 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
1274 | index XXXXXXX..XXXXXXX 100644 | ||
1275 | --- a/hw/arm/Kconfig | ||
1276 | +++ b/hw/arm/Kconfig | ||
1277 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
1278 | select UNIMP | ||
1279 | select USB_OHCI | ||
1280 | select USB_EHCI_SYSBUS | ||
1281 | + select SD | ||
1282 | |||
1283 | config RASPI | ||
1284 | bool | ||
1285 | diff --git a/hw/sd/trace-events b/hw/sd/trace-events | ||
1286 | index XXXXXXX..XXXXXXX 100644 | ||
1287 | --- a/hw/sd/trace-events | ||
1288 | +++ b/hw/sd/trace-events | ||
1289 | @@ -XXX,XX +XXX,XX @@ | ||
1290 | # See docs/devel/tracing.txt for syntax documentation. | ||
1291 | |||
1292 | +# allwinner-sdhost.c | ||
1293 | +allwinner_sdhost_set_inserted(bool inserted) "inserted %u" | ||
1294 | +allwinner_sdhost_process_desc(uint64_t desc_addr, uint32_t desc_size, bool is_write, uint32_t max_bytes) "desc_addr 0x%" PRIx64 " desc_size %" PRIu32 " is_write %u max_bytes %" PRIu32 | ||
1295 | +allwinner_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
1296 | +allwinner_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
1297 | +allwinner_sdhost_update_irq(uint32_t irq) "IRQ bits 0x%" PRIx32 | ||
1298 | + | ||
1299 | # bcm2835_sdhost.c | ||
1300 | bcm2835_sdhost_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
1301 | bcm2835_sdhost_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" | ||
1302 | -- | 397 | -- |
1303 | 2.20.1 | 398 | 2.20.1 |
1304 | 399 | ||
1305 | 400 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This test boots U-Boot then NetBSD (stored on a SD card) on | 3 | In 1dc8425e551, while converting to gvec, I added an extra range check |
4 | a OrangePi PC board. | 4 | against the shift count. This was unnecessary because the encoding of |
5 | the shift count produces 0 to the element size - 1. | ||
5 | 6 | ||
6 | As it requires ~1.3GB of storage, it is disabled by default. | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
8 | U-Boot is built by the Debian project [1], and the SD card image | 9 | Message-id: 20200513163245.17915-5-richard.henderson@linaro.org |
9 | is provided by the NetBSD organization [2]. | ||
10 | |||
11 | Once the compressed SD card image is downloaded (304MB) and | ||
12 | extracted, this test is fast: | ||
13 | |||
14 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
15 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
16 | tests/acceptance/boot_linux_console.py | ||
17 | console: U-Boot SPL 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) | ||
18 | console: DRAM: 1024 MiB | ||
19 | console: U-Boot 2020.01+dfsg-1 (Jan 08 2020 - 08:19:44 +0000) Allwinner Technology | ||
20 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
21 | console: scanning bus usb@1c1b000 for devices... 1 USB Device(s) found | ||
22 | console: scanning bus usb@1c1d000 for devices... 1 USB Device(s) found | ||
23 | console: scanning usb for storage devices... 0 Storage Device(s) found | ||
24 | console: Hit any key to stop autoboot: 0 | ||
25 | console: => setenv bootargs root=ld0a | ||
26 | console: => setenv kernel netbsd-GENERIC.ub | ||
27 | console: => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
28 | console: => boot | ||
29 | console: ## Booting kernel from Legacy Image at 42000000 ... | ||
30 | console: Image Name: NetBSD/earmv7hf 9.0_RC1 | ||
31 | console: Image Type: ARM Linux Kernel Image (no loading done) (uncompressed) | ||
32 | console: XIP Kernel Image (no loading done) | ||
33 | console: Loading Device Tree to 49ff6000, end 49fffe01 ... OK | ||
34 | console: Starting kernel ... | ||
35 | console: [ 1.0000000] NetBSD/evbarm (fdt) booting ... | ||
36 | console: [ 1.0000000] NetBSD 9.0 (GENERIC) #0: Fri Feb 14 00:06:28 UTC 2020 | ||
37 | console: [ 1.0000000] mkrepro@mkrepro.NetBSD.org:/usr/src/sys/arch/evbarm/compile/GENERIC | ||
38 | console: [ 1.0000000] total memory = 1024 MB | ||
39 | console: [ 1.0000000] avail memory = 1003 MB | ||
40 | console: [ 1.0000000] armfdt0 (root) | ||
41 | console: [ 1.0000000] simplebus0 at armfdt0: Xunlong Orange Pi PC | ||
42 | console: [ 1.0000000] cpu0 at cpus0: Cortex-A7 r0p5 (Cortex V7A core) | ||
43 | console: [ 1.0000000] cpu0: DC enabled IC enabled WB enabled LABT branch prediction enabled | ||
44 | console: [ 1.0000000] cpu0: 32KB/64B 2-way L1 VIPT Instruction cache | ||
45 | console: [ 1.0000000] cpu0: 32KB/64B 2-way write-back-locking-C L1 PIPT Data cache | ||
46 | console: [ 1.0000000] cpu0: 2304KB/64B 16-way write-through L2 PIPT Unified cache | ||
47 | console: [ 1.0000000] vfp0 at cpu0: NEON MPE (VFP 3.0+), rounding, NaN propagation, denormals | ||
48 | ... | ||
49 | console: [ 2.3812082] sdmmc0: SD card status: 4-bit, C0 | ||
50 | console: [ 2.3812082] ld0 at sdmmc0: <0xaa:0x5859:QEMU!:0x01:0xdeadbeef:0x062> | ||
51 | console: [ 2.4012856] ld0: 1226 MB, 622 cyl, 64 head, 63 sec, 512 bytes/sect x 2511872 sectors | ||
52 | console: [ 2.5321222] ld0: 4-bit width, High-Speed/SDR25, 50.000 MHz | ||
53 | console: [ 3.1068718] WARNING: 4 errors while detecting hardware; check system log. | ||
54 | console: [ 3.1179868] boot device: ld0 | ||
55 | console: [ 3.1470623] root on ld0a dumps on ld0b | ||
56 | console: [ 3.2464436] root file system type: ffs | ||
57 | console: [ 3.2897123] kern.module.path=/stand/evbarm/9.0/modules | ||
58 | console: Mon Feb 17 20:33:35 UTC 2020 | ||
59 | console: Starting root file system check: | ||
60 | PASS (35.96 s) | ||
61 | RESULTS : PASS 1 | ERROR 0 | FAIL 0 | SKIP 0 | WARN 0 | INTERRUPT 0 | CANCEL 0 | ||
62 | JOB TIME : 36.09 s | ||
63 | |||
64 | Note, this test only took ~65 seconds to run on Travis-CI, see: [3]. | ||
65 | |||
66 | This test is based on a description from Niek Linnenbank from [4]. | ||
67 | |||
68 | [1] https://wiki.debian.org/InstallingDebianOn/Allwinner#Creating_a_bootable_SD_Card_with_u-boot | ||
69 | [2] https://wiki.netbsd.org/ports/evbarm/allwinner/ | ||
70 | [3] https://travis-ci.org/philmd/qemu/jobs/638823612#L3778 | ||
71 | [4] https://www.mail-archive.com/qemu-devel@nongnu.org/msg669347.html | ||
72 | |||
73 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
74 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
75 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
76 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
77 | Message-id: 20200311221854.30370-18-nieklinnenbank@gmail.com | ||
78 | [NL: changed test to use NetBSD 9.0 final release and -global allwinner-rtc.base-year] | ||
79 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
80 | --- | 11 | --- |
81 | tests/acceptance/boot_linux_console.py | 70 ++++++++++++++++++++++++++ | 12 | target/arm/translate.c | 12 ++---------- |
82 | 1 file changed, 70 insertions(+) | 13 | 1 file changed, 2 insertions(+), 10 deletions(-) |
83 | 14 | ||
84 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 15 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
85 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
86 | --- a/tests/acceptance/boot_linux_console.py | 17 | --- a/target/arm/translate.c |
87 | +++ b/tests/acceptance/boot_linux_console.py | 18 | +++ b/target/arm/translate.c |
88 | @@ -XXX,XX +XXX,XX @@ import shutil | 19 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
89 | from avocado import skipUnless | 20 | gen_gvec_sli(size, rd_ofs, rm_ofs, shift, |
90 | from avocado_qemu import Test | 21 | vec_size, vec_size); |
91 | from avocado_qemu import exec_command_and_wait_for_pattern | 22 | } else { /* VSHL */ |
92 | +from avocado_qemu import interrupt_interactive_console_until_pattern | 23 | - /* Shifts larger than the element size are |
93 | from avocado_qemu import wait_for_console_pattern | 24 | - * architecturally valid and results in zero. |
94 | from avocado.utils import process | 25 | - */ |
95 | from avocado.utils import archive | 26 | - if (shift >= 8 << size) { |
96 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 27 | - tcg_gen_gvec_dup_imm(size, rd_ofs, |
97 | 'to <orangepipc>') | 28 | - vec_size, vec_size, 0); |
98 | self.wait_for_console_pattern('Starting Load Kernel Modules...') | 29 | - } else { |
99 | 30 | - tcg_gen_gvec_shli(size, rd_ofs, rm_ofs, shift, | |
100 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | 31 | - vec_size, vec_size); |
101 | + def test_arm_orangepi_uboot_netbsd9(self): | 32 | - } |
102 | + """ | 33 | + tcg_gen_gvec_shli(size, rd_ofs, rm_ofs, shift, |
103 | + :avocado: tags=arch:arm | 34 | + vec_size, vec_size); |
104 | + :avocado: tags=machine:orangepi-pc | 35 | } |
105 | + """ | 36 | return 0; |
106 | + # This test download a 304MB compressed image and expand it to 1.3GB... | 37 | } |
107 | + deb_url = ('http://snapshot.debian.org/archive/debian/' | ||
108 | + '20200108T145233Z/pool/main/u/u-boot/' | ||
109 | + 'u-boot-sunxi_2020.01%2Bdfsg-1_armhf.deb') | ||
110 | + deb_hash = 'f67f404a80753ca3d1258f13e38f2b060e13db99' | ||
111 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | ||
112 | + # We use the common OrangePi PC 'plus' build of U-Boot for our secondary | ||
113 | + # program loader (SPL). We will then set the path to the more specific | ||
114 | + # OrangePi "PC" device tree blob with 'setenv fdtfile' in U-Boot prompt, | ||
115 | + # before to boot NetBSD. | ||
116 | + uboot_path = '/usr/lib/u-boot/orangepi_plus/u-boot-sunxi-with-spl.bin' | ||
117 | + uboot_path = self.extract_from_deb(deb_path, uboot_path) | ||
118 | + image_url = ('https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/' | ||
119 | + 'evbarm-earmv7hf/binary/gzimg/armv7.img.gz') | ||
120 | + image_hash = '2babb29d36d8360adcb39c09e31060945259917a' | ||
121 | + image_path_gz = self.fetch_asset(image_url, asset_hash=image_hash) | ||
122 | + image_path = os.path.join(self.workdir, 'armv7.img') | ||
123 | + image_drive_args = 'if=sd,format=raw,snapshot=on,file=' + image_path | ||
124 | + archive.gzip_uncompress(image_path_gz, image_path) | ||
125 | + | ||
126 | + # dd if=u-boot-sunxi-with-spl.bin of=armv7.img bs=1K seek=8 conv=notrunc | ||
127 | + with open(uboot_path, 'rb') as f_in: | ||
128 | + with open(image_path, 'r+b') as f_out: | ||
129 | + f_out.seek(8 * 1024) | ||
130 | + shutil.copyfileobj(f_in, f_out) | ||
131 | + | ||
132 | + # Extend image, to avoid that NetBSD thinks the partition | ||
133 | + # inside the image is larger than device size itself | ||
134 | + f_out.seek(0, 2) | ||
135 | + f_out.seek(64 * 1024 * 1024, 1) | ||
136 | + f_out.write(bytearray([0x00])) | ||
137 | + | ||
138 | + self.vm.set_console() | ||
139 | + self.vm.add_args('-nic', 'user', | ||
140 | + '-drive', image_drive_args, | ||
141 | + '-global', 'allwinner-rtc.base-year=2000', | ||
142 | + '-no-reboot') | ||
143 | + self.vm.launch() | ||
144 | + wait_for_console_pattern(self, 'U-Boot 2020.01+dfsg-1') | ||
145 | + interrupt_interactive_console_until_pattern(self, | ||
146 | + 'Hit any key to stop autoboot:', | ||
147 | + 'switch to partitions #0, OK') | ||
148 | + | ||
149 | + exec_command_and_wait_for_pattern(self, '', '=>') | ||
150 | + cmd = 'setenv bootargs root=ld0a' | ||
151 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
152 | + cmd = 'setenv kernel netbsd-GENERIC.ub' | ||
153 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
154 | + cmd = 'setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb' | ||
155 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
156 | + cmd = ("setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; " | ||
157 | + "fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; " | ||
158 | + "fdt addr ${fdt_addr_r}; " | ||
159 | + "bootm ${kernel_addr_r} - ${fdt_addr_r}'") | ||
160 | + exec_command_and_wait_for_pattern(self, cmd, '=>') | ||
161 | + | ||
162 | + exec_command_and_wait_for_pattern(self, 'boot', | ||
163 | + 'Booting kernel from Legacy Image') | ||
164 | + wait_for_console_pattern(self, 'Starting kernel ...') | ||
165 | + wait_for_console_pattern(self, 'NetBSD 9.0 (GENERIC)') | ||
166 | + # Wait for user-space | ||
167 | + wait_for_console_pattern(self, 'Starting root file system check') | ||
168 | + | ||
169 | def test_s390x_s390_ccw_virtio(self): | ||
170 | """ | ||
171 | :avocado: tags=arch:s390x | ||
172 | -- | 38 | -- |
173 | 2.20.1 | 39 | 2.20.1 |
174 | 40 | ||
175 | 41 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We must include the tag in the FAR_ELx register when raising | 3 | Now that we've converted all cases to gvec, there is quite a bit |
4 | an addressing exception. Which means that we should not clear | 4 | of dead code at the end of the function. Remove it. |
5 | out the tag during translation. | ||
6 | 5 | ||
7 | We cannot at present comply with this for user mode, so we | 6 | Sink the call to gen_gvec_fn2i to the end, loading a function |
8 | retain the clean_data_tbi function for the moment, though it | 7 | pointer within the switch statement. |
9 | no longer does what it says on the tin for system mode. This | ||
10 | function is to be replaced with MTE, so don't worry about the | ||
11 | slight misnaming. | ||
12 | 8 | ||
13 | Buglink: https://bugs.launchpad.net/qemu/+bug/1867072 | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20200308012946.16303-3-richard.henderson@linaro.org | 11 | Message-id: 20200513163245.17915-6-richard.henderson@linaro.org |
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 13 | --- |
19 | target/arm/translate-a64.c | 11 +++++++++++ | 14 | target/arm/translate-a64.c | 56 ++++++++++---------------------------- |
20 | 1 file changed, 11 insertions(+) | 15 | 1 file changed, 14 insertions(+), 42 deletions(-) |
21 | 16 | ||
22 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | 17 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
23 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/translate-a64.c | 19 | --- a/target/arm/translate-a64.c |
25 | +++ b/target/arm/translate-a64.c | 20 | +++ b/target/arm/translate-a64.c |
26 | @@ -XXX,XX +XXX,XX @@ static void gen_a64_set_pc(DisasContext *s, TCGv_i64 src) | 21 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, |
27 | static TCGv_i64 clean_data_tbi(DisasContext *s, TCGv_i64 addr) | 22 | int size = 32 - clz32(immh) - 1; |
28 | { | 23 | int immhb = immh << 3 | immb; |
29 | TCGv_i64 clean = new_tmp_a64(s); | 24 | int shift = 2 * (8 << size) - immhb; |
30 | + /* | 25 | - bool accumulate = false; |
31 | + * In order to get the correct value in the FAR_ELx register, | 26 | - int dsize = is_q ? 128 : 64; |
32 | + * we must present the memory subsystem with the "dirty" address | 27 | - int esize = 8 << size; |
33 | + * including the TBI. In system mode we can make this work via | 28 | - int elements = dsize/esize; |
34 | + * the TLB, dropping the TBI during translation. But for user-only | 29 | - MemOp memop = size | (is_u ? 0 : MO_SIGN); |
35 | + * mode we don't have that option, and must remove the top byte now. | 30 | - TCGv_i64 tcg_rn = new_tmp_a64(s); |
36 | + */ | 31 | - TCGv_i64 tcg_rd = new_tmp_a64(s); |
37 | +#ifdef CONFIG_USER_ONLY | 32 | - TCGv_i64 tcg_round; |
38 | gen_top_byte_ignore(s, clean, addr, s->tbid); | 33 | - uint64_t round_const; |
39 | +#else | 34 | - int i; |
40 | + tcg_gen_mov_i64(clean, addr); | 35 | + GVecGen2iFn *gvec_fn; |
41 | +#endif | 36 | |
42 | return clean; | 37 | if (extract32(immh, 3, 1) && !is_q) { |
38 | unallocated_encoding(s); | ||
39 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, | ||
40 | |||
41 | switch (opcode) { | ||
42 | case 0x02: /* SSRA / USRA (accumulate) */ | ||
43 | - gen_gvec_fn2i(s, is_q, rd, rn, shift, | ||
44 | - is_u ? gen_gvec_usra : gen_gvec_ssra, size); | ||
45 | - return; | ||
46 | + gvec_fn = is_u ? gen_gvec_usra : gen_gvec_ssra; | ||
47 | + break; | ||
48 | |||
49 | case 0x08: /* SRI */ | ||
50 | - gen_gvec_fn2i(s, is_q, rd, rn, shift, gen_gvec_sri, size); | ||
51 | - return; | ||
52 | + gvec_fn = gen_gvec_sri; | ||
53 | + break; | ||
54 | |||
55 | case 0x00: /* SSHR / USHR */ | ||
56 | if (is_u) { | ||
57 | @@ -XXX,XX +XXX,XX @@ static void handle_vec_simd_shri(DisasContext *s, bool is_q, bool is_u, | ||
58 | /* Shift count the same size as element size produces zero. */ | ||
59 | tcg_gen_gvec_dup_imm(size, vec_full_reg_offset(s, rd), | ||
60 | is_q ? 16 : 8, vec_full_reg_size(s), 0); | ||
61 | - } else { | ||
62 | - gen_gvec_fn2i(s, is_q, rd, rn, shift, tcg_gen_gvec_shri, size); | ||
63 | + return; | ||
64 | } | ||
65 | + gvec_fn = tcg_gen_gvec_shri; | ||
66 | } else { | ||
67 | /* Shift count the same size as element size produces all sign. */ | ||
68 | if (shift == 8 << size) { | ||
69 | shift -= 1; | ||
70 | } | ||
71 | - gen_gvec_fn2i(s, is_q, rd, rn, shift, tcg_gen_gvec_sari, size); | ||
72 | + gvec_fn = tcg_gen_gvec_sari; | ||
73 | } | ||
74 | - return; | ||
75 | + break; | ||
76 | |||
77 | case 0x04: /* SRSHR / URSHR (rounding) */ | ||
78 | - gen_gvec_fn2i(s, is_q, rd, rn, shift, | ||
79 | - is_u ? gen_gvec_urshr : gen_gvec_srshr, size); | ||
80 | - return; | ||
81 | + gvec_fn = is_u ? gen_gvec_urshr : gen_gvec_srshr; | ||
82 | + break; | ||
83 | |||
84 | case 0x06: /* SRSRA / URSRA (accum + rounding) */ | ||
85 | - gen_gvec_fn2i(s, is_q, rd, rn, shift, | ||
86 | - is_u ? gen_gvec_ursra : gen_gvec_srsra, size); | ||
87 | - return; | ||
88 | + gvec_fn = is_u ? gen_gvec_ursra : gen_gvec_srsra; | ||
89 | + break; | ||
90 | |||
91 | default: | ||
92 | g_assert_not_reached(); | ||
93 | } | ||
94 | |||
95 | - round_const = 1ULL << (shift - 1); | ||
96 | - tcg_round = tcg_const_i64(round_const); | ||
97 | - | ||
98 | - for (i = 0; i < elements; i++) { | ||
99 | - read_vec_element(s, tcg_rn, rn, i, memop); | ||
100 | - if (accumulate) { | ||
101 | - read_vec_element(s, tcg_rd, rd, i, memop); | ||
102 | - } | ||
103 | - | ||
104 | - handle_shri_with_rndacc(tcg_rd, tcg_rn, tcg_round, | ||
105 | - accumulate, is_u, size, shift); | ||
106 | - | ||
107 | - write_vec_element(s, tcg_rd, rd, i, size); | ||
108 | - } | ||
109 | - tcg_temp_free_i64(tcg_round); | ||
110 | - | ||
111 | - clear_vec_high(s, is_q, rd); | ||
112 | + gen_gvec_fn2i(s, is_q, rd, rn, shift, gvec_fn, size); | ||
43 | } | 113 | } |
44 | 114 | ||
115 | /* SHL/SLI - Vector shift left */ | ||
45 | -- | 116 | -- |
46 | 2.20.1 | 117 | 2.20.1 |
47 | 118 | ||
48 | 119 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This test boots Ubuntu Bionic on a OrangePi PC board. | 3 | Provide a functional interface for the vector expansion. |
4 | 4 | This fits better with the existing set of helpers that | |
5 | As it requires 1GB of storage, and is slow, this test is disabled | 5 | we provide for other operations. |
6 | on automatic CI testing. | 6 | |
7 | 7 | Macro-ize the 5 nearly identical comparisons. | |
8 | It is useful for workstation testing. Currently Avocado timeouts too | 8 | |
9 | quickly, so we can't run userland commands. | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | |
11 | The kernel image and DeviceTree blob are built by the Armbian | 11 | Message-id: 20200513163245.17915-7-richard.henderson@linaro.org |
12 | project (based on Debian): | ||
13 | https://www.armbian.com/orange-pi-pc/ | ||
14 | |||
15 | The Ubuntu image is downloaded from: | ||
16 | https://dl.armbian.com/orangepipc/Bionic_current | ||
17 | |||
18 | This test can be run using: | ||
19 | |||
20 | $ AVOCADO_ALLOW_LARGE_STORAGE=yes \ | ||
21 | avocado --show=app,console run -t machine:orangepi-pc \ | ||
22 | tests/acceptance/boot_linux_console.py | ||
23 | console: U-Boot SPL 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) | ||
24 | console: DRAM: 1024 MiB | ||
25 | console: Failed to set core voltage! Can't set CPU frequency | ||
26 | console: Trying to boot from MMC1 | ||
27 | console: U-Boot 2019.04-armbian (Nov 18 2019 - 23:08:35 +0100) Allwinner Technology | ||
28 | console: CPU: Allwinner H3 (SUN8I 0000) | ||
29 | console: Model: Xunlong Orange Pi PC | ||
30 | console: DRAM: 1 GiB | ||
31 | console: MMC: mmc@1c0f000: 0 | ||
32 | [...] | ||
33 | console: Uncompressing Linux... done, booting the kernel. | ||
34 | console: Booting Linux on physical CPU 0x0 | ||
35 | console: Linux version 5.3.9-sunxi (root@builder) (gcc version 8.3.0 (GNU Toolchain for the A-profile Architecture 8.3-2019.03 (arm-rel-8.36))) #19.11.3 SMP Mon Nov 18 18:49:43 CET 2019 | ||
36 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
37 | console: CPU: div instructions available: patching division code | ||
38 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
39 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
40 | [...] | ||
41 | console: EXT4-fs (mmcblk0p1): mounted filesystem with writeback data mode. Opts: (null) | ||
42 | console: done. | ||
43 | console: Begin: Running /scripts/local-bottom ... done. | ||
44 | console: Begin: Running /scripts/init-bottom ... done. | ||
45 | console: systemd[1]: systemd 237 running in system mode. (...) | ||
46 | console: systemd[1]: Detected architecture arm. | ||
47 | console: Welcome to Ubuntu 18.04.3 LTS! | ||
48 | console: systemd[1]: Set hostname to <orangepipc>. | ||
49 | |||
50 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
51 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
52 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
53 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
54 | Message-id: 20200311221854.30370-17-nieklinnenbank@gmail.com | ||
55 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
56 | [NL: changed test to boot from SD card via BootROM, added check for 7z] | ||
57 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
58 | --- | 13 | --- |
59 | tests/acceptance/boot_linux_console.py | 48 ++++++++++++++++++++++++++ | 14 | target/arm/translate.h | 16 ++- |
60 | 1 file changed, 48 insertions(+) | 15 | target/arm/translate-a64.c | 22 ++-- |
61 | 16 | target/arm/translate.c | 254 ++++++++----------------------------- | |
62 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 17 | 3 files changed, 74 insertions(+), 218 deletions(-) |
18 | |||
19 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
63 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
64 | --- a/tests/acceptance/boot_linux_console.py | 21 | --- a/target/arm/translate.h |
65 | +++ b/tests/acceptance/boot_linux_console.py | 22 | +++ b/target/arm/translate.h |
66 | @@ -XXX,XX +XXX,XX @@ from avocado_qemu import exec_command_and_wait_for_pattern | 23 | @@ -XXX,XX +XXX,XX @@ static inline void gen_swstep_exception(DisasContext *s, int isv, int ex) |
67 | from avocado_qemu import wait_for_console_pattern | 24 | uint64_t vfp_expand_imm(int size, uint8_t imm8); |
68 | from avocado.utils import process | 25 | |
69 | from avocado.utils import archive | 26 | /* Vector operations shared between ARM and AArch64. */ |
70 | +from avocado.utils.path import find_command, CmdNotFoundError | 27 | -extern const GVecGen2 ceq0_op[4]; |
71 | 28 | -extern const GVecGen2 clt0_op[4]; | |
72 | +P7ZIP_AVAILABLE = True | 29 | -extern const GVecGen2 cgt0_op[4]; |
73 | +try: | 30 | -extern const GVecGen2 cle0_op[4]; |
74 | + find_command('7z') | 31 | -extern const GVecGen2 cge0_op[4]; |
75 | +except CmdNotFoundError: | 32 | +void gen_gvec_ceq0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
76 | + P7ZIP_AVAILABLE = False | 33 | + uint32_t opr_sz, uint32_t max_sz); |
77 | 34 | +void gen_gvec_clt0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | |
78 | class BootLinuxConsole(Test): | 35 | + uint32_t opr_sz, uint32_t max_sz); |
79 | """ | 36 | +void gen_gvec_cgt0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 37 | + uint32_t opr_sz, uint32_t max_sz); |
81 | exec_command_and_wait_for_pattern(self, 'reboot', | 38 | +void gen_gvec_cle0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
82 | 'reboot: Restarting system') | 39 | + uint32_t opr_sz, uint32_t max_sz); |
83 | 40 | +void gen_gvec_cge0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | |
84 | + @skipUnless(os.getenv('AVOCADO_ALLOW_LARGE_STORAGE'), 'storage limited') | 41 | + uint32_t opr_sz, uint32_t max_sz); |
85 | + @skipUnless(P7ZIP_AVAILABLE, '7z not installed') | ||
86 | + def test_arm_orangepi_bionic(self): | ||
87 | + """ | ||
88 | + :avocado: tags=arch:arm | ||
89 | + :avocado: tags=machine:orangepi-pc | ||
90 | + """ | ||
91 | + | 42 | + |
92 | + # This test download a 196MB compressed image and expand it to 932MB... | 43 | extern const GVecGen3 mla_op[4]; |
93 | + image_url = ('https://dl.armbian.com/orangepipc/archive/' | 44 | extern const GVecGen3 mls_op[4]; |
94 | + 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.7z') | 45 | extern const GVecGen3 cmtst_op[4]; |
95 | + image_hash = '196a8ffb72b0123d92cea4a070894813d305c71e' | 46 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
96 | + image_path_7z = self.fetch_asset(image_url, asset_hash=image_hash) | 47 | index XXXXXXX..XXXXXXX 100644 |
97 | + image_name = 'Armbian_19.11.3_Orangepipc_bionic_current_5.3.9.img' | 48 | --- a/target/arm/translate-a64.c |
98 | + image_path = os.path.join(self.workdir, image_name) | 49 | +++ b/target/arm/translate-a64.c |
99 | + process.run("7z e -o%s %s" % (self.workdir, image_path_7z)) | 50 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_fn4(DisasContext *s, bool is_q, int rd, int rn, int rm, |
100 | + | 51 | is_q ? 16 : 8, vec_full_reg_size(s)); |
101 | + self.vm.set_console() | 52 | } |
102 | + self.vm.add_args('-drive', 'file=' + image_path + ',if=sd,format=raw', | 53 | |
103 | + '-nic', 'user', | 54 | -/* Expand a 2-operand AdvSIMD vector operation using an op descriptor. */ |
104 | + '-no-reboot') | 55 | -static void gen_gvec_op2(DisasContext *s, bool is_q, int rd, |
105 | + self.vm.launch() | 56 | - int rn, const GVecGen2 *gvec_op) |
106 | + | 57 | -{ |
107 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 58 | - tcg_gen_gvec_2(vec_full_reg_offset(s, rd), vec_full_reg_offset(s, rn), |
108 | + 'console=ttyS0,115200 ' | 59 | - is_q ? 16 : 8, vec_full_reg_size(s), gvec_op); |
109 | + 'loglevel=7 ' | 60 | -} |
110 | + 'nosmp ' | 61 | - |
111 | + 'systemd.default_timeout_start_sec=9000 ' | 62 | /* Expand a 3-operand AdvSIMD vector operation using an op descriptor. */ |
112 | + 'systemd.mask=armbian-zram-config.service ' | 63 | static void gen_gvec_op3(DisasContext *s, bool is_q, int rd, |
113 | + 'systemd.mask=armbian-ramlog.service') | 64 | int rn, int rm, const GVecGen3 *gvec_op) |
114 | + | 65 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) |
115 | + self.wait_for_console_pattern('U-Boot SPL') | 66 | } |
116 | + self.wait_for_console_pattern('Autoboot in ') | 67 | break; |
117 | + exec_command_and_wait_for_pattern(self, ' ', '=>') | 68 | case 0x8: /* CMGT, CMGE */ |
118 | + exec_command_and_wait_for_pattern(self, "setenv extraargs '" + | 69 | - gen_gvec_op2(s, is_q, rd, rn, u ? &cge0_op[size] : &cgt0_op[size]); |
119 | + kernel_command_line + "'", '=>') | 70 | + if (u) { |
120 | + exec_command_and_wait_for_pattern(self, 'boot', 'Starting kernel ...'); | 71 | + gen_gvec_fn2(s, is_q, rd, rn, gen_gvec_cge0, size); |
121 | + | 72 | + } else { |
122 | + self.wait_for_console_pattern('systemd[1]: Set hostname ' + | 73 | + gen_gvec_fn2(s, is_q, rd, rn, gen_gvec_cgt0, size); |
123 | + 'to <orangepipc>') | 74 | + } |
124 | + self.wait_for_console_pattern('Starting Load Kernel Modules...') | 75 | return; |
125 | + | 76 | case 0x9: /* CMEQ, CMLE */ |
126 | def test_s390x_s390_ccw_virtio(self): | 77 | - gen_gvec_op2(s, is_q, rd, rn, u ? &cle0_op[size] : &ceq0_op[size]); |
127 | """ | 78 | + if (u) { |
128 | :avocado: tags=arch:s390x | 79 | + gen_gvec_fn2(s, is_q, rd, rn, gen_gvec_cle0, size); |
80 | + } else { | ||
81 | + gen_gvec_fn2(s, is_q, rd, rn, gen_gvec_ceq0, size); | ||
82 | + } | ||
83 | return; | ||
84 | case 0xa: /* CMLT */ | ||
85 | - gen_gvec_op2(s, is_q, rd, rn, &clt0_op[size]); | ||
86 | + gen_gvec_fn2(s, is_q, rd, rn, gen_gvec_clt0, size); | ||
87 | return; | ||
88 | case 0xb: | ||
89 | if (u) { /* ABS, NEG */ | ||
90 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
91 | index XXXXXXX..XXXXXXX 100644 | ||
92 | --- a/target/arm/translate.c | ||
93 | +++ b/target/arm/translate.c | ||
94 | @@ -XXX,XX +XXX,XX @@ static int do_v81_helper(DisasContext *s, gen_helper_gvec_3_ptr *fn, | ||
95 | return 1; | ||
96 | } | ||
97 | |||
98 | -static void gen_ceq0_i32(TCGv_i32 d, TCGv_i32 a) | ||
99 | -{ | ||
100 | - tcg_gen_setcondi_i32(TCG_COND_EQ, d, a, 0); | ||
101 | - tcg_gen_neg_i32(d, d); | ||
102 | -} | ||
103 | - | ||
104 | -static void gen_ceq0_i64(TCGv_i64 d, TCGv_i64 a) | ||
105 | -{ | ||
106 | - tcg_gen_setcondi_i64(TCG_COND_EQ, d, a, 0); | ||
107 | - tcg_gen_neg_i64(d, d); | ||
108 | -} | ||
109 | - | ||
110 | -static void gen_ceq0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
111 | -{ | ||
112 | - TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
113 | - tcg_gen_cmp_vec(TCG_COND_EQ, vece, d, a, zero); | ||
114 | - tcg_temp_free_vec(zero); | ||
115 | -} | ||
116 | +#define GEN_CMP0(NAME, COND) \ | ||
117 | + static void gen_##NAME##0_i32(TCGv_i32 d, TCGv_i32 a) \ | ||
118 | + { \ | ||
119 | + tcg_gen_setcondi_i32(COND, d, a, 0); \ | ||
120 | + tcg_gen_neg_i32(d, d); \ | ||
121 | + } \ | ||
122 | + static void gen_##NAME##0_i64(TCGv_i64 d, TCGv_i64 a) \ | ||
123 | + { \ | ||
124 | + tcg_gen_setcondi_i64(COND, d, a, 0); \ | ||
125 | + tcg_gen_neg_i64(d, d); \ | ||
126 | + } \ | ||
127 | + static void gen_##NAME##0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) \ | ||
128 | + { \ | ||
129 | + TCGv_vec zero = tcg_const_zeros_vec_matching(d); \ | ||
130 | + tcg_gen_cmp_vec(COND, vece, d, a, zero); \ | ||
131 | + tcg_temp_free_vec(zero); \ | ||
132 | + } \ | ||
133 | + void gen_gvec_##NAME##0(unsigned vece, uint32_t d, uint32_t m, \ | ||
134 | + uint32_t opr_sz, uint32_t max_sz) \ | ||
135 | + { \ | ||
136 | + const GVecGen2 op[4] = { \ | ||
137 | + { .fno = gen_helper_gvec_##NAME##0_b, \ | ||
138 | + .fniv = gen_##NAME##0_vec, \ | ||
139 | + .opt_opc = vecop_list_cmp, \ | ||
140 | + .vece = MO_8 }, \ | ||
141 | + { .fno = gen_helper_gvec_##NAME##0_h, \ | ||
142 | + .fniv = gen_##NAME##0_vec, \ | ||
143 | + .opt_opc = vecop_list_cmp, \ | ||
144 | + .vece = MO_16 }, \ | ||
145 | + { .fni4 = gen_##NAME##0_i32, \ | ||
146 | + .fniv = gen_##NAME##0_vec, \ | ||
147 | + .opt_opc = vecop_list_cmp, \ | ||
148 | + .vece = MO_32 }, \ | ||
149 | + { .fni8 = gen_##NAME##0_i64, \ | ||
150 | + .fniv = gen_##NAME##0_vec, \ | ||
151 | + .opt_opc = vecop_list_cmp, \ | ||
152 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, \ | ||
153 | + .vece = MO_64 }, \ | ||
154 | + }; \ | ||
155 | + tcg_gen_gvec_2(d, m, opr_sz, max_sz, &op[vece]); \ | ||
156 | + } | ||
157 | |||
158 | static const TCGOpcode vecop_list_cmp[] = { | ||
159 | INDEX_op_cmp_vec, 0 | ||
160 | }; | ||
161 | |||
162 | -const GVecGen2 ceq0_op[4] = { | ||
163 | - { .fno = gen_helper_gvec_ceq0_b, | ||
164 | - .fniv = gen_ceq0_vec, | ||
165 | - .opt_opc = vecop_list_cmp, | ||
166 | - .vece = MO_8 }, | ||
167 | - { .fno = gen_helper_gvec_ceq0_h, | ||
168 | - .fniv = gen_ceq0_vec, | ||
169 | - .opt_opc = vecop_list_cmp, | ||
170 | - .vece = MO_16 }, | ||
171 | - { .fni4 = gen_ceq0_i32, | ||
172 | - .fniv = gen_ceq0_vec, | ||
173 | - .opt_opc = vecop_list_cmp, | ||
174 | - .vece = MO_32 }, | ||
175 | - { .fni8 = gen_ceq0_i64, | ||
176 | - .fniv = gen_ceq0_vec, | ||
177 | - .opt_opc = vecop_list_cmp, | ||
178 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
179 | - .vece = MO_64 }, | ||
180 | -}; | ||
181 | +GEN_CMP0(ceq, TCG_COND_EQ) | ||
182 | +GEN_CMP0(cle, TCG_COND_LE) | ||
183 | +GEN_CMP0(cge, TCG_COND_GE) | ||
184 | +GEN_CMP0(clt, TCG_COND_LT) | ||
185 | +GEN_CMP0(cgt, TCG_COND_GT) | ||
186 | |||
187 | -static void gen_cle0_i32(TCGv_i32 d, TCGv_i32 a) | ||
188 | -{ | ||
189 | - tcg_gen_setcondi_i32(TCG_COND_LE, d, a, 0); | ||
190 | - tcg_gen_neg_i32(d, d); | ||
191 | -} | ||
192 | - | ||
193 | -static void gen_cle0_i64(TCGv_i64 d, TCGv_i64 a) | ||
194 | -{ | ||
195 | - tcg_gen_setcondi_i64(TCG_COND_LE, d, a, 0); | ||
196 | - tcg_gen_neg_i64(d, d); | ||
197 | -} | ||
198 | - | ||
199 | -static void gen_cle0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
200 | -{ | ||
201 | - TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
202 | - tcg_gen_cmp_vec(TCG_COND_LE, vece, d, a, zero); | ||
203 | - tcg_temp_free_vec(zero); | ||
204 | -} | ||
205 | - | ||
206 | -const GVecGen2 cle0_op[4] = { | ||
207 | - { .fno = gen_helper_gvec_cle0_b, | ||
208 | - .fniv = gen_cle0_vec, | ||
209 | - .opt_opc = vecop_list_cmp, | ||
210 | - .vece = MO_8 }, | ||
211 | - { .fno = gen_helper_gvec_cle0_h, | ||
212 | - .fniv = gen_cle0_vec, | ||
213 | - .opt_opc = vecop_list_cmp, | ||
214 | - .vece = MO_16 }, | ||
215 | - { .fni4 = gen_cle0_i32, | ||
216 | - .fniv = gen_cle0_vec, | ||
217 | - .opt_opc = vecop_list_cmp, | ||
218 | - .vece = MO_32 }, | ||
219 | - { .fni8 = gen_cle0_i64, | ||
220 | - .fniv = gen_cle0_vec, | ||
221 | - .opt_opc = vecop_list_cmp, | ||
222 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
223 | - .vece = MO_64 }, | ||
224 | -}; | ||
225 | - | ||
226 | -static void gen_cge0_i32(TCGv_i32 d, TCGv_i32 a) | ||
227 | -{ | ||
228 | - tcg_gen_setcondi_i32(TCG_COND_GE, d, a, 0); | ||
229 | - tcg_gen_neg_i32(d, d); | ||
230 | -} | ||
231 | - | ||
232 | -static void gen_cge0_i64(TCGv_i64 d, TCGv_i64 a) | ||
233 | -{ | ||
234 | - tcg_gen_setcondi_i64(TCG_COND_GE, d, a, 0); | ||
235 | - tcg_gen_neg_i64(d, d); | ||
236 | -} | ||
237 | - | ||
238 | -static void gen_cge0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
239 | -{ | ||
240 | - TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
241 | - tcg_gen_cmp_vec(TCG_COND_GE, vece, d, a, zero); | ||
242 | - tcg_temp_free_vec(zero); | ||
243 | -} | ||
244 | - | ||
245 | -const GVecGen2 cge0_op[4] = { | ||
246 | - { .fno = gen_helper_gvec_cge0_b, | ||
247 | - .fniv = gen_cge0_vec, | ||
248 | - .opt_opc = vecop_list_cmp, | ||
249 | - .vece = MO_8 }, | ||
250 | - { .fno = gen_helper_gvec_cge0_h, | ||
251 | - .fniv = gen_cge0_vec, | ||
252 | - .opt_opc = vecop_list_cmp, | ||
253 | - .vece = MO_16 }, | ||
254 | - { .fni4 = gen_cge0_i32, | ||
255 | - .fniv = gen_cge0_vec, | ||
256 | - .opt_opc = vecop_list_cmp, | ||
257 | - .vece = MO_32 }, | ||
258 | - { .fni8 = gen_cge0_i64, | ||
259 | - .fniv = gen_cge0_vec, | ||
260 | - .opt_opc = vecop_list_cmp, | ||
261 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
262 | - .vece = MO_64 }, | ||
263 | -}; | ||
264 | - | ||
265 | -static void gen_clt0_i32(TCGv_i32 d, TCGv_i32 a) | ||
266 | -{ | ||
267 | - tcg_gen_setcondi_i32(TCG_COND_LT, d, a, 0); | ||
268 | - tcg_gen_neg_i32(d, d); | ||
269 | -} | ||
270 | - | ||
271 | -static void gen_clt0_i64(TCGv_i64 d, TCGv_i64 a) | ||
272 | -{ | ||
273 | - tcg_gen_setcondi_i64(TCG_COND_LT, d, a, 0); | ||
274 | - tcg_gen_neg_i64(d, d); | ||
275 | -} | ||
276 | - | ||
277 | -static void gen_clt0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
278 | -{ | ||
279 | - TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
280 | - tcg_gen_cmp_vec(TCG_COND_LT, vece, d, a, zero); | ||
281 | - tcg_temp_free_vec(zero); | ||
282 | -} | ||
283 | - | ||
284 | -const GVecGen2 clt0_op[4] = { | ||
285 | - { .fno = gen_helper_gvec_clt0_b, | ||
286 | - .fniv = gen_clt0_vec, | ||
287 | - .opt_opc = vecop_list_cmp, | ||
288 | - .vece = MO_8 }, | ||
289 | - { .fno = gen_helper_gvec_clt0_h, | ||
290 | - .fniv = gen_clt0_vec, | ||
291 | - .opt_opc = vecop_list_cmp, | ||
292 | - .vece = MO_16 }, | ||
293 | - { .fni4 = gen_clt0_i32, | ||
294 | - .fniv = gen_clt0_vec, | ||
295 | - .opt_opc = vecop_list_cmp, | ||
296 | - .vece = MO_32 }, | ||
297 | - { .fni8 = gen_clt0_i64, | ||
298 | - .fniv = gen_clt0_vec, | ||
299 | - .opt_opc = vecop_list_cmp, | ||
300 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
301 | - .vece = MO_64 }, | ||
302 | -}; | ||
303 | - | ||
304 | -static void gen_cgt0_i32(TCGv_i32 d, TCGv_i32 a) | ||
305 | -{ | ||
306 | - tcg_gen_setcondi_i32(TCG_COND_GT, d, a, 0); | ||
307 | - tcg_gen_neg_i32(d, d); | ||
308 | -} | ||
309 | - | ||
310 | -static void gen_cgt0_i64(TCGv_i64 d, TCGv_i64 a) | ||
311 | -{ | ||
312 | - tcg_gen_setcondi_i64(TCG_COND_GT, d, a, 0); | ||
313 | - tcg_gen_neg_i64(d, d); | ||
314 | -} | ||
315 | - | ||
316 | -static void gen_cgt0_vec(unsigned vece, TCGv_vec d, TCGv_vec a) | ||
317 | -{ | ||
318 | - TCGv_vec zero = tcg_const_zeros_vec_matching(d); | ||
319 | - tcg_gen_cmp_vec(TCG_COND_GT, vece, d, a, zero); | ||
320 | - tcg_temp_free_vec(zero); | ||
321 | -} | ||
322 | - | ||
323 | -const GVecGen2 cgt0_op[4] = { | ||
324 | - { .fno = gen_helper_gvec_cgt0_b, | ||
325 | - .fniv = gen_cgt0_vec, | ||
326 | - .opt_opc = vecop_list_cmp, | ||
327 | - .vece = MO_8 }, | ||
328 | - { .fno = gen_helper_gvec_cgt0_h, | ||
329 | - .fniv = gen_cgt0_vec, | ||
330 | - .opt_opc = vecop_list_cmp, | ||
331 | - .vece = MO_16 }, | ||
332 | - { .fni4 = gen_cgt0_i32, | ||
333 | - .fniv = gen_cgt0_vec, | ||
334 | - .opt_opc = vecop_list_cmp, | ||
335 | - .vece = MO_32 }, | ||
336 | - { .fni8 = gen_cgt0_i64, | ||
337 | - .fniv = gen_cgt0_vec, | ||
338 | - .opt_opc = vecop_list_cmp, | ||
339 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
340 | - .vece = MO_64 }, | ||
341 | -}; | ||
342 | +#undef GEN_CMP0 | ||
343 | |||
344 | static void gen_ssra8_i64(TCGv_i64 d, TCGv_i64 a, int64_t shift) | ||
345 | { | ||
346 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
347 | break; | ||
348 | |||
349 | case NEON_2RM_VCEQ0: | ||
350 | - tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | ||
351 | - vec_size, &ceq0_op[size]); | ||
352 | + gen_gvec_ceq0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
353 | break; | ||
354 | case NEON_2RM_VCGT0: | ||
355 | - tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | ||
356 | - vec_size, &cgt0_op[size]); | ||
357 | + gen_gvec_cgt0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
358 | break; | ||
359 | case NEON_2RM_VCLE0: | ||
360 | - tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | ||
361 | - vec_size, &cle0_op[size]); | ||
362 | + gen_gvec_cle0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
363 | break; | ||
364 | case NEON_2RM_VCGE0: | ||
365 | - tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | ||
366 | - vec_size, &cge0_op[size]); | ||
367 | + gen_gvec_cge0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
368 | break; | ||
369 | case NEON_2RM_VCLT0: | ||
370 | - tcg_gen_gvec_2(rd_ofs, rm_ofs, vec_size, | ||
371 | - vec_size, &clt0_op[size]); | ||
372 | + gen_gvec_clt0(size, rd_ofs, rm_ofs, vec_size, vec_size); | ||
373 | break; | ||
374 | |||
375 | default: | ||
129 | -- | 376 | -- |
130 | 2.20.1 | 377 | 2.20.1 |
131 | 378 | ||
132 | 379 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Convert kvm_arm_vgic_probe() so that it returns a | 3 | Provide a functional interface for the vector expansion. |
4 | bitmap of supported in-kernel emulation VGIC versions instead | 4 | This fits better with the existing set of helpers that |
5 | of the max version: at the moment values can be v2 and v3. | 5 | we provide for other operations. |
6 | This allows to expose the case where the host GICv3 also | 6 | |
7 | supports GICv2 emulation. This will be useful to choose the | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | default version in KVM accelerated mode. | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | 9 | Message-id: 20200513163245.17915-8-richard.henderson@linaro.org | |
10 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20200311131618.7187-5-eric.auger@redhat.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 11 | --- |
16 | target/arm/kvm_arm.h | 3 +++ | 12 | target/arm/translate.h | 7 +- |
17 | hw/arm/virt.c | 11 +++++++++-- | 13 | target/arm/translate-a64.c | 4 +- |
18 | target/arm/kvm.c | 14 ++++++++------ | 14 | target/arm/translate-neon.inc.c | 16 +---- |
19 | 3 files changed, 20 insertions(+), 8 deletions(-) | 15 | target/arm/translate.c | 117 +++++++++++++++++--------------- |
20 | 16 | 4 files changed, 71 insertions(+), 73 deletions(-) | |
21 | diff --git a/target/arm/kvm_arm.h b/target/arm/kvm_arm.h | 17 | |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
23 | --- a/target/arm/kvm_arm.h | 19 | index XXXXXXX..XXXXXXX 100644 |
24 | +++ b/target/arm/kvm_arm.h | 20 | --- a/target/arm/translate.h |
25 | @@ -XXX,XX +XXX,XX @@ | 21 | +++ b/target/arm/translate.h |
26 | #include "exec/memory.h" | 22 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_cle0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
27 | #include "qemu/error-report.h" | 23 | void gen_gvec_cge0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
28 | 24 | uint32_t opr_sz, uint32_t max_sz); | |
29 | +#define KVM_ARM_VGIC_V2 (1 << 0) | 25 | |
30 | +#define KVM_ARM_VGIC_V3 (1 << 1) | 26 | -extern const GVecGen3 mla_op[4]; |
27 | -extern const GVecGen3 mls_op[4]; | ||
28 | +void gen_gvec_mla(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
29 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
30 | +void gen_gvec_mls(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
31 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
31 | + | 32 | + |
32 | /** | 33 | extern const GVecGen3 cmtst_op[4]; |
33 | * kvm_arm_vcpu_init: | 34 | extern const GVecGen3 sshl_op[4]; |
34 | * @cs: CPUState | 35 | extern const GVecGen3 ushl_op[4]; |
35 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 36 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
36 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/hw/arm/virt.c | 38 | --- a/target/arm/translate-a64.c |
38 | +++ b/hw/arm/virt.c | 39 | +++ b/target/arm/translate-a64.c |
39 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) | 40 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) |
40 | vms->gic_version = VIRT_GIC_VERSION_3; | 41 | return; |
41 | } | 42 | case 0x12: /* MLA, MLS */ |
43 | if (u) { | ||
44 | - gen_gvec_op3(s, is_q, rd, rn, rm, &mls_op[size]); | ||
45 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_mls, size); | ||
42 | } else { | 46 | } else { |
43 | - vms->gic_version = kvm_arm_vgic_probe(); | 47 | - gen_gvec_op3(s, is_q, rd, rn, rm, &mla_op[size]); |
44 | - if (!vms->gic_version) { | 48 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_mla, size); |
45 | + int probe_bitmap = kvm_arm_vgic_probe(); | ||
46 | + | ||
47 | + if (!probe_bitmap) { | ||
48 | error_report( | ||
49 | "Unable to determine GIC version supported by host"); | ||
50 | exit(1); | ||
51 | + } else { | ||
52 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
53 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
54 | + } else { | ||
55 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
56 | + } | ||
57 | } | ||
58 | } | 49 | } |
59 | } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | 50 | return; |
60 | diff --git a/target/arm/kvm.c b/target/arm/kvm.c | 51 | case 0x11: |
61 | index XXXXXXX..XXXXXXX 100644 | 52 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
62 | --- a/target/arm/kvm.c | 53 | index XXXXXXX..XXXXXXX 100644 |
63 | +++ b/target/arm/kvm.c | 54 | --- a/target/arm/translate-neon.inc.c |
64 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_irqchip_create(KVMState *s) | 55 | +++ b/target/arm/translate-neon.inc.c |
65 | 56 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMAX_U, tcg_gen_gvec_umax) | |
66 | int kvm_arm_vgic_probe(void) | 57 | DO_3SAME_NO_SZ_3(VMIN_S, tcg_gen_gvec_smin) |
67 | { | 58 | DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) |
68 | + int val = 0; | 59 | DO_3SAME_NO_SZ_3(VMUL, tcg_gen_gvec_mul) |
69 | + | 60 | +DO_3SAME_NO_SZ_3(VMLA, gen_gvec_mla) |
70 | if (kvm_create_device(kvm_state, | 61 | +DO_3SAME_NO_SZ_3(VMLS, gen_gvec_mls) |
71 | KVM_DEV_TYPE_ARM_VGIC_V3, true) == 0) { | 62 | |
72 | - return 3; | 63 | #define DO_3SAME_CMP(INSN, COND) \ |
73 | - } else if (kvm_create_device(kvm_state, | 64 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ |
74 | - KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | 65 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) |
75 | - return 2; | 66 | return do_3same(s, a, gen_VMUL_p_3s); |
76 | - } else { | ||
77 | - return 0; | ||
78 | + val |= KVM_ARM_VGIC_V3; | ||
79 | } | ||
80 | + if (kvm_create_device(kvm_state, | ||
81 | + KVM_DEV_TYPE_ARM_VGIC_V2, true) == 0) { | ||
82 | + val |= KVM_ARM_VGIC_V2; | ||
83 | + } | ||
84 | + return val; | ||
85 | } | 67 | } |
86 | 68 | ||
87 | int kvm_arm_set_irq(int cpu, int irqtype, int irq, int level) | 69 | -#define DO_3SAME_GVEC3_NO_SZ_3(INSN, OPARRAY) \ |
70 | - static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
71 | - uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
72 | - uint32_t oprsz, uint32_t maxsz) \ | ||
73 | - { \ | ||
74 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, \ | ||
75 | - oprsz, maxsz, &OPARRAY[vece]); \ | ||
76 | - } \ | ||
77 | - DO_3SAME_NO_SZ_3(INSN, gen_##INSN##_3s) | ||
78 | - | ||
79 | - | ||
80 | -DO_3SAME_GVEC3_NO_SZ_3(VMLA, mla_op) | ||
81 | -DO_3SAME_GVEC3_NO_SZ_3(VMLS, mls_op) | ||
82 | - | ||
83 | #define DO_3SAME_GVEC3_SHIFT(INSN, OPARRAY) \ | ||
84 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
85 | uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
86 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/target/arm/translate.c | ||
89 | +++ b/target/arm/translate.c | ||
90 | @@ -XXX,XX +XXX,XX @@ static void gen_mls_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
91 | /* Note that while NEON does not support VMLA and VMLS as 64-bit ops, | ||
92 | * these tables are shared with AArch64 which does support them. | ||
93 | */ | ||
94 | +void gen_gvec_mla(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
95 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
96 | +{ | ||
97 | + static const TCGOpcode vecop_list[] = { | ||
98 | + INDEX_op_mul_vec, INDEX_op_add_vec, 0 | ||
99 | + }; | ||
100 | + static const GVecGen3 ops[4] = { | ||
101 | + { .fni4 = gen_mla8_i32, | ||
102 | + .fniv = gen_mla_vec, | ||
103 | + .load_dest = true, | ||
104 | + .opt_opc = vecop_list, | ||
105 | + .vece = MO_8 }, | ||
106 | + { .fni4 = gen_mla16_i32, | ||
107 | + .fniv = gen_mla_vec, | ||
108 | + .load_dest = true, | ||
109 | + .opt_opc = vecop_list, | ||
110 | + .vece = MO_16 }, | ||
111 | + { .fni4 = gen_mla32_i32, | ||
112 | + .fniv = gen_mla_vec, | ||
113 | + .load_dest = true, | ||
114 | + .opt_opc = vecop_list, | ||
115 | + .vece = MO_32 }, | ||
116 | + { .fni8 = gen_mla64_i64, | ||
117 | + .fniv = gen_mla_vec, | ||
118 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
119 | + .load_dest = true, | ||
120 | + .opt_opc = vecop_list, | ||
121 | + .vece = MO_64 }, | ||
122 | + }; | ||
123 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
124 | +} | ||
125 | |||
126 | -static const TCGOpcode vecop_list_mla[] = { | ||
127 | - INDEX_op_mul_vec, INDEX_op_add_vec, 0 | ||
128 | -}; | ||
129 | - | ||
130 | -static const TCGOpcode vecop_list_mls[] = { | ||
131 | - INDEX_op_mul_vec, INDEX_op_sub_vec, 0 | ||
132 | -}; | ||
133 | - | ||
134 | -const GVecGen3 mla_op[4] = { | ||
135 | - { .fni4 = gen_mla8_i32, | ||
136 | - .fniv = gen_mla_vec, | ||
137 | - .load_dest = true, | ||
138 | - .opt_opc = vecop_list_mla, | ||
139 | - .vece = MO_8 }, | ||
140 | - { .fni4 = gen_mla16_i32, | ||
141 | - .fniv = gen_mla_vec, | ||
142 | - .load_dest = true, | ||
143 | - .opt_opc = vecop_list_mla, | ||
144 | - .vece = MO_16 }, | ||
145 | - { .fni4 = gen_mla32_i32, | ||
146 | - .fniv = gen_mla_vec, | ||
147 | - .load_dest = true, | ||
148 | - .opt_opc = vecop_list_mla, | ||
149 | - .vece = MO_32 }, | ||
150 | - { .fni8 = gen_mla64_i64, | ||
151 | - .fniv = gen_mla_vec, | ||
152 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
153 | - .load_dest = true, | ||
154 | - .opt_opc = vecop_list_mla, | ||
155 | - .vece = MO_64 }, | ||
156 | -}; | ||
157 | - | ||
158 | -const GVecGen3 mls_op[4] = { | ||
159 | - { .fni4 = gen_mls8_i32, | ||
160 | - .fniv = gen_mls_vec, | ||
161 | - .load_dest = true, | ||
162 | - .opt_opc = vecop_list_mls, | ||
163 | - .vece = MO_8 }, | ||
164 | - { .fni4 = gen_mls16_i32, | ||
165 | - .fniv = gen_mls_vec, | ||
166 | - .load_dest = true, | ||
167 | - .opt_opc = vecop_list_mls, | ||
168 | - .vece = MO_16 }, | ||
169 | - { .fni4 = gen_mls32_i32, | ||
170 | - .fniv = gen_mls_vec, | ||
171 | - .load_dest = true, | ||
172 | - .opt_opc = vecop_list_mls, | ||
173 | - .vece = MO_32 }, | ||
174 | - { .fni8 = gen_mls64_i64, | ||
175 | - .fniv = gen_mls_vec, | ||
176 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
177 | - .load_dest = true, | ||
178 | - .opt_opc = vecop_list_mls, | ||
179 | - .vece = MO_64 }, | ||
180 | -}; | ||
181 | +void gen_gvec_mls(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
182 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
183 | +{ | ||
184 | + static const TCGOpcode vecop_list[] = { | ||
185 | + INDEX_op_mul_vec, INDEX_op_sub_vec, 0 | ||
186 | + }; | ||
187 | + static const GVecGen3 ops[4] = { | ||
188 | + { .fni4 = gen_mls8_i32, | ||
189 | + .fniv = gen_mls_vec, | ||
190 | + .load_dest = true, | ||
191 | + .opt_opc = vecop_list, | ||
192 | + .vece = MO_8 }, | ||
193 | + { .fni4 = gen_mls16_i32, | ||
194 | + .fniv = gen_mls_vec, | ||
195 | + .load_dest = true, | ||
196 | + .opt_opc = vecop_list, | ||
197 | + .vece = MO_16 }, | ||
198 | + { .fni4 = gen_mls32_i32, | ||
199 | + .fniv = gen_mls_vec, | ||
200 | + .load_dest = true, | ||
201 | + .opt_opc = vecop_list, | ||
202 | + .vece = MO_32 }, | ||
203 | + { .fni8 = gen_mls64_i64, | ||
204 | + .fniv = gen_mls_vec, | ||
205 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
206 | + .load_dest = true, | ||
207 | + .opt_opc = vecop_list, | ||
208 | + .vece = MO_64 }, | ||
209 | + }; | ||
210 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
211 | +} | ||
212 | |||
213 | /* CMTST : test is "if (X & Y != 0)". */ | ||
214 | static void gen_cmtst_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
88 | -- | 215 | -- |
89 | 2.20.1 | 216 | 2.20.1 |
90 | 217 | ||
91 | 218 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The kernel image and DeviceTree blob are built by the Armbian | 3 | Rather than perform the argument swap during code generation, |
4 | project (based on Debian): | 4 | perform it during decode. This means it doesn't have to be |
5 | https://www.armbian.com/orange-pi-pc/ | 5 | special cased later, and we can share code with aarch64 code |
6 | generation. Hopefully the decode comment addresses any confusion | ||
7 | that might arise in between. | ||
6 | 8 | ||
7 | The SD image is from the kernelci.org project: | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | https://kernelci.org/faq/#the-code | 10 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | 11 | Message-id: 20200513163245.17915-9-richard.henderson@linaro.org | |
10 | If ARM is a target being built, "make check-acceptance" will | ||
11 | automatically include this test by the use of the "arch:arm" tags. | ||
12 | |||
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
16 | console: Uncompressing Linux... done, booting the kernel. | ||
17 | console: Booting Linux on physical CPU 0x0 | ||
18 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
19 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
20 | [...] | ||
21 | console: sunxi-wdt 1c20ca0.watchdog: Watchdog enabled (timeout=16 sec, nowayout=0) | ||
22 | console: sunxi-mmc 1c0f000.mmc: Linked as a consumer to regulator.2 | ||
23 | console: sunxi-mmc 1c0f000.mmc: Got CD GPIO | ||
24 | console: ledtrig-cpu: registered to indicate activity on CPUs | ||
25 | console: hidraw: raw HID events driver (C) Jiri Kosina | ||
26 | console: usbcore: registered new interface driver usbhid | ||
27 | console: usbhid: USB HID core driver | ||
28 | console: Initializing XFRM netlink socket | ||
29 | console: sunxi-mmc 1c0f000.mmc: initialized, max. request size: 16384 KB | ||
30 | console: NET: Registered protocol family 10 | ||
31 | console: mmc0: host does not support reading read-only switch, assuming write-enable | ||
32 | console: mmc0: Problem switching card into high-speed mode! | ||
33 | console: mmc0: new SD card at address 4567 | ||
34 | console: mmcblk0: mmc0:4567 QEMU! 60.0 MiB | ||
35 | [...] | ||
36 | console: EXT4-fs (mmcblk0): mounting ext2 file system using the ext4 subsystem | ||
37 | console: EXT4-fs (mmcblk0): mounted filesystem without journal. Opts: (null) | ||
38 | console: VFS: Mounted root (ext2 filesystem) on device 179:0. | ||
39 | console: Run /sbin/init as init process | ||
40 | console: EXT4-fs (mmcblk0): re-mounted. Opts: block_validity,barrier,user_xattr,acl | ||
41 | console: Starting syslogd: OK | ||
42 | console: Starting klogd: OK | ||
43 | console: Populating /dev using udev: udevd[203]: starting version 3.2.7 | ||
44 | console: /bin/sh: can't access tty; job control turned off | ||
45 | console: cat /proc/partitions | ||
46 | console: / # cat /proc/partitions | ||
47 | console: major minor #blocks name | ||
48 | console: 1 0 4096 ram0 | ||
49 | console: 1 1 4096 ram1 | ||
50 | console: 1 2 4096 ram2 | ||
51 | console: 1 3 4096 ram3 | ||
52 | console: 179 0 61440 mmcblk0 | ||
53 | console: reboot | ||
54 | console: / # reboot | ||
55 | console: umount: devtmpfs busy - remounted read-only | ||
56 | console: EXT4-fs (mmcblk0): re-mounted. Opts: (null) | ||
57 | console: The system is going down NOW! | ||
58 | console: Sent SIGTERM to all processes | ||
59 | console: Sent SIGKILL to all processes | ||
60 | console: Requesting system reboot | ||
61 | console: reboot: Restarting system | ||
62 | JOB TIME : 68.64 s | ||
63 | |||
64 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
65 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
66 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
67 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
68 | Message-id: 20200311221854.30370-16-nieklinnenbank@gmail.com | ||
69 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
70 | [NL: extend test with ethernet device checks] | ||
71 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
72 | --- | 13 | --- |
73 | tests/acceptance/boot_linux_console.py | 47 ++++++++++++++++++++++++++ | 14 | target/arm/neon-dp.decode | 17 +++++++++++++++-- |
74 | 1 file changed, 47 insertions(+) | 15 | target/arm/translate-neon.inc.c | 3 +-- |
16 | 2 files changed, 16 insertions(+), 4 deletions(-) | ||
75 | 17 | ||
76 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 18 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
77 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
78 | --- a/tests/acceptance/boot_linux_console.py | 20 | --- a/target/arm/neon-dp.decode |
79 | +++ b/tests/acceptance/boot_linux_console.py | 21 | +++ b/target/arm/neon-dp.decode |
80 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 22 | @@ -XXX,XX +XXX,XX @@ VCGT_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 0 .... @3same |
81 | exec_command_and_wait_for_pattern(self, 'reboot', | 23 | VCGE_S_3s 1111 001 0 0 . .. .... .... 0011 . . . 1 .... @3same |
82 | 'reboot: Restarting system') | 24 | VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same |
83 | 25 | ||
84 | + def test_arm_orangepi_sd(self): | 26 | -VSHL_S_3s 1111 001 0 0 . .. .... .... 0100 . . . 0 .... @3same |
85 | + """ | 27 | -VSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 0 .... @3same |
86 | + :avocado: tags=arch:arm | 28 | +# The _rev suffix indicates that Vn and Vm are reversed. This is |
87 | + :avocado: tags=machine:orangepi-pc | 29 | +# the case for shifts. In the Arm ARM these insns are documented |
88 | + """ | 30 | +# with the Vm and Vn fields in their usual places, but in the |
89 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | 31 | +# assembly the operands are listed "backwards", ie in the order |
90 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | 32 | +# Dd, Dm, Dn where other insns use Dd, Dn, Dm. For QEMU we choose |
91 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | 33 | +# to consider Vm and Vn as being in different fields in the insn, |
92 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | 34 | +# which allows us to avoid special-casing shifts in the trans_ |
93 | + kernel_path = self.extract_from_deb(deb_path, | 35 | +# function code. We would otherwise need to manually swap the operands |
94 | + '/boot/vmlinuz-4.20.7-sunxi') | 36 | +# over to call Neon helper functions that are shared with AArch64, |
95 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | 37 | +# which does not have this odd reversed-operand situation. |
96 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | 38 | +@3same_rev .... ... . . . size:2 .... .... .... . q:1 . . .... \ |
97 | + rootfs_url = ('http://storage.kernelci.org/images/rootfs/buildroot/' | 39 | + &3same vn=%vm_dp vm=%vn_dp vd=%vd_dp |
98 | + 'kci-2019.02/armel/base/rootfs.ext2.xz') | ||
99 | + rootfs_hash = '692510cb625efda31640d1de0a8d60e26040f061' | ||
100 | + rootfs_path_xz = self.fetch_asset(rootfs_url, asset_hash=rootfs_hash) | ||
101 | + rootfs_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
102 | + archive.lzma_uncompress(rootfs_path_xz, rootfs_path) | ||
103 | + | 40 | + |
104 | + self.vm.set_console() | 41 | +VSHL_S_3s 1111 001 0 0 . .. .... .... 0100 . . . 0 .... @3same_rev |
105 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 42 | +VSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 0 .... @3same_rev |
106 | + 'console=ttyS0,115200 ' | 43 | |
107 | + 'root=/dev/mmcblk0 rootwait rw ' | 44 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
108 | + 'panic=-1 noreboot') | 45 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same |
109 | + self.vm.add_args('-kernel', kernel_path, | 46 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
110 | + '-dtb', dtb_path, | 47 | index XXXXXXX..XXXXXXX 100644 |
111 | + '-drive', 'file=' + rootfs_path + ',if=sd,format=raw', | 48 | --- a/target/arm/translate-neon.inc.c |
112 | + '-append', kernel_command_line, | 49 | +++ b/target/arm/translate-neon.inc.c |
113 | + '-no-reboot') | 50 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) |
114 | + self.vm.launch() | 51 | uint32_t rn_ofs, uint32_t rm_ofs, \ |
115 | + shell_ready = "/bin/sh: can't access tty; job control turned off" | 52 | uint32_t oprsz, uint32_t maxsz) \ |
116 | + self.wait_for_console_pattern(shell_ready) | 53 | { \ |
117 | + | 54 | - /* Note the operation is vshl vd,vm,vn */ \ |
118 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | 55 | - tcg_gen_gvec_3(rd_ofs, rm_ofs, rn_ofs, \ |
119 | + 'Allwinner sun8i Family') | 56 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, \ |
120 | + exec_command_and_wait_for_pattern(self, 'cat /proc/partitions', | 57 | oprsz, maxsz, &OPARRAY[vece]); \ |
121 | + 'mmcblk0') | 58 | } \ |
122 | + exec_command_and_wait_for_pattern(self, 'ifconfig eth0 up', | 59 | DO_3SAME(INSN, gen_##INSN##_3s) |
123 | + 'eth0: Link is Up') | ||
124 | + exec_command_and_wait_for_pattern(self, 'udhcpc eth0', | ||
125 | + 'udhcpc: lease of 10.0.2.15 obtained') | ||
126 | + exec_command_and_wait_for_pattern(self, 'ping -c 3 10.0.2.2', | ||
127 | + '3 packets transmitted, 3 packets received, 0% packet loss') | ||
128 | + exec_command_and_wait_for_pattern(self, 'reboot', | ||
129 | + 'reboot: Restarting system') | ||
130 | + | ||
131 | def test_s390x_s390_ccw_virtio(self): | ||
132 | """ | ||
133 | :avocado: tags=arch:s390x | ||
134 | -- | 60 | -- |
135 | 2.20.1 | 61 | 2.20.1 |
136 | 62 | ||
137 | 63 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This test boots a Linux kernel on a OrangePi PC board and verify | 3 | Provide a functional interface for the vector expansion. |
4 | the serial output is working. | 4 | This fits better with the existing set of helpers that |
5 | 5 | we provide for other operations. | |
6 | The kernel image and DeviceTree blob are built by the Armbian | 6 | |
7 | project (based on Debian): | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | https://www.armbian.com/orange-pi-pc/ | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | 9 | Message-id: 20200513163245.17915-10-richard.henderson@linaro.org | |
10 | The cpio image used comes from the linux-build-test project: | ||
11 | https://github.com/groeck/linux-build-test | ||
12 | |||
13 | If ARM is a target being built, "make check-acceptance" will | ||
14 | automatically include this test by the use of the "arch:arm" tags. | ||
15 | |||
16 | Alternatively, this test can be run using: | ||
17 | |||
18 | $ avocado --show=console run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
19 | console: Uncompressing Linux... done, booting the kernel. | ||
20 | console: Booting Linux on physical CPU 0x0 | ||
21 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
22 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
23 | console: CPU: div instructions available: patching division code | ||
24 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
25 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
26 | [...] | ||
27 | console: Trying to unpack rootfs image as initramfs... | ||
28 | console: Freeing initrd memory: 3256K | ||
29 | console: Freeing unused kernel memory: 1024K | ||
30 | console: Run /init as init process | ||
31 | console: mount: mounting devtmpfs on /dev failed: Device or resource busy | ||
32 | console: Starting logging: OK | ||
33 | console: Initializing random number generator... random: dd: uninitialized urandom read (512 bytes read) | ||
34 | console: done. | ||
35 | console: Starting network: OK | ||
36 | console: Found console ttyS0 | ||
37 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
38 | console: Boot successful. | ||
39 | console: cat /proc/cpuinfo | ||
40 | console: / # cat /proc/cpuinfo | ||
41 | console: processor : 0 | ||
42 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
43 | console: BogoMIPS : 125.00 | ||
44 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
45 | console: CPU implementer : 0x41 | ||
46 | console: CPU architecture: 7 | ||
47 | console: CPU variant : 0x0 | ||
48 | console: CPU part : 0xc07 | ||
49 | console: CPU revision : 5 | ||
50 | [...] | ||
51 | console: processor : 3 | ||
52 | console: model name : ARMv7 Processor rev 5 (v7l) | ||
53 | console: BogoMIPS : 125.00 | ||
54 | console: Features : half thumb fastmult vfp edsp neon vfpv3 tls vfpv4 idiva idivt vfpd32 lpae evtstrm | ||
55 | console: CPU implementer : 0x41 | ||
56 | console: CPU architecture: 7 | ||
57 | console: CPU variant : 0x0 | ||
58 | console: CPU part : 0xc07 | ||
59 | console: CPU revision : 5 | ||
60 | console: Hardware : Allwinner sun8i Family | ||
61 | console: Revision : 0000 | ||
62 | console: Serial : 0000000000000000 | ||
63 | console: cat /proc/iomem | ||
64 | console: / # cat /proc/iomem | ||
65 | console: 01000000-010fffff : clock@1000000 | ||
66 | console: 01c00000-01c00fff : system-control@1c00000 | ||
67 | console: 01c02000-01c02fff : dma-controller@1c02000 | ||
68 | [...] | ||
69 | console: reboot | ||
70 | console: / # reboot | ||
71 | console: / # Found console ttyS0 | ||
72 | console: Stopping network: OK | ||
73 | console: hrtimer: interrupt took 21852064 ns | ||
74 | console: Saving random seed... random: dd: uninitialized urandom read (512 bytes read) | ||
75 | console: done. | ||
76 | console: Stopping logging: OK | ||
77 | console: umount: devtmpfs busy - remounted read-only | ||
78 | console: umount: can't unmount /: Invalid argument | ||
79 | console: The system is going down NOW! | ||
80 | console: Sent SIGTERM to all processes | ||
81 | console: Sent SIGKILL to all processes | ||
82 | console: Requesting system reboot | ||
83 | console: reboot: Restarting system | ||
84 | PASS (48.32 s) | ||
85 | JOB TIME : 49.16 s | ||
86 | |||
87 | Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
88 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
89 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
90 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
91 | Message-id: 20200311221854.30370-15-nieklinnenbank@gmail.com | ||
92 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
93 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
94 | --- | 11 | --- |
95 | tests/acceptance/boot_linux_console.py | 40 ++++++++++++++++++++++++++ | 12 | target/arm/translate.h | 10 ++- |
96 | 1 file changed, 40 insertions(+) | 13 | target/arm/translate-a64.c | 18 ++-- |
97 | 14 | target/arm/translate-neon.inc.c | 23 +---- | |
98 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 15 | target/arm/translate.c | 146 +++++++++++++++++--------------- |
16 | 4 files changed, 95 insertions(+), 102 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
99 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
100 | --- a/tests/acceptance/boot_linux_console.py | 20 | --- a/target/arm/translate.h |
101 | +++ b/tests/acceptance/boot_linux_console.py | 21 | +++ b/target/arm/translate.h |
102 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 22 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_mla(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
103 | console_pattern = 'Kernel command line: %s' % kernel_command_line | 23 | void gen_gvec_mls(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
104 | self.wait_for_console_pattern(console_pattern) | 24 | uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); |
105 | 25 | ||
106 | + def test_arm_orangepi_initrd(self): | 26 | -extern const GVecGen3 cmtst_op[4]; |
107 | + """ | 27 | -extern const GVecGen3 sshl_op[4]; |
108 | + :avocado: tags=arch:arm | 28 | -extern const GVecGen3 ushl_op[4]; |
109 | + :avocado: tags=machine:orangepi-pc | 29 | +void gen_gvec_cmtst(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
110 | + """ | 30 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); |
111 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | 31 | +void gen_gvec_sshl(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
112 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | 32 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); |
113 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | 33 | +void gen_gvec_ushl(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
114 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | 34 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); |
115 | + kernel_path = self.extract_from_deb(deb_path, | ||
116 | + '/boot/vmlinuz-4.20.7-sunxi') | ||
117 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | ||
118 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | ||
119 | + initrd_url = ('https://github.com/groeck/linux-build-test/raw/' | ||
120 | + '2eb0a73b5d5a28df3170c546ddaaa9757e1e0848/rootfs/' | ||
121 | + 'arm/rootfs-armv7a.cpio.gz') | ||
122 | + initrd_hash = '604b2e45cdf35045846b8bbfbf2129b1891bdc9c' | ||
123 | + initrd_path_gz = self.fetch_asset(initrd_url, asset_hash=initrd_hash) | ||
124 | + initrd_path = os.path.join(self.workdir, 'rootfs.cpio') | ||
125 | + archive.gzip_uncompress(initrd_path_gz, initrd_path) | ||
126 | + | 35 | + |
127 | + self.vm.set_console() | 36 | extern const GVecGen4 uqadd_op[4]; |
128 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 37 | extern const GVecGen4 sqadd_op[4]; |
129 | + 'console=ttyS0,115200 ' | 38 | extern const GVecGen4 uqsub_op[4]; |
130 | + 'panic=-1 noreboot') | 39 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
131 | + self.vm.add_args('-kernel', kernel_path, | 40 | index XXXXXXX..XXXXXXX 100644 |
132 | + '-dtb', dtb_path, | 41 | --- a/target/arm/translate-a64.c |
133 | + '-initrd', initrd_path, | 42 | +++ b/target/arm/translate-a64.c |
134 | + '-append', kernel_command_line, | 43 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_fn4(DisasContext *s, bool is_q, int rd, int rn, int rm, |
135 | + '-no-reboot') | 44 | is_q ? 16 : 8, vec_full_reg_size(s)); |
136 | + self.vm.launch() | 45 | } |
137 | + self.wait_for_console_pattern('Boot successful.') | 46 | |
138 | + | 47 | -/* Expand a 3-operand AdvSIMD vector operation using an op descriptor. */ |
139 | + exec_command_and_wait_for_pattern(self, 'cat /proc/cpuinfo', | 48 | -static void gen_gvec_op3(DisasContext *s, bool is_q, int rd, |
140 | + 'Allwinner sun8i Family') | 49 | - int rn, int rm, const GVecGen3 *gvec_op) |
141 | + exec_command_and_wait_for_pattern(self, 'cat /proc/iomem', | 50 | -{ |
142 | + 'system-control@1c00000') | 51 | - tcg_gen_gvec_3(vec_full_reg_offset(s, rd), vec_full_reg_offset(s, rn), |
143 | + exec_command_and_wait_for_pattern(self, 'reboot', | 52 | - vec_full_reg_offset(s, rm), is_q ? 16 : 8, |
144 | + 'reboot: Restarting system') | 53 | - vec_full_reg_size(s), gvec_op); |
145 | + | 54 | -} |
146 | def test_s390x_s390_ccw_virtio(self): | 55 | - |
147 | """ | 56 | /* Expand a 3-operand operation using an out-of-line helper. */ |
148 | :avocado: tags=arch:s390x | 57 | static void gen_gvec_op3_ool(DisasContext *s, bool is_q, int rd, |
58 | int rn, int rm, int data, gen_helper_gvec_3 *fn) | ||
59 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
60 | (u ? uqsub_op : sqsub_op) + size); | ||
61 | return; | ||
62 | case 0x08: /* SSHL, USHL */ | ||
63 | - gen_gvec_op3(s, is_q, rd, rn, rm, | ||
64 | - u ? &ushl_op[size] : &sshl_op[size]); | ||
65 | + if (u) { | ||
66 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_ushl, size); | ||
67 | + } else { | ||
68 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_sshl, size); | ||
69 | + } | ||
70 | return; | ||
71 | case 0x0c: /* SMAX, UMAX */ | ||
72 | if (u) { | ||
73 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
74 | return; | ||
75 | case 0x11: | ||
76 | if (!u) { /* CMTST */ | ||
77 | - gen_gvec_op3(s, is_q, rd, rn, rm, &cmtst_op[size]); | ||
78 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_cmtst, size); | ||
79 | return; | ||
80 | } | ||
81 | /* else CMEQ */ | ||
82 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
83 | index XXXXXXX..XXXXXXX 100644 | ||
84 | --- a/target/arm/translate-neon.inc.c | ||
85 | +++ b/target/arm/translate-neon.inc.c | ||
86 | @@ -XXX,XX +XXX,XX @@ DO_3SAME(VBIC, tcg_gen_gvec_andc) | ||
87 | DO_3SAME(VORR, tcg_gen_gvec_or) | ||
88 | DO_3SAME(VORN, tcg_gen_gvec_orc) | ||
89 | DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
90 | +DO_3SAME(VSHL_S, gen_gvec_sshl) | ||
91 | +DO_3SAME(VSHL_U, gen_gvec_ushl) | ||
92 | |||
93 | /* These insns are all gvec_bitsel but with the inputs in various orders. */ | ||
94 | #define DO_3SAME_BITSEL(INSN, O1, O2, O3) \ | ||
95 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMIN_U, tcg_gen_gvec_umin) | ||
96 | DO_3SAME_NO_SZ_3(VMUL, tcg_gen_gvec_mul) | ||
97 | DO_3SAME_NO_SZ_3(VMLA, gen_gvec_mla) | ||
98 | DO_3SAME_NO_SZ_3(VMLS, gen_gvec_mls) | ||
99 | +DO_3SAME_NO_SZ_3(VTST, gen_gvec_cmtst) | ||
100 | |||
101 | #define DO_3SAME_CMP(INSN, COND) \ | ||
102 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
103 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_CMP(VCGE_S, TCG_COND_GE) | ||
104 | DO_3SAME_CMP(VCGE_U, TCG_COND_GEU) | ||
105 | DO_3SAME_CMP(VCEQ, TCG_COND_EQ) | ||
106 | |||
107 | -static void gen_VTST_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
108 | - uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
109 | -{ | ||
110 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &cmtst_op[vece]); | ||
111 | -} | ||
112 | -DO_3SAME_NO_SZ_3(VTST, gen_VTST_3s) | ||
113 | - | ||
114 | #define DO_3SAME_GVEC4(INSN, OPARRAY) \ | ||
115 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
116 | uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
117 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) | ||
118 | } | ||
119 | return do_3same(s, a, gen_VMUL_p_3s); | ||
120 | } | ||
121 | - | ||
122 | -#define DO_3SAME_GVEC3_SHIFT(INSN, OPARRAY) \ | ||
123 | - static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
124 | - uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
125 | - uint32_t oprsz, uint32_t maxsz) \ | ||
126 | - { \ | ||
127 | - tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, \ | ||
128 | - oprsz, maxsz, &OPARRAY[vece]); \ | ||
129 | - } \ | ||
130 | - DO_3SAME(INSN, gen_##INSN##_3s) | ||
131 | - | ||
132 | -DO_3SAME_GVEC3_SHIFT(VSHL_S, sshl_op) | ||
133 | -DO_3SAME_GVEC3_SHIFT(VSHL_U, ushl_op) | ||
134 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
135 | index XXXXXXX..XXXXXXX 100644 | ||
136 | --- a/target/arm/translate.c | ||
137 | +++ b/target/arm/translate.c | ||
138 | @@ -XXX,XX +XXX,XX @@ static void gen_cmtst_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
139 | tcg_gen_cmp_vec(TCG_COND_NE, vece, d, d, a); | ||
140 | } | ||
141 | |||
142 | -static const TCGOpcode vecop_list_cmtst[] = { INDEX_op_cmp_vec, 0 }; | ||
143 | - | ||
144 | -const GVecGen3 cmtst_op[4] = { | ||
145 | - { .fni4 = gen_helper_neon_tst_u8, | ||
146 | - .fniv = gen_cmtst_vec, | ||
147 | - .opt_opc = vecop_list_cmtst, | ||
148 | - .vece = MO_8 }, | ||
149 | - { .fni4 = gen_helper_neon_tst_u16, | ||
150 | - .fniv = gen_cmtst_vec, | ||
151 | - .opt_opc = vecop_list_cmtst, | ||
152 | - .vece = MO_16 }, | ||
153 | - { .fni4 = gen_cmtst_i32, | ||
154 | - .fniv = gen_cmtst_vec, | ||
155 | - .opt_opc = vecop_list_cmtst, | ||
156 | - .vece = MO_32 }, | ||
157 | - { .fni8 = gen_cmtst_i64, | ||
158 | - .fniv = gen_cmtst_vec, | ||
159 | - .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
160 | - .opt_opc = vecop_list_cmtst, | ||
161 | - .vece = MO_64 }, | ||
162 | -}; | ||
163 | +void gen_gvec_cmtst(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
164 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
165 | +{ | ||
166 | + static const TCGOpcode vecop_list[] = { INDEX_op_cmp_vec, 0 }; | ||
167 | + static const GVecGen3 ops[4] = { | ||
168 | + { .fni4 = gen_helper_neon_tst_u8, | ||
169 | + .fniv = gen_cmtst_vec, | ||
170 | + .opt_opc = vecop_list, | ||
171 | + .vece = MO_8 }, | ||
172 | + { .fni4 = gen_helper_neon_tst_u16, | ||
173 | + .fniv = gen_cmtst_vec, | ||
174 | + .opt_opc = vecop_list, | ||
175 | + .vece = MO_16 }, | ||
176 | + { .fni4 = gen_cmtst_i32, | ||
177 | + .fniv = gen_cmtst_vec, | ||
178 | + .opt_opc = vecop_list, | ||
179 | + .vece = MO_32 }, | ||
180 | + { .fni8 = gen_cmtst_i64, | ||
181 | + .fniv = gen_cmtst_vec, | ||
182 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
183 | + .opt_opc = vecop_list, | ||
184 | + .vece = MO_64 }, | ||
185 | + }; | ||
186 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
187 | +} | ||
188 | |||
189 | void gen_ushl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | ||
190 | { | ||
191 | @@ -XXX,XX +XXX,XX @@ static void gen_ushl_vec(unsigned vece, TCGv_vec dst, | ||
192 | tcg_temp_free_vec(rsh); | ||
193 | } | ||
194 | |||
195 | -static const TCGOpcode ushl_list[] = { | ||
196 | - INDEX_op_neg_vec, INDEX_op_shlv_vec, | ||
197 | - INDEX_op_shrv_vec, INDEX_op_cmp_vec, 0 | ||
198 | -}; | ||
199 | - | ||
200 | -const GVecGen3 ushl_op[4] = { | ||
201 | - { .fniv = gen_ushl_vec, | ||
202 | - .fno = gen_helper_gvec_ushl_b, | ||
203 | - .opt_opc = ushl_list, | ||
204 | - .vece = MO_8 }, | ||
205 | - { .fniv = gen_ushl_vec, | ||
206 | - .fno = gen_helper_gvec_ushl_h, | ||
207 | - .opt_opc = ushl_list, | ||
208 | - .vece = MO_16 }, | ||
209 | - { .fni4 = gen_ushl_i32, | ||
210 | - .fniv = gen_ushl_vec, | ||
211 | - .opt_opc = ushl_list, | ||
212 | - .vece = MO_32 }, | ||
213 | - { .fni8 = gen_ushl_i64, | ||
214 | - .fniv = gen_ushl_vec, | ||
215 | - .opt_opc = ushl_list, | ||
216 | - .vece = MO_64 }, | ||
217 | -}; | ||
218 | +void gen_gvec_ushl(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
219 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
220 | +{ | ||
221 | + static const TCGOpcode vecop_list[] = { | ||
222 | + INDEX_op_neg_vec, INDEX_op_shlv_vec, | ||
223 | + INDEX_op_shrv_vec, INDEX_op_cmp_vec, 0 | ||
224 | + }; | ||
225 | + static const GVecGen3 ops[4] = { | ||
226 | + { .fniv = gen_ushl_vec, | ||
227 | + .fno = gen_helper_gvec_ushl_b, | ||
228 | + .opt_opc = vecop_list, | ||
229 | + .vece = MO_8 }, | ||
230 | + { .fniv = gen_ushl_vec, | ||
231 | + .fno = gen_helper_gvec_ushl_h, | ||
232 | + .opt_opc = vecop_list, | ||
233 | + .vece = MO_16 }, | ||
234 | + { .fni4 = gen_ushl_i32, | ||
235 | + .fniv = gen_ushl_vec, | ||
236 | + .opt_opc = vecop_list, | ||
237 | + .vece = MO_32 }, | ||
238 | + { .fni8 = gen_ushl_i64, | ||
239 | + .fniv = gen_ushl_vec, | ||
240 | + .opt_opc = vecop_list, | ||
241 | + .vece = MO_64 }, | ||
242 | + }; | ||
243 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
244 | +} | ||
245 | |||
246 | void gen_sshl_i32(TCGv_i32 dst, TCGv_i32 src, TCGv_i32 shift) | ||
247 | { | ||
248 | @@ -XXX,XX +XXX,XX @@ static void gen_sshl_vec(unsigned vece, TCGv_vec dst, | ||
249 | tcg_temp_free_vec(tmp); | ||
250 | } | ||
251 | |||
252 | -static const TCGOpcode sshl_list[] = { | ||
253 | - INDEX_op_neg_vec, INDEX_op_umin_vec, INDEX_op_shlv_vec, | ||
254 | - INDEX_op_sarv_vec, INDEX_op_cmp_vec, INDEX_op_cmpsel_vec, 0 | ||
255 | -}; | ||
256 | - | ||
257 | -const GVecGen3 sshl_op[4] = { | ||
258 | - { .fniv = gen_sshl_vec, | ||
259 | - .fno = gen_helper_gvec_sshl_b, | ||
260 | - .opt_opc = sshl_list, | ||
261 | - .vece = MO_8 }, | ||
262 | - { .fniv = gen_sshl_vec, | ||
263 | - .fno = gen_helper_gvec_sshl_h, | ||
264 | - .opt_opc = sshl_list, | ||
265 | - .vece = MO_16 }, | ||
266 | - { .fni4 = gen_sshl_i32, | ||
267 | - .fniv = gen_sshl_vec, | ||
268 | - .opt_opc = sshl_list, | ||
269 | - .vece = MO_32 }, | ||
270 | - { .fni8 = gen_sshl_i64, | ||
271 | - .fniv = gen_sshl_vec, | ||
272 | - .opt_opc = sshl_list, | ||
273 | - .vece = MO_64 }, | ||
274 | -}; | ||
275 | +void gen_gvec_sshl(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
276 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
277 | +{ | ||
278 | + static const TCGOpcode vecop_list[] = { | ||
279 | + INDEX_op_neg_vec, INDEX_op_umin_vec, INDEX_op_shlv_vec, | ||
280 | + INDEX_op_sarv_vec, INDEX_op_cmp_vec, INDEX_op_cmpsel_vec, 0 | ||
281 | + }; | ||
282 | + static const GVecGen3 ops[4] = { | ||
283 | + { .fniv = gen_sshl_vec, | ||
284 | + .fno = gen_helper_gvec_sshl_b, | ||
285 | + .opt_opc = vecop_list, | ||
286 | + .vece = MO_8 }, | ||
287 | + { .fniv = gen_sshl_vec, | ||
288 | + .fno = gen_helper_gvec_sshl_h, | ||
289 | + .opt_opc = vecop_list, | ||
290 | + .vece = MO_16 }, | ||
291 | + { .fni4 = gen_sshl_i32, | ||
292 | + .fniv = gen_sshl_vec, | ||
293 | + .opt_opc = vecop_list, | ||
294 | + .vece = MO_32 }, | ||
295 | + { .fni8 = gen_sshl_i64, | ||
296 | + .fniv = gen_sshl_vec, | ||
297 | + .opt_opc = vecop_list, | ||
298 | + .vece = MO_64 }, | ||
299 | + }; | ||
300 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
301 | +} | ||
302 | |||
303 | static void gen_uqadd_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
304 | TCGv_vec a, TCGv_vec b) | ||
149 | -- | 305 | -- |
150 | 2.20.1 | 306 | 2.20.1 |
151 | 307 | ||
152 | 308 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | The Aspeed SMC Controller can operate in different modes : Read, Fast | 3 | Provide a functional interface for the vector expansion. |
4 | Read, Write and User modes. When the User mode is configured, it | 4 | This fits better with the existing set of helpers that |
5 | selects automatically the SPI slave device until the CE_STOP_ACTIVE | 5 | we provide for other operations. |
6 | bit is set to 1. When any other modes are configured the device is | 6 | |
7 | unselected. The HW logic handles the chip select automatically when | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | the flash is accessed through its AHB window. | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
9 | 9 | Message-id: 20200513163245.17915-11-richard.henderson@linaro.org | |
10 | When configuring the CEx Control Register, the User mode logic to | ||
11 | select and unselect the slave is incorrect and data corruption can be | ||
12 | seen on machines using two chips, witherspoon and romulus. | ||
13 | |||
14 | Rework the handler setting the CEx Control Register to fix this issue. | ||
15 | |||
16 | Fixes: 7c1c69bca43c ("ast2400: add SMC controllers (FMC and SPI)") | ||
17 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
18 | Reviewed-by: Andrew Jeffery <andrew@aj.id.au> | ||
19 | Message-id: 20200206112645.21275-3-clg@kaod.org | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
21 | --- | 11 | --- |
22 | hw/ssi/aspeed_smc.c | 39 +++++++++++++++++++++++---------------- | 12 | target/arm/translate.h | 13 +- |
23 | hw/ssi/trace-events | 1 + | 13 | target/arm/translate-a64.c | 22 ++- |
24 | 2 files changed, 24 insertions(+), 16 deletions(-) | 14 | target/arm/translate-neon.inc.c | 19 +-- |
25 | 15 | target/arm/translate.c | 228 +++++++++++++++++--------------- | |
26 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | 16 | 4 files changed, 147 insertions(+), 135 deletions(-) |
17 | |||
18 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
27 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/ssi/aspeed_smc.c | 20 | --- a/target/arm/translate.h |
29 | +++ b/hw/ssi/aspeed_smc.c | 21 | +++ b/target/arm/translate.h |
30 | @@ -XXX,XX +XXX,XX @@ static inline int aspeed_smc_flash_is_4byte(const AspeedSMCFlash *fl) | 22 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sshl(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
31 | } | 23 | void gen_gvec_ushl(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
24 | uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
25 | |||
26 | -extern const GVecGen4 uqadd_op[4]; | ||
27 | -extern const GVecGen4 sqadd_op[4]; | ||
28 | -extern const GVecGen4 uqsub_op[4]; | ||
29 | -extern const GVecGen4 sqsub_op[4]; | ||
30 | void gen_cmtst_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); | ||
31 | void gen_ushl_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b); | ||
32 | void gen_sshl_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b); | ||
33 | void gen_ushl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); | ||
34 | void gen_sshl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b); | ||
35 | |||
36 | +void gen_gvec_uqadd_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
37 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
38 | +void gen_gvec_sqadd_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
39 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
40 | +void gen_gvec_uqsub_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
41 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
42 | +void gen_gvec_sqsub_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
43 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
44 | + | ||
45 | void gen_gvec_ssra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
46 | int64_t shift, uint32_t opr_sz, uint32_t max_sz); | ||
47 | void gen_gvec_usra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, | ||
48 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/translate-a64.c | ||
51 | +++ b/target/arm/translate-a64.c | ||
52 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) | ||
53 | |||
54 | switch (opcode) { | ||
55 | case 0x01: /* SQADD, UQADD */ | ||
56 | - tcg_gen_gvec_4(vec_full_reg_offset(s, rd), | ||
57 | - offsetof(CPUARMState, vfp.qc), | ||
58 | - vec_full_reg_offset(s, rn), | ||
59 | - vec_full_reg_offset(s, rm), | ||
60 | - is_q ? 16 : 8, vec_full_reg_size(s), | ||
61 | - (u ? uqadd_op : sqadd_op) + size); | ||
62 | + if (u) { | ||
63 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_uqadd_qc, size); | ||
64 | + } else { | ||
65 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_sqadd_qc, size); | ||
66 | + } | ||
67 | return; | ||
68 | case 0x05: /* SQSUB, UQSUB */ | ||
69 | - tcg_gen_gvec_4(vec_full_reg_offset(s, rd), | ||
70 | - offsetof(CPUARMState, vfp.qc), | ||
71 | - vec_full_reg_offset(s, rn), | ||
72 | - vec_full_reg_offset(s, rm), | ||
73 | - is_q ? 16 : 8, vec_full_reg_size(s), | ||
74 | - (u ? uqsub_op : sqsub_op) + size); | ||
75 | + if (u) { | ||
76 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_uqsub_qc, size); | ||
77 | + } else { | ||
78 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_sqsub_qc, size); | ||
79 | + } | ||
80 | return; | ||
81 | case 0x08: /* SSHL, USHL */ | ||
82 | if (u) { | ||
83 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
84 | index XXXXXXX..XXXXXXX 100644 | ||
85 | --- a/target/arm/translate-neon.inc.c | ||
86 | +++ b/target/arm/translate-neon.inc.c | ||
87 | @@ -XXX,XX +XXX,XX @@ DO_3SAME(VORN, tcg_gen_gvec_orc) | ||
88 | DO_3SAME(VEOR, tcg_gen_gvec_xor) | ||
89 | DO_3SAME(VSHL_S, gen_gvec_sshl) | ||
90 | DO_3SAME(VSHL_U, gen_gvec_ushl) | ||
91 | +DO_3SAME(VQADD_S, gen_gvec_sqadd_qc) | ||
92 | +DO_3SAME(VQADD_U, gen_gvec_uqadd_qc) | ||
93 | +DO_3SAME(VQSUB_S, gen_gvec_sqsub_qc) | ||
94 | +DO_3SAME(VQSUB_U, gen_gvec_uqsub_qc) | ||
95 | |||
96 | /* These insns are all gvec_bitsel but with the inputs in various orders. */ | ||
97 | #define DO_3SAME_BITSEL(INSN, O1, O2, O3) \ | ||
98 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_CMP(VCGE_S, TCG_COND_GE) | ||
99 | DO_3SAME_CMP(VCGE_U, TCG_COND_GEU) | ||
100 | DO_3SAME_CMP(VCEQ, TCG_COND_EQ) | ||
101 | |||
102 | -#define DO_3SAME_GVEC4(INSN, OPARRAY) \ | ||
103 | - static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
104 | - uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
105 | - uint32_t oprsz, uint32_t maxsz) \ | ||
106 | - { \ | ||
107 | - tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), \ | ||
108 | - rn_ofs, rm_ofs, oprsz, maxsz, &OPARRAY[vece]); \ | ||
109 | - } \ | ||
110 | - DO_3SAME(INSN, gen_##INSN##_3s) | ||
111 | - | ||
112 | -DO_3SAME_GVEC4(VQADD_S, sqadd_op) | ||
113 | -DO_3SAME_GVEC4(VQADD_U, uqadd_op) | ||
114 | -DO_3SAME_GVEC4(VQSUB_S, sqsub_op) | ||
115 | -DO_3SAME_GVEC4(VQSUB_U, uqsub_op) | ||
116 | - | ||
117 | static void gen_VMUL_p_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
118 | uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
119 | { | ||
120 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
121 | index XXXXXXX..XXXXXXX 100644 | ||
122 | --- a/target/arm/translate.c | ||
123 | +++ b/target/arm/translate.c | ||
124 | @@ -XXX,XX +XXX,XX @@ static void gen_uqadd_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
125 | tcg_temp_free_vec(x); | ||
32 | } | 126 | } |
33 | 127 | ||
34 | -static inline bool aspeed_smc_is_ce_stop_active(const AspeedSMCFlash *fl) | 128 | -static const TCGOpcode vecop_list_uqadd[] = { |
35 | +static void aspeed_smc_flash_do_select(AspeedSMCFlash *fl, bool unselect) | 129 | - INDEX_op_usadd_vec, INDEX_op_cmp_vec, INDEX_op_add_vec, 0 |
36 | { | 130 | -}; |
37 | - const AspeedSMCState *s = fl->controller; | 131 | - |
38 | + AspeedSMCState *s = fl->controller; | 132 | -const GVecGen4 uqadd_op[4] = { |
39 | 133 | - { .fniv = gen_uqadd_vec, | |
40 | - return s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE; | 134 | - .fno = gen_helper_gvec_uqadd_b, |
41 | + trace_aspeed_smc_flash_select(fl->id, unselect ? "un" : ""); | 135 | - .write_aofs = true, |
42 | + | 136 | - .opt_opc = vecop_list_uqadd, |
43 | + qemu_set_irq(s->cs_lines[fl->id], unselect); | 137 | - .vece = MO_8 }, |
138 | - { .fniv = gen_uqadd_vec, | ||
139 | - .fno = gen_helper_gvec_uqadd_h, | ||
140 | - .write_aofs = true, | ||
141 | - .opt_opc = vecop_list_uqadd, | ||
142 | - .vece = MO_16 }, | ||
143 | - { .fniv = gen_uqadd_vec, | ||
144 | - .fno = gen_helper_gvec_uqadd_s, | ||
145 | - .write_aofs = true, | ||
146 | - .opt_opc = vecop_list_uqadd, | ||
147 | - .vece = MO_32 }, | ||
148 | - { .fniv = gen_uqadd_vec, | ||
149 | - .fno = gen_helper_gvec_uqadd_d, | ||
150 | - .write_aofs = true, | ||
151 | - .opt_opc = vecop_list_uqadd, | ||
152 | - .vece = MO_64 }, | ||
153 | -}; | ||
154 | +void gen_gvec_uqadd_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
155 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
156 | +{ | ||
157 | + static const TCGOpcode vecop_list[] = { | ||
158 | + INDEX_op_usadd_vec, INDEX_op_cmp_vec, INDEX_op_add_vec, 0 | ||
159 | + }; | ||
160 | + static const GVecGen4 ops[4] = { | ||
161 | + { .fniv = gen_uqadd_vec, | ||
162 | + .fno = gen_helper_gvec_uqadd_b, | ||
163 | + .write_aofs = true, | ||
164 | + .opt_opc = vecop_list, | ||
165 | + .vece = MO_8 }, | ||
166 | + { .fniv = gen_uqadd_vec, | ||
167 | + .fno = gen_helper_gvec_uqadd_h, | ||
168 | + .write_aofs = true, | ||
169 | + .opt_opc = vecop_list, | ||
170 | + .vece = MO_16 }, | ||
171 | + { .fniv = gen_uqadd_vec, | ||
172 | + .fno = gen_helper_gvec_uqadd_s, | ||
173 | + .write_aofs = true, | ||
174 | + .opt_opc = vecop_list, | ||
175 | + .vece = MO_32 }, | ||
176 | + { .fniv = gen_uqadd_vec, | ||
177 | + .fno = gen_helper_gvec_uqadd_d, | ||
178 | + .write_aofs = true, | ||
179 | + .opt_opc = vecop_list, | ||
180 | + .vece = MO_64 }, | ||
181 | + }; | ||
182 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
183 | + rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
184 | +} | ||
185 | |||
186 | static void gen_sqadd_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
187 | TCGv_vec a, TCGv_vec b) | ||
188 | @@ -XXX,XX +XXX,XX @@ static void gen_sqadd_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
189 | tcg_temp_free_vec(x); | ||
44 | } | 190 | } |
45 | 191 | ||
46 | static void aspeed_smc_flash_select(AspeedSMCFlash *fl) | 192 | -static const TCGOpcode vecop_list_sqadd[] = { |
47 | { | 193 | - INDEX_op_ssadd_vec, INDEX_op_cmp_vec, INDEX_op_add_vec, 0 |
48 | - AspeedSMCState *s = fl->controller; | 194 | -}; |
49 | - | 195 | - |
50 | - s->regs[s->r_ctrl0 + fl->id] &= ~CTRL_CE_STOP_ACTIVE; | 196 | -const GVecGen4 sqadd_op[4] = { |
51 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); | 197 | - { .fniv = gen_sqadd_vec, |
52 | + aspeed_smc_flash_do_select(fl, false); | 198 | - .fno = gen_helper_gvec_sqadd_b, |
199 | - .opt_opc = vecop_list_sqadd, | ||
200 | - .write_aofs = true, | ||
201 | - .vece = MO_8 }, | ||
202 | - { .fniv = gen_sqadd_vec, | ||
203 | - .fno = gen_helper_gvec_sqadd_h, | ||
204 | - .opt_opc = vecop_list_sqadd, | ||
205 | - .write_aofs = true, | ||
206 | - .vece = MO_16 }, | ||
207 | - { .fniv = gen_sqadd_vec, | ||
208 | - .fno = gen_helper_gvec_sqadd_s, | ||
209 | - .opt_opc = vecop_list_sqadd, | ||
210 | - .write_aofs = true, | ||
211 | - .vece = MO_32 }, | ||
212 | - { .fniv = gen_sqadd_vec, | ||
213 | - .fno = gen_helper_gvec_sqadd_d, | ||
214 | - .opt_opc = vecop_list_sqadd, | ||
215 | - .write_aofs = true, | ||
216 | - .vece = MO_64 }, | ||
217 | -}; | ||
218 | +void gen_gvec_sqadd_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
219 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
220 | +{ | ||
221 | + static const TCGOpcode vecop_list[] = { | ||
222 | + INDEX_op_ssadd_vec, INDEX_op_cmp_vec, INDEX_op_add_vec, 0 | ||
223 | + }; | ||
224 | + static const GVecGen4 ops[4] = { | ||
225 | + { .fniv = gen_sqadd_vec, | ||
226 | + .fno = gen_helper_gvec_sqadd_b, | ||
227 | + .opt_opc = vecop_list, | ||
228 | + .write_aofs = true, | ||
229 | + .vece = MO_8 }, | ||
230 | + { .fniv = gen_sqadd_vec, | ||
231 | + .fno = gen_helper_gvec_sqadd_h, | ||
232 | + .opt_opc = vecop_list, | ||
233 | + .write_aofs = true, | ||
234 | + .vece = MO_16 }, | ||
235 | + { .fniv = gen_sqadd_vec, | ||
236 | + .fno = gen_helper_gvec_sqadd_s, | ||
237 | + .opt_opc = vecop_list, | ||
238 | + .write_aofs = true, | ||
239 | + .vece = MO_32 }, | ||
240 | + { .fniv = gen_sqadd_vec, | ||
241 | + .fno = gen_helper_gvec_sqadd_d, | ||
242 | + .opt_opc = vecop_list, | ||
243 | + .write_aofs = true, | ||
244 | + .vece = MO_64 }, | ||
245 | + }; | ||
246 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
247 | + rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
248 | +} | ||
249 | |||
250 | static void gen_uqsub_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
251 | TCGv_vec a, TCGv_vec b) | ||
252 | @@ -XXX,XX +XXX,XX @@ static void gen_uqsub_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
253 | tcg_temp_free_vec(x); | ||
53 | } | 254 | } |
54 | 255 | ||
55 | static void aspeed_smc_flash_unselect(AspeedSMCFlash *fl) | 256 | -static const TCGOpcode vecop_list_uqsub[] = { |
56 | { | 257 | - INDEX_op_ussub_vec, INDEX_op_cmp_vec, INDEX_op_sub_vec, 0 |
57 | - AspeedSMCState *s = fl->controller; | 258 | -}; |
58 | - | 259 | - |
59 | - s->regs[s->r_ctrl0 + fl->id] |= CTRL_CE_STOP_ACTIVE; | 260 | -const GVecGen4 uqsub_op[4] = { |
60 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); | 261 | - { .fniv = gen_uqsub_vec, |
61 | + aspeed_smc_flash_do_select(fl, true); | 262 | - .fno = gen_helper_gvec_uqsub_b, |
263 | - .opt_opc = vecop_list_uqsub, | ||
264 | - .write_aofs = true, | ||
265 | - .vece = MO_8 }, | ||
266 | - { .fniv = gen_uqsub_vec, | ||
267 | - .fno = gen_helper_gvec_uqsub_h, | ||
268 | - .opt_opc = vecop_list_uqsub, | ||
269 | - .write_aofs = true, | ||
270 | - .vece = MO_16 }, | ||
271 | - { .fniv = gen_uqsub_vec, | ||
272 | - .fno = gen_helper_gvec_uqsub_s, | ||
273 | - .opt_opc = vecop_list_uqsub, | ||
274 | - .write_aofs = true, | ||
275 | - .vece = MO_32 }, | ||
276 | - { .fniv = gen_uqsub_vec, | ||
277 | - .fno = gen_helper_gvec_uqsub_d, | ||
278 | - .opt_opc = vecop_list_uqsub, | ||
279 | - .write_aofs = true, | ||
280 | - .vece = MO_64 }, | ||
281 | -}; | ||
282 | +void gen_gvec_uqsub_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
283 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
284 | +{ | ||
285 | + static const TCGOpcode vecop_list[] = { | ||
286 | + INDEX_op_ussub_vec, INDEX_op_cmp_vec, INDEX_op_sub_vec, 0 | ||
287 | + }; | ||
288 | + static const GVecGen4 ops[4] = { | ||
289 | + { .fniv = gen_uqsub_vec, | ||
290 | + .fno = gen_helper_gvec_uqsub_b, | ||
291 | + .opt_opc = vecop_list, | ||
292 | + .write_aofs = true, | ||
293 | + .vece = MO_8 }, | ||
294 | + { .fniv = gen_uqsub_vec, | ||
295 | + .fno = gen_helper_gvec_uqsub_h, | ||
296 | + .opt_opc = vecop_list, | ||
297 | + .write_aofs = true, | ||
298 | + .vece = MO_16 }, | ||
299 | + { .fniv = gen_uqsub_vec, | ||
300 | + .fno = gen_helper_gvec_uqsub_s, | ||
301 | + .opt_opc = vecop_list, | ||
302 | + .write_aofs = true, | ||
303 | + .vece = MO_32 }, | ||
304 | + { .fniv = gen_uqsub_vec, | ||
305 | + .fno = gen_helper_gvec_uqsub_d, | ||
306 | + .opt_opc = vecop_list, | ||
307 | + .write_aofs = true, | ||
308 | + .vece = MO_64 }, | ||
309 | + }; | ||
310 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
311 | + rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
312 | +} | ||
313 | |||
314 | static void gen_sqsub_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
315 | TCGv_vec a, TCGv_vec b) | ||
316 | @@ -XXX,XX +XXX,XX @@ static void gen_sqsub_vec(unsigned vece, TCGv_vec t, TCGv_vec sat, | ||
317 | tcg_temp_free_vec(x); | ||
62 | } | 318 | } |
63 | 319 | ||
64 | static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl, | 320 | -static const TCGOpcode vecop_list_sqsub[] = { |
65 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps aspeed_smc_flash_ops = { | 321 | - INDEX_op_sssub_vec, INDEX_op_cmp_vec, INDEX_op_sub_vec, 0 |
66 | }, | 322 | -}; |
67 | }; | 323 | - |
68 | 324 | -const GVecGen4 sqsub_op[4] = { | |
69 | -static void aspeed_smc_flash_update_cs(AspeedSMCFlash *fl) | 325 | - { .fniv = gen_sqsub_vec, |
70 | +static void aspeed_smc_flash_update_ctrl(AspeedSMCFlash *fl, uint32_t value) | 326 | - .fno = gen_helper_gvec_sqsub_b, |
71 | { | 327 | - .opt_opc = vecop_list_sqsub, |
72 | AspeedSMCState *s = fl->controller; | 328 | - .write_aofs = true, |
73 | + bool unselect; | 329 | - .vece = MO_8 }, |
74 | 330 | - { .fniv = gen_sqsub_vec, | |
75 | - s->snoop_index = aspeed_smc_is_ce_stop_active(fl) ? SNOOP_OFF : SNOOP_START; | 331 | - .fno = gen_helper_gvec_sqsub_h, |
76 | + /* User mode selects the CS, other modes unselect */ | 332 | - .opt_opc = vecop_list_sqsub, |
77 | + unselect = (value & CTRL_CMD_MODE_MASK) != CTRL_USERMODE; | 333 | - .write_aofs = true, |
78 | 334 | - .vece = MO_16 }, | |
79 | - qemu_set_irq(s->cs_lines[fl->id], aspeed_smc_is_ce_stop_active(fl)); | 335 | - { .fniv = gen_sqsub_vec, |
80 | + /* A change of CTRL_CE_STOP_ACTIVE from 0 to 1, unselects the CS */ | 336 | - .fno = gen_helper_gvec_sqsub_s, |
81 | + if (!(s->regs[s->r_ctrl0 + fl->id] & CTRL_CE_STOP_ACTIVE) && | 337 | - .opt_opc = vecop_list_sqsub, |
82 | + value & CTRL_CE_STOP_ACTIVE) { | 338 | - .write_aofs = true, |
83 | + unselect = true; | 339 | - .vece = MO_32 }, |
84 | + } | 340 | - { .fniv = gen_sqsub_vec, |
85 | + | 341 | - .fno = gen_helper_gvec_sqsub_d, |
86 | + s->regs[s->r_ctrl0 + fl->id] = value; | 342 | - .opt_opc = vecop_list_sqsub, |
87 | + | 343 | - .write_aofs = true, |
88 | + s->snoop_index = unselect ? SNOOP_OFF : SNOOP_START; | 344 | - .vece = MO_64 }, |
89 | + | 345 | -}; |
90 | + aspeed_smc_flash_do_select(fl, unselect); | 346 | +void gen_gvec_sqsub_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
91 | } | 347 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) |
92 | 348 | +{ | |
93 | static void aspeed_smc_reset(DeviceState *d) | 349 | + static const TCGOpcode vecop_list[] = { |
94 | @@ -XXX,XX +XXX,XX @@ static void aspeed_smc_write(void *opaque, hwaddr addr, uint64_t data, | 350 | + INDEX_op_sssub_vec, INDEX_op_cmp_vec, INDEX_op_sub_vec, 0 |
95 | s->regs[addr] = value; | 351 | + }; |
96 | } else if (addr >= s->r_ctrl0 && addr < s->r_ctrl0 + s->num_cs) { | 352 | + static const GVecGen4 ops[4] = { |
97 | int cs = addr - s->r_ctrl0; | 353 | + { .fniv = gen_sqsub_vec, |
98 | - s->regs[addr] = value; | 354 | + .fno = gen_helper_gvec_sqsub_b, |
99 | - aspeed_smc_flash_update_cs(&s->flashes[cs]); | 355 | + .opt_opc = vecop_list, |
100 | + aspeed_smc_flash_update_ctrl(&s->flashes[cs], value); | 356 | + .write_aofs = true, |
101 | } else if (addr >= R_SEG_ADDR0 && | 357 | + .vece = MO_8 }, |
102 | addr < R_SEG_ADDR0 + s->ctrl->max_slaves) { | 358 | + { .fniv = gen_sqsub_vec, |
103 | int cs = addr - R_SEG_ADDR0; | 359 | + .fno = gen_helper_gvec_sqsub_h, |
104 | diff --git a/hw/ssi/trace-events b/hw/ssi/trace-events | 360 | + .opt_opc = vecop_list, |
105 | index XXXXXXX..XXXXXXX 100644 | 361 | + .write_aofs = true, |
106 | --- a/hw/ssi/trace-events | 362 | + .vece = MO_16 }, |
107 | +++ b/hw/ssi/trace-events | 363 | + { .fniv = gen_sqsub_vec, |
108 | @@ -XXX,XX +XXX,XX @@ aspeed_smc_flash_write(int cs, uint64_t addr, uint32_t size, uint64_t data, int | 364 | + .fno = gen_helper_gvec_sqsub_s, |
109 | aspeed_smc_read(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | 365 | + .opt_opc = vecop_list, |
110 | aspeed_smc_dma_checksum(uint32_t addr, uint32_t data) "0x%08x: 0x%08x" | 366 | + .write_aofs = true, |
111 | aspeed_smc_write(uint64_t addr, uint32_t size, uint64_t data) "@0x%" PRIx64 " size %u: 0x%" PRIx64 | 367 | + .vece = MO_32 }, |
112 | +aspeed_smc_flash_select(int cs, const char *prefix) "CS%d %sselect" | 368 | + { .fniv = gen_sqsub_vec, |
369 | + .fno = gen_helper_gvec_sqsub_d, | ||
370 | + .opt_opc = vecop_list, | ||
371 | + .write_aofs = true, | ||
372 | + .vece = MO_64 }, | ||
373 | + }; | ||
374 | + tcg_gen_gvec_4(rd_ofs, offsetof(CPUARMState, vfp.qc), | ||
375 | + rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
376 | +} | ||
377 | |||
378 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
379 | instruction is invalid. | ||
113 | -- | 380 | -- |
114 | 2.20.1 | 381 | 2.20.1 |
115 | 382 | ||
116 | 383 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Mention 'max' value in the gic-version property description. | 3 | These operations do not touch fp_status. |
4 | 4 | ||
5 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 7 | Message-id: 20200513163245.17915-12-richard.henderson@linaro.org |
8 | Message-id: 20200311131618.7187-2-eric.auger@redhat.com | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 9 | --- |
11 | hw/arm/virt.c | 3 ++- | 10 | target/arm/helper.h | 4 ++-- |
12 | 1 file changed, 2 insertions(+), 1 deletion(-) | 11 | target/arm/translate-a64.c | 5 ++--- |
12 | target/arm/translate.c | 12 ++---------- | ||
13 | target/arm/vfp_helper.c | 5 ++--- | ||
14 | 4 files changed, 8 insertions(+), 18 deletions(-) | ||
13 | 15 | ||
14 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 16 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
15 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/virt.c | 18 | --- a/target/arm/helper.h |
17 | +++ b/hw/arm/virt.c | 19 | +++ b/target/arm/helper.h |
18 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | 20 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(recpe_f64, TCG_CALL_NO_RWG, f64, f64, ptr) |
19 | virt_set_gic_version, NULL); | 21 | DEF_HELPER_FLAGS_2(rsqrte_f16, TCG_CALL_NO_RWG, f16, f16, ptr) |
20 | object_property_set_description(obj, "gic-version", | 22 | DEF_HELPER_FLAGS_2(rsqrte_f32, TCG_CALL_NO_RWG, f32, f32, ptr) |
21 | "Set GIC version. " | 23 | DEF_HELPER_FLAGS_2(rsqrte_f64, TCG_CALL_NO_RWG, f64, f64, ptr) |
22 | - "Valid values are 2, 3 and host", NULL); | 24 | -DEF_HELPER_2(recpe_u32, i32, i32, ptr) |
23 | + "Valid values are 2, 3, host and max", | 25 | -DEF_HELPER_FLAGS_2(rsqrte_u32, TCG_CALL_NO_RWG, i32, i32, ptr) |
24 | + NULL); | 26 | +DEF_HELPER_FLAGS_1(recpe_u32, TCG_CALL_NO_RWG, i32, i32) |
25 | 27 | +DEF_HELPER_FLAGS_1(rsqrte_u32, TCG_CALL_NO_RWG, i32, i32) | |
26 | vms->highmem_ecam = !vmc->no_highmem_ecam; | 28 | DEF_HELPER_FLAGS_4(neon_tbl, TCG_CALL_NO_RWG, i32, i32, i32, ptr, i32) |
29 | |||
30 | DEF_HELPER_3(shl_cc, i32, env, i32, i32) | ||
31 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/translate-a64.c | ||
34 | +++ b/target/arm/translate-a64.c | ||
35 | @@ -XXX,XX +XXX,XX @@ static void handle_2misc_reciprocal(DisasContext *s, int opcode, | ||
36 | |||
37 | switch (opcode) { | ||
38 | case 0x3c: /* URECPE */ | ||
39 | - gen_helper_recpe_u32(tcg_res, tcg_op, fpst); | ||
40 | + gen_helper_recpe_u32(tcg_res, tcg_op); | ||
41 | break; | ||
42 | case 0x3d: /* FRECPE */ | ||
43 | gen_helper_recpe_f32(tcg_res, tcg_op, fpst); | ||
44 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
45 | unallocated_encoding(s); | ||
46 | return; | ||
47 | } | ||
48 | - need_fpstatus = true; | ||
49 | break; | ||
50 | case 0x1e: /* FRINT32Z */ | ||
51 | case 0x1f: /* FRINT64Z */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_two_reg_misc(DisasContext *s, uint32_t insn) | ||
53 | gen_helper_rints_exact(tcg_res, tcg_op, tcg_fpstatus); | ||
54 | break; | ||
55 | case 0x7c: /* URSQRTE */ | ||
56 | - gen_helper_rsqrte_u32(tcg_res, tcg_op, tcg_fpstatus); | ||
57 | + gen_helper_rsqrte_u32(tcg_res, tcg_op); | ||
58 | break; | ||
59 | case 0x1e: /* FRINT32Z */ | ||
60 | case 0x5e: /* FRINT32X */ | ||
61 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/translate.c | ||
64 | +++ b/target/arm/translate.c | ||
65 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
66 | break; | ||
67 | } | ||
68 | case NEON_2RM_VRECPE: | ||
69 | - { | ||
70 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
71 | - gen_helper_recpe_u32(tmp, tmp, fpstatus); | ||
72 | - tcg_temp_free_ptr(fpstatus); | ||
73 | + gen_helper_recpe_u32(tmp, tmp); | ||
74 | break; | ||
75 | - } | ||
76 | case NEON_2RM_VRSQRTE: | ||
77 | - { | ||
78 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
79 | - gen_helper_rsqrte_u32(tmp, tmp, fpstatus); | ||
80 | - tcg_temp_free_ptr(fpstatus); | ||
81 | + gen_helper_rsqrte_u32(tmp, tmp); | ||
82 | break; | ||
83 | - } | ||
84 | case NEON_2RM_VRECPE_F: | ||
85 | { | ||
86 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
87 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
88 | index XXXXXXX..XXXXXXX 100644 | ||
89 | --- a/target/arm/vfp_helper.c | ||
90 | +++ b/target/arm/vfp_helper.c | ||
91 | @@ -XXX,XX +XXX,XX @@ float64 HELPER(rsqrte_f64)(float64 input, void *fpstp) | ||
92 | return make_float64(val); | ||
93 | } | ||
94 | |||
95 | -uint32_t HELPER(recpe_u32)(uint32_t a, void *fpstp) | ||
96 | +uint32_t HELPER(recpe_u32)(uint32_t a) | ||
97 | { | ||
98 | - /* float_status *s = fpstp; */ | ||
99 | int input, estimate; | ||
100 | |||
101 | if ((a & 0x80000000) == 0) { | ||
102 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(recpe_u32)(uint32_t a, void *fpstp) | ||
103 | return deposit32(0, (32 - 9), 9, estimate); | ||
104 | } | ||
105 | |||
106 | -uint32_t HELPER(rsqrte_u32)(uint32_t a, void *fpstp) | ||
107 | +uint32_t HELPER(rsqrte_u32)(uint32_t a) | ||
108 | { | ||
109 | int estimate; | ||
27 | 110 | ||
28 | -- | 111 | -- |
29 | 2.20.1 | 112 | 2.20.1 |
30 | 113 | ||
31 | 114 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | A real Allwinner H3 SoC contains a Boot ROM which is the | 3 | Provide a functional interface for the vector expansion. |
4 | first code that runs right after the SoC is powered on. | 4 | This fits better with the existing set of helpers that |
5 | The Boot ROM is responsible for loading user code (e.g. a bootloader) | 5 | we provide for other operations. |
6 | from any of the supported external devices and writing the downloaded | ||
7 | code to internal SRAM. After loading the SoC begins executing the code | ||
8 | written to SRAM. | ||
9 | 6 | ||
10 | This commits adds emulation of the Boot ROM firmware setup functionality | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | by loading user code from SD card in the A1 SRAM. While the A1 SRAM is | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | 64KiB, we limit the size to 32KiB because the real H3 Boot ROM also rejects | 9 | Message-id: 20200513163245.17915-13-richard.henderson@linaro.org |
13 | sizes larger than 32KiB. For reference, this behaviour is documented | ||
14 | by the Linux Sunxi project wiki at: | ||
15 | |||
16 | https://linux-sunxi.org/BROM#U-Boot_SPL_limitations | ||
17 | |||
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Message-id: 20200311221854.30370-11-nieklinnenbank@gmail.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 11 | --- |
23 | include/hw/arm/allwinner-h3.h | 21 +++++++++++++++++++++ | 12 | target/arm/translate.h | 5 ++++ |
24 | hw/arm/allwinner-h3.c | 17 +++++++++++++++++ | 13 | target/arm/translate-a64.c | 34 ++---------------------- |
25 | hw/arm/orangepi.c | 5 +++++ | 14 | target/arm/translate.c | 54 +++++++++++++++++++------------------- |
26 | 3 files changed, 43 insertions(+) | 15 | 3 files changed, 34 insertions(+), 59 deletions(-) |
27 | 16 | ||
28 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 17 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
29 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
30 | --- a/include/hw/arm/allwinner-h3.h | 19 | --- a/target/arm/translate.h |
31 | +++ b/include/hw/arm/allwinner-h3.h | 20 | +++ b/target/arm/translate.h |
32 | @@ -XXX,XX +XXX,XX @@ | 21 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sri(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
33 | #include "hw/sd/allwinner-sdhost.h" | 22 | void gen_gvec_sli(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
34 | #include "hw/net/allwinner-sun8i-emac.h" | 23 | int64_t shift, uint32_t opr_sz, uint32_t max_sz); |
35 | #include "target/arm/cpu.h" | 24 | |
36 | +#include "sysemu/block-backend.h" | 25 | +void gen_gvec_sqrdmlah_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
37 | 26 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | |
38 | /** | 27 | +void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
39 | * Allwinner H3 device list | 28 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); |
40 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
41 | MemoryRegion sram_c; | ||
42 | } AwH3State; | ||
43 | |||
44 | +/** | ||
45 | + * Emulate Boot ROM firmware setup functionality. | ||
46 | + * | ||
47 | + * A real Allwinner H3 SoC contains a Boot ROM | ||
48 | + * which is the first code that runs right after | ||
49 | + * the SoC is powered on. The Boot ROM is responsible | ||
50 | + * for loading user code (e.g. a bootloader) from any | ||
51 | + * of the supported external devices and writing the | ||
52 | + * downloaded code to internal SRAM. After loading the SoC | ||
53 | + * begins executing the code written to SRAM. | ||
54 | + * | ||
55 | + * This function emulates the Boot ROM by copying 32 KiB | ||
56 | + * of data from the given block device and writes it to | ||
57 | + * the start of the first internal SRAM memory. | ||
58 | + * | ||
59 | + * @s: Allwinner H3 state object pointer | ||
60 | + * @blk: Block backend device object pointer | ||
61 | + */ | ||
62 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk); | ||
63 | + | 29 | + |
64 | #endif /* HW_ARM_ALLWINNER_H3_H */ | 30 | /* |
65 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | 31 | * Forward to the isar_feature_* tests given a DisasContext pointer. |
32 | */ | ||
33 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
67 | --- a/hw/arm/allwinner-h3.c | 35 | --- a/target/arm/translate-a64.c |
68 | +++ b/hw/arm/allwinner-h3.c | 36 | +++ b/target/arm/translate-a64.c |
69 | @@ -XXX,XX +XXX,XX @@ | 37 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_op3_ool(DisasContext *s, bool is_q, int rd, |
70 | #include "hw/char/serial.h" | 38 | is_q ? 16 : 8, vec_full_reg_size(s), data, fn); |
71 | #include "hw/misc/unimp.h" | 39 | } |
72 | #include "hw/usb/hcd-ehci.h" | 40 | |
73 | +#include "hw/loader.h" | 41 | -/* Expand a 3-operand + env pointer operation using |
74 | #include "sysemu/sysemu.h" | 42 | - * an out-of-line helper. |
75 | #include "hw/arm/allwinner-h3.h" | 43 | - */ |
76 | 44 | -static void gen_gvec_op3_env(DisasContext *s, bool is_q, int rd, | |
77 | @@ -XXX,XX +XXX,XX @@ enum { | 45 | - int rn, int rm, gen_helper_gvec_3_ptr *fn) |
78 | AW_H3_GIC_NUM_SPI = 128 | 46 | -{ |
47 | - tcg_gen_gvec_3_ptr(vec_full_reg_offset(s, rd), | ||
48 | - vec_full_reg_offset(s, rn), | ||
49 | - vec_full_reg_offset(s, rm), cpu_env, | ||
50 | - is_q ? 16 : 8, vec_full_reg_size(s), 0, fn); | ||
51 | -} | ||
52 | - | ||
53 | /* Expand a 3-operand + fpstatus pointer + simd data value operation using | ||
54 | * an out-of-line helper. | ||
55 | */ | ||
56 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_three_reg_same_extra(DisasContext *s, uint32_t insn) | ||
57 | |||
58 | switch (opcode) { | ||
59 | case 0x0: /* SQRDMLAH (vector) */ | ||
60 | - switch (size) { | ||
61 | - case 1: | ||
62 | - gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlah_s16); | ||
63 | - break; | ||
64 | - case 2: | ||
65 | - gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlah_s32); | ||
66 | - break; | ||
67 | - default: | ||
68 | - g_assert_not_reached(); | ||
69 | - } | ||
70 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_sqrdmlah_qc, size); | ||
71 | return; | ||
72 | |||
73 | case 0x1: /* SQRDMLSH (vector) */ | ||
74 | - switch (size) { | ||
75 | - case 1: | ||
76 | - gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlsh_s16); | ||
77 | - break; | ||
78 | - case 2: | ||
79 | - gen_gvec_op3_env(s, is_q, rd, rn, rm, gen_helper_gvec_qrdmlsh_s32); | ||
80 | - break; | ||
81 | - default: | ||
82 | - g_assert_not_reached(); | ||
83 | - } | ||
84 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_sqrdmlsh_qc, size); | ||
85 | return; | ||
86 | |||
87 | case 0x2: /* SDOT / UDOT */ | ||
88 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
89 | index XXXXXXX..XXXXXXX 100644 | ||
90 | --- a/target/arm/translate.c | ||
91 | +++ b/target/arm/translate.c | ||
92 | @@ -XXX,XX +XXX,XX @@ static const uint8_t neon_2rm_sizes[] = { | ||
93 | [NEON_2RM_VCVT_UF] = 0x4, | ||
79 | }; | 94 | }; |
80 | 95 | ||
81 | +void allwinner_h3_bootrom_setup(AwH3State *s, BlockBackend *blk) | 96 | - |
82 | +{ | 97 | -/* Expand v8.1 simd helper. */ |
83 | + const int64_t rom_size = 32 * KiB; | 98 | -static int do_v81_helper(DisasContext *s, gen_helper_gvec_3_ptr *fn, |
84 | + g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); | 99 | - int q, int rd, int rn, int rm) |
85 | + | 100 | +void gen_gvec_sqrdmlah_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
86 | + if (blk_pread(blk, 8 * KiB, buffer, rom_size) < 0) { | 101 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) |
87 | + error_setg(&error_fatal, "%s: failed to read BlockBackend data", | 102 | { |
88 | + __func__); | 103 | - if (dc_isar_feature(aa32_rdm, s)) { |
89 | + return; | 104 | - int opr_sz = (1 + q) * 8; |
90 | + } | 105 | - tcg_gen_gvec_3_ptr(vfp_reg_offset(1, rd), |
91 | + | 106 | - vfp_reg_offset(1, rn), |
92 | + rom_add_blob("allwinner-h3.bootrom", buffer, rom_size, | 107 | - vfp_reg_offset(1, rm), cpu_env, |
93 | + rom_size, s->memmap[AW_H3_SRAM_A1], | 108 | - opr_sz, opr_sz, 0, fn); |
94 | + NULL, NULL, NULL, NULL, false); | 109 | - return 0; |
110 | - } | ||
111 | - return 1; | ||
112 | + static gen_helper_gvec_3_ptr * const fns[2] = { | ||
113 | + gen_helper_gvec_qrdmlah_s16, gen_helper_gvec_qrdmlah_s32 | ||
114 | + }; | ||
115 | + tcg_debug_assert(vece >= 1 && vece <= 2); | ||
116 | + tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, cpu_env, | ||
117 | + opr_sz, max_sz, 0, fns[vece - 1]); | ||
95 | +} | 118 | +} |
96 | + | 119 | + |
97 | static void allwinner_h3_init(Object *obj) | 120 | +void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
98 | { | 121 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) |
99 | AwH3State *s = AW_H3(obj); | 122 | +{ |
100 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | 123 | + static gen_helper_gvec_3_ptr * const fns[2] = { |
101 | index XXXXXXX..XXXXXXX 100644 | 124 | + gen_helper_gvec_qrdmlsh_s16, gen_helper_gvec_qrdmlsh_s32 |
102 | --- a/hw/arm/orangepi.c | 125 | + }; |
103 | +++ b/hw/arm/orangepi.c | 126 | + tcg_debug_assert(vece >= 1 && vece <= 2); |
104 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | 127 | + tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, cpu_env, |
105 | memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | 128 | + opr_sz, max_sz, 0, fns[vece - 1]); |
106 | machine->ram); | 129 | } |
107 | 130 | ||
108 | + /* Load target kernel or start using BootROM */ | 131 | #define GEN_CMP0(NAME, COND) \ |
109 | + if (!machine->kernel_filename && blk_is_available(blk)) { | 132 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
110 | + /* Use Boot ROM to copy data from SD card to SRAM */ | 133 | break; /* VPADD */ |
111 | + allwinner_h3_bootrom_setup(h3, blk); | 134 | } |
112 | + } | 135 | /* VQRDMLAH */ |
113 | orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; | 136 | - switch (size) { |
114 | orangepi_binfo.ram_size = machine->ram_size; | 137 | - case 1: |
115 | arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); | 138 | - return do_v81_helper(s, gen_helper_gvec_qrdmlah_s16, |
139 | - q, rd, rn, rm); | ||
140 | - case 2: | ||
141 | - return do_v81_helper(s, gen_helper_gvec_qrdmlah_s32, | ||
142 | - q, rd, rn, rm); | ||
143 | + if (dc_isar_feature(aa32_rdm, s) && (size == 1 || size == 2)) { | ||
144 | + gen_gvec_sqrdmlah_qc(size, rd_ofs, rn_ofs, rm_ofs, | ||
145 | + vec_size, vec_size); | ||
146 | + return 0; | ||
147 | } | ||
148 | return 1; | ||
149 | |||
150 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
151 | break; | ||
152 | } | ||
153 | /* VQRDMLSH */ | ||
154 | - switch (size) { | ||
155 | - case 1: | ||
156 | - return do_v81_helper(s, gen_helper_gvec_qrdmlsh_s16, | ||
157 | - q, rd, rn, rm); | ||
158 | - case 2: | ||
159 | - return do_v81_helper(s, gen_helper_gvec_qrdmlsh_s32, | ||
160 | - q, rd, rn, rm); | ||
161 | + if (dc_isar_feature(aa32_rdm, s) && (size == 1 || size == 2)) { | ||
162 | + gen_gvec_sqrdmlsh_qc(size, rd_ofs, rn_ofs, rm_ofs, | ||
163 | + vec_size, vec_size); | ||
164 | + return 0; | ||
165 | } | ||
166 | return 1; | ||
167 | |||
116 | -- | 168 | -- |
117 | 2.20.1 | 169 | 2.20.1 |
118 | 170 | ||
119 | 171 | diff view generated by jsdifflib |
1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This test boots a Linux kernel on a OrangePi PC board and verify | 3 | Pass a pointer directly to env->vfp.qc[0], rather than env. |
4 | the serial output is working. | 4 | This will allow SVE2, which does not modify QC, to pass a |
5 | 5 | pointer to dummy storage. | |
6 | The kernel image and DeviceTree blob are built by the Armbian | 6 | |
7 | project (based on Debian): | 7 | Change the return type of inl_qrdml.h_s16 to match the |
8 | https://www.armbian.com/orange-pi-pc/ | 8 | sense of the operation: signed. |
9 | 9 | ||
10 | If ARM is a target being built, "make check-acceptance" will | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | automatically include this test by the use of the "arch:arm" tags. | 11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
12 | 12 | Message-id: 20200513163245.17915-14-richard.henderson@linaro.org | |
13 | Alternatively, this test can be run using: | ||
14 | |||
15 | $ make check-venv | ||
16 | $ ./tests/venv/bin/avocado --show=console,app run -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
17 | JOB ID : 2e4d15eceb13c33672af406f08171e6e9de1414a | ||
18 | JOB LOG : ~/job-results/job-2019-12-17T05.46-2e4d15e/job.log | ||
19 | (1/1) tests/acceptance/boot_linux_console.py:BootLinuxConsole.test_arm_orangepi: | ||
20 | console: Uncompressing Linux... done, booting the kernel. | ||
21 | console: Booting Linux on physical CPU 0x0 | ||
22 | console: Linux version 4.20.7-sunxi (root@armbian.com) (gcc version 7.2.1 20171011 (Linaro GCC 7.2-2017.11)) #5.75 SMP Fri Feb 8 09:02:10 CET 2019 | ||
23 | console: CPU: ARMv7 Processor [410fc075] revision 5 (ARMv7), cr=50c5387d | ||
24 | console: CPU: div instructions available: patching division code | ||
25 | console: CPU: PIPT / VIPT nonaliasing data cache, VIPT aliasing instruction cache | ||
26 | console: OF: fdt: Machine model: Xunlong Orange Pi PC | ||
27 | console: Memory policy: Data cache writealloc | ||
28 | console: OF: reserved mem: failed to allocate memory for node 'cma@4a000000' | ||
29 | console: cma: Failed to reserve 128 MiB | ||
30 | console: psci: probing for conduit method from DT. | ||
31 | console: psci: PSCIv0.2 detected in firmware. | ||
32 | console: psci: Using standard PSCI v0.2 function IDs | ||
33 | console: psci: Trusted OS migration not required | ||
34 | console: random: get_random_bytes called from start_kernel+0x8d/0x3c2 with crng_init=0 | ||
35 | console: percpu: Embedded 18 pages/cpu @(ptrval) s41228 r8192 d24308 u73728 | ||
36 | console: Built 1 zonelists, mobility grouping on. Total pages: 32480 | ||
37 | console: Kernel command line: printk.time=0 console=ttyS0,115200 | ||
38 | PASS (8.59 s) | ||
39 | JOB TIME : 8.81 s | ||
40 | |||
41 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
42 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
43 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
44 | Tested-by: Alex Bennée <alex.bennee@linaro.org> | ||
45 | Message-id: 20200311221854.30370-14-nieklinnenbank@gmail.com | ||
46 | [NL: rename in commit message Raspbian to Armbian, remove vm.set_machine()] | ||
47 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
48 | --- | 14 | --- |
49 | tests/acceptance/boot_linux_console.py | 25 +++++++++++++++++++++++++ | 15 | target/arm/translate.c | 18 ++++++++--- |
50 | 1 file changed, 25 insertions(+) | 16 | target/arm/vec_helper.c | 70 +++++++++++++++++++++++------------------ |
51 | 17 | 2 files changed, 54 insertions(+), 34 deletions(-) | |
52 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py | 18 | |
19 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
54 | --- a/tests/acceptance/boot_linux_console.py | 21 | --- a/target/arm/translate.c |
55 | +++ b/tests/acceptance/boot_linux_console.py | 22 | +++ b/target/arm/translate.c |
56 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(Test): | 23 | @@ -XXX,XX +XXX,XX @@ static const uint8_t neon_2rm_sizes[] = { |
57 | exec_command_and_wait_for_pattern(self, 'reboot', | 24 | [NEON_2RM_VCVT_UF] = 0x4, |
58 | 'reboot: Restarting system') | 25 | }; |
59 | 26 | ||
60 | + def test_arm_orangepi(self): | 27 | +static void gen_gvec_fn3_qc(uint32_t rd_ofs, uint32_t rn_ofs, uint32_t rm_ofs, |
61 | + """ | 28 | + uint32_t opr_sz, uint32_t max_sz, |
62 | + :avocado: tags=arch:arm | 29 | + gen_helper_gvec_3_ptr *fn) |
63 | + :avocado: tags=machine:orangepi-pc | 30 | +{ |
64 | + """ | 31 | + TCGv_ptr qc_ptr = tcg_temp_new_ptr(); |
65 | + deb_url = ('https://apt.armbian.com/pool/main/l/' | 32 | + |
66 | + 'linux-4.20.7-sunxi/linux-image-dev-sunxi_5.75_armhf.deb') | 33 | + tcg_gen_addi_ptr(qc_ptr, cpu_env, offsetof(CPUARMState, vfp.qc)); |
67 | + deb_hash = '1334c29c44d984ffa05ed10de8c3361f33d78315' | 34 | + tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, qc_ptr, |
68 | + deb_path = self.fetch_asset(deb_url, asset_hash=deb_hash) | 35 | + opr_sz, max_sz, 0, fn); |
69 | + kernel_path = self.extract_from_deb(deb_path, | 36 | + tcg_temp_free_ptr(qc_ptr); |
70 | + '/boot/vmlinuz-4.20.7-sunxi') | 37 | +} |
71 | + dtb_path = '/usr/lib/linux-image-dev-sunxi/sun8i-h3-orangepi-pc.dtb' | 38 | + |
72 | + dtb_path = self.extract_from_deb(deb_path, dtb_path) | 39 | void gen_gvec_sqrdmlah_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
73 | + | 40 | uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) |
74 | + self.vm.set_console() | 41 | { |
75 | + kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | 42 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sqrdmlah_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
76 | + 'console=ttyS0,115200n8 ' | 43 | gen_helper_gvec_qrdmlah_s16, gen_helper_gvec_qrdmlah_s32 |
77 | + 'earlycon=uart,mmio32,0x1c28000') | 44 | }; |
78 | + self.vm.add_args('-kernel', kernel_path, | 45 | tcg_debug_assert(vece >= 1 && vece <= 2); |
79 | + '-dtb', dtb_path, | 46 | - tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, cpu_env, |
80 | + '-append', kernel_command_line) | 47 | - opr_sz, max_sz, 0, fns[vece - 1]); |
81 | + self.vm.launch() | 48 | + gen_gvec_fn3_qc(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, fns[vece - 1]); |
82 | + console_pattern = 'Kernel command line: %s' % kernel_command_line | 49 | } |
83 | + self.wait_for_console_pattern(console_pattern) | 50 | |
84 | + | 51 | void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
85 | def test_s390x_s390_ccw_virtio(self): | 52 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
86 | """ | 53 | gen_helper_gvec_qrdmlsh_s16, gen_helper_gvec_qrdmlsh_s32 |
87 | :avocado: tags=arch:s390x | 54 | }; |
55 | tcg_debug_assert(vece >= 1 && vece <= 2); | ||
56 | - tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, cpu_env, | ||
57 | - opr_sz, max_sz, 0, fns[vece - 1]); | ||
58 | + gen_gvec_fn3_qc(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, fns[vece - 1]); | ||
59 | } | ||
60 | |||
61 | #define GEN_CMP0(NAME, COND) \ | ||
62 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
63 | index XXXXXXX..XXXXXXX 100644 | ||
64 | --- a/target/arm/vec_helper.c | ||
65 | +++ b/target/arm/vec_helper.c | ||
66 | @@ -XXX,XX +XXX,XX @@ | ||
67 | #define H4(x) (x) | ||
68 | #endif | ||
69 | |||
70 | -#define SET_QC() env->vfp.qc[0] = 1 | ||
71 | - | ||
72 | static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) | ||
73 | { | ||
74 | uint64_t *d = vd + opr_sz; | ||
75 | @@ -XXX,XX +XXX,XX @@ static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) | ||
76 | } | ||
77 | |||
78 | /* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ | ||
79 | -static uint16_t inl_qrdmlah_s16(CPUARMState *env, int16_t src1, | ||
80 | - int16_t src2, int16_t src3) | ||
81 | +static int16_t inl_qrdmlah_s16(int16_t src1, int16_t src2, | ||
82 | + int16_t src3, uint32_t *sat) | ||
83 | { | ||
84 | /* Simplify: | ||
85 | * = ((a3 << 16) + ((e1 * e2) << 1) + (1 << 15)) >> 16 | ||
86 | @@ -XXX,XX +XXX,XX @@ static uint16_t inl_qrdmlah_s16(CPUARMState *env, int16_t src1, | ||
87 | ret = ((int32_t)src3 << 15) + ret + (1 << 14); | ||
88 | ret >>= 15; | ||
89 | if (ret != (int16_t)ret) { | ||
90 | - SET_QC(); | ||
91 | + *sat = 1; | ||
92 | ret = (ret < 0 ? -0x8000 : 0x7fff); | ||
93 | } | ||
94 | return ret; | ||
95 | @@ -XXX,XX +XXX,XX @@ static uint16_t inl_qrdmlah_s16(CPUARMState *env, int16_t src1, | ||
96 | uint32_t HELPER(neon_qrdmlah_s16)(CPUARMState *env, uint32_t src1, | ||
97 | uint32_t src2, uint32_t src3) | ||
98 | { | ||
99 | - uint16_t e1 = inl_qrdmlah_s16(env, src1, src2, src3); | ||
100 | - uint16_t e2 = inl_qrdmlah_s16(env, src1 >> 16, src2 >> 16, src3 >> 16); | ||
101 | + uint32_t *sat = &env->vfp.qc[0]; | ||
102 | + uint16_t e1 = inl_qrdmlah_s16(src1, src2, src3, sat); | ||
103 | + uint16_t e2 = inl_qrdmlah_s16(src1 >> 16, src2 >> 16, src3 >> 16, sat); | ||
104 | return deposit32(e1, 16, 16, e2); | ||
105 | } | ||
106 | |||
107 | void HELPER(gvec_qrdmlah_s16)(void *vd, void *vn, void *vm, | ||
108 | - void *ve, uint32_t desc) | ||
109 | + void *vq, uint32_t desc) | ||
110 | { | ||
111 | uintptr_t opr_sz = simd_oprsz(desc); | ||
112 | int16_t *d = vd; | ||
113 | int16_t *n = vn; | ||
114 | int16_t *m = vm; | ||
115 | - CPUARMState *env = ve; | ||
116 | uintptr_t i; | ||
117 | |||
118 | for (i = 0; i < opr_sz / 2; ++i) { | ||
119 | - d[i] = inl_qrdmlah_s16(env, n[i], m[i], d[i]); | ||
120 | + d[i] = inl_qrdmlah_s16(n[i], m[i], d[i], vq); | ||
121 | } | ||
122 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
123 | } | ||
124 | |||
125 | /* Signed saturating rounding doubling multiply-subtract high half, 16-bit */ | ||
126 | -static uint16_t inl_qrdmlsh_s16(CPUARMState *env, int16_t src1, | ||
127 | - int16_t src2, int16_t src3) | ||
128 | +static int16_t inl_qrdmlsh_s16(int16_t src1, int16_t src2, | ||
129 | + int16_t src3, uint32_t *sat) | ||
130 | { | ||
131 | /* Similarly, using subtraction: | ||
132 | * = ((a3 << 16) - ((e1 * e2) << 1) + (1 << 15)) >> 16 | ||
133 | @@ -XXX,XX +XXX,XX @@ static uint16_t inl_qrdmlsh_s16(CPUARMState *env, int16_t src1, | ||
134 | ret = ((int32_t)src3 << 15) - ret + (1 << 14); | ||
135 | ret >>= 15; | ||
136 | if (ret != (int16_t)ret) { | ||
137 | - SET_QC(); | ||
138 | + *sat = 1; | ||
139 | ret = (ret < 0 ? -0x8000 : 0x7fff); | ||
140 | } | ||
141 | return ret; | ||
142 | @@ -XXX,XX +XXX,XX @@ static uint16_t inl_qrdmlsh_s16(CPUARMState *env, int16_t src1, | ||
143 | uint32_t HELPER(neon_qrdmlsh_s16)(CPUARMState *env, uint32_t src1, | ||
144 | uint32_t src2, uint32_t src3) | ||
145 | { | ||
146 | - uint16_t e1 = inl_qrdmlsh_s16(env, src1, src2, src3); | ||
147 | - uint16_t e2 = inl_qrdmlsh_s16(env, src1 >> 16, src2 >> 16, src3 >> 16); | ||
148 | + uint32_t *sat = &env->vfp.qc[0]; | ||
149 | + uint16_t e1 = inl_qrdmlsh_s16(src1, src2, src3, sat); | ||
150 | + uint16_t e2 = inl_qrdmlsh_s16(src1 >> 16, src2 >> 16, src3 >> 16, sat); | ||
151 | return deposit32(e1, 16, 16, e2); | ||
152 | } | ||
153 | |||
154 | void HELPER(gvec_qrdmlsh_s16)(void *vd, void *vn, void *vm, | ||
155 | - void *ve, uint32_t desc) | ||
156 | + void *vq, uint32_t desc) | ||
157 | { | ||
158 | uintptr_t opr_sz = simd_oprsz(desc); | ||
159 | int16_t *d = vd; | ||
160 | int16_t *n = vn; | ||
161 | int16_t *m = vm; | ||
162 | - CPUARMState *env = ve; | ||
163 | uintptr_t i; | ||
164 | |||
165 | for (i = 0; i < opr_sz / 2; ++i) { | ||
166 | - d[i] = inl_qrdmlsh_s16(env, n[i], m[i], d[i]); | ||
167 | + d[i] = inl_qrdmlsh_s16(n[i], m[i], d[i], vq); | ||
168 | } | ||
169 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
170 | } | ||
171 | |||
172 | /* Signed saturating rounding doubling multiply-accumulate high half, 32-bit */ | ||
173 | -uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
174 | - int32_t src2, int32_t src3) | ||
175 | +static int32_t inl_qrdmlah_s32(int32_t src1, int32_t src2, | ||
176 | + int32_t src3, uint32_t *sat) | ||
177 | { | ||
178 | /* Simplify similarly to int_qrdmlah_s16 above. */ | ||
179 | int64_t ret = (int64_t)src1 * src2; | ||
180 | ret = ((int64_t)src3 << 31) + ret + (1 << 30); | ||
181 | ret >>= 31; | ||
182 | if (ret != (int32_t)ret) { | ||
183 | - SET_QC(); | ||
184 | + *sat = 1; | ||
185 | ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
186 | } | ||
187 | return ret; | ||
188 | } | ||
189 | |||
190 | +uint32_t HELPER(neon_qrdmlah_s32)(CPUARMState *env, int32_t src1, | ||
191 | + int32_t src2, int32_t src3) | ||
192 | +{ | ||
193 | + uint32_t *sat = &env->vfp.qc[0]; | ||
194 | + return inl_qrdmlah_s32(src1, src2, src3, sat); | ||
195 | +} | ||
196 | + | ||
197 | void HELPER(gvec_qrdmlah_s32)(void *vd, void *vn, void *vm, | ||
198 | - void *ve, uint32_t desc) | ||
199 | + void *vq, uint32_t desc) | ||
200 | { | ||
201 | uintptr_t opr_sz = simd_oprsz(desc); | ||
202 | int32_t *d = vd; | ||
203 | int32_t *n = vn; | ||
204 | int32_t *m = vm; | ||
205 | - CPUARMState *env = ve; | ||
206 | uintptr_t i; | ||
207 | |||
208 | for (i = 0; i < opr_sz / 4; ++i) { | ||
209 | - d[i] = helper_neon_qrdmlah_s32(env, n[i], m[i], d[i]); | ||
210 | + d[i] = inl_qrdmlah_s32(n[i], m[i], d[i], vq); | ||
211 | } | ||
212 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
213 | } | ||
214 | |||
215 | /* Signed saturating rounding doubling multiply-subtract high half, 32-bit */ | ||
216 | -uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
217 | - int32_t src2, int32_t src3) | ||
218 | +static int32_t inl_qrdmlsh_s32(int32_t src1, int32_t src2, | ||
219 | + int32_t src3, uint32_t *sat) | ||
220 | { | ||
221 | /* Simplify similarly to int_qrdmlsh_s16 above. */ | ||
222 | int64_t ret = (int64_t)src1 * src2; | ||
223 | ret = ((int64_t)src3 << 31) - ret + (1 << 30); | ||
224 | ret >>= 31; | ||
225 | if (ret != (int32_t)ret) { | ||
226 | - SET_QC(); | ||
227 | + *sat = 1; | ||
228 | ret = (ret < 0 ? INT32_MIN : INT32_MAX); | ||
229 | } | ||
230 | return ret; | ||
231 | } | ||
232 | |||
233 | +uint32_t HELPER(neon_qrdmlsh_s32)(CPUARMState *env, int32_t src1, | ||
234 | + int32_t src2, int32_t src3) | ||
235 | +{ | ||
236 | + uint32_t *sat = &env->vfp.qc[0]; | ||
237 | + return inl_qrdmlsh_s32(src1, src2, src3, sat); | ||
238 | +} | ||
239 | + | ||
240 | void HELPER(gvec_qrdmlsh_s32)(void *vd, void *vn, void *vm, | ||
241 | - void *ve, uint32_t desc) | ||
242 | + void *vq, uint32_t desc) | ||
243 | { | ||
244 | uintptr_t opr_sz = simd_oprsz(desc); | ||
245 | int32_t *d = vd; | ||
246 | int32_t *n = vn; | ||
247 | int32_t *m = vm; | ||
248 | - CPUARMState *env = ve; | ||
249 | uintptr_t i; | ||
250 | |||
251 | for (i = 0; i < opr_sz / 4; ++i) { | ||
252 | - d[i] = helper_neon_qrdmlsh_s32(env, n[i], m[i], d[i]); | ||
253 | + d[i] = inl_qrdmlsh_s32(n[i], m[i], d[i], vq); | ||
254 | } | ||
255 | clear_tail(d, opr_sz, simd_maxsz(desc)); | ||
256 | } | ||
88 | -- | 257 | -- |
89 | 2.20.1 | 258 | 2.20.1 |
90 | 259 | ||
91 | 260 | diff view generated by jsdifflib |
1 | From: Richard Henderson <richard.henderson@linaro.org> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | We fail to validate the upper bits of a virtual address on a | 3 | Must clear the tail for AdvSIMD when SVE is enabled. |
4 | translation disabled regime, as per AArch64.TranslateAddressS1Off. | ||
5 | 4 | ||
5 | Fixes: ca40a6e6e39 | ||
6 | Cc: qemu-stable@nongnu.org | ||
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | 8 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200308012946.16303-2-richard.henderson@linaro.org | 9 | Message-id: 20200513163245.17915-15-richard.henderson@linaro.org |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | --- | 11 | --- |
11 | target/arm/helper.c | 35 ++++++++++++++++++++++++++++++++++- | 12 | target/arm/vec_helper.c | 2 ++ |
12 | 1 file changed, 34 insertions(+), 1 deletion(-) | 13 | 1 file changed, 2 insertions(+) |
13 | 14 | ||
14 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 15 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/helper.c | 17 | --- a/target/arm/vec_helper.c |
17 | +++ b/target/arm/helper.c | 18 | +++ b/target/arm/vec_helper.c |
18 | @@ -XXX,XX +XXX,XX @@ bool get_phys_addr(CPUARMState *env, target_ulong address, | 19 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ |
19 | /* Definitely a real MMU, not an MPU */ | 20 | d[i + j] = TYPE##_mul(n[i + j], mm, stat); \ |
20 | 21 | } \ | |
21 | if (regime_translation_disabled(env, mmu_idx)) { | 22 | } \ |
22 | - /* MMU disabled. */ | 23 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ |
23 | + /* | 24 | } |
24 | + * MMU disabled. S1 addresses within aa64 translation regimes are | 25 | |
25 | + * still checked for bounds -- see AArch64.TranslateAddressS1Off. | 26 | DO_MUL_IDX(gvec_fmul_idx_h, float16, H2) |
26 | + */ | 27 | @@ -XXX,XX +XXX,XX @@ void HELPER(NAME)(void *vd, void *vn, void *vm, void *va, \ |
27 | + if (mmu_idx != ARMMMUIdx_Stage2) { | 28 | mm, a[i + j], 0, stat); \ |
28 | + int r_el = regime_el(env, mmu_idx); | 29 | } \ |
29 | + if (arm_el_is_aa64(env, r_el)) { | 30 | } \ |
30 | + int pamax = arm_pamax(env_archcpu(env)); | 31 | + clear_tail(d, oprsz, simd_maxsz(desc)); \ |
31 | + uint64_t tcr = env->cp15.tcr_el[r_el].raw_tcr; | 32 | } |
32 | + int addrtop, tbi; | 33 | |
33 | + | 34 | DO_FMLA_IDX(gvec_fmla_idx_h, float16, H2) |
34 | + tbi = aa64_va_parameter_tbi(tcr, mmu_idx); | ||
35 | + if (access_type == MMU_INST_FETCH) { | ||
36 | + tbi &= ~aa64_va_parameter_tbid(tcr, mmu_idx); | ||
37 | + } | ||
38 | + tbi = (tbi >> extract64(address, 55, 1)) & 1; | ||
39 | + addrtop = (tbi ? 55 : 63); | ||
40 | + | ||
41 | + if (extract64(address, pamax, addrtop - pamax + 1) != 0) { | ||
42 | + fi->type = ARMFault_AddressSize; | ||
43 | + fi->level = 0; | ||
44 | + fi->stage2 = false; | ||
45 | + return 1; | ||
46 | + } | ||
47 | + | ||
48 | + /* | ||
49 | + * When TBI is disabled, we've just validated that all of the | ||
50 | + * bits above PAMax are zero, so logically we only need to | ||
51 | + * clear the top byte for TBI. But it's clearer to follow | ||
52 | + * the pseudocode set of addrdesc.paddress. | ||
53 | + */ | ||
54 | + address = extract64(address, 0, 52); | ||
55 | + } | ||
56 | + } | ||
57 | *phys_ptr = address; | ||
58 | *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | ||
59 | *page_size = TARGET_PAGE_SIZE; | ||
60 | -- | 35 | -- |
61 | 2.20.1 | 36 | 2.20.1 |
62 | 37 | ||
63 | 38 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | i.MX25 supports two USB controllers. Let's wire them up. | 3 | Include 64-bit element size in preparation for SVE2. |
4 | 4 | ||
5 | With this patch, imx25-pdk can boot from both USB ports. | ||
6 | |||
7 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
8 | Message-id: 20200310215146.19688-3-linux@roeck-us.net | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200513163245.17915-16-richard.henderson@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 9 | --- |
12 | include/hw/arm/fsl-imx25.h | 9 +++++++++ | 10 | target/arm/helper.h | 10 +++ |
13 | hw/arm/fsl-imx25.c | 24 ++++++++++++++++++++++++ | 11 | target/arm/translate.h | 5 ++ |
14 | 2 files changed, 33 insertions(+) | 12 | target/arm/translate-a64.c | 8 ++- |
15 | 13 | target/arm/translate.c | 133 ++++++++++++++++++++++++++++++++++++- | |
16 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h | 14 | target/arm/vec_helper.c | 24 +++++++ |
17 | index XXXXXXX..XXXXXXX 100644 | 15 | 5 files changed, 176 insertions(+), 4 deletions(-) |
18 | --- a/include/hw/arm/fsl-imx25.h | 16 | |
19 | +++ b/include/hw/arm/fsl-imx25.h | 17 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
20 | @@ -XXX,XX +XXX,XX @@ | 18 | index XXXXXXX..XXXXXXX 100644 |
21 | #include "hw/i2c/imx_i2c.h" | 19 | --- a/target/arm/helper.h |
22 | #include "hw/gpio/imx_gpio.h" | 20 | +++ b/target/arm/helper.h |
23 | #include "hw/sd/sdhci.h" | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(gvec_sli_h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
24 | +#include "hw/usb/chipidea.h" | 22 | DEF_HELPER_FLAGS_3(gvec_sli_s, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
25 | #include "exec/memory.h" | 23 | DEF_HELPER_FLAGS_3(gvec_sli_d, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
26 | #include "target/arm/cpu.h" | 24 | |
27 | 25 | +DEF_HELPER_FLAGS_4(gvec_sabd_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | |
28 | @@ -XXX,XX +XXX,XX @@ | 26 | +DEF_HELPER_FLAGS_4(gvec_sabd_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
29 | #define FSL_IMX25_NUM_I2CS 3 | 27 | +DEF_HELPER_FLAGS_4(gvec_sabd_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
30 | #define FSL_IMX25_NUM_GPIOS 4 | 28 | +DEF_HELPER_FLAGS_4(gvec_sabd_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
31 | #define FSL_IMX25_NUM_ESDHCS 2 | 29 | + |
32 | +#define FSL_IMX25_NUM_USBS 2 | 30 | +DEF_HELPER_FLAGS_4(gvec_uabd_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
33 | 31 | +DEF_HELPER_FLAGS_4(gvec_uabd_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | |
34 | typedef struct FslIMX25State { | 32 | +DEF_HELPER_FLAGS_4(gvec_uabd_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
35 | /*< private >*/ | 33 | +DEF_HELPER_FLAGS_4(gvec_uabd_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
36 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 34 | + |
37 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | 35 | #ifdef TARGET_AARCH64 |
38 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | 36 | #include "helper-a64.h" |
39 | SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | 37 | #include "helper-sve.h" |
40 | + ChipideaState usb[FSL_IMX25_NUM_USBS]; | 38 | diff --git a/target/arm/translate.h b/target/arm/translate.h |
41 | MemoryRegion rom[2]; | 39 | index XXXXXXX..XXXXXXX 100644 |
42 | MemoryRegion iram; | 40 | --- a/target/arm/translate.h |
43 | MemoryRegion iram_alias; | 41 | +++ b/target/arm/translate.h |
44 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 42 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sqrdmlah_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
45 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | 43 | void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
46 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | 44 | uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); |
47 | #define FSL_IMX25_GPIO2_SIZE 0x4000 | 45 | |
48 | +#define FSL_IMX25_USB1_ADDR 0x53FF4000 | 46 | +void gen_gvec_sabd(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
49 | +#define FSL_IMX25_USB1_SIZE 0x0200 | 47 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); |
50 | +#define FSL_IMX25_USB2_ADDR 0x53FF4400 | 48 | +void gen_gvec_uabd(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
51 | +#define FSL_IMX25_USB2_SIZE 0x0200 | 49 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); |
52 | #define FSL_IMX25_AVIC_ADDR 0x68000000 | 50 | + |
53 | #define FSL_IMX25_AVIC_SIZE 0x4000 | 51 | /* |
54 | #define FSL_IMX25_IRAM_ADDR 0x78000000 | 52 | * Forward to the isar_feature_* tests given a DisasContext pointer. |
55 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 53 | */ |
56 | #define FSL_IMX25_GPIO4_IRQ 23 | 54 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
57 | #define FSL_IMX25_ESDHC1_IRQ 9 | 55 | index XXXXXXX..XXXXXXX 100644 |
58 | #define FSL_IMX25_ESDHC2_IRQ 8 | 56 | --- a/target/arm/translate-a64.c |
59 | +#define FSL_IMX25_USB1_IRQ 37 | 57 | +++ b/target/arm/translate-a64.c |
60 | +#define FSL_IMX25_USB2_IRQ 35 | 58 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) |
61 | 59 | gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_smin, size); | |
62 | #endif /* FSL_IMX25_H */ | 60 | } |
63 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | 61 | return; |
64 | index XXXXXXX..XXXXXXX 100644 | 62 | + case 0xe: /* SABD, UABD */ |
65 | --- a/hw/arm/fsl-imx25.c | 63 | + if (u) { |
66 | +++ b/hw/arm/fsl-imx25.c | 64 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_uabd, size); |
67 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | 65 | + } else { |
68 | sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), | 66 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_sabd, size); |
69 | TYPE_IMX_USDHC); | 67 | + } |
70 | } | 68 | + return; |
71 | + | 69 | case 0x10: /* ADD, SUB */ |
72 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { | 70 | if (u) { |
73 | + sysbus_init_child_obj(obj, "usb[*]", &s->usb[i], sizeof(s->usb[i]), | 71 | gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_sub, size); |
74 | + TYPE_CHIPIDEA); | 72 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) |
75 | + } | 73 | genenvfn = fns[size][u]; |
76 | + | 74 | break; |
75 | } | ||
76 | - case 0xe: /* SABD, UABD */ | ||
77 | case 0xf: /* SABA, UABA */ | ||
78 | { | ||
79 | static NeonGenTwoOpFn * const fns[3][2] = { | ||
80 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
81 | index XXXXXXX..XXXXXXX 100644 | ||
82 | --- a/target/arm/translate.c | ||
83 | +++ b/target/arm/translate.c | ||
84 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sqsub_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
85 | rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
77 | } | 86 | } |
78 | 87 | ||
79 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) | 88 | +static void gen_sabd_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) |
80 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) | 89 | +{ |
81 | esdhc_table[i].irq)); | 90 | + TCGv_i32 t = tcg_temp_new_i32(); |
82 | } | 91 | + |
83 | 92 | + tcg_gen_sub_i32(t, a, b); | |
84 | + /* USB */ | 93 | + tcg_gen_sub_i32(d, b, a); |
85 | + for (i = 0; i < FSL_IMX25_NUM_USBS; i++) { | 94 | + tcg_gen_movcond_i32(TCG_COND_LT, d, a, b, d, t); |
86 | + static const struct { | 95 | + tcg_temp_free_i32(t); |
87 | + hwaddr addr; | 96 | +} |
88 | + unsigned int irq; | 97 | + |
89 | + } usb_table[FSL_IMX25_NUM_USBS] = { | 98 | +static void gen_sabd_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) |
90 | + { FSL_IMX25_USB1_ADDR, FSL_IMX25_USB1_IRQ }, | 99 | +{ |
91 | + { FSL_IMX25_USB2_ADDR, FSL_IMX25_USB2_IRQ }, | 100 | + TCGv_i64 t = tcg_temp_new_i64(); |
92 | + }; | 101 | + |
93 | + | 102 | + tcg_gen_sub_i64(t, a, b); |
94 | + object_property_set_bool(OBJECT(&s->usb[i]), true, "realized", | 103 | + tcg_gen_sub_i64(d, b, a); |
95 | + &error_abort); | 104 | + tcg_gen_movcond_i64(TCG_COND_LT, d, a, b, d, t); |
96 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->usb[i]), 0, usb_table[i].addr); | 105 | + tcg_temp_free_i64(t); |
97 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->usb[i]), 0, | 106 | +} |
98 | + qdev_get_gpio_in(DEVICE(&s->avic), | 107 | + |
99 | + usb_table[i].irq)); | 108 | +static void gen_sabd_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) |
100 | + } | 109 | +{ |
101 | + | 110 | + TCGv_vec t = tcg_temp_new_vec_matching(d); |
102 | /* initialize 2 x 16 KB ROM */ | 111 | + |
103 | memory_region_init_rom(&s->rom[0], NULL, | 112 | + tcg_gen_smin_vec(vece, t, a, b); |
104 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); | 113 | + tcg_gen_smax_vec(vece, d, a, b); |
114 | + tcg_gen_sub_vec(vece, d, d, t); | ||
115 | + tcg_temp_free_vec(t); | ||
116 | +} | ||
117 | + | ||
118 | +void gen_gvec_sabd(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
119 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
120 | +{ | ||
121 | + static const TCGOpcode vecop_list[] = { | ||
122 | + INDEX_op_sub_vec, INDEX_op_smin_vec, INDEX_op_smax_vec, 0 | ||
123 | + }; | ||
124 | + static const GVecGen3 ops[4] = { | ||
125 | + { .fniv = gen_sabd_vec, | ||
126 | + .fno = gen_helper_gvec_sabd_b, | ||
127 | + .opt_opc = vecop_list, | ||
128 | + .vece = MO_8 }, | ||
129 | + { .fniv = gen_sabd_vec, | ||
130 | + .fno = gen_helper_gvec_sabd_h, | ||
131 | + .opt_opc = vecop_list, | ||
132 | + .vece = MO_16 }, | ||
133 | + { .fni4 = gen_sabd_i32, | ||
134 | + .fniv = gen_sabd_vec, | ||
135 | + .fno = gen_helper_gvec_sabd_s, | ||
136 | + .opt_opc = vecop_list, | ||
137 | + .vece = MO_32 }, | ||
138 | + { .fni8 = gen_sabd_i64, | ||
139 | + .fniv = gen_sabd_vec, | ||
140 | + .fno = gen_helper_gvec_sabd_d, | ||
141 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
142 | + .opt_opc = vecop_list, | ||
143 | + .vece = MO_64 }, | ||
144 | + }; | ||
145 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
146 | +} | ||
147 | + | ||
148 | +static void gen_uabd_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
149 | +{ | ||
150 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
151 | + | ||
152 | + tcg_gen_sub_i32(t, a, b); | ||
153 | + tcg_gen_sub_i32(d, b, a); | ||
154 | + tcg_gen_movcond_i32(TCG_COND_LTU, d, a, b, d, t); | ||
155 | + tcg_temp_free_i32(t); | ||
156 | +} | ||
157 | + | ||
158 | +static void gen_uabd_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
159 | +{ | ||
160 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
161 | + | ||
162 | + tcg_gen_sub_i64(t, a, b); | ||
163 | + tcg_gen_sub_i64(d, b, a); | ||
164 | + tcg_gen_movcond_i64(TCG_COND_LTU, d, a, b, d, t); | ||
165 | + tcg_temp_free_i64(t); | ||
166 | +} | ||
167 | + | ||
168 | +static void gen_uabd_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
169 | +{ | ||
170 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
171 | + | ||
172 | + tcg_gen_umin_vec(vece, t, a, b); | ||
173 | + tcg_gen_umax_vec(vece, d, a, b); | ||
174 | + tcg_gen_sub_vec(vece, d, d, t); | ||
175 | + tcg_temp_free_vec(t); | ||
176 | +} | ||
177 | + | ||
178 | +void gen_gvec_uabd(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
179 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
180 | +{ | ||
181 | + static const TCGOpcode vecop_list[] = { | ||
182 | + INDEX_op_sub_vec, INDEX_op_umin_vec, INDEX_op_umax_vec, 0 | ||
183 | + }; | ||
184 | + static const GVecGen3 ops[4] = { | ||
185 | + { .fniv = gen_uabd_vec, | ||
186 | + .fno = gen_helper_gvec_uabd_b, | ||
187 | + .opt_opc = vecop_list, | ||
188 | + .vece = MO_8 }, | ||
189 | + { .fniv = gen_uabd_vec, | ||
190 | + .fno = gen_helper_gvec_uabd_h, | ||
191 | + .opt_opc = vecop_list, | ||
192 | + .vece = MO_16 }, | ||
193 | + { .fni4 = gen_uabd_i32, | ||
194 | + .fniv = gen_uabd_vec, | ||
195 | + .fno = gen_helper_gvec_uabd_s, | ||
196 | + .opt_opc = vecop_list, | ||
197 | + .vece = MO_32 }, | ||
198 | + { .fni8 = gen_uabd_i64, | ||
199 | + .fniv = gen_uabd_vec, | ||
200 | + .fno = gen_helper_gvec_uabd_d, | ||
201 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
202 | + .opt_opc = vecop_list, | ||
203 | + .vece = MO_64 }, | ||
204 | + }; | ||
205 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
206 | +} | ||
207 | + | ||
208 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
209 | instruction is invalid. | ||
210 | We process data in a mixture of 32-bit and 64-bit chunks. | ||
211 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
212 | } | ||
213 | return 1; | ||
214 | |||
215 | + case NEON_3R_VABD: | ||
216 | + if (u) { | ||
217 | + gen_gvec_uabd(size, rd_ofs, rn_ofs, rm_ofs, | ||
218 | + vec_size, vec_size); | ||
219 | + } else { | ||
220 | + gen_gvec_sabd(size, rd_ofs, rn_ofs, rm_ofs, | ||
221 | + vec_size, vec_size); | ||
222 | + } | ||
223 | + return 0; | ||
224 | + | ||
225 | case NEON_3R_VADD_VSUB: | ||
226 | case NEON_3R_LOGIC: | ||
227 | case NEON_3R_VMAX: | ||
228 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
229 | case NEON_3R_VQRSHL: | ||
230 | GEN_NEON_INTEGER_OP_ENV(qrshl); | ||
231 | break; | ||
232 | - case NEON_3R_VABD: | ||
233 | - GEN_NEON_INTEGER_OP(abd); | ||
234 | - break; | ||
235 | case NEON_3R_VABA: | ||
236 | GEN_NEON_INTEGER_OP(abd); | ||
237 | tcg_temp_free_i32(tmp2); | ||
238 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
239 | index XXXXXXX..XXXXXXX 100644 | ||
240 | --- a/target/arm/vec_helper.c | ||
241 | +++ b/target/arm/vec_helper.c | ||
242 | @@ -XXX,XX +XXX,XX @@ DO_CMP0(gvec_cgt0_h, int16_t, >) | ||
243 | DO_CMP0(gvec_cge0_h, int16_t, >=) | ||
244 | |||
245 | #undef DO_CMP0 | ||
246 | + | ||
247 | +#define DO_ABD(NAME, TYPE) \ | ||
248 | +void HELPER(NAME)(void *vd, void *vn, void *vm, uint32_t desc) \ | ||
249 | +{ \ | ||
250 | + intptr_t i, opr_sz = simd_oprsz(desc); \ | ||
251 | + TYPE *d = vd, *n = vn, *m = vm; \ | ||
252 | + \ | ||
253 | + for (i = 0; i < opr_sz / sizeof(TYPE); ++i) { \ | ||
254 | + d[i] = n[i] < m[i] ? m[i] - n[i] : n[i] - m[i]; \ | ||
255 | + } \ | ||
256 | + clear_tail(d, opr_sz, simd_maxsz(desc)); \ | ||
257 | +} | ||
258 | + | ||
259 | +DO_ABD(gvec_sabd_b, int8_t) | ||
260 | +DO_ABD(gvec_sabd_h, int16_t) | ||
261 | +DO_ABD(gvec_sabd_s, int32_t) | ||
262 | +DO_ABD(gvec_sabd_d, int64_t) | ||
263 | + | ||
264 | +DO_ABD(gvec_uabd_b, uint8_t) | ||
265 | +DO_ABD(gvec_uabd_h, uint16_t) | ||
266 | +DO_ABD(gvec_uabd_s, uint32_t) | ||
267 | +DO_ABD(gvec_uabd_d, uint64_t) | ||
268 | + | ||
269 | +#undef DO_ABD | ||
105 | -- | 270 | -- |
106 | 2.20.1 | 271 | 2.20.1 |
107 | 272 | ||
108 | 273 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Restructure the finalize_gic_version with switch cases and | 3 | Include 64-bit element size in preparation for SVE2. |
4 | clearly separate the following cases: | 4 | |
5 | 5 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | |
6 | - KVM mode / in-kernel irqchip | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
7 | - KVM mode / userspace irqchip | 7 | Message-id: 20200513163245.17915-17-richard.henderson@linaro.org |
8 | - TCG mode | ||
9 | |||
10 | In KVM mode / in-kernel irqchip , we explictly check whether | ||
11 | the chosen version is supported by the host. If the end-user | ||
12 | explicitly sets v2/v3 and this is not supported by the host, | ||
13 | then the user gets an explicit error message. Note that for | ||
14 | old kernels where the CREATE_DEVICE ioctl doesn't exist then | ||
15 | we will now fail if the user specifically asked for gicv2, | ||
16 | where previously we (probably) would have succeeded. | ||
17 | |||
18 | In KVM mode / userspace irqchip we immediatly output an error | ||
19 | in case the end-user explicitly selected v3. Also we warn the | ||
20 | end-user about the unexpected usage of gic-version=host in | ||
21 | that case as only userspace GICv2 is supported. | ||
22 | |||
23 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
24 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
25 | Message-id: 20200311131618.7187-6-eric.auger@redhat.com | ||
26 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
27 | --- | 9 | --- |
28 | hw/arm/virt.c | 88 +++++++++++++++++++++++++++++++++++++++------------ | 10 | target/arm/helper.h | 17 +++-- |
29 | 1 file changed, 67 insertions(+), 21 deletions(-) | 11 | target/arm/translate.h | 5 ++ |
30 | 12 | target/arm/neon_helper.c | 10 --- | |
31 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 13 | target/arm/translate-a64.c | 17 ++--- |
32 | index XXXXXXX..XXXXXXX 100644 | 14 | target/arm/translate.c | 134 +++++++++++++++++++++++++++++++++++-- |
33 | --- a/hw/arm/virt.c | 15 | target/arm/vec_helper.c | 24 +++++++ |
34 | +++ b/hw/arm/virt.c | 16 | 6 files changed, 174 insertions(+), 33 deletions(-) |
35 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | 17 | |
18 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper.h | ||
21 | +++ b/target/arm/helper.h | ||
22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_2(neon_pmax_s8, i32, i32, i32) | ||
23 | DEF_HELPER_2(neon_pmax_u16, i32, i32, i32) | ||
24 | DEF_HELPER_2(neon_pmax_s16, i32, i32, i32) | ||
25 | |||
26 | -DEF_HELPER_2(neon_abd_u8, i32, i32, i32) | ||
27 | -DEF_HELPER_2(neon_abd_s8, i32, i32, i32) | ||
28 | -DEF_HELPER_2(neon_abd_u16, i32, i32, i32) | ||
29 | -DEF_HELPER_2(neon_abd_s16, i32, i32, i32) | ||
30 | -DEF_HELPER_2(neon_abd_u32, i32, i32, i32) | ||
31 | -DEF_HELPER_2(neon_abd_s32, i32, i32, i32) | ||
32 | - | ||
33 | DEF_HELPER_2(neon_shl_u16, i32, i32, i32) | ||
34 | DEF_HELPER_2(neon_shl_s16, i32, i32, i32) | ||
35 | DEF_HELPER_2(neon_rshl_u8, i32, i32, i32) | ||
36 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(gvec_uabd_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
37 | DEF_HELPER_FLAGS_4(gvec_uabd_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
38 | DEF_HELPER_FLAGS_4(gvec_uabd_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
39 | |||
40 | +DEF_HELPER_FLAGS_4(gvec_saba_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
41 | +DEF_HELPER_FLAGS_4(gvec_saba_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
42 | +DEF_HELPER_FLAGS_4(gvec_saba_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
43 | +DEF_HELPER_FLAGS_4(gvec_saba_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
44 | + | ||
45 | +DEF_HELPER_FLAGS_4(gvec_uaba_b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
46 | +DEF_HELPER_FLAGS_4(gvec_uaba_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
47 | +DEF_HELPER_FLAGS_4(gvec_uaba_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
48 | +DEF_HELPER_FLAGS_4(gvec_uaba_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
49 | + | ||
50 | #ifdef TARGET_AARCH64 | ||
51 | #include "helper-a64.h" | ||
52 | #include "helper-sve.h" | ||
53 | diff --git a/target/arm/translate.h b/target/arm/translate.h | ||
54 | index XXXXXXX..XXXXXXX 100644 | ||
55 | --- a/target/arm/translate.h | ||
56 | +++ b/target/arm/translate.h | ||
57 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_sabd(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
58 | void gen_gvec_uabd(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
59 | uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
60 | |||
61 | +void gen_gvec_saba(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
62 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
63 | +void gen_gvec_uaba(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
64 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
65 | + | ||
66 | /* | ||
67 | * Forward to the isar_feature_* tests given a DisasContext pointer. | ||
36 | */ | 68 | */ |
37 | static void finalize_gic_version(VirtMachineState *vms) | 69 | diff --git a/target/arm/neon_helper.c b/target/arm/neon_helper.c |
38 | { | 70 | index XXXXXXX..XXXXXXX 100644 |
39 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST || | 71 | --- a/target/arm/neon_helper.c |
40 | - vms->gic_version == VIRT_GIC_VERSION_MAX) { | 72 | +++ b/target/arm/neon_helper.c |
41 | - if (!kvm_enabled()) { | 73 | @@ -XXX,XX +XXX,XX @@ NEON_POP(pmax_s16, neon_s16, 2) |
42 | - if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | 74 | NEON_POP(pmax_u16, neon_u16, 2) |
43 | - error_report("gic-version=host requires KVM"); | 75 | #undef NEON_FN |
44 | - exit(1); | 76 | |
45 | - } else { | 77 | -#define NEON_FN(dest, src1, src2) \ |
46 | - /* "max": currently means 3 for TCG */ | 78 | - dest = (src1 > src2) ? (src1 - src2) : (src2 - src1) |
47 | - vms->gic_version = VIRT_GIC_VERSION_3; | 79 | -NEON_VOP(abd_s8, neon_s8, 4) |
48 | - } | 80 | -NEON_VOP(abd_u8, neon_u8, 4) |
49 | - } else { | 81 | -NEON_VOP(abd_s16, neon_s16, 2) |
50 | - int probe_bitmap = kvm_arm_vgic_probe(); | 82 | -NEON_VOP(abd_u16, neon_u16, 2) |
51 | + if (kvm_enabled()) { | 83 | -NEON_VOP(abd_s32, neon_s32, 1) |
52 | + int probe_bitmap; | 84 | -NEON_VOP(abd_u32, neon_u32, 1) |
53 | 85 | -#undef NEON_FN | |
54 | - if (!probe_bitmap) { | 86 | - |
55 | + if (!kvm_irqchip_in_kernel()) { | 87 | #define NEON_FN(dest, src1, src2) do { \ |
56 | + switch (vms->gic_version) { | 88 | int8_t tmp; \ |
57 | + case VIRT_GIC_VERSION_HOST: | 89 | tmp = (int8_t)src2; \ |
58 | + warn_report( | 90 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
59 | + "gic-version=host not relevant with kernel-irqchip=off " | 91 | index XXXXXXX..XXXXXXX 100644 |
60 | + "as only userspace GICv2 is supported. Using v2 ..."); | 92 | --- a/target/arm/translate-a64.c |
61 | + return; | 93 | +++ b/target/arm/translate-a64.c |
62 | + case VIRT_GIC_VERSION_MAX: | 94 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) |
63 | + case VIRT_GIC_VERSION_NOSEL: | 95 | gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_sabd, size); |
64 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
65 | + return; | ||
66 | + case VIRT_GIC_VERSION_2: | ||
67 | + return; | ||
68 | + case VIRT_GIC_VERSION_3: | ||
69 | error_report( | ||
70 | - "Unable to determine GIC version supported by host"); | ||
71 | + "gic-version=3 is not supported with kernel-irqchip=off"); | ||
72 | exit(1); | ||
73 | - } else { | ||
74 | - if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
75 | - vms->gic_version = VIRT_GIC_VERSION_3; | ||
76 | - } else { | ||
77 | - vms->gic_version = VIRT_GIC_VERSION_2; | ||
78 | - } | ||
79 | } | ||
80 | } | 96 | } |
81 | - } else if (vms->gic_version == VIRT_GIC_VERSION_NOSEL) { | 97 | return; |
82 | + | 98 | + case 0xf: /* SABA, UABA */ |
83 | + probe_bitmap = kvm_arm_vgic_probe(); | 99 | + if (u) { |
84 | + if (!probe_bitmap) { | 100 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_uaba, size); |
85 | + error_report("Unable to determine GIC version supported by host"); | 101 | + } else { |
86 | + exit(1); | 102 | + gen_gvec_fn3(s, is_q, rd, rn, rm, gen_gvec_saba, size); |
87 | + } | ||
88 | + | ||
89 | + switch (vms->gic_version) { | ||
90 | + case VIRT_GIC_VERSION_HOST: | ||
91 | + case VIRT_GIC_VERSION_MAX: | ||
92 | + if (probe_bitmap & KVM_ARM_VGIC_V3) { | ||
93 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
94 | + } else { | ||
95 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
96 | + } | ||
97 | + return; | ||
98 | + case VIRT_GIC_VERSION_NOSEL: | ||
99 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
100 | + break; | ||
101 | + case VIRT_GIC_VERSION_2: | ||
102 | + case VIRT_GIC_VERSION_3: | ||
103 | + break; | ||
104 | + } | ||
105 | + | ||
106 | + /* Check chosen version is effectively supported by the host */ | ||
107 | + if (vms->gic_version == VIRT_GIC_VERSION_2 && | ||
108 | + !(probe_bitmap & KVM_ARM_VGIC_V2)) { | ||
109 | + error_report("host does not support in-kernel GICv2 emulation"); | ||
110 | + exit(1); | ||
111 | + } else if (vms->gic_version == VIRT_GIC_VERSION_3 && | ||
112 | + !(probe_bitmap & KVM_ARM_VGIC_V3)) { | ||
113 | + error_report("host does not support in-kernel GICv3 emulation"); | ||
114 | + exit(1); | ||
115 | + } | 103 | + } |
116 | + return; | 104 | + return; |
117 | + } | 105 | case 0x10: /* ADD, SUB */ |
118 | + | 106 | if (u) { |
119 | + /* TCG mode */ | 107 | gen_gvec_fn3(s, is_q, rd, rn, rm, tcg_gen_gvec_sub, size); |
120 | + switch (vms->gic_version) { | 108 | @@ -XXX,XX +XXX,XX @@ static void disas_simd_3same_int(DisasContext *s, uint32_t insn) |
121 | + case VIRT_GIC_VERSION_NOSEL: | 109 | genenvfn = fns[size][u]; |
122 | vms->gic_version = VIRT_GIC_VERSION_2; | 110 | break; |
123 | + break; | 111 | } |
124 | + case VIRT_GIC_VERSION_MAX: | 112 | - case 0xf: /* SABA, UABA */ |
125 | + vms->gic_version = VIRT_GIC_VERSION_3; | 113 | - { |
126 | + break; | 114 | - static NeonGenTwoOpFn * const fns[3][2] = { |
127 | + case VIRT_GIC_VERSION_HOST: | 115 | - { gen_helper_neon_abd_s8, gen_helper_neon_abd_u8 }, |
128 | + error_report("gic-version=host requires KVM"); | 116 | - { gen_helper_neon_abd_s16, gen_helper_neon_abd_u16 }, |
129 | + exit(1); | 117 | - { gen_helper_neon_abd_s32, gen_helper_neon_abd_u32 }, |
130 | + case VIRT_GIC_VERSION_2: | 118 | - }; |
131 | + case VIRT_GIC_VERSION_3: | 119 | - genfn = fns[size][u]; |
132 | + break; | 120 | - break; |
133 | } | 121 | - } |
122 | case 0x16: /* SQDMULH, SQRDMULH */ | ||
123 | { | ||
124 | static NeonGenTwoOpEnvFn * const fns[2][2] = { | ||
125 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/target/arm/translate.c | ||
128 | +++ b/target/arm/translate.c | ||
129 | @@ -XXX,XX +XXX,XX @@ void gen_gvec_uabd(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
130 | tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
134 | } | 131 | } |
135 | 132 | ||
133 | +static void gen_saba_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
134 | +{ | ||
135 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
136 | + gen_sabd_i32(t, a, b); | ||
137 | + tcg_gen_add_i32(d, d, t); | ||
138 | + tcg_temp_free_i32(t); | ||
139 | +} | ||
140 | + | ||
141 | +static void gen_saba_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
142 | +{ | ||
143 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
144 | + gen_sabd_i64(t, a, b); | ||
145 | + tcg_gen_add_i64(d, d, t); | ||
146 | + tcg_temp_free_i64(t); | ||
147 | +} | ||
148 | + | ||
149 | +static void gen_saba_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
150 | +{ | ||
151 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
152 | + gen_sabd_vec(vece, t, a, b); | ||
153 | + tcg_gen_add_vec(vece, d, d, t); | ||
154 | + tcg_temp_free_vec(t); | ||
155 | +} | ||
156 | + | ||
157 | +void gen_gvec_saba(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
158 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
159 | +{ | ||
160 | + static const TCGOpcode vecop_list[] = { | ||
161 | + INDEX_op_sub_vec, INDEX_op_add_vec, | ||
162 | + INDEX_op_smin_vec, INDEX_op_smax_vec, 0 | ||
163 | + }; | ||
164 | + static const GVecGen3 ops[4] = { | ||
165 | + { .fniv = gen_saba_vec, | ||
166 | + .fno = gen_helper_gvec_saba_b, | ||
167 | + .opt_opc = vecop_list, | ||
168 | + .load_dest = true, | ||
169 | + .vece = MO_8 }, | ||
170 | + { .fniv = gen_saba_vec, | ||
171 | + .fno = gen_helper_gvec_saba_h, | ||
172 | + .opt_opc = vecop_list, | ||
173 | + .load_dest = true, | ||
174 | + .vece = MO_16 }, | ||
175 | + { .fni4 = gen_saba_i32, | ||
176 | + .fniv = gen_saba_vec, | ||
177 | + .fno = gen_helper_gvec_saba_s, | ||
178 | + .opt_opc = vecop_list, | ||
179 | + .load_dest = true, | ||
180 | + .vece = MO_32 }, | ||
181 | + { .fni8 = gen_saba_i64, | ||
182 | + .fniv = gen_saba_vec, | ||
183 | + .fno = gen_helper_gvec_saba_d, | ||
184 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
185 | + .opt_opc = vecop_list, | ||
186 | + .load_dest = true, | ||
187 | + .vece = MO_64 }, | ||
188 | + }; | ||
189 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
190 | +} | ||
191 | + | ||
192 | +static void gen_uaba_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b) | ||
193 | +{ | ||
194 | + TCGv_i32 t = tcg_temp_new_i32(); | ||
195 | + gen_uabd_i32(t, a, b); | ||
196 | + tcg_gen_add_i32(d, d, t); | ||
197 | + tcg_temp_free_i32(t); | ||
198 | +} | ||
199 | + | ||
200 | +static void gen_uaba_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b) | ||
201 | +{ | ||
202 | + TCGv_i64 t = tcg_temp_new_i64(); | ||
203 | + gen_uabd_i64(t, a, b); | ||
204 | + tcg_gen_add_i64(d, d, t); | ||
205 | + tcg_temp_free_i64(t); | ||
206 | +} | ||
207 | + | ||
208 | +static void gen_uaba_vec(unsigned vece, TCGv_vec d, TCGv_vec a, TCGv_vec b) | ||
209 | +{ | ||
210 | + TCGv_vec t = tcg_temp_new_vec_matching(d); | ||
211 | + gen_uabd_vec(vece, t, a, b); | ||
212 | + tcg_gen_add_vec(vece, d, d, t); | ||
213 | + tcg_temp_free_vec(t); | ||
214 | +} | ||
215 | + | ||
216 | +void gen_gvec_uaba(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
217 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) | ||
218 | +{ | ||
219 | + static const TCGOpcode vecop_list[] = { | ||
220 | + INDEX_op_sub_vec, INDEX_op_add_vec, | ||
221 | + INDEX_op_umin_vec, INDEX_op_umax_vec, 0 | ||
222 | + }; | ||
223 | + static const GVecGen3 ops[4] = { | ||
224 | + { .fniv = gen_uaba_vec, | ||
225 | + .fno = gen_helper_gvec_uaba_b, | ||
226 | + .opt_opc = vecop_list, | ||
227 | + .load_dest = true, | ||
228 | + .vece = MO_8 }, | ||
229 | + { .fniv = gen_uaba_vec, | ||
230 | + .fno = gen_helper_gvec_uaba_h, | ||
231 | + .opt_opc = vecop_list, | ||
232 | + .load_dest = true, | ||
233 | + .vece = MO_16 }, | ||
234 | + { .fni4 = gen_uaba_i32, | ||
235 | + .fniv = gen_uaba_vec, | ||
236 | + .fno = gen_helper_gvec_uaba_s, | ||
237 | + .opt_opc = vecop_list, | ||
238 | + .load_dest = true, | ||
239 | + .vece = MO_32 }, | ||
240 | + { .fni8 = gen_uaba_i64, | ||
241 | + .fniv = gen_uaba_vec, | ||
242 | + .fno = gen_helper_gvec_uaba_d, | ||
243 | + .prefer_i64 = TCG_TARGET_REG_BITS == 64, | ||
244 | + .opt_opc = vecop_list, | ||
245 | + .load_dest = true, | ||
246 | + .vece = MO_64 }, | ||
247 | + }; | ||
248 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &ops[vece]); | ||
249 | +} | ||
250 | + | ||
251 | /* Translate a NEON data processing instruction. Return nonzero if the | ||
252 | instruction is invalid. | ||
253 | We process data in a mixture of 32-bit and 64-bit chunks. | ||
254 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
255 | } | ||
256 | return 0; | ||
257 | |||
258 | + case NEON_3R_VABA: | ||
259 | + if (u) { | ||
260 | + gen_gvec_uaba(size, rd_ofs, rn_ofs, rm_ofs, | ||
261 | + vec_size, vec_size); | ||
262 | + } else { | ||
263 | + gen_gvec_saba(size, rd_ofs, rn_ofs, rm_ofs, | ||
264 | + vec_size, vec_size); | ||
265 | + } | ||
266 | + return 0; | ||
267 | + | ||
268 | case NEON_3R_VADD_VSUB: | ||
269 | case NEON_3R_LOGIC: | ||
270 | case NEON_3R_VMAX: | ||
271 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
272 | case NEON_3R_VQRSHL: | ||
273 | GEN_NEON_INTEGER_OP_ENV(qrshl); | ||
274 | break; | ||
275 | - case NEON_3R_VABA: | ||
276 | - GEN_NEON_INTEGER_OP(abd); | ||
277 | - tcg_temp_free_i32(tmp2); | ||
278 | - tmp2 = neon_load_reg(rd, pass); | ||
279 | - gen_neon_add(size, tmp, tmp2); | ||
280 | - break; | ||
281 | case NEON_3R_VPMAX: | ||
282 | GEN_NEON_INTEGER_OP(pmax); | ||
283 | break; | ||
284 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
285 | index XXXXXXX..XXXXXXX 100644 | ||
286 | --- a/target/arm/vec_helper.c | ||
287 | +++ b/target/arm/vec_helper.c | ||
288 | @@ -XXX,XX +XXX,XX @@ DO_ABD(gvec_uabd_s, uint32_t) | ||
289 | DO_ABD(gvec_uabd_d, uint64_t) | ||
290 | |||
291 | #undef DO_ABD | ||
292 | + | ||
293 | +#define DO_ABA(NAME, TYPE) \ | ||
294 | +void HELPER(NAME)(void *vd, void *vn, void *vm, uint32_t desc) \ | ||
295 | +{ \ | ||
296 | + intptr_t i, opr_sz = simd_oprsz(desc); \ | ||
297 | + TYPE *d = vd, *n = vn, *m = vm; \ | ||
298 | + \ | ||
299 | + for (i = 0; i < opr_sz / sizeof(TYPE); ++i) { \ | ||
300 | + d[i] += n[i] < m[i] ? m[i] - n[i] : n[i] - m[i]; \ | ||
301 | + } \ | ||
302 | + clear_tail(d, opr_sz, simd_maxsz(desc)); \ | ||
303 | +} | ||
304 | + | ||
305 | +DO_ABA(gvec_saba_b, int8_t) | ||
306 | +DO_ABA(gvec_saba_h, int16_t) | ||
307 | +DO_ABA(gvec_saba_s, int32_t) | ||
308 | +DO_ABA(gvec_saba_d, int64_t) | ||
309 | + | ||
310 | +DO_ABA(gvec_uaba_b, uint8_t) | ||
311 | +DO_ABA(gvec_uaba_h, uint16_t) | ||
312 | +DO_ABA(gvec_uaba_s, uint32_t) | ||
313 | +DO_ABA(gvec_uaba_d, uint64_t) | ||
314 | + | ||
315 | +#undef DO_ABA | ||
136 | -- | 316 | -- |
137 | 2.20.1 | 317 | 2.20.1 |
138 | 318 | ||
139 | 319 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Patrick Williams <patrick@stwcx.xyz> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner H3 System on Chip contains multiple USB 2.0 bus | 3 | Sonora Pass is a 2 socket x86 motherboard designed by Facebook |
4 | connections which provide software access using the Enhanced | 4 | and supported by OpenBMC. Strapping configuration was obtained |
5 | Host Controller Interface (EHCI) and Open Host Controller | 5 | from hardware and i2c configuration is based on dts found at: |
6 | Interface (OHCI) interfaces. This commit adds support for | ||
7 | both interfaces in the Allwinner H3 System on Chip. | ||
8 | 6 | ||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 7 | https://github.com/facebook/openbmc-linux/blob/1633c87b8ba7c162095787c988979b748ba65dc8/arch/arm/boot/dts/aspeed-bmc-facebook-sonorapass.dts |
10 | Reviewed-by: Gerd Hoffmann <kraxel@redhat.com> | 8 | |
11 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 9 | Booted a test image of http://github.com/facebook/openbmc to login |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 10 | prompt. |
13 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 11 | |
14 | Message-id: 20200311221854.30370-5-nieklinnenbank@gmail.com | 12 | Signed-off-by: Patrick Williams <patrick@stwcx.xyz> |
13 | Reviewed-by: Amithash Prasad <amithash@fb.com> | ||
14 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
15 | [PMM: fixed block comment style nit] | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 17 | --- |
17 | hw/usb/hcd-ehci.h | 1 + | 18 | hw/arm/aspeed.c | 78 +++++++++++++++++++++++++++++++++++++++++++++++++ |
18 | include/hw/arm/allwinner-h3.h | 8 +++++++ | 19 | 1 file changed, 78 insertions(+) |
19 | hw/arm/allwinner-h3.c | 44 +++++++++++++++++++++++++++++++++++ | ||
20 | hw/usb/hcd-ehci-sysbus.c | 17 ++++++++++++++ | ||
21 | hw/arm/Kconfig | 2 ++ | ||
22 | 5 files changed, 72 insertions(+) | ||
23 | 20 | ||
24 | diff --git a/hw/usb/hcd-ehci.h b/hw/usb/hcd-ehci.h | 21 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c |
25 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/usb/hcd-ehci.h | 23 | --- a/hw/arm/aspeed.c |
27 | +++ b/hw/usb/hcd-ehci.h | 24 | +++ b/hw/arm/aspeed.c |
28 | @@ -XXX,XX +XXX,XX @@ typedef struct EHCIPCIState { | 25 | @@ -XXX,XX +XXX,XX @@ struct AspeedBoardState { |
29 | #define TYPE_SYS_BUS_EHCI "sysbus-ehci-usb" | 26 | SCU_AST2500_HW_STRAP_ACPI_ENABLE | \ |
30 | #define TYPE_PLATFORM_EHCI "platform-ehci-usb" | 27 | SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER)) |
31 | #define TYPE_EXYNOS4210_EHCI "exynos4210-ehci-usb" | 28 | |
32 | +#define TYPE_AW_H3_EHCI "aw-h3-ehci-usb" | 29 | +/* Sonorapass hardware value: 0xF100D216 */ |
33 | #define TYPE_TEGRA2_EHCI "tegra2-ehci-usb" | 30 | +#define SONORAPASS_BMC_HW_STRAP1 ( \ |
34 | #define TYPE_PPC4xx_EHCI "ppc4xx-ehci-usb" | 31 | + SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \ |
35 | #define TYPE_FUSBH200_EHCI "fusbh200-ehci-usb" | 32 | + SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \ |
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 33 | + SCU_AST2500_HW_STRAP_UART_DEBUG | \ |
37 | index XXXXXXX..XXXXXXX 100644 | 34 | + SCU_AST2500_HW_STRAP_RESERVED28 | \ |
38 | --- a/include/hw/arm/allwinner-h3.h | 35 | + SCU_AST2500_HW_STRAP_DDR4_ENABLE | \ |
39 | +++ b/include/hw/arm/allwinner-h3.h | 36 | + SCU_HW_STRAP_VGA_CLASS_CODE | \ |
40 | @@ -XXX,XX +XXX,XX @@ enum { | 37 | + SCU_HW_STRAP_LPC_RESET_PIN | \ |
41 | AW_H3_SRAM_A1, | 38 | + SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER) | \ |
42 | AW_H3_SRAM_A2, | 39 | + SCU_AST2500_HW_STRAP_SET_AXI_AHB_RATIO(AXI_AHB_RATIO_2_1) | \ |
43 | AW_H3_SRAM_C, | 40 | + SCU_HW_STRAP_VGA_BIOS_ROM | \ |
44 | + AW_H3_EHCI0, | 41 | + SCU_HW_STRAP_VGA_SIZE_SET(VGA_16M_DRAM) | \ |
45 | + AW_H3_OHCI0, | 42 | + SCU_AST2500_HW_STRAP_RESERVED1) |
46 | + AW_H3_EHCI1, | ||
47 | + AW_H3_OHCI1, | ||
48 | + AW_H3_EHCI2, | ||
49 | + AW_H3_OHCI2, | ||
50 | + AW_H3_EHCI3, | ||
51 | + AW_H3_OHCI3, | ||
52 | AW_H3_CCU, | ||
53 | AW_H3_PIT, | ||
54 | AW_H3_UART0, | ||
55 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/arm/allwinner-h3.c | ||
58 | +++ b/hw/arm/allwinner-h3.c | ||
59 | @@ -XXX,XX +XXX,XX @@ | ||
60 | #include "hw/sysbus.h" | ||
61 | #include "hw/char/serial.h" | ||
62 | #include "hw/misc/unimp.h" | ||
63 | +#include "hw/usb/hcd-ehci.h" | ||
64 | #include "sysemu/sysemu.h" | ||
65 | #include "hw/arm/allwinner-h3.h" | ||
66 | |||
67 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
68 | [AW_H3_SRAM_A1] = 0x00000000, | ||
69 | [AW_H3_SRAM_A2] = 0x00044000, | ||
70 | [AW_H3_SRAM_C] = 0x00010000, | ||
71 | + [AW_H3_EHCI0] = 0x01c1a000, | ||
72 | + [AW_H3_OHCI0] = 0x01c1a400, | ||
73 | + [AW_H3_EHCI1] = 0x01c1b000, | ||
74 | + [AW_H3_OHCI1] = 0x01c1b400, | ||
75 | + [AW_H3_EHCI2] = 0x01c1c000, | ||
76 | + [AW_H3_OHCI2] = 0x01c1c400, | ||
77 | + [AW_H3_EHCI3] = 0x01c1d000, | ||
78 | + [AW_H3_OHCI3] = 0x01c1d400, | ||
79 | [AW_H3_CCU] = 0x01c20000, | ||
80 | [AW_H3_PIT] = 0x01c20c00, | ||
81 | [AW_H3_UART0] = 0x01c28000, | ||
82 | @@ -XXX,XX +XXX,XX @@ enum { | ||
83 | AW_H3_GIC_SPI_UART3 = 3, | ||
84 | AW_H3_GIC_SPI_TIMER0 = 18, | ||
85 | AW_H3_GIC_SPI_TIMER1 = 19, | ||
86 | + AW_H3_GIC_SPI_EHCI0 = 72, | ||
87 | + AW_H3_GIC_SPI_OHCI0 = 73, | ||
88 | + AW_H3_GIC_SPI_EHCI1 = 74, | ||
89 | + AW_H3_GIC_SPI_OHCI1 = 75, | ||
90 | + AW_H3_GIC_SPI_EHCI2 = 76, | ||
91 | + AW_H3_GIC_SPI_OHCI2 = 77, | ||
92 | + AW_H3_GIC_SPI_EHCI3 = 78, | ||
93 | + AW_H3_GIC_SPI_OHCI3 = 79, | ||
94 | }; | ||
95 | |||
96 | /* Allwinner H3 general constants */ | ||
97 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
98 | qdev_init_nofail(DEVICE(&s->ccu)); | ||
99 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
100 | |||
101 | + /* Universal Serial Bus */ | ||
102 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
103 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
104 | + AW_H3_GIC_SPI_EHCI0)); | ||
105 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI1], | ||
106 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
107 | + AW_H3_GIC_SPI_EHCI1)); | ||
108 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI2], | ||
109 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
110 | + AW_H3_GIC_SPI_EHCI2)); | ||
111 | + sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI3], | ||
112 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
113 | + AW_H3_GIC_SPI_EHCI3)); | ||
114 | + | 43 | + |
115 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI0], | 44 | /* Swift hardware value: 0xF11AD206 */ |
116 | + qdev_get_gpio_in(DEVICE(&s->gic), | 45 | #define SWIFT_BMC_HW_STRAP1 ( \ |
117 | + AW_H3_GIC_SPI_OHCI0)); | 46 | AST2500_HW_STRAP1_DEFAULTS | \ |
118 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI1], | 47 | @@ -XXX,XX +XXX,XX @@ static void swift_bmc_i2c_init(AspeedBoardState *bmc) |
119 | + qdev_get_gpio_in(DEVICE(&s->gic), | 48 | i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 12), "tmp105", 0x4a); |
120 | + AW_H3_GIC_SPI_OHCI1)); | 49 | } |
121 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI2], | 50 | |
122 | + qdev_get_gpio_in(DEVICE(&s->gic), | 51 | +static void sonorapass_bmc_i2c_init(AspeedBoardState *bmc) |
123 | + AW_H3_GIC_SPI_OHCI2)); | 52 | +{ |
124 | + sysbus_create_simple("sysbus-ohci", s->memmap[AW_H3_OHCI3], | 53 | + AspeedSoCState *soc = &bmc->soc; |
125 | + qdev_get_gpio_in(DEVICE(&s->gic), | ||
126 | + AW_H3_GIC_SPI_OHCI3)); | ||
127 | + | 54 | + |
128 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | 55 | + /* bus 2 : */ |
129 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | 56 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 2), "tmp105", 0x48); |
130 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | 57 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 2), "tmp105", 0x49); |
131 | diff --git a/hw/usb/hcd-ehci-sysbus.c b/hw/usb/hcd-ehci-sysbus.c | 58 | + /* bus 2 : pca9546 @ 0x73 */ |
132 | index XXXXXXX..XXXXXXX 100644 | ||
133 | --- a/hw/usb/hcd-ehci-sysbus.c | ||
134 | +++ b/hw/usb/hcd-ehci-sysbus.c | ||
135 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo ehci_exynos4210_type_info = { | ||
136 | .class_init = ehci_exynos4210_class_init, | ||
137 | }; | ||
138 | |||
139 | +static void ehci_aw_h3_class_init(ObjectClass *oc, void *data) | ||
140 | +{ | ||
141 | + SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); | ||
142 | + DeviceClass *dc = DEVICE_CLASS(oc); | ||
143 | + | 59 | + |
144 | + sec->capsbase = 0x0; | 60 | + /* bus 3 : pca9548 @ 0x70 */ |
145 | + sec->opregbase = 0x10; | 61 | + |
146 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); | 62 | + /* bus 4 : */ |
63 | + uint8_t *eeprom4_54 = g_malloc0(8 * 1024); | ||
64 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), 0x54, | ||
65 | + eeprom4_54); | ||
66 | + /* PCA9539 @ 0x76, but PCA9552 is compatible */ | ||
67 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "pca9552", 0x76); | ||
68 | + /* PCA9539 @ 0x77, but PCA9552 is compatible */ | ||
69 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "pca9552", 0x77); | ||
70 | + | ||
71 | + /* bus 6 : */ | ||
72 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 6), "tmp105", 0x48); | ||
73 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 6), "tmp105", 0x49); | ||
74 | + /* bus 6 : pca9546 @ 0x73 */ | ||
75 | + | ||
76 | + /* bus 8 : */ | ||
77 | + uint8_t *eeprom8_56 = g_malloc0(8 * 1024); | ||
78 | + smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 8), 0x56, | ||
79 | + eeprom8_56); | ||
80 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 8), "pca9552", 0x60); | ||
81 | + i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 8), "pca9552", 0x61); | ||
82 | + /* bus 8 : adc128d818 @ 0x1d */ | ||
83 | + /* bus 8 : adc128d818 @ 0x1f */ | ||
84 | + | ||
85 | + /* | ||
86 | + * bus 13 : pca9548 @ 0x71 | ||
87 | + * - channel 3: | ||
88 | + * - tmm421 @ 0x4c | ||
89 | + * - tmp421 @ 0x4e | ||
90 | + * - tmp421 @ 0x4f | ||
91 | + */ | ||
92 | + | ||
147 | +} | 93 | +} |
148 | + | 94 | + |
149 | +static const TypeInfo ehci_aw_h3_type_info = { | 95 | static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc) |
150 | + .name = TYPE_AW_H3_EHCI, | 96 | { |
151 | + .parent = TYPE_SYS_BUS_EHCI, | 97 | AspeedSoCState *soc = &bmc->soc; |
152 | + .class_init = ehci_aw_h3_class_init, | 98 | @@ -XXX,XX +XXX,XX @@ static void aspeed_machine_romulus_class_init(ObjectClass *oc, void *data) |
99 | mc->default_ram_size = 512 * MiB; | ||
100 | }; | ||
101 | |||
102 | +static void aspeed_machine_sonorapass_class_init(ObjectClass *oc, void *data) | ||
103 | +{ | ||
104 | + MachineClass *mc = MACHINE_CLASS(oc); | ||
105 | + AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc); | ||
106 | + | ||
107 | + mc->desc = "OCP SonoraPass BMC (ARM1176)"; | ||
108 | + amc->soc_name = "ast2500-a1"; | ||
109 | + amc->hw_strap1 = SONORAPASS_BMC_HW_STRAP1; | ||
110 | + amc->fmc_model = "mx66l1g45g"; | ||
111 | + amc->spi_model = "mx66l1g45g"; | ||
112 | + amc->num_cs = 2; | ||
113 | + amc->i2c_init = sonorapass_bmc_i2c_init; | ||
114 | + mc->default_ram_size = 512 * MiB; | ||
153 | +}; | 115 | +}; |
154 | + | 116 | + |
155 | static void ehci_tegra2_class_init(ObjectClass *oc, void *data) | 117 | static void aspeed_machine_swift_class_init(ObjectClass *oc, void *data) |
156 | { | 118 | { |
157 | SysBusEHCIClass *sec = SYS_BUS_EHCI_CLASS(oc); | 119 | MachineClass *mc = MACHINE_CLASS(oc); |
158 | @@ -XXX,XX +XXX,XX @@ static void ehci_sysbus_register_types(void) | 120 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo aspeed_machine_types[] = { |
159 | type_register_static(&ehci_type_info); | 121 | .name = MACHINE_TYPE_NAME("swift-bmc"), |
160 | type_register_static(&ehci_platform_type_info); | 122 | .parent = TYPE_ASPEED_MACHINE, |
161 | type_register_static(&ehci_exynos4210_type_info); | 123 | .class_init = aspeed_machine_swift_class_init, |
162 | + type_register_static(&ehci_aw_h3_type_info); | 124 | + }, { |
163 | type_register_static(&ehci_tegra2_type_info); | 125 | + .name = MACHINE_TYPE_NAME("sonorapass-bmc"), |
164 | type_register_static(&ehci_ppc4xx_type_info); | 126 | + .parent = TYPE_ASPEED_MACHINE, |
165 | type_register_static(&ehci_fusbh200_type_info); | 127 | + .class_init = aspeed_machine_sonorapass_class_init, |
166 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | 128 | }, { |
167 | index XXXXXXX..XXXXXXX 100644 | 129 | .name = MACHINE_TYPE_NAME("witherspoon-bmc"), |
168 | --- a/hw/arm/Kconfig | 130 | .parent = TYPE_ASPEED_MACHINE, |
169 | +++ b/hw/arm/Kconfig | ||
170 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_H3 | ||
171 | select ARM_TIMER | ||
172 | select ARM_GIC | ||
173 | select UNIMP | ||
174 | + select USB_OHCI | ||
175 | + select USB_EHCI_SYSBUS | ||
176 | |||
177 | config RASPI | ||
178 | bool | ||
179 | -- | 131 | -- |
180 | 2.20.1 | 132 | 2.20.1 |
181 | 133 | ||
182 | 134 | diff view generated by jsdifflib |
1 | From: Igor Mammedov <imammedo@redhat.com> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | SOC object returned by object_new() is leaked in current code. | 3 | The little end UUID is used in many places, so make |
4 | Set SOC parent explicitly to board and then unref to SOC object | 4 | NVDIMM_UUID_LE to a common macro to convert the UUID |
5 | to make sure that refererence returned by object_new() is taken | 5 | to a little end array. |
6 | care of. | ||
7 | 6 | ||
8 | The SOC object will be kept alive by its parent (machine) and | 7 | Reviewed-by: Xiang Zheng <zhengxiang9@huawei.com> |
9 | will be automatically freed when MachineState is destroyed. | 8 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> |
10 | 9 | Message-id: 20200512030609.19593-2-gengdongjiu@huawei.com | |
11 | Signed-off-by: Igor Mammedov <imammedo@redhat.com> | ||
12 | Reported-by: Andrew Jones <drjones@redhat.com> | ||
13 | Tested-by: Niek Linnenbank <nieklinnenbank@gmail.com> | ||
14 | Message-id: 20200303091254.22373-1-imammedo@redhat.com | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 12 | --- |
18 | hw/arm/cubieboard.c | 3 +++ | 13 | include/qemu/uuid.h | 27 +++++++++++++++++++++++++++ |
19 | 1 file changed, 3 insertions(+) | 14 | hw/acpi/nvdimm.c | 10 +++------- |
15 | 2 files changed, 30 insertions(+), 7 deletions(-) | ||
20 | 16 | ||
21 | diff --git a/hw/arm/cubieboard.c b/hw/arm/cubieboard.c | 17 | diff --git a/include/qemu/uuid.h b/include/qemu/uuid.h |
22 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/hw/arm/cubieboard.c | 19 | --- a/include/qemu/uuid.h |
24 | +++ b/hw/arm/cubieboard.c | 20 | +++ b/include/qemu/uuid.h |
25 | @@ -XXX,XX +XXX,XX @@ static void cubieboard_init(MachineState *machine) | 21 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
26 | } | 22 | }; |
27 | 23 | } QemuUUID; | |
28 | a10 = AW_A10(object_new(TYPE_AW_A10)); | 24 | |
29 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(a10), | 25 | +/** |
30 | + &error_abort); | 26 | + * UUID_LE - converts the fields of UUID to little-endian array, |
31 | + object_unref(OBJECT(a10)); | 27 | + * each of parameters is the filed of UUID. |
32 | 28 | + * | |
33 | object_property_set_int(OBJECT(&a10->emac), 1, "phy-addr", &err); | 29 | + * @time_low: The low field of the timestamp |
34 | if (err != NULL) { | 30 | + * @time_mid: The middle field of the timestamp |
31 | + * @time_hi_and_version: The high field of the timestamp | ||
32 | + * multiplexed with the version number | ||
33 | + * @clock_seq_hi_and_reserved: The high field of the clock | ||
34 | + * sequence multiplexed with the variant | ||
35 | + * @clock_seq_low: The low field of the clock sequence | ||
36 | + * @node0: The spatially unique node0 identifier | ||
37 | + * @node1: The spatially unique node1 identifier | ||
38 | + * @node2: The spatially unique node2 identifier | ||
39 | + * @node3: The spatially unique node3 identifier | ||
40 | + * @node4: The spatially unique node4 identifier | ||
41 | + * @node5: The spatially unique node5 identifier | ||
42 | + */ | ||
43 | +#define UUID_LE(time_low, time_mid, time_hi_and_version, \ | ||
44 | + clock_seq_hi_and_reserved, clock_seq_low, node0, node1, node2, \ | ||
45 | + node3, node4, node5) \ | ||
46 | + { (time_low) & 0xff, ((time_low) >> 8) & 0xff, ((time_low) >> 16) & 0xff, \ | ||
47 | + ((time_low) >> 24) & 0xff, (time_mid) & 0xff, ((time_mid) >> 8) & 0xff, \ | ||
48 | + (time_hi_and_version) & 0xff, ((time_hi_and_version) >> 8) & 0xff, \ | ||
49 | + (clock_seq_hi_and_reserved), (clock_seq_low), (node0), (node1), (node2),\ | ||
50 | + (node3), (node4), (node5) } | ||
51 | + | ||
52 | #define UUID_FMT "%02hhx%02hhx%02hhx%02hhx-" \ | ||
53 | "%02hhx%02hhx-%02hhx%02hhx-" \ | ||
54 | "%02hhx%02hhx-" \ | ||
55 | diff --git a/hw/acpi/nvdimm.c b/hw/acpi/nvdimm.c | ||
56 | index XXXXXXX..XXXXXXX 100644 | ||
57 | --- a/hw/acpi/nvdimm.c | ||
58 | +++ b/hw/acpi/nvdimm.c | ||
59 | @@ -XXX,XX +XXX,XX @@ | ||
60 | */ | ||
61 | |||
62 | #include "qemu/osdep.h" | ||
63 | +#include "qemu/uuid.h" | ||
64 | #include "hw/acpi/acpi.h" | ||
65 | #include "hw/acpi/aml-build.h" | ||
66 | #include "hw/acpi/bios-linker-loader.h" | ||
67 | @@ -XXX,XX +XXX,XX @@ | ||
68 | #include "hw/mem/nvdimm.h" | ||
69 | #include "qemu/nvdimm-utils.h" | ||
70 | |||
71 | -#define NVDIMM_UUID_LE(a, b, c, d0, d1, d2, d3, d4, d5, d6, d7) \ | ||
72 | - { (a) & 0xff, ((a) >> 8) & 0xff, ((a) >> 16) & 0xff, ((a) >> 24) & 0xff, \ | ||
73 | - (b) & 0xff, ((b) >> 8) & 0xff, (c) & 0xff, ((c) >> 8) & 0xff, \ | ||
74 | - (d0), (d1), (d2), (d3), (d4), (d5), (d6), (d7) } | ||
75 | - | ||
76 | /* | ||
77 | * define Byte Addressable Persistent Memory (PM) Region according to | ||
78 | * ACPI 6.0: 5.2.25.1 System Physical Address Range Structure. | ||
79 | */ | ||
80 | static const uint8_t nvdimm_nfit_spa_uuid[] = | ||
81 | - NVDIMM_UUID_LE(0x66f0d379, 0xb4f3, 0x4074, 0xac, 0x43, 0x0d, 0x33, | ||
82 | - 0x18, 0xb7, 0x8c, 0xdb); | ||
83 | + UUID_LE(0x66f0d379, 0xb4f3, 0x4074, 0xac, 0x43, 0x0d, 0x33, | ||
84 | + 0x18, 0xb7, 0x8c, 0xdb); | ||
85 | |||
86 | /* | ||
87 | * NVDIMM Firmware Interface Table | ||
35 | -- | 88 | -- |
36 | 2.20.1 | 89 | 2.20.1 |
37 | 90 | ||
38 | 91 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | We plan to introduce yet another value for the gic version (nosel). | 3 | RAS Virtualization feature is not supported now, so |
4 | As we already use exotic values such as 0 and -1, let's introduce | 4 | add a RAS machine option and disable it by default. |
5 | a dedicated enum type and let vms->gic_version take this | ||
6 | type. | ||
7 | 5 | ||
8 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 7 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> |
10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Signed-off-by: Xiang Zheng <zhengxiang9@huawei.com> |
11 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 9 | Reviewed-by: Jonathan Cameron <Jonathan.Cameron@huawei.com> |
12 | Message-id: 20200311131618.7187-3-eric.auger@redhat.com | 10 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> |
11 | Message-id: 20200512030609.19593-3-gengdongjiu@huawei.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 13 | --- |
15 | include/hw/arm/virt.h | 11 +++++++++-- | 14 | include/hw/arm/virt.h | 1 + |
16 | hw/arm/virt.c | 30 +++++++++++++++--------------- | 15 | hw/arm/virt.c | 23 +++++++++++++++++++++++ |
17 | 2 files changed, 24 insertions(+), 17 deletions(-) | 16 | 2 files changed, 24 insertions(+) |
18 | 17 | ||
19 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h | 18 | diff --git a/include/hw/arm/virt.h b/include/hw/arm/virt.h |
20 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/arm/virt.h | 20 | --- a/include/hw/arm/virt.h |
22 | +++ b/include/hw/arm/virt.h | 21 | +++ b/include/hw/arm/virt.h |
23 | @@ -XXX,XX +XXX,XX @@ typedef enum VirtIOMMUType { | ||
24 | VIRT_IOMMU_VIRTIO, | ||
25 | } VirtIOMMUType; | ||
26 | |||
27 | +typedef enum VirtGICType { | ||
28 | + VIRT_GIC_VERSION_MAX, | ||
29 | + VIRT_GIC_VERSION_HOST, | ||
30 | + VIRT_GIC_VERSION_2, | ||
31 | + VIRT_GIC_VERSION_3, | ||
32 | +} VirtGICType; | ||
33 | + | ||
34 | typedef struct MemMapEntry { | ||
35 | hwaddr base; | ||
36 | hwaddr size; | ||
37 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 22 | @@ -XXX,XX +XXX,XX @@ typedef struct { |
38 | bool highmem_ecam; | 23 | bool highmem_ecam; |
39 | bool its; | 24 | bool its; |
40 | bool virt; | 25 | bool virt; |
41 | - int32_t gic_version; | 26 | + bool ras; |
42 | + VirtGICType gic_version; | 27 | OnOffAuto acpi; |
28 | VirtGICType gic_version; | ||
43 | VirtIOMMUType iommu; | 29 | VirtIOMMUType iommu; |
44 | uint16_t virtio_iommu_bdf; | ||
45 | struct arm_boot_info bootinfo; | ||
46 | @@ -XXX,XX +XXX,XX @@ static inline int virt_gicv3_redist_region_count(VirtMachineState *vms) | ||
47 | uint32_t redist0_capacity = | ||
48 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
49 | |||
50 | - assert(vms->gic_version == 3); | ||
51 | + assert(vms->gic_version == VIRT_GIC_VERSION_3); | ||
52 | |||
53 | return vms->smp_cpus > redist0_capacity ? 2 : 1; | ||
54 | } | ||
55 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 30 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c |
56 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
57 | --- a/hw/arm/virt.c | 32 | --- a/hw/arm/virt.c |
58 | +++ b/hw/arm/virt.c | 33 | +++ b/hw/arm/virt.c |
59 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_timer_nodes(const VirtMachineState *vms) | 34 | @@ -XXX,XX +XXX,XX @@ static void virt_set_acpi(Object *obj, Visitor *v, const char *name, |
60 | irqflags = GIC_FDT_IRQ_FLAGS_EDGE_LO_HI; | 35 | visit_type_OnOffAuto(v, name, &vms->acpi, errp); |
61 | } | 36 | } |
62 | 37 | ||
63 | - if (vms->gic_version == 2) { | 38 | +static bool virt_get_ras(Object *obj, Error **errp) |
64 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { | 39 | +{ |
65 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | 40 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
66 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | 41 | + |
67 | (1 << vms->smp_cpus) - 1); | 42 | + return vms->ras; |
68 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_gic_node(VirtMachineState *vms) | 43 | +} |
69 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#address-cells", 0x2); | 44 | + |
70 | qemu_fdt_setprop_cell(vms->fdt, nodename, "#size-cells", 0x2); | 45 | +static void virt_set_ras(Object *obj, bool value, Error **errp) |
71 | qemu_fdt_setprop(vms->fdt, nodename, "ranges", NULL, 0); | 46 | +{ |
72 | - if (vms->gic_version == 3) { | 47 | + VirtMachineState *vms = VIRT_MACHINE(obj); |
73 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | 48 | + |
74 | int nb_redist_regions = virt_gicv3_redist_region_count(vms); | 49 | + vms->ras = value; |
75 | 50 | +} | |
76 | qemu_fdt_setprop_string(vms->fdt, nodename, "compatible", | 51 | + |
77 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) | ||
78 | } | ||
79 | } | ||
80 | |||
81 | - if (vms->gic_version == 2) { | ||
82 | + if (vms->gic_version == VIRT_GIC_VERSION_2) { | ||
83 | irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START, | ||
84 | GIC_FDT_IRQ_PPI_CPU_WIDTH, | ||
85 | (1 << vms->smp_cpus) - 1); | ||
86 | @@ -XXX,XX +XXX,XX @@ static uint64_t virt_cpu_mp_affinity(VirtMachineState *vms, int idx) | ||
87 | * purposes are to make TCG consistent (with 64-bit KVM hosts) | ||
88 | * and to improve SGI efficiency. | ||
89 | */ | ||
90 | - if (vms->gic_version == 3) { | ||
91 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | ||
92 | clustersz = GICV3_TARGETLIST_BITS; | ||
93 | } else { | ||
94 | clustersz = GIC_TARGETLIST_BITS; | ||
95 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
96 | /* We can probe only here because during property set | ||
97 | * KVM is not available yet | ||
98 | */ | ||
99 | - if (vms->gic_version <= 0) { | ||
100 | - /* "host" or "max" */ | ||
101 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST || | ||
102 | + vms->gic_version == VIRT_GIC_VERSION_MAX) { | ||
103 | if (!kvm_enabled()) { | ||
104 | - if (vms->gic_version == 0) { | ||
105 | + if (vms->gic_version == VIRT_GIC_VERSION_HOST) { | ||
106 | error_report("gic-version=host requires KVM"); | ||
107 | exit(1); | ||
108 | } else { | ||
109 | /* "max": currently means 3 for TCG */ | ||
110 | - vms->gic_version = 3; | ||
111 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
112 | } | ||
113 | } else { | ||
114 | vms->gic_version = kvm_arm_vgic_probe(); | ||
115 | @@ -XXX,XX +XXX,XX @@ static void machvirt_init(MachineState *machine) | ||
116 | /* The maximum number of CPUs depends on the GIC version, or on how | ||
117 | * many redistributors we can fit into the memory map. | ||
118 | */ | ||
119 | - if (vms->gic_version == 3) { | ||
120 | + if (vms->gic_version == VIRT_GIC_VERSION_3) { | ||
121 | virt_max_cpus = | ||
122 | vms->memmap[VIRT_GIC_REDIST].size / GICV3_REDIST_SIZE; | ||
123 | virt_max_cpus += | ||
124 | @@ -XXX,XX +XXX,XX @@ static void virt_set_its(Object *obj, bool value, Error **errp) | ||
125 | static char *virt_get_gic_version(Object *obj, Error **errp) | 52 | static char *virt_get_gic_version(Object *obj, Error **errp) |
126 | { | 53 | { |
127 | VirtMachineState *vms = VIRT_MACHINE(obj); | 54 | VirtMachineState *vms = VIRT_MACHINE(obj); |
128 | - const char *val = vms->gic_version == 3 ? "3" : "2"; | ||
129 | + const char *val = vms->gic_version == VIRT_GIC_VERSION_3 ? "3" : "2"; | ||
130 | |||
131 | return g_strdup(val); | ||
132 | } | ||
133 | @@ -XXX,XX +XXX,XX @@ static void virt_set_gic_version(Object *obj, const char *value, Error **errp) | ||
134 | VirtMachineState *vms = VIRT_MACHINE(obj); | ||
135 | |||
136 | if (!strcmp(value, "3")) { | ||
137 | - vms->gic_version = 3; | ||
138 | + vms->gic_version = VIRT_GIC_VERSION_3; | ||
139 | } else if (!strcmp(value, "2")) { | ||
140 | - vms->gic_version = 2; | ||
141 | + vms->gic_version = VIRT_GIC_VERSION_2; | ||
142 | } else if (!strcmp(value, "host")) { | ||
143 | - vms->gic_version = 0; /* Will probe later */ | ||
144 | + vms->gic_version = VIRT_GIC_VERSION_HOST; /* Will probe later */ | ||
145 | } else if (!strcmp(value, "max")) { | ||
146 | - vms->gic_version = -1; /* Will probe later */ | ||
147 | + vms->gic_version = VIRT_GIC_VERSION_MAX; /* Will probe later */ | ||
148 | } else { | ||
149 | error_setg(errp, "Invalid gic-version value"); | ||
150 | error_append_hint(errp, "Valid values are 3, 2, host, max.\n"); | ||
151 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) | 55 | @@ -XXX,XX +XXX,XX @@ static void virt_instance_init(Object *obj) |
152 | "physical address space above 32 bits", | 56 | "Valid values are none and smmuv3", |
153 | NULL); | 57 | NULL); |
154 | /* Default GIC type is v2 */ | 58 | |
155 | - vms->gic_version = 2; | 59 | + /* Default disallows RAS instantiation */ |
156 | + vms->gic_version = VIRT_GIC_VERSION_2; | 60 | + vms->ras = false; |
157 | object_property_add_str(obj, "gic-version", virt_get_gic_version, | 61 | + object_property_add_bool(obj, "ras", virt_get_ras, |
158 | virt_set_gic_version, NULL); | 62 | + virt_set_ras, NULL); |
159 | object_property_set_description(obj, "gic-version", | 63 | + object_property_set_description(obj, "ras", |
64 | + "Set on/off to enable/disable reporting host memory errors " | ||
65 | + "to a KVM guest using ACPI and guest external abort exceptions", | ||
66 | + NULL); | ||
67 | + | ||
68 | vms->irqmap = a15irqmap; | ||
69 | |||
70 | virt_flash_create(vms); | ||
160 | -- | 71 | -- |
161 | 2.20.1 | 72 | 2.20.1 |
162 | 73 | ||
163 | 74 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | The Clock Control Unit is responsible for clock signal generation, | 3 | Add APEI/GHES detailed design document |
4 | configuration and distribution in the Allwinner H3 System on Chip. | ||
5 | This commit adds support for the Clock Control Unit which emulates | ||
6 | a simple read/write register interface. | ||
7 | 4 | ||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 5 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 6 | Signed-off-by: Xiang Zheng <zhengxiang9@huawei.com> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> |
11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 8 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> |
12 | Message-id: 20200311221854.30370-4-nieklinnenbank@gmail.com | 9 | Message-id: 20200512030609.19593-4-gengdongjiu@huawei.com |
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 11 | --- |
15 | hw/misc/Makefile.objs | 1 + | 12 | docs/specs/acpi_hest_ghes.rst | 110 ++++++++++++++++++++++++++++++++++ |
16 | include/hw/arm/allwinner-h3.h | 3 + | 13 | docs/specs/index.rst | 1 + |
17 | include/hw/misc/allwinner-h3-ccu.h | 66 ++++++++ | 14 | 2 files changed, 111 insertions(+) |
18 | hw/arm/allwinner-h3.c | 9 +- | 15 | create mode 100644 docs/specs/acpi_hest_ghes.rst |
19 | hw/misc/allwinner-h3-ccu.c | 242 +++++++++++++++++++++++++++++ | ||
20 | 5 files changed, 320 insertions(+), 1 deletion(-) | ||
21 | create mode 100644 include/hw/misc/allwinner-h3-ccu.h | ||
22 | create mode 100644 hw/misc/allwinner-h3-ccu.c | ||
23 | 16 | ||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 17 | diff --git a/docs/specs/acpi_hest_ghes.rst b/docs/specs/acpi_hest_ghes.rst |
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/hw/misc/Makefile.objs | ||
27 | +++ b/hw/misc/Makefile.objs | ||
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ | ||
29 | |||
30 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | ||
31 | |||
32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | ||
33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | ||
34 | common-obj-$(CONFIG_NSERIES) += cbus.o | ||
35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o | ||
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #include "hw/arm/boot.h" | ||
42 | #include "hw/timer/allwinner-a10-pit.h" | ||
43 | #include "hw/intc/arm_gic.h" | ||
44 | +#include "hw/misc/allwinner-h3-ccu.h" | ||
45 | #include "target/arm/cpu.h" | ||
46 | |||
47 | /** | ||
48 | @@ -XXX,XX +XXX,XX @@ enum { | ||
49 | AW_H3_SRAM_A1, | ||
50 | AW_H3_SRAM_A2, | ||
51 | AW_H3_SRAM_C, | ||
52 | + AW_H3_CCU, | ||
53 | AW_H3_PIT, | ||
54 | AW_H3_UART0, | ||
55 | AW_H3_UART1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | ARMCPU cpus[AW_H3_NUM_CPUS]; | ||
58 | const hwaddr *memmap; | ||
59 | AwA10PITState timer; | ||
60 | + AwH3ClockCtlState ccu; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-h3-ccu.h b/include/hw/misc/allwinner-h3-ccu.h | ||
65 | new file mode 100644 | 18 | new file mode 100644 |
66 | index XXXXXXX..XXXXXXX | 19 | index XXXXXXX..XXXXXXX |
67 | --- /dev/null | 20 | --- /dev/null |
68 | +++ b/include/hw/misc/allwinner-h3-ccu.h | 21 | +++ b/docs/specs/acpi_hest_ghes.rst |
69 | @@ -XXX,XX +XXX,XX @@ | 22 | @@ -XXX,XX +XXX,XX @@ |
70 | +/* | 23 | +APEI tables generating and CPER record |
71 | + * Allwinner H3 Clock Control Unit emulation | 24 | +====================================== |
72 | + * | ||
73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
74 | + * | ||
75 | + * This program is free software: you can redistribute it and/or modify | ||
76 | + * it under the terms of the GNU General Public License as published by | ||
77 | + * the Free Software Foundation, either version 2 of the License, or | ||
78 | + * (at your option) any later version. | ||
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
87 | + */ | ||
88 | + | 25 | + |
89 | +#ifndef HW_MISC_ALLWINNER_H3_CCU_H | 26 | +.. |
90 | +#define HW_MISC_ALLWINNER_H3_CCU_H | 27 | + Copyright (c) 2020 HUAWEI TECHNOLOGIES CO., LTD. |
91 | + | 28 | + |
92 | +#include "qom/object.h" | 29 | + This work is licensed under the terms of the GNU GPL, version 2 or later. |
93 | +#include "hw/sysbus.h" | 30 | + See the COPYING file in the top-level directory. |
94 | + | 31 | + |
95 | +/** | 32 | +Design Details |
96 | + * @name Constants | 33 | +-------------- |
97 | + * @{ | ||
98 | + */ | ||
99 | + | 34 | + |
100 | +/** Size of register I/O address space used by CCU device */ | 35 | +:: |
101 | +#define AW_H3_CCU_IOSIZE (0x400) | ||
102 | + | 36 | + |
103 | +/** Total number of known registers */ | 37 | + etc/acpi/tables etc/hardware_errors |
104 | +#define AW_H3_CCU_REGS_NUM (AW_H3_CCU_IOSIZE / sizeof(uint32_t)) | 38 | + ==================== =============================== |
105 | + | 39 | + + +--------------------------+ +----------------------------+ |
106 | +/** @} */ | 40 | + | | HEST | +--------->| error_block_address1 |------+ |
107 | + | 41 | + | +--------------------------+ | +----------------------------+ | |
108 | +/** | 42 | + | | GHES1 | | +------->| error_block_address2 |------+-+ |
109 | + * @name Object model | 43 | + | +--------------------------+ | | +----------------------------+ | | |
110 | + * @{ | 44 | + | | ................. | | | | .............. | | | |
111 | + */ | 45 | + | | error_status_address-----+-+ | -----------------------------+ | | |
112 | + | 46 | + | | ................. | | +--->| error_block_addressN |------+-+---+ |
113 | +#define TYPE_AW_H3_CCU "allwinner-h3-ccu" | 47 | + | | read_ack_register--------+-+ | | +----------------------------+ | | | |
114 | +#define AW_H3_CCU(obj) \ | 48 | + | | read_ack_preserve | +-+---+--->| read_ack_register1 | | | | |
115 | + OBJECT_CHECK(AwH3ClockCtlState, (obj), TYPE_AW_H3_CCU) | 49 | + | | read_ack_write | | | +----------------------------+ | | | |
116 | + | 50 | + + +--------------------------+ | +-+--->| read_ack_register2 | | | | |
117 | +/** @} */ | 51 | + | | GHES2 | | | | +----------------------------+ | | | |
118 | + | 52 | + + +--------------------------+ | | | | ............. | | | | |
119 | +/** | 53 | + | | ................. | | | | +----------------------------+ | | | |
120 | + * Allwinner H3 CCU object instance state. | 54 | + | | error_status_address-----+---+ | | +->| read_ack_registerN | | | | |
121 | + */ | 55 | + | | ................. | | | | +----------------------------+ | | | |
122 | +typedef struct AwH3ClockCtlState { | 56 | + | | read_ack_register--------+-----+ | | |Generic Error Status Block 1|<-----+ | | |
123 | + /*< private >*/ | 57 | + | | read_ack_preserve | | | |-+------------------------+-+ | | |
124 | + SysBusDevice parent_obj; | 58 | + | | read_ack_write | | | | | CPER | | | | |
125 | + /*< public >*/ | 59 | + + +--------------------------| | | | | CPER | | | | |
126 | + | 60 | + | | ............... | | | | | .... | | | | |
127 | + /** Maps I/O registers in physical memory */ | 61 | + + +--------------------------+ | | | | CPER | | | | |
128 | + MemoryRegion iomem; | 62 | + | | GHESN | | | |-+------------------------+-| | | |
129 | + | 63 | + + +--------------------------+ | | |Generic Error Status Block 2|<-------+ | |
130 | + /** Array of hardware registers */ | 64 | + | | ................. | | | |-+------------------------+-+ | |
131 | + uint32_t regs[AW_H3_CCU_REGS_NUM]; | 65 | + | | error_status_address-----+-------+ | | | CPER | | | |
132 | + | 66 | + | | ................. | | | | CPER | | | |
133 | +} AwH3ClockCtlState; | 67 | + | | read_ack_register--------+---------+ | | .... | | | |
134 | + | 68 | + | | read_ack_preserve | | | CPER | | | |
135 | +#endif /* HW_MISC_ALLWINNER_H3_CCU_H */ | 69 | + | | read_ack_write | +-+------------------------+-+ | |
136 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | 70 | + + +--------------------------+ | .......... | | |
137 | index XXXXXXX..XXXXXXX 100644 | 71 | + |----------------------------+ | |
138 | --- a/hw/arm/allwinner-h3.c | 72 | + |Generic Error Status Block N |<----------+ |
139 | +++ b/hw/arm/allwinner-h3.c | 73 | + |-+-------------------------+-+ |
140 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | 74 | + | | CPER | | |
141 | [AW_H3_SRAM_A1] = 0x00000000, | 75 | + | | CPER | | |
142 | [AW_H3_SRAM_A2] = 0x00044000, | 76 | + | | .... | | |
143 | [AW_H3_SRAM_C] = 0x00010000, | 77 | + | | CPER | | |
144 | + [AW_H3_CCU] = 0x01c20000, | 78 | + +-+-------------------------+-+ |
145 | [AW_H3_PIT] = 0x01c20c00, | ||
146 | [AW_H3_UART0] = 0x01c28000, | ||
147 | [AW_H3_UART1] = 0x01c28400, | ||
148 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
149 | { "usb2-phy", 0x01c1c000, 4 * KiB }, | ||
150 | { "usb3-phy", 0x01c1d000, 4 * KiB }, | ||
151 | { "smc", 0x01c1e000, 4 * KiB }, | ||
152 | - { "ccu", 0x01c20000, 1 * KiB }, | ||
153 | { "pio", 0x01c20800, 1 * KiB }, | ||
154 | { "owa", 0x01c21000, 1 * KiB }, | ||
155 | { "pwm", 0x01c21400, 1 * KiB }, | ||
156 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
157 | "clk0-freq", &error_abort); | ||
158 | object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), | ||
159 | "clk1-freq", &error_abort); | ||
160 | + | ||
161 | + sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), | ||
162 | + TYPE_AW_H3_CCU); | ||
163 | } | ||
164 | |||
165 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
166 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | memory_region_add_subregion(get_system_memory(), s->memmap[AW_H3_SRAM_C], | ||
168 | &s->sram_c); | ||
169 | |||
170 | + /* Clock Control Unit */ | ||
171 | + qdev_init_nofail(DEVICE(&s->ccu)); | ||
172 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
173 | + | ||
174 | /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ | ||
175 | serial_mm_init(get_system_memory(), s->memmap[AW_H3_UART0], 2, | ||
176 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART0), | ||
177 | diff --git a/hw/misc/allwinner-h3-ccu.c b/hw/misc/allwinner-h3-ccu.c | ||
178 | new file mode 100644 | ||
179 | index XXXXXXX..XXXXXXX | ||
180 | --- /dev/null | ||
181 | +++ b/hw/misc/allwinner-h3-ccu.c | ||
182 | @@ -XXX,XX +XXX,XX @@ | ||
183 | +/* | ||
184 | + * Allwinner H3 Clock Control Unit emulation | ||
185 | + * | ||
186 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
187 | + * | ||
188 | + * This program is free software: you can redistribute it and/or modify | ||
189 | + * it under the terms of the GNU General Public License as published by | ||
190 | + * the Free Software Foundation, either version 2 of the License, or | ||
191 | + * (at your option) any later version. | ||
192 | + * | ||
193 | + * This program is distributed in the hope that it will be useful, | ||
194 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
195 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
196 | + * GNU General Public License for more details. | ||
197 | + * | ||
198 | + * You should have received a copy of the GNU General Public License | ||
199 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
200 | + */ | ||
201 | + | ||
202 | +#include "qemu/osdep.h" | ||
203 | +#include "qemu/units.h" | ||
204 | +#include "hw/sysbus.h" | ||
205 | +#include "migration/vmstate.h" | ||
206 | +#include "qemu/log.h" | ||
207 | +#include "qemu/module.h" | ||
208 | +#include "hw/misc/allwinner-h3-ccu.h" | ||
209 | + | ||
210 | +/* CCU register offsets */ | ||
211 | +enum { | ||
212 | + REG_PLL_CPUX = 0x0000, /* PLL CPUX Control */ | ||
213 | + REG_PLL_AUDIO = 0x0008, /* PLL Audio Control */ | ||
214 | + REG_PLL_VIDEO = 0x0010, /* PLL Video Control */ | ||
215 | + REG_PLL_VE = 0x0018, /* PLL VE Control */ | ||
216 | + REG_PLL_DDR = 0x0020, /* PLL DDR Control */ | ||
217 | + REG_PLL_PERIPH0 = 0x0028, /* PLL Peripherals 0 Control */ | ||
218 | + REG_PLL_GPU = 0x0038, /* PLL GPU Control */ | ||
219 | + REG_PLL_PERIPH1 = 0x0044, /* PLL Peripherals 1 Control */ | ||
220 | + REG_PLL_DE = 0x0048, /* PLL Display Engine Control */ | ||
221 | + REG_CPUX_AXI = 0x0050, /* CPUX/AXI Configuration */ | ||
222 | + REG_APB1 = 0x0054, /* ARM Peripheral Bus 1 Config */ | ||
223 | + REG_APB2 = 0x0058, /* ARM Peripheral Bus 2 Config */ | ||
224 | + REG_DRAM_CFG = 0x00F4, /* DRAM Configuration */ | ||
225 | + REG_MBUS = 0x00FC, /* MBUS Reset */ | ||
226 | + REG_PLL_TIME0 = 0x0200, /* PLL Stable Time 0 */ | ||
227 | + REG_PLL_TIME1 = 0x0204, /* PLL Stable Time 1 */ | ||
228 | + REG_PLL_CPUX_BIAS = 0x0220, /* PLL CPUX Bias */ | ||
229 | + REG_PLL_AUDIO_BIAS = 0x0224, /* PLL Audio Bias */ | ||
230 | + REG_PLL_VIDEO_BIAS = 0x0228, /* PLL Video Bias */ | ||
231 | + REG_PLL_VE_BIAS = 0x022C, /* PLL VE Bias */ | ||
232 | + REG_PLL_DDR_BIAS = 0x0230, /* PLL DDR Bias */ | ||
233 | + REG_PLL_PERIPH0_BIAS = 0x0234, /* PLL Peripherals 0 Bias */ | ||
234 | + REG_PLL_GPU_BIAS = 0x023C, /* PLL GPU Bias */ | ||
235 | + REG_PLL_PERIPH1_BIAS = 0x0244, /* PLL Peripherals 1 Bias */ | ||
236 | + REG_PLL_DE_BIAS = 0x0248, /* PLL Display Engine Bias */ | ||
237 | + REG_PLL_CPUX_TUNING = 0x0250, /* PLL CPUX Tuning */ | ||
238 | + REG_PLL_DDR_TUNING = 0x0260, /* PLL DDR Tuning */ | ||
239 | +}; | ||
240 | + | ||
241 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
242 | + | ||
243 | +/* CCU register flags */ | ||
244 | +enum { | ||
245 | + REG_DRAM_CFG_UPDATE = (1 << 16), | ||
246 | +}; | ||
247 | + | ||
248 | +enum { | ||
249 | + REG_PLL_ENABLE = (1 << 31), | ||
250 | + REG_PLL_LOCK = (1 << 28), | ||
251 | +}; | ||
252 | + | 79 | + |
253 | + | 80 | + |
254 | +/* CCU register reset values */ | 81 | +(1) QEMU generates the ACPI HEST table. This table goes in the current |
255 | +enum { | 82 | + "etc/acpi/tables" fw_cfg blob. Each error source has different |
256 | + REG_PLL_CPUX_RST = 0x00001000, | 83 | + notification types. |
257 | + REG_PLL_AUDIO_RST = 0x00035514, | ||
258 | + REG_PLL_VIDEO_RST = 0x03006207, | ||
259 | + REG_PLL_VE_RST = 0x03006207, | ||
260 | + REG_PLL_DDR_RST = 0x00001000, | ||
261 | + REG_PLL_PERIPH0_RST = 0x00041811, | ||
262 | + REG_PLL_GPU_RST = 0x03006207, | ||
263 | + REG_PLL_PERIPH1_RST = 0x00041811, | ||
264 | + REG_PLL_DE_RST = 0x03006207, | ||
265 | + REG_CPUX_AXI_RST = 0x00010000, | ||
266 | + REG_APB1_RST = 0x00001010, | ||
267 | + REG_APB2_RST = 0x01000000, | ||
268 | + REG_DRAM_CFG_RST = 0x00000000, | ||
269 | + REG_MBUS_RST = 0x80000000, | ||
270 | + REG_PLL_TIME0_RST = 0x000000FF, | ||
271 | + REG_PLL_TIME1_RST = 0x000000FF, | ||
272 | + REG_PLL_CPUX_BIAS_RST = 0x08100200, | ||
273 | + REG_PLL_AUDIO_BIAS_RST = 0x10100000, | ||
274 | + REG_PLL_VIDEO_BIAS_RST = 0x10100000, | ||
275 | + REG_PLL_VE_BIAS_RST = 0x10100000, | ||
276 | + REG_PLL_DDR_BIAS_RST = 0x81104000, | ||
277 | + REG_PLL_PERIPH0_BIAS_RST = 0x10100010, | ||
278 | + REG_PLL_GPU_BIAS_RST = 0x10100000, | ||
279 | + REG_PLL_PERIPH1_BIAS_RST = 0x10100010, | ||
280 | + REG_PLL_DE_BIAS_RST = 0x10100000, | ||
281 | + REG_PLL_CPUX_TUNING_RST = 0x0A101000, | ||
282 | + REG_PLL_DDR_TUNING_RST = 0x14880000, | ||
283 | +}; | ||
284 | + | 84 | + |
285 | +static uint64_t allwinner_h3_ccu_read(void *opaque, hwaddr offset, | 85 | +(2) A new fw_cfg blob called "etc/hardware_errors" is introduced. QEMU |
286 | + unsigned size) | 86 | + also needs to populate this blob. The "etc/hardware_errors" fw_cfg blob |
287 | +{ | 87 | + contains an address registers table and an Error Status Data Block table. |
288 | + const AwH3ClockCtlState *s = AW_H3_CCU(opaque); | ||
289 | + const uint32_t idx = REG_INDEX(offset); | ||
290 | + | 88 | + |
291 | + switch (offset) { | 89 | +(3) The address registers table contains N Error Block Address entries |
292 | + case 0x308 ... AW_H3_CCU_IOSIZE: | 90 | + and N Read Ack Register entries. The size for each entry is 8-byte. |
293 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | 91 | + The Error Status Data Block table contains N Error Status Data Block |
294 | + __func__, (uint32_t)offset); | 92 | + entries. The size for each entry is 4096(0x1000) bytes. The total size |
295 | + return 0; | 93 | + for the "etc/hardware_errors" fw_cfg blob is (N * 8 * 2 + N * 4096) bytes. |
296 | + } | 94 | + N is the number of the kinds of hardware error sources. |
297 | + | 95 | + |
298 | + return s->regs[idx]; | 96 | +(4) QEMU generates the ACPI linker/loader script for the firmware. The |
299 | +} | 97 | + firmware pre-allocates memory for "etc/acpi/tables", "etc/hardware_errors" |
98 | + and copies blob contents there. | ||
300 | + | 99 | + |
301 | +static void allwinner_h3_ccu_write(void *opaque, hwaddr offset, | 100 | +(5) QEMU generates N ADD_POINTER commands, which patch addresses in the |
302 | + uint64_t val, unsigned size) | 101 | + "error_status_address" fields of the HEST table with a pointer to the |
303 | +{ | 102 | + corresponding "address registers" in the "etc/hardware_errors" blob. |
304 | + AwH3ClockCtlState *s = AW_H3_CCU(opaque); | ||
305 | + const uint32_t idx = REG_INDEX(offset); | ||
306 | + | 103 | + |
307 | + switch (offset) { | 104 | +(6) QEMU generates N ADD_POINTER commands, which patch addresses in the |
308 | + case REG_DRAM_CFG: /* DRAM Configuration */ | 105 | + "read_ack_register" fields of the HEST table with a pointer to the |
309 | + val &= ~REG_DRAM_CFG_UPDATE; | 106 | + corresponding "read_ack_register" within the "etc/hardware_errors" blob. |
310 | + break; | ||
311 | + case REG_PLL_CPUX: /* PLL CPUX Control */ | ||
312 | + case REG_PLL_AUDIO: /* PLL Audio Control */ | ||
313 | + case REG_PLL_VIDEO: /* PLL Video Control */ | ||
314 | + case REG_PLL_VE: /* PLL VE Control */ | ||
315 | + case REG_PLL_DDR: /* PLL DDR Control */ | ||
316 | + case REG_PLL_PERIPH0: /* PLL Peripherals 0 Control */ | ||
317 | + case REG_PLL_GPU: /* PLL GPU Control */ | ||
318 | + case REG_PLL_PERIPH1: /* PLL Peripherals 1 Control */ | ||
319 | + case REG_PLL_DE: /* PLL Display Engine Control */ | ||
320 | + if (val & REG_PLL_ENABLE) { | ||
321 | + val |= REG_PLL_LOCK; | ||
322 | + } | ||
323 | + break; | ||
324 | + case 0x308 ... AW_H3_CCU_IOSIZE: | ||
325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
326 | + __func__, (uint32_t)offset); | ||
327 | + break; | ||
328 | + default: | ||
329 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n", | ||
330 | + __func__, (uint32_t)offset); | ||
331 | + break; | ||
332 | + } | ||
333 | + | 107 | + |
334 | + s->regs[idx] = (uint32_t) val; | 108 | +(7) QEMU generates N ADD_POINTER commands for the firmware, which patch |
335 | +} | 109 | + addresses in the "error_block_address" fields with a pointer to the |
110 | + respective "Error Status Data Block" in the "etc/hardware_errors" blob. | ||
336 | + | 111 | + |
337 | +static const MemoryRegionOps allwinner_h3_ccu_ops = { | 112 | +(8) QEMU defines a third and write-only fw_cfg blob which is called |
338 | + .read = allwinner_h3_ccu_read, | 113 | + "etc/hardware_errors_addr". Through that blob, the firmware can send back |
339 | + .write = allwinner_h3_ccu_write, | 114 | + the guest-side allocation addresses to QEMU. The "etc/hardware_errors_addr" |
340 | + .endianness = DEVICE_NATIVE_ENDIAN, | 115 | + blob contains a 8-byte entry. QEMU generates a single WRITE_POINTER command |
341 | + .valid = { | 116 | + for the firmware. The firmware will write back the start address of |
342 | + .min_access_size = 4, | 117 | + "etc/hardware_errors" blob to the fw_cfg file "etc/hardware_errors_addr". |
343 | + .max_access_size = 4, | ||
344 | + }, | ||
345 | + .impl.min_access_size = 4, | ||
346 | +}; | ||
347 | + | 118 | + |
348 | +static void allwinner_h3_ccu_reset(DeviceState *dev) | 119 | +(9) When QEMU gets a SIGBUS from the kernel, QEMU writes CPER into corresponding |
349 | +{ | 120 | + "Error Status Data Block", guest memory, and then injects platform specific |
350 | + AwH3ClockCtlState *s = AW_H3_CCU(dev); | 121 | + interrupt (in case of arm/virt machine it's Synchronous External Abort) as a |
122 | + notification which is necessary for notifying the guest. | ||
351 | + | 123 | + |
352 | + /* Set default values for registers */ | 124 | +(10) This notification (in virtual hardware) will be handled by the guest |
353 | + s->regs[REG_INDEX(REG_PLL_CPUX)] = REG_PLL_CPUX_RST; | 125 | + kernel, on receiving notification, guest APEI driver could read the CPER error |
354 | + s->regs[REG_INDEX(REG_PLL_AUDIO)] = REG_PLL_AUDIO_RST; | 126 | + and take appropriate action. |
355 | + s->regs[REG_INDEX(REG_PLL_VIDEO)] = REG_PLL_VIDEO_RST; | ||
356 | + s->regs[REG_INDEX(REG_PLL_VE)] = REG_PLL_VE_RST; | ||
357 | + s->regs[REG_INDEX(REG_PLL_DDR)] = REG_PLL_DDR_RST; | ||
358 | + s->regs[REG_INDEX(REG_PLL_PERIPH0)] = REG_PLL_PERIPH0_RST; | ||
359 | + s->regs[REG_INDEX(REG_PLL_GPU)] = REG_PLL_GPU_RST; | ||
360 | + s->regs[REG_INDEX(REG_PLL_PERIPH1)] = REG_PLL_PERIPH1_RST; | ||
361 | + s->regs[REG_INDEX(REG_PLL_DE)] = REG_PLL_DE_RST; | ||
362 | + s->regs[REG_INDEX(REG_CPUX_AXI)] = REG_CPUX_AXI_RST; | ||
363 | + s->regs[REG_INDEX(REG_APB1)] = REG_APB1_RST; | ||
364 | + s->regs[REG_INDEX(REG_APB2)] = REG_APB2_RST; | ||
365 | + s->regs[REG_INDEX(REG_DRAM_CFG)] = REG_DRAM_CFG_RST; | ||
366 | + s->regs[REG_INDEX(REG_MBUS)] = REG_MBUS_RST; | ||
367 | + s->regs[REG_INDEX(REG_PLL_TIME0)] = REG_PLL_TIME0_RST; | ||
368 | + s->regs[REG_INDEX(REG_PLL_TIME1)] = REG_PLL_TIME1_RST; | ||
369 | + s->regs[REG_INDEX(REG_PLL_CPUX_BIAS)] = REG_PLL_CPUX_BIAS_RST; | ||
370 | + s->regs[REG_INDEX(REG_PLL_AUDIO_BIAS)] = REG_PLL_AUDIO_BIAS_RST; | ||
371 | + s->regs[REG_INDEX(REG_PLL_VIDEO_BIAS)] = REG_PLL_VIDEO_BIAS_RST; | ||
372 | + s->regs[REG_INDEX(REG_PLL_VE_BIAS)] = REG_PLL_VE_BIAS_RST; | ||
373 | + s->regs[REG_INDEX(REG_PLL_DDR_BIAS)] = REG_PLL_DDR_BIAS_RST; | ||
374 | + s->regs[REG_INDEX(REG_PLL_PERIPH0_BIAS)] = REG_PLL_PERIPH0_BIAS_RST; | ||
375 | + s->regs[REG_INDEX(REG_PLL_GPU_BIAS)] = REG_PLL_GPU_BIAS_RST; | ||
376 | + s->regs[REG_INDEX(REG_PLL_PERIPH1_BIAS)] = REG_PLL_PERIPH1_BIAS_RST; | ||
377 | + s->regs[REG_INDEX(REG_PLL_DE_BIAS)] = REG_PLL_DE_BIAS_RST; | ||
378 | + s->regs[REG_INDEX(REG_PLL_CPUX_TUNING)] = REG_PLL_CPUX_TUNING_RST; | ||
379 | + s->regs[REG_INDEX(REG_PLL_DDR_TUNING)] = REG_PLL_DDR_TUNING_RST; | ||
380 | +} | ||
381 | + | 127 | + |
382 | +static void allwinner_h3_ccu_init(Object *obj) | 128 | +(11) kvm_arch_on_sigbus_vcpu() uses source_id as index in "etc/hardware_errors" to |
383 | +{ | 129 | + find out "Error Status Data Block" entry corresponding to error source. So supported |
384 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 130 | + source_id values should be assigned here and not be changed afterwards to make sure |
385 | + AwH3ClockCtlState *s = AW_H3_CCU(obj); | 131 | + that guest will write error into expected "Error Status Data Block" even if guest was |
386 | + | 132 | + migrated to a newer QEMU. |
387 | + /* Memory mapping */ | 133 | diff --git a/docs/specs/index.rst b/docs/specs/index.rst |
388 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_ccu_ops, s, | 134 | index XXXXXXX..XXXXXXX 100644 |
389 | + TYPE_AW_H3_CCU, AW_H3_CCU_IOSIZE); | 135 | --- a/docs/specs/index.rst |
390 | + sysbus_init_mmio(sbd, &s->iomem); | 136 | +++ b/docs/specs/index.rst |
391 | +} | 137 | @@ -XXX,XX +XXX,XX @@ Contents: |
392 | + | 138 | ppc-spapr-xive |
393 | +static const VMStateDescription allwinner_h3_ccu_vmstate = { | 139 | acpi_hw_reduced_hotplug |
394 | + .name = "allwinner-h3-ccu", | 140 | tpm |
395 | + .version_id = 1, | 141 | + acpi_hest_ghes |
396 | + .minimum_version_id = 1, | ||
397 | + .fields = (VMStateField[]) { | ||
398 | + VMSTATE_UINT32_ARRAY(regs, AwH3ClockCtlState, AW_H3_CCU_REGS_NUM), | ||
399 | + VMSTATE_END_OF_LIST() | ||
400 | + } | ||
401 | +}; | ||
402 | + | ||
403 | +static void allwinner_h3_ccu_class_init(ObjectClass *klass, void *data) | ||
404 | +{ | ||
405 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
406 | + | ||
407 | + dc->reset = allwinner_h3_ccu_reset; | ||
408 | + dc->vmsd = &allwinner_h3_ccu_vmstate; | ||
409 | +} | ||
410 | + | ||
411 | +static const TypeInfo allwinner_h3_ccu_info = { | ||
412 | + .name = TYPE_AW_H3_CCU, | ||
413 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
414 | + .instance_init = allwinner_h3_ccu_init, | ||
415 | + .instance_size = sizeof(AwH3ClockCtlState), | ||
416 | + .class_init = allwinner_h3_ccu_class_init, | ||
417 | +}; | ||
418 | + | ||
419 | +static void allwinner_h3_ccu_register(void) | ||
420 | +{ | ||
421 | + type_register_static(&allwinner_h3_ccu_info); | ||
422 | +} | ||
423 | + | ||
424 | +type_init(allwinner_h3_ccu_register) | ||
425 | -- | 142 | -- |
426 | 2.20.1 | 143 | 2.20.1 |
427 | 144 | ||
428 | 145 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Allwinner System-on-Chips usually contain a Real Time Clock (RTC) | 3 | This patch builds error_block_address and read_ack_register fields |
4 | for non-volatile system date and time keeping. This commit adds a generic | 4 | in hardware errors table , the error_block_address points to Generic |
5 | Allwinner RTC device that supports the RTC devices found in Allwinner SoC | 5 | Error Status Block(GESB) via bios_linker. The max size for one GESB |
6 | family sun4i (A10), sun7i (A20) and sun6i and newer (A31, H2+, H3, etc). | 6 | is 1kb, For more detailed information, please refer to |
7 | The following RTC functionality and features are implemented: | 7 | document: docs/specs/acpi_hest_ghes.rst |
8 | 8 | ||
9 | * Year-Month-Day read/write | 9 | Now we only support one Error source, if necessary, we can extend to |
10 | * Hour-Minute-Second read/write | 10 | support more. |
11 | * General Purpose storage | 11 | |
12 | 12 | Suggested-by: Laszlo Ersek <lersek@redhat.com> | |
13 | The following boards are extended with the RTC device: | 13 | Signed-off-by: Xiang Zheng <zhengxiang9@huawei.com> |
14 | 14 | Reviewed-by: Jonathan Cameron <Jonathan.Cameron@huawei.com> | |
15 | * Cubieboard (hw/arm/cubieboard.c) | 15 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> |
16 | * Orange Pi PC (hw/arm/orangepi.c) | 16 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> |
17 | 17 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | |
18 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 18 | Message-id: 20200512030609.19593-5-gengdongjiu@huawei.com |
19 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
20 | Message-id: 20200311221854.30370-13-nieklinnenbank@gmail.com | ||
21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
22 | --- | 20 | --- |
23 | hw/rtc/Makefile.objs | 1 + | 21 | default-configs/arm-softmmu.mak | 1 + |
24 | include/hw/arm/allwinner-a10.h | 2 + | 22 | include/hw/acpi/aml-build.h | 1 + |
25 | include/hw/arm/allwinner-h3.h | 3 + | 23 | include/hw/acpi/ghes.h | 28 +++++++++++ |
26 | include/hw/rtc/allwinner-rtc.h | 134 +++++++++++ | 24 | hw/acpi/aml-build.c | 2 + |
27 | hw/arm/allwinner-a10.c | 8 + | 25 | hw/acpi/ghes.c | 89 +++++++++++++++++++++++++++++++++ |
28 | hw/arm/allwinner-h3.c | 9 +- | 26 | hw/arm/virt-acpi-build.c | 5 ++ |
29 | hw/rtc/allwinner-rtc.c | 411 +++++++++++++++++++++++++++++++++ | 27 | hw/acpi/Kconfig | 4 ++ |
30 | hw/rtc/trace-events | 4 + | 28 | hw/acpi/Makefile.objs | 1 + |
31 | 8 files changed, 571 insertions(+), 1 deletion(-) | 29 | 8 files changed, 131 insertions(+) |
32 | create mode 100644 include/hw/rtc/allwinner-rtc.h | 30 | create mode 100644 include/hw/acpi/ghes.h |
33 | create mode 100644 hw/rtc/allwinner-rtc.c | 31 | create mode 100644 hw/acpi/ghes.c |
34 | 32 | ||
35 | diff --git a/hw/rtc/Makefile.objs b/hw/rtc/Makefile.objs | 33 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak |
36 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
37 | --- a/hw/rtc/Makefile.objs | 35 | --- a/default-configs/arm-softmmu.mak |
38 | +++ b/hw/rtc/Makefile.objs | 36 | +++ b/default-configs/arm-softmmu.mak |
39 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_MC146818RTC) += mc146818rtc.o | 37 | @@ -XXX,XX +XXX,XX @@ CONFIG_FSL_IMX7=y |
40 | common-obj-$(CONFIG_SUN4V_RTC) += sun4v-rtc.o | 38 | CONFIG_FSL_IMX6UL=y |
41 | common-obj-$(CONFIG_ASPEED_SOC) += aspeed_rtc.o | 39 | CONFIG_SEMIHOSTING=y |
42 | common-obj-$(CONFIG_GOLDFISH_RTC) += goldfish_rtc.o | 40 | CONFIG_ALLWINNER_H3=y |
43 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-rtc.o | 41 | +CONFIG_ACPI_APEI=y |
44 | diff --git a/include/hw/arm/allwinner-a10.h b/include/hw/arm/allwinner-a10.h | 42 | diff --git a/include/hw/acpi/aml-build.h b/include/hw/acpi/aml-build.h |
45 | index XXXXXXX..XXXXXXX 100644 | 43 | index XXXXXXX..XXXXXXX 100644 |
46 | --- a/include/hw/arm/allwinner-a10.h | 44 | --- a/include/hw/acpi/aml-build.h |
47 | +++ b/include/hw/arm/allwinner-a10.h | 45 | +++ b/include/hw/acpi/aml-build.h |
48 | @@ -XXX,XX +XXX,XX @@ | 46 | @@ -XXX,XX +XXX,XX @@ struct AcpiBuildTables { |
49 | #include "hw/ide/ahci.h" | 47 | GArray *rsdp; |
50 | #include "hw/usb/hcd-ohci.h" | 48 | GArray *tcpalog; |
51 | #include "hw/usb/hcd-ehci.h" | 49 | GArray *vmgenid; |
52 | +#include "hw/rtc/allwinner-rtc.h" | 50 | + GArray *hardware_errors; |
53 | 51 | BIOSLinker *linker; | |
54 | #include "target/arm/cpu.h" | 52 | } AcpiBuildTables; |
55 | 53 | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwA10State { | 54 | diff --git a/include/hw/acpi/ghes.h b/include/hw/acpi/ghes.h |
57 | AwEmacState emac; | ||
58 | AllwinnerAHCIState sata; | ||
59 | AwSdHostState mmc0; | ||
60 | + AwRtcState rtc; | ||
61 | MemoryRegion sram_a; | ||
62 | EHCISysBusState ehci[AW_A10_NUM_USB]; | ||
63 | OHCISysBusState ohci[AW_A10_NUM_USB]; | ||
64 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
65 | index XXXXXXX..XXXXXXX 100644 | ||
66 | --- a/include/hw/arm/allwinner-h3.h | ||
67 | +++ b/include/hw/arm/allwinner-h3.h | ||
68 | @@ -XXX,XX +XXX,XX @@ | ||
69 | #include "hw/misc/allwinner-sid.h" | ||
70 | #include "hw/sd/allwinner-sdhost.h" | ||
71 | #include "hw/net/allwinner-sun8i-emac.h" | ||
72 | +#include "hw/rtc/allwinner-rtc.h" | ||
73 | #include "target/arm/cpu.h" | ||
74 | #include "sysemu/block-backend.h" | ||
75 | |||
76 | @@ -XXX,XX +XXX,XX @@ enum { | ||
77 | AW_H3_GIC_CPU, | ||
78 | AW_H3_GIC_HYP, | ||
79 | AW_H3_GIC_VCPU, | ||
80 | + AW_H3_RTC, | ||
81 | AW_H3_CPUCFG, | ||
82 | AW_H3_SDRAM | ||
83 | }; | ||
84 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
85 | AwSidState sid; | ||
86 | AwSdHostState mmc0; | ||
87 | AwSun8iEmacState emac; | ||
88 | + AwRtcState rtc; | ||
89 | GICState gic; | ||
90 | MemoryRegion sram_a1; | ||
91 | MemoryRegion sram_a2; | ||
92 | diff --git a/include/hw/rtc/allwinner-rtc.h b/include/hw/rtc/allwinner-rtc.h | ||
93 | new file mode 100644 | 55 | new file mode 100644 |
94 | index XXXXXXX..XXXXXXX | 56 | index XXXXXXX..XXXXXXX |
95 | --- /dev/null | 57 | --- /dev/null |
96 | +++ b/include/hw/rtc/allwinner-rtc.h | 58 | +++ b/include/hw/acpi/ghes.h |
97 | @@ -XXX,XX +XXX,XX @@ | 59 | @@ -XXX,XX +XXX,XX @@ |
98 | +/* | 60 | +/* |
99 | + * Allwinner Real Time Clock emulation | 61 | + * Support for generating APEI tables and recording CPER for Guests |
100 | + * | 62 | + * |
101 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | 63 | + * Copyright (c) 2020 HUAWEI TECHNOLOGIES CO., LTD. |
102 | + * | 64 | + * |
103 | + * This program is free software: you can redistribute it and/or modify | 65 | + * Author: Dongjiu Geng <gengdongjiu@huawei.com> |
66 | + * | ||
67 | + * This program is free software; you can redistribute it and/or modify | ||
104 | + * it under the terms of the GNU General Public License as published by | 68 | + * it under the terms of the GNU General Public License as published by |
105 | + * the Free Software Foundation, either version 2 of the License, or | 69 | + * the Free Software Foundation; either version 2 of the License, or |
106 | + * (at your option) any later version. | 70 | + * (at your option) any later version. |
107 | + * | 71 | + |
108 | + * This program is distributed in the hope that it will be useful, | 72 | + * This program is distributed in the hope that it will be useful, |
109 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 73 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
110 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 74 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
111 | + * GNU General Public License for more details. | 75 | + * GNU General Public License for more details. |
112 | + * | 76 | + |
113 | + * You should have received a copy of the GNU General Public License | 77 | + * You should have received a copy of the GNU General Public License along |
114 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | 78 | + * with this program; if not, see <http://www.gnu.org/licenses/>. |
115 | + */ | 79 | + */ |
116 | + | 80 | + |
117 | +#ifndef HW_MISC_ALLWINNER_RTC_H | 81 | +#ifndef ACPI_GHES_H |
118 | +#define HW_MISC_ALLWINNER_RTC_H | 82 | +#define ACPI_GHES_H |
119 | + | 83 | + |
120 | +#include "qom/object.h" | 84 | +#include "hw/acpi/bios-linker-loader.h" |
121 | +#include "hw/sysbus.h" | 85 | + |
122 | + | 86 | +void build_ghes_error_table(GArray *hardware_errors, BIOSLinker *linker); |
123 | +/** | 87 | +#endif |
124 | + * Constants | 88 | diff --git a/hw/acpi/aml-build.c b/hw/acpi/aml-build.c |
125 | + * @{ | 89 | index XXXXXXX..XXXXXXX 100644 |
126 | + */ | 90 | --- a/hw/acpi/aml-build.c |
127 | + | 91 | +++ b/hw/acpi/aml-build.c |
128 | +/** Highest register address used by RTC device */ | 92 | @@ -XXX,XX +XXX,XX @@ void acpi_build_tables_init(AcpiBuildTables *tables) |
129 | +#define AW_RTC_REGS_MAXADDR (0x200) | 93 | tables->table_data = g_array_new(false, true /* clear */, 1); |
130 | + | 94 | tables->tcpalog = g_array_new(false, true /* clear */, 1); |
131 | +/** Total number of known registers */ | 95 | tables->vmgenid = g_array_new(false, true /* clear */, 1); |
132 | +#define AW_RTC_REGS_NUM (AW_RTC_REGS_MAXADDR / sizeof(uint32_t)) | 96 | + tables->hardware_errors = g_array_new(false, true /* clear */, 1); |
133 | + | 97 | tables->linker = bios_linker_loader_init(); |
134 | +/** @} */ | ||
135 | + | ||
136 | +/** | ||
137 | + * Object model types | ||
138 | + * @{ | ||
139 | + */ | ||
140 | + | ||
141 | +/** Generic Allwinner RTC device (abstract) */ | ||
142 | +#define TYPE_AW_RTC "allwinner-rtc" | ||
143 | + | ||
144 | +/** Allwinner RTC sun4i family (A10, A12) */ | ||
145 | +#define TYPE_AW_RTC_SUN4I TYPE_AW_RTC "-sun4i" | ||
146 | + | ||
147 | +/** Allwinner RTC sun6i family and newer (A31, H2+, H3, etc) */ | ||
148 | +#define TYPE_AW_RTC_SUN6I TYPE_AW_RTC "-sun6i" | ||
149 | + | ||
150 | +/** Allwinner RTC sun7i family (A20) */ | ||
151 | +#define TYPE_AW_RTC_SUN7I TYPE_AW_RTC "-sun7i" | ||
152 | + | ||
153 | +/** @} */ | ||
154 | + | ||
155 | +/** | ||
156 | + * Object model macros | ||
157 | + * @{ | ||
158 | + */ | ||
159 | + | ||
160 | +#define AW_RTC(obj) \ | ||
161 | + OBJECT_CHECK(AwRtcState, (obj), TYPE_AW_RTC) | ||
162 | +#define AW_RTC_CLASS(klass) \ | ||
163 | + OBJECT_CLASS_CHECK(AwRtcClass, (klass), TYPE_AW_RTC) | ||
164 | +#define AW_RTC_GET_CLASS(obj) \ | ||
165 | + OBJECT_GET_CLASS(AwRtcClass, (obj), TYPE_AW_RTC) | ||
166 | + | ||
167 | +/** @} */ | ||
168 | + | ||
169 | +/** | ||
170 | + * Allwinner RTC per-object instance state. | ||
171 | + */ | ||
172 | +typedef struct AwRtcState { | ||
173 | + /*< private >*/ | ||
174 | + SysBusDevice parent_obj; | ||
175 | + /*< public >*/ | ||
176 | + | ||
177 | + /** | ||
178 | + * Actual year represented by the device when year counter is zero | ||
179 | + * | ||
180 | + * Can be overridden by the user using the corresponding 'base-year' | ||
181 | + * property. The base year used by the target OS driver can vary, for | ||
182 | + * example the Linux driver for sun6i uses 1970 while NetBSD uses 2000. | ||
183 | + */ | ||
184 | + int base_year; | ||
185 | + | ||
186 | + /** Maps I/O registers in physical memory */ | ||
187 | + MemoryRegion iomem; | ||
188 | + | ||
189 | + /** Array of hardware registers */ | ||
190 | + uint32_t regs[AW_RTC_REGS_NUM]; | ||
191 | + | ||
192 | +} AwRtcState; | ||
193 | + | ||
194 | +/** | ||
195 | + * Allwinner RTC class-level struct. | ||
196 | + * | ||
197 | + * This struct is filled by each sunxi device specific code | ||
198 | + * such that the generic code can use this struct to support | ||
199 | + * all devices. | ||
200 | + */ | ||
201 | +typedef struct AwRtcClass { | ||
202 | + /*< private >*/ | ||
203 | + SysBusDeviceClass parent_class; | ||
204 | + /*< public >*/ | ||
205 | + | ||
206 | + /** Defines device specific register map */ | ||
207 | + const uint8_t *regmap; | ||
208 | + | ||
209 | + /** Size of the regmap in bytes */ | ||
210 | + size_t regmap_size; | ||
211 | + | ||
212 | + /** | ||
213 | + * Read device specific register | ||
214 | + * | ||
215 | + * @offset: register offset to read | ||
216 | + * @return true if register read successful, false otherwise | ||
217 | + */ | ||
218 | + bool (*read)(AwRtcState *s, uint32_t offset); | ||
219 | + | ||
220 | + /** | ||
221 | + * Write device specific register | ||
222 | + * | ||
223 | + * @offset: register offset to write | ||
224 | + * @data: value to set in register | ||
225 | + * @return true if register write successful, false otherwise | ||
226 | + */ | ||
227 | + bool (*write)(AwRtcState *s, uint32_t offset, uint32_t data); | ||
228 | + | ||
229 | +} AwRtcClass; | ||
230 | + | ||
231 | +#endif /* HW_MISC_ALLWINNER_RTC_H */ | ||
232 | diff --git a/hw/arm/allwinner-a10.c b/hw/arm/allwinner-a10.c | ||
233 | index XXXXXXX..XXXXXXX 100644 | ||
234 | --- a/hw/arm/allwinner-a10.c | ||
235 | +++ b/hw/arm/allwinner-a10.c | ||
236 | @@ -XXX,XX +XXX,XX @@ | ||
237 | #define AW_A10_EHCI_BASE 0x01c14000 | ||
238 | #define AW_A10_OHCI_BASE 0x01c14400 | ||
239 | #define AW_A10_SATA_BASE 0x01c18000 | ||
240 | +#define AW_A10_RTC_BASE 0x01c20d00 | ||
241 | |||
242 | static void aw_a10_init(Object *obj) | ||
243 | { | ||
244 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_init(Object *obj) | ||
245 | |||
246 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
247 | TYPE_AW_SDHOST_SUN4I); | ||
248 | + | ||
249 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
250 | + TYPE_AW_RTC_SUN4I); | ||
251 | } | 98 | } |
252 | 99 | ||
253 | static void aw_a10_realize(DeviceState *dev, Error **errp) | 100 | @@ -XXX,XX +XXX,XX @@ void acpi_build_tables_cleanup(AcpiBuildTables *tables, bool mfre) |
254 | @@ -XXX,XX +XXX,XX @@ static void aw_a10_realize(DeviceState *dev, Error **errp) | 101 | g_array_free(tables->table_data, true); |
255 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); | 102 | g_array_free(tables->tcpalog, mfre); |
256 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | 103 | g_array_free(tables->vmgenid, mfre); |
257 | "sd-bus", &error_abort); | 104 | + g_array_free(tables->hardware_errors, mfre); |
258 | + | ||
259 | + /* RTC */ | ||
260 | + qdev_init_nofail(DEVICE(&s->rtc)); | ||
261 | + sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); | ||
262 | } | 105 | } |
263 | 106 | ||
264 | static void aw_a10_class_init(ObjectClass *oc, void *data) | 107 | /* |
265 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | 108 | diff --git a/hw/acpi/ghes.c b/hw/acpi/ghes.c |
266 | index XXXXXXX..XXXXXXX 100644 | ||
267 | --- a/hw/arm/allwinner-h3.c | ||
268 | +++ b/hw/arm/allwinner-h3.c | ||
269 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
270 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
271 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
272 | [AW_H3_GIC_VCPU] = 0x01c86000, | ||
273 | + [AW_H3_RTC] = 0x01f00000, | ||
274 | [AW_H3_CPUCFG] = 0x01f01c00, | ||
275 | [AW_H3_SDRAM] = 0x40000000 | ||
276 | }; | ||
277 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
278 | { "csi", 0x01cb0000, 320 * KiB }, | ||
279 | { "tve", 0x01e00000, 64 * KiB }, | ||
280 | { "hdmi", 0x01ee0000, 128 * KiB }, | ||
281 | - { "rtc", 0x01f00000, 1 * KiB }, | ||
282 | { "r_timer", 0x01f00800, 1 * KiB }, | ||
283 | { "r_intc", 0x01f00c00, 1 * KiB }, | ||
284 | { "r_wdog", 0x01f01000, 1 * KiB }, | ||
285 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
286 | "ram-addr", &error_abort); | ||
287 | object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
288 | "ram-size", &error_abort); | ||
289 | + | ||
290 | + sysbus_init_child_obj(obj, "rtc", &s->rtc, sizeof(s->rtc), | ||
291 | + TYPE_AW_RTC_SUN6I); | ||
292 | } | ||
293 | |||
294 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
295 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
296 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); | ||
297 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); | ||
298 | |||
299 | + /* RTC */ | ||
300 | + qdev_init_nofail(DEVICE(&s->rtc)); | ||
301 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, s->memmap[AW_H3_RTC]); | ||
302 | + | ||
303 | /* Unimplemented devices */ | ||
304 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
305 | create_unimplemented_device(unimplemented[i].device_name, | ||
306 | diff --git a/hw/rtc/allwinner-rtc.c b/hw/rtc/allwinner-rtc.c | ||
307 | new file mode 100644 | 109 | new file mode 100644 |
308 | index XXXXXXX..XXXXXXX | 110 | index XXXXXXX..XXXXXXX |
309 | --- /dev/null | 111 | --- /dev/null |
310 | +++ b/hw/rtc/allwinner-rtc.c | 112 | +++ b/hw/acpi/ghes.c |
311 | @@ -XXX,XX +XXX,XX @@ | 113 | @@ -XXX,XX +XXX,XX @@ |
312 | +/* | 114 | +/* |
313 | + * Allwinner Real Time Clock emulation | 115 | + * Support for generating APEI tables and recording CPER for Guests |
314 | + * | 116 | + * |
315 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | 117 | + * Copyright (c) 2020 HUAWEI TECHNOLOGIES CO., LTD. |
316 | + * | 118 | + * |
317 | + * This program is free software: you can redistribute it and/or modify | 119 | + * Author: Dongjiu Geng <gengdongjiu@huawei.com> |
120 | + * | ||
121 | + * This program is free software; you can redistribute it and/or modify | ||
318 | + * it under the terms of the GNU General Public License as published by | 122 | + * it under the terms of the GNU General Public License as published by |
319 | + * the Free Software Foundation, either version 2 of the License, or | 123 | + * the Free Software Foundation; either version 2 of the License, or |
320 | + * (at your option) any later version. | 124 | + * (at your option) any later version. |
321 | + * | 125 | + |
322 | + * This program is distributed in the hope that it will be useful, | 126 | + * This program is distributed in the hope that it will be useful, |
323 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 127 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of |
324 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 128 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
325 | + * GNU General Public License for more details. | 129 | + * GNU General Public License for more details. |
326 | + * | 130 | + |
327 | + * You should have received a copy of the GNU General Public License | 131 | + * You should have received a copy of the GNU General Public License along |
328 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | 132 | + * with this program; if not, see <http://www.gnu.org/licenses/>. |
329 | + */ | 133 | + */ |
330 | + | 134 | + |
331 | +#include "qemu/osdep.h" | 135 | +#include "qemu/osdep.h" |
332 | +#include "qemu/units.h" | 136 | +#include "qemu/units.h" |
333 | +#include "hw/sysbus.h" | 137 | +#include "hw/acpi/ghes.h" |
334 | +#include "migration/vmstate.h" | 138 | +#include "hw/acpi/aml-build.h" |
335 | +#include "qemu/log.h" | 139 | + |
336 | +#include "qemu/module.h" | 140 | +#define ACPI_GHES_ERRORS_FW_CFG_FILE "etc/hardware_errors" |
337 | +#include "qemu-common.h" | 141 | +#define ACPI_GHES_DATA_ADDR_FW_CFG_FILE "etc/hardware_errors_addr" |
338 | +#include "hw/qdev-properties.h" | 142 | + |
339 | +#include "hw/rtc/allwinner-rtc.h" | 143 | +/* The max size in bytes for one error block */ |
340 | +#include "trace.h" | 144 | +#define ACPI_GHES_MAX_RAW_DATA_LENGTH (1 * KiB) |
341 | + | 145 | + |
342 | +/* RTC registers */ | 146 | +/* Now only support ARMv8 SEA notification type error source */ |
343 | +enum { | 147 | +#define ACPI_GHES_ERROR_SOURCE_COUNT 1 |
344 | + REG_LOSC = 1, /* Low Oscillator Control */ | 148 | + |
345 | + REG_YYMMDD, /* RTC Year-Month-Day */ | 149 | +/* |
346 | + REG_HHMMSS, /* RTC Hour-Minute-Second */ | 150 | + * Build table for the hardware error fw_cfg blob. |
347 | + REG_ALARM1_WKHHMMSS, /* Alarm1 Week Hour-Minute-Second */ | 151 | + * Initialize "etc/hardware_errors" and "etc/hardware_errors_addr" fw_cfg blobs. |
348 | + REG_ALARM1_EN, /* Alarm1 Enable */ | 152 | + * See docs/specs/acpi_hest_ghes.rst for blobs format. |
349 | + REG_ALARM1_IRQ_EN, /* Alarm1 IRQ Enable */ | 153 | + */ |
350 | + REG_ALARM1_IRQ_STA, /* Alarm1 IRQ Status */ | 154 | +void build_ghes_error_table(GArray *hardware_errors, BIOSLinker *linker) |
351 | + REG_GP0, /* General Purpose Register 0 */ | ||
352 | + REG_GP1, /* General Purpose Register 1 */ | ||
353 | + REG_GP2, /* General Purpose Register 2 */ | ||
354 | + REG_GP3, /* General Purpose Register 3 */ | ||
355 | + | ||
356 | + /* sun4i registers */ | ||
357 | + REG_ALARM1_DDHHMMSS, /* Alarm1 Day Hour-Minute-Second */ | ||
358 | + REG_CPUCFG, /* CPU Configuration Register */ | ||
359 | + | ||
360 | + /* sun6i registers */ | ||
361 | + REG_LOSC_AUTOSTA, /* LOSC Auto Switch Status */ | ||
362 | + REG_INT_OSC_PRE, /* Internal OSC Clock Prescaler */ | ||
363 | + REG_ALARM0_COUNTER, /* Alarm0 Counter */ | ||
364 | + REG_ALARM0_CUR_VLU, /* Alarm0 Counter Current Value */ | ||
365 | + REG_ALARM0_ENABLE, /* Alarm0 Enable */ | ||
366 | + REG_ALARM0_IRQ_EN, /* Alarm0 IRQ Enable */ | ||
367 | + REG_ALARM0_IRQ_STA, /* Alarm0 IRQ Status */ | ||
368 | + REG_ALARM_CONFIG, /* Alarm Config */ | ||
369 | + REG_LOSC_OUT_GATING, /* LOSC Output Gating Register */ | ||
370 | + REG_GP4, /* General Purpose Register 4 */ | ||
371 | + REG_GP5, /* General Purpose Register 5 */ | ||
372 | + REG_GP6, /* General Purpose Register 6 */ | ||
373 | + REG_GP7, /* General Purpose Register 7 */ | ||
374 | + REG_RTC_DBG, /* RTC Debug Register */ | ||
375 | + REG_GPL_HOLD_OUT, /* GPL Hold Output Register */ | ||
376 | + REG_VDD_RTC, /* VDD RTC Regulate Register */ | ||
377 | + REG_IC_CHARA, /* IC Characteristics Register */ | ||
378 | +}; | ||
379 | + | ||
380 | +/* RTC register flags */ | ||
381 | +enum { | ||
382 | + REG_LOSC_YMD = (1 << 7), | ||
383 | + REG_LOSC_HMS = (1 << 8), | ||
384 | +}; | ||
385 | + | ||
386 | +/* RTC sun4i register map (offset to name) */ | ||
387 | +const uint8_t allwinner_rtc_sun4i_regmap[] = { | ||
388 | + [0x0000] = REG_LOSC, | ||
389 | + [0x0004] = REG_YYMMDD, | ||
390 | + [0x0008] = REG_HHMMSS, | ||
391 | + [0x000C] = REG_ALARM1_DDHHMMSS, | ||
392 | + [0x0010] = REG_ALARM1_WKHHMMSS, | ||
393 | + [0x0014] = REG_ALARM1_EN, | ||
394 | + [0x0018] = REG_ALARM1_IRQ_EN, | ||
395 | + [0x001C] = REG_ALARM1_IRQ_STA, | ||
396 | + [0x0020] = REG_GP0, | ||
397 | + [0x0024] = REG_GP1, | ||
398 | + [0x0028] = REG_GP2, | ||
399 | + [0x002C] = REG_GP3, | ||
400 | + [0x003C] = REG_CPUCFG, | ||
401 | +}; | ||
402 | + | ||
403 | +/* RTC sun6i register map (offset to name) */ | ||
404 | +const uint8_t allwinner_rtc_sun6i_regmap[] = { | ||
405 | + [0x0000] = REG_LOSC, | ||
406 | + [0x0004] = REG_LOSC_AUTOSTA, | ||
407 | + [0x0008] = REG_INT_OSC_PRE, | ||
408 | + [0x0010] = REG_YYMMDD, | ||
409 | + [0x0014] = REG_HHMMSS, | ||
410 | + [0x0020] = REG_ALARM0_COUNTER, | ||
411 | + [0x0024] = REG_ALARM0_CUR_VLU, | ||
412 | + [0x0028] = REG_ALARM0_ENABLE, | ||
413 | + [0x002C] = REG_ALARM0_IRQ_EN, | ||
414 | + [0x0030] = REG_ALARM0_IRQ_STA, | ||
415 | + [0x0040] = REG_ALARM1_WKHHMMSS, | ||
416 | + [0x0044] = REG_ALARM1_EN, | ||
417 | + [0x0048] = REG_ALARM1_IRQ_EN, | ||
418 | + [0x004C] = REG_ALARM1_IRQ_STA, | ||
419 | + [0x0050] = REG_ALARM_CONFIG, | ||
420 | + [0x0060] = REG_LOSC_OUT_GATING, | ||
421 | + [0x0100] = REG_GP0, | ||
422 | + [0x0104] = REG_GP1, | ||
423 | + [0x0108] = REG_GP2, | ||
424 | + [0x010C] = REG_GP3, | ||
425 | + [0x0110] = REG_GP4, | ||
426 | + [0x0114] = REG_GP5, | ||
427 | + [0x0118] = REG_GP6, | ||
428 | + [0x011C] = REG_GP7, | ||
429 | + [0x0170] = REG_RTC_DBG, | ||
430 | + [0x0180] = REG_GPL_HOLD_OUT, | ||
431 | + [0x0190] = REG_VDD_RTC, | ||
432 | + [0x01F0] = REG_IC_CHARA, | ||
433 | +}; | ||
434 | + | ||
435 | +static bool allwinner_rtc_sun4i_read(AwRtcState *s, uint32_t offset) | ||
436 | +{ | 155 | +{ |
437 | + /* no sun4i specific registers currently implemented */ | 156 | + int i, error_status_block_offset; |
438 | + return false; | 157 | + |
158 | + /* Build error_block_address */ | ||
159 | + for (i = 0; i < ACPI_GHES_ERROR_SOURCE_COUNT; i++) { | ||
160 | + build_append_int_noprefix(hardware_errors, 0, sizeof(uint64_t)); | ||
161 | + } | ||
162 | + | ||
163 | + /* Build read_ack_register */ | ||
164 | + for (i = 0; i < ACPI_GHES_ERROR_SOURCE_COUNT; i++) { | ||
165 | + /* | ||
166 | + * Initialize the value of read_ack_register to 1, so GHES can be | ||
167 | + * writeable after (re)boot. | ||
168 | + * ACPI 6.2: 18.3.2.8 Generic Hardware Error Source version 2 | ||
169 | + * (GHESv2 - Type 10) | ||
170 | + */ | ||
171 | + build_append_int_noprefix(hardware_errors, 1, sizeof(uint64_t)); | ||
172 | + } | ||
173 | + | ||
174 | + /* Generic Error Status Block offset in the hardware error fw_cfg blob */ | ||
175 | + error_status_block_offset = hardware_errors->len; | ||
176 | + | ||
177 | + /* Reserve space for Error Status Data Block */ | ||
178 | + acpi_data_push(hardware_errors, | ||
179 | + ACPI_GHES_MAX_RAW_DATA_LENGTH * ACPI_GHES_ERROR_SOURCE_COUNT); | ||
180 | + | ||
181 | + /* Tell guest firmware to place hardware_errors blob into RAM */ | ||
182 | + bios_linker_loader_alloc(linker, ACPI_GHES_ERRORS_FW_CFG_FILE, | ||
183 | + hardware_errors, sizeof(uint64_t), false); | ||
184 | + | ||
185 | + for (i = 0; i < ACPI_GHES_ERROR_SOURCE_COUNT; i++) { | ||
186 | + /* | ||
187 | + * Tell firmware to patch error_block_address entries to point to | ||
188 | + * corresponding "Generic Error Status Block" | ||
189 | + */ | ||
190 | + bios_linker_loader_add_pointer(linker, | ||
191 | + ACPI_GHES_ERRORS_FW_CFG_FILE, sizeof(uint64_t) * i, | ||
192 | + sizeof(uint64_t), ACPI_GHES_ERRORS_FW_CFG_FILE, | ||
193 | + error_status_block_offset + i * ACPI_GHES_MAX_RAW_DATA_LENGTH); | ||
194 | + } | ||
195 | + | ||
196 | + /* | ||
197 | + * tell firmware to write hardware_errors GPA into | ||
198 | + * hardware_errors_addr fw_cfg, once the former has been initialized. | ||
199 | + */ | ||
200 | + bios_linker_loader_write_pointer(linker, ACPI_GHES_DATA_ADDR_FW_CFG_FILE, | ||
201 | + 0, sizeof(uint64_t), ACPI_GHES_ERRORS_FW_CFG_FILE, 0); | ||
439 | +} | 202 | +} |
440 | + | 203 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c |
441 | +static bool allwinner_rtc_sun4i_write(AwRtcState *s, uint32_t offset, | 204 | index XXXXXXX..XXXXXXX 100644 |
442 | + uint32_t data) | 205 | --- a/hw/arm/virt-acpi-build.c |
443 | +{ | 206 | +++ b/hw/arm/virt-acpi-build.c |
444 | + /* no sun4i specific registers currently implemented */ | ||
445 | + return false; | ||
446 | +} | ||
447 | + | ||
448 | +static bool allwinner_rtc_sun6i_read(AwRtcState *s, uint32_t offset) | ||
449 | +{ | ||
450 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
451 | + | ||
452 | + switch (c->regmap[offset]) { | ||
453 | + case REG_GP4: /* General Purpose Register 4 */ | ||
454 | + case REG_GP5: /* General Purpose Register 5 */ | ||
455 | + case REG_GP6: /* General Purpose Register 6 */ | ||
456 | + case REG_GP7: /* General Purpose Register 7 */ | ||
457 | + return true; | ||
458 | + default: | ||
459 | + break; | ||
460 | + } | ||
461 | + return false; | ||
462 | +} | ||
463 | + | ||
464 | +static bool allwinner_rtc_sun6i_write(AwRtcState *s, uint32_t offset, | ||
465 | + uint32_t data) | ||
466 | +{ | ||
467 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
468 | + | ||
469 | + switch (c->regmap[offset]) { | ||
470 | + case REG_GP4: /* General Purpose Register 4 */ | ||
471 | + case REG_GP5: /* General Purpose Register 5 */ | ||
472 | + case REG_GP6: /* General Purpose Register 6 */ | ||
473 | + case REG_GP7: /* General Purpose Register 7 */ | ||
474 | + return true; | ||
475 | + default: | ||
476 | + break; | ||
477 | + } | ||
478 | + return false; | ||
479 | +} | ||
480 | + | ||
481 | +static uint64_t allwinner_rtc_read(void *opaque, hwaddr offset, | ||
482 | + unsigned size) | ||
483 | +{ | ||
484 | + AwRtcState *s = AW_RTC(opaque); | ||
485 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
486 | + uint64_t val = 0; | ||
487 | + | ||
488 | + if (offset >= c->regmap_size) { | ||
489 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
490 | + __func__, (uint32_t)offset); | ||
491 | + return 0; | ||
492 | + } | ||
493 | + | ||
494 | + if (!c->regmap[offset]) { | ||
495 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", | ||
496 | + __func__, (uint32_t)offset); | ||
497 | + return 0; | ||
498 | + } | ||
499 | + | ||
500 | + switch (c->regmap[offset]) { | ||
501 | + case REG_LOSC: /* Low Oscillator Control */ | ||
502 | + val = s->regs[REG_LOSC]; | ||
503 | + s->regs[REG_LOSC] &= ~(REG_LOSC_YMD | REG_LOSC_HMS); | ||
504 | + break; | ||
505 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | ||
506 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | ||
507 | + case REG_GP0: /* General Purpose Register 0 */ | ||
508 | + case REG_GP1: /* General Purpose Register 1 */ | ||
509 | + case REG_GP2: /* General Purpose Register 2 */ | ||
510 | + case REG_GP3: /* General Purpose Register 3 */ | ||
511 | + val = s->regs[c->regmap[offset]]; | ||
512 | + break; | ||
513 | + default: | ||
514 | + if (!c->read(s, offset)) { | ||
515 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
516 | + __func__, (uint32_t)offset); | ||
517 | + } | ||
518 | + val = s->regs[c->regmap[offset]]; | ||
519 | + break; | ||
520 | + } | ||
521 | + | ||
522 | + trace_allwinner_rtc_read(offset, val); | ||
523 | + return val; | ||
524 | +} | ||
525 | + | ||
526 | +static void allwinner_rtc_write(void *opaque, hwaddr offset, | ||
527 | + uint64_t val, unsigned size) | ||
528 | +{ | ||
529 | + AwRtcState *s = AW_RTC(opaque); | ||
530 | + const AwRtcClass *c = AW_RTC_GET_CLASS(s); | ||
531 | + | ||
532 | + if (offset >= c->regmap_size) { | ||
533 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
534 | + __func__, (uint32_t)offset); | ||
535 | + return; | ||
536 | + } | ||
537 | + | ||
538 | + if (!c->regmap[offset]) { | ||
539 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid register 0x%04x\n", | ||
540 | + __func__, (uint32_t)offset); | ||
541 | + return; | ||
542 | + } | ||
543 | + | ||
544 | + trace_allwinner_rtc_write(offset, val); | ||
545 | + | ||
546 | + switch (c->regmap[offset]) { | ||
547 | + case REG_YYMMDD: /* RTC Year-Month-Day */ | ||
548 | + s->regs[REG_YYMMDD] = val; | ||
549 | + s->regs[REG_LOSC] |= REG_LOSC_YMD; | ||
550 | + break; | ||
551 | + case REG_HHMMSS: /* RTC Hour-Minute-Second */ | ||
552 | + s->regs[REG_HHMMSS] = val; | ||
553 | + s->regs[REG_LOSC] |= REG_LOSC_HMS; | ||
554 | + break; | ||
555 | + case REG_GP0: /* General Purpose Register 0 */ | ||
556 | + case REG_GP1: /* General Purpose Register 1 */ | ||
557 | + case REG_GP2: /* General Purpose Register 2 */ | ||
558 | + case REG_GP3: /* General Purpose Register 3 */ | ||
559 | + s->regs[c->regmap[offset]] = val; | ||
560 | + break; | ||
561 | + default: | ||
562 | + if (!c->write(s, offset, val)) { | ||
563 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register 0x%04x\n", | ||
564 | + __func__, (uint32_t)offset); | ||
565 | + } | ||
566 | + break; | ||
567 | + } | ||
568 | +} | ||
569 | + | ||
570 | +static const MemoryRegionOps allwinner_rtc_ops = { | ||
571 | + .read = allwinner_rtc_read, | ||
572 | + .write = allwinner_rtc_write, | ||
573 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
574 | + .valid = { | ||
575 | + .min_access_size = 4, | ||
576 | + .max_access_size = 4, | ||
577 | + }, | ||
578 | + .impl.min_access_size = 4, | ||
579 | +}; | ||
580 | + | ||
581 | +static void allwinner_rtc_reset(DeviceState *dev) | ||
582 | +{ | ||
583 | + AwRtcState *s = AW_RTC(dev); | ||
584 | + struct tm now; | ||
585 | + | ||
586 | + /* Clear registers */ | ||
587 | + memset(s->regs, 0, sizeof(s->regs)); | ||
588 | + | ||
589 | + /* Get current datetime */ | ||
590 | + qemu_get_timedate(&now, 0); | ||
591 | + | ||
592 | + /* Set RTC with current datetime */ | ||
593 | + if (s->base_year > 1900) { | ||
594 | + s->regs[REG_YYMMDD] = ((now.tm_year + 1900 - s->base_year) << 16) | | ||
595 | + ((now.tm_mon + 1) << 8) | | ||
596 | + now.tm_mday; | ||
597 | + s->regs[REG_HHMMSS] = (((now.tm_wday + 6) % 7) << 29) | | ||
598 | + (now.tm_hour << 16) | | ||
599 | + (now.tm_min << 8) | | ||
600 | + now.tm_sec; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static void allwinner_rtc_init(Object *obj) | ||
605 | +{ | ||
606 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
607 | + AwRtcState *s = AW_RTC(obj); | ||
608 | + | ||
609 | + /* Memory mapping */ | ||
610 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_rtc_ops, s, | ||
611 | + TYPE_AW_RTC, 1 * KiB); | ||
612 | + sysbus_init_mmio(sbd, &s->iomem); | ||
613 | +} | ||
614 | + | ||
615 | +static const VMStateDescription allwinner_rtc_vmstate = { | ||
616 | + .name = "allwinner-rtc", | ||
617 | + .version_id = 1, | ||
618 | + .minimum_version_id = 1, | ||
619 | + .fields = (VMStateField[]) { | ||
620 | + VMSTATE_UINT32_ARRAY(regs, AwRtcState, AW_RTC_REGS_NUM), | ||
621 | + VMSTATE_END_OF_LIST() | ||
622 | + } | ||
623 | +}; | ||
624 | + | ||
625 | +static Property allwinner_rtc_properties[] = { | ||
626 | + DEFINE_PROP_INT32("base-year", AwRtcState, base_year, 0), | ||
627 | + DEFINE_PROP_END_OF_LIST(), | ||
628 | +}; | ||
629 | + | ||
630 | +static void allwinner_rtc_class_init(ObjectClass *klass, void *data) | ||
631 | +{ | ||
632 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
633 | + | ||
634 | + dc->reset = allwinner_rtc_reset; | ||
635 | + dc->vmsd = &allwinner_rtc_vmstate; | ||
636 | + device_class_set_props(dc, allwinner_rtc_properties); | ||
637 | +} | ||
638 | + | ||
639 | +static void allwinner_rtc_sun4i_init(Object *obj) | ||
640 | +{ | ||
641 | + AwRtcState *s = AW_RTC(obj); | ||
642 | + s->base_year = 2010; | ||
643 | +} | ||
644 | + | ||
645 | +static void allwinner_rtc_sun4i_class_init(ObjectClass *klass, void *data) | ||
646 | +{ | ||
647 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
648 | + | ||
649 | + arc->regmap = allwinner_rtc_sun4i_regmap; | ||
650 | + arc->regmap_size = sizeof(allwinner_rtc_sun4i_regmap); | ||
651 | + arc->read = allwinner_rtc_sun4i_read; | ||
652 | + arc->write = allwinner_rtc_sun4i_write; | ||
653 | +} | ||
654 | + | ||
655 | +static void allwinner_rtc_sun6i_init(Object *obj) | ||
656 | +{ | ||
657 | + AwRtcState *s = AW_RTC(obj); | ||
658 | + s->base_year = 1970; | ||
659 | +} | ||
660 | + | ||
661 | +static void allwinner_rtc_sun6i_class_init(ObjectClass *klass, void *data) | ||
662 | +{ | ||
663 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
664 | + | ||
665 | + arc->regmap = allwinner_rtc_sun6i_regmap; | ||
666 | + arc->regmap_size = sizeof(allwinner_rtc_sun6i_regmap); | ||
667 | + arc->read = allwinner_rtc_sun6i_read; | ||
668 | + arc->write = allwinner_rtc_sun6i_write; | ||
669 | +} | ||
670 | + | ||
671 | +static void allwinner_rtc_sun7i_init(Object *obj) | ||
672 | +{ | ||
673 | + AwRtcState *s = AW_RTC(obj); | ||
674 | + s->base_year = 1970; | ||
675 | +} | ||
676 | + | ||
677 | +static void allwinner_rtc_sun7i_class_init(ObjectClass *klass, void *data) | ||
678 | +{ | ||
679 | + AwRtcClass *arc = AW_RTC_CLASS(klass); | ||
680 | + allwinner_rtc_sun4i_class_init(klass, arc); | ||
681 | +} | ||
682 | + | ||
683 | +static const TypeInfo allwinner_rtc_info = { | ||
684 | + .name = TYPE_AW_RTC, | ||
685 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
686 | + .instance_init = allwinner_rtc_init, | ||
687 | + .instance_size = sizeof(AwRtcState), | ||
688 | + .class_init = allwinner_rtc_class_init, | ||
689 | + .class_size = sizeof(AwRtcClass), | ||
690 | + .abstract = true, | ||
691 | +}; | ||
692 | + | ||
693 | +static const TypeInfo allwinner_rtc_sun4i_info = { | ||
694 | + .name = TYPE_AW_RTC_SUN4I, | ||
695 | + .parent = TYPE_AW_RTC, | ||
696 | + .class_init = allwinner_rtc_sun4i_class_init, | ||
697 | + .instance_init = allwinner_rtc_sun4i_init, | ||
698 | +}; | ||
699 | + | ||
700 | +static const TypeInfo allwinner_rtc_sun6i_info = { | ||
701 | + .name = TYPE_AW_RTC_SUN6I, | ||
702 | + .parent = TYPE_AW_RTC, | ||
703 | + .class_init = allwinner_rtc_sun6i_class_init, | ||
704 | + .instance_init = allwinner_rtc_sun6i_init, | ||
705 | +}; | ||
706 | + | ||
707 | +static const TypeInfo allwinner_rtc_sun7i_info = { | ||
708 | + .name = TYPE_AW_RTC_SUN7I, | ||
709 | + .parent = TYPE_AW_RTC, | ||
710 | + .class_init = allwinner_rtc_sun7i_class_init, | ||
711 | + .instance_init = allwinner_rtc_sun7i_init, | ||
712 | +}; | ||
713 | + | ||
714 | +static void allwinner_rtc_register(void) | ||
715 | +{ | ||
716 | + type_register_static(&allwinner_rtc_info); | ||
717 | + type_register_static(&allwinner_rtc_sun4i_info); | ||
718 | + type_register_static(&allwinner_rtc_sun6i_info); | ||
719 | + type_register_static(&allwinner_rtc_sun7i_info); | ||
720 | +} | ||
721 | + | ||
722 | +type_init(allwinner_rtc_register) | ||
723 | diff --git a/hw/rtc/trace-events b/hw/rtc/trace-events | ||
724 | index XXXXXXX..XXXXXXX 100644 | ||
725 | --- a/hw/rtc/trace-events | ||
726 | +++ b/hw/rtc/trace-events | ||
727 | @@ -XXX,XX +XXX,XX @@ | 207 | @@ -XXX,XX +XXX,XX @@ |
728 | # See docs/devel/tracing.txt for syntax documentation. | 208 | #include "sysemu/reset.h" |
729 | 209 | #include "kvm_arm.h" | |
730 | +# allwinner-rtc.c | 210 | #include "migration/vmstate.h" |
731 | +allwinner_rtc_read(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | 211 | +#include "hw/acpi/ghes.h" |
732 | +allwinner_rtc_write(uint64_t addr, uint64_t value) "addr 0x%" PRIx64 " value 0x%" PRIx64 | 212 | |
733 | + | 213 | #define ARM_SPI_BASE 32 |
734 | # sun4v-rtc.c | 214 | |
735 | sun4v_rtc_read(uint64_t addr, uint64_t value) "read: addr 0x%" PRIx64 " value 0x%" PRIx64 | 215 | @@ -XXX,XX +XXX,XX @@ void virt_acpi_build(VirtMachineState *vms, AcpiBuildTables *tables) |
736 | sun4v_rtc_write(uint64_t addr, uint64_t value) "write: addr 0x%" PRIx64 " value 0x%" PRIx64 | 216 | acpi_add_table(table_offsets, tables_blob); |
217 | build_spcr(tables_blob, tables->linker, vms); | ||
218 | |||
219 | + if (vms->ras) { | ||
220 | + build_ghes_error_table(tables->hardware_errors, tables->linker); | ||
221 | + } | ||
222 | + | ||
223 | if (ms->numa_state->num_nodes > 0) { | ||
224 | acpi_add_table(table_offsets, tables_blob); | ||
225 | build_srat(tables_blob, tables->linker, vms); | ||
226 | diff --git a/hw/acpi/Kconfig b/hw/acpi/Kconfig | ||
227 | index XXXXXXX..XXXXXXX 100644 | ||
228 | --- a/hw/acpi/Kconfig | ||
229 | +++ b/hw/acpi/Kconfig | ||
230 | @@ -XXX,XX +XXX,XX @@ config ACPI_HMAT | ||
231 | bool | ||
232 | depends on ACPI | ||
233 | |||
234 | +config ACPI_APEI | ||
235 | + bool | ||
236 | + depends on ACPI | ||
237 | + | ||
238 | config ACPI_PCI | ||
239 | bool | ||
240 | depends on ACPI && PCI | ||
241 | diff --git a/hw/acpi/Makefile.objs b/hw/acpi/Makefile.objs | ||
242 | index XXXXXXX..XXXXXXX 100644 | ||
243 | --- a/hw/acpi/Makefile.objs | ||
244 | +++ b/hw/acpi/Makefile.objs | ||
245 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_ACPI_NVDIMM) += nvdimm.o | ||
246 | common-obj-$(CONFIG_ACPI_VMGENID) += vmgenid.o | ||
247 | common-obj-$(CONFIG_ACPI_HW_REDUCED) += generic_event_device.o | ||
248 | common-obj-$(CONFIG_ACPI_HMAT) += hmat.o | ||
249 | +common-obj-$(CONFIG_ACPI_APEI) += ghes.o | ||
250 | common-obj-$(call lnot,$(CONFIG_ACPI_X86)) += acpi-stub.o | ||
251 | common-obj-$(call lnot,$(CONFIG_PC)) += acpi-x86-stub.o | ||
252 | |||
737 | -- | 253 | -- |
738 | 2.20.1 | 254 | 2.20.1 |
739 | 255 | ||
740 | 256 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | The Xunlong Orange Pi PC is an Allwinner H3 System on Chip | 3 | This patch builds Hardware Error Source Table(HEST) via fw_cfg blobs. |
4 | based embedded computer with mainline support in both U-Boot | 4 | Now it only supports ARMv8 SEA, a type of Generic Hardware Error |
5 | and Linux. The board comes with a Quad Core Cortex A7 @ 1.3GHz, | 5 | Source version 2(GHESv2) error source. Afterwards, we can extend |
6 | 1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and | 6 | the supported types if needed. For the CPER section, currently it |
7 | various other I/O. This commit add support for the Xunlong | 7 | is memory section because kernel mainly wants userspace to handle |
8 | Orange Pi PC machine. | 8 | the memory errors. |
9 | 9 | ||
10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 10 | This patch follows the spec ACPI 6.2 to build the Hardware Error |
11 | Tested-by: KONRAD Frederic <frederic.konrad@adacore.com> | 11 | Source table. For more detailed information, please refer to |
12 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 12 | document: docs/specs/acpi_hest_ghes.rst |
13 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | 13 | |
14 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 14 | build_ghes_hw_error_notification() helper will help to add Hardware |
15 | Acked-by: Igor Mammedov <imammedo@redhat.com> | 15 | Error Notification to ACPI tables without using packed C structures |
16 | Message-id: 20200311221854.30370-3-nieklinnenbank@gmail.com | 16 | and avoid endianness issues as API doesn't need explicit conversion. |
17 | |||
18 | Signed-off-by: Xiang Zheng <zhengxiang9@huawei.com> | ||
19 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> | ||
20 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
21 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
22 | Message-id: 20200512030609.19593-6-gengdongjiu@huawei.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 24 | --- |
19 | hw/arm/Makefile.objs | 2 +- | 25 | include/hw/acpi/ghes.h | 39 ++++++++++++ |
20 | hw/arm/orangepi.c | 92 ++++++++++++++++++++++++++++++++++++++++++++ | 26 | hw/acpi/ghes.c | 126 +++++++++++++++++++++++++++++++++++++++ |
21 | MAINTAINERS | 1 + | 27 | hw/arm/virt-acpi-build.c | 2 + |
22 | 3 files changed, 94 insertions(+), 1 deletion(-) | 28 | 3 files changed, 167 insertions(+) |
23 | create mode 100644 hw/arm/orangepi.c | 29 | |
24 | 30 | diff --git a/include/hw/acpi/ghes.h b/include/hw/acpi/ghes.h | |
25 | diff --git a/hw/arm/Makefile.objs b/hw/arm/Makefile.objs | ||
26 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/arm/Makefile.objs | 32 | --- a/include/hw/acpi/ghes.h |
28 | +++ b/hw/arm/Makefile.objs | 33 | +++ b/include/hw/acpi/ghes.h |
29 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_DIGIC) += digic.o | ||
30 | obj-$(CONFIG_OMAP) += omap1.o omap2.o | ||
31 | obj-$(CONFIG_STRONGARM) += strongarm.o | ||
32 | obj-$(CONFIG_ALLWINNER_A10) += allwinner-a10.o cubieboard.o | ||
33 | -obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o | ||
34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3.o orangepi.o | ||
35 | obj-$(CONFIG_RASPI) += bcm2835_peripherals.o bcm2836.o raspi.o | ||
36 | obj-$(CONFIG_STM32F205_SOC) += stm32f205_soc.o | ||
37 | obj-$(CONFIG_STM32F405_SOC) += stm32f405_soc.o | ||
38 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
39 | new file mode 100644 | ||
40 | index XXXXXXX..XXXXXXX | ||
41 | --- /dev/null | ||
42 | +++ b/hw/arm/orangepi.c | ||
43 | @@ -XXX,XX +XXX,XX @@ | 34 | @@ -XXX,XX +XXX,XX @@ |
35 | |||
36 | #include "hw/acpi/bios-linker-loader.h" | ||
37 | |||
44 | +/* | 38 | +/* |
45 | + * Orange Pi emulation | 39 | + * Values for Hardware Error Notification Type field |
46 | + * | ||
47 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
48 | + * | ||
49 | + * This program is free software: you can redistribute it and/or modify | ||
50 | + * it under the terms of the GNU General Public License as published by | ||
51 | + * the Free Software Foundation, either version 2 of the License, or | ||
52 | + * (at your option) any later version. | ||
53 | + * | ||
54 | + * This program is distributed in the hope that it will be useful, | ||
55 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
56 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
57 | + * GNU General Public License for more details. | ||
58 | + * | ||
59 | + * You should have received a copy of the GNU General Public License | ||
60 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
61 | + */ | 40 | + */ |
62 | + | 41 | +enum AcpiGhesNotifyType { |
63 | +#include "qemu/osdep.h" | 42 | + /* Polled */ |
64 | +#include "qemu/units.h" | 43 | + ACPI_GHES_NOTIFY_POLLED = 0, |
65 | +#include "exec/address-spaces.h" | 44 | + /* External Interrupt */ |
66 | +#include "qapi/error.h" | 45 | + ACPI_GHES_NOTIFY_EXTERNAL = 1, |
67 | +#include "cpu.h" | 46 | + /* Local Interrupt */ |
68 | +#include "hw/sysbus.h" | 47 | + ACPI_GHES_NOTIFY_LOCAL = 2, |
69 | +#include "hw/boards.h" | 48 | + /* SCI */ |
70 | +#include "hw/qdev-properties.h" | 49 | + ACPI_GHES_NOTIFY_SCI = 3, |
71 | +#include "hw/arm/allwinner-h3.h" | 50 | + /* NMI */ |
72 | +#include "sysemu/sysemu.h" | 51 | + ACPI_GHES_NOTIFY_NMI = 4, |
73 | + | 52 | + /* CMCI, ACPI 5.0: 18.3.2.7, Table 18-290 */ |
74 | +static struct arm_boot_info orangepi_binfo = { | 53 | + ACPI_GHES_NOTIFY_CMCI = 5, |
75 | + .nb_cpus = AW_H3_NUM_CPUS, | 54 | + /* MCE, ACPI 5.0: 18.3.2.7, Table 18-290 */ |
55 | + ACPI_GHES_NOTIFY_MCE = 6, | ||
56 | + /* GPIO-Signal, ACPI 6.0: 18.3.2.7, Table 18-332 */ | ||
57 | + ACPI_GHES_NOTIFY_GPIO = 7, | ||
58 | + /* ARMv8 SEA, ACPI 6.1: 18.3.2.9, Table 18-345 */ | ||
59 | + ACPI_GHES_NOTIFY_SEA = 8, | ||
60 | + /* ARMv8 SEI, ACPI 6.1: 18.3.2.9, Table 18-345 */ | ||
61 | + ACPI_GHES_NOTIFY_SEI = 9, | ||
62 | + /* External Interrupt - GSIV, ACPI 6.1: 18.3.2.9, Table 18-345 */ | ||
63 | + ACPI_GHES_NOTIFY_GSIV = 10, | ||
64 | + /* Software Delegated Exception, ACPI 6.2: 18.3.2.9, Table 18-383 */ | ||
65 | + ACPI_GHES_NOTIFY_SDEI = 11, | ||
66 | + /* 12 and greater are reserved */ | ||
67 | + ACPI_GHES_NOTIFY_RESERVED = 12 | ||
76 | +}; | 68 | +}; |
77 | + | 69 | + |
78 | +static void orangepi_init(MachineState *machine) | 70 | +enum { |
71 | + ACPI_HEST_SRC_ID_SEA = 0, | ||
72 | + /* future ids go here */ | ||
73 | + ACPI_HEST_SRC_ID_RESERVED, | ||
74 | +}; | ||
75 | + | ||
76 | void build_ghes_error_table(GArray *hardware_errors, BIOSLinker *linker); | ||
77 | +void acpi_build_hest(GArray *table_data, BIOSLinker *linker); | ||
78 | #endif | ||
79 | diff --git a/hw/acpi/ghes.c b/hw/acpi/ghes.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/hw/acpi/ghes.c | ||
82 | +++ b/hw/acpi/ghes.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | #include "qemu/units.h" | ||
85 | #include "hw/acpi/ghes.h" | ||
86 | #include "hw/acpi/aml-build.h" | ||
87 | +#include "qemu/error-report.h" | ||
88 | |||
89 | #define ACPI_GHES_ERRORS_FW_CFG_FILE "etc/hardware_errors" | ||
90 | #define ACPI_GHES_DATA_ADDR_FW_CFG_FILE "etc/hardware_errors_addr" | ||
91 | @@ -XXX,XX +XXX,XX @@ | ||
92 | /* Now only support ARMv8 SEA notification type error source */ | ||
93 | #define ACPI_GHES_ERROR_SOURCE_COUNT 1 | ||
94 | |||
95 | +/* Generic Hardware Error Source version 2 */ | ||
96 | +#define ACPI_GHES_SOURCE_GENERIC_ERROR_V2 10 | ||
97 | + | ||
98 | +/* Address offset in Generic Address Structure(GAS) */ | ||
99 | +#define GAS_ADDR_OFFSET 4 | ||
100 | + | ||
101 | +/* | ||
102 | + * Hardware Error Notification | ||
103 | + * ACPI 4.0: 17.3.2.7 Hardware Error Notification | ||
104 | + * Composes dummy Hardware Error Notification descriptor of specified type | ||
105 | + */ | ||
106 | +static void build_ghes_hw_error_notification(GArray *table, const uint8_t type) | ||
79 | +{ | 107 | +{ |
80 | + AwH3State *h3; | 108 | + /* Type */ |
81 | + | 109 | + build_append_int_noprefix(table, type, 1); |
82 | + /* BIOS is not supported by this board */ | 110 | + /* |
83 | + if (bios_name) { | 111 | + * Length: |
84 | + error_report("BIOS not supported for this machine"); | 112 | + * Total length of the structure in bytes |
85 | + exit(1); | 113 | + */ |
114 | + build_append_int_noprefix(table, 28, 1); | ||
115 | + /* Configuration Write Enable */ | ||
116 | + build_append_int_noprefix(table, 0, 2); | ||
117 | + /* Poll Interval */ | ||
118 | + build_append_int_noprefix(table, 0, 4); | ||
119 | + /* Vector */ | ||
120 | + build_append_int_noprefix(table, 0, 4); | ||
121 | + /* Switch To Polling Threshold Value */ | ||
122 | + build_append_int_noprefix(table, 0, 4); | ||
123 | + /* Switch To Polling Threshold Window */ | ||
124 | + build_append_int_noprefix(table, 0, 4); | ||
125 | + /* Error Threshold Value */ | ||
126 | + build_append_int_noprefix(table, 0, 4); | ||
127 | + /* Error Threshold Window */ | ||
128 | + build_append_int_noprefix(table, 0, 4); | ||
129 | +} | ||
130 | + | ||
131 | /* | ||
132 | * Build table for the hardware error fw_cfg blob. | ||
133 | * Initialize "etc/hardware_errors" and "etc/hardware_errors_addr" fw_cfg blobs. | ||
134 | @@ -XXX,XX +XXX,XX @@ void build_ghes_error_table(GArray *hardware_errors, BIOSLinker *linker) | ||
135 | bios_linker_loader_write_pointer(linker, ACPI_GHES_DATA_ADDR_FW_CFG_FILE, | ||
136 | 0, sizeof(uint64_t), ACPI_GHES_ERRORS_FW_CFG_FILE, 0); | ||
137 | } | ||
138 | + | ||
139 | +/* Build Generic Hardware Error Source version 2 (GHESv2) */ | ||
140 | +static void build_ghes_v2(GArray *table_data, int source_id, BIOSLinker *linker) | ||
141 | +{ | ||
142 | + uint64_t address_offset; | ||
143 | + /* | ||
144 | + * Type: | ||
145 | + * Generic Hardware Error Source version 2(GHESv2 - Type 10) | ||
146 | + */ | ||
147 | + build_append_int_noprefix(table_data, ACPI_GHES_SOURCE_GENERIC_ERROR_V2, 2); | ||
148 | + /* Source Id */ | ||
149 | + build_append_int_noprefix(table_data, source_id, 2); | ||
150 | + /* Related Source Id */ | ||
151 | + build_append_int_noprefix(table_data, 0xffff, 2); | ||
152 | + /* Flags */ | ||
153 | + build_append_int_noprefix(table_data, 0, 1); | ||
154 | + /* Enabled */ | ||
155 | + build_append_int_noprefix(table_data, 1, 1); | ||
156 | + | ||
157 | + /* Number of Records To Pre-allocate */ | ||
158 | + build_append_int_noprefix(table_data, 1, 4); | ||
159 | + /* Max Sections Per Record */ | ||
160 | + build_append_int_noprefix(table_data, 1, 4); | ||
161 | + /* Max Raw Data Length */ | ||
162 | + build_append_int_noprefix(table_data, ACPI_GHES_MAX_RAW_DATA_LENGTH, 4); | ||
163 | + | ||
164 | + address_offset = table_data->len; | ||
165 | + /* Error Status Address */ | ||
166 | + build_append_gas(table_data, AML_AS_SYSTEM_MEMORY, 0x40, 0, | ||
167 | + 4 /* QWord access */, 0); | ||
168 | + bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE, | ||
169 | + address_offset + GAS_ADDR_OFFSET, sizeof(uint64_t), | ||
170 | + ACPI_GHES_ERRORS_FW_CFG_FILE, source_id * sizeof(uint64_t)); | ||
171 | + | ||
172 | + switch (source_id) { | ||
173 | + case ACPI_HEST_SRC_ID_SEA: | ||
174 | + /* | ||
175 | + * Notification Structure | ||
176 | + * Now only enable ARMv8 SEA notification type | ||
177 | + */ | ||
178 | + build_ghes_hw_error_notification(table_data, ACPI_GHES_NOTIFY_SEA); | ||
179 | + break; | ||
180 | + default: | ||
181 | + error_report("Not support this error source"); | ||
182 | + abort(); | ||
86 | + } | 183 | + } |
87 | + | 184 | + |
88 | + /* This board has fixed size RAM */ | 185 | + /* Error Status Block Length */ |
89 | + if (machine->ram_size != 1 * GiB) { | 186 | + build_append_int_noprefix(table_data, ACPI_GHES_MAX_RAW_DATA_LENGTH, 4); |
90 | + error_report("This machine can only be used with 1GiB of RAM"); | 187 | + |
91 | + exit(1); | 188 | + /* |
92 | + } | 189 | + * Read Ack Register |
93 | + | 190 | + * ACPI 6.1: 18.3.2.8 Generic Hardware Error Source |
94 | + /* Only allow Cortex-A7 for this board */ | 191 | + * version 2 (GHESv2 - Type 10) |
95 | + if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a7")) != 0) { | 192 | + */ |
96 | + error_report("This board can only be used with cortex-a7 CPU"); | 193 | + address_offset = table_data->len; |
97 | + exit(1); | 194 | + build_append_gas(table_data, AML_AS_SYSTEM_MEMORY, 0x40, 0, |
98 | + } | 195 | + 4 /* QWord access */, 0); |
99 | + | 196 | + bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE, |
100 | + h3 = AW_H3(object_new(TYPE_AW_H3)); | 197 | + address_offset + GAS_ADDR_OFFSET, |
101 | + object_property_add_child(OBJECT(machine), "soc", OBJECT(h3), | 198 | + sizeof(uint64_t), ACPI_GHES_ERRORS_FW_CFG_FILE, |
102 | + &error_abort); | 199 | + (ACPI_GHES_ERROR_SOURCE_COUNT + source_id) * sizeof(uint64_t)); |
103 | + object_unref(OBJECT(h3)); | 200 | + |
104 | + | 201 | + /* |
105 | + /* Setup timer properties */ | 202 | + * Read Ack Preserve field |
106 | + object_property_set_int(OBJECT(h3), 32768, "clk0-freq", | 203 | + * We only provide the first bit in Read Ack Register to OSPM to write |
107 | + &error_abort); | 204 | + * while the other bits are preserved. |
108 | + object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", | 205 | + */ |
109 | + &error_abort); | 206 | + build_append_int_noprefix(table_data, ~0x1ULL, 8); |
110 | + | 207 | + /* Read Ack Write */ |
111 | + /* Mark H3 object realized */ | 208 | + build_append_int_noprefix(table_data, 0x1, 8); |
112 | + object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
113 | + | ||
114 | + /* SDRAM */ | ||
115 | + memory_region_add_subregion(get_system_memory(), h3->memmap[AW_H3_SDRAM], | ||
116 | + machine->ram); | ||
117 | + | ||
118 | + orangepi_binfo.loader_start = h3->memmap[AW_H3_SDRAM]; | ||
119 | + orangepi_binfo.ram_size = machine->ram_size; | ||
120 | + arm_load_kernel(ARM_CPU(first_cpu), machine, &orangepi_binfo); | ||
121 | +} | 209 | +} |
122 | + | 210 | + |
123 | +static void orangepi_machine_init(MachineClass *mc) | 211 | +/* Build Hardware Error Source Table */ |
212 | +void acpi_build_hest(GArray *table_data, BIOSLinker *linker) | ||
124 | +{ | 213 | +{ |
125 | + mc->desc = "Orange Pi PC"; | 214 | + uint64_t hest_start = table_data->len; |
126 | + mc->init = orangepi_init; | 215 | + |
127 | + mc->min_cpus = AW_H3_NUM_CPUS; | 216 | + /* Hardware Error Source Table header*/ |
128 | + mc->max_cpus = AW_H3_NUM_CPUS; | 217 | + acpi_data_push(table_data, sizeof(AcpiTableHeader)); |
129 | + mc->default_cpus = AW_H3_NUM_CPUS; | 218 | + |
130 | + mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); | 219 | + /* Error Source Count */ |
131 | + mc->default_ram_size = 1 * GiB; | 220 | + build_append_int_noprefix(table_data, ACPI_GHES_ERROR_SOURCE_COUNT, 4); |
132 | + mc->default_ram_id = "orangepi.ram"; | 221 | + |
222 | + build_ghes_v2(table_data, ACPI_HEST_SRC_ID_SEA, linker); | ||
223 | + | ||
224 | + build_header(linker, table_data, (void *)(table_data->data + hest_start), | ||
225 | + "HEST", table_data->len - hest_start, 1, NULL, NULL); | ||
133 | +} | 226 | +} |
134 | + | 227 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c |
135 | +DEFINE_MACHINE("orangepi-pc", orangepi_machine_init) | ||
136 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
137 | index XXXXXXX..XXXXXXX 100644 | 228 | index XXXXXXX..XXXXXXX 100644 |
138 | --- a/MAINTAINERS | 229 | --- a/hw/arm/virt-acpi-build.c |
139 | +++ b/MAINTAINERS | 230 | +++ b/hw/arm/virt-acpi-build.c |
140 | @@ -XXX,XX +XXX,XX @@ L: qemu-arm@nongnu.org | 231 | @@ -XXX,XX +XXX,XX @@ void virt_acpi_build(VirtMachineState *vms, AcpiBuildTables *tables) |
141 | S: Maintained | 232 | |
142 | F: hw/*/allwinner-h3* | 233 | if (vms->ras) { |
143 | F: include/hw/*/allwinner-h3* | 234 | build_ghes_error_table(tables->hardware_errors, tables->linker); |
144 | +F: hw/arm/orangepi.c | 235 | + acpi_add_table(table_offsets, tables_blob); |
145 | 236 | + acpi_build_hest(tables_blob, tables->linker); | |
146 | ARM PrimeCell and CMSDK devices | 237 | } |
147 | M: Peter Maydell <peter.maydell@linaro.org> | 238 | |
239 | if (ms->numa_state->num_nodes > 0) { | ||
148 | -- | 240 | -- |
149 | 2.20.1 | 241 | 2.20.1 |
150 | 242 | ||
151 | 243 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | Various Allwinner System on Chip designs contain multiple processors | 3 | Record the GHEB address via fw_cfg file, when recording |
4 | that can be configured and reset using the generic CPU Configuration | 4 | a error to CPER, it will use this address to find out |
5 | module interface. This commit adds support for the Allwinner CPU | 5 | Generic Error Data Entries and write the error. |
6 | configuration interface which emulates the following features: | ||
7 | 6 | ||
8 | * CPU reset | 7 | In order to avoid migration failure, make hardware |
9 | * CPU status | 8 | error table address to a part of GED device instead |
9 | of global variable, then this address will be migrated | ||
10 | to target QEMU. | ||
10 | 11 | ||
11 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 12 | Acked-by: Xiang Zheng <zhengxiang9@huawei.com> |
12 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 13 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> |
13 | Message-id: 20200311221854.30370-7-nieklinnenbank@gmail.com | 14 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> |
15 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
16 | Message-id: 20200512030609.19593-7-gengdongjiu@huawei.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 18 | --- |
16 | hw/misc/Makefile.objs | 1 + | 19 | include/hw/acpi/generic_event_device.h | 2 ++ |
17 | include/hw/arm/allwinner-h3.h | 3 + | 20 | include/hw/acpi/ghes.h | 6 ++++++ |
18 | include/hw/misc/allwinner-cpucfg.h | 52 ++++++ | 21 | hw/acpi/generic_event_device.c | 19 +++++++++++++++++++ |
19 | hw/arm/allwinner-h3.c | 9 +- | 22 | hw/acpi/ghes.c | 14 ++++++++++++++ |
20 | hw/misc/allwinner-cpucfg.c | 282 +++++++++++++++++++++++++++++ | 23 | hw/arm/virt-acpi-build.c | 8 ++++++++ |
21 | hw/misc/trace-events | 5 + | 24 | 5 files changed, 49 insertions(+) |
22 | 6 files changed, 351 insertions(+), 1 deletion(-) | ||
23 | create mode 100644 include/hw/misc/allwinner-cpucfg.h | ||
24 | create mode 100644 hw/misc/allwinner-cpucfg.c | ||
25 | 25 | ||
26 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 26 | diff --git a/include/hw/acpi/generic_event_device.h b/include/hw/acpi/generic_event_device.h |
27 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
28 | --- a/hw/misc/Makefile.objs | 28 | --- a/include/hw/acpi/generic_event_device.h |
29 | +++ b/hw/misc/Makefile.objs | 29 | +++ b/include/hw/acpi/generic_event_device.h |
30 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ | 30 | @@ -XXX,XX +XXX,XX @@ |
31 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | 31 | |
32 | 32 | #include "hw/sysbus.h" | |
33 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | 33 | #include "hw/acpi/memory_hotplug.h" |
34 | +obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o | 34 | +#include "hw/acpi/ghes.h" |
35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | 35 | |
36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | 36 | #define ACPI_POWER_BUTTON_DEVICE "PWRB" |
37 | common-obj-$(CONFIG_NSERIES) += cbus.o | 37 | |
38 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 38 | @@ -XXX,XX +XXX,XX @@ typedef struct AcpiGedState { |
39 | GEDState ged_state; | ||
40 | uint32_t ged_event_bitmap; | ||
41 | qemu_irq irq; | ||
42 | + AcpiGhesState ghes_state; | ||
43 | } AcpiGedState; | ||
44 | |||
45 | void build_ged_aml(Aml *table, const char* name, HotplugHandler *hotplug_dev, | ||
46 | diff --git a/include/hw/acpi/ghes.h b/include/hw/acpi/ghes.h | ||
39 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
40 | --- a/include/hw/arm/allwinner-h3.h | 48 | --- a/include/hw/acpi/ghes.h |
41 | +++ b/include/hw/arm/allwinner-h3.h | 49 | +++ b/include/hw/acpi/ghes.h |
42 | @@ -XXX,XX +XXX,XX @@ | ||
43 | #include "hw/timer/allwinner-a10-pit.h" | ||
44 | #include "hw/intc/arm_gic.h" | ||
45 | #include "hw/misc/allwinner-h3-ccu.h" | ||
46 | +#include "hw/misc/allwinner-cpucfg.h" | ||
47 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
48 | #include "target/arm/cpu.h" | ||
49 | |||
50 | @@ -XXX,XX +XXX,XX @@ enum { | 50 | @@ -XXX,XX +XXX,XX @@ enum { |
51 | AW_H3_GIC_CPU, | 51 | ACPI_HEST_SRC_ID_RESERVED, |
52 | AW_H3_GIC_HYP, | ||
53 | AW_H3_GIC_VCPU, | ||
54 | + AW_H3_CPUCFG, | ||
55 | AW_H3_SDRAM | ||
56 | }; | 52 | }; |
57 | 53 | ||
58 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | 54 | +typedef struct AcpiGhesState { |
59 | const hwaddr *memmap; | 55 | + uint64_t ghes_addr_le; |
60 | AwA10PITState timer; | 56 | +} AcpiGhesState; |
61 | AwH3ClockCtlState ccu; | ||
62 | + AwCpuCfgState cpucfg; | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | GICState gic; | ||
65 | MemoryRegion sram_a1; | ||
66 | diff --git a/include/hw/misc/allwinner-cpucfg.h b/include/hw/misc/allwinner-cpucfg.h | ||
67 | new file mode 100644 | ||
68 | index XXXXXXX..XXXXXXX | ||
69 | --- /dev/null | ||
70 | +++ b/include/hw/misc/allwinner-cpucfg.h | ||
71 | @@ -XXX,XX +XXX,XX @@ | ||
72 | +/* | ||
73 | + * Allwinner CPU Configuration Module emulation | ||
74 | + * | ||
75 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
76 | + * | ||
77 | + * This program is free software: you can redistribute it and/or modify | ||
78 | + * it under the terms of the GNU General Public License as published by | ||
79 | + * the Free Software Foundation, either version 2 of the License, or | ||
80 | + * (at your option) any later version. | ||
81 | + * | ||
82 | + * This program is distributed in the hope that it will be useful, | ||
83 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
84 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
85 | + * GNU General Public License for more details. | ||
86 | + * | ||
87 | + * You should have received a copy of the GNU General Public License | ||
88 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
89 | + */ | ||
90 | + | 57 | + |
91 | +#ifndef HW_MISC_ALLWINNER_CPUCFG_H | 58 | void build_ghes_error_table(GArray *hardware_errors, BIOSLinker *linker); |
92 | +#define HW_MISC_ALLWINNER_CPUCFG_H | 59 | void acpi_build_hest(GArray *table_data, BIOSLinker *linker); |
93 | + | 60 | +void acpi_ghes_add_fw_cfg(AcpiGhesState *vms, FWCfgState *s, |
94 | +#include "qom/object.h" | 61 | + GArray *hardware_errors); |
95 | +#include "hw/sysbus.h" | 62 | #endif |
96 | + | 63 | diff --git a/hw/acpi/generic_event_device.c b/hw/acpi/generic_event_device.c |
97 | +/** | ||
98 | + * Object model | ||
99 | + * @{ | ||
100 | + */ | ||
101 | + | ||
102 | +#define TYPE_AW_CPUCFG "allwinner-cpucfg" | ||
103 | +#define AW_CPUCFG(obj) \ | ||
104 | + OBJECT_CHECK(AwCpuCfgState, (obj), TYPE_AW_CPUCFG) | ||
105 | + | ||
106 | +/** @} */ | ||
107 | + | ||
108 | +/** | ||
109 | + * Allwinner CPU Configuration Module instance state | ||
110 | + */ | ||
111 | +typedef struct AwCpuCfgState { | ||
112 | + /*< private >*/ | ||
113 | + SysBusDevice parent_obj; | ||
114 | + /*< public >*/ | ||
115 | + | ||
116 | + MemoryRegion iomem; | ||
117 | + uint32_t gen_ctrl; | ||
118 | + uint32_t super_standby; | ||
119 | + uint32_t entry_addr; | ||
120 | + | ||
121 | +} AwCpuCfgState; | ||
122 | + | ||
123 | +#endif /* HW_MISC_ALLWINNER_CPUCFG_H */ | ||
124 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
125 | index XXXXXXX..XXXXXXX 100644 | 64 | index XXXXXXX..XXXXXXX 100644 |
126 | --- a/hw/arm/allwinner-h3.c | 65 | --- a/hw/acpi/generic_event_device.c |
127 | +++ b/hw/arm/allwinner-h3.c | 66 | +++ b/hw/acpi/generic_event_device.c |
128 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | 67 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_ged_state = { |
129 | [AW_H3_GIC_CPU] = 0x01c82000, | 68 | } |
130 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
131 | [AW_H3_GIC_VCPU] = 0x01c86000, | ||
132 | + [AW_H3_CPUCFG] = 0x01f01c00, | ||
133 | [AW_H3_SDRAM] = 0x40000000 | ||
134 | }; | 69 | }; |
135 | 70 | ||
136 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | 71 | +static bool ghes_needed(void *opaque) |
137 | { "r_wdog", 0x01f01000, 1 * KiB }, | ||
138 | { "r_prcm", 0x01f01400, 1 * KiB }, | ||
139 | { "r_twd", 0x01f01800, 1 * KiB }, | ||
140 | - { "r_cpucfg", 0x01f01c00, 1 * KiB }, | ||
141 | { "r_cir-rx", 0x01f02000, 1 * KiB }, | ||
142 | { "r_twi", 0x01f02400, 1 * KiB }, | ||
143 | { "r_uart", 0x01f02800, 1 * KiB }, | ||
144 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
145 | |||
146 | sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), | ||
147 | TYPE_AW_H3_SYSCTRL); | ||
148 | + | ||
149 | + sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), | ||
150 | + TYPE_AW_CPUCFG); | ||
151 | } | ||
152 | |||
153 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
154 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
155 | qdev_init_nofail(DEVICE(&s->sysctrl)); | ||
156 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); | ||
157 | |||
158 | + /* CPU Configuration */ | ||
159 | + qdev_init_nofail(DEVICE(&s->cpucfg)); | ||
160 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); | ||
161 | + | ||
162 | /* Universal Serial Bus */ | ||
163 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
164 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
165 | diff --git a/hw/misc/allwinner-cpucfg.c b/hw/misc/allwinner-cpucfg.c | ||
166 | new file mode 100644 | ||
167 | index XXXXXXX..XXXXXXX | ||
168 | --- /dev/null | ||
169 | +++ b/hw/misc/allwinner-cpucfg.c | ||
170 | @@ -XXX,XX +XXX,XX @@ | ||
171 | +/* | ||
172 | + * Allwinner CPU Configuration Module emulation | ||
173 | + * | ||
174 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
175 | + * | ||
176 | + * This program is free software: you can redistribute it and/or modify | ||
177 | + * it under the terms of the GNU General Public License as published by | ||
178 | + * the Free Software Foundation, either version 2 of the License, or | ||
179 | + * (at your option) any later version. | ||
180 | + * | ||
181 | + * This program is distributed in the hope that it will be useful, | ||
182 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
183 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
184 | + * GNU General Public License for more details. | ||
185 | + * | ||
186 | + * You should have received a copy of the GNU General Public License | ||
187 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
188 | + */ | ||
189 | + | ||
190 | +#include "qemu/osdep.h" | ||
191 | +#include "qemu/units.h" | ||
192 | +#include "hw/sysbus.h" | ||
193 | +#include "migration/vmstate.h" | ||
194 | +#include "qemu/log.h" | ||
195 | +#include "qemu/module.h" | ||
196 | +#include "qemu/error-report.h" | ||
197 | +#include "qemu/timer.h" | ||
198 | +#include "hw/core/cpu.h" | ||
199 | +#include "target/arm/arm-powerctl.h" | ||
200 | +#include "target/arm/cpu.h" | ||
201 | +#include "hw/misc/allwinner-cpucfg.h" | ||
202 | +#include "trace.h" | ||
203 | + | ||
204 | +/* CPUCFG register offsets */ | ||
205 | +enum { | ||
206 | + REG_CPUS_RST_CTRL = 0x0000, /* CPUs Reset Control */ | ||
207 | + REG_CPU0_RST_CTRL = 0x0040, /* CPU#0 Reset Control */ | ||
208 | + REG_CPU0_CTRL = 0x0044, /* CPU#0 Control */ | ||
209 | + REG_CPU0_STATUS = 0x0048, /* CPU#0 Status */ | ||
210 | + REG_CPU1_RST_CTRL = 0x0080, /* CPU#1 Reset Control */ | ||
211 | + REG_CPU1_CTRL = 0x0084, /* CPU#1 Control */ | ||
212 | + REG_CPU1_STATUS = 0x0088, /* CPU#1 Status */ | ||
213 | + REG_CPU2_RST_CTRL = 0x00C0, /* CPU#2 Reset Control */ | ||
214 | + REG_CPU2_CTRL = 0x00C4, /* CPU#2 Control */ | ||
215 | + REG_CPU2_STATUS = 0x00C8, /* CPU#2 Status */ | ||
216 | + REG_CPU3_RST_CTRL = 0x0100, /* CPU#3 Reset Control */ | ||
217 | + REG_CPU3_CTRL = 0x0104, /* CPU#3 Control */ | ||
218 | + REG_CPU3_STATUS = 0x0108, /* CPU#3 Status */ | ||
219 | + REG_CPU_SYS_RST = 0x0140, /* CPU System Reset */ | ||
220 | + REG_CLK_GATING = 0x0144, /* CPU Clock Gating */ | ||
221 | + REG_GEN_CTRL = 0x0184, /* General Control */ | ||
222 | + REG_SUPER_STANDBY = 0x01A0, /* Super Standby Flag */ | ||
223 | + REG_ENTRY_ADDR = 0x01A4, /* Reset Entry Address */ | ||
224 | + REG_DBG_EXTERN = 0x01E4, /* Debug External */ | ||
225 | + REG_CNT64_CTRL = 0x0280, /* 64-bit Counter Control */ | ||
226 | + REG_CNT64_LOW = 0x0284, /* 64-bit Counter Low */ | ||
227 | + REG_CNT64_HIGH = 0x0288, /* 64-bit Counter High */ | ||
228 | +}; | ||
229 | + | ||
230 | +/* CPUCFG register flags */ | ||
231 | +enum { | ||
232 | + CPUX_RESET_RELEASED = ((1 << 1) | (1 << 0)), | ||
233 | + CPUX_STATUS_SMP = (1 << 0), | ||
234 | + CPU_SYS_RESET_RELEASED = (1 << 0), | ||
235 | + CLK_GATING_ENABLE = ((1 << 8) | 0xF), | ||
236 | +}; | ||
237 | + | ||
238 | +/* CPUCFG register reset values */ | ||
239 | +enum { | ||
240 | + REG_CLK_GATING_RST = 0x0000010F, | ||
241 | + REG_GEN_CTRL_RST = 0x00000020, | ||
242 | + REG_SUPER_STANDBY_RST = 0x0, | ||
243 | + REG_CNT64_CTRL_RST = 0x0, | ||
244 | +}; | ||
245 | + | ||
246 | +/* CPUCFG constants */ | ||
247 | +enum { | ||
248 | + CPU_EXCEPTION_LEVEL_ON_RESET = 3, /* EL3 */ | ||
249 | +}; | ||
250 | + | ||
251 | +static void allwinner_cpucfg_cpu_reset(AwCpuCfgState *s, uint8_t cpu_id) | ||
252 | +{ | 72 | +{ |
253 | + int ret; | 73 | + AcpiGedState *s = opaque; |
254 | + | 74 | + return s->ghes_state.ghes_addr_le; |
255 | + trace_allwinner_cpucfg_cpu_reset(cpu_id, s->entry_addr); | ||
256 | + | ||
257 | + ARMCPU *target_cpu = ARM_CPU(arm_get_cpu_by_id(cpu_id)); | ||
258 | + if (!target_cpu) { | ||
259 | + /* | ||
260 | + * Called with a bogus value for cpu_id. Guest error will | ||
261 | + * already have been logged, we can simply return here. | ||
262 | + */ | ||
263 | + return; | ||
264 | + } | ||
265 | + bool target_aa64 = arm_feature(&target_cpu->env, ARM_FEATURE_AARCH64); | ||
266 | + | ||
267 | + ret = arm_set_cpu_on(cpu_id, s->entry_addr, 0, | ||
268 | + CPU_EXCEPTION_LEVEL_ON_RESET, target_aa64); | ||
269 | + if (ret != QEMU_ARM_POWERCTL_RET_SUCCESS) { | ||
270 | + error_report("%s: failed to bring up CPU %d: err %d", | ||
271 | + __func__, cpu_id, ret); | ||
272 | + return; | ||
273 | + } | ||
274 | +} | 75 | +} |
275 | + | 76 | + |
276 | +static uint64_t allwinner_cpucfg_read(void *opaque, hwaddr offset, | 77 | +static const VMStateDescription vmstate_ghes_state = { |
277 | + unsigned size) | 78 | + .name = "acpi-ged/ghes", |
278 | +{ | ||
279 | + const AwCpuCfgState *s = AW_CPUCFG(opaque); | ||
280 | + uint64_t val = 0; | ||
281 | + | ||
282 | + switch (offset) { | ||
283 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ | ||
284 | + case REG_CPU_SYS_RST: /* CPU System Reset */ | ||
285 | + val = CPU_SYS_RESET_RELEASED; | ||
286 | + break; | ||
287 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ | ||
288 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ | ||
289 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ | ||
290 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ | ||
291 | + val = CPUX_RESET_RELEASED; | ||
292 | + break; | ||
293 | + case REG_CPU0_CTRL: /* CPU#0 Control */ | ||
294 | + case REG_CPU1_CTRL: /* CPU#1 Control */ | ||
295 | + case REG_CPU2_CTRL: /* CPU#2 Control */ | ||
296 | + case REG_CPU3_CTRL: /* CPU#3 Control */ | ||
297 | + val = 0; | ||
298 | + break; | ||
299 | + case REG_CPU0_STATUS: /* CPU#0 Status */ | ||
300 | + case REG_CPU1_STATUS: /* CPU#1 Status */ | ||
301 | + case REG_CPU2_STATUS: /* CPU#2 Status */ | ||
302 | + case REG_CPU3_STATUS: /* CPU#3 Status */ | ||
303 | + val = CPUX_STATUS_SMP; | ||
304 | + break; | ||
305 | + case REG_CLK_GATING: /* CPU Clock Gating */ | ||
306 | + val = CLK_GATING_ENABLE; | ||
307 | + break; | ||
308 | + case REG_GEN_CTRL: /* General Control */ | ||
309 | + val = s->gen_ctrl; | ||
310 | + break; | ||
311 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
312 | + val = s->super_standby; | ||
313 | + break; | ||
314 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
315 | + val = s->entry_addr; | ||
316 | + break; | ||
317 | + case REG_DBG_EXTERN: /* Debug External */ | ||
318 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
319 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
320 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
321 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
322 | + __func__, (uint32_t)offset); | ||
323 | + break; | ||
324 | + default: | ||
325 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
326 | + __func__, (uint32_t)offset); | ||
327 | + break; | ||
328 | + } | ||
329 | + | ||
330 | + trace_allwinner_cpucfg_read(offset, val, size); | ||
331 | + | ||
332 | + return val; | ||
333 | +} | ||
334 | + | ||
335 | +static void allwinner_cpucfg_write(void *opaque, hwaddr offset, | ||
336 | + uint64_t val, unsigned size) | ||
337 | +{ | ||
338 | + AwCpuCfgState *s = AW_CPUCFG(opaque); | ||
339 | + | ||
340 | + trace_allwinner_cpucfg_write(offset, val, size); | ||
341 | + | ||
342 | + switch (offset) { | ||
343 | + case REG_CPUS_RST_CTRL: /* CPUs Reset Control */ | ||
344 | + case REG_CPU_SYS_RST: /* CPU System Reset */ | ||
345 | + break; | ||
346 | + case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */ | ||
347 | + case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */ | ||
348 | + case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */ | ||
349 | + case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */ | ||
350 | + if (val) { | ||
351 | + allwinner_cpucfg_cpu_reset(s, (offset - REG_CPU0_RST_CTRL) >> 6); | ||
352 | + } | ||
353 | + break; | ||
354 | + case REG_CPU0_CTRL: /* CPU#0 Control */ | ||
355 | + case REG_CPU1_CTRL: /* CPU#1 Control */ | ||
356 | + case REG_CPU2_CTRL: /* CPU#2 Control */ | ||
357 | + case REG_CPU3_CTRL: /* CPU#3 Control */ | ||
358 | + case REG_CPU0_STATUS: /* CPU#0 Status */ | ||
359 | + case REG_CPU1_STATUS: /* CPU#1 Status */ | ||
360 | + case REG_CPU2_STATUS: /* CPU#2 Status */ | ||
361 | + case REG_CPU3_STATUS: /* CPU#3 Status */ | ||
362 | + case REG_CLK_GATING: /* CPU Clock Gating */ | ||
363 | + break; | ||
364 | + case REG_GEN_CTRL: /* General Control */ | ||
365 | + s->gen_ctrl = val; | ||
366 | + break; | ||
367 | + case REG_SUPER_STANDBY: /* Super Standby Flag */ | ||
368 | + s->super_standby = val; | ||
369 | + break; | ||
370 | + case REG_ENTRY_ADDR: /* Reset Entry Address */ | ||
371 | + s->entry_addr = val; | ||
372 | + break; | ||
373 | + case REG_DBG_EXTERN: /* Debug External */ | ||
374 | + case REG_CNT64_CTRL: /* 64-bit Counter Control */ | ||
375 | + case REG_CNT64_LOW: /* 64-bit Counter Low */ | ||
376 | + case REG_CNT64_HIGH: /* 64-bit Counter High */ | ||
377 | + qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n", | ||
378 | + __func__, (uint32_t)offset); | ||
379 | + break; | ||
380 | + default: | ||
381 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
382 | + __func__, (uint32_t)offset); | ||
383 | + break; | ||
384 | + } | ||
385 | +} | ||
386 | + | ||
387 | +static const MemoryRegionOps allwinner_cpucfg_ops = { | ||
388 | + .read = allwinner_cpucfg_read, | ||
389 | + .write = allwinner_cpucfg_write, | ||
390 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
391 | + .valid = { | ||
392 | + .min_access_size = 4, | ||
393 | + .max_access_size = 4, | ||
394 | + }, | ||
395 | + .impl.min_access_size = 4, | ||
396 | +}; | ||
397 | + | ||
398 | +static void allwinner_cpucfg_reset(DeviceState *dev) | ||
399 | +{ | ||
400 | + AwCpuCfgState *s = AW_CPUCFG(dev); | ||
401 | + | ||
402 | + /* Set default values for registers */ | ||
403 | + s->gen_ctrl = REG_GEN_CTRL_RST; | ||
404 | + s->super_standby = REG_SUPER_STANDBY_RST; | ||
405 | + s->entry_addr = 0; | ||
406 | +} | ||
407 | + | ||
408 | +static void allwinner_cpucfg_init(Object *obj) | ||
409 | +{ | ||
410 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
411 | + AwCpuCfgState *s = AW_CPUCFG(obj); | ||
412 | + | ||
413 | + /* Memory mapping */ | ||
414 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_cpucfg_ops, s, | ||
415 | + TYPE_AW_CPUCFG, 1 * KiB); | ||
416 | + sysbus_init_mmio(sbd, &s->iomem); | ||
417 | +} | ||
418 | + | ||
419 | +static const VMStateDescription allwinner_cpucfg_vmstate = { | ||
420 | + .name = "allwinner-cpucfg", | ||
421 | + .version_id = 1, | 79 | + .version_id = 1, |
422 | + .minimum_version_id = 1, | 80 | + .minimum_version_id = 1, |
423 | + .fields = (VMStateField[]) { | 81 | + .needed = ghes_needed, |
424 | + VMSTATE_UINT32(gen_ctrl, AwCpuCfgState), | 82 | + .fields = (VMStateField[]) { |
425 | + VMSTATE_UINT32(super_standby, AwCpuCfgState), | 83 | + VMSTATE_STRUCT(ghes_state, AcpiGedState, 1, |
426 | + VMSTATE_UINT32(entry_addr, AwCpuCfgState), | 84 | + vmstate_ghes_state, AcpiGhesState), |
427 | + VMSTATE_END_OF_LIST() | 85 | + VMSTATE_END_OF_LIST() |
428 | + } | 86 | + } |
429 | +}; | 87 | +}; |
430 | + | 88 | + |
431 | +static void allwinner_cpucfg_class_init(ObjectClass *klass, void *data) | 89 | static const VMStateDescription vmstate_acpi_ged = { |
90 | .name = "acpi-ged", | ||
91 | .version_id = 1, | ||
92 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_acpi_ged = { | ||
93 | }, | ||
94 | .subsections = (const VMStateDescription * []) { | ||
95 | &vmstate_memhp_state, | ||
96 | + &vmstate_ghes_state, | ||
97 | NULL | ||
98 | } | ||
99 | }; | ||
100 | diff --git a/hw/acpi/ghes.c b/hw/acpi/ghes.c | ||
101 | index XXXXXXX..XXXXXXX 100644 | ||
102 | --- a/hw/acpi/ghes.c | ||
103 | +++ b/hw/acpi/ghes.c | ||
104 | @@ -XXX,XX +XXX,XX @@ | ||
105 | #include "hw/acpi/ghes.h" | ||
106 | #include "hw/acpi/aml-build.h" | ||
107 | #include "qemu/error-report.h" | ||
108 | +#include "hw/acpi/generic_event_device.h" | ||
109 | +#include "hw/nvram/fw_cfg.h" | ||
110 | |||
111 | #define ACPI_GHES_ERRORS_FW_CFG_FILE "etc/hardware_errors" | ||
112 | #define ACPI_GHES_DATA_ADDR_FW_CFG_FILE "etc/hardware_errors_addr" | ||
113 | @@ -XXX,XX +XXX,XX @@ void acpi_build_hest(GArray *table_data, BIOSLinker *linker) | ||
114 | build_header(linker, table_data, (void *)(table_data->data + hest_start), | ||
115 | "HEST", table_data->len - hest_start, 1, NULL, NULL); | ||
116 | } | ||
117 | + | ||
118 | +void acpi_ghes_add_fw_cfg(AcpiGhesState *ags, FWCfgState *s, | ||
119 | + GArray *hardware_error) | ||
432 | +{ | 120 | +{ |
433 | + DeviceClass *dc = DEVICE_CLASS(klass); | 121 | + /* Create a read-only fw_cfg file for GHES */ |
122 | + fw_cfg_add_file(s, ACPI_GHES_ERRORS_FW_CFG_FILE, hardware_error->data, | ||
123 | + hardware_error->len); | ||
434 | + | 124 | + |
435 | + dc->reset = allwinner_cpucfg_reset; | 125 | + /* Create a read-write fw_cfg file for Address */ |
436 | + dc->vmsd = &allwinner_cpucfg_vmstate; | 126 | + fw_cfg_add_file_callback(s, ACPI_GHES_DATA_ADDR_FW_CFG_FILE, NULL, NULL, |
127 | + NULL, &(ags->ghes_addr_le), sizeof(ags->ghes_addr_le), false); | ||
437 | +} | 128 | +} |
129 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | ||
130 | index XXXXXXX..XXXXXXX 100644 | ||
131 | --- a/hw/arm/virt-acpi-build.c | ||
132 | +++ b/hw/arm/virt-acpi-build.c | ||
133 | @@ -XXX,XX +XXX,XX @@ void virt_acpi_setup(VirtMachineState *vms) | ||
134 | { | ||
135 | AcpiBuildTables tables; | ||
136 | AcpiBuildState *build_state; | ||
137 | + AcpiGedState *acpi_ged_state; | ||
138 | |||
139 | if (!vms->fw_cfg) { | ||
140 | trace_virt_acpi_setup(); | ||
141 | @@ -XXX,XX +XXX,XX @@ void virt_acpi_setup(VirtMachineState *vms) | ||
142 | fw_cfg_add_file(vms->fw_cfg, ACPI_BUILD_TPMLOG_FILE, tables.tcpalog->data, | ||
143 | acpi_data_len(tables.tcpalog)); | ||
144 | |||
145 | + if (vms->ras) { | ||
146 | + assert(vms->acpi_dev); | ||
147 | + acpi_ged_state = ACPI_GED(vms->acpi_dev); | ||
148 | + acpi_ghes_add_fw_cfg(&acpi_ged_state->ghes_state, | ||
149 | + vms->fw_cfg, tables.hardware_errors); | ||
150 | + } | ||
438 | + | 151 | + |
439 | +static const TypeInfo allwinner_cpucfg_info = { | 152 | build_state->rsdp_mr = acpi_add_rom_blob(virt_acpi_build_update, |
440 | + .name = TYPE_AW_CPUCFG, | 153 | build_state, tables.rsdp, |
441 | + .parent = TYPE_SYS_BUS_DEVICE, | 154 | ACPI_BUILD_RSDP_FILE, 0); |
442 | + .instance_init = allwinner_cpucfg_init, | ||
443 | + .instance_size = sizeof(AwCpuCfgState), | ||
444 | + .class_init = allwinner_cpucfg_class_init, | ||
445 | +}; | ||
446 | + | ||
447 | +static void allwinner_cpucfg_register(void) | ||
448 | +{ | ||
449 | + type_register_static(&allwinner_cpucfg_info); | ||
450 | +} | ||
451 | + | ||
452 | +type_init(allwinner_cpucfg_register) | ||
453 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
454 | index XXXXXXX..XXXXXXX 100644 | ||
455 | --- a/hw/misc/trace-events | ||
456 | +++ b/hw/misc/trace-events | ||
457 | @@ -XXX,XX +XXX,XX @@ | ||
458 | # See docs/devel/tracing.txt for syntax documentation. | ||
459 | |||
460 | +# allwinner-cpucfg.c | ||
461 | +allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_addr 0x%" PRIu32 | ||
462 | +allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
463 | +allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | ||
464 | + | ||
465 | # eccmemctl.c | ||
466 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | ||
467 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | ||
468 | -- | 155 | -- |
469 | 2.20.1 | 156 | 2.20.1 |
470 | 157 | ||
471 | 158 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | The Security Identifier device found in various Allwinner System on Chip | 3 | kvm_hwpoison_page_add() and kvm_unpoison_all() will both |
4 | designs gives applications a per-board unique identifier. This commit | 4 | be used by X86 and ARM platforms, so moving them into |
5 | adds support for the Allwinner Security Identifier using a 128-bit | 5 | "accel/kvm/kvm-all.c" to avoid duplicate code. |
6 | UUID value as input. | ||
7 | 6 | ||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 7 | For architectures that don't use the poison-list functionality |
9 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 8 | the reset handler will harmlessly do nothing, so let's register |
10 | Message-id: 20200311221854.30370-8-nieklinnenbank@gmail.com | 9 | the kvm_unpoison_all() function in the generic kvm_init() function. |
10 | |||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> | ||
13 | Signed-off-by: Xiang Zheng <zhengxiang9@huawei.com> | ||
14 | Acked-by: Xiang Zheng <zhengxiang9@huawei.com> | ||
15 | Message-id: 20200512030609.19593-8-gengdongjiu@huawei.com | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 17 | --- |
13 | hw/misc/Makefile.objs | 1 + | 18 | include/sysemu/kvm_int.h | 12 ++++++++++++ |
14 | include/hw/arm/allwinner-h3.h | 3 + | 19 | accel/kvm/kvm-all.c | 36 ++++++++++++++++++++++++++++++++++++ |
15 | include/hw/misc/allwinner-sid.h | 60 ++++++++++++ | 20 | target/i386/kvm.c | 36 ------------------------------------ |
16 | hw/arm/allwinner-h3.c | 11 ++- | 21 | 3 files changed, 48 insertions(+), 36 deletions(-) |
17 | hw/arm/orangepi.c | 8 ++ | ||
18 | hw/misc/allwinner-sid.c | 168 ++++++++++++++++++++++++++++++++ | ||
19 | hw/misc/trace-events | 4 + | ||
20 | 7 files changed, 254 insertions(+), 1 deletion(-) | ||
21 | create mode 100644 include/hw/misc/allwinner-sid.h | ||
22 | create mode 100644 hw/misc/allwinner-sid.c | ||
23 | 22 | ||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 23 | diff --git a/include/sysemu/kvm_int.h b/include/sysemu/kvm_int.h |
25 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/misc/Makefile.objs | 25 | --- a/include/sysemu/kvm_int.h |
27 | +++ b/hw/misc/Makefile.objs | 26 | +++ b/include/sysemu/kvm_int.h |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | 27 | @@ -XXX,XX +XXX,XX @@ void kvm_memory_listener_register(KVMState *s, KVMMemoryListener *kml, |
29 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | 28 | AddressSpace *as, int as_id); |
30 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o | 29 | |
31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | 30 | void kvm_set_max_memslot_size(hwaddr max_slot_size); |
32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o | ||
33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | ||
34 | common-obj-$(CONFIG_NSERIES) += cbus.o | ||
35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o | ||
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
37 | index XXXXXXX..XXXXXXX 100644 | ||
38 | --- a/include/hw/arm/allwinner-h3.h | ||
39 | +++ b/include/hw/arm/allwinner-h3.h | ||
40 | @@ -XXX,XX +XXX,XX @@ | ||
41 | #include "hw/misc/allwinner-h3-ccu.h" | ||
42 | #include "hw/misc/allwinner-cpucfg.h" | ||
43 | #include "hw/misc/allwinner-h3-sysctrl.h" | ||
44 | +#include "hw/misc/allwinner-sid.h" | ||
45 | #include "target/arm/cpu.h" | ||
46 | |||
47 | /** | ||
48 | @@ -XXX,XX +XXX,XX @@ enum { | ||
49 | AW_H3_SRAM_A2, | ||
50 | AW_H3_SRAM_C, | ||
51 | AW_H3_SYSCTRL, | ||
52 | + AW_H3_SID, | ||
53 | AW_H3_EHCI0, | ||
54 | AW_H3_OHCI0, | ||
55 | AW_H3_EHCI1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | AwH3ClockCtlState ccu; | ||
58 | AwCpuCfgState cpucfg; | ||
59 | AwH3SysCtrlState sysctrl; | ||
60 | + AwSidState sid; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-sid.h b/include/hw/misc/allwinner-sid.h | ||
65 | new file mode 100644 | ||
66 | index XXXXXXX..XXXXXXX | ||
67 | --- /dev/null | ||
68 | +++ b/include/hw/misc/allwinner-sid.h | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | +/* | ||
71 | + * Allwinner Security ID emulation | ||
72 | + * | ||
73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
74 | + * | ||
75 | + * This program is free software: you can redistribute it and/or modify | ||
76 | + * it under the terms of the GNU General Public License as published by | ||
77 | + * the Free Software Foundation, either version 2 of the License, or | ||
78 | + * (at your option) any later version. | ||
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
87 | + */ | ||
88 | + | ||
89 | +#ifndef HW_MISC_ALLWINNER_SID_H | ||
90 | +#define HW_MISC_ALLWINNER_SID_H | ||
91 | + | ||
92 | +#include "qom/object.h" | ||
93 | +#include "hw/sysbus.h" | ||
94 | +#include "qemu/uuid.h" | ||
95 | + | 31 | + |
96 | +/** | 32 | +/** |
97 | + * Object model | 33 | + * kvm_hwpoison_page_add: |
98 | + * @{ | 34 | + * |
35 | + * Parameters: | ||
36 | + * @ram_addr: the address in the RAM for the poisoned page | ||
37 | + * | ||
38 | + * Add a poisoned page to the list | ||
39 | + * | ||
40 | + * Return: None. | ||
99 | + */ | 41 | + */ |
42 | +void kvm_hwpoison_page_add(ram_addr_t ram_addr); | ||
43 | #endif | ||
44 | diff --git a/accel/kvm/kvm-all.c b/accel/kvm/kvm-all.c | ||
45 | index XXXXXXX..XXXXXXX 100644 | ||
46 | --- a/accel/kvm/kvm-all.c | ||
47 | +++ b/accel/kvm/kvm-all.c | ||
48 | @@ -XXX,XX +XXX,XX @@ | ||
49 | #include "qapi/visitor.h" | ||
50 | #include "qapi/qapi-types-common.h" | ||
51 | #include "qapi/qapi-visit-common.h" | ||
52 | +#include "sysemu/reset.h" | ||
53 | |||
54 | #include "hw/boards.h" | ||
55 | |||
56 | @@ -XXX,XX +XXX,XX @@ int kvm_vm_check_extension(KVMState *s, unsigned int extension) | ||
57 | return ret; | ||
58 | } | ||
59 | |||
60 | +typedef struct HWPoisonPage { | ||
61 | + ram_addr_t ram_addr; | ||
62 | + QLIST_ENTRY(HWPoisonPage) list; | ||
63 | +} HWPoisonPage; | ||
100 | + | 64 | + |
101 | +#define TYPE_AW_SID "allwinner-sid" | 65 | +static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list = |
102 | +#define AW_SID(obj) \ | 66 | + QLIST_HEAD_INITIALIZER(hwpoison_page_list); |
103 | + OBJECT_CHECK(AwSidState, (obj), TYPE_AW_SID) | ||
104 | + | 67 | + |
105 | +/** @} */ | 68 | +static void kvm_unpoison_all(void *param) |
69 | +{ | ||
70 | + HWPoisonPage *page, *next_page; | ||
106 | + | 71 | + |
107 | +/** | 72 | + QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) { |
108 | + * Allwinner Security ID object instance state | 73 | + QLIST_REMOVE(page, list); |
109 | + */ | 74 | + qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE); |
110 | +typedef struct AwSidState { | 75 | + g_free(page); |
111 | + /*< private >*/ | ||
112 | + SysBusDevice parent_obj; | ||
113 | + /*< public >*/ | ||
114 | + | ||
115 | + /** Maps I/O registers in physical memory */ | ||
116 | + MemoryRegion iomem; | ||
117 | + | ||
118 | + /** Control register defines how and what to read */ | ||
119 | + uint32_t control; | ||
120 | + | ||
121 | + /** RdKey register contains the data retrieved by the device */ | ||
122 | + uint32_t rdkey; | ||
123 | + | ||
124 | + /** Stores the emulated device identifier */ | ||
125 | + QemuUUID identifier; | ||
126 | + | ||
127 | +} AwSidState; | ||
128 | + | ||
129 | +#endif /* HW_MISC_ALLWINNER_SID_H */ | ||
130 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
131 | index XXXXXXX..XXXXXXX 100644 | ||
132 | --- a/hw/arm/allwinner-h3.c | ||
133 | +++ b/hw/arm/allwinner-h3.c | ||
134 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
135 | [AW_H3_SRAM_A2] = 0x00044000, | ||
136 | [AW_H3_SRAM_C] = 0x00010000, | ||
137 | [AW_H3_SYSCTRL] = 0x01c00000, | ||
138 | + [AW_H3_SID] = 0x01c14000, | ||
139 | [AW_H3_EHCI0] = 0x01c1a000, | ||
140 | [AW_H3_OHCI0] = 0x01c1a400, | ||
141 | [AW_H3_EHCI1] = 0x01c1b000, | ||
142 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
143 | { "mmc0", 0x01c0f000, 4 * KiB }, | ||
144 | { "mmc1", 0x01c10000, 4 * KiB }, | ||
145 | { "mmc2", 0x01c11000, 4 * KiB }, | ||
146 | - { "sid", 0x01c14000, 1 * KiB }, | ||
147 | { "crypto", 0x01c15000, 4 * KiB }, | ||
148 | { "msgbox", 0x01c17000, 4 * KiB }, | ||
149 | { "spinlock", 0x01c18000, 4 * KiB }, | ||
150 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
151 | |||
152 | sysbus_init_child_obj(obj, "cpucfg", &s->cpucfg, sizeof(s->cpucfg), | ||
153 | TYPE_AW_CPUCFG); | ||
154 | + | ||
155 | + sysbus_init_child_obj(obj, "sid", &s->sid, sizeof(s->sid), | ||
156 | + TYPE_AW_SID); | ||
157 | + object_property_add_alias(obj, "identifier", OBJECT(&s->sid), | ||
158 | + "identifier", &error_abort); | ||
159 | } | ||
160 | |||
161 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
162 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
163 | qdev_init_nofail(DEVICE(&s->cpucfg)); | ||
164 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->cpucfg), 0, s->memmap[AW_H3_CPUCFG]); | ||
165 | |||
166 | + /* Security Identifier */ | ||
167 | + qdev_init_nofail(DEVICE(&s->sid)); | ||
168 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sid), 0, s->memmap[AW_H3_SID]); | ||
169 | + | ||
170 | /* Universal Serial Bus */ | ||
171 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
172 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
173 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
174 | index XXXXXXX..XXXXXXX 100644 | ||
175 | --- a/hw/arm/orangepi.c | ||
176 | +++ b/hw/arm/orangepi.c | ||
177 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
178 | object_property_set_int(OBJECT(h3), 24 * 1000 * 1000, "clk1-freq", | ||
179 | &error_abort); | ||
180 | |||
181 | + /* Setup SID properties. Currently using a default fixed SID identifier. */ | ||
182 | + if (qemu_uuid_is_null(&h3->sid.identifier)) { | ||
183 | + qdev_prop_set_string(DEVICE(h3), "identifier", | ||
184 | + "02c00081-1111-2222-3333-000044556677"); | ||
185 | + } else if (ldl_be_p(&h3->sid.identifier.data[0]) != 0x02c00081) { | ||
186 | + warn_report("Security Identifier value does not include H3 prefix"); | ||
187 | + } | ||
188 | + | ||
189 | /* Mark H3 object realized */ | ||
190 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
191 | |||
192 | diff --git a/hw/misc/allwinner-sid.c b/hw/misc/allwinner-sid.c | ||
193 | new file mode 100644 | ||
194 | index XXXXXXX..XXXXXXX | ||
195 | --- /dev/null | ||
196 | +++ b/hw/misc/allwinner-sid.c | ||
197 | @@ -XXX,XX +XXX,XX @@ | ||
198 | +/* | ||
199 | + * Allwinner Security ID emulation | ||
200 | + * | ||
201 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
202 | + * | ||
203 | + * This program is free software: you can redistribute it and/or modify | ||
204 | + * it under the terms of the GNU General Public License as published by | ||
205 | + * the Free Software Foundation, either version 2 of the License, or | ||
206 | + * (at your option) any later version. | ||
207 | + * | ||
208 | + * This program is distributed in the hope that it will be useful, | ||
209 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
210 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
211 | + * GNU General Public License for more details. | ||
212 | + * | ||
213 | + * You should have received a copy of the GNU General Public License | ||
214 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
215 | + */ | ||
216 | + | ||
217 | +#include "qemu/osdep.h" | ||
218 | +#include "qemu/units.h" | ||
219 | +#include "hw/sysbus.h" | ||
220 | +#include "migration/vmstate.h" | ||
221 | +#include "qemu/log.h" | ||
222 | +#include "qemu/module.h" | ||
223 | +#include "qemu/guest-random.h" | ||
224 | +#include "qapi/error.h" | ||
225 | +#include "hw/qdev-properties.h" | ||
226 | +#include "hw/misc/allwinner-sid.h" | ||
227 | +#include "trace.h" | ||
228 | + | ||
229 | +/* SID register offsets */ | ||
230 | +enum { | ||
231 | + REG_PRCTL = 0x40, /* Control */ | ||
232 | + REG_RDKEY = 0x60, /* Read Key */ | ||
233 | +}; | ||
234 | + | ||
235 | +/* SID register flags */ | ||
236 | +enum { | ||
237 | + REG_PRCTL_WRITE = 0x0002, /* Unknown write flag */ | ||
238 | + REG_PRCTL_OP_LOCK = 0xAC00, /* Lock operation */ | ||
239 | +}; | ||
240 | + | ||
241 | +static uint64_t allwinner_sid_read(void *opaque, hwaddr offset, | ||
242 | + unsigned size) | ||
243 | +{ | ||
244 | + const AwSidState *s = AW_SID(opaque); | ||
245 | + uint64_t val = 0; | ||
246 | + | ||
247 | + switch (offset) { | ||
248 | + case REG_PRCTL: /* Control */ | ||
249 | + val = s->control; | ||
250 | + break; | ||
251 | + case REG_RDKEY: /* Read Key */ | ||
252 | + val = s->rdkey; | ||
253 | + break; | ||
254 | + default: | ||
255 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
256 | + __func__, (uint32_t)offset); | ||
257 | + return 0; | ||
258 | + } | ||
259 | + | ||
260 | + trace_allwinner_sid_read(offset, val, size); | ||
261 | + | ||
262 | + return val; | ||
263 | +} | ||
264 | + | ||
265 | +static void allwinner_sid_write(void *opaque, hwaddr offset, | ||
266 | + uint64_t val, unsigned size) | ||
267 | +{ | ||
268 | + AwSidState *s = AW_SID(opaque); | ||
269 | + | ||
270 | + trace_allwinner_sid_write(offset, val, size); | ||
271 | + | ||
272 | + switch (offset) { | ||
273 | + case REG_PRCTL: /* Control */ | ||
274 | + s->control = val; | ||
275 | + | ||
276 | + if ((s->control & REG_PRCTL_OP_LOCK) && | ||
277 | + (s->control & REG_PRCTL_WRITE)) { | ||
278 | + uint32_t id = s->control >> 16; | ||
279 | + | ||
280 | + if (id <= sizeof(QemuUUID) - sizeof(s->rdkey)) { | ||
281 | + s->rdkey = ldl_be_p(&s->identifier.data[id]); | ||
282 | + } | ||
283 | + } | ||
284 | + s->control &= ~REG_PRCTL_WRITE; | ||
285 | + break; | ||
286 | + case REG_RDKEY: /* Read Key */ | ||
287 | + break; | ||
288 | + default: | ||
289 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
290 | + __func__, (uint32_t)offset); | ||
291 | + break; | ||
292 | + } | 76 | + } |
293 | +} | 77 | +} |
294 | + | 78 | + |
295 | +static const MemoryRegionOps allwinner_sid_ops = { | 79 | +void kvm_hwpoison_page_add(ram_addr_t ram_addr) |
296 | + .read = allwinner_sid_read, | 80 | +{ |
297 | + .write = allwinner_sid_write, | 81 | + HWPoisonPage *page; |
298 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
299 | + .valid = { | ||
300 | + .min_access_size = 4, | ||
301 | + .max_access_size = 4, | ||
302 | + }, | ||
303 | + .impl.min_access_size = 4, | ||
304 | +}; | ||
305 | + | 82 | + |
306 | +static void allwinner_sid_reset(DeviceState *dev) | 83 | + QLIST_FOREACH(page, &hwpoison_page_list, list) { |
307 | +{ | 84 | + if (page->ram_addr == ram_addr) { |
308 | + AwSidState *s = AW_SID(dev); | 85 | + return; |
309 | + | 86 | + } |
310 | + /* Set default values for registers */ | 87 | + } |
311 | + s->control = 0; | 88 | + page = g_new(HWPoisonPage, 1); |
312 | + s->rdkey = 0; | 89 | + page->ram_addr = ram_addr; |
90 | + QLIST_INSERT_HEAD(&hwpoison_page_list, page, list); | ||
313 | +} | 91 | +} |
314 | + | 92 | + |
315 | +static void allwinner_sid_init(Object *obj) | 93 | static uint32_t adjust_ioeventfd_endianness(uint32_t val, uint32_t size) |
316 | +{ | 94 | { |
317 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 95 | #if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN) |
318 | + AwSidState *s = AW_SID(obj); | 96 | @@ -XXX,XX +XXX,XX @@ static int kvm_init(MachineState *ms) |
97 | s->kernel_irqchip_split = mc->default_kernel_irqchip_split ? ON_OFF_AUTO_ON : ON_OFF_AUTO_OFF; | ||
98 | } | ||
99 | |||
100 | + qemu_register_reset(kvm_unpoison_all, NULL); | ||
319 | + | 101 | + |
320 | + /* Memory mapping */ | 102 | if (s->kernel_irqchip_allowed) { |
321 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sid_ops, s, | 103 | kvm_irqchip_create(s); |
322 | + TYPE_AW_SID, 1 * KiB); | 104 | } |
323 | + sysbus_init_mmio(sbd, &s->iomem); | 105 | diff --git a/target/i386/kvm.c b/target/i386/kvm.c |
324 | +} | ||
325 | + | ||
326 | +static Property allwinner_sid_properties[] = { | ||
327 | + DEFINE_PROP_UUID_NODEFAULT("identifier", AwSidState, identifier), | ||
328 | + DEFINE_PROP_END_OF_LIST() | ||
329 | +}; | ||
330 | + | ||
331 | +static const VMStateDescription allwinner_sid_vmstate = { | ||
332 | + .name = "allwinner-sid", | ||
333 | + .version_id = 1, | ||
334 | + .minimum_version_id = 1, | ||
335 | + .fields = (VMStateField[]) { | ||
336 | + VMSTATE_UINT32(control, AwSidState), | ||
337 | + VMSTATE_UINT32(rdkey, AwSidState), | ||
338 | + VMSTATE_UINT8_ARRAY_V(identifier.data, AwSidState, sizeof(QemuUUID), 1), | ||
339 | + VMSTATE_END_OF_LIST() | ||
340 | + } | ||
341 | +}; | ||
342 | + | ||
343 | +static void allwinner_sid_class_init(ObjectClass *klass, void *data) | ||
344 | +{ | ||
345 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
346 | + | ||
347 | + dc->reset = allwinner_sid_reset; | ||
348 | + dc->vmsd = &allwinner_sid_vmstate; | ||
349 | + device_class_set_props(dc, allwinner_sid_properties); | ||
350 | +} | ||
351 | + | ||
352 | +static const TypeInfo allwinner_sid_info = { | ||
353 | + .name = TYPE_AW_SID, | ||
354 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
355 | + .instance_init = allwinner_sid_init, | ||
356 | + .instance_size = sizeof(AwSidState), | ||
357 | + .class_init = allwinner_sid_class_init, | ||
358 | +}; | ||
359 | + | ||
360 | +static void allwinner_sid_register(void) | ||
361 | +{ | ||
362 | + type_register_static(&allwinner_sid_info); | ||
363 | +} | ||
364 | + | ||
365 | +type_init(allwinner_sid_register) | ||
366 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
367 | index XXXXXXX..XXXXXXX 100644 | 106 | index XXXXXXX..XXXXXXX 100644 |
368 | --- a/hw/misc/trace-events | 107 | --- a/target/i386/kvm.c |
369 | +++ b/hw/misc/trace-events | 108 | +++ b/target/i386/kvm.c |
370 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad | 109 | @@ -XXX,XX +XXX,XX @@ |
371 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 110 | #include "sysemu/sysemu.h" |
372 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 111 | #include "sysemu/hw_accel.h" |
373 | 112 | #include "sysemu/kvm_int.h" | |
374 | +# allwinner-sid.c | 113 | -#include "sysemu/reset.h" |
375 | +allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 114 | #include "sysemu/runstate.h" |
376 | +allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 115 | #include "kvm_i386.h" |
377 | + | 116 | #include "hyperv.h" |
378 | # eccmemctl.c | 117 | @@ -XXX,XX +XXX,XX @@ uint64_t kvm_arch_get_supported_msr_feature(KVMState *s, uint32_t index) |
379 | ecc_mem_writel_mer(uint32_t val) "Write memory enable 0x%08x" | 118 | } |
380 | ecc_mem_writel_mdr(uint32_t val) "Write memory delay 0x%08x" | 119 | } |
120 | |||
121 | - | ||
122 | -typedef struct HWPoisonPage { | ||
123 | - ram_addr_t ram_addr; | ||
124 | - QLIST_ENTRY(HWPoisonPage) list; | ||
125 | -} HWPoisonPage; | ||
126 | - | ||
127 | -static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list = | ||
128 | - QLIST_HEAD_INITIALIZER(hwpoison_page_list); | ||
129 | - | ||
130 | -static void kvm_unpoison_all(void *param) | ||
131 | -{ | ||
132 | - HWPoisonPage *page, *next_page; | ||
133 | - | ||
134 | - QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) { | ||
135 | - QLIST_REMOVE(page, list); | ||
136 | - qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE); | ||
137 | - g_free(page); | ||
138 | - } | ||
139 | -} | ||
140 | - | ||
141 | -static void kvm_hwpoison_page_add(ram_addr_t ram_addr) | ||
142 | -{ | ||
143 | - HWPoisonPage *page; | ||
144 | - | ||
145 | - QLIST_FOREACH(page, &hwpoison_page_list, list) { | ||
146 | - if (page->ram_addr == ram_addr) { | ||
147 | - return; | ||
148 | - } | ||
149 | - } | ||
150 | - page = g_new(HWPoisonPage, 1); | ||
151 | - page->ram_addr = ram_addr; | ||
152 | - QLIST_INSERT_HEAD(&hwpoison_page_list, page, list); | ||
153 | -} | ||
154 | - | ||
155 | static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap, | ||
156 | int *max_banks) | ||
157 | { | ||
158 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_init(MachineState *ms, KVMState *s) | ||
159 | fprintf(stderr, "e820_add_entry() table is full\n"); | ||
160 | return ret; | ||
161 | } | ||
162 | - qemu_register_reset(kvm_unpoison_all, NULL); | ||
163 | |||
164 | shadow_mem = object_property_get_int(OBJECT(s), "kvm-shadow-mem", &error_abort); | ||
165 | if (shadow_mem != -1) { | ||
381 | -- | 166 | -- |
382 | 2.20.1 | 167 | 2.20.1 |
383 | 168 | ||
384 | 169 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | The Allwinner Sun8i System on Chip family includes an Ethernet MAC (EMAC) | 3 | kvm_arch_on_sigbus_vcpu() error injection uses source_id as |
4 | which provides 10M/100M/1000M Ethernet connectivity. This commit | 4 | index in etc/hardware_errors to find out Error Status Data |
5 | adds support for the Allwinner EMAC from the Sun8i family (H2+, H3, A33, etc), | 5 | Block entry corresponding to error source. So supported source_id |
6 | including emulation for the following functionality: | 6 | values should be assigned here and not be changed afterwards to |
7 | 7 | make sure that guest will write error into expected Error Status | |
8 | * DMA transfers | 8 | Data Block. |
9 | * MII interface | 9 | |
10 | * Transmit CRC calculation | 10 | Before QEMU writes a new error to ACPI table, it will check whether |
11 | 11 | previous error has been acknowledged. If not acknowledged, the new | |
12 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 12 | errors will be ignored and not be recorded. For the errors section |
13 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 13 | type, QEMU simulate it to memory section error. |
14 | Message-id: 20200311221854.30370-10-nieklinnenbank@gmail.com | 14 | |
15 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> | ||
16 | Signed-off-by: Xiang Zheng <zhengxiang9@huawei.com> | ||
17 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
18 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
19 | Message-id: 20200512030609.19593-9-gengdongjiu@huawei.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 21 | --- |
17 | hw/net/Makefile.objs | 1 + | 22 | include/hw/acpi/ghes.h | 1 + |
18 | include/hw/arm/allwinner-h3.h | 3 + | 23 | hw/acpi/ghes.c | 219 +++++++++++++++++++++++++++++++++++++++++ |
19 | include/hw/net/allwinner-sun8i-emac.h | 99 +++ | 24 | 2 files changed, 220 insertions(+) |
20 | hw/arm/allwinner-h3.c | 16 +- | 25 | |
21 | hw/arm/orangepi.c | 3 + | 26 | diff --git a/include/hw/acpi/ghes.h b/include/hw/acpi/ghes.h |
22 | hw/net/allwinner-sun8i-emac.c | 871 ++++++++++++++++++++++++++ | ||
23 | hw/arm/Kconfig | 1 + | ||
24 | hw/net/Kconfig | 3 + | ||
25 | hw/net/trace-events | 10 + | ||
26 | 9 files changed, 1006 insertions(+), 1 deletion(-) | ||
27 | create mode 100644 include/hw/net/allwinner-sun8i-emac.h | ||
28 | create mode 100644 hw/net/allwinner-sun8i-emac.c | ||
29 | |||
30 | diff --git a/hw/net/Makefile.objs b/hw/net/Makefile.objs | ||
31 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/net/Makefile.objs | 28 | --- a/include/hw/acpi/ghes.h |
33 | +++ b/hw/net/Makefile.objs | 29 | +++ b/include/hw/acpi/ghes.h |
34 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_XGMAC) += xgmac.o | 30 | @@ -XXX,XX +XXX,XX @@ void build_ghes_error_table(GArray *hardware_errors, BIOSLinker *linker); |
35 | common-obj-$(CONFIG_MIPSNET) += mipsnet.o | 31 | void acpi_build_hest(GArray *table_data, BIOSLinker *linker); |
36 | common-obj-$(CONFIG_XILINX_AXI) += xilinx_axienet.o | 32 | void acpi_ghes_add_fw_cfg(AcpiGhesState *vms, FWCfgState *s, |
37 | common-obj-$(CONFIG_ALLWINNER_EMAC) += allwinner_emac.o | 33 | GArray *hardware_errors); |
38 | +common-obj-$(CONFIG_ALLWINNER_SUN8I_EMAC) += allwinner-sun8i-emac.o | 34 | +int acpi_ghes_record_errors(uint8_t notify, uint64_t error_physical_addr); |
39 | common-obj-$(CONFIG_IMX_FEC) += imx_fec.o | 35 | #endif |
40 | 36 | diff --git a/hw/acpi/ghes.c b/hw/acpi/ghes.c | |
41 | common-obj-$(CONFIG_CADENCE) += cadence_gem.o | ||
42 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | ||
43 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
44 | --- a/include/hw/arm/allwinner-h3.h | 38 | --- a/hw/acpi/ghes.c |
45 | +++ b/include/hw/arm/allwinner-h3.h | 39 | +++ b/hw/acpi/ghes.c |
46 | @@ -XXX,XX +XXX,XX @@ | 40 | @@ -XXX,XX +XXX,XX @@ |
47 | #include "hw/misc/allwinner-h3-sysctrl.h" | 41 | #include "qemu/error-report.h" |
48 | #include "hw/misc/allwinner-sid.h" | 42 | #include "hw/acpi/generic_event_device.h" |
49 | #include "hw/sd/allwinner-sdhost.h" | 43 | #include "hw/nvram/fw_cfg.h" |
50 | +#include "hw/net/allwinner-sun8i-emac.h" | 44 | +#include "qemu/uuid.h" |
51 | #include "target/arm/cpu.h" | 45 | |
52 | 46 | #define ACPI_GHES_ERRORS_FW_CFG_FILE "etc/hardware_errors" | |
53 | /** | 47 | #define ACPI_GHES_DATA_ADDR_FW_CFG_FILE "etc/hardware_errors_addr" |
54 | @@ -XXX,XX +XXX,XX @@ enum { | ||
55 | AW_H3_UART1, | ||
56 | AW_H3_UART2, | ||
57 | AW_H3_UART3, | ||
58 | + AW_H3_EMAC, | ||
59 | AW_H3_GIC_DIST, | ||
60 | AW_H3_GIC_CPU, | ||
61 | AW_H3_GIC_HYP, | ||
62 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
63 | AwH3SysCtrlState sysctrl; | ||
64 | AwSidState sid; | ||
65 | AwSdHostState mmc0; | ||
66 | + AwSun8iEmacState emac; | ||
67 | GICState gic; | ||
68 | MemoryRegion sram_a1; | ||
69 | MemoryRegion sram_a2; | ||
70 | diff --git a/include/hw/net/allwinner-sun8i-emac.h b/include/hw/net/allwinner-sun8i-emac.h | ||
71 | new file mode 100644 | ||
72 | index XXXXXXX..XXXXXXX | ||
73 | --- /dev/null | ||
74 | +++ b/include/hw/net/allwinner-sun8i-emac.h | ||
75 | @@ -XXX,XX +XXX,XX @@ | 48 | @@ -XXX,XX +XXX,XX @@ |
76 | +/* | 49 | /* Address offset in Generic Address Structure(GAS) */ |
77 | + * Allwinner Sun8i Ethernet MAC emulation | 50 | #define GAS_ADDR_OFFSET 4 |
78 | + * | 51 | |
79 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | 52 | +/* |
80 | + * | 53 | + * The total size of Generic Error Data Entry |
81 | + * This program is free software: you can redistribute it and/or modify | 54 | + * ACPI 6.1/6.2: 18.3.2.7.1 Generic Error Data, |
82 | + * it under the terms of the GNU General Public License as published by | 55 | + * Table 18-343 Generic Error Data Entry |
83 | + * the Free Software Foundation, either version 2 of the License, or | 56 | + */ |
84 | + * (at your option) any later version. | 57 | +#define ACPI_GHES_DATA_LENGTH 72 |
85 | + * | 58 | + |
86 | + * This program is distributed in the hope that it will be useful, | 59 | +/* The memory section CPER size, UEFI 2.6: N.2.5 Memory Error Section */ |
87 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | 60 | +#define ACPI_GHES_MEM_CPER_LENGTH 80 |
88 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 61 | + |
89 | + * GNU General Public License for more details. | 62 | +/* Masks for block_status flags */ |
90 | + * | 63 | +#define ACPI_GEBS_UNCORRECTABLE 1 |
91 | + * You should have received a copy of the GNU General Public License | 64 | + |
92 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | 65 | +/* |
93 | + */ | 66 | + * Total size for Generic Error Status Block except Generic Error Data Entries |
94 | + | 67 | + * ACPI 6.2: 18.3.2.7.1 Generic Error Data, |
95 | +#ifndef HW_NET_ALLWINNER_SUN8I_EMAC_H | 68 | + * Table 18-380 Generic Error Status Block |
96 | +#define HW_NET_ALLWINNER_SUN8I_EMAC_H | 69 | + */ |
97 | + | 70 | +#define ACPI_GHES_GESB_SIZE 20 |
98 | +#include "qom/object.h" | 71 | + |
99 | +#include "net/net.h" | 72 | +/* |
100 | +#include "hw/sysbus.h" | 73 | + * Values for error_severity field |
101 | + | 74 | + */ |
102 | +/** | 75 | +enum AcpiGenericErrorSeverity { |
103 | + * Object model | 76 | + ACPI_CPER_SEV_RECOVERABLE = 0, |
104 | + * @{ | 77 | + ACPI_CPER_SEV_FATAL = 1, |
105 | + */ | 78 | + ACPI_CPER_SEV_CORRECTED = 2, |
106 | + | 79 | + ACPI_CPER_SEV_NONE = 3, |
107 | +#define TYPE_AW_SUN8I_EMAC "allwinner-sun8i-emac" | 80 | +}; |
108 | +#define AW_SUN8I_EMAC(obj) \ | 81 | + |
109 | + OBJECT_CHECK(AwSun8iEmacState, (obj), TYPE_AW_SUN8I_EMAC) | 82 | /* |
110 | + | 83 | * Hardware Error Notification |
111 | +/** @} */ | 84 | * ACPI 4.0: 17.3.2.7 Hardware Error Notification |
112 | + | 85 | @@ -XXX,XX +XXX,XX @@ static void build_ghes_hw_error_notification(GArray *table, const uint8_t type) |
113 | +/** | 86 | build_append_int_noprefix(table, 0, 4); |
114 | + * Allwinner Sun8i EMAC object instance state | 87 | } |
115 | + */ | 88 | |
116 | +typedef struct AwSun8iEmacState { | 89 | +/* |
117 | + /*< private >*/ | 90 | + * Generic Error Data Entry |
118 | + SysBusDevice parent_obj; | 91 | + * ACPI 6.1: 18.3.2.7.1 Generic Error Data |
119 | + /*< public >*/ | 92 | + */ |
120 | + | 93 | +static void acpi_ghes_generic_error_data(GArray *table, |
121 | + /** Maps I/O registers in physical memory */ | 94 | + const uint8_t *section_type, uint32_t error_severity, |
122 | + MemoryRegion iomem; | 95 | + uint8_t validation_bits, uint8_t flags, |
123 | + | 96 | + uint32_t error_data_length, QemuUUID fru_id, |
124 | + /** Interrupt output signal to notify CPU */ | 97 | + uint64_t time_stamp) |
125 | + qemu_irq irq; | 98 | +{ |
126 | + | 99 | + const uint8_t fru_text[20] = {0}; |
127 | + /** Generic Network Interface Controller (NIC) for networking API */ | 100 | + |
128 | + NICState *nic; | 101 | + /* Section Type */ |
129 | + | 102 | + g_array_append_vals(table, section_type, 16); |
130 | + /** Generic Network Interface Controller (NIC) configuration */ | 103 | + |
131 | + NICConf conf; | 104 | + /* Error Severity */ |
132 | + | 105 | + build_append_int_noprefix(table, error_severity, 4); |
133 | + /** | 106 | + /* Revision */ |
134 | + * @name Media Independent Interface (MII) | 107 | + build_append_int_noprefix(table, 0x300, 2); |
135 | + * @{ | 108 | + /* Validation Bits */ |
109 | + build_append_int_noprefix(table, validation_bits, 1); | ||
110 | + /* Flags */ | ||
111 | + build_append_int_noprefix(table, flags, 1); | ||
112 | + /* Error Data Length */ | ||
113 | + build_append_int_noprefix(table, error_data_length, 4); | ||
114 | + | ||
115 | + /* FRU Id */ | ||
116 | + g_array_append_vals(table, fru_id.data, ARRAY_SIZE(fru_id.data)); | ||
117 | + | ||
118 | + /* FRU Text */ | ||
119 | + g_array_append_vals(table, fru_text, sizeof(fru_text)); | ||
120 | + | ||
121 | + /* Timestamp */ | ||
122 | + build_append_int_noprefix(table, time_stamp, 8); | ||
123 | +} | ||
124 | + | ||
125 | +/* | ||
126 | + * Generic Error Status Block | ||
127 | + * ACPI 6.1: 18.3.2.7.1 Generic Error Data | ||
128 | + */ | ||
129 | +static void acpi_ghes_generic_error_status(GArray *table, uint32_t block_status, | ||
130 | + uint32_t raw_data_offset, uint32_t raw_data_length, | ||
131 | + uint32_t data_length, uint32_t error_severity) | ||
132 | +{ | ||
133 | + /* Block Status */ | ||
134 | + build_append_int_noprefix(table, block_status, 4); | ||
135 | + /* Raw Data Offset */ | ||
136 | + build_append_int_noprefix(table, raw_data_offset, 4); | ||
137 | + /* Raw Data Length */ | ||
138 | + build_append_int_noprefix(table, raw_data_length, 4); | ||
139 | + /* Data Length */ | ||
140 | + build_append_int_noprefix(table, data_length, 4); | ||
141 | + /* Error Severity */ | ||
142 | + build_append_int_noprefix(table, error_severity, 4); | ||
143 | +} | ||
144 | + | ||
145 | +/* UEFI 2.6: N.2.5 Memory Error Section */ | ||
146 | +static void acpi_ghes_build_append_mem_cper(GArray *table, | ||
147 | + uint64_t error_physical_addr) | ||
148 | +{ | ||
149 | + /* | ||
150 | + * Memory Error Record | ||
136 | + */ | 151 | + */ |
137 | + | 152 | + |
138 | + uint8_t mii_phy_addr; /**< PHY address */ | 153 | + /* Validation Bits */ |
139 | + uint32_t mii_cr; /**< Control */ | 154 | + build_append_int_noprefix(table, |
140 | + uint32_t mii_st; /**< Status */ | 155 | + (1ULL << 14) | /* Type Valid */ |
141 | + uint32_t mii_adv; /**< Advertised Abilities */ | 156 | + (1ULL << 1) /* Physical Address Valid */, |
142 | + | 157 | + 8); |
143 | + /** @} */ | 158 | + /* Error Status */ |
144 | + | 159 | + build_append_int_noprefix(table, 0, 8); |
145 | + /** | 160 | + /* Physical Address */ |
146 | + * @name Hardware Registers | 161 | + build_append_int_noprefix(table, error_physical_addr, 8); |
147 | + * @{ | 162 | + /* Skip all the detailed information normally found in such a record */ |
163 | + build_append_int_noprefix(table, 0, 48); | ||
164 | + /* Memory Error Type */ | ||
165 | + build_append_int_noprefix(table, 0 /* Unknown error */, 1); | ||
166 | + /* Skip all the detailed information normally found in such a record */ | ||
167 | + build_append_int_noprefix(table, 0, 7); | ||
168 | +} | ||
169 | + | ||
170 | +static int acpi_ghes_record_mem_error(uint64_t error_block_address, | ||
171 | + uint64_t error_physical_addr) | ||
172 | +{ | ||
173 | + GArray *block; | ||
174 | + | ||
175 | + /* Memory Error Section Type */ | ||
176 | + const uint8_t uefi_cper_mem_sec[] = | ||
177 | + UUID_LE(0xA5BC1114, 0x6F64, 0x4EDE, 0xB8, 0x63, 0x3E, 0x83, \ | ||
178 | + 0xED, 0x7C, 0x83, 0xB1); | ||
179 | + | ||
180 | + /* invalid fru id: ACPI 4.0: 17.3.2.6.1 Generic Error Data, | ||
181 | + * Table 17-13 Generic Error Data Entry | ||
148 | + */ | 182 | + */ |
149 | + | 183 | + QemuUUID fru_id = {}; |
150 | + uint32_t basic_ctl0; /**< Basic Control 0 */ | 184 | + uint32_t data_length; |
151 | + uint32_t basic_ctl1; /**< Basic Control 1 */ | 185 | + |
152 | + uint32_t int_en; /**< Interrupt Enable */ | 186 | + block = g_array_new(false, true /* clear */, 1); |
153 | + uint32_t int_sta; /**< Interrupt Status */ | 187 | + |
154 | + uint32_t frm_flt; /**< Receive Frame Filter */ | 188 | + /* This is the length if adding a new generic error data entry*/ |
155 | + | 189 | + data_length = ACPI_GHES_DATA_LENGTH + ACPI_GHES_MEM_CPER_LENGTH; |
156 | + uint32_t rx_ctl0; /**< Receive Control 0 */ | 190 | + |
157 | + uint32_t rx_ctl1; /**< Receive Control 1 */ | 191 | + /* |
158 | + uint32_t rx_desc_head; /**< Receive Descriptor List Address */ | 192 | + * Check whether it will run out of the preallocated memory if adding a new |
159 | + uint32_t rx_desc_curr; /**< Current Receive Descriptor Address */ | 193 | + * generic error data entry |
160 | + | 194 | + */ |
161 | + uint32_t tx_ctl0; /**< Transmit Control 0 */ | 195 | + if ((data_length + ACPI_GHES_GESB_SIZE) > ACPI_GHES_MAX_RAW_DATA_LENGTH) { |
162 | + uint32_t tx_ctl1; /**< Transmit Control 1 */ | 196 | + error_report("Not enough memory to record new CPER!!!"); |
163 | + uint32_t tx_desc_head; /**< Transmit Descriptor List Address */ | 197 | + g_array_free(block, true); |
164 | + uint32_t tx_desc_curr; /**< Current Transmit Descriptor Address */ | ||
165 | + uint32_t tx_flowctl; /**< Transmit Flow Control */ | ||
166 | + | ||
167 | + uint32_t mii_cmd; /**< Management Interface Command */ | ||
168 | + uint32_t mii_data; /**< Management Interface Data */ | ||
169 | + | ||
170 | + /** @} */ | ||
171 | + | ||
172 | +} AwSun8iEmacState; | ||
173 | + | ||
174 | +#endif /* HW_NET_ALLWINNER_SUN8I_H */ | ||
175 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
176 | index XXXXXXX..XXXXXXX 100644 | ||
177 | --- a/hw/arm/allwinner-h3.c | ||
178 | +++ b/hw/arm/allwinner-h3.c | ||
179 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
180 | [AW_H3_UART1] = 0x01c28400, | ||
181 | [AW_H3_UART2] = 0x01c28800, | ||
182 | [AW_H3_UART3] = 0x01c28c00, | ||
183 | + [AW_H3_EMAC] = 0x01c30000, | ||
184 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
185 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
186 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
187 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
188 | { "twi1", 0x01c2b000, 1 * KiB }, | ||
189 | { "twi2", 0x01c2b400, 1 * KiB }, | ||
190 | { "scr", 0x01c2c400, 1 * KiB }, | ||
191 | - { "emac", 0x01c30000, 64 * KiB }, | ||
192 | { "gpu", 0x01c40000, 64 * KiB }, | ||
193 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
194 | { "dramcom", 0x01c62000, 4 * KiB }, | ||
195 | @@ -XXX,XX +XXX,XX @@ enum { | ||
196 | AW_H3_GIC_SPI_OHCI2 = 77, | ||
197 | AW_H3_GIC_SPI_EHCI3 = 78, | ||
198 | AW_H3_GIC_SPI_OHCI3 = 79, | ||
199 | + AW_H3_GIC_SPI_EMAC = 82 | ||
200 | }; | ||
201 | |||
202 | /* Allwinner H3 general constants */ | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "mmc0", &s->mmc0, sizeof(s->mmc0), | ||
206 | TYPE_AW_SDHOST_SUN5I); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
209 | + TYPE_AW_SUN8I_EMAC); | ||
210 | } | ||
211 | |||
212 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
213 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
214 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), | ||
215 | "sd-bus", &error_abort); | ||
216 | |||
217 | + /* EMAC */ | ||
218 | + if (nd_table[0].used) { | ||
219 | + qemu_check_nic_model(&nd_table[0], TYPE_AW_SUN8I_EMAC); | ||
220 | + qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); | ||
221 | + } | ||
222 | + qdev_init_nofail(DEVICE(&s->emac)); | ||
223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_H3_EMAC]); | ||
224 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, | ||
225 | + qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_EMAC)); | ||
226 | + | ||
227 | /* Universal Serial Bus */ | ||
228 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
229 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/hw/arm/orangepi.c | ||
233 | +++ b/hw/arm/orangepi.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
235 | warn_report("Security Identifier value does not include H3 prefix"); | ||
236 | } | ||
237 | |||
238 | + /* Setup EMAC properties */ | ||
239 | + object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); | ||
240 | + | ||
241 | /* Mark H3 object realized */ | ||
242 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
243 | |||
244 | diff --git a/hw/net/allwinner-sun8i-emac.c b/hw/net/allwinner-sun8i-emac.c | ||
245 | new file mode 100644 | ||
246 | index XXXXXXX..XXXXXXX | ||
247 | --- /dev/null | ||
248 | +++ b/hw/net/allwinner-sun8i-emac.c | ||
249 | @@ -XXX,XX +XXX,XX @@ | ||
250 | +/* | ||
251 | + * Allwinner Sun8i Ethernet MAC emulation | ||
252 | + * | ||
253 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
254 | + * | ||
255 | + * This program is free software: you can redistribute it and/or modify | ||
256 | + * it under the terms of the GNU General Public License as published by | ||
257 | + * the Free Software Foundation, either version 2 of the License, or | ||
258 | + * (at your option) any later version. | ||
259 | + * | ||
260 | + * This program is distributed in the hope that it will be useful, | ||
261 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
262 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
263 | + * GNU General Public License for more details. | ||
264 | + * | ||
265 | + * You should have received a copy of the GNU General Public License | ||
266 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
267 | + */ | ||
268 | + | ||
269 | +#include "qemu/osdep.h" | ||
270 | +#include "qemu/units.h" | ||
271 | +#include "hw/sysbus.h" | ||
272 | +#include "migration/vmstate.h" | ||
273 | +#include "net/net.h" | ||
274 | +#include "hw/irq.h" | ||
275 | +#include "hw/qdev-properties.h" | ||
276 | +#include "qemu/log.h" | ||
277 | +#include "trace.h" | ||
278 | +#include "net/checksum.h" | ||
279 | +#include "qemu/module.h" | ||
280 | +#include "exec/cpu-common.h" | ||
281 | +#include "hw/net/allwinner-sun8i-emac.h" | ||
282 | + | ||
283 | +/* EMAC register offsets */ | ||
284 | +enum { | ||
285 | + REG_BASIC_CTL_0 = 0x0000, /* Basic Control 0 */ | ||
286 | + REG_BASIC_CTL_1 = 0x0004, /* Basic Control 1 */ | ||
287 | + REG_INT_STA = 0x0008, /* Interrupt Status */ | ||
288 | + REG_INT_EN = 0x000C, /* Interrupt Enable */ | ||
289 | + REG_TX_CTL_0 = 0x0010, /* Transmit Control 0 */ | ||
290 | + REG_TX_CTL_1 = 0x0014, /* Transmit Control 1 */ | ||
291 | + REG_TX_FLOW_CTL = 0x001C, /* Transmit Flow Control */ | ||
292 | + REG_TX_DMA_DESC_LIST = 0x0020, /* Transmit Descriptor List Address */ | ||
293 | + REG_RX_CTL_0 = 0x0024, /* Receive Control 0 */ | ||
294 | + REG_RX_CTL_1 = 0x0028, /* Receive Control 1 */ | ||
295 | + REG_RX_DMA_DESC_LIST = 0x0034, /* Receive Descriptor List Address */ | ||
296 | + REG_FRM_FLT = 0x0038, /* Receive Frame Filter */ | ||
297 | + REG_RX_HASH_0 = 0x0040, /* Receive Hash Table 0 */ | ||
298 | + REG_RX_HASH_1 = 0x0044, /* Receive Hash Table 1 */ | ||
299 | + REG_MII_CMD = 0x0048, /* Management Interface Command */ | ||
300 | + REG_MII_DATA = 0x004C, /* Management Interface Data */ | ||
301 | + REG_ADDR_HIGH = 0x0050, /* MAC Address High */ | ||
302 | + REG_ADDR_LOW = 0x0054, /* MAC Address Low */ | ||
303 | + REG_TX_DMA_STA = 0x00B0, /* Transmit DMA Status */ | ||
304 | + REG_TX_CUR_DESC = 0x00B4, /* Transmit Current Descriptor */ | ||
305 | + REG_TX_CUR_BUF = 0x00B8, /* Transmit Current Buffer */ | ||
306 | + REG_RX_DMA_STA = 0x00C0, /* Receive DMA Status */ | ||
307 | + REG_RX_CUR_DESC = 0x00C4, /* Receive Current Descriptor */ | ||
308 | + REG_RX_CUR_BUF = 0x00C8, /* Receive Current Buffer */ | ||
309 | + REG_RGMII_STA = 0x00D0, /* RGMII Status */ | ||
310 | +}; | ||
311 | + | ||
312 | +/* EMAC register flags */ | ||
313 | +enum { | ||
314 | + BASIC_CTL0_100Mbps = (0b11 << 2), | ||
315 | + BASIC_CTL0_FD = (1 << 0), | ||
316 | + BASIC_CTL1_SOFTRST = (1 << 0), | ||
317 | +}; | ||
318 | + | ||
319 | +enum { | ||
320 | + INT_STA_RGMII_LINK = (1 << 16), | ||
321 | + INT_STA_RX_EARLY = (1 << 13), | ||
322 | + INT_STA_RX_OVERFLOW = (1 << 12), | ||
323 | + INT_STA_RX_TIMEOUT = (1 << 11), | ||
324 | + INT_STA_RX_DMA_STOP = (1 << 10), | ||
325 | + INT_STA_RX_BUF_UA = (1 << 9), | ||
326 | + INT_STA_RX = (1 << 8), | ||
327 | + INT_STA_TX_EARLY = (1 << 5), | ||
328 | + INT_STA_TX_UNDERFLOW = (1 << 4), | ||
329 | + INT_STA_TX_TIMEOUT = (1 << 3), | ||
330 | + INT_STA_TX_BUF_UA = (1 << 2), | ||
331 | + INT_STA_TX_DMA_STOP = (1 << 1), | ||
332 | + INT_STA_TX = (1 << 0), | ||
333 | +}; | ||
334 | + | ||
335 | +enum { | ||
336 | + INT_EN_RX_EARLY = (1 << 13), | ||
337 | + INT_EN_RX_OVERFLOW = (1 << 12), | ||
338 | + INT_EN_RX_TIMEOUT = (1 << 11), | ||
339 | + INT_EN_RX_DMA_STOP = (1 << 10), | ||
340 | + INT_EN_RX_BUF_UA = (1 << 9), | ||
341 | + INT_EN_RX = (1 << 8), | ||
342 | + INT_EN_TX_EARLY = (1 << 5), | ||
343 | + INT_EN_TX_UNDERFLOW = (1 << 4), | ||
344 | + INT_EN_TX_TIMEOUT = (1 << 3), | ||
345 | + INT_EN_TX_BUF_UA = (1 << 2), | ||
346 | + INT_EN_TX_DMA_STOP = (1 << 1), | ||
347 | + INT_EN_TX = (1 << 0), | ||
348 | +}; | ||
349 | + | ||
350 | +enum { | ||
351 | + TX_CTL0_TX_EN = (1 << 31), | ||
352 | + TX_CTL1_TX_DMA_START = (1 << 31), | ||
353 | + TX_CTL1_TX_DMA_EN = (1 << 30), | ||
354 | + TX_CTL1_TX_FLUSH = (1 << 0), | ||
355 | +}; | ||
356 | + | ||
357 | +enum { | ||
358 | + RX_CTL0_RX_EN = (1 << 31), | ||
359 | + RX_CTL0_STRIP_FCS = (1 << 28), | ||
360 | + RX_CTL0_CRC_IPV4 = (1 << 27), | ||
361 | +}; | ||
362 | + | ||
363 | +enum { | ||
364 | + RX_CTL1_RX_DMA_START = (1 << 31), | ||
365 | + RX_CTL1_RX_DMA_EN = (1 << 30), | ||
366 | + RX_CTL1_RX_MD = (1 << 1), | ||
367 | +}; | ||
368 | + | ||
369 | +enum { | ||
370 | + RX_FRM_FLT_DIS_ADDR = (1 << 31), | ||
371 | +}; | ||
372 | + | ||
373 | +enum { | ||
374 | + MII_CMD_PHY_ADDR_SHIFT = (12), | ||
375 | + MII_CMD_PHY_ADDR_MASK = (0xf000), | ||
376 | + MII_CMD_PHY_REG_SHIFT = (4), | ||
377 | + MII_CMD_PHY_REG_MASK = (0xf0), | ||
378 | + MII_CMD_PHY_RW = (1 << 1), | ||
379 | + MII_CMD_PHY_BUSY = (1 << 0), | ||
380 | +}; | ||
381 | + | ||
382 | +enum { | ||
383 | + TX_DMA_STA_STOP = (0b000), | ||
384 | + TX_DMA_STA_RUN_FETCH = (0b001), | ||
385 | + TX_DMA_STA_WAIT_STA = (0b010), | ||
386 | +}; | ||
387 | + | ||
388 | +enum { | ||
389 | + RX_DMA_STA_STOP = (0b000), | ||
390 | + RX_DMA_STA_RUN_FETCH = (0b001), | ||
391 | + RX_DMA_STA_WAIT_FRM = (0b011), | ||
392 | +}; | ||
393 | + | ||
394 | +/* EMAC register reset values */ | ||
395 | +enum { | ||
396 | + REG_BASIC_CTL_1_RST = 0x08000000, | ||
397 | +}; | ||
398 | + | ||
399 | +/* EMAC constants */ | ||
400 | +enum { | ||
401 | + AW_SUN8I_EMAC_MIN_PKT_SZ = 64 | ||
402 | +}; | ||
403 | + | ||
404 | +/* Transmit/receive frame descriptor */ | ||
405 | +typedef struct FrameDescriptor { | ||
406 | + uint32_t status; | ||
407 | + uint32_t status2; | ||
408 | + uint32_t addr; | ||
409 | + uint32_t next; | ||
410 | +} FrameDescriptor; | ||
411 | + | ||
412 | +/* Frame descriptor flags */ | ||
413 | +enum { | ||
414 | + DESC_STATUS_CTL = (1 << 31), | ||
415 | + DESC_STATUS2_BUF_SIZE_MASK = (0x7ff), | ||
416 | +}; | ||
417 | + | ||
418 | +/* Transmit frame descriptor flags */ | ||
419 | +enum { | ||
420 | + TX_DESC_STATUS_LENGTH_ERR = (1 << 14), | ||
421 | + TX_DESC_STATUS2_FIRST_DESC = (1 << 29), | ||
422 | + TX_DESC_STATUS2_LAST_DESC = (1 << 30), | ||
423 | + TX_DESC_STATUS2_CHECKSUM_MASK = (0x3 << 27), | ||
424 | +}; | ||
425 | + | ||
426 | +/* Receive frame descriptor flags */ | ||
427 | +enum { | ||
428 | + RX_DESC_STATUS_FIRST_DESC = (1 << 9), | ||
429 | + RX_DESC_STATUS_LAST_DESC = (1 << 8), | ||
430 | + RX_DESC_STATUS_FRM_LEN_MASK = (0x3fff0000), | ||
431 | + RX_DESC_STATUS_FRM_LEN_SHIFT = (16), | ||
432 | + RX_DESC_STATUS_NO_BUF = (1 << 14), | ||
433 | + RX_DESC_STATUS_HEADER_ERR = (1 << 7), | ||
434 | + RX_DESC_STATUS_LENGTH_ERR = (1 << 4), | ||
435 | + RX_DESC_STATUS_CRC_ERR = (1 << 1), | ||
436 | + RX_DESC_STATUS_PAYLOAD_ERR = (1 << 0), | ||
437 | + RX_DESC_STATUS2_RX_INT_CTL = (1 << 31), | ||
438 | +}; | ||
439 | + | ||
440 | +/* MII register offsets */ | ||
441 | +enum { | ||
442 | + MII_REG_CR = (0x0), /* Control */ | ||
443 | + MII_REG_ST = (0x1), /* Status */ | ||
444 | + MII_REG_ID_HIGH = (0x2), /* Identifier High */ | ||
445 | + MII_REG_ID_LOW = (0x3), /* Identifier Low */ | ||
446 | + MII_REG_ADV = (0x4), /* Advertised abilities */ | ||
447 | + MII_REG_LPA = (0x5), /* Link partner abilities */ | ||
448 | +}; | ||
449 | + | ||
450 | +/* MII register flags */ | ||
451 | +enum { | ||
452 | + MII_REG_CR_RESET = (1 << 15), | ||
453 | + MII_REG_CR_POWERDOWN = (1 << 11), | ||
454 | + MII_REG_CR_10Mbit = (0), | ||
455 | + MII_REG_CR_100Mbit = (1 << 13), | ||
456 | + MII_REG_CR_1000Mbit = (1 << 6), | ||
457 | + MII_REG_CR_AUTO_NEG = (1 << 12), | ||
458 | + MII_REG_CR_AUTO_NEG_RESTART = (1 << 9), | ||
459 | + MII_REG_CR_FULLDUPLEX = (1 << 8), | ||
460 | +}; | ||
461 | + | ||
462 | +enum { | ||
463 | + MII_REG_ST_100BASE_T4 = (1 << 15), | ||
464 | + MII_REG_ST_100BASE_X_FD = (1 << 14), | ||
465 | + MII_REG_ST_100BASE_X_HD = (1 << 13), | ||
466 | + MII_REG_ST_10_FD = (1 << 12), | ||
467 | + MII_REG_ST_10_HD = (1 << 11), | ||
468 | + MII_REG_ST_100BASE_T2_FD = (1 << 10), | ||
469 | + MII_REG_ST_100BASE_T2_HD = (1 << 9), | ||
470 | + MII_REG_ST_AUTONEG_COMPLETE = (1 << 5), | ||
471 | + MII_REG_ST_AUTONEG_AVAIL = (1 << 3), | ||
472 | + MII_REG_ST_LINK_UP = (1 << 2), | ||
473 | +}; | ||
474 | + | ||
475 | +enum { | ||
476 | + MII_REG_LPA_10_HD = (1 << 5), | ||
477 | + MII_REG_LPA_10_FD = (1 << 6), | ||
478 | + MII_REG_LPA_100_HD = (1 << 7), | ||
479 | + MII_REG_LPA_100_FD = (1 << 8), | ||
480 | + MII_REG_LPA_PAUSE = (1 << 10), | ||
481 | + MII_REG_LPA_ASYMPAUSE = (1 << 11), | ||
482 | +}; | ||
483 | + | ||
484 | +/* MII constants */ | ||
485 | +enum { | ||
486 | + MII_PHY_ID_HIGH = 0x0044, | ||
487 | + MII_PHY_ID_LOW = 0x1400, | ||
488 | +}; | ||
489 | + | ||
490 | +static void allwinner_sun8i_emac_mii_set_link(AwSun8iEmacState *s, | ||
491 | + bool link_active) | ||
492 | +{ | ||
493 | + if (link_active) { | ||
494 | + s->mii_st |= MII_REG_ST_LINK_UP; | ||
495 | + } else { | ||
496 | + s->mii_st &= ~MII_REG_ST_LINK_UP; | ||
497 | + } | ||
498 | +} | ||
499 | + | ||
500 | +static void allwinner_sun8i_emac_mii_reset(AwSun8iEmacState *s, | ||
501 | + bool link_active) | ||
502 | +{ | ||
503 | + s->mii_cr = MII_REG_CR_100Mbit | MII_REG_CR_AUTO_NEG | | ||
504 | + MII_REG_CR_FULLDUPLEX; | ||
505 | + s->mii_st = MII_REG_ST_100BASE_T4 | MII_REG_ST_100BASE_X_FD | | ||
506 | + MII_REG_ST_100BASE_X_HD | MII_REG_ST_10_FD | MII_REG_ST_10_HD | | ||
507 | + MII_REG_ST_100BASE_T2_FD | MII_REG_ST_100BASE_T2_HD | | ||
508 | + MII_REG_ST_AUTONEG_COMPLETE | MII_REG_ST_AUTONEG_AVAIL; | ||
509 | + s->mii_adv = 0; | ||
510 | + | ||
511 | + allwinner_sun8i_emac_mii_set_link(s, link_active); | ||
512 | +} | ||
513 | + | ||
514 | +static void allwinner_sun8i_emac_mii_cmd(AwSun8iEmacState *s) | ||
515 | +{ | ||
516 | + uint8_t addr, reg; | ||
517 | + | ||
518 | + addr = (s->mii_cmd & MII_CMD_PHY_ADDR_MASK) >> MII_CMD_PHY_ADDR_SHIFT; | ||
519 | + reg = (s->mii_cmd & MII_CMD_PHY_REG_MASK) >> MII_CMD_PHY_REG_SHIFT; | ||
520 | + | ||
521 | + if (addr != s->mii_phy_addr) { | ||
522 | + return; | ||
523 | + } | ||
524 | + | ||
525 | + /* Read or write a PHY register? */ | ||
526 | + if (s->mii_cmd & MII_CMD_PHY_RW) { | ||
527 | + trace_allwinner_sun8i_emac_mii_write_reg(reg, s->mii_data); | ||
528 | + | ||
529 | + switch (reg) { | ||
530 | + case MII_REG_CR: | ||
531 | + if (s->mii_data & MII_REG_CR_RESET) { | ||
532 | + allwinner_sun8i_emac_mii_reset(s, s->mii_st & | ||
533 | + MII_REG_ST_LINK_UP); | ||
534 | + } else { | ||
535 | + s->mii_cr = s->mii_data & ~(MII_REG_CR_RESET | | ||
536 | + MII_REG_CR_AUTO_NEG_RESTART); | ||
537 | + } | ||
538 | + break; | ||
539 | + case MII_REG_ADV: | ||
540 | + s->mii_adv = s->mii_data; | ||
541 | + break; | ||
542 | + case MII_REG_ID_HIGH: | ||
543 | + case MII_REG_ID_LOW: | ||
544 | + case MII_REG_LPA: | ||
545 | + break; | ||
546 | + default: | ||
547 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to " | ||
548 | + "unknown MII register 0x%x\n", reg); | ||
549 | + break; | ||
550 | + } | ||
551 | + } else { | ||
552 | + switch (reg) { | ||
553 | + case MII_REG_CR: | ||
554 | + s->mii_data = s->mii_cr; | ||
555 | + break; | ||
556 | + case MII_REG_ST: | ||
557 | + s->mii_data = s->mii_st; | ||
558 | + break; | ||
559 | + case MII_REG_ID_HIGH: | ||
560 | + s->mii_data = MII_PHY_ID_HIGH; | ||
561 | + break; | ||
562 | + case MII_REG_ID_LOW: | ||
563 | + s->mii_data = MII_PHY_ID_LOW; | ||
564 | + break; | ||
565 | + case MII_REG_ADV: | ||
566 | + s->mii_data = s->mii_adv; | ||
567 | + break; | ||
568 | + case MII_REG_LPA: | ||
569 | + s->mii_data = MII_REG_LPA_10_HD | MII_REG_LPA_10_FD | | ||
570 | + MII_REG_LPA_100_HD | MII_REG_LPA_100_FD | | ||
571 | + MII_REG_LPA_PAUSE | MII_REG_LPA_ASYMPAUSE; | ||
572 | + break; | ||
573 | + default: | ||
574 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to " | ||
575 | + "unknown MII register 0x%x\n", reg); | ||
576 | + s->mii_data = 0; | ||
577 | + break; | ||
578 | + } | ||
579 | + | ||
580 | + trace_allwinner_sun8i_emac_mii_read_reg(reg, s->mii_data); | ||
581 | + } | ||
582 | +} | ||
583 | + | ||
584 | +static void allwinner_sun8i_emac_update_irq(AwSun8iEmacState *s) | ||
585 | +{ | ||
586 | + qemu_set_irq(s->irq, (s->int_sta & s->int_en) != 0); | ||
587 | +} | ||
588 | + | ||
589 | +static uint32_t allwinner_sun8i_emac_next_desc(FrameDescriptor *desc, | ||
590 | + size_t min_size) | ||
591 | +{ | ||
592 | + uint32_t paddr = desc->next; | ||
593 | + | ||
594 | + cpu_physical_memory_read(paddr, desc, sizeof(*desc)); | ||
595 | + | ||
596 | + if ((desc->status & DESC_STATUS_CTL) && | ||
597 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
598 | + return paddr; | ||
599 | + } else { | ||
600 | + return 0; | ||
601 | + } | ||
602 | +} | ||
603 | + | ||
604 | +static uint32_t allwinner_sun8i_emac_get_desc(FrameDescriptor *desc, | ||
605 | + uint32_t start_addr, | ||
606 | + size_t min_size) | ||
607 | +{ | ||
608 | + uint32_t desc_addr = start_addr; | ||
609 | + | ||
610 | + /* Note that the list is a cycle. Last entry points back to the head. */ | ||
611 | + while (desc_addr != 0) { | ||
612 | + cpu_physical_memory_read(desc_addr, desc, sizeof(*desc)); | ||
613 | + | ||
614 | + if ((desc->status & DESC_STATUS_CTL) && | ||
615 | + (desc->status2 & DESC_STATUS2_BUF_SIZE_MASK) >= min_size) { | ||
616 | + return desc_addr; | ||
617 | + } else if (desc->next == start_addr) { | ||
618 | + break; | ||
619 | + } else { | ||
620 | + desc_addr = desc->next; | ||
621 | + } | ||
622 | + } | ||
623 | + | ||
624 | + return 0; | ||
625 | +} | ||
626 | + | ||
627 | +static uint32_t allwinner_sun8i_emac_rx_desc(AwSun8iEmacState *s, | ||
628 | + FrameDescriptor *desc, | ||
629 | + size_t min_size) | ||
630 | +{ | ||
631 | + return allwinner_sun8i_emac_get_desc(desc, s->rx_desc_curr, min_size); | ||
632 | +} | ||
633 | + | ||
634 | +static uint32_t allwinner_sun8i_emac_tx_desc(AwSun8iEmacState *s, | ||
635 | + FrameDescriptor *desc, | ||
636 | + size_t min_size) | ||
637 | +{ | ||
638 | + return allwinner_sun8i_emac_get_desc(desc, s->tx_desc_head, min_size); | ||
639 | +} | ||
640 | + | ||
641 | +static void allwinner_sun8i_emac_flush_desc(FrameDescriptor *desc, | ||
642 | + uint32_t phys_addr) | ||
643 | +{ | ||
644 | + cpu_physical_memory_write(phys_addr, desc, sizeof(*desc)); | ||
645 | +} | ||
646 | + | ||
647 | +static int allwinner_sun8i_emac_can_receive(NetClientState *nc) | ||
648 | +{ | ||
649 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
650 | + FrameDescriptor desc; | ||
651 | + | ||
652 | + return (s->rx_ctl0 & RX_CTL0_RX_EN) && | ||
653 | + (allwinner_sun8i_emac_rx_desc(s, &desc, 0) != 0); | ||
654 | +} | ||
655 | + | ||
656 | +static ssize_t allwinner_sun8i_emac_receive(NetClientState *nc, | ||
657 | + const uint8_t *buf, | ||
658 | + size_t size) | ||
659 | +{ | ||
660 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
661 | + FrameDescriptor desc; | ||
662 | + size_t bytes_left = size; | ||
663 | + size_t desc_bytes = 0; | ||
664 | + size_t pad_fcs_size = 4; | ||
665 | + size_t padding = 0; | ||
666 | + | ||
667 | + if (!(s->rx_ctl0 & RX_CTL0_RX_EN)) { | ||
668 | + return -1; | 198 | + return -1; |
669 | + } | 199 | + } |
670 | + | 200 | + |
671 | + s->rx_desc_curr = allwinner_sun8i_emac_rx_desc(s, &desc, | 201 | + /* Build the new generic error status block header */ |
672 | + AW_SUN8I_EMAC_MIN_PKT_SZ); | 202 | + acpi_ghes_generic_error_status(block, ACPI_GEBS_UNCORRECTABLE, |
673 | + if (!s->rx_desc_curr) { | 203 | + 0, 0, data_length, ACPI_CPER_SEV_RECOVERABLE); |
674 | + s->int_sta |= INT_STA_RX_BUF_UA; | 204 | + |
205 | + /* Build this new generic error data entry header */ | ||
206 | + acpi_ghes_generic_error_data(block, uefi_cper_mem_sec, | ||
207 | + ACPI_CPER_SEV_RECOVERABLE, 0, 0, | ||
208 | + ACPI_GHES_MEM_CPER_LENGTH, fru_id, 0); | ||
209 | + | ||
210 | + /* Build the memory section CPER for above new generic error data entry */ | ||
211 | + acpi_ghes_build_append_mem_cper(block, error_physical_addr); | ||
212 | + | ||
213 | + /* Write the generic error data entry into guest memory */ | ||
214 | + cpu_physical_memory_write(error_block_address, block->data, block->len); | ||
215 | + | ||
216 | + g_array_free(block, true); | ||
217 | + | ||
218 | + return 0; | ||
219 | +} | ||
220 | + | ||
221 | /* | ||
222 | * Build table for the hardware error fw_cfg blob. | ||
223 | * Initialize "etc/hardware_errors" and "etc/hardware_errors_addr" fw_cfg blobs. | ||
224 | @@ -XXX,XX +XXX,XX @@ void acpi_ghes_add_fw_cfg(AcpiGhesState *ags, FWCfgState *s, | ||
225 | fw_cfg_add_file_callback(s, ACPI_GHES_DATA_ADDR_FW_CFG_FILE, NULL, NULL, | ||
226 | NULL, &(ags->ghes_addr_le), sizeof(ags->ghes_addr_le), false); | ||
227 | } | ||
228 | + | ||
229 | +int acpi_ghes_record_errors(uint8_t source_id, uint64_t physical_address) | ||
230 | +{ | ||
231 | + uint64_t error_block_addr, read_ack_register_addr, read_ack_register = 0; | ||
232 | + uint64_t start_addr; | ||
233 | + bool ret = -1; | ||
234 | + AcpiGedState *acpi_ged_state; | ||
235 | + AcpiGhesState *ags; | ||
236 | + | ||
237 | + assert(source_id < ACPI_HEST_SRC_ID_RESERVED); | ||
238 | + | ||
239 | + acpi_ged_state = ACPI_GED(object_resolve_path_type("", TYPE_ACPI_GED, | ||
240 | + NULL)); | ||
241 | + g_assert(acpi_ged_state); | ||
242 | + ags = &acpi_ged_state->ghes_state; | ||
243 | + | ||
244 | + start_addr = le64_to_cpu(ags->ghes_addr_le); | ||
245 | + | ||
246 | + if (physical_address) { | ||
247 | + | ||
248 | + if (source_id < ACPI_HEST_SRC_ID_RESERVED) { | ||
249 | + start_addr += source_id * sizeof(uint64_t); | ||
250 | + } | ||
251 | + | ||
252 | + cpu_physical_memory_read(start_addr, &error_block_addr, | ||
253 | + sizeof(error_block_addr)); | ||
254 | + | ||
255 | + error_block_addr = le64_to_cpu(error_block_addr); | ||
256 | + | ||
257 | + read_ack_register_addr = start_addr + | ||
258 | + ACPI_GHES_ERROR_SOURCE_COUNT * sizeof(uint64_t); | ||
259 | + | ||
260 | + cpu_physical_memory_read(read_ack_register_addr, | ||
261 | + &read_ack_register, sizeof(read_ack_register)); | ||
262 | + | ||
263 | + /* zero means OSPM does not acknowledge the error */ | ||
264 | + if (!read_ack_register) { | ||
265 | + error_report("OSPM does not acknowledge previous error," | ||
266 | + " so can not record CPER for current error anymore"); | ||
267 | + } else if (error_block_addr) { | ||
268 | + read_ack_register = cpu_to_le64(0); | ||
269 | + /* | ||
270 | + * Clear the Read Ack Register, OSPM will write it to 1 when | ||
271 | + * it acknowledges this error. | ||
272 | + */ | ||
273 | + cpu_physical_memory_write(read_ack_register_addr, | ||
274 | + &read_ack_register, sizeof(uint64_t)); | ||
275 | + | ||
276 | + ret = acpi_ghes_record_mem_error(error_block_addr, | ||
277 | + physical_address); | ||
278 | + } else | ||
279 | + error_report("can not find Generic Error Status Block"); | ||
675 | + } | 280 | + } |
676 | + | 281 | + |
677 | + /* Keep filling RX descriptors until the whole frame is written */ | 282 | + return ret; |
678 | + while (s->rx_desc_curr && bytes_left > 0) { | 283 | +} |
679 | + desc.status &= ~DESC_STATUS_CTL; | ||
680 | + desc.status &= ~RX_DESC_STATUS_FRM_LEN_MASK; | ||
681 | + | ||
682 | + if (bytes_left == size) { | ||
683 | + desc.status |= RX_DESC_STATUS_FIRST_DESC; | ||
684 | + } | ||
685 | + | ||
686 | + if ((desc.status2 & DESC_STATUS2_BUF_SIZE_MASK) < | ||
687 | + (bytes_left + pad_fcs_size)) { | ||
688 | + desc_bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
689 | + desc.status |= desc_bytes << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
690 | + } else { | ||
691 | + padding = pad_fcs_size; | ||
692 | + if (bytes_left < AW_SUN8I_EMAC_MIN_PKT_SZ) { | ||
693 | + padding += (AW_SUN8I_EMAC_MIN_PKT_SZ - bytes_left); | ||
694 | + } | ||
695 | + | ||
696 | + desc_bytes = (bytes_left); | ||
697 | + desc.status |= RX_DESC_STATUS_LAST_DESC; | ||
698 | + desc.status |= (bytes_left + padding) | ||
699 | + << RX_DESC_STATUS_FRM_LEN_SHIFT; | ||
700 | + } | ||
701 | + | ||
702 | + cpu_physical_memory_write(desc.addr, buf, desc_bytes); | ||
703 | + allwinner_sun8i_emac_flush_desc(&desc, s->rx_desc_curr); | ||
704 | + trace_allwinner_sun8i_emac_receive(s->rx_desc_curr, desc.addr, | ||
705 | + desc_bytes); | ||
706 | + | ||
707 | + /* Check if frame needs to raise the receive interrupt */ | ||
708 | + if (!(desc.status2 & RX_DESC_STATUS2_RX_INT_CTL)) { | ||
709 | + s->int_sta |= INT_STA_RX; | ||
710 | + } | ||
711 | + | ||
712 | + /* Increment variables */ | ||
713 | + buf += desc_bytes; | ||
714 | + bytes_left -= desc_bytes; | ||
715 | + | ||
716 | + /* Move to the next descriptor */ | ||
717 | + s->rx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 64); | ||
718 | + if (!s->rx_desc_curr) { | ||
719 | + /* Not enough buffer space available */ | ||
720 | + s->int_sta |= INT_STA_RX_BUF_UA; | ||
721 | + s->rx_desc_curr = s->rx_desc_head; | ||
722 | + break; | ||
723 | + } | ||
724 | + } | ||
725 | + | ||
726 | + /* Report receive DMA is finished */ | ||
727 | + s->rx_ctl1 &= ~RX_CTL1_RX_DMA_START; | ||
728 | + allwinner_sun8i_emac_update_irq(s); | ||
729 | + | ||
730 | + return size; | ||
731 | +} | ||
732 | + | ||
733 | +static void allwinner_sun8i_emac_transmit(AwSun8iEmacState *s) | ||
734 | +{ | ||
735 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
736 | + FrameDescriptor desc; | ||
737 | + size_t bytes = 0; | ||
738 | + size_t packet_bytes = 0; | ||
739 | + size_t transmitted = 0; | ||
740 | + static uint8_t packet_buf[2048]; | ||
741 | + | ||
742 | + s->tx_desc_curr = allwinner_sun8i_emac_tx_desc(s, &desc, 0); | ||
743 | + | ||
744 | + /* Read all transmit descriptors */ | ||
745 | + while (s->tx_desc_curr != 0) { | ||
746 | + | ||
747 | + /* Read from physical memory into packet buffer */ | ||
748 | + bytes = desc.status2 & DESC_STATUS2_BUF_SIZE_MASK; | ||
749 | + if (bytes + packet_bytes > sizeof(packet_buf)) { | ||
750 | + desc.status |= TX_DESC_STATUS_LENGTH_ERR; | ||
751 | + break; | ||
752 | + } | ||
753 | + cpu_physical_memory_read(desc.addr, packet_buf + packet_bytes, bytes); | ||
754 | + packet_bytes += bytes; | ||
755 | + desc.status &= ~DESC_STATUS_CTL; | ||
756 | + allwinner_sun8i_emac_flush_desc(&desc, s->tx_desc_curr); | ||
757 | + | ||
758 | + /* After the last descriptor, send the packet */ | ||
759 | + if (desc.status2 & TX_DESC_STATUS2_LAST_DESC) { | ||
760 | + if (desc.status2 & TX_DESC_STATUS2_CHECKSUM_MASK) { | ||
761 | + net_checksum_calculate(packet_buf, packet_bytes); | ||
762 | + } | ||
763 | + | ||
764 | + qemu_send_packet(nc, packet_buf, packet_bytes); | ||
765 | + trace_allwinner_sun8i_emac_transmit(s->tx_desc_curr, desc.addr, | ||
766 | + bytes); | ||
767 | + | ||
768 | + packet_bytes = 0; | ||
769 | + transmitted++; | ||
770 | + } | ||
771 | + s->tx_desc_curr = allwinner_sun8i_emac_next_desc(&desc, 0); | ||
772 | + } | ||
773 | + | ||
774 | + /* Raise transmit completed interrupt */ | ||
775 | + if (transmitted > 0) { | ||
776 | + s->int_sta |= INT_STA_TX; | ||
777 | + s->tx_ctl1 &= ~TX_CTL1_TX_DMA_START; | ||
778 | + allwinner_sun8i_emac_update_irq(s); | ||
779 | + } | ||
780 | +} | ||
781 | + | ||
782 | +static void allwinner_sun8i_emac_reset(DeviceState *dev) | ||
783 | +{ | ||
784 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
785 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
786 | + | ||
787 | + trace_allwinner_sun8i_emac_reset(); | ||
788 | + | ||
789 | + s->mii_cmd = 0; | ||
790 | + s->mii_data = 0; | ||
791 | + s->basic_ctl0 = 0; | ||
792 | + s->basic_ctl1 = REG_BASIC_CTL_1_RST; | ||
793 | + s->int_en = 0; | ||
794 | + s->int_sta = 0; | ||
795 | + s->frm_flt = 0; | ||
796 | + s->rx_ctl0 = 0; | ||
797 | + s->rx_ctl1 = RX_CTL1_RX_MD; | ||
798 | + s->rx_desc_head = 0; | ||
799 | + s->rx_desc_curr = 0; | ||
800 | + s->tx_ctl0 = 0; | ||
801 | + s->tx_ctl1 = 0; | ||
802 | + s->tx_desc_head = 0; | ||
803 | + s->tx_desc_curr = 0; | ||
804 | + s->tx_flowctl = 0; | ||
805 | + | ||
806 | + allwinner_sun8i_emac_mii_reset(s, !nc->link_down); | ||
807 | +} | ||
808 | + | ||
809 | +static uint64_t allwinner_sun8i_emac_read(void *opaque, hwaddr offset, | ||
810 | + unsigned size) | ||
811 | +{ | ||
812 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
813 | + uint64_t value = 0; | ||
814 | + FrameDescriptor desc; | ||
815 | + | ||
816 | + switch (offset) { | ||
817 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
818 | + value = s->basic_ctl0; | ||
819 | + break; | ||
820 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
821 | + value = s->basic_ctl1; | ||
822 | + break; | ||
823 | + case REG_INT_STA: /* Interrupt Status */ | ||
824 | + value = s->int_sta; | ||
825 | + break; | ||
826 | + case REG_INT_EN: /* Interupt Enable */ | ||
827 | + value = s->int_en; | ||
828 | + break; | ||
829 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
830 | + value = s->tx_ctl0; | ||
831 | + break; | ||
832 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
833 | + value = s->tx_ctl1; | ||
834 | + break; | ||
835 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
836 | + value = s->tx_flowctl; | ||
837 | + break; | ||
838 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
839 | + value = s->tx_desc_head; | ||
840 | + break; | ||
841 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
842 | + value = s->rx_ctl0; | ||
843 | + break; | ||
844 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
845 | + value = s->rx_ctl1; | ||
846 | + break; | ||
847 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
848 | + value = s->rx_desc_head; | ||
849 | + break; | ||
850 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
851 | + value = s->frm_flt; | ||
852 | + break; | ||
853 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
854 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
855 | + break; | ||
856 | + case REG_MII_CMD: /* Management Interface Command */ | ||
857 | + value = s->mii_cmd; | ||
858 | + break; | ||
859 | + case REG_MII_DATA: /* Management Interface Data */ | ||
860 | + value = s->mii_data; | ||
861 | + break; | ||
862 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
863 | + value = *(((uint32_t *) (s->conf.macaddr.a)) + 1); | ||
864 | + break; | ||
865 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
866 | + value = *(uint32_t *) (s->conf.macaddr.a); | ||
867 | + break; | ||
868 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
869 | + break; | ||
870 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
871 | + value = s->tx_desc_curr; | ||
872 | + break; | ||
873 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
874 | + if (s->tx_desc_curr != 0) { | ||
875 | + cpu_physical_memory_read(s->tx_desc_curr, &desc, sizeof(desc)); | ||
876 | + value = desc.addr; | ||
877 | + } else { | ||
878 | + value = 0; | ||
879 | + } | ||
880 | + break; | ||
881 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
882 | + break; | ||
883 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
884 | + value = s->rx_desc_curr; | ||
885 | + break; | ||
886 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
887 | + if (s->rx_desc_curr != 0) { | ||
888 | + cpu_physical_memory_read(s->rx_desc_curr, &desc, sizeof(desc)); | ||
889 | + value = desc.addr; | ||
890 | + } else { | ||
891 | + value = 0; | ||
892 | + } | ||
893 | + break; | ||
894 | + case REG_RGMII_STA: /* RGMII Status */ | ||
895 | + break; | ||
896 | + default: | ||
897 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: read access to unknown " | ||
898 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
899 | + offset); | ||
900 | + } | ||
901 | + | ||
902 | + trace_allwinner_sun8i_emac_read(offset, value); | ||
903 | + return value; | ||
904 | +} | ||
905 | + | ||
906 | +static void allwinner_sun8i_emac_write(void *opaque, hwaddr offset, | ||
907 | + uint64_t value, unsigned size) | ||
908 | +{ | ||
909 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(opaque); | ||
910 | + NetClientState *nc = qemu_get_queue(s->nic); | ||
911 | + | ||
912 | + trace_allwinner_sun8i_emac_write(offset, value); | ||
913 | + | ||
914 | + switch (offset) { | ||
915 | + case REG_BASIC_CTL_0: /* Basic Control 0 */ | ||
916 | + s->basic_ctl0 = value; | ||
917 | + break; | ||
918 | + case REG_BASIC_CTL_1: /* Basic Control 1 */ | ||
919 | + if (value & BASIC_CTL1_SOFTRST) { | ||
920 | + allwinner_sun8i_emac_reset(DEVICE(s)); | ||
921 | + value &= ~BASIC_CTL1_SOFTRST; | ||
922 | + } | ||
923 | + s->basic_ctl1 = value; | ||
924 | + if (allwinner_sun8i_emac_can_receive(nc)) { | ||
925 | + qemu_flush_queued_packets(nc); | ||
926 | + } | ||
927 | + break; | ||
928 | + case REG_INT_STA: /* Interrupt Status */ | ||
929 | + s->int_sta &= ~value; | ||
930 | + allwinner_sun8i_emac_update_irq(s); | ||
931 | + break; | ||
932 | + case REG_INT_EN: /* Interrupt Enable */ | ||
933 | + s->int_en = value; | ||
934 | + allwinner_sun8i_emac_update_irq(s); | ||
935 | + break; | ||
936 | + case REG_TX_CTL_0: /* Transmit Control 0 */ | ||
937 | + s->tx_ctl0 = value; | ||
938 | + break; | ||
939 | + case REG_TX_CTL_1: /* Transmit Control 1 */ | ||
940 | + s->tx_ctl1 = value; | ||
941 | + if (value & TX_CTL1_TX_DMA_EN) { | ||
942 | + allwinner_sun8i_emac_transmit(s); | ||
943 | + } | ||
944 | + break; | ||
945 | + case REG_TX_FLOW_CTL: /* Transmit Flow Control */ | ||
946 | + s->tx_flowctl = value; | ||
947 | + break; | ||
948 | + case REG_TX_DMA_DESC_LIST: /* Transmit Descriptor List Address */ | ||
949 | + s->tx_desc_head = value; | ||
950 | + s->tx_desc_curr = value; | ||
951 | + break; | ||
952 | + case REG_RX_CTL_0: /* Receive Control 0 */ | ||
953 | + s->rx_ctl0 = value; | ||
954 | + break; | ||
955 | + case REG_RX_CTL_1: /* Receive Control 1 */ | ||
956 | + s->rx_ctl1 = value | RX_CTL1_RX_MD; | ||
957 | + if ((value & RX_CTL1_RX_DMA_EN) && | ||
958 | + allwinner_sun8i_emac_can_receive(nc)) { | ||
959 | + qemu_flush_queued_packets(nc); | ||
960 | + } | ||
961 | + break; | ||
962 | + case REG_RX_DMA_DESC_LIST: /* Receive Descriptor List Address */ | ||
963 | + s->rx_desc_head = value; | ||
964 | + s->rx_desc_curr = value; | ||
965 | + break; | ||
966 | + case REG_FRM_FLT: /* Receive Frame Filter */ | ||
967 | + s->frm_flt = value; | ||
968 | + break; | ||
969 | + case REG_RX_HASH_0: /* Receive Hash Table 0 */ | ||
970 | + case REG_RX_HASH_1: /* Receive Hash Table 1 */ | ||
971 | + break; | ||
972 | + case REG_MII_CMD: /* Management Interface Command */ | ||
973 | + s->mii_cmd = value & ~MII_CMD_PHY_BUSY; | ||
974 | + allwinner_sun8i_emac_mii_cmd(s); | ||
975 | + break; | ||
976 | + case REG_MII_DATA: /* Management Interface Data */ | ||
977 | + s->mii_data = value; | ||
978 | + break; | ||
979 | + case REG_ADDR_HIGH: /* MAC Address High */ | ||
980 | + s->conf.macaddr.a[4] = (value & 0xff); | ||
981 | + s->conf.macaddr.a[5] = (value & 0xff00) >> 8; | ||
982 | + break; | ||
983 | + case REG_ADDR_LOW: /* MAC Address Low */ | ||
984 | + s->conf.macaddr.a[0] = (value & 0xff); | ||
985 | + s->conf.macaddr.a[1] = (value & 0xff00) >> 8; | ||
986 | + s->conf.macaddr.a[2] = (value & 0xff0000) >> 16; | ||
987 | + s->conf.macaddr.a[3] = (value & 0xff000000) >> 24; | ||
988 | + break; | ||
989 | + case REG_TX_DMA_STA: /* Transmit DMA Status */ | ||
990 | + case REG_TX_CUR_DESC: /* Transmit Current Descriptor */ | ||
991 | + case REG_TX_CUR_BUF: /* Transmit Current Buffer */ | ||
992 | + case REG_RX_DMA_STA: /* Receive DMA Status */ | ||
993 | + case REG_RX_CUR_DESC: /* Receive Current Descriptor */ | ||
994 | + case REG_RX_CUR_BUF: /* Receive Current Buffer */ | ||
995 | + case REG_RGMII_STA: /* RGMII Status */ | ||
996 | + break; | ||
997 | + default: | ||
998 | + qemu_log_mask(LOG_UNIMP, "allwinner-h3-emac: write access to unknown " | ||
999 | + "EMAC register 0x" TARGET_FMT_plx "\n", | ||
1000 | + offset); | ||
1001 | + } | ||
1002 | +} | ||
1003 | + | ||
1004 | +static void allwinner_sun8i_emac_set_link(NetClientState *nc) | ||
1005 | +{ | ||
1006 | + AwSun8iEmacState *s = qemu_get_nic_opaque(nc); | ||
1007 | + | ||
1008 | + trace_allwinner_sun8i_emac_set_link(!nc->link_down); | ||
1009 | + allwinner_sun8i_emac_mii_set_link(s, !nc->link_down); | ||
1010 | +} | ||
1011 | + | ||
1012 | +static const MemoryRegionOps allwinner_sun8i_emac_mem_ops = { | ||
1013 | + .read = allwinner_sun8i_emac_read, | ||
1014 | + .write = allwinner_sun8i_emac_write, | ||
1015 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
1016 | + .valid = { | ||
1017 | + .min_access_size = 4, | ||
1018 | + .max_access_size = 4, | ||
1019 | + }, | ||
1020 | + .impl.min_access_size = 4, | ||
1021 | +}; | ||
1022 | + | ||
1023 | +static NetClientInfo net_allwinner_sun8i_emac_info = { | ||
1024 | + .type = NET_CLIENT_DRIVER_NIC, | ||
1025 | + .size = sizeof(NICState), | ||
1026 | + .can_receive = allwinner_sun8i_emac_can_receive, | ||
1027 | + .receive = allwinner_sun8i_emac_receive, | ||
1028 | + .link_status_changed = allwinner_sun8i_emac_set_link, | ||
1029 | +}; | ||
1030 | + | ||
1031 | +static void allwinner_sun8i_emac_init(Object *obj) | ||
1032 | +{ | ||
1033 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
1034 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(obj); | ||
1035 | + | ||
1036 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_sun8i_emac_mem_ops, | ||
1037 | + s, TYPE_AW_SUN8I_EMAC, 64 * KiB); | ||
1038 | + sysbus_init_mmio(sbd, &s->iomem); | ||
1039 | + sysbus_init_irq(sbd, &s->irq); | ||
1040 | +} | ||
1041 | + | ||
1042 | +static void allwinner_sun8i_emac_realize(DeviceState *dev, Error **errp) | ||
1043 | +{ | ||
1044 | + AwSun8iEmacState *s = AW_SUN8I_EMAC(dev); | ||
1045 | + | ||
1046 | + qemu_macaddr_default_if_unset(&s->conf.macaddr); | ||
1047 | + s->nic = qemu_new_nic(&net_allwinner_sun8i_emac_info, &s->conf, | ||
1048 | + object_get_typename(OBJECT(dev)), dev->id, s); | ||
1049 | + qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | ||
1050 | +} | ||
1051 | + | ||
1052 | +static Property allwinner_sun8i_emac_properties[] = { | ||
1053 | + DEFINE_NIC_PROPERTIES(AwSun8iEmacState, conf), | ||
1054 | + DEFINE_PROP_UINT8("phy-addr", AwSun8iEmacState, mii_phy_addr, 0), | ||
1055 | + DEFINE_PROP_END_OF_LIST(), | ||
1056 | +}; | ||
1057 | + | ||
1058 | +static int allwinner_sun8i_emac_post_load(void *opaque, int version_id) | ||
1059 | +{ | ||
1060 | + AwSun8iEmacState *s = opaque; | ||
1061 | + | ||
1062 | + allwinner_sun8i_emac_set_link(qemu_get_queue(s->nic)); | ||
1063 | + | ||
1064 | + return 0; | ||
1065 | +} | ||
1066 | + | ||
1067 | +static const VMStateDescription vmstate_aw_emac = { | ||
1068 | + .name = "allwinner-sun8i-emac", | ||
1069 | + .version_id = 1, | ||
1070 | + .minimum_version_id = 1, | ||
1071 | + .post_load = allwinner_sun8i_emac_post_load, | ||
1072 | + .fields = (VMStateField[]) { | ||
1073 | + VMSTATE_UINT8(mii_phy_addr, AwSun8iEmacState), | ||
1074 | + VMSTATE_UINT32(mii_cmd, AwSun8iEmacState), | ||
1075 | + VMSTATE_UINT32(mii_data, AwSun8iEmacState), | ||
1076 | + VMSTATE_UINT32(mii_cr, AwSun8iEmacState), | ||
1077 | + VMSTATE_UINT32(mii_st, AwSun8iEmacState), | ||
1078 | + VMSTATE_UINT32(mii_adv, AwSun8iEmacState), | ||
1079 | + VMSTATE_UINT32(basic_ctl0, AwSun8iEmacState), | ||
1080 | + VMSTATE_UINT32(basic_ctl1, AwSun8iEmacState), | ||
1081 | + VMSTATE_UINT32(int_en, AwSun8iEmacState), | ||
1082 | + VMSTATE_UINT32(int_sta, AwSun8iEmacState), | ||
1083 | + VMSTATE_UINT32(frm_flt, AwSun8iEmacState), | ||
1084 | + VMSTATE_UINT32(rx_ctl0, AwSun8iEmacState), | ||
1085 | + VMSTATE_UINT32(rx_ctl1, AwSun8iEmacState), | ||
1086 | + VMSTATE_UINT32(rx_desc_head, AwSun8iEmacState), | ||
1087 | + VMSTATE_UINT32(rx_desc_curr, AwSun8iEmacState), | ||
1088 | + VMSTATE_UINT32(tx_ctl0, AwSun8iEmacState), | ||
1089 | + VMSTATE_UINT32(tx_ctl1, AwSun8iEmacState), | ||
1090 | + VMSTATE_UINT32(tx_desc_head, AwSun8iEmacState), | ||
1091 | + VMSTATE_UINT32(tx_desc_curr, AwSun8iEmacState), | ||
1092 | + VMSTATE_UINT32(tx_flowctl, AwSun8iEmacState), | ||
1093 | + VMSTATE_END_OF_LIST() | ||
1094 | + } | ||
1095 | +}; | ||
1096 | + | ||
1097 | +static void allwinner_sun8i_emac_class_init(ObjectClass *klass, void *data) | ||
1098 | +{ | ||
1099 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
1100 | + | ||
1101 | + dc->realize = allwinner_sun8i_emac_realize; | ||
1102 | + dc->reset = allwinner_sun8i_emac_reset; | ||
1103 | + dc->vmsd = &vmstate_aw_emac; | ||
1104 | + device_class_set_props(dc, allwinner_sun8i_emac_properties); | ||
1105 | +} | ||
1106 | + | ||
1107 | +static const TypeInfo allwinner_sun8i_emac_info = { | ||
1108 | + .name = TYPE_AW_SUN8I_EMAC, | ||
1109 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
1110 | + .instance_size = sizeof(AwSun8iEmacState), | ||
1111 | + .instance_init = allwinner_sun8i_emac_init, | ||
1112 | + .class_init = allwinner_sun8i_emac_class_init, | ||
1113 | +}; | ||
1114 | + | ||
1115 | +static void allwinner_sun8i_emac_register_types(void) | ||
1116 | +{ | ||
1117 | + type_register_static(&allwinner_sun8i_emac_info); | ||
1118 | +} | ||
1119 | + | ||
1120 | +type_init(allwinner_sun8i_emac_register_types) | ||
1121 | diff --git a/hw/arm/Kconfig b/hw/arm/Kconfig | ||
1122 | index XXXXXXX..XXXXXXX 100644 | ||
1123 | --- a/hw/arm/Kconfig | ||
1124 | +++ b/hw/arm/Kconfig | ||
1125 | @@ -XXX,XX +XXX,XX @@ config ALLWINNER_A10 | ||
1126 | config ALLWINNER_H3 | ||
1127 | bool | ||
1128 | select ALLWINNER_A10_PIT | ||
1129 | + select ALLWINNER_SUN8I_EMAC | ||
1130 | select SERIAL | ||
1131 | select ARM_TIMER | ||
1132 | select ARM_GIC | ||
1133 | diff --git a/hw/net/Kconfig b/hw/net/Kconfig | ||
1134 | index XXXXXXX..XXXXXXX 100644 | ||
1135 | --- a/hw/net/Kconfig | ||
1136 | +++ b/hw/net/Kconfig | ||
1137 | @@ -XXX,XX +XXX,XX @@ config MIPSNET | ||
1138 | config ALLWINNER_EMAC | ||
1139 | bool | ||
1140 | |||
1141 | +config ALLWINNER_SUN8I_EMAC | ||
1142 | + bool | ||
1143 | + | ||
1144 | config IMX_FEC | ||
1145 | bool | ||
1146 | |||
1147 | diff --git a/hw/net/trace-events b/hw/net/trace-events | ||
1148 | index XXXXXXX..XXXXXXX 100644 | ||
1149 | --- a/hw/net/trace-events | ||
1150 | +++ b/hw/net/trace-events | ||
1151 | @@ -XXX,XX +XXX,XX @@ | ||
1152 | # See docs/devel/tracing.txt for syntax documentation. | ||
1153 | |||
1154 | +# allwinner-sun8i-emac.c | ||
1155 | +allwinner_sun8i_emac_mii_write_reg(uint32_t reg, uint32_t value) "MII write: reg=0x%" PRIx32 " value=0x%" PRIx32 | ||
1156 | +allwinner_sun8i_emac_mii_read_reg(uint32_t reg, uint32_t value) "MII read: reg=0x%" PRIx32 " value=0x%" PRIx32 | ||
1157 | +allwinner_sun8i_emac_receive(uint32_t desc, uint32_t paddr, uint32_t bytes) "RX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 | ||
1158 | +allwinner_sun8i_emac_transmit(uint32_t desc, uint32_t paddr, uint32_t bytes) "TX packet: desc=0x%" PRIx32 " paddr=0x%" PRIx32 " bytes=%" PRIu32 | ||
1159 | +allwinner_sun8i_emac_reset(void) "HW reset" | ||
1160 | +allwinner_sun8i_emac_set_link(bool active) "Set link: active=%u" | ||
1161 | +allwinner_sun8i_emac_read(uint64_t offset, uint64_t val) "MMIO read: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
1162 | +allwinner_sun8i_emac_write(uint64_t offset, uint64_t val) "MMIO write: offset=0x%" PRIx64 " value=0x%" PRIx64 | ||
1163 | + | ||
1164 | # etraxfs_eth.c | ||
1165 | mdio_phy_read(int regnum, uint16_t value) "read phy_reg:%d value:0x%04x" | ||
1166 | mdio_phy_write(int regnum, uint16_t value) "write phy_reg:%d value:0x%04x" | ||
1167 | -- | 284 | -- |
1168 | 2.20.1 | 285 | 2.20.1 |
1169 | 286 | ||
1170 | 287 | diff view generated by jsdifflib |
1 | From: Beata Michalska <beata.michalska@linaro.org> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | KVM_SET_VCPU_EVENTS might actually lead to vcpu registers being modified. | 3 | Add a SIGBUS signal handler. In this handler, it checks the SIGBUS type, |
4 | As such this should be the last step of sync to avoid potential overwriting | 4 | translates the host VA delivered by host to guest PA, then fills this PA |
5 | of whatever changes KVM might have done. | 5 | to guest APEI GHES memory, then notifies guest according to the SIGBUS |
6 | 6 | type. | |
7 | Signed-off-by: Beata Michalska <beata.michalska@linaro.org> | 7 | |
8 | Reviewed-by: Andrew Jones <drjones@redhat.com> | 8 | When guest accesses the poisoned memory, it will generate a Synchronous |
9 | Message-id: 20200312003401.29017-2-beata.michalska@linaro.org | 9 | External Abort(SEA). Then host kernel gets an APEI notification and calls |
10 | memory_failure() to unmapped the affected page in stage 2, finally | ||
11 | returns to guest. | ||
12 | |||
13 | Guest continues to access the PG_hwpoison page, it will trap to KVM as | ||
14 | stage2 fault, then a SIGBUS_MCEERR_AR synchronous signal is delivered to | ||
15 | Qemu, Qemu records this error address into guest APEI GHES memory and | ||
16 | notifes guest using Synchronous-External-Abort(SEA). | ||
17 | |||
18 | In order to inject a vSEA, we introduce the kvm_inject_arm_sea() function | ||
19 | in which we can setup the type of exception and the syndrome information. | ||
20 | When switching to guest, the target vcpu will jump to the synchronous | ||
21 | external abort vector table entry. | ||
22 | |||
23 | The ESR_ELx.DFSC is set to synchronous external abort(0x10), and the | ||
24 | ESR_ELx.FnV is set to not valid(0x1), which will tell guest that FAR is | ||
25 | not valid and hold an UNKNOWN value. These values will be set to KVM | ||
26 | register structures through KVM_SET_ONE_REG IOCTL. | ||
27 | |||
28 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> | ||
29 | Signed-off-by: Xiang Zheng <zhengxiang9@huawei.com> | ||
30 | Reviewed-by: Michael S. Tsirkin <mst@redhat.com> | ||
31 | Acked-by: Xiang Zheng <zhengxiang9@huawei.com> | ||
32 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
33 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
34 | Message-id: 20200512030609.19593-10-gengdongjiu@huawei.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 35 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | --- | 36 | --- |
12 | target/arm/kvm32.c | 15 ++++++++++----- | 37 | include/sysemu/kvm.h | 3 +- |
13 | target/arm/kvm64.c | 15 ++++++++++----- | 38 | target/arm/cpu.h | 4 +++ |
14 | 2 files changed, 20 insertions(+), 10 deletions(-) | 39 | target/arm/internals.h | 5 +-- |
15 | 40 | target/i386/cpu.h | 2 ++ | |
16 | diff --git a/target/arm/kvm32.c b/target/arm/kvm32.c | 41 | target/arm/helper.c | 2 +- |
17 | index XXXXXXX..XXXXXXX 100644 | 42 | target/arm/kvm64.c | 77 +++++++++++++++++++++++++++++++++++++++++ |
18 | --- a/target/arm/kvm32.c | 43 | target/arm/tlb_helper.c | 2 +- |
19 | +++ b/target/arm/kvm32.c | 44 | 7 files changed, 89 insertions(+), 6 deletions(-) |
20 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | 45 | |
21 | return ret; | 46 | diff --git a/include/sysemu/kvm.h b/include/sysemu/kvm.h |
22 | } | 47 | index XXXXXXX..XXXXXXX 100644 |
23 | 48 | --- a/include/sysemu/kvm.h | |
24 | - ret = kvm_put_vcpu_events(cpu); | 49 | +++ b/include/sysemu/kvm.h |
25 | - if (ret) { | 50 | @@ -XXX,XX +XXX,XX @@ bool kvm_vcpu_id_is_valid(int vcpu_id); |
26 | - return ret; | 51 | /* Returns VCPU ID to be used on KVM_CREATE_VCPU ioctl() */ |
27 | - } | 52 | unsigned long kvm_arch_vcpu_id(CPUState *cpu); |
28 | - | 53 | |
29 | write_cpustate_to_list(cpu, true); | 54 | -#ifdef TARGET_I386 |
30 | 55 | -#define KVM_HAVE_MCE_INJECTION 1 | |
31 | if (!write_list_to_kvmstate(cpu, level)) { | 56 | +#ifdef KVM_HAVE_MCE_INJECTION |
32 | return EINVAL; | 57 | void kvm_arch_on_sigbus_vcpu(CPUState *cpu, int code, void *addr); |
33 | } | 58 | #endif |
34 | 59 | ||
35 | + /* | 60 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
36 | + * Setting VCPU events should be triggered after syncing the registers | 61 | index XXXXXXX..XXXXXXX 100644 |
37 | + * to avoid overwriting potential changes made by KVM upon calling | 62 | --- a/target/arm/cpu.h |
38 | + * KVM_SET_VCPU_EVENTS ioctl | 63 | +++ b/target/arm/cpu.h |
39 | + */ | 64 | @@ -XXX,XX +XXX,XX @@ |
40 | + ret = kvm_put_vcpu_events(cpu); | 65 | /* ARM processors have a weak memory model */ |
41 | + if (ret) { | 66 | #define TCG_GUEST_DEFAULT_MO (0) |
42 | + return ret; | 67 | |
43 | + } | 68 | +#ifdef TARGET_AARCH64 |
44 | + | 69 | +#define KVM_HAVE_MCE_INJECTION 1 |
45 | kvm_arm_sync_mpstate_to_kvm(cpu); | 70 | +#endif |
46 | 71 | + | |
47 | return ret; | 72 | #define EXCP_UDEF 1 /* undefined instruction */ |
73 | #define EXCP_SWI 2 /* software interrupt */ | ||
74 | #define EXCP_PREFETCH_ABORT 3 | ||
75 | diff --git a/target/arm/internals.h b/target/arm/internals.h | ||
76 | index XXXXXXX..XXXXXXX 100644 | ||
77 | --- a/target/arm/internals.h | ||
78 | +++ b/target/arm/internals.h | ||
79 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t syn_insn_abort(int same_el, int ea, int s1ptw, int fsc) | ||
80 | | ARM_EL_IL | (ea << 9) | (s1ptw << 7) | fsc; | ||
81 | } | ||
82 | |||
83 | -static inline uint32_t syn_data_abort_no_iss(int same_el, | ||
84 | +static inline uint32_t syn_data_abort_no_iss(int same_el, int fnv, | ||
85 | int ea, int cm, int s1ptw, | ||
86 | int wnr, int fsc) | ||
87 | { | ||
88 | return (EC_DATAABORT << ARM_EL_EC_SHIFT) | (same_el << ARM_EL_EC_SHIFT) | ||
89 | | ARM_EL_IL | ||
90 | - | (ea << 9) | (cm << 8) | (s1ptw << 7) | (wnr << 6) | fsc; | ||
91 | + | (fnv << 10) | (ea << 9) | (cm << 8) | (s1ptw << 7) | ||
92 | + | (wnr << 6) | fsc; | ||
93 | } | ||
94 | |||
95 | static inline uint32_t syn_data_abort_with_iss(int same_el, | ||
96 | diff --git a/target/i386/cpu.h b/target/i386/cpu.h | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/i386/cpu.h | ||
99 | +++ b/target/i386/cpu.h | ||
100 | @@ -XXX,XX +XXX,XX @@ | ||
101 | /* The x86 has a strong memory model with some store-after-load re-ordering */ | ||
102 | #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) | ||
103 | |||
104 | +#define KVM_HAVE_MCE_INJECTION 1 | ||
105 | + | ||
106 | /* Maximum instruction code size */ | ||
107 | #define TARGET_MAX_INSN_SIZE 16 | ||
108 | |||
109 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
110 | index XXXXXXX..XXXXXXX 100644 | ||
111 | --- a/target/arm/helper.c | ||
112 | +++ b/target/arm/helper.c | ||
113 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
114 | * Report exception with ESR indicating a fault due to a | ||
115 | * translation table walk for a cache maintenance instruction. | ||
116 | */ | ||
117 | - syn = syn_data_abort_no_iss(current_el == target_el, | ||
118 | + syn = syn_data_abort_no_iss(current_el == target_el, 0, | ||
119 | fi.ea, 1, fi.s1ptw, 1, fsc); | ||
120 | env->exception.vaddress = value; | ||
121 | env->exception.fsr = fsr; | ||
48 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c | 122 | diff --git a/target/arm/kvm64.c b/target/arm/kvm64.c |
49 | index XXXXXXX..XXXXXXX 100644 | 123 | index XXXXXXX..XXXXXXX 100644 |
50 | --- a/target/arm/kvm64.c | 124 | --- a/target/arm/kvm64.c |
51 | +++ b/target/arm/kvm64.c | 125 | +++ b/target/arm/kvm64.c |
52 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_put_registers(CPUState *cs, int level) | 126 | @@ -XXX,XX +XXX,XX @@ |
53 | return ret; | 127 | #include "sysemu/kvm_int.h" |
54 | } | 128 | #include "kvm_arm.h" |
55 | 129 | #include "internals.h" | |
56 | - ret = kvm_put_vcpu_events(cpu); | 130 | +#include "hw/acpi/acpi.h" |
57 | - if (ret) { | 131 | +#include "hw/acpi/ghes.h" |
58 | - return ret; | 132 | +#include "hw/arm/virt.h" |
59 | - } | 133 | |
60 | - | 134 | static bool have_guest_debug; |
61 | write_cpustate_to_list(cpu, true); | 135 | |
62 | 136 | @@ -XXX,XX +XXX,XX @@ int kvm_arm_cpreg_level(uint64_t regidx) | |
63 | if (!write_list_to_kvmstate(cpu, level)) { | 137 | return KVM_PUT_RUNTIME_STATE; |
64 | return -EINVAL; | 138 | } |
65 | } | 139 | |
66 | 140 | +/* Callers must hold the iothread mutex lock */ | |
67 | + /* | 141 | +static void kvm_inject_arm_sea(CPUState *c) |
68 | + * Setting VCPU events should be triggered after syncing the registers | 142 | +{ |
69 | + * to avoid overwriting potential changes made by KVM upon calling | 143 | + ARMCPU *cpu = ARM_CPU(c); |
70 | + * KVM_SET_VCPU_EVENTS ioctl | 144 | + CPUARMState *env = &cpu->env; |
71 | + */ | 145 | + CPUClass *cc = CPU_GET_CLASS(c); |
72 | + ret = kvm_put_vcpu_events(cpu); | 146 | + uint32_t esr; |
73 | + if (ret) { | 147 | + bool same_el; |
74 | + return ret; | 148 | + |
149 | + c->exception_index = EXCP_DATA_ABORT; | ||
150 | + env->exception.target_el = 1; | ||
151 | + | ||
152 | + /* | ||
153 | + * Set the DFSC to synchronous external abort and set FnV to not valid, | ||
154 | + * this will tell guest the FAR_ELx is UNKNOWN for this abort. | ||
155 | + */ | ||
156 | + same_el = arm_current_el(env) == env->exception.target_el; | ||
157 | + esr = syn_data_abort_no_iss(same_el, 1, 0, 0, 0, 0, 0x10); | ||
158 | + | ||
159 | + env->exception.syndrome = esr; | ||
160 | + | ||
161 | + cc->do_interrupt(c); | ||
162 | +} | ||
163 | + | ||
164 | #define AARCH64_CORE_REG(x) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \ | ||
165 | KVM_REG_ARM_CORE | KVM_REG_ARM_CORE_REG(x)) | ||
166 | |||
167 | @@ -XXX,XX +XXX,XX @@ int kvm_arch_get_registers(CPUState *cs) | ||
168 | return ret; | ||
169 | } | ||
170 | |||
171 | +void kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr) | ||
172 | +{ | ||
173 | + ram_addr_t ram_addr; | ||
174 | + hwaddr paddr; | ||
175 | + Object *obj = qdev_get_machine(); | ||
176 | + VirtMachineState *vms = VIRT_MACHINE(obj); | ||
177 | + bool acpi_enabled = virt_is_acpi_enabled(vms); | ||
178 | + | ||
179 | + assert(code == BUS_MCEERR_AR || code == BUS_MCEERR_AO); | ||
180 | + | ||
181 | + if (acpi_enabled && addr && | ||
182 | + object_property_get_bool(obj, "ras", NULL)) { | ||
183 | + ram_addr = qemu_ram_addr_from_host(addr); | ||
184 | + if (ram_addr != RAM_ADDR_INVALID && | ||
185 | + kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) { | ||
186 | + kvm_hwpoison_page_add(ram_addr); | ||
187 | + /* | ||
188 | + * If this is a BUS_MCEERR_AR, we know we have been called | ||
189 | + * synchronously from the vCPU thread, so we can easily | ||
190 | + * synchronize the state and inject an error. | ||
191 | + * | ||
192 | + * TODO: we currently don't tell the guest at all about | ||
193 | + * BUS_MCEERR_AO. In that case we might either be being | ||
194 | + * called synchronously from the vCPU thread, or a bit | ||
195 | + * later from the main thread, so doing the injection of | ||
196 | + * the error would be more complicated. | ||
197 | + */ | ||
198 | + if (code == BUS_MCEERR_AR) { | ||
199 | + kvm_cpu_synchronize_state(c); | ||
200 | + if (!acpi_ghes_record_errors(ACPI_HEST_SRC_ID_SEA, paddr)) { | ||
201 | + kvm_inject_arm_sea(c); | ||
202 | + } else { | ||
203 | + error_report("failed to record the error"); | ||
204 | + abort(); | ||
205 | + } | ||
206 | + } | ||
207 | + return; | ||
208 | + } | ||
209 | + if (code == BUS_MCEERR_AO) { | ||
210 | + error_report("Hardware memory error at addr %p for memory used by " | ||
211 | + "QEMU itself instead of guest system!", addr); | ||
212 | + } | ||
75 | + } | 213 | + } |
76 | + | 214 | + |
77 | kvm_arm_sync_mpstate_to_kvm(cpu); | 215 | + if (code == BUS_MCEERR_AR) { |
78 | 216 | + error_report("Hardware memory error!"); | |
79 | return ret; | 217 | + exit(1); |
218 | + } | ||
219 | +} | ||
220 | + | ||
221 | /* C6.6.29 BRK instruction */ | ||
222 | static const uint32_t brk_insn = 0xd4200000; | ||
223 | |||
224 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c | ||
225 | index XXXXXXX..XXXXXXX 100644 | ||
226 | --- a/target/arm/tlb_helper.c | ||
227 | +++ b/target/arm/tlb_helper.c | ||
228 | @@ -XXX,XX +XXX,XX @@ static inline uint32_t merge_syn_data_abort(uint32_t template_syn, | ||
229 | * ISV field. | ||
230 | */ | ||
231 | if (!(template_syn & ARM_EL_ISV) || target_el != 2 || s1ptw) { | ||
232 | - syn = syn_data_abort_no_iss(same_el, | ||
233 | + syn = syn_data_abort_no_iss(same_el, 0, | ||
234 | ea, 0, s1ptw, is_write, fsc); | ||
235 | } else { | ||
236 | /* | ||
80 | -- | 237 | -- |
81 | 2.20.1 | 238 | 2.20.1 |
82 | 239 | ||
83 | 240 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | From: Dongjiu Geng <gengdongjiu@huawei.com> |
---|---|---|---|
2 | 2 | ||
3 | The Xunlong Orange Pi PC machine is a functional ARM machine | 3 | I and Xiang are willing to review the APEI-related patches and |
4 | based on the Allwinner H3 System-on-Chip. It supports mainline | 4 | volunteer as the reviewers for the HEST/GHES part. |
5 | Linux, U-Boot, NetBSD and is covered by acceptance tests. | ||
6 | 5 | ||
7 | This commit adds a documentation text file with a description | 6 | Signed-off-by: Dongjiu Geng <gengdongjiu@huawei.com> |
8 | of the machine and instructions for the user. | 7 | Signed-off-by: Xiang Zheng <zhengxiang9@huawei.com> |
9 | 8 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | |
10 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 9 | Acked-by: Michael S. Tsirkin <mst@redhat.com> |
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 10 | Message-id: 20200512030609.19593-11-gengdongjiu@huawei.com |
12 | Message-id: 20200311221854.30370-19-nieklinnenbank@gmail.com | ||
13 | [PMM: moved file into docs/system/arm to match the reorg | ||
14 | of the arm target part of the docs; tweaked heading to | ||
15 | match other boards] | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
17 | --- | 12 | --- |
18 | MAINTAINERS | 1 + | 13 | MAINTAINERS | 9 +++++++++ |
19 | docs/system/arm/orangepi.rst | 253 +++++++++++++++++++++++++++++++++++ | 14 | 1 file changed, 9 insertions(+) |
20 | docs/system/target-arm.rst | 2 + | ||
21 | 3 files changed, 256 insertions(+) | ||
22 | create mode 100644 docs/system/arm/orangepi.rst | ||
23 | 15 | ||
24 | diff --git a/MAINTAINERS b/MAINTAINERS | 16 | diff --git a/MAINTAINERS b/MAINTAINERS |
25 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/MAINTAINERS | 18 | --- a/MAINTAINERS |
27 | +++ b/MAINTAINERS | 19 | +++ b/MAINTAINERS |
28 | @@ -XXX,XX +XXX,XX @@ S: Maintained | 20 | @@ -XXX,XX +XXX,XX @@ F: tests/qtest/bios-tables-test.c |
29 | F: hw/*/allwinner-h3* | 21 | F: tests/qtest/acpi-utils.[hc] |
30 | F: include/hw/*/allwinner-h3* | 22 | F: tests/data/acpi/ |
31 | F: hw/arm/orangepi.c | 23 | |
32 | +F: docs/system/orangepi.rst | 24 | +ACPI/HEST/GHES |
33 | 25 | +R: Dongjiu Geng <gengdongjiu@huawei.com> | |
34 | ARM PrimeCell and CMSDK devices | 26 | +R: Xiang Zheng <zhengxiang9@huawei.com> |
35 | M: Peter Maydell <peter.maydell@linaro.org> | 27 | +L: qemu-arm@nongnu.org |
36 | diff --git a/docs/system/arm/orangepi.rst b/docs/system/arm/orangepi.rst | 28 | +S: Maintained |
37 | new file mode 100644 | 29 | +F: hw/acpi/ghes.c |
38 | index XXXXXXX..XXXXXXX | 30 | +F: include/hw/acpi/ghes.h |
39 | --- /dev/null | 31 | +F: docs/specs/acpi_hest_ghes.rst |
40 | +++ b/docs/system/arm/orangepi.rst | ||
41 | @@ -XXX,XX +XXX,XX @@ | ||
42 | +Orange Pi PC (``orangepi-pc``) | ||
43 | +^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^ | ||
44 | + | 32 | + |
45 | +The Xunlong Orange Pi PC is an Allwinner H3 System on Chip | 33 | ppc4xx |
46 | +based embedded computer with mainline support in both U-Boot | 34 | M: David Gibson <david@gibson.dropbear.id.au> |
47 | +and Linux. The board comes with a Quad Core Cortex-A7 @ 1.3GHz, | 35 | L: qemu-ppc@nongnu.org |
48 | +1GiB RAM, 100Mbit ethernet, USB, SD/MMC, USB, HDMI and | ||
49 | +various other I/O. | ||
50 | + | ||
51 | +Supported devices | ||
52 | +""""""""""""""""" | ||
53 | + | ||
54 | +The Orange Pi PC machine supports the following devices: | ||
55 | + | ||
56 | + * SMP (Quad Core Cortex-A7) | ||
57 | + * Generic Interrupt Controller configuration | ||
58 | + * SRAM mappings | ||
59 | + * SDRAM controller | ||
60 | + * Real Time Clock | ||
61 | + * Timer device (re-used from Allwinner A10) | ||
62 | + * UART | ||
63 | + * SD/MMC storage controller | ||
64 | + * EMAC ethernet | ||
65 | + * USB 2.0 interfaces | ||
66 | + * Clock Control Unit | ||
67 | + * System Control module | ||
68 | + * Security Identifier device | ||
69 | + | ||
70 | +Limitations | ||
71 | +""""""""""" | ||
72 | + | ||
73 | +Currently, Orange Pi PC does *not* support the following features: | ||
74 | + | ||
75 | +- Graphical output via HDMI, GPU and/or the Display Engine | ||
76 | +- Audio output | ||
77 | +- Hardware Watchdog | ||
78 | + | ||
79 | +Also see the 'unimplemented' array in the Allwinner H3 SoC module | ||
80 | +for a complete list of unimplemented I/O devices: ``./hw/arm/allwinner-h3.c`` | ||
81 | + | ||
82 | +Boot options | ||
83 | +"""""""""""" | ||
84 | + | ||
85 | +The Orange Pi PC machine can start using the standard -kernel functionality | ||
86 | +for loading a Linux kernel or ELF executable. Additionally, the Orange Pi PC | ||
87 | +machine can also emulate the BootROM which is present on an actual Allwinner H3 | ||
88 | +based SoC, which loads the bootloader from a SD card, specified via the -sd argument | ||
89 | +to qemu-system-arm. | ||
90 | + | ||
91 | +Machine-specific options | ||
92 | +"""""""""""""""""""""""" | ||
93 | + | ||
94 | +The following machine-specific options are supported: | ||
95 | + | ||
96 | +- allwinner-rtc.base-year=YYYY | ||
97 | + | ||
98 | + The Allwinner RTC device is automatically created by the Orange Pi PC machine | ||
99 | + and uses a default base year value which can be overridden using the 'base-year' property. | ||
100 | + The base year is the actual represented year when the RTC year value is zero. | ||
101 | + This option can be used in case the target operating system driver uses a different | ||
102 | + base year value. The minimum value for the base year is 1900. | ||
103 | + | ||
104 | +- allwinner-sid.identifier=abcd1122-a000-b000-c000-12345678ffff | ||
105 | + | ||
106 | + The Security Identifier value can be read by the guest. | ||
107 | + For example, U-Boot uses it to determine a unique MAC address. | ||
108 | + | ||
109 | +The above machine-specific options can be specified in qemu-system-arm | ||
110 | +via the '-global' argument, for example: | ||
111 | + | ||
112 | +.. code-block:: bash | ||
113 | + | ||
114 | + $ qemu-system-arm -M orangepi-pc -sd mycard.img \ | ||
115 | + -global allwinner-rtc.base-year=2000 | ||
116 | + | ||
117 | +Running mainline Linux | ||
118 | +"""""""""""""""""""""" | ||
119 | + | ||
120 | +Mainline Linux kernels from 4.19 up to latest master are known to work. | ||
121 | +To build a Linux mainline kernel that can be booted by the Orange Pi PC machine, | ||
122 | +simply configure the kernel using the sunxi_defconfig configuration: | ||
123 | + | ||
124 | +.. code-block:: bash | ||
125 | + | ||
126 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make mrproper | ||
127 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make sunxi_defconfig | ||
128 | + | ||
129 | +To be able to use USB storage, you need to manually enable the corresponding | ||
130 | +configuration item. Start the kconfig configuration tool: | ||
131 | + | ||
132 | +.. code-block:: bash | ||
133 | + | ||
134 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make menuconfig | ||
135 | + | ||
136 | +Navigate to the following item, enable it and save your configuration: | ||
137 | + | ||
138 | + Device Drivers > USB support > USB Mass Storage support | ||
139 | + | ||
140 | +Build the Linux kernel with: | ||
141 | + | ||
142 | +.. code-block:: bash | ||
143 | + | ||
144 | + $ ARCH=arm CROSS_COMPILE=arm-linux-gnueabi- make | ||
145 | + | ||
146 | +To boot the newly build linux kernel in QEMU with the Orange Pi PC machine, use: | ||
147 | + | ||
148 | +.. code-block:: bash | ||
149 | + | ||
150 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
151 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
152 | + -append 'console=ttyS0,115200' \ | ||
153 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb | ||
154 | + | ||
155 | +Orange Pi PC images | ||
156 | +""""""""""""""""""" | ||
157 | + | ||
158 | +Note that the mainline kernel does not have a root filesystem. You may provide it | ||
159 | +with an official Orange Pi PC image from the official website: | ||
160 | + | ||
161 | + http://www.orangepi.org/downloadresources/ | ||
162 | + | ||
163 | +Another possibility is to run an Armbian image for Orange Pi PC which | ||
164 | +can be downloaded from: | ||
165 | + | ||
166 | + https://www.armbian.com/orange-pi-pc/ | ||
167 | + | ||
168 | +Alternatively, you can also choose to build you own image with buildroot | ||
169 | +using the orangepi_pc_defconfig. Also see https://buildroot.org for more information. | ||
170 | + | ||
171 | +You can choose to attach the selected image either as an SD card or as USB mass storage. | ||
172 | +For example, to boot using the Orange Pi PC Debian image on SD card, simply add the -sd | ||
173 | +argument and provide the proper root= kernel parameter: | ||
174 | + | ||
175 | +.. code-block:: bash | ||
176 | + | ||
177 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
178 | + -kernel /path/to/linux/arch/arm/boot/zImage \ | ||
179 | + -append 'console=ttyS0,115200 root=/dev/mmcblk0p2' \ | ||
180 | + -dtb /path/to/linux/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dtb \ | ||
181 | + -sd OrangePi_pc_debian_stretch_server_linux5.3.5_v1.0.img | ||
182 | + | ||
183 | +To attach the image as an USB mass storage device to the machine, | ||
184 | +simply append to the command: | ||
185 | + | ||
186 | +.. code-block:: bash | ||
187 | + | ||
188 | + -drive if=none,id=stick,file=myimage.img \ | ||
189 | + -device usb-storage,bus=usb-bus.0,drive=stick | ||
190 | + | ||
191 | +Instead of providing a custom Linux kernel via the -kernel command you may also | ||
192 | +choose to let the Orange Pi PC machine load the bootloader from SD card, just like | ||
193 | +a real board would do using the BootROM. Simply pass the selected image via the -sd | ||
194 | +argument and remove the -kernel, -append, -dbt and -initrd arguments: | ||
195 | + | ||
196 | +.. code-block:: bash | ||
197 | + | ||
198 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
199 | + -sd Armbian_19.11.3_Orangepipc_buster_current_5.3.9.img | ||
200 | + | ||
201 | +Note that both the official Orange Pi PC images and Armbian images start | ||
202 | +a lot of userland programs via systemd. Depending on the host hardware and OS, | ||
203 | +they may be slow to emulate, especially due to emulating the 4 cores. | ||
204 | +To help reduce the performance slow down due to emulating the 4 cores, you can | ||
205 | +give the following kernel parameters via U-Boot (or via -append): | ||
206 | + | ||
207 | +.. code-block:: bash | ||
208 | + | ||
209 | + => setenv extraargs 'systemd.default_timeout_start_sec=9000 loglevel=7 nosmp console=ttyS0,115200' | ||
210 | + | ||
211 | +Running U-Boot | ||
212 | +"""""""""""""" | ||
213 | + | ||
214 | +U-Boot mainline can be build and configured using the orangepi_pc_defconfig | ||
215 | +using similar commands as describe above for Linux. Note that it is recommended | ||
216 | +for development/testing to select the following configuration setting in U-Boot: | ||
217 | + | ||
218 | + Device Tree Control > Provider for DTB for DT Control > Embedded DTB | ||
219 | + | ||
220 | +To start U-Boot using the Orange Pi PC machine, provide the | ||
221 | +u-boot binary to the -kernel argument: | ||
222 | + | ||
223 | +.. code-block:: bash | ||
224 | + | ||
225 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
226 | + -kernel /path/to/uboot/u-boot -sd disk.img | ||
227 | + | ||
228 | +Use the following U-boot commands to load and boot a Linux kernel from SD card: | ||
229 | + | ||
230 | +.. code-block:: bash | ||
231 | + | ||
232 | + => setenv bootargs console=ttyS0,115200 | ||
233 | + => ext2load mmc 0 0x42000000 zImage | ||
234 | + => ext2load mmc 0 0x43000000 sun8i-h3-orangepi-pc.dtb | ||
235 | + => bootz 0x42000000 - 0x43000000 | ||
236 | + | ||
237 | +Running NetBSD | ||
238 | +"""""""""""""" | ||
239 | + | ||
240 | +The NetBSD operating system also includes support for Allwinner H3 based boards, | ||
241 | +including the Orange Pi PC. NetBSD 9.0 is known to work best for the Orange Pi PC | ||
242 | +board and provides a fully working system with serial console, networking and storage. | ||
243 | +For the Orange Pi PC machine, get the 'evbarm-earmv7hf' based image from: | ||
244 | + | ||
245 | + https://cdn.netbsd.org/pub/NetBSD/NetBSD-9.0/evbarm-earmv7hf/binary/gzimg/armv7.img.gz | ||
246 | + | ||
247 | +The image requires manually installing U-Boot in the image. Build U-Boot with | ||
248 | +the orangepi_pc_defconfig configuration as described in the previous section. | ||
249 | +Next, unzip the NetBSD image and write the U-Boot binary including SPL using: | ||
250 | + | ||
251 | +.. code-block:: bash | ||
252 | + | ||
253 | + $ gunzip armv7.img.gz | ||
254 | + $ dd if=/path/to/u-boot-sunxi-with-spl.bin of=armv7.img bs=1024 seek=8 conv=notrunc | ||
255 | + | ||
256 | +Finally, before starting the machine the SD image must be extended such | ||
257 | +that the NetBSD kernel will not conclude the NetBSD partition is larger than | ||
258 | +the emulated SD card: | ||
259 | + | ||
260 | +.. code-block:: bash | ||
261 | + | ||
262 | + $ dd if=/dev/zero bs=1M count=64 >> armv7.img | ||
263 | + | ||
264 | +Start the machine using the following command: | ||
265 | + | ||
266 | +.. code-block:: bash | ||
267 | + | ||
268 | + $ qemu-system-arm -M orangepi-pc -nic user -nographic \ | ||
269 | + -sd armv7.img -global allwinner-rtc.base-year=2000 | ||
270 | + | ||
271 | +At the U-Boot stage, interrupt the automatic boot process by pressing a key | ||
272 | +and set the following environment variables before booting: | ||
273 | + | ||
274 | +.. code-block:: bash | ||
275 | + | ||
276 | + => setenv bootargs root=ld0a | ||
277 | + => setenv kernel netbsd-GENERIC.ub | ||
278 | + => setenv fdtfile dtb/sun8i-h3-orangepi-pc.dtb | ||
279 | + => setenv bootcmd 'fatload mmc 0:1 ${kernel_addr_r} ${kernel}; fatload mmc 0:1 ${fdt_addr_r} ${fdtfile}; fdt addr ${fdt_addr_r}; bootm ${kernel_addr_r} - ${fdt_addr_r}' | ||
280 | + | ||
281 | +Optionally you may save the environment variables to SD card with 'saveenv'. | ||
282 | +To continue booting simply give the 'boot' command and NetBSD boots. | ||
283 | + | ||
284 | +Orange Pi PC acceptance tests | ||
285 | +""""""""""""""""""""""""""""" | ||
286 | + | ||
287 | +The Orange Pi PC machine has several acceptance tests included. | ||
288 | +To run the whole set of tests, build QEMU from source and simply | ||
289 | +provide the following command: | ||
290 | + | ||
291 | +.. code-block:: bash | ||
292 | + | ||
293 | + $ AVOCADO_ALLOW_LARGE_STORAGE=yes avocado --show=app,console run \ | ||
294 | + -t machine:orangepi-pc tests/acceptance/boot_linux_console.py | ||
295 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
296 | index XXXXXXX..XXXXXXX 100644 | ||
297 | --- a/docs/system/target-arm.rst | ||
298 | +++ b/docs/system/target-arm.rst | ||
299 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
300 | ``qemu-system-aarch64 --machine help``. | ||
301 | |||
302 | .. toctree:: | ||
303 | + :maxdepth: 1 | ||
304 | |||
305 | arm/integratorcp | ||
306 | arm/versatile | ||
307 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running | ||
308 | arm/stellaris | ||
309 | arm/musicpal | ||
310 | arm/sx1 | ||
311 | + arm/orangepi | ||
312 | |||
313 | Arm CPU features | ||
314 | ================ | ||
315 | -- | 36 | -- |
316 | 2.20.1 | 37 | 2.20.1 |
317 | 38 | ||
318 | 39 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon VQRDMLAH and VQRDMLSH insns in the 3-reg-same group | ||
2 | to decodetree. These don't use do_3same() because they want to | ||
3 | operate on VFP double registers, whose offsets are different from the | ||
4 | neon_reg_offset() calculations do_3same does. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200512163904.10918-2-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/neon-dp.decode | 3 +++ | ||
11 | target/arm/translate-neon.inc.c | 15 +++++++++++++++ | ||
12 | target/arm/translate.c | 14 ++------------ | ||
13 | 3 files changed, 20 insertions(+), 12 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/neon-dp.decode | ||
18 | +++ b/target/arm/neon-dp.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ VMLS_3s 1111 001 1 0 . .. .... .... 1001 . . . 0 .... @3same | ||
20 | |||
21 | VMUL_3s 1111 001 0 0 . .. .... .... 1001 . . . 1 .... @3same | ||
22 | VMUL_p_3s 1111 001 1 0 . .. .... .... 1001 . . . 1 .... @3same | ||
23 | + | ||
24 | +VQRDMLAH_3s 1111 001 1 0 . .. .... .... 1011 ... 1 .... @3same | ||
25 | +VQRDMLSH_3s 1111 001 1 0 . .. .... .... 1100 ... 1 .... @3same | ||
26 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
27 | index XXXXXXX..XXXXXXX 100644 | ||
28 | --- a/target/arm/translate-neon.inc.c | ||
29 | +++ b/target/arm/translate-neon.inc.c | ||
30 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) | ||
31 | } | ||
32 | return do_3same(s, a, gen_VMUL_p_3s); | ||
33 | } | ||
34 | + | ||
35 | +#define DO_VQRDMLAH(INSN, FUNC) \ | ||
36 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | ||
37 | + { \ | ||
38 | + if (!dc_isar_feature(aa32_rdm, s)) { \ | ||
39 | + return false; \ | ||
40 | + } \ | ||
41 | + if (a->size != 1 && a->size != 2) { \ | ||
42 | + return false; \ | ||
43 | + } \ | ||
44 | + return do_3same(s, a, FUNC); \ | ||
45 | + } | ||
46 | + | ||
47 | +DO_VQRDMLAH(VQRDMLAH, gen_gvec_sqrdmlah_qc) | ||
48 | +DO_VQRDMLAH(VQRDMLSH, gen_gvec_sqrdmlsh_qc) | ||
49 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
50 | index XXXXXXX..XXXXXXX 100644 | ||
51 | --- a/target/arm/translate.c | ||
52 | +++ b/target/arm/translate.c | ||
53 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
54 | if (!u) { | ||
55 | break; /* VPADD */ | ||
56 | } | ||
57 | - /* VQRDMLAH */ | ||
58 | - if (dc_isar_feature(aa32_rdm, s) && (size == 1 || size == 2)) { | ||
59 | - gen_gvec_sqrdmlah_qc(size, rd_ofs, rn_ofs, rm_ofs, | ||
60 | - vec_size, vec_size); | ||
61 | - return 0; | ||
62 | - } | ||
63 | + /* VQRDMLAH : handled by decodetree */ | ||
64 | return 1; | ||
65 | |||
66 | case NEON_3R_VFM_VQRDMLSH: | ||
67 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
68 | } | ||
69 | break; | ||
70 | } | ||
71 | - /* VQRDMLSH */ | ||
72 | - if (dc_isar_feature(aa32_rdm, s) && (size == 1 || size == 2)) { | ||
73 | - gen_gvec_sqrdmlsh_qc(size, rd_ofs, rn_ofs, rm_ofs, | ||
74 | - vec_size, vec_size); | ||
75 | - return 0; | ||
76 | - } | ||
77 | + /* VQRDMLSH : handled by decodetree */ | ||
78 | return 1; | ||
79 | |||
80 | case NEON_3R_VABD: | ||
81 | -- | ||
82 | 2.20.1 | ||
83 | |||
84 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the Neon SHA instructions in the 3-reg-same group | |
2 | to decodetree. | ||
3 | |||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200512163904.10918-3-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 10 +++ | ||
9 | target/arm/translate-neon.inc.c | 139 ++++++++++++++++++++++++++++++++ | ||
10 | target/arm/translate.c | 46 +---------- | ||
11 | 3 files changed, 151 insertions(+), 44 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ VMUL_3s 1111 001 0 0 . .. .... .... 1001 . . . 1 .... @3same | ||
18 | VMUL_p_3s 1111 001 1 0 . .. .... .... 1001 . . . 1 .... @3same | ||
19 | |||
20 | VQRDMLAH_3s 1111 001 1 0 . .. .... .... 1011 ... 1 .... @3same | ||
21 | + | ||
22 | +SHA1_3s 1111 001 0 0 . optype:2 .... .... 1100 . 1 . 0 .... \ | ||
23 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
24 | +SHA256H_3s 1111 001 1 0 . 00 .... .... 1100 . 1 . 0 .... \ | ||
25 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
26 | +SHA256H2_3s 1111 001 1 0 . 01 .... .... 1100 . 1 . 0 .... \ | ||
27 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
28 | +SHA256SU1_3s 1111 001 1 0 . 10 .... .... 1100 . 1 . 0 .... \ | ||
29 | + vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
30 | + | ||
31 | VQRDMLSH_3s 1111 001 1 0 . .. .... .... 1100 ... 1 .... @3same | ||
32 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate-neon.inc.c | ||
35 | +++ b/target/arm/translate-neon.inc.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) | ||
37 | |||
38 | DO_VQRDMLAH(VQRDMLAH, gen_gvec_sqrdmlah_qc) | ||
39 | DO_VQRDMLAH(VQRDMLSH, gen_gvec_sqrdmlsh_qc) | ||
40 | + | ||
41 | +static bool trans_SHA1_3s(DisasContext *s, arg_SHA1_3s *a) | ||
42 | +{ | ||
43 | + TCGv_ptr ptr1, ptr2, ptr3; | ||
44 | + TCGv_i32 tmp; | ||
45 | + | ||
46 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
47 | + !dc_isar_feature(aa32_sha1, s)) { | ||
48 | + return false; | ||
49 | + } | ||
50 | + | ||
51 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
52 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
53 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
54 | + return false; | ||
55 | + } | ||
56 | + | ||
57 | + if ((a->vn | a->vm | a->vd) & 1) { | ||
58 | + return false; | ||
59 | + } | ||
60 | + | ||
61 | + if (!vfp_access_check(s)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + | ||
65 | + ptr1 = vfp_reg_ptr(true, a->vd); | ||
66 | + ptr2 = vfp_reg_ptr(true, a->vn); | ||
67 | + ptr3 = vfp_reg_ptr(true, a->vm); | ||
68 | + tmp = tcg_const_i32(a->optype); | ||
69 | + gen_helper_crypto_sha1_3reg(ptr1, ptr2, ptr3, tmp); | ||
70 | + tcg_temp_free_i32(tmp); | ||
71 | + tcg_temp_free_ptr(ptr1); | ||
72 | + tcg_temp_free_ptr(ptr2); | ||
73 | + tcg_temp_free_ptr(ptr3); | ||
74 | + | ||
75 | + return true; | ||
76 | +} | ||
77 | + | ||
78 | +static bool trans_SHA256H_3s(DisasContext *s, arg_SHA256H_3s *a) | ||
79 | +{ | ||
80 | + TCGv_ptr ptr1, ptr2, ptr3; | ||
81 | + | ||
82 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
83 | + !dc_isar_feature(aa32_sha2, s)) { | ||
84 | + return false; | ||
85 | + } | ||
86 | + | ||
87 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
88 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
89 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
90 | + return false; | ||
91 | + } | ||
92 | + | ||
93 | + if ((a->vn | a->vm | a->vd) & 1) { | ||
94 | + return false; | ||
95 | + } | ||
96 | + | ||
97 | + if (!vfp_access_check(s)) { | ||
98 | + return true; | ||
99 | + } | ||
100 | + | ||
101 | + ptr1 = vfp_reg_ptr(true, a->vd); | ||
102 | + ptr2 = vfp_reg_ptr(true, a->vn); | ||
103 | + ptr3 = vfp_reg_ptr(true, a->vm); | ||
104 | + gen_helper_crypto_sha256h(ptr1, ptr2, ptr3); | ||
105 | + tcg_temp_free_ptr(ptr1); | ||
106 | + tcg_temp_free_ptr(ptr2); | ||
107 | + tcg_temp_free_ptr(ptr3); | ||
108 | + | ||
109 | + return true; | ||
110 | +} | ||
111 | + | ||
112 | +static bool trans_SHA256H2_3s(DisasContext *s, arg_SHA256H2_3s *a) | ||
113 | +{ | ||
114 | + TCGv_ptr ptr1, ptr2, ptr3; | ||
115 | + | ||
116 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
117 | + !dc_isar_feature(aa32_sha2, s)) { | ||
118 | + return false; | ||
119 | + } | ||
120 | + | ||
121 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
122 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
123 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
124 | + return false; | ||
125 | + } | ||
126 | + | ||
127 | + if ((a->vn | a->vm | a->vd) & 1) { | ||
128 | + return false; | ||
129 | + } | ||
130 | + | ||
131 | + if (!vfp_access_check(s)) { | ||
132 | + return true; | ||
133 | + } | ||
134 | + | ||
135 | + ptr1 = vfp_reg_ptr(true, a->vd); | ||
136 | + ptr2 = vfp_reg_ptr(true, a->vn); | ||
137 | + ptr3 = vfp_reg_ptr(true, a->vm); | ||
138 | + gen_helper_crypto_sha256h2(ptr1, ptr2, ptr3); | ||
139 | + tcg_temp_free_ptr(ptr1); | ||
140 | + tcg_temp_free_ptr(ptr2); | ||
141 | + tcg_temp_free_ptr(ptr3); | ||
142 | + | ||
143 | + return true; | ||
144 | +} | ||
145 | + | ||
146 | +static bool trans_SHA256SU1_3s(DisasContext *s, arg_SHA256SU1_3s *a) | ||
147 | +{ | ||
148 | + TCGv_ptr ptr1, ptr2, ptr3; | ||
149 | + | ||
150 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
151 | + !dc_isar_feature(aa32_sha2, s)) { | ||
152 | + return false; | ||
153 | + } | ||
154 | + | ||
155 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
156 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
157 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
158 | + return false; | ||
159 | + } | ||
160 | + | ||
161 | + if ((a->vn | a->vm | a->vd) & 1) { | ||
162 | + return false; | ||
163 | + } | ||
164 | + | ||
165 | + if (!vfp_access_check(s)) { | ||
166 | + return true; | ||
167 | + } | ||
168 | + | ||
169 | + ptr1 = vfp_reg_ptr(true, a->vd); | ||
170 | + ptr2 = vfp_reg_ptr(true, a->vn); | ||
171 | + ptr3 = vfp_reg_ptr(true, a->vm); | ||
172 | + gen_helper_crypto_sha256su1(ptr1, ptr2, ptr3); | ||
173 | + tcg_temp_free_ptr(ptr1); | ||
174 | + tcg_temp_free_ptr(ptr2); | ||
175 | + tcg_temp_free_ptr(ptr3); | ||
176 | + | ||
177 | + return true; | ||
178 | +} | ||
179 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/target/arm/translate.c | ||
182 | +++ b/target/arm/translate.c | ||
183 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
184 | int vec_size; | ||
185 | uint32_t imm; | ||
186 | TCGv_i32 tmp, tmp2, tmp3, tmp4, tmp5; | ||
187 | - TCGv_ptr ptr1, ptr2, ptr3; | ||
188 | + TCGv_ptr ptr1, ptr2; | ||
189 | TCGv_i64 tmp64; | ||
190 | |||
191 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
192 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
193 | return 1; | ||
194 | } | ||
195 | switch (op) { | ||
196 | - case NEON_3R_SHA: | ||
197 | - /* The SHA-1/SHA-256 3-register instructions require special | ||
198 | - * treatment here, as their size field is overloaded as an | ||
199 | - * op type selector, and they all consume their input in a | ||
200 | - * single pass. | ||
201 | - */ | ||
202 | - if (!q) { | ||
203 | - return 1; | ||
204 | - } | ||
205 | - if (!u) { /* SHA-1 */ | ||
206 | - if (!dc_isar_feature(aa32_sha1, s)) { | ||
207 | - return 1; | ||
208 | - } | ||
209 | - ptr1 = vfp_reg_ptr(true, rd); | ||
210 | - ptr2 = vfp_reg_ptr(true, rn); | ||
211 | - ptr3 = vfp_reg_ptr(true, rm); | ||
212 | - tmp4 = tcg_const_i32(size); | ||
213 | - gen_helper_crypto_sha1_3reg(ptr1, ptr2, ptr3, tmp4); | ||
214 | - tcg_temp_free_i32(tmp4); | ||
215 | - } else { /* SHA-256 */ | ||
216 | - if (!dc_isar_feature(aa32_sha2, s) || size == 3) { | ||
217 | - return 1; | ||
218 | - } | ||
219 | - ptr1 = vfp_reg_ptr(true, rd); | ||
220 | - ptr2 = vfp_reg_ptr(true, rn); | ||
221 | - ptr3 = vfp_reg_ptr(true, rm); | ||
222 | - switch (size) { | ||
223 | - case 0: | ||
224 | - gen_helper_crypto_sha256h(ptr1, ptr2, ptr3); | ||
225 | - break; | ||
226 | - case 1: | ||
227 | - gen_helper_crypto_sha256h2(ptr1, ptr2, ptr3); | ||
228 | - break; | ||
229 | - case 2: | ||
230 | - gen_helper_crypto_sha256su1(ptr1, ptr2, ptr3); | ||
231 | - break; | ||
232 | - } | ||
233 | - } | ||
234 | - tcg_temp_free_ptr(ptr1); | ||
235 | - tcg_temp_free_ptr(ptr2); | ||
236 | - tcg_temp_free_ptr(ptr3); | ||
237 | - return 0; | ||
238 | - | ||
239 | case NEON_3R_VPADD_VQRDMLAH: | ||
240 | if (!u) { | ||
241 | break; /* VPADD */ | ||
242 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
243 | case NEON_3R_VMUL: | ||
244 | case NEON_3R_VML: | ||
245 | case NEON_3R_VSHL: | ||
246 | + case NEON_3R_SHA: | ||
247 | /* Already handled by decodetree */ | ||
248 | return 1; | ||
249 | } | ||
250 | -- | ||
251 | 2.20.1 | ||
252 | |||
253 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the 64-bit element insns in the 3-reg-same group | ||
2 | to decodetree. This covers VQSHL, VRSHL and VQRSHL where | ||
3 | size==0b11. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200512163904.10918-4-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/neon-dp.decode | 13 +++++++++++ | ||
10 | target/arm/translate-neon.inc.c | 24 +++++++++++++++++++++ | ||
11 | target/arm/translate.c | 38 ++------------------------------- | ||
12 | 3 files changed, 39 insertions(+), 36 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/neon-dp.decode | ||
17 | +++ b/target/arm/neon-dp.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ VCGE_U_3s 1111 001 1 0 . .. .... .... 0011 . . . 1 .... @3same | ||
19 | VSHL_S_3s 1111 001 0 0 . .. .... .... 0100 . . . 0 .... @3same_rev | ||
20 | VSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 0 .... @3same_rev | ||
21 | |||
22 | +# Insns operating on 64-bit elements (size!=0b11 handled elsewhere) | ||
23 | +# The _rev suffix indicates that Vn and Vm are reversed (as explained | ||
24 | +# by the comment for the @3same_rev format). | ||
25 | +@3same_64_rev .... ... . . . 11 .... .... .... . q:1 . . .... \ | ||
26 | + &3same vm=%vn_dp vn=%vm_dp vd=%vd_dp size=3 | ||
27 | + | ||
28 | +VQSHL_S64_3s 1111 001 0 0 . .. .... .... 0100 . . . 1 .... @3same_64_rev | ||
29 | +VQSHL_U64_3s 1111 001 1 0 . .. .... .... 0100 . . . 1 .... @3same_64_rev | ||
30 | +VRSHL_S64_3s 1111 001 0 0 . .. .... .... 0101 . . . 0 .... @3same_64_rev | ||
31 | +VRSHL_U64_3s 1111 001 1 0 . .. .... .... 0101 . . . 0 .... @3same_64_rev | ||
32 | +VQRSHL_S64_3s 1111 001 0 0 . .. .... .... 0101 . . . 1 .... @3same_64_rev | ||
33 | +VQRSHL_U64_3s 1111 001 1 0 . .. .... .... 0101 . . . 1 .... @3same_64_rev | ||
34 | + | ||
35 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same | ||
36 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | ||
37 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | ||
38 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
39 | index XXXXXXX..XXXXXXX 100644 | ||
40 | --- a/target/arm/translate-neon.inc.c | ||
41 | +++ b/target/arm/translate-neon.inc.c | ||
42 | @@ -XXX,XX +XXX,XX @@ static bool trans_SHA256SU1_3s(DisasContext *s, arg_SHA256SU1_3s *a) | ||
43 | |||
44 | return true; | ||
45 | } | ||
46 | + | ||
47 | +#define DO_3SAME_64(INSN, FUNC) \ | ||
48 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
49 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
50 | + uint32_t oprsz, uint32_t maxsz) \ | ||
51 | + { \ | ||
52 | + static const GVecGen3 op = { .fni8 = FUNC }; \ | ||
53 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &op); \ | ||
54 | + } \ | ||
55 | + DO_3SAME(INSN, gen_##INSN##_3s) | ||
56 | + | ||
57 | +#define DO_3SAME_64_ENV(INSN, FUNC) \ | ||
58 | + static void gen_##INSN##_elt(TCGv_i64 d, TCGv_i64 n, TCGv_i64 m) \ | ||
59 | + { \ | ||
60 | + FUNC(d, cpu_env, n, m); \ | ||
61 | + } \ | ||
62 | + DO_3SAME_64(INSN, gen_##INSN##_elt) | ||
63 | + | ||
64 | +DO_3SAME_64(VRSHL_S64, gen_helper_neon_rshl_s64) | ||
65 | +DO_3SAME_64(VRSHL_U64, gen_helper_neon_rshl_u64) | ||
66 | +DO_3SAME_64_ENV(VQSHL_S64, gen_helper_neon_qshl_s64) | ||
67 | +DO_3SAME_64_ENV(VQSHL_U64, gen_helper_neon_qshl_u64) | ||
68 | +DO_3SAME_64_ENV(VQRSHL_S64, gen_helper_neon_qrshl_s64) | ||
69 | +DO_3SAME_64_ENV(VQRSHL_U64, gen_helper_neon_qrshl_u64) | ||
70 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/target/arm/translate.c | ||
73 | +++ b/target/arm/translate.c | ||
74 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
75 | } | ||
76 | |||
77 | if (size == 3) { | ||
78 | - /* 64-bit element instructions. */ | ||
79 | - for (pass = 0; pass < (q ? 2 : 1); pass++) { | ||
80 | - neon_load_reg64(cpu_V0, rn + pass); | ||
81 | - neon_load_reg64(cpu_V1, rm + pass); | ||
82 | - switch (op) { | ||
83 | - case NEON_3R_VQSHL: | ||
84 | - if (u) { | ||
85 | - gen_helper_neon_qshl_u64(cpu_V0, cpu_env, | ||
86 | - cpu_V1, cpu_V0); | ||
87 | - } else { | ||
88 | - gen_helper_neon_qshl_s64(cpu_V0, cpu_env, | ||
89 | - cpu_V1, cpu_V0); | ||
90 | - } | ||
91 | - break; | ||
92 | - case NEON_3R_VRSHL: | ||
93 | - if (u) { | ||
94 | - gen_helper_neon_rshl_u64(cpu_V0, cpu_V1, cpu_V0); | ||
95 | - } else { | ||
96 | - gen_helper_neon_rshl_s64(cpu_V0, cpu_V1, cpu_V0); | ||
97 | - } | ||
98 | - break; | ||
99 | - case NEON_3R_VQRSHL: | ||
100 | - if (u) { | ||
101 | - gen_helper_neon_qrshl_u64(cpu_V0, cpu_env, | ||
102 | - cpu_V1, cpu_V0); | ||
103 | - } else { | ||
104 | - gen_helper_neon_qrshl_s64(cpu_V0, cpu_env, | ||
105 | - cpu_V1, cpu_V0); | ||
106 | - } | ||
107 | - break; | ||
108 | - default: | ||
109 | - abort(); | ||
110 | - } | ||
111 | - neon_store_reg64(cpu_V0, rd + pass); | ||
112 | - } | ||
113 | - return 0; | ||
114 | + /* 64-bit element instructions: handled by decodetree */ | ||
115 | + return 1; | ||
116 | } | ||
117 | pairwise = 0; | ||
118 | switch (op) { | ||
119 | -- | ||
120 | 2.20.1 | ||
121 | |||
122 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon VHADD insns in the 3-reg-same group to decodetree. | ||
1 | 2 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
5 | Message-id: 20200512163904.10918-5-peter.maydell@linaro.org | ||
6 | --- | ||
7 | target/arm/neon-dp.decode | 2 ++ | ||
8 | target/arm/translate-neon.inc.c | 24 ++++++++++++++++++++++++ | ||
9 | target/arm/translate.c | 4 +--- | ||
10 | 3 files changed, 27 insertions(+), 3 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/neon-dp.decode | ||
15 | +++ b/target/arm/neon-dp.decode | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ | ||
18 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
19 | |||
20 | +VHADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 0 .... @3same | ||
21 | +VHADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 0 .... @3same | ||
22 | VQADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 1 .... @3same | ||
23 | VQADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 1 .... @3same | ||
24 | |||
25 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/translate-neon.inc.c | ||
28 | +++ b/target/arm/translate-neon.inc.c | ||
29 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_64_ENV(VQSHL_S64, gen_helper_neon_qshl_s64) | ||
30 | DO_3SAME_64_ENV(VQSHL_U64, gen_helper_neon_qshl_u64) | ||
31 | DO_3SAME_64_ENV(VQRSHL_S64, gen_helper_neon_qrshl_s64) | ||
32 | DO_3SAME_64_ENV(VQRSHL_U64, gen_helper_neon_qrshl_u64) | ||
33 | + | ||
34 | +#define DO_3SAME_32(INSN, FUNC) \ | ||
35 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
36 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
37 | + uint32_t oprsz, uint32_t maxsz) \ | ||
38 | + { \ | ||
39 | + static const GVecGen3 ops[4] = { \ | ||
40 | + { .fni4 = gen_helper_neon_##FUNC##8 }, \ | ||
41 | + { .fni4 = gen_helper_neon_##FUNC##16 }, \ | ||
42 | + { .fni4 = gen_helper_neon_##FUNC##32 }, \ | ||
43 | + { 0 }, \ | ||
44 | + }; \ | ||
45 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &ops[vece]); \ | ||
46 | + } \ | ||
47 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | ||
48 | + { \ | ||
49 | + if (a->size > 2) { \ | ||
50 | + return false; \ | ||
51 | + } \ | ||
52 | + return do_3same(s, a, gen_##INSN##_3s); \ | ||
53 | + } | ||
54 | + | ||
55 | +DO_3SAME_32(VHADD_S, hadd_s) | ||
56 | +DO_3SAME_32(VHADD_U, hadd_u) | ||
57 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/target/arm/translate.c | ||
60 | +++ b/target/arm/translate.c | ||
61 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
62 | case NEON_3R_VML: | ||
63 | case NEON_3R_VSHL: | ||
64 | case NEON_3R_SHA: | ||
65 | + case NEON_3R_VHADD: | ||
66 | /* Already handled by decodetree */ | ||
67 | return 1; | ||
68 | } | ||
69 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
70 | tmp2 = neon_load_reg(rm, pass); | ||
71 | } | ||
72 | switch (op) { | ||
73 | - case NEON_3R_VHADD: | ||
74 | - GEN_NEON_INTEGER_OP(hadd); | ||
75 | - break; | ||
76 | case NEON_3R_VRHADD: | ||
77 | GEN_NEON_INTEGER_OP(rhadd); | ||
78 | break; | ||
79 | -- | ||
80 | 2.20.1 | ||
81 | |||
82 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon VABA and VABD insns in the 3-reg-same group to | ||
2 | decodetree. | ||
1 | 3 | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
6 | Message-id: 20200512163904.10918-6-peter.maydell@linaro.org | ||
7 | --- | ||
8 | target/arm/neon-dp.decode | 6 ++++++ | ||
9 | target/arm/translate-neon.inc.c | 4 ++++ | ||
10 | target/arm/translate.c | 22 ++-------------------- | ||
11 | 3 files changed, 12 insertions(+), 20 deletions(-) | ||
12 | |||
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/target/arm/neon-dp.decode | ||
16 | +++ b/target/arm/neon-dp.decode | ||
17 | @@ -XXX,XX +XXX,XX @@ VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same | ||
18 | VMIN_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 1 .... @3same | ||
19 | VMIN_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 1 .... @3same | ||
20 | |||
21 | +VABD_S_3s 1111 001 0 0 . .. .... .... 0111 . . . 0 .... @3same | ||
22 | +VABD_U_3s 1111 001 1 0 . .. .... .... 0111 . . . 0 .... @3same | ||
23 | + | ||
24 | +VABA_S_3s 1111 001 0 0 . .. .... .... 0111 . . . 1 .... @3same | ||
25 | +VABA_U_3s 1111 001 1 0 . .. .... .... 0111 . . . 1 .... @3same | ||
26 | + | ||
27 | VADD_3s 1111 001 0 0 . .. .... .... 1000 . . . 0 .... @3same | ||
28 | VSUB_3s 1111 001 1 0 . .. .... .... 1000 . . . 0 .... @3same | ||
29 | |||
30 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | ||
32 | --- a/target/arm/translate-neon.inc.c | ||
33 | +++ b/target/arm/translate-neon.inc.c | ||
34 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_NO_SZ_3(VMUL, tcg_gen_gvec_mul) | ||
35 | DO_3SAME_NO_SZ_3(VMLA, gen_gvec_mla) | ||
36 | DO_3SAME_NO_SZ_3(VMLS, gen_gvec_mls) | ||
37 | DO_3SAME_NO_SZ_3(VTST, gen_gvec_cmtst) | ||
38 | +DO_3SAME_NO_SZ_3(VABD_S, gen_gvec_sabd) | ||
39 | +DO_3SAME_NO_SZ_3(VABA_S, gen_gvec_saba) | ||
40 | +DO_3SAME_NO_SZ_3(VABD_U, gen_gvec_uabd) | ||
41 | +DO_3SAME_NO_SZ_3(VABA_U, gen_gvec_uaba) | ||
42 | |||
43 | #define DO_3SAME_CMP(INSN, COND) \ | ||
44 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
45 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/translate.c | ||
48 | +++ b/target/arm/translate.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
50 | /* VQRDMLSH : handled by decodetree */ | ||
51 | return 1; | ||
52 | |||
53 | - case NEON_3R_VABD: | ||
54 | - if (u) { | ||
55 | - gen_gvec_uabd(size, rd_ofs, rn_ofs, rm_ofs, | ||
56 | - vec_size, vec_size); | ||
57 | - } else { | ||
58 | - gen_gvec_sabd(size, rd_ofs, rn_ofs, rm_ofs, | ||
59 | - vec_size, vec_size); | ||
60 | - } | ||
61 | - return 0; | ||
62 | - | ||
63 | - case NEON_3R_VABA: | ||
64 | - if (u) { | ||
65 | - gen_gvec_uaba(size, rd_ofs, rn_ofs, rm_ofs, | ||
66 | - vec_size, vec_size); | ||
67 | - } else { | ||
68 | - gen_gvec_saba(size, rd_ofs, rn_ofs, rm_ofs, | ||
69 | - vec_size, vec_size); | ||
70 | - } | ||
71 | - return 0; | ||
72 | - | ||
73 | case NEON_3R_VADD_VSUB: | ||
74 | case NEON_3R_LOGIC: | ||
75 | case NEON_3R_VMAX: | ||
76 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
77 | case NEON_3R_VSHL: | ||
78 | case NEON_3R_SHA: | ||
79 | case NEON_3R_VHADD: | ||
80 | + case NEON_3R_VABD: | ||
81 | + case NEON_3R_VABA: | ||
82 | /* Already handled by decodetree */ | ||
83 | return 1; | ||
84 | } | ||
85 | -- | ||
86 | 2.20.1 | ||
87 | |||
88 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon VRHADD and VHSUB 3-reg-same insns to decodetree. | ||
2 | (These are all the other insns in 3-reg-same which were using | ||
3 | GEN_NEON_INTEGER_OP() and which are not pairwise or | ||
4 | reversed-operands.) | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200512163904.10918-7-peter.maydell@linaro.org | ||
9 | --- | ||
10 | target/arm/neon-dp.decode | 6 ++++++ | ||
11 | target/arm/translate-neon.inc.c | 4 ++++ | ||
12 | target/arm/translate.c | 8 ++------ | ||
13 | 3 files changed, 12 insertions(+), 6 deletions(-) | ||
14 | |||
15 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/target/arm/neon-dp.decode | ||
18 | +++ b/target/arm/neon-dp.decode | ||
19 | @@ -XXX,XX +XXX,XX @@ VHADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 0 .... @3same | ||
20 | VQADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 1 .... @3same | ||
21 | VQADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 1 .... @3same | ||
22 | |||
23 | +VRHADD_S_3s 1111 001 0 0 . .. .... .... 0001 . . . 0 .... @3same | ||
24 | +VRHADD_U_3s 1111 001 1 0 . .. .... .... 0001 . . . 0 .... @3same | ||
25 | + | ||
26 | @3same_logic .... ... . . . .. .... .... .... . q:1 .. .... \ | ||
27 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 | ||
28 | |||
29 | @@ -XXX,XX +XXX,XX @@ VBSL_3s 1111 001 1 0 . 01 .... .... 0001 ... 1 .... @3same_logic | ||
30 | VBIT_3s 1111 001 1 0 . 10 .... .... 0001 ... 1 .... @3same_logic | ||
31 | VBIF_3s 1111 001 1 0 . 11 .... .... 0001 ... 1 .... @3same_logic | ||
32 | |||
33 | +VHSUB_S_3s 1111 001 0 0 . .. .... .... 0010 . . . 0 .... @3same | ||
34 | +VHSUB_U_3s 1111 001 1 0 . .. .... .... 0010 . . . 0 .... @3same | ||
35 | + | ||
36 | VQSUB_S_3s 1111 001 0 0 . .. .... .... 0010 . . . 1 .... @3same | ||
37 | VQSUB_U_3s 1111 001 1 0 . .. .... .... 0010 . . . 1 .... @3same | ||
38 | |||
39 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
40 | index XXXXXXX..XXXXXXX 100644 | ||
41 | --- a/target/arm/translate-neon.inc.c | ||
42 | +++ b/target/arm/translate-neon.inc.c | ||
43 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_64_ENV(VQRSHL_U64, gen_helper_neon_qrshl_u64) | ||
44 | |||
45 | DO_3SAME_32(VHADD_S, hadd_s) | ||
46 | DO_3SAME_32(VHADD_U, hadd_u) | ||
47 | +DO_3SAME_32(VHSUB_S, hsub_s) | ||
48 | +DO_3SAME_32(VHSUB_U, hsub_u) | ||
49 | +DO_3SAME_32(VRHADD_S, rhadd_s) | ||
50 | +DO_3SAME_32(VRHADD_U, rhadd_u) | ||
51 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
52 | index XXXXXXX..XXXXXXX 100644 | ||
53 | --- a/target/arm/translate.c | ||
54 | +++ b/target/arm/translate.c | ||
55 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
56 | case NEON_3R_VSHL: | ||
57 | case NEON_3R_SHA: | ||
58 | case NEON_3R_VHADD: | ||
59 | + case NEON_3R_VRHADD: | ||
60 | + case NEON_3R_VHSUB: | ||
61 | case NEON_3R_VABD: | ||
62 | case NEON_3R_VABA: | ||
63 | /* Already handled by decodetree */ | ||
64 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
65 | tmp2 = neon_load_reg(rm, pass); | ||
66 | } | ||
67 | switch (op) { | ||
68 | - case NEON_3R_VRHADD: | ||
69 | - GEN_NEON_INTEGER_OP(rhadd); | ||
70 | - break; | ||
71 | - case NEON_3R_VHSUB: | ||
72 | - GEN_NEON_INTEGER_OP(hsub); | ||
73 | - break; | ||
74 | case NEON_3R_VQSHL: | ||
75 | GEN_NEON_INTEGER_OP_ENV(qshl); | ||
76 | break; | ||
77 | -- | ||
78 | 2.20.1 | ||
79 | |||
80 | diff view generated by jsdifflib |
1 | From: Guenter Roeck <linux@roeck-us.net> | 1 | Convert the VQSHL, VRSHL and VQRSHL insns in the 3-reg-same |
---|---|---|---|
2 | group to decodetree. We have already implemented the size==0b11 | ||
3 | case of these insns; this commit handles the remaining sizes. | ||
2 | 4 | ||
3 | Wire up eSDHC controllers in fsl-imx25. For imx25-pdk, connect drives | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | provided on the command line to available eSDHC controllers. | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Message-id: 20200512163904.10918-8-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/neon-dp.decode | 30 ++++++++++++++++++----- | ||
10 | target/arm/translate-neon.inc.c | 43 +++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate.c | 22 +++-------------- | ||
12 | 3 files changed, 70 insertions(+), 25 deletions(-) | ||
5 | 13 | ||
6 | This patch enables booting the imx25-pdk emulation from SD card. | 14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
7 | |||
8 | Signed-off-by: Guenter Roeck <linux@roeck-us.net> | ||
9 | Message-id: 20200310215146.19688-2-linux@roeck-us.net | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | [PMM: made commit subject consistent with other patch] | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | --- | ||
14 | include/hw/arm/fsl-imx25.h | 9 +++++++++ | ||
15 | hw/arm/fsl-imx25.c | 32 ++++++++++++++++++++++++++++++++ | ||
16 | hw/arm/imx25_pdk.c | 16 ++++++++++++++++ | ||
17 | 3 files changed, 57 insertions(+) | ||
18 | |||
19 | diff --git a/include/hw/arm/fsl-imx25.h b/include/hw/arm/fsl-imx25.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
21 | --- a/include/hw/arm/fsl-imx25.h | 16 | --- a/target/arm/neon-dp.decode |
22 | +++ b/include/hw/arm/fsl-imx25.h | 17 | +++ b/target/arm/neon-dp.decode |
23 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ VSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 0 .... @3same_rev |
24 | #include "hw/misc/imx_rngc.h" | 19 | @3same_64_rev .... ... . . . 11 .... .... .... . q:1 . . .... \ |
25 | #include "hw/i2c/imx_i2c.h" | 20 | &3same vm=%vn_dp vn=%vm_dp vd=%vd_dp size=3 |
26 | #include "hw/gpio/imx_gpio.h" | 21 | |
27 | +#include "hw/sd/sdhci.h" | 22 | -VQSHL_S64_3s 1111 001 0 0 . .. .... .... 0100 . . . 1 .... @3same_64_rev |
28 | #include "exec/memory.h" | 23 | -VQSHL_U64_3s 1111 001 1 0 . .. .... .... 0100 . . . 1 .... @3same_64_rev |
29 | #include "target/arm/cpu.h" | 24 | -VRSHL_S64_3s 1111 001 0 0 . .. .... .... 0101 . . . 0 .... @3same_64_rev |
30 | 25 | -VRSHL_U64_3s 1111 001 1 0 . .. .... .... 0101 . . . 0 .... @3same_64_rev | |
31 | @@ -XXX,XX +XXX,XX @@ | 26 | -VQRSHL_S64_3s 1111 001 0 0 . .. .... .... 0101 . . . 1 .... @3same_64_rev |
32 | #define FSL_IMX25_NUM_EPITS 2 | 27 | -VQRSHL_U64_3s 1111 001 1 0 . .. .... .... 0101 . . . 1 .... @3same_64_rev |
33 | #define FSL_IMX25_NUM_I2CS 3 | 28 | +{ |
34 | #define FSL_IMX25_NUM_GPIOS 4 | 29 | + VQSHL_S64_3s 1111 001 0 0 . .. .... .... 0100 . . . 1 .... @3same_64_rev |
35 | +#define FSL_IMX25_NUM_ESDHCS 2 | 30 | + VQSHL_S_3s 1111 001 0 0 . .. .... .... 0100 . . . 1 .... @3same_rev |
36 | 31 | +} | |
37 | typedef struct FslIMX25State { | 32 | +{ |
38 | /*< private >*/ | 33 | + VQSHL_U64_3s 1111 001 1 0 . .. .... .... 0100 . . . 1 .... @3same_64_rev |
39 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 34 | + VQSHL_U_3s 1111 001 1 0 . .. .... .... 0100 . . . 1 .... @3same_rev |
40 | IMXRNGCState rngc; | 35 | +} |
41 | IMXI2CState i2c[FSL_IMX25_NUM_I2CS]; | 36 | +{ |
42 | IMXGPIOState gpio[FSL_IMX25_NUM_GPIOS]; | 37 | + VRSHL_S64_3s 1111 001 0 0 . .. .... .... 0101 . . . 0 .... @3same_64_rev |
43 | + SDHCIState esdhc[FSL_IMX25_NUM_ESDHCS]; | 38 | + VRSHL_S_3s 1111 001 0 0 . .. .... .... 0101 . . . 0 .... @3same_rev |
44 | MemoryRegion rom[2]; | 39 | +} |
45 | MemoryRegion iram; | 40 | +{ |
46 | MemoryRegion iram_alias; | 41 | + VRSHL_U64_3s 1111 001 1 0 . .. .... .... 0101 . . . 0 .... @3same_64_rev |
47 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 42 | + VRSHL_U_3s 1111 001 1 0 . .. .... .... 0101 . . . 0 .... @3same_rev |
48 | #define FSL_IMX25_GPIO3_SIZE 0x4000 | 43 | +} |
49 | #define FSL_IMX25_RNGC_ADDR 0x53FB0000 | 44 | +{ |
50 | #define FSL_IMX25_RNGC_SIZE 0x4000 | 45 | + VQRSHL_S64_3s 1111 001 0 0 . .. .... .... 0101 . . . 1 .... @3same_64_rev |
51 | +#define FSL_IMX25_ESDHC1_ADDR 0x53FB4000 | 46 | + VQRSHL_S_3s 1111 001 0 0 . .. .... .... 0101 . . . 1 .... @3same_rev |
52 | +#define FSL_IMX25_ESDHC1_SIZE 0x4000 | 47 | +} |
53 | +#define FSL_IMX25_ESDHC2_ADDR 0x53FB8000 | 48 | +{ |
54 | +#define FSL_IMX25_ESDHC2_SIZE 0x4000 | 49 | + VQRSHL_U64_3s 1111 001 1 0 . .. .... .... 0101 . . . 1 .... @3same_64_rev |
55 | #define FSL_IMX25_GPIO1_ADDR 0x53FCC000 | 50 | + VQRSHL_U_3s 1111 001 1 0 . .. .... .... 0101 . . . 1 .... @3same_rev |
56 | #define FSL_IMX25_GPIO1_SIZE 0x4000 | 51 | +} |
57 | #define FSL_IMX25_GPIO2_ADDR 0x53FD0000 | 52 | |
58 | @@ -XXX,XX +XXX,XX @@ typedef struct FslIMX25State { | 53 | VMAX_S_3s 1111 001 0 0 . .. .... .... 0110 . . . 0 .... @3same |
59 | #define FSL_IMX25_GPIO2_IRQ 51 | 54 | VMAX_U_3s 1111 001 1 0 . .. .... .... 0110 . . . 0 .... @3same |
60 | #define FSL_IMX25_GPIO3_IRQ 16 | 55 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
61 | #define FSL_IMX25_GPIO4_IRQ 23 | ||
62 | +#define FSL_IMX25_ESDHC1_IRQ 9 | ||
63 | +#define FSL_IMX25_ESDHC2_IRQ 8 | ||
64 | |||
65 | #endif /* FSL_IMX25_H */ | ||
66 | diff --git a/hw/arm/fsl-imx25.c b/hw/arm/fsl-imx25.c | ||
67 | index XXXXXXX..XXXXXXX 100644 | 56 | index XXXXXXX..XXXXXXX 100644 |
68 | --- a/hw/arm/fsl-imx25.c | 57 | --- a/target/arm/translate-neon.inc.c |
69 | +++ b/hw/arm/fsl-imx25.c | 58 | +++ b/target/arm/translate-neon.inc.c |
70 | @@ -XXX,XX +XXX,XX @@ | 59 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_64_ENV(VQRSHL_U64, gen_helper_neon_qrshl_u64) |
71 | #include "hw/qdev-properties.h" | 60 | return do_3same(s, a, gen_##INSN##_3s); \ |
72 | #include "chardev/char.h" | ||
73 | |||
74 | +#define IMX25_ESDHC_CAPABILITIES 0x07e20000 | ||
75 | + | ||
76 | static void fsl_imx25_init(Object *obj) | ||
77 | { | ||
78 | FslIMX25State *s = FSL_IMX25(obj); | ||
79 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_init(Object *obj) | ||
80 | sysbus_init_child_obj(obj, "gpio[*]", &s->gpio[i], sizeof(s->gpio[i]), | ||
81 | TYPE_IMX_GPIO); | ||
82 | } | 61 | } |
83 | + | 62 | |
84 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | 63 | +/* |
85 | + sysbus_init_child_obj(obj, "sdhc[*]", &s->esdhc[i], sizeof(s->esdhc[i]), | 64 | + * Some helper functions need to be passed the cpu_env. In order |
86 | + TYPE_IMX_USDHC); | 65 | + * to use those with the gvec APIs like tcg_gen_gvec_3() we need |
87 | + } | 66 | + * to create wrapper functions whose prototype is a NeonGenTwoOpFn() |
88 | } | 67 | + * and which call a NeonGenTwoOpEnvFn(). |
89 | 68 | + */ | |
90 | static void fsl_imx25_realize(DeviceState *dev, Error **errp) | 69 | +#define WRAP_ENV_FN(WRAPNAME, FUNC) \ |
91 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx25_realize(DeviceState *dev, Error **errp) | 70 | + static void WRAPNAME(TCGv_i32 d, TCGv_i32 n, TCGv_i32 m) \ |
92 | gpio_table[i].irq)); | 71 | + { \ |
93 | } | 72 | + FUNC(d, cpu_env, n, m); \ |
94 | |||
95 | + /* Initialize all SDHC */ | ||
96 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | ||
97 | + static const struct { | ||
98 | + hwaddr addr; | ||
99 | + unsigned int irq; | ||
100 | + } esdhc_table[FSL_IMX25_NUM_ESDHCS] = { | ||
101 | + { FSL_IMX25_ESDHC1_ADDR, FSL_IMX25_ESDHC1_IRQ }, | ||
102 | + { FSL_IMX25_ESDHC2_ADDR, FSL_IMX25_ESDHC2_IRQ }, | ||
103 | + }; | ||
104 | + | ||
105 | + object_property_set_uint(OBJECT(&s->esdhc[i]), 2, "sd-spec-version", | ||
106 | + &err); | ||
107 | + object_property_set_uint(OBJECT(&s->esdhc[i]), IMX25_ESDHC_CAPABILITIES, | ||
108 | + "capareg", &err); | ||
109 | + object_property_set_bool(OBJECT(&s->esdhc[i]), true, "realized", &err); | ||
110 | + if (err) { | ||
111 | + error_propagate(errp, err); | ||
112 | + return; | ||
113 | + } | ||
114 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->esdhc[i]), 0, esdhc_table[i].addr); | ||
115 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->esdhc[i]), 0, | ||
116 | + qdev_get_gpio_in(DEVICE(&s->avic), | ||
117 | + esdhc_table[i].irq)); | ||
118 | + } | 73 | + } |
119 | + | 74 | + |
120 | /* initialize 2 x 16 KB ROM */ | 75 | +#define DO_3SAME_32_ENV(INSN, FUNC) \ |
121 | memory_region_init_rom(&s->rom[0], NULL, | 76 | + WRAP_ENV_FN(gen_##INSN##_tramp8, gen_helper_neon_##FUNC##8); \ |
122 | "imx25.rom0", FSL_IMX25_ROM0_SIZE, &err); | 77 | + WRAP_ENV_FN(gen_##INSN##_tramp16, gen_helper_neon_##FUNC##16); \ |
123 | diff --git a/hw/arm/imx25_pdk.c b/hw/arm/imx25_pdk.c | 78 | + WRAP_ENV_FN(gen_##INSN##_tramp32, gen_helper_neon_##FUNC##32); \ |
124 | index XXXXXXX..XXXXXXX 100644 | 79 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ |
125 | --- a/hw/arm/imx25_pdk.c | 80 | + uint32_t rn_ofs, uint32_t rm_ofs, \ |
126 | +++ b/hw/arm/imx25_pdk.c | 81 | + uint32_t oprsz, uint32_t maxsz) \ |
127 | @@ -XXX,XX +XXX,XX @@ | 82 | + { \ |
128 | #include "qemu/osdep.h" | 83 | + static const GVecGen3 ops[4] = { \ |
129 | #include "qapi/error.h" | 84 | + { .fni4 = gen_##INSN##_tramp8 }, \ |
130 | #include "cpu.h" | 85 | + { .fni4 = gen_##INSN##_tramp16 }, \ |
131 | +#include "hw/qdev-properties.h" | 86 | + { .fni4 = gen_##INSN##_tramp32 }, \ |
132 | #include "hw/arm/fsl-imx25.h" | 87 | + { 0 }, \ |
133 | #include "hw/boards.h" | 88 | + }; \ |
134 | #include "qemu/error-report.h" | 89 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &ops[vece]); \ |
135 | @@ -XXX,XX +XXX,XX @@ static void imx25_pdk_init(MachineState *machine) | 90 | + } \ |
136 | imx25_pdk_binfo.board_id = 1771, | 91 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ |
137 | imx25_pdk_binfo.nb_cpus = 1; | 92 | + { \ |
138 | 93 | + if (a->size > 2) { \ | |
139 | + for (i = 0; i < FSL_IMX25_NUM_ESDHCS; i++) { | 94 | + return false; \ |
140 | + BusState *bus; | 95 | + } \ |
141 | + DeviceState *carddev; | 96 | + return do_3same(s, a, gen_##INSN##_3s); \ |
142 | + DriveInfo *di; | ||
143 | + BlockBackend *blk; | ||
144 | + | ||
145 | + di = drive_get_next(IF_SD); | ||
146 | + blk = di ? blk_by_legacy_dinfo(di) : NULL; | ||
147 | + bus = qdev_get_child_bus(DEVICE(&s->soc.esdhc[i]), "sd-bus"); | ||
148 | + carddev = qdev_create(bus, TYPE_SD_CARD); | ||
149 | + qdev_prop_set_drive(carddev, "drive", blk, &error_fatal); | ||
150 | + object_property_set_bool(OBJECT(carddev), true, | ||
151 | + "realized", &error_fatal); | ||
152 | + } | 97 | + } |
153 | + | 98 | + |
154 | /* | 99 | DO_3SAME_32(VHADD_S, hadd_s) |
155 | * We test explicitly for qtest here as it is not done (yet?) in | 100 | DO_3SAME_32(VHADD_U, hadd_u) |
156 | * arm_load_kernel(). Without this the "make check" command would | 101 | DO_3SAME_32(VHSUB_S, hsub_s) |
102 | DO_3SAME_32(VHSUB_U, hsub_u) | ||
103 | DO_3SAME_32(VRHADD_S, rhadd_s) | ||
104 | DO_3SAME_32(VRHADD_U, rhadd_u) | ||
105 | +DO_3SAME_32(VRSHL_S, rshl_s) | ||
106 | +DO_3SAME_32(VRSHL_U, rshl_u) | ||
107 | + | ||
108 | +DO_3SAME_32_ENV(VQSHL_S, qshl_s) | ||
109 | +DO_3SAME_32_ENV(VQSHL_U, qshl_u) | ||
110 | +DO_3SAME_32_ENV(VQRSHL_S, qrshl_s) | ||
111 | +DO_3SAME_32_ENV(VQRSHL_U, qrshl_u) | ||
112 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
113 | index XXXXXXX..XXXXXXX 100644 | ||
114 | --- a/target/arm/translate.c | ||
115 | +++ b/target/arm/translate.c | ||
116 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
117 | case NEON_3R_VHSUB: | ||
118 | case NEON_3R_VABD: | ||
119 | case NEON_3R_VABA: | ||
120 | + case NEON_3R_VQSHL: | ||
121 | + case NEON_3R_VRSHL: | ||
122 | + case NEON_3R_VQRSHL: | ||
123 | /* Already handled by decodetree */ | ||
124 | return 1; | ||
125 | } | ||
126 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
127 | } | ||
128 | pairwise = 0; | ||
129 | switch (op) { | ||
130 | - case NEON_3R_VQSHL: | ||
131 | - case NEON_3R_VRSHL: | ||
132 | - case NEON_3R_VQRSHL: | ||
133 | - { | ||
134 | - int rtmp; | ||
135 | - /* Shift instruction operands are reversed. */ | ||
136 | - rtmp = rn; | ||
137 | - rn = rm; | ||
138 | - rm = rtmp; | ||
139 | - } | ||
140 | - break; | ||
141 | case NEON_3R_VPADD_VQRDMLAH: | ||
142 | case NEON_3R_VPMAX: | ||
143 | case NEON_3R_VPMIN: | ||
144 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
145 | tmp2 = neon_load_reg(rm, pass); | ||
146 | } | ||
147 | switch (op) { | ||
148 | - case NEON_3R_VQSHL: | ||
149 | - GEN_NEON_INTEGER_OP_ENV(qshl); | ||
150 | - break; | ||
151 | - case NEON_3R_VRSHL: | ||
152 | - GEN_NEON_INTEGER_OP(rshl); | ||
153 | - break; | ||
154 | - case NEON_3R_VQRSHL: | ||
155 | - GEN_NEON_INTEGER_OP_ENV(qrshl); | ||
156 | break; | ||
157 | case NEON_3R_VPMAX: | ||
158 | GEN_NEON_INTEGER_OP(pmax); | ||
157 | -- | 159 | -- |
158 | 2.20.1 | 160 | 2.20.1 |
159 | 161 | ||
160 | 162 | diff view generated by jsdifflib |
1 | Some of an M-profile CPU's cached hflags state depends on state that's | 1 | Convert the Neon integer VPMAX and VPMIN 3-reg-same insns to |
---|---|---|---|
2 | in our NVIC object. We already do an hflags rebuild when the NVIC | 2 | decodetree. These are 'pairwise' operations. |
3 | registers are written, but we also need to do this on NVIC reset, | ||
4 | because there's no guarantee that this will happen before the | ||
5 | CPU reset. | ||
6 | |||
7 | This fixes an assertion due to mismatched hflags which happens if | ||
8 | the CPU is reset from inside a HardFault handler. | ||
9 | 3 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
12 | Message-id: 20200303174950.3298-2-peter.maydell@linaro.org | 6 | Message-id: 20200512163904.10918-9-peter.maydell@linaro.org |
13 | --- | 7 | --- |
14 | hw/intc/armv7m_nvic.c | 6 ++++++ | 8 | target/arm/neon-dp.decode | 9 +++++ |
15 | 1 file changed, 6 insertions(+) | 9 | target/arm/translate-neon.inc.c | 71 +++++++++++++++++++++++++++++++++ |
10 | target/arm/translate.c | 17 +------- | ||
11 | 3 files changed, 82 insertions(+), 15 deletions(-) | ||
16 | 12 | ||
17 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/intc/armv7m_nvic.c | 15 | --- a/target/arm/neon-dp.decode |
20 | +++ b/hw/intc/armv7m_nvic.c | 16 | +++ b/target/arm/neon-dp.decode |
21 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | 17 | @@ -XXX,XX +XXX,XX @@ |
22 | s->itns[i] = true; | 18 | @3same .... ... . . . size:2 .... .... .... . q:1 . . .... \ |
23 | } | 19 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp |
24 | } | 20 | |
21 | +@3same_q0 .... ... . . . size:2 .... .... .... . 0 . . .... \ | ||
22 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp q=0 | ||
23 | + | ||
24 | VHADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 0 .... @3same | ||
25 | VHADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 0 .... @3same | ||
26 | VQADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 1 .... @3same | ||
27 | @@ -XXX,XX +XXX,XX @@ VMLS_3s 1111 001 1 0 . .. .... .... 1001 . . . 0 .... @3same | ||
28 | VMUL_3s 1111 001 0 0 . .. .... .... 1001 . . . 1 .... @3same | ||
29 | VMUL_p_3s 1111 001 1 0 . .. .... .... 1001 . . . 1 .... @3same | ||
30 | |||
31 | +VPMAX_S_3s 1111 001 0 0 . .. .... .... 1010 . . . 0 .... @3same_q0 | ||
32 | +VPMAX_U_3s 1111 001 1 0 . .. .... .... 1010 . . . 0 .... @3same_q0 | ||
33 | + | ||
34 | +VPMIN_S_3s 1111 001 0 0 . .. .... .... 1010 . . . 1 .... @3same_q0 | ||
35 | +VPMIN_U_3s 1111 001 1 0 . .. .... .... 1010 . . . 1 .... @3same_q0 | ||
36 | + | ||
37 | VQRDMLAH_3s 1111 001 1 0 . .. .... .... 1011 ... 1 .... @3same | ||
38 | |||
39 | SHA1_3s 1111 001 0 0 . optype:2 .... .... 1100 . 1 . 0 .... \ | ||
40 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
41 | index XXXXXXX..XXXXXXX 100644 | ||
42 | --- a/target/arm/translate-neon.inc.c | ||
43 | +++ b/target/arm/translate-neon.inc.c | ||
44 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_32_ENV(VQSHL_S, qshl_s) | ||
45 | DO_3SAME_32_ENV(VQSHL_U, qshl_u) | ||
46 | DO_3SAME_32_ENV(VQRSHL_S, qrshl_s) | ||
47 | DO_3SAME_32_ENV(VQRSHL_U, qrshl_u) | ||
48 | + | ||
49 | +static bool do_3same_pair(DisasContext *s, arg_3same *a, NeonGenTwoOpFn *fn) | ||
50 | +{ | ||
51 | + /* Operations handled pairwise 32 bits at a time */ | ||
52 | + TCGv_i32 tmp, tmp2, tmp3; | ||
53 | + | ||
54 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
59 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
60 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
61 | + return false; | ||
62 | + } | ||
63 | + | ||
64 | + if (a->size == 3) { | ||
65 | + return false; | ||
66 | + } | ||
67 | + | ||
68 | + if (!vfp_access_check(s)) { | ||
69 | + return true; | ||
70 | + } | ||
71 | + | ||
72 | + assert(a->q == 0); /* enforced by decode patterns */ | ||
25 | + | 73 | + |
26 | + /* | 74 | + /* |
27 | + * We updated state that affects the CPU's MMUidx and thus its hflags; | 75 | + * Note that we have to be careful not to clobber the source operands |
28 | + * and we can't guarantee that we run before the CPU reset function. | 76 | + * in the "vm == vd" case by storing the result of the first pass too |
77 | + * early. Since Q is 0 there are always just two passes, so instead | ||
78 | + * of a complicated loop over each pass we just unroll. | ||
29 | + */ | 79 | + */ |
30 | + arm_rebuild_hflags(&s->cpu->env); | 80 | + tmp = neon_load_reg(a->vn, 0); |
81 | + tmp2 = neon_load_reg(a->vn, 1); | ||
82 | + fn(tmp, tmp, tmp2); | ||
83 | + tcg_temp_free_i32(tmp2); | ||
84 | + | ||
85 | + tmp3 = neon_load_reg(a->vm, 0); | ||
86 | + tmp2 = neon_load_reg(a->vm, 1); | ||
87 | + fn(tmp3, tmp3, tmp2); | ||
88 | + tcg_temp_free_i32(tmp2); | ||
89 | + | ||
90 | + neon_store_reg(a->vd, 0, tmp); | ||
91 | + neon_store_reg(a->vd, 1, tmp3); | ||
92 | + return true; | ||
93 | +} | ||
94 | + | ||
95 | +#define DO_3SAME_PAIR(INSN, func) \ | ||
96 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | ||
97 | + { \ | ||
98 | + static NeonGenTwoOpFn * const fns[] = { \ | ||
99 | + gen_helper_neon_##func##8, \ | ||
100 | + gen_helper_neon_##func##16, \ | ||
101 | + gen_helper_neon_##func##32, \ | ||
102 | + }; \ | ||
103 | + if (a->size > 2) { \ | ||
104 | + return false; \ | ||
105 | + } \ | ||
106 | + return do_3same_pair(s, a, fns[a->size]); \ | ||
107 | + } | ||
108 | + | ||
109 | +/* 32-bit pairwise ops end up the same as the elementwise versions. */ | ||
110 | +#define gen_helper_neon_pmax_s32 tcg_gen_smax_i32 | ||
111 | +#define gen_helper_neon_pmax_u32 tcg_gen_umax_i32 | ||
112 | +#define gen_helper_neon_pmin_s32 tcg_gen_smin_i32 | ||
113 | +#define gen_helper_neon_pmin_u32 tcg_gen_umin_i32 | ||
114 | + | ||
115 | +DO_3SAME_PAIR(VPMAX_S, pmax_s) | ||
116 | +DO_3SAME_PAIR(VPMIN_S, pmin_s) | ||
117 | +DO_3SAME_PAIR(VPMAX_U, pmax_u) | ||
118 | +DO_3SAME_PAIR(VPMIN_U, pmin_u) | ||
119 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
120 | index XXXXXXX..XXXXXXX 100644 | ||
121 | --- a/target/arm/translate.c | ||
122 | +++ b/target/arm/translate.c | ||
123 | @@ -XXX,XX +XXX,XX @@ static inline void gen_neon_rsb(int size, TCGv_i32 t0, TCGv_i32 t1) | ||
124 | } | ||
31 | } | 125 | } |
32 | 126 | ||
33 | static void nvic_systick_trigger(void *opaque, int n, int level) | 127 | -/* 32-bit pairwise ops end up the same as the elementwise versions. */ |
128 | -#define gen_helper_neon_pmax_s32 tcg_gen_smax_i32 | ||
129 | -#define gen_helper_neon_pmax_u32 tcg_gen_umax_i32 | ||
130 | -#define gen_helper_neon_pmin_s32 tcg_gen_smin_i32 | ||
131 | -#define gen_helper_neon_pmin_u32 tcg_gen_umin_i32 | ||
132 | - | ||
133 | #define GEN_NEON_INTEGER_OP_ENV(name) do { \ | ||
134 | switch ((size << 1) | u) { \ | ||
135 | case 0: \ | ||
136 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
137 | case NEON_3R_VQSHL: | ||
138 | case NEON_3R_VRSHL: | ||
139 | case NEON_3R_VQRSHL: | ||
140 | + case NEON_3R_VPMAX: | ||
141 | + case NEON_3R_VPMIN: | ||
142 | /* Already handled by decodetree */ | ||
143 | return 1; | ||
144 | } | ||
145 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
146 | pairwise = 0; | ||
147 | switch (op) { | ||
148 | case NEON_3R_VPADD_VQRDMLAH: | ||
149 | - case NEON_3R_VPMAX: | ||
150 | - case NEON_3R_VPMIN: | ||
151 | pairwise = 1; | ||
152 | break; | ||
153 | case NEON_3R_FLOAT_ARITH: | ||
154 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
155 | tmp2 = neon_load_reg(rm, pass); | ||
156 | } | ||
157 | switch (op) { | ||
158 | - break; | ||
159 | - case NEON_3R_VPMAX: | ||
160 | - GEN_NEON_INTEGER_OP(pmax); | ||
161 | - break; | ||
162 | - case NEON_3R_VPMIN: | ||
163 | - GEN_NEON_INTEGER_OP(pmin); | ||
164 | - break; | ||
165 | case NEON_3R_VQDMULH_VQRDMULH: /* Multiply high. */ | ||
166 | if (!u) { /* VQDMULH */ | ||
167 | switch (size) { | ||
34 | -- | 168 | -- |
35 | 2.20.1 | 169 | 2.20.1 |
36 | 170 | ||
37 | 171 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon integer VPADD 3-reg-same insns to decodetree. These | ||
2 | are 'pairwise' operations. (Note that VQRDMLAH, which shares the | ||
3 | same primary opcode but has U=1, has already been converted.) | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200512163904.10918-10-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/neon-dp.decode | 2 ++ | ||
10 | target/arm/translate-neon.inc.c | 2 ++ | ||
11 | target/arm/translate.c | 19 +------------------ | ||
12 | 3 files changed, 5 insertions(+), 18 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/neon-dp.decode | ||
17 | +++ b/target/arm/neon-dp.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ VPMAX_U_3s 1111 001 1 0 . .. .... .... 1010 . . . 0 .... @3same_q0 | ||
19 | VPMIN_S_3s 1111 001 0 0 . .. .... .... 1010 . . . 1 .... @3same_q0 | ||
20 | VPMIN_U_3s 1111 001 1 0 . .. .... .... 1010 . . . 1 .... @3same_q0 | ||
21 | |||
22 | +VPADD_3s 1111 001 0 0 . .. .... .... 1011 . . . 1 .... @3same_q0 | ||
23 | + | ||
24 | VQRDMLAH_3s 1111 001 1 0 . .. .... .... 1011 ... 1 .... @3same | ||
25 | |||
26 | SHA1_3s 1111 001 0 0 . optype:2 .... .... 1100 . 1 . 0 .... \ | ||
27 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
28 | index XXXXXXX..XXXXXXX 100644 | ||
29 | --- a/target/arm/translate-neon.inc.c | ||
30 | +++ b/target/arm/translate-neon.inc.c | ||
31 | @@ -XXX,XX +XXX,XX @@ static bool do_3same_pair(DisasContext *s, arg_3same *a, NeonGenTwoOpFn *fn) | ||
32 | #define gen_helper_neon_pmax_u32 tcg_gen_umax_i32 | ||
33 | #define gen_helper_neon_pmin_s32 tcg_gen_smin_i32 | ||
34 | #define gen_helper_neon_pmin_u32 tcg_gen_umin_i32 | ||
35 | +#define gen_helper_neon_padd_u32 tcg_gen_add_i32 | ||
36 | |||
37 | DO_3SAME_PAIR(VPMAX_S, pmax_s) | ||
38 | DO_3SAME_PAIR(VPMIN_S, pmin_s) | ||
39 | DO_3SAME_PAIR(VPMAX_U, pmax_u) | ||
40 | DO_3SAME_PAIR(VPMIN_U, pmin_u) | ||
41 | +DO_3SAME_PAIR(VPADD, padd_u) | ||
42 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/translate.c | ||
45 | +++ b/target/arm/translate.c | ||
46 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
47 | return 1; | ||
48 | } | ||
49 | switch (op) { | ||
50 | - case NEON_3R_VPADD_VQRDMLAH: | ||
51 | - if (!u) { | ||
52 | - break; /* VPADD */ | ||
53 | - } | ||
54 | - /* VQRDMLAH : handled by decodetree */ | ||
55 | - return 1; | ||
56 | - | ||
57 | case NEON_3R_VFM_VQRDMLSH: | ||
58 | if (!u) { | ||
59 | /* VFM, VFMS */ | ||
60 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
61 | case NEON_3R_VQRSHL: | ||
62 | case NEON_3R_VPMAX: | ||
63 | case NEON_3R_VPMIN: | ||
64 | + case NEON_3R_VPADD_VQRDMLAH: | ||
65 | /* Already handled by decodetree */ | ||
66 | return 1; | ||
67 | } | ||
68 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
69 | } | ||
70 | pairwise = 0; | ||
71 | switch (op) { | ||
72 | - case NEON_3R_VPADD_VQRDMLAH: | ||
73 | - pairwise = 1; | ||
74 | - break; | ||
75 | case NEON_3R_FLOAT_ARITH: | ||
76 | pairwise = (u && size < 2); /* if VPADD (float) */ | ||
77 | break; | ||
78 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
79 | } | ||
80 | } | ||
81 | break; | ||
82 | - case NEON_3R_VPADD_VQRDMLAH: | ||
83 | - switch (size) { | ||
84 | - case 0: gen_helper_neon_padd_u8(tmp, tmp, tmp2); break; | ||
85 | - case 1: gen_helper_neon_padd_u16(tmp, tmp, tmp2); break; | ||
86 | - case 2: tcg_gen_add_i32(tmp, tmp, tmp2); break; | ||
87 | - default: abort(); | ||
88 | - } | ||
89 | - break; | ||
90 | case NEON_3R_FLOAT_ARITH: /* Floating point arithmetic. */ | ||
91 | { | ||
92 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
93 | -- | ||
94 | 2.20.1 | ||
95 | |||
96 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | Convert the Neon VQDMULH and VQRDMULH 3-reg-same insns to | ||
2 | decodetree. These are the last integer operations in the | ||
3 | 3-reg-same group. | ||
1 | 4 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200512163904.10918-11-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/neon-dp.decode | 3 +++ | ||
10 | target/arm/translate-neon.inc.c | 24 ++++++++++++++++++++++++ | ||
11 | target/arm/translate.c | 24 +----------------------- | ||
12 | 3 files changed, 28 insertions(+), 23 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/neon-dp.decode | ||
17 | +++ b/target/arm/neon-dp.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ VPMAX_U_3s 1111 001 1 0 . .. .... .... 1010 . . . 0 .... @3same_q0 | ||
19 | VPMIN_S_3s 1111 001 0 0 . .. .... .... 1010 . . . 1 .... @3same_q0 | ||
20 | VPMIN_U_3s 1111 001 1 0 . .. .... .... 1010 . . . 1 .... @3same_q0 | ||
21 | |||
22 | +VQDMULH_3s 1111 001 0 0 . .. .... .... 1011 . . . 0 .... @3same | ||
23 | +VQRDMULH_3s 1111 001 1 0 . .. .... .... 1011 . . . 0 .... @3same | ||
24 | + | ||
25 | VPADD_3s 1111 001 0 0 . .. .... .... 1011 . . . 1 .... @3same_q0 | ||
26 | |||
27 | VQRDMLAH_3s 1111 001 1 0 . .. .... .... 1011 ... 1 .... @3same | ||
28 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate-neon.inc.c | ||
31 | +++ b/target/arm/translate-neon.inc.c | ||
32 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_PAIR(VPMIN_S, pmin_s) | ||
33 | DO_3SAME_PAIR(VPMAX_U, pmax_u) | ||
34 | DO_3SAME_PAIR(VPMIN_U, pmin_u) | ||
35 | DO_3SAME_PAIR(VPADD, padd_u) | ||
36 | + | ||
37 | +#define DO_3SAME_VQDMULH(INSN, FUNC) \ | ||
38 | + WRAP_ENV_FN(gen_##INSN##_tramp16, gen_helper_neon_##FUNC##_s16); \ | ||
39 | + WRAP_ENV_FN(gen_##INSN##_tramp32, gen_helper_neon_##FUNC##_s32); \ | ||
40 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
41 | + uint32_t rn_ofs, uint32_t rm_ofs, \ | ||
42 | + uint32_t oprsz, uint32_t maxsz) \ | ||
43 | + { \ | ||
44 | + static const GVecGen3 ops[2] = { \ | ||
45 | + { .fni4 = gen_##INSN##_tramp16 }, \ | ||
46 | + { .fni4 = gen_##INSN##_tramp32 }, \ | ||
47 | + }; \ | ||
48 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &ops[vece - 1]); \ | ||
49 | + } \ | ||
50 | + static bool trans_##INSN##_3s(DisasContext *s, arg_3same *a) \ | ||
51 | + { \ | ||
52 | + if (a->size != 1 && a->size != 2) { \ | ||
53 | + return false; \ | ||
54 | + } \ | ||
55 | + return do_3same(s, a, gen_##INSN##_3s); \ | ||
56 | + } | ||
57 | + | ||
58 | +DO_3SAME_VQDMULH(VQDMULH, qdmulh) | ||
59 | +DO_3SAME_VQDMULH(VQRDMULH, qrdmulh) | ||
60 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
61 | index XXXXXXX..XXXXXXX 100644 | ||
62 | --- a/target/arm/translate.c | ||
63 | +++ b/target/arm/translate.c | ||
64 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
65 | case NEON_3R_VPMAX: | ||
66 | case NEON_3R_VPMIN: | ||
67 | case NEON_3R_VPADD_VQRDMLAH: | ||
68 | + case NEON_3R_VQDMULH_VQRDMULH: | ||
69 | /* Already handled by decodetree */ | ||
70 | return 1; | ||
71 | } | ||
72 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
73 | tmp2 = neon_load_reg(rm, pass); | ||
74 | } | ||
75 | switch (op) { | ||
76 | - case NEON_3R_VQDMULH_VQRDMULH: /* Multiply high. */ | ||
77 | - if (!u) { /* VQDMULH */ | ||
78 | - switch (size) { | ||
79 | - case 1: | ||
80 | - gen_helper_neon_qdmulh_s16(tmp, cpu_env, tmp, tmp2); | ||
81 | - break; | ||
82 | - case 2: | ||
83 | - gen_helper_neon_qdmulh_s32(tmp, cpu_env, tmp, tmp2); | ||
84 | - break; | ||
85 | - default: abort(); | ||
86 | - } | ||
87 | - } else { /* VQRDMULH */ | ||
88 | - switch (size) { | ||
89 | - case 1: | ||
90 | - gen_helper_neon_qrdmulh_s16(tmp, cpu_env, tmp, tmp2); | ||
91 | - break; | ||
92 | - case 2: | ||
93 | - gen_helper_neon_qrdmulh_s32(tmp, cpu_env, tmp, tmp2); | ||
94 | - break; | ||
95 | - default: abort(); | ||
96 | - } | ||
97 | - } | ||
98 | - break; | ||
99 | case NEON_3R_FLOAT_ARITH: /* Floating point arithmetic. */ | ||
100 | { | ||
101 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
102 | -- | ||
103 | 2.20.1 | ||
104 | |||
105 | diff view generated by jsdifflib |
1 | A write to the CONTROL register can change our current EL (by | 1 | Convert the Neon VADD, VSUB, VABD 3-reg-same insns to decodetree. |
---|---|---|---|
2 | writing to the nPRIV bit). That means that we can't assume | 2 | We already have gvec helpers for addition and subtraction, but must |
3 | that s->current_el is still valid in trans_MSR_v7m() when | 3 | add one for fabd. |
4 | we try to rebuild the hflags. | ||
5 | |||
6 | Add a new helper rebuild_hflags_m32_newel() which, like the | ||
7 | existing rebuild_hflags_a32_newel(), recalculates the current | ||
8 | EL from scratch, and use it in trans_MSR_v7m(). | ||
9 | |||
10 | This fixes an assertion about an hflags mismatch when the | ||
11 | guest changes privilege by writing to CONTROL. | ||
12 | 4 | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
15 | Message-id: 20200303174950.3298-4-peter.maydell@linaro.org | 7 | Message-id: 20200512163904.10918-12-peter.maydell@linaro.org |
16 | --- | 8 | --- |
17 | target/arm/helper.h | 1 + | 9 | target/arm/helper.h | 3 ++- |
18 | target/arm/helper.c | 12 ++++++++++++ | 10 | target/arm/neon-dp.decode | 8 ++++++++ |
19 | target/arm/translate.c | 7 +++---- | 11 | target/arm/neon_helper.c | 7 ------- |
20 | 3 files changed, 16 insertions(+), 4 deletions(-) | 12 | target/arm/translate-neon.inc.c | 28 ++++++++++++++++++++++++++++ |
13 | target/arm/translate.c | 10 +++------- | ||
14 | target/arm/vec_helper.c | 7 +++++++ | ||
15 | 6 files changed, 48 insertions(+), 15 deletions(-) | ||
21 | 16 | ||
22 | diff --git a/target/arm/helper.h b/target/arm/helper.h | 17 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
23 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/target/arm/helper.h | 19 | --- a/target/arm/helper.h |
25 | +++ b/target/arm/helper.h | 20 | +++ b/target/arm/helper.h |
26 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_4(msr_banked, void, env, i32, i32, i32) | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(neon_qneg_s16, TCG_CALL_NO_RWG, i32, env, i32) |
27 | DEF_HELPER_2(get_user_reg, i32, env, i32) | 22 | DEF_HELPER_FLAGS_2(neon_qneg_s32, TCG_CALL_NO_RWG, i32, env, i32) |
28 | DEF_HELPER_3(set_user_reg, void, env, i32, i32) | 23 | DEF_HELPER_FLAGS_2(neon_qneg_s64, TCG_CALL_NO_RWG, i64, env, i64) |
29 | 24 | ||
30 | +DEF_HELPER_FLAGS_1(rebuild_hflags_m32_newel, TCG_CALL_NO_RWG, void, env) | 25 | -DEF_HELPER_3(neon_abd_f32, i32, i32, i32, ptr) |
31 | DEF_HELPER_FLAGS_2(rebuild_hflags_m32, TCG_CALL_NO_RWG, void, env, int) | 26 | DEF_HELPER_3(neon_ceq_f32, i32, i32, i32, ptr) |
32 | DEF_HELPER_FLAGS_1(rebuild_hflags_a32_newel, TCG_CALL_NO_RWG, void, env) | 27 | DEF_HELPER_3(neon_cge_f32, i32, i32, i32, ptr) |
33 | DEF_HELPER_FLAGS_2(rebuild_hflags_a32, TCG_CALL_NO_RWG, void, env, int) | 28 | DEF_HELPER_3(neon_cgt_f32, i32, i32, i32, ptr) |
34 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 29 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(gvec_fmul_h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) |
30 | DEF_HELPER_FLAGS_5(gvec_fmul_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
31 | DEF_HELPER_FLAGS_5(gvec_fmul_d, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
32 | |||
33 | +DEF_HELPER_FLAGS_5(gvec_fabd_s, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, ptr, i32) | ||
34 | + | ||
35 | DEF_HELPER_FLAGS_5(gvec_ftsmul_h, TCG_CALL_NO_RWG, | ||
36 | void, ptr, ptr, ptr, ptr, i32) | ||
37 | DEF_HELPER_FLAGS_5(gvec_ftsmul_s, TCG_CALL_NO_RWG, | ||
38 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
35 | index XXXXXXX..XXXXXXX 100644 | 39 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/target/arm/helper.c | 40 | --- a/target/arm/neon-dp.decode |
37 | +++ b/target/arm/helper.c | 41 | +++ b/target/arm/neon-dp.decode |
38 | @@ -XXX,XX +XXX,XX @@ void arm_rebuild_hflags(CPUARMState *env) | 42 | @@ -XXX,XX +XXX,XX @@ |
39 | env->hflags = rebuild_hflags_internal(env); | 43 | @3same_q0 .... ... . . . size:2 .... .... .... . 0 . . .... \ |
44 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp q=0 | ||
45 | |||
46 | +# For FP insns the high bit of 'size' is used as part of opcode decode | ||
47 | +@3same_fp .... ... . . . . size:1 .... .... .... . q:1 . . .... \ | ||
48 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
49 | + | ||
50 | VHADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 0 .... @3same | ||
51 | VHADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 0 .... @3same | ||
52 | VQADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 1 .... @3same | ||
53 | @@ -XXX,XX +XXX,XX @@ SHA256SU1_3s 1111 001 1 0 . 10 .... .... 1100 . 1 . 0 .... \ | ||
54 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
55 | |||
56 | VQRDMLSH_3s 1111 001 1 0 . .. .... .... 1100 ... 1 .... @3same | ||
57 | + | ||
58 | +VADD_fp_3s 1111 001 0 0 . 0 . .... .... 1101 ... 0 .... @3same_fp | ||
59 | +VSUB_fp_3s 1111 001 0 0 . 1 . .... .... 1101 ... 0 .... @3same_fp | ||
60 | +VABD_fp_3s 1111 001 1 0 . 1 . .... .... 1101 ... 0 .... @3same_fp | ||
61 | diff --git a/target/arm/neon_helper.c b/target/arm/neon_helper.c | ||
62 | index XXXXXXX..XXXXXXX 100644 | ||
63 | --- a/target/arm/neon_helper.c | ||
64 | +++ b/target/arm/neon_helper.c | ||
65 | @@ -XXX,XX +XXX,XX @@ uint64_t HELPER(neon_qneg_s64)(CPUARMState *env, uint64_t x) | ||
40 | } | 66 | } |
41 | 67 | ||
68 | /* NEON Float helpers. */ | ||
69 | -uint32_t HELPER(neon_abd_f32)(uint32_t a, uint32_t b, void *fpstp) | ||
70 | -{ | ||
71 | - float_status *fpst = fpstp; | ||
72 | - float32 f0 = make_float32(a); | ||
73 | - float32 f1 = make_float32(b); | ||
74 | - return float32_val(float32_abs(float32_sub(f0, f1, fpst))); | ||
75 | -} | ||
76 | |||
77 | /* Floating point comparisons produce an integer result. | ||
78 | * Note that EQ doesn't signal InvalidOp for QNaNs but GE and GT do. | ||
79 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
80 | index XXXXXXX..XXXXXXX 100644 | ||
81 | --- a/target/arm/translate-neon.inc.c | ||
82 | +++ b/target/arm/translate-neon.inc.c | ||
83 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_PAIR(VPADD, padd_u) | ||
84 | |||
85 | DO_3SAME_VQDMULH(VQDMULH, qdmulh) | ||
86 | DO_3SAME_VQDMULH(VQRDMULH, qrdmulh) | ||
87 | + | ||
42 | +/* | 88 | +/* |
43 | + * If we have triggered a EL state change we can't rely on the | 89 | + * For all the functions using this macro, size == 1 means fp16, |
44 | + * translator having passed it to us, we need to recompute. | 90 | + * which is an architecture extension we don't implement yet. |
45 | + */ | 91 | + */ |
46 | +void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env) | 92 | +#define DO_3S_FP_GVEC(INSN,FUNC) \ |
47 | +{ | 93 | + static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ |
48 | + int el = arm_current_el(env); | 94 | + uint32_t rn_ofs, uint32_t rm_ofs, \ |
49 | + int fp_el = fp_exception_el(env, el); | 95 | + uint32_t oprsz, uint32_t maxsz) \ |
50 | + ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el); | 96 | + { \ |
51 | + env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx); | 97 | + TCGv_ptr fpst = get_fpstatus_ptr(1); \ |
52 | +} | 98 | + tcg_gen_gvec_3_ptr(rd_ofs, rn_ofs, rm_ofs, fpst, \ |
99 | + oprsz, maxsz, 0, FUNC); \ | ||
100 | + tcg_temp_free_ptr(fpst); \ | ||
101 | + } \ | ||
102 | + static bool trans_##INSN##_fp_3s(DisasContext *s, arg_3same *a) \ | ||
103 | + { \ | ||
104 | + if (a->size != 0) { \ | ||
105 | + /* TODO fp16 support */ \ | ||
106 | + return false; \ | ||
107 | + } \ | ||
108 | + return do_3same(s, a, gen_##INSN##_3s); \ | ||
109 | + } | ||
53 | + | 110 | + |
54 | void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | 111 | + |
55 | { | 112 | +DO_3S_FP_GVEC(VADD, gen_helper_gvec_fadd_s) |
56 | int fp_el = fp_exception_el(env, el); | 113 | +DO_3S_FP_GVEC(VSUB, gen_helper_gvec_fsub_s) |
114 | +DO_3S_FP_GVEC(VABD, gen_helper_gvec_fabd_s) | ||
57 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 115 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
58 | index XXXXXXX..XXXXXXX 100644 | 116 | index XXXXXXX..XXXXXXX 100644 |
59 | --- a/target/arm/translate.c | 117 | --- a/target/arm/translate.c |
60 | +++ b/target/arm/translate.c | 118 | +++ b/target/arm/translate.c |
61 | @@ -XXX,XX +XXX,XX @@ static bool trans_MRS_v7m(DisasContext *s, arg_MRS_v7m *a) | 119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
62 | 120 | switch (op) { | |
63 | static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | 121 | case NEON_3R_FLOAT_ARITH: |
64 | { | 122 | pairwise = (u && size < 2); /* if VPADD (float) */ |
65 | - TCGv_i32 addr, reg, el; | 123 | + if (!pairwise) { |
66 | + TCGv_i32 addr, reg; | 124 | + return 1; /* handled by decodetree */ |
67 | 125 | + } | |
68 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | 126 | break; |
69 | return false; | 127 | case NEON_3R_FLOAT_MINMAX: |
70 | @@ -XXX,XX +XXX,XX @@ static bool trans_MSR_v7m(DisasContext *s, arg_MSR_v7m *a) | 128 | pairwise = u; /* if VPMIN/VPMAX (float) */ |
71 | gen_helper_v7m_msr(cpu_env, addr, reg); | 129 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
72 | tcg_temp_free_i32(addr); | 130 | { |
73 | tcg_temp_free_i32(reg); | 131 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
74 | - el = tcg_const_i32(s->current_el); | 132 | switch ((u << 2) | size) { |
75 | - gen_helper_rebuild_hflags_m32(cpu_env, el); | 133 | - case 0: /* VADD */ |
76 | - tcg_temp_free_i32(el); | 134 | case 4: /* VPADD */ |
77 | + /* If we wrote to CONTROL, the EL might have changed */ | 135 | gen_helper_vfp_adds(tmp, tmp, tmp2, fpstatus); |
78 | + gen_helper_rebuild_hflags_m32_newel(cpu_env); | 136 | break; |
79 | gen_lookup_tb(s); | 137 | - case 2: /* VSUB */ |
80 | return true; | 138 | - gen_helper_vfp_subs(tmp, tmp, tmp2, fpstatus); |
139 | - break; | ||
140 | - case 6: /* VABD */ | ||
141 | - gen_helper_neon_abd_f32(tmp, tmp, tmp2, fpstatus); | ||
142 | - break; | ||
143 | default: | ||
144 | abort(); | ||
145 | } | ||
146 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c | ||
147 | index XXXXXXX..XXXXXXX 100644 | ||
148 | --- a/target/arm/vec_helper.c | ||
149 | +++ b/target/arm/vec_helper.c | ||
150 | @@ -XXX,XX +XXX,XX @@ static float64 float64_ftsmul(float64 op1, uint64_t op2, float_status *stat) | ||
151 | return result; | ||
81 | } | 152 | } |
153 | |||
154 | +static float32 float32_abd(float32 op1, float32 op2, float_status *stat) | ||
155 | +{ | ||
156 | + return float32_abs(float32_sub(op1, op2, stat)); | ||
157 | +} | ||
158 | + | ||
159 | #define DO_3OP(NAME, FUNC, TYPE) \ | ||
160 | void HELPER(NAME)(void *vd, void *vn, void *vm, void *stat, uint32_t desc) \ | ||
161 | { \ | ||
162 | @@ -XXX,XX +XXX,XX @@ DO_3OP(gvec_ftsmul_h, float16_ftsmul, float16) | ||
163 | DO_3OP(gvec_ftsmul_s, float32_ftsmul, float32) | ||
164 | DO_3OP(gvec_ftsmul_d, float64_ftsmul, float64) | ||
165 | |||
166 | +DO_3OP(gvec_fabd_s, float32_abd, float32) | ||
167 | + | ||
168 | #ifdef TARGET_AARCH64 | ||
169 | |||
170 | DO_3OP(gvec_recps_h, helper_recpsf_f16, float16) | ||
82 | -- | 171 | -- |
83 | 2.20.1 | 172 | 2.20.1 |
84 | 173 | ||
85 | 174 | diff view generated by jsdifflib |
1 | From: Eric Auger <eric.auger@redhat.com> | 1 | Convert the Neon float VPMIN, VPMAX and VPADD 3-reg-same insns to |
---|---|---|---|
2 | 2 | decodetree. These are the only remaining 'pairwise' operations, | |
3 | At the moment if the end-user does not specify the gic-version along | 3 | so we can delete the pairwise-specific bits of the old decoder's |
4 | with KVM acceleration, v2 is set by default. However most of the | 4 | for-each-element loop now. |
5 | systems now have GICv3 and sometimes they do not support GICv2 | 5 | |
6 | compatibility. | ||
7 | |||
8 | This patch keeps the default v2 selection in all cases except | ||
9 | in the KVM accelerated mode when either | ||
10 | - the host does not support GICv2 in-kernel emulation or | ||
11 | - number of VCPUS exceeds 8. | ||
12 | |||
13 | Those cases did not work anyway so we do not break any compatibility. | ||
14 | Now we get v3 selected in such a case. | ||
15 | |||
16 | Signed-off-by: Eric Auger <eric.auger@redhat.com> | ||
17 | Reported-by: Dr. David Alan Gilbert <dgilbert@redhat.com> | ||
18 | Reviewed-by: Andrew Jones <drjones@redhat.com> | ||
19 | Message-id: 20200311131618.7187-7-eric.auger@redhat.com | ||
20 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200512163904.10918-13-peter.maydell@linaro.org | ||
21 | --- | 9 | --- |
22 | hw/arm/virt.c | 17 ++++++++++++++++- | 10 | target/arm/neon-dp.decode | 5 +++ |
23 | 1 file changed, 16 insertions(+), 1 deletion(-) | 11 | target/arm/translate-neon.inc.c | 63 +++++++++++++++++++++++++++++++++ |
24 | 12 | target/arm/translate.c | 63 +++++---------------------------- | |
25 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 13 | 3 files changed, 76 insertions(+), 55 deletions(-) |
14 | |||
15 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
26 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/arm/virt.c | 17 | --- a/target/arm/neon-dp.decode |
28 | +++ b/hw/arm/virt.c | 18 | +++ b/target/arm/neon-dp.decode |
29 | @@ -XXX,XX +XXX,XX @@ static void virt_set_memmap(VirtMachineState *vms) | 19 | @@ -XXX,XX +XXX,XX @@ |
30 | */ | 20 | # For FP insns the high bit of 'size' is used as part of opcode decode |
31 | static void finalize_gic_version(VirtMachineState *vms) | 21 | @3same_fp .... ... . . . . size:1 .... .... .... . q:1 . . .... \ |
32 | { | 22 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp |
33 | + unsigned int max_cpus = MACHINE(vms)->smp.max_cpus; | 23 | +@3same_fp_q0 .... ... . . . . size:1 .... .... .... . 0 . . .... \ |
34 | + | 24 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp q=0 |
35 | if (kvm_enabled()) { | 25 | |
36 | int probe_bitmap; | 26 | VHADD_S_3s 1111 001 0 0 . .. .... .... 0000 . . . 0 .... @3same |
37 | 27 | VHADD_U_3s 1111 001 1 0 . .. .... .... 0000 . . . 0 .... @3same | |
38 | @@ -XXX,XX +XXX,XX @@ static void finalize_gic_version(VirtMachineState *vms) | 28 | @@ -XXX,XX +XXX,XX @@ VQRDMLSH_3s 1111 001 1 0 . .. .... .... 1100 ... 1 .... @3same |
39 | } | 29 | |
40 | return; | 30 | VADD_fp_3s 1111 001 0 0 . 0 . .... .... 1101 ... 0 .... @3same_fp |
41 | case VIRT_GIC_VERSION_NOSEL: | 31 | VSUB_fp_3s 1111 001 0 0 . 1 . .... .... 1101 ... 0 .... @3same_fp |
42 | - vms->gic_version = VIRT_GIC_VERSION_2; | 32 | +VPADD_fp_3s 1111 001 1 0 . 0 . .... .... 1101 ... 0 .... @3same_fp_q0 |
43 | + if ((probe_bitmap & KVM_ARM_VGIC_V2) && max_cpus <= GIC_NCPU) { | 33 | VABD_fp_3s 1111 001 1 0 . 1 . .... .... 1101 ... 0 .... @3same_fp |
44 | + vms->gic_version = VIRT_GIC_VERSION_2; | 34 | +VPMAX_fp_3s 1111 001 1 0 . 0 . .... .... 1111 ... 0 .... @3same_fp_q0 |
45 | + } else if (probe_bitmap & KVM_ARM_VGIC_V3) { | 35 | +VPMIN_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 0 .... @3same_fp_q0 |
46 | + /* | 36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
47 | + * in case the host does not support v2 in-kernel emulation or | 37 | index XXXXXXX..XXXXXXX 100644 |
48 | + * the end-user requested more than 8 VCPUs we now default | 38 | --- a/target/arm/translate-neon.inc.c |
49 | + * to v3. In any case defaulting to v2 would be broken. | 39 | +++ b/target/arm/translate-neon.inc.c |
50 | + */ | 40 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_VQDMULH(VQRDMULH, qrdmulh) |
51 | + vms->gic_version = VIRT_GIC_VERSION_3; | 41 | DO_3S_FP_GVEC(VADD, gen_helper_gvec_fadd_s) |
52 | + } else if (max_cpus > GIC_NCPU) { | 42 | DO_3S_FP_GVEC(VSUB, gen_helper_gvec_fsub_s) |
53 | + error_report("host only supports in-kernel GICv2 emulation " | 43 | DO_3S_FP_GVEC(VABD, gen_helper_gvec_fabd_s) |
54 | + "but more than 8 vcpus are requested"); | 44 | + |
55 | + exit(1); | 45 | +static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) |
46 | +{ | ||
47 | + /* FP operations handled pairwise 32 bits at a time */ | ||
48 | + TCGv_i32 tmp, tmp2, tmp3; | ||
49 | + TCGv_ptr fpstatus; | ||
50 | + | ||
51 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
52 | + return false; | ||
53 | + } | ||
54 | + | ||
55 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
56 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
57 | + ((a->vd | a->vn | a->vm) & 0x10)) { | ||
58 | + return false; | ||
59 | + } | ||
60 | + | ||
61 | + if (!vfp_access_check(s)) { | ||
62 | + return true; | ||
63 | + } | ||
64 | + | ||
65 | + assert(a->q == 0); /* enforced by decode patterns */ | ||
66 | + | ||
67 | + /* | ||
68 | + * Note that we have to be careful not to clobber the source operands | ||
69 | + * in the "vm == vd" case by storing the result of the first pass too | ||
70 | + * early. Since Q is 0 there are always just two passes, so instead | ||
71 | + * of a complicated loop over each pass we just unroll. | ||
72 | + */ | ||
73 | + fpstatus = get_fpstatus_ptr(1); | ||
74 | + tmp = neon_load_reg(a->vn, 0); | ||
75 | + tmp2 = neon_load_reg(a->vn, 1); | ||
76 | + fn(tmp, tmp, tmp2, fpstatus); | ||
77 | + tcg_temp_free_i32(tmp2); | ||
78 | + | ||
79 | + tmp3 = neon_load_reg(a->vm, 0); | ||
80 | + tmp2 = neon_load_reg(a->vm, 1); | ||
81 | + fn(tmp3, tmp3, tmp2, fpstatus); | ||
82 | + tcg_temp_free_i32(tmp2); | ||
83 | + tcg_temp_free_ptr(fpstatus); | ||
84 | + | ||
85 | + neon_store_reg(a->vd, 0, tmp); | ||
86 | + neon_store_reg(a->vd, 1, tmp3); | ||
87 | + return true; | ||
88 | +} | ||
89 | + | ||
90 | +/* | ||
91 | + * For all the functions using this macro, size == 1 means fp16, | ||
92 | + * which is an architecture extension we don't implement yet. | ||
93 | + */ | ||
94 | +#define DO_3S_FP_PAIR(INSN,FUNC) \ | ||
95 | + static bool trans_##INSN##_fp_3s(DisasContext *s, arg_3same *a) \ | ||
96 | + { \ | ||
97 | + if (a->size != 0) { \ | ||
98 | + /* TODO fp16 support */ \ | ||
99 | + return false; \ | ||
100 | + } \ | ||
101 | + return do_3same_fp_pair(s, a, FUNC); \ | ||
102 | + } | ||
103 | + | ||
104 | +DO_3S_FP_PAIR(VPADD, gen_helper_vfp_adds) | ||
105 | +DO_3S_FP_PAIR(VPMAX, gen_helper_vfp_maxs) | ||
106 | +DO_3S_FP_PAIR(VPMIN, gen_helper_vfp_mins) | ||
107 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
108 | index XXXXXXX..XXXXXXX 100644 | ||
109 | --- a/target/arm/translate.c | ||
110 | +++ b/target/arm/translate.c | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
112 | int shift; | ||
113 | int pass; | ||
114 | int count; | ||
115 | - int pairwise; | ||
116 | int u; | ||
117 | int vec_size; | ||
118 | uint32_t imm; | ||
119 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
120 | case NEON_3R_VPMIN: | ||
121 | case NEON_3R_VPADD_VQRDMLAH: | ||
122 | case NEON_3R_VQDMULH_VQRDMULH: | ||
123 | + case NEON_3R_FLOAT_ARITH: | ||
124 | /* Already handled by decodetree */ | ||
125 | return 1; | ||
126 | } | ||
127 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
128 | /* 64-bit element instructions: handled by decodetree */ | ||
129 | return 1; | ||
130 | } | ||
131 | - pairwise = 0; | ||
132 | switch (op) { | ||
133 | - case NEON_3R_FLOAT_ARITH: | ||
134 | - pairwise = (u && size < 2); /* if VPADD (float) */ | ||
135 | - if (!pairwise) { | ||
136 | - return 1; /* handled by decodetree */ | ||
137 | - } | ||
138 | - break; | ||
139 | case NEON_3R_FLOAT_MINMAX: | ||
140 | - pairwise = u; /* if VPMIN/VPMAX (float) */ | ||
141 | + if (u) { | ||
142 | + return 1; /* VPMIN/VPMAX handled by decodetree */ | ||
56 | + } | 143 | + } |
57 | break; | 144 | break; |
58 | case VIRT_GIC_VERSION_2: | 145 | case NEON_3R_FLOAT_CMP: |
59 | case VIRT_GIC_VERSION_3: | 146 | if (!u && size) { |
147 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
148 | break; | ||
149 | } | ||
150 | |||
151 | - if (pairwise && q) { | ||
152 | - /* All the pairwise insns UNDEF if Q is set */ | ||
153 | - return 1; | ||
154 | - } | ||
155 | - | ||
156 | for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
157 | |||
158 | - if (pairwise) { | ||
159 | - /* Pairwise. */ | ||
160 | - if (pass < 1) { | ||
161 | - tmp = neon_load_reg(rn, 0); | ||
162 | - tmp2 = neon_load_reg(rn, 1); | ||
163 | - } else { | ||
164 | - tmp = neon_load_reg(rm, 0); | ||
165 | - tmp2 = neon_load_reg(rm, 1); | ||
166 | - } | ||
167 | - } else { | ||
168 | - /* Elementwise. */ | ||
169 | - tmp = neon_load_reg(rn, pass); | ||
170 | - tmp2 = neon_load_reg(rm, pass); | ||
171 | - } | ||
172 | + /* Elementwise. */ | ||
173 | + tmp = neon_load_reg(rn, pass); | ||
174 | + tmp2 = neon_load_reg(rm, pass); | ||
175 | switch (op) { | ||
176 | - case NEON_3R_FLOAT_ARITH: /* Floating point arithmetic. */ | ||
177 | - { | ||
178 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
179 | - switch ((u << 2) | size) { | ||
180 | - case 4: /* VPADD */ | ||
181 | - gen_helper_vfp_adds(tmp, tmp, tmp2, fpstatus); | ||
182 | - break; | ||
183 | - default: | ||
184 | - abort(); | ||
185 | - } | ||
186 | - tcg_temp_free_ptr(fpstatus); | ||
187 | - break; | ||
188 | - } | ||
189 | case NEON_3R_FLOAT_MULTIPLY: | ||
190 | { | ||
191 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
192 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
193 | } | ||
194 | tcg_temp_free_i32(tmp2); | ||
195 | |||
196 | - /* Save the result. For elementwise operations we can put it | ||
197 | - straight into the destination register. For pairwise operations | ||
198 | - we have to be careful to avoid clobbering the source operands. */ | ||
199 | - if (pairwise && rd == rm) { | ||
200 | - neon_store_scratch(pass, tmp); | ||
201 | - } else { | ||
202 | - neon_store_reg(rd, pass, tmp); | ||
203 | - } | ||
204 | + neon_store_reg(rd, pass, tmp); | ||
205 | |||
206 | } /* for pass */ | ||
207 | - if (pairwise && rd == rm) { | ||
208 | - for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
209 | - tmp = neon_load_scratch(pass); | ||
210 | - neon_store_reg(rd, pass, tmp); | ||
211 | - } | ||
212 | - } | ||
213 | /* End of 3 register same size operations. */ | ||
214 | } else if (insn & (1 << 4)) { | ||
215 | if ((insn & 0x00380080) != 0) { | ||
60 | -- | 216 | -- |
61 | 2.20.1 | 217 | 2.20.1 |
62 | 218 | ||
63 | 219 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | Convert the Neon integer VMUL, VMLA, and VMLS 3-reg-same inssn to |
---|---|---|---|
2 | decodetree. | ||
2 | 3 | ||
3 | In the Allwinner H3 SoC the SDRAM controller is responsible | 4 | We don't have a gvec helper for multiply-accumulate, so VMLA and VMLS |
4 | for interfacing with the external Synchronous Dynamic Random | 5 | need a loop function do_3same_fp(). This takes a reads_vd parameter |
5 | Access Memory (SDRAM). Types of memory that the SDRAM controller | 6 | to do_3same_fp() which tells it to load the old value into vd before |
6 | supports are DDR2/DDR3 and capacities of up to 2GiB. This commit | 7 | calling the callback function, in the same way that the do_vfp_3op_sp() |
7 | adds emulation support of the Allwinner H3 SDRAM controller. | 8 | and do_vfp_3op_dp() functions in translate-vfp.inc.c work. (The |
9 | only uses in this patch pass reads_vd == true, but later commits | ||
10 | will use reads_vd == false.) | ||
8 | 11 | ||
9 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 12 | This conversion fixes in passing an underdecoding for VMUL |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 13 | (originally reported by Fredrik Strupe <fredrik@strupe.net>): bit 1 |
11 | Message-id: 20200311221854.30370-12-nieklinnenbank@gmail.com | 14 | of the 'size' field must be 0. The old decoder didn't enforce this, |
15 | but the decodetree pattern does. | ||
16 | |||
17 | The gen_VMLA_fp_reg() function performs the addition operation | ||
18 | with the operands in the opposite order to the old decoder: | ||
19 | since Neon sets 'default NaN mode' float32_add operations are | ||
20 | commutative so there is no behaviour difference, but putting | ||
21 | them this way around matches the Arm ARM pseudocode and the | ||
22 | required operation order for the subtraction in gen_VMLS_fp_reg(). | ||
23 | |||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 24 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
25 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
26 | Message-id: 20200512163904.10918-14-peter.maydell@linaro.org | ||
13 | --- | 27 | --- |
14 | hw/misc/Makefile.objs | 1 + | 28 | target/arm/neon-dp.decode | 3 ++ |
15 | include/hw/arm/allwinner-h3.h | 5 + | 29 | target/arm/translate-neon.inc.c | 81 +++++++++++++++++++++++++++++++++ |
16 | include/hw/misc/allwinner-h3-dramc.h | 106 ++++++++ | 30 | target/arm/translate.c | 17 +------ |
17 | hw/arm/allwinner-h3.c | 19 +- | 31 | 3 files changed, 85 insertions(+), 16 deletions(-) |
18 | hw/arm/orangepi.c | 6 + | ||
19 | hw/misc/allwinner-h3-dramc.c | 358 +++++++++++++++++++++++++++ | ||
20 | hw/misc/trace-events | 10 + | ||
21 | 7 files changed, 502 insertions(+), 3 deletions(-) | ||
22 | create mode 100644 include/hw/misc/allwinner-h3-dramc.h | ||
23 | create mode 100644 hw/misc/allwinner-h3-dramc.c | ||
24 | 32 | ||
25 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | 33 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
26 | index XXXXXXX..XXXXXXX 100644 | 34 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/misc/Makefile.objs | 35 | --- a/target/arm/neon-dp.decode |
28 | +++ b/hw/misc/Makefile.objs | 36 | +++ b/target/arm/neon-dp.decode |
29 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | 37 | @@ -XXX,XX +XXX,XX @@ VADD_fp_3s 1111 001 0 0 . 0 . .... .... 1101 ... 0 .... @3same_fp |
30 | 38 | VSUB_fp_3s 1111 001 0 0 . 1 . .... .... 1101 ... 0 .... @3same_fp | |
31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | 39 | VPADD_fp_3s 1111 001 1 0 . 0 . .... .... 1101 ... 0 .... @3same_fp_q0 |
32 | obj-$(CONFIG_ALLWINNER_H3) += allwinner-cpucfg.o | 40 | VABD_fp_3s 1111 001 1 0 . 1 . .... .... 1101 ... 0 .... @3same_fp |
33 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-dramc.o | 41 | +VMLA_fp_3s 1111 001 0 0 . 0 . .... .... 1101 ... 1 .... @3same_fp |
34 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | 42 | +VMLS_fp_3s 1111 001 0 0 . 1 . .... .... 1101 ... 1 .... @3same_fp |
35 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-sid.o | 43 | +VMUL_fp_3s 1111 001 1 0 . 0 . .... .... 1101 ... 1 .... @3same_fp |
36 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | 44 | VPMAX_fp_3s 1111 001 1 0 . 0 . .... .... 1111 ... 0 .... @3same_fp_q0 |
37 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 45 | VPMIN_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 0 .... @3same_fp_q0 |
46 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
38 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
39 | --- a/include/hw/arm/allwinner-h3.h | 48 | --- a/target/arm/translate-neon.inc.c |
40 | +++ b/include/hw/arm/allwinner-h3.h | 49 | +++ b/target/arm/translate-neon.inc.c |
41 | @@ -XXX,XX +XXX,XX @@ | 50 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_PAIR(VPADD, padd_u) |
42 | #include "hw/intc/arm_gic.h" | 51 | DO_3SAME_VQDMULH(VQDMULH, qdmulh) |
43 | #include "hw/misc/allwinner-h3-ccu.h" | 52 | DO_3SAME_VQDMULH(VQRDMULH, qrdmulh) |
44 | #include "hw/misc/allwinner-cpucfg.h" | 53 | |
45 | +#include "hw/misc/allwinner-h3-dramc.h" | 54 | +static bool do_3same_fp(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn, |
46 | #include "hw/misc/allwinner-h3-sysctrl.h" | 55 | + bool reads_vd) |
47 | #include "hw/misc/allwinner-sid.h" | ||
48 | #include "hw/sd/allwinner-sdhost.h" | ||
49 | @@ -XXX,XX +XXX,XX @@ enum { | ||
50 | AW_H3_UART2, | ||
51 | AW_H3_UART3, | ||
52 | AW_H3_EMAC, | ||
53 | + AW_H3_DRAMCOM, | ||
54 | + AW_H3_DRAMCTL, | ||
55 | + AW_H3_DRAMPHY, | ||
56 | AW_H3_GIC_DIST, | ||
57 | AW_H3_GIC_CPU, | ||
58 | AW_H3_GIC_HYP, | ||
59 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
60 | AwA10PITState timer; | ||
61 | AwH3ClockCtlState ccu; | ||
62 | AwCpuCfgState cpucfg; | ||
63 | + AwH3DramCtlState dramc; | ||
64 | AwH3SysCtrlState sysctrl; | ||
65 | AwSidState sid; | ||
66 | AwSdHostState mmc0; | ||
67 | diff --git a/include/hw/misc/allwinner-h3-dramc.h b/include/hw/misc/allwinner-h3-dramc.h | ||
68 | new file mode 100644 | ||
69 | index XXXXXXX..XXXXXXX | ||
70 | --- /dev/null | ||
71 | +++ b/include/hw/misc/allwinner-h3-dramc.h | ||
72 | @@ -XXX,XX +XXX,XX @@ | ||
73 | +/* | ||
74 | + * Allwinner H3 SDRAM Controller emulation | ||
75 | + * | ||
76 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
77 | + * | ||
78 | + * This program is free software: you can redistribute it and/or modify | ||
79 | + * it under the terms of the GNU General Public License as published by | ||
80 | + * the Free Software Foundation, either version 2 of the License, or | ||
81 | + * (at your option) any later version. | ||
82 | + * | ||
83 | + * This program is distributed in the hope that it will be useful, | ||
84 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
85 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
86 | + * GNU General Public License for more details. | ||
87 | + * | ||
88 | + * You should have received a copy of the GNU General Public License | ||
89 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
90 | + */ | ||
91 | + | ||
92 | +#ifndef HW_MISC_ALLWINNER_H3_DRAMC_H | ||
93 | +#define HW_MISC_ALLWINNER_H3_DRAMC_H | ||
94 | + | ||
95 | +#include "qom/object.h" | ||
96 | +#include "hw/sysbus.h" | ||
97 | +#include "exec/hwaddr.h" | ||
98 | + | ||
99 | +/** | ||
100 | + * Constants | ||
101 | + * @{ | ||
102 | + */ | ||
103 | + | ||
104 | +/** Highest register address used by DRAMCOM module */ | ||
105 | +#define AW_H3_DRAMCOM_REGS_MAXADDR (0x804) | ||
106 | + | ||
107 | +/** Total number of known DRAMCOM registers */ | ||
108 | +#define AW_H3_DRAMCOM_REGS_NUM (AW_H3_DRAMCOM_REGS_MAXADDR / \ | ||
109 | + sizeof(uint32_t)) | ||
110 | + | ||
111 | +/** Highest register address used by DRAMCTL module */ | ||
112 | +#define AW_H3_DRAMCTL_REGS_MAXADDR (0x88c) | ||
113 | + | ||
114 | +/** Total number of known DRAMCTL registers */ | ||
115 | +#define AW_H3_DRAMCTL_REGS_NUM (AW_H3_DRAMCTL_REGS_MAXADDR / \ | ||
116 | + sizeof(uint32_t)) | ||
117 | + | ||
118 | +/** Highest register address used by DRAMPHY module */ | ||
119 | +#define AW_H3_DRAMPHY_REGS_MAXADDR (0x4) | ||
120 | + | ||
121 | +/** Total number of known DRAMPHY registers */ | ||
122 | +#define AW_H3_DRAMPHY_REGS_NUM (AW_H3_DRAMPHY_REGS_MAXADDR / \ | ||
123 | + sizeof(uint32_t)) | ||
124 | + | ||
125 | +/** @} */ | ||
126 | + | ||
127 | +/** | ||
128 | + * Object model | ||
129 | + * @{ | ||
130 | + */ | ||
131 | + | ||
132 | +#define TYPE_AW_H3_DRAMC "allwinner-h3-dramc" | ||
133 | +#define AW_H3_DRAMC(obj) \ | ||
134 | + OBJECT_CHECK(AwH3DramCtlState, (obj), TYPE_AW_H3_DRAMC) | ||
135 | + | ||
136 | +/** @} */ | ||
137 | + | ||
138 | +/** | ||
139 | + * Allwinner H3 SDRAM Controller object instance state. | ||
140 | + */ | ||
141 | +typedef struct AwH3DramCtlState { | ||
142 | + /*< private >*/ | ||
143 | + SysBusDevice parent_obj; | ||
144 | + /*< public >*/ | ||
145 | + | ||
146 | + /** Physical base address for start of RAM */ | ||
147 | + hwaddr ram_addr; | ||
148 | + | ||
149 | + /** Total RAM size in megabytes */ | ||
150 | + uint32_t ram_size; | ||
151 | + | ||
152 | + /** | ||
153 | + * @name Memory Regions | ||
154 | + * @{ | ||
155 | + */ | ||
156 | + | ||
157 | + MemoryRegion row_mirror; /**< Simulates rows for RAM size detection */ | ||
158 | + MemoryRegion row_mirror_alias; /**< Alias of the row which is mirrored */ | ||
159 | + MemoryRegion dramcom_iomem; /**< DRAMCOM module I/O registers */ | ||
160 | + MemoryRegion dramctl_iomem; /**< DRAMCTL module I/O registers */ | ||
161 | + MemoryRegion dramphy_iomem; /**< DRAMPHY module I/O registers */ | ||
162 | + | ||
163 | + /** @} */ | ||
164 | + | ||
165 | + /** | ||
166 | + * @name Hardware Registers | ||
167 | + * @{ | ||
168 | + */ | ||
169 | + | ||
170 | + uint32_t dramcom[AW_H3_DRAMCOM_REGS_NUM]; /**< Array of DRAMCOM registers */ | ||
171 | + uint32_t dramctl[AW_H3_DRAMCTL_REGS_NUM]; /**< Array of DRAMCTL registers */ | ||
172 | + uint32_t dramphy[AW_H3_DRAMPHY_REGS_NUM] ;/**< Array of DRAMPHY registers */ | ||
173 | + | ||
174 | + /** @} */ | ||
175 | + | ||
176 | +} AwH3DramCtlState; | ||
177 | + | ||
178 | +#endif /* HW_MISC_ALLWINNER_H3_DRAMC_H */ | ||
179 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
180 | index XXXXXXX..XXXXXXX 100644 | ||
181 | --- a/hw/arm/allwinner-h3.c | ||
182 | +++ b/hw/arm/allwinner-h3.c | ||
183 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
184 | [AW_H3_UART2] = 0x01c28800, | ||
185 | [AW_H3_UART3] = 0x01c28c00, | ||
186 | [AW_H3_EMAC] = 0x01c30000, | ||
187 | + [AW_H3_DRAMCOM] = 0x01c62000, | ||
188 | + [AW_H3_DRAMCTL] = 0x01c63000, | ||
189 | + [AW_H3_DRAMPHY] = 0x01c65000, | ||
190 | [AW_H3_GIC_DIST] = 0x01c81000, | ||
191 | [AW_H3_GIC_CPU] = 0x01c82000, | ||
192 | [AW_H3_GIC_HYP] = 0x01c84000, | ||
193 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
194 | { "scr", 0x01c2c400, 1 * KiB }, | ||
195 | { "gpu", 0x01c40000, 64 * KiB }, | ||
196 | { "hstmr", 0x01c60000, 4 * KiB }, | ||
197 | - { "dramcom", 0x01c62000, 4 * KiB }, | ||
198 | - { "dramctl0", 0x01c63000, 4 * KiB }, | ||
199 | - { "dramphy0", 0x01c65000, 4 * KiB }, | ||
200 | { "spi0", 0x01c68000, 4 * KiB }, | ||
201 | { "spi1", 0x01c69000, 4 * KiB }, | ||
202 | { "csi", 0x01cb0000, 320 * KiB }, | ||
203 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
204 | |||
205 | sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), | ||
206 | TYPE_AW_SUN8I_EMAC); | ||
207 | + | ||
208 | + sysbus_init_child_obj(obj, "dramc", &s->dramc, sizeof(s->dramc), | ||
209 | + TYPE_AW_H3_DRAMC); | ||
210 | + object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), | ||
211 | + "ram-addr", &error_abort); | ||
212 | + object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), | ||
213 | + "ram-size", &error_abort); | ||
214 | } | ||
215 | |||
216 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
217 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
218 | qdev_get_gpio_in(DEVICE(&s->gic), AW_H3_GIC_SPI_UART3), | ||
219 | 115200, serial_hd(3), DEVICE_NATIVE_ENDIAN); | ||
220 | |||
221 | + /* DRAMC */ | ||
222 | + qdev_init_nofail(DEVICE(&s->dramc)); | ||
223 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, s->memmap[AW_H3_DRAMCOM]); | ||
224 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, s->memmap[AW_H3_DRAMCTL]); | ||
225 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, s->memmap[AW_H3_DRAMPHY]); | ||
226 | + | ||
227 | /* Unimplemented devices */ | ||
228 | for (i = 0; i < ARRAY_SIZE(unimplemented); i++) { | ||
229 | create_unimplemented_device(unimplemented[i].device_name, | ||
230 | diff --git a/hw/arm/orangepi.c b/hw/arm/orangepi.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/hw/arm/orangepi.c | ||
233 | +++ b/hw/arm/orangepi.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static void orangepi_init(MachineState *machine) | ||
235 | /* Setup EMAC properties */ | ||
236 | object_property_set_int(OBJECT(&h3->emac), 1, "phy-addr", &error_abort); | ||
237 | |||
238 | + /* DRAMC */ | ||
239 | + object_property_set_uint(OBJECT(h3), h3->memmap[AW_H3_SDRAM], | ||
240 | + "ram-addr", &error_abort); | ||
241 | + object_property_set_int(OBJECT(h3), machine->ram_size / MiB, "ram-size", | ||
242 | + &error_abort); | ||
243 | + | ||
244 | /* Mark H3 object realized */ | ||
245 | object_property_set_bool(OBJECT(h3), true, "realized", &error_abort); | ||
246 | |||
247 | diff --git a/hw/misc/allwinner-h3-dramc.c b/hw/misc/allwinner-h3-dramc.c | ||
248 | new file mode 100644 | ||
249 | index XXXXXXX..XXXXXXX | ||
250 | --- /dev/null | ||
251 | +++ b/hw/misc/allwinner-h3-dramc.c | ||
252 | @@ -XXX,XX +XXX,XX @@ | ||
253 | +/* | ||
254 | + * Allwinner H3 SDRAM Controller emulation | ||
255 | + * | ||
256 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
257 | + * | ||
258 | + * This program is free software: you can redistribute it and/or modify | ||
259 | + * it under the terms of the GNU General Public License as published by | ||
260 | + * the Free Software Foundation, either version 2 of the License, or | ||
261 | + * (at your option) any later version. | ||
262 | + * | ||
263 | + * This program is distributed in the hope that it will be useful, | ||
264 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
265 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
266 | + * GNU General Public License for more details. | ||
267 | + * | ||
268 | + * You should have received a copy of the GNU General Public License | ||
269 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
270 | + */ | ||
271 | + | ||
272 | +#include "qemu/osdep.h" | ||
273 | +#include "qemu/units.h" | ||
274 | +#include "qemu/error-report.h" | ||
275 | +#include "hw/sysbus.h" | ||
276 | +#include "migration/vmstate.h" | ||
277 | +#include "qemu/log.h" | ||
278 | +#include "qemu/module.h" | ||
279 | +#include "exec/address-spaces.h" | ||
280 | +#include "hw/qdev-properties.h" | ||
281 | +#include "qapi/error.h" | ||
282 | +#include "hw/misc/allwinner-h3-dramc.h" | ||
283 | +#include "trace.h" | ||
284 | + | ||
285 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
286 | + | ||
287 | +/* DRAMCOM register offsets */ | ||
288 | +enum { | ||
289 | + REG_DRAMCOM_CR = 0x0000, /* Control Register */ | ||
290 | +}; | ||
291 | + | ||
292 | +/* DRAMCTL register offsets */ | ||
293 | +enum { | ||
294 | + REG_DRAMCTL_PIR = 0x0000, /* PHY Initialization Register */ | ||
295 | + REG_DRAMCTL_PGSR = 0x0010, /* PHY General Status Register */ | ||
296 | + REG_DRAMCTL_STATR = 0x0018, /* Status Register */ | ||
297 | +}; | ||
298 | + | ||
299 | +/* DRAMCTL register flags */ | ||
300 | +enum { | ||
301 | + REG_DRAMCTL_PGSR_INITDONE = (1 << 0), | ||
302 | +}; | ||
303 | + | ||
304 | +enum { | ||
305 | + REG_DRAMCTL_STATR_ACTIVE = (1 << 0), | ||
306 | +}; | ||
307 | + | ||
308 | +static void allwinner_h3_dramc_map_rows(AwH3DramCtlState *s, uint8_t row_bits, | ||
309 | + uint8_t bank_bits, uint16_t page_size) | ||
310 | +{ | 56 | +{ |
311 | + /* | 57 | + /* |
312 | + * This function simulates row addressing behavior when bootloader | 58 | + * FP operations handled elementwise 32 bits at a time. |
313 | + * software attempts to detect the amount of available SDRAM. In U-Boot | 59 | + * If reads_vd is true then the old value of Vd will be |
314 | + * the controller is configured with the widest row addressing available. | 60 | + * loaded before calling the callback function. This is |
315 | + * Then a pattern is written to RAM at an offset on the row boundary size. | 61 | + * used for multiply-accumulate type operations. |
316 | + * If the value read back equals the value read back from the | ||
317 | + * start of RAM, the bootloader knows the amount of row bits. | ||
318 | + * | ||
319 | + * This function inserts a mirrored memory region when the configured row | ||
320 | + * bits are not matching the actual emulated memory, to simulate the | ||
321 | + * same behavior on hardware as expected by the bootloader. | ||
322 | + */ | 62 | + */ |
323 | + uint8_t row_bits_actual = 0; | 63 | + TCGv_i32 tmp, tmp2; |
64 | + int pass; | ||
324 | + | 65 | + |
325 | + /* Calculate the actual row bits using the ram_size property */ | 66 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
326 | + for (uint8_t i = 8; i < 12; i++) { | 67 | + return false; |
327 | + if (1 << i == s->ram_size) { | ||
328 | + row_bits_actual = i + 3; | ||
329 | + break; | ||
330 | + } | ||
331 | + } | 68 | + } |
332 | + | 69 | + |
333 | + if (s->ram_size == (1 << (row_bits - 3))) { | 70 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
334 | + /* When row bits is the expected value, remove the mirror */ | 71 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
335 | + memory_region_set_enabled(&s->row_mirror_alias, false); | 72 | + ((a->vd | a->vn | a->vm) & 0x10)) { |
336 | + trace_allwinner_h3_dramc_rowmirror_disable(); | 73 | + return false; |
74 | + } | ||
337 | + | 75 | + |
338 | + } else if (row_bits_actual) { | 76 | + if ((a->vn | a->vm | a->vd) & a->q) { |
339 | + /* Row bits not matching ram_size, install the rows mirror */ | 77 | + return false; |
340 | + hwaddr row_mirror = s->ram_addr + ((1 << (row_bits_actual + | 78 | + } |
341 | + bank_bits)) * page_size); | ||
342 | + | 79 | + |
343 | + memory_region_set_enabled(&s->row_mirror_alias, true); | 80 | + if (!vfp_access_check(s)) { |
344 | + memory_region_set_address(&s->row_mirror_alias, row_mirror); | 81 | + return true; |
82 | + } | ||
345 | + | 83 | + |
346 | + trace_allwinner_h3_dramc_rowmirror_enable(row_mirror); | 84 | + TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
85 | + for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
86 | + tmp = neon_load_reg(a->vn, pass); | ||
87 | + tmp2 = neon_load_reg(a->vm, pass); | ||
88 | + if (reads_vd) { | ||
89 | + TCGv_i32 tmp_rd = neon_load_reg(a->vd, pass); | ||
90 | + fn(tmp_rd, tmp, tmp2, fpstatus); | ||
91 | + neon_store_reg(a->vd, pass, tmp_rd); | ||
92 | + tcg_temp_free_i32(tmp); | ||
93 | + } else { | ||
94 | + fn(tmp, tmp, tmp2, fpstatus); | ||
95 | + neon_store_reg(a->vd, pass, tmp); | ||
96 | + } | ||
97 | + tcg_temp_free_i32(tmp2); | ||
347 | + } | 98 | + } |
99 | + tcg_temp_free_ptr(fpstatus); | ||
100 | + return true; | ||
348 | +} | 101 | +} |
349 | + | 102 | + |
350 | +static uint64_t allwinner_h3_dramcom_read(void *opaque, hwaddr offset, | 103 | /* |
351 | + unsigned size) | 104 | * For all the functions using this macro, size == 1 means fp16, |
352 | +{ | 105 | * which is an architecture extension we don't implement yet. |
353 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | 106 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_VQDMULH(VQRDMULH, qrdmulh) |
354 | + const uint32_t idx = REG_INDEX(offset); | 107 | DO_3S_FP_GVEC(VADD, gen_helper_gvec_fadd_s) |
108 | DO_3S_FP_GVEC(VSUB, gen_helper_gvec_fsub_s) | ||
109 | DO_3S_FP_GVEC(VABD, gen_helper_gvec_fabd_s) | ||
110 | +DO_3S_FP_GVEC(VMUL, gen_helper_gvec_fmul_s) | ||
355 | + | 111 | + |
356 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { | 112 | +/* |
357 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | 113 | + * For all the functions using this macro, size == 1 means fp16, |
358 | + __func__, (uint32_t)offset); | 114 | + * which is an architecture extension we don't implement yet. |
359 | + return 0; | 115 | + */ |
116 | +#define DO_3S_FP(INSN,FUNC,READS_VD) \ | ||
117 | + static bool trans_##INSN##_fp_3s(DisasContext *s, arg_3same *a) \ | ||
118 | + { \ | ||
119 | + if (a->size != 0) { \ | ||
120 | + /* TODO fp16 support */ \ | ||
121 | + return false; \ | ||
122 | + } \ | ||
123 | + return do_3same_fp(s, a, FUNC, READS_VD); \ | ||
360 | + } | 124 | + } |
361 | + | 125 | + |
362 | + trace_allwinner_h3_dramcom_read(offset, s->dramcom[idx], size); | 126 | +static void gen_VMLA_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, |
363 | + | 127 | + TCGv_ptr fpstatus) |
364 | + return s->dramcom[idx]; | 128 | +{ |
129 | + gen_helper_vfp_muls(vn, vn, vm, fpstatus); | ||
130 | + gen_helper_vfp_adds(vd, vd, vn, fpstatus); | ||
365 | +} | 131 | +} |
366 | + | 132 | + |
367 | +static void allwinner_h3_dramcom_write(void *opaque, hwaddr offset, | 133 | +static void gen_VMLS_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, |
368 | + uint64_t val, unsigned size) | 134 | + TCGv_ptr fpstatus) |
369 | +{ | 135 | +{ |
370 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | 136 | + gen_helper_vfp_muls(vn, vn, vm, fpstatus); |
371 | + const uint32_t idx = REG_INDEX(offset); | 137 | + gen_helper_vfp_subs(vd, vd, vn, fpstatus); |
372 | + | ||
373 | + trace_allwinner_h3_dramcom_write(offset, val, size); | ||
374 | + | ||
375 | + if (idx >= AW_H3_DRAMCOM_REGS_NUM) { | ||
376 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
377 | + __func__, (uint32_t)offset); | ||
378 | + return; | ||
379 | + } | ||
380 | + | ||
381 | + switch (offset) { | ||
382 | + case REG_DRAMCOM_CR: /* Control Register */ | ||
383 | + allwinner_h3_dramc_map_rows(s, ((val >> 4) & 0xf) + 1, | ||
384 | + ((val >> 2) & 0x1) + 2, | ||
385 | + 1 << (((val >> 8) & 0xf) + 3)); | ||
386 | + break; | ||
387 | + default: | ||
388 | + break; | ||
389 | + }; | ||
390 | + | ||
391 | + s->dramcom[idx] = (uint32_t) val; | ||
392 | +} | 138 | +} |
393 | + | 139 | + |
394 | +static uint64_t allwinner_h3_dramctl_read(void *opaque, hwaddr offset, | 140 | +DO_3S_FP(VMLA, gen_VMLA_fp_3s, true) |
395 | + unsigned size) | 141 | +DO_3S_FP(VMLS, gen_VMLS_fp_3s, true) |
396 | +{ | 142 | |
397 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | 143 | static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) |
398 | + const uint32_t idx = REG_INDEX(offset); | 144 | { |
399 | + | 145 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
400 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { | ||
401 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
402 | + __func__, (uint32_t)offset); | ||
403 | + return 0; | ||
404 | + } | ||
405 | + | ||
406 | + trace_allwinner_h3_dramctl_read(offset, s->dramctl[idx], size); | ||
407 | + | ||
408 | + return s->dramctl[idx]; | ||
409 | +} | ||
410 | + | ||
411 | +static void allwinner_h3_dramctl_write(void *opaque, hwaddr offset, | ||
412 | + uint64_t val, unsigned size) | ||
413 | +{ | ||
414 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
415 | + const uint32_t idx = REG_INDEX(offset); | ||
416 | + | ||
417 | + trace_allwinner_h3_dramctl_write(offset, val, size); | ||
418 | + | ||
419 | + if (idx >= AW_H3_DRAMCTL_REGS_NUM) { | ||
420 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
421 | + __func__, (uint32_t)offset); | ||
422 | + return; | ||
423 | + } | ||
424 | + | ||
425 | + switch (offset) { | ||
426 | + case REG_DRAMCTL_PIR: /* PHY Initialization Register */ | ||
427 | + s->dramctl[REG_INDEX(REG_DRAMCTL_PGSR)] |= REG_DRAMCTL_PGSR_INITDONE; | ||
428 | + s->dramctl[REG_INDEX(REG_DRAMCTL_STATR)] |= REG_DRAMCTL_STATR_ACTIVE; | ||
429 | + break; | ||
430 | + default: | ||
431 | + break; | ||
432 | + } | ||
433 | + | ||
434 | + s->dramctl[idx] = (uint32_t) val; | ||
435 | +} | ||
436 | + | ||
437 | +static uint64_t allwinner_h3_dramphy_read(void *opaque, hwaddr offset, | ||
438 | + unsigned size) | ||
439 | +{ | ||
440 | + const AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
441 | + const uint32_t idx = REG_INDEX(offset); | ||
442 | + | ||
443 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { | ||
444 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
445 | + __func__, (uint32_t)offset); | ||
446 | + return 0; | ||
447 | + } | ||
448 | + | ||
449 | + trace_allwinner_h3_dramphy_read(offset, s->dramphy[idx], size); | ||
450 | + | ||
451 | + return s->dramphy[idx]; | ||
452 | +} | ||
453 | + | ||
454 | +static void allwinner_h3_dramphy_write(void *opaque, hwaddr offset, | ||
455 | + uint64_t val, unsigned size) | ||
456 | +{ | ||
457 | + AwH3DramCtlState *s = AW_H3_DRAMC(opaque); | ||
458 | + const uint32_t idx = REG_INDEX(offset); | ||
459 | + | ||
460 | + trace_allwinner_h3_dramphy_write(offset, val, size); | ||
461 | + | ||
462 | + if (idx >= AW_H3_DRAMPHY_REGS_NUM) { | ||
463 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
464 | + __func__, (uint32_t)offset); | ||
465 | + return; | ||
466 | + } | ||
467 | + | ||
468 | + s->dramphy[idx] = (uint32_t) val; | ||
469 | +} | ||
470 | + | ||
471 | +static const MemoryRegionOps allwinner_h3_dramcom_ops = { | ||
472 | + .read = allwinner_h3_dramcom_read, | ||
473 | + .write = allwinner_h3_dramcom_write, | ||
474 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
475 | + .valid = { | ||
476 | + .min_access_size = 4, | ||
477 | + .max_access_size = 4, | ||
478 | + }, | ||
479 | + .impl.min_access_size = 4, | ||
480 | +}; | ||
481 | + | ||
482 | +static const MemoryRegionOps allwinner_h3_dramctl_ops = { | ||
483 | + .read = allwinner_h3_dramctl_read, | ||
484 | + .write = allwinner_h3_dramctl_write, | ||
485 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
486 | + .valid = { | ||
487 | + .min_access_size = 4, | ||
488 | + .max_access_size = 4, | ||
489 | + }, | ||
490 | + .impl.min_access_size = 4, | ||
491 | +}; | ||
492 | + | ||
493 | +static const MemoryRegionOps allwinner_h3_dramphy_ops = { | ||
494 | + .read = allwinner_h3_dramphy_read, | ||
495 | + .write = allwinner_h3_dramphy_write, | ||
496 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
497 | + .valid = { | ||
498 | + .min_access_size = 4, | ||
499 | + .max_access_size = 4, | ||
500 | + }, | ||
501 | + .impl.min_access_size = 4, | ||
502 | +}; | ||
503 | + | ||
504 | +static void allwinner_h3_dramc_reset(DeviceState *dev) | ||
505 | +{ | ||
506 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); | ||
507 | + | ||
508 | + /* Set default values for registers */ | ||
509 | + memset(&s->dramcom, 0, sizeof(s->dramcom)); | ||
510 | + memset(&s->dramctl, 0, sizeof(s->dramctl)); | ||
511 | + memset(&s->dramphy, 0, sizeof(s->dramphy)); | ||
512 | +} | ||
513 | + | ||
514 | +static void allwinner_h3_dramc_realize(DeviceState *dev, Error **errp) | ||
515 | +{ | ||
516 | + AwH3DramCtlState *s = AW_H3_DRAMC(dev); | ||
517 | + | ||
518 | + /* Only power of 2 RAM sizes from 256MiB up to 2048MiB are supported */ | ||
519 | + for (uint8_t i = 8; i < 13; i++) { | ||
520 | + if (1 << i == s->ram_size) { | ||
521 | + break; | ||
522 | + } else if (i == 12) { | ||
523 | + error_report("%s: ram-size %u MiB is not supported", | ||
524 | + __func__, s->ram_size); | ||
525 | + exit(1); | ||
526 | + } | ||
527 | + } | ||
528 | + | ||
529 | + /* Setup row mirror mappings */ | ||
530 | + memory_region_init_ram(&s->row_mirror, OBJECT(s), | ||
531 | + "allwinner-h3-dramc.row-mirror", | ||
532 | + 4 * KiB, &error_abort); | ||
533 | + memory_region_add_subregion_overlap(get_system_memory(), s->ram_addr, | ||
534 | + &s->row_mirror, 10); | ||
535 | + | ||
536 | + memory_region_init_alias(&s->row_mirror_alias, OBJECT(s), | ||
537 | + "allwinner-h3-dramc.row-mirror-alias", | ||
538 | + &s->row_mirror, 0, 4 * KiB); | ||
539 | + memory_region_add_subregion_overlap(get_system_memory(), | ||
540 | + s->ram_addr + 1 * MiB, | ||
541 | + &s->row_mirror_alias, 10); | ||
542 | + memory_region_set_enabled(&s->row_mirror_alias, false); | ||
543 | +} | ||
544 | + | ||
545 | +static void allwinner_h3_dramc_init(Object *obj) | ||
546 | +{ | ||
547 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
548 | + AwH3DramCtlState *s = AW_H3_DRAMC(obj); | ||
549 | + | ||
550 | + /* DRAMCOM registers */ | ||
551 | + memory_region_init_io(&s->dramcom_iomem, OBJECT(s), | ||
552 | + &allwinner_h3_dramcom_ops, s, | ||
553 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
554 | + sysbus_init_mmio(sbd, &s->dramcom_iomem); | ||
555 | + | ||
556 | + /* DRAMCTL registers */ | ||
557 | + memory_region_init_io(&s->dramctl_iomem, OBJECT(s), | ||
558 | + &allwinner_h3_dramctl_ops, s, | ||
559 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
560 | + sysbus_init_mmio(sbd, &s->dramctl_iomem); | ||
561 | + | ||
562 | + /* DRAMPHY registers */ | ||
563 | + memory_region_init_io(&s->dramphy_iomem, OBJECT(s), | ||
564 | + &allwinner_h3_dramphy_ops, s, | ||
565 | + TYPE_AW_H3_DRAMC, 4 * KiB); | ||
566 | + sysbus_init_mmio(sbd, &s->dramphy_iomem); | ||
567 | +} | ||
568 | + | ||
569 | +static Property allwinner_h3_dramc_properties[] = { | ||
570 | + DEFINE_PROP_UINT64("ram-addr", AwH3DramCtlState, ram_addr, 0x0), | ||
571 | + DEFINE_PROP_UINT32("ram-size", AwH3DramCtlState, ram_size, 256 * MiB), | ||
572 | + DEFINE_PROP_END_OF_LIST() | ||
573 | +}; | ||
574 | + | ||
575 | +static const VMStateDescription allwinner_h3_dramc_vmstate = { | ||
576 | + .name = "allwinner-h3-dramc", | ||
577 | + .version_id = 1, | ||
578 | + .minimum_version_id = 1, | ||
579 | + .fields = (VMStateField[]) { | ||
580 | + VMSTATE_UINT32_ARRAY(dramcom, AwH3DramCtlState, AW_H3_DRAMCOM_REGS_NUM), | ||
581 | + VMSTATE_UINT32_ARRAY(dramctl, AwH3DramCtlState, AW_H3_DRAMCTL_REGS_NUM), | ||
582 | + VMSTATE_UINT32_ARRAY(dramphy, AwH3DramCtlState, AW_H3_DRAMPHY_REGS_NUM), | ||
583 | + VMSTATE_END_OF_LIST() | ||
584 | + } | ||
585 | +}; | ||
586 | + | ||
587 | +static void allwinner_h3_dramc_class_init(ObjectClass *klass, void *data) | ||
588 | +{ | ||
589 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
590 | + | ||
591 | + dc->reset = allwinner_h3_dramc_reset; | ||
592 | + dc->vmsd = &allwinner_h3_dramc_vmstate; | ||
593 | + dc->realize = allwinner_h3_dramc_realize; | ||
594 | + device_class_set_props(dc, allwinner_h3_dramc_properties); | ||
595 | +} | ||
596 | + | ||
597 | +static const TypeInfo allwinner_h3_dramc_info = { | ||
598 | + .name = TYPE_AW_H3_DRAMC, | ||
599 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
600 | + .instance_init = allwinner_h3_dramc_init, | ||
601 | + .instance_size = sizeof(AwH3DramCtlState), | ||
602 | + .class_init = allwinner_h3_dramc_class_init, | ||
603 | +}; | ||
604 | + | ||
605 | +static void allwinner_h3_dramc_register(void) | ||
606 | +{ | ||
607 | + type_register_static(&allwinner_h3_dramc_info); | ||
608 | +} | ||
609 | + | ||
610 | +type_init(allwinner_h3_dramc_register) | ||
611 | diff --git a/hw/misc/trace-events b/hw/misc/trace-events | ||
612 | index XXXXXXX..XXXXXXX 100644 | 146 | index XXXXXXX..XXXXXXX 100644 |
613 | --- a/hw/misc/trace-events | 147 | --- a/target/arm/translate.c |
614 | +++ b/hw/misc/trace-events | 148 | +++ b/target/arm/translate.c |
615 | @@ -XXX,XX +XXX,XX @@ allwinner_cpucfg_cpu_reset(uint8_t cpu_id, uint32_t reset_addr) "id %u, reset_ad | 149 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
616 | allwinner_cpucfg_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 150 | case NEON_3R_VPADD_VQRDMLAH: |
617 | allwinner_cpucfg_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 151 | case NEON_3R_VQDMULH_VQRDMULH: |
618 | 152 | case NEON_3R_FLOAT_ARITH: | |
619 | +# allwinner-h3-dramc.c | 153 | + case NEON_3R_FLOAT_MULTIPLY: |
620 | +allwinner_h3_dramc_rowmirror_disable(void) "Disable row mirror" | 154 | /* Already handled by decodetree */ |
621 | +allwinner_h3_dramc_rowmirror_enable(uint64_t addr) "Enable row mirror: addr 0x%" PRIx64 | 155 | return 1; |
622 | +allwinner_h3_dramcom_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 156 | } |
623 | +allwinner_h3_dramcom_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 157 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
624 | +allwinner_h3_dramctl_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 158 | tmp = neon_load_reg(rn, pass); |
625 | +allwinner_h3_dramctl_write(uint64_t offset, uint64_t data, unsigned size) "Write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 159 | tmp2 = neon_load_reg(rm, pass); |
626 | +allwinner_h3_dramphy_read(uint64_t offset, uint64_t data, unsigned size) "Read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 160 | switch (op) { |
627 | +allwinner_h3_dramphy_write(uint64_t offset, uint64_t data, unsigned size) "write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 161 | - case NEON_3R_FLOAT_MULTIPLY: |
628 | + | 162 | - { |
629 | # allwinner-sid.c | 163 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); |
630 | allwinner_sid_read(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 164 | - gen_helper_vfp_muls(tmp, tmp, tmp2, fpstatus); |
631 | allwinner_sid_write(uint64_t offset, uint64_t data, unsigned size) "offset 0x%" PRIx64 " data 0x%" PRIx64 " size %" PRIu32 | 165 | - if (!u) { |
166 | - tcg_temp_free_i32(tmp2); | ||
167 | - tmp2 = neon_load_reg(rd, pass); | ||
168 | - if (size == 0) { | ||
169 | - gen_helper_vfp_adds(tmp, tmp, tmp2, fpstatus); | ||
170 | - } else { | ||
171 | - gen_helper_vfp_subs(tmp, tmp2, tmp, fpstatus); | ||
172 | - } | ||
173 | - } | ||
174 | - tcg_temp_free_ptr(fpstatus); | ||
175 | - break; | ||
176 | - } | ||
177 | case NEON_3R_FLOAT_CMP: | ||
178 | { | ||
179 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
632 | -- | 180 | -- |
633 | 2.20.1 | 181 | 2.20.1 |
634 | 182 | ||
635 | 183 | diff view generated by jsdifflib |
1 | Fix a couple of comment typos. | 1 | Convert the Neon integer 3-reg-same compare insns VCGE, VCGT, |
---|---|---|---|
2 | VCEQ, VACGE and VACGT to decodetree. | ||
2 | 3 | ||
3 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | Message-id: 20200303174950.3298-5-peter.maydell@linaro.org | 6 | Message-id: 20200512163904.10918-15-peter.maydell@linaro.org |
6 | --- | 7 | --- |
7 | target/arm/helper.c | 2 +- | 8 | target/arm/neon-dp.decode | 5 +++++ |
8 | target/arm/translate.c | 2 +- | 9 | target/arm/translate-neon.inc.c | 6 +++++ |
9 | 2 files changed, 2 insertions(+), 2 deletions(-) | 10 | target/arm/translate.c | 39 ++------------------------------- |
11 | 3 files changed, 13 insertions(+), 37 deletions(-) | ||
10 | 12 | ||
11 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
12 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
13 | --- a/target/arm/helper.c | 15 | --- a/target/arm/neon-dp.decode |
14 | +++ b/target/arm/helper.c | 16 | +++ b/target/arm/neon-dp.decode |
15 | @@ -XXX,XX +XXX,XX @@ void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el) | 17 | @@ -XXX,XX +XXX,XX @@ VABD_fp_3s 1111 001 1 0 . 1 . .... .... 1101 ... 0 .... @3same_fp |
16 | 18 | VMLA_fp_3s 1111 001 0 0 . 0 . .... .... 1101 ... 1 .... @3same_fp | |
17 | /* | 19 | VMLS_fp_3s 1111 001 0 0 . 1 . .... .... 1101 ... 1 .... @3same_fp |
18 | * If we have triggered a EL state change we can't rely on the | 20 | VMUL_fp_3s 1111 001 1 0 . 0 . .... .... 1101 ... 1 .... @3same_fp |
19 | - * translator having passed it too us, we need to recompute. | 21 | +VCEQ_fp_3s 1111 001 0 0 . 0 . .... .... 1110 ... 0 .... @3same_fp |
20 | + * translator having passed it to us, we need to recompute. | 22 | +VCGE_fp_3s 1111 001 1 0 . 0 . .... .... 1110 ... 0 .... @3same_fp |
21 | */ | 23 | +VACGE_fp_3s 1111 001 1 0 . 0 . .... .... 1110 ... 1 .... @3same_fp |
22 | void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env) | 24 | +VCGT_fp_3s 1111 001 1 0 . 1 . .... .... 1110 ... 0 .... @3same_fp |
25 | +VACGT_fp_3s 1111 001 1 0 . 1 . .... .... 1110 ... 1 .... @3same_fp | ||
26 | VPMAX_fp_3s 1111 001 1 0 . 0 . .... .... 1111 ... 0 .... @3same_fp_q0 | ||
27 | VPMIN_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 0 .... @3same_fp_q0 | ||
28 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate-neon.inc.c | ||
31 | +++ b/target/arm/translate-neon.inc.c | ||
32 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP_GVEC(VMUL, gen_helper_gvec_fmul_s) | ||
33 | return do_3same_fp(s, a, FUNC, READS_VD); \ | ||
34 | } | ||
35 | |||
36 | +DO_3S_FP(VCEQ, gen_helper_neon_ceq_f32, false) | ||
37 | +DO_3S_FP(VCGE, gen_helper_neon_cge_f32, false) | ||
38 | +DO_3S_FP(VCGT, gen_helper_neon_cgt_f32, false) | ||
39 | +DO_3S_FP(VACGE, gen_helper_neon_acge_f32, false) | ||
40 | +DO_3S_FP(VACGT, gen_helper_neon_acgt_f32, false) | ||
41 | + | ||
42 | static void gen_VMLA_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, | ||
43 | TCGv_ptr fpstatus) | ||
23 | { | 44 | { |
24 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 45 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
25 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/target/arm/translate.c | 47 | --- a/target/arm/translate.c |
27 | +++ b/target/arm/translate.c | 48 | +++ b/target/arm/translate.c |
28 | @@ -XXX,XX +XXX,XX @@ static int disas_coproc_insn(DisasContext *s, uint32_t insn) | 49 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
29 | 50 | case NEON_3R_VQDMULH_VQRDMULH: | |
30 | if (!isread && !(ri->type & ARM_CP_SUPPRESS_TB_END)) { | 51 | case NEON_3R_FLOAT_ARITH: |
31 | /* | 52 | case NEON_3R_FLOAT_MULTIPLY: |
32 | - * A write to any coprocessor regiser that ends a TB | 53 | + case NEON_3R_FLOAT_CMP: |
33 | + * A write to any coprocessor register that ends a TB | 54 | + case NEON_3R_FLOAT_ACMP: |
34 | * must rebuild the hflags for the next TB. | 55 | /* Already handled by decodetree */ |
35 | */ | 56 | return 1; |
36 | TCGv_i32 tcg_el = tcg_const_i32(s->current_el); | 57 | } |
58 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
59 | return 1; /* VPMIN/VPMAX handled by decodetree */ | ||
60 | } | ||
61 | break; | ||
62 | - case NEON_3R_FLOAT_CMP: | ||
63 | - if (!u && size) { | ||
64 | - /* no encoding for U=0 C=1x */ | ||
65 | - return 1; | ||
66 | - } | ||
67 | - break; | ||
68 | - case NEON_3R_FLOAT_ACMP: | ||
69 | - if (!u) { | ||
70 | - return 1; | ||
71 | - } | ||
72 | - break; | ||
73 | case NEON_3R_FLOAT_MISC: | ||
74 | /* VMAXNM/VMINNM in ARMv8 */ | ||
75 | if (u && !arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
76 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
77 | tmp = neon_load_reg(rn, pass); | ||
78 | tmp2 = neon_load_reg(rm, pass); | ||
79 | switch (op) { | ||
80 | - case NEON_3R_FLOAT_CMP: | ||
81 | - { | ||
82 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
83 | - if (!u) { | ||
84 | - gen_helper_neon_ceq_f32(tmp, tmp, tmp2, fpstatus); | ||
85 | - } else { | ||
86 | - if (size == 0) { | ||
87 | - gen_helper_neon_cge_f32(tmp, tmp, tmp2, fpstatus); | ||
88 | - } else { | ||
89 | - gen_helper_neon_cgt_f32(tmp, tmp, tmp2, fpstatus); | ||
90 | - } | ||
91 | - } | ||
92 | - tcg_temp_free_ptr(fpstatus); | ||
93 | - break; | ||
94 | - } | ||
95 | - case NEON_3R_FLOAT_ACMP: | ||
96 | - { | ||
97 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
98 | - if (size == 0) { | ||
99 | - gen_helper_neon_acge_f32(tmp, tmp, tmp2, fpstatus); | ||
100 | - } else { | ||
101 | - gen_helper_neon_acgt_f32(tmp, tmp, tmp2, fpstatus); | ||
102 | - } | ||
103 | - tcg_temp_free_ptr(fpstatus); | ||
104 | - break; | ||
105 | - } | ||
106 | case NEON_3R_FLOAT_MINMAX: | ||
107 | { | ||
108 | TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
37 | -- | 109 | -- |
38 | 2.20.1 | 110 | 2.20.1 |
39 | 111 | ||
40 | 112 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The usual location for the env argument in the argument list of a TCG helper | ||
2 | is immediately after the return-value argument. recps_f32 and rsqrts_f32 | ||
3 | differ in that they put it at the end. | ||
1 | 4 | ||
5 | Move the env argument to its usual place; this will allow us to | ||
6 | more easily use these helper functions with the gvec APIs. | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200512163904.10918-16-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/helper.h | 4 ++-- | ||
13 | target/arm/translate.c | 4 ++-- | ||
14 | target/arm/vfp_helper.c | 4 ++-- | ||
15 | 3 files changed, 6 insertions(+), 6 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper.h | ||
20 | +++ b/target/arm/helper.h | ||
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(vfp_fcvt_f64_to_f16, TCG_CALL_NO_RWG, f16, f64, ptr, i32) | ||
22 | DEF_HELPER_4(vfp_muladdd, f64, f64, f64, f64, ptr) | ||
23 | DEF_HELPER_4(vfp_muladds, f32, f32, f32, f32, ptr) | ||
24 | |||
25 | -DEF_HELPER_3(recps_f32, f32, f32, f32, env) | ||
26 | -DEF_HELPER_3(rsqrts_f32, f32, f32, f32, env) | ||
27 | +DEF_HELPER_3(recps_f32, f32, env, f32, f32) | ||
28 | +DEF_HELPER_3(rsqrts_f32, f32, env, f32, f32) | ||
29 | DEF_HELPER_FLAGS_2(recpe_f16, TCG_CALL_NO_RWG, f16, f16, ptr) | ||
30 | DEF_HELPER_FLAGS_2(recpe_f32, TCG_CALL_NO_RWG, f32, f32, ptr) | ||
31 | DEF_HELPER_FLAGS_2(recpe_f64, TCG_CALL_NO_RWG, f64, f64, ptr) | ||
32 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/translate.c | ||
35 | +++ b/target/arm/translate.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
37 | tcg_temp_free_ptr(fpstatus); | ||
38 | } else { | ||
39 | if (size == 0) { | ||
40 | - gen_helper_recps_f32(tmp, tmp, tmp2, cpu_env); | ||
41 | + gen_helper_recps_f32(tmp, cpu_env, tmp, tmp2); | ||
42 | } else { | ||
43 | - gen_helper_rsqrts_f32(tmp, tmp, tmp2, cpu_env); | ||
44 | + gen_helper_rsqrts_f32(tmp, cpu_env, tmp, tmp2); | ||
45 | } | ||
46 | } | ||
47 | break; | ||
48 | diff --git a/target/arm/vfp_helper.c b/target/arm/vfp_helper.c | ||
49 | index XXXXXXX..XXXXXXX 100644 | ||
50 | --- a/target/arm/vfp_helper.c | ||
51 | +++ b/target/arm/vfp_helper.c | ||
52 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(vfp_fcvt_f64_to_f16)(float64 a, void *fpstp, uint32_t ahp_mode) | ||
53 | #define float32_three make_float32(0x40400000) | ||
54 | #define float32_one_point_five make_float32(0x3fc00000) | ||
55 | |||
56 | -float32 HELPER(recps_f32)(float32 a, float32 b, CPUARMState *env) | ||
57 | +float32 HELPER(recps_f32)(CPUARMState *env, float32 a, float32 b) | ||
58 | { | ||
59 | float_status *s = &env->vfp.standard_fp_status; | ||
60 | if ((float32_is_infinity(a) && float32_is_zero_or_denormal(b)) || | ||
61 | @@ -XXX,XX +XXX,XX @@ float32 HELPER(recps_f32)(float32 a, float32 b, CPUARMState *env) | ||
62 | return float32_sub(float32_two, float32_mul(a, b, s), s); | ||
63 | } | ||
64 | |||
65 | -float32 HELPER(rsqrts_f32)(float32 a, float32 b, CPUARMState *env) | ||
66 | +float32 HELPER(rsqrts_f32)(CPUARMState *env, float32 a, float32 b) | ||
67 | { | ||
68 | float_status *s = &env->vfp.standard_fp_status; | ||
69 | float32 product; | ||
70 | -- | ||
71 | 2.20.1 | ||
72 | |||
73 | diff view generated by jsdifflib |
1 | From: Niek Linnenbank <nieklinnenbank@gmail.com> | 1 | Convert the Neon fp VMAX/VMIN/VMAXNM/VMINNM/VRECPS/VRSQRTS 3-reg-same |
---|---|---|---|
2 | insns to decodetree. (These are all the remaining non-accumulation | ||
3 | instructions in this group.) | ||
2 | 4 | ||
3 | The Allwinner H3 System on Chip has an System Control | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | module that provides system wide generic controls and | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | device information. This commit adds support for the | 7 | Message-id: 20200512163904.10918-17-peter.maydell@linaro.org |
6 | Allwinner H3 System Control module. | 8 | --- |
9 | target/arm/neon-dp.decode | 6 +++ | ||
10 | target/arm/translate-neon.inc.c | 70 +++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate.c | 42 +------------------- | ||
12 | 3 files changed, 78 insertions(+), 40 deletions(-) | ||
7 | 13 | ||
8 | Signed-off-by: Niek Linnenbank <nieklinnenbank@gmail.com> | 14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
9 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> | ||
12 | Message-id: 20200311221854.30370-6-nieklinnenbank@gmail.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | hw/misc/Makefile.objs | 1 + | ||
16 | include/hw/arm/allwinner-h3.h | 3 + | ||
17 | include/hw/misc/allwinner-h3-sysctrl.h | 67 ++++++++++++ | ||
18 | hw/arm/allwinner-h3.c | 9 +- | ||
19 | hw/misc/allwinner-h3-sysctrl.c | 140 +++++++++++++++++++++++++ | ||
20 | 5 files changed, 219 insertions(+), 1 deletion(-) | ||
21 | create mode 100644 include/hw/misc/allwinner-h3-sysctrl.h | ||
22 | create mode 100644 hw/misc/allwinner-h3-sysctrl.c | ||
23 | |||
24 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs | ||
25 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/misc/Makefile.objs | 16 | --- a/target/arm/neon-dp.decode |
27 | +++ b/hw/misc/Makefile.objs | 17 | +++ b/target/arm/neon-dp.decode |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_MACIO) += macio/ | 18 | @@ -XXX,XX +XXX,XX @@ VCGE_fp_3s 1111 001 1 0 . 0 . .... .... 1110 ... 0 .... @3same_fp |
29 | common-obj-$(CONFIG_IVSHMEM_DEVICE) += ivshmem.o | 19 | VACGE_fp_3s 1111 001 1 0 . 0 . .... .... 1110 ... 1 .... @3same_fp |
30 | 20 | VCGT_fp_3s 1111 001 1 0 . 1 . .... .... 1110 ... 0 .... @3same_fp | |
31 | common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-ccu.o | 21 | VACGT_fp_3s 1111 001 1 0 . 1 . .... .... 1110 ... 1 .... @3same_fp |
32 | +common-obj-$(CONFIG_ALLWINNER_H3) += allwinner-h3-sysctrl.o | 22 | +VMAX_fp_3s 1111 001 0 0 . 0 . .... .... 1111 ... 0 .... @3same_fp |
33 | common-obj-$(CONFIG_REALVIEW) += arm_sysctl.o | 23 | +VMIN_fp_3s 1111 001 0 0 . 1 . .... .... 1111 ... 0 .... @3same_fp |
34 | common-obj-$(CONFIG_NSERIES) += cbus.o | 24 | VPMAX_fp_3s 1111 001 1 0 . 0 . .... .... 1111 ... 0 .... @3same_fp_q0 |
35 | common-obj-$(CONFIG_ECCMEMCTL) += eccmemctl.o | 25 | VPMIN_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 0 .... @3same_fp_q0 |
36 | diff --git a/include/hw/arm/allwinner-h3.h b/include/hw/arm/allwinner-h3.h | 26 | +VRECPS_fp_3s 1111 001 0 0 . 0 . .... .... 1111 ... 1 .... @3same_fp |
27 | +VRSQRTS_fp_3s 1111 001 0 0 . 1 . .... .... 1111 ... 1 .... @3same_fp | ||
28 | +VMAXNM_fp_3s 1111 001 1 0 . 0 . .... .... 1111 ... 1 .... @3same_fp | ||
29 | +VMINNM_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 1 .... @3same_fp | ||
30 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
37 | index XXXXXXX..XXXXXXX 100644 | 31 | index XXXXXXX..XXXXXXX 100644 |
38 | --- a/include/hw/arm/allwinner-h3.h | 32 | --- a/target/arm/translate-neon.inc.c |
39 | +++ b/include/hw/arm/allwinner-h3.h | 33 | +++ b/target/arm/translate-neon.inc.c |
40 | @@ -XXX,XX +XXX,XX @@ | 34 | @@ -XXX,XX +XXX,XX @@ DO_3S_FP(VCGE, gen_helper_neon_cge_f32, false) |
41 | #include "hw/timer/allwinner-a10-pit.h" | 35 | DO_3S_FP(VCGT, gen_helper_neon_cgt_f32, false) |
42 | #include "hw/intc/arm_gic.h" | 36 | DO_3S_FP(VACGE, gen_helper_neon_acge_f32, false) |
43 | #include "hw/misc/allwinner-h3-ccu.h" | 37 | DO_3S_FP(VACGT, gen_helper_neon_acgt_f32, false) |
44 | +#include "hw/misc/allwinner-h3-sysctrl.h" | 38 | +DO_3S_FP(VMAX, gen_helper_vfp_maxs, false) |
45 | #include "target/arm/cpu.h" | 39 | +DO_3S_FP(VMIN, gen_helper_vfp_mins, false) |
46 | 40 | ||
47 | /** | 41 | static void gen_VMLA_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, |
48 | @@ -XXX,XX +XXX,XX @@ enum { | 42 | TCGv_ptr fpstatus) |
49 | AW_H3_SRAM_A1, | 43 | @@ -XXX,XX +XXX,XX @@ static void gen_VMLS_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, |
50 | AW_H3_SRAM_A2, | 44 | DO_3S_FP(VMLA, gen_VMLA_fp_3s, true) |
51 | AW_H3_SRAM_C, | 45 | DO_3S_FP(VMLS, gen_VMLS_fp_3s, true) |
52 | + AW_H3_SYSCTRL, | 46 | |
53 | AW_H3_EHCI0, | 47 | +static bool trans_VMAXNM_fp_3s(DisasContext *s, arg_3same *a) |
54 | AW_H3_OHCI0, | ||
55 | AW_H3_EHCI1, | ||
56 | @@ -XXX,XX +XXX,XX @@ typedef struct AwH3State { | ||
57 | const hwaddr *memmap; | ||
58 | AwA10PITState timer; | ||
59 | AwH3ClockCtlState ccu; | ||
60 | + AwH3SysCtrlState sysctrl; | ||
61 | GICState gic; | ||
62 | MemoryRegion sram_a1; | ||
63 | MemoryRegion sram_a2; | ||
64 | diff --git a/include/hw/misc/allwinner-h3-sysctrl.h b/include/hw/misc/allwinner-h3-sysctrl.h | ||
65 | new file mode 100644 | ||
66 | index XXXXXXX..XXXXXXX | ||
67 | --- /dev/null | ||
68 | +++ b/include/hw/misc/allwinner-h3-sysctrl.h | ||
69 | @@ -XXX,XX +XXX,XX @@ | ||
70 | +/* | ||
71 | + * Allwinner H3 System Control emulation | ||
72 | + * | ||
73 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
74 | + * | ||
75 | + * This program is free software: you can redistribute it and/or modify | ||
76 | + * it under the terms of the GNU General Public License as published by | ||
77 | + * the Free Software Foundation, either version 2 of the License, or | ||
78 | + * (at your option) any later version. | ||
79 | + * | ||
80 | + * This program is distributed in the hope that it will be useful, | ||
81 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
82 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
83 | + * GNU General Public License for more details. | ||
84 | + * | ||
85 | + * You should have received a copy of the GNU General Public License | ||
86 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
87 | + */ | ||
88 | + | ||
89 | +#ifndef HW_MISC_ALLWINNER_H3_SYSCTRL_H | ||
90 | +#define HW_MISC_ALLWINNER_H3_SYSCTRL_H | ||
91 | + | ||
92 | +#include "qom/object.h" | ||
93 | +#include "hw/sysbus.h" | ||
94 | + | ||
95 | +/** | ||
96 | + * @name Constants | ||
97 | + * @{ | ||
98 | + */ | ||
99 | + | ||
100 | +/** Highest register address used by System Control device */ | ||
101 | +#define AW_H3_SYSCTRL_REGS_MAXADDR (0x30) | ||
102 | + | ||
103 | +/** Total number of known registers */ | ||
104 | +#define AW_H3_SYSCTRL_REGS_NUM ((AW_H3_SYSCTRL_REGS_MAXADDR / \ | ||
105 | + sizeof(uint32_t)) + 1) | ||
106 | + | ||
107 | +/** @} */ | ||
108 | + | ||
109 | +/** | ||
110 | + * @name Object model | ||
111 | + * @{ | ||
112 | + */ | ||
113 | + | ||
114 | +#define TYPE_AW_H3_SYSCTRL "allwinner-h3-sysctrl" | ||
115 | +#define AW_H3_SYSCTRL(obj) \ | ||
116 | + OBJECT_CHECK(AwH3SysCtrlState, (obj), TYPE_AW_H3_SYSCTRL) | ||
117 | + | ||
118 | +/** @} */ | ||
119 | + | ||
120 | +/** | ||
121 | + * Allwinner H3 System Control object instance state | ||
122 | + */ | ||
123 | +typedef struct AwH3SysCtrlState { | ||
124 | + /*< private >*/ | ||
125 | + SysBusDevice parent_obj; | ||
126 | + /*< public >*/ | ||
127 | + | ||
128 | + /** Maps I/O registers in physical memory */ | ||
129 | + MemoryRegion iomem; | ||
130 | + | ||
131 | + /** Array of hardware registers */ | ||
132 | + uint32_t regs[AW_H3_SYSCTRL_REGS_NUM]; | ||
133 | + | ||
134 | +} AwH3SysCtrlState; | ||
135 | + | ||
136 | +#endif /* HW_MISC_ALLWINNER_H3_SYSCTRL_H */ | ||
137 | diff --git a/hw/arm/allwinner-h3.c b/hw/arm/allwinner-h3.c | ||
138 | index XXXXXXX..XXXXXXX 100644 | ||
139 | --- a/hw/arm/allwinner-h3.c | ||
140 | +++ b/hw/arm/allwinner-h3.c | ||
141 | @@ -XXX,XX +XXX,XX @@ const hwaddr allwinner_h3_memmap[] = { | ||
142 | [AW_H3_SRAM_A1] = 0x00000000, | ||
143 | [AW_H3_SRAM_A2] = 0x00044000, | ||
144 | [AW_H3_SRAM_C] = 0x00010000, | ||
145 | + [AW_H3_SYSCTRL] = 0x01c00000, | ||
146 | [AW_H3_EHCI0] = 0x01c1a000, | ||
147 | [AW_H3_OHCI0] = 0x01c1a400, | ||
148 | [AW_H3_EHCI1] = 0x01c1b000, | ||
149 | @@ -XXX,XX +XXX,XX @@ struct AwH3Unimplemented { | ||
150 | } unimplemented[] = { | ||
151 | { "d-engine", 0x01000000, 4 * MiB }, | ||
152 | { "d-inter", 0x01400000, 128 * KiB }, | ||
153 | - { "syscon", 0x01c00000, 4 * KiB }, | ||
154 | { "dma", 0x01c02000, 4 * KiB }, | ||
155 | { "nfdc", 0x01c03000, 4 * KiB }, | ||
156 | { "ts", 0x01c06000, 4 * KiB }, | ||
157 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_init(Object *obj) | ||
158 | |||
159 | sysbus_init_child_obj(obj, "ccu", &s->ccu, sizeof(s->ccu), | ||
160 | TYPE_AW_H3_CCU); | ||
161 | + | ||
162 | + sysbus_init_child_obj(obj, "sysctrl", &s->sysctrl, sizeof(s->sysctrl), | ||
163 | + TYPE_AW_H3_SYSCTRL); | ||
164 | } | ||
165 | |||
166 | static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
167 | @@ -XXX,XX +XXX,XX @@ static void allwinner_h3_realize(DeviceState *dev, Error **errp) | ||
168 | qdev_init_nofail(DEVICE(&s->ccu)); | ||
169 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_H3_CCU]); | ||
170 | |||
171 | + /* System Control */ | ||
172 | + qdev_init_nofail(DEVICE(&s->sysctrl)); | ||
173 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctrl), 0, s->memmap[AW_H3_SYSCTRL]); | ||
174 | + | ||
175 | /* Universal Serial Bus */ | ||
176 | sysbus_create_simple(TYPE_AW_H3_EHCI, s->memmap[AW_H3_EHCI0], | ||
177 | qdev_get_gpio_in(DEVICE(&s->gic), | ||
178 | diff --git a/hw/misc/allwinner-h3-sysctrl.c b/hw/misc/allwinner-h3-sysctrl.c | ||
179 | new file mode 100644 | ||
180 | index XXXXXXX..XXXXXXX | ||
181 | --- /dev/null | ||
182 | +++ b/hw/misc/allwinner-h3-sysctrl.c | ||
183 | @@ -XXX,XX +XXX,XX @@ | ||
184 | +/* | ||
185 | + * Allwinner H3 System Control emulation | ||
186 | + * | ||
187 | + * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com> | ||
188 | + * | ||
189 | + * This program is free software: you can redistribute it and/or modify | ||
190 | + * it under the terms of the GNU General Public License as published by | ||
191 | + * the Free Software Foundation, either version 2 of the License, or | ||
192 | + * (at your option) any later version. | ||
193 | + * | ||
194 | + * This program is distributed in the hope that it will be useful, | ||
195 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
196 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
197 | + * GNU General Public License for more details. | ||
198 | + * | ||
199 | + * You should have received a copy of the GNU General Public License | ||
200 | + * along with this program. If not, see <http://www.gnu.org/licenses/>. | ||
201 | + */ | ||
202 | + | ||
203 | +#include "qemu/osdep.h" | ||
204 | +#include "qemu/units.h" | ||
205 | +#include "hw/sysbus.h" | ||
206 | +#include "migration/vmstate.h" | ||
207 | +#include "qemu/log.h" | ||
208 | +#include "qemu/module.h" | ||
209 | +#include "hw/misc/allwinner-h3-sysctrl.h" | ||
210 | + | ||
211 | +/* System Control register offsets */ | ||
212 | +enum { | ||
213 | + REG_VER = 0x24, /* Version */ | ||
214 | + REG_EMAC_PHY_CLK = 0x30, /* EMAC PHY Clock */ | ||
215 | +}; | ||
216 | + | ||
217 | +#define REG_INDEX(offset) (offset / sizeof(uint32_t)) | ||
218 | + | ||
219 | +/* System Control register reset values */ | ||
220 | +enum { | ||
221 | + REG_VER_RST = 0x0, | ||
222 | + REG_EMAC_PHY_CLK_RST = 0x58000, | ||
223 | +}; | ||
224 | + | ||
225 | +static uint64_t allwinner_h3_sysctrl_read(void *opaque, hwaddr offset, | ||
226 | + unsigned size) | ||
227 | +{ | 48 | +{ |
228 | + const AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); | 49 | + if (!arm_dc_feature(s, ARM_FEATURE_V8)) { |
229 | + const uint32_t idx = REG_INDEX(offset); | 50 | + return false; |
230 | + | ||
231 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { | ||
232 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
233 | + __func__, (uint32_t)offset); | ||
234 | + return 0; | ||
235 | + } | 51 | + } |
236 | + | 52 | + |
237 | + return s->regs[idx]; | 53 | + if (a->size != 0) { |
54 | + /* TODO fp16 support */ | ||
55 | + return false; | ||
56 | + } | ||
57 | + | ||
58 | + return do_3same_fp(s, a, gen_helper_vfp_maxnums, false); | ||
238 | +} | 59 | +} |
239 | + | 60 | + |
240 | +static void allwinner_h3_sysctrl_write(void *opaque, hwaddr offset, | 61 | +static bool trans_VMINNM_fp_3s(DisasContext *s, arg_3same *a) |
241 | + uint64_t val, unsigned size) | ||
242 | +{ | 62 | +{ |
243 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(opaque); | 63 | + if (!arm_dc_feature(s, ARM_FEATURE_V8)) { |
244 | + const uint32_t idx = REG_INDEX(offset); | 64 | + return false; |
245 | + | ||
246 | + if (idx >= AW_H3_SYSCTRL_REGS_NUM) { | ||
247 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n", | ||
248 | + __func__, (uint32_t)offset); | ||
249 | + return; | ||
250 | + } | 65 | + } |
251 | + | 66 | + |
252 | + switch (offset) { | 67 | + if (a->size != 0) { |
253 | + case REG_VER: /* Version */ | 68 | + /* TODO fp16 support */ |
254 | + break; | 69 | + return false; |
255 | + default: | ||
256 | + s->regs[idx] = (uint32_t) val; | ||
257 | + break; | ||
258 | + } | 70 | + } |
71 | + | ||
72 | + return do_3same_fp(s, a, gen_helper_vfp_minnums, false); | ||
259 | +} | 73 | +} |
260 | + | 74 | + |
261 | +static const MemoryRegionOps allwinner_h3_sysctrl_ops = { | 75 | +WRAP_ENV_FN(gen_VRECPS_tramp, gen_helper_recps_f32) |
262 | + .read = allwinner_h3_sysctrl_read, | ||
263 | + .write = allwinner_h3_sysctrl_write, | ||
264 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
265 | + .valid = { | ||
266 | + .min_access_size = 4, | ||
267 | + .max_access_size = 4, | ||
268 | + }, | ||
269 | + .impl.min_access_size = 4, | ||
270 | +}; | ||
271 | + | 76 | + |
272 | +static void allwinner_h3_sysctrl_reset(DeviceState *dev) | 77 | +static void gen_VRECPS_fp_3s(unsigned vece, uint32_t rd_ofs, |
78 | + uint32_t rn_ofs, uint32_t rm_ofs, | ||
79 | + uint32_t oprsz, uint32_t maxsz) | ||
273 | +{ | 80 | +{ |
274 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(dev); | 81 | + static const GVecGen3 ops = { .fni4 = gen_VRECPS_tramp }; |
275 | + | 82 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &ops); |
276 | + /* Set default values for registers */ | ||
277 | + s->regs[REG_INDEX(REG_VER)] = REG_VER_RST; | ||
278 | + s->regs[REG_INDEX(REG_EMAC_PHY_CLK)] = REG_EMAC_PHY_CLK_RST; | ||
279 | +} | 83 | +} |
280 | + | 84 | + |
281 | +static void allwinner_h3_sysctrl_init(Object *obj) | 85 | +static bool trans_VRECPS_fp_3s(DisasContext *s, arg_3same *a) |
282 | +{ | 86 | +{ |
283 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 87 | + if (a->size != 0) { |
284 | + AwH3SysCtrlState *s = AW_H3_SYSCTRL(obj); | 88 | + /* TODO fp16 support */ |
89 | + return false; | ||
90 | + } | ||
285 | + | 91 | + |
286 | + /* Memory mapping */ | 92 | + return do_3same(s, a, gen_VRECPS_fp_3s); |
287 | + memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_sysctrl_ops, s, | ||
288 | + TYPE_AW_H3_SYSCTRL, 4 * KiB); | ||
289 | + sysbus_init_mmio(sbd, &s->iomem); | ||
290 | +} | 93 | +} |
291 | + | 94 | + |
292 | +static const VMStateDescription allwinner_h3_sysctrl_vmstate = { | 95 | +WRAP_ENV_FN(gen_VRSQRTS_tramp, gen_helper_rsqrts_f32) |
293 | + .name = "allwinner-h3-sysctrl", | ||
294 | + .version_id = 1, | ||
295 | + .minimum_version_id = 1, | ||
296 | + .fields = (VMStateField[]) { | ||
297 | + VMSTATE_UINT32_ARRAY(regs, AwH3SysCtrlState, AW_H3_SYSCTRL_REGS_NUM), | ||
298 | + VMSTATE_END_OF_LIST() | ||
299 | + } | ||
300 | +}; | ||
301 | + | 96 | + |
302 | +static void allwinner_h3_sysctrl_class_init(ObjectClass *klass, void *data) | 97 | +static void gen_VRSQRTS_fp_3s(unsigned vece, uint32_t rd_ofs, |
98 | + uint32_t rn_ofs, uint32_t rm_ofs, | ||
99 | + uint32_t oprsz, uint32_t maxsz) | ||
303 | +{ | 100 | +{ |
304 | + DeviceClass *dc = DEVICE_CLASS(klass); | 101 | + static const GVecGen3 ops = { .fni4 = gen_VRSQRTS_tramp }; |
305 | + | 102 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, &ops); |
306 | + dc->reset = allwinner_h3_sysctrl_reset; | ||
307 | + dc->vmsd = &allwinner_h3_sysctrl_vmstate; | ||
308 | +} | 103 | +} |
309 | + | 104 | + |
310 | +static const TypeInfo allwinner_h3_sysctrl_info = { | 105 | +static bool trans_VRSQRTS_fp_3s(DisasContext *s, arg_3same *a) |
311 | + .name = TYPE_AW_H3_SYSCTRL, | 106 | +{ |
312 | + .parent = TYPE_SYS_BUS_DEVICE, | 107 | + if (a->size != 0) { |
313 | + .instance_init = allwinner_h3_sysctrl_init, | 108 | + /* TODO fp16 support */ |
314 | + .instance_size = sizeof(AwH3SysCtrlState), | 109 | + return false; |
315 | + .class_init = allwinner_h3_sysctrl_class_init, | 110 | + } |
316 | +}; | ||
317 | + | 111 | + |
318 | +static void allwinner_h3_sysctrl_register(void) | 112 | + return do_3same(s, a, gen_VRSQRTS_fp_3s); |
319 | +{ | ||
320 | + type_register_static(&allwinner_h3_sysctrl_info); | ||
321 | +} | 113 | +} |
322 | + | 114 | + |
323 | +type_init(allwinner_h3_sysctrl_register) | 115 | static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) |
116 | { | ||
117 | /* FP operations handled pairwise 32 bits at a time */ | ||
118 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
119 | index XXXXXXX..XXXXXXX 100644 | ||
120 | --- a/target/arm/translate.c | ||
121 | +++ b/target/arm/translate.c | ||
122 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
123 | case NEON_3R_FLOAT_MULTIPLY: | ||
124 | case NEON_3R_FLOAT_CMP: | ||
125 | case NEON_3R_FLOAT_ACMP: | ||
126 | + case NEON_3R_FLOAT_MINMAX: | ||
127 | + case NEON_3R_FLOAT_MISC: | ||
128 | /* Already handled by decodetree */ | ||
129 | return 1; | ||
130 | } | ||
131 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
132 | return 1; | ||
133 | } | ||
134 | switch (op) { | ||
135 | - case NEON_3R_FLOAT_MINMAX: | ||
136 | - if (u) { | ||
137 | - return 1; /* VPMIN/VPMAX handled by decodetree */ | ||
138 | - } | ||
139 | - break; | ||
140 | - case NEON_3R_FLOAT_MISC: | ||
141 | - /* VMAXNM/VMINNM in ARMv8 */ | ||
142 | - if (u && !arm_dc_feature(s, ARM_FEATURE_V8)) { | ||
143 | - return 1; | ||
144 | - } | ||
145 | - break; | ||
146 | case NEON_3R_VFM_VQRDMLSH: | ||
147 | if (!dc_isar_feature(aa32_simdfmac, s)) { | ||
148 | return 1; | ||
149 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
150 | tmp = neon_load_reg(rn, pass); | ||
151 | tmp2 = neon_load_reg(rm, pass); | ||
152 | switch (op) { | ||
153 | - case NEON_3R_FLOAT_MINMAX: | ||
154 | - { | ||
155 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
156 | - if (size == 0) { | ||
157 | - gen_helper_vfp_maxs(tmp, tmp, tmp2, fpstatus); | ||
158 | - } else { | ||
159 | - gen_helper_vfp_mins(tmp, tmp, tmp2, fpstatus); | ||
160 | - } | ||
161 | - tcg_temp_free_ptr(fpstatus); | ||
162 | - break; | ||
163 | - } | ||
164 | - case NEON_3R_FLOAT_MISC: | ||
165 | - if (u) { | ||
166 | - /* VMAXNM/VMINNM */ | ||
167 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
168 | - if (size == 0) { | ||
169 | - gen_helper_vfp_maxnums(tmp, tmp, tmp2, fpstatus); | ||
170 | - } else { | ||
171 | - gen_helper_vfp_minnums(tmp, tmp, tmp2, fpstatus); | ||
172 | - } | ||
173 | - tcg_temp_free_ptr(fpstatus); | ||
174 | - } else { | ||
175 | - if (size == 0) { | ||
176 | - gen_helper_recps_f32(tmp, cpu_env, tmp, tmp2); | ||
177 | - } else { | ||
178 | - gen_helper_rsqrts_f32(tmp, cpu_env, tmp, tmp2); | ||
179 | - } | ||
180 | - } | ||
181 | - break; | ||
182 | case NEON_3R_VFM_VQRDMLSH: | ||
183 | { | ||
184 | /* VFMA, VFMS: fused multiply-add */ | ||
324 | -- | 185 | -- |
325 | 2.20.1 | 186 | 2.20.1 |
326 | 187 | ||
327 | 188 | diff view generated by jsdifflib |
1 | For M-profile CPUs, the FAULTMASK value affects the CPU's MMU index | 1 | Convert the Neon floating point VFMA and VFMS insn to decodetree. |
---|---|---|---|
2 | (it changes the NegPri bit). We update the hflags after calls | 2 | These are the last insns in the 3-reg-same group so we can |
3 | to the v7m_msr helper in trans_MSR_v7m() but forgot to do so | 3 | remove all the support/loop code from the old decoder. |
4 | in trans_CPS_v7m(). | ||
5 | 4 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200303174950.3298-3-peter.maydell@linaro.org | 7 | Message-id: 20200512163904.10918-18-peter.maydell@linaro.org |
9 | --- | 8 | --- |
10 | target/arm/translate.c | 5 ++++- | 9 | target/arm/neon-dp.decode | 3 + |
11 | 1 file changed, 4 insertions(+), 1 deletion(-) | 10 | target/arm/translate-neon.inc.c | 41 ++++++++ |
12 | 11 | target/arm/translate.c | 176 +------------------------------- | |
12 | 3 files changed, 46 insertions(+), 174 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/neon-dp.decode | ||
17 | +++ b/target/arm/neon-dp.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ SHA256H2_3s 1111 001 1 0 . 01 .... .... 1100 . 1 . 0 .... \ | ||
19 | SHA256SU1_3s 1111 001 1 0 . 10 .... .... 1100 . 1 . 0 .... \ | ||
20 | vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
21 | |||
22 | +VFMA_fp_3s 1111 001 0 0 . 0 . .... .... 1100 ... 1 .... @3same_fp | ||
23 | +VFMS_fp_3s 1111 001 0 0 . 1 . .... .... 1100 ... 1 .... @3same_fp | ||
24 | + | ||
25 | VQRDMLSH_3s 1111 001 1 0 . .. .... .... 1100 ... 1 .... @3same | ||
26 | |||
27 | VADD_fp_3s 1111 001 0 0 . 0 . .... .... 1101 ... 0 .... @3same_fp | ||
28 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/translate-neon.inc.c | ||
31 | +++ b/target/arm/translate-neon.inc.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static bool trans_VRSQRTS_fp_3s(DisasContext *s, arg_3same *a) | ||
33 | return do_3same(s, a, gen_VRSQRTS_fp_3s); | ||
34 | } | ||
35 | |||
36 | +static void gen_VFMA_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, | ||
37 | + TCGv_ptr fpstatus) | ||
38 | +{ | ||
39 | + gen_helper_vfp_muladds(vd, vn, vm, vd, fpstatus); | ||
40 | +} | ||
41 | + | ||
42 | +static bool trans_VFMA_fp_3s(DisasContext *s, arg_3same *a) | ||
43 | +{ | ||
44 | + if (!dc_isar_feature(aa32_simdfmac, s)) { | ||
45 | + return false; | ||
46 | + } | ||
47 | + | ||
48 | + if (a->size != 0) { | ||
49 | + /* TODO fp16 support */ | ||
50 | + return false; | ||
51 | + } | ||
52 | + | ||
53 | + return do_3same_fp(s, a, gen_VFMA_fp_3s, true); | ||
54 | +} | ||
55 | + | ||
56 | +static void gen_VFMS_fp_3s(TCGv_i32 vd, TCGv_i32 vn, TCGv_i32 vm, | ||
57 | + TCGv_ptr fpstatus) | ||
58 | +{ | ||
59 | + gen_helper_vfp_negs(vn, vn); | ||
60 | + gen_helper_vfp_muladds(vd, vn, vm, vd, fpstatus); | ||
61 | +} | ||
62 | + | ||
63 | +static bool trans_VFMS_fp_3s(DisasContext *s, arg_3same *a) | ||
64 | +{ | ||
65 | + if (!dc_isar_feature(aa32_simdfmac, s)) { | ||
66 | + return false; | ||
67 | + } | ||
68 | + | ||
69 | + if (a->size != 0) { | ||
70 | + /* TODO fp16 support */ | ||
71 | + return false; | ||
72 | + } | ||
73 | + | ||
74 | + return do_3same_fp(s, a, gen_VFMS_fp_3s, true); | ||
75 | +} | ||
76 | + | ||
77 | static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) | ||
78 | { | ||
79 | /* FP operations handled pairwise 32 bits at a time */ | ||
13 | diff --git a/target/arm/translate.c b/target/arm/translate.c | 80 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
14 | index XXXXXXX..XXXXXXX 100644 | 81 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/target/arm/translate.c | 82 | --- a/target/arm/translate.c |
16 | +++ b/target/arm/translate.c | 83 | +++ b/target/arm/translate.c |
17 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS(DisasContext *s, arg_CPS *a) | 84 | @@ -XXX,XX +XXX,XX @@ static void gen_neon_narrow_op(int op, int u, int size, |
18 | |||
19 | static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) | ||
20 | { | ||
21 | - TCGv_i32 tmp, addr; | ||
22 | + TCGv_i32 tmp, addr, el; | ||
23 | |||
24 | if (!arm_dc_feature(s, ARM_FEATURE_M)) { | ||
25 | return false; | ||
26 | @@ -XXX,XX +XXX,XX @@ static bool trans_CPS_v7m(DisasContext *s, arg_CPS_v7m *a) | ||
27 | gen_helper_v7m_msr(cpu_env, addr, tmp); | ||
28 | tcg_temp_free_i32(addr); | ||
29 | } | 85 | } |
30 | + el = tcg_const_i32(s->current_el); | 86 | } |
31 | + gen_helper_rebuild_hflags_m32(cpu_env, el); | 87 | |
32 | + tcg_temp_free_i32(el); | 88 | -/* Symbolic constants for op fields for Neon 3-register same-length. |
33 | tcg_temp_free_i32(tmp); | 89 | - * The values correspond to bits [11:8,4]; see the ARM ARM DDI0406B |
34 | gen_lookup_tb(s); | 90 | - * table A7-9. |
35 | return true; | 91 | - */ |
92 | -#define NEON_3R_VHADD 0 | ||
93 | -#define NEON_3R_VQADD 1 | ||
94 | -#define NEON_3R_VRHADD 2 | ||
95 | -#define NEON_3R_LOGIC 3 /* VAND,VBIC,VORR,VMOV,VORN,VEOR,VBIF,VBIT,VBSL */ | ||
96 | -#define NEON_3R_VHSUB 4 | ||
97 | -#define NEON_3R_VQSUB 5 | ||
98 | -#define NEON_3R_VCGT 6 | ||
99 | -#define NEON_3R_VCGE 7 | ||
100 | -#define NEON_3R_VSHL 8 | ||
101 | -#define NEON_3R_VQSHL 9 | ||
102 | -#define NEON_3R_VRSHL 10 | ||
103 | -#define NEON_3R_VQRSHL 11 | ||
104 | -#define NEON_3R_VMAX 12 | ||
105 | -#define NEON_3R_VMIN 13 | ||
106 | -#define NEON_3R_VABD 14 | ||
107 | -#define NEON_3R_VABA 15 | ||
108 | -#define NEON_3R_VADD_VSUB 16 | ||
109 | -#define NEON_3R_VTST_VCEQ 17 | ||
110 | -#define NEON_3R_VML 18 /* VMLA, VMLS */ | ||
111 | -#define NEON_3R_VMUL 19 | ||
112 | -#define NEON_3R_VPMAX 20 | ||
113 | -#define NEON_3R_VPMIN 21 | ||
114 | -#define NEON_3R_VQDMULH_VQRDMULH 22 | ||
115 | -#define NEON_3R_VPADD_VQRDMLAH 23 | ||
116 | -#define NEON_3R_SHA 24 /* SHA1C,SHA1P,SHA1M,SHA1SU0,SHA256H{2},SHA256SU1 */ | ||
117 | -#define NEON_3R_VFM_VQRDMLSH 25 /* VFMA, VFMS, VQRDMLSH */ | ||
118 | -#define NEON_3R_FLOAT_ARITH 26 /* float VADD, VSUB, VPADD, VABD */ | ||
119 | -#define NEON_3R_FLOAT_MULTIPLY 27 /* float VMLA, VMLS, VMUL */ | ||
120 | -#define NEON_3R_FLOAT_CMP 28 /* float VCEQ, VCGE, VCGT */ | ||
121 | -#define NEON_3R_FLOAT_ACMP 29 /* float VACGE, VACGT, VACLE, VACLT */ | ||
122 | -#define NEON_3R_FLOAT_MINMAX 30 /* float VMIN, VMAX */ | ||
123 | -#define NEON_3R_FLOAT_MISC 31 /* float VRECPS, VRSQRTS, VMAXNM/MINNM */ | ||
124 | - | ||
125 | -static const uint8_t neon_3r_sizes[] = { | ||
126 | - [NEON_3R_VHADD] = 0x7, | ||
127 | - [NEON_3R_VQADD] = 0xf, | ||
128 | - [NEON_3R_VRHADD] = 0x7, | ||
129 | - [NEON_3R_LOGIC] = 0xf, /* size field encodes op type */ | ||
130 | - [NEON_3R_VHSUB] = 0x7, | ||
131 | - [NEON_3R_VQSUB] = 0xf, | ||
132 | - [NEON_3R_VCGT] = 0x7, | ||
133 | - [NEON_3R_VCGE] = 0x7, | ||
134 | - [NEON_3R_VSHL] = 0xf, | ||
135 | - [NEON_3R_VQSHL] = 0xf, | ||
136 | - [NEON_3R_VRSHL] = 0xf, | ||
137 | - [NEON_3R_VQRSHL] = 0xf, | ||
138 | - [NEON_3R_VMAX] = 0x7, | ||
139 | - [NEON_3R_VMIN] = 0x7, | ||
140 | - [NEON_3R_VABD] = 0x7, | ||
141 | - [NEON_3R_VABA] = 0x7, | ||
142 | - [NEON_3R_VADD_VSUB] = 0xf, | ||
143 | - [NEON_3R_VTST_VCEQ] = 0x7, | ||
144 | - [NEON_3R_VML] = 0x7, | ||
145 | - [NEON_3R_VMUL] = 0x7, | ||
146 | - [NEON_3R_VPMAX] = 0x7, | ||
147 | - [NEON_3R_VPMIN] = 0x7, | ||
148 | - [NEON_3R_VQDMULH_VQRDMULH] = 0x6, | ||
149 | - [NEON_3R_VPADD_VQRDMLAH] = 0x7, | ||
150 | - [NEON_3R_SHA] = 0xf, /* size field encodes op type */ | ||
151 | - [NEON_3R_VFM_VQRDMLSH] = 0x7, /* For VFM, size bit 1 encodes op */ | ||
152 | - [NEON_3R_FLOAT_ARITH] = 0x5, /* size bit 1 encodes op */ | ||
153 | - [NEON_3R_FLOAT_MULTIPLY] = 0x5, /* size bit 1 encodes op */ | ||
154 | - [NEON_3R_FLOAT_CMP] = 0x5, /* size bit 1 encodes op */ | ||
155 | - [NEON_3R_FLOAT_ACMP] = 0x5, /* size bit 1 encodes op */ | ||
156 | - [NEON_3R_FLOAT_MINMAX] = 0x5, /* size bit 1 encodes op */ | ||
157 | - [NEON_3R_FLOAT_MISC] = 0x5, /* size bit 1 encodes op */ | ||
158 | -}; | ||
159 | - | ||
160 | /* Symbolic constants for op fields for Neon 2-register miscellaneous. | ||
161 | * The values correspond to bits [17:16,10:7]; see the ARM ARM DDI0406B | ||
162 | * table A7-13. | ||
163 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
164 | rm_ofs = neon_reg_offset(rm, 0); | ||
165 | |||
166 | if ((insn & (1 << 23)) == 0) { | ||
167 | - /* Three register same length. */ | ||
168 | - op = ((insn >> 7) & 0x1e) | ((insn >> 4) & 1); | ||
169 | - /* Catch invalid op and bad size combinations: UNDEF */ | ||
170 | - if ((neon_3r_sizes[op] & (1 << size)) == 0) { | ||
171 | - return 1; | ||
172 | - } | ||
173 | - /* All insns of this form UNDEF for either this condition or the | ||
174 | - * superset of cases "Q==1"; we catch the latter later. | ||
175 | - */ | ||
176 | - if (q && ((rd | rn | rm) & 1)) { | ||
177 | - return 1; | ||
178 | - } | ||
179 | - switch (op) { | ||
180 | - case NEON_3R_VFM_VQRDMLSH: | ||
181 | - if (!u) { | ||
182 | - /* VFM, VFMS */ | ||
183 | - if (size == 1) { | ||
184 | - return 1; | ||
185 | - } | ||
186 | - break; | ||
187 | - } | ||
188 | - /* VQRDMLSH : handled by decodetree */ | ||
189 | - return 1; | ||
190 | - | ||
191 | - case NEON_3R_VADD_VSUB: | ||
192 | - case NEON_3R_LOGIC: | ||
193 | - case NEON_3R_VMAX: | ||
194 | - case NEON_3R_VMIN: | ||
195 | - case NEON_3R_VTST_VCEQ: | ||
196 | - case NEON_3R_VCGT: | ||
197 | - case NEON_3R_VCGE: | ||
198 | - case NEON_3R_VQADD: | ||
199 | - case NEON_3R_VQSUB: | ||
200 | - case NEON_3R_VMUL: | ||
201 | - case NEON_3R_VML: | ||
202 | - case NEON_3R_VSHL: | ||
203 | - case NEON_3R_SHA: | ||
204 | - case NEON_3R_VHADD: | ||
205 | - case NEON_3R_VRHADD: | ||
206 | - case NEON_3R_VHSUB: | ||
207 | - case NEON_3R_VABD: | ||
208 | - case NEON_3R_VABA: | ||
209 | - case NEON_3R_VQSHL: | ||
210 | - case NEON_3R_VRSHL: | ||
211 | - case NEON_3R_VQRSHL: | ||
212 | - case NEON_3R_VPMAX: | ||
213 | - case NEON_3R_VPMIN: | ||
214 | - case NEON_3R_VPADD_VQRDMLAH: | ||
215 | - case NEON_3R_VQDMULH_VQRDMULH: | ||
216 | - case NEON_3R_FLOAT_ARITH: | ||
217 | - case NEON_3R_FLOAT_MULTIPLY: | ||
218 | - case NEON_3R_FLOAT_CMP: | ||
219 | - case NEON_3R_FLOAT_ACMP: | ||
220 | - case NEON_3R_FLOAT_MINMAX: | ||
221 | - case NEON_3R_FLOAT_MISC: | ||
222 | - /* Already handled by decodetree */ | ||
223 | - return 1; | ||
224 | - } | ||
225 | - | ||
226 | - if (size == 3) { | ||
227 | - /* 64-bit element instructions: handled by decodetree */ | ||
228 | - return 1; | ||
229 | - } | ||
230 | - switch (op) { | ||
231 | - case NEON_3R_VFM_VQRDMLSH: | ||
232 | - if (!dc_isar_feature(aa32_simdfmac, s)) { | ||
233 | - return 1; | ||
234 | - } | ||
235 | - break; | ||
236 | - default: | ||
237 | - break; | ||
238 | - } | ||
239 | - | ||
240 | - for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
241 | - | ||
242 | - /* Elementwise. */ | ||
243 | - tmp = neon_load_reg(rn, pass); | ||
244 | - tmp2 = neon_load_reg(rm, pass); | ||
245 | - switch (op) { | ||
246 | - case NEON_3R_VFM_VQRDMLSH: | ||
247 | - { | ||
248 | - /* VFMA, VFMS: fused multiply-add */ | ||
249 | - TCGv_ptr fpstatus = get_fpstatus_ptr(1); | ||
250 | - TCGv_i32 tmp3 = neon_load_reg(rd, pass); | ||
251 | - if (size) { | ||
252 | - /* VFMS */ | ||
253 | - gen_helper_vfp_negs(tmp, tmp); | ||
254 | - } | ||
255 | - gen_helper_vfp_muladds(tmp, tmp, tmp2, tmp3, fpstatus); | ||
256 | - tcg_temp_free_i32(tmp3); | ||
257 | - tcg_temp_free_ptr(fpstatus); | ||
258 | - break; | ||
259 | - } | ||
260 | - default: | ||
261 | - abort(); | ||
262 | - } | ||
263 | - tcg_temp_free_i32(tmp2); | ||
264 | - | ||
265 | - neon_store_reg(rd, pass, tmp); | ||
266 | - | ||
267 | - } /* for pass */ | ||
268 | - /* End of 3 register same size operations. */ | ||
269 | + /* Three register same length: handled by decodetree */ | ||
270 | + return 1; | ||
271 | } else if (insn & (1 << 4)) { | ||
272 | if ((insn & 0x00380080) != 0) { | ||
273 | /* Two registers and shift. */ | ||
36 | -- | 274 | -- |
37 | 2.20.1 | 275 | 2.20.1 |
38 | 276 | ||
39 | 277 | diff view generated by jsdifflib |